Hal8192CPhyReg.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. /*****************************************************************************
  21. *
  22. * Module: __INC_HAL8192CPHYREG_H
  23. *
  24. *
  25. * Note: 1. Define PMAC/BB register map
  26. * 2. Define RF register map
  27. * 3. PMAC/BB register bit mask.
  28. * 4. RF reg bit mask.
  29. * 5. Other BB/RF relative definition.
  30. *
  31. *
  32. * Export: Constants, macro, functions(API), global variables(None).
  33. *
  34. * Abbrev:
  35. *
  36. * History:
  37. * Data Who Remark
  38. * 08/07/2007 MHC 1. Porting from 9x series PHYCFG.h.
  39. * 2. Reorganize code architecture.
  40. * 09/25/2008 MH 1. Add RL6052 register definition
  41. *
  42. *****************************************************************************/
  43. #ifndef __INC_HAL8192CPHYREG_H
  44. #define __INC_HAL8192CPHYREG_H
  45. /*--------------------------Define Parameters-------------------------------*/
  46. //============================================================
  47. // 8192S Regsiter offset definition
  48. //============================================================
  49. //
  50. // BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF
  51. // 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
  52. // 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00
  53. // 3. RF register 0x00-2E
  54. // 4. Bit Mask for BB/RF register
  55. // 5. Other defintion for BB/RF R/W
  56. //
  57. //
  58. // 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
  59. // 1. Page1(0x100)
  60. //
  61. #define rPMAC_Reset 0x100
  62. #define rPMAC_TxStart 0x104
  63. #define rPMAC_TxLegacySIG 0x108
  64. #define rPMAC_TxHTSIG1 0x10c
  65. #define rPMAC_TxHTSIG2 0x110
  66. #define rPMAC_PHYDebug 0x114
  67. #define rPMAC_TxPacketNum 0x118
  68. #define rPMAC_TxIdle 0x11c
  69. #define rPMAC_TxMACHeader0 0x120
  70. #define rPMAC_TxMACHeader1 0x124
  71. #define rPMAC_TxMACHeader2 0x128
  72. #define rPMAC_TxMACHeader3 0x12c
  73. #define rPMAC_TxMACHeader4 0x130
  74. #define rPMAC_TxMACHeader5 0x134
  75. #define rPMAC_TxDataType 0x138
  76. #define rPMAC_TxRandomSeed 0x13c
  77. #define rPMAC_CCKPLCPPreamble 0x140
  78. #define rPMAC_CCKPLCPHeader 0x144
  79. #define rPMAC_CCKCRC16 0x148
  80. #define rPMAC_OFDMRxCRC32OK 0x170
  81. #define rPMAC_OFDMRxCRC32Er 0x174
  82. #define rPMAC_OFDMRxParityEr 0x178
  83. #define rPMAC_OFDMRxCRC8Er 0x17c
  84. #define rPMAC_CCKCRxRC16Er 0x180
  85. #define rPMAC_CCKCRxRC32Er 0x184
  86. #define rPMAC_CCKCRxRC32OK 0x188
  87. #define rPMAC_TxStatus 0x18c
  88. //
  89. // 2. Page2(0x200)
  90. //
  91. // The following two definition are only used for USB interface.
  92. #define RF_BB_CMD_ADDR 0x02c0 // RF/BB read/write command address.
  93. #define RF_BB_CMD_DATA 0x02c4 // RF/BB read/write command data.
  94. //
  95. // 3. Page8(0x800)
  96. //
  97. #define rFPGA0_RFMOD 0x800 //RF mode & CCK TxSC // RF BW Setting??
  98. #define rFPGA0_TxInfo 0x804 // Status report??
  99. #define rFPGA0_PSDFunction 0x808
  100. #define rFPGA0_TxGainStage 0x80c // Set TX PWR init gain?
  101. #define rFPGA0_RFTiming1 0x810 // Useless now
  102. #define rFPGA0_RFTiming2 0x814
  103. #define rFPGA0_XA_HSSIParameter1 0x820 // RF 3 wire register
  104. #define rFPGA0_XA_HSSIParameter2 0x824
  105. #define rFPGA0_XB_HSSIParameter1 0x828
  106. #define rFPGA0_XB_HSSIParameter2 0x82c
  107. #define rTxAGC_B_Rate18_06 0x830
  108. #define rTxAGC_B_Rate54_24 0x834
  109. #define rTxAGC_B_CCK1_55_Mcs32 0x838
  110. #define rTxAGC_B_Mcs03_Mcs00 0x83c
  111. #define rTxAGC_B_Mcs07_Mcs04 0x848
  112. #define rTxAGC_B_Mcs11_Mcs08 0x84c
  113. #define rFPGA0_XA_LSSIParameter 0x840
  114. #define rFPGA0_XB_LSSIParameter 0x844
  115. #define rFPGA0_RFWakeUpParameter 0x850 // Useless now
  116. #define rFPGA0_RFSleepUpParameter 0x854
  117. #define rFPGA0_XAB_SwitchControl 0x858 // RF Channel switch
  118. #define rFPGA0_XCD_SwitchControl 0x85c
  119. #define rFPGA0_XA_RFInterfaceOE 0x860 // RF Channel switch
  120. #define rFPGA0_XB_RFInterfaceOE 0x864
  121. #define rTxAGC_B_Mcs15_Mcs12 0x868
  122. #define rTxAGC_B_CCK11_A_CCK2_11 0x86c
  123. #define rFPGA0_XAB_RFInterfaceSW 0x870 // RF Interface Software Control
  124. #define rFPGA0_XCD_RFInterfaceSW 0x874
  125. #define rFPGA0_XAB_RFParameter 0x878 // RF Parameter
  126. #define rFPGA0_XCD_RFParameter 0x87c
  127. #define rFPGA0_AnalogParameter1 0x880 // Crystal cap setting RF-R/W protection for parameter4??
  128. #define rFPGA0_AnalogParameter2 0x884
  129. #define rFPGA0_AnalogParameter3 0x888 // Useless now
  130. #define rFPGA0_AnalogParameter4 0x88c
  131. #define rFPGA0_XA_LSSIReadBack 0x8a0 // Tranceiver LSSI Readback
  132. #define rFPGA0_XB_LSSIReadBack 0x8a4
  133. #define rFPGA0_XC_LSSIReadBack 0x8a8
  134. #define rFPGA0_XD_LSSIReadBack 0x8ac
  135. #define rFPGA0_PSDReport 0x8b4 // Useless now
  136. #define TransceiverA_HSPI_Readback 0x8b8 // Transceiver A HSPI Readback
  137. #define TransceiverB_HSPI_Readback 0x8bc // Transceiver B HSPI Readback
  138. #define rFPGA0_XAB_RFInterfaceRB 0x8e0 // Useless now // RF Interface Readback Value
  139. #define rFPGA0_XCD_RFInterfaceRB 0x8e4 // Useless now
  140. //
  141. // 4. Page9(0x900)
  142. //
  143. #define rFPGA1_RFMOD 0x900 //RF mode & OFDM TxSC // RF BW Setting??
  144. #define rFPGA1_TxBlock 0x904 // Useless now
  145. #define rFPGA1_DebugSelect 0x908 // Useless now
  146. #define rFPGA1_TxInfo 0x90c // Useless now // Status report??
  147. //
  148. // 5. PageA(0xA00)
  149. //
  150. // Set Control channel to upper or lower. These settings are required only for 40MHz
  151. #define rCCK0_System 0xa00
  152. #define rCCK0_AFESetting 0xa04 // Disable init gain now // Select RX path by RSSI
  153. #define rCCK0_CCA 0xa08 // Disable init gain now // Init gain
  154. #define rCCK0_RxAGC1 0xa0c //AGC default value, saturation level // Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series
  155. #define rCCK0_RxAGC2 0xa10 //AGC & DAGC
  156. #define rCCK0_RxHP 0xa14
  157. #define rCCK0_DSPParameter1 0xa18 //Timing recovery & Channel estimation threshold
  158. #define rCCK0_DSPParameter2 0xa1c //SQ threshold
  159. #define rCCK0_TxFilter1 0xa20
  160. #define rCCK0_TxFilter2 0xa24
  161. #define rCCK0_DebugPort 0xa28 //debug port and Tx filter3
  162. #define rCCK0_FalseAlarmReport 0xa2c //0xa2d useless now 0xa30-a4f channel report
  163. #define rCCK0_TRSSIReport 0xa50
  164. #define rCCK0_RxReport 0xa54 //0xa57
  165. #define rCCK0_FACounterLower 0xa5c //0xa5b
  166. #define rCCK0_FACounterUpper 0xa58 //0xa5c
  167. //
  168. // PageB(0xB00)
  169. //
  170. #define rPdp_AntA 0xb00
  171. #define rPdp_AntA_4 0xb04
  172. #define rConfig_Pmpd_AntA 0xb28
  173. #define rConfig_AntA 0xb68
  174. #define rConfig_AntB 0xb6c
  175. #define rPdp_AntB 0xb70
  176. #define rPdp_AntB_4 0xb74
  177. #define rConfig_Pmpd_AntB 0xb98
  178. #define rAPK 0xbd8
  179. //
  180. // 6. PageC(0xC00)
  181. //
  182. #define rOFDM0_LSTF 0xc00
  183. #define rOFDM0_TRxPathEnable 0xc04
  184. #define rOFDM0_TRMuxPar 0xc08
  185. #define rOFDM0_TRSWIsolation 0xc0c
  186. #define rOFDM0_XARxAFE 0xc10 //RxIQ DC offset, Rx digital filter, DC notch filter
  187. #define rOFDM0_XARxIQImbalance 0xc14 //RxIQ imblance matrix
  188. #define rOFDM0_XBRxAFE 0xc18
  189. #define rOFDM0_XBRxIQImbalance 0xc1c
  190. #define rOFDM0_XCRxAFE 0xc20
  191. #define rOFDM0_XCRxIQImbalance 0xc24
  192. #define rOFDM0_XDRxAFE 0xc28
  193. #define rOFDM0_XDRxIQImbalance 0xc2c
  194. #define rOFDM0_RxDetector1 0xc30 //PD,BW & SBD // DM tune init gain
  195. #define rOFDM0_RxDetector2 0xc34 //SBD & Fame Sync.
  196. #define rOFDM0_RxDetector3 0xc38 //Frame Sync.
  197. #define rOFDM0_RxDetector4 0xc3c //PD, SBD, Frame Sync & Short-GI
  198. #define rOFDM0_RxDSP 0xc40 //Rx Sync Path
  199. #define rOFDM0_CFOandDAGC 0xc44 //CFO & DAGC
  200. #define rOFDM0_CCADropThreshold 0xc48 //CCA Drop threshold
  201. #define rOFDM0_ECCAThreshold 0xc4c // energy CCA
  202. #define rOFDM0_XAAGCCore1 0xc50 // DIG
  203. #define rOFDM0_XAAGCCore2 0xc54
  204. #define rOFDM0_XBAGCCore1 0xc58
  205. #define rOFDM0_XBAGCCore2 0xc5c
  206. #define rOFDM0_XCAGCCore1 0xc60
  207. #define rOFDM0_XCAGCCore2 0xc64
  208. #define rOFDM0_XDAGCCore1 0xc68
  209. #define rOFDM0_XDAGCCore2 0xc6c
  210. #define rOFDM0_AGCParameter1 0xc70
  211. #define rOFDM0_AGCParameter2 0xc74
  212. #define rOFDM0_AGCRSSITable 0xc78
  213. #define rOFDM0_HTSTFAGC 0xc7c
  214. #define rOFDM0_XATxIQImbalance 0xc80 // TX PWR TRACK and DIG
  215. #define rOFDM0_XATxAFE 0xc84
  216. #define rOFDM0_XBTxIQImbalance 0xc88
  217. #define rOFDM0_XBTxAFE 0xc8c
  218. #define rOFDM0_XCTxIQImbalance 0xc90
  219. #define rOFDM0_XCTxAFE 0xc94
  220. #define rOFDM0_XDTxIQImbalance 0xc98
  221. #define rOFDM0_XDTxAFE 0xc9c
  222. #define rOFDM0_RxIQExtAnta 0xca0
  223. #define rOFDM0_TxCoeff1 0xca4
  224. #define rOFDM0_TxCoeff2 0xca8
  225. #define rOFDM0_TxCoeff3 0xcac
  226. #define rOFDM0_TxCoeff4 0xcb0
  227. #define rOFDM0_TxCoeff5 0xcb4
  228. #define rOFDM0_TxCoeff6 0xcb8
  229. #define rOFDM0_RxHPParameter 0xce0
  230. #define rOFDM0_TxPseudoNoiseWgt 0xce4
  231. #define rOFDM0_FrameSync 0xcf0
  232. #define rOFDM0_DFSReport 0xcf4
  233. //
  234. // 7. PageD(0xD00)
  235. //
  236. #define rOFDM1_LSTF 0xd00
  237. #define rOFDM1_TRxPathEnable 0xd04
  238. #define rOFDM1_CFO 0xd08 // No setting now
  239. #define rOFDM1_CSI1 0xd10
  240. #define rOFDM1_SBD 0xd14
  241. #define rOFDM1_CSI2 0xd18
  242. #define rOFDM1_CFOTracking 0xd2c
  243. #define rOFDM1_TRxMesaure1 0xd34
  244. #define rOFDM1_IntfDet 0xd3c
  245. #define rOFDM1_PseudoNoiseStateAB 0xd50
  246. #define rOFDM1_PseudoNoiseStateCD 0xd54
  247. #define rOFDM1_RxPseudoNoiseWgt 0xd58
  248. #define rOFDM_PHYCounter1 0xda0 //cca, parity fail
  249. #define rOFDM_PHYCounter2 0xda4 //rate illegal, crc8 fail
  250. #define rOFDM_PHYCounter3 0xda8 //MCS not support
  251. #define rOFDM_ShortCFOAB 0xdac // No setting now
  252. #define rOFDM_ShortCFOCD 0xdb0
  253. #define rOFDM_LongCFOAB 0xdb4
  254. #define rOFDM_LongCFOCD 0xdb8
  255. #define rOFDM_TailCFOAB 0xdbc
  256. #define rOFDM_TailCFOCD 0xdc0
  257. #define rOFDM_PWMeasure1 0xdc4
  258. #define rOFDM_PWMeasure2 0xdc8
  259. #define rOFDM_BWReport 0xdcc
  260. #define rOFDM_AGCReport 0xdd0
  261. #define rOFDM_RxSNR 0xdd4
  262. #define rOFDM_RxEVMCSI 0xdd8
  263. #define rOFDM_SIGReport 0xddc
  264. //
  265. // 8. PageE(0xE00)
  266. //
  267. #define rTxAGC_A_Rate18_06 0xe00
  268. #define rTxAGC_A_Rate54_24 0xe04
  269. #define rTxAGC_A_CCK1_Mcs32 0xe08
  270. #define rTxAGC_A_Mcs03_Mcs00 0xe10
  271. #define rTxAGC_A_Mcs07_Mcs04 0xe14
  272. #define rTxAGC_A_Mcs11_Mcs08 0xe18
  273. #define rTxAGC_A_Mcs15_Mcs12 0xe1c
  274. #define rFPGA0_IQK 0xe28
  275. #define rTx_IQK_Tone_A 0xe30
  276. #define rRx_IQK_Tone_A 0xe34
  277. #define rTx_IQK_PI_A 0xe38
  278. #define rRx_IQK_PI_A 0xe3c
  279. #define rTx_IQK 0xe40
  280. #define rRx_IQK 0xe44
  281. #define rIQK_AGC_Pts 0xe48
  282. #define rIQK_AGC_Rsp 0xe4c
  283. #define rTx_IQK_Tone_B 0xe50
  284. #define rRx_IQK_Tone_B 0xe54
  285. #define rTx_IQK_PI_B 0xe58
  286. #define rRx_IQK_PI_B 0xe5c
  287. #define rIQK_AGC_Cont 0xe60
  288. #define rBlue_Tooth 0xe6c
  289. #define rRx_Wait_CCA 0xe70
  290. #define rTx_CCK_RFON 0xe74
  291. #define rTx_CCK_BBON 0xe78
  292. #define rTx_OFDM_RFON 0xe7c
  293. #define rTx_OFDM_BBON 0xe80
  294. #define rTx_To_Rx 0xe84
  295. #define rTx_To_Tx 0xe88
  296. #define rRx_CCK 0xe8c
  297. #define rTx_Power_Before_IQK_A 0xe94
  298. #define rTx_Power_After_IQK_A 0xe9c
  299. #define rRx_Power_Before_IQK_A 0xea0
  300. #define rRx_Power_Before_IQK_A_2 0xea4
  301. #define rRx_Power_After_IQK_A 0xea8
  302. #define rRx_Power_After_IQK_A_2 0xeac
  303. #define rTx_Power_Before_IQK_B 0xeb4
  304. #define rTx_Power_After_IQK_B 0xebc
  305. #define rRx_Power_Before_IQK_B 0xec0
  306. #define rRx_Power_Before_IQK_B_2 0xec4
  307. #define rRx_Power_After_IQK_B 0xec8
  308. #define rRx_Power_After_IQK_B_2 0xecc
  309. #define rRx_OFDM 0xed0
  310. #define rRx_Wait_RIFS 0xed4
  311. #define rRx_TO_Rx 0xed8
  312. #define rStandby 0xedc
  313. #define rSleep 0xee0
  314. #define rPMPD_ANAEN 0xeec
  315. //
  316. // 7. RF Register 0x00-0x2E (RF 8256)
  317. // RF-0222D 0x00-3F
  318. //
  319. //Zebra1
  320. #define rZebra1_HSSIEnable 0x0 // Useless now
  321. #define rZebra1_TRxEnable1 0x1
  322. #define rZebra1_TRxEnable2 0x2
  323. #define rZebra1_AGC 0x4
  324. #define rZebra1_ChargePump 0x5
  325. #define rZebra1_Channel 0x7 // RF channel switch
  326. //#endif
  327. #define rZebra1_TxGain 0x8 // Useless now
  328. #define rZebra1_TxLPF 0x9
  329. #define rZebra1_RxLPF 0xb
  330. #define rZebra1_RxHPFCorner 0xc
  331. //Zebra4
  332. #define rGlobalCtrl 0 // Useless now
  333. #define rRTL8256_TxLPF 19
  334. #define rRTL8256_RxLPF 11
  335. //RTL8258
  336. #define rRTL8258_TxLPF 0x11 // Useless now
  337. #define rRTL8258_RxLPF 0x13
  338. #define rRTL8258_RSSILPF 0xa
  339. //
  340. // RL6052 Register definition
  341. //
  342. #define RF_AC 0x00 //
  343. #define RF_IQADJ_G1 0x01 //
  344. #define RF_IQADJ_G2 0x02 //
  345. #define RF_BS_PA_APSET_G1_G4 0x03
  346. #define RF_BS_PA_APSET_G5_G8 0x04
  347. #define RF_POW_TRSW 0x05 //
  348. #define RF_GAIN_RX 0x06 //
  349. #define RF_GAIN_TX 0x07 //
  350. #define RF_TXM_IDAC 0x08 //
  351. #define RF_IPA_G 0x09 //
  352. #define RF_TXBIAS_G 0x0A
  353. #define RF_TXPA_AG 0x0B
  354. #define RF_IPA_A 0x0C //
  355. #define RF_TXBIAS_A 0x0D
  356. #define RF_BS_PA_APSET_G9_G11 0x0E
  357. #define RF_BS_IQGEN 0x0F //
  358. #define RF_MODE1 0x10 //
  359. #define RF_MODE2 0x11 //
  360. #define RF_RX_AGC_HP 0x12 //
  361. #define RF_TX_AGC 0x13 //
  362. #define RF_BIAS 0x14 //
  363. #define RF_IPA 0x15 //
  364. #define RF_TXBIAS 0x16 //
  365. #define RF_POW_ABILITY 0x17 //
  366. #define RF_MODE_AG 0x18 //
  367. #define rRfChannel 0x18 // RF channel and BW switch
  368. #define RF_CHNLBW 0x18 // RF channel and BW switch
  369. #define RF_TOP 0x19 //
  370. #define RF_RX_G1 0x1A //
  371. #define RF_RX_G2 0x1B //
  372. #define RF_RX_BB2 0x1C //
  373. #define RF_RX_BB1 0x1D //
  374. #define RF_RCK1 0x1E //
  375. #define RF_RCK2 0x1F //
  376. #define RF_TX_G1 0x20 //
  377. #define RF_TX_G2 0x21 //
  378. #define RF_TX_G3 0x22 //
  379. #define RF_TX_BB1 0x23 //
  380. #define RF_T_METER 0x24 //
  381. #define RF_SYN_G1 0x25 // RF TX Power control
  382. #define RF_SYN_G2 0x26 // RF TX Power control
  383. #define RF_SYN_G3 0x27 // RF TX Power control
  384. #define RF_SYN_G4 0x28 // RF TX Power control
  385. #define RF_SYN_G5 0x29 // RF TX Power control
  386. #define RF_SYN_G6 0x2A // RF TX Power control
  387. #define RF_SYN_G7 0x2B // RF TX Power control
  388. #define RF_SYN_G8 0x2C // RF TX Power control
  389. #define RF_RCK_OS 0x30 // RF TX PA control
  390. #define RF_TXPA_G1 0x31 // RF TX PA control
  391. #define RF_TXPA_G2 0x32 // RF TX PA control
  392. #define RF_TXPA_G3 0x33 // RF TX PA control
  393. //
  394. //Bit Mask
  395. //
  396. // 1. Page1(0x100)
  397. #define bBBResetB 0x100 // Useless now?
  398. #define bGlobalResetB 0x200
  399. #define bOFDMTxStart 0x4
  400. #define bCCKTxStart 0x8
  401. #define bCRC32Debug 0x100
  402. #define bPMACLoopback 0x10
  403. #define bTxLSIG 0xffffff
  404. #define bOFDMTxRate 0xf
  405. #define bOFDMTxReserved 0x10
  406. #define bOFDMTxLength 0x1ffe0
  407. #define bOFDMTxParity 0x20000
  408. #define bTxHTSIG1 0xffffff
  409. #define bTxHTMCSRate 0x7f
  410. #define bTxHTBW 0x80
  411. #define bTxHTLength 0xffff00
  412. #define bTxHTSIG2 0xffffff
  413. #define bTxHTSmoothing 0x1
  414. #define bTxHTSounding 0x2
  415. #define bTxHTReserved 0x4
  416. #define bTxHTAggreation 0x8
  417. #define bTxHTSTBC 0x30
  418. #define bTxHTAdvanceCoding 0x40
  419. #define bTxHTShortGI 0x80
  420. #define bTxHTNumberHT_LTF 0x300
  421. #define bTxHTCRC8 0x3fc00
  422. #define bCounterReset 0x10000
  423. #define bNumOfOFDMTx 0xffff
  424. #define bNumOfCCKTx 0xffff0000
  425. #define bTxIdleInterval 0xffff
  426. #define bOFDMService 0xffff0000
  427. #define bTxMACHeader 0xffffffff
  428. #define bTxDataInit 0xff
  429. #define bTxHTMode 0x100
  430. #define bTxDataType 0x30000
  431. #define bTxRandomSeed 0xffffffff
  432. #define bCCKTxPreamble 0x1
  433. #define bCCKTxSFD 0xffff0000
  434. #define bCCKTxSIG 0xff
  435. #define bCCKTxService 0xff00
  436. #define bCCKLengthExt 0x8000
  437. #define bCCKTxLength 0xffff0000
  438. #define bCCKTxCRC16 0xffff
  439. #define bCCKTxStatus 0x1
  440. #define bOFDMTxStatus 0x2
  441. #define IS_BB_REG_OFFSET_92S(_Offset) ((_Offset >= 0x800) && (_Offset <= 0xfff))
  442. // 2. Page8(0x800)
  443. #define bRFMOD 0x1 // Reg 0x800 rFPGA0_RFMOD
  444. #define bJapanMode 0x2
  445. #define bCCKTxSC 0x30
  446. #define bCCKEn 0x1000000
  447. #define bOFDMEn 0x2000000
  448. #define bOFDMRxADCPhase 0x10000 // Useless now
  449. #define bOFDMTxDACPhase 0x40000
  450. #define bXATxAGC 0x3f
  451. #define bAntennaSelect 0x0300
  452. #define bXBTxAGC 0xf00 // Reg 80c rFPGA0_TxGainStage
  453. #define bXCTxAGC 0xf000
  454. #define bXDTxAGC 0xf0000
  455. #define bPAStart 0xf0000000 // Useless now
  456. #define bTRStart 0x00f00000
  457. #define bRFStart 0x0000f000
  458. #define bBBStart 0x000000f0
  459. #define bBBCCKStart 0x0000000f
  460. #define bPAEnd 0xf //Reg0x814
  461. #define bTREnd 0x0f000000
  462. #define bRFEnd 0x000f0000
  463. #define bCCAMask 0x000000f0 //T2R
  464. #define bR2RCCAMask 0x00000f00
  465. #define bHSSI_R2TDelay 0xf8000000
  466. #define bHSSI_T2RDelay 0xf80000
  467. #define bContTxHSSI 0x400 //chane gain at continue Tx
  468. #define bIGFromCCK 0x200
  469. #define bAGCAddress 0x3f
  470. #define bRxHPTx 0x7000
  471. #define bRxHPT2R 0x38000
  472. #define bRxHPCCKIni 0xc0000
  473. #define bAGCTxCode 0xc00000
  474. #define bAGCRxCode 0x300000
  475. #define b3WireDataLength 0x800 // Reg 0x820~84f rFPGA0_XA_HSSIParameter1
  476. #define b3WireAddressLength 0x400
  477. #define b3WireRFPowerDown 0x1 // Useless now
  478. //#define bHWSISelect 0x8
  479. #define b5GPAPEPolarity 0x40000000
  480. #define b2GPAPEPolarity 0x80000000
  481. #define bRFSW_TxDefaultAnt 0x3
  482. #define bRFSW_TxOptionAnt 0x30
  483. #define bRFSW_RxDefaultAnt 0x300
  484. #define bRFSW_RxOptionAnt 0x3000
  485. #define bRFSI_3WireData 0x1
  486. #define bRFSI_3WireClock 0x2
  487. #define bRFSI_3WireLoad 0x4
  488. #define bRFSI_3WireRW 0x8
  489. #define bRFSI_3Wire 0xf
  490. #define bRFSI_RFENV 0x10 // Reg 0x870 rFPGA0_XAB_RFInterfaceSW
  491. #define bRFSI_TRSW 0x20 // Useless now
  492. #define bRFSI_TRSWB 0x40
  493. #define bRFSI_ANTSW 0x100
  494. #define bRFSI_ANTSWB 0x200
  495. #define bRFSI_PAPE 0x400
  496. #define bRFSI_PAPE5G 0x800
  497. #define bBandSelect 0x1
  498. #define bHTSIG2_GI 0x80
  499. #define bHTSIG2_Smoothing 0x01
  500. #define bHTSIG2_Sounding 0x02
  501. #define bHTSIG2_Aggreaton 0x08
  502. #define bHTSIG2_STBC 0x30
  503. #define bHTSIG2_AdvCoding 0x40
  504. #define bHTSIG2_NumOfHTLTF 0x300
  505. #define bHTSIG2_CRC8 0x3fc
  506. #define bHTSIG1_MCS 0x7f
  507. #define bHTSIG1_BandWidth 0x80
  508. #define bHTSIG1_HTLength 0xffff
  509. #define bLSIG_Rate 0xf
  510. #define bLSIG_Reserved 0x10
  511. #define bLSIG_Length 0x1fffe
  512. #define bLSIG_Parity 0x20
  513. #define bCCKRxPhase 0x4
  514. #define bLSSIReadAddress 0x7f800000 // T65 RF
  515. #define bLSSIReadEdge 0x80000000 //LSSI "Read" edge signal
  516. #define bLSSIReadBackData 0xfffff // T65 RF
  517. #define bLSSIReadOKFlag 0x1000 // Useless now
  518. #define bCCKSampleRate 0x8 //0: 44MHz, 1:88MHz
  519. #define bRegulator0Standby 0x1
  520. #define bRegulatorPLLStandby 0x2
  521. #define bRegulator1Standby 0x4
  522. #define bPLLPowerUp 0x8
  523. #define bDPLLPowerUp 0x10
  524. #define bDA10PowerUp 0x20
  525. #define bAD7PowerUp 0x200
  526. #define bDA6PowerUp 0x2000
  527. #define bXtalPowerUp 0x4000
  528. #define b40MDClkPowerUP 0x8000
  529. #define bDA6DebugMode 0x20000
  530. #define bDA6Swing 0x380000
  531. #define bADClkPhase 0x4000000 // Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ
  532. #define b80MClkDelay 0x18000000 // Useless
  533. #define bAFEWatchDogEnable 0x20000000
  534. #define bXtalCap01 0xc0000000 // Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap
  535. #define bXtalCap23 0x3
  536. #define bXtalCap92x 0x0f000000
  537. #define bXtalCap 0x0f000000
  538. #define bIntDifClkEnable 0x400 // Useless
  539. #define bExtSigClkEnable 0x800
  540. #define bBandgapMbiasPowerUp 0x10000
  541. #define bAD11SHGain 0xc0000
  542. #define bAD11InputRange 0x700000
  543. #define bAD11OPCurrent 0x3800000
  544. #define bIPathLoopback 0x4000000
  545. #define bQPathLoopback 0x8000000
  546. #define bAFELoopback 0x10000000
  547. #define bDA10Swing 0x7e0
  548. #define bDA10Reverse 0x800
  549. #define bDAClkSource 0x1000
  550. #define bAD7InputRange 0x6000
  551. #define bAD7Gain 0x38000
  552. #define bAD7OutputCMMode 0x40000
  553. #define bAD7InputCMMode 0x380000
  554. #define bAD7Current 0xc00000
  555. #define bRegulatorAdjust 0x7000000
  556. #define bAD11PowerUpAtTx 0x1
  557. #define bDA10PSAtTx 0x10
  558. #define bAD11PowerUpAtRx 0x100
  559. #define bDA10PSAtRx 0x1000
  560. #define bCCKRxAGCFormat 0x200
  561. #define bPSDFFTSamplepPoint 0xc000
  562. #define bPSDAverageNum 0x3000
  563. #define bIQPathControl 0xc00
  564. #define bPSDFreq 0x3ff
  565. #define bPSDAntennaPath 0x30
  566. #define bPSDIQSwitch 0x40
  567. #define bPSDRxTrigger 0x400000
  568. #define bPSDTxTrigger 0x80000000
  569. #define bPSDSineToneScale 0x7f000000
  570. #define bPSDReport 0xffff
  571. // 3. Page9(0x900)
  572. #define bOFDMTxSC 0x30000000 // Useless
  573. #define bCCKTxOn 0x1
  574. #define bOFDMTxOn 0x2
  575. #define bDebugPage 0xfff //reset debug page and also HWord, LWord
  576. #define bDebugItem 0xff //reset debug page and LWord
  577. #define bAntL 0x10
  578. #define bAntNonHT 0x100
  579. #define bAntHT1 0x1000
  580. #define bAntHT2 0x10000
  581. #define bAntHT1S1 0x100000
  582. #define bAntNonHTS1 0x1000000
  583. // 4. PageA(0xA00)
  584. #define bCCKBBMode 0x3 // Useless
  585. #define bCCKTxPowerSaving 0x80
  586. #define bCCKRxPowerSaving 0x40
  587. #define bCCKSideBand 0x10 // Reg 0xa00 rCCK0_System 20/40 switch
  588. #define bCCKScramble 0x8 // Useless
  589. #define bCCKAntDiversity 0x8000
  590. #define bCCKCarrierRecovery 0x4000
  591. #define bCCKTxRate 0x3000
  592. #define bCCKDCCancel 0x0800
  593. #define bCCKISICancel 0x0400
  594. #define bCCKMatchFilter 0x0200
  595. #define bCCKEqualizer 0x0100
  596. #define bCCKPreambleDetect 0x800000
  597. #define bCCKFastFalseCCA 0x400000
  598. #define bCCKChEstStart 0x300000
  599. #define bCCKCCACount 0x080000
  600. #define bCCKcs_lim 0x070000
  601. #define bCCKBistMode 0x80000000
  602. #define bCCKCCAMask 0x40000000
  603. #define bCCKTxDACPhase 0x4
  604. #define bCCKRxADCPhase 0x20000000 //r_rx_clk
  605. #define bCCKr_cp_mode0 0x0100
  606. #define bCCKTxDCOffset 0xf0
  607. #define bCCKRxDCOffset 0xf
  608. #define bCCKCCAMode 0xc000
  609. #define bCCKFalseCS_lim 0x3f00
  610. #define bCCKCS_ratio 0xc00000
  611. #define bCCKCorgBit_sel 0x300000
  612. #define bCCKPD_lim 0x0f0000
  613. #define bCCKNewCCA 0x80000000
  614. #define bCCKRxHPofIG 0x8000
  615. #define bCCKRxIG 0x7f00
  616. #define bCCKLNAPolarity 0x800000
  617. #define bCCKRx1stGain 0x7f0000
  618. #define bCCKRFExtend 0x20000000 //CCK Rx Iinital gain polarity
  619. #define bCCKRxAGCSatLevel 0x1f000000
  620. #define bCCKRxAGCSatCount 0xe0
  621. #define bCCKRxRFSettle 0x1f //AGCsamp_dly
  622. #define bCCKFixedRxAGC 0x8000
  623. //#define bCCKRxAGCFormat 0x4000 //remove to HSSI register 0x824
  624. #define bCCKAntennaPolarity 0x2000
  625. #define bCCKTxFilterType 0x0c00
  626. #define bCCKRxAGCReportType 0x0300
  627. #define bCCKRxDAGCEn 0x80000000
  628. #define bCCKRxDAGCPeriod 0x20000000
  629. #define bCCKRxDAGCSatLevel 0x1f000000
  630. #define bCCKTimingRecovery 0x800000
  631. #define bCCKTxC0 0x3f0000
  632. #define bCCKTxC1 0x3f000000
  633. #define bCCKTxC2 0x3f
  634. #define bCCKTxC3 0x3f00
  635. #define bCCKTxC4 0x3f0000
  636. #define bCCKTxC5 0x3f000000
  637. #define bCCKTxC6 0x3f
  638. #define bCCKTxC7 0x3f00
  639. #define bCCKDebugPort 0xff0000
  640. #define bCCKDACDebug 0x0f000000
  641. #define bCCKFalseAlarmEnable 0x8000
  642. #define bCCKFalseAlarmRead 0x4000
  643. #define bCCKTRSSI 0x7f
  644. #define bCCKRxAGCReport 0xfe
  645. #define bCCKRxReport_AntSel 0x80000000
  646. #define bCCKRxReport_MFOff 0x40000000
  647. #define bCCKRxRxReport_SQLoss 0x20000000
  648. #define bCCKRxReport_Pktloss 0x10000000
  649. #define bCCKRxReport_Lockedbit 0x08000000
  650. #define bCCKRxReport_RateError 0x04000000
  651. #define bCCKRxReport_RxRate 0x03000000
  652. #define bCCKRxFACounterLower 0xff
  653. #define bCCKRxFACounterUpper 0xff000000
  654. #define bCCKRxHPAGCStart 0xe000
  655. #define bCCKRxHPAGCFinal 0x1c00
  656. #define bCCKRxFalseAlarmEnable 0x8000
  657. #define bCCKFACounterFreeze 0x4000
  658. #define bCCKTxPathSel 0x10000000
  659. #define bCCKDefaultRxPath 0xc000000
  660. #define bCCKOptionRxPath 0x3000000
  661. // 5. PageC(0xC00)
  662. #define bNumOfSTF 0x3 // Useless
  663. #define bShift_L 0xc0
  664. #define bGI_TH 0xc
  665. #define bRxPathA 0x1
  666. #define bRxPathB 0x2
  667. #define bRxPathC 0x4
  668. #define bRxPathD 0x8
  669. #define bTxPathA 0x1
  670. #define bTxPathB 0x2
  671. #define bTxPathC 0x4
  672. #define bTxPathD 0x8
  673. #define bTRSSIFreq 0x200
  674. #define bADCBackoff 0x3000
  675. #define bDFIRBackoff 0xc000
  676. #define bTRSSILatchPhase 0x10000
  677. #define bRxIDCOffset 0xff
  678. #define bRxQDCOffset 0xff00
  679. #define bRxDFIRMode 0x1800000
  680. #define bRxDCNFType 0xe000000
  681. #define bRXIQImb_A 0x3ff
  682. #define bRXIQImb_B 0xfc00
  683. #define bRXIQImb_C 0x3f0000
  684. #define bRXIQImb_D 0xffc00000
  685. #define bDC_dc_Notch 0x60000
  686. #define bRxNBINotch 0x1f000000
  687. #define bPD_TH 0xf
  688. #define bPD_TH_Opt2 0xc000
  689. #define bPWED_TH 0x700
  690. #define bIfMF_Win_L 0x800
  691. #define bPD_Option 0x1000
  692. #define bMF_Win_L 0xe000
  693. #define bBW_Search_L 0x30000
  694. #define bwin_enh_L 0xc0000
  695. #define bBW_TH 0x700000
  696. #define bED_TH2 0x3800000
  697. #define bBW_option 0x4000000
  698. #define bRatio_TH 0x18000000
  699. #define bWindow_L 0xe0000000
  700. #define bSBD_Option 0x1
  701. #define bFrame_TH 0x1c
  702. #define bFS_Option 0x60
  703. #define bDC_Slope_check 0x80
  704. #define bFGuard_Counter_DC_L 0xe00
  705. #define bFrame_Weight_Short 0x7000
  706. #define bSub_Tune 0xe00000
  707. #define bFrame_DC_Length 0xe000000
  708. #define bSBD_start_offset 0x30000000
  709. #define bFrame_TH_2 0x7
  710. #define bFrame_GI2_TH 0x38
  711. #define bGI2_Sync_en 0x40
  712. #define bSarch_Short_Early 0x300
  713. #define bSarch_Short_Late 0xc00
  714. #define bSarch_GI2_Late 0x70000
  715. #define bCFOAntSum 0x1
  716. #define bCFOAcc 0x2
  717. #define bCFOStartOffset 0xc
  718. #define bCFOLookBack 0x70
  719. #define bCFOSumWeight 0x80
  720. #define bDAGCEnable 0x10000
  721. #define bTXIQImb_A 0x3ff
  722. #define bTXIQImb_B 0xfc00
  723. #define bTXIQImb_C 0x3f0000
  724. #define bTXIQImb_D 0xffc00000
  725. #define bTxIDCOffset 0xff
  726. #define bTxQDCOffset 0xff00
  727. #define bTxDFIRMode 0x10000
  728. #define bTxPesudoNoiseOn 0x4000000
  729. #define bTxPesudoNoise_A 0xff
  730. #define bTxPesudoNoise_B 0xff00
  731. #define bTxPesudoNoise_C 0xff0000
  732. #define bTxPesudoNoise_D 0xff000000
  733. #define bCCADropOption 0x20000
  734. #define bCCADropThres 0xfff00000
  735. #define bEDCCA_H 0xf
  736. #define bEDCCA_L 0xf0
  737. #define bLambda_ED 0x300
  738. #define bRxInitialGain 0x7f
  739. #define bRxAntDivEn 0x80
  740. #define bRxAGCAddressForLNA 0x7f00
  741. #define bRxHighPowerFlow 0x8000
  742. #define bRxAGCFreezeThres 0xc0000
  743. #define bRxFreezeStep_AGC1 0x300000
  744. #define bRxFreezeStep_AGC2 0xc00000
  745. #define bRxFreezeStep_AGC3 0x3000000
  746. #define bRxFreezeStep_AGC0 0xc000000
  747. #define bRxRssi_Cmp_En 0x10000000
  748. #define bRxQuickAGCEn 0x20000000
  749. #define bRxAGCFreezeThresMode 0x40000000
  750. #define bRxOverFlowCheckType 0x80000000
  751. #define bRxAGCShift 0x7f
  752. #define bTRSW_Tri_Only 0x80
  753. #define bPowerThres 0x300
  754. #define bRxAGCEn 0x1
  755. #define bRxAGCTogetherEn 0x2
  756. #define bRxAGCMin 0x4
  757. #define bRxHP_Ini 0x7
  758. #define bRxHP_TRLNA 0x70
  759. #define bRxHP_RSSI 0x700
  760. #define bRxHP_BBP1 0x7000
  761. #define bRxHP_BBP2 0x70000
  762. #define bRxHP_BBP3 0x700000
  763. #define bRSSI_H 0x7f0000 //the threshold for high power
  764. #define bRSSI_Gen 0x7f000000 //the threshold for ant diversity
  765. #define bRxSettle_TRSW 0x7
  766. #define bRxSettle_LNA 0x38
  767. #define bRxSettle_RSSI 0x1c0
  768. #define bRxSettle_BBP 0xe00
  769. #define bRxSettle_RxHP 0x7000
  770. #define bRxSettle_AntSW_RSSI 0x38000
  771. #define bRxSettle_AntSW 0xc0000
  772. #define bRxProcessTime_DAGC 0x300000
  773. #define bRxSettle_HSSI 0x400000
  774. #define bRxProcessTime_BBPPW 0x800000
  775. #define bRxAntennaPowerShift 0x3000000
  776. #define bRSSITableSelect 0xc000000
  777. #define bRxHP_Final 0x7000000
  778. #define bRxHTSettle_BBP 0x7
  779. #define bRxHTSettle_HSSI 0x8
  780. #define bRxHTSettle_RxHP 0x70
  781. #define bRxHTSettle_BBPPW 0x80
  782. #define bRxHTSettle_Idle 0x300
  783. #define bRxHTSettle_Reserved 0x1c00
  784. #define bRxHTRxHPEn 0x8000
  785. #define bRxHTAGCFreezeThres 0x30000
  786. #define bRxHTAGCTogetherEn 0x40000
  787. #define bRxHTAGCMin 0x80000
  788. #define bRxHTAGCEn 0x100000
  789. #define bRxHTDAGCEn 0x200000
  790. #define bRxHTRxHP_BBP 0x1c00000
  791. #define bRxHTRxHP_Final 0xe0000000
  792. #define bRxPWRatioTH 0x3
  793. #define bRxPWRatioEn 0x4
  794. #define bRxMFHold 0x3800
  795. #define bRxPD_Delay_TH1 0x38
  796. #define bRxPD_Delay_TH2 0x1c0
  797. #define bRxPD_DC_COUNT_MAX 0x600
  798. //#define bRxMF_Hold 0x3800
  799. #define bRxPD_Delay_TH 0x8000
  800. #define bRxProcess_Delay 0xf0000
  801. #define bRxSearchrange_GI2_Early 0x700000
  802. #define bRxFrame_Guard_Counter_L 0x3800000
  803. #define bRxSGI_Guard_L 0xc000000
  804. #define bRxSGI_Search_L 0x30000000
  805. #define bRxSGI_TH 0xc0000000
  806. #define bDFSCnt0 0xff
  807. #define bDFSCnt1 0xff00
  808. #define bDFSFlag 0xf0000
  809. #define bMFWeightSum 0x300000
  810. #define bMinIdxTH 0x7f000000
  811. #define bDAFormat 0x40000
  812. #define bTxChEmuEnable 0x01000000
  813. #define bTRSWIsolation_A 0x7f
  814. #define bTRSWIsolation_B 0x7f00
  815. #define bTRSWIsolation_C 0x7f0000
  816. #define bTRSWIsolation_D 0x7f000000
  817. #define bExtLNAGain 0x7c00
  818. // 6. PageE(0xE00)
  819. #define bSTBCEn 0x4 // Useless
  820. #define bAntennaMapping 0x10
  821. #define bNss 0x20
  822. #define bCFOAntSumD 0x200
  823. #define bPHYCounterReset 0x8000000
  824. #define bCFOReportGet 0x4000000
  825. #define bOFDMContinueTx 0x10000000
  826. #define bOFDMSingleCarrier 0x20000000
  827. #define bOFDMSingleTone 0x40000000
  828. //#define bRxPath1 0x01
  829. //#define bRxPath2 0x02
  830. //#define bRxPath3 0x04
  831. //#define bRxPath4 0x08
  832. //#define bTxPath1 0x10
  833. //#define bTxPath2 0x20
  834. #define bHTDetect 0x100
  835. #define bCFOEn 0x10000
  836. #define bCFOValue 0xfff00000
  837. #define bSigTone_Re 0x3f
  838. #define bSigTone_Im 0x7f00
  839. #define bCounter_CCA 0xffff
  840. #define bCounter_ParityFail 0xffff0000
  841. #define bCounter_RateIllegal 0xffff
  842. #define bCounter_CRC8Fail 0xffff0000
  843. #define bCounter_MCSNoSupport 0xffff
  844. #define bCounter_FastSync 0xffff
  845. #define bShortCFO 0xfff
  846. #define bShortCFOTLength 12 //total
  847. #define bShortCFOFLength 11 //fraction
  848. #define bLongCFO 0x7ff
  849. #define bLongCFOTLength 11
  850. #define bLongCFOFLength 11
  851. #define bTailCFO 0x1fff
  852. #define bTailCFOTLength 13
  853. #define bTailCFOFLength 12
  854. #define bmax_en_pwdB 0xffff
  855. #define bCC_power_dB 0xffff0000
  856. #define bnoise_pwdB 0xffff
  857. #define bPowerMeasTLength 10
  858. #define bPowerMeasFLength 3
  859. #define bRx_HT_BW 0x1
  860. #define bRxSC 0x6
  861. #define bRx_HT 0x8
  862. #define bNB_intf_det_on 0x1
  863. #define bIntf_win_len_cfg 0x30
  864. #define bNB_Intf_TH_cfg 0x1c0
  865. #define bRFGain 0x3f
  866. #define bTableSel 0x40
  867. #define bTRSW 0x80
  868. #define bRxSNR_A 0xff
  869. #define bRxSNR_B 0xff00
  870. #define bRxSNR_C 0xff0000
  871. #define bRxSNR_D 0xff000000
  872. #define bSNREVMTLength 8
  873. #define bSNREVMFLength 1
  874. #define bCSI1st 0xff
  875. #define bCSI2nd 0xff00
  876. #define bRxEVM1st 0xff0000
  877. #define bRxEVM2nd 0xff000000
  878. #define bSIGEVM 0xff
  879. #define bPWDB 0xff00
  880. #define bSGIEN 0x10000
  881. #define bSFactorQAM1 0xf // Useless
  882. #define bSFactorQAM2 0xf0
  883. #define bSFactorQAM3 0xf00
  884. #define bSFactorQAM4 0xf000
  885. #define bSFactorQAM5 0xf0000
  886. #define bSFactorQAM6 0xf0000
  887. #define bSFactorQAM7 0xf00000
  888. #define bSFactorQAM8 0xf000000
  889. #define bSFactorQAM9 0xf0000000
  890. #define bCSIScheme 0x100000
  891. #define bNoiseLvlTopSet 0x3 // Useless
  892. #define bChSmooth 0x4
  893. #define bChSmoothCfg1 0x38
  894. #define bChSmoothCfg2 0x1c0
  895. #define bChSmoothCfg3 0xe00
  896. #define bChSmoothCfg4 0x7000
  897. #define bMRCMode 0x800000
  898. #define bTHEVMCfg 0x7000000
  899. #define bLoopFitType 0x1 // Useless
  900. #define bUpdCFO 0x40
  901. #define bUpdCFOOffData 0x80
  902. #define bAdvUpdCFO 0x100
  903. #define bAdvTimeCtrl 0x800
  904. #define bUpdClko 0x1000
  905. #define bFC 0x6000
  906. #define bTrackingMode 0x8000
  907. #define bPhCmpEnable 0x10000
  908. #define bUpdClkoLTF 0x20000
  909. #define bComChCFO 0x40000
  910. #define bCSIEstiMode 0x80000
  911. #define bAdvUpdEqz 0x100000
  912. #define bUChCfg 0x7000000
  913. #define bUpdEqz 0x8000000
  914. //Rx Pseduo noise
  915. #define bRxPesudoNoiseOn 0x20000000 // Useless
  916. #define bRxPesudoNoise_A 0xff
  917. #define bRxPesudoNoise_B 0xff00
  918. #define bRxPesudoNoise_C 0xff0000
  919. #define bRxPesudoNoise_D 0xff000000
  920. #define bPesudoNoiseState_A 0xffff
  921. #define bPesudoNoiseState_B 0xffff0000
  922. #define bPesudoNoiseState_C 0xffff
  923. #define bPesudoNoiseState_D 0xffff0000
  924. //7. RF Register
  925. //Zebra1
  926. #define bZebra1_HSSIEnable 0x8 // Useless
  927. #define bZebra1_TRxControl 0xc00
  928. #define bZebra1_TRxGainSetting 0x07f
  929. #define bZebra1_RxCorner 0xc00
  930. #define bZebra1_TxChargePump 0x38
  931. #define bZebra1_RxChargePump 0x7
  932. #define bZebra1_ChannelNum 0xf80
  933. #define bZebra1_TxLPFBW 0x400
  934. #define bZebra1_RxLPFBW 0x600
  935. //Zebra4
  936. #define bRTL8256RegModeCtrl1 0x100 // Useless
  937. #define bRTL8256RegModeCtrl0 0x40
  938. #define bRTL8256_TxLPFBW 0x18
  939. #define bRTL8256_RxLPFBW 0x600
  940. //RTL8258
  941. #define bRTL8258_TxLPFBW 0xc // Useless
  942. #define bRTL8258_RxLPFBW 0xc00
  943. #define bRTL8258_RSSILPFBW 0xc0
  944. //
  945. // Other Definition
  946. //
  947. //byte endable for sb_write
  948. #define bByte0 0x1 // Useless
  949. #define bByte1 0x2
  950. #define bByte2 0x4
  951. #define bByte3 0x8
  952. #define bWord0 0x3
  953. #define bWord1 0xc
  954. #define bDWord 0xf
  955. //for PutRegsetting & GetRegSetting BitMask
  956. #define bMaskByte0 0xff // Reg 0xc50 rOFDM0_XAAGCCore~0xC6f
  957. #define bMaskByte1 0xff00
  958. #define bMaskByte2 0xff0000
  959. #define bMaskByte3 0xff000000
  960. #define bMaskHWord 0xffff0000
  961. #define bMaskLWord 0x0000ffff
  962. #define bMaskDWord 0xffffffff
  963. #define bMask12Bits 0xfff
  964. #define bMaskH4Bits 0xf0000000
  965. #define bMaskOFDM_D 0xffc00000
  966. #define bMaskCCK 0x3f3f3f3f
  967. #define bEnable 0x1 // Useless
  968. #define bDisable 0x0
  969. #define LeftAntenna 0x0 // Useless
  970. #define RightAntenna 0x1
  971. #define tCheckTxStatus 500 //500ms // Useless
  972. #define tUpdateRxCounter 100 //100ms
  973. #define rateCCK 0 // Useless
  974. #define rateOFDM 1
  975. #define rateHT 2
  976. //define Register-End
  977. #define bPMAC_End 0x1ff // Useless
  978. #define bFPGAPHY0_End 0x8ff
  979. #define bFPGAPHY1_End 0x9ff
  980. #define bCCKPHY0_End 0xaff
  981. #define bOFDMPHY0_End 0xcff
  982. #define bOFDMPHY1_End 0xdff
  983. //define max debug item in each debug page
  984. //#define bMaxItem_FPGA_PHY0 0x9
  985. //#define bMaxItem_FPGA_PHY1 0x3
  986. //#define bMaxItem_PHY_11B 0x16
  987. //#define bMaxItem_OFDM_PHY0 0x29
  988. //#define bMaxItem_OFDM_PHY1 0x0
  989. #define bPMACControl 0x0 // Useless
  990. #define bWMACControl 0x1
  991. #define bWNICControl 0x2
  992. #define PathA 0x0 // Useless
  993. #define PathB 0x1
  994. #define PathC 0x2
  995. #define PathD 0x3
  996. /*--------------------------Define Parameters-------------------------------*/
  997. #endif //__INC_HAL8192SPHYREG_H