hal_com_reg.h 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. #ifndef __HAL_COMMON_REG_H__
  21. #define __HAL_COMMON_REG_H__
  22. #define MAC_ADDR_LEN 6
  23. #define HAL_NAV_UPPER_UNIT 128 // micro-second
  24. // 8188E PKT_BUFF_ACCESS_CTRL value
  25. #define TXPKT_BUF_SELECT 0x69
  26. #define RXPKT_BUF_SELECT 0xA5
  27. #define DISABLE_TRXPKT_BUF_ACCESS 0x0
  28. //============================================================
  29. //
  30. //============================================================
  31. //-----------------------------------------------------
  32. //
  33. // 0x0000h ~ 0x00FFh System Configuration
  34. //
  35. //-----------------------------------------------------
  36. #define REG_SYS_ISO_CTRL 0x0000
  37. #define REG_SYS_FUNC_EN 0x0002
  38. #define REG_APS_FSMCO 0x0004
  39. #define REG_SYS_CLKR 0x0008
  40. #define REG_9346CR 0x000A
  41. #define REG_SYS_EEPROM_CTRL 0x000A
  42. #define REG_EE_VPD 0x000C
  43. #define REG_AFE_MISC 0x0010
  44. #define REG_SPS0_CTRL 0x0011
  45. #define REG_SPS0_CTRL_6 0x0016
  46. #define REG_POWER_OFF_IN_PROCESS 0x0017
  47. #define REG_SPS_OCP_CFG 0x0018
  48. #define REG_RSV_CTRL 0x001C
  49. #define REG_RF_CTRL 0x001F
  50. #define REG_LDOA15_CTRL 0x0020
  51. #define REG_LDOV12D_CTRL 0x0021
  52. #define REG_LDOHCI12_CTRL 0x0022
  53. #define REG_LPLDO_CTRL 0x0023
  54. #define REG_AFE_XTAL_CTRL 0x0024
  55. #define REG_AFE_LDO_CTRL 0x0027 // 1.5v for 8188EE test chip, 1.4v for MP chip
  56. #define REG_AFE_PLL_CTRL 0x0028
  57. #define REG_MAC_PHY_CTRL 0x002c //for 92d, DMDP,SMSP,DMSP contrl
  58. #define REG_APE_PLL_CTRL_EXT 0x002c
  59. #define REG_EFUSE_CTRL 0x0030
  60. #define REG_EFUSE_TEST 0x0034
  61. #define REG_PWR_DATA 0x0038
  62. #define REG_CAL_TIMER 0x003C
  63. #define REG_ACLK_MON 0x003E
  64. #define REG_GPIO_MUXCFG 0x0040
  65. #define REG_GPIO_IO_SEL 0x0042
  66. #define REG_MAC_PINMUX_CFG 0x0043
  67. #define REG_GPIO_PIN_CTRL 0x0044
  68. #define REG_GPIO_INTM 0x0048
  69. #define REG_LEDCFG0 0x004C
  70. #define REG_LEDCFG1 0x004D
  71. #define REG_LEDCFG2 0x004E
  72. #define REG_LEDCFG3 0x004F
  73. #define REG_FSIMR 0x0050
  74. #define REG_FSISR 0x0054
  75. #define REG_HSIMR 0x0058
  76. #define REG_HSISR 0x005c
  77. #define REG_GPIO_PIN_CTRL_2 0x0060 // RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control.
  78. #define REG_GPIO_IO_SEL_2 0x0062 // RTL8723 WIFI/BT/GPS Multi-Function GPIO Select.
  79. #define REG_MULTI_FUNC_CTRL 0x0068 // RTL8723 WIFI/BT/GPS Multi-Function control source.
  80. #define REG_GSSR 0x006c
  81. #define REG_AFE_XTAL_CTRL_EXT 0x0078 //RTL8188E
  82. #define REG_XCK_OUT_CTRL 0x007c //RTL8188E
  83. #define REG_MCUFWDL 0x0080
  84. #define REG_WOL_EVENT 0x0081 //RTL8188E
  85. #define REG_MCUTSTCFG 0x0084
  86. #define REG_FDHM0 0x0088
  87. #define REG_HOST_SUSP_CNT 0x00BC // RTL8192C Host suspend counter on FPGA platform
  88. #define REG_SYSTEM_ON_CTRL 0x00CC // For 8723AE Reset after S3
  89. #define REG_EFUSE_ACCESS 0x00CF // Efuse access protection for RTL8723
  90. #define REG_BIST_SCAN 0x00D0
  91. #define REG_BIST_RPT 0x00D4
  92. #define REG_BIST_ROM_RPT 0x00D8
  93. #define REG_USB_SIE_INTF 0x00E0
  94. #define REG_PCIE_MIO_INTF 0x00E4
  95. #define REG_PCIE_MIO_INTD 0x00E8
  96. #define REG_HPON_FSM 0x00EC
  97. #define REG_SYS_CFG 0x00F0
  98. #define REG_GPIO_OUTSTS 0x00F4 // For RTL8723 only.
  99. #define REG_TYPE_ID 0x00FC
  100. //-----------------------------------------------------
  101. //
  102. // 0x0100h ~ 0x01FFh MACTOP General Configuration
  103. //
  104. //-----------------------------------------------------
  105. #define REG_CR 0x0100
  106. #define REG_PBP 0x0104
  107. #define REG_PKT_BUFF_ACCESS_CTRL 0x0106
  108. #define REG_TRXDMA_CTRL 0x010C
  109. #define REG_TRXFF_BNDY 0x0114
  110. #define REG_TRXFF_STATUS 0x0118
  111. #define REG_RXFF_PTR 0x011C
  112. #define REG_HIMR 0x0120
  113. #define REG_HISR 0x0124
  114. #define REG_HIMRE 0x0128
  115. #define REG_HISRE 0x012C
  116. #define REG_CPWM 0x012F
  117. #define REG_FWIMR 0x0130
  118. #define REG_FWISR 0x0134
  119. #define REG_FTIMR 0x0138
  120. #define REG_FTISR 0x013C //RTL8192C
  121. #define REG_PKTBUF_DBG_CTRL 0x0140
  122. #define REG_RXPKTBUF_CTRL (REG_PKTBUF_DBG_CTRL+2)
  123. #define REG_PKTBUF_DBG_DATA_L 0x0144
  124. #define REG_PKTBUF_DBG_DATA_H 0x0148
  125. #define REG_TC0_CTRL 0x0150
  126. #define REG_TC1_CTRL 0x0154
  127. #define REG_TC2_CTRL 0x0158
  128. #define REG_TC3_CTRL 0x015C
  129. #define REG_TC4_CTRL 0x0160
  130. #define REG_TCUNIT_BASE 0x0164
  131. #define REG_MBIST_START 0x0174
  132. #define REG_MBIST_DONE 0x0178
  133. #define REG_MBIST_FAIL 0x017C
  134. #define REG_32K_CTRL 0x0194 //RTL8188E
  135. #define REG_C2HEVT_MSG_NORMAL 0x01A0
  136. #define REG_C2HEVT_CLEAR 0x01AF
  137. #define REG_MCUTST_1 0x01c0
  138. #define REG_MCUTST_WOWLAN 0x01C7 // Defined after 8188E series.
  139. #define REG_FMETHR 0x01C8
  140. #define REG_HMETFR 0x01CC
  141. #define REG_HMEBOX_0 0x01D0
  142. #define REG_HMEBOX_1 0x01D4
  143. #define REG_HMEBOX_2 0x01D8
  144. #define REG_HMEBOX_3 0x01DC
  145. #define REG_LLT_INIT 0x01E0
  146. //-----------------------------------------------------
  147. //
  148. // 0x0200h ~ 0x027Fh TXDMA Configuration
  149. //
  150. //-----------------------------------------------------
  151. #define REG_RQPN 0x0200
  152. #define REG_FIFOPAGE 0x0204
  153. #define REG_TDECTRL 0x0208
  154. #define REG_TXDMA_OFFSET_CHK 0x020C
  155. #define REG_TXDMA_STATUS 0x0210
  156. #define REG_RQPN_NPQ 0x0214
  157. //-----------------------------------------------------
  158. //
  159. // 0x0280h ~ 0x02FFh RXDMA Configuration
  160. //
  161. //-----------------------------------------------------
  162. #define REG_RXDMA_AGG_PG_TH 0x0280
  163. #define REG_RXPKT_NUM 0x0284
  164. #define REG_RXDMA_STATUS 0x0288
  165. //-----------------------------------------------------
  166. //
  167. // 0x0300h ~ 0x03FFh PCIe
  168. //
  169. //-----------------------------------------------------
  170. #define REG_PCIE_CTRL_REG 0x0300
  171. #define REG_INT_MIG 0x0304 // Interrupt Migration
  172. #define REG_BCNQ_DESA 0x0308 // TX Beacon Descriptor Address
  173. #define REG_HQ_DESA 0x0310 // TX High Queue Descriptor Address
  174. #define REG_MGQ_DESA 0x0318 // TX Manage Queue Descriptor Address
  175. #define REG_VOQ_DESA 0x0320 // TX VO Queue Descriptor Address
  176. #define REG_VIQ_DESA 0x0328 // TX VI Queue Descriptor Address
  177. #define REG_BEQ_DESA 0x0330 // TX BE Queue Descriptor Address
  178. #define REG_BKQ_DESA 0x0338 // TX BK Queue Descriptor Address
  179. #define REG_RX_DESA 0x0340 // RX Queue Descriptor Address
  180. //sherry added for DBI Read/Write 20091126
  181. #define REG_DBI_WDATA 0x0348 // Backdoor REG for Access Configuration
  182. #define REG_DBI_RDATA 0x034C //Backdoor REG for Access Configuration
  183. #define REG_DBI_CTRL 0x0350 //Backdoor REG for Access Configuration
  184. #define REG_DBI_FLAG 0x0352 //Backdoor REG for Access Configuration
  185. #define REG_MDIO 0x0354 // MDIO for Access PCIE PHY
  186. #define REG_DBG_SEL 0x0360 // Debug Selection Register
  187. #define REG_PCIE_HRPWM 0x0361 //PCIe RPWM
  188. #define REG_PCIE_HCPWM 0x0363 //PCIe CPWM
  189. #define REG_WATCH_DOG 0x0368
  190. // RTL8723 series -------------------------------
  191. #define REG_PCIE_HISR_EN 0x0394 //PCIE Local Interrupt Enable Register
  192. #define REG_PCIE_HISR 0x03A0
  193. #define REG_PCIE_HISRE 0x03A4
  194. #define REG_PCIE_HIMR 0x03A8
  195. #define REG_PCIE_HIMRE 0x03AC
  196. #define REG_USB_HIMR 0xFE38
  197. #define REG_USB_HIMRE 0xFE3C
  198. #define REG_USB_HISR 0xFE78
  199. #define REG_USB_HISRE 0xFE7C
  200. //-----------------------------------------------------
  201. //
  202. // 0x0400h ~ 0x047Fh Protocol Configuration
  203. //
  204. //-----------------------------------------------------
  205. #define REG_VOQ_INFORMATION 0x0400
  206. #define REG_VIQ_INFORMATION 0x0404
  207. #define REG_BEQ_INFORMATION 0x0408
  208. #define REG_BKQ_INFORMATION 0x040C
  209. #define REG_MGQ_INFORMATION 0x0410
  210. #define REG_HGQ_INFORMATION 0x0414
  211. #define REG_BCNQ_INFORMATION 0x0418
  212. #define REG_TXPKT_EMPTY 0x041A
  213. #define REG_CPU_MGQ_INFORMATION 0x041C
  214. #define REG_FWHW_TXQ_CTRL 0x0420
  215. #define REG_HWSEQ_CTRL 0x0423
  216. #define REG_BCNQ_BDNY 0x0424
  217. #define REG_MGQ_BDNY 0x0425
  218. #define REG_LIFETIME_CTRL 0x0426
  219. #define REG_MULTI_BCNQ_OFFSET 0x0427
  220. #define REG_SPEC_SIFS 0x0428
  221. #define REG_RL 0x042A
  222. #define REG_DARFRC 0x0430
  223. #define REG_RARFRC 0x0438
  224. #define REG_RRSR 0x0440
  225. #define REG_ARFR0 0x0444
  226. #define REG_ARFR1 0x0448
  227. #define REG_ARFR2 0x044C
  228. #define REG_ARFR3 0x0450
  229. #define REG_BCNQ1_BDNY 0x0457
  230. #define REG_AGGLEN_LMT 0x0458
  231. #define REG_AMPDU_MIN_SPACE 0x045C
  232. #define REG_WMAC_LBK_BF_HD 0x045D
  233. #define REG_FAST_EDCA_CTRL 0x0460
  234. #define REG_RD_RESP_PKT_TH 0x0463
  235. #define REG_INIRTS_RATE_SEL 0x0480
  236. #define REG_INIDATA_RATE_SEL 0x0484
  237. #define REG_POWER_STAGE1 0x04B4
  238. #define REG_POWER_STAGE2 0x04B8
  239. #define REG_PKT_VO_VI_LIFE_TIME 0x04C0
  240. #define REG_PKT_BE_BK_LIFE_TIME 0x04C2
  241. #define REG_STBC_SETTING 0x04C4
  242. #define REG_QUEUE_CTRL 0x04C6
  243. #define REG_PROT_MODE_CTRL 0x04C8
  244. #define REG_MAX_AGGR_NUM 0x04CA
  245. #define REG_RTS_MAX_AGGR_NUM 0x04CB
  246. #define REG_BAR_MODE_CTRL 0x04CC
  247. #define REG_RA_TRY_RATE_AGG_LMT 0x04CF
  248. #define REG_EARLY_MODE_CONTROL 0x04D0
  249. #define REG_NQOS_SEQ 0x04DC
  250. #define REG_QOS_SEQ 0x04DE
  251. #define REG_NEED_CPU_HANDLE 0x04E0
  252. #define REG_PKT_LOSE_RPT 0x04E1
  253. #define REG_PTCL_ERR_STATUS 0x04E2
  254. #define REG_TX_RPT_CTRL 0x04EC
  255. #define REG_TX_RPT_TIME 0x04F0 // 2 byte
  256. #define REG_DUMMY 0x04FC
  257. //-----------------------------------------------------
  258. //
  259. // 0x0500h ~ 0x05FFh EDCA Configuration
  260. //
  261. //-----------------------------------------------------
  262. #define REG_EDCA_VO_PARAM 0x0500
  263. #define REG_EDCA_VI_PARAM 0x0504
  264. #define REG_EDCA_BE_PARAM 0x0508
  265. #define REG_EDCA_BK_PARAM 0x050C
  266. #define REG_BCNTCFG 0x0510
  267. #define REG_PIFS 0x0512
  268. #define REG_RDG_PIFS 0x0513
  269. #define REG_SIFS_CTX 0x0514
  270. #define REG_SIFS_TRX 0x0516
  271. #define REG_TSFTR_SYN_OFFSET 0x0518
  272. #define REG_AGGR_BREAK_TIME 0x051A
  273. #define REG_SLOT 0x051B
  274. #define REG_TX_PTCL_CTRL 0x0520
  275. #define REG_TXPAUSE 0x0522
  276. #define REG_DIS_TXREQ_CLR 0x0523
  277. #define REG_RD_CTRL 0x0524
  278. //
  279. // Format for offset 540h-542h:
  280. // [3:0]: TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT.
  281. // [7:4]: Reserved.
  282. // [19:8]: TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet.
  283. // [23:20]: Reserved
  284. // Description:
  285. // |
  286. // |<--Setup--|--Hold------------>|
  287. // --------------|----------------------
  288. // |
  289. // TBTT
  290. // Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold.
  291. // Described by Designer Tim and Bruce, 2011-01-14.
  292. //
  293. #define REG_TBTT_PROHIBIT 0x0540
  294. #define REG_RD_NAV_NXT 0x0544
  295. #define REG_NAV_PROT_LEN 0x0546
  296. #define REG_BCN_CTRL 0x0550
  297. #define REG_BCN_CTRL_1 0x0551
  298. #define REG_MBID_NUM 0x0552
  299. #define REG_DUAL_TSF_RST 0x0553
  300. #define REG_BCN_INTERVAL 0x0554 // The same as REG_MBSSID_BCN_SPACE
  301. #define REG_DRVERLYINT 0x0558
  302. #define REG_BCNDMATIM 0x0559
  303. #define REG_ATIMWND 0x055A
  304. #define REG_USTIME_TSF 0x055C
  305. #define REG_BCN_MAX_ERR 0x055D
  306. #define REG_RXTSF_OFFSET_CCK 0x055E
  307. #define REG_RXTSF_OFFSET_OFDM 0x055F
  308. #define REG_TSFTR 0x0560
  309. #define REG_TSFTR1 0x0568 // HW Port 1 TSF Register
  310. #define REG_ATIMWND_1 0x0570
  311. #define REG_P2P_CTWIN 0x0572 // 1 Byte long (in unit of TU)
  312. #define REG_PSTIMER 0x0580
  313. #define REG_TIMER0 0x0584
  314. #define REG_TIMER1 0x0588
  315. #define REG_ACMHWCTRL 0x05C0
  316. #define REG_NOA_DESC_SEL 0x05CF
  317. #define REG_NOA_DESC_DURATION 0x05E0
  318. #define REG_NOA_DESC_INTERVAL 0x05E4
  319. #define REG_NOA_DESC_START 0x05E8
  320. #define REG_NOA_DESC_COUNT 0x05EC
  321. #define REG_DMC 0x05F0 //Dual MAC Co-Existence Register
  322. #define REG_SCH_TX_CMD 0x05F8
  323. #define REG_FW_RESET_TSF_CNT_1 0x05FC
  324. #define REG_FW_RESET_TSF_CNT_0 0x05FD
  325. #define REG_FW_BCN_DIS_CNT 0x05FE
  326. //-----------------------------------------------------
  327. //
  328. // 0x0600h ~ 0x07FFh WMAC Configuration
  329. //
  330. //-----------------------------------------------------
  331. #define REG_APSD_CTRL 0x0600
  332. #define REG_BWOPMODE 0x0603
  333. #define REG_TCR 0x0604
  334. #define REG_RCR 0x0608
  335. #define REG_RX_PKT_LIMIT 0x060C
  336. #define REG_RX_DLK_TIME 0x060D
  337. #define REG_RX_DRVINFO_SZ 0x060F
  338. #define REG_MACID 0x0610
  339. #define REG_BSSID 0x0618
  340. #define REG_MAR 0x0620
  341. #define REG_MBIDCAMCFG 0x0628
  342. #define REG_USTIME_EDCA 0x0638
  343. #define REG_MAC_SPEC_SIFS 0x063A
  344. // 20100719 Joseph: Hardware register definition change. (HW datasheet v54)
  345. #define REG_RESP_SIFS_CCK 0x063C // [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK
  346. #define REG_RESP_SIFS_OFDM 0x063E // [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK
  347. #define REG_ACKTO 0x0640
  348. #define REG_CTS2TO 0x0641
  349. #define REG_EIFS 0x0642
  350. //RXERR_RPT
  351. #define RXERR_TYPE_OFDM_PPDU 0
  352. #define RXERR_TYPE_OFDM_FALSE_ALARM 1
  353. #define RXERR_TYPE_OFDM_MPDU_OK 2
  354. #define RXERR_TYPE_OFDM_MPDU_FAIL 3
  355. #define RXERR_TYPE_CCK_PPDU 4
  356. #define RXERR_TYPE_CCK_FALSE_ALARM 5
  357. #define RXERR_TYPE_CCK_MPDU_OK 6
  358. #define RXERR_TYPE_CCK_MPDU_FAIL 7
  359. #define RXERR_TYPE_HT_PPDU 8
  360. #define RXERR_TYPE_HT_FALSE_ALARM 9
  361. #define RXERR_TYPE_HT_MPDU_TOTAL 10
  362. #define RXERR_TYPE_HT_MPDU_OK 11
  363. #define RXERR_TYPE_HT_MPDU_FAIL 12
  364. #define RXERR_TYPE_RX_FULL_DROP 15
  365. #define RXERR_COUNTER_MASK 0xFFFFF
  366. #define RXERR_RPT_RST BIT(27)
  367. #define _RXERR_RPT_SEL(type) ((type) << 28)
  368. //
  369. // Note:
  370. // The NAV upper value is very important to WiFi 11n 5.2.3 NAV test. The default value is
  371. // always too small, but the WiFi TestPlan test by 25,000 microseconds of NAV through sending
  372. // CTS in the air. We must update this value greater than 25,000 microseconds to pass the item.
  373. // The offset of NAV_UPPER in 8192C Spec is incorrect, and the offset should be 0x0652. Commented
  374. // by SD1 Scott.
  375. // By Bruce, 2011-07-18.
  376. //
  377. #define REG_NAV_UPPER 0x0652 // unit of 128
  378. //WMA, BA, CCX
  379. #define REG_NAV_CTRL 0x0650
  380. #define REG_BACAMCMD 0x0654
  381. #define REG_BACAMCONTENT 0x0658
  382. #define REG_LBDLY 0x0660
  383. #define REG_FWDLY 0x0661
  384. #define REG_RXERR_RPT 0x0664
  385. #define REG_WMAC_TRXPTCL_CTL 0x0668
  386. // Security
  387. #define REG_CAMCMD 0x0670
  388. #define REG_CAMWRITE 0x0674
  389. #define REG_CAMREAD 0x0678
  390. #define REG_CAMDBG 0x067C
  391. #define REG_SECCFG 0x0680
  392. // Power
  393. #define REG_WOW_CTRL 0x0690
  394. #define REG_PS_RX_INFO 0x0692
  395. #define REG_UAPSD_TID 0x0693
  396. #define REG_WKFMCAM_CMD 0x0698
  397. #define REG_WKFMCAM_NUM REG_WKFMCAM_CMD
  398. #define REG_WKFMCAM_RWD 0x069C
  399. #define REG_RXFLTMAP0 0x06A0
  400. #define REG_RXFLTMAP1 0x06A2
  401. #define REG_RXFLTMAP2 0x06A4
  402. #define REG_BCN_PSR_RPT 0x06A8
  403. #define REG_BT_COEX_TABLE 0x06C0
  404. // Hardware Port 2
  405. #define REG_MACID1 0x0700
  406. #define REG_BSSID1 0x0708
  407. //-----------------------------------------------------
  408. //
  409. // 0xFE00h ~ 0xFE55h USB Configuration
  410. //
  411. //-----------------------------------------------------
  412. #define REG_USB_INFO 0xFE17
  413. #define REG_USB_SPECIAL_OPTION 0xFE55
  414. #define REG_USB_DMA_AGG_TO 0xFE5B
  415. #define REG_USB_AGG_TO 0xFE5C
  416. #define REG_USB_AGG_TH 0xFE5D
  417. #define REG_USB_HRPWM 0xFE58
  418. #define REG_USB_HCPWM 0xFE57
  419. // for 92DU high_Queue low_Queue Normal_Queue select
  420. #define REG_USB_High_NORMAL_Queue_Select_MAC0 0xFE44
  421. //#define REG_USB_LOW_Queue_Select_MAC0 0xFE45
  422. #define REG_USB_High_NORMAL_Queue_Select_MAC1 0xFE47
  423. //#define REG_USB_LOW_Queue_Select_MAC1 0xFE48
  424. // For test chip
  425. #define REG_TEST_USB_TXQS 0xFE48
  426. #define REG_TEST_SIE_VID 0xFE60 // 0xFE60~0xFE61
  427. #define REG_TEST_SIE_PID 0xFE62 // 0xFE62~0xFE63
  428. #define REG_TEST_SIE_OPTIONAL 0xFE64
  429. #define REG_TEST_SIE_CHIRP_K 0xFE65
  430. #define REG_TEST_SIE_PHY 0xFE66 // 0xFE66~0xFE6B
  431. #define REG_TEST_SIE_MAC_ADDR 0xFE70 // 0xFE70~0xFE75
  432. #define REG_TEST_SIE_STRING 0xFE80 // 0xFE80~0xFEB9
  433. // For normal chip
  434. #define REG_NORMAL_SIE_VID 0xFE60 // 0xFE60~0xFE61
  435. #define REG_NORMAL_SIE_PID 0xFE62 // 0xFE62~0xFE63
  436. #define REG_NORMAL_SIE_OPTIONAL 0xFE64
  437. #define REG_NORMAL_SIE_EP 0xFE65 // 0xFE65~0xFE67
  438. #define REG_NORMAL_SIE_PHY 0xFE68 // 0xFE68~0xFE6B
  439. #define REG_NORMAL_SIE_OPTIONAL2 0xFE6C
  440. #define REG_NORMAL_SIE_GPS_EP 0xFE6D // 0xFE6D, for RTL8723 only.
  441. #define REG_NORMAL_SIE_MAC_ADDR 0xFE70 // 0xFE70~0xFE75
  442. #define REG_NORMAL_SIE_STRING 0xFE80 // 0xFE80~0xFEDF
  443. //-----------------------------------------------------
  444. //
  445. // Redifine 8192C register definition for compatibility
  446. //
  447. //-----------------------------------------------------
  448. // TODO: use these definition when using REG_xxx naming rule.
  449. // NOTE: DO NOT Remove these definition. Use later.
  450. #define EFUSE_CTRL REG_EFUSE_CTRL // E-Fuse Control.
  451. #define EFUSE_TEST REG_EFUSE_TEST // E-Fuse Test.
  452. #define MSR (REG_CR + 2) // Media Status register
  453. //#define ISR REG_HISR
  454. #define TSFR REG_TSFTR // Timing Sync Function Timer Register.
  455. #define TSFR1 REG_TSFTR1 // HW Port 1 TSF Register
  456. #define PBP REG_PBP
  457. // Redifine MACID register, to compatible prior ICs.
  458. #define IDR0 REG_MACID // MAC ID Register, Offset 0x0050-0x0053
  459. #define IDR4 (REG_MACID + 4) // MAC ID Register, Offset 0x0054-0x0055
  460. //
  461. // 9. Security Control Registers (Offset: )
  462. //
  463. #define RWCAM REG_CAMCMD //IN 8190 Data Sheet is called CAMcmd
  464. #define WCAMI REG_CAMWRITE // Software write CAM input content
  465. #define RCAMO REG_CAMREAD // Software read/write CAM config
  466. #define CAMDBG REG_CAMDBG
  467. #define SECR REG_SECCFG //Security Configuration Register
  468. // Unused register
  469. #define UnusedRegister 0x1BF
  470. #define DCAM UnusedRegister
  471. #define PSR UnusedRegister
  472. #define BBAddr UnusedRegister
  473. #define PhyDataR UnusedRegister
  474. // Min Spacing related settings.
  475. #define MAX_MSS_DENSITY_2T 0x13
  476. #define MAX_MSS_DENSITY_1T 0x0A
  477. //----------------------------------------------------------------------------
  478. // 8192C Cmd9346CR bits (Offset 0xA, 16bit)
  479. //----------------------------------------------------------------------------
  480. #define CmdEEPROM_En BIT5 // EEPROM enable when set 1
  481. #define CmdEERPOMSEL BIT4 // System EEPROM select, 0: boot from E-FUSE, 1: The EEPROM used is 9346
  482. #define Cmd9346CR_9356SEL BIT4
  483. //----------------------------------------------------------------------------
  484. // 8192C GPIO MUX Configuration Register (offset 0x40, 4 byte)
  485. //----------------------------------------------------------------------------
  486. #define GPIOSEL_GPIO 0
  487. #define GPIOSEL_ENBT BIT5
  488. //----------------------------------------------------------------------------
  489. // 8192C GPIO PIN Control Register (offset 0x44, 4 byte)
  490. //----------------------------------------------------------------------------
  491. #define GPIO_IN REG_GPIO_PIN_CTRL // GPIO pins input value
  492. #define GPIO_OUT (REG_GPIO_PIN_CTRL+1) // GPIO pins output value
  493. #define GPIO_IO_SEL (REG_GPIO_PIN_CTRL+2) // GPIO pins output enable when a bit is set to "1"; otherwise, input is configured.
  494. #define GPIO_MOD (REG_GPIO_PIN_CTRL+3)
  495. //----------------------------------------------------------------------------
  496. // 8811A GPIO PIN Control Register (offset 0x60, 4 byte)
  497. //----------------------------------------------------------------------------
  498. #define GPIO_IN_8811A REG_GPIO_PIN_CTRL_2 // GPIO pins input value
  499. #define GPIO_OUT_8811A (REG_GPIO_PIN_CTRL_2+1) // GPIO pins output value
  500. #define GPIO_IO_SEL_8811A (REG_GPIO_PIN_CTRL_2+2) // GPIO pins output enable when a bit is set to "1"; otherwise, input is configured.
  501. #define GPIO_MOD_8811A (REG_GPIO_PIN_CTRL_2+3)
  502. //----------------------------------------------------------------------------
  503. // 8723/8188E Host System Interrupt Mask Register (offset 0x58, 32 byte)
  504. //----------------------------------------------------------------------------
  505. #define HSIMR_GPIO12_0_INT_EN BIT0
  506. #define HSIMR_SPS_OCP_INT_EN BIT5
  507. #define HSIMR_RON_INT_EN BIT6
  508. #define HSIMR_PDN_INT_EN BIT7
  509. #define HSIMR_GPIO9_INT_EN BIT25
  510. //----------------------------------------------------------------------------
  511. // 8723/8188E Host System Interrupt Status Register (offset 0x5C, 32 byte)
  512. //----------------------------------------------------------------------------
  513. #define HSISR_GPIO12_0_INT BIT0
  514. #define HSISR_SPS_OCP_INT BIT5
  515. #define HSISR_RON_INT BIT6
  516. #define HSISR_PDNINT BIT7
  517. #define HSISR_GPIO9_INT BIT25
  518. //----------------------------------------------------------------------------
  519. // 8192C (MSR) Media Status Register (Offset 0x4C, 8 bits)
  520. //----------------------------------------------------------------------------
  521. /*
  522. Network Type
  523. 00: No link
  524. 01: Link in ad hoc network
  525. 10: Link in infrastructure network
  526. 11: AP mode
  527. Default: 00b.
  528. */
  529. #define MSR_NOLINK 0x00
  530. #define MSR_ADHOC 0x01
  531. #define MSR_INFRA 0x02
  532. #define MSR_AP 0x03
  533. //----------------------------------------------------------------------------
  534. // USB INTR CONTENT
  535. //----------------------------------------------------------------------------
  536. #define USB_C2H_CMDID_OFFSET 0
  537. #define USB_C2H_SEQ_OFFSET 1
  538. #define USB_C2H_EVENT_OFFSET 2
  539. #define USB_INTR_CPWM_OFFSET 16
  540. #define USB_INTR_CONTENT_C2H_OFFSET 0
  541. #define USB_INTR_CONTENT_CPWM1_OFFSET 16
  542. #define USB_INTR_CONTENT_CPWM2_OFFSET 20
  543. #define USB_INTR_CONTENT_HISR_OFFSET 48
  544. #define USB_INTR_CONTENT_HISRE_OFFSET 52
  545. #define USB_INTR_CONTENT_LENGTH 56
  546. //----------------------------------------------------------------------------
  547. // Response Rate Set Register (offset 0x440, 24bits)
  548. //----------------------------------------------------------------------------
  549. #define RRSR_1M BIT0
  550. #define RRSR_2M BIT1
  551. #define RRSR_5_5M BIT2
  552. #define RRSR_11M BIT3
  553. #define RRSR_6M BIT4
  554. #define RRSR_9M BIT5
  555. #define RRSR_12M BIT6
  556. #define RRSR_18M BIT7
  557. #define RRSR_24M BIT8
  558. #define RRSR_36M BIT9
  559. #define RRSR_48M BIT10
  560. #define RRSR_54M BIT11
  561. #define RRSR_MCS0 BIT12
  562. #define RRSR_MCS1 BIT13
  563. #define RRSR_MCS2 BIT14
  564. #define RRSR_MCS3 BIT15
  565. #define RRSR_MCS4 BIT16
  566. #define RRSR_MCS5 BIT17
  567. #define RRSR_MCS6 BIT18
  568. #define RRSR_MCS7 BIT19
  569. // WOL bit information
  570. #define HAL92C_WOL_PTK_UPDATE_EVENT BIT0
  571. #define HAL92C_WOL_GTK_UPDATE_EVENT BIT1
  572. #define HAL92C_WOL_DISASSOC_EVENT BIT2
  573. #define HAL92C_WOL_DEAUTH_EVENT BIT3
  574. #define HAL92C_WOL_FW_DISCONNECT_EVENT BIT4
  575. //----------------------------------------------------------------------------
  576. // Rate Definition
  577. //----------------------------------------------------------------------------
  578. //CCK
  579. #define RATR_1M 0x00000001
  580. #define RATR_2M 0x00000002
  581. #define RATR_55M 0x00000004
  582. #define RATR_11M 0x00000008
  583. //OFDM
  584. #define RATR_6M 0x00000010
  585. #define RATR_9M 0x00000020
  586. #define RATR_12M 0x00000040
  587. #define RATR_18M 0x00000080
  588. #define RATR_24M 0x00000100
  589. #define RATR_36M 0x00000200
  590. #define RATR_48M 0x00000400
  591. #define RATR_54M 0x00000800
  592. //MCS 1 Spatial Stream
  593. #define RATR_MCS0 0x00001000
  594. #define RATR_MCS1 0x00002000
  595. #define RATR_MCS2 0x00004000
  596. #define RATR_MCS3 0x00008000
  597. #define RATR_MCS4 0x00010000
  598. #define RATR_MCS5 0x00020000
  599. #define RATR_MCS6 0x00040000
  600. #define RATR_MCS7 0x00080000
  601. //MCS 2 Spatial Stream
  602. #define RATR_MCS8 0x00100000
  603. #define RATR_MCS9 0x00200000
  604. #define RATR_MCS10 0x00400000
  605. #define RATR_MCS11 0x00800000
  606. #define RATR_MCS12 0x01000000
  607. #define RATR_MCS13 0x02000000
  608. #define RATR_MCS14 0x04000000
  609. #define RATR_MCS15 0x08000000
  610. //CCK
  611. #define RATE_1M BIT(0)
  612. #define RATE_2M BIT(1)
  613. #define RATE_5_5M BIT(2)
  614. #define RATE_11M BIT(3)
  615. //OFDM
  616. #define RATE_6M BIT(4)
  617. #define RATE_9M BIT(5)
  618. #define RATE_12M BIT(6)
  619. #define RATE_18M BIT(7)
  620. #define RATE_24M BIT(8)
  621. #define RATE_36M BIT(9)
  622. #define RATE_48M BIT(10)
  623. #define RATE_54M BIT(11)
  624. //MCS 1 Spatial Stream
  625. #define RATE_MCS0 BIT(12)
  626. #define RATE_MCS1 BIT(13)
  627. #define RATE_MCS2 BIT(14)
  628. #define RATE_MCS3 BIT(15)
  629. #define RATE_MCS4 BIT(16)
  630. #define RATE_MCS5 BIT(17)
  631. #define RATE_MCS6 BIT(18)
  632. #define RATE_MCS7 BIT(19)
  633. //MCS 2 Spatial Stream
  634. #define RATE_MCS8 BIT(20)
  635. #define RATE_MCS9 BIT(21)
  636. #define RATE_MCS10 BIT(22)
  637. #define RATE_MCS11 BIT(23)
  638. #define RATE_MCS12 BIT(24)
  639. #define RATE_MCS13 BIT(25)
  640. #define RATE_MCS14 BIT(26)
  641. #define RATE_MCS15 BIT(27)
  642. // ALL CCK Rate
  643. #define RATE_ALL_CCK RATR_1M|RATR_2M|RATR_55M|RATR_11M
  644. #define RATE_ALL_OFDM_AG RATR_6M|RATR_9M|RATR_12M|RATR_18M|RATR_24M|\
  645. RATR_36M|RATR_48M|RATR_54M
  646. #define RATE_ALL_OFDM_1SS RATR_MCS0|RATR_MCS1|RATR_MCS2|RATR_MCS3 |\
  647. RATR_MCS4|RATR_MCS5|RATR_MCS6 |RATR_MCS7
  648. #define RATE_ALL_OFDM_2SS RATR_MCS8|RATR_MCS9 |RATR_MCS10|RATR_MCS11|\
  649. RATR_MCS12|RATR_MCS13|RATR_MCS14|RATR_MCS15
  650. #define RATE_BITMAP_ALL 0xFFFFF
  651. // Only use CCK 1M rate for ACK
  652. #define RATE_RRSR_CCK_ONLY_1M 0xFFFF1
  653. #define RATE_RRSR_WITHOUT_CCK 0xFFFF0
  654. //----------------------------------------------------------------------------
  655. // BW_OPMODE bits (Offset 0x603, 8bit)
  656. //----------------------------------------------------------------------------
  657. #define BW_OPMODE_20MHZ BIT2
  658. #define BW_OPMODE_5G BIT1
  659. //----------------------------------------------------------------------------
  660. // CAM Config Setting (offset 0x680, 1 byte)
  661. //----------------------------------------------------------------------------
  662. #define CAM_VALID BIT15
  663. #define CAM_NOTVALID 0x0000
  664. #define CAM_USEDK BIT5
  665. #define CAM_CONTENT_COUNT 8
  666. #define CAM_NONE 0x0
  667. #define CAM_WEP40 0x01
  668. #define CAM_TKIP 0x02
  669. #define CAM_AES 0x04
  670. #define CAM_WEP104 0x05
  671. #define CAM_SMS4 0x6
  672. #define TOTAL_CAM_ENTRY 32
  673. #define HALF_CAM_ENTRY 16
  674. #define CAM_CONFIG_USEDK _TRUE
  675. #define CAM_CONFIG_NO_USEDK _FALSE
  676. #define CAM_WRITE BIT16
  677. #define CAM_READ 0x00000000
  678. #define CAM_POLLINIG BIT31
  679. #define SCR_UseDK 0x01
  680. #define SCR_TxSecEnable 0x02
  681. #define SCR_RxSecEnable 0x04
  682. //
  683. // 10. Power Save Control Registers
  684. //
  685. #define WOW_PMEN BIT0 // Power management Enable.
  686. #define WOW_WOMEN BIT1 // WoW function on or off.
  687. #define WOW_MAGIC BIT2 // Magic packet
  688. #define WOW_UWF BIT3 // Unicast Wakeup frame.
  689. //
  690. // 12. Host Interrupt Status Registers
  691. //
  692. //----------------------------------------------------------------------------
  693. // 8190 IMR/ISR bits
  694. //----------------------------------------------------------------------------
  695. #define IMR8190_DISABLED 0x0
  696. #define IMR_DISABLED 0x0
  697. // IMR DW0 Bit 0-31
  698. #define IMR_BCNDMAINT6 BIT31 // Beacon DMA Interrupt 6
  699. #define IMR_BCNDMAINT5 BIT30 // Beacon DMA Interrupt 5
  700. #define IMR_BCNDMAINT4 BIT29 // Beacon DMA Interrupt 4
  701. #define IMR_BCNDMAINT3 BIT28 // Beacon DMA Interrupt 3
  702. #define IMR_BCNDMAINT2 BIT27 // Beacon DMA Interrupt 2
  703. #define IMR_BCNDMAINT1 BIT26 // Beacon DMA Interrupt 1
  704. #define IMR_BCNDOK8 BIT25 // Beacon Queue DMA OK Interrup 8
  705. #define IMR_BCNDOK7 BIT24 // Beacon Queue DMA OK Interrup 7
  706. #define IMR_BCNDOK6 BIT23 // Beacon Queue DMA OK Interrup 6
  707. #define IMR_BCNDOK5 BIT22 // Beacon Queue DMA OK Interrup 5
  708. #define IMR_BCNDOK4 BIT21 // Beacon Queue DMA OK Interrup 4
  709. #define IMR_BCNDOK3 BIT20 // Beacon Queue DMA OK Interrup 3
  710. #define IMR_BCNDOK2 BIT19 // Beacon Queue DMA OK Interrup 2
  711. #define IMR_BCNDOK1 BIT18 // Beacon Queue DMA OK Interrup 1
  712. #define IMR_TIMEOUT2 BIT17 // Timeout interrupt 2
  713. #define IMR_TIMEOUT1 BIT16 // Timeout interrupt 1
  714. #define IMR_TXFOVW BIT15 // Transmit FIFO Overflow
  715. #define IMR_PSTIMEOUT BIT14 // Power save time out interrupt
  716. #define IMR_BcnInt BIT13 // Beacon DMA Interrupt 0
  717. #define IMR_RXFOVW BIT12 // Receive FIFO Overflow
  718. #define IMR_RDU BIT11 // Receive Descriptor Unavailable
  719. #define IMR_ATIMEND BIT10 // For 92C,ATIM Window End Interrupt. For 8723 and later ICs, it also means P2P CTWin End interrupt.
  720. #define IMR_BDOK BIT9 // Beacon Queue DMA OK Interrup
  721. #define IMR_HIGHDOK BIT8 // High Queue DMA OK Interrupt
  722. #define IMR_TBDOK BIT7 // Transmit Beacon OK interrup
  723. #define IMR_MGNTDOK BIT6 // Management Queue DMA OK Interrupt
  724. #define IMR_TBDER BIT5 // For 92C,Transmit Beacon Error Interrupt
  725. #define IMR_BKDOK BIT4 // AC_BK DMA OK Interrupt
  726. #define IMR_BEDOK BIT3 // AC_BE DMA OK Interrupt
  727. #define IMR_VIDOK BIT2 // AC_VI DMA OK Interrupt
  728. #define IMR_VODOK BIT1 // AC_VO DMA Interrupt
  729. #define IMR_ROK BIT0 // Receive DMA OK Interrupt
  730. // 13. Host Interrupt Status Extension Register (Offset: 0x012C-012Eh)
  731. #define IMR_TSF_BIT32_TOGGLE BIT15
  732. #define IMR_BcnInt_E BIT12
  733. #define IMR_TXERR BIT11
  734. #define IMR_RXERR BIT10
  735. #define IMR_C2HCMD BIT9
  736. #define IMR_CPWM BIT8
  737. //RSVD [2-7]
  738. #define IMR_OCPINT BIT1
  739. #define IMR_WLANOFF BIT0
  740. //----------------------------------------------------------------------------
  741. // 8723E series PCIE Host IMR/ISR bit
  742. //----------------------------------------------------------------------------
  743. // IMR DW0 Bit 0-31
  744. #define PHIMR_TIMEOUT2 BIT31
  745. #define PHIMR_TIMEOUT1 BIT30
  746. #define PHIMR_PSTIMEOUT BIT29
  747. #define PHIMR_GTINT4 BIT28
  748. #define PHIMR_GTINT3 BIT27
  749. #define PHIMR_TXBCNERR BIT26
  750. #define PHIMR_TXBCNOK BIT25
  751. #define PHIMR_TSF_BIT32_TOGGLE BIT24
  752. #define PHIMR_BCNDMAINT3 BIT23
  753. #define PHIMR_BCNDMAINT2 BIT22
  754. #define PHIMR_BCNDMAINT1 BIT21
  755. #define PHIMR_BCNDMAINT0 BIT20
  756. #define PHIMR_BCNDOK3 BIT19
  757. #define PHIMR_BCNDOK2 BIT18
  758. #define PHIMR_BCNDOK1 BIT17
  759. #define PHIMR_BCNDOK0 BIT16
  760. #define PHIMR_HSISR_IND_ON BIT15
  761. #define PHIMR_BCNDMAINT_E BIT14
  762. #define PHIMR_ATIMEND_E BIT13
  763. #define PHIMR_ATIM_CTW_END BIT12
  764. #define PHIMR_HISRE_IND BIT11 // RO. HISRE Indicator (HISRE & HIMRE is true, this bit is set to 1)
  765. #define PHIMR_C2HCMD BIT10
  766. #define PHIMR_CPWM2 BIT9
  767. #define PHIMR_CPWM BIT8
  768. #define PHIMR_HIGHDOK BIT7 // High Queue DMA OK Interrupt
  769. #define PHIMR_MGNTDOK BIT6 // Management Queue DMA OK Interrupt
  770. #define PHIMR_BKDOK BIT5 // AC_BK DMA OK Interrupt
  771. #define PHIMR_BEDOK BIT4 // AC_BE DMA OK Interrupt
  772. #define PHIMR_VIDOK BIT3 // AC_VI DMA OK Interrupt
  773. #define PHIMR_VODOK BIT2 // AC_VO DMA Interrupt
  774. #define PHIMR_RDU BIT1 // Receive Descriptor Unavailable
  775. #define PHIMR_ROK BIT0 // Receive DMA OK Interrupt
  776. // PCIE Host Interrupt Status Extension bit
  777. #define PHIMR_BCNDMAINT7 BIT23
  778. #define PHIMR_BCNDMAINT6 BIT22
  779. #define PHIMR_BCNDMAINT5 BIT21
  780. #define PHIMR_BCNDMAINT4 BIT20
  781. #define PHIMR_BCNDOK7 BIT19
  782. #define PHIMR_BCNDOK6 BIT18
  783. #define PHIMR_BCNDOK5 BIT17
  784. #define PHIMR_BCNDOK4 BIT16
  785. // bit12 15: RSVD
  786. #define PHIMR_TXERR BIT11
  787. #define PHIMR_RXERR BIT10
  788. #define PHIMR_TXFOVW BIT9
  789. #define PHIMR_RXFOVW BIT8
  790. // bit2-7: RSVD
  791. #define PHIMR_OCPINT BIT1
  792. // bit0: RSVD
  793. #define UHIMR_TIMEOUT2 BIT31
  794. #define UHIMR_TIMEOUT1 BIT30
  795. #define UHIMR_PSTIMEOUT BIT29
  796. #define UHIMR_GTINT4 BIT28
  797. #define UHIMR_GTINT3 BIT27
  798. #define UHIMR_TXBCNERR BIT26
  799. #define UHIMR_TXBCNOK BIT25
  800. #define UHIMR_TSF_BIT32_TOGGLE BIT24
  801. #define UHIMR_BCNDMAINT3 BIT23
  802. #define UHIMR_BCNDMAINT2 BIT22
  803. #define UHIMR_BCNDMAINT1 BIT21
  804. #define UHIMR_BCNDMAINT0 BIT20
  805. #define UHIMR_BCNDOK3 BIT19
  806. #define UHIMR_BCNDOK2 BIT18
  807. #define UHIMR_BCNDOK1 BIT17
  808. #define UHIMR_BCNDOK0 BIT16
  809. #define UHIMR_HSISR_IND BIT15
  810. #define UHIMR_BCNDMAINT_E BIT14
  811. //RSVD BIT13
  812. #define UHIMR_CTW_END BIT12
  813. //RSVD BIT11
  814. #define UHIMR_C2HCMD BIT10
  815. #define UHIMR_CPWM2 BIT9
  816. #define UHIMR_CPWM BIT8
  817. #define UHIMR_HIGHDOK BIT7 // High Queue DMA OK Interrupt
  818. #define UHIMR_MGNTDOK BIT6 // Management Queue DMA OK Interrupt
  819. #define UHIMR_BKDOK BIT5 // AC_BK DMA OK Interrupt
  820. #define UHIMR_BEDOK BIT4 // AC_BE DMA OK Interrupt
  821. #define UHIMR_VIDOK BIT3 // AC_VI DMA OK Interrupt
  822. #define UHIMR_VODOK BIT2 // AC_VO DMA Interrupt
  823. #define UHIMR_RDU BIT1 // Receive Descriptor Unavailable
  824. #define UHIMR_ROK BIT0 // Receive DMA OK Interrupt
  825. // USB Host Interrupt Status Extension bit
  826. #define UHIMR_BCNDMAINT7 BIT23
  827. #define UHIMR_BCNDMAINT6 BIT22
  828. #define UHIMR_BCNDMAINT5 BIT21
  829. #define UHIMR_BCNDMAINT4 BIT20
  830. #define UHIMR_BCNDOK7 BIT19
  831. #define UHIMR_BCNDOK6 BIT18
  832. #define UHIMR_BCNDOK5 BIT17
  833. #define UHIMR_BCNDOK4 BIT16
  834. // bit14-15: RSVD
  835. #define UHIMR_ATIMEND_E BIT13
  836. #define UHIMR_ATIMEND BIT12
  837. #define UHIMR_TXERR BIT11
  838. #define UHIMR_RXERR BIT10
  839. #define UHIMR_TXFOVW BIT9
  840. #define UHIMR_RXFOVW BIT8
  841. // bit2-7: RSVD
  842. #define UHIMR_OCPINT BIT1
  843. // bit0: RSVD
  844. #define HAL_NIC_UNPLUG_ISR 0xFFFFFFFF // The value when the NIC is unplugged for PCI.
  845. #define HAL_NIC_UNPLUG_PCI_ISR 0xEAEAEAEA // The value when the NIC is unplugged for PCI in PCI interrupt (page 3).
  846. //----------------------------------------------------------------------------
  847. // 8188 IMR/ISR bits
  848. //----------------------------------------------------------------------------
  849. #define IMR_DISABLED_88E 0x0
  850. // IMR DW0(0x0060-0063) Bit 0-31
  851. #define IMR_TXCCK_88E BIT30 // TXRPT interrupt when CCX bit of the packet is set
  852. #define IMR_PSTIMEOUT_88E BIT29 // Power Save Time Out Interrupt
  853. #define IMR_GTINT4_88E BIT28 // When GTIMER4 expires, this bit is set to 1
  854. #define IMR_GTINT3_88E BIT27 // When GTIMER3 expires, this bit is set to 1
  855. #define IMR_TBDER_88E BIT26 // Transmit Beacon0 Error
  856. #define IMR_TBDOK_88E BIT25 // Transmit Beacon0 OK
  857. #define IMR_TSF_BIT32_TOGGLE_88E BIT24 // TSF Timer BIT32 toggle indication interrupt
  858. #define IMR_BCNDMAINT0_88E BIT20 // Beacon DMA Interrupt 0
  859. #define IMR_BCNDERR0_88E BIT16 // Beacon Queue DMA Error 0
  860. #define IMR_HSISR_IND_ON_INT_88E BIT15 // HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1)
  861. #define IMR_BCNDMAINT_E_88E BIT14 // Beacon DMA Interrupt Extension for Win7
  862. #define IMR_ATIMEND_88E BIT12 // CTWidnow End or ATIM Window End
  863. #define IMR_HISR1_IND_INT_88E BIT11 // HISR1 Indicator (HISR1 & HIMR1 is true, this bit is set to 1)
  864. #define IMR_C2HCMD_88E BIT10 // CPU to Host Command INT Status, Write 1 clear
  865. #define IMR_CPWM2_88E BIT9 // CPU power Mode exchange INT Status, Write 1 clear
  866. #define IMR_CPWM_88E BIT8 // CPU power Mode exchange INT Status, Write 1 clear
  867. #define IMR_HIGHDOK_88E BIT7 // High Queue DMA OK
  868. #define IMR_MGNTDOK_88E BIT6 // Management Queue DMA OK
  869. #define IMR_BKDOK_88E BIT5 // AC_BK DMA OK
  870. #define IMR_BEDOK_88E BIT4 // AC_BE DMA OK
  871. #define IMR_VIDOK_88E BIT3 // AC_VI DMA OK
  872. #define IMR_VODOK_88E BIT2 // AC_VO DMA OK
  873. #define IMR_RDU_88E BIT1 // Rx Descriptor Unavailable
  874. #define IMR_ROK_88E BIT0 // Receive DMA OK
  875. // IMR DW1(0x00B4-00B7) Bit 0-31
  876. #define IMR_BCNDMAINT7_88E BIT27 // Beacon DMA Interrupt 7
  877. #define IMR_BCNDMAINT6_88E BIT26 // Beacon DMA Interrupt 6
  878. #define IMR_BCNDMAINT5_88E BIT25 // Beacon DMA Interrupt 5
  879. #define IMR_BCNDMAINT4_88E BIT24 // Beacon DMA Interrupt 4
  880. #define IMR_BCNDMAINT3_88E BIT23 // Beacon DMA Interrupt 3
  881. #define IMR_BCNDMAINT2_88E BIT22 // Beacon DMA Interrupt 2
  882. #define IMR_BCNDMAINT1_88E BIT21 // Beacon DMA Interrupt 1
  883. #define IMR_BCNDOK7_88E BIT20 // Beacon Queue DMA OK Interrup 7
  884. #define IMR_BCNDOK6_88E BIT19 // Beacon Queue DMA OK Interrup 6
  885. #define IMR_BCNDOK5_88E BIT18 // Beacon Queue DMA OK Interrup 5
  886. #define IMR_BCNDOK4_88E BIT17 // Beacon Queue DMA OK Interrup 4
  887. #define IMR_BCNDOK3_88E BIT16 // Beacon Queue DMA OK Interrup 3
  888. #define IMR_BCNDOK2_88E BIT15 // Beacon Queue DMA OK Interrup 2
  889. #define IMR_BCNDOK1_88E BIT14 // Beacon Queue DMA OK Interrup 1
  890. #define IMR_ATIMEND_E_88E BIT13 // ATIM Window End Extension for Win7
  891. #define IMR_TXERR_88E BIT11 // Tx Error Flag Interrupt Status, write 1 clear.
  892. #define IMR_RXERR_88E BIT10 // Rx Error Flag INT Status, Write 1 clear
  893. #define IMR_TXFOVW_88E BIT9 // Transmit FIFO Overflow
  894. #define IMR_RXFOVW_88E BIT8 // Receive FIFO Overflow
  895. /*===================================================================
  896. =====================================================================
  897. Here the register defines are for 92C. When the define is as same with 92C,
  898. we will use the 92C's define for the consistency
  899. So the following defines for 92C is not entire!!!!!!
  900. =====================================================================
  901. =====================================================================*/
  902. /*
  903. Based on Datasheet V33---090401
  904. Register Summary
  905. Current IOREG MAP
  906. 0x0000h ~ 0x00FFh System Configuration (256 Bytes)
  907. 0x0100h ~ 0x01FFh MACTOP General Configuration (256 Bytes)
  908. 0x0200h ~ 0x027Fh TXDMA Configuration (128 Bytes)
  909. 0x0280h ~ 0x02FFh RXDMA Configuration (128 Bytes)
  910. 0x0300h ~ 0x03FFh PCIE EMAC Reserved Region (256 Bytes)
  911. 0x0400h ~ 0x04FFh Protocol Configuration (256 Bytes)
  912. 0x0500h ~ 0x05FFh EDCA Configuration (256 Bytes)
  913. 0x0600h ~ 0x07FFh WMAC Configuration (512 Bytes)
  914. 0x2000h ~ 0x3FFFh 8051 FW Download Region (8196 Bytes)
  915. */
  916. //----------------------------------------------------------------------------
  917. // 8192C (TXPAUSE) transmission pause (Offset 0x522, 8 bits)
  918. //----------------------------------------------------------------------------
  919. // Note:
  920. // The the bits of stoping AC(VO/VI/BE/BK) queue in datasheet RTL8192S/RTL8192C are wrong,
  921. // the correct arragement is VO - Bit0, VI - Bit1, BE - Bit2, and BK - Bit3.
  922. // 8723 and 88E may be not correct either in the eralier version. Confirmed with DD Tim.
  923. // By Bruce, 2011-09-22.
  924. #define StopBecon BIT6
  925. #define StopHigh BIT5
  926. #define StopMgt BIT4
  927. #define StopBK BIT3
  928. #define StopBE BIT2
  929. #define StopVI BIT1
  930. #define StopVO BIT0
  931. //----------------------------------------------------------------------------
  932. // 8192C (RCR) Receive Configuration Register (Offset 0x608, 32 bits)
  933. //----------------------------------------------------------------------------
  934. #define RCR_APPFCS BIT31 // WMAC append FCS after pauload
  935. #define RCR_APP_MIC BIT30 // MACRX will retain the MIC at the bottom of the packet.
  936. #define RCR_APP_ICV BIT29 // MACRX will retain the ICV at the bottom of the packet.
  937. #define RCR_APP_PHYST_RXFF BIT28 // PHY Status is appended before RX packet in RXFF
  938. #define RCR_APP_BA_SSN BIT27 // SSN of previous TXBA is appended as after original RXDESC as the 4-th DW of RXDESC.
  939. #define RCR_NONQOS_VHT BIT26 // Reserved
  940. #define RCR_RSVD_BIT25 BIT25 // Reserved
  941. #define RCR_ENMBID BIT24 // Enable Multiple BssId. Only response ACK to the packets whose DID(A1) matching to the addresses in the MBSSID CAM Entries.
  942. #define RCR_LSIGEN BIT23 // Enable LSIG TXOP Protection function. Search KEYCAM for each rx packet to check if LSIGEN bit is set.
  943. #define RCR_MFBEN BIT22 // Enable immediate MCS Feedback function. When Rx packet with MRQ = 1'b1, then search KEYCAM to find sender's MCS Feedback function and send response.
  944. #define RCR_RSVD_BIT21 BIT21 // Reserved
  945. #define RCR_RSVD_BIT20 BIT20 // Reserved
  946. #define RCR_RSVD_BIT19 BIT19 // Reserved
  947. #define RCR_TIM_PARSER_EN BIT18 // RX Beacon TIM Parser.
  948. #define RCR_BM_DATA_EN BIT17 // Broadcast data packet interrupt enable.
  949. #define RCR_UC_DATA_EN BIT16 // Unicast data packet interrupt enable.
  950. #define RCR_RSVD_BIT15 BIT15 // Reserved
  951. #define RCR_HTC_LOC_CTRL BIT14 // MFC<--HTC=1 MFC-->HTC=0
  952. #define RCR_AMF BIT13 // Accept management type frame
  953. #define RCR_ACF BIT12 // Accept control type frame. Control frames BA, BAR, and PS-Poll (when in AP mode) are not controlled by this bit. They are controlled by ADF.
  954. #define RCR_ADF BIT11 // Accept data type frame. This bit also regulates BA, BAR, and PS-Poll (AP mode only).
  955. #define RCR_RSVD_BIT10 BIT10 // Reserved
  956. #define RCR_AICV BIT9 // Accept ICV error packet
  957. #define RCR_ACRC32 BIT8 // Accept CRC32 error packet
  958. #define RCR_CBSSID_BCN BIT7 // Accept BSSID match packet (Rx beacon, probe rsp)
  959. #define RCR_CBSSID_DATA BIT6 // Accept BSSID match packet (Data)
  960. #define RCR_CBSSID RCR_CBSSID_DATA // Accept BSSID match packet
  961. #define RCR_APWRMGT BIT5 // Accept power management packet
  962. #define RCR_ADD3 BIT4 // Accept address 3 match packet
  963. #define RCR_AB BIT3 // Accept broadcast packet
  964. #define RCR_AM BIT2 // Accept multicast packet
  965. #define RCR_APM BIT1 // Accept physical match packet
  966. #define RCR_AAP BIT0 // Accept all unicast packet
  967. //-----------------------------------------------------
  968. //
  969. // 0x0000h ~ 0x00FFh System Configuration
  970. //
  971. //-----------------------------------------------------
  972. //2 SYS_ISO_CTRL
  973. #define ISO_MD2PP BIT(0)
  974. #define ISO_UA2USB BIT(1)
  975. #define ISO_UD2CORE BIT(2)
  976. #define ISO_PA2PCIE BIT(3)
  977. #define ISO_PD2CORE BIT(4)
  978. #define ISO_IP2MAC BIT(5)
  979. #define ISO_DIOP BIT(6)
  980. #define ISO_DIOE BIT(7)
  981. #define ISO_EB2CORE BIT(8)
  982. #define ISO_DIOR BIT(9)
  983. #define PWC_EV12V BIT(15)
  984. //2 SYS_FUNC_EN
  985. #define FEN_BBRSTB BIT(0)
  986. #define FEN_BB_GLB_RSTn BIT(1)
  987. #define FEN_USBA BIT(2)
  988. #define FEN_UPLL BIT(3)
  989. #define FEN_USBD BIT(4)
  990. #define FEN_DIO_PCIE BIT(5)
  991. #define FEN_PCIEA BIT(6)
  992. #define FEN_PPLL BIT(7)
  993. #define FEN_PCIED BIT(8)
  994. #define FEN_DIOE BIT(9)
  995. #define FEN_CPUEN BIT(10)
  996. #define FEN_DCORE BIT(11)
  997. #define FEN_ELDR BIT(12)
  998. //#define FEN_DIO_RF BIT(13)
  999. #define FEN_HWPDN BIT(14)
  1000. #define FEN_MREGEN BIT(15)
  1001. //2 APS_FSMCO
  1002. #define PFM_LDALL BIT(0)
  1003. #define PFM_ALDN BIT(1)
  1004. #define PFM_LDKP BIT(2)
  1005. #define PFM_WOWL BIT(3)
  1006. #define EnPDN BIT(4)
  1007. #define PDN_PL BIT(5)
  1008. #define APFM_ONMAC BIT(8)
  1009. #define APFM_OFF BIT(9)
  1010. #define APFM_RSM BIT(10)
  1011. #define AFSM_HSUS BIT(11)
  1012. #define AFSM_PCIE BIT(12)
  1013. #define APDM_MAC BIT(13)
  1014. #define APDM_HOST BIT(14)
  1015. #define APDM_HPDN BIT(15)
  1016. #define RDY_MACON BIT(16)
  1017. #define SUS_HOST BIT(17)
  1018. #define ROP_ALD BIT(20)
  1019. #define ROP_PWR BIT(21)
  1020. #define ROP_SPS BIT(22)
  1021. #define SOP_MRST BIT(25)
  1022. #define SOP_FUSE BIT(26)
  1023. #define SOP_ABG BIT(27)
  1024. #define SOP_AMB BIT(28)
  1025. #define SOP_RCK BIT(29)
  1026. #define SOP_A8M BIT(30)
  1027. #define XOP_BTCK BIT(31)
  1028. //2 SYS_CLKR
  1029. #define ANAD16V_EN BIT(0)
  1030. #define ANA8M BIT(1)
  1031. #define MACSLP BIT(4)
  1032. #define LOADER_CLK_EN BIT(5)
  1033. //2 9346CR /REG_SYS_EEPROM_CTRL
  1034. #define BOOT_FROM_EEPROM BIT(4)
  1035. #define EEPROMSEL BIT(4)
  1036. #define EEPROM_EN BIT(5)
  1037. //2 RF_CTRL
  1038. #define RF_EN BIT(0)
  1039. #define RF_RSTB BIT(1)
  1040. #define RF_SDMRSTB BIT(2)
  1041. //2 LDOV12D_CTRL
  1042. #define LDV12_EN BIT(0)
  1043. #define LDV12_SDBY BIT(1)
  1044. #define LPLDO_HSM BIT(2)
  1045. #define LPLDO_LSM_DIS BIT(3)
  1046. #define _LDV12_VADJ(x) (((x) & 0xF) << 4)
  1047. //2 EFUSE_TEST (For RTL8723 partially)
  1048. #define EF_TRPT BIT(7)
  1049. #define EF_CELL_SEL (BIT(8)|BIT(9)) // 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2
  1050. #define LDOE25_EN BIT(31)
  1051. #define EFUSE_SEL(x) (((x) & 0x3) << 8)
  1052. #define EFUSE_SEL_MASK 0x300
  1053. #define EFUSE_WIFI_SEL_0 0x0
  1054. #define EFUSE_BT_SEL_0 0x1
  1055. #define EFUSE_BT_SEL_1 0x2
  1056. #define EFUSE_BT_SEL_2 0x3
  1057. //2 8051FWDL
  1058. //2 MCUFWDL
  1059. #define MCUFWDL_EN BIT(0)
  1060. #define MCUFWDL_RDY BIT(1)
  1061. #define FWDL_ChkSum_rpt BIT(2)
  1062. #define MACINI_RDY BIT(3)
  1063. #define BBINI_RDY BIT(4)
  1064. #define RFINI_RDY BIT(5)
  1065. #define WINTINI_RDY BIT(6)
  1066. #define RAM_DL_SEL BIT(7)
  1067. #define ROM_DLEN BIT(19)
  1068. #define CPRST BIT(23)
  1069. //2 REG_SYS_CFG
  1070. #define XCLK_VLD BIT(0)
  1071. #define ACLK_VLD BIT(1)
  1072. #define UCLK_VLD BIT(2)
  1073. #define PCLK_VLD BIT(3)
  1074. #define PCIRSTB BIT(4)
  1075. #define V15_VLD BIT(5)
  1076. #define SW_OFFLOAD_EN BIT(7)
  1077. #define SIC_IDLE BIT(8)
  1078. #define BD_MAC2 BIT(9)
  1079. #define BD_MAC1 BIT(10)
  1080. #define IC_MACPHY_MODE BIT(11)
  1081. #define CHIP_VER (BIT(12)|BIT(13)|BIT(14)|BIT(15))
  1082. #define BT_FUNC BIT(16)
  1083. #define VENDOR_ID BIT(19)
  1084. #define EXT_VENDOR_ID (BIT(18)|BIT(19)) //Currently only for RTL8723B
  1085. #define PAD_HWPD_IDN BIT(22)
  1086. #define TRP_VAUX_EN BIT(23) // RTL ID
  1087. #define TRP_BT_EN BIT(24)
  1088. #define BD_PKG_SEL BIT(25)
  1089. #define BD_HCI_SEL BIT(26)
  1090. #define TYPE_ID BIT(27)
  1091. #define RF_TYPE_ID BIT(27)
  1092. #define RTL_ID BIT(23) // TestChip ID, 1:Test(RLE); 0:MP(RL)
  1093. #define SPS_SEL BIT(24) // 1:LDO regulator mode; 0:Switching regulator mode
  1094. #define CHIP_VER_RTL_MASK 0xF000 //Bit 12 ~ 15
  1095. #define CHIP_VER_RTL_SHIFT 12
  1096. #define EXT_VENDOR_ID_SHIFT 18
  1097. //2 REG_GPIO_OUTSTS (For RTL8723 only)
  1098. #define EFS_HCI_SEL (BIT(0)|BIT(1))
  1099. #define PAD_HCI_SEL (BIT(2)|BIT(3))
  1100. #define HCI_SEL (BIT(4)|BIT(5))
  1101. #define PKG_SEL_HCI BIT(6)
  1102. #define FEN_GPS BIT(7)
  1103. #define FEN_BT BIT(8)
  1104. #define FEN_WL BIT(9)
  1105. #define FEN_PCI BIT(10)
  1106. #define FEN_USB BIT(11)
  1107. #define BTRF_HWPDN_N BIT(12)
  1108. #define WLRF_HWPDN_N BIT(13)
  1109. #define PDN_BT_N BIT(14)
  1110. #define PDN_GPS_N BIT(15)
  1111. #define BT_CTL_HWPDN BIT(16)
  1112. #define GPS_CTL_HWPDN BIT(17)
  1113. #define PPHY_SUSB BIT(20)
  1114. #define UPHY_SUSB BIT(21)
  1115. #define PCI_SUSEN BIT(22)
  1116. #define USB_SUSEN BIT(23)
  1117. #define RF_RL_ID (BIT(31)|BIT(30)|BIT(29)|BIT(28))
  1118. //-----------------------------------------------------
  1119. //
  1120. // 0x0100h ~ 0x01FFh MACTOP General Configuration
  1121. //
  1122. //-----------------------------------------------------
  1123. //2 Function Enable Registers
  1124. //2 CR
  1125. #define HCI_TXDMA_EN BIT(0)
  1126. #define HCI_RXDMA_EN BIT(1)
  1127. #define TXDMA_EN BIT(2)
  1128. #define RXDMA_EN BIT(3)
  1129. #define PROTOCOL_EN BIT(4)
  1130. #define SCHEDULE_EN BIT(5)
  1131. #define MACTXEN BIT(6)
  1132. #define MACRXEN BIT(7)
  1133. #define ENSWBCN BIT(8)
  1134. #define ENSEC BIT(9)
  1135. #define CALTMR_EN BIT(10) // 32k CAL TMR enable
  1136. // Network type
  1137. #define _NETTYPE(x) (((x) & 0x3) << 16)
  1138. #define MASK_NETTYPE 0x30000
  1139. #define NT_NO_LINK 0x0
  1140. #define NT_LINK_AD_HOC 0x1
  1141. #define NT_LINK_AP 0x2
  1142. #define NT_AS_AP 0x3
  1143. //2 PBP - Page Size Register
  1144. #define GET_RX_PAGE_SIZE(value) ((value) & 0xF)
  1145. #define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4)
  1146. #define _PSRX_MASK 0xF
  1147. #define _PSTX_MASK 0xF0
  1148. #define _PSRX(x) (x)
  1149. #define _PSTX(x) ((x) << 4)
  1150. #define PBP_64 0x0
  1151. #define PBP_128 0x1
  1152. #define PBP_256 0x2
  1153. #define PBP_512 0x3
  1154. #define PBP_1024 0x4
  1155. //2 TX/RXDMA
  1156. #define RXDMA_ARBBW_EN BIT(0)
  1157. #define RXSHFT_EN BIT(1)
  1158. #define RXDMA_AGG_EN BIT(2)
  1159. #define QS_VO_QUEUE BIT(8)
  1160. #define QS_VI_QUEUE BIT(9)
  1161. #define QS_BE_QUEUE BIT(10)
  1162. #define QS_BK_QUEUE BIT(11)
  1163. #define QS_MANAGER_QUEUE BIT(12)
  1164. #define QS_HIGH_QUEUE BIT(13)
  1165. #define HQSEL_VOQ BIT(0)
  1166. #define HQSEL_VIQ BIT(1)
  1167. #define HQSEL_BEQ BIT(2)
  1168. #define HQSEL_BKQ BIT(3)
  1169. #define HQSEL_MGTQ BIT(4)
  1170. #define HQSEL_HIQ BIT(5)
  1171. // For normal driver, 0x10C
  1172. #define _TXDMA_CMQ_MAP(x) (((x)&0x3) << 16)
  1173. #define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14)
  1174. #define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12)
  1175. #define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10)
  1176. #define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8 )
  1177. #define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6 )
  1178. #define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4 )
  1179. #define QUEUE_EXTRA 0
  1180. #define QUEUE_LOW 1
  1181. #define QUEUE_NORMAL 2
  1182. #define QUEUE_HIGH 3
  1183. //2 TRXFF_BNDY
  1184. //2 LLT_INIT
  1185. #define _LLT_NO_ACTIVE 0x0
  1186. #define _LLT_WRITE_ACCESS 0x1
  1187. #define _LLT_READ_ACCESS 0x2
  1188. #define _LLT_INIT_DATA(x) ((x) & 0xFF)
  1189. #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8)
  1190. #define _LLT_OP(x) (((x) & 0x3) << 30)
  1191. #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3)
  1192. //-----------------------------------------------------
  1193. //
  1194. // 0x0200h ~ 0x027Fh TXDMA Configuration
  1195. //
  1196. //-----------------------------------------------------
  1197. //2 RQPN
  1198. #define _HPQ(x) ((x) & 0xFF)
  1199. #define _LPQ(x) (((x) & 0xFF) << 8)
  1200. #define _PUBQ(x) (((x) & 0xFF) << 16)
  1201. #define _NPQ(x) ((x) & 0xFF) // NOTE: in RQPN_NPQ register
  1202. #define _EPQ(x) (((x) & 0xFF) << 16) // NOTE: in RQPN_EPQ register
  1203. #define HPQ_PUBLIC_DIS BIT(24)
  1204. #define LPQ_PUBLIC_DIS BIT(25)
  1205. #define LD_RQPN BIT(31)
  1206. //2 TDECTL
  1207. #define BLK_DESC_NUM_SHIFT 4
  1208. #define BLK_DESC_NUM_MASK 0xF
  1209. //2 TXDMA_OFFSET_CHK
  1210. #define DROP_DATA_EN BIT(9)
  1211. //-----------------------------------------------------
  1212. //
  1213. // 0x0280h ~ 0x028Bh RX DMA Configuration
  1214. //
  1215. //-----------------------------------------------------
  1216. //2 REG_RXDMA_CONTROL, 0x0286h
  1217. // Write only. When this bit is set, RXDMA will decrease RX PKT counter by one. Before
  1218. // this bit is polled, FW shall update RXFF_RD_PTR first. This register is write pulse and auto clear.
  1219. //#define RXPKT_RELEASE_POLL BIT(0)
  1220. // Read only. When RXMA finishes on-going DMA operation, RXMDA will report idle state in
  1221. // this bit. FW can start releasing packets after RXDMA entering idle mode.
  1222. //#define RXDMA_IDLE BIT(1)
  1223. // When this bit is set, RXDMA will enter this mode after on-going RXDMA packet to host
  1224. // completed, and stop DMA packet to host. RXDMA will then report Default: 0;
  1225. //#define RW_RELEASE_EN BIT(2)
  1226. //2 REG_RXPKT_NUM, 0x0284
  1227. #define RXPKT_RELEASE_POLL BIT(16)
  1228. #define RXDMA_IDLE BIT(17)
  1229. #define RW_RELEASE_EN BIT(18)
  1230. //-----------------------------------------------------
  1231. //
  1232. // 0x0400h ~ 0x047Fh Protocol Configuration
  1233. //
  1234. //-----------------------------------------------------
  1235. //2 FWHW_TXQ_CTRL
  1236. #define EN_AMPDU_RTY_NEW BIT(7)
  1237. //2 SPEC SIFS
  1238. #define _SPEC_SIFS_CCK(x) ((x) & 0xFF)
  1239. #define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8)
  1240. //2 RL
  1241. #define RETRY_LIMIT_SHORT_SHIFT 8
  1242. #define RETRY_LIMIT_LONG_SHIFT 0
  1243. //-----------------------------------------------------
  1244. //
  1245. // 0x0500h ~ 0x05FFh EDCA Configuration
  1246. //
  1247. //-----------------------------------------------------
  1248. //2 EDCA setting
  1249. #define AC_PARAM_TXOP_LIMIT_OFFSET 16
  1250. #define AC_PARAM_ECW_MAX_OFFSET 12
  1251. #define AC_PARAM_ECW_MIN_OFFSET 8
  1252. #define AC_PARAM_AIFS_OFFSET 0
  1253. #define _LRL(x) ((x) & 0x3F)
  1254. #define _SRL(x) (((x) & 0x3F) << 8)
  1255. //2 BCN_CTRL
  1256. #define EN_TXBCN_RPT BIT(2)
  1257. #define EN_BCN_FUNCTION BIT(3)
  1258. #define STOP_BCNQ BIT(6)
  1259. #define DIS_RX_BSSID_FIT BIT(6)
  1260. #define DIS_ATIM BIT(0)
  1261. #define DIS_BCNQ_SUB BIT(1)
  1262. #define DIS_TSF_UDT BIT(4)
  1263. // The same function but different bit field.
  1264. #define DIS_TSF_UDT0_NORMAL_CHIP BIT(4)
  1265. #define DIS_TSF_UDT0_TEST_CHIP BIT(5)
  1266. //2 ACMHWCTRL
  1267. #define AcmHw_HwEn BIT(0)
  1268. #define AcmHw_BeqEn BIT(1)
  1269. #define AcmHw_ViqEn BIT(2)
  1270. #define AcmHw_VoqEn BIT(3)
  1271. #define AcmHw_BeqStatus BIT(4)
  1272. #define AcmHw_ViqStatus BIT(5)
  1273. #define AcmHw_VoqStatus BIT(6)
  1274. //2 //REG_DUAL_TSF_RST (0x553)
  1275. #define DUAL_TSF_RST_P2P BIT(4)
  1276. //2 // REG_NOA_DESC_SEL (0x5CF)
  1277. #define NOA_DESC_SEL_0 0
  1278. #define NOA_DESC_SEL_1 BIT(4)
  1279. //-----------------------------------------------------
  1280. //
  1281. // 0x0600h ~ 0x07FFh WMAC Configuration
  1282. //
  1283. //-----------------------------------------------------
  1284. //2 APSD_CTRL
  1285. #define APSDOFF BIT(6)
  1286. //2 TCR
  1287. #define TSFRST BIT(0)
  1288. #define DIS_GCLK BIT(1)
  1289. #define PAD_SEL BIT(2)
  1290. #define PWR_ST BIT(6)
  1291. #define PWRBIT_OW_EN BIT(7)
  1292. #define ACRC BIT(8)
  1293. #define CFENDFORM BIT(9)
  1294. #define ICV BIT(10)
  1295. //2 RCR
  1296. #define AAP BIT(0)
  1297. #define APM BIT(1)
  1298. #define AM BIT(2)
  1299. #define AB BIT(3)
  1300. #define ADD3 BIT(4)
  1301. #define APWRMGT BIT(5)
  1302. #define CBSSID BIT(6)
  1303. #define CBSSID_DATA BIT(6)
  1304. #define CBSSID_BCN BIT(7)
  1305. #define ACRC32 BIT(8)
  1306. #define AICV BIT(9)
  1307. #define ADF BIT(11)
  1308. #define ACF BIT(12)
  1309. #define AMF BIT(13)
  1310. #define HTC_LOC_CTRL BIT(14)
  1311. #define UC_DATA_EN BIT(16)
  1312. #define BM_DATA_EN BIT(17)
  1313. #define MFBEN BIT(22)
  1314. #define LSIGEN BIT(23)
  1315. #define EnMBID BIT(24)
  1316. #define FORCEACK BIT(26)
  1317. #define APP_BASSN BIT(27)
  1318. #define APP_PHYSTS BIT(28)
  1319. #define APP_ICV BIT(29)
  1320. #define APP_MIC BIT(30)
  1321. #define APP_FCS BIT(31)
  1322. //2 SECCFG
  1323. #define SCR_TxUseDK BIT(0) //Force Tx Use Default Key
  1324. #define SCR_RxUseDK BIT(1) //Force Rx Use Default Key
  1325. #define SCR_TxEncEnable BIT(2) //Enable Tx Encryption
  1326. #define SCR_RxDecEnable BIT(3) //Enable Rx Decryption
  1327. #define SCR_SKByA2 BIT(4) //Search kEY BY A2
  1328. #define SCR_NoSKMC BIT(5) //No Key Search Multicast
  1329. #define SCR_TXBCUSEDK BIT(6) // Force Tx Broadcast packets Use Default Key
  1330. #define SCR_RXBCUSEDK BIT(7) // Force Rx Broadcast packets Use Default Key
  1331. //-----------------------------------------------------
  1332. //
  1333. // 0xFE00h ~ 0xFE55h RTL8723 SDIO Configuration
  1334. //
  1335. //-----------------------------------------------------
  1336. // I/O bus domain address mapping
  1337. #define SDIO_LOCAL_BASE 0x10250000
  1338. #define WLAN_IOREG_BASE 0x10260000
  1339. #define FIRMWARE_FIFO_BASE 0x10270000
  1340. #define TX_HIQ_BASE 0x10310000
  1341. #define TX_MIQ_BASE 0x10320000
  1342. #define TX_LOQ_BASE 0x10330000
  1343. #define RX_RX0FF_BASE 0x10340000
  1344. //SDIO host local register space mapping.
  1345. #define SDIO_LOCAL_MSK 0x0FFF
  1346. #define WLAN_IOREG_MSK 0x7FFF
  1347. #define WLAN_FIFO_MSK 0x1FFF // Aggregation Length[12:0]
  1348. #define WLAN_RX0FF_MSK 0x0003
  1349. #define SDIO_WITHOUT_REF_DEVICE_ID 0 // Without reference to the SDIO Device ID
  1350. #define SDIO_LOCAL_DEVICE_ID 0 // 0b[16], 000b[15:13]
  1351. #define WLAN_TX_HIQ_DEVICE_ID 4 // 0b[16], 100b[15:13]
  1352. #define WLAN_TX_MIQ_DEVICE_ID 5 // 0b[16], 101b[15:13]
  1353. #define WLAN_TX_LOQ_DEVICE_ID 6 // 0b[16], 110b[15:13]
  1354. #define WLAN_RX0FF_DEVICE_ID 7 // 0b[16], 111b[15:13]
  1355. #define WLAN_IOREG_DEVICE_ID 8 // 1b[16]
  1356. //SDIO Tx Free Page Index
  1357. #define HI_QUEUE_IDX 0
  1358. #define MID_QUEUE_IDX 1
  1359. #define LOW_QUEUE_IDX 2
  1360. #define PUBLIC_QUEUE_IDX 3
  1361. #define SDIO_MAX_TX_QUEUE 3 // HIQ, MIQ and LOQ
  1362. #define SDIO_MAX_RX_QUEUE 1
  1363. #define SDIO_REG_TX_CTRL 0x0000 // SDIO Tx Control
  1364. #define SDIO_REG_HIMR 0x0014 // SDIO Host Interrupt Mask
  1365. #define SDIO_REG_HISR 0x0018 // SDIO Host Interrupt Service Routine
  1366. #define SDIO_REG_HCPWM 0x0019 // HCI Current Power Mode
  1367. #define SDIO_REG_RX0_REQ_LEN 0x001C // RXDMA Request Length
  1368. #define SDIO_REG_FREE_TXPG 0x0020 // Free Tx Buffer Page
  1369. #define SDIO_REG_HCPWM1 0x0024 // HCI Current Power Mode 1
  1370. #define SDIO_REG_HCPWM2 0x0026 // HCI Current Power Mode 2
  1371. #define SDIO_REG_HTSFR_INFO 0x0030 // HTSF Informaion
  1372. #define SDIO_REG_HRPWM1 0x0080 // HCI Request Power Mode 1
  1373. #define SDIO_REG_HRPWM2 0x0082 // HCI Request Power Mode 2
  1374. #define SDIO_REG_HPS_CLKR 0x0084 // HCI Power Save Clock
  1375. #define SDIO_REG_HSUS_CTRL 0x0086 // SDIO HCI Suspend Control
  1376. #define SDIO_REG_HIMR_ON 0x0090 //SDIO Host Extension Interrupt Mask Always
  1377. #define SDIO_REG_HISR_ON 0x0091 //SDIO Host Extension Interrupt Status Always
  1378. #define SDIO_HIMR_DISABLED 0
  1379. // RTL8723/RTL8188E SDIO Host Interrupt Mask Register
  1380. #define SDIO_HIMR_RX_REQUEST_MSK BIT0
  1381. #define SDIO_HIMR_AVAL_MSK BIT1
  1382. #define SDIO_HIMR_TXERR_MSK BIT2
  1383. #define SDIO_HIMR_RXERR_MSK BIT3
  1384. #define SDIO_HIMR_TXFOVW_MSK BIT4
  1385. #define SDIO_HIMR_RXFOVW_MSK BIT5
  1386. #define SDIO_HIMR_TXBCNOK_MSK BIT6
  1387. #define SDIO_HIMR_TXBCNERR_MSK BIT7
  1388. #define SDIO_HIMR_BCNERLY_INT_MSK BIT16
  1389. #define SDIO_HIMR_C2HCMD_MSK BIT17
  1390. #define SDIO_HIMR_CPWM1_MSK BIT18
  1391. #define SDIO_HIMR_CPWM2_MSK BIT19
  1392. #define SDIO_HIMR_HSISR_IND_MSK BIT20
  1393. #define SDIO_HIMR_GTINT3_IND_MSK BIT21
  1394. #define SDIO_HIMR_GTINT4_IND_MSK BIT22
  1395. #define SDIO_HIMR_PSTIMEOUT_MSK BIT23
  1396. #define SDIO_HIMR_OCPINT_MSK BIT24
  1397. #define SDIO_HIMR_ATIMEND_MSK BIT25
  1398. #define SDIO_HIMR_ATIMEND_E_MSK BIT26
  1399. #define SDIO_HIMR_CTWEND_MSK BIT27
  1400. //RTL8188E SDIO Specific
  1401. #define SDIO_HIMR_MCU_ERR_MSK BIT28
  1402. #define SDIO_HIMR_TSF_BIT32_TOGGLE_MSK BIT29
  1403. // SDIO Host Interrupt Service Routine
  1404. #define SDIO_HISR_RX_REQUEST BIT0
  1405. #define SDIO_HISR_AVAL BIT1
  1406. #define SDIO_HISR_TXERR BIT2
  1407. #define SDIO_HISR_RXERR BIT3
  1408. #define SDIO_HISR_TXFOVW BIT4
  1409. #define SDIO_HISR_RXFOVW BIT5
  1410. #define SDIO_HISR_TXBCNOK BIT6
  1411. #define SDIO_HISR_TXBCNERR BIT7
  1412. #define SDIO_HISR_BCNERLY_INT BIT16
  1413. #define SDIO_HISR_C2HCMD BIT17
  1414. #define SDIO_HISR_CPWM1 BIT18
  1415. #define SDIO_HISR_CPWM2 BIT19
  1416. #define SDIO_HISR_HSISR_IND BIT20
  1417. #define SDIO_HISR_GTINT3_IND BIT21
  1418. #define SDIO_HISR_GTINT4_IND BIT22
  1419. #define SDIO_HISR_PSTIMEOUT BIT23
  1420. #define SDIO_HISR_OCPINT BIT24
  1421. #define SDIO_HISR_ATIMEND BIT25
  1422. #define SDIO_HISR_ATIMEND_E BIT26
  1423. #define SDIO_HISR_CTWEND BIT27
  1424. //RTL8188E SDIO Specific
  1425. #define SDIO_HISR_MCU_ERR BIT28
  1426. #define SDIO_HISR_TSF_BIT32_TOGGLE BIT29
  1427. #define MASK_SDIO_HISR_CLEAR (SDIO_HISR_TXERR |\
  1428. SDIO_HISR_RXERR |\
  1429. SDIO_HISR_TXFOVW |\
  1430. SDIO_HISR_RXFOVW |\
  1431. SDIO_HISR_TXBCNOK |\
  1432. SDIO_HISR_TXBCNERR |\
  1433. SDIO_HISR_C2HCMD |\
  1434. SDIO_HISR_CPWM1 |\
  1435. SDIO_HISR_CPWM2 |\
  1436. SDIO_HISR_HSISR_IND |\
  1437. SDIO_HISR_GTINT3_IND |\
  1438. SDIO_HISR_GTINT4_IND |\
  1439. SDIO_HISR_PSTIMEOUT |\
  1440. SDIO_HISR_OCPINT)
  1441. // SDIO HCI Suspend Control Register
  1442. #define HCI_RESUME_PWR_RDY BIT1
  1443. #define HCI_SUS_CTRL BIT0
  1444. // SDIO Tx FIFO related
  1445. #define SDIO_TX_FREE_PG_QUEUE 4 // The number of Tx FIFO free page
  1446. #define SDIO_TX_FIFO_PAGE_SZ 128
  1447. #ifdef CONFIG_SDIO_HCI
  1448. #define MAX_TX_AGG_PACKET_NUMBER 0x8
  1449. #else
  1450. #define MAX_TX_AGG_PACKET_NUMBER 0xFF
  1451. #define MAX_TX_AGG_PACKET_NUMBER_8812 64
  1452. #endif
  1453. //-----------------------------------------------------
  1454. //
  1455. // 0xFE00h ~ 0xFE55h USB Configuration
  1456. //
  1457. //-----------------------------------------------------
  1458. //2 USB Information (0xFE17)
  1459. #define USB_IS_HIGH_SPEED 0
  1460. #define USB_IS_FULL_SPEED 1
  1461. #define USB_SPEED_MASK BIT(5)
  1462. #define USB_NORMAL_SIE_EP_MASK 0xF
  1463. #define USB_NORMAL_SIE_EP_SHIFT 4
  1464. //2 Special Option
  1465. #define USB_AGG_EN BIT(3)
  1466. // 0; Use interrupt endpoint to upload interrupt pkt
  1467. // 1; Use bulk endpoint to upload interrupt pkt,
  1468. #define INT_BULK_SEL BIT(4)
  1469. //2REG_C2HEVT_CLEAR
  1470. #define C2H_EVT_HOST_CLOSE 0x00 // Set by driver and notify FW that the driver has read the C2H command message
  1471. #define C2H_EVT_FW_CLOSE 0xFF // Set by FW indicating that FW had set the C2H command message and it's not yet read by driver.
  1472. //2REG_MULTI_FUNC_CTRL(For RTL8723 Only)
  1473. #define WL_HWPDN_EN BIT0 // Enable GPIO[9] as WiFi HW PDn source
  1474. #define WL_HWPDN_SL BIT1 // WiFi HW PDn polarity control
  1475. #define WL_FUNC_EN BIT2 // WiFi function enable
  1476. #define WL_HWROF_EN BIT3 // Enable GPIO[9] as WiFi RF HW PDn source
  1477. #define BT_HWPDN_EN BIT16 // Enable GPIO[11] as BT HW PDn source
  1478. #define BT_HWPDN_SL BIT17 // BT HW PDn polarity control
  1479. #define BT_FUNC_EN BIT18 // BT function enable
  1480. #define BT_HWROF_EN BIT19 // Enable GPIO[11] as BT/GPS RF HW PDn source
  1481. #define GPS_HWPDN_EN BIT20 // Enable GPIO[10] as GPS HW PDn source
  1482. #define GPS_HWPDN_SL BIT21 // GPS HW PDn polarity control
  1483. #define GPS_FUNC_EN BIT22 // GPS function enable
  1484. //3 REG_LIFECTRL_CTRL
  1485. #define HAL92C_EN_PKT_LIFE_TIME_BK BIT3
  1486. #define HAL92C_EN_PKT_LIFE_TIME_BE BIT2
  1487. #define HAL92C_EN_PKT_LIFE_TIME_VI BIT1
  1488. #define HAL92C_EN_PKT_LIFE_TIME_VO BIT0
  1489. #define HAL92C_MSDU_LIFE_TIME_UNIT 128 // in us, said by Tim.
  1490. //2 8192D PartNo.
  1491. #define PARTNO_92D_NIC (BIT7|BIT6)
  1492. #define PARTNO_92D_NIC_REMARK (BIT5|BIT4)
  1493. #define PARTNO_SINGLE_BAND_VS BIT3
  1494. #define PARTNO_SINGLE_BAND_VS_REMARK BIT1
  1495. #define PARTNO_CONCURRENT_BAND_VC (BIT3|BIT2)
  1496. #define PARTNO_CONCURRENT_BAND_VC_REMARK (BIT1|BIT0)
  1497. //========================================================
  1498. // General definitions
  1499. //========================================================
  1500. #define LAST_ENTRY_OF_TX_PKT_BUFFER_8188E 176
  1501. #define LAST_ENTRY_OF_TX_PKT_BUFFER_8812 255
  1502. #define LAST_ENTRY_OF_TX_PKT_BUFFER_8723B 255
  1503. #define LAST_ENTRY_OF_TX_PKT_BUFFER_8192C 255
  1504. #define LAST_ENTRY_OF_TX_PKT_BUFFER_DUAL_MAC 127
  1505. #define POLLING_LLT_THRESHOLD 20
  1506. #define POLLING_READY_TIMEOUT_COUNT 1000
  1507. // GPIO BIT
  1508. #define HAL_8192C_HW_GPIO_WPS_BIT BIT2
  1509. #endif //__HAL_COMMON_H__