rtl8188e_xmit.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. #ifndef __RTL8188E_XMIT_H__
  21. #define __RTL8188E_XMIT_H__
  22. //
  23. // Queue Select Value in TxDesc
  24. //
  25. #define QSLT_BK 0x2//0x01
  26. #define QSLT_BE 0x0
  27. #define QSLT_VI 0x5//0x4
  28. #define QSLT_VO 0x7//0x6
  29. #define QSLT_BEACON 0x10
  30. #define QSLT_HIGH 0x11
  31. #define QSLT_MGNT 0x12
  32. #define QSLT_CMD 0x13
  33. //For 88e early mode
  34. #define SET_EARLYMODE_PKTNUM(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 0, 3, __Value)
  35. #define SET_EARLYMODE_LEN0(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 4, 12, __Value)
  36. #define SET_EARLYMODE_LEN1(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 16, 12, __Value)
  37. #define SET_EARLYMODE_LEN2_1(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 28, 4, __Value)
  38. #define SET_EARLYMODE_LEN2_2(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 0, 8, __Value)
  39. #define SET_EARLYMODE_LEN3(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 8, 12, __Value)
  40. #define SET_EARLYMODE_LEN4(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 20, 12, __Value)
  41. //
  42. //defined for TX DESC Operation
  43. //
  44. #define MAX_TID (15)
  45. //OFFSET 0
  46. #define OFFSET_SZ 0
  47. #define OFFSET_SHT 16
  48. #define BMC BIT(24)
  49. #define LSG BIT(26)
  50. #define FSG BIT(27)
  51. #define OWN BIT(31)
  52. //OFFSET 4
  53. #define PKT_OFFSET_SZ 0
  54. #define QSEL_SHT 8
  55. #define RATE_ID_SHT 16
  56. #define NAVUSEHDR BIT(20)
  57. #define SEC_TYPE_SHT 22
  58. #define PKT_OFFSET_SHT 26
  59. //OFFSET 8
  60. #define AGG_EN BIT(12)
  61. #define AGG_BK BIT(16)
  62. #define AMPDU_DENSITY_SHT 20
  63. #define ANTSEL_A BIT(24)
  64. #define ANTSEL_B BIT(25)
  65. #define TX_ANT_CCK_SHT 26
  66. #define TX_ANTL_SHT 28
  67. #define TX_ANT_HT_SHT 30
  68. //OFFSET 12
  69. #define SEQ_SHT 16
  70. #define EN_HWSEQ BIT(31)
  71. //OFFSET 16
  72. #define QOS BIT(6)
  73. #define HW_SSN BIT(7)
  74. #define USERATE BIT(8)
  75. #define DISDATAFB BIT(10)
  76. #define CTS_2_SELF BIT(11)
  77. #define RTS_EN BIT(12)
  78. #define HW_RTS_EN BIT(13)
  79. #define DATA_SHORT BIT(24)
  80. #define PWR_STATUS_SHT 15
  81. #define DATA_SC_SHT 20
  82. #define DATA_BW BIT(25)
  83. //OFFSET 20
  84. #define RTY_LMT_EN BIT(17)
  85. //OFFSET 20
  86. #define SGI BIT(6)
  87. #define USB_TXAGG_NUM_SHT 24
  88. typedef struct txdesc_88e
  89. {
  90. //Offset 0
  91. u32 pktlen:16;
  92. u32 offset:8;
  93. u32 bmc:1;
  94. u32 htc:1;
  95. u32 ls:1;
  96. u32 fs:1;
  97. u32 linip:1;
  98. u32 noacm:1;
  99. u32 gf:1;
  100. u32 own:1;
  101. //Offset 4
  102. u32 macid:6;
  103. u32 rsvd0406:2;
  104. u32 qsel:5;
  105. u32 rd_nav_ext:1;
  106. u32 lsig_txop_en:1;
  107. u32 pifs:1;
  108. u32 rate_id:4;
  109. u32 navusehdr:1;
  110. u32 en_desc_id:1;
  111. u32 sectype:2;
  112. u32 rsvd0424:2;
  113. u32 pkt_offset:5; // unit: 8 bytes
  114. u32 rsvd0431:1;
  115. //Offset 8
  116. u32 rts_rc:6;
  117. u32 data_rc:6;
  118. u32 agg_en:1;
  119. u32 rd_en:1;
  120. u32 bar_rty_th:2;
  121. u32 bk:1;
  122. u32 morefrag:1;
  123. u32 raw:1;
  124. u32 ccx:1;
  125. u32 ampdu_density:3;
  126. u32 bt_null:1;
  127. u32 ant_sel_a:1;
  128. u32 ant_sel_b:1;
  129. u32 tx_ant_cck:2;
  130. u32 tx_antl:2;
  131. u32 tx_ant_ht:2;
  132. //Offset 12
  133. u32 nextheadpage:8;
  134. u32 tailpage:8;
  135. u32 seq:12;
  136. u32 cpu_handle:1;
  137. u32 tag1:1;
  138. u32 trigger_int:1;
  139. u32 hwseq_en:1;
  140. //Offset 16
  141. u32 rtsrate:5;
  142. u32 ap_dcfe:1;
  143. u32 hwseq_sel:2;
  144. u32 userate:1;
  145. u32 disrtsfb:1;
  146. u32 disdatafb:1;
  147. u32 cts2self:1;
  148. u32 rtsen:1;
  149. u32 hw_rts_en:1;
  150. u32 port_id:1;
  151. u32 pwr_status:3;
  152. u32 wait_dcts:1;
  153. u32 cts2ap_en:1;
  154. u32 data_sc:2;
  155. u32 data_stbc:2;
  156. u32 data_short:1;
  157. u32 data_bw:1;
  158. u32 rts_short:1;
  159. u32 rts_bw:1;
  160. u32 rts_sc:2;
  161. u32 vcs_stbc:2;
  162. //Offset 20
  163. u32 datarate:6;
  164. u32 sgi:1;
  165. u32 try_rate:1;
  166. u32 data_ratefb_lmt:5;
  167. u32 rts_ratefb_lmt:4;
  168. u32 rty_lmt_en:1;
  169. u32 data_rt_lmt:6;
  170. u32 usb_txagg_num:8;
  171. //Offset 24
  172. u32 txagg_a:5;
  173. u32 txagg_b:5;
  174. u32 use_max_len:1;
  175. u32 max_agg_num:5;
  176. u32 mcsg1_max_len:4;
  177. u32 mcsg2_max_len:4;
  178. u32 mcsg3_max_len:4;
  179. u32 mcs7_sgi_max_len:4;
  180. //Offset 28
  181. u32 checksum:16; // TxBuffSize(PCIe)/CheckSum(USB)
  182. u32 sw0:8; /* offset 30 */
  183. u32 sw1:4;
  184. u32 mcs15_sgi_max_len:4;
  185. }TXDESC_8188E, *PTXDESC_8188E;
  186. #define txdesc_set_ccx_sw_88e(txdesc, value) \
  187. do { \
  188. ((struct txdesc_88e *)(txdesc))->sw1 = (((value)>>8) & 0x0f); \
  189. ((struct txdesc_88e *)(txdesc))->sw0 = ((value) & 0xff); \
  190. } while (0)
  191. struct txrpt_ccx_88e {
  192. /* offset 0 */
  193. u8 tag1:1;
  194. u8 pkt_num:3;
  195. u8 txdma_underflow:1;
  196. u8 int_bt:1;
  197. u8 int_tri:1;
  198. u8 int_ccx:1;
  199. /* offset 1 */
  200. u8 mac_id:6;
  201. u8 pkt_ok:1;
  202. u8 bmc:1;
  203. /* offset 2 */
  204. u8 retry_cnt:6;
  205. u8 lifetime_over:1;
  206. u8 retry_over:1;
  207. /* offset 3 */
  208. u8 ccx_qtime0;
  209. u8 ccx_qtime1;
  210. /* offset 5 */
  211. u8 final_data_rate;
  212. /* offset 6 */
  213. u8 sw1:4;
  214. u8 qsel:4;
  215. /* offset 7 */
  216. u8 sw0;
  217. };
  218. #define txrpt_ccx_sw_88e(txrpt_ccx) ((txrpt_ccx)->sw0 + ((txrpt_ccx)->sw1<<8))
  219. #define txrpt_ccx_qtime_88e(txrpt_ccx) ((txrpt_ccx)->ccx_qtime0+((txrpt_ccx)->ccx_qtime1<<8))
  220. void rtl8188e_fill_fake_txdesc(PADAPTER padapter,u8*pDesc,u32 BufferLen,u8 IsPsPoll,u8 IsBTQosNull);
  221. #ifdef CONFIG_SDIO_HCI
  222. s32 rtl8188es_init_xmit_priv(PADAPTER padapter);
  223. void rtl8188es_free_xmit_priv(PADAPTER padapter);
  224. s32 rtl8188es_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe);
  225. s32 rtl8188es_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe);
  226. s32 rtl8188es_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe);
  227. thread_return rtl8188es_xmit_thread(thread_context context);
  228. s32 rtl8188es_xmit_buf_handler(PADAPTER padapter);
  229. #ifdef CONFIG_SDIO_TX_TASKLET
  230. void rtl8188es_xmit_tasklet(void *priv);
  231. #endif
  232. #endif
  233. #ifdef CONFIG_USB_HCI
  234. s32 rtl8188eu_init_xmit_priv(PADAPTER padapter);
  235. void rtl8188eu_free_xmit_priv(PADAPTER padapter);
  236. s32 rtl8188eu_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe);
  237. s32 rtl8188eu_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe);
  238. s32 rtl8188eu_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe);
  239. s32 rtl8188eu_xmit_buf_handler(PADAPTER padapter);
  240. void rtl8188eu_xmit_tasklet(void *priv);
  241. s32 rtl8188eu_xmitframe_complete(_adapter *padapter, struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf);
  242. #endif
  243. #ifdef CONFIG_PCI_HCI
  244. s32 rtl8188ee_init_xmit_priv(PADAPTER padapter);
  245. void rtl8188ee_free_xmit_priv(PADAPTER padapter);
  246. struct xmit_buf *rtl8188ee_dequeue_xmitbuf(struct rtw_tx_ring *ring);
  247. void rtl8188ee_xmitframe_resume(_adapter *padapter);
  248. s32 rtl8188ee_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe);
  249. s32 rtl8188ee_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe);
  250. void rtl8188ee_xmit_tasklet(void *priv);
  251. #endif
  252. #ifdef CONFIG_TX_EARLY_MODE
  253. void UpdateEarlyModeInfo8188E(struct xmit_priv *pxmitpriv,struct xmit_buf *pxmitbuf );
  254. #endif
  255. #ifdef CONFIG_XMIT_ACK
  256. void dump_txrpt_ccx_88e(void *buf);
  257. void handle_txrpt_ccx_88e(_adapter *adapter, u8 *buf);
  258. #else
  259. #define dump_txrpt_ccx_88e(buf) do {} while(0)
  260. #define handle_txrpt_ccx_88e(adapter, buf) do {} while(0)
  261. #endif //CONFIG_XMIT_ACK
  262. void _dbg_dump_tx_info(_adapter *padapter,int frame_tag,struct tx_desc *ptxdesc);
  263. #endif //__RTL8188E_XMIT_H__