rtw_mp_phy_regdef.h 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. /*****************************************************************************
  21. *
  22. * Module: __RTW_MP_PHY_REGDEF_H_
  23. *
  24. *
  25. * Note: 1. Define PMAC/BB register map
  26. * 2. Define RF register map
  27. * 3. PMAC/BB register bit mask.
  28. * 4. RF reg bit mask.
  29. * 5. Other BB/RF relative definition.
  30. *
  31. *
  32. * Export: Constants, macro, functions(API), global variables(None).
  33. *
  34. * Abbrev:
  35. *
  36. * History:
  37. * Data Who Remark
  38. * 08/07/2007 MHC 1. Porting from 9x series PHYCFG.h.
  39. * 2. Reorganize code architecture.
  40. * 09/25/2008 MH 1. Add RL6052 register definition
  41. *
  42. *****************************************************************************/
  43. #ifndef __RTW_MP_PHY_REGDEF_H_
  44. #define __RTW_MP_PHY_REGDEF_H_
  45. /*--------------------------Define Parameters-------------------------------*/
  46. //============================================================
  47. // 8192S Regsiter offset definition
  48. //============================================================
  49. //
  50. // BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF
  51. // 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
  52. // 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00
  53. // 3. RF register 0x00-2E
  54. // 4. Bit Mask for BB/RF register
  55. // 5. Other defintion for BB/RF R/W
  56. //
  57. //
  58. // 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
  59. // 1. Page1(0x100)
  60. //
  61. #define rPMAC_Reset 0x100
  62. #define rPMAC_TxStart 0x104
  63. #define rPMAC_TxLegacySIG 0x108
  64. #define rPMAC_TxHTSIG1 0x10c
  65. #define rPMAC_TxHTSIG2 0x110
  66. #define rPMAC_PHYDebug 0x114
  67. #define rPMAC_TxPacketNum 0x118
  68. #define rPMAC_TxIdle 0x11c
  69. #define rPMAC_TxMACHeader0 0x120
  70. #define rPMAC_TxMACHeader1 0x124
  71. #define rPMAC_TxMACHeader2 0x128
  72. #define rPMAC_TxMACHeader3 0x12c
  73. #define rPMAC_TxMACHeader4 0x130
  74. #define rPMAC_TxMACHeader5 0x134
  75. #define rPMAC_TxDataType 0x138
  76. #define rPMAC_TxRandomSeed 0x13c
  77. #define rPMAC_CCKPLCPPreamble 0x140
  78. #define rPMAC_CCKPLCPHeader 0x144
  79. #define rPMAC_CCKCRC16 0x148
  80. #define rPMAC_OFDMRxCRC32OK 0x170
  81. #define rPMAC_OFDMRxCRC32Er 0x174
  82. #define rPMAC_OFDMRxParityEr 0x178
  83. #define rPMAC_OFDMRxCRC8Er 0x17c
  84. #define rPMAC_CCKCRxRC16Er 0x180
  85. #define rPMAC_CCKCRxRC32Er 0x184
  86. #define rPMAC_CCKCRxRC32OK 0x188
  87. #define rPMAC_TxStatus 0x18c
  88. //
  89. // 2. Page2(0x200)
  90. //
  91. // The following two definition are only used for USB interface.
  92. //#define RF_BB_CMD_ADDR 0x02c0 // RF/BB read/write command address.
  93. //#define RF_BB_CMD_DATA 0x02c4 // RF/BB read/write command data.
  94. //
  95. // 3. Page8(0x800)
  96. //
  97. #define rFPGA0_RFMOD 0x800 //RF mode & CCK TxSC // RF BW Setting??
  98. #define rFPGA0_TxInfo 0x804 // Status report??
  99. #define rFPGA0_PSDFunction 0x808
  100. #define rFPGA0_TxGainStage 0x80c // Set TX PWR init gain?
  101. #define rFPGA0_RFTiming1 0x810 // Useless now
  102. #define rFPGA0_RFTiming2 0x814
  103. //#define rFPGA0_XC_RFTiming 0x818
  104. //#define rFPGA0_XD_RFTiming 0x81c
  105. #define rFPGA0_XA_HSSIParameter1 0x820 // RF 3 wire register
  106. #define rFPGA0_XA_HSSIParameter2 0x824
  107. #define rFPGA0_XB_HSSIParameter1 0x828
  108. #define rFPGA0_XB_HSSIParameter2 0x82c
  109. #define rFPGA0_XC_HSSIParameter1 0x830
  110. #define rFPGA0_XC_HSSIParameter2 0x834
  111. #define rFPGA0_XD_HSSIParameter1 0x838
  112. #define rFPGA0_XD_HSSIParameter2 0x83c
  113. #define rFPGA0_XA_LSSIParameter 0x840
  114. #define rFPGA0_XB_LSSIParameter 0x844
  115. #define rFPGA0_XC_LSSIParameter 0x848
  116. #define rFPGA0_XD_LSSIParameter 0x84c
  117. #define rFPGA0_RFWakeUpParameter 0x850 // Useless now
  118. #define rFPGA0_RFSleepUpParameter 0x854
  119. #define rFPGA0_XAB_SwitchControl 0x858 // RF Channel switch
  120. #define rFPGA0_XCD_SwitchControl 0x85c
  121. #define rFPGA0_XA_RFInterfaceOE 0x860 // RF Channel switch
  122. #define rFPGA0_XB_RFInterfaceOE 0x864
  123. #define rFPGA0_XC_RFInterfaceOE 0x868
  124. #define rFPGA0_XD_RFInterfaceOE 0x86c
  125. #define rFPGA0_XAB_RFInterfaceSW 0x870 // RF Interface Software Control
  126. #define rFPGA0_XCD_RFInterfaceSW 0x874
  127. #define rFPGA0_XAB_RFParameter 0x878 // RF Parameter
  128. #define rFPGA0_XCD_RFParameter 0x87c
  129. #define rFPGA0_AnalogParameter1 0x880 // Crystal cap setting RF-R/W protection for parameter4??
  130. #define rFPGA0_AnalogParameter2 0x884
  131. #define rFPGA0_AnalogParameter3 0x888 // Useless now
  132. #define rFPGA0_AnalogParameter4 0x88c
  133. #define rFPGA0_XA_LSSIReadBack 0x8a0 // Tranceiver LSSI Readback
  134. #define rFPGA0_XB_LSSIReadBack 0x8a4
  135. #define rFPGA0_XC_LSSIReadBack 0x8a8
  136. #define rFPGA0_XD_LSSIReadBack 0x8ac
  137. #define rFPGA0_PSDReport 0x8b4 // Useless now
  138. #define rFPGA0_XAB_RFInterfaceRB 0x8e0 // Useless now // RF Interface Readback Value
  139. #define rFPGA0_XCD_RFInterfaceRB 0x8e4 // Useless now
  140. //
  141. // 4. Page9(0x900)
  142. //
  143. #define rFPGA1_RFMOD 0x900 //RF mode & OFDM TxSC // RF BW Setting??
  144. #define rFPGA1_TxBlock 0x904 // Useless now
  145. #define rFPGA1_DebugSelect 0x908 // Useless now
  146. #define rFPGA1_TxInfo 0x90c // Useless now // Status report??
  147. //
  148. // 5. PageA(0xA00)
  149. //
  150. // Set Control channel to upper or lower. These settings are required only for 40MHz
  151. #define rCCK0_System 0xa00
  152. #define rCCK0_AFESetting 0xa04 // Disable init gain now // Select RX path by RSSI
  153. #define rCCK0_CCA 0xa08 // Disable init gain now // Init gain
  154. #define rCCK0_RxAGC1 0xa0c //AGC default value, saturation level // Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series
  155. #define rCCK0_RxAGC2 0xa10 //AGC & DAGC
  156. #define rCCK0_RxHP 0xa14
  157. #define rCCK0_DSPParameter1 0xa18 //Timing recovery & Channel estimation threshold
  158. #define rCCK0_DSPParameter2 0xa1c //SQ threshold
  159. #define rCCK0_TxFilter1 0xa20
  160. #define rCCK0_TxFilter2 0xa24
  161. #define rCCK0_DebugPort 0xa28 //debug port and Tx filter3
  162. #define rCCK0_FalseAlarmReport 0xa2c //0xa2d useless now 0xa30-a4f channel report
  163. #define rCCK0_TRSSIReport 0xa50
  164. #define rCCK0_RxReport 0xa54 //0xa57
  165. #define rCCK0_FACounterLower 0xa5c //0xa5b
  166. #define rCCK0_FACounterUpper 0xa58 //0xa5c
  167. //
  168. // 6. PageC(0xC00)
  169. //
  170. #define rOFDM0_LSTF 0xc00
  171. #define rOFDM0_TRxPathEnable 0xc04
  172. #define rOFDM0_TRMuxPar 0xc08
  173. #define rOFDM0_TRSWIsolation 0xc0c
  174. #define rOFDM0_XARxAFE 0xc10 //RxIQ DC offset, Rx digital filter, DC notch filter
  175. #define rOFDM0_XARxIQImbalance 0xc14 //RxIQ imblance matrix
  176. #define rOFDM0_XBRxAFE 0xc18
  177. #define rOFDM0_XBRxIQImbalance 0xc1c
  178. #define rOFDM0_XCRxAFE 0xc20
  179. #define rOFDM0_XCRxIQImbalance 0xc24
  180. #define rOFDM0_XDRxAFE 0xc28
  181. #define rOFDM0_XDRxIQImbalance 0xc2c
  182. #define rOFDM0_RxDetector1 0xc30 //PD,BW & SBD // DM tune init gain
  183. #define rOFDM0_RxDetector2 0xc34 //SBD & Fame Sync.
  184. #define rOFDM0_RxDetector3 0xc38 //Frame Sync.
  185. #define rOFDM0_RxDetector4 0xc3c //PD, SBD, Frame Sync & Short-GI
  186. #define rOFDM0_RxDSP 0xc40 //Rx Sync Path
  187. #define rOFDM0_CFOandDAGC 0xc44 //CFO & DAGC
  188. #define rOFDM0_CCADropThreshold 0xc48 //CCA Drop threshold
  189. #define rOFDM0_ECCAThreshold 0xc4c // energy CCA
  190. #define rOFDM0_XAAGCCore1 0xc50 // DIG
  191. #define rOFDM0_XAAGCCore2 0xc54
  192. #define rOFDM0_XBAGCCore1 0xc58
  193. #define rOFDM0_XBAGCCore2 0xc5c
  194. #define rOFDM0_XCAGCCore1 0xc60
  195. #define rOFDM0_XCAGCCore2 0xc64
  196. #define rOFDM0_XDAGCCore1 0xc68
  197. #define rOFDM0_XDAGCCore2 0xc6c
  198. #define rOFDM0_AGCParameter1 0xc70
  199. #define rOFDM0_AGCParameter2 0xc74
  200. #define rOFDM0_AGCRSSITable 0xc78
  201. #define rOFDM0_HTSTFAGC 0xc7c
  202. #define rOFDM0_XATxIQImbalance 0xc80 // TX PWR TRACK and DIG
  203. #define rOFDM0_XATxAFE 0xc84
  204. #define rOFDM0_XBTxIQImbalance 0xc88
  205. #define rOFDM0_XBTxAFE 0xc8c
  206. #define rOFDM0_XCTxIQImbalance 0xc90
  207. #define rOFDM0_XCTxAFE 0xc94
  208. #define rOFDM0_XDTxIQImbalance 0xc98
  209. #define rOFDM0_XDTxAFE 0xc9c
  210. #define rOFDM0_RxIQExtAnta 0xca0
  211. #define rOFDM0_RxHPParameter 0xce0
  212. #define rOFDM0_TxPseudoNoiseWgt 0xce4
  213. #define rOFDM0_FrameSync 0xcf0
  214. #define rOFDM0_DFSReport 0xcf4
  215. #define rOFDM0_TxCoeff1 0xca4
  216. #define rOFDM0_TxCoeff2 0xca8
  217. #define rOFDM0_TxCoeff3 0xcac
  218. #define rOFDM0_TxCoeff4 0xcb0
  219. #define rOFDM0_TxCoeff5 0xcb4
  220. #define rOFDM0_TxCoeff6 0xcb8
  221. //
  222. // 7. PageD(0xD00)
  223. //
  224. #define rOFDM1_LSTF 0xd00
  225. #define rOFDM1_TRxPathEnable 0xd04
  226. #define rOFDM1_CFO 0xd08 // No setting now
  227. #define rOFDM1_CSI1 0xd10
  228. #define rOFDM1_SBD 0xd14
  229. #define rOFDM1_CSI2 0xd18
  230. #define rOFDM1_CFOTracking 0xd2c
  231. #define rOFDM1_TRxMesaure1 0xd34
  232. #define rOFDM1_IntfDet 0xd3c
  233. #define rOFDM1_PseudoNoiseStateAB 0xd50
  234. #define rOFDM1_PseudoNoiseStateCD 0xd54
  235. #define rOFDM1_RxPseudoNoiseWgt 0xd58
  236. #define rOFDM_PHYCounter1 0xda0 //cca, parity fail
  237. #define rOFDM_PHYCounter2 0xda4 //rate illegal, crc8 fail
  238. #define rOFDM_PHYCounter3 0xda8 //MCS not support
  239. #define rOFDM_ShortCFOAB 0xdac // No setting now
  240. #define rOFDM_ShortCFOCD 0xdb0
  241. #define rOFDM_LongCFOAB 0xdb4
  242. #define rOFDM_LongCFOCD 0xdb8
  243. #define rOFDM_TailCFOAB 0xdbc
  244. #define rOFDM_TailCFOCD 0xdc0
  245. #define rOFDM_PWMeasure1 0xdc4
  246. #define rOFDM_PWMeasure2 0xdc8
  247. #define rOFDM_BWReport 0xdcc
  248. #define rOFDM_AGCReport 0xdd0
  249. #define rOFDM_RxSNR 0xdd4
  250. #define rOFDM_RxEVMCSI 0xdd8
  251. #define rOFDM_SIGReport 0xddc
  252. //
  253. // 8. PageE(0xE00)
  254. //
  255. #define rTxAGC_Rate18_06 0xe00
  256. #define rTxAGC_Rate54_24 0xe04
  257. #define rTxAGC_CCK_Mcs32 0xe08
  258. #define rTxAGC_Mcs03_Mcs00 0xe10
  259. #define rTxAGC_Mcs07_Mcs04 0xe14
  260. #define rTxAGC_Mcs11_Mcs08 0xe18
  261. #define rTxAGC_Mcs15_Mcs12 0xe1c
  262. // Analog- control in RX_WAIT_CCA : REG: EE0 [Analog- Power & Control Register]
  263. #define rRx_Wait_CCCA 0xe70
  264. #define rAnapar_Ctrl_BB 0xee0
  265. //
  266. // 7. RF Register 0x00-0x2E (RF 8256)
  267. // RF-0222D 0x00-3F
  268. //
  269. //Zebra1
  270. #define RTL92SE_FPGA_VERIFY 0
  271. #define rZebra1_HSSIEnable 0x0 // Useless now
  272. #define rZebra1_TRxEnable1 0x1
  273. #define rZebra1_TRxEnable2 0x2
  274. #define rZebra1_AGC 0x4
  275. #define rZebra1_ChargePump 0x5
  276. //#if (RTL92SE_FPGA_VERIFY == 1)
  277. #define rZebra1_Channel 0x7 // RF channel switch
  278. //#else
  279. //#endif
  280. #define rZebra1_TxGain 0x8 // Useless now
  281. #define rZebra1_TxLPF 0x9
  282. #define rZebra1_RxLPF 0xb
  283. #define rZebra1_RxHPFCorner 0xc
  284. //Zebra4
  285. #define rGlobalCtrl 0 // Useless now
  286. #define rRTL8256_TxLPF 19
  287. #define rRTL8256_RxLPF 11
  288. //RTL8258
  289. #define rRTL8258_TxLPF 0x11 // Useless now
  290. #define rRTL8258_RxLPF 0x13
  291. #define rRTL8258_RSSILPF 0xa
  292. //
  293. // RL6052 Register definition
  294. //
  295. #define RF_AC 0x00 //
  296. #define RF_IQADJ_G1 0x01 //
  297. #define RF_IQADJ_G2 0x02 //
  298. #define RF_POW_TRSW 0x05 //
  299. #define RF_GAIN_RX 0x06 //
  300. #define RF_GAIN_TX 0x07 //
  301. #define RF_TXM_IDAC 0x08 //
  302. #define RF_BS_IQGEN 0x0F //
  303. #define RF_MODE1 0x10 //
  304. #define RF_MODE2 0x11 //
  305. #define RF_RX_AGC_HP 0x12 //
  306. #define RF_TX_AGC 0x13 //
  307. #define RF_BIAS 0x14 //
  308. #define RF_IPA 0x15 //
  309. #define RF_TXBIAS 0x16 //
  310. #define RF_POW_ABILITY 0x17 //
  311. #define RF_MODE_AG 0x18 //
  312. #define rRfChannel 0x18 // RF channel and BW switch
  313. #define RF_CHNLBW 0x18 // RF channel and BW switch
  314. #define RF_TOP 0x19 //
  315. #define RF_RX_G1 0x1A //
  316. #define RF_RX_G2 0x1B //
  317. #define RF_RX_BB2 0x1C //
  318. #define RF_RX_BB1 0x1D //
  319. #define RF_RCK1 0x1E //
  320. #define RF_RCK2 0x1F //
  321. #define RF_TX_G1 0x20 //
  322. #define RF_TX_G2 0x21 //
  323. #define RF_TX_G3 0x22 //
  324. #define RF_TX_BB1 0x23 //
  325. #define RF_T_METER 0x24 //
  326. #define RF_SYN_G1 0x25 // RF TX Power control
  327. #define RF_SYN_G2 0x26 // RF TX Power control
  328. #define RF_SYN_G3 0x27 // RF TX Power control
  329. #define RF_SYN_G4 0x28 // RF TX Power control
  330. #define RF_SYN_G5 0x29 // RF TX Power control
  331. #define RF_SYN_G6 0x2A // RF TX Power control
  332. #define RF_SYN_G7 0x2B // RF TX Power control
  333. #define RF_SYN_G8 0x2C // RF TX Power control
  334. #define RF_RCK_OS 0x30 // RF TX PA control
  335. #define RF_TXPA_G1 0x31 // RF TX PA control
  336. #define RF_TXPA_G2 0x32 // RF TX PA control
  337. #define RF_TXPA_G3 0x33 // RF TX PA control
  338. //
  339. //Bit Mask
  340. //
  341. // 1. Page1(0x100)
  342. #define bBBResetB 0x100 // Useless now?
  343. #define bGlobalResetB 0x200
  344. #define bOFDMTxStart 0x4
  345. #define bCCKTxStart 0x8
  346. #define bCRC32Debug 0x100
  347. #define bPMACLoopback 0x10
  348. #define bTxLSIG 0xffffff
  349. #define bOFDMTxRate 0xf
  350. #define bOFDMTxReserved 0x10
  351. #define bOFDMTxLength 0x1ffe0
  352. #define bOFDMTxParity 0x20000
  353. #define bTxHTSIG1 0xffffff
  354. #define bTxHTMCSRate 0x7f
  355. #define bTxHTBW 0x80
  356. #define bTxHTLength 0xffff00
  357. #define bTxHTSIG2 0xffffff
  358. #define bTxHTSmoothing 0x1
  359. #define bTxHTSounding 0x2
  360. #define bTxHTReserved 0x4
  361. #define bTxHTAggreation 0x8
  362. #define bTxHTSTBC 0x30
  363. #define bTxHTAdvanceCoding 0x40
  364. #define bTxHTShortGI 0x80
  365. #define bTxHTNumberHT_LTF 0x300
  366. #define bTxHTCRC8 0x3fc00
  367. #define bCounterReset 0x10000
  368. #define bNumOfOFDMTx 0xffff
  369. #define bNumOfCCKTx 0xffff0000
  370. #define bTxIdleInterval 0xffff
  371. #define bOFDMService 0xffff0000
  372. #define bTxMACHeader 0xffffffff
  373. #define bTxDataInit 0xff
  374. #define bTxHTMode 0x100
  375. #define bTxDataType 0x30000
  376. #define bTxRandomSeed 0xffffffff
  377. #define bCCKTxPreamble 0x1
  378. #define bCCKTxSFD 0xffff0000
  379. #define bCCKTxSIG 0xff
  380. #define bCCKTxService 0xff00
  381. #define bCCKLengthExt 0x8000
  382. #define bCCKTxLength 0xffff0000
  383. #define bCCKTxCRC16 0xffff
  384. #define bCCKTxStatus 0x1
  385. #define bOFDMTxStatus 0x2
  386. #define IS_BB_REG_OFFSET_92S(_Offset) ((_Offset >= 0x800) && (_Offset <= 0xfff))
  387. // 2. Page8(0x800)
  388. #define bRFMOD 0x1 // Reg 0x800 rFPGA0_RFMOD
  389. #define bJapanMode 0x2
  390. #define bCCKTxSC 0x30
  391. #define bCCKEn 0x1000000
  392. #define bOFDMEn 0x2000000
  393. #define bOFDMRxADCPhase 0x10000 // Useless now
  394. #define bOFDMTxDACPhase 0x40000
  395. #define bXATxAGC 0x3f
  396. #define bXBTxAGC 0xf00 // Reg 80c rFPGA0_TxGainStage
  397. #define bXCTxAGC 0xf000
  398. #define bXDTxAGC 0xf0000
  399. #define bPAStart 0xf0000000 // Useless now
  400. #define bTRStart 0x00f00000
  401. #define bRFStart 0x0000f000
  402. #define bBBStart 0x000000f0
  403. #define bBBCCKStart 0x0000000f
  404. #define bPAEnd 0xf //Reg0x814
  405. #define bTREnd 0x0f000000
  406. #define bRFEnd 0x000f0000
  407. #define bCCAMask 0x000000f0 //T2R
  408. #define bR2RCCAMask 0x00000f00
  409. #define bHSSI_R2TDelay 0xf8000000
  410. #define bHSSI_T2RDelay 0xf80000
  411. #define bContTxHSSI 0x400 //chane gain at continue Tx
  412. #define bIGFromCCK 0x200
  413. #define bAGCAddress 0x3f
  414. #define bRxHPTx 0x7000
  415. #define bRxHPT2R 0x38000
  416. #define bRxHPCCKIni 0xc0000
  417. #define bAGCTxCode 0xc00000
  418. #define bAGCRxCode 0x300000
  419. #define b3WireDataLength 0x800 // Reg 0x820~84f rFPGA0_XA_HSSIParameter1
  420. #define b3WireAddressLength 0x400
  421. #define b3WireRFPowerDown 0x1 // Useless now
  422. //#define bHWSISelect 0x8
  423. #define b5GPAPEPolarity 0x40000000
  424. #define b2GPAPEPolarity 0x80000000
  425. #define bRFSW_TxDefaultAnt 0x3
  426. #define bRFSW_TxOptionAnt 0x30
  427. #define bRFSW_RxDefaultAnt 0x300
  428. #define bRFSW_RxOptionAnt 0x3000
  429. #define bRFSI_3WireData 0x1
  430. #define bRFSI_3WireClock 0x2
  431. #define bRFSI_3WireLoad 0x4
  432. #define bRFSI_3WireRW 0x8
  433. #define bRFSI_3Wire 0xf
  434. #define bRFSI_RFENV 0x10 // Reg 0x870 rFPGA0_XAB_RFInterfaceSW
  435. #define bRFSI_TRSW 0x20 // Useless now
  436. #define bRFSI_TRSWB 0x40
  437. #define bRFSI_ANTSW 0x100
  438. #define bRFSI_ANTSWB 0x200
  439. #define bRFSI_PAPE 0x400
  440. #define bRFSI_PAPE5G 0x800
  441. #define bBandSelect 0x1
  442. #define bHTSIG2_GI 0x80
  443. #define bHTSIG2_Smoothing 0x01
  444. #define bHTSIG2_Sounding 0x02
  445. #define bHTSIG2_Aggreaton 0x08
  446. #define bHTSIG2_STBC 0x30
  447. #define bHTSIG2_AdvCoding 0x40
  448. #define bHTSIG2_NumOfHTLTF 0x300
  449. #define bHTSIG2_CRC8 0x3fc
  450. #define bHTSIG1_MCS 0x7f
  451. #define bHTSIG1_BandWidth 0x80
  452. #define bHTSIG1_HTLength 0xffff
  453. #define bLSIG_Rate 0xf
  454. #define bLSIG_Reserved 0x10
  455. #define bLSIG_Length 0x1fffe
  456. #define bLSIG_Parity 0x20
  457. #define bCCKRxPhase 0x4
  458. #if (RTL92SE_FPGA_VERIFY == 1)
  459. #define bLSSIReadAddress 0x3f000000 //LSSI "Read" Address // Reg 0x824 rFPGA0_XA_HSSIParameter2
  460. #else
  461. #define bLSSIReadAddress 0x7f800000 // T65 RF
  462. #endif
  463. #define bLSSIReadEdge 0x80000000 //LSSI "Read" edge signal
  464. #if (RTL92SE_FPGA_VERIFY == 1)
  465. #define bLSSIReadBackData 0xfff // Reg 0x8a0 rFPGA0_XA_LSSIReadBack
  466. #else
  467. #define bLSSIReadBackData 0xfffff // T65 RF
  468. #endif
  469. #define bLSSIReadOKFlag 0x1000 // Useless now
  470. #define bCCKSampleRate 0x8 //0: 44MHz, 1:88MHz
  471. #define bRegulator0Standby 0x1
  472. #define bRegulatorPLLStandby 0x2
  473. #define bRegulator1Standby 0x4
  474. #define bPLLPowerUp 0x8
  475. #define bDPLLPowerUp 0x10
  476. #define bDA10PowerUp 0x20
  477. #define bAD7PowerUp 0x200
  478. #define bDA6PowerUp 0x2000
  479. #define bXtalPowerUp 0x4000
  480. #define b40MDClkPowerUP 0x8000
  481. #define bDA6DebugMode 0x20000
  482. #define bDA6Swing 0x380000
  483. #define bADClkPhase 0x4000000 // Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ
  484. #define b80MClkDelay 0x18000000 // Useless
  485. #define bAFEWatchDogEnable 0x20000000
  486. #define bXtalCap01 0xc0000000 // Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap
  487. #define bXtalCap23 0x3
  488. #define bXtalCap92x 0x0f000000
  489. #define bXtalCap 0x0f000000
  490. #define bIntDifClkEnable 0x400 // Useless
  491. #define bExtSigClkEnable 0x800
  492. #define bBandgapMbiasPowerUp 0x10000
  493. #define bAD11SHGain 0xc0000
  494. #define bAD11InputRange 0x700000
  495. #define bAD11OPCurrent 0x3800000
  496. #define bIPathLoopback 0x4000000
  497. #define bQPathLoopback 0x8000000
  498. #define bAFELoopback 0x10000000
  499. #define bDA10Swing 0x7e0
  500. #define bDA10Reverse 0x800
  501. #define bDAClkSource 0x1000
  502. #define bAD7InputRange 0x6000
  503. #define bAD7Gain 0x38000
  504. #define bAD7OutputCMMode 0x40000
  505. #define bAD7InputCMMode 0x380000
  506. #define bAD7Current 0xc00000
  507. #define bRegulatorAdjust 0x7000000
  508. #define bAD11PowerUpAtTx 0x1
  509. #define bDA10PSAtTx 0x10
  510. #define bAD11PowerUpAtRx 0x100
  511. #define bDA10PSAtRx 0x1000
  512. #define bCCKRxAGCFormat 0x200
  513. #define bPSDFFTSamplepPoint 0xc000
  514. #define bPSDAverageNum 0x3000
  515. #define bIQPathControl 0xc00
  516. #define bPSDFreq 0x3ff
  517. #define bPSDAntennaPath 0x30
  518. #define bPSDIQSwitch 0x40
  519. #define bPSDRxTrigger 0x400000
  520. #define bPSDTxTrigger 0x80000000
  521. #define bPSDSineToneScale 0x7f000000
  522. #define bPSDReport 0xffff
  523. // 3. Page9(0x900)
  524. #define bOFDMTxSC 0x30000000 // Useless
  525. #define bCCKTxOn 0x1
  526. #define bOFDMTxOn 0x2
  527. #define bDebugPage 0xfff //reset debug page and also HWord, LWord
  528. #define bDebugItem 0xff //reset debug page and LWord
  529. #define bAntL 0x10
  530. #define bAntNonHT 0x100
  531. #define bAntHT1 0x1000
  532. #define bAntHT2 0x10000
  533. #define bAntHT1S1 0x100000
  534. #define bAntNonHTS1 0x1000000
  535. // 4. PageA(0xA00)
  536. #define bCCKBBMode 0x3 // Useless
  537. #define bCCKTxPowerSaving 0x80
  538. #define bCCKRxPowerSaving 0x40
  539. #define bCCKSideBand 0x10 // Reg 0xa00 rCCK0_System 20/40 switch
  540. #define bCCKScramble 0x8 // Useless
  541. #define bCCKAntDiversity 0x8000
  542. #define bCCKCarrierRecovery 0x4000
  543. #define bCCKTxRate 0x3000
  544. #define bCCKDCCancel 0x0800
  545. #define bCCKISICancel 0x0400
  546. #define bCCKMatchFilter 0x0200
  547. #define bCCKEqualizer 0x0100
  548. #define bCCKPreambleDetect 0x800000
  549. #define bCCKFastFalseCCA 0x400000
  550. #define bCCKChEstStart 0x300000
  551. #define bCCKCCACount 0x080000
  552. #define bCCKcs_lim 0x070000
  553. #define bCCKBistMode 0x80000000
  554. #define bCCKCCAMask 0x40000000
  555. #define bCCKTxDACPhase 0x4
  556. #define bCCKRxADCPhase 0x20000000 //r_rx_clk
  557. #define bCCKr_cp_mode0 0x0100
  558. #define bCCKTxDCOffset 0xf0
  559. #define bCCKRxDCOffset 0xf
  560. #define bCCKCCAMode 0xc000
  561. #define bCCKFalseCS_lim 0x3f00
  562. #define bCCKCS_ratio 0xc00000
  563. #define bCCKCorgBit_sel 0x300000
  564. #define bCCKPD_lim 0x0f0000
  565. #define bCCKNewCCA 0x80000000
  566. #define bCCKRxHPofIG 0x8000
  567. #define bCCKRxIG 0x7f00
  568. #define bCCKLNAPolarity 0x800000
  569. #define bCCKRx1stGain 0x7f0000
  570. #define bCCKRFExtend 0x20000000 //CCK Rx Iinital gain polarity
  571. #define bCCKRxAGCSatLevel 0x1f000000
  572. #define bCCKRxAGCSatCount 0xe0
  573. #define bCCKRxRFSettle 0x1f //AGCsamp_dly
  574. #define bCCKFixedRxAGC 0x8000
  575. //#define bCCKRxAGCFormat 0x4000 //remove to HSSI register 0x824
  576. #define bCCKAntennaPolarity 0x2000
  577. #define bCCKTxFilterType 0x0c00
  578. #define bCCKRxAGCReportType 0x0300
  579. #define bCCKRxDAGCEn 0x80000000
  580. #define bCCKRxDAGCPeriod 0x20000000
  581. #define bCCKRxDAGCSatLevel 0x1f000000
  582. #define bCCKTimingRecovery 0x800000
  583. #define bCCKTxC0 0x3f0000
  584. #define bCCKTxC1 0x3f000000
  585. #define bCCKTxC2 0x3f
  586. #define bCCKTxC3 0x3f00
  587. #define bCCKTxC4 0x3f0000
  588. #define bCCKTxC5 0x3f000000
  589. #define bCCKTxC6 0x3f
  590. #define bCCKTxC7 0x3f00
  591. #define bCCKDebugPort 0xff0000
  592. #define bCCKDACDebug 0x0f000000
  593. #define bCCKFalseAlarmEnable 0x8000
  594. #define bCCKFalseAlarmRead 0x4000
  595. #define bCCKTRSSI 0x7f
  596. #define bCCKRxAGCReport 0xfe
  597. #define bCCKRxReport_AntSel 0x80000000
  598. #define bCCKRxReport_MFOff 0x40000000
  599. #define bCCKRxRxReport_SQLoss 0x20000000
  600. #define bCCKRxReport_Pktloss 0x10000000
  601. #define bCCKRxReport_Lockedbit 0x08000000
  602. #define bCCKRxReport_RateError 0x04000000
  603. #define bCCKRxReport_RxRate 0x03000000
  604. #define bCCKRxFACounterLower 0xff
  605. #define bCCKRxFACounterUpper 0xff000000
  606. #define bCCKRxHPAGCStart 0xe000
  607. #define bCCKRxHPAGCFinal 0x1c00
  608. #define bCCKRxFalseAlarmEnable 0x8000
  609. #define bCCKFACounterFreeze 0x4000
  610. #define bCCKTxPathSel 0x10000000
  611. #define bCCKDefaultRxPath 0xc000000
  612. #define bCCKOptionRxPath 0x3000000
  613. // 5. PageC(0xC00)
  614. #define bNumOfSTF 0x3 // Useless
  615. #define bShift_L 0xc0
  616. #define bGI_TH 0xc
  617. #define bRxPathA 0x1
  618. #define bRxPathB 0x2
  619. #define bRxPathC 0x4
  620. #define bRxPathD 0x8
  621. #define bTxPathA 0x1
  622. #define bTxPathB 0x2
  623. #define bTxPathC 0x4
  624. #define bTxPathD 0x8
  625. #define bTRSSIFreq 0x200
  626. #define bADCBackoff 0x3000
  627. #define bDFIRBackoff 0xc000
  628. #define bTRSSILatchPhase 0x10000
  629. #define bRxIDCOffset 0xff
  630. #define bRxQDCOffset 0xff00
  631. #define bRxDFIRMode 0x1800000
  632. #define bRxDCNFType 0xe000000
  633. #define bRXIQImb_A 0x3ff
  634. #define bRXIQImb_B 0xfc00
  635. #define bRXIQImb_C 0x3f0000
  636. #define bRXIQImb_D 0xffc00000
  637. #define bDC_dc_Notch 0x60000
  638. #define bRxNBINotch 0x1f000000
  639. #define bPD_TH 0xf
  640. #define bPD_TH_Opt2 0xc000
  641. #define bPWED_TH 0x700
  642. #define bIfMF_Win_L 0x800
  643. #define bPD_Option 0x1000
  644. #define bMF_Win_L 0xe000
  645. #define bBW_Search_L 0x30000
  646. #define bwin_enh_L 0xc0000
  647. #define bBW_TH 0x700000
  648. #define bED_TH2 0x3800000
  649. #define bBW_option 0x4000000
  650. #define bRatio_TH 0x18000000
  651. #define bWindow_L 0xe0000000
  652. #define bSBD_Option 0x1
  653. #define bFrame_TH 0x1c
  654. #define bFS_Option 0x60
  655. #define bDC_Slope_check 0x80
  656. #define bFGuard_Counter_DC_L 0xe00
  657. #define bFrame_Weight_Short 0x7000
  658. #define bSub_Tune 0xe00000
  659. #define bFrame_DC_Length 0xe000000
  660. #define bSBD_start_offset 0x30000000
  661. #define bFrame_TH_2 0x7
  662. #define bFrame_GI2_TH 0x38
  663. #define bGI2_Sync_en 0x40
  664. #define bSarch_Short_Early 0x300
  665. #define bSarch_Short_Late 0xc00
  666. #define bSarch_GI2_Late 0x70000
  667. #define bCFOAntSum 0x1
  668. #define bCFOAcc 0x2
  669. #define bCFOStartOffset 0xc
  670. #define bCFOLookBack 0x70
  671. #define bCFOSumWeight 0x80
  672. #define bDAGCEnable 0x10000
  673. #define bTXIQImb_A 0x3ff
  674. #define bTXIQImb_B 0xfc00
  675. #define bTXIQImb_C 0x3f0000
  676. #define bTXIQImb_D 0xffc00000
  677. #define bTxIDCOffset 0xff
  678. #define bTxQDCOffset 0xff00
  679. #define bTxDFIRMode 0x10000
  680. #define bTxPesudoNoiseOn 0x4000000
  681. #define bTxPesudoNoise_A 0xff
  682. #define bTxPesudoNoise_B 0xff00
  683. #define bTxPesudoNoise_C 0xff0000
  684. #define bTxPesudoNoise_D 0xff000000
  685. #define bCCADropOption 0x20000
  686. #define bCCADropThres 0xfff00000
  687. #define bEDCCA_H 0xf
  688. #define bEDCCA_L 0xf0
  689. #define bLambda_ED 0x300
  690. #define bRxInitialGain 0x7f
  691. #define bRxAntDivEn 0x80
  692. #define bRxAGCAddressForLNA 0x7f00
  693. #define bRxHighPowerFlow 0x8000
  694. #define bRxAGCFreezeThres 0xc0000
  695. #define bRxFreezeStep_AGC1 0x300000
  696. #define bRxFreezeStep_AGC2 0xc00000
  697. #define bRxFreezeStep_AGC3 0x3000000
  698. #define bRxFreezeStep_AGC0 0xc000000
  699. #define bRxRssi_Cmp_En 0x10000000
  700. #define bRxQuickAGCEn 0x20000000
  701. #define bRxAGCFreezeThresMode 0x40000000
  702. #define bRxOverFlowCheckType 0x80000000
  703. #define bRxAGCShift 0x7f
  704. #define bTRSW_Tri_Only 0x80
  705. #define bPowerThres 0x300
  706. #define bRxAGCEn 0x1
  707. #define bRxAGCTogetherEn 0x2
  708. #define bRxAGCMin 0x4
  709. #define bRxHP_Ini 0x7
  710. #define bRxHP_TRLNA 0x70
  711. #define bRxHP_RSSI 0x700
  712. #define bRxHP_BBP1 0x7000
  713. #define bRxHP_BBP2 0x70000
  714. #define bRxHP_BBP3 0x700000
  715. #define bRSSI_H 0x7f0000 //the threshold for high power
  716. #define bRSSI_Gen 0x7f000000 //the threshold for ant diversity
  717. #define bRxSettle_TRSW 0x7
  718. #define bRxSettle_LNA 0x38
  719. #define bRxSettle_RSSI 0x1c0
  720. #define bRxSettle_BBP 0xe00
  721. #define bRxSettle_RxHP 0x7000
  722. #define bRxSettle_AntSW_RSSI 0x38000
  723. #define bRxSettle_AntSW 0xc0000
  724. #define bRxProcessTime_DAGC 0x300000
  725. #define bRxSettle_HSSI 0x400000
  726. #define bRxProcessTime_BBPPW 0x800000
  727. #define bRxAntennaPowerShift 0x3000000
  728. #define bRSSITableSelect 0xc000000
  729. #define bRxHP_Final 0x7000000
  730. #define bRxHTSettle_BBP 0x7
  731. #define bRxHTSettle_HSSI 0x8
  732. #define bRxHTSettle_RxHP 0x70
  733. #define bRxHTSettle_BBPPW 0x80
  734. #define bRxHTSettle_Idle 0x300
  735. #define bRxHTSettle_Reserved 0x1c00
  736. #define bRxHTRxHPEn 0x8000
  737. #define bRxHTAGCFreezeThres 0x30000
  738. #define bRxHTAGCTogetherEn 0x40000
  739. #define bRxHTAGCMin 0x80000
  740. #define bRxHTAGCEn 0x100000
  741. #define bRxHTDAGCEn 0x200000
  742. #define bRxHTRxHP_BBP 0x1c00000
  743. #define bRxHTRxHP_Final 0xe0000000
  744. #define bRxPWRatioTH 0x3
  745. #define bRxPWRatioEn 0x4
  746. #define bRxMFHold 0x3800
  747. #define bRxPD_Delay_TH1 0x38
  748. #define bRxPD_Delay_TH2 0x1c0
  749. #define bRxPD_DC_COUNT_MAX 0x600
  750. //#define bRxMF_Hold 0x3800
  751. #define bRxPD_Delay_TH 0x8000
  752. #define bRxProcess_Delay 0xf0000
  753. #define bRxSearchrange_GI2_Early 0x700000
  754. #define bRxFrame_Guard_Counter_L 0x3800000
  755. #define bRxSGI_Guard_L 0xc000000
  756. #define bRxSGI_Search_L 0x30000000
  757. #define bRxSGI_TH 0xc0000000
  758. #define bDFSCnt0 0xff
  759. #define bDFSCnt1 0xff00
  760. #define bDFSFlag 0xf0000
  761. #define bMFWeightSum 0x300000
  762. #define bMinIdxTH 0x7f000000
  763. #define bDAFormat 0x40000
  764. #define bTxChEmuEnable 0x01000000
  765. #define bTRSWIsolation_A 0x7f
  766. #define bTRSWIsolation_B 0x7f00
  767. #define bTRSWIsolation_C 0x7f0000
  768. #define bTRSWIsolation_D 0x7f000000
  769. #define bExtLNAGain 0x7c00
  770. // 6. PageE(0xE00)
  771. #define bSTBCEn 0x4 // Useless
  772. #define bAntennaMapping 0x10
  773. #define bNss 0x20
  774. #define bCFOAntSumD 0x200
  775. #define bPHYCounterReset 0x8000000
  776. #define bCFOReportGet 0x4000000
  777. #define bOFDMContinueTx 0x10000000
  778. #define bOFDMSingleCarrier 0x20000000
  779. #define bOFDMSingleTone 0x40000000
  780. //#define bRxPath1 0x01
  781. //#define bRxPath2 0x02
  782. //#define bRxPath3 0x04
  783. //#define bRxPath4 0x08
  784. //#define bTxPath1 0x10
  785. //#define bTxPath2 0x20
  786. #define bHTDetect 0x100
  787. #define bCFOEn 0x10000
  788. #define bCFOValue 0xfff00000
  789. #define bSigTone_Re 0x3f
  790. #define bSigTone_Im 0x7f00
  791. #define bCounter_CCA 0xffff
  792. #define bCounter_ParityFail 0xffff0000
  793. #define bCounter_RateIllegal 0xffff
  794. #define bCounter_CRC8Fail 0xffff0000
  795. #define bCounter_MCSNoSupport 0xffff
  796. #define bCounter_FastSync 0xffff
  797. #define bShortCFO 0xfff
  798. #define bShortCFOTLength 12 //total
  799. #define bShortCFOFLength 11 //fraction
  800. #define bLongCFO 0x7ff
  801. #define bLongCFOTLength 11
  802. #define bLongCFOFLength 11
  803. #define bTailCFO 0x1fff
  804. #define bTailCFOTLength 13
  805. #define bTailCFOFLength 12
  806. #define bmax_en_pwdB 0xffff
  807. #define bCC_power_dB 0xffff0000
  808. #define bnoise_pwdB 0xffff
  809. #define bPowerMeasTLength 10
  810. #define bPowerMeasFLength 3
  811. #define bRx_HT_BW 0x1
  812. #define bRxSC 0x6
  813. #define bRx_HT 0x8
  814. #define bNB_intf_det_on 0x1
  815. #define bIntf_win_len_cfg 0x30
  816. #define bNB_Intf_TH_cfg 0x1c0
  817. #define bRFGain 0x3f
  818. #define bTableSel 0x40
  819. #define bTRSW 0x80
  820. #define bRxSNR_A 0xff
  821. #define bRxSNR_B 0xff00
  822. #define bRxSNR_C 0xff0000
  823. #define bRxSNR_D 0xff000000
  824. #define bSNREVMTLength 8
  825. #define bSNREVMFLength 1
  826. #define bCSI1st 0xff
  827. #define bCSI2nd 0xff00
  828. #define bRxEVM1st 0xff0000
  829. #define bRxEVM2nd 0xff000000
  830. #define bSIGEVM 0xff
  831. #define bPWDB 0xff00
  832. #define bSGIEN 0x10000
  833. #define bSFactorQAM1 0xf // Useless
  834. #define bSFactorQAM2 0xf0
  835. #define bSFactorQAM3 0xf00
  836. #define bSFactorQAM4 0xf000
  837. #define bSFactorQAM5 0xf0000
  838. #define bSFactorQAM6 0xf0000
  839. #define bSFactorQAM7 0xf00000
  840. #define bSFactorQAM8 0xf000000
  841. #define bSFactorQAM9 0xf0000000
  842. #define bCSIScheme 0x100000
  843. #define bNoiseLvlTopSet 0x3 // Useless
  844. #define bChSmooth 0x4
  845. #define bChSmoothCfg1 0x38
  846. #define bChSmoothCfg2 0x1c0
  847. #define bChSmoothCfg3 0xe00
  848. #define bChSmoothCfg4 0x7000
  849. #define bMRCMode 0x800000
  850. #define bTHEVMCfg 0x7000000
  851. #define bLoopFitType 0x1 // Useless
  852. #define bUpdCFO 0x40
  853. #define bUpdCFOOffData 0x80
  854. #define bAdvUpdCFO 0x100
  855. #define bAdvTimeCtrl 0x800
  856. #define bUpdClko 0x1000
  857. #define bFC 0x6000
  858. #define bTrackingMode 0x8000
  859. #define bPhCmpEnable 0x10000
  860. #define bUpdClkoLTF 0x20000
  861. #define bComChCFO 0x40000
  862. #define bCSIEstiMode 0x80000
  863. #define bAdvUpdEqz 0x100000
  864. #define bUChCfg 0x7000000
  865. #define bUpdEqz 0x8000000
  866. #define bTxAGCRate18_06 0x7f7f7f7f // Useless
  867. #define bTxAGCRate54_24 0x7f7f7f7f
  868. #define bTxAGCRateMCS32 0x7f
  869. #define bTxAGCRateCCK 0x7f00
  870. #define bTxAGCRateMCS3_MCS0 0x7f7f7f7f
  871. #define bTxAGCRateMCS7_MCS4 0x7f7f7f7f
  872. #define bTxAGCRateMCS11_MCS8 0x7f7f7f7f
  873. #define bTxAGCRateMCS15_MCS12 0x7f7f7f7f
  874. //Rx Pseduo noise
  875. #define bRxPesudoNoiseOn 0x20000000 // Useless
  876. #define bRxPesudoNoise_A 0xff
  877. #define bRxPesudoNoise_B 0xff00
  878. #define bRxPesudoNoise_C 0xff0000
  879. #define bRxPesudoNoise_D 0xff000000
  880. #define bPesudoNoiseState_A 0xffff
  881. #define bPesudoNoiseState_B 0xffff0000
  882. #define bPesudoNoiseState_C 0xffff
  883. #define bPesudoNoiseState_D 0xffff0000
  884. //7. RF Register
  885. //Zebra1
  886. #define bZebra1_HSSIEnable 0x8 // Useless
  887. #define bZebra1_TRxControl 0xc00
  888. #define bZebra1_TRxGainSetting 0x07f
  889. #define bZebra1_RxCorner 0xc00
  890. #define bZebra1_TxChargePump 0x38
  891. #define bZebra1_RxChargePump 0x7
  892. #define bZebra1_ChannelNum 0xf80
  893. #define bZebra1_TxLPFBW 0x400
  894. #define bZebra1_RxLPFBW 0x600
  895. //Zebra4
  896. #define bRTL8256RegModeCtrl1 0x100 // Useless
  897. #define bRTL8256RegModeCtrl0 0x40
  898. #define bRTL8256_TxLPFBW 0x18
  899. #define bRTL8256_RxLPFBW 0x600
  900. //RTL8258
  901. #define bRTL8258_TxLPFBW 0xc // Useless
  902. #define bRTL8258_RxLPFBW 0xc00
  903. #define bRTL8258_RSSILPFBW 0xc0
  904. //
  905. // Other Definition
  906. //
  907. //byte endable for sb_write
  908. #define bByte0 0x1 // Useless
  909. #define bByte1 0x2
  910. #define bByte2 0x4
  911. #define bByte3 0x8
  912. #define bWord0 0x3
  913. #define bWord1 0xc
  914. #define bDWord 0xf
  915. //for PutRegsetting & GetRegSetting BitMask
  916. #define bMaskByte0 0xff // Reg 0xc50 rOFDM0_XAAGCCore~0xC6f
  917. #define bMaskByte1 0xff00
  918. #define bMaskByte2 0xff0000
  919. #define bMaskByte3 0xff000000
  920. #define bMaskHWord 0xffff0000
  921. #define bMaskLWord 0x0000ffff
  922. #define bMaskDWord 0xffffffff
  923. #define bMaskH4Bits 0xf0000000
  924. #define bMaskOFDM_D 0xffc00000
  925. #define bMaskCCK 0x3f3f3f3f
  926. #define bMask12Bits 0xfff
  927. //for PutRFRegsetting & GetRFRegSetting BitMask
  928. #if (RTL92SE_FPGA_VERIFY == 1)
  929. //#define bMask12Bits 0xfff // RF Reg mask bits
  930. //#define bMask20Bits 0xfff // RF Reg mask bits T65 RF
  931. #define bRFRegOffsetMask 0xfff
  932. #else
  933. //#define bMask12Bits 0xfffff // RF Reg mask bits
  934. //#define bMask20Bits 0xfffff // RF Reg mask bits T65 RF
  935. #define bRFRegOffsetMask 0xfffff
  936. #endif
  937. #define bEnable 0x1 // Useless
  938. #define bDisable 0x0
  939. #define LeftAntenna 0x0 // Useless
  940. #define RightAntenna 0x1
  941. #define tCheckTxStatus 500 //500ms // Useless
  942. #define tUpdateRxCounter 100 //100ms
  943. #define rateCCK 0 // Useless
  944. #define rateOFDM 1
  945. #define rateHT 2
  946. //define Register-End
  947. #define bPMAC_End 0x1ff // Useless
  948. #define bFPGAPHY0_End 0x8ff
  949. #define bFPGAPHY1_End 0x9ff
  950. #define bCCKPHY0_End 0xaff
  951. #define bOFDMPHY0_End 0xcff
  952. #define bOFDMPHY1_End 0xdff
  953. //define max debug item in each debug page
  954. //#define bMaxItem_FPGA_PHY0 0x9
  955. //#define bMaxItem_FPGA_PHY1 0x3
  956. //#define bMaxItem_PHY_11B 0x16
  957. //#define bMaxItem_OFDM_PHY0 0x29
  958. //#define bMaxItem_OFDM_PHY1 0x0
  959. #define bPMACControl 0x0 // Useless
  960. #define bWMACControl 0x1
  961. #define bWNICControl 0x2
  962. #if 0
  963. #define ANTENNA_A 0x1 // Useless
  964. #define ANTENNA_B 0x2
  965. #define ANTENNA_AB 0x3 // ANTENNA_A|ANTENNA_B
  966. #define ANTENNA_C 0x4
  967. #define ANTENNA_D 0x8
  968. #endif
  969. #define RCR_AAP BIT(0) // accept all physical address
  970. #define RCR_APM BIT(1) // accept physical match
  971. #define RCR_AM BIT(2) // accept multicast
  972. #define RCR_AB BIT(3) // accept broadcast
  973. #define RCR_ACRC32 BIT(5) // accept error packet
  974. #define RCR_9356SEL BIT(6)
  975. #define RCR_AICV BIT(12) // Accept ICV error packet
  976. #define RCR_RXFTH0 (BIT(13)|BIT(14)|BIT(15)) // Rx FIFO threshold
  977. #define RCR_ADF BIT(18) // Accept Data(frame type) frame
  978. #define RCR_ACF BIT(19) // Accept control frame
  979. #define RCR_AMF BIT(20) // Accept management frame
  980. #define RCR_ADD3 BIT(21)
  981. #define RCR_APWRMGT BIT(22) // Accept power management packet
  982. #define RCR_CBSSID BIT(23) // Accept BSSID match packet
  983. #define RCR_ENMARP BIT(28) // enable mac auto reset phy
  984. #define RCR_EnCS1 BIT(29) // enable carrier sense method 1
  985. #define RCR_EnCS2 BIT(30) // enable carrier sense method 2
  986. #define RCR_OnlyErlPkt BIT(31) // Rx Early mode is performed for packet size greater than 1536
  987. /*--------------------------Define Parameters-------------------------------*/
  988. #endif //__INC_HAL8192SPHYREG_H