rtl8192f_spec.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2017 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. *****************************************************************************/
  15. #ifndef __RTL8192F_SPEC_H__
  16. #define __RTL8192F_SPEC_H__
  17. #include <drv_conf.h>
  18. #define HAL_NAV_UPPER_UNIT_8192F 128 /* micro-second */
  19. /* -----------------------------------------------------
  20. *
  21. * 0x0000h ~ 0x00FFh System Configuration
  22. *
  23. * ----------------------------------------------------- */
  24. #define REG_SYS_ISO_CTRL_8192F 0x0000 /* 2 Byte */
  25. #define REG_SYS_FUNC_EN_8192F 0x0002 /* 2 Byte */
  26. #define REG_APS_FSMCO_8192F 0x0004 /* 4 Byte */
  27. #define REG_SYS_CLKR_8192F 0x0008 /* 2 Byte */
  28. #define REG_9346CR_8192F 0x000A /* 2 Byte */
  29. #define REG_EE_VPD_8192F 0x000C /* 2 Byte */
  30. #define REG_AFE_MISC_8192F 0x0010 /* 1 Byte */
  31. #define REG_SPS0_CTRL_8192F 0x0011 /* 7 Byte */
  32. #define REG_SPS_OCP_CFG_8192F 0x0018 /* 4 Byte */
  33. #define REG_RSV_CTRL_8192F 0x001C /* 3 Byte */
  34. #define REG_RF_CTRL_8192F 0x001F /* 1 Byte */
  35. #define REG_LPLDO_CTRL_8192F 0x0023 /* 1 Byte */
  36. #define REG_AFE_XTAL_CTRL_8192F 0x0024 /* 4 Byte */
  37. #define REG_AFE_PLL_CTRL_8192F 0x0028 /* 4 Byte */
  38. #define REG_MAC_PLL_CTRL_EXT_8192F 0x002c /* 4 Byte */
  39. #define REG_EFUSE_CTRL_8192F 0x0030
  40. #define REG_EFUSE_TEST_8192F 0x0034
  41. #define REG_PWR_DATA_8192F 0x0038
  42. #define REG_CAL_TIMER_8192F 0x003C
  43. #define REG_ACLK_MON_8192F 0x003E
  44. #define REG_GPIO_MUXCFG_8192F 0x0040
  45. #define REG_GPIO_IO_SEL_8192F 0x0042
  46. #define REG_MAC_PINMUX_CFG_8192F 0x0043
  47. #define REG_GPIO_PIN_CTRL_8192F 0x0044
  48. #define REG_GPIO_INTM_8192F 0x0048
  49. #define REG_LEDCFG0_8192F 0x004C
  50. #define REG_LEDCFG1_8192F 0x004D
  51. #define REG_LEDCFG2_8192F 0x004E
  52. #define REG_LEDCFG3_8192F 0x004F
  53. #define REG_FSIMR_8192F 0x0050
  54. #define REG_FSISR_8192F 0x0054
  55. #define REG_HSIMR_8192F 0x0058
  56. #define REG_HSISR_8192F 0x005c
  57. #define REG_GPIO_EXT_CTRL 0x0060
  58. #define REG_PAD_CTRL1_8192F 0x0064
  59. #define REG_MULTI_FUNC_CTRL_8192F 0x0068
  60. #define REG_GPIO_STATUS_8192F 0x006C
  61. #define REG_SDIO_CTRL_8192F 0x0070
  62. #define REG_OPT_CTRL_8192F 0x0074
  63. #define REG_AFE_CTRL_4_8192F 0x0078
  64. #define REG_MCUFWDL_8192F 0x0080
  65. #define REG_8051FW_CTRL_8192F 0x0080
  66. #define REG_HMEBOX_DBG_0_8192F 0x0088
  67. #define REG_HMEBOX_DBG_1_8192F 0x008A
  68. #define REG_HMEBOX_DBG_2_8192F 0x008C
  69. #define REG_HMEBOX_DBG_3_8192F 0x008E
  70. #define REG_WLLPS_CTRL 0x0090
  71. #define REG_HIMR0_8192F 0x00B0
  72. #define REG_HISR0_8192F 0x00B4
  73. #define REG_HIMR1_8192F 0x00B8
  74. #define REG_HISR1_8192F 0x00BC
  75. #define REG_PMC_DBG_CTRL2_8192F 0x00CC
  76. #define REG_EFUSE_BURN_GNT_8192F 0x00CF
  77. #define REG_HPON_FSM_8192F 0x00EC
  78. #define REG_SYS_CFG1_8192F 0x00F0
  79. #define REG_SYS_CFG2_8192F 0x00FC
  80. #define REG_ROM_VERSION 0x00FD
  81. /* -----------------------------------------------------
  82. *
  83. * 0x0100h ~ 0x01FFh MACTOP General Configuration
  84. *
  85. * ----------------------------------------------------- */
  86. #define REG_CR_8192F 0x0100
  87. #define REG_PBP_8192F 0x0104
  88. #define REG_PKT_BUFF_ACCESS_CTRL_8192F 0x0106
  89. #define REG_TRXDMA_CTRL_8192F 0x010C
  90. #define REG_TRXFF_BNDY_8192F 0x0114
  91. #define REG_TRXFF_STATUS_8192F 0x0118
  92. #define REG_RXFF_PTR_8192F 0x011C
  93. #define REG_CPWM_8192F 0x012C
  94. #define REG_FWIMR_8192F 0x0130
  95. #define REG_FWISR_8192F 0x0134
  96. #define REG_FTIMR_8192F 0x0138
  97. #define REG_PKTBUF_DBG_CTRL_8192F 0x0140
  98. #define REG_RXPKTBUF_CTRL_8192F 0x0142
  99. #define REG_PKTBUF_DBG_DATA_L_8192F 0x0144
  100. #define REG_PKTBUF_DBG_DATA_H_8192F 0x0148
  101. #define REG_TC0_CTRL_8192F 0x0150
  102. #define REG_TC1_CTRL_8192F 0x0154
  103. #define REG_TC2_CTRL_8192F 0x0158
  104. #define REG_TC3_CTRL_8192F 0x015C
  105. #define REG_TC4_CTRL_8192F 0x0160
  106. #define REG_TCUNIT_BASE_8192F 0x0164
  107. #define REG_RSVD3_8192F 0x0168
  108. #define REG_C2HEVT_CMD_ID_8192F 0x01A0
  109. #define REG_C2HEVT_CMD_SEQ_88XX 0x01A1
  110. #define REG_C2hEVT_CMD_CONTENT_88XX 0x01A2
  111. #define REG_C2HEVT_CMD_LEN_8192F 0x01AE
  112. #define REG_C2HEVT_CLEAR_8192F 0x01AF
  113. #define REG_MCUTST_1_8192F 0x01C0
  114. #define REG_WOWLAN_WAKE_REASON 0x01C7
  115. #define REG_FMETHR_8192F 0x01C8
  116. #define REG_HMETFR_8192F 0x01CC
  117. #define REG_HMEBOX_0_8192F 0x01D0
  118. #define REG_HMEBOX_1_8192F 0x01D4
  119. #define REG_HMEBOX_2_8192F 0x01D8
  120. #define REG_HMEBOX_3_8192F 0x01DC
  121. #define REG_LLT_INIT_8192F 0x01E0
  122. #define REG_HMEBOX_EXT0_8192F 0x01F0
  123. #define REG_HMEBOX_EXT1_8192F 0x01F4
  124. #define REG_HMEBOX_EXT2_8192F 0x01F8
  125. #define REG_HMEBOX_EXT3_8192F 0x01FC
  126. /* -----------------------------------------------------
  127. *
  128. * 0x0200h ~ 0x027Fh TXDMA Configuration
  129. *
  130. * ----------------------------------------------------- */
  131. #define REG_RQPN_8192F 0x0200
  132. #define REG_FIFOPAGE_8192F 0x0204
  133. #define REG_DWBCN0_CTRL_8192F REG_TDECTRL
  134. #define REG_TXDMA_OFFSET_CHK_8192F 0x020C
  135. #define REG_TXDMA_STATUS_8192F 0x0210
  136. #define REG_RQPN_NPQ_8192F 0x0214
  137. #define REG_DWBCN1_CTRL_8192F 0x0228
  138. #define REG_RQPN_EXQ1_EXQ2 0x0230
  139. /* -----------------------------------------------------
  140. *
  141. * 0x0280h ~ 0x02FFh RXDMA Configuration
  142. *
  143. * ----------------------------------------------------- */
  144. #define REG_RXDMA_AGG_PG_TH_8192F 0x0280
  145. #define REG_FW_UPD_RDPTR_8192F 0x0284 /* FW shall update this register before FW write RXPKT_RELEASE_POLL to 1 */
  146. #define REG_RXDMA_CONTROL_8192F 0x0286 /* Control the RX DMA. */
  147. #define REG_RXDMA_STATUS_8192F 0x0288
  148. #define REG_RXDMA_MODE_CTRL_8192F 0x0290
  149. #define REG_EARLY_MODE_CONTROL_8192F 0x02BC
  150. #define REG_RSVD5_8192F 0x02F0
  151. #define REG_RSVD6_8192F 0x02F4
  152. /* -----------------------------------------------------
  153. *
  154. * 0x0300h ~ 0x03FFh PCIe
  155. *
  156. * ----------------------------------------------------- */
  157. #define REG_PCIE_CTRL_REG_8192F 0x0300
  158. #define REG_INT_MIG_8192F 0x0304 /* Interrupt Migration */
  159. #define REG_BCNQ_TXBD_DESA_8192F 0x0308 /* TX Beacon Descriptor Address */
  160. #define REG_MGQ_TXBD_DESA_8192F 0x0310 /* TX Manage Queue Descriptor Address */
  161. #define REG_VOQ_TXBD_DESA_8192F 0x0318 /* TX VO Queue Descriptor Address */
  162. #define REG_VIQ_TXBD_DESA_8192F 0x0320 /* TX VI Queue Descriptor Address */
  163. #define REG_BEQ_TXBD_DESA_8192F 0x0328 /* TX BE Queue Descriptor Address */
  164. #define REG_BKQ_TXBD_DESA_8192F 0x0330 /* TX BK Queue Descriptor Address */
  165. #define REG_RXQ_RXBD_DESA_8192F 0x0338 /* RX Queue Descriptor Address */
  166. #define REG_HI0Q_TXBD_DESA_8192F 0x0340
  167. #define REG_HI1Q_TXBD_DESA_8192F 0x0348
  168. #define REG_HI2Q_TXBD_DESA_8192F 0x0350
  169. #define REG_HI3Q_TXBD_DESA_8192F 0x0358
  170. #define REG_HI4Q_TXBD_DESA_8192F 0x0360
  171. #define REG_HI5Q_TXBD_DESA_8192F 0x0368
  172. #define REG_HI6Q_TXBD_DESA_8192F 0x0370
  173. #define REG_HI7Q_TXBD_DESA_8192F 0x0378
  174. #define REG_MGQ_TXBD_NUM_8192F 0x0380
  175. #define REG_RX_RXBD_NUM_8192F 0x0382
  176. #define REG_VOQ_TXBD_NUM_8192F 0x0384
  177. #define REG_VIQ_TXBD_NUM_8192F 0x0386
  178. #define REG_BEQ_TXBD_NUM_8192F 0x0388
  179. #define REG_BKQ_TXBD_NUM_8192F 0x038A
  180. #define REG_HI0Q_TXBD_NUM_8192F 0x038C
  181. #define REG_HI1Q_TXBD_NUM_8192F 0x038E
  182. #define REG_HI2Q_TXBD_NUM_8192F 0x0390
  183. #define REG_HI3Q_TXBD_NUM_8192F 0x0392
  184. #define REG_HI4Q_TXBD_NUM_8192F 0x0394
  185. #define REG_HI5Q_TXBD_NUM_8192F 0x0396
  186. #define REG_HI6Q_TXBD_NUM_8192F 0x0398
  187. #define REG_HI7Q_TXBD_NUM_8192F 0x039A
  188. #define REG_TSFTIMER_HCI_8192F 0x039C
  189. #define REG_BD_RW_PTR_CLR_8192F 0x039C
  190. /* Read Write Point */
  191. #define REG_VOQ_TXBD_IDX_8192F 0x03A0
  192. #define REG_VIQ_TXBD_IDX_8192F 0x03A4
  193. #define REG_BEQ_TXBD_IDX_8192F 0x03A8
  194. #define REG_BKQ_TXBD_IDX_8192F 0x03AC
  195. #define REG_MGQ_TXBD_IDX_8192F 0x03B0
  196. #define REG_RXQ_TXBD_IDX_8192F 0x03B4
  197. #define REG_HI0Q_TXBD_IDX_8192F 0x03B8
  198. #define REG_HI1Q_TXBD_IDX_8192F 0x03BC
  199. #define REG_HI2Q_TXBD_IDX_8192F 0x03C0
  200. #define REG_HI3Q_TXBD_IDX_8192F 0x03C4
  201. #define REG_HI4Q_TXBD_IDX_8192F 0x03C8
  202. #define REG_HI5Q_TXBD_IDX_8192F 0x03CC
  203. #define REG_HI6Q_TXBD_IDX_8192F 0x03D0
  204. #define REG_HI7Q_TXBD_IDX_8192F 0x03D4
  205. #define REG_DBI_WDATA_V1_8192F 0x03E8
  206. #define REG_DBI_RDATA_V1_8192F 0x03EC
  207. #define REG_DBI_FLAG_V1_8192F 0x03F0
  208. #define REG_MDIO_V1_8192F 0x03F4
  209. #define REG_HCI_MIX_CFG_8192F 0x03FC
  210. #define REG_PCIE_HCPWM_8192FE 0x03D8
  211. #define REG_PCIE_HRPWM_8192FE 0x03DC
  212. #define REG_PCIE_MIX_CFG_8192F 0x03F8
  213. /* -----------------------------------------------------
  214. *
  215. * 0x0400h ~ 0x047Fh Protocol Configuration
  216. *
  217. * ----------------------------------------------------- */
  218. #define REG_QUEUELIST_INFO0_8192F 0x0400
  219. #define REG_QUEUELIST_INFO1_8192F 0x0404
  220. #define REG_QUEUELIST_INFO2_8192F 0x0414
  221. #define REG_TXPKT_EMPTY_8192F 0x0418
  222. #define REG_FWHW_TXQ_CTRL_8192F 0x0420
  223. #define REG_HWSEQ_CTRL_8192F 0x0423
  224. #define REG_TXPKTBUF_BCNQ_BDNY_8192F 0x0424
  225. #define REG_TXPKTBUF_MGQ_BDNY_8192F 0x0425
  226. #define REG_LIFECTRL_CTRL_8192F 0x0426
  227. #define REG_MULTI_BCNQ_OFFSET_8192F 0x0427
  228. #define REG_SPEC_SIFS_8192F 0x0428
  229. #define REG_RL_8192F 0x042A
  230. #define REG_TXBF_CTRL_8192F 0x042C
  231. #define REG_DARFRC_8192F 0x0430
  232. #define REG_RARFRC_8192F 0x0438
  233. #define REG_RRSR_8192F 0x0440
  234. #define REG_ARFR0_8192F 0x0444
  235. #define REG_ARFR1_8192F 0x044C
  236. #define REG_CCK_CHECK_8192F 0x0454
  237. #define REG_AMPDU_MAX_TIME_8192F 0x0456
  238. #define REG_TXPKTBUF_BCNQ_BDNY1_8192F 0x0457
  239. #define REG_AMPDU_MAX_LENGTH_8192F 0x0458
  240. #define REG_TXPKTBUF_WMAC_LBK_BF_HD_8192F 0x045D
  241. #define REG_NDPA_OPT_CTRL_8192F 0x045F
  242. #define REG_FAST_EDCA_CTRL_8192F 0x0460
  243. #define REG_RD_RESP_PKT_TH_8192F 0x0463
  244. #define REG_DATA_SC_8192F 0x0483
  245. #define REG_TXRPT_START_OFFSET 0x04AC
  246. #define REG_POWER_STAGE1_8192F 0x04B4
  247. #define REG_POWER_STAGE2_8192F 0x04B8
  248. #define REG_AMPDU_BURST_MODE_8192F 0x04BC
  249. #define REG_PKT_VO_VI_LIFE_TIME_8192F 0x04C0
  250. #define REG_PKT_BE_BK_LIFE_TIME_8192F 0x04C2
  251. #define REG_STBC_SETTING_8192F 0x04C4
  252. #define REG_HT_SINGLE_AMPDU_8192F 0x04C7
  253. #define REG_PROT_MODE_CTRL_8192F 0x04C8
  254. #define REG_MAX_AGGR_NUM_8192F 0x04CA
  255. #define REG_RTS_MAX_AGGR_NUM_8192F 0x04CB
  256. #define REG_BAR_MODE_CTRL_8192F 0x04CC
  257. #define REG_RA_TRY_RATE_AGG_LMT_8192F 0x04CF
  258. #define REG_MACID_PKT_DROP0_8192F 0x04D0
  259. #define REG_MACID_PKT_SLEEP_8192F 0x04D4
  260. #define REG_PRECNT_CTRL_8192F 0x04E5
  261. /* -----------------------------------------------------
  262. *
  263. * 0x0500h ~ 0x05FFh EDCA Configuration
  264. *
  265. * ----------------------------------------------------- */
  266. #define REG_EDCA_VO_PARAM_8192F 0x0500
  267. #define REG_EDCA_VI_PARAM_8192F 0x0504
  268. #define REG_EDCA_BE_PARAM_8192F 0x0508
  269. #define REG_EDCA_BK_PARAM_8192F 0x050C
  270. #define REG_BCNTCFG_8192F 0x0510
  271. #define REG_PIFS_8192F 0x0512
  272. #define REG_RDG_PIFS_8192F 0x0513
  273. #define REG_SIFS_CTX_8192F 0x0514
  274. #define REG_SIFS_TRX_8192F 0x0516
  275. #define REG_AGGR_BREAK_TIME_8192F 0x051A
  276. #define REG_SLOT_8192F 0x051B
  277. #define REG_TX_PTCL_CTRL_8192F 0x0520
  278. #define REG_TXPAUSE_8192F 0x0522
  279. #define REG_DIS_TXREQ_CLR_8192F 0x0523
  280. #define REG_RD_CTRL_8192F 0x0524
  281. /*
  282. * Format for offset 540h-542h:
  283. * [3:0]: TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT.
  284. * [7:4]: Reserved.
  285. * [19:8]: TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet.
  286. * [23:20]: Reserved
  287. * Description:
  288. * |
  289. * |<--Setup--|--Hold------------>|
  290. * --------------|----------------------
  291. * |
  292. * TBTT
  293. * Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold.
  294. * Described by Designer Tim and Bruce, 2011-01-14.
  295. * */
  296. #define REG_TBTT_PROHIBIT_8192F 0x0540
  297. #define REG_RD_NAV_NXT_8192F 0x0544
  298. #define REG_NAV_PROT_LEN_8192F 0x0546
  299. #define REG_BCN_CTRL_8192F 0x0550
  300. #define REG_BCN_CTRL_1_8192F 0x0551
  301. #define REG_MBID_NUM_8192F 0x0552
  302. #define REG_DUAL_TSF_RST_8192F 0x0553
  303. #define REG_BCN_INTERVAL_8192F 0x0554
  304. #define REG_DRVERLYINT_8192F 0x0558
  305. #define REG_BCNDMATIM_8192F 0x0559
  306. #define REG_ATIMWND_8192F 0x055A
  307. #define REG_USTIME_TSF_8192F 0x055C
  308. #define REG_BCN_MAX_ERR_8192F 0x055D
  309. #define REG_RXTSF_OFFSET_CCK_8192F 0x055E
  310. #define REG_RXTSF_OFFSET_OFDM_8192F 0x055F
  311. #define REG_TSFTR_8192F 0x0560
  312. #define REG_CTWND_8192F 0x0572
  313. #define REG_SECONDARY_CCA_CTRL_8192F 0x0577
  314. #define REG_PSTIMER_8192F 0x0580
  315. #define REG_TIMER0_8192F 0x0584
  316. #define REG_TIMER1_8192F 0x0588
  317. #define REG_ACMHWCTRL_8192F 0x05C0
  318. #define REG_SCH_TXCMD_8192F 0x05F8
  319. /* -----------------------------------------------------
  320. *
  321. * 0x0600h ~ 0x07FFh WMAC Configuration
  322. *
  323. * ----------------------------------------------------- */
  324. #define REG_MAC_CR_8192F 0x0600
  325. #define REG_TCR_8192F 0x0604
  326. #define REG_RCR_8192F 0x0608
  327. #define REG_RX_PKT_LIMIT_8192F 0x060C
  328. #define REG_RX_DLK_TIME_8192F 0x060D
  329. #define REG_RX_DRVINFO_SZ_8192F 0x060F
  330. #define REG_MACID_8192F 0x0610
  331. #define REG_BSSID_8192F 0x0618
  332. #define REG_MAR_8192F 0x0620
  333. #define REG_MBIDCAMCFG_8192F 0x0628
  334. #define REG_USTIME_EDCA_8192F 0x0638
  335. #define REG_MAC_SPEC_SIFS_8192F 0x063A
  336. #define REG_RESP_SIFP_CCK_8192F 0x063C
  337. #define REG_RESP_SIFS_OFDM_8192F 0x063E
  338. #define REG_ACKTO_8192F 0x0640
  339. #define REG_CTS2TO_8192F 0x0641
  340. #define REG_EIFS_8192F 0x0642
  341. #define REG_NAV_UPPER_8192F 0x0652 /* unit of 128*/
  342. #define REG_TRXPTCL_CTL_8192F 0x0668
  343. /* Security*/
  344. #define REG_CAMCMD_8192F 0x0670
  345. #define REG_CAMWRITE_8192F 0x0674
  346. #define REG_CAMREAD_8192F 0x0678
  347. #define REG_CAMDBG_8192F 0x067C
  348. #define REG_SECCFG_8192F 0x0680
  349. /* Power */
  350. #define REG_WOW_CTRL_8192F 0x0690
  351. #define REG_PS_RX_INFO_8192F 0x0692
  352. #define REG_UAPSD_TID_8192F 0x0693
  353. #define REG_WKFMCAM_CMD_8192F 0x0698
  354. #define REG_WKFMCAM_NUM_8192F 0x0698
  355. #define REG_WKFMCAM_RWD_8192F 0x069C
  356. #define REG_RXFLTMAP0_8192F 0x06A0
  357. #define REG_RXFLTMAP1_8192F 0x06A2
  358. #define REG_RXFLTMAP2_8192F 0x06A4
  359. #define REG_BCN_PSR_RPT_8192F 0x06A8
  360. #define REG_BT_COEX_TABLE_8192F 0x06C0
  361. #define REG_BFMER0_INFO_8192F 0x06E4
  362. #define REG_BFMER1_INFO_8192F 0x06EC
  363. #define REG_CSI_RPT_PARAM_BW20_8192F 0x06F4
  364. #define REG_CSI_RPT_PARAM_BW40_8192F 0x06F8
  365. #define REG_CSI_RPT_PARAM_BW80_8192F 0x06FC
  366. /* Hardware Port 2 */
  367. #define REG_MACID1_8192F 0x0700
  368. #define REG_BSSID1_8192F 0x0708
  369. #define REG_BFMEE_SEL_8192F 0x0714
  370. #define REG_SND_PTCL_CTRL_8192F 0x0718
  371. /* LTR */
  372. #define REG_LTR_CTRL_BASIC_8192F 0x07A4
  373. #define REG_LTR_IDLE_LATENCY_V1_8192F 0x0798
  374. #define REG_LTR_ACTIVE_LATENCY_V1_8192F 0x079C
  375. /* ************************************************************
  376. * SDIO Bus Specification
  377. * ************************************************************ */
  378. /* -----------------------------------------------------
  379. * SDIO CMD Address Mapping
  380. * ----------------------------------------------------- */
  381. /* -----------------------------------------------------
  382. * I/O bus domain (Host)
  383. * ----------------------------------------------------- */
  384. /*SDIO Host Interrupt Mask Register */
  385. #define SDIO_HIMR_CRCERR_MSK BIT(31)
  386. /* SDIO Host Interrupt Service Routine */
  387. #define SDIO_HISR_HEISR_IND_INT BIT(28)
  388. #define SDIO_HISR_HSISR2_IND_INT BIT(29)
  389. #define SDIO_HISR_HSISR3_IND_INT BIT(30)
  390. #define SDIO_HISR_SDIO_CRCERR BIT(31)
  391. /* -----------------------------------------------------
  392. * SDIO register
  393. * ----------------------------------------------------- */
  394. #define SDIO_REG_HCPWM1_8192F 0x038/* HCI Current Power Mode 1 */
  395. #define SDIO_REG_FREE_TXPG1_8192F 0x0020 /* Free Tx Buffer Page1*/
  396. #define SDIO_REG_FREE_TXPG2_8192F 0x0024 /* Free Tx Buffer Page1*/
  397. #define SDIO_REG_FREE_TXPG3_8192F 0x0028
  398. #define SDIO_REG_AC_OQT_FREEPG_8192F 0x002A
  399. #define SDIO_REG_NOAC_OQT_FREEPG_8192F 0x002B
  400. /* ****************************************************************************
  401. * 8192F Regsiter Bit and Content definition
  402. * **************************************************************************** */
  403. #define BIT_USB_RXDMA_AGG_EN BIT(31)
  404. #define RXDMA_AGG_MODE_EN BIT(1)
  405. #ifdef CONFIG_WOWLAN
  406. #define RXPKT_RELEASE_POLL BIT(16)
  407. #define RXDMA_IDLE BIT(17)
  408. #define RW_RELEASE_EN BIT(18)
  409. #endif
  410. #ifdef CONFIG_AMPDU_PRETX_CD
  411. /*#define BIT_ERRORHDL_INT BIT(2)*/
  412. /*#define BIT_MACTX_ERR_3 BIT(4)*/
  413. #define BIT_PRE_TX_CMD_8192F BIT(6)
  414. #define BIT_EN_PRECNT_8192F BIT(11)
  415. #endif
  416. /* SDIO Host Interrupt Service Routine */
  417. #define SDIO_HISR_HEISR_IND_INT BIT(28)
  418. #define SDIO_HISR_HSISR2_IND_INT BIT(29)
  419. #define SDIO_HISR_HSISR3_IND_INT BIT(30)
  420. #define SDIO_HISR_SDIO_CRCERR BIT(31)
  421. /* PCIE Host Interrupt Mask Register (HIMR) */
  422. #ifdef CONFIG_PCI_HCI
  423. /* ----------------------------------------------------------------------------
  424. * * 8192F IMR/ISR bits (offset 0xB0, 8bits)
  425. * * ---------------------------------------------------------------------------- */
  426. #define IMR_DISABLED_8192F 0
  427. /* IMR DW0(0x00B0-00B3) Bit 0-31 */
  428. #define IMR_TIMER2_8192F BIT(31) /* Timeout interrupt 2 */
  429. #define IMR_TIMER1_8192F BIT(30) /* Timeout interrupt 1 */
  430. #define IMR_PSTIMEOUT_8192F BIT(29) /* Power Save Time Out Interrupt */
  431. #define IMR_GTINT4_8192F BIT(28) /* When GTIMER4 expires, this bit is set to 1 */
  432. #define IMR_GTINT3_8192F BIT(27) /* When GTIMER3 expires, this bit is set to 1 */
  433. #define IMR_TXBCN0ERR_8192F BIT(26) /* Transmit Beacon0 Error */
  434. #define IMR_TXBCN0OK_8192F BIT(25) /* Transmit Beacon0 OK */
  435. #define IMR_TSF_BIT32_TOGGLE_8192F BIT(24) /* TSF Timer BIT32 toggle indication interrupt */
  436. #define IMR_BCNDMAINT0_8192F BIT(20) /* Beacon DMA Interrupt 0 */
  437. #define IMR_BCNDERR0_8192F BIT(16) /* Beacon Queue DMA OK0 */
  438. #define IMR_HSISR_IND_ON_INT_8192F BIT(15) /* HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1) */
  439. #define IMR_BCNDMAINT_E_8192F BIT(14) /* Beacon DMA Interrupt Extension for Win7 */
  440. #define IMR_ATIMEND_8192F BIT(12) /* CTWidnow End or ATIM Window End */
  441. #define IMR_C2HCMD_8192F BIT(10) /* CPU to Host Command INT status, Write 1 clear */
  442. #define IMR_CPWM2_8192F BIT(9) /* CPU power mode exchange INT status, Write 1 clear */
  443. #define IMR_CPWM_8192F BIT(8) /* CPU power mode exchange INT status, Write 1 clear */
  444. #define IMR_HIGHDOK_8192F BIT(7) /* High Queue DMA OK */
  445. #define IMR_MGNTDOK_8192F BIT(6) /* Management Queue DMA OK */
  446. #define IMR_BKDOK_8192F BIT(5) /* AC_BK DMA OK */
  447. #define IMR_BEDOK_8192F BIT(4) /* AC_BE DMA OK */
  448. #define IMR_VIDOK_8192F BIT(3) /* AC_VI DMA OK */
  449. #define IMR_VODOK_8192F BIT(2) /* AC_VO DMA OK */
  450. #define IMR_RDU_8192F BIT(1) /* Rx Descriptor Unavailable */
  451. #define IMR_ROK_8192F BIT(0) /* Receive DMA OK */
  452. /* IMR DW1(0x00B4-00B7) Bit 0-31 */
  453. #define IMR_MCUERR_8192F BIT(28)
  454. #define IMR_BCNDMAINT7_8192F BIT(27) /* Beacon DMA Interrupt 7 */
  455. #define IMR_BCNDMAINT6_8192F BIT(26) /* Beacon DMA Interrupt 6 */
  456. #define IMR_BCNDMAINT5_8192F BIT(25) /* Beacon DMA Interrupt 5 */
  457. #define IMR_BCNDMAINT4_8192F BIT(24) /* Beacon DMA Interrupt 4 */
  458. #define IMR_BCNDMAINT3_8192F BIT(23) /* Beacon DMA Interrupt 3 */
  459. #define IMR_BCNDMAINT2_8192F BIT(22) /* Beacon DMA Interrupt 2 */
  460. #define IMR_BCNDMAINT1_8192F BIT(21) /* Beacon DMA Interrupt 1 */
  461. #define IMR_BCNDOK7_8192F BIT(20) /* Beacon Queue DMA OK Interrup 7 */
  462. #define IMR_BCNDOK6_8192F BIT(19) /* Beacon Queue DMA OK Interrup 6 */
  463. #define IMR_BCNDOK5_8192F BIT(18) /* Beacon Queue DMA OK Interrup 5 */
  464. #define IMR_BCNDOK4_8192F BIT(17) /* Beacon Queue DMA OK Interrup 4 */
  465. #define IMR_BCNDOK3_8192F BIT(16) /* Beacon Queue DMA OK Interrup 3 */
  466. #define IMR_BCNDOK2_8192F BIT(15) /* Beacon Queue DMA OK Interrup 2 */
  467. #define IMR_BCNDOK1_8192F BIT(14) /* Beacon Queue DMA OK Interrup 1 */
  468. #define IMR_ATIMEND_E_8192F BIT(13) /* ATIM Window End Extension for Win7 */
  469. #define IMR_TXERR_8192F BIT(11) /* Tx Error Flag Interrupt status, write 1 clear. */
  470. #define IMR_RXERR_8192F BIT(10) /* Rx Error Flag INT status, Write 1 clear */
  471. #define IMR_TXFOVW_8192F BIT(9) /* Transmit FIFO Overflow */
  472. #define IMR_RXFOVW_8192F BIT(8) /* Receive FIFO Overflow */
  473. /* #define IMR_RX_MASK (IMR_ROK_8192F|IMR_RDU_8192F|IMR_RXFOVW_8192F) */
  474. #define IMR_TX_MASK (IMR_VODOK_8192F | IMR_VIDOK_8192F | IMR_BEDOK_8192F | IMR_BKDOK_8192F | IMR_MGNTDOK_8192F | IMR_HIGHDOK_8192F)
  475. #define RT_BCN_INT_MASKS (IMR_BCNDMAINT0_8192F | IMR_TXBCN0OK_8192F | IMR_TXBCN0ERR_8192F | IMR_BCNDERR0_8192F)
  476. #define RT_AC_INT_MASKS (IMR_VIDOK_8192F | IMR_VODOK_8192F | IMR_BEDOK_8192F | IMR_BKDOK_8192F)
  477. #endif /* CONFIG_PCI_HCI */
  478. /* 2 HSISR
  479. * interrupt mask which needs to clear */
  480. #define MASK_HSISR_CLEAR (HSISR_GPIO12_0_INT |\
  481. HSISR_SPS_OCP_INT |\
  482. HSISR_RON_INT |\
  483. HSISR_PDNINT |\
  484. HSISR_GPIO9_INT)
  485. #define _TXDMA_HIQ_MAP_8192F(x) (((x) & 0x7) << 19)
  486. #define _TXDMA_MGQ_MAP_8192F(x) (((x) & 0x7) << 16)
  487. #define _TXDMA_BKQ_MAP_8192F(x) (((x) & 0x7) << 13)
  488. #define _TXDMA_BEQ_MAP_8192F(x) (((x) & 0x7) << 10)
  489. #define _TXDMA_VIQ_MAP_8192F(x) (((x) & 0x7) << 7)
  490. #define _TXDMA_VOQ_MAP_8192F(x) (((x) & 0x7) << 4)
  491. /*mac queue info*/
  492. #define QUEUE_TOTAL_NUM 20/*reg414h : 0~f ac queue 0x10~0x13MGQ HIQ BCNQ CMDQ*/
  493. #define QUEUE_ACQ_NUM 16
  494. #define QUEUE_INDEX_MGQ 0x10
  495. #define QUEUE_INDEX_HIQ 0x11
  496. #define QUEUE_INDEX_BCNQ 0x12
  497. #define QUEUE_INDEX_CMDQ 0x13
  498. #endif /* __RTL8192F_SPEC_H__ */