phydm_adc_sampling.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2017 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "mp_precomp.h"
  26. #include "phydm_precomp.h"
  27. #if (PHYDM_LA_MODE_SUPPORT)
  28. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  29. #if (RTL8197F_SUPPORT || RTL8822B_SUPPORT || RTL8192F_SUPPORT)
  30. #include "rtl8197f/Hal8197FPhyReg.h"
  31. #include "WlanHAL/HalMac88XX/halmac_reg2.h"
  32. #else
  33. #include "WlanHAL/HalHeader/HalComReg.h"
  34. #endif
  35. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  36. #if WPP_SOFTWARE_TRACE
  37. #include "phydm_adc_sampling.tmh"
  38. #endif
  39. #endif
  40. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  41. boolean
  42. phydm_la_buffer_allocate(void *dm_void)
  43. {
  44. struct dm_struct *dm = (struct dm_struct *)dm_void;
  45. struct rt_adcsmp *smp = &dm->adcsmp;
  46. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  47. void *adapter = dm->adapter;
  48. #endif
  49. struct rt_adcsmp_string *buf = &smp->adc_smp_buf;
  50. boolean ret = true;
  51. pr_debug("[LA mode BufferAllocate]\n");
  52. if (buf->length == 0) {
  53. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  54. if (PlatformAllocateMemoryWithZero(adapter, (void **)&
  55. buf->octet,
  56. buf->buffer_size) !=
  57. RT_STATUS_SUCCESS)
  58. ret = false;
  59. #else
  60. odm_allocate_memory(dm, (void **)&buf->octet, buf->buffer_size);
  61. if (!buf->octet)
  62. ret = false;
  63. #endif
  64. if (ret)
  65. buf->length = buf->buffer_size;
  66. }
  67. return ret;
  68. }
  69. #endif
  70. void phydm_la_get_tx_pkt_buf(void *dm_void)
  71. {
  72. struct dm_struct *dm = (struct dm_struct *)dm_void;
  73. struct rt_adcsmp *smp = &dm->adcsmp;
  74. struct rt_adcsmp_string *buf = &smp->adc_smp_buf;
  75. u32 i = 0, value32 = 0, data_l = 0, data_h = 0;
  76. u32 addr = 0, finish_addr = 0;
  77. boolean is_round_up = false;
  78. static u32 page = 0xFF;
  79. u32 smp_cnt = 0, smp_number = 10, addr_8byte = 0;
  80. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  81. #if (RTL8197F_SUPPORT || RTL8198F_SUPPORT)
  82. u8 backup_dma = 0;
  83. #endif
  84. #endif
  85. odm_memory_set(dm, buf->octet, 0, buf->length);
  86. pr_debug("GetTxPktBuf\n");
  87. if (dm->support_ic_type & ODM_RTL8192F) {
  88. value32 = odm_read_4byte(dm, 0x7F0);
  89. is_round_up = (boolean)((value32 & BIT(31)) >> 31);
  90. /*Reg7F0[30:15]: finish addr (unit: 8byte)*/
  91. finish_addr = (value32 & 0x7FFF8000) >> 15;
  92. } else {
  93. odm_write_1byte(dm, 0x0106, 0x69);
  94. value32 = odm_read_4byte(dm, 0x7C0);
  95. is_round_up = (boolean)((value32 & BIT(31)) >> 31);
  96. /*Reg7C0[30:16]: finish addr (unit: 8byte)*/
  97. if (dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8822C |
  98. ODM_RTL8821C | ODM_RTL8814A | ODM_RTL8814B))
  99. finish_addr = (value32 & 0x7FFF0000) >> 16;
  100. /*Reg7C0[30:15]: finish addr (unit: 8byte)*/
  101. else if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8197F))
  102. finish_addr = (value32 & 0x7FFF8000) >> 15;
  103. }
  104. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  105. #if (RTL8197F_SUPPORT || RTL8198F_SUPPORT)
  106. if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8198F)) {
  107. pr_debug("98F GetTxPktBuf from iMEM\n");
  108. odm_set_bb_reg(dm, R_0x7c0, BIT(0), 0x0);
  109. /*Stop DMA*/
  110. backup_dma = odm_get_mac_reg(dm, R_0x300, MASKLWORD);
  111. odm_set_mac_reg(dm, R_0x300, 0x7fff, 0x7fff);
  112. /*@move LA mode content from IMEM to TxPktBuffer
  113. Source : OCPBASE_IMEM 0x00000000
  114. Destination : OCPBASE_TXBUF 0x18780000
  115. Length : 64K*/
  116. GET_HAL_INTERFACE(dm->priv)->init_ddma_handler(dm->priv,
  117. OCPBASE_IMEM,
  118. OCPBASE_TXBUF,
  119. 0x10000);
  120. }
  121. #endif
  122. #endif
  123. pr_debug("start_addr = ((0x%x)), end_addr = ((0x%x)), buffer_size = ((%d))\n",
  124. buf->start_pos, buf->end_pos, buf->buffer_size);
  125. if (is_round_up) {
  126. pr_debug("buf_start(%d)|----2---->|finish_addr(%d)|----1---->|buf_end(%d)\n",
  127. buf->start_pos, finish_addr << 3, buf->end_pos);
  128. addr = (finish_addr + 1) << 3;
  129. pr_debug("is_round_up = ((%d)), finish_addr=((0x%x)), 0x7c0/0x7F0=((0x%x))\n",
  130. is_round_up, finish_addr, value32);
  131. /*@Byte to 8Byte (64bit)*/
  132. smp_number = (buf->buffer_size) >> 3;
  133. } else {
  134. pr_debug("buf_start(%d)|------->|finish_addr(%d) |buf_end(%d)\n",
  135. buf->start_pos, finish_addr << 3, buf->end_pos);
  136. addr = buf->start_pos;
  137. addr_8byte = addr >> 3;
  138. if (addr_8byte > finish_addr)
  139. smp_number = addr_8byte - finish_addr;
  140. else
  141. smp_number = finish_addr - addr_8byte;
  142. pr_debug("is_round_up = ((%d)), finish_addr=((0x%x * 8Byte)), Start_Addr = ((0x%x * 8Byte)), smp_number = ((%d))\n",
  143. is_round_up, finish_addr, addr_8byte, smp_number);
  144. }
  145. #if 0
  146. dbg_print("is_round_up = %d, finish_addr=0x%x, value32=0x%x\n",
  147. is_round_up, finish_addr, value32);
  148. dbg_print(
  149. "end_addr = %x, buf->start_pos = 0x%x, buf->buffer_size = 0x%x\n",
  150. end_addr, buf->start_pos, buf->buffer_size);
  151. #endif
  152. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  153. #if (RTL8197F_SUPPORT || RTL8198F_SUPPORT)
  154. if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8198F)) {
  155. for (addr = 0x0; addr < buf->end_pos; addr += 8) {/*@64K byte*/
  156. if ((addr & 0xfff) == 0)
  157. odm_set_bb_reg(dm, R_0x0140, MASKLWORD, 0x780 +
  158. (addr >> 12));
  159. data_l = odm_get_bb_reg(dm, 0x8000 + (addr & 0xfff),
  160. MASKDWORD);
  161. data_h = odm_get_bb_reg(dm, 0x8000 + (addr & 0xfff) +
  162. 4, MASKDWORD);
  163. pr_debug("%08x%08x\n", data_h, data_l);
  164. }
  165. } else
  166. #endif
  167. #endif
  168. {
  169. for (i = 0; smp_cnt < smp_number; smp_cnt++, i += 2) {
  170. if (dm->support_ic_type & ODM_RTL8192F) {
  171. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  172. indirect_access_sdram_8192f(dm->adapter,
  173. TX_PACKET_BUFFER,
  174. TRUE,
  175. (u16)addr >> 3, 0,
  176. &data_h, &data_l);
  177. #else
  178. odm_write_1byte(dm, R_0x0106, 0x69);
  179. odm_set_bb_reg(dm, R_0x0140, MASKDWORD, addr >> 3);
  180. data_l = odm_get_bb_reg(dm, R_0x0144, MASKDWORD);
  181. data_h = odm_get_bb_reg(dm, R_0x0148, MASKDWORD);
  182. odm_write_1byte(dm, R_0x0106, 0x0);
  183. #endif
  184. } else {
  185. if (page != (addr >> 12)) {
  186. /* Reg140=0x780+(addr>>12),
  187. * addr=0x30~0x3F, total 16 pages
  188. */
  189. page = addr >> 12;
  190. }
  191. odm_set_bb_reg(dm, R_0x0140, MASKLWORD, 0x780 +
  192. page);
  193. /*pDataL = 0x8000+(addr&0xfff);*/
  194. data_l = odm_get_bb_reg(dm, 0x8000 + (addr &
  195. 0xfff), MASKDWORD);
  196. data_h = odm_get_bb_reg(dm, 0x8000 + (addr &
  197. 0xfff) + 4, MASKDWORD);
  198. }
  199. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  200. buf->octet[i] = data_h;
  201. buf->octet[i + 1] = data_l;
  202. #endif
  203. #if DBG /*WIN driver check build*/
  204. pr_debug("%08x%08x\n", data_h, data_l);
  205. #else /*WIN driver free build*/
  206. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  207. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD,
  208. ("%08x%08x\n", buf->octet[i],
  209. buf->octet[i + 1]));
  210. #endif
  211. #endif
  212. if ((addr + 8) > buf->end_pos)
  213. addr = buf->start_pos;
  214. else
  215. addr = addr + 8;
  216. }
  217. pr_debug("smp_cnt = ((%d))\n", smp_cnt);
  218. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  219. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD,
  220. ("smp_cnt = ((%d))\n", smp_cnt));
  221. #endif
  222. }
  223. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  224. #if (RTL8197F_SUPPORT)
  225. if (dm->support_ic_type & ODM_RTL8197F)
  226. odm_set_mac_reg(dm, R_0x300, 0x7fff, backup_dma);/*Resume DMA*/
  227. #endif
  228. #endif
  229. }
  230. void phydm_la_mode_set_mac_iq_dump(void *dm_void, boolean en_fake_trig)
  231. {
  232. struct dm_struct *dm = (struct dm_struct *)dm_void;
  233. struct rt_adcsmp *smp = &dm->adcsmp;
  234. u32 reg_value = 0;
  235. u32 reg1 = 0, reg2 = 0, reg3 = 0;
  236. if (dm->support_ic_type & ODM_RTL8192F) {
  237. reg1 = 0x7f0;
  238. reg2 = 0x7f4;
  239. reg3 = 0x7f8;
  240. } else {
  241. reg1 = 0x7c0;
  242. reg2 = 0x7c4;
  243. reg3 = 0x7c8;
  244. }
  245. odm_write_1byte(dm, reg1, 0); /*@clear all reg1*/
  246. /*@Enable LA mode HW block*/
  247. odm_set_mac_reg(dm, reg1, BIT(0), 1);
  248. if (smp->la_trig_mode == PHYDM_MAC_TRIG) {
  249. smp->is_bb_trigger = 0;
  250. /*polling bit for MAC mode*/
  251. odm_set_mac_reg(dm, reg1, BIT(2), 1);
  252. /*trigger mode for MAC*/
  253. odm_set_mac_reg(dm, reg1, BIT(4) | BIT(3),
  254. smp->la_trigger_edge);
  255. pr_debug("[MAC_trig] ref_mask = ((0x%x)), ref_value = ((0x%x)), dbg_port = ((0x%x))\n",
  256. smp->la_mac_mask_or_hdr_sel, smp->la_trig_sig_sel,
  257. smp->la_dbg_port);
  258. /*@[Set MAC Debug Port]*/
  259. odm_set_mac_reg(dm, R_0xf4, BIT(16), 1);
  260. odm_set_mac_reg(dm, R_0x38, 0xff0000, smp->la_dbg_port);
  261. odm_set_mac_reg(dm, reg2, MASKDWORD,
  262. smp->la_mac_mask_or_hdr_sel);
  263. odm_set_mac_reg(dm, reg3, MASKDWORD, smp->la_trig_sig_sel);
  264. } else {
  265. smp->is_bb_trigger = 1;
  266. /*polling bit for BB ADC mode*/
  267. odm_set_mac_reg(dm, reg1, BIT(1), 1);
  268. if (smp->la_trig_mode == PHYDM_ADC_MAC_TRIG) {
  269. /*polling bit for MAC trigger event*/
  270. if (!en_fake_trig)
  271. odm_set_mac_reg(dm, R_0x7c0, BIT(3), 1);
  272. odm_set_mac_reg(dm, reg1, BIT(7) | BIT(6),
  273. smp->la_trig_sig_sel);
  274. if (smp->la_trig_sig_sel == ADCSMP_TRIG_REG)
  275. /* @manual trigger reg1[5] = 0->1*/
  276. odm_set_mac_reg(dm, reg1, BIT(5), 1);
  277. }
  278. }
  279. reg_value = odm_get_bb_reg(dm, reg1, 0xff);
  280. pr_debug("4. [Set MAC IQ dump] 0x%x[7:0] = ((0x%x))\n", reg1,
  281. reg_value);
  282. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  283. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD,
  284. ("4. [Set MAC IQ dump] 0x%x[7:0] = ((0x%x))\n", reg1,
  285. reg_value));
  286. #endif
  287. }
  288. void phydm_adc_smp_start(void *dm_void)
  289. {
  290. struct dm_struct *dm = (struct dm_struct *)dm_void;
  291. struct rt_adcsmp *smp = &dm->adcsmp;
  292. u8 tmp_u1b = 0;
  293. u8 while_cnt = 0;
  294. u8 target_polling_bit = 0;
  295. boolean polling_ok = false;
  296. boolean en_fake_trig = false;
  297. if (smp->la_dma_type >= 0 && smp->la_dma_type <= 5)
  298. en_fake_trig = true;
  299. if (en_fake_trig) {
  300. smp->is_fake_trig = true;
  301. phydm_la_mode_bb_setting(dm, en_fake_trig);
  302. } else {
  303. smp->is_fake_trig = false;
  304. phydm_la_mode_bb_setting(dm, en_fake_trig);
  305. }
  306. phydm_la_mode_set_trigger_time(dm, smp->la_trigger_time);
  307. if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F))
  308. odm_set_bb_reg(dm, R_0xd00, BIT(26), 0x1);
  309. else if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8822C))
  310. odm_set_bb_reg(dm, R_0x1eb4, BIT(23), 0x1);
  311. else /*@for 8814A and 8822B?*/
  312. odm_write_1byte(dm, 0x8b4, 0x80);
  313. #if 0
  314. /* odm_set_bb_reg(dm, R_0x8b4, BIT(7), 1); */
  315. #endif
  316. phydm_la_mode_set_mac_iq_dump(dm, en_fake_trig);
  317. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  318. watchdog_stop(dm->priv);
  319. #endif
  320. if (en_fake_trig) {
  321. ODM_delay_ms(100);
  322. if (smp->la_trig_mode == PHYDM_ADC_BB_TRIG) {
  323. smp->is_fake_trig = false;
  324. phydm_la_mode_bb_setting(dm, en_fake_trig);
  325. }
  326. if (smp->la_trig_mode == PHYDM_ADC_MAC_TRIG) {
  327. if (dm->support_ic_type & ODM_RTL8192F)
  328. odm_set_mac_reg(dm, 0x7f0, BIT(3), 1);
  329. else
  330. odm_set_mac_reg(dm, 0x7c0, BIT(3), 1);
  331. }
  332. }
  333. target_polling_bit = (smp->is_bb_trigger) ? BIT(1) : BIT(2);
  334. do { /*Polling time always use 100ms, when it exceed 2s, break loop*/
  335. if (dm->support_ic_type & ODM_RTL8192F) {
  336. tmp_u1b = odm_read_1byte(dm, 0x7F0);
  337. pr_debug("[%d], 0x7F0[7:0] = ((0x%x))\n", while_cnt,
  338. tmp_u1b);
  339. } else {
  340. tmp_u1b = odm_read_1byte(dm, 0x7C0);
  341. pr_debug("[%d], 0x7C0[7:0] = ((0x%x))\n", while_cnt,
  342. tmp_u1b);
  343. }
  344. if (smp->adc_smp_state != ADCSMP_STATE_SET) {
  345. pr_debug("[state Error] adc_smp_state != ADCSMP_STATE_SET\n");
  346. break;
  347. } else if (tmp_u1b & target_polling_bit) {
  348. ODM_delay_ms(100);
  349. while_cnt = while_cnt + 1;
  350. continue;
  351. } else {
  352. pr_debug("[LA Query OK] polling_bit=((0x%x))\n",
  353. target_polling_bit);
  354. polling_ok = true;
  355. break;
  356. }
  357. } while (while_cnt < 20);
  358. if (smp->adc_smp_state == ADCSMP_STATE_SET) {
  359. if (polling_ok)
  360. phydm_la_get_tx_pkt_buf(dm);
  361. else
  362. pr_debug("[Polling timeout]\n");
  363. }
  364. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  365. watchdog_resume(dm->priv);
  366. #endif
  367. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  368. if (smp->adc_smp_state == ADCSMP_STATE_SET)
  369. smp->adc_smp_state = ADCSMP_STATE_QUERY;
  370. #endif
  371. pr_debug("[LA mode] LA_pattern_count = ((%d))\n", smp->la_count);
  372. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  373. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD,
  374. ("[LA mode] la_count = ((%d))\n", smp->la_count));
  375. #endif
  376. adc_smp_stop(dm);
  377. if (smp->la_count == 0) {
  378. pr_debug("LA Dump finished ---------->\n\n\n");
  379. phydm_release_bb_dbg_port(dm);
  380. if ((dm->support_ic_type & ODM_RTL8821C) &&
  381. dm->cut_version >= ODM_CUT_B)
  382. odm_set_bb_reg(dm, R_0x95c, BIT(23), 0);
  383. } else {
  384. smp->la_count--;
  385. pr_debug("LA Dump more ---------->\n\n\n");
  386. adc_smp_set(dm, smp->la_trig_mode, smp->la_trig_sig_sel,
  387. smp->la_dma_type, smp->la_trigger_time, 0);
  388. }
  389. }
  390. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  391. void adc_smp_work_item_callback(void *context)
  392. {
  393. void *adapter = (void *)context;
  394. PHAL_DATA_TYPE hal_data = GET_HAL_DATA(((PADAPTER)adapter));
  395. struct dm_struct *dm = &hal_data->DM_OutSrc;
  396. struct rt_adcsmp *smp = &dm->adcsmp;
  397. pr_debug("[WorkItem Call back] LA_State=((%d))\n", smp->adc_smp_state);
  398. phydm_adc_smp_start(dm);
  399. }
  400. #endif
  401. void adc_smp_set(void *dm_void, u8 trig_mode, u32 trig_sig_sel,
  402. u8 dma_data_sig_sel, u32 trig_time, u16 polling_time)
  403. {
  404. struct dm_struct *dm = (struct dm_struct *)dm_void;
  405. boolean is_set_success = true;
  406. struct rt_adcsmp *smp = &dm->adcsmp;
  407. smp->la_trig_mode = trig_mode;
  408. smp->la_trig_sig_sel = trig_sig_sel;
  409. smp->la_dma_type = dma_data_sig_sel;
  410. smp->la_trigger_time = trig_time;
  411. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  412. if (smp->adc_smp_state != ADCSMP_STATE_IDLE)
  413. is_set_success = false;
  414. else if (smp->adc_smp_buf.length == 0)
  415. is_set_success = phydm_la_buffer_allocate(dm);
  416. #endif
  417. if (is_set_success) {
  418. smp->adc_smp_state = ADCSMP_STATE_SET;
  419. pr_debug("[LA Set Success] LA_State=((%d))\n",
  420. smp->adc_smp_state);
  421. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  422. pr_debug("ADCSmp_work_item_index = ((%d))\n",
  423. smp->la_work_item_index);
  424. if (smp->la_work_item_index != 0) {
  425. odm_schedule_work_item(&smp->adc_smp_work_item_1);
  426. smp->la_work_item_index = 0;
  427. } else {
  428. odm_schedule_work_item(&smp->adc_smp_work_item);
  429. smp->la_work_item_index = 1;
  430. }
  431. #else
  432. phydm_adc_smp_start(dm);
  433. #endif
  434. } else {
  435. pr_debug("[LA Set Fail] LA_State=((%d))\n", smp->adc_smp_state);
  436. }
  437. }
  438. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  439. enum rt_status
  440. adc_smp_query(void *dm_void, ULONG info_buf_length, void *info_buf,
  441. PULONG bytes_written)
  442. {
  443. struct dm_struct *dm = (struct dm_struct *)dm_void;
  444. struct rt_adcsmp *smp = &dm->adcsmp;
  445. enum rt_status ret_status = RT_STATUS_SUCCESS;
  446. struct rt_adcsmp_string *buf = &smp->adc_smp_buf;
  447. pr_debug("[%s] LA_State=((%d))", __func__, smp->adc_smp_state);
  448. if (info_buf_length != buf->buffer_size) {
  449. *bytes_written = 0;
  450. ret_status = RT_STATUS_RESOURCE;
  451. } else if (buf->length != buf->buffer_size) {
  452. *bytes_written = 0;
  453. ret_status = RT_STATUS_RESOURCE;
  454. } else if (smp->adc_smp_state != ADCSMP_STATE_QUERY) {
  455. *bytes_written = 0;
  456. ret_status = RT_STATUS_PENDING;
  457. } else {
  458. odm_move_memory(dm, info_buf, buf->octet, buf->buffer_size);
  459. *bytes_written = buf->buffer_size;
  460. smp->adc_smp_state = ADCSMP_STATE_IDLE;
  461. }
  462. pr_debug("Return status %d\n", ret_status);
  463. return ret_status;
  464. }
  465. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  466. void adc_smp_query(void *dm_void, void *output, u32 out_len, u32 *pused)
  467. {
  468. struct dm_struct *dm = (struct dm_struct *)dm_void;
  469. struct rt_adcsmp *smp = &dm->adcsmp;
  470. struct rt_adcsmp_string *buf = &smp->adc_smp_buf;
  471. u32 used = *pused;
  472. u32 i = 0;
  473. #if 0
  474. /* struct timespec t; */
  475. /* rtw_get_current_timespec(&t); */
  476. #endif
  477. pr_debug("%s adc_smp_state %d", __func__, smp->adc_smp_state);
  478. for (i = 0; i < (buf->length >> 2) - 2; i += 2) {
  479. PDM_SNPF(out_len, used, output + used, out_len - used,
  480. "%08x%08x\n", buf->octet[i], buf->octet[i + 1]);
  481. }
  482. PDM_SNPF(out_len, used, output + used, out_len - used, "\n");
  483. /* PDM_SNPF(output + used, out_len - used, "\n[%lu.%06lu]\n", */
  484. /* t.tv_sec, t.tv_nsec); */
  485. *pused = used;
  486. }
  487. s32 adc_smp_get_sample_counts(void *dm_void)
  488. {
  489. struct dm_struct *dm = (struct dm_struct *)dm_void;
  490. struct rt_adcsmp *smp = &dm->adcsmp;
  491. struct rt_adcsmp_string *buf = &smp->adc_smp_buf;
  492. return (buf->length >> 2) - 2;
  493. }
  494. s32 adc_smp_query_single_data(void *dm_void, void *output, u32 out_len, u32 idx)
  495. {
  496. struct dm_struct *dm = (struct dm_struct *)dm_void;
  497. struct rt_adcsmp *smp = &dm->adcsmp;
  498. struct rt_adcsmp_string *buf = &smp->adc_smp_buf;
  499. u32 used = 0;
  500. /* @dbg_print("%s adc_smp_state %d\n", __func__,*/
  501. /* smp->adc_smp_state);*/
  502. if (smp->adc_smp_state != ADCSMP_STATE_QUERY) {
  503. PDM_SNPF(out_len, used, output + used, out_len - used,
  504. "Error: la data is not ready yet ...\n");
  505. return -1;
  506. }
  507. if (idx < ((buf->length >> 2) - 2)) {
  508. PDM_SNPF(out_len, used, output + used, out_len - used,
  509. "%08x%08x\n", buf->octet[idx], buf->octet[idx + 1]);
  510. }
  511. return 0;
  512. }
  513. #endif
  514. void adc_smp_stop(void *dm_void)
  515. {
  516. struct dm_struct *dm = (struct dm_struct *)dm_void;
  517. struct rt_adcsmp *smp = &dm->adcsmp;
  518. smp->adc_smp_state = ADCSMP_STATE_IDLE;
  519. PHYDM_DBG(dm, DBG_TMP, "[LA_Stop] LA_state = %d\n", smp->adc_smp_state);
  520. }
  521. void adc_smp_init(void *dm_void)
  522. {
  523. struct dm_struct *dm = (struct dm_struct *)dm_void;
  524. struct rt_adcsmp *smp = &dm->adcsmp;
  525. struct rt_adcsmp_string *buf = &smp->adc_smp_buf;
  526. smp->adc_smp_state = ADCSMP_STATE_IDLE;
  527. if (dm->support_ic_type & ODM_RTL8814A) {
  528. buf->start_pos = 0x30000;
  529. buf->buffer_size = 0x10000;
  530. } else if (dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8822C)) {
  531. buf->start_pos = 0x20000;
  532. buf->buffer_size = 0x20000;
  533. } else if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8198F)) {
  534. buf->start_pos = 0x00000;
  535. buf->buffer_size = 0x10000;
  536. } else if (dm->support_ic_type & ODM_RTL8192F) {
  537. buf->start_pos = 0x2000;
  538. buf->buffer_size = 0xE000;
  539. } else if (dm->support_ic_type & ODM_RTL8821C) {
  540. buf->start_pos = 0x8000;
  541. buf->buffer_size = 0x8000;
  542. }
  543. buf->end_pos = buf->start_pos + buf->buffer_size;
  544. PHYDM_DBG(dm, DBG_TMP,
  545. "start_addr = ((0x%x)), end_addr = ((0x%x)), buffer_size = ((%d))\n",
  546. buf->start_pos, buf->end_pos, buf->buffer_size);
  547. }
  548. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  549. void adc_smp_de_init(void *dm_void)
  550. {
  551. struct dm_struct *dm = (struct dm_struct *)dm_void;
  552. struct rt_adcsmp *smp = &dm->adcsmp;
  553. struct rt_adcsmp_string *buf = &smp->adc_smp_buf;
  554. adc_smp_stop(dm);
  555. if (buf->length != 0x0) {
  556. odm_free_memory(dm, buf->octet, buf->length);
  557. buf->length = 0x0;
  558. }
  559. }
  560. #endif
  561. void phydm_la_mode_bb_setting(void *dm_void, boolean en_fake_trig)
  562. {
  563. struct dm_struct *dm = (struct dm_struct *)dm_void;
  564. struct rt_adcsmp *smp = &dm->adcsmp;
  565. u8 trig_mode = smp->la_trig_mode;
  566. u32 trig_sel = smp->la_trig_sig_sel;
  567. u32 dbg_port = smp->la_dbg_port;
  568. u8 edge = smp->la_trigger_edge;
  569. u8 smp_rate = smp->la_smp_rate;
  570. u8 dma_type = smp->la_dma_type;
  571. u8 is_fake_trig = smp->is_fake_trig;
  572. u32 dbg_port_hdr_sel = 0;
  573. #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT)
  574. boolean en_new_bbtrigger = smp->la_en_new_bbtrigger;
  575. boolean ori_bb_dis = smp->la_ori_bb_dis;
  576. u8 and1_sel = smp->la_and1_sel;
  577. u8 and1_val = smp->la_and1_val;
  578. u8 and2_sel = smp->la_and2_sel;
  579. u8 and2_val = smp->la_and2_val;
  580. u8 and3_sel = smp->la_and3_sel;
  581. u8 and3_val = smp->la_and3_val;
  582. u32 and4_en = smp->la_and4_en;
  583. u32 and4_val = smp->la_and4_val;
  584. #endif
  585. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  586. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD,
  587. ("1. [LA mode bb_setting]trig_mode = ((%d)), dbg_port = ((0x%x)), Trig_Edge = ((%d)), smp_rate = ((%d)), Trig_Sel = ((0x%x)), Dma_type = ((%d))\n",
  588. trig_mode, dbg_port, edge, smp_rate, trig_sel, dma_type));
  589. #endif
  590. if (trig_mode == PHYDM_MAC_TRIG)
  591. trig_sel = 0; /*@ignore this setting*/
  592. /*set BB debug port*/
  593. if (is_fake_trig) {
  594. if (phydm_set_bb_dbg_port(dm, DBGPORT_PRI_3, 0xf))
  595. pr_debug("Set fake dbg_port success\n");
  596. if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
  597. /*@0x95C[4:0], BB debug port bit*/
  598. odm_set_bb_reg(dm, R_0x95c, 0x1f, 0x0);
  599. #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT)
  600. } else if (dm->support_ic_type &
  601. (ODM_RTL8198F | ODM_RTL8822C)) {
  602. if (!(en_new_bbtrigger))
  603. odm_set_bb_reg(dm, R_0x1ce4, 0x3e000, 0x0);
  604. else if (!(ori_bb_dis))
  605. odm_set_bb_reg(dm, R_0x1ce4, 0x3e000, 0x0);
  606. #endif
  607. } else {
  608. /*@0x9A0[4:0], BB debug port bit*/
  609. odm_set_bb_reg(dm, R_0x9a0, 0x1f, 0x0);
  610. }
  611. pr_debug("1. [BB Setting] is_fake\n");
  612. } else {
  613. if (en_fake_trig)
  614. phydm_release_bb_dbg_port(dm);
  615. if (phydm_set_bb_dbg_port(dm, DBGPORT_PRI_3, dbg_port))
  616. pr_debug("Set dbg_port((0x%x)) success\n", dbg_port);
  617. else
  618. pr_debug("Set dbg_port fail!\n");
  619. if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
  620. /*@0x95C[4:0], BB debug port bit*/
  621. odm_set_bb_reg(dm, R_0x95c, 0x1f, trig_sel);
  622. #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT)
  623. } else if (dm->support_ic_type &
  624. (ODM_RTL8198F | ODM_RTL8822C)) {
  625. if (!(en_new_bbtrigger))
  626. odm_set_bb_reg(dm, R_0x1ce4, 0x3e000, trig_sel);
  627. else if (!(ori_bb_dis))
  628. odm_set_bb_reg(dm, R_0x1ce4, 0x3e000, trig_sel);
  629. #endif
  630. } else {
  631. /*@0x9A0[4:0], BB debug port bit*/
  632. odm_set_bb_reg(dm, R_0x9a0, 0x1f, trig_sel);
  633. }
  634. pr_debug("1. [BB Setting] is_fake = ((%d)), trig_mode = ((%d)), dbg_port = ((0x%x)), Trig_Edge = ((%d)), smp_rate = ((%d)), Trig_Sel = ((0x%x)), Dma_type = ((%d))\n",
  635. is_fake_trig, trig_mode, dbg_port, edge, smp_rate,
  636. trig_sel, dma_type);
  637. if (en_fake_trig)
  638. return;
  639. }
  640. if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
  641. if (trig_mode == PHYDM_ADC_RF0_TRIG)
  642. dbg_port_hdr_sel = 9; /*@DBGOUT_RFC_a[31:0]*/
  643. else if (trig_mode == PHYDM_ADC_RF1_TRIG)
  644. dbg_port_hdr_sel = 8; /*@DBGOUT_RFC_b[31:0]*/
  645. else if ((trig_mode == PHYDM_ADC_BB_TRIG) ||
  646. (trig_mode == PHYDM_ADC_MAC_TRIG)) {
  647. if (smp->la_mac_mask_or_hdr_sel <= 0xf)
  648. dbg_port_hdr_sel = smp->la_mac_mask_or_hdr_sel;
  649. else
  650. dbg_port_hdr_sel = 0;
  651. }
  652. phydm_bb_dbg_port_header_sel(dm, dbg_port_hdr_sel);
  653. /*@0x95C[11:8]*/
  654. odm_set_bb_reg(dm, R_0x95c, 0xf00, dma_type);
  655. /*@0: posedge, 1: negedge*/
  656. odm_set_bb_reg(dm, R_0x95c, BIT(31), edge);
  657. odm_set_bb_reg(dm, R_0x95c, 0xe0, smp_rate);
  658. /* @(0:) '80MHz'
  659. * (1:) '40MHz'
  660. * (2:) '20MHz'
  661. * (3:) '10MHz'
  662. * (4:) '5MHz'
  663. * (5:) '2.5MHz'
  664. * (6:) '1.25MHz'
  665. * (7:) '160MHz (for BW160 ic)'
  666. */
  667. if ((dm->support_ic_type & ODM_RTL8821C) &&
  668. (dm->cut_version >= ODM_CUT_B))
  669. odm_set_bb_reg(dm, R_0x95c, BIT(23), 1);
  670. #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT)
  671. } else if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8822C)) {
  672. /*@MAC-PHY timing*/
  673. odm_set_bb_reg(dm, R_0x1ce4, BIT(7) | BIT(6), 0);
  674. odm_set_bb_reg(dm, R_0x1cf4, BIT(23), 1); /*@LA mode on*/
  675. odm_set_bb_reg(dm, R_0x1ce4, 0x3f, dma_type);
  676. /*@0: posedge, 1: negedge ??*/
  677. odm_set_bb_reg(dm, R_0x1ce4, BIT(26), edge);
  678. odm_set_bb_reg(dm, R_0x1ce4, 0x700, smp_rate);
  679. if (!en_new_bbtrigger) { /*normal LA mode & back to default*/
  680. pr_debug("Set bb default setting\n");
  681. /*path 1 default: enable ori. BB trigger*/
  682. odm_set_bb_reg(dm, R_0x1ce4, BIT(27), 0);
  683. /*@AND1~AND4 default: off*/
  684. odm_set_bb_reg(dm, R_0x1ce4, MASKH4BITS, 0); /*@AND 1*/
  685. odm_set_bb_reg(dm, R_0x1ce8, 0x1f, 0); /*@AND 1 val*/
  686. odm_set_bb_reg(dm, R_0x1ce8, BIT(5), 0); /*@AND 1 inv*/
  687. odm_set_bb_reg(dm, R_0x1ce8, 0x3c0, 0); /*@AND 2*/
  688. odm_set_bb_reg(dm, R_0x1ce8, 0x7c00, 0); /*@AND 2 val*/
  689. /*@AND 2 inv*/
  690. odm_set_bb_reg(dm, R_0x1ce8, BIT(15), 0);
  691. odm_set_bb_reg(dm, R_0x1ce8, 0xf0000, 0); /*@AND 3*/
  692. /*@AND 3 val*/
  693. odm_set_bb_reg(dm, R_0x1ce8, 0x1f00000, 0);
  694. /*@AND 3 inv*/
  695. odm_set_bb_reg(dm, R_0x1ce8, BIT(25), 0);
  696. /*@AND 4 en*/
  697. odm_set_bb_reg(dm, R_0x1cf0, MASKDWORD, 0);
  698. /*@AND 4 val*/
  699. odm_set_bb_reg(dm, R_0x1cec, MASKDWORD, 0);
  700. /*@AND 4 inv*/
  701. odm_set_bb_reg(dm, R_0x1ce8, BIT(26), 0);
  702. pr_debug("Set bb default setting finished\n");
  703. } else if (en_new_bbtrigger) {
  704. /*path 1 default: enable ori. BB trigger*/
  705. if (ori_bb_dis)
  706. odm_set_bb_reg(dm, R_0x1ce4, BIT(27), 1);
  707. else
  708. odm_set_bb_reg(dm, R_0x1ce4, BIT(27), 0);
  709. /* @AND1 */
  710. odm_set_bb_reg(dm, R_0x1ce8, BIT(5), 0); /*@invert*/
  711. if (and1_sel == 0x4 || and1_sel == 0x5 ||
  712. and1_sel == 0x6) {
  713. /* rx_state, rx_state_freq, field */
  714. odm_set_bb_reg(dm, R_0x1ce4, MASKH4BITS,
  715. and1_sel);
  716. odm_set_bb_reg(dm, R_0x1ce8, 0x1f, and1_val);
  717. } else if (and1_sel == 0x7) {
  718. /* @mux state */
  719. odm_set_bb_reg(dm, R_0x1ce4, MASKH4BITS,
  720. and1_sel);
  721. odm_set_bb_reg(dm, R_0x1ce8, 0xf, and1_val);
  722. } else {
  723. odm_set_bb_reg(dm, R_0x1ce4, MASKH4BITS,
  724. and1_sel);
  725. }
  726. /* @AND2 */
  727. odm_set_bb_reg(dm, R_0x1ce8, BIT(15), 0); /*@invert*/
  728. if (and2_sel == 0x4 || and2_sel == 0x5 ||
  729. and2_sel == 0x6) {
  730. /* rx_state, rx_state_freq, field */
  731. odm_set_bb_reg(dm, R_0x1ce8, 0x3c0, and2_sel);
  732. odm_set_bb_reg(dm, R_0x1ce8, 0x7c00, and2_val);
  733. } else if (and2_sel == 0x7) {
  734. /* @mux state */
  735. odm_set_bb_reg(dm, R_0x1ce8, 0x3c0, and2_sel);
  736. odm_set_bb_reg(dm, R_0x1ce8, 0x3c00, and2_val);
  737. } else {
  738. odm_set_bb_reg(dm, R_0x1ce8, 0x3c0, and2_sel);
  739. }
  740. /* @AND3 */
  741. odm_set_bb_reg(dm, R_0x1ce8, BIT(25), 0); /*@invert*/
  742. if (and3_sel == 0x4 || and3_sel == 0x5 ||
  743. and3_sel == 0x6) {
  744. /* rx_state, rx_state_freq, field */
  745. odm_set_bb_reg(dm, R_0x1ce8, 0xf0000, and3_sel);
  746. odm_set_bb_reg(dm, R_0x1ce8, 0x1f00000,
  747. and3_val);
  748. } else if (and3_sel == 0x7) {
  749. /* @mux state */
  750. odm_set_bb_reg(dm, R_0x1ce8, 0xf0000, and3_sel);
  751. odm_set_bb_reg(dm, R_0x1ce8, 0xf00000,
  752. and3_val);
  753. } else {
  754. odm_set_bb_reg(dm, R_0x1ce8, 0xf0000, and3_sel);
  755. }
  756. /* @AND4 */
  757. odm_set_bb_reg(dm, R_0x1ce8, BIT(26), 0); /*@invert*/
  758. odm_set_bb_reg(dm, R_0x1cf0, MASKDWORD, and4_en);
  759. odm_set_bb_reg(dm, R_0x1cec, MASKDWORD, and4_val);
  760. }
  761. #endif
  762. } else {
  763. #if (RTL8192F_SUPPORT)
  764. if ((dm->support_ic_type & ODM_RTL8192F))
  765. /*@LA reset HW block enable for true-mac asic*/
  766. odm_set_bb_reg(dm, R_0x9a0, BIT(15), 1);
  767. #endif
  768. /*@0x9A0[11:8]*/
  769. odm_set_bb_reg(dm, R_0x9a0, 0xf00, dma_type);
  770. /*@0: posedge, 1: negedge*/
  771. odm_set_bb_reg(dm, R_0x9a0, BIT(31), edge);
  772. odm_set_bb_reg(dm, R_0x9a0, 0xe0, smp_rate);
  773. /* @(0:) '80MHz'
  774. * (1:) '40MHz'
  775. * (2:) '20MHz'
  776. * (3:) '10MHz'
  777. * (4:) '5MHz'
  778. * (5:) '2.5MHz'
  779. * (6:) '1.25MHz'
  780. * (7:) '160MHz (for BW160 ic)'
  781. */
  782. }
  783. }
  784. void phydm_la_mode_set_trigger_time(void *dm_void, u32 trigger_time_mu_sec)
  785. {
  786. struct dm_struct *dm = (struct dm_struct *)dm_void;
  787. u8 time_unit_num = 0;
  788. u32 unit = 0;
  789. if (trigger_time_mu_sec < 128)
  790. unit = 0; /*unit: 1mu sec*/
  791. else if (trigger_time_mu_sec < 256)
  792. unit = 1; /*unit: 2mu sec*/
  793. else if (trigger_time_mu_sec < 512)
  794. unit = 2; /*unit: 4mu sec*/
  795. else if (trigger_time_mu_sec < 1024)
  796. unit = 3; /*unit: 8mu sec*/
  797. else if (trigger_time_mu_sec < 2048)
  798. unit = 4; /*unit: 16mu sec*/
  799. else if (trigger_time_mu_sec < 4096)
  800. unit = 5; /*unit: 32mu sec*/
  801. else if (trigger_time_mu_sec < 8192)
  802. unit = 6; /*unit: 64mu sec*/
  803. time_unit_num = (u8)(trigger_time_mu_sec >> unit);
  804. pr_debug("2. [Set Trigger Time] Trig_Time = ((%d)) * unit = ((2^%d us))\n",
  805. time_unit_num, unit);
  806. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  807. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, (
  808. "3. [Set Trigger Time] Trig_Time = ((%d)) * unit = ((2^%d us))\n",
  809. time_unit_num, unit));
  810. #endif
  811. if (dm->support_ic_type & ODM_RTL8192F) {
  812. odm_set_mac_reg(dm, R_0x7fc, BIT(2) | BIT(1) | BIT(0), unit);
  813. odm_set_mac_reg(dm, R_0x7f0, 0x7f00, (time_unit_num & 0x7f));
  814. #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT)
  815. } else if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8822C)) {
  816. odm_set_mac_reg(dm, R_0x7cc, BIT(18) | BIT(17) | BIT(16), unit);
  817. odm_set_mac_reg(dm, R_0x7c0, 0x7f00, (time_unit_num & 0x7f));
  818. #endif
  819. } else {
  820. odm_set_mac_reg(dm, R_0x7cc, BIT(20) | BIT(19) | BIT(18), unit);
  821. odm_set_mac_reg(dm, R_0x7c0, 0x7f00, (time_unit_num & 0x7f));
  822. }
  823. }
  824. void phydm_lamode_trigger_cmd(void *dm_void, char input[][16], u32 *_used,
  825. char *output, u32 *_out_len)
  826. {
  827. struct dm_struct *dm = (struct dm_struct *)dm_void;
  828. struct rt_adcsmp *smp = &dm->adcsmp;
  829. u8 trig_mode = 0, dma_data_sig_sel = 0;
  830. u32 trig_sig_sel = 0;
  831. u8 enable_la_mode = 0;
  832. u32 trigger_time_mu_sec = 0;
  833. char help[] = "-h";
  834. u32 var1[10] = {0};
  835. u32 used = *_used;
  836. u32 out_len = *_out_len;
  837. if (dm->support_ic_type & PHYDM_IC_SUPPORT_LA_MODE) {
  838. PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
  839. enable_la_mode = (u8)var1[0];
  840. #if 0
  841. /*@dbg_print("echo cmd input_num = %d\n", input_num);*/
  842. #endif
  843. if ((strcmp(input[1], help) == 0)) {
  844. PDM_SNPF(out_len, used, output + used, out_len - used,
  845. "{En} {0:BB,1:BB_MAC,2:RF0,3:RF1,4:MAC} \n {BB:dbg_port[bit],BB_MAC:0-ok/1-fail/2-cca,MAC:ref} {DMA type} {TrigTime} \n {DbgPort_head/ref_mask} {dbg_port} {0:P_Edge, 1:N_Edge} {SpRate:0-80M,1-40M,2-20M} {Capture num}\n");
  846. } else if (enable_la_mode == 1) {
  847. PHYDM_SSCANF(input[2], DCMD_DECIMAL, &var1[1]);
  848. trig_mode = (u8)var1[1];
  849. if (trig_mode == PHYDM_MAC_TRIG)
  850. PHYDM_SSCANF(input[3], DCMD_HEX, &var1[2]);
  851. else
  852. PHYDM_SSCANF(input[3], DCMD_DECIMAL, &var1[2]);
  853. trig_sig_sel = var1[2];
  854. PHYDM_SSCANF(input[4], DCMD_DECIMAL, &var1[3]);
  855. PHYDM_SSCANF(input[5], DCMD_DECIMAL, &var1[4]);
  856. PHYDM_SSCANF(input[6], DCMD_HEX, &var1[5]);
  857. PHYDM_SSCANF(input[7], DCMD_HEX, &var1[6]);
  858. PHYDM_SSCANF(input[8], DCMD_DECIMAL, &var1[7]);
  859. PHYDM_SSCANF(input[9], DCMD_DECIMAL, &var1[8]);
  860. PHYDM_SSCANF(input[10], DCMD_DECIMAL, &var1[9]);
  861. dma_data_sig_sel = (u8)var1[3];
  862. trigger_time_mu_sec = var1[4]; /*unit: us*/
  863. smp->la_mac_mask_or_hdr_sel = var1[5];
  864. smp->la_dbg_port = var1[6];
  865. smp->la_trigger_edge = (u8)var1[7];
  866. smp->la_smp_rate = (u8)(var1[8] & 0x7);
  867. smp->la_count = var1[9];
  868. #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT)
  869. smp->la_en_new_bbtrigger = false;
  870. #endif
  871. pr_debug("echo lamode %d %d %d %d %d %d %x %d %d %d\n",
  872. var1[0], var1[1], var1[2], var1[3], var1[4],
  873. var1[5], var1[6], var1[7], var1[8], var1[9]);
  874. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  875. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, (
  876. "echo lamode %d %d %d %d %d %d %x %d %d %d\n",
  877. var1[0], var1[1], var1[2], var1[3],
  878. var1[4], var1[5], var1[6], var1[7],
  879. var1[8], var1[9]));
  880. #endif
  881. PDM_SNPF(out_len, used, output + used, out_len - used,
  882. "a.En= ((1)), b.mode = ((%d)), c.Trig_Sel = ((0x%x)), d.Dma_type = ((%d))\n",
  883. trig_mode, trig_sig_sel, dma_data_sig_sel);
  884. PDM_SNPF(out_len, used, output + used, out_len - used,
  885. "e.Trig_Time = ((%dus)), f.Dbg_head/mac_ref_mask = ((0x%x)), g.dbg_port = ((0x%x))\n",
  886. trigger_time_mu_sec,
  887. smp->la_mac_mask_or_hdr_sel, smp->la_dbg_port);
  888. PDM_SNPF(out_len, used, output + used, out_len - used,
  889. "h.Trig_edge = ((%d)), i.smp rate = ((%d MHz)), j.Cap_num = ((%d))\n",
  890. smp->la_trigger_edge, (80 >> smp->la_smp_rate),
  891. smp->la_count);
  892. #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT)
  893. PDM_SNPF(out_len, used, output + used, out_len - used,
  894. "k.en_new_bbtrigger = ((%d))\n",
  895. smp->la_en_new_bbtrigger);
  896. #endif
  897. adc_smp_set(dm, trig_mode, trig_sig_sel,
  898. dma_data_sig_sel, trigger_time_mu_sec, 0);
  899. #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT)
  900. } else if (enable_la_mode == 100) {
  901. smp->la_en_new_bbtrigger = true;
  902. PHYDM_SSCANF(input[2], DCMD_DECIMAL, &var1[1]);
  903. PHYDM_SSCANF(input[3], DCMD_DECIMAL, &var1[2]);
  904. PHYDM_SSCANF(input[4], DCMD_HEX, &var1[3]);
  905. PHYDM_SSCANF(input[5], DCMD_DECIMAL, &var1[4]);
  906. PHYDM_SSCANF(input[6], DCMD_HEX, &var1[5]);
  907. PHYDM_SSCANF(input[7], DCMD_DECIMAL, &var1[6]);
  908. PHYDM_SSCANF(input[8], DCMD_HEX, &var1[7]);
  909. PHYDM_SSCANF(input[9], DCMD_HEX, &var1[8]);
  910. PHYDM_SSCANF(input[10], DCMD_HEX, &var1[9]);
  911. smp->la_ori_bb_dis = (boolean)var1[1];
  912. smp->la_and1_sel = (u8)var1[2];
  913. smp->la_and1_val = (u8)var1[3];
  914. smp->la_and2_sel = (u8)var1[4];
  915. smp->la_and2_val = (u8)var1[5];
  916. smp->la_and3_sel = (u8)var1[6];
  917. smp->la_and3_val = (u8)var1[7];
  918. smp->la_and4_en = (u32)var1[8];
  919. smp->la_and4_val = (u32)var1[9];
  920. phydm_adc_smp_start(dm);
  921. } else if (enable_la_mode == 101) {
  922. smp->la_en_new_bbtrigger = false;
  923. phydm_adc_smp_start(dm);
  924. #endif
  925. } else {
  926. adc_smp_stop(dm);
  927. PDM_SNPF(out_len, used, output + used, out_len - used,
  928. "Disable LA mode\n");
  929. }
  930. }
  931. *_used = used;
  932. *_out_len = out_len;
  933. }
  934. #endif /*@endif PHYDM_LA_MODE_SUPPORT*/