halmac_common_88xx.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2016 - 2018 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. ******************************************************************************/
  15. #include "halmac_common_88xx.h"
  16. #include "halmac_88xx_cfg.h"
  17. #include "halmac_init_88xx.h"
  18. #include "halmac_cfg_wmac_88xx.h"
  19. #include "halmac_efuse_88xx.h"
  20. #include "halmac_bb_rf_88xx.h"
  21. #if HALMAC_USB_SUPPORT
  22. #include "halmac_usb_88xx.h"
  23. #endif
  24. #if HALMAC_SDIO_SUPPORT
  25. #include "halmac_sdio_88xx.h"
  26. #endif
  27. #if HALMAC_PCIE_SUPPORT
  28. #include "halmac_pcie_88xx.h"
  29. #endif
  30. #include "halmac_mimo_88xx.h"
  31. #if HALMAC_88XX_SUPPORT
  32. #define CFG_PARAM_H2C_INFO_SIZE 12
  33. #define ORIGINAL_H2C_CMD_SIZE 8
  34. #define WLHDR_PROT_VER 0
  35. #define WLHDR_TYPE_MGMT 0
  36. #define WLHDR_TYPE_CTRL 1
  37. #define WLHDR_TYPE_DATA 2
  38. /* mgmt frame */
  39. #define WLHDR_SUB_TYPE_ASSOC_REQ 0
  40. #define WLHDR_SUB_TYPE_ASSOC_RSPNS 1
  41. #define WLHDR_SUB_TYPE_REASSOC_REQ 2
  42. #define WLHDR_SUB_TYPE_REASSOC_RSPNS 3
  43. #define WLHDR_SUB_TYPE_PROBE_REQ 4
  44. #define WLHDR_SUB_TYPE_PROBE_RSPNS 5
  45. #define WLHDR_SUB_TYPE_BCN 8
  46. #define WLHDR_SUB_TYPE_DISASSOC 10
  47. #define WLHDR_SUB_TYPE_AUTH 11
  48. #define WLHDR_SUB_TYPE_DEAUTH 12
  49. #define WLHDR_SUB_TYPE_ACTION 13
  50. #define WLHDR_SUB_TYPE_ACTION_NOACK 14
  51. /* ctrl frame */
  52. #define WLHDR_SUB_TYPE_BF_RPT_POLL 4
  53. #define WLHDR_SUB_TYPE_NDPA 5
  54. /* data frame */
  55. #define WLHDR_SUB_TYPE_DATA 0
  56. #define WLHDR_SUB_TYPE_NULL 4
  57. #define WLHDR_SUB_TYPE_QOS_DATA 8
  58. #define WLHDR_SUB_TYPE_QOS_NULL 12
  59. #define LTECOEX_ACCESS_CTRL REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1
  60. struct wlhdr_frame_ctrl {
  61. u16 protocol:2;
  62. u16 type:2;
  63. u16 sub_type:4;
  64. u16 to_ds:1;
  65. u16 from_ds:1;
  66. u16 more_frag:1;
  67. u16 retry:1;
  68. u16 pwr_mgmt:1;
  69. u16 more_data:1;
  70. u16 protect_frame:1;
  71. u16 order:1;
  72. };
  73. static enum halmac_ret_status
  74. parse_c2h_pkt_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size);
  75. static enum halmac_ret_status
  76. get_c2h_dbg_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size);
  77. static enum halmac_ret_status
  78. get_h2c_ack_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size);
  79. static enum halmac_ret_status
  80. get_scan_rpt_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size);
  81. static enum halmac_ret_status
  82. get_h2c_ack_cfg_param_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size);
  83. static enum halmac_ret_status
  84. get_h2c_ack_update_pkt_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size);
  85. static enum halmac_ret_status
  86. get_h2c_ack_update_datapkt_88xx(struct halmac_adapter *adapter, u8 *buf,
  87. u32 size);
  88. static enum halmac_ret_status
  89. get_h2c_ack_run_datapkt_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size);
  90. static enum halmac_ret_status
  91. get_h2c_ack_ch_switch_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size);
  92. static enum halmac_ret_status
  93. malloc_cfg_param_buf_88xx(struct halmac_adapter *adapter, u8 full_fifo);
  94. static enum halmac_cmd_construct_state
  95. cfg_param_cmd_cnstr_state_88xx(struct halmac_adapter *adapter);
  96. static enum halmac_ret_status
  97. proc_cfg_param_88xx(struct halmac_adapter *adapter,
  98. struct halmac_phy_parameter_info *param, u8 full_fifo);
  99. static enum halmac_ret_status
  100. send_cfg_param_h2c_88xx(struct halmac_adapter *adapter);
  101. static enum halmac_ret_status
  102. cnv_cfg_param_state_88xx(struct halmac_adapter *adapter,
  103. enum halmac_cmd_construct_state dest_state);
  104. static enum halmac_ret_status
  105. add_param_buf_88xx(struct halmac_adapter *adapter,
  106. struct halmac_phy_parameter_info *param, u8 *buf,
  107. u8 *end_cmd);
  108. static enum halmac_ret_status
  109. gen_cfg_param_h2c_88xx(struct halmac_adapter *adapter, u8 *buff);
  110. static enum halmac_ret_status
  111. send_h2c_update_packet_88xx(struct halmac_adapter *adapter,
  112. enum halmac_packet_id pkt_id, u8 *pkt, u32 size);
  113. static enum halmac_ret_status
  114. send_bt_coex_cmd_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size,
  115. u8 ack);
  116. static enum halmac_ret_status
  117. read_buf_88xx(struct halmac_adapter *adapter, u32 offset, u32 size,
  118. enum hal_fifo_sel sel, u8 *data);
  119. static enum halmac_cmd_construct_state
  120. scan_cmd_cnstr_state_88xx(struct halmac_adapter *adapter);
  121. static enum halmac_ret_status
  122. cnv_scan_state_88xx(struct halmac_adapter *adapter,
  123. enum halmac_cmd_construct_state dest_state);
  124. static enum halmac_ret_status
  125. proc_ctrl_ch_switch_88xx(struct halmac_adapter *adapter,
  126. struct halmac_ch_switch_option *opt);
  127. static enum halmac_ret_status
  128. proc_p2pps_88xx(struct halmac_adapter *adapter, struct halmac_p2pps *info);
  129. static enum halmac_ret_status
  130. get_cfg_param_status_88xx(struct halmac_adapter *adapter,
  131. enum halmac_cmd_process_status *proc_status);
  132. static enum halmac_ret_status
  133. get_ch_switch_status_88xx(struct halmac_adapter *adapter,
  134. enum halmac_cmd_process_status *proc_status);
  135. static enum halmac_ret_status
  136. get_update_packet_status_88xx(struct halmac_adapter *adapter,
  137. enum halmac_cmd_process_status *proc_status);
  138. static enum halmac_ret_status
  139. pwr_sub_seq_parser_88xx(struct halmac_adapter *adapter, u8 cut, u8 intf,
  140. struct halmac_wlan_pwr_cfg *cmd);
  141. static void
  142. pwr_state_88xx(struct halmac_adapter *adapter, enum halmac_mac_power *state);
  143. static enum halmac_ret_status
  144. pwr_cmd_polling_88xx(struct halmac_adapter *adapter,
  145. struct halmac_wlan_pwr_cfg *cmd);
  146. static void
  147. get_pq_mapping_88xx(struct halmac_adapter *adapter,
  148. struct halmac_rqpn_map *mapping);
  149. static void
  150. dump_reg_sdio_88xx(struct halmac_adapter *adapter);
  151. static enum halmac_ret_status
  152. wlhdr_valid_88xx(struct halmac_adapter *adapter, u8 *buf);
  153. static u8
  154. wlhdr_mgmt_valid_88xx(struct halmac_adapter *adapter,
  155. struct wlhdr_frame_ctrl *wlhdr);
  156. static u8
  157. wlhdr_ctrl_valid_88xx(struct halmac_adapter *adapter,
  158. struct wlhdr_frame_ctrl *wlhdr);
  159. static u8
  160. wlhdr_data_valid_88xx(struct halmac_adapter *adapter,
  161. struct wlhdr_frame_ctrl *wlhdr);
  162. static void
  163. dump_reg_88xx(struct halmac_adapter *adapter);
  164. /**
  165. * ofld_func_cfg_88xx() - config offload function
  166. * @adapter : the adapter of halmac
  167. * @info : offload function information
  168. * Author : Ivan Lin
  169. * Return : enum halmac_ret_status
  170. * More details of status code can be found in prototype document
  171. */
  172. enum halmac_ret_status
  173. ofld_func_cfg_88xx(struct halmac_adapter *adapter,
  174. struct halmac_ofld_func_info *info)
  175. {
  176. if (adapter->intf == HALMAC_INTERFACE_SDIO &&
  177. info->rsvd_pg_drv_buf_max_sz > SDIO_TX_MAX_SIZE_88XX)
  178. return HALMAC_RET_FAIL;
  179. adapter->pltfm_info.malloc_size = info->halmac_malloc_max_sz;
  180. adapter->pltfm_info.rsvd_pg_size = info->rsvd_pg_drv_buf_max_sz;
  181. return HALMAC_RET_SUCCESS;
  182. }
  183. /**
  184. * dl_drv_rsvd_page_88xx() - download packet to rsvd page
  185. * @adapter : the adapter of halmac
  186. * @pg_offset : page offset of driver's rsvd page
  187. * @halmac_buf : data to be downloaded, tx_desc is not included
  188. * @halmac_size : data size to be downloaded
  189. * Author : KaiYuan Chang
  190. * Return : enum halmac_ret_status
  191. * More details of status code can be found in prototype document
  192. */
  193. enum halmac_ret_status
  194. dl_drv_rsvd_page_88xx(struct halmac_adapter *adapter, u8 pg_offset, u8 *buf,
  195. u32 size)
  196. {
  197. enum halmac_ret_status status;
  198. u32 pg_size;
  199. u32 pg_num = 0;
  200. u16 pg_addr = 0;
  201. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  202. pg_size = adapter->hw_cfg_info.page_size;
  203. pg_num = size / pg_size + ((size & (pg_size - 1)) ? 1 : 0);
  204. if (pg_offset + pg_num > adapter->txff_alloc.rsvd_drv_pg_num) {
  205. PLTFM_MSG_ERR("[ERR] pkt overflow!!\n");
  206. return HALMAC_RET_DRV_DL_ERR;
  207. }
  208. pg_addr = adapter->txff_alloc.rsvd_drv_addr + pg_offset;
  209. status = dl_rsvd_page_88xx(adapter, pg_addr, buf, size);
  210. if (status != HALMAC_RET_SUCCESS) {
  211. PLTFM_MSG_ERR("[ERR]dl rsvd page fail!!\n");
  212. return status;
  213. }
  214. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  215. return HALMAC_RET_SUCCESS;
  216. }
  217. enum halmac_ret_status
  218. dl_rsvd_page_88xx(struct halmac_adapter *adapter, u16 pg_addr, u8 *buf,
  219. u32 size)
  220. {
  221. u8 restore[2];
  222. u8 value8;
  223. u16 rsvd_pg_head;
  224. u32 cnt;
  225. enum halmac_rsvd_pg_state *state = &adapter->halmac_state.rsvd_pg_state;
  226. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  227. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  228. if (size == 0) {
  229. PLTFM_MSG_TRACE("[TRACE]pkt size = 0\n");
  230. return HALMAC_RET_ZERO_LEN_RSVD_PACKET;
  231. }
  232. if (*state == HALMAC_RSVD_PG_STATE_BUSY)
  233. return HALMAC_RET_BUSY_STATE;
  234. *state = HALMAC_RSVD_PG_STATE_BUSY;
  235. pg_addr &= BIT_MASK_BCN_HEAD_1_V1;
  236. HALMAC_REG_W16(REG_FIFOPAGE_CTRL_2, (u16)(pg_addr | BIT(15)));
  237. value8 = HALMAC_REG_R8(REG_CR + 1);
  238. restore[0] = value8;
  239. value8 = (u8)(value8 | BIT(0));
  240. HALMAC_REG_W8(REG_CR + 1, value8);
  241. value8 = HALMAC_REG_R8(REG_FWHW_TXQ_CTRL + 2);
  242. restore[1] = value8;
  243. value8 = (u8)(value8 & ~(BIT(6)));
  244. HALMAC_REG_W8(REG_FWHW_TXQ_CTRL + 2, value8);
  245. if (PLTFM_SEND_RSVD_PAGE(buf, size) == 0) {
  246. PLTFM_MSG_ERR("[ERR]send rvsd pg(pltfm)!!\n");
  247. status = HALMAC_RET_DL_RSVD_PAGE_FAIL;
  248. goto DL_RSVD_PG_END;
  249. }
  250. cnt = 1000;
  251. while (!(HALMAC_REG_R8(REG_FIFOPAGE_CTRL_2 + 1) & BIT(7))) {
  252. PLTFM_DELAY_US(10);
  253. cnt--;
  254. if (cnt == 0) {
  255. PLTFM_MSG_ERR("[ERR]bcn valid!!\n");
  256. status = HALMAC_RET_POLLING_BCN_VALID_FAIL;
  257. break;
  258. }
  259. }
  260. DL_RSVD_PG_END:
  261. rsvd_pg_head = adapter->txff_alloc.rsvd_boundary;
  262. HALMAC_REG_W16(REG_FIFOPAGE_CTRL_2, rsvd_pg_head | BIT(15));
  263. HALMAC_REG_W8(REG_FWHW_TXQ_CTRL + 2, restore[1]);
  264. HALMAC_REG_W8(REG_CR + 1, restore[0]);
  265. *state = HALMAC_RSVD_PG_STATE_IDLE;
  266. return status;
  267. }
  268. enum halmac_ret_status
  269. get_hw_value_88xx(struct halmac_adapter *adapter, enum halmac_hw_id hw_id,
  270. void *value)
  271. {
  272. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  273. switch (hw_id) {
  274. case HALMAC_HW_RQPN_MAPPING:
  275. get_pq_mapping_88xx(adapter, (struct halmac_rqpn_map *)value);
  276. break;
  277. case HALMAC_HW_EFUSE_SIZE:
  278. *(u32 *)value = adapter->hw_cfg_info.efuse_size;
  279. break;
  280. case HALMAC_HW_EEPROM_SIZE:
  281. *(u32 *)value = adapter->hw_cfg_info.eeprom_size;
  282. break;
  283. case HALMAC_HW_BT_BANK_EFUSE_SIZE:
  284. *(u32 *)value = adapter->hw_cfg_info.bt_efuse_size;
  285. break;
  286. case HALMAC_HW_BT_BANK1_EFUSE_SIZE:
  287. case HALMAC_HW_BT_BANK2_EFUSE_SIZE:
  288. *(u32 *)value = 0;
  289. break;
  290. case HALMAC_HW_TXFIFO_SIZE:
  291. *(u32 *)value = adapter->hw_cfg_info.tx_fifo_size;
  292. break;
  293. case HALMAC_HW_RXFIFO_SIZE:
  294. *(u32 *)value = adapter->hw_cfg_info.rx_fifo_size;
  295. break;
  296. case HALMAC_HW_RSVD_PG_BNDY:
  297. *(u16 *)value = adapter->txff_alloc.rsvd_drv_addr;
  298. break;
  299. case HALMAC_HW_CAM_ENTRY_NUM:
  300. *(u8 *)value = adapter->hw_cfg_info.cam_entry_num;
  301. break;
  302. case HALMAC_HW_WLAN_EFUSE_AVAILABLE_SIZE:
  303. get_efuse_available_size_88xx(adapter, (u32 *)value);
  304. break;
  305. case HALMAC_HW_IC_VERSION:
  306. *(u8 *)value = adapter->chip_ver;
  307. break;
  308. case HALMAC_HW_PAGE_SIZE:
  309. *(u32 *)value = adapter->hw_cfg_info.page_size;
  310. break;
  311. case HALMAC_HW_TX_AGG_ALIGN_SIZE:
  312. *(u16 *)value = adapter->hw_cfg_info.tx_align_size;
  313. break;
  314. case HALMAC_HW_RX_AGG_ALIGN_SIZE:
  315. *(u8 *)value = 8;
  316. break;
  317. case HALMAC_HW_DRV_INFO_SIZE:
  318. *(u8 *)value = adapter->drv_info_size;
  319. break;
  320. case HALMAC_HW_TXFF_ALLOCATION:
  321. PLTFM_MEMCPY(value, &adapter->txff_alloc,
  322. sizeof(struct halmac_txff_allocation));
  323. break;
  324. case HALMAC_HW_RSVD_EFUSE_SIZE:
  325. *(u32 *)value = get_rsvd_efuse_size_88xx(adapter);
  326. break;
  327. case HALMAC_HW_FW_HDR_SIZE:
  328. *(u32 *)value = WLAN_FW_HDR_SIZE;
  329. break;
  330. case HALMAC_HW_TX_DESC_SIZE:
  331. *(u32 *)value = adapter->hw_cfg_info.txdesc_size;
  332. break;
  333. case HALMAC_HW_RX_DESC_SIZE:
  334. *(u32 *)value = adapter->hw_cfg_info.rxdesc_size;
  335. break;
  336. case HALMAC_HW_ORI_H2C_SIZE:
  337. *(u32 *)value = ORIGINAL_H2C_CMD_SIZE;
  338. break;
  339. case HALMAC_HW_RSVD_DRV_PGNUM:
  340. *(u16 *)value = adapter->txff_alloc.rsvd_drv_pg_num;
  341. break;
  342. case HALMAC_HW_TX_PAGE_SIZE:
  343. *(u16 *)value = TX_PAGE_SIZE_88XX;
  344. break;
  345. case HALMAC_HW_USB_TXAGG_DESC_NUM:
  346. *(u8 *)value = adapter->hw_cfg_info.usb_txagg_num;
  347. break;
  348. case HALMAC_HW_AC_OQT_SIZE:
  349. *(u8 *)value = adapter->hw_cfg_info.ac_oqt_size;
  350. break;
  351. case HALMAC_HW_NON_AC_OQT_SIZE:
  352. *(u8 *)value = adapter->hw_cfg_info.non_ac_oqt_size;
  353. break;
  354. case HALMAC_HW_AC_QUEUE_NUM:
  355. *(u8 *)value = adapter->hw_cfg_info.acq_num;
  356. break;
  357. case HALMAC_HW_PWR_STATE:
  358. pwr_state_88xx(adapter, (enum halmac_mac_power *)value);
  359. break;
  360. default:
  361. return HALMAC_RET_PARA_NOT_SUPPORT;
  362. }
  363. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  364. return HALMAC_RET_SUCCESS;
  365. }
  366. static void
  367. get_pq_mapping_88xx(struct halmac_adapter *adapter,
  368. struct halmac_rqpn_map *mapping)
  369. {
  370. mapping->dma_map_vo = adapter->pq_map[HALMAC_PQ_MAP_VO];
  371. mapping->dma_map_vi = adapter->pq_map[HALMAC_PQ_MAP_VI];
  372. mapping->dma_map_be = adapter->pq_map[HALMAC_PQ_MAP_BE];
  373. mapping->dma_map_bk = adapter->pq_map[HALMAC_PQ_MAP_BK];
  374. mapping->dma_map_mg = adapter->pq_map[HALMAC_PQ_MAP_MG];
  375. mapping->dma_map_hi = adapter->pq_map[HALMAC_PQ_MAP_HI];
  376. }
  377. /**
  378. * set_hw_value_88xx() -set hw config value
  379. * @adapter : the adapter of halmac
  380. * @hw_id : hw id for driver to config
  381. * @value : hw value, reference table to get data type
  382. * Author : KaiYuan Chang / Ivan Lin
  383. * Return : enum halmac_ret_status
  384. * More details of status code can be found in prototype document
  385. */
  386. enum halmac_ret_status
  387. set_hw_value_88xx(struct halmac_adapter *adapter, enum halmac_hw_id hw_id,
  388. void *value)
  389. {
  390. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  391. struct halmac_tx_page_threshold_info *th_info = NULL;
  392. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  393. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  394. if (!value) {
  395. PLTFM_MSG_ERR("[ERR]null ptr-set hw value\n");
  396. return HALMAC_RET_NULL_POINTER;
  397. }
  398. switch (hw_id) {
  399. #if HALMAC_USB_SUPPORT
  400. case HALMAC_HW_USB_MODE:
  401. status = set_usb_mode_88xx(adapter,
  402. *(enum halmac_usb_mode *)value);
  403. if (status != HALMAC_RET_SUCCESS)
  404. return status;
  405. break;
  406. #endif
  407. case HALMAC_HW_BANDWIDTH:
  408. cfg_bw_88xx(adapter, *(enum halmac_bw *)value);
  409. break;
  410. case HALMAC_HW_CHANNEL:
  411. cfg_ch_88xx(adapter, *(u8 *)value);
  412. break;
  413. case HALMAC_HW_PRI_CHANNEL_IDX:
  414. cfg_pri_ch_idx_88xx(adapter, *(enum halmac_pri_ch_idx *)value);
  415. break;
  416. case HALMAC_HW_EN_BB_RF:
  417. enable_bb_rf_88xx(adapter, *(u8 *)value);
  418. break;
  419. #if HALMAC_SDIO_SUPPORT
  420. case HALMAC_HW_SDIO_TX_PAGE_THRESHOLD:
  421. if (adapter->intf == HALMAC_INTERFACE_SDIO) {
  422. th_info = (struct halmac_tx_page_threshold_info *)value;
  423. cfg_sdio_tx_page_threshold_88xx(adapter, th_info);
  424. } else {
  425. return HALMAC_RET_FAIL;
  426. }
  427. break;
  428. #endif
  429. case HALMAC_HW_RX_SHIFT:
  430. rx_shift_88xx(adapter, *(u8 *)value);
  431. break;
  432. case HALMAC_HW_TXDESC_CHECKSUM:
  433. tx_desc_chksum_88xx(adapter, *(u8 *)value);
  434. break;
  435. case HALMAC_HW_RX_CLK_GATE:
  436. rx_clk_gate_88xx(adapter, *(u8 *)value);
  437. break;
  438. case HALMAC_HW_FAST_EDCA:
  439. fast_edca_cfg_88xx(adapter,
  440. (struct halmac_fast_edca_cfg *)value);
  441. break;
  442. case HALMAC_HW_RTS_FULL_BW:
  443. rts_full_bw_88xx(adapter, *(u8 *)value);
  444. break;
  445. case HALMAC_HW_FREE_CNT_EN:
  446. HALMAC_REG_W8_SET(REG_MISC_CTRL, BIT_EN_FREECNT);
  447. break;
  448. default:
  449. return HALMAC_RET_PARA_NOT_SUPPORT;
  450. }
  451. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  452. return HALMAC_RET_SUCCESS;
  453. }
  454. enum halmac_ret_status
  455. set_h2c_pkt_hdr_88xx(struct halmac_adapter *adapter, u8 *hdr,
  456. struct halmac_h2c_header_info *info, u16 *seq_num)
  457. {
  458. u16 total_size;
  459. PLTFM_MSG_TRACE("[TRACE]%s!!\n", __func__);
  460. total_size = H2C_PKT_HDR_SIZE_88XX + info->content_size;
  461. FW_OFFLOAD_H2C_SET_TOTAL_LEN(hdr, total_size);
  462. FW_OFFLOAD_H2C_SET_SUB_CMD_ID(hdr, info->sub_cmd_id);
  463. FW_OFFLOAD_H2C_SET_CATEGORY(hdr, 0x01);
  464. FW_OFFLOAD_H2C_SET_CMD_ID(hdr, 0xFF);
  465. PLTFM_MUTEX_LOCK(&adapter->h2c_seq_mutex);
  466. FW_OFFLOAD_H2C_SET_SEQ_NUM(hdr, adapter->h2c_info.seq_num);
  467. *seq_num = adapter->h2c_info.seq_num;
  468. (adapter->h2c_info.seq_num)++;
  469. PLTFM_MUTEX_UNLOCK(&adapter->h2c_seq_mutex);
  470. if (info->ack == 1)
  471. FW_OFFLOAD_H2C_SET_ACK(hdr, 1);
  472. return HALMAC_RET_SUCCESS;
  473. }
  474. enum halmac_ret_status
  475. send_h2c_pkt_88xx(struct halmac_adapter *adapter, u8 *pkt)
  476. {
  477. u32 cnt = 100;
  478. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  479. while (adapter->h2c_info.buf_fs <= H2C_PKT_SIZE_88XX) {
  480. get_h2c_buf_free_space_88xx(adapter);
  481. cnt--;
  482. if (cnt == 0) {
  483. PLTFM_MSG_ERR("[ERR]h2c free space!!\n");
  484. return HALMAC_RET_H2C_SPACE_FULL;
  485. }
  486. }
  487. cnt = 100;
  488. do {
  489. if (PLTFM_SEND_H2C_PKT(pkt, H2C_PKT_SIZE_88XX) == 1)
  490. break;
  491. cnt--;
  492. if (cnt == 0) {
  493. PLTFM_MSG_ERR("[ERR]pltfm - sned h2c pkt!!\n");
  494. return HALMAC_RET_SEND_H2C_FAIL;
  495. }
  496. PLTFM_DELAY_US(5);
  497. } while (1);
  498. adapter->h2c_info.buf_fs -= H2C_PKT_SIZE_88XX;
  499. return status;
  500. }
  501. enum halmac_ret_status
  502. get_h2c_buf_free_space_88xx(struct halmac_adapter *adapter)
  503. {
  504. u32 hw_wptr;
  505. u32 fw_rptr;
  506. struct halmac_h2c_info *info = &adapter->h2c_info;
  507. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  508. hw_wptr = HALMAC_REG_R32(REG_H2C_PKT_WRITEADDR) & 0x3FFFF;
  509. fw_rptr = HALMAC_REG_R32(REG_H2C_PKT_READADDR) & 0x3FFFF;
  510. if (hw_wptr >= fw_rptr)
  511. info->buf_fs = info->buf_size - (hw_wptr - fw_rptr);
  512. else
  513. info->buf_fs = fw_rptr - hw_wptr;
  514. return HALMAC_RET_SUCCESS;
  515. }
  516. /**
  517. * get_c2h_info_88xx() - process halmac C2H packet
  518. * @adapter : the adapter of halmac
  519. * @buf : RX Packet pointer
  520. * @size : RX Packet size
  521. *
  522. * Note : Don't use any IO or DELAY in this API
  523. *
  524. * Author : KaiYuan Chang/Ivan Lin
  525. *
  526. * Used to process c2h packet info from RX path. After receiving the packet,
  527. * user need to call this api and pass the packet pointer.
  528. *
  529. * Return : enum halmac_ret_status
  530. * More details of status code can be found in prototype document
  531. */
  532. enum halmac_ret_status
  533. get_c2h_info_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  534. {
  535. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  536. if (GET_RX_DESC_C2H(buf) == 1) {
  537. PLTFM_MSG_TRACE("[TRACE]Parse c2h pkt\n");
  538. status = parse_c2h_pkt_88xx(adapter, buf, size);
  539. if (status != HALMAC_RET_SUCCESS) {
  540. PLTFM_MSG_ERR("[ERR]Parse c2h pkt\n");
  541. return status;
  542. }
  543. }
  544. return HALMAC_RET_SUCCESS;
  545. }
  546. static enum halmac_ret_status
  547. parse_c2h_pkt_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  548. {
  549. u8 cmd_id;
  550. u8 sub_cmd_id;
  551. u8 *c2h_pkt = buf + adapter->hw_cfg_info.rxdesc_size;
  552. u32 c2h_size = size - adapter->hw_cfg_info.rxdesc_size;
  553. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  554. cmd_id = (u8)C2H_HDR_GET_CMD_ID(c2h_pkt);
  555. if (cmd_id != 0xFF) {
  556. PLTFM_MSG_TRACE("[TRACE]Not 0xFF cmd!!\n");
  557. return HALMAC_RET_C2H_NOT_HANDLED;
  558. }
  559. sub_cmd_id = (u8)C2H_HDR_GET_C2H_SUB_CMD_ID(c2h_pkt);
  560. switch (sub_cmd_id) {
  561. case C2H_SUB_CMD_ID_C2H_DBG:
  562. status = get_c2h_dbg_88xx(adapter, c2h_pkt, c2h_size);
  563. break;
  564. case C2H_SUB_CMD_ID_H2C_ACK_HDR:
  565. status = get_h2c_ack_88xx(adapter, c2h_pkt, c2h_size);
  566. break;
  567. case C2H_SUB_CMD_ID_BT_COEX_INFO:
  568. status = HALMAC_RET_C2H_NOT_HANDLED;
  569. break;
  570. case C2H_SUB_CMD_ID_SCAN_STATUS_RPT:
  571. status = get_scan_rpt_88xx(adapter, c2h_pkt, c2h_size);
  572. break;
  573. case C2H_SUB_CMD_ID_PSD_DATA:
  574. status = get_psd_data_88xx(adapter, c2h_pkt, c2h_size);
  575. break;
  576. case C2H_SUB_CMD_ID_EFUSE_DATA:
  577. status = get_efuse_data_88xx(adapter, c2h_pkt, c2h_size);
  578. break;
  579. default:
  580. PLTFM_MSG_WARN("[WARN]Sub cmd id!!\n");
  581. status = HALMAC_RET_C2H_NOT_HANDLED;
  582. break;
  583. }
  584. return status;
  585. }
  586. static enum halmac_ret_status
  587. get_c2h_dbg_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  588. {
  589. u8 i;
  590. u8 next_msg = 0;
  591. u8 cur_msg = 0;
  592. u8 msg_len = 0;
  593. char *c2h_buf = (char *)NULL;
  594. u8 content_len = 0;
  595. u8 seq_num = 0;
  596. content_len = (u8)C2H_HDR_GET_LEN((u8 *)buf);
  597. if (content_len > C2H_DBG_CONTENT_MAX_LENGTH) {
  598. PLTFM_MSG_ERR("[ERR]c2h size > max len!\n");
  599. return HALMAC_RET_C2H_NOT_HANDLED;
  600. }
  601. for (i = 0; i < content_len; i++) {
  602. if (*(buf + C2H_DBG_HDR_LEN + i) == '\n') {
  603. if ((*(buf + C2H_DBG_HDR_LEN + i + 1) == '\0') ||
  604. (*(buf + C2H_DBG_HDR_LEN + i + 1) == 0xff)) {
  605. next_msg = C2H_DBG_HDR_LEN + i + 1;
  606. goto _ENDFOUND;
  607. }
  608. }
  609. }
  610. _ENDFOUND:
  611. msg_len = next_msg - C2H_DBG_HDR_LEN;
  612. c2h_buf = (char *)PLTFM_MALLOC(msg_len);
  613. if (!c2h_buf)
  614. return HALMAC_RET_MALLOC_FAIL;
  615. PLTFM_MEMCPY(c2h_buf, buf + C2H_DBG_HDR_LEN, msg_len);
  616. seq_num = (u8)(*(c2h_buf));
  617. *(c2h_buf + msg_len - 1) = '\0';
  618. PLTFM_MSG_ALWAYS("[RTKFW, SEQ=%d]: %s\n",
  619. seq_num, (char *)(c2h_buf + 1));
  620. PLTFM_FREE(c2h_buf, msg_len);
  621. while (*(buf + next_msg) != '\0') {
  622. cur_msg = next_msg;
  623. msg_len = (u8)(*(buf + cur_msg + 3)) - 1;
  624. next_msg += C2H_DBG_HDR_LEN + msg_len;
  625. c2h_buf = (char *)PLTFM_MALLOC(msg_len);
  626. if (!c2h_buf)
  627. return HALMAC_RET_MALLOC_FAIL;
  628. PLTFM_MEMCPY(c2h_buf, buf + cur_msg + C2H_DBG_HDR_LEN, msg_len);
  629. *(c2h_buf + msg_len - 1) = '\0';
  630. seq_num = (u8)(*(c2h_buf));
  631. PLTFM_MSG_ALWAYS("[RTKFW, SEQ=%d]: %s\n",
  632. seq_num, (char *)(c2h_buf + 1));
  633. PLTFM_FREE(c2h_buf, msg_len);
  634. }
  635. return HALMAC_RET_SUCCESS;
  636. }
  637. static enum halmac_ret_status
  638. get_h2c_ack_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  639. {
  640. u8 cmd_id;
  641. u8 sub_cmd_id;
  642. u8 fw_rc;
  643. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  644. PLTFM_MSG_TRACE("[TRACE]Ack for C2H!!\n");
  645. fw_rc = (u8)H2C_ACK_HDR_GET_H2C_RETURN_CODE(buf);
  646. if (HALMAC_H2C_RETURN_SUCCESS != (enum halmac_h2c_return_code)fw_rc)
  647. PLTFM_MSG_TRACE("[TRACE]fw rc = %d\n", fw_rc);
  648. cmd_id = (u8)H2C_ACK_HDR_GET_H2C_CMD_ID(buf);
  649. if (cmd_id != 0xFF) {
  650. PLTFM_MSG_ERR("[ERR]h2c ack cmd id!!\n");
  651. return HALMAC_RET_C2H_NOT_HANDLED;
  652. }
  653. sub_cmd_id = (u8)H2C_ACK_HDR_GET_H2C_SUB_CMD_ID(buf);
  654. switch (sub_cmd_id) {
  655. case H2C_SUB_CMD_ID_DUMP_PHYSICAL_EFUSE_ACK:
  656. status = get_h2c_ack_phy_efuse_88xx(adapter, buf, size);
  657. break;
  658. case H2C_SUB_CMD_ID_CFG_PARAM_ACK:
  659. status = get_h2c_ack_cfg_param_88xx(adapter, buf, size);
  660. break;
  661. case H2C_SUB_CMD_ID_UPDATE_PKT_ACK:
  662. status = get_h2c_ack_update_pkt_88xx(adapter, buf, size);
  663. break;
  664. case H2C_SUB_CMD_ID_UPDATE_DATAPACK_ACK:
  665. status = get_h2c_ack_update_datapkt_88xx(adapter, buf, size);
  666. break;
  667. case H2C_SUB_CMD_ID_RUN_DATAPACK_ACK:
  668. status = get_h2c_ack_run_datapkt_88xx(adapter, buf, size);
  669. break;
  670. case H2C_SUB_CMD_ID_CH_SWITCH_ACK:
  671. status = get_h2c_ack_ch_switch_88xx(adapter, buf, size);
  672. break;
  673. case H2C_SUB_CMD_ID_IQK_ACK:
  674. status = get_h2c_ack_iqk_88xx(adapter, buf, size);
  675. break;
  676. case H2C_SUB_CMD_ID_PWR_TRK_ACK:
  677. status = get_h2c_ack_pwr_trk_88xx(adapter, buf, size);
  678. break;
  679. case H2C_SUB_CMD_ID_PSD_ACK:
  680. break;
  681. case H2C_SUB_CMD_ID_FW_SNDING_ACK:
  682. status = get_h2c_ack_fw_snding_88xx(adapter, buf, size);
  683. break;
  684. default:
  685. status = HALMAC_RET_C2H_NOT_HANDLED;
  686. break;
  687. }
  688. return status;
  689. }
  690. static enum halmac_ret_status
  691. get_scan_rpt_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  692. {
  693. u8 fw_rc;
  694. enum halmac_cmd_process_status proc_status;
  695. fw_rc = (u8)SCAN_STATUS_RPT_GET_H2C_RETURN_CODE(buf);
  696. proc_status = (HALMAC_H2C_RETURN_SUCCESS ==
  697. (enum halmac_h2c_return_code)fw_rc) ?
  698. HALMAC_CMD_PROCESS_DONE : HALMAC_CMD_PROCESS_ERROR;
  699. PLTFM_EVENT_SIG(HALMAC_FEATURE_CHANNEL_SWITCH, proc_status, NULL, 0);
  700. adapter->halmac_state.scan_state.proc_status = proc_status;
  701. PLTFM_MSG_TRACE("[TRACE]scan : %X\n", proc_status);
  702. return HALMAC_RET_SUCCESS;
  703. }
  704. static enum halmac_ret_status
  705. get_h2c_ack_cfg_param_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  706. {
  707. u8 seq_num;
  708. u8 fw_rc;
  709. u32 offset_accum;
  710. u32 value_accum;
  711. struct halmac_cfg_param_state *state =
  712. &adapter->halmac_state.cfg_param_state;
  713. enum halmac_cmd_process_status proc_status =
  714. HALMAC_CMD_PROCESS_UNDEFINE;
  715. seq_num = (u8)H2C_ACK_HDR_GET_H2C_SEQ(buf);
  716. PLTFM_MSG_TRACE("[TRACE]Seq num : h2c->%d c2h->%d\n",
  717. state->seq_num, seq_num);
  718. if (seq_num != state->seq_num) {
  719. PLTFM_MSG_ERR("[ERR]Seq num mismatch : h2c->%d c2h->%d\n",
  720. state->seq_num, seq_num);
  721. return HALMAC_RET_SUCCESS;
  722. }
  723. if (state->proc_status != HALMAC_CMD_PROCESS_SENDING) {
  724. PLTFM_MSG_ERR("[ERR]not cmd sending\n");
  725. return HALMAC_RET_SUCCESS;
  726. }
  727. fw_rc = (u8)H2C_ACK_HDR_GET_H2C_RETURN_CODE(buf);
  728. state->fw_rc = fw_rc;
  729. offset_accum = CFG_PARAM_ACK_GET_OFFSET_ACCUMULATION(buf);
  730. value_accum = CFG_PARAM_ACK_GET_VALUE_ACCUMULATION(buf);
  731. if (offset_accum != adapter->cfg_param_info.offset_accum ||
  732. value_accum != adapter->cfg_param_info.value_accum) {
  733. PLTFM_MSG_ERR("[ERR][C2H]offset_accu : %x, value_accu : %xn",
  734. offset_accum, value_accum);
  735. PLTFM_MSG_ERR("[ERR][Ada]offset_accu : %x, value_accu : %x\n",
  736. adapter->cfg_param_info.offset_accum,
  737. adapter->cfg_param_info.value_accum);
  738. proc_status = HALMAC_CMD_PROCESS_ERROR;
  739. }
  740. if ((enum halmac_h2c_return_code)fw_rc == HALMAC_H2C_RETURN_SUCCESS &&
  741. proc_status != HALMAC_CMD_PROCESS_ERROR) {
  742. proc_status = HALMAC_CMD_PROCESS_DONE;
  743. state->proc_status = proc_status;
  744. PLTFM_EVENT_SIG(HALMAC_FEATURE_CFG_PARA, proc_status, NULL, 0);
  745. } else {
  746. proc_status = HALMAC_CMD_PROCESS_ERROR;
  747. state->proc_status = proc_status;
  748. PLTFM_EVENT_SIG(HALMAC_FEATURE_CFG_PARA, proc_status,
  749. &fw_rc, 1);
  750. }
  751. return HALMAC_RET_SUCCESS;
  752. }
  753. static enum halmac_ret_status
  754. get_h2c_ack_update_pkt_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  755. {
  756. u8 seq_num;
  757. u8 fw_rc;
  758. struct halmac_update_pkt_state *state =
  759. &adapter->halmac_state.update_pkt_state;
  760. enum halmac_cmd_process_status proc_status;
  761. seq_num = (u8)H2C_ACK_HDR_GET_H2C_SEQ(buf);
  762. PLTFM_MSG_TRACE("[TRACE]Seq num : h2c->%d c2h->%d\n",
  763. state->seq_num, seq_num);
  764. if (seq_num != state->seq_num) {
  765. PLTFM_MSG_ERR("[ERR]Seq num mismatch : h2c->%d c2h->%d\n",
  766. state->seq_num, seq_num);
  767. return HALMAC_RET_SUCCESS;
  768. }
  769. if (state->proc_status != HALMAC_CMD_PROCESS_SENDING) {
  770. PLTFM_MSG_ERR("[ERR]not cmd sending\n");
  771. return HALMAC_RET_SUCCESS;
  772. }
  773. fw_rc = (u8)H2C_ACK_HDR_GET_H2C_RETURN_CODE(buf);
  774. state->fw_rc = fw_rc;
  775. if (HALMAC_H2C_RETURN_SUCCESS == (enum halmac_h2c_return_code)fw_rc) {
  776. proc_status = HALMAC_CMD_PROCESS_DONE;
  777. state->proc_status = proc_status;
  778. PLTFM_EVENT_SIG(HALMAC_FEATURE_UPDATE_PACKET, proc_status,
  779. NULL, 0);
  780. } else {
  781. proc_status = HALMAC_CMD_PROCESS_ERROR;
  782. state->proc_status = proc_status;
  783. PLTFM_EVENT_SIG(HALMAC_FEATURE_UPDATE_PACKET, proc_status,
  784. &state->fw_rc, 1);
  785. }
  786. return HALMAC_RET_SUCCESS;
  787. }
  788. static enum halmac_ret_status
  789. get_h2c_ack_update_datapkt_88xx(struct halmac_adapter *adapter, u8 *buf,
  790. u32 size)
  791. {
  792. return HALMAC_RET_NOT_SUPPORT;
  793. }
  794. static enum halmac_ret_status
  795. get_h2c_ack_run_datapkt_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  796. {
  797. return HALMAC_RET_NOT_SUPPORT;
  798. }
  799. static enum halmac_ret_status
  800. get_h2c_ack_ch_switch_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  801. {
  802. u8 seq_num;
  803. u8 fw_rc;
  804. struct halmac_scan_state *state = &adapter->halmac_state.scan_state;
  805. enum halmac_cmd_process_status proc_status;
  806. seq_num = (u8)H2C_ACK_HDR_GET_H2C_SEQ(buf);
  807. PLTFM_MSG_TRACE("[TRACE]Seq num : h2c->%d c2h->%d\n",
  808. state->seq_num, seq_num);
  809. if (seq_num != state->seq_num) {
  810. PLTFM_MSG_ERR("[ERR]Seq num mismatch : h2c->%d c2h->%d\n",
  811. state->seq_num, seq_num);
  812. return HALMAC_RET_SUCCESS;
  813. }
  814. if (state->proc_status != HALMAC_CMD_PROCESS_SENDING) {
  815. PLTFM_MSG_ERR("[ERR]not cmd sending\n");
  816. return HALMAC_RET_SUCCESS;
  817. }
  818. fw_rc = (u8)H2C_ACK_HDR_GET_H2C_RETURN_CODE(buf);
  819. state->fw_rc = fw_rc;
  820. if ((enum halmac_h2c_return_code)fw_rc == HALMAC_H2C_RETURN_SUCCESS) {
  821. proc_status = HALMAC_CMD_PROCESS_RCVD;
  822. state->proc_status = proc_status;
  823. PLTFM_EVENT_SIG(HALMAC_FEATURE_CHANNEL_SWITCH, proc_status,
  824. NULL, 0);
  825. } else {
  826. proc_status = HALMAC_CMD_PROCESS_ERROR;
  827. state->proc_status = proc_status;
  828. PLTFM_EVENT_SIG(HALMAC_FEATURE_CHANNEL_SWITCH, proc_status,
  829. &fw_rc, 1);
  830. }
  831. return HALMAC_RET_SUCCESS;
  832. }
  833. /**
  834. * mac_debug_88xx_v1() - read some registers for debug
  835. * @adapter
  836. * Author : KaiYuan Chang/Ivan Lin
  837. * Return : enum halmac_ret_status
  838. */
  839. enum halmac_ret_status
  840. mac_debug_88xx(struct halmac_adapter *adapter)
  841. {
  842. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  843. if (adapter->intf == HALMAC_INTERFACE_SDIO)
  844. dump_reg_sdio_88xx(adapter);
  845. else
  846. dump_reg_88xx(adapter);
  847. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  848. return HALMAC_RET_SUCCESS;
  849. }
  850. static void
  851. dump_reg_sdio_88xx(struct halmac_adapter *adapter)
  852. {
  853. u8 tmp8;
  854. u32 i;
  855. /* Dump CCCR, it needs new platform api */
  856. /*Dump SDIO Local Register, use CMD52*/
  857. for (i = 0x10250000; i < 0x102500ff; i++) {
  858. tmp8 = PLTFM_SDIO_CMD52_R(i);
  859. PLTFM_MSG_TRACE("[TRACE]dbg-sdio[%x]=%x\n", i, tmp8);
  860. }
  861. /*Dump MAC Register*/
  862. for (i = 0x0000; i < 0x17ff; i++) {
  863. tmp8 = PLTFM_SDIO_CMD52_R(i);
  864. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp8);
  865. }
  866. tmp8 = PLTFM_SDIO_CMD52_R(REG_SDIO_CRC_ERR_IDX);
  867. if (tmp8)
  868. PLTFM_MSG_ERR("[ERR]sdio crc=%x\n", tmp8);
  869. /*Check RX Fifo status*/
  870. i = REG_RXFF_PTR_V1;
  871. tmp8 = PLTFM_SDIO_CMD52_R(i);
  872. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp8);
  873. i = REG_RXFF_WTR_V1;
  874. tmp8 = PLTFM_SDIO_CMD52_R(i);
  875. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp8);
  876. i = REG_RXFF_PTR_V1;
  877. tmp8 = PLTFM_SDIO_CMD52_R(i);
  878. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp8);
  879. i = REG_RXFF_WTR_V1;
  880. tmp8 = PLTFM_SDIO_CMD52_R(i);
  881. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp8);
  882. }
  883. static void
  884. dump_reg_88xx(struct halmac_adapter *adapter)
  885. {
  886. u32 tmp32;
  887. u32 i;
  888. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  889. /*Dump MAC Register*/
  890. for (i = 0x0000; i < 0x17fc; i += 4) {
  891. tmp32 = HALMAC_REG_R32(i);
  892. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp32);
  893. }
  894. /*Check RX Fifo status*/
  895. i = REG_RXFF_PTR_V1;
  896. tmp32 = HALMAC_REG_R32(i);
  897. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp32);
  898. i = REG_RXFF_WTR_V1;
  899. tmp32 = HALMAC_REG_R32(i);
  900. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp32);
  901. i = REG_RXFF_PTR_V1;
  902. tmp32 = HALMAC_REG_R32(i);
  903. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp32);
  904. i = REG_RXFF_WTR_V1;
  905. tmp32 = HALMAC_REG_R32(i);
  906. PLTFM_MSG_TRACE("[TRACE]dbg-mac[%x]=%x\n", i, tmp32);
  907. }
  908. /**
  909. * cfg_parameter_88xx() - config parameter by FW
  910. * @adapter : the adapter of halmac
  911. * @info : cmd id, content
  912. * @full_fifo : parameter information
  913. *
  914. * If msk_en = 1, the format of array is {reg_info, mask, value}.
  915. * If msk_en =_FAUSE, the format of array is {reg_info, value}
  916. * The format of reg_info is
  917. * reg_info[31]=rf_reg, 0: MAC_BB reg, 1: RF reg
  918. * reg_info[27:24]=rf_path, 0: path_A, 1: path_B
  919. * if rf_reg=0(MAC_BB reg), rf_path is meaningless.
  920. * ref_info[15:0]=offset
  921. *
  922. * Example: msk_en = 0
  923. * {0x8100000a, 0x00001122}
  924. * =>Set RF register, path_B, offset 0xA to 0x00001122
  925. * {0x00000824, 0x11224433}
  926. * =>Set MAC_BB register, offset 0x800 to 0x11224433
  927. *
  928. * Note : full fifo mode only for init flow
  929. *
  930. * Author : KaiYuan Chang/Ivan Lin
  931. * Return : enum halmac_ret_status
  932. * More details of status code can be found in prototype document
  933. */
  934. enum halmac_ret_status
  935. cfg_parameter_88xx(struct halmac_adapter *adapter,
  936. struct halmac_phy_parameter_info *info, u8 full_fifo)
  937. {
  938. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  939. enum halmac_cmd_process_status *proc_status;
  940. enum halmac_cmd_construct_state cmd_state;
  941. proc_status = &adapter->halmac_state.cfg_param_state.proc_status;
  942. if (halmac_fw_validate(adapter) != HALMAC_RET_SUCCESS)
  943. return HALMAC_RET_NO_DLFW;
  944. if (adapter->fw_ver.h2c_version < 4)
  945. return HALMAC_RET_FW_NO_SUPPORT;
  946. if (*proc_status == HALMAC_CMD_PROCESS_SENDING) {
  947. PLTFM_MSG_TRACE("[TRACE]Wait event(para)\n");
  948. return HALMAC_RET_BUSY_STATE;
  949. }
  950. cmd_state = cfg_param_cmd_cnstr_state_88xx(adapter);
  951. if (cmd_state != HALMAC_CMD_CNSTR_IDLE &&
  952. cmd_state != HALMAC_CMD_CNSTR_CNSTR) {
  953. PLTFM_MSG_TRACE("[TRACE]Not idle(para)\n");
  954. return HALMAC_RET_BUSY_STATE;
  955. }
  956. *proc_status = HALMAC_CMD_PROCESS_IDLE;
  957. status = proc_cfg_param_88xx(adapter, info, full_fifo);
  958. if (status != HALMAC_RET_SUCCESS && status != HALMAC_RET_PARA_SENDING) {
  959. PLTFM_MSG_ERR("[ERR]send param h2c\n");
  960. return status;
  961. }
  962. return status;
  963. }
  964. static enum halmac_cmd_construct_state
  965. cfg_param_cmd_cnstr_state_88xx(struct halmac_adapter *adapter)
  966. {
  967. return adapter->halmac_state.cfg_param_state.cmd_cnstr_state;
  968. }
  969. static enum halmac_ret_status
  970. proc_cfg_param_88xx(struct halmac_adapter *adapter,
  971. struct halmac_phy_parameter_info *param, u8 full_fifo)
  972. {
  973. u8 end_cmd = 0;
  974. u32 rsvd_size;
  975. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  976. struct halmac_cfg_param_info *info = &adapter->cfg_param_info;
  977. enum halmac_cmd_process_status *proc_status;
  978. proc_status = &adapter->halmac_state.cfg_param_state.proc_status;
  979. status = malloc_cfg_param_buf_88xx(adapter, full_fifo);
  980. if (status != HALMAC_RET_SUCCESS)
  981. return status;
  982. if (cnv_cfg_param_state_88xx(adapter, HALMAC_CMD_CNSTR_CNSTR) !=
  983. HALMAC_RET_SUCCESS) {
  984. PLTFM_FREE(info->buf, info->buf_size);
  985. info->buf = NULL;
  986. info->buf_wptr = NULL;
  987. return HALMAC_RET_ERROR_STATE;
  988. }
  989. add_param_buf_88xx(adapter, param, info->buf_wptr, &end_cmd);
  990. if (param->cmd_id != HALMAC_PARAMETER_CMD_END) {
  991. info->num++;
  992. info->buf_wptr += CFG_PARAM_H2C_INFO_SIZE;
  993. info->avl_buf_size -= CFG_PARAM_H2C_INFO_SIZE;
  994. }
  995. rsvd_size = info->avl_buf_size - adapter->hw_cfg_info.txdesc_size;
  996. if (rsvd_size > CFG_PARAM_H2C_INFO_SIZE && end_cmd == 0)
  997. return HALMAC_RET_SUCCESS;
  998. if (info->num == 0) {
  999. PLTFM_FREE(info->buf, info->buf_size);
  1000. info->buf = NULL;
  1001. info->buf_wptr = NULL;
  1002. PLTFM_MSG_TRACE("[TRACE]param num = 0!!\n");
  1003. *proc_status = HALMAC_CMD_PROCESS_DONE;
  1004. PLTFM_EVENT_SIG(HALMAC_FEATURE_CFG_PARA, *proc_status, NULL, 0);
  1005. reset_ofld_feature_88xx(adapter, HALMAC_FEATURE_CFG_PARA);
  1006. return HALMAC_RET_SUCCESS;
  1007. }
  1008. status = send_cfg_param_h2c_88xx(adapter);
  1009. if (status != HALMAC_RET_SUCCESS) {
  1010. if (info->buf) {
  1011. PLTFM_FREE(info->buf, info->buf_size);
  1012. info->buf = NULL;
  1013. info->buf_wptr = NULL;
  1014. }
  1015. return status;
  1016. }
  1017. if (end_cmd == 0) {
  1018. PLTFM_MSG_TRACE("[TRACE]send h2c-buf full\n");
  1019. return HALMAC_RET_PARA_SENDING;
  1020. }
  1021. return status;
  1022. }
  1023. static enum halmac_ret_status
  1024. send_cfg_param_h2c_88xx(struct halmac_adapter *adapter)
  1025. {
  1026. u8 h2c_buf[H2C_PKT_SIZE_88XX] = { 0 };
  1027. u16 pg_addr;
  1028. u16 seq_num = 0;
  1029. u32 info_size;
  1030. struct halmac_h2c_header_info hdr_info;
  1031. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1032. struct halmac_cfg_param_info *info = &adapter->cfg_param_info;
  1033. enum halmac_cmd_process_status *proc_status;
  1034. proc_status = &adapter->halmac_state.cfg_param_state.proc_status;
  1035. if (cnv_cfg_param_state_88xx(adapter, HALMAC_CMD_CNSTR_H2C_SENT) !=
  1036. HALMAC_RET_SUCCESS)
  1037. return HALMAC_RET_ERROR_STATE;
  1038. *proc_status = HALMAC_CMD_PROCESS_SENDING;
  1039. if (info->full_fifo_mode == 1)
  1040. pg_addr = 0;
  1041. else
  1042. pg_addr = adapter->txff_alloc.rsvd_h2c_info_addr;
  1043. info_size = info->num * CFG_PARAM_H2C_INFO_SIZE;
  1044. status = dl_rsvd_page_88xx(adapter, pg_addr, info->buf, info_size);
  1045. if (status != HALMAC_RET_SUCCESS) {
  1046. PLTFM_MSG_ERR("[ERR]dl rsvd pg!!\n");
  1047. goto CFG_PARAM_H2C_FAIL;
  1048. }
  1049. gen_cfg_param_h2c_88xx(adapter, h2c_buf);
  1050. hdr_info.sub_cmd_id = SUB_CMD_ID_CFG_PARAM;
  1051. hdr_info.content_size = 4;
  1052. hdr_info.ack = 1;
  1053. set_h2c_pkt_hdr_88xx(adapter, h2c_buf, &hdr_info, &seq_num);
  1054. adapter->halmac_state.cfg_param_state.seq_num = seq_num;
  1055. status = send_h2c_pkt_88xx(adapter, h2c_buf);
  1056. if (status != HALMAC_RET_SUCCESS) {
  1057. PLTFM_MSG_ERR("[ERR]send h2c!!\n");
  1058. reset_ofld_feature_88xx(adapter, HALMAC_FEATURE_CFG_PARA);
  1059. }
  1060. CFG_PARAM_H2C_FAIL:
  1061. PLTFM_FREE(info->buf, info->buf_size);
  1062. info->buf = NULL;
  1063. info->buf_wptr = NULL;
  1064. if (cnv_cfg_param_state_88xx(adapter, HALMAC_CMD_CNSTR_IDLE) !=
  1065. HALMAC_RET_SUCCESS)
  1066. return HALMAC_RET_ERROR_STATE;
  1067. return status;
  1068. }
  1069. static enum halmac_ret_status
  1070. cnv_cfg_param_state_88xx(struct halmac_adapter *adapter,
  1071. enum halmac_cmd_construct_state dest_state)
  1072. {
  1073. enum halmac_cmd_construct_state *state;
  1074. state = &adapter->halmac_state.cfg_param_state.cmd_cnstr_state;
  1075. if ((*state != HALMAC_CMD_CNSTR_IDLE) &&
  1076. (*state != HALMAC_CMD_CNSTR_CNSTR) &&
  1077. (*state != HALMAC_CMD_CNSTR_H2C_SENT))
  1078. return HALMAC_RET_ERROR_STATE;
  1079. if (dest_state == HALMAC_CMD_CNSTR_IDLE) {
  1080. if (*state == HALMAC_CMD_CNSTR_CNSTR)
  1081. return HALMAC_RET_ERROR_STATE;
  1082. } else if (dest_state == HALMAC_CMD_CNSTR_CNSTR) {
  1083. if (*state == HALMAC_CMD_CNSTR_H2C_SENT)
  1084. return HALMAC_RET_ERROR_STATE;
  1085. } else if (dest_state == HALMAC_CMD_CNSTR_H2C_SENT) {
  1086. if ((*state == HALMAC_CMD_CNSTR_IDLE) ||
  1087. (*state == HALMAC_CMD_CNSTR_H2C_SENT))
  1088. return HALMAC_RET_ERROR_STATE;
  1089. }
  1090. *state = dest_state;
  1091. return HALMAC_RET_SUCCESS;
  1092. }
  1093. static enum halmac_ret_status
  1094. add_param_buf_88xx(struct halmac_adapter *adapter,
  1095. struct halmac_phy_parameter_info *param, u8 *buf,
  1096. u8 *end_cmd)
  1097. {
  1098. struct halmac_cfg_param_info *info = &adapter->cfg_param_info;
  1099. union halmac_parameter_content *content = &param->content;
  1100. *end_cmd = 0;
  1101. PARAM_INFO_SET_LEN(buf, CFG_PARAM_H2C_INFO_SIZE);
  1102. PARAM_INFO_SET_IO_CMD(buf, param->cmd_id);
  1103. switch (param->cmd_id) {
  1104. case HALMAC_PARAMETER_CMD_BB_W8:
  1105. case HALMAC_PARAMETER_CMD_BB_W16:
  1106. case HALMAC_PARAMETER_CMD_BB_W32:
  1107. case HALMAC_PARAMETER_CMD_MAC_W8:
  1108. case HALMAC_PARAMETER_CMD_MAC_W16:
  1109. case HALMAC_PARAMETER_CMD_MAC_W32:
  1110. PARAM_INFO_SET_IO_ADDR(buf, content->MAC_REG_W.offset);
  1111. PARAM_INFO_SET_DATA(buf, content->MAC_REG_W.value);
  1112. PARAM_INFO_SET_MASK(buf, content->MAC_REG_W.msk);
  1113. PARAM_INFO_SET_MSK_EN(buf, content->MAC_REG_W.msk_en);
  1114. info->value_accum += content->MAC_REG_W.value;
  1115. info->offset_accum += content->MAC_REG_W.offset;
  1116. break;
  1117. case HALMAC_PARAMETER_CMD_RF_W:
  1118. /*In rf register, the address is only 1 byte*/
  1119. PARAM_INFO_SET_RF_ADDR(buf, content->RF_REG_W.offset);
  1120. PARAM_INFO_SET_RF_PATH(buf, content->RF_REG_W.rf_path);
  1121. PARAM_INFO_SET_DATA(buf, content->RF_REG_W.value);
  1122. PARAM_INFO_SET_MASK(buf, content->RF_REG_W.msk);
  1123. PARAM_INFO_SET_MSK_EN(buf, content->RF_REG_W.msk_en);
  1124. info->value_accum += content->RF_REG_W.value;
  1125. info->offset_accum += (content->RF_REG_W.offset +
  1126. (content->RF_REG_W.rf_path << 8));
  1127. break;
  1128. case HALMAC_PARAMETER_CMD_DELAY_US:
  1129. case HALMAC_PARAMETER_CMD_DELAY_MS:
  1130. PARAM_INFO_SET_DELAY_VAL(buf, content->DELAY_TIME.delay_time);
  1131. break;
  1132. case HALMAC_PARAMETER_CMD_END:
  1133. *end_cmd = 1;
  1134. break;
  1135. default:
  1136. PLTFM_MSG_ERR("[ERR]cmd id!!\n");
  1137. break;
  1138. }
  1139. return HALMAC_RET_SUCCESS;
  1140. }
  1141. static enum halmac_ret_status
  1142. gen_cfg_param_h2c_88xx(struct halmac_adapter *adapter, u8 *buff)
  1143. {
  1144. struct halmac_cfg_param_info *info = &adapter->cfg_param_info;
  1145. u16 h2c_info_addr = adapter->txff_alloc.rsvd_h2c_info_addr;
  1146. u16 rsvd_pg_addr = adapter->txff_alloc.rsvd_boundary;
  1147. CFG_PARAM_SET_NUM(buff, info->num);
  1148. if (info->full_fifo_mode == 1) {
  1149. CFG_PARAM_SET_INIT_CASE(buff, 0x1);
  1150. CFG_PARAM_SET_LOC(buff, 0);
  1151. } else {
  1152. CFG_PARAM_SET_INIT_CASE(buff, 0x0);
  1153. CFG_PARAM_SET_LOC(buff, h2c_info_addr - rsvd_pg_addr);
  1154. }
  1155. return HALMAC_RET_SUCCESS;
  1156. }
  1157. static enum halmac_ret_status
  1158. malloc_cfg_param_buf_88xx(struct halmac_adapter *adapter, u8 full_fifo)
  1159. {
  1160. struct halmac_cfg_param_info *info = &adapter->cfg_param_info;
  1161. struct halmac_pltfm_cfg_info *pltfm_info = &adapter->pltfm_info;
  1162. if (info->buf)
  1163. return HALMAC_RET_SUCCESS;
  1164. if (full_fifo == 1)
  1165. info->buf_size = pltfm_info->malloc_size;
  1166. else
  1167. info->buf_size = CFG_PARAM_RSVDPG_SIZE;
  1168. if (info->buf_size > pltfm_info->rsvd_pg_size)
  1169. info->buf_size = pltfm_info->rsvd_pg_size;
  1170. info->buf = smart_malloc_88xx(adapter, info->buf_size, &info->buf_size);
  1171. if (info->buf) {
  1172. PLTFM_MEMSET(info->buf, 0x00, info->buf_size);
  1173. info->full_fifo_mode = full_fifo;
  1174. info->buf_wptr = info->buf;
  1175. info->num = 0;
  1176. info->avl_buf_size = info->buf_size;
  1177. info->value_accum = 0;
  1178. info->offset_accum = 0;
  1179. } else {
  1180. return HALMAC_RET_MALLOC_FAIL;
  1181. }
  1182. return HALMAC_RET_SUCCESS;
  1183. }
  1184. /**
  1185. * update_packet_88xx() - send specific packet to FW
  1186. * @adapter : the adapter of halmac
  1187. * @pkt_id : packet id, to know the purpose of this packet
  1188. * @pkt : packet
  1189. * @size : packet size
  1190. *
  1191. * Note : TX_DESC is not included in the pkt
  1192. *
  1193. * Author : KaiYuan Chang/Ivan Lin
  1194. * Return : enum halmac_ret_status
  1195. * More details of status code can be found in prototype document
  1196. */
  1197. enum halmac_ret_status
  1198. update_packet_88xx(struct halmac_adapter *adapter, enum halmac_packet_id pkt_id,
  1199. u8 *pkt, u32 size)
  1200. {
  1201. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1202. enum halmac_cmd_process_status *proc_status =
  1203. &adapter->halmac_state.update_pkt_state.proc_status;
  1204. if (halmac_fw_validate(adapter) != HALMAC_RET_SUCCESS)
  1205. return HALMAC_RET_NO_DLFW;
  1206. if (adapter->fw_ver.h2c_version < 4)
  1207. return HALMAC_RET_FW_NO_SUPPORT;
  1208. if (size > UPDATE_PKT_RSVDPG_SIZE)
  1209. return HALMAC_RET_RSVD_PG_OVERFLOW_FAIL;
  1210. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1211. if (*proc_status == HALMAC_CMD_PROCESS_SENDING) {
  1212. PLTFM_MSG_TRACE("[TRACE]Wait event(upd)\n");
  1213. return HALMAC_RET_BUSY_STATE;
  1214. }
  1215. *proc_status = HALMAC_CMD_PROCESS_SENDING;
  1216. status = send_h2c_update_packet_88xx(adapter, pkt_id, pkt, size);
  1217. if (status != HALMAC_RET_SUCCESS) {
  1218. PLTFM_MSG_ERR("[ERR]send h2c!!\n");
  1219. PLTFM_MSG_ERR("[ERR]pkt id : %X!!\n", pkt_id);
  1220. return status;
  1221. }
  1222. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1223. return HALMAC_RET_SUCCESS;
  1224. }
  1225. static enum halmac_ret_status
  1226. send_h2c_update_packet_88xx(struct halmac_adapter *adapter,
  1227. enum halmac_packet_id pkt_id, u8 *pkt, u32 size)
  1228. {
  1229. u8 h2c_buf[H2C_PKT_SIZE_88XX] = { 0 };
  1230. u16 seq_num = 0;
  1231. u16 pg_addr = adapter->txff_alloc.rsvd_h2c_info_addr;
  1232. u16 pg_offset;
  1233. struct halmac_h2c_header_info hdr_info;
  1234. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1235. status = dl_rsvd_page_88xx(adapter, pg_addr, pkt, size);
  1236. if (status != HALMAC_RET_SUCCESS) {
  1237. PLTFM_MSG_ERR("[ERR]dl rsvd pg!!\n");
  1238. return status;
  1239. }
  1240. pg_offset = pg_addr - adapter->txff_alloc.rsvd_boundary;
  1241. UPDATE_PKT_SET_SIZE(h2c_buf, size + adapter->hw_cfg_info.txdesc_size);
  1242. UPDATE_PKT_SET_ID(h2c_buf, pkt_id);
  1243. UPDATE_PKT_SET_LOC(h2c_buf, pg_offset);
  1244. hdr_info.sub_cmd_id = SUB_CMD_ID_UPDATE_PKT;
  1245. hdr_info.content_size = 8;
  1246. hdr_info.ack = 1;
  1247. set_h2c_pkt_hdr_88xx(adapter, h2c_buf, &hdr_info, &seq_num);
  1248. adapter->halmac_state.update_pkt_state.seq_num = seq_num;
  1249. status = send_h2c_pkt_88xx(adapter, h2c_buf);
  1250. if (status != HALMAC_RET_SUCCESS) {
  1251. PLTFM_MSG_ERR("[ERR]send h2c!!\n");
  1252. reset_ofld_feature_88xx(adapter, HALMAC_FEATURE_UPDATE_PACKET);
  1253. return status;
  1254. }
  1255. return status;
  1256. }
  1257. enum halmac_ret_status
  1258. bcn_ie_filter_88xx(struct halmac_adapter *adapter,
  1259. struct halmac_bcn_ie_info *info)
  1260. {
  1261. return HALMAC_RET_NOT_SUPPORT;
  1262. }
  1263. enum halmac_ret_status
  1264. update_datapack_88xx(struct halmac_adapter *adapter,
  1265. enum halmac_data_type data_type,
  1266. struct halmac_phy_parameter_info *info)
  1267. {
  1268. return HALMAC_RET_NOT_SUPPORT;
  1269. }
  1270. enum halmac_ret_status
  1271. run_datapack_88xx(struct halmac_adapter *adapter,
  1272. enum halmac_data_type data_type)
  1273. {
  1274. return HALMAC_RET_NOT_SUPPORT;
  1275. }
  1276. enum halmac_ret_status
  1277. send_bt_coex_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size, u8 ack)
  1278. {
  1279. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1280. if (halmac_fw_validate(adapter) != HALMAC_RET_SUCCESS)
  1281. return HALMAC_RET_NO_DLFW;
  1282. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1283. status = send_bt_coex_cmd_88xx(adapter, buf, size, ack);
  1284. if (status != HALMAC_RET_SUCCESS) {
  1285. PLTFM_MSG_ERR("[ERR]bt coex cmd!!\n");
  1286. return status;
  1287. }
  1288. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1289. return HALMAC_RET_SUCCESS;
  1290. }
  1291. static enum halmac_ret_status
  1292. send_bt_coex_cmd_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size,
  1293. u8 ack)
  1294. {
  1295. u8 h2c_buf[H2C_PKT_SIZE_88XX] = { 0 };
  1296. u16 seq_num = 0;
  1297. struct halmac_h2c_header_info hdr_info;
  1298. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1299. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1300. PLTFM_MEMCPY(h2c_buf + 8, buf, size);
  1301. hdr_info.sub_cmd_id = SUB_CMD_ID_BT_COEX;
  1302. hdr_info.content_size = (u16)size;
  1303. hdr_info.ack = ack;
  1304. set_h2c_pkt_hdr_88xx(adapter, h2c_buf, &hdr_info, &seq_num);
  1305. status = send_h2c_pkt_88xx(adapter, h2c_buf);
  1306. if (status != HALMAC_RET_SUCCESS) {
  1307. PLTFM_MSG_ERR("[ERR]send h2c!!\n");
  1308. return status;
  1309. }
  1310. return HALMAC_RET_SUCCESS;
  1311. }
  1312. /**
  1313. * dump_fifo_88xx() - dump fifo data
  1314. * @adapter : the adapter of halmac
  1315. * @sel : FIFO selection
  1316. * @start_addr : start address of selected FIFO
  1317. * @size : dump size of selected FIFO
  1318. * @data : FIFO data
  1319. *
  1320. * Note : before dump fifo, user need to call halmac_get_fifo_size to
  1321. * get fifo size. Then input this size to halmac_dump_fifo.
  1322. *
  1323. * Author : Ivan Lin/KaiYuan Chang
  1324. * Return : enum halmac_ret_status
  1325. * More details of status code can be found in prototype document
  1326. */
  1327. enum halmac_ret_status
  1328. dump_fifo_88xx(struct halmac_adapter *adapter, enum hal_fifo_sel sel,
  1329. u32 start_addr, u32 size, u8 *data)
  1330. {
  1331. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1332. u8 tmp8;
  1333. u8 enable;
  1334. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  1335. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1336. if (sel == HAL_FIFO_SEL_TX &&
  1337. (start_addr + size) > adapter->hw_cfg_info.tx_fifo_size) {
  1338. PLTFM_MSG_ERR("[ERR]size overflow!!\n");
  1339. return HALMAC_RET_DUMP_FIFOSIZE_INCORRECT;
  1340. }
  1341. if (sel == HAL_FIFO_SEL_RX &&
  1342. (start_addr + size) > adapter->hw_cfg_info.rx_fifo_size) {
  1343. PLTFM_MSG_ERR("[ERR]size overflow!!\n");
  1344. return HALMAC_RET_DUMP_FIFOSIZE_INCORRECT;
  1345. }
  1346. if ((size & (4 - 1)) != 0) {
  1347. PLTFM_MSG_ERR("[ERR]not 4byte alignment!!\n");
  1348. return HALMAC_RET_DUMP_FIFOSIZE_INCORRECT;
  1349. }
  1350. if (!data)
  1351. return HALMAC_RET_NULL_POINTER;
  1352. tmp8 = HALMAC_REG_R8(REG_RCR + 2);
  1353. enable = 0;
  1354. status = api->halmac_set_hw_value(adapter, HALMAC_HW_RX_CLK_GATE,
  1355. &enable);
  1356. if (status != HALMAC_RET_SUCCESS)
  1357. return status;
  1358. status = read_buf_88xx(adapter, start_addr, size, sel, data);
  1359. HALMAC_REG_W8(REG_RCR + 2, tmp8);
  1360. if (status != HALMAC_RET_SUCCESS) {
  1361. PLTFM_MSG_ERR("[ERR]read buf!!\n");
  1362. return status;
  1363. }
  1364. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1365. return HALMAC_RET_SUCCESS;
  1366. }
  1367. static enum halmac_ret_status
  1368. read_buf_88xx(struct halmac_adapter *adapter, u32 offset, u32 size,
  1369. enum hal_fifo_sel sel, u8 *data)
  1370. {
  1371. u32 start_pg;
  1372. u32 value32;
  1373. u32 i;
  1374. u32 residue;
  1375. u32 cnt = 0;
  1376. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  1377. if (sel == HAL_FIFO_SEL_RSVD_PAGE)
  1378. offset += (adapter->txff_alloc.rsvd_boundary <<
  1379. TX_PAGE_SIZE_SHIFT_88XX);
  1380. start_pg = offset >> 12;
  1381. residue = offset & (4096 - 1);
  1382. if (sel == HAL_FIFO_SEL_TX || sel == HAL_FIFO_SEL_RSVD_PAGE)
  1383. start_pg += 0x780;
  1384. else if (sel == HAL_FIFO_SEL_RX)
  1385. start_pg += 0x700;
  1386. else if (sel == HAL_FIFO_SEL_REPORT)
  1387. start_pg += 0x660;
  1388. else if (sel == HAL_FIFO_SEL_LLT)
  1389. start_pg += 0x650;
  1390. else if (sel == HAL_FIFO_SEL_RXBUF_FW)
  1391. start_pg += 0x680;
  1392. else
  1393. return HALMAC_RET_NOT_SUPPORT;
  1394. value32 = HALMAC_REG_R16(REG_PKTBUF_DBG_CTRL) & 0xF000;
  1395. do {
  1396. HALMAC_REG_W16(REG_PKTBUF_DBG_CTRL, (u16)(start_pg | value32));
  1397. for (i = 0x8000 + residue; i <= 0x8FFF; i += 4) {
  1398. *(u32 *)(data + cnt) = HALMAC_REG_R32(i);
  1399. *(u32 *)(data + cnt) =
  1400. rtk_le32_to_cpu(*(u32 *)(data + cnt));
  1401. cnt += 4;
  1402. if (size == cnt)
  1403. goto HALMAC_BUF_READ_OK;
  1404. }
  1405. residue = 0;
  1406. start_pg++;
  1407. } while (1);
  1408. HALMAC_BUF_READ_OK:
  1409. HALMAC_REG_W16(REG_PKTBUF_DBG_CTRL, (u16)value32);
  1410. return HALMAC_RET_SUCCESS;
  1411. }
  1412. /**
  1413. * get_fifo_size_88xx() - get fifo size
  1414. * @adapter : the adapter of halmac
  1415. * @sel : FIFO selection
  1416. * Author : Ivan Lin/KaiYuan Chang
  1417. * Return : u32
  1418. * More details of status code can be found in prototype document
  1419. */
  1420. u32
  1421. get_fifo_size_88xx(struct halmac_adapter *adapter, enum hal_fifo_sel sel)
  1422. {
  1423. u32 size = 0;
  1424. if (sel == HAL_FIFO_SEL_TX)
  1425. size = adapter->hw_cfg_info.tx_fifo_size;
  1426. else if (sel == HAL_FIFO_SEL_RX)
  1427. size = adapter->hw_cfg_info.rx_fifo_size;
  1428. else if (sel == HAL_FIFO_SEL_RSVD_PAGE)
  1429. size = adapter->hw_cfg_info.tx_fifo_size -
  1430. (adapter->txff_alloc.rsvd_boundary <<
  1431. TX_PAGE_SIZE_SHIFT_88XX);
  1432. else if (sel == HAL_FIFO_SEL_REPORT)
  1433. size = 65536;
  1434. else if (sel == HAL_FIFO_SEL_LLT)
  1435. size = 65536;
  1436. else if (sel == HAL_FIFO_SEL_RXBUF_FW)
  1437. size = RX_BUF_FW_88XX;
  1438. return size;
  1439. }
  1440. enum halmac_ret_status
  1441. set_h2c_header_88xx(struct halmac_adapter *adapter, u8 *hdr, u16 *seq, u8 ack)
  1442. {
  1443. PLTFM_MSG_TRACE("[TRACE]%s!!\n", __func__);
  1444. H2C_CMD_HEADER_SET_CATEGORY(hdr, 0x00);
  1445. H2C_CMD_HEADER_SET_TOTAL_LEN(hdr, 16);
  1446. PLTFM_MUTEX_LOCK(&adapter->h2c_seq_mutex);
  1447. H2C_CMD_HEADER_SET_SEQ_NUM(hdr, adapter->h2c_info.seq_num);
  1448. *seq = adapter->h2c_info.seq_num;
  1449. (adapter->h2c_info.seq_num)++;
  1450. PLTFM_MUTEX_UNLOCK(&adapter->h2c_seq_mutex);
  1451. if (ack == 1)
  1452. H2C_CMD_HEADER_SET_ACK(hdr, 1);
  1453. return HALMAC_RET_SUCCESS;
  1454. }
  1455. /**
  1456. * add_ch_info_88xx() -add channel information
  1457. * @adapter : the adapter of halmac
  1458. * @info : channel information
  1459. * Author : KaiYuan Chang/Ivan Lin
  1460. * Return : enum halmac_ret_status
  1461. * More details of status code can be found in prototype document
  1462. */
  1463. enum halmac_ret_status
  1464. add_ch_info_88xx(struct halmac_adapter *adapter, struct halmac_ch_info *info)
  1465. {
  1466. struct halmac_ch_sw_info *ch_sw_info = &adapter->ch_sw_info;
  1467. enum halmac_cmd_construct_state state;
  1468. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1469. if (adapter->halmac_state.dlfw_state != HALMAC_GEN_INFO_SENT) {
  1470. PLTFM_MSG_ERR("[ERR]gen info\n");
  1471. return HALMAC_RET_GEN_INFO_NOT_SENT;
  1472. }
  1473. state = scan_cmd_cnstr_state_88xx(adapter);
  1474. if (state != HALMAC_CMD_CNSTR_BUF_CLR &&
  1475. state != HALMAC_CMD_CNSTR_CNSTR) {
  1476. PLTFM_MSG_WARN("[WARN]cmd state (scan)\n");
  1477. return HALMAC_RET_ERROR_STATE;
  1478. }
  1479. if (!ch_sw_info->buf) {
  1480. ch_sw_info->buf = (u8 *)PLTFM_MALLOC(SCAN_INFO_RSVDPG_SIZE);
  1481. if (!ch_sw_info->buf)
  1482. return HALMAC_RET_NULL_POINTER;
  1483. ch_sw_info->buf_wptr = ch_sw_info->buf;
  1484. ch_sw_info->buf_size = SCAN_INFO_RSVDPG_SIZE;
  1485. ch_sw_info->avl_buf_size = SCAN_INFO_RSVDPG_SIZE;
  1486. ch_sw_info->total_size = 0;
  1487. ch_sw_info->extra_info_en = 0;
  1488. ch_sw_info->ch_num = 0;
  1489. }
  1490. if (ch_sw_info->extra_info_en == 1) {
  1491. PLTFM_MSG_ERR("[ERR]extra info = 1!!\n");
  1492. return HALMAC_RET_CH_SW_SEQ_WRONG;
  1493. }
  1494. if (ch_sw_info->avl_buf_size < 4) {
  1495. PLTFM_MSG_ERR("[ERR]buf full!!\n");
  1496. return HALMAC_RET_CH_SW_NO_BUF;
  1497. }
  1498. if (cnv_scan_state_88xx(adapter, HALMAC_CMD_CNSTR_CNSTR) !=
  1499. HALMAC_RET_SUCCESS)
  1500. return HALMAC_RET_ERROR_STATE;
  1501. CH_INFO_SET_CH(ch_sw_info->buf_wptr, info->channel);
  1502. CH_INFO_SET_PRI_CH_IDX(ch_sw_info->buf_wptr, info->pri_ch_idx);
  1503. CH_INFO_SET_BW(ch_sw_info->buf_wptr, info->bw);
  1504. CH_INFO_SET_TIMEOUT(ch_sw_info->buf_wptr, info->timeout);
  1505. CH_INFO_SET_ACTION_ID(ch_sw_info->buf_wptr, info->action_id);
  1506. CH_INFO_SET_EXTRA_INFO(ch_sw_info->buf_wptr, info->extra_info);
  1507. ch_sw_info->avl_buf_size = ch_sw_info->avl_buf_size - 4;
  1508. ch_sw_info->total_size = ch_sw_info->total_size + 4;
  1509. ch_sw_info->ch_num++;
  1510. ch_sw_info->extra_info_en = info->extra_info;
  1511. ch_sw_info->buf_wptr = ch_sw_info->buf_wptr + 4;
  1512. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1513. return HALMAC_RET_SUCCESS;
  1514. }
  1515. static enum halmac_cmd_construct_state
  1516. scan_cmd_cnstr_state_88xx(struct halmac_adapter *adapter)
  1517. {
  1518. return adapter->halmac_state.scan_state.cmd_cnstr_state;
  1519. }
  1520. static enum halmac_ret_status
  1521. cnv_scan_state_88xx(struct halmac_adapter *adapter,
  1522. enum halmac_cmd_construct_state dest_state)
  1523. {
  1524. enum halmac_cmd_construct_state *state;
  1525. state = &adapter->halmac_state.scan_state.cmd_cnstr_state;
  1526. if (dest_state == HALMAC_CMD_CNSTR_IDLE) {
  1527. if ((*state == HALMAC_CMD_CNSTR_BUF_CLR) ||
  1528. (*state == HALMAC_CMD_CNSTR_CNSTR))
  1529. return HALMAC_RET_ERROR_STATE;
  1530. } else if (dest_state == HALMAC_CMD_CNSTR_BUF_CLR) {
  1531. if (*state == HALMAC_CMD_CNSTR_H2C_SENT)
  1532. return HALMAC_RET_ERROR_STATE;
  1533. } else if (dest_state == HALMAC_CMD_CNSTR_CNSTR) {
  1534. if ((*state == HALMAC_CMD_CNSTR_IDLE) ||
  1535. (*state == HALMAC_CMD_CNSTR_H2C_SENT))
  1536. return HALMAC_RET_ERROR_STATE;
  1537. } else if (dest_state == HALMAC_CMD_CNSTR_H2C_SENT) {
  1538. if ((*state != HALMAC_CMD_CNSTR_CNSTR) &&
  1539. (*state != HALMAC_CMD_CNSTR_BUF_CLR))
  1540. return HALMAC_RET_ERROR_STATE;
  1541. }
  1542. *state = dest_state;
  1543. return HALMAC_RET_SUCCESS;
  1544. }
  1545. /**
  1546. * add_extra_ch_info_88xx() -add extra channel information
  1547. * @adapter : the adapter of halmac
  1548. * @info : extra channel information
  1549. * Author : KaiYuan Chang/Ivan Lin
  1550. * Return : enum halmac_ret_status
  1551. * More details of status code can be found in prototype document
  1552. */
  1553. enum halmac_ret_status
  1554. add_extra_ch_info_88xx(struct halmac_adapter *adapter,
  1555. struct halmac_ch_extra_info *info)
  1556. {
  1557. struct halmac_ch_sw_info *ch_sw_info = &adapter->ch_sw_info;
  1558. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1559. if (!ch_sw_info->buf) {
  1560. PLTFM_MSG_ERR("[ERR]buf = null!!\n");
  1561. return HALMAC_RET_CH_SW_SEQ_WRONG;
  1562. }
  1563. if (ch_sw_info->extra_info_en == 0) {
  1564. PLTFM_MSG_ERR("[ERR]extra info = 0!!\n");
  1565. return HALMAC_RET_CH_SW_SEQ_WRONG;
  1566. }
  1567. if (ch_sw_info->avl_buf_size < (u32)(info->extra_info_size + 2)) {
  1568. PLTFM_MSG_ERR("[ERR]no available buffer!!\n");
  1569. return HALMAC_RET_CH_SW_NO_BUF;
  1570. }
  1571. if (scan_cmd_cnstr_state_88xx(adapter) != HALMAC_CMD_CNSTR_CNSTR) {
  1572. PLTFM_MSG_WARN("[WARN]cmd state (ex scan)\n");
  1573. return HALMAC_RET_ERROR_STATE;
  1574. }
  1575. if (cnv_scan_state_88xx(adapter, HALMAC_CMD_CNSTR_CNSTR) !=
  1576. HALMAC_RET_SUCCESS)
  1577. return HALMAC_RET_ERROR_STATE;
  1578. CH_EXTRA_INFO_SET_ID(ch_sw_info->buf_wptr, info->extra_action_id);
  1579. CH_EXTRA_INFO_SET_INFO(ch_sw_info->buf_wptr, info->extra_info);
  1580. CH_EXTRA_INFO_SET_SIZE(ch_sw_info->buf_wptr, info->extra_info_size);
  1581. PLTFM_MEMCPY(ch_sw_info->buf_wptr + 2, info->extra_info_data,
  1582. info->extra_info_size);
  1583. ch_sw_info->avl_buf_size -= (2 + info->extra_info_size);
  1584. ch_sw_info->total_size += (2 + info->extra_info_size);
  1585. ch_sw_info->extra_info_en = info->extra_info;
  1586. ch_sw_info->buf_wptr += (2 + info->extra_info_size);
  1587. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1588. return HALMAC_RET_SUCCESS;
  1589. }
  1590. /**
  1591. * ctrl_ch_switch_88xx() -send channel switch cmd
  1592. * @adapter : the adapter of halmac
  1593. * @opt : channel switch config
  1594. * Author : KaiYuan Chang/Ivan Lin
  1595. * Return : enum halmac_ret_status
  1596. * More details of status code can be found in prototype document
  1597. */
  1598. enum halmac_ret_status
  1599. ctrl_ch_switch_88xx(struct halmac_adapter *adapter,
  1600. struct halmac_ch_switch_option *opt)
  1601. {
  1602. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1603. enum halmac_cmd_construct_state state;
  1604. enum halmac_cmd_process_status *proc_status;
  1605. proc_status = &adapter->halmac_state.scan_state.proc_status;
  1606. if (halmac_fw_validate(adapter) != HALMAC_RET_SUCCESS)
  1607. return HALMAC_RET_NO_DLFW;
  1608. if (adapter->fw_ver.h2c_version < 4)
  1609. return HALMAC_RET_FW_NO_SUPPORT;
  1610. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1611. if (opt->switch_en == 0)
  1612. *proc_status = HALMAC_CMD_PROCESS_IDLE;
  1613. if ((*proc_status == HALMAC_CMD_PROCESS_SENDING) ||
  1614. (*proc_status == HALMAC_CMD_PROCESS_RCVD)) {
  1615. PLTFM_MSG_TRACE("[TRACE]Wait event(scan)\n");
  1616. return HALMAC_RET_BUSY_STATE;
  1617. }
  1618. state = scan_cmd_cnstr_state_88xx(adapter);
  1619. if (opt->switch_en == 1) {
  1620. if (state != HALMAC_CMD_CNSTR_CNSTR) {
  1621. PLTFM_MSG_ERR("[ERR]state(en = 1)\n");
  1622. return HALMAC_RET_ERROR_STATE;
  1623. }
  1624. } else {
  1625. if (state != HALMAC_CMD_CNSTR_BUF_CLR) {
  1626. PLTFM_MSG_ERR("[ERR]state(en = 0)\n");
  1627. return HALMAC_RET_ERROR_STATE;
  1628. }
  1629. }
  1630. status = proc_ctrl_ch_switch_88xx(adapter, opt);
  1631. if (status != HALMAC_RET_SUCCESS) {
  1632. PLTFM_MSG_ERR("[ERR]ctrl ch sw!!\n");
  1633. return status;
  1634. }
  1635. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1636. return HALMAC_RET_SUCCESS;
  1637. }
  1638. static enum halmac_ret_status
  1639. proc_ctrl_ch_switch_88xx(struct halmac_adapter *adapter,
  1640. struct halmac_ch_switch_option *opt)
  1641. {
  1642. u8 h2c_buf[H2C_PKT_SIZE_88XX] = { 0 };
  1643. u16 seq_num = 0;
  1644. u16 pg_addr = adapter->txff_alloc.rsvd_h2c_info_addr;
  1645. struct halmac_h2c_header_info hdr_info;
  1646. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1647. enum halmac_cmd_process_status *proc_status;
  1648. proc_status = &adapter->halmac_state.scan_state.proc_status;
  1649. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1650. if (cnv_scan_state_88xx(adapter, HALMAC_CMD_CNSTR_H2C_SENT) !=
  1651. HALMAC_RET_SUCCESS)
  1652. return HALMAC_RET_ERROR_STATE;
  1653. *proc_status = HALMAC_CMD_PROCESS_SENDING;
  1654. if (opt->switch_en != 0) {
  1655. status = dl_rsvd_page_88xx(adapter, pg_addr,
  1656. adapter->ch_sw_info.buf,
  1657. adapter->ch_sw_info.total_size);
  1658. if (status != HALMAC_RET_SUCCESS) {
  1659. PLTFM_MSG_ERR("[ERR]dl rsvd pg!!\n");
  1660. return status;
  1661. }
  1662. }
  1663. CH_SWITCH_SET_START(h2c_buf, opt->switch_en);
  1664. CH_SWITCH_SET_CH_NUM(h2c_buf, adapter->ch_sw_info.ch_num);
  1665. CH_SWITCH_SET_INFO_LOC(h2c_buf,
  1666. pg_addr - adapter->txff_alloc.rsvd_boundary);
  1667. CH_SWITCH_SET_DEST_CH_EN(h2c_buf, opt->dest_ch_en);
  1668. CH_SWITCH_SET_DEST_CH(h2c_buf, opt->dest_ch);
  1669. CH_SWITCH_SET_PRI_CH_IDX(h2c_buf, opt->dest_pri_ch_idx);
  1670. CH_SWITCH_SET_ABSOLUTE_TIME(h2c_buf, opt->absolute_time_en);
  1671. CH_SWITCH_SET_TSF_LOW(h2c_buf, opt->tsf_low);
  1672. CH_SWITCH_SET_PERIODIC_OPT(h2c_buf, opt->periodic_option);
  1673. CH_SWITCH_SET_NORMAL_CYCLE(h2c_buf, opt->normal_cycle);
  1674. CH_SWITCH_SET_NORMAL_PERIOD(h2c_buf, opt->normal_period);
  1675. CH_SWITCH_SET_SLOW_PERIOD(h2c_buf, opt->phase_2_period);
  1676. CH_SWITCH_SET_NORMAL_PERIOD_SEL(h2c_buf, opt->normal_period_sel);
  1677. CH_SWITCH_SET_SLOW_PERIOD_SEL(h2c_buf, opt->phase_2_period_sel);
  1678. CH_SWITCH_SET_INFO_SIZE(h2c_buf, adapter->ch_sw_info.total_size);
  1679. hdr_info.sub_cmd_id = SUB_CMD_ID_CH_SWITCH;
  1680. hdr_info.content_size = 20;
  1681. hdr_info.ack = 1;
  1682. set_h2c_pkt_hdr_88xx(adapter, h2c_buf, &hdr_info, &seq_num);
  1683. adapter->halmac_state.scan_state.seq_num = seq_num;
  1684. status = send_h2c_pkt_88xx(adapter, h2c_buf);
  1685. if (status != HALMAC_RET_SUCCESS) {
  1686. PLTFM_MSG_ERR("[ERR]send h2c!!\n");
  1687. reset_ofld_feature_88xx(adapter, HALMAC_FEATURE_CHANNEL_SWITCH);
  1688. }
  1689. PLTFM_FREE(adapter->ch_sw_info.buf, adapter->ch_sw_info.buf_size);
  1690. adapter->ch_sw_info.buf = NULL;
  1691. adapter->ch_sw_info.buf_wptr = NULL;
  1692. adapter->ch_sw_info.extra_info_en = 0;
  1693. adapter->ch_sw_info.buf_size = 0;
  1694. adapter->ch_sw_info.avl_buf_size = 0;
  1695. adapter->ch_sw_info.total_size = 0;
  1696. adapter->ch_sw_info.ch_num = 0;
  1697. if (cnv_scan_state_88xx(adapter, HALMAC_CMD_CNSTR_IDLE) !=
  1698. HALMAC_RET_SUCCESS)
  1699. return HALMAC_RET_ERROR_STATE;
  1700. return status;
  1701. }
  1702. /**
  1703. * clear_ch_info_88xx() -clear channel information
  1704. * @adapter : the adapter of halmac
  1705. * Author : KaiYuan Chang/Ivan Lin
  1706. * Return : enum halmac_ret_status
  1707. * More details of status code can be found in prototype document
  1708. */
  1709. enum halmac_ret_status
  1710. clear_ch_info_88xx(struct halmac_adapter *adapter)
  1711. {
  1712. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1713. if (scan_cmd_cnstr_state_88xx(adapter) == HALMAC_CMD_CNSTR_H2C_SENT) {
  1714. PLTFM_MSG_WARN("[WARN]state(clear)\n");
  1715. return HALMAC_RET_ERROR_STATE;
  1716. }
  1717. if (cnv_scan_state_88xx(adapter, HALMAC_CMD_CNSTR_BUF_CLR) !=
  1718. HALMAC_RET_SUCCESS)
  1719. return HALMAC_RET_ERROR_STATE;
  1720. PLTFM_FREE(adapter->ch_sw_info.buf, adapter->ch_sw_info.buf_size);
  1721. adapter->ch_sw_info.buf = NULL;
  1722. adapter->ch_sw_info.buf_wptr = NULL;
  1723. adapter->ch_sw_info.extra_info_en = 0;
  1724. adapter->ch_sw_info.buf_size = 0;
  1725. adapter->ch_sw_info.avl_buf_size = 0;
  1726. adapter->ch_sw_info.total_size = 0;
  1727. adapter->ch_sw_info.ch_num = 0;
  1728. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1729. return HALMAC_RET_SUCCESS;
  1730. }
  1731. /**
  1732. * chk_txdesc_88xx() -check if the tx packet format is incorrect
  1733. * @adapter : the adapter of halmac
  1734. * @buf : tx Packet buffer, tx desc is included
  1735. * @size : tx packet size
  1736. * Author : KaiYuan Chang
  1737. * Return : enum halmac_ret_status
  1738. * More details of status code can be found in prototype document
  1739. */
  1740. enum halmac_ret_status
  1741. chk_txdesc_88xx(struct halmac_adapter *adapter, u8 *buf, u32 size)
  1742. {
  1743. u32 mac_clk = 0;
  1744. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1745. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  1746. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1747. if (GET_TX_DESC_BMC(buf) == 1 && GET_TX_DESC_AGG_EN(buf) == 1)
  1748. PLTFM_MSG_ERR("[ERR]txdesc - agg + bmc\n");
  1749. if (size < (GET_TX_DESC_TXPKTSIZE(buf) +
  1750. adapter->hw_cfg_info.txdesc_size +
  1751. (GET_TX_DESC_PKT_OFFSET(buf) << 3))) {
  1752. PLTFM_MSG_ERR("[ERR]txdesc - total size\n");
  1753. status = HALMAC_RET_TXDESC_SET_FAIL;
  1754. }
  1755. if (wlhdr_valid_88xx(adapter, buf) != HALMAC_RET_SUCCESS) {
  1756. PLTFM_MSG_ERR("[ERR]wlhdr\n");
  1757. status = HALMAC_RET_WLHDR_FAIL;
  1758. }
  1759. if (GET_TX_DESC_AMSDU_PAD_EN(buf) != 0) {
  1760. PLTFM_MSG_ERR("[ERR]txdesc - amsdu_pad\n");
  1761. status = HALMAC_RET_TXDESC_SET_FAIL;
  1762. }
  1763. switch (BIT_GET_MAC_CLK_SEL(HALMAC_REG_R32(REG_AFE_CTRL1))) {
  1764. case 0x0:
  1765. mac_clk = 80;
  1766. break;
  1767. case 0x1:
  1768. mac_clk = 40;
  1769. break;
  1770. case 0x2:
  1771. mac_clk = 20;
  1772. break;
  1773. case 0x3:
  1774. mac_clk = 10;
  1775. break;
  1776. }
  1777. PLTFM_MSG_ALWAYS("MAC clock : 0x%XM\n", mac_clk);
  1778. PLTFM_MSG_ALWAYS("mac agg en : 0x%X\n", GET_TX_DESC_AGG_EN(buf));
  1779. PLTFM_MSG_ALWAYS("mac agg num : 0x%X\n", GET_TX_DESC_MAX_AGG_NUM(buf));
  1780. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1781. return status;
  1782. }
  1783. static enum halmac_ret_status
  1784. wlhdr_valid_88xx(struct halmac_adapter *adapter, u8 *buf)
  1785. {
  1786. u32 txdesc_size = adapter->hw_cfg_info.txdesc_size +
  1787. GET_TX_DESC_PKT_OFFSET(buf);
  1788. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1789. struct wlhdr_frame_ctrl *wlhdr;
  1790. wlhdr = (struct wlhdr_frame_ctrl *)(buf + txdesc_size);
  1791. if (wlhdr->protocol != WLHDR_PROT_VER) {
  1792. PLTFM_MSG_ERR("[ERR]prot ver!!\n");
  1793. return HALMAC_RET_WLHDR_FAIL;
  1794. }
  1795. switch (wlhdr->type) {
  1796. case WLHDR_TYPE_MGMT:
  1797. if (wlhdr_mgmt_valid_88xx(adapter, wlhdr) != 1)
  1798. status = HALMAC_RET_WLHDR_FAIL;
  1799. break;
  1800. case WLHDR_TYPE_CTRL:
  1801. if (wlhdr_ctrl_valid_88xx(adapter, wlhdr) != 1)
  1802. status = HALMAC_RET_WLHDR_FAIL;
  1803. break;
  1804. case WLHDR_TYPE_DATA:
  1805. if (wlhdr_data_valid_88xx(adapter, wlhdr) != 1)
  1806. status = HALMAC_RET_WLHDR_FAIL;
  1807. break;
  1808. default:
  1809. PLTFM_MSG_ERR("[ERR]undefined type!!\n");
  1810. status = HALMAC_RET_WLHDR_FAIL;
  1811. break;
  1812. }
  1813. return status;
  1814. }
  1815. static u8
  1816. wlhdr_mgmt_valid_88xx(struct halmac_adapter *adapter,
  1817. struct wlhdr_frame_ctrl *wlhdr)
  1818. {
  1819. u8 state;
  1820. switch (wlhdr->sub_type) {
  1821. case WLHDR_SUB_TYPE_ASSOC_REQ:
  1822. case WLHDR_SUB_TYPE_ASSOC_RSPNS:
  1823. case WLHDR_SUB_TYPE_REASSOC_REQ:
  1824. case WLHDR_SUB_TYPE_REASSOC_RSPNS:
  1825. case WLHDR_SUB_TYPE_PROBE_REQ:
  1826. case WLHDR_SUB_TYPE_PROBE_RSPNS:
  1827. case WLHDR_SUB_TYPE_BCN:
  1828. case WLHDR_SUB_TYPE_DISASSOC:
  1829. case WLHDR_SUB_TYPE_AUTH:
  1830. case WLHDR_SUB_TYPE_DEAUTH:
  1831. case WLHDR_SUB_TYPE_ACTION:
  1832. case WLHDR_SUB_TYPE_ACTION_NOACK:
  1833. state = 1;
  1834. break;
  1835. default:
  1836. PLTFM_MSG_ERR("[ERR]mgmt invalid!!\n");
  1837. state = 0;
  1838. break;
  1839. }
  1840. return state;
  1841. }
  1842. static u8
  1843. wlhdr_ctrl_valid_88xx(struct halmac_adapter *adapter,
  1844. struct wlhdr_frame_ctrl *wlhdr)
  1845. {
  1846. u8 state;
  1847. switch (wlhdr->sub_type) {
  1848. case WLHDR_SUB_TYPE_BF_RPT_POLL:
  1849. case WLHDR_SUB_TYPE_NDPA:
  1850. state = 1;
  1851. break;
  1852. default:
  1853. PLTFM_MSG_ERR("[ERR]ctrl invalid!!\n");
  1854. state = 0;
  1855. break;
  1856. }
  1857. return state;
  1858. }
  1859. static u8
  1860. wlhdr_data_valid_88xx(struct halmac_adapter *adapter,
  1861. struct wlhdr_frame_ctrl *wlhdr)
  1862. {
  1863. u8 state;
  1864. switch (wlhdr->sub_type) {
  1865. case WLHDR_SUB_TYPE_DATA:
  1866. case WLHDR_SUB_TYPE_NULL:
  1867. case WLHDR_SUB_TYPE_QOS_DATA:
  1868. case WLHDR_SUB_TYPE_QOS_NULL:
  1869. state = 1;
  1870. break;
  1871. default:
  1872. PLTFM_MSG_ERR("[ERR]data invalid!!\n");
  1873. state = 0;
  1874. break;
  1875. }
  1876. return state;
  1877. }
  1878. /**
  1879. * get_version_88xx() - get HALMAC version
  1880. * @ver : return version of major, prototype and minor information
  1881. * Author : KaiYuan Chang / Ivan Lin
  1882. * Return : enum halmac_ret_status
  1883. * More details of status code can be found in prototype document
  1884. */
  1885. enum halmac_ret_status
  1886. get_version_88xx(struct halmac_adapter *adapter, struct halmac_ver *ver)
  1887. {
  1888. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  1889. ver->major_ver = (u8)HALMAC_MAJOR_VER;
  1890. ver->prototype_ver = (u8)HALMAC_PROTOTYPE_VER;
  1891. ver->minor_ver = (u8)HALMAC_MINOR_VER;
  1892. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  1893. return HALMAC_RET_SUCCESS;
  1894. }
  1895. enum halmac_ret_status
  1896. p2pps_88xx(struct halmac_adapter *adapter, struct halmac_p2pps *info)
  1897. {
  1898. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1899. if (halmac_fw_validate(adapter) != HALMAC_RET_SUCCESS)
  1900. return HALMAC_RET_NO_DLFW;
  1901. if (adapter->fw_ver.h2c_version < 6)
  1902. return HALMAC_RET_FW_NO_SUPPORT;
  1903. status = proc_p2pps_88xx(adapter, info);
  1904. if (status != HALMAC_RET_SUCCESS) {
  1905. PLTFM_MSG_ERR("[ERR]p2pps!!\n");
  1906. return status;
  1907. }
  1908. return HALMAC_RET_SUCCESS;
  1909. }
  1910. static enum halmac_ret_status
  1911. proc_p2pps_88xx(struct halmac_adapter *adapter, struct halmac_p2pps *info)
  1912. {
  1913. u8 h2c_buf[H2C_PKT_SIZE_88XX] = { 0 };
  1914. u16 seq_num = 0;
  1915. struct halmac_h2c_header_info hdr_info;
  1916. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1917. P2PPS_SET_OFFLOAD_EN(h2c_buf, info->offload_en);
  1918. P2PPS_SET_ROLE(h2c_buf, info->role);
  1919. P2PPS_SET_CTWINDOW_EN(h2c_buf, info->ctwindow_en);
  1920. P2PPS_SET_NOA_EN(h2c_buf, info->noa_en);
  1921. P2PPS_SET_NOA_SEL(h2c_buf, info->noa_sel);
  1922. P2PPS_SET_ALLSTASLEEP(h2c_buf, info->all_sta_sleep);
  1923. P2PPS_SET_DISCOVERY(h2c_buf, info->discovery);
  1924. P2PPS_SET_DISABLE_CLOSERF(h2c_buf, info->disable_close_rf);
  1925. P2PPS_SET_P2P_PORT_ID(h2c_buf, info->p2p_port_id);
  1926. P2PPS_SET_P2P_GROUP(h2c_buf, info->p2p_group);
  1927. P2PPS_SET_P2P_MACID(h2c_buf, info->p2p_macid);
  1928. P2PPS_SET_CTWINDOW_LENGTH(h2c_buf, info->ctwindow_length);
  1929. P2PPS_SET_NOA_DURATION_PARA(h2c_buf, info->noa_duration_para);
  1930. P2PPS_SET_NOA_INTERVAL_PARA(h2c_buf, info->noa_interval_para);
  1931. P2PPS_SET_NOA_START_TIME_PARA(h2c_buf, info->noa_start_time_para);
  1932. P2PPS_SET_NOA_COUNT_PARA(h2c_buf, info->noa_count_para);
  1933. hdr_info.sub_cmd_id = SUB_CMD_ID_P2PPS;
  1934. hdr_info.content_size = 24;
  1935. hdr_info.ack = 0;
  1936. set_h2c_pkt_hdr_88xx(adapter, h2c_buf, &hdr_info, &seq_num);
  1937. status = send_h2c_pkt_88xx(adapter, h2c_buf);
  1938. if (status != HALMAC_RET_SUCCESS)
  1939. PLTFM_MSG_ERR("[ERR]send h2c!!\n");
  1940. return status;
  1941. }
  1942. /**
  1943. * query_status_88xx() -query the offload feature status
  1944. * @adapter : the adapter of halmac
  1945. * @feature_id : feature_id
  1946. * @proc_status : feature_status
  1947. * @data : data buffer
  1948. * @size : data size
  1949. *
  1950. * Note :
  1951. * If user wants to know the data size, user can allocate zero
  1952. * size buffer first. If this size less than the data size, halmac
  1953. * will return HALMAC_RET_BUFFER_TOO_SMALL. User need to
  1954. * re-allocate data buffer with correct data size.
  1955. *
  1956. * Author : Ivan Lin/KaiYuan Chang
  1957. * Return : enum halmac_ret_status
  1958. * More details of status code can be found in prototype document
  1959. */
  1960. enum halmac_ret_status
  1961. query_status_88xx(struct halmac_adapter *adapter,
  1962. enum halmac_feature_id feature_id,
  1963. enum halmac_cmd_process_status *proc_status, u8 *data,
  1964. u32 *size)
  1965. {
  1966. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  1967. if (!proc_status)
  1968. return HALMAC_RET_NULL_POINTER;
  1969. switch (feature_id) {
  1970. case HALMAC_FEATURE_CFG_PARA:
  1971. status = get_cfg_param_status_88xx(adapter, proc_status);
  1972. break;
  1973. case HALMAC_FEATURE_DUMP_PHYSICAL_EFUSE:
  1974. status = get_dump_phy_efuse_status_88xx(adapter, proc_status,
  1975. data, size);
  1976. break;
  1977. case HALMAC_FEATURE_DUMP_LOGICAL_EFUSE:
  1978. status = get_dump_log_efuse_status_88xx(adapter, proc_status,
  1979. data, size);
  1980. break;
  1981. case HALMAC_FEATURE_CHANNEL_SWITCH:
  1982. status = get_ch_switch_status_88xx(adapter, proc_status);
  1983. break;
  1984. case HALMAC_FEATURE_UPDATE_PACKET:
  1985. status = get_update_packet_status_88xx(adapter, proc_status);
  1986. break;
  1987. case HALMAC_FEATURE_IQK:
  1988. status = get_iqk_status_88xx(adapter, proc_status);
  1989. break;
  1990. case HALMAC_FEATURE_POWER_TRACKING:
  1991. status = get_pwr_trk_status_88xx(adapter, proc_status);
  1992. break;
  1993. case HALMAC_FEATURE_PSD:
  1994. status = get_psd_status_88xx(adapter, proc_status, data, size);
  1995. break;
  1996. case HALMAC_FEATURE_FW_SNDING:
  1997. status = get_fw_snding_status_88xx(adapter, proc_status);
  1998. break;
  1999. default:
  2000. return HALMAC_RET_INVALID_FEATURE_ID;
  2001. }
  2002. return status;
  2003. }
  2004. static enum halmac_ret_status
  2005. get_cfg_param_status_88xx(struct halmac_adapter *adapter,
  2006. enum halmac_cmd_process_status *proc_status)
  2007. {
  2008. *proc_status = adapter->halmac_state.cfg_param_state.proc_status;
  2009. return HALMAC_RET_SUCCESS;
  2010. }
  2011. static enum halmac_ret_status
  2012. get_ch_switch_status_88xx(struct halmac_adapter *adapter,
  2013. enum halmac_cmd_process_status *proc_status)
  2014. {
  2015. *proc_status = adapter->halmac_state.scan_state.proc_status;
  2016. return HALMAC_RET_SUCCESS;
  2017. }
  2018. static enum halmac_ret_status
  2019. get_update_packet_status_88xx(struct halmac_adapter *adapter,
  2020. enum halmac_cmd_process_status *proc_status)
  2021. {
  2022. *proc_status = adapter->halmac_state.update_pkt_state.proc_status;
  2023. return HALMAC_RET_SUCCESS;
  2024. }
  2025. /**
  2026. * cfg_drv_rsvd_pg_num_88xx() -config reserved page number for driver
  2027. * @adapter : the adapter of halmac
  2028. * @pg_num : page number
  2029. * Author : KaiYuan Chang
  2030. * Return : enum halmac_ret_status
  2031. * More details of status code can be found in prototype document
  2032. */
  2033. enum halmac_ret_status
  2034. cfg_drv_rsvd_pg_num_88xx(struct halmac_adapter *adapter,
  2035. enum halmac_drv_rsvd_pg_num pg_num)
  2036. {
  2037. if (adapter->api_registry.cfg_drv_rsvd_pg_en == 0)
  2038. return HALMAC_RET_NOT_SUPPORT;
  2039. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  2040. PLTFM_MSG_TRACE("[TRACE]pg_num = %d\n", pg_num);
  2041. switch (pg_num) {
  2042. case HALMAC_RSVD_PG_NUM8:
  2043. adapter->txff_alloc.rsvd_drv_pg_num = 8;
  2044. break;
  2045. case HALMAC_RSVD_PG_NUM16:
  2046. adapter->txff_alloc.rsvd_drv_pg_num = 16;
  2047. break;
  2048. case HALMAC_RSVD_PG_NUM24:
  2049. adapter->txff_alloc.rsvd_drv_pg_num = 24;
  2050. break;
  2051. case HALMAC_RSVD_PG_NUM32:
  2052. adapter->txff_alloc.rsvd_drv_pg_num = 32;
  2053. break;
  2054. case HALMAC_RSVD_PG_NUM64:
  2055. adapter->txff_alloc.rsvd_drv_pg_num = 64;
  2056. break;
  2057. case HALMAC_RSVD_PG_NUM128:
  2058. adapter->txff_alloc.rsvd_drv_pg_num = 128;
  2059. break;
  2060. }
  2061. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  2062. return HALMAC_RET_SUCCESS;
  2063. }
  2064. /**
  2065. * (debug API)h2c_lb_88xx() - send h2c loopback packet
  2066. * @adapter : the adapter of halmac
  2067. * Author : KaiYuan Chang/Ivan Lin
  2068. * Return : enum halmac_ret_status
  2069. * More details of status code can be found in prototype document
  2070. */
  2071. enum halmac_ret_status
  2072. h2c_lb_88xx(struct halmac_adapter *adapter)
  2073. {
  2074. return HALMAC_RET_SUCCESS;
  2075. }
  2076. enum halmac_ret_status
  2077. pwr_seq_parser_88xx(struct halmac_adapter *adapter,
  2078. struct halmac_wlan_pwr_cfg **cmd_seq)
  2079. {
  2080. u8 cut;
  2081. u8 intf;
  2082. u32 idx = 0;
  2083. enum halmac_ret_status status = HALMAC_RET_SUCCESS;
  2084. struct halmac_wlan_pwr_cfg *cmd;
  2085. switch (adapter->chip_ver) {
  2086. case HALMAC_CHIP_VER_A_CUT:
  2087. cut = HALMAC_PWR_CUT_A_MSK;
  2088. break;
  2089. case HALMAC_CHIP_VER_B_CUT:
  2090. cut = HALMAC_PWR_CUT_B_MSK;
  2091. break;
  2092. case HALMAC_CHIP_VER_C_CUT:
  2093. cut = HALMAC_PWR_CUT_C_MSK;
  2094. break;
  2095. case HALMAC_CHIP_VER_D_CUT:
  2096. cut = HALMAC_PWR_CUT_D_MSK;
  2097. break;
  2098. case HALMAC_CHIP_VER_E_CUT:
  2099. cut = HALMAC_PWR_CUT_E_MSK;
  2100. break;
  2101. case HALMAC_CHIP_VER_F_CUT:
  2102. cut = HALMAC_PWR_CUT_F_MSK;
  2103. break;
  2104. case HALMAC_CHIP_VER_TEST:
  2105. cut = HALMAC_PWR_CUT_TESTCHIP_MSK;
  2106. break;
  2107. default:
  2108. PLTFM_MSG_ERR("[ERR]cut version!!\n");
  2109. return HALMAC_RET_SWITCH_CASE_ERROR;
  2110. }
  2111. switch (adapter->intf) {
  2112. case HALMAC_INTERFACE_PCIE:
  2113. case HALMAC_INTERFACE_AXI:
  2114. intf = HALMAC_PWR_INTF_PCI_MSK;
  2115. break;
  2116. case HALMAC_INTERFACE_USB:
  2117. intf = HALMAC_PWR_INTF_USB_MSK;
  2118. break;
  2119. case HALMAC_INTERFACE_SDIO:
  2120. intf = HALMAC_PWR_INTF_SDIO_MSK;
  2121. break;
  2122. default:
  2123. PLTFM_MSG_ERR("[ERR]interface!!\n");
  2124. return HALMAC_RET_SWITCH_CASE_ERROR;
  2125. }
  2126. do {
  2127. cmd = cmd_seq[idx];
  2128. if (!cmd)
  2129. break;
  2130. status = pwr_sub_seq_parser_88xx(adapter, cut, intf, cmd);
  2131. if (status != HALMAC_RET_SUCCESS) {
  2132. PLTFM_MSG_ERR("[ERR]pwr sub seq!!\n");
  2133. return status;
  2134. }
  2135. idx++;
  2136. } while (1);
  2137. return status;
  2138. }
  2139. static enum halmac_ret_status
  2140. pwr_sub_seq_parser_88xx(struct halmac_adapter *adapter, u8 cut, u8 intf,
  2141. struct halmac_wlan_pwr_cfg *cmd)
  2142. {
  2143. u8 value;
  2144. u32 offset;
  2145. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  2146. do {
  2147. if ((cmd->interface_msk & intf) && (cmd->cut_msk & cut)) {
  2148. switch (cmd->cmd) {
  2149. case HALMAC_PWR_CMD_WRITE:
  2150. offset = cmd->offset;
  2151. if (cmd->base == HALMAC_PWR_ADDR_SDIO)
  2152. offset |= SDIO_LOCAL_OFFSET;
  2153. value = HALMAC_REG_R8(offset);
  2154. value = (u8)(value & (u8)(~(cmd->msk)));
  2155. value = (u8)(value | (cmd->value & cmd->msk));
  2156. HALMAC_REG_W8(offset, value);
  2157. break;
  2158. case HALMAC_PWR_CMD_POLLING:
  2159. if (pwr_cmd_polling_88xx(adapter, cmd) !=
  2160. HALMAC_RET_SUCCESS)
  2161. return HALMAC_RET_PWRSEQ_POLLING_FAIL;
  2162. break;
  2163. case HALMAC_PWR_CMD_DELAY:
  2164. if (cmd->value == HALMAC_PWR_DELAY_US)
  2165. PLTFM_DELAY_US(cmd->offset);
  2166. else
  2167. PLTFM_DELAY_US(1000 * cmd->offset);
  2168. break;
  2169. case HALMAC_PWR_CMD_READ:
  2170. break;
  2171. case HALMAC_PWR_CMD_END:
  2172. return HALMAC_RET_SUCCESS;
  2173. default:
  2174. return HALMAC_RET_PWRSEQ_CMD_INCORRECT;
  2175. }
  2176. }
  2177. cmd++;
  2178. } while (1);
  2179. return HALMAC_RET_SUCCESS;
  2180. }
  2181. static enum halmac_ret_status
  2182. pwr_cmd_polling_88xx(struct halmac_adapter *adapter,
  2183. struct halmac_wlan_pwr_cfg *cmd)
  2184. {
  2185. u8 value;
  2186. u8 flg;
  2187. u8 poll_bit;
  2188. u32 offset;
  2189. u32 cnt;
  2190. static u32 stats;
  2191. enum halmac_interface intf;
  2192. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  2193. poll_bit = 0;
  2194. cnt = HALMAC_PWR_POLLING_CNT;
  2195. flg = 0;
  2196. intf = adapter->intf;
  2197. if (cmd->base == HALMAC_PWR_ADDR_SDIO)
  2198. offset = cmd->offset | SDIO_LOCAL_OFFSET;
  2199. else
  2200. offset = cmd->offset;
  2201. do {
  2202. cnt--;
  2203. value = HALMAC_REG_R8(offset);
  2204. value = (u8)(value & cmd->msk);
  2205. if (value == (cmd->value & cmd->msk)) {
  2206. poll_bit = 1;
  2207. } else {
  2208. if (cnt == 0) {
  2209. if (intf == HALMAC_INTERFACE_PCIE && flg == 0) {
  2210. /* PCIE + USB package */
  2211. /* power bit polling timeout issue */
  2212. stats++;
  2213. PLTFM_MSG_WARN("[WARN]PCIE stats:%d\n",
  2214. stats);
  2215. value = HALMAC_REG_R8(REG_SYS_PW_CTRL);
  2216. value |= BIT(3);
  2217. HALMAC_REG_W8(REG_SYS_PW_CTRL, value);
  2218. value &= ~BIT(3);
  2219. HALMAC_REG_W8(REG_SYS_PW_CTRL, value);
  2220. poll_bit = 0;
  2221. cnt = HALMAC_PWR_POLLING_CNT;
  2222. flg = 1;
  2223. } else {
  2224. PLTFM_MSG_ERR("[ERR]polling to!!\n");
  2225. PLTFM_MSG_ERR("[ERR]cmd offset:%X\n",
  2226. cmd->offset);
  2227. PLTFM_MSG_ERR("[ERR]cmd value:%X\n",
  2228. cmd->value);
  2229. PLTFM_MSG_ERR("[ERR]cmd msk:%X\n",
  2230. cmd->msk);
  2231. PLTFM_MSG_ERR("[ERR]offset = %X\n",
  2232. offset);
  2233. PLTFM_MSG_ERR("[ERR]value = %X\n",
  2234. value);
  2235. return HALMAC_RET_PWRSEQ_POLLING_FAIL;
  2236. }
  2237. } else {
  2238. PLTFM_DELAY_US(50);
  2239. }
  2240. }
  2241. } while (!poll_bit);
  2242. return HALMAC_RET_SUCCESS;
  2243. }
  2244. enum halmac_ret_status
  2245. parse_intf_phy_88xx(struct halmac_adapter *adapter,
  2246. struct halmac_intf_phy_para *param,
  2247. enum halmac_intf_phy_platform pltfm,
  2248. enum hal_intf_phy intf_phy)
  2249. {
  2250. u16 value;
  2251. u16 cur_cut;
  2252. u16 offset;
  2253. u16 ip_sel;
  2254. struct halmac_intf_phy_para *cur_param;
  2255. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  2256. u8 result = HALMAC_RET_SUCCESS;
  2257. switch (adapter->chip_ver) {
  2258. case HALMAC_CHIP_VER_A_CUT:
  2259. cur_cut = (u16)HALMAC_INTF_PHY_CUT_A;
  2260. break;
  2261. case HALMAC_CHIP_VER_B_CUT:
  2262. cur_cut = (u16)HALMAC_INTF_PHY_CUT_B;
  2263. break;
  2264. case HALMAC_CHIP_VER_C_CUT:
  2265. cur_cut = (u16)HALMAC_INTF_PHY_CUT_C;
  2266. break;
  2267. case HALMAC_CHIP_VER_D_CUT:
  2268. cur_cut = (u16)HALMAC_INTF_PHY_CUT_D;
  2269. break;
  2270. case HALMAC_CHIP_VER_E_CUT:
  2271. cur_cut = (u16)HALMAC_INTF_PHY_CUT_E;
  2272. break;
  2273. case HALMAC_CHIP_VER_F_CUT:
  2274. cur_cut = (u16)HALMAC_INTF_PHY_CUT_F;
  2275. break;
  2276. case HALMAC_CHIP_VER_TEST:
  2277. cur_cut = (u16)HALMAC_INTF_PHY_CUT_TESTCHIP;
  2278. break;
  2279. default:
  2280. return HALMAC_RET_FAIL;
  2281. }
  2282. cur_param = param;
  2283. do {
  2284. if ((cur_param->cut & cur_cut) &&
  2285. (cur_param->plaform & (u16)pltfm)) {
  2286. offset = cur_param->offset;
  2287. value = cur_param->value;
  2288. ip_sel = cur_param->ip_sel;
  2289. if (offset == 0xFFFF)
  2290. break;
  2291. if (ip_sel == HALMAC_IP_SEL_MAC) {
  2292. HALMAC_REG_W8((u32)offset, (u8)value);
  2293. } else if (intf_phy == HAL_INTF_PHY_USB2 ||
  2294. intf_phy == HAL_INTF_PHY_USB3) {
  2295. #if HALMAC_USB_SUPPORT
  2296. result = usbphy_write_88xx(adapter, (u8)offset,
  2297. value, intf_phy);
  2298. if (result != HALMAC_RET_SUCCESS)
  2299. PLTFM_MSG_ERR("[ERR]usb phy!!\n");
  2300. #endif
  2301. } else if (intf_phy == HAL_INTF_PHY_PCIE_GEN1 ||
  2302. intf_phy == HAL_INTF_PHY_PCIE_GEN2) {
  2303. #if HALMAC_PCIE_SUPPORT
  2304. if (ip_sel == HALMAC_IP_INTF_PHY)
  2305. result = mdio_write_88xx(adapter,
  2306. (u8)offset,
  2307. value,
  2308. intf_phy);
  2309. else
  2310. result = dbi_w8_88xx(adapter, offset,
  2311. (u8)value);
  2312. if (result != HALMAC_RET_SUCCESS)
  2313. PLTFM_MSG_ERR("[ERR]mdio/dbi!!\n");
  2314. #endif
  2315. } else {
  2316. PLTFM_MSG_ERR("[ERR]intf phy sel!!\n");
  2317. }
  2318. }
  2319. cur_param++;
  2320. } while (1);
  2321. return HALMAC_RET_SUCCESS;
  2322. }
  2323. /**
  2324. * txfifo_is_empty_88xx() -check if txfifo is empty
  2325. * @adapter : the adapter of halmac
  2326. * @chk_num : check number
  2327. * Author : Ivan Lin
  2328. * Return : enum halmac_ret_status
  2329. * More details of status code can be found in prototype document
  2330. */
  2331. enum halmac_ret_status
  2332. txfifo_is_empty_88xx(struct halmac_adapter *adapter, u32 chk_num)
  2333. {
  2334. u32 cnt;
  2335. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  2336. PLTFM_MSG_TRACE("[TRACE]%s ===>\n", __func__);
  2337. cnt = (chk_num <= 10) ? 10 : chk_num;
  2338. do {
  2339. if (HALMAC_REG_R8(REG_TXPKT_EMPTY) != 0xFF)
  2340. return HALMAC_RET_TXFIFO_NO_EMPTY;
  2341. if ((HALMAC_REG_R8(REG_TXPKT_EMPTY + 1) & 0x06) != 0x06)
  2342. return HALMAC_RET_TXFIFO_NO_EMPTY;
  2343. cnt--;
  2344. } while (cnt != 0);
  2345. PLTFM_MSG_TRACE("[TRACE]%s <===\n", __func__);
  2346. return HALMAC_RET_SUCCESS;
  2347. }
  2348. /**
  2349. * (internal use)
  2350. * smart_malloc_88xx() - adapt malloc size
  2351. * @adapter : the adapter of halmac
  2352. * @size : expected malloc size
  2353. * @pNew_size : real malloc size
  2354. * Author : Ivan Lin
  2355. * Return : address pointer
  2356. */
  2357. u8*
  2358. smart_malloc_88xx(struct halmac_adapter *adapter, u32 size, u32 *new_size)
  2359. {
  2360. u8 retry_num;
  2361. u8 *malloc_buf = NULL;
  2362. for (retry_num = 0; retry_num < 5; retry_num++) {
  2363. malloc_buf = (u8 *)PLTFM_MALLOC(size);
  2364. if (malloc_buf) {
  2365. *new_size = size;
  2366. return malloc_buf;
  2367. }
  2368. size = size >> 1;
  2369. if (size == 0)
  2370. break;
  2371. }
  2372. PLTFM_MSG_ERR("[ERR]adptive malloc!!\n");
  2373. return NULL;
  2374. }
  2375. /**
  2376. * (internal use)
  2377. * ltecoex_reg_read_88xx() - read ltecoex register
  2378. * @adapter : the adapter of halmac
  2379. * @offset : offset
  2380. * @pValue : value
  2381. * Author : Ivan Lin
  2382. * Return : enum halmac_ret_status
  2383. */
  2384. enum halmac_ret_status
  2385. ltecoex_reg_read_88xx(struct halmac_adapter *adapter, u16 offset, u32 *value)
  2386. {
  2387. u32 cnt;
  2388. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  2389. cnt = 10000;
  2390. while ((HALMAC_REG_R8(LTECOEX_ACCESS_CTRL + 3) & BIT(5)) == 0) {
  2391. if (cnt == 0) {
  2392. PLTFM_MSG_ERR("[ERR]lte ready(R)\n");
  2393. return HALMAC_RET_LTECOEX_READY_FAIL;
  2394. }
  2395. cnt--;
  2396. PLTFM_DELAY_US(50);
  2397. }
  2398. HALMAC_REG_W32(LTECOEX_ACCESS_CTRL, 0x800F0000 | offset);
  2399. *value = HALMAC_REG_R32(REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1);
  2400. return HALMAC_RET_SUCCESS;
  2401. }
  2402. /**
  2403. * (internal use)
  2404. * ltecoex_reg_write_88xx() - write ltecoex register
  2405. * @adapter : the adapter of halmac
  2406. * @offset : offset
  2407. * @value : value
  2408. * Author : Ivan Lin
  2409. * Return : enum halmac_ret_status
  2410. */
  2411. enum halmac_ret_status
  2412. ltecoex_reg_write_88xx(struct halmac_adapter *adapter, u16 offset, u32 value)
  2413. {
  2414. u32 cnt;
  2415. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  2416. cnt = 10000;
  2417. while ((HALMAC_REG_R8(LTECOEX_ACCESS_CTRL + 3) & BIT(5)) == 0) {
  2418. if (cnt == 0) {
  2419. PLTFM_MSG_ERR("[ERR]lte ready(W)\n");
  2420. return HALMAC_RET_LTECOEX_READY_FAIL;
  2421. }
  2422. cnt--;
  2423. PLTFM_DELAY_US(50);
  2424. }
  2425. HALMAC_REG_W32(REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1, value);
  2426. HALMAC_REG_W32(LTECOEX_ACCESS_CTRL, 0xC00F0000 | offset);
  2427. return HALMAC_RET_SUCCESS;
  2428. }
  2429. static void
  2430. pwr_state_88xx(struct halmac_adapter *adapter, enum halmac_mac_power *state)
  2431. {
  2432. struct halmac_api *api = (struct halmac_api *)adapter->halmac_api;
  2433. if ((HALMAC_REG_R8(REG_SYS_FUNC_EN + 1) & BIT(3)) == 0)
  2434. *state = HALMAC_MAC_POWER_OFF;
  2435. else
  2436. *state = HALMAC_MAC_POWER_ON;
  2437. }
  2438. #endif /* HALMAC_88XX_SUPPORT */