hal_data.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2017 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. *****************************************************************************/
  15. #ifndef __HAL_DATA_H__
  16. #define __HAL_DATA_H__
  17. #if 1/* def CONFIG_SINGLE_IMG */
  18. #include "../hal/phydm/phydm_precomp.h"
  19. #ifdef CONFIG_BT_COEXIST
  20. #include <hal_btcoex.h>
  21. #endif
  22. #include <hal_btcoex_wifionly.h>
  23. #ifdef CONFIG_SDIO_HCI
  24. #include <hal_sdio.h>
  25. #endif
  26. #ifdef CONFIG_GSPI_HCI
  27. #include <hal_gspi.h>
  28. #endif
  29. #if defined(CONFIG_RTW_ACS) || defined(CONFIG_BACKGROUND_NOISE_MONITOR)
  30. #include "../hal/hal_dm_acs.h"
  31. #endif
  32. /*
  33. * <Roger_Notes> For RTL8723 WiFi/BT/GPS multi-function configuration. 2010.10.06.
  34. * */
  35. typedef enum _RT_MULTI_FUNC {
  36. RT_MULTI_FUNC_NONE = 0x00,
  37. RT_MULTI_FUNC_WIFI = 0x01,
  38. RT_MULTI_FUNC_BT = 0x02,
  39. RT_MULTI_FUNC_GPS = 0x04,
  40. } RT_MULTI_FUNC, *PRT_MULTI_FUNC;
  41. /*
  42. * <Roger_Notes> For RTL8723 WiFi PDn/GPIO polarity control configuration. 2010.10.08.
  43. * */
  44. typedef enum _RT_POLARITY_CTL {
  45. RT_POLARITY_LOW_ACT = 0,
  46. RT_POLARITY_HIGH_ACT = 1,
  47. } RT_POLARITY_CTL, *PRT_POLARITY_CTL;
  48. /* For RTL8723 regulator mode. by tynli. 2011.01.14. */
  49. typedef enum _RT_REGULATOR_MODE {
  50. RT_SWITCHING_REGULATOR = 0,
  51. RT_LDO_REGULATOR = 1,
  52. } RT_REGULATOR_MODE, *PRT_REGULATOR_MODE;
  53. /*
  54. * Interface type.
  55. * */
  56. typedef enum _INTERFACE_SELECT_PCIE {
  57. INTF_SEL0_SOLO_MINICARD = 0, /* WiFi solo-mCard */
  58. INTF_SEL1_BT_COMBO_MINICARD = 1, /* WiFi+BT combo-mCard */
  59. INTF_SEL2_PCIe = 2, /* PCIe Card */
  60. } INTERFACE_SELECT_PCIE, *PINTERFACE_SELECT_PCIE;
  61. typedef enum _INTERFACE_SELECT_USB {
  62. INTF_SEL0_USB = 0, /* USB */
  63. INTF_SEL1_USB_High_Power = 1, /* USB with high power PA */
  64. INTF_SEL2_MINICARD = 2, /* Minicard */
  65. INTF_SEL3_USB_Solo = 3, /* USB solo-Slim module */
  66. INTF_SEL4_USB_Combo = 4, /* USB Combo-Slim module */
  67. INTF_SEL5_USB_Combo_MF = 5, /* USB WiFi+BT Multi-Function Combo, i.e., Proprietary layout(AS-VAU) which is the same as SDIO card */
  68. } INTERFACE_SELECT_USB, *PINTERFACE_SELECT_USB;
  69. typedef enum _RT_AMPDU_BRUST_MODE {
  70. RT_AMPDU_BRUST_NONE = 0,
  71. RT_AMPDU_BRUST_92D = 1,
  72. RT_AMPDU_BRUST_88E = 2,
  73. RT_AMPDU_BRUST_8812_4 = 3,
  74. RT_AMPDU_BRUST_8812_8 = 4,
  75. RT_AMPDU_BRUST_8812_12 = 5,
  76. RT_AMPDU_BRUST_8812_15 = 6,
  77. RT_AMPDU_BRUST_8723B = 7,
  78. } RT_AMPDU_BRUST, *PRT_AMPDU_BRUST_MODE;
  79. /* Tx Power Limit Table Size */
  80. #define MAX_REGULATION_NUM 4
  81. #define MAX_RF_PATH_NUM_IN_POWER_LIMIT_TABLE 4
  82. #define MAX_2_4G_BANDWIDTH_NUM 2
  83. #define MAX_RATE_SECTION_NUM 10
  84. #define MAX_5G_BANDWIDTH_NUM 4
  85. #define MAX_BASE_NUM_IN_PHY_REG_PG_2_4G 10 /* CCK:1, OFDM:1, HT:4, VHT:4 */
  86. #define MAX_BASE_NUM_IN_PHY_REG_PG_5G 9 /* OFDM:1, HT:4, VHT:4 */
  87. #ifdef RTW_RX_AGGREGATION
  88. typedef enum _RX_AGG_MODE {
  89. RX_AGG_DISABLE,
  90. RX_AGG_DMA,
  91. RX_AGG_USB,
  92. RX_AGG_MIX
  93. } RX_AGG_MODE;
  94. /* #define MAX_RX_DMA_BUFFER_SIZE 10240 */ /* 10K for 8192C RX DMA buffer */
  95. #endif /* RTW_RX_AGGREGATION */
  96. /* E-Fuse */
  97. #ifdef CONFIG_RTL8188E
  98. #define EFUSE_MAP_SIZE 512
  99. #endif
  100. #if defined(CONFIG_RTL8812A) || defined(CONFIG_RTL8821A) || defined(CONFIG_RTL8814A)
  101. #define EFUSE_MAP_SIZE 512
  102. #endif
  103. #ifdef CONFIG_RTL8192E
  104. #define EFUSE_MAP_SIZE 512
  105. #endif
  106. #ifdef CONFIG_RTL8723B
  107. #define EFUSE_MAP_SIZE 512
  108. #endif
  109. #ifdef CONFIG_RTL8814A
  110. #define EFUSE_MAP_SIZE 512
  111. #endif
  112. #ifdef CONFIG_RTL8703B
  113. #define EFUSE_MAP_SIZE 512
  114. #endif
  115. #ifdef CONFIG_RTL8723D
  116. #define EFUSE_MAP_SIZE 512
  117. #endif
  118. #ifdef CONFIG_RTL8188F
  119. #define EFUSE_MAP_SIZE 512
  120. #endif
  121. #ifdef CONFIG_RTL8188GTV
  122. #define EFUSE_MAP_SIZE 512
  123. #endif
  124. #ifdef CONFIG_RTL8710B
  125. #define EFUSE_MAP_SIZE 512
  126. #endif
  127. #ifdef CONFIG_RTL8192F
  128. #define EFUSE_MAP_SIZE 512
  129. #endif
  130. #if defined(CONFIG_RTL8814A) || defined(CONFIG_RTL8822B) || defined(CONFIG_RTL8821C)
  131. #define EFUSE_MAX_SIZE 1024
  132. #elif defined(CONFIG_RTL8188E) || defined(CONFIG_RTL8188F) || defined(CONFIG_RTL8188GTV) || defined(CONFIG_RTL8703B) || defined(CONFIG_RTL8710B)
  133. #define EFUSE_MAX_SIZE 256
  134. #else
  135. #define EFUSE_MAX_SIZE 512
  136. #endif
  137. /* end of E-Fuse */
  138. #define Mac_OFDM_OK 0x00000000
  139. #define Mac_OFDM_Fail 0x10000000
  140. #define Mac_OFDM_FasleAlarm 0x20000000
  141. #define Mac_CCK_OK 0x30000000
  142. #define Mac_CCK_Fail 0x40000000
  143. #define Mac_CCK_FasleAlarm 0x50000000
  144. #define Mac_HT_OK 0x60000000
  145. #define Mac_HT_Fail 0x70000000
  146. #define Mac_HT_FasleAlarm 0x90000000
  147. #define Mac_DropPacket 0xA0000000
  148. #ifdef CONFIG_RF_POWER_TRIM
  149. #if defined(CONFIG_RTL8723B)
  150. #define REG_RF_BB_GAIN_OFFSET 0x7f
  151. #define RF_GAIN_OFFSET_MASK 0xfffff
  152. #elif defined(CONFIG_RTL8188E)
  153. #define REG_RF_BB_GAIN_OFFSET 0x55
  154. #define RF_GAIN_OFFSET_MASK 0xfffff
  155. #else
  156. #define REG_RF_BB_GAIN_OFFSET 0x55
  157. #define RF_GAIN_OFFSET_MASK 0xfffff
  158. #endif /* CONFIG_RTL8723B */
  159. #endif /*CONFIG_RF_POWER_TRIM*/
  160. /* For store initial value of BB register */
  161. typedef struct _BB_INIT_REGISTER {
  162. u16 offset;
  163. u32 value;
  164. } BB_INIT_REGISTER, *PBB_INIT_REGISTER;
  165. #define PAGE_SIZE_128 128
  166. #define PAGE_SIZE_256 256
  167. #define PAGE_SIZE_512 512
  168. #define HCI_SUS_ENTER 0
  169. #define HCI_SUS_LEAVING 1
  170. #define HCI_SUS_LEAVE 2
  171. #define HCI_SUS_ENTERING 3
  172. #define HCI_SUS_ERR 4
  173. #define EFUSE_FILE_UNUSED 0
  174. #define EFUSE_FILE_FAILED 1
  175. #define EFUSE_FILE_LOADED 2
  176. #define MACADDR_FILE_UNUSED 0
  177. #define MACADDR_FILE_FAILED 1
  178. #define MACADDR_FILE_LOADED 2
  179. #define MAX_IQK_INFO_BACKUP_CHNL_NUM 5
  180. #define MAX_IQK_INFO_BACKUP_REG_NUM 10
  181. struct kfree_data_t {
  182. u8 flag;
  183. s8 bb_gain[BB_GAIN_NUM][RF_PATH_MAX];
  184. #ifdef CONFIG_IEEE80211_BAND_5GHZ
  185. s8 pa_bias_5g[RF_PATH_MAX];
  186. s8 pad_bias_5g[RF_PATH_MAX];
  187. #endif
  188. s8 thermal;
  189. };
  190. bool kfree_data_is_bb_gain_empty(struct kfree_data_t *data);
  191. struct hal_spec_t {
  192. char *ic_name;
  193. u8 macid_num;
  194. u8 sec_cam_ent_num;
  195. u8 sec_cap;
  196. u8 rfpath_num_2g:4; /* used for tx power index path */
  197. u8 rfpath_num_5g:4; /* used for tx power index path */
  198. u8 txgi_max; /* maximum tx power gain index */
  199. u8 txgi_pdbm; /* tx power gain index per dBm */
  200. u8 max_tx_cnt;
  201. u8 tx_nss_num:4;
  202. u8 rx_nss_num:4;
  203. u8 band_cap; /* value of BAND_CAP_XXX */
  204. u8 bw_cap; /* value of BW_CAP_XXX */
  205. u8 port_num;
  206. u8 proto_cap; /* value of PROTO_CAP_XXX */
  207. u8 wl_func; /* value of WL_FUNC_XXX */
  208. u8 rx_tsf_filter:1;
  209. u8 pg_txpwr_saddr; /* starting address of PG tx power info */
  210. u8 pg_txgi_diff_factor; /* PG tx power gain index diff to tx power gain index */
  211. u8 hci_type; /* value of HCI Type */
  212. };
  213. #define HAL_SPEC_CHK_RF_PATH_2G(_spec, _path) ((_spec)->rfpath_num_2g > (_path))
  214. #define HAL_SPEC_CHK_RF_PATH_5G(_spec, _path) ((_spec)->rfpath_num_5g > (_path))
  215. #define HAL_SPEC_CHK_RF_PATH(_spec, _band, _path) ( \
  216. _band == BAND_ON_2_4G ? HAL_SPEC_CHK_RF_PATH_2G(_spec, _path) : \
  217. _band == BAND_ON_5G ? HAL_SPEC_CHK_RF_PATH_5G(_spec, _path) : 0)
  218. #define HAL_SPEC_CHK_TX_CNT(_spec, _cnt_idx) ((_spec)->max_tx_cnt > (_cnt_idx))
  219. #ifdef CONFIG_PHY_CAPABILITY_QUERY
  220. struct phy_spec_t {
  221. u32 trx_cap;
  222. u32 stbc_cap;
  223. u32 ldpc_cap;
  224. u32 txbf_param;
  225. u32 txbf_cap;
  226. };
  227. #endif
  228. struct hal_iqk_reg_backup {
  229. u8 central_chnl;
  230. u8 bw_mode;
  231. u32 reg_backup[MAX_RF_PATH][MAX_IQK_INFO_BACKUP_REG_NUM];
  232. };
  233. typedef struct hal_p2p_ps_para {
  234. /*DW0*/
  235. u8 offload_en:1;
  236. u8 role:1;
  237. u8 ctwindow_en:1;
  238. u8 noa_en:1;
  239. u8 noa_sel:1;
  240. u8 all_sta_sleep:1;
  241. u8 discovery:1;
  242. u8 rsvd2:1;
  243. u8 p2p_port_id;
  244. u8 p2p_group;
  245. u8 p2p_macid;
  246. /*DW1*/
  247. u8 ctwindow_length;
  248. u8 rsvd3;
  249. u8 rsvd4;
  250. u8 rsvd5;
  251. /*DW2*/
  252. u32 noa_duration_para;
  253. /*DW3*/
  254. u32 noa_interval_para;
  255. /*DW4*/
  256. u32 noa_start_time_para;
  257. /*DW5*/
  258. u32 noa_count_para;
  259. } HAL_P2P_PS_PARA, *PHAL_P2P_PS_PARA;
  260. #define TXPWR_LMT_RS_CCK 0
  261. #define TXPWR_LMT_RS_OFDM 1
  262. #define TXPWR_LMT_RS_HT 2
  263. #define TXPWR_LMT_RS_VHT 3
  264. #define TXPWR_LMT_RS_NUM 4
  265. #define TXPWR_LMT_RS_NUM_2G 4 /* CCK, OFDM, HT, VHT */
  266. #define TXPWR_LMT_RS_NUM_5G 3 /* OFDM, HT, VHT */
  267. #ifdef CONFIG_TXPWR_LIMIT
  268. extern const char *const _txpwr_lmt_rs_str[];
  269. #define txpwr_lmt_rs_str(rs) (((rs) >= TXPWR_LMT_RS_NUM) ? _txpwr_lmt_rs_str[TXPWR_LMT_RS_NUM] : _txpwr_lmt_rs_str[(rs)])
  270. struct txpwr_lmt_ent {
  271. _list list;
  272. s8 lmt_2g[MAX_2_4G_BANDWIDTH_NUM]
  273. [TXPWR_LMT_RS_NUM_2G]
  274. [CENTER_CH_2G_NUM]
  275. [MAX_TX_COUNT];
  276. #ifdef CONFIG_IEEE80211_BAND_5GHZ
  277. s8 lmt_5g[MAX_5G_BANDWIDTH_NUM]
  278. [TXPWR_LMT_RS_NUM_5G]
  279. [CENTER_CH_5G_ALL_NUM]
  280. [MAX_TX_COUNT];
  281. #endif
  282. char regd_name[0];
  283. };
  284. #endif /* CONFIG_TXPWR_LIMIT */
  285. typedef struct hal_com_data {
  286. HAL_VERSION version_id;
  287. RT_MULTI_FUNC MultiFunc; /* For multi-function consideration. */
  288. RT_POLARITY_CTL PolarityCtl; /* For Wifi PDn Polarity control. */
  289. RT_REGULATOR_MODE RegulatorMode; /* switching regulator or LDO */
  290. u8 hw_init_completed;
  291. /****** FW related ******/
  292. u32 firmware_size;
  293. u16 firmware_version;
  294. u16 FirmwareVersionRev;
  295. u16 firmware_sub_version;
  296. u16 FirmwareSignature;
  297. u8 RegFWOffload;
  298. u8 bFWReady;
  299. u8 bBTFWReady;
  300. u8 fw_ractrl;
  301. u8 LastHMEBoxNum; /* H2C - for host message to fw */
  302. /****** current WIFI_PHY values ******/
  303. WIRELESS_MODE CurrentWirelessMode;
  304. enum channel_width current_channel_bw;
  305. BAND_TYPE current_band_type; /* 0:2.4G, 1:5G */
  306. BAND_TYPE BandSet;
  307. u8 current_channel;
  308. u8 cch_20;
  309. u8 cch_40;
  310. u8 cch_80;
  311. u8 CurrentCenterFrequencyIndex1;
  312. u8 nCur40MhzPrimeSC; /* Control channel sub-carrier */
  313. u8 nCur80MhzPrimeSC; /* used for primary 40MHz of 80MHz mode */
  314. BOOLEAN bSwChnlAndSetBWInProgress;
  315. u8 bDisableSWChannelPlan; /* flag of disable software change channel plan */
  316. u16 BasicRateSet;
  317. u32 ReceiveConfig;
  318. u32 rcr_backup; /* used for switching back from monitor mode */
  319. u8 rx_tsf_addr_filter_config; /* for 8822B/8821C USE */
  320. BOOLEAN bSwChnl;
  321. BOOLEAN bSetChnlBW;
  322. BOOLEAN bSWToBW40M;
  323. BOOLEAN bSWToBW80M;
  324. BOOLEAN bChnlBWInitialized;
  325. u32 BackUp_BB_REG_4_2nd_CCA[3];
  326. #ifdef CONFIG_RTW_ACS
  327. struct auto_chan_sel acs;
  328. #endif
  329. #ifdef CONFIG_BCN_RECOVERY
  330. u8 issue_bcn_fail;
  331. #endif /*CONFIG_BCN_RECOVERY*/
  332. /****** rf_ctrl *****/
  333. u8 rf_chip;
  334. u8 rf_type; /*enum rf_type*/
  335. u8 PackageType;
  336. u8 NumTotalRFPath;
  337. u8 antenna_test;
  338. /****** Debug ******/
  339. u16 ForcedDataRate; /* Force Data Rate. 0: Auto, 0x02: 1M ~ 0x6C: 54M. */
  340. u8 bDumpRxPkt;
  341. u8 bDumpTxPkt;
  342. u8 dis_turboedca;
  343. /****** EEPROM setting.******/
  344. u8 bautoload_fail_flag;
  345. u8 efuse_file_status;
  346. u8 macaddr_file_status;
  347. u8 EepromOrEfuse;
  348. u8 efuse_eeprom_data[EEPROM_MAX_SIZE]; /*92C:256bytes, 88E:512bytes, we use union set (512bytes)*/
  349. u8 InterfaceSel; /* board type kept in eFuse */
  350. u16 CustomerID;
  351. u16 EEPROMVID;
  352. u16 EEPROMSVID;
  353. #ifdef CONFIG_USB_HCI
  354. u8 EEPROMUsbSwitch;
  355. u16 EEPROMPID;
  356. u16 EEPROMSDID;
  357. #endif
  358. #ifdef CONFIG_PCI_HCI
  359. u16 EEPROMDID;
  360. u16 EEPROMSMID;
  361. #endif
  362. u8 EEPROMCustomerID;
  363. u8 EEPROMSubCustomerID;
  364. u8 EEPROMVersion;
  365. u8 EEPROMRegulatory;
  366. u8 eeprom_thermal_meter;
  367. u8 EEPROMBluetoothCoexist;
  368. u8 EEPROMBluetoothType;
  369. u8 EEPROMBluetoothAntNum;
  370. u8 EEPROMBluetoothAntIsolation;
  371. u8 EEPROMBluetoothRadioShared;
  372. u8 EEPROMMACAddr[ETH_ALEN];
  373. u8 tx_bbswing_24G;
  374. u8 tx_bbswing_5G;
  375. u8 efuse0x3d7; /* efuse[0x3D7] */
  376. u8 efuse0x3d8; /* efuse[0x3D8] */
  377. #ifdef CONFIG_RF_POWER_TRIM
  378. u8 EEPROMRFGainOffset;
  379. u8 EEPROMRFGainVal;
  380. struct kfree_data_t kfree_data;
  381. #endif /*CONFIG_RF_POWER_TRIM*/
  382. #if defined(CONFIG_RTL8723B) || defined(CONFIG_RTL8703B) || \
  383. defined(CONFIG_RTL8723D) || \
  384. defined(CONFIG_RTL8192F)
  385. u8 adjuseVoltageVal;
  386. u8 need_restore;
  387. #endif
  388. u8 EfuseUsedPercentage;
  389. u16 EfuseUsedBytes;
  390. /*u8 EfuseMap[2][HWSET_MAX_SIZE_JAGUAR];*/
  391. EFUSE_HAL EfuseHal;
  392. /*---------------------------------------------------------------------------------*/
  393. /* 2.4G TX power info for target TX power*/
  394. u8 Index24G_CCK_Base[MAX_RF_PATH][CENTER_CH_2G_NUM];
  395. u8 Index24G_BW40_Base[MAX_RF_PATH][CENTER_CH_2G_NUM];
  396. s8 CCK_24G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  397. s8 OFDM_24G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  398. s8 BW20_24G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  399. s8 BW40_24G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  400. /* 5G TX power info for target TX power*/
  401. #ifdef CONFIG_IEEE80211_BAND_5GHZ
  402. u8 Index5G_BW40_Base[MAX_RF_PATH][CENTER_CH_5G_ALL_NUM];
  403. u8 Index5G_BW80_Base[MAX_RF_PATH][CENTER_CH_5G_80M_NUM];
  404. s8 OFDM_5G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  405. s8 BW20_5G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  406. s8 BW40_5G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  407. s8 BW80_5G_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  408. #endif
  409. u8 txpwr_by_rate_undefined_band_path[TX_PWR_BY_RATE_NUM_BAND]
  410. [TX_PWR_BY_RATE_NUM_RF];
  411. s8 TxPwrByRateOffset[TX_PWR_BY_RATE_NUM_BAND]
  412. [TX_PWR_BY_RATE_NUM_RF]
  413. [TX_PWR_BY_RATE_NUM_RATE];
  414. /* Store the original power by rate value of the base rate for each rate section and rf path */
  415. u8 TxPwrByRateBase2_4G[TX_PWR_BY_RATE_NUM_RF]
  416. [MAX_BASE_NUM_IN_PHY_REG_PG_2_4G];
  417. u8 TxPwrByRateBase5G[TX_PWR_BY_RATE_NUM_RF]
  418. [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
  419. u8 txpwr_by_rate_loaded:1;
  420. u8 txpwr_by_rate_from_file:1;
  421. u8 txpwr_limit_loaded:1;
  422. u8 txpwr_limit_from_file:1;
  423. u8 rf_power_tracking_type;
  424. /* Read/write are allow for following hardware information variables */
  425. u8 crystal_cap;
  426. u8 PAType_2G;
  427. u8 PAType_5G;
  428. u8 LNAType_2G;
  429. u8 LNAType_5G;
  430. u8 ExternalPA_2G;
  431. u8 ExternalLNA_2G;
  432. u8 external_pa_5g;
  433. u8 external_lna_5g;
  434. u16 TypeGLNA;
  435. u16 TypeGPA;
  436. u16 TypeALNA;
  437. u16 TypeAPA;
  438. u16 rfe_type;
  439. u8 bLedOpenDrain; /* Support Open-drain arrangement for controlling the LED. Added by Roger, 2009.10.16. */
  440. u32 ac_param_be; /* Original parameter for BE, use for EDCA turbo. */
  441. u8 is_turbo_edca;
  442. u8 prv_traffic_idx;
  443. BB_REGISTER_DEFINITION_T PHYRegDef[MAX_RF_PATH]; /* Radio A/B/C/D */
  444. u32 RfRegChnlVal[MAX_RF_PATH];
  445. /* RDG enable */
  446. BOOLEAN bRDGEnable;
  447. u16 RegRRSR;
  448. /****** antenna diversity ******/
  449. u8 AntDivCfg;
  450. u8 with_extenal_ant_switch;
  451. u8 b_fix_tx_ant;
  452. u8 AntDetection;
  453. u8 TRxAntDivType;
  454. u8 ant_path; /* for 8723B s0/s1 selection */
  455. u32 antenna_tx_path; /* Antenna path Tx */
  456. u32 AntennaRxPath; /* Antenna path Rx */
  457. u8 sw_antdiv_bl_state;
  458. /******** PHY DM & DM Section **********/
  459. _lock IQKSpinLock;
  460. u8 INIDATA_RATE[MACID_NUM_SW_LIMIT];
  461. struct dm_struct odmpriv;
  462. u64 bk_rf_ability;
  463. u8 bIQKInitialized;
  464. u8 bNeedIQK;
  465. u8 neediqk_24g;
  466. u8 IQK_MP_Switch;
  467. u8 bScanInProcess;
  468. /******** PHY DM & DM Section **********/
  469. /* 2010/08/09 MH Add CU power down mode. */
  470. BOOLEAN pwrdown;
  471. /* Add for dual MAC 0--Mac0 1--Mac1 */
  472. u32 interfaceIndex;
  473. #ifdef CONFIG_P2P
  474. u8 p2p_ps_offload;
  475. #endif
  476. /* Auto FSM to Turn On, include clock, isolation, power control for MAC only */
  477. u8 bMacPwrCtrlOn;
  478. u8 hci_sus_state;
  479. u8 RegIQKFWOffload;
  480. struct submit_ctx iqk_sctx;
  481. u8 ch_switch_offload;
  482. struct submit_ctx chsw_sctx;
  483. RT_AMPDU_BRUST AMPDUBurstMode; /* 92C maybe not use, but for compile successfully */
  484. u8 OutEpQueueSel;
  485. u8 OutEpNumber;
  486. #ifdef RTW_RX_AGGREGATION
  487. RX_AGG_MODE rxagg_mode;
  488. /* For RX Aggregation DMA Mode */
  489. u8 rxagg_dma_size;
  490. u8 rxagg_dma_timeout;
  491. #endif /* RTW_RX_AGGREGATION */
  492. #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI)
  493. /* */
  494. /* For SDIO Interface HAL related */
  495. /* */
  496. /* */
  497. /* SDIO ISR Related */
  498. /*
  499. * u32 IntrMask[1];
  500. * u32 IntrMaskToSet[1];
  501. * LOG_INTERRUPT InterruptLog; */
  502. u32 sdio_himr;
  503. u32 sdio_hisr;
  504. #ifndef RTW_HALMAC
  505. /* */
  506. /* SDIO Tx FIFO related. */
  507. /* */
  508. /* HIQ, MID, LOW, PUB free pages; padapter->xmitpriv.free_txpg */
  509. #ifdef CONFIG_RTL8192F
  510. u16 SdioTxFIFOFreePage[SDIO_TX_FREE_PG_QUEUE];
  511. #else
  512. u8 SdioTxFIFOFreePage[SDIO_TX_FREE_PG_QUEUE];
  513. #endif/*CONFIG_RTL8192F*/
  514. _lock SdioTxFIFOFreePageLock;
  515. u8 SdioTxOQTMaxFreeSpace;
  516. u8 SdioTxOQTFreeSpace;
  517. #else /* RTW_HALMAC */
  518. u16 SdioTxOQTFreeSpace;
  519. #endif /* RTW_HALMAC */
  520. /* */
  521. /* SDIO Rx FIFO related. */
  522. /* */
  523. u8 SdioRxFIFOCnt;
  524. u16 SdioRxFIFOSize;
  525. #ifndef RTW_HALMAC
  526. u32 sdio_tx_max_len[SDIO_MAX_TX_QUEUE];/* H, N, L, used for sdio tx aggregation max length per queue */
  527. #else
  528. #ifdef CONFIG_RTL8821C
  529. u16 tx_high_page;
  530. u16 tx_low_page;
  531. u16 tx_normal_page;
  532. u16 tx_extra_page;
  533. u16 tx_pub_page;
  534. u8 max_oqt_size;
  535. #ifdef XMIT_BUF_SIZE
  536. u32 max_xmit_size_vovi;
  537. u32 max_xmit_size_bebk;
  538. #endif /*XMIT_BUF_SIZE*/
  539. u16 max_xmit_page;
  540. u16 max_xmit_page_vo;
  541. u16 max_xmit_page_vi;
  542. u16 max_xmit_page_be;
  543. u16 max_xmit_page_bk;
  544. #endif /*#ifdef CONFIG_RTL8821C*/
  545. #endif /* !RTW_HALMAC */
  546. #endif /* CONFIG_SDIO_HCI */
  547. #ifdef CONFIG_USB_HCI
  548. /* 2010/12/10 MH Add for USB aggreation mode dynamic shceme. */
  549. BOOLEAN UsbRxHighSpeedMode;
  550. BOOLEAN UsbTxVeryHighSpeedMode;
  551. u32 UsbBulkOutSize;
  552. BOOLEAN bSupportUSB3;
  553. u8 usb_intf_start;
  554. /* Interrupt relatd register information. */
  555. u32 IntArray[3];/* HISR0,HISR1,HSISR */
  556. u32 IntrMask[3];
  557. #ifdef CONFIG_USB_TX_AGGREGATION
  558. u8 UsbTxAggMode;
  559. u8 UsbTxAggDescNum;
  560. #endif /* CONFIG_USB_TX_AGGREGATION */
  561. #ifdef CONFIG_USB_RX_AGGREGATION
  562. u16 HwRxPageSize; /* Hardware setting */
  563. /* For RX Aggregation USB Mode */
  564. u8 rxagg_usb_size;
  565. u8 rxagg_usb_timeout;
  566. #endif/* CONFIG_USB_RX_AGGREGATION */
  567. #endif /* CONFIG_USB_HCI */
  568. #ifdef CONFIG_PCI_HCI
  569. /* */
  570. /* EEPROM setting. */
  571. /* */
  572. u32 TransmitConfig;
  573. u32 IntrMaskToSet[2];
  574. u32 IntArray[4];
  575. u32 IntrMask[4];
  576. u32 SysIntArray[1];
  577. u32 SysIntrMask[1];
  578. u32 IntrMaskReg[2];
  579. u32 IntrMaskDefault[4];
  580. BOOLEAN bL1OffSupport;
  581. BOOLEAN bSupportBackDoor;
  582. u32 pci_backdoor_ctrl;
  583. u8 bDefaultAntenna;
  584. u8 bInterruptMigration;
  585. u8 bDisableTxInt;
  586. u16 RxTag;
  587. #ifdef CONFIG_PCI_DYNAMIC_ASPM
  588. BOOLEAN bAspmL1LastIdle;
  589. #endif
  590. #endif /* CONFIG_PCI_HCI */
  591. #ifdef DBG_CONFIG_ERROR_DETECT
  592. struct sreset_priv srestpriv;
  593. #endif /* #ifdef DBG_CONFIG_ERROR_DETECT */
  594. #ifdef CONFIG_BT_COEXIST
  595. /* For bluetooth co-existance */
  596. BT_COEXIST bt_coexist;
  597. #endif /* CONFIG_BT_COEXIST */
  598. #if defined(CONFIG_RTL8723B) || defined(CONFIG_RTL8703B) \
  599. || defined(CONFIG_RTL8188F) || defined(CONFIG_RTL8188GTV) || defined(CONFIG_RTL8723D)|| defined(CONFIG_RTL8192F)
  600. #ifndef CONFIG_PCI_HCI /* mutual exclusive with PCI -- so they're SDIO and GSPI */
  601. /* Interrupt relatd register information. */
  602. u32 SysIntrStatus;
  603. u32 SysIntrMask;
  604. #endif
  605. #endif /*endif CONFIG_RTL8723B */
  606. #ifdef CONFIG_LOAD_PHY_PARA_FROM_FILE
  607. char para_file_buf[MAX_PARA_FILE_BUF_LEN];
  608. char *mac_reg;
  609. u32 mac_reg_len;
  610. char *bb_phy_reg;
  611. u32 bb_phy_reg_len;
  612. char *bb_agc_tab;
  613. u32 bb_agc_tab_len;
  614. char *bb_phy_reg_pg;
  615. u32 bb_phy_reg_pg_len;
  616. char *bb_phy_reg_mp;
  617. u32 bb_phy_reg_mp_len;
  618. char *rf_radio_a;
  619. u32 rf_radio_a_len;
  620. char *rf_radio_b;
  621. u32 rf_radio_b_len;
  622. char *rf_tx_pwr_track;
  623. u32 rf_tx_pwr_track_len;
  624. char *rf_tx_pwr_lmt;
  625. u32 rf_tx_pwr_lmt_len;
  626. #endif
  627. #ifdef CONFIG_BACKGROUND_NOISE_MONITOR
  628. struct noise_monitor nm;
  629. #endif
  630. struct hal_spec_t hal_spec;
  631. #ifdef CONFIG_PHY_CAPABILITY_QUERY
  632. struct phy_spec_t phy_spec;
  633. #endif
  634. u8 RfKFreeEnable;
  635. u8 RfKFree_ch_group;
  636. BOOLEAN bCCKinCH14;
  637. BB_INIT_REGISTER RegForRecover[5];
  638. #if defined(CONFIG_PCI_HCI) && defined(RTL8814AE_SW_BCN)
  639. BOOLEAN bCorrectBCN;
  640. #endif
  641. u32 RxGainOffset[4]; /*{2G, 5G_Low, 5G_Middle, G_High}*/
  642. u8 BackUp_IG_REG_4_Chnl_Section[4]; /*{A,B,C,D}*/
  643. struct hal_iqk_reg_backup iqk_reg_backup[MAX_IQK_INFO_BACKUP_CHNL_NUM];
  644. #ifdef RTW_HALMAC
  645. u8 drv_rsvd_page_number;
  646. #endif
  647. #ifdef CONFIG_BEAMFORMING
  648. u8 backup_snd_ptcl_ctrl;
  649. #ifdef RTW_BEAMFORMING_VERSION_2
  650. struct beamforming_info beamforming_info;
  651. #endif /* RTW_BEAMFORMING_VERSION_2 */
  652. #endif /* CONFIG_BEAMFORMING */
  653. u8 not_xmitframe_fw_dl; /*not use xmitframe to download fw*/
  654. u8 phydm_op_mode;
  655. u8 in_cta_test;
  656. #ifdef CONFIG_RTW_LED
  657. struct led_priv led;
  658. #endif
  659. } HAL_DATA_COMMON, *PHAL_DATA_COMMON;
  660. typedef struct hal_com_data HAL_DATA_TYPE, *PHAL_DATA_TYPE;
  661. #define GET_HAL_DATA(__pAdapter) ((HAL_DATA_TYPE *)(((struct _ADAPTER*)__pAdapter)->HalData))
  662. #define GET_HAL_SPEC(__pAdapter) (&(GET_HAL_DATA((__pAdapter))->hal_spec))
  663. #define adapter_to_led(adapter) (&(GET_HAL_DATA(adapter)->led))
  664. #define GET_HAL_RFPATH_NUM(__pAdapter) (((HAL_DATA_TYPE *)((__pAdapter)->HalData))->NumTotalRFPath)
  665. #define RT_GetInterfaceSelection(_Adapter) (GET_HAL_DATA(_Adapter)->InterfaceSel)
  666. #define GET_RF_TYPE(__pAdapter) (GET_HAL_DATA(__pAdapter)->rf_type)
  667. #define GET_KFREE_DATA(_adapter) (&(GET_HAL_DATA((_adapter))->kfree_data))
  668. #define SUPPORT_HW_RADIO_DETECT(Adapter) (RT_GetInterfaceSelection(Adapter) == INTF_SEL2_MINICARD || \
  669. RT_GetInterfaceSelection(Adapter) == INTF_SEL3_USB_Solo || \
  670. RT_GetInterfaceSelection(Adapter) == INTF_SEL4_USB_Combo)
  671. #define get_hal_mac_addr(adapter) (GET_HAL_DATA(adapter)->EEPROMMACAddr)
  672. #define is_boot_from_eeprom(adapter) (GET_HAL_DATA(adapter)->EepromOrEfuse)
  673. #define rtw_get_hw_init_completed(adapter) (GET_HAL_DATA(adapter)->hw_init_completed)
  674. #define rtw_set_hw_init_completed(adapter, cmp) (GET_HAL_DATA(adapter)->hw_init_completed = cmp)
  675. #define rtw_is_hw_init_completed(adapter) (GET_HAL_DATA(adapter)->hw_init_completed == _TRUE)
  676. #endif
  677. #ifdef RTW_HALMAC
  678. int rtw_halmac_deinit_adapter(struct dvobj_priv *);
  679. #endif /* RTW_HALMAC */
  680. /* alias for phydm coding style */
  681. #define REG_OFDM_0_XA_TX_IQ_IMBALANCE rOFDM0_XATxIQImbalance
  682. #define REG_OFDM_0_ECCA_THRESHOLD rOFDM0_ECCAThreshold
  683. #define REG_FPGA0_XB_LSSI_READ_BACK rFPGA0_XB_LSSIReadBack
  684. #define REG_FPGA0_TX_GAIN_STAGE rFPGA0_TxGainStage
  685. #define REG_OFDM_0_XA_AGC_CORE1 rOFDM0_XAAGCCore1
  686. #define REG_OFDM_0_XB_AGC_CORE1 rOFDM0_XBAGCCore1
  687. #define REG_A_TX_SCALE_JAGUAR rA_TxScale_Jaguar
  688. #define REG_B_TX_SCALE_JAGUAR rB_TxScale_Jaguar
  689. #define REG_FPGA0_XAB_RF_INTERFACE_SW rFPGA0_XAB_RFInterfaceSW
  690. #define REG_FPGA0_XAB_RF_PARAMETER rFPGA0_XAB_RFParameter
  691. #define REG_FPGA0_XA_HSSI_PARAMETER1 rFPGA0_XA_HSSIParameter1
  692. #define REG_FPGA0_XA_LSSI_PARAMETER rFPGA0_XA_LSSIParameter
  693. #define REG_FPGA0_XA_RF_INTERFACE_OE rFPGA0_XA_RFInterfaceOE
  694. #define REG_FPGA0_XB_HSSI_PARAMETER1 rFPGA0_XB_HSSIParameter1
  695. #define REG_FPGA0_XB_LSSI_PARAMETER rFPGA0_XB_LSSIParameter
  696. #define REG_FPGA0_XB_LSSI_READ_BACK rFPGA0_XB_LSSIReadBack
  697. #define REG_FPGA0_XB_RF_INTERFACE_OE rFPGA0_XB_RFInterfaceOE
  698. #define REG_FPGA0_XCD_RF_INTERFACE_SW rFPGA0_XCD_RFInterfaceSW
  699. #define REG_FPGA0_XCD_SWITCH_CONTROL rFPGA0_XCD_SwitchControl
  700. #define REG_FPGA1_TX_BLOCK rFPGA1_TxBlock
  701. #define REG_FPGA1_TX_INFO rFPGA1_TxInfo
  702. #define REG_IQK_AGC_CONT rIQK_AGC_Cont
  703. #define REG_IQK_AGC_PTS rIQK_AGC_Pts
  704. #define REG_IQK_AGC_RSP rIQK_AGC_Rsp
  705. #define REG_OFDM_0_AGC_RSSI_TABLE rOFDM0_AGCRSSITable
  706. #define REG_OFDM_0_ECCA_THRESHOLD rOFDM0_ECCAThreshold
  707. #define REG_OFDM_0_RX_IQ_EXT_ANTA rOFDM0_RxIQExtAnta
  708. #define REG_OFDM_0_TR_MUX_PAR rOFDM0_TRMuxPar
  709. #define REG_OFDM_0_TRX_PATH_ENABLE rOFDM0_TRxPathEnable
  710. #define REG_OFDM_0_XA_AGC_CORE1 rOFDM0_XAAGCCore1
  711. #define REG_OFDM_0_XA_RX_IQ_IMBALANCE rOFDM0_XARxIQImbalance
  712. #define REG_OFDM_0_XA_TX_IQ_IMBALANCE rOFDM0_XATxIQImbalance
  713. #define REG_OFDM_0_XB_AGC_CORE1 rOFDM0_XBAGCCore1
  714. #define REG_OFDM_0_XB_RX_IQ_IMBALANCE rOFDM0_XBRxIQImbalance
  715. #define REG_OFDM_0_XB_TX_IQ_IMBALANCE rOFDM0_XBTxIQImbalance
  716. #define REG_OFDM_0_XC_TX_AFE rOFDM0_XCTxAFE
  717. #define REG_OFDM_0_XD_TX_AFE rOFDM0_XDTxAFE
  718. /*#define REG_A_CFO_LONG_DUMP_92E rA_CfoLongDump_92E*/
  719. #define REG_A_CFO_LONG_DUMP_JAGUAR rA_CfoLongDump_Jaguar
  720. /*#define REG_A_CFO_SHORT_DUMP_92E rA_CfoShortDump_92E*/
  721. #define REG_A_CFO_SHORT_DUMP_JAGUAR rA_CfoShortDump_Jaguar
  722. #define REG_A_RFE_PINMUX_JAGUAR rA_RFE_Pinmux_Jaguar
  723. /*#define REG_A_RSSI_DUMP_92E rA_RSSIDump_92E*/
  724. #define REG_A_RSSI_DUMP_JAGUAR rA_RSSIDump_Jaguar
  725. /*#define REG_A_RX_SNR_DUMP_92E rA_RXsnrDump_92E*/
  726. #define REG_A_RX_SNR_DUMP_JAGUAR rA_RXsnrDump_Jaguar
  727. /*#define REG_A_TX_AGC rA_TXAGC*/
  728. #define REG_A_TX_SCALE_JAGUAR rA_TxScale_Jaguar
  729. #define REG_BW_INDICATION_JAGUAR rBWIndication_Jaguar
  730. /*#define REG_B_BBSWING rB_BBSWING*/
  731. /*#define REG_B_CFO_LONG_DUMP_92E rB_CfoLongDump_92E*/
  732. #define REG_B_CFO_LONG_DUMP_JAGUAR rB_CfoLongDump_Jaguar
  733. /*#define REG_B_CFO_SHORT_DUMP_92E rB_CfoShortDump_92E*/
  734. #define REG_B_CFO_SHORT_DUMP_JAGUAR rB_CfoShortDump_Jaguar
  735. /*#define REG_B_RSSI_DUMP_92E rB_RSSIDump_92E*/
  736. #define REG_B_RSSI_DUMP_JAGUAR rB_RSSIDump_Jaguar
  737. /*#define REG_B_RX_SNR_DUMP_92E rB_RXsnrDump_92E*/
  738. #define REG_B_RX_SNR_DUMP_JAGUAR rB_RXsnrDump_Jaguar
  739. /*#define REG_B_TX_AGC rB_TXAGC*/
  740. #define REG_B_TX_SCALE_JAGUAR rB_TxScale_Jaguar
  741. #define REG_BLUE_TOOTH rBlue_Tooth
  742. #define REG_CCK_0_AFE_SETTING rCCK0_AFESetting
  743. /*#define REG_C_BBSWING rC_BBSWING*/
  744. /*#define REG_C_TX_AGC rC_TXAGC*/
  745. #define REG_C_TX_SCALE_JAGUAR2 rC_TxScale_Jaguar2
  746. #define REG_CONFIG_ANT_A rConfig_AntA
  747. #define REG_CONFIG_ANT_B rConfig_AntB
  748. #define REG_CONFIG_PMPD_ANT_A rConfig_Pmpd_AntA
  749. #define REG_CONFIG_PMPD_ANT_B rConfig_Pmpd_AntB
  750. #define REG_DPDT_CONTROL rDPDT_control
  751. /*#define REG_D_BBSWING rD_BBSWING*/
  752. /*#define REG_D_TX_AGC rD_TXAGC*/
  753. #define REG_D_TX_SCALE_JAGUAR2 rD_TxScale_Jaguar2
  754. #define REG_FPGA0_ANALOG_PARAMETER4 rFPGA0_AnalogParameter4
  755. #define REG_FPGA0_IQK rFPGA0_IQK
  756. #define REG_FPGA0_PSD_FUNCTION rFPGA0_PSDFunction
  757. #define REG_FPGA0_PSD_REPORT rFPGA0_PSDReport
  758. #define REG_FPGA0_RFMOD rFPGA0_RFMOD
  759. #define REG_FPGA0_TX_GAIN_STAGE rFPGA0_TxGainStage
  760. #define REG_FPGA0_XAB_RF_INTERFACE_SW rFPGA0_XAB_RFInterfaceSW
  761. #define REG_FPGA0_XAB_RF_PARAMETER rFPGA0_XAB_RFParameter
  762. #define REG_FPGA0_XA_HSSI_PARAMETER1 rFPGA0_XA_HSSIParameter1
  763. #define REG_FPGA0_XA_LSSI_PARAMETER rFPGA0_XA_LSSIParameter
  764. #define REG_FPGA0_XA_RF_INTERFACE_OE rFPGA0_XA_RFInterfaceOE
  765. #define REG_FPGA0_XB_HSSI_PARAMETER1 rFPGA0_XB_HSSIParameter1
  766. #define REG_FPGA0_XB_LSSI_PARAMETER rFPGA0_XB_LSSIParameter
  767. #define REG_FPGA0_XB_LSSI_READ_BACK rFPGA0_XB_LSSIReadBack
  768. #define REG_FPGA0_XB_RF_INTERFACE_OE rFPGA0_XB_RFInterfaceOE
  769. #define REG_FPGA0_XCD_RF_INTERFACE_SW rFPGA0_XCD_RFInterfaceSW
  770. #define REG_FPGA0_XCD_SWITCH_CONTROL rFPGA0_XCD_SwitchControl
  771. #define REG_FPGA1_TX_BLOCK rFPGA1_TxBlock
  772. #define REG_FPGA1_TX_INFO rFPGA1_TxInfo
  773. #define REG_IQK_AGC_CONT rIQK_AGC_Cont
  774. #define REG_IQK_AGC_PTS rIQK_AGC_Pts
  775. #define REG_IQK_AGC_RSP rIQK_AGC_Rsp
  776. #define REG_OFDM_0_AGC_RSSI_TABLE rOFDM0_AGCRSSITable
  777. #define REG_OFDM_0_ECCA_THRESHOLD rOFDM0_ECCAThreshold
  778. #define REG_OFDM_0_RX_IQ_EXT_ANTA rOFDM0_RxIQExtAnta
  779. #define REG_OFDM_0_TR_MUX_PAR rOFDM0_TRMuxPar
  780. #define REG_OFDM_0_TRX_PATH_ENABLE rOFDM0_TRxPathEnable
  781. #define REG_OFDM_0_XA_AGC_CORE1 rOFDM0_XAAGCCore1
  782. #define REG_OFDM_0_XA_RX_IQ_IMBALANCE rOFDM0_XARxIQImbalance
  783. #define REG_OFDM_0_XA_TX_IQ_IMBALANCE rOFDM0_XATxIQImbalance
  784. #define REG_OFDM_0_XB_AGC_CORE1 rOFDM0_XBAGCCore1
  785. #define REG_OFDM_0_XB_RX_IQ_IMBALANCE rOFDM0_XBRxIQImbalance
  786. #define REG_OFDM_0_XB_TX_IQ_IMBALANCE rOFDM0_XBTxIQImbalance
  787. #define REG_OFDM_0_XC_TX_AFE rOFDM0_XCTxAFE
  788. #define REG_OFDM_0_XD_TX_AFE rOFDM0_XDTxAFE
  789. #define REG_PMPD_ANAEN rPMPD_ANAEN
  790. #define REG_PDP_ANT_A rPdp_AntA
  791. #define REG_PDP_ANT_A_4 rPdp_AntA_4
  792. #define REG_PDP_ANT_B rPdp_AntB
  793. #define REG_PDP_ANT_B_4 rPdp_AntB_4
  794. #define REG_PWED_TH_JAGUAR rPwed_TH_Jaguar
  795. #define REG_RX_CCK rRx_CCK
  796. #define REG_RX_IQK rRx_IQK
  797. #define REG_RX_IQK_PI_A rRx_IQK_PI_A
  798. #define REG_RX_IQK_PI_B rRx_IQK_PI_B
  799. #define REG_RX_IQK_TONE_A rRx_IQK_Tone_A
  800. #define REG_RX_IQK_TONE_B rRx_IQK_Tone_B
  801. #define REG_RX_OFDM rRx_OFDM
  802. #define REG_RX_POWER_AFTER_IQK_A_2 rRx_Power_After_IQK_A_2
  803. #define REG_RX_POWER_AFTER_IQK_B_2 rRx_Power_After_IQK_B_2
  804. #define REG_RX_POWER_BEFORE_IQK_A_2 rRx_Power_Before_IQK_A_2
  805. #define REG_RX_POWER_BEFORE_IQK_B_2 rRx_Power_Before_IQK_B_2
  806. #define REG_RX_TO_RX rRx_TO_Rx
  807. #define REG_RX_WAIT_CCA rRx_Wait_CCA
  808. #define REG_RX_WAIT_RIFS rRx_Wait_RIFS
  809. #define REG_S0_S1_PATH_SWITCH rS0S1_PathSwitch
  810. /*#define REG_S1_RXEVM_DUMP_92E rS1_RXevmDump_92E*/
  811. #define REG_S1_RXEVM_DUMP_JAGUAR rS1_RXevmDump_Jaguar
  812. /*#define REG_S2_RXEVM_DUMP_92E rS2_RXevmDump_92E*/
  813. #define REG_S2_RXEVM_DUMP_JAGUAR rS2_RXevmDump_Jaguar
  814. #define REG_SYM_WLBT_PAPE_SEL rSYM_WLBT_PAPE_SEL
  815. #define REG_SINGLE_TONE_CONT_TX_JAGUAR rSingleTone_ContTx_Jaguar
  816. #define REG_SLEEP rSleep
  817. #define REG_STANDBY rStandby
  818. #define REG_TX_AGC_A_CCK_11_CCK_1_JAGUAR rTxAGC_A_CCK11_CCK1_JAguar
  819. #define REG_TX_AGC_A_CCK_1_MCS32 rTxAGC_A_CCK1_Mcs32
  820. #define REG_TX_AGC_A_MCS11_MCS8_JAGUAR rTxAGC_A_MCS11_MCS8_JAguar
  821. #define REG_TX_AGC_A_MCS15_MCS12_JAGUAR rTxAGC_A_MCS15_MCS12_JAguar
  822. #define REG_TX_AGC_A_MCS19_MCS16_JAGUAR rTxAGC_A_MCS19_MCS16_JAguar
  823. #define REG_TX_AGC_A_MCS23_MCS20_JAGUAR rTxAGC_A_MCS23_MCS20_JAguar
  824. #define REG_TX_AGC_A_MCS3_MCS0_JAGUAR rTxAGC_A_MCS3_MCS0_JAguar
  825. #define REG_TX_AGC_A_MCS7_MCS4_JAGUAR rTxAGC_A_MCS7_MCS4_JAguar
  826. #define REG_TX_AGC_A_MCS03_MCS00 rTxAGC_A_Mcs03_Mcs00
  827. #define REG_TX_AGC_A_MCS07_MCS04 rTxAGC_A_Mcs07_Mcs04
  828. #define REG_TX_AGC_A_MCS11_MCS08 rTxAGC_A_Mcs11_Mcs08
  829. #define REG_TX_AGC_A_MCS15_MCS12 rTxAGC_A_Mcs15_Mcs12
  830. #define REG_TX_AGC_A_NSS1_INDEX3_NSS1_INDEX0_JAGUAR rTxAGC_A_Nss1Index3_Nss1Index0_JAguar
  831. #define REG_TX_AGC_A_NSS1_INDEX7_NSS1_INDEX4_JAGUAR rTxAGC_A_Nss1Index7_Nss1Index4_JAguar
  832. #define REG_TX_AGC_A_NSS2_INDEX1_NSS1_INDEX8_JAGUAR rTxAGC_A_Nss2Index1_Nss1Index8_JAguar
  833. #define REG_TX_AGC_A_NSS2_INDEX5_NSS2_INDEX2_JAGUAR rTxAGC_A_Nss2Index5_Nss2Index2_JAguar
  834. #define REG_TX_AGC_A_NSS2_INDEX9_NSS2_INDEX6_JAGUAR rTxAGC_A_Nss2Index9_Nss2Index6_JAguar
  835. #define REG_TX_AGC_A_NSS3_INDEX3_NSS3_INDEX0_JAGUAR rTxAGC_A_Nss3Index3_Nss3Index0_JAguar
  836. #define REG_TX_AGC_A_NSS3_INDEX7_NSS3_INDEX4_JAGUAR rTxAGC_A_Nss3Index7_Nss3Index4_JAguar
  837. #define REG_TX_AGC_A_NSS3_INDEX9_NSS3_INDEX8_JAGUAR rTxAGC_A_Nss3Index9_Nss3Index8_JAguar
  838. #define REG_TX_AGC_A_OFDM18_OFDM6_JAGUAR rTxAGC_A_Ofdm18_Ofdm6_JAguar
  839. #define REG_TX_AGC_A_OFDM54_OFDM24_JAGUAR rTxAGC_A_Ofdm54_Ofdm24_JAguar
  840. #define REG_TX_AGC_A_RATE18_06 rTxAGC_A_Rate18_06
  841. #define REG_TX_AGC_A_RATE54_24 rTxAGC_A_Rate54_24
  842. #define REG_TX_AGC_B_CCK_11_A_CCK_2_11 rTxAGC_B_CCK11_A_CCK2_11
  843. #define REG_TX_AGC_B_CCK_11_CCK_1_JAGUAR rTxAGC_B_CCK11_CCK1_JAguar
  844. #define REG_TX_AGC_B_CCK_1_55_MCS32 rTxAGC_B_CCK1_55_Mcs32
  845. #define REG_TX_AGC_B_MCS11_MCS8_JAGUAR rTxAGC_B_MCS11_MCS8_JAguar
  846. #define REG_TX_AGC_B_MCS15_MCS12_JAGUAR rTxAGC_B_MCS15_MCS12_JAguar
  847. #define REG_TX_AGC_B_MCS19_MCS16_JAGUAR rTxAGC_B_MCS19_MCS16_JAguar
  848. #define REG_TX_AGC_B_MCS23_MCS20_JAGUAR rTxAGC_B_MCS23_MCS20_JAguar
  849. #define REG_TX_AGC_B_MCS3_MCS0_JAGUAR rTxAGC_B_MCS3_MCS0_JAguar
  850. #define REG_TX_AGC_B_MCS7_MCS4_JAGUAR rTxAGC_B_MCS7_MCS4_JAguar
  851. #define REG_TX_AGC_B_MCS03_MCS00 rTxAGC_B_Mcs03_Mcs00
  852. #define REG_TX_AGC_B_MCS07_MCS04 rTxAGC_B_Mcs07_Mcs04
  853. #define REG_TX_AGC_B_MCS11_MCS08 rTxAGC_B_Mcs11_Mcs08
  854. #define REG_TX_AGC_B_MCS15_MCS12 rTxAGC_B_Mcs15_Mcs12
  855. #define REG_TX_AGC_B_NSS1_INDEX3_NSS1_INDEX0_JAGUAR rTxAGC_B_Nss1Index3_Nss1Index0_JAguar
  856. #define REG_TX_AGC_B_NSS1_INDEX7_NSS1_INDEX4_JAGUAR rTxAGC_B_Nss1Index7_Nss1Index4_JAguar
  857. #define REG_TX_AGC_B_NSS2_INDEX1_NSS1_INDEX8_JAGUAR rTxAGC_B_Nss2Index1_Nss1Index8_JAguar
  858. #define REG_TX_AGC_B_NSS2_INDEX5_NSS2_INDEX2_JAGUAR rTxAGC_B_Nss2Index5_Nss2Index2_JAguar
  859. #define REG_TX_AGC_B_NSS2_INDEX9_NSS2_INDEX6_JAGUAR rTxAGC_B_Nss2Index9_Nss2Index6_JAguar
  860. #define REG_TX_AGC_B_NSS3_INDEX3_NSS3_INDEX0_JAGUAR rTxAGC_B_Nss3Index3_Nss3Index0_JAguar
  861. #define REG_TX_AGC_B_NSS3_INDEX7_NSS3_INDEX4_JAGUAR rTxAGC_B_Nss3Index7_Nss3Index4_JAguar
  862. #define REG_TX_AGC_B_NSS3_INDEX9_NSS3_INDEX8_JAGUAR rTxAGC_B_Nss3Index9_Nss3Index8_JAguar
  863. #define REG_TX_AGC_B_OFDM18_OFDM6_JAGUAR rTxAGC_B_Ofdm18_Ofdm6_JAguar
  864. #define REG_TX_AGC_B_OFDM54_OFDM24_JAGUAR rTxAGC_B_Ofdm54_Ofdm24_JAguar
  865. #define REG_TX_AGC_B_RATE18_06 rTxAGC_B_Rate18_06
  866. #define REG_TX_AGC_B_RATE54_24 rTxAGC_B_Rate54_24
  867. #define REG_TX_AGC_C_CCK_11_CCK_1_JAGUAR rTxAGC_C_CCK11_CCK1_JAguar
  868. #define REG_TX_AGC_C_MCS11_MCS8_JAGUAR rTxAGC_C_MCS11_MCS8_JAguar
  869. #define REG_TX_AGC_C_MCS15_MCS12_JAGUAR rTxAGC_C_MCS15_MCS12_JAguar
  870. #define REG_TX_AGC_C_MCS19_MCS16_JAGUAR rTxAGC_C_MCS19_MCS16_JAguar
  871. #define REG_TX_AGC_C_MCS23_MCS20_JAGUAR rTxAGC_C_MCS23_MCS20_JAguar
  872. #define REG_TX_AGC_C_MCS3_MCS0_JAGUAR rTxAGC_C_MCS3_MCS0_JAguar
  873. #define REG_TX_AGC_C_MCS7_MCS4_JAGUAR rTxAGC_C_MCS7_MCS4_JAguar
  874. #define REG_TX_AGC_C_NSS1_INDEX3_NSS1_INDEX0_JAGUAR rTxAGC_C_Nss1Index3_Nss1Index0_JAguar
  875. #define REG_TX_AGC_C_NSS1_INDEX7_NSS1_INDEX4_JAGUAR rTxAGC_C_Nss1Index7_Nss1Index4_JAguar
  876. #define REG_TX_AGC_C_NSS2_INDEX1_NSS1_INDEX8_JAGUAR rTxAGC_C_Nss2Index1_Nss1Index8_JAguar
  877. #define REG_TX_AGC_C_NSS2_INDEX5_NSS2_INDEX2_JAGUAR rTxAGC_C_Nss2Index5_Nss2Index2_JAguar
  878. #define REG_TX_AGC_C_NSS2_INDEX9_NSS2_INDEX6_JAGUAR rTxAGC_C_Nss2Index9_Nss2Index6_JAguar
  879. #define REG_TX_AGC_C_NSS3_INDEX3_NSS3_INDEX0_JAGUAR rTxAGC_C_Nss3Index3_Nss3Index0_JAguar
  880. #define REG_TX_AGC_C_NSS3_INDEX7_NSS3_INDEX4_JAGUAR rTxAGC_C_Nss3Index7_Nss3Index4_JAguar
  881. #define REG_TX_AGC_C_NSS3_INDEX9_NSS3_INDEX8_JAGUAR rTxAGC_C_Nss3Index9_Nss3Index8_JAguar
  882. #define REG_TX_AGC_C_OFDM18_OFDM6_JAGUAR rTxAGC_C_Ofdm18_Ofdm6_JAguar
  883. #define REG_TX_AGC_C_OFDM54_OFDM24_JAGUAR rTxAGC_C_Ofdm54_Ofdm24_JAguar
  884. #define REG_TX_AGC_D_CCK_11_CCK_1_JAGUAR rTxAGC_D_CCK11_CCK1_JAguar
  885. #define REG_TX_AGC_D_MCS11_MCS8_JAGUAR rTxAGC_D_MCS11_MCS8_JAguar
  886. #define REG_TX_AGC_D_MCS15_MCS12_JAGUAR rTxAGC_D_MCS15_MCS12_JAguar
  887. #define REG_TX_AGC_D_MCS19_MCS16_JAGUAR rTxAGC_D_MCS19_MCS16_JAguar
  888. #define REG_TX_AGC_D_MCS23_MCS20_JAGUAR rTxAGC_D_MCS23_MCS20_JAguar
  889. #define REG_TX_AGC_D_MCS3_MCS0_JAGUAR rTxAGC_D_MCS3_MCS0_JAguar
  890. #define REG_TX_AGC_D_MCS7_MCS4_JAGUAR rTxAGC_D_MCS7_MCS4_JAguar
  891. #define REG_TX_AGC_D_NSS1_INDEX3_NSS1_INDEX0_JAGUAR rTxAGC_D_Nss1Index3_Nss1Index0_JAguar
  892. #define REG_TX_AGC_D_NSS1_INDEX7_NSS1_INDEX4_JAGUAR rTxAGC_D_Nss1Index7_Nss1Index4_JAguar
  893. #define REG_TX_AGC_D_NSS2_INDEX1_NSS1_INDEX8_JAGUAR rTxAGC_D_Nss2Index1_Nss1Index8_JAguar
  894. #define REG_TX_AGC_D_NSS2_INDEX5_NSS2_INDEX2_JAGUAR rTxAGC_D_Nss2Index5_Nss2Index2_JAguar
  895. #define REG_TX_AGC_D_NSS2_INDEX9_NSS2_INDEX6_JAGUAR rTxAGC_D_Nss2Index9_Nss2Index6_JAguar
  896. #define REG_TX_AGC_D_NSS3_INDEX3_NSS3_INDEX0_JAGUAR rTxAGC_D_Nss3Index3_Nss3Index0_JAguar
  897. #define REG_TX_AGC_D_NSS3_INDEX7_NSS3_INDEX4_JAGUAR rTxAGC_D_Nss3Index7_Nss3Index4_JAguar
  898. #define REG_TX_AGC_D_NSS3_INDEX9_NSS3_INDEX8_JAGUAR rTxAGC_D_Nss3Index9_Nss3Index8_JAguar
  899. #define REG_TX_AGC_D_OFDM18_OFDM6_JAGUAR rTxAGC_D_Ofdm18_Ofdm6_JAguar
  900. #define REG_TX_AGC_D_OFDM54_OFDM24_JAGUAR rTxAGC_D_Ofdm54_Ofdm24_JAguar
  901. #define REG_TX_PATH_JAGUAR rTxPath_Jaguar
  902. #define REG_TX_CCK_BBON rTx_CCK_BBON
  903. #define REG_TX_CCK_RFON rTx_CCK_RFON
  904. #define REG_TX_IQK rTx_IQK
  905. #define REG_TX_IQK_PI_A rTx_IQK_PI_A
  906. #define REG_TX_IQK_PI_B rTx_IQK_PI_B
  907. #define REG_TX_IQK_TONE_A rTx_IQK_Tone_A
  908. #define REG_TX_IQK_TONE_B rTx_IQK_Tone_B
  909. #define REG_TX_OFDM_BBON rTx_OFDM_BBON
  910. #define REG_TX_OFDM_RFON rTx_OFDM_RFON
  911. #define REG_TX_POWER_AFTER_IQK_A rTx_Power_After_IQK_A
  912. #define REG_TX_POWER_AFTER_IQK_B rTx_Power_After_IQK_B
  913. #define REG_TX_POWER_BEFORE_IQK_A rTx_Power_Before_IQK_A
  914. #define REG_TX_POWER_BEFORE_IQK_B rTx_Power_Before_IQK_B
  915. #define REG_TX_TO_RX rTx_To_Rx
  916. #define REG_TX_TO_TX rTx_To_Tx
  917. #define REG_APK rAPK
  918. #define REG_ANTSEL_SW_JAGUAR r_ANTSEL_SW_Jaguar
  919. #define rf_welut_jaguar RF_WeLut_Jaguar
  920. #define rf_mode_table_addr RF_ModeTableAddr
  921. #define rf_mode_table_data0 RF_ModeTableData0
  922. #define rf_mode_table_data1 RF_ModeTableData1
  923. #define RX_SMOOTH_FACTOR Rx_Smooth_Factor
  924. #endif /* __HAL_DATA_H__ */