| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288182891829018291182921829318294182951829618297182981829918300183011830218303183041830518306183071830818309183101831118312183131831418315183161831718318183191832018321183221832318324183251832618327183281832918330183311833218333183341833518336183371833818339183401834118342183431834418345183461834718348183491835018351183521835318354183551835618357183581835918360183611836218363183641836518366183671836818369183701837118372183731837418375183761837718378183791838018381183821838318384183851838618387183881838918390183911839218393183941839518396183971839818399184001840118402184031840418405184061840718408184091841018411184121841318414184151841618417184181841918420184211842218423184241842518426184271842818429184301843118432184331843418435184361843718438184391844018441184421844318444184451844618447184481844918450184511845218453184541845518456184571845818459184601846118462184631846418465184661846718468184691847018471184721847318474184751847618477184781847918480184811848218483184841848518486184871848818489184901849118492184931849418495184961849718498184991850018501185021850318504185051850618507185081850918510185111851218513185141851518516185171851818519185201852118522185231852418525185261852718528185291853018531185321853318534185351853618537185381853918540185411854218543185441854518546185471854818549185501855118552185531855418555185561855718558185591856018561185621856318564185651856618567185681856918570185711857218573185741857518576185771857818579185801858118582185831858418585185861858718588185891859018591185921859318594185951859618597185981859918600186011860218603186041860518606186071860818609186101861118612186131861418615186161861718618186191862018621186221862318624186251862618627186281862918630186311863218633186341863518636186371863818639186401864118642186431864418645186461864718648186491865018651186521865318654186551865618657186581865918660186611866218663186641866518666186671866818669186701867118672186731867418675186761867718678186791868018681186821868318684186851868618687186881868918690186911869218693186941869518696186971869818699187001870118702187031870418705187061870718708187091871018711187121871318714187151871618717187181871918720187211872218723187241872518726187271872818729187301873118732187331873418735187361873718738187391874018741187421874318744187451874618747187481874918750187511875218753187541875518756187571875818759187601876118762187631876418765187661876718768187691877018771187721877318774187751877618777187781877918780187811878218783187841878518786187871878818789187901879118792187931879418795187961879718798187991880018801188021880318804188051880618807188081880918810188111881218813188141881518816188171881818819188201882118822188231882418825188261882718828188291883018831188321883318834188351883618837188381883918840188411884218843188441884518846188471884818849188501885118852188531885418855188561885718858188591886018861188621886318864188651886618867188681886918870188711887218873188741887518876188771887818879188801888118882188831888418885188861888718888188891889018891188921889318894188951889618897188981889918900189011890218903189041890518906189071890818909189101891118912189131891418915189161891718918189191892018921189221892318924189251892618927189281892918930189311893218933189341893518936189371893818939189401894118942189431894418945189461894718948189491895018951189521895318954189551895618957189581895918960189611896218963189641896518966189671896818969189701897118972189731897418975189761897718978189791898018981189821898318984189851898618987189881898918990189911899218993189941899518996189971899818999190001900119002190031900419005190061900719008190091901019011190121901319014190151901619017190181901919020190211902219023190241902519026190271902819029190301903119032190331903419035190361903719038190391904019041190421904319044190451904619047190481904919050190511905219053190541905519056190571905819059190601906119062190631906419065190661906719068190691907019071190721907319074190751907619077190781907919080190811908219083190841908519086190871908819089190901909119092190931909419095190961909719098190991910019101191021910319104191051910619107191081910919110191111911219113191141911519116191171911819119191201912119122191231912419125191261912719128191291913019131191321913319134191351913619137191381913919140191411914219143191441914519146191471914819149191501915119152191531915419155191561915719158191591916019161191621916319164191651916619167191681916919170191711917219173191741917519176191771917819179191801918119182191831918419185191861918719188191891919019191191921919319194191951919619197191981919919200192011920219203192041920519206192071920819209192101921119212192131921419215192161921719218192191922019221192221922319224192251922619227192281922919230192311923219233192341923519236192371923819239192401924119242192431924419245192461924719248192491925019251192521925319254192551925619257192581925919260192611926219263192641926519266192671926819269192701927119272192731927419275192761927719278192791928019281192821928319284192851928619287192881928919290192911929219293192941929519296192971929819299193001930119302193031930419305193061930719308193091931019311193121931319314193151931619317193181931919320193211932219323193241932519326193271932819329193301933119332193331933419335193361933719338193391934019341193421934319344193451934619347193481934919350193511935219353193541935519356193571935819359193601936119362193631936419365193661936719368193691937019371193721937319374193751937619377193781937919380193811938219383193841938519386193871938819389193901939119392193931939419395193961939719398193991940019401194021940319404194051940619407194081940919410194111941219413194141941519416194171941819419194201942119422194231942419425194261942719428194291943019431194321943319434194351943619437194381943919440194411944219443194441944519446194471944819449194501945119452194531945419455194561945719458194591946019461194621946319464194651946619467194681946919470194711947219473194741947519476194771947819479194801948119482194831948419485194861948719488194891949019491194921949319494194951949619497194981949919500195011950219503195041950519506195071950819509195101951119512195131951419515195161951719518195191952019521195221952319524195251952619527195281952919530195311953219533195341953519536195371953819539195401954119542195431954419545195461954719548195491955019551195521955319554195551955619557195581955919560195611956219563195641956519566195671956819569195701957119572195731957419575195761957719578195791958019581195821958319584195851958619587195881958919590195911959219593195941959519596195971959819599196001960119602196031960419605196061960719608196091961019611196121961319614196151961619617196181961919620196211962219623196241962519626196271962819629196301963119632196331963419635196361963719638196391964019641196421964319644196451964619647196481964919650196511965219653196541965519656196571965819659196601966119662196631966419665196661966719668196691967019671196721967319674196751967619677196781967919680196811968219683196841968519686196871968819689196901969119692196931969419695196961969719698196991970019701197021970319704197051970619707197081970919710197111971219713197141971519716197171971819719197201972119722197231972419725197261972719728197291973019731197321973319734197351973619737197381973919740197411974219743197441974519746197471974819749197501975119752197531975419755197561975719758197591976019761197621976319764197651976619767197681976919770197711977219773197741977519776197771977819779197801978119782197831978419785197861978719788197891979019791197921979319794197951979619797197981979919800198011980219803198041980519806198071980819809198101981119812198131981419815198161981719818198191982019821198221982319824198251982619827198281982919830198311983219833198341983519836198371983819839198401984119842198431984419845198461984719848198491985019851198521985319854198551985619857198581985919860198611986219863198641986519866198671986819869198701987119872198731987419875198761987719878198791988019881198821988319884198851988619887198881988919890198911989219893198941989519896198971989819899199001990119902199031990419905199061990719908199091991019911199121991319914199151991619917199181991919920199211992219923199241992519926199271992819929199301993119932199331993419935199361993719938199391994019941199421994319944199451994619947199481994919950199511995219953199541995519956199571995819959199601996119962199631996419965199661996719968199691997019971199721997319974199751997619977199781997919980199811998219983199841998519986199871998819989199901999119992199931999419995199961999719998199992000020001200022000320004200052000620007200082000920010200112001220013200142001520016200172001820019200202002120022200232002420025200262002720028200292003020031200322003320034200352003620037200382003920040200412004220043200442004520046200472004820049200502005120052200532005420055200562005720058200592006020061200622006320064200652006620067200682006920070200712007220073200742007520076200772007820079200802008120082200832008420085200862008720088200892009020091200922009320094200952009620097200982009920100201012010220103201042010520106201072010820109201102011120112201132011420115201162011720118201192012020121201222012320124201252012620127201282012920130201312013220133201342013520136201372013820139201402014120142201432014420145201462014720148201492015020151201522015320154201552015620157201582015920160201612016220163201642016520166201672016820169201702017120172201732017420175201762017720178201792018020181201822018320184201852018620187201882018920190201912019220193201942019520196201972019820199202002020120202202032020420205202062020720208202092021020211202122021320214202152021620217202182021920220202212022220223202242022520226202272022820229202302023120232202332023420235202362023720238202392024020241202422024320244202452024620247202482024920250202512025220253202542025520256202572025820259202602026120262202632026420265202662026720268202692027020271202722027320274202752027620277202782027920280202812028220283202842028520286202872028820289202902029120292202932029420295202962029720298202992030020301203022030320304203052030620307203082030920310203112031220313203142031520316203172031820319203202032120322203232032420325203262032720328203292033020331203322033320334203352033620337203382033920340203412034220343203442034520346203472034820349203502035120352203532035420355203562035720358203592036020361203622036320364203652036620367203682036920370203712037220373203742037520376203772037820379203802038120382203832038420385203862038720388203892039020391203922039320394203952039620397203982039920400204012040220403204042040520406204072040820409204102041120412204132041420415204162041720418204192042020421204222042320424204252042620427204282042920430204312043220433204342043520436204372043820439204402044120442204432044420445204462044720448204492045020451204522045320454204552045620457204582045920460204612046220463204642046520466204672046820469204702047120472204732047420475204762047720478204792048020481204822048320484204852048620487204882048920490204912049220493204942049520496204972049820499205002050120502205032050420505205062050720508205092051020511205122051320514205152051620517205182051920520205212052220523205242052520526205272052820529205302053120532205332053420535205362053720538205392054020541205422054320544205452054620547205482054920550205512055220553205542055520556205572055820559205602056120562205632056420565205662056720568205692057020571205722057320574205752057620577205782057920580205812058220583205842058520586205872058820589205902059120592205932059420595205962059720598205992060020601206022060320604206052060620607206082060920610206112061220613206142061520616206172061820619206202062120622206232062420625206262062720628206292063020631206322063320634206352063620637206382063920640206412064220643206442064520646206472064820649206502065120652206532065420655206562065720658206592066020661206622066320664206652066620667206682066920670206712067220673206742067520676206772067820679206802068120682206832068420685206862068720688206892069020691206922069320694206952069620697206982069920700207012070220703207042070520706207072070820709207102071120712207132071420715207162071720718207192072020721207222072320724207252072620727207282072920730207312073220733207342073520736207372073820739207402074120742207432074420745207462074720748207492075020751207522075320754207552075620757207582075920760207612076220763207642076520766207672076820769207702077120772207732077420775207762077720778207792078020781207822078320784207852078620787207882078920790207912079220793207942079520796207972079820799208002080120802208032080420805208062080720808208092081020811208122081320814208152081620817208182081920820208212082220823208242082520826208272082820829208302083120832208332083420835208362083720838208392084020841208422084320844208452084620847208482084920850208512085220853208542085520856208572085820859208602086120862208632086420865208662086720868208692087020871208722087320874208752087620877208782087920880208812088220883208842088520886208872088820889208902089120892208932089420895208962089720898208992090020901209022090320904209052090620907209082090920910209112091220913209142091520916209172091820919209202092120922209232092420925209262092720928209292093020931209322093320934209352093620937209382093920940209412094220943209442094520946209472094820949209502095120952209532095420955209562095720958209592096020961209622096320964209652096620967209682096920970209712097220973209742097520976209772097820979209802098120982209832098420985209862098720988209892099020991209922099320994209952099620997209982099921000210012100221003210042100521006210072100821009210102101121012210132101421015210162101721018210192102021021210222102321024210252102621027210282102921030210312103221033210342103521036210372103821039210402104121042210432104421045210462104721048210492105021051210522105321054210552105621057210582105921060210612106221063210642106521066210672106821069210702107121072210732107421075210762107721078210792108021081210822108321084210852108621087210882108921090210912109221093210942109521096210972109821099211002110121102211032110421105211062110721108211092111021111211122111321114211152111621117211182111921120211212112221123211242112521126211272112821129211302113121132211332113421135211362113721138211392114021141211422114321144211452114621147211482114921150211512115221153211542115521156211572115821159211602116121162211632116421165211662116721168211692117021171211722117321174211752117621177211782117921180211812118221183211842118521186211872118821189211902119121192211932119421195211962119721198211992120021201212022120321204212052120621207212082120921210212112121221213212142121521216212172121821219212202122121222212232122421225212262122721228212292123021231212322123321234212352123621237212382123921240212412124221243212442124521246212472124821249212502125121252212532125421255212562125721258212592126021261212622126321264212652126621267212682126921270212712127221273212742127521276212772127821279212802128121282212832128421285212862128721288212892129021291212922129321294212952129621297212982129921300213012130221303213042130521306213072130821309213102131121312213132131421315213162131721318213192132021321213222132321324213252132621327213282132921330213312133221333213342133521336213372133821339213402134121342213432134421345213462134721348213492135021351213522135321354213552135621357213582135921360213612136221363213642136521366213672136821369213702137121372213732137421375213762137721378213792138021381213822138321384213852138621387213882138921390213912139221393213942139521396213972139821399214002140121402214032140421405214062140721408214092141021411214122141321414214152141621417214182141921420214212142221423214242142521426214272142821429214302143121432214332143421435214362143721438214392144021441214422144321444214452144621447214482144921450214512145221453214542145521456214572145821459214602146121462214632146421465214662146721468214692147021471214722147321474214752147621477214782147921480214812148221483214842148521486214872148821489214902149121492214932149421495214962149721498214992150021501215022150321504215052150621507215082150921510215112151221513215142151521516215172151821519215202152121522215232152421525215262152721528215292153021531215322153321534215352153621537215382153921540215412154221543215442154521546215472154821549215502155121552215532155421555215562155721558215592156021561215622156321564215652156621567215682156921570215712157221573215742157521576215772157821579215802158121582215832158421585215862158721588215892159021591215922159321594215952159621597215982159921600216012160221603216042160521606216072160821609216102161121612216132161421615216162161721618216192162021621216222162321624216252162621627216282162921630216312163221633216342163521636216372163821639216402164121642216432164421645216462164721648216492165021651216522165321654216552165621657216582165921660216612166221663216642166521666216672166821669216702167121672216732167421675216762167721678216792168021681216822168321684216852168621687216882168921690216912169221693216942169521696216972169821699217002170121702217032170421705217062170721708217092171021711217122171321714217152171621717217182171921720217212172221723217242172521726217272172821729217302173121732217332173421735217362173721738217392174021741217422174321744217452174621747217482174921750217512175221753217542175521756217572175821759217602176121762217632176421765217662176721768217692177021771217722177321774217752177621777217782177921780217812178221783217842178521786217872178821789217902179121792217932179421795217962179721798217992180021801218022180321804218052180621807218082180921810218112181221813218142181521816218172181821819218202182121822218232182421825218262182721828218292183021831218322183321834218352183621837218382183921840218412184221843218442184521846218472184821849218502185121852218532185421855218562185721858218592186021861218622186321864218652186621867218682186921870218712187221873218742187521876218772187821879218802188121882218832188421885218862188721888218892189021891218922189321894218952189621897218982189921900219012190221903219042190521906219072190821909219102191121912219132191421915219162191721918219192192021921219222192321924219252192621927219282192921930219312193221933219342193521936219372193821939219402194121942219432194421945219462194721948219492195021951219522195321954219552195621957219582195921960219612196221963219642196521966219672196821969219702197121972219732197421975219762197721978219792198021981219822198321984219852198621987219882198921990219912199221993219942199521996219972199821999220002200122002220032200422005220062200722008220092201022011220122201322014220152201622017220182201922020220212202222023220242202522026220272202822029220302203122032220332203422035220362203722038220392204022041220422204322044220452204622047220482204922050220512205222053220542205522056220572205822059220602206122062220632206422065220662206722068220692207022071220722207322074220752207622077220782207922080220812208222083220842208522086220872208822089220902209122092220932209422095220962209722098220992210022101221022210322104221052210622107221082210922110221112211222113221142211522116221172211822119221202212122122221232212422125221262212722128221292213022131221322213322134221352213622137221382213922140221412214222143221442214522146221472214822149221502215122152221532215422155221562215722158221592216022161221622216322164221652216622167221682216922170221712217222173221742217522176221772217822179221802218122182221832218422185221862218722188221892219022191221922219322194221952219622197221982219922200222012220222203222042220522206222072220822209222102221122212222132221422215222162221722218222192222022221222222222322224222252222622227222282222922230222312223222233222342223522236222372223822239222402224122242222432224422245222462224722248222492225022251222522225322254222552225622257222582225922260222612226222263222642226522266222672226822269222702227122272222732227422275222762227722278222792228022281222822228322284222852228622287222882228922290222912229222293222942229522296222972229822299223002230122302223032230422305223062230722308223092231022311223122231322314223152231622317223182231922320223212232222323223242232522326223272232822329223302233122332223332233422335223362233722338223392234022341223422234322344223452234622347223482234922350223512235222353223542235522356223572235822359223602236122362223632236422365223662236722368223692237022371223722237322374223752237622377223782237922380223812238222383223842238522386223872238822389223902239122392223932239422395223962239722398223992240022401224022240322404224052240622407224082240922410224112241222413224142241522416224172241822419224202242122422224232242422425224262242722428224292243022431224322243322434224352243622437224382243922440224412244222443224442244522446224472244822449224502245122452224532245422455224562245722458224592246022461224622246322464224652246622467224682246922470224712247222473224742247522476224772247822479224802248122482224832248422485224862248722488224892249022491224922249322494224952249622497224982249922500225012250222503225042250522506225072250822509225102251122512225132251422515225162251722518225192252022521225222252322524225252252622527225282252922530225312253222533225342253522536225372253822539225402254122542225432254422545225462254722548225492255022551225522255322554225552255622557225582255922560225612256222563225642256522566225672256822569225702257122572225732257422575225762257722578225792258022581225822258322584225852258622587225882258922590225912259222593225942259522596225972259822599226002260122602226032260422605226062260722608226092261022611226122261322614226152261622617226182261922620226212262222623226242262522626226272262822629226302263122632226332263422635226362263722638226392264022641226422264322644226452264622647226482264922650226512265222653226542265522656226572265822659226602266122662226632266422665226662266722668226692267022671226722267322674226752267622677226782267922680226812268222683226842268522686226872268822689226902269122692226932269422695226962269722698226992270022701227022270322704227052270622707227082270922710227112271222713227142271522716227172271822719227202272122722227232272422725227262272722728227292273022731227322273322734227352273622737227382273922740227412274222743227442274522746227472274822749227502275122752227532275422755227562275722758227592276022761227622276322764227652276622767227682276922770227712277222773227742277522776227772277822779227802278122782227832278422785227862278722788227892279022791227922279322794227952279622797227982279922800228012280222803228042280522806228072280822809228102281122812228132281422815228162281722818228192282022821228222282322824228252282622827228282282922830228312283222833228342283522836228372283822839228402284122842228432284422845228462284722848228492285022851228522285322854228552285622857228582285922860228612286222863228642286522866228672286822869228702287122872228732287422875228762287722878228792288022881228822288322884228852288622887228882288922890228912289222893228942289522896228972289822899229002290122902229032290422905229062290722908229092291022911229122291322914229152291622917229182291922920229212292222923229242292522926229272292822929229302293122932229332293422935229362293722938229392294022941229422294322944229452294622947229482294922950229512295222953229542295522956229572295822959229602296122962229632296422965229662296722968229692297022971229722297322974229752297622977229782297922980229812298222983229842298522986229872298822989229902299122992229932299422995229962299722998229992300023001230022300323004230052300623007230082300923010230112301223013230142301523016230172301823019230202302123022230232302423025230262302723028230292303023031230322303323034230352303623037230382303923040230412304223043230442304523046230472304823049230502305123052230532305423055230562305723058230592306023061230622306323064230652306623067230682306923070230712307223073230742307523076230772307823079230802308123082230832308423085230862308723088230892309023091230922309323094230952309623097230982309923100231012310223103231042310523106231072310823109231102311123112231132311423115231162311723118231192312023121231222312323124231252312623127231282312923130231312313223133231342313523136231372313823139231402314123142231432314423145231462314723148231492315023151231522315323154231552315623157231582315923160231612316223163231642316523166231672316823169231702317123172231732317423175231762317723178231792318023181231822318323184231852318623187231882318923190231912319223193231942319523196231972319823199232002320123202232032320423205232062320723208232092321023211232122321323214232152321623217232182321923220232212322223223232242322523226232272322823229232302323123232232332323423235232362323723238232392324023241232422324323244232452324623247232482324923250232512325223253232542325523256232572325823259232602326123262232632326423265232662326723268232692327023271232722327323274232752327623277232782327923280232812328223283232842328523286232872328823289232902329123292232932329423295232962329723298232992330023301233022330323304233052330623307233082330923310233112331223313233142331523316233172331823319233202332123322233232332423325233262332723328233292333023331233322333323334233352333623337233382333923340233412334223343233442334523346233472334823349233502335123352233532335423355233562335723358233592336023361233622336323364233652336623367233682336923370233712337223373233742337523376233772337823379233802338123382233832338423385233862338723388233892339023391233922339323394233952339623397233982339923400234012340223403234042340523406234072340823409234102341123412234132341423415234162341723418234192342023421234222342323424234252342623427234282342923430234312343223433234342343523436234372343823439234402344123442234432344423445234462344723448234492345023451234522345323454234552345623457234582345923460234612346223463234642346523466234672346823469234702347123472234732347423475234762347723478234792348023481234822348323484234852348623487234882348923490234912349223493234942349523496234972349823499235002350123502235032350423505235062350723508235092351023511235122351323514235152351623517235182351923520235212352223523235242352523526235272352823529235302353123532235332353423535235362353723538235392354023541235422354323544235452354623547235482354923550235512355223553235542355523556235572355823559235602356123562235632356423565235662356723568235692357023571235722357323574235752357623577235782357923580235812358223583235842358523586235872358823589235902359123592235932359423595235962359723598235992360023601236022360323604236052360623607236082360923610236112361223613236142361523616236172361823619236202362123622236232362423625236262362723628236292363023631236322363323634236352363623637236382363923640236412364223643236442364523646236472364823649236502365123652236532365423655236562365723658236592366023661236622366323664236652366623667236682366923670236712367223673236742367523676236772367823679236802368123682236832368423685236862368723688236892369023691236922369323694236952369623697236982369923700237012370223703237042370523706237072370823709237102371123712237132371423715237162371723718237192372023721237222372323724237252372623727237282372923730237312373223733237342373523736237372373823739237402374123742237432374423745237462374723748237492375023751237522375323754237552375623757237582375923760237612376223763237642376523766237672376823769237702377123772237732377423775237762377723778237792378023781237822378323784237852378623787237882378923790237912379223793237942379523796237972379823799238002380123802238032380423805238062380723808238092381023811238122381323814238152381623817238182381923820238212382223823238242382523826238272382823829238302383123832238332383423835238362383723838238392384023841238422384323844238452384623847238482384923850238512385223853238542385523856238572385823859238602386123862238632386423865238662386723868238692387023871238722387323874238752387623877238782387923880238812388223883238842388523886238872388823889238902389123892238932389423895238962389723898238992390023901239022390323904239052390623907239082390923910239112391223913239142391523916239172391823919239202392123922239232392423925239262392723928239292393023931239322393323934239352393623937239382393923940239412394223943239442394523946239472394823949239502395123952239532395423955239562395723958239592396023961239622396323964239652396623967239682396923970239712397223973239742397523976239772397823979239802398123982239832398423985239862398723988239892399023991239922399323994239952399623997239982399924000240012400224003240042400524006240072400824009240102401124012240132401424015240162401724018240192402024021240222402324024240252402624027240282402924030240312403224033240342403524036240372403824039240402404124042240432404424045240462404724048240492405024051240522405324054240552405624057240582405924060240612406224063240642406524066240672406824069240702407124072240732407424075240762407724078240792408024081240822408324084240852408624087240882408924090240912409224093240942409524096240972409824099241002410124102241032410424105241062410724108241092411024111241122411324114241152411624117241182411924120241212412224123241242412524126241272412824129241302413124132241332413424135241362413724138241392414024141241422414324144241452414624147241482414924150241512415224153241542415524156241572415824159241602416124162241632416424165241662416724168241692417024171241722417324174241752417624177241782417924180241812418224183241842418524186241872418824189241902419124192241932419424195241962419724198241992420024201242022420324204242052420624207242082420924210242112421224213242142421524216242172421824219242202422124222242232422424225242262422724228242292423024231242322423324234242352423624237242382423924240242412424224243242442424524246242472424824249242502425124252242532425424255242562425724258242592426024261242622426324264242652426624267242682426924270242712427224273242742427524276242772427824279242802428124282242832428424285242862428724288242892429024291242922429324294242952429624297242982429924300243012430224303243042430524306243072430824309243102431124312243132431424315243162431724318243192432024321243222432324324243252432624327243282432924330243312433224333243342433524336243372433824339243402434124342243432434424345243462434724348243492435024351243522435324354243552435624357243582435924360243612436224363243642436524366243672436824369243702437124372243732437424375243762437724378243792438024381243822438324384243852438624387243882438924390243912439224393243942439524396243972439824399244002440124402244032440424405244062440724408244092441024411244122441324414244152441624417244182441924420244212442224423244242442524426244272442824429244302443124432244332443424435244362443724438244392444024441244422444324444244452444624447244482444924450244512445224453244542445524456244572445824459244602446124462244632446424465244662446724468244692447024471244722447324474244752447624477244782447924480244812448224483244842448524486244872448824489244902449124492244932449424495244962449724498244992450024501245022450324504245052450624507245082450924510245112451224513245142451524516245172451824519245202452124522245232452424525245262452724528245292453024531245322453324534245352453624537245382453924540245412454224543245442454524546245472454824549245502455124552245532455424555245562455724558245592456024561245622456324564245652456624567245682456924570245712457224573245742457524576245772457824579245802458124582245832458424585245862458724588245892459024591245922459324594245952459624597245982459924600246012460224603246042460524606246072460824609246102461124612246132461424615246162461724618246192462024621246222462324624246252462624627246282462924630246312463224633246342463524636246372463824639246402464124642246432464424645246462464724648246492465024651246522465324654246552465624657246582465924660246612466224663246642466524666246672466824669246702467124672246732467424675246762467724678246792468024681246822468324684246852468624687246882468924690246912469224693246942469524696246972469824699247002470124702247032470424705247062470724708247092471024711247122471324714247152471624717247182471924720247212472224723247242472524726247272472824729247302473124732247332473424735247362473724738247392474024741247422474324744247452474624747247482474924750247512475224753247542475524756247572475824759247602476124762247632476424765247662476724768247692477024771247722477324774247752477624777247782477924780247812478224783247842478524786247872478824789247902479124792247932479424795247962479724798247992480024801248022480324804248052480624807248082480924810248112481224813248142481524816248172481824819248202482124822248232482424825248262482724828248292483024831248322483324834248352483624837248382483924840248412484224843248442484524846248472484824849248502485124852248532485424855248562485724858248592486024861248622486324864248652486624867248682486924870248712487224873248742487524876248772487824879248802488124882248832488424885248862488724888248892489024891248922489324894248952489624897248982489924900249012490224903249042490524906249072490824909249102491124912249132491424915249162491724918249192492024921249222492324924249252492624927249282492924930249312493224933249342493524936249372493824939249402494124942249432494424945249462494724948249492495024951249522495324954249552495624957249582495924960249612496224963249642496524966249672496824969249702497124972249732497424975249762497724978249792498024981249822498324984249852498624987249882498924990249912499224993249942499524996249972499824999250002500125002250032500425005250062500725008250092501025011250122501325014250152501625017250182501925020250212502225023250242502525026250272502825029250302503125032250332503425035250362503725038250392504025041250422504325044250452504625047250482504925050250512505225053250542505525056250572505825059250602506125062250632506425065250662506725068250692507025071250722507325074250752507625077250782507925080250812508225083250842508525086250872508825089250902509125092250932509425095250962509725098250992510025101251022510325104251052510625107251082510925110251112511225113251142511525116251172511825119251202512125122251232512425125251262512725128251292513025131251322513325134251352513625137251382513925140251412514225143251442514525146251472514825149251502515125152251532515425155251562515725158251592516025161251622516325164251652516625167251682516925170251712517225173251742517525176251772517825179251802518125182251832518425185251862518725188251892519025191251922519325194251952519625197251982519925200252012520225203252042520525206252072520825209252102521125212252132521425215252162521725218252192522025221252222522325224252252522625227252282522925230252312523225233252342523525236252372523825239252402524125242252432524425245252462524725248252492525025251252522525325254252552525625257252582525925260252612526225263252642526525266252672526825269252702527125272252732527425275252762527725278252792528025281252822528325284252852528625287252882528925290252912529225293252942529525296252972529825299253002530125302253032530425305253062530725308253092531025311253122531325314253152531625317253182531925320253212532225323253242532525326253272532825329253302533125332253332533425335253362533725338253392534025341253422534325344253452534625347253482534925350253512535225353253542535525356253572535825359253602536125362253632536425365253662536725368253692537025371253722537325374253752537625377253782537925380253812538225383253842538525386253872538825389253902539125392253932539425395253962539725398253992540025401254022540325404254052540625407254082540925410254112541225413254142541525416254172541825419254202542125422254232542425425254262542725428254292543025431254322543325434254352543625437254382543925440254412544225443254442544525446254472544825449254502545125452254532545425455254562545725458254592546025461254622546325464254652546625467254682546925470254712547225473254742547525476254772547825479254802548125482254832548425485254862548725488254892549025491254922549325494254952549625497254982549925500255012550225503255042550525506255072550825509255102551125512255132551425515255162551725518255192552025521255222552325524255252552625527255282552925530255312553225533255342553525536255372553825539255402554125542255432554425545255462554725548255492555025551255522555325554255552555625557255582555925560255612556225563255642556525566255672556825569255702557125572255732557425575255762557725578255792558025581255822558325584255852558625587255882558925590255912559225593255942559525596255972559825599256002560125602256032560425605256062560725608256092561025611256122561325614256152561625617256182561925620256212562225623256242562525626256272562825629256302563125632256332563425635256362563725638256392564025641256422564325644256452564625647256482564925650256512565225653256542565525656256572565825659256602566125662256632566425665256662566725668256692567025671256722567325674256752567625677256782567925680256812568225683256842568525686256872568825689256902569125692256932569425695256962569725698256992570025701257022570325704257052570625707257082570925710257112571225713257142571525716257172571825719257202572125722257232572425725257262572725728257292573025731257322573325734257352573625737257382573925740257412574225743257442574525746257472574825749257502575125752257532575425755257562575725758257592576025761257622576325764257652576625767257682576925770257712577225773257742577525776257772577825779257802578125782257832578425785257862578725788257892579025791257922579325794257952579625797257982579925800258012580225803258042580525806258072580825809258102581125812258132581425815258162581725818258192582025821258222582325824258252582625827258282582925830258312583225833258342583525836258372583825839258402584125842258432584425845258462584725848258492585025851258522585325854258552585625857258582585925860258612586225863258642586525866258672586825869258702587125872258732587425875258762587725878258792588025881258822588325884258852588625887258882588925890258912589225893258942589525896258972589825899259002590125902259032590425905259062590725908259092591025911259122591325914259152591625917259182591925920259212592225923259242592525926259272592825929259302593125932259332593425935259362593725938259392594025941259422594325944259452594625947259482594925950259512595225953259542595525956259572595825959259602596125962259632596425965259662596725968259692597025971259722597325974259752597625977259782597925980259812598225983259842598525986259872598825989259902599125992259932599425995259962599725998259992600026001260022600326004260052600626007260082600926010260112601226013260142601526016260172601826019260202602126022260232602426025260262602726028260292603026031260322603326034260352603626037260382603926040260412604226043260442604526046260472604826049260502605126052260532605426055260562605726058260592606026061260622606326064260652606626067260682606926070260712607226073260742607526076260772607826079260802608126082260832608426085260862608726088260892609026091260922609326094260952609626097260982609926100261012610226103261042610526106261072610826109261102611126112261132611426115261162611726118261192612026121261222612326124261252612626127261282612926130261312613226133261342613526136261372613826139261402614126142261432614426145261462614726148261492615026151261522615326154261552615626157261582615926160261612616226163261642616526166261672616826169261702617126172261732617426175261762617726178261792618026181261822618326184261852618626187261882618926190261912619226193261942619526196261972619826199262002620126202262032620426205262062620726208262092621026211262122621326214262152621626217262182621926220262212622226223262242622526226262272622826229262302623126232262332623426235262362623726238262392624026241262422624326244262452624626247262482624926250262512625226253262542625526256262572625826259262602626126262262632626426265262662626726268262692627026271262722627326274262752627626277262782627926280262812628226283262842628526286262872628826289262902629126292262932629426295262962629726298262992630026301263022630326304263052630626307263082630926310263112631226313263142631526316263172631826319263202632126322263232632426325263262632726328263292633026331263322633326334263352633626337263382633926340263412634226343263442634526346263472634826349263502635126352263532635426355263562635726358263592636026361263622636326364263652636626367263682636926370263712637226373263742637526376263772637826379263802638126382263832638426385263862638726388263892639026391263922639326394263952639626397263982639926400264012640226403264042640526406264072640826409264102641126412264132641426415264162641726418264192642026421264222642326424264252642626427264282642926430264312643226433264342643526436264372643826439264402644126442264432644426445264462644726448264492645026451264522645326454264552645626457264582645926460264612646226463264642646526466264672646826469264702647126472264732647426475264762647726478264792648026481264822648326484264852648626487264882648926490264912649226493264942649526496264972649826499265002650126502265032650426505265062650726508265092651026511265122651326514265152651626517265182651926520265212652226523265242652526526265272652826529265302653126532265332653426535265362653726538265392654026541265422654326544265452654626547265482654926550265512655226553265542655526556265572655826559265602656126562265632656426565265662656726568265692657026571265722657326574265752657626577265782657926580265812658226583265842658526586265872658826589265902659126592265932659426595265962659726598265992660026601266022660326604266052660626607266082660926610266112661226613266142661526616266172661826619266202662126622266232662426625266262662726628266292663026631266322663326634266352663626637266382663926640266412664226643266442664526646266472664826649266502665126652266532665426655266562665726658266592666026661266622666326664266652666626667266682666926670266712667226673266742667526676266772667826679266802668126682266832668426685266862668726688266892669026691266922669326694266952669626697266982669926700267012670226703267042670526706267072670826709267102671126712267132671426715267162671726718267192672026721267222672326724267252672626727267282672926730267312673226733267342673526736267372673826739267402674126742267432674426745267462674726748267492675026751267522675326754267552675626757267582675926760267612676226763267642676526766267672676826769267702677126772267732677426775267762677726778267792678026781267822678326784267852678626787267882678926790267912679226793267942679526796267972679826799268002680126802268032680426805268062680726808268092681026811268122681326814268152681626817268182681926820268212682226823268242682526826268272682826829268302683126832268332683426835268362683726838268392684026841268422684326844268452684626847268482684926850268512685226853268542685526856268572685826859268602686126862268632686426865268662686726868268692687026871268722687326874268752687626877268782687926880268812688226883268842688526886268872688826889268902689126892268932689426895268962689726898268992690026901269022690326904269052690626907269082690926910269112691226913269142691526916269172691826919269202692126922269232692426925269262692726928269292693026931269322693326934269352693626937269382693926940269412694226943269442694526946269472694826949269502695126952269532695426955269562695726958269592696026961269622696326964269652696626967269682696926970269712697226973269742697526976269772697826979269802698126982269832698426985269862698726988269892699026991269922699326994269952699626997269982699927000270012700227003270042700527006270072700827009270102701127012270132701427015270162701727018270192702027021270222702327024270252702627027270282702927030270312703227033270342703527036270372703827039270402704127042270432704427045270462704727048270492705027051270522705327054270552705627057270582705927060270612706227063270642706527066270672706827069270702707127072270732707427075270762707727078270792708027081270822708327084270852708627087270882708927090270912709227093270942709527096270972709827099271002710127102271032710427105271062710727108271092711027111271122711327114271152711627117271182711927120271212712227123271242712527126271272712827129271302713127132271332713427135271362713727138271392714027141271422714327144271452714627147271482714927150271512715227153271542715527156271572715827159271602716127162271632716427165271662716727168271692717027171271722717327174271752717627177271782717927180271812718227183271842718527186271872718827189271902719127192271932719427195271962719727198271992720027201272022720327204272052720627207272082720927210272112721227213272142721527216272172721827219272202722127222272232722427225272262722727228272292723027231272322723327234272352723627237272382723927240272412724227243272442724527246272472724827249272502725127252272532725427255272562725727258272592726027261272622726327264272652726627267272682726927270272712727227273272742727527276272772727827279272802728127282272832728427285272862728727288272892729027291272922729327294272952729627297272982729927300273012730227303273042730527306273072730827309273102731127312273132731427315273162731727318273192732027321273222732327324273252732627327273282732927330273312733227333273342733527336273372733827339273402734127342273432734427345273462734727348273492735027351273522735327354273552735627357273582735927360273612736227363273642736527366273672736827369273702737127372273732737427375273762737727378273792738027381273822738327384273852738627387273882738927390273912739227393273942739527396273972739827399274002740127402274032740427405274062740727408274092741027411274122741327414274152741627417274182741927420274212742227423274242742527426274272742827429274302743127432274332743427435274362743727438274392744027441274422744327444274452744627447274482744927450274512745227453274542745527456274572745827459274602746127462274632746427465274662746727468274692747027471274722747327474274752747627477274782747927480274812748227483274842748527486274872748827489274902749127492274932749427495274962749727498274992750027501275022750327504275052750627507275082750927510275112751227513275142751527516275172751827519275202752127522275232752427525275262752727528275292753027531275322753327534275352753627537275382753927540275412754227543275442754527546275472754827549275502755127552275532755427555275562755727558275592756027561275622756327564275652756627567275682756927570275712757227573275742757527576275772757827579275802758127582275832758427585275862758727588275892759027591275922759327594275952759627597275982759927600276012760227603276042760527606276072760827609276102761127612276132761427615276162761727618276192762027621276222762327624276252762627627276282762927630276312763227633276342763527636276372763827639276402764127642276432764427645276462764727648276492765027651276522765327654276552765627657276582765927660276612766227663276642766527666276672766827669276702767127672276732767427675276762767727678276792768027681276822768327684276852768627687276882768927690276912769227693276942769527696276972769827699277002770127702277032770427705277062770727708277092771027711277122771327714277152771627717277182771927720277212772227723277242772527726277272772827729277302773127732277332773427735277362773727738277392774027741277422774327744277452774627747277482774927750277512775227753277542775527756277572775827759277602776127762277632776427765277662776727768277692777027771277722777327774277752777627777277782777927780277812778227783277842778527786277872778827789277902779127792277932779427795277962779727798277992780027801278022780327804278052780627807278082780927810278112781227813278142781527816278172781827819278202782127822278232782427825278262782727828278292783027831278322783327834278352783627837278382783927840278412784227843278442784527846278472784827849278502785127852278532785427855278562785727858278592786027861278622786327864278652786627867278682786927870278712787227873278742787527876278772787827879278802788127882278832788427885278862788727888278892789027891278922789327894278952789627897278982789927900279012790227903279042790527906279072790827909279102791127912279132791427915279162791727918279192792027921279222792327924279252792627927279282792927930279312793227933279342793527936279372793827939279402794127942279432794427945279462794727948279492795027951279522795327954279552795627957279582795927960279612796227963279642796527966279672796827969279702797127972279732797427975279762797727978279792798027981279822798327984279852798627987279882798927990279912799227993279942799527996279972799827999280002800128002280032800428005280062800728008280092801028011280122801328014280152801628017280182801928020280212802228023280242802528026280272802828029280302803128032280332803428035280362803728038280392804028041280422804328044280452804628047280482804928050280512805228053280542805528056280572805828059280602806128062280632806428065280662806728068280692807028071280722807328074280752807628077280782807928080280812808228083280842808528086280872808828089280902809128092280932809428095280962809728098280992810028101281022810328104281052810628107281082810928110281112811228113281142811528116281172811828119281202812128122281232812428125281262812728128281292813028131281322813328134281352813628137281382813928140281412814228143281442814528146281472814828149281502815128152281532815428155281562815728158281592816028161281622816328164281652816628167281682816928170281712817228173281742817528176281772817828179281802818128182281832818428185281862818728188281892819028191281922819328194281952819628197281982819928200282012820228203282042820528206282072820828209282102821128212282132821428215282162821728218282192822028221282222822328224282252822628227282282822928230282312823228233282342823528236282372823828239282402824128242282432824428245282462824728248282492825028251282522825328254282552825628257282582825928260282612826228263282642826528266282672826828269282702827128272282732827428275282762827728278282792828028281282822828328284282852828628287282882828928290282912829228293282942829528296282972829828299283002830128302283032830428305283062830728308283092831028311283122831328314283152831628317283182831928320283212832228323283242832528326283272832828329283302833128332283332833428335283362833728338283392834028341283422834328344283452834628347283482834928350283512835228353283542835528356283572835828359283602836128362283632836428365283662836728368283692837028371283722837328374283752837628377283782837928380283812838228383283842838528386283872838828389283902839128392283932839428395283962839728398283992840028401284022840328404284052840628407284082840928410284112841228413284142841528416284172841828419284202842128422284232842428425284262842728428284292843028431284322843328434284352843628437284382843928440284412844228443284442844528446284472844828449284502845128452284532845428455284562845728458284592846028461284622846328464284652846628467284682846928470284712847228473284742847528476284772847828479284802848128482284832848428485284862848728488284892849028491284922849328494284952849628497284982849928500285012850228503285042850528506285072850828509285102851128512285132851428515285162851728518285192852028521285222852328524285252852628527285282852928530285312853228533285342853528536285372853828539285402854128542285432854428545285462854728548285492855028551285522855328554285552855628557285582855928560285612856228563285642856528566285672856828569285702857128572285732857428575285762857728578285792858028581285822858328584285852858628587285882858928590285912859228593285942859528596285972859828599286002860128602286032860428605286062860728608286092861028611286122861328614286152861628617286182861928620286212862228623286242862528626286272862828629286302863128632286332863428635286362863728638286392864028641286422864328644286452864628647286482864928650286512865228653286542865528656286572865828659286602866128662286632866428665286662866728668286692867028671286722867328674286752867628677286782867928680286812868228683286842868528686286872868828689286902869128692286932869428695286962869728698286992870028701287022870328704287052870628707287082870928710287112871228713287142871528716287172871828719287202872128722287232872428725287262872728728287292873028731287322873328734287352873628737287382873928740287412874228743287442874528746287472874828749287502875128752287532875428755287562875728758287592876028761287622876328764287652876628767287682876928770287712877228773287742877528776287772877828779287802878128782287832878428785287862878728788287892879028791287922879328794287952879628797287982879928800288012880228803288042880528806288072880828809288102881128812288132881428815288162881728818288192882028821288222882328824288252882628827288282882928830288312883228833288342883528836288372883828839288402884128842288432884428845288462884728848288492885028851288522885328854288552885628857288582885928860288612886228863288642886528866288672886828869288702887128872288732887428875288762887728878288792888028881288822888328884288852888628887288882888928890288912889228893288942889528896288972889828899289002890128902289032890428905289062890728908289092891028911289122891328914289152891628917289182891928920289212892228923289242892528926289272892828929289302893128932289332893428935289362893728938289392894028941289422894328944289452894628947289482894928950289512895228953289542895528956289572895828959289602896128962289632896428965289662896728968289692897028971289722897328974289752897628977289782897928980289812898228983289842898528986289872898828989289902899128992289932899428995289962899728998289992900029001290022900329004290052900629007290082900929010290112901229013290142901529016290172901829019290202902129022290232902429025290262902729028290292903029031290322903329034290352903629037290382903929040290412904229043290442904529046290472904829049290502905129052290532905429055290562905729058290592906029061290622906329064290652906629067290682906929070290712907229073290742907529076290772907829079290802908129082290832908429085290862908729088290892909029091290922909329094290952909629097290982909929100291012910229103291042910529106291072910829109291102911129112291132911429115291162911729118291192912029121291222912329124291252912629127291282912929130291312913229133291342913529136291372913829139291402914129142291432914429145291462914729148291492915029151291522915329154291552915629157291582915929160291612916229163291642916529166291672916829169291702917129172291732917429175291762917729178291792918029181291822918329184291852918629187291882918929190291912919229193291942919529196291972919829199292002920129202292032920429205292062920729208292092921029211292122921329214292152921629217292182921929220292212922229223292242922529226292272922829229292302923129232292332923429235292362923729238292392924029241292422924329244292452924629247292482924929250292512925229253292542925529256292572925829259292602926129262292632926429265292662926729268292692927029271292722927329274292752927629277292782927929280292812928229283292842928529286292872928829289292902929129292292932929429295292962929729298292992930029301293022930329304293052930629307293082930929310293112931229313293142931529316293172931829319293202932129322293232932429325293262932729328293292933029331293322933329334293352933629337293382933929340293412934229343293442934529346293472934829349293502935129352293532935429355293562935729358293592936029361293622936329364293652936629367293682936929370293712937229373293742937529376293772937829379293802938129382293832938429385293862938729388293892939029391293922939329394293952939629397293982939929400294012940229403294042940529406294072940829409294102941129412294132941429415294162941729418294192942029421294222942329424294252942629427294282942929430294312943229433294342943529436294372943829439294402944129442294432944429445294462944729448294492945029451294522945329454294552945629457294582945929460294612946229463294642946529466294672946829469294702947129472294732947429475294762947729478294792948029481294822948329484294852948629487294882948929490294912949229493294942949529496294972949829499295002950129502295032950429505295062950729508295092951029511295122951329514295152951629517295182951929520295212952229523295242952529526295272952829529295302953129532295332953429535295362953729538295392954029541295422954329544295452954629547295482954929550295512955229553295542955529556295572955829559295602956129562295632956429565295662956729568295692957029571295722957329574295752957629577295782957929580295812958229583295842958529586295872958829589295902959129592295932959429595295962959729598295992960029601296022960329604296052960629607296082960929610296112961229613296142961529616296172961829619296202962129622296232962429625296262962729628296292963029631296322963329634296352963629637296382963929640296412964229643296442964529646296472964829649296502965129652296532965429655296562965729658296592966029661296622966329664296652966629667296682966929670296712967229673296742967529676296772967829679296802968129682296832968429685296862968729688296892969029691296922969329694296952969629697296982969929700297012970229703297042970529706297072970829709297102971129712297132971429715297162971729718297192972029721297222972329724297252972629727297282972929730297312973229733297342973529736297372973829739297402974129742297432974429745297462974729748297492975029751297522975329754297552975629757297582975929760297612976229763297642976529766297672976829769297702977129772297732977429775297762977729778297792978029781297822978329784297852978629787297882978929790297912979229793297942979529796297972979829799298002980129802298032980429805298062980729808298092981029811298122981329814298152981629817298182981929820298212982229823298242982529826298272982829829298302983129832298332983429835298362983729838298392984029841298422984329844298452984629847298482984929850298512985229853298542985529856298572985829859298602986129862298632986429865298662986729868298692987029871298722987329874298752987629877298782987929880298812988229883298842988529886298872988829889298902989129892298932989429895298962989729898298992990029901299022990329904299052990629907299082990929910299112991229913299142991529916299172991829919299202992129922299232992429925299262992729928299292993029931299322993329934299352993629937299382993929940299412994229943299442994529946299472994829949299502995129952299532995429955299562995729958299592996029961299622996329964299652996629967299682996929970299712997229973299742997529976299772997829979299802998129982299832998429985299862998729988299892999029991299922999329994299952999629997299982999930000300013000230003300043000530006300073000830009300103001130012300133001430015300163001730018300193002030021300223002330024300253002630027300283002930030300313003230033300343003530036300373003830039300403004130042300433004430045300463004730048300493005030051300523005330054300553005630057300583005930060300613006230063300643006530066300673006830069300703007130072300733007430075300763007730078300793008030081300823008330084300853008630087300883008930090300913009230093300943009530096300973009830099301003010130102301033010430105301063010730108301093011030111301123011330114301153011630117301183011930120301213012230123301243012530126301273012830129301303013130132301333013430135301363013730138301393014030141301423014330144301453014630147301483014930150301513015230153301543015530156301573015830159301603016130162301633016430165301663016730168301693017030171301723017330174301753017630177301783017930180301813018230183301843018530186301873018830189301903019130192301933019430195301963019730198301993020030201302023020330204302053020630207302083020930210302113021230213302143021530216302173021830219302203022130222302233022430225302263022730228302293023030231302323023330234302353023630237302383023930240302413024230243302443024530246302473024830249302503025130252302533025430255302563025730258302593026030261302623026330264302653026630267302683026930270302713027230273302743027530276302773027830279302803028130282302833028430285302863028730288302893029030291302923029330294302953029630297302983029930300303013030230303303043030530306303073030830309303103031130312303133031430315303163031730318303193032030321303223032330324303253032630327303283032930330303313033230333303343033530336303373033830339303403034130342303433034430345303463034730348303493035030351303523035330354303553035630357303583035930360303613036230363303643036530366303673036830369303703037130372303733037430375303763037730378303793038030381303823038330384303853038630387303883038930390303913039230393303943039530396303973039830399304003040130402304033040430405304063040730408304093041030411304123041330414304153041630417304183041930420304213042230423304243042530426304273042830429304303043130432304333043430435304363043730438304393044030441304423044330444304453044630447304483044930450304513045230453304543045530456304573045830459304603046130462304633046430465304663046730468304693047030471304723047330474304753047630477304783047930480304813048230483304843048530486304873048830489304903049130492304933049430495304963049730498304993050030501305023050330504305053050630507305083050930510305113051230513305143051530516305173051830519305203052130522305233052430525305263052730528305293053030531305323053330534305353053630537305383053930540305413054230543305443054530546305473054830549305503055130552305533055430555305563055730558305593056030561305623056330564305653056630567305683056930570305713057230573305743057530576305773057830579305803058130582305833058430585305863058730588305893059030591305923059330594305953059630597305983059930600306013060230603306043060530606306073060830609306103061130612306133061430615306163061730618306193062030621306223062330624306253062630627306283062930630306313063230633306343063530636306373063830639306403064130642306433064430645306463064730648306493065030651306523065330654306553065630657306583065930660306613066230663306643066530666306673066830669306703067130672306733067430675306763067730678306793068030681306823068330684306853068630687306883068930690306913069230693306943069530696306973069830699307003070130702307033070430705307063070730708307093071030711307123071330714307153071630717307183071930720307213072230723307243072530726307273072830729307303073130732307333073430735307363073730738307393074030741307423074330744307453074630747307483074930750307513075230753307543075530756307573075830759307603076130762307633076430765307663076730768307693077030771307723077330774307753077630777307783077930780307813078230783307843078530786307873078830789307903079130792307933079430795307963079730798307993080030801308023080330804308053080630807308083080930810308113081230813308143081530816308173081830819308203082130822308233082430825308263082730828308293083030831308323083330834308353083630837308383083930840308413084230843308443084530846308473084830849308503085130852308533085430855308563085730858308593086030861308623086330864308653086630867308683086930870308713087230873308743087530876308773087830879308803088130882308833088430885308863088730888308893089030891308923089330894308953089630897308983089930900309013090230903309043090530906309073090830909309103091130912309133091430915309163091730918309193092030921309223092330924309253092630927309283092930930309313093230933309343093530936309373093830939309403094130942309433094430945309463094730948309493095030951309523095330954309553095630957309583095930960309613096230963309643096530966309673096830969309703097130972309733097430975309763097730978309793098030981309823098330984309853098630987309883098930990309913099230993309943099530996309973099830999310003100131002310033100431005310063100731008310093101031011310123101331014310153101631017310183101931020310213102231023310243102531026310273102831029310303103131032310333103431035310363103731038310393104031041310423104331044310453104631047310483104931050310513105231053310543105531056310573105831059310603106131062310633106431065310663106731068310693107031071310723107331074310753107631077310783107931080310813108231083310843108531086310873108831089310903109131092310933109431095310963109731098310993110031101311023110331104311053110631107311083110931110311113111231113311143111531116311173111831119311203112131122311233112431125311263112731128311293113031131311323113331134311353113631137311383113931140311413114231143311443114531146311473114831149311503115131152311533115431155311563115731158311593116031161311623116331164311653116631167311683116931170311713117231173311743117531176311773117831179311803118131182311833118431185311863118731188311893119031191311923119331194311953119631197311983119931200312013120231203312043120531206312073120831209312103121131212312133121431215312163121731218312193122031221312223122331224312253122631227312283122931230312313123231233312343123531236312373123831239312403124131242312433124431245312463124731248312493125031251312523125331254312553125631257312583125931260312613126231263312643126531266312673126831269312703127131272312733127431275312763127731278312793128031281312823128331284312853128631287312883128931290312913129231293312943129531296312973129831299313003130131302313033130431305313063130731308313093131031311313123131331314313153131631317313183131931320313213132231323313243132531326313273132831329313303133131332313333133431335313363133731338313393134031341313423134331344313453134631347313483134931350313513135231353313543135531356313573135831359313603136131362313633136431365313663136731368313693137031371313723137331374313753137631377313783137931380313813138231383313843138531386313873138831389313903139131392313933139431395313963139731398313993140031401314023140331404314053140631407314083140931410314113141231413314143141531416314173141831419314203142131422314233142431425314263142731428314293143031431314323143331434314353143631437314383143931440314413144231443314443144531446314473144831449314503145131452314533145431455314563145731458314593146031461314623146331464314653146631467314683146931470314713147231473314743147531476314773147831479314803148131482314833148431485314863148731488314893149031491314923149331494314953149631497314983149931500315013150231503315043150531506315073150831509315103151131512315133151431515315163151731518315193152031521315223152331524315253152631527315283152931530315313153231533315343153531536315373153831539315403154131542315433154431545315463154731548315493155031551315523155331554315553155631557315583155931560315613156231563315643156531566315673156831569315703157131572315733157431575315763157731578315793158031581315823158331584315853158631587315883158931590315913159231593315943159531596315973159831599316003160131602316033160431605316063160731608316093161031611316123161331614316153161631617316183161931620316213162231623316243162531626316273162831629316303163131632316333163431635316363163731638316393164031641316423164331644316453164631647316483164931650316513165231653316543165531656316573165831659316603166131662316633166431665316663166731668316693167031671316723167331674316753167631677316783167931680316813168231683316843168531686316873168831689316903169131692316933169431695316963169731698316993170031701317023170331704317053170631707317083170931710317113171231713317143171531716317173171831719317203172131722317233172431725317263172731728317293173031731317323173331734317353173631737317383173931740317413174231743317443174531746317473174831749317503175131752317533175431755317563175731758317593176031761317623176331764317653176631767317683176931770317713177231773317743177531776317773177831779317803178131782317833178431785317863178731788317893179031791317923179331794317953179631797317983179931800318013180231803318043180531806318073180831809318103181131812318133181431815318163181731818318193182031821318223182331824318253182631827318283182931830318313183231833318343183531836318373183831839318403184131842318433184431845318463184731848318493185031851318523185331854318553185631857318583185931860318613186231863318643186531866318673186831869318703187131872318733187431875318763187731878318793188031881318823188331884318853188631887318883188931890318913189231893318943189531896318973189831899319003190131902319033190431905319063190731908319093191031911319123191331914319153191631917319183191931920319213192231923319243192531926319273192831929319303193131932319333193431935319363193731938319393194031941319423194331944319453194631947319483194931950319513195231953319543195531956319573195831959319603196131962319633196431965319663196731968319693197031971319723197331974319753197631977319783197931980319813198231983319843198531986319873198831989319903199131992319933199431995319963199731998319993200032001320023200332004320053200632007320083200932010320113201232013320143201532016320173201832019320203202132022320233202432025320263202732028320293203032031320323203332034320353203632037320383203932040320413204232043320443204532046320473204832049320503205132052320533205432055320563205732058320593206032061320623206332064320653206632067320683206932070320713207232073320743207532076320773207832079320803208132082320833208432085320863208732088320893209032091320923209332094320953209632097320983209932100321013210232103321043210532106321073210832109321103211132112321133211432115321163211732118321193212032121321223212332124321253212632127321283212932130321313213232133321343213532136321373213832139321403214132142321433214432145321463214732148321493215032151321523215332154321553215632157321583215932160321613216232163321643216532166321673216832169321703217132172321733217432175321763217732178321793218032181321823218332184321853218632187321883218932190321913219232193321943219532196321973219832199322003220132202322033220432205322063220732208322093221032211322123221332214322153221632217322183221932220322213222232223322243222532226322273222832229322303223132232322333223432235322363223732238322393224032241322423224332244322453224632247322483224932250322513225232253322543225532256322573225832259322603226132262322633226432265322663226732268322693227032271322723227332274322753227632277322783227932280322813228232283322843228532286322873228832289322903229132292322933229432295322963229732298322993230032301323023230332304323053230632307323083230932310323113231232313323143231532316323173231832319323203232132322323233232432325323263232732328323293233032331323323233332334323353233632337323383233932340323413234232343323443234532346323473234832349323503235132352323533235432355323563235732358323593236032361323623236332364323653236632367323683236932370323713237232373323743237532376323773237832379323803238132382323833238432385323863238732388323893239032391323923239332394323953239632397323983239932400324013240232403324043240532406324073240832409324103241132412324133241432415324163241732418324193242032421324223242332424324253242632427324283242932430324313243232433324343243532436324373243832439324403244132442324433244432445324463244732448324493245032451324523245332454324553245632457324583245932460324613246232463324643246532466324673246832469324703247132472324733247432475324763247732478324793248032481324823248332484324853248632487324883248932490324913249232493324943249532496324973249832499325003250132502325033250432505325063250732508325093251032511325123251332514325153251632517325183251932520325213252232523325243252532526325273252832529325303253132532325333253432535325363253732538325393254032541325423254332544325453254632547325483254932550325513255232553325543255532556325573255832559325603256132562325633256432565325663256732568325693257032571325723257332574325753257632577325783257932580325813258232583325843258532586325873258832589325903259132592325933259432595325963259732598325993260032601326023260332604326053260632607326083260932610326113261232613326143261532616326173261832619326203262132622326233262432625326263262732628326293263032631326323263332634326353263632637326383263932640326413264232643326443264532646326473264832649326503265132652326533265432655326563265732658326593266032661326623266332664326653266632667326683266932670326713267232673326743267532676326773267832679326803268132682326833268432685326863268732688326893269032691326923269332694326953269632697326983269932700327013270232703327043270532706327073270832709327103271132712327133271432715327163271732718327193272032721327223272332724327253272632727327283272932730327313273232733327343273532736327373273832739327403274132742327433274432745327463274732748327493275032751327523275332754327553275632757327583275932760327613276232763327643276532766327673276832769327703277132772327733277432775327763277732778327793278032781327823278332784327853278632787327883278932790327913279232793327943279532796327973279832799328003280132802328033280432805328063280732808328093281032811328123281332814328153281632817328183281932820328213282232823328243282532826328273282832829328303283132832328333283432835328363283732838328393284032841328423284332844328453284632847328483284932850328513285232853328543285532856328573285832859328603286132862328633286432865328663286732868328693287032871328723287332874328753287632877328783287932880328813288232883328843288532886328873288832889328903289132892328933289432895328963289732898328993290032901329023290332904329053290632907329083290932910329113291232913329143291532916329173291832919329203292132922329233292432925329263292732928329293293032931329323293332934329353293632937329383293932940329413294232943329443294532946329473294832949329503295132952329533295432955329563295732958329593296032961329623296332964329653296632967329683296932970329713297232973329743297532976329773297832979329803298132982329833298432985329863298732988329893299032991329923299332994329953299632997329983299933000330013300233003330043300533006330073300833009330103301133012330133301433015330163301733018330193302033021330223302333024330253302633027330283302933030330313303233033330343303533036330373303833039330403304133042330433304433045330463304733048330493305033051330523305333054330553305633057330583305933060330613306233063330643306533066330673306833069330703307133072330733307433075330763307733078330793308033081330823308333084330853308633087330883308933090330913309233093330943309533096330973309833099331003310133102331033310433105331063310733108331093311033111331123311333114331153311633117331183311933120331213312233123331243312533126331273312833129331303313133132331333313433135331363313733138331393314033141331423314333144331453314633147331483314933150331513315233153331543315533156331573315833159331603316133162331633316433165331663316733168331693317033171331723317333174331753317633177331783317933180331813318233183331843318533186331873318833189331903319133192331933319433195331963319733198331993320033201332023320333204332053320633207332083320933210332113321233213332143321533216332173321833219332203322133222332233322433225332263322733228332293323033231332323323333234332353323633237332383323933240332413324233243332443324533246332473324833249332503325133252332533325433255332563325733258332593326033261332623326333264332653326633267332683326933270332713327233273332743327533276332773327833279332803328133282332833328433285332863328733288332893329033291332923329333294332953329633297332983329933300333013330233303333043330533306333073330833309333103331133312333133331433315333163331733318333193332033321333223332333324333253332633327333283332933330333313333233333333343333533336333373333833339333403334133342333433334433345333463334733348333493335033351333523335333354333553335633357333583335933360333613336233363333643336533366333673336833369333703337133372333733337433375333763337733378333793338033381333823338333384333853338633387333883338933390333913339233393333943339533396333973339833399334003340133402334033340433405334063340733408334093341033411334123341333414334153341633417334183341933420334213342233423334243342533426334273342833429334303343133432334333343433435334363343733438334393344033441334423344333444334453344633447334483344933450334513345233453334543345533456334573345833459334603346133462334633346433465334663346733468334693347033471334723347333474334753347633477334783347933480334813348233483334843348533486334873348833489334903349133492334933349433495334963349733498334993350033501335023350333504335053350633507335083350933510335113351233513335143351533516335173351833519335203352133522335233352433525335263352733528335293353033531335323353333534335353353633537335383353933540335413354233543335443354533546335473354833549335503355133552335533355433555335563355733558335593356033561335623356333564335653356633567335683356933570335713357233573335743357533576335773357833579335803358133582335833358433585335863358733588335893359033591335923359333594335953359633597335983359933600336013360233603336043360533606336073360833609336103361133612336133361433615336163361733618336193362033621336223362333624336253362633627336283362933630336313363233633336343363533636336373363833639336403364133642336433364433645336463364733648336493365033651336523365333654336553365633657336583365933660336613366233663336643366533666336673366833669336703367133672336733367433675336763367733678336793368033681336823368333684336853368633687336883368933690336913369233693336943369533696336973369833699337003370133702337033370433705337063370733708337093371033711337123371333714337153371633717337183371933720337213372233723337243372533726337273372833729337303373133732337333373433735337363373733738337393374033741337423374333744337453374633747337483374933750337513375233753337543375533756337573375833759337603376133762337633376433765337663376733768337693377033771337723377333774337753377633777337783377933780337813378233783337843378533786337873378833789337903379133792337933379433795337963379733798337993380033801338023380333804338053380633807338083380933810338113381233813338143381533816338173381833819338203382133822338233382433825338263382733828338293383033831338323383333834338353383633837338383383933840338413384233843338443384533846338473384833849338503385133852338533385433855338563385733858338593386033861338623386333864338653386633867338683386933870338713387233873338743387533876338773387833879338803388133882338833388433885338863388733888338893389033891338923389333894338953389633897338983389933900339013390233903339043390533906339073390833909339103391133912339133391433915339163391733918339193392033921339223392333924339253392633927339283392933930339313393233933339343393533936339373393833939339403394133942339433394433945339463394733948339493395033951339523395333954339553395633957339583395933960339613396233963339643396533966339673396833969339703397133972339733397433975339763397733978339793398033981339823398333984339853398633987339883398933990339913399233993339943399533996339973399833999340003400134002340033400434005340063400734008340093401034011340123401334014340153401634017340183401934020340213402234023340243402534026340273402834029340303403134032340333403434035340363403734038340393404034041340423404334044340453404634047340483404934050340513405234053340543405534056340573405834059340603406134062340633406434065340663406734068340693407034071340723407334074340753407634077340783407934080340813408234083340843408534086340873408834089340903409134092340933409434095340963409734098340993410034101341023410334104341053410634107341083410934110341113411234113341143411534116341173411834119341203412134122341233412434125341263412734128341293413034131341323413334134341353413634137341383413934140341413414234143341443414534146341473414834149341503415134152341533415434155341563415734158341593416034161341623416334164341653416634167341683416934170341713417234173341743417534176341773417834179341803418134182341833418434185341863418734188341893419034191341923419334194341953419634197341983419934200342013420234203342043420534206342073420834209342103421134212342133421434215342163421734218342193422034221342223422334224342253422634227342283422934230342313423234233342343423534236342373423834239342403424134242342433424434245342463424734248342493425034251342523425334254342553425634257342583425934260342613426234263342643426534266342673426834269342703427134272342733427434275342763427734278342793428034281342823428334284342853428634287342883428934290342913429234293342943429534296342973429834299343003430134302343033430434305343063430734308343093431034311343123431334314343153431634317343183431934320343213432234323343243432534326343273432834329343303433134332343333433434335343363433734338343393434034341343423434334344343453434634347343483434934350343513435234353343543435534356343573435834359343603436134362343633436434365343663436734368343693437034371343723437334374343753437634377343783437934380343813438234383343843438534386343873438834389343903439134392343933439434395343963439734398343993440034401344023440334404344053440634407344083440934410344113441234413344143441534416344173441834419344203442134422344233442434425344263442734428344293443034431344323443334434344353443634437344383443934440344413444234443344443444534446344473444834449344503445134452344533445434455344563445734458344593446034461344623446334464344653446634467344683446934470344713447234473344743447534476344773447834479344803448134482344833448434485344863448734488344893449034491344923449334494344953449634497344983449934500345013450234503345043450534506345073450834509345103451134512345133451434515345163451734518345193452034521345223452334524345253452634527345283452934530345313453234533345343453534536345373453834539345403454134542345433454434545345463454734548345493455034551345523455334554345553455634557345583455934560345613456234563345643456534566345673456834569345703457134572345733457434575345763457734578345793458034581345823458334584345853458634587345883458934590345913459234593345943459534596345973459834599346003460134602346033460434605346063460734608346093461034611346123461334614346153461634617346183461934620346213462234623346243462534626346273462834629346303463134632346333463434635346363463734638346393464034641346423464334644346453464634647346483464934650346513465234653346543465534656346573465834659346603466134662346633466434665346663466734668346693467034671346723467334674346753467634677346783467934680346813468234683346843468534686346873468834689346903469134692346933469434695346963469734698346993470034701347023470334704347053470634707347083470934710347113471234713347143471534716347173471834719347203472134722347233472434725347263472734728347293473034731347323473334734347353473634737347383473934740347413474234743347443474534746347473474834749347503475134752347533475434755347563475734758347593476034761347623476334764347653476634767347683476934770347713477234773347743477534776347773477834779347803478134782347833478434785347863478734788347893479034791347923479334794347953479634797347983479934800348013480234803348043480534806348073480834809348103481134812348133481434815348163481734818348193482034821348223482334824348253482634827348283482934830348313483234833348343483534836348373483834839348403484134842348433484434845348463484734848348493485034851348523485334854348553485634857348583485934860348613486234863348643486534866348673486834869348703487134872348733487434875348763487734878348793488034881348823488334884348853488634887348883488934890348913489234893348943489534896348973489834899349003490134902349033490434905349063490734908349093491034911349123491334914349153491634917349183491934920349213492234923349243492534926349273492834929349303493134932349333493434935349363493734938349393494034941349423494334944349453494634947349483494934950349513495234953349543495534956349573495834959349603496134962349633496434965349663496734968349693497034971349723497334974349753497634977349783497934980349813498234983349843498534986349873498834989349903499134992349933499434995349963499734998349993500035001350023500335004350053500635007350083500935010350113501235013350143501535016350173501835019350203502135022350233502435025350263502735028350293503035031350323503335034350353503635037350383503935040350413504235043350443504535046350473504835049350503505135052350533505435055350563505735058350593506035061350623506335064350653506635067350683506935070350713507235073350743507535076350773507835079350803508135082350833508435085350863508735088350893509035091350923509335094350953509635097350983509935100351013510235103351043510535106351073510835109351103511135112351133511435115351163511735118351193512035121351223512335124351253512635127351283512935130351313513235133351343513535136351373513835139351403514135142351433514435145351463514735148351493515035151351523515335154351553515635157351583515935160351613516235163351643516535166351673516835169351703517135172351733517435175351763517735178351793518035181351823518335184351853518635187351883518935190351913519235193351943519535196351973519835199352003520135202352033520435205352063520735208352093521035211352123521335214352153521635217352183521935220352213522235223352243522535226352273522835229352303523135232352333523435235352363523735238352393524035241352423524335244352453524635247352483524935250352513525235253352543525535256352573525835259352603526135262352633526435265352663526735268352693527035271352723527335274352753527635277352783527935280352813528235283352843528535286352873528835289352903529135292352933529435295352963529735298352993530035301353023530335304353053530635307353083530935310353113531235313353143531535316353173531835319353203532135322353233532435325353263532735328353293533035331353323533335334353353533635337353383533935340353413534235343353443534535346353473534835349353503535135352353533535435355353563535735358353593536035361353623536335364353653536635367353683536935370353713537235373353743537535376353773537835379353803538135382353833538435385353863538735388353893539035391353923539335394353953539635397353983539935400354013540235403354043540535406354073540835409354103541135412354133541435415354163541735418354193542035421354223542335424354253542635427354283542935430354313543235433354343543535436354373543835439354403544135442354433544435445354463544735448354493545035451354523545335454354553545635457354583545935460354613546235463354643546535466354673546835469354703547135472354733547435475354763547735478354793548035481354823548335484354853548635487354883548935490354913549235493354943549535496354973549835499355003550135502355033550435505355063550735508355093551035511355123551335514355153551635517355183551935520355213552235523355243552535526355273552835529355303553135532355333553435535355363553735538355393554035541355423554335544355453554635547355483554935550355513555235553355543555535556355573555835559355603556135562355633556435565355663556735568355693557035571355723557335574355753557635577355783557935580355813558235583355843558535586355873558835589355903559135592355933559435595355963559735598355993560035601356023560335604356053560635607356083560935610356113561235613356143561535616356173561835619356203562135622356233562435625356263562735628356293563035631356323563335634356353563635637356383563935640356413564235643356443564535646356473564835649356503565135652356533565435655356563565735658356593566035661356623566335664356653566635667356683566935670356713567235673356743567535676356773567835679356803568135682356833568435685356863568735688356893569035691356923569335694356953569635697356983569935700357013570235703357043570535706357073570835709357103571135712357133571435715357163571735718357193572035721357223572335724357253572635727357283572935730357313573235733357343573535736357373573835739357403574135742357433574435745357463574735748357493575035751357523575335754357553575635757357583575935760357613576235763357643576535766357673576835769357703577135772357733577435775357763577735778357793578035781357823578335784357853578635787357883578935790357913579235793357943579535796357973579835799358003580135802358033580435805358063580735808358093581035811358123581335814358153581635817358183581935820358213582235823358243582535826358273582835829358303583135832358333583435835358363583735838358393584035841358423584335844358453584635847358483584935850358513585235853358543585535856358573585835859358603586135862358633586435865358663586735868358693587035871358723587335874358753587635877358783587935880358813588235883358843588535886358873588835889358903589135892358933589435895358963589735898358993590035901359023590335904359053590635907359083590935910359113591235913359143591535916359173591835919359203592135922359233592435925359263592735928359293593035931359323593335934359353593635937359383593935940359413594235943359443594535946359473594835949359503595135952359533595435955359563595735958359593596035961359623596335964359653596635967359683596935970359713597235973359743597535976359773597835979359803598135982359833598435985359863598735988359893599035991359923599335994359953599635997359983599936000360013600236003360043600536006360073600836009360103601136012360133601436015360163601736018360193602036021360223602336024360253602636027360283602936030360313603236033360343603536036360373603836039360403604136042360433604436045360463604736048360493605036051360523605336054360553605636057360583605936060360613606236063360643606536066360673606836069360703607136072360733607436075360763607736078360793608036081360823608336084360853608636087360883608936090360913609236093360943609536096360973609836099361003610136102361033610436105361063610736108361093611036111361123611336114361153611636117361183611936120361213612236123361243612536126361273612836129361303613136132361333613436135361363613736138361393614036141361423614336144361453614636147361483614936150361513615236153361543615536156361573615836159361603616136162361633616436165361663616736168361693617036171361723617336174361753617636177361783617936180361813618236183361843618536186361873618836189361903619136192361933619436195361963619736198361993620036201362023620336204362053620636207362083620936210362113621236213362143621536216362173621836219362203622136222362233622436225362263622736228362293623036231362323623336234362353623636237362383623936240362413624236243362443624536246362473624836249362503625136252362533625436255362563625736258362593626036261362623626336264362653626636267362683626936270362713627236273362743627536276362773627836279362803628136282362833628436285362863628736288362893629036291362923629336294362953629636297362983629936300363013630236303363043630536306363073630836309363103631136312363133631436315363163631736318363193632036321363223632336324363253632636327363283632936330363313633236333363343633536336363373633836339363403634136342363433634436345363463634736348363493635036351363523635336354363553635636357363583635936360363613636236363363643636536366363673636836369363703637136372363733637436375363763637736378363793638036381363823638336384363853638636387363883638936390363913639236393363943639536396363973639836399364003640136402364033640436405364063640736408364093641036411364123641336414364153641636417364183641936420364213642236423364243642536426364273642836429364303643136432364333643436435364363643736438364393644036441364423644336444364453644636447364483644936450364513645236453364543645536456364573645836459364603646136462364633646436465364663646736468364693647036471364723647336474364753647636477364783647936480364813648236483364843648536486364873648836489364903649136492364933649436495364963649736498364993650036501365023650336504365053650636507365083650936510365113651236513365143651536516365173651836519365203652136522365233652436525365263652736528365293653036531365323653336534365353653636537365383653936540365413654236543365443654536546365473654836549365503655136552365533655436555365563655736558365593656036561365623656336564365653656636567365683656936570365713657236573365743657536576365773657836579365803658136582365833658436585365863658736588365893659036591365923659336594365953659636597365983659936600366013660236603366043660536606366073660836609366103661136612366133661436615366163661736618366193662036621366223662336624366253662636627366283662936630366313663236633366343663536636366373663836639366403664136642366433664436645366463664736648366493665036651366523665336654366553665636657366583665936660366613666236663366643666536666366673666836669366703667136672366733667436675366763667736678366793668036681366823668336684366853668636687366883668936690366913669236693366943669536696366973669836699367003670136702367033670436705367063670736708367093671036711367123671336714367153671636717367183671936720367213672236723367243672536726367273672836729367303673136732367333673436735367363673736738367393674036741367423674336744367453674636747367483674936750367513675236753367543675536756367573675836759367603676136762367633676436765367663676736768367693677036771367723677336774367753677636777367783677936780367813678236783367843678536786367873678836789367903679136792367933679436795367963679736798367993680036801368023680336804368053680636807368083680936810368113681236813368143681536816368173681836819368203682136822368233682436825368263682736828368293683036831368323683336834368353683636837368383683936840368413684236843368443684536846368473684836849368503685136852368533685436855368563685736858368593686036861368623686336864368653686636867368683686936870368713687236873368743687536876368773687836879368803688136882368833688436885368863688736888368893689036891368923689336894368953689636897368983689936900369013690236903369043690536906369073690836909369103691136912369133691436915369163691736918369193692036921369223692336924369253692636927369283692936930369313693236933369343693536936369373693836939369403694136942369433694436945369463694736948369493695036951369523695336954369553695636957369583695936960369613696236963369643696536966369673696836969369703697136972369733697436975369763697736978369793698036981369823698336984369853698636987369883698936990369913699236993369943699536996369973699836999370003700137002370033700437005370063700737008370093701037011370123701337014370153701637017370183701937020370213702237023370243702537026370273702837029370303703137032370333703437035370363703737038370393704037041370423704337044370453704637047370483704937050370513705237053370543705537056370573705837059370603706137062370633706437065370663706737068370693707037071370723707337074370753707637077370783707937080370813708237083370843708537086370873708837089370903709137092370933709437095370963709737098370993710037101371023710337104371053710637107371083710937110371113711237113371143711537116371173711837119371203712137122371233712437125371263712737128371293713037131371323713337134371353713637137371383713937140371413714237143371443714537146371473714837149371503715137152371533715437155371563715737158371593716037161371623716337164371653716637167371683716937170371713717237173371743717537176371773717837179371803718137182371833718437185371863718737188371893719037191371923719337194371953719637197371983719937200372013720237203372043720537206372073720837209372103721137212372133721437215372163721737218372193722037221372223722337224372253722637227372283722937230372313723237233372343723537236372373723837239372403724137242372433724437245372463724737248372493725037251372523725337254372553725637257372583725937260372613726237263372643726537266372673726837269372703727137272372733727437275372763727737278372793728037281372823728337284372853728637287372883728937290372913729237293372943729537296372973729837299373003730137302373033730437305373063730737308373093731037311373123731337314373153731637317373183731937320373213732237323373243732537326373273732837329373303733137332373333733437335373363733737338373393734037341373423734337344373453734637347373483734937350373513735237353373543735537356373573735837359373603736137362373633736437365373663736737368373693737037371373723737337374373753737637377373783737937380373813738237383373843738537386373873738837389373903739137392373933739437395373963739737398373993740037401374023740337404374053740637407374083740937410374113741237413374143741537416374173741837419374203742137422374233742437425374263742737428374293743037431374323743337434374353743637437374383743937440374413744237443374443744537446374473744837449374503745137452374533745437455374563745737458374593746037461374623746337464374653746637467374683746937470374713747237473374743747537476374773747837479374803748137482374833748437485374863748737488374893749037491374923749337494374953749637497374983749937500375013750237503375043750537506375073750837509375103751137512375133751437515375163751737518375193752037521375223752337524375253752637527375283752937530375313753237533375343753537536375373753837539375403754137542375433754437545375463754737548375493755037551375523755337554375553755637557375583755937560375613756237563375643756537566375673756837569375703757137572375733757437575375763757737578375793758037581375823758337584375853758637587375883758937590375913759237593375943759537596375973759837599376003760137602376033760437605376063760737608376093761037611376123761337614376153761637617376183761937620376213762237623376243762537626376273762837629376303763137632376333763437635376363763737638376393764037641376423764337644376453764637647376483764937650376513765237653376543765537656376573765837659376603766137662376633766437665376663766737668376693767037671376723767337674376753767637677376783767937680376813768237683376843768537686376873768837689376903769137692376933769437695376963769737698376993770037701377023770337704377053770637707377083770937710377113771237713377143771537716377173771837719377203772137722377233772437725377263772737728377293773037731377323773337734377353773637737377383773937740377413774237743377443774537746377473774837749377503775137752377533775437755377563775737758377593776037761377623776337764377653776637767377683776937770377713777237773377743777537776377773777837779377803778137782377833778437785377863778737788377893779037791377923779337794377953779637797377983779937800378013780237803378043780537806378073780837809378103781137812378133781437815378163781737818378193782037821378223782337824378253782637827378283782937830378313783237833378343783537836378373783837839378403784137842378433784437845378463784737848378493785037851378523785337854378553785637857378583785937860378613786237863378643786537866378673786837869378703787137872378733787437875378763787737878378793788037881378823788337884378853788637887378883788937890378913789237893378943789537896378973789837899379003790137902379033790437905379063790737908379093791037911379123791337914379153791637917379183791937920379213792237923379243792537926379273792837929379303793137932379333793437935379363793737938379393794037941379423794337944379453794637947379483794937950379513795237953379543795537956379573795837959379603796137962379633796437965379663796737968379693797037971379723797337974379753797637977379783797937980379813798237983379843798537986379873798837989379903799137992379933799437995379963799737998379993800038001380023800338004380053800638007380083800938010380113801238013380143801538016380173801838019380203802138022380233802438025380263802738028380293803038031380323803338034380353803638037380383803938040380413804238043380443804538046380473804838049380503805138052380533805438055380563805738058380593806038061380623806338064380653806638067380683806938070380713807238073380743807538076380773807838079380803808138082380833808438085380863808738088380893809038091380923809338094380953809638097380983809938100381013810238103381043810538106381073810838109381103811138112381133811438115381163811738118381193812038121381223812338124381253812638127381283812938130381313813238133381343813538136381373813838139381403814138142381433814438145381463814738148381493815038151381523815338154381553815638157381583815938160381613816238163381643816538166381673816838169381703817138172381733817438175381763817738178381793818038181381823818338184381853818638187381883818938190381913819238193381943819538196381973819838199382003820138202382033820438205382063820738208382093821038211382123821338214382153821638217382183821938220382213822238223382243822538226382273822838229382303823138232382333823438235382363823738238382393824038241382423824338244382453824638247382483824938250382513825238253382543825538256382573825838259382603826138262382633826438265382663826738268382693827038271382723827338274382753827638277382783827938280382813828238283382843828538286382873828838289382903829138292382933829438295382963829738298382993830038301383023830338304383053830638307383083830938310383113831238313383143831538316383173831838319383203832138322383233832438325383263832738328383293833038331383323833338334383353833638337383383833938340383413834238343383443834538346383473834838349383503835138352383533835438355383563835738358383593836038361383623836338364383653836638367383683836938370383713837238373383743837538376383773837838379383803838138382383833838438385383863838738388383893839038391383923839338394383953839638397383983839938400384013840238403384043840538406384073840838409384103841138412384133841438415384163841738418384193842038421384223842338424384253842638427384283842938430384313843238433384343843538436384373843838439384403844138442384433844438445384463844738448384493845038451384523845338454384553845638457384583845938460384613846238463384643846538466384673846838469384703847138472384733847438475384763847738478384793848038481384823848338484384853848638487384883848938490384913849238493384943849538496384973849838499385003850138502385033850438505385063850738508385093851038511385123851338514385153851638517385183851938520385213852238523385243852538526385273852838529385303853138532385333853438535385363853738538385393854038541385423854338544385453854638547385483854938550385513855238553385543855538556385573855838559385603856138562385633856438565385663856738568385693857038571385723857338574385753857638577385783857938580385813858238583385843858538586385873858838589385903859138592385933859438595385963859738598385993860038601386023860338604386053860638607386083860938610386113861238613386143861538616386173861838619386203862138622386233862438625386263862738628386293863038631386323863338634386353863638637386383863938640386413864238643386443864538646386473864838649386503865138652386533865438655386563865738658386593866038661386623866338664386653866638667386683866938670386713867238673386743867538676386773867838679386803868138682386833868438685386863868738688386893869038691386923869338694386953869638697386983869938700387013870238703387043870538706387073870838709387103871138712387133871438715387163871738718387193872038721387223872338724387253872638727387283872938730387313873238733387343873538736387373873838739387403874138742387433874438745387463874738748387493875038751387523875338754387553875638757387583875938760387613876238763387643876538766387673876838769387703877138772387733877438775387763877738778387793878038781387823878338784387853878638787387883878938790387913879238793387943879538796387973879838799388003880138802388033880438805388063880738808388093881038811388123881338814388153881638817388183881938820388213882238823388243882538826388273882838829388303883138832388333883438835388363883738838388393884038841388423884338844388453884638847388483884938850388513885238853388543885538856388573885838859388603886138862388633886438865388663886738868388693887038871388723887338874388753887638877388783887938880388813888238883388843888538886388873888838889388903889138892388933889438895388963889738898388993890038901389023890338904389053890638907389083890938910389113891238913389143891538916389173891838919389203892138922389233892438925389263892738928389293893038931389323893338934389353893638937389383893938940389413894238943389443894538946389473894838949389503895138952389533895438955389563895738958389593896038961389623896338964389653896638967389683896938970389713897238973389743897538976389773897838979389803898138982389833898438985389863898738988389893899038991389923899338994389953899638997389983899939000390013900239003390043900539006390073900839009390103901139012390133901439015390163901739018390193902039021390223902339024390253902639027390283902939030390313903239033390343903539036390373903839039390403904139042390433904439045390463904739048390493905039051390523905339054390553905639057390583905939060390613906239063390643906539066390673906839069390703907139072390733907439075390763907739078390793908039081390823908339084390853908639087390883908939090390913909239093390943909539096390973909839099391003910139102391033910439105391063910739108391093911039111391123911339114391153911639117391183911939120391213912239123391243912539126391273912839129391303913139132391333913439135391363913739138391393914039141391423914339144391453914639147391483914939150391513915239153391543915539156391573915839159391603916139162391633916439165391663916739168391693917039171391723917339174391753917639177391783917939180391813918239183391843918539186391873918839189391903919139192391933919439195391963919739198391993920039201392023920339204392053920639207392083920939210392113921239213392143921539216392173921839219392203922139222392233922439225392263922739228392293923039231392323923339234392353923639237392383923939240392413924239243392443924539246392473924839249392503925139252392533925439255392563925739258392593926039261392623926339264392653926639267392683926939270392713927239273392743927539276392773927839279392803928139282392833928439285392863928739288392893929039291392923929339294392953929639297392983929939300393013930239303393043930539306393073930839309393103931139312393133931439315393163931739318393193932039321393223932339324393253932639327393283932939330393313933239333393343933539336393373933839339393403934139342393433934439345393463934739348393493935039351393523935339354393553935639357393583935939360393613936239363393643936539366393673936839369393703937139372393733937439375393763937739378393793938039381393823938339384393853938639387393883938939390393913939239393393943939539396393973939839399394003940139402394033940439405394063940739408394093941039411394123941339414394153941639417394183941939420394213942239423394243942539426394273942839429394303943139432394333943439435394363943739438394393944039441394423944339444394453944639447394483944939450394513945239453394543945539456394573945839459394603946139462394633946439465394663946739468394693947039471394723947339474394753947639477394783947939480394813948239483394843948539486394873948839489394903949139492394933949439495394963949739498394993950039501395023950339504395053950639507395083950939510395113951239513395143951539516395173951839519395203952139522395233952439525395263952739528395293953039531395323953339534395353953639537395383953939540395413954239543395443954539546395473954839549395503955139552395533955439555395563955739558395593956039561395623956339564395653956639567395683956939570395713957239573395743957539576395773957839579395803958139582395833958439585395863958739588395893959039591395923959339594395953959639597395983959939600396013960239603396043960539606396073960839609396103961139612396133961439615396163961739618396193962039621396223962339624396253962639627396283962939630396313963239633396343963539636396373963839639396403964139642396433964439645396463964739648396493965039651396523965339654396553965639657396583965939660396613966239663396643966539666396673966839669396703967139672396733967439675396763967739678396793968039681396823968339684396853968639687396883968939690396913969239693396943969539696396973969839699397003970139702397033970439705397063970739708397093971039711397123971339714397153971639717397183971939720397213972239723397243972539726397273972839729397303973139732397333973439735397363973739738397393974039741397423974339744397453974639747397483974939750397513975239753397543975539756397573975839759397603976139762397633976439765397663976739768397693977039771397723977339774397753977639777397783977939780397813978239783397843978539786397873978839789397903979139792397933979439795397963979739798397993980039801398023980339804398053980639807398083980939810398113981239813398143981539816398173981839819398203982139822398233982439825398263982739828398293983039831398323983339834398353983639837398383983939840398413984239843398443984539846398473984839849398503985139852398533985439855398563985739858398593986039861398623986339864398653986639867398683986939870398713987239873398743987539876398773987839879398803988139882398833988439885398863988739888398893989039891398923989339894398953989639897398983989939900399013990239903399043990539906399073990839909399103991139912399133991439915399163991739918399193992039921399223992339924399253992639927399283992939930399313993239933399343993539936399373993839939399403994139942399433994439945399463994739948399493995039951399523995339954399553995639957399583995939960399613996239963399643996539966399673996839969399703997139972399733997439975399763997739978399793998039981399823998339984399853998639987399883998939990399913999239993399943999539996399973999839999400004000140002400034000440005400064000740008400094001040011400124001340014400154001640017400184001940020400214002240023400244002540026400274002840029400304003140032400334003440035400364003740038400394004040041400424004340044400454004640047400484004940050400514005240053400544005540056400574005840059400604006140062400634006440065400664006740068400694007040071400724007340074400754007640077400784007940080400814008240083400844008540086400874008840089400904009140092400934009440095400964009740098400994010040101401024010340104401054010640107401084010940110401114011240113401144011540116401174011840119401204012140122401234012440125401264012740128401294013040131401324013340134401354013640137401384013940140401414014240143401444014540146401474014840149401504015140152401534015440155401564015740158401594016040161401624016340164401654016640167401684016940170401714017240173401744017540176401774017840179401804018140182401834018440185401864018740188401894019040191401924019340194401954019640197401984019940200402014020240203402044020540206402074020840209402104021140212402134021440215402164021740218402194022040221402224022340224402254022640227402284022940230402314023240233402344023540236402374023840239402404024140242402434024440245402464024740248402494025040251402524025340254402554025640257402584025940260402614026240263402644026540266402674026840269402704027140272402734027440275402764027740278402794028040281402824028340284402854028640287402884028940290402914029240293402944029540296402974029840299403004030140302403034030440305403064030740308403094031040311403124031340314403154031640317403184031940320403214032240323403244032540326403274032840329403304033140332403334033440335403364033740338403394034040341403424034340344403454034640347403484034940350403514035240353403544035540356403574035840359403604036140362403634036440365403664036740368403694037040371403724037340374403754037640377403784037940380403814038240383403844038540386403874038840389403904039140392403934039440395403964039740398403994040040401404024040340404404054040640407404084040940410404114041240413404144041540416404174041840419404204042140422404234042440425404264042740428404294043040431404324043340434404354043640437404384043940440404414044240443404444044540446404474044840449404504045140452404534045440455404564045740458404594046040461404624046340464404654046640467404684046940470404714047240473404744047540476404774047840479404804048140482404834048440485404864048740488404894049040491404924049340494404954049640497404984049940500405014050240503405044050540506405074050840509405104051140512405134051440515405164051740518405194052040521405224052340524405254052640527405284052940530405314053240533405344053540536405374053840539405404054140542405434054440545405464054740548405494055040551405524055340554405554055640557405584055940560405614056240563405644056540566405674056840569405704057140572405734057440575405764057740578405794058040581405824058340584405854058640587405884058940590405914059240593405944059540596405974059840599406004060140602406034060440605406064060740608406094061040611406124061340614406154061640617406184061940620406214062240623406244062540626406274062840629406304063140632406334063440635406364063740638406394064040641406424064340644406454064640647406484064940650406514065240653406544065540656406574065840659406604066140662406634066440665406664066740668406694067040671406724067340674406754067640677406784067940680406814068240683406844068540686406874068840689406904069140692406934069440695406964069740698406994070040701407024070340704407054070640707407084070940710407114071240713407144071540716407174071840719407204072140722407234072440725407264072740728407294073040731407324073340734407354073640737407384073940740407414074240743407444074540746407474074840749407504075140752407534075440755407564075740758407594076040761407624076340764407654076640767407684076940770407714077240773407744077540776407774077840779407804078140782407834078440785407864078740788407894079040791407924079340794407954079640797407984079940800408014080240803408044080540806408074080840809408104081140812408134081440815408164081740818408194082040821408224082340824408254082640827408284082940830408314083240833408344083540836408374083840839408404084140842408434084440845408464084740848408494085040851408524085340854408554085640857408584085940860408614086240863408644086540866408674086840869408704087140872408734087440875408764087740878408794088040881408824088340884408854088640887408884088940890408914089240893408944089540896408974089840899409004090140902409034090440905409064090740908409094091040911409124091340914409154091640917409184091940920409214092240923409244092540926409274092840929409304093140932409334093440935409364093740938409394094040941409424094340944409454094640947409484094940950409514095240953409544095540956409574095840959409604096140962409634096440965409664096740968409694097040971409724097340974409754097640977409784097940980409814098240983409844098540986409874098840989409904099140992409934099440995409964099740998409994100041001410024100341004410054100641007410084100941010410114101241013410144101541016410174101841019410204102141022410234102441025410264102741028410294103041031410324103341034410354103641037410384103941040410414104241043410444104541046410474104841049410504105141052410534105441055410564105741058410594106041061410624106341064410654106641067410684106941070410714107241073410744107541076410774107841079410804108141082410834108441085410864108741088410894109041091410924109341094410954109641097410984109941100411014110241103411044110541106411074110841109411104111141112411134111441115411164111741118411194112041121411224112341124411254112641127411284112941130411314113241133411344113541136411374113841139411404114141142411434114441145411464114741148411494115041151411524115341154411554115641157411584115941160411614116241163411644116541166411674116841169411704117141172411734117441175411764117741178411794118041181411824118341184411854118641187411884118941190411914119241193411944119541196411974119841199412004120141202412034120441205412064120741208412094121041211412124121341214412154121641217412184121941220412214122241223412244122541226412274122841229412304123141232412334123441235412364123741238412394124041241412424124341244412454124641247412484124941250412514125241253412544125541256412574125841259412604126141262412634126441265412664126741268412694127041271412724127341274412754127641277412784127941280412814128241283412844128541286412874128841289412904129141292412934129441295412964129741298412994130041301413024130341304413054130641307413084130941310413114131241313413144131541316413174131841319413204132141322413234132441325413264132741328413294133041331413324133341334413354133641337413384133941340413414134241343413444134541346413474134841349413504135141352413534135441355413564135741358413594136041361413624136341364413654136641367413684136941370413714137241373413744137541376413774137841379413804138141382413834138441385413864138741388413894139041391413924139341394413954139641397413984139941400414014140241403414044140541406414074140841409414104141141412414134141441415414164141741418414194142041421414224142341424414254142641427414284142941430414314143241433414344143541436414374143841439414404144141442414434144441445414464144741448414494145041451414524145341454414554145641457414584145941460414614146241463414644146541466414674146841469414704147141472414734147441475414764147741478414794148041481414824148341484414854148641487414884148941490414914149241493414944149541496414974149841499415004150141502415034150441505415064150741508415094151041511415124151341514415154151641517415184151941520415214152241523415244152541526415274152841529415304153141532415334153441535415364153741538415394154041541415424154341544415454154641547415484154941550415514155241553415544155541556415574155841559415604156141562415634156441565415664156741568415694157041571415724157341574415754157641577415784157941580415814158241583415844158541586415874158841589415904159141592415934159441595415964159741598415994160041601416024160341604416054160641607416084160941610416114161241613416144161541616416174161841619416204162141622416234162441625416264162741628416294163041631416324163341634416354163641637416384163941640416414164241643416444164541646416474164841649416504165141652416534165441655416564165741658416594166041661416624166341664416654166641667416684166941670416714167241673416744167541676416774167841679416804168141682416834168441685416864168741688416894169041691416924169341694416954169641697416984169941700417014170241703417044170541706417074170841709417104171141712417134171441715417164171741718417194172041721417224172341724417254172641727417284172941730417314173241733417344173541736417374173841739417404174141742417434174441745417464174741748417494175041751417524175341754417554175641757417584175941760417614176241763417644176541766417674176841769417704177141772417734177441775417764177741778417794178041781417824178341784417854178641787417884178941790417914179241793417944179541796417974179841799418004180141802418034180441805418064180741808418094181041811418124181341814418154181641817418184181941820418214182241823418244182541826418274182841829418304183141832418334183441835418364183741838418394184041841418424184341844418454184641847418484184941850418514185241853418544185541856418574185841859418604186141862418634186441865418664186741868418694187041871418724187341874418754187641877418784187941880418814188241883418844188541886418874188841889418904189141892418934189441895418964189741898418994190041901419024190341904419054190641907419084190941910419114191241913419144191541916419174191841919419204192141922419234192441925419264192741928419294193041931419324193341934419354193641937419384193941940419414194241943419444194541946419474194841949419504195141952419534195441955419564195741958419594196041961419624196341964419654196641967419684196941970419714197241973419744197541976419774197841979419804198141982419834198441985419864198741988419894199041991419924199341994419954199641997419984199942000420014200242003420044200542006420074200842009420104201142012420134201442015420164201742018420194202042021420224202342024420254202642027420284202942030420314203242033420344203542036420374203842039420404204142042420434204442045420464204742048420494205042051420524205342054420554205642057420584205942060420614206242063420644206542066420674206842069420704207142072420734207442075420764207742078420794208042081420824208342084420854208642087420884208942090420914209242093420944209542096420974209842099421004210142102421034210442105421064210742108421094211042111421124211342114421154211642117421184211942120421214212242123421244212542126421274212842129421304213142132421334213442135421364213742138421394214042141421424214342144421454214642147421484214942150421514215242153421544215542156421574215842159421604216142162421634216442165421664216742168421694217042171421724217342174421754217642177421784217942180421814218242183421844218542186421874218842189421904219142192421934219442195421964219742198421994220042201422024220342204422054220642207422084220942210422114221242213422144221542216422174221842219422204222142222422234222442225422264222742228422294223042231422324223342234422354223642237422384223942240422414224242243422444224542246422474224842249422504225142252422534225442255422564225742258422594226042261422624226342264422654226642267422684226942270422714227242273422744227542276422774227842279422804228142282422834228442285422864228742288422894229042291422924229342294422954229642297422984229942300423014230242303423044230542306423074230842309423104231142312423134231442315423164231742318423194232042321423224232342324423254232642327423284232942330423314233242333423344233542336423374233842339423404234142342423434234442345423464234742348423494235042351423524235342354423554235642357423584235942360423614236242363423644236542366423674236842369423704237142372423734237442375423764237742378423794238042381423824238342384423854238642387423884238942390423914239242393423944239542396423974239842399424004240142402424034240442405424064240742408424094241042411424124241342414424154241642417424184241942420424214242242423424244242542426424274242842429424304243142432424334243442435424364243742438424394244042441424424244342444424454244642447424484244942450424514245242453424544245542456424574245842459424604246142462424634246442465424664246742468424694247042471424724247342474424754247642477424784247942480424814248242483424844248542486424874248842489424904249142492424934249442495424964249742498424994250042501425024250342504425054250642507425084250942510425114251242513425144251542516425174251842519425204252142522425234252442525425264252742528425294253042531425324253342534425354253642537425384253942540425414254242543425444254542546425474254842549425504255142552425534255442555425564255742558425594256042561425624256342564425654256642567425684256942570425714257242573425744257542576425774257842579425804258142582425834258442585425864258742588425894259042591425924259342594425954259642597425984259942600426014260242603426044260542606426074260842609426104261142612426134261442615426164261742618426194262042621426224262342624426254262642627426284262942630426314263242633426344263542636426374263842639426404264142642426434264442645426464264742648426494265042651426524265342654426554265642657426584265942660426614266242663426644266542666426674266842669426704267142672426734267442675426764267742678426794268042681426824268342684426854268642687426884268942690426914269242693426944269542696426974269842699427004270142702427034270442705427064270742708427094271042711427124271342714427154271642717427184271942720427214272242723427244272542726427274272842729427304273142732427334273442735427364273742738427394274042741427424274342744427454274642747427484274942750427514275242753427544275542756427574275842759427604276142762427634276442765427664276742768427694277042771427724277342774427754277642777427784277942780427814278242783427844278542786427874278842789427904279142792427934279442795427964279742798427994280042801428024280342804428054280642807428084280942810428114281242813428144281542816428174281842819428204282142822428234282442825428264282742828428294283042831428324283342834428354283642837428384283942840428414284242843428444284542846428474284842849428504285142852428534285442855428564285742858428594286042861428624286342864428654286642867428684286942870428714287242873428744287542876428774287842879428804288142882428834288442885428864288742888428894289042891428924289342894428954289642897428984289942900429014290242903429044290542906429074290842909429104291142912429134291442915429164291742918429194292042921429224292342924429254292642927429284292942930429314293242933429344293542936429374293842939429404294142942429434294442945429464294742948429494295042951429524295342954429554295642957429584295942960429614296242963429644296542966429674296842969429704297142972429734297442975429764297742978429794298042981429824298342984429854298642987429884298942990429914299242993429944299542996429974299842999430004300143002430034300443005430064300743008430094301043011430124301343014430154301643017430184301943020430214302243023430244302543026430274302843029430304303143032430334303443035430364303743038430394304043041430424304343044430454304643047430484304943050430514305243053430544305543056430574305843059430604306143062430634306443065430664306743068430694307043071430724307343074430754307643077430784307943080430814308243083430844308543086430874308843089430904309143092430934309443095430964309743098430994310043101431024310343104431054310643107431084310943110431114311243113431144311543116431174311843119431204312143122431234312443125431264312743128431294313043131431324313343134431354313643137431384313943140431414314243143431444314543146431474314843149431504315143152431534315443155431564315743158431594316043161431624316343164431654316643167431684316943170431714317243173431744317543176431774317843179431804318143182431834318443185431864318743188431894319043191431924319343194431954319643197431984319943200432014320243203432044320543206432074320843209432104321143212432134321443215432164321743218432194322043221432224322343224432254322643227432284322943230432314323243233432344323543236432374323843239432404324143242432434324443245432464324743248432494325043251432524325343254432554325643257432584325943260432614326243263432644326543266432674326843269432704327143272432734327443275432764327743278432794328043281432824328343284432854328643287432884328943290432914329243293432944329543296432974329843299433004330143302433034330443305433064330743308433094331043311433124331343314433154331643317433184331943320433214332243323433244332543326433274332843329433304333143332433334333443335433364333743338433394334043341433424334343344433454334643347433484334943350433514335243353433544335543356433574335843359433604336143362433634336443365433664336743368433694337043371433724337343374433754337643377433784337943380433814338243383433844338543386433874338843389433904339143392433934339443395433964339743398433994340043401434024340343404434054340643407434084340943410434114341243413434144341543416434174341843419434204342143422434234342443425434264342743428434294343043431434324343343434434354343643437434384343943440434414344243443434444344543446434474344843449434504345143452434534345443455434564345743458434594346043461434624346343464434654346643467434684346943470434714347243473434744347543476434774347843479434804348143482434834348443485434864348743488434894349043491434924349343494434954349643497434984349943500435014350243503435044350543506435074350843509435104351143512435134351443515435164351743518435194352043521435224352343524435254352643527435284352943530435314353243533435344353543536435374353843539435404354143542435434354443545435464354743548435494355043551435524355343554435554355643557435584355943560435614356243563435644356543566435674356843569435704357143572435734357443575435764357743578435794358043581435824358343584435854358643587435884358943590435914359243593435944359543596435974359843599436004360143602436034360443605436064360743608436094361043611436124361343614436154361643617436184361943620436214362243623436244362543626436274362843629436304363143632436334363443635436364363743638436394364043641436424364343644436454364643647436484364943650436514365243653436544365543656436574365843659436604366143662436634366443665436664366743668436694367043671436724367343674436754367643677436784367943680436814368243683436844368543686436874368843689436904369143692436934369443695436964369743698436994370043701437024370343704437054370643707437084370943710437114371243713437144371543716437174371843719437204372143722437234372443725437264372743728437294373043731437324373343734437354373643737437384373943740437414374243743437444374543746437474374843749437504375143752437534375443755437564375743758437594376043761437624376343764437654376643767437684376943770437714377243773437744377543776437774377843779437804378143782437834378443785437864378743788437894379043791437924379343794437954379643797437984379943800438014380243803438044380543806438074380843809438104381143812438134381443815438164381743818438194382043821438224382343824438254382643827438284382943830438314383243833438344383543836438374383843839438404384143842438434384443845438464384743848438494385043851438524385343854438554385643857438584385943860438614386243863438644386543866438674386843869438704387143872438734387443875438764387743878438794388043881438824388343884438854388643887438884388943890438914389243893438944389543896438974389843899439004390143902439034390443905439064390743908439094391043911439124391343914439154391643917439184391943920439214392243923439244392543926439274392843929439304393143932439334393443935439364393743938439394394043941439424394343944439454394643947439484394943950439514395243953439544395543956439574395843959439604396143962439634396443965439664396743968439694397043971439724397343974439754397643977439784397943980439814398243983439844398543986439874398843989439904399143992439934399443995439964399743998439994400044001440024400344004440054400644007440084400944010440114401244013440144401544016440174401844019440204402144022440234402444025440264402744028440294403044031440324403344034440354403644037440384403944040440414404244043440444404544046440474404844049440504405144052440534405444055440564405744058440594406044061440624406344064440654406644067440684406944070440714407244073440744407544076440774407844079440804408144082440834408444085440864408744088440894409044091440924409344094440954409644097440984409944100441014410244103441044410544106441074410844109441104411144112441134411444115441164411744118441194412044121441224412344124441254412644127441284412944130441314413244133441344413544136441374413844139441404414144142441434414444145441464414744148441494415044151441524415344154441554415644157441584415944160441614416244163441644416544166441674416844169441704417144172441734417444175441764417744178441794418044181441824418344184441854418644187441884418944190441914419244193441944419544196441974419844199442004420144202442034420444205442064420744208442094421044211442124421344214442154421644217442184421944220442214422244223442244422544226442274422844229442304423144232442334423444235442364423744238442394424044241442424424344244442454424644247442484424944250442514425244253442544425544256442574425844259442604426144262442634426444265442664426744268442694427044271442724427344274442754427644277442784427944280442814428244283442844428544286442874428844289442904429144292442934429444295442964429744298442994430044301443024430344304443054430644307443084430944310443114431244313443144431544316443174431844319443204432144322443234432444325443264432744328443294433044331443324433344334443354433644337443384433944340443414434244343443444434544346443474434844349443504435144352443534435444355443564435744358443594436044361443624436344364443654436644367443684436944370443714437244373443744437544376443774437844379443804438144382443834438444385443864438744388443894439044391443924439344394443954439644397443984439944400444014440244403444044440544406444074440844409444104441144412444134441444415444164441744418444194442044421444224442344424444254442644427444284442944430444314443244433444344443544436444374443844439444404444144442444434444444445444464444744448444494445044451444524445344454444554445644457444584445944460444614446244463444644446544466444674446844469444704447144472444734447444475444764447744478444794448044481444824448344484444854448644487444884448944490444914449244493444944449544496444974449844499445004450144502445034450444505445064450744508445094451044511445124451344514445154451644517445184451944520445214452244523445244452544526445274452844529445304453144532445334453444535445364453744538445394454044541445424454344544445454454644547445484454944550445514455244553445544455544556445574455844559445604456144562445634456444565445664456744568445694457044571445724457344574445754457644577445784457944580445814458244583445844458544586445874458844589445904459144592445934459444595445964459744598445994460044601446024460344604446054460644607446084460944610446114461244613446144461544616446174461844619446204462144622446234462444625446264462744628446294463044631446324463344634446354463644637446384463944640446414464244643446444464544646446474464844649446504465144652446534465444655446564465744658446594466044661446624466344664446654466644667446684466944670446714467244673446744467544676446774467844679446804468144682446834468444685446864468744688446894469044691446924469344694446954469644697446984469944700447014470244703447044470544706447074470844709447104471144712447134471444715447164471744718447194472044721447224472344724447254472644727447284472944730447314473244733447344473544736447374473844739447404474144742447434474444745447464474744748447494475044751447524475344754447554475644757447584475944760447614476244763447644476544766447674476844769447704477144772447734477444775447764477744778447794478044781447824478344784447854478644787447884478944790447914479244793447944479544796447974479844799448004480144802448034480444805448064480744808448094481044811448124481344814448154481644817448184481944820448214482244823448244482544826448274482844829448304483144832448334483444835448364483744838448394484044841448424484344844448454484644847448484484944850448514485244853448544485544856448574485844859448604486144862448634486444865448664486744868448694487044871448724487344874448754487644877448784487944880448814488244883448844488544886448874488844889448904489144892448934489444895448964489744898448994490044901449024490344904449054490644907449084490944910449114491244913449144491544916449174491844919449204492144922449234492444925449264492744928449294493044931449324493344934449354493644937449384493944940449414494244943449444494544946449474494844949449504495144952449534495444955449564495744958449594496044961449624496344964449654496644967449684496944970449714497244973449744497544976449774497844979449804498144982449834498444985449864498744988449894499044991449924499344994449954499644997449984499945000450014500245003450044500545006450074500845009450104501145012450134501445015450164501745018450194502045021450224502345024450254502645027450284502945030450314503245033450344503545036450374503845039450404504145042450434504445045450464504745048450494505045051450524505345054450554505645057450584505945060450614506245063450644506545066450674506845069450704507145072450734507445075450764507745078450794508045081450824508345084450854508645087450884508945090450914509245093450944509545096450974509845099451004510145102451034510445105451064510745108451094511045111451124511345114451154511645117451184511945120451214512245123451244512545126451274512845129451304513145132451334513445135451364513745138451394514045141451424514345144451454514645147451484514945150451514515245153451544515545156451574515845159451604516145162451634516445165451664516745168451694517045171451724517345174451754517645177451784517945180451814518245183451844518545186451874518845189451904519145192451934519445195451964519745198451994520045201452024520345204452054520645207452084520945210452114521245213452144521545216452174521845219452204522145222452234522445225452264522745228452294523045231452324523345234452354523645237452384523945240452414524245243452444524545246452474524845249452504525145252452534525445255452564525745258452594526045261452624526345264452654526645267452684526945270452714527245273452744527545276452774527845279452804528145282452834528445285452864528745288452894529045291452924529345294452954529645297452984529945300453014530245303453044530545306453074530845309453104531145312453134531445315453164531745318453194532045321453224532345324453254532645327453284532945330453314533245333453344533545336453374533845339453404534145342453434534445345453464534745348453494535045351453524535345354453554535645357453584535945360453614536245363453644536545366453674536845369453704537145372453734537445375453764537745378453794538045381453824538345384453854538645387453884538945390453914539245393453944539545396453974539845399454004540145402454034540445405454064540745408454094541045411454124541345414454154541645417454184541945420454214542245423454244542545426454274542845429454304543145432454334543445435454364543745438454394544045441454424544345444454454544645447454484544945450454514545245453454544545545456454574545845459454604546145462454634546445465454664546745468454694547045471454724547345474454754547645477454784547945480454814548245483454844548545486454874548845489454904549145492454934549445495454964549745498454994550045501455024550345504455054550645507455084550945510455114551245513455144551545516455174551845519455204552145522455234552445525455264552745528455294553045531455324553345534455354553645537455384553945540455414554245543455444554545546455474554845549455504555145552455534555445555455564555745558455594556045561455624556345564455654556645567455684556945570455714557245573455744557545576455774557845579455804558145582455834558445585455864558745588455894559045591455924559345594455954559645597455984559945600456014560245603456044560545606456074560845609456104561145612456134561445615456164561745618456194562045621456224562345624456254562645627456284562945630456314563245633456344563545636456374563845639456404564145642456434564445645456464564745648456494565045651456524565345654456554565645657456584565945660456614566245663456644566545666456674566845669456704567145672456734567445675456764567745678456794568045681456824568345684456854568645687456884568945690456914569245693456944569545696456974569845699457004570145702457034570445705457064570745708457094571045711457124571345714457154571645717457184571945720457214572245723457244572545726457274572845729457304573145732457334573445735457364573745738457394574045741457424574345744457454574645747457484574945750457514575245753457544575545756457574575845759457604576145762457634576445765457664576745768457694577045771457724577345774457754577645777457784577945780457814578245783457844578545786457874578845789457904579145792457934579445795457964579745798457994580045801458024580345804458054580645807458084580945810458114581245813458144581545816458174581845819458204582145822458234582445825458264582745828458294583045831458324583345834458354583645837458384583945840458414584245843458444584545846458474584845849458504585145852458534585445855458564585745858458594586045861458624586345864458654586645867458684586945870458714587245873458744587545876458774587845879458804588145882458834588445885458864588745888458894589045891458924589345894458954589645897458984589945900459014590245903459044590545906459074590845909459104591145912459134591445915459164591745918459194592045921459224592345924459254592645927459284592945930459314593245933459344593545936459374593845939459404594145942459434594445945459464594745948459494595045951459524595345954459554595645957459584595945960459614596245963459644596545966459674596845969459704597145972459734597445975459764597745978459794598045981459824598345984459854598645987459884598945990459914599245993459944599545996459974599845999460004600146002460034600446005460064600746008460094601046011460124601346014460154601646017460184601946020460214602246023460244602546026460274602846029460304603146032460334603446035460364603746038460394604046041460424604346044460454604646047460484604946050460514605246053460544605546056460574605846059460604606146062460634606446065460664606746068460694607046071460724607346074460754607646077460784607946080460814608246083460844608546086460874608846089460904609146092460934609446095460964609746098460994610046101461024610346104461054610646107461084610946110461114611246113461144611546116461174611846119461204612146122461234612446125461264612746128461294613046131461324613346134461354613646137461384613946140461414614246143461444614546146461474614846149461504615146152461534615446155461564615746158461594616046161461624616346164461654616646167461684616946170461714617246173461744617546176461774617846179461804618146182461834618446185461864618746188461894619046191461924619346194461954619646197461984619946200462014620246203462044620546206462074620846209462104621146212462134621446215462164621746218462194622046221462224622346224462254622646227462284622946230462314623246233462344623546236462374623846239462404624146242462434624446245462464624746248462494625046251462524625346254462554625646257462584625946260462614626246263462644626546266462674626846269462704627146272462734627446275462764627746278462794628046281462824628346284462854628646287462884628946290462914629246293462944629546296462974629846299463004630146302463034630446305463064630746308463094631046311463124631346314463154631646317463184631946320463214632246323463244632546326463274632846329463304633146332463334633446335463364633746338463394634046341463424634346344463454634646347463484634946350463514635246353463544635546356463574635846359463604636146362463634636446365463664636746368463694637046371463724637346374463754637646377463784637946380463814638246383463844638546386463874638846389463904639146392463934639446395463964639746398463994640046401464024640346404464054640646407464084640946410464114641246413464144641546416464174641846419464204642146422464234642446425464264642746428464294643046431464324643346434464354643646437464384643946440464414644246443464444644546446464474644846449464504645146452464534645446455464564645746458464594646046461464624646346464464654646646467464684646946470464714647246473464744647546476464774647846479464804648146482464834648446485464864648746488464894649046491464924649346494464954649646497464984649946500465014650246503465044650546506465074650846509465104651146512465134651446515465164651746518465194652046521465224652346524465254652646527465284652946530465314653246533465344653546536465374653846539465404654146542465434654446545465464654746548465494655046551465524655346554465554655646557465584655946560465614656246563465644656546566465674656846569465704657146572465734657446575465764657746578465794658046581465824658346584465854658646587465884658946590465914659246593465944659546596465974659846599466004660146602466034660446605466064660746608466094661046611466124661346614466154661646617466184661946620466214662246623466244662546626466274662846629466304663146632466334663446635466364663746638466394664046641466424664346644466454664646647466484664946650466514665246653466544665546656466574665846659466604666146662466634666446665466664666746668466694667046671466724667346674466754667646677466784667946680466814668246683466844668546686466874668846689466904669146692466934669446695466964669746698466994670046701467024670346704467054670646707467084670946710467114671246713467144671546716467174671846719467204672146722467234672446725467264672746728467294673046731467324673346734467354673646737467384673946740467414674246743467444674546746467474674846749467504675146752467534675446755467564675746758467594676046761467624676346764467654676646767467684676946770467714677246773467744677546776467774677846779467804678146782467834678446785467864678746788467894679046791467924679346794467954679646797467984679946800468014680246803468044680546806468074680846809468104681146812468134681446815468164681746818468194682046821468224682346824468254682646827468284682946830468314683246833468344683546836468374683846839468404684146842468434684446845468464684746848468494685046851468524685346854468554685646857468584685946860468614686246863468644686546866468674686846869468704687146872468734687446875468764687746878468794688046881468824688346884468854688646887468884688946890468914689246893468944689546896468974689846899469004690146902469034690446905469064690746908469094691046911469124691346914469154691646917469184691946920469214692246923469244692546926469274692846929469304693146932469334693446935469364693746938469394694046941469424694346944469454694646947469484694946950469514695246953469544695546956469574695846959469604696146962469634696446965469664696746968469694697046971469724697346974469754697646977469784697946980469814698246983469844698546986469874698846989469904699146992469934699446995469964699746998469994700047001470024700347004470054700647007470084700947010470114701247013470144701547016470174701847019470204702147022470234702447025470264702747028470294703047031470324703347034470354703647037470384703947040470414704247043470444704547046470474704847049470504705147052470534705447055470564705747058470594706047061470624706347064470654706647067470684706947070470714707247073470744707547076470774707847079470804708147082470834708447085470864708747088470894709047091470924709347094470954709647097470984709947100471014710247103471044710547106471074710847109471104711147112471134711447115471164711747118471194712047121471224712347124471254712647127471284712947130471314713247133471344713547136471374713847139471404714147142471434714447145471464714747148471494715047151471524715347154471554715647157471584715947160471614716247163471644716547166471674716847169471704717147172471734717447175471764717747178471794718047181471824718347184471854718647187471884718947190471914719247193471944719547196471974719847199472004720147202472034720447205472064720747208472094721047211472124721347214472154721647217472184721947220472214722247223472244722547226472274722847229472304723147232472334723447235472364723747238472394724047241472424724347244472454724647247472484724947250472514725247253472544725547256472574725847259472604726147262472634726447265472664726747268472694727047271472724727347274472754727647277472784727947280472814728247283472844728547286472874728847289472904729147292472934729447295472964729747298472994730047301473024730347304473054730647307473084730947310473114731247313473144731547316473174731847319473204732147322473234732447325473264732747328473294733047331473324733347334473354733647337473384733947340473414734247343473444734547346473474734847349473504735147352473534735447355473564735747358473594736047361473624736347364473654736647367473684736947370473714737247373473744737547376473774737847379473804738147382473834738447385473864738747388473894739047391473924739347394473954739647397473984739947400474014740247403474044740547406474074740847409474104741147412474134741447415474164741747418474194742047421474224742347424474254742647427474284742947430474314743247433474344743547436474374743847439474404744147442474434744447445474464744747448474494745047451474524745347454474554745647457474584745947460474614746247463474644746547466474674746847469474704747147472474734747447475474764747747478474794748047481474824748347484474854748647487474884748947490474914749247493474944749547496474974749847499475004750147502475034750447505475064750747508475094751047511475124751347514475154751647517475184751947520475214752247523475244752547526475274752847529475304753147532475334753447535475364753747538475394754047541475424754347544475454754647547475484754947550475514755247553475544755547556475574755847559475604756147562475634756447565475664756747568475694757047571475724757347574475754757647577475784757947580475814758247583475844758547586475874758847589475904759147592475934759447595475964759747598475994760047601476024760347604476054760647607476084760947610476114761247613476144761547616476174761847619476204762147622476234762447625476264762747628476294763047631476324763347634476354763647637476384763947640476414764247643476444764547646476474764847649476504765147652476534765447655476564765747658476594766047661476624766347664476654766647667476684766947670476714767247673476744767547676476774767847679476804768147682476834768447685476864768747688476894769047691476924769347694476954769647697476984769947700477014770247703477044770547706477074770847709477104771147712477134771447715477164771747718477194772047721477224772347724477254772647727477284772947730477314773247733477344773547736477374773847739477404774147742477434774447745477464774747748477494775047751477524775347754477554775647757477584775947760477614776247763477644776547766477674776847769477704777147772477734777447775477764777747778477794778047781477824778347784477854778647787477884778947790477914779247793477944779547796477974779847799478004780147802478034780447805478064780747808478094781047811478124781347814478154781647817478184781947820478214782247823478244782547826478274782847829478304783147832478334783447835478364783747838478394784047841478424784347844478454784647847478484784947850478514785247853478544785547856478574785847859478604786147862478634786447865478664786747868478694787047871478724787347874478754787647877478784787947880478814788247883478844788547886478874788847889478904789147892478934789447895478964789747898478994790047901479024790347904479054790647907479084790947910479114791247913479144791547916479174791847919479204792147922479234792447925479264792747928479294793047931479324793347934479354793647937479384793947940479414794247943479444794547946479474794847949479504795147952479534795447955479564795747958479594796047961479624796347964479654796647967479684796947970479714797247973479744797547976479774797847979479804798147982479834798447985479864798747988479894799047991479924799347994479954799647997479984799948000480014800248003480044800548006480074800848009480104801148012480134801448015480164801748018480194802048021480224802348024480254802648027480284802948030480314803248033480344803548036480374803848039480404804148042480434804448045480464804748048480494805048051480524805348054480554805648057480584805948060480614806248063480644806548066480674806848069480704807148072480734807448075480764807748078480794808048081480824808348084480854808648087480884808948090480914809248093480944809548096480974809848099481004810148102481034810448105481064810748108481094811048111481124811348114481154811648117481184811948120481214812248123481244812548126481274812848129481304813148132481334813448135481364813748138481394814048141481424814348144481454814648147481484814948150481514815248153481544815548156481574815848159481604816148162481634816448165481664816748168481694817048171481724817348174481754817648177481784817948180481814818248183481844818548186481874818848189481904819148192481934819448195481964819748198481994820048201482024820348204482054820648207482084820948210482114821248213482144821548216482174821848219482204822148222482234822448225482264822748228482294823048231482324823348234482354823648237482384823948240482414824248243482444824548246482474824848249482504825148252482534825448255482564825748258482594826048261482624826348264482654826648267482684826948270482714827248273482744827548276482774827848279482804828148282482834828448285482864828748288482894829048291482924829348294482954829648297482984829948300483014830248303483044830548306483074830848309483104831148312483134831448315483164831748318483194832048321483224832348324483254832648327483284832948330483314833248333483344833548336483374833848339483404834148342483434834448345483464834748348483494835048351483524835348354483554835648357483584835948360483614836248363483644836548366483674836848369483704837148372483734837448375483764837748378483794838048381483824838348384483854838648387483884838948390483914839248393483944839548396483974839848399484004840148402484034840448405484064840748408484094841048411484124841348414484154841648417484184841948420484214842248423484244842548426484274842848429484304843148432484334843448435484364843748438484394844048441484424844348444484454844648447484484844948450484514845248453484544845548456484574845848459484604846148462484634846448465484664846748468484694847048471484724847348474484754847648477484784847948480484814848248483484844848548486484874848848489484904849148492484934849448495484964849748498484994850048501485024850348504485054850648507485084850948510485114851248513485144851548516485174851848519485204852148522485234852448525485264852748528485294853048531485324853348534485354853648537485384853948540485414854248543485444854548546485474854848549485504855148552485534855448555485564855748558485594856048561485624856348564485654856648567485684856948570485714857248573485744857548576485774857848579485804858148582485834858448585485864858748588485894859048591485924859348594485954859648597485984859948600486014860248603486044860548606486074860848609486104861148612486134861448615486164861748618486194862048621486224862348624486254862648627486284862948630486314863248633486344863548636486374863848639486404864148642486434864448645486464864748648486494865048651486524865348654486554865648657486584865948660486614866248663486644866548666486674866848669486704867148672486734867448675486764867748678486794868048681486824868348684486854868648687486884868948690486914869248693486944869548696486974869848699487004870148702487034870448705487064870748708487094871048711487124871348714487154871648717487184871948720487214872248723487244872548726487274872848729487304873148732487334873448735487364873748738487394874048741487424874348744487454874648747487484874948750487514875248753487544875548756487574875848759487604876148762487634876448765487664876748768487694877048771487724877348774487754877648777487784877948780487814878248783487844878548786487874878848789487904879148792487934879448795487964879748798487994880048801488024880348804488054880648807488084880948810488114881248813488144881548816488174881848819488204882148822488234882448825488264882748828488294883048831488324883348834488354883648837488384883948840488414884248843488444884548846488474884848849488504885148852488534885448855488564885748858488594886048861488624886348864488654886648867488684886948870488714887248873488744887548876488774887848879488804888148882488834888448885488864888748888488894889048891488924889348894488954889648897488984889948900489014890248903489044890548906489074890848909489104891148912489134891448915489164891748918489194892048921489224892348924489254892648927489284892948930489314893248933489344893548936489374893848939489404894148942489434894448945489464894748948489494895048951489524895348954489554895648957489584895948960489614896248963489644896548966489674896848969489704897148972489734897448975489764897748978489794898048981489824898348984489854898648987489884898948990489914899248993489944899548996489974899848999490004900149002490034900449005490064900749008490094901049011490124901349014490154901649017490184901949020490214902249023490244902549026490274902849029490304903149032490334903449035490364903749038490394904049041490424904349044490454904649047490484904949050490514905249053490544905549056490574905849059490604906149062490634906449065490664906749068490694907049071490724907349074490754907649077490784907949080490814908249083490844908549086490874908849089490904909149092490934909449095490964909749098490994910049101491024910349104491054910649107491084910949110491114911249113491144911549116491174911849119491204912149122491234912449125491264912749128491294913049131491324913349134491354913649137491384913949140491414914249143491444914549146491474914849149491504915149152491534915449155491564915749158491594916049161491624916349164491654916649167491684916949170491714917249173491744917549176491774917849179491804918149182491834918449185491864918749188491894919049191491924919349194491954919649197491984919949200492014920249203492044920549206492074920849209492104921149212492134921449215492164921749218492194922049221492224922349224492254922649227492284922949230492314923249233492344923549236492374923849239492404924149242492434924449245492464924749248492494925049251492524925349254492554925649257492584925949260492614926249263492644926549266492674926849269492704927149272492734927449275492764927749278492794928049281492824928349284492854928649287492884928949290492914929249293492944929549296492974929849299493004930149302493034930449305493064930749308493094931049311493124931349314493154931649317493184931949320493214932249323493244932549326493274932849329493304933149332493334933449335493364933749338493394934049341493424934349344493454934649347493484934949350493514935249353493544935549356493574935849359493604936149362493634936449365493664936749368493694937049371493724937349374493754937649377493784937949380493814938249383493844938549386493874938849389493904939149392493934939449395493964939749398493994940049401494024940349404494054940649407494084940949410494114941249413494144941549416494174941849419494204942149422494234942449425494264942749428494294943049431494324943349434494354943649437494384943949440494414944249443494444944549446494474944849449494504945149452494534945449455494564945749458494594946049461494624946349464494654946649467494684946949470494714947249473494744947549476494774947849479494804948149482494834948449485494864948749488494894949049491494924949349494494954949649497494984949949500495014950249503495044950549506495074950849509495104951149512495134951449515495164951749518495194952049521495224952349524495254952649527495284952949530495314953249533495344953549536495374953849539495404954149542495434954449545495464954749548495494955049551495524955349554495554955649557495584955949560495614956249563495644956549566495674956849569495704957149572495734957449575495764957749578495794958049581495824958349584495854958649587495884958949590495914959249593495944959549596495974959849599496004960149602496034960449605496064960749608496094961049611496124961349614496154961649617496184961949620496214962249623496244962549626496274962849629496304963149632496334963449635496364963749638496394964049641496424964349644496454964649647496484964949650496514965249653496544965549656496574965849659496604966149662496634966449665496664966749668496694967049671496724967349674496754967649677496784967949680496814968249683496844968549686496874968849689496904969149692496934969449695496964969749698496994970049701497024970349704497054970649707497084970949710497114971249713497144971549716497174971849719497204972149722497234972449725497264972749728497294973049731497324973349734497354973649737497384973949740497414974249743497444974549746497474974849749497504975149752497534975449755497564975749758497594976049761497624976349764497654976649767497684976949770497714977249773497744977549776497774977849779497804978149782497834978449785497864978749788497894979049791497924979349794497954979649797497984979949800498014980249803498044980549806498074980849809498104981149812498134981449815498164981749818498194982049821498224982349824498254982649827498284982949830498314983249833498344983549836498374983849839498404984149842498434984449845498464984749848498494985049851498524985349854498554985649857498584985949860498614986249863498644986549866498674986849869498704987149872498734987449875498764987749878498794988049881498824988349884498854988649887498884988949890498914989249893498944989549896498974989849899499004990149902499034990449905499064990749908499094991049911499124991349914499154991649917499184991949920499214992249923499244992549926499274992849929499304993149932499334993449935499364993749938499394994049941499424994349944499454994649947499484994949950499514995249953499544995549956499574995849959499604996149962499634996449965499664996749968499694997049971499724997349974499754997649977499784997949980499814998249983499844998549986499874998849989499904999149992499934999449995499964999749998499995000050001500025000350004500055000650007500085000950010500115001250013500145001550016500175001850019500205002150022500235002450025500265002750028500295003050031500325003350034500355003650037500385003950040500415004250043500445004550046500475004850049500505005150052500535005450055500565005750058500595006050061500625006350064500655006650067500685006950070500715007250073500745007550076500775007850079500805008150082500835008450085500865008750088500895009050091500925009350094500955009650097500985009950100501015010250103501045010550106501075010850109501105011150112501135011450115501165011750118501195012050121501225012350124501255012650127501285012950130501315013250133501345013550136501375013850139501405014150142501435014450145501465014750148501495015050151501525015350154501555015650157501585015950160501615016250163501645016550166501675016850169501705017150172501735017450175501765017750178501795018050181501825018350184501855018650187501885018950190501915019250193501945019550196501975019850199502005020150202502035020450205502065020750208502095021050211502125021350214502155021650217502185021950220502215022250223502245022550226502275022850229502305023150232502335023450235502365023750238502395024050241502425024350244502455024650247502485024950250502515025250253502545025550256502575025850259502605026150262502635026450265502665026750268502695027050271502725027350274502755027650277502785027950280502815028250283502845028550286502875028850289502905029150292502935029450295502965029750298502995030050301503025030350304503055030650307503085030950310503115031250313503145031550316503175031850319503205032150322503235032450325503265032750328503295033050331503325033350334503355033650337503385033950340503415034250343503445034550346503475034850349503505035150352503535035450355503565035750358503595036050361503625036350364503655036650367503685036950370503715037250373503745037550376503775037850379503805038150382503835038450385503865038750388503895039050391503925039350394503955039650397503985039950400504015040250403504045040550406504075040850409504105041150412504135041450415504165041750418504195042050421504225042350424504255042650427504285042950430504315043250433504345043550436504375043850439504405044150442504435044450445504465044750448504495045050451504525045350454504555045650457504585045950460504615046250463504645046550466504675046850469504705047150472504735047450475504765047750478504795048050481504825048350484504855048650487504885048950490504915049250493504945049550496504975049850499505005050150502505035050450505505065050750508505095051050511505125051350514505155051650517505185051950520505215052250523505245052550526505275052850529505305053150532505335053450535505365053750538505395054050541505425054350544505455054650547505485054950550505515055250553505545055550556505575055850559505605056150562505635056450565505665056750568505695057050571505725057350574505755057650577505785057950580505815058250583505845058550586505875058850589505905059150592505935059450595505965059750598505995060050601506025060350604506055060650607506085060950610506115061250613506145061550616506175061850619506205062150622506235062450625506265062750628506295063050631506325063350634506355063650637506385063950640506415064250643506445064550646506475064850649506505065150652506535065450655506565065750658506595066050661506625066350664506655066650667506685066950670506715067250673506745067550676506775067850679506805068150682506835068450685506865068750688506895069050691506925069350694506955069650697506985069950700507015070250703507045070550706507075070850709507105071150712507135071450715507165071750718507195072050721507225072350724507255072650727507285072950730507315073250733507345073550736507375073850739507405074150742507435074450745507465074750748507495075050751507525075350754507555075650757507585075950760507615076250763507645076550766507675076850769507705077150772507735077450775507765077750778507795078050781507825078350784507855078650787507885078950790507915079250793507945079550796507975079850799508005080150802508035080450805508065080750808508095081050811508125081350814508155081650817508185081950820508215082250823508245082550826508275082850829508305083150832508335083450835508365083750838508395084050841508425084350844508455084650847508485084950850508515085250853508545085550856508575085850859508605086150862508635086450865508665086750868508695087050871508725087350874508755087650877508785087950880508815088250883508845088550886508875088850889508905089150892508935089450895508965089750898508995090050901509025090350904509055090650907509085090950910509115091250913509145091550916509175091850919509205092150922509235092450925509265092750928509295093050931509325093350934509355093650937509385093950940509415094250943509445094550946509475094850949509505095150952509535095450955509565095750958509595096050961509625096350964509655096650967509685096950970509715097250973509745097550976509775097850979509805098150982509835098450985509865098750988509895099050991509925099350994509955099650997509985099951000510015100251003510045100551006510075100851009510105101151012510135101451015510165101751018510195102051021510225102351024510255102651027510285102951030510315103251033510345103551036510375103851039510405104151042510435104451045510465104751048510495105051051510525105351054510555105651057510585105951060510615106251063510645106551066510675106851069510705107151072510735107451075510765107751078510795108051081510825108351084510855108651087510885108951090510915109251093510945109551096510975109851099511005110151102511035110451105511065110751108511095111051111511125111351114511155111651117511185111951120511215112251123511245112551126511275112851129511305113151132511335113451135511365113751138511395114051141511425114351144511455114651147511485114951150511515115251153511545115551156511575115851159511605116151162511635116451165511665116751168511695117051171511725117351174511755117651177511785117951180511815118251183511845118551186511875118851189511905119151192511935119451195511965119751198511995120051201512025120351204512055120651207512085120951210512115121251213512145121551216512175121851219512205122151222512235122451225512265122751228512295123051231512325123351234512355123651237512385123951240512415124251243512445124551246512475124851249512505125151252512535125451255512565125751258512595126051261512625126351264512655126651267512685126951270512715127251273512745127551276512775127851279512805128151282512835128451285512865128751288512895129051291512925129351294512955129651297512985129951300513015130251303513045130551306513075130851309513105131151312513135131451315513165131751318513195132051321513225132351324513255132651327513285132951330513315133251333513345133551336513375133851339513405134151342513435134451345513465134751348513495135051351513525135351354513555135651357513585135951360513615136251363513645136551366513675136851369513705137151372513735137451375513765137751378513795138051381513825138351384513855138651387513885138951390513915139251393513945139551396513975139851399514005140151402514035140451405514065140751408514095141051411514125141351414514155141651417514185141951420514215142251423514245142551426514275142851429514305143151432514335143451435514365143751438514395144051441514425144351444514455144651447514485144951450514515145251453514545145551456514575145851459514605146151462514635146451465514665146751468514695147051471514725147351474514755147651477514785147951480514815148251483514845148551486514875148851489514905149151492514935149451495514965149751498514995150051501515025150351504515055150651507515085150951510515115151251513515145151551516515175151851519515205152151522515235152451525515265152751528515295153051531515325153351534515355153651537515385153951540515415154251543515445154551546515475154851549515505155151552515535155451555515565155751558515595156051561515625156351564515655156651567515685156951570515715157251573515745157551576515775157851579515805158151582515835158451585515865158751588515895159051591515925159351594515955159651597515985159951600516015160251603516045160551606516075160851609516105161151612516135161451615516165161751618516195162051621516225162351624516255162651627516285162951630516315163251633516345163551636516375163851639516405164151642516435164451645516465164751648516495165051651516525165351654516555165651657516585165951660516615166251663516645166551666516675166851669516705167151672516735167451675516765167751678516795168051681516825168351684516855168651687516885168951690516915169251693516945169551696516975169851699517005170151702517035170451705517065170751708517095171051711517125171351714517155171651717517185171951720517215172251723517245172551726517275172851729517305173151732517335173451735517365173751738517395174051741517425174351744517455174651747517485174951750517515175251753517545175551756517575175851759517605176151762517635176451765517665176751768517695177051771517725177351774517755177651777517785177951780517815178251783517845178551786517875178851789517905179151792517935179451795517965179751798517995180051801518025180351804518055180651807518085180951810518115181251813518145181551816518175181851819518205182151822518235182451825518265182751828518295183051831518325183351834518355183651837518385183951840518415184251843518445184551846518475184851849518505185151852518535185451855518565185751858518595186051861518625186351864518655186651867518685186951870518715187251873518745187551876518775187851879518805188151882518835188451885518865188751888518895189051891518925189351894518955189651897518985189951900519015190251903519045190551906519075190851909519105191151912519135191451915519165191751918519195192051921519225192351924519255192651927519285192951930519315193251933519345193551936519375193851939519405194151942519435194451945519465194751948519495195051951519525195351954519555195651957519585195951960519615196251963519645196551966519675196851969519705197151972519735197451975519765197751978519795198051981519825198351984519855198651987519885198951990519915199251993519945199551996519975199851999520005200152002520035200452005520065200752008520095201052011520125201352014520155201652017520185201952020520215202252023520245202552026520275202852029520305203152032520335203452035520365203752038520395204052041520425204352044520455204652047520485204952050520515205252053520545205552056520575205852059520605206152062520635206452065520665206752068520695207052071520725207352074520755207652077520785207952080520815208252083520845208552086520875208852089520905209152092520935209452095520965209752098520995210052101521025210352104521055210652107521085210952110521115211252113521145211552116521175211852119521205212152122521235212452125521265212752128521295213052131521325213352134521355213652137521385213952140521415214252143521445214552146521475214852149521505215152152521535215452155521565215752158521595216052161521625216352164521655216652167521685216952170521715217252173521745217552176521775217852179521805218152182521835218452185521865218752188521895219052191521925219352194521955219652197521985219952200522015220252203522045220552206522075220852209522105221152212522135221452215522165221752218522195222052221522225222352224522255222652227522285222952230522315223252233522345223552236522375223852239522405224152242522435224452245522465224752248522495225052251522525225352254522555225652257522585225952260522615226252263522645226552266522675226852269522705227152272522735227452275522765227752278522795228052281522825228352284522855228652287522885228952290522915229252293522945229552296522975229852299523005230152302523035230452305523065230752308523095231052311523125231352314523155231652317523185231952320523215232252323523245232552326523275232852329523305233152332523335233452335523365233752338523395234052341523425234352344523455234652347523485234952350523515235252353523545235552356523575235852359523605236152362523635236452365523665236752368523695237052371523725237352374523755237652377523785237952380523815238252383523845238552386523875238852389523905239152392523935239452395523965239752398523995240052401524025240352404524055240652407524085240952410524115241252413524145241552416524175241852419524205242152422524235242452425524265242752428524295243052431524325243352434524355243652437524385243952440524415244252443524445244552446524475244852449524505245152452524535245452455524565245752458524595246052461524625246352464524655246652467524685246952470524715247252473524745247552476524775247852479524805248152482524835248452485524865248752488524895249052491524925249352494524955249652497524985249952500525015250252503525045250552506525075250852509525105251152512525135251452515525165251752518525195252052521525225252352524525255252652527525285252952530525315253252533525345253552536525375253852539525405254152542525435254452545525465254752548525495255052551525525255352554525555255652557525585255952560525615256252563525645256552566525675256852569525705257152572525735257452575525765257752578525795258052581525825258352584525855258652587525885258952590525915259252593525945259552596525975259852599526005260152602526035260452605526065260752608526095261052611526125261352614526155261652617526185261952620526215262252623526245262552626526275262852629526305263152632526335263452635526365263752638526395264052641526425264352644526455264652647526485264952650526515265252653526545265552656526575265852659526605266152662526635266452665526665266752668526695267052671526725267352674526755267652677526785267952680526815268252683526845268552686526875268852689526905269152692526935269452695526965269752698526995270052701527025270352704527055270652707527085270952710527115271252713527145271552716527175271852719527205272152722527235272452725527265272752728527295273052731527325273352734527355273652737527385273952740527415274252743527445274552746527475274852749527505275152752527535275452755527565275752758527595276052761527625276352764527655276652767527685276952770527715277252773527745277552776527775277852779527805278152782527835278452785527865278752788527895279052791527925279352794527955279652797527985279952800528015280252803528045280552806528075280852809528105281152812528135281452815528165281752818528195282052821528225282352824528255282652827528285282952830528315283252833528345283552836528375283852839528405284152842528435284452845528465284752848528495285052851528525285352854528555285652857528585285952860528615286252863528645286552866528675286852869528705287152872528735287452875528765287752878528795288052881528825288352884528855288652887528885288952890528915289252893528945289552896528975289852899529005290152902529035290452905529065290752908529095291052911529125291352914529155291652917529185291952920529215292252923529245292552926529275292852929529305293152932529335293452935529365293752938529395294052941529425294352944529455294652947529485294952950529515295252953529545295552956529575295852959529605296152962529635296452965529665296752968529695297052971529725297352974529755297652977529785297952980529815298252983529845298552986529875298852989529905299152992529935299452995529965299752998529995300053001530025300353004530055300653007530085300953010530115301253013530145301553016530175301853019530205302153022530235302453025530265302753028530295303053031530325303353034530355303653037530385303953040530415304253043530445304553046530475304853049530505305153052530535305453055530565305753058530595306053061530625306353064530655306653067530685306953070530715307253073530745307553076530775307853079530805308153082530835308453085530865308753088530895309053091530925309353094530955309653097530985309953100531015310253103531045310553106531075310853109531105311153112531135311453115531165311753118531195312053121531225312353124531255312653127531285312953130531315313253133531345313553136531375313853139531405314153142531435314453145531465314753148531495315053151531525315353154531555315653157531585315953160531615316253163531645316553166531675316853169531705317153172531735317453175531765317753178531795318053181531825318353184531855318653187531885318953190531915319253193531945319553196531975319853199532005320153202532035320453205532065320753208532095321053211532125321353214532155321653217532185321953220532215322253223532245322553226532275322853229532305323153232532335323453235532365323753238532395324053241532425324353244532455324653247532485324953250532515325253253532545325553256532575325853259532605326153262532635326453265532665326753268532695327053271532725327353274532755327653277532785327953280532815328253283532845328553286532875328853289532905329153292532935329453295532965329753298532995330053301533025330353304533055330653307533085330953310533115331253313533145331553316533175331853319533205332153322533235332453325533265332753328533295333053331533325333353334533355333653337533385333953340533415334253343533445334553346533475334853349533505335153352533535335453355533565335753358533595336053361533625336353364533655336653367533685336953370533715337253373533745337553376533775337853379533805338153382533835338453385533865338753388533895339053391533925339353394533955339653397533985339953400534015340253403534045340553406534075340853409534105341153412534135341453415534165341753418534195342053421534225342353424534255342653427534285342953430534315343253433534345343553436534375343853439534405344153442534435344453445534465344753448534495345053451534525345353454534555345653457534585345953460534615346253463534645346553466534675346853469534705347153472534735347453475534765347753478534795348053481534825348353484534855348653487534885348953490534915349253493534945349553496534975349853499535005350153502535035350453505535065350753508535095351053511535125351353514535155351653517535185351953520535215352253523535245352553526535275352853529535305353153532535335353453535535365353753538535395354053541535425354353544535455354653547535485354953550535515355253553535545355553556535575355853559535605356153562535635356453565535665356753568535695357053571535725357353574535755357653577535785357953580535815358253583535845358553586535875358853589535905359153592535935359453595535965359753598535995360053601536025360353604536055360653607536085360953610536115361253613536145361553616536175361853619536205362153622536235362453625536265362753628536295363053631536325363353634536355363653637536385363953640536415364253643536445364553646536475364853649536505365153652536535365453655536565365753658536595366053661536625366353664536655366653667536685366953670536715367253673536745367553676536775367853679536805368153682536835368453685536865368753688536895369053691536925369353694536955369653697536985369953700537015370253703537045370553706537075370853709537105371153712537135371453715537165371753718537195372053721537225372353724537255372653727537285372953730537315373253733537345373553736537375373853739537405374153742537435374453745537465374753748537495375053751537525375353754537555375653757537585375953760537615376253763537645376553766537675376853769537705377153772537735377453775537765377753778537795378053781537825378353784537855378653787537885378953790537915379253793537945379553796537975379853799538005380153802538035380453805538065380753808538095381053811538125381353814538155381653817538185381953820538215382253823538245382553826538275382853829538305383153832538335383453835538365383753838538395384053841538425384353844538455384653847538485384953850538515385253853538545385553856538575385853859538605386153862538635386453865538665386753868538695387053871538725387353874538755387653877538785387953880538815388253883538845388553886538875388853889538905389153892538935389453895538965389753898538995390053901539025390353904539055390653907539085390953910539115391253913539145391553916539175391853919539205392153922539235392453925539265392753928539295393053931539325393353934539355393653937539385393953940539415394253943539445394553946539475394853949539505395153952539535395453955539565395753958539595396053961539625396353964539655396653967539685396953970539715397253973539745397553976539775397853979539805398153982539835398453985539865398753988539895399053991539925399353994539955399653997539985399954000540015400254003540045400554006540075400854009540105401154012540135401454015540165401754018540195402054021540225402354024540255402654027540285402954030540315403254033540345403554036540375403854039540405404154042540435404454045540465404754048540495405054051540525405354054540555405654057540585405954060540615406254063540645406554066540675406854069540705407154072540735407454075540765407754078540795408054081540825408354084540855408654087540885408954090540915409254093540945409554096540975409854099541005410154102541035410454105541065410754108541095411054111541125411354114541155411654117541185411954120541215412254123541245412554126541275412854129541305413154132541335413454135541365413754138541395414054141541425414354144541455414654147541485414954150541515415254153541545415554156541575415854159541605416154162541635416454165541665416754168541695417054171541725417354174541755417654177541785417954180541815418254183541845418554186541875418854189541905419154192541935419454195541965419754198541995420054201542025420354204542055420654207542085420954210542115421254213542145421554216542175421854219542205422154222542235422454225542265422754228542295423054231542325423354234542355423654237542385423954240542415424254243542445424554246542475424854249542505425154252542535425454255542565425754258542595426054261542625426354264542655426654267542685426954270542715427254273542745427554276542775427854279542805428154282542835428454285542865428754288542895429054291542925429354294542955429654297542985429954300543015430254303543045430554306543075430854309543105431154312543135431454315543165431754318543195432054321543225432354324543255432654327543285432954330543315433254333543345433554336543375433854339543405434154342543435434454345543465434754348543495435054351543525435354354543555435654357543585435954360543615436254363543645436554366543675436854369543705437154372543735437454375543765437754378543795438054381543825438354384543855438654387543885438954390543915439254393543945439554396543975439854399544005440154402544035440454405544065440754408544095441054411544125441354414544155441654417544185441954420544215442254423544245442554426544275442854429544305443154432544335443454435544365443754438544395444054441544425444354444544455444654447544485444954450544515445254453544545445554456544575445854459544605446154462544635446454465544665446754468544695447054471544725447354474544755447654477544785447954480544815448254483544845448554486544875448854489544905449154492544935449454495544965449754498544995450054501545025450354504545055450654507545085450954510545115451254513545145451554516545175451854519545205452154522545235452454525545265452754528545295453054531545325453354534545355453654537545385453954540545415454254543545445454554546545475454854549545505455154552545535455454555545565455754558545595456054561545625456354564545655456654567545685456954570545715457254573545745457554576545775457854579545805458154582545835458454585545865458754588545895459054591545925459354594545955459654597545985459954600546015460254603546045460554606546075460854609546105461154612546135461454615546165461754618546195462054621546225462354624546255462654627546285462954630546315463254633546345463554636546375463854639546405464154642546435464454645546465464754648546495465054651546525465354654546555465654657546585465954660546615466254663546645466554666546675466854669546705467154672546735467454675546765467754678546795468054681546825468354684546855468654687546885468954690546915469254693546945469554696546975469854699547005470154702547035470454705547065470754708547095471054711547125471354714547155471654717547185471954720547215472254723547245472554726547275472854729547305473154732547335473454735547365473754738547395474054741547425474354744547455474654747547485474954750547515475254753547545475554756547575475854759547605476154762547635476454765547665476754768547695477054771547725477354774547755477654777547785477954780547815478254783547845478554786547875478854789547905479154792547935479454795547965479754798547995480054801548025480354804548055480654807548085480954810548115481254813548145481554816548175481854819548205482154822548235482454825548265482754828548295483054831548325483354834548355483654837548385483954840548415484254843548445484554846548475484854849548505485154852548535485454855548565485754858548595486054861548625486354864548655486654867548685486954870548715487254873548745487554876548775487854879548805488154882548835488454885548865488754888548895489054891548925489354894548955489654897548985489954900549015490254903549045490554906549075490854909549105491154912549135491454915549165491754918549195492054921549225492354924549255492654927549285492954930549315493254933549345493554936549375493854939549405494154942549435494454945549465494754948549495495054951549525495354954549555495654957549585495954960549615496254963549645496554966549675496854969549705497154972549735497454975549765497754978549795498054981549825498354984549855498654987549885498954990549915499254993549945499554996549975499854999550005500155002550035500455005550065500755008550095501055011550125501355014550155501655017550185501955020550215502255023550245502555026550275502855029550305503155032550335503455035550365503755038550395504055041550425504355044550455504655047550485504955050550515505255053550545505555056550575505855059550605506155062550635506455065550665506755068550695507055071550725507355074550755507655077550785507955080550815508255083550845508555086550875508855089550905509155092550935509455095550965509755098550995510055101551025510355104551055510655107551085510955110551115511255113551145511555116551175511855119551205512155122551235512455125551265512755128551295513055131551325513355134551355513655137551385513955140551415514255143551445514555146551475514855149551505515155152551535515455155551565515755158551595516055161551625516355164551655516655167551685516955170551715517255173551745517555176551775517855179551805518155182551835518455185551865518755188551895519055191551925519355194551955519655197551985519955200552015520255203552045520555206552075520855209552105521155212552135521455215552165521755218552195522055221552225522355224552255522655227552285522955230552315523255233552345523555236552375523855239552405524155242552435524455245552465524755248552495525055251552525525355254552555525655257552585525955260552615526255263552645526555266552675526855269552705527155272552735527455275552765527755278552795528055281552825528355284552855528655287552885528955290552915529255293552945529555296552975529855299553005530155302553035530455305553065530755308553095531055311553125531355314553155531655317553185531955320553215532255323553245532555326553275532855329553305533155332553335533455335553365533755338553395534055341553425534355344553455534655347553485534955350553515535255353553545535555356553575535855359553605536155362553635536455365553665536755368553695537055371553725537355374553755537655377553785537955380553815538255383553845538555386553875538855389553905539155392553935539455395553965539755398553995540055401554025540355404554055540655407554085540955410554115541255413554145541555416554175541855419554205542155422554235542455425554265542755428554295543055431554325543355434554355543655437554385543955440554415544255443554445544555446554475544855449554505545155452554535545455455554565545755458554595546055461554625546355464554655546655467554685546955470554715547255473554745547555476554775547855479554805548155482554835548455485554865548755488554895549055491554925549355494554955549655497554985549955500555015550255503555045550555506555075550855509555105551155512555135551455515555165551755518555195552055521555225552355524555255552655527555285552955530555315553255533555345553555536555375553855539555405554155542555435554455545555465554755548555495555055551555525555355554555555555655557555585555955560555615556255563555645556555566555675556855569555705557155572555735557455575555765557755578555795558055581555825558355584555855558655587555885558955590555915559255593555945559555596555975559855599556005560155602556035560455605556065560755608556095561055611556125561355614556155561655617556185561955620556215562255623556245562555626556275562855629556305563155632556335563455635556365563755638556395564055641556425564355644556455564655647556485564955650556515565255653556545565555656556575565855659556605566155662556635566455665556665566755668556695567055671556725567355674556755567655677556785567955680556815568255683556845568555686556875568855689556905569155692556935569455695556965569755698556995570055701557025570355704557055570655707557085570955710557115571255713557145571555716557175571855719557205572155722557235572455725557265572755728557295573055731557325573355734557355573655737557385573955740557415574255743557445574555746557475574855749557505575155752557535575455755557565575755758557595576055761557625576355764557655576655767557685576955770557715577255773557745577555776557775577855779557805578155782557835578455785557865578755788557895579055791557925579355794557955579655797557985579955800558015580255803558045580555806558075580855809558105581155812558135581455815558165581755818558195582055821558225582355824558255582655827558285582955830558315583255833558345583555836558375583855839558405584155842558435584455845558465584755848558495585055851558525585355854558555585655857558585585955860558615586255863558645586555866558675586855869558705587155872558735587455875558765587755878558795588055881558825588355884558855588655887558885588955890558915589255893558945589555896558975589855899559005590155902559035590455905559065590755908559095591055911559125591355914559155591655917559185591955920559215592255923559245592555926559275592855929559305593155932559335593455935559365593755938559395594055941559425594355944559455594655947559485594955950559515595255953559545595555956559575595855959559605596155962559635596455965559665596755968559695597055971559725597355974559755597655977559785597955980559815598255983559845598555986559875598855989559905599155992559935599455995559965599755998559995600056001560025600356004560055600656007560085600956010560115601256013560145601556016560175601856019560205602156022560235602456025560265602756028560295603056031560325603356034560355603656037560385603956040560415604256043560445604556046560475604856049560505605156052560535605456055560565605756058560595606056061560625606356064560655606656067560685606956070560715607256073560745607556076560775607856079560805608156082560835608456085560865608756088560895609056091560925609356094560955609656097560985609956100561015610256103561045610556106561075610856109561105611156112561135611456115561165611756118561195612056121561225612356124561255612656127561285612956130561315613256133561345613556136561375613856139561405614156142561435614456145561465614756148561495615056151561525615356154561555615656157561585615956160561615616256163561645616556166561675616856169561705617156172561735617456175561765617756178561795618056181561825618356184561855618656187561885618956190561915619256193561945619556196561975619856199562005620156202562035620456205562065620756208562095621056211562125621356214562155621656217562185621956220562215622256223562245622556226562275622856229562305623156232562335623456235562365623756238562395624056241562425624356244562455624656247562485624956250562515625256253562545625556256562575625856259562605626156262562635626456265562665626756268562695627056271562725627356274562755627656277562785627956280562815628256283562845628556286562875628856289562905629156292562935629456295562965629756298562995630056301563025630356304563055630656307563085630956310563115631256313563145631556316563175631856319563205632156322563235632456325563265632756328563295633056331563325633356334563355633656337563385633956340563415634256343563445634556346563475634856349563505635156352563535635456355563565635756358563595636056361563625636356364563655636656367563685636956370563715637256373563745637556376563775637856379563805638156382563835638456385563865638756388563895639056391563925639356394563955639656397563985639956400564015640256403564045640556406564075640856409564105641156412564135641456415564165641756418564195642056421564225642356424564255642656427564285642956430564315643256433564345643556436564375643856439564405644156442564435644456445564465644756448564495645056451564525645356454564555645656457564585645956460564615646256463564645646556466564675646856469564705647156472564735647456475564765647756478564795648056481564825648356484564855648656487564885648956490564915649256493564945649556496564975649856499565005650156502565035650456505565065650756508565095651056511565125651356514565155651656517565185651956520565215652256523565245652556526565275652856529565305653156532565335653456535565365653756538565395654056541565425654356544565455654656547565485654956550565515655256553565545655556556565575655856559565605656156562565635656456565565665656756568565695657056571565725657356574565755657656577565785657956580565815658256583565845658556586565875658856589565905659156592565935659456595565965659756598565995660056601566025660356604566055660656607566085660956610566115661256613566145661556616566175661856619566205662156622566235662456625566265662756628566295663056631566325663356634566355663656637566385663956640566415664256643566445664556646566475664856649566505665156652566535665456655566565665756658566595666056661566625666356664566655666656667566685666956670566715667256673566745667556676566775667856679566805668156682566835668456685566865668756688566895669056691566925669356694566955669656697566985669956700567015670256703567045670556706567075670856709567105671156712567135671456715567165671756718567195672056721567225672356724567255672656727567285672956730567315673256733567345673556736567375673856739567405674156742567435674456745567465674756748567495675056751567525675356754567555675656757567585675956760567615676256763567645676556766567675676856769567705677156772567735677456775567765677756778567795678056781567825678356784567855678656787567885678956790567915679256793567945679556796567975679856799568005680156802568035680456805568065680756808568095681056811568125681356814568155681656817568185681956820568215682256823568245682556826568275682856829568305683156832568335683456835568365683756838568395684056841568425684356844568455684656847568485684956850568515685256853568545685556856568575685856859568605686156862568635686456865568665686756868568695687056871568725687356874568755687656877568785687956880568815688256883568845688556886568875688856889568905689156892568935689456895568965689756898568995690056901569025690356904569055690656907569085690956910569115691256913569145691556916569175691856919569205692156922569235692456925569265692756928569295693056931569325693356934569355693656937569385693956940569415694256943569445694556946569475694856949569505695156952569535695456955569565695756958569595696056961569625696356964569655696656967569685696956970569715697256973569745697556976569775697856979569805698156982569835698456985569865698756988569895699056991569925699356994569955699656997569985699957000570015700257003570045700557006570075700857009570105701157012570135701457015570165701757018570195702057021570225702357024570255702657027570285702957030570315703257033570345703557036570375703857039570405704157042570435704457045570465704757048570495705057051570525705357054570555705657057570585705957060570615706257063570645706557066570675706857069570705707157072570735707457075570765707757078570795708057081570825708357084570855708657087570885708957090570915709257093570945709557096570975709857099571005710157102571035710457105571065710757108571095711057111571125711357114571155711657117571185711957120571215712257123571245712557126571275712857129571305713157132571335713457135571365713757138571395714057141571425714357144571455714657147571485714957150571515715257153571545715557156571575715857159571605716157162571635716457165571665716757168571695717057171571725717357174571755717657177571785717957180571815718257183571845718557186571875718857189571905719157192571935719457195571965719757198571995720057201572025720357204572055720657207572085720957210572115721257213572145721557216572175721857219572205722157222572235722457225572265722757228572295723057231572325723357234572355723657237572385723957240572415724257243572445724557246572475724857249572505725157252572535725457255572565725757258572595726057261572625726357264572655726657267572685726957270572715727257273572745727557276572775727857279572805728157282572835728457285572865728757288572895729057291572925729357294572955729657297572985729957300573015730257303573045730557306573075730857309573105731157312573135731457315573165731757318573195732057321573225732357324573255732657327573285732957330573315733257333573345733557336573375733857339573405734157342573435734457345573465734757348573495735057351573525735357354573555735657357573585735957360573615736257363573645736557366573675736857369573705737157372573735737457375573765737757378573795738057381573825738357384573855738657387573885738957390573915739257393573945739557396573975739857399574005740157402574035740457405574065740757408574095741057411574125741357414574155741657417574185741957420574215742257423574245742557426574275742857429574305743157432574335743457435574365743757438574395744057441574425744357444574455744657447574485744957450574515745257453574545745557456574575745857459574605746157462574635746457465574665746757468574695747057471574725747357474574755747657477574785747957480574815748257483574845748557486574875748857489574905749157492574935749457495574965749757498574995750057501575025750357504575055750657507575085750957510575115751257513575145751557516575175751857519575205752157522575235752457525575265752757528575295753057531575325753357534575355753657537575385753957540575415754257543575445754557546575475754857549575505755157552575535755457555575565755757558575595756057561575625756357564575655756657567575685756957570575715757257573575745757557576575775757857579575805758157582575835758457585575865758757588575895759057591575925759357594575955759657597575985759957600576015760257603576045760557606576075760857609576105761157612576135761457615576165761757618576195762057621576225762357624576255762657627576285762957630576315763257633576345763557636576375763857639576405764157642576435764457645576465764757648576495765057651576525765357654576555765657657576585765957660576615766257663576645766557666576675766857669576705767157672576735767457675576765767757678576795768057681576825768357684576855768657687576885768957690576915769257693576945769557696576975769857699577005770157702577035770457705577065770757708577095771057711577125771357714577155771657717577185771957720577215772257723577245772557726577275772857729577305773157732577335773457735577365773757738577395774057741577425774357744577455774657747577485774957750577515775257753577545775557756577575775857759577605776157762577635776457765577665776757768577695777057771577725777357774577755777657777577785777957780577815778257783577845778557786577875778857789577905779157792577935779457795577965779757798577995780057801578025780357804578055780657807578085780957810578115781257813578145781557816578175781857819578205782157822578235782457825578265782757828578295783057831578325783357834578355783657837578385783957840578415784257843578445784557846578475784857849578505785157852578535785457855578565785757858578595786057861578625786357864578655786657867578685786957870578715787257873578745787557876578775787857879578805788157882578835788457885578865788757888578895789057891578925789357894578955789657897578985789957900579015790257903579045790557906579075790857909579105791157912579135791457915579165791757918579195792057921579225792357924579255792657927579285792957930579315793257933579345793557936579375793857939579405794157942579435794457945579465794757948579495795057951579525795357954579555795657957579585795957960579615796257963579645796557966579675796857969579705797157972579735797457975579765797757978579795798057981579825798357984579855798657987579885798957990579915799257993579945799557996579975799857999580005800158002580035800458005580065800758008580095801058011580125801358014580155801658017580185801958020580215802258023580245802558026580275802858029580305803158032580335803458035580365803758038580395804058041580425804358044580455804658047580485804958050580515805258053580545805558056580575805858059580605806158062580635806458065580665806758068580695807058071580725807358074580755807658077580785807958080580815808258083580845808558086580875808858089580905809158092580935809458095580965809758098580995810058101581025810358104581055810658107581085810958110581115811258113581145811558116581175811858119581205812158122581235812458125581265812758128581295813058131581325813358134581355813658137581385813958140581415814258143581445814558146581475814858149581505815158152581535815458155581565815758158581595816058161581625816358164581655816658167581685816958170581715817258173581745817558176581775817858179581805818158182581835818458185581865818758188581895819058191581925819358194581955819658197581985819958200582015820258203582045820558206582075820858209582105821158212582135821458215582165821758218582195822058221582225822358224582255822658227582285822958230582315823258233582345823558236582375823858239582405824158242582435824458245582465824758248582495825058251582525825358254582555825658257582585825958260582615826258263582645826558266582675826858269582705827158272582735827458275582765827758278582795828058281582825828358284582855828658287582885828958290582915829258293582945829558296582975829858299583005830158302583035830458305583065830758308583095831058311583125831358314583155831658317583185831958320583215832258323583245832558326583275832858329583305833158332583335833458335583365833758338583395834058341583425834358344583455834658347583485834958350583515835258353583545835558356583575835858359583605836158362583635836458365583665836758368583695837058371583725837358374583755837658377583785837958380583815838258383583845838558386583875838858389583905839158392583935839458395583965839758398583995840058401584025840358404584055840658407584085840958410584115841258413584145841558416584175841858419584205842158422584235842458425584265842758428584295843058431584325843358434584355843658437584385843958440584415844258443584445844558446584475844858449584505845158452584535845458455584565845758458584595846058461584625846358464584655846658467584685846958470584715847258473584745847558476584775847858479584805848158482584835848458485584865848758488584895849058491584925849358494584955849658497584985849958500585015850258503585045850558506585075850858509585105851158512585135851458515585165851758518585195852058521585225852358524585255852658527585285852958530585315853258533585345853558536585375853858539585405854158542585435854458545585465854758548585495855058551585525855358554585555855658557585585855958560585615856258563585645856558566585675856858569585705857158572585735857458575585765857758578585795858058581585825858358584585855858658587585885858958590585915859258593585945859558596585975859858599586005860158602586035860458605586065860758608586095861058611586125861358614586155861658617586185861958620586215862258623586245862558626586275862858629586305863158632586335863458635586365863758638586395864058641586425864358644586455864658647586485864958650586515865258653586545865558656586575865858659586605866158662586635866458665586665866758668586695867058671586725867358674586755867658677586785867958680586815868258683586845868558686586875868858689586905869158692586935869458695586965869758698586995870058701587025870358704587055870658707587085870958710587115871258713587145871558716587175871858719587205872158722587235872458725587265872758728587295873058731587325873358734587355873658737587385873958740587415874258743587445874558746587475874858749587505875158752587535875458755587565875758758587595876058761587625876358764587655876658767587685876958770587715877258773587745877558776587775877858779587805878158782587835878458785587865878758788587895879058791587925879358794587955879658797587985879958800588015880258803588045880558806588075880858809588105881158812588135881458815588165881758818588195882058821588225882358824588255882658827588285882958830588315883258833588345883558836588375883858839588405884158842588435884458845588465884758848588495885058851588525885358854588555885658857588585885958860588615886258863588645886558866588675886858869588705887158872588735887458875588765887758878588795888058881588825888358884588855888658887588885888958890588915889258893588945889558896588975889858899589005890158902589035890458905589065890758908589095891058911589125891358914589155891658917589185891958920589215892258923589245892558926589275892858929589305893158932589335893458935589365893758938589395894058941589425894358944589455894658947589485894958950589515895258953589545895558956589575895858959589605896158962589635896458965589665896758968589695897058971589725897358974589755897658977589785897958980589815898258983589845898558986589875898858989589905899158992589935899458995589965899758998589995900059001590025900359004590055900659007590085900959010590115901259013590145901559016590175901859019590205902159022590235902459025590265902759028590295903059031590325903359034590355903659037590385903959040590415904259043590445904559046590475904859049590505905159052590535905459055590565905759058590595906059061590625906359064590655906659067590685906959070590715907259073590745907559076590775907859079590805908159082590835908459085590865908759088590895909059091590925909359094590955909659097590985909959100591015910259103591045910559106591075910859109591105911159112591135911459115591165911759118591195912059121591225912359124591255912659127591285912959130591315913259133591345913559136591375913859139591405914159142591435914459145591465914759148591495915059151591525915359154591555915659157591585915959160591615916259163591645916559166591675916859169591705917159172591735917459175591765917759178591795918059181591825918359184591855918659187591885918959190591915919259193591945919559196591975919859199592005920159202592035920459205592065920759208592095921059211592125921359214592155921659217592185921959220592215922259223592245922559226592275922859229592305923159232592335923459235592365923759238592395924059241592425924359244592455924659247592485924959250592515925259253592545925559256592575925859259592605926159262592635926459265592665926759268592695927059271592725927359274592755927659277592785927959280592815928259283592845928559286592875928859289592905929159292592935929459295592965929759298592995930059301593025930359304593055930659307593085930959310593115931259313593145931559316593175931859319593205932159322593235932459325593265932759328593295933059331593325933359334593355933659337593385933959340593415934259343593445934559346593475934859349593505935159352593535935459355593565935759358593595936059361593625936359364593655936659367593685936959370593715937259373593745937559376593775937859379593805938159382593835938459385593865938759388593895939059391593925939359394593955939659397593985939959400594015940259403594045940559406594075940859409594105941159412594135941459415594165941759418594195942059421594225942359424594255942659427594285942959430594315943259433594345943559436594375943859439594405944159442594435944459445594465944759448594495945059451594525945359454594555945659457594585945959460594615946259463594645946559466594675946859469594705947159472594735947459475594765947759478594795948059481594825948359484594855948659487594885948959490594915949259493594945949559496594975949859499595005950159502595035950459505595065950759508595095951059511595125951359514595155951659517595185951959520595215952259523595245952559526595275952859529595305953159532595335953459535595365953759538595395954059541595425954359544595455954659547595485954959550595515955259553595545955559556595575955859559595605956159562595635956459565595665956759568595695957059571595725957359574595755957659577595785957959580595815958259583595845958559586595875958859589595905959159592595935959459595595965959759598595995960059601596025960359604596055960659607596085960959610596115961259613596145961559616596175961859619596205962159622596235962459625596265962759628596295963059631596325963359634596355963659637596385963959640596415964259643596445964559646596475964859649596505965159652596535965459655596565965759658596595966059661596625966359664596655966659667596685966959670596715967259673596745967559676596775967859679596805968159682596835968459685596865968759688596895969059691596925969359694596955969659697596985969959700597015970259703597045970559706597075970859709597105971159712597135971459715597165971759718597195972059721597225972359724597255972659727597285972959730597315973259733597345973559736597375973859739597405974159742597435974459745597465974759748597495975059751597525975359754597555975659757597585975959760597615976259763597645976559766597675976859769597705977159772597735977459775597765977759778597795978059781597825978359784597855978659787597885978959790597915979259793597945979559796597975979859799598005980159802598035980459805598065980759808598095981059811598125981359814598155981659817598185981959820598215982259823598245982559826598275982859829598305983159832598335983459835598365983759838598395984059841598425984359844598455984659847598485984959850598515985259853598545985559856598575985859859598605986159862598635986459865598665986759868598695987059871598725987359874598755987659877598785987959880598815988259883598845988559886598875988859889598905989159892598935989459895598965989759898598995990059901599025990359904599055990659907599085990959910599115991259913599145991559916599175991859919599205992159922599235992459925599265992759928599295993059931599325993359934599355993659937599385993959940599415994259943599445994559946599475994859949599505995159952599535995459955599565995759958599595996059961599625996359964599655996659967599685996959970599715997259973599745997559976599775997859979599805998159982599835998459985599865998759988599895999059991599925999359994599955999659997599985999960000600016000260003600046000560006600076000860009600106001160012600136001460015600166001760018600196002060021600226002360024600256002660027600286002960030600316003260033600346003560036600376003860039600406004160042600436004460045600466004760048600496005060051600526005360054600556005660057600586005960060600616006260063600646006560066600676006860069600706007160072600736007460075600766007760078600796008060081600826008360084600856008660087600886008960090600916009260093600946009560096600976009860099601006010160102601036010460105601066010760108601096011060111601126011360114601156011660117601186011960120601216012260123601246012560126601276012860129601306013160132601336013460135601366013760138601396014060141601426014360144601456014660147601486014960150601516015260153601546015560156601576015860159601606016160162601636016460165601666016760168601696017060171601726017360174601756017660177601786017960180601816018260183601846018560186601876018860189601906019160192601936019460195601966019760198601996020060201602026020360204602056020660207602086020960210602116021260213602146021560216602176021860219602206022160222602236022460225602266022760228602296023060231602326023360234602356023660237602386023960240602416024260243602446024560246602476024860249602506025160252602536025460255602566025760258602596026060261602626026360264602656026660267602686026960270602716027260273602746027560276602776027860279602806028160282602836028460285602866028760288602896029060291602926029360294602956029660297602986029960300603016030260303603046030560306603076030860309603106031160312603136031460315603166031760318603196032060321603226032360324603256032660327603286032960330603316033260333603346033560336603376033860339603406034160342603436034460345603466034760348603496035060351603526035360354603556035660357603586035960360603616036260363603646036560366603676036860369603706037160372603736037460375603766037760378603796038060381603826038360384603856038660387603886038960390603916039260393603946039560396603976039860399604006040160402604036040460405604066040760408604096041060411604126041360414604156041660417604186041960420604216042260423604246042560426604276042860429604306043160432604336043460435604366043760438604396044060441604426044360444604456044660447604486044960450604516045260453604546045560456604576045860459604606046160462604636046460465604666046760468604696047060471604726047360474604756047660477604786047960480604816048260483604846048560486604876048860489604906049160492604936049460495604966049760498604996050060501605026050360504605056050660507605086050960510605116051260513605146051560516605176051860519605206052160522605236052460525605266052760528605296053060531605326053360534605356053660537605386053960540605416054260543605446054560546605476054860549605506055160552605536055460555605566055760558605596056060561605626056360564605656056660567605686056960570605716057260573605746057560576605776057860579605806058160582605836058460585605866058760588605896059060591605926059360594605956059660597605986059960600606016060260603606046060560606606076060860609606106061160612606136061460615606166061760618606196062060621606226062360624606256062660627606286062960630606316063260633606346063560636606376063860639606406064160642606436064460645606466064760648606496065060651606526065360654606556065660657606586065960660606616066260663606646066560666606676066860669606706067160672606736067460675606766067760678606796068060681606826068360684606856068660687606886068960690606916069260693606946069560696606976069860699607006070160702607036070460705607066070760708607096071060711607126071360714607156071660717607186071960720607216072260723607246072560726607276072860729607306073160732607336073460735607366073760738607396074060741607426074360744607456074660747607486074960750607516075260753607546075560756607576075860759607606076160762607636076460765607666076760768607696077060771607726077360774607756077660777607786077960780607816078260783607846078560786607876078860789607906079160792607936079460795607966079760798607996080060801608026080360804608056080660807608086080960810608116081260813608146081560816608176081860819608206082160822608236082460825608266082760828608296083060831608326083360834608356083660837608386083960840608416084260843608446084560846608476084860849608506085160852608536085460855608566085760858608596086060861608626086360864608656086660867608686086960870608716087260873608746087560876608776087860879608806088160882608836088460885608866088760888608896089060891608926089360894608956089660897608986089960900609016090260903609046090560906609076090860909609106091160912609136091460915609166091760918609196092060921609226092360924609256092660927609286092960930609316093260933609346093560936609376093860939609406094160942609436094460945609466094760948609496095060951609526095360954609556095660957609586095960960609616096260963609646096560966609676096860969609706097160972609736097460975609766097760978609796098060981609826098360984609856098660987609886098960990609916099260993609946099560996609976099860999610006100161002610036100461005610066100761008610096101061011610126101361014610156101661017610186101961020610216102261023610246102561026610276102861029610306103161032610336103461035610366103761038610396104061041610426104361044610456104661047610486104961050610516105261053610546105561056610576105861059610606106161062610636106461065610666106761068610696107061071610726107361074610756107661077610786107961080610816108261083610846108561086610876108861089610906109161092610936109461095610966109761098610996110061101611026110361104611056110661107611086110961110611116111261113611146111561116611176111861119611206112161122611236112461125611266112761128611296113061131611326113361134611356113661137611386113961140611416114261143611446114561146611476114861149611506115161152611536115461155611566115761158611596116061161611626116361164611656116661167611686116961170611716117261173611746117561176611776117861179611806118161182611836118461185611866118761188611896119061191611926119361194611956119661197611986119961200612016120261203612046120561206612076120861209612106121161212612136121461215612166121761218612196122061221612226122361224612256122661227612286122961230612316123261233612346123561236612376123861239612406124161242612436124461245612466124761248612496125061251612526125361254612556125661257612586125961260612616126261263612646126561266612676126861269612706127161272612736127461275612766127761278612796128061281612826128361284612856128661287612886128961290612916129261293612946129561296612976129861299613006130161302613036130461305613066130761308613096131061311613126131361314613156131661317613186131961320613216132261323613246132561326613276132861329613306133161332613336133461335613366133761338613396134061341613426134361344613456134661347613486134961350613516135261353613546135561356613576135861359613606136161362613636136461365613666136761368613696137061371613726137361374613756137661377613786137961380613816138261383613846138561386613876138861389613906139161392613936139461395613966139761398613996140061401614026140361404614056140661407614086140961410614116141261413614146141561416614176141861419614206142161422614236142461425614266142761428614296143061431614326143361434614356143661437614386143961440614416144261443614446144561446614476144861449614506145161452614536145461455614566145761458614596146061461614626146361464614656146661467614686146961470614716147261473614746147561476614776147861479614806148161482614836148461485614866148761488614896149061491614926149361494614956149661497614986149961500615016150261503615046150561506615076150861509615106151161512615136151461515615166151761518615196152061521615226152361524615256152661527615286152961530615316153261533615346153561536615376153861539615406154161542615436154461545615466154761548615496155061551615526155361554615556155661557615586155961560615616156261563615646156561566615676156861569615706157161572615736157461575615766157761578615796158061581615826158361584615856158661587615886158961590615916159261593615946159561596615976159861599616006160161602616036160461605616066160761608616096161061611616126161361614616156161661617616186161961620616216162261623616246162561626616276162861629616306163161632616336163461635616366163761638616396164061641616426164361644616456164661647616486164961650616516165261653616546165561656616576165861659616606166161662616636166461665616666166761668616696167061671616726167361674616756167661677616786167961680616816168261683616846168561686616876168861689616906169161692616936169461695616966169761698616996170061701617026170361704617056170661707617086170961710617116171261713617146171561716617176171861719617206172161722617236172461725617266172761728617296173061731617326173361734617356173661737617386173961740617416174261743617446174561746617476174861749617506175161752617536175461755617566175761758617596176061761617626176361764617656176661767617686176961770617716177261773617746177561776617776177861779617806178161782617836178461785617866178761788617896179061791617926179361794617956179661797617986179961800618016180261803618046180561806618076180861809618106181161812618136181461815618166181761818618196182061821618226182361824618256182661827618286182961830618316183261833618346183561836618376183861839618406184161842618436184461845618466184761848618496185061851618526185361854618556185661857618586185961860618616186261863618646186561866618676186861869618706187161872618736187461875618766187761878618796188061881618826188361884618856188661887618886188961890618916189261893618946189561896618976189861899619006190161902619036190461905619066190761908619096191061911619126191361914619156191661917619186191961920619216192261923619246192561926619276192861929619306193161932619336193461935619366193761938619396194061941619426194361944619456194661947619486194961950619516195261953619546195561956619576195861959619606196161962619636196461965619666196761968619696197061971619726197361974619756197661977619786197961980619816198261983619846198561986619876198861989619906199161992619936199461995619966199761998619996200062001620026200362004620056200662007620086200962010620116201262013620146201562016620176201862019620206202162022620236202462025620266202762028620296203062031620326203362034620356203662037620386203962040620416204262043620446204562046620476204862049620506205162052620536205462055620566205762058620596206062061620626206362064620656206662067620686206962070620716207262073620746207562076620776207862079620806208162082620836208462085620866208762088620896209062091620926209362094620956209662097620986209962100621016210262103621046210562106621076210862109621106211162112621136211462115621166211762118621196212062121621226212362124621256212662127621286212962130621316213262133621346213562136621376213862139621406214162142621436214462145621466214762148621496215062151621526215362154621556215662157621586215962160621616216262163621646216562166621676216862169621706217162172621736217462175621766217762178621796218062181621826218362184621856218662187621886218962190621916219262193621946219562196621976219862199622006220162202622036220462205622066220762208622096221062211622126221362214622156221662217622186221962220622216222262223622246222562226622276222862229622306223162232622336223462235622366223762238622396224062241622426224362244622456224662247622486224962250622516225262253622546225562256622576225862259622606226162262622636226462265622666226762268622696227062271622726227362274622756227662277622786227962280622816228262283622846228562286622876228862289622906229162292622936229462295622966229762298622996230062301623026230362304623056230662307623086230962310623116231262313623146231562316623176231862319623206232162322623236232462325623266232762328623296233062331623326233362334623356233662337623386233962340623416234262343623446234562346623476234862349623506235162352623536235462355623566235762358623596236062361623626236362364623656236662367623686236962370623716237262373623746237562376623776237862379623806238162382623836238462385623866238762388623896239062391623926239362394623956239662397623986239962400624016240262403624046240562406624076240862409624106241162412624136241462415624166241762418624196242062421624226242362424624256242662427624286242962430624316243262433624346243562436624376243862439624406244162442624436244462445624466244762448624496245062451624526245362454624556245662457624586245962460624616246262463624646246562466624676246862469624706247162472624736247462475624766247762478624796248062481624826248362484624856248662487624886248962490624916249262493624946249562496624976249862499625006250162502625036250462505625066250762508625096251062511625126251362514625156251662517625186251962520625216252262523625246252562526625276252862529625306253162532625336253462535625366253762538625396254062541625426254362544625456254662547625486254962550625516255262553625546255562556625576255862559625606256162562625636256462565625666256762568625696257062571625726257362574625756257662577625786257962580625816258262583625846258562586625876258862589625906259162592625936259462595625966259762598625996260062601626026260362604626056260662607626086260962610626116261262613626146261562616626176261862619626206262162622626236262462625626266262762628626296263062631626326263362634626356263662637626386263962640626416264262643626446264562646626476264862649626506265162652626536265462655626566265762658626596266062661626626266362664626656266662667626686266962670626716267262673626746267562676626776267862679626806268162682626836268462685626866268762688626896269062691626926269362694626956269662697626986269962700627016270262703627046270562706627076270862709627106271162712627136271462715627166271762718627196272062721627226272362724627256272662727627286272962730627316273262733627346273562736627376273862739627406274162742627436274462745627466274762748627496275062751627526275362754627556275662757627586275962760627616276262763627646276562766627676276862769627706277162772627736277462775627766277762778627796278062781627826278362784627856278662787627886278962790627916279262793627946279562796627976279862799628006280162802628036280462805628066280762808628096281062811628126281362814628156281662817628186281962820628216282262823628246282562826628276282862829628306283162832628336283462835628366283762838628396284062841628426284362844628456284662847628486284962850628516285262853628546285562856628576285862859628606286162862628636286462865628666286762868628696287062871628726287362874628756287662877628786287962880628816288262883628846288562886628876288862889628906289162892628936289462895628966289762898628996290062901629026290362904629056290662907629086290962910629116291262913629146291562916629176291862919629206292162922629236292462925629266292762928629296293062931629326293362934629356293662937629386293962940629416294262943629446294562946629476294862949629506295162952629536295462955629566295762958629596296062961629626296362964629656296662967629686296962970629716297262973629746297562976629776297862979629806298162982629836298462985629866298762988629896299062991629926299362994629956299662997629986299963000630016300263003630046300563006630076300863009630106301163012630136301463015630166301763018630196302063021630226302363024630256302663027630286302963030630316303263033630346303563036630376303863039630406304163042630436304463045630466304763048630496305063051630526305363054630556305663057630586305963060630616306263063630646306563066630676306863069630706307163072630736307463075630766307763078630796308063081630826308363084630856308663087630886308963090630916309263093630946309563096630976309863099631006310163102631036310463105631066310763108631096311063111631126311363114631156311663117631186311963120631216312263123631246312563126631276312863129631306313163132631336313463135631366313763138631396314063141631426314363144631456314663147631486314963150631516315263153631546315563156631576315863159631606316163162631636316463165631666316763168631696317063171631726317363174631756317663177631786317963180631816318263183631846318563186631876318863189631906319163192631936319463195631966319763198631996320063201632026320363204632056320663207632086320963210632116321263213632146321563216632176321863219632206322163222632236322463225632266322763228632296323063231632326323363234632356323663237632386323963240632416324263243632446324563246632476324863249632506325163252632536325463255632566325763258632596326063261632626326363264632656326663267632686326963270632716327263273632746327563276632776327863279632806328163282632836328463285632866328763288632896329063291632926329363294632956329663297632986329963300633016330263303633046330563306633076330863309633106331163312633136331463315633166331763318633196332063321633226332363324633256332663327633286332963330633316333263333633346333563336633376333863339633406334163342633436334463345633466334763348633496335063351633526335363354633556335663357633586335963360633616336263363633646336563366633676336863369633706337163372633736337463375633766337763378633796338063381633826338363384633856338663387633886338963390633916339263393633946339563396633976339863399634006340163402634036340463405634066340763408634096341063411634126341363414634156341663417634186341963420634216342263423634246342563426634276342863429634306343163432634336343463435634366343763438634396344063441634426344363444634456344663447634486344963450634516345263453634546345563456634576345863459634606346163462634636346463465634666346763468634696347063471634726347363474634756347663477634786347963480634816348263483634846348563486634876348863489634906349163492634936349463495634966349763498634996350063501635026350363504635056350663507635086350963510635116351263513635146351563516635176351863519635206352163522635236352463525635266352763528635296353063531635326353363534635356353663537635386353963540635416354263543635446354563546635476354863549635506355163552635536355463555635566355763558635596356063561635626356363564635656356663567635686356963570635716357263573635746357563576635776357863579635806358163582635836358463585635866358763588635896359063591635926359363594635956359663597635986359963600636016360263603636046360563606636076360863609636106361163612636136361463615636166361763618636196362063621636226362363624636256362663627636286362963630636316363263633636346363563636636376363863639636406364163642636436364463645636466364763648636496365063651636526365363654636556365663657636586365963660636616366263663636646366563666636676366863669636706367163672636736367463675636766367763678636796368063681636826368363684636856368663687636886368963690636916369263693636946369563696636976369863699637006370163702637036370463705637066370763708637096371063711637126371363714637156371663717637186371963720637216372263723637246372563726637276372863729637306373163732637336373463735637366373763738637396374063741637426374363744637456374663747637486374963750637516375263753637546375563756637576375863759637606376163762637636376463765637666376763768637696377063771637726377363774637756377663777637786377963780637816378263783637846378563786637876378863789637906379163792637936379463795637966379763798637996380063801638026380363804638056380663807638086380963810638116381263813638146381563816638176381863819638206382163822638236382463825638266382763828638296383063831638326383363834638356383663837638386383963840638416384263843638446384563846638476384863849638506385163852638536385463855638566385763858638596386063861638626386363864638656386663867638686386963870638716387263873638746387563876638776387863879638806388163882638836388463885638866388763888638896389063891638926389363894638956389663897638986389963900639016390263903639046390563906639076390863909639106391163912639136391463915639166391763918639196392063921639226392363924639256392663927639286392963930639316393263933639346393563936639376393863939639406394163942639436394463945639466394763948639496395063951639526395363954639556395663957639586395963960639616396263963639646396563966639676396863969639706397163972639736397463975639766397763978639796398063981639826398363984639856398663987639886398963990639916399263993639946399563996639976399863999640006400164002640036400464005640066400764008640096401064011640126401364014640156401664017640186401964020640216402264023640246402564026640276402864029640306403164032640336403464035640366403764038640396404064041640426404364044640456404664047640486404964050640516405264053640546405564056640576405864059640606406164062640636406464065640666406764068640696407064071640726407364074640756407664077640786407964080640816408264083640846408564086640876408864089640906409164092640936409464095640966409764098640996410064101641026410364104641056410664107641086410964110641116411264113641146411564116641176411864119641206412164122641236412464125641266412764128641296413064131641326413364134641356413664137641386413964140641416414264143641446414564146641476414864149641506415164152641536415464155641566415764158641596416064161641626416364164641656416664167641686416964170641716417264173641746417564176641776417864179641806418164182641836418464185641866418764188641896419064191641926419364194641956419664197641986419964200642016420264203642046420564206642076420864209642106421164212642136421464215642166421764218642196422064221642226422364224642256422664227642286422964230642316423264233642346423564236642376423864239642406424164242642436424464245642466424764248642496425064251642526425364254642556425664257642586425964260642616426264263642646426564266642676426864269642706427164272642736427464275642766427764278642796428064281642826428364284642856428664287642886428964290642916429264293642946429564296642976429864299643006430164302643036430464305643066430764308643096431064311643126431364314643156431664317643186431964320643216432264323643246432564326643276432864329643306433164332643336433464335643366433764338643396434064341643426434364344643456434664347643486434964350643516435264353643546435564356643576435864359643606436164362643636436464365643666436764368643696437064371643726437364374643756437664377643786437964380643816438264383643846438564386643876438864389643906439164392643936439464395643966439764398643996440064401644026440364404644056440664407644086440964410644116441264413644146441564416644176441864419644206442164422644236442464425644266442764428644296443064431644326443364434644356443664437644386443964440644416444264443644446444564446644476444864449644506445164452644536445464455644566445764458644596446064461644626446364464644656446664467644686446964470644716447264473644746447564476644776447864479644806448164482644836448464485644866448764488644896449064491644926449364494644956449664497644986449964500645016450264503645046450564506645076450864509645106451164512645136451464515645166451764518645196452064521645226452364524645256452664527645286452964530645316453264533645346453564536645376453864539645406454164542645436454464545645466454764548645496455064551645526455364554645556455664557645586455964560645616456264563645646456564566645676456864569645706457164572645736457464575645766457764578645796458064581645826458364584645856458664587645886458964590645916459264593645946459564596645976459864599646006460164602646036460464605646066460764608646096461064611646126461364614646156461664617646186461964620646216462264623646246462564626646276462864629646306463164632646336463464635646366463764638646396464064641646426464364644646456464664647646486464964650646516465264653646546465564656646576465864659646606466164662646636466464665646666466764668646696467064671646726467364674646756467664677646786467964680646816468264683646846468564686646876468864689646906469164692646936469464695646966469764698646996470064701647026470364704647056470664707647086470964710647116471264713647146471564716647176471864719647206472164722647236472464725647266472764728647296473064731647326473364734647356473664737647386473964740647416474264743647446474564746647476474864749647506475164752647536475464755647566475764758647596476064761647626476364764647656476664767647686476964770647716477264773647746477564776647776477864779647806478164782647836478464785647866478764788647896479064791647926479364794647956479664797647986479964800648016480264803648046480564806648076480864809648106481164812648136481464815648166481764818648196482064821648226482364824648256482664827648286482964830648316483264833648346483564836648376483864839648406484164842648436484464845648466484764848648496485064851648526485364854648556485664857648586485964860648616486264863648646486564866648676486864869648706487164872648736487464875648766487764878648796488064881648826488364884648856488664887648886488964890648916489264893648946489564896648976489864899649006490164902649036490464905649066490764908649096491064911649126491364914649156491664917649186491964920649216492264923649246492564926649276492864929649306493164932649336493464935649366493764938649396494064941649426494364944649456494664947649486494964950649516495264953649546495564956649576495864959649606496164962649636496464965649666496764968649696497064971649726497364974649756497664977649786497964980649816498264983649846498564986649876498864989649906499164992649936499464995649966499764998649996500065001650026500365004650056500665007650086500965010650116501265013650146501565016650176501865019650206502165022650236502465025650266502765028650296503065031650326503365034650356503665037650386503965040650416504265043650446504565046650476504865049650506505165052650536505465055650566505765058650596506065061650626506365064650656506665067650686506965070650716507265073650746507565076650776507865079650806508165082650836508465085650866508765088650896509065091650926509365094650956509665097650986509965100651016510265103651046510565106651076510865109651106511165112651136511465115651166511765118651196512065121651226512365124651256512665127651286512965130651316513265133651346513565136651376513865139651406514165142651436514465145651466514765148651496515065151651526515365154651556515665157651586515965160651616516265163651646516565166651676516865169651706517165172651736517465175651766517765178651796518065181651826518365184651856518665187651886518965190651916519265193651946519565196651976519865199652006520165202652036520465205652066520765208652096521065211652126521365214652156521665217652186521965220652216522265223652246522565226652276522865229652306523165232652336523465235652366523765238652396524065241652426524365244652456524665247652486524965250652516525265253652546525565256652576525865259652606526165262652636526465265652666526765268652696527065271652726527365274652756527665277652786527965280652816528265283652846528565286652876528865289652906529165292652936529465295652966529765298652996530065301653026530365304653056530665307653086530965310653116531265313653146531565316653176531865319653206532165322653236532465325653266532765328653296533065331653326533365334653356533665337653386533965340653416534265343653446534565346653476534865349653506535165352653536535465355653566535765358653596536065361653626536365364653656536665367653686536965370653716537265373653746537565376653776537865379653806538165382653836538465385653866538765388653896539065391653926539365394653956539665397653986539965400654016540265403654046540565406654076540865409654106541165412654136541465415654166541765418654196542065421654226542365424654256542665427654286542965430654316543265433654346543565436654376543865439654406544165442654436544465445654466544765448654496545065451654526545365454654556545665457654586545965460654616546265463654646546565466654676546865469654706547165472654736547465475654766547765478654796548065481654826548365484654856548665487654886548965490654916549265493654946549565496654976549865499655006550165502655036550465505655066550765508655096551065511655126551365514655156551665517655186551965520655216552265523655246552565526655276552865529655306553165532655336553465535655366553765538655396554065541655426554365544655456554665547655486554965550655516555265553655546555565556655576555865559655606556165562655636556465565655666556765568655696557065571655726557365574655756557665577655786557965580655816558265583655846558565586655876558865589655906559165592655936559465595655966559765598655996560065601656026560365604656056560665607656086560965610656116561265613656146561565616656176561865619656206562165622656236562465625656266562765628656296563065631656326563365634656356563665637656386563965640656416564265643656446564565646656476564865649656506565165652656536565465655656566565765658656596566065661656626566365664656656566665667656686566965670656716567265673656746567565676656776567865679656806568165682656836568465685656866568765688656896569065691656926569365694656956569665697656986569965700657016570265703657046570565706657076570865709657106571165712657136571465715657166571765718657196572065721657226572365724657256572665727657286572965730657316573265733657346573565736657376573865739657406574165742657436574465745657466574765748657496575065751657526575365754657556575665757657586575965760657616576265763657646576565766657676576865769657706577165772657736577465775657766577765778657796578065781657826578365784657856578665787657886578965790657916579265793657946579565796657976579865799658006580165802658036580465805658066580765808658096581065811658126581365814658156581665817658186581965820658216582265823658246582565826658276582865829658306583165832658336583465835658366583765838658396584065841658426584365844658456584665847658486584965850658516585265853658546585565856658576585865859658606586165862658636586465865658666586765868658696587065871658726587365874658756587665877658786587965880658816588265883658846588565886658876588865889658906589165892658936589465895658966589765898658996590065901659026590365904659056590665907659086590965910659116591265913659146591565916659176591865919659206592165922659236592465925659266592765928659296593065931659326593365934659356593665937659386593965940659416594265943659446594565946659476594865949659506595165952659536595465955659566595765958659596596065961659626596365964659656596665967659686596965970659716597265973659746597565976659776597865979659806598165982659836598465985659866598765988659896599065991659926599365994659956599665997659986599966000660016600266003660046600566006660076600866009660106601166012660136601466015660166601766018660196602066021660226602366024660256602666027660286602966030660316603266033660346603566036660376603866039660406604166042660436604466045660466604766048660496605066051660526605366054660556605666057660586605966060660616606266063660646606566066660676606866069660706607166072660736607466075660766607766078660796608066081660826608366084660856608666087660886608966090660916609266093660946609566096660976609866099661006610166102661036610466105661066610766108661096611066111661126611366114661156611666117661186611966120661216612266123661246612566126661276612866129661306613166132661336613466135661366613766138661396614066141661426614366144661456614666147661486614966150661516615266153661546615566156661576615866159661606616166162661636616466165661666616766168661696617066171661726617366174661756617666177661786617966180661816618266183661846618566186661876618866189661906619166192661936619466195661966619766198661996620066201662026620366204662056620666207662086620966210662116621266213662146621566216662176621866219662206622166222662236622466225662266622766228662296623066231662326623366234662356623666237662386623966240662416624266243662446624566246662476624866249662506625166252662536625466255662566625766258662596626066261662626626366264662656626666267662686626966270662716627266273662746627566276662776627866279662806628166282662836628466285662866628766288662896629066291662926629366294662956629666297662986629966300663016630266303663046630566306663076630866309663106631166312663136631466315663166631766318663196632066321663226632366324663256632666327663286632966330663316633266333663346633566336663376633866339663406634166342663436634466345663466634766348663496635066351663526635366354663556635666357663586635966360663616636266363663646636566366663676636866369663706637166372663736637466375663766637766378663796638066381663826638366384663856638666387663886638966390663916639266393663946639566396663976639866399664006640166402664036640466405664066640766408664096641066411664126641366414664156641666417664186641966420664216642266423664246642566426664276642866429664306643166432664336643466435664366643766438664396644066441664426644366444664456644666447664486644966450664516645266453664546645566456664576645866459664606646166462664636646466465664666646766468664696647066471664726647366474664756647666477664786647966480664816648266483664846648566486664876648866489664906649166492664936649466495664966649766498664996650066501665026650366504665056650666507665086650966510665116651266513665146651566516665176651866519665206652166522665236652466525665266652766528665296653066531665326653366534665356653666537665386653966540665416654266543665446654566546665476654866549665506655166552665536655466555665566655766558665596656066561665626656366564665656656666567665686656966570665716657266573665746657566576665776657866579665806658166582665836658466585665866658766588665896659066591665926659366594665956659666597665986659966600666016660266603666046660566606666076660866609666106661166612666136661466615666166661766618666196662066621666226662366624666256662666627666286662966630666316663266633666346663566636666376663866639666406664166642666436664466645666466664766648666496665066651666526665366654666556665666657666586665966660666616666266663666646666566666666676666866669666706667166672666736667466675666766667766678666796668066681666826668366684666856668666687666886668966690666916669266693666946669566696666976669866699667006670166702667036670466705667066670766708667096671066711667126671366714667156671666717667186671966720667216672266723667246672566726667276672866729667306673166732667336673466735667366673766738667396674066741667426674366744667456674666747667486674966750667516675266753667546675566756667576675866759667606676166762667636676466765667666676766768667696677066771667726677366774667756677666777667786677966780667816678266783667846678566786667876678866789667906679166792667936679466795667966679766798667996680066801668026680366804668056680666807668086680966810668116681266813668146681566816668176681866819668206682166822668236682466825668266682766828668296683066831668326683366834668356683666837668386683966840668416684266843668446684566846668476684866849668506685166852668536685466855668566685766858668596686066861668626686366864668656686666867668686686966870668716687266873668746687566876668776687866879668806688166882668836688466885668866688766888668896689066891668926689366894668956689666897668986689966900669016690266903669046690566906669076690866909669106691166912669136691466915669166691766918669196692066921669226692366924669256692666927669286692966930669316693266933669346693566936669376693866939669406694166942669436694466945669466694766948669496695066951669526695366954669556695666957669586695966960669616696266963669646696566966669676696866969669706697166972669736697466975669766697766978669796698066981669826698366984669856698666987669886698966990669916699266993669946699566996669976699866999670006700167002670036700467005670066700767008670096701067011670126701367014670156701667017670186701967020670216702267023670246702567026670276702867029670306703167032670336703467035670366703767038670396704067041670426704367044670456704667047670486704967050670516705267053670546705567056670576705867059670606706167062670636706467065670666706767068670696707067071670726707367074670756707667077670786707967080670816708267083670846708567086670876708867089670906709167092670936709467095670966709767098670996710067101671026710367104671056710667107671086710967110671116711267113671146711567116671176711867119671206712167122671236712467125671266712767128671296713067131671326713367134671356713667137671386713967140671416714267143671446714567146671476714867149671506715167152671536715467155671566715767158671596716067161671626716367164671656716667167671686716967170671716717267173671746717567176671776717867179671806718167182671836718467185671866718767188671896719067191671926719367194671956719667197671986719967200672016720267203672046720567206672076720867209672106721167212672136721467215672166721767218672196722067221672226722367224672256722667227672286722967230672316723267233672346723567236672376723867239672406724167242672436724467245672466724767248672496725067251672526725367254672556725667257672586725967260672616726267263672646726567266672676726867269672706727167272672736727467275672766727767278672796728067281672826728367284672856728667287672886728967290672916729267293672946729567296672976729867299673006730167302673036730467305673066730767308673096731067311673126731367314673156731667317673186731967320673216732267323673246732567326673276732867329673306733167332673336733467335673366733767338673396734067341673426734367344673456734667347673486734967350673516735267353673546735567356673576735867359673606736167362673636736467365673666736767368673696737067371673726737367374673756737667377673786737967380673816738267383673846738567386673876738867389673906739167392673936739467395673966739767398673996740067401674026740367404674056740667407674086740967410674116741267413674146741567416674176741867419674206742167422674236742467425674266742767428674296743067431674326743367434674356743667437674386743967440674416744267443674446744567446674476744867449674506745167452674536745467455674566745767458674596746067461674626746367464674656746667467674686746967470674716747267473674746747567476674776747867479674806748167482674836748467485674866748767488674896749067491674926749367494674956749667497674986749967500675016750267503675046750567506675076750867509675106751167512675136751467515675166751767518675196752067521675226752367524675256752667527675286752967530675316753267533675346753567536675376753867539675406754167542675436754467545675466754767548675496755067551675526755367554675556755667557675586755967560675616756267563675646756567566675676756867569675706757167572675736757467575675766757767578675796758067581675826758367584675856758667587675886758967590675916759267593675946759567596675976759867599676006760167602676036760467605676066760767608676096761067611676126761367614676156761667617676186761967620676216762267623676246762567626676276762867629676306763167632676336763467635676366763767638676396764067641676426764367644676456764667647676486764967650676516765267653676546765567656676576765867659676606766167662676636766467665676666766767668676696767067671676726767367674676756767667677676786767967680676816768267683676846768567686676876768867689676906769167692676936769467695676966769767698676996770067701677026770367704677056770667707677086770967710677116771267713677146771567716677176771867719677206772167722677236772467725677266772767728677296773067731677326773367734677356773667737677386773967740677416774267743677446774567746677476774867749677506775167752677536775467755677566775767758677596776067761677626776367764677656776667767677686776967770677716777267773677746777567776677776777867779677806778167782677836778467785677866778767788677896779067791677926779367794677956779667797677986779967800678016780267803678046780567806678076780867809678106781167812678136781467815678166781767818678196782067821678226782367824678256782667827678286782967830678316783267833678346783567836678376783867839678406784167842678436784467845678466784767848678496785067851678526785367854678556785667857678586785967860678616786267863678646786567866678676786867869678706787167872678736787467875678766787767878678796788067881678826788367884678856788667887678886788967890678916789267893678946789567896678976789867899679006790167902679036790467905679066790767908679096791067911679126791367914679156791667917679186791967920679216792267923679246792567926679276792867929679306793167932679336793467935679366793767938679396794067941679426794367944679456794667947679486794967950679516795267953679546795567956679576795867959679606796167962679636796467965679666796767968679696797067971679726797367974679756797667977679786797967980679816798267983679846798567986679876798867989679906799167992679936799467995679966799767998679996800068001680026800368004680056800668007680086800968010680116801268013680146801568016680176801868019680206802168022680236802468025680266802768028680296803068031680326803368034680356803668037680386803968040680416804268043680446804568046680476804868049680506805168052680536805468055680566805768058680596806068061680626806368064680656806668067680686806968070680716807268073680746807568076680776807868079680806808168082680836808468085680866808768088680896809068091680926809368094680956809668097680986809968100681016810268103681046810568106681076810868109681106811168112681136811468115681166811768118681196812068121681226812368124681256812668127681286812968130681316813268133681346813568136681376813868139681406814168142681436814468145681466814768148681496815068151681526815368154681556815668157681586815968160681616816268163681646816568166681676816868169681706817168172681736817468175681766817768178681796818068181681826818368184681856818668187681886818968190681916819268193681946819568196681976819868199682006820168202682036820468205682066820768208682096821068211682126821368214682156821668217682186821968220682216822268223682246822568226682276822868229682306823168232682336823468235682366823768238682396824068241682426824368244682456824668247682486824968250682516825268253682546825568256682576825868259682606826168262682636826468265682666826768268682696827068271682726827368274682756827668277682786827968280682816828268283682846828568286682876828868289682906829168292682936829468295682966829768298682996830068301683026830368304683056830668307683086830968310683116831268313683146831568316683176831868319683206832168322683236832468325683266832768328683296833068331683326833368334683356833668337683386833968340683416834268343683446834568346683476834868349683506835168352683536835468355683566835768358683596836068361683626836368364683656836668367683686836968370683716837268373683746837568376683776837868379683806838168382683836838468385683866838768388683896839068391683926839368394683956839668397683986839968400684016840268403684046840568406684076840868409684106841168412684136841468415684166841768418684196842068421684226842368424684256842668427684286842968430684316843268433684346843568436684376843868439684406844168442684436844468445684466844768448684496845068451684526845368454684556845668457684586845968460684616846268463684646846568466684676846868469684706847168472684736847468475684766847768478684796848068481684826848368484684856848668487684886848968490684916849268493684946849568496684976849868499685006850168502685036850468505685066850768508685096851068511685126851368514685156851668517685186851968520685216852268523685246852568526685276852868529685306853168532685336853468535685366853768538685396854068541685426854368544685456854668547685486854968550685516855268553685546855568556685576855868559685606856168562685636856468565685666856768568685696857068571685726857368574685756857668577685786857968580685816858268583685846858568586685876858868589685906859168592685936859468595685966859768598685996860068601686026860368604686056860668607686086860968610686116861268613686146861568616686176861868619686206862168622686236862468625686266862768628686296863068631686326863368634686356863668637686386863968640686416864268643686446864568646686476864868649686506865168652686536865468655686566865768658686596866068661686626866368664686656866668667686686866968670686716867268673686746867568676686776867868679686806868168682686836868468685686866868768688686896869068691686926869368694686956869668697686986869968700687016870268703687046870568706687076870868709687106871168712687136871468715687166871768718687196872068721687226872368724687256872668727687286872968730687316873268733687346873568736687376873868739687406874168742687436874468745687466874768748687496875068751687526875368754687556875668757687586875968760687616876268763687646876568766687676876868769687706877168772687736877468775687766877768778687796878068781687826878368784687856878668787687886878968790687916879268793687946879568796687976879868799688006880168802688036880468805688066880768808688096881068811688126881368814688156881668817688186881968820688216882268823688246882568826688276882868829688306883168832688336883468835688366883768838688396884068841688426884368844688456884668847688486884968850688516885268853688546885568856688576885868859688606886168862688636886468865688666886768868688696887068871688726887368874688756887668877688786887968880688816888268883688846888568886688876888868889688906889168892688936889468895688966889768898688996890068901689026890368904689056890668907689086890968910689116891268913689146891568916689176891868919689206892168922689236892468925689266892768928689296893068931689326893368934689356893668937689386893968940689416894268943689446894568946689476894868949689506895168952689536895468955689566895768958689596896068961689626896368964689656896668967689686896968970689716897268973689746897568976689776897868979689806898168982689836898468985689866898768988689896899068991689926899368994689956899668997689986899969000690016900269003690046900569006690076900869009690106901169012690136901469015690166901769018690196902069021690226902369024690256902669027690286902969030690316903269033690346903569036690376903869039690406904169042690436904469045690466904769048690496905069051690526905369054690556905669057690586905969060690616906269063690646906569066690676906869069690706907169072690736907469075690766907769078690796908069081690826908369084690856908669087690886908969090690916909269093690946909569096690976909869099691006910169102691036910469105691066910769108691096911069111691126911369114691156911669117691186911969120691216912269123691246912569126691276912869129691306913169132691336913469135691366913769138691396914069141691426914369144691456914669147691486914969150691516915269153691546915569156691576915869159691606916169162691636916469165691666916769168691696917069171691726917369174691756917669177691786917969180691816918269183691846918569186691876918869189691906919169192691936919469195691966919769198691996920069201692026920369204692056920669207692086920969210692116921269213692146921569216692176921869219692206922169222692236922469225692266922769228692296923069231692326923369234692356923669237692386923969240692416924269243692446924569246692476924869249692506925169252692536925469255692566925769258692596926069261692626926369264692656926669267692686926969270692716927269273692746927569276692776927869279692806928169282692836928469285692866928769288692896929069291692926929369294692956929669297692986929969300693016930269303693046930569306693076930869309693106931169312693136931469315693166931769318693196932069321693226932369324693256932669327693286932969330693316933269333693346933569336693376933869339693406934169342693436934469345693466934769348693496935069351693526935369354693556935669357693586935969360693616936269363693646936569366693676936869369693706937169372693736937469375693766937769378693796938069381693826938369384693856938669387693886938969390693916939269393693946939569396693976939869399694006940169402694036940469405694066940769408694096941069411694126941369414694156941669417694186941969420694216942269423694246942569426694276942869429694306943169432694336943469435694366943769438694396944069441694426944369444694456944669447694486944969450694516945269453694546945569456694576945869459694606946169462694636946469465694666946769468694696947069471694726947369474694756947669477694786947969480694816948269483694846948569486694876948869489694906949169492694936949469495694966949769498694996950069501695026950369504695056950669507695086950969510695116951269513695146951569516695176951869519695206952169522695236952469525695266952769528695296953069531695326953369534695356953669537695386953969540695416954269543695446954569546695476954869549695506955169552695536955469555695566955769558695596956069561695626956369564695656956669567695686956969570695716957269573695746957569576695776957869579695806958169582695836958469585695866958769588695896959069591695926959369594695956959669597695986959969600696016960269603696046960569606696076960869609696106961169612696136961469615696166961769618696196962069621696226962369624696256962669627696286962969630696316963269633696346963569636696376963869639696406964169642696436964469645696466964769648696496965069651696526965369654696556965669657696586965969660696616966269663696646966569666696676966869669696706967169672696736967469675696766967769678696796968069681696826968369684696856968669687696886968969690696916969269693696946969569696696976969869699697006970169702697036970469705697066970769708697096971069711697126971369714697156971669717697186971969720697216972269723697246972569726697276972869729697306973169732697336973469735697366973769738697396974069741697426974369744697456974669747697486974969750697516975269753697546975569756697576975869759697606976169762697636976469765697666976769768697696977069771697726977369774697756977669777697786977969780697816978269783697846978569786697876978869789697906979169792697936979469795697966979769798697996980069801698026980369804698056980669807698086980969810698116981269813698146981569816698176981869819698206982169822698236982469825698266982769828698296983069831698326983369834698356983669837698386983969840698416984269843698446984569846698476984869849698506985169852698536985469855698566985769858698596986069861698626986369864698656986669867698686986969870698716987269873698746987569876698776987869879698806988169882698836988469885698866988769888698896989069891698926989369894698956989669897698986989969900699016990269903699046990569906699076990869909699106991169912699136991469915699166991769918699196992069921699226992369924699256992669927699286992969930699316993269933699346993569936699376993869939699406994169942699436994469945699466994769948699496995069951699526995369954699556995669957699586995969960699616996269963699646996569966699676996869969699706997169972699736997469975699766997769978699796998069981699826998369984699856998669987699886998969990699916999269993699946999569996699976999869999700007000170002700037000470005700067000770008700097001070011700127001370014700157001670017700187001970020700217002270023700247002570026700277002870029700307003170032700337003470035700367003770038700397004070041700427004370044700457004670047700487004970050700517005270053700547005570056700577005870059700607006170062700637006470065700667006770068700697007070071700727007370074700757007670077700787007970080700817008270083700847008570086700877008870089700907009170092700937009470095700967009770098700997010070101701027010370104701057010670107701087010970110701117011270113701147011570116701177011870119701207012170122701237012470125701267012770128701297013070131701327013370134701357013670137701387013970140701417014270143701447014570146701477014870149701507015170152701537015470155701567015770158701597016070161701627016370164701657016670167701687016970170701717017270173701747017570176701777017870179701807018170182701837018470185701867018770188701897019070191701927019370194701957019670197701987019970200702017020270203702047020570206702077020870209702107021170212702137021470215702167021770218702197022070221702227022370224702257022670227702287022970230702317023270233702347023570236702377023870239702407024170242702437024470245702467024770248702497025070251702527025370254702557025670257702587025970260702617026270263702647026570266702677026870269702707027170272702737027470275702767027770278702797028070281702827028370284702857028670287702887028970290702917029270293702947029570296702977029870299703007030170302703037030470305703067030770308703097031070311703127031370314703157031670317703187031970320703217032270323703247032570326703277032870329703307033170332703337033470335703367033770338703397034070341703427034370344703457034670347703487034970350703517035270353703547035570356703577035870359703607036170362703637036470365703667036770368703697037070371703727037370374703757037670377703787037970380703817038270383703847038570386703877038870389703907039170392703937039470395703967039770398703997040070401704027040370404704057040670407704087040970410704117041270413704147041570416704177041870419704207042170422704237042470425704267042770428704297043070431704327043370434704357043670437704387043970440704417044270443704447044570446704477044870449704507045170452704537045470455704567045770458704597046070461704627046370464704657046670467704687046970470704717047270473704747047570476704777047870479704807048170482704837048470485704867048770488704897049070491704927049370494704957049670497704987049970500705017050270503705047050570506705077050870509705107051170512705137051470515705167051770518705197052070521705227052370524705257052670527705287052970530705317053270533705347053570536705377053870539705407054170542705437054470545705467054770548705497055070551705527055370554705557055670557705587055970560705617056270563705647056570566705677056870569705707057170572705737057470575705767057770578705797058070581705827058370584705857058670587705887058970590705917059270593705947059570596705977059870599706007060170602706037060470605706067060770608706097061070611706127061370614706157061670617706187061970620706217062270623706247062570626706277062870629706307063170632706337063470635706367063770638706397064070641706427064370644706457064670647706487064970650706517065270653706547065570656706577065870659706607066170662706637066470665706667066770668706697067070671706727067370674706757067670677706787067970680706817068270683706847068570686706877068870689706907069170692706937069470695706967069770698706997070070701707027070370704707057070670707707087070970710707117071270713707147071570716707177071870719707207072170722707237072470725707267072770728707297073070731707327073370734707357073670737707387073970740707417074270743707447074570746707477074870749707507075170752707537075470755707567075770758707597076070761707627076370764707657076670767707687076970770707717077270773707747077570776707777077870779707807078170782707837078470785707867078770788707897079070791707927079370794707957079670797707987079970800708017080270803708047080570806708077080870809708107081170812708137081470815708167081770818708197082070821708227082370824708257082670827708287082970830708317083270833708347083570836708377083870839708407084170842708437084470845708467084770848708497085070851708527085370854708557085670857708587085970860708617086270863708647086570866708677086870869708707087170872708737087470875708767087770878708797088070881708827088370884708857088670887708887088970890708917089270893708947089570896708977089870899709007090170902709037090470905709067090770908709097091070911709127091370914709157091670917709187091970920709217092270923709247092570926709277092870929709307093170932709337093470935709367093770938709397094070941709427094370944709457094670947709487094970950709517095270953709547095570956709577095870959709607096170962709637096470965709667096770968709697097070971709727097370974709757097670977709787097970980709817098270983709847098570986709877098870989709907099170992709937099470995709967099770998709997100071001710027100371004710057100671007710087100971010710117101271013710147101571016710177101871019710207102171022710237102471025710267102771028710297103071031710327103371034710357103671037710387103971040710417104271043710447104571046710477104871049710507105171052710537105471055710567105771058710597106071061710627106371064710657106671067710687106971070710717107271073710747107571076710777107871079710807108171082710837108471085710867108771088710897109071091710927109371094710957109671097710987109971100711017110271103711047110571106711077110871109711107111171112711137111471115711167111771118711197112071121711227112371124711257112671127711287112971130711317113271133711347113571136711377113871139711407114171142711437114471145711467114771148711497115071151711527115371154711557115671157711587115971160711617116271163711647116571166711677116871169711707117171172711737117471175711767117771178711797118071181711827118371184711857118671187711887118971190711917119271193711947119571196711977119871199712007120171202712037120471205712067120771208712097121071211712127121371214712157121671217712187121971220712217122271223712247122571226712277122871229712307123171232712337123471235712367123771238712397124071241712427124371244712457124671247712487124971250712517125271253712547125571256712577125871259712607126171262712637126471265712667126771268712697127071271712727127371274712757127671277712787127971280712817128271283712847128571286712877128871289712907129171292712937129471295712967129771298712997130071301713027130371304713057130671307713087130971310713117131271313713147131571316713177131871319713207132171322713237132471325713267132771328713297133071331713327133371334713357133671337713387133971340713417134271343713447134571346713477134871349713507135171352713537135471355713567135771358713597136071361713627136371364713657136671367713687136971370713717137271373713747137571376713777137871379713807138171382713837138471385713867138771388713897139071391713927139371394713957139671397713987139971400714017140271403714047140571406714077140871409714107141171412714137141471415714167141771418714197142071421714227142371424714257142671427714287142971430714317143271433714347143571436714377143871439714407144171442714437144471445714467144771448714497145071451714527145371454714557145671457714587145971460714617146271463714647146571466714677146871469714707147171472714737147471475714767147771478714797148071481714827148371484714857148671487714887148971490714917149271493714947149571496714977149871499715007150171502715037150471505715067150771508715097151071511715127151371514715157151671517715187151971520715217152271523715247152571526715277152871529715307153171532715337153471535715367153771538715397154071541715427154371544715457154671547715487154971550715517155271553715547155571556715577155871559715607156171562715637156471565715667156771568715697157071571715727157371574715757157671577715787157971580715817158271583715847158571586715877158871589715907159171592715937159471595715967159771598715997160071601716027160371604716057160671607716087160971610716117161271613716147161571616716177161871619716207162171622716237162471625716267162771628716297163071631716327163371634716357163671637716387163971640716417164271643716447164571646716477164871649716507165171652716537165471655716567165771658716597166071661716627166371664716657166671667716687166971670716717167271673716747167571676716777167871679716807168171682716837168471685716867168771688716897169071691716927169371694716957169671697716987169971700717017170271703717047170571706717077170871709717107171171712717137171471715717167171771718717197172071721717227172371724717257172671727717287172971730717317173271733717347173571736717377173871739717407174171742717437174471745717467174771748717497175071751717527175371754717557175671757717587175971760717617176271763717647176571766717677176871769717707177171772717737177471775717767177771778717797178071781717827178371784717857178671787717887178971790717917179271793717947179571796717977179871799718007180171802718037180471805718067180771808718097181071811718127181371814718157181671817718187181971820718217182271823718247182571826718277182871829718307183171832718337183471835718367183771838718397184071841718427184371844718457184671847718487184971850718517185271853718547185571856718577185871859718607186171862718637186471865718667186771868718697187071871718727187371874718757187671877718787187971880718817188271883718847188571886718877188871889718907189171892718937189471895718967189771898718997190071901719027190371904719057190671907719087190971910719117191271913719147191571916719177191871919719207192171922719237192471925719267192771928719297193071931719327193371934719357193671937719387193971940719417194271943719447194571946719477194871949719507195171952719537195471955719567195771958719597196071961719627196371964719657196671967719687196971970719717197271973719747197571976719777197871979719807198171982719837198471985719867198771988719897199071991719927199371994719957199671997719987199972000720017200272003720047200572006720077200872009720107201172012720137201472015720167201772018720197202072021720227202372024720257202672027720287202972030720317203272033720347203572036720377203872039720407204172042720437204472045720467204772048720497205072051720527205372054720557205672057720587205972060720617206272063720647206572066720677206872069720707207172072720737207472075720767207772078720797208072081720827208372084720857208672087720887208972090720917209272093720947209572096720977209872099721007210172102721037210472105721067210772108721097211072111721127211372114721157211672117721187211972120721217212272123721247212572126721277212872129721307213172132721337213472135721367213772138721397214072141721427214372144721457214672147721487214972150721517215272153721547215572156721577215872159721607216172162721637216472165721667216772168721697217072171721727217372174721757217672177721787217972180721817218272183721847218572186721877218872189721907219172192721937219472195721967219772198721997220072201722027220372204722057220672207722087220972210722117221272213722147221572216722177221872219722207222172222722237222472225722267222772228722297223072231722327223372234722357223672237722387223972240722417224272243722447224572246722477224872249722507225172252722537225472255722567225772258722597226072261722627226372264722657226672267722687226972270722717227272273722747227572276722777227872279722807228172282722837228472285722867228772288722897229072291722927229372294722957229672297722987229972300723017230272303723047230572306723077230872309723107231172312723137231472315723167231772318723197232072321723227232372324723257232672327723287232972330723317233272333723347233572336723377233872339723407234172342723437234472345723467234772348723497235072351723527235372354723557235672357723587235972360723617236272363723647236572366723677236872369723707237172372723737237472375723767237772378723797238072381723827238372384723857238672387723887238972390723917239272393723947239572396723977239872399724007240172402724037240472405724067240772408724097241072411724127241372414724157241672417724187241972420724217242272423724247242572426724277242872429724307243172432724337243472435724367243772438724397244072441724427244372444724457244672447724487244972450724517245272453724547245572456724577245872459724607246172462724637246472465724667246772468724697247072471724727247372474724757247672477724787247972480724817248272483724847248572486724877248872489724907249172492724937249472495724967249772498724997250072501725027250372504725057250672507725087250972510725117251272513725147251572516725177251872519725207252172522725237252472525725267252772528725297253072531725327253372534725357253672537725387253972540725417254272543725447254572546725477254872549725507255172552725537255472555725567255772558725597256072561725627256372564725657256672567725687256972570725717257272573725747257572576725777257872579725807258172582725837258472585725867258772588725897259072591725927259372594725957259672597725987259972600726017260272603726047260572606726077260872609726107261172612726137261472615726167261772618726197262072621726227262372624726257262672627726287262972630726317263272633726347263572636726377263872639726407264172642726437264472645726467264772648726497265072651726527265372654726557265672657726587265972660726617266272663726647266572666726677266872669726707267172672726737267472675726767267772678726797268072681726827268372684726857268672687726887268972690726917269272693726947269572696726977269872699727007270172702727037270472705727067270772708727097271072711727127271372714727157271672717727187271972720727217272272723727247272572726727277272872729727307273172732727337273472735727367273772738727397274072741727427274372744727457274672747727487274972750727517275272753727547275572756727577275872759727607276172762727637276472765727667276772768727697277072771727727277372774727757277672777727787277972780727817278272783727847278572786727877278872789727907279172792727937279472795727967279772798727997280072801728027280372804728057280672807728087280972810728117281272813728147281572816728177281872819728207282172822728237282472825728267282772828728297283072831728327283372834728357283672837728387283972840728417284272843728447284572846728477284872849728507285172852728537285472855728567285772858728597286072861728627286372864728657286672867728687286972870728717287272873728747287572876728777287872879728807288172882728837288472885728867288772888728897289072891728927289372894728957289672897728987289972900729017290272903729047290572906729077290872909729107291172912729137291472915729167291772918729197292072921729227292372924729257292672927729287292972930729317293272933729347293572936729377293872939729407294172942729437294472945729467294772948729497295072951729527295372954729557295672957729587295972960729617296272963729647296572966729677296872969729707297172972729737297472975729767297772978729797298072981729827298372984729857298672987729887298972990729917299272993729947299572996729977299872999730007300173002730037300473005730067300773008730097301073011730127301373014730157301673017730187301973020730217302273023 |
- /******************************************************************************
- *
- * Copyright(c) 2016 - 2018 Realtek Corporation. All rights reserved.
- *
- * This program is free software; you can redistribute it and/or modify it
- * under the terms of version 2 of the GNU General Public License as
- * published by the Free Software Foundation.
- *
- * This program is distributed in the hope that it will be useful, but WITHOUT
- * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
- * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
- * more details.
- *
- ******************************************************************************/
- #ifndef __RTL_WLAN_BITDEF_H__
- #define __RTL_WLAN_BITDEF_H__
- #include "halmac_hw_cfg.h"
- #define CPU_OPT_WIDTH 0x1F
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_WRITE_ENABLE BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- #define BIT_MEM_RMV_SIGN BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_QUEUE_MACID_AC_NOT_THE_SAME BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- #define BIT_SHIFT_LLTE_RWM 30
- #define BIT_MASK_LLTE_RWM 0x3
- #define BIT_LLTE_RWM(x) (((x) & BIT_MASK_LLTE_RWM) << BIT_SHIFT_LLTE_RWM)
- #define BITS_LLTE_RWM (BIT_MASK_LLTE_RWM << BIT_SHIFT_LLTE_RWM)
- #define BIT_CLEAR_LLTE_RWM(x) ((x) & (~BITS_LLTE_RWM))
- #define BIT_GET_LLTE_RWM(x) (((x) >> BIT_SHIFT_LLTE_RWM) & BIT_MASK_LLTE_RWM)
- #define BIT_SET_LLTE_RWM(x, v) (BIT_CLEAR_LLTE_RWM(x) | BIT_LLTE_RWM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- #define BIT_MEM_RMV_2PRF1 BIT(29)
- #define BIT_MEM_RMV_2PRF0 BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_SHIFT_GTAB_ID 28
- #define BIT_MASK_GTAB_ID 0x7
- #define BIT_GTAB_ID(x) (((x) & BIT_MASK_GTAB_ID) << BIT_SHIFT_GTAB_ID)
- #define BITS_GTAB_ID (BIT_MASK_GTAB_ID << BIT_SHIFT_GTAB_ID)
- #define BIT_CLEAR_GTAB_ID(x) ((x) & (~BITS_GTAB_ID))
- #define BIT_GET_GTAB_ID(x) (((x) >> BIT_SHIFT_GTAB_ID) & BIT_MASK_GTAB_ID)
- #define BIT_SET_GTAB_ID(x, v) (BIT_CLEAR_GTAB_ID(x) | BIT_GTAB_ID(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- #define BIT_MULRW BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- #define BIT_MEM_RMV_1PRF1 BIT(27)
- #define BIT_MEM_RMV_1PRF0 BIT(26)
- #define BIT_MEM_RMV_1PSR BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- #define BIT_SHIFT_MBIDCAM_ADDR 24
- #define BIT_MASK_MBIDCAM_ADDR 0x1f
- #define BIT_MBIDCAM_ADDR(x) \
- (((x) & BIT_MASK_MBIDCAM_ADDR) << BIT_SHIFT_MBIDCAM_ADDR)
- #define BITS_MBIDCAM_ADDR (BIT_MASK_MBIDCAM_ADDR << BIT_SHIFT_MBIDCAM_ADDR)
- #define BIT_CLEAR_MBIDCAM_ADDR(x) ((x) & (~BITS_MBIDCAM_ADDR))
- #define BIT_GET_MBIDCAM_ADDR(x) \
- (((x) >> BIT_SHIFT_MBIDCAM_ADDR) & BIT_MASK_MBIDCAM_ADDR)
- #define BIT_SET_MBIDCAM_ADDR(x, v) \
- (BIT_CLEAR_MBIDCAM_ADDR(x) | BIT_MBIDCAM_ADDR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- #define BIT_MEM_RMV_ROM BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8881A_SUPPORT)
- #define BIT_CPRST BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- #define BIT_CTS_EN BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_SHIFT_R_OFDM_LEN_V1 16
- #define BIT_MASK_R_OFDM_LEN_V1 0xffff
- #define BIT_R_OFDM_LEN_V1(x) \
- (((x) & BIT_MASK_R_OFDM_LEN_V1) << BIT_SHIFT_R_OFDM_LEN_V1)
- #define BITS_R_OFDM_LEN_V1 (BIT_MASK_R_OFDM_LEN_V1 << BIT_SHIFT_R_OFDM_LEN_V1)
- #define BIT_CLEAR_R_OFDM_LEN_V1(x) ((x) & (~BITS_R_OFDM_LEN_V1))
- #define BIT_GET_R_OFDM_LEN_V1(x) \
- (((x) >> BIT_SHIFT_R_OFDM_LEN_V1) & BIT_MASK_R_OFDM_LEN_V1)
- #define BIT_SET_R_OFDM_LEN_V1(x, v) \
- (BIT_CLEAR_R_OFDM_LEN_V1(x) | BIT_R_OFDM_LEN_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_SHIFT_COUNTER_BASE 16
- #define BIT_MASK_COUNTER_BASE 0x1fff
- #define BIT_COUNTER_BASE(x) \
- (((x) & BIT_MASK_COUNTER_BASE) << BIT_SHIFT_COUNTER_BASE)
- #define BITS_COUNTER_BASE (BIT_MASK_COUNTER_BASE << BIT_SHIFT_COUNTER_BASE)
- #define BIT_CLEAR_COUNTER_BASE(x) ((x) & (~BITS_COUNTER_BASE))
- #define BIT_GET_COUNTER_BASE(x) \
- (((x) >> BIT_SHIFT_COUNTER_BASE) & BIT_MASK_COUNTER_BASE)
- #define BIT_SET_COUNTER_BASE(x, v) \
- (BIT_CLEAR_COUNTER_BASE(x) | BIT_COUNTER_BASE(v))
- #define BIT_SHIFT_AGG_VALUE2 16
- #define BIT_MASK_AGG_VALUE2 0x7f
- #define BIT_AGG_VALUE2(x) (((x) & BIT_MASK_AGG_VALUE2) << BIT_SHIFT_AGG_VALUE2)
- #define BITS_AGG_VALUE2 (BIT_MASK_AGG_VALUE2 << BIT_SHIFT_AGG_VALUE2)
- #define BIT_CLEAR_AGG_VALUE2(x) ((x) & (~BITS_AGG_VALUE2))
- #define BIT_GET_AGG_VALUE2(x) \
- (((x) >> BIT_SHIFT_AGG_VALUE2) & BIT_MASK_AGG_VALUE2)
- #define BIT_SET_AGG_VALUE2(x, v) (BIT_CLEAR_AGG_VALUE2(x) | BIT_AGG_VALUE2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1 BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_SHIFT_XTAL_DRV_RF1 13
- #define BIT_MASK_XTAL_DRV_RF1 0x3
- #define BIT_XTAL_DRV_RF1(x) \
- (((x) & BIT_MASK_XTAL_DRV_RF1) << BIT_SHIFT_XTAL_DRV_RF1)
- #define BITS_XTAL_DRV_RF1 (BIT_MASK_XTAL_DRV_RF1 << BIT_SHIFT_XTAL_DRV_RF1)
- #define BIT_CLEAR_XTAL_DRV_RF1(x) ((x) & (~BITS_XTAL_DRV_RF1))
- #define BIT_GET_XTAL_DRV_RF1(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_RF1) & BIT_MASK_XTAL_DRV_RF1)
- #define BIT_SET_XTAL_DRV_RF1(x, v) \
- (BIT_CLEAR_XTAL_DRV_RF1(x) | BIT_XTAL_DRV_RF1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- #define BIT_DISABLE_B0 BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- #define BIT_ATIMEND BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_SHIFT_GTAB_ID_V1 12
- #define BIT_MASK_GTAB_ID_V1 0x7
- #define BIT_GTAB_ID_V1(x) (((x) & BIT_MASK_GTAB_ID_V1) << BIT_SHIFT_GTAB_ID_V1)
- #define BITS_GTAB_ID_V1 (BIT_MASK_GTAB_ID_V1 << BIT_SHIFT_GTAB_ID_V1)
- #define BIT_CLEAR_GTAB_ID_V1(x) ((x) & (~BITS_GTAB_ID_V1))
- #define BIT_GET_GTAB_ID_V1(x) \
- (((x) >> BIT_SHIFT_GTAB_ID_V1) & BIT_MASK_GTAB_ID_V1)
- #define BIT_SET_GTAB_ID_V1(x, v) (BIT_CLEAR_GTAB_ID_V1(x) | BIT_GTAB_ID_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- #define BIT_SHIFT_WATCH_DOG_RECORD_V1 10
- #define BIT_MASK_WATCH_DOG_RECORD_V1 0x3fff
- #define BIT_WATCH_DOG_RECORD_V1(x) \
- (((x) & BIT_MASK_WATCH_DOG_RECORD_V1) << BIT_SHIFT_WATCH_DOG_RECORD_V1)
- #define BITS_WATCH_DOG_RECORD_V1 \
- (BIT_MASK_WATCH_DOG_RECORD_V1 << BIT_SHIFT_WATCH_DOG_RECORD_V1)
- #define BIT_CLEAR_WATCH_DOG_RECORD_V1(x) ((x) & (~BITS_WATCH_DOG_RECORD_V1))
- #define BIT_GET_WATCH_DOG_RECORD_V1(x) \
- (((x) >> BIT_SHIFT_WATCH_DOG_RECORD_V1) & BIT_MASK_WATCH_DOG_RECORD_V1)
- #define BIT_SET_WATCH_DOG_RECORD_V1(x, v) \
- (BIT_CLEAR_WATCH_DOG_RECORD_V1(x) | BIT_WATCH_DOG_RECORD_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- #define BIT_R_8051_SPD BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- #define BIT_R_IO_TIMEOUT_FLAG_V1 BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_EN_RTS_REQ BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8881A_SUPPORT)
- #define BIT_EN_WATCH_DOG_V1 BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_EN_EDCA_REQ BIT(8)
- #define BIT_SHIFT_AGG_VALUE1 8
- #define BIT_MASK_AGG_VALUE1 0x7f
- #define BIT_AGG_VALUE1(x) (((x) & BIT_MASK_AGG_VALUE1) << BIT_SHIFT_AGG_VALUE1)
- #define BITS_AGG_VALUE1 (BIT_MASK_AGG_VALUE1 << BIT_SHIFT_AGG_VALUE1)
- #define BIT_CLEAR_AGG_VALUE1(x) ((x) & (~BITS_AGG_VALUE1))
- #define BIT_GET_AGG_VALUE1(x) \
- (((x) >> BIT_SHIFT_AGG_VALUE1) & BIT_MASK_AGG_VALUE1)
- #define BIT_SET_AGG_VALUE1(x, v) (BIT_CLEAR_AGG_VALUE1(x) | BIT_AGG_VALUE1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_DIS_TXDMA_PRE BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- #define BIT_RAM_DL_SEL BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_EN_PTCL_REQ BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_DIS_RXDMA_PRE BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- #define BIT_WINTINI_RDY BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_EN_SCH_REQ BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_CLR_HGQ_REQ_BLOCK BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_TXFLAG_EXIT_L1_EN BIT(2)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_DATA_FW_STS_FILTER BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- #define BIT_EN_RXDMA_ALIGN_V1 BIT(1)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_CTRL_FW_STS_FILTER BIT(1)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- #define BIT_AFE_MBIAS BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT)
- #define BIT_SHIFT_MDIO_REG_ADDR 0
- #define BIT_MASK_MDIO_REG_ADDR 0x1f
- #define BIT_MDIO_REG_ADDR(x) \
- (((x) & BIT_MASK_MDIO_REG_ADDR) << BIT_SHIFT_MDIO_REG_ADDR)
- #define BITS_MDIO_REG_ADDR (BIT_MASK_MDIO_REG_ADDR << BIT_SHIFT_MDIO_REG_ADDR)
- #define BIT_CLEAR_MDIO_REG_ADDR(x) ((x) & (~BITS_MDIO_REG_ADDR))
- #define BIT_GET_MDIO_REG_ADDR(x) \
- (((x) >> BIT_SHIFT_MDIO_REG_ADDR) & BIT_MASK_MDIO_REG_ADDR)
- #define BIT_SET_MDIO_REG_ADDR(x, v) \
- (BIT_CLEAR_MDIO_REG_ADDR(x) | BIT_MDIO_REG_ADDR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- #define BIT_EN_TXDMA_ALIGN_V1 BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- #define BIT_SHIFT_AGG_VALUE0 0
- #define BIT_MASK_AGG_VALUE0 0x7f
- #define BIT_AGG_VALUE0(x) (((x) & BIT_MASK_AGG_VALUE0) << BIT_SHIFT_AGG_VALUE0)
- #define BITS_AGG_VALUE0 (BIT_MASK_AGG_VALUE0 << BIT_SHIFT_AGG_VALUE0)
- #define BIT_CLEAR_AGG_VALUE0(x) ((x) & (~BITS_AGG_VALUE0))
- #define BIT_GET_AGG_VALUE0(x) \
- (((x) >> BIT_SHIFT_AGG_VALUE0) & BIT_MASK_AGG_VALUE0)
- #define BIT_SET_AGG_VALUE0(x, v) (BIT_CLEAR_AGG_VALUE0(x) | BIT_AGG_VALUE0(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_SHIFT_BW_CFG 0
- #define BIT_MASK_BW_CFG 0x3
- #define BIT_BW_CFG(x) (((x) & BIT_MASK_BW_CFG) << BIT_SHIFT_BW_CFG)
- #define BITS_BW_CFG (BIT_MASK_BW_CFG << BIT_SHIFT_BW_CFG)
- #define BIT_CLEAR_BW_CFG(x) ((x) & (~BITS_BW_CFG))
- #define BIT_GET_BW_CFG(x) (((x) >> BIT_SHIFT_BW_CFG) & BIT_MASK_BW_CFG)
- #define BIT_SET_BW_CFG(x, v) (BIT_CLEAR_BW_CFG(x) | BIT_BW_CFG(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- #define BIT_MGNT_FW_STS_FILTER BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- #define BIT_ISO_MD2PP BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_SHIFT_SDIO_INT_TIMEOUT 16
- #define BIT_MASK_SDIO_INT_TIMEOUT 0xffff
- #define BIT_SDIO_INT_TIMEOUT(x) \
- (((x) & BIT_MASK_SDIO_INT_TIMEOUT) << BIT_SHIFT_SDIO_INT_TIMEOUT)
- #define BITS_SDIO_INT_TIMEOUT \
- (BIT_MASK_SDIO_INT_TIMEOUT << BIT_SHIFT_SDIO_INT_TIMEOUT)
- #define BIT_CLEAR_SDIO_INT_TIMEOUT(x) ((x) & (~BITS_SDIO_INT_TIMEOUT))
- #define BIT_GET_SDIO_INT_TIMEOUT(x) \
- (((x) >> BIT_SHIFT_SDIO_INT_TIMEOUT) & BIT_MASK_SDIO_INT_TIMEOUT)
- #define BIT_SET_SDIO_INT_TIMEOUT(x, v) \
- (BIT_CLEAR_SDIO_INT_TIMEOUT(x) | BIT_SDIO_INT_TIMEOUT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_PWC_EV12V BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_PWC_ON2EF BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_IO_ERR_STATUS BIT(15)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_PWC_EBCOEB BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_PWC_EV25V BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_PWC_EV2EF BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_CMD53_W_MIX BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_PA33V_EN BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_CMD53_TX_FORMAT BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_PA12V_EN BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_CMD53_R_TIMEOUT_MASK BIT(12)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_PC_A15V BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_UA33V_EN BIT(11)
- #define BIT_UA12V_EN BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_SHIFT_CMD53_R_TIMEOUT_UNIT 10
- #define BIT_MASK_CMD53_R_TIMEOUT_UNIT 0x3
- #define BIT_CMD53_R_TIMEOUT_UNIT(x) \
- (((x) & BIT_MASK_CMD53_R_TIMEOUT_UNIT) \
- << BIT_SHIFT_CMD53_R_TIMEOUT_UNIT)
- #define BITS_CMD53_R_TIMEOUT_UNIT \
- (BIT_MASK_CMD53_R_TIMEOUT_UNIT << BIT_SHIFT_CMD53_R_TIMEOUT_UNIT)
- #define BIT_CLEAR_CMD53_R_TIMEOUT_UNIT(x) ((x) & (~BITS_CMD53_R_TIMEOUT_UNIT))
- #define BIT_GET_CMD53_R_TIMEOUT_UNIT(x) \
- (((x) >> BIT_SHIFT_CMD53_R_TIMEOUT_UNIT) & \
- BIT_MASK_CMD53_R_TIMEOUT_UNIT)
- #define BIT_SET_CMD53_R_TIMEOUT_UNIT(x, v) \
- (BIT_CLEAR_CMD53_R_TIMEOUT_UNIT(x) | BIT_CMD53_R_TIMEOUT_UNIT(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_AFE_OUTPUT_SIGNAL BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_RFDIO BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_REPLY_ERRCRC_IN_DATA BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_EB2CORE BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_EF2PP BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_EN_CMD53_OVERLAP BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_DIOE BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_EXTIO BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_REPLY_ERR_IN_R5 BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_DIOP BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_WLPON2PP BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_R18A_EN BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_IP2MAC_WA2PP BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_WA2PP BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_SDIO_CMD_FORCE_VLD BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_PD2CORE BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_PD2PP BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_INIT_CMD_EN BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_PA2PCIE BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_PA2PD BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_RXINT_READ_MASK_DIS BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_EN_32K_TRANS BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_UD2CORE BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_UD2PP BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_EN_RXDMA_MASK_INT BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_HD2CORE BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_UA2USB BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_UA2UD BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_EN_MASK_TIMER BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_WD2PP BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_ISO_CTRL (Offset 0x0000) */
- #define BIT_ISO_WL2PP BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TX_CTRL (Offset 0x10250000) */
- #define BIT_CMD_ERR_STOP_INT_EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_MREGEN BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_WLMACPON BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_HWPDN BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_AIP_PD12_N BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_EN_25_1 BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_ELDR BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_DCORE BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_WLMACPOF BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_CPUEN BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_DIOE BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_EXTIO BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_PCIED BIT(8)
- #define BIT_FEN_PPLL BIT(7)
- #define BIT_FEN_PCIEA BIT(6)
- #define BIT_FEN_DIO_PCIE BIT(5)
- #define BIT_FEN_USBD BIT(4)
- #define BIT_FEN_UPLL BIT(3)
- #define BIT_FEN_USBA BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_BB_GLB_RSTN BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_WLPHYGLB BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_BBRSTB BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_FUNC_EN (Offset 0x0002) */
- #define BIT_FEN_WLPHYFUN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_EABM BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SKP_ALD BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_ACKF BIT(30)
- #define BIT_SOP_ERCK BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_ESWR BIT(28)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_AFEP BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_PWMM BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_EPWM BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_EECK BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_PMC_RATIO_BIT2 BIT(25)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_ANA_CLK_DIVISION_2 BIT(25)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_ROP_ENXT BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_EXTL BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_PMC_RATIO_BIT1 BIT(23)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_CHIPOFF_EN BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SYM_OP_RING_12M BIT(22)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_DIS_USB3_SUS_ALD BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_ROP_SWPR BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_DIS_HW_LPLDM BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SOP_ALD BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_OPT_SWRST_WLMCU BIT(19)
- #define BIT_RDY_SYSPWR BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_EN_WLON BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_APDM_HPDN BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_PMC_RATIO_BIT0 BIT(14)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_HSUS BIT(14)
- #define BIT_PDN_SEL BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_AFSM_PCIE_SUS_EN BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_AFSM_WLSUS_EN BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_APFM_SWLPS BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_APFM_SWLPS_EN BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_APFM_OFFMAC BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_HW_AUTO_CTRL_EXT_SWR BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_APFN_ONMAC BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_USE_INTERNAL_SWR_AND_LDO BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_CHIP_PDN_EN BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_BT_SUSEN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_RDY_MACDIS BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_PD_RF BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_RING_CLK_12M_EN BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_CMD11_VOL_SWITCH (Offset 0x10250004) */
- #define BIT_SHIFT_CMD11_SEQ_END_DELAY 4
- #define BIT_MASK_CMD11_SEQ_END_DELAY 0xf
- #define BIT_CMD11_SEQ_END_DELAY(x) \
- (((x) & BIT_MASK_CMD11_SEQ_END_DELAY) << BIT_SHIFT_CMD11_SEQ_END_DELAY)
- #define BITS_CMD11_SEQ_END_DELAY \
- (BIT_MASK_CMD11_SEQ_END_DELAY << BIT_SHIFT_CMD11_SEQ_END_DELAY)
- #define BIT_CLEAR_CMD11_SEQ_END_DELAY(x) ((x) & (~BITS_CMD11_SEQ_END_DELAY))
- #define BIT_GET_CMD11_SEQ_END_DELAY(x) \
- (((x) >> BIT_SHIFT_CMD11_SEQ_END_DELAY) & BIT_MASK_CMD11_SEQ_END_DELAY)
- #define BIT_SET_CMD11_SEQ_END_DELAY(x, v) \
- (BIT_CLEAR_CMD11_SEQ_END_DELAY(x) | BIT_CMD11_SEQ_END_DELAY(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_ENPDN BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_PFM_WOWL BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_SW_WAKE BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_PFM_LDKP BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_WL_HCI_ALD BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_ANA_CLK_DIVISION_2 BIT(1)
- #define BIT_SHIFT_CMD11_SEQ_SAMPLE_INTERVAL 1
- #define BIT_MASK_CMD11_SEQ_SAMPLE_INTERVAL 0x7
- #define BIT_CMD11_SEQ_SAMPLE_INTERVAL(x) \
- (((x) & BIT_MASK_CMD11_SEQ_SAMPLE_INTERVAL) \
- << BIT_SHIFT_CMD11_SEQ_SAMPLE_INTERVAL)
- #define BITS_CMD11_SEQ_SAMPLE_INTERVAL \
- (BIT_MASK_CMD11_SEQ_SAMPLE_INTERVAL \
- << BIT_SHIFT_CMD11_SEQ_SAMPLE_INTERVAL)
- #define BIT_CLEAR_CMD11_SEQ_SAMPLE_INTERVAL(x) \
- ((x) & (~BITS_CMD11_SEQ_SAMPLE_INTERVAL))
- #define BIT_GET_CMD11_SEQ_SAMPLE_INTERVAL(x) \
- (((x) >> BIT_SHIFT_CMD11_SEQ_SAMPLE_INTERVAL) & \
- BIT_MASK_CMD11_SEQ_SAMPLE_INTERVAL)
- #define BIT_SET_CMD11_SEQ_SAMPLE_INTERVAL(x, v) \
- (BIT_CLEAR_CMD11_SEQ_SAMPLE_INTERVAL(x) | \
- BIT_CMD11_SEQ_SAMPLE_INTERVAL(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_PFM_ALDN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_PW_CTRL (Offset 0x0004) */
- #define BIT_PFM_LDALL BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_CMD11_VOL_SWITCH (Offset 0x10250004) */
- #define BIT_CMD11_SEQ_EN BIT(0)
- /* 2 REG_SDIO_CTRL (Offset 0x10250005) */
- #define BIT_SIG_OUT_PH BIT(0)
- /* 2 REG_SDIO_DRIVING (Offset 0x10250006) */
- #define BIT_SHIFT_SDIO_DRV_TYPE_D 12
- #define BIT_MASK_SDIO_DRV_TYPE_D 0xf
- #define BIT_SDIO_DRV_TYPE_D(x) \
- (((x) & BIT_MASK_SDIO_DRV_TYPE_D) << BIT_SHIFT_SDIO_DRV_TYPE_D)
- #define BITS_SDIO_DRV_TYPE_D \
- (BIT_MASK_SDIO_DRV_TYPE_D << BIT_SHIFT_SDIO_DRV_TYPE_D)
- #define BIT_CLEAR_SDIO_DRV_TYPE_D(x) ((x) & (~BITS_SDIO_DRV_TYPE_D))
- #define BIT_GET_SDIO_DRV_TYPE_D(x) \
- (((x) >> BIT_SHIFT_SDIO_DRV_TYPE_D) & BIT_MASK_SDIO_DRV_TYPE_D)
- #define BIT_SET_SDIO_DRV_TYPE_D(x, v) \
- (BIT_CLEAR_SDIO_DRV_TYPE_D(x) | BIT_SDIO_DRV_TYPE_D(v))
- #define BIT_SHIFT_SDIO_DRV_TYPE_C 8
- #define BIT_MASK_SDIO_DRV_TYPE_C 0xf
- #define BIT_SDIO_DRV_TYPE_C(x) \
- (((x) & BIT_MASK_SDIO_DRV_TYPE_C) << BIT_SHIFT_SDIO_DRV_TYPE_C)
- #define BITS_SDIO_DRV_TYPE_C \
- (BIT_MASK_SDIO_DRV_TYPE_C << BIT_SHIFT_SDIO_DRV_TYPE_C)
- #define BIT_CLEAR_SDIO_DRV_TYPE_C(x) ((x) & (~BITS_SDIO_DRV_TYPE_C))
- #define BIT_GET_SDIO_DRV_TYPE_C(x) \
- (((x) >> BIT_SHIFT_SDIO_DRV_TYPE_C) & BIT_MASK_SDIO_DRV_TYPE_C)
- #define BIT_SET_SDIO_DRV_TYPE_C(x, v) \
- (BIT_CLEAR_SDIO_DRV_TYPE_C(x) | BIT_SDIO_DRV_TYPE_C(v))
- #define BIT_SHIFT_SDIO_DRV_TYPE_B 4
- #define BIT_MASK_SDIO_DRV_TYPE_B 0xf
- #define BIT_SDIO_DRV_TYPE_B(x) \
- (((x) & BIT_MASK_SDIO_DRV_TYPE_B) << BIT_SHIFT_SDIO_DRV_TYPE_B)
- #define BITS_SDIO_DRV_TYPE_B \
- (BIT_MASK_SDIO_DRV_TYPE_B << BIT_SHIFT_SDIO_DRV_TYPE_B)
- #define BIT_CLEAR_SDIO_DRV_TYPE_B(x) ((x) & (~BITS_SDIO_DRV_TYPE_B))
- #define BIT_GET_SDIO_DRV_TYPE_B(x) \
- (((x) >> BIT_SHIFT_SDIO_DRV_TYPE_B) & BIT_MASK_SDIO_DRV_TYPE_B)
- #define BIT_SET_SDIO_DRV_TYPE_B(x, v) \
- (BIT_CLEAR_SDIO_DRV_TYPE_B(x) | BIT_SDIO_DRV_TYPE_B(v))
- #define BIT_SHIFT_SDIO_DRV_TYPE_A 0
- #define BIT_MASK_SDIO_DRV_TYPE_A 0xf
- #define BIT_SDIO_DRV_TYPE_A(x) \
- (((x) & BIT_MASK_SDIO_DRV_TYPE_A) << BIT_SHIFT_SDIO_DRV_TYPE_A)
- #define BITS_SDIO_DRV_TYPE_A \
- (BIT_MASK_SDIO_DRV_TYPE_A << BIT_SHIFT_SDIO_DRV_TYPE_A)
- #define BIT_CLEAR_SDIO_DRV_TYPE_A(x) ((x) & (~BITS_SDIO_DRV_TYPE_A))
- #define BIT_GET_SDIO_DRV_TYPE_A(x) \
- (((x) >> BIT_SHIFT_SDIO_DRV_TYPE_A) & BIT_MASK_SDIO_DRV_TYPE_A)
- #define BIT_SET_SDIO_DRV_TYPE_A(x, v) \
- (BIT_CLEAR_SDIO_DRV_TYPE_A(x) | BIT_SDIO_DRV_TYPE_A(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_CPHY_LDO_CL_EN BIT(19)
- #define BIT_CPHY_LDO_OK BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_LDO_DUMMY BIT(15)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_ANA_CLK_EN BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_DATA_CPU_CLK_EN BIT(15)
- #define BIT_DATA_CPU_PWC BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_CPU_CLK_EN BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_SYMREG_CLK_EN BIT(13)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_RING_CLK_EN BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_HCI_CLK_EN BIT(12)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_SYS_CLK_EN BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_MAC_CLK_EN BIT(11)
- #define BIT_SEC_CLK_EN BIT(10)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_CTRL_SPS_PWM_FREQ BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_PHY_SSC_RSTB BIT(9)
- #define BIT_EXT_32K_EN BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_EXT32K_EN BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_DISABLE_OPEN_SPS_LDO BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_WL_CLK_TEST BIT(7)
- #define BIT_OP_SPS_PWM_EN BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_SHIFT_MAC_CLK_SEL_V1 6
- #define BIT_MASK_MAC_CLK_SEL_V1 0x3
- #define BIT_MAC_CLK_SEL_V1(x) \
- (((x) & BIT_MASK_MAC_CLK_SEL_V1) << BIT_SHIFT_MAC_CLK_SEL_V1)
- #define BITS_MAC_CLK_SEL_V1 \
- (BIT_MASK_MAC_CLK_SEL_V1 << BIT_SHIFT_MAC_CLK_SEL_V1)
- #define BIT_CLEAR_MAC_CLK_SEL_V1(x) ((x) & (~BITS_MAC_CLK_SEL_V1))
- #define BIT_GET_MAC_CLK_SEL_V1(x) \
- (((x) >> BIT_SHIFT_MAC_CLK_SEL_V1) & BIT_MASK_MAC_CLK_SEL_V1)
- #define BIT_SET_MAC_CLK_SEL_V1(x, v) \
- (BIT_CLEAR_MAC_CLK_SEL_V1(x) | BIT_MAC_CLK_SEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_LOADER_CLK_EN BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_POW_PC_LDO3 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_MACSLP BIT(4)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_POW_PC_LDO2 BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_WAKEPAD_EN BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_ENB_LDO_DIODE_L BIT(3)
- #define BIT_POW_PC_LDO1 BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_ROMD16V_EN BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_AFE_BGEN_PCIE_OP BIT(2)
- #define BIT_POW_PC_LDO0 BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_CKANA8M_EN BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_CKANA12M_EN BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_ANA8M_EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_CNTD16V_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_MONITOR (Offset 0x10250008) */
- #define BIT_SHIFT_SDIO_INT_START 0
- #define BIT_MASK_SDIO_INT_START 0xffffffffL
- #define BIT_SDIO_INT_START(x) \
- (((x) & BIT_MASK_SDIO_INT_START) << BIT_SHIFT_SDIO_INT_START)
- #define BITS_SDIO_INT_START \
- (BIT_MASK_SDIO_INT_START << BIT_SHIFT_SDIO_INT_START)
- #define BIT_CLEAR_SDIO_INT_START(x) ((x) & (~BITS_SDIO_INT_START))
- #define BIT_GET_SDIO_INT_START(x) \
- (((x) >> BIT_SHIFT_SDIO_INT_START) & BIT_MASK_SDIO_INT_START)
- #define BIT_SET_SDIO_INT_START(x, v) \
- (BIT_CLEAR_SDIO_INT_START(x) | BIT_SDIO_INT_START(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CLK_CTRL (Offset 0x0008) */
- #define BIT_POW_POWER_CUT BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_EEPROM_CTRL (Offset 0x000A) */
- #define BIT_SHIFT_VPDIDX 8
- #define BIT_MASK_VPDIDX 0xff
- #define BIT_VPDIDX(x) (((x) & BIT_MASK_VPDIDX) << BIT_SHIFT_VPDIDX)
- #define BITS_VPDIDX (BIT_MASK_VPDIDX << BIT_SHIFT_VPDIDX)
- #define BIT_CLEAR_VPDIDX(x) ((x) & (~BITS_VPDIDX))
- #define BIT_GET_VPDIDX(x) (((x) >> BIT_SHIFT_VPDIDX) & BIT_MASK_VPDIDX)
- #define BIT_SET_VPDIDX(x, v) (BIT_CLEAR_VPDIDX(x) | BIT_VPDIDX(v))
- #define BIT_SHIFT_EEM1_0 6
- #define BIT_MASK_EEM1_0 0x3
- #define BIT_EEM1_0(x) (((x) & BIT_MASK_EEM1_0) << BIT_SHIFT_EEM1_0)
- #define BITS_EEM1_0 (BIT_MASK_EEM1_0 << BIT_SHIFT_EEM1_0)
- #define BIT_CLEAR_EEM1_0(x) ((x) & (~BITS_EEM1_0))
- #define BIT_GET_EEM1_0(x) (((x) >> BIT_SHIFT_EEM1_0) & BIT_MASK_EEM1_0)
- #define BIT_SET_EEM1_0(x, v) (BIT_CLEAR_EEM1_0(x) | BIT_EEM1_0(v))
- #define BIT_AUTOLOAD_SUS BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_EEPROM_CTRL (Offset 0x000A) */
- #define BIT_EERPOMSEL BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_EEPROM_CTRL (Offset 0x000A) */
- #define BIT_EEPROMSEL BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_EEPROM_CTRL (Offset 0x000A) */
- #define BIT_EECS_V1 BIT(3)
- #define BIT_EESK_V1 BIT(2)
- #define BIT_EEDI_V1 BIT(1)
- #define BIT_EEDO_V1 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_MONITOR_2 (Offset 0x1025000C) */
- #define BIT_CMD53_WT_EN BIT(23)
- #define BIT_SHIFT_SDIO_CLK_MONITOR 21
- #define BIT_MASK_SDIO_CLK_MONITOR 0x3
- #define BIT_SDIO_CLK_MONITOR(x) \
- (((x) & BIT_MASK_SDIO_CLK_MONITOR) << BIT_SHIFT_SDIO_CLK_MONITOR)
- #define BITS_SDIO_CLK_MONITOR \
- (BIT_MASK_SDIO_CLK_MONITOR << BIT_SHIFT_SDIO_CLK_MONITOR)
- #define BIT_CLEAR_SDIO_CLK_MONITOR(x) ((x) & (~BITS_SDIO_CLK_MONITOR))
- #define BIT_GET_SDIO_CLK_MONITOR(x) \
- (((x) >> BIT_SHIFT_SDIO_CLK_MONITOR) & BIT_MASK_SDIO_CLK_MONITOR)
- #define BIT_SET_SDIO_CLK_MONITOR(x, v) \
- (BIT_CLEAR_SDIO_CLK_MONITOR(x) | BIT_SDIO_CLK_MONITOR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_EE_VPD (Offset 0x000C) */
- #define BIT_SHIFT_VPD_DATA 0
- #define BIT_MASK_VPD_DATA 0xffffffffL
- #define BIT_VPD_DATA(x) (((x) & BIT_MASK_VPD_DATA) << BIT_SHIFT_VPD_DATA)
- #define BITS_VPD_DATA (BIT_MASK_VPD_DATA << BIT_SHIFT_VPD_DATA)
- #define BIT_CLEAR_VPD_DATA(x) ((x) & (~BITS_VPD_DATA))
- #define BIT_GET_VPD_DATA(x) (((x) >> BIT_SHIFT_VPD_DATA) & BIT_MASK_VPD_DATA)
- #define BIT_SET_VPD_DATA(x, v) (BIT_CLEAR_VPD_DATA(x) | BIT_VPD_DATA(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_MONITOR_2 (Offset 0x1025000C) */
- #define BIT_SHIFT_SDIO_CLK_CNT 0
- #define BIT_MASK_SDIO_CLK_CNT 0x1fffff
- #define BIT_SDIO_CLK_CNT(x) \
- (((x) & BIT_MASK_SDIO_CLK_CNT) << BIT_SHIFT_SDIO_CLK_CNT)
- #define BITS_SDIO_CLK_CNT (BIT_MASK_SDIO_CLK_CNT << BIT_SHIFT_SDIO_CLK_CNT)
- #define BIT_CLEAR_SDIO_CLK_CNT(x) ((x) & (~BITS_SDIO_CLK_CNT))
- #define BIT_GET_SDIO_CLK_CNT(x) \
- (((x) >> BIT_SHIFT_SDIO_CLK_CNT) & BIT_MASK_SDIO_CLK_CNT)
- #define BIT_SET_SDIO_CLK_CNT(x, v) \
- (BIT_CLEAR_SDIO_CLK_CNT(x) | BIT_SDIO_CLK_CNT(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_EE_VPD (Offset 0x000C) */
- #define BIT_SHIFT_VDP_DATA 0
- #define BIT_MASK_VDP_DATA 0xffffffffL
- #define BIT_VDP_DATA(x) (((x) & BIT_MASK_VDP_DATA) << BIT_SHIFT_VDP_DATA)
- #define BITS_VDP_DATA (BIT_MASK_VDP_DATA << BIT_SHIFT_VDP_DATA)
- #define BIT_CLEAR_VDP_DATA(x) ((x) & (~BITS_VDP_DATA))
- #define BIT_GET_VDP_DATA(x) (((x) >> BIT_SHIFT_VDP_DATA) & BIT_MASK_VDP_DATA)
- #define BIT_SET_VDP_DATA(x, v) (BIT_CLEAR_VDP_DATA(x) | BIT_VDP_DATA(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SW18_C2_BIT0 BIT(31)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_C2_L_BIT0 BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_R1_L1_V1 30
- #define BIT_MASK_R1_L1_V1 0x3
- #define BIT_R1_L1_V1(x) (((x) & BIT_MASK_R1_L1_V1) << BIT_SHIFT_R1_L1_V1)
- #define BITS_R1_L1_V1 (BIT_MASK_R1_L1_V1 << BIT_SHIFT_R1_L1_V1)
- #define BIT_CLEAR_R1_L1_V1(x) ((x) & (~BITS_R1_L1_V1))
- #define BIT_GET_R1_L1_V1(x) (((x) >> BIT_SHIFT_R1_L1_V1) & BIT_MASK_R1_L1_V1)
- #define BIT_SET_R1_L1_V1(x, v) (BIT_CLEAR_R1_L1_V1(x) | BIT_R1_L1_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_SW18_C1 29
- #define BIT_MASK_SW18_C1 0x3
- #define BIT_SW18_C1(x) (((x) & BIT_MASK_SW18_C1) << BIT_SHIFT_SW18_C1)
- #define BITS_SW18_C1 (BIT_MASK_SW18_C1 << BIT_SHIFT_SW18_C1)
- #define BIT_CLEAR_SW18_C1(x) ((x) & (~BITS_SW18_C1))
- #define BIT_GET_SW18_C1(x) (((x) >> BIT_SHIFT_SW18_C1) & BIT_MASK_SW18_C1)
- #define BIT_SET_SW18_C1(x, v) (BIT_CLEAR_SW18_C1(x) | BIT_SW18_C1(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_C1_L 29
- #define BIT_MASK_C1_L 0x3
- #define BIT_C1_L(x) (((x) & BIT_MASK_C1_L) << BIT_SHIFT_C1_L)
- #define BITS_C1_L (BIT_MASK_C1_L << BIT_SHIFT_C1_L)
- #define BIT_CLEAR_C1_L(x) ((x) & (~BITS_C1_L))
- #define BIT_GET_C1_L(x) (((x) >> BIT_SHIFT_C1_L) & BIT_MASK_C1_L)
- #define BIT_SET_C1_L(x, v) (BIT_CLEAR_C1_L(x) | BIT_C1_L(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_C3_L1_V1 28
- #define BIT_MASK_C3_L1_V1 0x3
- #define BIT_C3_L1_V1(x) (((x) & BIT_MASK_C3_L1_V1) << BIT_SHIFT_C3_L1_V1)
- #define BITS_C3_L1_V1 (BIT_MASK_C3_L1_V1 << BIT_SHIFT_C3_L1_V1)
- #define BIT_CLEAR_C3_L1_V1(x) ((x) & (~BITS_C3_L1_V1))
- #define BIT_GET_C3_L1_V1(x) (((x) >> BIT_SHIFT_C3_L1_V1) & BIT_MASK_C3_L1_V1)
- #define BIT_SET_C3_L1_V1(x, v) (BIT_CLEAR_C3_L1_V1(x) | BIT_C3_L1_V1(v))
- #define BIT_SHIFT_C2_L1_V1 26
- #define BIT_MASK_C2_L1_V1 0x3
- #define BIT_C2_L1_V1(x) (((x) & BIT_MASK_C2_L1_V1) << BIT_SHIFT_C2_L1_V1)
- #define BITS_C2_L1_V1 (BIT_MASK_C2_L1_V1 << BIT_SHIFT_C2_L1_V1)
- #define BIT_CLEAR_C2_L1_V1(x) ((x) & (~BITS_C2_L1_V1))
- #define BIT_GET_C2_L1_V1(x) (((x) >> BIT_SHIFT_C2_L1_V1) & BIT_MASK_C2_L1_V1)
- #define BIT_SET_C2_L1_V1(x, v) (BIT_CLEAR_C2_L1_V1(x) | BIT_C2_L1_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_REG_FREQ_L 25
- #define BIT_MASK_REG_FREQ_L 0x7
- #define BIT_REG_FREQ_L(x) (((x) & BIT_MASK_REG_FREQ_L) << BIT_SHIFT_REG_FREQ_L)
- #define BITS_REG_FREQ_L (BIT_MASK_REG_FREQ_L << BIT_SHIFT_REG_FREQ_L)
- #define BIT_CLEAR_REG_FREQ_L(x) ((x) & (~BITS_REG_FREQ_L))
- #define BIT_GET_REG_FREQ_L(x) \
- (((x) >> BIT_SHIFT_REG_FREQ_L) & BIT_MASK_REG_FREQ_L)
- #define BIT_SET_REG_FREQ_L(x, v) (BIT_CLEAR_REG_FREQ_L(x) | BIT_REG_FREQ_L(v))
- #define BIT_REG_EN_DUTY BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_C1_L1_V1 24
- #define BIT_MASK_C1_L1_V1 0x3
- #define BIT_C1_L1_V1(x) (((x) & BIT_MASK_C1_L1_V1) << BIT_SHIFT_C1_L1_V1)
- #define BITS_C1_L1_V1 (BIT_MASK_C1_L1_V1 << BIT_SHIFT_C1_L1_V1)
- #define BIT_CLEAR_C1_L1_V1(x) ((x) & (~BITS_C1_L1_V1))
- #define BIT_GET_C1_L1_V1(x) (((x) >> BIT_SHIFT_C1_L1_V1) & BIT_MASK_C1_L1_V1)
- #define BIT_SET_C1_L1_V1(x, v) (BIT_CLEAR_C1_L1_V1(x) | BIT_C1_L1_V1(v))
- #define BIT_REG_TYPE_L_V3 BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_REG_MODE 22
- #define BIT_MASK_REG_MODE 0x3
- #define BIT_REG_MODE(x) (((x) & BIT_MASK_REG_MODE) << BIT_SHIFT_REG_MODE)
- #define BITS_REG_MODE (BIT_MASK_REG_MODE << BIT_SHIFT_REG_MODE)
- #define BIT_CLEAR_REG_MODE(x) ((x) & (~BITS_REG_MODE))
- #define BIT_GET_REG_MODE(x) (((x) >> BIT_SHIFT_REG_MODE) & BIT_MASK_REG_MODE)
- #define BIT_SET_REG_MODE(x, v) (BIT_CLEAR_REG_MODE(x) | BIT_REG_MODE(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_FPWM_L1_V1 BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_REG_EN_SP BIT(21)
- #define BIT_REG_AUTO_L BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SW18_SELD_BIT0 BIT(19)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_V15ADJ_L1 19
- #define BIT_MASK_V15ADJ_L1 0x7
- #define BIT_V15ADJ_L1(x) (((x) & BIT_MASK_V15ADJ_L1) << BIT_SHIFT_V15ADJ_L1)
- #define BITS_V15ADJ_L1 (BIT_MASK_V15ADJ_L1 << BIT_SHIFT_V15ADJ_L1)
- #define BIT_CLEAR_V15ADJ_L1(x) ((x) & (~BITS_V15ADJ_L1))
- #define BIT_GET_V15ADJ_L1(x) (((x) >> BIT_SHIFT_V15ADJ_L1) & BIT_MASK_V15ADJ_L1)
- #define BIT_SET_V15ADJ_L1(x, v) (BIT_CLEAR_V15ADJ_L1(x) | BIT_V15ADJ_L1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SW18_POWOCP BIT(18)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_IN_L1 16
- #define BIT_MASK_IN_L1 0x7
- #define BIT_IN_L1(x) (((x) & BIT_MASK_IN_L1) << BIT_SHIFT_IN_L1)
- #define BITS_IN_L1 (BIT_MASK_IN_L1 << BIT_SHIFT_IN_L1)
- #define BIT_CLEAR_IN_L1(x) ((x) & (~BITS_IN_L1))
- #define BIT_GET_IN_L1(x) (((x) >> BIT_SHIFT_IN_L1) & BIT_MASK_IN_L1)
- #define BIT_SET_IN_L1(x, v) (BIT_CLEAR_IN_L1(x) | BIT_IN_L1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_SW18_OCP 15
- #define BIT_MASK_SW18_OCP 0x7
- #define BIT_SW18_OCP(x) (((x) & BIT_MASK_SW18_OCP) << BIT_SHIFT_SW18_OCP)
- #define BITS_SW18_OCP (BIT_MASK_SW18_OCP << BIT_SHIFT_SW18_OCP)
- #define BIT_CLEAR_SW18_OCP(x) ((x) & (~BITS_SW18_OCP))
- #define BIT_GET_SW18_OCP(x) (((x) >> BIT_SHIFT_SW18_OCP) & BIT_MASK_SW18_OCP)
- #define BIT_SET_SW18_OCP(x, v) (BIT_CLEAR_SW18_OCP(x) | BIT_SW18_OCP(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_OCP_L1 15
- #define BIT_MASK_OCP_L1 0x7
- #define BIT_OCP_L1(x) (((x) & BIT_MASK_OCP_L1) << BIT_SHIFT_OCP_L1)
- #define BITS_OCP_L1 (BIT_MASK_OCP_L1 << BIT_SHIFT_OCP_L1)
- #define BIT_CLEAR_OCP_L1(x) ((x) & (~BITS_OCP_L1))
- #define BIT_GET_OCP_L1(x) (((x) >> BIT_SHIFT_OCP_L1) & BIT_MASK_OCP_L1)
- #define BIT_SET_OCP_L1(x, v) (BIT_CLEAR_OCP_L1(x) | BIT_OCP_L1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_STD_L1 14
- #define BIT_MASK_STD_L1 0x3
- #define BIT_STD_L1(x) (((x) & BIT_MASK_STD_L1) << BIT_SHIFT_STD_L1)
- #define BITS_STD_L1 (BIT_MASK_STD_L1 << BIT_SHIFT_STD_L1)
- #define BIT_CLEAR_STD_L1(x) ((x) & (~BITS_STD_L1))
- #define BIT_GET_STD_L1(x) (((x) >> BIT_SHIFT_STD_L1) & BIT_MASK_STD_L1)
- #define BIT_SET_STD_L1(x, v) (BIT_CLEAR_STD_L1(x) | BIT_STD_L1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_CF_L_BIT0_TO_1 13
- #define BIT_MASK_CF_L_BIT0_TO_1 0x3
- #define BIT_CF_L_BIT0_TO_1(x) \
- (((x) & BIT_MASK_CF_L_BIT0_TO_1) << BIT_SHIFT_CF_L_BIT0_TO_1)
- #define BITS_CF_L_BIT0_TO_1 \
- (BIT_MASK_CF_L_BIT0_TO_1 << BIT_SHIFT_CF_L_BIT0_TO_1)
- #define BIT_CLEAR_CF_L_BIT0_TO_1(x) ((x) & (~BITS_CF_L_BIT0_TO_1))
- #define BIT_GET_CF_L_BIT0_TO_1(x) \
- (((x) >> BIT_SHIFT_CF_L_BIT0_TO_1) & BIT_MASK_CF_L_BIT0_TO_1)
- #define BIT_SET_CF_L_BIT0_TO_1(x, v) \
- (BIT_CLEAR_CF_L_BIT0_TO_1(x) | BIT_CF_L_BIT0_TO_1(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_CF_L 13
- #define BIT_MASK_CF_L 0x3
- #define BIT_CF_L(x) (((x) & BIT_MASK_CF_L) << BIT_SHIFT_CF_L)
- #define BITS_CF_L (BIT_MASK_CF_L << BIT_SHIFT_CF_L)
- #define BIT_CLEAR_CF_L(x) ((x) & (~BITS_CF_L))
- #define BIT_GET_CF_L(x) (((x) >> BIT_SHIFT_CF_L) & BIT_MASK_CF_L)
- #define BIT_SET_CF_L(x, v) (BIT_CLEAR_CF_L(x) | BIT_CF_L(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SW18_FPWM BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SPS_FPWM BIT(11)
- #define BIT_WL_CTRL_SPS_PWMFREQ BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SHIFT_VOL_L1 10
- #define BIT_MASK_VOL_L1 0xf
- #define BIT_VOL_L1(x) (((x) & BIT_MASK_VOL_L1) << BIT_SHIFT_VOL_L1)
- #define BITS_VOL_L1 (BIT_MASK_VOL_L1 << BIT_SHIFT_VOL_L1)
- #define BIT_CLEAR_VOL_L1(x) ((x) & (~BITS_VOL_L1))
- #define BIT_GET_VOL_L1(x) (((x) >> BIT_SHIFT_VOL_L1) & BIT_MASK_VOL_L1)
- #define BIT_SET_VOL_L1(x, v) (BIT_CLEAR_VOL_L1(x) | BIT_VOL_L1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SW18_SWEN BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SPS_SWEN BIT(9)
- #define BIT_HALF_L BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SW18_LDEN BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_SPS_LDEN BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_MAC_ID_EN BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_WL_CTRL_XTAL_CADJ BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_LDO11_EN BIT(6)
- #define BIT_AFE_P3_PC BIT(5)
- #define BIT_AFE_P2_PC BIT(4)
- #define BIT_AFE_P1_PC BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_AFE_MBEN_PCIE_OPT BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_AFE_P0_PC BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_AFE_MBEN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL1 (Offset 0x0010) */
- #define BIT_AFE_BGEN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_POW_ZCD_L BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_CRCERR_MSK BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_IO_READY_SIGNAL_ERR_MSK BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_ENABLE_ZCDOUT_L BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_AUTOZCD_L BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_HSISR3_IND_MSK BIT(30)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_TX_CRC__MSK BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_HSISR2_IND_MSK BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_REG_DELAY 28
- #define BIT_MASK_REG_DELAY 0x3
- #define BIT_REG_DELAY(x) (((x) & BIT_MASK_REG_DELAY) << BIT_SHIFT_REG_DELAY)
- #define BITS_REG_DELAY (BIT_MASK_REG_DELAY << BIT_SHIFT_REG_DELAY)
- #define BIT_CLEAR_REG_DELAY(x) ((x) & (~BITS_REG_DELAY))
- #define BIT_GET_REG_DELAY(x) (((x) >> BIT_SHIFT_REG_DELAY) & BIT_MASK_REG_DELAY)
- #define BIT_SET_REG_DELAY(x, v) (BIT_CLEAR_REG_DELAY(x) | BIT_REG_DELAY(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_HEISR_IND_MSK BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_CTWEND_MSK BIT(27)
- #define BIT_SDIO_ATIMEND_E_MSK BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIIO_ATIMEND_MSK BIT(25)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_ATIMEND_MSK BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_V15ADJ 24
- #define BIT_MASK_SW18_V15ADJ 0x7
- #define BIT_SW18_V15ADJ(x) \
- (((x) & BIT_MASK_SW18_V15ADJ) << BIT_SHIFT_SW18_V15ADJ)
- #define BITS_SW18_V15ADJ (BIT_MASK_SW18_V15ADJ << BIT_SHIFT_SW18_V15ADJ)
- #define BIT_CLEAR_SW18_V15ADJ(x) ((x) & (~BITS_SW18_V15ADJ))
- #define BIT_GET_SW18_V15ADJ(x) \
- (((x) >> BIT_SHIFT_SW18_V15ADJ) & BIT_MASK_SW18_V15ADJ)
- #define BIT_SET_SW18_V15ADJ(x, v) \
- (BIT_CLEAR_SW18_V15ADJ(x) | BIT_SW18_V15ADJ(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_V15ADJ_L1_V1 24
- #define BIT_MASK_V15ADJ_L1_V1 0x7
- #define BIT_V15ADJ_L1_V1(x) \
- (((x) & BIT_MASK_V15ADJ_L1_V1) << BIT_SHIFT_V15ADJ_L1_V1)
- #define BITS_V15ADJ_L1_V1 (BIT_MASK_V15ADJ_L1_V1 << BIT_SHIFT_V15ADJ_L1_V1)
- #define BIT_CLEAR_V15ADJ_L1_V1(x) ((x) & (~BITS_V15ADJ_L1_V1))
- #define BIT_GET_V15ADJ_L1_V1(x) \
- (((x) >> BIT_SHIFT_V15ADJ_L1_V1) & BIT_MASK_V15ADJ_L1_V1)
- #define BIT_SET_V15ADJ_L1_V1(x, v) \
- (BIT_CLEAR_V15ADJ_L1_V1(x) | BIT_V15ADJ_L1_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_OCPINT_MSK BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_OCPSL BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_PSTIMEOUT_MSK BIT(23)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_REG_LDOF_L_V1 BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_GTINT4_MSK BIT(22)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_PARSW_DUMMY BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_GTINT3_MSK BIT(21)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_CLAMP_MAX_DUTY BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_VOL 20
- #define BIT_MASK_SW18_VOL 0xf
- #define BIT_SW18_VOL(x) (((x) & BIT_MASK_SW18_VOL) << BIT_SHIFT_SW18_VOL)
- #define BITS_SW18_VOL (BIT_MASK_SW18_VOL << BIT_SHIFT_SW18_VOL)
- #define BIT_CLEAR_SW18_VOL(x) ((x) & (~BITS_SW18_VOL))
- #define BIT_GET_SW18_VOL(x) (((x) >> BIT_SHIFT_SW18_VOL) & BIT_MASK_SW18_VOL)
- #define BIT_SET_SW18_VOL(x, v) (BIT_CLEAR_SW18_VOL(x) | BIT_SW18_VOL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_VOL_L1_V1 20
- #define BIT_MASK_VOL_L1_V1 0xf
- #define BIT_VOL_L1_V1(x) (((x) & BIT_MASK_VOL_L1_V1) << BIT_SHIFT_VOL_L1_V1)
- #define BITS_VOL_L1_V1 (BIT_MASK_VOL_L1_V1 << BIT_SHIFT_VOL_L1_V1)
- #define BIT_CLEAR_VOL_L1_V1(x) ((x) & (~BITS_VOL_L1_V1))
- #define BIT_GET_VOL_L1_V1(x) (((x) >> BIT_SHIFT_VOL_L1_V1) & BIT_MASK_VOL_L1_V1)
- #define BIT_SET_VOL_L1_V1(x, v) (BIT_CLEAR_VOL_L1_V1(x) | BIT_VOL_L1_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_HSISR_IND_MSK BIT(20)
- #define BIT_SDIO_CPWM2_MSK BIT(19)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_TBOX_L1_V1 19
- #define BIT_MASK_TBOX_L1_V1 0x3
- #define BIT_TBOX_L1_V1(x) (((x) & BIT_MASK_TBOX_L1_V1) << BIT_SHIFT_TBOX_L1_V1)
- #define BITS_TBOX_L1_V1 (BIT_MASK_TBOX_L1_V1 << BIT_SHIFT_TBOX_L1_V1)
- #define BIT_CLEAR_TBOX_L1_V1(x) ((x) & (~BITS_TBOX_L1_V1))
- #define BIT_GET_TBOX_L1_V1(x) \
- (((x) >> BIT_SHIFT_TBOX_L1_V1) & BIT_MASK_TBOX_L1_V1)
- #define BIT_SET_TBOX_L1_V1(x, v) (BIT_CLEAR_TBOX_L1_V1(x) | BIT_TBOX_L1_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_CPWM1_MSK BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_IN 17
- #define BIT_MASK_SW18_IN 0x7
- #define BIT_SW18_IN(x) (((x) & BIT_MASK_SW18_IN) << BIT_SHIFT_SW18_IN)
- #define BITS_SW18_IN (BIT_MASK_SW18_IN << BIT_SHIFT_SW18_IN)
- #define BIT_CLEAR_SW18_IN(x) ((x) & (~BITS_SW18_IN))
- #define BIT_GET_SW18_IN(x) (((x) >> BIT_SHIFT_SW18_IN) & BIT_MASK_SW18_IN)
- #define BIT_SET_SW18_IN(x, v) (BIT_CLEAR_SW18_IN(x) | BIT_SW18_IN(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_IN_L1_V1 17
- #define BIT_MASK_IN_L1_V1 0x7
- #define BIT_IN_L1_V1(x) (((x) & BIT_MASK_IN_L1_V1) << BIT_SHIFT_IN_L1_V1)
- #define BITS_IN_L1_V1 (BIT_MASK_IN_L1_V1 << BIT_SHIFT_IN_L1_V1)
- #define BIT_CLEAR_IN_L1_V1(x) ((x) & (~BITS_IN_L1_V1))
- #define BIT_GET_IN_L1_V1(x) (((x) >> BIT_SHIFT_IN_L1_V1) & BIT_MASK_IN_L1_V1)
- #define BIT_SET_IN_L1_V1(x, v) (BIT_CLEAR_IN_L1_V1(x) | BIT_IN_L1_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_C2HCMD_INT_MSK BIT(17)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_REG_DELAY_V3 17
- #define BIT_MASK_REG_DELAY_V3 0x3
- #define BIT_REG_DELAY_V3(x) \
- (((x) & BIT_MASK_REG_DELAY_V3) << BIT_SHIFT_REG_DELAY_V3)
- #define BITS_REG_DELAY_V3 (BIT_MASK_REG_DELAY_V3 << BIT_SHIFT_REG_DELAY_V3)
- #define BIT_CLEAR_REG_DELAY_V3(x) ((x) & (~BITS_REG_DELAY_V3))
- #define BIT_GET_REG_DELAY_V3(x) \
- (((x) >> BIT_SHIFT_REG_DELAY_V3) & BIT_MASK_REG_DELAY_V3)
- #define BIT_SET_REG_DELAY_V3(x, v) \
- (BIT_CLEAR_REG_DELAY_V3(x) | BIT_REG_DELAY_V3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_BCNERLY_INT_MSK BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_REG_CLAMP_D_L_V2 BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_TBOX 15
- #define BIT_MASK_SW18_TBOX 0x3
- #define BIT_SW18_TBOX(x) (((x) & BIT_MASK_SW18_TBOX) << BIT_SHIFT_SW18_TBOX)
- #define BITS_SW18_TBOX (BIT_MASK_SW18_TBOX << BIT_SHIFT_SW18_TBOX)
- #define BIT_CLEAR_SW18_TBOX(x) ((x) & (~BITS_SW18_TBOX))
- #define BIT_GET_SW18_TBOX(x) (((x) >> BIT_SHIFT_SW18_TBOX) & BIT_MASK_SW18_TBOX)
- #define BIT_SET_SW18_TBOX(x, v) (BIT_CLEAR_SW18_TBOX(x) | BIT_SW18_TBOX(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_REG_BYPASS_L_V3 BIT(15)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_TBOX_L1 15
- #define BIT_MASK_TBOX_L1 0x3
- #define BIT_TBOX_L1(x) (((x) & BIT_MASK_TBOX_L1) << BIT_SHIFT_TBOX_L1)
- #define BITS_TBOX_L1 (BIT_MASK_TBOX_L1 << BIT_SHIFT_TBOX_L1)
- #define BIT_CLEAR_TBOX_L1(x) ((x) & (~BITS_TBOX_L1))
- #define BIT_GET_TBOX_L1(x) (((x) >> BIT_SHIFT_TBOX_L1) & BIT_MASK_TBOX_L1)
- #define BIT_SET_TBOX_L1(x, v) (BIT_CLEAR_TBOX_L1(x) | BIT_TBOX_L1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_ENABLE_ZCDOUT_L_V3 BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SW18_SEL BIT(13)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_POW_ZCD_L_V3 BIT(13)
- #define BIT_AREN_L1_V1 BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_STD 11
- #define BIT_MASK_SW18_STD 0x3
- #define BIT_SW18_STD(x) (((x) & BIT_MASK_SW18_STD) << BIT_SHIFT_SW18_STD)
- #define BITS_SW18_STD (BIT_MASK_SW18_STD << BIT_SHIFT_SW18_STD)
- #define BIT_CLEAR_SW18_STD(x) ((x) & (~BITS_SW18_STD))
- #define BIT_GET_SW18_STD(x) (((x) >> BIT_SHIFT_SW18_STD) & BIT_MASK_SW18_STD)
- #define BIT_SET_SW18_STD(x, v) (BIT_CLEAR_SW18_STD(x) | BIT_SW18_STD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SW18_SD BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SW18_AREN BIT(9)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_OCP_V3 9
- #define BIT_MASK_OCP_V3 0x7
- #define BIT_OCP_V3(x) (((x) & BIT_MASK_OCP_V3) << BIT_SHIFT_OCP_V3)
- #define BITS_OCP_V3 (BIT_MASK_OCP_V3 << BIT_SHIFT_OCP_V3)
- #define BIT_CLEAR_OCP_V3(x) ((x) & (~BITS_OCP_V3))
- #define BIT_GET_OCP_V3(x) (((x) >> BIT_SHIFT_OCP_V3) & BIT_MASK_OCP_V3)
- #define BIT_SET_OCP_V3(x, v) (BIT_CLEAR_OCP_V3(x) | BIT_OCP_V3(v))
- #define BIT_POWOCP_V3 BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_R3 7
- #define BIT_MASK_SW18_R3 0x3
- #define BIT_SW18_R3(x) (((x) & BIT_MASK_SW18_R3) << BIT_SHIFT_SW18_R3)
- #define BITS_SW18_R3 (BIT_MASK_SW18_R3 << BIT_SHIFT_SW18_R3)
- #define BIT_CLEAR_SW18_R3(x) ((x) & (~BITS_SW18_R3))
- #define BIT_GET_SW18_R3(x) (((x) >> BIT_SHIFT_SW18_R3) & BIT_MASK_SW18_R3)
- #define BIT_SET_SW18_R3(x, v) (BIT_CLEAR_SW18_R3(x) | BIT_SW18_R3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_TXBCNERR_MSK BIT(7)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_R3_L 7
- #define BIT_MASK_R3_L 0x3
- #define BIT_R3_L(x) (((x) & BIT_MASK_R3_L) << BIT_SHIFT_R3_L)
- #define BITS_R3_L (BIT_MASK_R3_L << BIT_SHIFT_R3_L)
- #define BIT_CLEAR_R3_L(x) ((x) & (~BITS_R3_L))
- #define BIT_GET_R3_L(x) (((x) >> BIT_SHIFT_R3_L) & BIT_MASK_R3_L)
- #define BIT_SET_R3_L(x, v) (BIT_CLEAR_R3_L(x) | BIT_R3_L(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_TXBCNOK_MSK BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_CF_L_V3 6
- #define BIT_MASK_CF_L_V3 0x3
- #define BIT_CF_L_V3(x) (((x) & BIT_MASK_CF_L_V3) << BIT_SHIFT_CF_L_V3)
- #define BITS_CF_L_V3 (BIT_MASK_CF_L_V3 << BIT_SHIFT_CF_L_V3)
- #define BIT_CLEAR_CF_L_V3(x) ((x) & (~BITS_CF_L_V3))
- #define BIT_GET_CF_L_V3(x) (((x) >> BIT_SHIFT_CF_L_V3) & BIT_MASK_CF_L_V3)
- #define BIT_SET_CF_L_V3(x, v) (BIT_CLEAR_CF_L_V3(x) | BIT_CF_L_V3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_R2 5
- #define BIT_MASK_SW18_R2 0x3
- #define BIT_SW18_R2(x) (((x) & BIT_MASK_SW18_R2) << BIT_SHIFT_SW18_R2)
- #define BITS_SW18_R2 (BIT_MASK_SW18_R2 << BIT_SHIFT_SW18_R2)
- #define BIT_CLEAR_SW18_R2(x) ((x) & (~BITS_SW18_R2))
- #define BIT_GET_SW18_R2(x) (((x) >> BIT_SHIFT_SW18_R2) & BIT_MASK_SW18_R2)
- #define BIT_SET_SW18_R2(x, v) (BIT_CLEAR_SW18_R2(x) | BIT_SW18_R2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_RXFOVW_MSK BIT(5)
- #define BIT_SDIO_TXFOVW_MSK BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_CFC_L_BIT0_TO_1_V1 4
- #define BIT_MASK_CFC_L_BIT0_TO_1_V1 0x3
- #define BIT_CFC_L_BIT0_TO_1_V1(x) \
- (((x) & BIT_MASK_CFC_L_BIT0_TO_1_V1) << BIT_SHIFT_CFC_L_BIT0_TO_1_V1)
- #define BITS_CFC_L_BIT0_TO_1_V1 \
- (BIT_MASK_CFC_L_BIT0_TO_1_V1 << BIT_SHIFT_CFC_L_BIT0_TO_1_V1)
- #define BIT_CLEAR_CFC_L_BIT0_TO_1_V1(x) ((x) & (~BITS_CFC_L_BIT0_TO_1_V1))
- #define BIT_GET_CFC_L_BIT0_TO_1_V1(x) \
- (((x) >> BIT_SHIFT_CFC_L_BIT0_TO_1_V1) & BIT_MASK_CFC_L_BIT0_TO_1_V1)
- #define BIT_SET_CFC_L_BIT0_TO_1_V1(x, v) \
- (BIT_CLEAR_CFC_L_BIT0_TO_1_V1(x) | BIT_CFC_L_BIT0_TO_1_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_R1 3
- #define BIT_MASK_SW18_R1 0x3
- #define BIT_SW18_R1(x) (((x) & BIT_MASK_SW18_R1) << BIT_SHIFT_SW18_R1)
- #define BITS_SW18_R1 (BIT_MASK_SW18_R1 << BIT_SHIFT_SW18_R1)
- #define BIT_CLEAR_SW18_R1(x) ((x) & (~BITS_SW18_R1))
- #define BIT_GET_SW18_R1(x) (((x) >> BIT_SHIFT_SW18_R1) & BIT_MASK_SW18_R1)
- #define BIT_SET_SW18_R1(x, v) (BIT_CLEAR_SW18_R1(x) | BIT_SW18_R1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_RXERR_MSK BIT(3)
- #define BIT_SDIO_TXERR_MSK BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_R3_L1_V1 2
- #define BIT_MASK_R3_L1_V1 0x3
- #define BIT_R3_L1_V1(x) (((x) & BIT_MASK_R3_L1_V1) << BIT_SHIFT_R3_L1_V1)
- #define BITS_R3_L1_V1 (BIT_MASK_R3_L1_V1 << BIT_SHIFT_R3_L1_V1)
- #define BIT_CLEAR_R3_L1_V1(x) ((x) & (~BITS_R3_L1_V1))
- #define BIT_GET_R3_L1_V1(x) (((x) >> BIT_SHIFT_R3_L1_V1) & BIT_MASK_R3_L1_V1)
- #define BIT_SET_R3_L1_V1(x, v) (BIT_CLEAR_R3_L1_V1(x) | BIT_R3_L1_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_SW18_C3 1
- #define BIT_MASK_SW18_C3 0x3
- #define BIT_SW18_C3(x) (((x) & BIT_MASK_SW18_C3) << BIT_SHIFT_SW18_C3)
- #define BITS_SW18_C3 (BIT_MASK_SW18_C3 << BIT_SHIFT_SW18_C3)
- #define BIT_CLEAR_SW18_C3(x) ((x) & (~BITS_SW18_C3))
- #define BIT_GET_SW18_C3(x) (((x) >> BIT_SHIFT_SW18_C3) & BIT_MASK_SW18_C3)
- #define BIT_SET_SW18_C3(x, v) (BIT_CLEAR_SW18_C3(x) | BIT_SW18_C3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_SDIO_AVAL_MSK BIT(1)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_C3_L_C3 1
- #define BIT_MASK_C3_L_C3 0x3
- #define BIT_C3_L_C3(x) (((x) & BIT_MASK_C3_L_C3) << BIT_SHIFT_C3_L_C3)
- #define BITS_C3_L_C3 (BIT_MASK_C3_L_C3 << BIT_SHIFT_C3_L_C3)
- #define BIT_CLEAR_C3_L_C3(x) ((x) & (~BITS_C3_L_C3))
- #define BIT_GET_C3_L_C3(x) (((x) >> BIT_SHIFT_C3_L_C3) & BIT_MASK_C3_L_C3)
- #define BIT_SET_C3_L_C3(x, v) (BIT_CLEAR_C3_L_C3(x) | BIT_C3_L_C3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SW18_C2_BIT1 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HIMR (Offset 0x10250014) */
- #define BIT_RX_REQUEST_MSK BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_SHIFT_R2_L1_V1 0
- #define BIT_MASK_R2_L1_V1 0x3
- #define BIT_R2_L1_V1(x) (((x) & BIT_MASK_R2_L1_V1) << BIT_SHIFT_R2_L1_V1)
- #define BITS_R2_L1_V1 (BIT_MASK_R2_L1_V1 << BIT_SHIFT_R2_L1_V1)
- #define BIT_CLEAR_R2_L1_V1(x) ((x) & (~BITS_R2_L1_V1))
- #define BIT_GET_R2_L1_V1(x) (((x) >> BIT_SHIFT_R2_L1_V1) & BIT_MASK_R2_L1_V1)
- #define BIT_SET_R2_L1_V1(x, v) (BIT_CLEAR_R2_L1_V1(x) | BIT_R2_L1_V1(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL2 (Offset 0x0014) */
- #define BIT_C2_L_BIT1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL3 (Offset 0x0018) */
- #define BIT_SPS18_OCP_DIS BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HISR (Offset 0x10250018) */
- #define BIT_SDIO_CRCERR BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_HISR (Offset 0x10250018) */
- #define BIT_IO_READY_SIGNAL_ERR BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HISR (Offset 0x10250018) */
- #define BIT_SDIO_HSISR3_IND BIT(30)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_HISR (Offset 0x10250018) */
- #define BIT_TX_CRC BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HISR (Offset 0x10250018) */
- #define BIT_SDIO_HSISR2_IND BIT(29)
- #define BIT_SDIO_HEISR_IND BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HISR (Offset 0x10250018) */
- #define BIT_SDIO_CTWEND BIT(27)
- #define BIT_SDIO_ATIMEND_E BIT(26)
- #define BIT_SDIO_ATIMEND BIT(25)
- #define BIT_SDIO_OCPINT BIT(24)
- #define BIT_SDIO_PSTIMEOUT BIT(23)
- #define BIT_SDIO_GTINT4 BIT(22)
- #define BIT_SDIO_GTINT3 BIT(21)
- #define BIT_SDIO_HSISR_IND BIT(20)
- #define BIT_SDIO_CPWM2 BIT(19)
- #define BIT_SDIO_CPWM1 BIT(18)
- #define BIT_SDIO_C2HCMD_INT BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL3 (Offset 0x0018) */
- #define BIT_SHIFT_SPS18_OCP_TH 16
- #define BIT_MASK_SPS18_OCP_TH 0x7fff
- #define BIT_SPS18_OCP_TH(x) \
- (((x) & BIT_MASK_SPS18_OCP_TH) << BIT_SHIFT_SPS18_OCP_TH)
- #define BITS_SPS18_OCP_TH (BIT_MASK_SPS18_OCP_TH << BIT_SHIFT_SPS18_OCP_TH)
- #define BIT_CLEAR_SPS18_OCP_TH(x) ((x) & (~BITS_SPS18_OCP_TH))
- #define BIT_GET_SPS18_OCP_TH(x) \
- (((x) >> BIT_SHIFT_SPS18_OCP_TH) & BIT_MASK_SPS18_OCP_TH)
- #define BIT_SET_SPS18_OCP_TH(x, v) \
- (BIT_CLEAR_SPS18_OCP_TH(x) | BIT_SPS18_OCP_TH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HISR (Offset 0x10250018) */
- #define BIT_SDIO_BCNERLY_INT BIT(16)
- #define BIT_SDIO_TXBCNERR BIT(7)
- #define BIT_SDIO_TXBCNOK BIT(6)
- #define BIT_SDIO_RXFOVW BIT(5)
- #define BIT_SDIO_TXFOVW BIT(4)
- #define BIT_SDIO_RXERR BIT(3)
- #define BIT_SDIO_TXERR BIT(2)
- #define BIT_SDIO_AVAL BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SWR_CTRL3 (Offset 0x0018) */
- #define BIT_SHIFT_OCP_WINDOW 0
- #define BIT_MASK_OCP_WINDOW 0xffff
- #define BIT_OCP_WINDOW(x) (((x) & BIT_MASK_OCP_WINDOW) << BIT_SHIFT_OCP_WINDOW)
- #define BITS_OCP_WINDOW (BIT_MASK_OCP_WINDOW << BIT_SHIFT_OCP_WINDOW)
- #define BIT_CLEAR_OCP_WINDOW(x) ((x) & (~BITS_OCP_WINDOW))
- #define BIT_GET_OCP_WINDOW(x) \
- (((x) >> BIT_SHIFT_OCP_WINDOW) & BIT_MASK_OCP_WINDOW)
- #define BIT_SET_OCP_WINDOW(x, v) (BIT_CLEAR_OCP_WINDOW(x) | BIT_OCP_WINDOW(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HISR (Offset 0x10250018) */
- #define BIT_RX_REQUEST BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_HREG_DBG BIT(23)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_SHIFT_HREG_DBG_V1 12
- #define BIT_MASK_HREG_DBG_V1 0xfff
- #define BIT_HREG_DBG_V1(x) \
- (((x) & BIT_MASK_HREG_DBG_V1) << BIT_SHIFT_HREG_DBG_V1)
- #define BITS_HREG_DBG_V1 (BIT_MASK_HREG_DBG_V1 << BIT_SHIFT_HREG_DBG_V1)
- #define BIT_CLEAR_HREG_DBG_V1(x) ((x) & (~BITS_HREG_DBG_V1))
- #define BIT_GET_HREG_DBG_V1(x) \
- (((x) >> BIT_SHIFT_HREG_DBG_V1) & BIT_MASK_HREG_DBG_V1)
- #define BIT_SET_HREG_DBG_V1(x, v) \
- (BIT_CLEAR_HREG_DBG_V1(x) | BIT_HREG_DBG_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_MCU_RST BIT(11)
- #define BIT_WLOCK_90 BIT(10)
- #define BIT_WLOCK_70 BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_WLMCUIOIF BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_WLOCK_78 BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_LOCK_ALL_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_R_DIS_PRST BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_R_DIS_PRST_1 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_WLOCK_1C_B6 BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_R_DIS_PRST_0 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RSV_CTRL (Offset 0x001C) */
- #define BIT_WLOCK_40 BIT(4)
- #define BIT_WLOCK_08 BIT(3)
- #define BIT_WLOCK_04 BIT(2)
- #define BIT_WLOCK_00 BIT(1)
- #define BIT_WLOCK_ALL BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_RX_REQ_LEN (Offset 0x1025001C) */
- #define BIT_SHIFT_RX_REQ_LEN_V1 0
- #define BIT_MASK_RX_REQ_LEN_V1 0x3ffff
- #define BIT_RX_REQ_LEN_V1(x) \
- (((x) & BIT_MASK_RX_REQ_LEN_V1) << BIT_SHIFT_RX_REQ_LEN_V1)
- #define BITS_RX_REQ_LEN_V1 (BIT_MASK_RX_REQ_LEN_V1 << BIT_SHIFT_RX_REQ_LEN_V1)
- #define BIT_CLEAR_RX_REQ_LEN_V1(x) ((x) & (~BITS_RX_REQ_LEN_V1))
- #define BIT_GET_RX_REQ_LEN_V1(x) \
- (((x) >> BIT_SHIFT_RX_REQ_LEN_V1) & BIT_MASK_RX_REQ_LEN_V1)
- #define BIT_SET_RX_REQ_LEN_V1(x, v) \
- (BIT_CLEAR_RX_REQ_LEN_V1(x) | BIT_RX_REQ_LEN_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RF_CTRL (Offset 0x001F) */
- #define BIT_RF_SDMRSTB BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RF0_CTRL (Offset 0x001F) */
- #define BIT_RF0_SDMRSTB BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RF_CTRL (Offset 0x001F) */
- #define BIT_RF_RSTB BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RF0_CTRL (Offset 0x001F) */
- #define BIT_RF0_RSTB BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RF_CTRL (Offset 0x001F) */
- #define BIT_RF_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RF0_CTRL (Offset 0x001F) */
- #define BIT_RF0_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_FREE_TXPG_SEQ_V1 (Offset 0x1025001F) */
- #define BIT_SHIFT_FREE_TXPG_SEQ 0
- #define BIT_MASK_FREE_TXPG_SEQ 0xff
- #define BIT_FREE_TXPG_SEQ(x) \
- (((x) & BIT_MASK_FREE_TXPG_SEQ) << BIT_SHIFT_FREE_TXPG_SEQ)
- #define BITS_FREE_TXPG_SEQ (BIT_MASK_FREE_TXPG_SEQ << BIT_SHIFT_FREE_TXPG_SEQ)
- #define BIT_CLEAR_FREE_TXPG_SEQ(x) ((x) & (~BITS_FREE_TXPG_SEQ))
- #define BIT_GET_FREE_TXPG_SEQ(x) \
- (((x) >> BIT_SHIFT_FREE_TXPG_SEQ) & BIT_MASK_FREE_TXPG_SEQ)
- #define BIT_SET_FREE_TXPG_SEQ(x, v) \
- (BIT_CLEAR_FREE_TXPG_SEQ(x) | BIT_FREE_TXPG_SEQ(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLPON_EMEM1_EN BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_LPLDH12_RSV1 BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLPON_EMEM0_EN BIT(30)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_LPLDH12_RSV0 BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_SHIFT_LPLDH12_RSV 29
- #define BIT_MASK_LPLDH12_RSV 0x7
- #define BIT_LPLDH12_RSV(x) \
- (((x) & BIT_MASK_LPLDH12_RSV) << BIT_SHIFT_LPLDH12_RSV)
- #define BITS_LPLDH12_RSV (BIT_MASK_LPLDH12_RSV << BIT_SHIFT_LPLDH12_RSV)
- #define BIT_CLEAR_LPLDH12_RSV(x) ((x) & (~BITS_LPLDH12_RSV))
- #define BIT_GET_LPLDH12_RSV(x) \
- (((x) >> BIT_SHIFT_LPLDH12_RSV) & BIT_MASK_LPLDH12_RSV)
- #define BIT_SET_LPLDH12_RSV(x, v) \
- (BIT_CLEAR_LPLDH12_RSV(x) | BIT_LPLDH12_RSV(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_LPLDH12_SLP BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLPOFF_P4EN BIT(28)
- #define BIT_R_SYM_WLPOFF_P3EN BIT(27)
- #define BIT_R_SYM_WLPOFF_P2EN BIT(26)
- #define BIT_R_SYM_WLPOFF_P1EN BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_SHIFT_LPLDH12_VADJ 24
- #define BIT_MASK_LPLDH12_VADJ 0xf
- #define BIT_LPLDH12_VADJ(x) \
- (((x) & BIT_MASK_LPLDH12_VADJ) << BIT_SHIFT_LPLDH12_VADJ)
- #define BITS_LPLDH12_VADJ (BIT_MASK_LPLDH12_VADJ << BIT_SHIFT_LPLDH12_VADJ)
- #define BIT_CLEAR_LPLDH12_VADJ(x) ((x) & (~BITS_LPLDH12_VADJ))
- #define BIT_GET_LPLDH12_VADJ(x) \
- (((x) >> BIT_SHIFT_LPLDH12_VADJ) & BIT_MASK_LPLDH12_VADJ)
- #define BIT_SET_LPLDH12_VADJ(x, v) \
- (BIT_CLEAR_LPLDH12_VADJ(x) | BIT_LPLDH12_VADJ(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLPOFF_EN BIT(24)
- #define BIT_R_SYM_WLPON_P3EN BIT(21)
- #define BIT_R_SYM_WLPON_P2EN BIT(20)
- #define BIT_R_SYM_WLPON_P1EN BIT(19)
- #define BIT_R_SYM_WLPON_EN BIT(18)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_PCIE_CALIB_EN BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_LDH12_EN BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_FREE_TXPG (Offset 0x10250020) */
- #define BIT_SHIFT_MID_FREEPG_V1 16
- #define BIT_MASK_MID_FREEPG_V1 0xfff
- #define BIT_MID_FREEPG_V1(x) \
- (((x) & BIT_MASK_MID_FREEPG_V1) << BIT_SHIFT_MID_FREEPG_V1)
- #define BITS_MID_FREEPG_V1 (BIT_MASK_MID_FREEPG_V1 << BIT_SHIFT_MID_FREEPG_V1)
- #define BIT_CLEAR_MID_FREEPG_V1(x) ((x) & (~BITS_MID_FREEPG_V1))
- #define BIT_GET_MID_FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_MID_FREEPG_V1) & BIT_MASK_MID_FREEPG_V1)
- #define BIT_SET_MID_FREEPG_V1(x, v) \
- (BIT_CLEAR_MID_FREEPG_V1(x) | BIT_MID_FREEPG_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_LDOV12D_STBY BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_BB_POWER_CUT_CTRL_BY_BB BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_WLBBOFF_BIG_PWC_EN BIT(14)
- #define BIT_WLBBOFF_SMALL_PWC_EN BIT(13)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_POW_REGU_P3 BIT(12)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_WLMACOFF_BIG_PWC_EN BIT(12)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_POW_REGU_P2 BIT(11)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_WLPON_PWC_EN BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_POW_REGU_P1 BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_MEM_DS_EN BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLBBOFF1_P4_EN BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_LDOV12W_EN BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLBBOFF1_P3_EN BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_SHIFT_ANAPAR_RFC2 8
- #define BIT_MASK_ANAPAR_RFC2 0xff
- #define BIT_ANAPAR_RFC2(x) \
- (((x) & BIT_MASK_ANAPAR_RFC2) << BIT_SHIFT_ANAPAR_RFC2)
- #define BITS_ANAPAR_RFC2 (BIT_MASK_ANAPAR_RFC2 << BIT_SHIFT_ANAPAR_RFC2)
- #define BIT_CLEAR_ANAPAR_RFC2(x) ((x) & (~BITS_ANAPAR_RFC2))
- #define BIT_GET_ANAPAR_RFC2(x) \
- (((x) >> BIT_SHIFT_ANAPAR_RFC2) & BIT_MASK_ANAPAR_RFC2)
- #define BIT_SET_ANAPAR_RFC2(x, v) \
- (BIT_CLEAR_ANAPAR_RFC2(x) | BIT_ANAPAR_RFC2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_EX_XTAL_DRV_DIGI BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLBBOFF1_P2_EN BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_EX_XTAL_DRV_USB BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLBBOFF1_P1_EN BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_EX_XTAL_DRV_AFE BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_SHIFT_LDA12_VOADJ 4
- #define BIT_MASK_LDA12_VOADJ 0xf
- #define BIT_LDA12_VOADJ(x) \
- (((x) & BIT_MASK_LDA12_VOADJ) << BIT_SHIFT_LDA12_VOADJ)
- #define BITS_LDA12_VOADJ (BIT_MASK_LDA12_VOADJ << BIT_SHIFT_LDA12_VOADJ)
- #define BIT_CLEAR_LDA12_VOADJ(x) ((x) & (~BITS_LDA12_VOADJ))
- #define BIT_GET_LDA12_VOADJ(x) \
- (((x) >> BIT_SHIFT_LDA12_VOADJ) & BIT_MASK_LDA12_VOADJ)
- #define BIT_SET_LDA12_VOADJ(x, v) \
- (BIT_CLEAR_LDA12_VOADJ(x) | BIT_LDA12_VOADJ(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_EX_XTAL_DRV_RF2 BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLBBOFF_P4_EN BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_REG_VOS BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_EX_XTAL_DRV_RF1 BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLBBOFF_P3_EN BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_POW_REGU_P0 BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLBBOFF_P2_EN BIT(2)
- #define BIT_R_SYM_WLBBOFF_P1_EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_LDA12_EN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_POW_PLL_LDO BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_FREE_TXPG (Offset 0x10250020) */
- #define BIT_SHIFT_HIQ_FREEPG_V1 0
- #define BIT_MASK_HIQ_FREEPG_V1 0xfff
- #define BIT_HIQ_FREEPG_V1(x) \
- (((x) & BIT_MASK_HIQ_FREEPG_V1) << BIT_SHIFT_HIQ_FREEPG_V1)
- #define BITS_HIQ_FREEPG_V1 (BIT_MASK_HIQ_FREEPG_V1 << BIT_SHIFT_HIQ_FREEPG_V1)
- #define BIT_CLEAR_HIQ_FREEPG_V1(x) ((x) & (~BITS_HIQ_FREEPG_V1))
- #define BIT_GET_HIQ_FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_HIQ_FREEPG_V1) & BIT_MASK_HIQ_FREEPG_V1)
- #define BIT_SET_HIQ_FREEPG_V1(x, v) \
- (BIT_CLEAR_HIQ_FREEPG_V1(x) | BIT_HIQ_FREEPG_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_R_SYM_WLBBOFF_EN BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_LDO_CTRL (Offset 0x0020) */
- #define BIT_SHIFT_ANAPAR_RFC1 0
- #define BIT_MASK_ANAPAR_RFC1 0xff
- #define BIT_ANAPAR_RFC1(x) \
- (((x) & BIT_MASK_ANAPAR_RFC1) << BIT_SHIFT_ANAPAR_RFC1)
- #define BITS_ANAPAR_RFC1 (BIT_MASK_ANAPAR_RFC1 << BIT_SHIFT_ANAPAR_RFC1)
- #define BIT_CLEAR_ANAPAR_RFC1(x) ((x) & (~BITS_ANAPAR_RFC1))
- #define BIT_GET_ANAPAR_RFC1(x) \
- (((x) >> BIT_SHIFT_ANAPAR_RFC1) & BIT_MASK_ANAPAR_RFC1)
- #define BIT_SET_ANAPAR_RFC1(x, v) \
- (BIT_CLEAR_ANAPAR_RFC1(x) | BIT_ANAPAR_RFC1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_AGPIO_GPE BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XQSEL_V3 BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_REG_CC 30
- #define BIT_MASK_REG_CC 0x3
- #define BIT_REG_CC(x) (((x) & BIT_MASK_REG_CC) << BIT_SHIFT_REG_CC)
- #define BITS_REG_CC (BIT_MASK_REG_CC << BIT_SHIFT_REG_CC)
- #define BIT_CLEAR_REG_CC(x) ((x) & (~BITS_REG_CC))
- #define BIT_GET_REG_CC(x) (((x) >> BIT_SHIFT_REG_CC) & BIT_MASK_REG_CC)
- #define BIT_SET_REG_CC(x, v) (BIT_CLEAR_REG_CC(x) | BIT_REG_CC(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_CKDELAY_AFE_V1 BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_CKDLY_DIG BIT(28)
- #define BIT_CKDLY_USB BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GPIO_V1 27
- #define BIT_MASK_XTAL_GPIO_V1 0x7
- #define BIT_XTAL_GPIO_V1(x) \
- (((x) & BIT_MASK_XTAL_GPIO_V1) << BIT_SHIFT_XTAL_GPIO_V1)
- #define BITS_XTAL_GPIO_V1 (BIT_MASK_XTAL_GPIO_V1 << BIT_SHIFT_XTAL_GPIO_V1)
- #define BIT_CLEAR_XTAL_GPIO_V1(x) ((x) & (~BITS_XTAL_GPIO_V1))
- #define BIT_GET_XTAL_GPIO_V1(x) \
- (((x) >> BIT_SHIFT_XTAL_GPIO_V1) & BIT_MASK_XTAL_GPIO_V1)
- #define BIT_SET_XTAL_GPIO_V1(x, v) \
- (BIT_CLEAR_XTAL_GPIO_V1(x) | BIT_XTAL_GPIO_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_CKDLY_AFE BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_CAP_XI 25
- #define BIT_MASK_XTAL_CAP_XI 0x3f
- #define BIT_XTAL_CAP_XI(x) \
- (((x) & BIT_MASK_XTAL_CAP_XI) << BIT_SHIFT_XTAL_CAP_XI)
- #define BITS_XTAL_CAP_XI (BIT_MASK_XTAL_CAP_XI << BIT_SHIFT_XTAL_CAP_XI)
- #define BIT_CLEAR_XTAL_CAP_XI(x) ((x) & (~BITS_XTAL_CAP_XI))
- #define BIT_GET_XTAL_CAP_XI(x) \
- (((x) >> BIT_SHIFT_XTAL_CAP_XI) & BIT_MASK_XTAL_CAP_XI)
- #define BIT_SET_XTAL_CAP_XI(x, v) \
- (BIT_CLEAR_XTAL_CAP_XI(x) | BIT_XTAL_CAP_XI(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_DIG_DRV_1_TO_0 25
- #define BIT_MASK_XTAL_DIG_DRV_1_TO_0 0x3
- #define BIT_XTAL_DIG_DRV_1_TO_0(x) \
- (((x) & BIT_MASK_XTAL_DIG_DRV_1_TO_0) << BIT_SHIFT_XTAL_DIG_DRV_1_TO_0)
- #define BITS_XTAL_DIG_DRV_1_TO_0 \
- (BIT_MASK_XTAL_DIG_DRV_1_TO_0 << BIT_SHIFT_XTAL_DIG_DRV_1_TO_0)
- #define BIT_CLEAR_XTAL_DIG_DRV_1_TO_0(x) ((x) & (~BITS_XTAL_DIG_DRV_1_TO_0))
- #define BIT_GET_XTAL_DIG_DRV_1_TO_0(x) \
- (((x) >> BIT_SHIFT_XTAL_DIG_DRV_1_TO_0) & BIT_MASK_XTAL_DIG_DRV_1_TO_0)
- #define BIT_SET_XTAL_DIG_DRV_1_TO_0(x, v) \
- (BIT_CLEAR_XTAL_DIG_DRV_1_TO_0(x) | BIT_XTAL_DIG_DRV_1_TO_0(v))
- #define BIT_XTAL_GDIG BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GPIO 23
- #define BIT_MASK_XTAL_GPIO 0x7
- #define BIT_XTAL_GPIO(x) (((x) & BIT_MASK_XTAL_GPIO) << BIT_SHIFT_XTAL_GPIO)
- #define BITS_XTAL_GPIO (BIT_MASK_XTAL_GPIO << BIT_SHIFT_XTAL_GPIO)
- #define BIT_CLEAR_XTAL_GPIO(x) ((x) & (~BITS_XTAL_GPIO))
- #define BIT_GET_XTAL_GPIO(x) (((x) >> BIT_SHIFT_XTAL_GPIO) & BIT_MASK_XTAL_GPIO)
- #define BIT_SET_XTAL_GPIO(x, v) (BIT_CLEAR_XTAL_GPIO(x) | BIT_XTAL_GPIO(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_DRV_DIGI 23
- #define BIT_MASK_XTAL_DRV_DIGI 0x3
- #define BIT_XTAL_DRV_DIGI(x) \
- (((x) & BIT_MASK_XTAL_DRV_DIGI) << BIT_SHIFT_XTAL_DRV_DIGI)
- #define BITS_XTAL_DRV_DIGI (BIT_MASK_XTAL_DRV_DIGI << BIT_SHIFT_XTAL_DRV_DIGI)
- #define BIT_CLEAR_XTAL_DRV_DIGI(x) ((x) & (~BITS_XTAL_DRV_DIGI))
- #define BIT_GET_XTAL_DRV_DIGI(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_DIGI) & BIT_MASK_XTAL_DRV_DIGI)
- #define BIT_SET_XTAL_DRV_DIGI(x, v) \
- (BIT_CLEAR_XTAL_DRV_DIGI(x) | BIT_XTAL_DRV_DIGI(v))
- #define BIT_XTAL_DRV_USB_BIT1 BIT(22)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_DRV_RF_LATCH_V2 BIT(22)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_RDRV_RF2_1_TO_0 22
- #define BIT_MASK_XTAL_RDRV_RF2_1_TO_0 0x3
- #define BIT_XTAL_RDRV_RF2_1_TO_0(x) \
- (((x) & BIT_MASK_XTAL_RDRV_RF2_1_TO_0) \
- << BIT_SHIFT_XTAL_RDRV_RF2_1_TO_0)
- #define BITS_XTAL_RDRV_RF2_1_TO_0 \
- (BIT_MASK_XTAL_RDRV_RF2_1_TO_0 << BIT_SHIFT_XTAL_RDRV_RF2_1_TO_0)
- #define BIT_CLEAR_XTAL_RDRV_RF2_1_TO_0(x) ((x) & (~BITS_XTAL_RDRV_RF2_1_TO_0))
- #define BIT_GET_XTAL_RDRV_RF2_1_TO_0(x) \
- (((x) >> BIT_SHIFT_XTAL_RDRV_RF2_1_TO_0) & \
- BIT_MASK_XTAL_RDRV_RF2_1_TO_0)
- #define BIT_SET_XTAL_RDRV_RF2_1_TO_0(x, v) \
- (BIT_CLEAR_XTAL_RDRV_RF2_1_TO_0(x) | BIT_XTAL_RDRV_RF2_1_TO_0(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_GMN_4 BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_MAC_CLK_SEL 20
- #define BIT_MASK_MAC_CLK_SEL 0x3
- #define BIT_MAC_CLK_SEL(x) \
- (((x) & BIT_MASK_MAC_CLK_SEL) << BIT_SHIFT_MAC_CLK_SEL)
- #define BITS_MAC_CLK_SEL (BIT_MASK_MAC_CLK_SEL << BIT_SHIFT_MAC_CLK_SEL)
- #define BIT_CLEAR_MAC_CLK_SEL(x) ((x) & (~BITS_MAC_CLK_SEL))
- #define BIT_GET_MAC_CLK_SEL(x) \
- (((x) >> BIT_SHIFT_MAC_CLK_SEL) & BIT_MASK_MAC_CLK_SEL)
- #define BIT_SET_MAC_CLK_SEL(x, v) \
- (BIT_CLEAR_MAC_CLK_SEL(x) | BIT_MAC_CLK_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_DRV_USB_BIT0 BIT(19)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_RDRV_1_TO_0 19
- #define BIT_MASK_XTAL_RDRV_1_TO_0 0x3
- #define BIT_XTAL_RDRV_1_TO_0(x) \
- (((x) & BIT_MASK_XTAL_RDRV_1_TO_0) << BIT_SHIFT_XTAL_RDRV_1_TO_0)
- #define BITS_XTAL_RDRV_1_TO_0 \
- (BIT_MASK_XTAL_RDRV_1_TO_0 << BIT_SHIFT_XTAL_RDRV_1_TO_0)
- #define BIT_CLEAR_XTAL_RDRV_1_TO_0(x) ((x) & (~BITS_XTAL_RDRV_1_TO_0))
- #define BIT_GET_XTAL_RDRV_1_TO_0(x) \
- (((x) >> BIT_SHIFT_XTAL_RDRV_1_TO_0) & BIT_MASK_XTAL_RDRV_1_TO_0)
- #define BIT_SET_XTAL_RDRV_1_TO_0(x, v) \
- (BIT_CLEAR_XTAL_RDRV_1_TO_0(x) | BIT_XTAL_RDRV_1_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_DIG_DRV 18
- #define BIT_MASK_XTAL_DIG_DRV 0x3
- #define BIT_XTAL_DIG_DRV(x) \
- (((x) & BIT_MASK_XTAL_DIG_DRV) << BIT_SHIFT_XTAL_DIG_DRV)
- #define BITS_XTAL_DIG_DRV (BIT_MASK_XTAL_DIG_DRV << BIT_SHIFT_XTAL_DIG_DRV)
- #define BIT_CLEAR_XTAL_DIG_DRV(x) ((x) & (~BITS_XTAL_DIG_DRV))
- #define BIT_GET_XTAL_DIG_DRV(x) \
- (((x) >> BIT_SHIFT_XTAL_DIG_DRV) & BIT_MASK_XTAL_DIG_DRV)
- #define BIT_SET_XTAL_DIG_DRV(x, v) \
- (BIT_CLEAR_XTAL_DIG_DRV(x) | BIT_XTAL_DIG_DRV(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_GMP_4 BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_GATE_DIG BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_DRV_AFE 17
- #define BIT_MASK_XTAL_DRV_AFE 0x3
- #define BIT_XTAL_DRV_AFE(x) \
- (((x) & BIT_MASK_XTAL_DRV_AFE) << BIT_SHIFT_XTAL_DRV_AFE)
- #define BITS_XTAL_DRV_AFE (BIT_MASK_XTAL_DRV_AFE << BIT_SHIFT_XTAL_DRV_AFE)
- #define BIT_CLEAR_XTAL_DRV_AFE(x) ((x) & (~BITS_XTAL_DRV_AFE))
- #define BIT_GET_XTAL_DRV_AFE(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_AFE) & BIT_MASK_XTAL_DRV_AFE)
- #define BIT_SET_XTAL_DRV_AFE(x, v) \
- (BIT_CLEAR_XTAL_DRV_AFE(x) | BIT_XTAL_DRV_AFE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_FREE_TXPG2 (Offset 0x10250024) */
- #define BIT_SHIFT_PUB_FREEPG_V1 16
- #define BIT_MASK_PUB_FREEPG_V1 0xfff
- #define BIT_PUB_FREEPG_V1(x) \
- (((x) & BIT_MASK_PUB_FREEPG_V1) << BIT_SHIFT_PUB_FREEPG_V1)
- #define BITS_PUB_FREEPG_V1 (BIT_MASK_PUB_FREEPG_V1 << BIT_SHIFT_PUB_FREEPG_V1)
- #define BIT_CLEAR_PUB_FREEPG_V1(x) ((x) & (~BITS_PUB_FREEPG_V1))
- #define BIT_GET_PUB_FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_PUB_FREEPG_V1) & BIT_MASK_PUB_FREEPG_V1)
- #define BIT_SET_PUB_FREEPG_V1(x, v) \
- (BIT_CLEAR_PUB_FREEPG_V1(x) | BIT_PUB_FREEPG_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_ADRV_1_TO_0 16
- #define BIT_MASK_XTAL_ADRV_1_TO_0 0x3
- #define BIT_XTAL_ADRV_1_TO_0(x) \
- (((x) & BIT_MASK_XTAL_ADRV_1_TO_0) << BIT_SHIFT_XTAL_ADRV_1_TO_0)
- #define BITS_XTAL_ADRV_1_TO_0 \
- (BIT_MASK_XTAL_ADRV_1_TO_0 << BIT_SHIFT_XTAL_ADRV_1_TO_0)
- #define BIT_CLEAR_XTAL_ADRV_1_TO_0(x) ((x) & (~BITS_XTAL_ADRV_1_TO_0))
- #define BIT_GET_XTAL_ADRV_1_TO_0(x) \
- (((x) >> BIT_SHIFT_XTAL_ADRV_1_TO_0) & BIT_MASK_XTAL_ADRV_1_TO_0)
- #define BIT_SET_XTAL_ADRV_1_TO_0(x, v) \
- (BIT_CLEAR_XTAL_ADRV_1_TO_0(x) | BIT_XTAL_ADRV_1_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_RF_DRV 15
- #define BIT_MASK_XTAL_RF_DRV 0x3
- #define BIT_XTAL_RF_DRV(x) \
- (((x) & BIT_MASK_XTAL_RF_DRV) << BIT_SHIFT_XTAL_RF_DRV)
- #define BITS_XTAL_RF_DRV (BIT_MASK_XTAL_RF_DRV << BIT_SHIFT_XTAL_RF_DRV)
- #define BIT_CLEAR_XTAL_RF_DRV(x) ((x) & (~BITS_XTAL_RF_DRV))
- #define BIT_GET_XTAL_RF_DRV(x) \
- (((x) >> BIT_SHIFT_XTAL_RF_DRV) & BIT_MASK_XTAL_RF_DRV)
- #define BIT_SET_XTAL_RF_DRV(x, v) \
- (BIT_CLEAR_XTAL_RF_DRV(x) | BIT_XTAL_RF_DRV(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_DRV_RF2 15
- #define BIT_MASK_XTAL_DRV_RF2 0x3
- #define BIT_XTAL_DRV_RF2(x) \
- (((x) & BIT_MASK_XTAL_DRV_RF2) << BIT_SHIFT_XTAL_DRV_RF2)
- #define BITS_XTAL_DRV_RF2 (BIT_MASK_XTAL_DRV_RF2 << BIT_SHIFT_XTAL_DRV_RF2)
- #define BIT_CLEAR_XTAL_DRV_RF2(x) ((x) & (~BITS_XTAL_DRV_RF2))
- #define BIT_GET_XTAL_DRV_RF2(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_RF2) & BIT_MASK_XTAL_DRV_RF2)
- #define BIT_SET_XTAL_DRV_RF2(x, v) \
- (BIT_CLEAR_XTAL_DRV_RF2(x) | BIT_XTAL_DRV_RF2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_GAFE BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_RF_GATE BIT(14)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_DDRV_1_TO_0 13
- #define BIT_MASK_XTAL_DDRV_1_TO_0 0x3
- #define BIT_XTAL_DDRV_1_TO_0(x) \
- (((x) & BIT_MASK_XTAL_DDRV_1_TO_0) << BIT_SHIFT_XTAL_DDRV_1_TO_0)
- #define BITS_XTAL_DDRV_1_TO_0 \
- (BIT_MASK_XTAL_DDRV_1_TO_0 << BIT_SHIFT_XTAL_DDRV_1_TO_0)
- #define BIT_CLEAR_XTAL_DDRV_1_TO_0(x) ((x) & (~BITS_XTAL_DDRV_1_TO_0))
- #define BIT_GET_XTAL_DDRV_1_TO_0(x) \
- (((x) >> BIT_SHIFT_XTAL_DDRV_1_TO_0) & BIT_MASK_XTAL_DDRV_1_TO_0)
- #define BIT_SET_XTAL_DDRV_1_TO_0(x, v) \
- (BIT_CLEAR_XTAL_DDRV_1_TO_0(x) | BIT_XTAL_DDRV_1_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_AFE_DRV 12
- #define BIT_MASK_XTAL_AFE_DRV 0x3
- #define BIT_XTAL_AFE_DRV(x) \
- (((x) & BIT_MASK_XTAL_AFE_DRV) << BIT_SHIFT_XTAL_AFE_DRV)
- #define BITS_XTAL_AFE_DRV (BIT_MASK_XTAL_AFE_DRV << BIT_SHIFT_XTAL_AFE_DRV)
- #define BIT_CLEAR_XTAL_AFE_DRV(x) ((x) & (~BITS_XTAL_AFE_DRV))
- #define BIT_GET_XTAL_AFE_DRV(x) \
- (((x) >> BIT_SHIFT_XTAL_AFE_DRV) & BIT_MASK_XTAL_AFE_DRV)
- #define BIT_SET_XTAL_AFE_DRV(x, v) \
- (BIT_CLEAR_XTAL_AFE_DRV(x) | BIT_XTAL_AFE_DRV(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_DELAY_DIGI BIT(12)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_GUSB BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_GATE_AFE BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_DELAY_USB BIT(11)
- #define BIT_XTAL_DELAY_AFE BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_USB_DRV 9
- #define BIT_MASK_XTAL_USB_DRV 0x3
- #define BIT_XTAL_USB_DRV(x) \
- (((x) & BIT_MASK_XTAL_USB_DRV) << BIT_SHIFT_XTAL_USB_DRV)
- #define BITS_XTAL_USB_DRV (BIT_MASK_XTAL_USB_DRV << BIT_SHIFT_XTAL_USB_DRV)
- #define BIT_CLEAR_XTAL_USB_DRV(x) ((x) & (~BITS_XTAL_USB_DRV))
- #define BIT_GET_XTAL_USB_DRV(x) \
- (((x) >> BIT_SHIFT_XTAL_USB_DRV) & BIT_MASK_XTAL_USB_DRV)
- #define BIT_SET_XTAL_USB_DRV(x, v) \
- (BIT_CLEAR_XTAL_USB_DRV(x) | BIT_XTAL_USB_DRV(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_LP_V1 BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_GATE_USB BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_GM_SEP_V1 BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GMN_3_TO_0 8
- #define BIT_MASK_XTAL_GMN_3_TO_0 0xf
- #define BIT_XTAL_GMN_3_TO_0(x) \
- (((x) & BIT_MASK_XTAL_GMN_3_TO_0) << BIT_SHIFT_XTAL_GMN_3_TO_0)
- #define BITS_XTAL_GMN_3_TO_0 \
- (BIT_MASK_XTAL_GMN_3_TO_0 << BIT_SHIFT_XTAL_GMN_3_TO_0)
- #define BIT_CLEAR_XTAL_GMN_3_TO_0(x) ((x) & (~BITS_XTAL_GMN_3_TO_0))
- #define BIT_GET_XTAL_GMN_3_TO_0(x) \
- (((x) >> BIT_SHIFT_XTAL_GMN_3_TO_0) & BIT_MASK_XTAL_GMN_3_TO_0)
- #define BIT_SET_XTAL_GMN_3_TO_0(x, v) \
- (BIT_CLEAR_XTAL_GMN_3_TO_0(x) | BIT_XTAL_GMN_3_TO_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_LDO_VREF_V1 BIT(7)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_LDO_VREF 7
- #define BIT_MASK_XTAL_LDO_VREF 0x7
- #define BIT_XTAL_LDO_VREF(x) \
- (((x) & BIT_MASK_XTAL_LDO_VREF) << BIT_SHIFT_XTAL_LDO_VREF)
- #define BITS_XTAL_LDO_VREF (BIT_MASK_XTAL_LDO_VREF << BIT_SHIFT_XTAL_LDO_VREF)
- #define BIT_CLEAR_XTAL_LDO_VREF(x) ((x) & (~BITS_XTAL_LDO_VREF))
- #define BIT_GET_XTAL_LDO_VREF(x) \
- (((x) >> BIT_SHIFT_XTAL_LDO_VREF) & BIT_MASK_XTAL_LDO_VREF)
- #define BIT_SET_XTAL_LDO_VREF(x, v) \
- (BIT_CLEAR_XTAL_LDO_VREF(x) | BIT_XTAL_LDO_VREF(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_XQSEL_RF BIT(6)
- #define BIT_XTAL_XQSEL BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GMP 4
- #define BIT_MASK_XTAL_GMP 0xf
- #define BIT_XTAL_GMP(x) (((x) & BIT_MASK_XTAL_GMP) << BIT_SHIFT_XTAL_GMP)
- #define BITS_XTAL_GMP (BIT_MASK_XTAL_GMP << BIT_SHIFT_XTAL_GMP)
- #define BIT_CLEAR_XTAL_GMP(x) ((x) & (~BITS_XTAL_GMP))
- #define BIT_GET_XTAL_GMP(x) (((x) >> BIT_SHIFT_XTAL_GMP) & BIT_MASK_XTAL_GMP)
- #define BIT_SET_XTAL_GMP(x, v) (BIT_CLEAR_XTAL_GMP(x) | BIT_XTAL_GMP(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GMP_3_TO_0 4
- #define BIT_MASK_XTAL_GMP_3_TO_0 0xf
- #define BIT_XTAL_GMP_3_TO_0(x) \
- (((x) & BIT_MASK_XTAL_GMP_3_TO_0) << BIT_SHIFT_XTAL_GMP_3_TO_0)
- #define BITS_XTAL_GMP_3_TO_0 \
- (BIT_MASK_XTAL_GMP_3_TO_0 << BIT_SHIFT_XTAL_GMP_3_TO_0)
- #define BIT_CLEAR_XTAL_GMP_3_TO_0(x) ((x) & (~BITS_XTAL_GMP_3_TO_0))
- #define BIT_GET_XTAL_GMP_3_TO_0(x) \
- (((x) >> BIT_SHIFT_XTAL_GMP_3_TO_0) & BIT_MASK_XTAL_GMP_3_TO_0)
- #define BIT_SET_XTAL_GMP_3_TO_0(x, v) \
- (BIT_CLEAR_XTAL_GMP_3_TO_0(x) | BIT_XTAL_GMP_3_TO_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GMN_V2 3
- #define BIT_MASK_XTAL_GMN_V2 0x3
- #define BIT_XTAL_GMN_V2(x) \
- (((x) & BIT_MASK_XTAL_GMN_V2) << BIT_SHIFT_XTAL_GMN_V2)
- #define BITS_XTAL_GMN_V2 (BIT_MASK_XTAL_GMN_V2 << BIT_SHIFT_XTAL_GMN_V2)
- #define BIT_CLEAR_XTAL_GMN_V2(x) ((x) & (~BITS_XTAL_GMN_V2))
- #define BIT_GET_XTAL_GMN_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_GMN_V2) & BIT_MASK_XTAL_GMN_V2)
- #define BIT_SET_XTAL_GMN_V2(x, v) \
- (BIT_CLEAR_XTAL_GMN_V2(x) | BIT_XTAL_GMN_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GMN_V1 3
- #define BIT_MASK_XTAL_GMN_V1 0x3
- #define BIT_XTAL_GMN_V1(x) \
- (((x) & BIT_MASK_XTAL_GMN_V1) << BIT_SHIFT_XTAL_GMN_V1)
- #define BITS_XTAL_GMN_V1 (BIT_MASK_XTAL_GMN_V1 << BIT_SHIFT_XTAL_GMN_V1)
- #define BIT_CLEAR_XTAL_GMN_V1(x) ((x) & (~BITS_XTAL_GMN_V1))
- #define BIT_GET_XTAL_GMN_V1(x) \
- (((x) >> BIT_SHIFT_XTAL_GMN_V1) & BIT_MASK_XTAL_GMN_V1)
- #define BIT_SET_XTAL_GMN_V1(x, v) \
- (BIT_CLEAR_XTAL_GMN_V1(x) | BIT_XTAL_GMN_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_LDO_VCM 2
- #define BIT_MASK_XTAL_LDO_VCM 0x3
- #define BIT_XTAL_LDO_VCM(x) \
- (((x) & BIT_MASK_XTAL_LDO_VCM) << BIT_SHIFT_XTAL_LDO_VCM)
- #define BITS_XTAL_LDO_VCM (BIT_MASK_XTAL_LDO_VCM << BIT_SHIFT_XTAL_LDO_VCM)
- #define BIT_CLEAR_XTAL_LDO_VCM(x) ((x) & (~BITS_XTAL_LDO_VCM))
- #define BIT_GET_XTAL_LDO_VCM(x) \
- (((x) >> BIT_SHIFT_XTAL_LDO_VCM) & BIT_MASK_XTAL_LDO_VCM)
- #define BIT_SET_XTAL_LDO_VCM(x, v) \
- (BIT_CLEAR_XTAL_LDO_VCM(x) | BIT_XTAL_LDO_VCM(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_DRV_LDO_VCM_1_TO_0 2
- #define BIT_MASK_DRV_LDO_VCM_1_TO_0 0x3
- #define BIT_DRV_LDO_VCM_1_TO_0(x) \
- (((x) & BIT_MASK_DRV_LDO_VCM_1_TO_0) << BIT_SHIFT_DRV_LDO_VCM_1_TO_0)
- #define BITS_DRV_LDO_VCM_1_TO_0 \
- (BIT_MASK_DRV_LDO_VCM_1_TO_0 << BIT_SHIFT_DRV_LDO_VCM_1_TO_0)
- #define BIT_CLEAR_DRV_LDO_VCM_1_TO_0(x) ((x) & (~BITS_DRV_LDO_VCM_1_TO_0))
- #define BIT_GET_DRV_LDO_VCM_1_TO_0(x) \
- (((x) >> BIT_SHIFT_DRV_LDO_VCM_1_TO_0) & BIT_MASK_DRV_LDO_VCM_1_TO_0)
- #define BIT_SET_DRV_LDO_VCM_1_TO_0(x, v) \
- (BIT_CLEAR_DRV_LDO_VCM_1_TO_0(x) | BIT_DRV_LDO_VCM_1_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_DUMMY BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GMP_V2 1
- #define BIT_MASK_XTAL_GMP_V2 0x3
- #define BIT_XTAL_GMP_V2(x) \
- (((x) & BIT_MASK_XTAL_GMP_V2) << BIT_SHIFT_XTAL_GMP_V2)
- #define BITS_XTAL_GMP_V2 (BIT_MASK_XTAL_GMP_V2 << BIT_SHIFT_XTAL_GMP_V2)
- #define BIT_CLEAR_XTAL_GMP_V2(x) ((x) & (~BITS_XTAL_GMP_V2))
- #define BIT_GET_XTAL_GMP_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_GMP_V2) & BIT_MASK_XTAL_GMP_V2)
- #define BIT_SET_XTAL_GMP_V2(x, v) \
- (BIT_CLEAR_XTAL_GMP_V2(x) | BIT_XTAL_GMP_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_SHIFT_XTAL_GMP_V1 1
- #define BIT_MASK_XTAL_GMP_V1 0x3
- #define BIT_XTAL_GMP_V1(x) \
- (((x) & BIT_MASK_XTAL_GMP_V1) << BIT_SHIFT_XTAL_GMP_V1)
- #define BITS_XTAL_GMP_V1 (BIT_MASK_XTAL_GMP_V1 << BIT_SHIFT_XTAL_GMP_V1)
- #define BIT_CLEAR_XTAL_GMP_V1(x) ((x) & (~BITS_XTAL_GMP_V1))
- #define BIT_GET_XTAL_GMP_V1(x) \
- (((x) >> BIT_SHIFT_XTAL_GMP_V1) & BIT_MASK_XTAL_GMP_V1)
- #define BIT_SET_XTAL_GMP_V1(x, v) \
- (BIT_CLEAR_XTAL_GMP_V1(x) | BIT_XTAL_GMP_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XQSEL_RF_INITIAL_V1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL1 (Offset 0x0024) */
- #define BIT_XTAL_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_FREE_TXPG2 (Offset 0x10250024) */
- #define BIT_SHIFT_LOW_FREEPG_V1 0
- #define BIT_MASK_LOW_FREEPG_V1 0xfff
- #define BIT_LOW_FREEPG_V1(x) \
- (((x) & BIT_MASK_LOW_FREEPG_V1) << BIT_SHIFT_LOW_FREEPG_V1)
- #define BITS_LOW_FREEPG_V1 (BIT_MASK_LOW_FREEPG_V1 << BIT_SHIFT_LOW_FREEPG_V1)
- #define BIT_CLEAR_LOW_FREEPG_V1(x) ((x) & (~BITS_LOW_FREEPG_V1))
- #define BIT_GET_LOW_FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_LOW_FREEPG_V1) & BIT_MASK_LOW_FREEPG_V1)
- #define BIT_SET_LOW_FREEPG_V1(x, v) \
- (BIT_CLEAR_LOW_FREEPG_V1(x) | BIT_LOW_FREEPG_V1(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG_C3_V4 30
- #define BIT_MASK_REG_C3_V4 0x3
- #define BIT_REG_C3_V4(x) (((x) & BIT_MASK_REG_C3_V4) << BIT_SHIFT_REG_C3_V4)
- #define BITS_REG_C3_V4 (BIT_MASK_REG_C3_V4 << BIT_SHIFT_REG_C3_V4)
- #define BIT_CLEAR_REG_C3_V4(x) ((x) & (~BITS_REG_C3_V4))
- #define BIT_GET_REG_C3_V4(x) (((x) >> BIT_SHIFT_REG_C3_V4) & BIT_MASK_REG_C3_V4)
- #define BIT_SET_REG_C3_V4(x, v) (BIT_CLEAR_REG_C3_V4(x) | BIT_REG_C3_V4(v))
- #define BIT_REG_CP_BIT1 BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_XTAL_GMN 28
- #define BIT_MASK_XTAL_GMN 0xf
- #define BIT_XTAL_GMN(x) (((x) & BIT_MASK_XTAL_GMN) << BIT_SHIFT_XTAL_GMN)
- #define BITS_XTAL_GMN (BIT_MASK_XTAL_GMN << BIT_SHIFT_XTAL_GMN)
- #define BIT_CLEAR_XTAL_GMN(x) ((x) & (~BITS_XTAL_GMN))
- #define BIT_GET_XTAL_GMN(x) (((x) >> BIT_SHIFT_XTAL_GMN) & BIT_MASK_XTAL_GMN)
- #define BIT_SET_XTAL_GMN(x, v) (BIT_CLEAR_XTAL_GMN(x) | BIT_XTAL_GMN(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_IOOFFSET_3_TO_0 28
- #define BIT_MASK_IOOFFSET_3_TO_0 0xf
- #define BIT_IOOFFSET_3_TO_0(x) \
- (((x) & BIT_MASK_IOOFFSET_3_TO_0) << BIT_SHIFT_IOOFFSET_3_TO_0)
- #define BITS_IOOFFSET_3_TO_0 \
- (BIT_MASK_IOOFFSET_3_TO_0 << BIT_SHIFT_IOOFFSET_3_TO_0)
- #define BIT_CLEAR_IOOFFSET_3_TO_0(x) ((x) & (~BITS_IOOFFSET_3_TO_0))
- #define BIT_GET_IOOFFSET_3_TO_0(x) \
- (((x) >> BIT_SHIFT_IOOFFSET_3_TO_0) & BIT_MASK_IOOFFSET_3_TO_0)
- #define BIT_SET_IOOFFSET_3_TO_0(x, v) \
- (BIT_CLEAR_IOOFFSET_3_TO_0(x) | BIT_IOOFFSET_3_TO_0(v))
- #define BIT_REG_FREF_SEL_BIT3_V1 BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG_VO_AD 26
- #define BIT_MASK_REG_VO_AD 0x3
- #define BIT_REG_VO_AD(x) (((x) & BIT_MASK_REG_VO_AD) << BIT_SHIFT_REG_VO_AD)
- #define BITS_REG_VO_AD (BIT_MASK_REG_VO_AD << BIT_SHIFT_REG_VO_AD)
- #define BIT_CLEAR_REG_VO_AD(x) ((x) & (~BITS_REG_VO_AD))
- #define BIT_GET_REG_VO_AD(x) (((x) >> BIT_SHIFT_REG_VO_AD) & BIT_MASK_REG_VO_AD)
- #define BIT_SET_REG_VO_AD(x, v) (BIT_CLEAR_REG_VO_AD(x) | BIT_REG_VO_AD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_RS_SET 26
- #define BIT_MASK_RS_SET 0x7
- #define BIT_RS_SET(x) (((x) & BIT_MASK_RS_SET) << BIT_SHIFT_RS_SET)
- #define BITS_RS_SET (BIT_MASK_RS_SET << BIT_SHIFT_RS_SET)
- #define BIT_CLEAR_RS_SET(x) ((x) & (~BITS_RS_SET))
- #define BIT_GET_RS_SET(x) (((x) >> BIT_SHIFT_RS_SET) & BIT_MASK_RS_SET)
- #define BIT_SET_RS_SET(x, v) (BIT_CLEAR_RS_SET(x) | BIT_RS_SET(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_RS_SET_V2 26
- #define BIT_MASK_RS_SET_V2 0x7
- #define BIT_RS_SET_V2(x) (((x) & BIT_MASK_RS_SET_V2) << BIT_SHIFT_RS_SET_V2)
- #define BITS_RS_SET_V2 (BIT_MASK_RS_SET_V2 << BIT_SHIFT_RS_SET_V2)
- #define BIT_CLEAR_RS_SET_V2(x) ((x) & (~BITS_RS_SET_V2))
- #define BIT_GET_RS_SET_V2(x) (((x) >> BIT_SHIFT_RS_SET_V2) & BIT_MASK_RS_SET_V2)
- #define BIT_SET_RS_SET_V2(x, v) (BIT_CLEAR_RS_SET_V2(x) | BIT_RS_SET_V2(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG_RS_V4 26
- #define BIT_MASK_REG_RS_V4 0x7
- #define BIT_REG_RS_V4(x) (((x) & BIT_MASK_REG_RS_V4) << BIT_SHIFT_REG_RS_V4)
- #define BITS_REG_RS_V4 (BIT_MASK_REG_RS_V4 << BIT_SHIFT_REG_RS_V4)
- #define BIT_CLEAR_REG_RS_V4(x) ((x) & (~BITS_REG_RS_V4))
- #define BIT_GET_REG_RS_V4(x) (((x) >> BIT_SHIFT_REG_RS_V4) & BIT_MASK_REG_RS_V4)
- #define BIT_SET_REG_RS_V4(x, v) (BIT_CLEAR_REG_RS_V4(x) | BIT_REG_RS_V4(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_V12ADJ_V1 25
- #define BIT_MASK_V12ADJ_V1 0x3
- #define BIT_V12ADJ_V1(x) (((x) & BIT_MASK_V12ADJ_V1) << BIT_SHIFT_V12ADJ_V1)
- #define BITS_V12ADJ_V1 (BIT_MASK_V12ADJ_V1 << BIT_SHIFT_V12ADJ_V1)
- #define BIT_CLEAR_V12ADJ_V1(x) ((x) & (~BITS_V12ADJ_V1))
- #define BIT_GET_V12ADJ_V1(x) (((x) >> BIT_SHIFT_V12ADJ_V1) & BIT_MASK_V12ADJ_V1)
- #define BIT_SET_V12ADJ_V1(x, v) (BIT_CLEAR_V12ADJ_V1(x) | BIT_V12ADJ_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_OQT_FREE_TXPG_V1 (Offset 0x10250028) */
- #define BIT_SHIFT_NOAC_OQT_FREEPG_V1 24
- #define BIT_MASK_NOAC_OQT_FREEPG_V1 0xff
- #define BIT_NOAC_OQT_FREEPG_V1(x) \
- (((x) & BIT_MASK_NOAC_OQT_FREEPG_V1) << BIT_SHIFT_NOAC_OQT_FREEPG_V1)
- #define BITS_NOAC_OQT_FREEPG_V1 \
- (BIT_MASK_NOAC_OQT_FREEPG_V1 << BIT_SHIFT_NOAC_OQT_FREEPG_V1)
- #define BIT_CLEAR_NOAC_OQT_FREEPG_V1(x) ((x) & (~BITS_NOAC_OQT_FREEPG_V1))
- #define BIT_GET_NOAC_OQT_FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_NOAC_OQT_FREEPG_V1) & BIT_MASK_NOAC_OQT_FREEPG_V1)
- #define BIT_SET_NOAC_OQT_FREEPG_V1(x, v) \
- (BIT_CLEAR_NOAC_OQT_FREEPG_V1(x) | BIT_NOAC_OQT_FREEPG_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_PS_EN BIT(24)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG__CS 24
- #define BIT_MASK_REG__CS 0x3
- #define BIT_REG__CS(x) (((x) & BIT_MASK_REG__CS) << BIT_SHIFT_REG__CS)
- #define BITS_REG__CS (BIT_MASK_REG__CS << BIT_SHIFT_REG__CS)
- #define BIT_CLEAR_REG__CS(x) ((x) & (~BITS_REG__CS))
- #define BIT_GET_REG__CS(x) (((x) >> BIT_SHIFT_REG__CS) & BIT_MASK_REG__CS)
- #define BIT_SET_REG__CS(x, v) (BIT_CLEAR_REG__CS(x) | BIT_REG__CS(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_EN_CK320M_V1 BIT(23)
- #define BIT_AGPIO BIT(22)
- #define BIT_REG_EDGE_SEL_V1 BIT(21)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG_CP_OFFSET 21
- #define BIT_MASK_REG_CP_OFFSET 0x7
- #define BIT_REG_CP_OFFSET(x) \
- (((x) & BIT_MASK_REG_CP_OFFSET) << BIT_SHIFT_REG_CP_OFFSET)
- #define BITS_REG_CP_OFFSET (BIT_MASK_REG_CP_OFFSET << BIT_SHIFT_REG_CP_OFFSET)
- #define BIT_CLEAR_REG_CP_OFFSET(x) ((x) & (~BITS_REG_CP_OFFSET))
- #define BIT_GET_REG_CP_OFFSET(x) \
- (((x) >> BIT_SHIFT_REG_CP_OFFSET) & BIT_MASK_REG_CP_OFFSET)
- #define BIT_SET_REG_CP_OFFSET(x, v) \
- (BIT_CLEAR_REG_CP_OFFSET(x) | BIT_REG_CP_OFFSET(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_REG_VCO_BIAS_0 BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_CP_BIAS 18
- #define BIT_MASK_CP_BIAS 0x7
- #define BIT_CP_BIAS(x) (((x) & BIT_MASK_CP_BIAS) << BIT_SHIFT_CP_BIAS)
- #define BITS_CP_BIAS (BIT_MASK_CP_BIAS << BIT_SHIFT_CP_BIAS)
- #define BIT_CLEAR_CP_BIAS(x) ((x) & (~BITS_CP_BIAS))
- #define BIT_GET_CP_BIAS(x) (((x) >> BIT_SHIFT_CP_BIAS) & BIT_MASK_CP_BIAS)
- #define BIT_SET_CP_BIAS(x, v) (BIT_CLEAR_CP_BIAS(x) | BIT_CP_BIAS(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_CP_BIAS_V2 18
- #define BIT_MASK_CP_BIAS_V2 0x7
- #define BIT_CP_BIAS_V2(x) (((x) & BIT_MASK_CP_BIAS_V2) << BIT_SHIFT_CP_BIAS_V2)
- #define BITS_CP_BIAS_V2 (BIT_MASK_CP_BIAS_V2 << BIT_SHIFT_CP_BIAS_V2)
- #define BIT_CLEAR_CP_BIAS_V2(x) ((x) & (~BITS_CP_BIAS_V2))
- #define BIT_GET_CP_BIAS_V2(x) \
- (((x) >> BIT_SHIFT_CP_BIAS_V2) & BIT_MASK_CP_BIAS_V2)
- #define BIT_SET_CP_BIAS_V2(x, v) (BIT_CLEAR_CP_BIAS_V2(x) | BIT_CP_BIAS_V2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG_PLLBIAS_2_TO_0_V1 17
- #define BIT_MASK_REG_PLLBIAS_2_TO_0_V1 0x7
- #define BIT_REG_PLLBIAS_2_TO_0_V1(x) \
- (((x) & BIT_MASK_REG_PLLBIAS_2_TO_0_V1) \
- << BIT_SHIFT_REG_PLLBIAS_2_TO_0_V1)
- #define BITS_REG_PLLBIAS_2_TO_0_V1 \
- (BIT_MASK_REG_PLLBIAS_2_TO_0_V1 << BIT_SHIFT_REG_PLLBIAS_2_TO_0_V1)
- #define BIT_CLEAR_REG_PLLBIAS_2_TO_0_V1(x) ((x) & (~BITS_REG_PLLBIAS_2_TO_0_V1))
- #define BIT_GET_REG_PLLBIAS_2_TO_0_V1(x) \
- (((x) >> BIT_SHIFT_REG_PLLBIAS_2_TO_0_V1) & \
- BIT_MASK_REG_PLLBIAS_2_TO_0_V1)
- #define BIT_SET_REG_PLLBIAS_2_TO_0_V1(x, v) \
- (BIT_CLEAR_REG_PLLBIAS_2_TO_0_V1(x) | BIT_REG_PLLBIAS_2_TO_0_V1(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_REG_IDOUBLE_V2 BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_FREF_SEL BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_OQT_FREE_TXPG_V1 (Offset 0x10250028) */
- #define BIT_SHIFT_AC_OQT_FREEPG_V1 16
- #define BIT_MASK_AC_OQT_FREEPG_V1 0xff
- #define BIT_AC_OQT_FREEPG_V1(x) \
- (((x) & BIT_MASK_AC_OQT_FREEPG_V1) << BIT_SHIFT_AC_OQT_FREEPG_V1)
- #define BITS_AC_OQT_FREEPG_V1 \
- (BIT_MASK_AC_OQT_FREEPG_V1 << BIT_SHIFT_AC_OQT_FREEPG_V1)
- #define BIT_CLEAR_AC_OQT_FREEPG_V1(x) ((x) & (~BITS_AC_OQT_FREEPG_V1))
- #define BIT_GET_AC_OQT_FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_AC_OQT_FREEPG_V1) & BIT_MASK_AC_OQT_FREEPG_V1)
- #define BIT_SET_AC_OQT_FREEPG_V1(x, v) \
- (BIT_CLEAR_AC_OQT_FREEPG_V1(x) | BIT_AC_OQT_FREEPG_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_REG_IDOUBLE_V1 BIT(16)
- #define BIT_SHIFT_AC_OQT__FREEPG_V1 16
- #define BIT_MASK_AC_OQT__FREEPG_V1 0xff
- #define BIT_AC_OQT__FREEPG_V1(x) \
- (((x) & BIT_MASK_AC_OQT__FREEPG_V1) << BIT_SHIFT_AC_OQT__FREEPG_V1)
- #define BITS_AC_OQT__FREEPG_V1 \
- (BIT_MASK_AC_OQT__FREEPG_V1 << BIT_SHIFT_AC_OQT__FREEPG_V1)
- #define BIT_CLEAR_AC_OQT__FREEPG_V1(x) ((x) & (~BITS_AC_OQT__FREEPG_V1))
- #define BIT_GET_AC_OQT__FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_AC_OQT__FREEPG_V1) & BIT_MASK_AC_OQT__FREEPG_V1)
- #define BIT_SET_AC_OQT__FREEPG_V1(x, v) \
- (BIT_CLEAR_AC_OQT__FREEPG_V1(x) | BIT_AC_OQT__FREEPG_V1(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_EN_SYN BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_REG_KVCO_V1 BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_APLL_320_GATEB BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_MCCO 14
- #define BIT_MASK_MCCO 0x3
- #define BIT_MCCO(x) (((x) & BIT_MASK_MCCO) << BIT_SHIFT_MCCO)
- #define BITS_MCCO (BIT_MASK_MCCO << BIT_SHIFT_MCCO)
- #define BIT_CLEAR_MCCO(x) ((x) & (~BITS_MCCO))
- #define BIT_GET_MCCO(x) (((x) >> BIT_SHIFT_MCCO) & BIT_MASK_MCCO)
- #define BIT_SET_MCCO(x, v) (BIT_CLEAR_MCCO(x) | BIT_MCCO(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_MCCO_V2 14
- #define BIT_MASK_MCCO_V2 0x3
- #define BIT_MCCO_V2(x) (((x) & BIT_MASK_MCCO_V2) << BIT_SHIFT_MCCO_V2)
- #define BITS_MCCO_V2 (BIT_MASK_MCCO_V2 << BIT_SHIFT_MCCO_V2)
- #define BIT_CLEAR_MCCO_V2(x) ((x) & (~BITS_MCCO_V2))
- #define BIT_GET_MCCO_V2(x) (((x) >> BIT_SHIFT_MCCO_V2) & BIT_MASK_MCCO_V2)
- #define BIT_SET_MCCO_V2(x, v) (BIT_CLEAR_MCCO_V2(x) | BIT_MCCO_V2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_REG_VCO_BIAS_1_V1 BIT(14)
- #define BIT_REG_DOGB_V1 BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_CK320_EN 12
- #define BIT_MASK_CK320_EN 0x3
- #define BIT_CK320_EN(x) (((x) & BIT_MASK_CK320_EN) << BIT_SHIFT_CK320_EN)
- #define BITS_CK320_EN (BIT_MASK_CK320_EN << BIT_SHIFT_CK320_EN)
- #define BIT_CLEAR_CK320_EN(x) ((x) & (~BITS_CK320_EN))
- #define BIT_GET_CK320_EN(x) (((x) >> BIT_SHIFT_CK320_EN) & BIT_MASK_CK320_EN)
- #define BIT_SET_CK320_EN(x, v) (BIT_CLEAR_CK320_EN(x) | BIT_CK320_EN(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG_LDO_SEL 12
- #define BIT_MASK_REG_LDO_SEL 0x3
- #define BIT_REG_LDO_SEL(x) \
- (((x) & BIT_MASK_REG_LDO_SEL) << BIT_SHIFT_REG_LDO_SEL)
- #define BITS_REG_LDO_SEL (BIT_MASK_REG_LDO_SEL << BIT_SHIFT_REG_LDO_SEL)
- #define BIT_CLEAR_REG_LDO_SEL(x) ((x) & (~BITS_REG_LDO_SEL))
- #define BIT_GET_REG_LDO_SEL(x) \
- (((x) >> BIT_SHIFT_REG_LDO_SEL) & BIT_MASK_REG_LDO_SEL)
- #define BIT_SET_REG_LDO_SEL(x, v) \
- (BIT_CLEAR_REG_LDO_SEL(x) | BIT_REG_LDO_SEL(v))
- #define BIT_REG_KVCO_V2 BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_AGPIO_GPO BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_APLL_BIAS 8
- #define BIT_MASK_APLL_BIAS 0x7
- #define BIT_APLL_BIAS(x) (((x) & BIT_MASK_APLL_BIAS) << BIT_SHIFT_APLL_BIAS)
- #define BITS_APLL_BIAS (BIT_MASK_APLL_BIAS << BIT_SHIFT_APLL_BIAS)
- #define BIT_CLEAR_APLL_BIAS(x) ((x) & (~BITS_APLL_BIAS))
- #define BIT_GET_APLL_BIAS(x) (((x) >> BIT_SHIFT_APLL_BIAS) & BIT_MASK_APLL_BIAS)
- #define BIT_SET_APLL_BIAS(x, v) (BIT_CLEAR_APLL_BIAS(x) | BIT_APLL_BIAS(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_AGPIO_DRV 7
- #define BIT_MASK_AGPIO_DRV 0x3
- #define BIT_AGPIO_DRV(x) (((x) & BIT_MASK_AGPIO_DRV) << BIT_SHIFT_AGPIO_DRV)
- #define BITS_AGPIO_DRV (BIT_MASK_AGPIO_DRV << BIT_SHIFT_AGPIO_DRV)
- #define BIT_CLEAR_AGPIO_DRV(x) ((x) & (~BITS_AGPIO_DRV))
- #define BIT_GET_AGPIO_DRV(x) (((x) >> BIT_SHIFT_AGPIO_DRV) & BIT_MASK_AGPIO_DRV)
- #define BIT_SET_AGPIO_DRV(x, v) (BIT_CLEAR_AGPIO_DRV(x) | BIT_AGPIO_DRV(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG_V15_3_TO_0_V1 7
- #define BIT_MASK_REG_V15_3_TO_0_V1 0xf
- #define BIT_REG_V15_3_TO_0_V1(x) \
- (((x) & BIT_MASK_REG_V15_3_TO_0_V1) << BIT_SHIFT_REG_V15_3_TO_0_V1)
- #define BITS_REG_V15_3_TO_0_V1 \
- (BIT_MASK_REG_V15_3_TO_0_V1 << BIT_SHIFT_REG_V15_3_TO_0_V1)
- #define BIT_CLEAR_REG_V15_3_TO_0_V1(x) ((x) & (~BITS_REG_V15_3_TO_0_V1))
- #define BIT_GET_REG_V15_3_TO_0_V1(x) \
- (((x) >> BIT_SHIFT_REG_V15_3_TO_0_V1) & BIT_MASK_REG_V15_3_TO_0_V1)
- #define BIT_SET_REG_V15_3_TO_0_V1(x, v) \
- (BIT_CLEAR_REG_V15_3_TO_0_V1(x) | BIT_REG_V15_3_TO_0_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_APLL_KVCO BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_REG_SEL_LDO_PC BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_APLL_WDOGB BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_REG_CC_1_TO_0_V1 4
- #define BIT_MASK_REG_CC_1_TO_0_V1 0x3
- #define BIT_REG_CC_1_TO_0_V1(x) \
- (((x) & BIT_MASK_REG_CC_1_TO_0_V1) << BIT_SHIFT_REG_CC_1_TO_0_V1)
- #define BITS_REG_CC_1_TO_0_V1 \
- (BIT_MASK_REG_CC_1_TO_0_V1 << BIT_SHIFT_REG_CC_1_TO_0_V1)
- #define BIT_CLEAR_REG_CC_1_TO_0_V1(x) ((x) & (~BITS_REG_CC_1_TO_0_V1))
- #define BIT_GET_REG_CC_1_TO_0_V1(x) \
- (((x) >> BIT_SHIFT_REG_CC_1_TO_0_V1) & BIT_MASK_REG_CC_1_TO_0_V1)
- #define BIT_SET_REG_CC_1_TO_0_V1(x, v) \
- (BIT_CLEAR_REG_CC_1_TO_0_V1(x) | BIT_REG_CC_1_TO_0_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_APLL_EDGE_SEL BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_CKDELAY_USB_V1 BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_APLL_FREF_SEL_BIT0 BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_POW_MAC (Offset 0x0028) */
- #define BIT_POW_LDO15 BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_CKDELAY_DIG_V1 BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_SHIFT_XTAL_CAP_XO 1
- #define BIT_MASK_XTAL_CAP_XO 0x3f
- #define BIT_XTAL_CAP_XO(x) \
- (((x) & BIT_MASK_XTAL_CAP_XO) << BIT_SHIFT_XTAL_CAP_XO)
- #define BITS_XTAL_CAP_XO (BIT_MASK_XTAL_CAP_XO << BIT_SHIFT_XTAL_CAP_XO)
- #define BIT_CLEAR_XTAL_CAP_XO(x) ((x) & (~BITS_XTAL_CAP_XO))
- #define BIT_GET_XTAL_CAP_XO(x) \
- (((x) >> BIT_SHIFT_XTAL_CAP_XO) & BIT_MASK_XTAL_CAP_XO)
- #define BIT_SET_XTAL_CAP_XO(x, v) \
- (BIT_CLEAR_XTAL_CAP_XO(x) | BIT_XTAL_CAP_XO(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_POW_MAC (Offset 0x0028) */
- #define BIT_POW_SW BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_MPLL_EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_APLL_EN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL2 (Offset 0x0028) */
- #define BIT_POW_PLL BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_OQT_FREE_TXPG_V1 (Offset 0x10250028) */
- #define BIT_SHIFT_EXQ_FREEPG_V1 0
- #define BIT_MASK_EXQ_FREEPG_V1 0xfff
- #define BIT_EXQ_FREEPG_V1(x) \
- (((x) & BIT_MASK_EXQ_FREEPG_V1) << BIT_SHIFT_EXQ_FREEPG_V1)
- #define BITS_EXQ_FREEPG_V1 (BIT_MASK_EXQ_FREEPG_V1 << BIT_SHIFT_EXQ_FREEPG_V1)
- #define BIT_CLEAR_EXQ_FREEPG_V1(x) ((x) & (~BITS_EXQ_FREEPG_V1))
- #define BIT_GET_EXQ_FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_EXQ_FREEPG_V1) & BIT_MASK_EXQ_FREEPG_V1)
- #define BIT_SET_EXQ_FREEPG_V1(x, v) \
- (BIT_CLEAR_EXQ_FREEPG_V1(x) | BIT_EXQ_FREEPG_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_POW_MAC (Offset 0x0028) */
- #define BIT_POW_LDO14 BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_OQT_FREE_TXPG_V1 (Offset 0x10250028) */
- #define BIT_SHIFT_EXQ__FREEPG_V1 0
- #define BIT_MASK_EXQ__FREEPG_V1 0xfff
- #define BIT_EXQ__FREEPG_V1(x) \
- (((x) & BIT_MASK_EXQ__FREEPG_V1) << BIT_SHIFT_EXQ__FREEPG_V1)
- #define BITS_EXQ__FREEPG_V1 \
- (BIT_MASK_EXQ__FREEPG_V1 << BIT_SHIFT_EXQ__FREEPG_V1)
- #define BIT_CLEAR_EXQ__FREEPG_V1(x) ((x) & (~BITS_EXQ__FREEPG_V1))
- #define BIT_GET_EXQ__FREEPG_V1(x) \
- (((x) >> BIT_SHIFT_EXQ__FREEPG_V1) & BIT_MASK_EXQ__FREEPG_V1)
- #define BIT_SET_EXQ__FREEPG_V1(x, v) \
- (BIT_CLEAR_EXQ__FREEPG_V1(x) | BIT_EXQ__FREEPG_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARLDO_POW_MAC (Offset 0x0029) */
- #define BIT_LDOE25_POW_L BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_POW_MAC (Offset 0x002A) */
- #define BIT_REG_STANDBY_L BIT(19)
- #define BIT_PD_REGU_L BIT(18)
- #define BIT_EN_PC_BT_L BIT(17)
- #define BIT_SHIFT_REG_LDOADJ_L 13
- #define BIT_MASK_REG_LDOADJ_L 0xf
- #define BIT_REG_LDOADJ_L(x) \
- (((x) & BIT_MASK_REG_LDOADJ_L) << BIT_SHIFT_REG_LDOADJ_L)
- #define BITS_REG_LDOADJ_L (BIT_MASK_REG_LDOADJ_L << BIT_SHIFT_REG_LDOADJ_L)
- #define BIT_CLEAR_REG_LDOADJ_L(x) ((x) & (~BITS_REG_LDOADJ_L))
- #define BIT_GET_REG_LDOADJ_L(x) \
- (((x) >> BIT_SHIFT_REG_LDOADJ_L) & BIT_MASK_REG_LDOADJ_L)
- #define BIT_SET_REG_LDOADJ_L(x, v) \
- (BIT_CLEAR_REG_LDOADJ_L(x) | BIT_REG_LDOADJ_L(v))
- #define BIT_CK12M_EN BIT(11)
- #define BIT_CK12M_SEL BIT(10)
- #define BIT_EN_25_L BIT(9)
- #define BIT_EN_SLEEP BIT(8)
- #define BIT_DUMMY_V4 BIT(7)
- #define BIT_DUMMY_V3 BIT(6)
- #define BIT_DUMMY_V2 BIT(5)
- #define BIT_DUMMY_V1 BIT(4)
- #define BIT_SHIFT_LDOH12_V12ADJ_L 4
- #define BIT_MASK_LDOH12_V12ADJ_L 0xf
- #define BIT_LDOH12_V12ADJ_L(x) \
- (((x) & BIT_MASK_LDOH12_V12ADJ_L) << BIT_SHIFT_LDOH12_V12ADJ_L)
- #define BITS_LDOH12_V12ADJ_L \
- (BIT_MASK_LDOH12_V12ADJ_L << BIT_SHIFT_LDOH12_V12ADJ_L)
- #define BIT_CLEAR_LDOH12_V12ADJ_L(x) ((x) & (~BITS_LDOH12_V12ADJ_L))
- #define BIT_GET_LDOH12_V12ADJ_L(x) \
- (((x) >> BIT_SHIFT_LDOH12_V12ADJ_L) & BIT_MASK_LDOH12_V12ADJ_L)
- #define BIT_SET_LDOH12_V12ADJ_L(x, v) \
- (BIT_CLEAR_LDOH12_V12ADJ_L(x) | BIT_LDOH12_V12ADJ_L(v))
- #define BIT_POW_PC_LDO_PORT1 BIT(3)
- #define BIT_POW_PC_LDO_PORT0 BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_POW_MAC (Offset 0x002A) */
- #define BIT_POW_PLL_V1 BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_POW_MAC (Offset 0x002A) */
- #define BIT_POW_POWER_CUT_POW_LDO BIT(0)
- #define BIT_SHIFT_LDOE25_V12ADJ_L_V1 0
- #define BIT_MASK_LDOE25_V12ADJ_L_V1 0xf
- #define BIT_LDOE25_V12ADJ_L_V1(x) \
- (((x) & BIT_MASK_LDOE25_V12ADJ_L_V1) << BIT_SHIFT_LDOE25_V12ADJ_L_V1)
- #define BITS_LDOE25_V12ADJ_L_V1 \
- (BIT_MASK_LDOE25_V12ADJ_L_V1 << BIT_SHIFT_LDOE25_V12ADJ_L_V1)
- #define BIT_CLEAR_LDOE25_V12ADJ_L_V1(x) ((x) & (~BITS_LDOE25_V12ADJ_L_V1))
- #define BIT_GET_LDOE25_V12ADJ_L_V1(x) \
- (((x) >> BIT_SHIFT_LDOE25_V12ADJ_L_V1) & BIT_MASK_LDOE25_V12ADJ_L_V1)
- #define BIT_SET_LDOE25_V12ADJ_L_V1(x, v) \
- (BIT_CLEAR_LDOE25_V12ADJ_L_V1(x) | BIT_LDOE25_V12ADJ_L_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_POW_XTAL (Offset 0x002B) */
- #define BIT_PSTIMER_2 BIT(31)
- #define BIT_PSTIMER_1 BIT(30)
- #define BIT_PSTIMER_0 BIT(29)
- #define BIT_TXDMA_START_INT BIT(23)
- #define BIT_TXDMA_STOP_INT BIT(22)
- #define BIT_HISR7_IND BIT(21)
- #define BIT_HISR6_IND BIT(19)
- #define BIT_HISR5_IND BIT(18)
- #define BIT_HISR4_IND BIT(17)
- #define BIT_HISR3_IND BIT(14)
- #define BIT_HISR2_IND BIT(13)
- #define BIT_POW_XTAL BIT(1)
- #define BIT_POW_BG BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_XTAL_RF2_DRV 30
- #define BIT_MASK_XTAL_RF2_DRV 0x3
- #define BIT_XTAL_RF2_DRV(x) \
- (((x) & BIT_MASK_XTAL_RF2_DRV) << BIT_SHIFT_XTAL_RF2_DRV)
- #define BITS_XTAL_RF2_DRV (BIT_MASK_XTAL_RF2_DRV << BIT_SHIFT_XTAL_RF2_DRV)
- #define BIT_CLEAR_XTAL_RF2_DRV(x) ((x) & (~BITS_XTAL_RF2_DRV))
- #define BIT_GET_XTAL_RF2_DRV(x) \
- (((x) >> BIT_SHIFT_XTAL_RF2_DRV) & BIT_MASK_XTAL_RF2_DRV)
- #define BIT_SET_XTAL_RF2_DRV(x, v) \
- (BIT_CLEAR_XTAL_RF2_DRV(x) | BIT_XTAL_RF2_DRV(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_REG_REF_SEL_V3 BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_XTAL_GMN_BIT4 BIT(29)
- #define BIT_XTAL_GMP_BIT4 BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_XQSEL BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_FREF_SEL_2_TO_0 27
- #define BIT_MASK_REG_FREF_SEL_2_TO_0 0x7
- #define BIT_REG_FREF_SEL_2_TO_0(x) \
- (((x) & BIT_MASK_REG_FREF_SEL_2_TO_0) << BIT_SHIFT_REG_FREF_SEL_2_TO_0)
- #define BITS_REG_FREF_SEL_2_TO_0 \
- (BIT_MASK_REG_FREF_SEL_2_TO_0 << BIT_SHIFT_REG_FREF_SEL_2_TO_0)
- #define BIT_CLEAR_REG_FREF_SEL_2_TO_0(x) ((x) & (~BITS_REG_FREF_SEL_2_TO_0))
- #define BIT_GET_REG_FREF_SEL_2_TO_0(x) \
- (((x) >> BIT_SHIFT_REG_FREF_SEL_2_TO_0) & BIT_MASK_REG_FREF_SEL_2_TO_0)
- #define BIT_SET_REG_FREF_SEL_2_TO_0(x, v) \
- (BIT_CLEAR_REG_FREF_SEL_2_TO_0(x) | BIT_REG_FREF_SEL_2_TO_0(v))
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_XQSEL_BIT0 BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_APLL_DUMMY BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_XTAL_CADJ_XOUT_5_TO_0_V1 21
- #define BIT_MASK_XTAL_CADJ_XOUT_5_TO_0_V1 0x3f
- #define BIT_XTAL_CADJ_XOUT_5_TO_0_V1(x) \
- (((x) & BIT_MASK_XTAL_CADJ_XOUT_5_TO_0_V1) \
- << BIT_SHIFT_XTAL_CADJ_XOUT_5_TO_0_V1)
- #define BITS_XTAL_CADJ_XOUT_5_TO_0_V1 \
- (BIT_MASK_XTAL_CADJ_XOUT_5_TO_0_V1 \
- << BIT_SHIFT_XTAL_CADJ_XOUT_5_TO_0_V1)
- #define BIT_CLEAR_XTAL_CADJ_XOUT_5_TO_0_V1(x) \
- ((x) & (~BITS_XTAL_CADJ_XOUT_5_TO_0_V1))
- #define BIT_GET_XTAL_CADJ_XOUT_5_TO_0_V1(x) \
- (((x) >> BIT_SHIFT_XTAL_CADJ_XOUT_5_TO_0_V1) & \
- BIT_MASK_XTAL_CADJ_XOUT_5_TO_0_V1)
- #define BIT_SET_XTAL_CADJ_XOUT_5_TO_0_V1(x, v) \
- (BIT_CLEAR_XTAL_CADJ_XOUT_5_TO_0_V1(x) | \
- BIT_XTAL_CADJ_XOUT_5_TO_0_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_XTAL_CADJ_XOUT 18
- #define BIT_MASK_XTAL_CADJ_XOUT 0x3f
- #define BIT_XTAL_CADJ_XOUT(x) \
- (((x) & BIT_MASK_XTAL_CADJ_XOUT) << BIT_SHIFT_XTAL_CADJ_XOUT)
- #define BITS_XTAL_CADJ_XOUT \
- (BIT_MASK_XTAL_CADJ_XOUT << BIT_SHIFT_XTAL_CADJ_XOUT)
- #define BIT_CLEAR_XTAL_CADJ_XOUT(x) ((x) & (~BITS_XTAL_CADJ_XOUT))
- #define BIT_GET_XTAL_CADJ_XOUT(x) \
- (((x) >> BIT_SHIFT_XTAL_CADJ_XOUT) & BIT_MASK_XTAL_CADJ_XOUT)
- #define BIT_SET_XTAL_CADJ_XOUT(x, v) \
- (BIT_CLEAR_XTAL_CADJ_XOUT(x) | BIT_XTAL_CADJ_XOUT(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_XTAL_CADJ_XIN_V2 15
- #define BIT_MASK_XTAL_CADJ_XIN_V2 0x3f
- #define BIT_XTAL_CADJ_XIN_V2(x) \
- (((x) & BIT_MASK_XTAL_CADJ_XIN_V2) << BIT_SHIFT_XTAL_CADJ_XIN_V2)
- #define BITS_XTAL_CADJ_XIN_V2 \
- (BIT_MASK_XTAL_CADJ_XIN_V2 << BIT_SHIFT_XTAL_CADJ_XIN_V2)
- #define BIT_CLEAR_XTAL_CADJ_XIN_V2(x) ((x) & (~BITS_XTAL_CADJ_XIN_V2))
- #define BIT_GET_XTAL_CADJ_XIN_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_CADJ_XIN_V2) & BIT_MASK_XTAL_CADJ_XIN_V2)
- #define BIT_SET_XTAL_CADJ_XIN_V2(x, v) \
- (BIT_CLEAR_XTAL_CADJ_XIN_V2(x) | BIT_XTAL_CADJ_XIN_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_XTAL_CADJ_XIN 12
- #define BIT_MASK_XTAL_CADJ_XIN 0x3f
- #define BIT_XTAL_CADJ_XIN(x) \
- (((x) & BIT_MASK_XTAL_CADJ_XIN) << BIT_SHIFT_XTAL_CADJ_XIN)
- #define BITS_XTAL_CADJ_XIN (BIT_MASK_XTAL_CADJ_XIN << BIT_SHIFT_XTAL_CADJ_XIN)
- #define BIT_CLEAR_XTAL_CADJ_XIN(x) ((x) & (~BITS_XTAL_CADJ_XIN))
- #define BIT_GET_XTAL_CADJ_XIN(x) \
- (((x) >> BIT_SHIFT_XTAL_CADJ_XIN) & BIT_MASK_XTAL_CADJ_XIN)
- #define BIT_SET_XTAL_CADJ_XIN(x, v) \
- (BIT_CLEAR_XTAL_CADJ_XIN(x) | BIT_XTAL_CADJ_XIN(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_RS_V3 12
- #define BIT_MASK_REG_RS_V3 0x7
- #define BIT_REG_RS_V3(x) (((x) & BIT_MASK_REG_RS_V3) << BIT_SHIFT_REG_RS_V3)
- #define BITS_REG_RS_V3 (BIT_MASK_REG_RS_V3 << BIT_SHIFT_REG_RS_V3)
- #define BIT_CLEAR_REG_RS_V3(x) ((x) & (~BITS_REG_RS_V3))
- #define BIT_GET_REG_RS_V3(x) (((x) >> BIT_SHIFT_REG_RS_V3) & BIT_MASK_REG_RS_V3)
- #define BIT_SET_REG_RS_V3(x, v) (BIT_CLEAR_REG_RS_V3(x) | BIT_REG_RS_V3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_BCNQ_EMPTY BIT(11)
- #define BIT_SDIO_HQQ_EMPTY BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_RS 9
- #define BIT_MASK_REG_RS 0x7
- #define BIT_REG_RS(x) (((x) & BIT_MASK_REG_RS) << BIT_SHIFT_REG_RS)
- #define BITS_REG_RS (BIT_MASK_REG_RS << BIT_SHIFT_REG_RS)
- #define BIT_CLEAR_REG_RS(x) ((x) & (~BITS_REG_RS))
- #define BIT_GET_REG_RS(x) (((x) >> BIT_SHIFT_REG_RS) & BIT_MASK_REG_RS)
- #define BIT_SET_REG_RS(x, v) (BIT_CLEAR_REG_RS(x) | BIT_REG_RS(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_MQQ_EMPTY BIT(9)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_R3_V3 9
- #define BIT_MASK_REG_R3_V3 0x7
- #define BIT_REG_R3_V3(x) (((x) & BIT_MASK_REG_R3_V3) << BIT_SHIFT_REG_R3_V3)
- #define BITS_REG_R3_V3 (BIT_MASK_REG_R3_V3 << BIT_SHIFT_REG_R3_V3)
- #define BIT_CLEAR_REG_R3_V3(x) ((x) & (~BITS_REG_R3_V3))
- #define BIT_GET_REG_R3_V3(x) (((x) >> BIT_SHIFT_REG_R3_V3) & BIT_MASK_REG_R3_V3)
- #define BIT_SET_REG_R3_V3(x, v) (BIT_CLEAR_REG_R3_V3(x) | BIT_REG_R3_V3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_MGQ_CPU_EMPTY BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_PS_V2 7
- #define BIT_MASK_PS_V2 0x7
- #define BIT_PS_V2(x) (((x) & BIT_MASK_PS_V2) << BIT_SHIFT_PS_V2)
- #define BITS_PS_V2 (BIT_MASK_PS_V2 << BIT_SHIFT_PS_V2)
- #define BIT_CLEAR_PS_V2(x) ((x) & (~BITS_PS_V2))
- #define BIT_GET_PS_V2(x) (((x) >> BIT_SHIFT_PS_V2) & BIT_MASK_PS_V2)
- #define BIT_SET_PS_V2(x, v) (BIT_CLEAR_PS_V2(x) | BIT_PS_V2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_AC7Q_EMPTY BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_CS_V3 7
- #define BIT_MASK_REG_CS_V3 0x3
- #define BIT_REG_CS_V3(x) (((x) & BIT_MASK_REG_CS_V3) << BIT_SHIFT_REG_CS_V3)
- #define BITS_REG_CS_V3 (BIT_MASK_REG_CS_V3 << BIT_SHIFT_REG_CS_V3)
- #define BIT_CLEAR_REG_CS_V3(x) ((x) & (~BITS_REG_CS_V3))
- #define BIT_GET_REG_CS_V3(x) (((x) >> BIT_SHIFT_REG_CS_V3) & BIT_MASK_REG_CS_V3)
- #define BIT_SET_REG_CS_V3(x, v) (BIT_CLEAR_REG_CS_V3(x) | BIT_REG_CS_V3(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_PS 7
- #define BIT_MASK_PS 0x7
- #define BIT_PS(x) (((x) & BIT_MASK_PS) << BIT_SHIFT_PS)
- #define BITS_PS (BIT_MASK_PS << BIT_SHIFT_PS)
- #define BIT_CLEAR_PS(x) ((x) & (~BITS_PS))
- #define BIT_GET_PS(x) (((x) >> BIT_SHIFT_PS) & BIT_MASK_PS)
- #define BIT_SET_PS(x, v) (BIT_CLEAR_PS(x) | BIT_PS(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_R3 6
- #define BIT_MASK_REG_R3 0x7
- #define BIT_REG_R3(x) (((x) & BIT_MASK_REG_R3) << BIT_SHIFT_REG_R3)
- #define BITS_REG_R3 (BIT_MASK_REG_R3 << BIT_SHIFT_REG_R3)
- #define BIT_CLEAR_REG_R3(x) ((x) & (~BITS_REG_R3))
- #define BIT_GET_REG_R3(x) (((x) >> BIT_SHIFT_REG_R3) & BIT_MASK_REG_R3)
- #define BIT_SET_REG_R3(x, v) (BIT_CLEAR_REG_R3(x) | BIT_REG_R3(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_PSEN BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_AC6Q_EMPTY BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_DOGENB BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_AC5Q_EMPTY BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_CP_V3 5
- #define BIT_MASK_REG_CP_V3 0x3
- #define BIT_REG_CP_V3(x) (((x) & BIT_MASK_REG_CP_V3) << BIT_SHIFT_REG_CP_V3)
- #define BITS_REG_CP_V3 (BIT_MASK_REG_CP_V3 << BIT_SHIFT_REG_CP_V3)
- #define BIT_CLEAR_REG_CP_V3(x) ((x) & (~BITS_REG_CP_V3))
- #define BIT_GET_REG_CP_V3(x) (((x) >> BIT_SHIFT_REG_CP_V3) & BIT_MASK_REG_CP_V3)
- #define BIT_SET_REG_CP_V3(x, v) (BIT_CLEAR_REG_CP_V3(x) | BIT_REG_CP_V3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_CS 4
- #define BIT_MASK_REG_CS 0x3
- #define BIT_REG_CS(x) (((x) & BIT_MASK_REG_CS) << BIT_SHIFT_REG_CS)
- #define BITS_REG_CS (BIT_MASK_REG_CS << BIT_SHIFT_REG_CS)
- #define BIT_CLEAR_REG_CS(x) ((x) & (~BITS_REG_CS))
- #define BIT_GET_REG_CS(x) (((x) >> BIT_SHIFT_REG_CS) & BIT_MASK_REG_CS)
- #define BIT_SET_REG_CS(x, v) (BIT_CLEAR_REG_CS(x) | BIT_REG_CS(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_AC4Q_EMPTY BIT(4)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_REG_MBIAS BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_AC3Q_EMPTY BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_C3_V3 3
- #define BIT_MASK_REG_C3_V3 0x3
- #define BIT_REG_C3_V3(x) (((x) & BIT_MASK_REG_C3_V3) << BIT_SHIFT_REG_C3_V3)
- #define BITS_REG_C3_V3 (BIT_MASK_REG_C3_V3 << BIT_SHIFT_REG_C3_V3)
- #define BIT_CLEAR_REG_C3_V3(x) ((x) & (~BITS_REG_C3_V3))
- #define BIT_GET_REG_C3_V3(x) (((x) >> BIT_SHIFT_REG_C3_V3) & BIT_MASK_REG_C3_V3)
- #define BIT_SET_REG_C3_V3(x, v) (BIT_CLEAR_REG_C3_V3(x) | BIT_REG_C3_V3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_CP 2
- #define BIT_MASK_REG_CP 0x3
- #define BIT_REG_CP(x) (((x) & BIT_MASK_REG_CP) << BIT_SHIFT_REG_CP)
- #define BITS_REG_CP (BIT_MASK_REG_CP << BIT_SHIFT_REG_CP)
- #define BIT_CLEAR_REG_CP(x) ((x) & (~BITS_REG_CP))
- #define BIT_GET_REG_CP(x) (((x) >> BIT_SHIFT_REG_CP) & BIT_MASK_REG_CP)
- #define BIT_SET_REG_CP(x, v) (BIT_CLEAR_REG_CP(x) | BIT_REG_CP(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_AC2Q_EMPTY BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_REG_320_SEL_V3 BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_AC1Q_EMPTY BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_EN_SYN_V1 BIT(1)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_R3_V4 1
- #define BIT_MASK_REG_R3_V4 0x7
- #define BIT_REG_R3_V4(x) (((x) & BIT_MASK_REG_R3_V4) << BIT_SHIFT_REG_R3_V4)
- #define BITS_REG_R3_V4 (BIT_MASK_REG_R3_V4 << BIT_SHIFT_REG_R3_V4)
- #define BIT_CLEAR_REG_R3_V4(x) ((x) & (~BITS_REG_R3_V4))
- #define BIT_GET_REG_R3_V4(x) (((x) >> BIT_SHIFT_REG_R3_V4) & BIT_MASK_REG_R3_V4)
- #define BIT_SET_REG_R3_V4(x, v) (BIT_CLEAR_REG_R3_V4(x) | BIT_REG_R3_V4(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_SHIFT_REG_C3 0
- #define BIT_MASK_REG_C3 0x3
- #define BIT_REG_C3(x) (((x) & BIT_MASK_REG_C3) << BIT_SHIFT_REG_C3)
- #define BITS_REG_C3 (BIT_MASK_REG_C3 << BIT_SHIFT_REG_C3)
- #define BIT_CLEAR_REG_C3(x) ((x) & (~BITS_REG_C3))
- #define BIT_GET_REG_C3(x) (((x) >> BIT_SHIFT_REG_C3) & BIT_MASK_REG_C3)
- #define BIT_SET_REG_C3(x, v) (BIT_CLEAR_REG_C3(x) | BIT_REG_C3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TXPKT_EMPTY (Offset 0x1025002C) */
- #define BIT_SDIO_AC0Q_EMPTY BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_IOOFFSET_BIT4 BIT(0)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL3 (Offset 0x002C) */
- #define BIT_REG_CP_BIT0 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_EFUSE_CTRL (Offset 0x0030) */
- #define BIT_EF_FLAG BIT(31)
- #define BIT_SHIFT_EF_PGPD 28
- #define BIT_MASK_EF_PGPD 0x7
- #define BIT_EF_PGPD(x) (((x) & BIT_MASK_EF_PGPD) << BIT_SHIFT_EF_PGPD)
- #define BITS_EF_PGPD (BIT_MASK_EF_PGPD << BIT_SHIFT_EF_PGPD)
- #define BIT_CLEAR_EF_PGPD(x) ((x) & (~BITS_EF_PGPD))
- #define BIT_GET_EF_PGPD(x) (((x) >> BIT_SHIFT_EF_PGPD) & BIT_MASK_EF_PGPD)
- #define BIT_SET_EF_PGPD(x, v) (BIT_CLEAR_EF_PGPD(x) | BIT_EF_PGPD(v))
- #define BIT_SHIFT_EF_RDT 24
- #define BIT_MASK_EF_RDT 0xf
- #define BIT_EF_RDT(x) (((x) & BIT_MASK_EF_RDT) << BIT_SHIFT_EF_RDT)
- #define BITS_EF_RDT (BIT_MASK_EF_RDT << BIT_SHIFT_EF_RDT)
- #define BIT_CLEAR_EF_RDT(x) ((x) & (~BITS_EF_RDT))
- #define BIT_GET_EF_RDT(x) (((x) >> BIT_SHIFT_EF_RDT) & BIT_MASK_EF_RDT)
- #define BIT_SET_EF_RDT(x, v) (BIT_CLEAR_EF_RDT(x) | BIT_EF_RDT(v))
- #define BIT_SHIFT_EF_PGTS 20
- #define BIT_MASK_EF_PGTS 0xf
- #define BIT_EF_PGTS(x) (((x) & BIT_MASK_EF_PGTS) << BIT_SHIFT_EF_PGTS)
- #define BITS_EF_PGTS (BIT_MASK_EF_PGTS << BIT_SHIFT_EF_PGTS)
- #define BIT_CLEAR_EF_PGTS(x) ((x) & (~BITS_EF_PGTS))
- #define BIT_GET_EF_PGTS(x) (((x) >> BIT_SHIFT_EF_PGTS) & BIT_MASK_EF_PGTS)
- #define BIT_SET_EF_PGTS(x, v) (BIT_CLEAR_EF_PGTS(x) | BIT_EF_PGTS(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_EFUSE_CTRL (Offset 0x0030) */
- #define BIT_EF_PDWN BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_EFUSE_CTRL (Offset 0x0030) */
- #define BIT_EF_ALDEN BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HTSFR_INFO (Offset 0x10250030) */
- #define BIT_SHIFT_HTSFR1 16
- #define BIT_MASK_HTSFR1 0xffff
- #define BIT_HTSFR1(x) (((x) & BIT_MASK_HTSFR1) << BIT_SHIFT_HTSFR1)
- #define BITS_HTSFR1 (BIT_MASK_HTSFR1 << BIT_SHIFT_HTSFR1)
- #define BIT_CLEAR_HTSFR1(x) ((x) & (~BITS_HTSFR1))
- #define BIT_GET_HTSFR1(x) (((x) >> BIT_SHIFT_HTSFR1) & BIT_MASK_HTSFR1)
- #define BIT_SET_HTSFR1(x, v) (BIT_CLEAR_HTSFR1(x) | BIT_HTSFR1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_EFUSE_CTRL (Offset 0x0030) */
- #define BIT_SHIFT_EF_ADDR 8
- #define BIT_MASK_EF_ADDR 0x3ff
- #define BIT_EF_ADDR(x) (((x) & BIT_MASK_EF_ADDR) << BIT_SHIFT_EF_ADDR)
- #define BITS_EF_ADDR (BIT_MASK_EF_ADDR << BIT_SHIFT_EF_ADDR)
- #define BIT_CLEAR_EF_ADDR(x) ((x) & (~BITS_EF_ADDR))
- #define BIT_GET_EF_ADDR(x) (((x) >> BIT_SHIFT_EF_ADDR) & BIT_MASK_EF_ADDR)
- #define BIT_SET_EF_ADDR(x, v) (BIT_CLEAR_EF_ADDR(x) | BIT_EF_ADDR(v))
- #define BIT_SHIFT_EF_DATA 0
- #define BIT_MASK_EF_DATA 0xff
- #define BIT_EF_DATA(x) (((x) & BIT_MASK_EF_DATA) << BIT_SHIFT_EF_DATA)
- #define BITS_EF_DATA (BIT_MASK_EF_DATA << BIT_SHIFT_EF_DATA)
- #define BIT_CLEAR_EF_DATA(x) ((x) & (~BITS_EF_DATA))
- #define BIT_GET_EF_DATA(x) (((x) >> BIT_SHIFT_EF_DATA) & BIT_MASK_EF_DATA)
- #define BIT_SET_EF_DATA(x, v) (BIT_CLEAR_EF_DATA(x) | BIT_EF_DATA(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HTSFR_INFO (Offset 0x10250030) */
- #define BIT_SHIFT_HTSFR0 0
- #define BIT_MASK_HTSFR0 0xffff
- #define BIT_HTSFR0(x) (((x) & BIT_MASK_HTSFR0) << BIT_SHIFT_HTSFR0)
- #define BITS_HTSFR0 (BIT_MASK_HTSFR0 << BIT_SHIFT_HTSFR0)
- #define BIT_CLEAR_HTSFR0(x) ((x) & (~BITS_HTSFR0))
- #define BIT_GET_HTSFR0(x) (((x) >> BIT_SHIFT_HTSFR0) & BIT_MASK_HTSFR0)
- #define BIT_SET_HTSFR0(x, v) (BIT_CLEAR_HTSFR0(x) | BIT_HTSFR0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_LDOE25_EN BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SHIFT_LDOE25_VADJ_BIT0_TO_2 28
- #define BIT_MASK_LDOE25_VADJ_BIT0_TO_2 0x7
- #define BIT_LDOE25_VADJ_BIT0_TO_2(x) \
- (((x) & BIT_MASK_LDOE25_VADJ_BIT0_TO_2) \
- << BIT_SHIFT_LDOE25_VADJ_BIT0_TO_2)
- #define BITS_LDOE25_VADJ_BIT0_TO_2 \
- (BIT_MASK_LDOE25_VADJ_BIT0_TO_2 << BIT_SHIFT_LDOE25_VADJ_BIT0_TO_2)
- #define BIT_CLEAR_LDOE25_VADJ_BIT0_TO_2(x) ((x) & (~BITS_LDOE25_VADJ_BIT0_TO_2))
- #define BIT_GET_LDOE25_VADJ_BIT0_TO_2(x) \
- (((x) >> BIT_SHIFT_LDOE25_VADJ_BIT0_TO_2) & \
- BIT_MASK_LDOE25_VADJ_BIT0_TO_2)
- #define BIT_SET_LDOE25_VADJ_BIT0_TO_2(x, v) \
- (BIT_CLEAR_LDOE25_VADJ_BIT0_TO_2(x) | BIT_LDOE25_VADJ_BIT0_TO_2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SHIFT_LDOE25_V12ADJ_L_LOW 28
- #define BIT_MASK_LDOE25_V12ADJ_L_LOW 0x7
- #define BIT_LDOE25_V12ADJ_L_LOW(x) \
- (((x) & BIT_MASK_LDOE25_V12ADJ_L_LOW) << BIT_SHIFT_LDOE25_V12ADJ_L_LOW)
- #define BITS_LDOE25_V12ADJ_L_LOW \
- (BIT_MASK_LDOE25_V12ADJ_L_LOW << BIT_SHIFT_LDOE25_V12ADJ_L_LOW)
- #define BIT_CLEAR_LDOE25_V12ADJ_L_LOW(x) ((x) & (~BITS_LDOE25_V12ADJ_L_LOW))
- #define BIT_GET_LDOE25_V12ADJ_L_LOW(x) \
- (((x) >> BIT_SHIFT_LDOE25_V12ADJ_L_LOW) & BIT_MASK_LDOE25_V12ADJ_L_LOW)
- #define BIT_SET_LDOE25_V12ADJ_L_LOW(x, v) \
- (BIT_CLEAR_LDOE25_V12ADJ_L_LOW(x) | BIT_LDOE25_V12ADJ_L_LOW(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_LDOE25_VADJ_BIT3 BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_LDOE25_V12ADJ_L_HIGH BIT(27)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SHIFT_LDOE25_V12ADJ_L 27
- #define BIT_MASK_LDOE25_V12ADJ_L 0xf
- #define BIT_LDOE25_V12ADJ_L(x) \
- (((x) & BIT_MASK_LDOE25_V12ADJ_L) << BIT_SHIFT_LDOE25_V12ADJ_L)
- #define BITS_LDOE25_V12ADJ_L \
- (BIT_MASK_LDOE25_V12ADJ_L << BIT_SHIFT_LDOE25_V12ADJ_L)
- #define BIT_CLEAR_LDOE25_V12ADJ_L(x) ((x) & (~BITS_LDOE25_V12ADJ_L))
- #define BIT_GET_LDOE25_V12ADJ_L(x) \
- (((x) >> BIT_SHIFT_LDOE25_V12ADJ_L) & BIT_MASK_LDOE25_V12ADJ_L)
- #define BIT_SET_LDOE25_V12ADJ_L(x, v) \
- (BIT_CLEAR_LDOE25_V12ADJ_L(x) | BIT_LDOE25_V12ADJ_L(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SHIFT_LDOE25_VADJ_3_TO_0 27
- #define BIT_MASK_LDOE25_VADJ_3_TO_0 0xf
- #define BIT_LDOE25_VADJ_3_TO_0(x) \
- (((x) & BIT_MASK_LDOE25_VADJ_3_TO_0) << BIT_SHIFT_LDOE25_VADJ_3_TO_0)
- #define BITS_LDOE25_VADJ_3_TO_0 \
- (BIT_MASK_LDOE25_VADJ_3_TO_0 << BIT_SHIFT_LDOE25_VADJ_3_TO_0)
- #define BIT_CLEAR_LDOE25_VADJ_3_TO_0(x) ((x) & (~BITS_LDOE25_VADJ_3_TO_0))
- #define BIT_GET_LDOE25_VADJ_3_TO_0(x) \
- (((x) >> BIT_SHIFT_LDOE25_VADJ_3_TO_0) & BIT_MASK_LDOE25_VADJ_3_TO_0)
- #define BIT_SET_LDOE25_VADJ_3_TO_0(x, v) \
- (BIT_CLEAR_LDOE25_VADJ_3_TO_0(x) | BIT_LDOE25_VADJ_3_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_EFCRES_SEL BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_EF_CRES_SEL BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_EF_CSER BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SHIFT_EF_SCAN_START 16
- #define BIT_MASK_EF_SCAN_START 0x1ff
- #define BIT_EF_SCAN_START(x) \
- (((x) & BIT_MASK_EF_SCAN_START) << BIT_SHIFT_EF_SCAN_START)
- #define BITS_EF_SCAN_START (BIT_MASK_EF_SCAN_START << BIT_SHIFT_EF_SCAN_START)
- #define BIT_CLEAR_EF_SCAN_START(x) ((x) & (~BITS_EF_SCAN_START))
- #define BIT_GET_EF_SCAN_START(x) \
- (((x) >> BIT_SHIFT_EF_SCAN_START) & BIT_MASK_EF_SCAN_START)
- #define BIT_SET_EF_SCAN_START(x, v) \
- (BIT_CLEAR_EF_SCAN_START(x) | BIT_EF_SCAN_START(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SHIFT_EF_SCAN_START_V1 16
- #define BIT_MASK_EF_SCAN_START_V1 0x3ff
- #define BIT_EF_SCAN_START_V1(x) \
- (((x) & BIT_MASK_EF_SCAN_START_V1) << BIT_SHIFT_EF_SCAN_START_V1)
- #define BITS_EF_SCAN_START_V1 \
- (BIT_MASK_EF_SCAN_START_V1 << BIT_SHIFT_EF_SCAN_START_V1)
- #define BIT_CLEAR_EF_SCAN_START_V1(x) ((x) & (~BITS_EF_SCAN_START_V1))
- #define BIT_GET_EF_SCAN_START_V1(x) \
- (((x) >> BIT_SHIFT_EF_SCAN_START_V1) & BIT_MASK_EF_SCAN_START_V1)
- #define BIT_SET_EF_SCAN_START_V1(x, v) \
- (BIT_CLEAR_EF_SCAN_START_V1(x) | BIT_EF_SCAN_START_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SHIFT_EF_SCAN_END 12
- #define BIT_MASK_EF_SCAN_END 0xf
- #define BIT_EF_SCAN_END(x) \
- (((x) & BIT_MASK_EF_SCAN_END) << BIT_SHIFT_EF_SCAN_END)
- #define BITS_EF_SCAN_END (BIT_MASK_EF_SCAN_END << BIT_SHIFT_EF_SCAN_END)
- #define BIT_CLEAR_EF_SCAN_END(x) ((x) & (~BITS_EF_SCAN_END))
- #define BIT_GET_EF_SCAN_END(x) \
- (((x) >> BIT_SHIFT_EF_SCAN_END) & BIT_MASK_EF_SCAN_END)
- #define BIT_SET_EF_SCAN_END(x, v) \
- (BIT_CLEAR_EF_SCAN_END(x) | BIT_EF_SCAN_END(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_EF_FORCE_PGMEN BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_EF_PD_DIS BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SCAN_EN BIT(11)
- #define BIT_SW_PG_EN BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_SHIFT_EF_CELL_SEL 8
- #define BIT_MASK_EF_CELL_SEL 0x3
- #define BIT_EF_CELL_SEL(x) \
- (((x) & BIT_MASK_EF_CELL_SEL) << BIT_SHIFT_EF_CELL_SEL)
- #define BITS_EF_CELL_SEL (BIT_MASK_EF_CELL_SEL << BIT_SHIFT_EF_CELL_SEL)
- #define BIT_CLEAR_EF_CELL_SEL(x) ((x) & (~BITS_EF_CELL_SEL))
- #define BIT_GET_EF_CELL_SEL(x) \
- (((x) >> BIT_SHIFT_EF_CELL_SEL) & BIT_MASK_EF_CELL_SEL)
- #define BIT_SET_EF_CELL_SEL(x, v) \
- (BIT_CLEAR_EF_CELL_SEL(x) | BIT_EF_CELL_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_EFUSE_CTRL (Offset 0x0034) */
- #define BIT_EF_TRPT BIT(7)
- #define BIT_SHIFT_EF_TTHD 0
- #define BIT_MASK_EF_TTHD 0x7f
- #define BIT_EF_TTHD(x) (((x) & BIT_MASK_EF_TTHD) << BIT_SHIFT_EF_TTHD)
- #define BITS_EF_TTHD (BIT_MASK_EF_TTHD << BIT_SHIFT_EF_TTHD)
- #define BIT_CLEAR_EF_TTHD(x) ((x) & (~BITS_EF_TTHD))
- #define BIT_GET_EF_TTHD(x) (((x) >> BIT_SHIFT_EF_TTHD) & BIT_MASK_EF_TTHD)
- #define BIT_SET_EF_TTHD(x, v) (BIT_CLEAR_EF_TTHD(x) | BIT_EF_TTHD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_UPHY_BG_ON_OPT 30
- #define BIT_MASK_UPHY_BG_ON_OPT 0x3
- #define BIT_UPHY_BG_ON_OPT(x) \
- (((x) & BIT_MASK_UPHY_BG_ON_OPT) << BIT_SHIFT_UPHY_BG_ON_OPT)
- #define BITS_UPHY_BG_ON_OPT \
- (BIT_MASK_UPHY_BG_ON_OPT << BIT_SHIFT_UPHY_BG_ON_OPT)
- #define BIT_CLEAR_UPHY_BG_ON_OPT(x) ((x) & (~BITS_UPHY_BG_ON_OPT))
- #define BIT_GET_UPHY_BG_ON_OPT(x) \
- (((x) >> BIT_SHIFT_UPHY_BG_ON_OPT) & BIT_MASK_UPHY_BG_ON_OPT)
- #define BIT_SET_UPHY_BG_ON_OPT(x, v) \
- (BIT_CLEAR_UPHY_BG_ON_OPT(x) | BIT_UPHY_BG_ON_OPT(v))
- #define BIT_UPHY_BG_ON_USB2 BIT(29)
- #define BIT_UPHY_BG_ON_PCIE BIT(28)
- #define BIT_VD33IO_LEFT_SHD_N_ BIT(27)
- #define BIT_VDIO_RIGHT1_SHD_N_ BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_AFE_USB_CURRENT_SEL 26
- #define BIT_MASK_AFE_USB_CURRENT_SEL 0x7
- #define BIT_AFE_USB_CURRENT_SEL(x) \
- (((x) & BIT_MASK_AFE_USB_CURRENT_SEL) << BIT_SHIFT_AFE_USB_CURRENT_SEL)
- #define BITS_AFE_USB_CURRENT_SEL \
- (BIT_MASK_AFE_USB_CURRENT_SEL << BIT_SHIFT_AFE_USB_CURRENT_SEL)
- #define BIT_CLEAR_AFE_USB_CURRENT_SEL(x) ((x) & (~BITS_AFE_USB_CURRENT_SEL))
- #define BIT_GET_AFE_USB_CURRENT_SEL(x) \
- (((x) >> BIT_SHIFT_AFE_USB_CURRENT_SEL) & BIT_MASK_AFE_USB_CURRENT_SEL)
- #define BIT_SET_AFE_USB_CURRENT_SEL(x, v) \
- (BIT_CLEAR_AFE_USB_CURRENT_SEL(x) | BIT_AFE_USB_CURRENT_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_VDIO_RIGHT0_SHD_N_ BIT(25)
- #define BIT_DIS_LPS_WT_PDNSUS BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_AFE_USB_PATH_SEL 24
- #define BIT_MASK_AFE_USB_PATH_SEL 0x3
- #define BIT_AFE_USB_PATH_SEL(x) \
- (((x) & BIT_MASK_AFE_USB_PATH_SEL) << BIT_SHIFT_AFE_USB_PATH_SEL)
- #define BITS_AFE_USB_PATH_SEL \
- (BIT_MASK_AFE_USB_PATH_SEL << BIT_SHIFT_AFE_USB_PATH_SEL)
- #define BIT_CLEAR_AFE_USB_PATH_SEL(x) ((x) & (~BITS_AFE_USB_PATH_SEL))
- #define BIT_GET_AFE_USB_PATH_SEL(x) \
- (((x) >> BIT_SHIFT_AFE_USB_PATH_SEL) & BIT_MASK_AFE_USB_PATH_SEL)
- #define BIT_SET_AFE_USB_PATH_SEL(x, v) \
- (BIT_CLEAR_AFE_USB_PATH_SEL(x) | BIT_AFE_USB_PATH_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_DBG_SEL_V1 16
- #define BIT_MASK_DBG_SEL_V1 0xff
- #define BIT_DBG_SEL_V1(x) (((x) & BIT_MASK_DBG_SEL_V1) << BIT_SHIFT_DBG_SEL_V1)
- #define BITS_DBG_SEL_V1 (BIT_MASK_DBG_SEL_V1 << BIT_SHIFT_DBG_SEL_V1)
- #define BIT_CLEAR_DBG_SEL_V1(x) ((x) & (~BITS_DBG_SEL_V1))
- #define BIT_GET_DBG_SEL_V1(x) \
- (((x) >> BIT_SHIFT_DBG_SEL_V1) & BIT_MASK_DBG_SEL_V1)
- #define BIT_SET_DBG_SEL_V1(x, v) (BIT_CLEAR_DBG_SEL_V1(x) | BIT_DBG_SEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_CLK_REQ_INPUT BIT(15)
- #define BIT_USB_XTAL_CLK_SEL BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_DBG_SEL_BYTE 14
- #define BIT_MASK_DBG_SEL_BYTE 0x3
- #define BIT_DBG_SEL_BYTE(x) \
- (((x) & BIT_MASK_DBG_SEL_BYTE) << BIT_SHIFT_DBG_SEL_BYTE)
- #define BITS_DBG_SEL_BYTE (BIT_MASK_DBG_SEL_BYTE << BIT_SHIFT_DBG_SEL_BYTE)
- #define BIT_CLEAR_DBG_SEL_BYTE(x) ((x) & (~BITS_DBG_SEL_BYTE))
- #define BIT_GET_DBG_SEL_BYTE(x) \
- (((x) >> BIT_SHIFT_DBG_SEL_BYTE) & BIT_MASK_DBG_SEL_BYTE)
- #define BIT_SET_DBG_SEL_BYTE(x, v) \
- (BIT_CLEAR_DBG_SEL_BYTE(x) | BIT_DBG_SEL_BYTE(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_USB_REG_XTAL_SEL BIT(14)
- #define BIT_SYSON_BTIO1POW_PAD_E2 BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_SYSON_SPS0_STD_L1 12
- #define BIT_MASK_SYSON_SPS0_STD_L1 0x3
- #define BIT_SYSON_SPS0_STD_L1(x) \
- (((x) & BIT_MASK_SYSON_SPS0_STD_L1) << BIT_SHIFT_SYSON_SPS0_STD_L1)
- #define BITS_SYSON_SPS0_STD_L1 \
- (BIT_MASK_SYSON_SPS0_STD_L1 << BIT_SHIFT_SYSON_SPS0_STD_L1)
- #define BIT_CLEAR_SYSON_SPS0_STD_L1(x) ((x) & (~BITS_SYSON_SPS0_STD_L1))
- #define BIT_GET_SYSON_SPS0_STD_L1(x) \
- (((x) >> BIT_SHIFT_SYSON_SPS0_STD_L1) & BIT_MASK_SYSON_SPS0_STD_L1)
- #define BIT_SET_SYSON_SPS0_STD_L1(x, v) \
- (BIT_CLEAR_SYSON_SPS0_STD_L1(x) | BIT_SYSON_SPS0_STD_L1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_STD_L1_V1 12
- #define BIT_MASK_STD_L1_V1 0x3
- #define BIT_STD_L1_V1(x) (((x) & BIT_MASK_STD_L1_V1) << BIT_SHIFT_STD_L1_V1)
- #define BITS_STD_L1_V1 (BIT_MASK_STD_L1_V1 << BIT_SHIFT_STD_L1_V1)
- #define BIT_CLEAR_STD_L1_V1(x) ((x) & (~BITS_STD_L1_V1))
- #define BIT_GET_STD_L1_V1(x) (((x) >> BIT_SHIFT_STD_L1_V1) & BIT_MASK_STD_L1_V1)
- #define BIT_SET_STD_L1_V1(x, v) (BIT_CLEAR_STD_L1_V1(x) | BIT_STD_L1_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SYSON_BTIOPOW_PAD_E2 BIT(12)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_SYSON_LDOA12V_WT 12
- #define BIT_MASK_SYSON_LDOA12V_WT 0x3
- #define BIT_SYSON_LDOA12V_WT(x) \
- (((x) & BIT_MASK_SYSON_LDOA12V_WT) << BIT_SHIFT_SYSON_LDOA12V_WT)
- #define BITS_SYSON_LDOA12V_WT \
- (BIT_MASK_SYSON_LDOA12V_WT << BIT_SHIFT_SYSON_LDOA12V_WT)
- #define BIT_CLEAR_SYSON_LDOA12V_WT(x) ((x) & (~BITS_SYSON_LDOA12V_WT))
- #define BIT_GET_SYSON_LDOA12V_WT(x) \
- (((x) >> BIT_SHIFT_SYSON_LDOA12V_WT) & BIT_MASK_SYSON_LDOA12V_WT)
- #define BIT_SET_SYSON_LDOA12V_WT(x, v) \
- (BIT_CLEAR_SYSON_LDOA12V_WT(x) | BIT_SYSON_LDOA12V_WT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SYSON_DBG_PAD_E2 BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SYSON_SDIOPOW_PAD_E2 BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SYSON_LED_PAD_E2 BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SYSON_GPEE_PAD_E2 BIT(9)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SYSON_GPEE_PAD_E2_V33 BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SYSON_PCI_PAD_E2 BIT(8)
- #define BIT_SHIFT_MATCH_CNT 8
- #define BIT_MASK_MATCH_CNT 0xff
- #define BIT_MATCH_CNT(x) (((x) & BIT_MASK_MATCH_CNT) << BIT_SHIFT_MATCH_CNT)
- #define BITS_MATCH_CNT (BIT_MASK_MATCH_CNT << BIT_SHIFT_MATCH_CNT)
- #define BIT_CLEAR_MATCH_CNT(x) ((x) & (~BITS_MATCH_CNT))
- #define BIT_GET_MATCH_CNT(x) (((x) >> BIT_SHIFT_MATCH_CNT) & BIT_MASK_MATCH_CNT)
- #define BIT_SET_MATCH_CNT(x, v) (BIT_CLEAR_MATCH_CNT(x) | BIT_MATCH_CNT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_AUTO_SW_LDO_VOL_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_AUTO_SW_LDO_VOL_EN_V1 BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_ADJ_LDO_VOLT BIT(6)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_SYSON_LDOHCI12_WT 6
- #define BIT_MASK_SYSON_LDOHCI12_WT 0x3
- #define BIT_SYSON_LDOHCI12_WT(x) \
- (((x) & BIT_MASK_SYSON_LDOHCI12_WT) << BIT_SHIFT_SYSON_LDOHCI12_WT)
- #define BITS_SYSON_LDOHCI12_WT \
- (BIT_MASK_SYSON_LDOHCI12_WT << BIT_SHIFT_SYSON_LDOHCI12_WT)
- #define BIT_CLEAR_SYSON_LDOHCI12_WT(x) ((x) & (~BITS_SYSON_LDOHCI12_WT))
- #define BIT_GET_SYSON_LDOHCI12_WT(x) \
- (((x) >> BIT_SHIFT_SYSON_LDOHCI12_WT) & BIT_MASK_SYSON_LDOHCI12_WT)
- #define BIT_SET_SYSON_LDOHCI12_WT(x, v) \
- (BIT_CLEAR_SYSON_LDOHCI12_WT(x) | BIT_SYSON_LDOHCI12_WT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_SYSON_SPS0WWV_WT 4
- #define BIT_MASK_SYSON_SPS0WWV_WT 0x3
- #define BIT_SYSON_SPS0WWV_WT(x) \
- (((x) & BIT_MASK_SYSON_SPS0WWV_WT) << BIT_SHIFT_SYSON_SPS0WWV_WT)
- #define BITS_SYSON_SPS0WWV_WT \
- (BIT_MASK_SYSON_SPS0WWV_WT << BIT_SHIFT_SYSON_SPS0WWV_WT)
- #define BIT_CLEAR_SYSON_SPS0WWV_WT(x) ((x) & (~BITS_SYSON_SPS0WWV_WT))
- #define BIT_GET_SYSON_SPS0WWV_WT(x) \
- (((x) >> BIT_SHIFT_SYSON_SPS0WWV_WT) & BIT_MASK_SYSON_SPS0WWV_WT)
- #define BIT_SET_SYSON_SPS0WWV_WT(x, v) \
- (BIT_CLEAR_SYSON_SPS0WWV_WT(x) | BIT_SYSON_SPS0WWV_WT(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_SYSON_SPS0SPS_WT 4
- #define BIT_MASK_SYSON_SPS0SPS_WT 0x3
- #define BIT_SYSON_SPS0SPS_WT(x) \
- (((x) & BIT_MASK_SYSON_SPS0SPS_WT) << BIT_SHIFT_SYSON_SPS0SPS_WT)
- #define BITS_SYSON_SPS0SPS_WT \
- (BIT_MASK_SYSON_SPS0SPS_WT << BIT_SHIFT_SYSON_SPS0SPS_WT)
- #define BIT_CLEAR_SYSON_SPS0SPS_WT(x) ((x) & (~BITS_SYSON_SPS0SPS_WT))
- #define BIT_GET_SYSON_SPS0SPS_WT(x) \
- (((x) >> BIT_SHIFT_SYSON_SPS0SPS_WT) & BIT_MASK_SYSON_SPS0SPS_WT)
- #define BIT_SET_SYSON_SPS0SPS_WT(x, v) \
- (BIT_CLEAR_SYSON_SPS0SPS_WT(x) | BIT_SYSON_SPS0SPS_WT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_SYSON_SPS0LDO_WT 2
- #define BIT_MASK_SYSON_SPS0LDO_WT 0x3
- #define BIT_SYSON_SPS0LDO_WT(x) \
- (((x) & BIT_MASK_SYSON_SPS0LDO_WT) << BIT_SHIFT_SYSON_SPS0LDO_WT)
- #define BITS_SYSON_SPS0LDO_WT \
- (BIT_MASK_SYSON_SPS0LDO_WT << BIT_SHIFT_SYSON_SPS0LDO_WT)
- #define BIT_CLEAR_SYSON_SPS0LDO_WT(x) ((x) & (~BITS_SYSON_SPS0LDO_WT))
- #define BIT_GET_SYSON_SPS0LDO_WT(x) \
- (((x) >> BIT_SHIFT_SYSON_SPS0LDO_WT) & BIT_MASK_SYSON_SPS0LDO_WT)
- #define BIT_SET_SYSON_SPS0LDO_WT(x, v) \
- (BIT_CLEAR_SYSON_SPS0LDO_WT(x) | BIT_SYSON_SPS0LDO_WT(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_SYSON_SPS11VLDO_WT 2
- #define BIT_MASK_SYSON_SPS11VLDO_WT 0x3
- #define BIT_SYSON_SPS11VLDO_WT(x) \
- (((x) & BIT_MASK_SYSON_SPS11VLDO_WT) << BIT_SHIFT_SYSON_SPS11VLDO_WT)
- #define BITS_SYSON_SPS11VLDO_WT \
- (BIT_MASK_SYSON_SPS11VLDO_WT << BIT_SHIFT_SYSON_SPS11VLDO_WT)
- #define BIT_CLEAR_SYSON_SPS11VLDO_WT(x) ((x) & (~BITS_SYSON_SPS11VLDO_WT))
- #define BIT_GET_SYSON_SPS11VLDO_WT(x) \
- (((x) >> BIT_SHIFT_SYSON_SPS11VLDO_WT) & BIT_MASK_SYSON_SPS11VLDO_WT)
- #define BIT_SET_SYSON_SPS11VLDO_WT(x, v) \
- (BIT_CLEAR_SYSON_SPS11VLDO_WT(x) | BIT_SYSON_SPS11VLDO_WT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PWR_OPTION_CTRL (Offset 0x0038) */
- #define BIT_SHIFT_SYSON_RCLK_SCALE 0
- #define BIT_MASK_SYSON_RCLK_SCALE 0x3
- #define BIT_SYSON_RCLK_SCALE(x) \
- (((x) & BIT_MASK_SYSON_RCLK_SCALE) << BIT_SHIFT_SYSON_RCLK_SCALE)
- #define BITS_SYSON_RCLK_SCALE \
- (BIT_MASK_SYSON_RCLK_SCALE << BIT_SHIFT_SYSON_RCLK_SCALE)
- #define BIT_CLEAR_SYSON_RCLK_SCALE(x) ((x) & (~BITS_SYSON_RCLK_SCALE))
- #define BIT_GET_SYSON_RCLK_SCALE(x) \
- (((x) >> BIT_SHIFT_SYSON_RCLK_SCALE) & BIT_MASK_SYSON_RCLK_SCALE)
- #define BIT_SET_SYSON_RCLK_SCALE(x, v) \
- (BIT_CLEAR_SYSON_RCLK_SCALE(x) | BIT_SYSON_RCLK_SCALE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HCPWM1_V2 (Offset 0x10250038) */
- #define BIT_CUR_PS BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAL_TIMER (Offset 0x003C) */
- #define BIT_SHIFT_CAL_SCAL 0
- #define BIT_MASK_CAL_SCAL 0xff
- #define BIT_CAL_SCAL(x) (((x) & BIT_MASK_CAL_SCAL) << BIT_SHIFT_CAL_SCAL)
- #define BITS_CAL_SCAL (BIT_MASK_CAL_SCAL << BIT_SHIFT_CAL_SCAL)
- #define BIT_CLEAR_CAL_SCAL(x) ((x) & (~BITS_CAL_SCAL))
- #define BIT_GET_CAL_SCAL(x) (((x) >> BIT_SHIFT_CAL_SCAL) & BIT_MASK_CAL_SCAL)
- #define BIT_SET_CAL_SCAL(x, v) (BIT_CLEAR_CAL_SCAL(x) | BIT_CAL_SCAL(v))
- /* 2 REG_ACLK_MON (Offset 0x003E) */
- #define BIT_SHIFT_RCLK_MON 5
- #define BIT_MASK_RCLK_MON 0x7ff
- #define BIT_RCLK_MON(x) (((x) & BIT_MASK_RCLK_MON) << BIT_SHIFT_RCLK_MON)
- #define BITS_RCLK_MON (BIT_MASK_RCLK_MON << BIT_SHIFT_RCLK_MON)
- #define BIT_CLEAR_RCLK_MON(x) ((x) & (~BITS_RCLK_MON))
- #define BIT_GET_RCLK_MON(x) (((x) >> BIT_SHIFT_RCLK_MON) & BIT_MASK_RCLK_MON)
- #define BIT_SET_RCLK_MON(x, v) (BIT_CLEAR_RCLK_MON(x) | BIT_RCLK_MON(v))
- #define BIT_CAL_EN BIT(4)
- #define BIT_SHIFT_DPSTU 2
- #define BIT_MASK_DPSTU 0x3
- #define BIT_DPSTU(x) (((x) & BIT_MASK_DPSTU) << BIT_SHIFT_DPSTU)
- #define BITS_DPSTU (BIT_MASK_DPSTU << BIT_SHIFT_DPSTU)
- #define BIT_CLEAR_DPSTU(x) ((x) & (~BITS_DPSTU))
- #define BIT_GET_DPSTU(x) (((x) >> BIT_SHIFT_DPSTU) & BIT_MASK_DPSTU)
- #define BIT_SET_DPSTU(x, v) (BIT_CLEAR_DPSTU(x) | BIT_DPSTU(v))
- #define BIT_SUS_16X BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_ACLK_MON (Offset 0x003E) */
- #define BIT_RSM_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG_2 (Offset 0x003F) */
- #define BIT_SOUT_GPIO8 BIT(7)
- #define BIT_SOUT_GPIO5 BIT(6)
- #define BIT_RFE_CTRL_5_GPIO14_V1 BIT(5)
- #define BIT_RFE_CTRL_10_GPIO13_V1 BIT(4)
- #define BIT_RFE_CTRL_11_GPIO4_V1 BIT(3)
- #define BIT_RFE_CTRL_5_GPIO14 BIT(2)
- #define BIT_RFE_CTRL_10_GPIO13 BIT(1)
- #define BIT_RFE_CTRL_11_GPIO4 BIT(0)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_RFE_CTRL_3_GPIO12 BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PAD_D_PAPE_2G_E BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_BT_RFE_CTRL_5_GPIO12 BIT(30)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PAD_D_PAPE_5G_E BIT(30)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SIC_LOWEST_PRIORITY_V1 BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_S0_TRSW_GPIO12 BIT(29)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PAD_D_TRSW_E BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SIC_PRI_LOWEST BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SIC_LOWEST_PRIORITY BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_RFE_CTRL_9_GPIO13 BIT(28)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PAD_D_TRSWB_E BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WL_DSS_RSTN BIT(27)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_RFE_CTRL_9_GPIO12 BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PAD_D_PAPE_2G_O BIT(27)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WL_DSS_EN_CLK BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_RFE_CTRL_8_GPIO4 BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PAD_D_PAPE_5G_O BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_BT_RFE_CTRL_1_GPIO13 BIT(25)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PAD_D_TRSW_O BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SHIFT_PIN_USECASE 24
- #define BIT_MASK_PIN_USECASE 0xf
- #define BIT_PIN_USECASE(x) \
- (((x) & BIT_MASK_PIN_USECASE) << BIT_SHIFT_PIN_USECASE)
- #define BITS_PIN_USECASE (BIT_MASK_PIN_USECASE << BIT_SHIFT_PIN_USECASE)
- #define BIT_CLEAR_PIN_USECASE(x) ((x) & (~BITS_PIN_USECASE))
- #define BIT_GET_PIN_USECASE(x) \
- (((x) >> BIT_SHIFT_PIN_USECASE) & BIT_MASK_PIN_USECASE)
- #define BIT_SET_PIN_USECASE(x, v) \
- (BIT_CLEAR_PIN_USECASE(x) | BIT_PIN_USECASE(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SHIFT_PIN_USECASE_V1 24
- #define BIT_MASK_PIN_USECASE_V1 0x1f
- #define BIT_PIN_USECASE_V1(x) \
- (((x) & BIT_MASK_PIN_USECASE_V1) << BIT_SHIFT_PIN_USECASE_V1)
- #define BITS_PIN_USECASE_V1 \
- (BIT_MASK_PIN_USECASE_V1 << BIT_SHIFT_PIN_USECASE_V1)
- #define BIT_CLEAR_PIN_USECASE_V1(x) ((x) & (~BITS_PIN_USECASE_V1))
- #define BIT_GET_PIN_USECASE_V1(x) \
- (((x) >> BIT_SHIFT_PIN_USECASE_V1) & BIT_MASK_PIN_USECASE_V1)
- #define BIT_SET_PIN_USECASE_V1(x, v) \
- (BIT_CLEAR_PIN_USECASE_V1(x) | BIT_PIN_USECASE_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_BT_RFE_CTRL_1_GPIO12 BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PAD_D_TRSWB_O BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_DATACPU_GPIO2 BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_BT_RFE_CTRL_0_GPIO4 BIT(23)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_A_ANTSEL BIT(23)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_DATACPU_GPIO BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_ANTSW_GPIO13 BIT(22)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_A_ANTSELB BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_DATACPU_UART BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_ANTSW_GPIO12 BIT(21)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_D_PAPE_2G BIT(21)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_DATACPU_FSPI_EN BIT(21)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_INDIRECT_REG_CFG (Offset 0x10250040) */
- #define BIT_INDIRECT_REG_RDY BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_ANTSWB_GPIO4 BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_D_PAPE_5G BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_GPIO8_UART_OUT BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_FSPI_EN BIT(19)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SW_IO_EN BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_INDIRECT_REG_CFG (Offset 0x10250040) */
- #define BIT_INDIRECT_REG_R BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WL_RTS_EXT_32K_SEL BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_INDIRECT_REG_CFG (Offset 0x10250040) */
- #define BIT_INDIRECT_REG_W BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_CKOUT33_EN BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WLBT_DPDT_SEL_EN BIT(17)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_XTAL_OUT_EN BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WLGP_SPI_EN BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WLGP_CKOUT BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_INDIRECT_REG_CFG (Offset 0x10250040) */
- #define BIT_SHIFT_INDIRECT_REG_SIZE 16
- #define BIT_MASK_INDIRECT_REG_SIZE 0x3
- #define BIT_INDIRECT_REG_SIZE(x) \
- (((x) & BIT_MASK_INDIRECT_REG_SIZE) << BIT_SHIFT_INDIRECT_REG_SIZE)
- #define BITS_INDIRECT_REG_SIZE \
- (BIT_MASK_INDIRECT_REG_SIZE << BIT_SHIFT_INDIRECT_REG_SIZE)
- #define BIT_CLEAR_INDIRECT_REG_SIZE(x) ((x) & (~BITS_INDIRECT_REG_SIZE))
- #define BIT_GET_INDIRECT_REG_SIZE(x) \
- (((x) >> BIT_SHIFT_INDIRECT_REG_SIZE) & BIT_MASK_INDIRECT_REG_SIZE)
- #define BIT_SET_INDIRECT_REG_SIZE(x, v) \
- (BIT_CLEAR_INDIRECT_REG_SIZE(x) | BIT_INDIRECT_REG_SIZE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WLBT_LNAON_SEL_EN BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SIC_LBK BIT(15)
- #define BIT_ENHTP BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PHY_TEST_EN BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WLPHY_DBG_EN BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_BT_AOD_GPIO3 BIT(13)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SIC_23 BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_ENSIC BIT(12)
- #define BIT_SIC_SWRST BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PO_WIFI_PTA_PINS BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_ENPMAC BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_ENBTCMD BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_COEX_MBOX BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_BTCOEX_MBOX_EN BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_PO_BT_PTA_PINS BIT(9)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_BTCMD_OUT_EN BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_ENUART BIT(8)
- #define BIT_SHIFT_BTMODE 6
- #define BIT_MASK_BTMODE 0x3
- #define BIT_BTMODE(x) (((x) & BIT_MASK_BTMODE) << BIT_SHIFT_BTMODE)
- #define BITS_BTMODE (BIT_MASK_BTMODE << BIT_SHIFT_BTMODE)
- #define BIT_CLEAR_BTMODE(x) ((x) & (~BITS_BTMODE))
- #define BIT_GET_BTMODE(x) (((x) >> BIT_SHIFT_BTMODE) & BIT_MASK_BTMODE)
- #define BIT_SET_BTMODE(x, v) (BIT_CLEAR_BTMODE(x) | BIT_BTMODE(v))
- #define BIT_ENBT BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_GEN1GEN2_SWITCH BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EROM_EN BIT(4)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_ENUARTTX BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WLRFE_6_7_EN BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WLRFE_12_EN BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_D_TRSW BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_WLRFE_4_5_EN BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SPDT_SEL BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_EN_D_TRSWB BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_MUXCFG (Offset 0x0040) */
- #define BIT_SHIFT_GPIOSEL 0
- #define BIT_MASK_GPIOSEL 0x3
- #define BIT_GPIOSEL(x) (((x) & BIT_MASK_GPIOSEL) << BIT_SHIFT_GPIOSEL)
- #define BITS_GPIOSEL (BIT_MASK_GPIOSEL << BIT_SHIFT_GPIOSEL)
- #define BIT_CLEAR_GPIOSEL(x) ((x) & (~BITS_GPIOSEL))
- #define BIT_GET_GPIOSEL(x) (((x) >> BIT_SHIFT_GPIOSEL) & BIT_MASK_GPIOSEL)
- #define BIT_SET_GPIOSEL(x, v) (BIT_CLEAR_GPIOSEL(x) | BIT_GPIOSEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_INDIRECT_REG_CFG (Offset 0x10250040) */
- #define BIT_SHIFT_INDIRECT_REG_ADDR 0
- #define BIT_MASK_INDIRECT_REG_ADDR 0xffff
- #define BIT_INDIRECT_REG_ADDR(x) \
- (((x) & BIT_MASK_INDIRECT_REG_ADDR) << BIT_SHIFT_INDIRECT_REG_ADDR)
- #define BITS_INDIRECT_REG_ADDR \
- (BIT_MASK_INDIRECT_REG_ADDR << BIT_SHIFT_INDIRECT_REG_ADDR)
- #define BIT_CLEAR_INDIRECT_REG_ADDR(x) ((x) & (~BITS_INDIRECT_REG_ADDR))
- #define BIT_GET_INDIRECT_REG_ADDR(x) \
- (((x) >> BIT_SHIFT_INDIRECT_REG_ADDR) & BIT_MASK_INDIRECT_REG_ADDR)
- #define BIT_SET_INDIRECT_REG_ADDR(x, v) \
- (BIT_CLEAR_INDIRECT_REG_ADDR(x) | BIT_INDIRECT_REG_ADDR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_PIN_CTRL (Offset 0x0044) */
- #define BIT_SHIFT_GPIO_MOD_7_TO_0 24
- #define BIT_MASK_GPIO_MOD_7_TO_0 0xff
- #define BIT_GPIO_MOD_7_TO_0(x) \
- (((x) & BIT_MASK_GPIO_MOD_7_TO_0) << BIT_SHIFT_GPIO_MOD_7_TO_0)
- #define BITS_GPIO_MOD_7_TO_0 \
- (BIT_MASK_GPIO_MOD_7_TO_0 << BIT_SHIFT_GPIO_MOD_7_TO_0)
- #define BIT_CLEAR_GPIO_MOD_7_TO_0(x) ((x) & (~BITS_GPIO_MOD_7_TO_0))
- #define BIT_GET_GPIO_MOD_7_TO_0(x) \
- (((x) >> BIT_SHIFT_GPIO_MOD_7_TO_0) & BIT_MASK_GPIO_MOD_7_TO_0)
- #define BIT_SET_GPIO_MOD_7_TO_0(x, v) \
- (BIT_CLEAR_GPIO_MOD_7_TO_0(x) | BIT_GPIO_MOD_7_TO_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_PIN_CTRL (Offset 0x0044) */
- #define BIT_SHIFT_WLGP1_SWIOMOD 24
- #define BIT_MASK_WLGP1_SWIOMOD 0xff
- #define BIT_WLGP1_SWIOMOD(x) \
- (((x) & BIT_MASK_WLGP1_SWIOMOD) << BIT_SHIFT_WLGP1_SWIOMOD)
- #define BITS_WLGP1_SWIOMOD (BIT_MASK_WLGP1_SWIOMOD << BIT_SHIFT_WLGP1_SWIOMOD)
- #define BIT_CLEAR_WLGP1_SWIOMOD(x) ((x) & (~BITS_WLGP1_SWIOMOD))
- #define BIT_GET_WLGP1_SWIOMOD(x) \
- (((x) >> BIT_SHIFT_WLGP1_SWIOMOD) & BIT_MASK_WLGP1_SWIOMOD)
- #define BIT_SET_WLGP1_SWIOMOD(x, v) \
- (BIT_CLEAR_WLGP1_SWIOMOD(x) | BIT_WLGP1_SWIOMOD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_PIN_CTRL (Offset 0x0044) */
- #define BIT_SHIFT_GPIO_IO_SEL_7_TO_0 16
- #define BIT_MASK_GPIO_IO_SEL_7_TO_0 0xff
- #define BIT_GPIO_IO_SEL_7_TO_0(x) \
- (((x) & BIT_MASK_GPIO_IO_SEL_7_TO_0) << BIT_SHIFT_GPIO_IO_SEL_7_TO_0)
- #define BITS_GPIO_IO_SEL_7_TO_0 \
- (BIT_MASK_GPIO_IO_SEL_7_TO_0 << BIT_SHIFT_GPIO_IO_SEL_7_TO_0)
- #define BIT_CLEAR_GPIO_IO_SEL_7_TO_0(x) ((x) & (~BITS_GPIO_IO_SEL_7_TO_0))
- #define BIT_GET_GPIO_IO_SEL_7_TO_0(x) \
- (((x) >> BIT_SHIFT_GPIO_IO_SEL_7_TO_0) & BIT_MASK_GPIO_IO_SEL_7_TO_0)
- #define BIT_SET_GPIO_IO_SEL_7_TO_0(x, v) \
- (BIT_CLEAR_GPIO_IO_SEL_7_TO_0(x) | BIT_GPIO_IO_SEL_7_TO_0(v))
- #define BIT_SHIFT_GPIO_OUT_7_TO_0 8
- #define BIT_MASK_GPIO_OUT_7_TO_0 0xff
- #define BIT_GPIO_OUT_7_TO_0(x) \
- (((x) & BIT_MASK_GPIO_OUT_7_TO_0) << BIT_SHIFT_GPIO_OUT_7_TO_0)
- #define BITS_GPIO_OUT_7_TO_0 \
- (BIT_MASK_GPIO_OUT_7_TO_0 << BIT_SHIFT_GPIO_OUT_7_TO_0)
- #define BIT_CLEAR_GPIO_OUT_7_TO_0(x) ((x) & (~BITS_GPIO_OUT_7_TO_0))
- #define BIT_GET_GPIO_OUT_7_TO_0(x) \
- (((x) >> BIT_SHIFT_GPIO_OUT_7_TO_0) & BIT_MASK_GPIO_OUT_7_TO_0)
- #define BIT_SET_GPIO_OUT_7_TO_0(x, v) \
- (BIT_CLEAR_GPIO_OUT_7_TO_0(x) | BIT_GPIO_OUT_7_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_PIN_CTRL (Offset 0x0044) */
- #define BIT_SHIFT_GPIO_IN_7_TO_0 0
- #define BIT_MASK_GPIO_IN_7_TO_0 0xff
- #define BIT_GPIO_IN_7_TO_0(x) \
- (((x) & BIT_MASK_GPIO_IN_7_TO_0) << BIT_SHIFT_GPIO_IN_7_TO_0)
- #define BITS_GPIO_IN_7_TO_0 \
- (BIT_MASK_GPIO_IN_7_TO_0 << BIT_SHIFT_GPIO_IN_7_TO_0)
- #define BIT_CLEAR_GPIO_IN_7_TO_0(x) ((x) & (~BITS_GPIO_IN_7_TO_0))
- #define BIT_GET_GPIO_IN_7_TO_0(x) \
- (((x) >> BIT_SHIFT_GPIO_IN_7_TO_0) & BIT_MASK_GPIO_IN_7_TO_0)
- #define BIT_SET_GPIO_IN_7_TO_0(x, v) \
- (BIT_CLEAR_GPIO_IN_7_TO_0(x) | BIT_GPIO_IN_7_TO_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_INDIRECT_REG_DATA (Offset 0x10250044) */
- #define BIT_SHIFT_INDIRECT_REG_DATA 0
- #define BIT_MASK_INDIRECT_REG_DATA 0xffffffffL
- #define BIT_INDIRECT_REG_DATA(x) \
- (((x) & BIT_MASK_INDIRECT_REG_DATA) << BIT_SHIFT_INDIRECT_REG_DATA)
- #define BITS_INDIRECT_REG_DATA \
- (BIT_MASK_INDIRECT_REG_DATA << BIT_SHIFT_INDIRECT_REG_DATA)
- #define BIT_CLEAR_INDIRECT_REG_DATA(x) ((x) & (~BITS_INDIRECT_REG_DATA))
- #define BIT_GET_INDIRECT_REG_DATA(x) \
- (((x) >> BIT_SHIFT_INDIRECT_REG_DATA) & BIT_MASK_INDIRECT_REG_DATA)
- #define BIT_SET_INDIRECT_REG_DATA(x, v) \
- (BIT_CLEAR_INDIRECT_REG_DATA(x) | BIT_INDIRECT_REG_DATA(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_SHIFT_MUXDBG_SEL 30
- #define BIT_MASK_MUXDBG_SEL 0x3
- #define BIT_MUXDBG_SEL(x) (((x) & BIT_MASK_MUXDBG_SEL) << BIT_SHIFT_MUXDBG_SEL)
- #define BITS_MUXDBG_SEL (BIT_MASK_MUXDBG_SEL << BIT_SHIFT_MUXDBG_SEL)
- #define BIT_CLEAR_MUXDBG_SEL(x) ((x) & (~BITS_MUXDBG_SEL))
- #define BIT_GET_MUXDBG_SEL(x) \
- (((x) >> BIT_SHIFT_MUXDBG_SEL) & BIT_MASK_MUXDBG_SEL)
- #define BIT_SET_MUXDBG_SEL(x, v) (BIT_CLEAR_MUXDBG_SEL(x) | BIT_MUXDBG_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_PCI_LPS_LDACT BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_SHIFT_MUXDBG_SEL2 28
- #define BIT_MASK_MUXDBG_SEL2 0x3
- #define BIT_MUXDBG_SEL2(x) \
- (((x) & BIT_MASK_MUXDBG_SEL2) << BIT_SHIFT_MUXDBG_SEL2)
- #define BITS_MUXDBG_SEL2 (BIT_MASK_MUXDBG_SEL2 << BIT_SHIFT_MUXDBG_SEL2)
- #define BIT_CLEAR_MUXDBG_SEL2(x) ((x) & (~BITS_MUXDBG_SEL2))
- #define BIT_GET_MUXDBG_SEL2(x) \
- (((x) >> BIT_SHIFT_MUXDBG_SEL2) & BIT_MASK_MUXDBG_SEL2)
- #define BIT_SET_MUXDBG_SEL2(x, v) \
- (BIT_CLEAR_MUXDBG_SEL2(x) | BIT_MUXDBG_SEL2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_GPIO_EXT_EN BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_EXTWOL1_SEL BIT(19)
- #define BIT_EXTWOL1_EN BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_EXTWOL0_SEL BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_BT_EXTWOL_DIS BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_EXTWOL_SEL BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_EXTWOL0_EN BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_EXTWOL_EN BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_SHIFT_GPIO_EXT_WOL_V1 16
- #define BIT_MASK_GPIO_EXT_WOL_V1 0xf
- #define BIT_GPIO_EXT_WOL_V1(x) \
- (((x) & BIT_MASK_GPIO_EXT_WOL_V1) << BIT_SHIFT_GPIO_EXT_WOL_V1)
- #define BITS_GPIO_EXT_WOL_V1 \
- (BIT_MASK_GPIO_EXT_WOL_V1 << BIT_SHIFT_GPIO_EXT_WOL_V1)
- #define BIT_CLEAR_GPIO_EXT_WOL_V1(x) ((x) & (~BITS_GPIO_EXT_WOL_V1))
- #define BIT_GET_GPIO_EXT_WOL_V1(x) \
- (((x) >> BIT_SHIFT_GPIO_EXT_WOL_V1) & BIT_MASK_GPIO_EXT_WOL_V1)
- #define BIT_SET_GPIO_EXT_WOL_V1(x, v) \
- (BIT_CLEAR_GPIO_EXT_WOL_V1(x) | BIT_GPIO_EXT_WOL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_INTM (Offset 0x0048) */
- #define BIT_GPIOF_INT_MD BIT(15)
- #define BIT_GPIOE_INT_MD BIT(14)
- #define BIT_GPIOD_INT_MD BIT(13)
- #define BIT_GPIOC_INT_MD BIT(12)
- #define BIT_GPIOB_INT_MD BIT(11)
- #define BIT_GPIOA_INT_MD BIT(10)
- #define BIT_GPIO9_INT_MD BIT(9)
- #define BIT_GPIO8_INT_MD BIT(8)
- #define BIT_GPIO7_INT_MD BIT(7)
- #define BIT_GPIO6_INT_MD BIT(6)
- #define BIT_GPIO5_INT_MD BIT(5)
- #define BIT_GPIO4_INT_MD BIT(4)
- #define BIT_GPIO3_INT_MD BIT(3)
- #define BIT_GPIO2_INT_MD BIT(2)
- #define BIT_GPIO1_INT_MD BIT(1)
- #define BIT_GPIO0_INT_MD BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_MAILBOX_1WIRE_GPIO_CFG BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAD_ANTSEL_I BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_ANT_SEL7_EN BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_BT_RF_GPIO_CFG BIT(30)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAD_ANTSELB_I BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_ANT_SEL46_EN BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_BT_SDIO_INT_GPIO_CFG BIT(29)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAD_D_PAPE_2G_I BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_ANT_SEL3_EN BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_MAILBOX_3WIRE_GPIO_CFG BIT(28)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAD_D_PAPE_5G_I BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_TRSW_SEL_EN BIT(27)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_WLBT_PAPE_SEL_EN BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAD_D_TRSW_I BIT(27)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_GPIO3_WL_CTRL_EN BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAPE1_SEL_EN BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_LNAON_SEL_EN BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAD_D_TRSWB_I BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAPE0_SEL_EN BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_PAPE_SEL_EN BIT(25)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_DWH_EN BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_ANTSEL2_EN BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_ANT01_EN BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_DPDT_WLBT_SEL BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_DHW_EN BIT(24)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_RFE_ANT_EXT_SEL BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_ANTSEL_EN BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_DPDT_SEL_EN BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_GPIO13_14_WL_CTRL_EN BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_SW_SPDT_SEL BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_LED2DIS_V1 BIT(22)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_TRXIQ_DBG_EN BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_LED2DIS BIT(21)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_LED0_GPIO_EN BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_LED2EN BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_LED2PL BIT(20)
- #define BIT_LED2SV BIT(19)
- #define BIT_SHIFT_LED2CM 16
- #define BIT_MASK_LED2CM 0x7
- #define BIT_LED2CM(x) (((x) & BIT_MASK_LED2CM) << BIT_SHIFT_LED2CM)
- #define BITS_LED2CM (BIT_MASK_LED2CM << BIT_SHIFT_LED2CM)
- #define BIT_CLEAR_LED2CM(x) ((x) & (~BITS_LED2CM))
- #define BIT_GET_LED2CM(x) (((x) >> BIT_SHIFT_LED2CM) & BIT_MASK_LED2CM)
- #define BIT_SET_LED2CM(x, v) (BIT_CLEAR_LED2CM(x) | BIT_LED2CM(v))
- #define BIT_LED1DIS BIT(15)
- #define BIT_LED1PL BIT(12)
- #define BIT_LED1SV BIT(11)
- #define BIT_SHIFT_LED1CM 8
- #define BIT_MASK_LED1CM 0x7
- #define BIT_LED1CM(x) (((x) & BIT_MASK_LED1CM) << BIT_SHIFT_LED1CM)
- #define BITS_LED1CM (BIT_MASK_LED1CM << BIT_SHIFT_LED1CM)
- #define BIT_CLEAR_LED1CM(x) ((x) & (~BITS_LED1CM))
- #define BIT_GET_LED1CM(x) (((x) >> BIT_SHIFT_LED1CM) & BIT_MASK_LED1CM)
- #define BIT_SET_LED1CM(x, v) (BIT_CLEAR_LED1CM(x) | BIT_LED1CM(v))
- #define BIT_LED0DIS BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_SHIFT_AFE_LDO_SWR_CHECK 5
- #define BIT_MASK_AFE_LDO_SWR_CHECK 0x3
- #define BIT_AFE_LDO_SWR_CHECK(x) \
- (((x) & BIT_MASK_AFE_LDO_SWR_CHECK) << BIT_SHIFT_AFE_LDO_SWR_CHECK)
- #define BITS_AFE_LDO_SWR_CHECK \
- (BIT_MASK_AFE_LDO_SWR_CHECK << BIT_SHIFT_AFE_LDO_SWR_CHECK)
- #define BIT_CLEAR_AFE_LDO_SWR_CHECK(x) ((x) & (~BITS_AFE_LDO_SWR_CHECK))
- #define BIT_GET_AFE_LDO_SWR_CHECK(x) \
- (((x) >> BIT_SHIFT_AFE_LDO_SWR_CHECK) & BIT_MASK_AFE_LDO_SWR_CHECK)
- #define BIT_SET_AFE_LDO_SWR_CHECK(x, v) \
- (BIT_CLEAR_AFE_LDO_SWR_CHECK(x) | BIT_AFE_LDO_SWR_CHECK(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LED_CFG (Offset 0x004C) */
- #define BIT_LED0PL BIT(4)
- #define BIT_LED0SV BIT(3)
- #define BIT_SHIFT_LED0CM 0
- #define BIT_MASK_LED0CM 0x7
- #define BIT_LED0CM(x) (((x) & BIT_MASK_LED0CM) << BIT_SHIFT_LED0CM)
- #define BITS_LED0CM (BIT_MASK_LED0CM << BIT_SHIFT_LED0CM)
- #define BIT_CLEAR_LED0CM(x) ((x) & (~BITS_LED0CM))
- #define BIT_GET_LED0CM(x) (((x) >> BIT_SHIFT_LED0CM) & BIT_MASK_LED0CM)
- #define BIT_SET_LED0CM(x, v) (BIT_CLEAR_LED0CM(x) | BIT_LED0CM(v))
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_PDNINT_EN BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_NFC_INT_PAD_EN BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_SPS_OCP_INT_EN BIT(29)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_SW_SPS_OCP_INT_EN BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_PWMERR_INT_EN BIT(28)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_PWM_HW_ERR_EN BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOF_INT_EN BIT(27)
- #define BIT_FS_GPIOE_INT_EN BIT(26)
- #define BIT_FS_GPIOD_INT_EN BIT(25)
- #define BIT_FS_GPIOC_INT_EN BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_ACT2RECOVERY_INT_EN BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOB_INT_EN BIT(23)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_PCIE_GEN12_SWITCH_EN BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOA_INT_EN BIT(22)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_HCI_SUS_EN_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO9_INT_EN BIT(21)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_HCI_RES_EN_V1 BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO8_INT_EN BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_HCI_RESET_EN_V1 BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO7_INT_EN BIT(19)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_32K_LEAVE_SETTING_EN BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO6_INT_EN BIT(18)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_32K_ENTER_SETTING_EN BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO5_INT_EN BIT(17)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_SIE_LPM_RSM_EN_V1 BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO4_INT_EN BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_SIE_LPM_ACT_EN_V1 BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO3_INT_EN BIT(15)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOF_INT_EN_V1 BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO2_INT_EN BIT(14)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOE_INT_EN_V1 BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO1_INT_EN BIT(13)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOD_INT_EN_V1 BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO0_INT_EN BIT(12)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOC_INT_EN_V1 BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_HCI_SUS_EN BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOB_INT_EN_V1 BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_HCI_RES_EN BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIOA_INT_EN_V1 BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_HCI_RESET_EN BIT(9)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO9_INT_EN_V1 BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_AXI_EXCEPT_FINT_EN BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_USB_SCSI_CMD_EN BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO8_INT_EN_V1 BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_BTON_STS_UPDATE_MSK_EN BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO7_INT_EN_V1 BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_ACT2RECOVERY_INT_EN_V1 BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO6_INT_EN_V1 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_TRPC_TO_INT_EN BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO5_INT_EN_V1 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_RPC_O_T_INT_EN BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_HCI_TXDMA_REQ_HIMR BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO4_INT_EN_V1 BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_32K_LEAVE_SETTING_MAK BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO3_INT_EN_V1 BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_32K_ENTER_SETTING_MAK BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO2_INT_EN_V1 BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_USB_LPMRSM_MSK BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO1_INT_EN_V1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_USB_LPMINT_MSK BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSIMR (Offset 0x0050) */
- #define BIT_FS_GPIO0_INT_EN_V1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_PDNINT BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_SPS_OCP_INT BIT(29)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_SW_SPS_OCP_INT BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_PWMERR_INT BIT(28)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_PWM_HW_ERR BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOF_INT BIT(27)
- #define BIT_FS_GPIOE_INT BIT(26)
- #define BIT_FS_GPIOD_INT BIT(25)
- #define BIT_FS_GPIOC_INT BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_ACT2RECOVERY_INT BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOB_INT BIT(23)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_PCIE_GEN12_SWITCH BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOA_INT BIT(22)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_HCI_SUS_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO9_INT BIT(21)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_HCI_RES_V1 BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO8_INT BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_HCI_RESET_V1 BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO7_INT BIT(19)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_32K_LEAVE_SETTING BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO6_INT BIT(18)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_32K_ENTER_SETTING BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO5_INT BIT(17)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_SIE_LPM_RSM_V1 BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO4_INT BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_SIE_LPM_ACT_V1 BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO3_INT BIT(15)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOF_INT_V1 BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO2_INT BIT(14)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOE_INT_V1 BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO1_INT BIT(13)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOD_INT_V1 BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO0_INT BIT(12)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOC_INT_V1 BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_HCI_SUS_INT BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOB_INT_V1 BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_HCI_RES_INT BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIOA_INT_V1 BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_HCI_RESET_INT BIT(9)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO9_INT_V1 BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_AXI_EXCEPT_FINT BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_USB_SCSI_CMD_INT BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO8_INT_V1 BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814B_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_BTON_STS_UPDATE_INT BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO7_INT_V1 BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_ACT2RECOVERY_INT_V1 BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_ACT2RECOVERY BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO6_INT_V1 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_TRPC_TO_INT_INT BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO5_INT_V1 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_RPC_O_T_INT_INT BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_HCI_TXDMA_REQ_HISR BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO4_INT_V1 BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_32K_LEAVE_SETTING_INT BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO3_INT_V1 BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_32K_ENTER_SETTING_INT BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO2_INT_V1 BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_USB_LPMRSM_INT BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO1_INT_V1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_USB_LPMINT_INT BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FSISR (Offset 0x0054) */
- #define BIT_FS_GPIO0_INT_V1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_GPIOF_INT_EN BIT(31)
- #define BIT_GPIOE_INT_EN BIT(30)
- #define BIT_GPIOD_INT_EN BIT(29)
- #define BIT_GPIOC_INT_EN BIT(28)
- #define BIT_GPIOB_INT_EN BIT(27)
- #define BIT_GPIOA_INT_EN BIT(26)
- #define BIT_GPIO9_INT_EN BIT(25)
- #define BIT_GPIO8_INT_EN BIT(24)
- #define BIT_GPIO7_INT_EN BIT(23)
- #define BIT_GPIO6_INT_EN BIT(22)
- #define BIT_GPIO5_INT_EN BIT(21)
- #define BIT_GPIO4_INT_EN BIT(20)
- #define BIT_GPIO3_INT_EN BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_GPIO2_INT_EN BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_GPIO2_INT_EN_V1 BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_GPIO1_INT_EN BIT(17)
- #define BIT_GPIO0_INT_EN BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_AXI_EXCEPT_HINT_EN BIT(9)
- #define BIT_PDNINT_EN_V2 BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_PDNINT_EN BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_PDNINT_EN_V1 BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_PDN_INT_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_RON_INT_EN BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_RON_INT_EN_V1 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_SPS_OCP_INT_EN BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_SPS_OCP_INT_EN_V1 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_GPIO15_0_INT_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSIMR (Offset 0x0058) */
- #define BIT_GPIO15_0_INT_EN_V1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_GPIOF_INT BIT(31)
- #define BIT_GPIOE_INT BIT(30)
- #define BIT_GPIOD_INT BIT(29)
- #define BIT_GPIOC_INT BIT(28)
- #define BIT_GPIOB_INT BIT(27)
- #define BIT_GPIOA_INT BIT(26)
- #define BIT_GPIO9_INT BIT(25)
- #define BIT_GPIO8_INT BIT(24)
- #define BIT_GPIO7_INT BIT(23)
- #define BIT_GPIO6_INT BIT(22)
- #define BIT_GPIO5_INT BIT(21)
- #define BIT_GPIO4_INT BIT(20)
- #define BIT_GPIO3_INT BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_GPIO2_INT BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_GPIO2_INT_V1 BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_GPIO1_INT BIT(17)
- #define BIT_GPIO0_INT BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_AXI_EXCEPT_HINT BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_PDNINT BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_PDNINT_V1 BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_PDN_INT BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_RON_INT BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_RON_INT_V1 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_SPS_OCP_INT BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_SPS_OCP_INT_V1 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_GPIO15_0_INT BIT(0)
- #define BIT_MCUFWDL_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HSISR (Offset 0x005C) */
- #define BIT_GPIO15_0_INT_V1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_EXT_CTRL (Offset 0x0060) */
- #define BIT_SHIFT_GPIO_MOD_15_TO_8 24
- #define BIT_MASK_GPIO_MOD_15_TO_8 0xff
- #define BIT_GPIO_MOD_15_TO_8(x) \
- (((x) & BIT_MASK_GPIO_MOD_15_TO_8) << BIT_SHIFT_GPIO_MOD_15_TO_8)
- #define BITS_GPIO_MOD_15_TO_8 \
- (BIT_MASK_GPIO_MOD_15_TO_8 << BIT_SHIFT_GPIO_MOD_15_TO_8)
- #define BIT_CLEAR_GPIO_MOD_15_TO_8(x) ((x) & (~BITS_GPIO_MOD_15_TO_8))
- #define BIT_GET_GPIO_MOD_15_TO_8(x) \
- (((x) >> BIT_SHIFT_GPIO_MOD_15_TO_8) & BIT_MASK_GPIO_MOD_15_TO_8)
- #define BIT_SET_GPIO_MOD_15_TO_8(x, v) \
- (BIT_CLEAR_GPIO_MOD_15_TO_8(x) | BIT_GPIO_MOD_15_TO_8(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_EXT_CTRL (Offset 0x0060) */
- #define BIT_ROM_DLEN BIT(19)
- #define BIT_SHIFT_GPIO_IO_SEL_15_TO_8 16
- #define BIT_MASK_GPIO_IO_SEL_15_TO_8 0xff
- #define BIT_GPIO_IO_SEL_15_TO_8(x) \
- (((x) & BIT_MASK_GPIO_IO_SEL_15_TO_8) << BIT_SHIFT_GPIO_IO_SEL_15_TO_8)
- #define BITS_GPIO_IO_SEL_15_TO_8 \
- (BIT_MASK_GPIO_IO_SEL_15_TO_8 << BIT_SHIFT_GPIO_IO_SEL_15_TO_8)
- #define BIT_CLEAR_GPIO_IO_SEL_15_TO_8(x) ((x) & (~BITS_GPIO_IO_SEL_15_TO_8))
- #define BIT_GET_GPIO_IO_SEL_15_TO_8(x) \
- (((x) >> BIT_SHIFT_GPIO_IO_SEL_15_TO_8) & BIT_MASK_GPIO_IO_SEL_15_TO_8)
- #define BIT_SET_GPIO_IO_SEL_15_TO_8(x, v) \
- (BIT_CLEAR_GPIO_IO_SEL_15_TO_8(x) | BIT_GPIO_IO_SEL_15_TO_8(v))
- #define BIT_SHIFT_ROM_PGE 16
- #define BIT_MASK_ROM_PGE 0x7
- #define BIT_ROM_PGE(x) (((x) & BIT_MASK_ROM_PGE) << BIT_SHIFT_ROM_PGE)
- #define BITS_ROM_PGE (BIT_MASK_ROM_PGE << BIT_SHIFT_ROM_PGE)
- #define BIT_CLEAR_ROM_PGE(x) ((x) & (~BITS_ROM_PGE))
- #define BIT_GET_ROM_PGE(x) (((x) >> BIT_SHIFT_ROM_PGE) & BIT_MASK_ROM_PGE)
- #define BIT_SET_ROM_PGE(x, v) (BIT_CLEAR_ROM_PGE(x) | BIT_ROM_PGE(v))
- #define BIT_SHIFT_GPIO_OUT_15_TO_8 8
- #define BIT_MASK_GPIO_OUT_15_TO_8 0xff
- #define BIT_GPIO_OUT_15_TO_8(x) \
- (((x) & BIT_MASK_GPIO_OUT_15_TO_8) << BIT_SHIFT_GPIO_OUT_15_TO_8)
- #define BITS_GPIO_OUT_15_TO_8 \
- (BIT_MASK_GPIO_OUT_15_TO_8 << BIT_SHIFT_GPIO_OUT_15_TO_8)
- #define BIT_CLEAR_GPIO_OUT_15_TO_8(x) ((x) & (~BITS_GPIO_OUT_15_TO_8))
- #define BIT_GET_GPIO_OUT_15_TO_8(x) \
- (((x) >> BIT_SHIFT_GPIO_OUT_15_TO_8) & BIT_MASK_GPIO_OUT_15_TO_8)
- #define BIT_SET_GPIO_OUT_15_TO_8(x, v) \
- (BIT_CLEAR_GPIO_OUT_15_TO_8(x) | BIT_GPIO_OUT_15_TO_8(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_EXT_CTRL (Offset 0x0060) */
- #define BIT_SHIFT_GPIO_IN_15_TO_8 0
- #define BIT_MASK_GPIO_IN_15_TO_8 0xff
- #define BIT_GPIO_IN_15_TO_8(x) \
- (((x) & BIT_MASK_GPIO_IN_15_TO_8) << BIT_SHIFT_GPIO_IN_15_TO_8)
- #define BITS_GPIO_IN_15_TO_8 \
- (BIT_MASK_GPIO_IN_15_TO_8 << BIT_SHIFT_GPIO_IN_15_TO_8)
- #define BIT_CLEAR_GPIO_IN_15_TO_8(x) ((x) & (~BITS_GPIO_IN_15_TO_8))
- #define BIT_GET_GPIO_IN_15_TO_8(x) \
- (((x) >> BIT_SHIFT_GPIO_IN_15_TO_8) & BIT_MASK_GPIO_IN_15_TO_8)
- #define BIT_SET_GPIO_IN_15_TO_8(x, v) \
- (BIT_CLEAR_GPIO_IN_15_TO_8(x) | BIT_GPIO_IN_15_TO_8(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_H2C (Offset 0x10250060) */
- #define BIT_SHIFT_SDIO_H2C_MSG 0
- #define BIT_MASK_SDIO_H2C_MSG 0xffffffffL
- #define BIT_SDIO_H2C_MSG(x) \
- (((x) & BIT_MASK_SDIO_H2C_MSG) << BIT_SHIFT_SDIO_H2C_MSG)
- #define BITS_SDIO_H2C_MSG (BIT_MASK_SDIO_H2C_MSG << BIT_SHIFT_SDIO_H2C_MSG)
- #define BIT_CLEAR_SDIO_H2C_MSG(x) ((x) & (~BITS_SDIO_H2C_MSG))
- #define BIT_GET_SDIO_H2C_MSG(x) \
- (((x) >> BIT_SHIFT_SDIO_H2C_MSG) & BIT_MASK_SDIO_H2C_MSG)
- #define BIT_SET_SDIO_H2C_MSG(x, v) \
- (BIT_CLEAR_SDIO_H2C_MSG(x) | BIT_SDIO_H2C_MSG(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_DATA_CPU_JTAG BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAPE_WLBT_SEL BIT(29)
- #define BIT_LNAON_WLBT_SEL BIT(28)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BDEN BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BT_BQB_GPIO_SEL BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTGP_GPG3_FEN BIT(26)
- #define BIT_BTGP_GPG2_FEN BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTGP_JTAG_EN BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BB2PP_ISO BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_XTAL_CLK_EXTARNAL_EN BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTBRI_UART_EN BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTGP_UART0_EN BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTGP_UART1_EN BIT(21)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTCOEX_PU BIT(21)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTGP_SPI_EN BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_EEPROM_SEL_PD BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTGP_GPIO_E2 BIT(19)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_TST_MOD_PD BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTGP_GPIO_EN BIT(18)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BOOT_FLUSH_PD BIT(18)
- #define BIT_USB_XTAL_SEL1_PD BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SHIFT_BTGP_GPIO_SL 16
- #define BIT_MASK_BTGP_GPIO_SL 0x3
- #define BIT_BTGP_GPIO_SL(x) \
- (((x) & BIT_MASK_BTGP_GPIO_SL) << BIT_SHIFT_BTGP_GPIO_SL)
- #define BITS_BTGP_GPIO_SL (BIT_MASK_BTGP_GPIO_SL << BIT_SHIFT_BTGP_GPIO_SL)
- #define BIT_CLEAR_BTGP_GPIO_SL(x) ((x) & (~BITS_BTGP_GPIO_SL))
- #define BIT_GET_BTGP_GPIO_SL(x) \
- (((x) >> BIT_SHIFT_BTGP_GPIO_SL) & BIT_MASK_BTGP_GPIO_SL)
- #define BIT_SET_BTGP_GPIO_SL(x, v) \
- (BIT_CLEAR_BTGP_GPIO_SL(x) | BIT_BTGP_GPIO_SL(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_USB_XTAL_SEL0_PD BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_HST_WKE_DEV_SL BIT(15)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_BTSUSB_PL BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_WL_JTAG BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_SDIO_SR BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_GPIO14_OUTPUT_PL BIT(13)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_DEVWHOST_POLARITY BIT(13)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_GPIO15_OUTPUT_PL BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_HOST_WAKE_PAD_PULL_EN BIT(12)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_HOST_WAKE_DEV_PLL_EN BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_HOST_WAKE_PAD_SL BIT(11)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_TRSW_3 BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_HOST_WAKE_DEV_POLARITY BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_TRSW_SR BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_LNAON_SR BIT(10)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_TRSW_2 BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_TRSW_E2 BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_LNAON_E2 BIT(9)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_TRSW_1 BIT(9)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_A_ANTSEL_SR BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_TRSW_P_SEL_DATA BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_LNAON_G_SEL_DATA BIT(8)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_TRSW_0 BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_A_ANTSEL_E2 BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_TRSW_N_SEL_DATA BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_LNAON_A_SEL_DATA BIT(7)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_PAPE_3 BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_D_PAPE_2G_SR BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_PAPE_SR BIT(6)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_PAPE_2 BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_D_PAPE_5G_SR BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_PAPE_E2 BIT(5)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_PAPE_1 BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_D_TRSW_SR BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_PAPE_1_SEL_DATA BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_PAPE_G_SEL_DATA BIT(4)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_PAPE_0 BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_D_TRSWB_SR BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_PAPE_0_SEL_DATA BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_PAPE_A_SEL_DATA BIT(3)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_ANTSEL_3 BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_D_PAPE_2G_E2 BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_ANTSEL_2_SEL_DATA BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_DPDT_SR BIT(2)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_ANTSEL_2 BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_D_PAPE_5G_E2 BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_ANTSEL_N_SEL_DATA BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_DPDT_PAD_E2 BIT(1)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_ANTSEL_1 BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_D_TRSW_E2 BIT(1)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_PAD_DPDT_E2 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_ANTSEL_P_SEL_DATA BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_DPDT_SEL_DATA BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_SW_ANTSEL_0 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_C2H (Offset 0x10250064) */
- #define BIT_SHIFT_SDIO_C2H_MSG 0
- #define BIT_MASK_SDIO_C2H_MSG 0xffffffffL
- #define BIT_SDIO_C2H_MSG(x) \
- (((x) & BIT_MASK_SDIO_C2H_MSG) << BIT_SHIFT_SDIO_C2H_MSG)
- #define BITS_SDIO_C2H_MSG (BIT_MASK_SDIO_C2H_MSG << BIT_SHIFT_SDIO_C2H_MSG)
- #define BIT_CLEAR_SDIO_C2H_MSG(x) ((x) & (~BITS_SDIO_C2H_MSG))
- #define BIT_GET_SDIO_C2H_MSG(x) \
- (((x) >> BIT_SHIFT_SDIO_C2H_MSG) & BIT_MASK_SDIO_C2H_MSG)
- #define BIT_SET_SDIO_C2H_MSG(x, v) \
- (BIT_CLEAR_SDIO_C2H_MSG(x) | BIT_SDIO_C2H_MSG(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL1 (Offset 0x0064) */
- #define BIT_D_TRSWB_E2 BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_ISO_BD2PP BIT(31)
- #define BIT_LDOV12B_EN BIT(30)
- #define BIT_CKEN_BTGPS BIT(29)
- #define BIT_FEN_BTGPS BIT(28)
- #define BIT_BTCPU_BOOTSEL BIT(27)
- #define BIT_SPI_SPEEDUP BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_LPS_EN BIT(25)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_LDO_MODE BIT(25)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_SUS BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_DEVWAKE_PAD_TYPE_SEL BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_CLKREQ_PAD_PL BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_CLKREQ_PAD_TYPE_SEL BIT(23)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_CKSL_BZSLP BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_EN_CPL_TIMEOUT_PS BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_WAKE_HST_EN BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BTGP_WAKE_HST_EN BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_ISO_BTPON2PP BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_REG_TXDMA_FAIL_PS BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WAKE_BT_EN BIT(21)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BTGP_WAKE_BT_EN BIT(21)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BTCOEX_CMD BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_EN_BT BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BTGP_EN BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_UART_INTF BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_EN_HWENTR_L1 BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_SUSN_EN BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BTGP_SUS_EN BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_HWROF_EN BIT(19)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_S3_RF_HW_EN BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_EN_ADV_CLKGATE BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_FUNC_EN BIT(18)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_S2_RF_HW_EN BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_HWPDN_SL BIT(17)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_S1_RF_HW_EN BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_DISN_EN BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_HWPDEN BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_S0_RF_HW_EN BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_PDN_PULL_EN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WL_PDN_PULL_EN BIT(14)
- #define BIT_EXTERNAL_REQUEST_PL BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_GPIO0_2_3_PULL_LOW_EN BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_ISO_BA2PP BIT(11)
- #define BIT_BT_AFE_LDO_EN BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_PDN_PIN_SEL BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_GPIO11_PULL_LOW_EN BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_AFE_PLL_EN BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_GPIO4_PULL_LOW_EN BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_DIG_CLK_EN BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_WAKE_HST_SL BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BT_WAKE_HST_PL BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_ASSERT_SPS_EN BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_UART_BRIDGE BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WAKE_BT_SL BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WAKE_BT_PL BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WLAN_32K_SEL BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_MASK_CHIPEN BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_OSC32K_CTRL_SEL BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WL_DRV_EXIST_IDX BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_ASSERT_RF_EN BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_DOP_EHPAD BIT(4)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_BIT_DOP_EHPAD BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WL_HWROF_EN BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_SDIO_PAD_SHUTDOWNB BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WL_FUNC_EN BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_SDIO_CLK_SMT BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WL_BT_PWR_CTRL (Offset 0x0068) */
- #define BIT_WL_HWPDN_SL BIT(1)
- #define BIT_WL_HWPDN_EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SDM_DEBUG (Offset 0x006C) */
- #define BIT_SHIFT_F0N 23
- #define BIT_MASK_F0N 0x7
- #define BIT_F0N(x) (((x) & BIT_MASK_F0N) << BIT_SHIFT_F0N)
- #define BITS_F0N (BIT_MASK_F0N << BIT_SHIFT_F0N)
- #define BIT_CLEAR_F0N(x) ((x) & (~BITS_F0N))
- #define BIT_GET_F0N(x) (((x) >> BIT_SHIFT_F0N) & BIT_MASK_F0N)
- #define BIT_SET_F0N(x, v) (BIT_CLEAR_F0N(x) | BIT_F0N(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SDM_DEBUG (Offset 0x006C) */
- #define BIT_BT_WAKE_DEV_EN_V1 BIT(19)
- #define BIT_BT_WAKE_HST_EN_V1 BIT(18)
- #define BIT_BT_WAKE_HST_PL_V1 BIT(17)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GSSR (Offset 0x006C) */
- #define BIT_SHIFT_GPIO_15_TO_0_VAL 16
- #define BIT_MASK_GPIO_15_TO_0_VAL 0xffff
- #define BIT_GPIO_15_TO_0_VAL(x) \
- (((x) & BIT_MASK_GPIO_15_TO_0_VAL) << BIT_SHIFT_GPIO_15_TO_0_VAL)
- #define BITS_GPIO_15_TO_0_VAL \
- (BIT_MASK_GPIO_15_TO_0_VAL << BIT_SHIFT_GPIO_15_TO_0_VAL)
- #define BIT_CLEAR_GPIO_15_TO_0_VAL(x) ((x) & (~BITS_GPIO_15_TO_0_VAL))
- #define BIT_GET_GPIO_15_TO_0_VAL(x) \
- (((x) >> BIT_SHIFT_GPIO_15_TO_0_VAL) & BIT_MASK_GPIO_15_TO_0_VAL)
- #define BIT_SET_GPIO_15_TO_0_VAL(x, v) \
- (BIT_CLEAR_GPIO_15_TO_0_VAL(x) | BIT_GPIO_15_TO_0_VAL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SDM_DEBUG (Offset 0x006C) */
- #define BIT_BT_CLKREQ_EN_V1 BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SDM_DEBUG (Offset 0x006C) */
- #define BIT_SHIFT_F0F 10
- #define BIT_MASK_F0F 0x1fff
- #define BIT_F0F(x) (((x) & BIT_MASK_F0F) << BIT_SHIFT_F0F)
- #define BITS_F0F (BIT_MASK_F0F << BIT_SHIFT_F0F)
- #define BIT_CLEAR_F0F(x) ((x) & (~BITS_F0F))
- #define BIT_GET_F0F(x) (((x) >> BIT_SHIFT_F0F) & BIT_MASK_F0F)
- #define BIT_SET_F0F(x, v) (BIT_CLEAR_F0F(x) | BIT_F0F(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDM_DEBUG (Offset 0x006C) */
- #define BIT_GPIO_IE_V18 BIT(10)
- #define BIT_PCIE_IE_V18 BIT(9)
- #define BIT_UART_IE_V18 BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SDM_DEBUG (Offset 0x006C) */
- #define BIT_SHIFT_DIVN 4
- #define BIT_MASK_DIVN 0x3f
- #define BIT_DIVN(x) (((x) & BIT_MASK_DIVN) << BIT_SHIFT_DIVN)
- #define BITS_DIVN (BIT_MASK_DIVN << BIT_SHIFT_DIVN)
- #define BIT_CLEAR_DIVN(x) ((x) & (~BITS_DIVN))
- #define BIT_GET_DIVN(x) (((x) >> BIT_SHIFT_DIVN) & BIT_MASK_DIVN)
- #define BIT_SET_DIVN(x, v) (BIT_CLEAR_DIVN(x) | BIT_DIVN(v))
- #define BIT_SHIFT_BB_DBG_SEL_AFE_SDM 0
- #define BIT_MASK_BB_DBG_SEL_AFE_SDM 0xf
- #define BIT_BB_DBG_SEL_AFE_SDM(x) \
- (((x) & BIT_MASK_BB_DBG_SEL_AFE_SDM) << BIT_SHIFT_BB_DBG_SEL_AFE_SDM)
- #define BITS_BB_DBG_SEL_AFE_SDM \
- (BIT_MASK_BB_DBG_SEL_AFE_SDM << BIT_SHIFT_BB_DBG_SEL_AFE_SDM)
- #define BIT_CLEAR_BB_DBG_SEL_AFE_SDM(x) ((x) & (~BITS_BB_DBG_SEL_AFE_SDM))
- #define BIT_GET_BB_DBG_SEL_AFE_SDM(x) \
- (((x) >> BIT_SHIFT_BB_DBG_SEL_AFE_SDM) & BIT_MASK_BB_DBG_SEL_AFE_SDM)
- #define BIT_SET_BB_DBG_SEL_AFE_SDM(x, v) \
- (BIT_CLEAR_BB_DBG_SEL_AFE_SDM(x) | BIT_BB_DBG_SEL_AFE_SDM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDM_DEBUG (Offset 0x006C) */
- #define BIT_SHIFT_WLCLK_PHASE 0
- #define BIT_MASK_WLCLK_PHASE 0x1f
- #define BIT_WLCLK_PHASE(x) \
- (((x) & BIT_MASK_WLCLK_PHASE) << BIT_SHIFT_WLCLK_PHASE)
- #define BITS_WLCLK_PHASE (BIT_MASK_WLCLK_PHASE << BIT_SHIFT_WLCLK_PHASE)
- #define BIT_CLEAR_WLCLK_PHASE(x) ((x) & (~BITS_WLCLK_PHASE))
- #define BIT_GET_WLCLK_PHASE(x) \
- (((x) >> BIT_SHIFT_WLCLK_PHASE) & BIT_MASK_WLCLK_PHASE)
- #define BIT_SET_WLCLK_PHASE(x, v) \
- (BIT_CLEAR_WLCLK_PHASE(x) | BIT_WLCLK_PHASE(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_GSSR (Offset 0x006C) */
- #define BIT_SHIFT_GPIO_15_TO_0_EN 0
- #define BIT_MASK_GPIO_15_TO_0_EN 0xffff
- #define BIT_GPIO_15_TO_0_EN(x) \
- (((x) & BIT_MASK_GPIO_15_TO_0_EN) << BIT_SHIFT_GPIO_15_TO_0_EN)
- #define BITS_GPIO_15_TO_0_EN \
- (BIT_MASK_GPIO_15_TO_0_EN << BIT_SHIFT_GPIO_15_TO_0_EN)
- #define BIT_CLEAR_GPIO_15_TO_0_EN(x) ((x) & (~BITS_GPIO_15_TO_0_EN))
- #define BIT_GET_GPIO_15_TO_0_EN(x) \
- (((x) >> BIT_SHIFT_GPIO_15_TO_0_EN) & BIT_MASK_GPIO_15_TO_0_EN)
- #define BIT_SET_GPIO_15_TO_0_EN(x, v) \
- (BIT_CLEAR_GPIO_15_TO_0_EN(x) | BIT_GPIO_15_TO_0_EN(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_FORCE_RST_PCIE_APHY BIT(30)
- #define BIT_FORCE_OFF_EPC BIT(29)
- #define BIT_PTA_3W_MODE BIT(28)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_BBRSTB_STANDBY_V1 BIT(28)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_DBG_GNT_WL_BT BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_AFE_PORT3_ISO BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_LTE_MUX_CTRL_PATH BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_AFE_PORT2_ISO BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_LTE_COEX_EN BIT(25)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_LTE_COEX_UART BIT(25)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_AFE_PORT1_ISO BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_3W_LTE_GPIO_EN BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_3W_LTE_WL_GPIO BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_AFE_PORT0_ISO BIT(24)
- #define BIT_USB_PWR_OFF_SEL BIT(23)
- #define BIT_USB_HOST_PWR_OFF_EN_V1 BIT(22)
- #define BIT_SYM_LPS_BLOCK_EN_V1 BIT(21)
- #define BIT_USB_LPM_ACT_EN_V1 BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_SDIO_INT_POLARITY BIT(19)
- #define BIT_SDIO_INT BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_SDIO_OFF_EN BIT(17)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_SDIO_OFF_EN_V1 BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_SDIO_ON_EN BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_SDIO_ON_EN_V1 BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_PCIE_FORCE_PWR_NGAT BIT(13)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_DIS_U3MB_INU2 BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_PCIE_CALIB_EN_V1 BIT(12)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_USB3_MDIO_EN BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_PAGE3_AUXCLK_GATE BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_USB3_BG_EN BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_PCIE_WAIT_TIMEOUT_EVENT BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_USB3_MB_EN BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_PCIE_WAIT_TIME BIT(9)
- #define BIT_MPCIE_REFCLK_XTAL_SEL BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_SHIFT_USB3_CK_MD 8
- #define BIT_MASK_USB3_CK_MD 0x3
- #define BIT_USB3_CK_MD(x) (((x) & BIT_MASK_USB3_CK_MD) << BIT_SHIFT_USB3_CK_MD)
- #define BITS_USB3_CK_MD (BIT_MASK_USB3_CK_MD << BIT_SHIFT_USB3_CK_MD)
- #define BIT_CLEAR_USB3_CK_MD(x) ((x) & (~BITS_USB3_CK_MD))
- #define BIT_GET_USB3_CK_MD(x) \
- (((x) >> BIT_SHIFT_USB3_CK_MD) & BIT_MASK_USB3_CK_MD)
- #define BIT_SET_USB3_CK_MD(x, v) (BIT_CLEAR_USB3_CK_MD(x) | BIT_USB3_CK_MD(v))
- #define BIT_USB3_CKBUF BIT(7)
- #define BIT_USB3_IBX_EN BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_BT_CLKREQ_EN BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_BT_CTRL_USB_PWR_BACKDOOR BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_U3_MB_MASK BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_USB_D_STATE_HOLD BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_U3_BG_MASK BIT(4)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_SHIFT_USB_CKREF_CML_R 4
- #define BIT_MASK_USB_CKREF_CML_R 0x3
- #define BIT_USB_CKREF_CML_R(x) \
- (((x) & BIT_MASK_USB_CKREF_CML_R) << BIT_SHIFT_USB_CKREF_CML_R)
- #define BITS_USB_CKREF_CML_R \
- (BIT_MASK_USB_CKREF_CML_R << BIT_SHIFT_USB_CKREF_CML_R)
- #define BIT_CLEAR_USB_CKREF_CML_R(x) ((x) & (~BITS_USB_CKREF_CML_R))
- #define BIT_GET_USB_CKREF_CML_R(x) \
- (((x) >> BIT_SHIFT_USB_CKREF_CML_R) & BIT_MASK_USB_CKREF_CML_R)
- #define BIT_SET_USB_CKREF_CML_R(x, v) \
- (BIT_CLEAR_USB_CKREF_CML_R(x) | BIT_USB_CKREF_CML_R(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_REG_FORCE_DP BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_DIS_USB3_MB_POLLING BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_BTGP_CLKREQ_EN BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_REG_DP_MODE BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_PDN_MASK BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_SHIFT_USB_CKREF_D2S_I 2
- #define BIT_MASK_USB_CKREF_D2S_I 0x3
- #define BIT_USB_CKREF_D2S_I(x) \
- (((x) & BIT_MASK_USB_CKREF_D2S_I) << BIT_SHIFT_USB_CKREF_D2S_I)
- #define BITS_USB_CKREF_D2S_I \
- (BIT_MASK_USB_CKREF_D2S_I << BIT_SHIFT_USB_CKREF_D2S_I)
- #define BIT_CLEAR_USB_CKREF_D2S_I(x) ((x) & (~BITS_USB_CKREF_D2S_I))
- #define BIT_GET_USB_CKREF_D2S_I(x) \
- (((x) >> BIT_SHIFT_USB_CKREF_D2S_I) & BIT_MASK_USB_CKREF_D2S_I)
- #define BIT_SET_USB_CKREF_D2S_I(x, v) \
- (BIT_CLEAR_USB_CKREF_D2S_I(x) | BIT_USB_CKREF_D2S_I(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_USB_INSTALL_EN BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_RES_USB_MASS_STORAGE_DESC BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_NO_PDN_CHIPOFF BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_USB_BT_CLKSEL BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_USB_WAIT_TIME BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CLKR (Offset 0x0070) */
- #define BIT_PDN_HCOUNT BIT(0)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_SDIO_CTRL (Offset 0x0070) */
- #define BIT_SHIFT_SI_AUTHORIZATION 0
- #define BIT_MASK_SI_AUTHORIZATION 0xff
- #define BIT_SI_AUTHORIZATION(x) \
- (((x) & BIT_MASK_SI_AUTHORIZATION) << BIT_SHIFT_SI_AUTHORIZATION)
- #define BITS_SI_AUTHORIZATION \
- (BIT_MASK_SI_AUTHORIZATION << BIT_SHIFT_SI_AUTHORIZATION)
- #define BIT_CLEAR_SI_AUTHORIZATION(x) ((x) & (~BITS_SI_AUTHORIZATION))
- #define BIT_GET_SI_AUTHORIZATION(x) \
- (((x) >> BIT_SHIFT_SI_AUTHORIZATION) & BIT_MASK_SI_AUTHORIZATION)
- #define BIT_SET_SI_AUTHORIZATION(x, v) \
- (BIT_CLEAR_SI_AUTHORIZATION(x) | BIT_SI_AUTHORIZATION(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SHIFT_HCI_RATIO 30
- #define BIT_MASK_HCI_RATIO 0x3
- #define BIT_HCI_RATIO(x) (((x) & BIT_MASK_HCI_RATIO) << BIT_SHIFT_HCI_RATIO)
- #define BITS_HCI_RATIO (BIT_MASK_HCI_RATIO << BIT_SHIFT_HCI_RATIO)
- #define BIT_CLEAR_HCI_RATIO(x) ((x) & (~BITS_HCI_RATIO))
- #define BIT_GET_HCI_RATIO(x) (((x) >> BIT_SHIFT_HCI_RATIO) & BIT_MASK_HCI_RATIO)
- #define BIT_SET_HCI_RATIO(x, v) (BIT_CLEAR_HCI_RATIO(x) | BIT_HCI_RATIO(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SHIFT_TSFT_SEL 29
- #define BIT_MASK_TSFT_SEL 0x7
- #define BIT_TSFT_SEL(x) (((x) & BIT_MASK_TSFT_SEL) << BIT_SHIFT_TSFT_SEL)
- #define BITS_TSFT_SEL (BIT_MASK_TSFT_SEL << BIT_SHIFT_TSFT_SEL)
- #define BIT_CLEAR_TSFT_SEL(x) ((x) & (~BITS_TSFT_SEL))
- #define BIT_GET_TSFT_SEL(x) (((x) >> BIT_SHIFT_TSFT_SEL) & BIT_MASK_TSFT_SEL)
- #define BIT_SET_TSFT_SEL(x, v) (BIT_CLEAR_TSFT_SEL(x) | BIT_TSFT_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SHIFT_WAIT_HPOW_TIME 28
- #define BIT_MASK_WAIT_HPOW_TIME 0x3
- #define BIT_WAIT_HPOW_TIME(x) \
- (((x) & BIT_MASK_WAIT_HPOW_TIME) << BIT_SHIFT_WAIT_HPOW_TIME)
- #define BITS_WAIT_HPOW_TIME \
- (BIT_MASK_WAIT_HPOW_TIME << BIT_SHIFT_WAIT_HPOW_TIME)
- #define BIT_CLEAR_WAIT_HPOW_TIME(x) ((x) & (~BITS_WAIT_HPOW_TIME))
- #define BIT_GET_WAIT_HPOW_TIME(x) \
- (((x) >> BIT_SHIFT_WAIT_HPOW_TIME) & BIT_MASK_WAIT_HPOW_TIME)
- #define BIT_SET_WAIT_HPOW_TIME(x, v) \
- (BIT_CLEAR_WAIT_HPOW_TIME(x) | BIT_WAIT_HPOW_TIME(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SHIFT_XTAL_SEL_0_V1 28
- #define BIT_MASK_XTAL_SEL_0_V1 0xf
- #define BIT_XTAL_SEL_0_V1(x) \
- (((x) & BIT_MASK_XTAL_SEL_0_V1) << BIT_SHIFT_XTAL_SEL_0_V1)
- #define BITS_XTAL_SEL_0_V1 (BIT_MASK_XTAL_SEL_0_V1 << BIT_SHIFT_XTAL_SEL_0_V1)
- #define BIT_CLEAR_XTAL_SEL_0_V1(x) ((x) & (~BITS_XTAL_SEL_0_V1))
- #define BIT_GET_XTAL_SEL_0_V1(x) \
- (((x) >> BIT_SHIFT_XTAL_SEL_0_V1) & BIT_MASK_XTAL_SEL_0_V1)
- #define BIT_SET_XTAL_SEL_0_V1(x, v) \
- (BIT_CLEAR_XTAL_SEL_0_V1(x) | BIT_XTAL_SEL_0_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_TSFT_BAND_SEL BIT(28)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_PCIE_HPOW_OPT2 BIT(27)
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_ISO_RFC2RF_3 BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_PCIE_HPOW_OPT1 BIT(26)
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_ISO_RFC2RF_2 BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_PCIE_HPOW_OPT0 BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SHIFT_RPWM 24
- #define BIT_MASK_RPWM 0xff
- #define BIT_RPWM(x) (((x) & BIT_MASK_RPWM) << BIT_SHIFT_RPWM)
- #define BITS_RPWM (BIT_MASK_RPWM << BIT_SHIFT_RPWM)
- #define BIT_CLEAR_RPWM(x) ((x) & (~BITS_RPWM))
- #define BIT_GET_RPWM(x) (((x) >> BIT_SHIFT_RPWM) & BIT_MASK_RPWM)
- #define BIT_SET_RPWM(x, v) (BIT_CLEAR_RPWM(x) | BIT_RPWM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_PCIE_EPC_ISO BIT(24)
- #define BIT_PCIE_EPC_OPT BIT(23)
- #define BIT_PCIE_SUS_OPT BIT(22)
- #define BIT_PCIE_L1OF_OPT BIT(21)
- #define BIT_PCIE_L1OF_LDOA BIT(20)
- #define BIT_USB_SUS_LDOA BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SDIO_PAD_E5 BIT(18)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_USB_HOST_PWR_OFF_SEL BIT(13)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_R_FORCE_CLK_U3 BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_USB_HOST_PWR_OFF_EN BIT(12)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_R_USB2_AUTOLOAD BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SYM_LPS_BLOCK_EN BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_FORCE_U2CK BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_USB_LPM_ACT_EN BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_FORCE_CLK BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_USB_LPM_NY BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_IBX_EN_VALUE BIT(9)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_U2_FORCE BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_USB_SUS_DIS BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_IB_EN_VALUE BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_U3_FORCE BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_EN_LW_PWR BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SHIFT_SDIO_PAD_E 5
- #define BIT_MASK_SDIO_PAD_E 0x7
- #define BIT_SDIO_PAD_E(x) (((x) & BIT_MASK_SDIO_PAD_E) << BIT_SHIFT_SDIO_PAD_E)
- #define BITS_SDIO_PAD_E (BIT_MASK_SDIO_PAD_E << BIT_SHIFT_SDIO_PAD_E)
- #define BIT_CLEAR_SDIO_PAD_E(x) ((x) & (~BITS_SDIO_PAD_E))
- #define BIT_GET_SDIO_PAD_E(x) \
- (((x) >> BIT_SHIFT_SDIO_PAD_E) & BIT_MASK_SDIO_PAD_E)
- #define BIT_SET_SDIO_PAD_E(x, v) (BIT_CLEAR_SDIO_PAD_E(x) | BIT_SDIO_PAD_E(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_EN_REGU BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_USB_LPPLL_EN BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_FORCED_IB_EN BIT(4)
- #define BIT_EN_PC BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SDIO_H3L1 BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_PERST_SYNC_EN BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_USB1_1_USB2_0_DECISION BIT(3)
- #define BIT_EN_REGBG BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_ROP_SW15 BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_REG_BG_LPF BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SHIFT_USB23_SW_MODE 2
- #define BIT_MASK_USB23_SW_MODE 0x3
- #define BIT_USB23_SW_MODE(x) \
- (((x) & BIT_MASK_USB23_SW_MODE) << BIT_SHIFT_USB23_SW_MODE)
- #define BITS_USB23_SW_MODE (BIT_MASK_USB23_SW_MODE << BIT_SHIFT_USB23_SW_MODE)
- #define BIT_CLEAR_USB23_SW_MODE(x) ((x) & (~BITS_USB23_SW_MODE))
- #define BIT_GET_USB23_SW_MODE(x) \
- (((x) >> BIT_SHIFT_USB23_SW_MODE) & BIT_MASK_USB23_SW_MODE)
- #define BIT_SET_USB23_SW_MODE(x, v) \
- (BIT_CLEAR_USB23_SW_MODE(x) | BIT_USB23_SW_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_PCI_CKRDY_OPT BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_PCLK_VLD_SEL BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_PCI_VAUX_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_SHIFT_REG_BG 0
- #define BIT_MASK_REG_BG 0x3
- #define BIT_REG_BG(x) (((x) & BIT_MASK_REG_BG) << BIT_SHIFT_REG_BG)
- #define BITS_REG_BG (BIT_MASK_REG_BG << BIT_SHIFT_REG_BG)
- #define BIT_CLEAR_REG_BG(x) ((x) & (~BITS_REG_BG))
- #define BIT_GET_REG_BG(x) (((x) >> BIT_SHIFT_REG_BG) & BIT_MASK_REG_BG)
- #define BIT_SET_REG_BG(x, v) (BIT_CLEAR_REG_BG(x) | BIT_REG_BG(v))
- #define BIT_SHIFT_REG_VADJ 0
- #define BIT_MASK_REG_VADJ 0xf
- #define BIT_REG_VADJ(x) (((x) & BIT_MASK_REG_VADJ) << BIT_SHIFT_REG_VADJ)
- #define BITS_REG_VADJ (BIT_MASK_REG_VADJ << BIT_SHIFT_REG_VADJ)
- #define BIT_CLEAR_REG_VADJ(x) ((x) & (~BITS_REG_VADJ))
- #define BIT_GET_REG_VADJ(x) (((x) >> BIT_SHIFT_REG_VADJ) & BIT_MASK_REG_VADJ)
- #define BIT_SET_REG_VADJ(x, v) (BIT_CLEAR_REG_VADJ(x) | BIT_REG_VADJ(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_OPT_CTRL (Offset 0x0074) */
- #define BIT_VAUX_EN BIT(0)
- /* 2 REG_AFE_XTAL_CTRL_EXT (Offset 0x0078) */
- #define BIT_SDM_ORDER BIT(30)
- #define BIT_XTAL_DRV_RF_LATCH_V1 BIT(29)
- #define BIT_XTAL_VDD_SEL_V1 BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_XTAL_DRV_RF_LATCH BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_XTAL_CTRL_EXT (Offset 0x0078) */
- #define BIT_XQSEL_RF_AWAKE_V1 BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_XTAL_VDD_SEL BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF1_SDMRSTB BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_XTAL_CTRL_EXT (Offset 0x0078) */
- #define BIT_GATED_XTAL_OK0_V1 BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_XQSEL_RF BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF1_RSTB BIT(25)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_XQSEL_RF_AWAKE BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_XQSEL_RF_INITIAL BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF1_EN BIT(24)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_XQSEL_BIT1 BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_REG_VREF_SEL BIT(23)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_DITHER_SDM_BIT3 BIT(23)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_XTAL_CTRL_EXT (Offset 0x0078) */
- #define BIT_SHIFT_F0N_2_TO_0 23
- #define BIT_MASK_F0N_2_TO_0 0x7
- #define BIT_F0N_2_TO_0(x) (((x) & BIT_MASK_F0N_2_TO_0) << BIT_SHIFT_F0N_2_TO_0)
- #define BITS_F0N_2_TO_0 (BIT_MASK_F0N_2_TO_0 << BIT_SHIFT_F0N_2_TO_0)
- #define BIT_CLEAR_F0N_2_TO_0(x) ((x) & (~BITS_F0N_2_TO_0))
- #define BIT_GET_F0N_2_TO_0(x) \
- (((x) >> BIT_SHIFT_F0N_2_TO_0) & BIT_MASK_F0N_2_TO_0)
- #define BIT_SET_F0N_2_TO_0(x, v) (BIT_CLEAR_F0N_2_TO_0(x) | BIT_F0N_2_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_REG_LPFEN BIT(22)
- #define BIT_REG_KVCO BIT(21)
- #define BIT_XTAL_DRV_AGPIO_BIT1 BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_SHIFT_XTAL_LDO 20
- #define BIT_MASK_XTAL_LDO 0x7
- #define BIT_XTAL_LDO(x) (((x) & BIT_MASK_XTAL_LDO) << BIT_SHIFT_XTAL_LDO)
- #define BITS_XTAL_LDO (BIT_MASK_XTAL_LDO << BIT_SHIFT_XTAL_LDO)
- #define BIT_CLEAR_XTAL_LDO(x) ((x) & (~BITS_XTAL_LDO))
- #define BIT_GET_XTAL_LDO(x) (((x) >> BIT_SHIFT_XTAL_LDO) & BIT_MASK_XTAL_LDO)
- #define BIT_SET_XTAL_LDO(x, v) (BIT_CLEAR_XTAL_LDO(x) | BIT_XTAL_LDO(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_XTAL_DRV_AGPIO_BIT0 BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_XTAL_GRF2 BIT(18)
- #define BIT_REG_REF_SEL BIT(17)
- #define BIT_REG_320_SEL BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_ADC_CK_SYNC_EN BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_EN_SYM BIT(15)
- #define BIT_SHIFT_IOFFSET 10
- #define BIT_MASK_IOFFSET 0x1f
- #define BIT_IOFFSET(x) (((x) & BIT_MASK_IOFFSET) << BIT_SHIFT_IOFFSET)
- #define BITS_IOFFSET (BIT_MASK_IOFFSET << BIT_SHIFT_IOFFSET)
- #define BIT_CLEAR_IOFFSET(x) ((x) & (~BITS_IOFFSET))
- #define BIT_GET_IOFFSET(x) (((x) >> BIT_SHIFT_IOFFSET) & BIT_MASK_IOFFSET)
- #define BIT_SET_IOFFSET(x, v) (BIT_CLEAR_IOFFSET(x) | BIT_IOFFSET(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF2_SDMRSTB BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_XTAL_CTRL_EXT (Offset 0x0078) */
- #define BIT_SHIFT_F0F_12_TO_0 10
- #define BIT_MASK_F0F_12_TO_0 0x1fff
- #define BIT_F0F_12_TO_0(x) \
- (((x) & BIT_MASK_F0F_12_TO_0) << BIT_SHIFT_F0F_12_TO_0)
- #define BITS_F0F_12_TO_0 (BIT_MASK_F0F_12_TO_0 << BIT_SHIFT_F0F_12_TO_0)
- #define BIT_CLEAR_F0F_12_TO_0(x) ((x) & (~BITS_F0F_12_TO_0))
- #define BIT_GET_F0F_12_TO_0(x) \
- (((x) >> BIT_SHIFT_F0F_12_TO_0) & BIT_MASK_F0F_12_TO_0)
- #define BIT_SET_F0F_12_TO_0(x, v) \
- (BIT_CLEAR_F0F_12_TO_0(x) | BIT_F0F_12_TO_0(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF2_RSTB BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_SHIFT_APLL_FREF_SEL_BIT_2_TO_1 8
- #define BIT_MASK_APLL_FREF_SEL_BIT_2_TO_1 0x3
- #define BIT_APLL_FREF_SEL_BIT_2_TO_1(x) \
- (((x) & BIT_MASK_APLL_FREF_SEL_BIT_2_TO_1) \
- << BIT_SHIFT_APLL_FREF_SEL_BIT_2_TO_1)
- #define BITS_APLL_FREF_SEL_BIT_2_TO_1 \
- (BIT_MASK_APLL_FREF_SEL_BIT_2_TO_1 \
- << BIT_SHIFT_APLL_FREF_SEL_BIT_2_TO_1)
- #define BIT_CLEAR_APLL_FREF_SEL_BIT_2_TO_1(x) \
- ((x) & (~BITS_APLL_FREF_SEL_BIT_2_TO_1))
- #define BIT_GET_APLL_FREF_SEL_BIT_2_TO_1(x) \
- (((x) >> BIT_SHIFT_APLL_FREF_SEL_BIT_2_TO_1) & \
- BIT_MASK_APLL_FREF_SEL_BIT_2_TO_1)
- #define BIT_SET_APLL_FREF_SEL_BIT_2_TO_1(x, v) \
- (BIT_CLEAR_APLL_FREF_SEL_BIT_2_TO_1(x) | \
- BIT_APLL_FREF_SEL_BIT_2_TO_1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF2_EN BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_APLL_FREF_SEL_BIT3 BIT(7)
- #define BIT_SHIFT_APLL_LDO_V12ADJ 5
- #define BIT_MASK_APLL_LDO_V12ADJ 0x3
- #define BIT_APLL_LDO_V12ADJ(x) \
- (((x) & BIT_MASK_APLL_LDO_V12ADJ) << BIT_SHIFT_APLL_LDO_V12ADJ)
- #define BITS_APLL_LDO_V12ADJ \
- (BIT_MASK_APLL_LDO_V12ADJ << BIT_SHIFT_APLL_LDO_V12ADJ)
- #define BIT_CLEAR_APLL_LDO_V12ADJ(x) ((x) & (~BITS_APLL_LDO_V12ADJ))
- #define BIT_GET_APLL_LDO_V12ADJ(x) \
- (((x) >> BIT_SHIFT_APLL_LDO_V12ADJ) & BIT_MASK_APLL_LDO_V12ADJ)
- #define BIT_SET_APLL_LDO_V12ADJ(x, v) \
- (BIT_CLEAR_APLL_LDO_V12ADJ(x) | BIT_APLL_LDO_V12ADJ(v))
- #define BIT_APLL_160_GATEB BIT(4)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_XTAL_CTRL_EXT (Offset 0x0078) */
- #define BIT_SHIFT_DIVN_5_TO_0 4
- #define BIT_MASK_DIVN_5_TO_0 0x3f
- #define BIT_DIVN_5_TO_0(x) \
- (((x) & BIT_MASK_DIVN_5_TO_0) << BIT_SHIFT_DIVN_5_TO_0)
- #define BITS_DIVN_5_TO_0 (BIT_MASK_DIVN_5_TO_0 << BIT_SHIFT_DIVN_5_TO_0)
- #define BIT_CLEAR_DIVN_5_TO_0(x) ((x) & (~BITS_DIVN_5_TO_0))
- #define BIT_GET_DIVN_5_TO_0(x) \
- (((x) >> BIT_SHIFT_DIVN_5_TO_0) & BIT_MASK_DIVN_5_TO_0)
- #define BIT_SET_DIVN_5_TO_0(x, v) \
- (BIT_CLEAR_DIVN_5_TO_0(x) | BIT_DIVN_5_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_AFE_DUMMY BIT(3)
- #define BIT_REG_IDOUBLE BIT(2)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF3_SDMRSTB BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_REG_VCO_BIAS_BIT0 BIT(1)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF3_RSTB BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_REG_VCO_BIAS_BIT1 BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL4 (Offset 0x0078) */
- #define BIT_RF3_EN BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_AFE_XTAL_CTRL_EXT (Offset 0x0078) */
- #define BIT_SHIFT_BB_DBG_SEL_AFE_SDM_3_TO_0 0
- #define BIT_MASK_BB_DBG_SEL_AFE_SDM_3_TO_0 0xf
- #define BIT_BB_DBG_SEL_AFE_SDM_3_TO_0(x) \
- (((x) & BIT_MASK_BB_DBG_SEL_AFE_SDM_3_TO_0) \
- << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_3_TO_0)
- #define BITS_BB_DBG_SEL_AFE_SDM_3_TO_0 \
- (BIT_MASK_BB_DBG_SEL_AFE_SDM_3_TO_0 \
- << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_3_TO_0)
- #define BIT_CLEAR_BB_DBG_SEL_AFE_SDM_3_TO_0(x) \
- ((x) & (~BITS_BB_DBG_SEL_AFE_SDM_3_TO_0))
- #define BIT_GET_BB_DBG_SEL_AFE_SDM_3_TO_0(x) \
- (((x) >> BIT_SHIFT_BB_DBG_SEL_AFE_SDM_3_TO_0) & \
- BIT_MASK_BB_DBG_SEL_AFE_SDM_3_TO_0)
- #define BIT_SET_BB_DBG_SEL_AFE_SDM_3_TO_0(x, v) \
- (BIT_CLEAR_BB_DBG_SEL_AFE_SDM_3_TO_0(x) | \
- BIT_BB_DBG_SEL_AFE_SDM_3_TO_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SPS_EN_DIODE BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_EXT_SWR_CTRL_EN BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_REF_FREF_EDGE BIT(29)
- #define BIT_REG_VREF_SEL_V1 BIT(28)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_ZCD_HW_AUTO_EN BIT(27)
- #define BIT_ZCD_REGSEL BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_CP_OFFSET_4_TO_0 23
- #define BIT_MASK_REG_CP_OFFSET_4_TO_0 0x1f
- #define BIT_REG_CP_OFFSET_4_TO_0(x) \
- (((x) & BIT_MASK_REG_CP_OFFSET_4_TO_0) \
- << BIT_SHIFT_REG_CP_OFFSET_4_TO_0)
- #define BITS_REG_CP_OFFSET_4_TO_0 \
- (BIT_MASK_REG_CP_OFFSET_4_TO_0 << BIT_SHIFT_REG_CP_OFFSET_4_TO_0)
- #define BIT_CLEAR_REG_CP_OFFSET_4_TO_0(x) ((x) & (~BITS_REG_CP_OFFSET_4_TO_0))
- #define BIT_GET_REG_CP_OFFSET_4_TO_0(x) \
- (((x) >> BIT_SHIFT_REG_CP_OFFSET_4_TO_0) & \
- BIT_MASK_REG_CP_OFFSET_4_TO_0)
- #define BIT_SET_REG_CP_OFFSET_4_TO_0(x, v) \
- (BIT_CLEAR_REG_CP_OFFSET_4_TO_0(x) | BIT_REG_CP_OFFSET_4_TO_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_AUTO_ZCD_IN_CODE 21
- #define BIT_MASK_AUTO_ZCD_IN_CODE 0x1f
- #define BIT_AUTO_ZCD_IN_CODE(x) \
- (((x) & BIT_MASK_AUTO_ZCD_IN_CODE) << BIT_SHIFT_AUTO_ZCD_IN_CODE)
- #define BITS_AUTO_ZCD_IN_CODE \
- (BIT_MASK_AUTO_ZCD_IN_CODE << BIT_SHIFT_AUTO_ZCD_IN_CODE)
- #define BIT_CLEAR_AUTO_ZCD_IN_CODE(x) ((x) & (~BITS_AUTO_ZCD_IN_CODE))
- #define BIT_GET_AUTO_ZCD_IN_CODE(x) \
- (((x) >> BIT_SHIFT_AUTO_ZCD_IN_CODE) & BIT_MASK_AUTO_ZCD_IN_CODE)
- #define BIT_SET_AUTO_ZCD_IN_CODE(x, v) \
- (BIT_CLEAR_AUTO_ZCD_IN_CODE(x) | BIT_AUTO_ZCD_IN_CODE(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_RS_SET_2_TO_0 20
- #define BIT_MASK_REG_RS_SET_2_TO_0 0x7
- #define BIT_REG_RS_SET_2_TO_0(x) \
- (((x) & BIT_MASK_REG_RS_SET_2_TO_0) << BIT_SHIFT_REG_RS_SET_2_TO_0)
- #define BITS_REG_RS_SET_2_TO_0 \
- (BIT_MASK_REG_RS_SET_2_TO_0 << BIT_SHIFT_REG_RS_SET_2_TO_0)
- #define BIT_CLEAR_REG_RS_SET_2_TO_0(x) ((x) & (~BITS_REG_RS_SET_2_TO_0))
- #define BIT_GET_REG_RS_SET_2_TO_0(x) \
- (((x) >> BIT_SHIFT_REG_RS_SET_2_TO_0) & BIT_MASK_REG_RS_SET_2_TO_0)
- #define BIT_SET_REG_RS_SET_2_TO_0(x, v) \
- (BIT_CLEAR_REG_RS_SET_2_TO_0(x) | BIT_REG_RS_SET_2_TO_0(v))
- #define BIT_SHIFT_REG_CS_SET_1_TO_0 18
- #define BIT_MASK_REG_CS_SET_1_TO_0 0x3
- #define BIT_REG_CS_SET_1_TO_0(x) \
- (((x) & BIT_MASK_REG_CS_SET_1_TO_0) << BIT_SHIFT_REG_CS_SET_1_TO_0)
- #define BITS_REG_CS_SET_1_TO_0 \
- (BIT_MASK_REG_CS_SET_1_TO_0 << BIT_SHIFT_REG_CS_SET_1_TO_0)
- #define BIT_CLEAR_REG_CS_SET_1_TO_0(x) ((x) & (~BITS_REG_CS_SET_1_TO_0))
- #define BIT_GET_REG_CS_SET_1_TO_0(x) \
- (((x) >> BIT_SHIFT_REG_CS_SET_1_TO_0) & BIT_MASK_REG_CS_SET_1_TO_0)
- #define BIT_SET_REG_CS_SET_1_TO_0(x, v) \
- (BIT_CLEAR_REG_CS_SET_1_TO_0(x) | BIT_REG_CS_SET_1_TO_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_ZCD_CODE_IN_L 16
- #define BIT_MASK_ZCD_CODE_IN_L 0x1f
- #define BIT_ZCD_CODE_IN_L(x) \
- (((x) & BIT_MASK_ZCD_CODE_IN_L) << BIT_SHIFT_ZCD_CODE_IN_L)
- #define BITS_ZCD_CODE_IN_L (BIT_MASK_ZCD_CODE_IN_L << BIT_SHIFT_ZCD_CODE_IN_L)
- #define BIT_CLEAR_ZCD_CODE_IN_L(x) ((x) & (~BITS_ZCD_CODE_IN_L))
- #define BIT_GET_ZCD_CODE_IN_L(x) \
- (((x) >> BIT_SHIFT_ZCD_CODE_IN_L) & BIT_MASK_ZCD_CODE_IN_L)
- #define BIT_SET_ZCD_CODE_IN_L(x, v) \
- (BIT_CLEAR_ZCD_CODE_IN_L(x) | BIT_ZCD_CODE_IN_L(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_CP_SET_1_TO_0 16
- #define BIT_MASK_REG_CP_SET_1_TO_0 0x3
- #define BIT_REG_CP_SET_1_TO_0(x) \
- (((x) & BIT_MASK_REG_CP_SET_1_TO_0) << BIT_SHIFT_REG_CP_SET_1_TO_0)
- #define BITS_REG_CP_SET_1_TO_0 \
- (BIT_MASK_REG_CP_SET_1_TO_0 << BIT_SHIFT_REG_CP_SET_1_TO_0)
- #define BIT_CLEAR_REG_CP_SET_1_TO_0(x) ((x) & (~BITS_REG_CP_SET_1_TO_0))
- #define BIT_GET_REG_CP_SET_1_TO_0(x) \
- (((x) >> BIT_SHIFT_REG_CP_SET_1_TO_0) & BIT_MASK_REG_CP_SET_1_TO_0)
- #define BIT_SET_REG_CP_SET_1_TO_0(x, v) \
- (BIT_CLEAR_REG_CP_SET_1_TO_0(x) | BIT_REG_CP_SET_1_TO_0(v))
- #define BIT_LPFEN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_LDO_HV5_DUMMY 14
- #define BIT_MASK_LDO_HV5_DUMMY 0x3
- #define BIT_LDO_HV5_DUMMY(x) \
- (((x) & BIT_MASK_LDO_HV5_DUMMY) << BIT_SHIFT_LDO_HV5_DUMMY)
- #define BITS_LDO_HV5_DUMMY (BIT_MASK_LDO_HV5_DUMMY << BIT_SHIFT_LDO_HV5_DUMMY)
- #define BIT_CLEAR_LDO_HV5_DUMMY(x) ((x) & (~BITS_LDO_HV5_DUMMY))
- #define BIT_GET_LDO_HV5_DUMMY(x) \
- (((x) >> BIT_SHIFT_LDO_HV5_DUMMY) & BIT_MASK_LDO_HV5_DUMMY)
- #define BIT_SET_LDO_HV5_DUMMY(x, v) \
- (BIT_CLEAR_LDO_HV5_DUMMY(x) | BIT_LDO_HV5_DUMMY(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_REG_DOGENB BIT(14)
- #define BIT_REG_TEST_EN BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_VTUNE33 12
- #define BIT_MASK_REG_VTUNE33 0x3
- #define BIT_REG_VTUNE33(x) \
- (((x) & BIT_MASK_REG_VTUNE33) << BIT_SHIFT_REG_VTUNE33)
- #define BITS_REG_VTUNE33 (BIT_MASK_REG_VTUNE33 << BIT_SHIFT_REG_VTUNE33)
- #define BIT_CLEAR_REG_VTUNE33(x) ((x) & (~BITS_REG_VTUNE33))
- #define BIT_GET_REG_VTUNE33(x) \
- (((x) >> BIT_SHIFT_REG_VTUNE33) & BIT_MASK_REG_VTUNE33)
- #define BIT_SET_REG_VTUNE33(x, v) \
- (BIT_CLEAR_REG_VTUNE33(x) | BIT_REG_VTUNE33(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_VTUNE33_BIT0_TO_BIT1 12
- #define BIT_MASK_REG_VTUNE33_BIT0_TO_BIT1 0x3
- #define BIT_REG_VTUNE33_BIT0_TO_BIT1(x) \
- (((x) & BIT_MASK_REG_VTUNE33_BIT0_TO_BIT1) \
- << BIT_SHIFT_REG_VTUNE33_BIT0_TO_BIT1)
- #define BITS_REG_VTUNE33_BIT0_TO_BIT1 \
- (BIT_MASK_REG_VTUNE33_BIT0_TO_BIT1 \
- << BIT_SHIFT_REG_VTUNE33_BIT0_TO_BIT1)
- #define BIT_CLEAR_REG_VTUNE33_BIT0_TO_BIT1(x) \
- ((x) & (~BITS_REG_VTUNE33_BIT0_TO_BIT1))
- #define BIT_GET_REG_VTUNE33_BIT0_TO_BIT1(x) \
- (((x) >> BIT_SHIFT_REG_VTUNE33_BIT0_TO_BIT1) & \
- BIT_MASK_REG_VTUNE33_BIT0_TO_BIT1)
- #define BIT_SET_REG_VTUNE33_BIT0_TO_BIT1(x, v) \
- (BIT_CLEAR_REG_VTUNE33_BIT0_TO_BIT1(x) | \
- BIT_REG_VTUNE33_BIT0_TO_BIT1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_STANDBY33 10
- #define BIT_MASK_REG_STANDBY33 0x3
- #define BIT_REG_STANDBY33(x) \
- (((x) & BIT_MASK_REG_STANDBY33) << BIT_SHIFT_REG_STANDBY33)
- #define BITS_REG_STANDBY33 (BIT_MASK_REG_STANDBY33 << BIT_SHIFT_REG_STANDBY33)
- #define BIT_CLEAR_REG_STANDBY33(x) ((x) & (~BITS_REG_STANDBY33))
- #define BIT_GET_REG_STANDBY33(x) \
- (((x) >> BIT_SHIFT_REG_STANDBY33) & BIT_MASK_REG_STANDBY33)
- #define BIT_SET_REG_STANDBY33(x, v) \
- (BIT_CLEAR_REG_STANDBY33(x) | BIT_REG_STANDBY33(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_STANDBY33_BIT0_TO_BIT1 10
- #define BIT_MASK_REG_STANDBY33_BIT0_TO_BIT1 0x3
- #define BIT_REG_STANDBY33_BIT0_TO_BIT1(x) \
- (((x) & BIT_MASK_REG_STANDBY33_BIT0_TO_BIT1) \
- << BIT_SHIFT_REG_STANDBY33_BIT0_TO_BIT1)
- #define BITS_REG_STANDBY33_BIT0_TO_BIT1 \
- (BIT_MASK_REG_STANDBY33_BIT0_TO_BIT1 \
- << BIT_SHIFT_REG_STANDBY33_BIT0_TO_BIT1)
- #define BIT_CLEAR_REG_STANDBY33_BIT0_TO_BIT1(x) \
- ((x) & (~BITS_REG_STANDBY33_BIT0_TO_BIT1))
- #define BIT_GET_REG_STANDBY33_BIT0_TO_BIT1(x) \
- (((x) >> BIT_SHIFT_REG_STANDBY33_BIT0_TO_BIT1) & \
- BIT_MASK_REG_STANDBY33_BIT0_TO_BIT1)
- #define BIT_SET_REG_STANDBY33_BIT0_TO_BIT1(x, v) \
- (BIT_CLEAR_REG_STANDBY33_BIT0_TO_BIT1(x) | \
- BIT_REG_STANDBY33_BIT0_TO_BIT1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_LOAD33 8
- #define BIT_MASK_REG_LOAD33 0x3
- #define BIT_REG_LOAD33(x) (((x) & BIT_MASK_REG_LOAD33) << BIT_SHIFT_REG_LOAD33)
- #define BITS_REG_LOAD33 (BIT_MASK_REG_LOAD33 << BIT_SHIFT_REG_LOAD33)
- #define BIT_CLEAR_REG_LOAD33(x) ((x) & (~BITS_REG_LOAD33))
- #define BIT_GET_REG_LOAD33(x) \
- (((x) >> BIT_SHIFT_REG_LOAD33) & BIT_MASK_REG_LOAD33)
- #define BIT_SET_REG_LOAD33(x, v) (BIT_CLEAR_REG_LOAD33(x) | BIT_REG_LOAD33(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_LOAD33_BIT0_TO_BIT1 8
- #define BIT_MASK_REG_LOAD33_BIT0_TO_BIT1 0x3
- #define BIT_REG_LOAD33_BIT0_TO_BIT1(x) \
- (((x) & BIT_MASK_REG_LOAD33_BIT0_TO_BIT1) \
- << BIT_SHIFT_REG_LOAD33_BIT0_TO_BIT1)
- #define BITS_REG_LOAD33_BIT0_TO_BIT1 \
- (BIT_MASK_REG_LOAD33_BIT0_TO_BIT1 << BIT_SHIFT_REG_LOAD33_BIT0_TO_BIT1)
- #define BIT_CLEAR_REG_LOAD33_BIT0_TO_BIT1(x) \
- ((x) & (~BITS_REG_LOAD33_BIT0_TO_BIT1))
- #define BIT_GET_REG_LOAD33_BIT0_TO_BIT1(x) \
- (((x) >> BIT_SHIFT_REG_LOAD33_BIT0_TO_BIT1) & \
- BIT_MASK_REG_LOAD33_BIT0_TO_BIT1)
- #define BIT_SET_REG_LOAD33_BIT0_TO_BIT1(x, v) \
- (BIT_CLEAR_REG_LOAD33_BIT0_TO_BIT1(x) | BIT_REG_LOAD33_BIT0_TO_BIT1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_DIV_SEL 8
- #define BIT_MASK_REG_DIV_SEL 0x1f
- #define BIT_REG_DIV_SEL(x) \
- (((x) & BIT_MASK_REG_DIV_SEL) << BIT_SHIFT_REG_DIV_SEL)
- #define BITS_REG_DIV_SEL (BIT_MASK_REG_DIV_SEL << BIT_SHIFT_REG_DIV_SEL)
- #define BIT_CLEAR_REG_DIV_SEL(x) ((x) & (~BITS_REG_DIV_SEL))
- #define BIT_GET_REG_DIV_SEL(x) \
- (((x) >> BIT_SHIFT_REG_DIV_SEL) & BIT_MASK_REG_DIV_SEL)
- #define BIT_SET_REG_DIV_SEL(x, v) \
- (BIT_CLEAR_REG_DIV_SEL(x) | BIT_REG_DIV_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_REG_BYPASS_L BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_EN_CK200M BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_REG_LDOF_L BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_REG_OCPS_L BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_KVCO_200M_1_TO_0 5
- #define BIT_MASK_REG_KVCO_200M_1_TO_0 0x3
- #define BIT_REG_KVCO_200M_1_TO_0(x) \
- (((x) & BIT_MASK_REG_KVCO_200M_1_TO_0) \
- << BIT_SHIFT_REG_KVCO_200M_1_TO_0)
- #define BITS_REG_KVCO_200M_1_TO_0 \
- (BIT_MASK_REG_KVCO_200M_1_TO_0 << BIT_SHIFT_REG_KVCO_200M_1_TO_0)
- #define BIT_CLEAR_REG_KVCO_200M_1_TO_0(x) ((x) & (~BITS_REG_KVCO_200M_1_TO_0))
- #define BIT_GET_REG_KVCO_200M_1_TO_0(x) \
- (((x) >> BIT_SHIFT_REG_KVCO_200M_1_TO_0) & \
- BIT_MASK_REG_KVCO_200M_1_TO_0)
- #define BIT_SET_REG_KVCO_200M_1_TO_0(x, v) \
- (BIT_CLEAR_REG_KVCO_200M_1_TO_0(x) | BIT_REG_KVCO_200M_1_TO_0(v))
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_REG_TYPE_L_V1 BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_ARENB_L BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_REG_CP_BIAS_200M_2_TO_0 2
- #define BIT_MASK_REG_CP_BIAS_200M_2_TO_0 0x7
- #define BIT_REG_CP_BIAS_200M_2_TO_0(x) \
- (((x) & BIT_MASK_REG_CP_BIAS_200M_2_TO_0) \
- << BIT_SHIFT_REG_CP_BIAS_200M_2_TO_0)
- #define BITS_REG_CP_BIAS_200M_2_TO_0 \
- (BIT_MASK_REG_CP_BIAS_200M_2_TO_0 << BIT_SHIFT_REG_CP_BIAS_200M_2_TO_0)
- #define BIT_CLEAR_REG_CP_BIAS_200M_2_TO_0(x) \
- ((x) & (~BITS_REG_CP_BIAS_200M_2_TO_0))
- #define BIT_GET_REG_CP_BIAS_200M_2_TO_0(x) \
- (((x) >> BIT_SHIFT_REG_CP_BIAS_200M_2_TO_0) & \
- BIT_MASK_REG_CP_BIAS_200M_2_TO_0)
- #define BIT_SET_REG_CP_BIAS_200M_2_TO_0(x, v) \
- (BIT_CLEAR_REG_CP_BIAS_200M_2_TO_0(x) | BIT_REG_CP_BIAS_200M_2_TO_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_CFC_L_BIT_1_TO_0 1
- #define BIT_MASK_CFC_L_BIT_1_TO_0 0x3
- #define BIT_CFC_L_BIT_1_TO_0(x) \
- (((x) & BIT_MASK_CFC_L_BIT_1_TO_0) << BIT_SHIFT_CFC_L_BIT_1_TO_0)
- #define BITS_CFC_L_BIT_1_TO_0 \
- (BIT_MASK_CFC_L_BIT_1_TO_0 << BIT_SHIFT_CFC_L_BIT_1_TO_0)
- #define BIT_CLEAR_CFC_L_BIT_1_TO_0(x) ((x) & (~BITS_CFC_L_BIT_1_TO_0))
- #define BIT_GET_CFC_L_BIT_1_TO_0(x) \
- (((x) >> BIT_SHIFT_CFC_L_BIT_1_TO_0) & BIT_MASK_CFC_L_BIT_1_TO_0)
- #define BIT_SET_CFC_L_BIT_1_TO_0(x, v) \
- (BIT_CLEAR_CFC_L_BIT_1_TO_0(x) | BIT_CFC_L_BIT_1_TO_0(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_SHIFT_CFC_L 1
- #define BIT_MASK_CFC_L 0x3
- #define BIT_CFC_L(x) (((x) & BIT_MASK_CFC_L) << BIT_SHIFT_CFC_L)
- #define BITS_CFC_L (BIT_MASK_CFC_L << BIT_SHIFT_CFC_L)
- #define BIT_CLEAR_CFC_L(x) ((x) & (~BITS_CFC_L))
- #define BIT_GET_CFC_L(x) (((x) >> BIT_SHIFT_CFC_L) & BIT_MASK_CFC_L)
- #define BIT_SET_CFC_L(x, v) (BIT_CLEAR_CFC_L(x) | BIT_CFC_L(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_REG_TYPE_L BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_XCK_OUT_EN BIT(0)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_LDO_SWR_CTRL (Offset 0x007C) */
- #define BIT_REG_OCPS_L_V1 BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCUSUS_EN BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_ANA_PORT_EN BIT(22)
- #define BIT_MAC_PORT_EN BIT(21)
- #define BIT_BOOT_FSPI_EN BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_SHIFT_MCUROM_DL 16
- #define BIT_MASK_MCUROM_DL 0xf
- #define BIT_MCUROM_DL(x) (((x) & BIT_MASK_MCUROM_DL) << BIT_SHIFT_MCUROM_DL)
- #define BITS_MCUROM_DL (BIT_MASK_MCUROM_DL << BIT_SHIFT_MCUROM_DL)
- #define BIT_CLEAR_MCUROM_DL(x) ((x) & (~BITS_MCUROM_DL))
- #define BIT_GET_MCUROM_DL(x) (((x) >> BIT_SHIFT_MCUROM_DL) & BIT_MASK_MCUROM_DL)
- #define BIT_SET_MCUROM_DL(x, v) (BIT_CLEAR_MCUROM_DL(x) | BIT_MCUROM_DL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_WMAC_SRCH_FIFOFULL BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_FW_INIT_RDY BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_SHIFT_MCUFWDL_DMA_2KB_SEL 14
- #define BIT_MASK_MCUFWDL_DMA_2KB_SEL 0x3
- #define BIT_MCUFWDL_DMA_2KB_SEL(x) \
- (((x) & BIT_MASK_MCUFWDL_DMA_2KB_SEL) << BIT_SHIFT_MCUFWDL_DMA_2KB_SEL)
- #define BITS_MCUFWDL_DMA_2KB_SEL \
- (BIT_MASK_MCUFWDL_DMA_2KB_SEL << BIT_SHIFT_MCUFWDL_DMA_2KB_SEL)
- #define BIT_CLEAR_MCUFWDL_DMA_2KB_SEL(x) ((x) & (~BITS_MCUFWDL_DMA_2KB_SEL))
- #define BIT_GET_MCUFWDL_DMA_2KB_SEL(x) \
- (((x) >> BIT_SHIFT_MCUFWDL_DMA_2KB_SEL) & BIT_MASK_MCUFWDL_DMA_2KB_SEL)
- #define BIT_SET_MCUFWDL_DMA_2KB_SEL(x, v) \
- (BIT_CLEAR_MCUFWDL_DMA_2KB_SEL(x) | BIT_MCUFWDL_DMA_2KB_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_FW_DW_RDY BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_FWDL_RSVDPAGE_RDY BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_SHIFT_CPU_CLK_SEL 12
- #define BIT_MASK_CPU_CLK_SEL 0x3
- #define BIT_CPU_CLK_SEL(x) \
- (((x) & BIT_MASK_CPU_CLK_SEL) << BIT_SHIFT_CPU_CLK_SEL)
- #define BITS_CPU_CLK_SEL (BIT_MASK_CPU_CLK_SEL << BIT_SHIFT_CPU_CLK_SEL)
- #define BIT_CLEAR_CPU_CLK_SEL(x) ((x) & (~BITS_CPU_CLK_SEL))
- #define BIT_GET_CPU_CLK_SEL(x) \
- (((x) >> BIT_SHIFT_CPU_CLK_SEL) & BIT_MASK_CPU_CLK_SEL)
- #define BIT_SET_CPU_CLK_SEL(x, v) \
- (BIT_CLEAR_CPU_CLK_SEL(x) | BIT_CPU_CLK_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_R_8051_ROMDLFW_EN BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCUFWDL_DMA_EN BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_CCLK_CHG_MASK BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_R_8051_INIT_RDY BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCUINI_WROMRDY BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_FW_INIT_RDY_V1 BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_EMEM__TXBUF_CHKSUM_OK BIT(10)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_EMEM_TXBUF_CHKSUM_OK BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCUTXA_SPD BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_EMEM_TXBUF_DW_RDY BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_R_8051_GAT BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCUCLK_TEN BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCU_CLK_EN BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_EMEM_CHKSUM_OK BIT(8)
- #define BIT_EMEM_DW_OK BIT(7)
- #define BIT_TOGGLE BIT(7)
- #define BIT_DMEM_CHKSUM_OK BIT(6)
- #define BIT_ACK BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_RFINI_RDY BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCUINI_WRFCRDY BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_RF_INIT_RDY BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_DMEM_DW_OK BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_BBINI_RDY BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCUINI_WPHYRDY BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_BB_INIT_RDY BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_IMEM_CHKSUM_OK BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_MACINI_RDY BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCUINI_WMACRDY BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MAC_INIT_RDY BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_IMEM_DW_OK BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_FWDL_CHK_RPT BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_IMEM_BOOT_LOAD_CHKSUM_OK BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_8051FW_CTRL (Offset 0x0080) */
- #define BIT_MCUFWDL_RDY BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_IMEM_BOOT_LOAD_DW_OK BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MCUFW_CTRL (Offset 0x0080) */
- #define BIT_MCU_FWDL_RDY BIT(1)
- #define BIT_MCU_FWDL_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HRPWM1 (Offset 0x10250080) */
- #define BIT_REQ_PS BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MCU_TST_CFG (Offset 0x0084) */
- #define BIT_SHIFT_8051CODE_OFS 16
- #define BIT_MASK_8051CODE_OFS 0xffff
- #define BIT_8051CODE_OFS(x) \
- (((x) & BIT_MASK_8051CODE_OFS) << BIT_SHIFT_8051CODE_OFS)
- #define BITS_8051CODE_OFS (BIT_MASK_8051CODE_OFS << BIT_SHIFT_8051CODE_OFS)
- #define BIT_CLEAR_8051CODE_OFS(x) ((x) & (~BITS_8051CODE_OFS))
- #define BIT_GET_8051CODE_OFS(x) \
- (((x) >> BIT_SHIFT_8051CODE_OFS) & BIT_MASK_8051CODE_OFS)
- #define BIT_SET_8051CODE_OFS(x, v) \
- (BIT_CLEAR_8051CODE_OFS(x) | BIT_8051CODE_OFS(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MCU_TST_CFG (Offset 0x0084) */
- #define BIT_SHIFT_LBKTST 0
- #define BIT_MASK_LBKTST 0xffff
- #define BIT_LBKTST(x) (((x) & BIT_MASK_LBKTST) << BIT_SHIFT_LBKTST)
- #define BITS_LBKTST (BIT_MASK_LBKTST << BIT_SHIFT_LBKTST)
- #define BIT_CLEAR_LBKTST(x) ((x) & (~BITS_LBKTST))
- #define BIT_GET_LBKTST(x) (((x) >> BIT_SHIFT_LBKTST) & BIT_MASK_LBKTST)
- #define BIT_SET_LBKTST(x, v) (BIT_CLEAR_LBKTST(x) | BIT_LBKTST(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_MCU_TST_CFG (Offset 0x0084) */
- #define BIT_SHIFT_C2H_MSG 0
- #define BIT_MASK_C2H_MSG 0xffff
- #define BIT_C2H_MSG(x) (((x) & BIT_MASK_C2H_MSG) << BIT_SHIFT_C2H_MSG)
- #define BITS_C2H_MSG (BIT_MASK_C2H_MSG << BIT_SHIFT_C2H_MSG)
- #define BIT_CLEAR_C2H_MSG(x) ((x) & (~BITS_C2H_MSG))
- #define BIT_GET_C2H_MSG(x) (((x) >> BIT_SHIFT_C2H_MSG) & BIT_MASK_C2H_MSG)
- #define BIT_SET_C2H_MSG(x, v) (BIT_CLEAR_C2H_MSG(x) | BIT_C2H_MSG(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_BUS_CTRL (Offset 0x10250085) */
- #define BIT_INT_MASK_DIS BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_BUS_CTRL (Offset 0x10250085) */
- #define BIT_PAD_CLK_XHGE_EN BIT(3)
- #define BIT_INTER_CLK_EN BIT(2)
- #define BIT_EN_RPT_TXCRC BIT(1)
- #define BIT_DIS_RXDMA_STS BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT)
- /* 2 REG_SDIO_HSUS_CTRL (Offset 0x10250086) */
- #define BIT_SPI_PHASE BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HSUS_CTRL (Offset 0x10250086) */
- #define BIT_INTR_CTRL BIT(4)
- #define BIT_SDIO_VOLTAGE BIT(3)
- #define BIT_BYPASS_INIT BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HSUS_CTRL (Offset 0x10250086) */
- #define BIT_HCI_RESUME_RDY BIT(1)
- #define BIT_HCI_SUS_REQ BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HMEBOX_E0_E1 (Offset 0x0088) */
- #define BIT_SHIFT_HOST_MSG_E1 16
- #define BIT_MASK_HOST_MSG_E1 0xffff
- #define BIT_HOST_MSG_E1(x) \
- (((x) & BIT_MASK_HOST_MSG_E1) << BIT_SHIFT_HOST_MSG_E1)
- #define BITS_HOST_MSG_E1 (BIT_MASK_HOST_MSG_E1 << BIT_SHIFT_HOST_MSG_E1)
- #define BIT_CLEAR_HOST_MSG_E1(x) ((x) & (~BITS_HOST_MSG_E1))
- #define BIT_GET_HOST_MSG_E1(x) \
- (((x) >> BIT_SHIFT_HOST_MSG_E1) & BIT_MASK_HOST_MSG_E1)
- #define BIT_SET_HOST_MSG_E1(x, v) \
- (BIT_CLEAR_HOST_MSG_E1(x) | BIT_HOST_MSG_E1(v))
- #define BIT_SHIFT_HOST_MSG_E0 0
- #define BIT_MASK_HOST_MSG_E0 0xffff
- #define BIT_HOST_MSG_E0(x) \
- (((x) & BIT_MASK_HOST_MSG_E0) << BIT_SHIFT_HOST_MSG_E0)
- #define BITS_HOST_MSG_E0 (BIT_MASK_HOST_MSG_E0 << BIT_SHIFT_HOST_MSG_E0)
- #define BIT_CLEAR_HOST_MSG_E0(x) ((x) & (~BITS_HOST_MSG_E0))
- #define BIT_GET_HOST_MSG_E0(x) \
- (((x) >> BIT_SHIFT_HOST_MSG_E0) & BIT_MASK_HOST_MSG_E0)
- #define BIT_SET_HOST_MSG_E0(x, v) \
- (BIT_CLEAR_HOST_MSG_E0(x) | BIT_HOST_MSG_E0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_RESPONSE_TIMER (Offset 0x10250088) */
- #define BIT_SHIFT_CMDIN_2RESP_TIMER 0
- #define BIT_MASK_CMDIN_2RESP_TIMER 0xffff
- #define BIT_CMDIN_2RESP_TIMER(x) \
- (((x) & BIT_MASK_CMDIN_2RESP_TIMER) << BIT_SHIFT_CMDIN_2RESP_TIMER)
- #define BITS_CMDIN_2RESP_TIMER \
- (BIT_MASK_CMDIN_2RESP_TIMER << BIT_SHIFT_CMDIN_2RESP_TIMER)
- #define BIT_CLEAR_CMDIN_2RESP_TIMER(x) ((x) & (~BITS_CMDIN_2RESP_TIMER))
- #define BIT_GET_CMDIN_2RESP_TIMER(x) \
- (((x) >> BIT_SHIFT_CMDIN_2RESP_TIMER) & BIT_MASK_CMDIN_2RESP_TIMER)
- #define BIT_SET_CMDIN_2RESP_TIMER(x, v) \
- (BIT_CLEAR_CMDIN_2RESP_TIMER(x) | BIT_CMDIN_2RESP_TIMER(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_CMD_CRC (Offset 0x1025008A) */
- #define BIT_SHIFT_SDIO_CMD_CRC 1
- #define BIT_MASK_SDIO_CMD_CRC 0x7f
- #define BIT_SDIO_CMD_CRC(x) \
- (((x) & BIT_MASK_SDIO_CMD_CRC) << BIT_SHIFT_SDIO_CMD_CRC)
- #define BITS_SDIO_CMD_CRC (BIT_MASK_SDIO_CMD_CRC << BIT_SHIFT_SDIO_CMD_CRC)
- #define BIT_CLEAR_SDIO_CMD_CRC(x) ((x) & (~BITS_SDIO_CMD_CRC))
- #define BIT_GET_SDIO_CMD_CRC(x) \
- (((x) >> BIT_SHIFT_SDIO_CMD_CRC) & BIT_MASK_SDIO_CMD_CRC)
- #define BIT_SET_SDIO_CMD_CRC(x, v) \
- (BIT_CLEAR_SDIO_CMD_CRC(x) | BIT_SDIO_CMD_CRC(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_CMD_CRC (Offset 0x1025008A) */
- #define BIT_SHIFT_SDIO_CMD_CRC_V1 0
- #define BIT_MASK_SDIO_CMD_CRC_V1 0xff
- #define BIT_SDIO_CMD_CRC_V1(x) \
- (((x) & BIT_MASK_SDIO_CMD_CRC_V1) << BIT_SHIFT_SDIO_CMD_CRC_V1)
- #define BITS_SDIO_CMD_CRC_V1 \
- (BIT_MASK_SDIO_CMD_CRC_V1 << BIT_SHIFT_SDIO_CMD_CRC_V1)
- #define BIT_CLEAR_SDIO_CMD_CRC_V1(x) ((x) & (~BITS_SDIO_CMD_CRC_V1))
- #define BIT_GET_SDIO_CMD_CRC_V1(x) \
- (((x) >> BIT_SHIFT_SDIO_CMD_CRC_V1) & BIT_MASK_SDIO_CMD_CRC_V1)
- #define BIT_SET_SDIO_CMD_CRC_V1(x, v) \
- (BIT_CLEAR_SDIO_CMD_CRC_V1(x) | BIT_SDIO_CMD_CRC_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SDIO_CMD_CRC (Offset 0x1025008A) */
- #define BIT_SDIO_CMD_E_BIT BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HMEBOX_E2_E3 (Offset 0x008C) */
- #define BIT_SHIFT_HOST_MSG_E3 16
- #define BIT_MASK_HOST_MSG_E3 0xffff
- #define BIT_HOST_MSG_E3(x) \
- (((x) & BIT_MASK_HOST_MSG_E3) << BIT_SHIFT_HOST_MSG_E3)
- #define BITS_HOST_MSG_E3 (BIT_MASK_HOST_MSG_E3 << BIT_SHIFT_HOST_MSG_E3)
- #define BIT_CLEAR_HOST_MSG_E3(x) ((x) & (~BITS_HOST_MSG_E3))
- #define BIT_GET_HOST_MSG_E3(x) \
- (((x) >> BIT_SHIFT_HOST_MSG_E3) & BIT_MASK_HOST_MSG_E3)
- #define BIT_SET_HOST_MSG_E3(x, v) \
- (BIT_CLEAR_HOST_MSG_E3(x) | BIT_HOST_MSG_E3(v))
- #define BIT_SHIFT_HOST_MSG_E2 0
- #define BIT_MASK_HOST_MSG_E2 0xffff
- #define BIT_HOST_MSG_E2(x) \
- (((x) & BIT_MASK_HOST_MSG_E2) << BIT_SHIFT_HOST_MSG_E2)
- #define BITS_HOST_MSG_E2 (BIT_MASK_HOST_MSG_E2 << BIT_SHIFT_HOST_MSG_E2)
- #define BIT_CLEAR_HOST_MSG_E2(x) ((x) & (~BITS_HOST_MSG_E2))
- #define BIT_GET_HOST_MSG_E2(x) \
- (((x) >> BIT_SHIFT_HOST_MSG_E2) & BIT_MASK_HOST_MSG_E2)
- #define BIT_SET_HOST_MSG_E2(x, v) \
- (BIT_CLEAR_HOST_MSG_E2(x) | BIT_HOST_MSG_E2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_EABM BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_ACKF BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_TXFIFO_TH_INT BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_DLDM BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_NODS BIT(29)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_AFEP BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_ESWR BIT(28)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_LPS_DIS_SW BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_PWMM BIT(27)
- #define BIT_WLLPSOP_EECK BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_WLPON BIT(25)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_WLMACOFF BIT(25)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_ELDO BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_EXTAL BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WL_SYNPON_VOLTSPDN BIT(23)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_LPS_BB_REG_EN BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_LOP_SKIP BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_WLBBOFF BIT(22)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_LPS_BB_PWR_EN BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_LOP_MEMDS BIT(21)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_WLMEM_DS BIT(21)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_LPS_BB_GLB_EN BIT(21)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WLLPSOP_LDO_WAIT_TIME BIT(20)
- #define BIT_WLLPSOP_ANA_CLK_DIVISION_2 BIT(19)
- #define BIT_AFE_BCN BIT(18)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_SUS_DIS_SW BIT(15)
- #define BIT_SUS_SKP_PAGE0_ALD BIT(14)
- #define BIT_SUS_LDO_SLEEP BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_SHIFT_LPLDH12_VADJ_STEP_DN 12
- #define BIT_MASK_LPLDH12_VADJ_STEP_DN 0xf
- #define BIT_LPLDH12_VADJ_STEP_DN(x) \
- (((x) & BIT_MASK_LPLDH12_VADJ_STEP_DN) \
- << BIT_SHIFT_LPLDH12_VADJ_STEP_DN)
- #define BITS_LPLDH12_VADJ_STEP_DN \
- (BIT_MASK_LPLDH12_VADJ_STEP_DN << BIT_SHIFT_LPLDH12_VADJ_STEP_DN)
- #define BIT_CLEAR_LPLDH12_VADJ_STEP_DN(x) ((x) & (~BITS_LPLDH12_VADJ_STEP_DN))
- #define BIT_GET_LPLDH12_VADJ_STEP_DN(x) \
- (((x) >> BIT_SHIFT_LPLDH12_VADJ_STEP_DN) & \
- BIT_MASK_LPLDH12_VADJ_STEP_DN)
- #define BIT_SET_LPLDH12_VADJ_STEP_DN(x, v) \
- (BIT_CLEAR_LPLDH12_VADJ_STEP_DN(x) | BIT_LPLDH12_VADJ_STEP_DN(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_PFM_EN_ZCD BIT(12)
- #define BIT_KEEP_RFC_EN BIT(11)
- #define BIT_MACON_NO_RFCISO_RELEASE BIT(10)
- #define BIT_MACON_NO_AFEPORT_PWR BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_SHIFT_V15ADJ_L1_STEP_DN 8
- #define BIT_MASK_V15ADJ_L1_STEP_DN 0x7
- #define BIT_V15ADJ_L1_STEP_DN(x) \
- (((x) & BIT_MASK_V15ADJ_L1_STEP_DN) << BIT_SHIFT_V15ADJ_L1_STEP_DN)
- #define BITS_V15ADJ_L1_STEP_DN \
- (BIT_MASK_V15ADJ_L1_STEP_DN << BIT_SHIFT_V15ADJ_L1_STEP_DN)
- #define BIT_CLEAR_V15ADJ_L1_STEP_DN(x) ((x) & (~BITS_V15ADJ_L1_STEP_DN))
- #define BIT_GET_V15ADJ_L1_STEP_DN(x) \
- (((x) >> BIT_SHIFT_V15ADJ_L1_STEP_DN) & BIT_MASK_V15ADJ_L1_STEP_DN)
- #define BIT_SET_V15ADJ_L1_STEP_DN(x, v) \
- (BIT_CLEAR_V15ADJ_L1_STEP_DN(x) | BIT_V15ADJ_L1_STEP_DN(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_SHIFT_V15ADJ_L1_STEP_DN_V1 8
- #define BIT_MASK_V15ADJ_L1_STEP_DN_V1 0xf
- #define BIT_V15ADJ_L1_STEP_DN_V1(x) \
- (((x) & BIT_MASK_V15ADJ_L1_STEP_DN_V1) \
- << BIT_SHIFT_V15ADJ_L1_STEP_DN_V1)
- #define BITS_V15ADJ_L1_STEP_DN_V1 \
- (BIT_MASK_V15ADJ_L1_STEP_DN_V1 << BIT_SHIFT_V15ADJ_L1_STEP_DN_V1)
- #define BIT_CLEAR_V15ADJ_L1_STEP_DN_V1(x) ((x) & (~BITS_V15ADJ_L1_STEP_DN_V1))
- #define BIT_GET_V15ADJ_L1_STEP_DN_V1(x) \
- (((x) >> BIT_SHIFT_V15ADJ_L1_STEP_DN_V1) & \
- BIT_MASK_V15ADJ_L1_STEP_DN_V1)
- #define BIT_SET_V15ADJ_L1_STEP_DN_V1(x, v) \
- (BIT_CLEAR_V15ADJ_L1_STEP_DN_V1(x) | BIT_V15ADJ_L1_STEP_DN_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_MACON_NO_CPU_EN BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_LD_B15V_EN BIT(7)
- #define BIT_LPRX_BCN_EN BIT(5)
- #define BIT_LBN BIT(4)
- #define BIT_LXSPS_UNUSED BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_FORCE_LEAVE_LPS BIT(3)
- #define BIT_SW_AFE_MODE BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_REGU_32K_CLK_EN BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HSISR (Offset 0x10250090) */
- #define BIT_DRV_WLAN_INT_CLR BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WLLPS_CTRL (Offset 0x0090) */
- #define BIT_WL_LPS_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HSISR (Offset 0x10250090) */
- #define BIT_DRV_WLAN_INT BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_HSIMR (Offset 0x10250091) */
- #define BIT_HISR_MASK BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_BB_DBG_SEL_AFE_SDM_V3 BIT(31)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_BB_DBG_SEL_AFE_SDM_BIT0 BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_ORDER_SDM BIT(30)
- #define BIT_RFE_SEL_SDM BIT(29)
- #define BIT_SHIFT_REF_SEL 25
- #define BIT_MASK_REF_SEL 0xf
- #define BIT_REF_SEL(x) (((x) & BIT_MASK_REF_SEL) << BIT_SHIFT_REF_SEL)
- #define BITS_REF_SEL (BIT_MASK_REF_SEL << BIT_SHIFT_REF_SEL)
- #define BIT_CLEAR_REF_SEL(x) ((x) & (~BITS_REF_SEL))
- #define BIT_GET_REF_SEL(x) (((x) >> BIT_SHIFT_REF_SEL) & BIT_MASK_REF_SEL)
- #define BIT_SET_REF_SEL(x, v) (BIT_CLEAR_REF_SEL(x) | BIT_REF_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_SHIFT_F0F_SDM_V2 12
- #define BIT_MASK_F0F_SDM_V2 0x1fff
- #define BIT_F0F_SDM_V2(x) (((x) & BIT_MASK_F0F_SDM_V2) << BIT_SHIFT_F0F_SDM_V2)
- #define BITS_F0F_SDM_V2 (BIT_MASK_F0F_SDM_V2 << BIT_SHIFT_F0F_SDM_V2)
- #define BIT_CLEAR_F0F_SDM_V2(x) ((x) & (~BITS_F0F_SDM_V2))
- #define BIT_GET_F0F_SDM_V2(x) \
- (((x) >> BIT_SHIFT_F0F_SDM_V2) & BIT_MASK_F0F_SDM_V2)
- #define BIT_SET_F0F_SDM_V2(x, v) (BIT_CLEAR_F0F_SDM_V2(x) | BIT_F0F_SDM_V2(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_SHIFT_F0F_SDM 12
- #define BIT_MASK_F0F_SDM 0x1fff
- #define BIT_F0F_SDM(x) (((x) & BIT_MASK_F0F_SDM) << BIT_SHIFT_F0F_SDM)
- #define BITS_F0F_SDM (BIT_MASK_F0F_SDM << BIT_SHIFT_F0F_SDM)
- #define BIT_CLEAR_F0F_SDM(x) ((x) & (~BITS_F0F_SDM))
- #define BIT_GET_F0F_SDM(x) (((x) >> BIT_SHIFT_F0F_SDM) & BIT_MASK_F0F_SDM)
- #define BIT_SET_F0F_SDM(x, v) (BIT_CLEAR_F0F_SDM(x) | BIT_F0F_SDM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_SHIFT_F0N_SDM_V2 9
- #define BIT_MASK_F0N_SDM_V2 0x7
- #define BIT_F0N_SDM_V2(x) (((x) & BIT_MASK_F0N_SDM_V2) << BIT_SHIFT_F0N_SDM_V2)
- #define BITS_F0N_SDM_V2 (BIT_MASK_F0N_SDM_V2 << BIT_SHIFT_F0N_SDM_V2)
- #define BIT_CLEAR_F0N_SDM_V2(x) ((x) & (~BITS_F0N_SDM_V2))
- #define BIT_GET_F0N_SDM_V2(x) \
- (((x) >> BIT_SHIFT_F0N_SDM_V2) & BIT_MASK_F0N_SDM_V2)
- #define BIT_SET_F0N_SDM_V2(x, v) (BIT_CLEAR_F0N_SDM_V2(x) | BIT_F0N_SDM_V2(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_SHIFT_F0N_SDM 9
- #define BIT_MASK_F0N_SDM 0x7
- #define BIT_F0N_SDM(x) (((x) & BIT_MASK_F0N_SDM) << BIT_SHIFT_F0N_SDM)
- #define BITS_F0N_SDM (BIT_MASK_F0N_SDM << BIT_SHIFT_F0N_SDM)
- #define BIT_CLEAR_F0N_SDM(x) ((x) & (~BITS_F0N_SDM))
- #define BIT_GET_F0N_SDM(x) (((x) >> BIT_SHIFT_F0N_SDM) & BIT_MASK_F0N_SDM)
- #define BIT_SET_F0N_SDM(x, v) (BIT_CLEAR_F0N_SDM(x) | BIT_F0N_SDM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_SHIFT_DIVN_SDM_V2 3
- #define BIT_MASK_DIVN_SDM_V2 0x3f
- #define BIT_DIVN_SDM_V2(x) \
- (((x) & BIT_MASK_DIVN_SDM_V2) << BIT_SHIFT_DIVN_SDM_V2)
- #define BITS_DIVN_SDM_V2 (BIT_MASK_DIVN_SDM_V2 << BIT_SHIFT_DIVN_SDM_V2)
- #define BIT_CLEAR_DIVN_SDM_V2(x) ((x) & (~BITS_DIVN_SDM_V2))
- #define BIT_GET_DIVN_SDM_V2(x) \
- (((x) >> BIT_SHIFT_DIVN_SDM_V2) & BIT_MASK_DIVN_SDM_V2)
- #define BIT_SET_DIVN_SDM_V2(x, v) \
- (BIT_CLEAR_DIVN_SDM_V2(x) | BIT_DIVN_SDM_V2(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_SHIFT_DIVN_SDM 3
- #define BIT_MASK_DIVN_SDM 0x3f
- #define BIT_DIVN_SDM(x) (((x) & BIT_MASK_DIVN_SDM) << BIT_SHIFT_DIVN_SDM)
- #define BITS_DIVN_SDM (BIT_MASK_DIVN_SDM << BIT_SHIFT_DIVN_SDM)
- #define BIT_CLEAR_DIVN_SDM(x) ((x) & (~BITS_DIVN_SDM))
- #define BIT_GET_DIVN_SDM(x) (((x) >> BIT_SHIFT_DIVN_SDM) & BIT_MASK_DIVN_SDM)
- #define BIT_SET_DIVN_SDM(x, v) (BIT_CLEAR_DIVN_SDM(x) | BIT_DIVN_SDM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL5 (Offset 0x0094) */
- #define BIT_SHIFT_DITHER_SDM_V2 0
- #define BIT_MASK_DITHER_SDM_V2 0x7
- #define BIT_DITHER_SDM_V2(x) \
- (((x) & BIT_MASK_DITHER_SDM_V2) << BIT_SHIFT_DITHER_SDM_V2)
- #define BITS_DITHER_SDM_V2 (BIT_MASK_DITHER_SDM_V2 << BIT_SHIFT_DITHER_SDM_V2)
- #define BIT_CLEAR_DITHER_SDM_V2(x) ((x) & (~BITS_DITHER_SDM_V2))
- #define BIT_GET_DITHER_SDM_V2(x) \
- (((x) >> BIT_SHIFT_DITHER_SDM_V2) & BIT_MASK_DITHER_SDM_V2)
- #define BIT_SET_DITHER_SDM_V2(x, v) \
- (BIT_CLEAR_DITHER_SDM_V2(x) | BIT_DITHER_SDM_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GPIO_DEBOUNCE_CTRL (Offset 0x0098) */
- #define BIT_WLGP_DBC1EN BIT(15)
- #define BIT_SHIFT_WLGP_DBC1 8
- #define BIT_MASK_WLGP_DBC1 0xf
- #define BIT_WLGP_DBC1(x) (((x) & BIT_MASK_WLGP_DBC1) << BIT_SHIFT_WLGP_DBC1)
- #define BITS_WLGP_DBC1 (BIT_MASK_WLGP_DBC1 << BIT_SHIFT_WLGP_DBC1)
- #define BIT_CLEAR_WLGP_DBC1(x) ((x) & (~BITS_WLGP_DBC1))
- #define BIT_GET_WLGP_DBC1(x) (((x) >> BIT_SHIFT_WLGP_DBC1) & BIT_MASK_WLGP_DBC1)
- #define BIT_SET_WLGP_DBC1(x, v) (BIT_CLEAR_WLGP_DBC1(x) | BIT_WLGP_DBC1(v))
- #define BIT_WLGP_DBC0EN BIT(7)
- #define BIT_SHIFT_WLGP_DBC0 0
- #define BIT_MASK_WLGP_DBC0 0xf
- #define BIT_WLGP_DBC0(x) (((x) & BIT_MASK_WLGP_DBC0) << BIT_SHIFT_WLGP_DBC0)
- #define BITS_WLGP_DBC0 (BIT_MASK_WLGP_DBC0 << BIT_SHIFT_WLGP_DBC0)
- #define BIT_CLEAR_WLGP_DBC0(x) ((x) & (~BITS_WLGP_DBC0))
- #define BIT_GET_WLGP_DBC0(x) (((x) >> BIT_SHIFT_WLGP_DBC0) & BIT_MASK_WLGP_DBC0)
- #define BIT_SET_WLGP_DBC0(x, v) (BIT_CLEAR_WLGP_DBC0(x) | BIT_WLGP_DBC0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RPWM2 (Offset 0x009C) */
- #define BIT_SHIFT_RPWM2 16
- #define BIT_MASK_RPWM2 0xffff
- #define BIT_RPWM2(x) (((x) & BIT_MASK_RPWM2) << BIT_SHIFT_RPWM2)
- #define BITS_RPWM2 (BIT_MASK_RPWM2 << BIT_SHIFT_RPWM2)
- #define BIT_CLEAR_RPWM2(x) ((x) & (~BITS_RPWM2))
- #define BIT_GET_RPWM2(x) (((x) >> BIT_SHIFT_RPWM2) & BIT_MASK_RPWM2)
- #define BIT_SET_RPWM2(x, v) (BIT_CLEAR_RPWM2(x) | BIT_RPWM2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYSON_FSM_MON (Offset 0x00A0) */
- #define BIT_SHIFT_FSM_MON_SEL 24
- #define BIT_MASK_FSM_MON_SEL 0x7
- #define BIT_FSM_MON_SEL(x) \
- (((x) & BIT_MASK_FSM_MON_SEL) << BIT_SHIFT_FSM_MON_SEL)
- #define BITS_FSM_MON_SEL (BIT_MASK_FSM_MON_SEL << BIT_SHIFT_FSM_MON_SEL)
- #define BIT_CLEAR_FSM_MON_SEL(x) ((x) & (~BITS_FSM_MON_SEL))
- #define BIT_GET_FSM_MON_SEL(x) \
- (((x) >> BIT_SHIFT_FSM_MON_SEL) & BIT_MASK_FSM_MON_SEL)
- #define BIT_SET_FSM_MON_SEL(x, v) \
- (BIT_CLEAR_FSM_MON_SEL(x) | BIT_FSM_MON_SEL(v))
- #define BIT_DOP_ELDO BIT(23)
- #define BIT_FSM_MON_UPD BIT(15)
- #define BIT_SHIFT_FSM_PAR 0
- #define BIT_MASK_FSM_PAR 0x7fff
- #define BIT_FSM_PAR(x) (((x) & BIT_MASK_FSM_PAR) << BIT_SHIFT_FSM_PAR)
- #define BITS_FSM_PAR (BIT_MASK_FSM_PAR << BIT_SHIFT_FSM_PAR)
- #define BIT_CLEAR_FSM_PAR(x) ((x) & (~BITS_FSM_PAR))
- #define BIT_GET_FSM_PAR(x) (((x) >> BIT_SHIFT_FSM_PAR) & BIT_MASK_FSM_PAR)
- #define BIT_SET_FSM_PAR(x, v) (BIT_CLEAR_FSM_PAR(x) | BIT_FSM_PAR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL6 (Offset 0x00A4) */
- #define BIT_SHIFT_TSFT_SEL_V1 0
- #define BIT_MASK_TSFT_SEL_V1 0x7
- #define BIT_TSFT_SEL_V1(x) \
- (((x) & BIT_MASK_TSFT_SEL_V1) << BIT_SHIFT_TSFT_SEL_V1)
- #define BITS_TSFT_SEL_V1 (BIT_MASK_TSFT_SEL_V1 << BIT_SHIFT_TSFT_SEL_V1)
- #define BIT_CLEAR_TSFT_SEL_V1(x) ((x) & (~BITS_TSFT_SEL_V1))
- #define BIT_GET_TSFT_SEL_V1(x) \
- (((x) >> BIT_SHIFT_TSFT_SEL_V1) & BIT_MASK_TSFT_SEL_V1)
- #define BIT_SET_TSFT_SEL_V1(x, v) \
- (BIT_CLEAR_TSFT_SEL_V1(x) | BIT_TSFT_SEL_V1(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL6 (Offset 0x00A4) */
- #define BIT_SHIFT_BB_DBG_SEL_AFE_SDM_BIT3_1 0
- #define BIT_MASK_BB_DBG_SEL_AFE_SDM_BIT3_1 0x7
- #define BIT_BB_DBG_SEL_AFE_SDM_BIT3_1(x) \
- (((x) & BIT_MASK_BB_DBG_SEL_AFE_SDM_BIT3_1) \
- << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_BIT3_1)
- #define BITS_BB_DBG_SEL_AFE_SDM_BIT3_1 \
- (BIT_MASK_BB_DBG_SEL_AFE_SDM_BIT3_1 \
- << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_BIT3_1)
- #define BIT_CLEAR_BB_DBG_SEL_AFE_SDM_BIT3_1(x) \
- ((x) & (~BITS_BB_DBG_SEL_AFE_SDM_BIT3_1))
- #define BIT_GET_BB_DBG_SEL_AFE_SDM_BIT3_1(x) \
- (((x) >> BIT_SHIFT_BB_DBG_SEL_AFE_SDM_BIT3_1) & \
- BIT_MASK_BB_DBG_SEL_AFE_SDM_BIT3_1)
- #define BIT_SET_BB_DBG_SEL_AFE_SDM_BIT3_1(x, v) \
- (BIT_CLEAR_BB_DBG_SEL_AFE_SDM_BIT3_1(x) | \
- BIT_BB_DBG_SEL_AFE_SDM_BIT3_1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL1 (Offset 0x00A8) */
- #define BIT_BT_INT_EN BIT(31)
- #define BIT_SHIFT_RD_WR_WIFI_BT_INFO 16
- #define BIT_MASK_RD_WR_WIFI_BT_INFO 0x7fff
- #define BIT_RD_WR_WIFI_BT_INFO(x) \
- (((x) & BIT_MASK_RD_WR_WIFI_BT_INFO) << BIT_SHIFT_RD_WR_WIFI_BT_INFO)
- #define BITS_RD_WR_WIFI_BT_INFO \
- (BIT_MASK_RD_WR_WIFI_BT_INFO << BIT_SHIFT_RD_WR_WIFI_BT_INFO)
- #define BIT_CLEAR_RD_WR_WIFI_BT_INFO(x) ((x) & (~BITS_RD_WR_WIFI_BT_INFO))
- #define BIT_GET_RD_WR_WIFI_BT_INFO(x) \
- (((x) >> BIT_SHIFT_RD_WR_WIFI_BT_INFO) & BIT_MASK_RD_WR_WIFI_BT_INFO)
- #define BIT_SET_RD_WR_WIFI_BT_INFO(x, v) \
- (BIT_CLEAR_RD_WR_WIFI_BT_INFO(x) | BIT_RD_WR_WIFI_BT_INFO(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL1 (Offset 0x00A8) */
- #define BIT_PMC_WR_OVF BIT(8)
- #define BIT_SHIFT_WLPMC_ERRINT 0
- #define BIT_MASK_WLPMC_ERRINT 0xff
- #define BIT_WLPMC_ERRINT(x) \
- (((x) & BIT_MASK_WLPMC_ERRINT) << BIT_SHIFT_WLPMC_ERRINT)
- #define BITS_WLPMC_ERRINT (BIT_MASK_WLPMC_ERRINT << BIT_SHIFT_WLPMC_ERRINT)
- #define BIT_CLEAR_WLPMC_ERRINT(x) ((x) & (~BITS_WLPMC_ERRINT))
- #define BIT_GET_WLPMC_ERRINT(x) \
- (((x) >> BIT_SHIFT_WLPMC_ERRINT) & BIT_MASK_WLPMC_ERRINT)
- #define BIT_SET_WLPMC_ERRINT(x, v) \
- (BIT_CLEAR_WLPMC_ERRINT(x) | BIT_WLPMC_ERRINT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL7 (Offset 0x00AC) */
- #define BIT_SHIFT_SEL_V 30
- #define BIT_MASK_SEL_V 0x3
- #define BIT_SEL_V(x) (((x) & BIT_MASK_SEL_V) << BIT_SHIFT_SEL_V)
- #define BITS_SEL_V (BIT_MASK_SEL_V << BIT_SHIFT_SEL_V)
- #define BIT_CLEAR_SEL_V(x) ((x) & (~BITS_SEL_V))
- #define BIT_GET_SEL_V(x) (((x) >> BIT_SHIFT_SEL_V) & BIT_MASK_SEL_V)
- #define BIT_SET_SEL_V(x, v) (BIT_CLEAR_SEL_V(x) | BIT_SEL_V(v))
- #define BIT_SEL_LDO_PC BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL7 (Offset 0x00AC) */
- #define BIT_SHIFT_CK_MON_SEL 26
- #define BIT_MASK_CK_MON_SEL 0x7
- #define BIT_CK_MON_SEL(x) (((x) & BIT_MASK_CK_MON_SEL) << BIT_SHIFT_CK_MON_SEL)
- #define BITS_CK_MON_SEL (BIT_MASK_CK_MON_SEL << BIT_SHIFT_CK_MON_SEL)
- #define BIT_CLEAR_CK_MON_SEL(x) ((x) & (~BITS_CK_MON_SEL))
- #define BIT_GET_CK_MON_SEL(x) \
- (((x) >> BIT_SHIFT_CK_MON_SEL) & BIT_MASK_CK_MON_SEL)
- #define BIT_SET_CK_MON_SEL(x, v) (BIT_CLEAR_CK_MON_SEL(x) | BIT_CK_MON_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL7 (Offset 0x00AC) */
- #define BIT_SHIFT_CK_MON_SEL_V2 26
- #define BIT_MASK_CK_MON_SEL_V2 0x7
- #define BIT_CK_MON_SEL_V2(x) \
- (((x) & BIT_MASK_CK_MON_SEL_V2) << BIT_SHIFT_CK_MON_SEL_V2)
- #define BITS_CK_MON_SEL_V2 (BIT_MASK_CK_MON_SEL_V2 << BIT_SHIFT_CK_MON_SEL_V2)
- #define BIT_CLEAR_CK_MON_SEL_V2(x) ((x) & (~BITS_CK_MON_SEL_V2))
- #define BIT_GET_CK_MON_SEL_V2(x) \
- (((x) >> BIT_SHIFT_CK_MON_SEL_V2) & BIT_MASK_CK_MON_SEL_V2)
- #define BIT_SET_CK_MON_SEL_V2(x, v) \
- (BIT_CLEAR_CK_MON_SEL_V2(x) | BIT_CK_MON_SEL_V2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL7 (Offset 0x00AC) */
- #define BIT_CK_MON_EN BIT(25)
- #define BIT_FREF_EDGE BIT(24)
- #define BIT_CK320M_EN BIT(23)
- #define BIT_CK_5M_EN BIT(22)
- #define BIT_TESTEN BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL7 (Offset 0x00AC) */
- #define BIT_LD_B12V_EN_V1 BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TIMEOUT_INTERRUPT2_MASK BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_PSTIMER_2_MSK BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TIMEOUT_INTERRUTP1_MASK BIT(30)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_PSTIMER_1_MSK BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_PSTIMEOUT_MSK BIT(29)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_PSTIMER_0_MSK BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_GTINT4_MSK BIT(28)
- #define BIT_GTINT4 BIT(28)
- #define BIT_GTINT3_MSK BIT(27)
- #define BIT_GTINT3 BIT(27)
- #define BIT_TXBCN0ERR_MSK BIT(26)
- #define BIT_TXBCN0ERR BIT(26)
- #define BIT_TXBCN0OK_MSK BIT(25)
- #define BIT_TXBCN0OK BIT(25)
- #define BIT_TSF_BIT32_TOGGLE_MSK BIT(24)
- #define BIT_TSF_BIT32_TOGGLE BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TXDMA_START_INT_MSK BIT(23)
- #define BIT_TXDMA_STOP_INT_MSK BIT(22)
- #define BIT_HISR7_IND_MSK BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_BCNDMAINT0_MSK BIT(20)
- #define BIT_BCNDMAINT0 BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR6_IND_MSK BIT(19)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR5_MSK BIT(18)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR5_IND_MSK BIT(18)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR4_MSK BIT(17)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR4_IND_MSK BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_BCNDERR0_MSK BIT(16)
- #define BIT_BCNDERR0 BIT(16)
- #define BIT_HSISR_IND_ON_INT_MSK BIT(15)
- #define BIT_HSISR_IND_ON_INT BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_BCNDMAINT_E_MSK BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR3_IND_INT_MSK BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR3_IND_MSK BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR2_IND_INT_MSK BIT(13)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR2_IND_MSK BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_CTWEND_MSK BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR1_IND_MSK BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HISR1_IND_INT_MSK BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_C2HCMD_MSK BIT(10)
- #define BIT_C2HCMD BIT(10)
- #define BIT_CPWM2_MSK BIT(9)
- #define BIT_CPWM2 BIT(9)
- #define BIT_CPWM_MSK BIT(8)
- #define BIT_CPWM BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_HIGHDOK_MSK BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TXDMAOK_CHANNEL15_MSK BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_MGTDOK_MSK BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TXDMAOK_CHANNEL14_MSK BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_BKDOK_MSK BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TXDMAOK_CHANNEL3_MSK BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_BEDOK_MSK BIT(4)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TXDMAOK_CHANNEL2_MSK BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_VIDOK_MSK BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TXDMAOK_CHANNEL1_MSK BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_VODOK_MSK BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_TXDMAOK_CHANNEL0_MSK BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR0 (Offset 0x00B0) */
- #define BIT_RDU_MSK BIT(1)
- #define BIT_RDU BIT(1)
- #define BIT_RXOK_MSK BIT(0)
- #define BIT_RXOK BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HISR0 (Offset 0x00B4) */
- #define BIT_PSTIMEOUT2 BIT(31)
- #define BIT_PSTIMEOUT1 BIT(30)
- #define BIT_PSTIMEOUT BIT(29)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR0 (Offset 0x00B4) */
- #define BIT_HISR5_IND_INT BIT(18)
- #define BIT_HISR4_IND_INT BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HISR0 (Offset 0x00B4) */
- #define BIT_BCNDMAINT_E BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_HISR0 (Offset 0x00B4) */
- #define BIT_HISR3_IND_INT BIT(14)
- #define BIT_HISR2_IND_INT BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HISR0 (Offset 0x00B4) */
- #define BIT_CTWEND BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HISR0 (Offset 0x00B4) */
- #define BIT_HISR1_IND_INT BIT(11)
- #define BIT_HIGHDOK BIT(7)
- #define BIT_MGTDOK BIT(6)
- #define BIT_BKDOK BIT(5)
- #define BIT_BEDOK BIT(4)
- #define BIT_VIDOK BIT(3)
- #define BIT_VODOK BIT(2)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_PRETXERR_HANDLE_MSK BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_PRE_TX_ERR_INT_MSK BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BTON_STS_UPDATE_INT BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BTON_STS_UPDATE_MSK BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BTON_STS_UPDATE_MASK BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_MCU_ERR_MASK BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT7 BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT7_MSK BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT7__MSK BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT6 BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT6_MSK BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT6__MSK BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT5 BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT5_MSK BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT5__MSK BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT4 BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT4_MSK BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT4__MSK BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BCNDMAINT3_MSK BIT(23)
- #define BIT_BCNDMAINT3 BIT(23)
- #define BIT_BCNDMAINT2_MSK BIT(22)
- #define BIT_BCNDMAINT2 BIT(22)
- #define BIT_BCNDMAINT1_MSK BIT(21)
- #define BIT_BCNDMAINT1 BIT(21)
- #define BIT_BCNDERR7_MSK BIT(20)
- #define BIT_BCNDERR7 BIT(20)
- #define BIT_BCNDERR6_MSK BIT(19)
- #define BIT_BCNDERR6 BIT(19)
- #define BIT_BCNDERR5_MSK BIT(18)
- #define BIT_BCNDERR5 BIT(18)
- #define BIT_BCNDERR4_MSK BIT(17)
- #define BIT_BCNDERR4 BIT(17)
- #define BIT_BCNDERR3_MSK BIT(16)
- #define BIT_BCNDERR3 BIT(16)
- #define BIT_BCNDERR2_MSK BIT(15)
- #define BIT_BCNDERR2 BIT(15)
- #define BIT_BCNDERR1_MSK BIT(14)
- #define BIT_BCNDERR1 BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_ATIMEND_E_MSK BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_ATIMEND_MSK BIT(12)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_ATIMEND__MSK BIT(12)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_ATIMEND_E_V1_MSK BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_TXERR_MSK BIT(11)
- #define BIT_TXERR_INT BIT(11)
- #define BIT_RXERR_MSK BIT(10)
- #define BIT_RXERR_INT BIT(10)
- #define BIT_TXFOVW_MSK BIT(9)
- #define BIT_TXFOVW BIT(9)
- #define BIT_FOVW_MSK BIT(8)
- #define BIT_FOVW BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_CPU_MGQ_EARLY_INT_MSK BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_CPU_MGQ_TXDONE_MSK BIT(5)
- #define BIT_CPU_MGQ_TXDONE BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_PS_TIMER_C_MSK BIT(4)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_PSTIMER_5_MSK BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_PS_TIMER_B_MSK BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_PSTIMER_4_MSK BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_PS_TIMER_A_MSK BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_PSTIMER_3_MSK BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_CPUMGQ_TX_TIMER_MSK BIT(1)
- #define BIT_CPUMGQ_TX_TIMER BIT(1)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR1 (Offset 0x00B8) */
- #define BIT_BB_STOPRX_INT_MSK BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR1 (Offset 0x00BC) */
- #define BIT_PRETXERR_HANDLE_INT BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HISR1 (Offset 0x00BC) */
- #define BIT_MCU_ERR BIT(28)
- #define BIT_ATIMEND_E BIT(13)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_HISR1 (Offset 0x00BC) */
- #define BIT_ATIMEND_E_V1_INT BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HISR1 (Offset 0x00BC) */
- #define BIT_PS_TIMER_C BIT(4)
- #define BIT_PS_TIMER_B BIT(3)
- #define BIT_PS_TIMER_A BIT(2)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR1 (Offset 0x00BC) */
- #define BIT_SHIFT_SYS_PINMUX_EN 0
- #define BIT_MASK_SYS_PINMUX_EN 0xfffffff
- #define BIT_SYS_PINMUX_EN(x) \
- (((x) & BIT_MASK_SYS_PINMUX_EN) << BIT_SHIFT_SYS_PINMUX_EN)
- #define BITS_SYS_PINMUX_EN (BIT_MASK_SYS_PINMUX_EN << BIT_SHIFT_SYS_PINMUX_EN)
- #define BIT_CLEAR_SYS_PINMUX_EN(x) ((x) & (~BITS_SYS_PINMUX_EN))
- #define BIT_GET_SYS_PINMUX_EN(x) \
- (((x) >> BIT_SHIFT_SYS_PINMUX_EN) & BIT_MASK_SYS_PINMUX_EN)
- #define BIT_SET_SYS_PINMUX_EN(x, v) \
- (BIT_CLEAR_SYS_PINMUX_EN(x) | BIT_SYS_PINMUX_EN(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SDIO_ERR_RPT (Offset 0x102500C0) */
- #define BIT_HR_FF_OVF BIT(6)
- #define BIT_HR_FF_UDN BIT(5)
- #define BIT_TXDMA_BUSY_ERR BIT(4)
- #define BIT_TXDMA_VLD_ERR BIT(3)
- #define BIT_QSEL_UNKNOWN_ERR BIT(2)
- #define BIT_QSEL_MIS_ERR BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_DBG_PORT_SEL (Offset 0x00C0) */
- #define BIT_SHIFT_DEBUG_ST 0
- #define BIT_MASK_DEBUG_ST 0xffffffffL
- #define BIT_DEBUG_ST(x) (((x) & BIT_MASK_DEBUG_ST) << BIT_SHIFT_DEBUG_ST)
- #define BITS_DEBUG_ST (BIT_MASK_DEBUG_ST << BIT_SHIFT_DEBUG_ST)
- #define BIT_CLEAR_DEBUG_ST(x) ((x) & (~BITS_DEBUG_ST))
- #define BIT_GET_DEBUG_ST(x) (((x) >> BIT_SHIFT_DEBUG_ST) & BIT_MASK_DEBUG_ST)
- #define BIT_SET_DEBUG_ST(x, v) (BIT_CLEAR_DEBUG_ST(x) | BIT_DEBUG_ST(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_DIOERR_RPT (Offset 0x102500C0) */
- #define BIT_SDIO_PAGE_ERR BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SDIO_ERR_RPT (Offset 0x102500C0) */
- #define BIT_SDIO_OVERRD_ERR BIT(0)
- #define BIT_SHIFT_SDIO_DATA_REPLY_TIME 0
- #define BIT_MASK_SDIO_DATA_REPLY_TIME 0x7
- #define BIT_SDIO_DATA_REPLY_TIME(x) \
- (((x) & BIT_MASK_SDIO_DATA_REPLY_TIME) \
- << BIT_SHIFT_SDIO_DATA_REPLY_TIME)
- #define BITS_SDIO_DATA_REPLY_TIME \
- (BIT_MASK_SDIO_DATA_REPLY_TIME << BIT_SHIFT_SDIO_DATA_REPLY_TIME)
- #define BIT_CLEAR_SDIO_DATA_REPLY_TIME(x) ((x) & (~BITS_SDIO_DATA_REPLY_TIME))
- #define BIT_GET_SDIO_DATA_REPLY_TIME(x) \
- (((x) >> BIT_SHIFT_SDIO_DATA_REPLY_TIME) & \
- BIT_MASK_SDIO_DATA_REPLY_TIME)
- #define BIT_SET_SDIO_DATA_REPLY_TIME(x, v) \
- (BIT_CLEAR_SDIO_DATA_REPLY_TIME(x) | BIT_SDIO_DATA_REPLY_TIME(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_CMD_ERRCNT (Offset 0x102500C2) */
- #define BIT_SHIFT_CMD_CRC_ERR_CNT 0
- #define BIT_MASK_CMD_CRC_ERR_CNT 0xff
- #define BIT_CMD_CRC_ERR_CNT(x) \
- (((x) & BIT_MASK_CMD_CRC_ERR_CNT) << BIT_SHIFT_CMD_CRC_ERR_CNT)
- #define BITS_CMD_CRC_ERR_CNT \
- (BIT_MASK_CMD_CRC_ERR_CNT << BIT_SHIFT_CMD_CRC_ERR_CNT)
- #define BIT_CLEAR_CMD_CRC_ERR_CNT(x) ((x) & (~BITS_CMD_CRC_ERR_CNT))
- #define BIT_GET_CMD_CRC_ERR_CNT(x) \
- (((x) >> BIT_SHIFT_CMD_CRC_ERR_CNT) & BIT_MASK_CMD_CRC_ERR_CNT)
- #define BIT_SET_CMD_CRC_ERR_CNT(x, v) \
- (BIT_CLEAR_CMD_CRC_ERR_CNT(x) | BIT_CMD_CRC_ERR_CNT(v))
- /* 2 REG_SDIO_DATA_ERRCNT (Offset 0x102500C3) */
- #define BIT_SHIFT_DATA_CRC_ERR_CNT 0
- #define BIT_MASK_DATA_CRC_ERR_CNT 0xff
- #define BIT_DATA_CRC_ERR_CNT(x) \
- (((x) & BIT_MASK_DATA_CRC_ERR_CNT) << BIT_SHIFT_DATA_CRC_ERR_CNT)
- #define BITS_DATA_CRC_ERR_CNT \
- (BIT_MASK_DATA_CRC_ERR_CNT << BIT_SHIFT_DATA_CRC_ERR_CNT)
- #define BIT_CLEAR_DATA_CRC_ERR_CNT(x) ((x) & (~BITS_DATA_CRC_ERR_CNT))
- #define BIT_GET_DATA_CRC_ERR_CNT(x) \
- (((x) >> BIT_SHIFT_DATA_CRC_ERR_CNT) & BIT_MASK_DATA_CRC_ERR_CNT)
- #define BIT_SET_DATA_CRC_ERR_CNT(x, v) \
- (BIT_CLEAR_DATA_CRC_ERR_CNT(x) | BIT_DATA_CRC_ERR_CNT(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_MAC_SOP BIT(25)
- #define BIT_LDO11_ST_EXT BIT(24)
- #define BIT_ANTSELB_S2 BIT(23)
- #define BIT_ANTSELB_S1 BIT(22)
- #define BIT_ANTSEL_S3 BIT(21)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_USB3_USB2_TRANSITION BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_ANTSEL_S2 BIT(20)
- #define BIT_ANTSEL_S1 BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_SHIFT_USB23_SW_MODE_V1 18
- #define BIT_MASK_USB23_SW_MODE_V1 0x3
- #define BIT_USB23_SW_MODE_V1(x) \
- (((x) & BIT_MASK_USB23_SW_MODE_V1) << BIT_SHIFT_USB23_SW_MODE_V1)
- #define BITS_USB23_SW_MODE_V1 \
- (BIT_MASK_USB23_SW_MODE_V1 << BIT_SHIFT_USB23_SW_MODE_V1)
- #define BIT_CLEAR_USB23_SW_MODE_V1(x) ((x) & (~BITS_USB23_SW_MODE_V1))
- #define BIT_GET_USB23_SW_MODE_V1(x) \
- (((x) >> BIT_SHIFT_USB23_SW_MODE_V1) & BIT_MASK_USB23_SW_MODE_V1)
- #define BIT_SET_USB23_SW_MODE_V1(x, v) \
- (BIT_CLEAR_USB23_SW_MODE_V1(x) | BIT_USB23_SW_MODE_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_FCSN_PU BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_NO_PDN_CHIPOFF_V1 BIT(17)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_KEEP_PAD BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_RSM_EN_V1 BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_PAD_ALD_SKP BIT(16)
- #define BIT_PAD_A_ANTSEL_E BIT(11)
- #define BIT_PAD_A_ANTSELB_E BIT(10)
- #define BIT_PAD_A_ANTSEL_O BIT(9)
- #define BIT_PAD_A_ANTSELB_O BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_LD_B12V_EN BIT(7)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_B15V_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EESK_IOSEL BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EECS_IOSEL_V1 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EESK_DATA_O BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EECS_DATA_O_V1 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EESK_DATA_I BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EECS_DATA_I_V1 BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EECS_IOSEL BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EESK_IOSEL_V1 BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EECS_DATA_O BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EESK_DATA_O_V1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EECS_DATA_I BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PAD_CTRL2 (Offset 0x00C4) */
- #define BIT_EESK_DATA_I_V1 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_CMD_ERR_CONTENT (Offset 0x102500C4) */
- #define BIT_SHIFT_SDIO_CMD_ERR_CONTENT 0
- #define BIT_MASK_SDIO_CMD_ERR_CONTENT 0xffffffffffL
- #define BIT_SDIO_CMD_ERR_CONTENT(x) \
- (((x) & BIT_MASK_SDIO_CMD_ERR_CONTENT) \
- << BIT_SHIFT_SDIO_CMD_ERR_CONTENT)
- #define BITS_SDIO_CMD_ERR_CONTENT \
- (BIT_MASK_SDIO_CMD_ERR_CONTENT << BIT_SHIFT_SDIO_CMD_ERR_CONTENT)
- #define BIT_CLEAR_SDIO_CMD_ERR_CONTENT(x) ((x) & (~BITS_SDIO_CMD_ERR_CONTENT))
- #define BIT_GET_SDIO_CMD_ERR_CONTENT(x) \
- (((x) >> BIT_SHIFT_SDIO_CMD_ERR_CONTENT) & \
- BIT_MASK_SDIO_CMD_ERR_CONTENT)
- #define BIT_SET_SDIO_CMD_ERR_CONTENT(x, v) \
- (BIT_CLEAR_SDIO_CMD_ERR_CONTENT(x) | BIT_SDIO_CMD_ERR_CONTENT(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_MEM_RMC (Offset 0x00C8) */
- #define BIT_SHIFT_MEM_RME_WL_V2 4
- #define BIT_MASK_MEM_RME_WL_V2 0x3f
- #define BIT_MEM_RME_WL_V2(x) \
- (((x) & BIT_MASK_MEM_RME_WL_V2) << BIT_SHIFT_MEM_RME_WL_V2)
- #define BITS_MEM_RME_WL_V2 (BIT_MASK_MEM_RME_WL_V2 << BIT_SHIFT_MEM_RME_WL_V2)
- #define BIT_CLEAR_MEM_RME_WL_V2(x) ((x) & (~BITS_MEM_RME_WL_V2))
- #define BIT_GET_MEM_RME_WL_V2(x) \
- (((x) >> BIT_SHIFT_MEM_RME_WL_V2) & BIT_MASK_MEM_RME_WL_V2)
- #define BIT_SET_MEM_RME_WL_V2(x, v) \
- (BIT_CLEAR_MEM_RME_WL_V2(x) | BIT_MEM_RME_WL_V2(v))
- #define BIT_SHIFT_MEM_RME_HCI_V2 0
- #define BIT_MASK_MEM_RME_HCI_V2 0x1f
- #define BIT_MEM_RME_HCI_V2(x) \
- (((x) & BIT_MASK_MEM_RME_HCI_V2) << BIT_SHIFT_MEM_RME_HCI_V2)
- #define BITS_MEM_RME_HCI_V2 \
- (BIT_MASK_MEM_RME_HCI_V2 << BIT_SHIFT_MEM_RME_HCI_V2)
- #define BIT_CLEAR_MEM_RME_HCI_V2(x) ((x) & (~BITS_MEM_RME_HCI_V2))
- #define BIT_GET_MEM_RME_HCI_V2(x) \
- (((x) >> BIT_SHIFT_MEM_RME_HCI_V2) & BIT_MASK_MEM_RME_HCI_V2)
- #define BIT_SET_MEM_RME_HCI_V2(x, v) \
- (BIT_CLEAR_MEM_RME_HCI_V2(x) | BIT_MEM_RME_HCI_V2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_CRC_ERR_IDX (Offset 0x102500C9) */
- #define BIT_D3_CRC_ERR BIT(4)
- #define BIT_D2_CRC_ERR BIT(3)
- #define BIT_D1_CRC_ERR BIT(2)
- #define BIT_D0_CRC_ERR BIT(1)
- #define BIT_CMD_CRC_ERR BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_DATA_CRC (Offset 0x102500CA) */
- #define BIT_SHIFT_SDIO_DATA_CRC 0
- #define BIT_MASK_SDIO_DATA_CRC 0xffff
- #define BIT_SDIO_DATA_CRC(x) \
- (((x) & BIT_MASK_SDIO_DATA_CRC) << BIT_SHIFT_SDIO_DATA_CRC)
- #define BITS_SDIO_DATA_CRC (BIT_MASK_SDIO_DATA_CRC << BIT_SHIFT_SDIO_DATA_CRC)
- #define BIT_CLEAR_SDIO_DATA_CRC(x) ((x) & (~BITS_SDIO_DATA_CRC))
- #define BIT_GET_SDIO_DATA_CRC(x) \
- (((x) >> BIT_SHIFT_SDIO_DATA_CRC) & BIT_MASK_SDIO_DATA_CRC)
- #define BIT_SET_SDIO_DATA_CRC(x, v) \
- (BIT_CLEAR_SDIO_DATA_CRC(x) | BIT_SDIO_DATA_CRC(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL2 (Offset 0x00CC) */
- #define BIT_SHIFT_EFUSE_BURN_GNT 24
- #define BIT_MASK_EFUSE_BURN_GNT 0xff
- #define BIT_EFUSE_BURN_GNT(x) \
- (((x) & BIT_MASK_EFUSE_BURN_GNT) << BIT_SHIFT_EFUSE_BURN_GNT)
- #define BITS_EFUSE_BURN_GNT \
- (BIT_MASK_EFUSE_BURN_GNT << BIT_SHIFT_EFUSE_BURN_GNT)
- #define BIT_CLEAR_EFUSE_BURN_GNT(x) ((x) & (~BITS_EFUSE_BURN_GNT))
- #define BIT_GET_EFUSE_BURN_GNT(x) \
- (((x) >> BIT_SHIFT_EFUSE_BURN_GNT) & BIT_MASK_EFUSE_BURN_GNT)
- #define BIT_SET_EFUSE_BURN_GNT(x, v) \
- (BIT_CLEAR_EFUSE_BURN_GNT(x) | BIT_EFUSE_BURN_GNT(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL2 (Offset 0x00CC) */
- #define BIT_SHIFT_EFUSE_PG_PWD 24
- #define BIT_MASK_EFUSE_PG_PWD 0xff
- #define BIT_EFUSE_PG_PWD(x) \
- (((x) & BIT_MASK_EFUSE_PG_PWD) << BIT_SHIFT_EFUSE_PG_PWD)
- #define BITS_EFUSE_PG_PWD (BIT_MASK_EFUSE_PG_PWD << BIT_SHIFT_EFUSE_PG_PWD)
- #define BIT_CLEAR_EFUSE_PG_PWD(x) ((x) & (~BITS_EFUSE_PG_PWD))
- #define BIT_GET_EFUSE_PG_PWD(x) \
- (((x) >> BIT_SHIFT_EFUSE_PG_PWD) & BIT_MASK_EFUSE_PG_PWD)
- #define BIT_SET_EFUSE_PG_PWD(x, v) \
- (BIT_CLEAR_EFUSE_PG_PWD(x) | BIT_EFUSE_PG_PWD(v))
- #define BIT_DBG_READ_EN BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL2 (Offset 0x00CC) */
- #define BIT_STOP_WL_PMC BIT(9)
- #define BIT_STOP_SYM_PMC BIT(8)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL2 (Offset 0x00CC) */
- #define BIT_SHIFT_EDATA1_V1 8
- #define BIT_MASK_EDATA1_V1 0xff
- #define BIT_EDATA1_V1(x) (((x) & BIT_MASK_EDATA1_V1) << BIT_SHIFT_EDATA1_V1)
- #define BITS_EDATA1_V1 (BIT_MASK_EDATA1_V1 << BIT_SHIFT_EDATA1_V1)
- #define BIT_CLEAR_EDATA1_V1(x) ((x) & (~BITS_EDATA1_V1))
- #define BIT_GET_EDATA1_V1(x) (((x) >> BIT_SHIFT_EDATA1_V1) & BIT_MASK_EDATA1_V1)
- #define BIT_SET_EDATA1_V1(x, v) (BIT_CLEAR_EDATA1_V1(x) | BIT_EDATA1_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL2 (Offset 0x00CC) */
- #define BIT_BT_ACCESS_WL_PAGE0 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL2 (Offset 0x00CC) */
- #define BIT_REG_RST_WLPMC BIT(5)
- #define BIT_REG_RST_PD12N BIT(4)
- #define BIT_SYSON_DIS_WLREG_WRMSK BIT(3)
- #define BIT_SYSON_DIS_PMCREG_WRMSK BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TRANS_FIFO_STATUS (Offset 0x102500CC) */
- #define BIT_TRANS_FIFO_UNDERFLOW BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL2 (Offset 0x00CC) */
- #define BIT_SHIFT_SYSON_REG_ARB 0
- #define BIT_MASK_SYSON_REG_ARB 0x3
- #define BIT_SYSON_REG_ARB(x) \
- (((x) & BIT_MASK_SYSON_REG_ARB) << BIT_SHIFT_SYSON_REG_ARB)
- #define BITS_SYSON_REG_ARB (BIT_MASK_SYSON_REG_ARB << BIT_SHIFT_SYSON_REG_ARB)
- #define BIT_CLEAR_SYSON_REG_ARB(x) ((x) & (~BITS_SYSON_REG_ARB))
- #define BIT_GET_SYSON_REG_ARB(x) \
- (((x) >> BIT_SHIFT_SYSON_REG_ARB) & BIT_MASK_SYSON_REG_ARB)
- #define BIT_SET_SYSON_REG_ARB(x, v) \
- (BIT_CLEAR_SYSON_REG_ARB(x) | BIT_SYSON_REG_ARB(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SDIO_TRANS_FIFO_STATUS (Offset 0x102500CC) */
- #define BIT_TRANS_FIFO_OVERFLOW BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PMC_DBG_CTRL2 (Offset 0x00CC) */
- #define BIT_SHIFT_EDATA0_V1 0
- #define BIT_MASK_EDATA0_V1 0xff
- #define BIT_EDATA0_V1(x) (((x) & BIT_MASK_EDATA0_V1) << BIT_SHIFT_EDATA0_V1)
- #define BITS_EDATA0_V1 (BIT_MASK_EDATA0_V1 << BIT_SHIFT_EDATA0_V1)
- #define BIT_CLEAR_EDATA0_V1(x) ((x) & (~BITS_EDATA0_V1))
- #define BIT_GET_EDATA0_V1(x) (((x) >> BIT_SHIFT_EDATA0_V1) & BIT_MASK_EDATA0_V1)
- #define BIT_SET_EDATA0_V1(x, v) (BIT_CLEAR_EDATA0_V1(x) | BIT_EDATA0_V1(v))
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_SCAN_PLL_BYPASS BIT(30)
- #define BIT_DRF_BIST_FAIL_V1 BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_USB_DIS BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_DRF_BIST_READY_V1 BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_PCI_DIS BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_FAIL_V1 BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_BT_DIS BIT(25)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_READY_V1 BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_WL_DIS BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_START_PAUSE_V1 BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_SHIFT_BIST_RPT_SEL_V1 20
- #define BIT_MASK_BIST_RPT_SEL_V1 0xf
- #define BIT_BIST_RPT_SEL_V1(x) \
- (((x) & BIT_MASK_BIST_RPT_SEL_V1) << BIT_SHIFT_BIST_RPT_SEL_V1)
- #define BITS_BIST_RPT_SEL_V1 \
- (BIT_MASK_BIST_RPT_SEL_V1 << BIT_SHIFT_BIST_RPT_SEL_V1)
- #define BIT_CLEAR_BIST_RPT_SEL_V1(x) ((x) & (~BITS_BIST_RPT_SEL_V1))
- #define BIT_GET_BIST_RPT_SEL_V1(x) \
- (((x) >> BIT_SHIFT_BIST_RPT_SEL_V1) & BIT_MASK_BIST_RPT_SEL_V1)
- #define BIT_SET_BIST_RPT_SEL_V1(x, v) \
- (BIT_CLEAR_BIST_RPT_SEL_V1(x) | BIT_BIST_RPT_SEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_SHIFT_BIST_RPT_SEL 16
- #define BIT_MASK_BIST_RPT_SEL 0xf
- #define BIT_BIST_RPT_SEL(x) \
- (((x) & BIT_MASK_BIST_RPT_SEL) << BIT_SHIFT_BIST_RPT_SEL)
- #define BITS_BIST_RPT_SEL (BIT_MASK_BIST_RPT_SEL << BIT_SHIFT_BIST_RPT_SEL)
- #define BIT_CLEAR_BIST_RPT_SEL(x) ((x) & (~BITS_BIST_RPT_SEL))
- #define BIT_GET_BIST_RPT_SEL(x) \
- (((x) >> BIT_SHIFT_BIST_RPT_SEL) & BIT_MASK_BIST_RPT_SEL)
- #define BIT_SET_BIST_RPT_SEL(x, v) \
- (BIT_CLEAR_BIST_RPT_SEL(x) | BIT_BIST_RPT_SEL(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_SHIFT_MBIST_RSTNI 8
- #define BIT_MASK_MBIST_RSTNI 0x3ff
- #define BIT_MBIST_RSTNI(x) \
- (((x) & BIT_MASK_MBIST_RSTNI) << BIT_SHIFT_MBIST_RSTNI)
- #define BITS_MBIST_RSTNI (BIT_MASK_MBIST_RSTNI << BIT_SHIFT_MBIST_RSTNI)
- #define BIT_CLEAR_MBIST_RSTNI(x) ((x) & (~BITS_MBIST_RSTNI))
- #define BIT_GET_MBIST_RSTNI(x) \
- (((x) >> BIT_SHIFT_MBIST_RSTNI) & BIT_MASK_MBIST_RSTNI)
- #define BIT_SET_MBIST_RSTNI(x, v) \
- (BIT_CLEAR_MBIST_RSTNI(x) | BIT_MBIST_RSTNI(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BISD_MODE BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_RESUME_PS_V1 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_RESUME_PS BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_RESUME_V1 BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_RESUME BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_DRF BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_NORMAL BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_SHIFT_BIST_MODE 2
- #define BIT_MASK_BIST_MODE 0x3
- #define BIT_BIST_MODE(x) (((x) & BIT_MASK_BIST_MODE) << BIT_SHIFT_BIST_MODE)
- #define BITS_BIST_MODE (BIT_MASK_BIST_MODE << BIT_SHIFT_BIST_MODE)
- #define BIT_CLEAR_BIST_MODE(x) ((x) & (~BITS_BIST_MODE))
- #define BIT_GET_BIST_MODE(x) (((x) >> BIT_SHIFT_BIST_MODE) & BIT_MASK_BIST_MODE)
- #define BIT_SET_BIST_MODE(x, v) (BIT_CLEAR_BIST_MODE(x) | BIT_BIST_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_CTRL (Offset 0x00D0) */
- #define BIT_BIST_RSTN BIT(1)
- #define BIT_BIST_CLK_EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BIST_RPT (Offset 0x00D4) */
- #define BIT_SHIFT_MBIST_REPORT 0
- #define BIT_MASK_MBIST_REPORT 0xffffffffL
- #define BIT_MBIST_REPORT(x) \
- (((x) & BIT_MASK_MBIST_REPORT) << BIT_SHIFT_MBIST_REPORT)
- #define BITS_MBIST_REPORT (BIT_MASK_MBIST_REPORT << BIT_SHIFT_MBIST_REPORT)
- #define BIT_CLEAR_MBIST_REPORT(x) ((x) & (~BITS_MBIST_REPORT))
- #define BIT_GET_MBIST_REPORT(x) \
- (((x) >> BIT_SHIFT_MBIST_REPORT) & BIT_MASK_MBIST_REPORT)
- #define BIT_SET_MBIST_REPORT(x, v) \
- (BIT_CLEAR_MBIST_REPORT(x) | BIT_MBIST_REPORT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_RMV_SIGN BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_UMEM_RME BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_RMV_2PRF1 BIT(29)
- #define BIT_RMV_2PRF0 BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_BT_SPRAM 28
- #define BIT_MASK_BT_SPRAM 0x3
- #define BIT_BT_SPRAM(x) (((x) & BIT_MASK_BT_SPRAM) << BIT_SHIFT_BT_SPRAM)
- #define BITS_BT_SPRAM (BIT_MASK_BT_SPRAM << BIT_SHIFT_BT_SPRAM)
- #define BIT_CLEAR_BT_SPRAM(x) ((x) & (~BITS_BT_SPRAM))
- #define BIT_GET_BT_SPRAM(x) (((x) >> BIT_SHIFT_BT_SPRAM) & BIT_MASK_BT_SPRAM)
- #define BIT_SET_BT_SPRAM(x, v) (BIT_CLEAR_BT_SPRAM(x) | BIT_BT_SPRAM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_RMV_1PRF1 BIT(27)
- #define BIT_RMV_1PRF0 BIT(26)
- #define BIT_RMV_1PSR BIT(25)
- #define BIT_RMV_ROM BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_BT_ROM 24
- #define BIT_MASK_BT_ROM 0xf
- #define BIT_BT_ROM(x) (((x) & BIT_MASK_BT_ROM) << BIT_SHIFT_BT_ROM)
- #define BITS_BT_ROM (BIT_MASK_BT_ROM << BIT_SHIFT_BT_ROM)
- #define BIT_CLEAR_BT_ROM(x) ((x) & (~BITS_BT_ROM))
- #define BIT_GET_BT_ROM(x) (((x) >> BIT_SHIFT_BT_ROM) & BIT_MASK_BT_ROM)
- #define BIT_SET_BT_ROM(x, v) (BIT_CLEAR_BT_ROM(x) | BIT_BT_ROM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_MEM_RMV1_2PRF1 BIT(19)
- #define BIT_MEM_RMV1_2PRF0 BIT(18)
- #define BIT_MEM_RMV1_1PRF1 BIT(17)
- #define BIT_MEM_RMV1_1PRF0 BIT(16)
- #define BIT_MEM_RMV1_1PSR BIT(15)
- #define BIT_MEM_RMV1_ROM BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_PCI_DPRAM 10
- #define BIT_MASK_PCI_DPRAM 0x3
- #define BIT_PCI_DPRAM(x) (((x) & BIT_MASK_PCI_DPRAM) << BIT_SHIFT_PCI_DPRAM)
- #define BITS_PCI_DPRAM (BIT_MASK_PCI_DPRAM << BIT_SHIFT_PCI_DPRAM)
- #define BIT_CLEAR_PCI_DPRAM(x) ((x) & (~BITS_PCI_DPRAM))
- #define BIT_GET_PCI_DPRAM(x) (((x) >> BIT_SHIFT_PCI_DPRAM) & BIT_MASK_PCI_DPRAM)
- #define BIT_SET_PCI_DPRAM(x, v) (BIT_CLEAR_PCI_DPRAM(x) | BIT_PCI_DPRAM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_MEM_RME_BT 8
- #define BIT_MASK_MEM_RME_BT 0xf
- #define BIT_MEM_RME_BT(x) (((x) & BIT_MASK_MEM_RME_BT) << BIT_SHIFT_MEM_RME_BT)
- #define BITS_MEM_RME_BT (BIT_MASK_MEM_RME_BT << BIT_SHIFT_MEM_RME_BT)
- #define BIT_CLEAR_MEM_RME_BT(x) ((x) & (~BITS_MEM_RME_BT))
- #define BIT_GET_MEM_RME_BT(x) \
- (((x) >> BIT_SHIFT_MEM_RME_BT) & BIT_MASK_MEM_RME_BT)
- #define BIT_SET_MEM_RME_BT(x, v) (BIT_CLEAR_MEM_RME_BT(x) | BIT_MEM_RME_BT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_PCI_SPRAM 8
- #define BIT_MASK_PCI_SPRAM 0x3
- #define BIT_PCI_SPRAM(x) (((x) & BIT_MASK_PCI_SPRAM) << BIT_SHIFT_PCI_SPRAM)
- #define BITS_PCI_SPRAM (BIT_MASK_PCI_SPRAM << BIT_SHIFT_PCI_SPRAM)
- #define BIT_CLEAR_PCI_SPRAM(x) ((x) & (~BITS_PCI_SPRAM))
- #define BIT_GET_PCI_SPRAM(x) (((x) >> BIT_SHIFT_PCI_SPRAM) & BIT_MASK_PCI_SPRAM)
- #define BIT_SET_PCI_SPRAM(x, v) (BIT_CLEAR_PCI_SPRAM(x) | BIT_PCI_SPRAM(v))
- #define BIT_SHIFT_USB_SPRAM 6
- #define BIT_MASK_USB_SPRAM 0x3
- #define BIT_USB_SPRAM(x) (((x) & BIT_MASK_USB_SPRAM) << BIT_SHIFT_USB_SPRAM)
- #define BITS_USB_SPRAM (BIT_MASK_USB_SPRAM << BIT_SHIFT_USB_SPRAM)
- #define BIT_CLEAR_USB_SPRAM(x) ((x) & (~BITS_USB_SPRAM))
- #define BIT_GET_USB_SPRAM(x) (((x) >> BIT_SHIFT_USB_SPRAM) & BIT_MASK_USB_SPRAM)
- #define BIT_SET_USB_SPRAM(x, v) (BIT_CLEAR_USB_SPRAM(x) | BIT_USB_SPRAM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_MEM_RME_WL 4
- #define BIT_MASK_MEM_RME_WL 0xf
- #define BIT_MEM_RME_WL(x) (((x) & BIT_MASK_MEM_RME_WL) << BIT_SHIFT_MEM_RME_WL)
- #define BITS_MEM_RME_WL (BIT_MASK_MEM_RME_WL << BIT_SHIFT_MEM_RME_WL)
- #define BIT_CLEAR_MEM_RME_WL(x) ((x) & (~BITS_MEM_RME_WL))
- #define BIT_GET_MEM_RME_WL(x) \
- (((x) >> BIT_SHIFT_MEM_RME_WL) & BIT_MASK_MEM_RME_WL)
- #define BIT_SET_MEM_RME_WL(x, v) (BIT_CLEAR_MEM_RME_WL(x) | BIT_MEM_RME_WL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_USB_SPRF 4
- #define BIT_MASK_USB_SPRF 0x3
- #define BIT_USB_SPRF(x) (((x) & BIT_MASK_USB_SPRF) << BIT_SHIFT_USB_SPRF)
- #define BITS_USB_SPRF (BIT_MASK_USB_SPRF << BIT_SHIFT_USB_SPRF)
- #define BIT_CLEAR_USB_SPRF(x) ((x) & (~BITS_USB_SPRF))
- #define BIT_GET_USB_SPRF(x) (((x) >> BIT_SHIFT_USB_SPRF) & BIT_MASK_USB_SPRF)
- #define BIT_SET_USB_SPRF(x, v) (BIT_CLEAR_USB_SPRF(x) | BIT_USB_SPRF(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_MEM_RME_HCI 0
- #define BIT_MASK_MEM_RME_HCI 0xf
- #define BIT_MEM_RME_HCI(x) \
- (((x) & BIT_MASK_MEM_RME_HCI) << BIT_SHIFT_MEM_RME_HCI)
- #define BITS_MEM_RME_HCI (BIT_MASK_MEM_RME_HCI << BIT_SHIFT_MEM_RME_HCI)
- #define BIT_CLEAR_MEM_RME_HCI(x) ((x) & (~BITS_MEM_RME_HCI))
- #define BIT_GET_MEM_RME_HCI(x) \
- (((x) >> BIT_SHIFT_MEM_RME_HCI) & BIT_MASK_MEM_RME_HCI)
- #define BIT_SET_MEM_RME_HCI(x, v) \
- (BIT_CLEAR_MEM_RME_HCI(x) | BIT_MEM_RME_HCI(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_MCU_ROM 0
- #define BIT_MASK_MCU_ROM 0xf
- #define BIT_MCU_ROM(x) (((x) & BIT_MASK_MCU_ROM) << BIT_SHIFT_MCU_ROM)
- #define BITS_MCU_ROM (BIT_MASK_MCU_ROM << BIT_SHIFT_MCU_ROM)
- #define BIT_CLEAR_MCU_ROM(x) ((x) & (~BITS_MCU_ROM))
- #define BIT_GET_MCU_ROM(x) (((x) >> BIT_SHIFT_MCU_ROM) & BIT_MASK_MCU_ROM)
- #define BIT_SET_MCU_ROM(x, v) (BIT_CLEAR_MCU_ROM(x) | BIT_MCU_ROM(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_MEM_CTRL (Offset 0x00D8) */
- #define BIT_SHIFT_BIST_ROM 0
- #define BIT_MASK_BIST_ROM 0xffffffffL
- #define BIT_BIST_ROM(x) (((x) & BIT_MASK_BIST_ROM) << BIT_SHIFT_BIST_ROM)
- #define BITS_BIST_ROM (BIT_MASK_BIST_ROM << BIT_SHIFT_BIST_ROM)
- #define BIT_CLEAR_BIST_ROM(x) ((x) & (~BITS_BIST_ROM))
- #define BIT_GET_BIST_ROM(x) (((x) >> BIT_SHIFT_BIST_ROM) & BIT_MASK_BIST_ROM)
- #define BIT_SET_BIST_ROM(x, v) (BIT_CLEAR_BIST_ROM(x) | BIT_BIST_ROM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL8 (Offset 0x00DC) */
- #define BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4 26
- #define BIT_MASK_BB_DBG_SEL_AFE_SDM_V4 0x7
- #define BIT_BB_DBG_SEL_AFE_SDM_V4(x) \
- (((x) & BIT_MASK_BB_DBG_SEL_AFE_SDM_V4) \
- << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4)
- #define BITS_BB_DBG_SEL_AFE_SDM_V4 \
- (BIT_MASK_BB_DBG_SEL_AFE_SDM_V4 << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4)
- #define BIT_CLEAR_BB_DBG_SEL_AFE_SDM_V4(x) ((x) & (~BITS_BB_DBG_SEL_AFE_SDM_V4))
- #define BIT_GET_BB_DBG_SEL_AFE_SDM_V4(x) \
- (((x) >> BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4) & \
- BIT_MASK_BB_DBG_SEL_AFE_SDM_V4)
- #define BIT_SET_BB_DBG_SEL_AFE_SDM_V4(x, v) \
- (BIT_CLEAR_BB_DBG_SEL_AFE_SDM_V4(x) | BIT_BB_DBG_SEL_AFE_SDM_V4(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL8 (Offset 0x00DC) */
- #define BIT_SYN_AGPIO BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYN_RFC_CTRL (Offset 0x00DC) */
- #define BIT_SHIFT_SYN_RF1_CTRL 8
- #define BIT_MASK_SYN_RF1_CTRL 0xff
- #define BIT_SYN_RF1_CTRL(x) \
- (((x) & BIT_MASK_SYN_RF1_CTRL) << BIT_SHIFT_SYN_RF1_CTRL)
- #define BITS_SYN_RF1_CTRL (BIT_MASK_SYN_RF1_CTRL << BIT_SHIFT_SYN_RF1_CTRL)
- #define BIT_CLEAR_SYN_RF1_CTRL(x) ((x) & (~BITS_SYN_RF1_CTRL))
- #define BIT_GET_SYN_RF1_CTRL(x) \
- (((x) >> BIT_SHIFT_SYN_RF1_CTRL) & BIT_MASK_SYN_RF1_CTRL)
- #define BIT_SET_SYN_RF1_CTRL(x, v) \
- (BIT_CLEAR_SYN_RF1_CTRL(x) | BIT_SYN_RF1_CTRL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_AFE_CTRL8 (Offset 0x00DC) */
- #define BIT_SHIFT_XTAL_GM_REP 6
- #define BIT_MASK_XTAL_GM_REP 0x3
- #define BIT_XTAL_GM_REP(x) \
- (((x) & BIT_MASK_XTAL_GM_REP) << BIT_SHIFT_XTAL_GM_REP)
- #define BITS_XTAL_GM_REP (BIT_MASK_XTAL_GM_REP << BIT_SHIFT_XTAL_GM_REP)
- #define BIT_CLEAR_XTAL_GM_REP(x) ((x) & (~BITS_XTAL_GM_REP))
- #define BIT_GET_XTAL_GM_REP(x) \
- (((x) >> BIT_SHIFT_XTAL_GM_REP) & BIT_MASK_XTAL_GM_REP)
- #define BIT_SET_XTAL_GM_REP(x, v) \
- (BIT_CLEAR_XTAL_GM_REP(x) | BIT_XTAL_GM_REP(v))
- #define BIT_XTAL_DRV_RF_LATCH_V5 BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL8 (Offset 0x00DC) */
- #define BIT_XTAL_LP BIT(4)
- #define BIT_XTAL_GM_SEP BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AFE_CTRL8 (Offset 0x00DC) */
- #define BIT_SHIFT_XTAL_SEL_TOK_V2 0
- #define BIT_MASK_XTAL_SEL_TOK_V2 0x7
- #define BIT_XTAL_SEL_TOK_V2(x) \
- (((x) & BIT_MASK_XTAL_SEL_TOK_V2) << BIT_SHIFT_XTAL_SEL_TOK_V2)
- #define BITS_XTAL_SEL_TOK_V2 \
- (BIT_MASK_XTAL_SEL_TOK_V2 << BIT_SHIFT_XTAL_SEL_TOK_V2)
- #define BIT_CLEAR_XTAL_SEL_TOK_V2(x) ((x) & (~BITS_XTAL_SEL_TOK_V2))
- #define BIT_GET_XTAL_SEL_TOK_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_SEL_TOK_V2) & BIT_MASK_XTAL_SEL_TOK_V2)
- #define BIT_SET_XTAL_SEL_TOK_V2(x, v) \
- (BIT_CLEAR_XTAL_SEL_TOK_V2(x) | BIT_XTAL_SEL_TOK_V2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WLAN_DBG (Offset 0x00DC) */
- #define BIT_SHIFT_WLAN_DBG 0
- #define BIT_MASK_WLAN_DBG 0xffffffffL
- #define BIT_WLAN_DBG(x) (((x) & BIT_MASK_WLAN_DBG) << BIT_SHIFT_WLAN_DBG)
- #define BITS_WLAN_DBG (BIT_MASK_WLAN_DBG << BIT_SHIFT_WLAN_DBG)
- #define BIT_CLEAR_WLAN_DBG(x) ((x) & (~BITS_WLAN_DBG))
- #define BIT_GET_WLAN_DBG(x) (((x) >> BIT_SHIFT_WLAN_DBG) & BIT_MASK_WLAN_DBG)
- #define BIT_SET_WLAN_DBG(x, v) (BIT_CLEAR_WLAN_DBG(x) | BIT_WLAN_DBG(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYN_RFC_CTRL (Offset 0x00DC) */
- #define BIT_SHIFT_SYN_RF0_CTRL 0
- #define BIT_MASK_SYN_RF0_CTRL 0xff
- #define BIT_SYN_RF0_CTRL(x) \
- (((x) & BIT_MASK_SYN_RF0_CTRL) << BIT_SHIFT_SYN_RF0_CTRL)
- #define BITS_SYN_RF0_CTRL (BIT_MASK_SYN_RF0_CTRL << BIT_SHIFT_SYN_RF0_CTRL)
- #define BIT_CLEAR_SYN_RF0_CTRL(x) ((x) & (~BITS_SYN_RF0_CTRL))
- #define BIT_GET_SYN_RF0_CTRL(x) \
- (((x) >> BIT_SHIFT_SYN_RF0_CTRL) & BIT_MASK_SYN_RF0_CTRL)
- #define BIT_SET_SYN_RF0_CTRL(x, v) \
- (BIT_CLEAR_SYN_RF0_CTRL(x) | BIT_SYN_RF0_CTRL(v))
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AFE_CTRL8 (Offset 0x00DC) */
- #define BIT_SHIFT_XTAL_SEL_TOK 0
- #define BIT_MASK_XTAL_SEL_TOK 0x7
- #define BIT_XTAL_SEL_TOK(x) \
- (((x) & BIT_MASK_XTAL_SEL_TOK) << BIT_SHIFT_XTAL_SEL_TOK)
- #define BITS_XTAL_SEL_TOK (BIT_MASK_XTAL_SEL_TOK << BIT_SHIFT_XTAL_SEL_TOK)
- #define BIT_CLEAR_XTAL_SEL_TOK(x) ((x) & (~BITS_XTAL_SEL_TOK))
- #define BIT_GET_XTAL_SEL_TOK(x) \
- (((x) >> BIT_SHIFT_XTAL_SEL_TOK) & BIT_MASK_XTAL_SEL_TOK)
- #define BIT_SET_XTAL_SEL_TOK(x, v) \
- (BIT_CLEAR_XTAL_SEL_TOK(x) | BIT_XTAL_SEL_TOK(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_RD_SEL BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_CPU_REG_SEL BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_USB_SIE_INTF_WE_V1 BIT(30)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_USB3_REG_SEL BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_USB_SIE_INTF_BYIOREG_V1 BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_SHIFT_USB_SIE_EN 28
- #define BIT_MASK_USB_SIE_EN 0x3
- #define BIT_USB_SIE_EN(x) (((x) & BIT_MASK_USB_SIE_EN) << BIT_SHIFT_USB_SIE_EN)
- #define BITS_USB_SIE_EN (BIT_MASK_USB_SIE_EN << BIT_SHIFT_USB_SIE_EN)
- #define BIT_CLEAR_USB_SIE_EN(x) ((x) & (~BITS_USB_SIE_EN))
- #define BIT_GET_USB_SIE_EN(x) \
- (((x) >> BIT_SHIFT_USB_SIE_EN) & BIT_MASK_USB_SIE_EN)
- #define BIT_SET_USB_SIE_EN(x, v) (BIT_CLEAR_USB_SIE_EN(x) | BIT_USB_SIE_EN(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_USB_SIE_SELECT BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_USB_SIE_INTF_WE BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_USB_SIE_INTF_BYIOREG BIT(24)
- #define BIT_SHIFT_USB_SIE_INTF_ADDR 16
- #define BIT_MASK_USB_SIE_INTF_ADDR 0xff
- #define BIT_USB_SIE_INTF_ADDR(x) \
- (((x) & BIT_MASK_USB_SIE_INTF_ADDR) << BIT_SHIFT_USB_SIE_INTF_ADDR)
- #define BITS_USB_SIE_INTF_ADDR \
- (BIT_MASK_USB_SIE_INTF_ADDR << BIT_SHIFT_USB_SIE_INTF_ADDR)
- #define BIT_CLEAR_USB_SIE_INTF_ADDR(x) ((x) & (~BITS_USB_SIE_INTF_ADDR))
- #define BIT_GET_USB_SIE_INTF_ADDR(x) \
- (((x) >> BIT_SHIFT_USB_SIE_INTF_ADDR) & BIT_MASK_USB_SIE_INTF_ADDR)
- #define BIT_SET_USB_SIE_INTF_ADDR(x, v) \
- (BIT_CLEAR_USB_SIE_INTF_ADDR(x) | BIT_USB_SIE_INTF_ADDR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_SHIFT_USB_SIE_INTF_ADDR_V1 16
- #define BIT_MASK_USB_SIE_INTF_ADDR_V1 0x1ff
- #define BIT_USB_SIE_INTF_ADDR_V1(x) \
- (((x) & BIT_MASK_USB_SIE_INTF_ADDR_V1) \
- << BIT_SHIFT_USB_SIE_INTF_ADDR_V1)
- #define BITS_USB_SIE_INTF_ADDR_V1 \
- (BIT_MASK_USB_SIE_INTF_ADDR_V1 << BIT_SHIFT_USB_SIE_INTF_ADDR_V1)
- #define BIT_CLEAR_USB_SIE_INTF_ADDR_V1(x) ((x) & (~BITS_USB_SIE_INTF_ADDR_V1))
- #define BIT_GET_USB_SIE_INTF_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_USB_SIE_INTF_ADDR_V1) & \
- BIT_MASK_USB_SIE_INTF_ADDR_V1)
- #define BIT_SET_USB_SIE_INTF_ADDR_V1(x, v) \
- (BIT_CLEAR_USB_SIE_INTF_ADDR_V1(x) | BIT_USB_SIE_INTF_ADDR_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_SHIFT_USB_SIE_INTF_RD 8
- #define BIT_MASK_USB_SIE_INTF_RD 0xff
- #define BIT_USB_SIE_INTF_RD(x) \
- (((x) & BIT_MASK_USB_SIE_INTF_RD) << BIT_SHIFT_USB_SIE_INTF_RD)
- #define BITS_USB_SIE_INTF_RD \
- (BIT_MASK_USB_SIE_INTF_RD << BIT_SHIFT_USB_SIE_INTF_RD)
- #define BIT_CLEAR_USB_SIE_INTF_RD(x) ((x) & (~BITS_USB_SIE_INTF_RD))
- #define BIT_GET_USB_SIE_INTF_RD(x) \
- (((x) >> BIT_SHIFT_USB_SIE_INTF_RD) & BIT_MASK_USB_SIE_INTF_RD)
- #define BIT_SET_USB_SIE_INTF_RD(x, v) \
- (BIT_CLEAR_USB_SIE_INTF_RD(x) | BIT_USB_SIE_INTF_RD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_SHIFT_NPQ_AVAL_PG 8
- #define BIT_MASK_NPQ_AVAL_PG 0xff
- #define BIT_NPQ_AVAL_PG(x) \
- (((x) & BIT_MASK_NPQ_AVAL_PG) << BIT_SHIFT_NPQ_AVAL_PG)
- #define BITS_NPQ_AVAL_PG (BIT_MASK_NPQ_AVAL_PG << BIT_SHIFT_NPQ_AVAL_PG)
- #define BIT_CLEAR_NPQ_AVAL_PG(x) ((x) & (~BITS_NPQ_AVAL_PG))
- #define BIT_GET_NPQ_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_NPQ_AVAL_PG) & BIT_MASK_NPQ_AVAL_PG)
- #define BIT_SET_NPQ_AVAL_PG(x, v) \
- (BIT_CLEAR_NPQ_AVAL_PG(x) | BIT_NPQ_AVAL_PG(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_USB_SIE_INTF (Offset 0x00E0) */
- #define BIT_SHIFT_USB_SIE_INTF_WD 0
- #define BIT_MASK_USB_SIE_INTF_WD 0xff
- #define BIT_USB_SIE_INTF_WD(x) \
- (((x) & BIT_MASK_USB_SIE_INTF_WD) << BIT_SHIFT_USB_SIE_INTF_WD)
- #define BITS_USB_SIE_INTF_WD \
- (BIT_MASK_USB_SIE_INTF_WD << BIT_SHIFT_USB_SIE_INTF_WD)
- #define BIT_CLEAR_USB_SIE_INTF_WD(x) ((x) & (~BITS_USB_SIE_INTF_WD))
- #define BIT_GET_USB_SIE_INTF_WD(x) \
- (((x) >> BIT_SHIFT_USB_SIE_INTF_WD) & BIT_MASK_USB_SIE_INTF_WD)
- #define BIT_SET_USB_SIE_INTF_WD(x, v) \
- (BIT_CLEAR_USB_SIE_INTF_WD(x) | BIT_USB_SIE_INTF_WD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PCIE_MIO_INTF (Offset 0x00E4) */
- #define BIT_PCIE_MIO_EXIT_L1 BIT(19)
- #define BIT_PCIE_MIO_EXT BIT(18)
- #define BIT_PCIE_MIO_ACK BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PCIE_MIO_INTF (Offset 0x00E4) */
- #define BIT_PCIE_MIO_RIO BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_MIO_INTF (Offset 0x00E4) */
- #define BIT_SHIFT_PCIE_MIO_ADDR_PAGE 16
- #define BIT_MASK_PCIE_MIO_ADDR_PAGE 0x3
- #define BIT_PCIE_MIO_ADDR_PAGE(x) \
- (((x) & BIT_MASK_PCIE_MIO_ADDR_PAGE) << BIT_SHIFT_PCIE_MIO_ADDR_PAGE)
- #define BITS_PCIE_MIO_ADDR_PAGE \
- (BIT_MASK_PCIE_MIO_ADDR_PAGE << BIT_SHIFT_PCIE_MIO_ADDR_PAGE)
- #define BIT_CLEAR_PCIE_MIO_ADDR_PAGE(x) ((x) & (~BITS_PCIE_MIO_ADDR_PAGE))
- #define BIT_GET_PCIE_MIO_ADDR_PAGE(x) \
- (((x) >> BIT_SHIFT_PCIE_MIO_ADDR_PAGE) & BIT_MASK_PCIE_MIO_ADDR_PAGE)
- #define BIT_SET_PCIE_MIO_ADDR_PAGE(x, v) \
- (BIT_CLEAR_PCIE_MIO_ADDR_PAGE(x) | BIT_PCIE_MIO_ADDR_PAGE(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PCIE_MIO_INTF (Offset 0x00E4) */
- #define BIT_PCIE_MIO_IOREG BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PCIE_MIO_INTF (Offset 0x00E4) */
- #define BIT_PCIE_MIO_BYIOREG BIT(13)
- #define BIT_PCIE_MIO_RE BIT(12)
- #define BIT_SHIFT_PCIE_MIO_WE 8
- #define BIT_MASK_PCIE_MIO_WE 0xf
- #define BIT_PCIE_MIO_WE(x) \
- (((x) & BIT_MASK_PCIE_MIO_WE) << BIT_SHIFT_PCIE_MIO_WE)
- #define BITS_PCIE_MIO_WE (BIT_MASK_PCIE_MIO_WE << BIT_SHIFT_PCIE_MIO_WE)
- #define BIT_CLEAR_PCIE_MIO_WE(x) ((x) & (~BITS_PCIE_MIO_WE))
- #define BIT_GET_PCIE_MIO_WE(x) \
- (((x) >> BIT_SHIFT_PCIE_MIO_WE) & BIT_MASK_PCIE_MIO_WE)
- #define BIT_SET_PCIE_MIO_WE(x, v) \
- (BIT_CLEAR_PCIE_MIO_WE(x) | BIT_PCIE_MIO_WE(v))
- #define BIT_SHIFT_PCIE_MIO_ADDR 0
- #define BIT_MASK_PCIE_MIO_ADDR 0xff
- #define BIT_PCIE_MIO_ADDR(x) \
- (((x) & BIT_MASK_PCIE_MIO_ADDR) << BIT_SHIFT_PCIE_MIO_ADDR)
- #define BITS_PCIE_MIO_ADDR (BIT_MASK_PCIE_MIO_ADDR << BIT_SHIFT_PCIE_MIO_ADDR)
- #define BIT_CLEAR_PCIE_MIO_ADDR(x) ((x) & (~BITS_PCIE_MIO_ADDR))
- #define BIT_GET_PCIE_MIO_ADDR(x) \
- (((x) >> BIT_SHIFT_PCIE_MIO_ADDR) & BIT_MASK_PCIE_MIO_ADDR)
- #define BIT_SET_PCIE_MIO_ADDR(x, v) \
- (BIT_CLEAR_PCIE_MIO_ADDR(x) | BIT_PCIE_MIO_ADDR(v))
- /* 2 REG_PCIE_MIO_INTD (Offset 0x00E8) */
- #define BIT_SHIFT_PCIE_MIO_DATA 0
- #define BIT_MASK_PCIE_MIO_DATA 0xffffffffL
- #define BIT_PCIE_MIO_DATA(x) \
- (((x) & BIT_MASK_PCIE_MIO_DATA) << BIT_SHIFT_PCIE_MIO_DATA)
- #define BITS_PCIE_MIO_DATA (BIT_MASK_PCIE_MIO_DATA << BIT_SHIFT_PCIE_MIO_DATA)
- #define BIT_CLEAR_PCIE_MIO_DATA(x) ((x) & (~BITS_PCIE_MIO_DATA))
- #define BIT_GET_PCIE_MIO_DATA(x) \
- (((x) >> BIT_SHIFT_PCIE_MIO_DATA) & BIT_MASK_PCIE_MIO_DATA)
- #define BIT_SET_PCIE_MIO_DATA(x, v) \
- (BIT_CLEAR_PCIE_MIO_DATA(x) | BIT_PCIE_MIO_DATA(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HPON_FSM (Offset 0x00EC) */
- #define BIT_SUSPEND_V1 BIT(31)
- #define BIT_FSM_RESUME_V1 BIT(30)
- #define BIT_HOST_RESUME_SYNC_V1 BIT(29)
- #define BIT_CHIP_PDNB_V1 BIT(28)
- #define BIT_SHIFT_FSM_SUSPEND_V1 25
- #define BIT_MASK_FSM_SUSPEND_V1 0x7
- #define BIT_FSM_SUSPEND_V1(x) \
- (((x) & BIT_MASK_FSM_SUSPEND_V1) << BIT_SHIFT_FSM_SUSPEND_V1)
- #define BITS_FSM_SUSPEND_V1 \
- (BIT_MASK_FSM_SUSPEND_V1 << BIT_SHIFT_FSM_SUSPEND_V1)
- #define BIT_CLEAR_FSM_SUSPEND_V1(x) ((x) & (~BITS_FSM_SUSPEND_V1))
- #define BIT_GET_FSM_SUSPEND_V1(x) \
- (((x) >> BIT_SHIFT_FSM_SUSPEND_V1) & BIT_MASK_FSM_SUSPEND_V1)
- #define BIT_SET_FSM_SUSPEND_V1(x, v) \
- (BIT_CLEAR_FSM_SUSPEND_V1(x) | BIT_FSM_SUSPEND_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WLRF1 (Offset 0x00EC) */
- #define BIT_SHIFT_XTAL_SEL 25
- #define BIT_MASK_XTAL_SEL 0x3
- #define BIT_XTAL_SEL(x) (((x) & BIT_MASK_XTAL_SEL) << BIT_SHIFT_XTAL_SEL)
- #define BITS_XTAL_SEL (BIT_MASK_XTAL_SEL << BIT_SHIFT_XTAL_SEL)
- #define BIT_CLEAR_XTAL_SEL(x) ((x) & (~BITS_XTAL_SEL))
- #define BIT_GET_XTAL_SEL(x) (((x) >> BIT_SHIFT_XTAL_SEL) & BIT_MASK_XTAL_SEL)
- #define BIT_SET_XTAL_SEL(x, v) (BIT_CLEAR_XTAL_SEL(x) | BIT_XTAL_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLRF1 (Offset 0x00EC) */
- #define BIT_SHIFT_WLRF1_CTRL 24
- #define BIT_MASK_WLRF1_CTRL 0xff
- #define BIT_WLRF1_CTRL(x) (((x) & BIT_MASK_WLRF1_CTRL) << BIT_SHIFT_WLRF1_CTRL)
- #define BITS_WLRF1_CTRL (BIT_MASK_WLRF1_CTRL << BIT_SHIFT_WLRF1_CTRL)
- #define BIT_CLEAR_WLRF1_CTRL(x) ((x) & (~BITS_WLRF1_CTRL))
- #define BIT_GET_WLRF1_CTRL(x) \
- (((x) >> BIT_SHIFT_WLRF1_CTRL) & BIT_MASK_WLRF1_CTRL)
- #define BIT_SET_WLRF1_CTRL(x, v) (BIT_CLEAR_WLRF1_CTRL(x) | BIT_WLRF1_CTRL(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HPON_FSM (Offset 0x00EC) */
- #define BIT_PMC_ALD_V1 BIT(24)
- #define BIT_SHIFT_HCI_SEL_1 22
- #define BIT_MASK_HCI_SEL_1 0x3
- #define BIT_HCI_SEL_1(x) (((x) & BIT_MASK_HCI_SEL_1) << BIT_SHIFT_HCI_SEL_1)
- #define BITS_HCI_SEL_1 (BIT_MASK_HCI_SEL_1 << BIT_SHIFT_HCI_SEL_1)
- #define BIT_CLEAR_HCI_SEL_1(x) ((x) & (~BITS_HCI_SEL_1))
- #define BIT_GET_HCI_SEL_1(x) (((x) >> BIT_SHIFT_HCI_SEL_1) & BIT_MASK_HCI_SEL_1)
- #define BIT_SET_HCI_SEL_1(x, v) (BIT_CLEAR_HCI_SEL_1(x) | BIT_HCI_SEL_1(v))
- #define BIT_LOAD_DONE_V1 BIT(21)
- #define BIT_CNT_MATCH BIT(20)
- #define BIT_TIMEUP_V1 BIT(19)
- #define BIT_SPS_12V_VLD BIT(18)
- #define BIT_PCIERST_V1 BIT(17)
- #define BIT_HOST_CLK_VLD BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WLRF1 (Offset 0x00EC) */
- #define BIT_SHIFT_WLRF2_CTRL 16
- #define BIT_MASK_WLRF2_CTRL 0xff
- #define BIT_WLRF2_CTRL(x) (((x) & BIT_MASK_WLRF2_CTRL) << BIT_SHIFT_WLRF2_CTRL)
- #define BITS_WLRF2_CTRL (BIT_MASK_WLRF2_CTRL << BIT_SHIFT_WLRF2_CTRL)
- #define BIT_CLEAR_WLRF2_CTRL(x) ((x) & (~BITS_WLRF2_CTRL))
- #define BIT_GET_WLRF2_CTRL(x) \
- (((x) >> BIT_SHIFT_WLRF2_CTRL) & BIT_MASK_WLRF2_CTRL)
- #define BIT_SET_WLRF2_CTRL(x, v) (BIT_CLEAR_WLRF2_CTRL(x) | BIT_WLRF2_CTRL(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HPON_FSM (Offset 0x00EC) */
- #define BIT_PMC_WR_V1 BIT(15)
- #define BIT_PMC_DATA_V1 BIT(14)
- #define BIT_SHIFT_PMC_ADDR_V1 8
- #define BIT_MASK_PMC_ADDR_V1 0x3f
- #define BIT_PMC_ADDR_V1(x) \
- (((x) & BIT_MASK_PMC_ADDR_V1) << BIT_SHIFT_PMC_ADDR_V1)
- #define BITS_PMC_ADDR_V1 (BIT_MASK_PMC_ADDR_V1 << BIT_SHIFT_PMC_ADDR_V1)
- #define BIT_CLEAR_PMC_ADDR_V1(x) ((x) & (~BITS_PMC_ADDR_V1))
- #define BIT_GET_PMC_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_PMC_ADDR_V1) & BIT_MASK_PMC_ADDR_V1)
- #define BIT_SET_PMC_ADDR_V1(x, v) \
- (BIT_CLEAR_PMC_ADDR_V1(x) | BIT_PMC_ADDR_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WLRF1 (Offset 0x00EC) */
- #define BIT_SHIFT_WLRF3_CTRL 8
- #define BIT_MASK_WLRF3_CTRL 0xff
- #define BIT_WLRF3_CTRL(x) (((x) & BIT_MASK_WLRF3_CTRL) << BIT_SHIFT_WLRF3_CTRL)
- #define BITS_WLRF3_CTRL (BIT_MASK_WLRF3_CTRL << BIT_SHIFT_WLRF3_CTRL)
- #define BIT_CLEAR_WLRF3_CTRL(x) ((x) & (~BITS_WLRF3_CTRL))
- #define BIT_GET_WLRF3_CTRL(x) \
- (((x) >> BIT_SHIFT_WLRF3_CTRL) & BIT_MASK_WLRF3_CTRL)
- #define BIT_SET_WLRF3_CTRL(x, v) (BIT_CLEAR_WLRF3_CTRL(x) | BIT_WLRF3_CTRL(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HPON_FSM (Offset 0x00EC) */
- #define BIT_PMC_COUNT_EN_V1 BIT(7)
- #define BIT_SHIFT_FSM_STATE_V1 0
- #define BIT_MASK_FSM_STATE_V1 0x7f
- #define BIT_FSM_STATE_V1(x) \
- (((x) & BIT_MASK_FSM_STATE_V1) << BIT_SHIFT_FSM_STATE_V1)
- #define BITS_FSM_STATE_V1 (BIT_MASK_FSM_STATE_V1 << BIT_SHIFT_FSM_STATE_V1)
- #define BIT_CLEAR_FSM_STATE_V1(x) ((x) & (~BITS_FSM_STATE_V1))
- #define BIT_GET_FSM_STATE_V1(x) \
- (((x) >> BIT_SHIFT_FSM_STATE_V1) & BIT_MASK_FSM_STATE_V1)
- #define BIT_SET_FSM_STATE_V1(x, v) \
- (BIT_CLEAR_FSM_STATE_V1(x) | BIT_FSM_STATE_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_SHIFT_TRP_ICFG 28
- #define BIT_MASK_TRP_ICFG 0xf
- #define BIT_TRP_ICFG(x) (((x) & BIT_MASK_TRP_ICFG) << BIT_SHIFT_TRP_ICFG)
- #define BITS_TRP_ICFG (BIT_MASK_TRP_ICFG << BIT_SHIFT_TRP_ICFG)
- #define BIT_CLEAR_TRP_ICFG(x) ((x) & (~BITS_TRP_ICFG))
- #define BIT_GET_TRP_ICFG(x) (((x) >> BIT_SHIFT_TRP_ICFG) & BIT_MASK_TRP_ICFG)
- #define BIT_SET_TRP_ICFG(x, v) (BIT_CLEAR_TRP_ICFG(x) | BIT_TRP_ICFG(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_RF_TYPE_ID BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_BD_HCI_SEL BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_LDO_VLD BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_SHIFT_BD_HCI_SEL_V1 26
- #define BIT_MASK_BD_HCI_SEL_V1 0x3
- #define BIT_BD_HCI_SEL_V1(x) \
- (((x) & BIT_MASK_BD_HCI_SEL_V1) << BIT_SHIFT_BD_HCI_SEL_V1)
- #define BITS_BD_HCI_SEL_V1 (BIT_MASK_BD_HCI_SEL_V1 << BIT_SHIFT_BD_HCI_SEL_V1)
- #define BIT_CLEAR_BD_HCI_SEL_V1(x) ((x) & (~BITS_BD_HCI_SEL_V1))
- #define BIT_GET_BD_HCI_SEL_V1(x) \
- (((x) >> BIT_SHIFT_BD_HCI_SEL_V1) & BIT_MASK_BD_HCI_SEL_V1)
- #define BIT_SET_BD_HCI_SEL_V1(x, v) \
- (BIT_CLEAR_BD_HCI_SEL_V1(x) | BIT_BD_HCI_SEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_BD_PKG_SEL BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_SPSLDO_SEL BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_INTERNAL_EXTERNAL_SWR BIT(24)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_LDO_SPS_SEL BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_RTL_ID BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_PAD_HWPD_IDN BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_DIS_WL BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_TESTMODE BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_SHIFT_PSC_TESTCFG 20
- #define BIT_MASK_PSC_TESTCFG 0x3
- #define BIT_PSC_TESTCFG(x) \
- (((x) & BIT_MASK_PSC_TESTCFG) << BIT_SHIFT_PSC_TESTCFG)
- #define BITS_PSC_TESTCFG (BIT_MASK_PSC_TESTCFG << BIT_SHIFT_PSC_TESTCFG)
- #define BIT_CLEAR_PSC_TESTCFG(x) ((x) & (~BITS_PSC_TESTCFG))
- #define BIT_GET_PSC_TESTCFG(x) \
- (((x) >> BIT_SHIFT_PSC_TESTCFG) & BIT_MASK_PSC_TESTCFG)
- #define BIT_SET_PSC_TESTCFG(x, v) \
- (BIT_CLEAR_PSC_TESTCFG(x) | BIT_PSC_TESTCFG(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_SHIFT_VENDOR_ID 16
- #define BIT_MASK_VENDOR_ID 0xf
- #define BIT_VENDOR_ID(x) (((x) & BIT_MASK_VENDOR_ID) << BIT_SHIFT_VENDOR_ID)
- #define BITS_VENDOR_ID (BIT_MASK_VENDOR_ID << BIT_SHIFT_VENDOR_ID)
- #define BIT_CLEAR_VENDOR_ID(x) ((x) & (~BITS_VENDOR_ID))
- #define BIT_GET_VENDOR_ID(x) (((x) >> BIT_SHIFT_VENDOR_ID) & BIT_MASK_VENDOR_ID)
- #define BIT_SET_VENDOR_ID(x, v) (BIT_CLEAR_VENDOR_ID(x) | BIT_VENDOR_ID(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_SHIFT_CHIP_VER_V2 16
- #define BIT_MASK_CHIP_VER_V2 0xf
- #define BIT_CHIP_VER_V2(x) \
- (((x) & BIT_MASK_CHIP_VER_V2) << BIT_SHIFT_CHIP_VER_V2)
- #define BITS_CHIP_VER_V2 (BIT_MASK_CHIP_VER_V2 << BIT_SHIFT_CHIP_VER_V2)
- #define BIT_CLEAR_CHIP_VER_V2(x) ((x) & (~BITS_CHIP_VER_V2))
- #define BIT_GET_CHIP_VER_V2(x) \
- (((x) >> BIT_SHIFT_CHIP_VER_V2) & BIT_MASK_CHIP_VER_V2)
- #define BIT_SET_CHIP_VER_V2(x, v) \
- (BIT_CLEAR_CHIP_VER_V2(x) | BIT_CHIP_VER_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_SHIFT_CHIP_VER 12
- #define BIT_MASK_CHIP_VER 0xf
- #define BIT_CHIP_VER(x) (((x) & BIT_MASK_CHIP_VER) << BIT_SHIFT_CHIP_VER)
- #define BITS_CHIP_VER (BIT_MASK_CHIP_VER << BIT_SHIFT_CHIP_VER)
- #define BIT_CLEAR_CHIP_VER(x) ((x) & (~BITS_CHIP_VER))
- #define BIT_GET_CHIP_VER(x) (((x) >> BIT_SHIFT_CHIP_VER) & BIT_MASK_CHIP_VER)
- #define BIT_SET_CHIP_VER(x, v) (BIT_CLEAR_CHIP_VER(x) | BIT_CHIP_VER(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_TST_MODE_SEL BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_BD_MAC3 BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_IC_MACPHY_MODE BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_BD_MAC1 BIT(10)
- #define BIT_BD_MAC2 BIT(9)
- #define BIT_SIC_IDLE BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_SW_OFFLOAD_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_OCP_SHUTDN BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_OCP_SHUTDN_1 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_V15_VLD BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_V12_VLD BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_PCIRSTB BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_PCLK_VLD BIT(3)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_PCLK_VLD_1 BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_UCLK_VLD BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_ACLK_VLD BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_M200CLK_VLD_V1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG1 (Offset 0x00F0) */
- #define BIT_XCLK_VLD BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SYM_OSC32K_OUTSEL BIT(31)
- #define BIT_BTGP_WAKE_BT_LOC_BIT0 BIT(31)
- #define BIT_SHIFT_SYM_SEC_CLKSEL 30
- #define BIT_MASK_SYM_SEC_CLKSEL 0x3
- #define BIT_SYM_SEC_CLKSEL(x) \
- (((x) & BIT_MASK_SYM_SEC_CLKSEL) << BIT_SHIFT_SYM_SEC_CLKSEL)
- #define BITS_SYM_SEC_CLKSEL \
- (BIT_MASK_SYM_SEC_CLKSEL << BIT_SHIFT_SYM_SEC_CLKSEL)
- #define BIT_CLEAR_SYM_SEC_CLKSEL(x) ((x) & (~BITS_SYM_SEC_CLKSEL))
- #define BIT_GET_SYM_SEC_CLKSEL(x) \
- (((x) >> BIT_SHIFT_SYM_SEC_CLKSEL) & BIT_MASK_SYM_SEC_CLKSEL)
- #define BIT_SET_SYM_SEC_CLKSEL(x, v) \
- (BIT_CLEAR_SYM_SEC_CLKSEL(x) | BIT_SYM_SEC_CLKSEL(v))
- #define BIT_SHIFT_WL_GPIO_SEL 30
- #define BIT_MASK_WL_GPIO_SEL 0x3
- #define BIT_WL_GPIO_SEL(x) \
- (((x) & BIT_MASK_WL_GPIO_SEL) << BIT_SHIFT_WL_GPIO_SEL)
- #define BITS_WL_GPIO_SEL (BIT_MASK_WL_GPIO_SEL << BIT_SHIFT_WL_GPIO_SEL)
- #define BIT_CLEAR_WL_GPIO_SEL(x) ((x) & (~BITS_WL_GPIO_SEL))
- #define BIT_GET_WL_GPIO_SEL(x) \
- (((x) >> BIT_SHIFT_WL_GPIO_SEL) & BIT_MASK_WL_GPIO_SEL)
- #define BIT_SET_WL_GPIO_SEL(x, v) \
- (BIT_CLEAR_WL_GPIO_SEL(x) | BIT_WL_GPIO_SEL(v))
- #define BIT_SHIFT_BT_MCM_CTRL_LOC 29
- #define BIT_MASK_BT_MCM_CTRL_LOC 0x3
- #define BIT_BT_MCM_CTRL_LOC(x) \
- (((x) & BIT_MASK_BT_MCM_CTRL_LOC) << BIT_SHIFT_BT_MCM_CTRL_LOC)
- #define BITS_BT_MCM_CTRL_LOC \
- (BIT_MASK_BT_MCM_CTRL_LOC << BIT_SHIFT_BT_MCM_CTRL_LOC)
- #define BIT_CLEAR_BT_MCM_CTRL_LOC(x) ((x) & (~BITS_BT_MCM_CTRL_LOC))
- #define BIT_GET_BT_MCM_CTRL_LOC(x) \
- (((x) >> BIT_SHIFT_BT_MCM_CTRL_LOC) & BIT_MASK_BT_MCM_CTRL_LOC)
- #define BIT_SET_BT_MCM_CTRL_LOC(x, v) \
- (BIT_CLEAR_BT_MCM_CTRL_LOC(x) | BIT_BT_MCM_CTRL_LOC(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_RF_RL_ID 28
- #define BIT_MASK_RF_RL_ID 0xf
- #define BIT_RF_RL_ID(x) (((x) & BIT_MASK_RF_RL_ID) << BIT_SHIFT_RF_RL_ID)
- #define BITS_RF_RL_ID (BIT_MASK_RF_RL_ID << BIT_SHIFT_RF_RL_ID)
- #define BIT_CLEAR_RF_RL_ID(x) ((x) & (~BITS_RF_RL_ID))
- #define BIT_GET_RF_RL_ID(x) (((x) >> BIT_SHIFT_RF_RL_ID) & BIT_MASK_RF_RL_ID)
- #define BIT_SET_RF_RL_ID(x, v) (BIT_CLEAR_RF_RL_ID(x) | BIT_RF_RL_ID(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_SYM_MAC_CLKSEL 28
- #define BIT_MASK_SYM_MAC_CLKSEL 0x3
- #define BIT_SYM_MAC_CLKSEL(x) \
- (((x) & BIT_MASK_SYM_MAC_CLKSEL) << BIT_SHIFT_SYM_MAC_CLKSEL)
- #define BITS_SYM_MAC_CLKSEL \
- (BIT_MASK_SYM_MAC_CLKSEL << BIT_SHIFT_SYM_MAC_CLKSEL)
- #define BIT_CLEAR_SYM_MAC_CLKSEL(x) ((x) & (~BITS_SYM_MAC_CLKSEL))
- #define BIT_GET_SYM_MAC_CLKSEL(x) \
- (((x) >> BIT_SHIFT_SYM_MAC_CLKSEL) & BIT_MASK_SYM_MAC_CLKSEL)
- #define BIT_SET_SYM_MAC_CLKSEL(x, v) \
- (BIT_CLEAR_SYM_MAC_CLKSEL(x) | BIT_SYM_MAC_CLKSEL(v))
- #define BIT_SHIFT_SW_DPDT_LOC 27
- #define BIT_MASK_SW_DPDT_LOC 0x3
- #define BIT_SW_DPDT_LOC(x) \
- (((x) & BIT_MASK_SW_DPDT_LOC) << BIT_SHIFT_SW_DPDT_LOC)
- #define BITS_SW_DPDT_LOC (BIT_MASK_SW_DPDT_LOC << BIT_SHIFT_SW_DPDT_LOC)
- #define BIT_CLEAR_SW_DPDT_LOC(x) ((x) & (~BITS_SW_DPDT_LOC))
- #define BIT_GET_SW_DPDT_LOC(x) \
- (((x) >> BIT_SHIFT_SW_DPDT_LOC) & BIT_MASK_SW_DPDT_LOC)
- #define BIT_SET_SW_DPDT_LOC(x, v) \
- (BIT_CLEAR_SW_DPDT_LOC(x) | BIT_SW_DPDT_LOC(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_U3_CLK_VLD BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_WLGP_HW_DIS_LOC_BIT0 BIT(26)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_PRST_VLD_V1 BIT(26)
- #define BIT_PDN BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_PKG_SEL 24
- #define BIT_MASK_PKG_SEL 0x3
- #define BIT_PKG_SEL(x) (((x) & BIT_MASK_PKG_SEL) << BIT_SHIFT_PKG_SEL)
- #define BITS_PKG_SEL (BIT_MASK_PKG_SEL << BIT_SHIFT_PKG_SEL)
- #define BIT_CLEAR_PKG_SEL(x) ((x) & (~BITS_PKG_SEL))
- #define BIT_GET_PKG_SEL(x) (((x) >> BIT_SHIFT_PKG_SEL) & BIT_MASK_PKG_SEL)
- #define BIT_SET_PKG_SEL(x, v) (BIT_CLEAR_PKG_SEL(x) | BIT_PKG_SEL(v))
- #define BIT_SHIFT_SYM_OSC32K_RCAL 24
- #define BIT_MASK_SYM_OSC32K_RCAL 0x3f
- #define BIT_SYM_OSC32K_RCAL(x) \
- (((x) & BIT_MASK_SYM_OSC32K_RCAL) << BIT_SHIFT_SYM_OSC32K_RCAL)
- #define BITS_SYM_OSC32K_RCAL \
- (BIT_MASK_SYM_OSC32K_RCAL << BIT_SHIFT_SYM_OSC32K_RCAL)
- #define BIT_CLEAR_SYM_OSC32K_RCAL(x) ((x) & (~BITS_SYM_OSC32K_RCAL))
- #define BIT_GET_SYM_OSC32K_RCAL(x) \
- (((x) >> BIT_SHIFT_SYM_OSC32K_RCAL) & BIT_MASK_SYM_OSC32K_RCAL)
- #define BIT_SET_SYM_OSC32K_RCAL(x, v) \
- (BIT_CLEAR_SYM_OSC32K_RCAL(x) | BIT_SYM_OSC32K_RCAL(v))
- #define BIT_SHIFT_SW_GPIO_B_PD 24
- #define BIT_MASK_SW_GPIO_B_PD 0xff
- #define BIT_SW_GPIO_B_PD(x) \
- (((x) & BIT_MASK_SW_GPIO_B_PD) << BIT_SHIFT_SW_GPIO_B_PD)
- #define BITS_SW_GPIO_B_PD (BIT_MASK_SW_GPIO_B_PD << BIT_SHIFT_SW_GPIO_B_PD)
- #define BIT_CLEAR_SW_GPIO_B_PD(x) ((x) & (~BITS_SW_GPIO_B_PD))
- #define BIT_GET_SW_GPIO_B_PD(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_B_PD) & BIT_MASK_SW_GPIO_B_PD)
- #define BIT_SET_SW_GPIO_B_PD(x, v) \
- (BIT_CLEAR_SW_GPIO_B_PD(x) | BIT_SW_GPIO_B_PD(v))
- #define BIT_SHIFT_SW_GPIO_B_IN 24
- #define BIT_MASK_SW_GPIO_B_IN 0xff
- #define BIT_SW_GPIO_B_IN(x) \
- (((x) & BIT_MASK_SW_GPIO_B_IN) << BIT_SHIFT_SW_GPIO_B_IN)
- #define BITS_SW_GPIO_B_IN (BIT_MASK_SW_GPIO_B_IN << BIT_SHIFT_SW_GPIO_B_IN)
- #define BIT_CLEAR_SW_GPIO_B_IN(x) ((x) & (~BITS_SW_GPIO_B_IN))
- #define BIT_GET_SW_GPIO_B_IN(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_B_IN) & BIT_MASK_SW_GPIO_B_IN)
- #define BIT_SET_SW_GPIO_B_IN(x, v) \
- (BIT_CLEAR_SW_GPIO_B_IN(x) | BIT_SW_GPIO_B_IN(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_OCP_SHUTDN_V1 BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_ANT_SEL_01_LOC 23
- #define BIT_MASK_ANT_SEL_01_LOC 0x7
- #define BIT_ANT_SEL_01_LOC(x) \
- (((x) & BIT_MASK_ANT_SEL_01_LOC) << BIT_SHIFT_ANT_SEL_01_LOC)
- #define BITS_ANT_SEL_01_LOC \
- (BIT_MASK_ANT_SEL_01_LOC << BIT_SHIFT_ANT_SEL_01_LOC)
- #define BIT_CLEAR_ANT_SEL_01_LOC(x) ((x) & (~BITS_ANT_SEL_01_LOC))
- #define BIT_GET_ANT_SEL_01_LOC(x) \
- (((x) >> BIT_SHIFT_ANT_SEL_01_LOC) & BIT_MASK_ANT_SEL_01_LOC)
- #define BIT_SET_ANT_SEL_01_LOC(x, v) \
- (BIT_CLEAR_ANT_SEL_01_LOC(x) | BIT_ANT_SEL_01_LOC(v))
- #define BIT_SHIFT_AUTOLOADABLE_AT_1FC 23
- #define BIT_MASK_AUTOLOADABLE_AT_1FC 0x3f
- #define BIT_AUTOLOADABLE_AT_1FC(x) \
- (((x) & BIT_MASK_AUTOLOADABLE_AT_1FC) << BIT_SHIFT_AUTOLOADABLE_AT_1FC)
- #define BITS_AUTOLOADABLE_AT_1FC \
- (BIT_MASK_AUTOLOADABLE_AT_1FC << BIT_SHIFT_AUTOLOADABLE_AT_1FC)
- #define BIT_CLEAR_AUTOLOADABLE_AT_1FC(x) ((x) & (~BITS_AUTOLOADABLE_AT_1FC))
- #define BIT_GET_AUTOLOADABLE_AT_1FC(x) \
- (((x) >> BIT_SHIFT_AUTOLOADABLE_AT_1FC) & BIT_MASK_AUTOLOADABLE_AT_1FC)
- #define BIT_SET_AUTOLOADABLE_AT_1FC(x, v) \
- (BIT_CLEAR_AUTOLOADABLE_AT_1FC(x) | BIT_AUTOLOADABLE_AT_1FC(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_PCLK_VLD_V1 BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_BT_DISN_EN_V1 BIT(22)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_U2_CLK_VLD BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_ANT_SEL_23_LOC 21
- #define BIT_MASK_ANT_SEL_23_LOC 0x3
- #define BIT_ANT_SEL_23_LOC(x) \
- (((x) & BIT_MASK_ANT_SEL_23_LOC) << BIT_SHIFT_ANT_SEL_23_LOC)
- #define BITS_ANT_SEL_23_LOC \
- (BIT_MASK_ANT_SEL_23_LOC << BIT_SHIFT_ANT_SEL_23_LOC)
- #define BIT_CLEAR_ANT_SEL_23_LOC(x) ((x) & (~BITS_ANT_SEL_23_LOC))
- #define BIT_GET_ANT_SEL_23_LOC(x) \
- (((x) >> BIT_SHIFT_ANT_SEL_23_LOC) & BIT_MASK_ANT_SEL_23_LOC)
- #define BIT_SET_ANT_SEL_23_LOC(x, v) \
- (BIT_CLEAR_ANT_SEL_23_LOC(x) | BIT_ANT_SEL_23_LOC(v))
- #define BIT_BT_SUSN_LOC BIT(21)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_PLL_CLK_VLD BIT(21)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_SW_ICFG 20
- #define BIT_MASK_SW_ICFG 0xf
- #define BIT_SW_ICFG(x) (((x) & BIT_MASK_SW_ICFG) << BIT_SHIFT_SW_ICFG)
- #define BITS_SW_ICFG (BIT_MASK_SW_ICFG << BIT_SHIFT_SW_ICFG)
- #define BIT_CLEAR_SW_ICFG(x) ((x) & (~BITS_SW_ICFG))
- #define BIT_GET_SW_ICFG(x) (((x) >> BIT_SHIFT_SW_ICFG) & BIT_MASK_SW_ICFG)
- #define BIT_SET_SW_ICFG(x, v) (BIT_CLEAR_SW_ICFG(x) | BIT_SW_ICFG(v))
- #define BIT_SYM_CONF_BYTE_ENB BIT(20)
- #define BIT_WLBB_RFE_LED1 BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_XCK_VLD BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_HPHY_ICFG BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_EXTCK32K_LOC 19
- #define BIT_MASK_EXTCK32K_LOC 0x3
- #define BIT_EXTCK32K_LOC(x) \
- (((x) & BIT_MASK_EXTCK32K_LOC) << BIT_SHIFT_EXTCK32K_LOC)
- #define BITS_EXTCK32K_LOC (BIT_MASK_EXTCK32K_LOC << BIT_SHIFT_EXTCK32K_LOC)
- #define BIT_CLEAR_EXTCK32K_LOC(x) ((x) & (~BITS_EXTCK32K_LOC))
- #define BIT_GET_EXTCK32K_LOC(x) \
- (((x) >> BIT_SHIFT_EXTCK32K_LOC) & BIT_MASK_EXTCK32K_LOC)
- #define BIT_SET_EXTCK32K_LOC(x, v) \
- (BIT_CLEAR_EXTCK32K_LOC(x) | BIT_EXTCK32K_LOC(v))
- #define BIT_WLGP_LED1_EN BIT(19)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_CK200M_VLD BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_BT_COEX_MBOX_LOC BIT(18)
- #define BIT_WLGP_ANT23_EN BIT(18)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_HCI_SEL_EMBEDDED BIT(18)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_BTEN_TRAP BIT(18)
- #define BIT_PKG_EN_V1 BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_SEL_0XC0 16
- #define BIT_MASK_SEL_0XC0 0x3
- #define BIT_SEL_0XC0(x) (((x) & BIT_MASK_SEL_0XC0) << BIT_SHIFT_SEL_0XC0)
- #define BITS_SEL_0XC0 (BIT_MASK_SEL_0XC0 << BIT_SHIFT_SEL_0XC0)
- #define BIT_CLEAR_SEL_0XC0(x) ((x) & (~BITS_SEL_0XC0))
- #define BIT_GET_SEL_0XC0(x) (((x) >> BIT_SHIFT_SEL_0XC0) & BIT_MASK_SEL_0XC0)
- #define BIT_SET_SEL_0XC0(x, v) (BIT_CLEAR_SEL_0XC0(x) | BIT_SEL_0XC0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SYM_MCUFWDL_DDMA_EN BIT(16)
- #define BIT_SYM_SPIC_BOOT_ADDR_CMP BIT(16)
- #define BIT_SHIFT_SYM_OSC32K_CLKGEN0 16
- #define BIT_MASK_SYM_OSC32K_CLKGEN0 0xff
- #define BIT_SYM_OSC32K_CLKGEN0(x) \
- (((x) & BIT_MASK_SYM_OSC32K_CLKGEN0) << BIT_SHIFT_SYM_OSC32K_CLKGEN0)
- #define BITS_SYM_OSC32K_CLKGEN0 \
- (BIT_MASK_SYM_OSC32K_CLKGEN0 << BIT_SHIFT_SYM_OSC32K_CLKGEN0)
- #define BIT_CLEAR_SYM_OSC32K_CLKGEN0(x) ((x) & (~BITS_SYM_OSC32K_CLKGEN0))
- #define BIT_GET_SYM_OSC32K_CLKGEN0(x) \
- (((x) >> BIT_SHIFT_SYM_OSC32K_CLKGEN0) & BIT_MASK_SYM_OSC32K_CLKGEN0)
- #define BIT_SET_SYM_OSC32K_CLKGEN0(x, v) \
- (BIT_CLEAR_SYM_OSC32K_CLKGEN0(x) | BIT_SYM_OSC32K_CLKGEN0(v))
- #define BIT_SHIFT_CRC16_RESULT 16
- #define BIT_MASK_CRC16_RESULT 0xffff
- #define BIT_CRC16_RESULT(x) \
- (((x) & BIT_MASK_CRC16_RESULT) << BIT_SHIFT_CRC16_RESULT)
- #define BITS_CRC16_RESULT (BIT_MASK_CRC16_RESULT << BIT_SHIFT_CRC16_RESULT)
- #define BIT_CLEAR_CRC16_RESULT(x) ((x) & (~BITS_CRC16_RESULT))
- #define BIT_GET_CRC16_RESULT(x) \
- (((x) >> BIT_SHIFT_CRC16_RESULT) & BIT_MASK_CRC16_RESULT)
- #define BIT_SET_CRC16_RESULT(x, v) \
- (BIT_CLEAR_CRC16_RESULT(x) | BIT_CRC16_RESULT(v))
- #define BIT_SHIFT_BTGP_LEDIO_LOC 16
- #define BIT_MASK_BTGP_LEDIO_LOC 0x3
- #define BIT_BTGP_LEDIO_LOC(x) \
- (((x) & BIT_MASK_BTGP_LEDIO_LOC) << BIT_SHIFT_BTGP_LEDIO_LOC)
- #define BITS_BTGP_LEDIO_LOC \
- (BIT_MASK_BTGP_LEDIO_LOC << BIT_SHIFT_BTGP_LEDIO_LOC)
- #define BIT_CLEAR_BTGP_LEDIO_LOC(x) ((x) & (~BITS_BTGP_LEDIO_LOC))
- #define BIT_GET_BTGP_LEDIO_LOC(x) \
- (((x) >> BIT_SHIFT_BTGP_LEDIO_LOC) & BIT_MASK_BTGP_LEDIO_LOC)
- #define BIT_SET_BTGP_LEDIO_LOC(x, v) \
- (BIT_CLEAR_BTGP_LEDIO_LOC(x) | BIT_BTGP_LEDIO_LOC(v))
- #define BIT_SHIFT_FEM_EN 16
- #define BIT_MASK_FEM_EN 0x3
- #define BIT_FEM_EN(x) (((x) & BIT_MASK_FEM_EN) << BIT_SHIFT_FEM_EN)
- #define BITS_FEM_EN (BIT_MASK_FEM_EN << BIT_SHIFT_FEM_EN)
- #define BIT_CLEAR_FEM_EN(x) ((x) & (~BITS_FEM_EN))
- #define BIT_GET_FEM_EN(x) (((x) >> BIT_SHIFT_FEM_EN) & BIT_MASK_FEM_EN)
- #define BIT_SET_FEM_EN(x, v) (BIT_CLEAR_FEM_EN(x) | BIT_FEM_EN(v))
- #define BIT_SHIFT_SW_GPIO_B_PU 16
- #define BIT_MASK_SW_GPIO_B_PU 0xff
- #define BIT_SW_GPIO_B_PU(x) \
- (((x) & BIT_MASK_SW_GPIO_B_PU) << BIT_SHIFT_SW_GPIO_B_PU)
- #define BITS_SW_GPIO_B_PU (BIT_MASK_SW_GPIO_B_PU << BIT_SHIFT_SW_GPIO_B_PU)
- #define BIT_CLEAR_SW_GPIO_B_PU(x) ((x) & (~BITS_SW_GPIO_B_PU))
- #define BIT_GET_SW_GPIO_B_PU(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_B_PU) & BIT_MASK_SW_GPIO_B_PU)
- #define BIT_SET_SW_GPIO_B_PU(x, v) \
- (BIT_CLEAR_SW_GPIO_B_PU(x) | BIT_SW_GPIO_B_PU(v))
- #define BIT_SHIFT_SYM_INT_PERIODIC 16
- #define BIT_MASK_SYM_INT_PERIODIC 0x3ff
- #define BIT_SYM_INT_PERIODIC(x) \
- (((x) & BIT_MASK_SYM_INT_PERIODIC) << BIT_SHIFT_SYM_INT_PERIODIC)
- #define BITS_SYM_INT_PERIODIC \
- (BIT_MASK_SYM_INT_PERIODIC << BIT_SHIFT_SYM_INT_PERIODIC)
- #define BIT_CLEAR_SYM_INT_PERIODIC(x) ((x) & (~BITS_SYM_INT_PERIODIC))
- #define BIT_GET_SYM_INT_PERIODIC(x) \
- (((x) >> BIT_SHIFT_SYM_INT_PERIODIC) & BIT_MASK_SYM_INT_PERIODIC)
- #define BIT_SET_SYM_INT_PERIODIC(x, v) \
- (BIT_CLEAR_SYM_INT_PERIODIC(x) | BIT_SYM_INT_PERIODIC(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_TRAP_LDO_SPS_V1 BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_IDV_DPDTSEL_P BIT(15)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_MACRDY BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_LTE_COEX_UART_LOC 14
- #define BIT_MASK_LTE_COEX_UART_LOC 0x3
- #define BIT_LTE_COEX_UART_LOC(x) \
- (((x) & BIT_MASK_LTE_COEX_UART_LOC) << BIT_SHIFT_LTE_COEX_UART_LOC)
- #define BITS_LTE_COEX_UART_LOC \
- (BIT_MASK_LTE_COEX_UART_LOC << BIT_SHIFT_LTE_COEX_UART_LOC)
- #define BIT_CLEAR_LTE_COEX_UART_LOC(x) ((x) & (~BITS_LTE_COEX_UART_LOC))
- #define BIT_GET_LTE_COEX_UART_LOC(x) \
- (((x) >> BIT_SHIFT_LTE_COEX_UART_LOC) & BIT_MASK_LTE_COEX_UART_LOC)
- #define BIT_SET_LTE_COEX_UART_LOC(x, v) \
- (BIT_CLEAR_LTE_COEX_UART_LOC(x) | BIT_LTE_COEX_UART_LOC(v))
- #define BIT_IDV_DPDTSEL_N BIT(14)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_12V_VLD BIT(14)
- #define BIT_U3PHY_RST BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_SYM_LDOA12V_WT 12
- #define BIT_MASK_SYM_LDOA12V_WT 0x3
- #define BIT_SYM_LDOA12V_WT(x) \
- (((x) & BIT_MASK_SYM_LDOA12V_WT) << BIT_SHIFT_SYM_LDOA12V_WT)
- #define BITS_SYM_LDOA12V_WT \
- (BIT_MASK_SYM_LDOA12V_WT << BIT_SHIFT_SYM_LDOA12V_WT)
- #define BIT_CLEAR_SYM_LDOA12V_WT(x) ((x) & (~BITS_SYM_LDOA12V_WT))
- #define BIT_GET_SYM_LDOA12V_WT(x) \
- (((x) >> BIT_SHIFT_SYM_LDOA12V_WT) & BIT_MASK_SYM_LDOA12V_WT)
- #define BIT_SET_SYM_LDOA12V_WT(x, v) \
- (BIT_CLEAR_SYM_LDOA12V_WT(x) | BIT_SYM_LDOA12V_WT(v))
- #define BIT_SHIFT_SYM_OSC32K_TEMP_COMP 12
- #define BIT_MASK_SYM_OSC32K_TEMP_COMP 0xf
- #define BIT_SYM_OSC32K_TEMP_COMP(x) \
- (((x) & BIT_MASK_SYM_OSC32K_TEMP_COMP) \
- << BIT_SHIFT_SYM_OSC32K_TEMP_COMP)
- #define BITS_SYM_OSC32K_TEMP_COMP \
- (BIT_MASK_SYM_OSC32K_TEMP_COMP << BIT_SHIFT_SYM_OSC32K_TEMP_COMP)
- #define BIT_CLEAR_SYM_OSC32K_TEMP_COMP(x) ((x) & (~BITS_SYM_OSC32K_TEMP_COMP))
- #define BIT_GET_SYM_OSC32K_TEMP_COMP(x) \
- (((x) >> BIT_SHIFT_SYM_OSC32K_TEMP_COMP) & \
- BIT_MASK_SYM_OSC32K_TEMP_COMP)
- #define BIT_SET_SYM_OSC32K_TEMP_COMP(x, v) \
- (BIT_CLEAR_SYM_OSC32K_TEMP_COMP(x) | BIT_SYM_OSC32K_TEMP_COMP(v))
- #define BIT_SHIFT_LTE_3W_LOC 12
- #define BIT_MASK_LTE_3W_LOC 0x3
- #define BIT_LTE_3W_LOC(x) (((x) & BIT_MASK_LTE_3W_LOC) << BIT_SHIFT_LTE_3W_LOC)
- #define BITS_LTE_3W_LOC (BIT_MASK_LTE_3W_LOC << BIT_SHIFT_LTE_3W_LOC)
- #define BIT_CLEAR_LTE_3W_LOC(x) ((x) & (~BITS_LTE_3W_LOC))
- #define BIT_GET_LTE_3W_LOC(x) \
- (((x) >> BIT_SHIFT_LTE_3W_LOC) & BIT_MASK_LTE_3W_LOC)
- #define BIT_SET_LTE_3W_LOC(x, v) (BIT_CLEAR_LTE_3W_LOC(x) | BIT_LTE_3W_LOC(v))
- #define BIT_SHIFT_HW_EXTWOL_LOC 12
- #define BIT_MASK_HW_EXTWOL_LOC 0x3
- #define BIT_HW_EXTWOL_LOC(x) \
- (((x) & BIT_MASK_HW_EXTWOL_LOC) << BIT_SHIFT_HW_EXTWOL_LOC)
- #define BITS_HW_EXTWOL_LOC (BIT_MASK_HW_EXTWOL_LOC << BIT_SHIFT_HW_EXTWOL_LOC)
- #define BIT_CLEAR_HW_EXTWOL_LOC(x) ((x) & (~BITS_HW_EXTWOL_LOC))
- #define BIT_GET_HW_EXTWOL_LOC(x) \
- (((x) >> BIT_SHIFT_HW_EXTWOL_LOC) & BIT_MASK_HW_EXTWOL_LOC)
- #define BIT_SET_HW_EXTWOL_LOC(x, v) \
- (BIT_CLEAR_HW_EXTWOL_LOC(x) | BIT_HW_EXTWOL_LOC(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_HCI_SEL_V4 12
- #define BIT_MASK_HCI_SEL_V4 0x3
- #define BIT_HCI_SEL_V4(x) (((x) & BIT_MASK_HCI_SEL_V4) << BIT_SHIFT_HCI_SEL_V4)
- #define BITS_HCI_SEL_V4 (BIT_MASK_HCI_SEL_V4 << BIT_SHIFT_HCI_SEL_V4)
- #define BIT_CLEAR_HCI_SEL_V4(x) ((x) & (~BITS_HCI_SEL_V4))
- #define BIT_GET_HCI_SEL_V4(x) \
- (((x) >> BIT_SHIFT_HCI_SEL_V4) & BIT_MASK_HCI_SEL_V4)
- #define BIT_SET_HCI_SEL_V4(x, v) (BIT_CLEAR_HCI_SEL_V4(x) | BIT_HCI_SEL_V4(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_USB2_SEL_V1 BIT(12)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_HCI_SEL_V3 12
- #define BIT_MASK_HCI_SEL_V3 0x7
- #define BIT_HCI_SEL_V3(x) (((x) & BIT_MASK_HCI_SEL_V3) << BIT_SHIFT_HCI_SEL_V3)
- #define BITS_HCI_SEL_V3 (BIT_MASK_HCI_SEL_V3 << BIT_SHIFT_HCI_SEL_V3)
- #define BIT_CLEAR_HCI_SEL_V3(x) ((x) & (~BITS_HCI_SEL_V3))
- #define BIT_GET_HCI_SEL_V3(x) \
- (((x) >> BIT_SHIFT_HCI_SEL_V3) & BIT_MASK_HCI_SEL_V3)
- #define BIT_SET_HCI_SEL_V3(x, v) (BIT_CLEAR_HCI_SEL_V3(x) | BIT_HCI_SEL_V3(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SIC_LOC BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_USB_OPERATION_MODE BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_BTGP_WAKE_LOC 10
- #define BIT_MASK_BTGP_WAKE_LOC 0x3
- #define BIT_BTGP_WAKE_LOC(x) \
- (((x) & BIT_MASK_BTGP_WAKE_LOC) << BIT_SHIFT_BTGP_WAKE_LOC)
- #define BITS_BTGP_WAKE_LOC (BIT_MASK_BTGP_WAKE_LOC << BIT_SHIFT_BTGP_WAKE_LOC)
- #define BIT_CLEAR_BTGP_WAKE_LOC(x) ((x) & (~BITS_BTGP_WAKE_LOC))
- #define BIT_GET_BTGP_WAKE_LOC(x) \
- (((x) >> BIT_SHIFT_BTGP_WAKE_LOC) & BIT_MASK_BTGP_WAKE_LOC)
- #define BIT_SET_BTGP_WAKE_LOC(x, v) \
- (BIT_CLEAR_BTGP_WAKE_LOC(x) | BIT_BTGP_WAKE_LOC(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_BT_PDN BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_WLMAC_DBG_LOC 9
- #define BIT_MASK_WLMAC_DBG_LOC 0x3
- #define BIT_WLMAC_DBG_LOC(x) \
- (((x) & BIT_MASK_WLMAC_DBG_LOC) << BIT_SHIFT_WLMAC_DBG_LOC)
- #define BITS_WLMAC_DBG_LOC (BIT_MASK_WLMAC_DBG_LOC << BIT_SHIFT_WLMAC_DBG_LOC)
- #define BIT_CLEAR_WLMAC_DBG_LOC(x) ((x) & (~BITS_WLMAC_DBG_LOC))
- #define BIT_GET_WLMAC_DBG_LOC(x) \
- (((x) >> BIT_SHIFT_WLMAC_DBG_LOC) & BIT_MASK_WLMAC_DBG_LOC)
- #define BIT_SET_WLMAC_DBG_LOC(x, v) \
- (BIT_CLEAR_WLMAC_DBG_LOC(x) | BIT_WLMAC_DBG_LOC(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_AUTO_WLPON BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SYM_MCU_CLK_DIV2 BIT(8)
- #define BIT_SHIFT_SYM_OSC32K_LDO_V18ADJ 8
- #define BIT_MASK_SYM_OSC32K_LDO_V18ADJ 0xf
- #define BIT_SYM_OSC32K_LDO_V18ADJ(x) \
- (((x) & BIT_MASK_SYM_OSC32K_LDO_V18ADJ) \
- << BIT_SHIFT_SYM_OSC32K_LDO_V18ADJ)
- #define BITS_SYM_OSC32K_LDO_V18ADJ \
- (BIT_MASK_SYM_OSC32K_LDO_V18ADJ << BIT_SHIFT_SYM_OSC32K_LDO_V18ADJ)
- #define BIT_CLEAR_SYM_OSC32K_LDO_V18ADJ(x) ((x) & (~BITS_SYM_OSC32K_LDO_V18ADJ))
- #define BIT_GET_SYM_OSC32K_LDO_V18ADJ(x) \
- (((x) >> BIT_SHIFT_SYM_OSC32K_LDO_V18ADJ) & \
- BIT_MASK_SYM_OSC32K_LDO_V18ADJ)
- #define BIT_SET_SYM_OSC32K_LDO_V18ADJ(x, v) \
- (BIT_CLEAR_SYM_OSC32K_LDO_V18ADJ(x) | BIT_SYM_OSC32K_LDO_V18ADJ(v))
- #define BIT_SHIFT_HOST_WAKE_WL_LOC 8
- #define BIT_MASK_HOST_WAKE_WL_LOC 0x3
- #define BIT_HOST_WAKE_WL_LOC(x) \
- (((x) & BIT_MASK_HOST_WAKE_WL_LOC) << BIT_SHIFT_HOST_WAKE_WL_LOC)
- #define BITS_HOST_WAKE_WL_LOC \
- (BIT_MASK_HOST_WAKE_WL_LOC << BIT_SHIFT_HOST_WAKE_WL_LOC)
- #define BIT_CLEAR_HOST_WAKE_WL_LOC(x) ((x) & (~BITS_HOST_WAKE_WL_LOC))
- #define BIT_GET_HOST_WAKE_WL_LOC(x) \
- (((x) >> BIT_SHIFT_HOST_WAKE_WL_LOC) & BIT_MASK_HOST_WAKE_WL_LOC)
- #define BIT_SET_HOST_WAKE_WL_LOC(x, v) \
- (BIT_CLEAR_HOST_WAKE_WL_LOC(x) | BIT_HOST_WAKE_WL_LOC(v))
- #define BIT_SHIFT_SW_GPIO_B_OE2 8
- #define BIT_MASK_SW_GPIO_B_OE2 0xff
- #define BIT_SW_GPIO_B_OE2(x) \
- (((x) & BIT_MASK_SW_GPIO_B_OE2) << BIT_SHIFT_SW_GPIO_B_OE2)
- #define BITS_SW_GPIO_B_OE2 (BIT_MASK_SW_GPIO_B_OE2 << BIT_SHIFT_SW_GPIO_B_OE2)
- #define BIT_CLEAR_SW_GPIO_B_OE2(x) ((x) & (~BITS_SW_GPIO_B_OE2))
- #define BIT_GET_SW_GPIO_B_OE2(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_B_OE2) & BIT_MASK_SW_GPIO_B_OE2)
- #define BIT_SET_SW_GPIO_B_OE2(x, v) \
- (BIT_CLEAR_SW_GPIO_B_OE2(x) | BIT_SW_GPIO_B_OE2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_TRAP_ICFG 8
- #define BIT_MASK_TRAP_ICFG 0xf
- #define BIT_TRAP_ICFG(x) (((x) & BIT_MASK_TRAP_ICFG) << BIT_SHIFT_TRAP_ICFG)
- #define BITS_TRAP_ICFG (BIT_MASK_TRAP_ICFG << BIT_SHIFT_TRAP_ICFG)
- #define BIT_CLEAR_TRAP_ICFG(x) ((x) & (~BITS_TRAP_ICFG))
- #define BIT_GET_TRAP_ICFG(x) (((x) >> BIT_SHIFT_TRAP_ICFG) & BIT_MASK_TRAP_ICFG)
- #define BIT_SET_TRAP_ICFG(x, v) (BIT_CLEAR_TRAP_ICFG(x) | BIT_TRAP_ICFG(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_WL_MODE BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SPI_FLASH_LOC BIT(7)
- #define BIT_SHIFT_WLPHY_DBG_LOC 7
- #define BIT_MASK_WLPHY_DBG_LOC 0x3
- #define BIT_WLPHY_DBG_LOC(x) \
- (((x) & BIT_MASK_WLPHY_DBG_LOC) << BIT_SHIFT_WLPHY_DBG_LOC)
- #define BITS_WLPHY_DBG_LOC (BIT_MASK_WLPHY_DBG_LOC << BIT_SHIFT_WLPHY_DBG_LOC)
- #define BIT_CLEAR_WLPHY_DBG_LOC(x) ((x) & (~BITS_WLPHY_DBG_LOC))
- #define BIT_GET_WLPHY_DBG_LOC(x) \
- (((x) >> BIT_SHIFT_WLPHY_DBG_LOC) & BIT_MASK_WLPHY_DBG_LOC)
- #define BIT_SET_WLPHY_DBG_LOC(x, v) \
- (BIT_CLEAR_WLPHY_DBG_LOC(x) | BIT_WLPHY_DBG_LOC(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_WLAN_ID BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_PKG_SEL_HCI BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_SYM_OSC32K_COMP_LOAD_CUR 6
- #define BIT_MASK_SYM_OSC32K_COMP_LOAD_CUR 0x3
- #define BIT_SYM_OSC32K_COMP_LOAD_CUR(x) \
- (((x) & BIT_MASK_SYM_OSC32K_COMP_LOAD_CUR) \
- << BIT_SHIFT_SYM_OSC32K_COMP_LOAD_CUR)
- #define BITS_SYM_OSC32K_COMP_LOAD_CUR \
- (BIT_MASK_SYM_OSC32K_COMP_LOAD_CUR \
- << BIT_SHIFT_SYM_OSC32K_COMP_LOAD_CUR)
- #define BIT_CLEAR_SYM_OSC32K_COMP_LOAD_CUR(x) \
- ((x) & (~BITS_SYM_OSC32K_COMP_LOAD_CUR))
- #define BIT_GET_SYM_OSC32K_COMP_LOAD_CUR(x) \
- (((x) >> BIT_SHIFT_SYM_OSC32K_COMP_LOAD_CUR) & \
- BIT_MASK_SYM_OSC32K_COMP_LOAD_CUR)
- #define BIT_SET_SYM_OSC32K_COMP_LOAD_CUR(x, v) \
- (BIT_CLEAR_SYM_OSC32K_COMP_LOAD_CUR(x) | \
- BIT_SYM_OSC32K_COMP_LOAD_CUR(v))
- #define BIT_WLGP_HW_DIS_LOC_BIT1 BIT(6)
- #define BIT_XTAL_CKOUT_LOC BIT(6)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_ALDN BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_XTAL_CLKREQ_EN BIT(5)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_BTCOEX_CMDEN BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_HCI_SEL 4
- #define BIT_MASK_HCI_SEL 0x3
- #define BIT_HCI_SEL(x) (((x) & BIT_MASK_HCI_SEL) << BIT_SHIFT_HCI_SEL)
- #define BITS_HCI_SEL (BIT_MASK_HCI_SEL << BIT_SHIFT_HCI_SEL)
- #define BIT_CLEAR_HCI_SEL(x) ((x) & (~BITS_HCI_SEL))
- #define BIT_GET_HCI_SEL(x) (((x) >> BIT_SHIFT_HCI_SEL) & BIT_MASK_HCI_SEL)
- #define BIT_SET_HCI_SEL(x, v) (BIT_CLEAR_HCI_SEL(x) | BIT_HCI_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SYM_BOOT_SEL BIT(4)
- #define BIT_SHIFT_SYM_OSC32K_COMP_LATCH_CUR 4
- #define BIT_MASK_SYM_OSC32K_COMP_LATCH_CUR 0x3
- #define BIT_SYM_OSC32K_COMP_LATCH_CUR(x) \
- (((x) & BIT_MASK_SYM_OSC32K_COMP_LATCH_CUR) \
- << BIT_SHIFT_SYM_OSC32K_COMP_LATCH_CUR)
- #define BITS_SYM_OSC32K_COMP_LATCH_CUR \
- (BIT_MASK_SYM_OSC32K_COMP_LATCH_CUR \
- << BIT_SHIFT_SYM_OSC32K_COMP_LATCH_CUR)
- #define BIT_CLEAR_SYM_OSC32K_COMP_LATCH_CUR(x) \
- ((x) & (~BITS_SYM_OSC32K_COMP_LATCH_CUR))
- #define BIT_GET_SYM_OSC32K_COMP_LATCH_CUR(x) \
- (((x) >> BIT_SHIFT_SYM_OSC32K_COMP_LATCH_CUR) & \
- BIT_MASK_SYM_OSC32K_COMP_LATCH_CUR)
- #define BIT_SET_SYM_OSC32K_COMP_LATCH_CUR(x, v) \
- (BIT_CLEAR_SYM_OSC32K_COMP_LATCH_CUR(x) | \
- BIT_SYM_OSC32K_COMP_LATCH_CUR(v))
- #define BIT_SHIFT_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY 4
- #define BIT_MASK_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY 0x3ff
- #define BIT_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY(x) \
- (((x) & BIT_MASK_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY) \
- << BIT_SHIFT_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY)
- #define BITS_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY \
- (BIT_MASK_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY \
- << BIT_SHIFT_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY)
- #define BIT_CLEAR_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY(x) \
- ((x) & (~BITS_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY))
- #define BIT_GET_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY(x) \
- (((x) >> BIT_SHIFT_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY) & \
- BIT_MASK_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY)
- #define BIT_SET_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY(x, v) \
- (BIT_CLEAR_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY(x) | \
- BIT_CRC16_CHECK_MAXIMUM_ADDRESS_BOUNDARY(v))
- #define BIT_HOST_WAKE_WL_EN BIT(4)
- #define BIT_SHIFT_XTAL_CLKREQ_LOC 4
- #define BIT_MASK_XTAL_CLKREQ_LOC 0x3
- #define BIT_XTAL_CLKREQ_LOC(x) \
- (((x) & BIT_MASK_XTAL_CLKREQ_LOC) << BIT_SHIFT_XTAL_CLKREQ_LOC)
- #define BITS_XTAL_CLKREQ_LOC \
- (BIT_MASK_XTAL_CLKREQ_LOC << BIT_SHIFT_XTAL_CLKREQ_LOC)
- #define BIT_CLEAR_XTAL_CLKREQ_LOC(x) ((x) & (~BITS_XTAL_CLKREQ_LOC))
- #define BIT_GET_XTAL_CLKREQ_LOC(x) \
- (((x) >> BIT_SHIFT_XTAL_CLKREQ_LOC) & BIT_MASK_XTAL_CLKREQ_LOC)
- #define BIT_SET_XTAL_CLKREQ_LOC(x, v) \
- (BIT_CLEAR_XTAL_CLKREQ_LOC(x) | BIT_XTAL_CLKREQ_LOC(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_BT_EN BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_BTGP_MCM_UART_EN BIT(3)
- #define BIT_WLGP_UART_LOC BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_PAD_HCI_SEL_V2 3
- #define BIT_MASK_PAD_HCI_SEL_V2 0x3
- #define BIT_PAD_HCI_SEL_V2(x) \
- (((x) & BIT_MASK_PAD_HCI_SEL_V2) << BIT_SHIFT_PAD_HCI_SEL_V2)
- #define BITS_PAD_HCI_SEL_V2 \
- (BIT_MASK_PAD_HCI_SEL_V2 << BIT_SHIFT_PAD_HCI_SEL_V2)
- #define BIT_CLEAR_PAD_HCI_SEL_V2(x) ((x) & (~BITS_PAD_HCI_SEL_V2))
- #define BIT_GET_PAD_HCI_SEL_V2(x) \
- (((x) >> BIT_SHIFT_PAD_HCI_SEL_V2) & BIT_MASK_PAD_HCI_SEL_V2)
- #define BIT_SET_PAD_HCI_SEL_V2(x, v) \
- (BIT_CLEAR_PAD_HCI_SEL_V2(x) | BIT_PAD_HCI_SEL_V2(v))
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_PAD_HCI_SEL_V1 3
- #define BIT_MASK_PAD_HCI_SEL_V1 0x7
- #define BIT_PAD_HCI_SEL_V1(x) \
- (((x) & BIT_MASK_PAD_HCI_SEL_V1) << BIT_SHIFT_PAD_HCI_SEL_V1)
- #define BITS_PAD_HCI_SEL_V1 \
- (BIT_MASK_PAD_HCI_SEL_V1 << BIT_SHIFT_PAD_HCI_SEL_V1)
- #define BIT_CLEAR_PAD_HCI_SEL_V1(x) ((x) & (~BITS_PAD_HCI_SEL_V1))
- #define BIT_GET_PAD_HCI_SEL_V1(x) \
- (((x) >> BIT_SHIFT_PAD_HCI_SEL_V1) & BIT_MASK_PAD_HCI_SEL_V1)
- #define BIT_SET_PAD_HCI_SEL_V1(x, v) \
- (BIT_CLEAR_PAD_HCI_SEL_V1(x) | BIT_PAD_HCI_SEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_PAD_HCI_SEL 2
- #define BIT_MASK_PAD_HCI_SEL 0x3
- #define BIT_PAD_HCI_SEL(x) \
- (((x) & BIT_MASK_PAD_HCI_SEL) << BIT_SHIFT_PAD_HCI_SEL)
- #define BITS_PAD_HCI_SEL (BIT_MASK_PAD_HCI_SEL << BIT_SHIFT_PAD_HCI_SEL)
- #define BIT_CLEAR_PAD_HCI_SEL(x) ((x) & (~BITS_PAD_HCI_SEL))
- #define BIT_GET_PAD_HCI_SEL(x) \
- (((x) >> BIT_SHIFT_PAD_HCI_SEL) & BIT_MASK_PAD_HCI_SEL)
- #define BIT_SET_PAD_HCI_SEL(x, v) \
- (BIT_CLEAR_PAD_HCI_SEL(x) | BIT_PAD_HCI_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_SYM_OSC32K_COMP_GM_CUR 2
- #define BIT_MASK_SYM_OSC32K_COMP_GM_CUR 0x3
- #define BIT_SYM_OSC32K_COMP_GM_CUR(x) \
- (((x) & BIT_MASK_SYM_OSC32K_COMP_GM_CUR) \
- << BIT_SHIFT_SYM_OSC32K_COMP_GM_CUR)
- #define BITS_SYM_OSC32K_COMP_GM_CUR \
- (BIT_MASK_SYM_OSC32K_COMP_GM_CUR << BIT_SHIFT_SYM_OSC32K_COMP_GM_CUR)
- #define BIT_CLEAR_SYM_OSC32K_COMP_GM_CUR(x) \
- ((x) & (~BITS_SYM_OSC32K_COMP_GM_CUR))
- #define BIT_GET_SYM_OSC32K_COMP_GM_CUR(x) \
- (((x) >> BIT_SHIFT_SYM_OSC32K_COMP_GM_CUR) & \
- BIT_MASK_SYM_OSC32K_COMP_GM_CUR)
- #define BIT_SET_SYM_OSC32K_COMP_GM_CUR(x, v) \
- (BIT_CLEAR_SYM_OSC32K_COMP_GM_CUR(x) | BIT_SYM_OSC32K_COMP_GM_CUR(v))
- #define BIT_WLGP_MCM_COEXFEN BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_HCI_SEL_V2 2
- #define BIT_MASK_HCI_SEL_V2 0x3
- #define BIT_HCI_SEL_V2(x) (((x) & BIT_MASK_HCI_SEL_V2) << BIT_SHIFT_HCI_SEL_V2)
- #define BITS_HCI_SEL_V2 (BIT_MASK_HCI_SEL_V2 << BIT_SHIFT_HCI_SEL_V2)
- #define BIT_CLEAR_HCI_SEL_V2(x) ((x) & (~BITS_HCI_SEL_V2))
- #define BIT_GET_HCI_SEL_V2(x) \
- (((x) >> BIT_SHIFT_HCI_SEL_V2) & BIT_MASK_HCI_SEL_V2)
- #define BIT_SET_HCI_SEL_V2(x, v) (BIT_CLEAR_HCI_SEL_V2(x) | BIT_HCI_SEL_V2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_BT_COEX_MCM_MBOX BIT(1)
- #define BIT_SHIFT_BTGP_WAKE_HST_LOC 1
- #define BIT_MASK_BTGP_WAKE_HST_LOC 0x3
- #define BIT_BTGP_WAKE_HST_LOC(x) \
- (((x) & BIT_MASK_BTGP_WAKE_HST_LOC) << BIT_SHIFT_BTGP_WAKE_HST_LOC)
- #define BITS_BTGP_WAKE_HST_LOC \
- (BIT_MASK_BTGP_WAKE_HST_LOC << BIT_SHIFT_BTGP_WAKE_HST_LOC)
- #define BIT_CLEAR_BTGP_WAKE_HST_LOC(x) ((x) & (~BITS_BTGP_WAKE_HST_LOC))
- #define BIT_GET_BTGP_WAKE_HST_LOC(x) \
- (((x) >> BIT_SHIFT_BTGP_WAKE_HST_LOC) & BIT_MASK_BTGP_WAKE_HST_LOC)
- #define BIT_SET_BTGP_WAKE_HST_LOC(x, v) \
- (BIT_CLEAR_BTGP_WAKE_HST_LOC(x) | BIT_BTGP_WAKE_HST_LOC(v))
- #define BIT_SYM_HCI_TADMA_ALLOW BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_TST_MOD_SEL BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_EFS_HCI_SEL 0
- #define BIT_MASK_EFS_HCI_SEL 0x3
- #define BIT_EFS_HCI_SEL(x) \
- (((x) & BIT_MASK_EFS_HCI_SEL) << BIT_SHIFT_EFS_HCI_SEL)
- #define BITS_EFS_HCI_SEL (BIT_MASK_EFS_HCI_SEL << BIT_SHIFT_EFS_HCI_SEL)
- #define BIT_CLEAR_EFS_HCI_SEL(x) ((x) & (~BITS_EFS_HCI_SEL))
- #define BIT_GET_EFS_HCI_SEL(x) \
- (((x) >> BIT_SHIFT_EFS_HCI_SEL) & BIT_MASK_EFS_HCI_SEL)
- #define BIT_SET_EFS_HCI_SEL(x, v) \
- (BIT_CLEAR_EFS_HCI_SEL(x) | BIT_EFS_HCI_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SYM_BOOT_CFG BIT(0)
- #define BIT_SHIFT_SYM_SPIC_BOOT_EXT_ADDR 0
- #define BIT_MASK_SYM_SPIC_BOOT_EXT_ADDR 0xffff
- #define BIT_SYM_SPIC_BOOT_EXT_ADDR(x) \
- (((x) & BIT_MASK_SYM_SPIC_BOOT_EXT_ADDR) \
- << BIT_SHIFT_SYM_SPIC_BOOT_EXT_ADDR)
- #define BITS_SYM_SPIC_BOOT_EXT_ADDR \
- (BIT_MASK_SYM_SPIC_BOOT_EXT_ADDR << BIT_SHIFT_SYM_SPIC_BOOT_EXT_ADDR)
- #define BIT_CLEAR_SYM_SPIC_BOOT_EXT_ADDR(x) \
- ((x) & (~BITS_SYM_SPIC_BOOT_EXT_ADDR))
- #define BIT_GET_SYM_SPIC_BOOT_EXT_ADDR(x) \
- (((x) >> BIT_SHIFT_SYM_SPIC_BOOT_EXT_ADDR) & \
- BIT_MASK_SYM_SPIC_BOOT_EXT_ADDR)
- #define BIT_SET_SYM_SPIC_BOOT_EXT_ADDR(x, v) \
- (BIT_CLEAR_SYM_SPIC_BOOT_EXT_ADDR(x) | BIT_SYM_SPIC_BOOT_EXT_ADDR(v))
- #define BIT_SHIFT_SYM_OSC32K_FREQSEL 0
- #define BIT_MASK_SYM_OSC32K_FREQSEL 0x3
- #define BIT_SYM_OSC32K_FREQSEL(x) \
- (((x) & BIT_MASK_SYM_OSC32K_FREQSEL) << BIT_SHIFT_SYM_OSC32K_FREQSEL)
- #define BITS_SYM_OSC32K_FREQSEL \
- (BIT_MASK_SYM_OSC32K_FREQSEL << BIT_SHIFT_SYM_OSC32K_FREQSEL)
- #define BIT_CLEAR_SYM_OSC32K_FREQSEL(x) ((x) & (~BITS_SYM_OSC32K_FREQSEL))
- #define BIT_GET_SYM_OSC32K_FREQSEL(x) \
- (((x) >> BIT_SHIFT_SYM_OSC32K_FREQSEL) & BIT_MASK_SYM_OSC32K_FREQSEL)
- #define BIT_SET_SYM_OSC32K_FREQSEL(x, v) \
- (BIT_CLEAR_SYM_OSC32K_FREQSEL(x) | BIT_SYM_OSC32K_FREQSEL(v))
- #define BIT_CRC16_CHECK_ENABLE BIT(0)
- #define BIT_SW_GPIO_FUNC BIT(0)
- #define BIT_BTGP_WAKE_BT_LOC BIT(0)
- #define BIT_SHIFT_SW_GPIO_A_OUT 0
- #define BIT_MASK_SW_GPIO_A_OUT 0xffffffffL
- #define BIT_SW_GPIO_A_OUT(x) \
- (((x) & BIT_MASK_SW_GPIO_A_OUT) << BIT_SHIFT_SW_GPIO_A_OUT)
- #define BITS_SW_GPIO_A_OUT (BIT_MASK_SW_GPIO_A_OUT << BIT_SHIFT_SW_GPIO_A_OUT)
- #define BIT_CLEAR_SW_GPIO_A_OUT(x) ((x) & (~BITS_SW_GPIO_A_OUT))
- #define BIT_GET_SW_GPIO_A_OUT(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_A_OUT) & BIT_MASK_SW_GPIO_A_OUT)
- #define BIT_SET_SW_GPIO_A_OUT(x, v) \
- (BIT_CLEAR_SW_GPIO_A_OUT(x) | BIT_SW_GPIO_A_OUT(v))
- #define BIT_SHIFT_SW_GPIO_A_OEN 0
- #define BIT_MASK_SW_GPIO_A_OEN 0xffffffffL
- #define BIT_SW_GPIO_A_OEN(x) \
- (((x) & BIT_MASK_SW_GPIO_A_OEN) << BIT_SHIFT_SW_GPIO_A_OEN)
- #define BITS_SW_GPIO_A_OEN (BIT_MASK_SW_GPIO_A_OEN << BIT_SHIFT_SW_GPIO_A_OEN)
- #define BIT_CLEAR_SW_GPIO_A_OEN(x) ((x) & (~BITS_SW_GPIO_A_OEN))
- #define BIT_GET_SW_GPIO_A_OEN(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_A_OEN) & BIT_MASK_SW_GPIO_A_OEN)
- #define BIT_SET_SW_GPIO_A_OEN(x, v) \
- (BIT_CLEAR_SW_GPIO_A_OEN(x) | BIT_SW_GPIO_A_OEN(v))
- #define BIT_SHIFT_SW_GPIO_A_OE2 0
- #define BIT_MASK_SW_GPIO_A_OE2 0xffffffffL
- #define BIT_SW_GPIO_A_OE2(x) \
- (((x) & BIT_MASK_SW_GPIO_A_OE2) << BIT_SHIFT_SW_GPIO_A_OE2)
- #define BITS_SW_GPIO_A_OE2 (BIT_MASK_SW_GPIO_A_OE2 << BIT_SHIFT_SW_GPIO_A_OE2)
- #define BIT_CLEAR_SW_GPIO_A_OE2(x) ((x) & (~BITS_SW_GPIO_A_OE2))
- #define BIT_GET_SW_GPIO_A_OE2(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_A_OE2) & BIT_MASK_SW_GPIO_A_OE2)
- #define BIT_SET_SW_GPIO_A_OE2(x, v) \
- (BIT_CLEAR_SW_GPIO_A_OE2(x) | BIT_SW_GPIO_A_OE2(v))
- #define BIT_SHIFT_SW_GPIO_A_PU 0
- #define BIT_MASK_SW_GPIO_A_PU 0xffffffffL
- #define BIT_SW_GPIO_A_PU(x) \
- (((x) & BIT_MASK_SW_GPIO_A_PU) << BIT_SHIFT_SW_GPIO_A_PU)
- #define BITS_SW_GPIO_A_PU (BIT_MASK_SW_GPIO_A_PU << BIT_SHIFT_SW_GPIO_A_PU)
- #define BIT_CLEAR_SW_GPIO_A_PU(x) ((x) & (~BITS_SW_GPIO_A_PU))
- #define BIT_GET_SW_GPIO_A_PU(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_A_PU) & BIT_MASK_SW_GPIO_A_PU)
- #define BIT_SET_SW_GPIO_A_PU(x, v) \
- (BIT_CLEAR_SW_GPIO_A_PU(x) | BIT_SW_GPIO_A_PU(v))
- #define BIT_SHIFT_SW_GPIO_A_PD 0
- #define BIT_MASK_SW_GPIO_A_PD 0xffffffffL
- #define BIT_SW_GPIO_A_PD(x) \
- (((x) & BIT_MASK_SW_GPIO_A_PD) << BIT_SHIFT_SW_GPIO_A_PD)
- #define BITS_SW_GPIO_A_PD (BIT_MASK_SW_GPIO_A_PD << BIT_SHIFT_SW_GPIO_A_PD)
- #define BIT_CLEAR_SW_GPIO_A_PD(x) ((x) & (~BITS_SW_GPIO_A_PD))
- #define BIT_GET_SW_GPIO_A_PD(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_A_PD) & BIT_MASK_SW_GPIO_A_PD)
- #define BIT_SET_SW_GPIO_A_PD(x, v) \
- (BIT_CLEAR_SW_GPIO_A_PD(x) | BIT_SW_GPIO_A_PD(v))
- #define BIT_SHIFT_SW_GPIO_A_IN 0
- #define BIT_MASK_SW_GPIO_A_IN 0xffffffffL
- #define BIT_SW_GPIO_A_IN(x) \
- (((x) & BIT_MASK_SW_GPIO_A_IN) << BIT_SHIFT_SW_GPIO_A_IN)
- #define BITS_SW_GPIO_A_IN (BIT_MASK_SW_GPIO_A_IN << BIT_SHIFT_SW_GPIO_A_IN)
- #define BIT_CLEAR_SW_GPIO_A_IN(x) ((x) & (~BITS_SW_GPIO_A_IN))
- #define BIT_GET_SW_GPIO_A_IN(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_A_IN) & BIT_MASK_SW_GPIO_A_IN)
- #define BIT_SET_SW_GPIO_A_IN(x, v) \
- (BIT_CLEAR_SW_GPIO_A_IN(x) | BIT_SW_GPIO_A_IN(v))
- #define BIT_SHIFT_SW_GPIO_B_OEN 0
- #define BIT_MASK_SW_GPIO_B_OEN 0xff
- #define BIT_SW_GPIO_B_OEN(x) \
- (((x) & BIT_MASK_SW_GPIO_B_OEN) << BIT_SHIFT_SW_GPIO_B_OEN)
- #define BITS_SW_GPIO_B_OEN (BIT_MASK_SW_GPIO_B_OEN << BIT_SHIFT_SW_GPIO_B_OEN)
- #define BIT_CLEAR_SW_GPIO_B_OEN(x) ((x) & (~BITS_SW_GPIO_B_OEN))
- #define BIT_GET_SW_GPIO_B_OEN(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_B_OEN) & BIT_MASK_SW_GPIO_B_OEN)
- #define BIT_SET_SW_GPIO_B_OEN(x, v) \
- (BIT_CLEAR_SW_GPIO_B_OEN(x) | BIT_SW_GPIO_B_OEN(v))
- #define BIT_SHIFT_SW_GPIO_B_OUT 0
- #define BIT_MASK_SW_GPIO_B_OUT 0xff
- #define BIT_SW_GPIO_B_OUT(x) \
- (((x) & BIT_MASK_SW_GPIO_B_OUT) << BIT_SHIFT_SW_GPIO_B_OUT)
- #define BITS_SW_GPIO_B_OUT (BIT_MASK_SW_GPIO_B_OUT << BIT_SHIFT_SW_GPIO_B_OUT)
- #define BIT_CLEAR_SW_GPIO_B_OUT(x) ((x) & (~BITS_SW_GPIO_B_OUT))
- #define BIT_GET_SW_GPIO_B_OUT(x) \
- (((x) >> BIT_SHIFT_SW_GPIO_B_OUT) & BIT_MASK_SW_GPIO_B_OUT)
- #define BIT_SET_SW_GPIO_B_OUT(x, v) \
- (BIT_CLEAR_SW_GPIO_B_OUT(x) | BIT_SW_GPIO_B_OUT(v))
- #define BIT_SYM_FW_CTL_HCI_TXDMA_EN BIT(0)
- #define BIT_SHIFT_TDE_H2C_RD_ADDR 0
- #define BIT_MASK_TDE_H2C_RD_ADDR 0x3ffff
- #define BIT_TDE_H2C_RD_ADDR(x) \
- (((x) & BIT_MASK_TDE_H2C_RD_ADDR) << BIT_SHIFT_TDE_H2C_RD_ADDR)
- #define BITS_TDE_H2C_RD_ADDR \
- (BIT_MASK_TDE_H2C_RD_ADDR << BIT_SHIFT_TDE_H2C_RD_ADDR)
- #define BIT_CLEAR_TDE_H2C_RD_ADDR(x) ((x) & (~BITS_TDE_H2C_RD_ADDR))
- #define BIT_GET_TDE_H2C_RD_ADDR(x) \
- (((x) >> BIT_SHIFT_TDE_H2C_RD_ADDR) & BIT_MASK_TDE_H2C_RD_ADDR)
- #define BIT_SET_TDE_H2C_RD_ADDR(x, v) \
- (BIT_CLEAR_TDE_H2C_RD_ADDR(x) | BIT_TDE_H2C_RD_ADDR(v))
- #define BIT_SHIFT_TDE_H2C_WR_ADDR 0
- #define BIT_MASK_TDE_H2C_WR_ADDR 0x3ffff
- #define BIT_TDE_H2C_WR_ADDR(x) \
- (((x) & BIT_MASK_TDE_H2C_WR_ADDR) << BIT_SHIFT_TDE_H2C_WR_ADDR)
- #define BITS_TDE_H2C_WR_ADDR \
- (BIT_MASK_TDE_H2C_WR_ADDR << BIT_SHIFT_TDE_H2C_WR_ADDR)
- #define BIT_CLEAR_TDE_H2C_WR_ADDR(x) ((x) & (~BITS_TDE_H2C_WR_ADDR))
- #define BIT_GET_TDE_H2C_WR_ADDR(x) \
- (((x) >> BIT_SHIFT_TDE_H2C_WR_ADDR) & BIT_MASK_TDE_H2C_WR_ADDR)
- #define BIT_SET_TDE_H2C_WR_ADDR(x, v) \
- (BIT_CLEAR_TDE_H2C_WR_ADDR(x) | BIT_TDE_H2C_WR_ADDR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_SHIFT_EFS_HCI_SEL_V1 0
- #define BIT_MASK_EFS_HCI_SEL_V1 0x7
- #define BIT_EFS_HCI_SEL_V1(x) \
- (((x) & BIT_MASK_EFS_HCI_SEL_V1) << BIT_SHIFT_EFS_HCI_SEL_V1)
- #define BITS_EFS_HCI_SEL_V1 \
- (BIT_MASK_EFS_HCI_SEL_V1 << BIT_SHIFT_EFS_HCI_SEL_V1)
- #define BIT_CLEAR_EFS_HCI_SEL_V1(x) ((x) & (~BITS_EFS_HCI_SEL_V1))
- #define BIT_GET_EFS_HCI_SEL_V1(x) \
- (((x) >> BIT_SHIFT_EFS_HCI_SEL_V1) & BIT_MASK_EFS_HCI_SEL_V1)
- #define BIT_SET_EFS_HCI_SEL_V1(x, v) \
- (BIT_CLEAR_EFS_HCI_SEL_V1(x) | BIT_EFS_HCI_SEL_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_STATUS1 (Offset 0x00F4) */
- #define BIT_PAD_HWPDB BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_STATUS2 (Offset 0x00F8) */
- #define BIT_HIOE_ON_TIMEOUT BIT(23)
- #define BIT_SIC_ON_TIMEOUT BIT(22)
- #define BIT_CPU_ON_TIMEOUT BIT(21)
- #define BIT_HCI_ON_TIMEOUT BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_STATUS2 (Offset 0x00F8) */
- #define BIT_SIO_ALDN BIT(19)
- #define BIT_USB_ALDN BIT(18)
- #define BIT_PCI_ALDN BIT(17)
- #define BIT_SYS_ALDN BIT(16)
- #define BIT_SHIFT_EPVID1 8
- #define BIT_MASK_EPVID1 0xff
- #define BIT_EPVID1(x) (((x) & BIT_MASK_EPVID1) << BIT_SHIFT_EPVID1)
- #define BITS_EPVID1 (BIT_MASK_EPVID1 << BIT_SHIFT_EPVID1)
- #define BIT_CLEAR_EPVID1(x) ((x) & (~BITS_EPVID1))
- #define BIT_GET_EPVID1(x) (((x) >> BIT_SHIFT_EPVID1) & BIT_MASK_EPVID1)
- #define BIT_SET_EPVID1(x, v) (BIT_CLEAR_EPVID1(x) | BIT_EPVID1(v))
- #define BIT_SHIFT_EPVID0 0
- #define BIT_MASK_EPVID0 0xff
- #define BIT_EPVID0(x) (((x) & BIT_MASK_EPVID0) << BIT_SHIFT_EPVID0)
- #define BITS_EPVID0 (BIT_MASK_EPVID0 << BIT_SHIFT_EPVID0)
- #define BIT_CLEAR_EPVID0(x) ((x) & (~BITS_EPVID0))
- #define BIT_GET_EPVID0(x) (((x) >> BIT_SHIFT_EPVID0) & BIT_MASK_EPVID0)
- #define BIT_SET_EPVID0(x, v) (BIT_CLEAR_EPVID0(x) | BIT_EPVID0(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_USB2_SEL_1 BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_USB2_SEL BIT(31)
- #define BIT_FEN_WLMAC_OFF BIT(31)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_USB3PHY_RST BIT(30)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_U3PHY_RST_V1 BIT(30)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_U3_TERM_DET BIT(29)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_U3_TERM_DETECT BIT(29)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_USB23_DBG_SEL BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_HCI_SEL_EMBEDDED BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_ISO_BB2PP BIT(7)
- #define BIT_ISO_DENG2PP BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_SHIFT_HW_ID 0
- #define BIT_MASK_HW_ID 0xff
- #define BIT_HW_ID(x) (((x) & BIT_MASK_HW_ID) << BIT_SHIFT_HW_ID)
- #define BITS_HW_ID (BIT_MASK_HW_ID << BIT_SHIFT_HW_ID)
- #define BIT_CLEAR_HW_ID(x) ((x) & (~BITS_HW_ID))
- #define BIT_GET_HW_ID(x) (((x) >> BIT_SHIFT_HW_ID) & BIT_MASK_HW_ID)
- #define BIT_SET_HW_ID(x, v) (BIT_CLEAR_HW_ID(x) | BIT_HW_ID(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG2 (Offset 0x00FC) */
- #define BIT_SHIFT_CHIPID 0
- #define BIT_MASK_CHIPID 0xff
- #define BIT_CHIPID(x) (((x) & BIT_MASK_CHIPID) << BIT_SHIFT_CHIPID)
- #define BITS_CHIPID (BIT_MASK_CHIPID << BIT_SHIFT_CHIPID)
- #define BIT_CLEAR_CHIPID(x) ((x) & (~BITS_CHIPID))
- #define BIT_GET_CHIPID(x) (((x) >> BIT_SHIFT_CHIPID) & BIT_MASK_CHIPID)
- #define BIT_SET_CHIPID(x, v) (BIT_CLEAR_CHIPID(x) | BIT_CHIPID(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_BIST_H32BIT_SEL BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_MACIO_TIMEOUT_EN BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_SHIFT_LBMODE 24
- #define BIT_MASK_LBMODE 0x1f
- #define BIT_LBMODE(x) (((x) & BIT_MASK_LBMODE) << BIT_SHIFT_LBMODE)
- #define BITS_LBMODE (BIT_MASK_LBMODE << BIT_SHIFT_LBMODE)
- #define BIT_CLEAR_LBMODE(x) ((x) & (~BITS_LBMODE))
- #define BIT_GET_LBMODE(x) (((x) >> BIT_SHIFT_LBMODE) & BIT_MASK_LBMODE)
- #define BIT_SET_LBMODE(x, v) (BIT_CLEAR_LBMODE(x) | BIT_LBMODE(v))
- #define BIT_SHIFT_NETYPE1 18
- #define BIT_MASK_NETYPE1 0x3
- #define BIT_NETYPE1(x) (((x) & BIT_MASK_NETYPE1) << BIT_SHIFT_NETYPE1)
- #define BITS_NETYPE1 (BIT_MASK_NETYPE1 << BIT_SHIFT_NETYPE1)
- #define BIT_CLEAR_NETYPE1(x) ((x) & (~BITS_NETYPE1))
- #define BIT_GET_NETYPE1(x) (((x) >> BIT_SHIFT_NETYPE1) & BIT_MASK_NETYPE1)
- #define BIT_SET_NETYPE1(x, v) (BIT_CLEAR_NETYPE1(x) | BIT_NETYPE1(v))
- #define BIT_SHIFT_NETYPE0 16
- #define BIT_MASK_NETYPE0 0x3
- #define BIT_NETYPE0(x) (((x) & BIT_MASK_NETYPE0) << BIT_SHIFT_NETYPE0)
- #define BITS_NETYPE0 (BIT_MASK_NETYPE0 << BIT_SHIFT_NETYPE0)
- #define BIT_CLEAR_NETYPE0(x) ((x) & (~BITS_NETYPE0))
- #define BIT_GET_NETYPE0(x) (((x) >> BIT_SHIFT_NETYPE0) & BIT_MASK_NETYPE0)
- #define BIT_SET_NETYPE0(x, v) (BIT_CLEAR_NETYPE0(x) | BIT_NETYPE0(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_STAT_FUNC_RST BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_COUNTER_STS_EN BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_PTA_I2C_MBOX_EN BIT(12)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_I2C_MAILBOX_EN BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_SHCUT_EN BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_32K_CAL_TMR_EN BIT(10)
- #define BIT_MAC_SEC_EN BIT(9)
- #define BIT_ENSWBCN BIT(8)
- #define BIT_MACRXEN BIT(7)
- #define BIT_MACTXEN BIT(6)
- #define BIT_SCHEDULE_EN BIT(5)
- #define BIT_PROTOCOL_EN BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_SHIFT_I2C_M_BUS_GNT_FW 4
- #define BIT_MASK_I2C_M_BUS_GNT_FW 0x7
- #define BIT_I2C_M_BUS_GNT_FW(x) \
- (((x) & BIT_MASK_I2C_M_BUS_GNT_FW) << BIT_SHIFT_I2C_M_BUS_GNT_FW)
- #define BITS_I2C_M_BUS_GNT_FW \
- (BIT_MASK_I2C_M_BUS_GNT_FW << BIT_SHIFT_I2C_M_BUS_GNT_FW)
- #define BIT_CLEAR_I2C_M_BUS_GNT_FW(x) ((x) & (~BITS_I2C_M_BUS_GNT_FW))
- #define BIT_GET_I2C_M_BUS_GNT_FW(x) \
- (((x) >> BIT_SHIFT_I2C_M_BUS_GNT_FW) & BIT_MASK_I2C_M_BUS_GNT_FW)
- #define BIT_SET_I2C_M_BUS_GNT_FW(x, v) \
- (BIT_CLEAR_I2C_M_BUS_GNT_FW(x) | BIT_I2C_M_BUS_GNT_FW(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_RXDMA_EN BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_I2C_M_GNT_FW BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_TXDMA_EN BIT(2)
- #define BIT_HCI_RXDMA_EN BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_SHIFT_I2C_M_SPEED 1
- #define BIT_MASK_I2C_M_SPEED 0x3
- #define BIT_I2C_M_SPEED(x) \
- (((x) & BIT_MASK_I2C_M_SPEED) << BIT_SHIFT_I2C_M_SPEED)
- #define BITS_I2C_M_SPEED (BIT_MASK_I2C_M_SPEED << BIT_SHIFT_I2C_M_SPEED)
- #define BIT_CLEAR_I2C_M_SPEED(x) ((x) & (~BITS_I2C_M_SPEED))
- #define BIT_GET_I2C_M_SPEED(x) \
- (((x) >> BIT_SHIFT_I2C_M_SPEED) & BIT_MASK_I2C_M_SPEED)
- #define BIT_SET_I2C_M_SPEED(x, v) \
- (BIT_CLEAR_I2C_M_SPEED(x) | BIT_I2C_M_SPEED(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_HCI_TXDMA_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CR (Offset 0x0100) */
- #define BIT_I2C_M_UNLOCK BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PG_SIZE (Offset 0x0104) */
- #define BIT_SHIFT_DBG_FIFO_SEL 16
- #define BIT_MASK_DBG_FIFO_SEL 0xff
- #define BIT_DBG_FIFO_SEL(x) \
- (((x) & BIT_MASK_DBG_FIFO_SEL) << BIT_SHIFT_DBG_FIFO_SEL)
- #define BITS_DBG_FIFO_SEL (BIT_MASK_DBG_FIFO_SEL << BIT_SHIFT_DBG_FIFO_SEL)
- #define BIT_CLEAR_DBG_FIFO_SEL(x) ((x) & (~BITS_DBG_FIFO_SEL))
- #define BIT_GET_DBG_FIFO_SEL(x) \
- (((x) >> BIT_SHIFT_DBG_FIFO_SEL) & BIT_MASK_DBG_FIFO_SEL)
- #define BIT_SET_DBG_FIFO_SEL(x, v) \
- (BIT_CLEAR_DBG_FIFO_SEL(x) | BIT_DBG_FIFO_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKT_BUFF_ACCESS_CTRL (Offset 0x0106) */
- #define BIT_SHIFT_PKT_BUFF_ACCESS_CTRL 0
- #define BIT_MASK_PKT_BUFF_ACCESS_CTRL 0xff
- #define BIT_PKT_BUFF_ACCESS_CTRL(x) \
- (((x) & BIT_MASK_PKT_BUFF_ACCESS_CTRL) \
- << BIT_SHIFT_PKT_BUFF_ACCESS_CTRL)
- #define BITS_PKT_BUFF_ACCESS_CTRL \
- (BIT_MASK_PKT_BUFF_ACCESS_CTRL << BIT_SHIFT_PKT_BUFF_ACCESS_CTRL)
- #define BIT_CLEAR_PKT_BUFF_ACCESS_CTRL(x) ((x) & (~BITS_PKT_BUFF_ACCESS_CTRL))
- #define BIT_GET_PKT_BUFF_ACCESS_CTRL(x) \
- (((x) >> BIT_SHIFT_PKT_BUFF_ACCESS_CTRL) & \
- BIT_MASK_PKT_BUFF_ACCESS_CTRL)
- #define BIT_SET_PKT_BUFF_ACCESS_CTRL(x, v) \
- (BIT_CLEAR_PKT_BUFF_ACCESS_CTRL(x) | BIT_PKT_BUFF_ACCESS_CTRL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_CLK_STATE (Offset 0x0108) */
- #define BIT_RXPKTBUF_DBG BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TSF_CLK_STATE (Offset 0x0108) */
- #define BIT_TSF_CLK_IDX BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_CLK_STATE (Offset 0x0108) */
- #define BIT_TSF_CLK_STABLE BIT(15)
- #define BIT_SHIFT_PKTBUF_DBG_ADDR 0
- #define BIT_MASK_PKTBUF_DBG_ADDR 0x1fff
- #define BIT_PKTBUF_DBG_ADDR(x) \
- (((x) & BIT_MASK_PKTBUF_DBG_ADDR) << BIT_SHIFT_PKTBUF_DBG_ADDR)
- #define BITS_PKTBUF_DBG_ADDR \
- (BIT_MASK_PKTBUF_DBG_ADDR << BIT_SHIFT_PKTBUF_DBG_ADDR)
- #define BIT_CLEAR_PKTBUF_DBG_ADDR(x) ((x) & (~BITS_PKTBUF_DBG_ADDR))
- #define BIT_GET_PKTBUF_DBG_ADDR(x) \
- (((x) >> BIT_SHIFT_PKTBUF_DBG_ADDR) & BIT_MASK_PKTBUF_DBG_ADDR)
- #define BIT_SET_PKTBUF_DBG_ADDR(x, v) \
- (BIT_CLEAR_PKTBUF_DBG_ADDR(x) | BIT_PKTBUF_DBG_ADDR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_CSI_BW_EN BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_HIQ_MAP_V1 19
- #define BIT_MASK_TXDMA_HIQ_MAP_V1 0x7
- #define BIT_TXDMA_HIQ_MAP_V1(x) \
- (((x) & BIT_MASK_TXDMA_HIQ_MAP_V1) << BIT_SHIFT_TXDMA_HIQ_MAP_V1)
- #define BITS_TXDMA_HIQ_MAP_V1 \
- (BIT_MASK_TXDMA_HIQ_MAP_V1 << BIT_SHIFT_TXDMA_HIQ_MAP_V1)
- #define BIT_CLEAR_TXDMA_HIQ_MAP_V1(x) ((x) & (~BITS_TXDMA_HIQ_MAP_V1))
- #define BIT_GET_TXDMA_HIQ_MAP_V1(x) \
- (((x) >> BIT_SHIFT_TXDMA_HIQ_MAP_V1) & BIT_MASK_TXDMA_HIQ_MAP_V1)
- #define BIT_SET_TXDMA_HIQ_MAP_V1(x, v) \
- (BIT_CLEAR_TXDMA_HIQ_MAP_V1(x) | BIT_TXDMA_HIQ_MAP_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_CMQ_MAP 16
- #define BIT_MASK_TXDMA_CMQ_MAP 0x3
- #define BIT_TXDMA_CMQ_MAP(x) \
- (((x) & BIT_MASK_TXDMA_CMQ_MAP) << BIT_SHIFT_TXDMA_CMQ_MAP)
- #define BITS_TXDMA_CMQ_MAP (BIT_MASK_TXDMA_CMQ_MAP << BIT_SHIFT_TXDMA_CMQ_MAP)
- #define BIT_CLEAR_TXDMA_CMQ_MAP(x) ((x) & (~BITS_TXDMA_CMQ_MAP))
- #define BIT_GET_TXDMA_CMQ_MAP(x) \
- (((x) >> BIT_SHIFT_TXDMA_CMQ_MAP) & BIT_MASK_TXDMA_CMQ_MAP)
- #define BIT_SET_TXDMA_CMQ_MAP(x, v) \
- (BIT_CLEAR_TXDMA_CMQ_MAP(x) | BIT_TXDMA_CMQ_MAP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_MGQ_MAP_V1 16
- #define BIT_MASK_TXDMA_MGQ_MAP_V1 0x7
- #define BIT_TXDMA_MGQ_MAP_V1(x) \
- (((x) & BIT_MASK_TXDMA_MGQ_MAP_V1) << BIT_SHIFT_TXDMA_MGQ_MAP_V1)
- #define BITS_TXDMA_MGQ_MAP_V1 \
- (BIT_MASK_TXDMA_MGQ_MAP_V1 << BIT_SHIFT_TXDMA_MGQ_MAP_V1)
- #define BIT_CLEAR_TXDMA_MGQ_MAP_V1(x) ((x) & (~BITS_TXDMA_MGQ_MAP_V1))
- #define BIT_GET_TXDMA_MGQ_MAP_V1(x) \
- (((x) >> BIT_SHIFT_TXDMA_MGQ_MAP_V1) & BIT_MASK_TXDMA_MGQ_MAP_V1)
- #define BIT_SET_TXDMA_MGQ_MAP_V1(x, v) \
- (BIT_CLEAR_TXDMA_MGQ_MAP_V1(x) | BIT_TXDMA_MGQ_MAP_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_H2C_MAP 16
- #define BIT_MASK_TXDMA_H2C_MAP 0x3
- #define BIT_TXDMA_H2C_MAP(x) \
- (((x) & BIT_MASK_TXDMA_H2C_MAP) << BIT_SHIFT_TXDMA_H2C_MAP)
- #define BITS_TXDMA_H2C_MAP (BIT_MASK_TXDMA_H2C_MAP << BIT_SHIFT_TXDMA_H2C_MAP)
- #define BIT_CLEAR_TXDMA_H2C_MAP(x) ((x) & (~BITS_TXDMA_H2C_MAP))
- #define BIT_GET_TXDMA_H2C_MAP(x) \
- (((x) >> BIT_SHIFT_TXDMA_H2C_MAP) & BIT_MASK_TXDMA_H2C_MAP)
- #define BIT_SET_TXDMA_H2C_MAP(x, v) \
- (BIT_CLEAR_TXDMA_H2C_MAP(x) | BIT_TXDMA_H2C_MAP(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_HIQ_MAP 14
- #define BIT_MASK_TXDMA_HIQ_MAP 0x3
- #define BIT_TXDMA_HIQ_MAP(x) \
- (((x) & BIT_MASK_TXDMA_HIQ_MAP) << BIT_SHIFT_TXDMA_HIQ_MAP)
- #define BITS_TXDMA_HIQ_MAP (BIT_MASK_TXDMA_HIQ_MAP << BIT_SHIFT_TXDMA_HIQ_MAP)
- #define BIT_CLEAR_TXDMA_HIQ_MAP(x) ((x) & (~BITS_TXDMA_HIQ_MAP))
- #define BIT_GET_TXDMA_HIQ_MAP(x) \
- (((x) >> BIT_SHIFT_TXDMA_HIQ_MAP) & BIT_MASK_TXDMA_HIQ_MAP)
- #define BIT_SET_TXDMA_HIQ_MAP(x, v) \
- (BIT_CLEAR_TXDMA_HIQ_MAP(x) | BIT_TXDMA_HIQ_MAP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_BKQ_MAP_V1 13
- #define BIT_MASK_TXDMA_BKQ_MAP_V1 0x7
- #define BIT_TXDMA_BKQ_MAP_V1(x) \
- (((x) & BIT_MASK_TXDMA_BKQ_MAP_V1) << BIT_SHIFT_TXDMA_BKQ_MAP_V1)
- #define BITS_TXDMA_BKQ_MAP_V1 \
- (BIT_MASK_TXDMA_BKQ_MAP_V1 << BIT_SHIFT_TXDMA_BKQ_MAP_V1)
- #define BIT_CLEAR_TXDMA_BKQ_MAP_V1(x) ((x) & (~BITS_TXDMA_BKQ_MAP_V1))
- #define BIT_GET_TXDMA_BKQ_MAP_V1(x) \
- (((x) >> BIT_SHIFT_TXDMA_BKQ_MAP_V1) & BIT_MASK_TXDMA_BKQ_MAP_V1)
- #define BIT_SET_TXDMA_BKQ_MAP_V1(x, v) \
- (BIT_CLEAR_TXDMA_BKQ_MAP_V1(x) | BIT_TXDMA_BKQ_MAP_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_MGQ_MAP 12
- #define BIT_MASK_TXDMA_MGQ_MAP 0x3
- #define BIT_TXDMA_MGQ_MAP(x) \
- (((x) & BIT_MASK_TXDMA_MGQ_MAP) << BIT_SHIFT_TXDMA_MGQ_MAP)
- #define BITS_TXDMA_MGQ_MAP (BIT_MASK_TXDMA_MGQ_MAP << BIT_SHIFT_TXDMA_MGQ_MAP)
- #define BIT_CLEAR_TXDMA_MGQ_MAP(x) ((x) & (~BITS_TXDMA_MGQ_MAP))
- #define BIT_GET_TXDMA_MGQ_MAP(x) \
- (((x) >> BIT_SHIFT_TXDMA_MGQ_MAP) & BIT_MASK_TXDMA_MGQ_MAP)
- #define BIT_SET_TXDMA_MGQ_MAP(x, v) \
- (BIT_CLEAR_TXDMA_MGQ_MAP(x) | BIT_TXDMA_MGQ_MAP(v))
- #define BIT_SHIFT_TXDMA_BKQ_MAP 10
- #define BIT_MASK_TXDMA_BKQ_MAP 0x3
- #define BIT_TXDMA_BKQ_MAP(x) \
- (((x) & BIT_MASK_TXDMA_BKQ_MAP) << BIT_SHIFT_TXDMA_BKQ_MAP)
- #define BITS_TXDMA_BKQ_MAP (BIT_MASK_TXDMA_BKQ_MAP << BIT_SHIFT_TXDMA_BKQ_MAP)
- #define BIT_CLEAR_TXDMA_BKQ_MAP(x) ((x) & (~BITS_TXDMA_BKQ_MAP))
- #define BIT_GET_TXDMA_BKQ_MAP(x) \
- (((x) >> BIT_SHIFT_TXDMA_BKQ_MAP) & BIT_MASK_TXDMA_BKQ_MAP)
- #define BIT_SET_TXDMA_BKQ_MAP(x, v) \
- (BIT_CLEAR_TXDMA_BKQ_MAP(x) | BIT_TXDMA_BKQ_MAP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_BEQ_MAP_V1 10
- #define BIT_MASK_TXDMA_BEQ_MAP_V1 0x7
- #define BIT_TXDMA_BEQ_MAP_V1(x) \
- (((x) & BIT_MASK_TXDMA_BEQ_MAP_V1) << BIT_SHIFT_TXDMA_BEQ_MAP_V1)
- #define BITS_TXDMA_BEQ_MAP_V1 \
- (BIT_MASK_TXDMA_BEQ_MAP_V1 << BIT_SHIFT_TXDMA_BEQ_MAP_V1)
- #define BIT_CLEAR_TXDMA_BEQ_MAP_V1(x) ((x) & (~BITS_TXDMA_BEQ_MAP_V1))
- #define BIT_GET_TXDMA_BEQ_MAP_V1(x) \
- (((x) >> BIT_SHIFT_TXDMA_BEQ_MAP_V1) & BIT_MASK_TXDMA_BEQ_MAP_V1)
- #define BIT_SET_TXDMA_BEQ_MAP_V1(x, v) \
- (BIT_CLEAR_TXDMA_BEQ_MAP_V1(x) | BIT_TXDMA_BEQ_MAP_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_BEQ_MAP 8
- #define BIT_MASK_TXDMA_BEQ_MAP 0x3
- #define BIT_TXDMA_BEQ_MAP(x) \
- (((x) & BIT_MASK_TXDMA_BEQ_MAP) << BIT_SHIFT_TXDMA_BEQ_MAP)
- #define BITS_TXDMA_BEQ_MAP (BIT_MASK_TXDMA_BEQ_MAP << BIT_SHIFT_TXDMA_BEQ_MAP)
- #define BIT_CLEAR_TXDMA_BEQ_MAP(x) ((x) & (~BITS_TXDMA_BEQ_MAP))
- #define BIT_GET_TXDMA_BEQ_MAP(x) \
- (((x) >> BIT_SHIFT_TXDMA_BEQ_MAP) & BIT_MASK_TXDMA_BEQ_MAP)
- #define BIT_SET_TXDMA_BEQ_MAP(x, v) \
- (BIT_CLEAR_TXDMA_BEQ_MAP(x) | BIT_TXDMA_BEQ_MAP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_VIQ_MAP_V1 7
- #define BIT_MASK_TXDMA_VIQ_MAP_V1 0x7
- #define BIT_TXDMA_VIQ_MAP_V1(x) \
- (((x) & BIT_MASK_TXDMA_VIQ_MAP_V1) << BIT_SHIFT_TXDMA_VIQ_MAP_V1)
- #define BITS_TXDMA_VIQ_MAP_V1 \
- (BIT_MASK_TXDMA_VIQ_MAP_V1 << BIT_SHIFT_TXDMA_VIQ_MAP_V1)
- #define BIT_CLEAR_TXDMA_VIQ_MAP_V1(x) ((x) & (~BITS_TXDMA_VIQ_MAP_V1))
- #define BIT_GET_TXDMA_VIQ_MAP_V1(x) \
- (((x) >> BIT_SHIFT_TXDMA_VIQ_MAP_V1) & BIT_MASK_TXDMA_VIQ_MAP_V1)
- #define BIT_SET_TXDMA_VIQ_MAP_V1(x, v) \
- (BIT_CLEAR_TXDMA_VIQ_MAP_V1(x) | BIT_TXDMA_VIQ_MAP_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_VIQ_MAP 6
- #define BIT_MASK_TXDMA_VIQ_MAP 0x3
- #define BIT_TXDMA_VIQ_MAP(x) \
- (((x) & BIT_MASK_TXDMA_VIQ_MAP) << BIT_SHIFT_TXDMA_VIQ_MAP)
- #define BITS_TXDMA_VIQ_MAP (BIT_MASK_TXDMA_VIQ_MAP << BIT_SHIFT_TXDMA_VIQ_MAP)
- #define BIT_CLEAR_TXDMA_VIQ_MAP(x) ((x) & (~BITS_TXDMA_VIQ_MAP))
- #define BIT_GET_TXDMA_VIQ_MAP(x) \
- (((x) >> BIT_SHIFT_TXDMA_VIQ_MAP) & BIT_MASK_TXDMA_VIQ_MAP)
- #define BIT_SET_TXDMA_VIQ_MAP(x, v) \
- (BIT_CLEAR_TXDMA_VIQ_MAP(x) | BIT_TXDMA_VIQ_MAP(v))
- #define BIT_SHIFT_TXDMA_VOQ_MAP 4
- #define BIT_MASK_TXDMA_VOQ_MAP 0x3
- #define BIT_TXDMA_VOQ_MAP(x) \
- (((x) & BIT_MASK_TXDMA_VOQ_MAP) << BIT_SHIFT_TXDMA_VOQ_MAP)
- #define BITS_TXDMA_VOQ_MAP (BIT_MASK_TXDMA_VOQ_MAP << BIT_SHIFT_TXDMA_VOQ_MAP)
- #define BIT_CLEAR_TXDMA_VOQ_MAP(x) ((x) & (~BITS_TXDMA_VOQ_MAP))
- #define BIT_GET_TXDMA_VOQ_MAP(x) \
- (((x) >> BIT_SHIFT_TXDMA_VOQ_MAP) & BIT_MASK_TXDMA_VOQ_MAP)
- #define BIT_SET_TXDMA_VOQ_MAP(x, v) \
- (BIT_CLEAR_TXDMA_VOQ_MAP(x) | BIT_TXDMA_VOQ_MAP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_SHIFT_TXDMA_VOQ_MAP_V1 4
- #define BIT_MASK_TXDMA_VOQ_MAP_V1 0x7
- #define BIT_TXDMA_VOQ_MAP_V1(x) \
- (((x) & BIT_MASK_TXDMA_VOQ_MAP_V1) << BIT_SHIFT_TXDMA_VOQ_MAP_V1)
- #define BITS_TXDMA_VOQ_MAP_V1 \
- (BIT_MASK_TXDMA_VOQ_MAP_V1 << BIT_SHIFT_TXDMA_VOQ_MAP_V1)
- #define BIT_CLEAR_TXDMA_VOQ_MAP_V1(x) ((x) & (~BITS_TXDMA_VOQ_MAP_V1))
- #define BIT_GET_TXDMA_VOQ_MAP_V1(x) \
- (((x) >> BIT_SHIFT_TXDMA_VOQ_MAP_V1) & BIT_MASK_TXDMA_VOQ_MAP_V1)
- #define BIT_SET_TXDMA_VOQ_MAP_V1(x, v) \
- (BIT_CLEAR_TXDMA_VOQ_MAP_V1(x) | BIT_TXDMA_VOQ_MAP_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_TXDMA_BW_EN BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_PQ_MAP (Offset 0x010C) */
- #define BIT_RXDMA_AGG_EN BIT(2)
- #define BIT_RXSHFT_EN BIT(1)
- #define BIT_RXDMA_ARBBW_EN BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_TRXFF_BNDY (Offset 0x0114) */
- #define BIT_SHIFT_RXFFOVFL_RSV_V1 28
- #define BIT_MASK_RXFFOVFL_RSV_V1 0xf
- #define BIT_RXFFOVFL_RSV_V1(x) \
- (((x) & BIT_MASK_RXFFOVFL_RSV_V1) << BIT_SHIFT_RXFFOVFL_RSV_V1)
- #define BITS_RXFFOVFL_RSV_V1 \
- (BIT_MASK_RXFFOVFL_RSV_V1 << BIT_SHIFT_RXFFOVFL_RSV_V1)
- #define BIT_CLEAR_RXFFOVFL_RSV_V1(x) ((x) & (~BITS_RXFFOVFL_RSV_V1))
- #define BIT_GET_RXFFOVFL_RSV_V1(x) \
- (((x) >> BIT_SHIFT_RXFFOVFL_RSV_V1) & BIT_MASK_RXFFOVFL_RSV_V1)
- #define BIT_SET_RXFFOVFL_RSV_V1(x, v) \
- (BIT_CLEAR_RXFFOVFL_RSV_V1(x) | BIT_RXFFOVFL_RSV_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TRXFF_BNDY (Offset 0x0114) */
- #define BIT_SHIFT_RXFF0_BNDY 16
- #define BIT_MASK_RXFF0_BNDY 0xffff
- #define BIT_RXFF0_BNDY(x) (((x) & BIT_MASK_RXFF0_BNDY) << BIT_SHIFT_RXFF0_BNDY)
- #define BITS_RXFF0_BNDY (BIT_MASK_RXFF0_BNDY << BIT_SHIFT_RXFF0_BNDY)
- #define BIT_CLEAR_RXFF0_BNDY(x) ((x) & (~BITS_RXFF0_BNDY))
- #define BIT_GET_RXFF0_BNDY(x) \
- (((x) >> BIT_SHIFT_RXFF0_BNDY) & BIT_MASK_RXFF0_BNDY)
- #define BIT_SET_RXFF0_BNDY(x, v) (BIT_CLEAR_RXFF0_BNDY(x) | BIT_RXFF0_BNDY(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TRXFF_BNDY (Offset 0x0114) */
- #define BIT_SHIFT_FWFFOVFL_RSV 16
- #define BIT_MASK_FWFFOVFL_RSV 0xf
- #define BIT_FWFFOVFL_RSV(x) \
- (((x) & BIT_MASK_FWFFOVFL_RSV) << BIT_SHIFT_FWFFOVFL_RSV)
- #define BITS_FWFFOVFL_RSV (BIT_MASK_FWFFOVFL_RSV << BIT_SHIFT_FWFFOVFL_RSV)
- #define BIT_CLEAR_FWFFOVFL_RSV(x) ((x) & (~BITS_FWFFOVFL_RSV))
- #define BIT_GET_FWFFOVFL_RSV(x) \
- (((x) >> BIT_SHIFT_FWFFOVFL_RSV) & BIT_MASK_FWFFOVFL_RSV)
- #define BIT_SET_FWFFOVFL_RSV(x, v) \
- (BIT_CLEAR_FWFFOVFL_RSV(x) | BIT_FWFFOVFL_RSV(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TRXFF_BNDY (Offset 0x0114) */
- #define BIT_SHIFT_RXFFOVFL_RSV 8
- #define BIT_MASK_RXFFOVFL_RSV 0xf
- #define BIT_RXFFOVFL_RSV(x) \
- (((x) & BIT_MASK_RXFFOVFL_RSV) << BIT_SHIFT_RXFFOVFL_RSV)
- #define BITS_RXFFOVFL_RSV (BIT_MASK_RXFFOVFL_RSV << BIT_SHIFT_RXFFOVFL_RSV)
- #define BIT_CLEAR_RXFFOVFL_RSV(x) ((x) & (~BITS_RXFFOVFL_RSV))
- #define BIT_GET_RXFFOVFL_RSV(x) \
- (((x) >> BIT_SHIFT_RXFFOVFL_RSV) & BIT_MASK_RXFFOVFL_RSV)
- #define BIT_SET_RXFFOVFL_RSV(x, v) \
- (BIT_CLEAR_RXFFOVFL_RSV(x) | BIT_RXFFOVFL_RSV(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TRXFF_BNDY (Offset 0x0114) */
- #define BIT_SHIFT_RXFFOVFL_RSV_V2 8
- #define BIT_MASK_RXFFOVFL_RSV_V2 0xf
- #define BIT_RXFFOVFL_RSV_V2(x) \
- (((x) & BIT_MASK_RXFFOVFL_RSV_V2) << BIT_SHIFT_RXFFOVFL_RSV_V2)
- #define BITS_RXFFOVFL_RSV_V2 \
- (BIT_MASK_RXFFOVFL_RSV_V2 << BIT_SHIFT_RXFFOVFL_RSV_V2)
- #define BIT_CLEAR_RXFFOVFL_RSV_V2(x) ((x) & (~BITS_RXFFOVFL_RSV_V2))
- #define BIT_GET_RXFFOVFL_RSV_V2(x) \
- (((x) >> BIT_SHIFT_RXFFOVFL_RSV_V2) & BIT_MASK_RXFFOVFL_RSV_V2)
- #define BIT_SET_RXFFOVFL_RSV_V2(x, v) \
- (BIT_CLEAR_RXFFOVFL_RSV_V2(x) | BIT_RXFFOVFL_RSV_V2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_TRXFF_BNDY (Offset 0x0114) */
- #define BIT_SHIFT_RXFF0_BNDY_V1 8
- #define BIT_MASK_RXFF0_BNDY_V1 0x3ffff
- #define BIT_RXFF0_BNDY_V1(x) \
- (((x) & BIT_MASK_RXFF0_BNDY_V1) << BIT_SHIFT_RXFF0_BNDY_V1)
- #define BITS_RXFF0_BNDY_V1 (BIT_MASK_RXFF0_BNDY_V1 << BIT_SHIFT_RXFF0_BNDY_V1)
- #define BIT_CLEAR_RXFF0_BNDY_V1(x) ((x) & (~BITS_RXFF0_BNDY_V1))
- #define BIT_GET_RXFF0_BNDY_V1(x) \
- (((x) >> BIT_SHIFT_RXFF0_BNDY_V1) & BIT_MASK_RXFF0_BNDY_V1)
- #define BIT_SET_RXFF0_BNDY_V1(x, v) \
- (BIT_CLEAR_RXFF0_BNDY_V1(x) | BIT_RXFF0_BNDY_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TRXFF_BNDY (Offset 0x0114) */
- #define BIT_SHIFT_TXPKTBUF_PGBNDY 0
- #define BIT_MASK_TXPKTBUF_PGBNDY 0xff
- #define BIT_TXPKTBUF_PGBNDY(x) \
- (((x) & BIT_MASK_TXPKTBUF_PGBNDY) << BIT_SHIFT_TXPKTBUF_PGBNDY)
- #define BITS_TXPKTBUF_PGBNDY \
- (BIT_MASK_TXPKTBUF_PGBNDY << BIT_SHIFT_TXPKTBUF_PGBNDY)
- #define BIT_CLEAR_TXPKTBUF_PGBNDY(x) ((x) & (~BITS_TXPKTBUF_PGBNDY))
- #define BIT_GET_TXPKTBUF_PGBNDY(x) \
- (((x) >> BIT_SHIFT_TXPKTBUF_PGBNDY) & BIT_MASK_TXPKTBUF_PGBNDY)
- #define BIT_SET_TXPKTBUF_PGBNDY(x, v) \
- (BIT_CLEAR_TXPKTBUF_PGBNDY(x) | BIT_TXPKTBUF_PGBNDY(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TRXFF_BNDY (Offset 0x0114) */
- #define BIT_SHIFT_RXFF0_BNDY_V2 0
- #define BIT_MASK_RXFF0_BNDY_V2 0x3ffff
- #define BIT_RXFF0_BNDY_V2(x) \
- (((x) & BIT_MASK_RXFF0_BNDY_V2) << BIT_SHIFT_RXFF0_BNDY_V2)
- #define BITS_RXFF0_BNDY_V2 (BIT_MASK_RXFF0_BNDY_V2 << BIT_SHIFT_RXFF0_BNDY_V2)
- #define BIT_CLEAR_RXFF0_BNDY_V2(x) ((x) & (~BITS_RXFF0_BNDY_V2))
- #define BIT_GET_RXFF0_BNDY_V2(x) \
- (((x) >> BIT_SHIFT_RXFF0_BNDY_V2) & BIT_MASK_RXFF0_BNDY_V2)
- #define BIT_SET_RXFF0_BNDY_V2(x, v) \
- (BIT_CLEAR_RXFF0_BNDY_V2(x) | BIT_RXFF0_BNDY_V2(v))
- #define BIT_SHIFT_RXFF0_RDPTR_V2 0
- #define BIT_MASK_RXFF0_RDPTR_V2 0x3ffff
- #define BIT_RXFF0_RDPTR_V2(x) \
- (((x) & BIT_MASK_RXFF0_RDPTR_V2) << BIT_SHIFT_RXFF0_RDPTR_V2)
- #define BITS_RXFF0_RDPTR_V2 \
- (BIT_MASK_RXFF0_RDPTR_V2 << BIT_SHIFT_RXFF0_RDPTR_V2)
- #define BIT_CLEAR_RXFF0_RDPTR_V2(x) ((x) & (~BITS_RXFF0_RDPTR_V2))
- #define BIT_GET_RXFF0_RDPTR_V2(x) \
- (((x) >> BIT_SHIFT_RXFF0_RDPTR_V2) & BIT_MASK_RXFF0_RDPTR_V2)
- #define BIT_SET_RXFF0_RDPTR_V2(x, v) \
- (BIT_CLEAR_RXFF0_RDPTR_V2(x) | BIT_RXFF0_RDPTR_V2(v))
- #define BIT_SHIFT_RXFF0_WTPTR_V2 0
- #define BIT_MASK_RXFF0_WTPTR_V2 0x3ffff
- #define BIT_RXFF0_WTPTR_V2(x) \
- (((x) & BIT_MASK_RXFF0_WTPTR_V2) << BIT_SHIFT_RXFF0_WTPTR_V2)
- #define BITS_RXFF0_WTPTR_V2 \
- (BIT_MASK_RXFF0_WTPTR_V2 << BIT_SHIFT_RXFF0_WTPTR_V2)
- #define BIT_CLEAR_RXFF0_WTPTR_V2(x) ((x) & (~BITS_RXFF0_WTPTR_V2))
- #define BIT_GET_RXFF0_WTPTR_V2(x) \
- (((x) >> BIT_SHIFT_RXFF0_WTPTR_V2) & BIT_MASK_RXFF0_WTPTR_V2)
- #define BIT_SET_RXFF0_WTPTR_V2(x, v) \
- (BIT_CLEAR_RXFF0_WTPTR_V2(x) | BIT_RXFF0_WTPTR_V2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_FF_STATUS (Offset 0x0118) */
- #define BIT_SHIFT_RXFF0_RDPTR_V1 13
- #define BIT_MASK_RXFF0_RDPTR_V1 0x3ffff
- #define BIT_RXFF0_RDPTR_V1(x) \
- (((x) & BIT_MASK_RXFF0_RDPTR_V1) << BIT_SHIFT_RXFF0_RDPTR_V1)
- #define BITS_RXFF0_RDPTR_V1 \
- (BIT_MASK_RXFF0_RDPTR_V1 << BIT_SHIFT_RXFF0_RDPTR_V1)
- #define BIT_CLEAR_RXFF0_RDPTR_V1(x) ((x) & (~BITS_RXFF0_RDPTR_V1))
- #define BIT_GET_RXFF0_RDPTR_V1(x) \
- (((x) >> BIT_SHIFT_RXFF0_RDPTR_V1) & BIT_MASK_RXFF0_RDPTR_V1)
- #define BIT_SET_RXFF0_RDPTR_V1(x, v) \
- (BIT_CLEAR_RXFF0_RDPTR_V1(x) | BIT_RXFF0_RDPTR_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PTA_I2C_MBOX (Offset 0x0118) */
- #define BIT_SHIFT_I2C_M_STATUS 8
- #define BIT_MASK_I2C_M_STATUS 0xf
- #define BIT_I2C_M_STATUS(x) \
- (((x) & BIT_MASK_I2C_M_STATUS) << BIT_SHIFT_I2C_M_STATUS)
- #define BITS_I2C_M_STATUS (BIT_MASK_I2C_M_STATUS << BIT_SHIFT_I2C_M_STATUS)
- #define BIT_CLEAR_I2C_M_STATUS(x) ((x) & (~BITS_I2C_M_STATUS))
- #define BIT_GET_I2C_M_STATUS(x) \
- (((x) >> BIT_SHIFT_I2C_M_STATUS) & BIT_MASK_I2C_M_STATUS)
- #define BIT_SET_I2C_M_STATUS(x, v) \
- (BIT_CLEAR_I2C_M_STATUS(x) | BIT_I2C_M_STATUS(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PTA_I2C_MBOX (Offset 0x0118) */
- #define BIT_SHIFT_I2C_M_BUS_GNT 4
- #define BIT_MASK_I2C_M_BUS_GNT 0x7
- #define BIT_I2C_M_BUS_GNT(x) \
- (((x) & BIT_MASK_I2C_M_BUS_GNT) << BIT_SHIFT_I2C_M_BUS_GNT)
- #define BITS_I2C_M_BUS_GNT (BIT_MASK_I2C_M_BUS_GNT << BIT_SHIFT_I2C_M_BUS_GNT)
- #define BIT_CLEAR_I2C_M_BUS_GNT(x) ((x) & (~BITS_I2C_M_BUS_GNT))
- #define BIT_GET_I2C_M_BUS_GNT(x) \
- (((x) >> BIT_SHIFT_I2C_M_BUS_GNT) & BIT_MASK_I2C_M_BUS_GNT)
- #define BIT_SET_I2C_M_BUS_GNT(x, v) \
- (BIT_CLEAR_I2C_M_BUS_GNT(x) | BIT_I2C_M_BUS_GNT(v))
- #define BIT_I2C_GNT_FW BIT(3)
- #define BIT_SHIFT_I2C_DATA_RATE 1
- #define BIT_MASK_I2C_DATA_RATE 0x3
- #define BIT_I2C_DATA_RATE(x) \
- (((x) & BIT_MASK_I2C_DATA_RATE) << BIT_SHIFT_I2C_DATA_RATE)
- #define BITS_I2C_DATA_RATE (BIT_MASK_I2C_DATA_RATE << BIT_SHIFT_I2C_DATA_RATE)
- #define BIT_CLEAR_I2C_DATA_RATE(x) ((x) & (~BITS_I2C_DATA_RATE))
- #define BIT_GET_I2C_DATA_RATE(x) \
- (((x) >> BIT_SHIFT_I2C_DATA_RATE) & BIT_MASK_I2C_DATA_RATE)
- #define BIT_SET_I2C_DATA_RATE(x, v) \
- (BIT_CLEAR_I2C_DATA_RATE(x) | BIT_I2C_DATA_RATE(v))
- #define BIT_I2C_SW_CONTROL_UNLOCK BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT)
- /* 2 REG_FF_STATUS (Offset 0x0118) */
- #define BIT_SHIFT_RXFF0_WTPTR_V1 0
- #define BIT_MASK_RXFF0_WTPTR_V1 0x3ffff
- #define BIT_RXFF0_WTPTR_V1(x) \
- (((x) & BIT_MASK_RXFF0_WTPTR_V1) << BIT_SHIFT_RXFF0_WTPTR_V1)
- #define BITS_RXFF0_WTPTR_V1 \
- (BIT_MASK_RXFF0_WTPTR_V1 << BIT_SHIFT_RXFF0_WTPTR_V1)
- #define BIT_CLEAR_RXFF0_WTPTR_V1(x) ((x) & (~BITS_RXFF0_WTPTR_V1))
- #define BIT_GET_RXFF0_WTPTR_V1(x) \
- (((x) >> BIT_SHIFT_RXFF0_WTPTR_V1) & BIT_MASK_RXFF0_WTPTR_V1)
- #define BIT_SET_RXFF0_WTPTR_V1(x, v) \
- (BIT_CLEAR_RXFF0_WTPTR_V1(x) | BIT_RXFF0_WTPTR_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXFF_PTR (Offset 0x011C) */
- #define BIT_SHIFT_RXFF0_RDPTR 16
- #define BIT_MASK_RXFF0_RDPTR 0xffff
- #define BIT_RXFF0_RDPTR(x) \
- (((x) & BIT_MASK_RXFF0_RDPTR) << BIT_SHIFT_RXFF0_RDPTR)
- #define BITS_RXFF0_RDPTR (BIT_MASK_RXFF0_RDPTR << BIT_SHIFT_RXFF0_RDPTR)
- #define BIT_CLEAR_RXFF0_RDPTR(x) ((x) & (~BITS_RXFF0_RDPTR))
- #define BIT_GET_RXFF0_RDPTR(x) \
- (((x) >> BIT_SHIFT_RXFF0_RDPTR) & BIT_MASK_RXFF0_RDPTR)
- #define BIT_SET_RXFF0_RDPTR(x, v) \
- (BIT_CLEAR_RXFF0_RDPTR(x) | BIT_RXFF0_RDPTR(v))
- #define BIT_SHIFT_RXFF0_WTPTR 0
- #define BIT_MASK_RXFF0_WTPTR 0xffff
- #define BIT_RXFF0_WTPTR(x) \
- (((x) & BIT_MASK_RXFF0_WTPTR) << BIT_SHIFT_RXFF0_WTPTR)
- #define BITS_RXFF0_WTPTR (BIT_MASK_RXFF0_WTPTR << BIT_SHIFT_RXFF0_WTPTR)
- #define BIT_CLEAR_RXFF0_WTPTR(x) ((x) & (~BITS_RXFF0_WTPTR))
- #define BIT_GET_RXFF0_WTPTR(x) \
- (((x) >> BIT_SHIFT_RXFF0_WTPTR) & BIT_MASK_RXFF0_WTPTR)
- #define BIT_SET_RXFF0_WTPTR(x, v) \
- (BIT_CLEAR_RXFF0_WTPTR(x) | BIT_RXFF0_WTPTR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_H2C_OK_INT_MSK BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_SW_PLL_LEAVE_32K_INT_EN BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_CPUMGQ_DROP_BY_HOLD_TIME_INT_EN BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_H2C_CMD_FULL_INT_MSK BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_FWFF_FULL_INT_EN BIT(30)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FWFF_FULL_INT_EN BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_PWR_INT_127_MSK_V1 BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_BB_STOP_RX_INT_EN BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_BB_STOP_RX_INT_EN BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_PWR_INT_126_MSK BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RXDMA2_DONE_INT_EN BIT(28)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_PWR_INT_125TO96_MSK BIT(27)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RXDONE3_INT_EN BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_PWR_INT_95TO64_MSK_V1 BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RXDONE2_INT_EN BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_PWR_INT_63TO32_MSK_V1 BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RX_BCN_P4_INT_EN BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_PWR_INT_31TO0_MSK_V1 BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RX_BCN_P3_INT_EN BIT(24)
- #define BIT_FS_RX_BCN_P2_INT_EN BIT(23)
- #define BIT_FS_RX_BCN_P1_INT_EN BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_BF0_TIMEOUT_INT_MSK BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RX_BCN_P0_INT_EN BIT(21)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_BF1_TIMEOUT_INT_MSK BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RX_UMD0_INT_EN BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_EVTQ_TXDONE_INT_MSK BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RX_UMD1_INT_EN BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_EVTQ_START_INT_MSK BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RX_BMD0_INT_EN BIT(18)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_TXBCN2_OK_INT_MSK BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RX_BMD1_INT_EN BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_TXBCN2_ERR_INT_MSK BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RXDONE_INT_EN BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_DWWIN_END_INT_MSK BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_WWLAN_INT_EN BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_BCN2_EARLY_INT_MSK BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_SOUND_DONE_INT_EN BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_TBTT1_INT_MSK BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_LP_STBY_INT_EN BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_PSTIMERB_INT_MSK BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_TRL_MTR_INT_EN BIT(12)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_PSTIMERA_INT_MSK BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_BF1_PRETO_INT_EN BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_P2P_RFOFF_EARLY_INT_MSK BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_BF0_PRETO_INT_EN BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_MACID_RELEASE_INT_MSK BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_PTCL_RELEASE_MACID_INT_EN BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_NANRPT_DONE_INT_MSK BIT(8)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_PRETXERR_HANDLE_FSIMR BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_PRETX_ERRHLD_INT_EN BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_PRETX_ERRHLD_INT_EN BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_FTM_PTT_INT_MSK_V1 BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_GTRD_INT_EN BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_RXFTMREQ_OK_INT_MSK BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_LTE_COEX_EN BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_RXFTM_INT_MSK_V1 BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_WLACTOFF_INT_EN BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_TXFTM_INT_MSK_V1 BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_WLACTON_INT_EN BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_LTECOEX_INT_MSK BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_BTCMD_INT_EN BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_REG_MAILBOX_TO_I2C_INT BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_MAILBOX_INT_MSK BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_REG_MAILBOX_TO_I2C_INT_EN BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_TRPC_TO_INT_EN BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_FLC_DRUTO_INT_MSK BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_TRPC_TO_INT_EN_V1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_BIT_RPC_O_T_INT_EN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEIMR (Offset 0x0120) */
- #define BIT_FLC_PKTTH_INT_MSK BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1IMR (Offset 0x0120) */
- #define BIT_FS_RPC_O_T_INT_EN_V1 BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_H2C_OK_INT BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_SW_PLL_LEAVE_32K_INT BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_CPUMGQ_DROP_BY_HOLD_TIME_INT BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_H2C_CMD_FULL_INT BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_FS_FWFF_FULL_INT BIT(30)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FWFF_FULL_INT BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_PWR_INT_127_V2 BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_BB_STOP_RX_INT BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_BB_STOP_RX_INT BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_PWR_INT_126 BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RXDMA2_DONE_INT BIT(28)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_PWR_INT_125TO96 BIT(27)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RXDONE3_INT BIT(27)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RXDONE3_INT_INT BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_PWR_INT_95TO64_V1 BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RXDONE2_INT BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_PWR_INT_63TO32_V1 BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RX_BCN_P4_INT BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_PWR_INT_31TO0_V1 BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RX_BCN_P3_INT BIT(24)
- #define BIT_FS_RX_BCN_P2_INT BIT(23)
- #define BIT_FS_RX_BCN_P1_INT BIT(22)
- #define BIT_FS_RX_BCN_P0_INT BIT(21)
- #define BIT_FS_RX_UMD0_INT BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_EVTQ_TXDONE_INT BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RX_UMD1_INT BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_EVTQ_START_INT BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RX_BMD0_INT BIT(18)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_TXBCN2_OK_INT BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RX_BMD1_INT BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_TXBCN2_ERR_INT BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RXDONE_INT BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_DWWIN_END_INT BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_WWLAN_INT BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_BCN2_EARLY_INT BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_SOUND_DONE_INT BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_TBTT1_INT BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_LP_STBY_INT BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_PSTIMERB_INT BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_TRL_MTR_INT BIT(12)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_PSTIMERA_INT BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_BF1_PRETO_INT BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_P2P_RFOFF_EARLY_INT BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_BF0_PRETO_INT BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_MACID_RELEASE_INT BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_PTCL_RELEASE_MACID_INT BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_NANRPT_DONE_INT BIT(8)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_PRETXERR_HANDLE_FSISR BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_PRETX_ERRHLD_INT BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_PRETX_ERRHLD_INT BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_FTM_PTT_INT_V1 BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_SND_RDY_INT BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_RXFTMREQ_OK_INT BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_LTE_COEX_INT BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_RXFTM_INT_V1 BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_WLACTOFF_INT BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_TXFTM_INT_V1 BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_WLACTON_INT BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_LTECOEX_INT BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_BCN_RX_INT_INT BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_BT_CMD_INT BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_MAILBOX_TO_I2C BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_MAILBOX_INT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_MAILBOX_TO_I2C_INT BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_TRPC_TO_INT BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_FLC_DRUTO_INT BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_TRPC_TO_INT BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_RPC_O_T_INT BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FEISR (Offset 0x0124) */
- #define BIT_FLC_PKTTH_INT BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE1ISR (Offset 0x0124) */
- #define BIT_FS_RPC_O_T_INT BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CPWM (Offset 0x012C) */
- #define BIT_CPWM_TOGGLING BIT(31)
- #define BIT_SHIFT_CPWM_MOD 24
- #define BIT_MASK_CPWM_MOD 0x7f
- #define BIT_CPWM_MOD(x) (((x) & BIT_MASK_CPWM_MOD) << BIT_SHIFT_CPWM_MOD)
- #define BITS_CPWM_MOD (BIT_MASK_CPWM_MOD << BIT_SHIFT_CPWM_MOD)
- #define BIT_CLEAR_CPWM_MOD(x) ((x) & (~BITS_CPWM_MOD))
- #define BIT_GET_CPWM_MOD(x) (((x) >> BIT_SHIFT_CPWM_MOD) & BIT_MASK_CPWM_MOD)
- #define BIT_SET_CPWM_MOD(x, v) (BIT_CLEAR_CPWM_MOD(x) | BIT_CPWM_MOD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_PCIE_BCNDMAERR_INT_MSK BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNOK_MB7_INT_EN BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_SOUND_DONE_MSK BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_SOUND_DONE_INT_MSK BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNOK_MB6_INT_EN BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TRY_DONE_MSK BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TRY_DONE_INT_MSK BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNOK_MB5_INT_EN BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXRPT_CNT_FULL_MSK BIT(28)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXRPT_CNT_FULL_INT_MSK BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNOK_MB4_INT_EN BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_WLACTOFF_INT_EN BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_WLACTOFF_INT_MSK BIT(27)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNOK_MB3_INT_EN BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_WLACTON_INT_EN BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_WLACTON_INT_MSK BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNOK_MB2_INT_EN BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXPKTIN_INT_EN BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXPKTIN_INT_MSK BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNOK_MB1_INT_EN BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXBCNOK_MSK BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXBCNOK_INT_MSK BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNOK_MB0_INT_EN BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXBCNERR_MSK BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXBCNERR_INT_MSK BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNERR_MB7_INT_EN BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RX_UMD0_EN BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RX_UMD0_INT_MSK BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNERR_MB6_INT_EN BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RX_UMD1_EN BIT(21)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RX_UMD1_INT_MSK BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNERR_MB5_INT_EN BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RX_BMD0_EN BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RX_BMD0_INT_MSK BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNERR_MB4_INT_EN BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RX_BMD1_EN BIT(19)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RX_BMD1_INT_MSK BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNERR_MB3_INT_EN BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCN_RX_INT_EN BIT(18)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCN_RX_INT_INT_MSK BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNERR_MB2_INT_EN BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TBTTINT_MSK BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TBTTINT_INT_MSK BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNERR_MB1_INT_EN BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNERLY_MSK BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNERLY_INT_MSK BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXBCNERR_MB0_INT_EN BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA7_MSK BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA7_INT_MSK BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_CPUMGN_POLLED_PKT_DONE_INT_EN BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_CPU_MGQ_TXDONE_INT_EN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA6_MSK BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA6_INT_MSK BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_SIFS_OVERSPEC_INT_EN BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA5_MSK BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA5_INT_MSK BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_MGNTQ_RPTR_RELEASE_INT_EN BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA4_MSK BIT(12)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA4_INT_MSK BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_MGNTQFF_TO_INT_EN BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA3_MSK BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA3_INT_MSK BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_DDMA1_LP_INT_ENBIT_CPUMGN_POLLED_PKT_BUSY_ERR_INT_EN BIT(11)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_CPUMGQ_ERR_INT_EN BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_DDMA1_LP_INT_EN BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA2_MSK BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA2_INT_MSK BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_DDMA1_HP_INT_EN BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA1_MSK BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA1_INT_MSK BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_DDMA0_LP_INT_EN BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA0_MSK BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_BCNDMA0_INT_MSK BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_DDMA0_HP_INT_EN BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_LP_STBY_MSK BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_LP_STBY_INT_MSK BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TRXRPT_INT_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_CTWENDINT_MSK BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_CTWENDINT_INT_MSK BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_C2H_W_READY_INT_EN BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_HRCV_MSK BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_HRCV_INT_MSK BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_HRCV_INT_EN BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_H2CCMD_MSK BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_H2CCMD_INT_MSK BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_H2CCMD_INT_EN BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RXDONE_MSK BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_RXDONE_INT_MSK BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXPKTIN_INT_EN BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_ERRORHDL_MSK BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_ERRORHDL_INT_MSK BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_ERRORHDL_INT_EN BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXCCX_MSK_FW BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXCCX_INT_MSK BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXCCX_INT_EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXCLOSE_MSK BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_TXCLOSE_INT_MSK BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWIMR (Offset 0x0130) */
- #define BIT_FS_TXCLOSE_INT_EN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_PCIE_BCNDMAERR_INT BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNOK_MB7_INT BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_SOUND_DONE_INT BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNOK_MB6_INT BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_TRY_DONE_INT BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNOK_MB5_INT BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_TXRPT_CNT_FULL_INT BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNOK_MB4_INT BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_WLACTOFF_INT BIT(27)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNOK_MB3_INT BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_WLACTON_INT BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNOK_MB2_INT BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_TXPKTIN_INT BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNOK_MB1_INT BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_TXBCNOK_INT BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNOK_MB0_INT BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_TXBCNERR_INT BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNERR_MB7_INT BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_RX_UMD0_INT BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNERR_MB6_INT BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_RX_UMD1_INT BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNERR_MB5_INT BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_RX_BMD0_INT BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNERR_MB4_INT BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_RX_BMD1_INT BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNERR_MB3_INT BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCN_RX_INT_INT BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNERR_MB2_INT BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_TBTTINT_INT BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNERR_MB1_INT BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNERLY_INT BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXBCNERR_MB0_INT BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNDMA7_INT BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_CPUMGN_POLLED_PKT_DONE_INT BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_CPU_MGQ_TXDONE_INT BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNDMA6_INT BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_SIFS_OVERSPEC_INT BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNDMA5_INT BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_MGNTQ_RPTR_RELEASE_INT BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNDMA4_INT BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_MGNTQFF_TO_INT BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNDMA3_INT BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_DDMA1_LP_INTBIT_CPUMGN_POLLED_PKT_BUSY_ERR_INT BIT(11)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_CPUMGQ_ERR_INT BIT(11)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_DDMA1_LP_INT BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNDMA2_INT BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_DDMA1_HP_INT BIT(10)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FWCMD_PKTIN_INT BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNDMA1_INT BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_DDMA0_LP_INT BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_BCNDMA0_INT BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_DDMA0_HP_INT BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_LP_STBY_INT BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TRXRPT_INT BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_CTWENDINT_INT BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_C2H_W_READY_INT BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_HRCV_INT BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_HRCV_INT BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_H2CCMD_INT BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_H2CCMD_INT BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_RXDONE_INT BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXPKTIN_INT BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_ERRORHDL_INT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_ERRORHDL_INT BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_TXCCX_INT BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXCCX_INT BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_TXCLOSE_INT BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWISR (Offset 0x0134) */
- #define BIT_FS_TXCLOSE_INT BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GTINT6_MSK BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GT6INT_MSK BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TX_NULL1_INT_MSK BIT(30)
- #define BIT_TX_NULL0_INT_MSK BIT(29)
- #define BIT_MTI_BCNIVLEAR_INT_MSK BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_ATIMINT_MSK BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_ATIM_INT_MSK BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_WWLAN_INT_EN BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_WWLAN_INT_MSK BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_C2H_W_READY_EN BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_C2H_W_READY_MSK BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TRL_MTR_EN BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TRL_MTR_INT_MSK BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_CLR_PS_STATUS_MSK BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_PS_TIMER_C_EARLY_INT_EN BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_RETRIEVE_BUFFERED_MSK BIT(22)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_RETRIEVE_BUFFERED_INT_MSK BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_PS_TIMER_B_EARLY_INT_EN BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_RPWMINT2_MSK BIT(21)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_RPWM2INT_MSK BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_PS_TIMER_A_EARLY_INT_EN BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TSF_BIT32_TOGGLE_MSK_V1 BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TSF_BIT32_TOGGLE_INT_MSK BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_CPUMGQ_TX_TIMER_EARLY_INT_EN BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TRIGGER_PKT_MSK BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_PS_TIMER_C_INT_EN BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FW_BTCMD_INTMSK BIT(18)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FW_BTCMD_INT_MSK BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_PS_TIMER_B_INT_EN BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_P2P_RFOFF_INTMSK BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_P2P_RFOFF_INT_MSK BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_PS_TIMER_A_INT_EN BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_P2P_RFON_INTMSK BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_P2P_RFON_INT_MSK BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_CPUMGQ_TX_TIMER_INT_EN BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TXBCN1ERR_MSK BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TX_BCN1ERR_INT_MSK BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_PS_TIMEOUT2_EN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TXBCN1OK_MSK BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TX_BCN1OK_INT_MSK BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_PS_TIMEOUT1_EN BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FT_ATIMEND_EMSK BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FT_ATIMEND_E_MSK BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_PS_TIMEOUT0_EN BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_BCNDMAINT_EMSK BIT(12)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_BCNDMAINT_E_MSK_V1 BIT(12)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT12_EN BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GTINT5_MSK BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GT5INT_MSK BIT(11)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT11_EN BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_EOSP_INT_MSK BIT(10)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT10_EN BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_RX_BCN_E_MSK BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_RX_BCN_E_INT_MSK BIT(9)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT9_EN BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_RPWM_INT_EN BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_RPWMINT_MSK BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT8_EN BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_PSTIMER_MSK BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_PSTIMER_INT_MSK BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT7_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TIMEOUT1_MSK BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TIMEOUT1_INT_MSK BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT6_EN BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TIMEOUT0_MSK BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_TIMEOUT0_INT_MSK BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT5_EN BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FT_GTINT4_MSK BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FT_GT4INT_MSK BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT4_EN BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FT_GTINT3_MSK BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FT_GT3INT_MSK BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT3_EN BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GTINT2_MSK BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GT2INT_MSK BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT2_EN BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GTINT1_MSK BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GT1INT_MSK BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT1_EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GTINT0_MSK BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_GT0INT_MSK BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTIMR (Offset 0x0138) */
- #define BIT_FS_GTINT0_EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_GT6INT BIT(31)
- #define BIT_TX_NULL1_INT BIT(30)
- #define BIT_TX_NULL0_INT BIT(29)
- #define BIT_MTI_BCNIVLEAR_INT BIT(28)
- #define BIT_ATIM_INT BIT(27)
- #define BIT_WWLAN_INT BIT(26)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_5_EARLY__INT BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_C2H_W_READY BIT(25)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_4_EARLY__INT BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_TRL_MTR_INT BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_3_EARLY__INT BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_CLR_PS_STATUS BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_C_EARLY__INT BIT(23)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_2_EARLY__INT BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_RETRIEVE_BUFFERED_INT BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_B_EARLY__INT BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_1_EARLY__INT BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_RPWM2INT BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_A_EARLY__INT BIT(21)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_0_EARLY__INT BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_TSF_BIT32_TOGGLE_INT_V1 BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_CPUMGQ_TX_TIMER_EARLY_INT BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_TRIGGER_PKT BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_C_INT BIT(19)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_5_INT BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FW_BTCMD_INT BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_B_INT BIT(18)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_4_INT BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_P2P_RFOFF_INT BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_A_INT BIT(17)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_3_INT BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_P2P_RFON_INT BIT(16)
- #define BIT_SHIFT_LLTINI_PDATA 16
- #define BIT_MASK_LLTINI_PDATA 0xff
- #define BIT_LLTINI_PDATA(x) \
- (((x) & BIT_MASK_LLTINI_PDATA) << BIT_SHIFT_LLTINI_PDATA)
- #define BITS_LLTINI_PDATA (BIT_MASK_LLTINI_PDATA << BIT_SHIFT_LLTINI_PDATA)
- #define BIT_CLEAR_LLTINI_PDATA(x) ((x) & (~BITS_LLTINI_PDATA))
- #define BIT_GET_LLTINI_PDATA(x) \
- (((x) >> BIT_SHIFT_LLTINI_PDATA) & BIT_MASK_LLTINI_PDATA)
- #define BIT_SET_LLTINI_PDATA(x, v) \
- (BIT_CLEAR_LLTINI_PDATA(x) | BIT_LLTINI_PDATA(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_CPUMGQ_TX_TIMER_INT BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_TX_BCN1ERR_INT BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_PS_TIMEOUT2_INT BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_2_INT BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_TX_BCN1OK_INT BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_PS_TIMEOUT1_INT BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_1_INT BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FT_ATIMEND_E BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_PS_TIMEOUT0_INT BIT(13)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PS_TIMER_0_INT BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_BCNDMAINT_E_V1 BIT(12)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT12_INT BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_GT5INT BIT(11)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT11_INT BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_EOSP_INT BIT(10)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT10_INT BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_RX_BCN_E_INT BIT(9)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT9_INT BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_RPWMINT BIT(8)
- #define BIT_SHIFT_LLTINI_ADDR 8
- #define BIT_MASK_LLTINI_ADDR 0xff
- #define BIT_LLTINI_ADDR(x) \
- (((x) & BIT_MASK_LLTINI_ADDR) << BIT_SHIFT_LLTINI_ADDR)
- #define BITS_LLTINI_ADDR (BIT_MASK_LLTINI_ADDR << BIT_SHIFT_LLTINI_ADDR)
- #define BIT_CLEAR_LLTINI_ADDR(x) ((x) & (~BITS_LLTINI_ADDR))
- #define BIT_GET_LLTINI_ADDR(x) \
- (((x) >> BIT_SHIFT_LLTINI_ADDR) & BIT_MASK_LLTINI_ADDR)
- #define BIT_SET_LLTINI_ADDR(x, v) \
- (BIT_CLEAR_LLTINI_ADDR(x) | BIT_LLTINI_ADDR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT8_INT BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_PSTIMER_INT BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT7_INT BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_TIMEOUT1_INT BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT6_INT BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_TIMEOUT0_INT BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT5_INT BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FT_GT4INT BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT4_INT BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FT_GT3INT BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT3_INT BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_GT2INT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT2_INT BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_GT1INT BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT1_INT BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_GT0INT BIT(0)
- #define BIT_SHIFT_LLTINI_HDATA 0
- #define BIT_MASK_LLTINI_HDATA 0xff
- #define BIT_LLTINI_HDATA(x) \
- (((x) & BIT_MASK_LLTINI_HDATA) << BIT_SHIFT_LLTINI_HDATA)
- #define BITS_LLTINI_HDATA (BIT_MASK_LLTINI_HDATA << BIT_SHIFT_LLTINI_HDATA)
- #define BIT_CLEAR_LLTINI_HDATA(x) ((x) & (~BITS_LLTINI_HDATA))
- #define BIT_GET_LLTINI_HDATA(x) \
- (((x) >> BIT_SHIFT_LLTINI_HDATA) & BIT_MASK_LLTINI_HDATA)
- #define BIT_SET_LLTINI_HDATA(x, v) \
- (BIT_CLEAR_LLTINI_HDATA(x) | BIT_LLTINI_HDATA(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTISR (Offset 0x013C) */
- #define BIT_FS_GTINT0_INT BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKTBUF_DBG_CTRL (Offset 0x0140) */
- #define BIT_SHIFT_PKTBUF_WRITE_EN 24
- #define BIT_MASK_PKTBUF_WRITE_EN 0xff
- #define BIT_PKTBUF_WRITE_EN(x) \
- (((x) & BIT_MASK_PKTBUF_WRITE_EN) << BIT_SHIFT_PKTBUF_WRITE_EN)
- #define BITS_PKTBUF_WRITE_EN \
- (BIT_MASK_PKTBUF_WRITE_EN << BIT_SHIFT_PKTBUF_WRITE_EN)
- #define BIT_CLEAR_PKTBUF_WRITE_EN(x) ((x) & (~BITS_PKTBUF_WRITE_EN))
- #define BIT_GET_PKTBUF_WRITE_EN(x) \
- (((x) >> BIT_SHIFT_PKTBUF_WRITE_EN) & BIT_MASK_PKTBUF_WRITE_EN)
- #define BIT_SET_PKTBUF_WRITE_EN(x, v) \
- (BIT_CLEAR_PKTBUF_WRITE_EN(x) | BIT_PKTBUF_WRITE_EN(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKTBUF_DBG_CTRL (Offset 0x0140) */
- #define BIT_TXPKT_BUF_READ_EN BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PKTBUF_DBG_CTRL (Offset 0x0140) */
- #define BIT_TXPKTBUF_DBG BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PKTBUF_DBG_CTRL (Offset 0x0140) */
- #define BIT_TXRPTBUF_DBG BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKTBUF_DBG_CTRL (Offset 0x0140) */
- #define BIT_TXRPT_BUF_READ_EN BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PKTBUF_DBG_CTRL (Offset 0x0140) */
- #define BIT_TXRPTBUF_DBG_V2 BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PKTBUF_DBG_CTRL (Offset 0x0140) */
- #define BIT_TXPKTBUF_DBG_V2 BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKTBUF_DBG_CTRL (Offset 0x0140) */
- #define BIT_RXPKT_BUF_READ_EN BIT(16)
- #define BIT_SHIFT_PKTBUF_ADDR 0
- #define BIT_MASK_PKTBUF_ADDR 0x1fff
- #define BIT_PKTBUF_ADDR(x) \
- (((x) & BIT_MASK_PKTBUF_ADDR) << BIT_SHIFT_PKTBUF_ADDR)
- #define BITS_PKTBUF_ADDR (BIT_MASK_PKTBUF_ADDR << BIT_SHIFT_PKTBUF_ADDR)
- #define BIT_CLEAR_PKTBUF_ADDR(x) ((x) & (~BITS_PKTBUF_ADDR))
- #define BIT_GET_PKTBUF_ADDR(x) \
- (((x) >> BIT_SHIFT_PKTBUF_ADDR) & BIT_MASK_PKTBUF_ADDR)
- #define BIT_SET_PKTBUF_ADDR(x, v) \
- (BIT_CLEAR_PKTBUF_ADDR(x) | BIT_PKTBUF_ADDR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKTBUF_DBG_DATA_L (Offset 0x0144) */
- #define BIT_SHIFT_PKTBUF_DBG_DATA_L 0
- #define BIT_MASK_PKTBUF_DBG_DATA_L 0xffffffffL
- #define BIT_PKTBUF_DBG_DATA_L(x) \
- (((x) & BIT_MASK_PKTBUF_DBG_DATA_L) << BIT_SHIFT_PKTBUF_DBG_DATA_L)
- #define BITS_PKTBUF_DBG_DATA_L \
- (BIT_MASK_PKTBUF_DBG_DATA_L << BIT_SHIFT_PKTBUF_DBG_DATA_L)
- #define BIT_CLEAR_PKTBUF_DBG_DATA_L(x) ((x) & (~BITS_PKTBUF_DBG_DATA_L))
- #define BIT_GET_PKTBUF_DBG_DATA_L(x) \
- (((x) >> BIT_SHIFT_PKTBUF_DBG_DATA_L) & BIT_MASK_PKTBUF_DBG_DATA_L)
- #define BIT_SET_PKTBUF_DBG_DATA_L(x, v) \
- (BIT_CLEAR_PKTBUF_DBG_DATA_L(x) | BIT_PKTBUF_DBG_DATA_L(v))
- /* 2 REG_PKTBUF_DBG_DATA_H (Offset 0x0148) */
- #define BIT_SHIFT_PKTBUF_DBG_DATA_H 0
- #define BIT_MASK_PKTBUF_DBG_DATA_H 0xffffffffL
- #define BIT_PKTBUF_DBG_DATA_H(x) \
- (((x) & BIT_MASK_PKTBUF_DBG_DATA_H) << BIT_SHIFT_PKTBUF_DBG_DATA_H)
- #define BITS_PKTBUF_DBG_DATA_H \
- (BIT_MASK_PKTBUF_DBG_DATA_H << BIT_SHIFT_PKTBUF_DBG_DATA_H)
- #define BIT_CLEAR_PKTBUF_DBG_DATA_H(x) ((x) & (~BITS_PKTBUF_DBG_DATA_H))
- #define BIT_GET_PKTBUF_DBG_DATA_H(x) \
- (((x) >> BIT_SHIFT_PKTBUF_DBG_DATA_H) & BIT_MASK_PKTBUF_DBG_DATA_H)
- #define BIT_SET_PKTBUF_DBG_DATA_H(x, v) \
- (BIT_CLEAR_PKTBUF_DBG_DATA_H(x) | BIT_PKTBUF_DBG_DATA_H(v))
- /* 2 REG_CPWM2 (Offset 0x014C) */
- #define BIT_SHIFT_L0S_TO_RCVY_NUM 16
- #define BIT_MASK_L0S_TO_RCVY_NUM 0xff
- #define BIT_L0S_TO_RCVY_NUM(x) \
- (((x) & BIT_MASK_L0S_TO_RCVY_NUM) << BIT_SHIFT_L0S_TO_RCVY_NUM)
- #define BITS_L0S_TO_RCVY_NUM \
- (BIT_MASK_L0S_TO_RCVY_NUM << BIT_SHIFT_L0S_TO_RCVY_NUM)
- #define BIT_CLEAR_L0S_TO_RCVY_NUM(x) ((x) & (~BITS_L0S_TO_RCVY_NUM))
- #define BIT_GET_L0S_TO_RCVY_NUM(x) \
- (((x) >> BIT_SHIFT_L0S_TO_RCVY_NUM) & BIT_MASK_L0S_TO_RCVY_NUM)
- #define BIT_SET_L0S_TO_RCVY_NUM(x, v) \
- (BIT_CLEAR_L0S_TO_RCVY_NUM(x) | BIT_L0S_TO_RCVY_NUM(v))
- #define BIT_CPWM2_TOGGLING BIT(15)
- #define BIT_SHIFT_CPWM2_MOD 0
- #define BIT_MASK_CPWM2_MOD 0x7fff
- #define BIT_CPWM2_MOD(x) (((x) & BIT_MASK_CPWM2_MOD) << BIT_SHIFT_CPWM2_MOD)
- #define BITS_CPWM2_MOD (BIT_MASK_CPWM2_MOD << BIT_SHIFT_CPWM2_MOD)
- #define BIT_CLEAR_CPWM2_MOD(x) ((x) & (~BITS_CPWM2_MOD))
- #define BIT_GET_CPWM2_MOD(x) (((x) >> BIT_SHIFT_CPWM2_MOD) & BIT_MASK_CPWM2_MOD)
- #define BIT_SET_CPWM2_MOD(x, v) (BIT_CLEAR_CPWM2_MOD(x) | BIT_CPWM2_MOD(v))
- /* 2 REG_TC0_CTRL (Offset 0x0150) */
- #define BIT_TC0INT_EN BIT(26)
- #define BIT_TC0MODE BIT(25)
- #define BIT_TC0EN BIT(24)
- #define BIT_SHIFT_TC0DATA 0
- #define BIT_MASK_TC0DATA 0xffffff
- #define BIT_TC0DATA(x) (((x) & BIT_MASK_TC0DATA) << BIT_SHIFT_TC0DATA)
- #define BITS_TC0DATA (BIT_MASK_TC0DATA << BIT_SHIFT_TC0DATA)
- #define BIT_CLEAR_TC0DATA(x) ((x) & (~BITS_TC0DATA))
- #define BIT_GET_TC0DATA(x) (((x) >> BIT_SHIFT_TC0DATA) & BIT_MASK_TC0DATA)
- #define BIT_SET_TC0DATA(x, v) (BIT_CLEAR_TC0DATA(x) | BIT_TC0DATA(v))
- /* 2 REG_TC1_CTRL (Offset 0x0154) */
- #define BIT_TC1INT_EN BIT(26)
- #define BIT_TC1MODE BIT(25)
- #define BIT_TC1EN BIT(24)
- #define BIT_SHIFT_TC1DATA 0
- #define BIT_MASK_TC1DATA 0xffffff
- #define BIT_TC1DATA(x) (((x) & BIT_MASK_TC1DATA) << BIT_SHIFT_TC1DATA)
- #define BITS_TC1DATA (BIT_MASK_TC1DATA << BIT_SHIFT_TC1DATA)
- #define BIT_CLEAR_TC1DATA(x) ((x) & (~BITS_TC1DATA))
- #define BIT_GET_TC1DATA(x) (((x) >> BIT_SHIFT_TC1DATA) & BIT_MASK_TC1DATA)
- #define BIT_SET_TC1DATA(x, v) (BIT_CLEAR_TC1DATA(x) | BIT_TC1DATA(v))
- /* 2 REG_TC2_CTRL (Offset 0x0158) */
- #define BIT_TC2INT_EN BIT(26)
- #define BIT_TC2MODE BIT(25)
- #define BIT_TC2EN BIT(24)
- #define BIT_SHIFT_TC2DATA 0
- #define BIT_MASK_TC2DATA 0xffffff
- #define BIT_TC2DATA(x) (((x) & BIT_MASK_TC2DATA) << BIT_SHIFT_TC2DATA)
- #define BITS_TC2DATA (BIT_MASK_TC2DATA << BIT_SHIFT_TC2DATA)
- #define BIT_CLEAR_TC2DATA(x) ((x) & (~BITS_TC2DATA))
- #define BIT_GET_TC2DATA(x) (((x) >> BIT_SHIFT_TC2DATA) & BIT_MASK_TC2DATA)
- #define BIT_SET_TC2DATA(x, v) (BIT_CLEAR_TC2DATA(x) | BIT_TC2DATA(v))
- /* 2 REG_TC3_CTRL (Offset 0x015C) */
- #define BIT_TC3INT_EN BIT(26)
- #define BIT_TC3MODE BIT(25)
- #define BIT_TC3EN BIT(24)
- #define BIT_SHIFT_TC3DATA 0
- #define BIT_MASK_TC3DATA 0xffffff
- #define BIT_TC3DATA(x) (((x) & BIT_MASK_TC3DATA) << BIT_SHIFT_TC3DATA)
- #define BITS_TC3DATA (BIT_MASK_TC3DATA << BIT_SHIFT_TC3DATA)
- #define BIT_CLEAR_TC3DATA(x) ((x) & (~BITS_TC3DATA))
- #define BIT_GET_TC3DATA(x) (((x) >> BIT_SHIFT_TC3DATA) & BIT_MASK_TC3DATA)
- #define BIT_SET_TC3DATA(x, v) (BIT_CLEAR_TC3DATA(x) | BIT_TC3DATA(v))
- /* 2 REG_TC4_CTRL (Offset 0x0160) */
- #define BIT_TC4INT_EN BIT(26)
- #define BIT_TC4MODE BIT(25)
- #define BIT_TC4EN BIT(24)
- #define BIT_SHIFT_TC4DATA 0
- #define BIT_MASK_TC4DATA 0xffffff
- #define BIT_TC4DATA(x) (((x) & BIT_MASK_TC4DATA) << BIT_SHIFT_TC4DATA)
- #define BITS_TC4DATA (BIT_MASK_TC4DATA << BIT_SHIFT_TC4DATA)
- #define BIT_CLEAR_TC4DATA(x) ((x) & (~BITS_TC4DATA))
- #define BIT_GET_TC4DATA(x) (((x) >> BIT_SHIFT_TC4DATA) & BIT_MASK_TC4DATA)
- #define BIT_SET_TC4DATA(x, v) (BIT_CLEAR_TC4DATA(x) | BIT_TC4DATA(v))
- /* 2 REG_TCUNIT_BASE (Offset 0x0164) */
- #define BIT_SHIFT_TCUNIT_BASE 0
- #define BIT_MASK_TCUNIT_BASE 0x3fff
- #define BIT_TCUNIT_BASE(x) \
- (((x) & BIT_MASK_TCUNIT_BASE) << BIT_SHIFT_TCUNIT_BASE)
- #define BITS_TCUNIT_BASE (BIT_MASK_TCUNIT_BASE << BIT_SHIFT_TCUNIT_BASE)
- #define BIT_CLEAR_TCUNIT_BASE(x) ((x) & (~BITS_TCUNIT_BASE))
- #define BIT_GET_TCUNIT_BASE(x) \
- (((x) >> BIT_SHIFT_TCUNIT_BASE) & BIT_MASK_TCUNIT_BASE)
- #define BIT_SET_TCUNIT_BASE(x, v) \
- (BIT_CLEAR_TCUNIT_BASE(x) | BIT_TCUNIT_BASE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TC5_CTRL (Offset 0x0168) */
- #define BIT_TC50INT_EN BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TC5_CTRL (Offset 0x0168) */
- #define BIT_TC5INT_EN BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TC5_CTRL (Offset 0x0168) */
- #define BIT_TC5MODE BIT(25)
- #define BIT_TC5EN BIT(24)
- #define BIT_SHIFT_TC5DATA 0
- #define BIT_MASK_TC5DATA 0xffffff
- #define BIT_TC5DATA(x) (((x) & BIT_MASK_TC5DATA) << BIT_SHIFT_TC5DATA)
- #define BITS_TC5DATA (BIT_MASK_TC5DATA << BIT_SHIFT_TC5DATA)
- #define BIT_CLEAR_TC5DATA(x) ((x) & (~BITS_TC5DATA))
- #define BIT_GET_TC5DATA(x) (((x) >> BIT_SHIFT_TC5DATA) & BIT_MASK_TC5DATA)
- #define BIT_SET_TC5DATA(x, v) (BIT_CLEAR_TC5DATA(x) | BIT_TC5DATA(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TC6_CTRL (Offset 0x016C) */
- #define BIT_TC60INT_EN BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TC6_CTRL (Offset 0x016C) */
- #define BIT_TC6INT_EN BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TC6_CTRL (Offset 0x016C) */
- #define BIT_TC6MODE BIT(25)
- #define BIT_TC6EN BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TC6_CTRL (Offset 0x016C) */
- #define BIT_SHIFT_SEQNUM_MID 16
- #define BIT_MASK_SEQNUM_MID 0xffff
- #define BIT_SEQNUM_MID(x) (((x) & BIT_MASK_SEQNUM_MID) << BIT_SHIFT_SEQNUM_MID)
- #define BITS_SEQNUM_MID (BIT_MASK_SEQNUM_MID << BIT_SHIFT_SEQNUM_MID)
- #define BIT_CLEAR_SEQNUM_MID(x) ((x) & (~BITS_SEQNUM_MID))
- #define BIT_GET_SEQNUM_MID(x) \
- (((x) >> BIT_SHIFT_SEQNUM_MID) & BIT_MASK_SEQNUM_MID)
- #define BIT_SET_SEQNUM_MID(x, v) (BIT_CLEAR_SEQNUM_MID(x) | BIT_SEQNUM_MID(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TC6_CTRL (Offset 0x016C) */
- #define BIT_SHIFT_TC6DATA 0
- #define BIT_MASK_TC6DATA 0xffffff
- #define BIT_TC6DATA(x) (((x) & BIT_MASK_TC6DATA) << BIT_SHIFT_TC6DATA)
- #define BITS_TC6DATA (BIT_MASK_TC6DATA << BIT_SHIFT_TC6DATA)
- #define BIT_CLEAR_TC6DATA(x) ((x) & (~BITS_TC6DATA))
- #define BIT_GET_TC6DATA(x) (((x) >> BIT_SHIFT_TC6DATA) & BIT_MASK_TC6DATA)
- #define BIT_SET_TC6DATA(x, v) (BIT_CLEAR_TC6DATA(x) | BIT_TC6DATA(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_DRF_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_WLON_MBIST_DRF_FAIL 30
- #define BIT_MASK_WLON_MBIST_DRF_FAIL 0x3
- #define BIT_WLON_MBIST_DRF_FAIL(x) \
- (((x) & BIT_MASK_WLON_MBIST_DRF_FAIL) << BIT_SHIFT_WLON_MBIST_DRF_FAIL)
- #define BITS_WLON_MBIST_DRF_FAIL \
- (BIT_MASK_WLON_MBIST_DRF_FAIL << BIT_SHIFT_WLON_MBIST_DRF_FAIL)
- #define BIT_CLEAR_WLON_MBIST_DRF_FAIL(x) ((x) & (~BITS_WLON_MBIST_DRF_FAIL))
- #define BIT_GET_WLON_MBIST_DRF_FAIL(x) \
- (((x) >> BIT_SHIFT_WLON_MBIST_DRF_FAIL) & BIT_MASK_WLON_MBIST_DRF_FAIL)
- #define BIT_SET_WLON_MBIST_DRF_FAIL(x, v) \
- (BIT_CLEAR_WLON_MBIST_DRF_FAIL(x) | BIT_WLON_MBIST_DRF_FAIL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_8051_MBIST_FAIL 26
- #define BIT_MASK_8051_MBIST_FAIL 0x7
- #define BIT_8051_MBIST_FAIL(x) \
- (((x) & BIT_MASK_8051_MBIST_FAIL) << BIT_SHIFT_8051_MBIST_FAIL)
- #define BITS_8051_MBIST_FAIL \
- (BIT_MASK_8051_MBIST_FAIL << BIT_SHIFT_8051_MBIST_FAIL)
- #define BIT_CLEAR_8051_MBIST_FAIL(x) ((x) & (~BITS_8051_MBIST_FAIL))
- #define BIT_GET_8051_MBIST_FAIL(x) \
- (((x) >> BIT_SHIFT_8051_MBIST_FAIL) & BIT_MASK_8051_MBIST_FAIL)
- #define BIT_SET_8051_MBIST_FAIL(x, v) \
- (BIT_CLEAR_8051_MBIST_FAIL(x) | BIT_8051_MBIST_FAIL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_DRF_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_8051_MBIST_DRF_FAIL 26
- #define BIT_MASK_8051_MBIST_DRF_FAIL 0x3f
- #define BIT_8051_MBIST_DRF_FAIL(x) \
- (((x) & BIT_MASK_8051_MBIST_DRF_FAIL) << BIT_SHIFT_8051_MBIST_DRF_FAIL)
- #define BITS_8051_MBIST_DRF_FAIL \
- (BIT_MASK_8051_MBIST_DRF_FAIL << BIT_SHIFT_8051_MBIST_DRF_FAIL)
- #define BIT_CLEAR_8051_MBIST_DRF_FAIL(x) ((x) & (~BITS_8051_MBIST_DRF_FAIL))
- #define BIT_GET_8051_MBIST_DRF_FAIL(x) \
- (((x) >> BIT_SHIFT_8051_MBIST_DRF_FAIL) & BIT_MASK_8051_MBIST_DRF_FAIL)
- #define BIT_SET_8051_MBIST_DRF_FAIL(x, v) \
- (BIT_CLEAR_8051_MBIST_DRF_FAIL(x) | BIT_8051_MBIST_DRF_FAIL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_USB_MBIST_FAIL 24
- #define BIT_MASK_USB_MBIST_FAIL 0x3
- #define BIT_USB_MBIST_FAIL(x) \
- (((x) & BIT_MASK_USB_MBIST_FAIL) << BIT_SHIFT_USB_MBIST_FAIL)
- #define BITS_USB_MBIST_FAIL \
- (BIT_MASK_USB_MBIST_FAIL << BIT_SHIFT_USB_MBIST_FAIL)
- #define BIT_CLEAR_USB_MBIST_FAIL(x) ((x) & (~BITS_USB_MBIST_FAIL))
- #define BIT_GET_USB_MBIST_FAIL(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_FAIL) & BIT_MASK_USB_MBIST_FAIL)
- #define BIT_SET_USB_MBIST_FAIL(x, v) \
- (BIT_CLEAR_USB_MBIST_FAIL(x) | BIT_USB_MBIST_FAIL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_DRF_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_USB_MBIST_DRF_FAIL 24
- #define BIT_MASK_USB_MBIST_DRF_FAIL 0x3
- #define BIT_USB_MBIST_DRF_FAIL(x) \
- (((x) & BIT_MASK_USB_MBIST_DRF_FAIL) << BIT_SHIFT_USB_MBIST_DRF_FAIL)
- #define BITS_USB_MBIST_DRF_FAIL \
- (BIT_MASK_USB_MBIST_DRF_FAIL << BIT_SHIFT_USB_MBIST_DRF_FAIL)
- #define BIT_CLEAR_USB_MBIST_DRF_FAIL(x) ((x) & (~BITS_USB_MBIST_DRF_FAIL))
- #define BIT_GET_USB_MBIST_DRF_FAIL(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_DRF_FAIL) & BIT_MASK_USB_MBIST_DRF_FAIL)
- #define BIT_SET_USB_MBIST_DRF_FAIL(x, v) \
- (BIT_CLEAR_USB_MBIST_DRF_FAIL(x) | BIT_USB_MBIST_DRF_FAIL(v))
- #define BIT_SHIFT_PCIE_MBIST_DRF_FAIL 18
- #define BIT_MASK_PCIE_MBIST_DRF_FAIL 0x3f
- #define BIT_PCIE_MBIST_DRF_FAIL(x) \
- (((x) & BIT_MASK_PCIE_MBIST_DRF_FAIL) << BIT_SHIFT_PCIE_MBIST_DRF_FAIL)
- #define BITS_PCIE_MBIST_DRF_FAIL \
- (BIT_MASK_PCIE_MBIST_DRF_FAIL << BIT_SHIFT_PCIE_MBIST_DRF_FAIL)
- #define BIT_CLEAR_PCIE_MBIST_DRF_FAIL(x) ((x) & (~BITS_PCIE_MBIST_DRF_FAIL))
- #define BIT_GET_PCIE_MBIST_DRF_FAIL(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_DRF_FAIL) & BIT_MASK_PCIE_MBIST_DRF_FAIL)
- #define BIT_SET_PCIE_MBIST_DRF_FAIL(x, v) \
- (BIT_CLEAR_PCIE_MBIST_DRF_FAIL(x) | BIT_PCIE_MBIST_DRF_FAIL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_PCIE_MBIST_FAIL 16
- #define BIT_MASK_PCIE_MBIST_FAIL 0x3f
- #define BIT_PCIE_MBIST_FAIL(x) \
- (((x) & BIT_MASK_PCIE_MBIST_FAIL) << BIT_SHIFT_PCIE_MBIST_FAIL)
- #define BITS_PCIE_MBIST_FAIL \
- (BIT_MASK_PCIE_MBIST_FAIL << BIT_SHIFT_PCIE_MBIST_FAIL)
- #define BIT_CLEAR_PCIE_MBIST_FAIL(x) ((x) & (~BITS_PCIE_MBIST_FAIL))
- #define BIT_GET_PCIE_MBIST_FAIL(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_FAIL) & BIT_MASK_PCIE_MBIST_FAIL)
- #define BIT_SET_PCIE_MBIST_FAIL(x, v) \
- (BIT_CLEAR_PCIE_MBIST_FAIL(x) | BIT_PCIE_MBIST_FAIL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_DRF_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_WLOFF_MBIST_DRF_FAIL 16
- #define BIT_MASK_WLOFF_MBIST_DRF_FAIL 0x3fff
- #define BIT_WLOFF_MBIST_DRF_FAIL(x) \
- (((x) & BIT_MASK_WLOFF_MBIST_DRF_FAIL) \
- << BIT_SHIFT_WLOFF_MBIST_DRF_FAIL)
- #define BITS_WLOFF_MBIST_DRF_FAIL \
- (BIT_MASK_WLOFF_MBIST_DRF_FAIL << BIT_SHIFT_WLOFF_MBIST_DRF_FAIL)
- #define BIT_CLEAR_WLOFF_MBIST_DRF_FAIL(x) ((x) & (~BITS_WLOFF_MBIST_DRF_FAIL))
- #define BIT_GET_WLOFF_MBIST_DRF_FAIL(x) \
- (((x) >> BIT_SHIFT_WLOFF_MBIST_DRF_FAIL) & \
- BIT_MASK_WLOFF_MBIST_DRF_FAIL)
- #define BIT_SET_WLOFF_MBIST_DRF_FAIL(x, v) \
- (BIT_CLEAR_WLOFF_MBIST_DRF_FAIL(x) | BIT_WLOFF_MBIST_DRF_FAIL(v))
- #define BIT_SHIFT_PCIE_MBIST_DRF_FAIL_V1 11
- #define BIT_MASK_PCIE_MBIST_DRF_FAIL_V1 0x1f
- #define BIT_PCIE_MBIST_DRF_FAIL_V1(x) \
- (((x) & BIT_MASK_PCIE_MBIST_DRF_FAIL_V1) \
- << BIT_SHIFT_PCIE_MBIST_DRF_FAIL_V1)
- #define BITS_PCIE_MBIST_DRF_FAIL_V1 \
- (BIT_MASK_PCIE_MBIST_DRF_FAIL_V1 << BIT_SHIFT_PCIE_MBIST_DRF_FAIL_V1)
- #define BIT_CLEAR_PCIE_MBIST_DRF_FAIL_V1(x) \
- ((x) & (~BITS_PCIE_MBIST_DRF_FAIL_V1))
- #define BIT_GET_PCIE_MBIST_DRF_FAIL_V1(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_DRF_FAIL_V1) & \
- BIT_MASK_PCIE_MBIST_DRF_FAIL_V1)
- #define BIT_SET_PCIE_MBIST_DRF_FAIL_V1(x, v) \
- (BIT_CLEAR_PCIE_MBIST_DRF_FAIL_V1(x) | BIT_PCIE_MBIST_DRF_FAIL_V1(v))
- #define BIT_SHIFT_USB_MBIST_DRF_FAIL_V1 4
- #define BIT_MASK_USB_MBIST_DRF_FAIL_V1 0x7f
- #define BIT_USB_MBIST_DRF_FAIL_V1(x) \
- (((x) & BIT_MASK_USB_MBIST_DRF_FAIL_V1) \
- << BIT_SHIFT_USB_MBIST_DRF_FAIL_V1)
- #define BITS_USB_MBIST_DRF_FAIL_V1 \
- (BIT_MASK_USB_MBIST_DRF_FAIL_V1 << BIT_SHIFT_USB_MBIST_DRF_FAIL_V1)
- #define BIT_CLEAR_USB_MBIST_DRF_FAIL_V1(x) ((x) & (~BITS_USB_MBIST_DRF_FAIL_V1))
- #define BIT_GET_USB_MBIST_DRF_FAIL_V1(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_DRF_FAIL_V1) & \
- BIT_MASK_USB_MBIST_DRF_FAIL_V1)
- #define BIT_SET_USB_MBIST_DRF_FAIL_V1(x, v) \
- (BIT_CLEAR_USB_MBIST_DRF_FAIL_V1(x) | BIT_USB_MBIST_DRF_FAIL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_MAC_MBIST_FAIL 0
- #define BIT_MASK_MAC_MBIST_FAIL 0xfff
- #define BIT_MAC_MBIST_FAIL(x) \
- (((x) & BIT_MASK_MAC_MBIST_FAIL) << BIT_SHIFT_MAC_MBIST_FAIL)
- #define BITS_MAC_MBIST_FAIL \
- (BIT_MASK_MAC_MBIST_FAIL << BIT_SHIFT_MAC_MBIST_FAIL)
- #define BIT_CLEAR_MAC_MBIST_FAIL(x) ((x) & (~BITS_MAC_MBIST_FAIL))
- #define BIT_GET_MAC_MBIST_FAIL(x) \
- (((x) >> BIT_SHIFT_MAC_MBIST_FAIL) & BIT_MASK_MAC_MBIST_FAIL)
- #define BIT_SET_MAC_MBIST_FAIL(x, v) \
- (BIT_CLEAR_MAC_MBIST_FAIL(x) | BIT_MAC_MBIST_FAIL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_DRF_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_USB_WLON_MBIST_DRF_FAIL 0
- #define BIT_MASK_USB_WLON_MBIST_DRF_FAIL 0xf
- #define BIT_USB_WLON_MBIST_DRF_FAIL(x) \
- (((x) & BIT_MASK_USB_WLON_MBIST_DRF_FAIL) \
- << BIT_SHIFT_USB_WLON_MBIST_DRF_FAIL)
- #define BITS_USB_WLON_MBIST_DRF_FAIL \
- (BIT_MASK_USB_WLON_MBIST_DRF_FAIL << BIT_SHIFT_USB_WLON_MBIST_DRF_FAIL)
- #define BIT_CLEAR_USB_WLON_MBIST_DRF_FAIL(x) \
- ((x) & (~BITS_USB_WLON_MBIST_DRF_FAIL))
- #define BIT_GET_USB_WLON_MBIST_DRF_FAIL(x) \
- (((x) >> BIT_SHIFT_USB_WLON_MBIST_DRF_FAIL) & \
- BIT_MASK_USB_WLON_MBIST_DRF_FAIL)
- #define BIT_SET_USB_WLON_MBIST_DRF_FAIL(x, v) \
- (BIT_CLEAR_USB_WLON_MBIST_DRF_FAIL(x) | BIT_USB_WLON_MBIST_DRF_FAIL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MBIST_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_MAC_MBIST_FAIL_DRF 0
- #define BIT_MASK_MAC_MBIST_FAIL_DRF 0x3ffff
- #define BIT_MAC_MBIST_FAIL_DRF(x) \
- (((x) & BIT_MASK_MAC_MBIST_FAIL_DRF) << BIT_SHIFT_MAC_MBIST_FAIL_DRF)
- #define BITS_MAC_MBIST_FAIL_DRF \
- (BIT_MASK_MAC_MBIST_FAIL_DRF << BIT_SHIFT_MAC_MBIST_FAIL_DRF)
- #define BIT_CLEAR_MAC_MBIST_FAIL_DRF(x) ((x) & (~BITS_MAC_MBIST_FAIL_DRF))
- #define BIT_GET_MAC_MBIST_FAIL_DRF(x) \
- (((x) >> BIT_SHIFT_MAC_MBIST_FAIL_DRF) & BIT_MASK_MAC_MBIST_FAIL_DRF)
- #define BIT_SET_MAC_MBIST_FAIL_DRF(x, v) \
- (BIT_CLEAR_MAC_MBIST_FAIL_DRF(x) | BIT_MAC_MBIST_FAIL_DRF(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_DRF_FAIL (Offset 0x0170) */
- #define BIT_SHIFT_MAC_MBIST_DRF_FAIL 0
- #define BIT_MASK_MAC_MBIST_DRF_FAIL 0x3ffff
- #define BIT_MAC_MBIST_DRF_FAIL(x) \
- (((x) & BIT_MASK_MAC_MBIST_DRF_FAIL) << BIT_SHIFT_MAC_MBIST_DRF_FAIL)
- #define BITS_MAC_MBIST_DRF_FAIL \
- (BIT_MASK_MAC_MBIST_DRF_FAIL << BIT_SHIFT_MAC_MBIST_DRF_FAIL)
- #define BIT_CLEAR_MAC_MBIST_DRF_FAIL(x) ((x) & (~BITS_MAC_MBIST_DRF_FAIL))
- #define BIT_GET_MAC_MBIST_DRF_FAIL(x) \
- (((x) >> BIT_SHIFT_MAC_MBIST_DRF_FAIL) & BIT_MASK_MAC_MBIST_DRF_FAIL)
- #define BIT_SET_MAC_MBIST_DRF_FAIL(x, v) \
- (BIT_CLEAR_MAC_MBIST_DRF_FAIL(x) | BIT_MAC_MBIST_DRF_FAIL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_8051_MBIST_START_PAUSE 26
- #define BIT_MASK_8051_MBIST_START_PAUSE 0x7
- #define BIT_8051_MBIST_START_PAUSE(x) \
- (((x) & BIT_MASK_8051_MBIST_START_PAUSE) \
- << BIT_SHIFT_8051_MBIST_START_PAUSE)
- #define BITS_8051_MBIST_START_PAUSE \
- (BIT_MASK_8051_MBIST_START_PAUSE << BIT_SHIFT_8051_MBIST_START_PAUSE)
- #define BIT_CLEAR_8051_MBIST_START_PAUSE(x) \
- ((x) & (~BITS_8051_MBIST_START_PAUSE))
- #define BIT_GET_8051_MBIST_START_PAUSE(x) \
- (((x) >> BIT_SHIFT_8051_MBIST_START_PAUSE) & \
- BIT_MASK_8051_MBIST_START_PAUSE)
- #define BIT_SET_8051_MBIST_START_PAUSE(x, v) \
- (BIT_CLEAR_8051_MBIST_START_PAUSE(x) | BIT_8051_MBIST_START_PAUSE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_8051_MBIST_START_PAUSE_V1 26
- #define BIT_MASK_8051_MBIST_START_PAUSE_V1 0x3f
- #define BIT_8051_MBIST_START_PAUSE_V1(x) \
- (((x) & BIT_MASK_8051_MBIST_START_PAUSE_V1) \
- << BIT_SHIFT_8051_MBIST_START_PAUSE_V1)
- #define BITS_8051_MBIST_START_PAUSE_V1 \
- (BIT_MASK_8051_MBIST_START_PAUSE_V1 \
- << BIT_SHIFT_8051_MBIST_START_PAUSE_V1)
- #define BIT_CLEAR_8051_MBIST_START_PAUSE_V1(x) \
- ((x) & (~BITS_8051_MBIST_START_PAUSE_V1))
- #define BIT_GET_8051_MBIST_START_PAUSE_V1(x) \
- (((x) >> BIT_SHIFT_8051_MBIST_START_PAUSE_V1) & \
- BIT_MASK_8051_MBIST_START_PAUSE_V1)
- #define BIT_SET_8051_MBIST_START_PAUSE_V1(x, v) \
- (BIT_CLEAR_8051_MBIST_START_PAUSE_V1(x) | \
- BIT_8051_MBIST_START_PAUSE_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_USB_MBIST_START_PAUSE 24
- #define BIT_MASK_USB_MBIST_START_PAUSE 0x3
- #define BIT_USB_MBIST_START_PAUSE(x) \
- (((x) & BIT_MASK_USB_MBIST_START_PAUSE) \
- << BIT_SHIFT_USB_MBIST_START_PAUSE)
- #define BITS_USB_MBIST_START_PAUSE \
- (BIT_MASK_USB_MBIST_START_PAUSE << BIT_SHIFT_USB_MBIST_START_PAUSE)
- #define BIT_CLEAR_USB_MBIST_START_PAUSE(x) ((x) & (~BITS_USB_MBIST_START_PAUSE))
- #define BIT_GET_USB_MBIST_START_PAUSE(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_START_PAUSE) & \
- BIT_MASK_USB_MBIST_START_PAUSE)
- #define BIT_SET_USB_MBIST_START_PAUSE(x, v) \
- (BIT_CLEAR_USB_MBIST_START_PAUSE(x) | BIT_USB_MBIST_START_PAUSE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_USB_MBIST_START_PAUSE_V1 24
- #define BIT_MASK_USB_MBIST_START_PAUSE_V1 0x3
- #define BIT_USB_MBIST_START_PAUSE_V1(x) \
- (((x) & BIT_MASK_USB_MBIST_START_PAUSE_V1) \
- << BIT_SHIFT_USB_MBIST_START_PAUSE_V1)
- #define BITS_USB_MBIST_START_PAUSE_V1 \
- (BIT_MASK_USB_MBIST_START_PAUSE_V1 \
- << BIT_SHIFT_USB_MBIST_START_PAUSE_V1)
- #define BIT_CLEAR_USB_MBIST_START_PAUSE_V1(x) \
- ((x) & (~BITS_USB_MBIST_START_PAUSE_V1))
- #define BIT_GET_USB_MBIST_START_PAUSE_V1(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_START_PAUSE_V1) & \
- BIT_MASK_USB_MBIST_START_PAUSE_V1)
- #define BIT_SET_USB_MBIST_START_PAUSE_V1(x, v) \
- (BIT_CLEAR_USB_MBIST_START_PAUSE_V1(x) | \
- BIT_USB_MBIST_START_PAUSE_V1(v))
- #define BIT_SHIFT_PCIE_MBIST_START_PAUSE_V1 18
- #define BIT_MASK_PCIE_MBIST_START_PAUSE_V1 0x3f
- #define BIT_PCIE_MBIST_START_PAUSE_V1(x) \
- (((x) & BIT_MASK_PCIE_MBIST_START_PAUSE_V1) \
- << BIT_SHIFT_PCIE_MBIST_START_PAUSE_V1)
- #define BITS_PCIE_MBIST_START_PAUSE_V1 \
- (BIT_MASK_PCIE_MBIST_START_PAUSE_V1 \
- << BIT_SHIFT_PCIE_MBIST_START_PAUSE_V1)
- #define BIT_CLEAR_PCIE_MBIST_START_PAUSE_V1(x) \
- ((x) & (~BITS_PCIE_MBIST_START_PAUSE_V1))
- #define BIT_GET_PCIE_MBIST_START_PAUSE_V1(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_START_PAUSE_V1) & \
- BIT_MASK_PCIE_MBIST_START_PAUSE_V1)
- #define BIT_SET_PCIE_MBIST_START_PAUSE_V1(x, v) \
- (BIT_CLEAR_PCIE_MBIST_START_PAUSE_V1(x) | \
- BIT_PCIE_MBIST_START_PAUSE_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_PCIE_MBIST_START_PAUSE 16
- #define BIT_MASK_PCIE_MBIST_START_PAUSE 0x3f
- #define BIT_PCIE_MBIST_START_PAUSE(x) \
- (((x) & BIT_MASK_PCIE_MBIST_START_PAUSE) \
- << BIT_SHIFT_PCIE_MBIST_START_PAUSE)
- #define BITS_PCIE_MBIST_START_PAUSE \
- (BIT_MASK_PCIE_MBIST_START_PAUSE << BIT_SHIFT_PCIE_MBIST_START_PAUSE)
- #define BIT_CLEAR_PCIE_MBIST_START_PAUSE(x) \
- ((x) & (~BITS_PCIE_MBIST_START_PAUSE))
- #define BIT_GET_PCIE_MBIST_START_PAUSE(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_START_PAUSE) & \
- BIT_MASK_PCIE_MBIST_START_PAUSE)
- #define BIT_SET_PCIE_MBIST_START_PAUSE(x, v) \
- (BIT_CLEAR_PCIE_MBIST_START_PAUSE(x) | BIT_PCIE_MBIST_START_PAUSE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_WLON_MBIST_START_PAUSE_V1 9
- #define BIT_MASK_WLON_MBIST_START_PAUSE_V1 0x3
- #define BIT_WLON_MBIST_START_PAUSE_V1(x) \
- (((x) & BIT_MASK_WLON_MBIST_START_PAUSE_V1) \
- << BIT_SHIFT_WLON_MBIST_START_PAUSE_V1)
- #define BITS_WLON_MBIST_START_PAUSE_V1 \
- (BIT_MASK_WLON_MBIST_START_PAUSE_V1 \
- << BIT_SHIFT_WLON_MBIST_START_PAUSE_V1)
- #define BIT_CLEAR_WLON_MBIST_START_PAUSE_V1(x) \
- ((x) & (~BITS_WLON_MBIST_START_PAUSE_V1))
- #define BIT_GET_WLON_MBIST_START_PAUSE_V1(x) \
- (((x) >> BIT_SHIFT_WLON_MBIST_START_PAUSE_V1) & \
- BIT_MASK_WLON_MBIST_START_PAUSE_V1)
- #define BIT_SET_WLON_MBIST_START_PAUSE_V1(x, v) \
- (BIT_CLEAR_WLON_MBIST_START_PAUSE_V1(x) | \
- BIT_WLON_MBIST_START_PAUSE_V1(v))
- #define BIT_SHIFT_WLOFF_MBIST_START_PAUSE_V1 4
- #define BIT_MASK_WLOFF_MBIST_START_PAUSE_V1 0x1f
- #define BIT_WLOFF_MBIST_START_PAUSE_V1(x) \
- (((x) & BIT_MASK_WLOFF_MBIST_START_PAUSE_V1) \
- << BIT_SHIFT_WLOFF_MBIST_START_PAUSE_V1)
- #define BITS_WLOFF_MBIST_START_PAUSE_V1 \
- (BIT_MASK_WLOFF_MBIST_START_PAUSE_V1 \
- << BIT_SHIFT_WLOFF_MBIST_START_PAUSE_V1)
- #define BIT_CLEAR_WLOFF_MBIST_START_PAUSE_V1(x) \
- ((x) & (~BITS_WLOFF_MBIST_START_PAUSE_V1))
- #define BIT_GET_WLOFF_MBIST_START_PAUSE_V1(x) \
- (((x) >> BIT_SHIFT_WLOFF_MBIST_START_PAUSE_V1) & \
- BIT_MASK_WLOFF_MBIST_START_PAUSE_V1)
- #define BIT_SET_WLOFF_MBIST_START_PAUSE_V1(x, v) \
- (BIT_CLEAR_WLOFF_MBIST_START_PAUSE_V1(x) | \
- BIT_WLOFF_MBIST_START_PAUSE_V1(v))
- #define BIT_SHIFT_PCIE_MBIST_START_PAUSE_V2 2
- #define BIT_MASK_PCIE_MBIST_START_PAUSE_V2 0x3
- #define BIT_PCIE_MBIST_START_PAUSE_V2(x) \
- (((x) & BIT_MASK_PCIE_MBIST_START_PAUSE_V2) \
- << BIT_SHIFT_PCIE_MBIST_START_PAUSE_V2)
- #define BITS_PCIE_MBIST_START_PAUSE_V2 \
- (BIT_MASK_PCIE_MBIST_START_PAUSE_V2 \
- << BIT_SHIFT_PCIE_MBIST_START_PAUSE_V2)
- #define BIT_CLEAR_PCIE_MBIST_START_PAUSE_V2(x) \
- ((x) & (~BITS_PCIE_MBIST_START_PAUSE_V2))
- #define BIT_GET_PCIE_MBIST_START_PAUSE_V2(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_START_PAUSE_V2) & \
- BIT_MASK_PCIE_MBIST_START_PAUSE_V2)
- #define BIT_SET_PCIE_MBIST_START_PAUSE_V2(x, v) \
- (BIT_CLEAR_PCIE_MBIST_START_PAUSE_V2(x) | \
- BIT_PCIE_MBIST_START_PAUSE_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_MAC_MBIST_START_PAUSE 0
- #define BIT_MASK_MAC_MBIST_START_PAUSE 0xfff
- #define BIT_MAC_MBIST_START_PAUSE(x) \
- (((x) & BIT_MASK_MAC_MBIST_START_PAUSE) \
- << BIT_SHIFT_MAC_MBIST_START_PAUSE)
- #define BITS_MAC_MBIST_START_PAUSE \
- (BIT_MASK_MAC_MBIST_START_PAUSE << BIT_SHIFT_MAC_MBIST_START_PAUSE)
- #define BIT_CLEAR_MAC_MBIST_START_PAUSE(x) ((x) & (~BITS_MAC_MBIST_START_PAUSE))
- #define BIT_GET_MAC_MBIST_START_PAUSE(x) \
- (((x) >> BIT_SHIFT_MAC_MBIST_START_PAUSE) & \
- BIT_MASK_MAC_MBIST_START_PAUSE)
- #define BIT_SET_MAC_MBIST_START_PAUSE(x, v) \
- (BIT_CLEAR_MAC_MBIST_START_PAUSE(x) | BIT_MAC_MBIST_START_PAUSE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_USB_MBIST_START_PAUSE_V2 0
- #define BIT_MASK_USB_MBIST_START_PAUSE_V2 0x3
- #define BIT_USB_MBIST_START_PAUSE_V2(x) \
- (((x) & BIT_MASK_USB_MBIST_START_PAUSE_V2) \
- << BIT_SHIFT_USB_MBIST_START_PAUSE_V2)
- #define BITS_USB_MBIST_START_PAUSE_V2 \
- (BIT_MASK_USB_MBIST_START_PAUSE_V2 \
- << BIT_SHIFT_USB_MBIST_START_PAUSE_V2)
- #define BIT_CLEAR_USB_MBIST_START_PAUSE_V2(x) \
- ((x) & (~BITS_USB_MBIST_START_PAUSE_V2))
- #define BIT_GET_USB_MBIST_START_PAUSE_V2(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_START_PAUSE_V2) & \
- BIT_MASK_USB_MBIST_START_PAUSE_V2)
- #define BIT_SET_USB_MBIST_START_PAUSE_V2(x, v) \
- (BIT_CLEAR_USB_MBIST_START_PAUSE_V2(x) | \
- BIT_USB_MBIST_START_PAUSE_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_START_PAUSE (Offset 0x0174) */
- #define BIT_SHIFT_MAC_MBIST_START_PAUSE_V1 0
- #define BIT_MASK_MAC_MBIST_START_PAUSE_V1 0x3ffff
- #define BIT_MAC_MBIST_START_PAUSE_V1(x) \
- (((x) & BIT_MASK_MAC_MBIST_START_PAUSE_V1) \
- << BIT_SHIFT_MAC_MBIST_START_PAUSE_V1)
- #define BITS_MAC_MBIST_START_PAUSE_V1 \
- (BIT_MASK_MAC_MBIST_START_PAUSE_V1 \
- << BIT_SHIFT_MAC_MBIST_START_PAUSE_V1)
- #define BIT_CLEAR_MAC_MBIST_START_PAUSE_V1(x) \
- ((x) & (~BITS_MAC_MBIST_START_PAUSE_V1))
- #define BIT_GET_MAC_MBIST_START_PAUSE_V1(x) \
- (((x) >> BIT_SHIFT_MAC_MBIST_START_PAUSE_V1) & \
- BIT_MASK_MAC_MBIST_START_PAUSE_V1)
- #define BIT_SET_MAC_MBIST_START_PAUSE_V1(x, v) \
- (BIT_CLEAR_MAC_MBIST_START_PAUSE_V1(x) | \
- BIT_MAC_MBIST_START_PAUSE_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_8051_MBIST_DONE 26
- #define BIT_MASK_8051_MBIST_DONE 0x7
- #define BIT_8051_MBIST_DONE(x) \
- (((x) & BIT_MASK_8051_MBIST_DONE) << BIT_SHIFT_8051_MBIST_DONE)
- #define BITS_8051_MBIST_DONE \
- (BIT_MASK_8051_MBIST_DONE << BIT_SHIFT_8051_MBIST_DONE)
- #define BIT_CLEAR_8051_MBIST_DONE(x) ((x) & (~BITS_8051_MBIST_DONE))
- #define BIT_GET_8051_MBIST_DONE(x) \
- (((x) >> BIT_SHIFT_8051_MBIST_DONE) & BIT_MASK_8051_MBIST_DONE)
- #define BIT_SET_8051_MBIST_DONE(x, v) \
- (BIT_CLEAR_8051_MBIST_DONE(x) | BIT_8051_MBIST_DONE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_8051_MBIST_DONE_V1 26
- #define BIT_MASK_8051_MBIST_DONE_V1 0x3f
- #define BIT_8051_MBIST_DONE_V1(x) \
- (((x) & BIT_MASK_8051_MBIST_DONE_V1) << BIT_SHIFT_8051_MBIST_DONE_V1)
- #define BITS_8051_MBIST_DONE_V1 \
- (BIT_MASK_8051_MBIST_DONE_V1 << BIT_SHIFT_8051_MBIST_DONE_V1)
- #define BIT_CLEAR_8051_MBIST_DONE_V1(x) ((x) & (~BITS_8051_MBIST_DONE_V1))
- #define BIT_GET_8051_MBIST_DONE_V1(x) \
- (((x) >> BIT_SHIFT_8051_MBIST_DONE_V1) & BIT_MASK_8051_MBIST_DONE_V1)
- #define BIT_SET_8051_MBIST_DONE_V1(x, v) \
- (BIT_CLEAR_8051_MBIST_DONE_V1(x) | BIT_8051_MBIST_DONE_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_USB_MBIST_DONE 24
- #define BIT_MASK_USB_MBIST_DONE 0x3
- #define BIT_USB_MBIST_DONE(x) \
- (((x) & BIT_MASK_USB_MBIST_DONE) << BIT_SHIFT_USB_MBIST_DONE)
- #define BITS_USB_MBIST_DONE \
- (BIT_MASK_USB_MBIST_DONE << BIT_SHIFT_USB_MBIST_DONE)
- #define BIT_CLEAR_USB_MBIST_DONE(x) ((x) & (~BITS_USB_MBIST_DONE))
- #define BIT_GET_USB_MBIST_DONE(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_DONE) & BIT_MASK_USB_MBIST_DONE)
- #define BIT_SET_USB_MBIST_DONE(x, v) \
- (BIT_CLEAR_USB_MBIST_DONE(x) | BIT_USB_MBIST_DONE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_USB_MBIST_DONE_V1 24
- #define BIT_MASK_USB_MBIST_DONE_V1 0x3
- #define BIT_USB_MBIST_DONE_V1(x) \
- (((x) & BIT_MASK_USB_MBIST_DONE_V1) << BIT_SHIFT_USB_MBIST_DONE_V1)
- #define BITS_USB_MBIST_DONE_V1 \
- (BIT_MASK_USB_MBIST_DONE_V1 << BIT_SHIFT_USB_MBIST_DONE_V1)
- #define BIT_CLEAR_USB_MBIST_DONE_V1(x) ((x) & (~BITS_USB_MBIST_DONE_V1))
- #define BIT_GET_USB_MBIST_DONE_V1(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_DONE_V1) & BIT_MASK_USB_MBIST_DONE_V1)
- #define BIT_SET_USB_MBIST_DONE_V1(x, v) \
- (BIT_CLEAR_USB_MBIST_DONE_V1(x) | BIT_USB_MBIST_DONE_V1(v))
- #define BIT_SHIFT_PCIE_MBIST_DONE_V1 18
- #define BIT_MASK_PCIE_MBIST_DONE_V1 0x3f
- #define BIT_PCIE_MBIST_DONE_V1(x) \
- (((x) & BIT_MASK_PCIE_MBIST_DONE_V1) << BIT_SHIFT_PCIE_MBIST_DONE_V1)
- #define BITS_PCIE_MBIST_DONE_V1 \
- (BIT_MASK_PCIE_MBIST_DONE_V1 << BIT_SHIFT_PCIE_MBIST_DONE_V1)
- #define BIT_CLEAR_PCIE_MBIST_DONE_V1(x) ((x) & (~BITS_PCIE_MBIST_DONE_V1))
- #define BIT_GET_PCIE_MBIST_DONE_V1(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_DONE_V1) & BIT_MASK_PCIE_MBIST_DONE_V1)
- #define BIT_SET_PCIE_MBIST_DONE_V1(x, v) \
- (BIT_CLEAR_PCIE_MBIST_DONE_V1(x) | BIT_PCIE_MBIST_DONE_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_PCIE_MBIST_DONE 16
- #define BIT_MASK_PCIE_MBIST_DONE 0x3f
- #define BIT_PCIE_MBIST_DONE(x) \
- (((x) & BIT_MASK_PCIE_MBIST_DONE) << BIT_SHIFT_PCIE_MBIST_DONE)
- #define BITS_PCIE_MBIST_DONE \
- (BIT_MASK_PCIE_MBIST_DONE << BIT_SHIFT_PCIE_MBIST_DONE)
- #define BIT_CLEAR_PCIE_MBIST_DONE(x) ((x) & (~BITS_PCIE_MBIST_DONE))
- #define BIT_GET_PCIE_MBIST_DONE(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_DONE) & BIT_MASK_PCIE_MBIST_DONE)
- #define BIT_SET_PCIE_MBIST_DONE(x, v) \
- (BIT_CLEAR_PCIE_MBIST_DONE(x) | BIT_PCIE_MBIST_DONE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_WLON_MBIST_DONE_V1 9
- #define BIT_MASK_WLON_MBIST_DONE_V1 0x3
- #define BIT_WLON_MBIST_DONE_V1(x) \
- (((x) & BIT_MASK_WLON_MBIST_DONE_V1) << BIT_SHIFT_WLON_MBIST_DONE_V1)
- #define BITS_WLON_MBIST_DONE_V1 \
- (BIT_MASK_WLON_MBIST_DONE_V1 << BIT_SHIFT_WLON_MBIST_DONE_V1)
- #define BIT_CLEAR_WLON_MBIST_DONE_V1(x) ((x) & (~BITS_WLON_MBIST_DONE_V1))
- #define BIT_GET_WLON_MBIST_DONE_V1(x) \
- (((x) >> BIT_SHIFT_WLON_MBIST_DONE_V1) & BIT_MASK_WLON_MBIST_DONE_V1)
- #define BIT_SET_WLON_MBIST_DONE_V1(x, v) \
- (BIT_CLEAR_WLON_MBIST_DONE_V1(x) | BIT_WLON_MBIST_DONE_V1(v))
- #define BIT_SHIFT_WLOFF_MBIST_DONE_V1 4
- #define BIT_MASK_WLOFF_MBIST_DONE_V1 0x1f
- #define BIT_WLOFF_MBIST_DONE_V1(x) \
- (((x) & BIT_MASK_WLOFF_MBIST_DONE_V1) << BIT_SHIFT_WLOFF_MBIST_DONE_V1)
- #define BITS_WLOFF_MBIST_DONE_V1 \
- (BIT_MASK_WLOFF_MBIST_DONE_V1 << BIT_SHIFT_WLOFF_MBIST_DONE_V1)
- #define BIT_CLEAR_WLOFF_MBIST_DONE_V1(x) ((x) & (~BITS_WLOFF_MBIST_DONE_V1))
- #define BIT_GET_WLOFF_MBIST_DONE_V1(x) \
- (((x) >> BIT_SHIFT_WLOFF_MBIST_DONE_V1) & BIT_MASK_WLOFF_MBIST_DONE_V1)
- #define BIT_SET_WLOFF_MBIST_DONE_V1(x, v) \
- (BIT_CLEAR_WLOFF_MBIST_DONE_V1(x) | BIT_WLOFF_MBIST_DONE_V1(v))
- #define BIT_SHIFT_PCIE_MBIST_DONE_V2 2
- #define BIT_MASK_PCIE_MBIST_DONE_V2 0x3
- #define BIT_PCIE_MBIST_DONE_V2(x) \
- (((x) & BIT_MASK_PCIE_MBIST_DONE_V2) << BIT_SHIFT_PCIE_MBIST_DONE_V2)
- #define BITS_PCIE_MBIST_DONE_V2 \
- (BIT_MASK_PCIE_MBIST_DONE_V2 << BIT_SHIFT_PCIE_MBIST_DONE_V2)
- #define BIT_CLEAR_PCIE_MBIST_DONE_V2(x) ((x) & (~BITS_PCIE_MBIST_DONE_V2))
- #define BIT_GET_PCIE_MBIST_DONE_V2(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_DONE_V2) & BIT_MASK_PCIE_MBIST_DONE_V2)
- #define BIT_SET_PCIE_MBIST_DONE_V2(x, v) \
- (BIT_CLEAR_PCIE_MBIST_DONE_V2(x) | BIT_PCIE_MBIST_DONE_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_MAC_MBIST_DONE 0
- #define BIT_MASK_MAC_MBIST_DONE 0xfff
- #define BIT_MAC_MBIST_DONE(x) \
- (((x) & BIT_MASK_MAC_MBIST_DONE) << BIT_SHIFT_MAC_MBIST_DONE)
- #define BITS_MAC_MBIST_DONE \
- (BIT_MASK_MAC_MBIST_DONE << BIT_SHIFT_MAC_MBIST_DONE)
- #define BIT_CLEAR_MAC_MBIST_DONE(x) ((x) & (~BITS_MAC_MBIST_DONE))
- #define BIT_GET_MAC_MBIST_DONE(x) \
- (((x) >> BIT_SHIFT_MAC_MBIST_DONE) & BIT_MASK_MAC_MBIST_DONE)
- #define BIT_SET_MAC_MBIST_DONE(x, v) \
- (BIT_CLEAR_MAC_MBIST_DONE(x) | BIT_MAC_MBIST_DONE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_USB_MBIST_DONE_V2 0
- #define BIT_MASK_USB_MBIST_DONE_V2 0x3
- #define BIT_USB_MBIST_DONE_V2(x) \
- (((x) & BIT_MASK_USB_MBIST_DONE_V2) << BIT_SHIFT_USB_MBIST_DONE_V2)
- #define BITS_USB_MBIST_DONE_V2 \
- (BIT_MASK_USB_MBIST_DONE_V2 << BIT_SHIFT_USB_MBIST_DONE_V2)
- #define BIT_CLEAR_USB_MBIST_DONE_V2(x) ((x) & (~BITS_USB_MBIST_DONE_V2))
- #define BIT_GET_USB_MBIST_DONE_V2(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_DONE_V2) & BIT_MASK_USB_MBIST_DONE_V2)
- #define BIT_SET_USB_MBIST_DONE_V2(x, v) \
- (BIT_CLEAR_USB_MBIST_DONE_V2(x) | BIT_USB_MBIST_DONE_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_DONE (Offset 0x0178) */
- #define BIT_SHIFT_MAC_MBIST_DONE_V1 0
- #define BIT_MASK_MAC_MBIST_DONE_V1 0x3ffff
- #define BIT_MAC_MBIST_DONE_V1(x) \
- (((x) & BIT_MASK_MAC_MBIST_DONE_V1) << BIT_SHIFT_MAC_MBIST_DONE_V1)
- #define BITS_MAC_MBIST_DONE_V1 \
- (BIT_MASK_MAC_MBIST_DONE_V1 << BIT_SHIFT_MAC_MBIST_DONE_V1)
- #define BIT_CLEAR_MAC_MBIST_DONE_V1(x) ((x) & (~BITS_MAC_MBIST_DONE_V1))
- #define BIT_GET_MAC_MBIST_DONE_V1(x) \
- (((x) >> BIT_SHIFT_MAC_MBIST_DONE_V1) & BIT_MASK_MAC_MBIST_DONE_V1)
- #define BIT_SET_MAC_MBIST_DONE_V1(x, v) \
- (BIT_CLEAR_MAC_MBIST_DONE_V1(x) | BIT_MAC_MBIST_DONE_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_NRML_FAIL (Offset 0x017C) */
- #define BIT_SHIFT_WLON_MBIST_NRML_FAIL 30
- #define BIT_MASK_WLON_MBIST_NRML_FAIL 0x3
- #define BIT_WLON_MBIST_NRML_FAIL(x) \
- (((x) & BIT_MASK_WLON_MBIST_NRML_FAIL) \
- << BIT_SHIFT_WLON_MBIST_NRML_FAIL)
- #define BITS_WLON_MBIST_NRML_FAIL \
- (BIT_MASK_WLON_MBIST_NRML_FAIL << BIT_SHIFT_WLON_MBIST_NRML_FAIL)
- #define BIT_CLEAR_WLON_MBIST_NRML_FAIL(x) ((x) & (~BITS_WLON_MBIST_NRML_FAIL))
- #define BIT_GET_WLON_MBIST_NRML_FAIL(x) \
- (((x) >> BIT_SHIFT_WLON_MBIST_NRML_FAIL) & \
- BIT_MASK_WLON_MBIST_NRML_FAIL)
- #define BIT_SET_WLON_MBIST_NRML_FAIL(x, v) \
- (BIT_CLEAR_WLON_MBIST_NRML_FAIL(x) | BIT_WLON_MBIST_NRML_FAIL(v))
- #define BIT_SHIFT_WLOFF_MBIST_NRML_FAIL 16
- #define BIT_MASK_WLOFF_MBIST_NRML_FAIL 0x3fff
- #define BIT_WLOFF_MBIST_NRML_FAIL(x) \
- (((x) & BIT_MASK_WLOFF_MBIST_NRML_FAIL) \
- << BIT_SHIFT_WLOFF_MBIST_NRML_FAIL)
- #define BITS_WLOFF_MBIST_NRML_FAIL \
- (BIT_MASK_WLOFF_MBIST_NRML_FAIL << BIT_SHIFT_WLOFF_MBIST_NRML_FAIL)
- #define BIT_CLEAR_WLOFF_MBIST_NRML_FAIL(x) ((x) & (~BITS_WLOFF_MBIST_NRML_FAIL))
- #define BIT_GET_WLOFF_MBIST_NRML_FAIL(x) \
- (((x) >> BIT_SHIFT_WLOFF_MBIST_NRML_FAIL) & \
- BIT_MASK_WLOFF_MBIST_NRML_FAIL)
- #define BIT_SET_WLOFF_MBIST_NRML_FAIL(x, v) \
- (BIT_CLEAR_WLOFF_MBIST_NRML_FAIL(x) | BIT_WLOFF_MBIST_NRML_FAIL(v))
- #define BIT_SHIFT_PCIE_MBIST_NRML_FAIL 11
- #define BIT_MASK_PCIE_MBIST_NRML_FAIL 0x1f
- #define BIT_PCIE_MBIST_NRML_FAIL(x) \
- (((x) & BIT_MASK_PCIE_MBIST_NRML_FAIL) \
- << BIT_SHIFT_PCIE_MBIST_NRML_FAIL)
- #define BITS_PCIE_MBIST_NRML_FAIL \
- (BIT_MASK_PCIE_MBIST_NRML_FAIL << BIT_SHIFT_PCIE_MBIST_NRML_FAIL)
- #define BIT_CLEAR_PCIE_MBIST_NRML_FAIL(x) ((x) & (~BITS_PCIE_MBIST_NRML_FAIL))
- #define BIT_GET_PCIE_MBIST_NRML_FAIL(x) \
- (((x) >> BIT_SHIFT_PCIE_MBIST_NRML_FAIL) & \
- BIT_MASK_PCIE_MBIST_NRML_FAIL)
- #define BIT_SET_PCIE_MBIST_NRML_FAIL(x, v) \
- (BIT_CLEAR_PCIE_MBIST_NRML_FAIL(x) | BIT_PCIE_MBIST_NRML_FAIL(v))
- #define BIT_SHIFT_USB_MBIST_NRML_FAIL 4
- #define BIT_MASK_USB_MBIST_NRML_FAIL 0x7f
- #define BIT_USB_MBIST_NRML_FAIL(x) \
- (((x) & BIT_MASK_USB_MBIST_NRML_FAIL) << BIT_SHIFT_USB_MBIST_NRML_FAIL)
- #define BITS_USB_MBIST_NRML_FAIL \
- (BIT_MASK_USB_MBIST_NRML_FAIL << BIT_SHIFT_USB_MBIST_NRML_FAIL)
- #define BIT_CLEAR_USB_MBIST_NRML_FAIL(x) ((x) & (~BITS_USB_MBIST_NRML_FAIL))
- #define BIT_GET_USB_MBIST_NRML_FAIL(x) \
- (((x) >> BIT_SHIFT_USB_MBIST_NRML_FAIL) & BIT_MASK_USB_MBIST_NRML_FAIL)
- #define BIT_SET_USB_MBIST_NRML_FAIL(x, v) \
- (BIT_CLEAR_USB_MBIST_NRML_FAIL(x) | BIT_USB_MBIST_NRML_FAIL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIST_ROM_CRC_DATA (Offset 0x017C) */
- #define BIT_SHIFT_MBIST_ROM_CRC_DATA 0
- #define BIT_MASK_MBIST_ROM_CRC_DATA 0xffffffffL
- #define BIT_MBIST_ROM_CRC_DATA(x) \
- (((x) & BIT_MASK_MBIST_ROM_CRC_DATA) << BIT_SHIFT_MBIST_ROM_CRC_DATA)
- #define BITS_MBIST_ROM_CRC_DATA \
- (BIT_MASK_MBIST_ROM_CRC_DATA << BIT_SHIFT_MBIST_ROM_CRC_DATA)
- #define BIT_CLEAR_MBIST_ROM_CRC_DATA(x) ((x) & (~BITS_MBIST_ROM_CRC_DATA))
- #define BIT_GET_MBIST_ROM_CRC_DATA(x) \
- (((x) >> BIT_SHIFT_MBIST_ROM_CRC_DATA) & BIT_MASK_MBIST_ROM_CRC_DATA)
- #define BIT_SET_MBIST_ROM_CRC_DATA(x, v) \
- (BIT_CLEAR_MBIST_ROM_CRC_DATA(x) | BIT_MBIST_ROM_CRC_DATA(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIST_NRML_FAIL (Offset 0x017C) */
- #define BIT_SHIFT_USB_WLON_MBIST_NRML_FAIL 0
- #define BIT_MASK_USB_WLON_MBIST_NRML_FAIL 0xf
- #define BIT_USB_WLON_MBIST_NRML_FAIL(x) \
- (((x) & BIT_MASK_USB_WLON_MBIST_NRML_FAIL) \
- << BIT_SHIFT_USB_WLON_MBIST_NRML_FAIL)
- #define BITS_USB_WLON_MBIST_NRML_FAIL \
- (BIT_MASK_USB_WLON_MBIST_NRML_FAIL \
- << BIT_SHIFT_USB_WLON_MBIST_NRML_FAIL)
- #define BIT_CLEAR_USB_WLON_MBIST_NRML_FAIL(x) \
- ((x) & (~BITS_USB_WLON_MBIST_NRML_FAIL))
- #define BIT_GET_USB_WLON_MBIST_NRML_FAIL(x) \
- (((x) >> BIT_SHIFT_USB_WLON_MBIST_NRML_FAIL) & \
- BIT_MASK_USB_WLON_MBIST_NRML_FAIL)
- #define BIT_SET_USB_WLON_MBIST_NRML_FAIL(x, v) \
- (BIT_CLEAR_USB_WLON_MBIST_NRML_FAIL(x) | \
- BIT_USB_WLON_MBIST_NRML_FAIL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MBIST_FAIL_NRML (Offset 0x017C) */
- #define BIT_SHIFT_MBIST_FAIL_NRML_V1 0
- #define BIT_MASK_MBIST_FAIL_NRML_V1 0x3ffff
- #define BIT_MBIST_FAIL_NRML_V1(x) \
- (((x) & BIT_MASK_MBIST_FAIL_NRML_V1) << BIT_SHIFT_MBIST_FAIL_NRML_V1)
- #define BITS_MBIST_FAIL_NRML_V1 \
- (BIT_MASK_MBIST_FAIL_NRML_V1 << BIT_SHIFT_MBIST_FAIL_NRML_V1)
- #define BIT_CLEAR_MBIST_FAIL_NRML_V1(x) ((x) & (~BITS_MBIST_FAIL_NRML_V1))
- #define BIT_GET_MBIST_FAIL_NRML_V1(x) \
- (((x) >> BIT_SHIFT_MBIST_FAIL_NRML_V1) & BIT_MASK_MBIST_FAIL_NRML_V1)
- #define BIT_SET_MBIST_FAIL_NRML_V1(x, v) \
- (BIT_CLEAR_MBIST_FAIL_NRML_V1(x) | BIT_MBIST_FAIL_NRML_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MBIST_FAIL_NRML (Offset 0x017C) */
- #define BIT_SHIFT_MBIST_FAIL_NRML 0
- #define BIT_MASK_MBIST_FAIL_NRML 0xffffffffL
- #define BIT_MBIST_FAIL_NRML(x) \
- (((x) & BIT_MASK_MBIST_FAIL_NRML) << BIT_SHIFT_MBIST_FAIL_NRML)
- #define BITS_MBIST_FAIL_NRML \
- (BIT_MASK_MBIST_FAIL_NRML << BIT_SHIFT_MBIST_FAIL_NRML)
- #define BIT_CLEAR_MBIST_FAIL_NRML(x) ((x) & (~BITS_MBIST_FAIL_NRML))
- #define BIT_GET_MBIST_FAIL_NRML(x) \
- (((x) >> BIT_SHIFT_MBIST_FAIL_NRML) & BIT_MASK_MBIST_FAIL_NRML)
- #define BIT_SET_MBIST_FAIL_NRML(x, v) \
- (BIT_CLEAR_MBIST_FAIL_NRML(x) | BIT_MBIST_FAIL_NRML(v))
- #define BIT_SHIFT_R_WMAC_IPV6_MYIPAD 0
- #define BIT_MASK_R_WMAC_IPV6_MYIPAD 0xffffffffffffffffffffffffffffffffL
- #define BIT_R_WMAC_IPV6_MYIPAD(x) \
- (((x) & BIT_MASK_R_WMAC_IPV6_MYIPAD) << BIT_SHIFT_R_WMAC_IPV6_MYIPAD)
- #define BITS_R_WMAC_IPV6_MYIPAD \
- (BIT_MASK_R_WMAC_IPV6_MYIPAD << BIT_SHIFT_R_WMAC_IPV6_MYIPAD)
- #define BIT_CLEAR_R_WMAC_IPV6_MYIPAD(x) ((x) & (~BITS_R_WMAC_IPV6_MYIPAD))
- #define BIT_GET_R_WMAC_IPV6_MYIPAD(x) \
- (((x) >> BIT_SHIFT_R_WMAC_IPV6_MYIPAD) & BIT_MASK_R_WMAC_IPV6_MYIPAD)
- #define BIT_SET_R_WMAC_IPV6_MYIPAD(x, v) \
- (BIT_CLEAR_R_WMAC_IPV6_MYIPAD(x) | BIT_R_WMAC_IPV6_MYIPAD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AES_DECRPT_DATA (Offset 0x0180) */
- #define BIT_SHIFT_IPS_CFG_ADDR 0
- #define BIT_MASK_IPS_CFG_ADDR 0xff
- #define BIT_IPS_CFG_ADDR(x) \
- (((x) & BIT_MASK_IPS_CFG_ADDR) << BIT_SHIFT_IPS_CFG_ADDR)
- #define BITS_IPS_CFG_ADDR (BIT_MASK_IPS_CFG_ADDR << BIT_SHIFT_IPS_CFG_ADDR)
- #define BIT_CLEAR_IPS_CFG_ADDR(x) ((x) & (~BITS_IPS_CFG_ADDR))
- #define BIT_GET_IPS_CFG_ADDR(x) \
- (((x) >> BIT_SHIFT_IPS_CFG_ADDR) & BIT_MASK_IPS_CFG_ADDR)
- #define BIT_SET_IPS_CFG_ADDR(x, v) \
- (BIT_CLEAR_IPS_CFG_ADDR(x) | BIT_IPS_CFG_ADDR(v))
- /* 2 REG_AES_DECRPT_CFG (Offset 0x0184) */
- #define BIT_SHIFT_IPS_CFG_DATA 0
- #define BIT_MASK_IPS_CFG_DATA 0xffffffffL
- #define BIT_IPS_CFG_DATA(x) \
- (((x) & BIT_MASK_IPS_CFG_DATA) << BIT_SHIFT_IPS_CFG_DATA)
- #define BITS_IPS_CFG_DATA (BIT_MASK_IPS_CFG_DATA << BIT_SHIFT_IPS_CFG_DATA)
- #define BIT_CLEAR_IPS_CFG_DATA(x) ((x) & (~BITS_IPS_CFG_DATA))
- #define BIT_GET_IPS_CFG_DATA(x) \
- (((x) >> BIT_SHIFT_IPS_CFG_DATA) & BIT_MASK_IPS_CFG_DATA)
- #define BIT_SET_IPS_CFG_DATA(x, v) \
- (BIT_CLEAR_IPS_CFG_DATA(x) | BIT_IPS_CFG_DATA(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIOE_CTRL (Offset 0x0188) */
- #define BIT_HIOE_CFG_FILE_LOC_SEL BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIOE_CTRL (Offset 0x0188) */
- #define BIT_HIOE_WRITE_REQ BIT(30)
- #define BIT_HIOE_READ_REQ BIT(29)
- #define BIT_INST_FORMAT_ERR BIT(25)
- #define BIT_OP_TIMEOUT_ERR BIT(24)
- #define BIT_SHIFT_HIOE_OP_TIMEOUT 16
- #define BIT_MASK_HIOE_OP_TIMEOUT 0xff
- #define BIT_HIOE_OP_TIMEOUT(x) \
- (((x) & BIT_MASK_HIOE_OP_TIMEOUT) << BIT_SHIFT_HIOE_OP_TIMEOUT)
- #define BITS_HIOE_OP_TIMEOUT \
- (BIT_MASK_HIOE_OP_TIMEOUT << BIT_SHIFT_HIOE_OP_TIMEOUT)
- #define BIT_CLEAR_HIOE_OP_TIMEOUT(x) ((x) & (~BITS_HIOE_OP_TIMEOUT))
- #define BIT_GET_HIOE_OP_TIMEOUT(x) \
- (((x) >> BIT_SHIFT_HIOE_OP_TIMEOUT) & BIT_MASK_HIOE_OP_TIMEOUT)
- #define BIT_SET_HIOE_OP_TIMEOUT(x, v) \
- (BIT_CLEAR_HIOE_OP_TIMEOUT(x) | BIT_HIOE_OP_TIMEOUT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIST_READ_BIST_RPT_V1 (Offset 0x0188) */
- #define BIT_SHIFT_MBIST_READ_BIST_RPT 0
- #define BIT_MASK_MBIST_READ_BIST_RPT 0xffffffffL
- #define BIT_MBIST_READ_BIST_RPT(x) \
- (((x) & BIT_MASK_MBIST_READ_BIST_RPT) << BIT_SHIFT_MBIST_READ_BIST_RPT)
- #define BITS_MBIST_READ_BIST_RPT \
- (BIT_MASK_MBIST_READ_BIST_RPT << BIT_SHIFT_MBIST_READ_BIST_RPT)
- #define BIT_CLEAR_MBIST_READ_BIST_RPT(x) ((x) & (~BITS_MBIST_READ_BIST_RPT))
- #define BIT_GET_MBIST_READ_BIST_RPT(x) \
- (((x) >> BIT_SHIFT_MBIST_READ_BIST_RPT) & BIT_MASK_MBIST_READ_BIST_RPT)
- #define BIT_SET_MBIST_READ_BIST_RPT(x, v) \
- (BIT_CLEAR_MBIST_READ_BIST_RPT(x) | BIT_MBIST_READ_BIST_RPT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIOE_CTRL (Offset 0x0188) */
- #define BIT_SHIFT_BITDATA_CHECKSUM 0
- #define BIT_MASK_BITDATA_CHECKSUM 0xffff
- #define BIT_BITDATA_CHECKSUM(x) \
- (((x) & BIT_MASK_BITDATA_CHECKSUM) << BIT_SHIFT_BITDATA_CHECKSUM)
- #define BITS_BITDATA_CHECKSUM \
- (BIT_MASK_BITDATA_CHECKSUM << BIT_SHIFT_BITDATA_CHECKSUM)
- #define BIT_CLEAR_BITDATA_CHECKSUM(x) ((x) & (~BITS_BITDATA_CHECKSUM))
- #define BIT_GET_BITDATA_CHECKSUM(x) \
- (((x) >> BIT_SHIFT_BITDATA_CHECKSUM) & BIT_MASK_BITDATA_CHECKSUM)
- #define BIT_SET_BITDATA_CHECKSUM(x, v) \
- (BIT_CLEAR_BITDATA_CHECKSUM(x) | BIT_BITDATA_CHECKSUM(v))
- /* 2 REG_HIOE_CFG_FILE (Offset 0x018C) */
- #define BIT_SHIFT_TXBF_END_ADDR 16
- #define BIT_MASK_TXBF_END_ADDR 0xffff
- #define BIT_TXBF_END_ADDR(x) \
- (((x) & BIT_MASK_TXBF_END_ADDR) << BIT_SHIFT_TXBF_END_ADDR)
- #define BITS_TXBF_END_ADDR (BIT_MASK_TXBF_END_ADDR << BIT_SHIFT_TXBF_END_ADDR)
- #define BIT_CLEAR_TXBF_END_ADDR(x) ((x) & (~BITS_TXBF_END_ADDR))
- #define BIT_GET_TXBF_END_ADDR(x) \
- (((x) >> BIT_SHIFT_TXBF_END_ADDR) & BIT_MASK_TXBF_END_ADDR)
- #define BIT_SET_TXBF_END_ADDR(x, v) \
- (BIT_CLEAR_TXBF_END_ADDR(x) | BIT_TXBF_END_ADDR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MACCLKFRQ (Offset 0x018C) */
- #define BIT_SHIFT_MACCLK_FREQ_LOW32 0
- #define BIT_MASK_MACCLK_FREQ_LOW32 0xffffffffL
- #define BIT_MACCLK_FREQ_LOW32(x) \
- (((x) & BIT_MASK_MACCLK_FREQ_LOW32) << BIT_SHIFT_MACCLK_FREQ_LOW32)
- #define BITS_MACCLK_FREQ_LOW32 \
- (BIT_MASK_MACCLK_FREQ_LOW32 << BIT_SHIFT_MACCLK_FREQ_LOW32)
- #define BIT_CLEAR_MACCLK_FREQ_LOW32(x) ((x) & (~BITS_MACCLK_FREQ_LOW32))
- #define BIT_GET_MACCLK_FREQ_LOW32(x) \
- (((x) >> BIT_SHIFT_MACCLK_FREQ_LOW32) & BIT_MASK_MACCLK_FREQ_LOW32)
- #define BIT_SET_MACCLK_FREQ_LOW32(x, v) \
- (BIT_CLEAR_MACCLK_FREQ_LOW32(x) | BIT_MACCLK_FREQ_LOW32(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIOE_CFG_FILE (Offset 0x018C) */
- #define BIT_SHIFT_TXBF_STR_ADDR 0
- #define BIT_MASK_TXBF_STR_ADDR 0xffff
- #define BIT_TXBF_STR_ADDR(x) \
- (((x) & BIT_MASK_TXBF_STR_ADDR) << BIT_SHIFT_TXBF_STR_ADDR)
- #define BITS_TXBF_STR_ADDR (BIT_MASK_TXBF_STR_ADDR << BIT_SHIFT_TXBF_STR_ADDR)
- #define BIT_CLEAR_TXBF_STR_ADDR(x) ((x) & (~BITS_TXBF_STR_ADDR))
- #define BIT_GET_TXBF_STR_ADDR(x) \
- (((x) >> BIT_SHIFT_TXBF_STR_ADDR) & BIT_MASK_TXBF_STR_ADDR)
- #define BIT_SET_TXBF_STR_ADDR(x, v) \
- (BIT_CLEAR_TXBF_STR_ADDR(x) | BIT_TXBF_STR_ADDR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TMETER (Offset 0x0190) */
- #define BIT_TEMP_VALID BIT(31)
- #define BIT_SHIFT_TEMP_VALUE 24
- #define BIT_MASK_TEMP_VALUE 0x3f
- #define BIT_TEMP_VALUE(x) (((x) & BIT_MASK_TEMP_VALUE) << BIT_SHIFT_TEMP_VALUE)
- #define BITS_TEMP_VALUE (BIT_MASK_TEMP_VALUE << BIT_SHIFT_TEMP_VALUE)
- #define BIT_CLEAR_TEMP_VALUE(x) ((x) & (~BITS_TEMP_VALUE))
- #define BIT_GET_TEMP_VALUE(x) \
- (((x) >> BIT_SHIFT_TEMP_VALUE) & BIT_MASK_TEMP_VALUE)
- #define BIT_SET_TEMP_VALUE(x, v) (BIT_CLEAR_TEMP_VALUE(x) | BIT_TEMP_VALUE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TMETER (Offset 0x0190) */
- #define BIT_SHIFT_NCO_OUTCLK_FREQ 12
- #define BIT_MASK_NCO_OUTCLK_FREQ 0xfffff
- #define BIT_NCO_OUTCLK_FREQ(x) \
- (((x) & BIT_MASK_NCO_OUTCLK_FREQ) << BIT_SHIFT_NCO_OUTCLK_FREQ)
- #define BITS_NCO_OUTCLK_FREQ \
- (BIT_MASK_NCO_OUTCLK_FREQ << BIT_SHIFT_NCO_OUTCLK_FREQ)
- #define BIT_CLEAR_NCO_OUTCLK_FREQ(x) ((x) & (~BITS_NCO_OUTCLK_FREQ))
- #define BIT_GET_NCO_OUTCLK_FREQ(x) \
- (((x) >> BIT_SHIFT_NCO_OUTCLK_FREQ) & BIT_MASK_NCO_OUTCLK_FREQ)
- #define BIT_SET_NCO_OUTCLK_FREQ(x, v) \
- (BIT_CLEAR_NCO_OUTCLK_FREQ(x) | BIT_NCO_OUTCLK_FREQ(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TMETER (Offset 0x0190) */
- #define BIT_SHIFT_REG_TMETER_TIMER 8
- #define BIT_MASK_REG_TMETER_TIMER 0xfff
- #define BIT_REG_TMETER_TIMER(x) \
- (((x) & BIT_MASK_REG_TMETER_TIMER) << BIT_SHIFT_REG_TMETER_TIMER)
- #define BITS_REG_TMETER_TIMER \
- (BIT_MASK_REG_TMETER_TIMER << BIT_SHIFT_REG_TMETER_TIMER)
- #define BIT_CLEAR_REG_TMETER_TIMER(x) ((x) & (~BITS_REG_TMETER_TIMER))
- #define BIT_GET_REG_TMETER_TIMER(x) \
- (((x) >> BIT_SHIFT_REG_TMETER_TIMER) & BIT_MASK_REG_TMETER_TIMER)
- #define BIT_SET_REG_TMETER_TIMER(x, v) \
- (BIT_CLEAR_REG_TMETER_TIMER(x) | BIT_REG_TMETER_TIMER(v))
- #define BIT_SHIFT_REG_TEMP_DELTA 2
- #define BIT_MASK_REG_TEMP_DELTA 0x3f
- #define BIT_REG_TEMP_DELTA(x) \
- (((x) & BIT_MASK_REG_TEMP_DELTA) << BIT_SHIFT_REG_TEMP_DELTA)
- #define BITS_REG_TEMP_DELTA \
- (BIT_MASK_REG_TEMP_DELTA << BIT_SHIFT_REG_TEMP_DELTA)
- #define BIT_CLEAR_REG_TEMP_DELTA(x) ((x) & (~BITS_REG_TEMP_DELTA))
- #define BIT_GET_REG_TEMP_DELTA(x) \
- (((x) >> BIT_SHIFT_REG_TEMP_DELTA) & BIT_MASK_REG_TEMP_DELTA)
- #define BIT_SET_REG_TEMP_DELTA(x, v) \
- (BIT_CLEAR_REG_TEMP_DELTA(x) | BIT_REG_TEMP_DELTA(v))
- #define BIT_REG_TMETER_EN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TMETER (Offset 0x0190) */
- #define BIT_SHIFT_MACCLK_FREQ_HIGH10 0
- #define BIT_MASK_MACCLK_FREQ_HIGH10 0x3ff
- #define BIT_MACCLK_FREQ_HIGH10(x) \
- (((x) & BIT_MASK_MACCLK_FREQ_HIGH10) << BIT_SHIFT_MACCLK_FREQ_HIGH10)
- #define BITS_MACCLK_FREQ_HIGH10 \
- (BIT_MASK_MACCLK_FREQ_HIGH10 << BIT_SHIFT_MACCLK_FREQ_HIGH10)
- #define BIT_CLEAR_MACCLK_FREQ_HIGH10(x) ((x) & (~BITS_MACCLK_FREQ_HIGH10))
- #define BIT_GET_MACCLK_FREQ_HIGH10(x) \
- (((x) >> BIT_SHIFT_MACCLK_FREQ_HIGH10) & BIT_MASK_MACCLK_FREQ_HIGH10)
- #define BIT_SET_MACCLK_FREQ_HIGH10(x, v) \
- (BIT_CLEAR_MACCLK_FREQ_HIGH10(x) | BIT_MACCLK_FREQ_HIGH10(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_OSC_32K_CTRL (Offset 0x0194) */
- #define BIT_SHIFT_OSC_32K_CLKGEN_0 16
- #define BIT_MASK_OSC_32K_CLKGEN_0 0xffff
- #define BIT_OSC_32K_CLKGEN_0(x) \
- (((x) & BIT_MASK_OSC_32K_CLKGEN_0) << BIT_SHIFT_OSC_32K_CLKGEN_0)
- #define BITS_OSC_32K_CLKGEN_0 \
- (BIT_MASK_OSC_32K_CLKGEN_0 << BIT_SHIFT_OSC_32K_CLKGEN_0)
- #define BIT_CLEAR_OSC_32K_CLKGEN_0(x) ((x) & (~BITS_OSC_32K_CLKGEN_0))
- #define BIT_GET_OSC_32K_CLKGEN_0(x) \
- (((x) >> BIT_SHIFT_OSC_32K_CLKGEN_0) & BIT_MASK_OSC_32K_CLKGEN_0)
- #define BIT_SET_OSC_32K_CLKGEN_0(x, v) \
- (BIT_CLEAR_OSC_32K_CLKGEN_0(x) | BIT_OSC_32K_CLKGEN_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_OSC_32K_CTRL (Offset 0x0194) */
- #define BIT_32K_CLK_OUT_RDY BIT(12)
- #define BIT_SHIFT_MONITOR_CYCLE_LOG2 8
- #define BIT_MASK_MONITOR_CYCLE_LOG2 0xf
- #define BIT_MONITOR_CYCLE_LOG2(x) \
- (((x) & BIT_MASK_MONITOR_CYCLE_LOG2) << BIT_SHIFT_MONITOR_CYCLE_LOG2)
- #define BITS_MONITOR_CYCLE_LOG2 \
- (BIT_MASK_MONITOR_CYCLE_LOG2 << BIT_SHIFT_MONITOR_CYCLE_LOG2)
- #define BIT_CLEAR_MONITOR_CYCLE_LOG2(x) ((x) & (~BITS_MONITOR_CYCLE_LOG2))
- #define BIT_GET_MONITOR_CYCLE_LOG2(x) \
- (((x) >> BIT_SHIFT_MONITOR_CYCLE_LOG2) & BIT_MASK_MONITOR_CYCLE_LOG2)
- #define BIT_SET_MONITOR_CYCLE_LOG2(x, v) \
- (BIT_CLEAR_MONITOR_CYCLE_LOG2(x) | BIT_MONITOR_CYCLE_LOG2(v))
- #define BIT_SHIFT_FREQVALUE_UNREGCLK 8
- #define BIT_MASK_FREQVALUE_UNREGCLK 0xffffff
- #define BIT_FREQVALUE_UNREGCLK(x) \
- (((x) & BIT_MASK_FREQVALUE_UNREGCLK) << BIT_SHIFT_FREQVALUE_UNREGCLK)
- #define BITS_FREQVALUE_UNREGCLK \
- (BIT_MASK_FREQVALUE_UNREGCLK << BIT_SHIFT_FREQVALUE_UNREGCLK)
- #define BIT_CLEAR_FREQVALUE_UNREGCLK(x) ((x) & (~BITS_FREQVALUE_UNREGCLK))
- #define BIT_GET_FREQVALUE_UNREGCLK(x) \
- (((x) >> BIT_SHIFT_FREQVALUE_UNREGCLK) & BIT_MASK_FREQVALUE_UNREGCLK)
- #define BIT_SET_FREQVALUE_UNREGCLK(x, v) \
- (BIT_CLEAR_FREQVALUE_UNREGCLK(x) | BIT_FREQVALUE_UNREGCLK(v))
- #define BIT_CAL32K_DBGMOD BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_OSC_32K_CTRL (Offset 0x0194) */
- #define BIT_SHIFT_OSC_32K_RES_COMP 4
- #define BIT_MASK_OSC_32K_RES_COMP 0x3
- #define BIT_OSC_32K_RES_COMP(x) \
- (((x) & BIT_MASK_OSC_32K_RES_COMP) << BIT_SHIFT_OSC_32K_RES_COMP)
- #define BITS_OSC_32K_RES_COMP \
- (BIT_MASK_OSC_32K_RES_COMP << BIT_SHIFT_OSC_32K_RES_COMP)
- #define BIT_CLEAR_OSC_32K_RES_COMP(x) ((x) & (~BITS_OSC_32K_RES_COMP))
- #define BIT_GET_OSC_32K_RES_COMP(x) \
- (((x) >> BIT_SHIFT_OSC_32K_RES_COMP) & BIT_MASK_OSC_32K_RES_COMP)
- #define BIT_SET_OSC_32K_RES_COMP(x, v) \
- (BIT_CLEAR_OSC_32K_RES_COMP(x) | BIT_OSC_32K_RES_COMP(v))
- #define BIT_OSC_32K_OUT_SEL BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_OSC_32K_CTRL (Offset 0x0194) */
- #define BIT_ISO_WL_2_OSC_32K BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_OSC_32K_CTRL (Offset 0x0194) */
- #define BIT_POW_CKGEN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_OSC_32K_CTRL (Offset 0x0194) */
- #define BIT_SHIFT_NCO_THRS 0
- #define BIT_MASK_NCO_THRS 0x7f
- #define BIT_NCO_THRS(x) (((x) & BIT_MASK_NCO_THRS) << BIT_SHIFT_NCO_THRS)
- #define BITS_NCO_THRS (BIT_MASK_NCO_THRS << BIT_SHIFT_NCO_THRS)
- #define BIT_CLEAR_NCO_THRS(x) ((x) & (~BITS_NCO_THRS))
- #define BIT_GET_NCO_THRS(x) (((x) >> BIT_SHIFT_NCO_THRS) & BIT_MASK_NCO_THRS)
- #define BIT_SET_NCO_THRS(x, v) (BIT_CLEAR_NCO_THRS(x) | BIT_NCO_THRS(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_32K_CAL_REG1 (Offset 0x0198) */
- #define BIT_CAL_32K_REG_WR BIT(31)
- #define BIT_CAL_32K_DBG_SEL BIT(22)
- #define BIT_SHIFT_CAL_32K_REG_ADDR 16
- #define BIT_MASK_CAL_32K_REG_ADDR 0x3f
- #define BIT_CAL_32K_REG_ADDR(x) \
- (((x) & BIT_MASK_CAL_32K_REG_ADDR) << BIT_SHIFT_CAL_32K_REG_ADDR)
- #define BITS_CAL_32K_REG_ADDR \
- (BIT_MASK_CAL_32K_REG_ADDR << BIT_SHIFT_CAL_32K_REG_ADDR)
- #define BIT_CLEAR_CAL_32K_REG_ADDR(x) ((x) & (~BITS_CAL_32K_REG_ADDR))
- #define BIT_GET_CAL_32K_REG_ADDR(x) \
- (((x) >> BIT_SHIFT_CAL_32K_REG_ADDR) & BIT_MASK_CAL_32K_REG_ADDR)
- #define BIT_SET_CAL_32K_REG_ADDR(x, v) \
- (BIT_CLEAR_CAL_32K_REG_ADDR(x) | BIT_CAL_32K_REG_ADDR(v))
- #define BIT_SHIFT_CAL_32K_REG_DATA 0
- #define BIT_MASK_CAL_32K_REG_DATA 0xffff
- #define BIT_CAL_32K_REG_DATA(x) \
- (((x) & BIT_MASK_CAL_32K_REG_DATA) << BIT_SHIFT_CAL_32K_REG_DATA)
- #define BITS_CAL_32K_REG_DATA \
- (BIT_MASK_CAL_32K_REG_DATA << BIT_SHIFT_CAL_32K_REG_DATA)
- #define BIT_CLEAR_CAL_32K_REG_DATA(x) ((x) & (~BITS_CAL_32K_REG_DATA))
- #define BIT_GET_CAL_32K_REG_DATA(x) \
- (((x) >> BIT_SHIFT_CAL_32K_REG_DATA) & BIT_MASK_CAL_32K_REG_DATA)
- #define BIT_SET_CAL_32K_REG_DATA(x, v) \
- (BIT_CLEAR_CAL_32K_REG_DATA(x) | BIT_CAL_32K_REG_DATA(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_C2HEVT (Offset 0x01A0) */
- #define BIT_SHIFT_C2HEVT_MSG 0
- #define BIT_MASK_C2HEVT_MSG 0xffffffffffffffffffffffffffffffffL
- #define BIT_C2HEVT_MSG(x) (((x) & BIT_MASK_C2HEVT_MSG) << BIT_SHIFT_C2HEVT_MSG)
- #define BITS_C2HEVT_MSG (BIT_MASK_C2HEVT_MSG << BIT_SHIFT_C2HEVT_MSG)
- #define BIT_CLEAR_C2HEVT_MSG(x) ((x) & (~BITS_C2HEVT_MSG))
- #define BIT_GET_C2HEVT_MSG(x) \
- (((x) >> BIT_SHIFT_C2HEVT_MSG) & BIT_MASK_C2HEVT_MSG)
- #define BIT_SET_C2HEVT_MSG(x, v) (BIT_CLEAR_C2HEVT_MSG(x) | BIT_C2HEVT_MSG(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_C2HEVT (Offset 0x01A0) */
- #define BIT_SHIFT_C2HEVT_MSG_V1 0
- #define BIT_MASK_C2HEVT_MSG_V1 0xffffffffL
- #define BIT_C2HEVT_MSG_V1(x) \
- (((x) & BIT_MASK_C2HEVT_MSG_V1) << BIT_SHIFT_C2HEVT_MSG_V1)
- #define BITS_C2HEVT_MSG_V1 (BIT_MASK_C2HEVT_MSG_V1 << BIT_SHIFT_C2HEVT_MSG_V1)
- #define BIT_CLEAR_C2HEVT_MSG_V1(x) ((x) & (~BITS_C2HEVT_MSG_V1))
- #define BIT_GET_C2HEVT_MSG_V1(x) \
- (((x) >> BIT_SHIFT_C2HEVT_MSG_V1) & BIT_MASK_C2HEVT_MSG_V1)
- #define BIT_SET_C2HEVT_MSG_V1(x, v) \
- (BIT_CLEAR_C2HEVT_MSG_V1(x) | BIT_C2HEVT_MSG_V1(v))
- /* 2 REG_C2HEVT_1 (Offset 0x01A4) */
- #define BIT_SHIFT_C2HEVT_MSG_1 0
- #define BIT_MASK_C2HEVT_MSG_1 0xffffffffL
- #define BIT_C2HEVT_MSG_1(x) \
- (((x) & BIT_MASK_C2HEVT_MSG_1) << BIT_SHIFT_C2HEVT_MSG_1)
- #define BITS_C2HEVT_MSG_1 (BIT_MASK_C2HEVT_MSG_1 << BIT_SHIFT_C2HEVT_MSG_1)
- #define BIT_CLEAR_C2HEVT_MSG_1(x) ((x) & (~BITS_C2HEVT_MSG_1))
- #define BIT_GET_C2HEVT_MSG_1(x) \
- (((x) >> BIT_SHIFT_C2HEVT_MSG_1) & BIT_MASK_C2HEVT_MSG_1)
- #define BIT_SET_C2HEVT_MSG_1(x, v) \
- (BIT_CLEAR_C2HEVT_MSG_1(x) | BIT_C2HEVT_MSG_1(v))
- /* 2 REG_C2HEVT_2 (Offset 0x01A8) */
- #define BIT_SHIFT_C2HEVT_MSG_2 0
- #define BIT_MASK_C2HEVT_MSG_2 0xffffffffL
- #define BIT_C2HEVT_MSG_2(x) \
- (((x) & BIT_MASK_C2HEVT_MSG_2) << BIT_SHIFT_C2HEVT_MSG_2)
- #define BITS_C2HEVT_MSG_2 (BIT_MASK_C2HEVT_MSG_2 << BIT_SHIFT_C2HEVT_MSG_2)
- #define BIT_CLEAR_C2HEVT_MSG_2(x) ((x) & (~BITS_C2HEVT_MSG_2))
- #define BIT_GET_C2HEVT_MSG_2(x) \
- (((x) >> BIT_SHIFT_C2HEVT_MSG_2) & BIT_MASK_C2HEVT_MSG_2)
- #define BIT_SET_C2HEVT_MSG_2(x, v) \
- (BIT_CLEAR_C2HEVT_MSG_2(x) | BIT_C2HEVT_MSG_2(v))
- /* 2 REG_C2HEVT_3 (Offset 0x01AC) */
- #define BIT_SHIFT_C2HEVT_MSG_3 0
- #define BIT_MASK_C2HEVT_MSG_3 0xffffffffL
- #define BIT_C2HEVT_MSG_3(x) \
- (((x) & BIT_MASK_C2HEVT_MSG_3) << BIT_SHIFT_C2HEVT_MSG_3)
- #define BITS_C2HEVT_MSG_3 (BIT_MASK_C2HEVT_MSG_3 << BIT_SHIFT_C2HEVT_MSG_3)
- #define BIT_CLEAR_C2HEVT_MSG_3(x) ((x) & (~BITS_C2HEVT_MSG_3))
- #define BIT_GET_C2HEVT_MSG_3(x) \
- (((x) >> BIT_SHIFT_C2HEVT_MSG_3) & BIT_MASK_C2HEVT_MSG_3)
- #define BIT_SET_C2HEVT_MSG_3(x, v) \
- (BIT_CLEAR_C2HEVT_MSG_3(x) | BIT_C2HEVT_MSG_3(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MISC_CTRL_V1 (Offset 0x01B0) */
- #define BIT_SHIFT_PHYWR_SETUP_CNT 28
- #define BIT_MASK_PHYWR_SETUP_CNT 0xf
- #define BIT_PHYWR_SETUP_CNT(x) \
- (((x) & BIT_MASK_PHYWR_SETUP_CNT) << BIT_SHIFT_PHYWR_SETUP_CNT)
- #define BITS_PHYWR_SETUP_CNT \
- (BIT_MASK_PHYWR_SETUP_CNT << BIT_SHIFT_PHYWR_SETUP_CNT)
- #define BIT_CLEAR_PHYWR_SETUP_CNT(x) ((x) & (~BITS_PHYWR_SETUP_CNT))
- #define BIT_GET_PHYWR_SETUP_CNT(x) \
- (((x) >> BIT_SHIFT_PHYWR_SETUP_CNT) & BIT_MASK_PHYWR_SETUP_CNT)
- #define BIT_SET_PHYWR_SETUP_CNT(x, v) \
- (BIT_CLEAR_PHYWR_SETUP_CNT(x) | BIT_PHYWR_SETUP_CNT(v))
- #define BIT_SHIFT_PHYWR_HOLD_CNT 24
- #define BIT_MASK_PHYWR_HOLD_CNT 0xf
- #define BIT_PHYWR_HOLD_CNT(x) \
- (((x) & BIT_MASK_PHYWR_HOLD_CNT) << BIT_SHIFT_PHYWR_HOLD_CNT)
- #define BITS_PHYWR_HOLD_CNT \
- (BIT_MASK_PHYWR_HOLD_CNT << BIT_SHIFT_PHYWR_HOLD_CNT)
- #define BIT_CLEAR_PHYWR_HOLD_CNT(x) ((x) & (~BITS_PHYWR_HOLD_CNT))
- #define BIT_GET_PHYWR_HOLD_CNT(x) \
- (((x) >> BIT_SHIFT_PHYWR_HOLD_CNT) & BIT_MASK_PHYWR_HOLD_CNT)
- #define BIT_SET_PHYWR_HOLD_CNT(x, v) \
- (BIT_CLEAR_PHYWR_HOLD_CNT(x) | BIT_PHYWR_HOLD_CNT(v))
- #define BIT_SHIFT_TXBUF_WKCAM_OFFSET 8
- #define BIT_MASK_TXBUF_WKCAM_OFFSET 0x1fff
- #define BIT_TXBUF_WKCAM_OFFSET(x) \
- (((x) & BIT_MASK_TXBUF_WKCAM_OFFSET) << BIT_SHIFT_TXBUF_WKCAM_OFFSET)
- #define BITS_TXBUF_WKCAM_OFFSET \
- (BIT_MASK_TXBUF_WKCAM_OFFSET << BIT_SHIFT_TXBUF_WKCAM_OFFSET)
- #define BIT_CLEAR_TXBUF_WKCAM_OFFSET(x) ((x) & (~BITS_TXBUF_WKCAM_OFFSET))
- #define BIT_GET_TXBUF_WKCAM_OFFSET(x) \
- (((x) >> BIT_SHIFT_TXBUF_WKCAM_OFFSET) & BIT_MASK_TXBUF_WKCAM_OFFSET)
- #define BIT_SET_TXBUF_WKCAM_OFFSET(x, v) \
- (BIT_CLEAR_TXBUF_WKCAM_OFFSET(x) | BIT_TXBUF_WKCAM_OFFSET(v))
- #define BIT_SHIFT_PHYRD_WAIT_CNT 4
- #define BIT_MASK_PHYRD_WAIT_CNT 0xf
- #define BIT_PHYRD_WAIT_CNT(x) \
- (((x) & BIT_MASK_PHYRD_WAIT_CNT) << BIT_SHIFT_PHYRD_WAIT_CNT)
- #define BITS_PHYRD_WAIT_CNT \
- (BIT_MASK_PHYRD_WAIT_CNT << BIT_SHIFT_PHYRD_WAIT_CNT)
- #define BIT_CLEAR_PHYRD_WAIT_CNT(x) ((x) & (~BITS_PHYRD_WAIT_CNT))
- #define BIT_GET_PHYRD_WAIT_CNT(x) \
- (((x) >> BIT_SHIFT_PHYRD_WAIT_CNT) & BIT_MASK_PHYRD_WAIT_CNT)
- #define BIT_SET_PHYRD_WAIT_CNT(x, v) \
- (BIT_CLEAR_PHYRD_WAIT_CNT(x) | BIT_PHYRD_WAIT_CNT(v))
- #define BIT_SHIFT_H2CQ_PRI 0
- #define BIT_MASK_H2CQ_PRI 0x3
- #define BIT_H2CQ_PRI(x) (((x) & BIT_MASK_H2CQ_PRI) << BIT_SHIFT_H2CQ_PRI)
- #define BITS_H2CQ_PRI (BIT_MASK_H2CQ_PRI << BIT_SHIFT_H2CQ_PRI)
- #define BIT_CLEAR_H2CQ_PRI(x) ((x) & (~BITS_H2CQ_PRI))
- #define BIT_GET_H2CQ_PRI(x) (((x) >> BIT_SHIFT_H2CQ_PRI) & BIT_MASK_H2CQ_PRI)
- #define BIT_SET_H2CQ_PRI(x, v) (BIT_CLEAR_H2CQ_PRI(x) | BIT_H2CQ_PRI(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RXDESC_BUFF_RPTR (Offset 0x01B0) */
- #define BIT_SHIFT_RXDESC_BUFF_RPTR 0
- #define BIT_MASK_RXDESC_BUFF_RPTR 0xffffffffL
- #define BIT_RXDESC_BUFF_RPTR(x) \
- (((x) & BIT_MASK_RXDESC_BUFF_RPTR) << BIT_SHIFT_RXDESC_BUFF_RPTR)
- #define BITS_RXDESC_BUFF_RPTR \
- (BIT_MASK_RXDESC_BUFF_RPTR << BIT_SHIFT_RXDESC_BUFF_RPTR)
- #define BIT_CLEAR_RXDESC_BUFF_RPTR(x) ((x) & (~BITS_RXDESC_BUFF_RPTR))
- #define BIT_GET_RXDESC_BUFF_RPTR(x) \
- (((x) >> BIT_SHIFT_RXDESC_BUFF_RPTR) & BIT_MASK_RXDESC_BUFF_RPTR)
- #define BIT_SET_RXDESC_BUFF_RPTR(x, v) \
- (BIT_CLEAR_RXDESC_BUFF_RPTR(x) | BIT_RXDESC_BUFF_RPTR(v))
- /* 2 REG_RXDESC_BUFF_WPTR (Offset 0x01B4) */
- #define BIT_SHIFT_RXDESC_BUFF_WPTR 0
- #define BIT_MASK_RXDESC_BUFF_WPTR 0xffffffffL
- #define BIT_RXDESC_BUFF_WPTR(x) \
- (((x) & BIT_MASK_RXDESC_BUFF_WPTR) << BIT_SHIFT_RXDESC_BUFF_WPTR)
- #define BITS_RXDESC_BUFF_WPTR \
- (BIT_MASK_RXDESC_BUFF_WPTR << BIT_SHIFT_RXDESC_BUFF_WPTR)
- #define BIT_CLEAR_RXDESC_BUFF_WPTR(x) ((x) & (~BITS_RXDESC_BUFF_WPTR))
- #define BIT_GET_RXDESC_BUFF_WPTR(x) \
- (((x) >> BIT_SHIFT_RXDESC_BUFF_WPTR) & BIT_MASK_RXDESC_BUFF_WPTR)
- #define BIT_SET_RXDESC_BUFF_WPTR(x, v) \
- (BIT_CLEAR_RXDESC_BUFF_WPTR(x) | BIT_RXDESC_BUFF_WPTR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SW_DEFINED_PAGE1 (Offset 0x01B8) */
- #define BIT_SHIFT_SW_DEFINED_PAGE1 0
- #define BIT_MASK_SW_DEFINED_PAGE1 0xffffffffffffffffL
- #define BIT_SW_DEFINED_PAGE1(x) \
- (((x) & BIT_MASK_SW_DEFINED_PAGE1) << BIT_SHIFT_SW_DEFINED_PAGE1)
- #define BITS_SW_DEFINED_PAGE1 \
- (BIT_MASK_SW_DEFINED_PAGE1 << BIT_SHIFT_SW_DEFINED_PAGE1)
- #define BIT_CLEAR_SW_DEFINED_PAGE1(x) ((x) & (~BITS_SW_DEFINED_PAGE1))
- #define BIT_GET_SW_DEFINED_PAGE1(x) \
- (((x) >> BIT_SHIFT_SW_DEFINED_PAGE1) & BIT_MASK_SW_DEFINED_PAGE1)
- #define BIT_SET_SW_DEFINED_PAGE1(x, v) \
- (BIT_CLEAR_SW_DEFINED_PAGE1(x) | BIT_SW_DEFINED_PAGE1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SW_DEFINED_PAGE1 (Offset 0x01B8) */
- #define BIT_SHIFT_SW_DEFINED_PAGE1_V1 0
- #define BIT_MASK_SW_DEFINED_PAGE1_V1 0xffffffffL
- #define BIT_SW_DEFINED_PAGE1_V1(x) \
- (((x) & BIT_MASK_SW_DEFINED_PAGE1_V1) << BIT_SHIFT_SW_DEFINED_PAGE1_V1)
- #define BITS_SW_DEFINED_PAGE1_V1 \
- (BIT_MASK_SW_DEFINED_PAGE1_V1 << BIT_SHIFT_SW_DEFINED_PAGE1_V1)
- #define BIT_CLEAR_SW_DEFINED_PAGE1_V1(x) ((x) & (~BITS_SW_DEFINED_PAGE1_V1))
- #define BIT_GET_SW_DEFINED_PAGE1_V1(x) \
- (((x) >> BIT_SHIFT_SW_DEFINED_PAGE1_V1) & BIT_MASK_SW_DEFINED_PAGE1_V1)
- #define BIT_SET_SW_DEFINED_PAGE1_V1(x, v) \
- (BIT_CLEAR_SW_DEFINED_PAGE1_V1(x) | BIT_SW_DEFINED_PAGE1_V1(v))
- /* 2 REG_SW_DEFINED_PAGE2 (Offset 0x01BC) */
- #define BIT_SHIFT_SW_DEFINED_PAGE2 0
- #define BIT_MASK_SW_DEFINED_PAGE2 0xffffffffL
- #define BIT_SW_DEFINED_PAGE2(x) \
- (((x) & BIT_MASK_SW_DEFINED_PAGE2) << BIT_SHIFT_SW_DEFINED_PAGE2)
- #define BITS_SW_DEFINED_PAGE2 \
- (BIT_MASK_SW_DEFINED_PAGE2 << BIT_SHIFT_SW_DEFINED_PAGE2)
- #define BIT_CLEAR_SW_DEFINED_PAGE2(x) ((x) & (~BITS_SW_DEFINED_PAGE2))
- #define BIT_GET_SW_DEFINED_PAGE2(x) \
- (((x) >> BIT_SHIFT_SW_DEFINED_PAGE2) & BIT_MASK_SW_DEFINED_PAGE2)
- #define BIT_SET_SW_DEFINED_PAGE2(x, v) \
- (BIT_CLEAR_SW_DEFINED_PAGE2(x) | BIT_SW_DEFINED_PAGE2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MCUTST_I (Offset 0x01C0) */
- #define BIT_SHIFT_MCUDMSG_I 0
- #define BIT_MASK_MCUDMSG_I 0xffffffffL
- #define BIT_MCUDMSG_I(x) (((x) & BIT_MASK_MCUDMSG_I) << BIT_SHIFT_MCUDMSG_I)
- #define BITS_MCUDMSG_I (BIT_MASK_MCUDMSG_I << BIT_SHIFT_MCUDMSG_I)
- #define BIT_CLEAR_MCUDMSG_I(x) ((x) & (~BITS_MCUDMSG_I))
- #define BIT_GET_MCUDMSG_I(x) (((x) >> BIT_SHIFT_MCUDMSG_I) & BIT_MASK_MCUDMSG_I)
- #define BIT_SET_MCUDMSG_I(x, v) (BIT_CLEAR_MCUDMSG_I(x) | BIT_MCUDMSG_I(v))
- /* 2 REG_MCUTST_II (Offset 0x01C4) */
- #define BIT_SHIFT_MCUDMSG_II 0
- #define BIT_MASK_MCUDMSG_II 0xffffffffL
- #define BIT_MCUDMSG_II(x) (((x) & BIT_MASK_MCUDMSG_II) << BIT_SHIFT_MCUDMSG_II)
- #define BITS_MCUDMSG_II (BIT_MASK_MCUDMSG_II << BIT_SHIFT_MCUDMSG_II)
- #define BIT_CLEAR_MCUDMSG_II(x) ((x) & (~BITS_MCUDMSG_II))
- #define BIT_GET_MCUDMSG_II(x) \
- (((x) >> BIT_SHIFT_MCUDMSG_II) & BIT_MASK_MCUDMSG_II)
- #define BIT_SET_MCUDMSG_II(x, v) (BIT_CLEAR_MCUDMSG_II(x) | BIT_MCUDMSG_II(v))
- /* 2 REG_FMETHR (Offset 0x01C8) */
- #define BIT_FMSG_INT BIT(31)
- #define BIT_SHIFT_FW_MSG 0
- #define BIT_MASK_FW_MSG 0xffffffffL
- #define BIT_FW_MSG(x) (((x) & BIT_MASK_FW_MSG) << BIT_SHIFT_FW_MSG)
- #define BITS_FW_MSG (BIT_MASK_FW_MSG << BIT_SHIFT_FW_MSG)
- #define BIT_CLEAR_FW_MSG(x) ((x) & (~BITS_FW_MSG))
- #define BIT_GET_FW_MSG(x) (((x) >> BIT_SHIFT_FW_MSG) & BIT_MASK_FW_MSG)
- #define BIT_SET_FW_MSG(x, v) (BIT_CLEAR_FW_MSG(x) | BIT_FW_MSG(v))
- /* 2 REG_HMETFR (Offset 0x01CC) */
- #define BIT_SHIFT_HRCV_MSG 24
- #define BIT_MASK_HRCV_MSG 0xff
- #define BIT_HRCV_MSG(x) (((x) & BIT_MASK_HRCV_MSG) << BIT_SHIFT_HRCV_MSG)
- #define BITS_HRCV_MSG (BIT_MASK_HRCV_MSG << BIT_SHIFT_HRCV_MSG)
- #define BIT_CLEAR_HRCV_MSG(x) ((x) & (~BITS_HRCV_MSG))
- #define BIT_GET_HRCV_MSG(x) (((x) >> BIT_SHIFT_HRCV_MSG) & BIT_MASK_HRCV_MSG)
- #define BIT_SET_HRCV_MSG(x, v) (BIT_CLEAR_HRCV_MSG(x) | BIT_HRCV_MSG(v))
- #define BIT_INT_BOX3 BIT(3)
- #define BIT_INT_BOX2 BIT(2)
- #define BIT_INT_BOX1 BIT(1)
- #define BIT_INT_BOX0 BIT(0)
- /* 2 REG_HMEBOX0 (Offset 0x01D0) */
- #define BIT_SHIFT_HOST_MSG_0 0
- #define BIT_MASK_HOST_MSG_0 0xffffffffL
- #define BIT_HOST_MSG_0(x) (((x) & BIT_MASK_HOST_MSG_0) << BIT_SHIFT_HOST_MSG_0)
- #define BITS_HOST_MSG_0 (BIT_MASK_HOST_MSG_0 << BIT_SHIFT_HOST_MSG_0)
- #define BIT_CLEAR_HOST_MSG_0(x) ((x) & (~BITS_HOST_MSG_0))
- #define BIT_GET_HOST_MSG_0(x) \
- (((x) >> BIT_SHIFT_HOST_MSG_0) & BIT_MASK_HOST_MSG_0)
- #define BIT_SET_HOST_MSG_0(x, v) (BIT_CLEAR_HOST_MSG_0(x) | BIT_HOST_MSG_0(v))
- /* 2 REG_HMEBOX1 (Offset 0x01D4) */
- #define BIT_SHIFT_HOST_MSG_1 0
- #define BIT_MASK_HOST_MSG_1 0xffffffffL
- #define BIT_HOST_MSG_1(x) (((x) & BIT_MASK_HOST_MSG_1) << BIT_SHIFT_HOST_MSG_1)
- #define BITS_HOST_MSG_1 (BIT_MASK_HOST_MSG_1 << BIT_SHIFT_HOST_MSG_1)
- #define BIT_CLEAR_HOST_MSG_1(x) ((x) & (~BITS_HOST_MSG_1))
- #define BIT_GET_HOST_MSG_1(x) \
- (((x) >> BIT_SHIFT_HOST_MSG_1) & BIT_MASK_HOST_MSG_1)
- #define BIT_SET_HOST_MSG_1(x, v) (BIT_CLEAR_HOST_MSG_1(x) | BIT_HOST_MSG_1(v))
- /* 2 REG_HMEBOX2 (Offset 0x01D8) */
- #define BIT_SHIFT_HOST_MSG_2 0
- #define BIT_MASK_HOST_MSG_2 0xffffffffL
- #define BIT_HOST_MSG_2(x) (((x) & BIT_MASK_HOST_MSG_2) << BIT_SHIFT_HOST_MSG_2)
- #define BITS_HOST_MSG_2 (BIT_MASK_HOST_MSG_2 << BIT_SHIFT_HOST_MSG_2)
- #define BIT_CLEAR_HOST_MSG_2(x) ((x) & (~BITS_HOST_MSG_2))
- #define BIT_GET_HOST_MSG_2(x) \
- (((x) >> BIT_SHIFT_HOST_MSG_2) & BIT_MASK_HOST_MSG_2)
- #define BIT_SET_HOST_MSG_2(x, v) (BIT_CLEAR_HOST_MSG_2(x) | BIT_HOST_MSG_2(v))
- /* 2 REG_HMEBOX3 (Offset 0x01DC) */
- #define BIT_SHIFT_HOST_MSG_3 0
- #define BIT_MASK_HOST_MSG_3 0xffffffffL
- #define BIT_HOST_MSG_3(x) (((x) & BIT_MASK_HOST_MSG_3) << BIT_SHIFT_HOST_MSG_3)
- #define BITS_HOST_MSG_3 (BIT_MASK_HOST_MSG_3 << BIT_SHIFT_HOST_MSG_3)
- #define BIT_CLEAR_HOST_MSG_3(x) ((x) & (~BITS_HOST_MSG_3))
- #define BIT_GET_HOST_MSG_3(x) \
- (((x) >> BIT_SHIFT_HOST_MSG_3) & BIT_MASK_HOST_MSG_3)
- #define BIT_SET_HOST_MSG_3(x, v) (BIT_CLEAR_HOST_MSG_3(x) | BIT_HOST_MSG_3(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RXDESC_BUFF_BNDY (Offset 0x01E0) */
- #define BIT_FW_FIFO_PTR_RST BIT(18)
- #define BIT_PHY_FIFO_PTR_RST BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_LLT_INIT (Offset 0x01E0) */
- #define BIT_SHIFT_LLTINI_PDATA_V1 16
- #define BIT_MASK_LLTINI_PDATA_V1 0xfff
- #define BIT_LLTINI_PDATA_V1(x) \
- (((x) & BIT_MASK_LLTINI_PDATA_V1) << BIT_SHIFT_LLTINI_PDATA_V1)
- #define BITS_LLTINI_PDATA_V1 \
- (BIT_MASK_LLTINI_PDATA_V1 << BIT_SHIFT_LLTINI_PDATA_V1)
- #define BIT_CLEAR_LLTINI_PDATA_V1(x) ((x) & (~BITS_LLTINI_PDATA_V1))
- #define BIT_GET_LLTINI_PDATA_V1(x) \
- (((x) >> BIT_SHIFT_LLTINI_PDATA_V1) & BIT_MASK_LLTINI_PDATA_V1)
- #define BIT_SET_LLTINI_PDATA_V1(x, v) \
- (BIT_CLEAR_LLTINI_PDATA_V1(x) | BIT_LLTINI_PDATA_V1(v))
- #define BIT_SHIFT_LLTINI_HDATA_V1 0
- #define BIT_MASK_LLTINI_HDATA_V1 0xfff
- #define BIT_LLTINI_HDATA_V1(x) \
- (((x) & BIT_MASK_LLTINI_HDATA_V1) << BIT_SHIFT_LLTINI_HDATA_V1)
- #define BITS_LLTINI_HDATA_V1 \
- (BIT_MASK_LLTINI_HDATA_V1 << BIT_SHIFT_LLTINI_HDATA_V1)
- #define BIT_CLEAR_LLTINI_HDATA_V1(x) ((x) & (~BITS_LLTINI_HDATA_V1))
- #define BIT_GET_LLTINI_HDATA_V1(x) \
- (((x) >> BIT_SHIFT_LLTINI_HDATA_V1) & BIT_MASK_LLTINI_HDATA_V1)
- #define BIT_SET_LLTINI_HDATA_V1(x, v) \
- (BIT_CLEAR_LLTINI_HDATA_V1(x) | BIT_LLTINI_HDATA_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RXDESC_BUFF_BNDY (Offset 0x01E0) */
- #define BIT_SHIFT_RXDESC_BUFF_BNDY 0
- #define BIT_MASK_RXDESC_BUFF_BNDY 0xffffffffL
- #define BIT_RXDESC_BUFF_BNDY(x) \
- (((x) & BIT_MASK_RXDESC_BUFF_BNDY) << BIT_SHIFT_RXDESC_BUFF_BNDY)
- #define BITS_RXDESC_BUFF_BNDY \
- (BIT_MASK_RXDESC_BUFF_BNDY << BIT_SHIFT_RXDESC_BUFF_BNDY)
- #define BIT_CLEAR_RXDESC_BUFF_BNDY(x) ((x) & (~BITS_RXDESC_BUFF_BNDY))
- #define BIT_GET_RXDESC_BUFF_BNDY(x) \
- (((x) >> BIT_SHIFT_RXDESC_BUFF_BNDY) & BIT_MASK_RXDESC_BUFF_BNDY)
- #define BIT_SET_RXDESC_BUFF_BNDY(x, v) \
- (BIT_CLEAR_RXDESC_BUFF_BNDY(x) | BIT_RXDESC_BUFF_BNDY(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_GENTST (Offset 0x01E4) */
- #define BIT_SHIFT_GENTST 0
- #define BIT_MASK_GENTST 0xffffffffL
- #define BIT_GENTST(x) (((x) & BIT_MASK_GENTST) << BIT_SHIFT_GENTST)
- #define BITS_GENTST (BIT_MASK_GENTST << BIT_SHIFT_GENTST)
- #define BIT_CLEAR_GENTST(x) ((x) & (~BITS_GENTST))
- #define BIT_GET_GENTST(x) (((x) >> BIT_SHIFT_GENTST) & BIT_MASK_GENTST)
- #define BIT_SET_GENTST(x, v) (BIT_CLEAR_GENTST(x) | BIT_GENTST(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_LLT_INIT_ADDR (Offset 0x01E4) */
- #define BIT_SHIFT_LLTINI_ADDR_V1 0
- #define BIT_MASK_LLTINI_ADDR_V1 0xfff
- #define BIT_LLTINI_ADDR_V1(x) \
- (((x) & BIT_MASK_LLTINI_ADDR_V1) << BIT_SHIFT_LLTINI_ADDR_V1)
- #define BITS_LLTINI_ADDR_V1 \
- (BIT_MASK_LLTINI_ADDR_V1 << BIT_SHIFT_LLTINI_ADDR_V1)
- #define BIT_CLEAR_LLTINI_ADDR_V1(x) ((x) & (~BITS_LLTINI_ADDR_V1))
- #define BIT_GET_LLTINI_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_LLTINI_ADDR_V1) & BIT_MASK_LLTINI_ADDR_V1)
- #define BIT_SET_LLTINI_ADDR_V1(x, v) \
- (BIT_CLEAR_LLTINI_ADDR_V1(x) | BIT_LLTINI_ADDR_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BB_ACCESS_CTRL (Offset 0x01E8) */
- #define BIT_SHIFT_BB_WRITE_READ 30
- #define BIT_MASK_BB_WRITE_READ 0x3
- #define BIT_BB_WRITE_READ(x) \
- (((x) & BIT_MASK_BB_WRITE_READ) << BIT_SHIFT_BB_WRITE_READ)
- #define BITS_BB_WRITE_READ (BIT_MASK_BB_WRITE_READ << BIT_SHIFT_BB_WRITE_READ)
- #define BIT_CLEAR_BB_WRITE_READ(x) ((x) & (~BITS_BB_WRITE_READ))
- #define BIT_GET_BB_WRITE_READ(x) \
- (((x) >> BIT_SHIFT_BB_WRITE_READ) & BIT_MASK_BB_WRITE_READ)
- #define BIT_SET_BB_WRITE_READ(x, v) \
- (BIT_CLEAR_BB_WRITE_READ(x) | BIT_BB_WRITE_READ(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_BB_ACCESS_CTRL (Offset 0x01E8) */
- #define BIT_SHIFT_BB_WRITE_EN_V1 16
- #define BIT_MASK_BB_WRITE_EN_V1 0xf
- #define BIT_BB_WRITE_EN_V1(x) \
- (((x) & BIT_MASK_BB_WRITE_EN_V1) << BIT_SHIFT_BB_WRITE_EN_V1)
- #define BITS_BB_WRITE_EN_V1 \
- (BIT_MASK_BB_WRITE_EN_V1 << BIT_SHIFT_BB_WRITE_EN_V1)
- #define BIT_CLEAR_BB_WRITE_EN_V1(x) ((x) & (~BITS_BB_WRITE_EN_V1))
- #define BIT_GET_BB_WRITE_EN_V1(x) \
- (((x) >> BIT_SHIFT_BB_WRITE_EN_V1) & BIT_MASK_BB_WRITE_EN_V1)
- #define BIT_SET_BB_WRITE_EN_V1(x, v) \
- (BIT_CLEAR_BB_WRITE_EN_V1(x) | BIT_BB_WRITE_EN_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BB_ACCESS_CTRL (Offset 0x01E8) */
- #define BIT_SHIFT_BB_WRITE_EN 12
- #define BIT_MASK_BB_WRITE_EN 0xf
- #define BIT_BB_WRITE_EN(x) \
- (((x) & BIT_MASK_BB_WRITE_EN) << BIT_SHIFT_BB_WRITE_EN)
- #define BITS_BB_WRITE_EN (BIT_MASK_BB_WRITE_EN << BIT_SHIFT_BB_WRITE_EN)
- #define BIT_CLEAR_BB_WRITE_EN(x) ((x) & (~BITS_BB_WRITE_EN))
- #define BIT_GET_BB_WRITE_EN(x) \
- (((x) >> BIT_SHIFT_BB_WRITE_EN) & BIT_MASK_BB_WRITE_EN)
- #define BIT_SET_BB_WRITE_EN(x, v) \
- (BIT_CLEAR_BB_WRITE_EN(x) | BIT_BB_WRITE_EN(v))
- #define BIT_SHIFT_BB_ADDR 2
- #define BIT_MASK_BB_ADDR 0x1ff
- #define BIT_BB_ADDR(x) (((x) & BIT_MASK_BB_ADDR) << BIT_SHIFT_BB_ADDR)
- #define BITS_BB_ADDR (BIT_MASK_BB_ADDR << BIT_SHIFT_BB_ADDR)
- #define BIT_CLEAR_BB_ADDR(x) ((x) & (~BITS_BB_ADDR))
- #define BIT_GET_BB_ADDR(x) (((x) >> BIT_SHIFT_BB_ADDR) & BIT_MASK_BB_ADDR)
- #define BIT_SET_BB_ADDR(x, v) (BIT_CLEAR_BB_ADDR(x) | BIT_BB_ADDR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_BB_ACCESS_CTRL (Offset 0x01E8) */
- #define BIT_SHIFT_BB_ADDR_V1 2
- #define BIT_MASK_BB_ADDR_V1 0xfff
- #define BIT_BB_ADDR_V1(x) (((x) & BIT_MASK_BB_ADDR_V1) << BIT_SHIFT_BB_ADDR_V1)
- #define BITS_BB_ADDR_V1 (BIT_MASK_BB_ADDR_V1 << BIT_SHIFT_BB_ADDR_V1)
- #define BIT_CLEAR_BB_ADDR_V1(x) ((x) & (~BITS_BB_ADDR_V1))
- #define BIT_GET_BB_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_BB_ADDR_V1) & BIT_MASK_BB_ADDR_V1)
- #define BIT_SET_BB_ADDR_V1(x, v) (BIT_CLEAR_BB_ADDR_V1(x) | BIT_BB_ADDR_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BB_ACCESS_CTRL (Offset 0x01E8) */
- #define BIT_BB_ERRACC BIT(0)
- /* 2 REG_BB_ACCESS_DATA (Offset 0x01EC) */
- #define BIT_SHIFT_BB_DATA 0
- #define BIT_MASK_BB_DATA 0xffffffffL
- #define BIT_BB_DATA(x) (((x) & BIT_MASK_BB_DATA) << BIT_SHIFT_BB_DATA)
- #define BITS_BB_DATA (BIT_MASK_BB_DATA << BIT_SHIFT_BB_DATA)
- #define BIT_CLEAR_BB_DATA(x) ((x) & (~BITS_BB_DATA))
- #define BIT_GET_BB_DATA(x) (((x) >> BIT_SHIFT_BB_DATA) & BIT_MASK_BB_DATA)
- #define BIT_SET_BB_DATA(x, v) (BIT_CLEAR_BB_DATA(x) | BIT_BB_DATA(v))
- /* 2 REG_HMEBOX_E0 (Offset 0x01F0) */
- #define BIT_SHIFT_HMEBOX_E0 0
- #define BIT_MASK_HMEBOX_E0 0xffffffffL
- #define BIT_HMEBOX_E0(x) (((x) & BIT_MASK_HMEBOX_E0) << BIT_SHIFT_HMEBOX_E0)
- #define BITS_HMEBOX_E0 (BIT_MASK_HMEBOX_E0 << BIT_SHIFT_HMEBOX_E0)
- #define BIT_CLEAR_HMEBOX_E0(x) ((x) & (~BITS_HMEBOX_E0))
- #define BIT_GET_HMEBOX_E0(x) (((x) >> BIT_SHIFT_HMEBOX_E0) & BIT_MASK_HMEBOX_E0)
- #define BIT_SET_HMEBOX_E0(x, v) (BIT_CLEAR_HMEBOX_E0(x) | BIT_HMEBOX_E0(v))
- /* 2 REG_HMEBOX_E1 (Offset 0x01F4) */
- #define BIT_SHIFT_HMEBOX_E1 0
- #define BIT_MASK_HMEBOX_E1 0xffffffffL
- #define BIT_HMEBOX_E1(x) (((x) & BIT_MASK_HMEBOX_E1) << BIT_SHIFT_HMEBOX_E1)
- #define BITS_HMEBOX_E1 (BIT_MASK_HMEBOX_E1 << BIT_SHIFT_HMEBOX_E1)
- #define BIT_CLEAR_HMEBOX_E1(x) ((x) & (~BITS_HMEBOX_E1))
- #define BIT_GET_HMEBOX_E1(x) (((x) >> BIT_SHIFT_HMEBOX_E1) & BIT_MASK_HMEBOX_E1)
- #define BIT_SET_HMEBOX_E1(x, v) (BIT_CLEAR_HMEBOX_E1(x) | BIT_HMEBOX_E1(v))
- /* 2 REG_HMEBOX_E2 (Offset 0x01F8) */
- #define BIT_SHIFT_HMEBOX_E2 0
- #define BIT_MASK_HMEBOX_E2 0xffffffffL
- #define BIT_HMEBOX_E2(x) (((x) & BIT_MASK_HMEBOX_E2) << BIT_SHIFT_HMEBOX_E2)
- #define BITS_HMEBOX_E2 (BIT_MASK_HMEBOX_E2 << BIT_SHIFT_HMEBOX_E2)
- #define BIT_CLEAR_HMEBOX_E2(x) ((x) & (~BITS_HMEBOX_E2))
- #define BIT_GET_HMEBOX_E2(x) (((x) >> BIT_SHIFT_HMEBOX_E2) & BIT_MASK_HMEBOX_E2)
- #define BIT_SET_HMEBOX_E2(x, v) (BIT_CLEAR_HMEBOX_E2(x) | BIT_HMEBOX_E2(v))
- /* 2 REG_HMEBOX_E3 (Offset 0x01FC) */
- #define BIT_SHIFT_HMEBOX_E3 0
- #define BIT_MASK_HMEBOX_E3 0xffffffffL
- #define BIT_HMEBOX_E3(x) (((x) & BIT_MASK_HMEBOX_E3) << BIT_SHIFT_HMEBOX_E3)
- #define BITS_HMEBOX_E3 (BIT_MASK_HMEBOX_E3 << BIT_SHIFT_HMEBOX_E3)
- #define BIT_CLEAR_HMEBOX_E3(x) ((x) & (~BITS_HMEBOX_E3))
- #define BIT_GET_HMEBOX_E3(x) (((x) >> BIT_SHIFT_HMEBOX_E3) & BIT_MASK_HMEBOX_E3)
- #define BIT_SET_HMEBOX_E3(x, v) (BIT_CLEAR_HMEBOX_E3(x) | BIT_HMEBOX_E3(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_0 (Offset 0x0200) */
- #define BIT_BCN1_VALID BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RQPN_CTRL_HLPQ (Offset 0x0200) */
- #define BIT_EP2Q_PUBLIC_DIS BIT(29)
- #define BIT_EP1Q_PUBLIC_DIS BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RQPN_CTRL_HLPQ (Offset 0x0200) */
- #define BIT_EPQ_PUBLIC_DIS BIT(27)
- #define BIT_NPQ_PUBLIC_DIS BIT(26)
- #define BIT_LPQ_PUBLIC_DIS BIT(25)
- #define BIT_HPQ_PUBLIC_DIS BIT(24)
- #define BIT_SHIFT_PUBQ 16
- #define BIT_MASK_PUBQ 0xff
- #define BIT_PUBQ(x) (((x) & BIT_MASK_PUBQ) << BIT_SHIFT_PUBQ)
- #define BITS_PUBQ (BIT_MASK_PUBQ << BIT_SHIFT_PUBQ)
- #define BIT_CLEAR_PUBQ(x) ((x) & (~BITS_PUBQ))
- #define BIT_GET_PUBQ(x) (((x) >> BIT_SHIFT_PUBQ) & BIT_MASK_PUBQ)
- #define BIT_SET_PUBQ(x, v) (BIT_CLEAR_PUBQ(x) | BIT_PUBQ(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_CTRL_1 (Offset 0x0200) */
- #define BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1 16
- #define BIT_MASK_TX_OQT_HE_FREE_SPACE_V1 0xff
- #define BIT_TX_OQT_HE_FREE_SPACE_V1(x) \
- (((x) & BIT_MASK_TX_OQT_HE_FREE_SPACE_V1) \
- << BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1)
- #define BITS_TX_OQT_HE_FREE_SPACE_V1 \
- (BIT_MASK_TX_OQT_HE_FREE_SPACE_V1 << BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1)
- #define BIT_CLEAR_TX_OQT_HE_FREE_SPACE_V1(x) \
- ((x) & (~BITS_TX_OQT_HE_FREE_SPACE_V1))
- #define BIT_GET_TX_OQT_HE_FREE_SPACE_V1(x) \
- (((x) >> BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1) & \
- BIT_MASK_TX_OQT_HE_FREE_SPACE_V1)
- #define BIT_SET_TX_OQT_HE_FREE_SPACE_V1(x, v) \
- (BIT_CLEAR_TX_OQT_HE_FREE_SPACE_V1(x) | BIT_TX_OQT_HE_FREE_SPACE_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_0 (Offset 0x0200) */
- #define BIT_SHIFT_BCN1_HEAD 16
- #define BIT_MASK_BCN1_HEAD 0xfff
- #define BIT_BCN1_HEAD(x) (((x) & BIT_MASK_BCN1_HEAD) << BIT_SHIFT_BCN1_HEAD)
- #define BITS_BCN1_HEAD (BIT_MASK_BCN1_HEAD << BIT_SHIFT_BCN1_HEAD)
- #define BIT_CLEAR_BCN1_HEAD(x) ((x) & (~BITS_BCN1_HEAD))
- #define BIT_GET_BCN1_HEAD(x) (((x) >> BIT_SHIFT_BCN1_HEAD) & BIT_MASK_BCN1_HEAD)
- #define BIT_SET_BCN1_HEAD(x, v) (BIT_CLEAR_BCN1_HEAD(x) | BIT_BCN1_HEAD(v))
- #define BIT_BCN0_VALID BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RQPN_CTRL_HLPQ (Offset 0x0200) */
- #define BIT_SHIFT_LPQ 8
- #define BIT_MASK_LPQ 0xff
- #define BIT_LPQ(x) (((x) & BIT_MASK_LPQ) << BIT_SHIFT_LPQ)
- #define BITS_LPQ (BIT_MASK_LPQ << BIT_SHIFT_LPQ)
- #define BIT_CLEAR_LPQ(x) ((x) & (~BITS_LPQ))
- #define BIT_GET_LPQ(x) (((x) >> BIT_SHIFT_LPQ) & BIT_MASK_LPQ)
- #define BIT_SET_LPQ(x, v) (BIT_CLEAR_LPQ(x) | BIT_LPQ(v))
- #define BIT_SHIFT_HPQ 0
- #define BIT_MASK_HPQ 0xff
- #define BIT_HPQ(x) (((x) & BIT_MASK_HPQ) << BIT_SHIFT_HPQ)
- #define BITS_HPQ (BIT_MASK_HPQ << BIT_SHIFT_HPQ)
- #define BIT_CLEAR_HPQ(x) ((x) & (~BITS_HPQ))
- #define BIT_GET_HPQ(x) (((x) >> BIT_SHIFT_HPQ) & BIT_MASK_HPQ)
- #define BIT_SET_HPQ(x, v) (BIT_CLEAR_HPQ(x) | BIT_HPQ(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_CTRL_1 (Offset 0x0200) */
- #define BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1 0
- #define BIT_MASK_TX_OQT_NL_FREE_SPACE_V1 0xff
- #define BIT_TX_OQT_NL_FREE_SPACE_V1(x) \
- (((x) & BIT_MASK_TX_OQT_NL_FREE_SPACE_V1) \
- << BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1)
- #define BITS_TX_OQT_NL_FREE_SPACE_V1 \
- (BIT_MASK_TX_OQT_NL_FREE_SPACE_V1 << BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1)
- #define BIT_CLEAR_TX_OQT_NL_FREE_SPACE_V1(x) \
- ((x) & (~BITS_TX_OQT_NL_FREE_SPACE_V1))
- #define BIT_GET_TX_OQT_NL_FREE_SPACE_V1(x) \
- (((x) >> BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1) & \
- BIT_MASK_TX_OQT_NL_FREE_SPACE_V1)
- #define BIT_SET_TX_OQT_NL_FREE_SPACE_V1(x, v) \
- (BIT_CLEAR_TX_OQT_NL_FREE_SPACE_V1(x) | BIT_TX_OQT_NL_FREE_SPACE_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_0 (Offset 0x0200) */
- #define BIT_SHIFT_BCN0_HEAD 0
- #define BIT_MASK_BCN0_HEAD 0xfff
- #define BIT_BCN0_HEAD(x) (((x) & BIT_MASK_BCN0_HEAD) << BIT_SHIFT_BCN0_HEAD)
- #define BITS_BCN0_HEAD (BIT_MASK_BCN0_HEAD << BIT_SHIFT_BCN0_HEAD)
- #define BIT_CLEAR_BCN0_HEAD(x) ((x) & (~BITS_BCN0_HEAD))
- #define BIT_GET_BCN0_HEAD(x) (((x) >> BIT_SHIFT_BCN0_HEAD) & BIT_MASK_BCN0_HEAD)
- #define BIT_SET_BCN0_HEAD(x, v) (BIT_CLEAR_BCN0_HEAD(x) | BIT_BCN0_HEAD(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_CTRL_2 (Offset 0x0204) */
- #define BIT_BCN_VALID_1_V1 BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_1 (Offset 0x0204) */
- #define BIT_BCN3_VALID BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO (Offset 0x0204) */
- #define BIT_SHIFT_TXPKTNUM 24
- #define BIT_MASK_TXPKTNUM 0xff
- #define BIT_TXPKTNUM(x) (((x) & BIT_MASK_TXPKTNUM) << BIT_SHIFT_TXPKTNUM)
- #define BITS_TXPKTNUM (BIT_MASK_TXPKTNUM << BIT_SHIFT_TXPKTNUM)
- #define BIT_CLEAR_TXPKTNUM(x) ((x) & (~BITS_TXPKTNUM))
- #define BIT_GET_TXPKTNUM(x) (((x) >> BIT_SHIFT_TXPKTNUM) & BIT_MASK_TXPKTNUM)
- #define BIT_SET_TXPKTNUM(x, v) (BIT_CLEAR_TXPKTNUM(x) | BIT_TXPKTNUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_1 (Offset 0x0204) */
- #define BIT_SHIFT_R_BCN_HEAD_SEL_V1 20
- #define BIT_MASK_R_BCN_HEAD_SEL_V1 0x7
- #define BIT_R_BCN_HEAD_SEL_V1(x) \
- (((x) & BIT_MASK_R_BCN_HEAD_SEL_V1) << BIT_SHIFT_R_BCN_HEAD_SEL_V1)
- #define BITS_R_BCN_HEAD_SEL_V1 \
- (BIT_MASK_R_BCN_HEAD_SEL_V1 << BIT_SHIFT_R_BCN_HEAD_SEL_V1)
- #define BIT_CLEAR_R_BCN_HEAD_SEL_V1(x) ((x) & (~BITS_R_BCN_HEAD_SEL_V1))
- #define BIT_GET_R_BCN_HEAD_SEL_V1(x) \
- (((x) >> BIT_SHIFT_R_BCN_HEAD_SEL_V1) & BIT_MASK_R_BCN_HEAD_SEL_V1)
- #define BIT_SET_R_BCN_HEAD_SEL_V1(x, v) \
- (BIT_CLEAR_R_BCN_HEAD_SEL_V1(x) | BIT_R_BCN_HEAD_SEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO (Offset 0x0204) */
- #define BIT_SHIFT_PUBQ_AVAL_PG 16
- #define BIT_MASK_PUBQ_AVAL_PG 0xff
- #define BIT_PUBQ_AVAL_PG(x) \
- (((x) & BIT_MASK_PUBQ_AVAL_PG) << BIT_SHIFT_PUBQ_AVAL_PG)
- #define BITS_PUBQ_AVAL_PG (BIT_MASK_PUBQ_AVAL_PG << BIT_SHIFT_PUBQ_AVAL_PG)
- #define BIT_CLEAR_PUBQ_AVAL_PG(x) ((x) & (~BITS_PUBQ_AVAL_PG))
- #define BIT_GET_PUBQ_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_PUBQ_AVAL_PG) & BIT_MASK_PUBQ_AVAL_PG)
- #define BIT_SET_PUBQ_AVAL_PG(x, v) \
- (BIT_CLEAR_PUBQ_AVAL_PG(x) | BIT_PUBQ_AVAL_PG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_CTRL_2 (Offset 0x0204) */
- #define BIT_SHIFT_BCN_HEAD_1_V1 16
- #define BIT_MASK_BCN_HEAD_1_V1 0xfff
- #define BIT_BCN_HEAD_1_V1(x) \
- (((x) & BIT_MASK_BCN_HEAD_1_V1) << BIT_SHIFT_BCN_HEAD_1_V1)
- #define BITS_BCN_HEAD_1_V1 (BIT_MASK_BCN_HEAD_1_V1 << BIT_SHIFT_BCN_HEAD_1_V1)
- #define BIT_CLEAR_BCN_HEAD_1_V1(x) ((x) & (~BITS_BCN_HEAD_1_V1))
- #define BIT_GET_BCN_HEAD_1_V1(x) \
- (((x) >> BIT_SHIFT_BCN_HEAD_1_V1) & BIT_MASK_BCN_HEAD_1_V1)
- #define BIT_SET_BCN_HEAD_1_V1(x, v) \
- (BIT_CLEAR_BCN_HEAD_1_V1(x) | BIT_BCN_HEAD_1_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_1 (Offset 0x0204) */
- #define BIT_SHIFT_BCN3_HEAD 16
- #define BIT_MASK_BCN3_HEAD 0xfff
- #define BIT_BCN3_HEAD(x) (((x) & BIT_MASK_BCN3_HEAD) << BIT_SHIFT_BCN3_HEAD)
- #define BITS_BCN3_HEAD (BIT_MASK_BCN3_HEAD << BIT_SHIFT_BCN3_HEAD)
- #define BIT_CLEAR_BCN3_HEAD(x) ((x) & (~BITS_BCN3_HEAD))
- #define BIT_GET_BCN3_HEAD(x) (((x) >> BIT_SHIFT_BCN3_HEAD) & BIT_MASK_BCN3_HEAD)
- #define BIT_SET_BCN3_HEAD(x, v) (BIT_CLEAR_BCN3_HEAD(x) | BIT_BCN3_HEAD(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_CTRL_2 (Offset 0x0204) */
- #define BIT_BCN_VALID_V1 BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_1 (Offset 0x0204) */
- #define BIT_BCN2_VALID BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO (Offset 0x0204) */
- #define BIT_SHIFT_LPQ_AVAL_PG 8
- #define BIT_MASK_LPQ_AVAL_PG 0xff
- #define BIT_LPQ_AVAL_PG(x) \
- (((x) & BIT_MASK_LPQ_AVAL_PG) << BIT_SHIFT_LPQ_AVAL_PG)
- #define BITS_LPQ_AVAL_PG (BIT_MASK_LPQ_AVAL_PG << BIT_SHIFT_LPQ_AVAL_PG)
- #define BIT_CLEAR_LPQ_AVAL_PG(x) ((x) & (~BITS_LPQ_AVAL_PG))
- #define BIT_GET_LPQ_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_LPQ_AVAL_PG) & BIT_MASK_LPQ_AVAL_PG)
- #define BIT_SET_LPQ_AVAL_PG(x, v) \
- (BIT_CLEAR_LPQ_AVAL_PG(x) | BIT_LPQ_AVAL_PG(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_1 (Offset 0x0204) */
- #define BIT_TDE_ERROR_STOP BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO (Offset 0x0204) */
- #define BIT_SHIFT_HPQ_AVAL_PG 0
- #define BIT_MASK_HPQ_AVAL_PG 0xff
- #define BIT_HPQ_AVAL_PG(x) \
- (((x) & BIT_MASK_HPQ_AVAL_PG) << BIT_SHIFT_HPQ_AVAL_PG)
- #define BITS_HPQ_AVAL_PG (BIT_MASK_HPQ_AVAL_PG << BIT_SHIFT_HPQ_AVAL_PG)
- #define BIT_CLEAR_HPQ_AVAL_PG(x) ((x) & (~BITS_HPQ_AVAL_PG))
- #define BIT_GET_HPQ_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_HPQ_AVAL_PG) & BIT_MASK_HPQ_AVAL_PG)
- #define BIT_SET_HPQ_AVAL_PG(x, v) \
- (BIT_CLEAR_HPQ_AVAL_PG(x) | BIT_HPQ_AVAL_PG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_CTRL_2 (Offset 0x0204) */
- #define BIT_SHIFT_BCN_HEAD_V1 0
- #define BIT_MASK_BCN_HEAD_V1 0xfff
- #define BIT_BCN_HEAD_V1(x) \
- (((x) & BIT_MASK_BCN_HEAD_V1) << BIT_SHIFT_BCN_HEAD_V1)
- #define BITS_BCN_HEAD_V1 (BIT_MASK_BCN_HEAD_V1 << BIT_SHIFT_BCN_HEAD_V1)
- #define BIT_CLEAR_BCN_HEAD_V1(x) ((x) & (~BITS_BCN_HEAD_V1))
- #define BIT_GET_BCN_HEAD_V1(x) \
- (((x) >> BIT_SHIFT_BCN_HEAD_V1) & BIT_MASK_BCN_HEAD_V1)
- #define BIT_SET_BCN_HEAD_V1(x, v) \
- (BIT_CLEAR_BCN_HEAD_V1(x) | BIT_BCN_HEAD_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_1 (Offset 0x0204) */
- #define BIT_SHIFT_BCN2_HEAD 0
- #define BIT_MASK_BCN2_HEAD 0xfff
- #define BIT_BCN2_HEAD(x) (((x) & BIT_MASK_BCN2_HEAD) << BIT_SHIFT_BCN2_HEAD)
- #define BITS_BCN2_HEAD (BIT_MASK_BCN2_HEAD << BIT_SHIFT_BCN2_HEAD)
- #define BIT_CLEAR_BCN2_HEAD(x) ((x) & (~BITS_BCN2_HEAD))
- #define BIT_GET_BCN2_HEAD(x) (((x) >> BIT_SHIFT_BCN2_HEAD) & BIT_MASK_BCN2_HEAD)
- #define BIT_SET_BCN2_HEAD(x, v) (BIT_CLEAR_BCN2_HEAD(x) | BIT_BCN2_HEAD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DWBCN0_CTRL (Offset 0x0208) */
- #define BIT_SHIFT_LLT_FREE_PAGE 24
- #define BIT_MASK_LLT_FREE_PAGE 0xff
- #define BIT_LLT_FREE_PAGE(x) \
- (((x) & BIT_MASK_LLT_FREE_PAGE) << BIT_SHIFT_LLT_FREE_PAGE)
- #define BITS_LLT_FREE_PAGE (BIT_MASK_LLT_FREE_PAGE << BIT_SHIFT_LLT_FREE_PAGE)
- #define BIT_CLEAR_LLT_FREE_PAGE(x) ((x) & (~BITS_LLT_FREE_PAGE))
- #define BIT_GET_LLT_FREE_PAGE(x) \
- (((x) >> BIT_SHIFT_LLT_FREE_PAGE) & BIT_MASK_LLT_FREE_PAGE)
- #define BIT_SET_LLT_FREE_PAGE(x, v) \
- (BIT_CLEAR_LLT_FREE_PAGE(x) | BIT_LLT_FREE_PAGE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1 24
- #define BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1 0xff
- #define BIT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1(x) \
- (((x) & BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1) \
- << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1)
- #define BITS_MAX_TX_PKT_FOR_USB_AND_SDIO_V1 \
- (BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1 \
- << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1)
- #define BIT_CLEAR_MAX_TX_PKT_FOR_USB_AND_SDIO_V1(x) \
- ((x) & (~BITS_MAX_TX_PKT_FOR_USB_AND_SDIO_V1))
- #define BIT_GET_MAX_TX_PKT_FOR_USB_AND_SDIO_V1(x) \
- (((x) >> BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1) & \
- BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1)
- #define BIT_SET_MAX_TX_PKT_FOR_USB_AND_SDIO_V1(x, v) \
- (BIT_CLEAR_MAX_TX_PKT_FOR_USB_AND_SDIO_V1(x) | \
- BIT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_SHIFT_MAX_TX_PKT_V1 24
- #define BIT_MASK_MAX_TX_PKT_V1 0xff
- #define BIT_MAX_TX_PKT_V1(x) \
- (((x) & BIT_MASK_MAX_TX_PKT_V1) << BIT_SHIFT_MAX_TX_PKT_V1)
- #define BITS_MAX_TX_PKT_V1 (BIT_MASK_MAX_TX_PKT_V1 << BIT_SHIFT_MAX_TX_PKT_V1)
- #define BIT_CLEAR_MAX_TX_PKT_V1(x) ((x) & (~BITS_MAX_TX_PKT_V1))
- #define BIT_GET_MAX_TX_PKT_V1(x) \
- (((x) >> BIT_SHIFT_MAX_TX_PKT_V1) & BIT_MASK_MAX_TX_PKT_V1)
- #define BIT_SET_MAX_TX_PKT_V1(x, v) \
- (BIT_CLEAR_MAX_TX_PKT_V1(x) | BIT_MAX_TX_PKT_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_TDE_ERROR_STOP_V1 BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DWBCN0_CTRL (Offset 0x0208) */
- #define BIT_BCN_VALID BIT(16)
- #define BIT_SHIFT_BCN_HEAD 8
- #define BIT_MASK_BCN_HEAD 0xff
- #define BIT_BCN_HEAD(x) (((x) & BIT_MASK_BCN_HEAD) << BIT_SHIFT_BCN_HEAD)
- #define BITS_BCN_HEAD (BIT_MASK_BCN_HEAD << BIT_SHIFT_BCN_HEAD)
- #define BIT_CLEAR_BCN_HEAD(x) ((x) & (~BITS_BCN_HEAD))
- #define BIT_GET_BCN_HEAD(x) (((x) >> BIT_SHIFT_BCN_HEAD) & BIT_MASK_BCN_HEAD)
- #define BIT_SET_BCN_HEAD(x, v) (BIT_CLEAR_BCN_HEAD(x) | BIT_BCN_HEAD(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_SHIFT_LLT_FREE_PAGE_V1 8
- #define BIT_MASK_LLT_FREE_PAGE_V1 0xffff
- #define BIT_LLT_FREE_PAGE_V1(x) \
- (((x) & BIT_MASK_LLT_FREE_PAGE_V1) << BIT_SHIFT_LLT_FREE_PAGE_V1)
- #define BITS_LLT_FREE_PAGE_V1 \
- (BIT_MASK_LLT_FREE_PAGE_V1 << BIT_SHIFT_LLT_FREE_PAGE_V1)
- #define BIT_CLEAR_LLT_FREE_PAGE_V1(x) ((x) & (~BITS_LLT_FREE_PAGE_V1))
- #define BIT_GET_LLT_FREE_PAGE_V1(x) \
- (((x) >> BIT_SHIFT_LLT_FREE_PAGE_V1) & BIT_MASK_LLT_FREE_PAGE_V1)
- #define BIT_SET_LLT_FREE_PAGE_V1(x, v) \
- (BIT_CLEAR_LLT_FREE_PAGE_V1(x) | BIT_LLT_FREE_PAGE_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_SHIFT_LLT_FREE_PAGE_V2 8
- #define BIT_MASK_LLT_FREE_PAGE_V2 0xfff
- #define BIT_LLT_FREE_PAGE_V2(x) \
- (((x) & BIT_MASK_LLT_FREE_PAGE_V2) << BIT_SHIFT_LLT_FREE_PAGE_V2)
- #define BITS_LLT_FREE_PAGE_V2 \
- (BIT_MASK_LLT_FREE_PAGE_V2 << BIT_SHIFT_LLT_FREE_PAGE_V2)
- #define BIT_CLEAR_LLT_FREE_PAGE_V2(x) ((x) & (~BITS_LLT_FREE_PAGE_V2))
- #define BIT_GET_LLT_FREE_PAGE_V2(x) \
- (((x) >> BIT_SHIFT_LLT_FREE_PAGE_V2) & BIT_MASK_LLT_FREE_PAGE_V2)
- #define BIT_SET_LLT_FREE_PAGE_V2(x, v) \
- (BIT_CLEAR_LLT_FREE_PAGE_V2(x) | BIT_LLT_FREE_PAGE_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_SHIFT_BLK_DESC_NUM 4
- #define BIT_MASK_BLK_DESC_NUM 0xf
- #define BIT_BLK_DESC_NUM(x) \
- (((x) & BIT_MASK_BLK_DESC_NUM) << BIT_SHIFT_BLK_DESC_NUM)
- #define BITS_BLK_DESC_NUM (BIT_MASK_BLK_DESC_NUM << BIT_SHIFT_BLK_DESC_NUM)
- #define BIT_CLEAR_BLK_DESC_NUM(x) ((x) & (~BITS_BLK_DESC_NUM))
- #define BIT_GET_BLK_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_BLK_DESC_NUM) & BIT_MASK_BLK_DESC_NUM)
- #define BIT_SET_BLK_DESC_NUM(x, v) \
- (BIT_CLEAR_BLK_DESC_NUM(x) | BIT_BLK_DESC_NUM(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_R_BCN_HEAD_SEL BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_R_EN_BCN_SW_HEAD_SEL BIT(2)
- #define BIT_LLT_DBG_SEL BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DWBCN0_CTRL (Offset 0x0208) */
- #define BIT_BLK_DESC_OPT BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AUTO_LLT_V1 (Offset 0x0208) */
- #define BIT_AUTO_INIT_LLT_V1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_EM_CHKSUM_FIN BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_EN_CHKSUM_ERR_FIN BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_EMN_PCIE_DMA_MOD BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_EN_PCIE_DMA_MOD BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_EN_TXQUE_CLR BIT(29)
- #define BIT_EN_PCIE_FIFO_MODE BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_SHIFT_PG_UNDER_TH 16
- #define BIT_MASK_PG_UNDER_TH 0xff
- #define BIT_PG_UNDER_TH(x) \
- (((x) & BIT_MASK_PG_UNDER_TH) << BIT_SHIFT_PG_UNDER_TH)
- #define BITS_PG_UNDER_TH (BIT_MASK_PG_UNDER_TH << BIT_SHIFT_PG_UNDER_TH)
- #define BIT_CLEAR_PG_UNDER_TH(x) ((x) & (~BITS_PG_UNDER_TH))
- #define BIT_GET_PG_UNDER_TH(x) \
- (((x) >> BIT_SHIFT_PG_UNDER_TH) & BIT_MASK_PG_UNDER_TH)
- #define BIT_SET_PG_UNDER_TH(x, v) \
- (BIT_CLEAR_PG_UNDER_TH(x) | BIT_PG_UNDER_TH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_SHIFT_PG_UNDER_TH_V2 16
- #define BIT_MASK_PG_UNDER_TH_V2 0xff
- #define BIT_PG_UNDER_TH_V2(x) \
- (((x) & BIT_MASK_PG_UNDER_TH_V2) << BIT_SHIFT_PG_UNDER_TH_V2)
- #define BITS_PG_UNDER_TH_V2 \
- (BIT_MASK_PG_UNDER_TH_V2 << BIT_SHIFT_PG_UNDER_TH_V2)
- #define BIT_CLEAR_PG_UNDER_TH_V2(x) ((x) & (~BITS_PG_UNDER_TH_V2))
- #define BIT_GET_PG_UNDER_TH_V2(x) \
- (((x) >> BIT_SHIFT_PG_UNDER_TH_V2) & BIT_MASK_PG_UNDER_TH_V2)
- #define BIT_SET_PG_UNDER_TH_V2(x, v) \
- (BIT_CLEAR_PG_UNDER_TH_V2(x) | BIT_PG_UNDER_TH_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_SHIFT_PG_UNDER_TH_V1 16
- #define BIT_MASK_PG_UNDER_TH_V1 0xfff
- #define BIT_PG_UNDER_TH_V1(x) \
- (((x) & BIT_MASK_PG_UNDER_TH_V1) << BIT_SHIFT_PG_UNDER_TH_V1)
- #define BITS_PG_UNDER_TH_V1 \
- (BIT_MASK_PG_UNDER_TH_V1 << BIT_SHIFT_PG_UNDER_TH_V1)
- #define BIT_CLEAR_PG_UNDER_TH_V1(x) ((x) & (~BITS_PG_UNDER_TH_V1))
- #define BIT_GET_PG_UNDER_TH_V1(x) \
- (((x) >> BIT_SHIFT_PG_UNDER_TH_V1) & BIT_MASK_PG_UNDER_TH_V1)
- #define BIT_SET_PG_UNDER_TH_V1(x, v) \
- (BIT_CLEAR_PG_UNDER_TH_V1(x) | BIT_PG_UNDER_TH_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_EN_RESTORE_H2C_BY_RST BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_EN_RESET_RESTORE_H2C BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_R_EN_RESET_RESTORE_H2C BIT(15)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_RESTORE_H2C_ADDRESS BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_SDIO_TDE_FINISH BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_OFFSET_CHK (Offset 0x020C) */
- #define BIT_SDIO_TXDESC_CHKSUM_EN BIT(13)
- #define BIT_RST_RDPTR BIT(12)
- #define BIT_RST_WRPTR BIT(11)
- #define BIT_CHK_PG_TH_EN BIT(10)
- #define BIT_DROP_DATA_EN BIT(9)
- #define BIT_CHECK_OFFSET_EN BIT(8)
- #define BIT_SHIFT_CHECK_OFFSET 0
- #define BIT_MASK_CHECK_OFFSET 0xff
- #define BIT_CHECK_OFFSET(x) \
- (((x) & BIT_MASK_CHECK_OFFSET) << BIT_SHIFT_CHECK_OFFSET)
- #define BITS_CHECK_OFFSET (BIT_MASK_CHECK_OFFSET << BIT_SHIFT_CHECK_OFFSET)
- #define BIT_CLEAR_CHECK_OFFSET(x) ((x) & (~BITS_CHECK_OFFSET))
- #define BIT_GET_CHECK_OFFSET(x) \
- (((x) >> BIT_SHIFT_CHECK_OFFSET) & BIT_MASK_CHECK_OFFSET)
- #define BIT_SET_CHECK_OFFSET(x, v) \
- (BIT_CLEAR_CHECK_OFFSET(x) | BIT_CHECK_OFFSET(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_LD_RQPN BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_AMSDU_PKT_SIZE_ERR BIT(31)
- #define BIT_AMSDU_EN_ERR BIT(30)
- #define BIT_CHKSUM_AMSDU_EN_ERR BIT(29)
- #define BIT_TXPKTBF_REQ_ERR BIT(28)
- #define BIT_OQT_UDN_16 BIT(27)
- #define BIT_OQT_OVF_16 BIT(26)
- #define BIT_OQT_UDN_14_15 BIT(25)
- #define BIT_OQT_OVF_14_15 BIT(24)
- #define BIT_OQT_UDN_13 BIT(23)
- #define BIT_OQT_OVF_13 BIT(22)
- #define BIT_OQT_UDN_12 BIT(21)
- #define BIT_OQT_OVF_12 BIT(20)
- #define BIT_OQT_UDN_8_11 BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TXPKTBUF_REQ_ERR BIT(18)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_OQT_OVF_8_11 BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_HI_OQT_UDN BIT(17)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_OQT_UDN_4_7 BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_HI_OQT_OVF BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_OQT_OVF_4_7 BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_PAYLOAD_CHKSUM_ERR BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_RX_CLOSE_EN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_PAYLOAD_UDN BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_BCNQ BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_PAYLOAD_OVF BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_MGQ BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_DSC_CHKSUM_FAIL BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_VOQ BIT(12)
- #define BIT_UNKNOWN_QSEL BIT(11)
- #define BIT_STOP_VIQ BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_EP_QSEL_DIFF BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_BEQ BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TX_OFFS_UNMATCH BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_BKQ BIT(9)
- #define BIT_TXOQT_UDN BIT(8)
- #define BIT_STOP_RXQ BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TXOQT_UDN_0_3 BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TXOQT_OVF BIT(7)
- #define BIT_STOP_HI7Q BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TXOQT_OVF_0_3 BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TXDMA_SFF_UDN BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_HI6Q BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TXDMA_SFF_OVF BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_HI5Q BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_LLT_NULL_PG BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_HI4Q BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_PAGE_UDN BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_HI3Q BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_PAGE_OVF BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_HI2Q BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TXFF_PG_UDN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_HI1Q BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_TXFF_PG_OVF BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXDMA_STATUS (Offset 0x0210) */
- #define BIT_STOP_HI0Q BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RQPN_NPQ (Offset 0x0214) */
- #define BIT_SHIFT_EXQ_AVAL_PG 24
- #define BIT_MASK_EXQ_AVAL_PG 0xff
- #define BIT_EXQ_AVAL_PG(x) \
- (((x) & BIT_MASK_EXQ_AVAL_PG) << BIT_SHIFT_EXQ_AVAL_PG)
- #define BITS_EXQ_AVAL_PG (BIT_MASK_EXQ_AVAL_PG << BIT_SHIFT_EXQ_AVAL_PG)
- #define BIT_CLEAR_EXQ_AVAL_PG(x) ((x) & (~BITS_EXQ_AVAL_PG))
- #define BIT_GET_EXQ_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_EXQ_AVAL_PG) & BIT_MASK_EXQ_AVAL_PG)
- #define BIT_SET_EXQ_AVAL_PG(x, v) \
- (BIT_CLEAR_EXQ_AVAL_PG(x) | BIT_EXQ_AVAL_PG(v))
- #define BIT_SHIFT_EXQ 16
- #define BIT_MASK_EXQ 0xff
- #define BIT_EXQ(x) (((x) & BIT_MASK_EXQ) << BIT_SHIFT_EXQ)
- #define BITS_EXQ (BIT_MASK_EXQ << BIT_SHIFT_EXQ)
- #define BIT_CLEAR_EXQ(x) ((x) & (~BITS_EXQ))
- #define BIT_GET_EXQ(x) (((x) >> BIT_SHIFT_EXQ) & BIT_MASK_EXQ)
- #define BIT_SET_EXQ(x, v) (BIT_CLEAR_EXQ(x) | BIT_EXQ(v))
- #define BIT_SHIFT_NPQ 0
- #define BIT_MASK_NPQ 0xff
- #define BIT_NPQ(x) (((x) & BIT_MASK_NPQ) << BIT_SHIFT_NPQ)
- #define BITS_NPQ (BIT_MASK_NPQ << BIT_SHIFT_NPQ)
- #define BIT_CLEAR_NPQ(x) ((x) & (~BITS_NPQ))
- #define BIT_GET_NPQ(x) (((x) >> BIT_SHIFT_NPQ) & BIT_MASK_NPQ)
- #define BIT_SET_NPQ(x, v) (BIT_CLEAR_NPQ(x) | BIT_NPQ(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT1 (Offset 0x0218) */
- #define BIT_HPQ_INT_EN BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TQPNT1 (Offset 0x0218) */
- #define BIT_SHIFT_NPQ_HIGH_TH 24
- #define BIT_MASK_NPQ_HIGH_TH 0xff
- #define BIT_NPQ_HIGH_TH(x) \
- (((x) & BIT_MASK_NPQ_HIGH_TH) << BIT_SHIFT_NPQ_HIGH_TH)
- #define BITS_NPQ_HIGH_TH (BIT_MASK_NPQ_HIGH_TH << BIT_SHIFT_NPQ_HIGH_TH)
- #define BIT_CLEAR_NPQ_HIGH_TH(x) ((x) & (~BITS_NPQ_HIGH_TH))
- #define BIT_GET_NPQ_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_NPQ_HIGH_TH) & BIT_MASK_NPQ_HIGH_TH)
- #define BIT_SET_NPQ_HIGH_TH(x, v) \
- (BIT_CLEAR_NPQ_HIGH_TH(x) | BIT_NPQ_HIGH_TH(v))
- #define BIT_SHIFT_NPQ_LOW_TH 16
- #define BIT_MASK_NPQ_LOW_TH 0xff
- #define BIT_NPQ_LOW_TH(x) (((x) & BIT_MASK_NPQ_LOW_TH) << BIT_SHIFT_NPQ_LOW_TH)
- #define BITS_NPQ_LOW_TH (BIT_MASK_NPQ_LOW_TH << BIT_SHIFT_NPQ_LOW_TH)
- #define BIT_CLEAR_NPQ_LOW_TH(x) ((x) & (~BITS_NPQ_LOW_TH))
- #define BIT_GET_NPQ_LOW_TH(x) \
- (((x) >> BIT_SHIFT_NPQ_LOW_TH) & BIT_MASK_NPQ_LOW_TH)
- #define BIT_SET_NPQ_LOW_TH(x, v) (BIT_CLEAR_NPQ_LOW_TH(x) | BIT_NPQ_LOW_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT1 (Offset 0x0218) */
- #define BIT_SHIFT_HPQ_HIGH_TH_V1 16
- #define BIT_MASK_HPQ_HIGH_TH_V1 0xfff
- #define BIT_HPQ_HIGH_TH_V1(x) \
- (((x) & BIT_MASK_HPQ_HIGH_TH_V1) << BIT_SHIFT_HPQ_HIGH_TH_V1)
- #define BITS_HPQ_HIGH_TH_V1 \
- (BIT_MASK_HPQ_HIGH_TH_V1 << BIT_SHIFT_HPQ_HIGH_TH_V1)
- #define BIT_CLEAR_HPQ_HIGH_TH_V1(x) ((x) & (~BITS_HPQ_HIGH_TH_V1))
- #define BIT_GET_HPQ_HIGH_TH_V1(x) \
- (((x) >> BIT_SHIFT_HPQ_HIGH_TH_V1) & BIT_MASK_HPQ_HIGH_TH_V1)
- #define BIT_SET_HPQ_HIGH_TH_V1(x, v) \
- (BIT_CLEAR_HPQ_HIGH_TH_V1(x) | BIT_HPQ_HIGH_TH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DMA_RQPN_INFO_PUB (Offset 0x0218) */
- #define BIT_SHIFT_PUB_AVAL_PG 16
- #define BIT_MASK_PUB_AVAL_PG 0xfff
- #define BIT_PUB_AVAL_PG(x) \
- (((x) & BIT_MASK_PUB_AVAL_PG) << BIT_SHIFT_PUB_AVAL_PG)
- #define BITS_PUB_AVAL_PG (BIT_MASK_PUB_AVAL_PG << BIT_SHIFT_PUB_AVAL_PG)
- #define BIT_CLEAR_PUB_AVAL_PG(x) ((x) & (~BITS_PUB_AVAL_PG))
- #define BIT_GET_PUB_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_PUB_AVAL_PG) & BIT_MASK_PUB_AVAL_PG)
- #define BIT_SET_PUB_AVAL_PG(x, v) \
- (BIT_CLEAR_PUB_AVAL_PG(x) | BIT_PUB_AVAL_PG(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TQPNT1 (Offset 0x0218) */
- #define BIT_SHIFT_HPQ_HIGH_TH 8
- #define BIT_MASK_HPQ_HIGH_TH 0xff
- #define BIT_HPQ_HIGH_TH(x) \
- (((x) & BIT_MASK_HPQ_HIGH_TH) << BIT_SHIFT_HPQ_HIGH_TH)
- #define BITS_HPQ_HIGH_TH (BIT_MASK_HPQ_HIGH_TH << BIT_SHIFT_HPQ_HIGH_TH)
- #define BIT_CLEAR_HPQ_HIGH_TH(x) ((x) & (~BITS_HPQ_HIGH_TH))
- #define BIT_GET_HPQ_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_HPQ_HIGH_TH) & BIT_MASK_HPQ_HIGH_TH)
- #define BIT_SET_HPQ_HIGH_TH(x, v) \
- (BIT_CLEAR_HPQ_HIGH_TH(x) | BIT_HPQ_HIGH_TH(v))
- #define BIT_SHIFT_HPQ_LOW_TH 0
- #define BIT_MASK_HPQ_LOW_TH 0xff
- #define BIT_HPQ_LOW_TH(x) (((x) & BIT_MASK_HPQ_LOW_TH) << BIT_SHIFT_HPQ_LOW_TH)
- #define BITS_HPQ_LOW_TH (BIT_MASK_HPQ_LOW_TH << BIT_SHIFT_HPQ_LOW_TH)
- #define BIT_CLEAR_HPQ_LOW_TH(x) ((x) & (~BITS_HPQ_LOW_TH))
- #define BIT_GET_HPQ_LOW_TH(x) \
- (((x) >> BIT_SHIFT_HPQ_LOW_TH) & BIT_MASK_HPQ_LOW_TH)
- #define BIT_SET_HPQ_LOW_TH(x, v) (BIT_CLEAR_HPQ_LOW_TH(x) | BIT_HPQ_LOW_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT1 (Offset 0x0218) */
- #define BIT_SHIFT_HPQ_LOW_TH_V1 0
- #define BIT_MASK_HPQ_LOW_TH_V1 0xfff
- #define BIT_HPQ_LOW_TH_V1(x) \
- (((x) & BIT_MASK_HPQ_LOW_TH_V1) << BIT_SHIFT_HPQ_LOW_TH_V1)
- #define BITS_HPQ_LOW_TH_V1 (BIT_MASK_HPQ_LOW_TH_V1 << BIT_SHIFT_HPQ_LOW_TH_V1)
- #define BIT_CLEAR_HPQ_LOW_TH_V1(x) ((x) & (~BITS_HPQ_LOW_TH_V1))
- #define BIT_GET_HPQ_LOW_TH_V1(x) \
- (((x) >> BIT_SHIFT_HPQ_LOW_TH_V1) & BIT_MASK_HPQ_LOW_TH_V1)
- #define BIT_SET_HPQ_LOW_TH_V1(x, v) \
- (BIT_CLEAR_HPQ_LOW_TH_V1(x) | BIT_HPQ_LOW_TH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DMA_RQPN_INFO_PUB (Offset 0x0218) */
- #define BIT_SHIFT_PUB_RSVD_PG 0
- #define BIT_MASK_PUB_RSVD_PG 0xfff
- #define BIT_PUB_RSVD_PG(x) \
- (((x) & BIT_MASK_PUB_RSVD_PG) << BIT_SHIFT_PUB_RSVD_PG)
- #define BITS_PUB_RSVD_PG (BIT_MASK_PUB_RSVD_PG << BIT_SHIFT_PUB_RSVD_PG)
- #define BIT_CLEAR_PUB_RSVD_PG(x) ((x) & (~BITS_PUB_RSVD_PG))
- #define BIT_GET_PUB_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_PUB_RSVD_PG) & BIT_MASK_PUB_RSVD_PG)
- #define BIT_SET_PUB_RSVD_PG(x, v) \
- (BIT_CLEAR_PUB_RSVD_PG(x) | BIT_PUB_RSVD_PG(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT2 (Offset 0x021C) */
- #define BIT_NPQ_INT_EN BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RQPN_CTRL_2_V1 (Offset 0x021C) */
- #define BIT_LD_RQPN_V1 BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TQPNT2 (Offset 0x021C) */
- #define BIT_SHIFT_EXQ_HIGH_TH 24
- #define BIT_MASK_EXQ_HIGH_TH 0xff
- #define BIT_EXQ_HIGH_TH(x) \
- (((x) & BIT_MASK_EXQ_HIGH_TH) << BIT_SHIFT_EXQ_HIGH_TH)
- #define BITS_EXQ_HIGH_TH (BIT_MASK_EXQ_HIGH_TH << BIT_SHIFT_EXQ_HIGH_TH)
- #define BIT_CLEAR_EXQ_HIGH_TH(x) ((x) & (~BITS_EXQ_HIGH_TH))
- #define BIT_GET_EXQ_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_EXQ_HIGH_TH) & BIT_MASK_EXQ_HIGH_TH)
- #define BIT_SET_EXQ_HIGH_TH(x, v) \
- (BIT_CLEAR_EXQ_HIGH_TH(x) | BIT_EXQ_HIGH_TH(v))
- #define BIT_SHIFT_EXQ_LOW_TH 16
- #define BIT_MASK_EXQ_LOW_TH 0xff
- #define BIT_EXQ_LOW_TH(x) (((x) & BIT_MASK_EXQ_LOW_TH) << BIT_SHIFT_EXQ_LOW_TH)
- #define BITS_EXQ_LOW_TH (BIT_MASK_EXQ_LOW_TH << BIT_SHIFT_EXQ_LOW_TH)
- #define BIT_CLEAR_EXQ_LOW_TH(x) ((x) & (~BITS_EXQ_LOW_TH))
- #define BIT_GET_EXQ_LOW_TH(x) \
- (((x) >> BIT_SHIFT_EXQ_LOW_TH) & BIT_MASK_EXQ_LOW_TH)
- #define BIT_SET_EXQ_LOW_TH(x, v) (BIT_CLEAR_EXQ_LOW_TH(x) | BIT_EXQ_LOW_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT2 (Offset 0x021C) */
- #define BIT_SHIFT_NPQ_HIGH_TH_V1 16
- #define BIT_MASK_NPQ_HIGH_TH_V1 0xfff
- #define BIT_NPQ_HIGH_TH_V1(x) \
- (((x) & BIT_MASK_NPQ_HIGH_TH_V1) << BIT_SHIFT_NPQ_HIGH_TH_V1)
- #define BITS_NPQ_HIGH_TH_V1 \
- (BIT_MASK_NPQ_HIGH_TH_V1 << BIT_SHIFT_NPQ_HIGH_TH_V1)
- #define BIT_CLEAR_NPQ_HIGH_TH_V1(x) ((x) & (~BITS_NPQ_HIGH_TH_V1))
- #define BIT_GET_NPQ_HIGH_TH_V1(x) \
- (((x) >> BIT_SHIFT_NPQ_HIGH_TH_V1) & BIT_MASK_NPQ_HIGH_TH_V1)
- #define BIT_SET_NPQ_HIGH_TH_V1(x, v) \
- (BIT_CLEAR_NPQ_HIGH_TH_V1(x) | BIT_NPQ_HIGH_TH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RQPN_CTRL_2_V1 (Offset 0x021C) */
- #define BIT_CH16_PUBLIC_DIS BIT(16)
- #define BIT_CH15_PUBLIC_DIS BIT(15)
- #define BIT_CH14_PUBLIC_DIS BIT(14)
- #define BIT_CH13_PUBLIC_DIS BIT(13)
- #define BIT_CH12_PUBLIC_DIS BIT(12)
- #define BIT_CH11_PUBLIC_DIS BIT(11)
- #define BIT_CH10_PUBLIC_DIS BIT(10)
- #define BIT_CH9_PUBLIC_DIS BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TQPNT2 (Offset 0x021C) */
- #define BIT_SHIFT_LPQ_HIGH_TH 8
- #define BIT_MASK_LPQ_HIGH_TH 0xff
- #define BIT_LPQ_HIGH_TH(x) \
- (((x) & BIT_MASK_LPQ_HIGH_TH) << BIT_SHIFT_LPQ_HIGH_TH)
- #define BITS_LPQ_HIGH_TH (BIT_MASK_LPQ_HIGH_TH << BIT_SHIFT_LPQ_HIGH_TH)
- #define BIT_CLEAR_LPQ_HIGH_TH(x) ((x) & (~BITS_LPQ_HIGH_TH))
- #define BIT_GET_LPQ_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_LPQ_HIGH_TH) & BIT_MASK_LPQ_HIGH_TH)
- #define BIT_SET_LPQ_HIGH_TH(x, v) \
- (BIT_CLEAR_LPQ_HIGH_TH(x) | BIT_LPQ_HIGH_TH(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RQPN_CTRL_2_V1 (Offset 0x021C) */
- #define BIT_CH8_PUBLIC_DIS BIT(8)
- #define BIT_CH7_PUBLIC_DIS BIT(7)
- #define BIT_CH6_PUBLIC_DIS BIT(6)
- #define BIT_CH5_PUBLIC_DIS BIT(5)
- #define BIT_CH4_PUBLIC_DIS BIT(4)
- #define BIT_CH3_PUBLIC_DIS BIT(3)
- #define BIT_CH2_PUBLIC_DIS BIT(2)
- #define BIT_CH1_PUBLIC_DIS BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TQPNT2 (Offset 0x021C) */
- #define BIT_SHIFT_LPQ_LOW_TH 0
- #define BIT_MASK_LPQ_LOW_TH 0xff
- #define BIT_LPQ_LOW_TH(x) (((x) & BIT_MASK_LPQ_LOW_TH) << BIT_SHIFT_LPQ_LOW_TH)
- #define BITS_LPQ_LOW_TH (BIT_MASK_LPQ_LOW_TH << BIT_SHIFT_LPQ_LOW_TH)
- #define BIT_CLEAR_LPQ_LOW_TH(x) ((x) & (~BITS_LPQ_LOW_TH))
- #define BIT_GET_LPQ_LOW_TH(x) \
- (((x) >> BIT_SHIFT_LPQ_LOW_TH) & BIT_MASK_LPQ_LOW_TH)
- #define BIT_SET_LPQ_LOW_TH(x, v) (BIT_CLEAR_LPQ_LOW_TH(x) | BIT_LPQ_LOW_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT2 (Offset 0x021C) */
- #define BIT_SHIFT_NPQ_LOW_TH_V1 0
- #define BIT_MASK_NPQ_LOW_TH_V1 0xfff
- #define BIT_NPQ_LOW_TH_V1(x) \
- (((x) & BIT_MASK_NPQ_LOW_TH_V1) << BIT_SHIFT_NPQ_LOW_TH_V1)
- #define BITS_NPQ_LOW_TH_V1 (BIT_MASK_NPQ_LOW_TH_V1 << BIT_SHIFT_NPQ_LOW_TH_V1)
- #define BIT_CLEAR_NPQ_LOW_TH_V1(x) ((x) & (~BITS_NPQ_LOW_TH_V1))
- #define BIT_GET_NPQ_LOW_TH_V1(x) \
- (((x) >> BIT_SHIFT_NPQ_LOW_TH_V1) & BIT_MASK_NPQ_LOW_TH_V1)
- #define BIT_SET_NPQ_LOW_TH_V1(x, v) \
- (BIT_CLEAR_NPQ_LOW_TH_V1(x) | BIT_NPQ_LOW_TH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RQPN_CTRL_2_V1 (Offset 0x021C) */
- #define BIT_CH0_PUBLIC_DIS BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT3 (Offset 0x0220) */
- #define BIT_LPQ_INT_EN BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_2 (Offset 0x0220) */
- #define BIT_BCN0_EXT_VALID BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT3 (Offset 0x0220) */
- #define BIT_SHIFT_LPQ_HIGH_TH_V1 16
- #define BIT_MASK_LPQ_HIGH_TH_V1 0xfff
- #define BIT_LPQ_HIGH_TH_V1(x) \
- (((x) & BIT_MASK_LPQ_HIGH_TH_V1) << BIT_SHIFT_LPQ_HIGH_TH_V1)
- #define BITS_LPQ_HIGH_TH_V1 \
- (BIT_MASK_LPQ_HIGH_TH_V1 << BIT_SHIFT_LPQ_HIGH_TH_V1)
- #define BIT_CLEAR_LPQ_HIGH_TH_V1(x) ((x) & (~BITS_LPQ_HIGH_TH_V1))
- #define BIT_GET_LPQ_HIGH_TH_V1(x) \
- (((x) >> BIT_SHIFT_LPQ_HIGH_TH_V1) & BIT_MASK_LPQ_HIGH_TH_V1)
- #define BIT_SET_LPQ_HIGH_TH_V1(x, v) \
- (BIT_CLEAR_LPQ_HIGH_TH_V1(x) | BIT_LPQ_HIGH_TH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_2 (Offset 0x0220) */
- #define BIT_SHIFT_BCN0_EXT_HEAD 16
- #define BIT_MASK_BCN0_EXT_HEAD 0xfff
- #define BIT_BCN0_EXT_HEAD(x) \
- (((x) & BIT_MASK_BCN0_EXT_HEAD) << BIT_SHIFT_BCN0_EXT_HEAD)
- #define BITS_BCN0_EXT_HEAD (BIT_MASK_BCN0_EXT_HEAD << BIT_SHIFT_BCN0_EXT_HEAD)
- #define BIT_CLEAR_BCN0_EXT_HEAD(x) ((x) & (~BITS_BCN0_EXT_HEAD))
- #define BIT_GET_BCN0_EXT_HEAD(x) \
- (((x) >> BIT_SHIFT_BCN0_EXT_HEAD) & BIT_MASK_BCN0_EXT_HEAD)
- #define BIT_SET_BCN0_EXT_HEAD(x, v) \
- (BIT_CLEAR_BCN0_EXT_HEAD(x) | BIT_BCN0_EXT_HEAD(v))
- #define BIT_SHIFT_TXPKTNUM_CH4_7 16
- #define BIT_MASK_TXPKTNUM_CH4_7 0xfff
- #define BIT_TXPKTNUM_CH4_7(x) \
- (((x) & BIT_MASK_TXPKTNUM_CH4_7) << BIT_SHIFT_TXPKTNUM_CH4_7)
- #define BITS_TXPKTNUM_CH4_7 \
- (BIT_MASK_TXPKTNUM_CH4_7 << BIT_SHIFT_TXPKTNUM_CH4_7)
- #define BIT_CLEAR_TXPKTNUM_CH4_7(x) ((x) & (~BITS_TXPKTNUM_CH4_7))
- #define BIT_GET_TXPKTNUM_CH4_7(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_CH4_7) & BIT_MASK_TXPKTNUM_CH4_7)
- #define BIT_SET_TXPKTNUM_CH4_7(x, v) \
- (BIT_CLEAR_TXPKTNUM_CH4_7(x) | BIT_TXPKTNUM_CH4_7(v))
- #define BIT_SHIFT_TXPKTNUM_CH12 16
- #define BIT_MASK_TXPKTNUM_CH12 0xfff
- #define BIT_TXPKTNUM_CH12(x) \
- (((x) & BIT_MASK_TXPKTNUM_CH12) << BIT_SHIFT_TXPKTNUM_CH12)
- #define BITS_TXPKTNUM_CH12 (BIT_MASK_TXPKTNUM_CH12 << BIT_SHIFT_TXPKTNUM_CH12)
- #define BIT_CLEAR_TXPKTNUM_CH12(x) ((x) & (~BITS_TXPKTNUM_CH12))
- #define BIT_GET_TXPKTNUM_CH12(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_CH12) & BIT_MASK_TXPKTNUM_CH12)
- #define BIT_SET_TXPKTNUM_CH12(x, v) \
- (BIT_CLEAR_TXPKTNUM_CH12(x) | BIT_TXPKTNUM_CH12(v))
- #define BIT_SHIFT_TXPKTNUM_CH14_15 16
- #define BIT_MASK_TXPKTNUM_CH14_15 0xfff
- #define BIT_TXPKTNUM_CH14_15(x) \
- (((x) & BIT_MASK_TXPKTNUM_CH14_15) << BIT_SHIFT_TXPKTNUM_CH14_15)
- #define BITS_TXPKTNUM_CH14_15 \
- (BIT_MASK_TXPKTNUM_CH14_15 << BIT_SHIFT_TXPKTNUM_CH14_15)
- #define BIT_CLEAR_TXPKTNUM_CH14_15(x) ((x) & (~BITS_TXPKTNUM_CH14_15))
- #define BIT_GET_TXPKTNUM_CH14_15(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_CH14_15) & BIT_MASK_TXPKTNUM_CH14_15)
- #define BIT_SET_TXPKTNUM_CH14_15(x, v) \
- (BIT_CLEAR_TXPKTNUM_CH14_15(x) | BIT_TXPKTNUM_CH14_15(v))
- #define BIT_BCN4_VALID BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TDE_DEBUG (Offset 0x0220) */
- #define BIT_SHIFT_TDE_DEBUG 0
- #define BIT_MASK_TDE_DEBUG 0xffffffffL
- #define BIT_TDE_DEBUG(x) (((x) & BIT_MASK_TDE_DEBUG) << BIT_SHIFT_TDE_DEBUG)
- #define BITS_TDE_DEBUG (BIT_MASK_TDE_DEBUG << BIT_SHIFT_TDE_DEBUG)
- #define BIT_CLEAR_TDE_DEBUG(x) ((x) & (~BITS_TDE_DEBUG))
- #define BIT_GET_TDE_DEBUG(x) (((x) >> BIT_SHIFT_TDE_DEBUG) & BIT_MASK_TDE_DEBUG)
- #define BIT_SET_TDE_DEBUG(x, v) (BIT_CLEAR_TDE_DEBUG(x) | BIT_TDE_DEBUG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT3 (Offset 0x0220) */
- #define BIT_SHIFT_LPQ_LOW_TH_V1 0
- #define BIT_MASK_LPQ_LOW_TH_V1 0xfff
- #define BIT_LPQ_LOW_TH_V1(x) \
- (((x) & BIT_MASK_LPQ_LOW_TH_V1) << BIT_SHIFT_LPQ_LOW_TH_V1)
- #define BITS_LPQ_LOW_TH_V1 (BIT_MASK_LPQ_LOW_TH_V1 << BIT_SHIFT_LPQ_LOW_TH_V1)
- #define BIT_CLEAR_LPQ_LOW_TH_V1(x) ((x) & (~BITS_LPQ_LOW_TH_V1))
- #define BIT_GET_LPQ_LOW_TH_V1(x) \
- (((x) >> BIT_SHIFT_LPQ_LOW_TH_V1) & BIT_MASK_LPQ_LOW_TH_V1)
- #define BIT_SET_LPQ_LOW_TH_V1(x, v) \
- (BIT_CLEAR_LPQ_LOW_TH_V1(x) | BIT_LPQ_LOW_TH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_CTRL_2 (Offset 0x0220) */
- #define BIT_SHIFT_BCN4_HEAD 0
- #define BIT_MASK_BCN4_HEAD 0xfff
- #define BIT_BCN4_HEAD(x) (((x) & BIT_MASK_BCN4_HEAD) << BIT_SHIFT_BCN4_HEAD)
- #define BITS_BCN4_HEAD (BIT_MASK_BCN4_HEAD << BIT_SHIFT_BCN4_HEAD)
- #define BIT_CLEAR_BCN4_HEAD(x) ((x) & (~BITS_BCN4_HEAD))
- #define BIT_GET_BCN4_HEAD(x) (((x) >> BIT_SHIFT_BCN4_HEAD) & BIT_MASK_BCN4_HEAD)
- #define BIT_SET_BCN4_HEAD(x, v) (BIT_CLEAR_BCN4_HEAD(x) | BIT_BCN4_HEAD(v))
- #define BIT_SHIFT_TXPKTNUM_CH0_3 0
- #define BIT_MASK_TXPKTNUM_CH0_3 0xfff
- #define BIT_TXPKTNUM_CH0_3(x) \
- (((x) & BIT_MASK_TXPKTNUM_CH0_3) << BIT_SHIFT_TXPKTNUM_CH0_3)
- #define BITS_TXPKTNUM_CH0_3 \
- (BIT_MASK_TXPKTNUM_CH0_3 << BIT_SHIFT_TXPKTNUM_CH0_3)
- #define BIT_CLEAR_TXPKTNUM_CH0_3(x) ((x) & (~BITS_TXPKTNUM_CH0_3))
- #define BIT_GET_TXPKTNUM_CH0_3(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_CH0_3) & BIT_MASK_TXPKTNUM_CH0_3)
- #define BIT_SET_TXPKTNUM_CH0_3(x, v) \
- (BIT_CLEAR_TXPKTNUM_CH0_3(x) | BIT_TXPKTNUM_CH0_3(v))
- #define BIT_SHIFT_TXPKTNUM_CH8_11 0
- #define BIT_MASK_TXPKTNUM_CH8_11 0xfff
- #define BIT_TXPKTNUM_CH8_11(x) \
- (((x) & BIT_MASK_TXPKTNUM_CH8_11) << BIT_SHIFT_TXPKTNUM_CH8_11)
- #define BITS_TXPKTNUM_CH8_11 \
- (BIT_MASK_TXPKTNUM_CH8_11 << BIT_SHIFT_TXPKTNUM_CH8_11)
- #define BIT_CLEAR_TXPKTNUM_CH8_11(x) ((x) & (~BITS_TXPKTNUM_CH8_11))
- #define BIT_GET_TXPKTNUM_CH8_11(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_CH8_11) & BIT_MASK_TXPKTNUM_CH8_11)
- #define BIT_SET_TXPKTNUM_CH8_11(x, v) \
- (BIT_CLEAR_TXPKTNUM_CH8_11(x) | BIT_TXPKTNUM_CH8_11(v))
- #define BIT_SHIFT_TXPKTNUM_CH13 0
- #define BIT_MASK_TXPKTNUM_CH13 0xfff
- #define BIT_TXPKTNUM_CH13(x) \
- (((x) & BIT_MASK_TXPKTNUM_CH13) << BIT_SHIFT_TXPKTNUM_CH13)
- #define BITS_TXPKTNUM_CH13 (BIT_MASK_TXPKTNUM_CH13 << BIT_SHIFT_TXPKTNUM_CH13)
- #define BIT_CLEAR_TXPKTNUM_CH13(x) ((x) & (~BITS_TXPKTNUM_CH13))
- #define BIT_GET_TXPKTNUM_CH13(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_CH13) & BIT_MASK_TXPKTNUM_CH13)
- #define BIT_SET_TXPKTNUM_CH13(x, v) \
- (BIT_CLEAR_TXPKTNUM_CH13(x) | BIT_TXPKTNUM_CH13(v))
- #define BIT_SHIFT_TXPKTNUM_CH16 0
- #define BIT_MASK_TXPKTNUM_CH16 0xfff
- #define BIT_TXPKTNUM_CH16(x) \
- (((x) & BIT_MASK_TXPKTNUM_CH16) << BIT_SHIFT_TXPKTNUM_CH16)
- #define BITS_TXPKTNUM_CH16 (BIT_MASK_TXPKTNUM_CH16 << BIT_SHIFT_TXPKTNUM_CH16)
- #define BIT_CLEAR_TXPKTNUM_CH16(x) ((x) & (~BITS_TXPKTNUM_CH16))
- #define BIT_GET_TXPKTNUM_CH16(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_CH16) & BIT_MASK_TXPKTNUM_CH16)
- #define BIT_SET_TXPKTNUM_CH16(x, v) \
- (BIT_CLEAR_TXPKTNUM_CH16(x) | BIT_TXPKTNUM_CH16(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT4 (Offset 0x0224) */
- #define BIT_EXQ_INT_EN BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AUTO_LLT (Offset 0x0224) */
- #define BIT_SHIFT_TXPKTNUM_V1 24
- #define BIT_MASK_TXPKTNUM_V1 0xff
- #define BIT_TXPKTNUM_V1(x) \
- (((x) & BIT_MASK_TXPKTNUM_V1) << BIT_SHIFT_TXPKTNUM_V1)
- #define BITS_TXPKTNUM_V1 (BIT_MASK_TXPKTNUM_V1 << BIT_SHIFT_TXPKTNUM_V1)
- #define BIT_CLEAR_TXPKTNUM_V1(x) ((x) & (~BITS_TXPKTNUM_V1))
- #define BIT_GET_TXPKTNUM_V1(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_V1) & BIT_MASK_TXPKTNUM_V1)
- #define BIT_SET_TXPKTNUM_V1(x, v) \
- (BIT_CLEAR_TXPKTNUM_V1(x) | BIT_TXPKTNUM_V1(v))
- #define BIT_TDE_DBG_SEL BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_AUTO_LLT (Offset 0x0224) */
- #define BIT_MASK_QSEL_DIFF BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AUTO_LLT (Offset 0x0224) */
- #define BIT_AUTO_INIT_LLT BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT4 (Offset 0x0224) */
- #define BIT_SHIFT_EXQ_HIGH_TH_V1 16
- #define BIT_MASK_EXQ_HIGH_TH_V1 0xfff
- #define BIT_EXQ_HIGH_TH_V1(x) \
- (((x) & BIT_MASK_EXQ_HIGH_TH_V1) << BIT_SHIFT_EXQ_HIGH_TH_V1)
- #define BITS_EXQ_HIGH_TH_V1 \
- (BIT_MASK_EXQ_HIGH_TH_V1 << BIT_SHIFT_EXQ_HIGH_TH_V1)
- #define BIT_CLEAR_EXQ_HIGH_TH_V1(x) ((x) & (~BITS_EXQ_HIGH_TH_V1))
- #define BIT_GET_EXQ_HIGH_TH_V1(x) \
- (((x) >> BIT_SHIFT_EXQ_HIGH_TH_V1) & BIT_MASK_EXQ_HIGH_TH_V1)
- #define BIT_SET_EXQ_HIGH_TH_V1(x, v) \
- (BIT_CLEAR_EXQ_HIGH_TH_V1(x) | BIT_EXQ_HIGH_TH_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AUTO_LLT (Offset 0x0224) */
- #define BIT_SHIFT_TX_OQT_HE_FREE_SPACE 8
- #define BIT_MASK_TX_OQT_HE_FREE_SPACE 0xff
- #define BIT_TX_OQT_HE_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_HE_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_HE_FREE_SPACE)
- #define BITS_TX_OQT_HE_FREE_SPACE \
- (BIT_MASK_TX_OQT_HE_FREE_SPACE << BIT_SHIFT_TX_OQT_HE_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_HE_FREE_SPACE(x) ((x) & (~BITS_TX_OQT_HE_FREE_SPACE))
- #define BIT_GET_TX_OQT_HE_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_HE_FREE_SPACE) & \
- BIT_MASK_TX_OQT_HE_FREE_SPACE)
- #define BIT_SET_TX_OQT_HE_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_HE_FREE_SPACE(x) | BIT_TX_OQT_HE_FREE_SPACE(v))
- #define BIT_SHIFT_TX_OQT_NL_FREE_SPACE 0
- #define BIT_MASK_TX_OQT_NL_FREE_SPACE 0xff
- #define BIT_TX_OQT_NL_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_NL_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_NL_FREE_SPACE)
- #define BITS_TX_OQT_NL_FREE_SPACE \
- (BIT_MASK_TX_OQT_NL_FREE_SPACE << BIT_SHIFT_TX_OQT_NL_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_NL_FREE_SPACE(x) ((x) & (~BITS_TX_OQT_NL_FREE_SPACE))
- #define BIT_GET_TX_OQT_NL_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_NL_FREE_SPACE) & \
- BIT_MASK_TX_OQT_NL_FREE_SPACE)
- #define BIT_SET_TX_OQT_NL_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_NL_FREE_SPACE(x) | BIT_TX_OQT_NL_FREE_SPACE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TQPNT4 (Offset 0x0224) */
- #define BIT_SHIFT_EXQ_LOW_TH_V1 0
- #define BIT_MASK_EXQ_LOW_TH_V1 0xfff
- #define BIT_EXQ_LOW_TH_V1(x) \
- (((x) & BIT_MASK_EXQ_LOW_TH_V1) << BIT_SHIFT_EXQ_LOW_TH_V1)
- #define BITS_EXQ_LOW_TH_V1 (BIT_MASK_EXQ_LOW_TH_V1 << BIT_SHIFT_EXQ_LOW_TH_V1)
- #define BIT_CLEAR_EXQ_LOW_TH_V1(x) ((x) & (~BITS_EXQ_LOW_TH_V1))
- #define BIT_GET_EXQ_LOW_TH_V1(x) \
- (((x) >> BIT_SHIFT_EXQ_LOW_TH_V1) & BIT_MASK_EXQ_LOW_TH_V1)
- #define BIT_SET_EXQ_LOW_TH_V1(x, v) \
- (BIT_CLEAR_EXQ_LOW_TH_V1(x) | BIT_EXQ_LOW_TH_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DWBCN1_CTRL (Offset 0x0228) */
- #define BIT_SHIFT_BCN_HEAD_2 24
- #define BIT_MASK_BCN_HEAD_2 0xff
- #define BIT_BCN_HEAD_2(x) (((x) & BIT_MASK_BCN_HEAD_2) << BIT_SHIFT_BCN_HEAD_2)
- #define BITS_BCN_HEAD_2 (BIT_MASK_BCN_HEAD_2 << BIT_SHIFT_BCN_HEAD_2)
- #define BIT_CLEAR_BCN_HEAD_2(x) ((x) & (~BITS_BCN_HEAD_2))
- #define BIT_GET_BCN_HEAD_2(x) \
- (((x) >> BIT_SHIFT_BCN_HEAD_2) & BIT_MASK_BCN_HEAD_2)
- #define BIT_SET_BCN_HEAD_2(x, v) (BIT_CLEAR_BCN_HEAD_2(x) | BIT_BCN_HEAD_2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DWBCN1_CTRL (Offset 0x0228) */
- #define BIT_SW_BCN_SEL BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DWBCN1_CTRL (Offset 0x0228) */
- #define BIT_SHIFT_SW_BCN_SEL_V1 20
- #define BIT_MASK_SW_BCN_SEL_V1 0x3
- #define BIT_SW_BCN_SEL_V1(x) \
- (((x) & BIT_MASK_SW_BCN_SEL_V1) << BIT_SHIFT_SW_BCN_SEL_V1)
- #define BITS_SW_BCN_SEL_V1 (BIT_MASK_SW_BCN_SEL_V1 << BIT_SHIFT_SW_BCN_SEL_V1)
- #define BIT_CLEAR_SW_BCN_SEL_V1(x) ((x) & (~BITS_SW_BCN_SEL_V1))
- #define BIT_GET_SW_BCN_SEL_V1(x) \
- (((x) >> BIT_SHIFT_SW_BCN_SEL_V1) & BIT_MASK_SW_BCN_SEL_V1)
- #define BIT_SET_SW_BCN_SEL_V1(x, v) \
- (BIT_CLEAR_SW_BCN_SEL_V1(x) | BIT_SW_BCN_SEL_V1(v))
- #define BIT_BCN_VALID_2 BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DWBCN1_CTRL (Offset 0x0228) */
- #define BIT_SW_BCN_SEL_EN BIT(17)
- #define BIT_BCN_VALID_1 BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_RQPN_CTRL_1 (Offset 0x0228) */
- #define BIT_SHIFT_TXPKTNUM_H 16
- #define BIT_MASK_TXPKTNUM_H 0xffff
- #define BIT_TXPKTNUM_H(x) (((x) & BIT_MASK_TXPKTNUM_H) << BIT_SHIFT_TXPKTNUM_H)
- #define BITS_TXPKTNUM_H (BIT_MASK_TXPKTNUM_H << BIT_SHIFT_TXPKTNUM_H)
- #define BIT_CLEAR_TXPKTNUM_H(x) ((x) & (~BITS_TXPKTNUM_H))
- #define BIT_GET_TXPKTNUM_H(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_H) & BIT_MASK_TXPKTNUM_H)
- #define BIT_SET_TXPKTNUM_H(x, v) (BIT_CLEAR_TXPKTNUM_H(x) | BIT_TXPKTNUM_H(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RQPN_CTRL_1 (Offset 0x0228) */
- #define BIT_SHIFT_TXPKTNUM_H_V2 16
- #define BIT_MASK_TXPKTNUM_H_V2 0xfff
- #define BIT_TXPKTNUM_H_V2(x) \
- (((x) & BIT_MASK_TXPKTNUM_H_V2) << BIT_SHIFT_TXPKTNUM_H_V2)
- #define BITS_TXPKTNUM_H_V2 (BIT_MASK_TXPKTNUM_H_V2 << BIT_SHIFT_TXPKTNUM_H_V2)
- #define BIT_CLEAR_TXPKTNUM_H_V2(x) ((x) & (~BITS_TXPKTNUM_H_V2))
- #define BIT_GET_TXPKTNUM_H_V2(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_H_V2) & BIT_MASK_TXPKTNUM_H_V2)
- #define BIT_SET_TXPKTNUM_H_V2(x, v) \
- (BIT_CLEAR_TXPKTNUM_H_V2(x) | BIT_TXPKTNUM_H_V2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DWBCN1_CTRL (Offset 0x0228) */
- #define BIT_ADJUSTABLE_SIZE_EN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DWBCN1_CTRL (Offset 0x0228) */
- #define BIT_SHIFT_BCN_HEAD_1 8
- #define BIT_MASK_BCN_HEAD_1 0xff
- #define BIT_BCN_HEAD_1(x) (((x) & BIT_MASK_BCN_HEAD_1) << BIT_SHIFT_BCN_HEAD_1)
- #define BITS_BCN_HEAD_1 (BIT_MASK_BCN_HEAD_1 << BIT_SHIFT_BCN_HEAD_1)
- #define BIT_CLEAR_BCN_HEAD_1(x) ((x) & (~BITS_BCN_HEAD_1))
- #define BIT_GET_BCN_HEAD_1(x) \
- (((x) >> BIT_SHIFT_BCN_HEAD_1) & BIT_MASK_BCN_HEAD_1)
- #define BIT_SET_BCN_HEAD_1(x, v) (BIT_CLEAR_BCN_HEAD_1(x) | BIT_BCN_HEAD_1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RQPN_CTRL_1 (Offset 0x0228) */
- #define BIT_RST_PGSUB_CNT BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DWBCN1_CTRL (Offset 0x0228) */
- #define BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO 0
- #define BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO 0xff
- #define BIT_MAX_TX_PKT_FOR_USB_AND_SDIO(x) \
- (((x) & BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO) \
- << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO)
- #define BITS_MAX_TX_PKT_FOR_USB_AND_SDIO \
- (BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO \
- << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO)
- #define BIT_CLEAR_MAX_TX_PKT_FOR_USB_AND_SDIO(x) \
- ((x) & (~BITS_MAX_TX_PKT_FOR_USB_AND_SDIO))
- #define BIT_GET_MAX_TX_PKT_FOR_USB_AND_SDIO(x) \
- (((x) >> BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO) & \
- BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO)
- #define BIT_SET_MAX_TX_PKT_FOR_USB_AND_SDIO(x, v) \
- (BIT_CLEAR_MAX_TX_PKT_FOR_USB_AND_SDIO(x) | \
- BIT_MAX_TX_PKT_FOR_USB_AND_SDIO(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DWBCN1_CTRL (Offset 0x0228) */
- #define BIT_SHIFT_ALIGNMENT_SIZE 0
- #define BIT_MASK_ALIGNMENT_SIZE 0xfff
- #define BIT_ALIGNMENT_SIZE(x) \
- (((x) & BIT_MASK_ALIGNMENT_SIZE) << BIT_SHIFT_ALIGNMENT_SIZE)
- #define BITS_ALIGNMENT_SIZE \
- (BIT_MASK_ALIGNMENT_SIZE << BIT_SHIFT_ALIGNMENT_SIZE)
- #define BIT_CLEAR_ALIGNMENT_SIZE(x) ((x) & (~BITS_ALIGNMENT_SIZE))
- #define BIT_GET_ALIGNMENT_SIZE(x) \
- (((x) >> BIT_SHIFT_ALIGNMENT_SIZE) & BIT_MASK_ALIGNMENT_SIZE)
- #define BIT_SET_ALIGNMENT_SIZE(x, v) \
- (BIT_CLEAR_ALIGNMENT_SIZE(x) | BIT_ALIGNMENT_SIZE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RQPN_CTRL_1 (Offset 0x0228) */
- #define BIT_SHIFT_TXPKTNUM_H_V1 0
- #define BIT_MASK_TXPKTNUM_H_V1 0xffff
- #define BIT_TXPKTNUM_H_V1(x) \
- (((x) & BIT_MASK_TXPKTNUM_H_V1) << BIT_SHIFT_TXPKTNUM_H_V1)
- #define BITS_TXPKTNUM_H_V1 (BIT_MASK_TXPKTNUM_H_V1 << BIT_SHIFT_TXPKTNUM_H_V1)
- #define BIT_CLEAR_TXPKTNUM_H_V1(x) ((x) & (~BITS_TXPKTNUM_H_V1))
- #define BIT_GET_TXPKTNUM_H_V1(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_H_V1) & BIT_MASK_TXPKTNUM_H_V1)
- #define BIT_SET_TXPKTNUM_H_V1(x, v) \
- (BIT_CLEAR_TXPKTNUM_H_V1(x) | BIT_TXPKTNUM_H_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RQPN_CTRL_1 (Offset 0x0228) */
- #define BIT_SHIFT_TXPKTNUM_V3 0
- #define BIT_MASK_TXPKTNUM_V3 0xfff
- #define BIT_TXPKTNUM_V3(x) \
- (((x) & BIT_MASK_TXPKTNUM_V3) << BIT_SHIFT_TXPKTNUM_V3)
- #define BITS_TXPKTNUM_V3 (BIT_MASK_TXPKTNUM_V3 << BIT_SHIFT_TXPKTNUM_V3)
- #define BIT_CLEAR_TXPKTNUM_V3(x) ((x) & (~BITS_TXPKTNUM_V3))
- #define BIT_GET_TXPKTNUM_V3(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_V3) & BIT_MASK_TXPKTNUM_V3)
- #define BIT_SET_TXPKTNUM_V3(x, v) \
- (BIT_CLEAR_TXPKTNUM_V3(x) | BIT_TXPKTNUM_V3(v))
- #define BIT_PGSUB_CNT_EN BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_RQPN_CTRL_1 (Offset 0x0228) */
- #define BIT_SHIFT_TXPKTNUM_V2 0
- #define BIT_MASK_TXPKTNUM_V2 0xffff
- #define BIT_TXPKTNUM_V2(x) \
- (((x) & BIT_MASK_TXPKTNUM_V2) << BIT_SHIFT_TXPKTNUM_V2)
- #define BITS_TXPKTNUM_V2 (BIT_MASK_TXPKTNUM_V2 << BIT_SHIFT_TXPKTNUM_V2)
- #define BIT_CLEAR_TXPKTNUM_V2(x) ((x) & (~BITS_TXPKTNUM_V2))
- #define BIT_GET_TXPKTNUM_V2(x) \
- (((x) >> BIT_SHIFT_TXPKTNUM_V2) & BIT_MASK_TXPKTNUM_V2)
- #define BIT_SET_TXPKTNUM_V2(x, v) \
- (BIT_CLEAR_TXPKTNUM_V2(x) | BIT_TXPKTNUM_V2(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RQPN_CTRL_2 (Offset 0x022C) */
- #define BIT_EX2Q_PUBLIC_DIS_V1 BIT(21)
- #define BIT_EX1Q_PUBLIC_DIS_V1 BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RQPN_CTRL_2 (Offset 0x022C) */
- #define BIT_EXQ_PUBLIC_DIS_V1 BIT(19)
- #define BIT_NPQ_PUBLIC_DIS_V1 BIT(18)
- #define BIT_LPQ_PUBLIC_DIS_V1 BIT(17)
- #define BIT_HPQ_PUBLIC_DIS_V1 BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RQPN_CTRL_2 (Offset 0x022C) */
- #define BIT_SDIO_TXAGG_ALIGN_ADJUST_EN BIT(15)
- #define BIT_SHIFT_SDIO_TXAGG_ALIGN_SIZE 0
- #define BIT_MASK_SDIO_TXAGG_ALIGN_SIZE 0xfff
- #define BIT_SDIO_TXAGG_ALIGN_SIZE(x) \
- (((x) & BIT_MASK_SDIO_TXAGG_ALIGN_SIZE) \
- << BIT_SHIFT_SDIO_TXAGG_ALIGN_SIZE)
- #define BITS_SDIO_TXAGG_ALIGN_SIZE \
- (BIT_MASK_SDIO_TXAGG_ALIGN_SIZE << BIT_SHIFT_SDIO_TXAGG_ALIGN_SIZE)
- #define BIT_CLEAR_SDIO_TXAGG_ALIGN_SIZE(x) ((x) & (~BITS_SDIO_TXAGG_ALIGN_SIZE))
- #define BIT_GET_SDIO_TXAGG_ALIGN_SIZE(x) \
- (((x) >> BIT_SHIFT_SDIO_TXAGG_ALIGN_SIZE) & \
- BIT_MASK_SDIO_TXAGG_ALIGN_SIZE)
- #define BIT_SET_SDIO_TXAGG_ALIGN_SIZE(x, v) \
- (BIT_CLEAR_SDIO_TXAGG_ALIGN_SIZE(x) | BIT_SDIO_TXAGG_ALIGN_SIZE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RQPN_EXQ1_EXQ2 (Offset 0x0230) */
- #define BIT_SHIFT_EXQ2_AVAL_PG 24
- #define BIT_MASK_EXQ2_AVAL_PG 0xff
- #define BIT_EXQ2_AVAL_PG(x) \
- (((x) & BIT_MASK_EXQ2_AVAL_PG) << BIT_SHIFT_EXQ2_AVAL_PG)
- #define BITS_EXQ2_AVAL_PG (BIT_MASK_EXQ2_AVAL_PG << BIT_SHIFT_EXQ2_AVAL_PG)
- #define BIT_CLEAR_EXQ2_AVAL_PG(x) ((x) & (~BITS_EXQ2_AVAL_PG))
- #define BIT_GET_EXQ2_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_EXQ2_AVAL_PG) & BIT_MASK_EXQ2_AVAL_PG)
- #define BIT_SET_EXQ2_AVAL_PG(x, v) \
- (BIT_CLEAR_EXQ2_AVAL_PG(x) | BIT_EXQ2_AVAL_PG(v))
- #define BIT_SHIFT_EXQ2 16
- #define BIT_MASK_EXQ2 0xff
- #define BIT_EXQ2(x) (((x) & BIT_MASK_EXQ2) << BIT_SHIFT_EXQ2)
- #define BITS_EXQ2 (BIT_MASK_EXQ2 << BIT_SHIFT_EXQ2)
- #define BIT_CLEAR_EXQ2(x) ((x) & (~BITS_EXQ2))
- #define BIT_GET_EXQ2(x) (((x) >> BIT_SHIFT_EXQ2) & BIT_MASK_EXQ2)
- #define BIT_SET_EXQ2(x, v) (BIT_CLEAR_EXQ2(x) | BIT_EXQ2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO_1 (Offset 0x0230) */
- #define BIT_SHIFT_HPQ_AVAL_PG_V1 16
- #define BIT_MASK_HPQ_AVAL_PG_V1 0xfff
- #define BIT_HPQ_AVAL_PG_V1(x) \
- (((x) & BIT_MASK_HPQ_AVAL_PG_V1) << BIT_SHIFT_HPQ_AVAL_PG_V1)
- #define BITS_HPQ_AVAL_PG_V1 \
- (BIT_MASK_HPQ_AVAL_PG_V1 << BIT_SHIFT_HPQ_AVAL_PG_V1)
- #define BIT_CLEAR_HPQ_AVAL_PG_V1(x) ((x) & (~BITS_HPQ_AVAL_PG_V1))
- #define BIT_GET_HPQ_AVAL_PG_V1(x) \
- (((x) >> BIT_SHIFT_HPQ_AVAL_PG_V1) & BIT_MASK_HPQ_AVAL_PG_V1)
- #define BIT_SET_HPQ_AVAL_PG_V1(x, v) \
- (BIT_CLEAR_HPQ_AVAL_PG_V1(x) | BIT_HPQ_AVAL_PG_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RQPN_EXQ1_EXQ2 (Offset 0x0230) */
- #define BIT_SHIFT_EXQ1_AVAL_PG 8
- #define BIT_MASK_EXQ1_AVAL_PG 0xff
- #define BIT_EXQ1_AVAL_PG(x) \
- (((x) & BIT_MASK_EXQ1_AVAL_PG) << BIT_SHIFT_EXQ1_AVAL_PG)
- #define BITS_EXQ1_AVAL_PG (BIT_MASK_EXQ1_AVAL_PG << BIT_SHIFT_EXQ1_AVAL_PG)
- #define BIT_CLEAR_EXQ1_AVAL_PG(x) ((x) & (~BITS_EXQ1_AVAL_PG))
- #define BIT_GET_EXQ1_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_EXQ1_AVAL_PG) & BIT_MASK_EXQ1_AVAL_PG)
- #define BIT_SET_EXQ1_AVAL_PG(x, v) \
- (BIT_CLEAR_EXQ1_AVAL_PG(x) | BIT_EXQ1_AVAL_PG(v))
- #define BIT_SHIFT_EXQ1 0
- #define BIT_MASK_EXQ1 0xff
- #define BIT_EXQ1(x) (((x) & BIT_MASK_EXQ1) << BIT_SHIFT_EXQ1)
- #define BITS_EXQ1 (BIT_MASK_EXQ1 << BIT_SHIFT_EXQ1)
- #define BIT_CLEAR_EXQ1(x) ((x) & (~BITS_EXQ1))
- #define BIT_GET_EXQ1(x) (((x) >> BIT_SHIFT_EXQ1) & BIT_MASK_EXQ1)
- #define BIT_SET_EXQ1(x, v) (BIT_CLEAR_EXQ1(x) | BIT_EXQ1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO_1 (Offset 0x0230) */
- #define BIT_SHIFT_HPQ_V1 0
- #define BIT_MASK_HPQ_V1 0xfff
- #define BIT_HPQ_V1(x) (((x) & BIT_MASK_HPQ_V1) << BIT_SHIFT_HPQ_V1)
- #define BITS_HPQ_V1 (BIT_MASK_HPQ_V1 << BIT_SHIFT_HPQ_V1)
- #define BIT_CLEAR_HPQ_V1(x) ((x) & (~BITS_HPQ_V1))
- #define BIT_GET_HPQ_V1(x) (((x) >> BIT_SHIFT_HPQ_V1) & BIT_MASK_HPQ_V1)
- #define BIT_SET_HPQ_V1(x, v) (BIT_CLEAR_HPQ_V1(x) | BIT_HPQ_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TQPNT3_V1 (Offset 0x0234) */
- #define BIT_SHIFT_EXQ2_HIGH_TH 24
- #define BIT_MASK_EXQ2_HIGH_TH 0xff
- #define BIT_EXQ2_HIGH_TH(x) \
- (((x) & BIT_MASK_EXQ2_HIGH_TH) << BIT_SHIFT_EXQ2_HIGH_TH)
- #define BITS_EXQ2_HIGH_TH (BIT_MASK_EXQ2_HIGH_TH << BIT_SHIFT_EXQ2_HIGH_TH)
- #define BIT_CLEAR_EXQ2_HIGH_TH(x) ((x) & (~BITS_EXQ2_HIGH_TH))
- #define BIT_GET_EXQ2_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_EXQ2_HIGH_TH) & BIT_MASK_EXQ2_HIGH_TH)
- #define BIT_SET_EXQ2_HIGH_TH(x, v) \
- (BIT_CLEAR_EXQ2_HIGH_TH(x) | BIT_EXQ2_HIGH_TH(v))
- #define BIT_SHIFT_EXQ2_LOW_TH 16
- #define BIT_MASK_EXQ2_LOW_TH 0xff
- #define BIT_EXQ2_LOW_TH(x) \
- (((x) & BIT_MASK_EXQ2_LOW_TH) << BIT_SHIFT_EXQ2_LOW_TH)
- #define BITS_EXQ2_LOW_TH (BIT_MASK_EXQ2_LOW_TH << BIT_SHIFT_EXQ2_LOW_TH)
- #define BIT_CLEAR_EXQ2_LOW_TH(x) ((x) & (~BITS_EXQ2_LOW_TH))
- #define BIT_GET_EXQ2_LOW_TH(x) \
- (((x) >> BIT_SHIFT_EXQ2_LOW_TH) & BIT_MASK_EXQ2_LOW_TH)
- #define BIT_SET_EXQ2_LOW_TH(x, v) \
- (BIT_CLEAR_EXQ2_LOW_TH(x) | BIT_EXQ2_LOW_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO_2 (Offset 0x0234) */
- #define BIT_SHIFT_LPQ_AVAL_PG_V1 16
- #define BIT_MASK_LPQ_AVAL_PG_V1 0xfff
- #define BIT_LPQ_AVAL_PG_V1(x) \
- (((x) & BIT_MASK_LPQ_AVAL_PG_V1) << BIT_SHIFT_LPQ_AVAL_PG_V1)
- #define BITS_LPQ_AVAL_PG_V1 \
- (BIT_MASK_LPQ_AVAL_PG_V1 << BIT_SHIFT_LPQ_AVAL_PG_V1)
- #define BIT_CLEAR_LPQ_AVAL_PG_V1(x) ((x) & (~BITS_LPQ_AVAL_PG_V1))
- #define BIT_GET_LPQ_AVAL_PG_V1(x) \
- (((x) >> BIT_SHIFT_LPQ_AVAL_PG_V1) & BIT_MASK_LPQ_AVAL_PG_V1)
- #define BIT_SET_LPQ_AVAL_PG_V1(x, v) \
- (BIT_CLEAR_LPQ_AVAL_PG_V1(x) | BIT_LPQ_AVAL_PG_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TQPNT3_V1 (Offset 0x0234) */
- #define BIT_SHIFT_EXQ1_HIGH_TH 8
- #define BIT_MASK_EXQ1_HIGH_TH 0xff
- #define BIT_EXQ1_HIGH_TH(x) \
- (((x) & BIT_MASK_EXQ1_HIGH_TH) << BIT_SHIFT_EXQ1_HIGH_TH)
- #define BITS_EXQ1_HIGH_TH (BIT_MASK_EXQ1_HIGH_TH << BIT_SHIFT_EXQ1_HIGH_TH)
- #define BIT_CLEAR_EXQ1_HIGH_TH(x) ((x) & (~BITS_EXQ1_HIGH_TH))
- #define BIT_GET_EXQ1_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_EXQ1_HIGH_TH) & BIT_MASK_EXQ1_HIGH_TH)
- #define BIT_SET_EXQ1_HIGH_TH(x, v) \
- (BIT_CLEAR_EXQ1_HIGH_TH(x) | BIT_EXQ1_HIGH_TH(v))
- #define BIT_SHIFT_EXQ1_LOW_TH 0
- #define BIT_MASK_EXQ1_LOW_TH 0xff
- #define BIT_EXQ1_LOW_TH(x) \
- (((x) & BIT_MASK_EXQ1_LOW_TH) << BIT_SHIFT_EXQ1_LOW_TH)
- #define BITS_EXQ1_LOW_TH (BIT_MASK_EXQ1_LOW_TH << BIT_SHIFT_EXQ1_LOW_TH)
- #define BIT_CLEAR_EXQ1_LOW_TH(x) ((x) & (~BITS_EXQ1_LOW_TH))
- #define BIT_GET_EXQ1_LOW_TH(x) \
- (((x) >> BIT_SHIFT_EXQ1_LOW_TH) & BIT_MASK_EXQ1_LOW_TH)
- #define BIT_SET_EXQ1_LOW_TH(x, v) \
- (BIT_CLEAR_EXQ1_LOW_TH(x) | BIT_EXQ1_LOW_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO_2 (Offset 0x0234) */
- #define BIT_SHIFT_LPQ_V1 0
- #define BIT_MASK_LPQ_V1 0xfff
- #define BIT_LPQ_V1(x) (((x) & BIT_MASK_LPQ_V1) << BIT_SHIFT_LPQ_V1)
- #define BITS_LPQ_V1 (BIT_MASK_LPQ_V1 << BIT_SHIFT_LPQ_V1)
- #define BIT_CLEAR_LPQ_V1(x) ((x) & (~BITS_LPQ_V1))
- #define BIT_GET_LPQ_V1(x) (((x) >> BIT_SHIFT_LPQ_V1) & BIT_MASK_LPQ_V1)
- #define BIT_SET_LPQ_V1(x, v) (BIT_CLEAR_LPQ_V1(x) | BIT_LPQ_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO_3 (Offset 0x0238) */
- #define BIT_SHIFT_NPQ_AVAL_PG_V1 16
- #define BIT_MASK_NPQ_AVAL_PG_V1 0xfff
- #define BIT_NPQ_AVAL_PG_V1(x) \
- (((x) & BIT_MASK_NPQ_AVAL_PG_V1) << BIT_SHIFT_NPQ_AVAL_PG_V1)
- #define BITS_NPQ_AVAL_PG_V1 \
- (BIT_MASK_NPQ_AVAL_PG_V1 << BIT_SHIFT_NPQ_AVAL_PG_V1)
- #define BIT_CLEAR_NPQ_AVAL_PG_V1(x) ((x) & (~BITS_NPQ_AVAL_PG_V1))
- #define BIT_GET_NPQ_AVAL_PG_V1(x) \
- (((x) >> BIT_SHIFT_NPQ_AVAL_PG_V1) & BIT_MASK_NPQ_AVAL_PG_V1)
- #define BIT_SET_NPQ_AVAL_PG_V1(x, v) \
- (BIT_CLEAR_NPQ_AVAL_PG_V1(x) | BIT_NPQ_AVAL_PG_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO_3 (Offset 0x0238) */
- #define BIT_SHIFT_NPQ_V1 0
- #define BIT_MASK_NPQ_V1 0xfff
- #define BIT_NPQ_V1(x) (((x) & BIT_MASK_NPQ_V1) << BIT_SHIFT_NPQ_V1)
- #define BITS_NPQ_V1 (BIT_MASK_NPQ_V1 << BIT_SHIFT_NPQ_V1)
- #define BIT_CLEAR_NPQ_V1(x) ((x) & (~BITS_NPQ_V1))
- #define BIT_GET_NPQ_V1(x) (((x) >> BIT_SHIFT_NPQ_V1) & BIT_MASK_NPQ_V1)
- #define BIT_SET_NPQ_V1(x, v) (BIT_CLEAR_NPQ_V1(x) | BIT_NPQ_V1(v))
- /* 2 REG_FIFOPAGE_INFO_4 (Offset 0x023C) */
- #define BIT_SHIFT_EXQ_AVAL_PG_V1 16
- #define BIT_MASK_EXQ_AVAL_PG_V1 0xfff
- #define BIT_EXQ_AVAL_PG_V1(x) \
- (((x) & BIT_MASK_EXQ_AVAL_PG_V1) << BIT_SHIFT_EXQ_AVAL_PG_V1)
- #define BITS_EXQ_AVAL_PG_V1 \
- (BIT_MASK_EXQ_AVAL_PG_V1 << BIT_SHIFT_EXQ_AVAL_PG_V1)
- #define BIT_CLEAR_EXQ_AVAL_PG_V1(x) ((x) & (~BITS_EXQ_AVAL_PG_V1))
- #define BIT_GET_EXQ_AVAL_PG_V1(x) \
- (((x) >> BIT_SHIFT_EXQ_AVAL_PG_V1) & BIT_MASK_EXQ_AVAL_PG_V1)
- #define BIT_SET_EXQ_AVAL_PG_V1(x, v) \
- (BIT_CLEAR_EXQ_AVAL_PG_V1(x) | BIT_EXQ_AVAL_PG_V1(v))
- #define BIT_SHIFT_EXQ_V1 0
- #define BIT_MASK_EXQ_V1 0xfff
- #define BIT_EXQ_V1(x) (((x) & BIT_MASK_EXQ_V1) << BIT_SHIFT_EXQ_V1)
- #define BITS_EXQ_V1 (BIT_MASK_EXQ_V1 << BIT_SHIFT_EXQ_V1)
- #define BIT_CLEAR_EXQ_V1(x) ((x) & (~BITS_EXQ_V1))
- #define BIT_GET_EXQ_V1(x) (((x) >> BIT_SHIFT_EXQ_V1) & BIT_MASK_EXQ_V1)
- #define BIT_SET_EXQ_V1(x, v) (BIT_CLEAR_EXQ_V1(x) | BIT_EXQ_V1(v))
- /* 2 REG_FIFOPAGE_INFO_5 (Offset 0x0240) */
- #define BIT_SHIFT_PUBQ_AVAL_PG_V1 16
- #define BIT_MASK_PUBQ_AVAL_PG_V1 0xfff
- #define BIT_PUBQ_AVAL_PG_V1(x) \
- (((x) & BIT_MASK_PUBQ_AVAL_PG_V1) << BIT_SHIFT_PUBQ_AVAL_PG_V1)
- #define BITS_PUBQ_AVAL_PG_V1 \
- (BIT_MASK_PUBQ_AVAL_PG_V1 << BIT_SHIFT_PUBQ_AVAL_PG_V1)
- #define BIT_CLEAR_PUBQ_AVAL_PG_V1(x) ((x) & (~BITS_PUBQ_AVAL_PG_V1))
- #define BIT_GET_PUBQ_AVAL_PG_V1(x) \
- (((x) >> BIT_SHIFT_PUBQ_AVAL_PG_V1) & BIT_MASK_PUBQ_AVAL_PG_V1)
- #define BIT_SET_PUBQ_AVAL_PG_V1(x, v) \
- (BIT_CLEAR_PUBQ_AVAL_PG_V1(x) | BIT_PUBQ_AVAL_PG_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TX_AGG_ALIGN (Offset 0x0240) */
- #define BIT_SHIFT_HW_FLOW_CTL_EN 16
- #define BIT_MASK_HW_FLOW_CTL_EN 0xffff
- #define BIT_HW_FLOW_CTL_EN(x) \
- (((x) & BIT_MASK_HW_FLOW_CTL_EN) << BIT_SHIFT_HW_FLOW_CTL_EN)
- #define BITS_HW_FLOW_CTL_EN \
- (BIT_MASK_HW_FLOW_CTL_EN << BIT_SHIFT_HW_FLOW_CTL_EN)
- #define BIT_CLEAR_HW_FLOW_CTL_EN(x) ((x) & (~BITS_HW_FLOW_CTL_EN))
- #define BIT_GET_HW_FLOW_CTL_EN(x) \
- (((x) >> BIT_SHIFT_HW_FLOW_CTL_EN) & BIT_MASK_HW_FLOW_CTL_EN)
- #define BIT_SET_HW_FLOW_CTL_EN(x, v) \
- (BIT_CLEAR_HW_FLOW_CTL_EN(x) | BIT_HW_FLOW_CTL_EN(v))
- #define BIT_SDIO_TXAGG_ALIGN_ADJUST_EN_V1 BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FIFOPAGE_INFO_5 (Offset 0x0240) */
- #define BIT_SHIFT_PUBQ_V1 0
- #define BIT_MASK_PUBQ_V1 0xfff
- #define BIT_PUBQ_V1(x) (((x) & BIT_MASK_PUBQ_V1) << BIT_SHIFT_PUBQ_V1)
- #define BITS_PUBQ_V1 (BIT_MASK_PUBQ_V1 << BIT_SHIFT_PUBQ_V1)
- #define BIT_CLEAR_PUBQ_V1(x) ((x) & (~BITS_PUBQ_V1))
- #define BIT_GET_PUBQ_V1(x) (((x) >> BIT_SHIFT_PUBQ_V1) & BIT_MASK_PUBQ_V1)
- #define BIT_SET_PUBQ_V1(x, v) (BIT_CLEAR_PUBQ_V1(x) | BIT_PUBQ_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TX_AGG_ALIGN (Offset 0x0240) */
- #define BIT_SHIFT_SDIO_TXAGG_ALIGN_SIZE_V1 0
- #define BIT_MASK_SDIO_TXAGG_ALIGN_SIZE_V1 0xfff
- #define BIT_SDIO_TXAGG_ALIGN_SIZE_V1(x) \
- (((x) & BIT_MASK_SDIO_TXAGG_ALIGN_SIZE_V1) \
- << BIT_SHIFT_SDIO_TXAGG_ALIGN_SIZE_V1)
- #define BITS_SDIO_TXAGG_ALIGN_SIZE_V1 \
- (BIT_MASK_SDIO_TXAGG_ALIGN_SIZE_V1 \
- << BIT_SHIFT_SDIO_TXAGG_ALIGN_SIZE_V1)
- #define BIT_CLEAR_SDIO_TXAGG_ALIGN_SIZE_V1(x) \
- ((x) & (~BITS_SDIO_TXAGG_ALIGN_SIZE_V1))
- #define BIT_GET_SDIO_TXAGG_ALIGN_SIZE_V1(x) \
- (((x) >> BIT_SHIFT_SDIO_TXAGG_ALIGN_SIZE_V1) & \
- BIT_MASK_SDIO_TXAGG_ALIGN_SIZE_V1)
- #define BIT_SET_SDIO_TXAGG_ALIGN_SIZE_V1(x, v) \
- (BIT_CLEAR_SDIO_TXAGG_ALIGN_SIZE_V1(x) | \
- BIT_SDIO_TXAGG_ALIGN_SIZE_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_H2C_HEAD (Offset 0x0244) */
- #define BIT_SHIFT_H2C_HEAD_V2 0
- #define BIT_MASK_H2C_HEAD_V2 0xffff
- #define BIT_H2C_HEAD_V2(x) \
- (((x) & BIT_MASK_H2C_HEAD_V2) << BIT_SHIFT_H2C_HEAD_V2)
- #define BITS_H2C_HEAD_V2 (BIT_MASK_H2C_HEAD_V2 << BIT_SHIFT_H2C_HEAD_V2)
- #define BIT_CLEAR_H2C_HEAD_V2(x) ((x) & (~BITS_H2C_HEAD_V2))
- #define BIT_GET_H2C_HEAD_V2(x) \
- (((x) >> BIT_SHIFT_H2C_HEAD_V2) & BIT_MASK_H2C_HEAD_V2)
- #define BIT_SET_H2C_HEAD_V2(x, v) \
- (BIT_CLEAR_H2C_HEAD_V2(x) | BIT_H2C_HEAD_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_H2C_HEAD (Offset 0x0244) */
- #define BIT_SHIFT_H2C_HEAD 0
- #define BIT_MASK_H2C_HEAD 0x3ffff
- #define BIT_H2C_HEAD(x) (((x) & BIT_MASK_H2C_HEAD) << BIT_SHIFT_H2C_HEAD)
- #define BITS_H2C_HEAD (BIT_MASK_H2C_HEAD << BIT_SHIFT_H2C_HEAD)
- #define BIT_CLEAR_H2C_HEAD(x) ((x) & (~BITS_H2C_HEAD))
- #define BIT_GET_H2C_HEAD(x) (((x) >> BIT_SHIFT_H2C_HEAD) & BIT_MASK_H2C_HEAD)
- #define BIT_SET_H2C_HEAD(x, v) (BIT_CLEAR_H2C_HEAD(x) | BIT_H2C_HEAD(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_H2C_HEAD (Offset 0x0244) */
- #define BIT_SHIFT_H2C_HEAD_V1 0
- #define BIT_MASK_H2C_HEAD_V1 0x7ffff
- #define BIT_H2C_HEAD_V1(x) \
- (((x) & BIT_MASK_H2C_HEAD_V1) << BIT_SHIFT_H2C_HEAD_V1)
- #define BITS_H2C_HEAD_V1 (BIT_MASK_H2C_HEAD_V1 << BIT_SHIFT_H2C_HEAD_V1)
- #define BIT_CLEAR_H2C_HEAD_V1(x) ((x) & (~BITS_H2C_HEAD_V1))
- #define BIT_GET_H2C_HEAD_V1(x) \
- (((x) >> BIT_SHIFT_H2C_HEAD_V1) & BIT_MASK_H2C_HEAD_V1)
- #define BIT_SET_H2C_HEAD_V1(x, v) \
- (BIT_CLEAR_H2C_HEAD_V1(x) | BIT_H2C_HEAD_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_H2C_TAIL (Offset 0x0248) */
- #define BIT_SHIFT_H2C_TAIL_V2 0
- #define BIT_MASK_H2C_TAIL_V2 0xffff
- #define BIT_H2C_TAIL_V2(x) \
- (((x) & BIT_MASK_H2C_TAIL_V2) << BIT_SHIFT_H2C_TAIL_V2)
- #define BITS_H2C_TAIL_V2 (BIT_MASK_H2C_TAIL_V2 << BIT_SHIFT_H2C_TAIL_V2)
- #define BIT_CLEAR_H2C_TAIL_V2(x) ((x) & (~BITS_H2C_TAIL_V2))
- #define BIT_GET_H2C_TAIL_V2(x) \
- (((x) >> BIT_SHIFT_H2C_TAIL_V2) & BIT_MASK_H2C_TAIL_V2)
- #define BIT_SET_H2C_TAIL_V2(x, v) \
- (BIT_CLEAR_H2C_TAIL_V2(x) | BIT_H2C_TAIL_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_H2C_TAIL (Offset 0x0248) */
- #define BIT_SHIFT_H2C_TAIL 0
- #define BIT_MASK_H2C_TAIL 0x3ffff
- #define BIT_H2C_TAIL(x) (((x) & BIT_MASK_H2C_TAIL) << BIT_SHIFT_H2C_TAIL)
- #define BITS_H2C_TAIL (BIT_MASK_H2C_TAIL << BIT_SHIFT_H2C_TAIL)
- #define BIT_CLEAR_H2C_TAIL(x) ((x) & (~BITS_H2C_TAIL))
- #define BIT_GET_H2C_TAIL(x) (((x) >> BIT_SHIFT_H2C_TAIL) & BIT_MASK_H2C_TAIL)
- #define BIT_SET_H2C_TAIL(x, v) (BIT_CLEAR_H2C_TAIL(x) | BIT_H2C_TAIL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_H2C_TAIL (Offset 0x0248) */
- #define BIT_SHIFT_H2C_TAIL_V1 0
- #define BIT_MASK_H2C_TAIL_V1 0x7ffff
- #define BIT_H2C_TAIL_V1(x) \
- (((x) & BIT_MASK_H2C_TAIL_V1) << BIT_SHIFT_H2C_TAIL_V1)
- #define BITS_H2C_TAIL_V1 (BIT_MASK_H2C_TAIL_V1 << BIT_SHIFT_H2C_TAIL_V1)
- #define BIT_CLEAR_H2C_TAIL_V1(x) ((x) & (~BITS_H2C_TAIL_V1))
- #define BIT_GET_H2C_TAIL_V1(x) \
- (((x) >> BIT_SHIFT_H2C_TAIL_V1) & BIT_MASK_H2C_TAIL_V1)
- #define BIT_SET_H2C_TAIL_V1(x, v) \
- (BIT_CLEAR_H2C_TAIL_V1(x) | BIT_H2C_TAIL_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_H2C_READ_ADDR (Offset 0x024C) */
- #define BIT_SHIFT_H2C_READ_ADDR_V2 0
- #define BIT_MASK_H2C_READ_ADDR_V2 0xffff
- #define BIT_H2C_READ_ADDR_V2(x) \
- (((x) & BIT_MASK_H2C_READ_ADDR_V2) << BIT_SHIFT_H2C_READ_ADDR_V2)
- #define BITS_H2C_READ_ADDR_V2 \
- (BIT_MASK_H2C_READ_ADDR_V2 << BIT_SHIFT_H2C_READ_ADDR_V2)
- #define BIT_CLEAR_H2C_READ_ADDR_V2(x) ((x) & (~BITS_H2C_READ_ADDR_V2))
- #define BIT_GET_H2C_READ_ADDR_V2(x) \
- (((x) >> BIT_SHIFT_H2C_READ_ADDR_V2) & BIT_MASK_H2C_READ_ADDR_V2)
- #define BIT_SET_H2C_READ_ADDR_V2(x, v) \
- (BIT_CLEAR_H2C_READ_ADDR_V2(x) | BIT_H2C_READ_ADDR_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_H2C_READ_ADDR (Offset 0x024C) */
- #define BIT_SHIFT_H2C_READ_ADDR 0
- #define BIT_MASK_H2C_READ_ADDR 0x3ffff
- #define BIT_H2C_READ_ADDR(x) \
- (((x) & BIT_MASK_H2C_READ_ADDR) << BIT_SHIFT_H2C_READ_ADDR)
- #define BITS_H2C_READ_ADDR (BIT_MASK_H2C_READ_ADDR << BIT_SHIFT_H2C_READ_ADDR)
- #define BIT_CLEAR_H2C_READ_ADDR(x) ((x) & (~BITS_H2C_READ_ADDR))
- #define BIT_GET_H2C_READ_ADDR(x) \
- (((x) >> BIT_SHIFT_H2C_READ_ADDR) & BIT_MASK_H2C_READ_ADDR)
- #define BIT_SET_H2C_READ_ADDR(x, v) \
- (BIT_CLEAR_H2C_READ_ADDR(x) | BIT_H2C_READ_ADDR(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_H2C_READ_ADDR (Offset 0x024C) */
- #define BIT_SHIFT_H2C_READ_ADDR_V1 0
- #define BIT_MASK_H2C_READ_ADDR_V1 0x7ffff
- #define BIT_H2C_READ_ADDR_V1(x) \
- (((x) & BIT_MASK_H2C_READ_ADDR_V1) << BIT_SHIFT_H2C_READ_ADDR_V1)
- #define BITS_H2C_READ_ADDR_V1 \
- (BIT_MASK_H2C_READ_ADDR_V1 << BIT_SHIFT_H2C_READ_ADDR_V1)
- #define BIT_CLEAR_H2C_READ_ADDR_V1(x) ((x) & (~BITS_H2C_READ_ADDR_V1))
- #define BIT_GET_H2C_READ_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_H2C_READ_ADDR_V1) & BIT_MASK_H2C_READ_ADDR_V1)
- #define BIT_SET_H2C_READ_ADDR_V1(x, v) \
- (BIT_CLEAR_H2C_READ_ADDR_V1(x) | BIT_H2C_READ_ADDR_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_H2C_WR_ADDR (Offset 0x0250) */
- #define BIT_SHIFT_H2C_WR_ADDR_V2 0
- #define BIT_MASK_H2C_WR_ADDR_V2 0xffff
- #define BIT_H2C_WR_ADDR_V2(x) \
- (((x) & BIT_MASK_H2C_WR_ADDR_V2) << BIT_SHIFT_H2C_WR_ADDR_V2)
- #define BITS_H2C_WR_ADDR_V2 \
- (BIT_MASK_H2C_WR_ADDR_V2 << BIT_SHIFT_H2C_WR_ADDR_V2)
- #define BIT_CLEAR_H2C_WR_ADDR_V2(x) ((x) & (~BITS_H2C_WR_ADDR_V2))
- #define BIT_GET_H2C_WR_ADDR_V2(x) \
- (((x) >> BIT_SHIFT_H2C_WR_ADDR_V2) & BIT_MASK_H2C_WR_ADDR_V2)
- #define BIT_SET_H2C_WR_ADDR_V2(x, v) \
- (BIT_CLEAR_H2C_WR_ADDR_V2(x) | BIT_H2C_WR_ADDR_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_H2C_WR_ADDR (Offset 0x0250) */
- #define BIT_SHIFT_H2C_WR_ADDR 0
- #define BIT_MASK_H2C_WR_ADDR 0x3ffff
- #define BIT_H2C_WR_ADDR(x) \
- (((x) & BIT_MASK_H2C_WR_ADDR) << BIT_SHIFT_H2C_WR_ADDR)
- #define BITS_H2C_WR_ADDR (BIT_MASK_H2C_WR_ADDR << BIT_SHIFT_H2C_WR_ADDR)
- #define BIT_CLEAR_H2C_WR_ADDR(x) ((x) & (~BITS_H2C_WR_ADDR))
- #define BIT_GET_H2C_WR_ADDR(x) \
- (((x) >> BIT_SHIFT_H2C_WR_ADDR) & BIT_MASK_H2C_WR_ADDR)
- #define BIT_SET_H2C_WR_ADDR(x, v) \
- (BIT_CLEAR_H2C_WR_ADDR(x) | BIT_H2C_WR_ADDR(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_H2C_WR_ADDR (Offset 0x0250) */
- #define BIT_SHIFT_H2C_WR_ADDR_V1 0
- #define BIT_MASK_H2C_WR_ADDR_V1 0x7ffff
- #define BIT_H2C_WR_ADDR_V1(x) \
- (((x) & BIT_MASK_H2C_WR_ADDR_V1) << BIT_SHIFT_H2C_WR_ADDR_V1)
- #define BITS_H2C_WR_ADDR_V1 \
- (BIT_MASK_H2C_WR_ADDR_V1 << BIT_SHIFT_H2C_WR_ADDR_V1)
- #define BIT_CLEAR_H2C_WR_ADDR_V1(x) ((x) & (~BITS_H2C_WR_ADDR_V1))
- #define BIT_GET_H2C_WR_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_H2C_WR_ADDR_V1) & BIT_MASK_H2C_WR_ADDR_V1)
- #define BIT_SET_H2C_WR_ADDR_V1(x, v) \
- (BIT_CLEAR_H2C_WR_ADDR_V1(x) | BIT_H2C_WR_ADDR_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_SHIFT_MDIO_PHY_ADDR 24
- #define BIT_MASK_MDIO_PHY_ADDR 0x1f
- #define BIT_MDIO_PHY_ADDR(x) \
- (((x) & BIT_MASK_MDIO_PHY_ADDR) << BIT_SHIFT_MDIO_PHY_ADDR)
- #define BITS_MDIO_PHY_ADDR (BIT_MASK_MDIO_PHY_ADDR << BIT_SHIFT_MDIO_PHY_ADDR)
- #define BIT_CLEAR_MDIO_PHY_ADDR(x) ((x) & (~BITS_MDIO_PHY_ADDR))
- #define BIT_GET_MDIO_PHY_ADDR(x) \
- (((x) >> BIT_SHIFT_MDIO_PHY_ADDR) & BIT_MASK_MDIO_PHY_ADDR)
- #define BIT_SET_MDIO_PHY_ADDR(x, v) \
- (BIT_CLEAR_MDIO_PHY_ADDR(x) | BIT_MDIO_PHY_ADDR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_SHIFT_VI_PUB_LIMIT 16
- #define BIT_MASK_VI_PUB_LIMIT 0xfff
- #define BIT_VI_PUB_LIMIT(x) \
- (((x) & BIT_MASK_VI_PUB_LIMIT) << BIT_SHIFT_VI_PUB_LIMIT)
- #define BITS_VI_PUB_LIMIT (BIT_MASK_VI_PUB_LIMIT << BIT_SHIFT_VI_PUB_LIMIT)
- #define BIT_CLEAR_VI_PUB_LIMIT(x) ((x) & (~BITS_VI_PUB_LIMIT))
- #define BIT_GET_VI_PUB_LIMIT(x) \
- (((x) >> BIT_SHIFT_VI_PUB_LIMIT) & BIT_MASK_VI_PUB_LIMIT)
- #define BIT_SET_VI_PUB_LIMIT(x, v) \
- (BIT_CLEAR_VI_PUB_LIMIT(x) | BIT_VI_PUB_LIMIT(v))
- #define BIT_SHIFT_BK_PUB_LIMIT 16
- #define BIT_MASK_BK_PUB_LIMIT 0xfff
- #define BIT_BK_PUB_LIMIT(x) \
- (((x) & BIT_MASK_BK_PUB_LIMIT) << BIT_SHIFT_BK_PUB_LIMIT)
- #define BITS_BK_PUB_LIMIT (BIT_MASK_BK_PUB_LIMIT << BIT_SHIFT_BK_PUB_LIMIT)
- #define BIT_CLEAR_BK_PUB_LIMIT(x) ((x) & (~BITS_BK_PUB_LIMIT))
- #define BIT_GET_BK_PUB_LIMIT(x) \
- (((x) >> BIT_SHIFT_BK_PUB_LIMIT) & BIT_MASK_BK_PUB_LIMIT)
- #define BIT_SET_BK_PUB_LIMIT(x, v) \
- (BIT_CLEAR_BK_PUB_LIMIT(x) | BIT_BK_PUB_LIMIT(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_EX2Q_EN_PUBLIC_LIMIT BIT(13)
- #define BIT_EX1Q_EN_PUBLIC_LIMIT BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_EXQ_EN_PUBLIC_LIMIT BIT(11)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_EQ_EN_PUBLIC_LIMIT BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_NPQ_EN_PUBLIC_LIMIT BIT(10)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_NQ_EN_PUBLIC_LIMIT BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_LPQ_EN_PUBLIC_LIMIT BIT(9)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_LQ_EN_PUBLIC_LIMIT BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_HPQ_EN_PUBLIC_LIMIT BIT(8)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_HQ_EN_PUBLIC_LIMIT BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_H2C_SPACE_VLD BIT(3)
- #define BIT_H2C_WR_ADDR_RST BIT(2)
- #define BIT_SHIFT_H2C_LEN_SEL 0
- #define BIT_MASK_H2C_LEN_SEL 0x3
- #define BIT_H2C_LEN_SEL(x) \
- (((x) & BIT_MASK_H2C_LEN_SEL) << BIT_SHIFT_H2C_LEN_SEL)
- #define BITS_H2C_LEN_SEL (BIT_MASK_H2C_LEN_SEL << BIT_SHIFT_H2C_LEN_SEL)
- #define BIT_CLEAR_H2C_LEN_SEL(x) ((x) & (~BITS_H2C_LEN_SEL))
- #define BIT_GET_H2C_LEN_SEL(x) \
- (((x) >> BIT_SHIFT_H2C_LEN_SEL) & BIT_MASK_H2C_LEN_SEL)
- #define BIT_SET_H2C_LEN_SEL(x, v) \
- (BIT_CLEAR_H2C_LEN_SEL(x) | BIT_H2C_LEN_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_H2C_INFO (Offset 0x0254) */
- #define BIT_SHIFT_VO_PUB_LIMIT 0
- #define BIT_MASK_VO_PUB_LIMIT 0xfff
- #define BIT_VO_PUB_LIMIT(x) \
- (((x) & BIT_MASK_VO_PUB_LIMIT) << BIT_SHIFT_VO_PUB_LIMIT)
- #define BITS_VO_PUB_LIMIT (BIT_MASK_VO_PUB_LIMIT << BIT_SHIFT_VO_PUB_LIMIT)
- #define BIT_CLEAR_VO_PUB_LIMIT(x) ((x) & (~BITS_VO_PUB_LIMIT))
- #define BIT_GET_VO_PUB_LIMIT(x) \
- (((x) >> BIT_SHIFT_VO_PUB_LIMIT) & BIT_MASK_VO_PUB_LIMIT)
- #define BIT_SET_VO_PUB_LIMIT(x, v) \
- (BIT_CLEAR_VO_PUB_LIMIT(x) | BIT_VO_PUB_LIMIT(v))
- #define BIT_SHIFT_BE_PUB_LIMIT 0
- #define BIT_MASK_BE_PUB_LIMIT 0xfff
- #define BIT_BE_PUB_LIMIT(x) \
- (((x) & BIT_MASK_BE_PUB_LIMIT) << BIT_SHIFT_BE_PUB_LIMIT)
- #define BITS_BE_PUB_LIMIT (BIT_MASK_BE_PUB_LIMIT << BIT_SHIFT_BE_PUB_LIMIT)
- #define BIT_CLEAR_BE_PUB_LIMIT(x) ((x) & (~BITS_BE_PUB_LIMIT))
- #define BIT_GET_BE_PUB_LIMIT(x) \
- (((x) >> BIT_SHIFT_BE_PUB_LIMIT) & BIT_MASK_BE_PUB_LIMIT)
- #define BIT_SET_BE_PUB_LIMIT(x, v) \
- (BIT_CLEAR_BE_PUB_LIMIT(x) | BIT_BE_PUB_LIMIT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DMA_OQT_0 (Offset 0x0260) */
- #define BIT_SHIFT_TX_OQT_12_FREE_SPACE 24
- #define BIT_MASK_TX_OQT_12_FREE_SPACE 0xff
- #define BIT_TX_OQT_12_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_12_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_12_FREE_SPACE)
- #define BITS_TX_OQT_12_FREE_SPACE \
- (BIT_MASK_TX_OQT_12_FREE_SPACE << BIT_SHIFT_TX_OQT_12_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_12_FREE_SPACE(x) ((x) & (~BITS_TX_OQT_12_FREE_SPACE))
- #define BIT_GET_TX_OQT_12_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_12_FREE_SPACE) & \
- BIT_MASK_TX_OQT_12_FREE_SPACE)
- #define BIT_SET_TX_OQT_12_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_12_FREE_SPACE(x) | BIT_TX_OQT_12_FREE_SPACE(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TQPNT5 (Offset 0x0260) */
- #define BIT_SHIFT_EX1Q_HIGH_TH_V1 16
- #define BIT_MASK_EX1Q_HIGH_TH_V1 0xfff
- #define BIT_EX1Q_HIGH_TH_V1(x) \
- (((x) & BIT_MASK_EX1Q_HIGH_TH_V1) << BIT_SHIFT_EX1Q_HIGH_TH_V1)
- #define BITS_EX1Q_HIGH_TH_V1 \
- (BIT_MASK_EX1Q_HIGH_TH_V1 << BIT_SHIFT_EX1Q_HIGH_TH_V1)
- #define BIT_CLEAR_EX1Q_HIGH_TH_V1(x) ((x) & (~BITS_EX1Q_HIGH_TH_V1))
- #define BIT_GET_EX1Q_HIGH_TH_V1(x) \
- (((x) >> BIT_SHIFT_EX1Q_HIGH_TH_V1) & BIT_MASK_EX1Q_HIGH_TH_V1)
- #define BIT_SET_EX1Q_HIGH_TH_V1(x, v) \
- (BIT_CLEAR_EX1Q_HIGH_TH_V1(x) | BIT_EX1Q_HIGH_TH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DMA_OQT_0 (Offset 0x0260) */
- #define BIT_SHIFT_TX_OQT_8_11_FREE_SPACE 16
- #define BIT_MASK_TX_OQT_8_11_FREE_SPACE 0xff
- #define BIT_TX_OQT_8_11_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_8_11_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_8_11_FREE_SPACE)
- #define BITS_TX_OQT_8_11_FREE_SPACE \
- (BIT_MASK_TX_OQT_8_11_FREE_SPACE << BIT_SHIFT_TX_OQT_8_11_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_8_11_FREE_SPACE(x) \
- ((x) & (~BITS_TX_OQT_8_11_FREE_SPACE))
- #define BIT_GET_TX_OQT_8_11_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_8_11_FREE_SPACE) & \
- BIT_MASK_TX_OQT_8_11_FREE_SPACE)
- #define BIT_SET_TX_OQT_8_11_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_8_11_FREE_SPACE(x) | BIT_TX_OQT_8_11_FREE_SPACE(v))
- #define BIT_SHIFT_TX_OQT_16_FREE_SPACE 16
- #define BIT_MASK_TX_OQT_16_FREE_SPACE 0xff
- #define BIT_TX_OQT_16_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_16_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_16_FREE_SPACE)
- #define BITS_TX_OQT_16_FREE_SPACE \
- (BIT_MASK_TX_OQT_16_FREE_SPACE << BIT_SHIFT_TX_OQT_16_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_16_FREE_SPACE(x) ((x) & (~BITS_TX_OQT_16_FREE_SPACE))
- #define BIT_GET_TX_OQT_16_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_16_FREE_SPACE) & \
- BIT_MASK_TX_OQT_16_FREE_SPACE)
- #define BIT_SET_TX_OQT_16_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_16_FREE_SPACE(x) | BIT_TX_OQT_16_FREE_SPACE(v))
- #define BIT_SHIFT_TX_OQT_4_7_FREE_SPACE 8
- #define BIT_MASK_TX_OQT_4_7_FREE_SPACE 0xff
- #define BIT_TX_OQT_4_7_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_4_7_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_4_7_FREE_SPACE)
- #define BITS_TX_OQT_4_7_FREE_SPACE \
- (BIT_MASK_TX_OQT_4_7_FREE_SPACE << BIT_SHIFT_TX_OQT_4_7_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_4_7_FREE_SPACE(x) ((x) & (~BITS_TX_OQT_4_7_FREE_SPACE))
- #define BIT_GET_TX_OQT_4_7_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_4_7_FREE_SPACE) & \
- BIT_MASK_TX_OQT_4_7_FREE_SPACE)
- #define BIT_SET_TX_OQT_4_7_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_4_7_FREE_SPACE(x) | BIT_TX_OQT_4_7_FREE_SPACE(v))
- #define BIT_SHIFT_TX_OQT_14_15_FREE_SPACE 8
- #define BIT_MASK_TX_OQT_14_15_FREE_SPACE 0xff
- #define BIT_TX_OQT_14_15_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_14_15_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_14_15_FREE_SPACE)
- #define BITS_TX_OQT_14_15_FREE_SPACE \
- (BIT_MASK_TX_OQT_14_15_FREE_SPACE << BIT_SHIFT_TX_OQT_14_15_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_14_15_FREE_SPACE(x) \
- ((x) & (~BITS_TX_OQT_14_15_FREE_SPACE))
- #define BIT_GET_TX_OQT_14_15_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_14_15_FREE_SPACE) & \
- BIT_MASK_TX_OQT_14_15_FREE_SPACE)
- #define BIT_SET_TX_OQT_14_15_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_14_15_FREE_SPACE(x) | BIT_TX_OQT_14_15_FREE_SPACE(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TQPNT5 (Offset 0x0260) */
- #define BIT_SHIFT_EX1Q_LOW_TH_V1 0
- #define BIT_MASK_EX1Q_LOW_TH_V1 0xfff
- #define BIT_EX1Q_LOW_TH_V1(x) \
- (((x) & BIT_MASK_EX1Q_LOW_TH_V1) << BIT_SHIFT_EX1Q_LOW_TH_V1)
- #define BITS_EX1Q_LOW_TH_V1 \
- (BIT_MASK_EX1Q_LOW_TH_V1 << BIT_SHIFT_EX1Q_LOW_TH_V1)
- #define BIT_CLEAR_EX1Q_LOW_TH_V1(x) ((x) & (~BITS_EX1Q_LOW_TH_V1))
- #define BIT_GET_EX1Q_LOW_TH_V1(x) \
- (((x) >> BIT_SHIFT_EX1Q_LOW_TH_V1) & BIT_MASK_EX1Q_LOW_TH_V1)
- #define BIT_SET_EX1Q_LOW_TH_V1(x, v) \
- (BIT_CLEAR_EX1Q_LOW_TH_V1(x) | BIT_EX1Q_LOW_TH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DMA_OQT_0 (Offset 0x0260) */
- #define BIT_SHIFT_TX_OQT_0_3_FREE_SPACE 0
- #define BIT_MASK_TX_OQT_0_3_FREE_SPACE 0xff
- #define BIT_TX_OQT_0_3_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_0_3_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_0_3_FREE_SPACE)
- #define BITS_TX_OQT_0_3_FREE_SPACE \
- (BIT_MASK_TX_OQT_0_3_FREE_SPACE << BIT_SHIFT_TX_OQT_0_3_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_0_3_FREE_SPACE(x) ((x) & (~BITS_TX_OQT_0_3_FREE_SPACE))
- #define BIT_GET_TX_OQT_0_3_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_0_3_FREE_SPACE) & \
- BIT_MASK_TX_OQT_0_3_FREE_SPACE)
- #define BIT_SET_TX_OQT_0_3_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_0_3_FREE_SPACE(x) | BIT_TX_OQT_0_3_FREE_SPACE(v))
- #define BIT_SHIFT_TX_OQT_13_FREE_SPACE 0
- #define BIT_MASK_TX_OQT_13_FREE_SPACE 0xff
- #define BIT_TX_OQT_13_FREE_SPACE(x) \
- (((x) & BIT_MASK_TX_OQT_13_FREE_SPACE) \
- << BIT_SHIFT_TX_OQT_13_FREE_SPACE)
- #define BITS_TX_OQT_13_FREE_SPACE \
- (BIT_MASK_TX_OQT_13_FREE_SPACE << BIT_SHIFT_TX_OQT_13_FREE_SPACE)
- #define BIT_CLEAR_TX_OQT_13_FREE_SPACE(x) ((x) & (~BITS_TX_OQT_13_FREE_SPACE))
- #define BIT_GET_TX_OQT_13_FREE_SPACE(x) \
- (((x) >> BIT_SHIFT_TX_OQT_13_FREE_SPACE) & \
- BIT_MASK_TX_OQT_13_FREE_SPACE)
- #define BIT_SET_TX_OQT_13_FREE_SPACE(x, v) \
- (BIT_CLEAR_TX_OQT_13_FREE_SPACE(x) | BIT_TX_OQT_13_FREE_SPACE(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TQPNT6 (Offset 0x0264) */
- #define BIT_SHIFT_EX2Q_HIGH_TH_V1 16
- #define BIT_MASK_EX2Q_HIGH_TH_V1 0xfff
- #define BIT_EX2Q_HIGH_TH_V1(x) \
- (((x) & BIT_MASK_EX2Q_HIGH_TH_V1) << BIT_SHIFT_EX2Q_HIGH_TH_V1)
- #define BITS_EX2Q_HIGH_TH_V1 \
- (BIT_MASK_EX2Q_HIGH_TH_V1 << BIT_SHIFT_EX2Q_HIGH_TH_V1)
- #define BIT_CLEAR_EX2Q_HIGH_TH_V1(x) ((x) & (~BITS_EX2Q_HIGH_TH_V1))
- #define BIT_GET_EX2Q_HIGH_TH_V1(x) \
- (((x) >> BIT_SHIFT_EX2Q_HIGH_TH_V1) & BIT_MASK_EX2Q_HIGH_TH_V1)
- #define BIT_SET_EX2Q_HIGH_TH_V1(x, v) \
- (BIT_CLEAR_EX2Q_HIGH_TH_V1(x) | BIT_EX2Q_HIGH_TH_V1(v))
- #define BIT_SHIFT_EX2Q_LOW_TH_V1 0
- #define BIT_MASK_EX2Q_LOW_TH_V1 0xfff
- #define BIT_EX2Q_LOW_TH_V1(x) \
- (((x) & BIT_MASK_EX2Q_LOW_TH_V1) << BIT_SHIFT_EX2Q_LOW_TH_V1)
- #define BITS_EX2Q_LOW_TH_V1 \
- (BIT_MASK_EX2Q_LOW_TH_V1 << BIT_SHIFT_EX2Q_LOW_TH_V1)
- #define BIT_CLEAR_EX2Q_LOW_TH_V1(x) ((x) & (~BITS_EX2Q_LOW_TH_V1))
- #define BIT_GET_EX2Q_LOW_TH_V1(x) \
- (((x) >> BIT_SHIFT_EX2Q_LOW_TH_V1) & BIT_MASK_EX2Q_LOW_TH_V1)
- #define BIT_SET_EX2Q_LOW_TH_V1(x, v) \
- (BIT_CLEAR_EX2Q_LOW_TH_V1(x) | BIT_EX2Q_LOW_TH_V1(v))
- /* 2 REG_FIFOPAGE_INFO_6 (Offset 0x0268) */
- #define BIT_SHIFT_EX1Q_AVAL_PG_V1 16
- #define BIT_MASK_EX1Q_AVAL_PG_V1 0xfff
- #define BIT_EX1Q_AVAL_PG_V1(x) \
- (((x) & BIT_MASK_EX1Q_AVAL_PG_V1) << BIT_SHIFT_EX1Q_AVAL_PG_V1)
- #define BITS_EX1Q_AVAL_PG_V1 \
- (BIT_MASK_EX1Q_AVAL_PG_V1 << BIT_SHIFT_EX1Q_AVAL_PG_V1)
- #define BIT_CLEAR_EX1Q_AVAL_PG_V1(x) ((x) & (~BITS_EX1Q_AVAL_PG_V1))
- #define BIT_GET_EX1Q_AVAL_PG_V1(x) \
- (((x) >> BIT_SHIFT_EX1Q_AVAL_PG_V1) & BIT_MASK_EX1Q_AVAL_PG_V1)
- #define BIT_SET_EX1Q_AVAL_PG_V1(x, v) \
- (BIT_CLEAR_EX1Q_AVAL_PG_V1(x) | BIT_EX1Q_AVAL_PG_V1(v))
- #define BIT_SHIFT_EX1Q_V1 0
- #define BIT_MASK_EX1Q_V1 0xfff
- #define BIT_EX1Q_V1(x) (((x) & BIT_MASK_EX1Q_V1) << BIT_SHIFT_EX1Q_V1)
- #define BITS_EX1Q_V1 (BIT_MASK_EX1Q_V1 << BIT_SHIFT_EX1Q_V1)
- #define BIT_CLEAR_EX1Q_V1(x) ((x) & (~BITS_EX1Q_V1))
- #define BIT_GET_EX1Q_V1(x) (((x) >> BIT_SHIFT_EX1Q_V1) & BIT_MASK_EX1Q_V1)
- #define BIT_SET_EX1Q_V1(x, v) (BIT_CLEAR_EX1Q_V1(x) | BIT_EX1Q_V1(v))
- /* 2 REG_FIFOPAGE_INFO_7 (Offset 0x026C) */
- #define BIT_SHIFT_EX2Q_AVAL_PG_V1 16
- #define BIT_MASK_EX2Q_AVAL_PG_V1 0xfff
- #define BIT_EX2Q_AVAL_PG_V1(x) \
- (((x) & BIT_MASK_EX2Q_AVAL_PG_V1) << BIT_SHIFT_EX2Q_AVAL_PG_V1)
- #define BITS_EX2Q_AVAL_PG_V1 \
- (BIT_MASK_EX2Q_AVAL_PG_V1 << BIT_SHIFT_EX2Q_AVAL_PG_V1)
- #define BIT_CLEAR_EX2Q_AVAL_PG_V1(x) ((x) & (~BITS_EX2Q_AVAL_PG_V1))
- #define BIT_GET_EX2Q_AVAL_PG_V1(x) \
- (((x) >> BIT_SHIFT_EX2Q_AVAL_PG_V1) & BIT_MASK_EX2Q_AVAL_PG_V1)
- #define BIT_SET_EX2Q_AVAL_PG_V1(x, v) \
- (BIT_CLEAR_EX2Q_AVAL_PG_V1(x) | BIT_EX2Q_AVAL_PG_V1(v))
- #define BIT_SHIFT_EX2Q_V1 0
- #define BIT_MASK_EX2Q_V1 0xfff
- #define BIT_EX2Q_V1(x) (((x) & BIT_MASK_EX2Q_V1) << BIT_SHIFT_EX2Q_V1)
- #define BITS_EX2Q_V1 (BIT_MASK_EX2Q_V1 << BIT_SHIFT_EX2Q_V1)
- #define BIT_CLEAR_EX2Q_V1(x) ((x) & (~BITS_EX2Q_V1))
- #define BIT_GET_EX2Q_V1(x) (((x) >> BIT_SHIFT_EX2Q_V1) & BIT_MASK_EX2Q_V1)
- #define BIT_SET_EX2Q_V1(x, v) (BIT_CLEAR_EX2Q_V1(x) | BIT_EX2Q_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PGSUB_H (Offset 0x0270) */
- #define BIT_SHIFT_HPQ_PGSUB_CNT 0
- #define BIT_MASK_HPQ_PGSUB_CNT 0xffffffffL
- #define BIT_HPQ_PGSUB_CNT(x) \
- (((x) & BIT_MASK_HPQ_PGSUB_CNT) << BIT_SHIFT_HPQ_PGSUB_CNT)
- #define BITS_HPQ_PGSUB_CNT (BIT_MASK_HPQ_PGSUB_CNT << BIT_SHIFT_HPQ_PGSUB_CNT)
- #define BIT_CLEAR_HPQ_PGSUB_CNT(x) ((x) & (~BITS_HPQ_PGSUB_CNT))
- #define BIT_GET_HPQ_PGSUB_CNT(x) \
- (((x) >> BIT_SHIFT_HPQ_PGSUB_CNT) & BIT_MASK_HPQ_PGSUB_CNT)
- #define BIT_SET_HPQ_PGSUB_CNT(x, v) \
- (BIT_CLEAR_HPQ_PGSUB_CNT(x) | BIT_HPQ_PGSUB_CNT(v))
- /* 2 REG_PGSUB_N (Offset 0x0274) */
- #define BIT_SHIFT_NPQ_PGSUB_CNT 0
- #define BIT_MASK_NPQ_PGSUB_CNT 0xffffffffL
- #define BIT_NPQ_PGSUB_CNT(x) \
- (((x) & BIT_MASK_NPQ_PGSUB_CNT) << BIT_SHIFT_NPQ_PGSUB_CNT)
- #define BITS_NPQ_PGSUB_CNT (BIT_MASK_NPQ_PGSUB_CNT << BIT_SHIFT_NPQ_PGSUB_CNT)
- #define BIT_CLEAR_NPQ_PGSUB_CNT(x) ((x) & (~BITS_NPQ_PGSUB_CNT))
- #define BIT_GET_NPQ_PGSUB_CNT(x) \
- (((x) >> BIT_SHIFT_NPQ_PGSUB_CNT) & BIT_MASK_NPQ_PGSUB_CNT)
- #define BIT_SET_NPQ_PGSUB_CNT(x, v) \
- (BIT_CLEAR_NPQ_PGSUB_CNT(x) | BIT_NPQ_PGSUB_CNT(v))
- /* 2 REG_PGSUB_L (Offset 0x0278) */
- #define BIT_SHIFT_LPQ_PGSUB_CNT 0
- #define BIT_MASK_LPQ_PGSUB_CNT 0xffffffffL
- #define BIT_LPQ_PGSUB_CNT(x) \
- (((x) & BIT_MASK_LPQ_PGSUB_CNT) << BIT_SHIFT_LPQ_PGSUB_CNT)
- #define BITS_LPQ_PGSUB_CNT (BIT_MASK_LPQ_PGSUB_CNT << BIT_SHIFT_LPQ_PGSUB_CNT)
- #define BIT_CLEAR_LPQ_PGSUB_CNT(x) ((x) & (~BITS_LPQ_PGSUB_CNT))
- #define BIT_GET_LPQ_PGSUB_CNT(x) \
- (((x) >> BIT_SHIFT_LPQ_PGSUB_CNT) & BIT_MASK_LPQ_PGSUB_CNT)
- #define BIT_SET_LPQ_PGSUB_CNT(x, v) \
- (BIT_CLEAR_LPQ_PGSUB_CNT(x) | BIT_LPQ_PGSUB_CNT(v))
- /* 2 REG_PGSUB_E (Offset 0x027C) */
- #define BIT_SHIFT_EPQ_PGSUB_CNT 0
- #define BIT_MASK_EPQ_PGSUB_CNT 0xffffffffL
- #define BIT_EPQ_PGSUB_CNT(x) \
- (((x) & BIT_MASK_EPQ_PGSUB_CNT) << BIT_SHIFT_EPQ_PGSUB_CNT)
- #define BITS_EPQ_PGSUB_CNT (BIT_MASK_EPQ_PGSUB_CNT << BIT_SHIFT_EPQ_PGSUB_CNT)
- #define BIT_CLEAR_EPQ_PGSUB_CNT(x) ((x) & (~BITS_EPQ_PGSUB_CNT))
- #define BIT_GET_EPQ_PGSUB_CNT(x) \
- (((x) >> BIT_SHIFT_EPQ_PGSUB_CNT) & BIT_MASK_EPQ_PGSUB_CNT)
- #define BIT_SET_EPQ_PGSUB_CNT(x, v) \
- (BIT_CLEAR_EPQ_PGSUB_CNT(x) | BIT_EPQ_PGSUB_CNT(v))
- #define BIT_SHIFT_FWFF_PKT_STR_ADDR_V2 0
- #define BIT_MASK_FWFF_PKT_STR_ADDR_V2 0x3fff
- #define BIT_FWFF_PKT_STR_ADDR_V2(x) \
- (((x) & BIT_MASK_FWFF_PKT_STR_ADDR_V2) \
- << BIT_SHIFT_FWFF_PKT_STR_ADDR_V2)
- #define BITS_FWFF_PKT_STR_ADDR_V2 \
- (BIT_MASK_FWFF_PKT_STR_ADDR_V2 << BIT_SHIFT_FWFF_PKT_STR_ADDR_V2)
- #define BIT_CLEAR_FWFF_PKT_STR_ADDR_V2(x) ((x) & (~BITS_FWFF_PKT_STR_ADDR_V2))
- #define BIT_GET_FWFF_PKT_STR_ADDR_V2(x) \
- (((x) >> BIT_SHIFT_FWFF_PKT_STR_ADDR_V2) & \
- BIT_MASK_FWFF_PKT_STR_ADDR_V2)
- #define BIT_SET_FWFF_PKT_STR_ADDR_V2(x, v) \
- (BIT_CLEAR_FWFF_PKT_STR_ADDR_V2(x) | BIT_FWFF_PKT_STR_ADDR_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_USB_RXDMA_AGG_EN BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_RXDMA_AGG_OLD_MOD_V1 BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_DMA_STORE_MODE BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_DMA_STORE BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_EN_FW_ADD BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_RXAGG_TH_MODE BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_EN_PRE_CALC BIT(29)
- #define BIT_RXAGG_SW_EN BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_RXAGG_SW_TRIG BIT(27)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_SHIFT_RXDMA_AGG_OLD_MOD 24
- #define BIT_MASK_RXDMA_AGG_OLD_MOD 0xff
- #define BIT_RXDMA_AGG_OLD_MOD(x) \
- (((x) & BIT_MASK_RXDMA_AGG_OLD_MOD) << BIT_SHIFT_RXDMA_AGG_OLD_MOD)
- #define BITS_RXDMA_AGG_OLD_MOD \
- (BIT_MASK_RXDMA_AGG_OLD_MOD << BIT_SHIFT_RXDMA_AGG_OLD_MOD)
- #define BIT_CLEAR_RXDMA_AGG_OLD_MOD(x) ((x) & (~BITS_RXDMA_AGG_OLD_MOD))
- #define BIT_GET_RXDMA_AGG_OLD_MOD(x) \
- (((x) >> BIT_SHIFT_RXDMA_AGG_OLD_MOD) & BIT_MASK_RXDMA_AGG_OLD_MOD)
- #define BIT_SET_RXDMA_AGG_OLD_MOD(x, v) \
- (BIT_CLEAR_RXDMA_AGG_OLD_MOD(x) | BIT_RXDMA_AGG_OLD_MOD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_SHIFT_PKT_NUM_WOL 16
- #define BIT_MASK_PKT_NUM_WOL 0xff
- #define BIT_PKT_NUM_WOL(x) \
- (((x) & BIT_MASK_PKT_NUM_WOL) << BIT_SHIFT_PKT_NUM_WOL)
- #define BITS_PKT_NUM_WOL (BIT_MASK_PKT_NUM_WOL << BIT_SHIFT_PKT_NUM_WOL)
- #define BIT_CLEAR_PKT_NUM_WOL(x) ((x) & (~BITS_PKT_NUM_WOL))
- #define BIT_GET_PKT_NUM_WOL(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_WOL) & BIT_MASK_PKT_NUM_WOL)
- #define BIT_SET_PKT_NUM_WOL(x, v) \
- (BIT_CLEAR_PKT_NUM_WOL(x) | BIT_PKT_NUM_WOL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_SHIFT_DMA_AGG_TO_V1 8
- #define BIT_MASK_DMA_AGG_TO_V1 0xff
- #define BIT_DMA_AGG_TO_V1(x) \
- (((x) & BIT_MASK_DMA_AGG_TO_V1) << BIT_SHIFT_DMA_AGG_TO_V1)
- #define BITS_DMA_AGG_TO_V1 (BIT_MASK_DMA_AGG_TO_V1 << BIT_SHIFT_DMA_AGG_TO_V1)
- #define BIT_CLEAR_DMA_AGG_TO_V1(x) ((x) & (~BITS_DMA_AGG_TO_V1))
- #define BIT_GET_DMA_AGG_TO_V1(x) \
- (((x) >> BIT_SHIFT_DMA_AGG_TO_V1) & BIT_MASK_DMA_AGG_TO_V1)
- #define BIT_SET_DMA_AGG_TO_V1(x, v) \
- (BIT_CLEAR_DMA_AGG_TO_V1(x) | BIT_DMA_AGG_TO_V1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_SHIFT_DMA_AGG_TO 8
- #define BIT_MASK_DMA_AGG_TO 0xf
- #define BIT_DMA_AGG_TO(x) (((x) & BIT_MASK_DMA_AGG_TO) << BIT_SHIFT_DMA_AGG_TO)
- #define BITS_DMA_AGG_TO (BIT_MASK_DMA_AGG_TO << BIT_SHIFT_DMA_AGG_TO)
- #define BIT_CLEAR_DMA_AGG_TO(x) ((x) & (~BITS_DMA_AGG_TO))
- #define BIT_GET_DMA_AGG_TO(x) \
- (((x) >> BIT_SHIFT_DMA_AGG_TO) & BIT_MASK_DMA_AGG_TO)
- #define BIT_SET_DMA_AGG_TO(x, v) (BIT_CLEAR_DMA_AGG_TO(x) | BIT_DMA_AGG_TO(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_SHIFT_RXDMA_AGG_PG_TH_V1 0
- #define BIT_MASK_RXDMA_AGG_PG_TH_V1 0xf
- #define BIT_RXDMA_AGG_PG_TH_V1(x) \
- (((x) & BIT_MASK_RXDMA_AGG_PG_TH_V1) << BIT_SHIFT_RXDMA_AGG_PG_TH_V1)
- #define BITS_RXDMA_AGG_PG_TH_V1 \
- (BIT_MASK_RXDMA_AGG_PG_TH_V1 << BIT_SHIFT_RXDMA_AGG_PG_TH_V1)
- #define BIT_CLEAR_RXDMA_AGG_PG_TH_V1(x) ((x) & (~BITS_RXDMA_AGG_PG_TH_V1))
- #define BIT_GET_RXDMA_AGG_PG_TH_V1(x) \
- (((x) >> BIT_SHIFT_RXDMA_AGG_PG_TH_V1) & BIT_MASK_RXDMA_AGG_PG_TH_V1)
- #define BIT_SET_RXDMA_AGG_PG_TH_V1(x, v) \
- (BIT_CLEAR_RXDMA_AGG_PG_TH_V1(x) | BIT_RXDMA_AGG_PG_TH_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_SHIFT_RXDMA_AGG_PG_TH 0
- #define BIT_MASK_RXDMA_AGG_PG_TH 0xff
- #define BIT_RXDMA_AGG_PG_TH(x) \
- (((x) & BIT_MASK_RXDMA_AGG_PG_TH) << BIT_SHIFT_RXDMA_AGG_PG_TH)
- #define BITS_RXDMA_AGG_PG_TH \
- (BIT_MASK_RXDMA_AGG_PG_TH << BIT_SHIFT_RXDMA_AGG_PG_TH)
- #define BIT_CLEAR_RXDMA_AGG_PG_TH(x) ((x) & (~BITS_RXDMA_AGG_PG_TH))
- #define BIT_GET_RXDMA_AGG_PG_TH(x) \
- (((x) >> BIT_SHIFT_RXDMA_AGG_PG_TH) & BIT_MASK_RXDMA_AGG_PG_TH)
- #define BIT_SET_RXDMA_AGG_PG_TH(x, v) \
- (BIT_CLEAR_RXDMA_AGG_PG_TH(x) | BIT_RXDMA_AGG_PG_TH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_SHIFT_QINFO_INDEX 0
- #define BIT_MASK_QINFO_INDEX 0x1f
- #define BIT_QINFO_INDEX(x) \
- (((x) & BIT_MASK_QINFO_INDEX) << BIT_SHIFT_QINFO_INDEX)
- #define BITS_QINFO_INDEX (BIT_MASK_QINFO_INDEX << BIT_SHIFT_QINFO_INDEX)
- #define BIT_CLEAR_QINFO_INDEX(x) ((x) & (~BITS_QINFO_INDEX))
- #define BIT_GET_QINFO_INDEX(x) \
- (((x) >> BIT_SHIFT_QINFO_INDEX) & BIT_MASK_QINFO_INDEX)
- #define BIT_SET_QINFO_INDEX(x, v) \
- (BIT_CLEAR_QINFO_INDEX(x) | BIT_QINFO_INDEX(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RXDMA_AGG_PG_TH (Offset 0x0280) */
- #define BIT_SHIFT_RXDMA_AGG_PG_TH_V2 0
- #define BIT_MASK_RXDMA_AGG_PG_TH_V2 0xff
- #define BIT_RXDMA_AGG_PG_TH_V2(x) \
- (((x) & BIT_MASK_RXDMA_AGG_PG_TH_V2) << BIT_SHIFT_RXDMA_AGG_PG_TH_V2)
- #define BITS_RXDMA_AGG_PG_TH_V2 \
- (BIT_MASK_RXDMA_AGG_PG_TH_V2 << BIT_SHIFT_RXDMA_AGG_PG_TH_V2)
- #define BIT_CLEAR_RXDMA_AGG_PG_TH_V2(x) ((x) & (~BITS_RXDMA_AGG_PG_TH_V2))
- #define BIT_GET_RXDMA_AGG_PG_TH_V2(x) \
- (((x) >> BIT_SHIFT_RXDMA_AGG_PG_TH_V2) & BIT_MASK_RXDMA_AGG_PG_TH_V2)
- #define BIT_SET_RXDMA_AGG_PG_TH_V2(x, v) \
- (BIT_CLEAR_RXDMA_AGG_PG_TH_V2(x) | BIT_RXDMA_AGG_PG_TH_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXPKT_NUM (Offset 0x0284) */
- #define BIT_SHIFT_RXPKT_NUM 24
- #define BIT_MASK_RXPKT_NUM 0xff
- #define BIT_RXPKT_NUM(x) (((x) & BIT_MASK_RXPKT_NUM) << BIT_SHIFT_RXPKT_NUM)
- #define BITS_RXPKT_NUM (BIT_MASK_RXPKT_NUM << BIT_SHIFT_RXPKT_NUM)
- #define BIT_CLEAR_RXPKT_NUM(x) ((x) & (~BITS_RXPKT_NUM))
- #define BIT_GET_RXPKT_NUM(x) (((x) >> BIT_SHIFT_RXPKT_NUM) & BIT_MASK_RXPKT_NUM)
- #define BIT_SET_RXPKT_NUM(x, v) (BIT_CLEAR_RXPKT_NUM(x) | BIT_RXPKT_NUM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RXPKT_NUM (Offset 0x0284) */
- #define BIT_STOP_RXDMA BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXPKT_NUM (Offset 0x0284) */
- #define BIT_SHIFT_FW_UPD_RDPTR19_TO_16 20
- #define BIT_MASK_FW_UPD_RDPTR19_TO_16 0xf
- #define BIT_FW_UPD_RDPTR19_TO_16(x) \
- (((x) & BIT_MASK_FW_UPD_RDPTR19_TO_16) \
- << BIT_SHIFT_FW_UPD_RDPTR19_TO_16)
- #define BITS_FW_UPD_RDPTR19_TO_16 \
- (BIT_MASK_FW_UPD_RDPTR19_TO_16 << BIT_SHIFT_FW_UPD_RDPTR19_TO_16)
- #define BIT_CLEAR_FW_UPD_RDPTR19_TO_16(x) ((x) & (~BITS_FW_UPD_RDPTR19_TO_16))
- #define BIT_GET_FW_UPD_RDPTR19_TO_16(x) \
- (((x) >> BIT_SHIFT_FW_UPD_RDPTR19_TO_16) & \
- BIT_MASK_FW_UPD_RDPTR19_TO_16)
- #define BIT_SET_FW_UPD_RDPTR19_TO_16(x, v) \
- (BIT_CLEAR_FW_UPD_RDPTR19_TO_16(x) | BIT_FW_UPD_RDPTR19_TO_16(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXPKT_NUM (Offset 0x0284) */
- #define BIT_RXDMA_REQ BIT(19)
- #define BIT_RW_RELEASE_EN BIT(18)
- #define BIT_RXDMA_IDLE BIT(17)
- #define BIT_RXPKT_RELEASE_POLL BIT(16)
- #define BIT_SHIFT_FW_UPD_RDPTR 0
- #define BIT_MASK_FW_UPD_RDPTR 0xffff
- #define BIT_FW_UPD_RDPTR(x) \
- (((x) & BIT_MASK_FW_UPD_RDPTR) << BIT_SHIFT_FW_UPD_RDPTR)
- #define BITS_FW_UPD_RDPTR (BIT_MASK_FW_UPD_RDPTR << BIT_SHIFT_FW_UPD_RDPTR)
- #define BIT_CLEAR_FW_UPD_RDPTR(x) ((x) & (~BITS_FW_UPD_RDPTR))
- #define BIT_GET_FW_UPD_RDPTR(x) \
- (((x) >> BIT_SHIFT_FW_UPD_RDPTR) & BIT_MASK_FW_UPD_RDPTR)
- #define BIT_SET_FW_UPD_RDPTR(x, v) \
- (BIT_CLEAR_FW_UPD_RDPTR(x) | BIT_FW_UPD_RDPTR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_RXDMA_STATUS (Offset 0x0288) */
- #define BIT_FC2H_PKT_OVERFLOW BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_STATUS (Offset 0x0288) */
- #define BIT_C2H_PKT_OVF BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_STATUS (Offset 0x0288) */
- #define BIT_AGG_CFG_ISSUE BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_STATUS (Offset 0x0288) */
- #define BIT_AGG_CONFGI_ISSUE BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_STATUS (Offset 0x0288) */
- #define BIT_FW_POLL_ISSUE BIT(5)
- #define BIT_RX_DATA_UDN BIT(4)
- #define BIT_RX_SFF_UDN BIT(3)
- #define BIT_RX_SFF_OVF BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_STATUS (Offset 0x0288) */
- #define BIT_USB_REQ_LEN_OVF BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_STATUS (Offset 0x0288) */
- #define BIT_RXPKT_OVF BIT(0)
- /* 2 REG_RXDMA_DPR (Offset 0x028C) */
- #define BIT_SHIFT_RDE_DEBUG 0
- #define BIT_MASK_RDE_DEBUG 0xffffffffL
- #define BIT_RDE_DEBUG(x) (((x) & BIT_MASK_RDE_DEBUG) << BIT_SHIFT_RDE_DEBUG)
- #define BITS_RDE_DEBUG (BIT_MASK_RDE_DEBUG << BIT_SHIFT_RDE_DEBUG)
- #define BIT_CLEAR_RDE_DEBUG(x) ((x) & (~BITS_RDE_DEBUG))
- #define BIT_GET_RDE_DEBUG(x) (((x) >> BIT_SHIFT_RDE_DEBUG) & BIT_MASK_RDE_DEBUG)
- #define BIT_SET_RDE_DEBUG(x, v) (BIT_CLEAR_RDE_DEBUG(x) | BIT_RDE_DEBUG(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_SHIFT_PKTNUM_TH_V2 24
- #define BIT_MASK_PKTNUM_TH_V2 0x1f
- #define BIT_PKTNUM_TH_V2(x) \
- (((x) & BIT_MASK_PKTNUM_TH_V2) << BIT_SHIFT_PKTNUM_TH_V2)
- #define BITS_PKTNUM_TH_V2 (BIT_MASK_PKTNUM_TH_V2 << BIT_SHIFT_PKTNUM_TH_V2)
- #define BIT_CLEAR_PKTNUM_TH_V2(x) ((x) & (~BITS_PKTNUM_TH_V2))
- #define BIT_GET_PKTNUM_TH_V2(x) \
- (((x) >> BIT_SHIFT_PKTNUM_TH_V2) & BIT_MASK_PKTNUM_TH_V2)
- #define BIT_SET_PKTNUM_TH_V2(x, v) \
- (BIT_CLEAR_PKTNUM_TH_V2(x) | BIT_PKTNUM_TH_V2(v))
- #define BIT_TXBA_BREAK_USBAGG BIT(23)
- #define BIT_SHIFT_PKTLEN_PARA 16
- #define BIT_MASK_PKTLEN_PARA 0x7
- #define BIT_PKTLEN_PARA(x) \
- (((x) & BIT_MASK_PKTLEN_PARA) << BIT_SHIFT_PKTLEN_PARA)
- #define BITS_PKTLEN_PARA (BIT_MASK_PKTLEN_PARA << BIT_SHIFT_PKTLEN_PARA)
- #define BIT_CLEAR_PKTLEN_PARA(x) ((x) & (~BITS_PKTLEN_PARA))
- #define BIT_GET_PKTLEN_PARA(x) \
- (((x) >> BIT_SHIFT_PKTLEN_PARA) & BIT_MASK_PKTLEN_PARA)
- #define BIT_SET_PKTLEN_PARA(x, v) \
- (BIT_CLEAR_PKTLEN_PARA(x) | BIT_PKTLEN_PARA(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_EN_SDIO_FAIL BIT(9)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_GRAYCODE_SYNC_WITH_BIN BIT(8)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_RXDMA_DBD_SEL BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_RX_DBG_SEL BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_EN_SPD BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_SHIFT_BURST_SIZE 4
- #define BIT_MASK_BURST_SIZE 0x3
- #define BIT_BURST_SIZE(x) (((x) & BIT_MASK_BURST_SIZE) << BIT_SHIFT_BURST_SIZE)
- #define BITS_BURST_SIZE (BIT_MASK_BURST_SIZE << BIT_SHIFT_BURST_SIZE)
- #define BIT_CLEAR_BURST_SIZE(x) ((x) & (~BITS_BURST_SIZE))
- #define BIT_GET_BURST_SIZE(x) \
- (((x) >> BIT_SHIFT_BURST_SIZE) & BIT_MASK_BURST_SIZE)
- #define BIT_SET_BURST_SIZE(x, v) (BIT_CLEAR_BURST_SIZE(x) | BIT_BURST_SIZE(v))
- #define BIT_SHIFT_BURST_CNT 2
- #define BIT_MASK_BURST_CNT 0x3
- #define BIT_BURST_CNT(x) (((x) & BIT_MASK_BURST_CNT) << BIT_SHIFT_BURST_CNT)
- #define BITS_BURST_CNT (BIT_MASK_BURST_CNT << BIT_SHIFT_BURST_CNT)
- #define BIT_CLEAR_BURST_CNT(x) ((x) & (~BITS_BURST_CNT))
- #define BIT_GET_BURST_CNT(x) (((x) >> BIT_SHIFT_BURST_CNT) & BIT_MASK_BURST_CNT)
- #define BIT_SET_BURST_CNT(x, v) (BIT_CLEAR_BURST_CNT(x) | BIT_BURST_CNT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_DAM_MODE BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_MODE (Offset 0x0290) */
- #define BIT_DMA_MODE BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_C2H_PKT (Offset 0x0294) */
- #define BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19 24
- #define BIT_MASK_R_C2H_STR_ADDR_16_TO_19 0xf
- #define BIT_R_C2H_STR_ADDR_16_TO_19(x) \
- (((x) & BIT_MASK_R_C2H_STR_ADDR_16_TO_19) \
- << BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19)
- #define BITS_R_C2H_STR_ADDR_16_TO_19 \
- (BIT_MASK_R_C2H_STR_ADDR_16_TO_19 << BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19)
- #define BIT_CLEAR_R_C2H_STR_ADDR_16_TO_19(x) \
- ((x) & (~BITS_R_C2H_STR_ADDR_16_TO_19))
- #define BIT_GET_R_C2H_STR_ADDR_16_TO_19(x) \
- (((x) >> BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19) & \
- BIT_MASK_R_C2H_STR_ADDR_16_TO_19)
- #define BIT_SET_R_C2H_STR_ADDR_16_TO_19(x, v) \
- (BIT_CLEAR_R_C2H_STR_ADDR_16_TO_19(x) | BIT_R_C2H_STR_ADDR_16_TO_19(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_C2H_PKT (Offset 0x0294) */
- #define BIT_R_C2H_PKT_REQ BIT(16)
- #define BIT_SHIFT_R_C2H_STR_ADDR 0
- #define BIT_MASK_R_C2H_STR_ADDR 0xffff
- #define BIT_R_C2H_STR_ADDR(x) \
- (((x) & BIT_MASK_R_C2H_STR_ADDR) << BIT_SHIFT_R_C2H_STR_ADDR)
- #define BITS_R_C2H_STR_ADDR \
- (BIT_MASK_R_C2H_STR_ADDR << BIT_SHIFT_R_C2H_STR_ADDR)
- #define BIT_CLEAR_R_C2H_STR_ADDR(x) ((x) & (~BITS_R_C2H_STR_ADDR))
- #define BIT_GET_R_C2H_STR_ADDR(x) \
- (((x) >> BIT_SHIFT_R_C2H_STR_ADDR) & BIT_MASK_R_C2H_STR_ADDR)
- #define BIT_SET_R_C2H_STR_ADDR(x, v) \
- (BIT_CLEAR_R_C2H_STR_ADDR(x) | BIT_R_C2H_STR_ADDR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWFF_C2H (Offset 0x0298) */
- #define BIT_SHIFT_C2H_DMA_ADDR 0
- #define BIT_MASK_C2H_DMA_ADDR 0x3ffff
- #define BIT_C2H_DMA_ADDR(x) \
- (((x) & BIT_MASK_C2H_DMA_ADDR) << BIT_SHIFT_C2H_DMA_ADDR)
- #define BITS_C2H_DMA_ADDR (BIT_MASK_C2H_DMA_ADDR << BIT_SHIFT_C2H_DMA_ADDR)
- #define BIT_CLEAR_C2H_DMA_ADDR(x) ((x) & (~BITS_C2H_DMA_ADDR))
- #define BIT_GET_C2H_DMA_ADDR(x) \
- (((x) >> BIT_SHIFT_C2H_DMA_ADDR) & BIT_MASK_C2H_DMA_ADDR)
- #define BIT_SET_C2H_DMA_ADDR(x, v) \
- (BIT_CLEAR_C2H_DMA_ADDR(x) | BIT_C2H_DMA_ADDR(v))
- /* 2 REG_FWFF_CTRL (Offset 0x029C) */
- #define BIT_FWFF_DMAPKT_REQ BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWFF_CTRL (Offset 0x029C) */
- #define BIT_SHIFT_FWFF_DMA_PKT_NUM 16
- #define BIT_MASK_FWFF_DMA_PKT_NUM 0xff
- #define BIT_FWFF_DMA_PKT_NUM(x) \
- (((x) & BIT_MASK_FWFF_DMA_PKT_NUM) << BIT_SHIFT_FWFF_DMA_PKT_NUM)
- #define BITS_FWFF_DMA_PKT_NUM \
- (BIT_MASK_FWFF_DMA_PKT_NUM << BIT_SHIFT_FWFF_DMA_PKT_NUM)
- #define BIT_CLEAR_FWFF_DMA_PKT_NUM(x) ((x) & (~BITS_FWFF_DMA_PKT_NUM))
- #define BIT_GET_FWFF_DMA_PKT_NUM(x) \
- (((x) >> BIT_SHIFT_FWFF_DMA_PKT_NUM) & BIT_MASK_FWFF_DMA_PKT_NUM)
- #define BIT_SET_FWFF_DMA_PKT_NUM(x, v) \
- (BIT_CLEAR_FWFF_DMA_PKT_NUM(x) | BIT_FWFF_DMA_PKT_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWFF_CTRL (Offset 0x029C) */
- #define BIT_SHIFT_FWFF_DMA_PKT_NUM_V1 16
- #define BIT_MASK_FWFF_DMA_PKT_NUM_V1 0x7fff
- #define BIT_FWFF_DMA_PKT_NUM_V1(x) \
- (((x) & BIT_MASK_FWFF_DMA_PKT_NUM_V1) << BIT_SHIFT_FWFF_DMA_PKT_NUM_V1)
- #define BITS_FWFF_DMA_PKT_NUM_V1 \
- (BIT_MASK_FWFF_DMA_PKT_NUM_V1 << BIT_SHIFT_FWFF_DMA_PKT_NUM_V1)
- #define BIT_CLEAR_FWFF_DMA_PKT_NUM_V1(x) ((x) & (~BITS_FWFF_DMA_PKT_NUM_V1))
- #define BIT_GET_FWFF_DMA_PKT_NUM_V1(x) \
- (((x) >> BIT_SHIFT_FWFF_DMA_PKT_NUM_V1) & BIT_MASK_FWFF_DMA_PKT_NUM_V1)
- #define BIT_SET_FWFF_DMA_PKT_NUM_V1(x, v) \
- (BIT_CLEAR_FWFF_DMA_PKT_NUM_V1(x) | BIT_FWFF_DMA_PKT_NUM_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWFF_CTRL (Offset 0x029C) */
- #define BIT_SHIFT_FWFF_STR_ADDR 0
- #define BIT_MASK_FWFF_STR_ADDR 0xffff
- #define BIT_FWFF_STR_ADDR(x) \
- (((x) & BIT_MASK_FWFF_STR_ADDR) << BIT_SHIFT_FWFF_STR_ADDR)
- #define BITS_FWFF_STR_ADDR (BIT_MASK_FWFF_STR_ADDR << BIT_SHIFT_FWFF_STR_ADDR)
- #define BIT_CLEAR_FWFF_STR_ADDR(x) ((x) & (~BITS_FWFF_STR_ADDR))
- #define BIT_GET_FWFF_STR_ADDR(x) \
- (((x) >> BIT_SHIFT_FWFF_STR_ADDR) & BIT_MASK_FWFF_STR_ADDR)
- #define BIT_SET_FWFF_STR_ADDR(x, v) \
- (BIT_CLEAR_FWFF_STR_ADDR(x) | BIT_FWFF_STR_ADDR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWFF_PKT_INFO (Offset 0x02A0) */
- #define BIT_SHIFT_FWFF_PKT_QUEUED 16
- #define BIT_MASK_FWFF_PKT_QUEUED 0xff
- #define BIT_FWFF_PKT_QUEUED(x) \
- (((x) & BIT_MASK_FWFF_PKT_QUEUED) << BIT_SHIFT_FWFF_PKT_QUEUED)
- #define BITS_FWFF_PKT_QUEUED \
- (BIT_MASK_FWFF_PKT_QUEUED << BIT_SHIFT_FWFF_PKT_QUEUED)
- #define BIT_CLEAR_FWFF_PKT_QUEUED(x) ((x) & (~BITS_FWFF_PKT_QUEUED))
- #define BIT_GET_FWFF_PKT_QUEUED(x) \
- (((x) >> BIT_SHIFT_FWFF_PKT_QUEUED) & BIT_MASK_FWFF_PKT_QUEUED)
- #define BIT_SET_FWFF_PKT_QUEUED(x, v) \
- (BIT_CLEAR_FWFF_PKT_QUEUED(x) | BIT_FWFF_PKT_QUEUED(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWFF_PKT_INFO (Offset 0x02A0) */
- #define BIT_SHIFT_FWFF_PKT_READ_ADDR 16
- #define BIT_MASK_FWFF_PKT_READ_ADDR 0xffff
- #define BIT_FWFF_PKT_READ_ADDR(x) \
- (((x) & BIT_MASK_FWFF_PKT_READ_ADDR) << BIT_SHIFT_FWFF_PKT_READ_ADDR)
- #define BITS_FWFF_PKT_READ_ADDR \
- (BIT_MASK_FWFF_PKT_READ_ADDR << BIT_SHIFT_FWFF_PKT_READ_ADDR)
- #define BIT_CLEAR_FWFF_PKT_READ_ADDR(x) ((x) & (~BITS_FWFF_PKT_READ_ADDR))
- #define BIT_GET_FWFF_PKT_READ_ADDR(x) \
- (((x) >> BIT_SHIFT_FWFF_PKT_READ_ADDR) & BIT_MASK_FWFF_PKT_READ_ADDR)
- #define BIT_SET_FWFF_PKT_READ_ADDR(x, v) \
- (BIT_CLEAR_FWFF_PKT_READ_ADDR(x) | BIT_FWFF_PKT_READ_ADDR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_FWFF_PKT_INFO (Offset 0x02A0) */
- #define BIT_SHIFT_FWFF_PKT_STR_ADDR 0
- #define BIT_MASK_FWFF_PKT_STR_ADDR 0xffff
- #define BIT_FWFF_PKT_STR_ADDR(x) \
- (((x) & BIT_MASK_FWFF_PKT_STR_ADDR) << BIT_SHIFT_FWFF_PKT_STR_ADDR)
- #define BITS_FWFF_PKT_STR_ADDR \
- (BIT_MASK_FWFF_PKT_STR_ADDR << BIT_SHIFT_FWFF_PKT_STR_ADDR)
- #define BIT_CLEAR_FWFF_PKT_STR_ADDR(x) ((x) & (~BITS_FWFF_PKT_STR_ADDR))
- #define BIT_GET_FWFF_PKT_STR_ADDR(x) \
- (((x) >> BIT_SHIFT_FWFF_PKT_STR_ADDR) & BIT_MASK_FWFF_PKT_STR_ADDR)
- #define BIT_SET_FWFF_PKT_STR_ADDR(x, v) \
- (BIT_CLEAR_FWFF_PKT_STR_ADDR(x) | BIT_FWFF_PKT_STR_ADDR(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FWFF_PKT_INFO (Offset 0x02A0) */
- #define BIT_SHIFT_FWFF_PKT_STR_ADDR_V1 0
- #define BIT_MASK_FWFF_PKT_STR_ADDR_V1 0x7ff
- #define BIT_FWFF_PKT_STR_ADDR_V1(x) \
- (((x) & BIT_MASK_FWFF_PKT_STR_ADDR_V1) \
- << BIT_SHIFT_FWFF_PKT_STR_ADDR_V1)
- #define BITS_FWFF_PKT_STR_ADDR_V1 \
- (BIT_MASK_FWFF_PKT_STR_ADDR_V1 << BIT_SHIFT_FWFF_PKT_STR_ADDR_V1)
- #define BIT_CLEAR_FWFF_PKT_STR_ADDR_V1(x) ((x) & (~BITS_FWFF_PKT_STR_ADDR_V1))
- #define BIT_GET_FWFF_PKT_STR_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_FWFF_PKT_STR_ADDR_V1) & \
- BIT_MASK_FWFF_PKT_STR_ADDR_V1)
- #define BIT_SET_FWFF_PKT_STR_ADDR_V1(x, v) \
- (BIT_CLEAR_FWFF_PKT_STR_ADDR_V1(x) | BIT_FWFF_PKT_STR_ADDR_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWFF_PKT_INFO (Offset 0x02A0) */
- #define BIT_SHIFT_FWFF_PKT_WRITE_ADDR 0
- #define BIT_MASK_FWFF_PKT_WRITE_ADDR 0xffff
- #define BIT_FWFF_PKT_WRITE_ADDR(x) \
- (((x) & BIT_MASK_FWFF_PKT_WRITE_ADDR) << BIT_SHIFT_FWFF_PKT_WRITE_ADDR)
- #define BITS_FWFF_PKT_WRITE_ADDR \
- (BIT_MASK_FWFF_PKT_WRITE_ADDR << BIT_SHIFT_FWFF_PKT_WRITE_ADDR)
- #define BIT_CLEAR_FWFF_PKT_WRITE_ADDR(x) ((x) & (~BITS_FWFF_PKT_WRITE_ADDR))
- #define BIT_GET_FWFF_PKT_WRITE_ADDR(x) \
- (((x) >> BIT_SHIFT_FWFF_PKT_WRITE_ADDR) & BIT_MASK_FWFF_PKT_WRITE_ADDR)
- #define BIT_SET_FWFF_PKT_WRITE_ADDR(x, v) \
- (BIT_CLEAR_FWFF_PKT_WRITE_ADDR(x) | BIT_FWFF_PKT_WRITE_ADDR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_FC2H_INFO (Offset 0x02A4) */
- #define BIT_FC2H_PKT_REQ BIT(16)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_FC2H_INFO (Offset 0x02A4) */
- #define BIT_FC2H_DMAPKT_REQ BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FC2H_INFO (Offset 0x02A4) */
- #define BIT_SHIFT_FC2H_STR_ADDR 0
- #define BIT_MASK_FC2H_STR_ADDR 0xffff
- #define BIT_FC2H_STR_ADDR(x) \
- (((x) & BIT_MASK_FC2H_STR_ADDR) << BIT_SHIFT_FC2H_STR_ADDR)
- #define BITS_FC2H_STR_ADDR (BIT_MASK_FC2H_STR_ADDR << BIT_SHIFT_FC2H_STR_ADDR)
- #define BIT_CLEAR_FC2H_STR_ADDR(x) ((x) & (~BITS_FC2H_STR_ADDR))
- #define BIT_GET_FC2H_STR_ADDR(x) \
- (((x) >> BIT_SHIFT_FC2H_STR_ADDR) & BIT_MASK_FC2H_STR_ADDR)
- #define BIT_SET_FC2H_STR_ADDR(x, v) \
- (BIT_CLEAR_FC2H_STR_ADDR(x) | BIT_FC2H_STR_ADDR(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWFF_PKT_INFO2 (Offset 0x02A4) */
- #define BIT_SHIFT_FWFF_PKT_QUEUED_V1 0
- #define BIT_MASK_FWFF_PKT_QUEUED_V1 0xffff
- #define BIT_FWFF_PKT_QUEUED_V1(x) \
- (((x) & BIT_MASK_FWFF_PKT_QUEUED_V1) << BIT_SHIFT_FWFF_PKT_QUEUED_V1)
- #define BITS_FWFF_PKT_QUEUED_V1 \
- (BIT_MASK_FWFF_PKT_QUEUED_V1 << BIT_SHIFT_FWFF_PKT_QUEUED_V1)
- #define BIT_CLEAR_FWFF_PKT_QUEUED_V1(x) ((x) & (~BITS_FWFF_PKT_QUEUED_V1))
- #define BIT_GET_FWFF_PKT_QUEUED_V1(x) \
- (((x) >> BIT_SHIFT_FWFF_PKT_QUEUED_V1) & BIT_MASK_FWFF_PKT_QUEUED_V1)
- #define BIT_SET_FWFF_PKT_QUEUED_V1(x, v) \
- (BIT_CLEAR_FWFF_PKT_QUEUED_V1(x) | BIT_FWFF_PKT_QUEUED_V1(v))
- #define BIT_SHIFT_FW_UPD_RXDES_RD_PTR 0
- #define BIT_MASK_FW_UPD_RXDES_RD_PTR 0x3ffff
- #define BIT_FW_UPD_RXDES_RD_PTR(x) \
- (((x) & BIT_MASK_FW_UPD_RXDES_RD_PTR) << BIT_SHIFT_FW_UPD_RXDES_RD_PTR)
- #define BITS_FW_UPD_RXDES_RD_PTR \
- (BIT_MASK_FW_UPD_RXDES_RD_PTR << BIT_SHIFT_FW_UPD_RXDES_RD_PTR)
- #define BIT_CLEAR_FW_UPD_RXDES_RD_PTR(x) ((x) & (~BITS_FW_UPD_RXDES_RD_PTR))
- #define BIT_GET_FW_UPD_RXDES_RD_PTR(x) \
- (((x) >> BIT_SHIFT_FW_UPD_RXDES_RD_PTR) & BIT_MASK_FW_UPD_RXDES_RD_PTR)
- #define BIT_SET_FW_UPD_RXDES_RD_PTR(x, v) \
- (BIT_CLEAR_FW_UPD_RXDES_RD_PTR(x) | BIT_FW_UPD_RXDES_RD_PTR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXPKTNUM (Offset 0x02B0) */
- #define BIT_SHIFT_PKT_NUM_WOL_V1 16
- #define BIT_MASK_PKT_NUM_WOL_V1 0xffff
- #define BIT_PKT_NUM_WOL_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_WOL_V1) << BIT_SHIFT_PKT_NUM_WOL_V1)
- #define BITS_PKT_NUM_WOL_V1 \
- (BIT_MASK_PKT_NUM_WOL_V1 << BIT_SHIFT_PKT_NUM_WOL_V1)
- #define BIT_CLEAR_PKT_NUM_WOL_V1(x) ((x) & (~BITS_PKT_NUM_WOL_V1))
- #define BIT_GET_PKT_NUM_WOL_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_WOL_V1) & BIT_MASK_PKT_NUM_WOL_V1)
- #define BIT_SET_PKT_NUM_WOL_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_WOL_V1(x) | BIT_PKT_NUM_WOL_V1(v))
- #define BIT_SHIFT_RXPKT_NUM_V1 0
- #define BIT_MASK_RXPKT_NUM_V1 0xffff
- #define BIT_RXPKT_NUM_V1(x) \
- (((x) & BIT_MASK_RXPKT_NUM_V1) << BIT_SHIFT_RXPKT_NUM_V1)
- #define BITS_RXPKT_NUM_V1 (BIT_MASK_RXPKT_NUM_V1 << BIT_SHIFT_RXPKT_NUM_V1)
- #define BIT_CLEAR_RXPKT_NUM_V1(x) ((x) & (~BITS_RXPKT_NUM_V1))
- #define BIT_GET_RXPKT_NUM_V1(x) \
- (((x) >> BIT_SHIFT_RXPKT_NUM_V1) & BIT_MASK_RXPKT_NUM_V1)
- #define BIT_SET_RXPKT_NUM_V1(x, v) \
- (BIT_CLEAR_RXPKT_NUM_V1(x) | BIT_RXPKT_NUM_V1(v))
- #define BIT_SHIFT_RXPKT_NUM_TH 0
- #define BIT_MASK_RXPKT_NUM_TH 0xff
- #define BIT_RXPKT_NUM_TH(x) \
- (((x) & BIT_MASK_RXPKT_NUM_TH) << BIT_SHIFT_RXPKT_NUM_TH)
- #define BITS_RXPKT_NUM_TH (BIT_MASK_RXPKT_NUM_TH << BIT_SHIFT_RXPKT_NUM_TH)
- #define BIT_CLEAR_RXPKT_NUM_TH(x) ((x) & (~BITS_RXPKT_NUM_TH))
- #define BIT_GET_RXPKT_NUM_TH(x) \
- (((x) >> BIT_SHIFT_RXPKT_NUM_TH) & BIT_MASK_RXPKT_NUM_TH)
- #define BIT_SET_RXPKT_NUM_TH(x, v) \
- (BIT_CLEAR_RXPKT_NUM_TH(x) | BIT_RXPKT_NUM_TH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FW_MSG1 (Offset 0x02E0) */
- #define BIT_SHIFT_FW_MSG_REG1 0
- #define BIT_MASK_FW_MSG_REG1 0xffffffffL
- #define BIT_FW_MSG_REG1(x) \
- (((x) & BIT_MASK_FW_MSG_REG1) << BIT_SHIFT_FW_MSG_REG1)
- #define BITS_FW_MSG_REG1 (BIT_MASK_FW_MSG_REG1 << BIT_SHIFT_FW_MSG_REG1)
- #define BIT_CLEAR_FW_MSG_REG1(x) ((x) & (~BITS_FW_MSG_REG1))
- #define BIT_GET_FW_MSG_REG1(x) \
- (((x) >> BIT_SHIFT_FW_MSG_REG1) & BIT_MASK_FW_MSG_REG1)
- #define BIT_SET_FW_MSG_REG1(x, v) \
- (BIT_CLEAR_FW_MSG_REG1(x) | BIT_FW_MSG_REG1(v))
- /* 2 REG_FW_MSG2 (Offset 0x02E4) */
- #define BIT_SHIFT_FW_MSG_REG2 0
- #define BIT_MASK_FW_MSG_REG2 0xffffffffL
- #define BIT_FW_MSG_REG2(x) \
- (((x) & BIT_MASK_FW_MSG_REG2) << BIT_SHIFT_FW_MSG_REG2)
- #define BITS_FW_MSG_REG2 (BIT_MASK_FW_MSG_REG2 << BIT_SHIFT_FW_MSG_REG2)
- #define BIT_CLEAR_FW_MSG_REG2(x) ((x) & (~BITS_FW_MSG_REG2))
- #define BIT_GET_FW_MSG_REG2(x) \
- (((x) >> BIT_SHIFT_FW_MSG_REG2) & BIT_MASK_FW_MSG_REG2)
- #define BIT_SET_FW_MSG_REG2(x, v) \
- (BIT_CLEAR_FW_MSG_REG2(x) | BIT_FW_MSG_REG2(v))
- /* 2 REG_FW_MSG3 (Offset 0x02E8) */
- #define BIT_SHIFT_FW_MSG_REG3 0
- #define BIT_MASK_FW_MSG_REG3 0xffffffffL
- #define BIT_FW_MSG_REG3(x) \
- (((x) & BIT_MASK_FW_MSG_REG3) << BIT_SHIFT_FW_MSG_REG3)
- #define BITS_FW_MSG_REG3 (BIT_MASK_FW_MSG_REG3 << BIT_SHIFT_FW_MSG_REG3)
- #define BIT_CLEAR_FW_MSG_REG3(x) ((x) & (~BITS_FW_MSG_REG3))
- #define BIT_GET_FW_MSG_REG3(x) \
- (((x) >> BIT_SHIFT_FW_MSG_REG3) & BIT_MASK_FW_MSG_REG3)
- #define BIT_SET_FW_MSG_REG3(x, v) \
- (BIT_CLEAR_FW_MSG_REG3(x) | BIT_FW_MSG_REG3(v))
- /* 2 REG_FW_MSG4 (Offset 0x02EC) */
- #define BIT_SHIFT_FW_MSG_REG4 0
- #define BIT_MASK_FW_MSG_REG4 0xffffffffL
- #define BIT_FW_MSG_REG4(x) \
- (((x) & BIT_MASK_FW_MSG_REG4) << BIT_SHIFT_FW_MSG_REG4)
- #define BITS_FW_MSG_REG4 (BIT_MASK_FW_MSG_REG4 << BIT_SHIFT_FW_MSG_REG4)
- #define BIT_CLEAR_FW_MSG_REG4(x) ((x) & (~BITS_FW_MSG_REG4))
- #define BIT_GET_FW_MSG_REG4(x) \
- (((x) >> BIT_SHIFT_FW_MSG_REG4) & BIT_MASK_FW_MSG_REG4)
- #define BIT_SET_FW_MSG_REG4(x, v) \
- (BIT_CLEAR_FW_MSG_REG4(x) | BIT_FW_MSG_REG4(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL (Offset 0x0300) */
- #define BIT_PCIEIO_PERSTB_SEL BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_CTRL (Offset 0x0300) */
- #define BIT_HCIIO_PERSTB_SEL BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL (Offset 0x0300) */
- #define BIT_SHIFT_PCIE_MAX_RXDMA 28
- #define BIT_MASK_PCIE_MAX_RXDMA 0x7
- #define BIT_PCIE_MAX_RXDMA(x) \
- (((x) & BIT_MASK_PCIE_MAX_RXDMA) << BIT_SHIFT_PCIE_MAX_RXDMA)
- #define BITS_PCIE_MAX_RXDMA \
- (BIT_MASK_PCIE_MAX_RXDMA << BIT_SHIFT_PCIE_MAX_RXDMA)
- #define BIT_CLEAR_PCIE_MAX_RXDMA(x) ((x) & (~BITS_PCIE_MAX_RXDMA))
- #define BIT_GET_PCIE_MAX_RXDMA(x) \
- (((x) >> BIT_SHIFT_PCIE_MAX_RXDMA) & BIT_MASK_PCIE_MAX_RXDMA)
- #define BIT_SET_PCIE_MAX_RXDMA(x, v) \
- (BIT_CLEAR_PCIE_MAX_RXDMA(x) | BIT_PCIE_MAX_RXDMA(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_CTRL (Offset 0x0300) */
- #define BIT_SHIFT_HCI_MAX_RXDMA 28
- #define BIT_MASK_HCI_MAX_RXDMA 0x7
- #define BIT_HCI_MAX_RXDMA(x) \
- (((x) & BIT_MASK_HCI_MAX_RXDMA) << BIT_SHIFT_HCI_MAX_RXDMA)
- #define BITS_HCI_MAX_RXDMA (BIT_MASK_HCI_MAX_RXDMA << BIT_SHIFT_HCI_MAX_RXDMA)
- #define BIT_CLEAR_HCI_MAX_RXDMA(x) ((x) & (~BITS_HCI_MAX_RXDMA))
- #define BIT_GET_HCI_MAX_RXDMA(x) \
- (((x) >> BIT_SHIFT_HCI_MAX_RXDMA) & BIT_MASK_HCI_MAX_RXDMA)
- #define BIT_SET_HCI_MAX_RXDMA(x, v) \
- (BIT_CLEAR_HCI_MAX_RXDMA(x) | BIT_HCI_MAX_RXDMA(v))
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_LX_CTRL1 (Offset 0x0300) */
- #define BIT_RX_LIT_EDN_SEL BIT(27)
- #define BIT_TX_LIT_EDN_SEL BIT(26)
- #define BIT_WT_LIT_EDN BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL (Offset 0x0300) */
- #define BIT_SHIFT_PCIE_MAX_TXDMA 24
- #define BIT_MASK_PCIE_MAX_TXDMA 0x7
- #define BIT_PCIE_MAX_TXDMA(x) \
- (((x) & BIT_MASK_PCIE_MAX_TXDMA) << BIT_SHIFT_PCIE_MAX_TXDMA)
- #define BITS_PCIE_MAX_TXDMA \
- (BIT_MASK_PCIE_MAX_TXDMA << BIT_SHIFT_PCIE_MAX_TXDMA)
- #define BIT_CLEAR_PCIE_MAX_TXDMA(x) ((x) & (~BITS_PCIE_MAX_TXDMA))
- #define BIT_GET_PCIE_MAX_TXDMA(x) \
- (((x) >> BIT_SHIFT_PCIE_MAX_TXDMA) & BIT_MASK_PCIE_MAX_TXDMA)
- #define BIT_SET_PCIE_MAX_TXDMA(x, v) \
- (BIT_CLEAR_PCIE_MAX_TXDMA(x) | BIT_PCIE_MAX_TXDMA(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_CTRL (Offset 0x0300) */
- #define BIT_SHIFT_HCI_MAX_TXDMA 24
- #define BIT_MASK_HCI_MAX_TXDMA 0x7
- #define BIT_HCI_MAX_TXDMA(x) \
- (((x) & BIT_MASK_HCI_MAX_TXDMA) << BIT_SHIFT_HCI_MAX_TXDMA)
- #define BITS_HCI_MAX_TXDMA (BIT_MASK_HCI_MAX_TXDMA << BIT_SHIFT_HCI_MAX_TXDMA)
- #define BIT_CLEAR_HCI_MAX_TXDMA(x) ((x) & (~BITS_HCI_MAX_TXDMA))
- #define BIT_GET_HCI_MAX_TXDMA(x) \
- (((x) >> BIT_SHIFT_HCI_MAX_TXDMA) & BIT_MASK_HCI_MAX_TXDMA)
- #define BIT_SET_HCI_MAX_TXDMA(x, v) \
- (BIT_CLEAR_HCI_MAX_TXDMA(x) | BIT_HCI_MAX_TXDMA(v))
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_LX_CTRL1 (Offset 0x0300) */
- #define BIT_RD_LITT_EDN BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CTRL (Offset 0x0300) */
- #define BIT_PWR_SCALE_START_PS BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL (Offset 0x0300) */
- #define BIT_PCIE_RST_TRXDMA_INTF BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_CTRL (Offset 0x0300) */
- #define BIT_HCI_RST_TRXDMA_INTF BIT(20)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_LX_CTRL1 (Offset 0x0300) */
- #define BIT_SHIFT_MAX_RXDMA 20
- #define BIT_MASK_MAX_RXDMA 0x7
- #define BIT_MAX_RXDMA(x) (((x) & BIT_MASK_MAX_RXDMA) << BIT_SHIFT_MAX_RXDMA)
- #define BITS_MAX_RXDMA (BIT_MASK_MAX_RXDMA << BIT_SHIFT_MAX_RXDMA)
- #define BIT_CLEAR_MAX_RXDMA(x) ((x) & (~BITS_MAX_RXDMA))
- #define BIT_GET_MAX_RXDMA(x) (((x) >> BIT_SHIFT_MAX_RXDMA) & BIT_MASK_MAX_RXDMA)
- #define BIT_SET_MAX_RXDMA(x, v) (BIT_CLEAR_MAX_RXDMA(x) | BIT_MAX_RXDMA(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL (Offset 0x0300) */
- #define BIT_PCIE_EN_SWENT_L23 BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_CTRL (Offset 0x0300) */
- #define BIT_HCI_EN_SWENT_L23 BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL (Offset 0x0300) */
- #define BIT_PCIE_EN_HWEXT_L1 BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_CTRL (Offset 0x0300) */
- #define BIT_HCI_EN_HWEXT_L1 BIT(16)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_LX_CTRL1 (Offset 0x0300) */
- #define BIT_SHIFT_MAX_TXDMA 16
- #define BIT_MASK_MAX_TXDMA 0x7
- #define BIT_MAX_TXDMA(x) (((x) & BIT_MASK_MAX_TXDMA) << BIT_SHIFT_MAX_TXDMA)
- #define BITS_MAX_TXDMA (BIT_MASK_MAX_TXDMA << BIT_SHIFT_MAX_TXDMA)
- #define BIT_CLEAR_MAX_TXDMA(x) ((x) & (~BITS_MAX_TXDMA))
- #define BIT_GET_MAX_TXDMA(x) (((x) >> BIT_SHIFT_MAX_TXDMA) & BIT_MASK_MAX_TXDMA)
- #define BIT_SET_MAX_TXDMA(x, v) (BIT_CLEAR_MAX_TXDMA(x) | BIT_MAX_TXDMA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CTRL (Offset 0x0300) */
- #define BIT_STOP_P0_MPRT_BCNQ4 BIT(6)
- #define BIT_STOP_P0_MPRT_BCNQ3 BIT(4)
- #define BIT_STOP_P0_MPRT_BCNQ2 BIT(2)
- #define BIT_STOP_P0_MPRT_BCNQ1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_INT_MIG (Offset 0x0304) */
- #define BIT_SHIFT_TXTTIMER_MATCH_NUM 28
- #define BIT_MASK_TXTTIMER_MATCH_NUM 0xf
- #define BIT_TXTTIMER_MATCH_NUM(x) \
- (((x) & BIT_MASK_TXTTIMER_MATCH_NUM) << BIT_SHIFT_TXTTIMER_MATCH_NUM)
- #define BITS_TXTTIMER_MATCH_NUM \
- (BIT_MASK_TXTTIMER_MATCH_NUM << BIT_SHIFT_TXTTIMER_MATCH_NUM)
- #define BIT_CLEAR_TXTTIMER_MATCH_NUM(x) ((x) & (~BITS_TXTTIMER_MATCH_NUM))
- #define BIT_GET_TXTTIMER_MATCH_NUM(x) \
- (((x) >> BIT_SHIFT_TXTTIMER_MATCH_NUM) & BIT_MASK_TXTTIMER_MATCH_NUM)
- #define BIT_SET_TXTTIMER_MATCH_NUM(x, v) \
- (BIT_CLEAR_TXTTIMER_MATCH_NUM(x) | BIT_TXTTIMER_MATCH_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH_CTRL (Offset 0x0304) */
- #define BIT_STOP_P0HIQ19 BIT(27)
- #define BIT_STOP_P0HIQ18 BIT(26)
- #define BIT_STOP_P0HIQ17 BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_INT_MIG (Offset 0x0304) */
- #define BIT_SHIFT_TXPKT_NUM_MATCH 24
- #define BIT_MASK_TXPKT_NUM_MATCH 0xf
- #define BIT_TXPKT_NUM_MATCH(x) \
- (((x) & BIT_MASK_TXPKT_NUM_MATCH) << BIT_SHIFT_TXPKT_NUM_MATCH)
- #define BITS_TXPKT_NUM_MATCH \
- (BIT_MASK_TXPKT_NUM_MATCH << BIT_SHIFT_TXPKT_NUM_MATCH)
- #define BIT_CLEAR_TXPKT_NUM_MATCH(x) ((x) & (~BITS_TXPKT_NUM_MATCH))
- #define BIT_GET_TXPKT_NUM_MATCH(x) \
- (((x) >> BIT_SHIFT_TXPKT_NUM_MATCH) & BIT_MASK_TXPKT_NUM_MATCH)
- #define BIT_SET_TXPKT_NUM_MATCH(x, v) \
- (BIT_CLEAR_TXPKT_NUM_MATCH(x) | BIT_TXPKT_NUM_MATCH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_INT_MIG (Offset 0x0304) */
- #define BIT_SHIFT_TRXCOUNTER_MATCH 24
- #define BIT_MASK_TRXCOUNTER_MATCH 0xff
- #define BIT_TRXCOUNTER_MATCH(x) \
- (((x) & BIT_MASK_TRXCOUNTER_MATCH) << BIT_SHIFT_TRXCOUNTER_MATCH)
- #define BITS_TRXCOUNTER_MATCH \
- (BIT_MASK_TRXCOUNTER_MATCH << BIT_SHIFT_TRXCOUNTER_MATCH)
- #define BIT_CLEAR_TRXCOUNTER_MATCH(x) ((x) & (~BITS_TRXCOUNTER_MATCH))
- #define BIT_GET_TRXCOUNTER_MATCH(x) \
- (((x) >> BIT_SHIFT_TRXCOUNTER_MATCH) & BIT_MASK_TRXCOUNTER_MATCH)
- #define BIT_SET_TRXCOUNTER_MATCH(x, v) \
- (BIT_CLEAR_TRXCOUNTER_MATCH(x) | BIT_TRXCOUNTER_MATCH(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH_CTRL (Offset 0x0304) */
- #define BIT_STOP_P0HIQ16 BIT(24)
- #define BIT_RX_CLOSE_EN_V1 BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_INT_MIG (Offset 0x0304) */
- #define BIT_SHIFT_RXTTIMER_MATCH_NUM 20
- #define BIT_MASK_RXTTIMER_MATCH_NUM 0xf
- #define BIT_RXTTIMER_MATCH_NUM(x) \
- (((x) & BIT_MASK_RXTTIMER_MATCH_NUM) << BIT_SHIFT_RXTTIMER_MATCH_NUM)
- #define BITS_RXTTIMER_MATCH_NUM \
- (BIT_MASK_RXTTIMER_MATCH_NUM << BIT_SHIFT_RXTTIMER_MATCH_NUM)
- #define BIT_CLEAR_RXTTIMER_MATCH_NUM(x) ((x) & (~BITS_RXTTIMER_MATCH_NUM))
- #define BIT_GET_RXTTIMER_MATCH_NUM(x) \
- (((x) >> BIT_SHIFT_RXTTIMER_MATCH_NUM) & BIT_MASK_RXTTIMER_MATCH_NUM)
- #define BIT_SET_RXTTIMER_MATCH_NUM(x, v) \
- (BIT_CLEAR_RXTTIMER_MATCH_NUM(x) | BIT_RXTTIMER_MATCH_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH_CTRL (Offset 0x0304) */
- #define BIT_STOP_FWCMDQ BIT(20)
- #define BIT_STOP_P0BCNQ BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_INT_MIG (Offset 0x0304) */
- #define BIT_SHIFT_RXPKT_NUM_MATCH 16
- #define BIT_MASK_RXPKT_NUM_MATCH 0xf
- #define BIT_RXPKT_NUM_MATCH(x) \
- (((x) & BIT_MASK_RXPKT_NUM_MATCH) << BIT_SHIFT_RXPKT_NUM_MATCH)
- #define BITS_RXPKT_NUM_MATCH \
- (BIT_MASK_RXPKT_NUM_MATCH << BIT_SHIFT_RXPKT_NUM_MATCH)
- #define BIT_CLEAR_RXPKT_NUM_MATCH(x) ((x) & (~BITS_RXPKT_NUM_MATCH))
- #define BIT_GET_RXPKT_NUM_MATCH(x) \
- (((x) >> BIT_SHIFT_RXPKT_NUM_MATCH) & BIT_MASK_RXPKT_NUM_MATCH)
- #define BIT_SET_RXPKT_NUM_MATCH(x, v) \
- (BIT_CLEAR_RXPKT_NUM_MATCH(x) | BIT_RXPKT_NUM_MATCH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_INT_MIG (Offset 0x0304) */
- #define BIT_SHIFT_TRXTIMER_MATCH 16
- #define BIT_MASK_TRXTIMER_MATCH 0xff
- #define BIT_TRXTIMER_MATCH(x) \
- (((x) & BIT_MASK_TRXTIMER_MATCH) << BIT_SHIFT_TRXTIMER_MATCH)
- #define BITS_TRXTIMER_MATCH \
- (BIT_MASK_TRXTIMER_MATCH << BIT_SHIFT_TRXTIMER_MATCH)
- #define BIT_CLEAR_TRXTIMER_MATCH(x) ((x) & (~BITS_TRXTIMER_MATCH))
- #define BIT_GET_TRXTIMER_MATCH(x) \
- (((x) >> BIT_SHIFT_TRXTIMER_MATCH) & BIT_MASK_TRXTIMER_MATCH)
- #define BIT_SET_TRXTIMER_MATCH(x, v) \
- (BIT_CLEAR_TRXTIMER_MATCH(x) | BIT_TRXTIMER_MATCH(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH_CTRL (Offset 0x0304) */
- #define BIT_STOP_P0MGQ BIT(16)
- #define BIT_STOP_ACH13 BIT(15)
- #define BIT_STOP_ACH12 BIT(14)
- #define BIT_STOP_ACH11 BIT(13)
- #define BIT_STOP_ACH10 BIT(12)
- #define BIT_STOP_ACH9 BIT(11)
- #define BIT_STOP_ACH8 BIT(10)
- #define BIT_STOP_ACH7 BIT(9)
- #define BIT_STOP_ACH6 BIT(8)
- #define BIT_STOP_ACH5 BIT(7)
- #define BIT_STOP_ACH4 BIT(6)
- #define BIT_STOP_ACH3 BIT(5)
- #define BIT_STOP_ACH2 BIT(4)
- #define BIT_STOP_ACH1 BIT(3)
- #define BIT_STOP_ACH0 BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_INT_MIG (Offset 0x0304) */
- #define BIT_SHIFT_MIGRATE_TIMER 0
- #define BIT_MASK_MIGRATE_TIMER 0xffff
- #define BIT_MIGRATE_TIMER(x) \
- (((x) & BIT_MASK_MIGRATE_TIMER) << BIT_SHIFT_MIGRATE_TIMER)
- #define BITS_MIGRATE_TIMER (BIT_MASK_MIGRATE_TIMER << BIT_SHIFT_MIGRATE_TIMER)
- #define BIT_CLEAR_MIGRATE_TIMER(x) ((x) & (~BITS_MIGRATE_TIMER))
- #define BIT_GET_MIGRATE_TIMER(x) \
- (((x) >> BIT_SHIFT_MIGRATE_TIMER) & BIT_MASK_MIGRATE_TIMER)
- #define BIT_SET_MIGRATE_TIMER(x, v) \
- (BIT_CLEAR_MIGRATE_TIMER(x) | BIT_MIGRATE_TIMER(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_INT_MIG (Offset 0x0304) */
- #define BIT_SHIFT_TRXTIMER_UNIT 0
- #define BIT_MASK_TRXTIMER_UNIT 0x3
- #define BIT_TRXTIMER_UNIT(x) \
- (((x) & BIT_MASK_TRXTIMER_UNIT) << BIT_SHIFT_TRXTIMER_UNIT)
- #define BITS_TRXTIMER_UNIT (BIT_MASK_TRXTIMER_UNIT << BIT_SHIFT_TRXTIMER_UNIT)
- #define BIT_CLEAR_TRXTIMER_UNIT(x) ((x) & (~BITS_TRXTIMER_UNIT))
- #define BIT_GET_TRXTIMER_UNIT(x) \
- (((x) >> BIT_SHIFT_TRXTIMER_UNIT) & BIT_MASK_TRXTIMER_UNIT)
- #define BIT_SET_TRXTIMER_UNIT(x, v) \
- (BIT_CLEAR_TRXTIMER_UNIT(x) | BIT_TRXTIMER_UNIT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH_CTRL (Offset 0x0304) */
- #define BIT_STOP_P0RX BIT(0)
- /* 2 REG_HIQ_CTRL (Offset 0x0308) */
- #define BIT_STOP_P0HIQ15 BIT(15)
- #define BIT_STOP_P0HIQ14 BIT(14)
- #define BIT_STOP_P0HIQ13 BIT(13)
- #define BIT_STOP_P0HIQ12 BIT(12)
- #define BIT_STOP_P0HIQ11 BIT(11)
- #define BIT_STOP_P0HIQ10 BIT(10)
- #define BIT_STOP_P0HIQ9 BIT(9)
- #define BIT_STOP_P0HIQ8 BIT(8)
- #define BIT_STOP_P0HIQ7 BIT(7)
- #define BIT_STOP_P0HIQ6 BIT(6)
- #define BIT_STOP_P0HIQ5 BIT(5)
- #define BIT_STOP_P0HIQ4 BIT(4)
- #define BIT_STOP_P0HIQ3 BIT(3)
- #define BIT_STOP_P0HIQ2 BIT(2)
- #define BIT_STOP_P0HIQ1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCNQ_TXBD_DESA (Offset 0x0308) */
- #define BIT_SHIFT_BCNQ_TXBD_DESA 0
- #define BIT_MASK_BCNQ_TXBD_DESA 0xffffffffffffffffL
- #define BIT_BCNQ_TXBD_DESA(x) \
- (((x) & BIT_MASK_BCNQ_TXBD_DESA) << BIT_SHIFT_BCNQ_TXBD_DESA)
- #define BITS_BCNQ_TXBD_DESA \
- (BIT_MASK_BCNQ_TXBD_DESA << BIT_SHIFT_BCNQ_TXBD_DESA)
- #define BIT_CLEAR_BCNQ_TXBD_DESA(x) ((x) & (~BITS_BCNQ_TXBD_DESA))
- #define BIT_GET_BCNQ_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_BCNQ_TXBD_DESA) & BIT_MASK_BCNQ_TXBD_DESA)
- #define BIT_SET_BCNQ_TXBD_DESA(x, v) \
- (BIT_CLEAR_BCNQ_TXBD_DESA(x) | BIT_BCNQ_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIQ_CTRL (Offset 0x0308) */
- #define BIT_STOP_P0HIQ0 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_TXBD_DESA (Offset 0x0310) */
- #define BIT_SHIFT_MGQ_TXBD_DESA 0
- #define BIT_MASK_MGQ_TXBD_DESA 0xffffffffffffffffL
- #define BIT_MGQ_TXBD_DESA(x) \
- (((x) & BIT_MASK_MGQ_TXBD_DESA) << BIT_SHIFT_MGQ_TXBD_DESA)
- #define BITS_MGQ_TXBD_DESA (BIT_MASK_MGQ_TXBD_DESA << BIT_SHIFT_MGQ_TXBD_DESA)
- #define BIT_CLEAR_MGQ_TXBD_DESA(x) ((x) & (~BITS_MGQ_TXBD_DESA))
- #define BIT_GET_MGQ_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_MGQ_TXBD_DESA) & BIT_MASK_MGQ_TXBD_DESA)
- #define BIT_SET_MGQ_TXBD_DESA(x, v) \
- (BIT_CLEAR_MGQ_TXBD_DESA(x) | BIT_MGQ_TXBD_DESA(v))
- /* 2 REG_VOQ_TXBD_DESA (Offset 0x0318) */
- #define BIT_SHIFT_VOQ_TXBD_DESA 0
- #define BIT_MASK_VOQ_TXBD_DESA 0xffffffffffffffffL
- #define BIT_VOQ_TXBD_DESA(x) \
- (((x) & BIT_MASK_VOQ_TXBD_DESA) << BIT_SHIFT_VOQ_TXBD_DESA)
- #define BITS_VOQ_TXBD_DESA (BIT_MASK_VOQ_TXBD_DESA << BIT_SHIFT_VOQ_TXBD_DESA)
- #define BIT_CLEAR_VOQ_TXBD_DESA(x) ((x) & (~BITS_VOQ_TXBD_DESA))
- #define BIT_GET_VOQ_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_VOQ_TXBD_DESA) & BIT_MASK_VOQ_TXBD_DESA)
- #define BIT_SET_VOQ_TXBD_DESA(x, v) \
- (BIT_CLEAR_VOQ_TXBD_DESA(x) | BIT_VOQ_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH0_TXBD_DESA_L (Offset 0x0318) */
- #define BIT_SHIFT_ACH0_TXBD_DESA_L 0
- #define BIT_MASK_ACH0_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH0_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH0_TXBD_DESA_L) << BIT_SHIFT_ACH0_TXBD_DESA_L)
- #define BITS_ACH0_TXBD_DESA_L \
- (BIT_MASK_ACH0_TXBD_DESA_L << BIT_SHIFT_ACH0_TXBD_DESA_L)
- #define BIT_CLEAR_ACH0_TXBD_DESA_L(x) ((x) & (~BITS_ACH0_TXBD_DESA_L))
- #define BIT_GET_ACH0_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH0_TXBD_DESA_L) & BIT_MASK_ACH0_TXBD_DESA_L)
- #define BIT_SET_ACH0_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH0_TXBD_DESA_L(x) | BIT_ACH0_TXBD_DESA_L(v))
- /* 2 REG_ACH0_TXBD_DESA_H (Offset 0x031C) */
- #define BIT_SHIFT_ACH0_TXBD_DESA_H 0
- #define BIT_MASK_ACH0_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH0_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH0_TXBD_DESA_H) << BIT_SHIFT_ACH0_TXBD_DESA_H)
- #define BITS_ACH0_TXBD_DESA_H \
- (BIT_MASK_ACH0_TXBD_DESA_H << BIT_SHIFT_ACH0_TXBD_DESA_H)
- #define BIT_CLEAR_ACH0_TXBD_DESA_H(x) ((x) & (~BITS_ACH0_TXBD_DESA_H))
- #define BIT_GET_ACH0_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH0_TXBD_DESA_H) & BIT_MASK_ACH0_TXBD_DESA_H)
- #define BIT_SET_ACH0_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH0_TXBD_DESA_H(x) | BIT_ACH0_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VIQ_TXBD_DESA (Offset 0x0320) */
- #define BIT_SHIFT_VIQ_TXBD_DESA 0
- #define BIT_MASK_VIQ_TXBD_DESA 0xffffffffffffffffL
- #define BIT_VIQ_TXBD_DESA(x) \
- (((x) & BIT_MASK_VIQ_TXBD_DESA) << BIT_SHIFT_VIQ_TXBD_DESA)
- #define BITS_VIQ_TXBD_DESA (BIT_MASK_VIQ_TXBD_DESA << BIT_SHIFT_VIQ_TXBD_DESA)
- #define BIT_CLEAR_VIQ_TXBD_DESA(x) ((x) & (~BITS_VIQ_TXBD_DESA))
- #define BIT_GET_VIQ_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_VIQ_TXBD_DESA) & BIT_MASK_VIQ_TXBD_DESA)
- #define BIT_SET_VIQ_TXBD_DESA(x, v) \
- (BIT_CLEAR_VIQ_TXBD_DESA(x) | BIT_VIQ_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH1_TXBD_DESA_L (Offset 0x0320) */
- #define BIT_SHIFT_ACH1_TXBD_DESA_L 0
- #define BIT_MASK_ACH1_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH1_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH1_TXBD_DESA_L) << BIT_SHIFT_ACH1_TXBD_DESA_L)
- #define BITS_ACH1_TXBD_DESA_L \
- (BIT_MASK_ACH1_TXBD_DESA_L << BIT_SHIFT_ACH1_TXBD_DESA_L)
- #define BIT_CLEAR_ACH1_TXBD_DESA_L(x) ((x) & (~BITS_ACH1_TXBD_DESA_L))
- #define BIT_GET_ACH1_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH1_TXBD_DESA_L) & BIT_MASK_ACH1_TXBD_DESA_L)
- #define BIT_SET_ACH1_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH1_TXBD_DESA_L(x) | BIT_ACH1_TXBD_DESA_L(v))
- /* 2 REG_ACH1_TXBD_DESA_H (Offset 0x0324) */
- #define BIT_SHIFT_ACH1_TXBD_DESA_H 0
- #define BIT_MASK_ACH1_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH1_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH1_TXBD_DESA_H) << BIT_SHIFT_ACH1_TXBD_DESA_H)
- #define BITS_ACH1_TXBD_DESA_H \
- (BIT_MASK_ACH1_TXBD_DESA_H << BIT_SHIFT_ACH1_TXBD_DESA_H)
- #define BIT_CLEAR_ACH1_TXBD_DESA_H(x) ((x) & (~BITS_ACH1_TXBD_DESA_H))
- #define BIT_GET_ACH1_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH1_TXBD_DESA_H) & BIT_MASK_ACH1_TXBD_DESA_H)
- #define BIT_SET_ACH1_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH1_TXBD_DESA_H(x) | BIT_ACH1_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BEQ_TXBD_DESA (Offset 0x0328) */
- #define BIT_SHIFT_BEQ_TXBD_DESA 0
- #define BIT_MASK_BEQ_TXBD_DESA 0xffffffffffffffffL
- #define BIT_BEQ_TXBD_DESA(x) \
- (((x) & BIT_MASK_BEQ_TXBD_DESA) << BIT_SHIFT_BEQ_TXBD_DESA)
- #define BITS_BEQ_TXBD_DESA (BIT_MASK_BEQ_TXBD_DESA << BIT_SHIFT_BEQ_TXBD_DESA)
- #define BIT_CLEAR_BEQ_TXBD_DESA(x) ((x) & (~BITS_BEQ_TXBD_DESA))
- #define BIT_GET_BEQ_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_BEQ_TXBD_DESA) & BIT_MASK_BEQ_TXBD_DESA)
- #define BIT_SET_BEQ_TXBD_DESA(x, v) \
- (BIT_CLEAR_BEQ_TXBD_DESA(x) | BIT_BEQ_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH2_TXBD_DESA_L (Offset 0x0328) */
- #define BIT_SHIFT_ACH2_TXBD_DESA_L 0
- #define BIT_MASK_ACH2_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH2_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH2_TXBD_DESA_L) << BIT_SHIFT_ACH2_TXBD_DESA_L)
- #define BITS_ACH2_TXBD_DESA_L \
- (BIT_MASK_ACH2_TXBD_DESA_L << BIT_SHIFT_ACH2_TXBD_DESA_L)
- #define BIT_CLEAR_ACH2_TXBD_DESA_L(x) ((x) & (~BITS_ACH2_TXBD_DESA_L))
- #define BIT_GET_ACH2_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH2_TXBD_DESA_L) & BIT_MASK_ACH2_TXBD_DESA_L)
- #define BIT_SET_ACH2_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH2_TXBD_DESA_L(x) | BIT_ACH2_TXBD_DESA_L(v))
- /* 2 REG_ACH2_TXBD_DESA_H (Offset 0x032C) */
- #define BIT_SHIFT_ACH2_TXBD_DESA_H 0
- #define BIT_MASK_ACH2_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH2_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH2_TXBD_DESA_H) << BIT_SHIFT_ACH2_TXBD_DESA_H)
- #define BITS_ACH2_TXBD_DESA_H \
- (BIT_MASK_ACH2_TXBD_DESA_H << BIT_SHIFT_ACH2_TXBD_DESA_H)
- #define BIT_CLEAR_ACH2_TXBD_DESA_H(x) ((x) & (~BITS_ACH2_TXBD_DESA_H))
- #define BIT_GET_ACH2_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH2_TXBD_DESA_H) & BIT_MASK_ACH2_TXBD_DESA_H)
- #define BIT_SET_ACH2_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH2_TXBD_DESA_H(x) | BIT_ACH2_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BKQ_TXBD_DESA (Offset 0x0330) */
- #define BIT_SHIFT_BKQ_TXBD_DESA 0
- #define BIT_MASK_BKQ_TXBD_DESA 0xffffffffffffffffL
- #define BIT_BKQ_TXBD_DESA(x) \
- (((x) & BIT_MASK_BKQ_TXBD_DESA) << BIT_SHIFT_BKQ_TXBD_DESA)
- #define BITS_BKQ_TXBD_DESA (BIT_MASK_BKQ_TXBD_DESA << BIT_SHIFT_BKQ_TXBD_DESA)
- #define BIT_CLEAR_BKQ_TXBD_DESA(x) ((x) & (~BITS_BKQ_TXBD_DESA))
- #define BIT_GET_BKQ_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_BKQ_TXBD_DESA) & BIT_MASK_BKQ_TXBD_DESA)
- #define BIT_SET_BKQ_TXBD_DESA(x, v) \
- (BIT_CLEAR_BKQ_TXBD_DESA(x) | BIT_BKQ_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH3_TXBD_DESA_L (Offset 0x0330) */
- #define BIT_SHIFT_ACH3_TXBD_DESA_L 0
- #define BIT_MASK_ACH3_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH3_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH3_TXBD_DESA_L) << BIT_SHIFT_ACH3_TXBD_DESA_L)
- #define BITS_ACH3_TXBD_DESA_L \
- (BIT_MASK_ACH3_TXBD_DESA_L << BIT_SHIFT_ACH3_TXBD_DESA_L)
- #define BIT_CLEAR_ACH3_TXBD_DESA_L(x) ((x) & (~BITS_ACH3_TXBD_DESA_L))
- #define BIT_GET_ACH3_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH3_TXBD_DESA_L) & BIT_MASK_ACH3_TXBD_DESA_L)
- #define BIT_SET_ACH3_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH3_TXBD_DESA_L(x) | BIT_ACH3_TXBD_DESA_L(v))
- /* 2 REG_ACH3_TXBD_DESA_H (Offset 0x0334) */
- #define BIT_SHIFT_ACH3_TXBD_DESA_H 0
- #define BIT_MASK_ACH3_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH3_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH3_TXBD_DESA_H) << BIT_SHIFT_ACH3_TXBD_DESA_H)
- #define BITS_ACH3_TXBD_DESA_H \
- (BIT_MASK_ACH3_TXBD_DESA_H << BIT_SHIFT_ACH3_TXBD_DESA_H)
- #define BIT_CLEAR_ACH3_TXBD_DESA_H(x) ((x) & (~BITS_ACH3_TXBD_DESA_H))
- #define BIT_GET_ACH3_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH3_TXBD_DESA_H) & BIT_MASK_ACH3_TXBD_DESA_H)
- #define BIT_SET_ACH3_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH3_TXBD_DESA_H(x) | BIT_ACH3_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXQ_RXBD_DESA (Offset 0x0338) */
- #define BIT_SHIFT_RXQ_RXBD_DESA 0
- #define BIT_MASK_RXQ_RXBD_DESA 0xffffffffffffffffL
- #define BIT_RXQ_RXBD_DESA(x) \
- (((x) & BIT_MASK_RXQ_RXBD_DESA) << BIT_SHIFT_RXQ_RXBD_DESA)
- #define BITS_RXQ_RXBD_DESA (BIT_MASK_RXQ_RXBD_DESA << BIT_SHIFT_RXQ_RXBD_DESA)
- #define BIT_CLEAR_RXQ_RXBD_DESA(x) ((x) & (~BITS_RXQ_RXBD_DESA))
- #define BIT_GET_RXQ_RXBD_DESA(x) \
- (((x) >> BIT_SHIFT_RXQ_RXBD_DESA) & BIT_MASK_RXQ_RXBD_DESA)
- #define BIT_SET_RXQ_RXBD_DESA(x, v) \
- (BIT_CLEAR_RXQ_RXBD_DESA(x) | BIT_RXQ_RXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0RXQ_RXBD_DESA_L (Offset 0x0338) */
- #define BIT_SHIFT_P0RXQ_RXBD_DESA_L 0
- #define BIT_MASK_P0RXQ_RXBD_DESA_L 0xffffffffL
- #define BIT_P0RXQ_RXBD_DESA_L(x) \
- (((x) & BIT_MASK_P0RXQ_RXBD_DESA_L) << BIT_SHIFT_P0RXQ_RXBD_DESA_L)
- #define BITS_P0RXQ_RXBD_DESA_L \
- (BIT_MASK_P0RXQ_RXBD_DESA_L << BIT_SHIFT_P0RXQ_RXBD_DESA_L)
- #define BIT_CLEAR_P0RXQ_RXBD_DESA_L(x) ((x) & (~BITS_P0RXQ_RXBD_DESA_L))
- #define BIT_GET_P0RXQ_RXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_P0RXQ_RXBD_DESA_L) & BIT_MASK_P0RXQ_RXBD_DESA_L)
- #define BIT_SET_P0RXQ_RXBD_DESA_L(x, v) \
- (BIT_CLEAR_P0RXQ_RXBD_DESA_L(x) | BIT_P0RXQ_RXBD_DESA_L(v))
- /* 2 REG_P0RXQ_RXBD_DESA_H (Offset 0x033C) */
- #define BIT_SHIFT_P0RXQ_RXBD_DESA_H 0
- #define BIT_MASK_P0RXQ_RXBD_DESA_H 0xffffffffL
- #define BIT_P0RXQ_RXBD_DESA_H(x) \
- (((x) & BIT_MASK_P0RXQ_RXBD_DESA_H) << BIT_SHIFT_P0RXQ_RXBD_DESA_H)
- #define BITS_P0RXQ_RXBD_DESA_H \
- (BIT_MASK_P0RXQ_RXBD_DESA_H << BIT_SHIFT_P0RXQ_RXBD_DESA_H)
- #define BIT_CLEAR_P0RXQ_RXBD_DESA_H(x) ((x) & (~BITS_P0RXQ_RXBD_DESA_H))
- #define BIT_GET_P0RXQ_RXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_P0RXQ_RXBD_DESA_H) & BIT_MASK_P0RXQ_RXBD_DESA_H)
- #define BIT_SET_P0RXQ_RXBD_DESA_H(x, v) \
- (BIT_CLEAR_P0RXQ_RXBD_DESA_H(x) | BIT_P0RXQ_RXBD_DESA_H(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI0Q_TXBD_DESA (Offset 0x0340) */
- #define BIT_SHIFT_HI0Q_TXBD_DESA 0
- #define BIT_MASK_HI0Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI0Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI0Q_TXBD_DESA) << BIT_SHIFT_HI0Q_TXBD_DESA)
- #define BITS_HI0Q_TXBD_DESA \
- (BIT_MASK_HI0Q_TXBD_DESA << BIT_SHIFT_HI0Q_TXBD_DESA)
- #define BIT_CLEAR_HI0Q_TXBD_DESA(x) ((x) & (~BITS_HI0Q_TXBD_DESA))
- #define BIT_GET_HI0Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI0Q_TXBD_DESA) & BIT_MASK_HI0Q_TXBD_DESA)
- #define BIT_SET_HI0Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI0Q_TXBD_DESA(x) | BIT_HI0Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0BCNQ_TXBD_DESA_L (Offset 0x0340) */
- #define BIT_SHIFT_P0BCNQ_TXBD_DESA_L 0
- #define BIT_MASK_P0BCNQ_TXBD_DESA_L 0xffffffffL
- #define BIT_P0BCNQ_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_P0BCNQ_TXBD_DESA_L) << BIT_SHIFT_P0BCNQ_TXBD_DESA_L)
- #define BITS_P0BCNQ_TXBD_DESA_L \
- (BIT_MASK_P0BCNQ_TXBD_DESA_L << BIT_SHIFT_P0BCNQ_TXBD_DESA_L)
- #define BIT_CLEAR_P0BCNQ_TXBD_DESA_L(x) ((x) & (~BITS_P0BCNQ_TXBD_DESA_L))
- #define BIT_GET_P0BCNQ_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_P0BCNQ_TXBD_DESA_L) & BIT_MASK_P0BCNQ_TXBD_DESA_L)
- #define BIT_SET_P0BCNQ_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_P0BCNQ_TXBD_DESA_L(x) | BIT_P0BCNQ_TXBD_DESA_L(v))
- /* 2 REG_P0BCNQ_TXBD_DESA_H (Offset 0x0344) */
- #define BIT_SHIFT_P0BCNQ_TXBD_DESA_H 0
- #define BIT_MASK_P0BCNQ_TXBD_DESA_H 0xffffffffL
- #define BIT_P0BCNQ_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_P0BCNQ_TXBD_DESA_H) << BIT_SHIFT_P0BCNQ_TXBD_DESA_H)
- #define BITS_P0BCNQ_TXBD_DESA_H \
- (BIT_MASK_P0BCNQ_TXBD_DESA_H << BIT_SHIFT_P0BCNQ_TXBD_DESA_H)
- #define BIT_CLEAR_P0BCNQ_TXBD_DESA_H(x) ((x) & (~BITS_P0BCNQ_TXBD_DESA_H))
- #define BIT_GET_P0BCNQ_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_P0BCNQ_TXBD_DESA_H) & BIT_MASK_P0BCNQ_TXBD_DESA_H)
- #define BIT_SET_P0BCNQ_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_P0BCNQ_TXBD_DESA_H(x) | BIT_P0BCNQ_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI1Q_TXBD_DESA (Offset 0x0348) */
- #define BIT_SHIFT_HI1Q_TXBD_DESA 0
- #define BIT_MASK_HI1Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI1Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI1Q_TXBD_DESA) << BIT_SHIFT_HI1Q_TXBD_DESA)
- #define BITS_HI1Q_TXBD_DESA \
- (BIT_MASK_HI1Q_TXBD_DESA << BIT_SHIFT_HI1Q_TXBD_DESA)
- #define BIT_CLEAR_HI1Q_TXBD_DESA(x) ((x) & (~BITS_HI1Q_TXBD_DESA))
- #define BIT_GET_HI1Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI1Q_TXBD_DESA) & BIT_MASK_HI1Q_TXBD_DESA)
- #define BIT_SET_HI1Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI1Q_TXBD_DESA(x) | BIT_HI1Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWCMDQ_TXBD_DESA_L (Offset 0x0348) */
- #define BIT_SHIFT_FWCMDQ_TXBD_DESA_L 0
- #define BIT_MASK_FWCMDQ_TXBD_DESA_L 0xffffffffL
- #define BIT_FWCMDQ_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_FWCMDQ_TXBD_DESA_L) << BIT_SHIFT_FWCMDQ_TXBD_DESA_L)
- #define BITS_FWCMDQ_TXBD_DESA_L \
- (BIT_MASK_FWCMDQ_TXBD_DESA_L << BIT_SHIFT_FWCMDQ_TXBD_DESA_L)
- #define BIT_CLEAR_FWCMDQ_TXBD_DESA_L(x) ((x) & (~BITS_FWCMDQ_TXBD_DESA_L))
- #define BIT_GET_FWCMDQ_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_TXBD_DESA_L) & BIT_MASK_FWCMDQ_TXBD_DESA_L)
- #define BIT_SET_FWCMDQ_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_FWCMDQ_TXBD_DESA_L(x) | BIT_FWCMDQ_TXBD_DESA_L(v))
- /* 2 REG_FWCMDQ_TXBD_DESA_H (Offset 0x034C) */
- #define BIT_SHIFT_FWCMDQ_TXBD_DESA_H 0
- #define BIT_MASK_FWCMDQ_TXBD_DESA_H 0xffffffffL
- #define BIT_FWCMDQ_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_FWCMDQ_TXBD_DESA_H) << BIT_SHIFT_FWCMDQ_TXBD_DESA_H)
- #define BITS_FWCMDQ_TXBD_DESA_H \
- (BIT_MASK_FWCMDQ_TXBD_DESA_H << BIT_SHIFT_FWCMDQ_TXBD_DESA_H)
- #define BIT_CLEAR_FWCMDQ_TXBD_DESA_H(x) ((x) & (~BITS_FWCMDQ_TXBD_DESA_H))
- #define BIT_GET_FWCMDQ_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_TXBD_DESA_H) & BIT_MASK_FWCMDQ_TXBD_DESA_H)
- #define BIT_SET_FWCMDQ_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_FWCMDQ_TXBD_DESA_H(x) | BIT_FWCMDQ_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI2Q_TXBD_DESA (Offset 0x0350) */
- #define BIT_SHIFT_HI2Q_TXBD_DESA 0
- #define BIT_MASK_HI2Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI2Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI2Q_TXBD_DESA) << BIT_SHIFT_HI2Q_TXBD_DESA)
- #define BITS_HI2Q_TXBD_DESA \
- (BIT_MASK_HI2Q_TXBD_DESA << BIT_SHIFT_HI2Q_TXBD_DESA)
- #define BIT_CLEAR_HI2Q_TXBD_DESA(x) ((x) & (~BITS_HI2Q_TXBD_DESA))
- #define BIT_GET_HI2Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI2Q_TXBD_DESA) & BIT_MASK_HI2Q_TXBD_DESA)
- #define BIT_SET_HI2Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI2Q_TXBD_DESA(x) | BIT_HI2Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_HRPWM1_HCPWM1_DCPU (Offset 0x0354) */
- #define BIT_SHIFT_PCIE_HCPWM1_DCPU 16
- #define BIT_MASK_PCIE_HCPWM1_DCPU 0xff
- #define BIT_PCIE_HCPWM1_DCPU(x) \
- (((x) & BIT_MASK_PCIE_HCPWM1_DCPU) << BIT_SHIFT_PCIE_HCPWM1_DCPU)
- #define BITS_PCIE_HCPWM1_DCPU \
- (BIT_MASK_PCIE_HCPWM1_DCPU << BIT_SHIFT_PCIE_HCPWM1_DCPU)
- #define BIT_CLEAR_PCIE_HCPWM1_DCPU(x) ((x) & (~BITS_PCIE_HCPWM1_DCPU))
- #define BIT_GET_PCIE_HCPWM1_DCPU(x) \
- (((x) >> BIT_SHIFT_PCIE_HCPWM1_DCPU) & BIT_MASK_PCIE_HCPWM1_DCPU)
- #define BIT_SET_PCIE_HCPWM1_DCPU(x, v) \
- (BIT_CLEAR_PCIE_HCPWM1_DCPU(x) | BIT_PCIE_HCPWM1_DCPU(v))
- #define BIT_SHIFT_PCIE_HRPWM1_DCPU 8
- #define BIT_MASK_PCIE_HRPWM1_DCPU 0xff
- #define BIT_PCIE_HRPWM1_DCPU(x) \
- (((x) & BIT_MASK_PCIE_HRPWM1_DCPU) << BIT_SHIFT_PCIE_HRPWM1_DCPU)
- #define BITS_PCIE_HRPWM1_DCPU \
- (BIT_MASK_PCIE_HRPWM1_DCPU << BIT_SHIFT_PCIE_HRPWM1_DCPU)
- #define BIT_CLEAR_PCIE_HRPWM1_DCPU(x) ((x) & (~BITS_PCIE_HRPWM1_DCPU))
- #define BIT_GET_PCIE_HRPWM1_DCPU(x) \
- (((x) >> BIT_SHIFT_PCIE_HRPWM1_DCPU) & BIT_MASK_PCIE_HRPWM1_DCPU)
- #define BIT_SET_PCIE_HRPWM1_DCPU(x, v) \
- (BIT_CLEAR_PCIE_HRPWM1_DCPU(x) | BIT_PCIE_HRPWM1_DCPU(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI3Q_TXBD_DESA (Offset 0x0358) */
- #define BIT_SHIFT_HI3Q_TXBD_DESA 0
- #define BIT_MASK_HI3Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI3Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI3Q_TXBD_DESA) << BIT_SHIFT_HI3Q_TXBD_DESA)
- #define BITS_HI3Q_TXBD_DESA \
- (BIT_MASK_HI3Q_TXBD_DESA << BIT_SHIFT_HI3Q_TXBD_DESA)
- #define BIT_CLEAR_HI3Q_TXBD_DESA(x) ((x) & (~BITS_HI3Q_TXBD_DESA))
- #define BIT_GET_HI3Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI3Q_TXBD_DESA) & BIT_MASK_HI3Q_TXBD_DESA)
- #define BIT_SET_HI3Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI3Q_TXBD_DESA(x) | BIT_HI3Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0_MPRT_BCNQ_TXBD_DESA_L (Offset 0x0358) */
- #define BIT_SHIFT_P0_MPRT_BCNQ_TXBD_DESA_L 0
- #define BIT_MASK_P0_MPRT_BCNQ_TXBD_DESA_L 0xffffffffL
- #define BIT_P0_MPRT_BCNQ_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_P0_MPRT_BCNQ_TXBD_DESA_L) \
- << BIT_SHIFT_P0_MPRT_BCNQ_TXBD_DESA_L)
- #define BITS_P0_MPRT_BCNQ_TXBD_DESA_L \
- (BIT_MASK_P0_MPRT_BCNQ_TXBD_DESA_L \
- << BIT_SHIFT_P0_MPRT_BCNQ_TXBD_DESA_L)
- #define BIT_CLEAR_P0_MPRT_BCNQ_TXBD_DESA_L(x) \
- ((x) & (~BITS_P0_MPRT_BCNQ_TXBD_DESA_L))
- #define BIT_GET_P0_MPRT_BCNQ_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_P0_MPRT_BCNQ_TXBD_DESA_L) & \
- BIT_MASK_P0_MPRT_BCNQ_TXBD_DESA_L)
- #define BIT_SET_P0_MPRT_BCNQ_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_P0_MPRT_BCNQ_TXBD_DESA_L(x) | \
- BIT_P0_MPRT_BCNQ_TXBD_DESA_L(v))
- /* 2 REG_P0_MPRT_BCNQ_TXBD_DESA_H (Offset 0x035C) */
- #define BIT_CLR_P0HI15Q_HW_IDX BIT(29)
- #define BIT_CLR_P0HI14Q_HW_IDX BIT(28)
- #define BIT_CLR_P0HI13Q_HW_IDX BIT(27)
- #define BIT_CLR_P0HI12Q_HW_IDX BIT(26)
- #define BIT_CLR_P0HI11Q_HW_IDX BIT(25)
- #define BIT_CLR_P0HI10Q_HW_IDX BIT(24)
- #define BIT_CLR_P0HI9Q_HW_IDX BIT(23)
- #define BIT_CLR_P0HI8Q_HW_IDX BIT(22)
- #define BIT_CLR_ACH7_HW_IDX BIT(21)
- #define BIT_CLR_ACH13_HW_IDX BIT(21)
- #define BIT_CLR_ACH6_HW_IDX BIT(20)
- #define BIT_CLR_ACH12_HW_IDX BIT(20)
- #define BIT_CLR_ACH5_HW_IDX BIT(19)
- #define BIT_CLR_ACH11_HW_IDX BIT(19)
- #define BIT_CLR_ACH4_HW_IDX BIT(18)
- #define BIT_CLR_ACH10_HW_IDX BIT(18)
- #define BIT_CLR_ACH9_HW_IDX BIT(17)
- #define BIT_CLR_ACH8_HW_IDX BIT(16)
- #define BIT_SHIFT_P0_MPRT_BCNQ_DESC_MODE 13
- #define BIT_MASK_P0_MPRT_BCNQ_DESC_MODE 0x3
- #define BIT_P0_MPRT_BCNQ_DESC_MODE(x) \
- (((x) & BIT_MASK_P0_MPRT_BCNQ_DESC_MODE) \
- << BIT_SHIFT_P0_MPRT_BCNQ_DESC_MODE)
- #define BITS_P0_MPRT_BCNQ_DESC_MODE \
- (BIT_MASK_P0_MPRT_BCNQ_DESC_MODE << BIT_SHIFT_P0_MPRT_BCNQ_DESC_MODE)
- #define BIT_CLEAR_P0_MPRT_BCNQ_DESC_MODE(x) \
- ((x) & (~BITS_P0_MPRT_BCNQ_DESC_MODE))
- #define BIT_GET_P0_MPRT_BCNQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0_MPRT_BCNQ_DESC_MODE) & \
- BIT_MASK_P0_MPRT_BCNQ_DESC_MODE)
- #define BIT_SET_P0_MPRT_BCNQ_DESC_MODE(x, v) \
- (BIT_CLEAR_P0_MPRT_BCNQ_DESC_MODE(x) | BIT_P0_MPRT_BCNQ_DESC_MODE(v))
- #define BIT_CLR_P0HI15Q_HOST_IDX BIT(13)
- #define BIT_CLR_P0HI14Q_HOST_IDX BIT(12)
- #define BIT_PCIE_P0MPRT_BCNQ4_FLAG BIT(11)
- #define BIT_CLR_P0HI13Q_HOST_IDX BIT(11)
- #define BIT_PCIE_P0MPRT_BCNQ3_FLAG BIT(10)
- #define BIT_CLR_P0HI12Q_HOST_IDX BIT(10)
- #define BIT_PCIE_P0MPRT_BCNQ2_FLAG BIT(9)
- #define BIT_CLR_P0HI11Q_HOST_IDX BIT(9)
- #define BIT_PCIE_P0MPRT_BCNQ1_FLAG BIT(8)
- #define BIT_CLR_P0HI10Q_HOST_IDX BIT(8)
- #define BIT_CLR_P0HI9Q_HOST_IDX BIT(7)
- #define BIT_CLR_P0HI8Q_HOST_IDX BIT(6)
- #define BIT_CLR_ACH7_HOST_IDX BIT(5)
- #define BIT_CLR_ACH13_HOST_IDX BIT(5)
- #define BIT_CLR_ACH6_HOST_IDX BIT(4)
- #define BIT_CLR_ACH12_HOST_IDX BIT(4)
- #define BIT_CLR_ACH5_HOST_IDX BIT(3)
- #define BIT_CLR_ACH11_HOST_IDX BIT(3)
- #define BIT_CLR_ACH4_HOST_IDX BIT(2)
- #define BIT_CLR_ACH10_HOST_IDX BIT(2)
- #define BIT_EPHY_CAL_DONE BIT(1)
- #define BIT_CLR_ACH9_HOST_IDX BIT(1)
- #define BIT_SHIFT_P0_MPRT_BCNQ_TXBD_DESA_H 0
- #define BIT_MASK_P0_MPRT_BCNQ_TXBD_DESA_H 0xffffffffL
- #define BIT_P0_MPRT_BCNQ_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_P0_MPRT_BCNQ_TXBD_DESA_H) \
- << BIT_SHIFT_P0_MPRT_BCNQ_TXBD_DESA_H)
- #define BITS_P0_MPRT_BCNQ_TXBD_DESA_H \
- (BIT_MASK_P0_MPRT_BCNQ_TXBD_DESA_H \
- << BIT_SHIFT_P0_MPRT_BCNQ_TXBD_DESA_H)
- #define BIT_CLEAR_P0_MPRT_BCNQ_TXBD_DESA_H(x) \
- ((x) & (~BITS_P0_MPRT_BCNQ_TXBD_DESA_H))
- #define BIT_GET_P0_MPRT_BCNQ_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_P0_MPRT_BCNQ_TXBD_DESA_H) & \
- BIT_MASK_P0_MPRT_BCNQ_TXBD_DESA_H)
- #define BIT_SET_P0_MPRT_BCNQ_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_P0_MPRT_BCNQ_TXBD_DESA_H(x) | \
- BIT_P0_MPRT_BCNQ_TXBD_DESA_H(v))
- #define BIT_RESET_APHY BIT(0)
- #define BIT_CLR_ACH8_HOST_IDX BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI4Q_TXBD_DESA (Offset 0x0360) */
- #define BIT_SHIFT_HI4Q_TXBD_DESA 0
- #define BIT_MASK_HI4Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI4Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI4Q_TXBD_DESA) << BIT_SHIFT_HI4Q_TXBD_DESA)
- #define BITS_HI4Q_TXBD_DESA \
- (BIT_MASK_HI4Q_TXBD_DESA << BIT_SHIFT_HI4Q_TXBD_DESA)
- #define BIT_CLEAR_HI4Q_TXBD_DESA(x) ((x) & (~BITS_HI4Q_TXBD_DESA))
- #define BIT_GET_HI4Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI4Q_TXBD_DESA) & BIT_MASK_HI4Q_TXBD_DESA)
- #define BIT_SET_HI4Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI4Q_TXBD_DESA(x) | BIT_HI4Q_TXBD_DESA(v))
- /* 2 REG_HI5Q_TXBD_DESA (Offset 0x0368) */
- #define BIT_SHIFT_HI5Q_TXBD_DESA 0
- #define BIT_MASK_HI5Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI5Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI5Q_TXBD_DESA) << BIT_SHIFT_HI5Q_TXBD_DESA)
- #define BITS_HI5Q_TXBD_DESA \
- (BIT_MASK_HI5Q_TXBD_DESA << BIT_SHIFT_HI5Q_TXBD_DESA)
- #define BIT_CLEAR_HI5Q_TXBD_DESA(x) ((x) & (~BITS_HI5Q_TXBD_DESA))
- #define BIT_GET_HI5Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI5Q_TXBD_DESA) & BIT_MASK_HI5Q_TXBD_DESA)
- #define BIT_SET_HI5Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI5Q_TXBD_DESA(x) | BIT_HI5Q_TXBD_DESA(v))
- /* 2 REG_HI6Q_TXBD_DESA (Offset 0x0370) */
- #define BIT_SHIFT_HI6Q_TXBD_DESA 0
- #define BIT_MASK_HI6Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI6Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI6Q_TXBD_DESA) << BIT_SHIFT_HI6Q_TXBD_DESA)
- #define BITS_HI6Q_TXBD_DESA \
- (BIT_MASK_HI6Q_TXBD_DESA << BIT_SHIFT_HI6Q_TXBD_DESA)
- #define BIT_CLEAR_HI6Q_TXBD_DESA(x) ((x) & (~BITS_HI6Q_TXBD_DESA))
- #define BIT_GET_HI6Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI6Q_TXBD_DESA) & BIT_MASK_HI6Q_TXBD_DESA)
- #define BIT_SET_HI6Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI6Q_TXBD_DESA(x) | BIT_HI6Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0MGQ_RXQ_TXRXBD_NUM (Offset 0x0378) */
- #define BIT_SYS_32_64_V1 BIT(31)
- #define BIT_SHIFT_P0BCNQ_DESC_MODE 29
- #define BIT_MASK_P0BCNQ_DESC_MODE 0x3
- #define BIT_P0BCNQ_DESC_MODE(x) \
- (((x) & BIT_MASK_P0BCNQ_DESC_MODE) << BIT_SHIFT_P0BCNQ_DESC_MODE)
- #define BITS_P0BCNQ_DESC_MODE \
- (BIT_MASK_P0BCNQ_DESC_MODE << BIT_SHIFT_P0BCNQ_DESC_MODE)
- #define BIT_CLEAR_P0BCNQ_DESC_MODE(x) ((x) & (~BITS_P0BCNQ_DESC_MODE))
- #define BIT_GET_P0BCNQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0BCNQ_DESC_MODE) & BIT_MASK_P0BCNQ_DESC_MODE)
- #define BIT_SET_P0BCNQ_DESC_MODE(x, v) \
- (BIT_CLEAR_P0BCNQ_DESC_MODE(x) | BIT_P0BCNQ_DESC_MODE(v))
- #define BIT_PCIE_P0BCNQ_FLAG BIT(28)
- #define BIT_SHIFT_P0RXQ_DESC_NUM 16
- #define BIT_MASK_P0RXQ_DESC_NUM 0xfff
- #define BIT_P0RXQ_DESC_NUM(x) \
- (((x) & BIT_MASK_P0RXQ_DESC_NUM) << BIT_SHIFT_P0RXQ_DESC_NUM)
- #define BITS_P0RXQ_DESC_NUM \
- (BIT_MASK_P0RXQ_DESC_NUM << BIT_SHIFT_P0RXQ_DESC_NUM)
- #define BIT_CLEAR_P0RXQ_DESC_NUM(x) ((x) & (~BITS_P0RXQ_DESC_NUM))
- #define BIT_GET_P0RXQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0RXQ_DESC_NUM) & BIT_MASK_P0RXQ_DESC_NUM)
- #define BIT_SET_P0RXQ_DESC_NUM(x, v) \
- (BIT_CLEAR_P0RXQ_DESC_NUM(x) | BIT_P0RXQ_DESC_NUM(v))
- #define BIT_PCIE_P0MGQ_FLAG BIT(14)
- #define BIT_SHIFT_P0MGQ_DESC_MODE 12
- #define BIT_MASK_P0MGQ_DESC_MODE 0x3
- #define BIT_P0MGQ_DESC_MODE(x) \
- (((x) & BIT_MASK_P0MGQ_DESC_MODE) << BIT_SHIFT_P0MGQ_DESC_MODE)
- #define BITS_P0MGQ_DESC_MODE \
- (BIT_MASK_P0MGQ_DESC_MODE << BIT_SHIFT_P0MGQ_DESC_MODE)
- #define BIT_CLEAR_P0MGQ_DESC_MODE(x) ((x) & (~BITS_P0MGQ_DESC_MODE))
- #define BIT_GET_P0MGQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0MGQ_DESC_MODE) & BIT_MASK_P0MGQ_DESC_MODE)
- #define BIT_SET_P0MGQ_DESC_MODE(x, v) \
- (BIT_CLEAR_P0MGQ_DESC_MODE(x) | BIT_P0MGQ_DESC_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI7Q_TXBD_DESA (Offset 0x0378) */
- #define BIT_SHIFT_HI7Q_TXBD_DESA 0
- #define BIT_MASK_HI7Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI7Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI7Q_TXBD_DESA) << BIT_SHIFT_HI7Q_TXBD_DESA)
- #define BITS_HI7Q_TXBD_DESA \
- (BIT_MASK_HI7Q_TXBD_DESA << BIT_SHIFT_HI7Q_TXBD_DESA)
- #define BIT_CLEAR_HI7Q_TXBD_DESA(x) ((x) & (~BITS_HI7Q_TXBD_DESA))
- #define BIT_GET_HI7Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI7Q_TXBD_DESA) & BIT_MASK_HI7Q_TXBD_DESA)
- #define BIT_SET_HI7Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI7Q_TXBD_DESA(x) | BIT_HI7Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0MGQ_RXQ_TXRXBD_NUM (Offset 0x0378) */
- #define BIT_SHIFT_P0MGQ_DESC_NUM 0
- #define BIT_MASK_P0MGQ_DESC_NUM 0xfff
- #define BIT_P0MGQ_DESC_NUM(x) \
- (((x) & BIT_MASK_P0MGQ_DESC_NUM) << BIT_SHIFT_P0MGQ_DESC_NUM)
- #define BITS_P0MGQ_DESC_NUM \
- (BIT_MASK_P0MGQ_DESC_NUM << BIT_SHIFT_P0MGQ_DESC_NUM)
- #define BIT_CLEAR_P0MGQ_DESC_NUM(x) ((x) & (~BITS_P0MGQ_DESC_NUM))
- #define BIT_GET_P0MGQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0MGQ_DESC_NUM) & BIT_MASK_P0MGQ_DESC_NUM)
- #define BIT_SET_P0MGQ_DESC_NUM(x, v) \
- (BIT_CLEAR_P0MGQ_DESC_NUM(x) | BIT_P0MGQ_DESC_NUM(v))
- /* 2 REG_CHNL_DMA_CFG (Offset 0x037C) */
- #define BIT_TXHCI_EN BIT(26)
- #define BIT_TXHCI_IDLE BIT(25)
- #define BIT_DMA_PRI_EN BIT(24)
- #define BIT_PCIE_FWCMDQ_FLAG BIT(14)
- #define BIT_SHIFT_FWCMDQ_DESC_MODE 12
- #define BIT_MASK_FWCMDQ_DESC_MODE 0x3
- #define BIT_FWCMDQ_DESC_MODE(x) \
- (((x) & BIT_MASK_FWCMDQ_DESC_MODE) << BIT_SHIFT_FWCMDQ_DESC_MODE)
- #define BITS_FWCMDQ_DESC_MODE \
- (BIT_MASK_FWCMDQ_DESC_MODE << BIT_SHIFT_FWCMDQ_DESC_MODE)
- #define BIT_CLEAR_FWCMDQ_DESC_MODE(x) ((x) & (~BITS_FWCMDQ_DESC_MODE))
- #define BIT_GET_FWCMDQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_DESC_MODE) & BIT_MASK_FWCMDQ_DESC_MODE)
- #define BIT_SET_FWCMDQ_DESC_MODE(x, v) \
- (BIT_CLEAR_FWCMDQ_DESC_MODE(x) | BIT_FWCMDQ_DESC_MODE(v))
- #define BIT_SHIFT_FWCMDQ_DESC_NUM 0
- #define BIT_MASK_FWCMDQ_DESC_NUM 0xfff
- #define BIT_FWCMDQ_DESC_NUM(x) \
- (((x) & BIT_MASK_FWCMDQ_DESC_NUM) << BIT_SHIFT_FWCMDQ_DESC_NUM)
- #define BITS_FWCMDQ_DESC_NUM \
- (BIT_MASK_FWCMDQ_DESC_NUM << BIT_SHIFT_FWCMDQ_DESC_NUM)
- #define BIT_CLEAR_FWCMDQ_DESC_NUM(x) ((x) & (~BITS_FWCMDQ_DESC_NUM))
- #define BIT_GET_FWCMDQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_DESC_NUM) & BIT_MASK_FWCMDQ_DESC_NUM)
- #define BIT_SET_FWCMDQ_DESC_NUM(x, v) \
- (BIT_CLEAR_FWCMDQ_DESC_NUM(x) | BIT_FWCMDQ_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_TXBD_NUM (Offset 0x0380) */
- #define BIT_PCIE_MGQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MGQ_TXBD_NUM (Offset 0x0380) */
- #define BIT_HCI_MGQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_TXBD_NUM (Offset 0x0380) */
- #define BIT_SHIFT_MGQ_DESC_MODE 12
- #define BIT_MASK_MGQ_DESC_MODE 0x3
- #define BIT_MGQ_DESC_MODE(x) \
- (((x) & BIT_MASK_MGQ_DESC_MODE) << BIT_SHIFT_MGQ_DESC_MODE)
- #define BITS_MGQ_DESC_MODE (BIT_MASK_MGQ_DESC_MODE << BIT_SHIFT_MGQ_DESC_MODE)
- #define BIT_CLEAR_MGQ_DESC_MODE(x) ((x) & (~BITS_MGQ_DESC_MODE))
- #define BIT_GET_MGQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_MGQ_DESC_MODE) & BIT_MASK_MGQ_DESC_MODE)
- #define BIT_SET_MGQ_DESC_MODE(x, v) \
- (BIT_CLEAR_MGQ_DESC_MODE(x) | BIT_MGQ_DESC_MODE(v))
- #define BIT_SHIFT_MGQ_DESC_NUM 0
- #define BIT_MASK_MGQ_DESC_NUM 0xfff
- #define BIT_MGQ_DESC_NUM(x) \
- (((x) & BIT_MASK_MGQ_DESC_NUM) << BIT_SHIFT_MGQ_DESC_NUM)
- #define BITS_MGQ_DESC_NUM (BIT_MASK_MGQ_DESC_NUM << BIT_SHIFT_MGQ_DESC_NUM)
- #define BIT_CLEAR_MGQ_DESC_NUM(x) ((x) & (~BITS_MGQ_DESC_NUM))
- #define BIT_GET_MGQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_MGQ_DESC_NUM) & BIT_MASK_MGQ_DESC_NUM)
- #define BIT_SET_MGQ_DESC_NUM(x, v) \
- (BIT_CLEAR_MGQ_DESC_NUM(x) | BIT_MGQ_DESC_NUM(v))
- /* 2 REG_RX_RXBD_NUM (Offset 0x0382) */
- #define BIT_SYS_32_64 BIT(15)
- #define BIT_SHIFT_BCNQ_DESC_MODE 13
- #define BIT_MASK_BCNQ_DESC_MODE 0x3
- #define BIT_BCNQ_DESC_MODE(x) \
- (((x) & BIT_MASK_BCNQ_DESC_MODE) << BIT_SHIFT_BCNQ_DESC_MODE)
- #define BITS_BCNQ_DESC_MODE \
- (BIT_MASK_BCNQ_DESC_MODE << BIT_SHIFT_BCNQ_DESC_MODE)
- #define BIT_CLEAR_BCNQ_DESC_MODE(x) ((x) & (~BITS_BCNQ_DESC_MODE))
- #define BIT_GET_BCNQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_BCNQ_DESC_MODE) & BIT_MASK_BCNQ_DESC_MODE)
- #define BIT_SET_BCNQ_DESC_MODE(x, v) \
- (BIT_CLEAR_BCNQ_DESC_MODE(x) | BIT_BCNQ_DESC_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RX_RXBD_NUM (Offset 0x0382) */
- #define BIT_PCIE_BCNQ_FLAG BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RX_RXBD_NUM (Offset 0x0382) */
- #define BIT_HCI_BCNQ_FLAG BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RX_RXBD_NUM (Offset 0x0382) */
- #define BIT_SHIFT_RXQ_DESC_NUM 0
- #define BIT_MASK_RXQ_DESC_NUM 0xfff
- #define BIT_RXQ_DESC_NUM(x) \
- (((x) & BIT_MASK_RXQ_DESC_NUM) << BIT_SHIFT_RXQ_DESC_NUM)
- #define BITS_RXQ_DESC_NUM (BIT_MASK_RXQ_DESC_NUM << BIT_SHIFT_RXQ_DESC_NUM)
- #define BIT_CLEAR_RXQ_DESC_NUM(x) ((x) & (~BITS_RXQ_DESC_NUM))
- #define BIT_GET_RXQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_RXQ_DESC_NUM) & BIT_MASK_RXQ_DESC_NUM)
- #define BIT_SET_RXQ_DESC_NUM(x, v) \
- (BIT_CLEAR_RXQ_DESC_NUM(x) | BIT_RXQ_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH0_ACH1_TXBD_NUM (Offset 0x0384) */
- #define BIT_PCIE_ACH1_FLAG_V1 BIT(30)
- #define BIT_SHIFT_ACH1_DESC_MODE_V1 28
- #define BIT_MASK_ACH1_DESC_MODE_V1 0x3
- #define BIT_ACH1_DESC_MODE_V1(x) \
- (((x) & BIT_MASK_ACH1_DESC_MODE_V1) << BIT_SHIFT_ACH1_DESC_MODE_V1)
- #define BITS_ACH1_DESC_MODE_V1 \
- (BIT_MASK_ACH1_DESC_MODE_V1 << BIT_SHIFT_ACH1_DESC_MODE_V1)
- #define BIT_CLEAR_ACH1_DESC_MODE_V1(x) ((x) & (~BITS_ACH1_DESC_MODE_V1))
- #define BIT_GET_ACH1_DESC_MODE_V1(x) \
- (((x) >> BIT_SHIFT_ACH1_DESC_MODE_V1) & BIT_MASK_ACH1_DESC_MODE_V1)
- #define BIT_SET_ACH1_DESC_MODE_V1(x, v) \
- (BIT_CLEAR_ACH1_DESC_MODE_V1(x) | BIT_ACH1_DESC_MODE_V1(v))
- #define BIT_SHIFT_ACH1_DESC_NUM_V1 16
- #define BIT_MASK_ACH1_DESC_NUM_V1 0xfff
- #define BIT_ACH1_DESC_NUM_V1(x) \
- (((x) & BIT_MASK_ACH1_DESC_NUM_V1) << BIT_SHIFT_ACH1_DESC_NUM_V1)
- #define BITS_ACH1_DESC_NUM_V1 \
- (BIT_MASK_ACH1_DESC_NUM_V1 << BIT_SHIFT_ACH1_DESC_NUM_V1)
- #define BIT_CLEAR_ACH1_DESC_NUM_V1(x) ((x) & (~BITS_ACH1_DESC_NUM_V1))
- #define BIT_GET_ACH1_DESC_NUM_V1(x) \
- (((x) >> BIT_SHIFT_ACH1_DESC_NUM_V1) & BIT_MASK_ACH1_DESC_NUM_V1)
- #define BIT_SET_ACH1_DESC_NUM_V1(x, v) \
- (BIT_CLEAR_ACH1_DESC_NUM_V1(x) | BIT_ACH1_DESC_NUM_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VOQ_TXBD_NUM (Offset 0x0384) */
- #define BIT_PCIE_VOQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_VOQ_TXBD_NUM (Offset 0x0384) */
- #define BIT_HCI_VOQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH0_ACH1_TXBD_NUM (Offset 0x0384) */
- #define BIT_PCIE_ACH0_FLAG BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VOQ_TXBD_NUM (Offset 0x0384) */
- #define BIT_SHIFT_VOQ_DESC_MODE 12
- #define BIT_MASK_VOQ_DESC_MODE 0x3
- #define BIT_VOQ_DESC_MODE(x) \
- (((x) & BIT_MASK_VOQ_DESC_MODE) << BIT_SHIFT_VOQ_DESC_MODE)
- #define BITS_VOQ_DESC_MODE (BIT_MASK_VOQ_DESC_MODE << BIT_SHIFT_VOQ_DESC_MODE)
- #define BIT_CLEAR_VOQ_DESC_MODE(x) ((x) & (~BITS_VOQ_DESC_MODE))
- #define BIT_GET_VOQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_VOQ_DESC_MODE) & BIT_MASK_VOQ_DESC_MODE)
- #define BIT_SET_VOQ_DESC_MODE(x, v) \
- (BIT_CLEAR_VOQ_DESC_MODE(x) | BIT_VOQ_DESC_MODE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH0_ACH1_TXBD_NUM (Offset 0x0384) */
- #define BIT_SHIFT_ACH0_DESC_MODE 12
- #define BIT_MASK_ACH0_DESC_MODE 0x3
- #define BIT_ACH0_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH0_DESC_MODE) << BIT_SHIFT_ACH0_DESC_MODE)
- #define BITS_ACH0_DESC_MODE \
- (BIT_MASK_ACH0_DESC_MODE << BIT_SHIFT_ACH0_DESC_MODE)
- #define BIT_CLEAR_ACH0_DESC_MODE(x) ((x) & (~BITS_ACH0_DESC_MODE))
- #define BIT_GET_ACH0_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH0_DESC_MODE) & BIT_MASK_ACH0_DESC_MODE)
- #define BIT_SET_ACH0_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH0_DESC_MODE(x) | BIT_ACH0_DESC_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VOQ_TXBD_NUM (Offset 0x0384) */
- #define BIT_SHIFT_VOQ_DESC_NUM 0
- #define BIT_MASK_VOQ_DESC_NUM 0xfff
- #define BIT_VOQ_DESC_NUM(x) \
- (((x) & BIT_MASK_VOQ_DESC_NUM) << BIT_SHIFT_VOQ_DESC_NUM)
- #define BITS_VOQ_DESC_NUM (BIT_MASK_VOQ_DESC_NUM << BIT_SHIFT_VOQ_DESC_NUM)
- #define BIT_CLEAR_VOQ_DESC_NUM(x) ((x) & (~BITS_VOQ_DESC_NUM))
- #define BIT_GET_VOQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_VOQ_DESC_NUM) & BIT_MASK_VOQ_DESC_NUM)
- #define BIT_SET_VOQ_DESC_NUM(x, v) \
- (BIT_CLEAR_VOQ_DESC_NUM(x) | BIT_VOQ_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH0_ACH1_TXBD_NUM (Offset 0x0384) */
- #define BIT_SHIFT_ACH0_DESC_NUM 0
- #define BIT_MASK_ACH0_DESC_NUM 0xfff
- #define BIT_ACH0_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH0_DESC_NUM) << BIT_SHIFT_ACH0_DESC_NUM)
- #define BITS_ACH0_DESC_NUM (BIT_MASK_ACH0_DESC_NUM << BIT_SHIFT_ACH0_DESC_NUM)
- #define BIT_CLEAR_ACH0_DESC_NUM(x) ((x) & (~BITS_ACH0_DESC_NUM))
- #define BIT_GET_ACH0_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH0_DESC_NUM) & BIT_MASK_ACH0_DESC_NUM)
- #define BIT_SET_ACH0_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH0_DESC_NUM(x) | BIT_ACH0_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VIQ_TXBD_NUM (Offset 0x0386) */
- #define BIT_PCIE_VIQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_VIQ_TXBD_NUM (Offset 0x0386) */
- #define BIT_HCI_VIQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VIQ_TXBD_NUM (Offset 0x0386) */
- #define BIT_SHIFT_VIQ_DESC_MODE 12
- #define BIT_MASK_VIQ_DESC_MODE 0x3
- #define BIT_VIQ_DESC_MODE(x) \
- (((x) & BIT_MASK_VIQ_DESC_MODE) << BIT_SHIFT_VIQ_DESC_MODE)
- #define BITS_VIQ_DESC_MODE (BIT_MASK_VIQ_DESC_MODE << BIT_SHIFT_VIQ_DESC_MODE)
- #define BIT_CLEAR_VIQ_DESC_MODE(x) ((x) & (~BITS_VIQ_DESC_MODE))
- #define BIT_GET_VIQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_VIQ_DESC_MODE) & BIT_MASK_VIQ_DESC_MODE)
- #define BIT_SET_VIQ_DESC_MODE(x, v) \
- (BIT_CLEAR_VIQ_DESC_MODE(x) | BIT_VIQ_DESC_MODE(v))
- #define BIT_SHIFT_VIQ_DESC_NUM 0
- #define BIT_MASK_VIQ_DESC_NUM 0xfff
- #define BIT_VIQ_DESC_NUM(x) \
- (((x) & BIT_MASK_VIQ_DESC_NUM) << BIT_SHIFT_VIQ_DESC_NUM)
- #define BITS_VIQ_DESC_NUM (BIT_MASK_VIQ_DESC_NUM << BIT_SHIFT_VIQ_DESC_NUM)
- #define BIT_CLEAR_VIQ_DESC_NUM(x) ((x) & (~BITS_VIQ_DESC_NUM))
- #define BIT_GET_VIQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_VIQ_DESC_NUM) & BIT_MASK_VIQ_DESC_NUM)
- #define BIT_SET_VIQ_DESC_NUM(x, v) \
- (BIT_CLEAR_VIQ_DESC_NUM(x) | BIT_VIQ_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH2_ACH3_TXBD_NUM (Offset 0x0388) */
- #define BIT_PCIE_ACH3_FLAG_V1 BIT(30)
- #define BIT_SHIFT_ACH3_DESC_MODE_V1 28
- #define BIT_MASK_ACH3_DESC_MODE_V1 0x3
- #define BIT_ACH3_DESC_MODE_V1(x) \
- (((x) & BIT_MASK_ACH3_DESC_MODE_V1) << BIT_SHIFT_ACH3_DESC_MODE_V1)
- #define BITS_ACH3_DESC_MODE_V1 \
- (BIT_MASK_ACH3_DESC_MODE_V1 << BIT_SHIFT_ACH3_DESC_MODE_V1)
- #define BIT_CLEAR_ACH3_DESC_MODE_V1(x) ((x) & (~BITS_ACH3_DESC_MODE_V1))
- #define BIT_GET_ACH3_DESC_MODE_V1(x) \
- (((x) >> BIT_SHIFT_ACH3_DESC_MODE_V1) & BIT_MASK_ACH3_DESC_MODE_V1)
- #define BIT_SET_ACH3_DESC_MODE_V1(x, v) \
- (BIT_CLEAR_ACH3_DESC_MODE_V1(x) | BIT_ACH3_DESC_MODE_V1(v))
- #define BIT_SHIFT_ACH3_DESC_NUM_V1 16
- #define BIT_MASK_ACH3_DESC_NUM_V1 0xfff
- #define BIT_ACH3_DESC_NUM_V1(x) \
- (((x) & BIT_MASK_ACH3_DESC_NUM_V1) << BIT_SHIFT_ACH3_DESC_NUM_V1)
- #define BITS_ACH3_DESC_NUM_V1 \
- (BIT_MASK_ACH3_DESC_NUM_V1 << BIT_SHIFT_ACH3_DESC_NUM_V1)
- #define BIT_CLEAR_ACH3_DESC_NUM_V1(x) ((x) & (~BITS_ACH3_DESC_NUM_V1))
- #define BIT_GET_ACH3_DESC_NUM_V1(x) \
- (((x) >> BIT_SHIFT_ACH3_DESC_NUM_V1) & BIT_MASK_ACH3_DESC_NUM_V1)
- #define BIT_SET_ACH3_DESC_NUM_V1(x, v) \
- (BIT_CLEAR_ACH3_DESC_NUM_V1(x) | BIT_ACH3_DESC_NUM_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BEQ_TXBD_NUM (Offset 0x0388) */
- #define BIT_PCIE_BEQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_BEQ_TXBD_NUM (Offset 0x0388) */
- #define BIT_HCI_BEQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH2_ACH3_TXBD_NUM (Offset 0x0388) */
- #define BIT_PCIE_ACH2_FLAG BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BEQ_TXBD_NUM (Offset 0x0388) */
- #define BIT_SHIFT_BEQ_DESC_MODE 12
- #define BIT_MASK_BEQ_DESC_MODE 0x3
- #define BIT_BEQ_DESC_MODE(x) \
- (((x) & BIT_MASK_BEQ_DESC_MODE) << BIT_SHIFT_BEQ_DESC_MODE)
- #define BITS_BEQ_DESC_MODE (BIT_MASK_BEQ_DESC_MODE << BIT_SHIFT_BEQ_DESC_MODE)
- #define BIT_CLEAR_BEQ_DESC_MODE(x) ((x) & (~BITS_BEQ_DESC_MODE))
- #define BIT_GET_BEQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_BEQ_DESC_MODE) & BIT_MASK_BEQ_DESC_MODE)
- #define BIT_SET_BEQ_DESC_MODE(x, v) \
- (BIT_CLEAR_BEQ_DESC_MODE(x) | BIT_BEQ_DESC_MODE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH2_ACH3_TXBD_NUM (Offset 0x0388) */
- #define BIT_SHIFT_ACH2_DESC_MODE 12
- #define BIT_MASK_ACH2_DESC_MODE 0x3
- #define BIT_ACH2_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH2_DESC_MODE) << BIT_SHIFT_ACH2_DESC_MODE)
- #define BITS_ACH2_DESC_MODE \
- (BIT_MASK_ACH2_DESC_MODE << BIT_SHIFT_ACH2_DESC_MODE)
- #define BIT_CLEAR_ACH2_DESC_MODE(x) ((x) & (~BITS_ACH2_DESC_MODE))
- #define BIT_GET_ACH2_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH2_DESC_MODE) & BIT_MASK_ACH2_DESC_MODE)
- #define BIT_SET_ACH2_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH2_DESC_MODE(x) | BIT_ACH2_DESC_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BEQ_TXBD_NUM (Offset 0x0388) */
- #define BIT_SHIFT_BEQ_DESC_NUM 0
- #define BIT_MASK_BEQ_DESC_NUM 0xfff
- #define BIT_BEQ_DESC_NUM(x) \
- (((x) & BIT_MASK_BEQ_DESC_NUM) << BIT_SHIFT_BEQ_DESC_NUM)
- #define BITS_BEQ_DESC_NUM (BIT_MASK_BEQ_DESC_NUM << BIT_SHIFT_BEQ_DESC_NUM)
- #define BIT_CLEAR_BEQ_DESC_NUM(x) ((x) & (~BITS_BEQ_DESC_NUM))
- #define BIT_GET_BEQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_BEQ_DESC_NUM) & BIT_MASK_BEQ_DESC_NUM)
- #define BIT_SET_BEQ_DESC_NUM(x, v) \
- (BIT_CLEAR_BEQ_DESC_NUM(x) | BIT_BEQ_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH2_ACH3_TXBD_NUM (Offset 0x0388) */
- #define BIT_SHIFT_ACH2_DESC_NUM 0
- #define BIT_MASK_ACH2_DESC_NUM 0xfff
- #define BIT_ACH2_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH2_DESC_NUM) << BIT_SHIFT_ACH2_DESC_NUM)
- #define BITS_ACH2_DESC_NUM (BIT_MASK_ACH2_DESC_NUM << BIT_SHIFT_ACH2_DESC_NUM)
- #define BIT_CLEAR_ACH2_DESC_NUM(x) ((x) & (~BITS_ACH2_DESC_NUM))
- #define BIT_GET_ACH2_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH2_DESC_NUM) & BIT_MASK_ACH2_DESC_NUM)
- #define BIT_SET_ACH2_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH2_DESC_NUM(x) | BIT_ACH2_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BKQ_TXBD_NUM (Offset 0x038A) */
- #define BIT_PCIE_BKQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_BKQ_TXBD_NUM (Offset 0x038A) */
- #define BIT_HCI_BKQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BKQ_TXBD_NUM (Offset 0x038A) */
- #define BIT_SHIFT_BKQ_DESC_MODE 12
- #define BIT_MASK_BKQ_DESC_MODE 0x3
- #define BIT_BKQ_DESC_MODE(x) \
- (((x) & BIT_MASK_BKQ_DESC_MODE) << BIT_SHIFT_BKQ_DESC_MODE)
- #define BITS_BKQ_DESC_MODE (BIT_MASK_BKQ_DESC_MODE << BIT_SHIFT_BKQ_DESC_MODE)
- #define BIT_CLEAR_BKQ_DESC_MODE(x) ((x) & (~BITS_BKQ_DESC_MODE))
- #define BIT_GET_BKQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_BKQ_DESC_MODE) & BIT_MASK_BKQ_DESC_MODE)
- #define BIT_SET_BKQ_DESC_MODE(x, v) \
- (BIT_CLEAR_BKQ_DESC_MODE(x) | BIT_BKQ_DESC_MODE(v))
- #define BIT_SHIFT_BKQ_DESC_NUM 0
- #define BIT_MASK_BKQ_DESC_NUM 0xfff
- #define BIT_BKQ_DESC_NUM(x) \
- (((x) & BIT_MASK_BKQ_DESC_NUM) << BIT_SHIFT_BKQ_DESC_NUM)
- #define BITS_BKQ_DESC_NUM (BIT_MASK_BKQ_DESC_NUM << BIT_SHIFT_BKQ_DESC_NUM)
- #define BIT_CLEAR_BKQ_DESC_NUM(x) ((x) & (~BITS_BKQ_DESC_NUM))
- #define BIT_GET_BKQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_BKQ_DESC_NUM) & BIT_MASK_BKQ_DESC_NUM)
- #define BIT_SET_BKQ_DESC_NUM(x, v) \
- (BIT_CLEAR_BKQ_DESC_NUM(x) | BIT_BKQ_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI0Q_HI1Q_TXBD_NUM (Offset 0x038C) */
- #define BIT_P0HI1Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI1Q_DESC_MODE 28
- #define BIT_MASK_P0HI1Q_DESC_MODE 0x3
- #define BIT_P0HI1Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI1Q_DESC_MODE) << BIT_SHIFT_P0HI1Q_DESC_MODE)
- #define BITS_P0HI1Q_DESC_MODE \
- (BIT_MASK_P0HI1Q_DESC_MODE << BIT_SHIFT_P0HI1Q_DESC_MODE)
- #define BIT_CLEAR_P0HI1Q_DESC_MODE(x) ((x) & (~BITS_P0HI1Q_DESC_MODE))
- #define BIT_GET_P0HI1Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI1Q_DESC_MODE) & BIT_MASK_P0HI1Q_DESC_MODE)
- #define BIT_SET_P0HI1Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI1Q_DESC_MODE(x) | BIT_P0HI1Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI1Q_DESC_NUM 16
- #define BIT_MASK_P0HI1Q_DESC_NUM 0xfff
- #define BIT_P0HI1Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI1Q_DESC_NUM) << BIT_SHIFT_P0HI1Q_DESC_NUM)
- #define BITS_P0HI1Q_DESC_NUM \
- (BIT_MASK_P0HI1Q_DESC_NUM << BIT_SHIFT_P0HI1Q_DESC_NUM)
- #define BIT_CLEAR_P0HI1Q_DESC_NUM(x) ((x) & (~BITS_P0HI1Q_DESC_NUM))
- #define BIT_GET_P0HI1Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI1Q_DESC_NUM) & BIT_MASK_P0HI1Q_DESC_NUM)
- #define BIT_SET_P0HI1Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI1Q_DESC_NUM(x) | BIT_P0HI1Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI0Q_TXBD_NUM (Offset 0x038C) */
- #define BIT_HI0Q_FLAG BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI0Q_HI1Q_TXBD_NUM (Offset 0x038C) */
- #define BIT_P0HI0Q_FLAG BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI0Q_TXBD_NUM (Offset 0x038C) */
- #define BIT_SHIFT_HI0Q_DESC_MODE 12
- #define BIT_MASK_HI0Q_DESC_MODE 0x3
- #define BIT_HI0Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI0Q_DESC_MODE) << BIT_SHIFT_HI0Q_DESC_MODE)
- #define BITS_HI0Q_DESC_MODE \
- (BIT_MASK_HI0Q_DESC_MODE << BIT_SHIFT_HI0Q_DESC_MODE)
- #define BIT_CLEAR_HI0Q_DESC_MODE(x) ((x) & (~BITS_HI0Q_DESC_MODE))
- #define BIT_GET_HI0Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI0Q_DESC_MODE) & BIT_MASK_HI0Q_DESC_MODE)
- #define BIT_SET_HI0Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI0Q_DESC_MODE(x) | BIT_HI0Q_DESC_MODE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI0Q_HI1Q_TXBD_NUM (Offset 0x038C) */
- #define BIT_SHIFT_P0HI0Q_DESC_MODE 12
- #define BIT_MASK_P0HI0Q_DESC_MODE 0x3
- #define BIT_P0HI0Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI0Q_DESC_MODE) << BIT_SHIFT_P0HI0Q_DESC_MODE)
- #define BITS_P0HI0Q_DESC_MODE \
- (BIT_MASK_P0HI0Q_DESC_MODE << BIT_SHIFT_P0HI0Q_DESC_MODE)
- #define BIT_CLEAR_P0HI0Q_DESC_MODE(x) ((x) & (~BITS_P0HI0Q_DESC_MODE))
- #define BIT_GET_P0HI0Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI0Q_DESC_MODE) & BIT_MASK_P0HI0Q_DESC_MODE)
- #define BIT_SET_P0HI0Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI0Q_DESC_MODE(x) | BIT_P0HI0Q_DESC_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI0Q_TXBD_NUM (Offset 0x038C) */
- #define BIT_SHIFT_HI0Q_DESC_NUM 0
- #define BIT_MASK_HI0Q_DESC_NUM 0xfff
- #define BIT_HI0Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI0Q_DESC_NUM) << BIT_SHIFT_HI0Q_DESC_NUM)
- #define BITS_HI0Q_DESC_NUM (BIT_MASK_HI0Q_DESC_NUM << BIT_SHIFT_HI0Q_DESC_NUM)
- #define BIT_CLEAR_HI0Q_DESC_NUM(x) ((x) & (~BITS_HI0Q_DESC_NUM))
- #define BIT_GET_HI0Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI0Q_DESC_NUM) & BIT_MASK_HI0Q_DESC_NUM)
- #define BIT_SET_HI0Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI0Q_DESC_NUM(x) | BIT_HI0Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI0Q_HI1Q_TXBD_NUM (Offset 0x038C) */
- #define BIT_SHIFT_P0HI0Q_DESC_NUM 0
- #define BIT_MASK_P0HI0Q_DESC_NUM 0xfff
- #define BIT_P0HI0Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI0Q_DESC_NUM) << BIT_SHIFT_P0HI0Q_DESC_NUM)
- #define BITS_P0HI0Q_DESC_NUM \
- (BIT_MASK_P0HI0Q_DESC_NUM << BIT_SHIFT_P0HI0Q_DESC_NUM)
- #define BIT_CLEAR_P0HI0Q_DESC_NUM(x) ((x) & (~BITS_P0HI0Q_DESC_NUM))
- #define BIT_GET_P0HI0Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI0Q_DESC_NUM) & BIT_MASK_P0HI0Q_DESC_NUM)
- #define BIT_SET_P0HI0Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI0Q_DESC_NUM(x) | BIT_P0HI0Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI1Q_TXBD_NUM (Offset 0x038E) */
- #define BIT_HI1Q_FLAG BIT(14)
- #define BIT_SHIFT_HI1Q_DESC_MODE 12
- #define BIT_MASK_HI1Q_DESC_MODE 0x3
- #define BIT_HI1Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI1Q_DESC_MODE) << BIT_SHIFT_HI1Q_DESC_MODE)
- #define BITS_HI1Q_DESC_MODE \
- (BIT_MASK_HI1Q_DESC_MODE << BIT_SHIFT_HI1Q_DESC_MODE)
- #define BIT_CLEAR_HI1Q_DESC_MODE(x) ((x) & (~BITS_HI1Q_DESC_MODE))
- #define BIT_GET_HI1Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI1Q_DESC_MODE) & BIT_MASK_HI1Q_DESC_MODE)
- #define BIT_SET_HI1Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI1Q_DESC_MODE(x) | BIT_HI1Q_DESC_MODE(v))
- #define BIT_SHIFT_HI1Q_DESC_NUM 0
- #define BIT_MASK_HI1Q_DESC_NUM 0xfff
- #define BIT_HI1Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI1Q_DESC_NUM) << BIT_SHIFT_HI1Q_DESC_NUM)
- #define BITS_HI1Q_DESC_NUM (BIT_MASK_HI1Q_DESC_NUM << BIT_SHIFT_HI1Q_DESC_NUM)
- #define BIT_CLEAR_HI1Q_DESC_NUM(x) ((x) & (~BITS_HI1Q_DESC_NUM))
- #define BIT_GET_HI1Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI1Q_DESC_NUM) & BIT_MASK_HI1Q_DESC_NUM)
- #define BIT_SET_HI1Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI1Q_DESC_NUM(x) | BIT_HI1Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI2Q_HI3Q_TXBD_NUM (Offset 0x0390) */
- #define BIT_P0HI3Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI3Q_DESC_MODE 28
- #define BIT_MASK_P0HI3Q_DESC_MODE 0x3
- #define BIT_P0HI3Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI3Q_DESC_MODE) << BIT_SHIFT_P0HI3Q_DESC_MODE)
- #define BITS_P0HI3Q_DESC_MODE \
- (BIT_MASK_P0HI3Q_DESC_MODE << BIT_SHIFT_P0HI3Q_DESC_MODE)
- #define BIT_CLEAR_P0HI3Q_DESC_MODE(x) ((x) & (~BITS_P0HI3Q_DESC_MODE))
- #define BIT_GET_P0HI3Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI3Q_DESC_MODE) & BIT_MASK_P0HI3Q_DESC_MODE)
- #define BIT_SET_P0HI3Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI3Q_DESC_MODE(x) | BIT_P0HI3Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI3Q_DESC_NUM 16
- #define BIT_MASK_P0HI3Q_DESC_NUM 0xfff
- #define BIT_P0HI3Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI3Q_DESC_NUM) << BIT_SHIFT_P0HI3Q_DESC_NUM)
- #define BITS_P0HI3Q_DESC_NUM \
- (BIT_MASK_P0HI3Q_DESC_NUM << BIT_SHIFT_P0HI3Q_DESC_NUM)
- #define BIT_CLEAR_P0HI3Q_DESC_NUM(x) ((x) & (~BITS_P0HI3Q_DESC_NUM))
- #define BIT_GET_P0HI3Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI3Q_DESC_NUM) & BIT_MASK_P0HI3Q_DESC_NUM)
- #define BIT_SET_P0HI3Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI3Q_DESC_NUM(x) | BIT_P0HI3Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI2Q_TXBD_NUM (Offset 0x0390) */
- #define BIT_HI2Q_FLAG BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI2Q_HI3Q_TXBD_NUM (Offset 0x0390) */
- #define BIT_P0HI2Q_FLAG BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI2Q_TXBD_NUM (Offset 0x0390) */
- #define BIT_SHIFT_HI2Q_DESC_MODE 12
- #define BIT_MASK_HI2Q_DESC_MODE 0x3
- #define BIT_HI2Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI2Q_DESC_MODE) << BIT_SHIFT_HI2Q_DESC_MODE)
- #define BITS_HI2Q_DESC_MODE \
- (BIT_MASK_HI2Q_DESC_MODE << BIT_SHIFT_HI2Q_DESC_MODE)
- #define BIT_CLEAR_HI2Q_DESC_MODE(x) ((x) & (~BITS_HI2Q_DESC_MODE))
- #define BIT_GET_HI2Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI2Q_DESC_MODE) & BIT_MASK_HI2Q_DESC_MODE)
- #define BIT_SET_HI2Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI2Q_DESC_MODE(x) | BIT_HI2Q_DESC_MODE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI2Q_HI3Q_TXBD_NUM (Offset 0x0390) */
- #define BIT_SHIFT_P0HI2Q_DESC_MODE 12
- #define BIT_MASK_P0HI2Q_DESC_MODE 0x3
- #define BIT_P0HI2Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI2Q_DESC_MODE) << BIT_SHIFT_P0HI2Q_DESC_MODE)
- #define BITS_P0HI2Q_DESC_MODE \
- (BIT_MASK_P0HI2Q_DESC_MODE << BIT_SHIFT_P0HI2Q_DESC_MODE)
- #define BIT_CLEAR_P0HI2Q_DESC_MODE(x) ((x) & (~BITS_P0HI2Q_DESC_MODE))
- #define BIT_GET_P0HI2Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI2Q_DESC_MODE) & BIT_MASK_P0HI2Q_DESC_MODE)
- #define BIT_SET_P0HI2Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI2Q_DESC_MODE(x) | BIT_P0HI2Q_DESC_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI2Q_TXBD_NUM (Offset 0x0390) */
- #define BIT_SHIFT_HI2Q_DESC_NUM 0
- #define BIT_MASK_HI2Q_DESC_NUM 0xfff
- #define BIT_HI2Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI2Q_DESC_NUM) << BIT_SHIFT_HI2Q_DESC_NUM)
- #define BITS_HI2Q_DESC_NUM (BIT_MASK_HI2Q_DESC_NUM << BIT_SHIFT_HI2Q_DESC_NUM)
- #define BIT_CLEAR_HI2Q_DESC_NUM(x) ((x) & (~BITS_HI2Q_DESC_NUM))
- #define BIT_GET_HI2Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI2Q_DESC_NUM) & BIT_MASK_HI2Q_DESC_NUM)
- #define BIT_SET_HI2Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI2Q_DESC_NUM(x) | BIT_HI2Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI2Q_HI3Q_TXBD_NUM (Offset 0x0390) */
- #define BIT_SHIFT_P0HI2Q_DESC_NUM 0
- #define BIT_MASK_P0HI2Q_DESC_NUM 0xfff
- #define BIT_P0HI2Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI2Q_DESC_NUM) << BIT_SHIFT_P0HI2Q_DESC_NUM)
- #define BITS_P0HI2Q_DESC_NUM \
- (BIT_MASK_P0HI2Q_DESC_NUM << BIT_SHIFT_P0HI2Q_DESC_NUM)
- #define BIT_CLEAR_P0HI2Q_DESC_NUM(x) ((x) & (~BITS_P0HI2Q_DESC_NUM))
- #define BIT_GET_P0HI2Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI2Q_DESC_NUM) & BIT_MASK_P0HI2Q_DESC_NUM)
- #define BIT_SET_P0HI2Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI2Q_DESC_NUM(x) | BIT_P0HI2Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI3Q_TXBD_NUM (Offset 0x0392) */
- #define BIT_HI3Q_FLAG BIT(14)
- #define BIT_SHIFT_HI3Q_DESC_MODE 12
- #define BIT_MASK_HI3Q_DESC_MODE 0x3
- #define BIT_HI3Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI3Q_DESC_MODE) << BIT_SHIFT_HI3Q_DESC_MODE)
- #define BITS_HI3Q_DESC_MODE \
- (BIT_MASK_HI3Q_DESC_MODE << BIT_SHIFT_HI3Q_DESC_MODE)
- #define BIT_CLEAR_HI3Q_DESC_MODE(x) ((x) & (~BITS_HI3Q_DESC_MODE))
- #define BIT_GET_HI3Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI3Q_DESC_MODE) & BIT_MASK_HI3Q_DESC_MODE)
- #define BIT_SET_HI3Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI3Q_DESC_MODE(x) | BIT_HI3Q_DESC_MODE(v))
- #define BIT_SHIFT_HI3Q_DESC_NUM 0
- #define BIT_MASK_HI3Q_DESC_NUM 0xfff
- #define BIT_HI3Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI3Q_DESC_NUM) << BIT_SHIFT_HI3Q_DESC_NUM)
- #define BITS_HI3Q_DESC_NUM (BIT_MASK_HI3Q_DESC_NUM << BIT_SHIFT_HI3Q_DESC_NUM)
- #define BIT_CLEAR_HI3Q_DESC_NUM(x) ((x) & (~BITS_HI3Q_DESC_NUM))
- #define BIT_GET_HI3Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI3Q_DESC_NUM) & BIT_MASK_HI3Q_DESC_NUM)
- #define BIT_SET_HI3Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI3Q_DESC_NUM(x) | BIT_HI3Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI4Q_HI5Q_TXBD_NUM (Offset 0x0394) */
- #define BIT_P0HI5Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI5Q_DESC_MODE 28
- #define BIT_MASK_P0HI5Q_DESC_MODE 0x3
- #define BIT_P0HI5Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI5Q_DESC_MODE) << BIT_SHIFT_P0HI5Q_DESC_MODE)
- #define BITS_P0HI5Q_DESC_MODE \
- (BIT_MASK_P0HI5Q_DESC_MODE << BIT_SHIFT_P0HI5Q_DESC_MODE)
- #define BIT_CLEAR_P0HI5Q_DESC_MODE(x) ((x) & (~BITS_P0HI5Q_DESC_MODE))
- #define BIT_GET_P0HI5Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI5Q_DESC_MODE) & BIT_MASK_P0HI5Q_DESC_MODE)
- #define BIT_SET_P0HI5Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI5Q_DESC_MODE(x) | BIT_P0HI5Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI5Q_DESC_NUM 16
- #define BIT_MASK_P0HI5Q_DESC_NUM 0xfff
- #define BIT_P0HI5Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI5Q_DESC_NUM) << BIT_SHIFT_P0HI5Q_DESC_NUM)
- #define BITS_P0HI5Q_DESC_NUM \
- (BIT_MASK_P0HI5Q_DESC_NUM << BIT_SHIFT_P0HI5Q_DESC_NUM)
- #define BIT_CLEAR_P0HI5Q_DESC_NUM(x) ((x) & (~BITS_P0HI5Q_DESC_NUM))
- #define BIT_GET_P0HI5Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI5Q_DESC_NUM) & BIT_MASK_P0HI5Q_DESC_NUM)
- #define BIT_SET_P0HI5Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI5Q_DESC_NUM(x) | BIT_P0HI5Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI4Q_TXBD_NUM (Offset 0x0394) */
- #define BIT_HI4Q_FLAG BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI4Q_HI5Q_TXBD_NUM (Offset 0x0394) */
- #define BIT_P0HI4Q_FLAG BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI4Q_TXBD_NUM (Offset 0x0394) */
- #define BIT_SHIFT_HI4Q_DESC_MODE 12
- #define BIT_MASK_HI4Q_DESC_MODE 0x3
- #define BIT_HI4Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI4Q_DESC_MODE) << BIT_SHIFT_HI4Q_DESC_MODE)
- #define BITS_HI4Q_DESC_MODE \
- (BIT_MASK_HI4Q_DESC_MODE << BIT_SHIFT_HI4Q_DESC_MODE)
- #define BIT_CLEAR_HI4Q_DESC_MODE(x) ((x) & (~BITS_HI4Q_DESC_MODE))
- #define BIT_GET_HI4Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI4Q_DESC_MODE) & BIT_MASK_HI4Q_DESC_MODE)
- #define BIT_SET_HI4Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI4Q_DESC_MODE(x) | BIT_HI4Q_DESC_MODE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI4Q_HI5Q_TXBD_NUM (Offset 0x0394) */
- #define BIT_SHIFT_P0HI4Q_DESC_MODE 12
- #define BIT_MASK_P0HI4Q_DESC_MODE 0x3
- #define BIT_P0HI4Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI4Q_DESC_MODE) << BIT_SHIFT_P0HI4Q_DESC_MODE)
- #define BITS_P0HI4Q_DESC_MODE \
- (BIT_MASK_P0HI4Q_DESC_MODE << BIT_SHIFT_P0HI4Q_DESC_MODE)
- #define BIT_CLEAR_P0HI4Q_DESC_MODE(x) ((x) & (~BITS_P0HI4Q_DESC_MODE))
- #define BIT_GET_P0HI4Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI4Q_DESC_MODE) & BIT_MASK_P0HI4Q_DESC_MODE)
- #define BIT_SET_P0HI4Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI4Q_DESC_MODE(x) | BIT_P0HI4Q_DESC_MODE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI4Q_TXBD_NUM (Offset 0x0394) */
- #define BIT_SHIFT_HI4Q_DESC_NUM 0
- #define BIT_MASK_HI4Q_DESC_NUM 0xfff
- #define BIT_HI4Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI4Q_DESC_NUM) << BIT_SHIFT_HI4Q_DESC_NUM)
- #define BITS_HI4Q_DESC_NUM (BIT_MASK_HI4Q_DESC_NUM << BIT_SHIFT_HI4Q_DESC_NUM)
- #define BIT_CLEAR_HI4Q_DESC_NUM(x) ((x) & (~BITS_HI4Q_DESC_NUM))
- #define BIT_GET_HI4Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI4Q_DESC_NUM) & BIT_MASK_HI4Q_DESC_NUM)
- #define BIT_SET_HI4Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI4Q_DESC_NUM(x) | BIT_HI4Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI4Q_HI5Q_TXBD_NUM (Offset 0x0394) */
- #define BIT_SHIFT_P0HI4Q_DESC_NUM 0
- #define BIT_MASK_P0HI4Q_DESC_NUM 0xfff
- #define BIT_P0HI4Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI4Q_DESC_NUM) << BIT_SHIFT_P0HI4Q_DESC_NUM)
- #define BITS_P0HI4Q_DESC_NUM \
- (BIT_MASK_P0HI4Q_DESC_NUM << BIT_SHIFT_P0HI4Q_DESC_NUM)
- #define BIT_CLEAR_P0HI4Q_DESC_NUM(x) ((x) & (~BITS_P0HI4Q_DESC_NUM))
- #define BIT_GET_P0HI4Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI4Q_DESC_NUM) & BIT_MASK_P0HI4Q_DESC_NUM)
- #define BIT_SET_P0HI4Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI4Q_DESC_NUM(x) | BIT_P0HI4Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI5Q_TXBD_NUM (Offset 0x0396) */
- #define BIT_HI5Q_FLAG BIT(14)
- #define BIT_SHIFT_HI5Q_DESC_MODE 12
- #define BIT_MASK_HI5Q_DESC_MODE 0x3
- #define BIT_HI5Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI5Q_DESC_MODE) << BIT_SHIFT_HI5Q_DESC_MODE)
- #define BITS_HI5Q_DESC_MODE \
- (BIT_MASK_HI5Q_DESC_MODE << BIT_SHIFT_HI5Q_DESC_MODE)
- #define BIT_CLEAR_HI5Q_DESC_MODE(x) ((x) & (~BITS_HI5Q_DESC_MODE))
- #define BIT_GET_HI5Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI5Q_DESC_MODE) & BIT_MASK_HI5Q_DESC_MODE)
- #define BIT_SET_HI5Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI5Q_DESC_MODE(x) | BIT_HI5Q_DESC_MODE(v))
- #define BIT_SHIFT_HI5Q_DESC_NUM 0
- #define BIT_MASK_HI5Q_DESC_NUM 0xfff
- #define BIT_HI5Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI5Q_DESC_NUM) << BIT_SHIFT_HI5Q_DESC_NUM)
- #define BITS_HI5Q_DESC_NUM (BIT_MASK_HI5Q_DESC_NUM << BIT_SHIFT_HI5Q_DESC_NUM)
- #define BIT_CLEAR_HI5Q_DESC_NUM(x) ((x) & (~BITS_HI5Q_DESC_NUM))
- #define BIT_GET_HI5Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI5Q_DESC_NUM) & BIT_MASK_HI5Q_DESC_NUM)
- #define BIT_SET_HI5Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI5Q_DESC_NUM(x) | BIT_HI5Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI6Q_HI7Q_TXBD_NUM (Offset 0x0398) */
- #define BIT_P0HI7Q_FLAG BIT(30)
- #define BIT_CLR_FWCMDQ_HW_IDX BIT(30)
- #define BIT_CLR_P0HI7Q_HW_IDX BIT(29)
- #define BIT_SHIFT_P0HI7Q_DESC_MODE 28
- #define BIT_MASK_P0HI7Q_DESC_MODE 0x3
- #define BIT_P0HI7Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI7Q_DESC_MODE) << BIT_SHIFT_P0HI7Q_DESC_MODE)
- #define BITS_P0HI7Q_DESC_MODE \
- (BIT_MASK_P0HI7Q_DESC_MODE << BIT_SHIFT_P0HI7Q_DESC_MODE)
- #define BIT_CLEAR_P0HI7Q_DESC_MODE(x) ((x) & (~BITS_P0HI7Q_DESC_MODE))
- #define BIT_GET_P0HI7Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI7Q_DESC_MODE) & BIT_MASK_P0HI7Q_DESC_MODE)
- #define BIT_SET_P0HI7Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI7Q_DESC_MODE(x) | BIT_P0HI7Q_DESC_MODE(v))
- #define BIT_CLR_P0HI6Q_HW_IDX BIT(28)
- #define BIT_CLR_P0HI5Q_HW_IDX BIT(27)
- #define BIT_CLR_P0HI4Q_HW_IDX BIT(26)
- #define BIT_CLR_P0HI3Q_HW_IDX BIT(25)
- #define BIT_CLR_P0HI2Q_HW_IDX BIT(24)
- #define BIT_CLR_P0HI1Q_HW_IDX BIT(23)
- #define BIT_CLR_P0HI0Q_HW_IDX BIT(22)
- #define BIT_CLR_ACH3_HW_IDX BIT(21)
- #define BIT_CLR_ACH2_HW_IDX BIT(20)
- #define BIT_CLR_ACH1_HW_IDX BIT(19)
- #define BIT_CLR_ACH0_HW_IDX BIT(18)
- #define BIT_CLR_P0MGQ_HW_IDX BIT(17)
- #define BIT_SHIFT_P0HI7Q_DESC_NUM 16
- #define BIT_MASK_P0HI7Q_DESC_NUM 0xfff
- #define BIT_P0HI7Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI7Q_DESC_NUM) << BIT_SHIFT_P0HI7Q_DESC_NUM)
- #define BITS_P0HI7Q_DESC_NUM \
- (BIT_MASK_P0HI7Q_DESC_NUM << BIT_SHIFT_P0HI7Q_DESC_NUM)
- #define BIT_CLEAR_P0HI7Q_DESC_NUM(x) ((x) & (~BITS_P0HI7Q_DESC_NUM))
- #define BIT_GET_P0HI7Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI7Q_DESC_NUM) & BIT_MASK_P0HI7Q_DESC_NUM)
- #define BIT_SET_P0HI7Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI7Q_DESC_NUM(x) | BIT_P0HI7Q_DESC_NUM(v))
- #define BIT_CLR_P0RXQ_HW_IDX BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI6Q_TXBD_NUM (Offset 0x0398) */
- #define BIT_HI6Q_FLAG BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI6Q_HI7Q_TXBD_NUM (Offset 0x0398) */
- #define BIT_P0HI6Q_FLAG BIT(14)
- #define BIT_CLR_PFWCMDQ_HOST_IDX BIT(14)
- #define BIT_CLR_P0HI7Q_HOST_IDX BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI6Q_TXBD_NUM (Offset 0x0398) */
- #define BIT_SHIFT_HI6Q_DESC_MODE 12
- #define BIT_MASK_HI6Q_DESC_MODE 0x3
- #define BIT_HI6Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI6Q_DESC_MODE) << BIT_SHIFT_HI6Q_DESC_MODE)
- #define BITS_HI6Q_DESC_MODE \
- (BIT_MASK_HI6Q_DESC_MODE << BIT_SHIFT_HI6Q_DESC_MODE)
- #define BIT_CLEAR_HI6Q_DESC_MODE(x) ((x) & (~BITS_HI6Q_DESC_MODE))
- #define BIT_GET_HI6Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI6Q_DESC_MODE) & BIT_MASK_HI6Q_DESC_MODE)
- #define BIT_SET_HI6Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI6Q_DESC_MODE(x) | BIT_HI6Q_DESC_MODE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI6Q_HI7Q_TXBD_NUM (Offset 0x0398) */
- #define BIT_SHIFT_P0HI6Q_DESC_MODE 12
- #define BIT_MASK_P0HI6Q_DESC_MODE 0x3
- #define BIT_P0HI6Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI6Q_DESC_MODE) << BIT_SHIFT_P0HI6Q_DESC_MODE)
- #define BITS_P0HI6Q_DESC_MODE \
- (BIT_MASK_P0HI6Q_DESC_MODE << BIT_SHIFT_P0HI6Q_DESC_MODE)
- #define BIT_CLEAR_P0HI6Q_DESC_MODE(x) ((x) & (~BITS_P0HI6Q_DESC_MODE))
- #define BIT_GET_P0HI6Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI6Q_DESC_MODE) & BIT_MASK_P0HI6Q_DESC_MODE)
- #define BIT_SET_P0HI6Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI6Q_DESC_MODE(x) | BIT_P0HI6Q_DESC_MODE(v))
- #define BIT_CLR_P0HI6Q_HOST_IDX BIT(12)
- #define BIT_CLR_P0HI5Q_HOST_IDX BIT(11)
- #define BIT_CLR_P0HI4Q_HOST_IDX BIT(10)
- #define BIT_CLR_P0HI3Q_HOST_IDX BIT(9)
- #define BIT_CLR_P0HI2Q_HOST_IDX BIT(8)
- #define BIT_CLR_P0HI1Q_HOST_IDX BIT(7)
- #define BIT_CLR_P0HI0Q_HOST_IDX BIT(6)
- #define BIT_CLR_ACH3_HOST_IDX BIT(5)
- #define BIT_CLR_ACH2_HOST_IDX BIT(4)
- #define BIT_CLR_ACH1_HOST_IDX BIT(3)
- #define BIT_CLR_ACH0_HOST_IDX BIT(2)
- #define BIT_CLR_P0MGQ_HOST_IDX BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI6Q_TXBD_NUM (Offset 0x0398) */
- #define BIT_SHIFT_HI6Q_DESC_NUM 0
- #define BIT_MASK_HI6Q_DESC_NUM 0xfff
- #define BIT_HI6Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI6Q_DESC_NUM) << BIT_SHIFT_HI6Q_DESC_NUM)
- #define BITS_HI6Q_DESC_NUM (BIT_MASK_HI6Q_DESC_NUM << BIT_SHIFT_HI6Q_DESC_NUM)
- #define BIT_CLEAR_HI6Q_DESC_NUM(x) ((x) & (~BITS_HI6Q_DESC_NUM))
- #define BIT_GET_HI6Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI6Q_DESC_NUM) & BIT_MASK_HI6Q_DESC_NUM)
- #define BIT_SET_HI6Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI6Q_DESC_NUM(x) | BIT_HI6Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI6Q_HI7Q_TXBD_NUM (Offset 0x0398) */
- #define BIT_SHIFT_P0HI6Q_DESC_NUM 0
- #define BIT_MASK_P0HI6Q_DESC_NUM 0xfff
- #define BIT_P0HI6Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI6Q_DESC_NUM) << BIT_SHIFT_P0HI6Q_DESC_NUM)
- #define BITS_P0HI6Q_DESC_NUM \
- (BIT_MASK_P0HI6Q_DESC_NUM << BIT_SHIFT_P0HI6Q_DESC_NUM)
- #define BIT_CLEAR_P0HI6Q_DESC_NUM(x) ((x) & (~BITS_P0HI6Q_DESC_NUM))
- #define BIT_GET_P0HI6Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI6Q_DESC_NUM) & BIT_MASK_P0HI6Q_DESC_NUM)
- #define BIT_SET_P0HI6Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI6Q_DESC_NUM(x) | BIT_P0HI6Q_DESC_NUM(v))
- #define BIT_CLR_P0RXQ_HOST_IDX BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI7Q_TXBD_NUM (Offset 0x039A) */
- #define BIT_HI7Q_FLAG BIT(14)
- #define BIT_SHIFT_HI7Q_DESC_MODE 12
- #define BIT_MASK_HI7Q_DESC_MODE 0x3
- #define BIT_HI7Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI7Q_DESC_MODE) << BIT_SHIFT_HI7Q_DESC_MODE)
- #define BITS_HI7Q_DESC_MODE \
- (BIT_MASK_HI7Q_DESC_MODE << BIT_SHIFT_HI7Q_DESC_MODE)
- #define BIT_CLEAR_HI7Q_DESC_MODE(x) ((x) & (~BITS_HI7Q_DESC_MODE))
- #define BIT_GET_HI7Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI7Q_DESC_MODE) & BIT_MASK_HI7Q_DESC_MODE)
- #define BIT_SET_HI7Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI7Q_DESC_MODE(x) | BIT_HI7Q_DESC_MODE(v))
- #define BIT_SHIFT_HI7Q_DESC_NUM 0
- #define BIT_MASK_HI7Q_DESC_NUM 0xfff
- #define BIT_HI7Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI7Q_DESC_NUM) << BIT_SHIFT_HI7Q_DESC_NUM)
- #define BITS_HI7Q_DESC_NUM (BIT_MASK_HI7Q_DESC_NUM << BIT_SHIFT_HI7Q_DESC_NUM)
- #define BIT_CLEAR_HI7Q_DESC_NUM(x) ((x) & (~BITS_HI7Q_DESC_NUM))
- #define BIT_GET_HI7Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI7Q_DESC_NUM) & BIT_MASK_HI7Q_DESC_NUM)
- #define BIT_SET_HI7Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI7Q_DESC_NUM(x) | BIT_HI7Q_DESC_NUM(v))
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI7Q_HW_IDX BIT(29)
- #define BIT_CLR_HI6Q_HW_IDX BIT(28)
- #define BIT_CLR_HI5Q_HW_IDX BIT(27)
- #define BIT_CLR_HI4Q_HW_IDX BIT(26)
- #define BIT_CLR_HI3Q_HW_IDX BIT(25)
- #define BIT_CLR_HI2Q_HW_IDX BIT(24)
- #define BIT_CLR_HI1Q_HW_IDX BIT(23)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BCN7DOK BIT(23)
- #define BIT_BCN7DOKM BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI0Q_HW_IDX BIT(22)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BCN6DOK BIT(22)
- #define BIT_BCN6DOKM BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_BKQ_HW_IDX BIT(21)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BCN5DOK BIT(21)
- #define BIT_BCN5DOKM BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_BEQ_HW_IDX BIT(20)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BCN4DOK BIT(20)
- #define BIT_BCN4DOKM BIT(20)
- #define BIT_RX_OVER_RD_ERR BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_VIQ_HW_IDX BIT(19)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BCN3DOK BIT(19)
- #define BIT_BCN3DOKM BIT(19)
- #define BIT_RXDMA_STUCK BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_VOQ_HW_IDX BIT(18)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BCN2DOK BIT(18)
- #define BIT_BCN2DOKM BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_MGQ_HW_IDX BIT(17)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BCN1DOK BIT(17)
- #define BIT_BCN1DOKM BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TSFTIMER_HCI (Offset 0x039C) */
- #define BIT_SHIFT_TSFT2_HCI 16
- #define BIT_MASK_TSFT2_HCI 0xffff
- #define BIT_TSFT2_HCI(x) (((x) & BIT_MASK_TSFT2_HCI) << BIT_SHIFT_TSFT2_HCI)
- #define BITS_TSFT2_HCI (BIT_MASK_TSFT2_HCI << BIT_SHIFT_TSFT2_HCI)
- #define BIT_CLEAR_TSFT2_HCI(x) ((x) & (~BITS_TSFT2_HCI))
- #define BIT_GET_TSFT2_HCI(x) (((x) >> BIT_SHIFT_TSFT2_HCI) & BIT_MASK_TSFT2_HCI)
- #define BIT_SET_TSFT2_HCI(x, v) (BIT_CLEAR_TSFT2_HCI(x) | BIT_TSFT2_HCI(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_RXQ_HW_IDX BIT(16)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BCN0DOK BIT(16)
- #define BIT_BCN0DOKM BIT(16)
- #define BIT_SHIFT_RX_STATE 16
- #define BIT_MASK_RX_STATE 0x7
- #define BIT_RX_STATE(x) (((x) & BIT_MASK_RX_STATE) << BIT_SHIFT_RX_STATE)
- #define BITS_RX_STATE (BIT_MASK_RX_STATE << BIT_SHIFT_RX_STATE)
- #define BIT_CLEAR_RX_STATE(x) ((x) & (~BITS_RX_STATE))
- #define BIT_GET_RX_STATE(x) (((x) >> BIT_SHIFT_RX_STATE) & BIT_MASK_RX_STATE)
- #define BIT_SET_RX_STATE(x, v) (BIT_CLEAR_RX_STATE(x) | BIT_RX_STATE(v))
- #define BIT_SRST_TX BIT(15)
- #define BIT_M7DOK BIT(15)
- #define BIT_M7DOKM BIT(15)
- #define BIT_TDE_NO_IDLE BIT(15)
- #define BIT_SRST_RX BIT(14)
- #define BIT_M6DOK BIT(14)
- #define BIT_M6DOKM BIT(14)
- #define BIT_TXDMA_STUCK BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI7Q_HOST_IDX BIT(13)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_M5DOK BIT(13)
- #define BIT_M5DOKM BIT(13)
- #define BIT_TDE_FULL_ERR BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI6Q_HOST_IDX BIT(12)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_M4DOK BIT(12)
- #define BIT_M4DOKM BIT(12)
- #define BIT_HD_SIZE_ERR BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI5Q_HOST_IDX BIT(11)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_M3DOK BIT(11)
- #define BIT_M3DOKM BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI4Q_HOST_IDX BIT(10)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_M2DOK BIT(10)
- #define BIT_M2DOKM BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI3Q_HOST_IDX BIT(9)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_M1DOK BIT(9)
- #define BIT_M1DOKM BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI2Q_HOST_IDX BIT(8)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_M0DOK BIT(8)
- #define BIT_M0DOKM BIT(8)
- #define BIT_SHIFT_TX_STATE 8
- #define BIT_MASK_TX_STATE 0xf
- #define BIT_TX_STATE(x) (((x) & BIT_MASK_TX_STATE) << BIT_SHIFT_TX_STATE)
- #define BITS_TX_STATE (BIT_MASK_TX_STATE << BIT_SHIFT_TX_STATE)
- #define BIT_CLEAR_TX_STATE(x) ((x) & (~BITS_TX_STATE))
- #define BIT_GET_TX_STATE(x) (((x) >> BIT_SHIFT_TX_STATE) & BIT_MASK_TX_STATE)
- #define BIT_SET_TX_STATE(x, v) (BIT_CLEAR_TX_STATE(x) | BIT_TX_STATE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_HI1Q_HOST_IDX BIT(7)
- #define BIT_CLR_HI0Q_HOST_IDX BIT(6)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_MGQDOK BIT(6)
- #define BIT_MGQDOKM BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_BKQ_HOST_IDX BIT(5)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_BKQDOK BIT(5)
- #define BIT_BKQDOKM BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_BEQ_HOST_IDX BIT(4)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_SHIFT_HPS_CLKR 4
- #define BIT_MASK_HPS_CLKR 0x3
- #define BIT_HPS_CLKR(x) (((x) & BIT_MASK_HPS_CLKR) << BIT_SHIFT_HPS_CLKR)
- #define BITS_HPS_CLKR (BIT_MASK_HPS_CLKR << BIT_SHIFT_HPS_CLKR)
- #define BIT_CLEAR_HPS_CLKR(x) ((x) & (~BITS_HPS_CLKR))
- #define BIT_GET_HPS_CLKR(x) (((x) >> BIT_SHIFT_HPS_CLKR) & BIT_MASK_HPS_CLKR)
- #define BIT_SET_HPS_CLKR(x, v) (BIT_CLEAR_HPS_CLKR(x) | BIT_HPS_CLKR(v))
- #define BIT_BEQDOK BIT(4)
- #define BIT_BEQDOKM BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_VIQ_HOST_IDX BIT(3)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_LX_INT BIT(3)
- #define BIT_VIQDOK BIT(3)
- #define BIT_VIQDOKM BIT(3)
- #define BIT_MST_BUSY BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_VOQ_HOST_IDX BIT(2)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_VOQDOK BIT(2)
- #define BIT_VOQDOKM BIT(2)
- #define BIT_SLV_BUSY BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_MGQ_HOST_IDX BIT(1)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_RDUM BIT(1)
- #define BIT_RXDES_UNAVAIL BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TSFTIMER_HCI (Offset 0x039C) */
- #define BIT_SHIFT_TSFT1_HCI 0
- #define BIT_MASK_TSFT1_HCI 0xffff
- #define BIT_TSFT1_HCI(x) (((x) & BIT_MASK_TSFT1_HCI) << BIT_SHIFT_TSFT1_HCI)
- #define BITS_TSFT1_HCI (BIT_MASK_TSFT1_HCI << BIT_SHIFT_TSFT1_HCI)
- #define BIT_CLEAR_TSFT1_HCI(x) ((x) & (~BITS_TSFT1_HCI))
- #define BIT_GET_TSFT1_HCI(x) (((x) >> BIT_SHIFT_TSFT1_HCI) & BIT_MASK_TSFT1_HCI)
- #define BIT_SET_TSFT1_HCI(x, v) (BIT_CLEAR_TSFT1_HCI(x) | BIT_TSFT1_HCI(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_CLR_RXQ_HOST_IDX BIT(0)
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BD_RWPTR_CLR (Offset 0x039C) */
- #define BIT_RXDOK BIT(0)
- #define BIT_RXDOKM BIT(0)
- #define BIT_EN_DBG_STUCK BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VOQ_TXBD_IDX (Offset 0x03A0) */
- #define BIT_SHIFT_VOQ_HW_IDX 16
- #define BIT_MASK_VOQ_HW_IDX 0xfff
- #define BIT_VOQ_HW_IDX(x) (((x) & BIT_MASK_VOQ_HW_IDX) << BIT_SHIFT_VOQ_HW_IDX)
- #define BITS_VOQ_HW_IDX (BIT_MASK_VOQ_HW_IDX << BIT_SHIFT_VOQ_HW_IDX)
- #define BIT_CLEAR_VOQ_HW_IDX(x) ((x) & (~BITS_VOQ_HW_IDX))
- #define BIT_GET_VOQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_VOQ_HW_IDX) & BIT_MASK_VOQ_HW_IDX)
- #define BIT_SET_VOQ_HW_IDX(x, v) (BIT_CLEAR_VOQ_HW_IDX(x) | BIT_VOQ_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH0_TXBD_IDX (Offset 0x03A0) */
- #define BIT_SHIFT_ACH0_HW_IDX 16
- #define BIT_MASK_ACH0_HW_IDX 0xfff
- #define BIT_ACH0_HW_IDX(x) \
- (((x) & BIT_MASK_ACH0_HW_IDX) << BIT_SHIFT_ACH0_HW_IDX)
- #define BITS_ACH0_HW_IDX (BIT_MASK_ACH0_HW_IDX << BIT_SHIFT_ACH0_HW_IDX)
- #define BIT_CLEAR_ACH0_HW_IDX(x) ((x) & (~BITS_ACH0_HW_IDX))
- #define BIT_GET_ACH0_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH0_HW_IDX) & BIT_MASK_ACH0_HW_IDX)
- #define BIT_SET_ACH0_HW_IDX(x, v) \
- (BIT_CLEAR_ACH0_HW_IDX(x) | BIT_ACH0_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VOQ_TXBD_IDX (Offset 0x03A0) */
- #define BIT_SHIFT_VOQ_HOST_IDX 0
- #define BIT_MASK_VOQ_HOST_IDX 0xfff
- #define BIT_VOQ_HOST_IDX(x) \
- (((x) & BIT_MASK_VOQ_HOST_IDX) << BIT_SHIFT_VOQ_HOST_IDX)
- #define BITS_VOQ_HOST_IDX (BIT_MASK_VOQ_HOST_IDX << BIT_SHIFT_VOQ_HOST_IDX)
- #define BIT_CLEAR_VOQ_HOST_IDX(x) ((x) & (~BITS_VOQ_HOST_IDX))
- #define BIT_GET_VOQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_VOQ_HOST_IDX) & BIT_MASK_VOQ_HOST_IDX)
- #define BIT_SET_VOQ_HOST_IDX(x, v) \
- (BIT_CLEAR_VOQ_HOST_IDX(x) | BIT_VOQ_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH0_TXBD_IDX (Offset 0x03A0) */
- #define BIT_SHIFT_ACH0_HOST_IDX 0
- #define BIT_MASK_ACH0_HOST_IDX 0xfff
- #define BIT_ACH0_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH0_HOST_IDX) << BIT_SHIFT_ACH0_HOST_IDX)
- #define BITS_ACH0_HOST_IDX (BIT_MASK_ACH0_HOST_IDX << BIT_SHIFT_ACH0_HOST_IDX)
- #define BIT_CLEAR_ACH0_HOST_IDX(x) ((x) & (~BITS_ACH0_HOST_IDX))
- #define BIT_GET_ACH0_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH0_HOST_IDX) & BIT_MASK_ACH0_HOST_IDX)
- #define BIT_SET_ACH0_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH0_HOST_IDX(x) | BIT_ACH0_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VIQ_TXBD_IDX (Offset 0x03A4) */
- #define BIT_SHIFT_VIQ_HW_IDX 16
- #define BIT_MASK_VIQ_HW_IDX 0xfff
- #define BIT_VIQ_HW_IDX(x) (((x) & BIT_MASK_VIQ_HW_IDX) << BIT_SHIFT_VIQ_HW_IDX)
- #define BITS_VIQ_HW_IDX (BIT_MASK_VIQ_HW_IDX << BIT_SHIFT_VIQ_HW_IDX)
- #define BIT_CLEAR_VIQ_HW_IDX(x) ((x) & (~BITS_VIQ_HW_IDX))
- #define BIT_GET_VIQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_VIQ_HW_IDX) & BIT_MASK_VIQ_HW_IDX)
- #define BIT_SET_VIQ_HW_IDX(x, v) (BIT_CLEAR_VIQ_HW_IDX(x) | BIT_VIQ_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH1_TXBD_IDX (Offset 0x03A4) */
- #define BIT_SHIFT_ACH1_HW_IDX 16
- #define BIT_MASK_ACH1_HW_IDX 0xfff
- #define BIT_ACH1_HW_IDX(x) \
- (((x) & BIT_MASK_ACH1_HW_IDX) << BIT_SHIFT_ACH1_HW_IDX)
- #define BITS_ACH1_HW_IDX (BIT_MASK_ACH1_HW_IDX << BIT_SHIFT_ACH1_HW_IDX)
- #define BIT_CLEAR_ACH1_HW_IDX(x) ((x) & (~BITS_ACH1_HW_IDX))
- #define BIT_GET_ACH1_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH1_HW_IDX) & BIT_MASK_ACH1_HW_IDX)
- #define BIT_SET_ACH1_HW_IDX(x, v) \
- (BIT_CLEAR_ACH1_HW_IDX(x) | BIT_ACH1_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_VIQ_TXBD_IDX (Offset 0x03A4) */
- #define BIT_SHIFT_VIQ_HOST_IDX 0
- #define BIT_MASK_VIQ_HOST_IDX 0xfff
- #define BIT_VIQ_HOST_IDX(x) \
- (((x) & BIT_MASK_VIQ_HOST_IDX) << BIT_SHIFT_VIQ_HOST_IDX)
- #define BITS_VIQ_HOST_IDX (BIT_MASK_VIQ_HOST_IDX << BIT_SHIFT_VIQ_HOST_IDX)
- #define BIT_CLEAR_VIQ_HOST_IDX(x) ((x) & (~BITS_VIQ_HOST_IDX))
- #define BIT_GET_VIQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_VIQ_HOST_IDX) & BIT_MASK_VIQ_HOST_IDX)
- #define BIT_SET_VIQ_HOST_IDX(x, v) \
- (BIT_CLEAR_VIQ_HOST_IDX(x) | BIT_VIQ_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH1_TXBD_IDX (Offset 0x03A4) */
- #define BIT_SHIFT_ACH1_HOST_IDX 0
- #define BIT_MASK_ACH1_HOST_IDX 0xfff
- #define BIT_ACH1_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH1_HOST_IDX) << BIT_SHIFT_ACH1_HOST_IDX)
- #define BITS_ACH1_HOST_IDX (BIT_MASK_ACH1_HOST_IDX << BIT_SHIFT_ACH1_HOST_IDX)
- #define BIT_CLEAR_ACH1_HOST_IDX(x) ((x) & (~BITS_ACH1_HOST_IDX))
- #define BIT_GET_ACH1_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH1_HOST_IDX) & BIT_MASK_ACH1_HOST_IDX)
- #define BIT_SET_ACH1_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH1_HOST_IDX(x) | BIT_ACH1_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BEQ_TXBD_IDX (Offset 0x03A8) */
- #define BIT_SHIFT_BEQ_HW_IDX 16
- #define BIT_MASK_BEQ_HW_IDX 0xfff
- #define BIT_BEQ_HW_IDX(x) (((x) & BIT_MASK_BEQ_HW_IDX) << BIT_SHIFT_BEQ_HW_IDX)
- #define BITS_BEQ_HW_IDX (BIT_MASK_BEQ_HW_IDX << BIT_SHIFT_BEQ_HW_IDX)
- #define BIT_CLEAR_BEQ_HW_IDX(x) ((x) & (~BITS_BEQ_HW_IDX))
- #define BIT_GET_BEQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_BEQ_HW_IDX) & BIT_MASK_BEQ_HW_IDX)
- #define BIT_SET_BEQ_HW_IDX(x, v) (BIT_CLEAR_BEQ_HW_IDX(x) | BIT_BEQ_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH2_TXBD_IDX (Offset 0x03A8) */
- #define BIT_SHIFT_ACH2_HW_IDX 16
- #define BIT_MASK_ACH2_HW_IDX 0xfff
- #define BIT_ACH2_HW_IDX(x) \
- (((x) & BIT_MASK_ACH2_HW_IDX) << BIT_SHIFT_ACH2_HW_IDX)
- #define BITS_ACH2_HW_IDX (BIT_MASK_ACH2_HW_IDX << BIT_SHIFT_ACH2_HW_IDX)
- #define BIT_CLEAR_ACH2_HW_IDX(x) ((x) & (~BITS_ACH2_HW_IDX))
- #define BIT_GET_ACH2_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH2_HW_IDX) & BIT_MASK_ACH2_HW_IDX)
- #define BIT_SET_ACH2_HW_IDX(x, v) \
- (BIT_CLEAR_ACH2_HW_IDX(x) | BIT_ACH2_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BEQ_TXBD_IDX (Offset 0x03A8) */
- #define BIT_SHIFT_BEQ_HOST_IDX 0
- #define BIT_MASK_BEQ_HOST_IDX 0xfff
- #define BIT_BEQ_HOST_IDX(x) \
- (((x) & BIT_MASK_BEQ_HOST_IDX) << BIT_SHIFT_BEQ_HOST_IDX)
- #define BITS_BEQ_HOST_IDX (BIT_MASK_BEQ_HOST_IDX << BIT_SHIFT_BEQ_HOST_IDX)
- #define BIT_CLEAR_BEQ_HOST_IDX(x) ((x) & (~BITS_BEQ_HOST_IDX))
- #define BIT_GET_BEQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_BEQ_HOST_IDX) & BIT_MASK_BEQ_HOST_IDX)
- #define BIT_SET_BEQ_HOST_IDX(x, v) \
- (BIT_CLEAR_BEQ_HOST_IDX(x) | BIT_BEQ_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH2_TXBD_IDX (Offset 0x03A8) */
- #define BIT_SHIFT_ACH2_HOST_IDX 0
- #define BIT_MASK_ACH2_HOST_IDX 0xfff
- #define BIT_ACH2_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH2_HOST_IDX) << BIT_SHIFT_ACH2_HOST_IDX)
- #define BITS_ACH2_HOST_IDX (BIT_MASK_ACH2_HOST_IDX << BIT_SHIFT_ACH2_HOST_IDX)
- #define BIT_CLEAR_ACH2_HOST_IDX(x) ((x) & (~BITS_ACH2_HOST_IDX))
- #define BIT_GET_ACH2_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH2_HOST_IDX) & BIT_MASK_ACH2_HOST_IDX)
- #define BIT_SET_ACH2_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH2_HOST_IDX(x) | BIT_ACH2_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BKQ_TXBD_IDX (Offset 0x03AC) */
- #define BIT_SHIFT_BKQ_HW_IDX 16
- #define BIT_MASK_BKQ_HW_IDX 0xfff
- #define BIT_BKQ_HW_IDX(x) (((x) & BIT_MASK_BKQ_HW_IDX) << BIT_SHIFT_BKQ_HW_IDX)
- #define BITS_BKQ_HW_IDX (BIT_MASK_BKQ_HW_IDX << BIT_SHIFT_BKQ_HW_IDX)
- #define BIT_CLEAR_BKQ_HW_IDX(x) ((x) & (~BITS_BKQ_HW_IDX))
- #define BIT_GET_BKQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_BKQ_HW_IDX) & BIT_MASK_BKQ_HW_IDX)
- #define BIT_SET_BKQ_HW_IDX(x, v) (BIT_CLEAR_BKQ_HW_IDX(x) | BIT_BKQ_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH3_TXBD_IDX (Offset 0x03AC) */
- #define BIT_SHIFT_ACH3_HW_IDX 16
- #define BIT_MASK_ACH3_HW_IDX 0xfff
- #define BIT_ACH3_HW_IDX(x) \
- (((x) & BIT_MASK_ACH3_HW_IDX) << BIT_SHIFT_ACH3_HW_IDX)
- #define BITS_ACH3_HW_IDX (BIT_MASK_ACH3_HW_IDX << BIT_SHIFT_ACH3_HW_IDX)
- #define BIT_CLEAR_ACH3_HW_IDX(x) ((x) & (~BITS_ACH3_HW_IDX))
- #define BIT_GET_ACH3_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH3_HW_IDX) & BIT_MASK_ACH3_HW_IDX)
- #define BIT_SET_ACH3_HW_IDX(x, v) \
- (BIT_CLEAR_ACH3_HW_IDX(x) | BIT_ACH3_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BKQ_TXBD_IDX (Offset 0x03AC) */
- #define BIT_SHIFT_BKQ_HOST_IDX 0
- #define BIT_MASK_BKQ_HOST_IDX 0xfff
- #define BIT_BKQ_HOST_IDX(x) \
- (((x) & BIT_MASK_BKQ_HOST_IDX) << BIT_SHIFT_BKQ_HOST_IDX)
- #define BITS_BKQ_HOST_IDX (BIT_MASK_BKQ_HOST_IDX << BIT_SHIFT_BKQ_HOST_IDX)
- #define BIT_CLEAR_BKQ_HOST_IDX(x) ((x) & (~BITS_BKQ_HOST_IDX))
- #define BIT_GET_BKQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_BKQ_HOST_IDX) & BIT_MASK_BKQ_HOST_IDX)
- #define BIT_SET_BKQ_HOST_IDX(x, v) \
- (BIT_CLEAR_BKQ_HOST_IDX(x) | BIT_BKQ_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH3_TXBD_IDX (Offset 0x03AC) */
- #define BIT_SHIFT_ACH3_HOST_IDX 0
- #define BIT_MASK_ACH3_HOST_IDX 0xfff
- #define BIT_ACH3_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH3_HOST_IDX) << BIT_SHIFT_ACH3_HOST_IDX)
- #define BITS_ACH3_HOST_IDX (BIT_MASK_ACH3_HOST_IDX << BIT_SHIFT_ACH3_HOST_IDX)
- #define BIT_CLEAR_ACH3_HOST_IDX(x) ((x) & (~BITS_ACH3_HOST_IDX))
- #define BIT_GET_ACH3_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH3_HOST_IDX) & BIT_MASK_ACH3_HOST_IDX)
- #define BIT_SET_ACH3_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH3_HOST_IDX(x) | BIT_ACH3_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_TXBD_IDX (Offset 0x03B0) */
- #define BIT_SHIFT_MGQ_HW_IDX 16
- #define BIT_MASK_MGQ_HW_IDX 0xfff
- #define BIT_MGQ_HW_IDX(x) (((x) & BIT_MASK_MGQ_HW_IDX) << BIT_SHIFT_MGQ_HW_IDX)
- #define BITS_MGQ_HW_IDX (BIT_MASK_MGQ_HW_IDX << BIT_SHIFT_MGQ_HW_IDX)
- #define BIT_CLEAR_MGQ_HW_IDX(x) ((x) & (~BITS_MGQ_HW_IDX))
- #define BIT_GET_MGQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_MGQ_HW_IDX) & BIT_MASK_MGQ_HW_IDX)
- #define BIT_SET_MGQ_HW_IDX(x, v) (BIT_CLEAR_MGQ_HW_IDX(x) | BIT_MGQ_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0MGQ_TXBD_IDX (Offset 0x03B0) */
- #define BIT_SHIFT_P0MGQ_HW_IDX 16
- #define BIT_MASK_P0MGQ_HW_IDX 0xfff
- #define BIT_P0MGQ_HW_IDX(x) \
- (((x) & BIT_MASK_P0MGQ_HW_IDX) << BIT_SHIFT_P0MGQ_HW_IDX)
- #define BITS_P0MGQ_HW_IDX (BIT_MASK_P0MGQ_HW_IDX << BIT_SHIFT_P0MGQ_HW_IDX)
- #define BIT_CLEAR_P0MGQ_HW_IDX(x) ((x) & (~BITS_P0MGQ_HW_IDX))
- #define BIT_GET_P0MGQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0MGQ_HW_IDX) & BIT_MASK_P0MGQ_HW_IDX)
- #define BIT_SET_P0MGQ_HW_IDX(x, v) \
- (BIT_CLEAR_P0MGQ_HW_IDX(x) | BIT_P0MGQ_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_TXBD_IDX (Offset 0x03B0) */
- #define BIT_SHIFT_MGQ_HOST_IDX 0
- #define BIT_MASK_MGQ_HOST_IDX 0xfff
- #define BIT_MGQ_HOST_IDX(x) \
- (((x) & BIT_MASK_MGQ_HOST_IDX) << BIT_SHIFT_MGQ_HOST_IDX)
- #define BITS_MGQ_HOST_IDX (BIT_MASK_MGQ_HOST_IDX << BIT_SHIFT_MGQ_HOST_IDX)
- #define BIT_CLEAR_MGQ_HOST_IDX(x) ((x) & (~BITS_MGQ_HOST_IDX))
- #define BIT_GET_MGQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_MGQ_HOST_IDX) & BIT_MASK_MGQ_HOST_IDX)
- #define BIT_SET_MGQ_HOST_IDX(x, v) \
- (BIT_CLEAR_MGQ_HOST_IDX(x) | BIT_MGQ_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0MGQ_TXBD_IDX (Offset 0x03B0) */
- #define BIT_SHIFT_P0MGQ_HOST_IDX 0
- #define BIT_MASK_P0MGQ_HOST_IDX 0xfff
- #define BIT_P0MGQ_HOST_IDX(x) \
- (((x) & BIT_MASK_P0MGQ_HOST_IDX) << BIT_SHIFT_P0MGQ_HOST_IDX)
- #define BITS_P0MGQ_HOST_IDX \
- (BIT_MASK_P0MGQ_HOST_IDX << BIT_SHIFT_P0MGQ_HOST_IDX)
- #define BIT_CLEAR_P0MGQ_HOST_IDX(x) ((x) & (~BITS_P0MGQ_HOST_IDX))
- #define BIT_GET_P0MGQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0MGQ_HOST_IDX) & BIT_MASK_P0MGQ_HOST_IDX)
- #define BIT_SET_P0MGQ_HOST_IDX(x, v) \
- (BIT_CLEAR_P0MGQ_HOST_IDX(x) | BIT_P0MGQ_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXQ_RXBD_IDX (Offset 0x03B4) */
- #define BIT_SHIFT_RXQ_HW_IDX 16
- #define BIT_MASK_RXQ_HW_IDX 0xfff
- #define BIT_RXQ_HW_IDX(x) (((x) & BIT_MASK_RXQ_HW_IDX) << BIT_SHIFT_RXQ_HW_IDX)
- #define BITS_RXQ_HW_IDX (BIT_MASK_RXQ_HW_IDX << BIT_SHIFT_RXQ_HW_IDX)
- #define BIT_CLEAR_RXQ_HW_IDX(x) ((x) & (~BITS_RXQ_HW_IDX))
- #define BIT_GET_RXQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_RXQ_HW_IDX) & BIT_MASK_RXQ_HW_IDX)
- #define BIT_SET_RXQ_HW_IDX(x, v) (BIT_CLEAR_RXQ_HW_IDX(x) | BIT_RXQ_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0RXQ_RXBD_IDX (Offset 0x03B4) */
- #define BIT_SHIFT_P0RXQ_HW_IDX 16
- #define BIT_MASK_P0RXQ_HW_IDX 0xfff
- #define BIT_P0RXQ_HW_IDX(x) \
- (((x) & BIT_MASK_P0RXQ_HW_IDX) << BIT_SHIFT_P0RXQ_HW_IDX)
- #define BITS_P0RXQ_HW_IDX (BIT_MASK_P0RXQ_HW_IDX << BIT_SHIFT_P0RXQ_HW_IDX)
- #define BIT_CLEAR_P0RXQ_HW_IDX(x) ((x) & (~BITS_P0RXQ_HW_IDX))
- #define BIT_GET_P0RXQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0RXQ_HW_IDX) & BIT_MASK_P0RXQ_HW_IDX)
- #define BIT_SET_P0RXQ_HW_IDX(x, v) \
- (BIT_CLEAR_P0RXQ_HW_IDX(x) | BIT_P0RXQ_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXQ_RXBD_IDX (Offset 0x03B4) */
- #define BIT_SHIFT_RXQ_HOST_IDX 0
- #define BIT_MASK_RXQ_HOST_IDX 0xfff
- #define BIT_RXQ_HOST_IDX(x) \
- (((x) & BIT_MASK_RXQ_HOST_IDX) << BIT_SHIFT_RXQ_HOST_IDX)
- #define BITS_RXQ_HOST_IDX (BIT_MASK_RXQ_HOST_IDX << BIT_SHIFT_RXQ_HOST_IDX)
- #define BIT_CLEAR_RXQ_HOST_IDX(x) ((x) & (~BITS_RXQ_HOST_IDX))
- #define BIT_GET_RXQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_RXQ_HOST_IDX) & BIT_MASK_RXQ_HOST_IDX)
- #define BIT_SET_RXQ_HOST_IDX(x, v) \
- (BIT_CLEAR_RXQ_HOST_IDX(x) | BIT_RXQ_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0RXQ_RXBD_IDX (Offset 0x03B4) */
- #define BIT_SHIFT_P0RXQ_HOST_IDX 0
- #define BIT_MASK_P0RXQ_HOST_IDX 0xfff
- #define BIT_P0RXQ_HOST_IDX(x) \
- (((x) & BIT_MASK_P0RXQ_HOST_IDX) << BIT_SHIFT_P0RXQ_HOST_IDX)
- #define BITS_P0RXQ_HOST_IDX \
- (BIT_MASK_P0RXQ_HOST_IDX << BIT_SHIFT_P0RXQ_HOST_IDX)
- #define BIT_CLEAR_P0RXQ_HOST_IDX(x) ((x) & (~BITS_P0RXQ_HOST_IDX))
- #define BIT_GET_P0RXQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0RXQ_HOST_IDX) & BIT_MASK_P0RXQ_HOST_IDX)
- #define BIT_SET_P0RXQ_HOST_IDX(x, v) \
- (BIT_CLEAR_P0RXQ_HOST_IDX(x) | BIT_P0RXQ_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI0Q_TXBD_IDX (Offset 0x03B8) */
- #define BIT_SHIFT_HI0Q_HW_IDX 16
- #define BIT_MASK_HI0Q_HW_IDX 0xfff
- #define BIT_HI0Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI0Q_HW_IDX) << BIT_SHIFT_HI0Q_HW_IDX)
- #define BITS_HI0Q_HW_IDX (BIT_MASK_HI0Q_HW_IDX << BIT_SHIFT_HI0Q_HW_IDX)
- #define BIT_CLEAR_HI0Q_HW_IDX(x) ((x) & (~BITS_HI0Q_HW_IDX))
- #define BIT_GET_HI0Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI0Q_HW_IDX) & BIT_MASK_HI0Q_HW_IDX)
- #define BIT_SET_HI0Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI0Q_HW_IDX(x) | BIT_HI0Q_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI0Q_TXBD_IDX (Offset 0x03B8) */
- #define BIT_SHIFT_P0HI0Q_HW_IDX 16
- #define BIT_MASK_P0HI0Q_HW_IDX 0xfff
- #define BIT_P0HI0Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI0Q_HW_IDX) << BIT_SHIFT_P0HI0Q_HW_IDX)
- #define BITS_P0HI0Q_HW_IDX (BIT_MASK_P0HI0Q_HW_IDX << BIT_SHIFT_P0HI0Q_HW_IDX)
- #define BIT_CLEAR_P0HI0Q_HW_IDX(x) ((x) & (~BITS_P0HI0Q_HW_IDX))
- #define BIT_GET_P0HI0Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI0Q_HW_IDX) & BIT_MASK_P0HI0Q_HW_IDX)
- #define BIT_SET_P0HI0Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI0Q_HW_IDX(x) | BIT_P0HI0Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI0Q_TXBD_IDX (Offset 0x03B8) */
- #define BIT_SHIFT_HI0Q_HOST_IDX 0
- #define BIT_MASK_HI0Q_HOST_IDX 0xfff
- #define BIT_HI0Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI0Q_HOST_IDX) << BIT_SHIFT_HI0Q_HOST_IDX)
- #define BITS_HI0Q_HOST_IDX (BIT_MASK_HI0Q_HOST_IDX << BIT_SHIFT_HI0Q_HOST_IDX)
- #define BIT_CLEAR_HI0Q_HOST_IDX(x) ((x) & (~BITS_HI0Q_HOST_IDX))
- #define BIT_GET_HI0Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI0Q_HOST_IDX) & BIT_MASK_HI0Q_HOST_IDX)
- #define BIT_SET_HI0Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI0Q_HOST_IDX(x) | BIT_HI0Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI0Q_TXBD_IDX (Offset 0x03B8) */
- #define BIT_SHIFT_P0HI0Q_HOST_IDX 0
- #define BIT_MASK_P0HI0Q_HOST_IDX 0xfff
- #define BIT_P0HI0Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI0Q_HOST_IDX) << BIT_SHIFT_P0HI0Q_HOST_IDX)
- #define BITS_P0HI0Q_HOST_IDX \
- (BIT_MASK_P0HI0Q_HOST_IDX << BIT_SHIFT_P0HI0Q_HOST_IDX)
- #define BIT_CLEAR_P0HI0Q_HOST_IDX(x) ((x) & (~BITS_P0HI0Q_HOST_IDX))
- #define BIT_GET_P0HI0Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI0Q_HOST_IDX) & BIT_MASK_P0HI0Q_HOST_IDX)
- #define BIT_SET_P0HI0Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI0Q_HOST_IDX(x) | BIT_P0HI0Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI1Q_TXBD_IDX (Offset 0x03BC) */
- #define BIT_SHIFT_HI1Q_HW_IDX 16
- #define BIT_MASK_HI1Q_HW_IDX 0xfff
- #define BIT_HI1Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI1Q_HW_IDX) << BIT_SHIFT_HI1Q_HW_IDX)
- #define BITS_HI1Q_HW_IDX (BIT_MASK_HI1Q_HW_IDX << BIT_SHIFT_HI1Q_HW_IDX)
- #define BIT_CLEAR_HI1Q_HW_IDX(x) ((x) & (~BITS_HI1Q_HW_IDX))
- #define BIT_GET_HI1Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI1Q_HW_IDX) & BIT_MASK_HI1Q_HW_IDX)
- #define BIT_SET_HI1Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI1Q_HW_IDX(x) | BIT_HI1Q_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI1Q_TXBD_IDX (Offset 0x03BC) */
- #define BIT_SHIFT_P0HI1Q_HW_IDX 16
- #define BIT_MASK_P0HI1Q_HW_IDX 0xfff
- #define BIT_P0HI1Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI1Q_HW_IDX) << BIT_SHIFT_P0HI1Q_HW_IDX)
- #define BITS_P0HI1Q_HW_IDX (BIT_MASK_P0HI1Q_HW_IDX << BIT_SHIFT_P0HI1Q_HW_IDX)
- #define BIT_CLEAR_P0HI1Q_HW_IDX(x) ((x) & (~BITS_P0HI1Q_HW_IDX))
- #define BIT_GET_P0HI1Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI1Q_HW_IDX) & BIT_MASK_P0HI1Q_HW_IDX)
- #define BIT_SET_P0HI1Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI1Q_HW_IDX(x) | BIT_P0HI1Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI1Q_TXBD_IDX (Offset 0x03BC) */
- #define BIT_SHIFT_HI1Q_HOST_IDX 0
- #define BIT_MASK_HI1Q_HOST_IDX 0xfff
- #define BIT_HI1Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI1Q_HOST_IDX) << BIT_SHIFT_HI1Q_HOST_IDX)
- #define BITS_HI1Q_HOST_IDX (BIT_MASK_HI1Q_HOST_IDX << BIT_SHIFT_HI1Q_HOST_IDX)
- #define BIT_CLEAR_HI1Q_HOST_IDX(x) ((x) & (~BITS_HI1Q_HOST_IDX))
- #define BIT_GET_HI1Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI1Q_HOST_IDX) & BIT_MASK_HI1Q_HOST_IDX)
- #define BIT_SET_HI1Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI1Q_HOST_IDX(x) | BIT_HI1Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI1Q_TXBD_IDX (Offset 0x03BC) */
- #define BIT_SHIFT_P0HI1Q_HOST_IDX 0
- #define BIT_MASK_P0HI1Q_HOST_IDX 0xfff
- #define BIT_P0HI1Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI1Q_HOST_IDX) << BIT_SHIFT_P0HI1Q_HOST_IDX)
- #define BITS_P0HI1Q_HOST_IDX \
- (BIT_MASK_P0HI1Q_HOST_IDX << BIT_SHIFT_P0HI1Q_HOST_IDX)
- #define BIT_CLEAR_P0HI1Q_HOST_IDX(x) ((x) & (~BITS_P0HI1Q_HOST_IDX))
- #define BIT_GET_P0HI1Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI1Q_HOST_IDX) & BIT_MASK_P0HI1Q_HOST_IDX)
- #define BIT_SET_P0HI1Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI1Q_HOST_IDX(x) | BIT_P0HI1Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI2Q_TXBD_IDX (Offset 0x03C0) */
- #define BIT_SHIFT_HI2Q_HW_IDX 16
- #define BIT_MASK_HI2Q_HW_IDX 0xfff
- #define BIT_HI2Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI2Q_HW_IDX) << BIT_SHIFT_HI2Q_HW_IDX)
- #define BITS_HI2Q_HW_IDX (BIT_MASK_HI2Q_HW_IDX << BIT_SHIFT_HI2Q_HW_IDX)
- #define BIT_CLEAR_HI2Q_HW_IDX(x) ((x) & (~BITS_HI2Q_HW_IDX))
- #define BIT_GET_HI2Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI2Q_HW_IDX) & BIT_MASK_HI2Q_HW_IDX)
- #define BIT_SET_HI2Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI2Q_HW_IDX(x) | BIT_HI2Q_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI2Q_TXBD_IDX (Offset 0x03C0) */
- #define BIT_SHIFT_P0HI2Q_HW_IDX 16
- #define BIT_MASK_P0HI2Q_HW_IDX 0xfff
- #define BIT_P0HI2Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI2Q_HW_IDX) << BIT_SHIFT_P0HI2Q_HW_IDX)
- #define BITS_P0HI2Q_HW_IDX (BIT_MASK_P0HI2Q_HW_IDX << BIT_SHIFT_P0HI2Q_HW_IDX)
- #define BIT_CLEAR_P0HI2Q_HW_IDX(x) ((x) & (~BITS_P0HI2Q_HW_IDX))
- #define BIT_GET_P0HI2Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI2Q_HW_IDX) & BIT_MASK_P0HI2Q_HW_IDX)
- #define BIT_SET_P0HI2Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI2Q_HW_IDX(x) | BIT_P0HI2Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI2Q_TXBD_IDX (Offset 0x03C0) */
- #define BIT_SHIFT_HI2Q_HOST_IDX 0
- #define BIT_MASK_HI2Q_HOST_IDX 0xfff
- #define BIT_HI2Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI2Q_HOST_IDX) << BIT_SHIFT_HI2Q_HOST_IDX)
- #define BITS_HI2Q_HOST_IDX (BIT_MASK_HI2Q_HOST_IDX << BIT_SHIFT_HI2Q_HOST_IDX)
- #define BIT_CLEAR_HI2Q_HOST_IDX(x) ((x) & (~BITS_HI2Q_HOST_IDX))
- #define BIT_GET_HI2Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI2Q_HOST_IDX) & BIT_MASK_HI2Q_HOST_IDX)
- #define BIT_SET_HI2Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI2Q_HOST_IDX(x) | BIT_HI2Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI2Q_TXBD_IDX (Offset 0x03C0) */
- #define BIT_SHIFT_P0HI2Q_HOST_IDX 0
- #define BIT_MASK_P0HI2Q_HOST_IDX 0xfff
- #define BIT_P0HI2Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI2Q_HOST_IDX) << BIT_SHIFT_P0HI2Q_HOST_IDX)
- #define BITS_P0HI2Q_HOST_IDX \
- (BIT_MASK_P0HI2Q_HOST_IDX << BIT_SHIFT_P0HI2Q_HOST_IDX)
- #define BIT_CLEAR_P0HI2Q_HOST_IDX(x) ((x) & (~BITS_P0HI2Q_HOST_IDX))
- #define BIT_GET_P0HI2Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI2Q_HOST_IDX) & BIT_MASK_P0HI2Q_HOST_IDX)
- #define BIT_SET_P0HI2Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI2Q_HOST_IDX(x) | BIT_P0HI2Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI3Q_TXBD_IDX (Offset 0x03C4) */
- #define BIT_SHIFT_HI3Q_HW_IDX 16
- #define BIT_MASK_HI3Q_HW_IDX 0xfff
- #define BIT_HI3Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI3Q_HW_IDX) << BIT_SHIFT_HI3Q_HW_IDX)
- #define BITS_HI3Q_HW_IDX (BIT_MASK_HI3Q_HW_IDX << BIT_SHIFT_HI3Q_HW_IDX)
- #define BIT_CLEAR_HI3Q_HW_IDX(x) ((x) & (~BITS_HI3Q_HW_IDX))
- #define BIT_GET_HI3Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI3Q_HW_IDX) & BIT_MASK_HI3Q_HW_IDX)
- #define BIT_SET_HI3Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI3Q_HW_IDX(x) | BIT_HI3Q_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI3Q_TXBD_IDX (Offset 0x03C4) */
- #define BIT_SHIFT_P0HI3Q_HW_IDX 16
- #define BIT_MASK_P0HI3Q_HW_IDX 0xfff
- #define BIT_P0HI3Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI3Q_HW_IDX) << BIT_SHIFT_P0HI3Q_HW_IDX)
- #define BITS_P0HI3Q_HW_IDX (BIT_MASK_P0HI3Q_HW_IDX << BIT_SHIFT_P0HI3Q_HW_IDX)
- #define BIT_CLEAR_P0HI3Q_HW_IDX(x) ((x) & (~BITS_P0HI3Q_HW_IDX))
- #define BIT_GET_P0HI3Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI3Q_HW_IDX) & BIT_MASK_P0HI3Q_HW_IDX)
- #define BIT_SET_P0HI3Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI3Q_HW_IDX(x) | BIT_P0HI3Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI3Q_TXBD_IDX (Offset 0x03C4) */
- #define BIT_SHIFT_HI3Q_HOST_IDX 0
- #define BIT_MASK_HI3Q_HOST_IDX 0xfff
- #define BIT_HI3Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI3Q_HOST_IDX) << BIT_SHIFT_HI3Q_HOST_IDX)
- #define BITS_HI3Q_HOST_IDX (BIT_MASK_HI3Q_HOST_IDX << BIT_SHIFT_HI3Q_HOST_IDX)
- #define BIT_CLEAR_HI3Q_HOST_IDX(x) ((x) & (~BITS_HI3Q_HOST_IDX))
- #define BIT_GET_HI3Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI3Q_HOST_IDX) & BIT_MASK_HI3Q_HOST_IDX)
- #define BIT_SET_HI3Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI3Q_HOST_IDX(x) | BIT_HI3Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI3Q_TXBD_IDX (Offset 0x03C4) */
- #define BIT_SHIFT_P0HI3Q_HOST_IDX 0
- #define BIT_MASK_P0HI3Q_HOST_IDX 0xfff
- #define BIT_P0HI3Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI3Q_HOST_IDX) << BIT_SHIFT_P0HI3Q_HOST_IDX)
- #define BITS_P0HI3Q_HOST_IDX \
- (BIT_MASK_P0HI3Q_HOST_IDX << BIT_SHIFT_P0HI3Q_HOST_IDX)
- #define BIT_CLEAR_P0HI3Q_HOST_IDX(x) ((x) & (~BITS_P0HI3Q_HOST_IDX))
- #define BIT_GET_P0HI3Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI3Q_HOST_IDX) & BIT_MASK_P0HI3Q_HOST_IDX)
- #define BIT_SET_P0HI3Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI3Q_HOST_IDX(x) | BIT_P0HI3Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI4Q_TXBD_IDX (Offset 0x03C8) */
- #define BIT_SHIFT_HI4Q_HW_IDX 16
- #define BIT_MASK_HI4Q_HW_IDX 0xfff
- #define BIT_HI4Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI4Q_HW_IDX) << BIT_SHIFT_HI4Q_HW_IDX)
- #define BITS_HI4Q_HW_IDX (BIT_MASK_HI4Q_HW_IDX << BIT_SHIFT_HI4Q_HW_IDX)
- #define BIT_CLEAR_HI4Q_HW_IDX(x) ((x) & (~BITS_HI4Q_HW_IDX))
- #define BIT_GET_HI4Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI4Q_HW_IDX) & BIT_MASK_HI4Q_HW_IDX)
- #define BIT_SET_HI4Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI4Q_HW_IDX(x) | BIT_HI4Q_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI4Q_TXBD_IDX (Offset 0x03C8) */
- #define BIT_SHIFT_P0HI4Q_HW_IDX 16
- #define BIT_MASK_P0HI4Q_HW_IDX 0xfff
- #define BIT_P0HI4Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI4Q_HW_IDX) << BIT_SHIFT_P0HI4Q_HW_IDX)
- #define BITS_P0HI4Q_HW_IDX (BIT_MASK_P0HI4Q_HW_IDX << BIT_SHIFT_P0HI4Q_HW_IDX)
- #define BIT_CLEAR_P0HI4Q_HW_IDX(x) ((x) & (~BITS_P0HI4Q_HW_IDX))
- #define BIT_GET_P0HI4Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI4Q_HW_IDX) & BIT_MASK_P0HI4Q_HW_IDX)
- #define BIT_SET_P0HI4Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI4Q_HW_IDX(x) | BIT_P0HI4Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI4Q_TXBD_IDX (Offset 0x03C8) */
- #define BIT_SHIFT_HI4Q_HOST_IDX 0
- #define BIT_MASK_HI4Q_HOST_IDX 0xfff
- #define BIT_HI4Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI4Q_HOST_IDX) << BIT_SHIFT_HI4Q_HOST_IDX)
- #define BITS_HI4Q_HOST_IDX (BIT_MASK_HI4Q_HOST_IDX << BIT_SHIFT_HI4Q_HOST_IDX)
- #define BIT_CLEAR_HI4Q_HOST_IDX(x) ((x) & (~BITS_HI4Q_HOST_IDX))
- #define BIT_GET_HI4Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI4Q_HOST_IDX) & BIT_MASK_HI4Q_HOST_IDX)
- #define BIT_SET_HI4Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI4Q_HOST_IDX(x) | BIT_HI4Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI4Q_TXBD_IDX (Offset 0x03C8) */
- #define BIT_SHIFT_P0HI4Q_HOST_IDX 0
- #define BIT_MASK_P0HI4Q_HOST_IDX 0xfff
- #define BIT_P0HI4Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI4Q_HOST_IDX) << BIT_SHIFT_P0HI4Q_HOST_IDX)
- #define BITS_P0HI4Q_HOST_IDX \
- (BIT_MASK_P0HI4Q_HOST_IDX << BIT_SHIFT_P0HI4Q_HOST_IDX)
- #define BIT_CLEAR_P0HI4Q_HOST_IDX(x) ((x) & (~BITS_P0HI4Q_HOST_IDX))
- #define BIT_GET_P0HI4Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI4Q_HOST_IDX) & BIT_MASK_P0HI4Q_HOST_IDX)
- #define BIT_SET_P0HI4Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI4Q_HOST_IDX(x) | BIT_P0HI4Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI5Q_TXBD_IDX (Offset 0x03CC) */
- #define BIT_SHIFT_HI5Q_HW_IDX 16
- #define BIT_MASK_HI5Q_HW_IDX 0xfff
- #define BIT_HI5Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI5Q_HW_IDX) << BIT_SHIFT_HI5Q_HW_IDX)
- #define BITS_HI5Q_HW_IDX (BIT_MASK_HI5Q_HW_IDX << BIT_SHIFT_HI5Q_HW_IDX)
- #define BIT_CLEAR_HI5Q_HW_IDX(x) ((x) & (~BITS_HI5Q_HW_IDX))
- #define BIT_GET_HI5Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI5Q_HW_IDX) & BIT_MASK_HI5Q_HW_IDX)
- #define BIT_SET_HI5Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI5Q_HW_IDX(x) | BIT_HI5Q_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI5Q_TXBD_IDX (Offset 0x03CC) */
- #define BIT_SHIFT_P0HI5Q_HW_IDX 16
- #define BIT_MASK_P0HI5Q_HW_IDX 0xfff
- #define BIT_P0HI5Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI5Q_HW_IDX) << BIT_SHIFT_P0HI5Q_HW_IDX)
- #define BITS_P0HI5Q_HW_IDX (BIT_MASK_P0HI5Q_HW_IDX << BIT_SHIFT_P0HI5Q_HW_IDX)
- #define BIT_CLEAR_P0HI5Q_HW_IDX(x) ((x) & (~BITS_P0HI5Q_HW_IDX))
- #define BIT_GET_P0HI5Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI5Q_HW_IDX) & BIT_MASK_P0HI5Q_HW_IDX)
- #define BIT_SET_P0HI5Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI5Q_HW_IDX(x) | BIT_P0HI5Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI5Q_TXBD_IDX (Offset 0x03CC) */
- #define BIT_SHIFT_HI5Q_HOST_IDX 0
- #define BIT_MASK_HI5Q_HOST_IDX 0xfff
- #define BIT_HI5Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI5Q_HOST_IDX) << BIT_SHIFT_HI5Q_HOST_IDX)
- #define BITS_HI5Q_HOST_IDX (BIT_MASK_HI5Q_HOST_IDX << BIT_SHIFT_HI5Q_HOST_IDX)
- #define BIT_CLEAR_HI5Q_HOST_IDX(x) ((x) & (~BITS_HI5Q_HOST_IDX))
- #define BIT_GET_HI5Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI5Q_HOST_IDX) & BIT_MASK_HI5Q_HOST_IDX)
- #define BIT_SET_HI5Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI5Q_HOST_IDX(x) | BIT_HI5Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI5Q_TXBD_IDX (Offset 0x03CC) */
- #define BIT_SHIFT_P0HI5Q_HOST_IDX 0
- #define BIT_MASK_P0HI5Q_HOST_IDX 0xfff
- #define BIT_P0HI5Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI5Q_HOST_IDX) << BIT_SHIFT_P0HI5Q_HOST_IDX)
- #define BITS_P0HI5Q_HOST_IDX \
- (BIT_MASK_P0HI5Q_HOST_IDX << BIT_SHIFT_P0HI5Q_HOST_IDX)
- #define BIT_CLEAR_P0HI5Q_HOST_IDX(x) ((x) & (~BITS_P0HI5Q_HOST_IDX))
- #define BIT_GET_P0HI5Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI5Q_HOST_IDX) & BIT_MASK_P0HI5Q_HOST_IDX)
- #define BIT_SET_P0HI5Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI5Q_HOST_IDX(x) | BIT_P0HI5Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI6Q_TXBD_IDX (Offset 0x03D0) */
- #define BIT_SHIFT_HI6Q_HW_IDX 16
- #define BIT_MASK_HI6Q_HW_IDX 0xfff
- #define BIT_HI6Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI6Q_HW_IDX) << BIT_SHIFT_HI6Q_HW_IDX)
- #define BITS_HI6Q_HW_IDX (BIT_MASK_HI6Q_HW_IDX << BIT_SHIFT_HI6Q_HW_IDX)
- #define BIT_CLEAR_HI6Q_HW_IDX(x) ((x) & (~BITS_HI6Q_HW_IDX))
- #define BIT_GET_HI6Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI6Q_HW_IDX) & BIT_MASK_HI6Q_HW_IDX)
- #define BIT_SET_HI6Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI6Q_HW_IDX(x) | BIT_HI6Q_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI6Q_TXBD_IDX (Offset 0x03D0) */
- #define BIT_SHIFT_P0HI6Q_HW_IDX 16
- #define BIT_MASK_P0HI6Q_HW_IDX 0xfff
- #define BIT_P0HI6Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI6Q_HW_IDX) << BIT_SHIFT_P0HI6Q_HW_IDX)
- #define BITS_P0HI6Q_HW_IDX (BIT_MASK_P0HI6Q_HW_IDX << BIT_SHIFT_P0HI6Q_HW_IDX)
- #define BIT_CLEAR_P0HI6Q_HW_IDX(x) ((x) & (~BITS_P0HI6Q_HW_IDX))
- #define BIT_GET_P0HI6Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI6Q_HW_IDX) & BIT_MASK_P0HI6Q_HW_IDX)
- #define BIT_SET_P0HI6Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI6Q_HW_IDX(x) | BIT_P0HI6Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI6Q_TXBD_IDX (Offset 0x03D0) */
- #define BIT_SHIFT_HI6Q_HOST_IDX 0
- #define BIT_MASK_HI6Q_HOST_IDX 0xfff
- #define BIT_HI6Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI6Q_HOST_IDX) << BIT_SHIFT_HI6Q_HOST_IDX)
- #define BITS_HI6Q_HOST_IDX (BIT_MASK_HI6Q_HOST_IDX << BIT_SHIFT_HI6Q_HOST_IDX)
- #define BIT_CLEAR_HI6Q_HOST_IDX(x) ((x) & (~BITS_HI6Q_HOST_IDX))
- #define BIT_GET_HI6Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI6Q_HOST_IDX) & BIT_MASK_HI6Q_HOST_IDX)
- #define BIT_SET_HI6Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI6Q_HOST_IDX(x) | BIT_HI6Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI6Q_TXBD_IDX (Offset 0x03D0) */
- #define BIT_SHIFT_P0HI6Q_HOST_IDX 0
- #define BIT_MASK_P0HI6Q_HOST_IDX 0xfff
- #define BIT_P0HI6Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI6Q_HOST_IDX) << BIT_SHIFT_P0HI6Q_HOST_IDX)
- #define BITS_P0HI6Q_HOST_IDX \
- (BIT_MASK_P0HI6Q_HOST_IDX << BIT_SHIFT_P0HI6Q_HOST_IDX)
- #define BIT_CLEAR_P0HI6Q_HOST_IDX(x) ((x) & (~BITS_P0HI6Q_HOST_IDX))
- #define BIT_GET_P0HI6Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI6Q_HOST_IDX) & BIT_MASK_P0HI6Q_HOST_IDX)
- #define BIT_SET_P0HI6Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI6Q_HOST_IDX(x) | BIT_P0HI6Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI7Q_TXBD_IDX (Offset 0x03D4) */
- #define BIT_SHIFT_HI7Q_HW_IDX 16
- #define BIT_MASK_HI7Q_HW_IDX 0xfff
- #define BIT_HI7Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI7Q_HW_IDX) << BIT_SHIFT_HI7Q_HW_IDX)
- #define BITS_HI7Q_HW_IDX (BIT_MASK_HI7Q_HW_IDX << BIT_SHIFT_HI7Q_HW_IDX)
- #define BIT_CLEAR_HI7Q_HW_IDX(x) ((x) & (~BITS_HI7Q_HW_IDX))
- #define BIT_GET_HI7Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI7Q_HW_IDX) & BIT_MASK_HI7Q_HW_IDX)
- #define BIT_SET_HI7Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI7Q_HW_IDX(x) | BIT_HI7Q_HW_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI7Q_TXBD_IDX (Offset 0x03D4) */
- #define BIT_SHIFT_P0HI7Q_HW_IDX 16
- #define BIT_MASK_P0HI7Q_HW_IDX 0xfff
- #define BIT_P0HI7Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI7Q_HW_IDX) << BIT_SHIFT_P0HI7Q_HW_IDX)
- #define BITS_P0HI7Q_HW_IDX (BIT_MASK_P0HI7Q_HW_IDX << BIT_SHIFT_P0HI7Q_HW_IDX)
- #define BIT_CLEAR_P0HI7Q_HW_IDX(x) ((x) & (~BITS_P0HI7Q_HW_IDX))
- #define BIT_GET_P0HI7Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI7Q_HW_IDX) & BIT_MASK_P0HI7Q_HW_IDX)
- #define BIT_SET_P0HI7Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI7Q_HW_IDX(x) | BIT_P0HI7Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HI7Q_TXBD_IDX (Offset 0x03D4) */
- #define BIT_SHIFT_HI7Q_HOST_IDX 0
- #define BIT_MASK_HI7Q_HOST_IDX 0xfff
- #define BIT_HI7Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI7Q_HOST_IDX) << BIT_SHIFT_HI7Q_HOST_IDX)
- #define BITS_HI7Q_HOST_IDX (BIT_MASK_HI7Q_HOST_IDX << BIT_SHIFT_HI7Q_HOST_IDX)
- #define BIT_CLEAR_HI7Q_HOST_IDX(x) ((x) & (~BITS_HI7Q_HOST_IDX))
- #define BIT_GET_HI7Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI7Q_HOST_IDX) & BIT_MASK_HI7Q_HOST_IDX)
- #define BIT_SET_HI7Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI7Q_HOST_IDX(x) | BIT_HI7Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI7Q_TXBD_IDX (Offset 0x03D4) */
- #define BIT_SHIFT_P0HI7Q_HOST_IDX 0
- #define BIT_MASK_P0HI7Q_HOST_IDX 0xfff
- #define BIT_P0HI7Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI7Q_HOST_IDX) << BIT_SHIFT_P0HI7Q_HOST_IDX)
- #define BITS_P0HI7Q_HOST_IDX \
- (BIT_MASK_P0HI7Q_HOST_IDX << BIT_SHIFT_P0HI7Q_HOST_IDX)
- #define BIT_CLEAR_P0HI7Q_HOST_IDX(x) ((x) & (~BITS_P0HI7Q_HOST_IDX))
- #define BIT_GET_P0HI7Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI7Q_HOST_IDX) & BIT_MASK_P0HI7Q_HOST_IDX)
- #define BIT_SET_P0HI7Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI7Q_HOST_IDX(x) | BIT_P0HI7Q_HOST_IDX(v))
- /* 2 REG_DBGSEL_PCIE_HRPWM1_HCPWM1_V1 (Offset 0x03D8) */
- #define BIT_DIS_TXDMA_PRE_V1 BIT(31)
- #define BIT_DIS_RXDMA_PRE_V1 BIT(30)
- #define BIT_SHIFT_HPS_CLKR_PCIE_V1 28
- #define BIT_MASK_HPS_CLKR_PCIE_V1 0x3
- #define BIT_HPS_CLKR_PCIE_V1(x) \
- (((x) & BIT_MASK_HPS_CLKR_PCIE_V1) << BIT_SHIFT_HPS_CLKR_PCIE_V1)
- #define BITS_HPS_CLKR_PCIE_V1 \
- (BIT_MASK_HPS_CLKR_PCIE_V1 << BIT_SHIFT_HPS_CLKR_PCIE_V1)
- #define BIT_CLEAR_HPS_CLKR_PCIE_V1(x) ((x) & (~BITS_HPS_CLKR_PCIE_V1))
- #define BIT_GET_HPS_CLKR_PCIE_V1(x) \
- (((x) >> BIT_SHIFT_HPS_CLKR_PCIE_V1) & BIT_MASK_HPS_CLKR_PCIE_V1)
- #define BIT_SET_HPS_CLKR_PCIE_V1(x, v) \
- (BIT_CLEAR_HPS_CLKR_PCIE_V1(x) | BIT_HPS_CLKR_PCIE_V1(v))
- #define BIT_PCIE_INT_V1 BIT(27)
- #define BIT_TXFLAG_EXIT_L1_EN_V1 BIT(26)
- #define BIT_EN_RXDMA_ALIGN_V2 BIT(25)
- #define BIT_EN_TXDMA_ALIGN_V2 BIT(24)
- #define BIT_SHIFT_PCIE_HCPWM_V1 16
- #define BIT_MASK_PCIE_HCPWM_V1 0xff
- #define BIT_PCIE_HCPWM_V1(x) \
- (((x) & BIT_MASK_PCIE_HCPWM_V1) << BIT_SHIFT_PCIE_HCPWM_V1)
- #define BITS_PCIE_HCPWM_V1 (BIT_MASK_PCIE_HCPWM_V1 << BIT_SHIFT_PCIE_HCPWM_V1)
- #define BIT_CLEAR_PCIE_HCPWM_V1(x) ((x) & (~BITS_PCIE_HCPWM_V1))
- #define BIT_GET_PCIE_HCPWM_V1(x) \
- (((x) >> BIT_SHIFT_PCIE_HCPWM_V1) & BIT_MASK_PCIE_HCPWM_V1)
- #define BIT_SET_PCIE_HCPWM_V1(x, v) \
- (BIT_CLEAR_PCIE_HCPWM_V1(x) | BIT_PCIE_HCPWM_V1(v))
- #define BIT_SHIFT_PCIE_HRPWM_V1 8
- #define BIT_MASK_PCIE_HRPWM_V1 0xff
- #define BIT_PCIE_HRPWM_V1(x) \
- (((x) & BIT_MASK_PCIE_HRPWM_V1) << BIT_SHIFT_PCIE_HRPWM_V1)
- #define BITS_PCIE_HRPWM_V1 (BIT_MASK_PCIE_HRPWM_V1 << BIT_SHIFT_PCIE_HRPWM_V1)
- #define BIT_CLEAR_PCIE_HRPWM_V1(x) ((x) & (~BITS_PCIE_HRPWM_V1))
- #define BIT_GET_PCIE_HRPWM_V1(x) \
- (((x) >> BIT_SHIFT_PCIE_HRPWM_V1) & BIT_MASK_PCIE_HRPWM_V1)
- #define BIT_SET_PCIE_HRPWM_V1(x, v) \
- (BIT_CLEAR_PCIE_HRPWM_V1(x) | BIT_PCIE_HRPWM_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DBG_SEL_V1 (Offset 0x03D8) */
- #define BIT_SHIFT_DBG_SEL 0
- #define BIT_MASK_DBG_SEL 0xff
- #define BIT_DBG_SEL(x) (((x) & BIT_MASK_DBG_SEL) << BIT_SHIFT_DBG_SEL)
- #define BITS_DBG_SEL (BIT_MASK_DBG_SEL << BIT_SHIFT_DBG_SEL)
- #define BIT_CLEAR_DBG_SEL(x) ((x) & (~BITS_DBG_SEL))
- #define BIT_GET_DBG_SEL(x) (((x) >> BIT_SHIFT_DBG_SEL) & BIT_MASK_DBG_SEL)
- #define BIT_SET_DBG_SEL(x, v) (BIT_CLEAR_DBG_SEL(x) | BIT_DBG_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PCIE_HRPWM1_V1 (Offset 0x03D9) */
- #define BIT_SHIFT_PCIE_HRPWM 0
- #define BIT_MASK_PCIE_HRPWM 0xff
- #define BIT_PCIE_HRPWM(x) (((x) & BIT_MASK_PCIE_HRPWM) << BIT_SHIFT_PCIE_HRPWM)
- #define BITS_PCIE_HRPWM (BIT_MASK_PCIE_HRPWM << BIT_SHIFT_PCIE_HRPWM)
- #define BIT_CLEAR_PCIE_HRPWM(x) ((x) & (~BITS_PCIE_HRPWM))
- #define BIT_GET_PCIE_HRPWM(x) \
- (((x) >> BIT_SHIFT_PCIE_HRPWM) & BIT_MASK_PCIE_HRPWM)
- #define BIT_SET_PCIE_HRPWM(x, v) (BIT_CLEAR_PCIE_HRPWM(x) | BIT_PCIE_HRPWM(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_HRPWM1_V1 (Offset 0x03D9) */
- #define BIT_SHIFT_HCI_HRPWM 0
- #define BIT_MASK_HCI_HRPWM 0xff
- #define BIT_HCI_HRPWM(x) (((x) & BIT_MASK_HCI_HRPWM) << BIT_SHIFT_HCI_HRPWM)
- #define BITS_HCI_HRPWM (BIT_MASK_HCI_HRPWM << BIT_SHIFT_HCI_HRPWM)
- #define BIT_CLEAR_HCI_HRPWM(x) ((x) & (~BITS_HCI_HRPWM))
- #define BIT_GET_HCI_HRPWM(x) (((x) >> BIT_SHIFT_HCI_HRPWM) & BIT_MASK_HCI_HRPWM)
- #define BIT_SET_HCI_HRPWM(x, v) (BIT_CLEAR_HCI_HRPWM(x) | BIT_HCI_HRPWM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PCIE_HCPWM1_V1 (Offset 0x03DA) */
- #define BIT_SHIFT_PCIE_HCPWM 0
- #define BIT_MASK_PCIE_HCPWM 0xff
- #define BIT_PCIE_HCPWM(x) (((x) & BIT_MASK_PCIE_HCPWM) << BIT_SHIFT_PCIE_HCPWM)
- #define BITS_PCIE_HCPWM (BIT_MASK_PCIE_HCPWM << BIT_SHIFT_PCIE_HCPWM)
- #define BIT_CLEAR_PCIE_HCPWM(x) ((x) & (~BITS_PCIE_HCPWM))
- #define BIT_GET_PCIE_HCPWM(x) \
- (((x) >> BIT_SHIFT_PCIE_HCPWM) & BIT_MASK_PCIE_HCPWM)
- #define BIT_SET_PCIE_HCPWM(x, v) (BIT_CLEAR_PCIE_HCPWM(x) | BIT_PCIE_HCPWM(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_HCPWM1_V1 (Offset 0x03DA) */
- #define BIT_SHIFT_HCI_HCPWM 0
- #define BIT_MASK_HCI_HCPWM 0xff
- #define BIT_HCI_HCPWM(x) (((x) & BIT_MASK_HCI_HCPWM) << BIT_SHIFT_HCI_HCPWM)
- #define BITS_HCI_HCPWM (BIT_MASK_HCI_HCPWM << BIT_SHIFT_HCI_HCPWM)
- #define BIT_CLEAR_HCI_HCPWM(x) ((x) & (~BITS_HCI_HCPWM))
- #define BIT_GET_HCI_HCPWM(x) (((x) >> BIT_SHIFT_HCI_HCPWM) & BIT_MASK_HCI_HCPWM)
- #define BIT_SET_HCI_HCPWM(x, v) (BIT_CLEAR_HCI_HCPWM(x) | BIT_HCI_HCPWM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL2 (Offset 0x03DB) */
- #define BIT_SHIFT_HPS_CLKR_PCIE 4
- #define BIT_MASK_HPS_CLKR_PCIE 0x3
- #define BIT_HPS_CLKR_PCIE(x) \
- (((x) & BIT_MASK_HPS_CLKR_PCIE) << BIT_SHIFT_HPS_CLKR_PCIE)
- #define BITS_HPS_CLKR_PCIE (BIT_MASK_HPS_CLKR_PCIE << BIT_SHIFT_HPS_CLKR_PCIE)
- #define BIT_CLEAR_HPS_CLKR_PCIE(x) ((x) & (~BITS_HPS_CLKR_PCIE))
- #define BIT_GET_HPS_CLKR_PCIE(x) \
- (((x) >> BIT_SHIFT_HPS_CLKR_PCIE) & BIT_MASK_HPS_CLKR_PCIE)
- #define BIT_SET_HPS_CLKR_PCIE(x, v) \
- (BIT_CLEAR_HPS_CLKR_PCIE(x) | BIT_HPS_CLKR_PCIE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_CTRL2 (Offset 0x03DB) */
- #define BIT_SHIFT_HPS_CLKR_HCI 4
- #define BIT_MASK_HPS_CLKR_HCI 0x3
- #define BIT_HPS_CLKR_HCI(x) \
- (((x) & BIT_MASK_HPS_CLKR_HCI) << BIT_SHIFT_HPS_CLKR_HCI)
- #define BITS_HPS_CLKR_HCI (BIT_MASK_HPS_CLKR_HCI << BIT_SHIFT_HPS_CLKR_HCI)
- #define BIT_CLEAR_HPS_CLKR_HCI(x) ((x) & (~BITS_HPS_CLKR_HCI))
- #define BIT_GET_HPS_CLKR_HCI(x) \
- (((x) >> BIT_SHIFT_HPS_CLKR_HCI) & BIT_MASK_HPS_CLKR_HCI)
- #define BIT_SET_HPS_CLKR_HCI(x, v) \
- (BIT_CLEAR_HPS_CLKR_HCI(x) | BIT_HPS_CLKR_HCI(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL2 (Offset 0x03DB) */
- #define BIT_PCIE_INT BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_CTRL2 (Offset 0x03DB) */
- #define BIT_HCI_INT BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_CTRL2 (Offset 0x03DB) */
- #define BIT_EN_RXDMA_ALIGN BIT(1)
- #define BIT_EN_TXDMA_ALIGN BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_HRPWM2_HCPWM2_V1 (Offset 0x03DC) */
- #define BIT_SHIFT_PCIE_HCPWM2_V1 16
- #define BIT_MASK_PCIE_HCPWM2_V1 0xffff
- #define BIT_PCIE_HCPWM2_V1(x) \
- (((x) & BIT_MASK_PCIE_HCPWM2_V1) << BIT_SHIFT_PCIE_HCPWM2_V1)
- #define BITS_PCIE_HCPWM2_V1 \
- (BIT_MASK_PCIE_HCPWM2_V1 << BIT_SHIFT_PCIE_HCPWM2_V1)
- #define BIT_CLEAR_PCIE_HCPWM2_V1(x) ((x) & (~BITS_PCIE_HCPWM2_V1))
- #define BIT_GET_PCIE_HCPWM2_V1(x) \
- (((x) >> BIT_SHIFT_PCIE_HCPWM2_V1) & BIT_MASK_PCIE_HCPWM2_V1)
- #define BIT_SET_PCIE_HCPWM2_V1(x, v) \
- (BIT_CLEAR_PCIE_HCPWM2_V1(x) | BIT_PCIE_HCPWM2_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PCIE_HRPWM2_V1 (Offset 0x03DC) */
- #define BIT_SHIFT_PCIE_HRPWM2 0
- #define BIT_MASK_PCIE_HRPWM2 0xffff
- #define BIT_PCIE_HRPWM2(x) \
- (((x) & BIT_MASK_PCIE_HRPWM2) << BIT_SHIFT_PCIE_HRPWM2)
- #define BITS_PCIE_HRPWM2 (BIT_MASK_PCIE_HRPWM2 << BIT_SHIFT_PCIE_HRPWM2)
- #define BIT_CLEAR_PCIE_HRPWM2(x) ((x) & (~BITS_PCIE_HRPWM2))
- #define BIT_GET_PCIE_HRPWM2(x) \
- (((x) >> BIT_SHIFT_PCIE_HRPWM2) & BIT_MASK_PCIE_HRPWM2)
- #define BIT_SET_PCIE_HRPWM2(x, v) \
- (BIT_CLEAR_PCIE_HRPWM2(x) | BIT_PCIE_HRPWM2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_HRPWM2_V1 (Offset 0x03DC) */
- #define BIT_SHIFT_HCI_HRPWM2 0
- #define BIT_MASK_HCI_HRPWM2 0xffff
- #define BIT_HCI_HRPWM2(x) (((x) & BIT_MASK_HCI_HRPWM2) << BIT_SHIFT_HCI_HRPWM2)
- #define BITS_HCI_HRPWM2 (BIT_MASK_HCI_HRPWM2 << BIT_SHIFT_HCI_HRPWM2)
- #define BIT_CLEAR_HCI_HRPWM2(x) ((x) & (~BITS_HCI_HRPWM2))
- #define BIT_GET_HCI_HRPWM2(x) \
- (((x) >> BIT_SHIFT_HCI_HRPWM2) & BIT_MASK_HCI_HRPWM2)
- #define BIT_SET_HCI_HRPWM2(x, v) (BIT_CLEAR_HCI_HRPWM2(x) | BIT_HCI_HRPWM2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PCIE_HCPWM2_V1 (Offset 0x03DE) */
- #define BIT_SHIFT_PCIE_HCPWM2 0
- #define BIT_MASK_PCIE_HCPWM2 0xffff
- #define BIT_PCIE_HCPWM2(x) \
- (((x) & BIT_MASK_PCIE_HCPWM2) << BIT_SHIFT_PCIE_HCPWM2)
- #define BITS_PCIE_HCPWM2 (BIT_MASK_PCIE_HCPWM2 << BIT_SHIFT_PCIE_HCPWM2)
- #define BIT_CLEAR_PCIE_HCPWM2(x) ((x) & (~BITS_PCIE_HCPWM2))
- #define BIT_GET_PCIE_HCPWM2(x) \
- (((x) >> BIT_SHIFT_PCIE_HCPWM2) & BIT_MASK_PCIE_HCPWM2)
- #define BIT_SET_PCIE_HCPWM2(x, v) \
- (BIT_CLEAR_PCIE_HCPWM2(x) | BIT_PCIE_HCPWM2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_HCPWM2_V1 (Offset 0x03DE) */
- #define BIT_SHIFT_HCI_HCPWM2 0
- #define BIT_MASK_HCI_HCPWM2 0xffff
- #define BIT_HCI_HCPWM2(x) (((x) & BIT_MASK_HCI_HCPWM2) << BIT_SHIFT_HCI_HCPWM2)
- #define BITS_HCI_HCPWM2 (BIT_MASK_HCI_HCPWM2 << BIT_SHIFT_HCI_HCPWM2)
- #define BIT_CLEAR_HCI_HCPWM2(x) ((x) & (~BITS_HCI_HCPWM2))
- #define BIT_GET_HCI_HCPWM2(x) \
- (((x) >> BIT_SHIFT_HCI_HCPWM2) & BIT_MASK_HCI_HCPWM2)
- #define BIT_SET_HCI_HCPWM2(x, v) (BIT_CLEAR_HCI_HCPWM2(x) | BIT_HCI_HCPWM2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PCIE_H2C_MSG_V1 (Offset 0x03E0) */
- #define BIT_AC7Q_EMPTY BIT(7)
- #define BIT_AC6Q_EMPTY BIT(6)
- #define BIT_AC5Q_EMPTY BIT(5)
- #define BIT_AC4Q_EMPTY BIT(4)
- #define BIT_AC3Q_EMPTY BIT(3)
- #define BIT_AC2Q_EMPTY BIT(2)
- #define BIT_AC1Q_EMPTY BIT(1)
- #define BIT_SHIFT_DRV2FW_INFO 0
- #define BIT_MASK_DRV2FW_INFO 0xffffffffL
- #define BIT_DRV2FW_INFO(x) \
- (((x) & BIT_MASK_DRV2FW_INFO) << BIT_SHIFT_DRV2FW_INFO)
- #define BITS_DRV2FW_INFO (BIT_MASK_DRV2FW_INFO << BIT_SHIFT_DRV2FW_INFO)
- #define BIT_CLEAR_DRV2FW_INFO(x) ((x) & (~BITS_DRV2FW_INFO))
- #define BIT_GET_DRV2FW_INFO(x) \
- (((x) >> BIT_SHIFT_DRV2FW_INFO) & BIT_MASK_DRV2FW_INFO)
- #define BIT_SET_DRV2FW_INFO(x, v) \
- (BIT_CLEAR_DRV2FW_INFO(x) | BIT_DRV2FW_INFO(v))
- #define BIT_AC0Q_EMPTY BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PCIE_C2H_MSG_V1 (Offset 0x03E4) */
- #define BIT_SHIFT_HCI_PCIE_C2H_MSG 0
- #define BIT_MASK_HCI_PCIE_C2H_MSG 0xffffffffL
- #define BIT_HCI_PCIE_C2H_MSG(x) \
- (((x) & BIT_MASK_HCI_PCIE_C2H_MSG) << BIT_SHIFT_HCI_PCIE_C2H_MSG)
- #define BITS_HCI_PCIE_C2H_MSG \
- (BIT_MASK_HCI_PCIE_C2H_MSG << BIT_SHIFT_HCI_PCIE_C2H_MSG)
- #define BIT_CLEAR_HCI_PCIE_C2H_MSG(x) ((x) & (~BITS_HCI_PCIE_C2H_MSG))
- #define BIT_GET_HCI_PCIE_C2H_MSG(x) \
- (((x) >> BIT_SHIFT_HCI_PCIE_C2H_MSG) & BIT_MASK_HCI_PCIE_C2H_MSG)
- #define BIT_SET_HCI_PCIE_C2H_MSG(x, v) \
- (BIT_CLEAR_HCI_PCIE_C2H_MSG(x) | BIT_HCI_PCIE_C2H_MSG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_C2H_MSG_V1 (Offset 0x03E4) */
- #define BIT_SHIFT_HCI_C2H_MSG 0
- #define BIT_MASK_HCI_C2H_MSG 0xffffffffL
- #define BIT_HCI_C2H_MSG(x) \
- (((x) & BIT_MASK_HCI_C2H_MSG) << BIT_SHIFT_HCI_C2H_MSG)
- #define BITS_HCI_C2H_MSG (BIT_MASK_HCI_C2H_MSG << BIT_SHIFT_HCI_C2H_MSG)
- #define BIT_CLEAR_HCI_C2H_MSG(x) ((x) & (~BITS_HCI_C2H_MSG))
- #define BIT_GET_HCI_C2H_MSG(x) \
- (((x) >> BIT_SHIFT_HCI_C2H_MSG) & BIT_MASK_HCI_C2H_MSG)
- #define BIT_SET_HCI_C2H_MSG(x, v) \
- (BIT_CLEAR_HCI_C2H_MSG(x) | BIT_HCI_C2H_MSG(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DBI_WDATA_V1 (Offset 0x03E8) */
- #define BIT_SHIFT_DBI_WDATA 0
- #define BIT_MASK_DBI_WDATA 0xffffffffL
- #define BIT_DBI_WDATA(x) (((x) & BIT_MASK_DBI_WDATA) << BIT_SHIFT_DBI_WDATA)
- #define BITS_DBI_WDATA (BIT_MASK_DBI_WDATA << BIT_SHIFT_DBI_WDATA)
- #define BIT_CLEAR_DBI_WDATA(x) ((x) & (~BITS_DBI_WDATA))
- #define BIT_GET_DBI_WDATA(x) (((x) >> BIT_SHIFT_DBI_WDATA) & BIT_MASK_DBI_WDATA)
- #define BIT_SET_DBI_WDATA(x, v) (BIT_CLEAR_DBI_WDATA(x) | BIT_DBI_WDATA(v))
- /* 2 REG_DBI_RDATA_V1 (Offset 0x03EC) */
- #define BIT_SHIFT_DBI_RDATA 0
- #define BIT_MASK_DBI_RDATA 0xffffffffL
- #define BIT_DBI_RDATA(x) (((x) & BIT_MASK_DBI_RDATA) << BIT_SHIFT_DBI_RDATA)
- #define BITS_DBI_RDATA (BIT_MASK_DBI_RDATA << BIT_SHIFT_DBI_RDATA)
- #define BIT_CLEAR_DBI_RDATA(x) ((x) & (~BITS_DBI_RDATA))
- #define BIT_GET_DBI_RDATA(x) (((x) >> BIT_SHIFT_DBI_RDATA) & BIT_MASK_DBI_RDATA)
- #define BIT_SET_DBI_RDATA(x, v) (BIT_CLEAR_DBI_RDATA(x) | BIT_DBI_RDATA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DBI_FLAG_V1 (Offset 0x03F0) */
- #define BIT_SHIFT_LOOPBACK_DBG_SEL 28
- #define BIT_MASK_LOOPBACK_DBG_SEL 0xf
- #define BIT_LOOPBACK_DBG_SEL(x) \
- (((x) & BIT_MASK_LOOPBACK_DBG_SEL) << BIT_SHIFT_LOOPBACK_DBG_SEL)
- #define BITS_LOOPBACK_DBG_SEL \
- (BIT_MASK_LOOPBACK_DBG_SEL << BIT_SHIFT_LOOPBACK_DBG_SEL)
- #define BIT_CLEAR_LOOPBACK_DBG_SEL(x) ((x) & (~BITS_LOOPBACK_DBG_SEL))
- #define BIT_GET_LOOPBACK_DBG_SEL(x) \
- (((x) >> BIT_SHIFT_LOOPBACK_DBG_SEL) & BIT_MASK_LOOPBACK_DBG_SEL)
- #define BIT_SET_LOOPBACK_DBG_SEL(x, v) \
- (BIT_CLEAR_LOOPBACK_DBG_SEL(x) | BIT_LOOPBACK_DBG_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DBI_FLAG_V1 (Offset 0x03F0) */
- #define BIT_EN_STUCK_DBG BIT(26)
- #define BIT_RX_STUCK BIT(25)
- #define BIT_TX_STUCK BIT(24)
- #define BIT_DBI_RFLAG BIT(17)
- #define BIT_DBI_WFLAG BIT(16)
- #define BIT_SHIFT_DBI_WREN 12
- #define BIT_MASK_DBI_WREN 0xf
- #define BIT_DBI_WREN(x) (((x) & BIT_MASK_DBI_WREN) << BIT_SHIFT_DBI_WREN)
- #define BITS_DBI_WREN (BIT_MASK_DBI_WREN << BIT_SHIFT_DBI_WREN)
- #define BIT_CLEAR_DBI_WREN(x) ((x) & (~BITS_DBI_WREN))
- #define BIT_GET_DBI_WREN(x) (((x) >> BIT_SHIFT_DBI_WREN) & BIT_MASK_DBI_WREN)
- #define BIT_SET_DBI_WREN(x, v) (BIT_CLEAR_DBI_WREN(x) | BIT_DBI_WREN(v))
- #define BIT_SHIFT_DBI_ADDR 0
- #define BIT_MASK_DBI_ADDR 0xfff
- #define BIT_DBI_ADDR(x) (((x) & BIT_MASK_DBI_ADDR) << BIT_SHIFT_DBI_ADDR)
- #define BITS_DBI_ADDR (BIT_MASK_DBI_ADDR << BIT_SHIFT_DBI_ADDR)
- #define BIT_CLEAR_DBI_ADDR(x) ((x) & (~BITS_DBI_ADDR))
- #define BIT_GET_DBI_ADDR(x) (((x) >> BIT_SHIFT_DBI_ADDR) & BIT_MASK_DBI_ADDR)
- #define BIT_SET_DBI_ADDR(x, v) (BIT_CLEAR_DBI_ADDR(x) | BIT_DBI_ADDR(v))
- /* 2 REG_MDIO_V1 (Offset 0x03F4) */
- #define BIT_SHIFT_MDIO_RDATA 16
- #define BIT_MASK_MDIO_RDATA 0xffff
- #define BIT_MDIO_RDATA(x) (((x) & BIT_MASK_MDIO_RDATA) << BIT_SHIFT_MDIO_RDATA)
- #define BITS_MDIO_RDATA (BIT_MASK_MDIO_RDATA << BIT_SHIFT_MDIO_RDATA)
- #define BIT_CLEAR_MDIO_RDATA(x) ((x) & (~BITS_MDIO_RDATA))
- #define BIT_GET_MDIO_RDATA(x) \
- (((x) >> BIT_SHIFT_MDIO_RDATA) & BIT_MASK_MDIO_RDATA)
- #define BIT_SET_MDIO_RDATA(x, v) (BIT_CLEAR_MDIO_RDATA(x) | BIT_MDIO_RDATA(v))
- #define BIT_SHIFT_MDIO_WDATA 0
- #define BIT_MASK_MDIO_WDATA 0xffff
- #define BIT_MDIO_WDATA(x) (((x) & BIT_MASK_MDIO_WDATA) << BIT_SHIFT_MDIO_WDATA)
- #define BITS_MDIO_WDATA (BIT_MASK_MDIO_WDATA << BIT_SHIFT_MDIO_WDATA)
- #define BIT_CLEAR_MDIO_WDATA(x) ((x) & (~BITS_MDIO_WDATA))
- #define BIT_GET_MDIO_WDATA(x) \
- (((x) >> BIT_SHIFT_MDIO_WDATA) & BIT_MASK_MDIO_WDATA)
- #define BIT_SET_MDIO_WDATA(x, v) (BIT_CLEAR_MDIO_WDATA(x) | BIT_MDIO_WDATA(v))
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_BUS_MIX_CFG (Offset 0x03F8) */
- #define BIT_SHIFT_DELAY_TIME 24
- #define BIT_MASK_DELAY_TIME 0xff
- #define BIT_DELAY_TIME(x) (((x) & BIT_MASK_DELAY_TIME) << BIT_SHIFT_DELAY_TIME)
- #define BITS_DELAY_TIME (BIT_MASK_DELAY_TIME << BIT_SHIFT_DELAY_TIME)
- #define BIT_CLEAR_DELAY_TIME(x) ((x) & (~BITS_DELAY_TIME))
- #define BIT_GET_DELAY_TIME(x) \
- (((x) >> BIT_SHIFT_DELAY_TIME) & BIT_MASK_DELAY_TIME)
- #define BIT_SET_DELAY_TIME(x, v) (BIT_CLEAR_DELAY_TIME(x) | BIT_DELAY_TIME(v))
- #define BIT_RX_TIMER_DELAY_EN BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_MIX_CFG (Offset 0x03F8) */
- #define BIT_EN_WATCH_DOG BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_MDIO2_V1 (Offset 0x03F8) */
- #define BIT_ECRC_EN BIT(7)
- #define BIT_MDIO_RFLAG BIT(6)
- #define BIT_MDIO_WFLAG BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_MDIO2_V1 (Offset 0x03F8) */
- #define BIT_SHIFT_MDIO_ADDR 0
- #define BIT_MASK_MDIO_ADDR 0x1f
- #define BIT_MDIO_ADDR(x) (((x) & BIT_MASK_MDIO_ADDR) << BIT_SHIFT_MDIO_ADDR)
- #define BITS_MDIO_ADDR (BIT_MASK_MDIO_ADDR << BIT_SHIFT_MDIO_ADDR)
- #define BIT_CLEAR_MDIO_ADDR(x) ((x) & (~BITS_MDIO_ADDR))
- #define BIT_GET_MDIO_ADDR(x) (((x) >> BIT_SHIFT_MDIO_ADDR) & BIT_MASK_MDIO_ADDR)
- #define BIT_SET_MDIO_ADDR(x, v) (BIT_CLEAR_MDIO_ADDR(x) | BIT_MDIO_ADDR(v))
- #define BIT_SHIFT_TXFAIL_DROPCNT 0
- #define BIT_MASK_TXFAIL_DROPCNT 0xffff
- #define BIT_TXFAIL_DROPCNT(x) \
- (((x) & BIT_MASK_TXFAIL_DROPCNT) << BIT_SHIFT_TXFAIL_DROPCNT)
- #define BITS_TXFAIL_DROPCNT \
- (BIT_MASK_TXFAIL_DROPCNT << BIT_SHIFT_TXFAIL_DROPCNT)
- #define BIT_CLEAR_TXFAIL_DROPCNT(x) ((x) & (~BITS_TXFAIL_DROPCNT))
- #define BIT_GET_TXFAIL_DROPCNT(x) \
- (((x) >> BIT_SHIFT_TXFAIL_DROPCNT) & BIT_MASK_TXFAIL_DROPCNT)
- #define BIT_SET_TXFAIL_DROPCNT(x, v) \
- (BIT_CLEAR_TXFAIL_DROPCNT(x) | BIT_TXFAIL_DROPCNT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_MIX_CFG (Offset 0x03F8) */
- #define BIT_SHIFT_MDIO_REG_ADDR_V1 0
- #define BIT_MASK_MDIO_REG_ADDR_V1 0x1f
- #define BIT_MDIO_REG_ADDR_V1(x) \
- (((x) & BIT_MASK_MDIO_REG_ADDR_V1) << BIT_SHIFT_MDIO_REG_ADDR_V1)
- #define BITS_MDIO_REG_ADDR_V1 \
- (BIT_MASK_MDIO_REG_ADDR_V1 << BIT_SHIFT_MDIO_REG_ADDR_V1)
- #define BIT_CLEAR_MDIO_REG_ADDR_V1(x) ((x) & (~BITS_MDIO_REG_ADDR_V1))
- #define BIT_GET_MDIO_REG_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_MDIO_REG_ADDR_V1) & BIT_MASK_MDIO_REG_ADDR_V1)
- #define BIT_SET_MDIO_REG_ADDR_V1(x, v) \
- (BIT_CLEAR_MDIO_REG_ADDR_V1(x) | BIT_MDIO_REG_ADDR_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_RXRST_BACKDOOR BIT(31)
- #define BIT_TXRST_BACKDOOR BIT(30)
- #define BIT_RXIDX_RSTB BIT(29)
- #define BIT_TXIDX_RSTB BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_SHIFT_WATCH_DOG_TIMER 28
- #define BIT_MASK_WATCH_DOG_TIMER 0xf
- #define BIT_WATCH_DOG_TIMER(x) \
- (((x) & BIT_MASK_WATCH_DOG_TIMER) << BIT_SHIFT_WATCH_DOG_TIMER)
- #define BITS_WATCH_DOG_TIMER \
- (BIT_MASK_WATCH_DOG_TIMER << BIT_SHIFT_WATCH_DOG_TIMER)
- #define BIT_CLEAR_WATCH_DOG_TIMER(x) ((x) & (~BITS_WATCH_DOG_TIMER))
- #define BIT_GET_WATCH_DOG_TIMER(x) \
- (((x) >> BIT_SHIFT_WATCH_DOG_TIMER) & BIT_MASK_WATCH_DOG_TIMER)
- #define BIT_SET_WATCH_DOG_TIMER(x, v) \
- (BIT_CLEAR_WATCH_DOG_TIMER(x) | BIT_WATCH_DOG_TIMER(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_DROP_NEXT_RXPKT BIT(27)
- #define BIT_SHORT_CORE_RST_SEL BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EXCEPT_RESUME_EN BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EXCEPT_FLAG BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EXCEPT_RESUME_FLAG BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_ALIGN_MTU BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EN_ALIGN_MTU BIT(23)
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EARLY_TAG_RETURN BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_SHIFT_LATENCY_CONTROL 21
- #define BIT_MASK_LATENCY_CONTROL 0x3
- #define BIT_LATENCY_CONTROL(x) \
- (((x) & BIT_MASK_LATENCY_CONTROL) << BIT_SHIFT_LATENCY_CONTROL)
- #define BITS_LATENCY_CONTROL \
- (BIT_MASK_LATENCY_CONTROL << BIT_SHIFT_LATENCY_CONTROL)
- #define BIT_CLEAR_LATENCY_CONTROL(x) ((x) & (~BITS_LATENCY_CONTROL))
- #define BIT_GET_LATENCY_CONTROL(x) \
- (((x) >> BIT_SHIFT_LATENCY_CONTROL) & BIT_MASK_LATENCY_CONTROL)
- #define BIT_SET_LATENCY_CONTROL(x, v) \
- (BIT_CLEAR_LATENCY_CONTROL(x) | BIT_LATENCY_CONTROL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_HOST_GEN2_SUPPORT BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_SHIFT_TXDMA_ERR_FLAG 16
- #define BIT_MASK_TXDMA_ERR_FLAG 0xf
- #define BIT_TXDMA_ERR_FLAG(x) \
- (((x) & BIT_MASK_TXDMA_ERR_FLAG) << BIT_SHIFT_TXDMA_ERR_FLAG)
- #define BITS_TXDMA_ERR_FLAG \
- (BIT_MASK_TXDMA_ERR_FLAG << BIT_SHIFT_TXDMA_ERR_FLAG)
- #define BIT_CLEAR_TXDMA_ERR_FLAG(x) ((x) & (~BITS_TXDMA_ERR_FLAG))
- #define BIT_GET_TXDMA_ERR_FLAG(x) \
- (((x) >> BIT_SHIFT_TXDMA_ERR_FLAG) & BIT_MASK_TXDMA_ERR_FLAG)
- #define BIT_SET_TXDMA_ERR_FLAG(x, v) \
- (BIT_CLEAR_TXDMA_ERR_FLAG(x) | BIT_TXDMA_ERR_FLAG(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_SHIFT_TXDMA_ERR_FLAG_V1 15
- #define BIT_MASK_TXDMA_ERR_FLAG_V1 0x1f
- #define BIT_TXDMA_ERR_FLAG_V1(x) \
- (((x) & BIT_MASK_TXDMA_ERR_FLAG_V1) << BIT_SHIFT_TXDMA_ERR_FLAG_V1)
- #define BITS_TXDMA_ERR_FLAG_V1 \
- (BIT_MASK_TXDMA_ERR_FLAG_V1 << BIT_SHIFT_TXDMA_ERR_FLAG_V1)
- #define BIT_CLEAR_TXDMA_ERR_FLAG_V1(x) ((x) & (~BITS_TXDMA_ERR_FLAG_V1))
- #define BIT_GET_TXDMA_ERR_FLAG_V1(x) \
- (((x) >> BIT_SHIFT_TXDMA_ERR_FLAG_V1) & BIT_MASK_TXDMA_ERR_FLAG_V1)
- #define BIT_SET_TXDMA_ERR_FLAG_V1(x, v) \
- (BIT_CLEAR_TXDMA_ERR_FLAG_V1(x) | BIT_TXDMA_ERR_FLAG_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_SHIFT_EARLY_MODE_SEL 12
- #define BIT_MASK_EARLY_MODE_SEL 0xf
- #define BIT_EARLY_MODE_SEL(x) \
- (((x) & BIT_MASK_EARLY_MODE_SEL) << BIT_SHIFT_EARLY_MODE_SEL)
- #define BITS_EARLY_MODE_SEL \
- (BIT_MASK_EARLY_MODE_SEL << BIT_SHIFT_EARLY_MODE_SEL)
- #define BIT_CLEAR_EARLY_MODE_SEL(x) ((x) & (~BITS_EARLY_MODE_SEL))
- #define BIT_GET_EARLY_MODE_SEL(x) \
- (((x) >> BIT_SHIFT_EARLY_MODE_SEL) & BIT_MASK_EARLY_MODE_SEL)
- #define BIT_SET_EARLY_MODE_SEL(x, v) \
- (BIT_CLEAR_EARLY_MODE_SEL(x) | BIT_EARLY_MODE_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EPHY_RX50_EN BIT(11)
- #define BIT_SHIFT_MSI_TIMEOUT_ID_V1 8
- #define BIT_MASK_MSI_TIMEOUT_ID_V1 0x7
- #define BIT_MSI_TIMEOUT_ID_V1(x) \
- (((x) & BIT_MASK_MSI_TIMEOUT_ID_V1) << BIT_SHIFT_MSI_TIMEOUT_ID_V1)
- #define BITS_MSI_TIMEOUT_ID_V1 \
- (BIT_MASK_MSI_TIMEOUT_ID_V1 << BIT_SHIFT_MSI_TIMEOUT_ID_V1)
- #define BIT_CLEAR_MSI_TIMEOUT_ID_V1(x) ((x) & (~BITS_MSI_TIMEOUT_ID_V1))
- #define BIT_GET_MSI_TIMEOUT_ID_V1(x) \
- (((x) >> BIT_SHIFT_MSI_TIMEOUT_ID_V1) & BIT_MASK_MSI_TIMEOUT_ID_V1)
- #define BIT_SET_MSI_TIMEOUT_ID_V1(x, v) \
- (BIT_CLEAR_MSI_TIMEOUT_ID_V1(x) | BIT_MSI_TIMEOUT_ID_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_SHIFT_RXDMA_ERR_CNT 8
- #define BIT_MASK_RXDMA_ERR_CNT 0xff
- #define BIT_RXDMA_ERR_CNT(x) \
- (((x) & BIT_MASK_RXDMA_ERR_CNT) << BIT_SHIFT_RXDMA_ERR_CNT)
- #define BITS_RXDMA_ERR_CNT (BIT_MASK_RXDMA_ERR_CNT << BIT_SHIFT_RXDMA_ERR_CNT)
- #define BIT_CLEAR_RXDMA_ERR_CNT(x) ((x) & (~BITS_RXDMA_ERR_CNT))
- #define BIT_GET_RXDMA_ERR_CNT(x) \
- (((x) >> BIT_SHIFT_RXDMA_ERR_CNT) & BIT_MASK_RXDMA_ERR_CNT)
- #define BIT_SET_RXDMA_ERR_CNT(x, v) \
- (BIT_CLEAR_RXDMA_ERR_CNT(x) | BIT_RXDMA_ERR_CNT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_RADDR_RD BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_TXDMA_ERR_HANDLE_REQ BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EN_MUL_TAG BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_TXDMA_ERROR_PS BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_L1OFF_PWR_OFF_EN BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EN_EARLY_MODE BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EN_TXDMA_STUCK_ERR_HANDLE BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_L0S_LINK_OFF BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EN_TXDMA_RTN_ERR_HANDLE BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_ACT_LINK_OFF BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_RXDMA_ERR_HANDLE_REQ BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EN_SLOW_MAC_TX BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_RXDMA_ERROR_PS BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EN_SLOW_MAC_RX BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HCI_MIX_CFG (Offset 0x03FC) */
- #define BIT_EN_RXDMA_STUCK_ERR_HANDLE BIT(1)
- #define BIT_EN_SLOW_MAC_HW BIT(0)
- #define BIT_EN_RXDMA_RTN_ERR_HANDLE BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q0_INFO (Offset 0x0400) */
- #define BIT_SHIFT_QUEUEMACID_Q0_V1 25
- #define BIT_MASK_QUEUEMACID_Q0_V1 0x7f
- #define BIT_QUEUEMACID_Q0_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_Q0_V1) << BIT_SHIFT_QUEUEMACID_Q0_V1)
- #define BITS_QUEUEMACID_Q0_V1 \
- (BIT_MASK_QUEUEMACID_Q0_V1 << BIT_SHIFT_QUEUEMACID_Q0_V1)
- #define BIT_CLEAR_QUEUEMACID_Q0_V1(x) ((x) & (~BITS_QUEUEMACID_Q0_V1))
- #define BIT_GET_QUEUEMACID_Q0_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_Q0_V1) & BIT_MASK_QUEUEMACID_Q0_V1)
- #define BIT_SET_QUEUEMACID_Q0_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_Q0_V1(x) | BIT_QUEUEMACID_Q0_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_INFO1 (Offset 0x0400) */
- #define BIT_SHIFT_QUEUEMACID 25
- #define BIT_MASK_QUEUEMACID 0x7f
- #define BIT_QUEUEMACID(x) (((x) & BIT_MASK_QUEUEMACID) << BIT_SHIFT_QUEUEMACID)
- #define BITS_QUEUEMACID (BIT_MASK_QUEUEMACID << BIT_SHIFT_QUEUEMACID)
- #define BIT_CLEAR_QUEUEMACID(x) ((x) & (~BITS_QUEUEMACID))
- #define BIT_GET_QUEUEMACID(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID) & BIT_MASK_QUEUEMACID)
- #define BIT_SET_QUEUEMACID(x, v) (BIT_CLEAR_QUEUEMACID(x) | BIT_QUEUEMACID(v))
- #define BIT_DONE BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q0_INFO (Offset 0x0400) */
- #define BIT_SHIFT_QUEUEAC_Q0_V1 23
- #define BIT_MASK_QUEUEAC_Q0_V1 0x3
- #define BIT_QUEUEAC_Q0_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_Q0_V1) << BIT_SHIFT_QUEUEAC_Q0_V1)
- #define BITS_QUEUEAC_Q0_V1 (BIT_MASK_QUEUEAC_Q0_V1 << BIT_SHIFT_QUEUEAC_Q0_V1)
- #define BIT_CLEAR_QUEUEAC_Q0_V1(x) ((x) & (~BITS_QUEUEAC_Q0_V1))
- #define BIT_GET_QUEUEAC_Q0_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_Q0_V1) & BIT_MASK_QUEUEAC_Q0_V1)
- #define BIT_SET_QUEUEAC_Q0_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_Q0_V1(x) | BIT_QUEUEAC_Q0_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_INFO1 (Offset 0x0400) */
- #define BIT_SHIFT_QUEUEAC 23
- #define BIT_MASK_QUEUEAC 0x3
- #define BIT_QUEUEAC(x) (((x) & BIT_MASK_QUEUEAC) << BIT_SHIFT_QUEUEAC)
- #define BITS_QUEUEAC (BIT_MASK_QUEUEAC << BIT_SHIFT_QUEUEAC)
- #define BIT_CLEAR_QUEUEAC(x) ((x) & (~BITS_QUEUEAC))
- #define BIT_GET_QUEUEAC(x) (((x) >> BIT_SHIFT_QUEUEAC) & BIT_MASK_QUEUEAC)
- #define BIT_SET_QUEUEAC(x, v) (BIT_CLEAR_QUEUEAC(x) | BIT_QUEUEAC(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q0_INFO (Offset 0x0400) */
- #define BIT_TIDEMPTY_Q0_V1 BIT(22)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_INFO1 (Offset 0x0400) */
- #define BIT_TIDEMPTY BIT(22)
- #define BIT_SHIFT_ACCWBITEN 20
- #define BIT_MASK_ACCWBITEN 0xf
- #define BIT_ACCWBITEN(x) (((x) & BIT_MASK_ACCWBITEN) << BIT_SHIFT_ACCWBITEN)
- #define BITS_ACCWBITEN (BIT_MASK_ACCWBITEN << BIT_SHIFT_ACCWBITEN)
- #define BIT_CLEAR_ACCWBITEN(x) ((x) & (~BITS_ACCWBITEN))
- #define BIT_GET_ACCWBITEN(x) (((x) >> BIT_SHIFT_ACCWBITEN) & BIT_MASK_ACCWBITEN)
- #define BIT_SET_ACCWBITEN(x, v) (BIT_CLEAR_ACCWBITEN(x) | BIT_ACCWBITEN(v))
- #define BIT_BCNQ_EMPTY_V1 BIT(19)
- #define BIT_HIQ_EMPTY_V1 BIT(18)
- #define BIT_MQQ_EMPTY_V1 BIT(17)
- #define BIT_SHIFT_COL_CNT 16
- #define BIT_MASK_COL_CNT 0xf
- #define BIT_COL_CNT(x) (((x) & BIT_MASK_COL_CNT) << BIT_SHIFT_COL_CNT)
- #define BITS_COL_CNT (BIT_MASK_COL_CNT << BIT_SHIFT_COL_CNT)
- #define BIT_CLEAR_COL_CNT(x) ((x) & (~BITS_COL_CNT))
- #define BIT_GET_COL_CNT(x) (((x) >> BIT_SHIFT_COL_CNT) & BIT_MASK_COL_CNT)
- #define BIT_SET_COL_CNT(x, v) (BIT_CLEAR_COL_CNT(x) | BIT_COL_CNT(v))
- #define BIT_CPU_MGT_EMPTY BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q0_INFO (Offset 0x0400) */
- #define BIT_SHIFT_TAIL_PKT_Q0_V1 15
- #define BIT_MASK_TAIL_PKT_Q0_V1 0xff
- #define BIT_TAIL_PKT_Q0_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q0_V1) << BIT_SHIFT_TAIL_PKT_Q0_V1)
- #define BITS_TAIL_PKT_Q0_V1 \
- (BIT_MASK_TAIL_PKT_Q0_V1 << BIT_SHIFT_TAIL_PKT_Q0_V1)
- #define BIT_CLEAR_TAIL_PKT_Q0_V1(x) ((x) & (~BITS_TAIL_PKT_Q0_V1))
- #define BIT_GET_TAIL_PKT_Q0_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q0_V1) & BIT_MASK_TAIL_PKT_Q0_V1)
- #define BIT_SET_TAIL_PKT_Q0_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q0_V1(x) | BIT_TAIL_PKT_Q0_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_INFO1 (Offset 0x0400) */
- #define BIT_AC_MACID_NOT_SAME BIT(15)
- #define BIT_SHIFT_GROUP_TABLE_ID 12
- #define BIT_MASK_GROUP_TABLE_ID 0x7
- #define BIT_GROUP_TABLE_ID(x) \
- (((x) & BIT_MASK_GROUP_TABLE_ID) << BIT_SHIFT_GROUP_TABLE_ID)
- #define BITS_GROUP_TABLE_ID \
- (BIT_MASK_GROUP_TABLE_ID << BIT_SHIFT_GROUP_TABLE_ID)
- #define BIT_CLEAR_GROUP_TABLE_ID(x) ((x) & (~BITS_GROUP_TABLE_ID))
- #define BIT_GET_GROUP_TABLE_ID(x) \
- (((x) >> BIT_SHIFT_GROUP_TABLE_ID) & BIT_MASK_GROUP_TABLE_ID)
- #define BIT_SET_GROUP_TABLE_ID(x, v) \
- (BIT_CLEAR_GROUP_TABLE_ID(x) | BIT_GROUP_TABLE_ID(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q0_INFO (Offset 0x0400) */
- #define BIT_SHIFT_TAIL_PKT_Q0_V2 11
- #define BIT_MASK_TAIL_PKT_Q0_V2 0x7ff
- #define BIT_TAIL_PKT_Q0_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q0_V2) << BIT_SHIFT_TAIL_PKT_Q0_V2)
- #define BITS_TAIL_PKT_Q0_V2 \
- (BIT_MASK_TAIL_PKT_Q0_V2 << BIT_SHIFT_TAIL_PKT_Q0_V2)
- #define BIT_CLEAR_TAIL_PKT_Q0_V2(x) ((x) & (~BITS_TAIL_PKT_Q0_V2))
- #define BIT_GET_TAIL_PKT_Q0_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q0_V2) & BIT_MASK_TAIL_PKT_Q0_V2)
- #define BIT_SET_TAIL_PKT_Q0_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q0_V2(x) | BIT_TAIL_PKT_Q0_V2(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_INFO1 (Offset 0x0400) */
- #define BIT_SHIFT_TAIL_PKT 11
- #define BIT_MASK_TAIL_PKT 0x7ff
- #define BIT_TAIL_PKT(x) (((x) & BIT_MASK_TAIL_PKT) << BIT_SHIFT_TAIL_PKT)
- #define BITS_TAIL_PKT (BIT_MASK_TAIL_PKT << BIT_SHIFT_TAIL_PKT)
- #define BIT_CLEAR_TAIL_PKT(x) ((x) & (~BITS_TAIL_PKT))
- #define BIT_GET_TAIL_PKT(x) (((x) >> BIT_SHIFT_TAIL_PKT) & BIT_MASK_TAIL_PKT)
- #define BIT_SET_TAIL_PKT(x, v) (BIT_CLEAR_TAIL_PKT(x) | BIT_TAIL_PKT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q0_INFO (Offset 0x0400) */
- #define BIT_SHIFT_PKT_NUM_Q0_V1 8
- #define BIT_MASK_PKT_NUM_Q0_V1 0x7f
- #define BIT_PKT_NUM_Q0_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_Q0_V1) << BIT_SHIFT_PKT_NUM_Q0_V1)
- #define BITS_PKT_NUM_Q0_V1 (BIT_MASK_PKT_NUM_Q0_V1 << BIT_SHIFT_PKT_NUM_Q0_V1)
- #define BIT_CLEAR_PKT_NUM_Q0_V1(x) ((x) & (~BITS_PKT_NUM_Q0_V1))
- #define BIT_GET_PKT_NUM_Q0_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_Q0_V1) & BIT_MASK_PKT_NUM_Q0_V1)
- #define BIT_SET_PKT_NUM_Q0_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_Q0_V1(x) | BIT_PKT_NUM_Q0_V1(v))
- #define BIT_SHIFT_HEAD_PKT_Q0 0
- #define BIT_MASK_HEAD_PKT_Q0 0xff
- #define BIT_HEAD_PKT_Q0(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q0) << BIT_SHIFT_HEAD_PKT_Q0)
- #define BITS_HEAD_PKT_Q0 (BIT_MASK_HEAD_PKT_Q0 << BIT_SHIFT_HEAD_PKT_Q0)
- #define BIT_CLEAR_HEAD_PKT_Q0(x) ((x) & (~BITS_HEAD_PKT_Q0))
- #define BIT_GET_HEAD_PKT_Q0(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q0) & BIT_MASK_HEAD_PKT_Q0)
- #define BIT_SET_HEAD_PKT_Q0(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q0(x) | BIT_HEAD_PKT_Q0(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q0_INFO (Offset 0x0400) */
- #define BIT_SHIFT_HEAD_PKT_Q0_V1 0
- #define BIT_MASK_HEAD_PKT_Q0_V1 0x7ff
- #define BIT_HEAD_PKT_Q0_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q0_V1) << BIT_SHIFT_HEAD_PKT_Q0_V1)
- #define BITS_HEAD_PKT_Q0_V1 \
- (BIT_MASK_HEAD_PKT_Q0_V1 << BIT_SHIFT_HEAD_PKT_Q0_V1)
- #define BIT_CLEAR_HEAD_PKT_Q0_V1(x) ((x) & (~BITS_HEAD_PKT_Q0_V1))
- #define BIT_GET_HEAD_PKT_Q0_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q0_V1) & BIT_MASK_HEAD_PKT_Q0_V1)
- #define BIT_SET_HEAD_PKT_Q0_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q0_V1(x) | BIT_HEAD_PKT_Q0_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_INFO1 (Offset 0x0400) */
- #define BIT_SHIFT_HEAD_PKT 0
- #define BIT_MASK_HEAD_PKT 0x7ff
- #define BIT_HEAD_PKT(x) (((x) & BIT_MASK_HEAD_PKT) << BIT_SHIFT_HEAD_PKT)
- #define BITS_HEAD_PKT (BIT_MASK_HEAD_PKT << BIT_SHIFT_HEAD_PKT)
- #define BIT_CLEAR_HEAD_PKT(x) ((x) & (~BITS_HEAD_PKT))
- #define BIT_GET_HEAD_PKT(x) (((x) >> BIT_SHIFT_HEAD_PKT) & BIT_MASK_HEAD_PKT)
- #define BIT_SET_HEAD_PKT(x, v) (BIT_CLEAR_HEAD_PKT(x) | BIT_HEAD_PKT(v))
- #define BIT_SHIFT_PKT_NUMBER 0
- #define BIT_MASK_PKT_NUMBER 0xfff
- #define BIT_PKT_NUMBER(x) (((x) & BIT_MASK_PKT_NUMBER) << BIT_SHIFT_PKT_NUMBER)
- #define BITS_PKT_NUMBER (BIT_MASK_PKT_NUMBER << BIT_SHIFT_PKT_NUMBER)
- #define BIT_CLEAR_PKT_NUMBER(x) ((x) & (~BITS_PKT_NUMBER))
- #define BIT_GET_PKT_NUMBER(x) \
- (((x) >> BIT_SHIFT_PKT_NUMBER) & BIT_MASK_PKT_NUMBER)
- #define BIT_SET_PKT_NUMBER(x, v) (BIT_CLEAR_PKT_NUMBER(x) | BIT_PKT_NUMBER(v))
- #define BIT_SHIFT_ACCW 0
- #define BIT_MASK_ACCW 0x3ff
- #define BIT_ACCW(x) (((x) & BIT_MASK_ACCW) << BIT_SHIFT_ACCW)
- #define BITS_ACCW (BIT_MASK_ACCW << BIT_SHIFT_ACCW)
- #define BIT_CLEAR_ACCW(x) ((x) & (~BITS_ACCW))
- #define BIT_GET_ACCW(x) (((x) >> BIT_SHIFT_ACCW) & BIT_MASK_ACCW)
- #define BIT_SET_ACCW(x, v) (BIT_CLEAR_ACCW(x) | BIT_ACCW(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO0 (Offset 0x0400) */
- #define BIT_SHIFT_QINFO0 0
- #define BIT_MASK_QINFO0 0xffffffffL
- #define BIT_QINFO0(x) (((x) & BIT_MASK_QINFO0) << BIT_SHIFT_QINFO0)
- #define BITS_QINFO0 (BIT_MASK_QINFO0 << BIT_SHIFT_QINFO0)
- #define BIT_CLEAR_QINFO0(x) ((x) & (~BITS_QINFO0))
- #define BIT_GET_QINFO0(x) (((x) >> BIT_SHIFT_QINFO0) & BIT_MASK_QINFO0)
- #define BIT_SET_QINFO0(x, v) (BIT_CLEAR_QINFO0(x) | BIT_QINFO0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q1_INFO (Offset 0x0404) */
- #define BIT_SHIFT_QUEUEMACID_Q1_V1 25
- #define BIT_MASK_QUEUEMACID_Q1_V1 0x7f
- #define BIT_QUEUEMACID_Q1_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_Q1_V1) << BIT_SHIFT_QUEUEMACID_Q1_V1)
- #define BITS_QUEUEMACID_Q1_V1 \
- (BIT_MASK_QUEUEMACID_Q1_V1 << BIT_SHIFT_QUEUEMACID_Q1_V1)
- #define BIT_CLEAR_QUEUEMACID_Q1_V1(x) ((x) & (~BITS_QUEUEMACID_Q1_V1))
- #define BIT_GET_QUEUEMACID_Q1_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_Q1_V1) & BIT_MASK_QUEUEMACID_Q1_V1)
- #define BIT_SET_QUEUEMACID_Q1_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_Q1_V1(x) | BIT_QUEUEMACID_Q1_V1(v))
- #define BIT_SHIFT_QUEUEAC_Q1_V1 23
- #define BIT_MASK_QUEUEAC_Q1_V1 0x3
- #define BIT_QUEUEAC_Q1_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_Q1_V1) << BIT_SHIFT_QUEUEAC_Q1_V1)
- #define BITS_QUEUEAC_Q1_V1 (BIT_MASK_QUEUEAC_Q1_V1 << BIT_SHIFT_QUEUEAC_Q1_V1)
- #define BIT_CLEAR_QUEUEAC_Q1_V1(x) ((x) & (~BITS_QUEUEAC_Q1_V1))
- #define BIT_GET_QUEUEAC_Q1_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_Q1_V1) & BIT_MASK_QUEUEAC_Q1_V1)
- #define BIT_SET_QUEUEAC_Q1_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_Q1_V1(x) | BIT_QUEUEAC_Q1_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q1_INFO (Offset 0x0404) */
- #define BIT_TIDEMPTY_Q1_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q1_INFO (Offset 0x0404) */
- #define BIT_SHIFT_TAIL_PKT_Q1_V1 15
- #define BIT_MASK_TAIL_PKT_Q1_V1 0xff
- #define BIT_TAIL_PKT_Q1_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q1_V1) << BIT_SHIFT_TAIL_PKT_Q1_V1)
- #define BITS_TAIL_PKT_Q1_V1 \
- (BIT_MASK_TAIL_PKT_Q1_V1 << BIT_SHIFT_TAIL_PKT_Q1_V1)
- #define BIT_CLEAR_TAIL_PKT_Q1_V1(x) ((x) & (~BITS_TAIL_PKT_Q1_V1))
- #define BIT_GET_TAIL_PKT_Q1_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q1_V1) & BIT_MASK_TAIL_PKT_Q1_V1)
- #define BIT_SET_TAIL_PKT_Q1_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q1_V1(x) | BIT_TAIL_PKT_Q1_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q1_INFO (Offset 0x0404) */
- #define BIT_SHIFT_TAIL_PKT_Q1_V2 11
- #define BIT_MASK_TAIL_PKT_Q1_V2 0x7ff
- #define BIT_TAIL_PKT_Q1_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q1_V2) << BIT_SHIFT_TAIL_PKT_Q1_V2)
- #define BITS_TAIL_PKT_Q1_V2 \
- (BIT_MASK_TAIL_PKT_Q1_V2 << BIT_SHIFT_TAIL_PKT_Q1_V2)
- #define BIT_CLEAR_TAIL_PKT_Q1_V2(x) ((x) & (~BITS_TAIL_PKT_Q1_V2))
- #define BIT_GET_TAIL_PKT_Q1_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q1_V2) & BIT_MASK_TAIL_PKT_Q1_V2)
- #define BIT_SET_TAIL_PKT_Q1_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q1_V2(x) | BIT_TAIL_PKT_Q1_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q1_INFO (Offset 0x0404) */
- #define BIT_SHIFT_PKT_NUM_Q1_V1 8
- #define BIT_MASK_PKT_NUM_Q1_V1 0x7f
- #define BIT_PKT_NUM_Q1_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_Q1_V1) << BIT_SHIFT_PKT_NUM_Q1_V1)
- #define BITS_PKT_NUM_Q1_V1 (BIT_MASK_PKT_NUM_Q1_V1 << BIT_SHIFT_PKT_NUM_Q1_V1)
- #define BIT_CLEAR_PKT_NUM_Q1_V1(x) ((x) & (~BITS_PKT_NUM_Q1_V1))
- #define BIT_GET_PKT_NUM_Q1_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_Q1_V1) & BIT_MASK_PKT_NUM_Q1_V1)
- #define BIT_SET_PKT_NUM_Q1_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_Q1_V1(x) | BIT_PKT_NUM_Q1_V1(v))
- #define BIT_SHIFT_HEAD_PKT_Q1 0
- #define BIT_MASK_HEAD_PKT_Q1 0xff
- #define BIT_HEAD_PKT_Q1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q1) << BIT_SHIFT_HEAD_PKT_Q1)
- #define BITS_HEAD_PKT_Q1 (BIT_MASK_HEAD_PKT_Q1 << BIT_SHIFT_HEAD_PKT_Q1)
- #define BIT_CLEAR_HEAD_PKT_Q1(x) ((x) & (~BITS_HEAD_PKT_Q1))
- #define BIT_GET_HEAD_PKT_Q1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q1) & BIT_MASK_HEAD_PKT_Q1)
- #define BIT_SET_HEAD_PKT_Q1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q1(x) | BIT_HEAD_PKT_Q1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q1_INFO (Offset 0x0404) */
- #define BIT_SHIFT_HEAD_PKT_Q1_V1 0
- #define BIT_MASK_HEAD_PKT_Q1_V1 0x7ff
- #define BIT_HEAD_PKT_Q1_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q1_V1) << BIT_SHIFT_HEAD_PKT_Q1_V1)
- #define BITS_HEAD_PKT_Q1_V1 \
- (BIT_MASK_HEAD_PKT_Q1_V1 << BIT_SHIFT_HEAD_PKT_Q1_V1)
- #define BIT_CLEAR_HEAD_PKT_Q1_V1(x) ((x) & (~BITS_HEAD_PKT_Q1_V1))
- #define BIT_GET_HEAD_PKT_Q1_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q1_V1) & BIT_MASK_HEAD_PKT_Q1_V1)
- #define BIT_SET_HEAD_PKT_Q1_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q1_V1(x) | BIT_HEAD_PKT_Q1_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO1 (Offset 0x0404) */
- #define BIT_SHIFT_QINFO1 0
- #define BIT_MASK_QINFO1 0xffffffffL
- #define BIT_QINFO1(x) (((x) & BIT_MASK_QINFO1) << BIT_SHIFT_QINFO1)
- #define BITS_QINFO1 (BIT_MASK_QINFO1 << BIT_SHIFT_QINFO1)
- #define BIT_CLEAR_QINFO1(x) ((x) & (~BITS_QINFO1))
- #define BIT_GET_QINFO1(x) (((x) >> BIT_SHIFT_QINFO1) & BIT_MASK_QINFO1)
- #define BIT_SET_QINFO1(x, v) (BIT_CLEAR_QINFO1(x) | BIT_QINFO1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q2_INFO (Offset 0x0408) */
- #define BIT_SHIFT_QUEUEMACID_Q2_V1 25
- #define BIT_MASK_QUEUEMACID_Q2_V1 0x7f
- #define BIT_QUEUEMACID_Q2_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_Q2_V1) << BIT_SHIFT_QUEUEMACID_Q2_V1)
- #define BITS_QUEUEMACID_Q2_V1 \
- (BIT_MASK_QUEUEMACID_Q2_V1 << BIT_SHIFT_QUEUEMACID_Q2_V1)
- #define BIT_CLEAR_QUEUEMACID_Q2_V1(x) ((x) & (~BITS_QUEUEMACID_Q2_V1))
- #define BIT_GET_QUEUEMACID_Q2_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_Q2_V1) & BIT_MASK_QUEUEMACID_Q2_V1)
- #define BIT_SET_QUEUEMACID_Q2_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_Q2_V1(x) | BIT_QUEUEMACID_Q2_V1(v))
- #define BIT_SHIFT_QUEUEAC_Q2_V1 23
- #define BIT_MASK_QUEUEAC_Q2_V1 0x3
- #define BIT_QUEUEAC_Q2_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_Q2_V1) << BIT_SHIFT_QUEUEAC_Q2_V1)
- #define BITS_QUEUEAC_Q2_V1 (BIT_MASK_QUEUEAC_Q2_V1 << BIT_SHIFT_QUEUEAC_Q2_V1)
- #define BIT_CLEAR_QUEUEAC_Q2_V1(x) ((x) & (~BITS_QUEUEAC_Q2_V1))
- #define BIT_GET_QUEUEAC_Q2_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_Q2_V1) & BIT_MASK_QUEUEAC_Q2_V1)
- #define BIT_SET_QUEUEAC_Q2_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_Q2_V1(x) | BIT_QUEUEAC_Q2_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q2_INFO (Offset 0x0408) */
- #define BIT_TIDEMPTY_Q2_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q2_INFO (Offset 0x0408) */
- #define BIT_SHIFT_TAIL_PKT_Q2_V1 15
- #define BIT_MASK_TAIL_PKT_Q2_V1 0xff
- #define BIT_TAIL_PKT_Q2_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q2_V1) << BIT_SHIFT_TAIL_PKT_Q2_V1)
- #define BITS_TAIL_PKT_Q2_V1 \
- (BIT_MASK_TAIL_PKT_Q2_V1 << BIT_SHIFT_TAIL_PKT_Q2_V1)
- #define BIT_CLEAR_TAIL_PKT_Q2_V1(x) ((x) & (~BITS_TAIL_PKT_Q2_V1))
- #define BIT_GET_TAIL_PKT_Q2_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q2_V1) & BIT_MASK_TAIL_PKT_Q2_V1)
- #define BIT_SET_TAIL_PKT_Q2_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q2_V1(x) | BIT_TAIL_PKT_Q2_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q2_INFO (Offset 0x0408) */
- #define BIT_SHIFT_TAIL_PKT_Q2_V2 11
- #define BIT_MASK_TAIL_PKT_Q2_V2 0x7ff
- #define BIT_TAIL_PKT_Q2_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q2_V2) << BIT_SHIFT_TAIL_PKT_Q2_V2)
- #define BITS_TAIL_PKT_Q2_V2 \
- (BIT_MASK_TAIL_PKT_Q2_V2 << BIT_SHIFT_TAIL_PKT_Q2_V2)
- #define BIT_CLEAR_TAIL_PKT_Q2_V2(x) ((x) & (~BITS_TAIL_PKT_Q2_V2))
- #define BIT_GET_TAIL_PKT_Q2_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q2_V2) & BIT_MASK_TAIL_PKT_Q2_V2)
- #define BIT_SET_TAIL_PKT_Q2_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q2_V2(x) | BIT_TAIL_PKT_Q2_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q2_INFO (Offset 0x0408) */
- #define BIT_SHIFT_PKT_NUM_Q2_V1 8
- #define BIT_MASK_PKT_NUM_Q2_V1 0x7f
- #define BIT_PKT_NUM_Q2_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_Q2_V1) << BIT_SHIFT_PKT_NUM_Q2_V1)
- #define BITS_PKT_NUM_Q2_V1 (BIT_MASK_PKT_NUM_Q2_V1 << BIT_SHIFT_PKT_NUM_Q2_V1)
- #define BIT_CLEAR_PKT_NUM_Q2_V1(x) ((x) & (~BITS_PKT_NUM_Q2_V1))
- #define BIT_GET_PKT_NUM_Q2_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_Q2_V1) & BIT_MASK_PKT_NUM_Q2_V1)
- #define BIT_SET_PKT_NUM_Q2_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_Q2_V1(x) | BIT_PKT_NUM_Q2_V1(v))
- #define BIT_SHIFT_HEAD_PKT_Q2 0
- #define BIT_MASK_HEAD_PKT_Q2 0xff
- #define BIT_HEAD_PKT_Q2(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q2) << BIT_SHIFT_HEAD_PKT_Q2)
- #define BITS_HEAD_PKT_Q2 (BIT_MASK_HEAD_PKT_Q2 << BIT_SHIFT_HEAD_PKT_Q2)
- #define BIT_CLEAR_HEAD_PKT_Q2(x) ((x) & (~BITS_HEAD_PKT_Q2))
- #define BIT_GET_HEAD_PKT_Q2(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q2) & BIT_MASK_HEAD_PKT_Q2)
- #define BIT_SET_HEAD_PKT_Q2(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q2(x) | BIT_HEAD_PKT_Q2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q2_INFO (Offset 0x0408) */
- #define BIT_SHIFT_HEAD_PKT_Q2_V1 0
- #define BIT_MASK_HEAD_PKT_Q2_V1 0x7ff
- #define BIT_HEAD_PKT_Q2_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q2_V1) << BIT_SHIFT_HEAD_PKT_Q2_V1)
- #define BITS_HEAD_PKT_Q2_V1 \
- (BIT_MASK_HEAD_PKT_Q2_V1 << BIT_SHIFT_HEAD_PKT_Q2_V1)
- #define BIT_CLEAR_HEAD_PKT_Q2_V1(x) ((x) & (~BITS_HEAD_PKT_Q2_V1))
- #define BIT_GET_HEAD_PKT_Q2_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q2_V1) & BIT_MASK_HEAD_PKT_Q2_V1)
- #define BIT_SET_HEAD_PKT_Q2_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q2_V1(x) | BIT_HEAD_PKT_Q2_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO2 (Offset 0x0408) */
- #define BIT_SHIFT_QINFO2 0
- #define BIT_MASK_QINFO2 0xffffffffL
- #define BIT_QINFO2(x) (((x) & BIT_MASK_QINFO2) << BIT_SHIFT_QINFO2)
- #define BITS_QINFO2 (BIT_MASK_QINFO2 << BIT_SHIFT_QINFO2)
- #define BIT_CLEAR_QINFO2(x) ((x) & (~BITS_QINFO2))
- #define BIT_GET_QINFO2(x) (((x) >> BIT_SHIFT_QINFO2) & BIT_MASK_QINFO2)
- #define BIT_SET_QINFO2(x, v) (BIT_CLEAR_QINFO2(x) | BIT_QINFO2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q3_INFO (Offset 0x040C) */
- #define BIT_SHIFT_QUEUEMACID_Q3_V1 25
- #define BIT_MASK_QUEUEMACID_Q3_V1 0x7f
- #define BIT_QUEUEMACID_Q3_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_Q3_V1) << BIT_SHIFT_QUEUEMACID_Q3_V1)
- #define BITS_QUEUEMACID_Q3_V1 \
- (BIT_MASK_QUEUEMACID_Q3_V1 << BIT_SHIFT_QUEUEMACID_Q3_V1)
- #define BIT_CLEAR_QUEUEMACID_Q3_V1(x) ((x) & (~BITS_QUEUEMACID_Q3_V1))
- #define BIT_GET_QUEUEMACID_Q3_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_Q3_V1) & BIT_MASK_QUEUEMACID_Q3_V1)
- #define BIT_SET_QUEUEMACID_Q3_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_Q3_V1(x) | BIT_QUEUEMACID_Q3_V1(v))
- #define BIT_SHIFT_QUEUEAC_Q3_V1 23
- #define BIT_MASK_QUEUEAC_Q3_V1 0x3
- #define BIT_QUEUEAC_Q3_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_Q3_V1) << BIT_SHIFT_QUEUEAC_Q3_V1)
- #define BITS_QUEUEAC_Q3_V1 (BIT_MASK_QUEUEAC_Q3_V1 << BIT_SHIFT_QUEUEAC_Q3_V1)
- #define BIT_CLEAR_QUEUEAC_Q3_V1(x) ((x) & (~BITS_QUEUEAC_Q3_V1))
- #define BIT_GET_QUEUEAC_Q3_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_Q3_V1) & BIT_MASK_QUEUEAC_Q3_V1)
- #define BIT_SET_QUEUEAC_Q3_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_Q3_V1(x) | BIT_QUEUEAC_Q3_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q3_INFO (Offset 0x040C) */
- #define BIT_TIDEMPTY_Q3_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q3_INFO (Offset 0x040C) */
- #define BIT_SHIFT_TAIL_PKT_Q3_V1 15
- #define BIT_MASK_TAIL_PKT_Q3_V1 0xff
- #define BIT_TAIL_PKT_Q3_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q3_V1) << BIT_SHIFT_TAIL_PKT_Q3_V1)
- #define BITS_TAIL_PKT_Q3_V1 \
- (BIT_MASK_TAIL_PKT_Q3_V1 << BIT_SHIFT_TAIL_PKT_Q3_V1)
- #define BIT_CLEAR_TAIL_PKT_Q3_V1(x) ((x) & (~BITS_TAIL_PKT_Q3_V1))
- #define BIT_GET_TAIL_PKT_Q3_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q3_V1) & BIT_MASK_TAIL_PKT_Q3_V1)
- #define BIT_SET_TAIL_PKT_Q3_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q3_V1(x) | BIT_TAIL_PKT_Q3_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q3_INFO (Offset 0x040C) */
- #define BIT_SHIFT_TAIL_PKT_Q3_V2 11
- #define BIT_MASK_TAIL_PKT_Q3_V2 0x7ff
- #define BIT_TAIL_PKT_Q3_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q3_V2) << BIT_SHIFT_TAIL_PKT_Q3_V2)
- #define BITS_TAIL_PKT_Q3_V2 \
- (BIT_MASK_TAIL_PKT_Q3_V2 << BIT_SHIFT_TAIL_PKT_Q3_V2)
- #define BIT_CLEAR_TAIL_PKT_Q3_V2(x) ((x) & (~BITS_TAIL_PKT_Q3_V2))
- #define BIT_GET_TAIL_PKT_Q3_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q3_V2) & BIT_MASK_TAIL_PKT_Q3_V2)
- #define BIT_SET_TAIL_PKT_Q3_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q3_V2(x) | BIT_TAIL_PKT_Q3_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q3_INFO (Offset 0x040C) */
- #define BIT_SHIFT_PKT_NUM_Q3_V1 8
- #define BIT_MASK_PKT_NUM_Q3_V1 0x7f
- #define BIT_PKT_NUM_Q3_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_Q3_V1) << BIT_SHIFT_PKT_NUM_Q3_V1)
- #define BITS_PKT_NUM_Q3_V1 (BIT_MASK_PKT_NUM_Q3_V1 << BIT_SHIFT_PKT_NUM_Q3_V1)
- #define BIT_CLEAR_PKT_NUM_Q3_V1(x) ((x) & (~BITS_PKT_NUM_Q3_V1))
- #define BIT_GET_PKT_NUM_Q3_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_Q3_V1) & BIT_MASK_PKT_NUM_Q3_V1)
- #define BIT_SET_PKT_NUM_Q3_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_Q3_V1(x) | BIT_PKT_NUM_Q3_V1(v))
- #define BIT_SHIFT_HEAD_PKT_Q3 0
- #define BIT_MASK_HEAD_PKT_Q3 0xff
- #define BIT_HEAD_PKT_Q3(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q3) << BIT_SHIFT_HEAD_PKT_Q3)
- #define BITS_HEAD_PKT_Q3 (BIT_MASK_HEAD_PKT_Q3 << BIT_SHIFT_HEAD_PKT_Q3)
- #define BIT_CLEAR_HEAD_PKT_Q3(x) ((x) & (~BITS_HEAD_PKT_Q3))
- #define BIT_GET_HEAD_PKT_Q3(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q3) & BIT_MASK_HEAD_PKT_Q3)
- #define BIT_SET_HEAD_PKT_Q3(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q3(x) | BIT_HEAD_PKT_Q3(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q3_INFO (Offset 0x040C) */
- #define BIT_SHIFT_HEAD_PKT_Q3_V1 0
- #define BIT_MASK_HEAD_PKT_Q3_V1 0x7ff
- #define BIT_HEAD_PKT_Q3_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q3_V1) << BIT_SHIFT_HEAD_PKT_Q3_V1)
- #define BITS_HEAD_PKT_Q3_V1 \
- (BIT_MASK_HEAD_PKT_Q3_V1 << BIT_SHIFT_HEAD_PKT_Q3_V1)
- #define BIT_CLEAR_HEAD_PKT_Q3_V1(x) ((x) & (~BITS_HEAD_PKT_Q3_V1))
- #define BIT_GET_HEAD_PKT_Q3_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q3_V1) & BIT_MASK_HEAD_PKT_Q3_V1)
- #define BIT_SET_HEAD_PKT_Q3_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q3_V1(x) | BIT_HEAD_PKT_Q3_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO3 (Offset 0x040C) */
- #define BIT_SHIFT_QINFO3 0
- #define BIT_MASK_QINFO3 0xffffffffL
- #define BIT_QINFO3(x) (((x) & BIT_MASK_QINFO3) << BIT_SHIFT_QINFO3)
- #define BITS_QINFO3 (BIT_MASK_QINFO3 << BIT_SHIFT_QINFO3)
- #define BIT_CLEAR_QINFO3(x) ((x) & (~BITS_QINFO3))
- #define BIT_GET_QINFO3(x) (((x) >> BIT_SHIFT_QINFO3) & BIT_MASK_QINFO3)
- #define BIT_SET_QINFO3(x, v) (BIT_CLEAR_QINFO3(x) | BIT_QINFO3(v))
- /* 2 REG_QUEUELIST_INFO_EMPTY (Offset 0x0410) */
- #define BIT_FWCMDQ_EMPTY BIT(31)
- #define BIT_MGQ_CPU_EMPTY_V1 BIT(30)
- #define BIT_BCNQ_EMPTY_EXTP0 BIT(29)
- #define BIT_BCNQ_EMPTY_PORT4 BIT(28)
- #define BIT_BCNQ_EMPTY_PORT3 BIT(27)
- #define BIT_BCNQ_EMPTY_PORT2 BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_INFO (Offset 0x0410) */
- #define BIT_SHIFT_QUEUEMACID_MGQ_V1 25
- #define BIT_MASK_QUEUEMACID_MGQ_V1 0x7f
- #define BIT_QUEUEMACID_MGQ_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_MGQ_V1) << BIT_SHIFT_QUEUEMACID_MGQ_V1)
- #define BITS_QUEUEMACID_MGQ_V1 \
- (BIT_MASK_QUEUEMACID_MGQ_V1 << BIT_SHIFT_QUEUEMACID_MGQ_V1)
- #define BIT_CLEAR_QUEUEMACID_MGQ_V1(x) ((x) & (~BITS_QUEUEMACID_MGQ_V1))
- #define BIT_GET_QUEUEMACID_MGQ_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_MGQ_V1) & BIT_MASK_QUEUEMACID_MGQ_V1)
- #define BIT_SET_QUEUEMACID_MGQ_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_MGQ_V1(x) | BIT_QUEUEMACID_MGQ_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO_EMPTY (Offset 0x0410) */
- #define BIT_BCNQ_EMPTY_PORT1 BIT(25)
- #define BIT_BCNQ_EMPTY_PORT0 BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_INFO (Offset 0x0410) */
- #define BIT_SHIFT_QUEUEAC_MGQ_V1 23
- #define BIT_MASK_QUEUEAC_MGQ_V1 0x3
- #define BIT_QUEUEAC_MGQ_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_MGQ_V1) << BIT_SHIFT_QUEUEAC_MGQ_V1)
- #define BITS_QUEUEAC_MGQ_V1 \
- (BIT_MASK_QUEUEAC_MGQ_V1 << BIT_SHIFT_QUEUEAC_MGQ_V1)
- #define BIT_CLEAR_QUEUEAC_MGQ_V1(x) ((x) & (~BITS_QUEUEAC_MGQ_V1))
- #define BIT_GET_QUEUEAC_MGQ_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_MGQ_V1) & BIT_MASK_QUEUEAC_MGQ_V1)
- #define BIT_SET_QUEUEAC_MGQ_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_MGQ_V1(x) | BIT_QUEUEAC_MGQ_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO_EMPTY (Offset 0x0410) */
- #define BIT_HQQ_EMPTY_V1 BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_INFO (Offset 0x0410) */
- #define BIT_TIDEMPTY_MGQ_V1 BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO_EMPTY (Offset 0x0410) */
- #define BIT_MQQ_EMPTY_V2 BIT(22)
- #define BIT_S1_EMPTY BIT(21)
- #define BIT_S0_EMPTY BIT(20)
- #define BIT_AC19Q_EMPTY BIT(19)
- #define BIT_AC18Q_EMPTY BIT(18)
- #define BIT_AC17Q_EMPTY BIT(17)
- #define BIT_AC16Q_EMPTY BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_INFO (Offset 0x0410) */
- #define BIT_SHIFT_TAIL_PKT_MGQ_V1 15
- #define BIT_MASK_TAIL_PKT_MGQ_V1 0xff
- #define BIT_TAIL_PKT_MGQ_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_MGQ_V1) << BIT_SHIFT_TAIL_PKT_MGQ_V1)
- #define BITS_TAIL_PKT_MGQ_V1 \
- (BIT_MASK_TAIL_PKT_MGQ_V1 << BIT_SHIFT_TAIL_PKT_MGQ_V1)
- #define BIT_CLEAR_TAIL_PKT_MGQ_V1(x) ((x) & (~BITS_TAIL_PKT_MGQ_V1))
- #define BIT_GET_TAIL_PKT_MGQ_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_MGQ_V1) & BIT_MASK_TAIL_PKT_MGQ_V1)
- #define BIT_SET_TAIL_PKT_MGQ_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_MGQ_V1(x) | BIT_TAIL_PKT_MGQ_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO_EMPTY (Offset 0x0410) */
- #define BIT_AC15Q_EMPTY BIT(15)
- #define BIT_AC14Q_EMPTY BIT(14)
- #define BIT_AC13Q_EMPTY BIT(13)
- #define BIT_AC12Q_EMPTY BIT(12)
- #define BIT_AC11Q_EMPTY BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_INFO (Offset 0x0410) */
- #define BIT_SHIFT_TAIL_PKT_MGQ_V2 11
- #define BIT_MASK_TAIL_PKT_MGQ_V2 0x7ff
- #define BIT_TAIL_PKT_MGQ_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_MGQ_V2) << BIT_SHIFT_TAIL_PKT_MGQ_V2)
- #define BITS_TAIL_PKT_MGQ_V2 \
- (BIT_MASK_TAIL_PKT_MGQ_V2 << BIT_SHIFT_TAIL_PKT_MGQ_V2)
- #define BIT_CLEAR_TAIL_PKT_MGQ_V2(x) ((x) & (~BITS_TAIL_PKT_MGQ_V2))
- #define BIT_GET_TAIL_PKT_MGQ_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_MGQ_V2) & BIT_MASK_TAIL_PKT_MGQ_V2)
- #define BIT_SET_TAIL_PKT_MGQ_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_MGQ_V2(x) | BIT_TAIL_PKT_MGQ_V2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO_EMPTY (Offset 0x0410) */
- #define BIT_AC10Q_EMPTY BIT(10)
- #define BIT_AC9Q_EMPTY BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_INFO (Offset 0x0410) */
- #define BIT_SHIFT_PKT_NUM_MGQ_V1 8
- #define BIT_MASK_PKT_NUM_MGQ_V1 0x7f
- #define BIT_PKT_NUM_MGQ_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_MGQ_V1) << BIT_SHIFT_PKT_NUM_MGQ_V1)
- #define BITS_PKT_NUM_MGQ_V1 \
- (BIT_MASK_PKT_NUM_MGQ_V1 << BIT_SHIFT_PKT_NUM_MGQ_V1)
- #define BIT_CLEAR_PKT_NUM_MGQ_V1(x) ((x) & (~BITS_PKT_NUM_MGQ_V1))
- #define BIT_GET_PKT_NUM_MGQ_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_MGQ_V1) & BIT_MASK_PKT_NUM_MGQ_V1)
- #define BIT_SET_PKT_NUM_MGQ_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_MGQ_V1(x) | BIT_PKT_NUM_MGQ_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_INFO_EMPTY (Offset 0x0410) */
- #define BIT_AC8Q_EMPTY BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_INFO (Offset 0x0410) */
- #define BIT_SHIFT_HEAD_PKT_MGQ 0
- #define BIT_MASK_HEAD_PKT_MGQ 0xff
- #define BIT_HEAD_PKT_MGQ(x) \
- (((x) & BIT_MASK_HEAD_PKT_MGQ) << BIT_SHIFT_HEAD_PKT_MGQ)
- #define BITS_HEAD_PKT_MGQ (BIT_MASK_HEAD_PKT_MGQ << BIT_SHIFT_HEAD_PKT_MGQ)
- #define BIT_CLEAR_HEAD_PKT_MGQ(x) ((x) & (~BITS_HEAD_PKT_MGQ))
- #define BIT_GET_HEAD_PKT_MGQ(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_MGQ) & BIT_MASK_HEAD_PKT_MGQ)
- #define BIT_SET_HEAD_PKT_MGQ(x, v) \
- (BIT_CLEAR_HEAD_PKT_MGQ(x) | BIT_HEAD_PKT_MGQ(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_INFO (Offset 0x0410) */
- #define BIT_SHIFT_HEAD_PKT_MGQ_V1 0
- #define BIT_MASK_HEAD_PKT_MGQ_V1 0x7ff
- #define BIT_HEAD_PKT_MGQ_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_MGQ_V1) << BIT_SHIFT_HEAD_PKT_MGQ_V1)
- #define BITS_HEAD_PKT_MGQ_V1 \
- (BIT_MASK_HEAD_PKT_MGQ_V1 << BIT_SHIFT_HEAD_PKT_MGQ_V1)
- #define BIT_CLEAR_HEAD_PKT_MGQ_V1(x) ((x) & (~BITS_HEAD_PKT_MGQ_V1))
- #define BIT_GET_HEAD_PKT_MGQ_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_MGQ_V1) & BIT_MASK_HEAD_PKT_MGQ_V1)
- #define BIT_SET_HEAD_PKT_MGQ_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_MGQ_V1(x) | BIT_HEAD_PKT_MGQ_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIQ_INFO (Offset 0x0414) */
- #define BIT_SHIFT_QUEUEMACID_HIQ_V1 25
- #define BIT_MASK_QUEUEMACID_HIQ_V1 0x7f
- #define BIT_QUEUEMACID_HIQ_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_HIQ_V1) << BIT_SHIFT_QUEUEMACID_HIQ_V1)
- #define BITS_QUEUEMACID_HIQ_V1 \
- (BIT_MASK_QUEUEMACID_HIQ_V1 << BIT_SHIFT_QUEUEMACID_HIQ_V1)
- #define BIT_CLEAR_QUEUEMACID_HIQ_V1(x) ((x) & (~BITS_QUEUEMACID_HIQ_V1))
- #define BIT_GET_QUEUEMACID_HIQ_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_HIQ_V1) & BIT_MASK_QUEUEMACID_HIQ_V1)
- #define BIT_SET_QUEUEMACID_HIQ_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_HIQ_V1(x) | BIT_QUEUEMACID_HIQ_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_ACQ_EN (Offset 0x0414) */
- #define BIT_SHIFT_QINFO_CTRL 24
- #define BIT_MASK_QINFO_CTRL 0x3f
- #define BIT_QINFO_CTRL(x) (((x) & BIT_MASK_QINFO_CTRL) << BIT_SHIFT_QINFO_CTRL)
- #define BITS_QINFO_CTRL (BIT_MASK_QINFO_CTRL << BIT_SHIFT_QINFO_CTRL)
- #define BIT_CLEAR_QINFO_CTRL(x) ((x) & (~BITS_QINFO_CTRL))
- #define BIT_GET_QINFO_CTRL(x) \
- (((x) >> BIT_SHIFT_QINFO_CTRL) & BIT_MASK_QINFO_CTRL)
- #define BIT_SET_QINFO_CTRL(x, v) (BIT_CLEAR_QINFO_CTRL(x) | BIT_QINFO_CTRL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIQ_INFO (Offset 0x0414) */
- #define BIT_SHIFT_QUEUEAC_HIQ_V1 23
- #define BIT_MASK_QUEUEAC_HIQ_V1 0x3
- #define BIT_QUEUEAC_HIQ_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_HIQ_V1) << BIT_SHIFT_QUEUEAC_HIQ_V1)
- #define BITS_QUEUEAC_HIQ_V1 \
- (BIT_MASK_QUEUEAC_HIQ_V1 << BIT_SHIFT_QUEUEAC_HIQ_V1)
- #define BIT_CLEAR_QUEUEAC_HIQ_V1(x) ((x) & (~BITS_QUEUEAC_HIQ_V1))
- #define BIT_GET_QUEUEAC_HIQ_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_HIQ_V1) & BIT_MASK_QUEUEAC_HIQ_V1)
- #define BIT_SET_QUEUEAC_HIQ_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_HIQ_V1(x) | BIT_QUEUEAC_HIQ_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIQ_INFO (Offset 0x0414) */
- #define BIT_TIDEMPTY_HIQ_V1 BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_ACQ_EN (Offset 0x0414) */
- #define BIT_SHIFT_QINFO_MODE_BAND 20
- #define BIT_MASK_QINFO_MODE_BAND 0x7
- #define BIT_QINFO_MODE_BAND(x) \
- (((x) & BIT_MASK_QINFO_MODE_BAND) << BIT_SHIFT_QINFO_MODE_BAND)
- #define BITS_QINFO_MODE_BAND \
- (BIT_MASK_QINFO_MODE_BAND << BIT_SHIFT_QINFO_MODE_BAND)
- #define BIT_CLEAR_QINFO_MODE_BAND(x) ((x) & (~BITS_QINFO_MODE_BAND))
- #define BIT_GET_QINFO_MODE_BAND(x) \
- (((x) >> BIT_SHIFT_QINFO_MODE_BAND) & BIT_MASK_QINFO_MODE_BAND)
- #define BIT_SET_QINFO_MODE_BAND(x, v) \
- (BIT_CLEAR_QINFO_MODE_BAND(x) | BIT_QINFO_MODE_BAND(v))
- #define BIT_ACQ19_ENABLE BIT(19)
- #define BIT_ACQ18_ENABLE BIT(18)
- #define BIT_ACQ17_ENABLE BIT(17)
- #define BIT_ACQ16_ENABLE BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIQ_INFO (Offset 0x0414) */
- #define BIT_SHIFT_TAIL_PKT_HIQ_V1 15
- #define BIT_MASK_TAIL_PKT_HIQ_V1 0xff
- #define BIT_TAIL_PKT_HIQ_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_HIQ_V1) << BIT_SHIFT_TAIL_PKT_HIQ_V1)
- #define BITS_TAIL_PKT_HIQ_V1 \
- (BIT_MASK_TAIL_PKT_HIQ_V1 << BIT_SHIFT_TAIL_PKT_HIQ_V1)
- #define BIT_CLEAR_TAIL_PKT_HIQ_V1(x) ((x) & (~BITS_TAIL_PKT_HIQ_V1))
- #define BIT_GET_TAIL_PKT_HIQ_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_HIQ_V1) & BIT_MASK_TAIL_PKT_HIQ_V1)
- #define BIT_SET_TAIL_PKT_HIQ_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_HIQ_V1(x) | BIT_TAIL_PKT_HIQ_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_ACQ_EN (Offset 0x0414) */
- #define BIT_ACQ15_ENABLE BIT(15)
- #define BIT_ACQ14_ENABLE BIT(14)
- #define BIT_ACQ13_ENABLE BIT(13)
- #define BIT_ACQ12_ENABLE BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIQ_INFO (Offset 0x0414) */
- #define BIT_SHIFT_TAIL_PKT_HIQ_V2 11
- #define BIT_MASK_TAIL_PKT_HIQ_V2 0x7ff
- #define BIT_TAIL_PKT_HIQ_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_HIQ_V2) << BIT_SHIFT_TAIL_PKT_HIQ_V2)
- #define BITS_TAIL_PKT_HIQ_V2 \
- (BIT_MASK_TAIL_PKT_HIQ_V2 << BIT_SHIFT_TAIL_PKT_HIQ_V2)
- #define BIT_CLEAR_TAIL_PKT_HIQ_V2(x) ((x) & (~BITS_TAIL_PKT_HIQ_V2))
- #define BIT_GET_TAIL_PKT_HIQ_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_HIQ_V2) & BIT_MASK_TAIL_PKT_HIQ_V2)
- #define BIT_SET_TAIL_PKT_HIQ_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_HIQ_V2(x) | BIT_TAIL_PKT_HIQ_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_ACQ_EN (Offset 0x0414) */
- #define BIT_ACQ11_ENABLE BIT(11)
- #define BIT_ACQ10_ENABLE BIT(10)
- #define BIT_ACQ9_ENABLE BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIQ_INFO (Offset 0x0414) */
- #define BIT_SHIFT_PKT_NUM_HIQ_V1 8
- #define BIT_MASK_PKT_NUM_HIQ_V1 0x7f
- #define BIT_PKT_NUM_HIQ_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_HIQ_V1) << BIT_SHIFT_PKT_NUM_HIQ_V1)
- #define BITS_PKT_NUM_HIQ_V1 \
- (BIT_MASK_PKT_NUM_HIQ_V1 << BIT_SHIFT_PKT_NUM_HIQ_V1)
- #define BIT_CLEAR_PKT_NUM_HIQ_V1(x) ((x) & (~BITS_PKT_NUM_HIQ_V1))
- #define BIT_GET_PKT_NUM_HIQ_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_HIQ_V1) & BIT_MASK_PKT_NUM_HIQ_V1)
- #define BIT_SET_PKT_NUM_HIQ_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_HIQ_V1(x) | BIT_PKT_NUM_HIQ_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_ACQ_EN (Offset 0x0414) */
- #define BIT_ACQ8_ENABLE BIT(8)
- #define BIT_ACQ7_ENABLE BIT(7)
- #define BIT_ACQ6_ENABLE BIT(6)
- #define BIT_ACQ5_ENABLE BIT(5)
- #define BIT_ACQ4_ENABLE BIT(4)
- #define BIT_ACQ3_ENABLE BIT(3)
- #define BIT_ACQ2_ENABLE BIT(2)
- #define BIT_ACQ1_ENABLE BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIQ_INFO (Offset 0x0414) */
- #define BIT_SHIFT_HEAD_PKT_HIQ 0
- #define BIT_MASK_HEAD_PKT_HIQ 0xff
- #define BIT_HEAD_PKT_HIQ(x) \
- (((x) & BIT_MASK_HEAD_PKT_HIQ) << BIT_SHIFT_HEAD_PKT_HIQ)
- #define BITS_HEAD_PKT_HIQ (BIT_MASK_HEAD_PKT_HIQ << BIT_SHIFT_HEAD_PKT_HIQ)
- #define BIT_CLEAR_HEAD_PKT_HIQ(x) ((x) & (~BITS_HEAD_PKT_HIQ))
- #define BIT_GET_HEAD_PKT_HIQ(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_HIQ) & BIT_MASK_HEAD_PKT_HIQ)
- #define BIT_SET_HEAD_PKT_HIQ(x, v) \
- (BIT_CLEAR_HEAD_PKT_HIQ(x) | BIT_HEAD_PKT_HIQ(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIQ_INFO (Offset 0x0414) */
- #define BIT_SHIFT_HEAD_PKT_HIQ_V1 0
- #define BIT_MASK_HEAD_PKT_HIQ_V1 0x7ff
- #define BIT_HEAD_PKT_HIQ_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_HIQ_V1) << BIT_SHIFT_HEAD_PKT_HIQ_V1)
- #define BITS_HEAD_PKT_HIQ_V1 \
- (BIT_MASK_HEAD_PKT_HIQ_V1 << BIT_SHIFT_HEAD_PKT_HIQ_V1)
- #define BIT_CLEAR_HEAD_PKT_HIQ_V1(x) ((x) & (~BITS_HEAD_PKT_HIQ_V1))
- #define BIT_GET_HEAD_PKT_HIQ_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_HIQ_V1) & BIT_MASK_HEAD_PKT_HIQ_V1)
- #define BIT_SET_HEAD_PKT_HIQ_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_HIQ_V1(x) | BIT_HEAD_PKT_HIQ_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUELIST_ACQ_EN (Offset 0x0414) */
- #define BIT_ACQ0_ENABLE BIT(0)
- /* 2 REG_BCNQ_BDNY_V2 (Offset 0x0418) */
- #define BIT_SHIFT_BCNQ_PGBNDY_WSEL 28
- #define BIT_MASK_BCNQ_PGBNDY_WSEL 0x7
- #define BIT_BCNQ_PGBNDY_WSEL(x) \
- (((x) & BIT_MASK_BCNQ_PGBNDY_WSEL) << BIT_SHIFT_BCNQ_PGBNDY_WSEL)
- #define BITS_BCNQ_PGBNDY_WSEL \
- (BIT_MASK_BCNQ_PGBNDY_WSEL << BIT_SHIFT_BCNQ_PGBNDY_WSEL)
- #define BIT_CLEAR_BCNQ_PGBNDY_WSEL(x) ((x) & (~BITS_BCNQ_PGBNDY_WSEL))
- #define BIT_GET_BCNQ_PGBNDY_WSEL(x) \
- (((x) >> BIT_SHIFT_BCNQ_PGBNDY_WSEL) & BIT_MASK_BCNQ_PGBNDY_WSEL)
- #define BIT_SET_BCNQ_PGBNDY_WSEL(x, v) \
- (BIT_CLEAR_BCNQ_PGBNDY_WSEL(x) | BIT_BCNQ_PGBNDY_WSEL(v))
- #define BIT_SHIFT_BCNQ_PGBNDY_RCONTENT 12
- #define BIT_MASK_BCNQ_PGBNDY_RCONTENT 0xfff
- #define BIT_BCNQ_PGBNDY_RCONTENT(x) \
- (((x) & BIT_MASK_BCNQ_PGBNDY_RCONTENT) \
- << BIT_SHIFT_BCNQ_PGBNDY_RCONTENT)
- #define BITS_BCNQ_PGBNDY_RCONTENT \
- (BIT_MASK_BCNQ_PGBNDY_RCONTENT << BIT_SHIFT_BCNQ_PGBNDY_RCONTENT)
- #define BIT_CLEAR_BCNQ_PGBNDY_RCONTENT(x) ((x) & (~BITS_BCNQ_PGBNDY_RCONTENT))
- #define BIT_GET_BCNQ_PGBNDY_RCONTENT(x) \
- (((x) >> BIT_SHIFT_BCNQ_PGBNDY_RCONTENT) & \
- BIT_MASK_BCNQ_PGBNDY_RCONTENT)
- #define BIT_SET_BCNQ_PGBNDY_RCONTENT(x, v) \
- (BIT_CLEAR_BCNQ_PGBNDY_RCONTENT(x) | BIT_BCNQ_PGBNDY_RCONTENT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCNQ_INFO (Offset 0x0418) */
- #define BIT_SHIFT_PKT_NUM_BCNQ 8
- #define BIT_MASK_PKT_NUM_BCNQ 0xff
- #define BIT_PKT_NUM_BCNQ(x) \
- (((x) & BIT_MASK_PKT_NUM_BCNQ) << BIT_SHIFT_PKT_NUM_BCNQ)
- #define BITS_PKT_NUM_BCNQ (BIT_MASK_PKT_NUM_BCNQ << BIT_SHIFT_PKT_NUM_BCNQ)
- #define BIT_CLEAR_PKT_NUM_BCNQ(x) ((x) & (~BITS_PKT_NUM_BCNQ))
- #define BIT_GET_PKT_NUM_BCNQ(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_BCNQ) & BIT_MASK_PKT_NUM_BCNQ)
- #define BIT_SET_PKT_NUM_BCNQ(x, v) \
- (BIT_CLEAR_PKT_NUM_BCNQ(x) | BIT_PKT_NUM_BCNQ(v))
- #define BIT_SHIFT_BCNQ_HEAD_PG 0
- #define BIT_MASK_BCNQ_HEAD_PG 0xff
- #define BIT_BCNQ_HEAD_PG(x) \
- (((x) & BIT_MASK_BCNQ_HEAD_PG) << BIT_SHIFT_BCNQ_HEAD_PG)
- #define BITS_BCNQ_HEAD_PG (BIT_MASK_BCNQ_HEAD_PG << BIT_SHIFT_BCNQ_HEAD_PG)
- #define BIT_CLEAR_BCNQ_HEAD_PG(x) ((x) & (~BITS_BCNQ_HEAD_PG))
- #define BIT_GET_BCNQ_HEAD_PG(x) \
- (((x) >> BIT_SHIFT_BCNQ_HEAD_PG) & BIT_MASK_BCNQ_HEAD_PG)
- #define BIT_SET_BCNQ_HEAD_PG(x, v) \
- (BIT_CLEAR_BCNQ_HEAD_PG(x) | BIT_BCNQ_HEAD_PG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BCNQ_INFO (Offset 0x0418) */
- #define BIT_SHIFT_BCNQ_HEAD_PG_V1 0
- #define BIT_MASK_BCNQ_HEAD_PG_V1 0xfff
- #define BIT_BCNQ_HEAD_PG_V1(x) \
- (((x) & BIT_MASK_BCNQ_HEAD_PG_V1) << BIT_SHIFT_BCNQ_HEAD_PG_V1)
- #define BITS_BCNQ_HEAD_PG_V1 \
- (BIT_MASK_BCNQ_HEAD_PG_V1 << BIT_SHIFT_BCNQ_HEAD_PG_V1)
- #define BIT_CLEAR_BCNQ_HEAD_PG_V1(x) ((x) & (~BITS_BCNQ_HEAD_PG_V1))
- #define BIT_GET_BCNQ_HEAD_PG_V1(x) \
- (((x) >> BIT_SHIFT_BCNQ_HEAD_PG_V1) & BIT_MASK_BCNQ_HEAD_PG_V1)
- #define BIT_SET_BCNQ_HEAD_PG_V1(x, v) \
- (BIT_CLEAR_BCNQ_HEAD_PG_V1(x) | BIT_BCNQ_HEAD_PG_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCNQ_BDNY_V2 (Offset 0x0418) */
- #define BIT_SHIFT_BCNQ_PGBNDY_WCONTENT 0
- #define BIT_MASK_BCNQ_PGBNDY_WCONTENT 0xfff
- #define BIT_BCNQ_PGBNDY_WCONTENT(x) \
- (((x) & BIT_MASK_BCNQ_PGBNDY_WCONTENT) \
- << BIT_SHIFT_BCNQ_PGBNDY_WCONTENT)
- #define BITS_BCNQ_PGBNDY_WCONTENT \
- (BIT_MASK_BCNQ_PGBNDY_WCONTENT << BIT_SHIFT_BCNQ_PGBNDY_WCONTENT)
- #define BIT_CLEAR_BCNQ_PGBNDY_WCONTENT(x) ((x) & (~BITS_BCNQ_PGBNDY_WCONTENT))
- #define BIT_GET_BCNQ_PGBNDY_WCONTENT(x) \
- (((x) >> BIT_SHIFT_BCNQ_PGBNDY_WCONTENT) & \
- BIT_MASK_BCNQ_PGBNDY_WCONTENT)
- #define BIT_SET_BCNQ_PGBNDY_WCONTENT(x, v) \
- (BIT_CLEAR_BCNQ_PGBNDY_WCONTENT(x) | BIT_BCNQ_PGBNDY_WCONTENT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXPKT_EMPTY (Offset 0x041A) */
- #define BIT_BCNQ_EMPTY BIT(11)
- #define BIT_HQQ_EMPTY BIT(10)
- #define BIT_MQQ_EMPTY BIT(9)
- #define BIT_MGQ_CPU_EMPTY BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_BCN_POLL2 BIT(31)
- #define BIT_BCN_POLL1 BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_BCN1_POLL BIT(30)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_CPUMGT_CLR_V1 BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_CPUMGT_POLL BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_CPUMGT_POLL_SET BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_BCN_POLL BIT(28)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_CPUMGT_POLL_CLR BIT(27)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_CPUMGT_CLR BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_EVTQ_VALID BIT(26)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_BCN_EXT_POLL BIT(21)
- #define BIT_BCN4_POLL BIT(20)
- #define BIT_BCN3_POLL BIT(19)
- #define BIT_BCN2_POLL BIT(18)
- #define BIT_BCN1_POLL_V1 BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_EN_RTY_BK_COND BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_BCN_POLL_V1 BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_CPUMGQ_FW_NUM_V1 BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_CPUMGQ_FW_NUM BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_EN_EVTQ_RPT BIT(2)
- #define BIT_HWSEQ_EVTQ_EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_SHIFT_CPUMGQ_HEAD_PG 0
- #define BIT_MASK_CPUMGQ_HEAD_PG 0xff
- #define BIT_CPUMGQ_HEAD_PG(x) \
- (((x) & BIT_MASK_CPUMGQ_HEAD_PG) << BIT_SHIFT_CPUMGQ_HEAD_PG)
- #define BITS_CPUMGQ_HEAD_PG \
- (BIT_MASK_CPUMGQ_HEAD_PG << BIT_SHIFT_CPUMGQ_HEAD_PG)
- #define BIT_CLEAR_CPUMGQ_HEAD_PG(x) ((x) & (~BITS_CPUMGQ_HEAD_PG))
- #define BIT_GET_CPUMGQ_HEAD_PG(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_HEAD_PG) & BIT_MASK_CPUMGQ_HEAD_PG)
- #define BIT_SET_CPUMGQ_HEAD_PG(x, v) \
- (BIT_CLEAR_CPUMGQ_HEAD_PG(x) | BIT_CPUMGQ_HEAD_PG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_SHIFT_FW_FREE_TAIL_V1 0
- #define BIT_MASK_FW_FREE_TAIL_V1 0xfff
- #define BIT_FW_FREE_TAIL_V1(x) \
- (((x) & BIT_MASK_FW_FREE_TAIL_V1) << BIT_SHIFT_FW_FREE_TAIL_V1)
- #define BITS_FW_FREE_TAIL_V1 \
- (BIT_MASK_FW_FREE_TAIL_V1 << BIT_SHIFT_FW_FREE_TAIL_V1)
- #define BIT_CLEAR_FW_FREE_TAIL_V1(x) ((x) & (~BITS_FW_FREE_TAIL_V1))
- #define BIT_GET_FW_FREE_TAIL_V1(x) \
- (((x) >> BIT_SHIFT_FW_FREE_TAIL_V1) & BIT_MASK_FW_FREE_TAIL_V1)
- #define BIT_SET_FW_FREE_TAIL_V1(x, v) \
- (BIT_CLEAR_FW_FREE_TAIL_V1(x) | BIT_FW_FREE_TAIL_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPU_MGQ_INFO (Offset 0x041C) */
- #define BIT_SHIFT_FREE_TAIL_PAGE 0
- #define BIT_MASK_FREE_TAIL_PAGE 0xfff
- #define BIT_FREE_TAIL_PAGE(x) \
- (((x) & BIT_MASK_FREE_TAIL_PAGE) << BIT_SHIFT_FREE_TAIL_PAGE)
- #define BITS_FREE_TAIL_PAGE \
- (BIT_MASK_FREE_TAIL_PAGE << BIT_SHIFT_FREE_TAIL_PAGE)
- #define BIT_CLEAR_FREE_TAIL_PAGE(x) ((x) & (~BITS_FREE_TAIL_PAGE))
- #define BIT_GET_FREE_TAIL_PAGE(x) \
- (((x) >> BIT_SHIFT_FREE_TAIL_PAGE) & BIT_MASK_FREE_TAIL_PAGE)
- #define BIT_SET_FREE_TAIL_PAGE(x, v) \
- (BIT_CLEAR_FREE_TAIL_PAGE(x) | BIT_FREE_TAIL_PAGE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_RTS_LIMIT_IN_OFDM BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_BCNQ_DL BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_RD_RESP_NAV_BK BIT(21)
- #define BIT_EN_WR_FREE_TAIL BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_TXRPT_DIS BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_NOTXRPT_USERATE_EN BIT(19)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_DIS_TXFAIL_RPT BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_FTM_TIMEOUT_BYPASS BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_BCNQ_DL5 BIT(13)
- #define BIT_EN_BCNQ_DL4 BIT(12)
- #define BIT_EN_BCNQ_DL3 BIT(11)
- #define BIT_EN_BCNQ_DL2 BIT(10)
- #define BIT_EN_BCNQ_DL1 BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_SHIFT_EN_QUEUE_RPT 8
- #define BIT_MASK_EN_QUEUE_RPT 0xff
- #define BIT_EN_QUEUE_RPT(x) \
- (((x) & BIT_MASK_EN_QUEUE_RPT) << BIT_SHIFT_EN_QUEUE_RPT)
- #define BITS_EN_QUEUE_RPT (BIT_MASK_EN_QUEUE_RPT << BIT_SHIFT_EN_QUEUE_RPT)
- #define BIT_CLEAR_EN_QUEUE_RPT(x) ((x) & (~BITS_EN_QUEUE_RPT))
- #define BIT_GET_EN_QUEUE_RPT(x) \
- (((x) >> BIT_SHIFT_EN_QUEUE_RPT) & BIT_MASK_EN_QUEUE_RPT)
- #define BIT_SET_EN_QUEUE_RPT(x, v) \
- (BIT_CLEAR_EN_QUEUE_RPT(x) | BIT_EN_QUEUE_RPT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_BCNQ_DL0 BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_RTY_BK BIT(7)
- #define BIT_EN_USE_INI_RAT BIT(6)
- #define BIT_EN_RTS_NAV_BK BIT(5)
- #define BIT_DIS_SSN_CHECK BIT(4)
- #define BIT_MACID_MATCH_RTS BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_BCN_TRXRPT_V1 BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_R_EN_FTMRPT BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_R_EN_FTMRPT_V1 BIT(1)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_FTMRPT_V1 BIT(1)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_FTMACKRPT BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_R_BMC_NAV_PROTECT BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_BMC_NAV_PROTECT BIT(0)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_FWHW_TXQ_CTRL (Offset 0x0420) */
- #define BIT_EN_FTMRPT BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HWSEQ_CTRL (Offset 0x0423) */
- #define BIT_HWSEQ_CPUM_EN BIT(7)
- #define BIT_HWSEQ_BCN_EN BIT(6)
- #define BIT_HWSEQ_HI_EN BIT(5)
- #define BIT_HWSEQ_MGT_EN BIT(4)
- #define BIT_HWSEQ_BK_EN BIT(3)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DATAFB_SEL (Offset 0x0423) */
- #define BIT_R_BROADCAST_RETRY_EN BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_DATAFB_SEL (Offset 0x0423) */
- #define BIT_BROADCAST_RTY_EN BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HWSEQ_CTRL (Offset 0x0423) */
- #define BIT_HWSEQ_BE_EN BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DATAFB_SEL (Offset 0x0423) */
- #define BIT__R_EN_RTY_BK_COD BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_DATAFB_SEL (Offset 0x0423) */
- #define BIT_EN_RTY_BK_COD BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HWSEQ_CTRL (Offset 0x0423) */
- #define BIT_HWSEQ_VI_EN BIT(1)
- #define BIT_HWSEQ_VO_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DATAFB_SEL (Offset 0x0423) */
- #define BIT_SHIFT__R_DATA_FALLBACK_SEL 0
- #define BIT_MASK__R_DATA_FALLBACK_SEL 0x3
- #define BIT__R_DATA_FALLBACK_SEL(x) \
- (((x) & BIT_MASK__R_DATA_FALLBACK_SEL) \
- << BIT_SHIFT__R_DATA_FALLBACK_SEL)
- #define BITS__R_DATA_FALLBACK_SEL \
- (BIT_MASK__R_DATA_FALLBACK_SEL << BIT_SHIFT__R_DATA_FALLBACK_SEL)
- #define BIT_CLEAR__R_DATA_FALLBACK_SEL(x) ((x) & (~BITS__R_DATA_FALLBACK_SEL))
- #define BIT_GET__R_DATA_FALLBACK_SEL(x) \
- (((x) >> BIT_SHIFT__R_DATA_FALLBACK_SEL) & \
- BIT_MASK__R_DATA_FALLBACK_SEL)
- #define BIT_SET__R_DATA_FALLBACK_SEL(x, v) \
- (BIT_CLEAR__R_DATA_FALLBACK_SEL(x) | BIT__R_DATA_FALLBACK_SEL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATAFB_SEL (Offset 0x0423) */
- #define BIT_SHIFT__DATA_FALLBACK_SEL 0
- #define BIT_MASK__DATA_FALLBACK_SEL 0x3
- #define BIT__DATA_FALLBACK_SEL(x) \
- (((x) & BIT_MASK__DATA_FALLBACK_SEL) << BIT_SHIFT__DATA_FALLBACK_SEL)
- #define BITS__DATA_FALLBACK_SEL \
- (BIT_MASK__DATA_FALLBACK_SEL << BIT_SHIFT__DATA_FALLBACK_SEL)
- #define BIT_CLEAR__DATA_FALLBACK_SEL(x) ((x) & (~BITS__DATA_FALLBACK_SEL))
- #define BIT_GET__DATA_FALLBACK_SEL(x) \
- (((x) >> BIT_SHIFT__DATA_FALLBACK_SEL) & BIT_MASK__DATA_FALLBACK_SEL)
- #define BIT_SET__DATA_FALLBACK_SEL(x, v) \
- (BIT_CLEAR__DATA_FALLBACK_SEL(x) | BIT__DATA_FALLBACK_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BCNQ_BDNY (Offset 0x0424) */
- #define BIT_SHIFT_MGQ_PGBNDY_V2 8
- #define BIT_MASK_MGQ_PGBNDY_V2 0xff
- #define BIT_MGQ_PGBNDY_V2(x) \
- (((x) & BIT_MASK_MGQ_PGBNDY_V2) << BIT_SHIFT_MGQ_PGBNDY_V2)
- #define BITS_MGQ_PGBNDY_V2 (BIT_MASK_MGQ_PGBNDY_V2 << BIT_SHIFT_MGQ_PGBNDY_V2)
- #define BIT_CLEAR_MGQ_PGBNDY_V2(x) ((x) & (~BITS_MGQ_PGBNDY_V2))
- #define BIT_GET_MGQ_PGBNDY_V2(x) \
- (((x) >> BIT_SHIFT_MGQ_PGBNDY_V2) & BIT_MASK_MGQ_PGBNDY_V2)
- #define BIT_SET_MGQ_PGBNDY_V2(x, v) \
- (BIT_CLEAR_MGQ_PGBNDY_V2(x) | BIT_MGQ_PGBNDY_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCNQ_BDNY (Offset 0x0424) */
- #define BIT_SHIFT_BCNQ_PGBNDY 0
- #define BIT_MASK_BCNQ_PGBNDY 0xff
- #define BIT_BCNQ_PGBNDY(x) \
- (((x) & BIT_MASK_BCNQ_PGBNDY) << BIT_SHIFT_BCNQ_PGBNDY)
- #define BITS_BCNQ_PGBNDY (BIT_MASK_BCNQ_PGBNDY << BIT_SHIFT_BCNQ_PGBNDY)
- #define BIT_CLEAR_BCNQ_PGBNDY(x) ((x) & (~BITS_BCNQ_PGBNDY))
- #define BIT_GET_BCNQ_PGBNDY(x) \
- (((x) >> BIT_SHIFT_BCNQ_PGBNDY) & BIT_MASK_BCNQ_PGBNDY)
- #define BIT_SET_BCNQ_PGBNDY(x, v) \
- (BIT_CLEAR_BCNQ_PGBNDY(x) | BIT_BCNQ_PGBNDY(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCNQ_BDNY_V1 (Offset 0x0424) */
- #define BIT_SHIFT_BCNQ_PGBNDY_V1 0
- #define BIT_MASK_BCNQ_PGBNDY_V1 0xfff
- #define BIT_BCNQ_PGBNDY_V1(x) \
- (((x) & BIT_MASK_BCNQ_PGBNDY_V1) << BIT_SHIFT_BCNQ_PGBNDY_V1)
- #define BITS_BCNQ_PGBNDY_V1 \
- (BIT_MASK_BCNQ_PGBNDY_V1 << BIT_SHIFT_BCNQ_PGBNDY_V1)
- #define BIT_CLEAR_BCNQ_PGBNDY_V1(x) ((x) & (~BITS_BCNQ_PGBNDY_V1))
- #define BIT_GET_BCNQ_PGBNDY_V1(x) \
- (((x) >> BIT_SHIFT_BCNQ_PGBNDY_V1) & BIT_MASK_BCNQ_PGBNDY_V1)
- #define BIT_SET_BCNQ_PGBNDY_V1(x, v) \
- (BIT_CLEAR_BCNQ_PGBNDY_V1(x) | BIT_BCNQ_PGBNDY_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBDNY (Offset 0x0424) */
- #define BIT_SHIFT_TXBNDY 0
- #define BIT_MASK_TXBNDY 0xfff
- #define BIT_TXBNDY(x) (((x) & BIT_MASK_TXBNDY) << BIT_SHIFT_TXBNDY)
- #define BITS_TXBNDY (BIT_MASK_TXBNDY << BIT_SHIFT_TXBNDY)
- #define BIT_CLEAR_TXBNDY(x) ((x) & (~BITS_TXBNDY))
- #define BIT_GET_TXBNDY(x) (((x) >> BIT_SHIFT_TXBNDY) & BIT_MASK_TXBNDY)
- #define BIT_SET_TXBNDY(x, v) (BIT_CLEAR_TXBNDY(x) | BIT_TXBNDY(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MGQ_BDNY (Offset 0x0425) */
- #define BIT_SHIFT_MGQ_PGBNDY 0
- #define BIT_MASK_MGQ_PGBNDY 0xff
- #define BIT_MGQ_PGBNDY(x) (((x) & BIT_MASK_MGQ_PGBNDY) << BIT_SHIFT_MGQ_PGBNDY)
- #define BITS_MGQ_PGBNDY (BIT_MASK_MGQ_PGBNDY << BIT_SHIFT_MGQ_PGBNDY)
- #define BIT_CLEAR_MGQ_PGBNDY(x) ((x) & (~BITS_MGQ_PGBNDY))
- #define BIT_GET_MGQ_PGBNDY(x) \
- (((x) >> BIT_SHIFT_MGQ_PGBNDY) & BIT_MASK_MGQ_PGBNDY)
- #define BIT_SET_MGQ_PGBNDY(x, v) (BIT_CLEAR_MGQ_PGBNDY(x) | BIT_MGQ_PGBNDY(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LIFETIME_EN (Offset 0x0426) */
- #define BIT_BT_INT_CPU BIT(7)
- #define BIT_BT_INT_PTA BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LIFETIME_EN (Offset 0x0426) */
- #define BIT_SPERPT_ENTRY BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LIFETIME_EN (Offset 0x0426) */
- #define BIT_RTYCNT_FB BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_LIFETIME_EN (Offset 0x0426) */
- #define BIT_EN_CTRL_RTYBIT BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LIFETIME_EN (Offset 0x0426) */
- #define BIT_LIFETIME_BK_EN BIT(3)
- #define BIT_LIFETIME_BE_EN BIT(2)
- #define BIT_LIFETIME_VI_EN BIT(1)
- #define BIT_LIFETIME_VO_EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FW_FREE_TAIL (Offset 0x0427) */
- #define BIT_SHIFT_FW_FREE_TAIL 0
- #define BIT_MASK_FW_FREE_TAIL 0xff
- #define BIT_FW_FREE_TAIL(x) \
- (((x) & BIT_MASK_FW_FREE_TAIL) << BIT_SHIFT_FW_FREE_TAIL)
- #define BITS_FW_FREE_TAIL (BIT_MASK_FW_FREE_TAIL << BIT_SHIFT_FW_FREE_TAIL)
- #define BIT_CLEAR_FW_FREE_TAIL(x) ((x) & (~BITS_FW_FREE_TAIL))
- #define BIT_GET_FW_FREE_TAIL(x) \
- (((x) >> BIT_SHIFT_FW_FREE_TAIL) & BIT_MASK_FW_FREE_TAIL)
- #define BIT_SET_FW_FREE_TAIL(x, v) \
- (BIT_CLEAR_FW_FREE_TAIL(x) | BIT_FW_FREE_TAIL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SPEC_SIFS (Offset 0x0428) */
- #define BIT_SHIFT_SPEC_SIFS_OFDM_PTCL 8
- #define BIT_MASK_SPEC_SIFS_OFDM_PTCL 0xff
- #define BIT_SPEC_SIFS_OFDM_PTCL(x) \
- (((x) & BIT_MASK_SPEC_SIFS_OFDM_PTCL) << BIT_SHIFT_SPEC_SIFS_OFDM_PTCL)
- #define BITS_SPEC_SIFS_OFDM_PTCL \
- (BIT_MASK_SPEC_SIFS_OFDM_PTCL << BIT_SHIFT_SPEC_SIFS_OFDM_PTCL)
- #define BIT_CLEAR_SPEC_SIFS_OFDM_PTCL(x) ((x) & (~BITS_SPEC_SIFS_OFDM_PTCL))
- #define BIT_GET_SPEC_SIFS_OFDM_PTCL(x) \
- (((x) >> BIT_SHIFT_SPEC_SIFS_OFDM_PTCL) & BIT_MASK_SPEC_SIFS_OFDM_PTCL)
- #define BIT_SET_SPEC_SIFS_OFDM_PTCL(x, v) \
- (BIT_CLEAR_SPEC_SIFS_OFDM_PTCL(x) | BIT_SPEC_SIFS_OFDM_PTCL(v))
- #define BIT_SHIFT_SPEC_SIFS_CCK_PTCL 0
- #define BIT_MASK_SPEC_SIFS_CCK_PTCL 0xff
- #define BIT_SPEC_SIFS_CCK_PTCL(x) \
- (((x) & BIT_MASK_SPEC_SIFS_CCK_PTCL) << BIT_SHIFT_SPEC_SIFS_CCK_PTCL)
- #define BITS_SPEC_SIFS_CCK_PTCL \
- (BIT_MASK_SPEC_SIFS_CCK_PTCL << BIT_SHIFT_SPEC_SIFS_CCK_PTCL)
- #define BIT_CLEAR_SPEC_SIFS_CCK_PTCL(x) ((x) & (~BITS_SPEC_SIFS_CCK_PTCL))
- #define BIT_GET_SPEC_SIFS_CCK_PTCL(x) \
- (((x) >> BIT_SHIFT_SPEC_SIFS_CCK_PTCL) & BIT_MASK_SPEC_SIFS_CCK_PTCL)
- #define BIT_SET_SPEC_SIFS_CCK_PTCL(x, v) \
- (BIT_CLEAR_SPEC_SIFS_CCK_PTCL(x) | BIT_SPEC_SIFS_CCK_PTCL(v))
- /* 2 REG_RETRY_LIMIT (Offset 0x042A) */
- #define BIT_SHIFT_SRL 8
- #define BIT_MASK_SRL 0x3f
- #define BIT_SRL(x) (((x) & BIT_MASK_SRL) << BIT_SHIFT_SRL)
- #define BITS_SRL (BIT_MASK_SRL << BIT_SHIFT_SRL)
- #define BIT_CLEAR_SRL(x) ((x) & (~BITS_SRL))
- #define BIT_GET_SRL(x) (((x) >> BIT_SHIFT_SRL) & BIT_MASK_SRL)
- #define BIT_SET_SRL(x, v) (BIT_CLEAR_SRL(x) | BIT_SRL(v))
- #define BIT_SHIFT_LRL 0
- #define BIT_MASK_LRL 0x3f
- #define BIT_LRL(x) (((x) & BIT_MASK_LRL) << BIT_SHIFT_LRL)
- #define BITS_LRL (BIT_MASK_LRL << BIT_SHIFT_LRL)
- #define BIT_CLEAR_LRL(x) ((x) & (~BITS_LRL))
- #define BIT_GET_LRL(x) (((x) >> BIT_SHIFT_LRL) & BIT_MASK_LRL)
- #define BIT_SET_LRL(x, v) (BIT_CLEAR_LRL(x) | BIT_LRL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_ENABLE_NDPA BIT(31)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_ENABLE_NDPA BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_USE_NDPA_PARAMETER BIT(30)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_NDPA_PARA BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_PROP_TXBF BIT(29)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_PROP_TXBF BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_EN_NDPA_INT BIT(28)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_EN_NDPA_INT BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_TXBF1_80M BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBF1_80M BIT(27)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBF1_80M_160M BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_TXBF1_40M BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBF1_40M BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_TXBF1_20M BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBF1_20M BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_SHIFT_R_TXBF1_AID 16
- #define BIT_MASK_R_TXBF1_AID 0x1ff
- #define BIT_R_TXBF1_AID(x) \
- (((x) & BIT_MASK_R_TXBF1_AID) << BIT_SHIFT_R_TXBF1_AID)
- #define BITS_R_TXBF1_AID (BIT_MASK_R_TXBF1_AID << BIT_SHIFT_R_TXBF1_AID)
- #define BIT_CLEAR_R_TXBF1_AID(x) ((x) & (~BITS_R_TXBF1_AID))
- #define BIT_GET_R_TXBF1_AID(x) \
- (((x) >> BIT_SHIFT_R_TXBF1_AID) & BIT_MASK_R_TXBF1_AID)
- #define BIT_SET_R_TXBF1_AID(x, v) \
- (BIT_CLEAR_R_TXBF1_AID(x) | BIT_R_TXBF1_AID(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_SHIFT_TXBF1_AID 16
- #define BIT_MASK_TXBF1_AID 0x1ff
- #define BIT_TXBF1_AID(x) (((x) & BIT_MASK_TXBF1_AID) << BIT_SHIFT_TXBF1_AID)
- #define BITS_TXBF1_AID (BIT_MASK_TXBF1_AID << BIT_SHIFT_TXBF1_AID)
- #define BIT_CLEAR_TXBF1_AID(x) ((x) & (~BITS_TXBF1_AID))
- #define BIT_GET_TXBF1_AID(x) (((x) >> BIT_SHIFT_TXBF1_AID) & BIT_MASK_TXBF1_AID)
- #define BIT_SET_TXBF1_AID(x, v) (BIT_CLEAR_TXBF1_AID(x) | BIT_TXBF1_AID(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_DIS_NDP_BFEN BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBCN_NOBLOCK_NDP BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_TXBCN_NOBLOCK_NDP BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_TXBF0_80M BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBF0_80M BIT(11)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBF0_80M_160M BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_TXBF0_40M BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBF0_40M BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_R_TXBF0_20M BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_TXBF0_20M BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_SHIFT_R_TXBF0_AID 0
- #define BIT_MASK_R_TXBF0_AID 0x1ff
- #define BIT_R_TXBF0_AID(x) \
- (((x) & BIT_MASK_R_TXBF0_AID) << BIT_SHIFT_R_TXBF0_AID)
- #define BITS_R_TXBF0_AID (BIT_MASK_R_TXBF0_AID << BIT_SHIFT_R_TXBF0_AID)
- #define BIT_CLEAR_R_TXBF0_AID(x) ((x) & (~BITS_R_TXBF0_AID))
- #define BIT_GET_R_TXBF0_AID(x) \
- (((x) >> BIT_SHIFT_R_TXBF0_AID) & BIT_MASK_R_TXBF0_AID)
- #define BIT_SET_R_TXBF0_AID(x, v) \
- (BIT_CLEAR_R_TXBF0_AID(x) | BIT_R_TXBF0_AID(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TXBF_CTRL (Offset 0x042C) */
- #define BIT_SHIFT_TXBF0_AID 0
- #define BIT_MASK_TXBF0_AID 0x1ff
- #define BIT_TXBF0_AID(x) (((x) & BIT_MASK_TXBF0_AID) << BIT_SHIFT_TXBF0_AID)
- #define BITS_TXBF0_AID (BIT_MASK_TXBF0_AID << BIT_SHIFT_TXBF0_AID)
- #define BIT_CLEAR_TXBF0_AID(x) ((x) & (~BITS_TXBF0_AID))
- #define BIT_GET_TXBF0_AID(x) (((x) >> BIT_SHIFT_TXBF0_AID) & BIT_MASK_TXBF0_AID)
- #define BIT_SET_TXBF0_AID(x, v) (BIT_CLEAR_TXBF0_AID(x) | BIT_TXBF0_AID(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC8 (56 & CPU_OPT_WIDTH)
- #define BIT_MASK_DARF_RC8 0x1f
- #define BIT_DARF_RC8(x) (((x) & BIT_MASK_DARF_RC8) << BIT_SHIFT_DARF_RC8)
- #define BITS_DARF_RC8 (BIT_MASK_DARF_RC8 << BIT_SHIFT_DARF_RC8)
- #define BIT_CLEAR_DARF_RC8(x) ((x) & (~BITS_DARF_RC8))
- #define BIT_GET_DARF_RC8(x) (((x) >> BIT_SHIFT_DARF_RC8) & BIT_MASK_DARF_RC8)
- #define BIT_SET_DARF_RC8(x, v) (BIT_CLEAR_DARF_RC8(x) | BIT_DARF_RC8(v))
- #define BIT_SHIFT_DARF_RC7 (48 & CPU_OPT_WIDTH)
- #define BIT_MASK_DARF_RC7 0x1f
- #define BIT_DARF_RC7(x) (((x) & BIT_MASK_DARF_RC7) << BIT_SHIFT_DARF_RC7)
- #define BITS_DARF_RC7 (BIT_MASK_DARF_RC7 << BIT_SHIFT_DARF_RC7)
- #define BIT_CLEAR_DARF_RC7(x) ((x) & (~BITS_DARF_RC7))
- #define BIT_GET_DARF_RC7(x) (((x) >> BIT_SHIFT_DARF_RC7) & BIT_MASK_DARF_RC7)
- #define BIT_SET_DARF_RC7(x, v) (BIT_CLEAR_DARF_RC7(x) | BIT_DARF_RC7(v))
- #define BIT_SHIFT_DARF_RC6 (40 & CPU_OPT_WIDTH)
- #define BIT_MASK_DARF_RC6 0x1f
- #define BIT_DARF_RC6(x) (((x) & BIT_MASK_DARF_RC6) << BIT_SHIFT_DARF_RC6)
- #define BITS_DARF_RC6 (BIT_MASK_DARF_RC6 << BIT_SHIFT_DARF_RC6)
- #define BIT_CLEAR_DARF_RC6(x) ((x) & (~BITS_DARF_RC6))
- #define BIT_GET_DARF_RC6(x) (((x) >> BIT_SHIFT_DARF_RC6) & BIT_MASK_DARF_RC6)
- #define BIT_SET_DARF_RC6(x, v) (BIT_CLEAR_DARF_RC6(x) | BIT_DARF_RC6(v))
- #define BIT_SHIFT_DARF_RC5 (32 & CPU_OPT_WIDTH)
- #define BIT_MASK_DARF_RC5 0x1f
- #define BIT_DARF_RC5(x) (((x) & BIT_MASK_DARF_RC5) << BIT_SHIFT_DARF_RC5)
- #define BITS_DARF_RC5 (BIT_MASK_DARF_RC5 << BIT_SHIFT_DARF_RC5)
- #define BIT_CLEAR_DARF_RC5(x) ((x) & (~BITS_DARF_RC5))
- #define BIT_GET_DARF_RC5(x) (((x) >> BIT_SHIFT_DARF_RC5) & BIT_MASK_DARF_RC5)
- #define BIT_SET_DARF_RC5(x, v) (BIT_CLEAR_DARF_RC5(x) | BIT_DARF_RC5(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC4 24
- #define BIT_MASK_DARF_RC4 0x1f
- #define BIT_DARF_RC4(x) (((x) & BIT_MASK_DARF_RC4) << BIT_SHIFT_DARF_RC4)
- #define BITS_DARF_RC4 (BIT_MASK_DARF_RC4 << BIT_SHIFT_DARF_RC4)
- #define BIT_CLEAR_DARF_RC4(x) ((x) & (~BITS_DARF_RC4))
- #define BIT_GET_DARF_RC4(x) (((x) >> BIT_SHIFT_DARF_RC4) & BIT_MASK_DARF_RC4)
- #define BIT_SET_DARF_RC4(x, v) (BIT_CLEAR_DARF_RC4(x) | BIT_DARF_RC4(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC4_V2 24
- #define BIT_MASK_DARF_RC4_V2 0x1f
- #define BIT_DARF_RC4_V2(x) \
- (((x) & BIT_MASK_DARF_RC4_V2) << BIT_SHIFT_DARF_RC4_V2)
- #define BITS_DARF_RC4_V2 (BIT_MASK_DARF_RC4_V2 << BIT_SHIFT_DARF_RC4_V2)
- #define BIT_CLEAR_DARF_RC4_V2(x) ((x) & (~BITS_DARF_RC4_V2))
- #define BIT_GET_DARF_RC4_V2(x) \
- (((x) >> BIT_SHIFT_DARF_RC4_V2) & BIT_MASK_DARF_RC4_V2)
- #define BIT_SET_DARF_RC4_V2(x, v) \
- (BIT_CLEAR_DARF_RC4_V2(x) | BIT_DARF_RC4_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC4_V1 24
- #define BIT_MASK_DARF_RC4_V1 0x3f
- #define BIT_DARF_RC4_V1(x) \
- (((x) & BIT_MASK_DARF_RC4_V1) << BIT_SHIFT_DARF_RC4_V1)
- #define BITS_DARF_RC4_V1 (BIT_MASK_DARF_RC4_V1 << BIT_SHIFT_DARF_RC4_V1)
- #define BIT_CLEAR_DARF_RC4_V1(x) ((x) & (~BITS_DARF_RC4_V1))
- #define BIT_GET_DARF_RC4_V1(x) \
- (((x) >> BIT_SHIFT_DARF_RC4_V1) & BIT_MASK_DARF_RC4_V1)
- #define BIT_SET_DARF_RC4_V1(x, v) \
- (BIT_CLEAR_DARF_RC4_V1(x) | BIT_DARF_RC4_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC3 16
- #define BIT_MASK_DARF_RC3 0x1f
- #define BIT_DARF_RC3(x) (((x) & BIT_MASK_DARF_RC3) << BIT_SHIFT_DARF_RC3)
- #define BITS_DARF_RC3 (BIT_MASK_DARF_RC3 << BIT_SHIFT_DARF_RC3)
- #define BIT_CLEAR_DARF_RC3(x) ((x) & (~BITS_DARF_RC3))
- #define BIT_GET_DARF_RC3(x) (((x) >> BIT_SHIFT_DARF_RC3) & BIT_MASK_DARF_RC3)
- #define BIT_SET_DARF_RC3(x, v) (BIT_CLEAR_DARF_RC3(x) | BIT_DARF_RC3(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC3_V2 16
- #define BIT_MASK_DARF_RC3_V2 0x1f
- #define BIT_DARF_RC3_V2(x) \
- (((x) & BIT_MASK_DARF_RC3_V2) << BIT_SHIFT_DARF_RC3_V2)
- #define BITS_DARF_RC3_V2 (BIT_MASK_DARF_RC3_V2 << BIT_SHIFT_DARF_RC3_V2)
- #define BIT_CLEAR_DARF_RC3_V2(x) ((x) & (~BITS_DARF_RC3_V2))
- #define BIT_GET_DARF_RC3_V2(x) \
- (((x) >> BIT_SHIFT_DARF_RC3_V2) & BIT_MASK_DARF_RC3_V2)
- #define BIT_SET_DARF_RC3_V2(x, v) \
- (BIT_CLEAR_DARF_RC3_V2(x) | BIT_DARF_RC3_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC3_V1 16
- #define BIT_MASK_DARF_RC3_V1 0x3f
- #define BIT_DARF_RC3_V1(x) \
- (((x) & BIT_MASK_DARF_RC3_V1) << BIT_SHIFT_DARF_RC3_V1)
- #define BITS_DARF_RC3_V1 (BIT_MASK_DARF_RC3_V1 << BIT_SHIFT_DARF_RC3_V1)
- #define BIT_CLEAR_DARF_RC3_V1(x) ((x) & (~BITS_DARF_RC3_V1))
- #define BIT_GET_DARF_RC3_V1(x) \
- (((x) >> BIT_SHIFT_DARF_RC3_V1) & BIT_MASK_DARF_RC3_V1)
- #define BIT_SET_DARF_RC3_V1(x, v) \
- (BIT_CLEAR_DARF_RC3_V1(x) | BIT_DARF_RC3_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC2 8
- #define BIT_MASK_DARF_RC2 0x1f
- #define BIT_DARF_RC2(x) (((x) & BIT_MASK_DARF_RC2) << BIT_SHIFT_DARF_RC2)
- #define BITS_DARF_RC2 (BIT_MASK_DARF_RC2 << BIT_SHIFT_DARF_RC2)
- #define BIT_CLEAR_DARF_RC2(x) ((x) & (~BITS_DARF_RC2))
- #define BIT_GET_DARF_RC2(x) (((x) >> BIT_SHIFT_DARF_RC2) & BIT_MASK_DARF_RC2)
- #define BIT_SET_DARF_RC2(x, v) (BIT_CLEAR_DARF_RC2(x) | BIT_DARF_RC2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC2_V2 8
- #define BIT_MASK_DARF_RC2_V2 0x1f
- #define BIT_DARF_RC2_V2(x) \
- (((x) & BIT_MASK_DARF_RC2_V2) << BIT_SHIFT_DARF_RC2_V2)
- #define BITS_DARF_RC2_V2 (BIT_MASK_DARF_RC2_V2 << BIT_SHIFT_DARF_RC2_V2)
- #define BIT_CLEAR_DARF_RC2_V2(x) ((x) & (~BITS_DARF_RC2_V2))
- #define BIT_GET_DARF_RC2_V2(x) \
- (((x) >> BIT_SHIFT_DARF_RC2_V2) & BIT_MASK_DARF_RC2_V2)
- #define BIT_SET_DARF_RC2_V2(x, v) \
- (BIT_CLEAR_DARF_RC2_V2(x) | BIT_DARF_RC2_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC2_V1 8
- #define BIT_MASK_DARF_RC2_V1 0x3f
- #define BIT_DARF_RC2_V1(x) \
- (((x) & BIT_MASK_DARF_RC2_V1) << BIT_SHIFT_DARF_RC2_V1)
- #define BITS_DARF_RC2_V1 (BIT_MASK_DARF_RC2_V1 << BIT_SHIFT_DARF_RC2_V1)
- #define BIT_CLEAR_DARF_RC2_V1(x) ((x) & (~BITS_DARF_RC2_V1))
- #define BIT_GET_DARF_RC2_V1(x) \
- (((x) >> BIT_SHIFT_DARF_RC2_V1) & BIT_MASK_DARF_RC2_V1)
- #define BIT_SET_DARF_RC2_V1(x, v) \
- (BIT_CLEAR_DARF_RC2_V1(x) | BIT_DARF_RC2_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC1 0
- #define BIT_MASK_DARF_RC1 0x1f
- #define BIT_DARF_RC1(x) (((x) & BIT_MASK_DARF_RC1) << BIT_SHIFT_DARF_RC1)
- #define BITS_DARF_RC1 (BIT_MASK_DARF_RC1 << BIT_SHIFT_DARF_RC1)
- #define BIT_CLEAR_DARF_RC1(x) ((x) & (~BITS_DARF_RC1))
- #define BIT_GET_DARF_RC1(x) (((x) >> BIT_SHIFT_DARF_RC1) & BIT_MASK_DARF_RC1)
- #define BIT_SET_DARF_RC1(x, v) (BIT_CLEAR_DARF_RC1(x) | BIT_DARF_RC1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC1_V2 0
- #define BIT_MASK_DARF_RC1_V2 0x1f
- #define BIT_DARF_RC1_V2(x) \
- (((x) & BIT_MASK_DARF_RC1_V2) << BIT_SHIFT_DARF_RC1_V2)
- #define BITS_DARF_RC1_V2 (BIT_MASK_DARF_RC1_V2 << BIT_SHIFT_DARF_RC1_V2)
- #define BIT_CLEAR_DARF_RC1_V2(x) ((x) & (~BITS_DARF_RC1_V2))
- #define BIT_GET_DARF_RC1_V2(x) \
- (((x) >> BIT_SHIFT_DARF_RC1_V2) & BIT_MASK_DARF_RC1_V2)
- #define BIT_SET_DARF_RC1_V2(x, v) \
- (BIT_CLEAR_DARF_RC1_V2(x) | BIT_DARF_RC1_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_DARFRC (Offset 0x0430) */
- #define BIT_SHIFT_DARF_RC1_V1 0
- #define BIT_MASK_DARF_RC1_V1 0x3f
- #define BIT_DARF_RC1_V1(x) \
- (((x) & BIT_MASK_DARF_RC1_V1) << BIT_SHIFT_DARF_RC1_V1)
- #define BITS_DARF_RC1_V1 (BIT_MASK_DARF_RC1_V1 << BIT_SHIFT_DARF_RC1_V1)
- #define BIT_CLEAR_DARF_RC1_V1(x) ((x) & (~BITS_DARF_RC1_V1))
- #define BIT_GET_DARF_RC1_V1(x) \
- (((x) >> BIT_SHIFT_DARF_RC1_V1) & BIT_MASK_DARF_RC1_V1)
- #define BIT_SET_DARF_RC1_V1(x, v) \
- (BIT_CLEAR_DARF_RC1_V1(x) | BIT_DARF_RC1_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DARFRCH (Offset 0x0434) */
- #define BIT_SHIFT_DARF_RC8_V3 24
- #define BIT_MASK_DARF_RC8_V3 0x1f
- #define BIT_DARF_RC8_V3(x) \
- (((x) & BIT_MASK_DARF_RC8_V3) << BIT_SHIFT_DARF_RC8_V3)
- #define BITS_DARF_RC8_V3 (BIT_MASK_DARF_RC8_V3 << BIT_SHIFT_DARF_RC8_V3)
- #define BIT_CLEAR_DARF_RC8_V3(x) ((x) & (~BITS_DARF_RC8_V3))
- #define BIT_GET_DARF_RC8_V3(x) \
- (((x) >> BIT_SHIFT_DARF_RC8_V3) & BIT_MASK_DARF_RC8_V3)
- #define BIT_SET_DARF_RC8_V3(x, v) \
- (BIT_CLEAR_DARF_RC8_V3(x) | BIT_DARF_RC8_V3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DARFRCH (Offset 0x0434) */
- #define BIT_SHIFT_DARF_RC8_V1 24
- #define BIT_MASK_DARF_RC8_V1 0x1f
- #define BIT_DARF_RC8_V1(x) \
- (((x) & BIT_MASK_DARF_RC8_V1) << BIT_SHIFT_DARF_RC8_V1)
- #define BITS_DARF_RC8_V1 (BIT_MASK_DARF_RC8_V1 << BIT_SHIFT_DARF_RC8_V1)
- #define BIT_CLEAR_DARF_RC8_V1(x) ((x) & (~BITS_DARF_RC8_V1))
- #define BIT_GET_DARF_RC8_V1(x) \
- (((x) >> BIT_SHIFT_DARF_RC8_V1) & BIT_MASK_DARF_RC8_V1)
- #define BIT_SET_DARF_RC8_V1(x, v) \
- (BIT_CLEAR_DARF_RC8_V1(x) | BIT_DARF_RC8_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DARFRCH (Offset 0x0434) */
- #define BIT_SHIFT_DARF_RC7_V3 16
- #define BIT_MASK_DARF_RC7_V3 0x1f
- #define BIT_DARF_RC7_V3(x) \
- (((x) & BIT_MASK_DARF_RC7_V3) << BIT_SHIFT_DARF_RC7_V3)
- #define BITS_DARF_RC7_V3 (BIT_MASK_DARF_RC7_V3 << BIT_SHIFT_DARF_RC7_V3)
- #define BIT_CLEAR_DARF_RC7_V3(x) ((x) & (~BITS_DARF_RC7_V3))
- #define BIT_GET_DARF_RC7_V3(x) \
- (((x) >> BIT_SHIFT_DARF_RC7_V3) & BIT_MASK_DARF_RC7_V3)
- #define BIT_SET_DARF_RC7_V3(x, v) \
- (BIT_CLEAR_DARF_RC7_V3(x) | BIT_DARF_RC7_V3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DARFRCH (Offset 0x0434) */
- #define BIT_SHIFT_DARF_RC7_V1 16
- #define BIT_MASK_DARF_RC7_V1 0x1f
- #define BIT_DARF_RC7_V1(x) \
- (((x) & BIT_MASK_DARF_RC7_V1) << BIT_SHIFT_DARF_RC7_V1)
- #define BITS_DARF_RC7_V1 (BIT_MASK_DARF_RC7_V1 << BIT_SHIFT_DARF_RC7_V1)
- #define BIT_CLEAR_DARF_RC7_V1(x) ((x) & (~BITS_DARF_RC7_V1))
- #define BIT_GET_DARF_RC7_V1(x) \
- (((x) >> BIT_SHIFT_DARF_RC7_V1) & BIT_MASK_DARF_RC7_V1)
- #define BIT_SET_DARF_RC7_V1(x, v) \
- (BIT_CLEAR_DARF_RC7_V1(x) | BIT_DARF_RC7_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DARFRCH (Offset 0x0434) */
- #define BIT_SHIFT_DARF_RC6_V3 8
- #define BIT_MASK_DARF_RC6_V3 0x1f
- #define BIT_DARF_RC6_V3(x) \
- (((x) & BIT_MASK_DARF_RC6_V3) << BIT_SHIFT_DARF_RC6_V3)
- #define BITS_DARF_RC6_V3 (BIT_MASK_DARF_RC6_V3 << BIT_SHIFT_DARF_RC6_V3)
- #define BIT_CLEAR_DARF_RC6_V3(x) ((x) & (~BITS_DARF_RC6_V3))
- #define BIT_GET_DARF_RC6_V3(x) \
- (((x) >> BIT_SHIFT_DARF_RC6_V3) & BIT_MASK_DARF_RC6_V3)
- #define BIT_SET_DARF_RC6_V3(x, v) \
- (BIT_CLEAR_DARF_RC6_V3(x) | BIT_DARF_RC6_V3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DARFRCH (Offset 0x0434) */
- #define BIT_SHIFT_DARF_RC6_V1 8
- #define BIT_MASK_DARF_RC6_V1 0x1f
- #define BIT_DARF_RC6_V1(x) \
- (((x) & BIT_MASK_DARF_RC6_V1) << BIT_SHIFT_DARF_RC6_V1)
- #define BITS_DARF_RC6_V1 (BIT_MASK_DARF_RC6_V1 << BIT_SHIFT_DARF_RC6_V1)
- #define BIT_CLEAR_DARF_RC6_V1(x) ((x) & (~BITS_DARF_RC6_V1))
- #define BIT_GET_DARF_RC6_V1(x) \
- (((x) >> BIT_SHIFT_DARF_RC6_V1) & BIT_MASK_DARF_RC6_V1)
- #define BIT_SET_DARF_RC6_V1(x, v) \
- (BIT_CLEAR_DARF_RC6_V1(x) | BIT_DARF_RC6_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DARFRCH (Offset 0x0434) */
- #define BIT_SHIFT_DARF_RC5_V3 0
- #define BIT_MASK_DARF_RC5_V3 0x1f
- #define BIT_DARF_RC5_V3(x) \
- (((x) & BIT_MASK_DARF_RC5_V3) << BIT_SHIFT_DARF_RC5_V3)
- #define BITS_DARF_RC5_V3 (BIT_MASK_DARF_RC5_V3 << BIT_SHIFT_DARF_RC5_V3)
- #define BIT_CLEAR_DARF_RC5_V3(x) ((x) & (~BITS_DARF_RC5_V3))
- #define BIT_GET_DARF_RC5_V3(x) \
- (((x) >> BIT_SHIFT_DARF_RC5_V3) & BIT_MASK_DARF_RC5_V3)
- #define BIT_SET_DARF_RC5_V3(x, v) \
- (BIT_CLEAR_DARF_RC5_V3(x) | BIT_DARF_RC5_V3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DARFRCH (Offset 0x0434) */
- #define BIT_SHIFT_DARF_RC5_V1 0
- #define BIT_MASK_DARF_RC5_V1 0x1f
- #define BIT_DARF_RC5_V1(x) \
- (((x) & BIT_MASK_DARF_RC5_V1) << BIT_SHIFT_DARF_RC5_V1)
- #define BITS_DARF_RC5_V1 (BIT_MASK_DARF_RC5_V1 << BIT_SHIFT_DARF_RC5_V1)
- #define BIT_CLEAR_DARF_RC5_V1(x) ((x) & (~BITS_DARF_RC5_V1))
- #define BIT_GET_DARF_RC5_V1(x) \
- (((x) >> BIT_SHIFT_DARF_RC5_V1) & BIT_MASK_DARF_RC5_V1)
- #define BIT_SET_DARF_RC5_V1(x, v) \
- (BIT_CLEAR_DARF_RC5_V1(x) | BIT_DARF_RC5_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RARFRC (Offset 0x0438) */
- #define BIT_SHIFT_RARF_RC8 (56 & CPU_OPT_WIDTH)
- #define BIT_MASK_RARF_RC8 0x1f
- #define BIT_RARF_RC8(x) (((x) & BIT_MASK_RARF_RC8) << BIT_SHIFT_RARF_RC8)
- #define BITS_RARF_RC8 (BIT_MASK_RARF_RC8 << BIT_SHIFT_RARF_RC8)
- #define BIT_CLEAR_RARF_RC8(x) ((x) & (~BITS_RARF_RC8))
- #define BIT_GET_RARF_RC8(x) (((x) >> BIT_SHIFT_RARF_RC8) & BIT_MASK_RARF_RC8)
- #define BIT_SET_RARF_RC8(x, v) (BIT_CLEAR_RARF_RC8(x) | BIT_RARF_RC8(v))
- #define BIT_SHIFT_RARF_RC7 (48 & CPU_OPT_WIDTH)
- #define BIT_MASK_RARF_RC7 0x1f
- #define BIT_RARF_RC7(x) (((x) & BIT_MASK_RARF_RC7) << BIT_SHIFT_RARF_RC7)
- #define BITS_RARF_RC7 (BIT_MASK_RARF_RC7 << BIT_SHIFT_RARF_RC7)
- #define BIT_CLEAR_RARF_RC7(x) ((x) & (~BITS_RARF_RC7))
- #define BIT_GET_RARF_RC7(x) (((x) >> BIT_SHIFT_RARF_RC7) & BIT_MASK_RARF_RC7)
- #define BIT_SET_RARF_RC7(x, v) (BIT_CLEAR_RARF_RC7(x) | BIT_RARF_RC7(v))
- #define BIT_SHIFT_RARF_RC6 (40 & CPU_OPT_WIDTH)
- #define BIT_MASK_RARF_RC6 0x1f
- #define BIT_RARF_RC6(x) (((x) & BIT_MASK_RARF_RC6) << BIT_SHIFT_RARF_RC6)
- #define BITS_RARF_RC6 (BIT_MASK_RARF_RC6 << BIT_SHIFT_RARF_RC6)
- #define BIT_CLEAR_RARF_RC6(x) ((x) & (~BITS_RARF_RC6))
- #define BIT_GET_RARF_RC6(x) (((x) >> BIT_SHIFT_RARF_RC6) & BIT_MASK_RARF_RC6)
- #define BIT_SET_RARF_RC6(x, v) (BIT_CLEAR_RARF_RC6(x) | BIT_RARF_RC6(v))
- #define BIT_SHIFT_RARF_RC5 (32 & CPU_OPT_WIDTH)
- #define BIT_MASK_RARF_RC5 0x1f
- #define BIT_RARF_RC5(x) (((x) & BIT_MASK_RARF_RC5) << BIT_SHIFT_RARF_RC5)
- #define BITS_RARF_RC5 (BIT_MASK_RARF_RC5 << BIT_SHIFT_RARF_RC5)
- #define BIT_CLEAR_RARF_RC5(x) ((x) & (~BITS_RARF_RC5))
- #define BIT_GET_RARF_RC5(x) (((x) >> BIT_SHIFT_RARF_RC5) & BIT_MASK_RARF_RC5)
- #define BIT_SET_RARF_RC5(x, v) (BIT_CLEAR_RARF_RC5(x) | BIT_RARF_RC5(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RARFRC (Offset 0x0438) */
- #define BIT_SHIFT_RARF_RC4 24
- #define BIT_MASK_RARF_RC4 0x1f
- #define BIT_RARF_RC4(x) (((x) & BIT_MASK_RARF_RC4) << BIT_SHIFT_RARF_RC4)
- #define BITS_RARF_RC4 (BIT_MASK_RARF_RC4 << BIT_SHIFT_RARF_RC4)
- #define BIT_CLEAR_RARF_RC4(x) ((x) & (~BITS_RARF_RC4))
- #define BIT_GET_RARF_RC4(x) (((x) >> BIT_SHIFT_RARF_RC4) & BIT_MASK_RARF_RC4)
- #define BIT_SET_RARF_RC4(x, v) (BIT_CLEAR_RARF_RC4(x) | BIT_RARF_RC4(v))
- #define BIT_SHIFT_RARF_RC3 16
- #define BIT_MASK_RARF_RC3 0x1f
- #define BIT_RARF_RC3(x) (((x) & BIT_MASK_RARF_RC3) << BIT_SHIFT_RARF_RC3)
- #define BITS_RARF_RC3 (BIT_MASK_RARF_RC3 << BIT_SHIFT_RARF_RC3)
- #define BIT_CLEAR_RARF_RC3(x) ((x) & (~BITS_RARF_RC3))
- #define BIT_GET_RARF_RC3(x) (((x) >> BIT_SHIFT_RARF_RC3) & BIT_MASK_RARF_RC3)
- #define BIT_SET_RARF_RC3(x, v) (BIT_CLEAR_RARF_RC3(x) | BIT_RARF_RC3(v))
- #define BIT_SHIFT_RARF_RC2 8
- #define BIT_MASK_RARF_RC2 0x1f
- #define BIT_RARF_RC2(x) (((x) & BIT_MASK_RARF_RC2) << BIT_SHIFT_RARF_RC2)
- #define BITS_RARF_RC2 (BIT_MASK_RARF_RC2 << BIT_SHIFT_RARF_RC2)
- #define BIT_CLEAR_RARF_RC2(x) ((x) & (~BITS_RARF_RC2))
- #define BIT_GET_RARF_RC2(x) (((x) >> BIT_SHIFT_RARF_RC2) & BIT_MASK_RARF_RC2)
- #define BIT_SET_RARF_RC2(x, v) (BIT_CLEAR_RARF_RC2(x) | BIT_RARF_RC2(v))
- #define BIT_SHIFT_RARF_RC1 0
- #define BIT_MASK_RARF_RC1 0x1f
- #define BIT_RARF_RC1(x) (((x) & BIT_MASK_RARF_RC1) << BIT_SHIFT_RARF_RC1)
- #define BITS_RARF_RC1 (BIT_MASK_RARF_RC1 << BIT_SHIFT_RARF_RC1)
- #define BIT_CLEAR_RARF_RC1(x) ((x) & (~BITS_RARF_RC1))
- #define BIT_GET_RARF_RC1(x) (((x) >> BIT_SHIFT_RARF_RC1) & BIT_MASK_RARF_RC1)
- #define BIT_SET_RARF_RC1(x, v) (BIT_CLEAR_RARF_RC1(x) | BIT_RARF_RC1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RARFRCH (Offset 0x043C) */
- #define BIT_SHIFT_RARF_RC8_V1 24
- #define BIT_MASK_RARF_RC8_V1 0x1f
- #define BIT_RARF_RC8_V1(x) \
- (((x) & BIT_MASK_RARF_RC8_V1) << BIT_SHIFT_RARF_RC8_V1)
- #define BITS_RARF_RC8_V1 (BIT_MASK_RARF_RC8_V1 << BIT_SHIFT_RARF_RC8_V1)
- #define BIT_CLEAR_RARF_RC8_V1(x) ((x) & (~BITS_RARF_RC8_V1))
- #define BIT_GET_RARF_RC8_V1(x) \
- (((x) >> BIT_SHIFT_RARF_RC8_V1) & BIT_MASK_RARF_RC8_V1)
- #define BIT_SET_RARF_RC8_V1(x, v) \
- (BIT_CLEAR_RARF_RC8_V1(x) | BIT_RARF_RC8_V1(v))
- #define BIT_SHIFT_RARF_RC7_V1 16
- #define BIT_MASK_RARF_RC7_V1 0x1f
- #define BIT_RARF_RC7_V1(x) \
- (((x) & BIT_MASK_RARF_RC7_V1) << BIT_SHIFT_RARF_RC7_V1)
- #define BITS_RARF_RC7_V1 (BIT_MASK_RARF_RC7_V1 << BIT_SHIFT_RARF_RC7_V1)
- #define BIT_CLEAR_RARF_RC7_V1(x) ((x) & (~BITS_RARF_RC7_V1))
- #define BIT_GET_RARF_RC7_V1(x) \
- (((x) >> BIT_SHIFT_RARF_RC7_V1) & BIT_MASK_RARF_RC7_V1)
- #define BIT_SET_RARF_RC7_V1(x, v) \
- (BIT_CLEAR_RARF_RC7_V1(x) | BIT_RARF_RC7_V1(v))
- #define BIT_SHIFT_RARF_RC6_V1 8
- #define BIT_MASK_RARF_RC6_V1 0x1f
- #define BIT_RARF_RC6_V1(x) \
- (((x) & BIT_MASK_RARF_RC6_V1) << BIT_SHIFT_RARF_RC6_V1)
- #define BITS_RARF_RC6_V1 (BIT_MASK_RARF_RC6_V1 << BIT_SHIFT_RARF_RC6_V1)
- #define BIT_CLEAR_RARF_RC6_V1(x) ((x) & (~BITS_RARF_RC6_V1))
- #define BIT_GET_RARF_RC6_V1(x) \
- (((x) >> BIT_SHIFT_RARF_RC6_V1) & BIT_MASK_RARF_RC6_V1)
- #define BIT_SET_RARF_RC6_V1(x, v) \
- (BIT_CLEAR_RARF_RC6_V1(x) | BIT_RARF_RC6_V1(v))
- #define BIT_SHIFT_RARF_RC5_V1 0
- #define BIT_MASK_RARF_RC5_V1 0x1f
- #define BIT_RARF_RC5_V1(x) \
- (((x) & BIT_MASK_RARF_RC5_V1) << BIT_SHIFT_RARF_RC5_V1)
- #define BITS_RARF_RC5_V1 (BIT_MASK_RARF_RC5_V1 << BIT_SHIFT_RARF_RC5_V1)
- #define BIT_CLEAR_RARF_RC5_V1(x) ((x) & (~BITS_RARF_RC5_V1))
- #define BIT_GET_RARF_RC5_V1(x) \
- (((x) >> BIT_SHIFT_RARF_RC5_V1) & BIT_MASK_RARF_RC5_V1)
- #define BIT_SET_RARF_RC5_V1(x, v) \
- (BIT_CLEAR_RARF_RC5_V1(x) | BIT_RARF_RC5_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RRSR (Offset 0x0440) */
- #define BIT_EN_VHTBW_FALL BIT(31)
- #define BIT_EN_HTBW_FALL BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RRSR (Offset 0x0440) */
- #define BIT_SHIFT_RRSR_RSC 21
- #define BIT_MASK_RRSR_RSC 0x3
- #define BIT_RRSR_RSC(x) (((x) & BIT_MASK_RRSR_RSC) << BIT_SHIFT_RRSR_RSC)
- #define BITS_RRSR_RSC (BIT_MASK_RRSR_RSC << BIT_SHIFT_RRSR_RSC)
- #define BIT_CLEAR_RRSR_RSC(x) ((x) & (~BITS_RRSR_RSC))
- #define BIT_GET_RRSR_RSC(x) (((x) >> BIT_SHIFT_RRSR_RSC) & BIT_MASK_RRSR_RSC)
- #define BIT_SET_RRSR_RSC(x, v) (BIT_CLEAR_RRSR_RSC(x) | BIT_RRSR_RSC(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RRSR (Offset 0x0440) */
- #define BIT_RRSR_BW BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RRSR (Offset 0x0440) */
- #define BIT_SHIFT_RRSC_BITMAP 0
- #define BIT_MASK_RRSC_BITMAP 0xfffff
- #define BIT_RRSC_BITMAP(x) \
- (((x) & BIT_MASK_RRSC_BITMAP) << BIT_SHIFT_RRSC_BITMAP)
- #define BITS_RRSC_BITMAP (BIT_MASK_RRSC_BITMAP << BIT_SHIFT_RRSC_BITMAP)
- #define BIT_CLEAR_RRSC_BITMAP(x) ((x) & (~BITS_RRSC_BITMAP))
- #define BIT_GET_RRSC_BITMAP(x) \
- (((x) >> BIT_SHIFT_RRSC_BITMAP) & BIT_MASK_RRSC_BITMAP)
- #define BIT_SET_RRSC_BITMAP(x, v) \
- (BIT_CLEAR_RRSC_BITMAP(x) | BIT_RRSC_BITMAP(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ARFR0 (Offset 0x0444) */
- #define BIT_SHIFT_ARFR0_V1 0
- #define BIT_MASK_ARFR0_V1 0xffffffffffffffffL
- #define BIT_ARFR0_V1(x) (((x) & BIT_MASK_ARFR0_V1) << BIT_SHIFT_ARFR0_V1)
- #define BITS_ARFR0_V1 (BIT_MASK_ARFR0_V1 << BIT_SHIFT_ARFR0_V1)
- #define BIT_CLEAR_ARFR0_V1(x) ((x) & (~BITS_ARFR0_V1))
- #define BIT_GET_ARFR0_V1(x) (((x) >> BIT_SHIFT_ARFR0_V1) & BIT_MASK_ARFR0_V1)
- #define BIT_SET_ARFR0_V1(x, v) (BIT_CLEAR_ARFR0_V1(x) | BIT_ARFR0_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ARFR0 (Offset 0x0444) */
- #define BIT_SHIFT_ARFRL0 0
- #define BIT_MASK_ARFRL0 0xffffffffL
- #define BIT_ARFRL0(x) (((x) & BIT_MASK_ARFRL0) << BIT_SHIFT_ARFRL0)
- #define BITS_ARFRL0 (BIT_MASK_ARFRL0 << BIT_SHIFT_ARFRL0)
- #define BIT_CLEAR_ARFRL0(x) ((x) & (~BITS_ARFRL0))
- #define BIT_GET_ARFRL0(x) (((x) >> BIT_SHIFT_ARFRL0) & BIT_MASK_ARFRL0)
- #define BIT_SET_ARFRL0(x, v) (BIT_CLEAR_ARFRL0(x) | BIT_ARFRL0(v))
- /* 2 REG_ARFRH0 (Offset 0x0448) */
- #define BIT_SHIFT_ARFRH0 0
- #define BIT_MASK_ARFRH0 0xffffffffL
- #define BIT_ARFRH0(x) (((x) & BIT_MASK_ARFRH0) << BIT_SHIFT_ARFRH0)
- #define BITS_ARFRH0 (BIT_MASK_ARFRH0 << BIT_SHIFT_ARFRH0)
- #define BIT_CLEAR_ARFRH0(x) ((x) & (~BITS_ARFRH0))
- #define BIT_GET_ARFRH0(x) (((x) >> BIT_SHIFT_ARFRH0) & BIT_MASK_ARFRH0)
- #define BIT_SET_ARFRH0(x, v) (BIT_CLEAR_ARFRH0(x) | BIT_ARFRH0(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_REG_ARFR_WT0 (Offset 0x044C) */
- #define BIT_SHIFT_RATE7_WEIGHTING 28
- #define BIT_MASK_RATE7_WEIGHTING 0xf
- #define BIT_RATE7_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE7_WEIGHTING) << BIT_SHIFT_RATE7_WEIGHTING)
- #define BITS_RATE7_WEIGHTING \
- (BIT_MASK_RATE7_WEIGHTING << BIT_SHIFT_RATE7_WEIGHTING)
- #define BIT_CLEAR_RATE7_WEIGHTING(x) ((x) & (~BITS_RATE7_WEIGHTING))
- #define BIT_GET_RATE7_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE7_WEIGHTING) & BIT_MASK_RATE7_WEIGHTING)
- #define BIT_SET_RATE7_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE7_WEIGHTING(x) | BIT_RATE7_WEIGHTING(v))
- #define BIT_SHIFT_RATE6_WEIGHTING 24
- #define BIT_MASK_RATE6_WEIGHTING 0xf
- #define BIT_RATE6_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE6_WEIGHTING) << BIT_SHIFT_RATE6_WEIGHTING)
- #define BITS_RATE6_WEIGHTING \
- (BIT_MASK_RATE6_WEIGHTING << BIT_SHIFT_RATE6_WEIGHTING)
- #define BIT_CLEAR_RATE6_WEIGHTING(x) ((x) & (~BITS_RATE6_WEIGHTING))
- #define BIT_GET_RATE6_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE6_WEIGHTING) & BIT_MASK_RATE6_WEIGHTING)
- #define BIT_SET_RATE6_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE6_WEIGHTING(x) | BIT_RATE6_WEIGHTING(v))
- #define BIT_SHIFT_RATE5_WEIGHTING 20
- #define BIT_MASK_RATE5_WEIGHTING 0xf
- #define BIT_RATE5_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE5_WEIGHTING) << BIT_SHIFT_RATE5_WEIGHTING)
- #define BITS_RATE5_WEIGHTING \
- (BIT_MASK_RATE5_WEIGHTING << BIT_SHIFT_RATE5_WEIGHTING)
- #define BIT_CLEAR_RATE5_WEIGHTING(x) ((x) & (~BITS_RATE5_WEIGHTING))
- #define BIT_GET_RATE5_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE5_WEIGHTING) & BIT_MASK_RATE5_WEIGHTING)
- #define BIT_SET_RATE5_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE5_WEIGHTING(x) | BIT_RATE5_WEIGHTING(v))
- #define BIT_SHIFT_RATE4_WEIGHTING 16
- #define BIT_MASK_RATE4_WEIGHTING 0xf
- #define BIT_RATE4_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE4_WEIGHTING) << BIT_SHIFT_RATE4_WEIGHTING)
- #define BITS_RATE4_WEIGHTING \
- (BIT_MASK_RATE4_WEIGHTING << BIT_SHIFT_RATE4_WEIGHTING)
- #define BIT_CLEAR_RATE4_WEIGHTING(x) ((x) & (~BITS_RATE4_WEIGHTING))
- #define BIT_GET_RATE4_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE4_WEIGHTING) & BIT_MASK_RATE4_WEIGHTING)
- #define BIT_SET_RATE4_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE4_WEIGHTING(x) | BIT_RATE4_WEIGHTING(v))
- #define BIT_SHIFT_RATE3_WEIGHTING 12
- #define BIT_MASK_RATE3_WEIGHTING 0xf
- #define BIT_RATE3_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE3_WEIGHTING) << BIT_SHIFT_RATE3_WEIGHTING)
- #define BITS_RATE3_WEIGHTING \
- (BIT_MASK_RATE3_WEIGHTING << BIT_SHIFT_RATE3_WEIGHTING)
- #define BIT_CLEAR_RATE3_WEIGHTING(x) ((x) & (~BITS_RATE3_WEIGHTING))
- #define BIT_GET_RATE3_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE3_WEIGHTING) & BIT_MASK_RATE3_WEIGHTING)
- #define BIT_SET_RATE3_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE3_WEIGHTING(x) | BIT_RATE3_WEIGHTING(v))
- #define BIT_SHIFT_RATE2_WEIGHTING 8
- #define BIT_MASK_RATE2_WEIGHTING 0xf
- #define BIT_RATE2_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE2_WEIGHTING) << BIT_SHIFT_RATE2_WEIGHTING)
- #define BITS_RATE2_WEIGHTING \
- (BIT_MASK_RATE2_WEIGHTING << BIT_SHIFT_RATE2_WEIGHTING)
- #define BIT_CLEAR_RATE2_WEIGHTING(x) ((x) & (~BITS_RATE2_WEIGHTING))
- #define BIT_GET_RATE2_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE2_WEIGHTING) & BIT_MASK_RATE2_WEIGHTING)
- #define BIT_SET_RATE2_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE2_WEIGHTING(x) | BIT_RATE2_WEIGHTING(v))
- #define BIT_SHIFT_RATE1_WEIGHTING 4
- #define BIT_MASK_RATE1_WEIGHTING 0xf
- #define BIT_RATE1_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE1_WEIGHTING) << BIT_SHIFT_RATE1_WEIGHTING)
- #define BITS_RATE1_WEIGHTING \
- (BIT_MASK_RATE1_WEIGHTING << BIT_SHIFT_RATE1_WEIGHTING)
- #define BIT_CLEAR_RATE1_WEIGHTING(x) ((x) & (~BITS_RATE1_WEIGHTING))
- #define BIT_GET_RATE1_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE1_WEIGHTING) & BIT_MASK_RATE1_WEIGHTING)
- #define BIT_SET_RATE1_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE1_WEIGHTING(x) | BIT_RATE1_WEIGHTING(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ARFR1_V1 (Offset 0x044C) */
- #define BIT_SHIFT_ARFR1_V1 0
- #define BIT_MASK_ARFR1_V1 0xffffffffffffffffL
- #define BIT_ARFR1_V1(x) (((x) & BIT_MASK_ARFR1_V1) << BIT_SHIFT_ARFR1_V1)
- #define BITS_ARFR1_V1 (BIT_MASK_ARFR1_V1 << BIT_SHIFT_ARFR1_V1)
- #define BIT_CLEAR_ARFR1_V1(x) ((x) & (~BITS_ARFR1_V1))
- #define BIT_GET_ARFR1_V1(x) (((x) >> BIT_SHIFT_ARFR1_V1) & BIT_MASK_ARFR1_V1)
- #define BIT_SET_ARFR1_V1(x, v) (BIT_CLEAR_ARFR1_V1(x) | BIT_ARFR1_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ARFR1_V1 (Offset 0x044C) */
- #define BIT_SHIFT_ARFRL1 0
- #define BIT_MASK_ARFRL1 0xffffffffL
- #define BIT_ARFRL1(x) (((x) & BIT_MASK_ARFRL1) << BIT_SHIFT_ARFRL1)
- #define BITS_ARFRL1 (BIT_MASK_ARFRL1 << BIT_SHIFT_ARFRL1)
- #define BIT_CLEAR_ARFRL1(x) ((x) & (~BITS_ARFRL1))
- #define BIT_GET_ARFRL1(x) (((x) >> BIT_SHIFT_ARFRL1) & BIT_MASK_ARFRL1)
- #define BIT_SET_ARFRL1(x, v) (BIT_CLEAR_ARFRL1(x) | BIT_ARFRL1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_REG_ARFR_WT0 (Offset 0x044C) */
- #define BIT_SHIFT_RATE0_WEIGHTING 0
- #define BIT_MASK_RATE0_WEIGHTING 0xf
- #define BIT_RATE0_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE0_WEIGHTING) << BIT_SHIFT_RATE0_WEIGHTING)
- #define BITS_RATE0_WEIGHTING \
- (BIT_MASK_RATE0_WEIGHTING << BIT_SHIFT_RATE0_WEIGHTING)
- #define BIT_CLEAR_RATE0_WEIGHTING(x) ((x) & (~BITS_RATE0_WEIGHTING))
- #define BIT_GET_RATE0_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE0_WEIGHTING) & BIT_MASK_RATE0_WEIGHTING)
- #define BIT_SET_RATE0_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE0_WEIGHTING(x) | BIT_RATE0_WEIGHTING(v))
- /* 2 REG_REG_ARFR_WT1 (Offset 0x0450) */
- #define BIT_SHIFT_RATE15_WEIGHTING 28
- #define BIT_MASK_RATE15_WEIGHTING 0xf
- #define BIT_RATE15_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE15_WEIGHTING) << BIT_SHIFT_RATE15_WEIGHTING)
- #define BITS_RATE15_WEIGHTING \
- (BIT_MASK_RATE15_WEIGHTING << BIT_SHIFT_RATE15_WEIGHTING)
- #define BIT_CLEAR_RATE15_WEIGHTING(x) ((x) & (~BITS_RATE15_WEIGHTING))
- #define BIT_GET_RATE15_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE15_WEIGHTING) & BIT_MASK_RATE15_WEIGHTING)
- #define BIT_SET_RATE15_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE15_WEIGHTING(x) | BIT_RATE15_WEIGHTING(v))
- #define BIT_SHIFT_RATE14_WEIGHTING 24
- #define BIT_MASK_RATE14_WEIGHTING 0xf
- #define BIT_RATE14_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE14_WEIGHTING) << BIT_SHIFT_RATE14_WEIGHTING)
- #define BITS_RATE14_WEIGHTING \
- (BIT_MASK_RATE14_WEIGHTING << BIT_SHIFT_RATE14_WEIGHTING)
- #define BIT_CLEAR_RATE14_WEIGHTING(x) ((x) & (~BITS_RATE14_WEIGHTING))
- #define BIT_GET_RATE14_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE14_WEIGHTING) & BIT_MASK_RATE14_WEIGHTING)
- #define BIT_SET_RATE14_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE14_WEIGHTING(x) | BIT_RATE14_WEIGHTING(v))
- #define BIT_SHIFT_RATE13_WEIGHTING 20
- #define BIT_MASK_RATE13_WEIGHTING 0xf
- #define BIT_RATE13_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE13_WEIGHTING) << BIT_SHIFT_RATE13_WEIGHTING)
- #define BITS_RATE13_WEIGHTING \
- (BIT_MASK_RATE13_WEIGHTING << BIT_SHIFT_RATE13_WEIGHTING)
- #define BIT_CLEAR_RATE13_WEIGHTING(x) ((x) & (~BITS_RATE13_WEIGHTING))
- #define BIT_GET_RATE13_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE13_WEIGHTING) & BIT_MASK_RATE13_WEIGHTING)
- #define BIT_SET_RATE13_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE13_WEIGHTING(x) | BIT_RATE13_WEIGHTING(v))
- #define BIT_SHIFT_RATE12_WEIGHTING 16
- #define BIT_MASK_RATE12_WEIGHTING 0xf
- #define BIT_RATE12_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE12_WEIGHTING) << BIT_SHIFT_RATE12_WEIGHTING)
- #define BITS_RATE12_WEIGHTING \
- (BIT_MASK_RATE12_WEIGHTING << BIT_SHIFT_RATE12_WEIGHTING)
- #define BIT_CLEAR_RATE12_WEIGHTING(x) ((x) & (~BITS_RATE12_WEIGHTING))
- #define BIT_GET_RATE12_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE12_WEIGHTING) & BIT_MASK_RATE12_WEIGHTING)
- #define BIT_SET_RATE12_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE12_WEIGHTING(x) | BIT_RATE12_WEIGHTING(v))
- #define BIT_SHIFT_RATE11_WEIGHTING 12
- #define BIT_MASK_RATE11_WEIGHTING 0xf
- #define BIT_RATE11_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE11_WEIGHTING) << BIT_SHIFT_RATE11_WEIGHTING)
- #define BITS_RATE11_WEIGHTING \
- (BIT_MASK_RATE11_WEIGHTING << BIT_SHIFT_RATE11_WEIGHTING)
- #define BIT_CLEAR_RATE11_WEIGHTING(x) ((x) & (~BITS_RATE11_WEIGHTING))
- #define BIT_GET_RATE11_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE11_WEIGHTING) & BIT_MASK_RATE11_WEIGHTING)
- #define BIT_SET_RATE11_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE11_WEIGHTING(x) | BIT_RATE11_WEIGHTING(v))
- #define BIT_SHIFT_RATE10_WEIGHTING 8
- #define BIT_MASK_RATE10_WEIGHTING 0xf
- #define BIT_RATE10_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE10_WEIGHTING) << BIT_SHIFT_RATE10_WEIGHTING)
- #define BITS_RATE10_WEIGHTING \
- (BIT_MASK_RATE10_WEIGHTING << BIT_SHIFT_RATE10_WEIGHTING)
- #define BIT_CLEAR_RATE10_WEIGHTING(x) ((x) & (~BITS_RATE10_WEIGHTING))
- #define BIT_GET_RATE10_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE10_WEIGHTING) & BIT_MASK_RATE10_WEIGHTING)
- #define BIT_SET_RATE10_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE10_WEIGHTING(x) | BIT_RATE10_WEIGHTING(v))
- #define BIT_SHIFT_RATE9_WEIGHTING 4
- #define BIT_MASK_RATE9_WEIGHTING 0xf
- #define BIT_RATE9_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE9_WEIGHTING) << BIT_SHIFT_RATE9_WEIGHTING)
- #define BITS_RATE9_WEIGHTING \
- (BIT_MASK_RATE9_WEIGHTING << BIT_SHIFT_RATE9_WEIGHTING)
- #define BIT_CLEAR_RATE9_WEIGHTING(x) ((x) & (~BITS_RATE9_WEIGHTING))
- #define BIT_GET_RATE9_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE9_WEIGHTING) & BIT_MASK_RATE9_WEIGHTING)
- #define BIT_SET_RATE9_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE9_WEIGHTING(x) | BIT_RATE9_WEIGHTING(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ARFRH1 (Offset 0x0450) */
- #define BIT_SHIFT_ARFRH1 0
- #define BIT_MASK_ARFRH1 0xffffffffL
- #define BIT_ARFRH1(x) (((x) & BIT_MASK_ARFRH1) << BIT_SHIFT_ARFRH1)
- #define BITS_ARFRH1 (BIT_MASK_ARFRH1 << BIT_SHIFT_ARFRH1)
- #define BIT_CLEAR_ARFRH1(x) ((x) & (~BITS_ARFRH1))
- #define BIT_GET_ARFRH1(x) (((x) >> BIT_SHIFT_ARFRH1) & BIT_MASK_ARFRH1)
- #define BIT_SET_ARFRH1(x, v) (BIT_CLEAR_ARFRH1(x) | BIT_ARFRH1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_REG_ARFR_WT1 (Offset 0x0450) */
- #define BIT_SHIFT_RATE8_WEIGHTING 0
- #define BIT_MASK_RATE8_WEIGHTING 0xf
- #define BIT_RATE8_WEIGHTING(x) \
- (((x) & BIT_MASK_RATE8_WEIGHTING) << BIT_SHIFT_RATE8_WEIGHTING)
- #define BITS_RATE8_WEIGHTING \
- (BIT_MASK_RATE8_WEIGHTING << BIT_SHIFT_RATE8_WEIGHTING)
- #define BIT_CLEAR_RATE8_WEIGHTING(x) ((x) & (~BITS_RATE8_WEIGHTING))
- #define BIT_GET_RATE8_WEIGHTING(x) \
- (((x) >> BIT_SHIFT_RATE8_WEIGHTING) & BIT_MASK_RATE8_WEIGHTING)
- #define BIT_SET_RATE8_WEIGHTING(x, v) \
- (BIT_CLEAR_RATE8_WEIGHTING(x) | BIT_RATE8_WEIGHTING(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT_CHECK_CCK_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT_EN_BCN_PKT_REL BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT_EN_BCN_PKT_REL_P0 BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT_BCN_PORT_SEL BIT(5)
- #define BIT_MOREDATA_BYPASS BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT_EN_CLR_CMD_REL_BCN_PKT BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT_EN_CLR_CMD_REL_BCN_PKT_P0 BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT_EN_SET_MOREDATA BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT_R_EN_SET_MOREDATA BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CCK_CHECK (Offset 0x0454) */
- #define BIT__R_DIS_CLEAR_MACID_RELEASE BIT(1)
- #define BIT__R_MACID_RELEASE_EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AMPDU_MAX_TIME_V1 (Offset 0x0455) */
- #define BIT_SHIFT_AMPDU_MAX_TIME 0
- #define BIT_MASK_AMPDU_MAX_TIME 0xff
- #define BIT_AMPDU_MAX_TIME(x) \
- (((x) & BIT_MASK_AMPDU_MAX_TIME) << BIT_SHIFT_AMPDU_MAX_TIME)
- #define BITS_AMPDU_MAX_TIME \
- (BIT_MASK_AMPDU_MAX_TIME << BIT_SHIFT_AMPDU_MAX_TIME)
- #define BIT_CLEAR_AMPDU_MAX_TIME(x) ((x) & (~BITS_AMPDU_MAX_TIME))
- #define BIT_GET_AMPDU_MAX_TIME(x) \
- (((x) >> BIT_SHIFT_AMPDU_MAX_TIME) & BIT_MASK_AMPDU_MAX_TIME)
- #define BIT_SET_AMPDU_MAX_TIME(x, v) \
- (BIT_CLEAR_AMPDU_MAX_TIME(x) | BIT_AMPDU_MAX_TIME(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AMPDU_BURST_CTRL (Offset 0x0455) */
- #define BIT_AMPDU_BURST_GLOBAL_EN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BCNQ2_HEAD (Offset 0x0455) */
- #define BIT_SHIFT_BCNQ2_HEAD 0
- #define BIT_MASK_BCNQ2_HEAD 0xff
- #define BIT_BCNQ2_HEAD(x) (((x) & BIT_MASK_BCNQ2_HEAD) << BIT_SHIFT_BCNQ2_HEAD)
- #define BITS_BCNQ2_HEAD (BIT_MASK_BCNQ2_HEAD << BIT_SHIFT_BCNQ2_HEAD)
- #define BIT_CLEAR_BCNQ2_HEAD(x) ((x) & (~BITS_BCNQ2_HEAD))
- #define BIT_GET_BCNQ2_HEAD(x) \
- (((x) >> BIT_SHIFT_BCNQ2_HEAD) & BIT_MASK_BCNQ2_HEAD)
- #define BIT_SET_BCNQ2_HEAD(x, v) (BIT_CLEAR_BCNQ2_HEAD(x) | BIT_BCNQ2_HEAD(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCNQ1_BDNY_V1 (Offset 0x0456) */
- #define BIT_SHIFT_BCNQ1_PGBNDY_V1 0
- #define BIT_MASK_BCNQ1_PGBNDY_V1 0xfff
- #define BIT_BCNQ1_PGBNDY_V1(x) \
- (((x) & BIT_MASK_BCNQ1_PGBNDY_V1) << BIT_SHIFT_BCNQ1_PGBNDY_V1)
- #define BITS_BCNQ1_PGBNDY_V1 \
- (BIT_MASK_BCNQ1_PGBNDY_V1 << BIT_SHIFT_BCNQ1_PGBNDY_V1)
- #define BIT_CLEAR_BCNQ1_PGBNDY_V1(x) ((x) & (~BITS_BCNQ1_PGBNDY_V1))
- #define BIT_GET_BCNQ1_PGBNDY_V1(x) \
- (((x) >> BIT_SHIFT_BCNQ1_PGBNDY_V1) & BIT_MASK_BCNQ1_PGBNDY_V1)
- #define BIT_SET_BCNQ1_PGBNDY_V1(x, v) \
- (BIT_CLEAR_BCNQ1_PGBNDY_V1(x) | BIT_BCNQ1_PGBNDY_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TAB_SEL (Offset 0x0456) */
- #define BIT_SHIFT_RATE_SEL 0
- #define BIT_MASK_RATE_SEL 0xf
- #define BIT_RATE_SEL(x) (((x) & BIT_MASK_RATE_SEL) << BIT_SHIFT_RATE_SEL)
- #define BITS_RATE_SEL (BIT_MASK_RATE_SEL << BIT_SHIFT_RATE_SEL)
- #define BIT_CLEAR_RATE_SEL(x) ((x) & (~BITS_RATE_SEL))
- #define BIT_GET_RATE_SEL(x) (((x) >> BIT_SHIFT_RATE_SEL) & BIT_MASK_RATE_SEL)
- #define BIT_SET_RATE_SEL(x, v) (BIT_CLEAR_RATE_SEL(x) | BIT_RATE_SEL(v))
- /* 2 REG_BCN_INVALID_CTRL (Offset 0x0457) */
- #define BIT_EN_CLR_CMD_REL_BCN_PKT_P4 BIT(7)
- #define BIT_EN_BCN_PKT_REL_P4 BIT(6)
- #define BIT_EN_CLR_CMD_REL_BCN_PKT_P3 BIT(5)
- #define BIT_EN_BCN_PKT_REL_P3 BIT(4)
- #define BIT_EN_CLR_CMD_REL_BCN_PKT_P2 BIT(3)
- #define BIT_EN_BCN_PKT_REL_P2 BIT(2)
- #define BIT_EN_CLR_CMD_REL_BCN_PKT_P1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCNQ1_BDNY (Offset 0x0457) */
- #define BIT_SHIFT_BCNQ1_PGBNDY 0
- #define BIT_MASK_BCNQ1_PGBNDY 0xff
- #define BIT_BCNQ1_PGBNDY(x) \
- (((x) & BIT_MASK_BCNQ1_PGBNDY) << BIT_SHIFT_BCNQ1_PGBNDY)
- #define BITS_BCNQ1_PGBNDY (BIT_MASK_BCNQ1_PGBNDY << BIT_SHIFT_BCNQ1_PGBNDY)
- #define BIT_CLEAR_BCNQ1_PGBNDY(x) ((x) & (~BITS_BCNQ1_PGBNDY))
- #define BIT_GET_BCNQ1_PGBNDY(x) \
- (((x) >> BIT_SHIFT_BCNQ1_PGBNDY) & BIT_MASK_BCNQ1_PGBNDY)
- #define BIT_SET_BCNQ1_PGBNDY(x, v) \
- (BIT_CLEAR_BCNQ1_PGBNDY(x) | BIT_BCNQ1_PGBNDY(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BCNQ1_BDNY (Offset 0x0457) */
- #define BIT_SHIFT_BCNQ1_HEAD 0
- #define BIT_MASK_BCNQ1_HEAD 0xff
- #define BIT_BCNQ1_HEAD(x) (((x) & BIT_MASK_BCNQ1_HEAD) << BIT_SHIFT_BCNQ1_HEAD)
- #define BITS_BCNQ1_HEAD (BIT_MASK_BCNQ1_HEAD << BIT_SHIFT_BCNQ1_HEAD)
- #define BIT_CLEAR_BCNQ1_HEAD(x) ((x) & (~BITS_BCNQ1_HEAD))
- #define BIT_GET_BCNQ1_HEAD(x) \
- (((x) >> BIT_SHIFT_BCNQ1_HEAD) & BIT_MASK_BCNQ1_HEAD)
- #define BIT_SET_BCNQ1_HEAD(x, v) (BIT_CLEAR_BCNQ1_HEAD(x) | BIT_BCNQ1_HEAD(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_INVALID_CTRL (Offset 0x0457) */
- #define BIT_EN_BCN_PKT_REL_P1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AMPDU_MAX_LENGTH (Offset 0x0458) */
- #define BIT_SHIFT_AMPDU_MAX_LENGTH 0
- #define BIT_MASK_AMPDU_MAX_LENGTH 0xffffffffL
- #define BIT_AMPDU_MAX_LENGTH(x) \
- (((x) & BIT_MASK_AMPDU_MAX_LENGTH) << BIT_SHIFT_AMPDU_MAX_LENGTH)
- #define BITS_AMPDU_MAX_LENGTH \
- (BIT_MASK_AMPDU_MAX_LENGTH << BIT_SHIFT_AMPDU_MAX_LENGTH)
- #define BIT_CLEAR_AMPDU_MAX_LENGTH(x) ((x) & (~BITS_AMPDU_MAX_LENGTH))
- #define BIT_GET_AMPDU_MAX_LENGTH(x) \
- (((x) >> BIT_SHIFT_AMPDU_MAX_LENGTH) & BIT_MASK_AMPDU_MAX_LENGTH)
- #define BIT_SET_AMPDU_MAX_LENGTH(x, v) \
- (BIT_CLEAR_AMPDU_MAX_LENGTH(x) | BIT_AMPDU_MAX_LENGTH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AMPDU_MAX_LENGTH_HT (Offset 0x0458) */
- #define BIT_SHIFT_AMPDU_MAX_LENGTH_HT 0
- #define BIT_MASK_AMPDU_MAX_LENGTH_HT 0xffff
- #define BIT_AMPDU_MAX_LENGTH_HT(x) \
- (((x) & BIT_MASK_AMPDU_MAX_LENGTH_HT) << BIT_SHIFT_AMPDU_MAX_LENGTH_HT)
- #define BITS_AMPDU_MAX_LENGTH_HT \
- (BIT_MASK_AMPDU_MAX_LENGTH_HT << BIT_SHIFT_AMPDU_MAX_LENGTH_HT)
- #define BIT_CLEAR_AMPDU_MAX_LENGTH_HT(x) ((x) & (~BITS_AMPDU_MAX_LENGTH_HT))
- #define BIT_GET_AMPDU_MAX_LENGTH_HT(x) \
- (((x) >> BIT_SHIFT_AMPDU_MAX_LENGTH_HT) & BIT_MASK_AMPDU_MAX_LENGTH_HT)
- #define BIT_SET_AMPDU_MAX_LENGTH_HT(x, v) \
- (BIT_CLEAR_AMPDU_MAX_LENGTH_HT(x) | BIT_AMPDU_MAX_LENGTH_HT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_ACQ_STOP (Offset 0x045C) */
- #define BIT_AC7Q_STOP BIT(7)
- #define BIT_AC6Q_STOP BIT(6)
- #define BIT_AC5Q_STOP BIT(5)
- #define BIT_AC4Q_STOP BIT(4)
- #define BIT_AC3Q_STOP BIT(3)
- #define BIT_AC2Q_STOP BIT(2)
- #define BIT_AC1Q_STOP BIT(1)
- #define BIT_AC0Q_STOP BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_LBK_BUF_HD (Offset 0x045D) */
- #define BIT_SHIFT_WMAC_LBK_BUF_HEAD 0
- #define BIT_MASK_WMAC_LBK_BUF_HEAD 0xff
- #define BIT_WMAC_LBK_BUF_HEAD(x) \
- (((x) & BIT_MASK_WMAC_LBK_BUF_HEAD) << BIT_SHIFT_WMAC_LBK_BUF_HEAD)
- #define BITS_WMAC_LBK_BUF_HEAD \
- (BIT_MASK_WMAC_LBK_BUF_HEAD << BIT_SHIFT_WMAC_LBK_BUF_HEAD)
- #define BIT_CLEAR_WMAC_LBK_BUF_HEAD(x) ((x) & (~BITS_WMAC_LBK_BUF_HEAD))
- #define BIT_GET_WMAC_LBK_BUF_HEAD(x) \
- (((x) >> BIT_SHIFT_WMAC_LBK_BUF_HEAD) & BIT_MASK_WMAC_LBK_BUF_HEAD)
- #define BIT_SET_WMAC_LBK_BUF_HEAD(x, v) \
- (BIT_CLEAR_WMAC_LBK_BUF_HEAD(x) | BIT_WMAC_LBK_BUF_HEAD(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NDPA_RATE (Offset 0x045D) */
- #define BIT_SHIFT_R_NDPA_RATE_V1 0
- #define BIT_MASK_R_NDPA_RATE_V1 0xff
- #define BIT_R_NDPA_RATE_V1(x) \
- (((x) & BIT_MASK_R_NDPA_RATE_V1) << BIT_SHIFT_R_NDPA_RATE_V1)
- #define BITS_R_NDPA_RATE_V1 \
- (BIT_MASK_R_NDPA_RATE_V1 << BIT_SHIFT_R_NDPA_RATE_V1)
- #define BIT_CLEAR_R_NDPA_RATE_V1(x) ((x) & (~BITS_R_NDPA_RATE_V1))
- #define BIT_GET_R_NDPA_RATE_V1(x) \
- (((x) >> BIT_SHIFT_R_NDPA_RATE_V1) & BIT_MASK_R_NDPA_RATE_V1)
- #define BIT_SET_R_NDPA_RATE_V1(x, v) \
- (BIT_CLEAR_R_NDPA_RATE_V1(x) | BIT_R_NDPA_RATE_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_TX_HANG_CTRL (Offset 0x045E) */
- #define BIT_EN_GNT_BT_AWAKE BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TX_HANG_CTRL (Offset 0x045E) */
- #define BIT_R_EN_GNT_BT_AWAKE BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TX_HANG_CTRL (Offset 0x045E) */
- #define BIT_DIS_RELEASE_RETRY BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TX_HANG_CTRL (Offset 0x045E) */
- #define BIT_EN_EOF_V1 BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TX_HANG_CTRL (Offset 0x045E) */
- #define BIT_DIS_OQT_BLOCK BIT(1)
- #define BIT_SEARCH_QUEUE_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NDPA_OPT_CTRL (Offset 0x045F) */
- #define BIT_R_DIS_MACID_RELEASE_RTY BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_NDPA_OPT_CTRL (Offset 0x045F) */
- #define BIT_DIS_MACID_RELEASE_RTY BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NDPA_OPT_CTRL (Offset 0x045F) */
- #define BIT_SHIFT_BW_SIGTA 3
- #define BIT_MASK_BW_SIGTA 0x3
- #define BIT_BW_SIGTA(x) (((x) & BIT_MASK_BW_SIGTA) << BIT_SHIFT_BW_SIGTA)
- #define BITS_BW_SIGTA (BIT_MASK_BW_SIGTA << BIT_SHIFT_BW_SIGTA)
- #define BIT_CLEAR_BW_SIGTA(x) ((x) & (~BITS_BW_SIGTA))
- #define BIT_GET_BW_SIGTA(x) (((x) >> BIT_SHIFT_BW_SIGTA) & BIT_MASK_BW_SIGTA)
- #define BIT_SET_BW_SIGTA(x, v) (BIT_CLEAR_BW_SIGTA(x) | BIT_BW_SIGTA(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_NDPA_OPT_CTRL (Offset 0x045F) */
- #define BIT_SHIFT_R_NDPA_RATE 2
- #define BIT_MASK_R_NDPA_RATE 0x3f
- #define BIT_R_NDPA_RATE(x) \
- (((x) & BIT_MASK_R_NDPA_RATE) << BIT_SHIFT_R_NDPA_RATE)
- #define BITS_R_NDPA_RATE (BIT_MASK_R_NDPA_RATE << BIT_SHIFT_R_NDPA_RATE)
- #define BIT_CLEAR_R_NDPA_RATE(x) ((x) & (~BITS_R_NDPA_RATE))
- #define BIT_GET_R_NDPA_RATE(x) \
- (((x) >> BIT_SHIFT_R_NDPA_RATE) & BIT_MASK_R_NDPA_RATE)
- #define BIT_SET_R_NDPA_RATE(x, v) \
- (BIT_CLEAR_R_NDPA_RATE(x) | BIT_R_NDPA_RATE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NDPA_OPT_CTRL (Offset 0x045F) */
- #define BIT_EN_BAR_SIGTA BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_NDPA_OPT_CTRL (Offset 0x045F) */
- #define BIT_SHIFT_R_NDPA_BW 0
- #define BIT_MASK_R_NDPA_BW 0x3
- #define BIT_R_NDPA_BW(x) (((x) & BIT_MASK_R_NDPA_BW) << BIT_SHIFT_R_NDPA_BW)
- #define BITS_R_NDPA_BW (BIT_MASK_R_NDPA_BW << BIT_SHIFT_R_NDPA_BW)
- #define BIT_CLEAR_R_NDPA_BW(x) ((x) & (~BITS_R_NDPA_BW))
- #define BIT_GET_R_NDPA_BW(x) (((x) >> BIT_SHIFT_R_NDPA_BW) & BIT_MASK_R_NDPA_BW)
- #define BIT_SET_R_NDPA_BW(x, v) (BIT_CLEAR_R_NDPA_BW(x) | BIT_R_NDPA_BW(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_NDPA_OPT_CTRL (Offset 0x045F) */
- #define BIT_SHIFT_NDPA_BW 0
- #define BIT_MASK_NDPA_BW 0x3
- #define BIT_NDPA_BW(x) (((x) & BIT_MASK_NDPA_BW) << BIT_SHIFT_NDPA_BW)
- #define BITS_NDPA_BW (BIT_MASK_NDPA_BW << BIT_SHIFT_NDPA_BW)
- #define BIT_CLEAR_NDPA_BW(x) ((x) & (~BITS_NDPA_BW))
- #define BIT_GET_NDPA_BW(x) (((x) >> BIT_SHIFT_NDPA_BW) & BIT_MASK_NDPA_BW)
- #define BIT_SET_NDPA_BW(x, v) (BIT_CLEAR_NDPA_BW(x) | BIT_NDPA_BW(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_FAST_EDCA_CTRL (Offset 0x0460) */
- #define BIT_SHIFT_FAST_EDCA_TO_V1 16
- #define BIT_MASK_FAST_EDCA_TO_V1 0xff
- #define BIT_FAST_EDCA_TO_V1(x) \
- (((x) & BIT_MASK_FAST_EDCA_TO_V1) << BIT_SHIFT_FAST_EDCA_TO_V1)
- #define BITS_FAST_EDCA_TO_V1 \
- (BIT_MASK_FAST_EDCA_TO_V1 << BIT_SHIFT_FAST_EDCA_TO_V1)
- #define BIT_CLEAR_FAST_EDCA_TO_V1(x) ((x) & (~BITS_FAST_EDCA_TO_V1))
- #define BIT_GET_FAST_EDCA_TO_V1(x) \
- (((x) >> BIT_SHIFT_FAST_EDCA_TO_V1) & BIT_MASK_FAST_EDCA_TO_V1)
- #define BIT_SET_FAST_EDCA_TO_V1(x, v) \
- (BIT_CLEAR_FAST_EDCA_TO_V1(x) | BIT_FAST_EDCA_TO_V1(v))
- #define BIT_SHIFT_AC3_AC7_FAST_EDCA_PKT_TH 12
- #define BIT_MASK_AC3_AC7_FAST_EDCA_PKT_TH 0xf
- #define BIT_AC3_AC7_FAST_EDCA_PKT_TH(x) \
- (((x) & BIT_MASK_AC3_AC7_FAST_EDCA_PKT_TH) \
- << BIT_SHIFT_AC3_AC7_FAST_EDCA_PKT_TH)
- #define BITS_AC3_AC7_FAST_EDCA_PKT_TH \
- (BIT_MASK_AC3_AC7_FAST_EDCA_PKT_TH \
- << BIT_SHIFT_AC3_AC7_FAST_EDCA_PKT_TH)
- #define BIT_CLEAR_AC3_AC7_FAST_EDCA_PKT_TH(x) \
- ((x) & (~BITS_AC3_AC7_FAST_EDCA_PKT_TH))
- #define BIT_GET_AC3_AC7_FAST_EDCA_PKT_TH(x) \
- (((x) >> BIT_SHIFT_AC3_AC7_FAST_EDCA_PKT_TH) & \
- BIT_MASK_AC3_AC7_FAST_EDCA_PKT_TH)
- #define BIT_SET_AC3_AC7_FAST_EDCA_PKT_TH(x, v) \
- (BIT_CLEAR_AC3_AC7_FAST_EDCA_PKT_TH(x) | \
- BIT_AC3_AC7_FAST_EDCA_PKT_TH(v))
- #define BIT_SHIFT_AC2_FAST_EDCA_PKT_TH 8
- #define BIT_MASK_AC2_FAST_EDCA_PKT_TH 0xf
- #define BIT_AC2_FAST_EDCA_PKT_TH(x) \
- (((x) & BIT_MASK_AC2_FAST_EDCA_PKT_TH) \
- << BIT_SHIFT_AC2_FAST_EDCA_PKT_TH)
- #define BITS_AC2_FAST_EDCA_PKT_TH \
- (BIT_MASK_AC2_FAST_EDCA_PKT_TH << BIT_SHIFT_AC2_FAST_EDCA_PKT_TH)
- #define BIT_CLEAR_AC2_FAST_EDCA_PKT_TH(x) ((x) & (~BITS_AC2_FAST_EDCA_PKT_TH))
- #define BIT_GET_AC2_FAST_EDCA_PKT_TH(x) \
- (((x) >> BIT_SHIFT_AC2_FAST_EDCA_PKT_TH) & \
- BIT_MASK_AC2_FAST_EDCA_PKT_TH)
- #define BIT_SET_AC2_FAST_EDCA_PKT_TH(x, v) \
- (BIT_CLEAR_AC2_FAST_EDCA_PKT_TH(x) | BIT_AC2_FAST_EDCA_PKT_TH(v))
- #define BIT_SHIFT_AC1_FAST_EDCA_PKT_TH 4
- #define BIT_MASK_AC1_FAST_EDCA_PKT_TH 0xf
- #define BIT_AC1_FAST_EDCA_PKT_TH(x) \
- (((x) & BIT_MASK_AC1_FAST_EDCA_PKT_TH) \
- << BIT_SHIFT_AC1_FAST_EDCA_PKT_TH)
- #define BITS_AC1_FAST_EDCA_PKT_TH \
- (BIT_MASK_AC1_FAST_EDCA_PKT_TH << BIT_SHIFT_AC1_FAST_EDCA_PKT_TH)
- #define BIT_CLEAR_AC1_FAST_EDCA_PKT_TH(x) ((x) & (~BITS_AC1_FAST_EDCA_PKT_TH))
- #define BIT_GET_AC1_FAST_EDCA_PKT_TH(x) \
- (((x) >> BIT_SHIFT_AC1_FAST_EDCA_PKT_TH) & \
- BIT_MASK_AC1_FAST_EDCA_PKT_TH)
- #define BIT_SET_AC1_FAST_EDCA_PKT_TH(x, v) \
- (BIT_CLEAR_AC1_FAST_EDCA_PKT_TH(x) | BIT_AC1_FAST_EDCA_PKT_TH(v))
- #define BIT_SHIFT_AC0_FAST_EDCA_PKT_TH 0
- #define BIT_MASK_AC0_FAST_EDCA_PKT_TH 0xf
- #define BIT_AC0_FAST_EDCA_PKT_TH(x) \
- (((x) & BIT_MASK_AC0_FAST_EDCA_PKT_TH) \
- << BIT_SHIFT_AC0_FAST_EDCA_PKT_TH)
- #define BITS_AC0_FAST_EDCA_PKT_TH \
- (BIT_MASK_AC0_FAST_EDCA_PKT_TH << BIT_SHIFT_AC0_FAST_EDCA_PKT_TH)
- #define BIT_CLEAR_AC0_FAST_EDCA_PKT_TH(x) ((x) & (~BITS_AC0_FAST_EDCA_PKT_TH))
- #define BIT_GET_AC0_FAST_EDCA_PKT_TH(x) \
- (((x) >> BIT_SHIFT_AC0_FAST_EDCA_PKT_TH) & \
- BIT_MASK_AC0_FAST_EDCA_PKT_TH)
- #define BIT_SET_AC0_FAST_EDCA_PKT_TH(x, v) \
- (BIT_CLEAR_AC0_FAST_EDCA_PKT_TH(x) | BIT_AC0_FAST_EDCA_PKT_TH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AMPDU_MAX_LENGTH_VHT (Offset 0x0460) */
- #define BIT_SHIFT_AMPDU_MAX_LENGTH_VHT_V1 0
- #define BIT_MASK_AMPDU_MAX_LENGTH_VHT_V1 0xfffff
- #define BIT_AMPDU_MAX_LENGTH_VHT_V1(x) \
- (((x) & BIT_MASK_AMPDU_MAX_LENGTH_VHT_V1) \
- << BIT_SHIFT_AMPDU_MAX_LENGTH_VHT_V1)
- #define BITS_AMPDU_MAX_LENGTH_VHT_V1 \
- (BIT_MASK_AMPDU_MAX_LENGTH_VHT_V1 << BIT_SHIFT_AMPDU_MAX_LENGTH_VHT_V1)
- #define BIT_CLEAR_AMPDU_MAX_LENGTH_VHT_V1(x) \
- ((x) & (~BITS_AMPDU_MAX_LENGTH_VHT_V1))
- #define BIT_GET_AMPDU_MAX_LENGTH_VHT_V1(x) \
- (((x) >> BIT_SHIFT_AMPDU_MAX_LENGTH_VHT_V1) & \
- BIT_MASK_AMPDU_MAX_LENGTH_VHT_V1)
- #define BIT_SET_AMPDU_MAX_LENGTH_VHT_V1(x, v) \
- (BIT_CLEAR_AMPDU_MAX_LENGTH_VHT_V1(x) | BIT_AMPDU_MAX_LENGTH_VHT_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_AMPDU_MAX_LENGTH_VHT (Offset 0x0460) */
- #define BIT_SHIFT_AMPDU_MAX_LENGTH_VHT 0
- #define BIT_MASK_AMPDU_MAX_LENGTH_VHT 0x3ffff
- #define BIT_AMPDU_MAX_LENGTH_VHT(x) \
- (((x) & BIT_MASK_AMPDU_MAX_LENGTH_VHT) \
- << BIT_SHIFT_AMPDU_MAX_LENGTH_VHT)
- #define BITS_AMPDU_MAX_LENGTH_VHT \
- (BIT_MASK_AMPDU_MAX_LENGTH_VHT << BIT_SHIFT_AMPDU_MAX_LENGTH_VHT)
- #define BIT_CLEAR_AMPDU_MAX_LENGTH_VHT(x) ((x) & (~BITS_AMPDU_MAX_LENGTH_VHT))
- #define BIT_GET_AMPDU_MAX_LENGTH_VHT(x) \
- (((x) >> BIT_SHIFT_AMPDU_MAX_LENGTH_VHT) & \
- BIT_MASK_AMPDU_MAX_LENGTH_VHT)
- #define BIT_SET_AMPDU_MAX_LENGTH_VHT(x, v) \
- (BIT_CLEAR_AMPDU_MAX_LENGTH_VHT(x) | BIT_AMPDU_MAX_LENGTH_VHT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RD_RESP_PKT_TH (Offset 0x0463) */
- #define BIT_SHIFT_RD_RESP_PKT_TH 0
- #define BIT_MASK_RD_RESP_PKT_TH 0x1f
- #define BIT_RD_RESP_PKT_TH(x) \
- (((x) & BIT_MASK_RD_RESP_PKT_TH) << BIT_SHIFT_RD_RESP_PKT_TH)
- #define BITS_RD_RESP_PKT_TH \
- (BIT_MASK_RD_RESP_PKT_TH << BIT_SHIFT_RD_RESP_PKT_TH)
- #define BIT_CLEAR_RD_RESP_PKT_TH(x) ((x) & (~BITS_RD_RESP_PKT_TH))
- #define BIT_GET_RD_RESP_PKT_TH(x) \
- (((x) >> BIT_SHIFT_RD_RESP_PKT_TH) & BIT_MASK_RD_RESP_PKT_TH)
- #define BIT_SET_RD_RESP_PKT_TH(x, v) \
- (BIT_CLEAR_RD_RESP_PKT_TH(x) | BIT_RD_RESP_PKT_TH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RD_RESP_PKT_TH (Offset 0x0463) */
- #define BIT_SHIFT_RD_RESP_PKT_TH_V1 0
- #define BIT_MASK_RD_RESP_PKT_TH_V1 0x3f
- #define BIT_RD_RESP_PKT_TH_V1(x) \
- (((x) & BIT_MASK_RD_RESP_PKT_TH_V1) << BIT_SHIFT_RD_RESP_PKT_TH_V1)
- #define BITS_RD_RESP_PKT_TH_V1 \
- (BIT_MASK_RD_RESP_PKT_TH_V1 << BIT_SHIFT_RD_RESP_PKT_TH_V1)
- #define BIT_CLEAR_RD_RESP_PKT_TH_V1(x) ((x) & (~BITS_RD_RESP_PKT_TH_V1))
- #define BIT_GET_RD_RESP_PKT_TH_V1(x) \
- (((x) >> BIT_SHIFT_RD_RESP_PKT_TH_V1) & BIT_MASK_RD_RESP_PKT_TH_V1)
- #define BIT_SET_RD_RESP_PKT_TH_V1(x, v) \
- (BIT_CLEAR_RD_RESP_PKT_TH_V1(x) | BIT_RD_RESP_PKT_TH_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_QUEUEMACID_CMDQ_V1 25
- #define BIT_MASK_QUEUEMACID_CMDQ_V1 0x7f
- #define BIT_QUEUEMACID_CMDQ_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_CMDQ_V1) << BIT_SHIFT_QUEUEMACID_CMDQ_V1)
- #define BITS_QUEUEMACID_CMDQ_V1 \
- (BIT_MASK_QUEUEMACID_CMDQ_V1 << BIT_SHIFT_QUEUEMACID_CMDQ_V1)
- #define BIT_CLEAR_QUEUEMACID_CMDQ_V1(x) ((x) & (~BITS_QUEUEMACID_CMDQ_V1))
- #define BIT_GET_QUEUEMACID_CMDQ_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_CMDQ_V1) & BIT_MASK_QUEUEMACID_CMDQ_V1)
- #define BIT_SET_QUEUEMACID_CMDQ_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_CMDQ_V1(x) | BIT_QUEUEMACID_CMDQ_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_PKT_NUM_CMDQ_V2 24
- #define BIT_MASK_PKT_NUM_CMDQ_V2 0xff
- #define BIT_PKT_NUM_CMDQ_V2(x) \
- (((x) & BIT_MASK_PKT_NUM_CMDQ_V2) << BIT_SHIFT_PKT_NUM_CMDQ_V2)
- #define BITS_PKT_NUM_CMDQ_V2 \
- (BIT_MASK_PKT_NUM_CMDQ_V2 << BIT_SHIFT_PKT_NUM_CMDQ_V2)
- #define BIT_CLEAR_PKT_NUM_CMDQ_V2(x) ((x) & (~BITS_PKT_NUM_CMDQ_V2))
- #define BIT_GET_PKT_NUM_CMDQ_V2(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_CMDQ_V2) & BIT_MASK_PKT_NUM_CMDQ_V2)
- #define BIT_SET_PKT_NUM_CMDQ_V2(x, v) \
- (BIT_CLEAR_PKT_NUM_CMDQ_V2(x) | BIT_PKT_NUM_CMDQ_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_PKT_NUM 23
- #define BIT_MASK_PKT_NUM 0x1ff
- #define BIT_PKT_NUM(x) (((x) & BIT_MASK_PKT_NUM) << BIT_SHIFT_PKT_NUM)
- #define BITS_PKT_NUM (BIT_MASK_PKT_NUM << BIT_SHIFT_PKT_NUM)
- #define BIT_CLEAR_PKT_NUM(x) ((x) & (~BITS_PKT_NUM))
- #define BIT_GET_PKT_NUM(x) (((x) >> BIT_SHIFT_PKT_NUM) & BIT_MASK_PKT_NUM)
- #define BIT_SET_PKT_NUM(x, v) (BIT_CLEAR_PKT_NUM(x) | BIT_PKT_NUM(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_QUEUEAC_CMDQ_V1 23
- #define BIT_MASK_QUEUEAC_CMDQ_V1 0x3
- #define BIT_QUEUEAC_CMDQ_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_CMDQ_V1) << BIT_SHIFT_QUEUEAC_CMDQ_V1)
- #define BITS_QUEUEAC_CMDQ_V1 \
- (BIT_MASK_QUEUEAC_CMDQ_V1 << BIT_SHIFT_QUEUEAC_CMDQ_V1)
- #define BIT_CLEAR_QUEUEAC_CMDQ_V1(x) ((x) & (~BITS_QUEUEAC_CMDQ_V1))
- #define BIT_GET_QUEUEAC_CMDQ_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_CMDQ_V1) & BIT_MASK_QUEUEAC_CMDQ_V1)
- #define BIT_SET_QUEUEAC_CMDQ_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_CMDQ_V1(x) | BIT_QUEUEAC_CMDQ_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_TIDEMPTY_CMDQ_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_TAIL_PKT_CMDQ 16
- #define BIT_MASK_TAIL_PKT_CMDQ 0xff
- #define BIT_TAIL_PKT_CMDQ(x) \
- (((x) & BIT_MASK_TAIL_PKT_CMDQ) << BIT_SHIFT_TAIL_PKT_CMDQ)
- #define BITS_TAIL_PKT_CMDQ (BIT_MASK_TAIL_PKT_CMDQ << BIT_SHIFT_TAIL_PKT_CMDQ)
- #define BIT_CLEAR_TAIL_PKT_CMDQ(x) ((x) & (~BITS_TAIL_PKT_CMDQ))
- #define BIT_GET_TAIL_PKT_CMDQ(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_CMDQ) & BIT_MASK_TAIL_PKT_CMDQ)
- #define BIT_SET_TAIL_PKT_CMDQ(x, v) \
- (BIT_CLEAR_TAIL_PKT_CMDQ(x) | BIT_TAIL_PKT_CMDQ(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_TAIL_PKT_CMDQ_V2 11
- #define BIT_MASK_TAIL_PKT_CMDQ_V2 0x7ff
- #define BIT_TAIL_PKT_CMDQ_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_CMDQ_V2) << BIT_SHIFT_TAIL_PKT_CMDQ_V2)
- #define BITS_TAIL_PKT_CMDQ_V2 \
- (BIT_MASK_TAIL_PKT_CMDQ_V2 << BIT_SHIFT_TAIL_PKT_CMDQ_V2)
- #define BIT_CLEAR_TAIL_PKT_CMDQ_V2(x) ((x) & (~BITS_TAIL_PKT_CMDQ_V2))
- #define BIT_GET_TAIL_PKT_CMDQ_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_CMDQ_V2) & BIT_MASK_TAIL_PKT_CMDQ_V2)
- #define BIT_SET_TAIL_PKT_CMDQ_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_CMDQ_V2(x) | BIT_TAIL_PKT_CMDQ_V2(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_NEW_EDCA_CTRL_V1 (Offset 0x0464) */
- #define BIT_SHIFT_RANDOM_VALUE_SHIFT 9
- #define BIT_MASK_RANDOM_VALUE_SHIFT 0x7
- #define BIT_RANDOM_VALUE_SHIFT(x) \
- (((x) & BIT_MASK_RANDOM_VALUE_SHIFT) << BIT_SHIFT_RANDOM_VALUE_SHIFT)
- #define BITS_RANDOM_VALUE_SHIFT \
- (BIT_MASK_RANDOM_VALUE_SHIFT << BIT_SHIFT_RANDOM_VALUE_SHIFT)
- #define BIT_CLEAR_RANDOM_VALUE_SHIFT(x) ((x) & (~BITS_RANDOM_VALUE_SHIFT))
- #define BIT_GET_RANDOM_VALUE_SHIFT(x) \
- (((x) >> BIT_SHIFT_RANDOM_VALUE_SHIFT) & BIT_MASK_RANDOM_VALUE_SHIFT)
- #define BIT_SET_RANDOM_VALUE_SHIFT(x, v) \
- (BIT_CLEAR_RANDOM_VALUE_SHIFT(x) | BIT_RANDOM_VALUE_SHIFT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_PKT_NUM_CMDQ 8
- #define BIT_MASK_PKT_NUM_CMDQ 0xff
- #define BIT_PKT_NUM_CMDQ(x) \
- (((x) & BIT_MASK_PKT_NUM_CMDQ) << BIT_SHIFT_PKT_NUM_CMDQ)
- #define BITS_PKT_NUM_CMDQ (BIT_MASK_PKT_NUM_CMDQ << BIT_SHIFT_PKT_NUM_CMDQ)
- #define BIT_CLEAR_PKT_NUM_CMDQ(x) ((x) & (~BITS_PKT_NUM_CMDQ))
- #define BIT_GET_PKT_NUM_CMDQ(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_CMDQ) & BIT_MASK_PKT_NUM_CMDQ)
- #define BIT_SET_PKT_NUM_CMDQ(x, v) \
- (BIT_CLEAR_PKT_NUM_CMDQ(x) | BIT_PKT_NUM_CMDQ(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_NEW_EDCA_CTRL_V1 (Offset 0x0464) */
- #define BIT_ENABLE_NEW_EDCA BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_HEAD_PKT_CMDQ 0
- #define BIT_MASK_HEAD_PKT_CMDQ 0xff
- #define BIT_HEAD_PKT_CMDQ(x) \
- (((x) & BIT_MASK_HEAD_PKT_CMDQ) << BIT_SHIFT_HEAD_PKT_CMDQ)
- #define BITS_HEAD_PKT_CMDQ (BIT_MASK_HEAD_PKT_CMDQ << BIT_SHIFT_HEAD_PKT_CMDQ)
- #define BIT_CLEAR_HEAD_PKT_CMDQ(x) ((x) & (~BITS_HEAD_PKT_CMDQ))
- #define BIT_GET_HEAD_PKT_CMDQ(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_CMDQ) & BIT_MASK_HEAD_PKT_CMDQ)
- #define BIT_SET_HEAD_PKT_CMDQ(x, v) \
- (BIT_CLEAR_HEAD_PKT_CMDQ(x) | BIT_HEAD_PKT_CMDQ(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CMDQ_INFO (Offset 0x0464) */
- #define BIT_SHIFT_HEAD_PKT_CMDQ_V1 0
- #define BIT_MASK_HEAD_PKT_CMDQ_V1 0x7ff
- #define BIT_HEAD_PKT_CMDQ_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_CMDQ_V1) << BIT_SHIFT_HEAD_PKT_CMDQ_V1)
- #define BITS_HEAD_PKT_CMDQ_V1 \
- (BIT_MASK_HEAD_PKT_CMDQ_V1 << BIT_SHIFT_HEAD_PKT_CMDQ_V1)
- #define BIT_CLEAR_HEAD_PKT_CMDQ_V1(x) ((x) & (~BITS_HEAD_PKT_CMDQ_V1))
- #define BIT_GET_HEAD_PKT_CMDQ_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_CMDQ_V1) & BIT_MASK_HEAD_PKT_CMDQ_V1)
- #define BIT_SET_HEAD_PKT_CMDQ_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_CMDQ_V1(x) | BIT_HEAD_PKT_CMDQ_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_NEW_EDCA_CTRL_V1 (Offset 0x0464) */
- #define BIT_SHIFT_MEDIUM_HAS_IDKE_TRIGGER 0
- #define BIT_MASK_MEDIUM_HAS_IDKE_TRIGGER 0xff
- #define BIT_MEDIUM_HAS_IDKE_TRIGGER(x) \
- (((x) & BIT_MASK_MEDIUM_HAS_IDKE_TRIGGER) \
- << BIT_SHIFT_MEDIUM_HAS_IDKE_TRIGGER)
- #define BITS_MEDIUM_HAS_IDKE_TRIGGER \
- (BIT_MASK_MEDIUM_HAS_IDKE_TRIGGER << BIT_SHIFT_MEDIUM_HAS_IDKE_TRIGGER)
- #define BIT_CLEAR_MEDIUM_HAS_IDKE_TRIGGER(x) \
- ((x) & (~BITS_MEDIUM_HAS_IDKE_TRIGGER))
- #define BIT_GET_MEDIUM_HAS_IDKE_TRIGGER(x) \
- (((x) >> BIT_SHIFT_MEDIUM_HAS_IDKE_TRIGGER) & \
- BIT_MASK_MEDIUM_HAS_IDKE_TRIGGER)
- #define BIT_SET_MEDIUM_HAS_IDKE_TRIGGER(x, v) \
- (BIT_CLEAR_MEDIUM_HAS_IDKE_TRIGGER(x) | BIT_MEDIUM_HAS_IDKE_TRIGGER(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q4_INFO (Offset 0x0468) */
- #define BIT_SHIFT_QUEUEMACID_Q4_V1 25
- #define BIT_MASK_QUEUEMACID_Q4_V1 0x7f
- #define BIT_QUEUEMACID_Q4_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_Q4_V1) << BIT_SHIFT_QUEUEMACID_Q4_V1)
- #define BITS_QUEUEMACID_Q4_V1 \
- (BIT_MASK_QUEUEMACID_Q4_V1 << BIT_SHIFT_QUEUEMACID_Q4_V1)
- #define BIT_CLEAR_QUEUEMACID_Q4_V1(x) ((x) & (~BITS_QUEUEMACID_Q4_V1))
- #define BIT_GET_QUEUEMACID_Q4_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_Q4_V1) & BIT_MASK_QUEUEMACID_Q4_V1)
- #define BIT_SET_QUEUEMACID_Q4_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_Q4_V1(x) | BIT_QUEUEMACID_Q4_V1(v))
- #define BIT_SHIFT_QUEUEAC_Q4_V1 23
- #define BIT_MASK_QUEUEAC_Q4_V1 0x3
- #define BIT_QUEUEAC_Q4_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_Q4_V1) << BIT_SHIFT_QUEUEAC_Q4_V1)
- #define BITS_QUEUEAC_Q4_V1 (BIT_MASK_QUEUEAC_Q4_V1 << BIT_SHIFT_QUEUEAC_Q4_V1)
- #define BIT_CLEAR_QUEUEAC_Q4_V1(x) ((x) & (~BITS_QUEUEAC_Q4_V1))
- #define BIT_GET_QUEUEAC_Q4_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_Q4_V1) & BIT_MASK_QUEUEAC_Q4_V1)
- #define BIT_SET_QUEUEAC_Q4_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_Q4_V1(x) | BIT_QUEUEAC_Q4_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q4_INFO (Offset 0x0468) */
- #define BIT_TIDEMPTY_Q4_V1 BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACQ_STOP_V2 (Offset 0x0468) */
- #define BIT_AC19Q_STOP BIT(19)
- #define BIT_AC18Q_STOP BIT(18)
- #define BIT_AC17Q_STOP BIT(17)
- #define BIT_AC16Q_STOP BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q4_INFO (Offset 0x0468) */
- #define BIT_SHIFT_TAIL_PKT_Q4_V1 15
- #define BIT_MASK_TAIL_PKT_Q4_V1 0xff
- #define BIT_TAIL_PKT_Q4_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q4_V1) << BIT_SHIFT_TAIL_PKT_Q4_V1)
- #define BITS_TAIL_PKT_Q4_V1 \
- (BIT_MASK_TAIL_PKT_Q4_V1 << BIT_SHIFT_TAIL_PKT_Q4_V1)
- #define BIT_CLEAR_TAIL_PKT_Q4_V1(x) ((x) & (~BITS_TAIL_PKT_Q4_V1))
- #define BIT_GET_TAIL_PKT_Q4_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q4_V1) & BIT_MASK_TAIL_PKT_Q4_V1)
- #define BIT_SET_TAIL_PKT_Q4_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q4_V1(x) | BIT_TAIL_PKT_Q4_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_ACQ_STOP_V2 (Offset 0x0468) */
- #define BIT_AC15Q_STOP BIT(15)
- #define BIT_AC14Q_STOP BIT(14)
- #define BIT_AC13Q_STOP BIT(13)
- #define BIT_AC12Q_STOP BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q4_INFO (Offset 0x0468) */
- #define BIT_SHIFT_TAIL_PKT_Q4_V2 11
- #define BIT_MASK_TAIL_PKT_Q4_V2 0x7ff
- #define BIT_TAIL_PKT_Q4_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q4_V2) << BIT_SHIFT_TAIL_PKT_Q4_V2)
- #define BITS_TAIL_PKT_Q4_V2 \
- (BIT_MASK_TAIL_PKT_Q4_V2 << BIT_SHIFT_TAIL_PKT_Q4_V2)
- #define BIT_CLEAR_TAIL_PKT_Q4_V2(x) ((x) & (~BITS_TAIL_PKT_Q4_V2))
- #define BIT_GET_TAIL_PKT_Q4_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q4_V2) & BIT_MASK_TAIL_PKT_Q4_V2)
- #define BIT_SET_TAIL_PKT_Q4_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q4_V2(x) | BIT_TAIL_PKT_Q4_V2(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_ACQ_STOP_V2 (Offset 0x0468) */
- #define BIT_AC11Q_STOP BIT(11)
- #define BIT_AC10Q_STOP BIT(10)
- #define BIT_AC9Q_STOP BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q4_INFO (Offset 0x0468) */
- #define BIT_SHIFT_PKT_NUM_Q4_V1 8
- #define BIT_MASK_PKT_NUM_Q4_V1 0x7f
- #define BIT_PKT_NUM_Q4_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_Q4_V1) << BIT_SHIFT_PKT_NUM_Q4_V1)
- #define BITS_PKT_NUM_Q4_V1 (BIT_MASK_PKT_NUM_Q4_V1 << BIT_SHIFT_PKT_NUM_Q4_V1)
- #define BIT_CLEAR_PKT_NUM_Q4_V1(x) ((x) & (~BITS_PKT_NUM_Q4_V1))
- #define BIT_GET_PKT_NUM_Q4_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_Q4_V1) & BIT_MASK_PKT_NUM_Q4_V1)
- #define BIT_SET_PKT_NUM_Q4_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_Q4_V1(x) | BIT_PKT_NUM_Q4_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_ACQ_STOP_V2 (Offset 0x0468) */
- #define BIT_AC8Q_STOP BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q4_INFO (Offset 0x0468) */
- #define BIT_SHIFT_HEAD_PKT_Q4 0
- #define BIT_MASK_HEAD_PKT_Q4 0xff
- #define BIT_HEAD_PKT_Q4(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q4) << BIT_SHIFT_HEAD_PKT_Q4)
- #define BITS_HEAD_PKT_Q4 (BIT_MASK_HEAD_PKT_Q4 << BIT_SHIFT_HEAD_PKT_Q4)
- #define BIT_CLEAR_HEAD_PKT_Q4(x) ((x) & (~BITS_HEAD_PKT_Q4))
- #define BIT_GET_HEAD_PKT_Q4(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q4) & BIT_MASK_HEAD_PKT_Q4)
- #define BIT_SET_HEAD_PKT_Q4(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q4(x) | BIT_HEAD_PKT_Q4(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q4_INFO (Offset 0x0468) */
- #define BIT_SHIFT_HEAD_PKT_Q4_V1 0
- #define BIT_MASK_HEAD_PKT_Q4_V1 0x7ff
- #define BIT_HEAD_PKT_Q4_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q4_V1) << BIT_SHIFT_HEAD_PKT_Q4_V1)
- #define BITS_HEAD_PKT_Q4_V1 \
- (BIT_MASK_HEAD_PKT_Q4_V1 << BIT_SHIFT_HEAD_PKT_Q4_V1)
- #define BIT_CLEAR_HEAD_PKT_Q4_V1(x) ((x) & (~BITS_HEAD_PKT_Q4_V1))
- #define BIT_GET_HEAD_PKT_Q4_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q4_V1) & BIT_MASK_HEAD_PKT_Q4_V1)
- #define BIT_SET_HEAD_PKT_Q4_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q4_V1(x) | BIT_HEAD_PKT_Q4_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q5_INFO (Offset 0x046C) */
- #define BIT_SHIFT_QUEUEMACID_Q5_V1 25
- #define BIT_MASK_QUEUEMACID_Q5_V1 0x7f
- #define BIT_QUEUEMACID_Q5_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_Q5_V1) << BIT_SHIFT_QUEUEMACID_Q5_V1)
- #define BITS_QUEUEMACID_Q5_V1 \
- (BIT_MASK_QUEUEMACID_Q5_V1 << BIT_SHIFT_QUEUEMACID_Q5_V1)
- #define BIT_CLEAR_QUEUEMACID_Q5_V1(x) ((x) & (~BITS_QUEUEMACID_Q5_V1))
- #define BIT_GET_QUEUEMACID_Q5_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_Q5_V1) & BIT_MASK_QUEUEMACID_Q5_V1)
- #define BIT_SET_QUEUEMACID_Q5_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_Q5_V1(x) | BIT_QUEUEMACID_Q5_V1(v))
- #define BIT_SHIFT_QUEUEAC_Q5_V1 23
- #define BIT_MASK_QUEUEAC_Q5_V1 0x3
- #define BIT_QUEUEAC_Q5_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_Q5_V1) << BIT_SHIFT_QUEUEAC_Q5_V1)
- #define BITS_QUEUEAC_Q5_V1 (BIT_MASK_QUEUEAC_Q5_V1 << BIT_SHIFT_QUEUEAC_Q5_V1)
- #define BIT_CLEAR_QUEUEAC_Q5_V1(x) ((x) & (~BITS_QUEUEAC_Q5_V1))
- #define BIT_GET_QUEUEAC_Q5_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_Q5_V1) & BIT_MASK_QUEUEAC_Q5_V1)
- #define BIT_SET_QUEUEAC_Q5_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_Q5_V1(x) | BIT_QUEUEAC_Q5_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q5_INFO (Offset 0x046C) */
- #define BIT_TIDEMPTY_Q5_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q5_INFO (Offset 0x046C) */
- #define BIT_SHIFT_TAIL_PKT_Q5_V1 15
- #define BIT_MASK_TAIL_PKT_Q5_V1 0xff
- #define BIT_TAIL_PKT_Q5_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q5_V1) << BIT_SHIFT_TAIL_PKT_Q5_V1)
- #define BITS_TAIL_PKT_Q5_V1 \
- (BIT_MASK_TAIL_PKT_Q5_V1 << BIT_SHIFT_TAIL_PKT_Q5_V1)
- #define BIT_CLEAR_TAIL_PKT_Q5_V1(x) ((x) & (~BITS_TAIL_PKT_Q5_V1))
- #define BIT_GET_TAIL_PKT_Q5_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q5_V1) & BIT_MASK_TAIL_PKT_Q5_V1)
- #define BIT_SET_TAIL_PKT_Q5_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q5_V1(x) | BIT_TAIL_PKT_Q5_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q5_INFO (Offset 0x046C) */
- #define BIT_SHIFT_TAIL_PKT_Q5_V2 11
- #define BIT_MASK_TAIL_PKT_Q5_V2 0x7ff
- #define BIT_TAIL_PKT_Q5_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q5_V2) << BIT_SHIFT_TAIL_PKT_Q5_V2)
- #define BITS_TAIL_PKT_Q5_V2 \
- (BIT_MASK_TAIL_PKT_Q5_V2 << BIT_SHIFT_TAIL_PKT_Q5_V2)
- #define BIT_CLEAR_TAIL_PKT_Q5_V2(x) ((x) & (~BITS_TAIL_PKT_Q5_V2))
- #define BIT_GET_TAIL_PKT_Q5_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q5_V2) & BIT_MASK_TAIL_PKT_Q5_V2)
- #define BIT_SET_TAIL_PKT_Q5_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q5_V2(x) | BIT_TAIL_PKT_Q5_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q5_INFO (Offset 0x046C) */
- #define BIT_SHIFT_PKT_NUM_Q5_V1 8
- #define BIT_MASK_PKT_NUM_Q5_V1 0x7f
- #define BIT_PKT_NUM_Q5_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_Q5_V1) << BIT_SHIFT_PKT_NUM_Q5_V1)
- #define BITS_PKT_NUM_Q5_V1 (BIT_MASK_PKT_NUM_Q5_V1 << BIT_SHIFT_PKT_NUM_Q5_V1)
- #define BIT_CLEAR_PKT_NUM_Q5_V1(x) ((x) & (~BITS_PKT_NUM_Q5_V1))
- #define BIT_GET_PKT_NUM_Q5_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_Q5_V1) & BIT_MASK_PKT_NUM_Q5_V1)
- #define BIT_SET_PKT_NUM_Q5_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_Q5_V1(x) | BIT_PKT_NUM_Q5_V1(v))
- #define BIT_SHIFT_HEAD_PKT_Q5 0
- #define BIT_MASK_HEAD_PKT_Q5 0xff
- #define BIT_HEAD_PKT_Q5(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q5) << BIT_SHIFT_HEAD_PKT_Q5)
- #define BITS_HEAD_PKT_Q5 (BIT_MASK_HEAD_PKT_Q5 << BIT_SHIFT_HEAD_PKT_Q5)
- #define BIT_CLEAR_HEAD_PKT_Q5(x) ((x) & (~BITS_HEAD_PKT_Q5))
- #define BIT_GET_HEAD_PKT_Q5(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q5) & BIT_MASK_HEAD_PKT_Q5)
- #define BIT_SET_HEAD_PKT_Q5(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q5(x) | BIT_HEAD_PKT_Q5(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q5_INFO (Offset 0x046C) */
- #define BIT_SHIFT_HEAD_PKT_Q5_V1 0
- #define BIT_MASK_HEAD_PKT_Q5_V1 0x7ff
- #define BIT_HEAD_PKT_Q5_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q5_V1) << BIT_SHIFT_HEAD_PKT_Q5_V1)
- #define BITS_HEAD_PKT_Q5_V1 \
- (BIT_MASK_HEAD_PKT_Q5_V1 << BIT_SHIFT_HEAD_PKT_Q5_V1)
- #define BIT_CLEAR_HEAD_PKT_Q5_V1(x) ((x) & (~BITS_HEAD_PKT_Q5_V1))
- #define BIT_GET_HEAD_PKT_Q5_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q5_V1) & BIT_MASK_HEAD_PKT_Q5_V1)
- #define BIT_SET_HEAD_PKT_Q5_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q5_V1(x) | BIT_HEAD_PKT_Q5_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q6_INFO (Offset 0x0470) */
- #define BIT_SHIFT_QUEUEMACID_Q6_V1 25
- #define BIT_MASK_QUEUEMACID_Q6_V1 0x7f
- #define BIT_QUEUEMACID_Q6_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_Q6_V1) << BIT_SHIFT_QUEUEMACID_Q6_V1)
- #define BITS_QUEUEMACID_Q6_V1 \
- (BIT_MASK_QUEUEMACID_Q6_V1 << BIT_SHIFT_QUEUEMACID_Q6_V1)
- #define BIT_CLEAR_QUEUEMACID_Q6_V1(x) ((x) & (~BITS_QUEUEMACID_Q6_V1))
- #define BIT_GET_QUEUEMACID_Q6_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_Q6_V1) & BIT_MASK_QUEUEMACID_Q6_V1)
- #define BIT_SET_QUEUEMACID_Q6_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_Q6_V1(x) | BIT_QUEUEMACID_Q6_V1(v))
- #define BIT_SHIFT_QUEUEAC_Q6_V1 23
- #define BIT_MASK_QUEUEAC_Q6_V1 0x3
- #define BIT_QUEUEAC_Q6_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_Q6_V1) << BIT_SHIFT_QUEUEAC_Q6_V1)
- #define BITS_QUEUEAC_Q6_V1 (BIT_MASK_QUEUEAC_Q6_V1 << BIT_SHIFT_QUEUEAC_Q6_V1)
- #define BIT_CLEAR_QUEUEAC_Q6_V1(x) ((x) & (~BITS_QUEUEAC_Q6_V1))
- #define BIT_GET_QUEUEAC_Q6_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_Q6_V1) & BIT_MASK_QUEUEAC_Q6_V1)
- #define BIT_SET_QUEUEAC_Q6_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_Q6_V1(x) | BIT_QUEUEAC_Q6_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q6_INFO (Offset 0x0470) */
- #define BIT_TIDEMPTY_Q6_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q6_INFO (Offset 0x0470) */
- #define BIT_SHIFT_TAIL_PKT_Q6_V1 15
- #define BIT_MASK_TAIL_PKT_Q6_V1 0xff
- #define BIT_TAIL_PKT_Q6_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q6_V1) << BIT_SHIFT_TAIL_PKT_Q6_V1)
- #define BITS_TAIL_PKT_Q6_V1 \
- (BIT_MASK_TAIL_PKT_Q6_V1 << BIT_SHIFT_TAIL_PKT_Q6_V1)
- #define BIT_CLEAR_TAIL_PKT_Q6_V1(x) ((x) & (~BITS_TAIL_PKT_Q6_V1))
- #define BIT_GET_TAIL_PKT_Q6_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q6_V1) & BIT_MASK_TAIL_PKT_Q6_V1)
- #define BIT_SET_TAIL_PKT_Q6_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q6_V1(x) | BIT_TAIL_PKT_Q6_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q6_INFO (Offset 0x0470) */
- #define BIT_SHIFT_TAIL_PKT_Q6_V2 11
- #define BIT_MASK_TAIL_PKT_Q6_V2 0x7ff
- #define BIT_TAIL_PKT_Q6_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q6_V2) << BIT_SHIFT_TAIL_PKT_Q6_V2)
- #define BITS_TAIL_PKT_Q6_V2 \
- (BIT_MASK_TAIL_PKT_Q6_V2 << BIT_SHIFT_TAIL_PKT_Q6_V2)
- #define BIT_CLEAR_TAIL_PKT_Q6_V2(x) ((x) & (~BITS_TAIL_PKT_Q6_V2))
- #define BIT_GET_TAIL_PKT_Q6_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q6_V2) & BIT_MASK_TAIL_PKT_Q6_V2)
- #define BIT_SET_TAIL_PKT_Q6_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q6_V2(x) | BIT_TAIL_PKT_Q6_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q6_INFO (Offset 0x0470) */
- #define BIT_SHIFT_PKT_NUM_Q6_V1 8
- #define BIT_MASK_PKT_NUM_Q6_V1 0x7f
- #define BIT_PKT_NUM_Q6_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_Q6_V1) << BIT_SHIFT_PKT_NUM_Q6_V1)
- #define BITS_PKT_NUM_Q6_V1 (BIT_MASK_PKT_NUM_Q6_V1 << BIT_SHIFT_PKT_NUM_Q6_V1)
- #define BIT_CLEAR_PKT_NUM_Q6_V1(x) ((x) & (~BITS_PKT_NUM_Q6_V1))
- #define BIT_GET_PKT_NUM_Q6_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_Q6_V1) & BIT_MASK_PKT_NUM_Q6_V1)
- #define BIT_SET_PKT_NUM_Q6_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_Q6_V1(x) | BIT_PKT_NUM_Q6_V1(v))
- #define BIT_SHIFT_HEAD_PKT_Q6 0
- #define BIT_MASK_HEAD_PKT_Q6 0xff
- #define BIT_HEAD_PKT_Q6(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q6) << BIT_SHIFT_HEAD_PKT_Q6)
- #define BITS_HEAD_PKT_Q6 (BIT_MASK_HEAD_PKT_Q6 << BIT_SHIFT_HEAD_PKT_Q6)
- #define BIT_CLEAR_HEAD_PKT_Q6(x) ((x) & (~BITS_HEAD_PKT_Q6))
- #define BIT_GET_HEAD_PKT_Q6(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q6) & BIT_MASK_HEAD_PKT_Q6)
- #define BIT_SET_HEAD_PKT_Q6(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q6(x) | BIT_HEAD_PKT_Q6(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q6_INFO (Offset 0x0470) */
- #define BIT_SHIFT_HEAD_PKT_Q6_V1 0
- #define BIT_MASK_HEAD_PKT_Q6_V1 0x7ff
- #define BIT_HEAD_PKT_Q6_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q6_V1) << BIT_SHIFT_HEAD_PKT_Q6_V1)
- #define BITS_HEAD_PKT_Q6_V1 \
- (BIT_MASK_HEAD_PKT_Q6_V1 << BIT_SHIFT_HEAD_PKT_Q6_V1)
- #define BIT_CLEAR_HEAD_PKT_Q6_V1(x) ((x) & (~BITS_HEAD_PKT_Q6_V1))
- #define BIT_GET_HEAD_PKT_Q6_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q6_V1) & BIT_MASK_HEAD_PKT_Q6_V1)
- #define BIT_SET_HEAD_PKT_Q6_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q6_V1(x) | BIT_HEAD_PKT_Q6_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q7_INFO (Offset 0x0474) */
- #define BIT_SHIFT_QUEUEMACID_Q7_V1 25
- #define BIT_MASK_QUEUEMACID_Q7_V1 0x7f
- #define BIT_QUEUEMACID_Q7_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_Q7_V1) << BIT_SHIFT_QUEUEMACID_Q7_V1)
- #define BITS_QUEUEMACID_Q7_V1 \
- (BIT_MASK_QUEUEMACID_Q7_V1 << BIT_SHIFT_QUEUEMACID_Q7_V1)
- #define BIT_CLEAR_QUEUEMACID_Q7_V1(x) ((x) & (~BITS_QUEUEMACID_Q7_V1))
- #define BIT_GET_QUEUEMACID_Q7_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_Q7_V1) & BIT_MASK_QUEUEMACID_Q7_V1)
- #define BIT_SET_QUEUEMACID_Q7_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_Q7_V1(x) | BIT_QUEUEMACID_Q7_V1(v))
- #define BIT_SHIFT_QUEUEAC_Q7_V1 23
- #define BIT_MASK_QUEUEAC_Q7_V1 0x3
- #define BIT_QUEUEAC_Q7_V1(x) \
- (((x) & BIT_MASK_QUEUEAC_Q7_V1) << BIT_SHIFT_QUEUEAC_Q7_V1)
- #define BITS_QUEUEAC_Q7_V1 (BIT_MASK_QUEUEAC_Q7_V1 << BIT_SHIFT_QUEUEAC_Q7_V1)
- #define BIT_CLEAR_QUEUEAC_Q7_V1(x) ((x) & (~BITS_QUEUEAC_Q7_V1))
- #define BIT_GET_QUEUEAC_Q7_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_Q7_V1) & BIT_MASK_QUEUEAC_Q7_V1)
- #define BIT_SET_QUEUEAC_Q7_V1(x, v) \
- (BIT_CLEAR_QUEUEAC_Q7_V1(x) | BIT_QUEUEAC_Q7_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q7_INFO (Offset 0x0474) */
- #define BIT_TIDEMPTY_Q7_V1 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q7_INFO (Offset 0x0474) */
- #define BIT_SHIFT_TAIL_PKT_Q7_V1 15
- #define BIT_MASK_TAIL_PKT_Q7_V1 0xff
- #define BIT_TAIL_PKT_Q7_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q7_V1) << BIT_SHIFT_TAIL_PKT_Q7_V1)
- #define BITS_TAIL_PKT_Q7_V1 \
- (BIT_MASK_TAIL_PKT_Q7_V1 << BIT_SHIFT_TAIL_PKT_Q7_V1)
- #define BIT_CLEAR_TAIL_PKT_Q7_V1(x) ((x) & (~BITS_TAIL_PKT_Q7_V1))
- #define BIT_GET_TAIL_PKT_Q7_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q7_V1) & BIT_MASK_TAIL_PKT_Q7_V1)
- #define BIT_SET_TAIL_PKT_Q7_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q7_V1(x) | BIT_TAIL_PKT_Q7_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q7_INFO (Offset 0x0474) */
- #define BIT_SHIFT_TAIL_PKT_Q7_V2 11
- #define BIT_MASK_TAIL_PKT_Q7_V2 0x7ff
- #define BIT_TAIL_PKT_Q7_V2(x) \
- (((x) & BIT_MASK_TAIL_PKT_Q7_V2) << BIT_SHIFT_TAIL_PKT_Q7_V2)
- #define BITS_TAIL_PKT_Q7_V2 \
- (BIT_MASK_TAIL_PKT_Q7_V2 << BIT_SHIFT_TAIL_PKT_Q7_V2)
- #define BIT_CLEAR_TAIL_PKT_Q7_V2(x) ((x) & (~BITS_TAIL_PKT_Q7_V2))
- #define BIT_GET_TAIL_PKT_Q7_V2(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_Q7_V2) & BIT_MASK_TAIL_PKT_Q7_V2)
- #define BIT_SET_TAIL_PKT_Q7_V2(x, v) \
- (BIT_CLEAR_TAIL_PKT_Q7_V2(x) | BIT_TAIL_PKT_Q7_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_Q7_INFO (Offset 0x0474) */
- #define BIT_SHIFT_PKT_NUM_Q7_V1 8
- #define BIT_MASK_PKT_NUM_Q7_V1 0x7f
- #define BIT_PKT_NUM_Q7_V1(x) \
- (((x) & BIT_MASK_PKT_NUM_Q7_V1) << BIT_SHIFT_PKT_NUM_Q7_V1)
- #define BITS_PKT_NUM_Q7_V1 (BIT_MASK_PKT_NUM_Q7_V1 << BIT_SHIFT_PKT_NUM_Q7_V1)
- #define BIT_CLEAR_PKT_NUM_Q7_V1(x) ((x) & (~BITS_PKT_NUM_Q7_V1))
- #define BIT_GET_PKT_NUM_Q7_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_Q7_V1) & BIT_MASK_PKT_NUM_Q7_V1)
- #define BIT_SET_PKT_NUM_Q7_V1(x, v) \
- (BIT_CLEAR_PKT_NUM_Q7_V1(x) | BIT_PKT_NUM_Q7_V1(v))
- #define BIT_SHIFT_HEAD_PKT_Q7 0
- #define BIT_MASK_HEAD_PKT_Q7 0xff
- #define BIT_HEAD_PKT_Q7(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q7) << BIT_SHIFT_HEAD_PKT_Q7)
- #define BITS_HEAD_PKT_Q7 (BIT_MASK_HEAD_PKT_Q7 << BIT_SHIFT_HEAD_PKT_Q7)
- #define BIT_CLEAR_HEAD_PKT_Q7(x) ((x) & (~BITS_HEAD_PKT_Q7))
- #define BIT_GET_HEAD_PKT_Q7(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q7) & BIT_MASK_HEAD_PKT_Q7)
- #define BIT_SET_HEAD_PKT_Q7(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q7(x) | BIT_HEAD_PKT_Q7(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q7_INFO (Offset 0x0474) */
- #define BIT_SHIFT_HEAD_PKT_Q7_V1 0
- #define BIT_MASK_HEAD_PKT_Q7_V1 0x7ff
- #define BIT_HEAD_PKT_Q7_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_Q7_V1) << BIT_SHIFT_HEAD_PKT_Q7_V1)
- #define BITS_HEAD_PKT_Q7_V1 \
- (BIT_MASK_HEAD_PKT_Q7_V1 << BIT_SHIFT_HEAD_PKT_Q7_V1)
- #define BIT_CLEAR_HEAD_PKT_Q7_V1(x) ((x) & (~BITS_HEAD_PKT_Q7_V1))
- #define BIT_GET_HEAD_PKT_Q7_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_Q7_V1) & BIT_MASK_HEAD_PKT_Q7_V1)
- #define BIT_SET_HEAD_PKT_Q7_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_Q7_V1(x) | BIT_HEAD_PKT_Q7_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_LBK_BUF_HD_V1 (Offset 0x0478) */
- #define BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1 0
- #define BIT_MASK_WMAC_LBK_BUF_HEAD_V1 0xfff
- #define BIT_WMAC_LBK_BUF_HEAD_V1(x) \
- (((x) & BIT_MASK_WMAC_LBK_BUF_HEAD_V1) \
- << BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1)
- #define BITS_WMAC_LBK_BUF_HEAD_V1 \
- (BIT_MASK_WMAC_LBK_BUF_HEAD_V1 << BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1)
- #define BIT_CLEAR_WMAC_LBK_BUF_HEAD_V1(x) ((x) & (~BITS_WMAC_LBK_BUF_HEAD_V1))
- #define BIT_GET_WMAC_LBK_BUF_HEAD_V1(x) \
- (((x) >> BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1) & \
- BIT_MASK_WMAC_LBK_BUF_HEAD_V1)
- #define BIT_SET_WMAC_LBK_BUF_HEAD_V1(x, v) \
- (BIT_CLEAR_WMAC_LBK_BUF_HEAD_V1(x) | BIT_WMAC_LBK_BUF_HEAD_V1(v))
- /* 2 REG_MGQ_BDNY_V1 (Offset 0x047A) */
- #define BIT_SHIFT_MGQ_PGBNDY_V1 0
- #define BIT_MASK_MGQ_PGBNDY_V1 0xfff
- #define BIT_MGQ_PGBNDY_V1(x) \
- (((x) & BIT_MASK_MGQ_PGBNDY_V1) << BIT_SHIFT_MGQ_PGBNDY_V1)
- #define BITS_MGQ_PGBNDY_V1 (BIT_MASK_MGQ_PGBNDY_V1 << BIT_SHIFT_MGQ_PGBNDY_V1)
- #define BIT_CLEAR_MGQ_PGBNDY_V1(x) ((x) & (~BITS_MGQ_PGBNDY_V1))
- #define BIT_GET_MGQ_PGBNDY_V1(x) \
- (((x) >> BIT_SHIFT_MGQ_PGBNDY_V1) & BIT_MASK_MGQ_PGBNDY_V1)
- #define BIT_SET_MGQ_PGBNDY_V1(x, v) \
- (BIT_CLEAR_MGQ_PGBNDY_V1(x) | BIT_MGQ_PGBNDY_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_CTRL (Offset 0x047C) */
- #define BIT_SHIFT_SPC_READ_PTR 24
- #define BIT_MASK_SPC_READ_PTR 0xf
- #define BIT_SPC_READ_PTR(x) \
- (((x) & BIT_MASK_SPC_READ_PTR) << BIT_SHIFT_SPC_READ_PTR)
- #define BITS_SPC_READ_PTR (BIT_MASK_SPC_READ_PTR << BIT_SHIFT_SPC_READ_PTR)
- #define BIT_CLEAR_SPC_READ_PTR(x) ((x) & (~BITS_SPC_READ_PTR))
- #define BIT_GET_SPC_READ_PTR(x) \
- (((x) >> BIT_SHIFT_SPC_READ_PTR) & BIT_MASK_SPC_READ_PTR)
- #define BIT_SET_SPC_READ_PTR(x, v) \
- (BIT_CLEAR_SPC_READ_PTR(x) | BIT_SPC_READ_PTR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_CTRL (Offset 0x047C) */
- #define BIT_SHIFT_TRXRPT_TIMER_TH 24
- #define BIT_MASK_TRXRPT_TIMER_TH 0xff
- #define BIT_TRXRPT_TIMER_TH(x) \
- (((x) & BIT_MASK_TRXRPT_TIMER_TH) << BIT_SHIFT_TRXRPT_TIMER_TH)
- #define BITS_TRXRPT_TIMER_TH \
- (BIT_MASK_TRXRPT_TIMER_TH << BIT_SHIFT_TRXRPT_TIMER_TH)
- #define BIT_CLEAR_TRXRPT_TIMER_TH(x) ((x) & (~BITS_TRXRPT_TIMER_TH))
- #define BIT_GET_TRXRPT_TIMER_TH(x) \
- (((x) >> BIT_SHIFT_TRXRPT_TIMER_TH) & BIT_MASK_TRXRPT_TIMER_TH)
- #define BIT_SET_TRXRPT_TIMER_TH(x, v) \
- (BIT_CLEAR_TRXRPT_TIMER_TH(x) | BIT_TRXRPT_TIMER_TH(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_CTRL (Offset 0x047C) */
- #define BIT_SHIFT_SPC_WRITE_PTR 16
- #define BIT_MASK_SPC_WRITE_PTR 0xf
- #define BIT_SPC_WRITE_PTR(x) \
- (((x) & BIT_MASK_SPC_WRITE_PTR) << BIT_SHIFT_SPC_WRITE_PTR)
- #define BITS_SPC_WRITE_PTR (BIT_MASK_SPC_WRITE_PTR << BIT_SHIFT_SPC_WRITE_PTR)
- #define BIT_CLEAR_SPC_WRITE_PTR(x) ((x) & (~BITS_SPC_WRITE_PTR))
- #define BIT_GET_SPC_WRITE_PTR(x) \
- (((x) >> BIT_SHIFT_SPC_WRITE_PTR) & BIT_MASK_SPC_WRITE_PTR)
- #define BIT_SET_SPC_WRITE_PTR(x, v) \
- (BIT_CLEAR_SPC_WRITE_PTR(x) | BIT_SPC_WRITE_PTR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_CTRL (Offset 0x047C) */
- #define BIT_SHIFT_TRXRPT_LEN_TH 16
- #define BIT_MASK_TRXRPT_LEN_TH 0xff
- #define BIT_TRXRPT_LEN_TH(x) \
- (((x) & BIT_MASK_TRXRPT_LEN_TH) << BIT_SHIFT_TRXRPT_LEN_TH)
- #define BITS_TRXRPT_LEN_TH (BIT_MASK_TRXRPT_LEN_TH << BIT_SHIFT_TRXRPT_LEN_TH)
- #define BIT_CLEAR_TRXRPT_LEN_TH(x) ((x) & (~BITS_TRXRPT_LEN_TH))
- #define BIT_GET_TRXRPT_LEN_TH(x) \
- (((x) >> BIT_SHIFT_TRXRPT_LEN_TH) & BIT_MASK_TRXRPT_LEN_TH)
- #define BIT_SET_TRXRPT_LEN_TH(x, v) \
- (BIT_CLEAR_TRXRPT_LEN_TH(x) | BIT_TRXRPT_LEN_TH(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_CTRL (Offset 0x047C) */
- #define BIT_SHIFT_AC_READ_PTR 8
- #define BIT_MASK_AC_READ_PTR 0xf
- #define BIT_AC_READ_PTR(x) \
- (((x) & BIT_MASK_AC_READ_PTR) << BIT_SHIFT_AC_READ_PTR)
- #define BITS_AC_READ_PTR (BIT_MASK_AC_READ_PTR << BIT_SHIFT_AC_READ_PTR)
- #define BIT_CLEAR_AC_READ_PTR(x) ((x) & (~BITS_AC_READ_PTR))
- #define BIT_GET_AC_READ_PTR(x) \
- (((x) >> BIT_SHIFT_AC_READ_PTR) & BIT_MASK_AC_READ_PTR)
- #define BIT_SET_AC_READ_PTR(x, v) \
- (BIT_CLEAR_AC_READ_PTR(x) | BIT_AC_READ_PTR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_CTRL (Offset 0x047C) */
- #define BIT_SHIFT_TRXRPT_READ_PTR 8
- #define BIT_MASK_TRXRPT_READ_PTR 0xff
- #define BIT_TRXRPT_READ_PTR(x) \
- (((x) & BIT_MASK_TRXRPT_READ_PTR) << BIT_SHIFT_TRXRPT_READ_PTR)
- #define BITS_TRXRPT_READ_PTR \
- (BIT_MASK_TRXRPT_READ_PTR << BIT_SHIFT_TRXRPT_READ_PTR)
- #define BIT_CLEAR_TRXRPT_READ_PTR(x) ((x) & (~BITS_TRXRPT_READ_PTR))
- #define BIT_GET_TRXRPT_READ_PTR(x) \
- (((x) >> BIT_SHIFT_TRXRPT_READ_PTR) & BIT_MASK_TRXRPT_READ_PTR)
- #define BIT_SET_TRXRPT_READ_PTR(x, v) \
- (BIT_CLEAR_TRXRPT_READ_PTR(x) | BIT_TRXRPT_READ_PTR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_CTRL (Offset 0x047C) */
- #define BIT_SHIFT_AC_WRITE_PTR 0
- #define BIT_MASK_AC_WRITE_PTR 0xf
- #define BIT_AC_WRITE_PTR(x) \
- (((x) & BIT_MASK_AC_WRITE_PTR) << BIT_SHIFT_AC_WRITE_PTR)
- #define BITS_AC_WRITE_PTR (BIT_MASK_AC_WRITE_PTR << BIT_SHIFT_AC_WRITE_PTR)
- #define BIT_CLEAR_AC_WRITE_PTR(x) ((x) & (~BITS_AC_WRITE_PTR))
- #define BIT_GET_AC_WRITE_PTR(x) \
- (((x) >> BIT_SHIFT_AC_WRITE_PTR) & BIT_MASK_AC_WRITE_PTR)
- #define BIT_SET_AC_WRITE_PTR(x, v) \
- (BIT_CLEAR_AC_WRITE_PTR(x) | BIT_AC_WRITE_PTR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_CTRL (Offset 0x047C) */
- #define BIT_SHIFT_TRXRPT_WRITE_PTR 0
- #define BIT_MASK_TRXRPT_WRITE_PTR 0xff
- #define BIT_TRXRPT_WRITE_PTR(x) \
- (((x) & BIT_MASK_TRXRPT_WRITE_PTR) << BIT_SHIFT_TRXRPT_WRITE_PTR)
- #define BITS_TRXRPT_WRITE_PTR \
- (BIT_MASK_TRXRPT_WRITE_PTR << BIT_SHIFT_TRXRPT_WRITE_PTR)
- #define BIT_CLEAR_TRXRPT_WRITE_PTR(x) ((x) & (~BITS_TRXRPT_WRITE_PTR))
- #define BIT_GET_TRXRPT_WRITE_PTR(x) \
- (((x) >> BIT_SHIFT_TRXRPT_WRITE_PTR) & BIT_MASK_TRXRPT_WRITE_PTR)
- #define BIT_SET_TRXRPT_WRITE_PTR(x, v) \
- (BIT_CLEAR_TRXRPT_WRITE_PTR(x) | BIT_TRXRPT_WRITE_PTR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_INIRTS_RATE_SEL (Offset 0x0480) */
- #define BIT_LEAG_RTS_BW_DUP BIT(5)
- /* 2 REG_BASIC_CFEND_RATE (Offset 0x0481) */
- #define BIT_SHIFT_BASIC_CFEND_RATE 0
- #define BIT_MASK_BASIC_CFEND_RATE 0x1f
- #define BIT_BASIC_CFEND_RATE(x) \
- (((x) & BIT_MASK_BASIC_CFEND_RATE) << BIT_SHIFT_BASIC_CFEND_RATE)
- #define BITS_BASIC_CFEND_RATE \
- (BIT_MASK_BASIC_CFEND_RATE << BIT_SHIFT_BASIC_CFEND_RATE)
- #define BIT_CLEAR_BASIC_CFEND_RATE(x) ((x) & (~BITS_BASIC_CFEND_RATE))
- #define BIT_GET_BASIC_CFEND_RATE(x) \
- (((x) >> BIT_SHIFT_BASIC_CFEND_RATE) & BIT_MASK_BASIC_CFEND_RATE)
- #define BIT_SET_BASIC_CFEND_RATE(x, v) \
- (BIT_CLEAR_BASIC_CFEND_RATE(x) | BIT_BASIC_CFEND_RATE(v))
- /* 2 REG_STBC_CFEND_RATE (Offset 0x0482) */
- #define BIT_SHIFT_STBC_CFEND_RATE 0
- #define BIT_MASK_STBC_CFEND_RATE 0x1f
- #define BIT_STBC_CFEND_RATE(x) \
- (((x) & BIT_MASK_STBC_CFEND_RATE) << BIT_SHIFT_STBC_CFEND_RATE)
- #define BITS_STBC_CFEND_RATE \
- (BIT_MASK_STBC_CFEND_RATE << BIT_SHIFT_STBC_CFEND_RATE)
- #define BIT_CLEAR_STBC_CFEND_RATE(x) ((x) & (~BITS_STBC_CFEND_RATE))
- #define BIT_GET_STBC_CFEND_RATE(x) \
- (((x) >> BIT_SHIFT_STBC_CFEND_RATE) & BIT_MASK_STBC_CFEND_RATE)
- #define BIT_SET_STBC_CFEND_RATE(x, v) \
- (BIT_CLEAR_STBC_CFEND_RATE(x) | BIT_STBC_CFEND_RATE(v))
- /* 2 REG_DATA_SC (Offset 0x0483) */
- #define BIT_SHIFT_TXSC_40M 4
- #define BIT_MASK_TXSC_40M 0xf
- #define BIT_TXSC_40M(x) (((x) & BIT_MASK_TXSC_40M) << BIT_SHIFT_TXSC_40M)
- #define BITS_TXSC_40M (BIT_MASK_TXSC_40M << BIT_SHIFT_TXSC_40M)
- #define BIT_CLEAR_TXSC_40M(x) ((x) & (~BITS_TXSC_40M))
- #define BIT_GET_TXSC_40M(x) (((x) >> BIT_SHIFT_TXSC_40M) & BIT_MASK_TXSC_40M)
- #define BIT_SET_TXSC_40M(x, v) (BIT_CLEAR_TXSC_40M(x) | BIT_TXSC_40M(v))
- #define BIT_SHIFT_TXSC_20M 0
- #define BIT_MASK_TXSC_20M 0xf
- #define BIT_TXSC_20M(x) (((x) & BIT_MASK_TXSC_20M) << BIT_SHIFT_TXSC_20M)
- #define BITS_TXSC_20M (BIT_MASK_TXSC_20M << BIT_SHIFT_TXSC_20M)
- #define BIT_CLEAR_TXSC_20M(x) ((x) & (~BITS_TXSC_20M))
- #define BIT_GET_TXSC_20M(x) (((x) >> BIT_SHIFT_TXSC_20M) & BIT_MASK_TXSC_20M)
- #define BIT_SET_TXSC_20M(x, v) (BIT_CLEAR_TXSC_20M(x) | BIT_TXSC_20M(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MACID_SLEEP3 (Offset 0x0484) */
- #define BIT_SHIFT_MACID127_96_PKTSLEEP 0
- #define BIT_MASK_MACID127_96_PKTSLEEP 0xffffffffL
- #define BIT_MACID127_96_PKTSLEEP(x) \
- (((x) & BIT_MASK_MACID127_96_PKTSLEEP) \
- << BIT_SHIFT_MACID127_96_PKTSLEEP)
- #define BITS_MACID127_96_PKTSLEEP \
- (BIT_MASK_MACID127_96_PKTSLEEP << BIT_SHIFT_MACID127_96_PKTSLEEP)
- #define BIT_CLEAR_MACID127_96_PKTSLEEP(x) ((x) & (~BITS_MACID127_96_PKTSLEEP))
- #define BIT_GET_MACID127_96_PKTSLEEP(x) \
- (((x) >> BIT_SHIFT_MACID127_96_PKTSLEEP) & \
- BIT_MASK_MACID127_96_PKTSLEEP)
- #define BIT_SET_MACID127_96_PKTSLEEP(x, v) \
- (BIT_CLEAR_MACID127_96_PKTSLEEP(x) | BIT_MACID127_96_PKTSLEEP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MACID_SLEEP3 (Offset 0x0484) */
- #define BIT_SHIFT_MACID103_96_PKTSLEEP 0
- #define BIT_MASK_MACID103_96_PKTSLEEP 0xff
- #define BIT_MACID103_96_PKTSLEEP(x) \
- (((x) & BIT_MASK_MACID103_96_PKTSLEEP) \
- << BIT_SHIFT_MACID103_96_PKTSLEEP)
- #define BITS_MACID103_96_PKTSLEEP \
- (BIT_MASK_MACID103_96_PKTSLEEP << BIT_SHIFT_MACID103_96_PKTSLEEP)
- #define BIT_CLEAR_MACID103_96_PKTSLEEP(x) ((x) & (~BITS_MACID103_96_PKTSLEEP))
- #define BIT_GET_MACID103_96_PKTSLEEP(x) \
- (((x) >> BIT_SHIFT_MACID103_96_PKTSLEEP) & \
- BIT_MASK_MACID103_96_PKTSLEEP)
- #define BIT_SET_MACID103_96_PKTSLEEP(x, v) \
- (BIT_CLEAR_MACID103_96_PKTSLEEP(x) | BIT_MACID103_96_PKTSLEEP(v))
- /* 2 REG_MACID_SLEEP4 (Offset 0x0485) */
- #define BIT_SHIFT_MACID119_104_PKTSLEEP 0
- #define BIT_MASK_MACID119_104_PKTSLEEP 0xffff
- #define BIT_MACID119_104_PKTSLEEP(x) \
- (((x) & BIT_MASK_MACID119_104_PKTSLEEP) \
- << BIT_SHIFT_MACID119_104_PKTSLEEP)
- #define BITS_MACID119_104_PKTSLEEP \
- (BIT_MASK_MACID119_104_PKTSLEEP << BIT_SHIFT_MACID119_104_PKTSLEEP)
- #define BIT_CLEAR_MACID119_104_PKTSLEEP(x) ((x) & (~BITS_MACID119_104_PKTSLEEP))
- #define BIT_GET_MACID119_104_PKTSLEEP(x) \
- (((x) >> BIT_SHIFT_MACID119_104_PKTSLEEP) & \
- BIT_MASK_MACID119_104_PKTSLEEP)
- #define BIT_SET_MACID119_104_PKTSLEEP(x, v) \
- (BIT_CLEAR_MACID119_104_PKTSLEEP(x) | BIT_MACID119_104_PKTSLEEP(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_SC1 (Offset 0x0487) */
- #define BIT_SHIFT_TXSC_160M 4
- #define BIT_MASK_TXSC_160M 0xf
- #define BIT_TXSC_160M(x) (((x) & BIT_MASK_TXSC_160M) << BIT_SHIFT_TXSC_160M)
- #define BITS_TXSC_160M (BIT_MASK_TXSC_160M << BIT_SHIFT_TXSC_160M)
- #define BIT_CLEAR_TXSC_160M(x) ((x) & (~BITS_TXSC_160M))
- #define BIT_GET_TXSC_160M(x) (((x) >> BIT_SHIFT_TXSC_160M) & BIT_MASK_TXSC_160M)
- #define BIT_SET_TXSC_160M(x, v) (BIT_CLEAR_TXSC_160M(x) | BIT_TXSC_160M(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MACID_SLEEP5 (Offset 0x0487) */
- #define BIT_SHIFT_MACID127_120_PKTSLEEP 0
- #define BIT_MASK_MACID127_120_PKTSLEEP 0xff
- #define BIT_MACID127_120_PKTSLEEP(x) \
- (((x) & BIT_MASK_MACID127_120_PKTSLEEP) \
- << BIT_SHIFT_MACID127_120_PKTSLEEP)
- #define BITS_MACID127_120_PKTSLEEP \
- (BIT_MASK_MACID127_120_PKTSLEEP << BIT_SHIFT_MACID127_120_PKTSLEEP)
- #define BIT_CLEAR_MACID127_120_PKTSLEEP(x) ((x) & (~BITS_MACID127_120_PKTSLEEP))
- #define BIT_GET_MACID127_120_PKTSLEEP(x) \
- (((x) >> BIT_SHIFT_MACID127_120_PKTSLEEP) & \
- BIT_MASK_MACID127_120_PKTSLEEP)
- #define BIT_SET_MACID127_120_PKTSLEEP(x, v) \
- (BIT_CLEAR_MACID127_120_PKTSLEEP(x) | BIT_MACID127_120_PKTSLEEP(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_SC1 (Offset 0x0487) */
- #define BIT_SHIFT_TXSC_80M 0
- #define BIT_MASK_TXSC_80M 0xf
- #define BIT_TXSC_80M(x) (((x) & BIT_MASK_TXSC_80M) << BIT_SHIFT_TXSC_80M)
- #define BITS_TXSC_80M (BIT_MASK_TXSC_80M << BIT_SHIFT_TXSC_80M)
- #define BIT_CLEAR_TXSC_80M(x) ((x) & (~BITS_TXSC_80M))
- #define BIT_GET_TXSC_80M(x) (((x) >> BIT_SHIFT_TXSC_80M) & BIT_MASK_TXSC_80M)
- #define BIT_SET_TXSC_80M(x, v) (BIT_CLEAR_TXSC_80M(x) | BIT_TXSC_80M(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MACID_SLEEP1 (Offset 0x0488) */
- #define BIT_SHIFT_MACID63_32_PKTSLEEP 0
- #define BIT_MASK_MACID63_32_PKTSLEEP 0xffffffffL
- #define BIT_MACID63_32_PKTSLEEP(x) \
- (((x) & BIT_MASK_MACID63_32_PKTSLEEP) << BIT_SHIFT_MACID63_32_PKTSLEEP)
- #define BITS_MACID63_32_PKTSLEEP \
- (BIT_MASK_MACID63_32_PKTSLEEP << BIT_SHIFT_MACID63_32_PKTSLEEP)
- #define BIT_CLEAR_MACID63_32_PKTSLEEP(x) ((x) & (~BITS_MACID63_32_PKTSLEEP))
- #define BIT_GET_MACID63_32_PKTSLEEP(x) \
- (((x) >> BIT_SHIFT_MACID63_32_PKTSLEEP) & BIT_MASK_MACID63_32_PKTSLEEP)
- #define BIT_SET_MACID63_32_PKTSLEEP(x, v) \
- (BIT_CLEAR_MACID63_32_PKTSLEEP(x) | BIT_MACID63_32_PKTSLEEP(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ARFR2_V1 (Offset 0x048C) */
- #define BIT_SHIFT_ARFR2_V1 0
- #define BIT_MASK_ARFR2_V1 0xffffffffffffffffL
- #define BIT_ARFR2_V1(x) (((x) & BIT_MASK_ARFR2_V1) << BIT_SHIFT_ARFR2_V1)
- #define BITS_ARFR2_V1 (BIT_MASK_ARFR2_V1 << BIT_SHIFT_ARFR2_V1)
- #define BIT_CLEAR_ARFR2_V1(x) ((x) & (~BITS_ARFR2_V1))
- #define BIT_GET_ARFR2_V1(x) (((x) >> BIT_SHIFT_ARFR2_V1) & BIT_MASK_ARFR2_V1)
- #define BIT_SET_ARFR2_V1(x, v) (BIT_CLEAR_ARFR2_V1(x) | BIT_ARFR2_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ARFR2 (Offset 0x048C) */
- #define BIT_SHIFT_ARFRL2 0
- #define BIT_MASK_ARFRL2 0xffffffffL
- #define BIT_ARFRL2(x) (((x) & BIT_MASK_ARFRL2) << BIT_SHIFT_ARFRL2)
- #define BITS_ARFRL2 (BIT_MASK_ARFRL2 << BIT_SHIFT_ARFRL2)
- #define BIT_CLEAR_ARFRL2(x) ((x) & (~BITS_ARFRL2))
- #define BIT_GET_ARFRL2(x) (((x) >> BIT_SHIFT_ARFRL2) & BIT_MASK_ARFRL2)
- #define BIT_SET_ARFRL2(x, v) (BIT_CLEAR_ARFRL2(x) | BIT_ARFRL2(v))
- /* 2 REG_ARFRH2 (Offset 0x0490) */
- #define BIT_SHIFT_ARFRH2 0
- #define BIT_MASK_ARFRH2 0xffffffffL
- #define BIT_ARFRH2(x) (((x) & BIT_MASK_ARFRH2) << BIT_SHIFT_ARFRH2)
- #define BITS_ARFRH2 (BIT_MASK_ARFRH2 << BIT_SHIFT_ARFRH2)
- #define BIT_CLEAR_ARFRH2(x) ((x) & (~BITS_ARFRH2))
- #define BIT_GET_ARFRH2(x) (((x) >> BIT_SHIFT_ARFRH2) & BIT_MASK_ARFRH2)
- #define BIT_SET_ARFRH2(x, v) (BIT_CLEAR_ARFRH2(x) | BIT_ARFRH2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ARFR3_V1 (Offset 0x0494) */
- #define BIT_SHIFT_ARFR3_V1 0
- #define BIT_MASK_ARFR3_V1 0xffffffffffffffffL
- #define BIT_ARFR3_V1(x) (((x) & BIT_MASK_ARFR3_V1) << BIT_SHIFT_ARFR3_V1)
- #define BITS_ARFR3_V1 (BIT_MASK_ARFR3_V1 << BIT_SHIFT_ARFR3_V1)
- #define BIT_CLEAR_ARFR3_V1(x) ((x) & (~BITS_ARFR3_V1))
- #define BIT_GET_ARFR3_V1(x) (((x) >> BIT_SHIFT_ARFR3_V1) & BIT_MASK_ARFR3_V1)
- #define BIT_SET_ARFR3_V1(x, v) (BIT_CLEAR_ARFR3_V1(x) | BIT_ARFR3_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ARFR3 (Offset 0x0494) */
- #define BIT_SHIFT_ARFRL3 0
- #define BIT_MASK_ARFRL3 0xffffffffL
- #define BIT_ARFRL3(x) (((x) & BIT_MASK_ARFRL3) << BIT_SHIFT_ARFRL3)
- #define BITS_ARFRL3 (BIT_MASK_ARFRL3 << BIT_SHIFT_ARFRL3)
- #define BIT_CLEAR_ARFRL3(x) ((x) & (~BITS_ARFRL3))
- #define BIT_GET_ARFRL3(x) (((x) >> BIT_SHIFT_ARFRL3) & BIT_MASK_ARFRL3)
- #define BIT_SET_ARFRL3(x, v) (BIT_CLEAR_ARFRL3(x) | BIT_ARFRL3(v))
- /* 2 REG_ARFRH3_V1 (Offset 0x0498) */
- #define BIT_SHIFT_ARFRH3 0
- #define BIT_MASK_ARFRH3 0xffffffffL
- #define BIT_ARFRH3(x) (((x) & BIT_MASK_ARFRH3) << BIT_SHIFT_ARFRH3)
- #define BITS_ARFRH3 (BIT_MASK_ARFRH3 << BIT_SHIFT_ARFRH3)
- #define BIT_CLEAR_ARFRH3(x) ((x) & (~BITS_ARFRH3))
- #define BIT_GET_ARFRH3(x) (((x) >> BIT_SHIFT_ARFRH3) & BIT_MASK_ARFRH3)
- #define BIT_SET_ARFRH3(x, v) (BIT_CLEAR_ARFRH3(x) | BIT_ARFRH3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ARFR4 (Offset 0x049C) */
- #define BIT_SHIFT_ARFR4 0
- #define BIT_MASK_ARFR4 0xffffffffffffffffL
- #define BIT_ARFR4(x) (((x) & BIT_MASK_ARFR4) << BIT_SHIFT_ARFR4)
- #define BITS_ARFR4 (BIT_MASK_ARFR4 << BIT_SHIFT_ARFR4)
- #define BIT_CLEAR_ARFR4(x) ((x) & (~BITS_ARFR4))
- #define BIT_GET_ARFR4(x) (((x) >> BIT_SHIFT_ARFR4) & BIT_MASK_ARFR4)
- #define BIT_SET_ARFR4(x, v) (BIT_CLEAR_ARFR4(x) | BIT_ARFR4(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ARFR4 (Offset 0x049C) */
- #define BIT_SHIFT_ARFRL4 0
- #define BIT_MASK_ARFRL4 0xffffffffL
- #define BIT_ARFRL4(x) (((x) & BIT_MASK_ARFRL4) << BIT_SHIFT_ARFRL4)
- #define BITS_ARFRL4 (BIT_MASK_ARFRL4 << BIT_SHIFT_ARFRL4)
- #define BIT_CLEAR_ARFRL4(x) ((x) & (~BITS_ARFRL4))
- #define BIT_GET_ARFRL4(x) (((x) >> BIT_SHIFT_ARFRL4) & BIT_MASK_ARFRL4)
- #define BIT_SET_ARFRL4(x, v) (BIT_CLEAR_ARFRL4(x) | BIT_ARFRL4(v))
- /* 2 REG_ARFRH4 (Offset 0x04A0) */
- #define BIT_SHIFT_ARFRH4 0
- #define BIT_MASK_ARFRH4 0xffffffffL
- #define BIT_ARFRH4(x) (((x) & BIT_MASK_ARFRH4) << BIT_SHIFT_ARFRH4)
- #define BITS_ARFRH4 (BIT_MASK_ARFRH4 << BIT_SHIFT_ARFRH4)
- #define BIT_CLEAR_ARFRH4(x) ((x) & (~BITS_ARFRH4))
- #define BIT_GET_ARFRH4(x) (((x) >> BIT_SHIFT_ARFRH4) & BIT_MASK_ARFRH4)
- #define BIT_SET_ARFRH4(x, v) (BIT_CLEAR_ARFRH4(x) | BIT_ARFRH4(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ARFR5 (Offset 0x04A4) */
- #define BIT_SHIFT_ARFR5 0
- #define BIT_MASK_ARFR5 0xffffffffffffffffL
- #define BIT_ARFR5(x) (((x) & BIT_MASK_ARFR5) << BIT_SHIFT_ARFR5)
- #define BITS_ARFR5 (BIT_MASK_ARFR5 << BIT_SHIFT_ARFR5)
- #define BIT_CLEAR_ARFR5(x) ((x) & (~BITS_ARFR5))
- #define BIT_GET_ARFR5(x) (((x) >> BIT_SHIFT_ARFR5) & BIT_MASK_ARFR5)
- #define BIT_SET_ARFR5(x, v) (BIT_CLEAR_ARFR5(x) | BIT_ARFR5(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ARFR5 (Offset 0x04A4) */
- #define BIT_SHIFT_ARFRL5 0
- #define BIT_MASK_ARFRL5 0xffffffffL
- #define BIT_ARFRL5(x) (((x) & BIT_MASK_ARFRL5) << BIT_SHIFT_ARFRL5)
- #define BITS_ARFRL5 (BIT_MASK_ARFRL5 << BIT_SHIFT_ARFRL5)
- #define BIT_CLEAR_ARFRL5(x) ((x) & (~BITS_ARFRL5))
- #define BIT_GET_ARFRL5(x) (((x) >> BIT_SHIFT_ARFRL5) & BIT_MASK_ARFRL5)
- #define BIT_SET_ARFRL5(x, v) (BIT_CLEAR_ARFRL5(x) | BIT_ARFRL5(v))
- /* 2 REG_ARFRH5 (Offset 0x04A8) */
- #define BIT_SHIFT_ARFRH5 0
- #define BIT_MASK_ARFRH5 0xffffffffL
- #define BIT_ARFRH5(x) (((x) & BIT_MASK_ARFRH5) << BIT_SHIFT_ARFRH5)
- #define BITS_ARFRH5 (BIT_MASK_ARFRH5 << BIT_SHIFT_ARFRH5)
- #define BIT_CLEAR_ARFRH5(x) ((x) & (~BITS_ARFRH5))
- #define BIT_GET_ARFRH5(x) (((x) >> BIT_SHIFT_ARFRH5) & BIT_MASK_ARFRH5)
- #define BIT_SET_ARFRH5(x, v) (BIT_CLEAR_ARFRH5(x) | BIT_ARFRH5(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_RPTFIFO_RPTNUM_OPT BIT(31)
- #define BIT_SHIFT_MISSED_RPT_NUM 28
- #define BIT_MASK_MISSED_RPT_NUM 0x7
- #define BIT_MISSED_RPT_NUM(x) \
- (((x) & BIT_MASK_MISSED_RPT_NUM) << BIT_SHIFT_MISSED_RPT_NUM)
- #define BITS_MISSED_RPT_NUM \
- (BIT_MASK_MISSED_RPT_NUM << BIT_SHIFT_MISSED_RPT_NUM)
- #define BIT_CLEAR_MISSED_RPT_NUM(x) ((x) & (~BITS_MISSED_RPT_NUM))
- #define BIT_GET_MISSED_RPT_NUM(x) \
- (((x) >> BIT_SHIFT_MISSED_RPT_NUM) & BIT_MASK_MISSED_RPT_NUM)
- #define BIT_SET_MISSED_RPT_NUM(x, v) \
- (BIT_CLEAR_MISSED_RPT_NUM(x) | BIT_MISSED_RPT_NUM(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHCUT_PARSE_DASA BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_INDEX_15 24
- #define BIT_MASK_INDEX_15 0xff
- #define BIT_INDEX_15(x) (((x) & BIT_MASK_INDEX_15) << BIT_SHIFT_INDEX_15)
- #define BITS_INDEX_15 (BIT_MASK_INDEX_15 << BIT_SHIFT_INDEX_15)
- #define BIT_CLEAR_INDEX_15(x) ((x) & (~BITS_INDEX_15))
- #define BIT_GET_INDEX_15(x) (((x) >> BIT_SHIFT_INDEX_15) & BIT_MASK_INDEX_15)
- #define BIT_SET_INDEX_15(x, v) (BIT_CLEAR_INDEX_15(x) | BIT_INDEX_15(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_LOC_AMPDU_BURST_CTRL 24
- #define BIT_MASK_LOC_AMPDU_BURST_CTRL 0xff
- #define BIT_LOC_AMPDU_BURST_CTRL(x) \
- (((x) & BIT_MASK_LOC_AMPDU_BURST_CTRL) \
- << BIT_SHIFT_LOC_AMPDU_BURST_CTRL)
- #define BITS_LOC_AMPDU_BURST_CTRL \
- (BIT_MASK_LOC_AMPDU_BURST_CTRL << BIT_SHIFT_LOC_AMPDU_BURST_CTRL)
- #define BIT_CLEAR_LOC_AMPDU_BURST_CTRL(x) ((x) & (~BITS_LOC_AMPDU_BURST_CTRL))
- #define BIT_GET_LOC_AMPDU_BURST_CTRL(x) \
- (((x) >> BIT_SHIFT_LOC_AMPDU_BURST_CTRL) & \
- BIT_MASK_LOC_AMPDU_BURST_CTRL)
- #define BIT_SET_LOC_AMPDU_BURST_CTRL(x, v) \
- (BIT_CLEAR_LOC_AMPDU_BURST_CTRL(x) | BIT_LOC_AMPDU_BURST_CTRL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_LOC_SWPS_RPT_CTRL 24
- #define BIT_MASK_LOC_SWPS_RPT_CTRL 0xff
- #define BIT_LOC_SWPS_RPT_CTRL(x) \
- (((x) & BIT_MASK_LOC_SWPS_RPT_CTRL) << BIT_SHIFT_LOC_SWPS_RPT_CTRL)
- #define BITS_LOC_SWPS_RPT_CTRL \
- (BIT_MASK_LOC_SWPS_RPT_CTRL << BIT_SHIFT_LOC_SWPS_RPT_CTRL)
- #define BIT_CLEAR_LOC_SWPS_RPT_CTRL(x) ((x) & (~BITS_LOC_SWPS_RPT_CTRL))
- #define BIT_GET_LOC_SWPS_RPT_CTRL(x) \
- (((x) >> BIT_SHIFT_LOC_SWPS_RPT_CTRL) & BIT_MASK_LOC_SWPS_RPT_CTRL)
- #define BIT_SET_LOC_SWPS_RPT_CTRL(x, v) \
- (BIT_CLEAR_LOC_SWPS_RPT_CTRL(x) | BIT_LOC_SWPS_RPT_CTRL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHCUT_BYPASS BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_MACID_MURATE_OFFSET 24
- #define BIT_MASK_MACID_MURATE_OFFSET 0xff
- #define BIT_MACID_MURATE_OFFSET(x) \
- (((x) & BIT_MASK_MACID_MURATE_OFFSET) << BIT_SHIFT_MACID_MURATE_OFFSET)
- #define BITS_MACID_MURATE_OFFSET \
- (BIT_MASK_MACID_MURATE_OFFSET << BIT_SHIFT_MACID_MURATE_OFFSET)
- #define BIT_CLEAR_MACID_MURATE_OFFSET(x) ((x) & (~BITS_MACID_MURATE_OFFSET))
- #define BIT_GET_MACID_MURATE_OFFSET(x) \
- (((x) >> BIT_SHIFT_MACID_MURATE_OFFSET) & BIT_MASK_MACID_MURATE_OFFSET)
- #define BIT_SET_MACID_MURATE_OFFSET(x, v) \
- (BIT_CLEAR_MACID_MURATE_OFFSET(x) | BIT_MACID_MURATE_OFFSET(v))
- #endif
- #if (HALMAC_8821C_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_R_MUTAB_TXRPT_OFFSET 24
- #define BIT_MASK_R_MUTAB_TXRPT_OFFSET 0xff
- #define BIT_R_MUTAB_TXRPT_OFFSET(x) \
- (((x) & BIT_MASK_R_MUTAB_TXRPT_OFFSET) \
- << BIT_SHIFT_R_MUTAB_TXRPT_OFFSET)
- #define BITS_R_MUTAB_TXRPT_OFFSET \
- (BIT_MASK_R_MUTAB_TXRPT_OFFSET << BIT_SHIFT_R_MUTAB_TXRPT_OFFSET)
- #define BIT_CLEAR_R_MUTAB_TXRPT_OFFSET(x) ((x) & (~BITS_R_MUTAB_TXRPT_OFFSET))
- #define BIT_GET_R_MUTAB_TXRPT_OFFSET(x) \
- (((x) >> BIT_SHIFT_R_MUTAB_TXRPT_OFFSET) & \
- BIT_MASK_R_MUTAB_TXRPT_OFFSET)
- #define BIT_SET_R_MUTAB_TXRPT_OFFSET(x, v) \
- (BIT_CLEAR_R_MUTAB_TXRPT_OFFSET(x) | BIT_R_MUTAB_TXRPT_OFFSET(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_TXRPT_MISS_COUNT 17
- #define BIT_MASK_TXRPT_MISS_COUNT 0x7
- #define BIT_TXRPT_MISS_COUNT(x) \
- (((x) & BIT_MASK_TXRPT_MISS_COUNT) << BIT_SHIFT_TXRPT_MISS_COUNT)
- #define BITS_TXRPT_MISS_COUNT \
- (BIT_MASK_TXRPT_MISS_COUNT << BIT_SHIFT_TXRPT_MISS_COUNT)
- #define BIT_CLEAR_TXRPT_MISS_COUNT(x) ((x) & (~BITS_TXRPT_MISS_COUNT))
- #define BIT_GET_TXRPT_MISS_COUNT(x) \
- (((x) >> BIT_SHIFT_TXRPT_MISS_COUNT) & BIT_MASK_TXRPT_MISS_COUNT)
- #define BIT_SET_TXRPT_MISS_COUNT(x, v) \
- (BIT_CLEAR_TXRPT_MISS_COUNT(x) | BIT_TXRPT_MISS_COUNT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_LOC_BCN_RPT 16
- #define BIT_MASK_LOC_BCN_RPT 0xff
- #define BIT_LOC_BCN_RPT(x) \
- (((x) & BIT_MASK_LOC_BCN_RPT) << BIT_SHIFT_LOC_BCN_RPT)
- #define BITS_LOC_BCN_RPT (BIT_MASK_LOC_BCN_RPT << BIT_SHIFT_LOC_BCN_RPT)
- #define BIT_CLEAR_LOC_BCN_RPT(x) ((x) & (~BITS_LOC_BCN_RPT))
- #define BIT_GET_LOC_BCN_RPT(x) \
- (((x) >> BIT_SHIFT_LOC_BCN_RPT) & BIT_MASK_LOC_BCN_RPT)
- #define BIT_SET_LOC_BCN_RPT(x, v) \
- (BIT_CLEAR_LOC_BCN_RPT(x) | BIT_LOC_BCN_RPT(v))
- #define BIT_SHIFT_INDEX_14 16
- #define BIT_MASK_INDEX_14 0xff
- #define BIT_INDEX_14(x) (((x) & BIT_MASK_INDEX_14) << BIT_SHIFT_INDEX_14)
- #define BITS_INDEX_14 (BIT_MASK_INDEX_14 << BIT_SHIFT_INDEX_14)
- #define BIT_CLEAR_INDEX_14(x) ((x) & (~BITS_INDEX_14))
- #define BIT_GET_INDEX_14(x) (((x) >> BIT_SHIFT_INDEX_14) & BIT_MASK_INDEX_14)
- #define BIT_SET_INDEX_14(x, v) (BIT_CLEAR_INDEX_14(x) | BIT_INDEX_14(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT__R_RPTFIFO_1K BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_RPTFIFO_SIZE_OPT BIT(16)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_MACID_SHCUT_OFFSET 16
- #define BIT_MASK_MACID_SHCUT_OFFSET 0xff
- #define BIT_MACID_SHCUT_OFFSET(x) \
- (((x) & BIT_MASK_MACID_SHCUT_OFFSET) << BIT_SHIFT_MACID_SHCUT_OFFSET)
- #define BITS_MACID_SHCUT_OFFSET \
- (BIT_MASK_MACID_SHCUT_OFFSET << BIT_SHIFT_MACID_SHCUT_OFFSET)
- #define BIT_CLEAR_MACID_SHCUT_OFFSET(x) ((x) & (~BITS_MACID_SHCUT_OFFSET))
- #define BIT_GET_MACID_SHCUT_OFFSET(x) \
- (((x) >> BIT_SHIFT_MACID_SHCUT_OFFSET) & BIT_MASK_MACID_SHCUT_OFFSET)
- #define BIT_SET_MACID_SHCUT_OFFSET(x, v) \
- (BIT_CLEAR_MACID_SHCUT_OFFSET(x) | BIT_MACID_SHCUT_OFFSET(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_MACID_CTRL_OFFSET_V1 16
- #define BIT_MASK_MACID_CTRL_OFFSET_V1 0x1ff
- #define BIT_MACID_CTRL_OFFSET_V1(x) \
- (((x) & BIT_MASK_MACID_CTRL_OFFSET_V1) \
- << BIT_SHIFT_MACID_CTRL_OFFSET_V1)
- #define BITS_MACID_CTRL_OFFSET_V1 \
- (BIT_MASK_MACID_CTRL_OFFSET_V1 << BIT_SHIFT_MACID_CTRL_OFFSET_V1)
- #define BIT_CLEAR_MACID_CTRL_OFFSET_V1(x) ((x) & (~BITS_MACID_CTRL_OFFSET_V1))
- #define BIT_GET_MACID_CTRL_OFFSET_V1(x) \
- (((x) >> BIT_SHIFT_MACID_CTRL_OFFSET_V1) & \
- BIT_MASK_MACID_CTRL_OFFSET_V1)
- #define BIT_SET_MACID_CTRL_OFFSET_V1(x, v) \
- (BIT_CLEAR_MACID_CTRL_OFFSET_V1(x) | BIT_MACID_CTRL_OFFSET_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_LOC_TXRPT 8
- #define BIT_MASK_LOC_TXRPT 0xff
- #define BIT_LOC_TXRPT(x) (((x) & BIT_MASK_LOC_TXRPT) << BIT_SHIFT_LOC_TXRPT)
- #define BITS_LOC_TXRPT (BIT_MASK_LOC_TXRPT << BIT_SHIFT_LOC_TXRPT)
- #define BIT_CLEAR_LOC_TXRPT(x) ((x) & (~BITS_LOC_TXRPT))
- #define BIT_GET_LOC_TXRPT(x) (((x) >> BIT_SHIFT_LOC_TXRPT) & BIT_MASK_LOC_TXRPT)
- #define BIT_SET_LOC_TXRPT(x, v) (BIT_CLEAR_LOC_TXRPT(x) | BIT_LOC_TXRPT(v))
- #define BIT_SHIFT_INDEX_13 8
- #define BIT_MASK_INDEX_13 0xff
- #define BIT_INDEX_13(x) (((x) & BIT_MASK_INDEX_13) << BIT_SHIFT_INDEX_13)
- #define BITS_INDEX_13 (BIT_MASK_INDEX_13 << BIT_SHIFT_INDEX_13)
- #define BIT_CLEAR_INDEX_13(x) ((x) & (~BITS_INDEX_13))
- #define BIT_GET_INDEX_13(x) (((x) >> BIT_SHIFT_INDEX_13) & BIT_MASK_INDEX_13)
- #define BIT_SET_INDEX_13(x, v) (BIT_CLEAR_INDEX_13(x) | BIT_INDEX_13(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_MACID_CTRL_OFFSET 8
- #define BIT_MASK_MACID_CTRL_OFFSET 0xff
- #define BIT_MACID_CTRL_OFFSET(x) \
- (((x) & BIT_MASK_MACID_CTRL_OFFSET) << BIT_SHIFT_MACID_CTRL_OFFSET)
- #define BITS_MACID_CTRL_OFFSET \
- (BIT_MASK_MACID_CTRL_OFFSET << BIT_SHIFT_MACID_CTRL_OFFSET)
- #define BIT_CLEAR_MACID_CTRL_OFFSET(x) ((x) & (~BITS_MACID_CTRL_OFFSET))
- #define BIT_GET_MACID_CTRL_OFFSET(x) \
- (((x) >> BIT_SHIFT_MACID_CTRL_OFFSET) & BIT_MASK_MACID_CTRL_OFFSET)
- #define BIT_SET_MACID_CTRL_OFFSET(x, v) \
- (BIT_CLEAR_MACID_CTRL_OFFSET(x) | BIT_MACID_CTRL_OFFSET(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_LOC_SRFF 0
- #define BIT_MASK_LOC_SRFF 0xff
- #define BIT_LOC_SRFF(x) (((x) & BIT_MASK_LOC_SRFF) << BIT_SHIFT_LOC_SRFF)
- #define BITS_LOC_SRFF (BIT_MASK_LOC_SRFF << BIT_SHIFT_LOC_SRFF)
- #define BIT_CLEAR_LOC_SRFF(x) ((x) & (~BITS_LOC_SRFF))
- #define BIT_GET_LOC_SRFF(x) (((x) >> BIT_SHIFT_LOC_SRFF) & BIT_MASK_LOC_SRFF)
- #define BIT_SET_LOC_SRFF(x, v) (BIT_CLEAR_LOC_SRFF(x) | BIT_LOC_SRFF(v))
- #define BIT_SHIFT_INDEX_12 0
- #define BIT_MASK_INDEX_12 0xff
- #define BIT_INDEX_12(x) (((x) & BIT_MASK_INDEX_12) << BIT_SHIFT_INDEX_12)
- #define BITS_INDEX_12 (BIT_MASK_INDEX_12 << BIT_SHIFT_INDEX_12)
- #define BIT_CLEAR_INDEX_12(x) ((x) & (~BITS_INDEX_12))
- #define BIT_GET_INDEX_12(x) (((x) >> BIT_SHIFT_INDEX_12) & BIT_MASK_INDEX_12)
- #define BIT_SET_INDEX_12(x, v) (BIT_CLEAR_INDEX_12(x) | BIT_INDEX_12(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_RA_TRY_RATE_AGG_LMT 0
- #define BIT_MASK_RA_TRY_RATE_AGG_LMT 0x1f
- #define BIT_RA_TRY_RATE_AGG_LMT(x) \
- (((x) & BIT_MASK_RA_TRY_RATE_AGG_LMT) << BIT_SHIFT_RA_TRY_RATE_AGG_LMT)
- #define BITS_RA_TRY_RATE_AGG_LMT \
- (BIT_MASK_RA_TRY_RATE_AGG_LMT << BIT_SHIFT_RA_TRY_RATE_AGG_LMT)
- #define BIT_CLEAR_RA_TRY_RATE_AGG_LMT(x) ((x) & (~BITS_RA_TRY_RATE_AGG_LMT))
- #define BIT_GET_RA_TRY_RATE_AGG_LMT(x) \
- (((x) >> BIT_SHIFT_RA_TRY_RATE_AGG_LMT) & BIT_MASK_RA_TRY_RATE_AGG_LMT)
- #define BIT_SET_RA_TRY_RATE_AGG_LMT(x, v) \
- (BIT_CLEAR_RA_TRY_RATE_AGG_LMT(x) | BIT_RA_TRY_RATE_AGG_LMT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_AMPDU_TXRPT_OFFSET 0
- #define BIT_MASK_AMPDU_TXRPT_OFFSET 0xff
- #define BIT_AMPDU_TXRPT_OFFSET(x) \
- (((x) & BIT_MASK_AMPDU_TXRPT_OFFSET) << BIT_SHIFT_AMPDU_TXRPT_OFFSET)
- #define BITS_AMPDU_TXRPT_OFFSET \
- (BIT_MASK_AMPDU_TXRPT_OFFSET << BIT_SHIFT_AMPDU_TXRPT_OFFSET)
- #define BIT_CLEAR_AMPDU_TXRPT_OFFSET(x) ((x) & (~BITS_AMPDU_TXRPT_OFFSET))
- #define BIT_GET_AMPDU_TXRPT_OFFSET(x) \
- (((x) >> BIT_SHIFT_AMPDU_TXRPT_OFFSET) & BIT_MASK_AMPDU_TXRPT_OFFSET)
- #define BIT_SET_AMPDU_TXRPT_OFFSET(x, v) \
- (BIT_CLEAR_AMPDU_TXRPT_OFFSET(x) | BIT_AMPDU_TXRPT_OFFSET(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXRPT_START_OFFSET (Offset 0x04AC) */
- #define BIT_SHIFT_AMPDU_TXRPT_OFFSET_V1 0
- #define BIT_MASK_AMPDU_TXRPT_OFFSET_V1 0x1ff
- #define BIT_AMPDU_TXRPT_OFFSET_V1(x) \
- (((x) & BIT_MASK_AMPDU_TXRPT_OFFSET_V1) \
- << BIT_SHIFT_AMPDU_TXRPT_OFFSET_V1)
- #define BITS_AMPDU_TXRPT_OFFSET_V1 \
- (BIT_MASK_AMPDU_TXRPT_OFFSET_V1 << BIT_SHIFT_AMPDU_TXRPT_OFFSET_V1)
- #define BIT_CLEAR_AMPDU_TXRPT_OFFSET_V1(x) ((x) & (~BITS_AMPDU_TXRPT_OFFSET_V1))
- #define BIT_GET_AMPDU_TXRPT_OFFSET_V1(x) \
- (((x) >> BIT_SHIFT_AMPDU_TXRPT_OFFSET_V1) & \
- BIT_MASK_AMPDU_TXRPT_OFFSET_V1)
- #define BIT_SET_AMPDU_TXRPT_OFFSET_V1(x, v) \
- (BIT_CLEAR_AMPDU_TXRPT_OFFSET_V1(x) | BIT_AMPDU_TXRPT_OFFSET_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT)
- /* 2 REG_RRSR_CTS (Offset 0x04B0) */
- #define BIT_SHIFT_RRCTSSR_RSC 21
- #define BIT_MASK_RRCTSSR_RSC 0x3
- #define BIT_RRCTSSR_RSC(x) \
- (((x) & BIT_MASK_RRCTSSR_RSC) << BIT_SHIFT_RRCTSSR_RSC)
- #define BITS_RRCTSSR_RSC (BIT_MASK_RRCTSSR_RSC << BIT_SHIFT_RRCTSSR_RSC)
- #define BIT_CLEAR_RRCTSSR_RSC(x) ((x) & (~BITS_RRCTSSR_RSC))
- #define BIT_GET_RRCTSSR_RSC(x) \
- (((x) >> BIT_SHIFT_RRCTSSR_RSC) & BIT_MASK_RRCTSSR_RSC)
- #define BIT_SET_RRCTSSR_RSC(x, v) \
- (BIT_CLEAR_RRCTSSR_RSC(x) | BIT_RRCTSSR_RSC(v))
- #define BIT_SHIFT_RRCTSSC_BITMAP 0
- #define BIT_MASK_RRCTSSC_BITMAP 0xfffff
- #define BIT_RRCTSSC_BITMAP(x) \
- (((x) & BIT_MASK_RRCTSSC_BITMAP) << BIT_SHIFT_RRCTSSC_BITMAP)
- #define BITS_RRCTSSC_BITMAP \
- (BIT_MASK_RRCTSSC_BITMAP << BIT_SHIFT_RRCTSSC_BITMAP)
- #define BIT_CLEAR_RRCTSSC_BITMAP(x) ((x) & (~BITS_RRCTSSC_BITMAP))
- #define BIT_GET_RRCTSSC_BITMAP(x) \
- (((x) >> BIT_SHIFT_RRCTSSC_BITMAP) & BIT_MASK_RRCTSSC_BITMAP)
- #define BIT_SET_RRCTSSC_BITMAP(x, v) \
- (BIT_CLEAR_RRCTSSC_BITMAP(x) | BIT_RRCTSSC_BITMAP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_POWER_STAGE1 (Offset 0x04B4) */
- #define BIT_PTA_WL_PRI_MASK_CPU_MGQ BIT(31)
- #define BIT_PTA_WL_PRI_MASK_BCNQ BIT(30)
- #define BIT_PTA_WL_PRI_MASK_HIQ BIT(29)
- #define BIT_PTA_WL_PRI_MASK_MGQ BIT(28)
- #define BIT_PTA_WL_PRI_MASK_BK BIT(27)
- #define BIT_PTA_WL_PRI_MASK_BE BIT(26)
- #define BIT_PTA_WL_PRI_MASK_VI BIT(25)
- #define BIT_PTA_WL_PRI_MASK_VO BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_POWER_STAGE1 (Offset 0x04B4) */
- #define BIT_SHIFT_POWER_STAGE1 0
- #define BIT_MASK_POWER_STAGE1 0xffffff
- #define BIT_POWER_STAGE1(x) \
- (((x) & BIT_MASK_POWER_STAGE1) << BIT_SHIFT_POWER_STAGE1)
- #define BITS_POWER_STAGE1 (BIT_MASK_POWER_STAGE1 << BIT_SHIFT_POWER_STAGE1)
- #define BIT_CLEAR_POWER_STAGE1(x) ((x) & (~BITS_POWER_STAGE1))
- #define BIT_GET_POWER_STAGE1(x) \
- (((x) >> BIT_SHIFT_POWER_STAGE1) & BIT_MASK_POWER_STAGE1)
- #define BIT_SET_POWER_STAGE1(x, v) \
- (BIT_CLEAR_POWER_STAGE1(x) | BIT_POWER_STAGE1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_POWER_STAGE2 (Offset 0x04B8) */
- #define BIT_SHIFT_EVTQ_TXRPT 27
- #define BIT_MASK_EVTQ_TXRPT 0x7
- #define BIT_EVTQ_TXRPT(x) (((x) & BIT_MASK_EVTQ_TXRPT) << BIT_SHIFT_EVTQ_TXRPT)
- #define BITS_EVTQ_TXRPT (BIT_MASK_EVTQ_TXRPT << BIT_SHIFT_EVTQ_TXRPT)
- #define BIT_CLEAR_EVTQ_TXRPT(x) ((x) & (~BITS_EVTQ_TXRPT))
- #define BIT_GET_EVTQ_TXRPT(x) \
- (((x) >> BIT_SHIFT_EVTQ_TXRPT) & BIT_MASK_EVTQ_TXRPT)
- #define BIT_SET_EVTQ_TXRPT(x, v) (BIT_CLEAR_EVTQ_TXRPT(x) | BIT_EVTQ_TXRPT(v))
- #define BIT_PTA_WL_PRI_MASK_EVT BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_POWER_STAGE2 (Offset 0x04B8) */
- #define BIT__CTRL_PKT_POW_ADJ BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_POWER_STAGE2 (Offset 0x04B8) */
- #define BIT__R_CTRL_PKT_POW_ADJ BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_POWER_STAGE2 (Offset 0x04B8) */
- #define BIT_SHIFT_POWER_STAGE2 0
- #define BIT_MASK_POWER_STAGE2 0xffffff
- #define BIT_POWER_STAGE2(x) \
- (((x) & BIT_MASK_POWER_STAGE2) << BIT_SHIFT_POWER_STAGE2)
- #define BITS_POWER_STAGE2 (BIT_MASK_POWER_STAGE2 << BIT_SHIFT_POWER_STAGE2)
- #define BIT_CLEAR_POWER_STAGE2(x) ((x) & (~BITS_POWER_STAGE2))
- #define BIT_GET_POWER_STAGE2(x) \
- (((x) >> BIT_SHIFT_POWER_STAGE2) & BIT_MASK_POWER_STAGE2)
- #define BIT_SET_POWER_STAGE2(x, v) \
- (BIT_CLEAR_POWER_STAGE2(x) | BIT_POWER_STAGE2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_SHIFT_EVTQ_HEAD 24
- #define BIT_MASK_EVTQ_HEAD 0xff
- #define BIT_EVTQ_HEAD(x) (((x) & BIT_MASK_EVTQ_HEAD) << BIT_SHIFT_EVTQ_HEAD)
- #define BITS_EVTQ_HEAD (BIT_MASK_EVTQ_HEAD << BIT_SHIFT_EVTQ_HEAD)
- #define BIT_CLEAR_EVTQ_HEAD(x) ((x) & (~BITS_EVTQ_HEAD))
- #define BIT_GET_EVTQ_HEAD(x) (((x) >> BIT_SHIFT_EVTQ_HEAD) & BIT_MASK_EVTQ_HEAD)
- #define BIT_SET_EVTQ_HEAD(x, v) (BIT_CLEAR_EVTQ_HEAD(x) | BIT_EVTQ_HEAD(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_SHIFT_PAD_NUM_THRES 24
- #define BIT_MASK_PAD_NUM_THRES 0x3f
- #define BIT_PAD_NUM_THRES(x) \
- (((x) & BIT_MASK_PAD_NUM_THRES) << BIT_SHIFT_PAD_NUM_THRES)
- #define BITS_PAD_NUM_THRES (BIT_MASK_PAD_NUM_THRES << BIT_SHIFT_PAD_NUM_THRES)
- #define BIT_CLEAR_PAD_NUM_THRES(x) ((x) & (~BITS_PAD_NUM_THRES))
- #define BIT_GET_PAD_NUM_THRES(x) \
- (((x) >> BIT_SHIFT_PAD_NUM_THRES) & BIT_MASK_PAD_NUM_THRES)
- #define BIT_SET_PAD_NUM_THRES(x, v) \
- (BIT_CLEAR_PAD_NUM_THRES(x) | BIT_PAD_NUM_THRES(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_R_DMA_THIS_QUEUE_BK BIT(23)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_DMA_THIS_QUEUE_BK BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_R_DMA_THIS_QUEUE_BE BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_DMA_THIS_QUEUE_BE BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_R_DMA_THIS_QUEUE_VI BIT(21)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_DMA_THIS_QUEUE_VI BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_R_DMA_THIS_QUEUE_VO BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_DMA_THIS_QUEUE_VO BIT(20)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_SHIFT_R_TOTAL_LEN_TH 8
- #define BIT_MASK_R_TOTAL_LEN_TH 0xfff
- #define BIT_R_TOTAL_LEN_TH(x) \
- (((x) & BIT_MASK_R_TOTAL_LEN_TH) << BIT_SHIFT_R_TOTAL_LEN_TH)
- #define BITS_R_TOTAL_LEN_TH \
- (BIT_MASK_R_TOTAL_LEN_TH << BIT_SHIFT_R_TOTAL_LEN_TH)
- #define BIT_CLEAR_R_TOTAL_LEN_TH(x) ((x) & (~BITS_R_TOTAL_LEN_TH))
- #define BIT_GET_R_TOTAL_LEN_TH(x) \
- (((x) >> BIT_SHIFT_R_TOTAL_LEN_TH) & BIT_MASK_R_TOTAL_LEN_TH)
- #define BIT_SET_R_TOTAL_LEN_TH(x, v) \
- (BIT_CLEAR_R_TOTAL_LEN_TH(x) | BIT_R_TOTAL_LEN_TH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_SHIFT_TOTAL_LEN_TH 8
- #define BIT_MASK_TOTAL_LEN_TH 0xfff
- #define BIT_TOTAL_LEN_TH(x) \
- (((x) & BIT_MASK_TOTAL_LEN_TH) << BIT_SHIFT_TOTAL_LEN_TH)
- #define BITS_TOTAL_LEN_TH (BIT_MASK_TOTAL_LEN_TH << BIT_SHIFT_TOTAL_LEN_TH)
- #define BIT_CLEAR_TOTAL_LEN_TH(x) ((x) & (~BITS_TOTAL_LEN_TH))
- #define BIT_GET_TOTAL_LEN_TH(x) \
- (((x) >> BIT_SHIFT_TOTAL_LEN_TH) & BIT_MASK_TOTAL_LEN_TH)
- #define BIT_SET_TOTAL_LEN_TH(x, v) \
- (BIT_CLEAR_TOTAL_LEN_TH(x) | BIT_TOTAL_LEN_TH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_WEP_PRETX_EN BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_EN_NEW_EARLY BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SW_AMPDU_BURST_MODE_CTRL (Offset 0x04BC) */
- #define BIT_PRE_TX_CMD BIT(6)
- #define BIT_SHIFT_NUM_SCL_EN 4
- #define BIT_MASK_NUM_SCL_EN 0x3
- #define BIT_NUM_SCL_EN(x) (((x) & BIT_MASK_NUM_SCL_EN) << BIT_SHIFT_NUM_SCL_EN)
- #define BITS_NUM_SCL_EN (BIT_MASK_NUM_SCL_EN << BIT_SHIFT_NUM_SCL_EN)
- #define BIT_CLEAR_NUM_SCL_EN(x) ((x) & (~BITS_NUM_SCL_EN))
- #define BIT_GET_NUM_SCL_EN(x) \
- (((x) >> BIT_SHIFT_NUM_SCL_EN) & BIT_MASK_NUM_SCL_EN)
- #define BIT_SET_NUM_SCL_EN(x, v) (BIT_CLEAR_NUM_SCL_EN(x) | BIT_NUM_SCL_EN(v))
- #define BIT_BK_EN BIT(3)
- #define BIT_BE_EN BIT(2)
- #define BIT_VI_EN BIT(1)
- #define BIT_VO_EN BIT(0)
- /* 2 REG_PKT_LIFE_TIME (Offset 0x04C0) */
- #define BIT_SHIFT_PKT_LIFTIME_BEBK 16
- #define BIT_MASK_PKT_LIFTIME_BEBK 0xffff
- #define BIT_PKT_LIFTIME_BEBK(x) \
- (((x) & BIT_MASK_PKT_LIFTIME_BEBK) << BIT_SHIFT_PKT_LIFTIME_BEBK)
- #define BITS_PKT_LIFTIME_BEBK \
- (BIT_MASK_PKT_LIFTIME_BEBK << BIT_SHIFT_PKT_LIFTIME_BEBK)
- #define BIT_CLEAR_PKT_LIFTIME_BEBK(x) ((x) & (~BITS_PKT_LIFTIME_BEBK))
- #define BIT_GET_PKT_LIFTIME_BEBK(x) \
- (((x) >> BIT_SHIFT_PKT_LIFTIME_BEBK) & BIT_MASK_PKT_LIFTIME_BEBK)
- #define BIT_SET_PKT_LIFTIME_BEBK(x, v) \
- (BIT_CLEAR_PKT_LIFTIME_BEBK(x) | BIT_PKT_LIFTIME_BEBK(v))
- #define BIT_SHIFT_PKT_LIFTIME_VOVI 0
- #define BIT_MASK_PKT_LIFTIME_VOVI 0xffff
- #define BIT_PKT_LIFTIME_VOVI(x) \
- (((x) & BIT_MASK_PKT_LIFTIME_VOVI) << BIT_SHIFT_PKT_LIFTIME_VOVI)
- #define BITS_PKT_LIFTIME_VOVI \
- (BIT_MASK_PKT_LIFTIME_VOVI << BIT_SHIFT_PKT_LIFTIME_VOVI)
- #define BIT_CLEAR_PKT_LIFTIME_VOVI(x) ((x) & (~BITS_PKT_LIFTIME_VOVI))
- #define BIT_GET_PKT_LIFTIME_VOVI(x) \
- (((x) >> BIT_SHIFT_PKT_LIFTIME_VOVI) & BIT_MASK_PKT_LIFTIME_VOVI)
- #define BIT_SET_PKT_LIFTIME_VOVI(x, v) \
- (BIT_CLEAR_PKT_LIFTIME_VOVI(x) | BIT_PKT_LIFTIME_VOVI(v))
- /* 2 REG_STBC_SETTING (Offset 0x04C4) */
- #define BIT_SHIFT_CDEND_TXTIME_L 4
- #define BIT_MASK_CDEND_TXTIME_L 0xf
- #define BIT_CDEND_TXTIME_L(x) \
- (((x) & BIT_MASK_CDEND_TXTIME_L) << BIT_SHIFT_CDEND_TXTIME_L)
- #define BITS_CDEND_TXTIME_L \
- (BIT_MASK_CDEND_TXTIME_L << BIT_SHIFT_CDEND_TXTIME_L)
- #define BIT_CLEAR_CDEND_TXTIME_L(x) ((x) & (~BITS_CDEND_TXTIME_L))
- #define BIT_GET_CDEND_TXTIME_L(x) \
- (((x) >> BIT_SHIFT_CDEND_TXTIME_L) & BIT_MASK_CDEND_TXTIME_L)
- #define BIT_SET_CDEND_TXTIME_L(x, v) \
- (BIT_CLEAR_CDEND_TXTIME_L(x) | BIT_CDEND_TXTIME_L(v))
- #define BIT_SHIFT_NESS 2
- #define BIT_MASK_NESS 0x3
- #define BIT_NESS(x) (((x) & BIT_MASK_NESS) << BIT_SHIFT_NESS)
- #define BITS_NESS (BIT_MASK_NESS << BIT_SHIFT_NESS)
- #define BIT_CLEAR_NESS(x) ((x) & (~BITS_NESS))
- #define BIT_GET_NESS(x) (((x) >> BIT_SHIFT_NESS) & BIT_MASK_NESS)
- #define BIT_SET_NESS(x, v) (BIT_CLEAR_NESS(x) | BIT_NESS(v))
- #define BIT_SHIFT_STBC_CFEND 0
- #define BIT_MASK_STBC_CFEND 0x3
- #define BIT_STBC_CFEND(x) (((x) & BIT_MASK_STBC_CFEND) << BIT_SHIFT_STBC_CFEND)
- #define BITS_STBC_CFEND (BIT_MASK_STBC_CFEND << BIT_SHIFT_STBC_CFEND)
- #define BIT_CLEAR_STBC_CFEND(x) ((x) & (~BITS_STBC_CFEND))
- #define BIT_GET_STBC_CFEND(x) \
- (((x) >> BIT_SHIFT_STBC_CFEND) & BIT_MASK_STBC_CFEND)
- #define BIT_SET_STBC_CFEND(x, v) (BIT_CLEAR_STBC_CFEND(x) | BIT_STBC_CFEND(v))
- /* 2 REG_STBC_SETTING2 (Offset 0x04C5) */
- #define BIT_SHIFT_CDEND_TXTIME_H 0
- #define BIT_MASK_CDEND_TXTIME_H 0x1f
- #define BIT_CDEND_TXTIME_H(x) \
- (((x) & BIT_MASK_CDEND_TXTIME_H) << BIT_SHIFT_CDEND_TXTIME_H)
- #define BITS_CDEND_TXTIME_H \
- (BIT_MASK_CDEND_TXTIME_H << BIT_SHIFT_CDEND_TXTIME_H)
- #define BIT_CLEAR_CDEND_TXTIME_H(x) ((x) & (~BITS_CDEND_TXTIME_H))
- #define BIT_GET_CDEND_TXTIME_H(x) \
- (((x) >> BIT_SHIFT_CDEND_TXTIME_H) & BIT_MASK_CDEND_TXTIME_H)
- #define BIT_SET_CDEND_TXTIME_H(x, v) \
- (BIT_CLEAR_CDEND_TXTIME_H(x) | BIT_CDEND_TXTIME_H(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_QUEUE_CTRL (Offset 0x04C6) */
- #define BIT_FORCE_RND_PRI BIT(6)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_CTRL (Offset 0x04C6) */
- #define BIT_R_FORCE_RND_PRI BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_QUEUE_CTRL (Offset 0x04C6) */
- #define BIT_PTA_EDCCA_EN BIT(5)
- #define BIT_PTA_WL_TX_EN BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_QUEUE_CTRL (Offset 0x04C6) */
- #define BIT_R_USE_DATA_BW BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_QUEUE_CTRL (Offset 0x04C6) */
- #define BIT_USE_DATA_BW BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_QUEUE_CTRL (Offset 0x04C6) */
- #define BIT_TRI_PKT_INT_MODE1 BIT(2)
- #define BIT_TRI_PKT_INT_MODE0 BIT(1)
- #define BIT_ACQ_MODE_SEL BIT(0)
- /* 2 REG_SINGLE_AMPDU_CTRL (Offset 0x04C7) */
- #define BIT_EN_SINGLE_APMDU BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SINGLE_AMPDU_CTRL (Offset 0x04C7) */
- #define BIT_SHIFT_SNDTX_MAXTIME 0
- #define BIT_MASK_SNDTX_MAXTIME 0x7f
- #define BIT_SNDTX_MAXTIME(x) \
- (((x) & BIT_MASK_SNDTX_MAXTIME) << BIT_SHIFT_SNDTX_MAXTIME)
- #define BITS_SNDTX_MAXTIME (BIT_MASK_SNDTX_MAXTIME << BIT_SHIFT_SNDTX_MAXTIME)
- #define BIT_CLEAR_SNDTX_MAXTIME(x) ((x) & (~BITS_SNDTX_MAXTIME))
- #define BIT_GET_SNDTX_MAXTIME(x) \
- (((x) >> BIT_SHIFT_SNDTX_MAXTIME) & BIT_MASK_SNDTX_MAXTIME)
- #define BIT_SET_SNDTX_MAXTIME(x, v) \
- (BIT_CLEAR_SNDTX_MAXTIME(x) | BIT_SNDTX_MAXTIME(v))
- /* 2 REG_PROT_MODE_CTRL (Offset 0x04C8) */
- #define BIT_SND_SIFS_TXDATA BIT(31)
- #define BIT_TX_SND_MATCH_MACID BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PROT_MODE_CTRL (Offset 0x04C8) */
- #define BIT_SHIFT_RTS_MAX_AGG_NUM 24
- #define BIT_MASK_RTS_MAX_AGG_NUM 0x3f
- #define BIT_RTS_MAX_AGG_NUM(x) \
- (((x) & BIT_MASK_RTS_MAX_AGG_NUM) << BIT_SHIFT_RTS_MAX_AGG_NUM)
- #define BITS_RTS_MAX_AGG_NUM \
- (BIT_MASK_RTS_MAX_AGG_NUM << BIT_SHIFT_RTS_MAX_AGG_NUM)
- #define BIT_CLEAR_RTS_MAX_AGG_NUM(x) ((x) & (~BITS_RTS_MAX_AGG_NUM))
- #define BIT_GET_RTS_MAX_AGG_NUM(x) \
- (((x) >> BIT_SHIFT_RTS_MAX_AGG_NUM) & BIT_MASK_RTS_MAX_AGG_NUM)
- #define BIT_SET_RTS_MAX_AGG_NUM(x, v) \
- (BIT_CLEAR_RTS_MAX_AGG_NUM(x) | BIT_RTS_MAX_AGG_NUM(v))
- #define BIT_SHIFT_MAX_AGG_NUM 16
- #define BIT_MASK_MAX_AGG_NUM 0x3f
- #define BIT_MAX_AGG_NUM(x) \
- (((x) & BIT_MASK_MAX_AGG_NUM) << BIT_SHIFT_MAX_AGG_NUM)
- #define BITS_MAX_AGG_NUM (BIT_MASK_MAX_AGG_NUM << BIT_SHIFT_MAX_AGG_NUM)
- #define BIT_CLEAR_MAX_AGG_NUM(x) ((x) & (~BITS_MAX_AGG_NUM))
- #define BIT_GET_MAX_AGG_NUM(x) \
- (((x) >> BIT_SHIFT_MAX_AGG_NUM) & BIT_MASK_MAX_AGG_NUM)
- #define BIT_SET_MAX_AGG_NUM(x, v) \
- (BIT_CLEAR_MAX_AGG_NUM(x) | BIT_MAX_AGG_NUM(v))
- #define BIT_SHIFT_RTS_TXTIME_TH 8
- #define BIT_MASK_RTS_TXTIME_TH 0xff
- #define BIT_RTS_TXTIME_TH(x) \
- (((x) & BIT_MASK_RTS_TXTIME_TH) << BIT_SHIFT_RTS_TXTIME_TH)
- #define BITS_RTS_TXTIME_TH (BIT_MASK_RTS_TXTIME_TH << BIT_SHIFT_RTS_TXTIME_TH)
- #define BIT_CLEAR_RTS_TXTIME_TH(x) ((x) & (~BITS_RTS_TXTIME_TH))
- #define BIT_GET_RTS_TXTIME_TH(x) \
- (((x) >> BIT_SHIFT_RTS_TXTIME_TH) & BIT_MASK_RTS_TXTIME_TH)
- #define BIT_SET_RTS_TXTIME_TH(x, v) \
- (BIT_CLEAR_RTS_TXTIME_TH(x) | BIT_RTS_TXTIME_TH(v))
- #define BIT_SHIFT_RTS_LEN_TH 0
- #define BIT_MASK_RTS_LEN_TH 0xff
- #define BIT_RTS_LEN_TH(x) (((x) & BIT_MASK_RTS_LEN_TH) << BIT_SHIFT_RTS_LEN_TH)
- #define BITS_RTS_LEN_TH (BIT_MASK_RTS_LEN_TH << BIT_SHIFT_RTS_LEN_TH)
- #define BIT_CLEAR_RTS_LEN_TH(x) ((x) & (~BITS_RTS_LEN_TH))
- #define BIT_GET_RTS_LEN_TH(x) \
- (((x) >> BIT_SHIFT_RTS_LEN_TH) & BIT_MASK_RTS_LEN_TH)
- #define BIT_SET_RTS_LEN_TH(x, v) (BIT_CLEAR_RTS_LEN_TH(x) | BIT_RTS_LEN_TH(v))
- /* 2 REG_BAR_MODE_CTRL (Offset 0x04CC) */
- #define BIT_SHIFT_BAR_RTY_LMT 16
- #define BIT_MASK_BAR_RTY_LMT 0x3
- #define BIT_BAR_RTY_LMT(x) \
- (((x) & BIT_MASK_BAR_RTY_LMT) << BIT_SHIFT_BAR_RTY_LMT)
- #define BITS_BAR_RTY_LMT (BIT_MASK_BAR_RTY_LMT << BIT_SHIFT_BAR_RTY_LMT)
- #define BIT_CLEAR_BAR_RTY_LMT(x) ((x) & (~BITS_BAR_RTY_LMT))
- #define BIT_GET_BAR_RTY_LMT(x) \
- (((x) >> BIT_SHIFT_BAR_RTY_LMT) & BIT_MASK_BAR_RTY_LMT)
- #define BIT_SET_BAR_RTY_LMT(x, v) \
- (BIT_CLEAR_BAR_RTY_LMT(x) | BIT_BAR_RTY_LMT(v))
- #define BIT_SHIFT_BAR_PKT_TXTIME_TH 8
- #define BIT_MASK_BAR_PKT_TXTIME_TH 0xff
- #define BIT_BAR_PKT_TXTIME_TH(x) \
- (((x) & BIT_MASK_BAR_PKT_TXTIME_TH) << BIT_SHIFT_BAR_PKT_TXTIME_TH)
- #define BITS_BAR_PKT_TXTIME_TH \
- (BIT_MASK_BAR_PKT_TXTIME_TH << BIT_SHIFT_BAR_PKT_TXTIME_TH)
- #define BIT_CLEAR_BAR_PKT_TXTIME_TH(x) ((x) & (~BITS_BAR_PKT_TXTIME_TH))
- #define BIT_GET_BAR_PKT_TXTIME_TH(x) \
- (((x) >> BIT_SHIFT_BAR_PKT_TXTIME_TH) & BIT_MASK_BAR_PKT_TXTIME_TH)
- #define BIT_SET_BAR_PKT_TXTIME_TH(x, v) \
- (BIT_CLEAR_BAR_PKT_TXTIME_TH(x) | BIT_BAR_PKT_TXTIME_TH(v))
- #define BIT_BAR_EN_V1 BIT(6)
- #define BIT_SHIFT_BAR_PKTNUM_TH_V1 0
- #define BIT_MASK_BAR_PKTNUM_TH_V1 0x3f
- #define BIT_BAR_PKTNUM_TH_V1(x) \
- (((x) & BIT_MASK_BAR_PKTNUM_TH_V1) << BIT_SHIFT_BAR_PKTNUM_TH_V1)
- #define BITS_BAR_PKTNUM_TH_V1 \
- (BIT_MASK_BAR_PKTNUM_TH_V1 << BIT_SHIFT_BAR_PKTNUM_TH_V1)
- #define BIT_CLEAR_BAR_PKTNUM_TH_V1(x) ((x) & (~BITS_BAR_PKTNUM_TH_V1))
- #define BIT_GET_BAR_PKTNUM_TH_V1(x) \
- (((x) >> BIT_SHIFT_BAR_PKTNUM_TH_V1) & BIT_MASK_BAR_PKTNUM_TH_V1)
- #define BIT_SET_BAR_PKTNUM_TH_V1(x, v) \
- (BIT_CLEAR_BAR_PKTNUM_TH_V1(x) | BIT_BAR_PKTNUM_TH_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RA_TRY_RATE_AGG_LMT (Offset 0x04CF) */
- #define BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1 0
- #define BIT_MASK_RA_TRY_RATE_AGG_LMT_V1 0x3f
- #define BIT_RA_TRY_RATE_AGG_LMT_V1(x) \
- (((x) & BIT_MASK_RA_TRY_RATE_AGG_LMT_V1) \
- << BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1)
- #define BITS_RA_TRY_RATE_AGG_LMT_V1 \
- (BIT_MASK_RA_TRY_RATE_AGG_LMT_V1 << BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1)
- #define BIT_CLEAR_RA_TRY_RATE_AGG_LMT_V1(x) \
- ((x) & (~BITS_RA_TRY_RATE_AGG_LMT_V1))
- #define BIT_GET_RA_TRY_RATE_AGG_LMT_V1(x) \
- (((x) >> BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1) & \
- BIT_MASK_RA_TRY_RATE_AGG_LMT_V1)
- #define BIT_SET_RA_TRY_RATE_AGG_LMT_V1(x, v) \
- (BIT_CLEAR_RA_TRY_RATE_AGG_LMT_V1(x) | BIT_RA_TRY_RATE_AGG_LMT_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_SLEEP_CTRL (Offset 0x04D0) */
- #define BIT_SHIFT_DEBUG_PROTOCOL 24
- #define BIT_MASK_DEBUG_PROTOCOL 0xff
- #define BIT_DEBUG_PROTOCOL(x) \
- (((x) & BIT_MASK_DEBUG_PROTOCOL) << BIT_SHIFT_DEBUG_PROTOCOL)
- #define BITS_DEBUG_PROTOCOL \
- (BIT_MASK_DEBUG_PROTOCOL << BIT_SHIFT_DEBUG_PROTOCOL)
- #define BIT_CLEAR_DEBUG_PROTOCOL(x) ((x) & (~BITS_DEBUG_PROTOCOL))
- #define BIT_GET_DEBUG_PROTOCOL(x) \
- (((x) >> BIT_SHIFT_DEBUG_PROTOCOL) & BIT_MASK_DEBUG_PROTOCOL)
- #define BIT_SET_DEBUG_PROTOCOL(x, v) \
- (BIT_CLEAR_DEBUG_PROTOCOL(x) | BIT_DEBUG_PROTOCOL(v))
- #define BIT_SHIFT_BCNQ_PGBNDY_RSEL 16
- #define BIT_MASK_BCNQ_PGBNDY_RSEL 0x7
- #define BIT_BCNQ_PGBNDY_RSEL(x) \
- (((x) & BIT_MASK_BCNQ_PGBNDY_RSEL) << BIT_SHIFT_BCNQ_PGBNDY_RSEL)
- #define BITS_BCNQ_PGBNDY_RSEL \
- (BIT_MASK_BCNQ_PGBNDY_RSEL << BIT_SHIFT_BCNQ_PGBNDY_RSEL)
- #define BIT_CLEAR_BCNQ_PGBNDY_RSEL(x) ((x) & (~BITS_BCNQ_PGBNDY_RSEL))
- #define BIT_GET_BCNQ_PGBNDY_RSEL(x) \
- (((x) >> BIT_SHIFT_BCNQ_PGBNDY_RSEL) & BIT_MASK_BCNQ_PGBNDY_RSEL)
- #define BIT_SET_BCNQ_PGBNDY_RSEL(x, v) \
- (BIT_CLEAR_BCNQ_PGBNDY_RSEL(x) | BIT_BCNQ_PGBNDY_RSEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MACID_SLEEP2 (Offset 0x04D0) */
- #define BIT_SHIFT_MACID95_64PKTSLEEP 0
- #define BIT_MASK_MACID95_64PKTSLEEP 0xffffffffL
- #define BIT_MACID95_64PKTSLEEP(x) \
- (((x) & BIT_MASK_MACID95_64PKTSLEEP) << BIT_SHIFT_MACID95_64PKTSLEEP)
- #define BITS_MACID95_64PKTSLEEP \
- (BIT_MASK_MACID95_64PKTSLEEP << BIT_SHIFT_MACID95_64PKTSLEEP)
- #define BIT_CLEAR_MACID95_64PKTSLEEP(x) ((x) & (~BITS_MACID95_64PKTSLEEP))
- #define BIT_GET_MACID95_64PKTSLEEP(x) \
- (((x) >> BIT_SHIFT_MACID95_64PKTSLEEP) & BIT_MASK_MACID95_64PKTSLEEP)
- #define BIT_SET_MACID95_64PKTSLEEP(x, v) \
- (BIT_CLEAR_MACID95_64PKTSLEEP(x) | BIT_MACID95_64PKTSLEEP(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_SLEEP_CTRL (Offset 0x04D0) */
- #define BIT_SHIFT_MACID_SLEEP_SEL 0
- #define BIT_MASK_MACID_SLEEP_SEL 0x7
- #define BIT_MACID_SLEEP_SEL(x) \
- (((x) & BIT_MASK_MACID_SLEEP_SEL) << BIT_SHIFT_MACID_SLEEP_SEL)
- #define BITS_MACID_SLEEP_SEL \
- (BIT_MASK_MACID_SLEEP_SEL << BIT_SHIFT_MACID_SLEEP_SEL)
- #define BIT_CLEAR_MACID_SLEEP_SEL(x) ((x) & (~BITS_MACID_SLEEP_SEL))
- #define BIT_GET_MACID_SLEEP_SEL(x) \
- (((x) >> BIT_SHIFT_MACID_SLEEP_SEL) & BIT_MASK_MACID_SLEEP_SEL)
- #define BIT_SET_MACID_SLEEP_SEL(x, v) \
- (BIT_CLEAR_MACID_SLEEP_SEL(x) | BIT_MACID_SLEEP_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MACID_SLEEP (Offset 0x04D4) */
- #define BIT_SHIFT_MACID31_0_PKTSLEEP 0
- #define BIT_MASK_MACID31_0_PKTSLEEP 0xffffffffL
- #define BIT_MACID31_0_PKTSLEEP(x) \
- (((x) & BIT_MASK_MACID31_0_PKTSLEEP) << BIT_SHIFT_MACID31_0_PKTSLEEP)
- #define BITS_MACID31_0_PKTSLEEP \
- (BIT_MASK_MACID31_0_PKTSLEEP << BIT_SHIFT_MACID31_0_PKTSLEEP)
- #define BIT_CLEAR_MACID31_0_PKTSLEEP(x) ((x) & (~BITS_MACID31_0_PKTSLEEP))
- #define BIT_GET_MACID31_0_PKTSLEEP(x) \
- (((x) >> BIT_SHIFT_MACID31_0_PKTSLEEP) & BIT_MASK_MACID31_0_PKTSLEEP)
- #define BIT_SET_MACID31_0_PKTSLEEP(x, v) \
- (BIT_CLEAR_MACID31_0_PKTSLEEP(x) | BIT_MACID31_0_PKTSLEEP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MACID_SLEEP (Offset 0x04D4) */
- #define BIT_SHIFT_MACID31_0PKTSLEEP 0
- #define BIT_MASK_MACID31_0PKTSLEEP 0xffffffffL
- #define BIT_MACID31_0PKTSLEEP(x) \
- (((x) & BIT_MASK_MACID31_0PKTSLEEP) << BIT_SHIFT_MACID31_0PKTSLEEP)
- #define BITS_MACID31_0PKTSLEEP \
- (BIT_MASK_MACID31_0PKTSLEEP << BIT_SHIFT_MACID31_0PKTSLEEP)
- #define BIT_CLEAR_MACID31_0PKTSLEEP(x) ((x) & (~BITS_MACID31_0PKTSLEEP))
- #define BIT_GET_MACID31_0PKTSLEEP(x) \
- (((x) >> BIT_SHIFT_MACID31_0PKTSLEEP) & BIT_MASK_MACID31_0PKTSLEEP)
- #define BIT_SET_MACID31_0PKTSLEEP(x, v) \
- (BIT_CLEAR_MACID31_0PKTSLEEP(x) | BIT_MACID31_0PKTSLEEP(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_SLEEP_INFO (Offset 0x04D4) */
- #define BIT_SHIFT_MACID_SLEEP_INFO 0
- #define BIT_MASK_MACID_SLEEP_INFO 0xffffffffL
- #define BIT_MACID_SLEEP_INFO(x) \
- (((x) & BIT_MASK_MACID_SLEEP_INFO) << BIT_SHIFT_MACID_SLEEP_INFO)
- #define BITS_MACID_SLEEP_INFO \
- (BIT_MASK_MACID_SLEEP_INFO << BIT_SHIFT_MACID_SLEEP_INFO)
- #define BIT_CLEAR_MACID_SLEEP_INFO(x) ((x) & (~BITS_MACID_SLEEP_INFO))
- #define BIT_GET_MACID_SLEEP_INFO(x) \
- (((x) >> BIT_SHIFT_MACID_SLEEP_INFO) & BIT_MASK_MACID_SLEEP_INFO)
- #define BIT_SET_MACID_SLEEP_INFO(x, v) \
- (BIT_CLEAR_MACID_SLEEP_INFO(x) | BIT_MACID_SLEEP_INFO(v))
- #define BIT_SHIFT_PTCL_TOTAL_PG_V3 0
- #define BIT_MASK_PTCL_TOTAL_PG_V3 0x1fff
- #define BIT_PTCL_TOTAL_PG_V3(x) \
- (((x) & BIT_MASK_PTCL_TOTAL_PG_V3) << BIT_SHIFT_PTCL_TOTAL_PG_V3)
- #define BITS_PTCL_TOTAL_PG_V3 \
- (BIT_MASK_PTCL_TOTAL_PG_V3 << BIT_SHIFT_PTCL_TOTAL_PG_V3)
- #define BIT_CLEAR_PTCL_TOTAL_PG_V3(x) ((x) & (~BITS_PTCL_TOTAL_PG_V3))
- #define BIT_GET_PTCL_TOTAL_PG_V3(x) \
- (((x) >> BIT_SHIFT_PTCL_TOTAL_PG_V3) & BIT_MASK_PTCL_TOTAL_PG_V3)
- #define BIT_SET_PTCL_TOTAL_PG_V3(x, v) \
- (BIT_CLEAR_PTCL_TOTAL_PG_V3(x) | BIT_PTCL_TOTAL_PG_V3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HW_SEQ0 (Offset 0x04D8) */
- #define BIT_SHIFT_HW_SSN_SEQ0 0
- #define BIT_MASK_HW_SSN_SEQ0 0xfff
- #define BIT_HW_SSN_SEQ0(x) \
- (((x) & BIT_MASK_HW_SSN_SEQ0) << BIT_SHIFT_HW_SSN_SEQ0)
- #define BITS_HW_SSN_SEQ0 (BIT_MASK_HW_SSN_SEQ0 << BIT_SHIFT_HW_SSN_SEQ0)
- #define BIT_CLEAR_HW_SSN_SEQ0(x) ((x) & (~BITS_HW_SSN_SEQ0))
- #define BIT_GET_HW_SSN_SEQ0(x) \
- (((x) >> BIT_SHIFT_HW_SSN_SEQ0) & BIT_MASK_HW_SSN_SEQ0)
- #define BIT_SET_HW_SSN_SEQ0(x, v) \
- (BIT_CLEAR_HW_SSN_SEQ0(x) | BIT_HW_SSN_SEQ0(v))
- /* 2 REG_HW_SEQ1 (Offset 0x04DA) */
- #define BIT_SHIFT_HW_SSN_SEQ1 0
- #define BIT_MASK_HW_SSN_SEQ1 0xfff
- #define BIT_HW_SSN_SEQ1(x) \
- (((x) & BIT_MASK_HW_SSN_SEQ1) << BIT_SHIFT_HW_SSN_SEQ1)
- #define BITS_HW_SSN_SEQ1 (BIT_MASK_HW_SSN_SEQ1 << BIT_SHIFT_HW_SSN_SEQ1)
- #define BIT_CLEAR_HW_SSN_SEQ1(x) ((x) & (~BITS_HW_SSN_SEQ1))
- #define BIT_GET_HW_SSN_SEQ1(x) \
- (((x) >> BIT_SHIFT_HW_SSN_SEQ1) & BIT_MASK_HW_SSN_SEQ1)
- #define BIT_SET_HW_SSN_SEQ1(x, v) \
- (BIT_CLEAR_HW_SSN_SEQ1(x) | BIT_HW_SSN_SEQ1(v))
- /* 2 REG_HW_SEQ2 (Offset 0x04DC) */
- #define BIT_SHIFT_HW_SSN_SEQ2 0
- #define BIT_MASK_HW_SSN_SEQ2 0xfff
- #define BIT_HW_SSN_SEQ2(x) \
- (((x) & BIT_MASK_HW_SSN_SEQ2) << BIT_SHIFT_HW_SSN_SEQ2)
- #define BITS_HW_SSN_SEQ2 (BIT_MASK_HW_SSN_SEQ2 << BIT_SHIFT_HW_SSN_SEQ2)
- #define BIT_CLEAR_HW_SSN_SEQ2(x) ((x) & (~BITS_HW_SSN_SEQ2))
- #define BIT_GET_HW_SSN_SEQ2(x) \
- (((x) >> BIT_SHIFT_HW_SSN_SEQ2) & BIT_MASK_HW_SSN_SEQ2)
- #define BIT_SET_HW_SSN_SEQ2(x, v) \
- (BIT_CLEAR_HW_SSN_SEQ2(x) | BIT_HW_SSN_SEQ2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_HW_SEQ3 (Offset 0x04DE) */
- #define BIT_SHIFT_CSI_HWSSN_SEL 12
- #define BIT_MASK_CSI_HWSSN_SEL 0x3
- #define BIT_CSI_HWSSN_SEL(x) \
- (((x) & BIT_MASK_CSI_HWSSN_SEL) << BIT_SHIFT_CSI_HWSSN_SEL)
- #define BITS_CSI_HWSSN_SEL (BIT_MASK_CSI_HWSSN_SEL << BIT_SHIFT_CSI_HWSSN_SEL)
- #define BIT_CLEAR_CSI_HWSSN_SEL(x) ((x) & (~BITS_CSI_HWSSN_SEL))
- #define BIT_GET_CSI_HWSSN_SEL(x) \
- (((x) >> BIT_SHIFT_CSI_HWSSN_SEL) & BIT_MASK_CSI_HWSSN_SEL)
- #define BIT_SET_CSI_HWSSN_SEL(x, v) \
- (BIT_CLEAR_CSI_HWSSN_SEL(x) | BIT_CSI_HWSSN_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HW_SEQ3 (Offset 0x04DE) */
- #define BIT_SHIFT_CSI_HWSEQ_SEL 12
- #define BIT_MASK_CSI_HWSEQ_SEL 0x3
- #define BIT_CSI_HWSEQ_SEL(x) \
- (((x) & BIT_MASK_CSI_HWSEQ_SEL) << BIT_SHIFT_CSI_HWSEQ_SEL)
- #define BITS_CSI_HWSEQ_SEL (BIT_MASK_CSI_HWSEQ_SEL << BIT_SHIFT_CSI_HWSEQ_SEL)
- #define BIT_CLEAR_CSI_HWSEQ_SEL(x) ((x) & (~BITS_CSI_HWSEQ_SEL))
- #define BIT_GET_CSI_HWSEQ_SEL(x) \
- (((x) >> BIT_SHIFT_CSI_HWSEQ_SEL) & BIT_MASK_CSI_HWSEQ_SEL)
- #define BIT_SET_CSI_HWSEQ_SEL(x, v) \
- (BIT_CLEAR_CSI_HWSEQ_SEL(x) | BIT_CSI_HWSEQ_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_HW_SEQ3 (Offset 0x04DE) */
- #define BIT_SHIFT_HW_SSN_SEQ3 0
- #define BIT_MASK_HW_SSN_SEQ3 0xfff
- #define BIT_HW_SSN_SEQ3(x) \
- (((x) & BIT_MASK_HW_SSN_SEQ3) << BIT_SHIFT_HW_SSN_SEQ3)
- #define BITS_HW_SSN_SEQ3 (BIT_MASK_HW_SSN_SEQ3 << BIT_SHIFT_HW_SSN_SEQ3)
- #define BIT_CLEAR_HW_SSN_SEQ3(x) ((x) & (~BITS_HW_SSN_SEQ3))
- #define BIT_GET_HW_SSN_SEQ3(x) \
- (((x) >> BIT_SHIFT_HW_SSN_SEQ3) & BIT_MASK_HW_SSN_SEQ3)
- #define BIT_SET_HW_SSN_SEQ3(x, v) \
- (BIT_CLEAR_HW_SSN_SEQ3(x) | BIT_HW_SSN_SEQ3(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_CSI_SEQ (Offset 0x04DE) */
- #define BIT_SHIFT_HW_CSI_SEQ 0
- #define BIT_MASK_HW_CSI_SEQ 0xfff
- #define BIT_HW_CSI_SEQ(x) (((x) & BIT_MASK_HW_CSI_SEQ) << BIT_SHIFT_HW_CSI_SEQ)
- #define BITS_HW_CSI_SEQ (BIT_MASK_HW_CSI_SEQ << BIT_SHIFT_HW_CSI_SEQ)
- #define BIT_CLEAR_HW_CSI_SEQ(x) ((x) & (~BITS_HW_CSI_SEQ))
- #define BIT_GET_HW_CSI_SEQ(x) \
- (((x) >> BIT_SHIFT_HW_CSI_SEQ) & BIT_MASK_HW_CSI_SEQ)
- #define BIT_SET_HW_CSI_SEQ(x, v) (BIT_CLEAR_HW_CSI_SEQ(x) | BIT_HW_CSI_SEQ(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_V1 (Offset 0x04E0) */
- #define BIT_SHIFT_PTCL_TOTAL_PG_V1 2
- #define BIT_MASK_PTCL_TOTAL_PG_V1 0x1fff
- #define BIT_PTCL_TOTAL_PG_V1(x) \
- (((x) & BIT_MASK_PTCL_TOTAL_PG_V1) << BIT_SHIFT_PTCL_TOTAL_PG_V1)
- #define BITS_PTCL_TOTAL_PG_V1 \
- (BIT_MASK_PTCL_TOTAL_PG_V1 << BIT_SHIFT_PTCL_TOTAL_PG_V1)
- #define BIT_CLEAR_PTCL_TOTAL_PG_V1(x) ((x) & (~BITS_PTCL_TOTAL_PG_V1))
- #define BIT_GET_PTCL_TOTAL_PG_V1(x) \
- (((x) >> BIT_SHIFT_PTCL_TOTAL_PG_V1) & BIT_MASK_PTCL_TOTAL_PG_V1)
- #define BIT_SET_PTCL_TOTAL_PG_V1(x, v) \
- (BIT_CLEAR_PTCL_TOTAL_PG_V1(x) | BIT_PTCL_TOTAL_PG_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_V1 (Offset 0x04E0) */
- #define BIT_SHIFT_PTCL_TOTAL_PG_V2 2
- #define BIT_MASK_PTCL_TOTAL_PG_V2 0x3fff
- #define BIT_PTCL_TOTAL_PG_V2(x) \
- (((x) & BIT_MASK_PTCL_TOTAL_PG_V2) << BIT_SHIFT_PTCL_TOTAL_PG_V2)
- #define BITS_PTCL_TOTAL_PG_V2 \
- (BIT_MASK_PTCL_TOTAL_PG_V2 << BIT_SHIFT_PTCL_TOTAL_PG_V2)
- #define BIT_CLEAR_PTCL_TOTAL_PG_V2(x) ((x) & (~BITS_PTCL_TOTAL_PG_V2))
- #define BIT_GET_PTCL_TOTAL_PG_V2(x) \
- (((x) >> BIT_SHIFT_PTCL_TOTAL_PG_V2) & BIT_MASK_PTCL_TOTAL_PG_V2)
- #define BIT_SET_PTCL_TOTAL_PG_V2(x, v) \
- (BIT_CLEAR_PTCL_TOTAL_PG_V2(x) | BIT_PTCL_TOTAL_PG_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS (Offset 0x04E0) */
- #define BIT_TX_NULL_1 BIT(1)
- #define BIT_TX_NULL_0 BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_MUARB_SEARCH_ERR BIT(14)
- #define BIT_MU_BFEN_ERR BIT(12)
- #define BIT_NDPA_DROPNULL_ERR BIT(11)
- #define BIT_NDPA_DROPPKT_ERR BIT(10)
- #define BIT_PTCL_PKYIN_ERR BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_SHIFT_PTCL_TOTAL_PG_V4 8
- #define BIT_MASK_PTCL_TOTAL_PG_V4 0xff
- #define BIT_PTCL_TOTAL_PG_V4(x) \
- (((x) & BIT_MASK_PTCL_TOTAL_PG_V4) << BIT_SHIFT_PTCL_TOTAL_PG_V4)
- #define BITS_PTCL_TOTAL_PG_V4 \
- (BIT_MASK_PTCL_TOTAL_PG_V4 << BIT_SHIFT_PTCL_TOTAL_PG_V4)
- #define BIT_CLEAR_PTCL_TOTAL_PG_V4(x) ((x) & (~BITS_PTCL_TOTAL_PG_V4))
- #define BIT_GET_PTCL_TOTAL_PG_V4(x) \
- (((x) >> BIT_SHIFT_PTCL_TOTAL_PG_V4) & BIT_MASK_PTCL_TOTAL_PG_V4)
- #define BIT_SET_PTCL_TOTAL_PG_V4(x, v) \
- (BIT_CLEAR_PTCL_TOTAL_PG_V4(x) | BIT_PTCL_TOTAL_PG_V4(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_PTCL_QSELCNL_ERR BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_PTCL_TOTAL_PG_8 BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_PTCL_RATE_TABLE_INVALID BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS (Offset 0x04E2) */
- #define BIT_P2P_OFF_DISTX_EN BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_PTCL_RATE_TABLE_INVALID_V1 BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_FTM_T2R_ERROR BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS (Offset 0x04E2) */
- #define BIT_PTCL_ERR0 BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_TXTIMEOUT_ERR BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS (Offset 0x04E2) */
- #define BIT_PTCL_ERR1 BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_NULLPAGE_ERR BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS (Offset 0x04E2) */
- #define BIT_PTCL_ERR2 BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_CONTENTION_ERR BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS (Offset 0x04E2) */
- #define BIT_PTCL_ERR3 BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_HEADNULL_ERR BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS (Offset 0x04E2) */
- #define BIT_PTCL_ERR4 BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_OVERFLOW_ERR BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS (Offset 0x04E2) */
- #define BIT_PTCL_ERR5 BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_ERR_STATUS_V1 (Offset 0x04E2) */
- #define BIT_QUEUE_INDEX_ERR BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_EXTEND (Offset 0x04E3) */
- #define BIT_CLI3_TX_NULL_1 BIT(7)
- #define BIT_CLI3_TX_NULL_0 BIT(6)
- #define BIT_CLI2_TX_NULL_1 BIT(5)
- #define BIT_CLI2_TX_NULL_0 BIT(4)
- #define BIT_CLI1_TX_NULL_1 BIT(3)
- #define BIT_CLI1_TX_NULL_0 BIT(2)
- #define BIT_CLI0_TX_NULL_1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_PKT_NUM (Offset 0x04E3) */
- #define BIT_SHIFT_PTCL_TOTAL_PG 0
- #define BIT_MASK_PTCL_TOTAL_PG 0xff
- #define BIT_PTCL_TOTAL_PG(x) \
- (((x) & BIT_MASK_PTCL_TOTAL_PG) << BIT_SHIFT_PTCL_TOTAL_PG)
- #define BITS_PTCL_TOTAL_PG (BIT_MASK_PTCL_TOTAL_PG << BIT_SHIFT_PTCL_TOTAL_PG)
- #define BIT_CLEAR_PTCL_TOTAL_PG(x) ((x) & (~BITS_PTCL_TOTAL_PG))
- #define BIT_GET_PTCL_TOTAL_PG(x) \
- (((x) >> BIT_SHIFT_PTCL_TOTAL_PG) & BIT_MASK_PTCL_TOTAL_PG)
- #define BIT_SET_PTCL_TOTAL_PG(x, v) \
- (BIT_CLEAR_PTCL_TOTAL_PG(x) | BIT_PTCL_TOTAL_PG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_EXTEND (Offset 0x04E3) */
- #define BIT_CLI0_TX_NULL_0 BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_TRXRPT_MISS_CNT (Offset 0x04E3) */
- #define BIT_SHIFT_TRXRPT_MISS_CNT 0
- #define BIT_MASK_TRXRPT_MISS_CNT 0x7
- #define BIT_TRXRPT_MISS_CNT(x) \
- (((x) & BIT_MASK_TRXRPT_MISS_CNT) << BIT_SHIFT_TRXRPT_MISS_CNT)
- #define BITS_TRXRPT_MISS_CNT \
- (BIT_MASK_TRXRPT_MISS_CNT << BIT_SHIFT_TRXRPT_MISS_CNT)
- #define BIT_CLEAR_TRXRPT_MISS_CNT(x) ((x) & (~BITS_TRXRPT_MISS_CNT))
- #define BIT_GET_TRXRPT_MISS_CNT(x) \
- (((x) >> BIT_SHIFT_TRXRPT_MISS_CNT) & BIT_MASK_TRXRPT_MISS_CNT)
- #define BIT_SET_TRXRPT_MISS_CNT(x, v) \
- (BIT_CLEAR_TRXRPT_MISS_CNT(x) | BIT_TRXRPT_MISS_CNT(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_VIDEO_ENHANCEMENT_FUN (Offset 0x04E4) */
- #define BIT_MAX_PRETX_AGGR_EN BIT(19)
- #define BIT_SHIFT_MAX_PRETX_AGGR_TIME 8
- #define BIT_MASK_MAX_PRETX_AGGR_TIME 0x7ff
- #define BIT_MAX_PRETX_AGGR_TIME(x) \
- (((x) & BIT_MASK_MAX_PRETX_AGGR_TIME) << BIT_SHIFT_MAX_PRETX_AGGR_TIME)
- #define BITS_MAX_PRETX_AGGR_TIME \
- (BIT_MASK_MAX_PRETX_AGGR_TIME << BIT_SHIFT_MAX_PRETX_AGGR_TIME)
- #define BIT_CLEAR_MAX_PRETX_AGGR_TIME(x) ((x) & (~BITS_MAX_PRETX_AGGR_TIME))
- #define BIT_GET_MAX_PRETX_AGGR_TIME(x) \
- (((x) >> BIT_SHIFT_MAX_PRETX_AGGR_TIME) & BIT_MASK_MAX_PRETX_AGGR_TIME)
- #define BIT_SET_MAX_PRETX_AGGR_TIME(x, v) \
- (BIT_CLEAR_MAX_PRETX_AGGR_TIME(x) | BIT_MAX_PRETX_AGGR_TIME(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_V2 (Offset 0x04E4) */
- #define BIT_HIQ_DROP BIT(7)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_VIDEO_ENHANCEMENT_FUN (Offset 0x04E4) */
- #define BIT_HGQ_DEL_EN BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_V2 (Offset 0x04E4) */
- #define BIT_MGQ_DROP BIT(6)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_VIDEO_ENHANCEMENT_FUN (Offset 0x04E4) */
- #define BIT_MGQ_DEL_EN BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_VIDEO_ENHANCEMENT_FUN (Offset 0x04E4) */
- #define BIT_VIDEO_JUST_DROP BIT(1)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_V2 (Offset 0x04E4) */
- #define BIT_TX_NULL_1_V1 BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_VIDEO_ENHANCEMENT_FUN (Offset 0x04E4) */
- #define BIT_VIDEO_ENHANCEMENT_FUN_EN BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_V2 (Offset 0x04E4) */
- #define BIT_TX_NULL_0_V1 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT)
- /* 2 REG_PRECNT_CTRL (Offset 0x04E5) */
- #define BIT_SHIFT_COLLISION_DETECT_TIME 12
- #define BIT_MASK_COLLISION_DETECT_TIME 0xf
- #define BIT_COLLISION_DETECT_TIME(x) \
- (((x) & BIT_MASK_COLLISION_DETECT_TIME) \
- << BIT_SHIFT_COLLISION_DETECT_TIME)
- #define BITS_COLLISION_DETECT_TIME \
- (BIT_MASK_COLLISION_DETECT_TIME << BIT_SHIFT_COLLISION_DETECT_TIME)
- #define BIT_CLEAR_COLLISION_DETECT_TIME(x) ((x) & (~BITS_COLLISION_DETECT_TIME))
- #define BIT_GET_COLLISION_DETECT_TIME(x) \
- (((x) >> BIT_SHIFT_COLLISION_DETECT_TIME) & \
- BIT_MASK_COLLISION_DETECT_TIME)
- #define BIT_SET_COLLISION_DETECT_TIME(x, v) \
- (BIT_CLEAR_COLLISION_DETECT_TIME(x) | BIT_COLLISION_DETECT_TIME(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PRECNT_CTRL (Offset 0x04E5) */
- #define BIT_EN_PRECNT BIT(11)
- #define BIT_SHIFT_PRECNT_TH 0
- #define BIT_MASK_PRECNT_TH 0x7ff
- #define BIT_PRECNT_TH(x) (((x) & BIT_MASK_PRECNT_TH) << BIT_SHIFT_PRECNT_TH)
- #define BITS_PRECNT_TH (BIT_MASK_PRECNT_TH << BIT_SHIFT_PRECNT_TH)
- #define BIT_CLEAR_PRECNT_TH(x) ((x) & (~BITS_PRECNT_TH))
- #define BIT_GET_PRECNT_TH(x) (((x) >> BIT_SHIFT_PRECNT_TH) & BIT_MASK_PRECNT_TH)
- #define BIT_SET_PRECNT_TH(x, v) (BIT_CLEAR_PRECNT_TH(x) | BIT_PRECNT_TH(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_NULL_PKT_STATUS_EXTEND_V1 (Offset 0x04E7) */
- #define BIT_CLI3_TX_NULL_1_V1 BIT(7)
- #define BIT_CLI3_TX_NULL_0_V1 BIT(6)
- #define BIT_CLI2_TX_NULL_1_V1 BIT(5)
- #define BIT_CLI2_TX_NULL_0_V1 BIT(4)
- #define BIT_CLI1_TX_NULL_1_V1 BIT(3)
- #define BIT_CLI1_TX_NULL_0_V1 BIT(2)
- #define BIT_CLI0_TX_NULL_1_V1 BIT(1)
- #define BIT_CLI0_TX_NULL_0_V1 BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_POLLUTE_PKT_CNT (Offset 0x04E8) */
- #define BIT_SHIFT_BT_POLLUTE_PKT_CNT 0
- #define BIT_MASK_BT_POLLUTE_PKT_CNT 0xffff
- #define BIT_BT_POLLUTE_PKT_CNT(x) \
- (((x) & BIT_MASK_BT_POLLUTE_PKT_CNT) << BIT_SHIFT_BT_POLLUTE_PKT_CNT)
- #define BITS_BT_POLLUTE_PKT_CNT \
- (BIT_MASK_BT_POLLUTE_PKT_CNT << BIT_SHIFT_BT_POLLUTE_PKT_CNT)
- #define BIT_CLEAR_BT_POLLUTE_PKT_CNT(x) ((x) & (~BITS_BT_POLLUTE_PKT_CNT))
- #define BIT_GET_BT_POLLUTE_PKT_CNT(x) \
- (((x) >> BIT_SHIFT_BT_POLLUTE_PKT_CNT) & BIT_MASK_BT_POLLUTE_PKT_CNT)
- #define BIT_SET_BT_POLLUTE_PKT_CNT(x, v) \
- (BIT_CLEAR_BT_POLLUTE_PKT_CNT(x) | BIT_BT_POLLUTE_PKT_CNT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DROP_NUM (Offset 0x04EC) */
- #define BIT_SHIFT_DROP_PKT_NUM 0
- #define BIT_MASK_DROP_PKT_NUM 0xffff
- #define BIT_DROP_PKT_NUM(x) \
- (((x) & BIT_MASK_DROP_PKT_NUM) << BIT_SHIFT_DROP_PKT_NUM)
- #define BITS_DROP_PKT_NUM (BIT_MASK_DROP_PKT_NUM << BIT_SHIFT_DROP_PKT_NUM)
- #define BIT_CLEAR_DROP_PKT_NUM(x) ((x) & (~BITS_DROP_PKT_NUM))
- #define BIT_GET_DROP_PKT_NUM(x) \
- (((x) >> BIT_SHIFT_DROP_PKT_NUM) & BIT_MASK_DROP_PKT_NUM)
- #define BIT_SET_DROP_PKT_NUM(x, v) \
- (BIT_CLEAR_DROP_PKT_NUM(x) | BIT_DROP_PKT_NUM(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PTCL_DBG_V1 (Offset 0x04EC) */
- #define BIT_SHIFT_PTCL_DBG 0
- #define BIT_MASK_PTCL_DBG 0xffffffffL
- #define BIT_PTCL_DBG(x) (((x) & BIT_MASK_PTCL_DBG) << BIT_SHIFT_PTCL_DBG)
- #define BITS_PTCL_DBG (BIT_MASK_PTCL_DBG << BIT_SHIFT_PTCL_DBG)
- #define BIT_CLEAR_PTCL_DBG(x) ((x) & (~BITS_PTCL_DBG))
- #define BIT_GET_PTCL_DBG(x) (((x) >> BIT_SHIFT_PTCL_DBG) & BIT_MASK_PTCL_DBG)
- #define BIT_SET_PTCL_DBG(x, v) (BIT_CLEAR_PTCL_DBG(x) | BIT_PTCL_DBG(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PTCL_TX_RPT (Offset 0x04F0) */
- #define BIT_SHIFT_AC_TX_RPT_INFO 0
- #define BIT_MASK_AC_TX_RPT_INFO 0xffffffffffffffffL
- #define BIT_AC_TX_RPT_INFO(x) \
- (((x) & BIT_MASK_AC_TX_RPT_INFO) << BIT_SHIFT_AC_TX_RPT_INFO)
- #define BITS_AC_TX_RPT_INFO \
- (BIT_MASK_AC_TX_RPT_INFO << BIT_SHIFT_AC_TX_RPT_INFO)
- #define BIT_CLEAR_AC_TX_RPT_INFO(x) ((x) & (~BITS_AC_TX_RPT_INFO))
- #define BIT_GET_AC_TX_RPT_INFO(x) \
- (((x) >> BIT_SHIFT_AC_TX_RPT_INFO) & BIT_MASK_AC_TX_RPT_INFO)
- #define BIT_SET_AC_TX_RPT_INFO(x, v) \
- (BIT_CLEAR_AC_TX_RPT_INFO(x) | BIT_AC_TX_RPT_INFO(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TX_RPT_INFO_L32 (Offset 0x04F0) */
- #define BIT_SHIFT_AC_TX_RPT_INFO_L32 0
- #define BIT_MASK_AC_TX_RPT_INFO_L32 0xffffffffL
- #define BIT_AC_TX_RPT_INFO_L32(x) \
- (((x) & BIT_MASK_AC_TX_RPT_INFO_L32) << BIT_SHIFT_AC_TX_RPT_INFO_L32)
- #define BITS_AC_TX_RPT_INFO_L32 \
- (BIT_MASK_AC_TX_RPT_INFO_L32 << BIT_SHIFT_AC_TX_RPT_INFO_L32)
- #define BIT_CLEAR_AC_TX_RPT_INFO_L32(x) ((x) & (~BITS_AC_TX_RPT_INFO_L32))
- #define BIT_GET_AC_TX_RPT_INFO_L32(x) \
- (((x) >> BIT_SHIFT_AC_TX_RPT_INFO_L32) & BIT_MASK_AC_TX_RPT_INFO_L32)
- #define BIT_SET_AC_TX_RPT_INFO_L32(x, v) \
- (BIT_CLEAR_AC_TX_RPT_INFO_L32(x) | BIT_AC_TX_RPT_INFO_L32(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXOP_EXTRA_CTRL (Offset 0x04F0) */
- #define BIT_TXOP_EFFICIENCY_EN BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BT_POLLUTE_PKTCNT (Offset 0x04F0) */
- #define BIT_SHIFT_BT_POLLUTE_PKTCNT 0
- #define BIT_MASK_BT_POLLUTE_PKTCNT 0xffff
- #define BIT_BT_POLLUTE_PKTCNT(x) \
- (((x) & BIT_MASK_BT_POLLUTE_PKTCNT) << BIT_SHIFT_BT_POLLUTE_PKTCNT)
- #define BITS_BT_POLLUTE_PKTCNT \
- (BIT_MASK_BT_POLLUTE_PKTCNT << BIT_SHIFT_BT_POLLUTE_PKTCNT)
- #define BIT_CLEAR_BT_POLLUTE_PKTCNT(x) ((x) & (~BITS_BT_POLLUTE_PKTCNT))
- #define BIT_GET_BT_POLLUTE_PKTCNT(x) \
- (((x) >> BIT_SHIFT_BT_POLLUTE_PKTCNT) & BIT_MASK_BT_POLLUTE_PKTCNT)
- #define BIT_SET_BT_POLLUTE_PKTCNT(x, v) \
- (BIT_CLEAR_BT_POLLUTE_PKTCNT(x) | BIT_BT_POLLUTE_PKTCNT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CPUMGQ_TIMER_CTRL2 (Offset 0x04F4) */
- #define BIT_SHIFT_TRI_HEAD_ADDR 16
- #define BIT_MASK_TRI_HEAD_ADDR 0xfff
- #define BIT_TRI_HEAD_ADDR(x) \
- (((x) & BIT_MASK_TRI_HEAD_ADDR) << BIT_SHIFT_TRI_HEAD_ADDR)
- #define BITS_TRI_HEAD_ADDR (BIT_MASK_TRI_HEAD_ADDR << BIT_SHIFT_TRI_HEAD_ADDR)
- #define BIT_CLEAR_TRI_HEAD_ADDR(x) ((x) & (~BITS_TRI_HEAD_ADDR))
- #define BIT_GET_TRI_HEAD_ADDR(x) \
- (((x) >> BIT_SHIFT_TRI_HEAD_ADDR) & BIT_MASK_TRI_HEAD_ADDR)
- #define BIT_SET_TRI_HEAD_ADDR(x, v) \
- (BIT_CLEAR_TRI_HEAD_ADDR(x) | BIT_TRI_HEAD_ADDR(v))
- #define BIT_DROP_TH_EN BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TX_RPT_INFO_H32 (Offset 0x04F4) */
- #define BIT_SHIFT_AC_TX_RPT_INFO_H32 0
- #define BIT_MASK_AC_TX_RPT_INFO_H32 0xffffffffL
- #define BIT_AC_TX_RPT_INFO_H32(x) \
- (((x) & BIT_MASK_AC_TX_RPT_INFO_H32) << BIT_SHIFT_AC_TX_RPT_INFO_H32)
- #define BITS_AC_TX_RPT_INFO_H32 \
- (BIT_MASK_AC_TX_RPT_INFO_H32 << BIT_SHIFT_AC_TX_RPT_INFO_H32)
- #define BIT_CLEAR_AC_TX_RPT_INFO_H32(x) ((x) & (~BITS_AC_TX_RPT_INFO_H32))
- #define BIT_GET_AC_TX_RPT_INFO_H32(x) \
- (((x) >> BIT_SHIFT_AC_TX_RPT_INFO_H32) & BIT_MASK_AC_TX_RPT_INFO_H32)
- #define BIT_SET_AC_TX_RPT_INFO_H32(x, v) \
- (BIT_CLEAR_AC_TX_RPT_INFO_H32(x) | BIT_AC_TX_RPT_INFO_H32(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CPUMGQ_TIMER_CTRL2 (Offset 0x04F4) */
- #define BIT_SHIFT_DROP_TH 0
- #define BIT_MASK_DROP_TH 0xff
- #define BIT_DROP_TH(x) (((x) & BIT_MASK_DROP_TH) << BIT_SHIFT_DROP_TH)
- #define BITS_DROP_TH (BIT_MASK_DROP_TH << BIT_SHIFT_DROP_TH)
- #define BIT_CLEAR_DROP_TH(x) ((x) & (~BITS_DROP_TH))
- #define BIT_GET_DROP_TH(x) (((x) >> BIT_SHIFT_DROP_TH) & BIT_MASK_DROP_TH)
- #define BIT_SET_DROP_TH(x, v) (BIT_CLEAR_DROP_TH(x) | BIT_DROP_TH(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PTCL_DBG_OUT (Offset 0x04F8) */
- #define BIT_SHIFT_PTCL_DBG_OUT 0
- #define BIT_MASK_PTCL_DBG_OUT 0xffffffffL
- #define BIT_PTCL_DBG_OUT(x) \
- (((x) & BIT_MASK_PTCL_DBG_OUT) << BIT_SHIFT_PTCL_DBG_OUT)
- #define BITS_PTCL_DBG_OUT (BIT_MASK_PTCL_DBG_OUT << BIT_SHIFT_PTCL_DBG_OUT)
- #define BIT_CLEAR_PTCL_DBG_OUT(x) ((x) & (~BITS_PTCL_DBG_OUT))
- #define BIT_GET_PTCL_DBG_OUT(x) \
- (((x) >> BIT_SHIFT_PTCL_DBG_OUT) & BIT_MASK_PTCL_DBG_OUT)
- #define BIT_SET_PTCL_DBG_OUT(x, v) \
- (BIT_CLEAR_PTCL_DBG_OUT(x) | BIT_PTCL_DBG_OUT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_DUMMY_PAGE4 (Offset 0x04FC) */
- #define BIT_MOREDATA_CTRL2_EN BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DUMMY_PAGE4 (Offset 0x04FC) */
- #define BIT_MOREDATA_CTRL2_EN_V2 BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT)
- /* 2 REG_DUMMY_PAGE4 (Offset 0x04FC) */
- #define BIT_MOREDATA_CTRL1_EN BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DUMMY_PAGE4 (Offset 0x04FC) */
- #define BIT_MOREDATA_CTRL1_EN_V2 BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DUMMY_PAGE4 (Offset 0x04FC) */
- #define BIT_EN_BCN_TRXRPT BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_DUMMY_PAGE4 (Offset 0x04FC) */
- #define BIT_PKTIN_MOREDATA_REPLACE_ENABLE BIT(16)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_DUMMY_PAGE4_V1 (Offset 0x04FC) */
- #define BIT_BCN_EN_EXTHWSEQ BIT(1)
- #define BIT_BCN_EN_HWSEQ BIT(0)
- #define BIT_SHIFT_R_MU_STA_GTAB_POSITION 0
- #define BIT_MASK_R_MU_STA_GTAB_POSITION 0xffffffffffffffffL
- #define BIT_R_MU_STA_GTAB_POSITION(x) \
- (((x) & BIT_MASK_R_MU_STA_GTAB_POSITION) \
- << BIT_SHIFT_R_MU_STA_GTAB_POSITION)
- #define BITS_R_MU_STA_GTAB_POSITION \
- (BIT_MASK_R_MU_STA_GTAB_POSITION << BIT_SHIFT_R_MU_STA_GTAB_POSITION)
- #define BIT_CLEAR_R_MU_STA_GTAB_POSITION(x) \
- ((x) & (~BITS_R_MU_STA_GTAB_POSITION))
- #define BIT_GET_R_MU_STA_GTAB_POSITION(x) \
- (((x) >> BIT_SHIFT_R_MU_STA_GTAB_POSITION) & \
- BIT_MASK_R_MU_STA_GTAB_POSITION)
- #define BIT_SET_R_MU_STA_GTAB_POSITION(x, v) \
- (BIT_CLEAR_R_MU_STA_GTAB_POSITION(x) | BIT_R_MU_STA_GTAB_POSITION(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MOREDATA (Offset 0x04FE) */
- #define BIT_MOREDATA_CTRL2_EN_V1 BIT(3)
- #define BIT_MOREDATA_CTRL1_EN_V1 BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DUMMY_PAGE4_1 (Offset 0x04FE) */
- #define BIT_EN_BCN_TRXRPT_V2 BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MOREDATA (Offset 0x04FE) */
- #define BIT_PKTIN_MOREDATA_REPLACE_ENABLE_V1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_EDCA_VO_PARAM (Offset 0x0500) */
- #define BIT_SHIFT_TXOPLIMIT 16
- #define BIT_MASK_TXOPLIMIT 0x7ff
- #define BIT_TXOPLIMIT(x) (((x) & BIT_MASK_TXOPLIMIT) << BIT_SHIFT_TXOPLIMIT)
- #define BITS_TXOPLIMIT (BIT_MASK_TXOPLIMIT << BIT_SHIFT_TXOPLIMIT)
- #define BIT_CLEAR_TXOPLIMIT(x) ((x) & (~BITS_TXOPLIMIT))
- #define BIT_GET_TXOPLIMIT(x) (((x) >> BIT_SHIFT_TXOPLIMIT) & BIT_MASK_TXOPLIMIT)
- #define BIT_SET_TXOPLIMIT(x, v) (BIT_CLEAR_TXOPLIMIT(x) | BIT_TXOPLIMIT(v))
- #define BIT_SHIFT_CW 8
- #define BIT_MASK_CW 0xff
- #define BIT_CW(x) (((x) & BIT_MASK_CW) << BIT_SHIFT_CW)
- #define BITS_CW (BIT_MASK_CW << BIT_SHIFT_CW)
- #define BIT_CLEAR_CW(x) ((x) & (~BITS_CW))
- #define BIT_GET_CW(x) (((x) >> BIT_SHIFT_CW) & BIT_MASK_CW)
- #define BIT_SET_CW(x, v) (BIT_CLEAR_CW(x) | BIT_CW(v))
- #define BIT_SHIFT_AIFS 0
- #define BIT_MASK_AIFS 0xff
- #define BIT_AIFS(x) (((x) & BIT_MASK_AIFS) << BIT_SHIFT_AIFS)
- #define BITS_AIFS (BIT_MASK_AIFS << BIT_SHIFT_AIFS)
- #define BIT_CLEAR_AIFS(x) ((x) & (~BITS_AIFS))
- #define BIT_GET_AIFS(x) (((x) >> BIT_SHIFT_AIFS) & BIT_MASK_AIFS)
- #define BIT_SET_AIFS(x, v) (BIT_CLEAR_AIFS(x) | BIT_AIFS(v))
- /* 2 REG_BCNTCFG (Offset 0x0510) */
- #define BIT_SHIFT_BCNCW_MAX 12
- #define BIT_MASK_BCNCW_MAX 0xf
- #define BIT_BCNCW_MAX(x) (((x) & BIT_MASK_BCNCW_MAX) << BIT_SHIFT_BCNCW_MAX)
- #define BITS_BCNCW_MAX (BIT_MASK_BCNCW_MAX << BIT_SHIFT_BCNCW_MAX)
- #define BIT_CLEAR_BCNCW_MAX(x) ((x) & (~BITS_BCNCW_MAX))
- #define BIT_GET_BCNCW_MAX(x) (((x) >> BIT_SHIFT_BCNCW_MAX) & BIT_MASK_BCNCW_MAX)
- #define BIT_SET_BCNCW_MAX(x, v) (BIT_CLEAR_BCNCW_MAX(x) | BIT_BCNCW_MAX(v))
- #define BIT_SHIFT_BCNCW_MIN 8
- #define BIT_MASK_BCNCW_MIN 0xf
- #define BIT_BCNCW_MIN(x) (((x) & BIT_MASK_BCNCW_MIN) << BIT_SHIFT_BCNCW_MIN)
- #define BITS_BCNCW_MIN (BIT_MASK_BCNCW_MIN << BIT_SHIFT_BCNCW_MIN)
- #define BIT_CLEAR_BCNCW_MIN(x) ((x) & (~BITS_BCNCW_MIN))
- #define BIT_GET_BCNCW_MIN(x) (((x) >> BIT_SHIFT_BCNCW_MIN) & BIT_MASK_BCNCW_MIN)
- #define BIT_SET_BCNCW_MIN(x, v) (BIT_CLEAR_BCNCW_MIN(x) | BIT_BCNCW_MIN(v))
- #define BIT_SHIFT_BCNIFS 0
- #define BIT_MASK_BCNIFS 0xff
- #define BIT_BCNIFS(x) (((x) & BIT_MASK_BCNIFS) << BIT_SHIFT_BCNIFS)
- #define BITS_BCNIFS (BIT_MASK_BCNIFS << BIT_SHIFT_BCNIFS)
- #define BIT_CLEAR_BCNIFS(x) ((x) & (~BITS_BCNIFS))
- #define BIT_GET_BCNIFS(x) (((x) >> BIT_SHIFT_BCNIFS) & BIT_MASK_BCNIFS)
- #define BIT_SET_BCNIFS(x, v) (BIT_CLEAR_BCNIFS(x) | BIT_BCNIFS(v))
- /* 2 REG_PIFS (Offset 0x0512) */
- #define BIT_SHIFT_PIFS 0
- #define BIT_MASK_PIFS 0xff
- #define BIT_PIFS(x) (((x) & BIT_MASK_PIFS) << BIT_SHIFT_PIFS)
- #define BITS_PIFS (BIT_MASK_PIFS << BIT_SHIFT_PIFS)
- #define BIT_CLEAR_PIFS(x) ((x) & (~BITS_PIFS))
- #define BIT_GET_PIFS(x) (((x) >> BIT_SHIFT_PIFS) & BIT_MASK_PIFS)
- #define BIT_SET_PIFS(x, v) (BIT_CLEAR_PIFS(x) | BIT_PIFS(v))
- /* 2 REG_RDG_PIFS (Offset 0x0513) */
- #define BIT_SHIFT_RDG_PIFS 0
- #define BIT_MASK_RDG_PIFS 0xff
- #define BIT_RDG_PIFS(x) (((x) & BIT_MASK_RDG_PIFS) << BIT_SHIFT_RDG_PIFS)
- #define BITS_RDG_PIFS (BIT_MASK_RDG_PIFS << BIT_SHIFT_RDG_PIFS)
- #define BIT_CLEAR_RDG_PIFS(x) ((x) & (~BITS_RDG_PIFS))
- #define BIT_GET_RDG_PIFS(x) (((x) >> BIT_SHIFT_RDG_PIFS) & BIT_MASK_RDG_PIFS)
- #define BIT_SET_RDG_PIFS(x, v) (BIT_CLEAR_RDG_PIFS(x) | BIT_RDG_PIFS(v))
- /* 2 REG_SIFS (Offset 0x0514) */
- #define BIT_SHIFT_SIFS_OFDM_TRX 24
- #define BIT_MASK_SIFS_OFDM_TRX 0xff
- #define BIT_SIFS_OFDM_TRX(x) \
- (((x) & BIT_MASK_SIFS_OFDM_TRX) << BIT_SHIFT_SIFS_OFDM_TRX)
- #define BITS_SIFS_OFDM_TRX (BIT_MASK_SIFS_OFDM_TRX << BIT_SHIFT_SIFS_OFDM_TRX)
- #define BIT_CLEAR_SIFS_OFDM_TRX(x) ((x) & (~BITS_SIFS_OFDM_TRX))
- #define BIT_GET_SIFS_OFDM_TRX(x) \
- (((x) >> BIT_SHIFT_SIFS_OFDM_TRX) & BIT_MASK_SIFS_OFDM_TRX)
- #define BIT_SET_SIFS_OFDM_TRX(x, v) \
- (BIT_CLEAR_SIFS_OFDM_TRX(x) | BIT_SIFS_OFDM_TRX(v))
- #define BIT_SHIFT_SIFS_CCK_TRX 16
- #define BIT_MASK_SIFS_CCK_TRX 0xff
- #define BIT_SIFS_CCK_TRX(x) \
- (((x) & BIT_MASK_SIFS_CCK_TRX) << BIT_SHIFT_SIFS_CCK_TRX)
- #define BITS_SIFS_CCK_TRX (BIT_MASK_SIFS_CCK_TRX << BIT_SHIFT_SIFS_CCK_TRX)
- #define BIT_CLEAR_SIFS_CCK_TRX(x) ((x) & (~BITS_SIFS_CCK_TRX))
- #define BIT_GET_SIFS_CCK_TRX(x) \
- (((x) >> BIT_SHIFT_SIFS_CCK_TRX) & BIT_MASK_SIFS_CCK_TRX)
- #define BIT_SET_SIFS_CCK_TRX(x, v) \
- (BIT_CLEAR_SIFS_CCK_TRX(x) | BIT_SIFS_CCK_TRX(v))
- #define BIT_SHIFT_SIFS_OFDM_CTX 8
- #define BIT_MASK_SIFS_OFDM_CTX 0xff
- #define BIT_SIFS_OFDM_CTX(x) \
- (((x) & BIT_MASK_SIFS_OFDM_CTX) << BIT_SHIFT_SIFS_OFDM_CTX)
- #define BITS_SIFS_OFDM_CTX (BIT_MASK_SIFS_OFDM_CTX << BIT_SHIFT_SIFS_OFDM_CTX)
- #define BIT_CLEAR_SIFS_OFDM_CTX(x) ((x) & (~BITS_SIFS_OFDM_CTX))
- #define BIT_GET_SIFS_OFDM_CTX(x) \
- (((x) >> BIT_SHIFT_SIFS_OFDM_CTX) & BIT_MASK_SIFS_OFDM_CTX)
- #define BIT_SET_SIFS_OFDM_CTX(x, v) \
- (BIT_CLEAR_SIFS_OFDM_CTX(x) | BIT_SIFS_OFDM_CTX(v))
- #define BIT_SHIFT_SIFS_CCK_CTX 0
- #define BIT_MASK_SIFS_CCK_CTX 0xff
- #define BIT_SIFS_CCK_CTX(x) \
- (((x) & BIT_MASK_SIFS_CCK_CTX) << BIT_SHIFT_SIFS_CCK_CTX)
- #define BITS_SIFS_CCK_CTX (BIT_MASK_SIFS_CCK_CTX << BIT_SHIFT_SIFS_CCK_CTX)
- #define BIT_CLEAR_SIFS_CCK_CTX(x) ((x) & (~BITS_SIFS_CCK_CTX))
- #define BIT_GET_SIFS_CCK_CTX(x) \
- (((x) >> BIT_SHIFT_SIFS_CCK_CTX) & BIT_MASK_SIFS_CCK_CTX)
- #define BIT_SET_SIFS_CCK_CTX(x, v) \
- (BIT_CLEAR_SIFS_CCK_CTX(x) | BIT_SIFS_CCK_CTX(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TSFTR_SYN_OFFSET (Offset 0x0518) */
- #define BIT_SHIFT_TSFTR_SNC_OFFSET 0
- #define BIT_MASK_TSFTR_SNC_OFFSET 0xffff
- #define BIT_TSFTR_SNC_OFFSET(x) \
- (((x) & BIT_MASK_TSFTR_SNC_OFFSET) << BIT_SHIFT_TSFTR_SNC_OFFSET)
- #define BITS_TSFTR_SNC_OFFSET \
- (BIT_MASK_TSFTR_SNC_OFFSET << BIT_SHIFT_TSFTR_SNC_OFFSET)
- #define BIT_CLEAR_TSFTR_SNC_OFFSET(x) ((x) & (~BITS_TSFTR_SNC_OFFSET))
- #define BIT_GET_TSFTR_SNC_OFFSET(x) \
- (((x) >> BIT_SHIFT_TSFTR_SNC_OFFSET) & BIT_MASK_TSFTR_SNC_OFFSET)
- #define BIT_SET_TSFTR_SNC_OFFSET(x, v) \
- (BIT_CLEAR_TSFTR_SNC_OFFSET(x) | BIT_TSFTR_SNC_OFFSET(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_AGGR_BREAK_TIME (Offset 0x051A) */
- #define BIT_SHIFT_AGGR_BK_TIME 0
- #define BIT_MASK_AGGR_BK_TIME 0xff
- #define BIT_AGGR_BK_TIME(x) \
- (((x) & BIT_MASK_AGGR_BK_TIME) << BIT_SHIFT_AGGR_BK_TIME)
- #define BITS_AGGR_BK_TIME (BIT_MASK_AGGR_BK_TIME << BIT_SHIFT_AGGR_BK_TIME)
- #define BIT_CLEAR_AGGR_BK_TIME(x) ((x) & (~BITS_AGGR_BK_TIME))
- #define BIT_GET_AGGR_BK_TIME(x) \
- (((x) >> BIT_SHIFT_AGGR_BK_TIME) & BIT_MASK_AGGR_BK_TIME)
- #define BIT_SET_AGGR_BK_TIME(x, v) \
- (BIT_CLEAR_AGGR_BK_TIME(x) | BIT_AGGR_BK_TIME(v))
- /* 2 REG_SLOT (Offset 0x051B) */
- #define BIT_SHIFT_SLOT 0
- #define BIT_MASK_SLOT 0xff
- #define BIT_SLOT(x) (((x) & BIT_MASK_SLOT) << BIT_SHIFT_SLOT)
- #define BITS_SLOT (BIT_MASK_SLOT << BIT_SHIFT_SLOT)
- #define BIT_CLEAR_SLOT(x) ((x) & (~BITS_SLOT))
- #define BIT_GET_SLOT(x) (((x) >> BIT_SHIFT_SLOT) & BIT_MASK_SLOT)
- #define BIT_SET_SLOT(x, v) (BIT_CLEAR_SLOT(x) | BIT_SLOT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_EDCA_CPUMGQ_PARAM (Offset 0x051C) */
- #define BIT_SHIFT_CW_V1 8
- #define BIT_MASK_CW_V1 0xff
- #define BIT_CW_V1(x) (((x) & BIT_MASK_CW_V1) << BIT_SHIFT_CW_V1)
- #define BITS_CW_V1 (BIT_MASK_CW_V1 << BIT_SHIFT_CW_V1)
- #define BIT_CLEAR_CW_V1(x) ((x) & (~BITS_CW_V1))
- #define BIT_GET_CW_V1(x) (((x) >> BIT_SHIFT_CW_V1) & BIT_MASK_CW_V1)
- #define BIT_SET_CW_V1(x, v) (BIT_CLEAR_CW_V1(x) | BIT_CW_V1(v))
- #define BIT_SHIFT_AIFS_V1 0
- #define BIT_MASK_AIFS_V1 0xff
- #define BIT_AIFS_V1(x) (((x) & BIT_MASK_AIFS_V1) << BIT_SHIFT_AIFS_V1)
- #define BITS_AIFS_V1 (BIT_MASK_AIFS_V1 << BIT_SHIFT_AIFS_V1)
- #define BIT_CLEAR_AIFS_V1(x) ((x) & (~BITS_AIFS_V1))
- #define BIT_GET_AIFS_V1(x) (((x) >> BIT_SHIFT_AIFS_V1) & BIT_MASK_AIFS_V1)
- #define BIT_SET_AIFS_V1(x, v) (BIT_CLEAR_AIFS_V1(x) | BIT_AIFS_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NOA_OFF_ERLY_TIME (Offset 0x051D) */
- #define BIT_SHIFT__NOA_OFF_ERLY_TIME 0
- #define BIT_MASK__NOA_OFF_ERLY_TIME 0xff
- #define BIT__NOA_OFF_ERLY_TIME(x) \
- (((x) & BIT_MASK__NOA_OFF_ERLY_TIME) << BIT_SHIFT__NOA_OFF_ERLY_TIME)
- #define BITS__NOA_OFF_ERLY_TIME \
- (BIT_MASK__NOA_OFF_ERLY_TIME << BIT_SHIFT__NOA_OFF_ERLY_TIME)
- #define BIT_CLEAR__NOA_OFF_ERLY_TIME(x) ((x) & (~BITS__NOA_OFF_ERLY_TIME))
- #define BIT_GET__NOA_OFF_ERLY_TIME(x) \
- (((x) >> BIT_SHIFT__NOA_OFF_ERLY_TIME) & BIT_MASK__NOA_OFF_ERLY_TIME)
- #define BIT_SET__NOA_OFF_ERLY_TIME(x, v) \
- (BIT_CLEAR__NOA_OFF_ERLY_TIME(x) | BIT__NOA_OFF_ERLY_TIME(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPUMGQ_PAUSE (Offset 0x051E) */
- #define BIT_MAC_STOP_CPUMGQ_V1 BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PS_TIMER_CTRL (Offset 0x051F) */
- #define BIT_PS_TIMER_B_EN_V1 BIT(7)
- #define BIT_SHIFT_PS_TIMER_B_TSF_SEL_V1 4
- #define BIT_MASK_PS_TIMER_B_TSF_SEL_V1 0x3
- #define BIT_PS_TIMER_B_TSF_SEL_V1(x) \
- (((x) & BIT_MASK_PS_TIMER_B_TSF_SEL_V1) \
- << BIT_SHIFT_PS_TIMER_B_TSF_SEL_V1)
- #define BITS_PS_TIMER_B_TSF_SEL_V1 \
- (BIT_MASK_PS_TIMER_B_TSF_SEL_V1 << BIT_SHIFT_PS_TIMER_B_TSF_SEL_V1)
- #define BIT_CLEAR_PS_TIMER_B_TSF_SEL_V1(x) ((x) & (~BITS_PS_TIMER_B_TSF_SEL_V1))
- #define BIT_GET_PS_TIMER_B_TSF_SEL_V1(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_B_TSF_SEL_V1) & \
- BIT_MASK_PS_TIMER_B_TSF_SEL_V1)
- #define BIT_SET_PS_TIMER_B_TSF_SEL_V1(x, v) \
- (BIT_CLEAR_PS_TIMER_B_TSF_SEL_V1(x) | BIT_PS_TIMER_B_TSF_SEL_V1(v))
- #define BIT_PS_TIMER_A_EN_V1 BIT(3)
- #define BIT_SHIFT_PS_TIMER_A_TSF_SEL_V1 0
- #define BIT_MASK_PS_TIMER_A_TSF_SEL_V1 0x3
- #define BIT_PS_TIMER_A_TSF_SEL_V1(x) \
- (((x) & BIT_MASK_PS_TIMER_A_TSF_SEL_V1) \
- << BIT_SHIFT_PS_TIMER_A_TSF_SEL_V1)
- #define BITS_PS_TIMER_A_TSF_SEL_V1 \
- (BIT_MASK_PS_TIMER_A_TSF_SEL_V1 << BIT_SHIFT_PS_TIMER_A_TSF_SEL_V1)
- #define BIT_CLEAR_PS_TIMER_A_TSF_SEL_V1(x) ((x) & (~BITS_PS_TIMER_A_TSF_SEL_V1))
- #define BIT_GET_PS_TIMER_A_TSF_SEL_V1(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_A_TSF_SEL_V1) & \
- BIT_MASK_PS_TIMER_A_TSF_SEL_V1)
- #define BIT_SET_PS_TIMER_A_TSF_SEL_V1(x, v) \
- (BIT_CLEAR_PS_TIMER_A_TSF_SEL_V1(x) | BIT_PS_TIMER_A_TSF_SEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TX_PTCL_CTRL (Offset 0x0520) */
- #define BIT_DIS_EDCCA BIT(15)
- #define BIT_DIS_CCA BIT(14)
- #define BIT_LSIG_TXOP_TXCMD_NAV BIT(13)
- #define BIT_SIFS_BK_EN BIT(12)
- #define BIT_SHIFT_TXQ_NAV_MSK 8
- #define BIT_MASK_TXQ_NAV_MSK 0xf
- #define BIT_TXQ_NAV_MSK(x) \
- (((x) & BIT_MASK_TXQ_NAV_MSK) << BIT_SHIFT_TXQ_NAV_MSK)
- #define BITS_TXQ_NAV_MSK (BIT_MASK_TXQ_NAV_MSK << BIT_SHIFT_TXQ_NAV_MSK)
- #define BIT_CLEAR_TXQ_NAV_MSK(x) ((x) & (~BITS_TXQ_NAV_MSK))
- #define BIT_GET_TXQ_NAV_MSK(x) \
- (((x) >> BIT_SHIFT_TXQ_NAV_MSK) & BIT_MASK_TXQ_NAV_MSK)
- #define BIT_SET_TXQ_NAV_MSK(x, v) \
- (BIT_CLEAR_TXQ_NAV_MSK(x) | BIT_TXQ_NAV_MSK(v))
- #define BIT_DIS_CW BIT(7)
- #define BIT_NAV_END_TXOP BIT(6)
- #define BIT_RDG_END_TXOP BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TX_PTCL_CTRL (Offset 0x0520) */
- #define BIT_AC_INBCN_HOLD BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TX_PTCL_CTRL (Offset 0x0520) */
- #define BIT_MGTQ_TXOP_EN BIT(3)
- #define BIT_MGTQ_RTSMF_EN BIT(2)
- #define BIT_HIQ_RTSMF_EN BIT(1)
- #define BIT_BCN_RTSMF_EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXPAUSE (Offset 0x0522) */
- #define BIT_STOP_BCN_HI_MGT BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXPAUSE (Offset 0x0522) */
- #define BIT_MAC_STOPCPUMGQ BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXPAUSE (Offset 0x0522) */
- #define BIT_MAC_STOPBCNQ BIT(6)
- #define BIT_MAC_STOPHIQ BIT(5)
- #define BIT_MAC_STOPMGQ BIT(4)
- #define BIT_MAC_STOPBK BIT(3)
- #define BIT_MAC_STOPBE BIT(2)
- #define BIT_MAC_STOPVI BIT(1)
- #define BIT_MAC_STOPVO BIT(0)
- /* 2 REG_DIS_TXREQ_CLR (Offset 0x0523) */
- #define BIT_DIS_BT_CCA BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DIS_TXREQ_CLR (Offset 0x0523) */
- #define BIT_DIS_TXREQ_CLR_CPUMGQ BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DIS_TXREQ_CLR (Offset 0x0523) */
- #define BIT_DIS_TXREQ_CLR_HI BIT(5)
- #define BIT_DIS_TXREQ_CLR_MGQ BIT(4)
- #define BIT_DIS_TXREQ_CLR_VO BIT(3)
- #define BIT_DIS_TXREQ_CLR_VI BIT(2)
- #define BIT_DIS_TXREQ_CLR_BE BIT(1)
- #define BIT_DIS_TXREQ_CLR_BK BIT(0)
- /* 2 REG_RD_CTRL (Offset 0x0524) */
- #define BIT_EN_CLR_TXREQ_INCCA BIT(15)
- #define BIT_DIS_TX_OVER_BCNQ BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RD_CTRL (Offset 0x0524) */
- #define BIT_EN_BCNERR_INCCCA BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RD_CTRL (Offset 0x0524) */
- #define BIT_EN_BCNERR_INCCA BIT(13)
- #define BIT_EN_BCNERR_INEDCCA BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RD_CTRL (Offset 0x0524) */
- #define BIT_EDCCA_MSK_CNTDOWN_EN BIT(11)
- #define BIT_DIS_TXOP_CFE BIT(10)
- #define BIT_DIS_LSIG_CFE BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RD_CTRL (Offset 0x0524) */
- #define BIT_DIS_STBC_CFE BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RD_CTRL (Offset 0x0524) */
- #define BIT_BKQ_RD_INIT_EN BIT(7)
- #define BIT_BEQ_RD_INIT_EN BIT(6)
- #define BIT_VIQ_RD_INIT_EN BIT(5)
- #define BIT_VOQ_RD_INIT_EN BIT(4)
- #define BIT_BKQ_RD_RESP_EN BIT(3)
- #define BIT_BEQ_RD_RESP_EN BIT(2)
- #define BIT_VIQ_RD_RESP_EN BIT(1)
- #define BIT_VOQ_RD_RESP_EN BIT(0)
- /* 2 REG_MBSSID_CTRL (Offset 0x0526) */
- #define BIT_MBID_BCNQ7_EN BIT(7)
- #define BIT_MBID_BCNQ6_EN BIT(6)
- #define BIT_MBID_BCNQ5_EN BIT(5)
- #define BIT_MBID_BCNQ4_EN BIT(4)
- #define BIT_MBID_BCNQ3_EN BIT(3)
- #define BIT_MBID_BCNQ2_EN BIT(2)
- #define BIT_MBID_BCNQ1_EN BIT(1)
- #define BIT_MBID_BCNQ0_EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2PPS_CTRL (Offset 0x0527) */
- #define BIT_P2P_CTW_ALLSTASLEEP BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_P2PPS_CTRL (Offset 0x0527) */
- #define BIT_P2P_DISTX_SEL BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2PPS_CTRL (Offset 0x0527) */
- #define BIT_PWR_MGT_EN BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2PPS_CTRL (Offset 0x0527) */
- #define BIT_P2P_BCN_AREA_EN BIT(4)
- #define BIT_P2P_CTWND_EN BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2PPS_CTRL (Offset 0x0527) */
- #define BIT_P2P_NOA1_EN BIT(2)
- #define BIT_P2P_NOA0_EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2PPS_CTRL (Offset 0x0527) */
- #define BIT_P2P_BCN_SEL BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_PKT_LIFETIME_CTRL (Offset 0x0528) */
- #define BIT_EN_P2P_CTWND1 BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_PKT_LIFETIME_CTRL (Offset 0x0528) */
- #define BIT_EN_TBTT_AREA_FOR_BB BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKT_LIFETIME_CTRL (Offset 0x0528) */
- #define BIT_EN_BKF_CLR_TXREQ BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKT_LIFETIME_CTRL (Offset 0x0528) */
- #define BIT_EN_TSFBIT32_RST_P2P BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PKT_LIFETIME_CTRL (Offset 0x0528) */
- #define BIT_EN_BCN_TX_BTCCA BIT(20)
- #define BIT_DIS_PKT_TX_ATIM BIT(19)
- #define BIT_DIS_BCN_DIS_CTN BIT(18)
- #define BIT_EN_NAVEND_RST_TXOP BIT(17)
- #define BIT_EN_FILTER_CCA BIT(16)
- #define BIT_SHIFT_CCA_FILTER_THRS 8
- #define BIT_MASK_CCA_FILTER_THRS 0xff
- #define BIT_CCA_FILTER_THRS(x) \
- (((x) & BIT_MASK_CCA_FILTER_THRS) << BIT_SHIFT_CCA_FILTER_THRS)
- #define BITS_CCA_FILTER_THRS \
- (BIT_MASK_CCA_FILTER_THRS << BIT_SHIFT_CCA_FILTER_THRS)
- #define BIT_CLEAR_CCA_FILTER_THRS(x) ((x) & (~BITS_CCA_FILTER_THRS))
- #define BIT_GET_CCA_FILTER_THRS(x) \
- (((x) >> BIT_SHIFT_CCA_FILTER_THRS) & BIT_MASK_CCA_FILTER_THRS)
- #define BIT_SET_CCA_FILTER_THRS(x, v) \
- (BIT_CLEAR_CCA_FILTER_THRS(x) | BIT_CCA_FILTER_THRS(v))
- #define BIT_SHIFT_EDCCA_THRS 0
- #define BIT_MASK_EDCCA_THRS 0xff
- #define BIT_EDCCA_THRS(x) (((x) & BIT_MASK_EDCCA_THRS) << BIT_SHIFT_EDCCA_THRS)
- #define BITS_EDCCA_THRS (BIT_MASK_EDCCA_THRS << BIT_SHIFT_EDCCA_THRS)
- #define BIT_CLEAR_EDCCA_THRS(x) ((x) & (~BITS_EDCCA_THRS))
- #define BIT_GET_EDCCA_THRS(x) \
- (((x) >> BIT_SHIFT_EDCCA_THRS) & BIT_MASK_EDCCA_THRS)
- #define BIT_SET_EDCCA_THRS(x, v) (BIT_CLEAR_EDCCA_THRS(x) | BIT_EDCCA_THRS(v))
- /* 2 REG_P2PPS_SPEC_STATE (Offset 0x052B) */
- #define BIT_SPEC_POWER_STATE BIT(7)
- #define BIT_SPEC_CTWINDOW_ON BIT(6)
- #define BIT_SPEC_BEACON_AREA_ON BIT(5)
- #define BIT_SPEC_CTWIN_EARLY_DISTX BIT(4)
- #define BIT_SPEC_NOA1_OFF_PERIOD BIT(3)
- #define BIT_SPEC_FORCE_DOZE1 BIT(2)
- #define BIT_SPEC_NOA0_OFF_PERIOD BIT(1)
- #define BIT_SPEC_FORCE_DOZE0 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXOP_LIMIT_CTRL (Offset 0x052C) */
- #define BIT_SHIFT_TXOP_TBTT_CNT 24
- #define BIT_MASK_TXOP_TBTT_CNT 0xff
- #define BIT_TXOP_TBTT_CNT(x) \
- (((x) & BIT_MASK_TXOP_TBTT_CNT) << BIT_SHIFT_TXOP_TBTT_CNT)
- #define BITS_TXOP_TBTT_CNT (BIT_MASK_TXOP_TBTT_CNT << BIT_SHIFT_TXOP_TBTT_CNT)
- #define BIT_CLEAR_TXOP_TBTT_CNT(x) ((x) & (~BITS_TXOP_TBTT_CNT))
- #define BIT_GET_TXOP_TBTT_CNT(x) \
- (((x) >> BIT_SHIFT_TXOP_TBTT_CNT) & BIT_MASK_TXOP_TBTT_CNT)
- #define BIT_SET_TXOP_TBTT_CNT(x, v) \
- (BIT_CLEAR_TXOP_TBTT_CNT(x) | BIT_TXOP_TBTT_CNT(v))
- #define BIT_SHIFT_TXOP_TBTT_CNT_SEL 20
- #define BIT_MASK_TXOP_TBTT_CNT_SEL 0xf
- #define BIT_TXOP_TBTT_CNT_SEL(x) \
- (((x) & BIT_MASK_TXOP_TBTT_CNT_SEL) << BIT_SHIFT_TXOP_TBTT_CNT_SEL)
- #define BITS_TXOP_TBTT_CNT_SEL \
- (BIT_MASK_TXOP_TBTT_CNT_SEL << BIT_SHIFT_TXOP_TBTT_CNT_SEL)
- #define BIT_CLEAR_TXOP_TBTT_CNT_SEL(x) ((x) & (~BITS_TXOP_TBTT_CNT_SEL))
- #define BIT_GET_TXOP_TBTT_CNT_SEL(x) \
- (((x) >> BIT_SHIFT_TXOP_TBTT_CNT_SEL) & BIT_MASK_TXOP_TBTT_CNT_SEL)
- #define BIT_SET_TXOP_TBTT_CNT_SEL(x, v) \
- (BIT_CLEAR_TXOP_TBTT_CNT_SEL(x) | BIT_TXOP_TBTT_CNT_SEL(v))
- #define BIT_SHIFT_TXOP_LMT_EN 16
- #define BIT_MASK_TXOP_LMT_EN 0xf
- #define BIT_TXOP_LMT_EN(x) \
- (((x) & BIT_MASK_TXOP_LMT_EN) << BIT_SHIFT_TXOP_LMT_EN)
- #define BITS_TXOP_LMT_EN (BIT_MASK_TXOP_LMT_EN << BIT_SHIFT_TXOP_LMT_EN)
- #define BIT_CLEAR_TXOP_LMT_EN(x) ((x) & (~BITS_TXOP_LMT_EN))
- #define BIT_GET_TXOP_LMT_EN(x) \
- (((x) >> BIT_SHIFT_TXOP_LMT_EN) & BIT_MASK_TXOP_LMT_EN)
- #define BIT_SET_TXOP_LMT_EN(x, v) \
- (BIT_CLEAR_TXOP_LMT_EN(x) | BIT_TXOP_LMT_EN(v))
- #define BIT_SHIFT_TXOP_LMT_TX_TIME 8
- #define BIT_MASK_TXOP_LMT_TX_TIME 0xff
- #define BIT_TXOP_LMT_TX_TIME(x) \
- (((x) & BIT_MASK_TXOP_LMT_TX_TIME) << BIT_SHIFT_TXOP_LMT_TX_TIME)
- #define BITS_TXOP_LMT_TX_TIME \
- (BIT_MASK_TXOP_LMT_TX_TIME << BIT_SHIFT_TXOP_LMT_TX_TIME)
- #define BIT_CLEAR_TXOP_LMT_TX_TIME(x) ((x) & (~BITS_TXOP_LMT_TX_TIME))
- #define BIT_GET_TXOP_LMT_TX_TIME(x) \
- (((x) >> BIT_SHIFT_TXOP_LMT_TX_TIME) & BIT_MASK_TXOP_LMT_TX_TIME)
- #define BIT_SET_TXOP_LMT_TX_TIME(x, v) \
- (BIT_CLEAR_TXOP_LMT_TX_TIME(x) | BIT_TXOP_LMT_TX_TIME(v))
- #define BIT_TXOP_CNT_TRIGGER_RESET BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PS_TIMER_A_V2 (Offset 0x052C) */
- #define BIT_SHIFT_PS_TIMER_A_V2 0
- #define BIT_MASK_PS_TIMER_A_V2 0xffffffffL
- #define BIT_PS_TIMER_A_V2(x) \
- (((x) & BIT_MASK_PS_TIMER_A_V2) << BIT_SHIFT_PS_TIMER_A_V2)
- #define BITS_PS_TIMER_A_V2 (BIT_MASK_PS_TIMER_A_V2 << BIT_SHIFT_PS_TIMER_A_V2)
- #define BIT_CLEAR_PS_TIMER_A_V2(x) ((x) & (~BITS_PS_TIMER_A_V2))
- #define BIT_GET_PS_TIMER_A_V2(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_A_V2) & BIT_MASK_PS_TIMER_A_V2)
- #define BIT_SET_PS_TIMER_A_V2(x, v) \
- (BIT_CLEAR_PS_TIMER_A_V2(x) | BIT_PS_TIMER_A_V2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXOP_LIMIT_CTRL (Offset 0x052C) */
- #define BIT_SHIFT_TXOP_LMT_PKT_NUM 0
- #define BIT_MASK_TXOP_LMT_PKT_NUM 0x3f
- #define BIT_TXOP_LMT_PKT_NUM(x) \
- (((x) & BIT_MASK_TXOP_LMT_PKT_NUM) << BIT_SHIFT_TXOP_LMT_PKT_NUM)
- #define BITS_TXOP_LMT_PKT_NUM \
- (BIT_MASK_TXOP_LMT_PKT_NUM << BIT_SHIFT_TXOP_LMT_PKT_NUM)
- #define BIT_CLEAR_TXOP_LMT_PKT_NUM(x) ((x) & (~BITS_TXOP_LMT_PKT_NUM))
- #define BIT_GET_TXOP_LMT_PKT_NUM(x) \
- (((x) >> BIT_SHIFT_TXOP_LMT_PKT_NUM) & BIT_MASK_TXOP_LMT_PKT_NUM)
- #define BIT_SET_TXOP_LMT_PKT_NUM(x, v) \
- (BIT_CLEAR_TXOP_LMT_PKT_NUM(x) | BIT_TXOP_LMT_PKT_NUM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PS_TIMER_B_V2 (Offset 0x0534) */
- #define BIT_FTM_PTT_TSF_R2T_SEL_V1 BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CCA_TXEN_CNT (Offset 0x0534) */
- #define BIT_ENABLE_STOP_UPDATE_NAV BIT(21)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PS_TIMER_B_V2 (Offset 0x0534) */
- #define BIT_TBTT_DIG BIT(20)
- #define BIT_FTM_PTT_TSF_T2R_SEL_V1 BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CCA_TXEN_CNT (Offset 0x0534) */
- #define BIT_ENABLE_GEN_RANDON_SLOT_TX BIT(20)
- #define BIT_ENABLE_RANDOM_SHIFT_TX BIT(19)
- #define BIT_ENABLE_EDCA_REF_FUNCTION BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CCA_TXEN_CNT (Offset 0x0534) */
- #define BIT_CCA_TXEN_CNT_SWITCH BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PS_TIMER_B_V2 (Offset 0x0534) */
- #define BIT_FTM_PTT_TSF_SEL_V1 BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CCA_TXEN_CNT (Offset 0x0534) */
- #define BIT_CCA_TXEN_CNT_EN BIT(16)
- #define BIT_SHIFT_CCA_TXEN_BIG_CNT 8
- #define BIT_MASK_CCA_TXEN_BIG_CNT 0xff
- #define BIT_CCA_TXEN_BIG_CNT(x) \
- (((x) & BIT_MASK_CCA_TXEN_BIG_CNT) << BIT_SHIFT_CCA_TXEN_BIG_CNT)
- #define BITS_CCA_TXEN_BIG_CNT \
- (BIT_MASK_CCA_TXEN_BIG_CNT << BIT_SHIFT_CCA_TXEN_BIG_CNT)
- #define BIT_CLEAR_CCA_TXEN_BIG_CNT(x) ((x) & (~BITS_CCA_TXEN_BIG_CNT))
- #define BIT_GET_CCA_TXEN_BIG_CNT(x) \
- (((x) >> BIT_SHIFT_CCA_TXEN_BIG_CNT) & BIT_MASK_CCA_TXEN_BIG_CNT)
- #define BIT_SET_CCA_TXEN_BIG_CNT(x, v) \
- (BIT_CLEAR_CCA_TXEN_BIG_CNT(x) | BIT_CCA_TXEN_BIG_CNT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PS_TIMER_B_V2 (Offset 0x0534) */
- #define BIT_SHIFT_PS_TIMER_B_V2 0
- #define BIT_MASK_PS_TIMER_B_V2 0xffffffffL
- #define BIT_PS_TIMER_B_V2(x) \
- (((x) & BIT_MASK_PS_TIMER_B_V2) << BIT_SHIFT_PS_TIMER_B_V2)
- #define BITS_PS_TIMER_B_V2 (BIT_MASK_PS_TIMER_B_V2 << BIT_SHIFT_PS_TIMER_B_V2)
- #define BIT_CLEAR_PS_TIMER_B_V2(x) ((x) & (~BITS_PS_TIMER_B_V2))
- #define BIT_GET_PS_TIMER_B_V2(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_B_V2) & BIT_MASK_PS_TIMER_B_V2)
- #define BIT_SET_PS_TIMER_B_V2(x, v) \
- (BIT_CLEAR_PS_TIMER_B_V2(x) | BIT_PS_TIMER_B_V2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CCA_TXEN_CNT (Offset 0x0534) */
- #define BIT_SHIFT_CCA_TXEN_SMALL_CNT 0
- #define BIT_MASK_CCA_TXEN_SMALL_CNT 0xff
- #define BIT_CCA_TXEN_SMALL_CNT(x) \
- (((x) & BIT_MASK_CCA_TXEN_SMALL_CNT) << BIT_SHIFT_CCA_TXEN_SMALL_CNT)
- #define BITS_CCA_TXEN_SMALL_CNT \
- (BIT_MASK_CCA_TXEN_SMALL_CNT << BIT_SHIFT_CCA_TXEN_SMALL_CNT)
- #define BIT_CLEAR_CCA_TXEN_SMALL_CNT(x) ((x) & (~BITS_CCA_TXEN_SMALL_CNT))
- #define BIT_GET_CCA_TXEN_SMALL_CNT(x) \
- (((x) >> BIT_SHIFT_CCA_TXEN_SMALL_CNT) & BIT_MASK_CCA_TXEN_SMALL_CNT)
- #define BIT_SET_CCA_TXEN_SMALL_CNT(x, v) \
- (BIT_CLEAR_CCA_TXEN_SMALL_CNT(x) | BIT_CCA_TXEN_SMALL_CNT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_THR (Offset 0x0538) */
- #define BIT_SHIFT_BK_QUEUE_THR 24
- #define BIT_MASK_BK_QUEUE_THR 0xff
- #define BIT_BK_QUEUE_THR(x) \
- (((x) & BIT_MASK_BK_QUEUE_THR) << BIT_SHIFT_BK_QUEUE_THR)
- #define BITS_BK_QUEUE_THR (BIT_MASK_BK_QUEUE_THR << BIT_SHIFT_BK_QUEUE_THR)
- #define BIT_CLEAR_BK_QUEUE_THR(x) ((x) & (~BITS_BK_QUEUE_THR))
- #define BIT_GET_BK_QUEUE_THR(x) \
- (((x) >> BIT_SHIFT_BK_QUEUE_THR) & BIT_MASK_BK_QUEUE_THR)
- #define BIT_SET_BK_QUEUE_THR(x, v) \
- (BIT_CLEAR_BK_QUEUE_THR(x) | BIT_BK_QUEUE_THR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION (Offset 0x0538) */
- #define BIT_SHIFT_MAX_INTER_COLLISION_BK 24
- #define BIT_MASK_MAX_INTER_COLLISION_BK 0xff
- #define BIT_MAX_INTER_COLLISION_BK(x) \
- (((x) & BIT_MASK_MAX_INTER_COLLISION_BK) \
- << BIT_SHIFT_MAX_INTER_COLLISION_BK)
- #define BITS_MAX_INTER_COLLISION_BK \
- (BIT_MASK_MAX_INTER_COLLISION_BK << BIT_SHIFT_MAX_INTER_COLLISION_BK)
- #define BIT_CLEAR_MAX_INTER_COLLISION_BK(x) \
- ((x) & (~BITS_MAX_INTER_COLLISION_BK))
- #define BIT_GET_MAX_INTER_COLLISION_BK(x) \
- (((x) >> BIT_SHIFT_MAX_INTER_COLLISION_BK) & \
- BIT_MASK_MAX_INTER_COLLISION_BK)
- #define BIT_SET_MAX_INTER_COLLISION_BK(x, v) \
- (BIT_CLEAR_MAX_INTER_COLLISION_BK(x) | BIT_MAX_INTER_COLLISION_BK(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_THR (Offset 0x0538) */
- #define BIT_SHIFT_BE_QUEUE_THR 16
- #define BIT_MASK_BE_QUEUE_THR 0xff
- #define BIT_BE_QUEUE_THR(x) \
- (((x) & BIT_MASK_BE_QUEUE_THR) << BIT_SHIFT_BE_QUEUE_THR)
- #define BITS_BE_QUEUE_THR (BIT_MASK_BE_QUEUE_THR << BIT_SHIFT_BE_QUEUE_THR)
- #define BIT_CLEAR_BE_QUEUE_THR(x) ((x) & (~BITS_BE_QUEUE_THR))
- #define BIT_GET_BE_QUEUE_THR(x) \
- (((x) >> BIT_SHIFT_BE_QUEUE_THR) & BIT_MASK_BE_QUEUE_THR)
- #define BIT_SET_BE_QUEUE_THR(x, v) \
- (BIT_CLEAR_BE_QUEUE_THR(x) | BIT_BE_QUEUE_THR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION (Offset 0x0538) */
- #define BIT_SHIFT_MAX_INTER_COLLISION_BE 16
- #define BIT_MASK_MAX_INTER_COLLISION_BE 0xff
- #define BIT_MAX_INTER_COLLISION_BE(x) \
- (((x) & BIT_MASK_MAX_INTER_COLLISION_BE) \
- << BIT_SHIFT_MAX_INTER_COLLISION_BE)
- #define BITS_MAX_INTER_COLLISION_BE \
- (BIT_MASK_MAX_INTER_COLLISION_BE << BIT_SHIFT_MAX_INTER_COLLISION_BE)
- #define BIT_CLEAR_MAX_INTER_COLLISION_BE(x) \
- ((x) & (~BITS_MAX_INTER_COLLISION_BE))
- #define BIT_GET_MAX_INTER_COLLISION_BE(x) \
- (((x) >> BIT_SHIFT_MAX_INTER_COLLISION_BE) & \
- BIT_MASK_MAX_INTER_COLLISION_BE)
- #define BIT_SET_MAX_INTER_COLLISION_BE(x, v) \
- (BIT_CLEAR_MAX_INTER_COLLISION_BE(x) | BIT_MAX_INTER_COLLISION_BE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_THR (Offset 0x0538) */
- #define BIT_SHIFT_VI_QUEUE_THR 8
- #define BIT_MASK_VI_QUEUE_THR 0xff
- #define BIT_VI_QUEUE_THR(x) \
- (((x) & BIT_MASK_VI_QUEUE_THR) << BIT_SHIFT_VI_QUEUE_THR)
- #define BITS_VI_QUEUE_THR (BIT_MASK_VI_QUEUE_THR << BIT_SHIFT_VI_QUEUE_THR)
- #define BIT_CLEAR_VI_QUEUE_THR(x) ((x) & (~BITS_VI_QUEUE_THR))
- #define BIT_GET_VI_QUEUE_THR(x) \
- (((x) >> BIT_SHIFT_VI_QUEUE_THR) & BIT_MASK_VI_QUEUE_THR)
- #define BIT_SET_VI_QUEUE_THR(x, v) \
- (BIT_CLEAR_VI_QUEUE_THR(x) | BIT_VI_QUEUE_THR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION (Offset 0x0538) */
- #define BIT_SHIFT_MAX_INTER_COLLISION_VI 8
- #define BIT_MASK_MAX_INTER_COLLISION_VI 0xff
- #define BIT_MAX_INTER_COLLISION_VI(x) \
- (((x) & BIT_MASK_MAX_INTER_COLLISION_VI) \
- << BIT_SHIFT_MAX_INTER_COLLISION_VI)
- #define BITS_MAX_INTER_COLLISION_VI \
- (BIT_MASK_MAX_INTER_COLLISION_VI << BIT_SHIFT_MAX_INTER_COLLISION_VI)
- #define BIT_CLEAR_MAX_INTER_COLLISION_VI(x) \
- ((x) & (~BITS_MAX_INTER_COLLISION_VI))
- #define BIT_GET_MAX_INTER_COLLISION_VI(x) \
- (((x) >> BIT_SHIFT_MAX_INTER_COLLISION_VI) & \
- BIT_MASK_MAX_INTER_COLLISION_VI)
- #define BIT_SET_MAX_INTER_COLLISION_VI(x, v) \
- (BIT_CLEAR_MAX_INTER_COLLISION_VI(x) | BIT_MAX_INTER_COLLISION_VI(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_THR (Offset 0x0538) */
- #define BIT_SHIFT_VO_QUEUE_THR 0
- #define BIT_MASK_VO_QUEUE_THR 0xff
- #define BIT_VO_QUEUE_THR(x) \
- (((x) & BIT_MASK_VO_QUEUE_THR) << BIT_SHIFT_VO_QUEUE_THR)
- #define BITS_VO_QUEUE_THR (BIT_MASK_VO_QUEUE_THR << BIT_SHIFT_VO_QUEUE_THR)
- #define BIT_CLEAR_VO_QUEUE_THR(x) ((x) & (~BITS_VO_QUEUE_THR))
- #define BIT_GET_VO_QUEUE_THR(x) \
- (((x) >> BIT_SHIFT_VO_QUEUE_THR) & BIT_MASK_VO_QUEUE_THR)
- #define BIT_SET_VO_QUEUE_THR(x, v) \
- (BIT_CLEAR_VO_QUEUE_THR(x) | BIT_VO_QUEUE_THR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION (Offset 0x0538) */
- #define BIT_SHIFT_MAX_INTER_COLLISION_VO 0
- #define BIT_MASK_MAX_INTER_COLLISION_VO 0xff
- #define BIT_MAX_INTER_COLLISION_VO(x) \
- (((x) & BIT_MASK_MAX_INTER_COLLISION_VO) \
- << BIT_SHIFT_MAX_INTER_COLLISION_VO)
- #define BITS_MAX_INTER_COLLISION_VO \
- (BIT_MASK_MAX_INTER_COLLISION_VO << BIT_SHIFT_MAX_INTER_COLLISION_VO)
- #define BIT_CLEAR_MAX_INTER_COLLISION_VO(x) \
- ((x) & (~BITS_MAX_INTER_COLLISION_VO))
- #define BIT_GET_MAX_INTER_COLLISION_VO(x) \
- (((x) >> BIT_SHIFT_MAX_INTER_COLLISION_VO) & \
- BIT_MASK_MAX_INTER_COLLISION_VO)
- #define BIT_SET_MAX_INTER_COLLISION_VO(x, v) \
- (BIT_CLEAR_MAX_INTER_COLLISION_VO(x) | BIT_MAX_INTER_COLLISION_VO(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_EN (Offset 0x053C) */
- #define BIT_QUEUE_INCOL_EN BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION_CNT (Offset 0x053C) */
- #define BIT_MAX_INTER_COLLISION_EN BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_INCOL_EN (Offset 0x053C) */
- #define BIT_SHIFT_BK_TRIGGER_NUM_V1 12
- #define BIT_MASK_BK_TRIGGER_NUM_V1 0xf
- #define BIT_BK_TRIGGER_NUM_V1(x) \
- (((x) & BIT_MASK_BK_TRIGGER_NUM_V1) << BIT_SHIFT_BK_TRIGGER_NUM_V1)
- #define BITS_BK_TRIGGER_NUM_V1 \
- (BIT_MASK_BK_TRIGGER_NUM_V1 << BIT_SHIFT_BK_TRIGGER_NUM_V1)
- #define BIT_CLEAR_BK_TRIGGER_NUM_V1(x) ((x) & (~BITS_BK_TRIGGER_NUM_V1))
- #define BIT_GET_BK_TRIGGER_NUM_V1(x) \
- (((x) >> BIT_SHIFT_BK_TRIGGER_NUM_V1) & BIT_MASK_BK_TRIGGER_NUM_V1)
- #define BIT_SET_BK_TRIGGER_NUM_V1(x, v) \
- (BIT_CLEAR_BK_TRIGGER_NUM_V1(x) | BIT_BK_TRIGGER_NUM_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION_CNT (Offset 0x053C) */
- #define BIT_SHIFT_MAX_INTER_COLLISION_CNT_BK 12
- #define BIT_MASK_MAX_INTER_COLLISION_CNT_BK 0xf
- #define BIT_MAX_INTER_COLLISION_CNT_BK(x) \
- (((x) & BIT_MASK_MAX_INTER_COLLISION_CNT_BK) \
- << BIT_SHIFT_MAX_INTER_COLLISION_CNT_BK)
- #define BITS_MAX_INTER_COLLISION_CNT_BK \
- (BIT_MASK_MAX_INTER_COLLISION_CNT_BK \
- << BIT_SHIFT_MAX_INTER_COLLISION_CNT_BK)
- #define BIT_CLEAR_MAX_INTER_COLLISION_CNT_BK(x) \
- ((x) & (~BITS_MAX_INTER_COLLISION_CNT_BK))
- #define BIT_GET_MAX_INTER_COLLISION_CNT_BK(x) \
- (((x) >> BIT_SHIFT_MAX_INTER_COLLISION_CNT_BK) & \
- BIT_MASK_MAX_INTER_COLLISION_CNT_BK)
- #define BIT_SET_MAX_INTER_COLLISION_CNT_BK(x, v) \
- (BIT_CLEAR_MAX_INTER_COLLISION_CNT_BK(x) | \
- BIT_MAX_INTER_COLLISION_CNT_BK(v))
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_EN (Offset 0x053C) */
- #define BIT_SHIFT_BE_TRIGGER_NUM 12
- #define BIT_MASK_BE_TRIGGER_NUM 0xf
- #define BIT_BE_TRIGGER_NUM(x) \
- (((x) & BIT_MASK_BE_TRIGGER_NUM) << BIT_SHIFT_BE_TRIGGER_NUM)
- #define BITS_BE_TRIGGER_NUM \
- (BIT_MASK_BE_TRIGGER_NUM << BIT_SHIFT_BE_TRIGGER_NUM)
- #define BIT_CLEAR_BE_TRIGGER_NUM(x) ((x) & (~BITS_BE_TRIGGER_NUM))
- #define BIT_GET_BE_TRIGGER_NUM(x) \
- (((x) >> BIT_SHIFT_BE_TRIGGER_NUM) & BIT_MASK_BE_TRIGGER_NUM)
- #define BIT_SET_BE_TRIGGER_NUM(x, v) \
- (BIT_CLEAR_BE_TRIGGER_NUM(x) | BIT_BE_TRIGGER_NUM(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_QUEUE_INCOL_EN (Offset 0x053C) */
- #define BIT_SHIFT_BE_TRIGGER_NUM_V1 8
- #define BIT_MASK_BE_TRIGGER_NUM_V1 0xf
- #define BIT_BE_TRIGGER_NUM_V1(x) \
- (((x) & BIT_MASK_BE_TRIGGER_NUM_V1) << BIT_SHIFT_BE_TRIGGER_NUM_V1)
- #define BITS_BE_TRIGGER_NUM_V1 \
- (BIT_MASK_BE_TRIGGER_NUM_V1 << BIT_SHIFT_BE_TRIGGER_NUM_V1)
- #define BIT_CLEAR_BE_TRIGGER_NUM_V1(x) ((x) & (~BITS_BE_TRIGGER_NUM_V1))
- #define BIT_GET_BE_TRIGGER_NUM_V1(x) \
- (((x) >> BIT_SHIFT_BE_TRIGGER_NUM_V1) & BIT_MASK_BE_TRIGGER_NUM_V1)
- #define BIT_SET_BE_TRIGGER_NUM_V1(x, v) \
- (BIT_CLEAR_BE_TRIGGER_NUM_V1(x) | BIT_BE_TRIGGER_NUM_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION_CNT (Offset 0x053C) */
- #define BIT_SHIFT_MAX_INTER_COLLISION_CNT_BE 8
- #define BIT_MASK_MAX_INTER_COLLISION_CNT_BE 0xf
- #define BIT_MAX_INTER_COLLISION_CNT_BE(x) \
- (((x) & BIT_MASK_MAX_INTER_COLLISION_CNT_BE) \
- << BIT_SHIFT_MAX_INTER_COLLISION_CNT_BE)
- #define BITS_MAX_INTER_COLLISION_CNT_BE \
- (BIT_MASK_MAX_INTER_COLLISION_CNT_BE \
- << BIT_SHIFT_MAX_INTER_COLLISION_CNT_BE)
- #define BIT_CLEAR_MAX_INTER_COLLISION_CNT_BE(x) \
- ((x) & (~BITS_MAX_INTER_COLLISION_CNT_BE))
- #define BIT_GET_MAX_INTER_COLLISION_CNT_BE(x) \
- (((x) >> BIT_SHIFT_MAX_INTER_COLLISION_CNT_BE) & \
- BIT_MASK_MAX_INTER_COLLISION_CNT_BE)
- #define BIT_SET_MAX_INTER_COLLISION_CNT_BE(x, v) \
- (BIT_CLEAR_MAX_INTER_COLLISION_CNT_BE(x) | \
- BIT_MAX_INTER_COLLISION_CNT_BE(v))
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_EN (Offset 0x053C) */
- #define BIT_SHIFT_BK_TRIGGER_NUM 8
- #define BIT_MASK_BK_TRIGGER_NUM 0xf
- #define BIT_BK_TRIGGER_NUM(x) \
- (((x) & BIT_MASK_BK_TRIGGER_NUM) << BIT_SHIFT_BK_TRIGGER_NUM)
- #define BITS_BK_TRIGGER_NUM \
- (BIT_MASK_BK_TRIGGER_NUM << BIT_SHIFT_BK_TRIGGER_NUM)
- #define BIT_CLEAR_BK_TRIGGER_NUM(x) ((x) & (~BITS_BK_TRIGGER_NUM))
- #define BIT_GET_BK_TRIGGER_NUM(x) \
- (((x) >> BIT_SHIFT_BK_TRIGGER_NUM) & BIT_MASK_BK_TRIGGER_NUM)
- #define BIT_SET_BK_TRIGGER_NUM(x, v) \
- (BIT_CLEAR_BK_TRIGGER_NUM(x) | BIT_BK_TRIGGER_NUM(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_EN (Offset 0x053C) */
- #define BIT_SHIFT_VI_TRIGGER_NUM 4
- #define BIT_MASK_VI_TRIGGER_NUM 0xf
- #define BIT_VI_TRIGGER_NUM(x) \
- (((x) & BIT_MASK_VI_TRIGGER_NUM) << BIT_SHIFT_VI_TRIGGER_NUM)
- #define BITS_VI_TRIGGER_NUM \
- (BIT_MASK_VI_TRIGGER_NUM << BIT_SHIFT_VI_TRIGGER_NUM)
- #define BIT_CLEAR_VI_TRIGGER_NUM(x) ((x) & (~BITS_VI_TRIGGER_NUM))
- #define BIT_GET_VI_TRIGGER_NUM(x) \
- (((x) >> BIT_SHIFT_VI_TRIGGER_NUM) & BIT_MASK_VI_TRIGGER_NUM)
- #define BIT_SET_VI_TRIGGER_NUM(x, v) \
- (BIT_CLEAR_VI_TRIGGER_NUM(x) | BIT_VI_TRIGGER_NUM(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION_CNT (Offset 0x053C) */
- #define BIT_SHIFT_MAX_INTER_COLLISION_CNT_VI 4
- #define BIT_MASK_MAX_INTER_COLLISION_CNT_VI 0xf
- #define BIT_MAX_INTER_COLLISION_CNT_VI(x) \
- (((x) & BIT_MASK_MAX_INTER_COLLISION_CNT_VI) \
- << BIT_SHIFT_MAX_INTER_COLLISION_CNT_VI)
- #define BITS_MAX_INTER_COLLISION_CNT_VI \
- (BIT_MASK_MAX_INTER_COLLISION_CNT_VI \
- << BIT_SHIFT_MAX_INTER_COLLISION_CNT_VI)
- #define BIT_CLEAR_MAX_INTER_COLLISION_CNT_VI(x) \
- ((x) & (~BITS_MAX_INTER_COLLISION_CNT_VI))
- #define BIT_GET_MAX_INTER_COLLISION_CNT_VI(x) \
- (((x) >> BIT_SHIFT_MAX_INTER_COLLISION_CNT_VI) & \
- BIT_MASK_MAX_INTER_COLLISION_CNT_VI)
- #define BIT_SET_MAX_INTER_COLLISION_CNT_VI(x, v) \
- (BIT_CLEAR_MAX_INTER_COLLISION_CNT_VI(x) | \
- BIT_MAX_INTER_COLLISION_CNT_VI(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_QUEUE_INCOL_EN (Offset 0x053C) */
- #define BIT_SHIFT_VO_TRIGGER_NUM 0
- #define BIT_MASK_VO_TRIGGER_NUM 0xf
- #define BIT_VO_TRIGGER_NUM(x) \
- (((x) & BIT_MASK_VO_TRIGGER_NUM) << BIT_SHIFT_VO_TRIGGER_NUM)
- #define BITS_VO_TRIGGER_NUM \
- (BIT_MASK_VO_TRIGGER_NUM << BIT_SHIFT_VO_TRIGGER_NUM)
- #define BIT_CLEAR_VO_TRIGGER_NUM(x) ((x) & (~BITS_VO_TRIGGER_NUM))
- #define BIT_GET_VO_TRIGGER_NUM(x) \
- (((x) >> BIT_SHIFT_VO_TRIGGER_NUM) & BIT_MASK_VO_TRIGGER_NUM)
- #define BIT_SET_VO_TRIGGER_NUM(x, v) \
- (BIT_CLEAR_VO_TRIGGER_NUM(x) | BIT_VO_TRIGGER_NUM(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAX_INTER_COLLISION_CNT (Offset 0x053C) */
- #define BIT_SHIFT_MAX_INTER_COLLISION_CNT_VO 0
- #define BIT_MASK_MAX_INTER_COLLISION_CNT_VO 0xf
- #define BIT_MAX_INTER_COLLISION_CNT_VO(x) \
- (((x) & BIT_MASK_MAX_INTER_COLLISION_CNT_VO) \
- << BIT_SHIFT_MAX_INTER_COLLISION_CNT_VO)
- #define BITS_MAX_INTER_COLLISION_CNT_VO \
- (BIT_MASK_MAX_INTER_COLLISION_CNT_VO \
- << BIT_SHIFT_MAX_INTER_COLLISION_CNT_VO)
- #define BIT_CLEAR_MAX_INTER_COLLISION_CNT_VO(x) \
- ((x) & (~BITS_MAX_INTER_COLLISION_CNT_VO))
- #define BIT_GET_MAX_INTER_COLLISION_CNT_VO(x) \
- (((x) >> BIT_SHIFT_MAX_INTER_COLLISION_CNT_VO) & \
- BIT_MASK_MAX_INTER_COLLISION_CNT_VO)
- #define BIT_SET_MAX_INTER_COLLISION_CNT_VO(x, v) \
- (BIT_CLEAR_MAX_INTER_COLLISION_CNT_VO(x) | \
- BIT_MAX_INTER_COLLISION_CNT_VO(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TBTT_PROHIBIT (Offset 0x0540) */
- #define BIT_SHIFT_TBTT_HOLD_TIME_AP 8
- #define BIT_MASK_TBTT_HOLD_TIME_AP 0xfff
- #define BIT_TBTT_HOLD_TIME_AP(x) \
- (((x) & BIT_MASK_TBTT_HOLD_TIME_AP) << BIT_SHIFT_TBTT_HOLD_TIME_AP)
- #define BITS_TBTT_HOLD_TIME_AP \
- (BIT_MASK_TBTT_HOLD_TIME_AP << BIT_SHIFT_TBTT_HOLD_TIME_AP)
- #define BIT_CLEAR_TBTT_HOLD_TIME_AP(x) ((x) & (~BITS_TBTT_HOLD_TIME_AP))
- #define BIT_GET_TBTT_HOLD_TIME_AP(x) \
- (((x) >> BIT_SHIFT_TBTT_HOLD_TIME_AP) & BIT_MASK_TBTT_HOLD_TIME_AP)
- #define BIT_SET_TBTT_HOLD_TIME_AP(x, v) \
- (BIT_CLEAR_TBTT_HOLD_TIME_AP(x) | BIT_TBTT_HOLD_TIME_AP(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TBTT_PROHIBIT (Offset 0x0540) */
- #define BIT_SHIFT_TBTT_HOLD_TIME_INFRA 4
- #define BIT_MASK_TBTT_HOLD_TIME_INFRA 0xf
- #define BIT_TBTT_HOLD_TIME_INFRA(x) \
- (((x) & BIT_MASK_TBTT_HOLD_TIME_INFRA) \
- << BIT_SHIFT_TBTT_HOLD_TIME_INFRA)
- #define BITS_TBTT_HOLD_TIME_INFRA \
- (BIT_MASK_TBTT_HOLD_TIME_INFRA << BIT_SHIFT_TBTT_HOLD_TIME_INFRA)
- #define BIT_CLEAR_TBTT_HOLD_TIME_INFRA(x) ((x) & (~BITS_TBTT_HOLD_TIME_INFRA))
- #define BIT_GET_TBTT_HOLD_TIME_INFRA(x) \
- (((x) >> BIT_SHIFT_TBTT_HOLD_TIME_INFRA) & \
- BIT_MASK_TBTT_HOLD_TIME_INFRA)
- #define BIT_SET_TBTT_HOLD_TIME_INFRA(x, v) \
- (BIT_CLEAR_TBTT_HOLD_TIME_INFRA(x) | BIT_TBTT_HOLD_TIME_INFRA(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2PPS_STATE (Offset 0x0543) */
- #define BIT_POWER_STATE BIT(7)
- #define BIT_CTWINDOW_ON BIT(6)
- #define BIT_BEACON_AREA_ON BIT(5)
- #define BIT_CTWIN_EARLY_DISTX BIT(4)
- #define BIT_NOA1_OFF_PERIOD BIT(3)
- #define BIT_FORCE_DOZE1 BIT(2)
- #define BIT_NOA0_OFF_PERIOD BIT(1)
- #define BIT_FORCE_DOZE0 BIT(0)
- /* 2 REG_RD_NAV_NXT (Offset 0x0544) */
- #define BIT_SHIFT_RD_NAV_PROT_NXT 0
- #define BIT_MASK_RD_NAV_PROT_NXT 0xffff
- #define BIT_RD_NAV_PROT_NXT(x) \
- (((x) & BIT_MASK_RD_NAV_PROT_NXT) << BIT_SHIFT_RD_NAV_PROT_NXT)
- #define BITS_RD_NAV_PROT_NXT \
- (BIT_MASK_RD_NAV_PROT_NXT << BIT_SHIFT_RD_NAV_PROT_NXT)
- #define BIT_CLEAR_RD_NAV_PROT_NXT(x) ((x) & (~BITS_RD_NAV_PROT_NXT))
- #define BIT_GET_RD_NAV_PROT_NXT(x) \
- (((x) >> BIT_SHIFT_RD_NAV_PROT_NXT) & BIT_MASK_RD_NAV_PROT_NXT)
- #define BIT_SET_RD_NAV_PROT_NXT(x, v) \
- (BIT_CLEAR_RD_NAV_PROT_NXT(x) | BIT_RD_NAV_PROT_NXT(v))
- /* 2 REG_NAV_PROT_LEN (Offset 0x0546) */
- #define BIT_SHIFT_NAV_PROT_LEN 0
- #define BIT_MASK_NAV_PROT_LEN 0xffff
- #define BIT_NAV_PROT_LEN(x) \
- (((x) & BIT_MASK_NAV_PROT_LEN) << BIT_SHIFT_NAV_PROT_LEN)
- #define BITS_NAV_PROT_LEN (BIT_MASK_NAV_PROT_LEN << BIT_SHIFT_NAV_PROT_LEN)
- #define BIT_CLEAR_NAV_PROT_LEN(x) ((x) & (~BITS_NAV_PROT_LEN))
- #define BIT_GET_NAV_PROT_LEN(x) \
- (((x) >> BIT_SHIFT_NAV_PROT_LEN) & BIT_MASK_NAV_PROT_LEN)
- #define BIT_SET_NAV_PROT_LEN(x, v) \
- (BIT_CLEAR_NAV_PROT_LEN(x) | BIT_NAV_PROT_LEN(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FTM_CTRL (Offset 0x0548) */
- #define BIT_SHIFT_FTM_TSF_R2T_PORT 22
- #define BIT_MASK_FTM_TSF_R2T_PORT 0x7
- #define BIT_FTM_TSF_R2T_PORT(x) \
- (((x) & BIT_MASK_FTM_TSF_R2T_PORT) << BIT_SHIFT_FTM_TSF_R2T_PORT)
- #define BITS_FTM_TSF_R2T_PORT \
- (BIT_MASK_FTM_TSF_R2T_PORT << BIT_SHIFT_FTM_TSF_R2T_PORT)
- #define BIT_CLEAR_FTM_TSF_R2T_PORT(x) ((x) & (~BITS_FTM_TSF_R2T_PORT))
- #define BIT_GET_FTM_TSF_R2T_PORT(x) \
- (((x) >> BIT_SHIFT_FTM_TSF_R2T_PORT) & BIT_MASK_FTM_TSF_R2T_PORT)
- #define BIT_SET_FTM_TSF_R2T_PORT(x, v) \
- (BIT_CLEAR_FTM_TSF_R2T_PORT(x) | BIT_FTM_TSF_R2T_PORT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTM_PTT (Offset 0x0548) */
- #define BIT_SHIFT_FTM_PTT_TSF_R2T_SEL 22
- #define BIT_MASK_FTM_PTT_TSF_R2T_SEL 0x7
- #define BIT_FTM_PTT_TSF_R2T_SEL(x) \
- (((x) & BIT_MASK_FTM_PTT_TSF_R2T_SEL) << BIT_SHIFT_FTM_PTT_TSF_R2T_SEL)
- #define BITS_FTM_PTT_TSF_R2T_SEL \
- (BIT_MASK_FTM_PTT_TSF_R2T_SEL << BIT_SHIFT_FTM_PTT_TSF_R2T_SEL)
- #define BIT_CLEAR_FTM_PTT_TSF_R2T_SEL(x) ((x) & (~BITS_FTM_PTT_TSF_R2T_SEL))
- #define BIT_GET_FTM_PTT_TSF_R2T_SEL(x) \
- (((x) >> BIT_SHIFT_FTM_PTT_TSF_R2T_SEL) & BIT_MASK_FTM_PTT_TSF_R2T_SEL)
- #define BIT_SET_FTM_PTT_TSF_R2T_SEL(x, v) \
- (BIT_CLEAR_FTM_PTT_TSF_R2T_SEL(x) | BIT_FTM_PTT_TSF_R2T_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FTM_CTRL (Offset 0x0548) */
- #define BIT_SHIFT_FTM_TSF_T2R_PORT 19
- #define BIT_MASK_FTM_TSF_T2R_PORT 0x7
- #define BIT_FTM_TSF_T2R_PORT(x) \
- (((x) & BIT_MASK_FTM_TSF_T2R_PORT) << BIT_SHIFT_FTM_TSF_T2R_PORT)
- #define BITS_FTM_TSF_T2R_PORT \
- (BIT_MASK_FTM_TSF_T2R_PORT << BIT_SHIFT_FTM_TSF_T2R_PORT)
- #define BIT_CLEAR_FTM_TSF_T2R_PORT(x) ((x) & (~BITS_FTM_TSF_T2R_PORT))
- #define BIT_GET_FTM_TSF_T2R_PORT(x) \
- (((x) >> BIT_SHIFT_FTM_TSF_T2R_PORT) & BIT_MASK_FTM_TSF_T2R_PORT)
- #define BIT_SET_FTM_TSF_T2R_PORT(x, v) \
- (BIT_CLEAR_FTM_TSF_T2R_PORT(x) | BIT_FTM_TSF_T2R_PORT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTM_PTT (Offset 0x0548) */
- #define BIT_SHIFT_FTM_PTT_TSF_T2R_SEL 19
- #define BIT_MASK_FTM_PTT_TSF_T2R_SEL 0x7
- #define BIT_FTM_PTT_TSF_T2R_SEL(x) \
- (((x) & BIT_MASK_FTM_PTT_TSF_T2R_SEL) << BIT_SHIFT_FTM_PTT_TSF_T2R_SEL)
- #define BITS_FTM_PTT_TSF_T2R_SEL \
- (BIT_MASK_FTM_PTT_TSF_T2R_SEL << BIT_SHIFT_FTM_PTT_TSF_T2R_SEL)
- #define BIT_CLEAR_FTM_PTT_TSF_T2R_SEL(x) ((x) & (~BITS_FTM_PTT_TSF_T2R_SEL))
- #define BIT_GET_FTM_PTT_TSF_T2R_SEL(x) \
- (((x) >> BIT_SHIFT_FTM_PTT_TSF_T2R_SEL) & BIT_MASK_FTM_PTT_TSF_T2R_SEL)
- #define BIT_SET_FTM_PTT_TSF_T2R_SEL(x, v) \
- (BIT_CLEAR_FTM_PTT_TSF_T2R_SEL(x) | BIT_FTM_PTT_TSF_T2R_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FTM_CTRL (Offset 0x0548) */
- #define BIT_SHIFT_FTM_PTT_PORT 16
- #define BIT_MASK_FTM_PTT_PORT 0x7
- #define BIT_FTM_PTT_PORT(x) \
- (((x) & BIT_MASK_FTM_PTT_PORT) << BIT_SHIFT_FTM_PTT_PORT)
- #define BITS_FTM_PTT_PORT (BIT_MASK_FTM_PTT_PORT << BIT_SHIFT_FTM_PTT_PORT)
- #define BIT_CLEAR_FTM_PTT_PORT(x) ((x) & (~BITS_FTM_PTT_PORT))
- #define BIT_GET_FTM_PTT_PORT(x) \
- (((x) >> BIT_SHIFT_FTM_PTT_PORT) & BIT_MASK_FTM_PTT_PORT)
- #define BIT_SET_FTM_PTT_PORT(x, v) \
- (BIT_CLEAR_FTM_PTT_PORT(x) | BIT_FTM_PTT_PORT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTM_PTT (Offset 0x0548) */
- #define BIT_SHIFT_FTM_PTT_TSF_SEL 16
- #define BIT_MASK_FTM_PTT_TSF_SEL 0x7
- #define BIT_FTM_PTT_TSF_SEL(x) \
- (((x) & BIT_MASK_FTM_PTT_TSF_SEL) << BIT_SHIFT_FTM_PTT_TSF_SEL)
- #define BITS_FTM_PTT_TSF_SEL \
- (BIT_MASK_FTM_PTT_TSF_SEL << BIT_SHIFT_FTM_PTT_TSF_SEL)
- #define BIT_CLEAR_FTM_PTT_TSF_SEL(x) ((x) & (~BITS_FTM_PTT_TSF_SEL))
- #define BIT_GET_FTM_PTT_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_FTM_PTT_TSF_SEL) & BIT_MASK_FTM_PTT_TSF_SEL)
- #define BIT_SET_FTM_PTT_TSF_SEL(x, v) \
- (BIT_CLEAR_FTM_PTT_TSF_SEL(x) | BIT_FTM_PTT_TSF_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FTM_CTRL (Offset 0x0548) */
- #define BIT_SHIFT_FTM_PTT 0
- #define BIT_MASK_FTM_PTT 0xffff
- #define BIT_FTM_PTT(x) (((x) & BIT_MASK_FTM_PTT) << BIT_SHIFT_FTM_PTT)
- #define BITS_FTM_PTT (BIT_MASK_FTM_PTT << BIT_SHIFT_FTM_PTT)
- #define BIT_CLEAR_FTM_PTT(x) ((x) & (~BITS_FTM_PTT))
- #define BIT_GET_FTM_PTT(x) (((x) >> BIT_SHIFT_FTM_PTT) & BIT_MASK_FTM_PTT)
- #define BIT_SET_FTM_PTT(x, v) (BIT_CLEAR_FTM_PTT(x) | BIT_FTM_PTT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTM_PTT (Offset 0x0548) */
- #define BIT_SHIFT_FTM_PTT_VALUE 0
- #define BIT_MASK_FTM_PTT_VALUE 0xffff
- #define BIT_FTM_PTT_VALUE(x) \
- (((x) & BIT_MASK_FTM_PTT_VALUE) << BIT_SHIFT_FTM_PTT_VALUE)
- #define BITS_FTM_PTT_VALUE (BIT_MASK_FTM_PTT_VALUE << BIT_SHIFT_FTM_PTT_VALUE)
- #define BIT_CLEAR_FTM_PTT_VALUE(x) ((x) & (~BITS_FTM_PTT_VALUE))
- #define BIT_GET_FTM_PTT_VALUE(x) \
- (((x) >> BIT_SHIFT_FTM_PTT_VALUE) & BIT_MASK_FTM_PTT_VALUE)
- #define BIT_SET_FTM_PTT_VALUE(x, v) \
- (BIT_CLEAR_FTM_PTT_VALUE(x) | BIT_FTM_PTT_VALUE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FTM_TSF_CNT (Offset 0x054C) */
- #define BIT_SHIFT_FTM_TSF_R2T 16
- #define BIT_MASK_FTM_TSF_R2T 0xffff
- #define BIT_FTM_TSF_R2T(x) \
- (((x) & BIT_MASK_FTM_TSF_R2T) << BIT_SHIFT_FTM_TSF_R2T)
- #define BITS_FTM_TSF_R2T (BIT_MASK_FTM_TSF_R2T << BIT_SHIFT_FTM_TSF_R2T)
- #define BIT_CLEAR_FTM_TSF_R2T(x) ((x) & (~BITS_FTM_TSF_R2T))
- #define BIT_GET_FTM_TSF_R2T(x) \
- (((x) >> BIT_SHIFT_FTM_TSF_R2T) & BIT_MASK_FTM_TSF_R2T)
- #define BIT_SET_FTM_TSF_R2T(x, v) \
- (BIT_CLEAR_FTM_TSF_R2T(x) | BIT_FTM_TSF_R2T(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTM_TSF (Offset 0x054C) */
- #define BIT_SHIFT_FTM_T2_TSF 16
- #define BIT_MASK_FTM_T2_TSF 0xffff
- #define BIT_FTM_T2_TSF(x) (((x) & BIT_MASK_FTM_T2_TSF) << BIT_SHIFT_FTM_T2_TSF)
- #define BITS_FTM_T2_TSF (BIT_MASK_FTM_T2_TSF << BIT_SHIFT_FTM_T2_TSF)
- #define BIT_CLEAR_FTM_T2_TSF(x) ((x) & (~BITS_FTM_T2_TSF))
- #define BIT_GET_FTM_T2_TSF(x) \
- (((x) >> BIT_SHIFT_FTM_T2_TSF) & BIT_MASK_FTM_T2_TSF)
- #define BIT_SET_FTM_T2_TSF(x, v) (BIT_CLEAR_FTM_T2_TSF(x) | BIT_FTM_T2_TSF(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FTM_TSF_CNT (Offset 0x054C) */
- #define BIT_SHIFT_FTM_TSF_T2R 0
- #define BIT_MASK_FTM_TSF_T2R 0xffff
- #define BIT_FTM_TSF_T2R(x) \
- (((x) & BIT_MASK_FTM_TSF_T2R) << BIT_SHIFT_FTM_TSF_T2R)
- #define BITS_FTM_TSF_T2R (BIT_MASK_FTM_TSF_T2R << BIT_SHIFT_FTM_TSF_T2R)
- #define BIT_CLEAR_FTM_TSF_T2R(x) ((x) & (~BITS_FTM_TSF_T2R))
- #define BIT_GET_FTM_TSF_T2R(x) \
- (((x) >> BIT_SHIFT_FTM_TSF_T2R) & BIT_MASK_FTM_TSF_T2R)
- #define BIT_SET_FTM_TSF_T2R(x, v) \
- (BIT_CLEAR_FTM_TSF_T2R(x) | BIT_FTM_TSF_T2R(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FTM_TSF (Offset 0x054C) */
- #define BIT_SHIFT_FTM_T1_TSF 0
- #define BIT_MASK_FTM_T1_TSF 0xffff
- #define BIT_FTM_T1_TSF(x) (((x) & BIT_MASK_FTM_T1_TSF) << BIT_SHIFT_FTM_T1_TSF)
- #define BITS_FTM_T1_TSF (BIT_MASK_FTM_T1_TSF << BIT_SHIFT_FTM_T1_TSF)
- #define BIT_CLEAR_FTM_T1_TSF(x) ((x) & (~BITS_FTM_T1_TSF))
- #define BIT_GET_FTM_T1_TSF(x) \
- (((x) >> BIT_SHIFT_FTM_T1_TSF) & BIT_MASK_FTM_T1_TSF)
- #define BIT_SET_FTM_T1_TSF(x, v) (BIT_CLEAR_FTM_T1_TSF(x) | BIT_FTM_T1_TSF(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL (Offset 0x0550) */
- #define BIT_P0_EN_TXBCN_RPT BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCN_CTRL (Offset 0x0550) */
- #define BIT_EN_BCN_FUNCTION BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCN_CTRL (Offset 0x0550) */
- #define BIT_EN_TXBCN_RPT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL (Offset 0x0550) */
- #define BIT_P0_EN_RXBCN_RPT BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCN_CTRL (Offset 0x0550) */
- #define BIT_DIS_BCNQ_SUB BIT(1)
- /* 2 REG_BCN_CTRL1 (Offset 0x0551) */
- #define BIT_DIS_RX_BSSID_FIT1 BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT0 (Offset 0x0551) */
- #define BIT_CLI0_DIS_RX_BSSID_FIT BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCN_CTRL1 (Offset 0x0551) */
- #define BIT_DIS_TSF1_UDT BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT0 (Offset 0x0551) */
- #define BIT_CLI0_DIS_TSF_UDT BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCN_CTRL1 (Offset 0x0551) */
- #define BIT_EN_BCN1_FUNCTION BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT0 (Offset 0x0551) */
- #define BIT_CLI0_EN_BCN_FUNCTION BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCN_CTRL1 (Offset 0x0551) */
- #define BIT_EN_TXBCN1_RPT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT0 (Offset 0x0551) */
- #define BIT_CLI0_EN_RXBCN_RPT BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT0 (Offset 0x0551) */
- #define BIT_CLI0_EN_BCN_RPT BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCN_CTRL1 (Offset 0x0551) */
- #define BIT_DIS_BCNQ1_SUB BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT0 (Offset 0x0551) */
- #define BIT_CLI0_ENP2P_CTWINDOW BIT(1)
- #define BIT_CLI0_ENP2P_BCNQ_AREA BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_MBID_NUM (Offset 0x0552) */
- #define BIT_SHIFT_MBID_BCN_NUM_V2 4
- #define BIT_MASK_MBID_BCN_NUM_V2 0xf
- #define BIT_MBID_BCN_NUM_V2(x) \
- (((x) & BIT_MASK_MBID_BCN_NUM_V2) << BIT_SHIFT_MBID_BCN_NUM_V2)
- #define BITS_MBID_BCN_NUM_V2 \
- (BIT_MASK_MBID_BCN_NUM_V2 << BIT_SHIFT_MBID_BCN_NUM_V2)
- #define BIT_CLEAR_MBID_BCN_NUM_V2(x) ((x) & (~BITS_MBID_BCN_NUM_V2))
- #define BIT_GET_MBID_BCN_NUM_V2(x) \
- (((x) >> BIT_SHIFT_MBID_BCN_NUM_V2) & BIT_MASK_MBID_BCN_NUM_V2)
- #define BIT_SET_MBID_BCN_NUM_V2(x, v) \
- (BIT_CLEAR_MBID_BCN_NUM_V2(x) | BIT_MBID_BCN_NUM_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MBID_NUM (Offset 0x0552) */
- #define BIT_EN_PRE_DL_BEACON BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MBID_NUM (Offset 0x0552) */
- #define BIT_SHIFT_MBID_BCN_NUM 0
- #define BIT_MASK_MBID_BCN_NUM 0x7
- #define BIT_MBID_BCN_NUM(x) \
- (((x) & BIT_MASK_MBID_BCN_NUM) << BIT_SHIFT_MBID_BCN_NUM)
- #define BITS_MBID_BCN_NUM (BIT_MASK_MBID_BCN_NUM << BIT_SHIFT_MBID_BCN_NUM)
- #define BIT_CLEAR_MBID_BCN_NUM(x) ((x) & (~BITS_MBID_BCN_NUM))
- #define BIT_GET_MBID_BCN_NUM(x) \
- (((x) >> BIT_SHIFT_MBID_BCN_NUM) & BIT_MASK_MBID_BCN_NUM)
- #define BIT_SET_MBID_BCN_NUM(x, v) \
- (BIT_CLEAR_MBID_BCN_NUM(x) | BIT_MBID_BCN_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_P2P_PWR_RST1 BIT(6)
- #define BIT_SCHEDULER_RST BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_FREECNT_RST BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_P2P_PWR_RST0 BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_TSFTR_CLI3_RST BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_TSFTR1_SYNC_EN BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_TSFTR_CLI2_RST BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_TSFTR_SYNC_EN BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_TSFTR_CLI1_RST BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_TSFTR1_RST BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_TSFTR_CLI0_RST BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DUAL_TSF_RST (Offset 0x0553) */
- #define BIT_TSFTR_RST BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBSSID_BCN_SPACE (Offset 0x0554) */
- #define BIT_SHIFT_BCN_TIMER_SEL_FWRD 28
- #define BIT_MASK_BCN_TIMER_SEL_FWRD 0x7
- #define BIT_BCN_TIMER_SEL_FWRD(x) \
- (((x) & BIT_MASK_BCN_TIMER_SEL_FWRD) << BIT_SHIFT_BCN_TIMER_SEL_FWRD)
- #define BITS_BCN_TIMER_SEL_FWRD \
- (BIT_MASK_BCN_TIMER_SEL_FWRD << BIT_SHIFT_BCN_TIMER_SEL_FWRD)
- #define BIT_CLEAR_BCN_TIMER_SEL_FWRD(x) ((x) & (~BITS_BCN_TIMER_SEL_FWRD))
- #define BIT_GET_BCN_TIMER_SEL_FWRD(x) \
- (((x) >> BIT_SHIFT_BCN_TIMER_SEL_FWRD) & BIT_MASK_BCN_TIMER_SEL_FWRD)
- #define BIT_SET_BCN_TIMER_SEL_FWRD(x, v) \
- (BIT_CLEAR_BCN_TIMER_SEL_FWRD(x) | BIT_BCN_TIMER_SEL_FWRD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MBSSID_BCN_SPACE (Offset 0x0554) */
- #define BIT_SHIFT_BCN_SPACE1 16
- #define BIT_MASK_BCN_SPACE1 0xffff
- #define BIT_BCN_SPACE1(x) (((x) & BIT_MASK_BCN_SPACE1) << BIT_SHIFT_BCN_SPACE1)
- #define BITS_BCN_SPACE1 (BIT_MASK_BCN_SPACE1 << BIT_SHIFT_BCN_SPACE1)
- #define BIT_CLEAR_BCN_SPACE1(x) ((x) & (~BITS_BCN_SPACE1))
- #define BIT_GET_BCN_SPACE1(x) \
- (((x) >> BIT_SHIFT_BCN_SPACE1) & BIT_MASK_BCN_SPACE1)
- #define BIT_SET_BCN_SPACE1(x, v) (BIT_CLEAR_BCN_SPACE1(x) | BIT_BCN_SPACE1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBSSID_BCN_SPACE (Offset 0x0554) */
- #define BIT_SHIFT_BCN_SPACE_CLINT0 16
- #define BIT_MASK_BCN_SPACE_CLINT0 0xfff
- #define BIT_BCN_SPACE_CLINT0(x) \
- (((x) & BIT_MASK_BCN_SPACE_CLINT0) << BIT_SHIFT_BCN_SPACE_CLINT0)
- #define BITS_BCN_SPACE_CLINT0 \
- (BIT_MASK_BCN_SPACE_CLINT0 << BIT_SHIFT_BCN_SPACE_CLINT0)
- #define BIT_CLEAR_BCN_SPACE_CLINT0(x) ((x) & (~BITS_BCN_SPACE_CLINT0))
- #define BIT_GET_BCN_SPACE_CLINT0(x) \
- (((x) >> BIT_SHIFT_BCN_SPACE_CLINT0) & BIT_MASK_BCN_SPACE_CLINT0)
- #define BIT_SET_BCN_SPACE_CLINT0(x, v) \
- (BIT_CLEAR_BCN_SPACE_CLINT0(x) | BIT_BCN_SPACE_CLINT0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MBSSID_BCN_SPACE (Offset 0x0554) */
- #define BIT_SHIFT_BCN_SPACE0 0
- #define BIT_MASK_BCN_SPACE0 0xffff
- #define BIT_BCN_SPACE0(x) (((x) & BIT_MASK_BCN_SPACE0) << BIT_SHIFT_BCN_SPACE0)
- #define BITS_BCN_SPACE0 (BIT_MASK_BCN_SPACE0 << BIT_SHIFT_BCN_SPACE0)
- #define BIT_CLEAR_BCN_SPACE0(x) ((x) & (~BITS_BCN_SPACE0))
- #define BIT_GET_BCN_SPACE0(x) \
- (((x) >> BIT_SHIFT_BCN_SPACE0) & BIT_MASK_BCN_SPACE0)
- #define BIT_SET_BCN_SPACE0(x, v) (BIT_CLEAR_BCN_SPACE0(x) | BIT_BCN_SPACE0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMWND (Offset 0x055A) */
- #define BIT_SHIFT_ATIMWND 0
- #define BIT_MASK_ATIMWND 0xffff
- #define BIT_ATIMWND(x) (((x) & BIT_MASK_ATIMWND) << BIT_SHIFT_ATIMWND)
- #define BITS_ATIMWND (BIT_MASK_ATIMWND << BIT_SHIFT_ATIMWND)
- #define BIT_CLEAR_ATIMWND(x) ((x) & (~BITS_ATIMWND))
- #define BIT_GET_ATIMWND(x) (((x) >> BIT_SHIFT_ATIMWND) & BIT_MASK_ATIMWND)
- #define BIT_SET_ATIMWND(x, v) (BIT_CLEAR_ATIMWND(x) | BIT_ATIMWND(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ATIMWND (Offset 0x055A) */
- #define BIT_SHIFT_ATIMWND0 0
- #define BIT_MASK_ATIMWND0 0xffff
- #define BIT_ATIMWND0(x) (((x) & BIT_MASK_ATIMWND0) << BIT_SHIFT_ATIMWND0)
- #define BITS_ATIMWND0 (BIT_MASK_ATIMWND0 << BIT_SHIFT_ATIMWND0)
- #define BIT_CLEAR_ATIMWND0(x) ((x) & (~BITS_ATIMWND0))
- #define BIT_GET_ATIMWND0(x) (((x) >> BIT_SHIFT_ATIMWND0) & BIT_MASK_ATIMWND0)
- #define BIT_SET_ATIMWND0(x, v) (BIT_CLEAR_ATIMWND0(x) | BIT_ATIMWND0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_USTIME_TSF (Offset 0x055C) */
- #define BIT_SHIFT_USTIME_TSF_V1 0
- #define BIT_MASK_USTIME_TSF_V1 0xff
- #define BIT_USTIME_TSF_V1(x) \
- (((x) & BIT_MASK_USTIME_TSF_V1) << BIT_SHIFT_USTIME_TSF_V1)
- #define BITS_USTIME_TSF_V1 (BIT_MASK_USTIME_TSF_V1 << BIT_SHIFT_USTIME_TSF_V1)
- #define BIT_CLEAR_USTIME_TSF_V1(x) ((x) & (~BITS_USTIME_TSF_V1))
- #define BIT_GET_USTIME_TSF_V1(x) \
- (((x) >> BIT_SHIFT_USTIME_TSF_V1) & BIT_MASK_USTIME_TSF_V1)
- #define BIT_SET_USTIME_TSF_V1(x, v) \
- (BIT_CLEAR_USTIME_TSF_V1(x) | BIT_USTIME_TSF_V1(v))
- /* 2 REG_BCN_MAX_ERR (Offset 0x055D) */
- #define BIT_SHIFT_BCN_MAX_ERR 0
- #define BIT_MASK_BCN_MAX_ERR 0xff
- #define BIT_BCN_MAX_ERR(x) \
- (((x) & BIT_MASK_BCN_MAX_ERR) << BIT_SHIFT_BCN_MAX_ERR)
- #define BITS_BCN_MAX_ERR (BIT_MASK_BCN_MAX_ERR << BIT_SHIFT_BCN_MAX_ERR)
- #define BIT_CLEAR_BCN_MAX_ERR(x) ((x) & (~BITS_BCN_MAX_ERR))
- #define BIT_GET_BCN_MAX_ERR(x) \
- (((x) >> BIT_SHIFT_BCN_MAX_ERR) & BIT_MASK_BCN_MAX_ERR)
- #define BIT_SET_BCN_MAX_ERR(x, v) \
- (BIT_CLEAR_BCN_MAX_ERR(x) | BIT_BCN_MAX_ERR(v))
- /* 2 REG_RXTSF_OFFSET_CCK (Offset 0x055E) */
- #define BIT_SHIFT_CCK_RXTSF_OFFSET 0
- #define BIT_MASK_CCK_RXTSF_OFFSET 0xff
- #define BIT_CCK_RXTSF_OFFSET(x) \
- (((x) & BIT_MASK_CCK_RXTSF_OFFSET) << BIT_SHIFT_CCK_RXTSF_OFFSET)
- #define BITS_CCK_RXTSF_OFFSET \
- (BIT_MASK_CCK_RXTSF_OFFSET << BIT_SHIFT_CCK_RXTSF_OFFSET)
- #define BIT_CLEAR_CCK_RXTSF_OFFSET(x) ((x) & (~BITS_CCK_RXTSF_OFFSET))
- #define BIT_GET_CCK_RXTSF_OFFSET(x) \
- (((x) >> BIT_SHIFT_CCK_RXTSF_OFFSET) & BIT_MASK_CCK_RXTSF_OFFSET)
- #define BIT_SET_CCK_RXTSF_OFFSET(x, v) \
- (BIT_CLEAR_CCK_RXTSF_OFFSET(x) | BIT_CCK_RXTSF_OFFSET(v))
- /* 2 REG_RXTSF_OFFSET_OFDM (Offset 0x055F) */
- #define BIT_SHIFT_OFDM_RXTSF_OFFSET 0
- #define BIT_MASK_OFDM_RXTSF_OFFSET 0xff
- #define BIT_OFDM_RXTSF_OFFSET(x) \
- (((x) & BIT_MASK_OFDM_RXTSF_OFFSET) << BIT_SHIFT_OFDM_RXTSF_OFFSET)
- #define BITS_OFDM_RXTSF_OFFSET \
- (BIT_MASK_OFDM_RXTSF_OFFSET << BIT_SHIFT_OFDM_RXTSF_OFFSET)
- #define BIT_CLEAR_OFDM_RXTSF_OFFSET(x) ((x) & (~BITS_OFDM_RXTSF_OFFSET))
- #define BIT_GET_OFDM_RXTSF_OFFSET(x) \
- (((x) >> BIT_SHIFT_OFDM_RXTSF_OFFSET) & BIT_MASK_OFDM_RXTSF_OFFSET)
- #define BIT_SET_OFDM_RXTSF_OFFSET(x, v) \
- (BIT_CLEAR_OFDM_RXTSF_OFFSET(x) | BIT_OFDM_RXTSF_OFFSET(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TSFTR (Offset 0x0560) */
- #define BIT_SHIFT_TSF_TIMER 0
- #define BIT_MASK_TSF_TIMER 0xffffffffffffffffL
- #define BIT_TSF_TIMER(x) (((x) & BIT_MASK_TSF_TIMER) << BIT_SHIFT_TSF_TIMER)
- #define BITS_TSF_TIMER (BIT_MASK_TSF_TIMER << BIT_SHIFT_TSF_TIMER)
- #define BIT_CLEAR_TSF_TIMER(x) ((x) & (~BITS_TSF_TIMER))
- #define BIT_GET_TSF_TIMER(x) (((x) >> BIT_SHIFT_TSF_TIMER) & BIT_MASK_TSF_TIMER)
- #define BIT_SET_TSF_TIMER(x, v) (BIT_CLEAR_TSF_TIMER(x) | BIT_TSF_TIMER(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TSFTR0_L (Offset 0x0560) */
- #define BIT_SHIFT_TSF0_TIMER_L 0
- #define BIT_MASK_TSF0_TIMER_L 0xffffffffL
- #define BIT_TSF0_TIMER_L(x) \
- (((x) & BIT_MASK_TSF0_TIMER_L) << BIT_SHIFT_TSF0_TIMER_L)
- #define BITS_TSF0_TIMER_L (BIT_MASK_TSF0_TIMER_L << BIT_SHIFT_TSF0_TIMER_L)
- #define BIT_CLEAR_TSF0_TIMER_L(x) ((x) & (~BITS_TSF0_TIMER_L))
- #define BIT_GET_TSF0_TIMER_L(x) \
- (((x) >> BIT_SHIFT_TSF0_TIMER_L) & BIT_MASK_TSF0_TIMER_L)
- #define BIT_SET_TSF0_TIMER_L(x, v) \
- (BIT_CLEAR_TSF0_TIMER_L(x) | BIT_TSF0_TIMER_L(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSFTR (Offset 0x0560) */
- #define BIT_SHIFT_TSF_TIMER_V1 0
- #define BIT_MASK_TSF_TIMER_V1 0xffffffffL
- #define BIT_TSF_TIMER_V1(x) \
- (((x) & BIT_MASK_TSF_TIMER_V1) << BIT_SHIFT_TSF_TIMER_V1)
- #define BITS_TSF_TIMER_V1 (BIT_MASK_TSF_TIMER_V1 << BIT_SHIFT_TSF_TIMER_V1)
- #define BIT_CLEAR_TSF_TIMER_V1(x) ((x) & (~BITS_TSF_TIMER_V1))
- #define BIT_GET_TSF_TIMER_V1(x) \
- (((x) >> BIT_SHIFT_TSF_TIMER_V1) & BIT_MASK_TSF_TIMER_V1)
- #define BIT_SET_TSF_TIMER_V1(x, v) \
- (BIT_CLEAR_TSF_TIMER_V1(x) | BIT_TSF_TIMER_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TSFTR0_H (Offset 0x0564) */
- #define BIT_SHIFT_TSF0_TIMER_H 0
- #define BIT_MASK_TSF0_TIMER_H 0xffffffffL
- #define BIT_TSF0_TIMER_H(x) \
- (((x) & BIT_MASK_TSF0_TIMER_H) << BIT_SHIFT_TSF0_TIMER_H)
- #define BITS_TSF0_TIMER_H (BIT_MASK_TSF0_TIMER_H << BIT_SHIFT_TSF0_TIMER_H)
- #define BIT_CLEAR_TSF0_TIMER_H(x) ((x) & (~BITS_TSF0_TIMER_H))
- #define BIT_GET_TSF0_TIMER_H(x) \
- (((x) >> BIT_SHIFT_TSF0_TIMER_H) & BIT_MASK_TSF0_TIMER_H)
- #define BIT_SET_TSF0_TIMER_H(x, v) \
- (BIT_CLEAR_TSF0_TIMER_H(x) | BIT_TSF0_TIMER_H(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSFTR_1 (Offset 0x0564) */
- #define BIT_SHIFT_TSF_TIMER_V2 0
- #define BIT_MASK_TSF_TIMER_V2 0xffffffffL
- #define BIT_TSF_TIMER_V2(x) \
- (((x) & BIT_MASK_TSF_TIMER_V2) << BIT_SHIFT_TSF_TIMER_V2)
- #define BITS_TSF_TIMER_V2 (BIT_MASK_TSF_TIMER_V2 << BIT_SHIFT_TSF_TIMER_V2)
- #define BIT_CLEAR_TSF_TIMER_V2(x) ((x) & (~BITS_TSF_TIMER_V2))
- #define BIT_GET_TSF_TIMER_V2(x) \
- (((x) >> BIT_SHIFT_TSF_TIMER_V2) & BIT_MASK_TSF_TIMER_V2)
- #define BIT_SET_TSF_TIMER_V2(x, v) \
- (BIT_CLEAR_TSF_TIMER_V2(x) | BIT_TSF_TIMER_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TSFTR1 (Offset 0x0568) */
- #define BIT_SHIFT_TSF_TIMER1 0
- #define BIT_MASK_TSF_TIMER1 0xffffffffffffffffL
- #define BIT_TSF_TIMER1(x) (((x) & BIT_MASK_TSF_TIMER1) << BIT_SHIFT_TSF_TIMER1)
- #define BITS_TSF_TIMER1 (BIT_MASK_TSF_TIMER1 << BIT_SHIFT_TSF_TIMER1)
- #define BIT_CLEAR_TSF_TIMER1(x) ((x) & (~BITS_TSF_TIMER1))
- #define BIT_GET_TSF_TIMER1(x) \
- (((x) >> BIT_SHIFT_TSF_TIMER1) & BIT_MASK_TSF_TIMER1)
- #define BIT_SET_TSF_TIMER1(x, v) (BIT_CLEAR_TSF_TIMER1(x) | BIT_TSF_TIMER1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TSFTR1_L (Offset 0x0568) */
- #define BIT_SHIFT_TSF1_TIMER_L 0
- #define BIT_MASK_TSF1_TIMER_L 0xffffffffL
- #define BIT_TSF1_TIMER_L(x) \
- (((x) & BIT_MASK_TSF1_TIMER_L) << BIT_SHIFT_TSF1_TIMER_L)
- #define BITS_TSF1_TIMER_L (BIT_MASK_TSF1_TIMER_L << BIT_SHIFT_TSF1_TIMER_L)
- #define BIT_CLEAR_TSF1_TIMER_L(x) ((x) & (~BITS_TSF1_TIMER_L))
- #define BIT_GET_TSF1_TIMER_L(x) \
- (((x) >> BIT_SHIFT_TSF1_TIMER_L) & BIT_MASK_TSF1_TIMER_L)
- #define BIT_SET_TSF1_TIMER_L(x, v) \
- (BIT_CLEAR_TSF1_TIMER_L(x) | BIT_TSF1_TIMER_L(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_FREERUN_CNT (Offset 0x0568) */
- #define BIT_SHIFT_FREERUN_CNT 0
- #define BIT_MASK_FREERUN_CNT 0xffffffffffffffffL
- #define BIT_FREERUN_CNT(x) \
- (((x) & BIT_MASK_FREERUN_CNT) << BIT_SHIFT_FREERUN_CNT)
- #define BITS_FREERUN_CNT (BIT_MASK_FREERUN_CNT << BIT_SHIFT_FREERUN_CNT)
- #define BIT_CLEAR_FREERUN_CNT(x) ((x) & (~BITS_FREERUN_CNT))
- #define BIT_GET_FREERUN_CNT(x) \
- (((x) >> BIT_SHIFT_FREERUN_CNT) & BIT_MASK_FREERUN_CNT)
- #define BIT_SET_FREERUN_CNT(x, v) \
- (BIT_CLEAR_FREERUN_CNT(x) | BIT_FREERUN_CNT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FREERUN_CNT (Offset 0x0568) */
- #define BIT_SHIFT_FREERUN_CNT_V1 0
- #define BIT_MASK_FREERUN_CNT_V1 0xffffffffL
- #define BIT_FREERUN_CNT_V1(x) \
- (((x) & BIT_MASK_FREERUN_CNT_V1) << BIT_SHIFT_FREERUN_CNT_V1)
- #define BITS_FREERUN_CNT_V1 \
- (BIT_MASK_FREERUN_CNT_V1 << BIT_SHIFT_FREERUN_CNT_V1)
- #define BIT_CLEAR_FREERUN_CNT_V1(x) ((x) & (~BITS_FREERUN_CNT_V1))
- #define BIT_GET_FREERUN_CNT_V1(x) \
- (((x) >> BIT_SHIFT_FREERUN_CNT_V1) & BIT_MASK_FREERUN_CNT_V1)
- #define BIT_SET_FREERUN_CNT_V1(x, v) \
- (BIT_CLEAR_FREERUN_CNT_V1(x) | BIT_FREERUN_CNT_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TSFTR1_H (Offset 0x056C) */
- #define BIT_SHIFT_TSF1_TIMER_H 0
- #define BIT_MASK_TSF1_TIMER_H 0xffffffffL
- #define BIT_TSF1_TIMER_H(x) \
- (((x) & BIT_MASK_TSF1_TIMER_H) << BIT_SHIFT_TSF1_TIMER_H)
- #define BITS_TSF1_TIMER_H (BIT_MASK_TSF1_TIMER_H << BIT_SHIFT_TSF1_TIMER_H)
- #define BIT_CLEAR_TSF1_TIMER_H(x) ((x) & (~BITS_TSF1_TIMER_H))
- #define BIT_GET_TSF1_TIMER_H(x) \
- (((x) >> BIT_SHIFT_TSF1_TIMER_H) & BIT_MASK_TSF1_TIMER_H)
- #define BIT_SET_TSF1_TIMER_H(x, v) \
- (BIT_CLEAR_TSF1_TIMER_H(x) | BIT_TSF1_TIMER_H(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FREERUN_CNT_1 (Offset 0x056C) */
- #define BIT_SHIFT_FREERUN_CNT_V2 0
- #define BIT_MASK_FREERUN_CNT_V2 0xffffffffL
- #define BIT_FREERUN_CNT_V2(x) \
- (((x) & BIT_MASK_FREERUN_CNT_V2) << BIT_SHIFT_FREERUN_CNT_V2)
- #define BITS_FREERUN_CNT_V2 \
- (BIT_MASK_FREERUN_CNT_V2 << BIT_SHIFT_FREERUN_CNT_V2)
- #define BIT_CLEAR_FREERUN_CNT_V2(x) ((x) & (~BITS_FREERUN_CNT_V2))
- #define BIT_GET_FREERUN_CNT_V2(x) \
- (((x) >> BIT_SHIFT_FREERUN_CNT_V2) & BIT_MASK_FREERUN_CNT_V2)
- #define BIT_SET_FREERUN_CNT_V2(x, v) \
- (BIT_CLEAR_FREERUN_CNT_V2(x) | BIT_FREERUN_CNT_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMWND1 (Offset 0x0570) */
- #define BIT_SHIFT_ATIMWND1 0
- #define BIT_MASK_ATIMWND1 0xffff
- #define BIT_ATIMWND1(x) (((x) & BIT_MASK_ATIMWND1) << BIT_SHIFT_ATIMWND1)
- #define BITS_ATIMWND1 (BIT_MASK_ATIMWND1 << BIT_SHIFT_ATIMWND1)
- #define BIT_CLEAR_ATIMWND1(x) ((x) & (~BITS_ATIMWND1))
- #define BIT_GET_ATIMWND1(x) (((x) >> BIT_SHIFT_ATIMWND1) & BIT_MASK_ATIMWND1)
- #define BIT_SET_ATIMWND1(x, v) (BIT_CLEAR_ATIMWND1(x) | BIT_ATIMWND1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_ATIMWND1_V1 (Offset 0x0570) */
- #define BIT_SHIFT_ATIMWND1_V2 0
- #define BIT_MASK_ATIMWND1_V2 0xffff
- #define BIT_ATIMWND1_V2(x) \
- (((x) & BIT_MASK_ATIMWND1_V2) << BIT_SHIFT_ATIMWND1_V2)
- #define BITS_ATIMWND1_V2 (BIT_MASK_ATIMWND1_V2 << BIT_SHIFT_ATIMWND1_V2)
- #define BIT_CLEAR_ATIMWND1_V2(x) ((x) & (~BITS_ATIMWND1_V2))
- #define BIT_GET_ATIMWND1_V2(x) \
- (((x) >> BIT_SHIFT_ATIMWND1_V2) & BIT_MASK_ATIMWND1_V2)
- #define BIT_SET_ATIMWND1_V2(x, v) \
- (BIT_CLEAR_ATIMWND1_V2(x) | BIT_ATIMWND1_V2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ATIMWND1_V1 (Offset 0x0570) */
- #define BIT_SHIFT_ATIMWND1_V1 0
- #define BIT_MASK_ATIMWND1_V1 0xff
- #define BIT_ATIMWND1_V1(x) \
- (((x) & BIT_MASK_ATIMWND1_V1) << BIT_SHIFT_ATIMWND1_V1)
- #define BITS_ATIMWND1_V1 (BIT_MASK_ATIMWND1_V1 << BIT_SHIFT_ATIMWND1_V1)
- #define BIT_CLEAR_ATIMWND1_V1(x) ((x) & (~BITS_ATIMWND1_V1))
- #define BIT_GET_ATIMWND1_V1(x) \
- (((x) >> BIT_SHIFT_ATIMWND1_V1) & BIT_MASK_ATIMWND1_V1)
- #define BIT_SET_ATIMWND1_V1(x, v) \
- (BIT_CLEAR_ATIMWND1_V1(x) | BIT_ATIMWND1_V1(v))
- /* 2 REG_TBTT_PROHIBIT_INFRA (Offset 0x0571) */
- #define BIT_SHIFT_TBTT_PROHIBIT_INFRA 0
- #define BIT_MASK_TBTT_PROHIBIT_INFRA 0xff
- #define BIT_TBTT_PROHIBIT_INFRA(x) \
- (((x) & BIT_MASK_TBTT_PROHIBIT_INFRA) << BIT_SHIFT_TBTT_PROHIBIT_INFRA)
- #define BITS_TBTT_PROHIBIT_INFRA \
- (BIT_MASK_TBTT_PROHIBIT_INFRA << BIT_SHIFT_TBTT_PROHIBIT_INFRA)
- #define BIT_CLEAR_TBTT_PROHIBIT_INFRA(x) ((x) & (~BITS_TBTT_PROHIBIT_INFRA))
- #define BIT_GET_TBTT_PROHIBIT_INFRA(x) \
- (((x) >> BIT_SHIFT_TBTT_PROHIBIT_INFRA) & BIT_MASK_TBTT_PROHIBIT_INFRA)
- #define BIT_SET_TBTT_PROHIBIT_INFRA(x, v) \
- (BIT_CLEAR_TBTT_PROHIBIT_INFRA(x) | BIT_TBTT_PROHIBIT_INFRA(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCNIVLCUNT (Offset 0x0573) */
- #define BIT_SHIFT_BCNIVLCUNT 0
- #define BIT_MASK_BCNIVLCUNT 0x7f
- #define BIT_BCNIVLCUNT(x) (((x) & BIT_MASK_BCNIVLCUNT) << BIT_SHIFT_BCNIVLCUNT)
- #define BITS_BCNIVLCUNT (BIT_MASK_BCNIVLCUNT << BIT_SHIFT_BCNIVLCUNT)
- #define BIT_CLEAR_BCNIVLCUNT(x) ((x) & (~BITS_BCNIVLCUNT))
- #define BIT_GET_BCNIVLCUNT(x) \
- (((x) >> BIT_SHIFT_BCNIVLCUNT) & BIT_MASK_BCNIVLCUNT)
- #define BIT_SET_BCNIVLCUNT(x, v) (BIT_CLEAR_BCNIVLCUNT(x) | BIT_BCNIVLCUNT(v))
- /* 2 REG_BCNDROPCTRL (Offset 0x0574) */
- #define BIT_BEACON_DROP_EN BIT(7)
- #define BIT_SHIFT_BEACON_DROP_IVL 0
- #define BIT_MASK_BEACON_DROP_IVL 0x7f
- #define BIT_BEACON_DROP_IVL(x) \
- (((x) & BIT_MASK_BEACON_DROP_IVL) << BIT_SHIFT_BEACON_DROP_IVL)
- #define BITS_BEACON_DROP_IVL \
- (BIT_MASK_BEACON_DROP_IVL << BIT_SHIFT_BEACON_DROP_IVL)
- #define BIT_CLEAR_BEACON_DROP_IVL(x) ((x) & (~BITS_BEACON_DROP_IVL))
- #define BIT_GET_BEACON_DROP_IVL(x) \
- (((x) >> BIT_SHIFT_BEACON_DROP_IVL) & BIT_MASK_BEACON_DROP_IVL)
- #define BIT_SET_BEACON_DROP_IVL(x, v) \
- (BIT_CLEAR_BEACON_DROP_IVL(x) | BIT_BEACON_DROP_IVL(v))
- /* 2 REG_HGQ_TIMEOUT_PERIOD (Offset 0x0575) */
- #define BIT_SHIFT_HGQ_TIMEOUT_PERIOD 0
- #define BIT_MASK_HGQ_TIMEOUT_PERIOD 0xff
- #define BIT_HGQ_TIMEOUT_PERIOD(x) \
- (((x) & BIT_MASK_HGQ_TIMEOUT_PERIOD) << BIT_SHIFT_HGQ_TIMEOUT_PERIOD)
- #define BITS_HGQ_TIMEOUT_PERIOD \
- (BIT_MASK_HGQ_TIMEOUT_PERIOD << BIT_SHIFT_HGQ_TIMEOUT_PERIOD)
- #define BIT_CLEAR_HGQ_TIMEOUT_PERIOD(x) ((x) & (~BITS_HGQ_TIMEOUT_PERIOD))
- #define BIT_GET_HGQ_TIMEOUT_PERIOD(x) \
- (((x) >> BIT_SHIFT_HGQ_TIMEOUT_PERIOD) & BIT_MASK_HGQ_TIMEOUT_PERIOD)
- #define BIT_SET_HGQ_TIMEOUT_PERIOD(x, v) \
- (BIT_CLEAR_HGQ_TIMEOUT_PERIOD(x) | BIT_HGQ_TIMEOUT_PERIOD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXCMD_TIMEOUT_PERIOD (Offset 0x0576) */
- #define BIT_SHIFT_TXCMD_TIMEOUT_PERIOD 0
- #define BIT_MASK_TXCMD_TIMEOUT_PERIOD 0xff
- #define BIT_TXCMD_TIMEOUT_PERIOD(x) \
- (((x) & BIT_MASK_TXCMD_TIMEOUT_PERIOD) \
- << BIT_SHIFT_TXCMD_TIMEOUT_PERIOD)
- #define BITS_TXCMD_TIMEOUT_PERIOD \
- (BIT_MASK_TXCMD_TIMEOUT_PERIOD << BIT_SHIFT_TXCMD_TIMEOUT_PERIOD)
- #define BIT_CLEAR_TXCMD_TIMEOUT_PERIOD(x) ((x) & (~BITS_TXCMD_TIMEOUT_PERIOD))
- #define BIT_GET_TXCMD_TIMEOUT_PERIOD(x) \
- (((x) >> BIT_SHIFT_TXCMD_TIMEOUT_PERIOD) & \
- BIT_MASK_TXCMD_TIMEOUT_PERIOD)
- #define BIT_SET_TXCMD_TIMEOUT_PERIOD(x, v) \
- (BIT_CLEAR_TXCMD_TIMEOUT_PERIOD(x) | BIT_TXCMD_TIMEOUT_PERIOD(v))
- #define BIT_SHIFT_EARLY_128US 0
- #define BIT_MASK_EARLY_128US 0x7
- #define BIT_EARLY_128US(x) \
- (((x) & BIT_MASK_EARLY_128US) << BIT_SHIFT_EARLY_128US)
- #define BITS_EARLY_128US (BIT_MASK_EARLY_128US << BIT_SHIFT_EARLY_128US)
- #define BIT_CLEAR_EARLY_128US(x) ((x) & (~BITS_EARLY_128US))
- #define BIT_GET_EARLY_128US(x) \
- (((x) >> BIT_SHIFT_EARLY_128US) & BIT_MASK_EARLY_128US)
- #define BIT_SET_EARLY_128US(x, v) \
- (BIT_CLEAR_EARLY_128US(x) | BIT_EARLY_128US(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MISC_CTRL (Offset 0x0577) */
- #define BIT_DIS_MARK_TSF_US BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MISC_CTRL (Offset 0x0577) */
- #define BIT_DIS_MARK_TSF_US_V2 BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_MISC_CTRL (Offset 0x0577) */
- #define BIT_EN_TSFAUTO_SYNC BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MISC_CTRL (Offset 0x0577) */
- #define BIT_AUTO_SYNC_BY_TBTT BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MISC_CTRL (Offset 0x0577) */
- #define BIT_DIS_TRX_CAL_BCN BIT(5)
- #define BIT_DIS_TX_CAL_TBTT BIT(4)
- #define BIT_EN_FREECNT BIT(3)
- #define BIT_BCN_AGGRESSION BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MISC_CTRL (Offset 0x0577) */
- #define BIT_DIS_SECONDARY_CCA_80M BIT(2)
- #define BIT_DIS_SECONDARY_CCA_40M BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MISC_CTRL (Offset 0x0577) */
- #define BIT_SHIFT_DIS_SECONDARY_CCA 0
- #define BIT_MASK_DIS_SECONDARY_CCA 0x3
- #define BIT_DIS_SECONDARY_CCA(x) \
- (((x) & BIT_MASK_DIS_SECONDARY_CCA) << BIT_SHIFT_DIS_SECONDARY_CCA)
- #define BITS_DIS_SECONDARY_CCA \
- (BIT_MASK_DIS_SECONDARY_CCA << BIT_SHIFT_DIS_SECONDARY_CCA)
- #define BIT_CLEAR_DIS_SECONDARY_CCA(x) ((x) & (~BITS_DIS_SECONDARY_CCA))
- #define BIT_GET_DIS_SECONDARY_CCA(x) \
- (((x) >> BIT_SHIFT_DIS_SECONDARY_CCA) & BIT_MASK_DIS_SECONDARY_CCA)
- #define BIT_SET_DIS_SECONDARY_CCA(x, v) \
- (BIT_CLEAR_DIS_SECONDARY_CCA(x) | BIT_DIS_SECONDARY_CCA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MISC_CTRL (Offset 0x0577) */
- #define BIT_DIS_SECONDARY_CCA_20M BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT1 (Offset 0x0578) */
- #define BIT_CLI1_DIS_RX_BSSID_FIT BIT(6)
- #define BIT_CLI1_DIS_TSF_UDT BIT(4)
- #define BIT_CLI1_EN_BCN_FUNCTION BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT1 (Offset 0x0578) */
- #define BIT_CLI1_EN_RXBCN_RPT BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT1 (Offset 0x0578) */
- #define BIT_CLI1_EN_BCN_RPT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT1 (Offset 0x0578) */
- #define BIT_CLI1_ENP2P_CTWINDOW BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TSFTR2_L (Offset 0x0578) */
- #define BIT_SHIFT_TSF2_TIMER_L 0
- #define BIT_MASK_TSF2_TIMER_L 0xffffffffL
- #define BIT_TSF2_TIMER_L(x) \
- (((x) & BIT_MASK_TSF2_TIMER_L) << BIT_SHIFT_TSF2_TIMER_L)
- #define BITS_TSF2_TIMER_L (BIT_MASK_TSF2_TIMER_L << BIT_SHIFT_TSF2_TIMER_L)
- #define BIT_CLEAR_TSF2_TIMER_L(x) ((x) & (~BITS_TSF2_TIMER_L))
- #define BIT_GET_TSF2_TIMER_L(x) \
- (((x) >> BIT_SHIFT_TSF2_TIMER_L) & BIT_MASK_TSF2_TIMER_L)
- #define BIT_SET_TSF2_TIMER_L(x, v) \
- (BIT_CLEAR_TSF2_TIMER_L(x) | BIT_TSF2_TIMER_L(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT1 (Offset 0x0578) */
- #define BIT_CLI1_ENP2P_BCNQ_AREA BIT(0)
- /* 2 REG_BCN_CTRL_CLINT2 (Offset 0x0579) */
- #define BIT_CLI2_DIS_RX_BSSID_FIT BIT(6)
- #define BIT_CLI2_DIS_TSF_UDT BIT(4)
- #define BIT_CLI2_EN_BCN_FUNCTION BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT2 (Offset 0x0579) */
- #define BIT_CLI2_EN_RXBCN_RPT BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT2 (Offset 0x0579) */
- #define BIT_CLI2_EN_BCN_RPT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT2 (Offset 0x0579) */
- #define BIT_CLI2_ENP2P_CTWINDOW BIT(1)
- #define BIT_CLI2_ENP2P_BCNQ_AREA BIT(0)
- /* 2 REG_BCN_CTRL_CLINT3 (Offset 0x057A) */
- #define BIT_CLI3_DIS_RX_BSSID_FIT BIT(6)
- #define BIT_CLI3_DIS_TSF_UDT BIT(4)
- #define BIT_CLI3_EN_BCN_FUNCTION BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT3 (Offset 0x057A) */
- #define BIT_CLI3_EN_RXBCN_RPT BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT3 (Offset 0x057A) */
- #define BIT_CLI3_EN_BCN_RPT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_CTRL_CLINT3 (Offset 0x057A) */
- #define BIT_CLI3_ENP2P_CTWINDOW BIT(1)
- #define BIT_CLI3_ENP2P_BCNQ_AREA BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_EXTEND_CTRL (Offset 0x057B) */
- #define BIT_EN_TSFBIT32_RST_P2P2 BIT(5)
- #define BIT_EN_TSFBIT32_RST_P2P1 BIT(4)
- #define BIT_SHIFT_PORT_SEL 0
- #define BIT_MASK_PORT_SEL 0x7
- #define BIT_PORT_SEL(x) (((x) & BIT_MASK_PORT_SEL) << BIT_SHIFT_PORT_SEL)
- #define BITS_PORT_SEL (BIT_MASK_PORT_SEL << BIT_SHIFT_PORT_SEL)
- #define BIT_CLEAR_PORT_SEL(x) ((x) & (~BITS_PORT_SEL))
- #define BIT_GET_PORT_SEL(x) (((x) >> BIT_SHIFT_PORT_SEL) & BIT_MASK_PORT_SEL)
- #define BIT_SET_PORT_SEL(x, v) (BIT_CLEAR_PORT_SEL(x) | BIT_PORT_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS1_SPEC_STATE (Offset 0x057C) */
- #define BIT_P2P1_SPEC_POWER_STATE BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS1_SPEC_STATE (Offset 0x057C) */
- #define BIT_P2P1_SPEC_CTWINDOW_ON BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS1_SPEC_STATE (Offset 0x057C) */
- #define BIT_P2P1_SPEC_BCN_AREA_ON BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS1_SPEC_STATE (Offset 0x057C) */
- #define BIT_P2P1_SPEC_CTWIN_EARLY_DISTX BIT(4)
- #define BIT_P2P1_SPEC_NOA1_OFF_PERIOD BIT(3)
- #define BIT_P2P1_SPEC_FORCE_DOZE1 BIT(2)
- #define BIT_P2P1_SPEC_NOA0_OFF_PERIOD BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TSFTR2_H (Offset 0x057C) */
- #define BIT_SHIFT_TSF2_TIMER_H 0
- #define BIT_MASK_TSF2_TIMER_H 0xffffffffL
- #define BIT_TSF2_TIMER_H(x) \
- (((x) & BIT_MASK_TSF2_TIMER_H) << BIT_SHIFT_TSF2_TIMER_H)
- #define BITS_TSF2_TIMER_H (BIT_MASK_TSF2_TIMER_H << BIT_SHIFT_TSF2_TIMER_H)
- #define BIT_CLEAR_TSF2_TIMER_H(x) ((x) & (~BITS_TSF2_TIMER_H))
- #define BIT_GET_TSF2_TIMER_H(x) \
- (((x) >> BIT_SHIFT_TSF2_TIMER_H) & BIT_MASK_TSF2_TIMER_H)
- #define BIT_SET_TSF2_TIMER_H(x, v) \
- (BIT_CLEAR_TSF2_TIMER_H(x) | BIT_TSF2_TIMER_H(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS1_SPEC_STATE (Offset 0x057C) */
- #define BIT_P2P1_SPEC_FORCE_DOZE0 BIT(0)
- /* 2 REG_P2PPS1_STATE (Offset 0x057D) */
- #define BIT_P2P1_POWER_STATE BIT(7)
- #define BIT_P2P1_CTWINDOW_ON BIT(6)
- #define BIT_P2P1_BEACON_AREA_ON BIT(5)
- #define BIT_P2P1_CTWIN_EARLY_DISTX BIT(4)
- #define BIT_P2P1_NOA1_OFF_PERIOD BIT(3)
- #define BIT_P2P1_FORCE_DOZE1 BIT(2)
- #define BIT_P2P1_NOA0_OFF_PERIOD BIT(1)
- #define BIT_P2P1_FORCE_DOZE0 BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS2_SPEC_STATE (Offset 0x057E) */
- #define BIT_P2P2_SPEC_POWER_STATE BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS2_SPEC_STATE (Offset 0x057E) */
- #define BIT_P2P2_SPEC_CTWINDOW_ON BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS2_SPEC_STATE (Offset 0x057E) */
- #define BIT_P2P2_SPEC_BCN_AREA_ON BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS2_SPEC_STATE (Offset 0x057E) */
- #define BIT_P2P2_SPEC_CTWIN_EARLY_DISTX BIT(4)
- #define BIT_P2P2_SPEC_NOA1_OFF_PERIOD BIT(3)
- #define BIT_P2P2_SPEC_FORCE_DOZE1 BIT(2)
- #define BIT_P2P2_SPEC_NOA0_OFF_PERIOD BIT(1)
- #define BIT_P2P2_SPEC_FORCE_DOZE0 BIT(0)
- /* 2 REG_P2PPS2_STATE (Offset 0x057F) */
- #define BIT_P2P2_POWER_STATE BIT(7)
- #define BIT_P2P2_CTWINDOW_ON BIT(6)
- #define BIT_P2P2_BEACON_AREA_ON BIT(5)
- #define BIT_P2P2_CTWIN_EARLY_DISTX BIT(4)
- #define BIT_P2P2_NOA1_OFF_PERIOD BIT(3)
- #define BIT_P2P2_FORCE_DOZE1 BIT(2)
- #define BIT_P2P2_NOA0_OFF_PERIOD BIT(1)
- #define BIT_P2P2_FORCE_DOZE0 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PS_TIMER (Offset 0x0580) */
- #define BIT_SHIFT_PSTIMER 5
- #define BIT_MASK_PSTIMER 0x7ffffff
- #define BIT_PSTIMER(x) (((x) & BIT_MASK_PSTIMER) << BIT_SHIFT_PSTIMER)
- #define BITS_PSTIMER (BIT_MASK_PSTIMER << BIT_SHIFT_PSTIMER)
- #define BIT_CLEAR_PSTIMER(x) ((x) & (~BITS_PSTIMER))
- #define BIT_GET_PSTIMER(x) (((x) >> BIT_SHIFT_PSTIMER) & BIT_MASK_PSTIMER)
- #define BIT_SET_PSTIMER(x, v) (BIT_CLEAR_PSTIMER(x) | BIT_PSTIMER(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PS_TIMER0 (Offset 0x0580) */
- #define BIT_SHIFT_PSTIMER0_INT 5
- #define BIT_MASK_PSTIMER0_INT 0x7ffffff
- #define BIT_PSTIMER0_INT(x) \
- (((x) & BIT_MASK_PSTIMER0_INT) << BIT_SHIFT_PSTIMER0_INT)
- #define BITS_PSTIMER0_INT (BIT_MASK_PSTIMER0_INT << BIT_SHIFT_PSTIMER0_INT)
- #define BIT_CLEAR_PSTIMER0_INT(x) ((x) & (~BITS_PSTIMER0_INT))
- #define BIT_GET_PSTIMER0_INT(x) \
- (((x) >> BIT_SHIFT_PSTIMER0_INT) & BIT_MASK_PSTIMER0_INT)
- #define BIT_SET_PSTIMER0_INT(x, v) \
- (BIT_CLEAR_PSTIMER0_INT(x) | BIT_PSTIMER0_INT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TIMER0 (Offset 0x0584) */
- #define BIT_SHIFT_TIMER0_INT 5
- #define BIT_MASK_TIMER0_INT 0x7ffffff
- #define BIT_TIMER0_INT(x) (((x) & BIT_MASK_TIMER0_INT) << BIT_SHIFT_TIMER0_INT)
- #define BITS_TIMER0_INT (BIT_MASK_TIMER0_INT << BIT_SHIFT_TIMER0_INT)
- #define BIT_CLEAR_TIMER0_INT(x) ((x) & (~BITS_TIMER0_INT))
- #define BIT_GET_TIMER0_INT(x) \
- (((x) >> BIT_SHIFT_TIMER0_INT) & BIT_MASK_TIMER0_INT)
- #define BIT_SET_TIMER0_INT(x, v) (BIT_CLEAR_TIMER0_INT(x) | BIT_TIMER0_INT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PS_TIMER1 (Offset 0x0584) */
- #define BIT_SHIFT_PSTIMER1_INT 5
- #define BIT_MASK_PSTIMER1_INT 0x7ffffff
- #define BIT_PSTIMER1_INT(x) \
- (((x) & BIT_MASK_PSTIMER1_INT) << BIT_SHIFT_PSTIMER1_INT)
- #define BITS_PSTIMER1_INT (BIT_MASK_PSTIMER1_INT << BIT_SHIFT_PSTIMER1_INT)
- #define BIT_CLEAR_PSTIMER1_INT(x) ((x) & (~BITS_PSTIMER1_INT))
- #define BIT_GET_PSTIMER1_INT(x) \
- (((x) >> BIT_SHIFT_PSTIMER1_INT) & BIT_MASK_PSTIMER1_INT)
- #define BIT_SET_PSTIMER1_INT(x, v) \
- (BIT_CLEAR_PSTIMER1_INT(x) | BIT_PSTIMER1_INT(v))
- /* 2 REG_PS_TIMER2 (Offset 0x0588) */
- #define BIT_SHIFT_INFO_INDEX_OFFSET 16
- #define BIT_MASK_INFO_INDEX_OFFSET 0x1fff
- #define BIT_INFO_INDEX_OFFSET(x) \
- (((x) & BIT_MASK_INFO_INDEX_OFFSET) << BIT_SHIFT_INFO_INDEX_OFFSET)
- #define BITS_INFO_INDEX_OFFSET \
- (BIT_MASK_INFO_INDEX_OFFSET << BIT_SHIFT_INFO_INDEX_OFFSET)
- #define BIT_CLEAR_INFO_INDEX_OFFSET(x) ((x) & (~BITS_INFO_INDEX_OFFSET))
- #define BIT_GET_INFO_INDEX_OFFSET(x) \
- (((x) >> BIT_SHIFT_INFO_INDEX_OFFSET) & BIT_MASK_INFO_INDEX_OFFSET)
- #define BIT_SET_INFO_INDEX_OFFSET(x, v) \
- (BIT_CLEAR_INFO_INDEX_OFFSET(x) | BIT_INFO_INDEX_OFFSET(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TIMER1 (Offset 0x0588) */
- #define BIT_SHIFT_TIMER1_INT 5
- #define BIT_MASK_TIMER1_INT 0x7ffffff
- #define BIT_TIMER1_INT(x) (((x) & BIT_MASK_TIMER1_INT) << BIT_SHIFT_TIMER1_INT)
- #define BITS_TIMER1_INT (BIT_MASK_TIMER1_INT << BIT_SHIFT_TIMER1_INT)
- #define BIT_CLEAR_TIMER1_INT(x) ((x) & (~BITS_TIMER1_INT))
- #define BIT_GET_TIMER1_INT(x) \
- (((x) >> BIT_SHIFT_TIMER1_INT) & BIT_MASK_TIMER1_INT)
- #define BIT_SET_TIMER1_INT(x, v) (BIT_CLEAR_TIMER1_INT(x) | BIT_TIMER1_INT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PS_TIMER2 (Offset 0x0588) */
- #define BIT_SHIFT_PSTIMER2_INT 5
- #define BIT_MASK_PSTIMER2_INT 0x7ffffff
- #define BIT_PSTIMER2_INT(x) \
- (((x) & BIT_MASK_PSTIMER2_INT) << BIT_SHIFT_PSTIMER2_INT)
- #define BITS_PSTIMER2_INT (BIT_MASK_PSTIMER2_INT << BIT_SHIFT_PSTIMER2_INT)
- #define BIT_CLEAR_PSTIMER2_INT(x) ((x) & (~BITS_PSTIMER2_INT))
- #define BIT_GET_PSTIMER2_INT(x) \
- (((x) >> BIT_SHIFT_PSTIMER2_INT) & BIT_MASK_PSTIMER2_INT)
- #define BIT_SET_PSTIMER2_INT(x, v) \
- (BIT_CLEAR_PSTIMER2_INT(x) | BIT_PSTIMER2_INT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TBTT_CTN_AREA (Offset 0x058C) */
- #define BIT_SHIFT_TBTT_CTN_AREA 0
- #define BIT_MASK_TBTT_CTN_AREA 0xff
- #define BIT_TBTT_CTN_AREA(x) \
- (((x) & BIT_MASK_TBTT_CTN_AREA) << BIT_SHIFT_TBTT_CTN_AREA)
- #define BITS_TBTT_CTN_AREA (BIT_MASK_TBTT_CTN_AREA << BIT_SHIFT_TBTT_CTN_AREA)
- #define BIT_CLEAR_TBTT_CTN_AREA(x) ((x) & (~BITS_TBTT_CTN_AREA))
- #define BIT_GET_TBTT_CTN_AREA(x) \
- (((x) >> BIT_SHIFT_TBTT_CTN_AREA) & BIT_MASK_TBTT_CTN_AREA)
- #define BIT_SET_TBTT_CTN_AREA(x, v) \
- (BIT_CLEAR_TBTT_CTN_AREA(x) | BIT_TBTT_CTN_AREA(v))
- /* 2 REG_FORCE_BCN_IFS (Offset 0x058E) */
- #define BIT_SHIFT_FORCE_BCN_IFS 0
- #define BIT_MASK_FORCE_BCN_IFS 0xff
- #define BIT_FORCE_BCN_IFS(x) \
- (((x) & BIT_MASK_FORCE_BCN_IFS) << BIT_SHIFT_FORCE_BCN_IFS)
- #define BITS_FORCE_BCN_IFS (BIT_MASK_FORCE_BCN_IFS << BIT_SHIFT_FORCE_BCN_IFS)
- #define BIT_CLEAR_FORCE_BCN_IFS(x) ((x) & (~BITS_FORCE_BCN_IFS))
- #define BIT_GET_FORCE_BCN_IFS(x) \
- (((x) >> BIT_SHIFT_FORCE_BCN_IFS) & BIT_MASK_FORCE_BCN_IFS)
- #define BIT_SET_FORCE_BCN_IFS(x, v) \
- (BIT_CLEAR_FORCE_BCN_IFS(x) | BIT_FORCE_BCN_IFS(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DRVERLYINT_V1 (Offset 0x058F) */
- #define BIT_SHIFT_PRE_BCN_DMATIM 0
- #define BIT_MASK_PRE_BCN_DMATIM 0xff
- #define BIT_PRE_BCN_DMATIM(x) \
- (((x) & BIT_MASK_PRE_BCN_DMATIM) << BIT_SHIFT_PRE_BCN_DMATIM)
- #define BITS_PRE_BCN_DMATIM \
- (BIT_MASK_PRE_BCN_DMATIM << BIT_SHIFT_PRE_BCN_DMATIM)
- #define BIT_CLEAR_PRE_BCN_DMATIM(x) ((x) & (~BITS_PRE_BCN_DMATIM))
- #define BIT_GET_PRE_BCN_DMATIM(x) \
- (((x) >> BIT_SHIFT_PRE_BCN_DMATIM) & BIT_MASK_PRE_BCN_DMATIM)
- #define BIT_SET_PRE_BCN_DMATIM(x, v) \
- (BIT_CLEAR_PRE_BCN_DMATIM(x) | BIT_PRE_BCN_DMATIM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXOP_MIN (Offset 0x0590) */
- #define BIT_NAV_BLK_HGQ BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXOP_MIN (Offset 0x0590) */
- #define BIT_HIQ_NAV_BREAK_EN BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TXOP_MIN (Offset 0x0590) */
- #define BIT_NAV_BLK_MGQ BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXOP_MIN (Offset 0x0590) */
- #define BIT_MGQ_NAV_BREAK_EN BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXOP_MIN (Offset 0x0590) */
- #define BIT_SHIFT_TXOP_MIN 0
- #define BIT_MASK_TXOP_MIN 0x3fff
- #define BIT_TXOP_MIN(x) (((x) & BIT_MASK_TXOP_MIN) << BIT_SHIFT_TXOP_MIN)
- #define BITS_TXOP_MIN (BIT_MASK_TXOP_MIN << BIT_SHIFT_TXOP_MIN)
- #define BIT_CLEAR_TXOP_MIN(x) ((x) & (~BITS_TXOP_MIN))
- #define BIT_GET_TXOP_MIN(x) (((x) >> BIT_SHIFT_TXOP_MIN) & BIT_MASK_TXOP_MIN)
- #define BIT_SET_TXOP_MIN(x, v) (BIT_CLEAR_TXOP_MIN(x) | BIT_TXOP_MIN(v))
- /* 2 REG_PRE_BKF_TIME (Offset 0x0592) */
- #define BIT_SHIFT_PRE_BKF_TIME 0
- #define BIT_MASK_PRE_BKF_TIME 0xff
- #define BIT_PRE_BKF_TIME(x) \
- (((x) & BIT_MASK_PRE_BKF_TIME) << BIT_SHIFT_PRE_BKF_TIME)
- #define BITS_PRE_BKF_TIME (BIT_MASK_PRE_BKF_TIME << BIT_SHIFT_PRE_BKF_TIME)
- #define BIT_CLEAR_PRE_BKF_TIME(x) ((x) & (~BITS_PRE_BKF_TIME))
- #define BIT_GET_PRE_BKF_TIME(x) \
- (((x) >> BIT_SHIFT_PRE_BKF_TIME) & BIT_MASK_PRE_BKF_TIME)
- #define BIT_SET_PRE_BKF_TIME(x, v) \
- (BIT_CLEAR_PRE_BKF_TIME(x) | BIT_PRE_BKF_TIME(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_CROSS_TXOP_CTRL (Offset 0x0593) */
- #define BIT_NOPKT_END_RTSMF BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CROSS_TXOP_CTRL (Offset 0x0593) */
- #define BIT_TBTT_RETRY BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CROSS_TXOP_CTRL (Offset 0x0593) */
- #define BIT_SHIFT_PRETX_US 3
- #define BIT_MASK_PRETX_US 0xf
- #define BIT_PRETX_US(x) (((x) & BIT_MASK_PRETX_US) << BIT_SHIFT_PRETX_US)
- #define BITS_PRETX_US (BIT_MASK_PRETX_US << BIT_SHIFT_PRETX_US)
- #define BIT_CLEAR_PRETX_US(x) ((x) & (~BITS_PRETX_US))
- #define BIT_GET_PRETX_US(x) (((x) >> BIT_SHIFT_PRETX_US) & BIT_MASK_PRETX_US)
- #define BIT_SET_PRETX_US(x, v) (BIT_CLEAR_PRETX_US(x) | BIT_PRETX_US(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CROSS_TXOP_CTRL (Offset 0x0593) */
- #define BIT_TXOP_FAIL_BREAK BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CROSS_TXOP_CTRL (Offset 0x0593) */
- #define BIT_TXFAIL_BREACK_TXOP_EN BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CROSS_TXOP_CTRL (Offset 0x0593) */
- #define BIT_DTIM_BYPASS BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CROSS_TXOP_CTRL (Offset 0x0593) */
- #define BIT_RTS_NAV_TXOP BIT(1)
- #define BIT_NOT_CROSS_TXOP BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TBTT_INT_SHIFT_CLI0 (Offset 0x0594) */
- #define BIT_TBTT_INT_SHIFT_DIR_CLI0 BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FREERUN_CNT_L (Offset 0x0594) */
- #define BIT_SHIFT_FREERUN_CNT_L 0
- #define BIT_MASK_FREERUN_CNT_L 0xffffffffL
- #define BIT_FREERUN_CNT_L(x) \
- (((x) & BIT_MASK_FREERUN_CNT_L) << BIT_SHIFT_FREERUN_CNT_L)
- #define BITS_FREERUN_CNT_L (BIT_MASK_FREERUN_CNT_L << BIT_SHIFT_FREERUN_CNT_L)
- #define BIT_CLEAR_FREERUN_CNT_L(x) ((x) & (~BITS_FREERUN_CNT_L))
- #define BIT_GET_FREERUN_CNT_L(x) \
- (((x) >> BIT_SHIFT_FREERUN_CNT_L) & BIT_MASK_FREERUN_CNT_L)
- #define BIT_SET_FREERUN_CNT_L(x, v) \
- (BIT_CLEAR_FREERUN_CNT_L(x) | BIT_FREERUN_CNT_L(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TBTT_INT_SHIFT_CLI0 (Offset 0x0594) */
- #define BIT_SHIFT_TBTT_INT_SHIFT_CLI0 0
- #define BIT_MASK_TBTT_INT_SHIFT_CLI0 0x7f
- #define BIT_TBTT_INT_SHIFT_CLI0(x) \
- (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI0) << BIT_SHIFT_TBTT_INT_SHIFT_CLI0)
- #define BITS_TBTT_INT_SHIFT_CLI0 \
- (BIT_MASK_TBTT_INT_SHIFT_CLI0 << BIT_SHIFT_TBTT_INT_SHIFT_CLI0)
- #define BIT_CLEAR_TBTT_INT_SHIFT_CLI0(x) ((x) & (~BITS_TBTT_INT_SHIFT_CLI0))
- #define BIT_GET_TBTT_INT_SHIFT_CLI0(x) \
- (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI0) & BIT_MASK_TBTT_INT_SHIFT_CLI0)
- #define BIT_SET_TBTT_INT_SHIFT_CLI0(x, v) \
- (BIT_CLEAR_TBTT_INT_SHIFT_CLI0(x) | BIT_TBTT_INT_SHIFT_CLI0(v))
- /* 2 REG_TBTT_INT_SHIFT_CLI1 (Offset 0x0595) */
- #define BIT_TBTT_INT_SHIFT_DIR_CLI1 BIT(7)
- #define BIT_SHIFT_TBTT_INT_SHIFT_CLI1 0
- #define BIT_MASK_TBTT_INT_SHIFT_CLI1 0x7f
- #define BIT_TBTT_INT_SHIFT_CLI1(x) \
- (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI1) << BIT_SHIFT_TBTT_INT_SHIFT_CLI1)
- #define BITS_TBTT_INT_SHIFT_CLI1 \
- (BIT_MASK_TBTT_INT_SHIFT_CLI1 << BIT_SHIFT_TBTT_INT_SHIFT_CLI1)
- #define BIT_CLEAR_TBTT_INT_SHIFT_CLI1(x) ((x) & (~BITS_TBTT_INT_SHIFT_CLI1))
- #define BIT_GET_TBTT_INT_SHIFT_CLI1(x) \
- (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI1) & BIT_MASK_TBTT_INT_SHIFT_CLI1)
- #define BIT_SET_TBTT_INT_SHIFT_CLI1(x, v) \
- (BIT_CLEAR_TBTT_INT_SHIFT_CLI1(x) | BIT_TBTT_INT_SHIFT_CLI1(v))
- /* 2 REG_TBTT_INT_SHIFT_CLI2 (Offset 0x0596) */
- #define BIT_TBTT_INT_SHIFT_DIR_CLI2 BIT(7)
- #define BIT_SHIFT_TBTT_INT_SHIFT_CLI2 0
- #define BIT_MASK_TBTT_INT_SHIFT_CLI2 0x7f
- #define BIT_TBTT_INT_SHIFT_CLI2(x) \
- (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI2) << BIT_SHIFT_TBTT_INT_SHIFT_CLI2)
- #define BITS_TBTT_INT_SHIFT_CLI2 \
- (BIT_MASK_TBTT_INT_SHIFT_CLI2 << BIT_SHIFT_TBTT_INT_SHIFT_CLI2)
- #define BIT_CLEAR_TBTT_INT_SHIFT_CLI2(x) ((x) & (~BITS_TBTT_INT_SHIFT_CLI2))
- #define BIT_GET_TBTT_INT_SHIFT_CLI2(x) \
- (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI2) & BIT_MASK_TBTT_INT_SHIFT_CLI2)
- #define BIT_SET_TBTT_INT_SHIFT_CLI2(x, v) \
- (BIT_CLEAR_TBTT_INT_SHIFT_CLI2(x) | BIT_TBTT_INT_SHIFT_CLI2(v))
- /* 2 REG_TBTT_INT_SHIFT_CLI3 (Offset 0x0597) */
- #define BIT_TBTT_INT_SHIFT_DIR_CLI3 BIT(7)
- #define BIT_SHIFT_TBTT_INT_SHIFT_CLI3 0
- #define BIT_MASK_TBTT_INT_SHIFT_CLI3 0x7f
- #define BIT_TBTT_INT_SHIFT_CLI3(x) \
- (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI3) << BIT_SHIFT_TBTT_INT_SHIFT_CLI3)
- #define BITS_TBTT_INT_SHIFT_CLI3 \
- (BIT_MASK_TBTT_INT_SHIFT_CLI3 << BIT_SHIFT_TBTT_INT_SHIFT_CLI3)
- #define BIT_CLEAR_TBTT_INT_SHIFT_CLI3(x) ((x) & (~BITS_TBTT_INT_SHIFT_CLI3))
- #define BIT_GET_TBTT_INT_SHIFT_CLI3(x) \
- (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI3) & BIT_MASK_TBTT_INT_SHIFT_CLI3)
- #define BIT_SET_TBTT_INT_SHIFT_CLI3(x, v) \
- (BIT_CLEAR_TBTT_INT_SHIFT_CLI3(x) | BIT_TBTT_INT_SHIFT_CLI3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_TBTT_SHIFT_V1 (Offset 0x0598) */
- #define BIT_RX_TBTT_SHIFT_RW_FLAG_V1 BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TBTT_INT_SHIFT_ENABLE (Offset 0x0598) */
- #define BIT_BCNERR_CNT_EN BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_TBTT_SHIFT_V1 (Offset 0x0598) */
- #define BIT_SHIFT_RX_TBTT_SHIFT_OFFSET_V1 16
- #define BIT_MASK_RX_TBTT_SHIFT_OFFSET_V1 0xfff
- #define BIT_RX_TBTT_SHIFT_OFFSET_V1(x) \
- (((x) & BIT_MASK_RX_TBTT_SHIFT_OFFSET_V1) \
- << BIT_SHIFT_RX_TBTT_SHIFT_OFFSET_V1)
- #define BITS_RX_TBTT_SHIFT_OFFSET_V1 \
- (BIT_MASK_RX_TBTT_SHIFT_OFFSET_V1 << BIT_SHIFT_RX_TBTT_SHIFT_OFFSET_V1)
- #define BIT_CLEAR_RX_TBTT_SHIFT_OFFSET_V1(x) \
- ((x) & (~BITS_RX_TBTT_SHIFT_OFFSET_V1))
- #define BIT_GET_RX_TBTT_SHIFT_OFFSET_V1(x) \
- (((x) >> BIT_SHIFT_RX_TBTT_SHIFT_OFFSET_V1) & \
- BIT_MASK_RX_TBTT_SHIFT_OFFSET_V1)
- #define BIT_SET_RX_TBTT_SHIFT_OFFSET_V1(x, v) \
- (BIT_CLEAR_RX_TBTT_SHIFT_OFFSET_V1(x) | BIT_RX_TBTT_SHIFT_OFFSET_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TBTT_INT_SHIFT_ENABLE (Offset 0x0598) */
- #define BIT_CHANGE_POW_BCN_AREA BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_TBTT_SHIFT_V1 (Offset 0x0598) */
- #define BIT_SHIFT_RX_TBTT_SHIFT_SEL_V1 8
- #define BIT_MASK_RX_TBTT_SHIFT_SEL_V1 0x7
- #define BIT_RX_TBTT_SHIFT_SEL_V1(x) \
- (((x) & BIT_MASK_RX_TBTT_SHIFT_SEL_V1) \
- << BIT_SHIFT_RX_TBTT_SHIFT_SEL_V1)
- #define BITS_RX_TBTT_SHIFT_SEL_V1 \
- (BIT_MASK_RX_TBTT_SHIFT_SEL_V1 << BIT_SHIFT_RX_TBTT_SHIFT_SEL_V1)
- #define BIT_CLEAR_RX_TBTT_SHIFT_SEL_V1(x) ((x) & (~BITS_RX_TBTT_SHIFT_SEL_V1))
- #define BIT_GET_RX_TBTT_SHIFT_SEL_V1(x) \
- (((x) >> BIT_SHIFT_RX_TBTT_SHIFT_SEL_V1) & \
- BIT_MASK_RX_TBTT_SHIFT_SEL_V1)
- #define BIT_SET_RX_TBTT_SHIFT_SEL_V1(x, v) \
- (BIT_CLEAR_RX_TBTT_SHIFT_SEL_V1(x) | BIT_RX_TBTT_SHIFT_SEL_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TBTT_INT_SHIFT_ENABLE (Offset 0x0598) */
- #define BIT_EN_TBTT_RTY BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FREERUN_CNT_H (Offset 0x0598) */
- #define BIT_SHIFT_FREERUN_CNT_H 0
- #define BIT_MASK_FREERUN_CNT_H 0xffffffffL
- #define BIT_FREERUN_CNT_H(x) \
- (((x) & BIT_MASK_FREERUN_CNT_H) << BIT_SHIFT_FREERUN_CNT_H)
- #define BITS_FREERUN_CNT_H (BIT_MASK_FREERUN_CNT_H << BIT_SHIFT_FREERUN_CNT_H)
- #define BIT_CLEAR_FREERUN_CNT_H(x) ((x) & (~BITS_FREERUN_CNT_H))
- #define BIT_GET_FREERUN_CNT_H(x) \
- (((x) >> BIT_SHIFT_FREERUN_CNT_H) & BIT_MASK_FREERUN_CNT_H)
- #define BIT_SET_FREERUN_CNT_H(x, v) \
- (BIT_CLEAR_FREERUN_CNT_H(x) | BIT_FREERUN_CNT_H(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_TBTT_INT_SHIFT_ENABLE (Offset 0x0598) */
- #define BIT_TBTT_INT_SHIFT_ENABLE BIT(0)
- #define BIT_SHIFT_BCN_ELY_ADJ 0
- #define BIT_MASK_BCN_ELY_ADJ 0xffff
- #define BIT_BCN_ELY_ADJ(x) \
- (((x) & BIT_MASK_BCN_ELY_ADJ) << BIT_SHIFT_BCN_ELY_ADJ)
- #define BITS_BCN_ELY_ADJ (BIT_MASK_BCN_ELY_ADJ << BIT_SHIFT_BCN_ELY_ADJ)
- #define BIT_CLEAR_BCN_ELY_ADJ(x) ((x) & (~BITS_BCN_ELY_ADJ))
- #define BIT_GET_BCN_ELY_ADJ(x) \
- (((x) >> BIT_SHIFT_BCN_ELY_ADJ) & BIT_MASK_BCN_ELY_ADJ)
- #define BIT_SET_BCN_ELY_ADJ(x, v) \
- (BIT_CLEAR_BCN_ELY_ADJ(x) | BIT_BCN_ELY_ADJ(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMWND2 (Offset 0x05A0) */
- #define BIT_SHIFT_ATIMWND2 0
- #define BIT_MASK_ATIMWND2 0xff
- #define BIT_ATIMWND2(x) (((x) & BIT_MASK_ATIMWND2) << BIT_SHIFT_ATIMWND2)
- #define BITS_ATIMWND2 (BIT_MASK_ATIMWND2 << BIT_SHIFT_ATIMWND2)
- #define BIT_CLEAR_ATIMWND2(x) ((x) & (~BITS_ATIMWND2))
- #define BIT_GET_ATIMWND2(x) (((x) >> BIT_SHIFT_ATIMWND2) & BIT_MASK_ATIMWND2)
- #define BIT_SET_ATIMWND2(x, v) (BIT_CLEAR_ATIMWND2(x) | BIT_ATIMWND2(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ATIMWND_GROUP1 (Offset 0x05A0) */
- #define BIT_SHIFT_ATIMWND_GROUP1 0
- #define BIT_MASK_ATIMWND_GROUP1 0xff
- #define BIT_ATIMWND_GROUP1(x) \
- (((x) & BIT_MASK_ATIMWND_GROUP1) << BIT_SHIFT_ATIMWND_GROUP1)
- #define BITS_ATIMWND_GROUP1 \
- (BIT_MASK_ATIMWND_GROUP1 << BIT_SHIFT_ATIMWND_GROUP1)
- #define BIT_CLEAR_ATIMWND_GROUP1(x) ((x) & (~BITS_ATIMWND_GROUP1))
- #define BIT_GET_ATIMWND_GROUP1(x) \
- (((x) >> BIT_SHIFT_ATIMWND_GROUP1) & BIT_MASK_ATIMWND_GROUP1)
- #define BIT_SET_ATIMWND_GROUP1(x, v) \
- (BIT_CLEAR_ATIMWND_GROUP1(x) | BIT_ATIMWND_GROUP1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMWND3 (Offset 0x05A1) */
- #define BIT_SHIFT_ATIMWND3 0
- #define BIT_MASK_ATIMWND3 0xff
- #define BIT_ATIMWND3(x) (((x) & BIT_MASK_ATIMWND3) << BIT_SHIFT_ATIMWND3)
- #define BITS_ATIMWND3 (BIT_MASK_ATIMWND3 << BIT_SHIFT_ATIMWND3)
- #define BIT_CLEAR_ATIMWND3(x) ((x) & (~BITS_ATIMWND3))
- #define BIT_GET_ATIMWND3(x) (((x) >> BIT_SHIFT_ATIMWND3) & BIT_MASK_ATIMWND3)
- #define BIT_SET_ATIMWND3(x, v) (BIT_CLEAR_ATIMWND3(x) | BIT_ATIMWND3(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ATIMWND_GROUP2 (Offset 0x05A1) */
- #define BIT_SHIFT_ATIMWND_GROUP2 0
- #define BIT_MASK_ATIMWND_GROUP2 0xff
- #define BIT_ATIMWND_GROUP2(x) \
- (((x) & BIT_MASK_ATIMWND_GROUP2) << BIT_SHIFT_ATIMWND_GROUP2)
- #define BITS_ATIMWND_GROUP2 \
- (BIT_MASK_ATIMWND_GROUP2 << BIT_SHIFT_ATIMWND_GROUP2)
- #define BIT_CLEAR_ATIMWND_GROUP2(x) ((x) & (~BITS_ATIMWND_GROUP2))
- #define BIT_GET_ATIMWND_GROUP2(x) \
- (((x) >> BIT_SHIFT_ATIMWND_GROUP2) & BIT_MASK_ATIMWND_GROUP2)
- #define BIT_SET_ATIMWND_GROUP2(x, v) \
- (BIT_CLEAR_ATIMWND_GROUP2(x) | BIT_ATIMWND_GROUP2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMWND4 (Offset 0x05A2) */
- #define BIT_SHIFT_ATIMWND4 0
- #define BIT_MASK_ATIMWND4 0xff
- #define BIT_ATIMWND4(x) (((x) & BIT_MASK_ATIMWND4) << BIT_SHIFT_ATIMWND4)
- #define BITS_ATIMWND4 (BIT_MASK_ATIMWND4 << BIT_SHIFT_ATIMWND4)
- #define BIT_CLEAR_ATIMWND4(x) ((x) & (~BITS_ATIMWND4))
- #define BIT_GET_ATIMWND4(x) (((x) >> BIT_SHIFT_ATIMWND4) & BIT_MASK_ATIMWND4)
- #define BIT_SET_ATIMWND4(x, v) (BIT_CLEAR_ATIMWND4(x) | BIT_ATIMWND4(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ATIMWND_GROUP3 (Offset 0x05A2) */
- #define BIT_SHIFT_ATIMWND_GROUP3 0
- #define BIT_MASK_ATIMWND_GROUP3 0xff
- #define BIT_ATIMWND_GROUP3(x) \
- (((x) & BIT_MASK_ATIMWND_GROUP3) << BIT_SHIFT_ATIMWND_GROUP3)
- #define BITS_ATIMWND_GROUP3 \
- (BIT_MASK_ATIMWND_GROUP3 << BIT_SHIFT_ATIMWND_GROUP3)
- #define BIT_CLEAR_ATIMWND_GROUP3(x) ((x) & (~BITS_ATIMWND_GROUP3))
- #define BIT_GET_ATIMWND_GROUP3(x) \
- (((x) >> BIT_SHIFT_ATIMWND_GROUP3) & BIT_MASK_ATIMWND_GROUP3)
- #define BIT_SET_ATIMWND_GROUP3(x, v) \
- (BIT_CLEAR_ATIMWND_GROUP3(x) | BIT_ATIMWND_GROUP3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMWND5 (Offset 0x05A3) */
- #define BIT_SHIFT_ATIMWND5 0
- #define BIT_MASK_ATIMWND5 0xff
- #define BIT_ATIMWND5(x) (((x) & BIT_MASK_ATIMWND5) << BIT_SHIFT_ATIMWND5)
- #define BITS_ATIMWND5 (BIT_MASK_ATIMWND5 << BIT_SHIFT_ATIMWND5)
- #define BIT_CLEAR_ATIMWND5(x) ((x) & (~BITS_ATIMWND5))
- #define BIT_GET_ATIMWND5(x) (((x) >> BIT_SHIFT_ATIMWND5) & BIT_MASK_ATIMWND5)
- #define BIT_SET_ATIMWND5(x, v) (BIT_CLEAR_ATIMWND5(x) | BIT_ATIMWND5(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ATIMWND_GROUP4 (Offset 0x05A3) */
- #define BIT_SHIFT_ATIMWND_GROUP4 0
- #define BIT_MASK_ATIMWND_GROUP4 0xff
- #define BIT_ATIMWND_GROUP4(x) \
- (((x) & BIT_MASK_ATIMWND_GROUP4) << BIT_SHIFT_ATIMWND_GROUP4)
- #define BITS_ATIMWND_GROUP4 \
- (BIT_MASK_ATIMWND_GROUP4 << BIT_SHIFT_ATIMWND_GROUP4)
- #define BIT_CLEAR_ATIMWND_GROUP4(x) ((x) & (~BITS_ATIMWND_GROUP4))
- #define BIT_GET_ATIMWND_GROUP4(x) \
- (((x) >> BIT_SHIFT_ATIMWND_GROUP4) & BIT_MASK_ATIMWND_GROUP4)
- #define BIT_SET_ATIMWND_GROUP4(x, v) \
- (BIT_CLEAR_ATIMWND_GROUP4(x) | BIT_ATIMWND_GROUP4(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMWND6 (Offset 0x05A4) */
- #define BIT_SHIFT_ATIMWND6 0
- #define BIT_MASK_ATIMWND6 0xff
- #define BIT_ATIMWND6(x) (((x) & BIT_MASK_ATIMWND6) << BIT_SHIFT_ATIMWND6)
- #define BITS_ATIMWND6 (BIT_MASK_ATIMWND6 << BIT_SHIFT_ATIMWND6)
- #define BIT_CLEAR_ATIMWND6(x) ((x) & (~BITS_ATIMWND6))
- #define BIT_GET_ATIMWND6(x) (((x) >> BIT_SHIFT_ATIMWND6) & BIT_MASK_ATIMWND6)
- #define BIT_SET_ATIMWND6(x, v) (BIT_CLEAR_ATIMWND6(x) | BIT_ATIMWND6(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DTIM_COUNT_GROUP1 (Offset 0x05A4) */
- #define BIT_SHIFT_DTIM_COUNT_GROUP1 0
- #define BIT_MASK_DTIM_COUNT_GROUP1 0xff
- #define BIT_DTIM_COUNT_GROUP1(x) \
- (((x) & BIT_MASK_DTIM_COUNT_GROUP1) << BIT_SHIFT_DTIM_COUNT_GROUP1)
- #define BITS_DTIM_COUNT_GROUP1 \
- (BIT_MASK_DTIM_COUNT_GROUP1 << BIT_SHIFT_DTIM_COUNT_GROUP1)
- #define BIT_CLEAR_DTIM_COUNT_GROUP1(x) ((x) & (~BITS_DTIM_COUNT_GROUP1))
- #define BIT_GET_DTIM_COUNT_GROUP1(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_GROUP1) & BIT_MASK_DTIM_COUNT_GROUP1)
- #define BIT_SET_DTIM_COUNT_GROUP1(x, v) \
- (BIT_CLEAR_DTIM_COUNT_GROUP1(x) | BIT_DTIM_COUNT_GROUP1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMWND7 (Offset 0x05A5) */
- #define BIT_SHIFT_ATIMWND7 0
- #define BIT_MASK_ATIMWND7 0xff
- #define BIT_ATIMWND7(x) (((x) & BIT_MASK_ATIMWND7) << BIT_SHIFT_ATIMWND7)
- #define BITS_ATIMWND7 (BIT_MASK_ATIMWND7 << BIT_SHIFT_ATIMWND7)
- #define BIT_CLEAR_ATIMWND7(x) ((x) & (~BITS_ATIMWND7))
- #define BIT_GET_ATIMWND7(x) (((x) >> BIT_SHIFT_ATIMWND7) & BIT_MASK_ATIMWND7)
- #define BIT_SET_ATIMWND7(x, v) (BIT_CLEAR_ATIMWND7(x) | BIT_ATIMWND7(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DTIM_COUNT_GROUP2 (Offset 0x05A5) */
- #define BIT_SHIFT_DTIM_COUNT_GROUP2 0
- #define BIT_MASK_DTIM_COUNT_GROUP2 0xff
- #define BIT_DTIM_COUNT_GROUP2(x) \
- (((x) & BIT_MASK_DTIM_COUNT_GROUP2) << BIT_SHIFT_DTIM_COUNT_GROUP2)
- #define BITS_DTIM_COUNT_GROUP2 \
- (BIT_MASK_DTIM_COUNT_GROUP2 << BIT_SHIFT_DTIM_COUNT_GROUP2)
- #define BIT_CLEAR_DTIM_COUNT_GROUP2(x) ((x) & (~BITS_DTIM_COUNT_GROUP2))
- #define BIT_GET_DTIM_COUNT_GROUP2(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_GROUP2) & BIT_MASK_DTIM_COUNT_GROUP2)
- #define BIT_SET_DTIM_COUNT_GROUP2(x, v) \
- (BIT_CLEAR_DTIM_COUNT_GROUP2(x) | BIT_DTIM_COUNT_GROUP2(v))
- /* 2 REG_DTIM_COUNT_GROUP3 (Offset 0x05A6) */
- #define BIT_SHIFT_DTIM_COUNT_GROUP3 0
- #define BIT_MASK_DTIM_COUNT_GROUP3 0xff
- #define BIT_DTIM_COUNT_GROUP3(x) \
- (((x) & BIT_MASK_DTIM_COUNT_GROUP3) << BIT_SHIFT_DTIM_COUNT_GROUP3)
- #define BITS_DTIM_COUNT_GROUP3 \
- (BIT_MASK_DTIM_COUNT_GROUP3 << BIT_SHIFT_DTIM_COUNT_GROUP3)
- #define BIT_CLEAR_DTIM_COUNT_GROUP3(x) ((x) & (~BITS_DTIM_COUNT_GROUP3))
- #define BIT_GET_DTIM_COUNT_GROUP3(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_GROUP3) & BIT_MASK_DTIM_COUNT_GROUP3)
- #define BIT_SET_DTIM_COUNT_GROUP3(x, v) \
- (BIT_CLEAR_DTIM_COUNT_GROUP3(x) | BIT_DTIM_COUNT_GROUP3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIQ_NO_LMT_EN (Offset 0x05A7) */
- #define BIT_HIQ_NO_LMT_EN_VAP7 BIT(7)
- #define BIT_HIQ_NO_LMT_EN_VAP6 BIT(6)
- #define BIT_HIQ_NO_LMT_EN_VAP5 BIT(5)
- #define BIT_HIQ_NO_LMT_EN_VAP4 BIT(4)
- #define BIT_HIQ_NO_LMT_EN_VAP3 BIT(3)
- #define BIT_HIQ_NO_LMT_EN_VAP2 BIT(2)
- #define BIT_HIQ_NO_LMT_EN_VAP1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_HIQ_NO_LMT_EN (Offset 0x05A7) */
- #define BIT_HIQ_NO_LMT_EN_ROOT BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DTIM_COUNT_GROUP4 (Offset 0x05A7) */
- #define BIT_SHIFT_DTIM_COUNT_GROUP4 0
- #define BIT_MASK_DTIM_COUNT_GROUP4 0xff
- #define BIT_DTIM_COUNT_GROUP4(x) \
- (((x) & BIT_MASK_DTIM_COUNT_GROUP4) << BIT_SHIFT_DTIM_COUNT_GROUP4)
- #define BITS_DTIM_COUNT_GROUP4 \
- (BIT_MASK_DTIM_COUNT_GROUP4 << BIT_SHIFT_DTIM_COUNT_GROUP4)
- #define BIT_CLEAR_DTIM_COUNT_GROUP4(x) ((x) & (~BITS_DTIM_COUNT_GROUP4))
- #define BIT_GET_DTIM_COUNT_GROUP4(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_GROUP4) & BIT_MASK_DTIM_COUNT_GROUP4)
- #define BIT_SET_DTIM_COUNT_GROUP4(x, v) \
- (BIT_CLEAR_DTIM_COUNT_GROUP4(x) | BIT_DTIM_COUNT_GROUP4(v))
- /* 2 REG_HIQ_NO_LMT_EN_V2 (Offset 0x05A8) */
- #define BIT_SHIFT_ATIM_CFG_SEL 24
- #define BIT_MASK_ATIM_CFG_SEL 0x3
- #define BIT_ATIM_CFG_SEL(x) \
- (((x) & BIT_MASK_ATIM_CFG_SEL) << BIT_SHIFT_ATIM_CFG_SEL)
- #define BITS_ATIM_CFG_SEL (BIT_MASK_ATIM_CFG_SEL << BIT_SHIFT_ATIM_CFG_SEL)
- #define BIT_CLEAR_ATIM_CFG_SEL(x) ((x) & (~BITS_ATIM_CFG_SEL))
- #define BIT_GET_ATIM_CFG_SEL(x) \
- (((x) >> BIT_SHIFT_ATIM_CFG_SEL) & BIT_MASK_ATIM_CFG_SEL)
- #define BIT_SET_ATIM_CFG_SEL(x, v) \
- (BIT_CLEAR_ATIM_CFG_SEL(x) | BIT_ATIM_CFG_SEL(v))
- #define BIT_SHIFT_DIS_ATIM 16
- #define BIT_MASK_DIS_ATIM 0xffff
- #define BIT_DIS_ATIM(x) (((x) & BIT_MASK_DIS_ATIM) << BIT_SHIFT_DIS_ATIM)
- #define BITS_DIS_ATIM (BIT_MASK_DIS_ATIM << BIT_SHIFT_DIS_ATIM)
- #define BIT_CLEAR_DIS_ATIM(x) ((x) & (~BITS_DIS_ATIM))
- #define BIT_GET_DIS_ATIM(x) (((x) >> BIT_SHIFT_DIS_ATIM) & BIT_MASK_DIS_ATIM)
- #define BIT_SET_DIS_ATIM(x, v) (BIT_CLEAR_DIS_ATIM(x) | BIT_DIS_ATIM(v))
- #define BIT_SHIFT_ATIM_URGENT_V1 16
- #define BIT_MASK_ATIM_URGENT_V1 0xff
- #define BIT_ATIM_URGENT_V1(x) \
- (((x) & BIT_MASK_ATIM_URGENT_V1) << BIT_SHIFT_ATIM_URGENT_V1)
- #define BITS_ATIM_URGENT_V1 \
- (BIT_MASK_ATIM_URGENT_V1 << BIT_SHIFT_ATIM_URGENT_V1)
- #define BIT_CLEAR_ATIM_URGENT_V1(x) ((x) & (~BITS_ATIM_URGENT_V1))
- #define BIT_GET_ATIM_URGENT_V1(x) \
- (((x) >> BIT_SHIFT_ATIM_URGENT_V1) & BIT_MASK_ATIM_URGENT_V1)
- #define BIT_SET_ATIM_URGENT_V1(x, v) \
- (BIT_CLEAR_ATIM_URGENT_V1(x) | BIT_ATIM_URGENT_V1(v))
- #define BIT_SHIFT_BCNERR_PORT_SEL_V1 16
- #define BIT_MASK_BCNERR_PORT_SEL_V1 0xf
- #define BIT_BCNERR_PORT_SEL_V1(x) \
- (((x) & BIT_MASK_BCNERR_PORT_SEL_V1) << BIT_SHIFT_BCNERR_PORT_SEL_V1)
- #define BITS_BCNERR_PORT_SEL_V1 \
- (BIT_MASK_BCNERR_PORT_SEL_V1 << BIT_SHIFT_BCNERR_PORT_SEL_V1)
- #define BIT_CLEAR_BCNERR_PORT_SEL_V1(x) ((x) & (~BITS_BCNERR_PORT_SEL_V1))
- #define BIT_GET_BCNERR_PORT_SEL_V1(x) \
- (((x) >> BIT_SHIFT_BCNERR_PORT_SEL_V1) & BIT_MASK_BCNERR_PORT_SEL_V1)
- #define BIT_SET_BCNERR_PORT_SEL_V1(x, v) \
- (BIT_CLEAR_BCNERR_PORT_SEL_V1(x) | BIT_BCNERR_PORT_SEL_V1(v))
- #define BIT_DIS_NDPA_NAV_CHK BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_DTIM_COUNTER_ROOT (Offset 0x05A8) */
- #define BIT_SHIFT_DTIM_COUNT_ROOT 0
- #define BIT_MASK_DTIM_COUNT_ROOT 0xff
- #define BIT_DTIM_COUNT_ROOT(x) \
- (((x) & BIT_MASK_DTIM_COUNT_ROOT) << BIT_SHIFT_DTIM_COUNT_ROOT)
- #define BITS_DTIM_COUNT_ROOT \
- (BIT_MASK_DTIM_COUNT_ROOT << BIT_SHIFT_DTIM_COUNT_ROOT)
- #define BIT_CLEAR_DTIM_COUNT_ROOT(x) ((x) & (~BITS_DTIM_COUNT_ROOT))
- #define BIT_GET_DTIM_COUNT_ROOT(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_ROOT) & BIT_MASK_DTIM_COUNT_ROOT)
- #define BIT_SET_DTIM_COUNT_ROOT(x, v) \
- (BIT_CLEAR_DTIM_COUNT_ROOT(x) | BIT_DTIM_COUNT_ROOT(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIQ_NO_LMT_EN_V2 (Offset 0x05A8) */
- #define BIT_SHIFT_MBID_BCNQ_EN 0
- #define BIT_MASK_MBID_BCNQ_EN 0xffff
- #define BIT_MBID_BCNQ_EN(x) \
- (((x) & BIT_MASK_MBID_BCNQ_EN) << BIT_SHIFT_MBID_BCNQ_EN)
- #define BITS_MBID_BCNQ_EN (BIT_MASK_MBID_BCNQ_EN << BIT_SHIFT_MBID_BCNQ_EN)
- #define BIT_CLEAR_MBID_BCNQ_EN(x) ((x) & (~BITS_MBID_BCNQ_EN))
- #define BIT_GET_MBID_BCNQ_EN(x) \
- (((x) >> BIT_SHIFT_MBID_BCNQ_EN) & BIT_MASK_MBID_BCNQ_EN)
- #define BIT_SET_MBID_BCNQ_EN(x, v) \
- (BIT_CLEAR_MBID_BCNQ_EN(x) | BIT_MBID_BCNQ_EN(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_DTIM_COUNTER_VAP1 (Offset 0x05A9) */
- #define BIT_SHIFT_DTIM_COUNT_VAP1 0
- #define BIT_MASK_DTIM_COUNT_VAP1 0xff
- #define BIT_DTIM_COUNT_VAP1(x) \
- (((x) & BIT_MASK_DTIM_COUNT_VAP1) << BIT_SHIFT_DTIM_COUNT_VAP1)
- #define BITS_DTIM_COUNT_VAP1 \
- (BIT_MASK_DTIM_COUNT_VAP1 << BIT_SHIFT_DTIM_COUNT_VAP1)
- #define BIT_CLEAR_DTIM_COUNT_VAP1(x) ((x) & (~BITS_DTIM_COUNT_VAP1))
- #define BIT_GET_DTIM_COUNT_VAP1(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_VAP1) & BIT_MASK_DTIM_COUNT_VAP1)
- #define BIT_SET_DTIM_COUNT_VAP1(x, v) \
- (BIT_CLEAR_DTIM_COUNT_VAP1(x) | BIT_DTIM_COUNT_VAP1(v))
- /* 2 REG_DTIM_COUNTER_VAP2 (Offset 0x05AA) */
- #define BIT_SHIFT_DTIM_COUNT_VAP2 0
- #define BIT_MASK_DTIM_COUNT_VAP2 0xff
- #define BIT_DTIM_COUNT_VAP2(x) \
- (((x) & BIT_MASK_DTIM_COUNT_VAP2) << BIT_SHIFT_DTIM_COUNT_VAP2)
- #define BITS_DTIM_COUNT_VAP2 \
- (BIT_MASK_DTIM_COUNT_VAP2 << BIT_SHIFT_DTIM_COUNT_VAP2)
- #define BIT_CLEAR_DTIM_COUNT_VAP2(x) ((x) & (~BITS_DTIM_COUNT_VAP2))
- #define BIT_GET_DTIM_COUNT_VAP2(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_VAP2) & BIT_MASK_DTIM_COUNT_VAP2)
- #define BIT_SET_DTIM_COUNT_VAP2(x, v) \
- (BIT_CLEAR_DTIM_COUNT_VAP2(x) | BIT_DTIM_COUNT_VAP2(v))
- /* 2 REG_DTIM_COUNTER_VAP3 (Offset 0x05AB) */
- #define BIT_SHIFT_DTIM_COUNT_VAP3 0
- #define BIT_MASK_DTIM_COUNT_VAP3 0xff
- #define BIT_DTIM_COUNT_VAP3(x) \
- (((x) & BIT_MASK_DTIM_COUNT_VAP3) << BIT_SHIFT_DTIM_COUNT_VAP3)
- #define BITS_DTIM_COUNT_VAP3 \
- (BIT_MASK_DTIM_COUNT_VAP3 << BIT_SHIFT_DTIM_COUNT_VAP3)
- #define BIT_CLEAR_DTIM_COUNT_VAP3(x) ((x) & (~BITS_DTIM_COUNT_VAP3))
- #define BIT_GET_DTIM_COUNT_VAP3(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_VAP3) & BIT_MASK_DTIM_COUNT_VAP3)
- #define BIT_SET_DTIM_COUNT_VAP3(x, v) \
- (BIT_CLEAR_DTIM_COUNT_VAP3(x) | BIT_DTIM_COUNT_VAP3(v))
- /* 2 REG_DTIM_COUNTER_VAP4 (Offset 0x05AC) */
- #define BIT_SHIFT_DTIM_COUNT_VAP4 0
- #define BIT_MASK_DTIM_COUNT_VAP4 0xff
- #define BIT_DTIM_COUNT_VAP4(x) \
- (((x) & BIT_MASK_DTIM_COUNT_VAP4) << BIT_SHIFT_DTIM_COUNT_VAP4)
- #define BITS_DTIM_COUNT_VAP4 \
- (BIT_MASK_DTIM_COUNT_VAP4 << BIT_SHIFT_DTIM_COUNT_VAP4)
- #define BIT_CLEAR_DTIM_COUNT_VAP4(x) ((x) & (~BITS_DTIM_COUNT_VAP4))
- #define BIT_GET_DTIM_COUNT_VAP4(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_VAP4) & BIT_MASK_DTIM_COUNT_VAP4)
- #define BIT_SET_DTIM_COUNT_VAP4(x, v) \
- (BIT_CLEAR_DTIM_COUNT_VAP4(x) | BIT_DTIM_COUNT_VAP4(v))
- /* 2 REG_DTIM_COUNTER_VAP5 (Offset 0x05AD) */
- #define BIT_SHIFT_DTIM_COUNT_VAP5 0
- #define BIT_MASK_DTIM_COUNT_VAP5 0xff
- #define BIT_DTIM_COUNT_VAP5(x) \
- (((x) & BIT_MASK_DTIM_COUNT_VAP5) << BIT_SHIFT_DTIM_COUNT_VAP5)
- #define BITS_DTIM_COUNT_VAP5 \
- (BIT_MASK_DTIM_COUNT_VAP5 << BIT_SHIFT_DTIM_COUNT_VAP5)
- #define BIT_CLEAR_DTIM_COUNT_VAP5(x) ((x) & (~BITS_DTIM_COUNT_VAP5))
- #define BIT_GET_DTIM_COUNT_VAP5(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_VAP5) & BIT_MASK_DTIM_COUNT_VAP5)
- #define BIT_SET_DTIM_COUNT_VAP5(x, v) \
- (BIT_CLEAR_DTIM_COUNT_VAP5(x) | BIT_DTIM_COUNT_VAP5(v))
- /* 2 REG_DTIM_COUNTER_VAP6 (Offset 0x05AE) */
- #define BIT_SHIFT_DTIM_COUNT_VAP6 0
- #define BIT_MASK_DTIM_COUNT_VAP6 0xff
- #define BIT_DTIM_COUNT_VAP6(x) \
- (((x) & BIT_MASK_DTIM_COUNT_VAP6) << BIT_SHIFT_DTIM_COUNT_VAP6)
- #define BITS_DTIM_COUNT_VAP6 \
- (BIT_MASK_DTIM_COUNT_VAP6 << BIT_SHIFT_DTIM_COUNT_VAP6)
- #define BIT_CLEAR_DTIM_COUNT_VAP6(x) ((x) & (~BITS_DTIM_COUNT_VAP6))
- #define BIT_GET_DTIM_COUNT_VAP6(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_VAP6) & BIT_MASK_DTIM_COUNT_VAP6)
- #define BIT_SET_DTIM_COUNT_VAP6(x, v) \
- (BIT_CLEAR_DTIM_COUNT_VAP6(x) | BIT_DTIM_COUNT_VAP6(v))
- /* 2 REG_DTIM_COUNTER_VAP7 (Offset 0x05AF) */
- #define BIT_SHIFT_DTIM_COUNT_VAP7 0
- #define BIT_MASK_DTIM_COUNT_VAP7 0xff
- #define BIT_DTIM_COUNT_VAP7(x) \
- (((x) & BIT_MASK_DTIM_COUNT_VAP7) << BIT_SHIFT_DTIM_COUNT_VAP7)
- #define BITS_DTIM_COUNT_VAP7 \
- (BIT_MASK_DTIM_COUNT_VAP7 << BIT_SHIFT_DTIM_COUNT_VAP7)
- #define BIT_CLEAR_DTIM_COUNT_VAP7(x) ((x) & (~BITS_DTIM_COUNT_VAP7))
- #define BIT_GET_DTIM_COUNT_VAP7(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT_VAP7) & BIT_MASK_DTIM_COUNT_VAP7)
- #define BIT_SET_DTIM_COUNT_VAP7(x, v) \
- (BIT_CLEAR_DTIM_COUNT_VAP7(x) | BIT_DTIM_COUNT_VAP7(v))
- /* 2 REG_DIS_ATIM (Offset 0x05B0) */
- #define BIT_MBIDCAM_VALID BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_DIS_ATIM (Offset 0x05B0) */
- #define BIT_DIS_ATIM_VAP7 BIT(7)
- #define BIT_DIS_ATIM_VAP6 BIT(6)
- #define BIT_DIS_ATIM_VAP5 BIT(5)
- #define BIT_DIS_ATIM_VAP4 BIT(4)
- #define BIT_DIS_ATIM_VAP3 BIT(3)
- #define BIT_DIS_ATIM_VAP2 BIT(2)
- #define BIT_DIS_ATIM_VAP1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_DIS_ATIM (Offset 0x05B0) */
- #define BIT_DIS_ATIM_ROOT BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_EARLY_128US (Offset 0x05B1) */
- #define BIT_SHIFT_EARLY_128US_2ST 3
- #define BIT_MASK_EARLY_128US_2ST 0x7
- #define BIT_EARLY_128US_2ST(x) \
- (((x) & BIT_MASK_EARLY_128US_2ST) << BIT_SHIFT_EARLY_128US_2ST)
- #define BITS_EARLY_128US_2ST \
- (BIT_MASK_EARLY_128US_2ST << BIT_SHIFT_EARLY_128US_2ST)
- #define BIT_CLEAR_EARLY_128US_2ST(x) ((x) & (~BITS_EARLY_128US_2ST))
- #define BIT_GET_EARLY_128US_2ST(x) \
- (((x) >> BIT_SHIFT_EARLY_128US_2ST) & BIT_MASK_EARLY_128US_2ST)
- #define BIT_SET_EARLY_128US_2ST(x, v) \
- (BIT_CLEAR_EARLY_128US_2ST(x) | BIT_EARLY_128US_2ST(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_EARLY_128US (Offset 0x05B1) */
- #define BIT_SHIFT_TSFT_SEL_TIMER1 3
- #define BIT_MASK_TSFT_SEL_TIMER1 0x7
- #define BIT_TSFT_SEL_TIMER1(x) \
- (((x) & BIT_MASK_TSFT_SEL_TIMER1) << BIT_SHIFT_TSFT_SEL_TIMER1)
- #define BITS_TSFT_SEL_TIMER1 \
- (BIT_MASK_TSFT_SEL_TIMER1 << BIT_SHIFT_TSFT_SEL_TIMER1)
- #define BIT_CLEAR_TSFT_SEL_TIMER1(x) ((x) & (~BITS_TSFT_SEL_TIMER1))
- #define BIT_GET_TSFT_SEL_TIMER1(x) \
- (((x) >> BIT_SHIFT_TSFT_SEL_TIMER1) & BIT_MASK_TSFT_SEL_TIMER1)
- #define BIT_SET_TSFT_SEL_TIMER1(x, v) \
- (BIT_CLEAR_TSFT_SEL_TIMER1(x) | BIT_TSFT_SEL_TIMER1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TBTT_HOLD_PREDICT_P1 (Offset 0x05B2) */
- #define BIT_DIS_BCN_3RD BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS1_CTRL (Offset 0x05B2) */
- #define BIT_P2P1_CTW_ALLSTASLEEP BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TBTT_HOLD_PREDICT_P1 (Offset 0x05B2) */
- #define BIT_DIS_BCN_2ST BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS1_CTRL (Offset 0x05B2) */
- #define BIT_P2P1_OFF_DISTX_EN BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TBTT_HOLD_PREDICT_P1 (Offset 0x05B2) */
- #define BIT_DIS_BCN_1ST BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS1_CTRL (Offset 0x05B2) */
- #define BIT_P2P1_PWR_MGT_EN BIT(5)
- #define BIT_P2P1_NOA1_EN BIT(2)
- #define BIT_P2P1_NOA0_EN BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TBTT_HOLD_PREDICT_P1 (Offset 0x05B2) */
- #define BIT_SHIFT_TBTT_HOLD_PREDICT_P1 0
- #define BIT_MASK_TBTT_HOLD_PREDICT_P1 0x1f
- #define BIT_TBTT_HOLD_PREDICT_P1(x) \
- (((x) & BIT_MASK_TBTT_HOLD_PREDICT_P1) \
- << BIT_SHIFT_TBTT_HOLD_PREDICT_P1)
- #define BITS_TBTT_HOLD_PREDICT_P1 \
- (BIT_MASK_TBTT_HOLD_PREDICT_P1 << BIT_SHIFT_TBTT_HOLD_PREDICT_P1)
- #define BIT_CLEAR_TBTT_HOLD_PREDICT_P1(x) ((x) & (~BITS_TBTT_HOLD_PREDICT_P1))
- #define BIT_GET_TBTT_HOLD_PREDICT_P1(x) \
- (((x) >> BIT_SHIFT_TBTT_HOLD_PREDICT_P1) & \
- BIT_MASK_TBTT_HOLD_PREDICT_P1)
- #define BIT_SET_TBTT_HOLD_PREDICT_P1(x, v) \
- (BIT_CLEAR_TBTT_HOLD_PREDICT_P1(x) | BIT_TBTT_HOLD_PREDICT_P1(v))
- /* 2 REG_MULTI_BCN_CS (Offset 0x05B3) */
- #define BIT_EN_FREECNT_V2 BIT(13)
- #define BIT_RESET_FREECNT_P BIT(12)
- #define BIT_TSFTR3_SYNC_EN BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS2_CTRL (Offset 0x05B3) */
- #define BIT_P2P2_CTW_ALLSTASLEEP BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MULTI_BCN_CS (Offset 0x05B3) */
- #define BIT_SHIFT_P1_TSFT_SHIFT 6
- #define BIT_MASK_P1_TSFT_SHIFT 0x3f
- #define BIT_P1_TSFT_SHIFT(x) \
- (((x) & BIT_MASK_P1_TSFT_SHIFT) << BIT_SHIFT_P1_TSFT_SHIFT)
- #define BITS_P1_TSFT_SHIFT (BIT_MASK_P1_TSFT_SHIFT << BIT_SHIFT_P1_TSFT_SHIFT)
- #define BIT_CLEAR_P1_TSFT_SHIFT(x) ((x) & (~BITS_P1_TSFT_SHIFT))
- #define BIT_GET_P1_TSFT_SHIFT(x) \
- (((x) >> BIT_SHIFT_P1_TSFT_SHIFT) & BIT_MASK_P1_TSFT_SHIFT)
- #define BIT_SET_P1_TSFT_SHIFT(x, v) \
- (BIT_CLEAR_P1_TSFT_SHIFT(x) | BIT_P1_TSFT_SHIFT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS2_CTRL (Offset 0x05B3) */
- #define BIT_P2P2_OFF_DISTX_EN BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MULTI_BCN_CS (Offset 0x05B3) */
- #define BIT_TSFTR2_SYNC_EN BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS2_CTRL (Offset 0x05B3) */
- #define BIT_P2P2_PWR_MGT_EN BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MULTI_BCN_CS (Offset 0x05B3) */
- #define BIT_TSFTR2_RST BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS2_CTRL (Offset 0x05B3) */
- #define BIT_P2P2_NOA1_EN BIT(2)
- #define BIT_P2P2_NOA0_EN BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MULTI_BCN_CS (Offset 0x05B3) */
- #define BIT_SHIFT_MULTI_BCN_CS 0
- #define BIT_MASK_MULTI_BCN_CS 0xf
- #define BIT_MULTI_BCN_CS(x) \
- (((x) & BIT_MASK_MULTI_BCN_CS) << BIT_SHIFT_MULTI_BCN_CS)
- #define BITS_MULTI_BCN_CS (BIT_MASK_MULTI_BCN_CS << BIT_SHIFT_MULTI_BCN_CS)
- #define BIT_CLEAR_MULTI_BCN_CS(x) ((x) & (~BITS_MULTI_BCN_CS))
- #define BIT_GET_MULTI_BCN_CS(x) \
- (((x) >> BIT_SHIFT_MULTI_BCN_CS) & BIT_MASK_MULTI_BCN_CS)
- #define BIT_SET_MULTI_BCN_CS(x, v) \
- (BIT_CLEAR_MULTI_BCN_CS(x) | BIT_MULTI_BCN_CS(v))
- #define BIT_SHIFT_P0_TSFT_SHIFT 0
- #define BIT_MASK_P0_TSFT_SHIFT 0x3f
- #define BIT_P0_TSFT_SHIFT(x) \
- (((x) & BIT_MASK_P0_TSFT_SHIFT) << BIT_SHIFT_P0_TSFT_SHIFT)
- #define BITS_P0_TSFT_SHIFT (BIT_MASK_P0_TSFT_SHIFT << BIT_SHIFT_P0_TSFT_SHIFT)
- #define BIT_CLEAR_P0_TSFT_SHIFT(x) ((x) & (~BITS_P0_TSFT_SHIFT))
- #define BIT_GET_P0_TSFT_SHIFT(x) \
- (((x) >> BIT_SHIFT_P0_TSFT_SHIFT) & BIT_MASK_P0_TSFT_SHIFT)
- #define BIT_SET_P0_TSFT_SHIFT(x, v) \
- (BIT_CLEAR_P0_TSFT_SHIFT(x) | BIT_P0_TSFT_SHIFT(v))
- #define BIT_DIS_NDPA_NAV_CHK_V1 BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TIMER0_SRC_SEL (Offset 0x05B4) */
- #define BIT_SHIFT_SYNC_CLI_SEL 4
- #define BIT_MASK_SYNC_CLI_SEL 0x7
- #define BIT_SYNC_CLI_SEL(x) \
- (((x) & BIT_MASK_SYNC_CLI_SEL) << BIT_SHIFT_SYNC_CLI_SEL)
- #define BITS_SYNC_CLI_SEL (BIT_MASK_SYNC_CLI_SEL << BIT_SHIFT_SYNC_CLI_SEL)
- #define BIT_CLEAR_SYNC_CLI_SEL(x) ((x) & (~BITS_SYNC_CLI_SEL))
- #define BIT_GET_SYNC_CLI_SEL(x) \
- (((x) >> BIT_SHIFT_SYNC_CLI_SEL) & BIT_MASK_SYNC_CLI_SEL)
- #define BIT_SET_SYNC_CLI_SEL(x, v) \
- (BIT_CLEAR_SYNC_CLI_SEL(x) | BIT_SYNC_CLI_SEL(v))
- #define BIT_SHIFT_TSFT_SEL_TIMER0 0
- #define BIT_MASK_TSFT_SEL_TIMER0 0x7
- #define BIT_TSFT_SEL_TIMER0(x) \
- (((x) & BIT_MASK_TSFT_SEL_TIMER0) << BIT_SHIFT_TSFT_SEL_TIMER0)
- #define BITS_TSFT_SEL_TIMER0 \
- (BIT_MASK_TSFT_SEL_TIMER0 << BIT_SHIFT_TSFT_SEL_TIMER0)
- #define BIT_CLEAR_TSFT_SEL_TIMER0(x) ((x) & (~BITS_TSFT_SEL_TIMER0))
- #define BIT_GET_TSFT_SEL_TIMER0(x) \
- (((x) >> BIT_SHIFT_TSFT_SEL_TIMER0) & BIT_MASK_TSFT_SEL_TIMER0)
- #define BIT_SET_TSFT_SEL_TIMER0(x, v) \
- (BIT_CLEAR_TSFT_SEL_TIMER0(x) | BIT_TSFT_SEL_TIMER0(v))
- /* 2 REG_NOA_UNIT_SEL (Offset 0x05B5) */
- #define BIT_SHIFT_NOA_UNIT2_SEL 8
- #define BIT_MASK_NOA_UNIT2_SEL 0x7
- #define BIT_NOA_UNIT2_SEL(x) \
- (((x) & BIT_MASK_NOA_UNIT2_SEL) << BIT_SHIFT_NOA_UNIT2_SEL)
- #define BITS_NOA_UNIT2_SEL (BIT_MASK_NOA_UNIT2_SEL << BIT_SHIFT_NOA_UNIT2_SEL)
- #define BIT_CLEAR_NOA_UNIT2_SEL(x) ((x) & (~BITS_NOA_UNIT2_SEL))
- #define BIT_GET_NOA_UNIT2_SEL(x) \
- (((x) >> BIT_SHIFT_NOA_UNIT2_SEL) & BIT_MASK_NOA_UNIT2_SEL)
- #define BIT_SET_NOA_UNIT2_SEL(x, v) \
- (BIT_CLEAR_NOA_UNIT2_SEL(x) | BIT_NOA_UNIT2_SEL(v))
- #define BIT_SHIFT_NOA_UNIT1_SEL 4
- #define BIT_MASK_NOA_UNIT1_SEL 0x7
- #define BIT_NOA_UNIT1_SEL(x) \
- (((x) & BIT_MASK_NOA_UNIT1_SEL) << BIT_SHIFT_NOA_UNIT1_SEL)
- #define BITS_NOA_UNIT1_SEL (BIT_MASK_NOA_UNIT1_SEL << BIT_SHIFT_NOA_UNIT1_SEL)
- #define BIT_CLEAR_NOA_UNIT1_SEL(x) ((x) & (~BITS_NOA_UNIT1_SEL))
- #define BIT_GET_NOA_UNIT1_SEL(x) \
- (((x) >> BIT_SHIFT_NOA_UNIT1_SEL) & BIT_MASK_NOA_UNIT1_SEL)
- #define BIT_SET_NOA_UNIT1_SEL(x, v) \
- (BIT_CLEAR_NOA_UNIT1_SEL(x) | BIT_NOA_UNIT1_SEL(v))
- #define BIT_SHIFT_NOA_UNIT0_SEL 0
- #define BIT_MASK_NOA_UNIT0_SEL 0x7
- #define BIT_NOA_UNIT0_SEL(x) \
- (((x) & BIT_MASK_NOA_UNIT0_SEL) << BIT_SHIFT_NOA_UNIT0_SEL)
- #define BITS_NOA_UNIT0_SEL (BIT_MASK_NOA_UNIT0_SEL << BIT_SHIFT_NOA_UNIT0_SEL)
- #define BIT_CLEAR_NOA_UNIT0_SEL(x) ((x) & (~BITS_NOA_UNIT0_SEL))
- #define BIT_GET_NOA_UNIT0_SEL(x) \
- (((x) >> BIT_SHIFT_NOA_UNIT0_SEL) & BIT_MASK_NOA_UNIT0_SEL)
- #define BIT_SET_NOA_UNIT0_SEL(x, v) \
- (BIT_CLEAR_NOA_UNIT0_SEL(x) | BIT_NOA_UNIT0_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_P2POFF_DIS_TXTIME (Offset 0x05B7) */
- #define BIT_SHIFT_P2POFF_DIS_TXTIME 0
- #define BIT_MASK_P2POFF_DIS_TXTIME 0xff
- #define BIT_P2POFF_DIS_TXTIME(x) \
- (((x) & BIT_MASK_P2POFF_DIS_TXTIME) << BIT_SHIFT_P2POFF_DIS_TXTIME)
- #define BITS_P2POFF_DIS_TXTIME \
- (BIT_MASK_P2POFF_DIS_TXTIME << BIT_SHIFT_P2POFF_DIS_TXTIME)
- #define BIT_CLEAR_P2POFF_DIS_TXTIME(x) ((x) & (~BITS_P2POFF_DIS_TXTIME))
- #define BIT_GET_P2POFF_DIS_TXTIME(x) \
- (((x) >> BIT_SHIFT_P2POFF_DIS_TXTIME) & BIT_MASK_P2POFF_DIS_TXTIME)
- #define BIT_SET_P2POFF_DIS_TXTIME(x, v) \
- (BIT_CLEAR_P2POFF_DIS_TXTIME(x) | BIT_P2POFF_DIS_TXTIME(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBSSID_BCN_SPACE2 (Offset 0x05B8) */
- #define BIT_SHIFT_BCN_SPACE_CLINT2 16
- #define BIT_MASK_BCN_SPACE_CLINT2 0xfff
- #define BIT_BCN_SPACE_CLINT2(x) \
- (((x) & BIT_MASK_BCN_SPACE_CLINT2) << BIT_SHIFT_BCN_SPACE_CLINT2)
- #define BITS_BCN_SPACE_CLINT2 \
- (BIT_MASK_BCN_SPACE_CLINT2 << BIT_SHIFT_BCN_SPACE_CLINT2)
- #define BIT_CLEAR_BCN_SPACE_CLINT2(x) ((x) & (~BITS_BCN_SPACE_CLINT2))
- #define BIT_GET_BCN_SPACE_CLINT2(x) \
- (((x) >> BIT_SHIFT_BCN_SPACE_CLINT2) & BIT_MASK_BCN_SPACE_CLINT2)
- #define BIT_SET_BCN_SPACE_CLINT2(x, v) \
- (BIT_CLEAR_BCN_SPACE_CLINT2(x) | BIT_BCN_SPACE_CLINT2(v))
- #define BIT_SHIFT_BCN_SPACE_CLINT1 0
- #define BIT_MASK_BCN_SPACE_CLINT1 0xfff
- #define BIT_BCN_SPACE_CLINT1(x) \
- (((x) & BIT_MASK_BCN_SPACE_CLINT1) << BIT_SHIFT_BCN_SPACE_CLINT1)
- #define BITS_BCN_SPACE_CLINT1 \
- (BIT_MASK_BCN_SPACE_CLINT1 << BIT_SHIFT_BCN_SPACE_CLINT1)
- #define BIT_CLEAR_BCN_SPACE_CLINT1(x) ((x) & (~BITS_BCN_SPACE_CLINT1))
- #define BIT_GET_BCN_SPACE_CLINT1(x) \
- (((x) >> BIT_SHIFT_BCN_SPACE_CLINT1) & BIT_MASK_BCN_SPACE_CLINT1)
- #define BIT_SET_BCN_SPACE_CLINT1(x, v) \
- (BIT_CLEAR_BCN_SPACE_CLINT1(x) | BIT_BCN_SPACE_CLINT1(v))
- /* 2 REG_MBSSID_BCN_SPACE3 (Offset 0x05BC) */
- #define BIT_SHIFT_SUB_BCN_SPACE 16
- #define BIT_MASK_SUB_BCN_SPACE 0xff
- #define BIT_SUB_BCN_SPACE(x) \
- (((x) & BIT_MASK_SUB_BCN_SPACE) << BIT_SHIFT_SUB_BCN_SPACE)
- #define BITS_SUB_BCN_SPACE (BIT_MASK_SUB_BCN_SPACE << BIT_SHIFT_SUB_BCN_SPACE)
- #define BIT_CLEAR_SUB_BCN_SPACE(x) ((x) & (~BITS_SUB_BCN_SPACE))
- #define BIT_GET_SUB_BCN_SPACE(x) \
- (((x) >> BIT_SHIFT_SUB_BCN_SPACE) & BIT_MASK_SUB_BCN_SPACE)
- #define BIT_SET_SUB_BCN_SPACE(x, v) \
- (BIT_CLEAR_SUB_BCN_SPACE(x) | BIT_SUB_BCN_SPACE(v))
- #define BIT_SHIFT_BCN_SPACE_CLINT3 0
- #define BIT_MASK_BCN_SPACE_CLINT3 0xfff
- #define BIT_BCN_SPACE_CLINT3(x) \
- (((x) & BIT_MASK_BCN_SPACE_CLINT3) << BIT_SHIFT_BCN_SPACE_CLINT3)
- #define BITS_BCN_SPACE_CLINT3 \
- (BIT_MASK_BCN_SPACE_CLINT3 << BIT_SHIFT_BCN_SPACE_CLINT3)
- #define BIT_CLEAR_BCN_SPACE_CLINT3(x) ((x) & (~BITS_BCN_SPACE_CLINT3))
- #define BIT_GET_BCN_SPACE_CLINT3(x) \
- (((x) >> BIT_SHIFT_BCN_SPACE_CLINT3) & BIT_MASK_BCN_SPACE_CLINT3)
- #define BIT_SET_BCN_SPACE_CLINT3(x, v) \
- (BIT_CLEAR_BCN_SPACE_CLINT3(x) | BIT_BCN_SPACE_CLINT3(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_ACMHWCTRL (Offset 0x05C0) */
- #define BIT_BEQ_ACM_STATUS BIT(7)
- #define BIT_VIQ_ACM_STATUS BIT(6)
- #define BIT_VOQ_ACM_STATUS BIT(5)
- #define BIT_BEQ_ACM_EN BIT(3)
- #define BIT_VIQ_ACM_EN BIT(2)
- #define BIT_VOQ_ACM_EN BIT(1)
- #define BIT_ACMHWEN BIT(0)
- /* 2 REG_ACMRSTCTRL (Offset 0x05C1) */
- #define BIT_BE_ACM_RESET_USED_TIME BIT(2)
- #define BIT_VI_ACM_RESET_USED_TIME BIT(1)
- #define BIT_VO_ACM_RESET_USED_TIME BIT(0)
- /* 2 REG_ACMAVG (Offset 0x05C2) */
- #define BIT_SHIFT_AVGPERIOD 0
- #define BIT_MASK_AVGPERIOD 0xffff
- #define BIT_AVGPERIOD(x) (((x) & BIT_MASK_AVGPERIOD) << BIT_SHIFT_AVGPERIOD)
- #define BITS_AVGPERIOD (BIT_MASK_AVGPERIOD << BIT_SHIFT_AVGPERIOD)
- #define BIT_CLEAR_AVGPERIOD(x) ((x) & (~BITS_AVGPERIOD))
- #define BIT_GET_AVGPERIOD(x) (((x) >> BIT_SHIFT_AVGPERIOD) & BIT_MASK_AVGPERIOD)
- #define BIT_SET_AVGPERIOD(x, v) (BIT_CLEAR_AVGPERIOD(x) | BIT_AVGPERIOD(v))
- /* 2 REG_VO_ADMTIME (Offset 0x05C4) */
- #define BIT_SHIFT_VO_ADMITTED_TIME 0
- #define BIT_MASK_VO_ADMITTED_TIME 0xffff
- #define BIT_VO_ADMITTED_TIME(x) \
- (((x) & BIT_MASK_VO_ADMITTED_TIME) << BIT_SHIFT_VO_ADMITTED_TIME)
- #define BITS_VO_ADMITTED_TIME \
- (BIT_MASK_VO_ADMITTED_TIME << BIT_SHIFT_VO_ADMITTED_TIME)
- #define BIT_CLEAR_VO_ADMITTED_TIME(x) ((x) & (~BITS_VO_ADMITTED_TIME))
- #define BIT_GET_VO_ADMITTED_TIME(x) \
- (((x) >> BIT_SHIFT_VO_ADMITTED_TIME) & BIT_MASK_VO_ADMITTED_TIME)
- #define BIT_SET_VO_ADMITTED_TIME(x, v) \
- (BIT_CLEAR_VO_ADMITTED_TIME(x) | BIT_VO_ADMITTED_TIME(v))
- /* 2 REG_VI_ADMTIME (Offset 0x05C6) */
- #define BIT_SHIFT_VI_ADMITTED_TIME 0
- #define BIT_MASK_VI_ADMITTED_TIME 0xffff
- #define BIT_VI_ADMITTED_TIME(x) \
- (((x) & BIT_MASK_VI_ADMITTED_TIME) << BIT_SHIFT_VI_ADMITTED_TIME)
- #define BITS_VI_ADMITTED_TIME \
- (BIT_MASK_VI_ADMITTED_TIME << BIT_SHIFT_VI_ADMITTED_TIME)
- #define BIT_CLEAR_VI_ADMITTED_TIME(x) ((x) & (~BITS_VI_ADMITTED_TIME))
- #define BIT_GET_VI_ADMITTED_TIME(x) \
- (((x) >> BIT_SHIFT_VI_ADMITTED_TIME) & BIT_MASK_VI_ADMITTED_TIME)
- #define BIT_SET_VI_ADMITTED_TIME(x, v) \
- (BIT_CLEAR_VI_ADMITTED_TIME(x) | BIT_VI_ADMITTED_TIME(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_BE_ADMTIME (Offset 0x05C8) */
- #define BIT_PRETX_ERRHDL_EN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BE_ADMTIME (Offset 0x05C8) */
- #define BIT_SHIFT_BE_ADMITTED_TIME 0
- #define BIT_MASK_BE_ADMITTED_TIME 0xffff
- #define BIT_BE_ADMITTED_TIME(x) \
- (((x) & BIT_MASK_BE_ADMITTED_TIME) << BIT_SHIFT_BE_ADMITTED_TIME)
- #define BITS_BE_ADMITTED_TIME \
- (BIT_MASK_BE_ADMITTED_TIME << BIT_SHIFT_BE_ADMITTED_TIME)
- #define BIT_CLEAR_BE_ADMITTED_TIME(x) ((x) & (~BITS_BE_ADMITTED_TIME))
- #define BIT_GET_BE_ADMITTED_TIME(x) \
- (((x) >> BIT_SHIFT_BE_ADMITTED_TIME) & BIT_MASK_BE_ADMITTED_TIME)
- #define BIT_SET_BE_ADMITTED_TIME(x, v) \
- (BIT_CLEAR_BE_ADMITTED_TIME(x) | BIT_BE_ADMITTED_TIME(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_BE_ADMTIME (Offset 0x05C8) */
- #define BIT_SHIFT_MHDR_NAV_OFFSET 0
- #define BIT_MASK_MHDR_NAV_OFFSET 0xff
- #define BIT_MHDR_NAV_OFFSET(x) \
- (((x) & BIT_MASK_MHDR_NAV_OFFSET) << BIT_SHIFT_MHDR_NAV_OFFSET)
- #define BITS_MHDR_NAV_OFFSET \
- (BIT_MASK_MHDR_NAV_OFFSET << BIT_SHIFT_MHDR_NAV_OFFSET)
- #define BIT_CLEAR_MHDR_NAV_OFFSET(x) ((x) & (~BITS_MHDR_NAV_OFFSET))
- #define BIT_GET_MHDR_NAV_OFFSET(x) \
- (((x) >> BIT_SHIFT_MHDR_NAV_OFFSET) & BIT_MASK_MHDR_NAV_OFFSET)
- #define BIT_SET_MHDR_NAV_OFFSET(x, v) \
- (BIT_CLEAR_MHDR_NAV_OFFSET(x) | BIT_MHDR_NAV_OFFSET(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAC_HEADER_NAV_OFFSET (Offset 0x05CA) */
- #define BIT_SHIFT_MAC_HEADER_NAV_OFFSET 0
- #define BIT_MASK_MAC_HEADER_NAV_OFFSET 0xff
- #define BIT_MAC_HEADER_NAV_OFFSET(x) \
- (((x) & BIT_MASK_MAC_HEADER_NAV_OFFSET) \
- << BIT_SHIFT_MAC_HEADER_NAV_OFFSET)
- #define BITS_MAC_HEADER_NAV_OFFSET \
- (BIT_MASK_MAC_HEADER_NAV_OFFSET << BIT_SHIFT_MAC_HEADER_NAV_OFFSET)
- #define BIT_CLEAR_MAC_HEADER_NAV_OFFSET(x) ((x) & (~BITS_MAC_HEADER_NAV_OFFSET))
- #define BIT_GET_MAC_HEADER_NAV_OFFSET(x) \
- (((x) >> BIT_SHIFT_MAC_HEADER_NAV_OFFSET) & \
- BIT_MASK_MAC_HEADER_NAV_OFFSET)
- #define BIT_SET_MAC_HEADER_NAV_OFFSET(x, v) \
- (BIT_CLEAR_MAC_HEADER_NAV_OFFSET(x) | BIT_MAC_HEADER_NAV_OFFSET(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DIS_NDPA_NAV_CHECK (Offset 0x05CB) */
- #define BIT_CHG_POWER_BCN_AREA_V1 BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DIS_NDPA_NAV_CHECK (Offset 0x05CB) */
- #define BIT_DIS_NDPA_NAV_CHECK BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_EDCA_RANDOM_GEN (Offset 0x05CC) */
- #define BIT_SHIFT_RANDOM_GEN 0
- #define BIT_MASK_RANDOM_GEN 0xffffff
- #define BIT_RANDOM_GEN(x) (((x) & BIT_MASK_RANDOM_GEN) << BIT_SHIFT_RANDOM_GEN)
- #define BITS_RANDOM_GEN (BIT_MASK_RANDOM_GEN << BIT_SHIFT_RANDOM_GEN)
- #define BIT_CLEAR_RANDOM_GEN(x) ((x) & (~BITS_RANDOM_GEN))
- #define BIT_GET_RANDOM_GEN(x) \
- (((x) >> BIT_SHIFT_RANDOM_GEN) & BIT_MASK_RANDOM_GEN)
- #define BIT_SET_RANDOM_GEN(x, v) (BIT_CLEAR_RANDOM_GEN(x) | BIT_RANDOM_GEN(v))
- #define BIT_SHIFT_TXCMD_SEG_SEL 0
- #define BIT_MASK_TXCMD_SEG_SEL 0xf
- #define BIT_TXCMD_SEG_SEL(x) \
- (((x) & BIT_MASK_TXCMD_SEG_SEL) << BIT_SHIFT_TXCMD_SEG_SEL)
- #define BITS_TXCMD_SEG_SEL (BIT_MASK_TXCMD_SEG_SEL << BIT_SHIFT_TXCMD_SEG_SEL)
- #define BIT_CLEAR_TXCMD_SEG_SEL(x) ((x) & (~BITS_TXCMD_SEG_SEL))
- #define BIT_GET_TXCMD_SEG_SEL(x) \
- (((x) >> BIT_SHIFT_TXCMD_SEG_SEL) & BIT_MASK_TXCMD_SEG_SEL)
- #define BIT_SET_TXCMD_SEG_SEL(x, v) \
- (BIT_CLEAR_TXCMD_SEG_SEL(x) | BIT_TXCMD_SEG_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TXCMD_NOA_SEL (Offset 0x05CF) */
- #define BIT_SHIFT_EVTQ_EARLY 5
- #define BIT_MASK_EVTQ_EARLY 0x7
- #define BIT_EVTQ_EARLY(x) (((x) & BIT_MASK_EVTQ_EARLY) << BIT_SHIFT_EVTQ_EARLY)
- #define BITS_EVTQ_EARLY (BIT_MASK_EVTQ_EARLY << BIT_SHIFT_EVTQ_EARLY)
- #define BIT_CLEAR_EVTQ_EARLY(x) ((x) & (~BITS_EVTQ_EARLY))
- #define BIT_GET_EVTQ_EARLY(x) \
- (((x) >> BIT_SHIFT_EVTQ_EARLY) & BIT_MASK_EVTQ_EARLY)
- #define BIT_SET_EVTQ_EARLY(x, v) (BIT_CLEAR_EVTQ_EARLY(x) | BIT_EVTQ_EARLY(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TXCMD_NOA_SEL (Offset 0x05CF) */
- #define BIT_NOA_SEL BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXCMD_NOA_SEL (Offset 0x05CF) */
- #define BIT_SHIFT_NOA_SEL_V2 4
- #define BIT_MASK_NOA_SEL_V2 0x7
- #define BIT_NOA_SEL_V2(x) (((x) & BIT_MASK_NOA_SEL_V2) << BIT_SHIFT_NOA_SEL_V2)
- #define BITS_NOA_SEL_V2 (BIT_MASK_NOA_SEL_V2 << BIT_SHIFT_NOA_SEL_V2)
- #define BIT_CLEAR_NOA_SEL_V2(x) ((x) & (~BITS_NOA_SEL_V2))
- #define BIT_GET_NOA_SEL_V2(x) \
- (((x) >> BIT_SHIFT_NOA_SEL_V2) & BIT_MASK_NOA_SEL_V2)
- #define BIT_SET_NOA_SEL_V2(x, v) (BIT_CLEAR_NOA_SEL_V2(x) | BIT_NOA_SEL_V2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_32K_CLK_SEL (Offset 0x05D0) */
- #define BIT_R_BCNERR_CNT_EN BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DRVERLYINT2 (Offset 0x05D0) */
- #define BIT_SHIFT_TSF_DIFF_P1P2 16
- #define BIT_MASK_TSF_DIFF_P1P2 0xffff
- #define BIT_TSF_DIFF_P1P2(x) \
- (((x) & BIT_MASK_TSF_DIFF_P1P2) << BIT_SHIFT_TSF_DIFF_P1P2)
- #define BITS_TSF_DIFF_P1P2 (BIT_MASK_TSF_DIFF_P1P2 << BIT_SHIFT_TSF_DIFF_P1P2)
- #define BIT_CLEAR_TSF_DIFF_P1P2(x) ((x) & (~BITS_TSF_DIFF_P1P2))
- #define BIT_GET_TSF_DIFF_P1P2(x) \
- (((x) >> BIT_SHIFT_TSF_DIFF_P1P2) & BIT_MASK_TSF_DIFF_P1P2)
- #define BIT_SET_TSF_DIFF_P1P2(x, v) \
- (BIT_CLEAR_TSF_DIFF_P1P2(x) | BIT_TSF_DIFF_P1P2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_32K_CLK_SEL (Offset 0x05D0) */
- #define BIT_SHIFT_R_BCNERR_PORT_SEL 16
- #define BIT_MASK_R_BCNERR_PORT_SEL 0x7
- #define BIT_R_BCNERR_PORT_SEL(x) \
- (((x) & BIT_MASK_R_BCNERR_PORT_SEL) << BIT_SHIFT_R_BCNERR_PORT_SEL)
- #define BITS_R_BCNERR_PORT_SEL \
- (BIT_MASK_R_BCNERR_PORT_SEL << BIT_SHIFT_R_BCNERR_PORT_SEL)
- #define BIT_CLEAR_R_BCNERR_PORT_SEL(x) ((x) & (~BITS_R_BCNERR_PORT_SEL))
- #define BIT_GET_R_BCNERR_PORT_SEL(x) \
- (((x) >> BIT_SHIFT_R_BCNERR_PORT_SEL) & BIT_MASK_R_BCNERR_PORT_SEL)
- #define BIT_SET_R_BCNERR_PORT_SEL(x, v) \
- (BIT_CLEAR_R_BCNERR_PORT_SEL(x) | BIT_R_BCNERR_PORT_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DRVERLYINT2 (Offset 0x05D0) */
- #define BIT_SHIFT_TXPAUSE1 8
- #define BIT_MASK_TXPAUSE1 0xff
- #define BIT_TXPAUSE1(x) (((x) & BIT_MASK_TXPAUSE1) << BIT_SHIFT_TXPAUSE1)
- #define BITS_TXPAUSE1 (BIT_MASK_TXPAUSE1 << BIT_SHIFT_TXPAUSE1)
- #define BIT_CLEAR_TXPAUSE1(x) ((x) & (~BITS_TXPAUSE1))
- #define BIT_GET_TXPAUSE1(x) (((x) >> BIT_SHIFT_TXPAUSE1) & BIT_MASK_TXPAUSE1)
- #define BIT_SET_TXPAUSE1(x, v) (BIT_CLEAR_TXPAUSE1(x) | BIT_TXPAUSE1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_32K_CLK_SEL (Offset 0x05D0) */
- #define BIT_SHIFT_R_TXPAUSE1 8
- #define BIT_MASK_R_TXPAUSE1 0xff
- #define BIT_R_TXPAUSE1(x) (((x) & BIT_MASK_R_TXPAUSE1) << BIT_SHIFT_R_TXPAUSE1)
- #define BITS_R_TXPAUSE1 (BIT_MASK_R_TXPAUSE1 << BIT_SHIFT_R_TXPAUSE1)
- #define BIT_CLEAR_R_TXPAUSE1(x) ((x) & (~BITS_R_TXPAUSE1))
- #define BIT_GET_R_TXPAUSE1(x) \
- (((x) >> BIT_SHIFT_R_TXPAUSE1) & BIT_MASK_R_TXPAUSE1)
- #define BIT_SET_R_TXPAUSE1(x, v) (BIT_CLEAR_R_TXPAUSE1(x) | BIT_R_TXPAUSE1(v))
- #define BIT_SLEEP_32K_EN_V1 BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_DRVERLYINT2 (Offset 0x05D0) */
- #define BIT_SHIFT_DRVERLYITV2 0
- #define BIT_MASK_DRVERLYITV2 0xff
- #define BIT_DRVERLYITV2(x) \
- (((x) & BIT_MASK_DRVERLYITV2) << BIT_SHIFT_DRVERLYITV2)
- #define BITS_DRVERLYITV2 (BIT_MASK_DRVERLYITV2 << BIT_SHIFT_DRVERLYITV2)
- #define BIT_CLEAR_DRVERLYITV2(x) ((x) & (~BITS_DRVERLYITV2))
- #define BIT_GET_DRVERLYITV2(x) \
- (((x) >> BIT_SHIFT_DRVERLYITV2) & BIT_MASK_DRVERLYITV2)
- #define BIT_SET_DRVERLYITV2(x, v) \
- (BIT_CLEAR_DRVERLYITV2(x) | BIT_DRVERLYITV2(v))
- /* 2 REG_NAN_SETTING (Offset 0x05D4) */
- #define BIT_EN_MULTI_BCN BIT(31)
- #define BIT_ENP2P_DW_AREA BIT(30)
- #define BIT_SHIFT_TBTT_PROHIBIT_HOLD_P2 18
- #define BIT_MASK_TBTT_PROHIBIT_HOLD_P2 0xfff
- #define BIT_TBTT_PROHIBIT_HOLD_P2(x) \
- (((x) & BIT_MASK_TBTT_PROHIBIT_HOLD_P2) \
- << BIT_SHIFT_TBTT_PROHIBIT_HOLD_P2)
- #define BITS_TBTT_PROHIBIT_HOLD_P2 \
- (BIT_MASK_TBTT_PROHIBIT_HOLD_P2 << BIT_SHIFT_TBTT_PROHIBIT_HOLD_P2)
- #define BIT_CLEAR_TBTT_PROHIBIT_HOLD_P2(x) ((x) & (~BITS_TBTT_PROHIBIT_HOLD_P2))
- #define BIT_GET_TBTT_PROHIBIT_HOLD_P2(x) \
- (((x) >> BIT_SHIFT_TBTT_PROHIBIT_HOLD_P2) & \
- BIT_MASK_TBTT_PROHIBIT_HOLD_P2)
- #define BIT_SET_TBTT_PROHIBIT_HOLD_P2(x, v) \
- (BIT_CLEAR_TBTT_PROHIBIT_HOLD_P2(x) | BIT_TBTT_PROHIBIT_HOLD_P2(v))
- #define BIT_SHIFT_BCN_PORT_PRI 16
- #define BIT_MASK_BCN_PORT_PRI 0x3
- #define BIT_BCN_PORT_PRI(x) \
- (((x) & BIT_MASK_BCN_PORT_PRI) << BIT_SHIFT_BCN_PORT_PRI)
- #define BITS_BCN_PORT_PRI (BIT_MASK_BCN_PORT_PRI << BIT_SHIFT_BCN_PORT_PRI)
- #define BIT_CLEAR_BCN_PORT_PRI(x) ((x) & (~BITS_BCN_PORT_PRI))
- #define BIT_GET_BCN_PORT_PRI(x) \
- (((x) >> BIT_SHIFT_BCN_PORT_PRI) & BIT_MASK_BCN_PORT_PRI)
- #define BIT_SET_BCN_PORT_PRI(x, v) \
- (BIT_CLEAR_BCN_PORT_PRI(x) | BIT_BCN_PORT_PRI(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_EARLYINT_ADJUST (Offset 0x05D4) */
- #define BIT_SHIFT_RXBCN_TIMER 16
- #define BIT_MASK_RXBCN_TIMER 0xffff
- #define BIT_RXBCN_TIMER(x) \
- (((x) & BIT_MASK_RXBCN_TIMER) << BIT_SHIFT_RXBCN_TIMER)
- #define BITS_RXBCN_TIMER (BIT_MASK_RXBCN_TIMER << BIT_SHIFT_RXBCN_TIMER)
- #define BIT_CLEAR_RXBCN_TIMER(x) ((x) & (~BITS_RXBCN_TIMER))
- #define BIT_GET_RXBCN_TIMER(x) \
- (((x) >> BIT_SHIFT_RXBCN_TIMER) & BIT_MASK_RXBCN_TIMER)
- #define BIT_SET_RXBCN_TIMER(x, v) \
- (BIT_CLEAR_RXBCN_TIMER(x) | BIT_RXBCN_TIMER(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_NAN_SETTING (Offset 0x05D4) */
- #define BIT_SHIFT_DRVERLYITV1 8
- #define BIT_MASK_DRVERLYITV1 0xff
- #define BIT_DRVERLYITV1(x) \
- (((x) & BIT_MASK_DRVERLYITV1) << BIT_SHIFT_DRVERLYITV1)
- #define BITS_DRVERLYITV1 (BIT_MASK_DRVERLYITV1 << BIT_SHIFT_DRVERLYITV1)
- #define BIT_CLEAR_DRVERLYITV1(x) ((x) & (~BITS_DRVERLYITV1))
- #define BIT_GET_DRVERLYITV1(x) \
- (((x) >> BIT_SHIFT_DRVERLYITV1) & BIT_MASK_DRVERLYITV1)
- #define BIT_SET_DRVERLYITV1(x, v) \
- (BIT_CLEAR_DRVERLYITV1(x) | BIT_DRVERLYITV1(v))
- #define BIT_DIS_RX_BSSID_FIT2 BIT(6)
- #define BIT_DIS_TSF2_UDT BIT(4)
- #define BIT_EN_BCN2_FUNCTION BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_EARLYINT_ADJUST (Offset 0x05D4) */
- #define BIT_SHIFT_R_ERLYINTADJ 0
- #define BIT_MASK_R_ERLYINTADJ 0xffff
- #define BIT_R_ERLYINTADJ(x) \
- (((x) & BIT_MASK_R_ERLYINTADJ) << BIT_SHIFT_R_ERLYINTADJ)
- #define BITS_R_ERLYINTADJ (BIT_MASK_R_ERLYINTADJ << BIT_SHIFT_R_ERLYINTADJ)
- #define BIT_CLEAR_R_ERLYINTADJ(x) ((x) & (~BITS_R_ERLYINTADJ))
- #define BIT_GET_R_ERLYINTADJ(x) \
- (((x) >> BIT_SHIFT_R_ERLYINTADJ) & BIT_MASK_R_ERLYINTADJ)
- #define BIT_SET_R_ERLYINTADJ(x, v) \
- (BIT_CLEAR_R_ERLYINTADJ(x) | BIT_R_ERLYINTADJ(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BCNERR_CNT (Offset 0x05D8) */
- #define BIT_SHIFT_BCNERR_CNT_OTHERS 24
- #define BIT_MASK_BCNERR_CNT_OTHERS 0xff
- #define BIT_BCNERR_CNT_OTHERS(x) \
- (((x) & BIT_MASK_BCNERR_CNT_OTHERS) << BIT_SHIFT_BCNERR_CNT_OTHERS)
- #define BITS_BCNERR_CNT_OTHERS \
- (BIT_MASK_BCNERR_CNT_OTHERS << BIT_SHIFT_BCNERR_CNT_OTHERS)
- #define BIT_CLEAR_BCNERR_CNT_OTHERS(x) ((x) & (~BITS_BCNERR_CNT_OTHERS))
- #define BIT_GET_BCNERR_CNT_OTHERS(x) \
- (((x) >> BIT_SHIFT_BCNERR_CNT_OTHERS) & BIT_MASK_BCNERR_CNT_OTHERS)
- #define BIT_SET_BCNERR_CNT_OTHERS(x, v) \
- (BIT_CLEAR_BCNERR_CNT_OTHERS(x) | BIT_BCNERR_CNT_OTHERS(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_NAN_BCNSPACE (Offset 0x05D8) */
- #define BIT_SHIFT_BCN_SPACE4 16
- #define BIT_MASK_BCN_SPACE4 0xffff
- #define BIT_BCN_SPACE4(x) (((x) & BIT_MASK_BCN_SPACE4) << BIT_SHIFT_BCN_SPACE4)
- #define BITS_BCN_SPACE4 (BIT_MASK_BCN_SPACE4 << BIT_SHIFT_BCN_SPACE4)
- #define BIT_CLEAR_BCN_SPACE4(x) ((x) & (~BITS_BCN_SPACE4))
- #define BIT_GET_BCN_SPACE4(x) \
- (((x) >> BIT_SHIFT_BCN_SPACE4) & BIT_MASK_BCN_SPACE4)
- #define BIT_SET_BCN_SPACE4(x, v) (BIT_CLEAR_BCN_SPACE4(x) | BIT_BCN_SPACE4(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BCNERR_CNT (Offset 0x05D8) */
- #define BIT_SHIFT_BCNERR_CNT_INVALID 16
- #define BIT_MASK_BCNERR_CNT_INVALID 0xff
- #define BIT_BCNERR_CNT_INVALID(x) \
- (((x) & BIT_MASK_BCNERR_CNT_INVALID) << BIT_SHIFT_BCNERR_CNT_INVALID)
- #define BITS_BCNERR_CNT_INVALID \
- (BIT_MASK_BCNERR_CNT_INVALID << BIT_SHIFT_BCNERR_CNT_INVALID)
- #define BIT_CLEAR_BCNERR_CNT_INVALID(x) ((x) & (~BITS_BCNERR_CNT_INVALID))
- #define BIT_GET_BCNERR_CNT_INVALID(x) \
- (((x) >> BIT_SHIFT_BCNERR_CNT_INVALID) & BIT_MASK_BCNERR_CNT_INVALID)
- #define BIT_SET_BCNERR_CNT_INVALID(x, v) \
- (BIT_CLEAR_BCNERR_CNT_INVALID(x) | BIT_BCNERR_CNT_INVALID(v))
- #define BIT_SHIFT_BCNERR_CNT_MAC 8
- #define BIT_MASK_BCNERR_CNT_MAC 0xff
- #define BIT_BCNERR_CNT_MAC(x) \
- (((x) & BIT_MASK_BCNERR_CNT_MAC) << BIT_SHIFT_BCNERR_CNT_MAC)
- #define BITS_BCNERR_CNT_MAC \
- (BIT_MASK_BCNERR_CNT_MAC << BIT_SHIFT_BCNERR_CNT_MAC)
- #define BIT_CLEAR_BCNERR_CNT_MAC(x) ((x) & (~BITS_BCNERR_CNT_MAC))
- #define BIT_GET_BCNERR_CNT_MAC(x) \
- (((x) >> BIT_SHIFT_BCNERR_CNT_MAC) & BIT_MASK_BCNERR_CNT_MAC)
- #define BIT_SET_BCNERR_CNT_MAC(x, v) \
- (BIT_CLEAR_BCNERR_CNT_MAC(x) | BIT_BCNERR_CNT_MAC(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_NAN_BCNSPACE (Offset 0x05D8) */
- #define BIT_SHIFT_BCN_SPACE3 0
- #define BIT_MASK_BCN_SPACE3 0xffff
- #define BIT_BCN_SPACE3(x) (((x) & BIT_MASK_BCN_SPACE3) << BIT_SHIFT_BCN_SPACE3)
- #define BITS_BCN_SPACE3 (BIT_MASK_BCN_SPACE3 << BIT_SHIFT_BCN_SPACE3)
- #define BIT_CLEAR_BCN_SPACE3(x) ((x) & (~BITS_BCN_SPACE3))
- #define BIT_GET_BCN_SPACE3(x) \
- (((x) >> BIT_SHIFT_BCN_SPACE3) & BIT_MASK_BCN_SPACE3)
- #define BIT_SET_BCN_SPACE3(x, v) (BIT_CLEAR_BCN_SPACE3(x) | BIT_BCN_SPACE3(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BCNERR_CNT (Offset 0x05D8) */
- #define BIT_SHIFT_BCNERR_CNT_CCA 0
- #define BIT_MASK_BCNERR_CNT_CCA 0xff
- #define BIT_BCNERR_CNT_CCA(x) \
- (((x) & BIT_MASK_BCNERR_CNT_CCA) << BIT_SHIFT_BCNERR_CNT_CCA)
- #define BITS_BCNERR_CNT_CCA \
- (BIT_MASK_BCNERR_CNT_CCA << BIT_SHIFT_BCNERR_CNT_CCA)
- #define BIT_CLEAR_BCNERR_CNT_CCA(x) ((x) & (~BITS_BCNERR_CNT_CCA))
- #define BIT_GET_BCNERR_CNT_CCA(x) \
- (((x) >> BIT_SHIFT_BCNERR_CNT_CCA) & BIT_MASK_BCNERR_CNT_CCA)
- #define BIT_SET_BCNERR_CNT_CCA(x, v) \
- (BIT_CLEAR_BCNERR_CNT_CCA(x) | BIT_BCNERR_CNT_CCA(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_NAN_SETTING1 (Offset 0x05DC) */
- #define BIT_SHIFT_SYNCBCN_RXNUM 27
- #define BIT_MASK_SYNCBCN_RXNUM 0x1f
- #define BIT_SYNCBCN_RXNUM(x) \
- (((x) & BIT_MASK_SYNCBCN_RXNUM) << BIT_SHIFT_SYNCBCN_RXNUM)
- #define BITS_SYNCBCN_RXNUM (BIT_MASK_SYNCBCN_RXNUM << BIT_SHIFT_SYNCBCN_RXNUM)
- #define BIT_CLEAR_SYNCBCN_RXNUM(x) ((x) & (~BITS_SYNCBCN_RXNUM))
- #define BIT_GET_SYNCBCN_RXNUM(x) \
- (((x) >> BIT_SHIFT_SYNCBCN_RXNUM) & BIT_MASK_SYNCBCN_RXNUM)
- #define BIT_SET_SYNCBCN_RXNUM(x, v) \
- (BIT_CLEAR_SYNCBCN_RXNUM(x) | BIT_SYNCBCN_RXNUM(v))
- #define BIT_DW_END_EARLY BIT(26)
- #define BIT_SHIFT_NAN_ROLE 24
- #define BIT_MASK_NAN_ROLE 0x3
- #define BIT_NAN_ROLE(x) (((x) & BIT_MASK_NAN_ROLE) << BIT_SHIFT_NAN_ROLE)
- #define BITS_NAN_ROLE (BIT_MASK_NAN_ROLE << BIT_SHIFT_NAN_ROLE)
- #define BIT_CLEAR_NAN_ROLE(x) ((x) & (~BITS_NAN_ROLE))
- #define BIT_GET_NAN_ROLE(x) (((x) >> BIT_SHIFT_NAN_ROLE) & BIT_MASK_NAN_ROLE)
- #define BIT_SET_NAN_ROLE(x, v) (BIT_CLEAR_NAN_ROLE(x) | BIT_NAN_ROLE(v))
- #define BIT_SHIFT_MSLOT_EVTQ 16
- #define BIT_MASK_MSLOT_EVTQ 0xff
- #define BIT_MSLOT_EVTQ(x) (((x) & BIT_MASK_MSLOT_EVTQ) << BIT_SHIFT_MSLOT_EVTQ)
- #define BITS_MSLOT_EVTQ (BIT_MASK_MSLOT_EVTQ << BIT_SHIFT_MSLOT_EVTQ)
- #define BIT_CLEAR_MSLOT_EVTQ(x) ((x) & (~BITS_MSLOT_EVTQ))
- #define BIT_GET_MSLOT_EVTQ(x) \
- (((x) >> BIT_SHIFT_MSLOT_EVTQ) & BIT_MASK_MSLOT_EVTQ)
- #define BIT_SET_MSLOT_EVTQ(x, v) (BIT_CLEAR_MSLOT_EVTQ(x) | BIT_MSLOT_EVTQ(v))
- #define BIT_SHIFT_MDW_EVTQ 8
- #define BIT_MASK_MDW_EVTQ 0xff
- #define BIT_MDW_EVTQ(x) (((x) & BIT_MASK_MDW_EVTQ) << BIT_SHIFT_MDW_EVTQ)
- #define BITS_MDW_EVTQ (BIT_MASK_MDW_EVTQ << BIT_SHIFT_MDW_EVTQ)
- #define BIT_CLEAR_MDW_EVTQ(x) ((x) & (~BITS_MDW_EVTQ))
- #define BIT_GET_MDW_EVTQ(x) (((x) >> BIT_SHIFT_MDW_EVTQ) & BIT_MASK_MDW_EVTQ)
- #define BIT_SET_MDW_EVTQ(x, v) (BIT_CLEAR_MDW_EVTQ(x) | BIT_MDW_EVTQ(v))
- #define BIT_SHIFT_HC 0
- #define BIT_MASK_HC 0xff
- #define BIT_HC(x) (((x) & BIT_MASK_HC) << BIT_SHIFT_HC)
- #define BITS_HC (BIT_MASK_HC << BIT_SHIFT_HC)
- #define BIT_CLEAR_HC(x) ((x) & (~BITS_HC))
- #define BIT_GET_HC(x) (((x) >> BIT_SHIFT_HC) & BIT_MASK_HC)
- #define BIT_SET_HC(x, v) (BIT_CLEAR_HC(x) | BIT_HC(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_NOA_PARAM (Offset 0x05E0) */
- #define BIT_SHIFT_NOA_COUNT (96 & CPU_OPT_WIDTH)
- #define BIT_MASK_NOA_COUNT 0xff
- #define BIT_NOA_COUNT(x) (((x) & BIT_MASK_NOA_COUNT) << BIT_SHIFT_NOA_COUNT)
- #define BITS_NOA_COUNT (BIT_MASK_NOA_COUNT << BIT_SHIFT_NOA_COUNT)
- #define BIT_CLEAR_NOA_COUNT(x) ((x) & (~BITS_NOA_COUNT))
- #define BIT_GET_NOA_COUNT(x) (((x) >> BIT_SHIFT_NOA_COUNT) & BIT_MASK_NOA_COUNT)
- #define BIT_SET_NOA_COUNT(x, v) (BIT_CLEAR_NOA_COUNT(x) | BIT_NOA_COUNT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_NOA_PARAM (Offset 0x05E0) */
- #define BIT_SHIFT_NOA_DURATION 0
- #define BIT_MASK_NOA_DURATION 0xffffffffL
- #define BIT_NOA_DURATION(x) \
- (((x) & BIT_MASK_NOA_DURATION) << BIT_SHIFT_NOA_DURATION)
- #define BITS_NOA_DURATION (BIT_MASK_NOA_DURATION << BIT_SHIFT_NOA_DURATION)
- #define BIT_CLEAR_NOA_DURATION(x) ((x) & (~BITS_NOA_DURATION))
- #define BIT_GET_NOA_DURATION(x) \
- (((x) >> BIT_SHIFT_NOA_DURATION) & BIT_MASK_NOA_DURATION)
- #define BIT_SET_NOA_DURATION(x, v) \
- (BIT_CLEAR_NOA_DURATION(x) | BIT_NOA_DURATION(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_NOA_PARAM (Offset 0x05E0) */
- #define BIT_SHIFT_NOA_DURATION_V1 0
- #define BIT_MASK_NOA_DURATION_V1 0xffffffffL
- #define BIT_NOA_DURATION_V1(x) \
- (((x) & BIT_MASK_NOA_DURATION_V1) << BIT_SHIFT_NOA_DURATION_V1)
- #define BITS_NOA_DURATION_V1 \
- (BIT_MASK_NOA_DURATION_V1 << BIT_SHIFT_NOA_DURATION_V1)
- #define BIT_CLEAR_NOA_DURATION_V1(x) ((x) & (~BITS_NOA_DURATION_V1))
- #define BIT_GET_NOA_DURATION_V1(x) \
- (((x) >> BIT_SHIFT_NOA_DURATION_V1) & BIT_MASK_NOA_DURATION_V1)
- #define BIT_SET_NOA_DURATION_V1(x, v) \
- (BIT_CLEAR_NOA_DURATION_V1(x) | BIT_NOA_DURATION_V1(v))
- /* 2 REG_NOA_PARAM_1 (Offset 0x05E4) */
- #define BIT_SHIFT_NOA_INTERVAL_V1 0
- #define BIT_MASK_NOA_INTERVAL_V1 0xffffffffL
- #define BIT_NOA_INTERVAL_V1(x) \
- (((x) & BIT_MASK_NOA_INTERVAL_V1) << BIT_SHIFT_NOA_INTERVAL_V1)
- #define BITS_NOA_INTERVAL_V1 \
- (BIT_MASK_NOA_INTERVAL_V1 << BIT_SHIFT_NOA_INTERVAL_V1)
- #define BIT_CLEAR_NOA_INTERVAL_V1(x) ((x) & (~BITS_NOA_INTERVAL_V1))
- #define BIT_GET_NOA_INTERVAL_V1(x) \
- (((x) >> BIT_SHIFT_NOA_INTERVAL_V1) & BIT_MASK_NOA_INTERVAL_V1)
- #define BIT_SET_NOA_INTERVAL_V1(x, v) \
- (BIT_CLEAR_NOA_INTERVAL_V1(x) | BIT_NOA_INTERVAL_V1(v))
- /* 2 REG_NOA_PARAM_2 (Offset 0x05E8) */
- #define BIT_SHIFT_NOA_START_TIME_V1 0
- #define BIT_MASK_NOA_START_TIME_V1 0xffffffffL
- #define BIT_NOA_START_TIME_V1(x) \
- (((x) & BIT_MASK_NOA_START_TIME_V1) << BIT_SHIFT_NOA_START_TIME_V1)
- #define BITS_NOA_START_TIME_V1 \
- (BIT_MASK_NOA_START_TIME_V1 << BIT_SHIFT_NOA_START_TIME_V1)
- #define BIT_CLEAR_NOA_START_TIME_V1(x) ((x) & (~BITS_NOA_START_TIME_V1))
- #define BIT_GET_NOA_START_TIME_V1(x) \
- (((x) >> BIT_SHIFT_NOA_START_TIME_V1) & BIT_MASK_NOA_START_TIME_V1)
- #define BIT_SET_NOA_START_TIME_V1(x, v) \
- (BIT_CLEAR_NOA_START_TIME_V1(x) | BIT_NOA_START_TIME_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_DBG_INFO (Offset 0x05E8) */
- #define BIT_SHIFT_MU_DBG_INFO 0
- #define BIT_MASK_MU_DBG_INFO 0xffffffffL
- #define BIT_MU_DBG_INFO(x) \
- (((x) & BIT_MASK_MU_DBG_INFO) << BIT_SHIFT_MU_DBG_INFO)
- #define BITS_MU_DBG_INFO (BIT_MASK_MU_DBG_INFO << BIT_SHIFT_MU_DBG_INFO)
- #define BIT_CLEAR_MU_DBG_INFO(x) ((x) & (~BITS_MU_DBG_INFO))
- #define BIT_GET_MU_DBG_INFO(x) \
- (((x) >> BIT_SHIFT_MU_DBG_INFO) & BIT_MASK_MU_DBG_INFO)
- #define BIT_SET_MU_DBG_INFO(x, v) \
- (BIT_CLEAR_MU_DBG_INFO(x) | BIT_MU_DBG_INFO(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_NOA_PARAM_3 (Offset 0x05EC) */
- #define BIT_SHIFT_NOA_COUNT_V3 0
- #define BIT_MASK_NOA_COUNT_V3 0xff
- #define BIT_NOA_COUNT_V3(x) \
- (((x) & BIT_MASK_NOA_COUNT_V3) << BIT_SHIFT_NOA_COUNT_V3)
- #define BITS_NOA_COUNT_V3 (BIT_MASK_NOA_COUNT_V3 << BIT_SHIFT_NOA_COUNT_V3)
- #define BIT_CLEAR_NOA_COUNT_V3(x) ((x) & (~BITS_NOA_COUNT_V3))
- #define BIT_GET_NOA_COUNT_V3(x) \
- (((x) >> BIT_SHIFT_NOA_COUNT_V3) & BIT_MASK_NOA_COUNT_V3)
- #define BIT_SET_NOA_COUNT_V3(x, v) \
- (BIT_CLEAR_NOA_COUNT_V3(x) | BIT_NOA_COUNT_V3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NOA_PARAM_3 (Offset 0x05EC) */
- #define BIT_SHIFT_NOA_COUNT_V1 0
- #define BIT_MASK_NOA_COUNT_V1 0xffffffffL
- #define BIT_NOA_COUNT_V1(x) \
- (((x) & BIT_MASK_NOA_COUNT_V1) << BIT_SHIFT_NOA_COUNT_V1)
- #define BITS_NOA_COUNT_V1 (BIT_MASK_NOA_COUNT_V1 << BIT_SHIFT_NOA_COUNT_V1)
- #define BIT_CLEAR_NOA_COUNT_V1(x) ((x) & (~BITS_NOA_COUNT_V1))
- #define BIT_GET_NOA_COUNT_V1(x) \
- (((x) >> BIT_SHIFT_NOA_COUNT_V1) & BIT_MASK_NOA_COUNT_V1)
- #define BIT_SET_NOA_COUNT_V1(x, v) \
- (BIT_CLEAR_NOA_COUNT_V1(x) | BIT_NOA_COUNT_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_DBG_INFO_1 (Offset 0x05EC) */
- #define BIT_SHIFT_MU_DBG_INFO_1 0
- #define BIT_MASK_MU_DBG_INFO_1 0xffffffffL
- #define BIT_MU_DBG_INFO_1(x) \
- (((x) & BIT_MASK_MU_DBG_INFO_1) << BIT_SHIFT_MU_DBG_INFO_1)
- #define BITS_MU_DBG_INFO_1 (BIT_MASK_MU_DBG_INFO_1 << BIT_SHIFT_MU_DBG_INFO_1)
- #define BIT_CLEAR_MU_DBG_INFO_1(x) ((x) & (~BITS_MU_DBG_INFO_1))
- #define BIT_GET_MU_DBG_INFO_1(x) \
- (((x) >> BIT_SHIFT_MU_DBG_INFO_1) & BIT_MASK_MU_DBG_INFO_1)
- #define BIT_SET_MU_DBG_INFO_1(x, v) \
- (BIT_CLEAR_MU_DBG_INFO_1(x) | BIT_MU_DBG_INFO_1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_NOA_SUBIE (Offset 0x05ED) */
- #define BIT_MORE_NOA_DESC BIT(19)
- #define BIT_NOA_DESC1_VALID BIT(18)
- #define BIT_NOA_DESC0_VALID BIT(17)
- #define BIT_NOA_HEAD_VALID BIT(16)
- #define BIT_NOA_OPP_PS BIT(15)
- #define BIT_SHIFT_NOA_CTW 8
- #define BIT_MASK_NOA_CTW 0x7f
- #define BIT_NOA_CTW(x) (((x) & BIT_MASK_NOA_CTW) << BIT_SHIFT_NOA_CTW)
- #define BITS_NOA_CTW (BIT_MASK_NOA_CTW << BIT_SHIFT_NOA_CTW)
- #define BIT_CLEAR_NOA_CTW(x) ((x) & (~BITS_NOA_CTW))
- #define BIT_GET_NOA_CTW(x) (((x) >> BIT_SHIFT_NOA_CTW) & BIT_MASK_NOA_CTW)
- #define BIT_SET_NOA_CTW(x, v) (BIT_CLEAR_NOA_CTW(x) | BIT_NOA_CTW(v))
- #define BIT_SHIFT_NOA_INDEX 0
- #define BIT_MASK_NOA_INDEX 0xff
- #define BIT_NOA_INDEX(x) (((x) & BIT_MASK_NOA_INDEX) << BIT_SHIFT_NOA_INDEX)
- #define BITS_NOA_INDEX (BIT_MASK_NOA_INDEX << BIT_SHIFT_NOA_INDEX)
- #define BIT_CLEAR_NOA_INDEX(x) ((x) & (~BITS_NOA_INDEX))
- #define BIT_GET_NOA_INDEX(x) (((x) >> BIT_SHIFT_NOA_INDEX) & BIT_MASK_NOA_INDEX)
- #define BIT_SET_NOA_INDEX(x, v) (BIT_CLEAR_NOA_INDEX(x) | BIT_NOA_INDEX(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2P_RST (Offset 0x05F0) */
- #define BIT_P2P2_PWR_RST1 BIT(5)
- #define BIT_P2P2_PWR_RST0 BIT(4)
- #define BIT_P2P1_PWR_RST1 BIT(3)
- #define BIT_P2P1_PWR_RST0 BIT(2)
- #define BIT_P2P_PWR_RST1_V1 BIT(1)
- #define BIT_P2P_PWR_RST0_V1 BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SCH_DBG_SEL (Offset 0x05F0) */
- #define BIT_SHIFT_SCH_DBG_SEL 0
- #define BIT_MASK_SCH_DBG_SEL 0xff
- #define BIT_SCH_DBG_SEL(x) \
- (((x) & BIT_MASK_SCH_DBG_SEL) << BIT_SHIFT_SCH_DBG_SEL)
- #define BITS_SCH_DBG_SEL (BIT_MASK_SCH_DBG_SEL << BIT_SHIFT_SCH_DBG_SEL)
- #define BIT_CLEAR_SCH_DBG_SEL(x) ((x) & (~BITS_SCH_DBG_SEL))
- #define BIT_GET_SCH_DBG_SEL(x) \
- (((x) >> BIT_SHIFT_SCH_DBG_SEL) & BIT_MASK_SCH_DBG_SEL)
- #define BIT_SET_SCH_DBG_SEL(x, v) \
- (BIT_CLEAR_SCH_DBG_SEL(x) | BIT_SCH_DBG_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SCHEDULER_RST (Offset 0x05F1) */
- #define BIT_MAC_STOP_CPUMGQ BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_SCHEDULER_RST (Offset 0x05F1) */
- #define BIT_SYNC_TSF_NOW BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SCHEDULER_RST (Offset 0x05F1) */
- #define BIT_SYNC_CLI_ONCE_RIGHT_NOW BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SCHEDULER_RST (Offset 0x05F1) */
- #define BIT_EN_P2P_CTWINDOW BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SCHEDULER_RST (Offset 0x05F1) */
- #define BIT_SYNC_CLI BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SCHEDULER_RST (Offset 0x05F1) */
- #define BIT_SYNC_CLI_ONCE_BY_TBTT BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SCHEDULER_RST (Offset 0x05F1) */
- #define BIT_SCHEDULER_RST_V1 BIT(0)
- #define BIT_EN_P2P_BCNQ_AREA BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_DBG_ERR_FLAG (Offset 0x05F2) */
- #define BIT_BCN_PORTID_ERR BIT(2)
- #define BIT_SHIFT_MU_DBG_ERR_FLAG 0
- #define BIT_MASK_MU_DBG_ERR_FLAG 0x3
- #define BIT_MU_DBG_ERR_FLAG(x) \
- (((x) & BIT_MASK_MU_DBG_ERR_FLAG) << BIT_SHIFT_MU_DBG_ERR_FLAG)
- #define BITS_MU_DBG_ERR_FLAG \
- (BIT_MASK_MU_DBG_ERR_FLAG << BIT_SHIFT_MU_DBG_ERR_FLAG)
- #define BIT_CLEAR_MU_DBG_ERR_FLAG(x) ((x) & (~BITS_MU_DBG_ERR_FLAG))
- #define BIT_GET_MU_DBG_ERR_FLAG(x) \
- (((x) >> BIT_SHIFT_MU_DBG_ERR_FLAG) & BIT_MASK_MU_DBG_ERR_FLAG)
- #define BIT_SET_MU_DBG_ERR_FLAG(x, v) \
- (BIT_CLEAR_MU_DBG_ERR_FLAG(x) | BIT_MU_DBG_ERR_FLAG(v))
- /* 2 REG_TX_ERR_RECOVERY_RST (Offset 0x05F3) */
- #define BIT_SHIFT_ERR_RECOVER_CNT 4
- #define BIT_MASK_ERR_RECOVER_CNT 0xf
- #define BIT_ERR_RECOVER_CNT(x) \
- (((x) & BIT_MASK_ERR_RECOVER_CNT) << BIT_SHIFT_ERR_RECOVER_CNT)
- #define BITS_ERR_RECOVER_CNT \
- (BIT_MASK_ERR_RECOVER_CNT << BIT_SHIFT_ERR_RECOVER_CNT)
- #define BIT_CLEAR_ERR_RECOVER_CNT(x) ((x) & (~BITS_ERR_RECOVER_CNT))
- #define BIT_GET_ERR_RECOVER_CNT(x) \
- (((x) >> BIT_SHIFT_ERR_RECOVER_CNT) & BIT_MASK_ERR_RECOVER_CNT)
- #define BIT_SET_ERR_RECOVER_CNT(x, v) \
- (BIT_CLEAR_ERR_RECOVER_CNT(x) | BIT_ERR_RECOVER_CNT(v))
- #define BIT_RX_HANG_ERR BIT(2)
- #define BIT_TX_HANG_ERR BIT(1)
- #define BIT_TX_ERR_RECOVERY_RST BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SCH_DBG (Offset 0x05F4) */
- #define BIT_SHIFT_SCH_DBG 0
- #define BIT_MASK_SCH_DBG 0xffffffffL
- #define BIT_SCH_DBG(x) (((x) & BIT_MASK_SCH_DBG) << BIT_SHIFT_SCH_DBG)
- #define BITS_SCH_DBG (BIT_MASK_SCH_DBG << BIT_SHIFT_SCH_DBG)
- #define BIT_CLEAR_SCH_DBG(x) ((x) & (~BITS_SCH_DBG))
- #define BIT_GET_SCH_DBG(x) (((x) >> BIT_SHIFT_SCH_DBG) & BIT_MASK_SCH_DBG)
- #define BIT_SET_SCH_DBG(x, v) (BIT_CLEAR_SCH_DBG(x) | BIT_SCH_DBG(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SCH_DBG_VALUE (Offset 0x05F4) */
- #define BIT_SHIFT_SCH_DBG_VALUE 0
- #define BIT_MASK_SCH_DBG_VALUE 0xffffffffL
- #define BIT_SCH_DBG_VALUE(x) \
- (((x) & BIT_MASK_SCH_DBG_VALUE) << BIT_SHIFT_SCH_DBG_VALUE)
- #define BITS_SCH_DBG_VALUE (BIT_MASK_SCH_DBG_VALUE << BIT_SHIFT_SCH_DBG_VALUE)
- #define BIT_CLEAR_SCH_DBG_VALUE(x) ((x) & (~BITS_SCH_DBG_VALUE))
- #define BIT_GET_SCH_DBG_VALUE(x) \
- (((x) >> BIT_SHIFT_SCH_DBG_VALUE) & BIT_MASK_SCH_DBG_VALUE)
- #define BIT_SET_SCH_DBG_VALUE(x, v) \
- (BIT_CLEAR_SCH_DBG_VALUE(x) | BIT_SCH_DBG_VALUE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SCH_TXCMD (Offset 0x05F8) */
- #define BIT_DIS_RX_BSSID_FIT BIT(6)
- #define BIT_DIS_TSF_UDT BIT(4)
- #define BIT_SHIFT_SCH_TXCMD 0
- #define BIT_MASK_SCH_TXCMD 0xffffffffL
- #define BIT_SCH_TXCMD(x) (((x) & BIT_MASK_SCH_TXCMD) << BIT_SHIFT_SCH_TXCMD)
- #define BITS_SCH_TXCMD (BIT_MASK_SCH_TXCMD << BIT_SHIFT_SCH_TXCMD)
- #define BIT_CLEAR_SCH_TXCMD(x) ((x) & (~BITS_SCH_TXCMD))
- #define BIT_GET_SCH_TXCMD(x) (((x) >> BIT_SHIFT_SCH_TXCMD) & BIT_MASK_SCH_TXCMD)
- #define BIT_SET_SCH_TXCMD(x, v) (BIT_CLEAR_SCH_TXCMD(x) | BIT_SCH_TXCMD(v))
- #define BIT_SHIFT_TBTT_PROHIBIT_SETUP 0
- #define BIT_MASK_TBTT_PROHIBIT_SETUP 0xf
- #define BIT_TBTT_PROHIBIT_SETUP(x) \
- (((x) & BIT_MASK_TBTT_PROHIBIT_SETUP) << BIT_SHIFT_TBTT_PROHIBIT_SETUP)
- #define BITS_TBTT_PROHIBIT_SETUP \
- (BIT_MASK_TBTT_PROHIBIT_SETUP << BIT_SHIFT_TBTT_PROHIBIT_SETUP)
- #define BIT_CLEAR_TBTT_PROHIBIT_SETUP(x) ((x) & (~BITS_TBTT_PROHIBIT_SETUP))
- #define BIT_GET_TBTT_PROHIBIT_SETUP(x) \
- (((x) >> BIT_SHIFT_TBTT_PROHIBIT_SETUP) & BIT_MASK_TBTT_PROHIBIT_SETUP)
- #define BIT_SET_TBTT_PROHIBIT_SETUP(x, v) \
- (BIT_CLEAR_TBTT_PROHIBIT_SETUP(x) | BIT_TBTT_PROHIBIT_SETUP(v))
- #define BIT_SHIFT_DRVERLYITV 0
- #define BIT_MASK_DRVERLYITV 0xff
- #define BIT_DRVERLYITV(x) (((x) & BIT_MASK_DRVERLYITV) << BIT_SHIFT_DRVERLYITV)
- #define BITS_DRVERLYITV (BIT_MASK_DRVERLYITV << BIT_SHIFT_DRVERLYITV)
- #define BIT_CLEAR_DRVERLYITV(x) ((x) & (~BITS_DRVERLYITV))
- #define BIT_GET_DRVERLYITV(x) \
- (((x) >> BIT_SHIFT_DRVERLYITV) & BIT_MASK_DRVERLYITV)
- #define BIT_SET_DRVERLYITV(x, v) (BIT_CLEAR_DRVERLYITV(x) | BIT_DRVERLYITV(v))
- #define BIT_SHIFT_BCNDMATIM 0
- #define BIT_MASK_BCNDMATIM 0xff
- #define BIT_BCNDMATIM(x) (((x) & BIT_MASK_BCNDMATIM) << BIT_SHIFT_BCNDMATIM)
- #define BITS_BCNDMATIM (BIT_MASK_BCNDMATIM << BIT_SHIFT_BCNDMATIM)
- #define BIT_CLEAR_BCNDMATIM(x) ((x) & (~BITS_BCNDMATIM))
- #define BIT_GET_BCNDMATIM(x) (((x) >> BIT_SHIFT_BCNDMATIM) & BIT_MASK_BCNDMATIM)
- #define BIT_SET_BCNDMATIM(x, v) (BIT_CLEAR_BCNDMATIM(x) | BIT_BCNDMATIM(v))
- #define BIT_SHIFT_CTWND 0
- #define BIT_MASK_CTWND 0xff
- #define BIT_CTWND(x) (((x) & BIT_MASK_CTWND) << BIT_SHIFT_CTWND)
- #define BITS_CTWND (BIT_MASK_CTWND << BIT_SHIFT_CTWND)
- #define BIT_CLEAR_CTWND(x) ((x) & (~BITS_CTWND))
- #define BIT_GET_CTWND(x) (((x) >> BIT_SHIFT_CTWND) & BIT_MASK_CTWND)
- #define BIT_SET_CTWND(x, v) (BIT_CLEAR_CTWND(x) | BIT_CTWND(v))
- #endif
- #if (HALMAC_8821C_SUPPORT)
- /* 2 REG_PAGE5_DUMMY (Offset 0x05FC) */
- #define BIT_ECO_TXOP_BREAK_FORCE_CFEND BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WMAC_CR (Offset 0x0600) */
- #define BIT_APSDOFF_STATUS BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WMAC_CR (Offset 0x0600) */
- #define BIT_APSDOFF BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WMAC_CR (Offset 0x0600) */
- #define BIT_STANDBY_STATUS BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_CR (Offset 0x0600) */
- #define BIT_IC_MACPHY_M BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_FWPKT_CR (Offset 0x0601) */
- #define BIT_FWEN BIT(7)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WMAC_FWPKT_CR (Offset 0x0601) */
- #define BIT_FWRX_EN BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_FWPKT_CR (Offset 0x0601) */
- #define BIT_PHYSTS_PKT_CTRL BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_WMAC_FWPKT_CR (Offset 0x0601) */
- #define BIT_FWFULL_TO_RXFF_EN BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_FWPKT_CR (Offset 0x0601) */
- #define BIT_APPHDR_MIDSRCH_FAIL BIT(4)
- #define BIT_FWPARSING_EN BIT(3)
- #define BIT_SHIFT_APPEND_MHDR_LEN 0
- #define BIT_MASK_APPEND_MHDR_LEN 0x7
- #define BIT_APPEND_MHDR_LEN(x) \
- (((x) & BIT_MASK_APPEND_MHDR_LEN) << BIT_SHIFT_APPEND_MHDR_LEN)
- #define BITS_APPEND_MHDR_LEN \
- (BIT_MASK_APPEND_MHDR_LEN << BIT_SHIFT_APPEND_MHDR_LEN)
- #define BIT_CLEAR_APPEND_MHDR_LEN(x) ((x) & (~BITS_APPEND_MHDR_LEN))
- #define BIT_GET_APPEND_MHDR_LEN(x) \
- (((x) >> BIT_SHIFT_APPEND_MHDR_LEN) & BIT_MASK_APPEND_MHDR_LEN)
- #define BIT_SET_APPEND_MHDR_LEN(x, v) \
- (BIT_CLEAR_APPEND_MHDR_LEN(x) | BIT_APPEND_MHDR_LEN(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_BWOPMODE (Offset 0x0603) */
- #define BIT_WMAC_20MHZBW BIT(2)
- #define BIT_WMAC_M11J BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_EN_RTS_ADDR BIT(31)
- #define BIT_WMAC_DISABLE_CCK BIT(30)
- #define BIT_WMAC_RAW_LEN BIT(29)
- #define BIT_WMAC_NOTX_IN_RXNDP BIT(28)
- #define BIT_WMAC_EN_EOF BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCRPWRMGT_HWCTL_V1 BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_BF_SEL BIT(26)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_BF_SEL BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_ANTMODE_SEL BIT(25)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_RXLEN_SEL BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCRPWRMGT_HWCTL BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCRPWRMGT_HWCTL_EN BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_SMOOTH_VAL BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_EN_SCRAM_INC BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_UNDERFLOWEN_CMPLEN_SEL BIT(21)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_SHIFT_TSFT_CMP 20
- #define BIT_MASK_TSFT_CMP 0xf
- #define BIT_TSFT_CMP(x) (((x) & BIT_MASK_TSFT_CMP) << BIT_SHIFT_TSFT_CMP)
- #define BITS_TSFT_CMP (BIT_MASK_TSFT_CMP << BIT_SHIFT_TSFT_CMP)
- #define BIT_CLEAR_TSFT_CMP(x) ((x) & (~BITS_TSFT_CMP))
- #define BIT_GET_TSFT_CMP(x) (((x) >> BIT_SHIFT_TSFT_CMP) & BIT_MASK_TSFT_CMP)
- #define BIT_SET_TSFT_CMP(x, v) (BIT_CLEAR_TSFT_CMP(x) | BIT_TSFT_CMP(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_FETCH_MPDU_AFTER_WSEC_RDY BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCR_EN_20MST BIT(19)
- #define BIT_WMAC_DIS_SIGTA BIT(18)
- #define BIT_WMAC_DIS_A2B0 BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_SHIFT_TSFT_CMP_CCK 16
- #define BIT_MASK_TSFT_CMP_CCK 0xf
- #define BIT_TSFT_CMP_CCK(x) \
- (((x) & BIT_MASK_TSFT_CMP_CCK) << BIT_SHIFT_TSFT_CMP_CCK)
- #define BITS_TSFT_CMP_CCK (BIT_MASK_TSFT_CMP_CCK << BIT_SHIFT_TSFT_CMP_CCK)
- #define BIT_CLEAR_TSFT_CMP_CCK(x) ((x) & (~BITS_TSFT_CMP_CCK))
- #define BIT_GET_TSFT_CMP_CCK(x) \
- (((x) >> BIT_SHIFT_TSFT_CMP_CCK) & BIT_MASK_TSFT_CMP_CCK)
- #define BIT_SET_TSFT_CMP_CCK(x, v) \
- (BIT_CLEAR_TSFT_CMP_CCK(x) | BIT_TSFT_CMP_CCK(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_MSK_SIGBCRC BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCR_ERRSTEN_3 BIT(15)
- #define BIT_WMAC_TCR_ERRSTEN_2 BIT(14)
- #define BIT_WMAC_TCR_ERRSTEN_1 BIT(13)
- #define BIT_WMAC_TCR_ERRSTEN_0 BIT(12)
- #define BIT_WMAC_TCR_TXSK_PERPKT BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT__TXSK_PERPKT BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_ICV BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_CFEND_FORMAT BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_CFENDFORM BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_CRC BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_PWRBIT_OW_EN BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_PWRMGT_CTL BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCRPWRMGT_HWDATA_EN BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_PWR_ST BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_PWRMGT_VAL BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCR_UPD_TIMIE BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_UPD_TIMIE BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCR_UPD_HGQMD BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_UPD_HGQMD BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_VHTSIGA1_TXPS BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_PAD_SEL BIT(2)
- #define BIT_DIS_GCLK BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_TSFRST BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_WMAC_TCRPWRMGT_HWACT_EN BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_TCR (Offset 0x0604) */
- #define BIT_R_WMAC_TCR_LSIG BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_APP_FCS BIT(31)
- #define BIT_APP_MIC BIT(30)
- #define BIT_APP_ICV BIT(29)
- #define BIT_APP_PHYSTS BIT(28)
- #define BIT_APP_BASSN BIT(27)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_VHT_DACK BIT(26)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_TCPOFLD_EN BIT(25)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_ENMBID BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_ENADDRCAM BIT(24)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_LSIGEN BIT(23)
- #define BIT_MFBEN BIT(22)
- #define BIT_DISCHKPPDLLEN BIT(21)
- #define BIT_PKTCTL_DLEN BIT(20)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_DISGCLK BIT(19)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_TIM_PARSER_EN BIT(18)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_TIMPSR_EN BIT(18)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_BC_MD_EN BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_BCMDINT_EN BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_UC_MD_EN BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_UCMDINT_EN BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_RXSK_PERPKT BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_HTC_LOC_CTRL BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_HTCBFMC BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_AMF BIT(13)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_CHK_PREVTCA2 BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_ACK_WITH_CBSSID_DATA_OPTION BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_ACF BIT(12)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_RPFM_CAM_ENABLE BIT(12)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_ADF BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_TA_BCN BIT(11)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_DISDECMYPKT BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_DISDECNMYPKT BIT(10)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_AICV BIT(9)
- #define BIT_ACRC32 BIT(8)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_CBSSID_BCN BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_CBSSID_MGNT BIT(7)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RCR (Offset 0x0608) */
- #define BIT_CBSSID_DATA BIT(6)
- #define BIT_APWRMGT BIT(5)
- #define BIT_ADD3 BIT(4)
- #define BIT_AB BIT(3)
- #define BIT_AM BIT(2)
- #define BIT_APM BIT(1)
- #define BIT_AAP BIT(0)
- #define BIT_SHIFT_RXPKTLMT 0
- #define BIT_MASK_RXPKTLMT 0x3f
- #define BIT_RXPKTLMT(x) (((x) & BIT_MASK_RXPKTLMT) << BIT_SHIFT_RXPKTLMT)
- #define BITS_RXPKTLMT (BIT_MASK_RXPKTLMT << BIT_SHIFT_RXPKTLMT)
- #define BIT_CLEAR_RXPKTLMT(x) ((x) & (~BITS_RXPKTLMT))
- #define BIT_GET_RXPKTLMT(x) (((x) >> BIT_SHIFT_RXPKTLMT) & BIT_MASK_RXPKTLMT)
- #define BIT_SET_RXPKTLMT(x, v) (BIT_CLEAR_RXPKTLMT(x) | BIT_RXPKTLMT(v))
- /* 2 REG_RX_DLK_TIME (Offset 0x060D) */
- #define BIT_SHIFT_RX_DLK_TIME 0
- #define BIT_MASK_RX_DLK_TIME 0xff
- #define BIT_RX_DLK_TIME(x) \
- (((x) & BIT_MASK_RX_DLK_TIME) << BIT_SHIFT_RX_DLK_TIME)
- #define BITS_RX_DLK_TIME (BIT_MASK_RX_DLK_TIME << BIT_SHIFT_RX_DLK_TIME)
- #define BIT_CLEAR_RX_DLK_TIME(x) ((x) & (~BITS_RX_DLK_TIME))
- #define BIT_GET_RX_DLK_TIME(x) \
- (((x) >> BIT_SHIFT_RX_DLK_TIME) & BIT_MASK_RX_DLK_TIME)
- #define BIT_SET_RX_DLK_TIME(x, v) \
- (BIT_CLEAR_RX_DLK_TIME(x) | BIT_RX_DLK_TIME(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SDIO_RXINT_LEN_TH (Offset 0x1025060E) */
- #define BIT_SHIFT_SDIO_RXINT_LEN_TH 0
- #define BIT_MASK_SDIO_RXINT_LEN_TH 0xff
- #define BIT_SDIO_RXINT_LEN_TH(x) \
- (((x) & BIT_MASK_SDIO_RXINT_LEN_TH) << BIT_SHIFT_SDIO_RXINT_LEN_TH)
- #define BITS_SDIO_RXINT_LEN_TH \
- (BIT_MASK_SDIO_RXINT_LEN_TH << BIT_SHIFT_SDIO_RXINT_LEN_TH)
- #define BIT_CLEAR_SDIO_RXINT_LEN_TH(x) ((x) & (~BITS_SDIO_RXINT_LEN_TH))
- #define BIT_GET_SDIO_RXINT_LEN_TH(x) \
- (((x) >> BIT_SHIFT_SDIO_RXINT_LEN_TH) & BIT_MASK_SDIO_RXINT_LEN_TH)
- #define BIT_SET_SDIO_RXINT_LEN_TH(x, v) \
- (BIT_CLEAR_SDIO_RXINT_LEN_TH(x) | BIT_SDIO_RXINT_LEN_TH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RX_DRVINFO_SZ (Offset 0x060F) */
- #define BIT_APP_PHYSTS_PER_SUBMPDU BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_DRVINFO_SZ (Offset 0x060F) */
- #define BIT_PHYSTS_PER_PKT_MODE BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RX_DRVINFO_SZ (Offset 0x060F) */
- #define BIT_APP_MH_SHIFT_VAL BIT(6)
- #define BIT_WMAC_ENSHIFT BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_DRVINFO_SZ (Offset 0x060F) */
- #define BIT_SHIFT_BITMAP_SSNBK_COUNTER 2
- #define BIT_MASK_BITMAP_SSNBK_COUNTER 0x3f
- #define BIT_BITMAP_SSNBK_COUNTER(x) \
- (((x) & BIT_MASK_BITMAP_SSNBK_COUNTER) \
- << BIT_SHIFT_BITMAP_SSNBK_COUNTER)
- #define BITS_BITMAP_SSNBK_COUNTER \
- (BIT_MASK_BITMAP_SSNBK_COUNTER << BIT_SHIFT_BITMAP_SSNBK_COUNTER)
- #define BIT_CLEAR_BITMAP_SSNBK_COUNTER(x) ((x) & (~BITS_BITMAP_SSNBK_COUNTER))
- #define BIT_GET_BITMAP_SSNBK_COUNTER(x) \
- (((x) >> BIT_SHIFT_BITMAP_SSNBK_COUNTER) & \
- BIT_MASK_BITMAP_SSNBK_COUNTER)
- #define BIT_SET_BITMAP_SSNBK_COUNTER(x, v) \
- (BIT_CLEAR_BITMAP_SSNBK_COUNTER(x) | BIT_BITMAP_SSNBK_COUNTER(v))
- #define BIT_BITMAP_EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_RX_DRVINFO_SZ (Offset 0x060F) */
- #define BIT_SHIFT_DRVINFO_SZ 0
- #define BIT_MASK_DRVINFO_SZ 0xff
- #define BIT_DRVINFO_SZ(x) (((x) & BIT_MASK_DRVINFO_SZ) << BIT_SHIFT_DRVINFO_SZ)
- #define BITS_DRVINFO_SZ (BIT_MASK_DRVINFO_SZ << BIT_SHIFT_DRVINFO_SZ)
- #define BIT_CLEAR_DRVINFO_SZ(x) ((x) & (~BITS_DRVINFO_SZ))
- #define BIT_GET_DRVINFO_SZ(x) \
- (((x) >> BIT_SHIFT_DRVINFO_SZ) & BIT_MASK_DRVINFO_SZ)
- #define BIT_SET_DRVINFO_SZ(x, v) (BIT_CLEAR_DRVINFO_SZ(x) | BIT_DRVINFO_SZ(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_DRVINFO_SZ (Offset 0x060F) */
- #define BIT_SHIFT_DRVINFO_SZ_V1 0
- #define BIT_MASK_DRVINFO_SZ_V1 0xf
- #define BIT_DRVINFO_SZ_V1(x) \
- (((x) & BIT_MASK_DRVINFO_SZ_V1) << BIT_SHIFT_DRVINFO_SZ_V1)
- #define BITS_DRVINFO_SZ_V1 (BIT_MASK_DRVINFO_SZ_V1 << BIT_SHIFT_DRVINFO_SZ_V1)
- #define BIT_CLEAR_DRVINFO_SZ_V1(x) ((x) & (~BITS_DRVINFO_SZ_V1))
- #define BIT_GET_DRVINFO_SZ_V1(x) \
- (((x) >> BIT_SHIFT_DRVINFO_SZ_V1) & BIT_MASK_DRVINFO_SZ_V1)
- #define BIT_SET_DRVINFO_SZ_V1(x, v) \
- (BIT_CLEAR_DRVINFO_SZ_V1(x) | BIT_DRVINFO_SZ_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MACID (Offset 0x0610) */
- #define BIT_SHIFT_MACID 0
- #define BIT_MASK_MACID 0xffffffffffffL
- #define BIT_MACID(x) (((x) & BIT_MASK_MACID) << BIT_SHIFT_MACID)
- #define BITS_MACID (BIT_MASK_MACID << BIT_SHIFT_MACID)
- #define BIT_CLEAR_MACID(x) ((x) & (~BITS_MACID))
- #define BIT_GET_MACID(x) (((x) >> BIT_SHIFT_MACID) & BIT_MASK_MACID)
- #define BIT_SET_MACID(x, v) (BIT_CLEAR_MACID(x) | BIT_MACID(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID (Offset 0x0610) */
- #define BIT_SHIFT_MACID_V1 0
- #define BIT_MASK_MACID_V1 0xffffffffL
- #define BIT_MACID_V1(x) (((x) & BIT_MASK_MACID_V1) << BIT_SHIFT_MACID_V1)
- #define BITS_MACID_V1 (BIT_MASK_MACID_V1 << BIT_SHIFT_MACID_V1)
- #define BIT_CLEAR_MACID_V1(x) ((x) & (~BITS_MACID_V1))
- #define BIT_GET_MACID_V1(x) (((x) >> BIT_SHIFT_MACID_V1) & BIT_MASK_MACID_V1)
- #define BIT_SET_MACID_V1(x, v) (BIT_CLEAR_MACID_V1(x) | BIT_MACID_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MACID_H (Offset 0x0614) */
- #define BIT_SHIFT_MACID_H 0
- #define BIT_MASK_MACID_H 0xffff
- #define BIT_MACID_H(x) (((x) & BIT_MASK_MACID_H) << BIT_SHIFT_MACID_H)
- #define BITS_MACID_H (BIT_MASK_MACID_H << BIT_SHIFT_MACID_H)
- #define BIT_CLEAR_MACID_H(x) ((x) & (~BITS_MACID_H))
- #define BIT_GET_MACID_H(x) (((x) >> BIT_SHIFT_MACID_H) & BIT_MASK_MACID_H)
- #define BIT_SET_MACID_H(x, v) (BIT_CLEAR_MACID_H(x) | BIT_MACID_H(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID_H (Offset 0x0614) */
- #define BIT_SHIFT_MACID_H_V1 0
- #define BIT_MASK_MACID_H_V1 0xffff
- #define BIT_MACID_H_V1(x) (((x) & BIT_MASK_MACID_H_V1) << BIT_SHIFT_MACID_H_V1)
- #define BITS_MACID_H_V1 (BIT_MASK_MACID_H_V1 << BIT_SHIFT_MACID_H_V1)
- #define BIT_CLEAR_MACID_H_V1(x) ((x) & (~BITS_MACID_H_V1))
- #define BIT_GET_MACID_H_V1(x) \
- (((x) >> BIT_SHIFT_MACID_H_V1) & BIT_MASK_MACID_H_V1)
- #define BIT_SET_MACID_H_V1(x, v) (BIT_CLEAR_MACID_H_V1(x) | BIT_MACID_H_V1(v))
- #define BIT_SHIFT_BSSID_H_V1 0
- #define BIT_MASK_BSSID_H_V1 0xffff
- #define BIT_BSSID_H_V1(x) (((x) & BIT_MASK_BSSID_H_V1) << BIT_SHIFT_BSSID_H_V1)
- #define BITS_BSSID_H_V1 (BIT_MASK_BSSID_H_V1 << BIT_SHIFT_BSSID_H_V1)
- #define BIT_CLEAR_BSSID_H_V1(x) ((x) & (~BITS_BSSID_H_V1))
- #define BIT_GET_BSSID_H_V1(x) \
- (((x) >> BIT_SHIFT_BSSID_H_V1) & BIT_MASK_BSSID_H_V1)
- #define BIT_SET_BSSID_H_V1(x, v) (BIT_CLEAR_BSSID_H_V1(x) | BIT_BSSID_H_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_BSSID (Offset 0x0618) */
- #define BIT_SHIFT_BSSID 0
- #define BIT_MASK_BSSID 0xffffffffffffL
- #define BIT_BSSID(x) (((x) & BIT_MASK_BSSID) << BIT_SHIFT_BSSID)
- #define BITS_BSSID (BIT_MASK_BSSID << BIT_SHIFT_BSSID)
- #define BIT_CLEAR_BSSID(x) ((x) & (~BITS_BSSID))
- #define BIT_GET_BSSID(x) (((x) >> BIT_SHIFT_BSSID) & BIT_MASK_BSSID)
- #define BIT_SET_BSSID(x, v) (BIT_CLEAR_BSSID(x) | BIT_BSSID(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BSSID (Offset 0x0618) */
- #define BIT_SHIFT_BSSID_V1 0
- #define BIT_MASK_BSSID_V1 0xffffffffL
- #define BIT_BSSID_V1(x) (((x) & BIT_MASK_BSSID_V1) << BIT_SHIFT_BSSID_V1)
- #define BITS_BSSID_V1 (BIT_MASK_BSSID_V1 << BIT_SHIFT_BSSID_V1)
- #define BIT_CLEAR_BSSID_V1(x) ((x) & (~BITS_BSSID_V1))
- #define BIT_GET_BSSID_V1(x) (((x) >> BIT_SHIFT_BSSID_V1) & BIT_MASK_BSSID_V1)
- #define BIT_SET_BSSID_V1(x, v) (BIT_CLEAR_BSSID_V1(x) | BIT_BSSID_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BSSID_H (Offset 0x061C) */
- #define BIT_SHIFT_BSSID_H 0
- #define BIT_MASK_BSSID_H 0xffff
- #define BIT_BSSID_H(x) (((x) & BIT_MASK_BSSID_H) << BIT_SHIFT_BSSID_H)
- #define BITS_BSSID_H (BIT_MASK_BSSID_H << BIT_SHIFT_BSSID_H)
- #define BIT_CLEAR_BSSID_H(x) ((x) & (~BITS_BSSID_H))
- #define BIT_GET_BSSID_H(x) (((x) >> BIT_SHIFT_BSSID_H) & BIT_MASK_BSSID_H)
- #define BIT_SET_BSSID_H(x, v) (BIT_CLEAR_BSSID_H(x) | BIT_BSSID_H(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MAR (Offset 0x0620) */
- #define BIT_SHIFT_MAR 0
- #define BIT_MASK_MAR 0xffffffffffffffffL
- #define BIT_MAR(x) (((x) & BIT_MASK_MAR) << BIT_SHIFT_MAR)
- #define BITS_MAR (BIT_MASK_MAR << BIT_SHIFT_MAR)
- #define BIT_CLEAR_MAR(x) ((x) & (~BITS_MAR))
- #define BIT_GET_MAR(x) (((x) >> BIT_SHIFT_MAR) & BIT_MASK_MAR)
- #define BIT_SET_MAR(x, v) (BIT_CLEAR_MAR(x) | BIT_MAR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MAR (Offset 0x0620) */
- #define BIT_SHIFT_MAR_V1 0
- #define BIT_MASK_MAR_V1 0xffffffffL
- #define BIT_MAR_V1(x) (((x) & BIT_MASK_MAR_V1) << BIT_SHIFT_MAR_V1)
- #define BITS_MAR_V1 (BIT_MASK_MAR_V1 << BIT_SHIFT_MAR_V1)
- #define BIT_CLEAR_MAR_V1(x) ((x) & (~BITS_MAR_V1))
- #define BIT_GET_MAR_V1(x) (((x) >> BIT_SHIFT_MAR_V1) & BIT_MASK_MAR_V1)
- #define BIT_SET_MAR_V1(x, v) (BIT_CLEAR_MAR_V1(x) | BIT_MAR_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MAR_H (Offset 0x0624) */
- #define BIT_SHIFT_MAR_H 0
- #define BIT_MASK_MAR_H 0xffffffffL
- #define BIT_MAR_H(x) (((x) & BIT_MASK_MAR_H) << BIT_SHIFT_MAR_H)
- #define BITS_MAR_H (BIT_MASK_MAR_H << BIT_SHIFT_MAR_H)
- #define BIT_CLEAR_MAR_H(x) ((x) & (~BITS_MAR_H))
- #define BIT_GET_MAR_H(x) (((x) >> BIT_SHIFT_MAR_H) & BIT_MASK_MAR_H)
- #define BIT_SET_MAR_H(x, v) (BIT_CLEAR_MAR_H(x) | BIT_MAR_H(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MAR_H (Offset 0x0624) */
- #define BIT_SHIFT_MAR_H_V1 0
- #define BIT_MASK_MAR_H_V1 0xffffffffL
- #define BIT_MAR_H_V1(x) (((x) & BIT_MASK_MAR_H_V1) << BIT_SHIFT_MAR_H_V1)
- #define BITS_MAR_H_V1 (BIT_MASK_MAR_H_V1 << BIT_SHIFT_MAR_H_V1)
- #define BIT_CLEAR_MAR_H_V1(x) ((x) & (~BITS_MAR_H_V1))
- #define BIT_GET_MAR_H_V1(x) (((x) >> BIT_SHIFT_MAR_H_V1) & BIT_MASK_MAR_H_V1)
- #define BIT_SET_MAR_H_V1(x, v) (BIT_CLEAR_MAR_H_V1(x) | BIT_MAR_H_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MBIDCAMCFG_1 (Offset 0x0628) */
- #define BIT_MBIDCAM_POLL BIT(31)
- #define BIT_MBIDCAM_WT_EN BIT(30)
- #define BIT_LSIC_TXOP_EN BIT(17)
- #define BIT_SHIFT_MBIDCAM_RWDATA_L 0
- #define BIT_MASK_MBIDCAM_RWDATA_L 0xffffffffL
- #define BIT_MBIDCAM_RWDATA_L(x) \
- (((x) & BIT_MASK_MBIDCAM_RWDATA_L) << BIT_SHIFT_MBIDCAM_RWDATA_L)
- #define BITS_MBIDCAM_RWDATA_L \
- (BIT_MASK_MBIDCAM_RWDATA_L << BIT_SHIFT_MBIDCAM_RWDATA_L)
- #define BIT_CLEAR_MBIDCAM_RWDATA_L(x) ((x) & (~BITS_MBIDCAM_RWDATA_L))
- #define BIT_GET_MBIDCAM_RWDATA_L(x) \
- (((x) >> BIT_SHIFT_MBIDCAM_RWDATA_L) & BIT_MASK_MBIDCAM_RWDATA_L)
- #define BIT_SET_MBIDCAM_RWDATA_L(x, v) \
- (BIT_CLEAR_MBIDCAM_RWDATA_L(x) | BIT_MBIDCAM_RWDATA_L(v))
- #define BIT_SHIFT_MBIDCAM_RWDATA_H 0
- #define BIT_MASK_MBIDCAM_RWDATA_H 0xffff
- #define BIT_MBIDCAM_RWDATA_H(x) \
- (((x) & BIT_MASK_MBIDCAM_RWDATA_H) << BIT_SHIFT_MBIDCAM_RWDATA_H)
- #define BITS_MBIDCAM_RWDATA_H \
- (BIT_MASK_MBIDCAM_RWDATA_H << BIT_SHIFT_MBIDCAM_RWDATA_H)
- #define BIT_CLEAR_MBIDCAM_RWDATA_H(x) ((x) & (~BITS_MBIDCAM_RWDATA_H))
- #define BIT_GET_MBIDCAM_RWDATA_H(x) \
- (((x) >> BIT_SHIFT_MBIDCAM_RWDATA_H) & BIT_MASK_MBIDCAM_RWDATA_H)
- #define BIT_SET_MBIDCAM_RWDATA_H(x, v) \
- (BIT_CLEAR_MBIDCAM_RWDATA_H(x) | BIT_MBIDCAM_RWDATA_H(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_MBIDCAM_CFG (Offset 0x062C) */
- #define BIT_MBIDCAM_RST_V1 BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MBIDCAMCFG_2 (Offset 0x062C) */
- #define BIT_SHIFT_MBIDCAM_ADDR_V1 24
- #define BIT_MASK_MBIDCAM_ADDR_V1 0x3f
- #define BIT_MBIDCAM_ADDR_V1(x) \
- (((x) & BIT_MASK_MBIDCAM_ADDR_V1) << BIT_SHIFT_MBIDCAM_ADDR_V1)
- #define BITS_MBIDCAM_ADDR_V1 \
- (BIT_MASK_MBIDCAM_ADDR_V1 << BIT_SHIFT_MBIDCAM_ADDR_V1)
- #define BIT_CLEAR_MBIDCAM_ADDR_V1(x) ((x) & (~BITS_MBIDCAM_ADDR_V1))
- #define BIT_GET_MBIDCAM_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_MBIDCAM_ADDR_V1) & BIT_MASK_MBIDCAM_ADDR_V1)
- #define BIT_SET_MBIDCAM_ADDR_V1(x, v) \
- (BIT_CLEAR_MBIDCAM_ADDR_V1(x) | BIT_MBIDCAM_ADDR_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_MBIDCAMCFG_2 (Offset 0x062C) */
- #define BIT_SHIFT_MBIDCAM_ADDR_V2 23
- #define BIT_MASK_MBIDCAM_ADDR_V2 0x7f
- #define BIT_MBIDCAM_ADDR_V2(x) \
- (((x) & BIT_MASK_MBIDCAM_ADDR_V2) << BIT_SHIFT_MBIDCAM_ADDR_V2)
- #define BITS_MBIDCAM_ADDR_V2 \
- (BIT_MASK_MBIDCAM_ADDR_V2 << BIT_SHIFT_MBIDCAM_ADDR_V2)
- #define BIT_CLEAR_MBIDCAM_ADDR_V2(x) ((x) & (~BITS_MBIDCAM_ADDR_V2))
- #define BIT_GET_MBIDCAM_ADDR_V2(x) \
- (((x) >> BIT_SHIFT_MBIDCAM_ADDR_V2) & BIT_MASK_MBIDCAM_ADDR_V2)
- #define BIT_SET_MBIDCAM_ADDR_V2(x, v) \
- (BIT_CLEAR_MBIDCAM_ADDR_V2(x) | BIT_MBIDCAM_ADDR_V2(v))
- #define BIT_MBIDCAM_RST BIT(19)
- #define BIT_MBIDCAM_VALID_V1 BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_MBIDCAMCFG_2 (Offset 0x062C) */
- #define BIT_REPEAT_MODE_EN BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WMAC_DEBUG_SEL (Offset 0x062C) */
- #define BIT_SHIFT_WMAC_ARB_DBG_SEL 3
- #define BIT_MASK_WMAC_ARB_DBG_SEL 0x3
- #define BIT_WMAC_ARB_DBG_SEL(x) \
- (((x) & BIT_MASK_WMAC_ARB_DBG_SEL) << BIT_SHIFT_WMAC_ARB_DBG_SEL)
- #define BITS_WMAC_ARB_DBG_SEL \
- (BIT_MASK_WMAC_ARB_DBG_SEL << BIT_SHIFT_WMAC_ARB_DBG_SEL)
- #define BIT_CLEAR_WMAC_ARB_DBG_SEL(x) ((x) & (~BITS_WMAC_ARB_DBG_SEL))
- #define BIT_GET_WMAC_ARB_DBG_SEL(x) \
- (((x) >> BIT_SHIFT_WMAC_ARB_DBG_SEL) & BIT_MASK_WMAC_ARB_DBG_SEL)
- #define BIT_SET_WMAC_ARB_DBG_SEL(x, v) \
- (BIT_CLEAR_WMAC_ARB_DBG_SEL(x) | BIT_WMAC_ARB_DBG_SEL(v))
- #define BIT_WMAC_EXT_DBG_SEL BIT(2)
- #define BIT_SHIFT_WMAC_MU_DBGSEL_V1 0
- #define BIT_MASK_WMAC_MU_DBGSEL_V1 0x3
- #define BIT_WMAC_MU_DBGSEL_V1(x) \
- (((x) & BIT_MASK_WMAC_MU_DBGSEL_V1) << BIT_SHIFT_WMAC_MU_DBGSEL_V1)
- #define BITS_WMAC_MU_DBGSEL_V1 \
- (BIT_MASK_WMAC_MU_DBGSEL_V1 << BIT_SHIFT_WMAC_MU_DBGSEL_V1)
- #define BIT_CLEAR_WMAC_MU_DBGSEL_V1(x) ((x) & (~BITS_WMAC_MU_DBGSEL_V1))
- #define BIT_GET_WMAC_MU_DBGSEL_V1(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_DBGSEL_V1) & BIT_MASK_WMAC_MU_DBGSEL_V1)
- #define BIT_SET_WMAC_MU_DBGSEL_V1(x, v) \
- (BIT_CLEAR_WMAC_MU_DBGSEL_V1(x) | BIT_WMAC_MU_DBGSEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MCU_TEST_1 (Offset 0x0630) */
- #define BIT_SHIFT_MCU_RSVD 0
- #define BIT_MASK_MCU_RSVD 0xffffffffL
- #define BIT_MCU_RSVD(x) (((x) & BIT_MASK_MCU_RSVD) << BIT_SHIFT_MCU_RSVD)
- #define BITS_MCU_RSVD (BIT_MASK_MCU_RSVD << BIT_SHIFT_MCU_RSVD)
- #define BIT_CLEAR_MCU_RSVD(x) ((x) & (~BITS_MCU_RSVD))
- #define BIT_GET_MCU_RSVD(x) (((x) >> BIT_SHIFT_MCU_RSVD) & BIT_MASK_MCU_RSVD)
- #define BIT_SET_MCU_RSVD(x, v) (BIT_CLEAR_MCU_RSVD(x) | BIT_MCU_RSVD(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_TCR_TSFT_OFS (Offset 0x0630) */
- #define BIT_SHIFT_WMAC_TCR_TSFT_OFS 0
- #define BIT_MASK_WMAC_TCR_TSFT_OFS 0xffff
- #define BIT_WMAC_TCR_TSFT_OFS(x) \
- (((x) & BIT_MASK_WMAC_TCR_TSFT_OFS) << BIT_SHIFT_WMAC_TCR_TSFT_OFS)
- #define BITS_WMAC_TCR_TSFT_OFS \
- (BIT_MASK_WMAC_TCR_TSFT_OFS << BIT_SHIFT_WMAC_TCR_TSFT_OFS)
- #define BIT_CLEAR_WMAC_TCR_TSFT_OFS(x) ((x) & (~BITS_WMAC_TCR_TSFT_OFS))
- #define BIT_GET_WMAC_TCR_TSFT_OFS(x) \
- (((x) >> BIT_SHIFT_WMAC_TCR_TSFT_OFS) & BIT_MASK_WMAC_TCR_TSFT_OFS)
- #define BIT_SET_WMAC_TCR_TSFT_OFS(x, v) \
- (BIT_CLEAR_WMAC_TCR_TSFT_OFS(x) | BIT_WMAC_TCR_TSFT_OFS(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_UDF_THSD (Offset 0x0632) */
- #define BIT_UDF_THSD_V1 BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_UDF_THSD (Offset 0x0632) */
- #define BIT_SHIFT_UDF_THSD 0
- #define BIT_MASK_UDF_THSD 0xff
- #define BIT_UDF_THSD(x) (((x) & BIT_MASK_UDF_THSD) << BIT_SHIFT_UDF_THSD)
- #define BITS_UDF_THSD (BIT_MASK_UDF_THSD << BIT_SHIFT_UDF_THSD)
- #define BIT_CLEAR_UDF_THSD(x) ((x) & (~BITS_UDF_THSD))
- #define BIT_GET_UDF_THSD(x) (((x) >> BIT_SHIFT_UDF_THSD) & BIT_MASK_UDF_THSD)
- #define BIT_SET_UDF_THSD(x, v) (BIT_CLEAR_UDF_THSD(x) | BIT_UDF_THSD(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_UDF_THSD (Offset 0x0632) */
- #define BIT_SHIFT_UDF_THSD_VALUE 0
- #define BIT_MASK_UDF_THSD_VALUE 0x7f
- #define BIT_UDF_THSD_VALUE(x) \
- (((x) & BIT_MASK_UDF_THSD_VALUE) << BIT_SHIFT_UDF_THSD_VALUE)
- #define BITS_UDF_THSD_VALUE \
- (BIT_MASK_UDF_THSD_VALUE << BIT_SHIFT_UDF_THSD_VALUE)
- #define BIT_CLEAR_UDF_THSD_VALUE(x) ((x) & (~BITS_UDF_THSD_VALUE))
- #define BIT_GET_UDF_THSD_VALUE(x) \
- (((x) >> BIT_SHIFT_UDF_THSD_VALUE) & BIT_MASK_UDF_THSD_VALUE)
- #define BIT_SET_UDF_THSD_VALUE(x, v) \
- (BIT_CLEAR_UDF_THSD_VALUE(x) | BIT_UDF_THSD_VALUE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ZLD_NUM (Offset 0x0633) */
- #define BIT_SHIFT_ZLD_NUM 0
- #define BIT_MASK_ZLD_NUM 0xff
- #define BIT_ZLD_NUM(x) (((x) & BIT_MASK_ZLD_NUM) << BIT_SHIFT_ZLD_NUM)
- #define BITS_ZLD_NUM (BIT_MASK_ZLD_NUM << BIT_SHIFT_ZLD_NUM)
- #define BIT_CLEAR_ZLD_NUM(x) ((x) & (~BITS_ZLD_NUM))
- #define BIT_GET_ZLD_NUM(x) (((x) >> BIT_SHIFT_ZLD_NUM) & BIT_MASK_ZLD_NUM)
- #define BIT_SET_ZLD_NUM(x, v) (BIT_CLEAR_ZLD_NUM(x) | BIT_ZLD_NUM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MCU_TEST_2 (Offset 0x0634) */
- #define BIT_SHIFT_MCU_RSVD_2 0
- #define BIT_MASK_MCU_RSVD_2 0xffffffffL
- #define BIT_MCU_RSVD_2(x) (((x) & BIT_MASK_MCU_RSVD_2) << BIT_SHIFT_MCU_RSVD_2)
- #define BITS_MCU_RSVD_2 (BIT_MASK_MCU_RSVD_2 << BIT_SHIFT_MCU_RSVD_2)
- #define BIT_CLEAR_MCU_RSVD_2(x) ((x) & (~BITS_MCU_RSVD_2))
- #define BIT_GET_MCU_RSVD_2(x) \
- (((x) >> BIT_SHIFT_MCU_RSVD_2) & BIT_MASK_MCU_RSVD_2)
- #define BIT_SET_MCU_RSVD_2(x, v) (BIT_CLEAR_MCU_RSVD_2(x) | BIT_MCU_RSVD_2(v))
- #define BIT_SHIFT_WKFCAM_NUM 0
- #define BIT_MASK_WKFCAM_NUM 0x7f
- #define BIT_WKFCAM_NUM(x) (((x) & BIT_MASK_WKFCAM_NUM) << BIT_SHIFT_WKFCAM_NUM)
- #define BITS_WKFCAM_NUM (BIT_MASK_WKFCAM_NUM << BIT_SHIFT_WKFCAM_NUM)
- #define BIT_CLEAR_WKFCAM_NUM(x) ((x) & (~BITS_WKFCAM_NUM))
- #define BIT_GET_WKFCAM_NUM(x) \
- (((x) >> BIT_SHIFT_WKFCAM_NUM) & BIT_MASK_WKFCAM_NUM)
- #define BIT_SET_WKFCAM_NUM(x, v) (BIT_CLEAR_WKFCAM_NUM(x) | BIT_WKFCAM_NUM(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_STMP_THSD (Offset 0x0634) */
- #define BIT_SHIFT_STMP_THSD 0
- #define BIT_MASK_STMP_THSD 0xff
- #define BIT_STMP_THSD(x) (((x) & BIT_MASK_STMP_THSD) << BIT_SHIFT_STMP_THSD)
- #define BITS_STMP_THSD (BIT_MASK_STMP_THSD << BIT_SHIFT_STMP_THSD)
- #define BIT_CLEAR_STMP_THSD(x) ((x) & (~BITS_STMP_THSD))
- #define BIT_GET_STMP_THSD(x) (((x) >> BIT_SHIFT_STMP_THSD) & BIT_MASK_STMP_THSD)
- #define BIT_SET_STMP_THSD(x, v) (BIT_CLEAR_STMP_THSD(x) | BIT_STMP_THSD(v))
- /* 2 REG_WMAC_TXTIMEOUT (Offset 0x0635) */
- #define BIT_SHIFT_WMAC_TXTIMEOUT 0
- #define BIT_MASK_WMAC_TXTIMEOUT 0xff
- #define BIT_WMAC_TXTIMEOUT(x) \
- (((x) & BIT_MASK_WMAC_TXTIMEOUT) << BIT_SHIFT_WMAC_TXTIMEOUT)
- #define BITS_WMAC_TXTIMEOUT \
- (BIT_MASK_WMAC_TXTIMEOUT << BIT_SHIFT_WMAC_TXTIMEOUT)
- #define BIT_CLEAR_WMAC_TXTIMEOUT(x) ((x) & (~BITS_WMAC_TXTIMEOUT))
- #define BIT_GET_WMAC_TXTIMEOUT(x) \
- (((x) >> BIT_SHIFT_WMAC_TXTIMEOUT) & BIT_MASK_WMAC_TXTIMEOUT)
- #define BIT_SET_WMAC_TXTIMEOUT(x, v) \
- (BIT_CLEAR_WMAC_TXTIMEOUT(x) | BIT_WMAC_TXTIMEOUT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_MCU_TEST_2_V1 (Offset 0x0636) */
- #define BIT_SHIFT_MCU_RSVD_2_V1 0
- #define BIT_MASK_MCU_RSVD_2_V1 0xffff
- #define BIT_MCU_RSVD_2_V1(x) \
- (((x) & BIT_MASK_MCU_RSVD_2_V1) << BIT_SHIFT_MCU_RSVD_2_V1)
- #define BITS_MCU_RSVD_2_V1 (BIT_MASK_MCU_RSVD_2_V1 << BIT_SHIFT_MCU_RSVD_2_V1)
- #define BIT_CLEAR_MCU_RSVD_2_V1(x) ((x) & (~BITS_MCU_RSVD_2_V1))
- #define BIT_GET_MCU_RSVD_2_V1(x) \
- (((x) >> BIT_SHIFT_MCU_RSVD_2_V1) & BIT_MASK_MCU_RSVD_2_V1)
- #define BIT_SET_MCU_RSVD_2_V1(x, v) \
- (BIT_CLEAR_MCU_RSVD_2_V1(x) | BIT_MCU_RSVD_2_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_USTIME_EDCA (Offset 0x0638) */
- #define BIT_SHIFT_USTIME_EDCA 0
- #define BIT_MASK_USTIME_EDCA 0xff
- #define BIT_USTIME_EDCA(x) \
- (((x) & BIT_MASK_USTIME_EDCA) << BIT_SHIFT_USTIME_EDCA)
- #define BITS_USTIME_EDCA (BIT_MASK_USTIME_EDCA << BIT_SHIFT_USTIME_EDCA)
- #define BIT_CLEAR_USTIME_EDCA(x) ((x) & (~BITS_USTIME_EDCA))
- #define BIT_GET_USTIME_EDCA(x) \
- (((x) >> BIT_SHIFT_USTIME_EDCA) & BIT_MASK_USTIME_EDCA)
- #define BIT_SET_USTIME_EDCA(x, v) \
- (BIT_CLEAR_USTIME_EDCA(x) | BIT_USTIME_EDCA(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_USTIME_EDCA (Offset 0x0638) */
- #define BIT_SHIFT_USTIME 0
- #define BIT_MASK_USTIME 0xff
- #define BIT_USTIME(x) (((x) & BIT_MASK_USTIME) << BIT_SHIFT_USTIME)
- #define BITS_USTIME (BIT_MASK_USTIME << BIT_SHIFT_USTIME)
- #define BIT_CLEAR_USTIME(x) ((x) & (~BITS_USTIME))
- #define BIT_GET_USTIME(x) (((x) >> BIT_SHIFT_USTIME) & BIT_MASK_USTIME)
- #define BIT_SET_USTIME(x, v) (BIT_CLEAR_USTIME(x) | BIT_USTIME(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_USTIME_EDCA (Offset 0x0638) */
- #define BIT_SHIFT_USTIME_EDCA_V1 0
- #define BIT_MASK_USTIME_EDCA_V1 0x1ff
- #define BIT_USTIME_EDCA_V1(x) \
- (((x) & BIT_MASK_USTIME_EDCA_V1) << BIT_SHIFT_USTIME_EDCA_V1)
- #define BITS_USTIME_EDCA_V1 \
- (BIT_MASK_USTIME_EDCA_V1 << BIT_SHIFT_USTIME_EDCA_V1)
- #define BIT_CLEAR_USTIME_EDCA_V1(x) ((x) & (~BITS_USTIME_EDCA_V1))
- #define BIT_GET_USTIME_EDCA_V1(x) \
- (((x) >> BIT_SHIFT_USTIME_EDCA_V1) & BIT_MASK_USTIME_EDCA_V1)
- #define BIT_SET_USTIME_EDCA_V1(x, v) \
- (BIT_CLEAR_USTIME_EDCA_V1(x) | BIT_USTIME_EDCA_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ACKTO_CCK (Offset 0x0639) */
- #define BIT_SHIFT_ACKTO_CCK 0
- #define BIT_MASK_ACKTO_CCK 0xff
- #define BIT_ACKTO_CCK(x) (((x) & BIT_MASK_ACKTO_CCK) << BIT_SHIFT_ACKTO_CCK)
- #define BITS_ACKTO_CCK (BIT_MASK_ACKTO_CCK << BIT_SHIFT_ACKTO_CCK)
- #define BIT_CLEAR_ACKTO_CCK(x) ((x) & (~BITS_ACKTO_CCK))
- #define BIT_GET_ACKTO_CCK(x) (((x) >> BIT_SHIFT_ACKTO_CCK) & BIT_MASK_ACKTO_CCK)
- #define BIT_SET_ACKTO_CCK(x, v) (BIT_CLEAR_ACKTO_CCK(x) | BIT_ACKTO_CCK(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_MAC_SPEC_SIFS (Offset 0x063A) */
- #define BIT_SHIFT_SPEC_SIFS_OFDM 8
- #define BIT_MASK_SPEC_SIFS_OFDM 0xff
- #define BIT_SPEC_SIFS_OFDM(x) \
- (((x) & BIT_MASK_SPEC_SIFS_OFDM) << BIT_SHIFT_SPEC_SIFS_OFDM)
- #define BITS_SPEC_SIFS_OFDM \
- (BIT_MASK_SPEC_SIFS_OFDM << BIT_SHIFT_SPEC_SIFS_OFDM)
- #define BIT_CLEAR_SPEC_SIFS_OFDM(x) ((x) & (~BITS_SPEC_SIFS_OFDM))
- #define BIT_GET_SPEC_SIFS_OFDM(x) \
- (((x) >> BIT_SHIFT_SPEC_SIFS_OFDM) & BIT_MASK_SPEC_SIFS_OFDM)
- #define BIT_SET_SPEC_SIFS_OFDM(x, v) \
- (BIT_CLEAR_SPEC_SIFS_OFDM(x) | BIT_SPEC_SIFS_OFDM(v))
- #define BIT_SHIFT_SPEC_SIFS_CCK 0
- #define BIT_MASK_SPEC_SIFS_CCK 0xff
- #define BIT_SPEC_SIFS_CCK(x) \
- (((x) & BIT_MASK_SPEC_SIFS_CCK) << BIT_SHIFT_SPEC_SIFS_CCK)
- #define BITS_SPEC_SIFS_CCK (BIT_MASK_SPEC_SIFS_CCK << BIT_SHIFT_SPEC_SIFS_CCK)
- #define BIT_CLEAR_SPEC_SIFS_CCK(x) ((x) & (~BITS_SPEC_SIFS_CCK))
- #define BIT_GET_SPEC_SIFS_CCK(x) \
- (((x) >> BIT_SHIFT_SPEC_SIFS_CCK) & BIT_MASK_SPEC_SIFS_CCK)
- #define BIT_SET_SPEC_SIFS_CCK(x, v) \
- (BIT_CLEAR_SPEC_SIFS_CCK(x) | BIT_SPEC_SIFS_CCK(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RESP_SIFS_CCK (Offset 0x063C) */
- #define BIT_SHIFT_SIFS_R2T_CCK 8
- #define BIT_MASK_SIFS_R2T_CCK 0xff
- #define BIT_SIFS_R2T_CCK(x) \
- (((x) & BIT_MASK_SIFS_R2T_CCK) << BIT_SHIFT_SIFS_R2T_CCK)
- #define BITS_SIFS_R2T_CCK (BIT_MASK_SIFS_R2T_CCK << BIT_SHIFT_SIFS_R2T_CCK)
- #define BIT_CLEAR_SIFS_R2T_CCK(x) ((x) & (~BITS_SIFS_R2T_CCK))
- #define BIT_GET_SIFS_R2T_CCK(x) \
- (((x) >> BIT_SHIFT_SIFS_R2T_CCK) & BIT_MASK_SIFS_R2T_CCK)
- #define BIT_SET_SIFS_R2T_CCK(x, v) \
- (BIT_CLEAR_SIFS_R2T_CCK(x) | BIT_SIFS_R2T_CCK(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_SIFS_CCK (Offset 0x063C) */
- #define BIT_SHIFT_R2T_SIFS_CCK 8
- #define BIT_MASK_R2T_SIFS_CCK 0xff
- #define BIT_R2T_SIFS_CCK(x) \
- (((x) & BIT_MASK_R2T_SIFS_CCK) << BIT_SHIFT_R2T_SIFS_CCK)
- #define BITS_R2T_SIFS_CCK (BIT_MASK_R2T_SIFS_CCK << BIT_SHIFT_R2T_SIFS_CCK)
- #define BIT_CLEAR_R2T_SIFS_CCK(x) ((x) & (~BITS_R2T_SIFS_CCK))
- #define BIT_GET_R2T_SIFS_CCK(x) \
- (((x) >> BIT_SHIFT_R2T_SIFS_CCK) & BIT_MASK_R2T_SIFS_CCK)
- #define BIT_SET_R2T_SIFS_CCK(x, v) \
- (BIT_CLEAR_R2T_SIFS_CCK(x) | BIT_R2T_SIFS_CCK(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RESP_SIFS_CCK (Offset 0x063C) */
- #define BIT_SHIFT_SIFS_T2T_CCK 0
- #define BIT_MASK_SIFS_T2T_CCK 0xff
- #define BIT_SIFS_T2T_CCK(x) \
- (((x) & BIT_MASK_SIFS_T2T_CCK) << BIT_SHIFT_SIFS_T2T_CCK)
- #define BITS_SIFS_T2T_CCK (BIT_MASK_SIFS_T2T_CCK << BIT_SHIFT_SIFS_T2T_CCK)
- #define BIT_CLEAR_SIFS_T2T_CCK(x) ((x) & (~BITS_SIFS_T2T_CCK))
- #define BIT_GET_SIFS_T2T_CCK(x) \
- (((x) >> BIT_SHIFT_SIFS_T2T_CCK) & BIT_MASK_SIFS_T2T_CCK)
- #define BIT_SET_SIFS_T2T_CCK(x, v) \
- (BIT_CLEAR_SIFS_T2T_CCK(x) | BIT_SIFS_T2T_CCK(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_SIFS_CCK (Offset 0x063C) */
- #define BIT_SHIFT_T2T_SIFS_CCK 0
- #define BIT_MASK_T2T_SIFS_CCK 0xff
- #define BIT_T2T_SIFS_CCK(x) \
- (((x) & BIT_MASK_T2T_SIFS_CCK) << BIT_SHIFT_T2T_SIFS_CCK)
- #define BITS_T2T_SIFS_CCK (BIT_MASK_T2T_SIFS_CCK << BIT_SHIFT_T2T_SIFS_CCK)
- #define BIT_CLEAR_T2T_SIFS_CCK(x) ((x) & (~BITS_T2T_SIFS_CCK))
- #define BIT_GET_T2T_SIFS_CCK(x) \
- (((x) >> BIT_SHIFT_T2T_SIFS_CCK) & BIT_MASK_T2T_SIFS_CCK)
- #define BIT_SET_T2T_SIFS_CCK(x, v) \
- (BIT_CLEAR_T2T_SIFS_CCK(x) | BIT_T2T_SIFS_CCK(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RESP_SIFS_OFDM (Offset 0x063E) */
- #define BIT_SHIFT_SIFS_R2T_OFDM 8
- #define BIT_MASK_SIFS_R2T_OFDM 0xff
- #define BIT_SIFS_R2T_OFDM(x) \
- (((x) & BIT_MASK_SIFS_R2T_OFDM) << BIT_SHIFT_SIFS_R2T_OFDM)
- #define BITS_SIFS_R2T_OFDM (BIT_MASK_SIFS_R2T_OFDM << BIT_SHIFT_SIFS_R2T_OFDM)
- #define BIT_CLEAR_SIFS_R2T_OFDM(x) ((x) & (~BITS_SIFS_R2T_OFDM))
- #define BIT_GET_SIFS_R2T_OFDM(x) \
- (((x) >> BIT_SHIFT_SIFS_R2T_OFDM) & BIT_MASK_SIFS_R2T_OFDM)
- #define BIT_SET_SIFS_R2T_OFDM(x, v) \
- (BIT_CLEAR_SIFS_R2T_OFDM(x) | BIT_SIFS_R2T_OFDM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_SIFS_OFDM (Offset 0x063E) */
- #define BIT_SHIFT_R2T_SIFS_OFDM 8
- #define BIT_MASK_R2T_SIFS_OFDM 0xff
- #define BIT_R2T_SIFS_OFDM(x) \
- (((x) & BIT_MASK_R2T_SIFS_OFDM) << BIT_SHIFT_R2T_SIFS_OFDM)
- #define BITS_R2T_SIFS_OFDM (BIT_MASK_R2T_SIFS_OFDM << BIT_SHIFT_R2T_SIFS_OFDM)
- #define BIT_CLEAR_R2T_SIFS_OFDM(x) ((x) & (~BITS_R2T_SIFS_OFDM))
- #define BIT_GET_R2T_SIFS_OFDM(x) \
- (((x) >> BIT_SHIFT_R2T_SIFS_OFDM) & BIT_MASK_R2T_SIFS_OFDM)
- #define BIT_SET_R2T_SIFS_OFDM(x, v) \
- (BIT_CLEAR_R2T_SIFS_OFDM(x) | BIT_R2T_SIFS_OFDM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RESP_SIFS_OFDM (Offset 0x063E) */
- #define BIT_SHIFT_SIFS_T2T_OFDM 0
- #define BIT_MASK_SIFS_T2T_OFDM 0xff
- #define BIT_SIFS_T2T_OFDM(x) \
- (((x) & BIT_MASK_SIFS_T2T_OFDM) << BIT_SHIFT_SIFS_T2T_OFDM)
- #define BITS_SIFS_T2T_OFDM (BIT_MASK_SIFS_T2T_OFDM << BIT_SHIFT_SIFS_T2T_OFDM)
- #define BIT_CLEAR_SIFS_T2T_OFDM(x) ((x) & (~BITS_SIFS_T2T_OFDM))
- #define BIT_GET_SIFS_T2T_OFDM(x) \
- (((x) >> BIT_SHIFT_SIFS_T2T_OFDM) & BIT_MASK_SIFS_T2T_OFDM)
- #define BIT_SET_SIFS_T2T_OFDM(x, v) \
- (BIT_CLEAR_SIFS_T2T_OFDM(x) | BIT_SIFS_T2T_OFDM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_SIFS_OFDM (Offset 0x063E) */
- #define BIT_SHIFT_T2T_SIFS_OFDM 0
- #define BIT_MASK_T2T_SIFS_OFDM 0xff
- #define BIT_T2T_SIFS_OFDM(x) \
- (((x) & BIT_MASK_T2T_SIFS_OFDM) << BIT_SHIFT_T2T_SIFS_OFDM)
- #define BITS_T2T_SIFS_OFDM (BIT_MASK_T2T_SIFS_OFDM << BIT_SHIFT_T2T_SIFS_OFDM)
- #define BIT_CLEAR_T2T_SIFS_OFDM(x) ((x) & (~BITS_T2T_SIFS_OFDM))
- #define BIT_GET_T2T_SIFS_OFDM(x) \
- (((x) >> BIT_SHIFT_T2T_SIFS_OFDM) & BIT_MASK_T2T_SIFS_OFDM)
- #define BIT_SET_T2T_SIFS_OFDM(x, v) \
- (BIT_CLEAR_T2T_SIFS_OFDM(x) | BIT_T2T_SIFS_OFDM(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_ACKTO (Offset 0x0640) */
- #define BIT_SHIFT_ACKTO 0
- #define BIT_MASK_ACKTO 0xff
- #define BIT_ACKTO(x) (((x) & BIT_MASK_ACKTO) << BIT_SHIFT_ACKTO)
- #define BITS_ACKTO (BIT_MASK_ACKTO << BIT_SHIFT_ACKTO)
- #define BIT_CLEAR_ACKTO(x) ((x) & (~BITS_ACKTO))
- #define BIT_GET_ACKTO(x) (((x) >> BIT_SHIFT_ACKTO) & BIT_MASK_ACKTO)
- #define BIT_SET_ACKTO(x, v) (BIT_CLEAR_ACKTO(x) | BIT_ACKTO(v))
- /* 2 REG_CTS2TO (Offset 0x0641) */
- #define BIT_SHIFT_CTS2TO 0
- #define BIT_MASK_CTS2TO 0xff
- #define BIT_CTS2TO(x) (((x) & BIT_MASK_CTS2TO) << BIT_SHIFT_CTS2TO)
- #define BITS_CTS2TO (BIT_MASK_CTS2TO << BIT_SHIFT_CTS2TO)
- #define BIT_CLEAR_CTS2TO(x) ((x) & (~BITS_CTS2TO))
- #define BIT_GET_CTS2TO(x) (((x) >> BIT_SHIFT_CTS2TO) & BIT_MASK_CTS2TO)
- #define BIT_SET_CTS2TO(x, v) (BIT_CLEAR_CTS2TO(x) | BIT_CTS2TO(v))
- /* 2 REG_EIFS (Offset 0x0642) */
- #define BIT_SHIFT_EIFS 0
- #define BIT_MASK_EIFS 0xffff
- #define BIT_EIFS(x) (((x) & BIT_MASK_EIFS) << BIT_SHIFT_EIFS)
- #define BITS_EIFS (BIT_MASK_EIFS << BIT_SHIFT_EIFS)
- #define BIT_CLEAR_EIFS(x) ((x) & (~BITS_EIFS))
- #define BIT_GET_EIFS(x) (((x) >> BIT_SHIFT_EIFS) & BIT_MASK_EIFS)
- #define BIT_SET_EIFS(x, v) (BIT_CLEAR_EIFS(x) | BIT_EIFS(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RPFM_MAP0 (Offset 0x0644) */
- #define BIT_MGT_RPFM15EN BIT(15)
- #define BIT_MGT_RPFM14EN BIT(14)
- #define BIT_MGT_RPFM13EN BIT(13)
- #define BIT_MGT_RPFM12EN BIT(12)
- #define BIT_MGT_RPFM11EN BIT(11)
- #define BIT_MGT_RPFM10EN BIT(10)
- #define BIT_MGT_RPFM9EN BIT(9)
- #define BIT_MGT_RPFM8EN BIT(8)
- #define BIT_MGT_RPFM7EN BIT(7)
- #define BIT_MGT_RPFM6EN BIT(6)
- #define BIT_MGT_RPFM5EN BIT(5)
- #define BIT_MGT_RPFM4EN BIT(4)
- #define BIT_MGT_RPFM3EN BIT(3)
- #define BIT_MGT_RPFM2EN BIT(2)
- #define BIT_MGT_RPFM1EN BIT(1)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RPFM_MAP0 (Offset 0x0644) */
- #define BIT_SHIFT_RPFM_MAP0 0
- #define BIT_MASK_RPFM_MAP0 0xffff
- #define BIT_RPFM_MAP0(x) (((x) & BIT_MASK_RPFM_MAP0) << BIT_SHIFT_RPFM_MAP0)
- #define BITS_RPFM_MAP0 (BIT_MASK_RPFM_MAP0 << BIT_SHIFT_RPFM_MAP0)
- #define BIT_CLEAR_RPFM_MAP0(x) ((x) & (~BITS_RPFM_MAP0))
- #define BIT_GET_RPFM_MAP0(x) (((x) >> BIT_SHIFT_RPFM_MAP0) & BIT_MASK_RPFM_MAP0)
- #define BIT_SET_RPFM_MAP0(x, v) (BIT_CLEAR_RPFM_MAP0(x) | BIT_RPFM_MAP0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RPFM_MAP0 (Offset 0x0644) */
- #define BIT_MGT_RPFM0EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RPFM_MAP1_V1 (Offset 0x0646) */
- #define BIT_DATA_RPFM15EN BIT(15)
- #define BIT_DATA_RPFM14EN BIT(14)
- #define BIT_DATA_RPFM13EN BIT(13)
- #define BIT_DATA_RPFM12EN BIT(12)
- #define BIT_DATA_RPFM11EN BIT(11)
- #define BIT_DATA_RPFM10EN BIT(10)
- #define BIT_DATA_RPFM9EN BIT(9)
- #define BIT_DATA_RPFM8EN BIT(8)
- #define BIT_DATA_RPFM7EN BIT(7)
- #define BIT_DATA_RPFM6EN BIT(6)
- #define BIT_DATA_RPFM5EN BIT(5)
- #define BIT_DATA_RPFM4EN BIT(4)
- #define BIT_DATA_RPFM3EN BIT(3)
- #define BIT_DATA_RPFM2EN BIT(2)
- #define BIT_DATA_RPFM1EN BIT(1)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RPFM_MAP1 (Offset 0x0646) */
- #define BIT_SHIFT_RPFM_MAP1 0
- #define BIT_MASK_RPFM_MAP1 0xffff
- #define BIT_RPFM_MAP1(x) (((x) & BIT_MASK_RPFM_MAP1) << BIT_SHIFT_RPFM_MAP1)
- #define BITS_RPFM_MAP1 (BIT_MASK_RPFM_MAP1 << BIT_SHIFT_RPFM_MAP1)
- #define BIT_CLEAR_RPFM_MAP1(x) ((x) & (~BITS_RPFM_MAP1))
- #define BIT_GET_RPFM_MAP1(x) (((x) >> BIT_SHIFT_RPFM_MAP1) & BIT_MASK_RPFM_MAP1)
- #define BIT_SET_RPFM_MAP1(x, v) (BIT_CLEAR_RPFM_MAP1(x) | BIT_RPFM_MAP1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RPFM_MAP1_V1 (Offset 0x0646) */
- #define BIT_DATA_RPFM0EN BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RPFM_CAM_CMD (Offset 0x0648) */
- #define BIT_RPFM_CAM_POLLING BIT(31)
- #define BIT_RPFM_CAM_CLR BIT(30)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RPFM_CAM_CMD (Offset 0x0648) */
- #define BIT_RPFM_CAM_WR BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RPFM_CAM_CMD (Offset 0x0648) */
- #define BIT_RPFM_CAM_WE BIT(16)
- #define BIT_RPT_VALID BIT(13)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RPFM_CAM_CMD (Offset 0x0648) */
- #define BIT_SHIFT_RPFM_CAM_ADDR 0
- #define BIT_MASK_RPFM_CAM_ADDR 0x7f
- #define BIT_RPFM_CAM_ADDR(x) \
- (((x) & BIT_MASK_RPFM_CAM_ADDR) << BIT_SHIFT_RPFM_CAM_ADDR)
- #define BITS_RPFM_CAM_ADDR (BIT_MASK_RPFM_CAM_ADDR << BIT_SHIFT_RPFM_CAM_ADDR)
- #define BIT_CLEAR_RPFM_CAM_ADDR(x) ((x) & (~BITS_RPFM_CAM_ADDR))
- #define BIT_GET_RPFM_CAM_ADDR(x) \
- (((x) >> BIT_SHIFT_RPFM_CAM_ADDR) & BIT_MASK_RPFM_CAM_ADDR)
- #define BIT_SET_RPFM_CAM_ADDR(x, v) \
- (BIT_CLEAR_RPFM_CAM_ADDR(x) | BIT_RPFM_CAM_ADDR(v))
- /* 2 REG_RPFM_CAM_RWD (Offset 0x064C) */
- #define BIT_SHIFT_RPFM_CAM_RWD 0
- #define BIT_MASK_RPFM_CAM_RWD 0xffffffffL
- #define BIT_RPFM_CAM_RWD(x) \
- (((x) & BIT_MASK_RPFM_CAM_RWD) << BIT_SHIFT_RPFM_CAM_RWD)
- #define BITS_RPFM_CAM_RWD (BIT_MASK_RPFM_CAM_RWD << BIT_SHIFT_RPFM_CAM_RWD)
- #define BIT_CLEAR_RPFM_CAM_RWD(x) ((x) & (~BITS_RPFM_CAM_RWD))
- #define BIT_GET_RPFM_CAM_RWD(x) \
- (((x) >> BIT_SHIFT_RPFM_CAM_RWD) & BIT_MASK_RPFM_CAM_RWD)
- #define BIT_SET_RPFM_CAM_RWD(x, v) \
- (BIT_CLEAR_RPFM_CAM_RWD(x) | BIT_RPFM_CAM_RWD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_NAV_CTRL (Offset 0x0650) */
- #define BIT_SHIFT_NAV_UPPER 16
- #define BIT_MASK_NAV_UPPER 0xff
- #define BIT_NAV_UPPER(x) (((x) & BIT_MASK_NAV_UPPER) << BIT_SHIFT_NAV_UPPER)
- #define BITS_NAV_UPPER (BIT_MASK_NAV_UPPER << BIT_SHIFT_NAV_UPPER)
- #define BIT_CLEAR_NAV_UPPER(x) ((x) & (~BITS_NAV_UPPER))
- #define BIT_GET_NAV_UPPER(x) (((x) >> BIT_SHIFT_NAV_UPPER) & BIT_MASK_NAV_UPPER)
- #define BIT_SET_NAV_UPPER(x, v) (BIT_CLEAR_NAV_UPPER(x) | BIT_NAV_UPPER(v))
- #define BIT_SHIFT_RXMYRTS_NAV 8
- #define BIT_MASK_RXMYRTS_NAV 0xf
- #define BIT_RXMYRTS_NAV(x) \
- (((x) & BIT_MASK_RXMYRTS_NAV) << BIT_SHIFT_RXMYRTS_NAV)
- #define BITS_RXMYRTS_NAV (BIT_MASK_RXMYRTS_NAV << BIT_SHIFT_RXMYRTS_NAV)
- #define BIT_CLEAR_RXMYRTS_NAV(x) ((x) & (~BITS_RXMYRTS_NAV))
- #define BIT_GET_RXMYRTS_NAV(x) \
- (((x) >> BIT_SHIFT_RXMYRTS_NAV) & BIT_MASK_RXMYRTS_NAV)
- #define BIT_SET_RXMYRTS_NAV(x, v) \
- (BIT_CLEAR_RXMYRTS_NAV(x) | BIT_RXMYRTS_NAV(v))
- #define BIT_SHIFT_RTSRST 0
- #define BIT_MASK_RTSRST 0xff
- #define BIT_RTSRST(x) (((x) & BIT_MASK_RTSRST) << BIT_SHIFT_RTSRST)
- #define BITS_RTSRST (BIT_MASK_RTSRST << BIT_SHIFT_RTSRST)
- #define BIT_CLEAR_RTSRST(x) ((x) & (~BITS_RTSRST))
- #define BIT_GET_RTSRST(x) (((x) >> BIT_SHIFT_RTSRST) & BIT_MASK_RTSRST)
- #define BIT_SET_RTSRST(x, v) (BIT_CLEAR_RTSRST(x) | BIT_RTSRST(v))
- /* 2 REG_BACAMCMD (Offset 0x0654) */
- #define BIT_BACAM_POLL BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BACAMCMD (Offset 0x0654) */
- #define BIT_BACAM_RST BIT(17)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BACAMCMD (Offset 0x0654) */
- #define BIT_BACAM_RW BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BACAMCMD (Offset 0x0654) */
- #define BIT_SHIFT_TXSBM 14
- #define BIT_MASK_TXSBM 0x3
- #define BIT_TXSBM(x) (((x) & BIT_MASK_TXSBM) << BIT_SHIFT_TXSBM)
- #define BITS_TXSBM (BIT_MASK_TXSBM << BIT_SHIFT_TXSBM)
- #define BIT_CLEAR_TXSBM(x) ((x) & (~BITS_TXSBM))
- #define BIT_GET_TXSBM(x) (((x) >> BIT_SHIFT_TXSBM) & BIT_MASK_TXSBM)
- #define BIT_SET_TXSBM(x, v) (BIT_CLEAR_TXSBM(x) | BIT_TXSBM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BACAMCMD (Offset 0x0654) */
- #define BIT_SHIFT_TXSBMPMOD 14
- #define BIT_MASK_TXSBMPMOD 0x3
- #define BIT_TXSBMPMOD(x) (((x) & BIT_MASK_TXSBMPMOD) << BIT_SHIFT_TXSBMPMOD)
- #define BITS_TXSBMPMOD (BIT_MASK_TXSBMPMOD << BIT_SHIFT_TXSBMPMOD)
- #define BIT_CLEAR_TXSBMPMOD(x) ((x) & (~BITS_TXSBMPMOD))
- #define BIT_GET_TXSBMPMOD(x) (((x) >> BIT_SHIFT_TXSBMPMOD) & BIT_MASK_TXSBMPMOD)
- #define BIT_SET_TXSBMPMOD(x, v) (BIT_CLEAR_TXSBMPMOD(x) | BIT_TXSBMPMOD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BACAMCMD (Offset 0x0654) */
- #define BIT_SHIFT_BACAM_ADDR 0
- #define BIT_MASK_BACAM_ADDR 0x3f
- #define BIT_BACAM_ADDR(x) (((x) & BIT_MASK_BACAM_ADDR) << BIT_SHIFT_BACAM_ADDR)
- #define BITS_BACAM_ADDR (BIT_MASK_BACAM_ADDR << BIT_SHIFT_BACAM_ADDR)
- #define BIT_CLEAR_BACAM_ADDR(x) ((x) & (~BITS_BACAM_ADDR))
- #define BIT_GET_BACAM_ADDR(x) \
- (((x) >> BIT_SHIFT_BACAM_ADDR) & BIT_MASK_BACAM_ADDR)
- #define BIT_SET_BACAM_ADDR(x, v) (BIT_CLEAR_BACAM_ADDR(x) | BIT_BACAM_ADDR(v))
- #define BIT_SHIFT_BA_CONTENT_L 0
- #define BIT_MASK_BA_CONTENT_L 0xffffffffL
- #define BIT_BA_CONTENT_L(x) \
- (((x) & BIT_MASK_BA_CONTENT_L) << BIT_SHIFT_BA_CONTENT_L)
- #define BITS_BA_CONTENT_L (BIT_MASK_BA_CONTENT_L << BIT_SHIFT_BA_CONTENT_L)
- #define BIT_CLEAR_BA_CONTENT_L(x) ((x) & (~BITS_BA_CONTENT_L))
- #define BIT_GET_BA_CONTENT_L(x) \
- (((x) >> BIT_SHIFT_BA_CONTENT_L) & BIT_MASK_BA_CONTENT_L)
- #define BIT_SET_BA_CONTENT_L(x, v) \
- (BIT_CLEAR_BA_CONTENT_L(x) | BIT_BA_CONTENT_L(v))
- #define BIT_SHIFT_LBDLY 0
- #define BIT_MASK_LBDLY 0x1f
- #define BIT_LBDLY(x) (((x) & BIT_MASK_LBDLY) << BIT_SHIFT_LBDLY)
- #define BITS_LBDLY (BIT_MASK_LBDLY << BIT_SHIFT_LBDLY)
- #define BIT_CLEAR_LBDLY(x) ((x) & (~BITS_LBDLY))
- #define BIT_GET_LBDLY(x) (((x) >> BIT_SHIFT_LBDLY) & BIT_MASK_LBDLY)
- #define BIT_SET_LBDLY(x, v) (BIT_CLEAR_LBDLY(x) | BIT_LBDLY(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_BITMAP_CMD (Offset 0x0661) */
- #define BIT_BACAM_RPMEN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_BACAM_RPMEN (Offset 0x0661) */
- #define BIT_WMAC_BACAM_RPMEN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TX_RX (Offset 0x0662) */
- #define BIT_SHIFT_RXPKT_TYPE 2
- #define BIT_MASK_RXPKT_TYPE 0x3f
- #define BIT_RXPKT_TYPE(x) (((x) & BIT_MASK_RXPKT_TYPE) << BIT_SHIFT_RXPKT_TYPE)
- #define BITS_RXPKT_TYPE (BIT_MASK_RXPKT_TYPE << BIT_SHIFT_RXPKT_TYPE)
- #define BIT_CLEAR_RXPKT_TYPE(x) ((x) & (~BITS_RXPKT_TYPE))
- #define BIT_GET_RXPKT_TYPE(x) \
- (((x) >> BIT_SHIFT_RXPKT_TYPE) & BIT_MASK_RXPKT_TYPE)
- #define BIT_SET_RXPKT_TYPE(x, v) (BIT_CLEAR_RXPKT_TYPE(x) | BIT_RXPKT_TYPE(v))
- #define BIT_TXACT_IND BIT(1)
- #define BIT_RXACT_IND BIT(0)
- /* 2 REG_WMAC_BITMAP_CTL (Offset 0x0663) */
- #define BIT_BITMAP_VO BIT(7)
- #define BIT_BITMAP_VI BIT(6)
- #define BIT_BITMAP_BE BIT(5)
- #define BIT_BITMAP_BK BIT(4)
- #define BIT_SHIFT_BITMAP_CONDITION 2
- #define BIT_MASK_BITMAP_CONDITION 0x3
- #define BIT_BITMAP_CONDITION(x) \
- (((x) & BIT_MASK_BITMAP_CONDITION) << BIT_SHIFT_BITMAP_CONDITION)
- #define BITS_BITMAP_CONDITION \
- (BIT_MASK_BITMAP_CONDITION << BIT_SHIFT_BITMAP_CONDITION)
- #define BIT_CLEAR_BITMAP_CONDITION(x) ((x) & (~BITS_BITMAP_CONDITION))
- #define BIT_GET_BITMAP_CONDITION(x) \
- (((x) >> BIT_SHIFT_BITMAP_CONDITION) & BIT_MASK_BITMAP_CONDITION)
- #define BIT_SET_BITMAP_CONDITION(x, v) \
- (BIT_CLEAR_BITMAP_CONDITION(x) | BIT_BITMAP_CONDITION(v))
- #define BIT_BITMAP_SSNBK_COUNTER_CLR BIT(1)
- #define BIT_BITMAP_FORCE BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_SHIFT_RXERR_RPT_SEL_V1_3_0 28
- #define BIT_MASK_RXERR_RPT_SEL_V1_3_0 0xf
- #define BIT_RXERR_RPT_SEL_V1_3_0(x) \
- (((x) & BIT_MASK_RXERR_RPT_SEL_V1_3_0) \
- << BIT_SHIFT_RXERR_RPT_SEL_V1_3_0)
- #define BITS_RXERR_RPT_SEL_V1_3_0 \
- (BIT_MASK_RXERR_RPT_SEL_V1_3_0 << BIT_SHIFT_RXERR_RPT_SEL_V1_3_0)
- #define BIT_CLEAR_RXERR_RPT_SEL_V1_3_0(x) ((x) & (~BITS_RXERR_RPT_SEL_V1_3_0))
- #define BIT_GET_RXERR_RPT_SEL_V1_3_0(x) \
- (((x) >> BIT_SHIFT_RXERR_RPT_SEL_V1_3_0) & \
- BIT_MASK_RXERR_RPT_SEL_V1_3_0)
- #define BIT_SET_RXERR_RPT_SEL_V1_3_0(x, v) \
- (BIT_CLEAR_RXERR_RPT_SEL_V1_3_0(x) | BIT_RXERR_RPT_SEL_V1_3_0(v))
- #endif
- #if (HALMAC_8881A_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_SHIFT_RXERR_RPT_SEL 28
- #define BIT_MASK_RXERR_RPT_SEL 0xf
- #define BIT_RXERR_RPT_SEL(x) \
- (((x) & BIT_MASK_RXERR_RPT_SEL) << BIT_SHIFT_RXERR_RPT_SEL)
- #define BITS_RXERR_RPT_SEL (BIT_MASK_RXERR_RPT_SEL << BIT_SHIFT_RXERR_RPT_SEL)
- #define BIT_CLEAR_RXERR_RPT_SEL(x) ((x) & (~BITS_RXERR_RPT_SEL))
- #define BIT_GET_RXERR_RPT_SEL(x) \
- (((x) >> BIT_SHIFT_RXERR_RPT_SEL) & BIT_MASK_RXERR_RPT_SEL)
- #define BIT_SET_RXERR_RPT_SEL(x, v) \
- (BIT_CLEAR_RXERR_RPT_SEL(x) | BIT_RXERR_RPT_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_RXERR_RPT_RST BIT(27)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_RXERR_RPT_SEL_V1_4 BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_SHIFT_UD_SELECT_BSSID_2_1 24
- #define BIT_MASK_UD_SELECT_BSSID_2_1 0x3
- #define BIT_UD_SELECT_BSSID_2_1(x) \
- (((x) & BIT_MASK_UD_SELECT_BSSID_2_1) << BIT_SHIFT_UD_SELECT_BSSID_2_1)
- #define BITS_UD_SELECT_BSSID_2_1 \
- (BIT_MASK_UD_SELECT_BSSID_2_1 << BIT_SHIFT_UD_SELECT_BSSID_2_1)
- #define BIT_CLEAR_UD_SELECT_BSSID_2_1(x) ((x) & (~BITS_UD_SELECT_BSSID_2_1))
- #define BIT_GET_UD_SELECT_BSSID_2_1(x) \
- (((x) >> BIT_SHIFT_UD_SELECT_BSSID_2_1) & BIT_MASK_UD_SELECT_BSSID_2_1)
- #define BIT_SET_UD_SELECT_BSSID_2_1(x, v) \
- (BIT_CLEAR_UD_SELECT_BSSID_2_1(x) | BIT_UD_SELECT_BSSID_2_1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_W1S BIT(23)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_UD_SELECT_BSSID BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_UD_SELECT_BSSID_0 BIT(22)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_SHIFT_UD_SUB_TYPE 18
- #define BIT_MASK_UD_SUB_TYPE 0xf
- #define BIT_UD_SUB_TYPE(x) \
- (((x) & BIT_MASK_UD_SUB_TYPE) << BIT_SHIFT_UD_SUB_TYPE)
- #define BITS_UD_SUB_TYPE (BIT_MASK_UD_SUB_TYPE << BIT_SHIFT_UD_SUB_TYPE)
- #define BIT_CLEAR_UD_SUB_TYPE(x) ((x) & (~BITS_UD_SUB_TYPE))
- #define BIT_GET_UD_SUB_TYPE(x) \
- (((x) >> BIT_SHIFT_UD_SUB_TYPE) & BIT_MASK_UD_SUB_TYPE)
- #define BIT_SET_UD_SUB_TYPE(x, v) \
- (BIT_CLEAR_UD_SUB_TYPE(x) | BIT_UD_SUB_TYPE(v))
- #define BIT_SHIFT_UD_TYPE 16
- #define BIT_MASK_UD_TYPE 0x3
- #define BIT_UD_TYPE(x) (((x) & BIT_MASK_UD_TYPE) << BIT_SHIFT_UD_TYPE)
- #define BITS_UD_TYPE (BIT_MASK_UD_TYPE << BIT_SHIFT_UD_TYPE)
- #define BIT_CLEAR_UD_TYPE(x) ((x) & (~BITS_UD_TYPE))
- #define BIT_GET_UD_TYPE(x) (((x) >> BIT_SHIFT_UD_TYPE) & BIT_MASK_UD_TYPE)
- #define BIT_SET_UD_TYPE(x, v) (BIT_CLEAR_UD_TYPE(x) | BIT_UD_TYPE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_CTRLFLT5EN BIT(5)
- #define BIT_CTRLFLT4EN BIT(4)
- #define BIT_CTRLFLT3EN BIT(3)
- #define BIT_CTRLFLT2EN BIT(2)
- #define BIT_CTRLFLT1EN BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_SHIFT_RPT_COUNTER 0
- #define BIT_MASK_RPT_COUNTER 0xffff
- #define BIT_RPT_COUNTER(x) \
- (((x) & BIT_MASK_RPT_COUNTER) << BIT_SHIFT_RPT_COUNTER)
- #define BITS_RPT_COUNTER (BIT_MASK_RPT_COUNTER << BIT_SHIFT_RPT_COUNTER)
- #define BIT_CLEAR_RPT_COUNTER(x) ((x) & (~BITS_RPT_COUNTER))
- #define BIT_GET_RPT_COUNTER(x) \
- (((x) >> BIT_SHIFT_RPT_COUNTER) & BIT_MASK_RPT_COUNTER)
- #define BIT_SET_RPT_COUNTER(x, v) \
- (BIT_CLEAR_RPT_COUNTER(x) | BIT_RPT_COUNTER(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXERR_RPT (Offset 0x0664) */
- #define BIT_CTRLFLT0EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_RXBA_IGNOREA2 BIT(42)
- #define BIT_EN_SAVE_ALL_TXOPADDR BIT(41)
- #define BIT_EN_TXCTS_TO_TXOPOWNER_INRXNAV BIT(40)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_DIS_TXBA_AMPDUFCSERR BIT(39)
- #define BIT_DIS_TXBA_RXBARINFULL BIT(38)
- #define BIT_DIS_TXCFE_INFULL BIT(37)
- #define BIT_DIS_TXCTS_INFULL BIT(36)
- #define BIT_EN_TXACKBA_IN_TX_RDG BIT(35)
- #define BIT_EN_TXACKBA_IN_TXOP BIT(34)
- #define BIT_EN_TXCTS_IN_RXNAV BIT(33)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_EN_TXCTS_INTXOP BIT(32)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_BLK_EDCA_BBSLP BIT(31)
- #define BIT_BLK_EDCA_BBSBY BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_ACKTO_BLOCK_SCH_EN BIT(27)
- #define BIT_EIFS_BLOCK_SCH_EN BIT(26)
- #define BIT_PLCPCHK_RST_EIFS BIT(25)
- #define BIT_CCA_RST_EIFS BIT(24)
- #define BIT_DIS_UPD_MYRXPKTNAV BIT(23)
- #define BIT_EARLY_TXBA BIT(22)
- #define BIT_SHIFT_RESP_CHNBUSY 20
- #define BIT_MASK_RESP_CHNBUSY 0x3
- #define BIT_RESP_CHNBUSY(x) \
- (((x) & BIT_MASK_RESP_CHNBUSY) << BIT_SHIFT_RESP_CHNBUSY)
- #define BITS_RESP_CHNBUSY (BIT_MASK_RESP_CHNBUSY << BIT_SHIFT_RESP_CHNBUSY)
- #define BIT_CLEAR_RESP_CHNBUSY(x) ((x) & (~BITS_RESP_CHNBUSY))
- #define BIT_GET_RESP_CHNBUSY(x) \
- (((x) >> BIT_SHIFT_RESP_CHNBUSY) & BIT_MASK_RESP_CHNBUSY)
- #define BIT_SET_RESP_CHNBUSY(x, v) \
- (BIT_CLEAR_RESP_CHNBUSY(x) | BIT_RESP_CHNBUSY(v))
- #define BIT_RESP_DCTS_EN BIT(19)
- #define BIT_RESP_DCFE_EN BIT(18)
- #define BIT_RESP_SPLCPEN BIT(17)
- #define BIT_RESP_SGIEN BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_RESP_LDPC_EN BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_MGTFLT15EN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_DIS_RESP_ACKINCCA BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_MGTFLT14EN BIT(14)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_DIS_RESP_CTSINCCA BIT(13)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER 10
- #define BIT_MASK_R_WMAC_SECOND_CCA_TIMER 0x7
- #define BIT_R_WMAC_SECOND_CCA_TIMER(x) \
- (((x) & BIT_MASK_R_WMAC_SECOND_CCA_TIMER) \
- << BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER)
- #define BITS_R_WMAC_SECOND_CCA_TIMER \
- (BIT_MASK_R_WMAC_SECOND_CCA_TIMER << BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER)
- #define BIT_CLEAR_R_WMAC_SECOND_CCA_TIMER(x) \
- ((x) & (~BITS_R_WMAC_SECOND_CCA_TIMER))
- #define BIT_GET_R_WMAC_SECOND_CCA_TIMER(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER) & \
- BIT_MASK_R_WMAC_SECOND_CCA_TIMER)
- #define BIT_SET_R_WMAC_SECOND_CCA_TIMER(x, v) \
- (BIT_CLEAR_R_WMAC_SECOND_CCA_TIMER(x) | BIT_R_WMAC_SECOND_CCA_TIMER(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_SHIFT_SECOND_CCA_CNT 10
- #define BIT_MASK_SECOND_CCA_CNT 0x7
- #define BIT_SECOND_CCA_CNT(x) \
- (((x) & BIT_MASK_SECOND_CCA_CNT) << BIT_SHIFT_SECOND_CCA_CNT)
- #define BITS_SECOND_CCA_CNT \
- (BIT_MASK_SECOND_CCA_CNT << BIT_SHIFT_SECOND_CCA_CNT)
- #define BIT_CLEAR_SECOND_CCA_CNT(x) ((x) & (~BITS_SECOND_CCA_CNT))
- #define BIT_GET_SECOND_CCA_CNT(x) \
- (((x) >> BIT_SHIFT_SECOND_CCA_CNT) & BIT_MASK_SECOND_CCA_CNT)
- #define BIT_SET_SECOND_CCA_CNT(x, v) \
- (BIT_CLEAR_SECOND_CCA_CNT(x) | BIT_SECOND_CCA_CNT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_SHIFT_RFMOD 7
- #define BIT_MASK_RFMOD 0x3
- #define BIT_RFMOD(x) (((x) & BIT_MASK_RFMOD) << BIT_SHIFT_RFMOD)
- #define BITS_RFMOD (BIT_MASK_RFMOD << BIT_SHIFT_RFMOD)
- #define BIT_CLEAR_RFMOD(x) ((x) & (~BITS_RFMOD))
- #define BIT_GET_RFMOD(x) (((x) >> BIT_SHIFT_RFMOD) & BIT_MASK_RFMOD)
- #define BIT_SET_RFMOD(x, v) (BIT_CLEAR_RFMOD(x) | BIT_RFMOD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_MGTFLT7EN BIT(7)
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_SHIFT_RF_MOD 7
- #define BIT_MASK_RF_MOD 0x3
- #define BIT_RF_MOD(x) (((x) & BIT_MASK_RF_MOD) << BIT_SHIFT_RF_MOD)
- #define BITS_RF_MOD (BIT_MASK_RF_MOD << BIT_SHIFT_RF_MOD)
- #define BIT_CLEAR_RF_MOD(x) ((x) & (~BITS_RF_MOD))
- #define BIT_GET_RF_MOD(x) (((x) >> BIT_SHIFT_RF_MOD) & BIT_MASK_RF_MOD)
- #define BIT_SET_RF_MOD(x, v) (BIT_CLEAR_RF_MOD(x) | BIT_RF_MOD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_MGTFLT6EN BIT(6)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_SHIFT_RESP_CTS_DYNBW_SEL 5
- #define BIT_MASK_RESP_CTS_DYNBW_SEL 0x3
- #define BIT_RESP_CTS_DYNBW_SEL(x) \
- (((x) & BIT_MASK_RESP_CTS_DYNBW_SEL) << BIT_SHIFT_RESP_CTS_DYNBW_SEL)
- #define BITS_RESP_CTS_DYNBW_SEL \
- (BIT_MASK_RESP_CTS_DYNBW_SEL << BIT_SHIFT_RESP_CTS_DYNBW_SEL)
- #define BIT_CLEAR_RESP_CTS_DYNBW_SEL(x) ((x) & (~BITS_RESP_CTS_DYNBW_SEL))
- #define BIT_GET_RESP_CTS_DYNBW_SEL(x) \
- (((x) >> BIT_SHIFT_RESP_CTS_DYNBW_SEL) & BIT_MASK_RESP_CTS_DYNBW_SEL)
- #define BIT_SET_RESP_CTS_DYNBW_SEL(x, v) \
- (BIT_CLEAR_RESP_CTS_DYNBW_SEL(x) | BIT_RESP_CTS_DYNBW_SEL(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_SHIFT_RESP_CTS_BW_DYNBW_SEL 5
- #define BIT_MASK_RESP_CTS_BW_DYNBW_SEL 0x3
- #define BIT_RESP_CTS_BW_DYNBW_SEL(x) \
- (((x) & BIT_MASK_RESP_CTS_BW_DYNBW_SEL) \
- << BIT_SHIFT_RESP_CTS_BW_DYNBW_SEL)
- #define BITS_RESP_CTS_BW_DYNBW_SEL \
- (BIT_MASK_RESP_CTS_BW_DYNBW_SEL << BIT_SHIFT_RESP_CTS_BW_DYNBW_SEL)
- #define BIT_CLEAR_RESP_CTS_BW_DYNBW_SEL(x) ((x) & (~BITS_RESP_CTS_BW_DYNBW_SEL))
- #define BIT_GET_RESP_CTS_BW_DYNBW_SEL(x) \
- (((x) >> BIT_SHIFT_RESP_CTS_BW_DYNBW_SEL) & \
- BIT_MASK_RESP_CTS_BW_DYNBW_SEL)
- #define BIT_SET_RESP_CTS_BW_DYNBW_SEL(x, v) \
- (BIT_CLEAR_RESP_CTS_BW_DYNBW_SEL(x) | BIT_RESP_CTS_BW_DYNBW_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_DLY_TX_WAIT_RXANTSEL BIT(4)
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_DELAY_TX_USE_RX_ANTSEL BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_TXRESP_BY_RXANTSEL BIT(3)
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_TX_USE_RX_ANTSEL BIT(3)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_RESP_EARLY_TXACK_RWEPTKIP BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL (Offset 0x0668) */
- #define BIT_SHIFT_ORIG_DCTS_CHK 0
- #define BIT_MASK_ORIG_DCTS_CHK 0x3
- #define BIT_ORIG_DCTS_CHK(x) \
- (((x) & BIT_MASK_ORIG_DCTS_CHK) << BIT_SHIFT_ORIG_DCTS_CHK)
- #define BITS_ORIG_DCTS_CHK (BIT_MASK_ORIG_DCTS_CHK << BIT_SHIFT_ORIG_DCTS_CHK)
- #define BIT_CLEAR_ORIG_DCTS_CHK(x) ((x) & (~BITS_ORIG_DCTS_CHK))
- #define BIT_GET_ORIG_DCTS_CHK(x) \
- (((x) >> BIT_SHIFT_ORIG_DCTS_CHK) & BIT_MASK_ORIG_DCTS_CHK)
- #define BIT_SET_ORIG_DCTS_CHK(x, v) \
- (BIT_CLEAR_ORIG_DCTS_CHK(x) | BIT_ORIG_DCTS_CHK(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_TRXPTCL_CTL_H (Offset 0x066C) */
- #define BIT_RXBA_IGNOREA2_V1 BIT(10)
- #define BIT_EN_SAVE_ALL_TXOPADDR_V1 BIT(9)
- #define BIT_EN_TXCTS_TO_TXOPOWNER_INRXNAV_V1 BIT(8)
- #define BIT_DIS_TXBA_AMPDUFCSERR_V1 BIT(7)
- #define BIT_DIS_TXBA_RXBARINFULL_V1 BIT(6)
- #define BIT_DIS_TXCFE_INFULL_V1 BIT(5)
- #define BIT_DIS_TXCTS_INFULL_V1 BIT(4)
- #define BIT_EN_TXACKBA_IN_TX_RDG_V1 BIT(3)
- #define BIT_EN_TXACKBA_IN_TXOP_V1 BIT(2)
- #define BIT_EN_TXCTS_IN_RXNAV_V1 BIT(1)
- #define BIT_EN_TXCTS_INTXOP_V1 BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMCMD (Offset 0x0670) */
- #define BIT_SECCAM_POLLING BIT(31)
- #define BIT_SECCAM_CLR BIT(30)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMCMD (Offset 0x0670) */
- #define BIT_MFBCAM_CLR BIT(29)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMCMD (Offset 0x0670) */
- #define BIT_SHIFT_RESP_TXPOWER 18
- #define BIT_MASK_RESP_TXPOWER 0x7
- #define BIT_RESP_TXPOWER(x) \
- (((x) & BIT_MASK_RESP_TXPOWER) << BIT_SHIFT_RESP_TXPOWER)
- #define BITS_RESP_TXPOWER (BIT_MASK_RESP_TXPOWER << BIT_SHIFT_RESP_TXPOWER)
- #define BIT_CLEAR_RESP_TXPOWER(x) ((x) & (~BITS_RESP_TXPOWER))
- #define BIT_GET_RESP_TXPOWER(x) \
- (((x) >> BIT_SHIFT_RESP_TXPOWER) & BIT_MASK_RESP_TXPOWER)
- #define BIT_SET_RESP_TXPOWER(x, v) \
- (BIT_CLEAR_RESP_TXPOWER(x) | BIT_RESP_TXPOWER(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMCMD (Offset 0x0670) */
- #define BIT_SECCAM_WE BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMCMD (Offset 0x0670) */
- #define BIT_SHIFT_SECCAM_ADDR_V1 0
- #define BIT_MASK_SECCAM_ADDR_V1 0xff
- #define BIT_SECCAM_ADDR_V1(x) \
- (((x) & BIT_MASK_SECCAM_ADDR_V1) << BIT_SHIFT_SECCAM_ADDR_V1)
- #define BITS_SECCAM_ADDR_V1 \
- (BIT_MASK_SECCAM_ADDR_V1 << BIT_SHIFT_SECCAM_ADDR_V1)
- #define BIT_CLEAR_SECCAM_ADDR_V1(x) ((x) & (~BITS_SECCAM_ADDR_V1))
- #define BIT_GET_SECCAM_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_SECCAM_ADDR_V1) & BIT_MASK_SECCAM_ADDR_V1)
- #define BIT_SET_SECCAM_ADDR_V1(x, v) \
- (BIT_CLEAR_SECCAM_ADDR_V1(x) | BIT_SECCAM_ADDR_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CAMCMD (Offset 0x0670) */
- #define BIT_SHIFT_SECCAM_ADDR_V2 0
- #define BIT_MASK_SECCAM_ADDR_V2 0x3ff
- #define BIT_SECCAM_ADDR_V2(x) \
- (((x) & BIT_MASK_SECCAM_ADDR_V2) << BIT_SHIFT_SECCAM_ADDR_V2)
- #define BITS_SECCAM_ADDR_V2 \
- (BIT_MASK_SECCAM_ADDR_V2 << BIT_SHIFT_SECCAM_ADDR_V2)
- #define BIT_CLEAR_SECCAM_ADDR_V2(x) ((x) & (~BITS_SECCAM_ADDR_V2))
- #define BIT_GET_SECCAM_ADDR_V2(x) \
- (((x) >> BIT_SHIFT_SECCAM_ADDR_V2) & BIT_MASK_SECCAM_ADDR_V2)
- #define BIT_SET_SECCAM_ADDR_V2(x, v) \
- (BIT_CLEAR_SECCAM_ADDR_V2(x) | BIT_SECCAM_ADDR_V2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_CAMCMD (Offset 0x0670) */
- #define BIT_SHIFT_SECCAM_ADDR 0
- #define BIT_MASK_SECCAM_ADDR 0xff
- #define BIT_SECCAM_ADDR(x) \
- (((x) & BIT_MASK_SECCAM_ADDR) << BIT_SHIFT_SECCAM_ADDR)
- #define BITS_SECCAM_ADDR (BIT_MASK_SECCAM_ADDR << BIT_SHIFT_SECCAM_ADDR)
- #define BIT_CLEAR_SECCAM_ADDR(x) ((x) & (~BITS_SECCAM_ADDR))
- #define BIT_GET_SECCAM_ADDR(x) \
- (((x) >> BIT_SHIFT_SECCAM_ADDR) & BIT_MASK_SECCAM_ADDR)
- #define BIT_SET_SECCAM_ADDR(x, v) \
- (BIT_CLEAR_SECCAM_ADDR(x) | BIT_SECCAM_ADDR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMWRITE (Offset 0x0674) */
- #define BIT_SHIFT_CAMW_DATA 0
- #define BIT_MASK_CAMW_DATA 0xffffffffL
- #define BIT_CAMW_DATA(x) (((x) & BIT_MASK_CAMW_DATA) << BIT_SHIFT_CAMW_DATA)
- #define BITS_CAMW_DATA (BIT_MASK_CAMW_DATA << BIT_SHIFT_CAMW_DATA)
- #define BIT_CLEAR_CAMW_DATA(x) ((x) & (~BITS_CAMW_DATA))
- #define BIT_GET_CAMW_DATA(x) (((x) >> BIT_SHIFT_CAMW_DATA) & BIT_MASK_CAMW_DATA)
- #define BIT_SET_CAMW_DATA(x, v) (BIT_CLEAR_CAMW_DATA(x) | BIT_CAMW_DATA(v))
- /* 2 REG_CAMREAD (Offset 0x0678) */
- #define BIT_SHIFT_CAMR_DATA 0
- #define BIT_MASK_CAMR_DATA 0xffffffffL
- #define BIT_CAMR_DATA(x) (((x) & BIT_MASK_CAMR_DATA) << BIT_SHIFT_CAMR_DATA)
- #define BITS_CAMR_DATA (BIT_MASK_CAMR_DATA << BIT_SHIFT_CAMR_DATA)
- #define BIT_CLEAR_CAMR_DATA(x) ((x) & (~BITS_CAMR_DATA))
- #define BIT_GET_CAMR_DATA(x) (((x) >> BIT_SHIFT_CAMR_DATA) & BIT_MASK_CAMR_DATA)
- #define BIT_SET_CAMR_DATA(x, v) (BIT_CLEAR_CAMR_DATA(x) | BIT_CAMR_DATA(v))
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_SECCAM_INFO BIT(31)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_SEC_KEYFOUND_V1 BIT(19)
- #define BIT_SHIFT_CAMDBG_SEC_TYPE_V1 16
- #define BIT_MASK_CAMDBG_SEC_TYPE_V1 0x7
- #define BIT_CAMDBG_SEC_TYPE_V1(x) \
- (((x) & BIT_MASK_CAMDBG_SEC_TYPE_V1) << BIT_SHIFT_CAMDBG_SEC_TYPE_V1)
- #define BITS_CAMDBG_SEC_TYPE_V1 \
- (BIT_MASK_CAMDBG_SEC_TYPE_V1 << BIT_SHIFT_CAMDBG_SEC_TYPE_V1)
- #define BIT_CLEAR_CAMDBG_SEC_TYPE_V1(x) ((x) & (~BITS_CAMDBG_SEC_TYPE_V1))
- #define BIT_GET_CAMDBG_SEC_TYPE_V1(x) \
- (((x) >> BIT_SHIFT_CAMDBG_SEC_TYPE_V1) & BIT_MASK_CAMDBG_SEC_TYPE_V1)
- #define BIT_SET_CAMDBG_SEC_TYPE_V1(x, v) \
- (BIT_CLEAR_CAMDBG_SEC_TYPE_V1(x) | BIT_CAMDBG_SEC_TYPE_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_SEC_KEYFOUND BIT(15)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_CAMDBG_EXT_SEC_TYPE_V1 BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_SHIFT_CAMDBG_SEC_TYPE 12
- #define BIT_MASK_CAMDBG_SEC_TYPE 0x7
- #define BIT_CAMDBG_SEC_TYPE(x) \
- (((x) & BIT_MASK_CAMDBG_SEC_TYPE) << BIT_SHIFT_CAMDBG_SEC_TYPE)
- #define BITS_CAMDBG_SEC_TYPE \
- (BIT_MASK_CAMDBG_SEC_TYPE << BIT_SHIFT_CAMDBG_SEC_TYPE)
- #define BIT_CLEAR_CAMDBG_SEC_TYPE(x) ((x) & (~BITS_CAMDBG_SEC_TYPE))
- #define BIT_GET_CAMDBG_SEC_TYPE(x) \
- (((x) >> BIT_SHIFT_CAMDBG_SEC_TYPE) & BIT_MASK_CAMDBG_SEC_TYPE)
- #define BIT_SET_CAMDBG_SEC_TYPE(x, v) \
- (BIT_CLEAR_CAMDBG_SEC_TYPE(x) | BIT_CAMDBG_SEC_TYPE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_CAMDBG_EXT_SEC_TYPE BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_CAMDBG_EXT_SECTYPE BIT(11)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_SHIFT_CAMDBG_MIC_KEY_IDX_V1 7
- #define BIT_MASK_CAMDBG_MIC_KEY_IDX_V1 0x7f
- #define BIT_CAMDBG_MIC_KEY_IDX_V1(x) \
- (((x) & BIT_MASK_CAMDBG_MIC_KEY_IDX_V1) \
- << BIT_SHIFT_CAMDBG_MIC_KEY_IDX_V1)
- #define BITS_CAMDBG_MIC_KEY_IDX_V1 \
- (BIT_MASK_CAMDBG_MIC_KEY_IDX_V1 << BIT_SHIFT_CAMDBG_MIC_KEY_IDX_V1)
- #define BIT_CLEAR_CAMDBG_MIC_KEY_IDX_V1(x) ((x) & (~BITS_CAMDBG_MIC_KEY_IDX_V1))
- #define BIT_GET_CAMDBG_MIC_KEY_IDX_V1(x) \
- (((x) >> BIT_SHIFT_CAMDBG_MIC_KEY_IDX_V1) & \
- BIT_MASK_CAMDBG_MIC_KEY_IDX_V1)
- #define BIT_SET_CAMDBG_MIC_KEY_IDX_V1(x, v) \
- (BIT_CLEAR_CAMDBG_MIC_KEY_IDX_V1(x) | BIT_CAMDBG_MIC_KEY_IDX_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_SHIFT_CAMDBG_MIC_KEY_IDX 5
- #define BIT_MASK_CAMDBG_MIC_KEY_IDX 0x1f
- #define BIT_CAMDBG_MIC_KEY_IDX(x) \
- (((x) & BIT_MASK_CAMDBG_MIC_KEY_IDX) << BIT_SHIFT_CAMDBG_MIC_KEY_IDX)
- #define BITS_CAMDBG_MIC_KEY_IDX \
- (BIT_MASK_CAMDBG_MIC_KEY_IDX << BIT_SHIFT_CAMDBG_MIC_KEY_IDX)
- #define BIT_CLEAR_CAMDBG_MIC_KEY_IDX(x) ((x) & (~BITS_CAMDBG_MIC_KEY_IDX))
- #define BIT_GET_CAMDBG_MIC_KEY_IDX(x) \
- (((x) >> BIT_SHIFT_CAMDBG_MIC_KEY_IDX) & BIT_MASK_CAMDBG_MIC_KEY_IDX)
- #define BIT_SET_CAMDBG_MIC_KEY_IDX(x, v) \
- (BIT_CLEAR_CAMDBG_MIC_KEY_IDX(x) | BIT_CAMDBG_MIC_KEY_IDX(v))
- #define BIT_SHIFT_CAMDBG_SEC_KEY_IDX 0
- #define BIT_MASK_CAMDBG_SEC_KEY_IDX 0x1f
- #define BIT_CAMDBG_SEC_KEY_IDX(x) \
- (((x) & BIT_MASK_CAMDBG_SEC_KEY_IDX) << BIT_SHIFT_CAMDBG_SEC_KEY_IDX)
- #define BITS_CAMDBG_SEC_KEY_IDX \
- (BIT_MASK_CAMDBG_SEC_KEY_IDX << BIT_SHIFT_CAMDBG_SEC_KEY_IDX)
- #define BIT_CLEAR_CAMDBG_SEC_KEY_IDX(x) ((x) & (~BITS_CAMDBG_SEC_KEY_IDX))
- #define BIT_GET_CAMDBG_SEC_KEY_IDX(x) \
- (((x) >> BIT_SHIFT_CAMDBG_SEC_KEY_IDX) & BIT_MASK_CAMDBG_SEC_KEY_IDX)
- #define BIT_SET_CAMDBG_SEC_KEY_IDX(x, v) \
- (BIT_CLEAR_CAMDBG_SEC_KEY_IDX(x) | BIT_CAMDBG_SEC_KEY_IDX(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CAMDBG (Offset 0x067C) */
- #define BIT_SHIFT_CAMDBG_SEC_KEY_IDX_V1 0
- #define BIT_MASK_CAMDBG_SEC_KEY_IDX_V1 0x7f
- #define BIT_CAMDBG_SEC_KEY_IDX_V1(x) \
- (((x) & BIT_MASK_CAMDBG_SEC_KEY_IDX_V1) \
- << BIT_SHIFT_CAMDBG_SEC_KEY_IDX_V1)
- #define BITS_CAMDBG_SEC_KEY_IDX_V1 \
- (BIT_MASK_CAMDBG_SEC_KEY_IDX_V1 << BIT_SHIFT_CAMDBG_SEC_KEY_IDX_V1)
- #define BIT_CLEAR_CAMDBG_SEC_KEY_IDX_V1(x) ((x) & (~BITS_CAMDBG_SEC_KEY_IDX_V1))
- #define BIT_GET_CAMDBG_SEC_KEY_IDX_V1(x) \
- (((x) >> BIT_SHIFT_CAMDBG_SEC_KEY_IDX_V1) & \
- BIT_MASK_CAMDBG_SEC_KEY_IDX_V1)
- #define BIT_SET_CAMDBG_SEC_KEY_IDX_V1(x, v) \
- (BIT_CLEAR_CAMDBG_SEC_KEY_IDX_V1(x) | BIT_CAMDBG_SEC_KEY_IDX_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SECCFG (Offset 0x0680) */
- #define BIT_RXDEC_BM_MGNT_V1 BIT(19)
- #define BIT_TXENC_BM_MGNT_V1 BIT(18)
- #define BIT_RXDEC_UNI_MGNT_V1 BIT(17)
- #define BIT_TXENC_UNI_MGNT_V1 BIT(16)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SECCFG (Offset 0x0680) */
- #define BIT_DIS_GCLK_WAPI BIT(15)
- #define BIT_DIS_GCLK_AES BIT(14)
- #define BIT_DIS_GCLK_TKIP BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SECCFG (Offset 0x0680) */
- #define BIT_AES_SEL_QC_1 BIT(12)
- #define BIT_AES_SEL_QC_0 BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_SECCFG (Offset 0x0680) */
- #define BIT_WMAC_CKECK_BMC BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SECCFG (Offset 0x0680) */
- #define BIT_CHK_BMC BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_SECCFG (Offset 0x0680) */
- #define BIT_CHK_KEYID BIT(8)
- #define BIT_RXBCUSEDK BIT(7)
- #define BIT_TXBCUSEDK BIT(6)
- #define BIT_NOSKMC BIT(5)
- #define BIT_SKBYA2 BIT(4)
- #define BIT_RXDEC BIT(3)
- #define BIT_TXENC BIT(2)
- #define BIT_RXUHUSEDK BIT(1)
- #define BIT_TXUHUSEDK BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXFILTER_CATEGORY_1 (Offset 0x0682) */
- #define BIT_SHIFT_RXFILTER_CATEGORY_1 0
- #define BIT_MASK_RXFILTER_CATEGORY_1 0xff
- #define BIT_RXFILTER_CATEGORY_1(x) \
- (((x) & BIT_MASK_RXFILTER_CATEGORY_1) << BIT_SHIFT_RXFILTER_CATEGORY_1)
- #define BITS_RXFILTER_CATEGORY_1 \
- (BIT_MASK_RXFILTER_CATEGORY_1 << BIT_SHIFT_RXFILTER_CATEGORY_1)
- #define BIT_CLEAR_RXFILTER_CATEGORY_1(x) ((x) & (~BITS_RXFILTER_CATEGORY_1))
- #define BIT_GET_RXFILTER_CATEGORY_1(x) \
- (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_1) & BIT_MASK_RXFILTER_CATEGORY_1)
- #define BIT_SET_RXFILTER_CATEGORY_1(x, v) \
- (BIT_CLEAR_RXFILTER_CATEGORY_1(x) | BIT_RXFILTER_CATEGORY_1(v))
- /* 2 REG_RXFILTER_ACTION_1 (Offset 0x0683) */
- #define BIT_SHIFT_RXFILTER_ACTION_1 0
- #define BIT_MASK_RXFILTER_ACTION_1 0xff
- #define BIT_RXFILTER_ACTION_1(x) \
- (((x) & BIT_MASK_RXFILTER_ACTION_1) << BIT_SHIFT_RXFILTER_ACTION_1)
- #define BITS_RXFILTER_ACTION_1 \
- (BIT_MASK_RXFILTER_ACTION_1 << BIT_SHIFT_RXFILTER_ACTION_1)
- #define BIT_CLEAR_RXFILTER_ACTION_1(x) ((x) & (~BITS_RXFILTER_ACTION_1))
- #define BIT_GET_RXFILTER_ACTION_1(x) \
- (((x) >> BIT_SHIFT_RXFILTER_ACTION_1) & BIT_MASK_RXFILTER_ACTION_1)
- #define BIT_SET_RXFILTER_ACTION_1(x, v) \
- (BIT_CLEAR_RXFILTER_ACTION_1(x) | BIT_RXFILTER_ACTION_1(v))
- /* 2 REG_RXFILTER_CATEGORY_2 (Offset 0x0684) */
- #define BIT_SHIFT_RXFILTER_CATEGORY_2 0
- #define BIT_MASK_RXFILTER_CATEGORY_2 0xff
- #define BIT_RXFILTER_CATEGORY_2(x) \
- (((x) & BIT_MASK_RXFILTER_CATEGORY_2) << BIT_SHIFT_RXFILTER_CATEGORY_2)
- #define BITS_RXFILTER_CATEGORY_2 \
- (BIT_MASK_RXFILTER_CATEGORY_2 << BIT_SHIFT_RXFILTER_CATEGORY_2)
- #define BIT_CLEAR_RXFILTER_CATEGORY_2(x) ((x) & (~BITS_RXFILTER_CATEGORY_2))
- #define BIT_GET_RXFILTER_CATEGORY_2(x) \
- (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_2) & BIT_MASK_RXFILTER_CATEGORY_2)
- #define BIT_SET_RXFILTER_CATEGORY_2(x, v) \
- (BIT_CLEAR_RXFILTER_CATEGORY_2(x) | BIT_RXFILTER_CATEGORY_2(v))
- /* 2 REG_RXFILTER_ACTION_2 (Offset 0x0685) */
- #define BIT_SHIFT_RXFILTER_ACTION_2 0
- #define BIT_MASK_RXFILTER_ACTION_2 0xff
- #define BIT_RXFILTER_ACTION_2(x) \
- (((x) & BIT_MASK_RXFILTER_ACTION_2) << BIT_SHIFT_RXFILTER_ACTION_2)
- #define BITS_RXFILTER_ACTION_2 \
- (BIT_MASK_RXFILTER_ACTION_2 << BIT_SHIFT_RXFILTER_ACTION_2)
- #define BIT_CLEAR_RXFILTER_ACTION_2(x) ((x) & (~BITS_RXFILTER_ACTION_2))
- #define BIT_GET_RXFILTER_ACTION_2(x) \
- (((x) >> BIT_SHIFT_RXFILTER_ACTION_2) & BIT_MASK_RXFILTER_ACTION_2)
- #define BIT_SET_RXFILTER_ACTION_2(x, v) \
- (BIT_CLEAR_RXFILTER_ACTION_2(x) | BIT_RXFILTER_ACTION_2(v))
- /* 2 REG_RXFILTER_CATEGORY_3 (Offset 0x0686) */
- #define BIT_SHIFT_RXFILTER_CATEGORY_3 0
- #define BIT_MASK_RXFILTER_CATEGORY_3 0xff
- #define BIT_RXFILTER_CATEGORY_3(x) \
- (((x) & BIT_MASK_RXFILTER_CATEGORY_3) << BIT_SHIFT_RXFILTER_CATEGORY_3)
- #define BITS_RXFILTER_CATEGORY_3 \
- (BIT_MASK_RXFILTER_CATEGORY_3 << BIT_SHIFT_RXFILTER_CATEGORY_3)
- #define BIT_CLEAR_RXFILTER_CATEGORY_3(x) ((x) & (~BITS_RXFILTER_CATEGORY_3))
- #define BIT_GET_RXFILTER_CATEGORY_3(x) \
- (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_3) & BIT_MASK_RXFILTER_CATEGORY_3)
- #define BIT_SET_RXFILTER_CATEGORY_3(x, v) \
- (BIT_CLEAR_RXFILTER_CATEGORY_3(x) | BIT_RXFILTER_CATEGORY_3(v))
- /* 2 REG_RXFILTER_ACTION_3 (Offset 0x0687) */
- #define BIT_SHIFT_RXFILTER_ACTION_3 0
- #define BIT_MASK_RXFILTER_ACTION_3 0xff
- #define BIT_RXFILTER_ACTION_3(x) \
- (((x) & BIT_MASK_RXFILTER_ACTION_3) << BIT_SHIFT_RXFILTER_ACTION_3)
- #define BITS_RXFILTER_ACTION_3 \
- (BIT_MASK_RXFILTER_ACTION_3 << BIT_SHIFT_RXFILTER_ACTION_3)
- #define BIT_CLEAR_RXFILTER_ACTION_3(x) ((x) & (~BITS_RXFILTER_ACTION_3))
- #define BIT_GET_RXFILTER_ACTION_3(x) \
- (((x) >> BIT_SHIFT_RXFILTER_ACTION_3) & BIT_MASK_RXFILTER_ACTION_3)
- #define BIT_SET_RXFILTER_ACTION_3(x, v) \
- (BIT_CLEAR_RXFILTER_ACTION_3(x) | BIT_RXFILTER_ACTION_3(v))
- /* 2 REG_RXFLTMAP3 (Offset 0x0688) */
- #define BIT_MGTFLT15EN_FW BIT(15)
- #define BIT_MGTFLT14EN_FW BIT(14)
- #define BIT_MGTFLT13EN_FW BIT(13)
- #define BIT_MGTFLT12EN_FW BIT(12)
- #define BIT_MGTFLT11EN_FW BIT(11)
- #define BIT_MGTFLT10EN_FW BIT(10)
- #define BIT_MGTFLT9EN_FW BIT(9)
- #define BIT_MGTFLT8EN_FW BIT(8)
- #define BIT_MGTFLT7EN_FW BIT(7)
- #define BIT_MGTFLT6EN_FW BIT(6)
- #define BIT_MGTFLT5EN_FW BIT(5)
- #define BIT_MGTFLT4EN_FW BIT(4)
- #define BIT_MGTFLT3EN_FW BIT(3)
- #define BIT_MGTFLT2EN_FW BIT(2)
- #define BIT_MGTFLT1EN_FW BIT(1)
- #define BIT_MGTFLT0EN_FW BIT(0)
- /* 2 REG_RXFLTMAP4 (Offset 0x068A) */
- #define BIT_CTRLFLT15EN_FW BIT(15)
- #define BIT_CTRLFLT14EN_FW BIT(14)
- #define BIT_CTRLFLT13EN_FW BIT(13)
- #define BIT_CTRLFLT12EN_FW BIT(12)
- #define BIT_CTRLFLT11EN_FW BIT(11)
- #define BIT_CTRLFLT10EN_FW BIT(10)
- #define BIT_CTRLFLT9EN_FW BIT(9)
- #define BIT_CTRLFLT8EN_FW BIT(8)
- #define BIT_CTRLFLT7EN_FW BIT(7)
- #define BIT_CTRLFLT6EN_FW BIT(6)
- #define BIT_CTRLFLT5EN_FW BIT(5)
- #define BIT_CTRLFLT4EN_FW BIT(4)
- #define BIT_CTRLFLT3EN_FW BIT(3)
- #define BIT_CTRLFLT2EN_FW BIT(2)
- #define BIT_CTRLFLT1EN_FW BIT(1)
- #define BIT_CTRLFLT0EN_FW BIT(0)
- /* 2 REG_RXFLTMAP5 (Offset 0x068C) */
- #define BIT_DATAFLT15EN_FW BIT(15)
- #define BIT_DATAFLT14EN_FW BIT(14)
- #define BIT_DATAFLT13EN_FW BIT(13)
- #define BIT_DATAFLT12EN_FW BIT(12)
- #define BIT_DATAFLT11EN_FW BIT(11)
- #define BIT_DATAFLT10EN_FW BIT(10)
- #define BIT_DATAFLT9EN_FW BIT(9)
- #define BIT_DATAFLT8EN_FW BIT(8)
- #define BIT_DATAFLT7EN_FW BIT(7)
- #define BIT_DATAFLT6EN_FW BIT(6)
- #define BIT_DATAFLT5EN_FW BIT(5)
- #define BIT_DATAFLT4EN_FW BIT(4)
- #define BIT_DATAFLT3EN_FW BIT(3)
- #define BIT_DATAFLT2EN_FW BIT(2)
- #define BIT_DATAFLT1EN_FW BIT(1)
- #define BIT_DATAFLT0EN_FW BIT(0)
- /* 2 REG_RXFLTMAP6 (Offset 0x068E) */
- #define BIT_ACTIONFLT15EN_FW BIT(15)
- #define BIT_ACTIONFLT14EN_FW BIT(14)
- #define BIT_ACTIONFLT13EN_FW BIT(13)
- #define BIT_ACTIONFLT12EN_FW BIT(12)
- #define BIT_ACTIONFLT11EN_FW BIT(11)
- #define BIT_ACTIONFLT10EN_FW BIT(10)
- #define BIT_ACTIONFLT9EN_FW BIT(9)
- #define BIT_ACTIONFLT8EN_FW BIT(8)
- #define BIT_ACTIONFLT7EN_FW BIT(7)
- #define BIT_ACTIONFLT6EN_FW BIT(6)
- #define BIT_ACTIONFLT5EN_FW BIT(5)
- #define BIT_ACTIONFLT4EN_FW BIT(4)
- #define BIT_ACTIONFLT3EN_FW BIT(3)
- #define BIT_ACTIONFLT2EN_FW BIT(2)
- #define BIT_ACTIONFLT1EN_FW BIT(1)
- #define BIT_ACTIONFLT0EN_FW BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WOW_CTRL (Offset 0x0690) */
- #define BIT_SHIFT_PSF_BSSIDSEL_B2B1 6
- #define BIT_MASK_PSF_BSSIDSEL_B2B1 0x3
- #define BIT_PSF_BSSIDSEL_B2B1(x) \
- (((x) & BIT_MASK_PSF_BSSIDSEL_B2B1) << BIT_SHIFT_PSF_BSSIDSEL_B2B1)
- #define BITS_PSF_BSSIDSEL_B2B1 \
- (BIT_MASK_PSF_BSSIDSEL_B2B1 << BIT_SHIFT_PSF_BSSIDSEL_B2B1)
- #define BIT_CLEAR_PSF_BSSIDSEL_B2B1(x) ((x) & (~BITS_PSF_BSSIDSEL_B2B1))
- #define BIT_GET_PSF_BSSIDSEL_B2B1(x) \
- (((x) >> BIT_SHIFT_PSF_BSSIDSEL_B2B1) & BIT_MASK_PSF_BSSIDSEL_B2B1)
- #define BIT_SET_PSF_BSSIDSEL_B2B1(x, v) \
- (BIT_CLEAR_PSF_BSSIDSEL_B2B1(x) | BIT_PSF_BSSIDSEL_B2B1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WOW_CTRL (Offset 0x0690) */
- #define BIT_WOWHCI BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WOW_CTRL (Offset 0x0690) */
- #define BIT_PSF_BSSIDSEL BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WOW_CTRL (Offset 0x0690) */
- #define BIT_PSF_BSSIDSEL_B0 BIT(4)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WOW_CTRL (Offset 0x0690) */
- #define BIT_UWF BIT(3)
- #define BIT_MAGIC BIT(2)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WOW_CTRL (Offset 0x0690) */
- #define BIT_WOWEN BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WOW_CTRL (Offset 0x0690) */
- #define BIT_WFMSK BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WOW_CTRL (Offset 0x0690) */
- #define BIT_FORCE_WAKEUP BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_NAN_RX_TSF_FILTER (Offset 0x0691) */
- #define BIT_CHK_TSF_TA BIT(2)
- #define BIT_CHK_TSF_CBSSID BIT(1)
- #define BIT_CHK_TSF_EN BIT(0)
- /* 2 REG_PS_RX_INFO (Offset 0x0692) */
- #define BIT_SHIFT_PORTSEL__PS_RX_INFO 5
- #define BIT_MASK_PORTSEL__PS_RX_INFO 0x7
- #define BIT_PORTSEL__PS_RX_INFO(x) \
- (((x) & BIT_MASK_PORTSEL__PS_RX_INFO) << BIT_SHIFT_PORTSEL__PS_RX_INFO)
- #define BITS_PORTSEL__PS_RX_INFO \
- (BIT_MASK_PORTSEL__PS_RX_INFO << BIT_SHIFT_PORTSEL__PS_RX_INFO)
- #define BIT_CLEAR_PORTSEL__PS_RX_INFO(x) ((x) & (~BITS_PORTSEL__PS_RX_INFO))
- #define BIT_GET_PORTSEL__PS_RX_INFO(x) \
- (((x) >> BIT_SHIFT_PORTSEL__PS_RX_INFO) & BIT_MASK_PORTSEL__PS_RX_INFO)
- #define BIT_SET_PORTSEL__PS_RX_INFO(x, v) \
- (BIT_CLEAR_PORTSEL__PS_RX_INFO(x) | BIT_PORTSEL__PS_RX_INFO(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_PS_RX_INFO (Offset 0x0692) */
- #define BIT_RXCTRLIN0 BIT(4)
- #define BIT_RXMGTIN0 BIT(3)
- #define BIT_RXDATAIN2 BIT(2)
- #define BIT_RXDATAIN1 BIT(1)
- #define BIT_RXDATAIN0 BIT(0)
- /* 2 REG_WMMPS_UAPSD_TID (Offset 0x0693) */
- #define BIT_SHIFT_DTIM_CNT 24
- #define BIT_MASK_DTIM_CNT 0xff
- #define BIT_DTIM_CNT(x) (((x) & BIT_MASK_DTIM_CNT) << BIT_SHIFT_DTIM_CNT)
- #define BITS_DTIM_CNT (BIT_MASK_DTIM_CNT << BIT_SHIFT_DTIM_CNT)
- #define BIT_CLEAR_DTIM_CNT(x) ((x) & (~BITS_DTIM_CNT))
- #define BIT_GET_DTIM_CNT(x) (((x) >> BIT_SHIFT_DTIM_CNT) & BIT_MASK_DTIM_CNT)
- #define BIT_SET_DTIM_CNT(x, v) (BIT_CLEAR_DTIM_CNT(x) | BIT_DTIM_CNT(v))
- #define BIT_CTRLFLT15EN BIT(15)
- #define BIT_DATAFLT15EN BIT(15)
- #define BIT_CTRLFLT14EN BIT(14)
- #define BIT_DATAFLT14EN BIT(14)
- #define BIT_MGTFLT13EN BIT(13)
- #define BIT_CTRLFLT13EN BIT(13)
- #define BIT_DATAFLT13EN BIT(13)
- #define BIT_MGTFLT12EN BIT(12)
- #define BIT_CTRLFLT12EN BIT(12)
- #define BIT_DATAFLT12EN BIT(12)
- #define BIT_MGTFLT11EN BIT(11)
- #define BIT_CTRLFLT11EN BIT(11)
- #define BIT_DATAFLT11EN BIT(11)
- #define BIT_MGTFLT10EN BIT(10)
- #define BIT_CTRLFLT10EN BIT(10)
- #define BIT_DATAFLT10EN BIT(10)
- #define BIT_MGTFLT9EN BIT(9)
- #define BIT_CTRLFLT9EN BIT(9)
- #define BIT_DATAFLT9EN BIT(9)
- #define BIT_MGTFLT8EN BIT(8)
- #define BIT_CTRLFLT8EN BIT(8)
- #define BIT_DATAFLT8EN BIT(8)
- #define BIT_WMMPS_UAPSD_TID7 BIT(7)
- #define BIT_CTRLFLT7EN BIT(7)
- #define BIT_DATAFLT7EN BIT(7)
- #define BIT_WMMPS_UAPSD_TID6 BIT(6)
- #define BIT_CTRLFLT6EN BIT(6)
- #define BIT_DATAFLT6EN BIT(6)
- #define BIT_WMMPS_UAPSD_TID5 BIT(5)
- #define BIT_MGTFLT5EN BIT(5)
- #define BIT_DATAFLT5EN BIT(5)
- #define BIT_WMMPS_UAPSD_TID4 BIT(4)
- #define BIT_MGTFLT4EN BIT(4)
- #define BIT_DATAFLT4EN BIT(4)
- #define BIT_WMMPS_UAPSD_TID3 BIT(3)
- #define BIT_MGTFLT3EN BIT(3)
- #define BIT_DATAFLT3EN BIT(3)
- #define BIT_WMMPS_UAPSD_TID2 BIT(2)
- #define BIT_MGTFLT2EN BIT(2)
- #define BIT_DATAFLT2EN BIT(2)
- #define BIT_WMMPS_UAPSD_TID1 BIT(1)
- #define BIT_MGTFLT1EN BIT(1)
- #define BIT_DATAFLT1EN BIT(1)
- #define BIT_WMMPS_UAPSD_TID0 BIT(0)
- #define BIT_MGTFLT0EN BIT(0)
- #define BIT_DATAFLT0EN BIT(0)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LPNAV_CTRL (Offset 0x0694) */
- #define BIT_LPNAV_EN BIT(31)
- #define BIT_SHIFT_LPNAV_EARLY 16
- #define BIT_MASK_LPNAV_EARLY 0x7fff
- #define BIT_LPNAV_EARLY(x) \
- (((x) & BIT_MASK_LPNAV_EARLY) << BIT_SHIFT_LPNAV_EARLY)
- #define BITS_LPNAV_EARLY (BIT_MASK_LPNAV_EARLY << BIT_SHIFT_LPNAV_EARLY)
- #define BIT_CLEAR_LPNAV_EARLY(x) ((x) & (~BITS_LPNAV_EARLY))
- #define BIT_GET_LPNAV_EARLY(x) \
- (((x) >> BIT_SHIFT_LPNAV_EARLY) & BIT_MASK_LPNAV_EARLY)
- #define BIT_SET_LPNAV_EARLY(x, v) \
- (BIT_CLEAR_LPNAV_EARLY(x) | BIT_LPNAV_EARLY(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_LPNAV_CTRL (Offset 0x0694) */
- #define BIT_SHIFT_LPNAV_TH 0
- #define BIT_MASK_LPNAV_TH 0xffff
- #define BIT_LPNAV_TH(x) (((x) & BIT_MASK_LPNAV_TH) << BIT_SHIFT_LPNAV_TH)
- #define BITS_LPNAV_TH (BIT_MASK_LPNAV_TH << BIT_SHIFT_LPNAV_TH)
- #define BIT_CLEAR_LPNAV_TH(x) ((x) & (~BITS_LPNAV_TH))
- #define BIT_GET_LPNAV_TH(x) (((x) >> BIT_SHIFT_LPNAV_TH) & BIT_MASK_LPNAV_TH)
- #define BIT_SET_LPNAV_TH(x, v) (BIT_CLEAR_LPNAV_TH(x) | BIT_LPNAV_TH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_LPNAV_CTRL (Offset 0x0694) */
- #define BIT_SHIFT_LPNAV_THR 0
- #define BIT_MASK_LPNAV_THR 0xffff
- #define BIT_LPNAV_THR(x) (((x) & BIT_MASK_LPNAV_THR) << BIT_SHIFT_LPNAV_THR)
- #define BITS_LPNAV_THR (BIT_MASK_LPNAV_THR << BIT_SHIFT_LPNAV_THR)
- #define BIT_CLEAR_LPNAV_THR(x) ((x) & (~BITS_LPNAV_THR))
- #define BIT_GET_LPNAV_THR(x) (((x) >> BIT_SHIFT_LPNAV_THR) & BIT_MASK_LPNAV_THR)
- #define BIT_SET_LPNAV_THR(x, v) (BIT_CLEAR_LPNAV_THR(x) | BIT_LPNAV_THR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WKFMCAM_CMD (Offset 0x0698) */
- #define BIT_WKFCAM_POLLING_V1 BIT(31)
- #define BIT_WKFCAM_CLR_V1 BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WKFMCAM_CMD (Offset 0x0698) */
- #define BIT_WKFCAM_WE BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WKFMCAM_CMD (Offset 0x0698) */
- #define BIT_SHIFT_WKFCAM_ADDR_V2 8
- #define BIT_MASK_WKFCAM_ADDR_V2 0xff
- #define BIT_WKFCAM_ADDR_V2(x) \
- (((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2)
- #define BITS_WKFCAM_ADDR_V2 \
- (BIT_MASK_WKFCAM_ADDR_V2 << BIT_SHIFT_WKFCAM_ADDR_V2)
- #define BIT_CLEAR_WKFCAM_ADDR_V2(x) ((x) & (~BITS_WKFCAM_ADDR_V2))
- #define BIT_GET_WKFCAM_ADDR_V2(x) \
- (((x) >> BIT_SHIFT_WKFCAM_ADDR_V2) & BIT_MASK_WKFCAM_ADDR_V2)
- #define BIT_SET_WKFCAM_ADDR_V2(x, v) \
- (BIT_CLEAR_WKFCAM_ADDR_V2(x) | BIT_WKFCAM_ADDR_V2(v))
- #define BIT_WMAC_RESP_NONSTA1_DIS BIT(7)
- #define BIT_SHIFT_WMAC_TXMU_ACKPOLICY 4
- #define BIT_MASK_WMAC_TXMU_ACKPOLICY 0x3
- #define BIT_WMAC_TXMU_ACKPOLICY(x) \
- (((x) & BIT_MASK_WMAC_TXMU_ACKPOLICY) << BIT_SHIFT_WMAC_TXMU_ACKPOLICY)
- #define BITS_WMAC_TXMU_ACKPOLICY \
- (BIT_MASK_WMAC_TXMU_ACKPOLICY << BIT_SHIFT_WMAC_TXMU_ACKPOLICY)
- #define BIT_CLEAR_WMAC_TXMU_ACKPOLICY(x) ((x) & (~BITS_WMAC_TXMU_ACKPOLICY))
- #define BIT_GET_WMAC_TXMU_ACKPOLICY(x) \
- (((x) >> BIT_SHIFT_WMAC_TXMU_ACKPOLICY) & BIT_MASK_WMAC_TXMU_ACKPOLICY)
- #define BIT_SET_WMAC_TXMU_ACKPOLICY(x, v) \
- (BIT_CLEAR_WMAC_TXMU_ACKPOLICY(x) | BIT_WMAC_TXMU_ACKPOLICY(v))
- #define BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL 1
- #define BIT_MASK_WMAC_MU_BFEE_PORT_SEL 0x7
- #define BIT_WMAC_MU_BFEE_PORT_SEL(x) \
- (((x) & BIT_MASK_WMAC_MU_BFEE_PORT_SEL) \
- << BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL)
- #define BITS_WMAC_MU_BFEE_PORT_SEL \
- (BIT_MASK_WMAC_MU_BFEE_PORT_SEL << BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL)
- #define BIT_CLEAR_WMAC_MU_BFEE_PORT_SEL(x) ((x) & (~BITS_WMAC_MU_BFEE_PORT_SEL))
- #define BIT_GET_WMAC_MU_BFEE_PORT_SEL(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL) & \
- BIT_MASK_WMAC_MU_BFEE_PORT_SEL)
- #define BIT_SET_WMAC_MU_BFEE_PORT_SEL(x, v) \
- (BIT_CLEAR_WMAC_MU_BFEE_PORT_SEL(x) | BIT_WMAC_MU_BFEE_PORT_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WKFMCAM_CMD (Offset 0x0698) */
- #define BIT_SHIFT_WKFCAM_NUM_V1 0
- #define BIT_MASK_WKFCAM_NUM_V1 0xff
- #define BIT_WKFCAM_NUM_V1(x) \
- (((x) & BIT_MASK_WKFCAM_NUM_V1) << BIT_SHIFT_WKFCAM_NUM_V1)
- #define BITS_WKFCAM_NUM_V1 (BIT_MASK_WKFCAM_NUM_V1 << BIT_SHIFT_WKFCAM_NUM_V1)
- #define BIT_CLEAR_WKFCAM_NUM_V1(x) ((x) & (~BITS_WKFCAM_NUM_V1))
- #define BIT_GET_WKFCAM_NUM_V1(x) \
- (((x) >> BIT_SHIFT_WKFCAM_NUM_V1) & BIT_MASK_WKFCAM_NUM_V1)
- #define BIT_SET_WKFCAM_NUM_V1(x, v) \
- (BIT_CLEAR_WKFCAM_NUM_V1(x) | BIT_WKFCAM_NUM_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WKFMCAM_CMD (Offset 0x0698) */
- #define BIT_SHIFT_WKFCAM_CAM_NUM_V1 0
- #define BIT_MASK_WKFCAM_CAM_NUM_V1 0xff
- #define BIT_WKFCAM_CAM_NUM_V1(x) \
- (((x) & BIT_MASK_WKFCAM_CAM_NUM_V1) << BIT_SHIFT_WKFCAM_CAM_NUM_V1)
- #define BITS_WKFCAM_CAM_NUM_V1 \
- (BIT_MASK_WKFCAM_CAM_NUM_V1 << BIT_SHIFT_WKFCAM_CAM_NUM_V1)
- #define BIT_CLEAR_WKFCAM_CAM_NUM_V1(x) ((x) & (~BITS_WKFCAM_CAM_NUM_V1))
- #define BIT_GET_WKFCAM_CAM_NUM_V1(x) \
- (((x) >> BIT_SHIFT_WKFCAM_CAM_NUM_V1) & BIT_MASK_WKFCAM_CAM_NUM_V1)
- #define BIT_SET_WKFCAM_CAM_NUM_V1(x, v) \
- (BIT_CLEAR_WKFCAM_CAM_NUM_V1(x) | BIT_WKFCAM_CAM_NUM_V1(v))
- #define BIT_WMAC_MU_BFEE_DIS BIT(0)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_WKFMCAM_CMD (Offset 0x0698) */
- #define BIT_SHIFT_WKFCAM_ADDR 0
- #define BIT_MASK_WKFCAM_ADDR 0x7f
- #define BIT_WKFCAM_ADDR(x) \
- (((x) & BIT_MASK_WKFCAM_ADDR) << BIT_SHIFT_WKFCAM_ADDR)
- #define BITS_WKFCAM_ADDR (BIT_MASK_WKFCAM_ADDR << BIT_SHIFT_WKFCAM_ADDR)
- #define BIT_CLEAR_WKFCAM_ADDR(x) ((x) & (~BITS_WKFCAM_ADDR))
- #define BIT_GET_WKFCAM_ADDR(x) \
- (((x) >> BIT_SHIFT_WKFCAM_ADDR) & BIT_MASK_WKFCAM_ADDR)
- #define BIT_SET_WKFCAM_ADDR(x, v) \
- (BIT_CLEAR_WKFCAM_ADDR(x) | BIT_WKFCAM_ADDR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WKFMCAM_RWD (Offset 0x069C) */
- #define BIT_SHIFT_WKFMCAM_RWD 0
- #define BIT_MASK_WKFMCAM_RWD 0xffffffffL
- #define BIT_WKFMCAM_RWD(x) \
- (((x) & BIT_MASK_WKFMCAM_RWD) << BIT_SHIFT_WKFMCAM_RWD)
- #define BITS_WKFMCAM_RWD (BIT_MASK_WKFMCAM_RWD << BIT_SHIFT_WKFMCAM_RWD)
- #define BIT_CLEAR_WKFMCAM_RWD(x) ((x) & (~BITS_WKFMCAM_RWD))
- #define BIT_GET_WKFMCAM_RWD(x) \
- (((x) >> BIT_SHIFT_WKFMCAM_RWD) & BIT_MASK_WKFMCAM_RWD)
- #define BIT_SET_WKFMCAM_RWD(x, v) \
- (BIT_CLEAR_WKFMCAM_RWD(x) | BIT_WKFMCAM_RWD(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BCN_PSR_RPT (Offset 0x06A8) */
- #define BIT_SHIFT_DTIM_PERIOD 16
- #define BIT_MASK_DTIM_PERIOD 0xff
- #define BIT_DTIM_PERIOD(x) \
- (((x) & BIT_MASK_DTIM_PERIOD) << BIT_SHIFT_DTIM_PERIOD)
- #define BITS_DTIM_PERIOD (BIT_MASK_DTIM_PERIOD << BIT_SHIFT_DTIM_PERIOD)
- #define BIT_CLEAR_DTIM_PERIOD(x) ((x) & (~BITS_DTIM_PERIOD))
- #define BIT_GET_DTIM_PERIOD(x) \
- (((x) >> BIT_SHIFT_DTIM_PERIOD) & BIT_MASK_DTIM_PERIOD)
- #define BIT_SET_DTIM_PERIOD(x, v) \
- (BIT_CLEAR_DTIM_PERIOD(x) | BIT_DTIM_PERIOD(v))
- #define BIT_DTIM BIT(15)
- #define BIT_TIM BIT(14)
- #define BIT_SHIFT_PS_AID_0 0
- #define BIT_MASK_PS_AID_0 0x7ff
- #define BIT_PS_AID_0(x) (((x) & BIT_MASK_PS_AID_0) << BIT_SHIFT_PS_AID_0)
- #define BITS_PS_AID_0 (BIT_MASK_PS_AID_0 << BIT_SHIFT_PS_AID_0)
- #define BIT_CLEAR_PS_AID_0(x) ((x) & (~BITS_PS_AID_0))
- #define BIT_GET_PS_AID_0(x) (((x) >> BIT_SHIFT_PS_AID_0) & BIT_MASK_PS_AID_0)
- #define BIT_SET_PS_AID_0(x, v) (BIT_CLEAR_PS_AID_0(x) | BIT_PS_AID_0(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_FLC_RPC (Offset 0x06AC) */
- #define BIT_SHIFT_FLC_RPC 0
- #define BIT_MASK_FLC_RPC 0xff
- #define BIT_FLC_RPC(x) (((x) & BIT_MASK_FLC_RPC) << BIT_SHIFT_FLC_RPC)
- #define BITS_FLC_RPC (BIT_MASK_FLC_RPC << BIT_SHIFT_FLC_RPC)
- #define BIT_CLEAR_FLC_RPC(x) ((x) & (~BITS_FLC_RPC))
- #define BIT_GET_FLC_RPC(x) (((x) >> BIT_SHIFT_FLC_RPC) & BIT_MASK_FLC_RPC)
- #define BIT_SET_FLC_RPC(x, v) (BIT_CLEAR_FLC_RPC(x) | BIT_FLC_RPC(v))
- /* 2 REG_FLC_RPCT (Offset 0x06AD) */
- #define BIT_SHIFT_FLC_RPCT 0
- #define BIT_MASK_FLC_RPCT 0xff
- #define BIT_FLC_RPCT(x) (((x) & BIT_MASK_FLC_RPCT) << BIT_SHIFT_FLC_RPCT)
- #define BITS_FLC_RPCT (BIT_MASK_FLC_RPCT << BIT_SHIFT_FLC_RPCT)
- #define BIT_CLEAR_FLC_RPCT(x) ((x) & (~BITS_FLC_RPCT))
- #define BIT_GET_FLC_RPCT(x) (((x) >> BIT_SHIFT_FLC_RPCT) & BIT_MASK_FLC_RPCT)
- #define BIT_SET_FLC_RPCT(x, v) (BIT_CLEAR_FLC_RPCT(x) | BIT_FLC_RPCT(v))
- /* 2 REG_FLC_PTS (Offset 0x06AE) */
- #define BIT_CMF BIT(2)
- #define BIT_CCF BIT(1)
- #define BIT_CDF BIT(0)
- /* 2 REG_FLC_TRPC (Offset 0x06AF) */
- #define BIT_FLC_RPCT_V1 BIT(7)
- #define BIT_MODE BIT(6)
- #define BIT_SHIFT_TRPCD 0
- #define BIT_MASK_TRPCD 0x3f
- #define BIT_TRPCD(x) (((x) & BIT_MASK_TRPCD) << BIT_SHIFT_TRPCD)
- #define BITS_TRPCD (BIT_MASK_TRPCD << BIT_SHIFT_TRPCD)
- #define BIT_CLEAR_TRPCD(x) ((x) & (~BITS_TRPCD))
- #define BIT_GET_TRPCD(x) (((x) >> BIT_SHIFT_TRPCD) & BIT_MASK_TRPCD)
- #define BIT_SET_TRPCD(x, v) (BIT_CLEAR_TRPCD(x) | BIT_TRPCD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXPKTMON_CTRL (Offset 0x06B0) */
- #define BIT_SHIFT_RXBKQPKT_SEQ 20
- #define BIT_MASK_RXBKQPKT_SEQ 0xf
- #define BIT_RXBKQPKT_SEQ(x) \
- (((x) & BIT_MASK_RXBKQPKT_SEQ) << BIT_SHIFT_RXBKQPKT_SEQ)
- #define BITS_RXBKQPKT_SEQ (BIT_MASK_RXBKQPKT_SEQ << BIT_SHIFT_RXBKQPKT_SEQ)
- #define BIT_CLEAR_RXBKQPKT_SEQ(x) ((x) & (~BITS_RXBKQPKT_SEQ))
- #define BIT_GET_RXBKQPKT_SEQ(x) \
- (((x) >> BIT_SHIFT_RXBKQPKT_SEQ) & BIT_MASK_RXBKQPKT_SEQ)
- #define BIT_SET_RXBKQPKT_SEQ(x, v) \
- (BIT_CLEAR_RXBKQPKT_SEQ(x) | BIT_RXBKQPKT_SEQ(v))
- #define BIT_SHIFT_RXBEQPKT_SEQ 16
- #define BIT_MASK_RXBEQPKT_SEQ 0xf
- #define BIT_RXBEQPKT_SEQ(x) \
- (((x) & BIT_MASK_RXBEQPKT_SEQ) << BIT_SHIFT_RXBEQPKT_SEQ)
- #define BITS_RXBEQPKT_SEQ (BIT_MASK_RXBEQPKT_SEQ << BIT_SHIFT_RXBEQPKT_SEQ)
- #define BIT_CLEAR_RXBEQPKT_SEQ(x) ((x) & (~BITS_RXBEQPKT_SEQ))
- #define BIT_GET_RXBEQPKT_SEQ(x) \
- (((x) >> BIT_SHIFT_RXBEQPKT_SEQ) & BIT_MASK_RXBEQPKT_SEQ)
- #define BIT_SET_RXBEQPKT_SEQ(x, v) \
- (BIT_CLEAR_RXBEQPKT_SEQ(x) | BIT_RXBEQPKT_SEQ(v))
- #define BIT_SHIFT_RXVIQPKT_SEQ 12
- #define BIT_MASK_RXVIQPKT_SEQ 0xf
- #define BIT_RXVIQPKT_SEQ(x) \
- (((x) & BIT_MASK_RXVIQPKT_SEQ) << BIT_SHIFT_RXVIQPKT_SEQ)
- #define BITS_RXVIQPKT_SEQ (BIT_MASK_RXVIQPKT_SEQ << BIT_SHIFT_RXVIQPKT_SEQ)
- #define BIT_CLEAR_RXVIQPKT_SEQ(x) ((x) & (~BITS_RXVIQPKT_SEQ))
- #define BIT_GET_RXVIQPKT_SEQ(x) \
- (((x) >> BIT_SHIFT_RXVIQPKT_SEQ) & BIT_MASK_RXVIQPKT_SEQ)
- #define BIT_SET_RXVIQPKT_SEQ(x, v) \
- (BIT_CLEAR_RXVIQPKT_SEQ(x) | BIT_RXVIQPKT_SEQ(v))
- #define BIT_SHIFT_RXVOQPKT_SEQ 8
- #define BIT_MASK_RXVOQPKT_SEQ 0xf
- #define BIT_RXVOQPKT_SEQ(x) \
- (((x) & BIT_MASK_RXVOQPKT_SEQ) << BIT_SHIFT_RXVOQPKT_SEQ)
- #define BITS_RXVOQPKT_SEQ (BIT_MASK_RXVOQPKT_SEQ << BIT_SHIFT_RXVOQPKT_SEQ)
- #define BIT_CLEAR_RXVOQPKT_SEQ(x) ((x) & (~BITS_RXVOQPKT_SEQ))
- #define BIT_GET_RXVOQPKT_SEQ(x) \
- (((x) >> BIT_SHIFT_RXVOQPKT_SEQ) & BIT_MASK_RXVOQPKT_SEQ)
- #define BIT_SET_RXVOQPKT_SEQ(x, v) \
- (BIT_CLEAR_RXVOQPKT_SEQ(x) | BIT_RXVOQPKT_SEQ(v))
- #define BIT_RXBKQPKT_ERR BIT(7)
- #define BIT_RXBEQPKT_ERR BIT(6)
- #define BIT_RXVIQPKT_ERR BIT(5)
- #define BIT_RXVOQPKT_ERR BIT(4)
- #define BIT_RXDMA_MON_EN BIT(2)
- #define BIT_RXPKT_MON_RST BIT(1)
- #define BIT_RXPKT_MON_EN BIT(0)
- /* 2 REG_STATE_MON (Offset 0x06B4) */
- #define BIT_EN_TXRPTBUF_CLK BIT(31)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_STATE_MON (Offset 0x06B4) */
- #define BIT_SHIFT_DMA_MON_EN 24
- #define BIT_MASK_DMA_MON_EN 0x1f
- #define BIT_DMA_MON_EN(x) (((x) & BIT_MASK_DMA_MON_EN) << BIT_SHIFT_DMA_MON_EN)
- #define BITS_DMA_MON_EN (BIT_MASK_DMA_MON_EN << BIT_SHIFT_DMA_MON_EN)
- #define BIT_CLEAR_DMA_MON_EN(x) ((x) & (~BITS_DMA_MON_EN))
- #define BIT_GET_DMA_MON_EN(x) \
- (((x) >> BIT_SHIFT_DMA_MON_EN) & BIT_MASK_DMA_MON_EN)
- #define BIT_SET_DMA_MON_EN(x, v) (BIT_CLEAR_DMA_MON_EN(x) | BIT_DMA_MON_EN(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_STATE_MON (Offset 0x06B4) */
- #define BIT_SHIFT_STATE_SEL 24
- #define BIT_MASK_STATE_SEL 0x1f
- #define BIT_STATE_SEL(x) (((x) & BIT_MASK_STATE_SEL) << BIT_SHIFT_STATE_SEL)
- #define BITS_STATE_SEL (BIT_MASK_STATE_SEL << BIT_SHIFT_STATE_SEL)
- #define BIT_CLEAR_STATE_SEL(x) ((x) & (~BITS_STATE_SEL))
- #define BIT_GET_STATE_SEL(x) (((x) >> BIT_SHIFT_STATE_SEL) & BIT_MASK_STATE_SEL)
- #define BIT_SET_STATE_SEL(x, v) (BIT_CLEAR_STATE_SEL(x) | BIT_STATE_SEL(v))
- #define BIT_MACRX_ERR_1 BIT(17)
- #define BIT_MACRX_ERR_0 BIT(16)
- #define BIT_DIS_INFOSRCH BIT(14)
- #define BIT_SHIFT_STATE_INFO 8
- #define BIT_MASK_STATE_INFO 0xff
- #define BIT_STATE_INFO(x) (((x) & BIT_MASK_STATE_INFO) << BIT_SHIFT_STATE_INFO)
- #define BITS_STATE_INFO (BIT_MASK_STATE_INFO << BIT_SHIFT_STATE_INFO)
- #define BIT_CLEAR_STATE_INFO(x) ((x) & (~BITS_STATE_INFO))
- #define BIT_GET_STATE_INFO(x) \
- (((x) >> BIT_SHIFT_STATE_INFO) & BIT_MASK_STATE_INFO)
- #define BIT_SET_STATE_INFO(x, v) (BIT_CLEAR_STATE_INFO(x) | BIT_STATE_INFO(v))
- #define BIT_UPD_NXT_STATE BIT(7)
- #define BIT_MACTX_ERR_3 BIT(3)
- #define BIT_MACTX_ERR_2 BIT(2)
- #define BIT_MACTX_ERR_1 BIT(1)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_STATE_MON (Offset 0x06B4) */
- #define BIT_SHIFT_PKT_MON_EN 0
- #define BIT_MASK_PKT_MON_EN 0x7f
- #define BIT_PKT_MON_EN(x) (((x) & BIT_MASK_PKT_MON_EN) << BIT_SHIFT_PKT_MON_EN)
- #define BITS_PKT_MON_EN (BIT_MASK_PKT_MON_EN << BIT_SHIFT_PKT_MON_EN)
- #define BIT_CLEAR_PKT_MON_EN(x) ((x) & (~BITS_PKT_MON_EN))
- #define BIT_GET_PKT_MON_EN(x) \
- (((x) >> BIT_SHIFT_PKT_MON_EN) & BIT_MASK_PKT_MON_EN)
- #define BIT_SET_PKT_MON_EN(x, v) (BIT_CLEAR_PKT_MON_EN(x) | BIT_PKT_MON_EN(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_STATE_MON (Offset 0x06B4) */
- #define BIT_SHIFT_CUR_STATE 0
- #define BIT_MASK_CUR_STATE 0x7f
- #define BIT_CUR_STATE(x) (((x) & BIT_MASK_CUR_STATE) << BIT_SHIFT_CUR_STATE)
- #define BITS_CUR_STATE (BIT_MASK_CUR_STATE << BIT_SHIFT_CUR_STATE)
- #define BIT_CLEAR_CUR_STATE(x) ((x) & (~BITS_CUR_STATE))
- #define BIT_GET_CUR_STATE(x) (((x) >> BIT_SHIFT_CUR_STATE) & BIT_MASK_CUR_STATE)
- #define BIT_SET_CUR_STATE(x, v) (BIT_CLEAR_CUR_STATE(x) | BIT_CUR_STATE(v))
- #define BIT_MACTX_ERR_0 BIT(0)
- #define BIT_SHIFT_INFO_ADDR_OFFSET 0
- #define BIT_MASK_INFO_ADDR_OFFSET 0x1fff
- #define BIT_INFO_ADDR_OFFSET(x) \
- (((x) & BIT_MASK_INFO_ADDR_OFFSET) << BIT_SHIFT_INFO_ADDR_OFFSET)
- #define BITS_INFO_ADDR_OFFSET \
- (BIT_MASK_INFO_ADDR_OFFSET << BIT_SHIFT_INFO_ADDR_OFFSET)
- #define BIT_CLEAR_INFO_ADDR_OFFSET(x) ((x) & (~BITS_INFO_ADDR_OFFSET))
- #define BIT_GET_INFO_ADDR_OFFSET(x) \
- (((x) >> BIT_SHIFT_INFO_ADDR_OFFSET) & BIT_MASK_INFO_ADDR_OFFSET)
- #define BIT_SET_INFO_ADDR_OFFSET(x, v) \
- (BIT_CLEAR_INFO_ADDR_OFFSET(x) | BIT_INFO_ADDR_OFFSET(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ERROR_MON (Offset 0x06B8) */
- #define BIT_CSIRPT_LEN_BB_MORE_THAN_MAC BIT(23)
- #define BIT_CSI_CHKSUM_ERROR BIT(22)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ERROR_MON (Offset 0x06B8) */
- #define BIT_BFM_RPTNUM_ERROR BIT(21)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ERROR_MON (Offset 0x06B8) */
- #define BIT_MACRX_ERR_5 BIT(21)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ERROR_MON (Offset 0x06B8) */
- #define BIT_BFM_CHECKSUM_ERROR BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ERROR_MON (Offset 0x06B8) */
- #define BIT_MACRX_ERR_4 BIT(20)
- #define BIT_MACRX_ERR_3 BIT(19)
- #define BIT_MACRX_ERR_2 BIT(18)
- #define BIT_WMAC_PRETX_ERRHDL_EN BIT(15)
- #define BIT_MACTX_ERR_5 BIT(5)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_BT_COEX_TABLE (Offset 0x06C0) */
- #define BIT_PRI_MASK_RX_RESP BIT(126)
- #define BIT_PRI_MASK_RXOFDM BIT(125)
- #define BIT_PRI_MASK_RXCCK BIT(124)
- #define BIT_PRI_MASK_CCK BIT(108)
- #define BIT_PRI_MASK_OFDM BIT(107)
- #define BIT_PRI_MASK_RTY BIT(106)
- #define BIT_OOB BIT(97)
- #define BIT_ANT_SEL BIT(96)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_BT_COEX_TABLE (Offset 0x06C0) */
- #define BIT_SHIFT_R_WMAC_BFINFO_20M_1 16
- #define BIT_MASK_R_WMAC_BFINFO_20M_1 0xfff
- #define BIT_R_WMAC_BFINFO_20M_1(x) \
- (((x) & BIT_MASK_R_WMAC_BFINFO_20M_1) << BIT_SHIFT_R_WMAC_BFINFO_20M_1)
- #define BITS_R_WMAC_BFINFO_20M_1 \
- (BIT_MASK_R_WMAC_BFINFO_20M_1 << BIT_SHIFT_R_WMAC_BFINFO_20M_1)
- #define BIT_CLEAR_R_WMAC_BFINFO_20M_1(x) ((x) & (~BITS_R_WMAC_BFINFO_20M_1))
- #define BIT_GET_R_WMAC_BFINFO_20M_1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_BFINFO_20M_1) & BIT_MASK_R_WMAC_BFINFO_20M_1)
- #define BIT_SET_R_WMAC_BFINFO_20M_1(x, v) \
- (BIT_CLEAR_R_WMAC_BFINFO_20M_1(x) | BIT_R_WMAC_BFINFO_20M_1(v))
- #define BIT_SHIFT_COEX_TABLE_1 0
- #define BIT_MASK_COEX_TABLE_1 0xffffffffL
- #define BIT_COEX_TABLE_1(x) \
- (((x) & BIT_MASK_COEX_TABLE_1) << BIT_SHIFT_COEX_TABLE_1)
- #define BITS_COEX_TABLE_1 (BIT_MASK_COEX_TABLE_1 << BIT_SHIFT_COEX_TABLE_1)
- #define BIT_CLEAR_COEX_TABLE_1(x) ((x) & (~BITS_COEX_TABLE_1))
- #define BIT_GET_COEX_TABLE_1(x) \
- (((x) >> BIT_SHIFT_COEX_TABLE_1) & BIT_MASK_COEX_TABLE_1)
- #define BIT_SET_COEX_TABLE_1(x, v) \
- (BIT_CLEAR_COEX_TABLE_1(x) | BIT_COEX_TABLE_1(v))
- #define BIT_SHIFT_R_WMAC_BFINFO_20M_0 0
- #define BIT_MASK_R_WMAC_BFINFO_20M_0 0xfff
- #define BIT_R_WMAC_BFINFO_20M_0(x) \
- (((x) & BIT_MASK_R_WMAC_BFINFO_20M_0) << BIT_SHIFT_R_WMAC_BFINFO_20M_0)
- #define BITS_R_WMAC_BFINFO_20M_0 \
- (BIT_MASK_R_WMAC_BFINFO_20M_0 << BIT_SHIFT_R_WMAC_BFINFO_20M_0)
- #define BIT_CLEAR_R_WMAC_BFINFO_20M_0(x) ((x) & (~BITS_R_WMAC_BFINFO_20M_0))
- #define BIT_GET_R_WMAC_BFINFO_20M_0(x) \
- (((x) >> BIT_SHIFT_R_WMAC_BFINFO_20M_0) & BIT_MASK_R_WMAC_BFINFO_20M_0)
- #define BIT_SET_R_WMAC_BFINFO_20M_0(x, v) \
- (BIT_CLEAR_R_WMAC_BFINFO_20M_0(x) | BIT_R_WMAC_BFINFO_20M_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_COEX_TABLE_H (Offset 0x06CC) */
- #define BIT_PRI_MASK_RX_RESP_V1 BIT(30)
- #define BIT_PRI_MASK_RXOFDM_V1 BIT(29)
- #define BIT_PRI_MASK_RXCCK_V1 BIT(28)
- #define BIT_PRI_MASK_CCK_V1 BIT(12)
- #define BIT_PRI_MASK_OFDM_V1 BIT(11)
- #define BIT_PRI_MASK_RTY_V1 BIT(10)
- #define BIT_OOB_V1 BIT(1)
- #define BIT_ANT_SEL_V1 BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXCMD_0 (Offset 0x06D0) */
- #define BIT_RXCMD_EN BIT(31)
- #define BIT_SHIFT_RXCMD_INFO 0
- #define BIT_MASK_RXCMD_INFO 0x7fffffffL
- #define BIT_RXCMD_INFO(x) (((x) & BIT_MASK_RXCMD_INFO) << BIT_SHIFT_RXCMD_INFO)
- #define BITS_RXCMD_INFO (BIT_MASK_RXCMD_INFO << BIT_SHIFT_RXCMD_INFO)
- #define BIT_CLEAR_RXCMD_INFO(x) ((x) & (~BITS_RXCMD_INFO))
- #define BIT_GET_RXCMD_INFO(x) \
- (((x) >> BIT_SHIFT_RXCMD_INFO) & BIT_MASK_RXCMD_INFO)
- #define BIT_SET_RXCMD_INFO(x, v) (BIT_CLEAR_RXCMD_INFO(x) | BIT_RXCMD_INFO(v))
- /* 2 REG_RXCMD_1 (Offset 0x06D4) */
- #define BIT_TXUSER_ID1 BIT(25)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXCMD_1 (Offset 0x06D4) */
- #define BIT_SHIFT_CSI_RADDR_LATCH_V1 24
- #define BIT_MASK_CSI_RADDR_LATCH_V1 0x3f
- #define BIT_CSI_RADDR_LATCH_V1(x) \
- (((x) & BIT_MASK_CSI_RADDR_LATCH_V1) << BIT_SHIFT_CSI_RADDR_LATCH_V1)
- #define BITS_CSI_RADDR_LATCH_V1 \
- (BIT_MASK_CSI_RADDR_LATCH_V1 << BIT_SHIFT_CSI_RADDR_LATCH_V1)
- #define BIT_CLEAR_CSI_RADDR_LATCH_V1(x) ((x) & (~BITS_CSI_RADDR_LATCH_V1))
- #define BIT_GET_CSI_RADDR_LATCH_V1(x) \
- (((x) >> BIT_SHIFT_CSI_RADDR_LATCH_V1) & BIT_MASK_CSI_RADDR_LATCH_V1)
- #define BIT_SET_CSI_RADDR_LATCH_V1(x, v) \
- (BIT_CLEAR_CSI_RADDR_LATCH_V1(x) | BIT_CSI_RADDR_LATCH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_RXCMD_1 (Offset 0x06D4) */
- #define BIT_SHIFT_CSI_RADDR_LATCH 24
- #define BIT_MASK_CSI_RADDR_LATCH 0xff
- #define BIT_CSI_RADDR_LATCH(x) \
- (((x) & BIT_MASK_CSI_RADDR_LATCH) << BIT_SHIFT_CSI_RADDR_LATCH)
- #define BITS_CSI_RADDR_LATCH \
- (BIT_MASK_CSI_RADDR_LATCH << BIT_SHIFT_CSI_RADDR_LATCH)
- #define BIT_CLEAR_CSI_RADDR_LATCH(x) ((x) & (~BITS_CSI_RADDR_LATCH))
- #define BIT_GET_CSI_RADDR_LATCH(x) \
- (((x) >> BIT_SHIFT_CSI_RADDR_LATCH) & BIT_MASK_CSI_RADDR_LATCH)
- #define BIT_SET_CSI_RADDR_LATCH(x, v) \
- (BIT_CLEAR_CSI_RADDR_LATCH(x) | BIT_CSI_RADDR_LATCH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXCMD_1 (Offset 0x06D4) */
- #define BIT_SHIFT_AID1 16
- #define BIT_MASK_AID1 0x1ff
- #define BIT_AID1(x) (((x) & BIT_MASK_AID1) << BIT_SHIFT_AID1)
- #define BITS_AID1 (BIT_MASK_AID1 << BIT_SHIFT_AID1)
- #define BIT_CLEAR_AID1(x) ((x) & (~BITS_AID1))
- #define BIT_GET_AID1(x) (((x) >> BIT_SHIFT_AID1) & BIT_MASK_AID1)
- #define BIT_SET_AID1(x, v) (BIT_CLEAR_AID1(x) | BIT_AID1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXCMD_1 (Offset 0x06D4) */
- #define BIT_SHIFT_CSI_WADDR_LATCH_V1 16
- #define BIT_MASK_CSI_WADDR_LATCH_V1 0x3f
- #define BIT_CSI_WADDR_LATCH_V1(x) \
- (((x) & BIT_MASK_CSI_WADDR_LATCH_V1) << BIT_SHIFT_CSI_WADDR_LATCH_V1)
- #define BITS_CSI_WADDR_LATCH_V1 \
- (BIT_MASK_CSI_WADDR_LATCH_V1 << BIT_SHIFT_CSI_WADDR_LATCH_V1)
- #define BIT_CLEAR_CSI_WADDR_LATCH_V1(x) ((x) & (~BITS_CSI_WADDR_LATCH_V1))
- #define BIT_GET_CSI_WADDR_LATCH_V1(x) \
- (((x) >> BIT_SHIFT_CSI_WADDR_LATCH_V1) & BIT_MASK_CSI_WADDR_LATCH_V1)
- #define BIT_SET_CSI_WADDR_LATCH_V1(x, v) \
- (BIT_CLEAR_CSI_WADDR_LATCH_V1(x) | BIT_CSI_WADDR_LATCH_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_RXCMD_1 (Offset 0x06D4) */
- #define BIT_SHIFT_CSI_WADDR_LATCH 16
- #define BIT_MASK_CSI_WADDR_LATCH 0xff
- #define BIT_CSI_WADDR_LATCH(x) \
- (((x) & BIT_MASK_CSI_WADDR_LATCH) << BIT_SHIFT_CSI_WADDR_LATCH)
- #define BITS_CSI_WADDR_LATCH \
- (BIT_MASK_CSI_WADDR_LATCH << BIT_SHIFT_CSI_WADDR_LATCH)
- #define BIT_CLEAR_CSI_WADDR_LATCH(x) ((x) & (~BITS_CSI_WADDR_LATCH))
- #define BIT_GET_CSI_WADDR_LATCH(x) \
- (((x) >> BIT_SHIFT_CSI_WADDR_LATCH) & BIT_MASK_CSI_WADDR_LATCH)
- #define BIT_SET_CSI_WADDR_LATCH(x, v) \
- (BIT_CLEAR_CSI_WADDR_LATCH(x) | BIT_CSI_WADDR_LATCH(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXCMD_1 (Offset 0x06D4) */
- #define BIT_TXUSER_ID0 BIT(9)
- #define BIT_SHIFT_RXCMD_PRD 0
- #define BIT_MASK_RXCMD_PRD 0xffff
- #define BIT_RXCMD_PRD(x) (((x) & BIT_MASK_RXCMD_PRD) << BIT_SHIFT_RXCMD_PRD)
- #define BITS_RXCMD_PRD (BIT_MASK_RXCMD_PRD << BIT_SHIFT_RXCMD_PRD)
- #define BIT_CLEAR_RXCMD_PRD(x) ((x) & (~BITS_RXCMD_PRD))
- #define BIT_GET_RXCMD_PRD(x) (((x) >> BIT_SHIFT_RXCMD_PRD) & BIT_MASK_RXCMD_PRD)
- #define BIT_SET_RXCMD_PRD(x, v) (BIT_CLEAR_RXCMD_PRD(x) | BIT_RXCMD_PRD(v))
- #define BIT_SHIFT_AID0 0
- #define BIT_MASK_AID0 0x1ff
- #define BIT_AID0(x) (((x) & BIT_MASK_AID0) << BIT_SHIFT_AID0)
- #define BITS_AID0 (BIT_MASK_AID0 << BIT_SHIFT_AID0)
- #define BIT_CLEAR_AID0(x) ((x) & (~BITS_AID0))
- #define BIT_GET_AID0(x) (((x) >> BIT_SHIFT_AID0) & BIT_MASK_AID0)
- #define BIT_SET_AID0(x, v) (BIT_CLEAR_AID0(x) | BIT_AID0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_TXINFO_CFG (Offset 0x06D8) */
- #define BIT_SHIFT_RESP_MFB 25
- #define BIT_MASK_RESP_MFB 0x7f
- #define BIT_RESP_MFB(x) (((x) & BIT_MASK_RESP_MFB) << BIT_SHIFT_RESP_MFB)
- #define BITS_RESP_MFB (BIT_MASK_RESP_MFB << BIT_SHIFT_RESP_MFB)
- #define BIT_CLEAR_RESP_MFB(x) ((x) & (~BITS_RESP_MFB))
- #define BIT_GET_RESP_MFB(x) (((x) >> BIT_SHIFT_RESP_MFB) & BIT_MASK_RESP_MFB)
- #define BIT_SET_RESP_MFB(x, v) (BIT_CLEAR_RESP_MFB(x) | BIT_RESP_MFB(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_WMAC_RESP_MFB 25
- #define BIT_MASK_WMAC_RESP_MFB 0x7f
- #define BIT_WMAC_RESP_MFB(x) \
- (((x) & BIT_MASK_WMAC_RESP_MFB) << BIT_SHIFT_WMAC_RESP_MFB)
- #define BITS_WMAC_RESP_MFB (BIT_MASK_WMAC_RESP_MFB << BIT_SHIFT_WMAC_RESP_MFB)
- #define BIT_CLEAR_WMAC_RESP_MFB(x) ((x) & (~BITS_WMAC_RESP_MFB))
- #define BIT_GET_WMAC_RESP_MFB(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_MFB) & BIT_MASK_WMAC_RESP_MFB)
- #define BIT_SET_WMAC_RESP_MFB(x, v) \
- (BIT_CLEAR_WMAC_RESP_MFB(x) | BIT_WMAC_RESP_MFB(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_TXINFO_CFG (Offset 0x06D8) */
- #define BIT_SHIFT_ANTINF_SEL 23
- #define BIT_MASK_ANTINF_SEL 0x3
- #define BIT_ANTINF_SEL(x) (((x) & BIT_MASK_ANTINF_SEL) << BIT_SHIFT_ANTINF_SEL)
- #define BITS_ANTINF_SEL (BIT_MASK_ANTINF_SEL << BIT_SHIFT_ANTINF_SEL)
- #define BIT_CLEAR_ANTINF_SEL(x) ((x) & (~BITS_ANTINF_SEL))
- #define BIT_GET_ANTINF_SEL(x) \
- (((x) >> BIT_SHIFT_ANTINF_SEL) & BIT_MASK_ANTINF_SEL)
- #define BIT_SET_ANTINF_SEL(x, v) (BIT_CLEAR_ANTINF_SEL(x) | BIT_ANTINF_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_WMAC_ANTINF_SEL 23
- #define BIT_MASK_WMAC_ANTINF_SEL 0x3
- #define BIT_WMAC_ANTINF_SEL(x) \
- (((x) & BIT_MASK_WMAC_ANTINF_SEL) << BIT_SHIFT_WMAC_ANTINF_SEL)
- #define BITS_WMAC_ANTINF_SEL \
- (BIT_MASK_WMAC_ANTINF_SEL << BIT_SHIFT_WMAC_ANTINF_SEL)
- #define BIT_CLEAR_WMAC_ANTINF_SEL(x) ((x) & (~BITS_WMAC_ANTINF_SEL))
- #define BIT_GET_WMAC_ANTINF_SEL(x) \
- (((x) >> BIT_SHIFT_WMAC_ANTINF_SEL) & BIT_MASK_WMAC_ANTINF_SEL)
- #define BIT_SET_WMAC_ANTINF_SEL(x, v) \
- (BIT_CLEAR_WMAC_ANTINF_SEL(x) | BIT_WMAC_ANTINF_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_TXINFO_CFG (Offset 0x06D8) */
- #define BIT_SHIFT_ANTSEL_SEL 21
- #define BIT_MASK_ANTSEL_SEL 0x3
- #define BIT_ANTSEL_SEL(x) (((x) & BIT_MASK_ANTSEL_SEL) << BIT_SHIFT_ANTSEL_SEL)
- #define BITS_ANTSEL_SEL (BIT_MASK_ANTSEL_SEL << BIT_SHIFT_ANTSEL_SEL)
- #define BIT_CLEAR_ANTSEL_SEL(x) ((x) & (~BITS_ANTSEL_SEL))
- #define BIT_GET_ANTSEL_SEL(x) \
- (((x) >> BIT_SHIFT_ANTSEL_SEL) & BIT_MASK_ANTSEL_SEL)
- #define BIT_SET_ANTSEL_SEL(x, v) (BIT_CLEAR_ANTSEL_SEL(x) | BIT_ANTSEL_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_WMAC_ANTSEL_SEL 21
- #define BIT_MASK_WMAC_ANTSEL_SEL 0x3
- #define BIT_WMAC_ANTSEL_SEL(x) \
- (((x) & BIT_MASK_WMAC_ANTSEL_SEL) << BIT_SHIFT_WMAC_ANTSEL_SEL)
- #define BITS_WMAC_ANTSEL_SEL \
- (BIT_MASK_WMAC_ANTSEL_SEL << BIT_SHIFT_WMAC_ANTSEL_SEL)
- #define BIT_CLEAR_WMAC_ANTSEL_SEL(x) ((x) & (~BITS_WMAC_ANTSEL_SEL))
- #define BIT_GET_WMAC_ANTSEL_SEL(x) \
- (((x) >> BIT_SHIFT_WMAC_ANTSEL_SEL) & BIT_MASK_WMAC_ANTSEL_SEL)
- #define BIT_SET_WMAC_ANTSEL_SEL(x, v) \
- (BIT_CLEAR_WMAC_ANTSEL_SEL(x) | BIT_WMAC_ANTSEL_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_R_WMAC_RESP_TXPOWER 18
- #define BIT_MASK_R_WMAC_RESP_TXPOWER 0x7
- #define BIT_R_WMAC_RESP_TXPOWER(x) \
- (((x) & BIT_MASK_R_WMAC_RESP_TXPOWER) << BIT_SHIFT_R_WMAC_RESP_TXPOWER)
- #define BITS_R_WMAC_RESP_TXPOWER \
- (BIT_MASK_R_WMAC_RESP_TXPOWER << BIT_SHIFT_R_WMAC_RESP_TXPOWER)
- #define BIT_CLEAR_R_WMAC_RESP_TXPOWER(x) ((x) & (~BITS_R_WMAC_RESP_TXPOWER))
- #define BIT_GET_R_WMAC_RESP_TXPOWER(x) \
- (((x) >> BIT_SHIFT_R_WMAC_RESP_TXPOWER) & BIT_MASK_R_WMAC_RESP_TXPOWER)
- #define BIT_SET_R_WMAC_RESP_TXPOWER(x, v) \
- (BIT_CLEAR_R_WMAC_RESP_TXPOWER(x) | BIT_R_WMAC_RESP_TXPOWER(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_WMAC_RESP_TXPOWER_OFFSET_TYPE 18
- #define BIT_MASK_WMAC_RESP_TXPOWER_OFFSET_TYPE 0x3
- #define BIT_WMAC_RESP_TXPOWER_OFFSET_TYPE(x) \
- (((x) & BIT_MASK_WMAC_RESP_TXPOWER_OFFSET_TYPE) \
- << BIT_SHIFT_WMAC_RESP_TXPOWER_OFFSET_TYPE)
- #define BITS_WMAC_RESP_TXPOWER_OFFSET_TYPE \
- (BIT_MASK_WMAC_RESP_TXPOWER_OFFSET_TYPE \
- << BIT_SHIFT_WMAC_RESP_TXPOWER_OFFSET_TYPE)
- #define BIT_CLEAR_WMAC_RESP_TXPOWER_OFFSET_TYPE(x) \
- ((x) & (~BITS_WMAC_RESP_TXPOWER_OFFSET_TYPE))
- #define BIT_GET_WMAC_RESP_TXPOWER_OFFSET_TYPE(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_TXPOWER_OFFSET_TYPE) & \
- BIT_MASK_WMAC_RESP_TXPOWER_OFFSET_TYPE)
- #define BIT_SET_WMAC_RESP_TXPOWER_OFFSET_TYPE(x, v) \
- (BIT_CLEAR_WMAC_RESP_TXPOWER_OFFSET_TYPE(x) | \
- BIT_WMAC_RESP_TXPOWER_OFFSET_TYPE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_RESP_TXAGC_B 13
- #define BIT_MASK_RESP_TXAGC_B 0x1f
- #define BIT_RESP_TXAGC_B(x) \
- (((x) & BIT_MASK_RESP_TXAGC_B) << BIT_SHIFT_RESP_TXAGC_B)
- #define BITS_RESP_TXAGC_B (BIT_MASK_RESP_TXAGC_B << BIT_SHIFT_RESP_TXAGC_B)
- #define BIT_CLEAR_RESP_TXAGC_B(x) ((x) & (~BITS_RESP_TXAGC_B))
- #define BIT_GET_RESP_TXAGC_B(x) \
- (((x) >> BIT_SHIFT_RESP_TXAGC_B) & BIT_MASK_RESP_TXAGC_B)
- #define BIT_SET_RESP_TXAGC_B(x, v) \
- (BIT_CLEAR_RESP_TXAGC_B(x) | BIT_RESP_TXAGC_B(v))
- #define BIT_SHIFT_RESP_TXAGC_A 8
- #define BIT_MASK_RESP_TXAGC_A 0x1f
- #define BIT_RESP_TXAGC_A(x) \
- (((x) & BIT_MASK_RESP_TXAGC_A) << BIT_SHIFT_RESP_TXAGC_A)
- #define BITS_RESP_TXAGC_A (BIT_MASK_RESP_TXAGC_A << BIT_SHIFT_RESP_TXAGC_A)
- #define BIT_CLEAR_RESP_TXAGC_A(x) ((x) & (~BITS_RESP_TXAGC_A))
- #define BIT_GET_RESP_TXAGC_A(x) \
- (((x) >> BIT_SHIFT_RESP_TXAGC_A) & BIT_MASK_RESP_TXAGC_A)
- #define BIT_SET_RESP_TXAGC_A(x, v) \
- (BIT_CLEAR_RESP_TXAGC_A(x) | BIT_RESP_TXAGC_A(v))
- #define BIT_RESP_ANTSEL_B BIT(7)
- #define BIT_RESP_ANTSEL_A BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_WMAC_RESP_TXANT_V1 6
- #define BIT_MASK_WMAC_RESP_TXANT_V1 0xfff
- #define BIT_WMAC_RESP_TXANT_V1(x) \
- (((x) & BIT_MASK_WMAC_RESP_TXANT_V1) << BIT_SHIFT_WMAC_RESP_TXANT_V1)
- #define BITS_WMAC_RESP_TXANT_V1 \
- (BIT_MASK_WMAC_RESP_TXANT_V1 << BIT_SHIFT_WMAC_RESP_TXANT_V1)
- #define BIT_CLEAR_WMAC_RESP_TXANT_V1(x) ((x) & (~BITS_WMAC_RESP_TXANT_V1))
- #define BIT_GET_WMAC_RESP_TXANT_V1(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_TXANT_V1) & BIT_MASK_WMAC_RESP_TXANT_V1)
- #define BIT_SET_WMAC_RESP_TXANT_V1(x, v) \
- (BIT_CLEAR_WMAC_RESP_TXANT_V1(x) | BIT_WMAC_RESP_TXANT_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_RESP_TXANT_CCK 4
- #define BIT_MASK_RESP_TXANT_CCK 0x3
- #define BIT_RESP_TXANT_CCK(x) \
- (((x) & BIT_MASK_RESP_TXANT_CCK) << BIT_SHIFT_RESP_TXANT_CCK)
- #define BITS_RESP_TXANT_CCK \
- (BIT_MASK_RESP_TXANT_CCK << BIT_SHIFT_RESP_TXANT_CCK)
- #define BIT_CLEAR_RESP_TXANT_CCK(x) ((x) & (~BITS_RESP_TXANT_CCK))
- #define BIT_GET_RESP_TXANT_CCK(x) \
- (((x) >> BIT_SHIFT_RESP_TXANT_CCK) & BIT_MASK_RESP_TXANT_CCK)
- #define BIT_SET_RESP_TXANT_CCK(x, v) \
- (BIT_CLEAR_RESP_TXANT_CCK(x) | BIT_RESP_TXANT_CCK(v))
- #define BIT_SHIFT_RESP_TXANT_L 2
- #define BIT_MASK_RESP_TXANT_L 0x3
- #define BIT_RESP_TXANT_L(x) \
- (((x) & BIT_MASK_RESP_TXANT_L) << BIT_SHIFT_RESP_TXANT_L)
- #define BITS_RESP_TXANT_L (BIT_MASK_RESP_TXANT_L << BIT_SHIFT_RESP_TXANT_L)
- #define BIT_CLEAR_RESP_TXANT_L(x) ((x) & (~BITS_RESP_TXANT_L))
- #define BIT_GET_RESP_TXANT_L(x) \
- (((x) >> BIT_SHIFT_RESP_TXANT_L) & BIT_MASK_RESP_TXANT_L)
- #define BIT_SET_RESP_TXANT_L(x, v) \
- (BIT_CLEAR_RESP_TXANT_L(x) | BIT_RESP_TXANT_L(v))
- #define BIT_SHIFT_RESP_TXANT_HT 0
- #define BIT_MASK_RESP_TXANT_HT 0x3
- #define BIT_RESP_TXANT_HT(x) \
- (((x) & BIT_MASK_RESP_TXANT_HT) << BIT_SHIFT_RESP_TXANT_HT)
- #define BITS_RESP_TXANT_HT (BIT_MASK_RESP_TXANT_HT << BIT_SHIFT_RESP_TXANT_HT)
- #define BIT_CLEAR_RESP_TXANT_HT(x) ((x) & (~BITS_RESP_TXANT_HT))
- #define BIT_GET_RESP_TXANT_HT(x) \
- (((x) >> BIT_SHIFT_RESP_TXANT_HT) & BIT_MASK_RESP_TXANT_HT)
- #define BIT_SET_RESP_TXANT_HT(x, v) \
- (BIT_CLEAR_RESP_TXANT_HT(x) | BIT_RESP_TXANT_HT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_TXINFO_CFG (Offset 0x06D8) */
- #define BIT_SHIFT_RESP_TXANT 0
- #define BIT_MASK_RESP_TXANT 0x3ffff
- #define BIT_RESP_TXANT(x) (((x) & BIT_MASK_RESP_TXANT) << BIT_SHIFT_RESP_TXANT)
- #define BITS_RESP_TXANT (BIT_MASK_RESP_TXANT << BIT_SHIFT_RESP_TXANT)
- #define BIT_CLEAR_RESP_TXANT(x) ((x) & (~BITS_RESP_TXANT))
- #define BIT_GET_RESP_TXANT(x) \
- (((x) >> BIT_SHIFT_RESP_TXANT) & BIT_MASK_RESP_TXANT)
- #define BIT_SET_RESP_TXANT(x, v) (BIT_CLEAR_RESP_TXANT(x) | BIT_RESP_TXANT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_RESP_TXINFO (Offset 0x06D8) */
- #define BIT_SHIFT_WMAC_RESP_TXANT 0
- #define BIT_MASK_WMAC_RESP_TXANT 0x3ffff
- #define BIT_WMAC_RESP_TXANT(x) \
- (((x) & BIT_MASK_WMAC_RESP_TXANT) << BIT_SHIFT_WMAC_RESP_TXANT)
- #define BITS_WMAC_RESP_TXANT \
- (BIT_MASK_WMAC_RESP_TXANT << BIT_SHIFT_WMAC_RESP_TXANT)
- #define BIT_CLEAR_WMAC_RESP_TXANT(x) ((x) & (~BITS_WMAC_RESP_TXANT))
- #define BIT_GET_WMAC_RESP_TXANT(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_TXANT) & BIT_MASK_WMAC_RESP_TXANT)
- #define BIT_SET_WMAC_RESP_TXANT(x, v) \
- (BIT_CLEAR_WMAC_RESP_TXANT(x) | BIT_WMAC_RESP_TXANT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_CTL_IDLE_CLR_CSI_RPT BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_WMAC_USE_NDPARATE BIT(30)
- #define BIT_SHIFT_WMAC_CSI_RATE 24
- #define BIT_MASK_WMAC_CSI_RATE 0x3f
- #define BIT_WMAC_CSI_RATE(x) \
- (((x) & BIT_MASK_WMAC_CSI_RATE) << BIT_SHIFT_WMAC_CSI_RATE)
- #define BITS_WMAC_CSI_RATE (BIT_MASK_WMAC_CSI_RATE << BIT_SHIFT_WMAC_CSI_RATE)
- #define BIT_CLEAR_WMAC_CSI_RATE(x) ((x) & (~BITS_WMAC_CSI_RATE))
- #define BIT_GET_WMAC_CSI_RATE(x) \
- (((x) >> BIT_SHIFT_WMAC_CSI_RATE) & BIT_MASK_WMAC_CSI_RATE)
- #define BIT_SET_WMAC_CSI_RATE(x, v) \
- (BIT_CLEAR_WMAC_CSI_RATE(x) | BIT_WMAC_CSI_RATE(v))
- #define BIT_SHIFT_WMAC_RESP_TXRATE 16
- #define BIT_MASK_WMAC_RESP_TXRATE 0xff
- #define BIT_WMAC_RESP_TXRATE(x) \
- (((x) & BIT_MASK_WMAC_RESP_TXRATE) << BIT_SHIFT_WMAC_RESP_TXRATE)
- #define BITS_WMAC_RESP_TXRATE \
- (BIT_MASK_WMAC_RESP_TXRATE << BIT_SHIFT_WMAC_RESP_TXRATE)
- #define BIT_CLEAR_WMAC_RESP_TXRATE(x) ((x) & (~BITS_WMAC_RESP_TXRATE))
- #define BIT_GET_WMAC_RESP_TXRATE(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_TXRATE) & BIT_MASK_WMAC_RESP_TXRATE)
- #define BIT_SET_WMAC_RESP_TXRATE(x, v) \
- (BIT_CLEAR_WMAC_RESP_TXRATE(x) | BIT_WMAC_RESP_TXRATE(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_WMAC_CSI_RATE_FORCE_EN BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_CSI_FORCE_RATE_EN BIT(15)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_SHIFT_WMAC_CSI_RSC_FORCE 13
- #define BIT_MASK_WMAC_CSI_RSC_FORCE 0x3
- #define BIT_WMAC_CSI_RSC_FORCE(x) \
- (((x) & BIT_MASK_WMAC_CSI_RSC_FORCE) << BIT_SHIFT_WMAC_CSI_RSC_FORCE)
- #define BITS_WMAC_CSI_RSC_FORCE \
- (BIT_MASK_WMAC_CSI_RSC_FORCE << BIT_SHIFT_WMAC_CSI_RSC_FORCE)
- #define BIT_CLEAR_WMAC_CSI_RSC_FORCE(x) ((x) & (~BITS_WMAC_CSI_RSC_FORCE))
- #define BIT_GET_WMAC_CSI_RSC_FORCE(x) \
- (((x) >> BIT_SHIFT_WMAC_CSI_RSC_FORCE) & BIT_MASK_WMAC_CSI_RSC_FORCE)
- #define BIT_SET_WMAC_CSI_RSC_FORCE(x, v) \
- (BIT_CLEAR_WMAC_CSI_RSC_FORCE(x) | BIT_WMAC_CSI_RSC_FORCE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_SHIFT_CSI_RSC 13
- #define BIT_MASK_CSI_RSC 0x3
- #define BIT_CSI_RSC(x) (((x) & BIT_MASK_CSI_RSC) << BIT_SHIFT_CSI_RSC)
- #define BITS_CSI_RSC (BIT_MASK_CSI_RSC << BIT_SHIFT_CSI_RSC)
- #define BIT_CLEAR_CSI_RSC(x) ((x) & (~BITS_CSI_RSC))
- #define BIT_GET_CSI_RSC(x) (((x) >> BIT_SHIFT_CSI_RSC) & BIT_MASK_CSI_RSC)
- #define BIT_SET_CSI_RSC(x, v) (BIT_CLEAR_CSI_RSC(x) | BIT_CSI_RSC(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_WMAC_CSI_GID_SEL BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_CSI_GID_SEL BIT(12)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_RDCSIMD_FLAG_TRIG_SEL BIT(11)
- #define BIT_NDPVLD_POS_RST_FFPTR_DIS_V1 BIT(10)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_NDPVLD_PROTECT_RDRDY_DIS BIT(9)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_CSIRD_EMPTY_APPZERO BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_RDCSI_EMPTY_APPZERO BIT(8)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_WMC_CSI_RATE_FB_EN BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_CSI_RATE_FB_EN BIT(7)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_RXFIFO_WRPTR_WO_CHKSUM BIT(6)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_BBPSF_MPDUCHKEN BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_BBPSF_CTRL (Offset 0x06DC) */
- #define BIT_BBPSF_MHCHKEN BIT(4)
- #define BIT_BBPSF_ERRCHKEN BIT(3)
- #define BIT_SHIFT_BBPSF_ERRTHR 0
- #define BIT_MASK_BBPSF_ERRTHR 0x7
- #define BIT_BBPSF_ERRTHR(x) \
- (((x) & BIT_MASK_BBPSF_ERRTHR) << BIT_SHIFT_BBPSF_ERRTHR)
- #define BITS_BBPSF_ERRTHR (BIT_MASK_BBPSF_ERRTHR << BIT_SHIFT_BBPSF_ERRTHR)
- #define BIT_CLEAR_BBPSF_ERRTHR(x) ((x) & (~BITS_BBPSF_ERRTHR))
- #define BIT_GET_BBPSF_ERRTHR(x) \
- (((x) >> BIT_SHIFT_BBPSF_ERRTHR) & BIT_MASK_BBPSF_ERRTHR)
- #define BIT_SET_BBPSF_ERRTHR(x, v) \
- (BIT_CLEAR_BBPSF_ERRTHR(x) | BIT_BBPSF_ERRTHR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_RESP_TXINFO_RATE (Offset 0x06DE) */
- #define BIT_USE_NDPARATE BIT(14)
- #define BIT_SHIFT_CSI_RATE 8
- #define BIT_MASK_CSI_RATE 0x3f
- #define BIT_CSI_RATE(x) (((x) & BIT_MASK_CSI_RATE) << BIT_SHIFT_CSI_RATE)
- #define BITS_CSI_RATE (BIT_MASK_CSI_RATE << BIT_SHIFT_CSI_RATE)
- #define BIT_CLEAR_CSI_RATE(x) ((x) & (~BITS_CSI_RATE))
- #define BIT_GET_CSI_RATE(x) (((x) >> BIT_SHIFT_CSI_RATE) & BIT_MASK_CSI_RATE)
- #define BIT_SET_CSI_RATE(x, v) (BIT_CLEAR_CSI_RATE(x) | BIT_CSI_RATE(v))
- #define BIT_SHIFT_RESP_TXRATE 0
- #define BIT_MASK_RESP_TXRATE 0xff
- #define BIT_RESP_TXRATE(x) \
- (((x) & BIT_MASK_RESP_TXRATE) << BIT_SHIFT_RESP_TXRATE)
- #define BITS_RESP_TXRATE (BIT_MASK_RESP_TXRATE << BIT_SHIFT_RESP_TXRATE)
- #define BIT_CLEAR_RESP_TXRATE(x) ((x) & (~BITS_RESP_TXRATE))
- #define BIT_GET_RESP_TXRATE(x) \
- (((x) >> BIT_SHIFT_RESP_TXRATE) & BIT_MASK_RESP_TXRATE)
- #define BIT_SET_RESP_TXRATE(x, v) \
- (BIT_CLEAR_RESP_TXRATE(x) | BIT_RESP_TXRATE(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2P_RX_BCN_NOA (Offset 0x06E0) */
- #define BIT_NOA_PARSER_EN BIT(15)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2P_RX_BCN_NOA (Offset 0x06E0) */
- #define BIT_BSSID_SEL BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2P_RX_BCN_NOA (Offset 0x06E0) */
- #define BIT_SHIFT_BSSID_SEL_V1 12
- #define BIT_MASK_BSSID_SEL_V1 0x7
- #define BIT_BSSID_SEL_V1(x) \
- (((x) & BIT_MASK_BSSID_SEL_V1) << BIT_SHIFT_BSSID_SEL_V1)
- #define BITS_BSSID_SEL_V1 (BIT_MASK_BSSID_SEL_V1 << BIT_SHIFT_BSSID_SEL_V1)
- #define BIT_CLEAR_BSSID_SEL_V1(x) ((x) & (~BITS_BSSID_SEL_V1))
- #define BIT_GET_BSSID_SEL_V1(x) \
- (((x) >> BIT_SHIFT_BSSID_SEL_V1) & BIT_MASK_BSSID_SEL_V1)
- #define BIT_SET_BSSID_SEL_V1(x, v) \
- (BIT_CLEAR_BSSID_SEL_V1(x) | BIT_BSSID_SEL_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_P2P_RX_BCN_NOA (Offset 0x06E0) */
- #define BIT_SHIFT_P2P_OUI_TYPE 0
- #define BIT_MASK_P2P_OUI_TYPE 0xff
- #define BIT_P2P_OUI_TYPE(x) \
- (((x) & BIT_MASK_P2P_OUI_TYPE) << BIT_SHIFT_P2P_OUI_TYPE)
- #define BITS_P2P_OUI_TYPE (BIT_MASK_P2P_OUI_TYPE << BIT_SHIFT_P2P_OUI_TYPE)
- #define BIT_CLEAR_P2P_OUI_TYPE(x) ((x) & (~BITS_P2P_OUI_TYPE))
- #define BIT_GET_P2P_OUI_TYPE(x) \
- (((x) >> BIT_SHIFT_P2P_OUI_TYPE) & BIT_MASK_P2P_OUI_TYPE)
- #define BIT_SET_P2P_OUI_TYPE(x, v) \
- (BIT_CLEAR_P2P_OUI_TYPE(x) | BIT_P2P_OUI_TYPE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_P2P_RX_BCN_NOA (Offset 0x06E0) */
- #define BIT_SHIFT_INFO_TXRPT_OFFSET_V1 0
- #define BIT_MASK_INFO_TXRPT_OFFSET_V1 0x1fff
- #define BIT_INFO_TXRPT_OFFSET_V1(x) \
- (((x) & BIT_MASK_INFO_TXRPT_OFFSET_V1) \
- << BIT_SHIFT_INFO_TXRPT_OFFSET_V1)
- #define BITS_INFO_TXRPT_OFFSET_V1 \
- (BIT_MASK_INFO_TXRPT_OFFSET_V1 << BIT_SHIFT_INFO_TXRPT_OFFSET_V1)
- #define BIT_CLEAR_INFO_TXRPT_OFFSET_V1(x) ((x) & (~BITS_INFO_TXRPT_OFFSET_V1))
- #define BIT_GET_INFO_TXRPT_OFFSET_V1(x) \
- (((x) >> BIT_SHIFT_INFO_TXRPT_OFFSET_V1) & \
- BIT_MASK_INFO_TXRPT_OFFSET_V1)
- #define BIT_SET_INFO_TXRPT_OFFSET_V1(x, v) \
- (BIT_CLEAR_INFO_TXRPT_OFFSET_V1(x) | BIT_INFO_TXRPT_OFFSET_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ASSOCIATED_BFMER0_INFO (Offset 0x06E4) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R0 0xffffffffffffL
- #define BIT_R_WMAC_SOUNDING_RXADD_R0(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0)
- #define BITS_R_WMAC_SOUNDING_RXADD_R0 \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R0 \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R0))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R0(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R0)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R0(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ASSOCIATED_BFMER0_INFO (Offset 0x06E4) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_V1 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_V1 0xffffffffL
- #define BIT_R_WMAC_SOUNDING_RXADD_R0_V1(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_V1) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_V1)
- #define BITS_R_WMAC_SOUNDING_RXADD_R0_V1 \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_V1 \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_V1)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_V1(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R0_V1))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R0_V1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_V1) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_V1)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R0_V1(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_V1(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R0_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SOUNDING_CFG1 (Offset 0x06E8) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_H 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_H 0xffff
- #define BIT_R_WMAC_SOUNDING_RXADD_R0_H(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_H) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_H)
- #define BITS_R_WMAC_SOUNDING_RXADD_R0_H \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_H \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_H)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_H(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R0_H))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R0_H(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_H) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_H)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R0_H(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_H(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R0_H(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ASSOCIATED_BFMER0_INFO_H (Offset 0x06E8) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_H_V1 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_H_V1 0xffff
- #define BIT_R_WMAC_SOUNDING_RXADD_R0_H_V1(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_H_V1) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_H_V1)
- #define BITS_R_WMAC_SOUNDING_RXADD_R0_H_V1 \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_H_V1 \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_H_V1)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_H_V1(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R0_H_V1))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R0_H_V1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_H_V1) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_H_V1)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R0_H_V1(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_H_V1(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R0_H_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_ASSOCIATED_BFMER1_INFO (Offset 0x06EC) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R1 0xffffffffffffL
- #define BIT_R_WMAC_SOUNDING_RXADD_R1(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1)
- #define BITS_R_WMAC_SOUNDING_RXADD_R1 \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R1 \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R1))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R1)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R1(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SOUNDING_CFG2 (Offset 0x06EC) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_V2 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_V2 0xffffffffL
- #define BIT_R_WMAC_SOUNDING_RXADD_R1_V2(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_V2) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_V2)
- #define BITS_R_WMAC_SOUNDING_RXADD_R1_V2 \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_V2 \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_V2)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_V2(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R1_V2))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R1_V2(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_V2) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_V2)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R1_V2(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_V2(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R1_V2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ASSOCIATED_BFMER1_INFO (Offset 0x06EC) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_V1 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_V1 0xffffffffL
- #define BIT_R_WMAC_SOUNDING_RXADD_R1_V1(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_V1) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_V1)
- #define BITS_R_WMAC_SOUNDING_RXADD_R1_V1 \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_V1 \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_V1)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_V1(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R1_V1))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R1_V1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_V1) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_V1)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R1_V1(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_V1(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R1_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SOUNDING_CFG3 (Offset 0x06F0) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_H_V2 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_H_V2 0xffff
- #define BIT_R_WMAC_SOUNDING_RXADD_R1_H_V2(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_H_V2) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_H_V2)
- #define BITS_R_WMAC_SOUNDING_RXADD_R1_H_V2 \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_H_V2 \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_H_V2)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_H_V2(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R1_H_V2))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R1_H_V2(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_H_V2) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_H_V2)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R1_H_V2(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_H_V2(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R1_H_V2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_ASSOCIATED_BFMER1_INFO_H (Offset 0x06F0) */
- #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_H_V1 0
- #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_H_V1 0xffff
- #define BIT_R_WMAC_SOUNDING_RXADD_R1_H_V1(x) \
- (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_H_V1) \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_H_V1)
- #define BITS_R_WMAC_SOUNDING_RXADD_R1_H_V1 \
- (BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_H_V1 \
- << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_H_V1)
- #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_H_V1(x) \
- ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R1_H_V1))
- #define BIT_GET_R_WMAC_SOUNDING_RXADD_R1_H_V1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_H_V1) & \
- BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_H_V1)
- #define BIT_SET_R_WMAC_SOUNDING_RXADD_R1_H_V1(x, v) \
- (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_H_V1(x) | \
- BIT_R_WMAC_SOUNDING_RXADD_R1_H_V1(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW40 (Offset 0x06F8) */
- #define BIT_SHIFT_R_WMAC_BFINFO_40M_1 13
- #define BIT_MASK_R_WMAC_BFINFO_40M_1 0x7fff
- #define BIT_R_WMAC_BFINFO_40M_1(x) \
- (((x) & BIT_MASK_R_WMAC_BFINFO_40M_1) << BIT_SHIFT_R_WMAC_BFINFO_40M_1)
- #define BITS_R_WMAC_BFINFO_40M_1 \
- (BIT_MASK_R_WMAC_BFINFO_40M_1 << BIT_SHIFT_R_WMAC_BFINFO_40M_1)
- #define BIT_CLEAR_R_WMAC_BFINFO_40M_1(x) ((x) & (~BITS_R_WMAC_BFINFO_40M_1))
- #define BIT_GET_R_WMAC_BFINFO_40M_1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_BFINFO_40M_1) & BIT_MASK_R_WMAC_BFINFO_40M_1)
- #define BIT_SET_R_WMAC_BFINFO_40M_1(x, v) \
- (BIT_CLEAR_R_WMAC_BFINFO_40M_1(x) | BIT_R_WMAC_BFINFO_40M_1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW40 (Offset 0x06F8) */
- #define BIT_SHIFT_WMAC_RESP_ANTD 12
- #define BIT_MASK_WMAC_RESP_ANTD 0xf
- #define BIT_WMAC_RESP_ANTD(x) \
- (((x) & BIT_MASK_WMAC_RESP_ANTD) << BIT_SHIFT_WMAC_RESP_ANTD)
- #define BITS_WMAC_RESP_ANTD \
- (BIT_MASK_WMAC_RESP_ANTD << BIT_SHIFT_WMAC_RESP_ANTD)
- #define BIT_CLEAR_WMAC_RESP_ANTD(x) ((x) & (~BITS_WMAC_RESP_ANTD))
- #define BIT_GET_WMAC_RESP_ANTD(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_ANTD) & BIT_MASK_WMAC_RESP_ANTD)
- #define BIT_SET_WMAC_RESP_ANTD(x, v) \
- (BIT_CLEAR_WMAC_RESP_ANTD(x) | BIT_WMAC_RESP_ANTD(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_ANTCD_INFO (Offset 0x06F8) */
- #define BIT_RESP_SMOOTH BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW40 (Offset 0x06F8) */
- #define BIT_SHIFT_WMAC_RESP_ANTC 8
- #define BIT_MASK_WMAC_RESP_ANTC 0xf
- #define BIT_WMAC_RESP_ANTC(x) \
- (((x) & BIT_MASK_WMAC_RESP_ANTC) << BIT_SHIFT_WMAC_RESP_ANTC)
- #define BITS_WMAC_RESP_ANTC \
- (BIT_MASK_WMAC_RESP_ANTC << BIT_SHIFT_WMAC_RESP_ANTC)
- #define BIT_CLEAR_WMAC_RESP_ANTC(x) ((x) & (~BITS_WMAC_RESP_ANTC))
- #define BIT_GET_WMAC_RESP_ANTC(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_ANTC) & BIT_MASK_WMAC_RESP_ANTC)
- #define BIT_SET_WMAC_RESP_ANTC(x, v) \
- (BIT_CLEAR_WMAC_RESP_ANTC(x) | BIT_WMAC_RESP_ANTC(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_ANTCD_INFO (Offset 0x06F8) */
- #define BIT_SHIFT_POWER_STAGE2_NORETRY 6
- #define BIT_MASK_POWER_STAGE2_NORETRY 0x3
- #define BIT_POWER_STAGE2_NORETRY(x) \
- (((x) & BIT_MASK_POWER_STAGE2_NORETRY) \
- << BIT_SHIFT_POWER_STAGE2_NORETRY)
- #define BITS_POWER_STAGE2_NORETRY \
- (BIT_MASK_POWER_STAGE2_NORETRY << BIT_SHIFT_POWER_STAGE2_NORETRY)
- #define BIT_CLEAR_POWER_STAGE2_NORETRY(x) ((x) & (~BITS_POWER_STAGE2_NORETRY))
- #define BIT_GET_POWER_STAGE2_NORETRY(x) \
- (((x) >> BIT_SHIFT_POWER_STAGE2_NORETRY) & \
- BIT_MASK_POWER_STAGE2_NORETRY)
- #define BIT_SET_POWER_STAGE2_NORETRY(x, v) \
- (BIT_CLEAR_POWER_STAGE2_NORETRY(x) | BIT_POWER_STAGE2_NORETRY(v))
- #define BIT_SHIFT_POWER_STAGE1_NORETRY 4
- #define BIT_MASK_POWER_STAGE1_NORETRY 0x3
- #define BIT_POWER_STAGE1_NORETRY(x) \
- (((x) & BIT_MASK_POWER_STAGE1_NORETRY) \
- << BIT_SHIFT_POWER_STAGE1_NORETRY)
- #define BITS_POWER_STAGE1_NORETRY \
- (BIT_MASK_POWER_STAGE1_NORETRY << BIT_SHIFT_POWER_STAGE1_NORETRY)
- #define BIT_CLEAR_POWER_STAGE1_NORETRY(x) ((x) & (~BITS_POWER_STAGE1_NORETRY))
- #define BIT_GET_POWER_STAGE1_NORETRY(x) \
- (((x) >> BIT_SHIFT_POWER_STAGE1_NORETRY) & \
- BIT_MASK_POWER_STAGE1_NORETRY)
- #define BIT_SET_POWER_STAGE1_NORETRY(x, v) \
- (BIT_CLEAR_POWER_STAGE1_NORETRY(x) | BIT_POWER_STAGE1_NORETRY(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW40 (Offset 0x06F8) */
- #define BIT_SHIFT_WMAC_RESP_ANTB 4
- #define BIT_MASK_WMAC_RESP_ANTB 0xf
- #define BIT_WMAC_RESP_ANTB(x) \
- (((x) & BIT_MASK_WMAC_RESP_ANTB) << BIT_SHIFT_WMAC_RESP_ANTB)
- #define BITS_WMAC_RESP_ANTB \
- (BIT_MASK_WMAC_RESP_ANTB << BIT_SHIFT_WMAC_RESP_ANTB)
- #define BIT_CLEAR_WMAC_RESP_ANTB(x) ((x) & (~BITS_WMAC_RESP_ANTB))
- #define BIT_GET_WMAC_RESP_ANTB(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_ANTB) & BIT_MASK_WMAC_RESP_ANTB)
- #define BIT_SET_WMAC_RESP_ANTB(x, v) \
- (BIT_CLEAR_WMAC_RESP_ANTB(x) | BIT_WMAC_RESP_ANTB(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW40 (Offset 0x06F8) */
- #define BIT_SHIFT_R_WMAC_BFINFO_40M_0 0
- #define BIT_MASK_R_WMAC_BFINFO_40M_0 0xfff
- #define BIT_R_WMAC_BFINFO_40M_0(x) \
- (((x) & BIT_MASK_R_WMAC_BFINFO_40M_0) << BIT_SHIFT_R_WMAC_BFINFO_40M_0)
- #define BITS_R_WMAC_BFINFO_40M_0 \
- (BIT_MASK_R_WMAC_BFINFO_40M_0 << BIT_SHIFT_R_WMAC_BFINFO_40M_0)
- #define BIT_CLEAR_R_WMAC_BFINFO_40M_0(x) ((x) & (~BITS_R_WMAC_BFINFO_40M_0))
- #define BIT_GET_R_WMAC_BFINFO_40M_0(x) \
- (((x) >> BIT_SHIFT_R_WMAC_BFINFO_40M_0) & BIT_MASK_R_WMAC_BFINFO_40M_0)
- #define BIT_SET_R_WMAC_BFINFO_40M_0(x, v) \
- (BIT_CLEAR_R_WMAC_BFINFO_40M_0(x) | BIT_R_WMAC_BFINFO_40M_0(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_ANTCD_INFO (Offset 0x06F8) */
- #define BIT_SHIFT_RESP_ANTCD 0
- #define BIT_MASK_RESP_ANTCD 0xf
- #define BIT_RESP_ANTCD(x) (((x) & BIT_MASK_RESP_ANTCD) << BIT_SHIFT_RESP_ANTCD)
- #define BITS_RESP_ANTCD (BIT_MASK_RESP_ANTCD << BIT_SHIFT_RESP_ANTCD)
- #define BIT_CLEAR_RESP_ANTCD(x) ((x) & (~BITS_RESP_ANTCD))
- #define BIT_GET_RESP_ANTCD(x) \
- (((x) >> BIT_SHIFT_RESP_ANTCD) & BIT_MASK_RESP_ANTCD)
- #define BIT_SET_RESP_ANTCD(x, v) (BIT_CLEAR_RESP_ANTCD(x) | BIT_RESP_ANTCD(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW40 (Offset 0x06F8) */
- #define BIT_SHIFT_WMAC_RESP_ANTCD 0
- #define BIT_MASK_WMAC_RESP_ANTCD 0xf
- #define BIT_WMAC_RESP_ANTCD(x) \
- (((x) & BIT_MASK_WMAC_RESP_ANTCD) << BIT_SHIFT_WMAC_RESP_ANTCD)
- #define BITS_WMAC_RESP_ANTCD \
- (BIT_MASK_WMAC_RESP_ANTCD << BIT_SHIFT_WMAC_RESP_ANTCD)
- #define BIT_CLEAR_WMAC_RESP_ANTCD(x) ((x) & (~BITS_WMAC_RESP_ANTCD))
- #define BIT_GET_WMAC_RESP_ANTCD(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_ANTCD) & BIT_MASK_WMAC_RESP_ANTCD)
- #define BIT_SET_WMAC_RESP_ANTCD(x, v) \
- (BIT_CLEAR_WMAC_RESP_ANTCD(x) | BIT_WMAC_RESP_ANTCD(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW40 (Offset 0x06F8) */
- #define BIT_SHIFT_WMAC_RESP_ANTA 0
- #define BIT_MASK_WMAC_RESP_ANTA 0xf
- #define BIT_WMAC_RESP_ANTA(x) \
- (((x) & BIT_MASK_WMAC_RESP_ANTA) << BIT_SHIFT_WMAC_RESP_ANTA)
- #define BITS_WMAC_RESP_ANTA \
- (BIT_MASK_WMAC_RESP_ANTA << BIT_SHIFT_WMAC_RESP_ANTA)
- #define BIT_CLEAR_WMAC_RESP_ANTA(x) ((x) & (~BITS_WMAC_RESP_ANTA))
- #define BIT_GET_WMAC_RESP_ANTA(x) \
- (((x) >> BIT_SHIFT_WMAC_RESP_ANTA) & BIT_MASK_WMAC_RESP_ANTA)
- #define BIT_SET_WMAC_RESP_ANTA(x, v) \
- (BIT_CLEAR_WMAC_RESP_ANTA(x) | BIT_WMAC_RESP_ANTA(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CSI_RRSR_V1 (Offset 0x06FC) */
- #define BIT_WMAC_CSI_LDPC_EN BIT(29)
- #define BIT_WMAC_CSI_STBC_EN BIT(28)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW80 (Offset 0x06FC) */
- #define BIT_SHIFT_R_WMAC_BFINFO_80M_1 16
- #define BIT_MASK_R_WMAC_BFINFO_80M_1 0xfff
- #define BIT_R_WMAC_BFINFO_80M_1(x) \
- (((x) & BIT_MASK_R_WMAC_BFINFO_80M_1) << BIT_SHIFT_R_WMAC_BFINFO_80M_1)
- #define BITS_R_WMAC_BFINFO_80M_1 \
- (BIT_MASK_R_WMAC_BFINFO_80M_1 << BIT_SHIFT_R_WMAC_BFINFO_80M_1)
- #define BIT_CLEAR_R_WMAC_BFINFO_80M_1(x) ((x) & (~BITS_R_WMAC_BFINFO_80M_1))
- #define BIT_GET_R_WMAC_BFINFO_80M_1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_BFINFO_80M_1) & BIT_MASK_R_WMAC_BFINFO_80M_1)
- #define BIT_SET_R_WMAC_BFINFO_80M_1(x, v) \
- (BIT_CLEAR_R_WMAC_BFINFO_80M_1(x) | BIT_R_WMAC_BFINFO_80M_1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CSI_PTR (Offset 0x06FC) */
- #define BIT_SHIFT_CSI_RADDR_LATCH_V2 16
- #define BIT_MASK_CSI_RADDR_LATCH_V2 0xffff
- #define BIT_CSI_RADDR_LATCH_V2(x) \
- (((x) & BIT_MASK_CSI_RADDR_LATCH_V2) << BIT_SHIFT_CSI_RADDR_LATCH_V2)
- #define BITS_CSI_RADDR_LATCH_V2 \
- (BIT_MASK_CSI_RADDR_LATCH_V2 << BIT_SHIFT_CSI_RADDR_LATCH_V2)
- #define BIT_CLEAR_CSI_RADDR_LATCH_V2(x) ((x) & (~BITS_CSI_RADDR_LATCH_V2))
- #define BIT_GET_CSI_RADDR_LATCH_V2(x) \
- (((x) >> BIT_SHIFT_CSI_RADDR_LATCH_V2) & BIT_MASK_CSI_RADDR_LATCH_V2)
- #define BIT_SET_CSI_RADDR_LATCH_V2(x, v) \
- (BIT_CLEAR_CSI_RADDR_LATCH_V2(x) | BIT_CSI_RADDR_LATCH_V2(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CSI_RRSR_V1 (Offset 0x06FC) */
- #define BIT_SHIFT_WMAC_CSI_RRSC_BITMAP 4
- #define BIT_MASK_WMAC_CSI_RRSC_BITMAP 0xffffff
- #define BIT_WMAC_CSI_RRSC_BITMAP(x) \
- (((x) & BIT_MASK_WMAC_CSI_RRSC_BITMAP) \
- << BIT_SHIFT_WMAC_CSI_RRSC_BITMAP)
- #define BITS_WMAC_CSI_RRSC_BITMAP \
- (BIT_MASK_WMAC_CSI_RRSC_BITMAP << BIT_SHIFT_WMAC_CSI_RRSC_BITMAP)
- #define BIT_CLEAR_WMAC_CSI_RRSC_BITMAP(x) ((x) & (~BITS_WMAC_CSI_RRSC_BITMAP))
- #define BIT_GET_WMAC_CSI_RRSC_BITMAP(x) \
- (((x) >> BIT_SHIFT_WMAC_CSI_RRSC_BITMAP) & \
- BIT_MASK_WMAC_CSI_RRSC_BITMAP)
- #define BIT_SET_WMAC_CSI_RRSC_BITMAP(x, v) \
- (BIT_CLEAR_WMAC_CSI_RRSC_BITMAP(x) | BIT_WMAC_CSI_RRSC_BITMAP(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_TX_CSI_RPT_PARAM_BW80 (Offset 0x06FC) */
- #define BIT_SHIFT_R_WMAC_BFINFO_80M_0 0
- #define BIT_MASK_R_WMAC_BFINFO_80M_0 0xfff
- #define BIT_R_WMAC_BFINFO_80M_0(x) \
- (((x) & BIT_MASK_R_WMAC_BFINFO_80M_0) << BIT_SHIFT_R_WMAC_BFINFO_80M_0)
- #define BITS_R_WMAC_BFINFO_80M_0 \
- (BIT_MASK_R_WMAC_BFINFO_80M_0 << BIT_SHIFT_R_WMAC_BFINFO_80M_0)
- #define BIT_CLEAR_R_WMAC_BFINFO_80M_0(x) ((x) & (~BITS_R_WMAC_BFINFO_80M_0))
- #define BIT_GET_R_WMAC_BFINFO_80M_0(x) \
- (((x) >> BIT_SHIFT_R_WMAC_BFINFO_80M_0) & BIT_MASK_R_WMAC_BFINFO_80M_0)
- #define BIT_SET_R_WMAC_BFINFO_80M_0(x, v) \
- (BIT_CLEAR_R_WMAC_BFINFO_80M_0(x) | BIT_R_WMAC_BFINFO_80M_0(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_CSI_RRSR_V1 (Offset 0x06FC) */
- #define BIT_SHIFT_WMAC_CSI_OFDM_LEN_TH 0
- #define BIT_MASK_WMAC_CSI_OFDM_LEN_TH 0xf
- #define BIT_WMAC_CSI_OFDM_LEN_TH(x) \
- (((x) & BIT_MASK_WMAC_CSI_OFDM_LEN_TH) \
- << BIT_SHIFT_WMAC_CSI_OFDM_LEN_TH)
- #define BITS_WMAC_CSI_OFDM_LEN_TH \
- (BIT_MASK_WMAC_CSI_OFDM_LEN_TH << BIT_SHIFT_WMAC_CSI_OFDM_LEN_TH)
- #define BIT_CLEAR_WMAC_CSI_OFDM_LEN_TH(x) ((x) & (~BITS_WMAC_CSI_OFDM_LEN_TH))
- #define BIT_GET_WMAC_CSI_OFDM_LEN_TH(x) \
- (((x) >> BIT_SHIFT_WMAC_CSI_OFDM_LEN_TH) & \
- BIT_MASK_WMAC_CSI_OFDM_LEN_TH)
- #define BIT_SET_WMAC_CSI_OFDM_LEN_TH(x, v) \
- (BIT_CLEAR_WMAC_CSI_OFDM_LEN_TH(x) | BIT_WMAC_CSI_OFDM_LEN_TH(v))
- #define BIT_SHIFT_CSI_PARA_RDY_DLYCNT 0
- #define BIT_MASK_CSI_PARA_RDY_DLYCNT 0x1f
- #define BIT_CSI_PARA_RDY_DLYCNT(x) \
- (((x) & BIT_MASK_CSI_PARA_RDY_DLYCNT) << BIT_SHIFT_CSI_PARA_RDY_DLYCNT)
- #define BITS_CSI_PARA_RDY_DLYCNT \
- (BIT_MASK_CSI_PARA_RDY_DLYCNT << BIT_SHIFT_CSI_PARA_RDY_DLYCNT)
- #define BIT_CLEAR_CSI_PARA_RDY_DLYCNT(x) ((x) & (~BITS_CSI_PARA_RDY_DLYCNT))
- #define BIT_GET_CSI_PARA_RDY_DLYCNT(x) \
- (((x) >> BIT_SHIFT_CSI_PARA_RDY_DLYCNT) & BIT_MASK_CSI_PARA_RDY_DLYCNT)
- #define BIT_SET_CSI_PARA_RDY_DLYCNT(x, v) \
- (BIT_CLEAR_CSI_PARA_RDY_DLYCNT(x) | BIT_CSI_PARA_RDY_DLYCNT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CSI_PTR (Offset 0x06FC) */
- #define BIT_SHIFT_CSI_WADDR_LATCH_V2 0
- #define BIT_MASK_CSI_WADDR_LATCH_V2 0xffff
- #define BIT_CSI_WADDR_LATCH_V2(x) \
- (((x) & BIT_MASK_CSI_WADDR_LATCH_V2) << BIT_SHIFT_CSI_WADDR_LATCH_V2)
- #define BITS_CSI_WADDR_LATCH_V2 \
- (BIT_MASK_CSI_WADDR_LATCH_V2 << BIT_SHIFT_CSI_WADDR_LATCH_V2)
- #define BIT_CLEAR_CSI_WADDR_LATCH_V2(x) ((x) & (~BITS_CSI_WADDR_LATCH_V2))
- #define BIT_GET_CSI_WADDR_LATCH_V2(x) \
- (((x) >> BIT_SHIFT_CSI_WADDR_LATCH_V2) & BIT_MASK_CSI_WADDR_LATCH_V2)
- #define BIT_SET_CSI_WADDR_LATCH_V2(x, v) \
- (BIT_CLEAR_CSI_WADDR_LATCH_V2(x) | BIT_CSI_WADDR_LATCH_V2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8881A_SUPPORT)
- /* 2 REG_MACID1 (Offset 0x0700) */
- #define BIT_SHIFT_MACID1 0
- #define BIT_MASK_MACID1 0xffffffffffffL
- #define BIT_MACID1(x) (((x) & BIT_MASK_MACID1) << BIT_SHIFT_MACID1)
- #define BITS_MACID1 (BIT_MASK_MACID1 << BIT_SHIFT_MACID1)
- #define BIT_CLEAR_MACID1(x) ((x) & (~BITS_MACID1))
- #define BIT_GET_MACID1(x) (((x) >> BIT_SHIFT_MACID1) & BIT_MASK_MACID1)
- #define BIT_SET_MACID1(x, v) (BIT_CLEAR_MACID1(x) | BIT_MACID1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID1 (Offset 0x0700) */
- #define BIT_SHIFT_MACID1_0 0
- #define BIT_MASK_MACID1_0 0xffffffffL
- #define BIT_MACID1_0(x) (((x) & BIT_MASK_MACID1_0) << BIT_SHIFT_MACID1_0)
- #define BITS_MACID1_0 (BIT_MASK_MACID1_0 << BIT_SHIFT_MACID1_0)
- #define BIT_CLEAR_MACID1_0(x) ((x) & (~BITS_MACID1_0))
- #define BIT_GET_MACID1_0(x) (((x) >> BIT_SHIFT_MACID1_0) & BIT_MASK_MACID1_0)
- #define BIT_SET_MACID1_0(x, v) (BIT_CLEAR_MACID1_0(x) | BIT_MACID1_0(v))
- /* 2 REG_MACID1_1 (Offset 0x0704) */
- #define BIT_SHIFT_MACID1_1 0
- #define BIT_MASK_MACID1_1 0xffff
- #define BIT_MACID1_1(x) (((x) & BIT_MASK_MACID1_1) << BIT_SHIFT_MACID1_1)
- #define BITS_MACID1_1 (BIT_MASK_MACID1_1 << BIT_SHIFT_MACID1_1)
- #define BIT_CLEAR_MACID1_1(x) ((x) & (~BITS_MACID1_1))
- #define BIT_GET_MACID1_1(x) (((x) >> BIT_SHIFT_MACID1_1) & BIT_MASK_MACID1_1)
- #define BIT_SET_MACID1_1(x, v) (BIT_CLEAR_MACID1_1(x) | BIT_MACID1_1(v))
- /* 2 REG_BSSID1 (Offset 0x0708) */
- #define BIT_SHIFT_BSSID1_0 0
- #define BIT_MASK_BSSID1_0 0xffffffffL
- #define BIT_BSSID1_0(x) (((x) & BIT_MASK_BSSID1_0) << BIT_SHIFT_BSSID1_0)
- #define BITS_BSSID1_0 (BIT_MASK_BSSID1_0 << BIT_SHIFT_BSSID1_0)
- #define BIT_CLEAR_BSSID1_0(x) ((x) & (~BITS_BSSID1_0))
- #define BIT_GET_BSSID1_0(x) (((x) >> BIT_SHIFT_BSSID1_0) & BIT_MASK_BSSID1_0)
- #define BIT_SET_BSSID1_0(x, v) (BIT_CLEAR_BSSID1_0(x) | BIT_BSSID1_0(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_BSSID1 (Offset 0x0708) */
- #define BIT_SHIFT_BSSID1 0
- #define BIT_MASK_BSSID1 0xffffffffffffL
- #define BIT_BSSID1(x) (((x) & BIT_MASK_BSSID1) << BIT_SHIFT_BSSID1)
- #define BITS_BSSID1 (BIT_MASK_BSSID1 << BIT_SHIFT_BSSID1)
- #define BIT_CLEAR_BSSID1(x) ((x) & (~BITS_BSSID1))
- #define BIT_GET_BSSID1(x) (((x) >> BIT_SHIFT_BSSID1) & BIT_MASK_BSSID1)
- #define BIT_SET_BSSID1(x, v) (BIT_CLEAR_BSSID1(x) | BIT_BSSID1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CFG_FORCE_LINK_L (Offset 0x0709) */
- #define BIT_PCIE_CFG_FORCE_EN BIT(7)
- /* 2 REG_PCIE_CFG_FORCE_LINK_H (Offset 0x070A) */
- #define BIT_PCIE_CFG_TRXACT_DIS_IDLE_TIMER BIT(6)
- #define BIT_SHIFT_PCIE_CFG_LINK_STATE 0
- #define BIT_MASK_PCIE_CFG_LINK_STATE 0x3f
- #define BIT_PCIE_CFG_LINK_STATE(x) \
- (((x) & BIT_MASK_PCIE_CFG_LINK_STATE) << BIT_SHIFT_PCIE_CFG_LINK_STATE)
- #define BITS_PCIE_CFG_LINK_STATE \
- (BIT_MASK_PCIE_CFG_LINK_STATE << BIT_SHIFT_PCIE_CFG_LINK_STATE)
- #define BIT_CLEAR_PCIE_CFG_LINK_STATE(x) ((x) & (~BITS_PCIE_CFG_LINK_STATE))
- #define BIT_GET_PCIE_CFG_LINK_STATE(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_LINK_STATE) & BIT_MASK_PCIE_CFG_LINK_STATE)
- #define BIT_SET_PCIE_CFG_LINK_STATE(x, v) \
- (BIT_CLEAR_PCIE_CFG_LINK_STATE(x) | BIT_PCIE_CFG_LINK_STATE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BSSID1_1 (Offset 0x070C) */
- #define BIT_SHIFT_BSSID1_1 0
- #define BIT_MASK_BSSID1_1 0xffff
- #define BIT_BSSID1_1(x) (((x) & BIT_MASK_BSSID1_1) << BIT_SHIFT_BSSID1_1)
- #define BITS_BSSID1_1 (BIT_MASK_BSSID1_1 << BIT_SHIFT_BSSID1_1)
- #define BIT_CLEAR_BSSID1_1(x) ((x) & (~BITS_BSSID1_1))
- #define BIT_GET_BSSID1_1(x) (((x) >> BIT_SHIFT_BSSID1_1) & BIT_MASK_BSSID1_1)
- #define BIT_SET_BSSID1_1(x, v) (BIT_CLEAR_BSSID1_1(x) | BIT_BSSID1_1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CFG_DEFAULT_ACK_FREQUENCY (Offset 0x070C) */
- #define BIT_SHIFT_PCIE_CFG_DEFAULT_ACK_FREQUENCY 0
- #define BIT_MASK_PCIE_CFG_DEFAULT_ACK_FREQUENCY 0xff
- #define BIT_PCIE_CFG_DEFAULT_ACK_FREQUENCY(x) \
- (((x) & BIT_MASK_PCIE_CFG_DEFAULT_ACK_FREQUENCY) \
- << BIT_SHIFT_PCIE_CFG_DEFAULT_ACK_FREQUENCY)
- #define BITS_PCIE_CFG_DEFAULT_ACK_FREQUENCY \
- (BIT_MASK_PCIE_CFG_DEFAULT_ACK_FREQUENCY \
- << BIT_SHIFT_PCIE_CFG_DEFAULT_ACK_FREQUENCY)
- #define BIT_CLEAR_PCIE_CFG_DEFAULT_ACK_FREQUENCY(x) \
- ((x) & (~BITS_PCIE_CFG_DEFAULT_ACK_FREQUENCY))
- #define BIT_GET_PCIE_CFG_DEFAULT_ACK_FREQUENCY(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_DEFAULT_ACK_FREQUENCY) & \
- BIT_MASK_PCIE_CFG_DEFAULT_ACK_FREQUENCY)
- #define BIT_SET_PCIE_CFG_DEFAULT_ACK_FREQUENCY(x, v) \
- (BIT_CLEAR_PCIE_CFG_DEFAULT_ACK_FREQUENCY(x) | \
- BIT_PCIE_CFG_DEFAULT_ACK_FREQUENCY(v))
- /* 2 REG_PCIE_CFG_CX_NFTS (Offset 0x070D) */
- #define BIT_SHIFT_PCIE_CFG_CX_NFTS 0
- #define BIT_MASK_PCIE_CFG_CX_NFTS 0xff
- #define BIT_PCIE_CFG_CX_NFTS(x) \
- (((x) & BIT_MASK_PCIE_CFG_CX_NFTS) << BIT_SHIFT_PCIE_CFG_CX_NFTS)
- #define BITS_PCIE_CFG_CX_NFTS \
- (BIT_MASK_PCIE_CFG_CX_NFTS << BIT_SHIFT_PCIE_CFG_CX_NFTS)
- #define BIT_CLEAR_PCIE_CFG_CX_NFTS(x) ((x) & (~BITS_PCIE_CFG_CX_NFTS))
- #define BIT_GET_PCIE_CFG_CX_NFTS(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_CX_NFTS) & BIT_MASK_PCIE_CFG_CX_NFTS)
- #define BIT_SET_PCIE_CFG_CX_NFTS(x, v) \
- (BIT_CLEAR_PCIE_CFG_CX_NFTS(x) | BIT_PCIE_CFG_CX_NFTS(v))
- /* 2 REG_PCIE_CFG_DEFAULT_ENTR_LATENCY (Offset 0x070F) */
- #define BIT_PCIE_CFG_REAL_EN_L0S BIT(7)
- #define BIT_PCIE_CFG_ENTER_ASPM BIT(6)
- #define BIT_SHIFT_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY 3
- #define BIT_MASK_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY 0x7
- #define BIT_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY(x) \
- (((x) & BIT_MASK_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY) \
- << BIT_SHIFT_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY)
- #define BITS_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY \
- (BIT_MASK_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY \
- << BIT_SHIFT_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY)
- #define BIT_CLEAR_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY(x) \
- ((x) & (~BITS_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY))
- #define BIT_GET_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY) & \
- BIT_MASK_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY)
- #define BIT_SET_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY(x, v) \
- (BIT_CLEAR_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY(x) | \
- BIT_PCIE_CFG_DEFAULT_L1_ENTR_LATENCY(v))
- #define BIT_SHIFT_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY 0
- #define BIT_MASK_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY 0x7
- #define BIT_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY(x) \
- (((x) & BIT_MASK_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY) \
- << BIT_SHIFT_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY)
- #define BITS_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY \
- (BIT_MASK_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY \
- << BIT_SHIFT_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY)
- #define BIT_CLEAR_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY(x) \
- ((x) & (~BITS_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY))
- #define BIT_GET_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY) & \
- BIT_MASK_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY)
- #define BIT_SET_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY(x, v) \
- (BIT_CLEAR_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY(x) | \
- BIT_PCIE_CFG_DEFAULT_L0S_ENTR_LATENCY(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_PSR_RPT1 (Offset 0x0710) */
- #define BIT_SHIFT_DTIM_CNT1 24
- #define BIT_MASK_DTIM_CNT1 0xff
- #define BIT_DTIM_CNT1(x) (((x) & BIT_MASK_DTIM_CNT1) << BIT_SHIFT_DTIM_CNT1)
- #define BITS_DTIM_CNT1 (BIT_MASK_DTIM_CNT1 << BIT_SHIFT_DTIM_CNT1)
- #define BIT_CLEAR_DTIM_CNT1(x) ((x) & (~BITS_DTIM_CNT1))
- #define BIT_GET_DTIM_CNT1(x) (((x) >> BIT_SHIFT_DTIM_CNT1) & BIT_MASK_DTIM_CNT1)
- #define BIT_SET_DTIM_CNT1(x, v) (BIT_CLEAR_DTIM_CNT1(x) | BIT_DTIM_CNT1(v))
- #define BIT_SHIFT_DTIM_PERIOD1 16
- #define BIT_MASK_DTIM_PERIOD1 0xff
- #define BIT_DTIM_PERIOD1(x) \
- (((x) & BIT_MASK_DTIM_PERIOD1) << BIT_SHIFT_DTIM_PERIOD1)
- #define BITS_DTIM_PERIOD1 (BIT_MASK_DTIM_PERIOD1 << BIT_SHIFT_DTIM_PERIOD1)
- #define BIT_CLEAR_DTIM_PERIOD1(x) ((x) & (~BITS_DTIM_PERIOD1))
- #define BIT_GET_DTIM_PERIOD1(x) \
- (((x) >> BIT_SHIFT_DTIM_PERIOD1) & BIT_MASK_DTIM_PERIOD1)
- #define BIT_SET_DTIM_PERIOD1(x, v) \
- (BIT_CLEAR_DTIM_PERIOD1(x) | BIT_DTIM_PERIOD1(v))
- #define BIT_DTIM1 BIT(15)
- #define BIT_TIM1 BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_PSR_RPT1 (Offset 0x0710) */
- #define BIT_BCN_VALID_V2 BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_PSR_RPT1 (Offset 0x0710) */
- #define BIT_SHIFT_PS_AID_1 0
- #define BIT_MASK_PS_AID_1 0x7ff
- #define BIT_PS_AID_1(x) (((x) & BIT_MASK_PS_AID_1) << BIT_SHIFT_PS_AID_1)
- #define BITS_PS_AID_1 (BIT_MASK_PS_AID_1 << BIT_SHIFT_PS_AID_1)
- #define BIT_CLEAR_PS_AID_1(x) ((x) & (~BITS_PS_AID_1))
- #define BIT_GET_PS_AID_1(x) (((x) >> BIT_SHIFT_PS_AID_1) & BIT_MASK_PS_AID_1)
- #define BIT_SET_PS_AID_1(x, v) (BIT_CLEAR_PS_AID_1(x) | BIT_PS_AID_1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CFG_L1_MISC_SEL (Offset 0x0711) */
- #define BIT_PCIE_CFG_L1_RIDLE_SEL BIT(6)
- #define BIT_PCIE_CFG_L1_TIMEOUT_SEL BIT(5)
- #define BIT_PCIE_CFG_L1_EIDLE_SEL BIT(4)
- #define BIT_SHIFT_PCIE_CFG_DEFAULT_LINK_RATE 0
- #define BIT_MASK_PCIE_CFG_DEFAULT_LINK_RATE 0xf
- #define BIT_PCIE_CFG_DEFAULT_LINK_RATE(x) \
- (((x) & BIT_MASK_PCIE_CFG_DEFAULT_LINK_RATE) \
- << BIT_SHIFT_PCIE_CFG_DEFAULT_LINK_RATE)
- #define BITS_PCIE_CFG_DEFAULT_LINK_RATE \
- (BIT_MASK_PCIE_CFG_DEFAULT_LINK_RATE \
- << BIT_SHIFT_PCIE_CFG_DEFAULT_LINK_RATE)
- #define BIT_CLEAR_PCIE_CFG_DEFAULT_LINK_RATE(x) \
- ((x) & (~BITS_PCIE_CFG_DEFAULT_LINK_RATE))
- #define BIT_GET_PCIE_CFG_DEFAULT_LINK_RATE(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_DEFAULT_LINK_RATE) & \
- BIT_MASK_PCIE_CFG_DEFAULT_LINK_RATE)
- #define BIT_SET_PCIE_CFG_DEFAULT_LINK_RATE(x, v) \
- (BIT_CLEAR_PCIE_CFG_DEFAULT_LINK_RATE(x) | \
- BIT_PCIE_CFG_DEFAULT_LINK_RATE(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_ASSOCIATED_BFMEE_SEL (Offset 0x0714) */
- #define BIT_SHIFT_RD_BF_SEL 29
- #define BIT_MASK_RD_BF_SEL 0x7
- #define BIT_RD_BF_SEL(x) (((x) & BIT_MASK_RD_BF_SEL) << BIT_SHIFT_RD_BF_SEL)
- #define BITS_RD_BF_SEL (BIT_MASK_RD_BF_SEL << BIT_SHIFT_RD_BF_SEL)
- #define BIT_CLEAR_RD_BF_SEL(x) ((x) & (~BITS_RD_BF_SEL))
- #define BIT_GET_RD_BF_SEL(x) (((x) >> BIT_SHIFT_RD_BF_SEL) & BIT_MASK_RD_BF_SEL)
- #define BIT_SET_RD_BF_SEL(x, v) (BIT_CLEAR_RD_BF_SEL(x) | BIT_RD_BF_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_SHIFT_NDP_RX_STANDBY_TIMER 24
- #define BIT_MASK_NDP_RX_STANDBY_TIMER 0xff
- #define BIT_NDP_RX_STANDBY_TIMER(x) \
- (((x) & BIT_MASK_NDP_RX_STANDBY_TIMER) \
- << BIT_SHIFT_NDP_RX_STANDBY_TIMER)
- #define BITS_NDP_RX_STANDBY_TIMER \
- (BIT_MASK_NDP_RX_STANDBY_TIMER << BIT_SHIFT_NDP_RX_STANDBY_TIMER)
- #define BIT_CLEAR_NDP_RX_STANDBY_TIMER(x) ((x) & (~BITS_NDP_RX_STANDBY_TIMER))
- #define BIT_GET_NDP_RX_STANDBY_TIMER(x) \
- (((x) >> BIT_SHIFT_NDP_RX_STANDBY_TIMER) & \
- BIT_MASK_NDP_RX_STANDBY_TIMER)
- #define BIT_SET_NDP_RX_STANDBY_TIMER(x, v) \
- (BIT_CLEAR_NDP_RX_STANDBY_TIMER(x) | BIT_NDP_RX_STANDBY_TIMER(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_WMAC_CHK_RPTPOLL_A2_DIS BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_R_WMAC_CHK_RPTPOLL_A2_DIS BIT(23)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_WMAC_CHK_UCNDPA_A2_DIS BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_R_WMAC_CHK_UCNDPA_A2_DIS BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_ANTTRN_SWITCH BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_SHIFT_CSI_RPT_OFFSET_HT 16
- #define BIT_MASK_CSI_RPT_OFFSET_HT 0xff
- #define BIT_CSI_RPT_OFFSET_HT(x) \
- (((x) & BIT_MASK_CSI_RPT_OFFSET_HT) << BIT_SHIFT_CSI_RPT_OFFSET_HT)
- #define BITS_CSI_RPT_OFFSET_HT \
- (BIT_MASK_CSI_RPT_OFFSET_HT << BIT_SHIFT_CSI_RPT_OFFSET_HT)
- #define BIT_CLEAR_CSI_RPT_OFFSET_HT(x) ((x) & (~BITS_CSI_RPT_OFFSET_HT))
- #define BIT_GET_CSI_RPT_OFFSET_HT(x) \
- (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_HT) & BIT_MASK_CSI_RPT_OFFSET_HT)
- #define BIT_SET_CSI_RPT_OFFSET_HT(x, v) \
- (BIT_CLEAR_CSI_RPT_OFFSET_HT(x) | BIT_CSI_RPT_OFFSET_HT(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_SHIFT_CSI_RPT_OFFSET_HT_V1 16
- #define BIT_MASK_CSI_RPT_OFFSET_HT_V1 0x3f
- #define BIT_CSI_RPT_OFFSET_HT_V1(x) \
- (((x) & BIT_MASK_CSI_RPT_OFFSET_HT_V1) \
- << BIT_SHIFT_CSI_RPT_OFFSET_HT_V1)
- #define BITS_CSI_RPT_OFFSET_HT_V1 \
- (BIT_MASK_CSI_RPT_OFFSET_HT_V1 << BIT_SHIFT_CSI_RPT_OFFSET_HT_V1)
- #define BIT_CLEAR_CSI_RPT_OFFSET_HT_V1(x) ((x) & (~BITS_CSI_RPT_OFFSET_HT_V1))
- #define BIT_GET_CSI_RPT_OFFSET_HT_V1(x) \
- (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_HT_V1) & \
- BIT_MASK_CSI_RPT_OFFSET_HT_V1)
- #define BIT_SET_CSI_RPT_OFFSET_HT_V1(x, v) \
- (BIT_CLEAR_CSI_RPT_OFFSET_HT_V1(x) | BIT_CSI_RPT_OFFSET_HT_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_WMAC_OFFSET_RPTPOLL_EN BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_R_WMAC_OFFSET_RPTPOLL_EN BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_VHTNDP_RPTPOLL_CSI_STR_OFFSET_SEL BIT(15)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_WMAC_CSI_CHKSUM_DIS BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_R_WMAC_CSI_CHKSUM_DIS BIT(14)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_NDPVLD_POS_RST_FFPTR_DIS BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_SHIFT_R_WMAC_VHT_CATEGORY 8
- #define BIT_MASK_R_WMAC_VHT_CATEGORY 0xff
- #define BIT_R_WMAC_VHT_CATEGORY(x) \
- (((x) & BIT_MASK_R_WMAC_VHT_CATEGORY) << BIT_SHIFT_R_WMAC_VHT_CATEGORY)
- #define BITS_R_WMAC_VHT_CATEGORY \
- (BIT_MASK_R_WMAC_VHT_CATEGORY << BIT_SHIFT_R_WMAC_VHT_CATEGORY)
- #define BIT_CLEAR_R_WMAC_VHT_CATEGORY(x) ((x) & (~BITS_R_WMAC_VHT_CATEGORY))
- #define BIT_GET_R_WMAC_VHT_CATEGORY(x) \
- (((x) >> BIT_SHIFT_R_WMAC_VHT_CATEGORY) & BIT_MASK_R_WMAC_VHT_CATEGORY)
- #define BIT_SET_R_WMAC_VHT_CATEGORY(x, v) \
- (BIT_CLEAR_R_WMAC_VHT_CATEGORY(x) | BIT_R_WMAC_VHT_CATEGORY(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_SHIFT_CSI_RPT_OFFSET_VHT 8
- #define BIT_MASK_CSI_RPT_OFFSET_VHT 0xff
- #define BIT_CSI_RPT_OFFSET_VHT(x) \
- (((x) & BIT_MASK_CSI_RPT_OFFSET_VHT) << BIT_SHIFT_CSI_RPT_OFFSET_VHT)
- #define BITS_CSI_RPT_OFFSET_VHT \
- (BIT_MASK_CSI_RPT_OFFSET_VHT << BIT_SHIFT_CSI_RPT_OFFSET_VHT)
- #define BIT_CLEAR_CSI_RPT_OFFSET_VHT(x) ((x) & (~BITS_CSI_RPT_OFFSET_VHT))
- #define BIT_GET_CSI_RPT_OFFSET_VHT(x) \
- (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_VHT) & BIT_MASK_CSI_RPT_OFFSET_VHT)
- #define BIT_SET_CSI_RPT_OFFSET_VHT(x, v) \
- (BIT_CLEAR_CSI_RPT_OFFSET_VHT(x) | BIT_CSI_RPT_OFFSET_VHT(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_SHIFT_CSI_RPT_OFFSET_VHT_V1 8
- #define BIT_MASK_CSI_RPT_OFFSET_VHT_V1 0x3f
- #define BIT_CSI_RPT_OFFSET_VHT_V1(x) \
- (((x) & BIT_MASK_CSI_RPT_OFFSET_VHT_V1) \
- << BIT_SHIFT_CSI_RPT_OFFSET_VHT_V1)
- #define BITS_CSI_RPT_OFFSET_VHT_V1 \
- (BIT_MASK_CSI_RPT_OFFSET_VHT_V1 << BIT_SHIFT_CSI_RPT_OFFSET_VHT_V1)
- #define BIT_CLEAR_CSI_RPT_OFFSET_VHT_V1(x) ((x) & (~BITS_CSI_RPT_OFFSET_VHT_V1))
- #define BIT_GET_CSI_RPT_OFFSET_VHT_V1(x) \
- (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_VHT_V1) & \
- BIT_MASK_CSI_RPT_OFFSET_VHT_V1)
- #define BIT_SET_CSI_RPT_OFFSET_VHT_V1(x, v) \
- (BIT_CLEAR_CSI_RPT_OFFSET_VHT_V1(x) | BIT_CSI_RPT_OFFSET_VHT_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_SHIFT_R_WMAC_VHT_CATEGORY_V1 8
- #define BIT_MASK_R_WMAC_VHT_CATEGORY_V1 0x3f
- #define BIT_R_WMAC_VHT_CATEGORY_V1(x) \
- (((x) & BIT_MASK_R_WMAC_VHT_CATEGORY_V1) \
- << BIT_SHIFT_R_WMAC_VHT_CATEGORY_V1)
- #define BITS_R_WMAC_VHT_CATEGORY_V1 \
- (BIT_MASK_R_WMAC_VHT_CATEGORY_V1 << BIT_SHIFT_R_WMAC_VHT_CATEGORY_V1)
- #define BIT_CLEAR_R_WMAC_VHT_CATEGORY_V1(x) \
- ((x) & (~BITS_R_WMAC_VHT_CATEGORY_V1))
- #define BIT_GET_R_WMAC_VHT_CATEGORY_V1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_VHT_CATEGORY_V1) & \
- BIT_MASK_R_WMAC_VHT_CATEGORY_V1)
- #define BIT_SET_R_WMAC_VHT_CATEGORY_V1(x, v) \
- (BIT_CLEAR_R_WMAC_VHT_CATEGORY_V1(x) | BIT_R_WMAC_VHT_CATEGORY_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_SHIFT_R_CSI_RPT_OFFSET_VHT_V1 8
- #define BIT_MASK_R_CSI_RPT_OFFSET_VHT_V1 0x3f
- #define BIT_R_CSI_RPT_OFFSET_VHT_V1(x) \
- (((x) & BIT_MASK_R_CSI_RPT_OFFSET_VHT_V1) \
- << BIT_SHIFT_R_CSI_RPT_OFFSET_VHT_V1)
- #define BITS_R_CSI_RPT_OFFSET_VHT_V1 \
- (BIT_MASK_R_CSI_RPT_OFFSET_VHT_V1 << BIT_SHIFT_R_CSI_RPT_OFFSET_VHT_V1)
- #define BIT_CLEAR_R_CSI_RPT_OFFSET_VHT_V1(x) \
- ((x) & (~BITS_R_CSI_RPT_OFFSET_VHT_V1))
- #define BIT_GET_R_CSI_RPT_OFFSET_VHT_V1(x) \
- (((x) >> BIT_SHIFT_R_CSI_RPT_OFFSET_VHT_V1) & \
- BIT_MASK_R_CSI_RPT_OFFSET_VHT_V1)
- #define BIT_SET_R_CSI_RPT_OFFSET_VHT_V1(x, v) \
- (BIT_CLEAR_R_CSI_RPT_OFFSET_VHT_V1(x) | BIT_R_CSI_RPT_OFFSET_VHT_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_R_WMAC_USE_NSTS BIT(7)
- #define BIT_R_DISABLE_CHECK_VHTSIGB_CRC BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF (Offset 0x0718) */
- #define BIT_PCIE_CFG_REAL_PTM_ENABLE BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_R_DISABLE_CHECK_VHTSIGA_CRC BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF (Offset 0x0718) */
- #define BIT_PCIE_CFG_REAL_EN_L1SUB BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SND_PTCL_CTRL (Offset 0x0718) */
- #define BIT_R_WMAC_BFPARAM_SEL BIT(4)
- #define BIT_R_WMAC_CSISEQ_SEL BIT(3)
- #define BIT_R_WMAC_CSI_WITHHTC_EN BIT(2)
- #define BIT_R_WMAC_HT_NDPA_EN BIT(1)
- #define BIT_R_WMAC_VHT_NDPA_EN BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF (Offset 0x0718) */
- #define BIT_SHIFT_PCIE_CFG_MAX_FUNC_NUM 0
- #define BIT_MASK_PCIE_CFG_MAX_FUNC_NUM 0x7
- #define BIT_PCIE_CFG_MAX_FUNC_NUM(x) \
- (((x) & BIT_MASK_PCIE_CFG_MAX_FUNC_NUM) \
- << BIT_SHIFT_PCIE_CFG_MAX_FUNC_NUM)
- #define BITS_PCIE_CFG_MAX_FUNC_NUM \
- (BIT_MASK_PCIE_CFG_MAX_FUNC_NUM << BIT_SHIFT_PCIE_CFG_MAX_FUNC_NUM)
- #define BIT_CLEAR_PCIE_CFG_MAX_FUNC_NUM(x) ((x) & (~BITS_PCIE_CFG_MAX_FUNC_NUM))
- #define BIT_GET_PCIE_CFG_MAX_FUNC_NUM(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_MAX_FUNC_NUM) & \
- BIT_MASK_PCIE_CFG_MAX_FUNC_NUM)
- #define BIT_SET_PCIE_CFG_MAX_FUNC_NUM(x, v) \
- (BIT_CLEAR_PCIE_CFG_MAX_FUNC_NUM(x) | BIT_PCIE_CFG_MAX_FUNC_NUM(v))
- /* 2 REG_PCIE_CFG_FORCE_CLKREQ_N_PAD (Offset 0x0719) */
- #define BIT_PCIE_CFG_REAL_EN_64BITS BIT(5)
- #define BIT_PCIE_CFG_REAL_EN_CLKREQ BIT(4)
- #define BIT_PCIE_CFG_REAL_EN_L1 BIT(3)
- #define BIT_PCIE_CFG_WAKE_N_EN BIT(2)
- #define BIT_PCIE_CFG_BYPASS_LTR_OPTION BIT(1)
- #define BIT_PCIE_CFG_FORCE_CLKREQ_N_PAD BIT(0)
- /* 2 REG_PCIE_CFG_TIMER_MODIFIER_FOR_ACK_NAK_LATENCY (Offset 0x071A) */
- #define BIT_SHIFT_PCIE_CFG_TIMER_MOD_ACK_NAK 0
- #define BIT_MASK_PCIE_CFG_TIMER_MOD_ACK_NAK 0xff
- #define BIT_PCIE_CFG_TIMER_MOD_ACK_NAK(x) \
- (((x) & BIT_MASK_PCIE_CFG_TIMER_MOD_ACK_NAK) \
- << BIT_SHIFT_PCIE_CFG_TIMER_MOD_ACK_NAK)
- #define BITS_PCIE_CFG_TIMER_MOD_ACK_NAK \
- (BIT_MASK_PCIE_CFG_TIMER_MOD_ACK_NAK \
- << BIT_SHIFT_PCIE_CFG_TIMER_MOD_ACK_NAK)
- #define BIT_CLEAR_PCIE_CFG_TIMER_MOD_ACK_NAK(x) \
- ((x) & (~BITS_PCIE_CFG_TIMER_MOD_ACK_NAK))
- #define BIT_GET_PCIE_CFG_TIMER_MOD_ACK_NAK(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_TIMER_MOD_ACK_NAK) & \
- BIT_MASK_PCIE_CFG_TIMER_MOD_ACK_NAK)
- #define BIT_SET_PCIE_CFG_TIMER_MOD_ACK_NAK(x, v) \
- (BIT_CLEAR_PCIE_CFG_TIMER_MOD_ACK_NAK(x) | \
- BIT_PCIE_CFG_TIMER_MOD_ACK_NAK(v))
- /* 2 REG_PCIE_CFG_TIMER_MODIFIER_FOR_FLOW_CONTROL_WATCHDOG (Offset 0x071B) */
- #define BIT_PCIE_CFG_BYPASS_L1_SUBSTATE_OPTION BIT(7)
- #define BIT_SHIFT_PCIE_CFG_FAST_LINK_SCALING_FACTOR 5
- #define BIT_MASK_PCIE_CFG_FAST_LINK_SCALING_FACTOR 0x3
- #define BIT_PCIE_CFG_FAST_LINK_SCALING_FACTOR(x) \
- (((x) & BIT_MASK_PCIE_CFG_FAST_LINK_SCALING_FACTOR) \
- << BIT_SHIFT_PCIE_CFG_FAST_LINK_SCALING_FACTOR)
- #define BITS_PCIE_CFG_FAST_LINK_SCALING_FACTOR \
- (BIT_MASK_PCIE_CFG_FAST_LINK_SCALING_FACTOR \
- << BIT_SHIFT_PCIE_CFG_FAST_LINK_SCALING_FACTOR)
- #define BIT_CLEAR_PCIE_CFG_FAST_LINK_SCALING_FACTOR(x) \
- ((x) & (~BITS_PCIE_CFG_FAST_LINK_SCALING_FACTOR))
- #define BIT_GET_PCIE_CFG_FAST_LINK_SCALING_FACTOR(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_FAST_LINK_SCALING_FACTOR) & \
- BIT_MASK_PCIE_CFG_FAST_LINK_SCALING_FACTOR)
- #define BIT_SET_PCIE_CFG_FAST_LINK_SCALING_FACTOR(x, v) \
- (BIT_CLEAR_PCIE_CFG_FAST_LINK_SCALING_FACTOR(x) | \
- BIT_PCIE_CFG_FAST_LINK_SCALING_FACTOR(v))
- #define BIT_SHIFT_PCIE_CFG_UPDATE_FREQ_TIMER 0
- #define BIT_MASK_PCIE_CFG_UPDATE_FREQ_TIMER 0x1f
- #define BIT_PCIE_CFG_UPDATE_FREQ_TIMER(x) \
- (((x) & BIT_MASK_PCIE_CFG_UPDATE_FREQ_TIMER) \
- << BIT_SHIFT_PCIE_CFG_UPDATE_FREQ_TIMER)
- #define BITS_PCIE_CFG_UPDATE_FREQ_TIMER \
- (BIT_MASK_PCIE_CFG_UPDATE_FREQ_TIMER \
- << BIT_SHIFT_PCIE_CFG_UPDATE_FREQ_TIMER)
- #define BIT_CLEAR_PCIE_CFG_UPDATE_FREQ_TIMER(x) \
- ((x) & (~BITS_PCIE_CFG_UPDATE_FREQ_TIMER))
- #define BIT_GET_PCIE_CFG_UPDATE_FREQ_TIMER(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_UPDATE_FREQ_TIMER) & \
- BIT_MASK_PCIE_CFG_UPDATE_FREQ_TIMER)
- #define BIT_SET_PCIE_CFG_UPDATE_FREQ_TIMER(x, v) \
- (BIT_CLEAR_PCIE_CFG_UPDATE_FREQ_TIMER(x) | \
- BIT_PCIE_CFG_UPDATE_FREQ_TIMER(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_CSI_RPT_INFO (Offset 0x071C) */
- #define BIT_WMAC_CHECK_SOUNDING_SEQ BIT(30)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CFG_SKP_INTERVAL_VALUE_L (Offset 0x071C) */
- #define BIT_SHIFT_PCIE_CFG_SKP_INTERVAL_VALUE_L 0
- #define BIT_MASK_PCIE_CFG_SKP_INTERVAL_VALUE_L 0xff
- #define BIT_PCIE_CFG_SKP_INTERVAL_VALUE_L(x) \
- (((x) & BIT_MASK_PCIE_CFG_SKP_INTERVAL_VALUE_L) \
- << BIT_SHIFT_PCIE_CFG_SKP_INTERVAL_VALUE_L)
- #define BITS_PCIE_CFG_SKP_INTERVAL_VALUE_L \
- (BIT_MASK_PCIE_CFG_SKP_INTERVAL_VALUE_L \
- << BIT_SHIFT_PCIE_CFG_SKP_INTERVAL_VALUE_L)
- #define BIT_CLEAR_PCIE_CFG_SKP_INTERVAL_VALUE_L(x) \
- ((x) & (~BITS_PCIE_CFG_SKP_INTERVAL_VALUE_L))
- #define BIT_GET_PCIE_CFG_SKP_INTERVAL_VALUE_L(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_SKP_INTERVAL_VALUE_L) & \
- BIT_MASK_PCIE_CFG_SKP_INTERVAL_VALUE_L)
- #define BIT_SET_PCIE_CFG_SKP_INTERVAL_VALUE_L(x, v) \
- (BIT_CLEAR_PCIE_CFG_SKP_INTERVAL_VALUE_L(x) | \
- BIT_PCIE_CFG_SKP_INTERVAL_VALUE_L(v))
- /* 2 REG_PCIE_CFG_SKP_INTERVAL_VALUE_H (Offset 0x071D) */
- #define BIT_PCIE_CFG_DISABLE_FC_WATCHDOG_TIMER BIT(7)
- #define BIT_SHIFT_PCIE_CFG_SKP_INTERVAL_VALUE_H 0
- #define BIT_MASK_PCIE_CFG_SKP_INTERVAL_VALUE_H 0x7
- #define BIT_PCIE_CFG_SKP_INTERVAL_VALUE_H(x) \
- (((x) & BIT_MASK_PCIE_CFG_SKP_INTERVAL_VALUE_H) \
- << BIT_SHIFT_PCIE_CFG_SKP_INTERVAL_VALUE_H)
- #define BITS_PCIE_CFG_SKP_INTERVAL_VALUE_H \
- (BIT_MASK_PCIE_CFG_SKP_INTERVAL_VALUE_H \
- << BIT_SHIFT_PCIE_CFG_SKP_INTERVAL_VALUE_H)
- #define BIT_CLEAR_PCIE_CFG_SKP_INTERVAL_VALUE_H(x) \
- ((x) & (~BITS_PCIE_CFG_SKP_INTERVAL_VALUE_H))
- #define BIT_GET_PCIE_CFG_SKP_INTERVAL_VALUE_H(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_SKP_INTERVAL_VALUE_H) & \
- BIT_MASK_PCIE_CFG_SKP_INTERVAL_VALUE_H)
- #define BIT_SET_PCIE_CFG_SKP_INTERVAL_VALUE_H(x, v) \
- (BIT_CLEAR_PCIE_CFG_SKP_INTERVAL_VALUE_H(x) | \
- BIT_PCIE_CFG_SKP_INTERVAL_VALUE_H(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NS_ARP_CTRL (Offset 0x0720) */
- #define BIT_R_WMAC_NSARP_RSPEN BIT(15)
- #define BIT_R_WMAC_NSARP_RARP BIT(9)
- #define BIT_R_WMAC_NSARP_RIPV6 BIT(8)
- #define BIT_SHIFT_R_WMAC_NSARP_MODEN 6
- #define BIT_MASK_R_WMAC_NSARP_MODEN 0x3
- #define BIT_R_WMAC_NSARP_MODEN(x) \
- (((x) & BIT_MASK_R_WMAC_NSARP_MODEN) << BIT_SHIFT_R_WMAC_NSARP_MODEN)
- #define BITS_R_WMAC_NSARP_MODEN \
- (BIT_MASK_R_WMAC_NSARP_MODEN << BIT_SHIFT_R_WMAC_NSARP_MODEN)
- #define BIT_CLEAR_R_WMAC_NSARP_MODEN(x) ((x) & (~BITS_R_WMAC_NSARP_MODEN))
- #define BIT_GET_R_WMAC_NSARP_MODEN(x) \
- (((x) >> BIT_SHIFT_R_WMAC_NSARP_MODEN) & BIT_MASK_R_WMAC_NSARP_MODEN)
- #define BIT_SET_R_WMAC_NSARP_MODEN(x, v) \
- (BIT_CLEAR_R_WMAC_NSARP_MODEN(x) | BIT_R_WMAC_NSARP_MODEN(v))
- #define BIT_SHIFT_R_WMAC_NSARP_RSPFTP 4
- #define BIT_MASK_R_WMAC_NSARP_RSPFTP 0x3
- #define BIT_R_WMAC_NSARP_RSPFTP(x) \
- (((x) & BIT_MASK_R_WMAC_NSARP_RSPFTP) << BIT_SHIFT_R_WMAC_NSARP_RSPFTP)
- #define BITS_R_WMAC_NSARP_RSPFTP \
- (BIT_MASK_R_WMAC_NSARP_RSPFTP << BIT_SHIFT_R_WMAC_NSARP_RSPFTP)
- #define BIT_CLEAR_R_WMAC_NSARP_RSPFTP(x) ((x) & (~BITS_R_WMAC_NSARP_RSPFTP))
- #define BIT_GET_R_WMAC_NSARP_RSPFTP(x) \
- (((x) >> BIT_SHIFT_R_WMAC_NSARP_RSPFTP) & BIT_MASK_R_WMAC_NSARP_RSPFTP)
- #define BIT_SET_R_WMAC_NSARP_RSPFTP(x, v) \
- (BIT_CLEAR_R_WMAC_NSARP_RSPFTP(x) | BIT_R_WMAC_NSARP_RSPFTP(v))
- #define BIT_SHIFT_R_WMAC_NSARP_RSPSEC 0
- #define BIT_MASK_R_WMAC_NSARP_RSPSEC 0xf
- #define BIT_R_WMAC_NSARP_RSPSEC(x) \
- (((x) & BIT_MASK_R_WMAC_NSARP_RSPSEC) << BIT_SHIFT_R_WMAC_NSARP_RSPSEC)
- #define BITS_R_WMAC_NSARP_RSPSEC \
- (BIT_MASK_R_WMAC_NSARP_RSPSEC << BIT_SHIFT_R_WMAC_NSARP_RSPSEC)
- #define BIT_CLEAR_R_WMAC_NSARP_RSPSEC(x) ((x) & (~BITS_R_WMAC_NSARP_RSPSEC))
- #define BIT_GET_R_WMAC_NSARP_RSPSEC(x) \
- (((x) >> BIT_SHIFT_R_WMAC_NSARP_RSPSEC) & BIT_MASK_R_WMAC_NSARP_RSPSEC)
- #define BIT_SET_R_WMAC_NSARP_RSPSEC(x, v) \
- (BIT_CLEAR_R_WMAC_NSARP_RSPSEC(x) | BIT_R_WMAC_NSARP_RSPSEC(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_NS_ARP_INFO (Offset 0x0724) */
- #define BIT_REQ_IS_MCNS BIT(23)
- #define BIT_REQ_IS_UCNS BIT(22)
- #define BIT_REQ_IS_USNS BIT(21)
- #define BIT_REQ_IS_ARP BIT(20)
- #define BIT_EXPRSP_MH_WITHQC BIT(19)
- #define BIT_SHIFT_EXPRSP_SECTYPE 16
- #define BIT_MASK_EXPRSP_SECTYPE 0x7
- #define BIT_EXPRSP_SECTYPE(x) \
- (((x) & BIT_MASK_EXPRSP_SECTYPE) << BIT_SHIFT_EXPRSP_SECTYPE)
- #define BITS_EXPRSP_SECTYPE \
- (BIT_MASK_EXPRSP_SECTYPE << BIT_SHIFT_EXPRSP_SECTYPE)
- #define BIT_CLEAR_EXPRSP_SECTYPE(x) ((x) & (~BITS_EXPRSP_SECTYPE))
- #define BIT_GET_EXPRSP_SECTYPE(x) \
- (((x) >> BIT_SHIFT_EXPRSP_SECTYPE) & BIT_MASK_EXPRSP_SECTYPE)
- #define BIT_SET_EXPRSP_SECTYPE(x, v) \
- (BIT_CLEAR_EXPRSP_SECTYPE(x) | BIT_EXPRSP_SECTYPE(v))
- #define BIT_SHIFT_EXPRSP_CHKSM_7_TO_0 8
- #define BIT_MASK_EXPRSP_CHKSM_7_TO_0 0xff
- #define BIT_EXPRSP_CHKSM_7_TO_0(x) \
- (((x) & BIT_MASK_EXPRSP_CHKSM_7_TO_0) << BIT_SHIFT_EXPRSP_CHKSM_7_TO_0)
- #define BITS_EXPRSP_CHKSM_7_TO_0 \
- (BIT_MASK_EXPRSP_CHKSM_7_TO_0 << BIT_SHIFT_EXPRSP_CHKSM_7_TO_0)
- #define BIT_CLEAR_EXPRSP_CHKSM_7_TO_0(x) ((x) & (~BITS_EXPRSP_CHKSM_7_TO_0))
- #define BIT_GET_EXPRSP_CHKSM_7_TO_0(x) \
- (((x) >> BIT_SHIFT_EXPRSP_CHKSM_7_TO_0) & BIT_MASK_EXPRSP_CHKSM_7_TO_0)
- #define BIT_SET_EXPRSP_CHKSM_7_TO_0(x, v) \
- (BIT_CLEAR_EXPRSP_CHKSM_7_TO_0(x) | BIT_EXPRSP_CHKSM_7_TO_0(v))
- #define BIT_SHIFT_EXPRSP_CHKSM_15_TO_8 0
- #define BIT_MASK_EXPRSP_CHKSM_15_TO_8 0xff
- #define BIT_EXPRSP_CHKSM_15_TO_8(x) \
- (((x) & BIT_MASK_EXPRSP_CHKSM_15_TO_8) \
- << BIT_SHIFT_EXPRSP_CHKSM_15_TO_8)
- #define BITS_EXPRSP_CHKSM_15_TO_8 \
- (BIT_MASK_EXPRSP_CHKSM_15_TO_8 << BIT_SHIFT_EXPRSP_CHKSM_15_TO_8)
- #define BIT_CLEAR_EXPRSP_CHKSM_15_TO_8(x) ((x) & (~BITS_EXPRSP_CHKSM_15_TO_8))
- #define BIT_GET_EXPRSP_CHKSM_15_TO_8(x) \
- (((x) >> BIT_SHIFT_EXPRSP_CHKSM_15_TO_8) & \
- BIT_MASK_EXPRSP_CHKSM_15_TO_8)
- #define BIT_SET_EXPRSP_CHKSM_15_TO_8(x, v) \
- (BIT_CLEAR_EXPRSP_CHKSM_15_TO_8(x) | BIT_EXPRSP_CHKSM_15_TO_8(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PCIE_CFG_L1_UNIT_SEL (Offset 0x0724) */
- #define BIT_SHIFT_PCIE_CFG_L1_UNIT_SEL 0
- #define BIT_MASK_PCIE_CFG_L1_UNIT_SEL 0xff
- #define BIT_PCIE_CFG_L1_UNIT_SEL(x) \
- (((x) & BIT_MASK_PCIE_CFG_L1_UNIT_SEL) \
- << BIT_SHIFT_PCIE_CFG_L1_UNIT_SEL)
- #define BITS_PCIE_CFG_L1_UNIT_SEL \
- (BIT_MASK_PCIE_CFG_L1_UNIT_SEL << BIT_SHIFT_PCIE_CFG_L1_UNIT_SEL)
- #define BIT_CLEAR_PCIE_CFG_L1_UNIT_SEL(x) ((x) & (~BITS_PCIE_CFG_L1_UNIT_SEL))
- #define BIT_GET_PCIE_CFG_L1_UNIT_SEL(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_L1_UNIT_SEL) & \
- BIT_MASK_PCIE_CFG_L1_UNIT_SEL)
- #define BIT_SET_PCIE_CFG_L1_UNIT_SEL(x, v) \
- (BIT_CLEAR_PCIE_CFG_L1_UNIT_SEL(x) | BIT_PCIE_CFG_L1_UNIT_SEL(v))
- /* 2 REG_PCIE_CFG_MIN_CLKREQ_SEL (Offset 0x0725) */
- #define BIT_SHIFT_PCIE_CFG_MIN_CLKREQ_SEL 0
- #define BIT_MASK_PCIE_CFG_MIN_CLKREQ_SEL 0xf
- #define BIT_PCIE_CFG_MIN_CLKREQ_SEL(x) \
- (((x) & BIT_MASK_PCIE_CFG_MIN_CLKREQ_SEL) \
- << BIT_SHIFT_PCIE_CFG_MIN_CLKREQ_SEL)
- #define BITS_PCIE_CFG_MIN_CLKREQ_SEL \
- (BIT_MASK_PCIE_CFG_MIN_CLKREQ_SEL << BIT_SHIFT_PCIE_CFG_MIN_CLKREQ_SEL)
- #define BIT_CLEAR_PCIE_CFG_MIN_CLKREQ_SEL(x) \
- ((x) & (~BITS_PCIE_CFG_MIN_CLKREQ_SEL))
- #define BIT_GET_PCIE_CFG_MIN_CLKREQ_SEL(x) \
- (((x) >> BIT_SHIFT_PCIE_CFG_MIN_CLKREQ_SEL) & \
- BIT_MASK_PCIE_CFG_MIN_CLKREQ_SEL)
- #define BIT_SET_PCIE_CFG_MIN_CLKREQ_SEL(x, v) \
- (BIT_CLEAR_PCIE_CFG_MIN_CLKREQ_SEL(x) | BIT_PCIE_CFG_MIN_CLKREQ_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BEAMFORMING_INFO_NSARP_V1 (Offset 0x0728) */
- #define BIT_SHIFT_WMAC_ARPIP 0
- #define BIT_MASK_WMAC_ARPIP 0xffffffffL
- #define BIT_WMAC_ARPIP(x) (((x) & BIT_MASK_WMAC_ARPIP) << BIT_SHIFT_WMAC_ARPIP)
- #define BITS_WMAC_ARPIP (BIT_MASK_WMAC_ARPIP << BIT_SHIFT_WMAC_ARPIP)
- #define BIT_CLEAR_WMAC_ARPIP(x) ((x) & (~BITS_WMAC_ARPIP))
- #define BIT_GET_WMAC_ARPIP(x) \
- (((x) >> BIT_SHIFT_WMAC_ARPIP) & BIT_MASK_WMAC_ARPIP)
- #define BIT_SET_WMAC_ARPIP(x, v) (BIT_CLEAR_WMAC_ARPIP(x) | BIT_WMAC_ARPIP(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BEAMFORMING_INFO_NSARP (Offset 0x072C) */
- #define BIT_SHIFT_UPD_BFMEE_USERID 13
- #define BIT_MASK_UPD_BFMEE_USERID 0x7
- #define BIT_UPD_BFMEE_USERID(x) \
- (((x) & BIT_MASK_UPD_BFMEE_USERID) << BIT_SHIFT_UPD_BFMEE_USERID)
- #define BITS_UPD_BFMEE_USERID \
- (BIT_MASK_UPD_BFMEE_USERID << BIT_SHIFT_UPD_BFMEE_USERID)
- #define BIT_CLEAR_UPD_BFMEE_USERID(x) ((x) & (~BITS_UPD_BFMEE_USERID))
- #define BIT_GET_UPD_BFMEE_USERID(x) \
- (((x) >> BIT_SHIFT_UPD_BFMEE_USERID) & BIT_MASK_UPD_BFMEE_USERID)
- #define BIT_SET_UPD_BFMEE_USERID(x, v) \
- (BIT_CLEAR_UPD_BFMEE_USERID(x) | BIT_UPD_BFMEE_USERID(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RX_CSI_RPT_INFO_V1 (Offset 0x072C) */
- #define BIT_WRITE_USERID BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BEAMFORMING_INFO_NSARP (Offset 0x072C) */
- #define BIT_UPD_BFMEE_FBTP BIT(12)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RX_CSI_RPT_INFO_V1 (Offset 0x072C) */
- #define BIT_SHIFT_WRITE_BW 10
- #define BIT_MASK_WRITE_BW 0x3
- #define BIT_WRITE_BW(x) (((x) & BIT_MASK_WRITE_BW) << BIT_SHIFT_WRITE_BW)
- #define BITS_WRITE_BW (BIT_MASK_WRITE_BW << BIT_SHIFT_WRITE_BW)
- #define BIT_CLEAR_WRITE_BW(x) ((x) & (~BITS_WRITE_BW))
- #define BIT_GET_WRITE_BW(x) (((x) >> BIT_SHIFT_WRITE_BW) & BIT_MASK_WRITE_BW)
- #define BIT_SET_WRITE_BW(x, v) (BIT_CLEAR_WRITE_BW(x) | BIT_WRITE_BW(v))
- #define BIT_SHIFT_WRITE_CB 8
- #define BIT_MASK_WRITE_CB 0x3
- #define BIT_WRITE_CB(x) (((x) & BIT_MASK_WRITE_CB) << BIT_SHIFT_WRITE_CB)
- #define BITS_WRITE_CB (BIT_MASK_WRITE_CB << BIT_SHIFT_WRITE_CB)
- #define BIT_CLEAR_WRITE_CB(x) ((x) & (~BITS_WRITE_CB))
- #define BIT_GET_WRITE_CB(x) (((x) >> BIT_SHIFT_WRITE_CB) & BIT_MASK_WRITE_CB)
- #define BIT_SET_WRITE_CB(x, v) (BIT_CLEAR_WRITE_CB(x) | BIT_WRITE_CB(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BEAMFORMING_INFO_NSARP (Offset 0x072C) */
- #define BIT_SHIFT_UPD_BFMEE_CB 8
- #define BIT_MASK_UPD_BFMEE_CB 0x3
- #define BIT_UPD_BFMEE_CB(x) \
- (((x) & BIT_MASK_UPD_BFMEE_CB) << BIT_SHIFT_UPD_BFMEE_CB)
- #define BITS_UPD_BFMEE_CB (BIT_MASK_UPD_BFMEE_CB << BIT_SHIFT_UPD_BFMEE_CB)
- #define BIT_CLEAR_UPD_BFMEE_CB(x) ((x) & (~BITS_UPD_BFMEE_CB))
- #define BIT_GET_UPD_BFMEE_CB(x) \
- (((x) >> BIT_SHIFT_UPD_BFMEE_CB) & BIT_MASK_UPD_BFMEE_CB)
- #define BIT_SET_UPD_BFMEE_CB(x, v) \
- (BIT_CLEAR_UPD_BFMEE_CB(x) | BIT_UPD_BFMEE_CB(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RX_CSI_RPT_INFO_V1 (Offset 0x072C) */
- #define BIT_SHIFT_WRITE_GROUPING 6
- #define BIT_MASK_WRITE_GROUPING 0x3
- #define BIT_WRITE_GROUPING(x) \
- (((x) & BIT_MASK_WRITE_GROUPING) << BIT_SHIFT_WRITE_GROUPING)
- #define BITS_WRITE_GROUPING \
- (BIT_MASK_WRITE_GROUPING << BIT_SHIFT_WRITE_GROUPING)
- #define BIT_CLEAR_WRITE_GROUPING(x) ((x) & (~BITS_WRITE_GROUPING))
- #define BIT_GET_WRITE_GROUPING(x) \
- (((x) >> BIT_SHIFT_WRITE_GROUPING) & BIT_MASK_WRITE_GROUPING)
- #define BIT_SET_WRITE_GROUPING(x, v) \
- (BIT_CLEAR_WRITE_GROUPING(x) | BIT_WRITE_GROUPING(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BEAMFORMING_INFO_NSARP (Offset 0x072C) */
- #define BIT_SHIFT_UPD_BFMEE_NG 6
- #define BIT_MASK_UPD_BFMEE_NG 0x3
- #define BIT_UPD_BFMEE_NG(x) \
- (((x) & BIT_MASK_UPD_BFMEE_NG) << BIT_SHIFT_UPD_BFMEE_NG)
- #define BITS_UPD_BFMEE_NG (BIT_MASK_UPD_BFMEE_NG << BIT_SHIFT_UPD_BFMEE_NG)
- #define BIT_CLEAR_UPD_BFMEE_NG(x) ((x) & (~BITS_UPD_BFMEE_NG))
- #define BIT_GET_UPD_BFMEE_NG(x) \
- (((x) >> BIT_SHIFT_UPD_BFMEE_NG) & BIT_MASK_UPD_BFMEE_NG)
- #define BIT_SET_UPD_BFMEE_NG(x, v) \
- (BIT_CLEAR_UPD_BFMEE_NG(x) | BIT_UPD_BFMEE_NG(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RX_CSI_RPT_INFO_V1 (Offset 0x072C) */
- #define BIT_SHIFT_WRITE_NR 3
- #define BIT_MASK_WRITE_NR 0x7
- #define BIT_WRITE_NR(x) (((x) & BIT_MASK_WRITE_NR) << BIT_SHIFT_WRITE_NR)
- #define BITS_WRITE_NR (BIT_MASK_WRITE_NR << BIT_SHIFT_WRITE_NR)
- #define BIT_CLEAR_WRITE_NR(x) ((x) & (~BITS_WRITE_NR))
- #define BIT_GET_WRITE_NR(x) (((x) >> BIT_SHIFT_WRITE_NR) & BIT_MASK_WRITE_NR)
- #define BIT_SET_WRITE_NR(x, v) (BIT_CLEAR_WRITE_NR(x) | BIT_WRITE_NR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BEAMFORMING_INFO_NSARP (Offset 0x072C) */
- #define BIT_SHIFT_UPD_BFMEE_NR 3
- #define BIT_MASK_UPD_BFMEE_NR 0x7
- #define BIT_UPD_BFMEE_NR(x) \
- (((x) & BIT_MASK_UPD_BFMEE_NR) << BIT_SHIFT_UPD_BFMEE_NR)
- #define BITS_UPD_BFMEE_NR (BIT_MASK_UPD_BFMEE_NR << BIT_SHIFT_UPD_BFMEE_NR)
- #define BIT_CLEAR_UPD_BFMEE_NR(x) ((x) & (~BITS_UPD_BFMEE_NR))
- #define BIT_GET_UPD_BFMEE_NR(x) \
- (((x) >> BIT_SHIFT_UPD_BFMEE_NR) & BIT_MASK_UPD_BFMEE_NR)
- #define BIT_SET_UPD_BFMEE_NR(x, v) \
- (BIT_CLEAR_UPD_BFMEE_NR(x) | BIT_UPD_BFMEE_NR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RX_CSI_RPT_INFO_V1 (Offset 0x072C) */
- #define BIT_SHIFT_WRITE_NC 0
- #define BIT_MASK_WRITE_NC 0x7
- #define BIT_WRITE_NC(x) (((x) & BIT_MASK_WRITE_NC) << BIT_SHIFT_WRITE_NC)
- #define BITS_WRITE_NC (BIT_MASK_WRITE_NC << BIT_SHIFT_WRITE_NC)
- #define BIT_CLEAR_WRITE_NC(x) ((x) & (~BITS_WRITE_NC))
- #define BIT_GET_WRITE_NC(x) (((x) >> BIT_SHIFT_WRITE_NC) & BIT_MASK_WRITE_NC)
- #define BIT_SET_WRITE_NC(x, v) (BIT_CLEAR_WRITE_NC(x) | BIT_WRITE_NC(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_BEAMFORMING_INFO_NSARP (Offset 0x072C) */
- #define BIT_SHIFT_BEAMFORMING_INFO 0
- #define BIT_MASK_BEAMFORMING_INFO 0xffffffffL
- #define BIT_BEAMFORMING_INFO(x) \
- (((x) & BIT_MASK_BEAMFORMING_INFO) << BIT_SHIFT_BEAMFORMING_INFO)
- #define BITS_BEAMFORMING_INFO \
- (BIT_MASK_BEAMFORMING_INFO << BIT_SHIFT_BEAMFORMING_INFO)
- #define BIT_CLEAR_BEAMFORMING_INFO(x) ((x) & (~BITS_BEAMFORMING_INFO))
- #define BIT_GET_BEAMFORMING_INFO(x) \
- (((x) >> BIT_SHIFT_BEAMFORMING_INFO) & BIT_MASK_BEAMFORMING_INFO)
- #define BIT_SET_BEAMFORMING_INFO(x, v) \
- (BIT_CLEAR_BEAMFORMING_INFO(x) | BIT_BEAMFORMING_INFO(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BEAMFORMING_INFO_NSARP (Offset 0x072C) */
- #define BIT_SHIFT_UPD_BFMEE_BW 0
- #define BIT_MASK_UPD_BFMEE_BW 0xfff
- #define BIT_UPD_BFMEE_BW(x) \
- (((x) & BIT_MASK_UPD_BFMEE_BW) << BIT_SHIFT_UPD_BFMEE_BW)
- #define BITS_UPD_BFMEE_BW (BIT_MASK_UPD_BFMEE_BW << BIT_SHIFT_UPD_BFMEE_BW)
- #define BIT_CLEAR_UPD_BFMEE_BW(x) ((x) & (~BITS_UPD_BFMEE_BW))
- #define BIT_GET_UPD_BFMEE_BW(x) \
- (((x) >> BIT_SHIFT_UPD_BFMEE_BW) & BIT_MASK_UPD_BFMEE_BW)
- #define BIT_SET_UPD_BFMEE_BW(x, v) \
- (BIT_CLEAR_UPD_BFMEE_BW(x) | BIT_UPD_BFMEE_BW(v))
- #define BIT_SHIFT_UPD_BFMEE_NC 0
- #define BIT_MASK_UPD_BFMEE_NC 0x7
- #define BIT_UPD_BFMEE_NC(x) \
- (((x) & BIT_MASK_UPD_BFMEE_NC) << BIT_SHIFT_UPD_BFMEE_NC)
- #define BITS_UPD_BFMEE_NC (BIT_MASK_UPD_BFMEE_NC << BIT_SHIFT_UPD_BFMEE_NC)
- #define BIT_CLEAR_UPD_BFMEE_NC(x) ((x) & (~BITS_UPD_BFMEE_NC))
- #define BIT_GET_UPD_BFMEE_NC(x) \
- (((x) >> BIT_SHIFT_UPD_BFMEE_NC) & BIT_MASK_UPD_BFMEE_NC)
- #define BIT_SET_UPD_BFMEE_NC(x, v) \
- (BIT_CLEAR_UPD_BFMEE_NC(x) | BIT_UPD_BFMEE_NC(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_IPV6 (Offset 0x0730) */
- #define BIT_SHIFT_R_WMAC_IPV6_MYIPAD_0 0
- #define BIT_MASK_R_WMAC_IPV6_MYIPAD_0 0xffffffffL
- #define BIT_R_WMAC_IPV6_MYIPAD_0(x) \
- (((x) & BIT_MASK_R_WMAC_IPV6_MYIPAD_0) \
- << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_0)
- #define BITS_R_WMAC_IPV6_MYIPAD_0 \
- (BIT_MASK_R_WMAC_IPV6_MYIPAD_0 << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_0)
- #define BIT_CLEAR_R_WMAC_IPV6_MYIPAD_0(x) ((x) & (~BITS_R_WMAC_IPV6_MYIPAD_0))
- #define BIT_GET_R_WMAC_IPV6_MYIPAD_0(x) \
- (((x) >> BIT_SHIFT_R_WMAC_IPV6_MYIPAD_0) & \
- BIT_MASK_R_WMAC_IPV6_MYIPAD_0)
- #define BIT_SET_R_WMAC_IPV6_MYIPAD_0(x, v) \
- (BIT_CLEAR_R_WMAC_IPV6_MYIPAD_0(x) | BIT_R_WMAC_IPV6_MYIPAD_0(v))
- /* 2 REG_IPV6_1 (Offset 0x0734) */
- #define BIT_SHIFT_R_WMAC_IPV6_MYIPAD_1 0
- #define BIT_MASK_R_WMAC_IPV6_MYIPAD_1 0xffffffffL
- #define BIT_R_WMAC_IPV6_MYIPAD_1(x) \
- (((x) & BIT_MASK_R_WMAC_IPV6_MYIPAD_1) \
- << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_1)
- #define BITS_R_WMAC_IPV6_MYIPAD_1 \
- (BIT_MASK_R_WMAC_IPV6_MYIPAD_1 << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_1)
- #define BIT_CLEAR_R_WMAC_IPV6_MYIPAD_1(x) ((x) & (~BITS_R_WMAC_IPV6_MYIPAD_1))
- #define BIT_GET_R_WMAC_IPV6_MYIPAD_1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_IPV6_MYIPAD_1) & \
- BIT_MASK_R_WMAC_IPV6_MYIPAD_1)
- #define BIT_SET_R_WMAC_IPV6_MYIPAD_1(x, v) \
- (BIT_CLEAR_R_WMAC_IPV6_MYIPAD_1(x) | BIT_R_WMAC_IPV6_MYIPAD_1(v))
- /* 2 REG_IPV6_2 (Offset 0x0738) */
- #define BIT_SHIFT_R_WMAC_IPV6_MYIPAD_2 0
- #define BIT_MASK_R_WMAC_IPV6_MYIPAD_2 0xffffffffL
- #define BIT_R_WMAC_IPV6_MYIPAD_2(x) \
- (((x) & BIT_MASK_R_WMAC_IPV6_MYIPAD_2) \
- << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_2)
- #define BITS_R_WMAC_IPV6_MYIPAD_2 \
- (BIT_MASK_R_WMAC_IPV6_MYIPAD_2 << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_2)
- #define BIT_CLEAR_R_WMAC_IPV6_MYIPAD_2(x) ((x) & (~BITS_R_WMAC_IPV6_MYIPAD_2))
- #define BIT_GET_R_WMAC_IPV6_MYIPAD_2(x) \
- (((x) >> BIT_SHIFT_R_WMAC_IPV6_MYIPAD_2) & \
- BIT_MASK_R_WMAC_IPV6_MYIPAD_2)
- #define BIT_SET_R_WMAC_IPV6_MYIPAD_2(x, v) \
- (BIT_CLEAR_R_WMAC_IPV6_MYIPAD_2(x) | BIT_R_WMAC_IPV6_MYIPAD_2(v))
- /* 2 REG_IPV6_3 (Offset 0x073C) */
- #define BIT_SHIFT_R_WMAC_IPV6_MYIPAD_3 0
- #define BIT_MASK_R_WMAC_IPV6_MYIPAD_3 0xffffffffL
- #define BIT_R_WMAC_IPV6_MYIPAD_3(x) \
- (((x) & BIT_MASK_R_WMAC_IPV6_MYIPAD_3) \
- << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_3)
- #define BITS_R_WMAC_IPV6_MYIPAD_3 \
- (BIT_MASK_R_WMAC_IPV6_MYIPAD_3 << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_3)
- #define BIT_CLEAR_R_WMAC_IPV6_MYIPAD_3(x) ((x) & (~BITS_R_WMAC_IPV6_MYIPAD_3))
- #define BIT_GET_R_WMAC_IPV6_MYIPAD_3(x) \
- (((x) >> BIT_SHIFT_R_WMAC_IPV6_MYIPAD_3) & \
- BIT_MASK_R_WMAC_IPV6_MYIPAD_3)
- #define BIT_SET_R_WMAC_IPV6_MYIPAD_3(x, v) \
- (BIT_CLEAR_R_WMAC_IPV6_MYIPAD_3(x) | BIT_R_WMAC_IPV6_MYIPAD_3(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_RTX_CTX_SUBTYPE_CFG (Offset 0x0750) */
- #define BIT_SHIFT_R_WMAC_CTX_SUBTYPE 4
- #define BIT_MASK_R_WMAC_CTX_SUBTYPE 0xf
- #define BIT_R_WMAC_CTX_SUBTYPE(x) \
- (((x) & BIT_MASK_R_WMAC_CTX_SUBTYPE) << BIT_SHIFT_R_WMAC_CTX_SUBTYPE)
- #define BITS_R_WMAC_CTX_SUBTYPE \
- (BIT_MASK_R_WMAC_CTX_SUBTYPE << BIT_SHIFT_R_WMAC_CTX_SUBTYPE)
- #define BIT_CLEAR_R_WMAC_CTX_SUBTYPE(x) ((x) & (~BITS_R_WMAC_CTX_SUBTYPE))
- #define BIT_GET_R_WMAC_CTX_SUBTYPE(x) \
- (((x) >> BIT_SHIFT_R_WMAC_CTX_SUBTYPE) & BIT_MASK_R_WMAC_CTX_SUBTYPE)
- #define BIT_SET_R_WMAC_CTX_SUBTYPE(x, v) \
- (BIT_CLEAR_R_WMAC_CTX_SUBTYPE(x) | BIT_R_WMAC_CTX_SUBTYPE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_RTX_CTX_SUBTYPE_CFG (Offset 0x0750) */
- #define BIT_SHIFT_R_WMAC_RTX_SUBTYPE 0
- #define BIT_MASK_R_WMAC_RTX_SUBTYPE 0xf
- #define BIT_R_WMAC_RTX_SUBTYPE(x) \
- (((x) & BIT_MASK_R_WMAC_RTX_SUBTYPE) << BIT_SHIFT_R_WMAC_RTX_SUBTYPE)
- #define BITS_R_WMAC_RTX_SUBTYPE \
- (BIT_MASK_R_WMAC_RTX_SUBTYPE << BIT_SHIFT_R_WMAC_RTX_SUBTYPE)
- #define BIT_CLEAR_R_WMAC_RTX_SUBTYPE(x) ((x) & (~BITS_R_WMAC_RTX_SUBTYPE))
- #define BIT_GET_R_WMAC_RTX_SUBTYPE(x) \
- (((x) >> BIT_SHIFT_R_WMAC_RTX_SUBTYPE) & BIT_MASK_R_WMAC_RTX_SUBTYPE)
- #define BIT_SET_R_WMAC_RTX_SUBTYPE(x, v) \
- (BIT_CLEAR_R_WMAC_RTX_SUBTYPE(x) | BIT_R_WMAC_RTX_SUBTYPE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_SWAES_DIO_B63_B32 (Offset 0x0754) */
- #define BIT_SHIFT_WMAC_SWAES_DIO_B63_B32 0
- #define BIT_MASK_WMAC_SWAES_DIO_B63_B32 0xffffffffL
- #define BIT_WMAC_SWAES_DIO_B63_B32(x) \
- (((x) & BIT_MASK_WMAC_SWAES_DIO_B63_B32) \
- << BIT_SHIFT_WMAC_SWAES_DIO_B63_B32)
- #define BITS_WMAC_SWAES_DIO_B63_B32 \
- (BIT_MASK_WMAC_SWAES_DIO_B63_B32 << BIT_SHIFT_WMAC_SWAES_DIO_B63_B32)
- #define BIT_CLEAR_WMAC_SWAES_DIO_B63_B32(x) \
- ((x) & (~BITS_WMAC_SWAES_DIO_B63_B32))
- #define BIT_GET_WMAC_SWAES_DIO_B63_B32(x) \
- (((x) >> BIT_SHIFT_WMAC_SWAES_DIO_B63_B32) & \
- BIT_MASK_WMAC_SWAES_DIO_B63_B32)
- #define BIT_SET_WMAC_SWAES_DIO_B63_B32(x, v) \
- (BIT_CLEAR_WMAC_SWAES_DIO_B63_B32(x) | BIT_WMAC_SWAES_DIO_B63_B32(v))
- /* 2 REG_WMAC_SWAES_DIO_B95_B64 (Offset 0x0758) */
- #define BIT_SHIFT_WMAC_SWAES_DIO_B95_B64 0
- #define BIT_MASK_WMAC_SWAES_DIO_B95_B64 0xffffffffL
- #define BIT_WMAC_SWAES_DIO_B95_B64(x) \
- (((x) & BIT_MASK_WMAC_SWAES_DIO_B95_B64) \
- << BIT_SHIFT_WMAC_SWAES_DIO_B95_B64)
- #define BITS_WMAC_SWAES_DIO_B95_B64 \
- (BIT_MASK_WMAC_SWAES_DIO_B95_B64 << BIT_SHIFT_WMAC_SWAES_DIO_B95_B64)
- #define BIT_CLEAR_WMAC_SWAES_DIO_B95_B64(x) \
- ((x) & (~BITS_WMAC_SWAES_DIO_B95_B64))
- #define BIT_GET_WMAC_SWAES_DIO_B95_B64(x) \
- (((x) >> BIT_SHIFT_WMAC_SWAES_DIO_B95_B64) & \
- BIT_MASK_WMAC_SWAES_DIO_B95_B64)
- #define BIT_SET_WMAC_SWAES_DIO_B95_B64(x, v) \
- (BIT_CLEAR_WMAC_SWAES_DIO_B95_B64(x) | BIT_WMAC_SWAES_DIO_B95_B64(v))
- /* 2 REG_WMAC_SWAES_DIO_B127_B96 (Offset 0x075C) */
- #define BIT_SHIFT_WMAC_SWAES_DIO_B127_B96 0
- #define BIT_MASK_WMAC_SWAES_DIO_B127_B96 0xffffffffL
- #define BIT_WMAC_SWAES_DIO_B127_B96(x) \
- (((x) & BIT_MASK_WMAC_SWAES_DIO_B127_B96) \
- << BIT_SHIFT_WMAC_SWAES_DIO_B127_B96)
- #define BITS_WMAC_SWAES_DIO_B127_B96 \
- (BIT_MASK_WMAC_SWAES_DIO_B127_B96 << BIT_SHIFT_WMAC_SWAES_DIO_B127_B96)
- #define BIT_CLEAR_WMAC_SWAES_DIO_B127_B96(x) \
- ((x) & (~BITS_WMAC_SWAES_DIO_B127_B96))
- #define BIT_GET_WMAC_SWAES_DIO_B127_B96(x) \
- (((x) >> BIT_SHIFT_WMAC_SWAES_DIO_B127_B96) & \
- BIT_MASK_WMAC_SWAES_DIO_B127_B96)
- #define BIT_SET_WMAC_SWAES_DIO_B127_B96(x, v) \
- (BIT_CLEAR_WMAC_SWAES_DIO_B127_B96(x) | BIT_WMAC_SWAES_DIO_B127_B96(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WMAC_SWAES_CFG (Offset 0x0760) */
- #define BIT_SWAES_REQ BIT(7)
- #define BIT_CLR_SWAES_REQ BIT(6)
- #define BIT_R_WMAC_SWAES_WE BIT(3)
- #define BIT_R_WMAC_SWAES_SEL BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_COEX_V2 (Offset 0x0762) */
- #define BIT_GNT_BT_POLARITY BIT(12)
- #define BIT_GNT_BT_BYPASS_PRIORITY BIT(8)
- #define BIT_SHIFT_TIMER 0
- #define BIT_MASK_TIMER 0xff
- #define BIT_TIMER(x) (((x) & BIT_MASK_TIMER) << BIT_SHIFT_TIMER)
- #define BITS_TIMER (BIT_MASK_TIMER << BIT_SHIFT_TIMER)
- #define BIT_CLEAR_TIMER(x) ((x) & (~BITS_TIMER))
- #define BIT_GET_TIMER(x) (((x) >> BIT_SHIFT_TIMER) & BIT_MASK_TIMER)
- #define BIT_SET_TIMER(x, v) (BIT_CLEAR_TIMER(x) | BIT_TIMER(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_COEX (Offset 0x0764) */
- #define BIT_R_GNT_BT_RFC_SW BIT(12)
- #define BIT_R_GNT_BT_RFC_SW_EN BIT(11)
- #define BIT_R_GNT_BT_BB_SW BIT(10)
- #define BIT_R_GNT_BT_BB_SW_EN BIT(9)
- #define BIT_R_BT_CNT_THREN BIT(8)
- #define BIT_SHIFT_R_BT_CNT_THR 0
- #define BIT_MASK_R_BT_CNT_THR 0xff
- #define BIT_R_BT_CNT_THR(x) \
- (((x) & BIT_MASK_R_BT_CNT_THR) << BIT_SHIFT_R_BT_CNT_THR)
- #define BITS_R_BT_CNT_THR (BIT_MASK_R_BT_CNT_THR << BIT_SHIFT_R_BT_CNT_THR)
- #define BIT_CLEAR_R_BT_CNT_THR(x) ((x) & (~BITS_R_BT_CNT_THR))
- #define BIT_GET_R_BT_CNT_THR(x) \
- (((x) >> BIT_SHIFT_R_BT_CNT_THR) & BIT_MASK_R_BT_CNT_THR)
- #define BIT_SET_R_BT_CNT_THR(x, v) \
- (BIT_CLEAR_R_BT_CNT_THR(x) | BIT_R_BT_CNT_THR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WLAN_ACT_MASK_CTRL (Offset 0x0768) */
- #define BIT_WLRX_TER_BY_CTL BIT(43)
- #define BIT_WLRX_TER_BY_AD BIT(42)
- #define BIT_ANT_DIVERSITY_SEL BIT(41)
- #define BIT_ANTSEL_FOR_BT_CTRL_EN BIT(40)
- #define BIT_WLACT_LOW_GNTWL_EN BIT(34)
- #define BIT_WLACT_HIGH_GNTBT_EN BIT(33)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_WLAN_ACT_MASK_CTRL (Offset 0x0768) */
- #define BIT_NAV_UPPER_V1 BIT(32)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WLAN_ACT_MASK_CTRL (Offset 0x0768) */
- #define BIT_SHIFT_RXMYRTS_NAV_V1 8
- #define BIT_MASK_RXMYRTS_NAV_V1 0xff
- #define BIT_RXMYRTS_NAV_V1(x) \
- (((x) & BIT_MASK_RXMYRTS_NAV_V1) << BIT_SHIFT_RXMYRTS_NAV_V1)
- #define BITS_RXMYRTS_NAV_V1 \
- (BIT_MASK_RXMYRTS_NAV_V1 << BIT_SHIFT_RXMYRTS_NAV_V1)
- #define BIT_CLEAR_RXMYRTS_NAV_V1(x) ((x) & (~BITS_RXMYRTS_NAV_V1))
- #define BIT_GET_RXMYRTS_NAV_V1(x) \
- (((x) >> BIT_SHIFT_RXMYRTS_NAV_V1) & BIT_MASK_RXMYRTS_NAV_V1)
- #define BIT_SET_RXMYRTS_NAV_V1(x, v) \
- (BIT_CLEAR_RXMYRTS_NAV_V1(x) | BIT_RXMYRTS_NAV_V1(v))
- #define BIT_SHIFT_RTSRST_V1 0
- #define BIT_MASK_RTSRST_V1 0xff
- #define BIT_RTSRST_V1(x) (((x) & BIT_MASK_RTSRST_V1) << BIT_SHIFT_RTSRST_V1)
- #define BITS_RTSRST_V1 (BIT_MASK_RTSRST_V1 << BIT_SHIFT_RTSRST_V1)
- #define BIT_CLEAR_RTSRST_V1(x) ((x) & (~BITS_RTSRST_V1))
- #define BIT_GET_RTSRST_V1(x) (((x) >> BIT_SHIFT_RTSRST_V1) & BIT_MASK_RTSRST_V1)
- #define BIT_SET_RTSRST_V1(x, v) (BIT_CLEAR_RTSRST_V1(x) | BIT_RTSRST_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WLAN_ACT_MASK_CTRL_1 (Offset 0x076C) */
- #define BIT_WLRX_TER_BY_CTL_1 BIT(11)
- #define BIT_WLRX_TER_BY_AD_1 BIT(10)
- #define BIT_ANT_DIVERSITY_SEL_1 BIT(9)
- #define BIT_ANTSEL_FOR_BT_CTRL_EN_1 BIT(8)
- #define BIT_WLACT_LOW_GNTWL_EN_1 BIT(2)
- #define BIT_WLACT_HIGH_GNTBT_EN_1 BIT(1)
- #define BIT_NAV_UPPER_1_V1 BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_COEX_ENHANCED_INTR_CTRL (Offset 0x076E) */
- #define BIT_SHIFT_BT_STAT_DELAY 12
- #define BIT_MASK_BT_STAT_DELAY 0xf
- #define BIT_BT_STAT_DELAY(x) \
- (((x) & BIT_MASK_BT_STAT_DELAY) << BIT_SHIFT_BT_STAT_DELAY)
- #define BITS_BT_STAT_DELAY (BIT_MASK_BT_STAT_DELAY << BIT_SHIFT_BT_STAT_DELAY)
- #define BIT_CLEAR_BT_STAT_DELAY(x) ((x) & (~BITS_BT_STAT_DELAY))
- #define BIT_GET_BT_STAT_DELAY(x) \
- (((x) >> BIT_SHIFT_BT_STAT_DELAY) & BIT_MASK_BT_STAT_DELAY)
- #define BIT_SET_BT_STAT_DELAY(x, v) \
- (BIT_CLEAR_BT_STAT_DELAY(x) | BIT_BT_STAT_DELAY(v))
- #define BIT_SHIFT_BT_TRX_INIT_DETECT 8
- #define BIT_MASK_BT_TRX_INIT_DETECT 0xf
- #define BIT_BT_TRX_INIT_DETECT(x) \
- (((x) & BIT_MASK_BT_TRX_INIT_DETECT) << BIT_SHIFT_BT_TRX_INIT_DETECT)
- #define BITS_BT_TRX_INIT_DETECT \
- (BIT_MASK_BT_TRX_INIT_DETECT << BIT_SHIFT_BT_TRX_INIT_DETECT)
- #define BIT_CLEAR_BT_TRX_INIT_DETECT(x) ((x) & (~BITS_BT_TRX_INIT_DETECT))
- #define BIT_GET_BT_TRX_INIT_DETECT(x) \
- (((x) >> BIT_SHIFT_BT_TRX_INIT_DETECT) & BIT_MASK_BT_TRX_INIT_DETECT)
- #define BIT_SET_BT_TRX_INIT_DETECT(x, v) \
- (BIT_CLEAR_BT_TRX_INIT_DETECT(x) | BIT_BT_TRX_INIT_DETECT(v))
- #define BIT_SHIFT_BT_PRI_DETECT_TO 4
- #define BIT_MASK_BT_PRI_DETECT_TO 0xf
- #define BIT_BT_PRI_DETECT_TO(x) \
- (((x) & BIT_MASK_BT_PRI_DETECT_TO) << BIT_SHIFT_BT_PRI_DETECT_TO)
- #define BITS_BT_PRI_DETECT_TO \
- (BIT_MASK_BT_PRI_DETECT_TO << BIT_SHIFT_BT_PRI_DETECT_TO)
- #define BIT_CLEAR_BT_PRI_DETECT_TO(x) ((x) & (~BITS_BT_PRI_DETECT_TO))
- #define BIT_GET_BT_PRI_DETECT_TO(x) \
- (((x) >> BIT_SHIFT_BT_PRI_DETECT_TO) & BIT_MASK_BT_PRI_DETECT_TO)
- #define BIT_SET_BT_PRI_DETECT_TO(x, v) \
- (BIT_CLEAR_BT_PRI_DETECT_TO(x) | BIT_BT_PRI_DETECT_TO(v))
- #define BIT_R_GRANTALL_WLMASK BIT(3)
- #define BIT_STATIS_BT_EN BIT(2)
- #define BIT_WL_ACT_MASK_ENABLE BIT(1)
- #define BIT_ENHANCED_BT BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_BT_ACT_STATISTICS (Offset 0x0770) */
- #define BIT_SHIFT_STATIS_BT_LO_RX (48 & CPU_OPT_WIDTH)
- #define BIT_MASK_STATIS_BT_LO_RX 0xffff
- #define BIT_STATIS_BT_LO_RX(x) \
- (((x) & BIT_MASK_STATIS_BT_LO_RX) << BIT_SHIFT_STATIS_BT_LO_RX)
- #define BITS_STATIS_BT_LO_RX \
- (BIT_MASK_STATIS_BT_LO_RX << BIT_SHIFT_STATIS_BT_LO_RX)
- #define BIT_CLEAR_STATIS_BT_LO_RX(x) ((x) & (~BITS_STATIS_BT_LO_RX))
- #define BIT_GET_STATIS_BT_LO_RX(x) \
- (((x) >> BIT_SHIFT_STATIS_BT_LO_RX) & BIT_MASK_STATIS_BT_LO_RX)
- #define BIT_SET_STATIS_BT_LO_RX(x, v) \
- (BIT_CLEAR_STATIS_BT_LO_RX(x) | BIT_STATIS_BT_LO_RX(v))
- #define BIT_SHIFT_STATIS_BT_LO_TX (32 & CPU_OPT_WIDTH)
- #define BIT_MASK_STATIS_BT_LO_TX 0xffff
- #define BIT_STATIS_BT_LO_TX(x) \
- (((x) & BIT_MASK_STATIS_BT_LO_TX) << BIT_SHIFT_STATIS_BT_LO_TX)
- #define BITS_STATIS_BT_LO_TX \
- (BIT_MASK_STATIS_BT_LO_TX << BIT_SHIFT_STATIS_BT_LO_TX)
- #define BIT_CLEAR_STATIS_BT_LO_TX(x) ((x) & (~BITS_STATIS_BT_LO_TX))
- #define BIT_GET_STATIS_BT_LO_TX(x) \
- (((x) >> BIT_SHIFT_STATIS_BT_LO_TX) & BIT_MASK_STATIS_BT_LO_TX)
- #define BIT_SET_STATIS_BT_LO_TX(x, v) \
- (BIT_CLEAR_STATIS_BT_LO_TX(x) | BIT_STATIS_BT_LO_TX(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_ACT_STATISTICS (Offset 0x0770) */
- #define BIT_SHIFT_STATIS_BT_HI_RX 16
- #define BIT_MASK_STATIS_BT_HI_RX 0xffff
- #define BIT_STATIS_BT_HI_RX(x) \
- (((x) & BIT_MASK_STATIS_BT_HI_RX) << BIT_SHIFT_STATIS_BT_HI_RX)
- #define BITS_STATIS_BT_HI_RX \
- (BIT_MASK_STATIS_BT_HI_RX << BIT_SHIFT_STATIS_BT_HI_RX)
- #define BIT_CLEAR_STATIS_BT_HI_RX(x) ((x) & (~BITS_STATIS_BT_HI_RX))
- #define BIT_GET_STATIS_BT_HI_RX(x) \
- (((x) >> BIT_SHIFT_STATIS_BT_HI_RX) & BIT_MASK_STATIS_BT_HI_RX)
- #define BIT_SET_STATIS_BT_HI_RX(x, v) \
- (BIT_CLEAR_STATIS_BT_HI_RX(x) | BIT_STATIS_BT_HI_RX(v))
- #define BIT_SHIFT_STATIS_BT_HI_TX 0
- #define BIT_MASK_STATIS_BT_HI_TX 0xffff
- #define BIT_STATIS_BT_HI_TX(x) \
- (((x) & BIT_MASK_STATIS_BT_HI_TX) << BIT_SHIFT_STATIS_BT_HI_TX)
- #define BITS_STATIS_BT_HI_TX \
- (BIT_MASK_STATIS_BT_HI_TX << BIT_SHIFT_STATIS_BT_HI_TX)
- #define BIT_CLEAR_STATIS_BT_HI_TX(x) ((x) & (~BITS_STATIS_BT_HI_TX))
- #define BIT_GET_STATIS_BT_HI_TX(x) \
- (((x) >> BIT_SHIFT_STATIS_BT_HI_TX) & BIT_MASK_STATIS_BT_HI_TX)
- #define BIT_SET_STATIS_BT_HI_TX(x, v) \
- (BIT_CLEAR_STATIS_BT_HI_TX(x) | BIT_STATIS_BT_HI_TX(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_ACT_STATISTICS_1 (Offset 0x0774) */
- #define BIT_APPEND_MACID_IN_RESP_EN_1 BIT(18)
- #define BIT_ADDR2_MATCH_EN_1 BIT(17)
- #define BIT_SHIFT_STATIS_BT_LO_RX_1 16
- #define BIT_MASK_STATIS_BT_LO_RX_1 0xffff
- #define BIT_STATIS_BT_LO_RX_1(x) \
- (((x) & BIT_MASK_STATIS_BT_LO_RX_1) << BIT_SHIFT_STATIS_BT_LO_RX_1)
- #define BITS_STATIS_BT_LO_RX_1 \
- (BIT_MASK_STATIS_BT_LO_RX_1 << BIT_SHIFT_STATIS_BT_LO_RX_1)
- #define BIT_CLEAR_STATIS_BT_LO_RX_1(x) ((x) & (~BITS_STATIS_BT_LO_RX_1))
- #define BIT_GET_STATIS_BT_LO_RX_1(x) \
- (((x) >> BIT_SHIFT_STATIS_BT_LO_RX_1) & BIT_MASK_STATIS_BT_LO_RX_1)
- #define BIT_SET_STATIS_BT_LO_RX_1(x, v) \
- (BIT_CLEAR_STATIS_BT_LO_RX_1(x) | BIT_STATIS_BT_LO_RX_1(v))
- #define BIT_ANTTRN_EN_1 BIT(16)
- #define BIT_SHIFT_STATIS_BT_LO_TX_1 0
- #define BIT_MASK_STATIS_BT_LO_TX_1 0xffff
- #define BIT_STATIS_BT_LO_TX_1(x) \
- (((x) & BIT_MASK_STATIS_BT_LO_TX_1) << BIT_SHIFT_STATIS_BT_LO_TX_1)
- #define BITS_STATIS_BT_LO_TX_1 \
- (BIT_MASK_STATIS_BT_LO_TX_1 << BIT_SHIFT_STATIS_BT_LO_TX_1)
- #define BIT_CLEAR_STATIS_BT_LO_TX_1(x) ((x) & (~BITS_STATIS_BT_LO_TX_1))
- #define BIT_GET_STATIS_BT_LO_TX_1(x) \
- (((x) >> BIT_SHIFT_STATIS_BT_LO_TX_1) & BIT_MASK_STATIS_BT_LO_TX_1)
- #define BIT_SET_STATIS_BT_LO_TX_1(x, v) \
- (BIT_CLEAR_STATIS_BT_LO_TX_1(x) | BIT_STATIS_BT_LO_TX_1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_STATISTICS_CONTROL_REGISTER (Offset 0x0778) */
- #define BIT_SHIFT_R_BT_CMD_RPT 16
- #define BIT_MASK_R_BT_CMD_RPT 0xffff
- #define BIT_R_BT_CMD_RPT(x) \
- (((x) & BIT_MASK_R_BT_CMD_RPT) << BIT_SHIFT_R_BT_CMD_RPT)
- #define BITS_R_BT_CMD_RPT (BIT_MASK_R_BT_CMD_RPT << BIT_SHIFT_R_BT_CMD_RPT)
- #define BIT_CLEAR_R_BT_CMD_RPT(x) ((x) & (~BITS_R_BT_CMD_RPT))
- #define BIT_GET_R_BT_CMD_RPT(x) \
- (((x) >> BIT_SHIFT_R_BT_CMD_RPT) & BIT_MASK_R_BT_CMD_RPT)
- #define BIT_SET_R_BT_CMD_RPT(x, v) \
- (BIT_CLEAR_R_BT_CMD_RPT(x) | BIT_R_BT_CMD_RPT(v))
- #define BIT_SHIFT_R_RPT_FROM_BT 8
- #define BIT_MASK_R_RPT_FROM_BT 0xff
- #define BIT_R_RPT_FROM_BT(x) \
- (((x) & BIT_MASK_R_RPT_FROM_BT) << BIT_SHIFT_R_RPT_FROM_BT)
- #define BITS_R_RPT_FROM_BT (BIT_MASK_R_RPT_FROM_BT << BIT_SHIFT_R_RPT_FROM_BT)
- #define BIT_CLEAR_R_RPT_FROM_BT(x) ((x) & (~BITS_R_RPT_FROM_BT))
- #define BIT_GET_R_RPT_FROM_BT(x) \
- (((x) >> BIT_SHIFT_R_RPT_FROM_BT) & BIT_MASK_R_RPT_FROM_BT)
- #define BIT_SET_R_RPT_FROM_BT(x, v) \
- (BIT_CLEAR_R_RPT_FROM_BT(x) | BIT_R_RPT_FROM_BT(v))
- #define BIT_SHIFT_BT_HID_ISR_SET 6
- #define BIT_MASK_BT_HID_ISR_SET 0x3
- #define BIT_BT_HID_ISR_SET(x) \
- (((x) & BIT_MASK_BT_HID_ISR_SET) << BIT_SHIFT_BT_HID_ISR_SET)
- #define BITS_BT_HID_ISR_SET \
- (BIT_MASK_BT_HID_ISR_SET << BIT_SHIFT_BT_HID_ISR_SET)
- #define BIT_CLEAR_BT_HID_ISR_SET(x) ((x) & (~BITS_BT_HID_ISR_SET))
- #define BIT_GET_BT_HID_ISR_SET(x) \
- (((x) >> BIT_SHIFT_BT_HID_ISR_SET) & BIT_MASK_BT_HID_ISR_SET)
- #define BIT_SET_BT_HID_ISR_SET(x, v) \
- (BIT_CLEAR_BT_HID_ISR_SET(x) | BIT_BT_HID_ISR_SET(v))
- #define BIT_TDMA_BT_START_NOTIFY BIT(5)
- #define BIT_ENABLE_TDMA_FW_MODE BIT(4)
- #define BIT_ENABLE_PTA_TDMA_MODE BIT(3)
- #define BIT_ENABLE_COEXIST_TAB_IN_TDMA BIT(2)
- #define BIT_GPIO2_GPIO3_EXANGE_OR_NO_BT_CCA BIT(1)
- #define BIT_RTK_BT_ENABLE BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_STATUS_REPORT_REGISTER (Offset 0x077C) */
- #define BIT_SHIFT_BT_PROFILE 24
- #define BIT_MASK_BT_PROFILE 0xff
- #define BIT_BT_PROFILE(x) (((x) & BIT_MASK_BT_PROFILE) << BIT_SHIFT_BT_PROFILE)
- #define BITS_BT_PROFILE (BIT_MASK_BT_PROFILE << BIT_SHIFT_BT_PROFILE)
- #define BIT_CLEAR_BT_PROFILE(x) ((x) & (~BITS_BT_PROFILE))
- #define BIT_GET_BT_PROFILE(x) \
- (((x) >> BIT_SHIFT_BT_PROFILE) & BIT_MASK_BT_PROFILE)
- #define BIT_SET_BT_PROFILE(x, v) (BIT_CLEAR_BT_PROFILE(x) | BIT_BT_PROFILE(v))
- #define BIT_SHIFT_BT_POWER 16
- #define BIT_MASK_BT_POWER 0xff
- #define BIT_BT_POWER(x) (((x) & BIT_MASK_BT_POWER) << BIT_SHIFT_BT_POWER)
- #define BITS_BT_POWER (BIT_MASK_BT_POWER << BIT_SHIFT_BT_POWER)
- #define BIT_CLEAR_BT_POWER(x) ((x) & (~BITS_BT_POWER))
- #define BIT_GET_BT_POWER(x) (((x) >> BIT_SHIFT_BT_POWER) & BIT_MASK_BT_POWER)
- #define BIT_SET_BT_POWER(x, v) (BIT_CLEAR_BT_POWER(x) | BIT_BT_POWER(v))
- #define BIT_SHIFT_BT_PREDECT_STATUS 8
- #define BIT_MASK_BT_PREDECT_STATUS 0xff
- #define BIT_BT_PREDECT_STATUS(x) \
- (((x) & BIT_MASK_BT_PREDECT_STATUS) << BIT_SHIFT_BT_PREDECT_STATUS)
- #define BITS_BT_PREDECT_STATUS \
- (BIT_MASK_BT_PREDECT_STATUS << BIT_SHIFT_BT_PREDECT_STATUS)
- #define BIT_CLEAR_BT_PREDECT_STATUS(x) ((x) & (~BITS_BT_PREDECT_STATUS))
- #define BIT_GET_BT_PREDECT_STATUS(x) \
- (((x) >> BIT_SHIFT_BT_PREDECT_STATUS) & BIT_MASK_BT_PREDECT_STATUS)
- #define BIT_SET_BT_PREDECT_STATUS(x, v) \
- (BIT_CLEAR_BT_PREDECT_STATUS(x) | BIT_BT_PREDECT_STATUS(v))
- #define BIT_SHIFT_BT_CMD_INFO 0
- #define BIT_MASK_BT_CMD_INFO 0xff
- #define BIT_BT_CMD_INFO(x) \
- (((x) & BIT_MASK_BT_CMD_INFO) << BIT_SHIFT_BT_CMD_INFO)
- #define BITS_BT_CMD_INFO (BIT_MASK_BT_CMD_INFO << BIT_SHIFT_BT_CMD_INFO)
- #define BIT_CLEAR_BT_CMD_INFO(x) ((x) & (~BITS_BT_CMD_INFO))
- #define BIT_GET_BT_CMD_INFO(x) \
- (((x) >> BIT_SHIFT_BT_CMD_INFO) & BIT_MASK_BT_CMD_INFO)
- #define BIT_SET_BT_CMD_INFO(x, v) \
- (BIT_CLEAR_BT_CMD_INFO(x) | BIT_BT_CMD_INFO(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_INTERRUPT_CONTROL_REGISTER (Offset 0x0780) */
- #define BIT_EN_MAC_NULL_PKT_NOTIFY BIT(31)
- #define BIT_EN_WLAN_RPT_AND_BT_QUERY BIT(30)
- #define BIT_EN_BT_STSTUS_RPT BIT(29)
- #define BIT_EN_BT_POWER BIT(28)
- #define BIT_EN_BT_CHANNEL BIT(27)
- #define BIT_EN_BT_SLOT_CHANGE BIT(26)
- #define BIT_EN_BT_PROFILE_OR_HID BIT(25)
- #define BIT_WLAN_RPT_NOTIFY BIT(24)
- #define BIT_SHIFT_WLAN_RPT_DATA 16
- #define BIT_MASK_WLAN_RPT_DATA 0xff
- #define BIT_WLAN_RPT_DATA(x) \
- (((x) & BIT_MASK_WLAN_RPT_DATA) << BIT_SHIFT_WLAN_RPT_DATA)
- #define BITS_WLAN_RPT_DATA (BIT_MASK_WLAN_RPT_DATA << BIT_SHIFT_WLAN_RPT_DATA)
- #define BIT_CLEAR_WLAN_RPT_DATA(x) ((x) & (~BITS_WLAN_RPT_DATA))
- #define BIT_GET_WLAN_RPT_DATA(x) \
- (((x) >> BIT_SHIFT_WLAN_RPT_DATA) & BIT_MASK_WLAN_RPT_DATA)
- #define BIT_SET_WLAN_RPT_DATA(x, v) \
- (BIT_CLEAR_WLAN_RPT_DATA(x) | BIT_WLAN_RPT_DATA(v))
- #define BIT_SHIFT_CMD_ID 8
- #define BIT_MASK_CMD_ID 0xff
- #define BIT_CMD_ID(x) (((x) & BIT_MASK_CMD_ID) << BIT_SHIFT_CMD_ID)
- #define BITS_CMD_ID (BIT_MASK_CMD_ID << BIT_SHIFT_CMD_ID)
- #define BIT_CLEAR_CMD_ID(x) ((x) & (~BITS_CMD_ID))
- #define BIT_GET_CMD_ID(x) (((x) >> BIT_SHIFT_CMD_ID) & BIT_MASK_CMD_ID)
- #define BIT_SET_CMD_ID(x, v) (BIT_CLEAR_CMD_ID(x) | BIT_CMD_ID(v))
- #define BIT_SHIFT_BT_DATA 0
- #define BIT_MASK_BT_DATA 0xff
- #define BIT_BT_DATA(x) (((x) & BIT_MASK_BT_DATA) << BIT_SHIFT_BT_DATA)
- #define BITS_BT_DATA (BIT_MASK_BT_DATA << BIT_SHIFT_BT_DATA)
- #define BIT_CLEAR_BT_DATA(x) ((x) & (~BITS_BT_DATA))
- #define BIT_GET_BT_DATA(x) (((x) >> BIT_SHIFT_BT_DATA) & BIT_MASK_BT_DATA)
- #define BIT_SET_BT_DATA(x, v) (BIT_CLEAR_BT_DATA(x) | BIT_BT_DATA(v))
- /* 2 REG_WLAN_REPORT_TIME_OUT_CONTROL_REGISTER (Offset 0x0784) */
- #define BIT_SHIFT_WLAN_RPT_TO 0
- #define BIT_MASK_WLAN_RPT_TO 0xff
- #define BIT_WLAN_RPT_TO(x) \
- (((x) & BIT_MASK_WLAN_RPT_TO) << BIT_SHIFT_WLAN_RPT_TO)
- #define BITS_WLAN_RPT_TO (BIT_MASK_WLAN_RPT_TO << BIT_SHIFT_WLAN_RPT_TO)
- #define BIT_CLEAR_WLAN_RPT_TO(x) ((x) & (~BITS_WLAN_RPT_TO))
- #define BIT_GET_WLAN_RPT_TO(x) \
- (((x) >> BIT_SHIFT_WLAN_RPT_TO) & BIT_MASK_WLAN_RPT_TO)
- #define BIT_SET_WLAN_RPT_TO(x, v) \
- (BIT_CLEAR_WLAN_RPT_TO(x) | BIT_WLAN_RPT_TO(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_ISOLATION_TABLE_REGISTER_REGISTER (Offset 0x0785) */
- #define BIT_SHIFT_ISOLATION_CHK_0 1
- #define BIT_MASK_ISOLATION_CHK_0 0x7fffff
- #define BIT_ISOLATION_CHK_0(x) \
- (((x) & BIT_MASK_ISOLATION_CHK_0) << BIT_SHIFT_ISOLATION_CHK_0)
- #define BITS_ISOLATION_CHK_0 \
- (BIT_MASK_ISOLATION_CHK_0 << BIT_SHIFT_ISOLATION_CHK_0)
- #define BIT_CLEAR_ISOLATION_CHK_0(x) ((x) & (~BITS_ISOLATION_CHK_0))
- #define BIT_GET_ISOLATION_CHK_0(x) \
- (((x) >> BIT_SHIFT_ISOLATION_CHK_0) & BIT_MASK_ISOLATION_CHK_0)
- #define BIT_SET_ISOLATION_CHK_0(x, v) \
- (BIT_CLEAR_ISOLATION_CHK_0(x) | BIT_ISOLATION_CHK_0(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_BT_ISOLATION_TABLE_REGISTER_REGISTER (Offset 0x0785) */
- #define BIT_SHIFT_ISOLATION_CHK 1
- #define BIT_MASK_ISOLATION_CHK 0x7fffffffffffffffffffL
- #define BIT_ISOLATION_CHK(x) \
- (((x) & BIT_MASK_ISOLATION_CHK) << BIT_SHIFT_ISOLATION_CHK)
- #define BITS_ISOLATION_CHK (BIT_MASK_ISOLATION_CHK << BIT_SHIFT_ISOLATION_CHK)
- #define BIT_CLEAR_ISOLATION_CHK(x) ((x) & (~BITS_ISOLATION_CHK))
- #define BIT_GET_ISOLATION_CHK(x) \
- (((x) >> BIT_SHIFT_ISOLATION_CHK) & BIT_MASK_ISOLATION_CHK)
- #define BIT_SET_ISOLATION_CHK(x, v) \
- (BIT_CLEAR_ISOLATION_CHK(x) | BIT_ISOLATION_CHK(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_ISOLATION_TABLE_REGISTER_REGISTER (Offset 0x0785) */
- #define BIT_ISOLATION_EN BIT(0)
- #define BIT_SHIFT_R_CCK_LEN 0
- #define BIT_MASK_R_CCK_LEN 0xffff
- #define BIT_R_CCK_LEN(x) (((x) & BIT_MASK_R_CCK_LEN) << BIT_SHIFT_R_CCK_LEN)
- #define BITS_R_CCK_LEN (BIT_MASK_R_CCK_LEN << BIT_SHIFT_R_CCK_LEN)
- #define BIT_CLEAR_R_CCK_LEN(x) ((x) & (~BITS_R_CCK_LEN))
- #define BIT_GET_R_CCK_LEN(x) (((x) >> BIT_SHIFT_R_CCK_LEN) & BIT_MASK_R_CCK_LEN)
- #define BIT_SET_R_CCK_LEN(x, v) (BIT_CLEAR_R_CCK_LEN(x) | BIT_R_CCK_LEN(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_ISOLATION_TABLE_REGISTER_REGISTER_1 (Offset 0x0788) */
- #define BIT_SHIFT_ISOLATION_CHK_1 0
- #define BIT_MASK_ISOLATION_CHK_1 0xffffffffL
- #define BIT_ISOLATION_CHK_1(x) \
- (((x) & BIT_MASK_ISOLATION_CHK_1) << BIT_SHIFT_ISOLATION_CHK_1)
- #define BITS_ISOLATION_CHK_1 \
- (BIT_MASK_ISOLATION_CHK_1 << BIT_SHIFT_ISOLATION_CHK_1)
- #define BIT_CLEAR_ISOLATION_CHK_1(x) ((x) & (~BITS_ISOLATION_CHK_1))
- #define BIT_GET_ISOLATION_CHK_1(x) \
- (((x) >> BIT_SHIFT_ISOLATION_CHK_1) & BIT_MASK_ISOLATION_CHK_1)
- #define BIT_SET_ISOLATION_CHK_1(x, v) \
- (BIT_CLEAR_ISOLATION_CHK_1(x) | BIT_ISOLATION_CHK_1(v))
- /* 2 REG_BT_ISOLATION_TABLE_REGISTER_REGISTER_2 (Offset 0x078C) */
- #define BIT_SHIFT_ISOLATION_CHK_2 0
- #define BIT_MASK_ISOLATION_CHK_2 0xffffff
- #define BIT_ISOLATION_CHK_2(x) \
- (((x) & BIT_MASK_ISOLATION_CHK_2) << BIT_SHIFT_ISOLATION_CHK_2)
- #define BITS_ISOLATION_CHK_2 \
- (BIT_MASK_ISOLATION_CHK_2 << BIT_SHIFT_ISOLATION_CHK_2)
- #define BIT_CLEAR_ISOLATION_CHK_2(x) ((x) & (~BITS_ISOLATION_CHK_2))
- #define BIT_GET_ISOLATION_CHK_2(x) \
- (((x) >> BIT_SHIFT_ISOLATION_CHK_2) & BIT_MASK_ISOLATION_CHK_2)
- #define BIT_SET_ISOLATION_CHK_2(x, v) \
- (BIT_CLEAR_ISOLATION_CHK_2(x) | BIT_ISOLATION_CHK_2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_INTERRUPT_STATUS_REGISTER (Offset 0x078F) */
- #define BIT_BT_HID_ISR BIT(7)
- #define BIT_BT_QUERY_ISR BIT(6)
- #define BIT_MAC_NULL_PKT_NOTIFY_ISR BIT(5)
- #define BIT_WLAN_RPT_ISR BIT(4)
- #define BIT_BT_POWER_ISR BIT(3)
- #define BIT_BT_CHANNEL_ISR BIT(2)
- #define BIT_BT_SLOT_CHANGE_ISR BIT(1)
- #define BIT_BT_PROFILE_ISR BIT(0)
- /* 2 REG_BT_TDMA_TIME_REGISTER (Offset 0x0790) */
- #define BIT_SHIFT_BT_TIME 6
- #define BIT_MASK_BT_TIME 0x3ffffff
- #define BIT_BT_TIME(x) (((x) & BIT_MASK_BT_TIME) << BIT_SHIFT_BT_TIME)
- #define BITS_BT_TIME (BIT_MASK_BT_TIME << BIT_SHIFT_BT_TIME)
- #define BIT_CLEAR_BT_TIME(x) ((x) & (~BITS_BT_TIME))
- #define BIT_GET_BT_TIME(x) (((x) >> BIT_SHIFT_BT_TIME) & BIT_MASK_BT_TIME)
- #define BIT_SET_BT_TIME(x, v) (BIT_CLEAR_BT_TIME(x) | BIT_BT_TIME(v))
- #define BIT_SHIFT_BT_RPT_SAMPLE_RATE 0
- #define BIT_MASK_BT_RPT_SAMPLE_RATE 0x3f
- #define BIT_BT_RPT_SAMPLE_RATE(x) \
- (((x) & BIT_MASK_BT_RPT_SAMPLE_RATE) << BIT_SHIFT_BT_RPT_SAMPLE_RATE)
- #define BITS_BT_RPT_SAMPLE_RATE \
- (BIT_MASK_BT_RPT_SAMPLE_RATE << BIT_SHIFT_BT_RPT_SAMPLE_RATE)
- #define BIT_CLEAR_BT_RPT_SAMPLE_RATE(x) ((x) & (~BITS_BT_RPT_SAMPLE_RATE))
- #define BIT_GET_BT_RPT_SAMPLE_RATE(x) \
- (((x) >> BIT_SHIFT_BT_RPT_SAMPLE_RATE) & BIT_MASK_BT_RPT_SAMPLE_RATE)
- #define BIT_SET_BT_RPT_SAMPLE_RATE(x, v) \
- (BIT_CLEAR_BT_RPT_SAMPLE_RATE(x) | BIT_BT_RPT_SAMPLE_RATE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_BT_ACT_REGISTER (Offset 0x0794) */
- #define BIT_SHIFT_R_OFDM_LEN 26
- #define BIT_MASK_R_OFDM_LEN 0x3f
- #define BIT_R_OFDM_LEN(x) (((x) & BIT_MASK_R_OFDM_LEN) << BIT_SHIFT_R_OFDM_LEN)
- #define BITS_R_OFDM_LEN (BIT_MASK_R_OFDM_LEN << BIT_SHIFT_R_OFDM_LEN)
- #define BIT_CLEAR_R_OFDM_LEN(x) ((x) & (~BITS_R_OFDM_LEN))
- #define BIT_GET_R_OFDM_LEN(x) \
- (((x) >> BIT_SHIFT_R_OFDM_LEN) & BIT_MASK_R_OFDM_LEN)
- #define BIT_SET_R_OFDM_LEN(x, v) (BIT_CLEAR_R_OFDM_LEN(x) | BIT_R_OFDM_LEN(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_ACT_REGISTER (Offset 0x0794) */
- #define BIT_SHIFT_BT_EISR_EN 16
- #define BIT_MASK_BT_EISR_EN 0xff
- #define BIT_BT_EISR_EN(x) (((x) & BIT_MASK_BT_EISR_EN) << BIT_SHIFT_BT_EISR_EN)
- #define BITS_BT_EISR_EN (BIT_MASK_BT_EISR_EN << BIT_SHIFT_BT_EISR_EN)
- #define BIT_CLEAR_BT_EISR_EN(x) ((x) & (~BITS_BT_EISR_EN))
- #define BIT_GET_BT_EISR_EN(x) \
- (((x) >> BIT_SHIFT_BT_EISR_EN) & BIT_MASK_BT_EISR_EN)
- #define BIT_SET_BT_EISR_EN(x, v) (BIT_CLEAR_BT_EISR_EN(x) | BIT_BT_EISR_EN(v))
- #define BIT_BT_ACT_FALLING_ISR BIT(10)
- #define BIT_BT_ACT_RISING_ISR BIT(9)
- #define BIT_TDMA_TO_ISR BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_BT_ACT_REGISTER (Offset 0x0794) */
- #define BIT_SHIFT_BT_CH 0
- #define BIT_MASK_BT_CH 0xff
- #define BIT_BT_CH(x) (((x) & BIT_MASK_BT_CH) << BIT_SHIFT_BT_CH)
- #define BITS_BT_CH (BIT_MASK_BT_CH << BIT_SHIFT_BT_CH)
- #define BIT_CLEAR_BT_CH(x) ((x) & (~BITS_BT_CH))
- #define BIT_GET_BT_CH(x) (((x) >> BIT_SHIFT_BT_CH) & BIT_MASK_BT_CH)
- #define BIT_SET_BT_CH(x, v) (BIT_CLEAR_BT_CH(x) | BIT_BT_CH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BT_ACT_REGISTER (Offset 0x0794) */
- #define BIT_SHIFT_BT_CH_V1 0
- #define BIT_MASK_BT_CH_V1 0x7f
- #define BIT_BT_CH_V1(x) (((x) & BIT_MASK_BT_CH_V1) << BIT_SHIFT_BT_CH_V1)
- #define BITS_BT_CH_V1 (BIT_MASK_BT_CH_V1 << BIT_SHIFT_BT_CH_V1)
- #define BIT_CLEAR_BT_CH_V1(x) ((x) & (~BITS_BT_CH_V1))
- #define BIT_GET_BT_CH_V1(x) (((x) >> BIT_SHIFT_BT_CH_V1) & BIT_MASK_BT_CH_V1)
- #define BIT_SET_BT_CH_V1(x, v) (BIT_CLEAR_BT_CH_V1(x) | BIT_BT_CH_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_OBFF_CTRL_BASIC (Offset 0x0798) */
- #define BIT_OBFF_EN_V1 BIT(31)
- #define BIT_SHIFT_OBFF_STATE_V1 28
- #define BIT_MASK_OBFF_STATE_V1 0x3
- #define BIT_OBFF_STATE_V1(x) \
- (((x) & BIT_MASK_OBFF_STATE_V1) << BIT_SHIFT_OBFF_STATE_V1)
- #define BITS_OBFF_STATE_V1 (BIT_MASK_OBFF_STATE_V1 << BIT_SHIFT_OBFF_STATE_V1)
- #define BIT_CLEAR_OBFF_STATE_V1(x) ((x) & (~BITS_OBFF_STATE_V1))
- #define BIT_GET_OBFF_STATE_V1(x) \
- (((x) >> BIT_SHIFT_OBFF_STATE_V1) & BIT_MASK_OBFF_STATE_V1)
- #define BIT_SET_OBFF_STATE_V1(x, v) \
- (BIT_CLEAR_OBFF_STATE_V1(x) | BIT_OBFF_STATE_V1(v))
- #define BIT_OBFF_ACT_RXDMA_EN BIT(27)
- #define BIT_OBFF_BLOCK_INT_EN BIT(26)
- #define BIT_OBFF_AUTOACT_EN BIT(25)
- #define BIT_OBFF_AUTOIDLE_EN BIT(24)
- #define BIT_SHIFT_WAKE_MAX_PLS 20
- #define BIT_MASK_WAKE_MAX_PLS 0x7
- #define BIT_WAKE_MAX_PLS(x) \
- (((x) & BIT_MASK_WAKE_MAX_PLS) << BIT_SHIFT_WAKE_MAX_PLS)
- #define BITS_WAKE_MAX_PLS (BIT_MASK_WAKE_MAX_PLS << BIT_SHIFT_WAKE_MAX_PLS)
- #define BIT_CLEAR_WAKE_MAX_PLS(x) ((x) & (~BITS_WAKE_MAX_PLS))
- #define BIT_GET_WAKE_MAX_PLS(x) \
- (((x) >> BIT_SHIFT_WAKE_MAX_PLS) & BIT_MASK_WAKE_MAX_PLS)
- #define BIT_SET_WAKE_MAX_PLS(x, v) \
- (BIT_CLEAR_WAKE_MAX_PLS(x) | BIT_WAKE_MAX_PLS(v))
- #define BIT_SHIFT_WAKE_MIN_PLS 16
- #define BIT_MASK_WAKE_MIN_PLS 0x7
- #define BIT_WAKE_MIN_PLS(x) \
- (((x) & BIT_MASK_WAKE_MIN_PLS) << BIT_SHIFT_WAKE_MIN_PLS)
- #define BITS_WAKE_MIN_PLS (BIT_MASK_WAKE_MIN_PLS << BIT_SHIFT_WAKE_MIN_PLS)
- #define BIT_CLEAR_WAKE_MIN_PLS(x) ((x) & (~BITS_WAKE_MIN_PLS))
- #define BIT_GET_WAKE_MIN_PLS(x) \
- (((x) >> BIT_SHIFT_WAKE_MIN_PLS) & BIT_MASK_WAKE_MIN_PLS)
- #define BIT_SET_WAKE_MIN_PLS(x, v) \
- (BIT_CLEAR_WAKE_MIN_PLS(x) | BIT_WAKE_MIN_PLS(v))
- #define BIT_SHIFT_WAKE_MAX_F2F 12
- #define BIT_MASK_WAKE_MAX_F2F 0x7
- #define BIT_WAKE_MAX_F2F(x) \
- (((x) & BIT_MASK_WAKE_MAX_F2F) << BIT_SHIFT_WAKE_MAX_F2F)
- #define BITS_WAKE_MAX_F2F (BIT_MASK_WAKE_MAX_F2F << BIT_SHIFT_WAKE_MAX_F2F)
- #define BIT_CLEAR_WAKE_MAX_F2F(x) ((x) & (~BITS_WAKE_MAX_F2F))
- #define BIT_GET_WAKE_MAX_F2F(x) \
- (((x) >> BIT_SHIFT_WAKE_MAX_F2F) & BIT_MASK_WAKE_MAX_F2F)
- #define BIT_SET_WAKE_MAX_F2F(x, v) \
- (BIT_CLEAR_WAKE_MAX_F2F(x) | BIT_WAKE_MAX_F2F(v))
- #define BIT_SHIFT_WAKE_MIN_F2F 8
- #define BIT_MASK_WAKE_MIN_F2F 0x7
- #define BIT_WAKE_MIN_F2F(x) \
- (((x) & BIT_MASK_WAKE_MIN_F2F) << BIT_SHIFT_WAKE_MIN_F2F)
- #define BITS_WAKE_MIN_F2F (BIT_MASK_WAKE_MIN_F2F << BIT_SHIFT_WAKE_MIN_F2F)
- #define BIT_CLEAR_WAKE_MIN_F2F(x) ((x) & (~BITS_WAKE_MIN_F2F))
- #define BIT_GET_WAKE_MIN_F2F(x) \
- (((x) >> BIT_SHIFT_WAKE_MIN_F2F) & BIT_MASK_WAKE_MIN_F2F)
- #define BIT_SET_WAKE_MIN_F2F(x, v) \
- (BIT_CLEAR_WAKE_MIN_F2F(x) | BIT_WAKE_MIN_F2F(v))
- #define BIT_APP_CPU_ACT_V1 BIT(3)
- #define BIT_APP_OBFF_V1 BIT(2)
- #define BIT_APP_IDLE_V1 BIT(1)
- #define BIT_APP_INIT_V1 BIT(0)
- /* 2 REG_OBFF_CTRL2_TIMER (Offset 0x079C) */
- #define BIT_SHIFT_RX_HIGH_TIMER_IDX 24
- #define BIT_MASK_RX_HIGH_TIMER_IDX 0x7
- #define BIT_RX_HIGH_TIMER_IDX(x) \
- (((x) & BIT_MASK_RX_HIGH_TIMER_IDX) << BIT_SHIFT_RX_HIGH_TIMER_IDX)
- #define BITS_RX_HIGH_TIMER_IDX \
- (BIT_MASK_RX_HIGH_TIMER_IDX << BIT_SHIFT_RX_HIGH_TIMER_IDX)
- #define BIT_CLEAR_RX_HIGH_TIMER_IDX(x) ((x) & (~BITS_RX_HIGH_TIMER_IDX))
- #define BIT_GET_RX_HIGH_TIMER_IDX(x) \
- (((x) >> BIT_SHIFT_RX_HIGH_TIMER_IDX) & BIT_MASK_RX_HIGH_TIMER_IDX)
- #define BIT_SET_RX_HIGH_TIMER_IDX(x, v) \
- (BIT_CLEAR_RX_HIGH_TIMER_IDX(x) | BIT_RX_HIGH_TIMER_IDX(v))
- #define BIT_SHIFT_RX_MED_TIMER_IDX 16
- #define BIT_MASK_RX_MED_TIMER_IDX 0x7
- #define BIT_RX_MED_TIMER_IDX(x) \
- (((x) & BIT_MASK_RX_MED_TIMER_IDX) << BIT_SHIFT_RX_MED_TIMER_IDX)
- #define BITS_RX_MED_TIMER_IDX \
- (BIT_MASK_RX_MED_TIMER_IDX << BIT_SHIFT_RX_MED_TIMER_IDX)
- #define BIT_CLEAR_RX_MED_TIMER_IDX(x) ((x) & (~BITS_RX_MED_TIMER_IDX))
- #define BIT_GET_RX_MED_TIMER_IDX(x) \
- (((x) >> BIT_SHIFT_RX_MED_TIMER_IDX) & BIT_MASK_RX_MED_TIMER_IDX)
- #define BIT_SET_RX_MED_TIMER_IDX(x, v) \
- (BIT_CLEAR_RX_MED_TIMER_IDX(x) | BIT_RX_MED_TIMER_IDX(v))
- #define BIT_SHIFT_RX_LOW_TIMER_IDX 8
- #define BIT_MASK_RX_LOW_TIMER_IDX 0x7
- #define BIT_RX_LOW_TIMER_IDX(x) \
- (((x) & BIT_MASK_RX_LOW_TIMER_IDX) << BIT_SHIFT_RX_LOW_TIMER_IDX)
- #define BITS_RX_LOW_TIMER_IDX \
- (BIT_MASK_RX_LOW_TIMER_IDX << BIT_SHIFT_RX_LOW_TIMER_IDX)
- #define BIT_CLEAR_RX_LOW_TIMER_IDX(x) ((x) & (~BITS_RX_LOW_TIMER_IDX))
- #define BIT_GET_RX_LOW_TIMER_IDX(x) \
- (((x) >> BIT_SHIFT_RX_LOW_TIMER_IDX) & BIT_MASK_RX_LOW_TIMER_IDX)
- #define BIT_SET_RX_LOW_TIMER_IDX(x, v) \
- (BIT_CLEAR_RX_LOW_TIMER_IDX(x) | BIT_RX_LOW_TIMER_IDX(v))
- #define BIT_SHIFT_OBFF_INT_TIMER_IDX 0
- #define BIT_MASK_OBFF_INT_TIMER_IDX 0x7
- #define BIT_OBFF_INT_TIMER_IDX(x) \
- (((x) & BIT_MASK_OBFF_INT_TIMER_IDX) << BIT_SHIFT_OBFF_INT_TIMER_IDX)
- #define BITS_OBFF_INT_TIMER_IDX \
- (BIT_MASK_OBFF_INT_TIMER_IDX << BIT_SHIFT_OBFF_INT_TIMER_IDX)
- #define BIT_CLEAR_OBFF_INT_TIMER_IDX(x) ((x) & (~BITS_OBFF_INT_TIMER_IDX))
- #define BIT_GET_OBFF_INT_TIMER_IDX(x) \
- (((x) >> BIT_SHIFT_OBFF_INT_TIMER_IDX) & BIT_MASK_OBFF_INT_TIMER_IDX)
- #define BIT_SET_OBFF_INT_TIMER_IDX(x, v) \
- (BIT_CLEAR_OBFF_INT_TIMER_IDX(x) | BIT_OBFF_INT_TIMER_IDX(v))
- /* 2 REG_LTR_CTRL_BASIC (Offset 0x07A0) */
- #define BIT_LTR_EN_V1 BIT(31)
- #define BIT_LTR_HW_EN_V1 BIT(30)
- #define BIT_LRT_ACT_CTS_EN BIT(29)
- #define BIT_LTR_ACT_RXPKT_EN BIT(28)
- #define BIT_LTR_ACT_RXDMA_EN BIT(27)
- #define BIT_LTR_IDLE_NO_SNOOP BIT(26)
- #define BIT_SPDUP_MGTPKT BIT(25)
- #define BIT_RX_AGG_EN BIT(24)
- #define BIT_APP_LTR_ACT BIT(23)
- #define BIT_APP_LTR_IDLE BIT(22)
- #define BIT_SHIFT_HIGH_RATE_TRIG_SEL 20
- #define BIT_MASK_HIGH_RATE_TRIG_SEL 0x3
- #define BIT_HIGH_RATE_TRIG_SEL(x) \
- (((x) & BIT_MASK_HIGH_RATE_TRIG_SEL) << BIT_SHIFT_HIGH_RATE_TRIG_SEL)
- #define BITS_HIGH_RATE_TRIG_SEL \
- (BIT_MASK_HIGH_RATE_TRIG_SEL << BIT_SHIFT_HIGH_RATE_TRIG_SEL)
- #define BIT_CLEAR_HIGH_RATE_TRIG_SEL(x) ((x) & (~BITS_HIGH_RATE_TRIG_SEL))
- #define BIT_GET_HIGH_RATE_TRIG_SEL(x) \
- (((x) >> BIT_SHIFT_HIGH_RATE_TRIG_SEL) & BIT_MASK_HIGH_RATE_TRIG_SEL)
- #define BIT_SET_HIGH_RATE_TRIG_SEL(x, v) \
- (BIT_CLEAR_HIGH_RATE_TRIG_SEL(x) | BIT_HIGH_RATE_TRIG_SEL(v))
- #define BIT_SHIFT_MED_RATE_TRIG_SEL 18
- #define BIT_MASK_MED_RATE_TRIG_SEL 0x3
- #define BIT_MED_RATE_TRIG_SEL(x) \
- (((x) & BIT_MASK_MED_RATE_TRIG_SEL) << BIT_SHIFT_MED_RATE_TRIG_SEL)
- #define BITS_MED_RATE_TRIG_SEL \
- (BIT_MASK_MED_RATE_TRIG_SEL << BIT_SHIFT_MED_RATE_TRIG_SEL)
- #define BIT_CLEAR_MED_RATE_TRIG_SEL(x) ((x) & (~BITS_MED_RATE_TRIG_SEL))
- #define BIT_GET_MED_RATE_TRIG_SEL(x) \
- (((x) >> BIT_SHIFT_MED_RATE_TRIG_SEL) & BIT_MASK_MED_RATE_TRIG_SEL)
- #define BIT_SET_MED_RATE_TRIG_SEL(x, v) \
- (BIT_CLEAR_MED_RATE_TRIG_SEL(x) | BIT_MED_RATE_TRIG_SEL(v))
- #define BIT_SHIFT_LOW_RATE_TRIG_SEL 16
- #define BIT_MASK_LOW_RATE_TRIG_SEL 0x3
- #define BIT_LOW_RATE_TRIG_SEL(x) \
- (((x) & BIT_MASK_LOW_RATE_TRIG_SEL) << BIT_SHIFT_LOW_RATE_TRIG_SEL)
- #define BITS_LOW_RATE_TRIG_SEL \
- (BIT_MASK_LOW_RATE_TRIG_SEL << BIT_SHIFT_LOW_RATE_TRIG_SEL)
- #define BIT_CLEAR_LOW_RATE_TRIG_SEL(x) ((x) & (~BITS_LOW_RATE_TRIG_SEL))
- #define BIT_GET_LOW_RATE_TRIG_SEL(x) \
- (((x) >> BIT_SHIFT_LOW_RATE_TRIG_SEL) & BIT_MASK_LOW_RATE_TRIG_SEL)
- #define BIT_SET_LOW_RATE_TRIG_SEL(x, v) \
- (BIT_CLEAR_LOW_RATE_TRIG_SEL(x) | BIT_LOW_RATE_TRIG_SEL(v))
- #define BIT_SHIFT_HIGH_RATE_BD_IDX 8
- #define BIT_MASK_HIGH_RATE_BD_IDX 0x7f
- #define BIT_HIGH_RATE_BD_IDX(x) \
- (((x) & BIT_MASK_HIGH_RATE_BD_IDX) << BIT_SHIFT_HIGH_RATE_BD_IDX)
- #define BITS_HIGH_RATE_BD_IDX \
- (BIT_MASK_HIGH_RATE_BD_IDX << BIT_SHIFT_HIGH_RATE_BD_IDX)
- #define BIT_CLEAR_HIGH_RATE_BD_IDX(x) ((x) & (~BITS_HIGH_RATE_BD_IDX))
- #define BIT_GET_HIGH_RATE_BD_IDX(x) \
- (((x) >> BIT_SHIFT_HIGH_RATE_BD_IDX) & BIT_MASK_HIGH_RATE_BD_IDX)
- #define BIT_SET_HIGH_RATE_BD_IDX(x, v) \
- (BIT_CLEAR_HIGH_RATE_BD_IDX(x) | BIT_HIGH_RATE_BD_IDX(v))
- #define BIT_SHIFT_LOW_RATE_BD_IDX 0
- #define BIT_MASK_LOW_RATE_BD_IDX 0x7f
- #define BIT_LOW_RATE_BD_IDX(x) \
- (((x) & BIT_MASK_LOW_RATE_BD_IDX) << BIT_SHIFT_LOW_RATE_BD_IDX)
- #define BITS_LOW_RATE_BD_IDX \
- (BIT_MASK_LOW_RATE_BD_IDX << BIT_SHIFT_LOW_RATE_BD_IDX)
- #define BIT_CLEAR_LOW_RATE_BD_IDX(x) ((x) & (~BITS_LOW_RATE_BD_IDX))
- #define BIT_GET_LOW_RATE_BD_IDX(x) \
- (((x) >> BIT_SHIFT_LOW_RATE_BD_IDX) & BIT_MASK_LOW_RATE_BD_IDX)
- #define BIT_SET_LOW_RATE_BD_IDX(x, v) \
- (BIT_CLEAR_LOW_RATE_BD_IDX(x) | BIT_LOW_RATE_BD_IDX(v))
- /* 2 REG_LTR_CTRL2_TIMER_THRESHOLD (Offset 0x07A4) */
- #define BIT_SHIFT_RX_EMPTY_TIMER_IDX 24
- #define BIT_MASK_RX_EMPTY_TIMER_IDX 0x7
- #define BIT_RX_EMPTY_TIMER_IDX(x) \
- (((x) & BIT_MASK_RX_EMPTY_TIMER_IDX) << BIT_SHIFT_RX_EMPTY_TIMER_IDX)
- #define BITS_RX_EMPTY_TIMER_IDX \
- (BIT_MASK_RX_EMPTY_TIMER_IDX << BIT_SHIFT_RX_EMPTY_TIMER_IDX)
- #define BIT_CLEAR_RX_EMPTY_TIMER_IDX(x) ((x) & (~BITS_RX_EMPTY_TIMER_IDX))
- #define BIT_GET_RX_EMPTY_TIMER_IDX(x) \
- (((x) >> BIT_SHIFT_RX_EMPTY_TIMER_IDX) & BIT_MASK_RX_EMPTY_TIMER_IDX)
- #define BIT_SET_RX_EMPTY_TIMER_IDX(x, v) \
- (BIT_CLEAR_RX_EMPTY_TIMER_IDX(x) | BIT_RX_EMPTY_TIMER_IDX(v))
- #define BIT_SHIFT_RX_AFULL_TH_IDX 20
- #define BIT_MASK_RX_AFULL_TH_IDX 0x7
- #define BIT_RX_AFULL_TH_IDX(x) \
- (((x) & BIT_MASK_RX_AFULL_TH_IDX) << BIT_SHIFT_RX_AFULL_TH_IDX)
- #define BITS_RX_AFULL_TH_IDX \
- (BIT_MASK_RX_AFULL_TH_IDX << BIT_SHIFT_RX_AFULL_TH_IDX)
- #define BIT_CLEAR_RX_AFULL_TH_IDX(x) ((x) & (~BITS_RX_AFULL_TH_IDX))
- #define BIT_GET_RX_AFULL_TH_IDX(x) \
- (((x) >> BIT_SHIFT_RX_AFULL_TH_IDX) & BIT_MASK_RX_AFULL_TH_IDX)
- #define BIT_SET_RX_AFULL_TH_IDX(x, v) \
- (BIT_CLEAR_RX_AFULL_TH_IDX(x) | BIT_RX_AFULL_TH_IDX(v))
- #define BIT_SHIFT_RX_HIGH_TH_IDX 16
- #define BIT_MASK_RX_HIGH_TH_IDX 0x7
- #define BIT_RX_HIGH_TH_IDX(x) \
- (((x) & BIT_MASK_RX_HIGH_TH_IDX) << BIT_SHIFT_RX_HIGH_TH_IDX)
- #define BITS_RX_HIGH_TH_IDX \
- (BIT_MASK_RX_HIGH_TH_IDX << BIT_SHIFT_RX_HIGH_TH_IDX)
- #define BIT_CLEAR_RX_HIGH_TH_IDX(x) ((x) & (~BITS_RX_HIGH_TH_IDX))
- #define BIT_GET_RX_HIGH_TH_IDX(x) \
- (((x) >> BIT_SHIFT_RX_HIGH_TH_IDX) & BIT_MASK_RX_HIGH_TH_IDX)
- #define BIT_SET_RX_HIGH_TH_IDX(x, v) \
- (BIT_CLEAR_RX_HIGH_TH_IDX(x) | BIT_RX_HIGH_TH_IDX(v))
- #define BIT_SHIFT_RX_MED_TH_IDX 12
- #define BIT_MASK_RX_MED_TH_IDX 0x7
- #define BIT_RX_MED_TH_IDX(x) \
- (((x) & BIT_MASK_RX_MED_TH_IDX) << BIT_SHIFT_RX_MED_TH_IDX)
- #define BITS_RX_MED_TH_IDX (BIT_MASK_RX_MED_TH_IDX << BIT_SHIFT_RX_MED_TH_IDX)
- #define BIT_CLEAR_RX_MED_TH_IDX(x) ((x) & (~BITS_RX_MED_TH_IDX))
- #define BIT_GET_RX_MED_TH_IDX(x) \
- (((x) >> BIT_SHIFT_RX_MED_TH_IDX) & BIT_MASK_RX_MED_TH_IDX)
- #define BIT_SET_RX_MED_TH_IDX(x, v) \
- (BIT_CLEAR_RX_MED_TH_IDX(x) | BIT_RX_MED_TH_IDX(v))
- #define BIT_SHIFT_RX_LOW_TH_IDX 8
- #define BIT_MASK_RX_LOW_TH_IDX 0x7
- #define BIT_RX_LOW_TH_IDX(x) \
- (((x) & BIT_MASK_RX_LOW_TH_IDX) << BIT_SHIFT_RX_LOW_TH_IDX)
- #define BITS_RX_LOW_TH_IDX (BIT_MASK_RX_LOW_TH_IDX << BIT_SHIFT_RX_LOW_TH_IDX)
- #define BIT_CLEAR_RX_LOW_TH_IDX(x) ((x) & (~BITS_RX_LOW_TH_IDX))
- #define BIT_GET_RX_LOW_TH_IDX(x) \
- (((x) >> BIT_SHIFT_RX_LOW_TH_IDX) & BIT_MASK_RX_LOW_TH_IDX)
- #define BIT_SET_RX_LOW_TH_IDX(x, v) \
- (BIT_CLEAR_RX_LOW_TH_IDX(x) | BIT_RX_LOW_TH_IDX(v))
- #define BIT_SHIFT_LTR_SPACE_IDX 4
- #define BIT_MASK_LTR_SPACE_IDX 0x3
- #define BIT_LTR_SPACE_IDX(x) \
- (((x) & BIT_MASK_LTR_SPACE_IDX) << BIT_SHIFT_LTR_SPACE_IDX)
- #define BITS_LTR_SPACE_IDX (BIT_MASK_LTR_SPACE_IDX << BIT_SHIFT_LTR_SPACE_IDX)
- #define BIT_CLEAR_LTR_SPACE_IDX(x) ((x) & (~BITS_LTR_SPACE_IDX))
- #define BIT_GET_LTR_SPACE_IDX(x) \
- (((x) >> BIT_SHIFT_LTR_SPACE_IDX) & BIT_MASK_LTR_SPACE_IDX)
- #define BIT_SET_LTR_SPACE_IDX(x, v) \
- (BIT_CLEAR_LTR_SPACE_IDX(x) | BIT_LTR_SPACE_IDX(v))
- #define BIT_SHIFT_LTR_IDLE_TIMER_IDX 0
- #define BIT_MASK_LTR_IDLE_TIMER_IDX 0x7
- #define BIT_LTR_IDLE_TIMER_IDX(x) \
- (((x) & BIT_MASK_LTR_IDLE_TIMER_IDX) << BIT_SHIFT_LTR_IDLE_TIMER_IDX)
- #define BITS_LTR_IDLE_TIMER_IDX \
- (BIT_MASK_LTR_IDLE_TIMER_IDX << BIT_SHIFT_LTR_IDLE_TIMER_IDX)
- #define BIT_CLEAR_LTR_IDLE_TIMER_IDX(x) ((x) & (~BITS_LTR_IDLE_TIMER_IDX))
- #define BIT_GET_LTR_IDLE_TIMER_IDX(x) \
- (((x) >> BIT_SHIFT_LTR_IDLE_TIMER_IDX) & BIT_MASK_LTR_IDLE_TIMER_IDX)
- #define BIT_SET_LTR_IDLE_TIMER_IDX(x, v) \
- (BIT_CLEAR_LTR_IDLE_TIMER_IDX(x) | BIT_LTR_IDLE_TIMER_IDX(v))
- /* 2 REG_LTR_IDLE_LATENCY_V1 (Offset 0x07A8) */
- #define BIT_SHIFT_LTR_IDLE_L 0
- #define BIT_MASK_LTR_IDLE_L 0xffffffffL
- #define BIT_LTR_IDLE_L(x) (((x) & BIT_MASK_LTR_IDLE_L) << BIT_SHIFT_LTR_IDLE_L)
- #define BITS_LTR_IDLE_L (BIT_MASK_LTR_IDLE_L << BIT_SHIFT_LTR_IDLE_L)
- #define BIT_CLEAR_LTR_IDLE_L(x) ((x) & (~BITS_LTR_IDLE_L))
- #define BIT_GET_LTR_IDLE_L(x) \
- (((x) >> BIT_SHIFT_LTR_IDLE_L) & BIT_MASK_LTR_IDLE_L)
- #define BIT_SET_LTR_IDLE_L(x, v) (BIT_CLEAR_LTR_IDLE_L(x) | BIT_LTR_IDLE_L(v))
- /* 2 REG_LTR_ACTIVE_LATENCY_V1 (Offset 0x07AC) */
- #define BIT_SHIFT_LTR_ACT_L 0
- #define BIT_MASK_LTR_ACT_L 0xffffffffL
- #define BIT_LTR_ACT_L(x) (((x) & BIT_MASK_LTR_ACT_L) << BIT_SHIFT_LTR_ACT_L)
- #define BITS_LTR_ACT_L (BIT_MASK_LTR_ACT_L << BIT_SHIFT_LTR_ACT_L)
- #define BIT_CLEAR_LTR_ACT_L(x) ((x) & (~BITS_LTR_ACT_L))
- #define BIT_GET_LTR_ACT_L(x) (((x) >> BIT_SHIFT_LTR_ACT_L) & BIT_MASK_LTR_ACT_L)
- #define BIT_SET_LTR_ACT_L(x, v) (BIT_CLEAR_LTR_ACT_L(x) | BIT_LTR_ACT_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_LTR_ACTIVE_LATENCY_V1 (Offset 0x07AC) */
- #define BIT_SHIFT_ANT_ADDR2_1 0
- #define BIT_MASK_ANT_ADDR2_1 0xffffffffL
- #define BIT_ANT_ADDR2_1(x) \
- (((x) & BIT_MASK_ANT_ADDR2_1) << BIT_SHIFT_ANT_ADDR2_1)
- #define BITS_ANT_ADDR2_1 (BIT_MASK_ANT_ADDR2_1 << BIT_SHIFT_ANT_ADDR2_1)
- #define BIT_CLEAR_ANT_ADDR2_1(x) ((x) & (~BITS_ANT_ADDR2_1))
- #define BIT_GET_ANT_ADDR2_1(x) \
- (((x) >> BIT_SHIFT_ANT_ADDR2_1) & BIT_MASK_ANT_ADDR2_1)
- #define BIT_SET_ANT_ADDR2_1(x, v) \
- (BIT_CLEAR_ANT_ADDR2_1(x) | BIT_ANT_ADDR2_1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_ANTENNA_TRAINING_CONTROL_REGISTER (Offset 0x07B0) */
- #define BIT_APPEND_MACID_IN_RESP_EN BIT(50)
- #define BIT_ADDR2_MATCH_EN BIT(49)
- #define BIT_ANTTRN_EN BIT(48)
- #define BIT_SHIFT_TRAIN_STA_ADDR 0
- #define BIT_MASK_TRAIN_STA_ADDR 0xffffffffffffL
- #define BIT_TRAIN_STA_ADDR(x) \
- (((x) & BIT_MASK_TRAIN_STA_ADDR) << BIT_SHIFT_TRAIN_STA_ADDR)
- #define BITS_TRAIN_STA_ADDR \
- (BIT_MASK_TRAIN_STA_ADDR << BIT_SHIFT_TRAIN_STA_ADDR)
- #define BIT_CLEAR_TRAIN_STA_ADDR(x) ((x) & (~BITS_TRAIN_STA_ADDR))
- #define BIT_GET_TRAIN_STA_ADDR(x) \
- (((x) >> BIT_SHIFT_TRAIN_STA_ADDR) & BIT_MASK_TRAIN_STA_ADDR)
- #define BIT_SET_TRAIN_STA_ADDR(x, v) \
- (BIT_CLEAR_TRAIN_STA_ADDR(x) | BIT_TRAIN_STA_ADDR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANTENNA_TRAINING_CONTROL_REGISTER (Offset 0x07B0) */
- #define BIT_SHIFT_TRAIN_STA_ADDR_0 0
- #define BIT_MASK_TRAIN_STA_ADDR_0 0xffffffffL
- #define BIT_TRAIN_STA_ADDR_0(x) \
- (((x) & BIT_MASK_TRAIN_STA_ADDR_0) << BIT_SHIFT_TRAIN_STA_ADDR_0)
- #define BITS_TRAIN_STA_ADDR_0 \
- (BIT_MASK_TRAIN_STA_ADDR_0 << BIT_SHIFT_TRAIN_STA_ADDR_0)
- #define BIT_CLEAR_TRAIN_STA_ADDR_0(x) ((x) & (~BITS_TRAIN_STA_ADDR_0))
- #define BIT_GET_TRAIN_STA_ADDR_0(x) \
- (((x) >> BIT_SHIFT_TRAIN_STA_ADDR_0) & BIT_MASK_TRAIN_STA_ADDR_0)
- #define BIT_SET_TRAIN_STA_ADDR_0(x, v) \
- (BIT_CLEAR_TRAIN_STA_ADDR_0(x) | BIT_TRAIN_STA_ADDR_0(v))
- /* 2 REG_ANTENNA_TRAINING_CONTROL_REGISTER_1 (Offset 0x07B4) */
- #define BIT_SHIFT_TRAIN_STA_ADDR_1 0
- #define BIT_MASK_TRAIN_STA_ADDR_1 0xffff
- #define BIT_TRAIN_STA_ADDR_1(x) \
- (((x) & BIT_MASK_TRAIN_STA_ADDR_1) << BIT_SHIFT_TRAIN_STA_ADDR_1)
- #define BITS_TRAIN_STA_ADDR_1 \
- (BIT_MASK_TRAIN_STA_ADDR_1 << BIT_SHIFT_TRAIN_STA_ADDR_1)
- #define BIT_CLEAR_TRAIN_STA_ADDR_1(x) ((x) & (~BITS_TRAIN_STA_ADDR_1))
- #define BIT_GET_TRAIN_STA_ADDR_1(x) \
- (((x) >> BIT_SHIFT_TRAIN_STA_ADDR_1) & BIT_MASK_TRAIN_STA_ADDR_1)
- #define BIT_SET_TRAIN_STA_ADDR_1(x, v) \
- (BIT_CLEAR_TRAIN_STA_ADDR_1(x) | BIT_TRAIN_STA_ADDR_1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SMART_ANT_CTRL (Offset 0x07B4) */
- #define BIT_SHIFT_ANT_ADDR2_2 0
- #define BIT_MASK_ANT_ADDR2_2 0xffff
- #define BIT_ANT_ADDR2_2(x) \
- (((x) & BIT_MASK_ANT_ADDR2_2) << BIT_SHIFT_ANT_ADDR2_2)
- #define BITS_ANT_ADDR2_2 (BIT_MASK_ANT_ADDR2_2 << BIT_SHIFT_ANT_ADDR2_2)
- #define BIT_CLEAR_ANT_ADDR2_2(x) ((x) & (~BITS_ANT_ADDR2_2))
- #define BIT_GET_ANT_ADDR2_2(x) \
- (((x) >> BIT_SHIFT_ANT_ADDR2_2) & BIT_MASK_ANT_ADDR2_2)
- #define BIT_SET_ANT_ADDR2_2(x, v) \
- (BIT_CLEAR_ANT_ADDR2_2(x) | BIT_ANT_ADDR2_2(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_PKTCNT_RWD (Offset 0x07B8) */
- #define BIT_SHIFT_PKTCNT_BSSIDMAP 4
- #define BIT_MASK_PKTCNT_BSSIDMAP 0xf
- #define BIT_PKTCNT_BSSIDMAP(x) \
- (((x) & BIT_MASK_PKTCNT_BSSIDMAP) << BIT_SHIFT_PKTCNT_BSSIDMAP)
- #define BITS_PKTCNT_BSSIDMAP \
- (BIT_MASK_PKTCNT_BSSIDMAP << BIT_SHIFT_PKTCNT_BSSIDMAP)
- #define BIT_CLEAR_PKTCNT_BSSIDMAP(x) ((x) & (~BITS_PKTCNT_BSSIDMAP))
- #define BIT_GET_PKTCNT_BSSIDMAP(x) \
- (((x) >> BIT_SHIFT_PKTCNT_BSSIDMAP) & BIT_MASK_PKTCNT_BSSIDMAP)
- #define BIT_SET_PKTCNT_BSSIDMAP(x, v) \
- (BIT_CLEAR_PKTCNT_BSSIDMAP(x) | BIT_PKTCNT_BSSIDMAP(v))
- #define BIT_PKTCNT_CNTRST BIT(1)
- #define BIT_PKTCNT_CNTEN BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CONTROL_FRAME_REPORT (Offset 0x07B8) */
- #define BIT_SHIFT_CONTROL_FRAME_REPORT 0
- #define BIT_MASK_CONTROL_FRAME_REPORT 0xffffffffL
- #define BIT_CONTROL_FRAME_REPORT(x) \
- (((x) & BIT_MASK_CONTROL_FRAME_REPORT) \
- << BIT_SHIFT_CONTROL_FRAME_REPORT)
- #define BITS_CONTROL_FRAME_REPORT \
- (BIT_MASK_CONTROL_FRAME_REPORT << BIT_SHIFT_CONTROL_FRAME_REPORT)
- #define BIT_CLEAR_CONTROL_FRAME_REPORT(x) ((x) & (~BITS_CONTROL_FRAME_REPORT))
- #define BIT_GET_CONTROL_FRAME_REPORT(x) \
- (((x) >> BIT_SHIFT_CONTROL_FRAME_REPORT) & \
- BIT_MASK_CONTROL_FRAME_REPORT)
- #define BIT_SET_CONTROL_FRAME_REPORT(x, v) \
- (BIT_CLEAR_CONTROL_FRAME_REPORT(x) | BIT_CONTROL_FRAME_REPORT(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_PKTCNT_CTRL (Offset 0x07BC) */
- #define BIT_WMAC_PKTCNT_TRST BIT(9)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CONTROL_FRAME_CNT_CTRL (Offset 0x07BC) */
- #define BIT_ALLCNTRST BIT(9)
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_PKTCNT_CTRL (Offset 0x07BC) */
- #define BIT_WMAC_PKTCNT_FEN BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CONTROL_FRAME_CNT_CTRL (Offset 0x07BC) */
- #define BIT__ALLCNTEN BIT(8)
- #define BIT_SHIFT_ADDR 4
- #define BIT_MASK_ADDR 0xf
- #define BIT_ADDR(x) (((x) & BIT_MASK_ADDR) << BIT_SHIFT_ADDR)
- #define BITS_ADDR (BIT_MASK_ADDR << BIT_SHIFT_ADDR)
- #define BIT_CLEAR_ADDR(x) ((x) & (~BITS_ADDR))
- #define BIT_GET_ADDR(x) (((x) >> BIT_SHIFT_ADDR) & BIT_MASK_ADDR)
- #define BIT_SET_ADDR(x, v) (BIT_CLEAR_ADDR(x) | BIT_ADDR(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_WMAC_PKTCNT_CTRL (Offset 0x07BC) */
- #define BIT_SHIFT_WMAC_PKTCNT_CFGAD 0
- #define BIT_MASK_WMAC_PKTCNT_CFGAD 0xff
- #define BIT_WMAC_PKTCNT_CFGAD(x) \
- (((x) & BIT_MASK_WMAC_PKTCNT_CFGAD) << BIT_SHIFT_WMAC_PKTCNT_CFGAD)
- #define BITS_WMAC_PKTCNT_CFGAD \
- (BIT_MASK_WMAC_PKTCNT_CFGAD << BIT_SHIFT_WMAC_PKTCNT_CFGAD)
- #define BIT_CLEAR_WMAC_PKTCNT_CFGAD(x) ((x) & (~BITS_WMAC_PKTCNT_CFGAD))
- #define BIT_GET_WMAC_PKTCNT_CFGAD(x) \
- (((x) >> BIT_SHIFT_WMAC_PKTCNT_CFGAD) & BIT_MASK_WMAC_PKTCNT_CFGAD)
- #define BIT_SET_WMAC_PKTCNT_CFGAD(x, v) \
- (BIT_CLEAR_WMAC_PKTCNT_CFGAD(x) | BIT_WMAC_PKTCNT_CFGAD(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CONTROL_FRAME_CNT_CTRL (Offset 0x07BC) */
- #define BIT_SHIFT_CTRL_SEL 0
- #define BIT_MASK_CTRL_SEL 0xf
- #define BIT_CTRL_SEL(x) (((x) & BIT_MASK_CTRL_SEL) << BIT_SHIFT_CTRL_SEL)
- #define BITS_CTRL_SEL (BIT_MASK_CTRL_SEL << BIT_SHIFT_CTRL_SEL)
- #define BIT_CLEAR_CTRL_SEL(x) ((x) & (~BITS_CTRL_SEL))
- #define BIT_GET_CTRL_SEL(x) (((x) >> BIT_SHIFT_CTRL_SEL) & BIT_MASK_CTRL_SEL)
- #define BIT_SET_CTRL_SEL(x, v) (BIT_CLEAR_CTRL_SEL(x) | BIT_CTRL_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_IQ_DUMP (Offset 0x07C0) */
- #define BIT_SHIFT_R_WMAC_MATCH_REF_MAC (64 & CPU_OPT_WIDTH)
- #define BIT_MASK_R_WMAC_MATCH_REF_MAC 0xffffffffL
- #define BIT_R_WMAC_MATCH_REF_MAC(x) \
- (((x) & BIT_MASK_R_WMAC_MATCH_REF_MAC) \
- << BIT_SHIFT_R_WMAC_MATCH_REF_MAC)
- #define BITS_R_WMAC_MATCH_REF_MAC \
- (BIT_MASK_R_WMAC_MATCH_REF_MAC << BIT_SHIFT_R_WMAC_MATCH_REF_MAC)
- #define BIT_CLEAR_R_WMAC_MATCH_REF_MAC(x) ((x) & (~BITS_R_WMAC_MATCH_REF_MAC))
- #define BIT_GET_R_WMAC_MATCH_REF_MAC(x) \
- (((x) >> BIT_SHIFT_R_WMAC_MATCH_REF_MAC) & \
- BIT_MASK_R_WMAC_MATCH_REF_MAC)
- #define BIT_SET_R_WMAC_MATCH_REF_MAC(x, v) \
- (BIT_CLEAR_R_WMAC_MATCH_REF_MAC(x) | BIT_R_WMAC_MATCH_REF_MAC(v))
- #define BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH (56 & CPU_OPT_WIDTH)
- #define BIT_MASK_R_WMAC_RXFIFO_FULL_TH 0xff
- #define BIT_R_WMAC_RXFIFO_FULL_TH(x) \
- (((x) & BIT_MASK_R_WMAC_RXFIFO_FULL_TH) \
- << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH)
- #define BITS_R_WMAC_RXFIFO_FULL_TH \
- (BIT_MASK_R_WMAC_RXFIFO_FULL_TH << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH)
- #define BIT_CLEAR_R_WMAC_RXFIFO_FULL_TH(x) ((x) & (~BITS_R_WMAC_RXFIFO_FULL_TH))
- #define BIT_GET_R_WMAC_RXFIFO_FULL_TH(x) \
- (((x) >> BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH) & \
- BIT_MASK_R_WMAC_RXFIFO_FULL_TH)
- #define BIT_SET_R_WMAC_RXFIFO_FULL_TH(x, v) \
- (BIT_CLEAR_R_WMAC_RXFIFO_FULL_TH(x) | BIT_R_WMAC_RXFIFO_FULL_TH(v))
- #define BIT_R_WMAC_SRCH_TXRPT_TYPE BIT(51)
- #define BIT_R_WMAC_NDP_RST BIT(50)
- #define BIT_R_WMAC_POWINT_EN BIT(49)
- #define BIT_R_WMAC_SRCH_TXRPT_PERPKT BIT(48)
- #define BIT_R_WMAC_SRCH_TXRPT_MID BIT(47)
- #define BIT_R_WMAC_PFIN_TOEN BIT(46)
- #define BIT_R_WMAC_FIL_SECERR BIT(45)
- #define BIT_R_WMAC_FIL_CTLPKTLEN BIT(44)
- #define BIT_R_WMAC_FIL_FCTYPE BIT(43)
- #define BIT_R_WMAC_FIL_FCPROVER BIT(42)
- #define BIT_R_WMAC_PHYSTS_SNIF BIT(41)
- #define BIT_R_WMAC_PHYSTS_PLCP BIT(40)
- #define BIT_R_MAC_TCR_VBONF_RD BIT(39)
- #define BIT_R_WMAC_TCR_MPAR_NDP BIT(38)
- #define BIT_R_WMAC_NDP_FILTER BIT(37)
- #define BIT_R_WMAC_RXLEN_SEL BIT(36)
- #define BIT_R_WMAC_RXLEN_SEL1 BIT(35)
- #define BIT_R_OFDM_FILTER BIT(34)
- #define BIT_R_WMAC_CHK_OFDM_LEN BIT(33)
- #define BIT_SHIFT_R_WMAC_MASK_LA_MAC (32 & CPU_OPT_WIDTH)
- #define BIT_MASK_R_WMAC_MASK_LA_MAC 0xffffffffL
- #define BIT_R_WMAC_MASK_LA_MAC(x) \
- (((x) & BIT_MASK_R_WMAC_MASK_LA_MAC) << BIT_SHIFT_R_WMAC_MASK_LA_MAC)
- #define BITS_R_WMAC_MASK_LA_MAC \
- (BIT_MASK_R_WMAC_MASK_LA_MAC << BIT_SHIFT_R_WMAC_MASK_LA_MAC)
- #define BIT_CLEAR_R_WMAC_MASK_LA_MAC(x) ((x) & (~BITS_R_WMAC_MASK_LA_MAC))
- #define BIT_GET_R_WMAC_MASK_LA_MAC(x) \
- (((x) >> BIT_SHIFT_R_WMAC_MASK_LA_MAC) & BIT_MASK_R_WMAC_MASK_LA_MAC)
- #define BIT_SET_R_WMAC_MASK_LA_MAC(x, v) \
- (BIT_CLEAR_R_WMAC_MASK_LA_MAC(x) | BIT_R_WMAC_MASK_LA_MAC(v))
- #define BIT_R_WMAC_CHK_CCK_LEN BIT(32)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL (Offset 0x07C0) */
- #define BIT_LTECOEX_ACCESS_START BIT(31)
- #define BIT_LTECOEX_WRITE_MODE BIT(30)
- #define BIT_LTECOEX_READY_BIT BIT(29)
- #define BIT_SHIFT_WRITE_BYTE_EN 16
- #define BIT_MASK_WRITE_BYTE_EN 0xf
- #define BIT_WRITE_BYTE_EN(x) \
- (((x) & BIT_MASK_WRITE_BYTE_EN) << BIT_SHIFT_WRITE_BYTE_EN)
- #define BITS_WRITE_BYTE_EN (BIT_MASK_WRITE_BYTE_EN << BIT_SHIFT_WRITE_BYTE_EN)
- #define BIT_CLEAR_WRITE_BYTE_EN(x) ((x) & (~BITS_WRITE_BYTE_EN))
- #define BIT_GET_WRITE_BYTE_EN(x) \
- (((x) >> BIT_SHIFT_WRITE_BYTE_EN) & BIT_MASK_WRITE_BYTE_EN)
- #define BIT_SET_WRITE_BYTE_EN(x, v) \
- (BIT_CLEAR_WRITE_BYTE_EN(x) | BIT_WRITE_BYTE_EN(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_IQ_DUMP (Offset 0x07C0) */
- #define BIT_SHIFT_DUMP_OK_ADDR 16
- #define BIT_MASK_DUMP_OK_ADDR 0xffff
- #define BIT_DUMP_OK_ADDR(x) \
- (((x) & BIT_MASK_DUMP_OK_ADDR) << BIT_SHIFT_DUMP_OK_ADDR)
- #define BITS_DUMP_OK_ADDR (BIT_MASK_DUMP_OK_ADDR << BIT_SHIFT_DUMP_OK_ADDR)
- #define BIT_CLEAR_DUMP_OK_ADDR(x) ((x) & (~BITS_DUMP_OK_ADDR))
- #define BIT_GET_DUMP_OK_ADDR(x) \
- (((x) >> BIT_SHIFT_DUMP_OK_ADDR) & BIT_MASK_DUMP_OK_ADDR)
- #define BIT_SET_DUMP_OK_ADDR(x, v) \
- (BIT_CLEAR_DUMP_OK_ADDR(x) | BIT_DUMP_OK_ADDR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_IQ_DUMP (Offset 0x07C0) */
- #define BIT_MACDBG_TRIG_IQDUMP BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_IQ_DUMP (Offset 0x07C0) */
- #define BIT_SHIFT_R_TRIG_TIME_SEL 8
- #define BIT_MASK_R_TRIG_TIME_SEL 0x7f
- #define BIT_R_TRIG_TIME_SEL(x) \
- (((x) & BIT_MASK_R_TRIG_TIME_SEL) << BIT_SHIFT_R_TRIG_TIME_SEL)
- #define BITS_R_TRIG_TIME_SEL \
- (BIT_MASK_R_TRIG_TIME_SEL << BIT_SHIFT_R_TRIG_TIME_SEL)
- #define BIT_CLEAR_R_TRIG_TIME_SEL(x) ((x) & (~BITS_R_TRIG_TIME_SEL))
- #define BIT_GET_R_TRIG_TIME_SEL(x) \
- (((x) >> BIT_SHIFT_R_TRIG_TIME_SEL) & BIT_MASK_R_TRIG_TIME_SEL)
- #define BIT_SET_R_TRIG_TIME_SEL(x, v) \
- (BIT_CLEAR_R_TRIG_TIME_SEL(x) | BIT_R_TRIG_TIME_SEL(v))
- #define BIT_SHIFT_R_MAC_TRIG_SEL 6
- #define BIT_MASK_R_MAC_TRIG_SEL 0x3
- #define BIT_R_MAC_TRIG_SEL(x) \
- (((x) & BIT_MASK_R_MAC_TRIG_SEL) << BIT_SHIFT_R_MAC_TRIG_SEL)
- #define BITS_R_MAC_TRIG_SEL \
- (BIT_MASK_R_MAC_TRIG_SEL << BIT_SHIFT_R_MAC_TRIG_SEL)
- #define BIT_CLEAR_R_MAC_TRIG_SEL(x) ((x) & (~BITS_R_MAC_TRIG_SEL))
- #define BIT_GET_R_MAC_TRIG_SEL(x) \
- (((x) >> BIT_SHIFT_R_MAC_TRIG_SEL) & BIT_MASK_R_MAC_TRIG_SEL)
- #define BIT_SET_R_MAC_TRIG_SEL(x, v) \
- (BIT_CLEAR_R_MAC_TRIG_SEL(x) | BIT_R_MAC_TRIG_SEL(v))
- #define BIT_MAC_TRIG_REG BIT(5)
- #define BIT_SHIFT_R_LEVEL_PULSE_SEL 3
- #define BIT_MASK_R_LEVEL_PULSE_SEL 0x3
- #define BIT_R_LEVEL_PULSE_SEL(x) \
- (((x) & BIT_MASK_R_LEVEL_PULSE_SEL) << BIT_SHIFT_R_LEVEL_PULSE_SEL)
- #define BITS_R_LEVEL_PULSE_SEL \
- (BIT_MASK_R_LEVEL_PULSE_SEL << BIT_SHIFT_R_LEVEL_PULSE_SEL)
- #define BIT_CLEAR_R_LEVEL_PULSE_SEL(x) ((x) & (~BITS_R_LEVEL_PULSE_SEL))
- #define BIT_GET_R_LEVEL_PULSE_SEL(x) \
- (((x) >> BIT_SHIFT_R_LEVEL_PULSE_SEL) & BIT_MASK_R_LEVEL_PULSE_SEL)
- #define BIT_SET_R_LEVEL_PULSE_SEL(x, v) \
- (BIT_CLEAR_R_LEVEL_PULSE_SEL(x) | BIT_R_LEVEL_PULSE_SEL(v))
- #define BIT_EN_LA_MAC BIT(2)
- #define BIT_R_EN_IQDUMP BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL (Offset 0x07C0) */
- #define BIT_SHIFT_LTECOEX_REG_ADDR 0
- #define BIT_MASK_LTECOEX_REG_ADDR 0xffff
- #define BIT_LTECOEX_REG_ADDR(x) \
- (((x) & BIT_MASK_LTECOEX_REG_ADDR) << BIT_SHIFT_LTECOEX_REG_ADDR)
- #define BITS_LTECOEX_REG_ADDR \
- (BIT_MASK_LTECOEX_REG_ADDR << BIT_SHIFT_LTECOEX_REG_ADDR)
- #define BIT_CLEAR_LTECOEX_REG_ADDR(x) ((x) & (~BITS_LTECOEX_REG_ADDR))
- #define BIT_GET_LTECOEX_REG_ADDR(x) \
- (((x) >> BIT_SHIFT_LTECOEX_REG_ADDR) & BIT_MASK_LTECOEX_REG_ADDR)
- #define BIT_SET_LTECOEX_REG_ADDR(x, v) \
- (BIT_CLEAR_LTECOEX_REG_ADDR(x) | BIT_LTECOEX_REG_ADDR(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_IQ_DUMP (Offset 0x07C0) */
- #define BIT_R_IQDATA_DUMP BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA (Offset 0x07C4) */
- #define BIT_SHIFT_LTECOEX_W_DATA 0
- #define BIT_MASK_LTECOEX_W_DATA 0xffffffffL
- #define BIT_LTECOEX_W_DATA(x) \
- (((x) & BIT_MASK_LTECOEX_W_DATA) << BIT_SHIFT_LTECOEX_W_DATA)
- #define BITS_LTECOEX_W_DATA \
- (BIT_MASK_LTECOEX_W_DATA << BIT_SHIFT_LTECOEX_W_DATA)
- #define BIT_CLEAR_LTECOEX_W_DATA(x) ((x) & (~BITS_LTECOEX_W_DATA))
- #define BIT_GET_LTECOEX_W_DATA(x) \
- (((x) >> BIT_SHIFT_LTECOEX_W_DATA) & BIT_MASK_LTECOEX_W_DATA)
- #define BIT_SET_LTECOEX_W_DATA(x, v) \
- (BIT_CLEAR_LTECOEX_W_DATA(x) | BIT_LTECOEX_W_DATA(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_IQ_DUMP_1 (Offset 0x07C4) */
- #define BIT_SHIFT_R_WMAC_MASK_LA_MAC_1 0
- #define BIT_MASK_R_WMAC_MASK_LA_MAC_1 0xffffffffL
- #define BIT_R_WMAC_MASK_LA_MAC_1(x) \
- (((x) & BIT_MASK_R_WMAC_MASK_LA_MAC_1) \
- << BIT_SHIFT_R_WMAC_MASK_LA_MAC_1)
- #define BITS_R_WMAC_MASK_LA_MAC_1 \
- (BIT_MASK_R_WMAC_MASK_LA_MAC_1 << BIT_SHIFT_R_WMAC_MASK_LA_MAC_1)
- #define BIT_CLEAR_R_WMAC_MASK_LA_MAC_1(x) ((x) & (~BITS_R_WMAC_MASK_LA_MAC_1))
- #define BIT_GET_R_WMAC_MASK_LA_MAC_1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_MASK_LA_MAC_1) & \
- BIT_MASK_R_WMAC_MASK_LA_MAC_1)
- #define BIT_SET_R_WMAC_MASK_LA_MAC_1(x, v) \
- (BIT_CLEAR_R_WMAC_MASK_LA_MAC_1(x) | BIT_R_WMAC_MASK_LA_MAC_1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA (Offset 0x07C8) */
- #define BIT_SHIFT_LTECOEX_R_DATA 0
- #define BIT_MASK_LTECOEX_R_DATA 0xffffffffL
- #define BIT_LTECOEX_R_DATA(x) \
- (((x) & BIT_MASK_LTECOEX_R_DATA) << BIT_SHIFT_LTECOEX_R_DATA)
- #define BITS_LTECOEX_R_DATA \
- (BIT_MASK_LTECOEX_R_DATA << BIT_SHIFT_LTECOEX_R_DATA)
- #define BIT_CLEAR_LTECOEX_R_DATA(x) ((x) & (~BITS_LTECOEX_R_DATA))
- #define BIT_GET_LTECOEX_R_DATA(x) \
- (((x) >> BIT_SHIFT_LTECOEX_R_DATA) & BIT_MASK_LTECOEX_R_DATA)
- #define BIT_SET_LTECOEX_R_DATA(x, v) \
- (BIT_CLEAR_LTECOEX_R_DATA(x) | BIT_LTECOEX_R_DATA(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_IQ_DUMP_2 (Offset 0x07C8) */
- #define BIT_SHIFT_R_WMAC_MATCH_REF_MAC_2 0
- #define BIT_MASK_R_WMAC_MATCH_REF_MAC_2 0xffffffffL
- #define BIT_R_WMAC_MATCH_REF_MAC_2(x) \
- (((x) & BIT_MASK_R_WMAC_MATCH_REF_MAC_2) \
- << BIT_SHIFT_R_WMAC_MATCH_REF_MAC_2)
- #define BITS_R_WMAC_MATCH_REF_MAC_2 \
- (BIT_MASK_R_WMAC_MATCH_REF_MAC_2 << BIT_SHIFT_R_WMAC_MATCH_REF_MAC_2)
- #define BIT_CLEAR_R_WMAC_MATCH_REF_MAC_2(x) \
- ((x) & (~BITS_R_WMAC_MATCH_REF_MAC_2))
- #define BIT_GET_R_WMAC_MATCH_REF_MAC_2(x) \
- (((x) >> BIT_SHIFT_R_WMAC_MATCH_REF_MAC_2) & \
- BIT_MASK_R_WMAC_MATCH_REF_MAC_2)
- #define BIT_SET_R_WMAC_MATCH_REF_MAC_2(x, v) \
- (BIT_CLEAR_R_WMAC_MATCH_REF_MAC_2(x) | BIT_R_WMAC_MATCH_REF_MAC_2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WMAC_FTM_CTL (Offset 0x07CC) */
- #define BIT_SHIFT_RX_STOPRXDMA_RXPOINT 16
- #define BIT_MASK_RX_STOPRXDMA_RXPOINT 0xffff
- #define BIT_RX_STOPRXDMA_RXPOINT(x) \
- (((x) & BIT_MASK_RX_STOPRXDMA_RXPOINT) \
- << BIT_SHIFT_RX_STOPRXDMA_RXPOINT)
- #define BITS_RX_STOPRXDMA_RXPOINT \
- (BIT_MASK_RX_STOPRXDMA_RXPOINT << BIT_SHIFT_RX_STOPRXDMA_RXPOINT)
- #define BIT_CLEAR_RX_STOPRXDMA_RXPOINT(x) ((x) & (~BITS_RX_STOPRXDMA_RXPOINT))
- #define BIT_GET_RX_STOPRXDMA_RXPOINT(x) \
- (((x) >> BIT_SHIFT_RX_STOPRXDMA_RXPOINT) & \
- BIT_MASK_RX_STOPRXDMA_RXPOINT)
- #define BIT_SET_RX_STOPRXDMA_RXPOINT(x, v) \
- (BIT_CLEAR_RX_STOPRXDMA_RXPOINT(x) | BIT_RX_STOPRXDMA_RXPOINT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_FTM_CTL (Offset 0x07CC) */
- #define BIT_RXFTM_TXACK_SC BIT(6)
- #define BIT_RXFTM_TXACK_BW BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WMAC_FTM_CTL (Offset 0x07CC) */
- #define BIT_RXFTM_STOPRXDMAEN BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_FTM_CTL (Offset 0x07CC) */
- #define BIT_RXFTM_EN BIT(3)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_WMAC_FTM_CTL (Offset 0x07CC) */
- #define BIT_RXFTMREQ_STOPRXDMAEN BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_FTM_CTL (Offset 0x07CC) */
- #define BIT_RXFTMREQ_BYDRV BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_FTM_CTL (Offset 0x07CC) */
- #define BIT_RXFTMREQ_EN BIT(1)
- #define BIT_FTM_EN BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_IQ_DUMP_EXT (Offset 0x07CF) */
- #define BIT_SHIFT_R_LA_MAC_TIMEOUT_UNIT_SEL 10
- #define BIT_MASK_R_LA_MAC_TIMEOUT_UNIT_SEL 0x3
- #define BIT_R_LA_MAC_TIMEOUT_UNIT_SEL(x) \
- (((x) & BIT_MASK_R_LA_MAC_TIMEOUT_UNIT_SEL) \
- << BIT_SHIFT_R_LA_MAC_TIMEOUT_UNIT_SEL)
- #define BITS_R_LA_MAC_TIMEOUT_UNIT_SEL \
- (BIT_MASK_R_LA_MAC_TIMEOUT_UNIT_SEL \
- << BIT_SHIFT_R_LA_MAC_TIMEOUT_UNIT_SEL)
- #define BIT_CLEAR_R_LA_MAC_TIMEOUT_UNIT_SEL(x) \
- ((x) & (~BITS_R_LA_MAC_TIMEOUT_UNIT_SEL))
- #define BIT_GET_R_LA_MAC_TIMEOUT_UNIT_SEL(x) \
- (((x) >> BIT_SHIFT_R_LA_MAC_TIMEOUT_UNIT_SEL) & \
- BIT_MASK_R_LA_MAC_TIMEOUT_UNIT_SEL)
- #define BIT_SET_R_LA_MAC_TIMEOUT_UNIT_SEL(x, v) \
- (BIT_CLEAR_R_LA_MAC_TIMEOUT_UNIT_SEL(x) | \
- BIT_R_LA_MAC_TIMEOUT_UNIT_SEL(v))
- #define BIT_SHIFT_R_LA_MAC_TIMEOUT_VALUE 4
- #define BIT_MASK_R_LA_MAC_TIMEOUT_VALUE 0x3f
- #define BIT_R_LA_MAC_TIMEOUT_VALUE(x) \
- (((x) & BIT_MASK_R_LA_MAC_TIMEOUT_VALUE) \
- << BIT_SHIFT_R_LA_MAC_TIMEOUT_VALUE)
- #define BITS_R_LA_MAC_TIMEOUT_VALUE \
- (BIT_MASK_R_LA_MAC_TIMEOUT_VALUE << BIT_SHIFT_R_LA_MAC_TIMEOUT_VALUE)
- #define BIT_CLEAR_R_LA_MAC_TIMEOUT_VALUE(x) \
- ((x) & (~BITS_R_LA_MAC_TIMEOUT_VALUE))
- #define BIT_GET_R_LA_MAC_TIMEOUT_VALUE(x) \
- (((x) >> BIT_SHIFT_R_LA_MAC_TIMEOUT_VALUE) & \
- BIT_MASK_R_LA_MAC_TIMEOUT_VALUE)
- #define BIT_SET_R_LA_MAC_TIMEOUT_VALUE(x, v) \
- (BIT_CLEAR_R_LA_MAC_TIMEOUT_VALUE(x) | BIT_R_LA_MAC_TIMEOUT_VALUE(v))
- #define BIT_R_LEVEL_PULSE_SEL_EXTL BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_IQ_DUMP_EXT (Offset 0x07CF) */
- #define BIT_SHIFT_R_TIME_UNIT_SEL 0
- #define BIT_MASK_R_TIME_UNIT_SEL 0x7
- #define BIT_R_TIME_UNIT_SEL(x) \
- (((x) & BIT_MASK_R_TIME_UNIT_SEL) << BIT_SHIFT_R_TIME_UNIT_SEL)
- #define BITS_R_TIME_UNIT_SEL \
- (BIT_MASK_R_TIME_UNIT_SEL << BIT_SHIFT_R_TIME_UNIT_SEL)
- #define BIT_CLEAR_R_TIME_UNIT_SEL(x) ((x) & (~BITS_R_TIME_UNIT_SEL))
- #define BIT_GET_R_TIME_UNIT_SEL(x) \
- (((x) >> BIT_SHIFT_R_TIME_UNIT_SEL) & BIT_MASK_R_TIME_UNIT_SEL)
- #define BIT_SET_R_TIME_UNIT_SEL(x, v) \
- (BIT_CLEAR_R_TIME_UNIT_SEL(x) | BIT_R_TIME_UNIT_SEL(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_OFDM_CCK_LEN_MASK (Offset 0x07D0) */
- #define BIT_MICICV_CLR BIT(86)
- #define BIT_MPDU_RDY_SET BIT(85)
- #define BIT_CLR_SEC_TYPE BIT(84)
- #define BIT_NEWPKT_IN BIT(83)
- #define BIT_FCS_END BIT(82)
- #define BIT_DEL_MESH_TYPE BIT(81)
- #define BIT_MASK_MESH_TYPE BIT(80)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_OPTION_FUNCTION_1 (Offset 0x07D4) */
- #define BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_1 24
- #define BIT_MASK_R_WMAC_RXFIFO_FULL_TH_1 0xff
- #define BIT_R_WMAC_RXFIFO_FULL_TH_1(x) \
- (((x) & BIT_MASK_R_WMAC_RXFIFO_FULL_TH_1) \
- << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_1)
- #define BITS_R_WMAC_RXFIFO_FULL_TH_1 \
- (BIT_MASK_R_WMAC_RXFIFO_FULL_TH_1 << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_1)
- #define BIT_CLEAR_R_WMAC_RXFIFO_FULL_TH_1(x) \
- ((x) & (~BITS_R_WMAC_RXFIFO_FULL_TH_1))
- #define BIT_GET_R_WMAC_RXFIFO_FULL_TH_1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_1) & \
- BIT_MASK_R_WMAC_RXFIFO_FULL_TH_1)
- #define BIT_SET_R_WMAC_RXFIFO_FULL_TH_1(x, v) \
- (BIT_CLEAR_R_WMAC_RXFIFO_FULL_TH_1(x) | BIT_R_WMAC_RXFIFO_FULL_TH_1(v))
- #define BIT_R_WMAC_RX_SYNCFIFO_SYNC_1 BIT(23)
- #define BIT_R_WMAC_RXRST_DLY_1 BIT(22)
- #define BIT_R_WMAC_SRCH_TXRPT_REF_DROP_1 BIT(21)
- #define BIT_R_WMAC_SRCH_TXRPT_UA1_1 BIT(20)
- #define BIT_R_WMAC_SRCH_TXRPT_TYPE_1 BIT(19)
- #define BIT_R_WMAC_NDP_RST_1 BIT(18)
- #define BIT_R_WMAC_POWINT_EN_1 BIT(17)
- #define BIT_R_WMAC_SRCH_TXRPT_PERPKT_1 BIT(16)
- #define BIT_R_WMAC_SRCH_TXRPT_MID_1 BIT(15)
- #define BIT_R_WMAC_PFIN_TOEN_1 BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FA_FILTER1 (Offset 0x07D4) */
- #define BIT_R_WMAC_FIL_SECERR_V1 BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_OPTION_FUNCTION_1 (Offset 0x07D4) */
- #define BIT_R_WMAC_FIL_SECERR_1 BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FA_FILTER1 (Offset 0x07D4) */
- #define BIT_R_WMAC_FIL_CTLPKTLEN_V1 BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_OPTION_FUNCTION_1 (Offset 0x07D4) */
- #define BIT_R_WMAC_FIL_CTLPKTLEN_1 BIT(12)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FA_FILTER1 (Offset 0x07D4) */
- #define BIT_R_WMAC_FIL_FCTYPE_V1 BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_OPTION_FUNCTION_1 (Offset 0x07D4) */
- #define BIT_R_WMAC_FIL_FCTYPE_1 BIT(11)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FA_FILTER1 (Offset 0x07D4) */
- #define BIT_R_WMAC_FIL_FCPROVER_V1 BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_OPTION_FUNCTION_1 (Offset 0x07D4) */
- #define BIT_R_WMAC_FIL_FCPROVER_1 BIT(10)
- #define BIT_R_WMAC_PHYSTS_SNIF_1 BIT(9)
- #define BIT_R_WMAC_PHYSTS_PLCP_1 BIT(8)
- #define BIT_R_MAC_TCR_VBONF_RD_1 BIT(7)
- #define BIT_R_WMAC_TCR_MPAR_NDP_1 BIT(6)
- #define BIT_R_WMAC_NDP_FILTER_1 BIT(5)
- #define BIT_R_WMAC_RXLEN_SEL_1 BIT(4)
- #define BIT_R_WMAC_RXLEN_SEL1_1 BIT(3)
- #define BIT_R_OFDM_FILTER_1 BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FA_FILTER1 (Offset 0x07D4) */
- #define BIT_R_WMAC_CHK_OFDM_LEN_V1 BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_OPTION_FUNCTION_1 (Offset 0x07D4) */
- #define BIT_R_WMAC_CHK_OFDM_LEN_1 BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FA_FILTER1 (Offset 0x07D4) */
- #define BIT_R_WMAC_CHK_CCK_LEN_V1 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_OPTION_FUNCTION_1 (Offset 0x07D4) */
- #define BIT_R_WMAC_CHK_CCK_LEN_1 BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FA_FILTER2 (Offset 0x07D8) */
- #define BIT_DEL_MESH_TYPE_V1 BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_OPTION_FUNCTION_2 (Offset 0x07D8) */
- #define BIT_SHIFT_R_WMAC_RX_FIL_LEN_2 0
- #define BIT_MASK_R_WMAC_RX_FIL_LEN_2 0xffff
- #define BIT_R_WMAC_RX_FIL_LEN_2(x) \
- (((x) & BIT_MASK_R_WMAC_RX_FIL_LEN_2) << BIT_SHIFT_R_WMAC_RX_FIL_LEN_2)
- #define BITS_R_WMAC_RX_FIL_LEN_2 \
- (BIT_MASK_R_WMAC_RX_FIL_LEN_2 << BIT_SHIFT_R_WMAC_RX_FIL_LEN_2)
- #define BIT_CLEAR_R_WMAC_RX_FIL_LEN_2(x) ((x) & (~BITS_R_WMAC_RX_FIL_LEN_2))
- #define BIT_GET_R_WMAC_RX_FIL_LEN_2(x) \
- (((x) >> BIT_SHIFT_R_WMAC_RX_FIL_LEN_2) & BIT_MASK_R_WMAC_RX_FIL_LEN_2)
- #define BIT_SET_R_WMAC_RX_FIL_LEN_2(x, v) \
- (BIT_CLEAR_R_WMAC_RX_FIL_LEN_2(x) | BIT_R_WMAC_RX_FIL_LEN_2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_R_WMAC_RXHANG_EN BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_RXHANG_EN BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_R_WMAC_MHRDDY_LATCH BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_R_MHRDDY_CLR BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_R_WMAC_MHRDDY_CLR BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_R_RXPKTCTL_FSM_BASED_MPDURDY1 BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_R_WMAC_DIS_VHT_PLCP_CHK_MU BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_WMAC_DIS_VHT_PLCP_CHK_MU BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_FILTER_FUNCTION (Offset 0x07DA) */
- #define BIT_R_CHK_DELIMIT_LEN BIT(10)
- #define BIT_R_REAPTER_ADDR_MATCH BIT(9)
- #define BIT_R_RXPKTCTL_FSM_BASED_MPDURDY BIT(8)
- #define BIT_R_LATCH_MACHRDY BIT(7)
- #define BIT_R_WMAC_RXFIL_REND BIT(6)
- #define BIT_R_WMAC_MPDURDY_CLR BIT(5)
- #define BIT_R_WMAC_CLRRXSEC BIT(4)
- #define BIT_R_WMAC_RXFIL_RDEL BIT(3)
- #define BIT_R_WMAC_RXFIL_FCSE BIT(2)
- #define BIT_R_WMAC_RXFIL_MESH_DEL BIT(1)
- #define BIT_R_WMAC_RXFIL_MASKM BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NDP_SIG (Offset 0x07E0) */
- #define BIT_SHIFT_R_WMAC_TXNDP_SIGB 0
- #define BIT_MASK_R_WMAC_TXNDP_SIGB 0x1fffff
- #define BIT_R_WMAC_TXNDP_SIGB(x) \
- (((x) & BIT_MASK_R_WMAC_TXNDP_SIGB) << BIT_SHIFT_R_WMAC_TXNDP_SIGB)
- #define BITS_R_WMAC_TXNDP_SIGB \
- (BIT_MASK_R_WMAC_TXNDP_SIGB << BIT_SHIFT_R_WMAC_TXNDP_SIGB)
- #define BIT_CLEAR_R_WMAC_TXNDP_SIGB(x) ((x) & (~BITS_R_WMAC_TXNDP_SIGB))
- #define BIT_GET_R_WMAC_TXNDP_SIGB(x) \
- (((x) >> BIT_SHIFT_R_WMAC_TXNDP_SIGB) & BIT_MASK_R_WMAC_TXNDP_SIGB)
- #define BIT_SET_R_WMAC_TXNDP_SIGB(x, v) \
- (BIT_CLEAR_R_WMAC_TXNDP_SIGB(x) | BIT_R_WMAC_TXNDP_SIGB(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_TXCMD_INFO_FOR_RSP_PKT (Offset 0x07E4) */
- #define BIT_SHIFT_R_MAC_DEBUG (32 & CPU_OPT_WIDTH)
- #define BIT_MASK_R_MAC_DEBUG 0xffffffffL
- #define BIT_R_MAC_DEBUG(x) \
- (((x) & BIT_MASK_R_MAC_DEBUG) << BIT_SHIFT_R_MAC_DEBUG)
- #define BITS_R_MAC_DEBUG (BIT_MASK_R_MAC_DEBUG << BIT_SHIFT_R_MAC_DEBUG)
- #define BIT_CLEAR_R_MAC_DEBUG(x) ((x) & (~BITS_R_MAC_DEBUG))
- #define BIT_GET_R_MAC_DEBUG(x) \
- (((x) >> BIT_SHIFT_R_MAC_DEBUG) & BIT_MASK_R_MAC_DEBUG)
- #define BIT_SET_R_MAC_DEBUG(x, v) \
- (BIT_CLEAR_R_MAC_DEBUG(x) | BIT_R_MAC_DEBUG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TXCMD_INFO_FOR_RSP_PKT (Offset 0x07E4) */
- #define BIT_SHIFT_R_MAC_DBG_SHIFT 8
- #define BIT_MASK_R_MAC_DBG_SHIFT 0x7
- #define BIT_R_MAC_DBG_SHIFT(x) \
- (((x) & BIT_MASK_R_MAC_DBG_SHIFT) << BIT_SHIFT_R_MAC_DBG_SHIFT)
- #define BITS_R_MAC_DBG_SHIFT \
- (BIT_MASK_R_MAC_DBG_SHIFT << BIT_SHIFT_R_MAC_DBG_SHIFT)
- #define BIT_CLEAR_R_MAC_DBG_SHIFT(x) ((x) & (~BITS_R_MAC_DBG_SHIFT))
- #define BIT_GET_R_MAC_DBG_SHIFT(x) \
- (((x) >> BIT_SHIFT_R_MAC_DBG_SHIFT) & BIT_MASK_R_MAC_DBG_SHIFT)
- #define BIT_SET_R_MAC_DBG_SHIFT(x, v) \
- (BIT_CLEAR_R_MAC_DBG_SHIFT(x) | BIT_R_MAC_DBG_SHIFT(v))
- #define BIT_SHIFT_R_MAC_DBG_SEL 0
- #define BIT_MASK_R_MAC_DBG_SEL 0x3
- #define BIT_R_MAC_DBG_SEL(x) \
- (((x) & BIT_MASK_R_MAC_DBG_SEL) << BIT_SHIFT_R_MAC_DBG_SEL)
- #define BITS_R_MAC_DBG_SEL (BIT_MASK_R_MAC_DBG_SEL << BIT_SHIFT_R_MAC_DBG_SEL)
- #define BIT_CLEAR_R_MAC_DBG_SEL(x) ((x) & (~BITS_R_MAC_DBG_SEL))
- #define BIT_GET_R_MAC_DBG_SEL(x) \
- (((x) >> BIT_SHIFT_R_MAC_DBG_SEL) & BIT_MASK_R_MAC_DBG_SEL)
- #define BIT_SET_R_MAC_DBG_SEL(x, v) \
- (BIT_CLEAR_R_MAC_DBG_SEL(x) | BIT_R_MAC_DBG_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXCMD_INFO_FOR_RSP_PKT_1 (Offset 0x07E8) */
- #define BIT_SHIFT_R_MAC_DEBUG_1 0
- #define BIT_MASK_R_MAC_DEBUG_1 0xffffffffL
- #define BIT_R_MAC_DEBUG_1(x) \
- (((x) & BIT_MASK_R_MAC_DEBUG_1) << BIT_SHIFT_R_MAC_DEBUG_1)
- #define BITS_R_MAC_DEBUG_1 (BIT_MASK_R_MAC_DEBUG_1 << BIT_SHIFT_R_MAC_DEBUG_1)
- #define BIT_CLEAR_R_MAC_DEBUG_1(x) ((x) & (~BITS_R_MAC_DEBUG_1))
- #define BIT_GET_R_MAC_DEBUG_1(x) \
- (((x) >> BIT_SHIFT_R_MAC_DEBUG_1) & BIT_MASK_R_MAC_DEBUG_1)
- #define BIT_SET_R_MAC_DEBUG_1(x, v) \
- (BIT_CLEAR_R_MAC_DEBUG_1(x) | BIT_R_MAC_DEBUG_1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WSEC_OPTION (Offset 0x07EC) */
- #define BIT_RXDEC_BM_MGNT BIT(22)
- #define BIT_TXENC_BM_MGNT BIT(21)
- #define BIT_RXDEC_UNI_MGNT BIT(20)
- #define BIT_TXENC_UNI_MGNT BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SEC_OPT_V2 (Offset 0x07EC) */
- #define BIT_MASK_IV BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WSEC_OPTION (Offset 0x07EC) */
- #define BIT_WMAC_SEC_MASKIV BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SEC_OPT_V2 (Offset 0x07EC) */
- #define BIT_EIVL_ENDIAN BIT(17)
- #define BIT_EIVH_ENDIAN BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WSEC_OPTION (Offset 0x07EC) */
- #define BIT_SHIFT_WMAC_SEC_PN_SEL 16
- #define BIT_MASK_WMAC_SEC_PN_SEL 0x3
- #define BIT_WMAC_SEC_PN_SEL(x) \
- (((x) & BIT_MASK_WMAC_SEC_PN_SEL) << BIT_SHIFT_WMAC_SEC_PN_SEL)
- #define BITS_WMAC_SEC_PN_SEL \
- (BIT_MASK_WMAC_SEC_PN_SEL << BIT_SHIFT_WMAC_SEC_PN_SEL)
- #define BIT_CLEAR_WMAC_SEC_PN_SEL(x) ((x) & (~BITS_WMAC_SEC_PN_SEL))
- #define BIT_GET_WMAC_SEC_PN_SEL(x) \
- (((x) >> BIT_SHIFT_WMAC_SEC_PN_SEL) & BIT_MASK_WMAC_SEC_PN_SEL)
- #define BIT_SET_WMAC_SEC_PN_SEL(x, v) \
- (BIT_CLEAR_WMAC_SEC_PN_SEL(x) | BIT_WMAC_SEC_PN_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WSEC_OPTION (Offset 0x07EC) */
- #define BIT_SHIFT_BT_TIME_CNT 0
- #define BIT_MASK_BT_TIME_CNT 0xff
- #define BIT_BT_TIME_CNT(x) \
- (((x) & BIT_MASK_BT_TIME_CNT) << BIT_SHIFT_BT_TIME_CNT)
- #define BITS_BT_TIME_CNT (BIT_MASK_BT_TIME_CNT << BIT_SHIFT_BT_TIME_CNT)
- #define BIT_CLEAR_BT_TIME_CNT(x) ((x) & (~BITS_BT_TIME_CNT))
- #define BIT_GET_BT_TIME_CNT(x) \
- (((x) >> BIT_SHIFT_BT_TIME_CNT) & BIT_MASK_BT_TIME_CNT)
- #define BIT_SET_BT_TIME_CNT(x, v) \
- (BIT_CLEAR_BT_TIME_CNT(x) | BIT_BT_TIME_CNT(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RTS_ADDRESS_0 (Offset 0x07F0) */
- #define BIT_SHIFT_R_WMAC_RTS_ADDR0 0
- #define BIT_MASK_R_WMAC_RTS_ADDR0 0xffffffffffffL
- #define BIT_R_WMAC_RTS_ADDR0(x) \
- (((x) & BIT_MASK_R_WMAC_RTS_ADDR0) << BIT_SHIFT_R_WMAC_RTS_ADDR0)
- #define BITS_R_WMAC_RTS_ADDR0 \
- (BIT_MASK_R_WMAC_RTS_ADDR0 << BIT_SHIFT_R_WMAC_RTS_ADDR0)
- #define BIT_CLEAR_R_WMAC_RTS_ADDR0(x) ((x) & (~BITS_R_WMAC_RTS_ADDR0))
- #define BIT_GET_R_WMAC_RTS_ADDR0(x) \
- (((x) >> BIT_SHIFT_R_WMAC_RTS_ADDR0) & BIT_MASK_R_WMAC_RTS_ADDR0)
- #define BIT_SET_R_WMAC_RTS_ADDR0(x, v) \
- (BIT_CLEAR_R_WMAC_RTS_ADDR0(x) | BIT_R_WMAC_RTS_ADDR0(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RTS_ADDR0 (Offset 0x07F0) */
- #define BIT_SHIFT_RTS_ADDR0 0
- #define BIT_MASK_RTS_ADDR0 0xffffffffffffL
- #define BIT_RTS_ADDR0(x) (((x) & BIT_MASK_RTS_ADDR0) << BIT_SHIFT_RTS_ADDR0)
- #define BITS_RTS_ADDR0 (BIT_MASK_RTS_ADDR0 << BIT_SHIFT_RTS_ADDR0)
- #define BIT_CLEAR_RTS_ADDR0(x) ((x) & (~BITS_RTS_ADDR0))
- #define BIT_GET_RTS_ADDR0(x) (((x) >> BIT_SHIFT_RTS_ADDR0) & BIT_MASK_RTS_ADDR0)
- #define BIT_SET_RTS_ADDR0(x, v) (BIT_CLEAR_RTS_ADDR0(x) | BIT_RTS_ADDR0(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RTS_ADDRESS_1 (Offset 0x07F8) */
- #define BIT_SHIFT_R_WMAC_RTS_ADDR1 0
- #define BIT_MASK_R_WMAC_RTS_ADDR1 0xffffffffffffL
- #define BIT_R_WMAC_RTS_ADDR1(x) \
- (((x) & BIT_MASK_R_WMAC_RTS_ADDR1) << BIT_SHIFT_R_WMAC_RTS_ADDR1)
- #define BITS_R_WMAC_RTS_ADDR1 \
- (BIT_MASK_R_WMAC_RTS_ADDR1 << BIT_SHIFT_R_WMAC_RTS_ADDR1)
- #define BIT_CLEAR_R_WMAC_RTS_ADDR1(x) ((x) & (~BITS_R_WMAC_RTS_ADDR1))
- #define BIT_GET_R_WMAC_RTS_ADDR1(x) \
- (((x) >> BIT_SHIFT_R_WMAC_RTS_ADDR1) & BIT_MASK_R_WMAC_RTS_ADDR1)
- #define BIT_SET_R_WMAC_RTS_ADDR1(x, v) \
- (BIT_CLEAR_R_WMAC_RTS_ADDR1(x) | BIT_R_WMAC_RTS_ADDR1(v))
- #endif
- #if (HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RTS_ADDR1 (Offset 0x07F8) */
- #define BIT_SHIFT_RTS_ADDR1 0
- #define BIT_MASK_RTS_ADDR1 0xffffffffffffL
- #define BIT_RTS_ADDR1(x) (((x) & BIT_MASK_RTS_ADDR1) << BIT_SHIFT_RTS_ADDR1)
- #define BITS_RTS_ADDR1 (BIT_MASK_RTS_ADDR1 << BIT_SHIFT_RTS_ADDR1)
- #define BIT_CLEAR_RTS_ADDR1(x) ((x) & (~BITS_RTS_ADDR1))
- #define BIT_GET_RTS_ADDR1(x) (((x) >> BIT_SHIFT_RTS_ADDR1) & BIT_MASK_RTS_ADDR1)
- #define BIT_SET_RTS_ADDR1(x, v) (BIT_CLEAR_RTS_ADDR1(x) | BIT_RTS_ADDR1(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG3 (Offset 0x1000) */
- #define BIT_FEN_BB_GLB_RSTN_V1 BIT(17)
- #define BIT_FEN_BBRSTB_V1 BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_CFG3 (Offset 0x1000) */
- #define BIT_PWC_MA33V BIT(15)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG3 (Offset 0x1000) */
- #define BIT_PWC_EV25V_1 BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SYS_CFG3 (Offset 0x1000) */
- #define BIT_PWC_MA12V BIT(14)
- #define BIT_PWC_MD12V BIT(13)
- #define BIT_PWC_PD12V BIT(12)
- #define BIT_PWC_UD12V BIT(11)
- #define BIT_ISO_MA2MD BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_OCP_L BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_OCP_L_0 BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_POWOCP_L BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_CF_L_V2 28
- #define BIT_MASK_CF_L_V2 0x3
- #define BIT_CF_L_V2(x) (((x) & BIT_MASK_CF_L_V2) << BIT_SHIFT_CF_L_V2)
- #define BITS_CF_L_V2 (BIT_MASK_CF_L_V2 << BIT_SHIFT_CF_L_V2)
- #define BIT_CLEAR_CF_L_V2(x) ((x) & (~BITS_CF_L_V2))
- #define BIT_GET_CF_L_V2(x) (((x) >> BIT_SHIFT_CF_L_V2) & BIT_MASK_CF_L_V2)
- #define BIT_SET_CF_L_V2(x, v) (BIT_CLEAR_CF_L_V2(x) | BIT_CF_L_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_CF_L_1_0 28
- #define BIT_MASK_CF_L_1_0 0x3
- #define BIT_CF_L_1_0(x) (((x) & BIT_MASK_CF_L_1_0) << BIT_SHIFT_CF_L_1_0)
- #define BITS_CF_L_1_0 (BIT_MASK_CF_L_1_0 << BIT_SHIFT_CF_L_1_0)
- #define BIT_CLEAR_CF_L_1_0(x) ((x) & (~BITS_CF_L_1_0))
- #define BIT_GET_CF_L_1_0(x) (((x) >> BIT_SHIFT_CF_L_1_0) & BIT_MASK_CF_L_1_0)
- #define BIT_SET_CF_L_1_0(x, v) (BIT_CLEAR_CF_L_1_0(x) | BIT_CF_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_CFC_L_V2 26
- #define BIT_MASK_CFC_L_V2 0x3
- #define BIT_CFC_L_V2(x) (((x) & BIT_MASK_CFC_L_V2) << BIT_SHIFT_CFC_L_V2)
- #define BITS_CFC_L_V2 (BIT_MASK_CFC_L_V2 << BIT_SHIFT_CFC_L_V2)
- #define BIT_CLEAR_CFC_L_V2(x) ((x) & (~BITS_CFC_L_V2))
- #define BIT_GET_CFC_L_V2(x) (((x) >> BIT_SHIFT_CFC_L_V2) & BIT_MASK_CFC_L_V2)
- #define BIT_SET_CFC_L_V2(x, v) (BIT_CLEAR_CFC_L_V2(x) | BIT_CFC_L_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_CFC_L_1_0 26
- #define BIT_MASK_CFC_L_1_0 0x3
- #define BIT_CFC_L_1_0(x) (((x) & BIT_MASK_CFC_L_1_0) << BIT_SHIFT_CFC_L_1_0)
- #define BITS_CFC_L_1_0 (BIT_MASK_CFC_L_1_0 << BIT_SHIFT_CFC_L_1_0)
- #define BIT_CLEAR_CFC_L_1_0(x) ((x) & (~BITS_CFC_L_1_0))
- #define BIT_GET_CFC_L_1_0(x) (((x) >> BIT_SHIFT_CFC_L_1_0) & BIT_MASK_CFC_L_1_0)
- #define BIT_SET_CFC_L_1_0(x, v) (BIT_CLEAR_CFC_L_1_0(x) | BIT_CFC_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_R3_L_V2 24
- #define BIT_MASK_R3_L_V2 0x3
- #define BIT_R3_L_V2(x) (((x) & BIT_MASK_R3_L_V2) << BIT_SHIFT_R3_L_V2)
- #define BITS_R3_L_V2 (BIT_MASK_R3_L_V2 << BIT_SHIFT_R3_L_V2)
- #define BIT_CLEAR_R3_L_V2(x) ((x) & (~BITS_R3_L_V2))
- #define BIT_GET_R3_L_V2(x) (((x) >> BIT_SHIFT_R3_L_V2) & BIT_MASK_R3_L_V2)
- #define BIT_SET_R3_L_V2(x, v) (BIT_CLEAR_R3_L_V2(x) | BIT_R3_L_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_R3_L_1_0 24
- #define BIT_MASK_R3_L_1_0 0x3
- #define BIT_R3_L_1_0(x) (((x) & BIT_MASK_R3_L_1_0) << BIT_SHIFT_R3_L_1_0)
- #define BITS_R3_L_1_0 (BIT_MASK_R3_L_1_0 << BIT_SHIFT_R3_L_1_0)
- #define BIT_CLEAR_R3_L_1_0(x) ((x) & (~BITS_R3_L_1_0))
- #define BIT_GET_R3_L_1_0(x) (((x) >> BIT_SHIFT_R3_L_1_0) & BIT_MASK_R3_L_1_0)
- #define BIT_SET_R3_L_1_0(x, v) (BIT_CLEAR_R3_L_1_0(x) | BIT_R3_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_R2_L 22
- #define BIT_MASK_R2_L 0x3
- #define BIT_R2_L(x) (((x) & BIT_MASK_R2_L) << BIT_SHIFT_R2_L)
- #define BITS_R2_L (BIT_MASK_R2_L << BIT_SHIFT_R2_L)
- #define BIT_CLEAR_R2_L(x) ((x) & (~BITS_R2_L))
- #define BIT_GET_R2_L(x) (((x) >> BIT_SHIFT_R2_L) & BIT_MASK_R2_L)
- #define BIT_SET_R2_L(x, v) (BIT_CLEAR_R2_L(x) | BIT_R2_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_R2_L_1_0 22
- #define BIT_MASK_R2_L_1_0 0x3
- #define BIT_R2_L_1_0(x) (((x) & BIT_MASK_R2_L_1_0) << BIT_SHIFT_R2_L_1_0)
- #define BITS_R2_L_1_0 (BIT_MASK_R2_L_1_0 << BIT_SHIFT_R2_L_1_0)
- #define BIT_CLEAR_R2_L_1_0(x) ((x) & (~BITS_R2_L_1_0))
- #define BIT_GET_R2_L_1_0(x) (((x) >> BIT_SHIFT_R2_L_1_0) & BIT_MASK_R2_L_1_0)
- #define BIT_SET_R2_L_1_0(x, v) (BIT_CLEAR_R2_L_1_0(x) | BIT_R2_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_R1_L 20
- #define BIT_MASK_R1_L 0x3
- #define BIT_R1_L(x) (((x) & BIT_MASK_R1_L) << BIT_SHIFT_R1_L)
- #define BITS_R1_L (BIT_MASK_R1_L << BIT_SHIFT_R1_L)
- #define BIT_CLEAR_R1_L(x) ((x) & (~BITS_R1_L))
- #define BIT_GET_R1_L(x) (((x) >> BIT_SHIFT_R1_L) & BIT_MASK_R1_L)
- #define BIT_SET_R1_L(x, v) (BIT_CLEAR_R1_L(x) | BIT_R1_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_R1_L_1_0 20
- #define BIT_MASK_R1_L_1_0 0x3
- #define BIT_R1_L_1_0(x) (((x) & BIT_MASK_R1_L_1_0) << BIT_SHIFT_R1_L_1_0)
- #define BITS_R1_L_1_0 (BIT_MASK_R1_L_1_0 << BIT_SHIFT_R1_L_1_0)
- #define BIT_CLEAR_R1_L_1_0(x) ((x) & (~BITS_R1_L_1_0))
- #define BIT_GET_R1_L_1_0(x) (((x) >> BIT_SHIFT_R1_L_1_0) & BIT_MASK_R1_L_1_0)
- #define BIT_SET_R1_L_1_0(x, v) (BIT_CLEAR_R1_L_1_0(x) | BIT_R1_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_C3_L 18
- #define BIT_MASK_C3_L 0x3
- #define BIT_C3_L(x) (((x) & BIT_MASK_C3_L) << BIT_SHIFT_C3_L)
- #define BITS_C3_L (BIT_MASK_C3_L << BIT_SHIFT_C3_L)
- #define BIT_CLEAR_C3_L(x) ((x) & (~BITS_C3_L))
- #define BIT_GET_C3_L(x) (((x) >> BIT_SHIFT_C3_L) & BIT_MASK_C3_L)
- #define BIT_SET_C3_L(x, v) (BIT_CLEAR_C3_L(x) | BIT_C3_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_C3_L_1_0 18
- #define BIT_MASK_C3_L_1_0 0x3
- #define BIT_C3_L_1_0(x) (((x) & BIT_MASK_C3_L_1_0) << BIT_SHIFT_C3_L_1_0)
- #define BITS_C3_L_1_0 (BIT_MASK_C3_L_1_0 << BIT_SHIFT_C3_L_1_0)
- #define BIT_CLEAR_C3_L_1_0(x) ((x) & (~BITS_C3_L_1_0))
- #define BIT_GET_C3_L_1_0(x) (((x) >> BIT_SHIFT_C3_L_1_0) & BIT_MASK_C3_L_1_0)
- #define BIT_SET_C3_L_1_0(x, v) (BIT_CLEAR_C3_L_1_0(x) | BIT_C3_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_C2_L 16
- #define BIT_MASK_C2_L 0x3
- #define BIT_C2_L(x) (((x) & BIT_MASK_C2_L) << BIT_SHIFT_C2_L)
- #define BITS_C2_L (BIT_MASK_C2_L << BIT_SHIFT_C2_L)
- #define BIT_CLEAR_C2_L(x) ((x) & (~BITS_C2_L))
- #define BIT_GET_C2_L(x) (((x) >> BIT_SHIFT_C2_L) & BIT_MASK_C2_L)
- #define BIT_SET_C2_L(x, v) (BIT_CLEAR_C2_L(x) | BIT_C2_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_C2_L_1_0 16
- #define BIT_MASK_C2_L_1_0 0x3
- #define BIT_C2_L_1_0(x) (((x) & BIT_MASK_C2_L_1_0) << BIT_SHIFT_C2_L_1_0)
- #define BITS_C2_L_1_0 (BIT_MASK_C2_L_1_0 << BIT_SHIFT_C2_L_1_0)
- #define BIT_CLEAR_C2_L_1_0(x) ((x) & (~BITS_C2_L_1_0))
- #define BIT_GET_C2_L_1_0(x) (((x) >> BIT_SHIFT_C2_L_1_0) & BIT_MASK_C2_L_1_0)
- #define BIT_SET_C2_L_1_0(x, v) (BIT_CLEAR_C2_L_1_0(x) | BIT_C2_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_C1_L_V2 14
- #define BIT_MASK_C1_L_V2 0x3
- #define BIT_C1_L_V2(x) (((x) & BIT_MASK_C1_L_V2) << BIT_SHIFT_C1_L_V2)
- #define BITS_C1_L_V2 (BIT_MASK_C1_L_V2 << BIT_SHIFT_C1_L_V2)
- #define BIT_CLEAR_C1_L_V2(x) ((x) & (~BITS_C1_L_V2))
- #define BIT_GET_C1_L_V2(x) (((x) >> BIT_SHIFT_C1_L_V2) & BIT_MASK_C1_L_V2)
- #define BIT_SET_C1_L_V2(x, v) (BIT_CLEAR_C1_L_V2(x) | BIT_C1_L_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_C1_L_1_0 14
- #define BIT_MASK_C1_L_1_0 0x3
- #define BIT_C1_L_1_0(x) (((x) & BIT_MASK_C1_L_1_0) << BIT_SHIFT_C1_L_1_0)
- #define BITS_C1_L_1_0 (BIT_MASK_C1_L_1_0 << BIT_SHIFT_C1_L_1_0)
- #define BIT_CLEAR_C1_L_1_0(x) ((x) & (~BITS_C1_L_1_0))
- #define BIT_GET_C1_L_1_0(x) (((x) >> BIT_SHIFT_C1_L_1_0) & BIT_MASK_C1_L_1_0)
- #define BIT_SET_C1_L_1_0(x, v) (BIT_CLEAR_C1_L_1_0(x) | BIT_C1_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_REG_TYPE_L_V2 BIT(13)
- #define BIT_REG_PWM_L BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_V15ADJ_L 9
- #define BIT_MASK_V15ADJ_L 0x7
- #define BIT_V15ADJ_L(x) (((x) & BIT_MASK_V15ADJ_L) << BIT_SHIFT_V15ADJ_L)
- #define BITS_V15ADJ_L (BIT_MASK_V15ADJ_L << BIT_SHIFT_V15ADJ_L)
- #define BIT_CLEAR_V15ADJ_L(x) ((x) & (~BITS_V15ADJ_L))
- #define BIT_GET_V15ADJ_L(x) (((x) >> BIT_SHIFT_V15ADJ_L) & BIT_MASK_V15ADJ_L)
- #define BIT_SET_V15ADJ_L(x, v) (BIT_CLEAR_V15ADJ_L(x) | BIT_V15ADJ_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_V15ADJ_L_2_0 9
- #define BIT_MASK_V15ADJ_L_2_0 0x7
- #define BIT_V15ADJ_L_2_0(x) \
- (((x) & BIT_MASK_V15ADJ_L_2_0) << BIT_SHIFT_V15ADJ_L_2_0)
- #define BITS_V15ADJ_L_2_0 (BIT_MASK_V15ADJ_L_2_0 << BIT_SHIFT_V15ADJ_L_2_0)
- #define BIT_CLEAR_V15ADJ_L_2_0(x) ((x) & (~BITS_V15ADJ_L_2_0))
- #define BIT_GET_V15ADJ_L_2_0(x) \
- (((x) >> BIT_SHIFT_V15ADJ_L_2_0) & BIT_MASK_V15ADJ_L_2_0)
- #define BIT_SET_V15ADJ_L_2_0(x, v) \
- (BIT_CLEAR_V15ADJ_L_2_0(x) | BIT_V15ADJ_L_2_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_IN_L 6
- #define BIT_MASK_IN_L 0x7
- #define BIT_IN_L(x) (((x) & BIT_MASK_IN_L) << BIT_SHIFT_IN_L)
- #define BITS_IN_L (BIT_MASK_IN_L << BIT_SHIFT_IN_L)
- #define BIT_CLEAR_IN_L(x) ((x) & (~BITS_IN_L))
- #define BIT_GET_IN_L(x) (((x) >> BIT_SHIFT_IN_L) & BIT_MASK_IN_L)
- #define BIT_SET_IN_L(x, v) (BIT_CLEAR_IN_L(x) | BIT_IN_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_IN_L_2_0 6
- #define BIT_MASK_IN_L_2_0 0x7
- #define BIT_IN_L_2_0(x) (((x) & BIT_MASK_IN_L_2_0) << BIT_SHIFT_IN_L_2_0)
- #define BITS_IN_L_2_0 (BIT_MASK_IN_L_2_0 << BIT_SHIFT_IN_L_2_0)
- #define BIT_CLEAR_IN_L_2_0(x) ((x) & (~BITS_IN_L_2_0))
- #define BIT_GET_IN_L_2_0(x) (((x) >> BIT_SHIFT_IN_L_2_0) & BIT_MASK_IN_L_2_0)
- #define BIT_SET_IN_L_2_0(x, v) (BIT_CLEAR_IN_L_2_0(x) | BIT_IN_L_2_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_STD_L 4
- #define BIT_MASK_STD_L 0x3
- #define BIT_STD_L(x) (((x) & BIT_MASK_STD_L) << BIT_SHIFT_STD_L)
- #define BITS_STD_L (BIT_MASK_STD_L << BIT_SHIFT_STD_L)
- #define BIT_CLEAR_STD_L(x) ((x) & (~BITS_STD_L))
- #define BIT_GET_STD_L(x) (((x) >> BIT_SHIFT_STD_L) & BIT_MASK_STD_L)
- #define BIT_SET_STD_L(x, v) (BIT_CLEAR_STD_L(x) | BIT_STD_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_STD_L_1_0 4
- #define BIT_MASK_STD_L_1_0 0x3
- #define BIT_STD_L_1_0(x) (((x) & BIT_MASK_STD_L_1_0) << BIT_SHIFT_STD_L_1_0)
- #define BITS_STD_L_1_0 (BIT_MASK_STD_L_1_0 << BIT_SHIFT_STD_L_1_0)
- #define BIT_CLEAR_STD_L_1_0(x) ((x) & (~BITS_STD_L_1_0))
- #define BIT_GET_STD_L_1_0(x) (((x) >> BIT_SHIFT_STD_L_1_0) & BIT_MASK_STD_L_1_0)
- #define BIT_SET_STD_L_1_0(x, v) (BIT_CLEAR_STD_L_1_0(x) | BIT_STD_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_VOL_L 0
- #define BIT_MASK_VOL_L 0xf
- #define BIT_VOL_L(x) (((x) & BIT_MASK_VOL_L) << BIT_SHIFT_VOL_L)
- #define BITS_VOL_L (BIT_MASK_VOL_L << BIT_SHIFT_VOL_L)
- #define BIT_CLEAR_VOL_L(x) ((x) & (~BITS_VOL_L))
- #define BIT_GET_VOL_L(x) (((x) >> BIT_SHIFT_VOL_L) & BIT_MASK_VOL_L)
- #define BIT_SET_VOL_L(x, v) (BIT_CLEAR_VOL_L(x) | BIT_VOL_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_0 (Offset 0x1010) */
- #define BIT_SHIFT_VOL_L_3_0 0
- #define BIT_MASK_VOL_L_3_0 0xf
- #define BIT_VOL_L_3_0(x) (((x) & BIT_MASK_VOL_L_3_0) << BIT_SHIFT_VOL_L_3_0)
- #define BITS_VOL_L_3_0 (BIT_MASK_VOL_L_3_0 << BIT_SHIFT_VOL_L_3_0)
- #define BIT_CLEAR_VOL_L_3_0(x) ((x) & (~BITS_VOL_L_3_0))
- #define BIT_GET_VOL_L_3_0(x) (((x) >> BIT_SHIFT_VOL_L_3_0) & BIT_MASK_VOL_L_3_0)
- #define BIT_SET_VOL_L_3_0(x, v) (BIT_CLEAR_VOL_L_3_0(x) | BIT_VOL_L_3_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_OCP_L_PFM 29
- #define BIT_MASK_OCP_L_PFM 0x7
- #define BIT_OCP_L_PFM(x) (((x) & BIT_MASK_OCP_L_PFM) << BIT_SHIFT_OCP_L_PFM)
- #define BITS_OCP_L_PFM (BIT_MASK_OCP_L_PFM << BIT_SHIFT_OCP_L_PFM)
- #define BIT_CLEAR_OCP_L_PFM(x) ((x) & (~BITS_OCP_L_PFM))
- #define BIT_GET_OCP_L_PFM(x) (((x) >> BIT_SHIFT_OCP_L_PFM) & BIT_MASK_OCP_L_PFM)
- #define BIT_SET_OCP_L_PFM(x, v) (BIT_CLEAR_OCP_L_PFM(x) | BIT_OCP_L_PFM(v))
- #define BIT_SHIFT_CFC_L_PFM 27
- #define BIT_MASK_CFC_L_PFM 0x3
- #define BIT_CFC_L_PFM(x) (((x) & BIT_MASK_CFC_L_PFM) << BIT_SHIFT_CFC_L_PFM)
- #define BITS_CFC_L_PFM (BIT_MASK_CFC_L_PFM << BIT_SHIFT_CFC_L_PFM)
- #define BIT_CLEAR_CFC_L_PFM(x) ((x) & (~BITS_CFC_L_PFM))
- #define BIT_GET_CFC_L_PFM(x) (((x) >> BIT_SHIFT_CFC_L_PFM) & BIT_MASK_CFC_L_PFM)
- #define BIT_SET_CFC_L_PFM(x, v) (BIT_CLEAR_CFC_L_PFM(x) | BIT_CFC_L_PFM(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_REG_FREQ_L_V1 20
- #define BIT_MASK_REG_FREQ_L_V1 0x7
- #define BIT_REG_FREQ_L_V1(x) \
- (((x) & BIT_MASK_REG_FREQ_L_V1) << BIT_SHIFT_REG_FREQ_L_V1)
- #define BITS_REG_FREQ_L_V1 (BIT_MASK_REG_FREQ_L_V1 << BIT_SHIFT_REG_FREQ_L_V1)
- #define BIT_CLEAR_REG_FREQ_L_V1(x) ((x) & (~BITS_REG_FREQ_L_V1))
- #define BIT_GET_REG_FREQ_L_V1(x) \
- (((x) >> BIT_SHIFT_REG_FREQ_L_V1) & BIT_MASK_REG_FREQ_L_V1)
- #define BIT_SET_REG_FREQ_L_V1(x, v) \
- (BIT_CLEAR_REG_FREQ_L_V1(x) | BIT_REG_FREQ_L_V1(v))
- #define BIT_EN_DUTY BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_REG_MODE_V2 17
- #define BIT_MASK_REG_MODE_V2 0x3
- #define BIT_REG_MODE_V2(x) \
- (((x) & BIT_MASK_REG_MODE_V2) << BIT_SHIFT_REG_MODE_V2)
- #define BITS_REG_MODE_V2 (BIT_MASK_REG_MODE_V2 << BIT_SHIFT_REG_MODE_V2)
- #define BIT_CLEAR_REG_MODE_V2(x) ((x) & (~BITS_REG_MODE_V2))
- #define BIT_GET_REG_MODE_V2(x) \
- (((x) >> BIT_SHIFT_REG_MODE_V2) & BIT_MASK_REG_MODE_V2)
- #define BIT_SET_REG_MODE_V2(x, v) \
- (BIT_CLEAR_REG_MODE_V2(x) | BIT_REG_MODE_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_REG_MOS_HALF 17
- #define BIT_MASK_REG_MOS_HALF 0x3
- #define BIT_REG_MOS_HALF(x) \
- (((x) & BIT_MASK_REG_MOS_HALF) << BIT_SHIFT_REG_MOS_HALF)
- #define BITS_REG_MOS_HALF (BIT_MASK_REG_MOS_HALF << BIT_SHIFT_REG_MOS_HALF)
- #define BIT_CLEAR_REG_MOS_HALF(x) ((x) & (~BITS_REG_MOS_HALF))
- #define BIT_GET_REG_MOS_HALF(x) \
- (((x) >> BIT_SHIFT_REG_MOS_HALF) & BIT_MASK_REG_MOS_HALF)
- #define BIT_SET_REG_MOS_HALF(x, v) \
- (BIT_CLEAR_REG_MOS_HALF(x) | BIT_REG_MOS_HALF(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_EN_SP BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_REG_AUTO_L_V2 BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_REG_AUTO_L_V1 BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_REG_LDOF_L_V2 BIT(14)
- #define BIT_REG_OCPS_L_V2 BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_VO15_V1P05_H BIT(12)
- #define BIT_ARENB_L_V2 BIT(11)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_ARENB_L_V1 BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_TBOX_L1_V2 9
- #define BIT_MASK_TBOX_L1_V2 0x3
- #define BIT_TBOX_L1_V2(x) (((x) & BIT_MASK_TBOX_L1_V2) << BIT_SHIFT_TBOX_L1_V2)
- #define BITS_TBOX_L1_V2 (BIT_MASK_TBOX_L1_V2 << BIT_SHIFT_TBOX_L1_V2)
- #define BIT_CLEAR_TBOX_L1_V2(x) ((x) & (~BITS_TBOX_L1_V2))
- #define BIT_GET_TBOX_L1_V2(x) \
- (((x) >> BIT_SHIFT_TBOX_L1_V2) & BIT_MASK_TBOX_L1_V2)
- #define BIT_SET_TBOX_L1_V2(x, v) (BIT_CLEAR_TBOX_L1_V2(x) | BIT_TBOX_L1_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_TBOX_L1_1_0 9
- #define BIT_MASK_TBOX_L1_1_0 0x3
- #define BIT_TBOX_L1_1_0(x) \
- (((x) & BIT_MASK_TBOX_L1_1_0) << BIT_SHIFT_TBOX_L1_1_0)
- #define BITS_TBOX_L1_1_0 (BIT_MASK_TBOX_L1_1_0 << BIT_SHIFT_TBOX_L1_1_0)
- #define BIT_CLEAR_TBOX_L1_1_0(x) ((x) & (~BITS_TBOX_L1_1_0))
- #define BIT_GET_TBOX_L1_1_0(x) \
- (((x) >> BIT_SHIFT_TBOX_L1_1_0) & BIT_MASK_TBOX_L1_1_0)
- #define BIT_SET_TBOX_L1_1_0(x, v) \
- (BIT_CLEAR_TBOX_L1_1_0(x) | BIT_TBOX_L1_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_REG_DELAY_L 7
- #define BIT_MASK_REG_DELAY_L 0x3
- #define BIT_REG_DELAY_L(x) \
- (((x) & BIT_MASK_REG_DELAY_L) << BIT_SHIFT_REG_DELAY_L)
- #define BITS_REG_DELAY_L (BIT_MASK_REG_DELAY_L << BIT_SHIFT_REG_DELAY_L)
- #define BIT_CLEAR_REG_DELAY_L(x) ((x) & (~BITS_REG_DELAY_L))
- #define BIT_GET_REG_DELAY_L(x) \
- (((x) >> BIT_SHIFT_REG_DELAY_L) & BIT_MASK_REG_DELAY_L)
- #define BIT_SET_REG_DELAY_L(x, v) \
- (BIT_CLEAR_REG_DELAY_L(x) | BIT_REG_DELAY_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_REG_DELAY_L_1_0 7
- #define BIT_MASK_REG_DELAY_L_1_0 0x3
- #define BIT_REG_DELAY_L_1_0(x) \
- (((x) & BIT_MASK_REG_DELAY_L_1_0) << BIT_SHIFT_REG_DELAY_L_1_0)
- #define BITS_REG_DELAY_L_1_0 \
- (BIT_MASK_REG_DELAY_L_1_0 << BIT_SHIFT_REG_DELAY_L_1_0)
- #define BIT_CLEAR_REG_DELAY_L_1_0(x) ((x) & (~BITS_REG_DELAY_L_1_0))
- #define BIT_GET_REG_DELAY_L_1_0(x) \
- (((x) >> BIT_SHIFT_REG_DELAY_L_1_0) & BIT_MASK_REG_DELAY_L_1_0)
- #define BIT_SET_REG_DELAY_L_1_0(x, v) \
- (BIT_CLEAR_REG_DELAY_L_1_0(x) | BIT_REG_DELAY_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_REG_CLAMP_D_L BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_REG_BYPASS_L_V2 BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_REG_BYPASS_L_V1 BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_REG_AUTOZCD_L BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_POW_ZCD_L_V2 BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_POW_ZCD_L_V1 BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_REG_HALF_L BIT(2)
- #define BIT_SHIFT_OCP_L_V2 0
- #define BIT_MASK_OCP_L_V2 0x3
- #define BIT_OCP_L_V2(x) (((x) & BIT_MASK_OCP_L_V2) << BIT_SHIFT_OCP_L_V2)
- #define BITS_OCP_L_V2 (BIT_MASK_OCP_L_V2 << BIT_SHIFT_OCP_L_V2)
- #define BIT_CLEAR_OCP_L_V2(x) ((x) & (~BITS_OCP_L_V2))
- #define BIT_GET_OCP_L_V2(x) (((x) >> BIT_SHIFT_OCP_L_V2) & BIT_MASK_OCP_L_V2)
- #define BIT_SET_OCP_L_V2(x, v) (BIT_CLEAR_OCP_L_V2(x) | BIT_OCP_L_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPARSW_MAC_1 (Offset 0x1014) */
- #define BIT_SHIFT_OCP_L_2_1 0
- #define BIT_MASK_OCP_L_2_1 0x3
- #define BIT_OCP_L_2_1(x) (((x) & BIT_MASK_OCP_L_2_1) << BIT_SHIFT_OCP_L_2_1)
- #define BITS_OCP_L_2_1 (BIT_MASK_OCP_L_2_1 << BIT_SHIFT_OCP_L_2_1)
- #define BIT_CLEAR_OCP_L_2_1(x) ((x) & (~BITS_OCP_L_2_1))
- #define BIT_GET_OCP_L_2_1(x) (((x) >> BIT_SHIFT_OCP_L_2_1) & BIT_MASK_OCP_L_2_1)
- #define BIT_SET_OCP_L_2_1(x, v) (BIT_CLEAR_OCP_L_2_1(x) | BIT_OCP_L_2_1(v))
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_LPF_C2_1_0 30
- #define BIT_MASK_LPF_C2_1_0 0x3
- #define BIT_LPF_C2_1_0(x) (((x) & BIT_MASK_LPF_C2_1_0) << BIT_SHIFT_LPF_C2_1_0)
- #define BITS_LPF_C2_1_0 (BIT_MASK_LPF_C2_1_0 << BIT_SHIFT_LPF_C2_1_0)
- #define BIT_CLEAR_LPF_C2_1_0(x) ((x) & (~BITS_LPF_C2_1_0))
- #define BIT_GET_LPF_C2_1_0(x) \
- (((x) >> BIT_SHIFT_LPF_C2_1_0) & BIT_MASK_LPF_C2_1_0)
- #define BIT_SET_LPF_C2_1_0(x, v) (BIT_CLEAR_LPF_C2_1_0(x) | BIT_LPF_C2_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_REG_LPF_R3 29
- #define BIT_MASK_REG_LPF_R3 0x7
- #define BIT_REG_LPF_R3(x) (((x) & BIT_MASK_REG_LPF_R3) << BIT_SHIFT_REG_LPF_R3)
- #define BITS_REG_LPF_R3 (BIT_MASK_REG_LPF_R3 << BIT_SHIFT_REG_LPF_R3)
- #define BIT_CLEAR_REG_LPF_R3(x) ((x) & (~BITS_REG_LPF_R3))
- #define BIT_GET_REG_LPF_R3(x) \
- (((x) >> BIT_SHIFT_REG_LPF_R3) & BIT_MASK_REG_LPF_R3)
- #define BIT_SET_REG_LPF_R3(x, v) (BIT_CLEAR_REG_LPF_R3(x) | BIT_REG_LPF_R3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_EN_XTAL_AAC_TRIG BIT(28)
- #define BIT_EN_XTAL_AAC BIT(27)
- #define BIT_EN_XTAL_AAC_DIGI BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_REG_LPF_R2 24
- #define BIT_MASK_REG_LPF_R2 0x1f
- #define BIT_REG_LPF_R2(x) (((x) & BIT_MASK_REG_LPF_R2) << BIT_SHIFT_REG_LPF_R2)
- #define BITS_REG_LPF_R2 (BIT_MASK_REG_LPF_R2 << BIT_SHIFT_REG_LPF_R2)
- #define BIT_CLEAR_REG_LPF_R2(x) ((x) & (~BITS_REG_LPF_R2))
- #define BIT_GET_REG_LPF_R2(x) \
- (((x) >> BIT_SHIFT_REG_LPF_R2) & BIT_MASK_REG_LPF_R2)
- #define BIT_SET_REG_LPF_R2(x, v) (BIT_CLEAR_REG_LPF_R2(x) | BIT_REG_LPF_R2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_LPF_C1_5_0 24
- #define BIT_MASK_LPF_C1_5_0 0x3f
- #define BIT_LPF_C1_5_0(x) (((x) & BIT_MASK_LPF_C1_5_0) << BIT_SHIFT_LPF_C1_5_0)
- #define BITS_LPF_C1_5_0 (BIT_MASK_LPF_C1_5_0 << BIT_SHIFT_LPF_C1_5_0)
- #define BIT_CLEAR_LPF_C1_5_0(x) ((x) & (~BITS_LPF_C1_5_0))
- #define BIT_GET_LPF_C1_5_0(x) \
- (((x) >> BIT_SHIFT_LPF_C1_5_0) & BIT_MASK_LPF_C1_5_0)
- #define BIT_SET_LPF_C1_5_0(x, v) (BIT_CLEAR_LPF_C1_5_0(x) | BIT_LPF_C1_5_0(v))
- #define BIT_LPF_TIEL BIT(23)
- #define BIT_LPF_TIEH BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_REG_LPF_C3 21
- #define BIT_MASK_REG_LPF_C3 0x7
- #define BIT_REG_LPF_C3(x) (((x) & BIT_MASK_REG_LPF_C3) << BIT_SHIFT_REG_LPF_C3)
- #define BITS_REG_LPF_C3 (BIT_MASK_REG_LPF_C3 << BIT_SHIFT_REG_LPF_C3)
- #define BIT_CLEAR_REG_LPF_C3(x) ((x) & (~BITS_REG_LPF_C3))
- #define BIT_GET_REG_LPF_C3(x) \
- (((x) >> BIT_SHIFT_REG_LPF_C3) & BIT_MASK_REG_LPF_C3)
- #define BIT_SET_REG_LPF_C3(x, v) (BIT_CLEAR_REG_LPF_C3(x) | BIT_REG_LPF_C3(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_LOCKDET_VREF_L_1_0 20
- #define BIT_MASK_LOCKDET_VREF_L_1_0 0x3
- #define BIT_LOCKDET_VREF_L_1_0(x) \
- (((x) & BIT_MASK_LOCKDET_VREF_L_1_0) << BIT_SHIFT_LOCKDET_VREF_L_1_0)
- #define BITS_LOCKDET_VREF_L_1_0 \
- (BIT_MASK_LOCKDET_VREF_L_1_0 << BIT_SHIFT_LOCKDET_VREF_L_1_0)
- #define BIT_CLEAR_LOCKDET_VREF_L_1_0(x) ((x) & (~BITS_LOCKDET_VREF_L_1_0))
- #define BIT_GET_LOCKDET_VREF_L_1_0(x) \
- (((x) >> BIT_SHIFT_LOCKDET_VREF_L_1_0) & BIT_MASK_LOCKDET_VREF_L_1_0)
- #define BIT_SET_LOCKDET_VREF_L_1_0(x, v) \
- (BIT_CLEAR_LOCKDET_VREF_L_1_0(x) | BIT_LOCKDET_VREF_L_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_REG_LPF_C2 18
- #define BIT_MASK_REG_LPF_C2 0x7
- #define BIT_REG_LPF_C2(x) (((x) & BIT_MASK_REG_LPF_C2) << BIT_SHIFT_REG_LPF_C2)
- #define BITS_REG_LPF_C2 (BIT_MASK_REG_LPF_C2 << BIT_SHIFT_REG_LPF_C2)
- #define BIT_CLEAR_REG_LPF_C2(x) ((x) & (~BITS_REG_LPF_C2))
- #define BIT_GET_REG_LPF_C2(x) \
- (((x) >> BIT_SHIFT_REG_LPF_C2) & BIT_MASK_REG_LPF_C2)
- #define BIT_SET_REG_LPF_C2(x, v) (BIT_CLEAR_REG_LPF_C2(x) | BIT_REG_LPF_C2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_LOCKDET_VREF_H_1_0 18
- #define BIT_MASK_LOCKDET_VREF_H_1_0 0x3
- #define BIT_LOCKDET_VREF_H_1_0(x) \
- (((x) & BIT_MASK_LOCKDET_VREF_H_1_0) << BIT_SHIFT_LOCKDET_VREF_H_1_0)
- #define BITS_LOCKDET_VREF_H_1_0 \
- (BIT_MASK_LOCKDET_VREF_H_1_0 << BIT_SHIFT_LOCKDET_VREF_H_1_0)
- #define BIT_CLEAR_LOCKDET_VREF_H_1_0(x) ((x) & (~BITS_LOCKDET_VREF_H_1_0))
- #define BIT_GET_LOCKDET_VREF_H_1_0(x) \
- (((x) >> BIT_SHIFT_LOCKDET_VREF_H_1_0) & BIT_MASK_LOCKDET_VREF_H_1_0)
- #define BIT_SET_LOCKDET_VREF_H_1_0(x, v) \
- (BIT_CLEAR_LOCKDET_VREF_H_1_0(x) | BIT_LOCKDET_VREF_H_1_0(v))
- #define BIT_SHIFT_LDO_SEL_1_0 16
- #define BIT_MASK_LDO_SEL_1_0 0x3
- #define BIT_LDO_SEL_1_0(x) \
- (((x) & BIT_MASK_LDO_SEL_1_0) << BIT_SHIFT_LDO_SEL_1_0)
- #define BITS_LDO_SEL_1_0 (BIT_MASK_LDO_SEL_1_0 << BIT_SHIFT_LDO_SEL_1_0)
- #define BIT_CLEAR_LDO_SEL_1_0(x) ((x) & (~BITS_LDO_SEL_1_0))
- #define BIT_GET_LDO_SEL_1_0(x) \
- (((x) >> BIT_SHIFT_LDO_SEL_1_0) & BIT_MASK_LDO_SEL_1_0)
- #define BIT_SET_LDO_SEL_1_0(x, v) \
- (BIT_CLEAR_LDO_SEL_1_0(x) | BIT_LDO_SEL_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_REG_LPF_C1 15
- #define BIT_MASK_REG_LPF_C1 0x7
- #define BIT_REG_LPF_C1(x) (((x) & BIT_MASK_REG_LPF_C1) << BIT_SHIFT_REG_LPF_C1)
- #define BITS_REG_LPF_C1 (BIT_MASK_REG_LPF_C1 << BIT_SHIFT_REG_LPF_C1)
- #define BIT_CLEAR_REG_LPF_C1(x) ((x) & (~BITS_REG_LPF_C1))
- #define BIT_GET_REG_LPF_C1(x) \
- (((x) >> BIT_SHIFT_REG_LPF_C1) & BIT_MASK_REG_LPF_C1)
- #define BIT_SET_REG_LPF_C1(x, v) (BIT_CLEAR_REG_LPF_C1(x) | BIT_REG_LPF_C1(v))
- #define BIT_SHIFT_REG_LDO_SEL_V1 13
- #define BIT_MASK_REG_LDO_SEL_V1 0x3
- #define BIT_REG_LDO_SEL_V1(x) \
- (((x) & BIT_MASK_REG_LDO_SEL_V1) << BIT_SHIFT_REG_LDO_SEL_V1)
- #define BITS_REG_LDO_SEL_V1 \
- (BIT_MASK_REG_LDO_SEL_V1 << BIT_SHIFT_REG_LDO_SEL_V1)
- #define BIT_CLEAR_REG_LDO_SEL_V1(x) ((x) & (~BITS_REG_LDO_SEL_V1))
- #define BIT_GET_REG_LDO_SEL_V1(x) \
- (((x) >> BIT_SHIFT_REG_LDO_SEL_V1) & BIT_MASK_REG_LDO_SEL_V1)
- #define BIT_SET_REG_LDO_SEL_V1(x, v) \
- (BIT_CLEAR_REG_LDO_SEL_V1(x) | BIT_REG_LDO_SEL_V1(v))
- #define BIT_REG_CP_ICPX2 BIT(12)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_IOFFSET_5_0 10
- #define BIT_MASK_IOFFSET_5_0 0x3f
- #define BIT_IOFFSET_5_0(x) \
- (((x) & BIT_MASK_IOFFSET_5_0) << BIT_SHIFT_IOFFSET_5_0)
- #define BITS_IOFFSET_5_0 (BIT_MASK_IOFFSET_5_0 << BIT_SHIFT_IOFFSET_5_0)
- #define BIT_CLEAR_IOFFSET_5_0(x) ((x) & (~BITS_IOFFSET_5_0))
- #define BIT_GET_IOFFSET_5_0(x) \
- (((x) >> BIT_SHIFT_IOFFSET_5_0) & BIT_MASK_IOFFSET_5_0)
- #define BIT_SET_IOFFSET_5_0(x, v) \
- (BIT_CLEAR_IOFFSET_5_0(x) | BIT_IOFFSET_5_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_REG_CP_ICP_SEL_FAST 9
- #define BIT_MASK_REG_CP_ICP_SEL_FAST 0x7
- #define BIT_REG_CP_ICP_SEL_FAST(x) \
- (((x) & BIT_MASK_REG_CP_ICP_SEL_FAST) << BIT_SHIFT_REG_CP_ICP_SEL_FAST)
- #define BITS_REG_CP_ICP_SEL_FAST \
- (BIT_MASK_REG_CP_ICP_SEL_FAST << BIT_SHIFT_REG_CP_ICP_SEL_FAST)
- #define BIT_CLEAR_REG_CP_ICP_SEL_FAST(x) ((x) & (~BITS_REG_CP_ICP_SEL_FAST))
- #define BIT_GET_REG_CP_ICP_SEL_FAST(x) \
- (((x) >> BIT_SHIFT_REG_CP_ICP_SEL_FAST) & BIT_MASK_REG_CP_ICP_SEL_FAST)
- #define BIT_SET_REG_CP_ICP_SEL_FAST(x, v) \
- (BIT_CLEAR_REG_CP_ICP_SEL_FAST(x) | BIT_REG_CP_ICP_SEL_FAST(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_CP_ICPX2 BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_GM_STEP BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_REG_CP_ICP_SEL 6
- #define BIT_MASK_REG_CP_ICP_SEL 0x7
- #define BIT_REG_CP_ICP_SEL(x) \
- (((x) & BIT_MASK_REG_CP_ICP_SEL) << BIT_SHIFT_REG_CP_ICP_SEL)
- #define BITS_REG_CP_ICP_SEL \
- (BIT_MASK_REG_CP_ICP_SEL << BIT_SHIFT_REG_CP_ICP_SEL)
- #define BIT_CLEAR_REG_CP_ICP_SEL(x) ((x) & (~BITS_REG_CP_ICP_SEL))
- #define BIT_GET_REG_CP_ICP_SEL(x) \
- (((x) >> BIT_SHIFT_REG_CP_ICP_SEL) & BIT_MASK_REG_CP_ICP_SEL)
- #define BIT_SET_REG_CP_ICP_SEL(x, v) \
- (BIT_CLEAR_REG_CP_ICP_SEL(x) | BIT_REG_CP_ICP_SEL(v))
- #define BIT_SHIFT_REG_IB_PI 4
- #define BIT_MASK_REG_IB_PI 0x3
- #define BIT_REG_IB_PI(x) (((x) & BIT_MASK_REG_IB_PI) << BIT_SHIFT_REG_IB_PI)
- #define BITS_REG_IB_PI (BIT_MASK_REG_IB_PI << BIT_SHIFT_REG_IB_PI)
- #define BIT_CLEAR_REG_IB_PI(x) ((x) & (~BITS_REG_IB_PI))
- #define BIT_GET_REG_IB_PI(x) (((x) >> BIT_SHIFT_REG_IB_PI) & BIT_MASK_REG_IB_PI)
- #define BIT_SET_REG_IB_PI(x, v) (BIT_CLEAR_REG_IB_PI(x) | BIT_REG_IB_PI(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_CP_ICP_SEL_4_0 4
- #define BIT_MASK_CP_ICP_SEL_4_0 0x1f
- #define BIT_CP_ICP_SEL_4_0(x) \
- (((x) & BIT_MASK_CP_ICP_SEL_4_0) << BIT_SHIFT_CP_ICP_SEL_4_0)
- #define BITS_CP_ICP_SEL_4_0 \
- (BIT_MASK_CP_ICP_SEL_4_0 << BIT_SHIFT_CP_ICP_SEL_4_0)
- #define BIT_CLEAR_CP_ICP_SEL_4_0(x) ((x) & (~BITS_CP_ICP_SEL_4_0))
- #define BIT_GET_CP_ICP_SEL_4_0(x) \
- (((x) >> BIT_SHIFT_CP_ICP_SEL_4_0) & BIT_MASK_CP_ICP_SEL_4_0)
- #define BIT_SET_CP_ICP_SEL_4_0(x, v) \
- (BIT_CLEAR_CP_ICP_SEL_4_0(x) | BIT_CP_ICP_SEL_4_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_LDO2PWRCUT BIT(3)
- #define BIT_VPULSE_LDO BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_SHIFT_IB_PI_1_0 2
- #define BIT_MASK_IB_PI_1_0 0x3
- #define BIT_IB_PI_1_0(x) (((x) & BIT_MASK_IB_PI_1_0) << BIT_SHIFT_IB_PI_1_0)
- #define BITS_IB_PI_1_0 (BIT_MASK_IB_PI_1_0 << BIT_SHIFT_IB_PI_1_0)
- #define BIT_CLEAR_IB_PI_1_0(x) ((x) & (~BITS_IB_PI_1_0))
- #define BIT_GET_IB_PI_1_0(x) (((x) >> BIT_SHIFT_IB_PI_1_0) & BIT_MASK_IB_PI_1_0)
- #define BIT_SET_IB_PI_1_0(x, v) (BIT_CLEAR_IB_PI_1_0(x) | BIT_IB_PI_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_0 (Offset 0x1018) */
- #define BIT_OFFSET_PLUS BIT(1)
- #define BIT_SHIFT_LDO_VSEL 0
- #define BIT_MASK_LDO_VSEL 0x3
- #define BIT_LDO_VSEL(x) (((x) & BIT_MASK_LDO_VSEL) << BIT_SHIFT_LDO_VSEL)
- #define BITS_LDO_VSEL (BIT_MASK_LDO_VSEL << BIT_SHIFT_LDO_VSEL)
- #define BIT_CLEAR_LDO_VSEL(x) ((x) & (~BITS_LDO_VSEL))
- #define BIT_GET_LDO_VSEL(x) (((x) >> BIT_SHIFT_LDO_VSEL) & BIT_MASK_LDO_VSEL)
- #define BIT_SET_LDO_VSEL(x, v) (BIT_CLEAR_LDO_VSEL(x) | BIT_LDO_VSEL(v))
- #define BIT_RESET_N BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_REG_CK_MON_SEL 29
- #define BIT_MASK_REG_CK_MON_SEL 0x7
- #define BIT_REG_CK_MON_SEL(x) \
- (((x) & BIT_MASK_REG_CK_MON_SEL) << BIT_SHIFT_REG_CK_MON_SEL)
- #define BITS_REG_CK_MON_SEL \
- (BIT_MASK_REG_CK_MON_SEL << BIT_SHIFT_REG_CK_MON_SEL)
- #define BIT_CLEAR_REG_CK_MON_SEL(x) ((x) & (~BITS_REG_CK_MON_SEL))
- #define BIT_GET_REG_CK_MON_SEL(x) \
- (((x) >> BIT_SHIFT_REG_CK_MON_SEL) & BIT_MASK_REG_CK_MON_SEL)
- #define BIT_SET_REG_CK_MON_SEL(x, v) \
- (BIT_CLEAR_REG_CK_MON_SEL(x) | BIT_REG_CK_MON_SEL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_CKX_USB_IB_SEL 29
- #define BIT_MASK_CKX_USB_IB_SEL 0x7
- #define BIT_CKX_USB_IB_SEL(x) \
- (((x) & BIT_MASK_CKX_USB_IB_SEL) << BIT_SHIFT_CKX_USB_IB_SEL)
- #define BITS_CKX_USB_IB_SEL \
- (BIT_MASK_CKX_USB_IB_SEL << BIT_SHIFT_CKX_USB_IB_SEL)
- #define BIT_CLEAR_CKX_USB_IB_SEL(x) ((x) & (~BITS_CKX_USB_IB_SEL))
- #define BIT_GET_CKX_USB_IB_SEL(x) \
- (((x) >> BIT_SHIFT_CKX_USB_IB_SEL) & BIT_MASK_CKX_USB_IB_SEL)
- #define BIT_SET_CKX_USB_IB_SEL(x, v) \
- (BIT_CLEAR_CKX_USB_IB_SEL(x) | BIT_CKX_USB_IB_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_REG_CK_MON_EN BIT(28)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_PFD_DN_GATED BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_REG_XTAL_FREQ_SEL BIT(27)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_PFD_UP_GATED BIT(27)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_REG_XTAL_EDGE_SEL BIT(26)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_PFD_RESET_GATED BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_REG_VCO_KVCO BIT(25)
- #define BIT_REG_SDM_EDGE_SEL BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_PFD_OUT_DRV_1_0 24
- #define BIT_MASK_PFD_OUT_DRV_1_0 0x3
- #define BIT_PFD_OUT_DRV_1_0(x) \
- (((x) & BIT_MASK_PFD_OUT_DRV_1_0) << BIT_SHIFT_PFD_OUT_DRV_1_0)
- #define BITS_PFD_OUT_DRV_1_0 \
- (BIT_MASK_PFD_OUT_DRV_1_0 << BIT_SHIFT_PFD_OUT_DRV_1_0)
- #define BIT_CLEAR_PFD_OUT_DRV_1_0(x) ((x) & (~BITS_PFD_OUT_DRV_1_0))
- #define BIT_GET_PFD_OUT_DRV_1_0(x) \
- (((x) >> BIT_SHIFT_PFD_OUT_DRV_1_0) & BIT_MASK_PFD_OUT_DRV_1_0)
- #define BIT_SET_PFD_OUT_DRV_1_0(x, v) \
- (BIT_CLEAR_PFD_OUT_DRV_1_0(x) | BIT_PFD_OUT_DRV_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_REG_SDM_CK_SEL BIT(23)
- #define BIT_REG_SDM_CK_GATED BIT(22)
- #define BIT_REG_PFD_RESET_GATED BIT(21)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_LPF_TIEMID_2_0 20
- #define BIT_MASK_LPF_TIEMID_2_0 0x7
- #define BIT_LPF_TIEMID_2_0(x) \
- (((x) & BIT_MASK_LPF_TIEMID_2_0) << BIT_SHIFT_LPF_TIEMID_2_0)
- #define BITS_LPF_TIEMID_2_0 \
- (BIT_MASK_LPF_TIEMID_2_0 << BIT_SHIFT_LPF_TIEMID_2_0)
- #define BIT_CLEAR_LPF_TIEMID_2_0(x) ((x) & (~BITS_LPF_TIEMID_2_0))
- #define BIT_GET_LPF_TIEMID_2_0(x) \
- (((x) >> BIT_SHIFT_LPF_TIEMID_2_0) & BIT_MASK_LPF_TIEMID_2_0)
- #define BIT_SET_LPF_TIEMID_2_0(x, v) \
- (BIT_CLEAR_LPF_TIEMID_2_0(x) | BIT_LPF_TIEMID_2_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_REG_LPF_R3_FAST 16
- #define BIT_MASK_REG_LPF_R3_FAST 0x1f
- #define BIT_REG_LPF_R3_FAST(x) \
- (((x) & BIT_MASK_REG_LPF_R3_FAST) << BIT_SHIFT_REG_LPF_R3_FAST)
- #define BITS_REG_LPF_R3_FAST \
- (BIT_MASK_REG_LPF_R3_FAST << BIT_SHIFT_REG_LPF_R3_FAST)
- #define BIT_CLEAR_REG_LPF_R3_FAST(x) ((x) & (~BITS_REG_LPF_R3_FAST))
- #define BIT_GET_REG_LPF_R3_FAST(x) \
- (((x) >> BIT_SHIFT_REG_LPF_R3_FAST) & BIT_MASK_REG_LPF_R3_FAST)
- #define BIT_SET_REG_LPF_R3_FAST(x, v) \
- (BIT_CLEAR_REG_LPF_R3_FAST(x) | BIT_REG_LPF_R3_FAST(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_LPF_R3_4_0 15
- #define BIT_MASK_LPF_R3_4_0 0x1f
- #define BIT_LPF_R3_4_0(x) (((x) & BIT_MASK_LPF_R3_4_0) << BIT_SHIFT_LPF_R3_4_0)
- #define BITS_LPF_R3_4_0 (BIT_MASK_LPF_R3_4_0 << BIT_SHIFT_LPF_R3_4_0)
- #define BIT_CLEAR_LPF_R3_4_0(x) ((x) & (~BITS_LPF_R3_4_0))
- #define BIT_GET_LPF_R3_4_0(x) \
- (((x) >> BIT_SHIFT_LPF_R3_4_0) & BIT_MASK_LPF_R3_4_0)
- #define BIT_SET_LPF_R3_4_0(x, v) (BIT_CLEAR_LPF_R3_4_0(x) | BIT_LPF_R3_4_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_REG_LPF_R2_FAST 11
- #define BIT_MASK_REG_LPF_R2_FAST 0x1f
- #define BIT_REG_LPF_R2_FAST(x) \
- (((x) & BIT_MASK_REG_LPF_R2_FAST) << BIT_SHIFT_REG_LPF_R2_FAST)
- #define BITS_REG_LPF_R2_FAST \
- (BIT_MASK_REG_LPF_R2_FAST << BIT_SHIFT_REG_LPF_R2_FAST)
- #define BIT_CLEAR_REG_LPF_R2_FAST(x) ((x) & (~BITS_REG_LPF_R2_FAST))
- #define BIT_GET_REG_LPF_R2_FAST(x) \
- (((x) >> BIT_SHIFT_REG_LPF_R2_FAST) & BIT_MASK_REG_LPF_R2_FAST)
- #define BIT_SET_REG_LPF_R2_FAST(x, v) \
- (BIT_CLEAR_REG_LPF_R2_FAST(x) | BIT_REG_LPF_R2_FAST(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_LPF_R2_4_0 10
- #define BIT_MASK_LPF_R2_4_0 0x1f
- #define BIT_LPF_R2_4_0(x) (((x) & BIT_MASK_LPF_R2_4_0) << BIT_SHIFT_LPF_R2_4_0)
- #define BITS_LPF_R2_4_0 (BIT_MASK_LPF_R2_4_0 << BIT_SHIFT_LPF_R2_4_0)
- #define BIT_CLEAR_LPF_R2_4_0(x) ((x) & (~BITS_LPF_R2_4_0))
- #define BIT_GET_LPF_R2_4_0(x) \
- (((x) >> BIT_SHIFT_LPF_R2_4_0) & BIT_MASK_LPF_R2_4_0)
- #define BIT_SET_LPF_R2_4_0(x, v) (BIT_CLEAR_LPF_R2_4_0(x) | BIT_LPF_R2_4_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_REG_LPF_C3_FAST 8
- #define BIT_MASK_REG_LPF_C3_FAST 0x7
- #define BIT_REG_LPF_C3_FAST(x) \
- (((x) & BIT_MASK_REG_LPF_C3_FAST) << BIT_SHIFT_REG_LPF_C3_FAST)
- #define BITS_REG_LPF_C3_FAST \
- (BIT_MASK_REG_LPF_C3_FAST << BIT_SHIFT_REG_LPF_C3_FAST)
- #define BIT_CLEAR_REG_LPF_C3_FAST(x) ((x) & (~BITS_REG_LPF_C3_FAST))
- #define BIT_GET_REG_LPF_C3_FAST(x) \
- (((x) >> BIT_SHIFT_REG_LPF_C3_FAST) & BIT_MASK_REG_LPF_C3_FAST)
- #define BIT_SET_REG_LPF_C3_FAST(x, v) \
- (BIT_CLEAR_REG_LPF_C3_FAST(x) | BIT_REG_LPF_C3_FAST(v))
- #define BIT_SHIFT_REG_LPF_C2_FAST 5
- #define BIT_MASK_REG_LPF_C2_FAST 0x7
- #define BIT_REG_LPF_C2_FAST(x) \
- (((x) & BIT_MASK_REG_LPF_C2_FAST) << BIT_SHIFT_REG_LPF_C2_FAST)
- #define BITS_REG_LPF_C2_FAST \
- (BIT_MASK_REG_LPF_C2_FAST << BIT_SHIFT_REG_LPF_C2_FAST)
- #define BIT_CLEAR_REG_LPF_C2_FAST(x) ((x) & (~BITS_REG_LPF_C2_FAST))
- #define BIT_GET_REG_LPF_C2_FAST(x) \
- (((x) >> BIT_SHIFT_REG_LPF_C2_FAST) & BIT_MASK_REG_LPF_C2_FAST)
- #define BIT_SET_REG_LPF_C2_FAST(x, v) \
- (BIT_CLEAR_REG_LPF_C2_FAST(x) | BIT_REG_LPF_C2_FAST(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_LPF_C3_5_0 4
- #define BIT_MASK_LPF_C3_5_0 0x3f
- #define BIT_LPF_C3_5_0(x) (((x) & BIT_MASK_LPF_C3_5_0) << BIT_SHIFT_LPF_C3_5_0)
- #define BITS_LPF_C3_5_0 (BIT_MASK_LPF_C3_5_0 << BIT_SHIFT_LPF_C3_5_0)
- #define BIT_CLEAR_LPF_C3_5_0(x) ((x) & (~BITS_LPF_C3_5_0))
- #define BIT_GET_LPF_C3_5_0(x) \
- (((x) >> BIT_SHIFT_LPF_C3_5_0) & BIT_MASK_LPF_C3_5_0)
- #define BIT_SET_LPF_C3_5_0(x, v) (BIT_CLEAR_LPF_C3_5_0(x) | BIT_LPF_C3_5_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_REG_LPF_C1_FAST 2
- #define BIT_MASK_REG_LPF_C1_FAST 0x7
- #define BIT_REG_LPF_C1_FAST(x) \
- (((x) & BIT_MASK_REG_LPF_C1_FAST) << BIT_SHIFT_REG_LPF_C1_FAST)
- #define BITS_REG_LPF_C1_FAST \
- (BIT_MASK_REG_LPF_C1_FAST << BIT_SHIFT_REG_LPF_C1_FAST)
- #define BIT_CLEAR_REG_LPF_C1_FAST(x) ((x) & (~BITS_REG_LPF_C1_FAST))
- #define BIT_GET_REG_LPF_C1_FAST(x) \
- (((x) >> BIT_SHIFT_REG_LPF_C1_FAST) & BIT_MASK_REG_LPF_C1_FAST)
- #define BIT_SET_REG_LPF_C1_FAST(x, v) \
- (BIT_CLEAR_REG_LPF_C1_FAST(x) | BIT_REG_LPF_C1_FAST(v))
- #define BIT_SHIFT_REG_LPF_R3_V1 0
- #define BIT_MASK_REG_LPF_R3_V1 0x3
- #define BIT_REG_LPF_R3_V1(x) \
- (((x) & BIT_MASK_REG_LPF_R3_V1) << BIT_SHIFT_REG_LPF_R3_V1)
- #define BITS_REG_LPF_R3_V1 (BIT_MASK_REG_LPF_R3_V1 << BIT_SHIFT_REG_LPF_R3_V1)
- #define BIT_CLEAR_REG_LPF_R3_V1(x) ((x) & (~BITS_REG_LPF_R3_V1))
- #define BIT_GET_REG_LPF_R3_V1(x) \
- (((x) >> BIT_SHIFT_REG_LPF_R3_V1) & BIT_MASK_REG_LPF_R3_V1)
- #define BIT_SET_REG_LPF_R3_V1(x, v) \
- (BIT_CLEAR_REG_LPF_R3_V1(x) | BIT_REG_LPF_R3_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_1 (Offset 0x101C) */
- #define BIT_SHIFT_LPF_C2_5_2 0
- #define BIT_MASK_LPF_C2_5_2 0xf
- #define BIT_LPF_C2_5_2(x) (((x) & BIT_MASK_LPF_C2_5_2) << BIT_SHIFT_LPF_C2_5_2)
- #define BITS_LPF_C2_5_2 (BIT_MASK_LPF_C2_5_2 << BIT_SHIFT_LPF_C2_5_2)
- #define BIT_CLEAR_LPF_C2_5_2(x) ((x) & (~BITS_LPF_C2_5_2))
- #define BIT_GET_LPF_C2_5_2(x) \
- (((x) >> BIT_SHIFT_LPF_C2_5_2) & BIT_MASK_LPF_C2_5_2)
- #define BIT_SET_LPF_C2_5_2(x, v) (BIT_CLEAR_LPF_C2_5_2(x) | BIT_LPF_C2_5_2(v))
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_CK_PHASE_SEL BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SHIFT_AGPIO_DRV_V1 30
- #define BIT_MASK_AGPIO_DRV_V1 0x3
- #define BIT_AGPIO_DRV_V1(x) \
- (((x) & BIT_MASK_AGPIO_DRV_V1) << BIT_SHIFT_AGPIO_DRV_V1)
- #define BITS_AGPIO_DRV_V1 (BIT_MASK_AGPIO_DRV_V1 << BIT_SHIFT_AGPIO_DRV_V1)
- #define BIT_CLEAR_AGPIO_DRV_V1(x) ((x) & (~BITS_AGPIO_DRV_V1))
- #define BIT_GET_AGPIO_DRV_V1(x) \
- (((x) >> BIT_SHIFT_AGPIO_DRV_V1) & BIT_MASK_AGPIO_DRV_V1)
- #define BIT_SET_AGPIO_DRV_V1(x, v) \
- (BIT_CLEAR_AGPIO_DRV_V1(x) | BIT_AGPIO_DRV_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_CK960M_EN BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_AGPIO_GPO_V1 BIT(29)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_CK640M_EN BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_AGPIO_GPE_V1 BIT(28)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_CK240M_EN BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SEL_CLK BIT(27)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SHIFT_CK_MON_SEL_2_0 25
- #define BIT_MASK_CK_MON_SEL_2_0 0x7
- #define BIT_CK_MON_SEL_2_0(x) \
- (((x) & BIT_MASK_CK_MON_SEL_2_0) << BIT_SHIFT_CK_MON_SEL_2_0)
- #define BITS_CK_MON_SEL_2_0 \
- (BIT_MASK_CK_MON_SEL_2_0 << BIT_SHIFT_CK_MON_SEL_2_0)
- #define BIT_CLEAR_CK_MON_SEL_2_0(x) ((x) & (~BITS_CK_MON_SEL_2_0))
- #define BIT_GET_CK_MON_SEL_2_0(x) \
- (((x) >> BIT_SHIFT_CK_MON_SEL_2_0) & BIT_MASK_CK_MON_SEL_2_0)
- #define BIT_SET_CK_MON_SEL_2_0(x, v) \
- (BIT_CLEAR_CK_MON_SEL_2_0(x) | BIT_CK_MON_SEL_2_0(v))
- #define BIT_CK_MON_EN_V1 BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SHIFT_LS_XTAL_SEL 23
- #define BIT_MASK_LS_XTAL_SEL 0xf
- #define BIT_LS_XTAL_SEL(x) \
- (((x) & BIT_MASK_LS_XTAL_SEL) << BIT_SHIFT_LS_XTAL_SEL)
- #define BITS_LS_XTAL_SEL (BIT_MASK_LS_XTAL_SEL << BIT_SHIFT_LS_XTAL_SEL)
- #define BIT_CLEAR_LS_XTAL_SEL(x) ((x) & (~BITS_LS_XTAL_SEL))
- #define BIT_GET_LS_XTAL_SEL(x) \
- (((x) >> BIT_SHIFT_LS_XTAL_SEL) & BIT_MASK_LS_XTAL_SEL)
- #define BIT_SET_LS_XTAL_SEL(x, v) \
- (BIT_CLEAR_LS_XTAL_SEL(x) | BIT_LS_XTAL_SEL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_XTAL_SOURCE_SEL BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_LS_SDM_ORDER_V1 BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_XTAL_FREQ_SEL BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_LS_DELAY_PH BIT(21)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_XTAL_EDGE_SEL BIT(21)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_DIVIDER_SEL BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_XTAL_BUF_SEL BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SHIFT_PCODE 15
- #define BIT_MASK_PCODE 0x1f
- #define BIT_PCODE(x) (((x) & BIT_MASK_PCODE) << BIT_SHIFT_PCODE)
- #define BITS_PCODE (BIT_MASK_PCODE << BIT_SHIFT_PCODE)
- #define BIT_CLEAR_PCODE(x) ((x) & (~BITS_PCODE))
- #define BIT_GET_PCODE(x) (((x) >> BIT_SHIFT_PCODE) & BIT_MASK_PCODE)
- #define BIT_SET_PCODE(x, v) (BIT_CLEAR_PCODE(x) | BIT_PCODE(v))
- #define BIT_SHIFT_NCODE 7
- #define BIT_MASK_NCODE 0xff
- #define BIT_NCODE(x) (((x) & BIT_MASK_NCODE) << BIT_SHIFT_NCODE)
- #define BITS_NCODE (BIT_MASK_NCODE << BIT_SHIFT_NCODE)
- #define BIT_CLEAR_NCODE(x) ((x) & (~BITS_NCODE))
- #define BIT_GET_NCODE(x) (((x) >> BIT_SHIFT_NCODE) & BIT_MASK_NCODE)
- #define BIT_SET_NCODE(x, v) (BIT_CLEAR_NCODE(x) | BIT_NCODE(v))
- #define BIT_REG_BEACON BIT(6)
- #define BIT_REG_MBIASE BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SHIFT_VCO_CV_7_0 4
- #define BIT_MASK_VCO_CV_7_0 0xff
- #define BIT_VCO_CV_7_0(x) (((x) & BIT_MASK_VCO_CV_7_0) << BIT_SHIFT_VCO_CV_7_0)
- #define BITS_VCO_CV_7_0 (BIT_MASK_VCO_CV_7_0 << BIT_SHIFT_VCO_CV_7_0)
- #define BIT_CLEAR_VCO_CV_7_0(x) ((x) & (~BITS_VCO_CV_7_0))
- #define BIT_GET_VCO_CV_7_0(x) \
- (((x) >> BIT_SHIFT_VCO_CV_7_0) & BIT_MASK_VCO_CV_7_0)
- #define BIT_SET_VCO_CV_7_0(x, v) (BIT_CLEAR_VCO_CV_7_0(x) | BIT_VCO_CV_7_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SHIFT_REG_FAST_SEL 3
- #define BIT_MASK_REG_FAST_SEL 0x3
- #define BIT_REG_FAST_SEL(x) \
- (((x) & BIT_MASK_REG_FAST_SEL) << BIT_SHIFT_REG_FAST_SEL)
- #define BITS_REG_FAST_SEL (BIT_MASK_REG_FAST_SEL << BIT_SHIFT_REG_FAST_SEL)
- #define BIT_CLEAR_REG_FAST_SEL(x) ((x) & (~BITS_REG_FAST_SEL))
- #define BIT_GET_REG_FAST_SEL(x) \
- (((x) >> BIT_SHIFT_REG_FAST_SEL) & BIT_MASK_REG_FAST_SEL)
- #define BIT_SET_REG_FAST_SEL(x, v) \
- (BIT_CLEAR_REG_FAST_SEL(x) | BIT_REG_FAST_SEL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_VCO_KVCO BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_REG_CK960M_EN BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SDM_EDGE_SEL BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_REG_CK320M_EN BIT(1)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SDM_CK_SEL BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_REG_CK_5M_EN BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_MAC_2 (Offset 0x1020) */
- #define BIT_SDM_CK_GATED BIT(0)
- /* 2 REG_ANAPAR_MAC_3 (Offset 0x1024) */
- #define BIT_SHIFT_LCK_WAIT_CYCLE_2_0 28
- #define BIT_MASK_LCK_WAIT_CYCLE_2_0 0x7
- #define BIT_LCK_WAIT_CYCLE_2_0(x) \
- (((x) & BIT_MASK_LCK_WAIT_CYCLE_2_0) << BIT_SHIFT_LCK_WAIT_CYCLE_2_0)
- #define BITS_LCK_WAIT_CYCLE_2_0 \
- (BIT_MASK_LCK_WAIT_CYCLE_2_0 << BIT_SHIFT_LCK_WAIT_CYCLE_2_0)
- #define BIT_CLEAR_LCK_WAIT_CYCLE_2_0(x) ((x) & (~BITS_LCK_WAIT_CYCLE_2_0))
- #define BIT_GET_LCK_WAIT_CYCLE_2_0(x) \
- (((x) >> BIT_SHIFT_LCK_WAIT_CYCLE_2_0) & BIT_MASK_LCK_WAIT_CYCLE_2_0)
- #define BIT_SET_LCK_WAIT_CYCLE_2_0(x, v) \
- (BIT_CLEAR_LCK_WAIT_CYCLE_2_0(x) | BIT_LCK_WAIT_CYCLE_2_0(v))
- #define BIT_SHIFT_LCK_VCO_DIVISOR_1_0 26
- #define BIT_MASK_LCK_VCO_DIVISOR_1_0 0x3
- #define BIT_LCK_VCO_DIVISOR_1_0(x) \
- (((x) & BIT_MASK_LCK_VCO_DIVISOR_1_0) << BIT_SHIFT_LCK_VCO_DIVISOR_1_0)
- #define BITS_LCK_VCO_DIVISOR_1_0 \
- (BIT_MASK_LCK_VCO_DIVISOR_1_0 << BIT_SHIFT_LCK_VCO_DIVISOR_1_0)
- #define BIT_CLEAR_LCK_VCO_DIVISOR_1_0(x) ((x) & (~BITS_LCK_VCO_DIVISOR_1_0))
- #define BIT_GET_LCK_VCO_DIVISOR_1_0(x) \
- (((x) >> BIT_SHIFT_LCK_VCO_DIVISOR_1_0) & BIT_MASK_LCK_VCO_DIVISOR_1_0)
- #define BIT_SET_LCK_VCO_DIVISOR_1_0(x, v) \
- (BIT_CLEAR_LCK_VCO_DIVISOR_1_0(x) | BIT_LCK_VCO_DIVISOR_1_0(v))
- #define BIT_SHIFT_LCK_SEARCH_MODE_1_0 24
- #define BIT_MASK_LCK_SEARCH_MODE_1_0 0x3
- #define BIT_LCK_SEARCH_MODE_1_0(x) \
- (((x) & BIT_MASK_LCK_SEARCH_MODE_1_0) << BIT_SHIFT_LCK_SEARCH_MODE_1_0)
- #define BITS_LCK_SEARCH_MODE_1_0 \
- (BIT_MASK_LCK_SEARCH_MODE_1_0 << BIT_SHIFT_LCK_SEARCH_MODE_1_0)
- #define BIT_CLEAR_LCK_SEARCH_MODE_1_0(x) ((x) & (~BITS_LCK_SEARCH_MODE_1_0))
- #define BIT_GET_LCK_SEARCH_MODE_1_0(x) \
- (((x) >> BIT_SHIFT_LCK_SEARCH_MODE_1_0) & BIT_MASK_LCK_SEARCH_MODE_1_0)
- #define BIT_SET_LCK_SEARCH_MODE_1_0(x, v) \
- (BIT_CLEAR_LCK_SEARCH_MODE_1_0(x) | BIT_LCK_SEARCH_MODE_1_0(v))
- #define BIT_SHIFT_LS_CV_OFFSET_3_0 12
- #define BIT_MASK_LS_CV_OFFSET_3_0 0xf
- #define BIT_LS_CV_OFFSET_3_0(x) \
- (((x) & BIT_MASK_LS_CV_OFFSET_3_0) << BIT_SHIFT_LS_CV_OFFSET_3_0)
- #define BITS_LS_CV_OFFSET_3_0 \
- (BIT_MASK_LS_CV_OFFSET_3_0 << BIT_SHIFT_LS_CV_OFFSET_3_0)
- #define BIT_CLEAR_LS_CV_OFFSET_3_0(x) ((x) & (~BITS_LS_CV_OFFSET_3_0))
- #define BIT_GET_LS_CV_OFFSET_3_0(x) \
- (((x) >> BIT_SHIFT_LS_CV_OFFSET_3_0) & BIT_MASK_LS_CV_OFFSET_3_0)
- #define BIT_SET_LS_CV_OFFSET_3_0(x, v) \
- (BIT_CLEAR_LS_CV_OFFSET_3_0(x) | BIT_LS_CV_OFFSET_3_0(v))
- #define BIT_LS_EN_LC_CK40M BIT(11)
- #define BIT_LS__CV_MANUAL BIT(10)
- #define BIT_LS_PYPASS_PI BIT(9)
- #define BIT_MBIASE BIT(4)
- /* 2 REG_ANAPAR_MAC_4 (Offset 0x1028) */
- #define BIT_LS_TIE_MID_MODE BIT(28)
- #define BIT_SHIFT_LS_SYNC_CYCLE_1_0 26
- #define BIT_MASK_LS_SYNC_CYCLE_1_0 0x3
- #define BIT_LS_SYNC_CYCLE_1_0(x) \
- (((x) & BIT_MASK_LS_SYNC_CYCLE_1_0) << BIT_SHIFT_LS_SYNC_CYCLE_1_0)
- #define BITS_LS_SYNC_CYCLE_1_0 \
- (BIT_MASK_LS_SYNC_CYCLE_1_0 << BIT_SHIFT_LS_SYNC_CYCLE_1_0)
- #define BIT_CLEAR_LS_SYNC_CYCLE_1_0(x) ((x) & (~BITS_LS_SYNC_CYCLE_1_0))
- #define BIT_GET_LS_SYNC_CYCLE_1_0(x) \
- (((x) >> BIT_SHIFT_LS_SYNC_CYCLE_1_0) & BIT_MASK_LS_SYNC_CYCLE_1_0)
- #define BIT_SET_LS_SYNC_CYCLE_1_0(x, v) \
- (BIT_CLEAR_LS_SYNC_CYCLE_1_0(x) | BIT_LS_SYNC_CYCLE_1_0(v))
- #define BIT_LS_SDM_ORDER BIT(25)
- #define BIT_LS_RST_LC_CAL BIT(14)
- #define BIT_LS_RSTB BIT(13)
- #define BIT_LS_POW_LC_CAL_PREP BIT(11)
- #define BIT_SHIFT_LCK_XTAL_DIVISOR_1_0 0
- #define BIT_MASK_LCK_XTAL_DIVISOR_1_0 0x3
- #define BIT_LCK_XTAL_DIVISOR_1_0(x) \
- (((x) & BIT_MASK_LCK_XTAL_DIVISOR_1_0) \
- << BIT_SHIFT_LCK_XTAL_DIVISOR_1_0)
- #define BITS_LCK_XTAL_DIVISOR_1_0 \
- (BIT_MASK_LCK_XTAL_DIVISOR_1_0 << BIT_SHIFT_LCK_XTAL_DIVISOR_1_0)
- #define BIT_CLEAR_LCK_XTAL_DIVISOR_1_0(x) ((x) & (~BITS_LCK_XTAL_DIVISOR_1_0))
- #define BIT_GET_LCK_XTAL_DIVISOR_1_0(x) \
- (((x) >> BIT_SHIFT_LCK_XTAL_DIVISOR_1_0) & \
- BIT_MASK_LCK_XTAL_DIVISOR_1_0)
- #define BIT_SET_LCK_XTAL_DIVISOR_1_0(x, v) \
- (BIT_CLEAR_LCK_XTAL_DIVISOR_1_0(x) | BIT_LCK_XTAL_DIVISOR_1_0(v))
- /* 2 REG_ANAPAR_MAC_5 (Offset 0x102C) */
- #define BIT_SHIFT_LS_XTAL_SEL_3_0 0
- #define BIT_MASK_LS_XTAL_SEL_3_0 0xf
- #define BIT_LS_XTAL_SEL_3_0(x) \
- (((x) & BIT_MASK_LS_XTAL_SEL_3_0) << BIT_SHIFT_LS_XTAL_SEL_3_0)
- #define BITS_LS_XTAL_SEL_3_0 \
- (BIT_MASK_LS_XTAL_SEL_3_0 << BIT_SHIFT_LS_XTAL_SEL_3_0)
- #define BIT_CLEAR_LS_XTAL_SEL_3_0(x) ((x) & (~BITS_LS_XTAL_SEL_3_0))
- #define BIT_GET_LS_XTAL_SEL_3_0(x) \
- (((x) >> BIT_SHIFT_LS_XTAL_SEL_3_0) & BIT_MASK_LS_XTAL_SEL_3_0)
- #define BIT_SET_LS_XTAL_SEL_3_0(x, v) \
- (BIT_CLEAR_LS_XTAL_SEL_3_0(x) | BIT_LS_XTAL_SEL_3_0(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SYS_CFG4 (Offset 0x1034) */
- #define BIT_EF_CSER_1 BIT(26)
- #define BIT_SW_PG_EN_1 BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_XTAL_SC_LPS BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_XTAL_DRV_RF1_0 BIT(31)
- #define BIT_XTAL_GATED_RF1N BIT(30)
- #define BIT_XTAL_GATED_RF1P BIT(29)
- #define BIT_XTAL_GM_SEP_V2 BIT(28)
- #define BIT_SHIFT_XTAL_LDO_1_0 26
- #define BIT_MASK_XTAL_LDO_1_0 0x3
- #define BIT_XTAL_LDO_1_0(x) \
- (((x) & BIT_MASK_XTAL_LDO_1_0) << BIT_SHIFT_XTAL_LDO_1_0)
- #define BITS_XTAL_LDO_1_0 (BIT_MASK_XTAL_LDO_1_0 << BIT_SHIFT_XTAL_LDO_1_0)
- #define BIT_CLEAR_XTAL_LDO_1_0(x) ((x) & (~BITS_XTAL_LDO_1_0))
- #define BIT_GET_XTAL_LDO_1_0(x) \
- (((x) >> BIT_SHIFT_XTAL_LDO_1_0) & BIT_MASK_XTAL_LDO_1_0)
- #define BIT_SET_XTAL_LDO_1_0(x, v) \
- (BIT_CLEAR_XTAL_LDO_1_0(x) | BIT_XTAL_LDO_1_0(v))
- #define BIT_XQSEL_V1 BIT(25)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_SC_INIT 24
- #define BIT_MASK_XTAL_SC_INIT 0x7f
- #define BIT_XTAL_SC_INIT(x) \
- (((x) & BIT_MASK_XTAL_SC_INIT) << BIT_SHIFT_XTAL_SC_INIT)
- #define BITS_XTAL_SC_INIT (BIT_MASK_XTAL_SC_INIT << BIT_SHIFT_XTAL_SC_INIT)
- #define BIT_CLEAR_XTAL_SC_INIT(x) ((x) & (~BITS_XTAL_SC_INIT))
- #define BIT_GET_XTAL_SC_INIT(x) \
- (((x) >> BIT_SHIFT_XTAL_SC_INIT) & BIT_MASK_XTAL_SC_INIT)
- #define BIT_SET_XTAL_SC_INIT(x, v) \
- (BIT_CLEAR_XTAL_SC_INIT(x) | BIT_XTAL_SC_INIT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_GATED_XTAL_OK0 BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_SC_XO 17
- #define BIT_MASK_XTAL_SC_XO 0x7f
- #define BIT_XTAL_SC_XO(x) (((x) & BIT_MASK_XTAL_SC_XO) << BIT_SHIFT_XTAL_SC_XO)
- #define BITS_XTAL_SC_XO (BIT_MASK_XTAL_SC_XO << BIT_SHIFT_XTAL_SC_XO)
- #define BIT_CLEAR_XTAL_SC_XO(x) ((x) & (~BITS_XTAL_SC_XO))
- #define BIT_GET_XTAL_SC_XO(x) \
- (((x) >> BIT_SHIFT_XTAL_SC_XO) & BIT_MASK_XTAL_SC_XO)
- #define BIT_SET_XTAL_SC_XO(x, v) (BIT_CLEAR_XTAL_SC_XO(x) | BIT_XTAL_SC_XO(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_SC_XO_6_0 17
- #define BIT_MASK_XTAL_SC_XO_6_0 0x7f
- #define BIT_XTAL_SC_XO_6_0(x) \
- (((x) & BIT_MASK_XTAL_SC_XO_6_0) << BIT_SHIFT_XTAL_SC_XO_6_0)
- #define BITS_XTAL_SC_XO_6_0 \
- (BIT_MASK_XTAL_SC_XO_6_0 << BIT_SHIFT_XTAL_SC_XO_6_0)
- #define BIT_CLEAR_XTAL_SC_XO_6_0(x) ((x) & (~BITS_XTAL_SC_XO_6_0))
- #define BIT_GET_XTAL_SC_XO_6_0(x) \
- (((x) >> BIT_SHIFT_XTAL_SC_XO_6_0) & BIT_MASK_XTAL_SC_XO_6_0)
- #define BIT_SET_XTAL_SC_XO_6_0(x, v) \
- (BIT_CLEAR_XTAL_SC_XO_6_0(x) | BIT_XTAL_SC_XO_6_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_SC_XI 10
- #define BIT_MASK_XTAL_SC_XI 0x7f
- #define BIT_XTAL_SC_XI(x) (((x) & BIT_MASK_XTAL_SC_XI) << BIT_SHIFT_XTAL_SC_XI)
- #define BITS_XTAL_SC_XI (BIT_MASK_XTAL_SC_XI << BIT_SHIFT_XTAL_SC_XI)
- #define BIT_CLEAR_XTAL_SC_XI(x) ((x) & (~BITS_XTAL_SC_XI))
- #define BIT_GET_XTAL_SC_XI(x) \
- (((x) >> BIT_SHIFT_XTAL_SC_XI) & BIT_MASK_XTAL_SC_XI)
- #define BIT_SET_XTAL_SC_XI(x, v) (BIT_CLEAR_XTAL_SC_XI(x) | BIT_XTAL_SC_XI(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_SC_XI_6_0 10
- #define BIT_MASK_XTAL_SC_XI_6_0 0x7f
- #define BIT_XTAL_SC_XI_6_0(x) \
- (((x) & BIT_MASK_XTAL_SC_XI_6_0) << BIT_SHIFT_XTAL_SC_XI_6_0)
- #define BITS_XTAL_SC_XI_6_0 \
- (BIT_MASK_XTAL_SC_XI_6_0 << BIT_SHIFT_XTAL_SC_XI_6_0)
- #define BIT_CLEAR_XTAL_SC_XI_6_0(x) ((x) & (~BITS_XTAL_SC_XI_6_0))
- #define BIT_GET_XTAL_SC_XI_6_0(x) \
- (((x) >> BIT_SHIFT_XTAL_SC_XI_6_0) & BIT_MASK_XTAL_SC_XI_6_0)
- #define BIT_SET_XTAL_SC_XI_6_0(x, v) \
- (BIT_CLEAR_XTAL_SC_XI_6_0(x) | BIT_XTAL_SC_XI_6_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_GMN_V3 5
- #define BIT_MASK_XTAL_GMN_V3 0x1f
- #define BIT_XTAL_GMN_V3(x) \
- (((x) & BIT_MASK_XTAL_GMN_V3) << BIT_SHIFT_XTAL_GMN_V3)
- #define BITS_XTAL_GMN_V3 (BIT_MASK_XTAL_GMN_V3 << BIT_SHIFT_XTAL_GMN_V3)
- #define BIT_CLEAR_XTAL_GMN_V3(x) ((x) & (~BITS_XTAL_GMN_V3))
- #define BIT_GET_XTAL_GMN_V3(x) \
- (((x) >> BIT_SHIFT_XTAL_GMN_V3) & BIT_MASK_XTAL_GMN_V3)
- #define BIT_SET_XTAL_GMN_V3(x, v) \
- (BIT_CLEAR_XTAL_GMN_V3(x) | BIT_XTAL_GMN_V3(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_GMN_4_0 5
- #define BIT_MASK_XTAL_GMN_4_0 0x1f
- #define BIT_XTAL_GMN_4_0(x) \
- (((x) & BIT_MASK_XTAL_GMN_4_0) << BIT_SHIFT_XTAL_GMN_4_0)
- #define BITS_XTAL_GMN_4_0 (BIT_MASK_XTAL_GMN_4_0 << BIT_SHIFT_XTAL_GMN_4_0)
- #define BIT_CLEAR_XTAL_GMN_4_0(x) ((x) & (~BITS_XTAL_GMN_4_0))
- #define BIT_GET_XTAL_GMN_4_0(x) \
- (((x) >> BIT_SHIFT_XTAL_GMN_4_0) & BIT_MASK_XTAL_GMN_4_0)
- #define BIT_SET_XTAL_GMN_4_0(x, v) \
- (BIT_CLEAR_XTAL_GMN_4_0(x) | BIT_XTAL_GMN_4_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_GMP_V3 0
- #define BIT_MASK_XTAL_GMP_V3 0x1f
- #define BIT_XTAL_GMP_V3(x) \
- (((x) & BIT_MASK_XTAL_GMP_V3) << BIT_SHIFT_XTAL_GMP_V3)
- #define BITS_XTAL_GMP_V3 (BIT_MASK_XTAL_GMP_V3 << BIT_SHIFT_XTAL_GMP_V3)
- #define BIT_CLEAR_XTAL_GMP_V3(x) ((x) & (~BITS_XTAL_GMP_V3))
- #define BIT_GET_XTAL_GMP_V3(x) \
- (((x) >> BIT_SHIFT_XTAL_GMP_V3) & BIT_MASK_XTAL_GMP_V3)
- #define BIT_SET_XTAL_GMP_V3(x, v) \
- (BIT_CLEAR_XTAL_GMP_V3(x) | BIT_XTAL_GMP_V3(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_0 (Offset 0x1040) */
- #define BIT_SHIFT_XTAL_GMP_4_0 0
- #define BIT_MASK_XTAL_GMP_4_0 0x1f
- #define BIT_XTAL_GMP_4_0(x) \
- (((x) & BIT_MASK_XTAL_GMP_4_0) << BIT_SHIFT_XTAL_GMP_4_0)
- #define BITS_XTAL_GMP_4_0 (BIT_MASK_XTAL_GMP_4_0 << BIT_SHIFT_XTAL_GMP_4_0)
- #define BIT_CLEAR_XTAL_GMP_4_0(x) ((x) & (~BITS_XTAL_GMP_4_0))
- #define BIT_GET_XTAL_GMP_4_0(x) \
- (((x) >> BIT_SHIFT_XTAL_GMP_4_0) & BIT_MASK_XTAL_GMP_4_0)
- #define BIT_SET_XTAL_GMP_4_0(x, v) \
- (BIT_CLEAR_XTAL_GMP_4_0(x) | BIT_XTAL_GMP_4_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_SEL_TOK_V1 BIT(31)
- #define BIT_XTAL_DELAY_DIGI_V2 BIT(30)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_LDO_OK_1_0 30
- #define BIT_MASK_XTAL_LDO_OK_1_0 0x3
- #define BIT_XTAL_LDO_OK_1_0(x) \
- (((x) & BIT_MASK_XTAL_LDO_OK_1_0) << BIT_SHIFT_XTAL_LDO_OK_1_0)
- #define BITS_XTAL_LDO_OK_1_0 \
- (BIT_MASK_XTAL_LDO_OK_1_0 << BIT_SHIFT_XTAL_LDO_OK_1_0)
- #define BIT_CLEAR_XTAL_LDO_OK_1_0(x) ((x) & (~BITS_XTAL_LDO_OK_1_0))
- #define BIT_GET_XTAL_LDO_OK_1_0(x) \
- (((x) >> BIT_SHIFT_XTAL_LDO_OK_1_0) & BIT_MASK_XTAL_LDO_OK_1_0)
- #define BIT_SET_XTAL_LDO_OK_1_0(x, v) \
- (BIT_CLEAR_XTAL_LDO_OK_1_0(x) | BIT_XTAL_LDO_OK_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_DELAY_USB_V2 BIT(29)
- #define BIT_XTAL_DELAY_AFE_V2 BIT(28)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_XORES_SEL_2_0 27
- #define BIT_MASK_XTAL_XORES_SEL_2_0 0x7
- #define BIT_XTAL_XORES_SEL_2_0(x) \
- (((x) & BIT_MASK_XTAL_XORES_SEL_2_0) << BIT_SHIFT_XTAL_XORES_SEL_2_0)
- #define BITS_XTAL_XORES_SEL_2_0 \
- (BIT_MASK_XTAL_XORES_SEL_2_0 << BIT_SHIFT_XTAL_XORES_SEL_2_0)
- #define BIT_CLEAR_XTAL_XORES_SEL_2_0(x) ((x) & (~BITS_XTAL_XORES_SEL_2_0))
- #define BIT_GET_XTAL_XORES_SEL_2_0(x) \
- (((x) >> BIT_SHIFT_XTAL_XORES_SEL_2_0) & BIT_MASK_XTAL_XORES_SEL_2_0)
- #define BIT_SET_XTAL_XORES_SEL_2_0(x, v) \
- (BIT_CLEAR_XTAL_XORES_SEL_2_0(x) | BIT_XTAL_XORES_SEL_2_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_DRV_DIGI_V2 26
- #define BIT_MASK_XTAL_DRV_DIGI_V2 0x3
- #define BIT_XTAL_DRV_DIGI_V2(x) \
- (((x) & BIT_MASK_XTAL_DRV_DIGI_V2) << BIT_SHIFT_XTAL_DRV_DIGI_V2)
- #define BITS_XTAL_DRV_DIGI_V2 \
- (BIT_MASK_XTAL_DRV_DIGI_V2 << BIT_SHIFT_XTAL_DRV_DIGI_V2)
- #define BIT_CLEAR_XTAL_DRV_DIGI_V2(x) ((x) & (~BITS_XTAL_DRV_DIGI_V2))
- #define BIT_GET_XTAL_DRV_DIGI_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_DIGI_V2) & BIT_MASK_XTAL_DRV_DIGI_V2)
- #define BIT_SET_XTAL_DRV_DIGI_V2(x, v) \
- (BIT_CLEAR_XTAL_DRV_DIGI_V2(x) | BIT_XTAL_DRV_DIGI_V2(v))
- #define BIT_EN_XTAL_DRV_LPS BIT(25)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_AAC_PK_SEL_1_0 25
- #define BIT_MASK_XTAL_AAC_PK_SEL_1_0 0x3
- #define BIT_XTAL_AAC_PK_SEL_1_0(x) \
- (((x) & BIT_MASK_XTAL_AAC_PK_SEL_1_0) << BIT_SHIFT_XTAL_AAC_PK_SEL_1_0)
- #define BITS_XTAL_AAC_PK_SEL_1_0 \
- (BIT_MASK_XTAL_AAC_PK_SEL_1_0 << BIT_SHIFT_XTAL_AAC_PK_SEL_1_0)
- #define BIT_CLEAR_XTAL_AAC_PK_SEL_1_0(x) ((x) & (~BITS_XTAL_AAC_PK_SEL_1_0))
- #define BIT_GET_XTAL_AAC_PK_SEL_1_0(x) \
- (((x) >> BIT_SHIFT_XTAL_AAC_PK_SEL_1_0) & BIT_MASK_XTAL_AAC_PK_SEL_1_0)
- #define BIT_SET_XTAL_AAC_PK_SEL_1_0(x, v) \
- (BIT_CLEAR_XTAL_AAC_PK_SEL_1_0(x) | BIT_XTAL_AAC_PK_SEL_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_EN_XTAL_DRV_DIGI_V2 BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_EN_XTAL_AAC_PKDET BIT(24)
- #define BIT_EN_XTAL_AAC_GM BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_DRV_USB 22
- #define BIT_MASK_XTAL_DRV_USB 0x3
- #define BIT_XTAL_DRV_USB(x) \
- (((x) & BIT_MASK_XTAL_DRV_USB) << BIT_SHIFT_XTAL_DRV_USB)
- #define BITS_XTAL_DRV_USB (BIT_MASK_XTAL_DRV_USB << BIT_SHIFT_XTAL_DRV_USB)
- #define BIT_CLEAR_XTAL_DRV_USB(x) ((x) & (~BITS_XTAL_DRV_USB))
- #define BIT_GET_XTAL_DRV_USB(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_USB) & BIT_MASK_XTAL_DRV_USB)
- #define BIT_SET_XTAL_DRV_USB(x, v) \
- (BIT_CLEAR_XTAL_DRV_USB(x) | BIT_XTAL_DRV_USB(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_LPMODE BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_EN_XTAL_DRV_USB BIT(21)
- #define BIT_SHIFT_XTAL_DRV_AFE_V2 19
- #define BIT_MASK_XTAL_DRV_AFE_V2 0x3
- #define BIT_XTAL_DRV_AFE_V2(x) \
- (((x) & BIT_MASK_XTAL_DRV_AFE_V2) << BIT_SHIFT_XTAL_DRV_AFE_V2)
- #define BITS_XTAL_DRV_AFE_V2 \
- (BIT_MASK_XTAL_DRV_AFE_V2 << BIT_SHIFT_XTAL_DRV_AFE_V2)
- #define BIT_CLEAR_XTAL_DRV_AFE_V2(x) ((x) & (~BITS_XTAL_DRV_AFE_V2))
- #define BIT_GET_XTAL_DRV_AFE_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_AFE_V2) & BIT_MASK_XTAL_DRV_AFE_V2)
- #define BIT_SET_XTAL_DRV_AFE_V2(x, v) \
- (BIT_CLEAR_XTAL_DRV_AFE_V2(x) | BIT_XTAL_DRV_AFE_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_SEL_TOK_2_0 19
- #define BIT_MASK_XTAL_SEL_TOK_2_0 0x7
- #define BIT_XTAL_SEL_TOK_2_0(x) \
- (((x) & BIT_MASK_XTAL_SEL_TOK_2_0) << BIT_SHIFT_XTAL_SEL_TOK_2_0)
- #define BITS_XTAL_SEL_TOK_2_0 \
- (BIT_MASK_XTAL_SEL_TOK_2_0 << BIT_SHIFT_XTAL_SEL_TOK_2_0)
- #define BIT_CLEAR_XTAL_SEL_TOK_2_0(x) ((x) & (~BITS_XTAL_SEL_TOK_2_0))
- #define BIT_GET_XTAL_SEL_TOK_2_0(x) \
- (((x) >> BIT_SHIFT_XTAL_SEL_TOK_2_0) & BIT_MASK_XTAL_SEL_TOK_2_0)
- #define BIT_SET_XTAL_SEL_TOK_2_0(x, v) \
- (BIT_CLEAR_XTAL_SEL_TOK_2_0(x) | BIT_XTAL_SEL_TOK_2_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_EN_XTAL_DRV_AFE BIT(18)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XQSEL_RF_AWAKE_V2 BIT(18)
- #define BIT_XQSEL_RF_INITIAL_V2 BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_DRV_RF2_V2 16
- #define BIT_MASK_XTAL_DRV_RF2_V2 0x3
- #define BIT_XTAL_DRV_RF2_V2(x) \
- (((x) & BIT_MASK_XTAL_DRV_RF2_V2) << BIT_SHIFT_XTAL_DRV_RF2_V2)
- #define BITS_XTAL_DRV_RF2_V2 \
- (BIT_MASK_XTAL_DRV_RF2_V2 << BIT_SHIFT_XTAL_DRV_RF2_V2)
- #define BIT_CLEAR_XTAL_DRV_RF2_V2(x) ((x) & (~BITS_XTAL_DRV_RF2_V2))
- #define BIT_GET_XTAL_DRV_RF2_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_RF2_V2) & BIT_MASK_XTAL_DRV_RF2_V2)
- #define BIT_SET_XTAL_DRV_RF2_V2(x, v) \
- (BIT_CLEAR_XTAL_DRV_RF2_V2(x) | BIT_XTAL_DRV_RF2_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_DELAY_USB_V1 BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_EN_XTAL_DRV_RF2 BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_DELAY_DIGI_V1 BIT(15)
- #define BIT_XTAL_DELAY_AFE_V1 BIT(14)
- #define BIT_XTAL_DRV_RF_LATCH_V3 BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_EN_XTAL_DRV_RF1 BIT(12)
- #define BIT_XTAL_DRV_RF_LATCH_V4 BIT(11)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_DRV_DIGI_1_0 11
- #define BIT_MASK_XTAL_DRV_DIGI_1_0 0x3
- #define BIT_XTAL_DRV_DIGI_1_0(x) \
- (((x) & BIT_MASK_XTAL_DRV_DIGI_1_0) << BIT_SHIFT_XTAL_DRV_DIGI_1_0)
- #define BITS_XTAL_DRV_DIGI_1_0 \
- (BIT_MASK_XTAL_DRV_DIGI_1_0 << BIT_SHIFT_XTAL_DRV_DIGI_1_0)
- #define BIT_CLEAR_XTAL_DRV_DIGI_1_0(x) ((x) & (~BITS_XTAL_DRV_DIGI_1_0))
- #define BIT_GET_XTAL_DRV_DIGI_1_0(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_DIGI_1_0) & BIT_MASK_XTAL_DRV_DIGI_1_0)
- #define BIT_SET_XTAL_DRV_DIGI_1_0(x, v) \
- (BIT_CLEAR_XTAL_DRV_DIGI_1_0(x) | BIT_XTAL_DRV_DIGI_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_GM_SEP_V3 BIT(10)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_GATED_DIGIN BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XQSEL_RF_AWAKE_V3 BIT(9)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_GATED_DIGIP BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XQSEL_RF_INITIAL_V3 BIT(8)
- #define BIT_XQSEL_V2 BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_DRV_USB_1_0 7
- #define BIT_MASK_XTAL_DRV_USB_1_0 0x3
- #define BIT_XTAL_DRV_USB_1_0(x) \
- (((x) & BIT_MASK_XTAL_DRV_USB_1_0) << BIT_SHIFT_XTAL_DRV_USB_1_0)
- #define BITS_XTAL_DRV_USB_1_0 \
- (BIT_MASK_XTAL_DRV_USB_1_0 << BIT_SHIFT_XTAL_DRV_USB_1_0)
- #define BIT_CLEAR_XTAL_DRV_USB_1_0(x) ((x) & (~BITS_XTAL_DRV_USB_1_0))
- #define BIT_GET_XTAL_DRV_USB_1_0(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_USB_1_0) & BIT_MASK_XTAL_DRV_USB_1_0)
- #define BIT_SET_XTAL_DRV_USB_1_0(x, v) \
- (BIT_CLEAR_XTAL_DRV_USB_1_0(x) | BIT_XTAL_DRV_USB_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_GATED_XTAL_OK0_V2 BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_GATED_USBN BIT(6)
- #define BIT_XTAL_GATED_USBP BIT(5)
- #define BIT_SHIFT_XTAL_DRV_AFE_1_0 3
- #define BIT_MASK_XTAL_DRV_AFE_1_0 0x3
- #define BIT_XTAL_DRV_AFE_1_0(x) \
- (((x) & BIT_MASK_XTAL_DRV_AFE_1_0) << BIT_SHIFT_XTAL_DRV_AFE_1_0)
- #define BITS_XTAL_DRV_AFE_1_0 \
- (BIT_MASK_XTAL_DRV_AFE_1_0 << BIT_SHIFT_XTAL_DRV_AFE_1_0)
- #define BIT_CLEAR_XTAL_DRV_AFE_1_0(x) ((x) & (~BITS_XTAL_DRV_AFE_1_0))
- #define BIT_GET_XTAL_DRV_AFE_1_0(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_AFE_1_0) & BIT_MASK_XTAL_DRV_AFE_1_0)
- #define BIT_SET_XTAL_DRV_AFE_1_0(x, v) \
- (BIT_CLEAR_XTAL_DRV_AFE_1_0(x) | BIT_XTAL_DRV_AFE_1_0(v))
- #define BIT_XTAL_GATED_AFEN BIT(2)
- #define BIT_XTAL_GATED_AFEP BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_SHIFT_XTAL_SC_LPS_V2 0
- #define BIT_MASK_XTAL_SC_LPS_V2 0x3f
- #define BIT_XTAL_SC_LPS_V2(x) \
- (((x) & BIT_MASK_XTAL_SC_LPS_V2) << BIT_SHIFT_XTAL_SC_LPS_V2)
- #define BITS_XTAL_SC_LPS_V2 \
- (BIT_MASK_XTAL_SC_LPS_V2 << BIT_SHIFT_XTAL_SC_LPS_V2)
- #define BIT_CLEAR_XTAL_SC_LPS_V2(x) ((x) & (~BITS_XTAL_SC_LPS_V2))
- #define BIT_GET_XTAL_SC_LPS_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_SC_LPS_V2) & BIT_MASK_XTAL_SC_LPS_V2)
- #define BIT_SET_XTAL_SC_LPS_V2(x, v) \
- (BIT_CLEAR_XTAL_SC_LPS_V2(x) | BIT_XTAL_SC_LPS_V2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_1 (Offset 0x1044) */
- #define BIT_XTAL_DRV_RF1_1 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_XTAL_AAC_CAP BIT(31)
- #define BIT_SHIFT_XTAL_PDSW 29
- #define BIT_MASK_XTAL_PDSW 0x3
- #define BIT_XTAL_PDSW(x) (((x) & BIT_MASK_XTAL_PDSW) << BIT_SHIFT_XTAL_PDSW)
- #define BITS_XTAL_PDSW (BIT_MASK_XTAL_PDSW << BIT_SHIFT_XTAL_PDSW)
- #define BIT_CLEAR_XTAL_PDSW(x) ((x) & (~BITS_XTAL_PDSW))
- #define BIT_GET_XTAL_PDSW(x) (((x) >> BIT_SHIFT_XTAL_PDSW) & BIT_MASK_XTAL_PDSW)
- #define BIT_SET_XTAL_PDSW(x, v) (BIT_CLEAR_XTAL_PDSW(x) | BIT_XTAL_PDSW(v))
- #define BIT_SHIFT_XTAL_LPS_BUF_VB 27
- #define BIT_MASK_XTAL_LPS_BUF_VB 0x3
- #define BIT_XTAL_LPS_BUF_VB(x) \
- (((x) & BIT_MASK_XTAL_LPS_BUF_VB) << BIT_SHIFT_XTAL_LPS_BUF_VB)
- #define BITS_XTAL_LPS_BUF_VB \
- (BIT_MASK_XTAL_LPS_BUF_VB << BIT_SHIFT_XTAL_LPS_BUF_VB)
- #define BIT_CLEAR_XTAL_LPS_BUF_VB(x) ((x) & (~BITS_XTAL_LPS_BUF_VB))
- #define BIT_GET_XTAL_LPS_BUF_VB(x) \
- (((x) >> BIT_SHIFT_XTAL_LPS_BUF_VB) & BIT_MASK_XTAL_LPS_BUF_VB)
- #define BIT_SET_XTAL_LPS_BUF_VB(x, v) \
- (BIT_CLEAR_XTAL_LPS_BUF_VB(x) | BIT_XTAL_LPS_BUF_VB(v))
- #define BIT_XTAL_PDCK_MANU BIT(26)
- #define BIT_XTAL_PDCK_OK_MANU BIT(25)
- #define BIT_SHIFT_XTAL_VREF_SEL 20
- #define BIT_MASK_XTAL_VREF_SEL 0x1f
- #define BIT_XTAL_VREF_SEL(x) \
- (((x) & BIT_MASK_XTAL_VREF_SEL) << BIT_SHIFT_XTAL_VREF_SEL)
- #define BITS_XTAL_VREF_SEL (BIT_MASK_XTAL_VREF_SEL << BIT_SHIFT_XTAL_VREF_SEL)
- #define BIT_CLEAR_XTAL_VREF_SEL(x) ((x) & (~BITS_XTAL_VREF_SEL))
- #define BIT_GET_XTAL_VREF_SEL(x) \
- (((x) >> BIT_SHIFT_XTAL_VREF_SEL) & BIT_MASK_XTAL_VREF_SEL)
- #define BIT_SET_XTAL_VREF_SEL(x, v) \
- (BIT_CLEAR_XTAL_VREF_SEL(x) | BIT_XTAL_VREF_SEL(v))
- #define BIT_EN_XTAL_PDCK_VREF BIT(19)
- #define BIT_XTAL_SEL_PWR_V1 BIT(18)
- #define BIT_XTAL_LPS_DIVISOR BIT(17)
- #define BIT_XTAL_CKDIGI_SEL BIT(16)
- #define BIT_EN_XTAL_LPS_CLK BIT(15)
- #define BIT_EN_XTAL_SCHMITT BIT(14)
- #define BIT_XTAL_PK_SEL_OFFSET BIT(13)
- #define BIT_SHIFT_XTAL_MANU_PK_SEL 11
- #define BIT_MASK_XTAL_MANU_PK_SEL 0x3
- #define BIT_XTAL_MANU_PK_SEL(x) \
- (((x) & BIT_MASK_XTAL_MANU_PK_SEL) << BIT_SHIFT_XTAL_MANU_PK_SEL)
- #define BITS_XTAL_MANU_PK_SEL \
- (BIT_MASK_XTAL_MANU_PK_SEL << BIT_SHIFT_XTAL_MANU_PK_SEL)
- #define BIT_CLEAR_XTAL_MANU_PK_SEL(x) ((x) & (~BITS_XTAL_MANU_PK_SEL))
- #define BIT_GET_XTAL_MANU_PK_SEL(x) \
- (((x) >> BIT_SHIFT_XTAL_MANU_PK_SEL) & BIT_MASK_XTAL_MANU_PK_SEL)
- #define BIT_SET_XTAL_MANU_PK_SEL(x, v) \
- (BIT_CLEAR_XTAL_MANU_PK_SEL(x) | BIT_XTAL_MANU_PK_SEL(v))
- #define BIT_XTAL_AACK_PK_MANU BIT(10)
- #define BIT_EN_XTAL_AAC_PKDET_V1 BIT(9)
- #define BIT_EN_XTAL_AAC_GM_V1 BIT(8)
- #define BIT_XTAL_LDO_OPVB_SEL BIT(7)
- #define BIT_SHIFT_XTAL_DUMMY_V1 7
- #define BIT_MASK_XTAL_DUMMY_V1 0x3f
- #define BIT_XTAL_DUMMY_V1(x) \
- (((x) & BIT_MASK_XTAL_DUMMY_V1) << BIT_SHIFT_XTAL_DUMMY_V1)
- #define BITS_XTAL_DUMMY_V1 (BIT_MASK_XTAL_DUMMY_V1 << BIT_SHIFT_XTAL_DUMMY_V1)
- #define BIT_CLEAR_XTAL_DUMMY_V1(x) ((x) & (~BITS_XTAL_DUMMY_V1))
- #define BIT_GET_XTAL_DUMMY_V1(x) \
- (((x) >> BIT_SHIFT_XTAL_DUMMY_V1) & BIT_MASK_XTAL_DUMMY_V1)
- #define BIT_SET_XTAL_DUMMY_V1(x, v) \
- (BIT_CLEAR_XTAL_DUMMY_V1(x) | BIT_XTAL_DUMMY_V1(v))
- #define BIT_XTAL_LDO_NC BIT(6)
- #define BIT_XTAL_EN_LNBUF BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_XTAL_DRV_RF2_LATCH BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_XTAL__AAC_TIE_MID BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_SHIFT_XTAL_DRV_RF2_1_0 4
- #define BIT_MASK_XTAL_DRV_RF2_1_0 0x3
- #define BIT_XTAL_DRV_RF2_1_0(x) \
- (((x) & BIT_MASK_XTAL_DRV_RF2_1_0) << BIT_SHIFT_XTAL_DRV_RF2_1_0)
- #define BITS_XTAL_DRV_RF2_1_0 \
- (BIT_MASK_XTAL_DRV_RF2_1_0 << BIT_SHIFT_XTAL_DRV_RF2_1_0)
- #define BIT_CLEAR_XTAL_DRV_RF2_1_0(x) ((x) & (~BITS_XTAL_DRV_RF2_1_0))
- #define BIT_GET_XTAL_DRV_RF2_1_0(x) \
- (((x) >> BIT_SHIFT_XTAL_DRV_RF2_1_0) & BIT_MASK_XTAL_DRV_RF2_1_0)
- #define BIT_SET_XTAL_DRV_RF2_1_0(x, v) \
- (BIT_CLEAR_XTAL_DRV_RF2_1_0(x) | BIT_XTAL_DRV_RF2_1_0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_SHIFT_XTAL_LDO_VREF_V2 3
- #define BIT_MASK_XTAL_LDO_VREF_V2 0x7
- #define BIT_XTAL_LDO_VREF_V2(x) \
- (((x) & BIT_MASK_XTAL_LDO_VREF_V2) << BIT_SHIFT_XTAL_LDO_VREF_V2)
- #define BITS_XTAL_LDO_VREF_V2 \
- (BIT_MASK_XTAL_LDO_VREF_V2 << BIT_SHIFT_XTAL_LDO_VREF_V2)
- #define BIT_CLEAR_XTAL_LDO_VREF_V2(x) ((x) & (~BITS_XTAL_LDO_VREF_V2))
- #define BIT_GET_XTAL_LDO_VREF_V2(x) \
- (((x) >> BIT_SHIFT_XTAL_LDO_VREF_V2) & BIT_MASK_XTAL_LDO_VREF_V2)
- #define BIT_SET_XTAL_LDO_VREF_V2(x, v) \
- (BIT_CLEAR_XTAL_LDO_VREF_V2(x) | BIT_XTAL_LDO_VREF_V2(v))
- #define BIT_SHIFT_XTAL_AAC_OPCUR 3
- #define BIT_MASK_XTAL_AAC_OPCUR 0x3
- #define BIT_XTAL_AAC_OPCUR(x) \
- (((x) & BIT_MASK_XTAL_AAC_OPCUR) << BIT_SHIFT_XTAL_AAC_OPCUR)
- #define BITS_XTAL_AAC_OPCUR \
- (BIT_MASK_XTAL_AAC_OPCUR << BIT_SHIFT_XTAL_AAC_OPCUR)
- #define BIT_CLEAR_XTAL_AAC_OPCUR(x) ((x) & (~BITS_XTAL_AAC_OPCUR))
- #define BIT_GET_XTAL_AAC_OPCUR(x) \
- (((x) >> BIT_SHIFT_XTAL_AAC_OPCUR) & BIT_MASK_XTAL_AAC_OPCUR)
- #define BIT_SET_XTAL_AAC_OPCUR(x, v) \
- (BIT_CLEAR_XTAL_AAC_OPCUR(x) | BIT_XTAL_AAC_OPCUR(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_XTAL_GATED_RF2N BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_XTAL_LPMODE_V1 BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_XTAL_GATED_RF2P BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_SHIFT_XTAL_AAC_IOFFSET 1
- #define BIT_MASK_XTAL_AAC_IOFFSET 0x3
- #define BIT_XTAL_AAC_IOFFSET(x) \
- (((x) & BIT_MASK_XTAL_AAC_IOFFSET) << BIT_SHIFT_XTAL_AAC_IOFFSET)
- #define BITS_XTAL_AAC_IOFFSET \
- (BIT_MASK_XTAL_AAC_IOFFSET << BIT_SHIFT_XTAL_AAC_IOFFSET)
- #define BIT_CLEAR_XTAL_AAC_IOFFSET(x) ((x) & (~BITS_XTAL_AAC_IOFFSET))
- #define BIT_GET_XTAL_AAC_IOFFSET(x) \
- (((x) >> BIT_SHIFT_XTAL_AAC_IOFFSET) & BIT_MASK_XTAL_AAC_IOFFSET)
- #define BIT_SET_XTAL_AAC_IOFFSET(x, v) \
- (BIT_CLEAR_XTAL_AAC_IOFFSET(x) | BIT_XTAL_AAC_IOFFSET(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_XTAL_LDO_DI BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_SHIFT_XTAL_SEL_TOK_V3 0
- #define BIT_MASK_XTAL_SEL_TOK_V3 0x3
- #define BIT_XTAL_SEL_TOK_V3(x) \
- (((x) & BIT_MASK_XTAL_SEL_TOK_V3) << BIT_SHIFT_XTAL_SEL_TOK_V3)
- #define BITS_XTAL_SEL_TOK_V3 \
- (BIT_MASK_XTAL_SEL_TOK_V3 << BIT_SHIFT_XTAL_SEL_TOK_V3)
- #define BIT_CLEAR_XTAL_SEL_TOK_V3(x) ((x) & (~BITS_XTAL_SEL_TOK_V3))
- #define BIT_GET_XTAL_SEL_TOK_V3(x) \
- (((x) >> BIT_SHIFT_XTAL_SEL_TOK_V3) & BIT_MASK_XTAL_SEL_TOK_V3)
- #define BIT_SET_XTAL_SEL_TOK_V3(x, v) \
- (BIT_CLEAR_XTAL_SEL_TOK_V3(x) | BIT_XTAL_SEL_TOK_V3(v))
- #define BIT_XTAL_AAC_CAP_V1 BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_2 (Offset 0x1048) */
- #define BIT_XTAL_SEL_PWR BIT(0)
- /* 2 REG_ANAPAR_XTAL_AAC (Offset 0x104C) */
- #define BIT_SHIFT_GM_MANUAL_4_0 21
- #define BIT_MASK_GM_MANUAL_4_0 0x1f
- #define BIT_GM_MANUAL_4_0(x) \
- (((x) & BIT_MASK_GM_MANUAL_4_0) << BIT_SHIFT_GM_MANUAL_4_0)
- #define BITS_GM_MANUAL_4_0 (BIT_MASK_GM_MANUAL_4_0 << BIT_SHIFT_GM_MANUAL_4_0)
- #define BIT_CLEAR_GM_MANUAL_4_0(x) ((x) & (~BITS_GM_MANUAL_4_0))
- #define BIT_GET_GM_MANUAL_4_0(x) \
- (((x) >> BIT_SHIFT_GM_MANUAL_4_0) & BIT_MASK_GM_MANUAL_4_0)
- #define BIT_SET_GM_MANUAL_4_0(x, v) \
- (BIT_CLEAR_GM_MANUAL_4_0(x) | BIT_GM_MANUAL_4_0(v))
- #define BIT_SHIFT_GM_STUP_4_0 16
- #define BIT_MASK_GM_STUP_4_0 0x1f
- #define BIT_GM_STUP_4_0(x) \
- (((x) & BIT_MASK_GM_STUP_4_0) << BIT_SHIFT_GM_STUP_4_0)
- #define BITS_GM_STUP_4_0 (BIT_MASK_GM_STUP_4_0 << BIT_SHIFT_GM_STUP_4_0)
- #define BIT_CLEAR_GM_STUP_4_0(x) ((x) & (~BITS_GM_STUP_4_0))
- #define BIT_GET_GM_STUP_4_0(x) \
- (((x) >> BIT_SHIFT_GM_STUP_4_0) & BIT_MASK_GM_STUP_4_0)
- #define BIT_SET_GM_STUP_4_0(x, v) \
- (BIT_CLEAR_GM_STUP_4_0(x) | BIT_GM_STUP_4_0(v))
- #define BIT_SHIFT_XTAL_CK_SET_2_0 13
- #define BIT_MASK_XTAL_CK_SET_2_0 0x7
- #define BIT_XTAL_CK_SET_2_0(x) \
- (((x) & BIT_MASK_XTAL_CK_SET_2_0) << BIT_SHIFT_XTAL_CK_SET_2_0)
- #define BITS_XTAL_CK_SET_2_0 \
- (BIT_MASK_XTAL_CK_SET_2_0 << BIT_SHIFT_XTAL_CK_SET_2_0)
- #define BIT_CLEAR_XTAL_CK_SET_2_0(x) ((x) & (~BITS_XTAL_CK_SET_2_0))
- #define BIT_GET_XTAL_CK_SET_2_0(x) \
- (((x) >> BIT_SHIFT_XTAL_CK_SET_2_0) & BIT_MASK_XTAL_CK_SET_2_0)
- #define BIT_SET_XTAL_CK_SET_2_0(x, v) \
- (BIT_CLEAR_XTAL_CK_SET_2_0(x) | BIT_XTAL_CK_SET_2_0(v))
- #define BIT_SHIFT_GM_INIT_4_0 8
- #define BIT_MASK_GM_INIT_4_0 0x1f
- #define BIT_GM_INIT_4_0(x) \
- (((x) & BIT_MASK_GM_INIT_4_0) << BIT_SHIFT_GM_INIT_4_0)
- #define BITS_GM_INIT_4_0 (BIT_MASK_GM_INIT_4_0 << BIT_SHIFT_GM_INIT_4_0)
- #define BIT_CLEAR_GM_INIT_4_0(x) ((x) & (~BITS_GM_INIT_4_0))
- #define BIT_GET_GM_INIT_4_0(x) \
- (((x) >> BIT_SHIFT_GM_INIT_4_0) & BIT_MASK_GM_INIT_4_0)
- #define BIT_SET_GM_INIT_4_0(x, v) \
- (BIT_CLEAR_GM_INIT_4_0(x) | BIT_GM_INIT_4_0(v))
- #define BIT_SHIFT_XAAC_GM_OFFSET_4_0 2
- #define BIT_MASK_XAAC_GM_OFFSET_4_0 0x1f
- #define BIT_XAAC_GM_OFFSET_4_0(x) \
- (((x) & BIT_MASK_XAAC_GM_OFFSET_4_0) << BIT_SHIFT_XAAC_GM_OFFSET_4_0)
- #define BITS_XAAC_GM_OFFSET_4_0 \
- (BIT_MASK_XAAC_GM_OFFSET_4_0 << BIT_SHIFT_XAAC_GM_OFFSET_4_0)
- #define BIT_CLEAR_XAAC_GM_OFFSET_4_0(x) ((x) & (~BITS_XAAC_GM_OFFSET_4_0))
- #define BIT_GET_XAAC_GM_OFFSET_4_0(x) \
- (((x) >> BIT_SHIFT_XAAC_GM_OFFSET_4_0) & BIT_MASK_XAAC_GM_OFFSET_4_0)
- #define BIT_SET_XAAC_GM_OFFSET_4_0(x, v) \
- (BIT_CLEAR_XAAC_GM_OFFSET_4_0(x) | BIT_XAAC_GM_OFFSET_4_0(v))
- /* 2 REG_ANAPAR_XTAL_R_ONLY (Offset 0x1050) */
- #define BIT_XTAL_PKDET_OUT BIT(6)
- #define BIT_SHIFT_XTAL_GM_AAC_4_0 1
- #define BIT_MASK_XTAL_GM_AAC_4_0 0x1f
- #define BIT_XTAL_GM_AAC_4_0(x) \
- (((x) & BIT_MASK_XTAL_GM_AAC_4_0) << BIT_SHIFT_XTAL_GM_AAC_4_0)
- #define BITS_XTAL_GM_AAC_4_0 \
- (BIT_MASK_XTAL_GM_AAC_4_0 << BIT_SHIFT_XTAL_GM_AAC_4_0)
- #define BIT_CLEAR_XTAL_GM_AAC_4_0(x) ((x) & (~BITS_XTAL_GM_AAC_4_0))
- #define BIT_GET_XTAL_GM_AAC_4_0(x) \
- (((x) >> BIT_SHIFT_XTAL_GM_AAC_4_0) & BIT_MASK_XTAL_GM_AAC_4_0)
- #define BIT_SET_XTAL_GM_AAC_4_0(x, v) \
- (BIT_CLEAR_XTAL_GM_AAC_4_0(x) | BIT_XTAL_GM_AAC_4_0(v))
- #define BIT_XAAC_READY BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_AACK_0 (Offset 0x1054) */
- #define BIT_XAAC_LPOW BIT(31)
- #define BIT_SHIFT_AAC_MODE 29
- #define BIT_MASK_AAC_MODE 0x3
- #define BIT_AAC_MODE(x) (((x) & BIT_MASK_AAC_MODE) << BIT_SHIFT_AAC_MODE)
- #define BITS_AAC_MODE (BIT_MASK_AAC_MODE << BIT_SHIFT_AAC_MODE)
- #define BIT_CLEAR_AAC_MODE(x) ((x) & (~BITS_AAC_MODE))
- #define BIT_GET_AAC_MODE(x) (((x) >> BIT_SHIFT_AAC_MODE) & BIT_MASK_AAC_MODE)
- #define BIT_SET_AAC_MODE(x, v) (BIT_CLEAR_AAC_MODE(x) | BIT_AAC_MODE(v))
- #define BIT_SHIFT_GM_MANUAL 21
- #define BIT_MASK_GM_MANUAL 0x1f
- #define BIT_GM_MANUAL(x) (((x) & BIT_MASK_GM_MANUAL) << BIT_SHIFT_GM_MANUAL)
- #define BITS_GM_MANUAL (BIT_MASK_GM_MANUAL << BIT_SHIFT_GM_MANUAL)
- #define BIT_CLEAR_GM_MANUAL(x) ((x) & (~BITS_GM_MANUAL))
- #define BIT_GET_GM_MANUAL(x) (((x) >> BIT_SHIFT_GM_MANUAL) & BIT_MASK_GM_MANUAL)
- #define BIT_SET_GM_MANUAL(x, v) (BIT_CLEAR_GM_MANUAL(x) | BIT_GM_MANUAL(v))
- #define BIT_SHIFT_XTAL_LDO_LPS 21
- #define BIT_MASK_XTAL_LDO_LPS 0x7
- #define BIT_XTAL_LDO_LPS(x) \
- (((x) & BIT_MASK_XTAL_LDO_LPS) << BIT_SHIFT_XTAL_LDO_LPS)
- #define BITS_XTAL_LDO_LPS (BIT_MASK_XTAL_LDO_LPS << BIT_SHIFT_XTAL_LDO_LPS)
- #define BIT_CLEAR_XTAL_LDO_LPS(x) ((x) & (~BITS_XTAL_LDO_LPS))
- #define BIT_GET_XTAL_LDO_LPS(x) \
- (((x) >> BIT_SHIFT_XTAL_LDO_LPS) & BIT_MASK_XTAL_LDO_LPS)
- #define BIT_SET_XTAL_LDO_LPS(x, v) \
- (BIT_CLEAR_XTAL_LDO_LPS(x) | BIT_XTAL_LDO_LPS(v))
- #define BIT_SHIFT_GM_STUP 16
- #define BIT_MASK_GM_STUP 0x1f
- #define BIT_GM_STUP(x) (((x) & BIT_MASK_GM_STUP) << BIT_SHIFT_GM_STUP)
- #define BITS_GM_STUP (BIT_MASK_GM_STUP << BIT_SHIFT_GM_STUP)
- #define BIT_CLEAR_GM_STUP(x) ((x) & (~BITS_GM_STUP))
- #define BIT_GET_GM_STUP(x) (((x) >> BIT_SHIFT_GM_STUP) & BIT_MASK_GM_STUP)
- #define BIT_SET_GM_STUP(x, v) (BIT_CLEAR_GM_STUP(x) | BIT_GM_STUP(v))
- #define BIT_SHIFT_XTAL_WAIT_CYC 15
- #define BIT_MASK_XTAL_WAIT_CYC 0x3f
- #define BIT_XTAL_WAIT_CYC(x) \
- (((x) & BIT_MASK_XTAL_WAIT_CYC) << BIT_SHIFT_XTAL_WAIT_CYC)
- #define BITS_XTAL_WAIT_CYC (BIT_MASK_XTAL_WAIT_CYC << BIT_SHIFT_XTAL_WAIT_CYC)
- #define BIT_CLEAR_XTAL_WAIT_CYC(x) ((x) & (~BITS_XTAL_WAIT_CYC))
- #define BIT_GET_XTAL_WAIT_CYC(x) \
- (((x) >> BIT_SHIFT_XTAL_WAIT_CYC) & BIT_MASK_XTAL_WAIT_CYC)
- #define BIT_SET_XTAL_WAIT_CYC(x, v) \
- (BIT_CLEAR_XTAL_WAIT_CYC(x) | BIT_XTAL_WAIT_CYC(v))
- #define BIT_SHIFT_XTAL_CK_SET 13
- #define BIT_MASK_XTAL_CK_SET 0x7
- #define BIT_XTAL_CK_SET(x) \
- (((x) & BIT_MASK_XTAL_CK_SET) << BIT_SHIFT_XTAL_CK_SET)
- #define BITS_XTAL_CK_SET (BIT_MASK_XTAL_CK_SET << BIT_SHIFT_XTAL_CK_SET)
- #define BIT_CLEAR_XTAL_CK_SET(x) ((x) & (~BITS_XTAL_CK_SET))
- #define BIT_GET_XTAL_CK_SET(x) \
- (((x) >> BIT_SHIFT_XTAL_CK_SET) & BIT_MASK_XTAL_CK_SET)
- #define BIT_SET_XTAL_CK_SET(x, v) \
- (BIT_CLEAR_XTAL_CK_SET(x) | BIT_XTAL_CK_SET(v))
- #define BIT_SHIFT_XTAL_LDO_OK 12
- #define BIT_MASK_XTAL_LDO_OK 0x7
- #define BIT_XTAL_LDO_OK(x) \
- (((x) & BIT_MASK_XTAL_LDO_OK) << BIT_SHIFT_XTAL_LDO_OK)
- #define BITS_XTAL_LDO_OK (BIT_MASK_XTAL_LDO_OK << BIT_SHIFT_XTAL_LDO_OK)
- #define BIT_CLEAR_XTAL_LDO_OK(x) ((x) & (~BITS_XTAL_LDO_OK))
- #define BIT_GET_XTAL_LDO_OK(x) \
- (((x) >> BIT_SHIFT_XTAL_LDO_OK) & BIT_MASK_XTAL_LDO_OK)
- #define BIT_SET_XTAL_LDO_OK(x, v) \
- (BIT_CLEAR_XTAL_LDO_OK(x) | BIT_XTAL_LDO_OK(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPHY_LDO (Offset 0x1054) */
- #define BIT_SHIFT_CPHY_LDO_PD 12
- #define BIT_MASK_CPHY_LDO_PD 0x3
- #define BIT_CPHY_LDO_PD(x) \
- (((x) & BIT_MASK_CPHY_LDO_PD) << BIT_SHIFT_CPHY_LDO_PD)
- #define BITS_CPHY_LDO_PD (BIT_MASK_CPHY_LDO_PD << BIT_SHIFT_CPHY_LDO_PD)
- #define BIT_CLEAR_CPHY_LDO_PD(x) ((x) & (~BITS_CPHY_LDO_PD))
- #define BIT_GET_CPHY_LDO_PD(x) \
- (((x) >> BIT_SHIFT_CPHY_LDO_PD) & BIT_MASK_CPHY_LDO_PD)
- #define BIT_SET_CPHY_LDO_PD(x, v) \
- (BIT_CLEAR_CPHY_LDO_PD(x) | BIT_CPHY_LDO_PD(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_AACK_0 (Offset 0x1054) */
- #define BIT_XTAL_MD_LPOW BIT(11)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPHY_LDO (Offset 0x1054) */
- #define BIT_SHIFT_CPHY_LDO_SR 10
- #define BIT_MASK_CPHY_LDO_SR 0x3
- #define BIT_CPHY_LDO_SR(x) \
- (((x) & BIT_MASK_CPHY_LDO_SR) << BIT_SHIFT_CPHY_LDO_SR)
- #define BITS_CPHY_LDO_SR (BIT_MASK_CPHY_LDO_SR << BIT_SHIFT_CPHY_LDO_SR)
- #define BIT_CLEAR_CPHY_LDO_SR(x) ((x) & (~BITS_CPHY_LDO_SR))
- #define BIT_GET_CPHY_LDO_SR(x) \
- (((x) >> BIT_SHIFT_CPHY_LDO_SR) & BIT_MASK_CPHY_LDO_SR)
- #define BIT_SET_CPHY_LDO_SR(x, v) \
- (BIT_CLEAR_CPHY_LDO_SR(x) | BIT_CPHY_LDO_SR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_AACK_0 (Offset 0x1054) */
- #define BIT_SHIFT_XTAL_OV_RATIO 9
- #define BIT_MASK_XTAL_OV_RATIO 0x3
- #define BIT_XTAL_OV_RATIO(x) \
- (((x) & BIT_MASK_XTAL_OV_RATIO) << BIT_SHIFT_XTAL_OV_RATIO)
- #define BITS_XTAL_OV_RATIO (BIT_MASK_XTAL_OV_RATIO << BIT_SHIFT_XTAL_OV_RATIO)
- #define BIT_CLEAR_XTAL_OV_RATIO(x) ((x) & (~BITS_XTAL_OV_RATIO))
- #define BIT_GET_XTAL_OV_RATIO(x) \
- (((x) >> BIT_SHIFT_XTAL_OV_RATIO) & BIT_MASK_XTAL_OV_RATIO)
- #define BIT_SET_XTAL_OV_RATIO(x, v) \
- (BIT_CLEAR_XTAL_OV_RATIO(x) | BIT_XTAL_OV_RATIO(v))
- #define BIT_SHIFT_GM_INIT 8
- #define BIT_MASK_GM_INIT 0x1f
- #define BIT_GM_INIT(x) (((x) & BIT_MASK_GM_INIT) << BIT_SHIFT_GM_INIT)
- #define BITS_GM_INIT (BIT_MASK_GM_INIT << BIT_SHIFT_GM_INIT)
- #define BIT_CLEAR_GM_INIT(x) ((x) & (~BITS_GM_INIT))
- #define BIT_GET_GM_INIT(x) (((x) >> BIT_SHIFT_GM_INIT) & BIT_MASK_GM_INIT)
- #define BIT_SET_GM_INIT(x, v) (BIT_CLEAR_GM_INIT(x) | BIT_GM_INIT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPHY_LDO (Offset 0x1054) */
- #define BIT_SHIFT_CPHY_LDO_TUNEREF 8
- #define BIT_MASK_CPHY_LDO_TUNEREF 0x3
- #define BIT_CPHY_LDO_TUNEREF(x) \
- (((x) & BIT_MASK_CPHY_LDO_TUNEREF) << BIT_SHIFT_CPHY_LDO_TUNEREF)
- #define BITS_CPHY_LDO_TUNEREF \
- (BIT_MASK_CPHY_LDO_TUNEREF << BIT_SHIFT_CPHY_LDO_TUNEREF)
- #define BIT_CLEAR_CPHY_LDO_TUNEREF(x) ((x) & (~BITS_CPHY_LDO_TUNEREF))
- #define BIT_GET_CPHY_LDO_TUNEREF(x) \
- (((x) >> BIT_SHIFT_CPHY_LDO_TUNEREF) & BIT_MASK_CPHY_LDO_TUNEREF)
- #define BIT_SET_CPHY_LDO_TUNEREF(x, v) \
- (BIT_CLEAR_CPHY_LDO_TUNEREF(x) | BIT_CPHY_LDO_TUNEREF(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_AACK_0 (Offset 0x1054) */
- #define BIT_SHIFT_XTAL_OV_UNIT 6
- #define BIT_MASK_XTAL_OV_UNIT 0x7
- #define BIT_XTAL_OV_UNIT(x) \
- (((x) & BIT_MASK_XTAL_OV_UNIT) << BIT_SHIFT_XTAL_OV_UNIT)
- #define BITS_XTAL_OV_UNIT (BIT_MASK_XTAL_OV_UNIT << BIT_SHIFT_XTAL_OV_UNIT)
- #define BIT_CLEAR_XTAL_OV_UNIT(x) ((x) & (~BITS_XTAL_OV_UNIT))
- #define BIT_GET_XTAL_OV_UNIT(x) \
- (((x) >> BIT_SHIFT_XTAL_OV_UNIT) & BIT_MASK_XTAL_OV_UNIT)
- #define BIT_SET_XTAL_OV_UNIT(x, v) \
- (BIT_CLEAR_XTAL_OV_UNIT(x) | BIT_XTAL_OV_UNIT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPHY_LDO (Offset 0x1054) */
- #define BIT_SHIFT_CPHY_LDO_TUNE_VO 5
- #define BIT_MASK_CPHY_LDO_TUNE_VO 0x7
- #define BIT_CPHY_LDO_TUNE_VO(x) \
- (((x) & BIT_MASK_CPHY_LDO_TUNE_VO) << BIT_SHIFT_CPHY_LDO_TUNE_VO)
- #define BITS_CPHY_LDO_TUNE_VO \
- (BIT_MASK_CPHY_LDO_TUNE_VO << BIT_SHIFT_CPHY_LDO_TUNE_VO)
- #define BIT_CLEAR_CPHY_LDO_TUNE_VO(x) ((x) & (~BITS_CPHY_LDO_TUNE_VO))
- #define BIT_GET_CPHY_LDO_TUNE_VO(x) \
- (((x) >> BIT_SHIFT_CPHY_LDO_TUNE_VO) & BIT_MASK_CPHY_LDO_TUNE_VO)
- #define BIT_SET_CPHY_LDO_TUNE_VO(x, v) \
- (BIT_CLEAR_CPHY_LDO_TUNE_VO(x) | BIT_CPHY_LDO_TUNE_VO(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_AACK_0 (Offset 0x1054) */
- #define BIT_SHIFT_XTAL_MODE_MANUAL 4
- #define BIT_MASK_XTAL_MODE_MANUAL 0x3
- #define BIT_XTAL_MODE_MANUAL(x) \
- (((x) & BIT_MASK_XTAL_MODE_MANUAL) << BIT_SHIFT_XTAL_MODE_MANUAL)
- #define BITS_XTAL_MODE_MANUAL \
- (BIT_MASK_XTAL_MODE_MANUAL << BIT_SHIFT_XTAL_MODE_MANUAL)
- #define BIT_CLEAR_XTAL_MODE_MANUAL(x) ((x) & (~BITS_XTAL_MODE_MANUAL))
- #define BIT_GET_XTAL_MODE_MANUAL(x) \
- (((x) >> BIT_SHIFT_XTAL_MODE_MANUAL) & BIT_MASK_XTAL_MODE_MANUAL)
- #define BIT_SET_XTAL_MODE_MANUAL(x, v) \
- (BIT_CLEAR_XTAL_MODE_MANUAL(x) | BIT_XTAL_MODE_MANUAL(v))
- #define BIT_SHIFT_PK_END_AR 3
- #define BIT_MASK_PK_END_AR 0x3
- #define BIT_PK_END_AR(x) (((x) & BIT_MASK_PK_END_AR) << BIT_SHIFT_PK_END_AR)
- #define BITS_PK_END_AR (BIT_MASK_PK_END_AR << BIT_SHIFT_PK_END_AR)
- #define BIT_CLEAR_PK_END_AR(x) ((x) & (~BITS_PK_END_AR))
- #define BIT_GET_PK_END_AR(x) (((x) >> BIT_SHIFT_PK_END_AR) & BIT_MASK_PK_END_AR)
- #define BIT_SET_PK_END_AR(x, v) (BIT_CLEAR_PK_END_AR(x) | BIT_PK_END_AR(v))
- #define BIT_XTAL_MANU_SEL BIT(3)
- #define BIT_SHIFT_XAAC_GM_OFFSET 2
- #define BIT_MASK_XAAC_GM_OFFSET 0x1f
- #define BIT_XAAC_GM_OFFSET(x) \
- (((x) & BIT_MASK_XAAC_GM_OFFSET) << BIT_SHIFT_XAAC_GM_OFFSET)
- #define BITS_XAAC_GM_OFFSET \
- (BIT_MASK_XAAC_GM_OFFSET << BIT_SHIFT_XAAC_GM_OFFSET)
- #define BIT_CLEAR_XAAC_GM_OFFSET(x) ((x) & (~BITS_XAAC_GM_OFFSET))
- #define BIT_GET_XAAC_GM_OFFSET(x) \
- (((x) >> BIT_SHIFT_XAAC_GM_OFFSET) & BIT_MASK_XAAC_GM_OFFSET)
- #define BIT_SET_XAAC_GM_OFFSET(x, v) \
- (BIT_CLEAR_XAAC_GM_OFFSET(x) | BIT_XAAC_GM_OFFSET(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPHY_LDO (Offset 0x1054) */
- #define BIT_SHIFT_CPHY_LDO_OCP_VTH 2
- #define BIT_MASK_CPHY_LDO_OCP_VTH 0x7
- #define BIT_CPHY_LDO_OCP_VTH(x) \
- (((x) & BIT_MASK_CPHY_LDO_OCP_VTH) << BIT_SHIFT_CPHY_LDO_OCP_VTH)
- #define BITS_CPHY_LDO_OCP_VTH \
- (BIT_MASK_CPHY_LDO_OCP_VTH << BIT_SHIFT_CPHY_LDO_OCP_VTH)
- #define BIT_CLEAR_CPHY_LDO_OCP_VTH(x) ((x) & (~BITS_CPHY_LDO_OCP_VTH))
- #define BIT_GET_CPHY_LDO_OCP_VTH(x) \
- (((x) >> BIT_SHIFT_CPHY_LDO_OCP_VTH) & BIT_MASK_CPHY_LDO_OCP_VTH)
- #define BIT_SET_CPHY_LDO_OCP_VTH(x, v) \
- (BIT_CLEAR_CPHY_LDO_OCP_VTH(x) | BIT_CPHY_LDO_OCP_VTH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_ANAPAR_XTAL_AACK_0 (Offset 0x1054) */
- #define BIT_SHIFT_PK_START_AR 1
- #define BIT_MASK_PK_START_AR 0x3
- #define BIT_PK_START_AR(x) \
- (((x) & BIT_MASK_PK_START_AR) << BIT_SHIFT_PK_START_AR)
- #define BITS_PK_START_AR (BIT_MASK_PK_START_AR << BIT_SHIFT_PK_START_AR)
- #define BIT_CLEAR_PK_START_AR(x) ((x) & (~BITS_PK_START_AR))
- #define BIT_GET_PK_START_AR(x) \
- (((x) >> BIT_SHIFT_PK_START_AR) & BIT_MASK_PK_START_AR)
- #define BIT_SET_PK_START_AR(x, v) \
- (BIT_CLEAR_PK_START_AR(x) | BIT_PK_START_AR(v))
- #define BIT_XTAL_MODE BIT(1)
- #define BIT_XAAC_LUT_MANUAL_EN BIT(0)
- #define BIT_RESET_N_DECODER BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CPHY_LDO (Offset 0x1054) */
- #define BIT_SHIFT_VREF_LDO_OK 0
- #define BIT_MASK_VREF_LDO_OK 0x3
- #define BIT_VREF_LDO_OK(x) \
- (((x) & BIT_MASK_VREF_LDO_OK) << BIT_SHIFT_VREF_LDO_OK)
- #define BITS_VREF_LDO_OK (BIT_MASK_VREF_LDO_OK << BIT_SHIFT_VREF_LDO_OK)
- #define BIT_CLEAR_VREF_LDO_OK(x) ((x) & (~BITS_VREF_LDO_OK))
- #define BIT_GET_VREF_LDO_OK(x) \
- (((x) >> BIT_SHIFT_VREF_LDO_OK) & BIT_MASK_VREF_LDO_OK)
- #define BIT_SET_VREF_LDO_OK(x, v) \
- (BIT_CLEAR_VREF_LDO_OK(x) | BIT_VREF_LDO_OK(v))
- /* 2 REG_CPHY_BG (Offset 0x1058) */
- #define BIT_TXBCN_OK_PORT4 BIT(31)
- #define BIT_ATIMEND_PORT4 BIT(31)
- #define BIT_TXBCN_OK_PORT3 BIT(30)
- #define BIT_ATIMEND_PORT3 BIT(30)
- #define BIT_TXBCN_OK_PORT2 BIT(29)
- #define BIT_ATIMEND_PORT2 BIT(29)
- #define BIT_TXBCN_OK_PORT1 BIT(28)
- #define BIT_ATIMEND_PORT1 BIT(28)
- #define BIT_TXBCN15OK BIT(23)
- #define BIT_BCNDMAINT15 BIT(23)
- #define BIT_ATIMEND15 BIT(23)
- #define BIT_TXBCN14OK BIT(22)
- #define BIT_BCNDMAINT14 BIT(22)
- #define BIT_ATIMEND14 BIT(22)
- #define BIT_TXBCN13OK BIT(21)
- #define BIT_BCNDMAINT13 BIT(21)
- #define BIT_ATIMEND13 BIT(21)
- #define BIT_TXBCN12OK BIT(20)
- #define BIT_BCNDMAINT12 BIT(20)
- #define BIT_ATIMEND12 BIT(20)
- #define BIT_TXBCN11OK BIT(19)
- #define BIT_BCNDMAINT11 BIT(19)
- #define BIT_ATIMEND11 BIT(19)
- #define BIT_TXBCN10OK BIT(18)
- #define BIT_BCNDMAINT10 BIT(18)
- #define BIT_ATIMEND10 BIT(18)
- #define BIT_TXBCN9OK BIT(17)
- #define BIT_BCNDMAINT9 BIT(17)
- #define BIT_ATIMEND9 BIT(17)
- #define BIT_TXBCN8OK BIT(16)
- #define BIT_BCNDMAINT8 BIT(16)
- #define BIT_ATIMEND8 BIT(16)
- #define BIT_BCNDERR_PORT4 BIT(15)
- #define BIT_BCNDERR_PORT3 BIT(14)
- #define BIT_BCNDERR_PORT2 BIT(13)
- #define BIT_BCNDERR_PORT1 BIT(12)
- #define BIT_TXBCN15ERR BIT(7)
- #define BIT_BCNDERR15 BIT(7)
- #define BIT_TXBCN14ERR BIT(6)
- #define BIT_BCNDERR14 BIT(6)
- #define BIT_TXBCN13ERR BIT(5)
- #define BIT_BCNDERR13 BIT(5)
- #define BIT_PS_TIMER_EARLY_INT_5 BIT(5)
- #define BIT_TXBCN12ERR BIT(4)
- #define BIT_BCNDERR12 BIT(4)
- #define BIT_PS_TIMER_EARLY_INT_4 BIT(4)
- #define BIT_TXBCN11ERR BIT(3)
- #define BIT_BCNDERR11 BIT(3)
- #define BIT_PS_TIMER_EARLY_INT_3 BIT(3)
- #define BIT_TXBCN10ERR BIT(2)
- #define BIT_BCNDERR10 BIT(2)
- #define BIT_PS_TIMER_EARLY_INT_2 BIT(2)
- #define BIT_TXBCN9ERR BIT(1)
- #define BIT_BCNDERR9 BIT(1)
- #define BIT_PS_TIMER_EARLY_INT_1 BIT(1)
- #define BIT_SHIFT_BG 0
- #define BIT_MASK_BG 0x7
- #define BIT_BG(x) (((x) & BIT_MASK_BG) << BIT_SHIFT_BG)
- #define BITS_BG (BIT_MASK_BG << BIT_SHIFT_BG)
- #define BIT_CLEAR_BG(x) ((x) & (~BITS_BG))
- #define BIT_GET_BG(x) (((x) >> BIT_SHIFT_BG) & BIT_MASK_BG)
- #define BIT_SET_BG(x, v) (BIT_CLEAR_BG(x) | BIT_BG(v))
- #define BIT_TXBCN8ERR BIT(0)
- #define BIT_BCNDERR8 BIT(0)
- #define BIT_PS_TIMER_EARLY_INT_0 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SYS_CFG5 (Offset 0x1070) */
- #define BIT_LPS_STATUS BIT(3)
- #define BIT_HCI_TXDMA_BUSY BIT(2)
- #define BIT_HCI_TXDMA_ALLOW BIT(1)
- #define BIT_FW_CTRL_HCI_TXDMA_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT)
- /* 2 REG_REGU_32K_1 (Offset 0x1078) */
- #define BIT_OUT_SEL BIT(26)
- #define BIT_SHIFT_FREQ_SEL 24
- #define BIT_MASK_FREQ_SEL 0x3
- #define BIT_FREQ_SEL(x) (((x) & BIT_MASK_FREQ_SEL) << BIT_SHIFT_FREQ_SEL)
- #define BITS_FREQ_SEL (BIT_MASK_FREQ_SEL << BIT_SHIFT_FREQ_SEL)
- #define BIT_CLEAR_FREQ_SEL(x) ((x) & (~BITS_FREQ_SEL))
- #define BIT_GET_FREQ_SEL(x) (((x) >> BIT_SHIFT_FREQ_SEL) & BIT_MASK_FREQ_SEL)
- #define BIT_SET_FREQ_SEL(x, v) (BIT_CLEAR_FREQ_SEL(x) | BIT_FREQ_SEL(v))
- #define BIT_SHIFT_CLKGEN0 16
- #define BIT_MASK_CLKGEN0 0xff
- #define BIT_CLKGEN0(x) (((x) & BIT_MASK_CLKGEN0) << BIT_SHIFT_CLKGEN0)
- #define BITS_CLKGEN0 (BIT_MASK_CLKGEN0 << BIT_SHIFT_CLKGEN0)
- #define BIT_CLEAR_CLKGEN0(x) ((x) & (~BITS_CLKGEN0))
- #define BIT_GET_CLKGEN0(x) (((x) >> BIT_SHIFT_CLKGEN0) & BIT_MASK_CLKGEN0)
- #define BIT_SET_CLKGEN0(x, v) (BIT_CLEAR_CLKGEN0(x) | BIT_CLKGEN0(v))
- #define BIT_SHIFT_TEMP_COMP 12
- #define BIT_MASK_TEMP_COMP 0xf
- #define BIT_TEMP_COMP(x) (((x) & BIT_MASK_TEMP_COMP) << BIT_SHIFT_TEMP_COMP)
- #define BITS_TEMP_COMP (BIT_MASK_TEMP_COMP << BIT_SHIFT_TEMP_COMP)
- #define BIT_CLEAR_TEMP_COMP(x) ((x) & (~BITS_TEMP_COMP))
- #define BIT_GET_TEMP_COMP(x) (((x) >> BIT_SHIFT_TEMP_COMP) & BIT_MASK_TEMP_COMP)
- #define BIT_SET_TEMP_COMP(x, v) (BIT_CLEAR_TEMP_COMP(x) | BIT_TEMP_COMP(v))
- #define BIT_SHIFT_LDO_V18ADJ 8
- #define BIT_MASK_LDO_V18ADJ 0xf
- #define BIT_LDO_V18ADJ(x) (((x) & BIT_MASK_LDO_V18ADJ) << BIT_SHIFT_LDO_V18ADJ)
- #define BITS_LDO_V18ADJ (BIT_MASK_LDO_V18ADJ << BIT_SHIFT_LDO_V18ADJ)
- #define BIT_CLEAR_LDO_V18ADJ(x) ((x) & (~BITS_LDO_V18ADJ))
- #define BIT_GET_LDO_V18ADJ(x) \
- (((x) >> BIT_SHIFT_LDO_V18ADJ) & BIT_MASK_LDO_V18ADJ)
- #define BIT_SET_LDO_V18ADJ(x, v) (BIT_CLEAR_LDO_V18ADJ(x) | BIT_LDO_V18ADJ(v))
- #define BIT_SHIFT_COMP_LOAD_CUR 5
- #define BIT_MASK_COMP_LOAD_CUR 0x3
- #define BIT_COMP_LOAD_CUR(x) \
- (((x) & BIT_MASK_COMP_LOAD_CUR) << BIT_SHIFT_COMP_LOAD_CUR)
- #define BITS_COMP_LOAD_CUR (BIT_MASK_COMP_LOAD_CUR << BIT_SHIFT_COMP_LOAD_CUR)
- #define BIT_CLEAR_COMP_LOAD_CUR(x) ((x) & (~BITS_COMP_LOAD_CUR))
- #define BIT_GET_COMP_LOAD_CUR(x) \
- (((x) >> BIT_SHIFT_COMP_LOAD_CUR) & BIT_MASK_COMP_LOAD_CUR)
- #define BIT_SET_COMP_LOAD_CUR(x, v) \
- (BIT_CLEAR_COMP_LOAD_CUR(x) | BIT_COMP_LOAD_CUR(v))
- #define BIT_SHIFT_COMP_LATCH_CUR 3
- #define BIT_MASK_COMP_LATCH_CUR 0x3
- #define BIT_COMP_LATCH_CUR(x) \
- (((x) & BIT_MASK_COMP_LATCH_CUR) << BIT_SHIFT_COMP_LATCH_CUR)
- #define BITS_COMP_LATCH_CUR \
- (BIT_MASK_COMP_LATCH_CUR << BIT_SHIFT_COMP_LATCH_CUR)
- #define BIT_CLEAR_COMP_LATCH_CUR(x) ((x) & (~BITS_COMP_LATCH_CUR))
- #define BIT_GET_COMP_LATCH_CUR(x) \
- (((x) >> BIT_SHIFT_COMP_LATCH_CUR) & BIT_MASK_COMP_LATCH_CUR)
- #define BIT_SET_COMP_LATCH_CUR(x, v) \
- (BIT_CLEAR_COMP_LATCH_CUR(x) | BIT_COMP_LATCH_CUR(v))
- #define BIT_SHIFT_COMP_GM_CUR 1
- #define BIT_MASK_COMP_GM_CUR 0x3
- #define BIT_COMP_GM_CUR(x) \
- (((x) & BIT_MASK_COMP_GM_CUR) << BIT_SHIFT_COMP_GM_CUR)
- #define BITS_COMP_GM_CUR (BIT_MASK_COMP_GM_CUR << BIT_SHIFT_COMP_GM_CUR)
- #define BIT_CLEAR_COMP_GM_CUR(x) ((x) & (~BITS_COMP_GM_CUR))
- #define BIT_GET_COMP_GM_CUR(x) \
- (((x) >> BIT_SHIFT_COMP_GM_CUR) & BIT_MASK_COMP_GM_CUR)
- #define BIT_SET_COMP_GM_CUR(x, v) \
- (BIT_CLEAR_COMP_GM_CUR(x) | BIT_COMP_GM_CUR(v))
- /* 2 REG_REGU_32K_2 (Offset 0x107C) */
- #define BIT_SEL_RCAL_SOURCE BIT(16)
- #define BIT_SHIFT_RCAL 0
- #define BIT_MASK_RCAL 0x3f
- #define BIT_RCAL(x) (((x) & BIT_MASK_RCAL) << BIT_SHIFT_RCAL)
- #define BITS_RCAL (BIT_MASK_RCAL << BIT_SHIFT_RCAL)
- #define BIT_CLEAR_RCAL(x) ((x) & (~BITS_RCAL))
- #define BIT_GET_RCAL(x) (((x) >> BIT_SHIFT_RCAL) & BIT_MASK_RCAL)
- #define BIT_SET_RCAL(x, v) (BIT_CLEAR_RCAL(x) | BIT_RCAL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_SCH_PHY_TXOP_SIFS_INT BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_WDT_AUTO_MODE BIT(22)
- #define BIT_WDT_PLATFORM_EN BIT(21)
- #define BIT_WDT_CPU_EN BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_WDT_OPT_IOWRAPPER BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_ANA_PORT_IDLE BIT(18)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_TEST_EPHY_BY_REG BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_MAC_PORT_IDLE BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_SYM_FEN_WLPLT BIT(16)
- #define BIT_TEST_UPHY_BY_REG BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_WL_PLATFORM_RST BIT(16)
- #define BIT_WL_SECURITY_CLK BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_DDMA_EN BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_UPHY_SLB_HW_PRD BIT(7)
- #define BIT_UPHY_FS_SLB_OK BIT(6)
- #define BIT_UPHY_HS_SLB_OK BIT(5)
- #define BIT_UPHY_SLB_CMD BIT(4)
- #define BIT_UPHY_SLB_FAIL BIT(3)
- #define BIT_UPHY_SLB_DONE BIT(2)
- #define BIT_UPHY_FORCE_SLB BIT(1)
- #define BIT_SHIFT_SYM_CPU_DMEN_CON 0
- #define BIT_MASK_SYM_CPU_DMEN_CON 0xff
- #define BIT_SYM_CPU_DMEN_CON(x) \
- (((x) & BIT_MASK_SYM_CPU_DMEN_CON) << BIT_SHIFT_SYM_CPU_DMEN_CON)
- #define BITS_SYM_CPU_DMEN_CON \
- (BIT_MASK_SYM_CPU_DMEN_CON << BIT_SHIFT_SYM_CPU_DMEN_CON)
- #define BIT_CLEAR_SYM_CPU_DMEN_CON(x) ((x) & (~BITS_SYM_CPU_DMEN_CON))
- #define BIT_GET_SYM_CPU_DMEN_CON(x) \
- (((x) >> BIT_SHIFT_SYM_CPU_DMEN_CON) & BIT_MASK_SYM_CPU_DMEN_CON)
- #define BIT_SET_SYM_CPU_DMEN_CON(x, v) \
- (BIT_CLEAR_SYM_CPU_DMEN_CON(x) | BIT_SYM_CPU_DMEN_CON(v))
- #define BIT_SHIFT_BCAM_CTRL 0
- #define BIT_MASK_BCAM_CTRL 0xffffffffL
- #define BIT_BCAM_CTRL(x) (((x) & BIT_MASK_BCAM_CTRL) << BIT_SHIFT_BCAM_CTRL)
- #define BITS_BCAM_CTRL (BIT_MASK_BCAM_CTRL << BIT_SHIFT_BCAM_CTRL)
- #define BIT_CLEAR_BCAM_CTRL(x) ((x) & (~BITS_BCAM_CTRL))
- #define BIT_GET_BCAM_CTRL(x) (((x) >> BIT_SHIFT_BCAM_CTRL) & BIT_MASK_BCAM_CTRL)
- #define BIT_SET_BCAM_CTRL(x, v) (BIT_CLEAR_BCAM_CTRL(x) | BIT_BCAM_CTRL(v))
- #define BIT_UPHY_SLB_HS BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CPU_DMEM_CON (Offset 0x1080) */
- #define BIT_SHIFT_CPU_DMEM_CON 0
- #define BIT_MASK_CPU_DMEM_CON 0xff
- #define BIT_CPU_DMEM_CON(x) \
- (((x) & BIT_MASK_CPU_DMEM_CON) << BIT_SHIFT_CPU_DMEM_CON)
- #define BITS_CPU_DMEM_CON (BIT_MASK_CPU_DMEM_CON << BIT_SHIFT_CPU_DMEM_CON)
- #define BIT_CLEAR_CPU_DMEM_CON(x) ((x) & (~BITS_CPU_DMEM_CON))
- #define BIT_GET_CPU_DMEM_CON(x) \
- (((x) >> BIT_SHIFT_CPU_DMEM_CON) & BIT_MASK_CPU_DMEM_CON)
- #define BIT_SET_CPU_DMEM_CON(x, v) \
- (BIT_CLEAR_CPU_DMEM_CON(x) | BIT_CPU_DMEM_CON(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BOOT_REASON (Offset 0x1088) */
- #define BIT_SHIFT_BOOT_REASON_V1 0
- #define BIT_MASK_BOOT_REASON_V1 0x7
- #define BIT_BOOT_REASON_V1(x) \
- (((x) & BIT_MASK_BOOT_REASON_V1) << BIT_SHIFT_BOOT_REASON_V1)
- #define BITS_BOOT_REASON_V1 \
- (BIT_MASK_BOOT_REASON_V1 << BIT_SHIFT_BOOT_REASON_V1)
- #define BIT_CLEAR_BOOT_REASON_V1(x) ((x) & (~BITS_BOOT_REASON_V1))
- #define BIT_GET_BOOT_REASON_V1(x) \
- (((x) >> BIT_SHIFT_BOOT_REASON_V1) & BIT_MASK_BOOT_REASON_V1)
- #define BIT_SET_BOOT_REASON_V1(x, v) \
- (BIT_CLEAR_BOOT_REASON_V1(x) | BIT_BOOT_REASON_V1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR4 (Offset 0x1090) */
- #define BIT_ATIM_END_INT16_MSK BIT(32)
- #define BIT_ATIM_END_INT15_MSK BIT(31)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL0 (Offset 0x1090) */
- #define BIT_DATA_FW_READY BIT(31)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR4 (Offset 0x1090) */
- #define BIT_ATIM_END_INT14_MSK BIT(30)
- #define BIT_ATIM_END_INT13_MSK BIT(29)
- #define BIT_ATIM_END_INT12_MSK BIT(28)
- #define BIT_ATIM_END_INT11_MSK BIT(27)
- #define BIT_ATIM_END_INT10_MSK BIT(26)
- #define BIT_ATIM_END_INT9_MSK BIT(25)
- #define BIT_ATIM_END_INT8_MSK BIT(24)
- #define BIT_TX_BCN_ERR_INT15_MSK BIT(23)
- #define BIT_TX_BCN_ERR_INT14_MSK BIT(22)
- #define BIT_TX_BCN_ERR_INT13_MSK BIT(21)
- #define BIT_TX_BCN_ERR_INT12_MSK BIT(20)
- #define BIT_TX_BCN_ERR_INT11_MSK BIT(19)
- #define BIT_TX_BCN_ERR_INT10_MSK BIT(18)
- #define BIT_TX_BCN_ERR_INT9_MSK BIT(17)
- #define BIT_TX_BCN_ERR_INT8_MSK BIT(16)
- #define BIT_TX_BCN_OK_INT15_MSK BIT(15)
- #define BIT_TX_BCN_OK_INT14_MSK BIT(14)
- #define BIT_TX_BCN_OK_INT13_MSK BIT(13)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL0 (Offset 0x1090) */
- #define BIT_WDT_SYS_RST BIT(13)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR4 (Offset 0x1090) */
- #define BIT_TX_BCN_OK_INT12_MSK BIT(12)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL0 (Offset 0x1090) */
- #define BIT_WDT_ENABLE BIT(12)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR4 (Offset 0x1090) */
- #define BIT_TX_BCN_OK_INT11_MSK BIT(11)
- #define BIT_TX_BCN_OK_INT10_MSK BIT(10)
- #define BIT_TX_BCN_OK_INT9_MSK BIT(9)
- #define BIT_TX_BCN_OK_INT8_MSK BIT(8)
- #define BIT_BCN_DMA_INT15_MSK BIT(7)
- #define BIT_BCN_DMA_INT14_MSK BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL0 (Offset 0x1090) */
- #define BIT_SHIFT_BOOT_SEL 6
- #define BIT_MASK_BOOT_SEL 0x3
- #define BIT_BOOT_SEL(x) (((x) & BIT_MASK_BOOT_SEL) << BIT_SHIFT_BOOT_SEL)
- #define BITS_BOOT_SEL (BIT_MASK_BOOT_SEL << BIT_SHIFT_BOOT_SEL)
- #define BIT_CLEAR_BOOT_SEL(x) ((x) & (~BITS_BOOT_SEL))
- #define BIT_GET_BOOT_SEL(x) (((x) >> BIT_SHIFT_BOOT_SEL) & BIT_MASK_BOOT_SEL)
- #define BIT_SET_BOOT_SEL(x, v) (BIT_CLEAR_BOOT_SEL(x) | BIT_BOOT_SEL(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR4 (Offset 0x1090) */
- #define BIT_BCN_DMA_INT13_MSK BIT(5)
- #define BIT_BCN_DMA_INT12_MSK BIT(4)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL0 (Offset 0x1090) */
- #define BIT_CLK_SEL BIT(4)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR4 (Offset 0x1090) */
- #define BIT_BCN_DMA_INT11_MSK BIT(3)
- #define BIT_BCN_DMA_INT10_MSK BIT(2)
- #define BIT_BCN_DMA_INT9_MSK BIT(1)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL0 (Offset 0x1090) */
- #define BIT_DATA_PLATFORM_RST BIT(1)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR4 (Offset 0x1090) */
- #define BIT_BCN_DMA_INT8_MSK BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL0 (Offset 0x1090) */
- #define BIT_DATA_CPU_RST BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR4 (Offset 0x1094) */
- #define BIT_TX_BCN_ERR_INT15 BIT(23)
- #define BIT_TX_BCN_ERR_INT14 BIT(22)
- #define BIT_TX_BCN_ERR_INT13 BIT(21)
- #define BIT_TX_BCN_ERR_INT12 BIT(20)
- #define BIT_TX_BCN_ERR_INT11 BIT(19)
- #define BIT_TX_BCN_ERR_INT10 BIT(18)
- #define BIT_TX_BCN_ERR_INT9 BIT(17)
- #define BIT_TX_BCN_ERR_INT8 BIT(16)
- #define BIT_TX_BCN_OK_INT15 BIT(15)
- #define BIT_TX_BCN_OK_INT14 BIT(14)
- #define BIT_TX_BCN_OK_INT13 BIT(13)
- #define BIT_TX_BCN_OK_INT12 BIT(12)
- #define BIT_TX_BCN_OK_INT11 BIT(11)
- #define BIT_TX_BCN_OK_INT10 BIT(10)
- #define BIT_TX_BCN_OK_INT9 BIT(9)
- #define BIT_TX_BCN_OK_INT8 BIT(8)
- #define BIT_BCN_DMA_INT15 BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL1 (Offset 0x1094) */
- #define BIT_HOST_INTERFACE_IO_PATH BIT(7)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR4 (Offset 0x1094) */
- #define BIT_BCN_DMA_INT14 BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL1 (Offset 0x1094) */
- #define BIT_EN_TXDMA_OFLD BIT(6)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR4 (Offset 0x1094) */
- #define BIT_BCN_DMA_INT13 BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL1 (Offset 0x1094) */
- #define BIT_EN_RXDMA_OFLD BIT(5)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR4 (Offset 0x1094) */
- #define BIT_BCN_DMA_INT12 BIT(4)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL1 (Offset 0x1094) */
- #define BIT_EN_HCI_DMA_TX BIT(4)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR4 (Offset 0x1094) */
- #define BIT_BCN_DMA_INT11 BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL1 (Offset 0x1094) */
- #define BIT_EN_HCI_DMA_RX BIT(3)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR4 (Offset 0x1094) */
- #define BIT_BCN_DMA_INT10 BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL1 (Offset 0x1094) */
- #define BIT_EN_AXI_DMA_TX BIT(2)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR4 (Offset 0x1094) */
- #define BIT_BCN_DMA_INT9 BIT(1)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL1 (Offset 0x1094) */
- #define BIT_EN_AXI_DMA_RX BIT(1)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR4 (Offset 0x1094) */
- #define BIT_BCN_DMA_INT8 BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DATA_CPU_CTL1 (Offset 0x1094) */
- #define BIT_EN_PKT_ENG BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HIMR5 (Offset 0x1098) */
- #define BIT_BCN_QDMA_ERR_INT15_MSK BIT(7)
- #define BIT_BCN_QDMA_ERR_INT14_MSK BIT(6)
- #define BIT_BCN_QDMA_ERR_INT13_MSK BIT(5)
- #define BIT_BCN_QDMA_ERR_INT12_MSK BIT(4)
- #define BIT_BCN_QDMA_ERR_INT11_MSK BIT(3)
- #define BIT_BCN_QDMA_ERR_INT10_MSK BIT(2)
- #define BIT_BCN_QDMA_ERR_INT9_MSK BIT(1)
- #define BIT_BCN_QDMA_ERR_INT8_MSK BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXDMA_STOP_HIMR (Offset 0x1098) */
- #define BIT_SHIFT_NTH_TXDMA_STOP_INT_MSK 0
- #define BIT_MASK_NTH_TXDMA_STOP_INT_MSK 0x1ffff
- #define BIT_NTH_TXDMA_STOP_INT_MSK(x) \
- (((x) & BIT_MASK_NTH_TXDMA_STOP_INT_MSK) \
- << BIT_SHIFT_NTH_TXDMA_STOP_INT_MSK)
- #define BITS_NTH_TXDMA_STOP_INT_MSK \
- (BIT_MASK_NTH_TXDMA_STOP_INT_MSK << BIT_SHIFT_NTH_TXDMA_STOP_INT_MSK)
- #define BIT_CLEAR_NTH_TXDMA_STOP_INT_MSK(x) \
- ((x) & (~BITS_NTH_TXDMA_STOP_INT_MSK))
- #define BIT_GET_NTH_TXDMA_STOP_INT_MSK(x) \
- (((x) >> BIT_SHIFT_NTH_TXDMA_STOP_INT_MSK) & \
- BIT_MASK_NTH_TXDMA_STOP_INT_MSK)
- #define BIT_SET_NTH_TXDMA_STOP_INT_MSK(x, v) \
- (BIT_CLEAR_NTH_TXDMA_STOP_INT_MSK(x) | BIT_NTH_TXDMA_STOP_INT_MSK(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HISR5 (Offset 0x109C) */
- #define BIT_BCN_QDMA_ERR_INT15 BIT(7)
- #define BIT_BCN_QDMA_ERR_INT14 BIT(6)
- #define BIT_BCN_QDMA_ERR_INT13 BIT(5)
- #define BIT_BCN_QDMA_ERR_INT12 BIT(4)
- #define BIT_BCN_QDMA_ERR_INT11 BIT(3)
- #define BIT_BCN_QDMA_ERR_INT10 BIT(2)
- #define BIT_BCN_QDMA_ERR_INT9 BIT(1)
- #define BIT_BCN_QDMA_ERR_INT8 BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXDMA_STOP_HISR (Offset 0x109C) */
- #define BIT_SHIFT_NTH_TXDMA_STOP_INT 0
- #define BIT_MASK_NTH_TXDMA_STOP_INT 0x1ffff
- #define BIT_NTH_TXDMA_STOP_INT(x) \
- (((x) & BIT_MASK_NTH_TXDMA_STOP_INT) << BIT_SHIFT_NTH_TXDMA_STOP_INT)
- #define BITS_NTH_TXDMA_STOP_INT \
- (BIT_MASK_NTH_TXDMA_STOP_INT << BIT_SHIFT_NTH_TXDMA_STOP_INT)
- #define BIT_CLEAR_NTH_TXDMA_STOP_INT(x) ((x) & (~BITS_NTH_TXDMA_STOP_INT))
- #define BIT_GET_NTH_TXDMA_STOP_INT(x) \
- (((x) >> BIT_SHIFT_NTH_TXDMA_STOP_INT) & BIT_MASK_NTH_TXDMA_STOP_INT)
- #define BIT_SET_NTH_TXDMA_STOP_INT(x, v) \
- (BIT_CLEAR_NTH_TXDMA_STOP_INT(x) | BIT_NTH_TXDMA_STOP_INT(v))
- /* 2 REG_TXDMA_START_HIMR (Offset 0x10A0) */
- #define BIT_SHIFT_NTH_TXDMA_START_INT_MSK 0
- #define BIT_MASK_NTH_TXDMA_START_INT_MSK 0x1ffff
- #define BIT_NTH_TXDMA_START_INT_MSK(x) \
- (((x) & BIT_MASK_NTH_TXDMA_START_INT_MSK) \
- << BIT_SHIFT_NTH_TXDMA_START_INT_MSK)
- #define BITS_NTH_TXDMA_START_INT_MSK \
- (BIT_MASK_NTH_TXDMA_START_INT_MSK << BIT_SHIFT_NTH_TXDMA_START_INT_MSK)
- #define BIT_CLEAR_NTH_TXDMA_START_INT_MSK(x) \
- ((x) & (~BITS_NTH_TXDMA_START_INT_MSK))
- #define BIT_GET_NTH_TXDMA_START_INT_MSK(x) \
- (((x) >> BIT_SHIFT_NTH_TXDMA_START_INT_MSK) & \
- BIT_MASK_NTH_TXDMA_START_INT_MSK)
- #define BIT_SET_NTH_TXDMA_START_INT_MSK(x, v) \
- (BIT_CLEAR_NTH_TXDMA_START_INT_MSK(x) | BIT_NTH_TXDMA_START_INT_MSK(v))
- /* 2 REG_TXDMA_START_HISR (Offset 0x10A4) */
- #define BIT_SHIFT_NTH_TXDMA_START_INT 0
- #define BIT_MASK_NTH_TXDMA_START_INT 0x1ffff
- #define BIT_NTH_TXDMA_START_INT(x) \
- (((x) & BIT_MASK_NTH_TXDMA_START_INT) << BIT_SHIFT_NTH_TXDMA_START_INT)
- #define BITS_NTH_TXDMA_START_INT \
- (BIT_MASK_NTH_TXDMA_START_INT << BIT_SHIFT_NTH_TXDMA_START_INT)
- #define BIT_CLEAR_NTH_TXDMA_START_INT(x) ((x) & (~BITS_NTH_TXDMA_START_INT))
- #define BIT_GET_NTH_TXDMA_START_INT(x) \
- (((x) >> BIT_SHIFT_NTH_TXDMA_START_INT) & BIT_MASK_NTH_TXDMA_START_INT)
- #define BIT_SET_NTH_TXDMA_START_INT(x, v) \
- (BIT_CLEAR_NTH_TXDMA_START_INT(x) | BIT_NTH_TXDMA_START_INT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_NFCPAD_CTRL (Offset 0x10A8) */
- #define BIT_PAD_SHUTDW BIT(18)
- #define BIT_SYSON_NFC_PAD BIT(17)
- #define BIT_NFC_INT_PAD_CTRL BIT(16)
- #define BIT_NFC_RFDIS_PAD_CTRL BIT(15)
- #define BIT_NFC_CLK_PAD_CTRL BIT(14)
- #define BIT_NFC_DATA_PAD_CTRL BIT(13)
- #define BIT_NFC_PAD_PULL_CTRL BIT(12)
- #define BIT_SHIFT_NFCPAD_IO_SEL 8
- #define BIT_MASK_NFCPAD_IO_SEL 0xf
- #define BIT_NFCPAD_IO_SEL(x) \
- (((x) & BIT_MASK_NFCPAD_IO_SEL) << BIT_SHIFT_NFCPAD_IO_SEL)
- #define BITS_NFCPAD_IO_SEL (BIT_MASK_NFCPAD_IO_SEL << BIT_SHIFT_NFCPAD_IO_SEL)
- #define BIT_CLEAR_NFCPAD_IO_SEL(x) ((x) & (~BITS_NFCPAD_IO_SEL))
- #define BIT_GET_NFCPAD_IO_SEL(x) \
- (((x) >> BIT_SHIFT_NFCPAD_IO_SEL) & BIT_MASK_NFCPAD_IO_SEL)
- #define BIT_SET_NFCPAD_IO_SEL(x, v) \
- (BIT_CLEAR_NFCPAD_IO_SEL(x) | BIT_NFCPAD_IO_SEL(v))
- #define BIT_SHIFT_NFCPAD_OUT 4
- #define BIT_MASK_NFCPAD_OUT 0xf
- #define BIT_NFCPAD_OUT(x) (((x) & BIT_MASK_NFCPAD_OUT) << BIT_SHIFT_NFCPAD_OUT)
- #define BITS_NFCPAD_OUT (BIT_MASK_NFCPAD_OUT << BIT_SHIFT_NFCPAD_OUT)
- #define BIT_CLEAR_NFCPAD_OUT(x) ((x) & (~BITS_NFCPAD_OUT))
- #define BIT_GET_NFCPAD_OUT(x) \
- (((x) >> BIT_SHIFT_NFCPAD_OUT) & BIT_MASK_NFCPAD_OUT)
- #define BIT_SET_NFCPAD_OUT(x, v) (BIT_CLEAR_NFCPAD_OUT(x) | BIT_NFCPAD_OUT(v))
- #define BIT_SHIFT_NFCPAD_IN 0
- #define BIT_MASK_NFCPAD_IN 0xf
- #define BIT_NFCPAD_IN(x) (((x) & BIT_MASK_NFCPAD_IN) << BIT_SHIFT_NFCPAD_IN)
- #define BITS_NFCPAD_IN (BIT_MASK_NFCPAD_IN << BIT_SHIFT_NFCPAD_IN)
- #define BIT_CLEAR_NFCPAD_IN(x) ((x) & (~BITS_NFCPAD_IN))
- #define BIT_GET_NFCPAD_IN(x) (((x) >> BIT_SHIFT_NFCPAD_IN) & BIT_MASK_NFCPAD_IN)
- #define BIT_SET_NFCPAD_IN(x, v) (BIT_CLEAR_NFCPAD_IN(x) | BIT_NFCPAD_IN(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR2 (Offset 0x10B0) */
- #define BIT_BCNDMAINT_P4_MSK BIT(31)
- #define BIT_BCNDMAINT_P4 BIT(31)
- #define BIT_BCNDMAINT_P3_MSK BIT(30)
- #define BIT_BCNDMAINT_P3 BIT(30)
- #define BIT_BCNDMAINT_P2_MSK BIT(29)
- #define BIT_BCNDMAINT_P2 BIT(29)
- #define BIT_BCNDMAINT_P1_MSK BIT(28)
- #define BIT_BCNDMAINT_P1 BIT(28)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR2 (Offset 0x10B0) */
- #define BIT_SCH_PHY_TXOP_SIFS_INT_MSK BIT(23)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR2 (Offset 0x10B0) */
- #define BIT_ATIMEND7_MSK BIT(22)
- #define BIT_ATIMEND7 BIT(22)
- #define BIT_ATIMEND6_MSK BIT(21)
- #define BIT_ATIMEND6 BIT(21)
- #define BIT_ATIMEND5_MSK BIT(20)
- #define BIT_ATIMEND5 BIT(20)
- #define BIT_ATIMEND4_MSK BIT(19)
- #define BIT_ATIMEND4 BIT(19)
- #define BIT_ATIMEND3_MSK BIT(18)
- #define BIT_ATIMEND3 BIT(18)
- #define BIT_ATIMEND2_MSK BIT(17)
- #define BIT_ATIMEND2 BIT(17)
- #define BIT_ATIMEND1_MSK BIT(16)
- #define BIT_ATIMEND1 BIT(16)
- #define BIT_TXBCN7OK_MSK BIT(14)
- #define BIT_TXBCN7OK BIT(14)
- #define BIT_TXBCN6OK_MSK BIT(13)
- #define BIT_TXBCN6OK BIT(13)
- #define BIT_TXBCN5OK_MSK BIT(12)
- #define BIT_TXBCN5OK BIT(12)
- #define BIT_TXBCN4OK_MSK BIT(11)
- #define BIT_TXBCN4OK BIT(11)
- #define BIT_TXBCN3OK_MSK BIT(10)
- #define BIT_TXBCN3OK BIT(10)
- #define BIT_TXBCN2OK_MSK BIT(9)
- #define BIT_TXBCN2OK BIT(9)
- #define BIT_TXBCN1OK_MSK_V1 BIT(8)
- #define BIT_TXBCN1OK BIT(8)
- #define BIT_TXBCN7ERR_MSK BIT(6)
- #define BIT_TXBCN7ERR BIT(6)
- #define BIT_TXBCN6ERR_MSK BIT(5)
- #define BIT_TXBCN6ERR BIT(5)
- #define BIT_TXBCN5ERR_MSK BIT(4)
- #define BIT_TXBCN5ERR BIT(4)
- #define BIT_TXBCN4ERR_MSK BIT(3)
- #define BIT_TXBCN4ERR BIT(3)
- #define BIT_TXBCN3ERR_MSK BIT(2)
- #define BIT_TXBCN3ERR BIT(2)
- #define BIT_TXBCN2ERR_MSK BIT(1)
- #define BIT_TXBCN2ERR BIT(1)
- #define BIT_TXBCN1ERR_MSK_V1 BIT(0)
- #define BIT_TXBCN1ERR BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_GTINT12 BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_GTINT12_MSK BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_GTINT11 BIT(23)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_GTINT11_MSK BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_GTINT10 BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_GTINT10_MSK BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_GTINT9 BIT(21)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_GTINT9_MSK BIT(21)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_RX_DESC_BUF_FULL BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_RX_DESC_BUF_FULL_MSK BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_CPHY_LDO_OCP_DET_INT BIT(19)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_CPHY_LDO_OCP_DET_INT_MSK BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_WDT_PLATFORM_INT_MSK BIT(18)
- #define BIT_WDT_PLATFORM_INT BIT(18)
- #define BIT_WDT_CPU_INT_MSK BIT(17)
- #define BIT_WDT_CPU_INT BIT(17)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_SETH2CDOK_MASK BIT(16)
- #define BIT_SETH2CDOK BIT(16)
- #define BIT_H2C_CMD_FULL_MASK BIT(15)
- #define BIT_H2C_CMD_FULL BIT(15)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_PWR_INT_127_MASK BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_PKT_TRANS_ERR BIT(14)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_PKT_TRANS_ERR_MASK BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_TXSHORTCUT_TXDESUPDATEOK_MASK BIT(13)
- #define BIT_TXSHORTCUT_TXDESUPDATEOK BIT(13)
- #define BIT_TXSHORTCUT_BKUPDATEOK_MASK BIT(12)
- #define BIT_TXSHORTCUT_BKUPDATEOK BIT(12)
- #define BIT_TXSHORTCUT_BEUPDATEOK_MASK BIT(11)
- #define BIT_TXSHORTCUT_BEUPDATEOK BIT(11)
- #define BIT_TXSHORTCUT_VIUPDATEOK_MAS BIT(10)
- #define BIT_TXSHORTCUT_VIUPDATEOK BIT(10)
- #define BIT_TXSHORTCUT_VOUPDATEOK_MASK BIT(9)
- #define BIT_TXSHORTCUT_VOUPDATEOK BIT(9)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_PWR_INT_127_MASK_V1 BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_SEARCH_FAIL BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_SEARCH_FAIL_MSK BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_PWR_INT_126TO96_MASK BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_PWR_INT_127TO96 BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_PWR_INT_127TO96_MASK BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_PWR_INT_95TO64_MASK BIT(6)
- #define BIT_PWR_INT_95TO64 BIT(6)
- #define BIT_PWR_INT_63TO32_MASK BIT(5)
- #define BIT_PWR_INT_63TO32 BIT(5)
- #define BIT_PWR_INT_31TO0_MASK BIT(4)
- #define BIT_PWR_INT_31TO0 BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_RX_DMA_STUCK_MSK BIT(3)
- #define BIT_RX_DMA_STUCK BIT(3)
- #define BIT_TX_DMA_STUCK_MSK BIT(2)
- #define BIT_TX_DMA_STUCK BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_HIMR3 (Offset 0x10B8) */
- #define BIT_DDMA0_LP_INT_MSK BIT(1)
- #define BIT_DDMA0_LP_INT BIT(1)
- #define BIT_DDMA0_HP_INT_MSK BIT(0)
- #define BIT_DDMA0_HP_INT BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HISR3 (Offset 0x10BC) */
- #define BIT_PWR_INT_127 BIT(14)
- #define BIT_PWR_INT_127_V1 BIT(8)
- #define BIT_PWR_INT_126TO96 BIT(7)
- #define BIT_ECRC_EN_V1 BIT(7)
- #define BIT_MDIO_RFLAG_V1 BIT(6)
- #define BIT_MDIO_WFLAG_V1 BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_WLDSS_RST_N_0 BIT(27)
- #define BIT_WLDSS_RST_N_1 BIT(27)
- #define BIT_WLDSS_RST_N_2 BIT(27)
- #define BIT_WLDSS_ENCLK_0 BIT(26)
- #define BIT_WLDSS_ENCLK_1 BIT(26)
- #define BIT_WLDSS_ENCLK_2 BIT(26)
- #define BIT_WLDSS_SPEED_EN_0 BIT(25)
- #define BIT_WLDSS_SPEED_EN_1 BIT(25)
- #define BIT_WLDSS_SPEED_EN_2 BIT(25)
- #define BIT_WLDSS_WIRE_SEL_0 BIT(24)
- #define BIT_WLDSS_WIRE_SEL_1 BIT(24)
- #define BIT_WLDSS_WIRE_SEL_2 BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_DIS_TIMEOUT_IO BIT(24)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_WLDSS_READY_0 BIT(21)
- #define BIT_WLDSS_READY_1 BIT(21)
- #define BIT_WLDSS_READY_2 BIT(21)
- #define BIT_SHIFT_WLDSS_RO_SEL_0 20
- #define BIT_MASK_WLDSS_RO_SEL_0 0x7
- #define BIT_WLDSS_RO_SEL_0(x) \
- (((x) & BIT_MASK_WLDSS_RO_SEL_0) << BIT_SHIFT_WLDSS_RO_SEL_0)
- #define BITS_WLDSS_RO_SEL_0 \
- (BIT_MASK_WLDSS_RO_SEL_0 << BIT_SHIFT_WLDSS_RO_SEL_0)
- #define BIT_CLEAR_WLDSS_RO_SEL_0(x) ((x) & (~BITS_WLDSS_RO_SEL_0))
- #define BIT_GET_WLDSS_RO_SEL_0(x) \
- (((x) >> BIT_SHIFT_WLDSS_RO_SEL_0) & BIT_MASK_WLDSS_RO_SEL_0)
- #define BIT_SET_WLDSS_RO_SEL_0(x, v) \
- (BIT_CLEAR_WLDSS_RO_SEL_0(x) | BIT_WLDSS_RO_SEL_0(v))
- #define BIT_WLDSS_WSORT_GO_0 BIT(20)
- #define BIT_SHIFT_WLDSS_RO_SEL_1 20
- #define BIT_MASK_WLDSS_RO_SEL_1 0x7
- #define BIT_WLDSS_RO_SEL_1(x) \
- (((x) & BIT_MASK_WLDSS_RO_SEL_1) << BIT_SHIFT_WLDSS_RO_SEL_1)
- #define BITS_WLDSS_RO_SEL_1 \
- (BIT_MASK_WLDSS_RO_SEL_1 << BIT_SHIFT_WLDSS_RO_SEL_1)
- #define BIT_CLEAR_WLDSS_RO_SEL_1(x) ((x) & (~BITS_WLDSS_RO_SEL_1))
- #define BIT_GET_WLDSS_RO_SEL_1(x) \
- (((x) >> BIT_SHIFT_WLDSS_RO_SEL_1) & BIT_MASK_WLDSS_RO_SEL_1)
- #define BIT_SET_WLDSS_RO_SEL_1(x, v) \
- (BIT_CLEAR_WLDSS_RO_SEL_1(x) | BIT_WLDSS_RO_SEL_1(v))
- #define BIT_WLDSS_WSORT_GO_1 BIT(20)
- #define BIT_SHIFT_WLDSS_RO_SEL_2 20
- #define BIT_MASK_WLDSS_RO_SEL_2 0x7
- #define BIT_WLDSS_RO_SEL_2(x) \
- (((x) & BIT_MASK_WLDSS_RO_SEL_2) << BIT_SHIFT_WLDSS_RO_SEL_2)
- #define BITS_WLDSS_RO_SEL_2 \
- (BIT_MASK_WLDSS_RO_SEL_2 << BIT_SHIFT_WLDSS_RO_SEL_2)
- #define BIT_CLEAR_WLDSS_RO_SEL_2(x) ((x) & (~BITS_WLDSS_RO_SEL_2))
- #define BIT_GET_WLDSS_RO_SEL_2(x) \
- (((x) >> BIT_SHIFT_WLDSS_RO_SEL_2) & BIT_MASK_WLDSS_RO_SEL_2)
- #define BIT_SET_WLDSS_RO_SEL_2(x, v) \
- (BIT_CLEAR_WLDSS_RO_SEL_2(x) | BIT_WLDSS_RO_SEL_2(v))
- #define BIT_WLDSS_WSORT_GO_2 BIT(20)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_SUS_PL BIT(18)
- #define BIT_SOP_ESUS BIT(17)
- #define BIT_SOP_DLDO BIT(16)
- #define BIT_R_OCP_ST_CLR BIT(8)
- #define BIT_SW_USB3_MD_SEL BIT(5)
- #define BIT_SW_PCIE_MD_SEL BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_SYM_SW_PCIE_MDSL BIT(3)
- #define BIT_SYM_SW_PCIE_MDCK BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_SW_MDCK BIT(2)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_SYM_SW_PCIE_MDI BIT(1)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_SW_MDI BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_SYM_SW_PCIE_MDO BIT(0)
- #define BIT_SHIFT_WLDSS_DATA_IN_0 0
- #define BIT_MASK_WLDSS_DATA_IN_0 0xfffff
- #define BIT_WLDSS_DATA_IN_0(x) \
- (((x) & BIT_MASK_WLDSS_DATA_IN_0) << BIT_SHIFT_WLDSS_DATA_IN_0)
- #define BITS_WLDSS_DATA_IN_0 \
- (BIT_MASK_WLDSS_DATA_IN_0 << BIT_SHIFT_WLDSS_DATA_IN_0)
- #define BIT_CLEAR_WLDSS_DATA_IN_0(x) ((x) & (~BITS_WLDSS_DATA_IN_0))
- #define BIT_GET_WLDSS_DATA_IN_0(x) \
- (((x) >> BIT_SHIFT_WLDSS_DATA_IN_0) & BIT_MASK_WLDSS_DATA_IN_0)
- #define BIT_SET_WLDSS_DATA_IN_0(x, v) \
- (BIT_CLEAR_WLDSS_DATA_IN_0(x) | BIT_WLDSS_DATA_IN_0(v))
- #define BIT_SHIFT_WLDSS_COUNT_OUT_0 0
- #define BIT_MASK_WLDSS_COUNT_OUT_0 0xfffff
- #define BIT_WLDSS_COUNT_OUT_0(x) \
- (((x) & BIT_MASK_WLDSS_COUNT_OUT_0) << BIT_SHIFT_WLDSS_COUNT_OUT_0)
- #define BITS_WLDSS_COUNT_OUT_0 \
- (BIT_MASK_WLDSS_COUNT_OUT_0 << BIT_SHIFT_WLDSS_COUNT_OUT_0)
- #define BIT_CLEAR_WLDSS_COUNT_OUT_0(x) ((x) & (~BITS_WLDSS_COUNT_OUT_0))
- #define BIT_GET_WLDSS_COUNT_OUT_0(x) \
- (((x) >> BIT_SHIFT_WLDSS_COUNT_OUT_0) & BIT_MASK_WLDSS_COUNT_OUT_0)
- #define BIT_SET_WLDSS_COUNT_OUT_0(x, v) \
- (BIT_CLEAR_WLDSS_COUNT_OUT_0(x) | BIT_WLDSS_COUNT_OUT_0(v))
- #define BIT_SHIFT_WLDSS_DATA_IN_1 0
- #define BIT_MASK_WLDSS_DATA_IN_1 0xfffff
- #define BIT_WLDSS_DATA_IN_1(x) \
- (((x) & BIT_MASK_WLDSS_DATA_IN_1) << BIT_SHIFT_WLDSS_DATA_IN_1)
- #define BITS_WLDSS_DATA_IN_1 \
- (BIT_MASK_WLDSS_DATA_IN_1 << BIT_SHIFT_WLDSS_DATA_IN_1)
- #define BIT_CLEAR_WLDSS_DATA_IN_1(x) ((x) & (~BITS_WLDSS_DATA_IN_1))
- #define BIT_GET_WLDSS_DATA_IN_1(x) \
- (((x) >> BIT_SHIFT_WLDSS_DATA_IN_1) & BIT_MASK_WLDSS_DATA_IN_1)
- #define BIT_SET_WLDSS_DATA_IN_1(x, v) \
- (BIT_CLEAR_WLDSS_DATA_IN_1(x) | BIT_WLDSS_DATA_IN_1(v))
- #define BIT_SHIFT_WLDSS_COUNT_OUT_1 0
- #define BIT_MASK_WLDSS_COUNT_OUT_1 0xfffff
- #define BIT_WLDSS_COUNT_OUT_1(x) \
- (((x) & BIT_MASK_WLDSS_COUNT_OUT_1) << BIT_SHIFT_WLDSS_COUNT_OUT_1)
- #define BITS_WLDSS_COUNT_OUT_1 \
- (BIT_MASK_WLDSS_COUNT_OUT_1 << BIT_SHIFT_WLDSS_COUNT_OUT_1)
- #define BIT_CLEAR_WLDSS_COUNT_OUT_1(x) ((x) & (~BITS_WLDSS_COUNT_OUT_1))
- #define BIT_GET_WLDSS_COUNT_OUT_1(x) \
- (((x) >> BIT_SHIFT_WLDSS_COUNT_OUT_1) & BIT_MASK_WLDSS_COUNT_OUT_1)
- #define BIT_SET_WLDSS_COUNT_OUT_1(x, v) \
- (BIT_CLEAR_WLDSS_COUNT_OUT_1(x) | BIT_WLDSS_COUNT_OUT_1(v))
- #define BIT_SHIFT_WLDSS_DATA_IN_2 0
- #define BIT_MASK_WLDSS_DATA_IN_2 0xfffff
- #define BIT_WLDSS_DATA_IN_2(x) \
- (((x) & BIT_MASK_WLDSS_DATA_IN_2) << BIT_SHIFT_WLDSS_DATA_IN_2)
- #define BITS_WLDSS_DATA_IN_2 \
- (BIT_MASK_WLDSS_DATA_IN_2 << BIT_SHIFT_WLDSS_DATA_IN_2)
- #define BIT_CLEAR_WLDSS_DATA_IN_2(x) ((x) & (~BITS_WLDSS_DATA_IN_2))
- #define BIT_GET_WLDSS_DATA_IN_2(x) \
- (((x) >> BIT_SHIFT_WLDSS_DATA_IN_2) & BIT_MASK_WLDSS_DATA_IN_2)
- #define BIT_SET_WLDSS_DATA_IN_2(x, v) \
- (BIT_CLEAR_WLDSS_DATA_IN_2(x) | BIT_WLDSS_DATA_IN_2(v))
- #define BIT_SHIFT_WLDSS_COUNT_OUT_2 0
- #define BIT_MASK_WLDSS_COUNT_OUT_2 0xfffff
- #define BIT_WLDSS_COUNT_OUT_2(x) \
- (((x) & BIT_MASK_WLDSS_COUNT_OUT_2) << BIT_SHIFT_WLDSS_COUNT_OUT_2)
- #define BITS_WLDSS_COUNT_OUT_2 \
- (BIT_MASK_WLDSS_COUNT_OUT_2 << BIT_SHIFT_WLDSS_COUNT_OUT_2)
- #define BIT_CLEAR_WLDSS_COUNT_OUT_2(x) ((x) & (~BITS_WLDSS_COUNT_OUT_2))
- #define BIT_GET_WLDSS_COUNT_OUT_2(x) \
- (((x) >> BIT_SHIFT_WLDSS_COUNT_OUT_2) & BIT_MASK_WLDSS_COUNT_OUT_2)
- #define BIT_SET_WLDSS_COUNT_OUT_2(x, v) \
- (BIT_CLEAR_WLDSS_COUNT_OUT_2(x) | BIT_WLDSS_COUNT_OUT_2(v))
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_SW_MDIO (Offset 0x10C0) */
- #define BIT_MDO BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_SW_FLUSH (Offset 0x10C4) */
- #define BIT_FLUSH_HOLDN_EN BIT(25)
- #define BIT_FLUSH_WR_EN BIT(24)
- #define BIT_SW_FLASH_CONTROL BIT(23)
- #define BIT_SW_FLASH_WEN_E BIT(19)
- #define BIT_SW_FLASH_HOLDN_E BIT(18)
- #define BIT_SW_FLASH_SO_E BIT(17)
- #define BIT_SW_FLASH_SI_E BIT(16)
- #define BIT_SW_FLASH_SK_O BIT(13)
- #define BIT_SW_FLASH_CEN_O BIT(12)
- #define BIT_SW_FLASH_WEN_O BIT(11)
- #define BIT_SW_FLASH_HOLDN_O BIT(10)
- #define BIT_SW_FLASH_SO_O BIT(9)
- #define BIT_SW_FLASH_SI_O BIT(8)
- #define BIT_SW_FLASH_WEN_I BIT(3)
- #define BIT_SW_FLASH_HOLDN_I BIT(2)
- #define BIT_SW_FLASH_SO_I BIT(1)
- #define BIT_SW_FLASH_SI_I BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR_7 (Offset 0x10C8) */
- #define BIT_DATA_CPU_WDT_INT_MSK BIT(31)
- #define BIT_OFLD_TXDMA_ERR_MSK BIT(30)
- #define BIT_OFLD_TXDMA_FULL_MSK BIT(29)
- #define BIT_OFLD_RXDMA_OVR_MSK BIT(28)
- #define BIT_OFLD_RXDMA_ERR_MSK BIT(27)
- #define BIT_OFLD_RXDMA_DES_UA_MSK BIT(26)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DBG_GPIO_BMUX (Offset 0x10C8) */
- #define BIT_SHIFT_WL_DSS_CLKEN_BACKDOOR 24
- #define BIT_MASK_WL_DSS_CLKEN_BACKDOOR 0x3
- #define BIT_WL_DSS_CLKEN_BACKDOOR(x) \
- (((x) & BIT_MASK_WL_DSS_CLKEN_BACKDOOR) \
- << BIT_SHIFT_WL_DSS_CLKEN_BACKDOOR)
- #define BITS_WL_DSS_CLKEN_BACKDOOR \
- (BIT_MASK_WL_DSS_CLKEN_BACKDOOR << BIT_SHIFT_WL_DSS_CLKEN_BACKDOOR)
- #define BIT_CLEAR_WL_DSS_CLKEN_BACKDOOR(x) ((x) & (~BITS_WL_DSS_CLKEN_BACKDOOR))
- #define BIT_GET_WL_DSS_CLKEN_BACKDOOR(x) \
- (((x) >> BIT_SHIFT_WL_DSS_CLKEN_BACKDOOR) & \
- BIT_MASK_WL_DSS_CLKEN_BACKDOOR)
- #define BIT_SET_WL_DSS_CLKEN_BACKDOOR(x, v) \
- (BIT_CLEAR_WL_DSS_CLKEN_BACKDOOR(x) | BIT_WL_DSS_CLKEN_BACKDOOR(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DBG_GPIO_BMUX (Offset 0x10C8) */
- #define BIT_SHIFT_DBG_GPIO_BMUX_7 21
- #define BIT_MASK_DBG_GPIO_BMUX_7 0x7
- #define BIT_DBG_GPIO_BMUX_7(x) \
- (((x) & BIT_MASK_DBG_GPIO_BMUX_7) << BIT_SHIFT_DBG_GPIO_BMUX_7)
- #define BITS_DBG_GPIO_BMUX_7 \
- (BIT_MASK_DBG_GPIO_BMUX_7 << BIT_SHIFT_DBG_GPIO_BMUX_7)
- #define BIT_CLEAR_DBG_GPIO_BMUX_7(x) ((x) & (~BITS_DBG_GPIO_BMUX_7))
- #define BIT_GET_DBG_GPIO_BMUX_7(x) \
- (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_7) & BIT_MASK_DBG_GPIO_BMUX_7)
- #define BIT_SET_DBG_GPIO_BMUX_7(x, v) \
- (BIT_CLEAR_DBG_GPIO_BMUX_7(x) | BIT_DBG_GPIO_BMUX_7(v))
- #define BIT_SHIFT_DBG_GPIO_BMUX_6 18
- #define BIT_MASK_DBG_GPIO_BMUX_6 0x7
- #define BIT_DBG_GPIO_BMUX_6(x) \
- (((x) & BIT_MASK_DBG_GPIO_BMUX_6) << BIT_SHIFT_DBG_GPIO_BMUX_6)
- #define BITS_DBG_GPIO_BMUX_6 \
- (BIT_MASK_DBG_GPIO_BMUX_6 << BIT_SHIFT_DBG_GPIO_BMUX_6)
- #define BIT_CLEAR_DBG_GPIO_BMUX_6(x) ((x) & (~BITS_DBG_GPIO_BMUX_6))
- #define BIT_GET_DBG_GPIO_BMUX_6(x) \
- (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_6) & BIT_MASK_DBG_GPIO_BMUX_6)
- #define BIT_SET_DBG_GPIO_BMUX_6(x, v) \
- (BIT_CLEAR_DBG_GPIO_BMUX_6(x) | BIT_DBG_GPIO_BMUX_6(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR_7 (Offset 0x10C8) */
- #define BIT_TXDMAOK_CHANNEL_16_MSK BIT(16)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DBG_GPIO_BMUX (Offset 0x10C8) */
- #define BIT_SHIFT_DBG_GPIO_BMUX_5 15
- #define BIT_MASK_DBG_GPIO_BMUX_5 0x7
- #define BIT_DBG_GPIO_BMUX_5(x) \
- (((x) & BIT_MASK_DBG_GPIO_BMUX_5) << BIT_SHIFT_DBG_GPIO_BMUX_5)
- #define BITS_DBG_GPIO_BMUX_5 \
- (BIT_MASK_DBG_GPIO_BMUX_5 << BIT_SHIFT_DBG_GPIO_BMUX_5)
- #define BIT_CLEAR_DBG_GPIO_BMUX_5(x) ((x) & (~BITS_DBG_GPIO_BMUX_5))
- #define BIT_GET_DBG_GPIO_BMUX_5(x) \
- (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_5) & BIT_MASK_DBG_GPIO_BMUX_5)
- #define BIT_SET_DBG_GPIO_BMUX_5(x, v) \
- (BIT_CLEAR_DBG_GPIO_BMUX_5(x) | BIT_DBG_GPIO_BMUX_5(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR_7 (Offset 0x10C8) */
- #define BIT_TXDMAOK_CHANNEL_13_MSK BIT(13)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DBG_GPIO_BMUX (Offset 0x10C8) */
- #define BIT_SHIFT_DBG_GPIO_BMUX_4 12
- #define BIT_MASK_DBG_GPIO_BMUX_4 0x7
- #define BIT_DBG_GPIO_BMUX_4(x) \
- (((x) & BIT_MASK_DBG_GPIO_BMUX_4) << BIT_SHIFT_DBG_GPIO_BMUX_4)
- #define BITS_DBG_GPIO_BMUX_4 \
- (BIT_MASK_DBG_GPIO_BMUX_4 << BIT_SHIFT_DBG_GPIO_BMUX_4)
- #define BIT_CLEAR_DBG_GPIO_BMUX_4(x) ((x) & (~BITS_DBG_GPIO_BMUX_4))
- #define BIT_GET_DBG_GPIO_BMUX_4(x) \
- (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_4) & BIT_MASK_DBG_GPIO_BMUX_4)
- #define BIT_SET_DBG_GPIO_BMUX_4(x, v) \
- (BIT_CLEAR_DBG_GPIO_BMUX_4(x) | BIT_DBG_GPIO_BMUX_4(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR_7 (Offset 0x10C8) */
- #define BIT_TXDMAOK_CHANNEL_12_MSK BIT(12)
- #define BIT_TXDMAOK_CHANNEL_11_MSK BIT(11)
- #define BIT_TXDMAOK_CHANNEL_10_MSK BIT(10)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DBG_GPIO_BMUX (Offset 0x10C8) */
- #define BIT_SHIFT_DBG_GPIO_BMUX_3 9
- #define BIT_MASK_DBG_GPIO_BMUX_3 0x7
- #define BIT_DBG_GPIO_BMUX_3(x) \
- (((x) & BIT_MASK_DBG_GPIO_BMUX_3) << BIT_SHIFT_DBG_GPIO_BMUX_3)
- #define BITS_DBG_GPIO_BMUX_3 \
- (BIT_MASK_DBG_GPIO_BMUX_3 << BIT_SHIFT_DBG_GPIO_BMUX_3)
- #define BIT_CLEAR_DBG_GPIO_BMUX_3(x) ((x) & (~BITS_DBG_GPIO_BMUX_3))
- #define BIT_GET_DBG_GPIO_BMUX_3(x) \
- (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_3) & BIT_MASK_DBG_GPIO_BMUX_3)
- #define BIT_SET_DBG_GPIO_BMUX_3(x, v) \
- (BIT_CLEAR_DBG_GPIO_BMUX_3(x) | BIT_DBG_GPIO_BMUX_3(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR_7 (Offset 0x10C8) */
- #define BIT_TXDMAOK_CHANNEL_9_MSK BIT(9)
- #define BIT_TXDMAOK_CHANNEL_8_MSK BIT(8)
- #define BIT_TXDMAOK_CHANNEL_7_MSK BIT(7)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DBG_GPIO_BMUX (Offset 0x10C8) */
- #define BIT_SHIFT_DBG_GPIO_BMUX_2 6
- #define BIT_MASK_DBG_GPIO_BMUX_2 0x7
- #define BIT_DBG_GPIO_BMUX_2(x) \
- (((x) & BIT_MASK_DBG_GPIO_BMUX_2) << BIT_SHIFT_DBG_GPIO_BMUX_2)
- #define BITS_DBG_GPIO_BMUX_2 \
- (BIT_MASK_DBG_GPIO_BMUX_2 << BIT_SHIFT_DBG_GPIO_BMUX_2)
- #define BIT_CLEAR_DBG_GPIO_BMUX_2(x) ((x) & (~BITS_DBG_GPIO_BMUX_2))
- #define BIT_GET_DBG_GPIO_BMUX_2(x) \
- (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_2) & BIT_MASK_DBG_GPIO_BMUX_2)
- #define BIT_SET_DBG_GPIO_BMUX_2(x, v) \
- (BIT_CLEAR_DBG_GPIO_BMUX_2(x) | BIT_DBG_GPIO_BMUX_2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIMR_7 (Offset 0x10C8) */
- #define BIT_TXDMAOK_CHANNEL_6_MSK BIT(6)
- #define BIT_TXDMAOK_CHANNEL_5_MSK BIT(5)
- #define BIT_TXDMAOK_CHANNEL_4_MSK BIT(4)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_DBG_GPIO_BMUX (Offset 0x10C8) */
- #define BIT_SHIFT_DBG_GPIO_BMUX_1 3
- #define BIT_MASK_DBG_GPIO_BMUX_1 0x7
- #define BIT_DBG_GPIO_BMUX_1(x) \
- (((x) & BIT_MASK_DBG_GPIO_BMUX_1) << BIT_SHIFT_DBG_GPIO_BMUX_1)
- #define BITS_DBG_GPIO_BMUX_1 \
- (BIT_MASK_DBG_GPIO_BMUX_1 << BIT_SHIFT_DBG_GPIO_BMUX_1)
- #define BIT_CLEAR_DBG_GPIO_BMUX_1(x) ((x) & (~BITS_DBG_GPIO_BMUX_1))
- #define BIT_GET_DBG_GPIO_BMUX_1(x) \
- (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_1) & BIT_MASK_DBG_GPIO_BMUX_1)
- #define BIT_SET_DBG_GPIO_BMUX_1(x, v) \
- (BIT_CLEAR_DBG_GPIO_BMUX_1(x) | BIT_DBG_GPIO_BMUX_1(v))
- #define BIT_SHIFT_DBG_GPIO_BMUX_0 0
- #define BIT_MASK_DBG_GPIO_BMUX_0 0x7
- #define BIT_DBG_GPIO_BMUX_0(x) \
- (((x) & BIT_MASK_DBG_GPIO_BMUX_0) << BIT_SHIFT_DBG_GPIO_BMUX_0)
- #define BITS_DBG_GPIO_BMUX_0 \
- (BIT_MASK_DBG_GPIO_BMUX_0 << BIT_SHIFT_DBG_GPIO_BMUX_0)
- #define BIT_CLEAR_DBG_GPIO_BMUX_0(x) ((x) & (~BITS_DBG_GPIO_BMUX_0))
- #define BIT_GET_DBG_GPIO_BMUX_0(x) \
- (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_0) & BIT_MASK_DBG_GPIO_BMUX_0)
- #define BIT_SET_DBG_GPIO_BMUX_0(x, v) \
- (BIT_CLEAR_DBG_GPIO_BMUX_0(x) | BIT_DBG_GPIO_BMUX_0(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HISR_7 (Offset 0x10CC) */
- #define BIT_DATA_CPU_WDT_INT BIT(31)
- #define BIT_OFLD_TXDMA_ERR BIT(30)
- #define BIT_OFLD_TXDMA_FULL BIT(29)
- #define BIT_OFLD_RXDMA_OVR BIT(28)
- #define BIT_OFLD_RXDMA_ERR BIT(27)
- #define BIT_OFLD_RXDMA_DES_UA BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FPGA_TAG (Offset 0x10CC) */
- #define BIT_WL_DSS_SPEED_EN BIT(25)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HISR_7 (Offset 0x10CC) */
- #define BIT_TXDMAOK_CHANNEL_16 BIT(16)
- #define BIT_TXDMAOK_CHANNEL_13 BIT(13)
- #define BIT_TXDMAOK_CHANNEL_12 BIT(12)
- #define BIT_TXDMAOK_CHANNEL_11 BIT(11)
- #define BIT_TXDMAOK_CHANNEL_10 BIT(10)
- #define BIT_TXDMAOK_CHANNEL_9 BIT(9)
- #define BIT_TXDMAOK_CHANNEL_8 BIT(8)
- #define BIT_TXDMAOK_CHANNEL_7 BIT(7)
- #define BIT_TXDMAOK_CHANNEL_6 BIT(6)
- #define BIT_TXDMAOK_CHANNEL_5 BIT(5)
- #define BIT_TXDMAOK_CHANNEL_4 BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FPGA_TAG (Offset 0x10CC) */
- #define BIT_SHIFT_FPGA_TAG 0
- #define BIT_MASK_FPGA_TAG 0xffffffffL
- #define BIT_FPGA_TAG(x) (((x) & BIT_MASK_FPGA_TAG) << BIT_SHIFT_FPGA_TAG)
- #define BITS_FPGA_TAG (BIT_MASK_FPGA_TAG << BIT_SHIFT_FPGA_TAG)
- #define BIT_CLEAR_FPGA_TAG(x) ((x) & (~BITS_FPGA_TAG))
- #define BIT_GET_FPGA_TAG(x) (((x) >> BIT_SHIFT_FPGA_TAG) & BIT_MASK_FPGA_TAG)
- #define BIT_SET_FPGA_TAG(x, v) (BIT_CLEAR_FPGA_TAG(x) | BIT_FPGA_TAG(v))
- #define BIT_SHIFT_WL_DSS_COUNT_OUT 0
- #define BIT_MASK_WL_DSS_COUNT_OUT 0xfffff
- #define BIT_WL_DSS_COUNT_OUT(x) \
- (((x) & BIT_MASK_WL_DSS_COUNT_OUT) << BIT_SHIFT_WL_DSS_COUNT_OUT)
- #define BITS_WL_DSS_COUNT_OUT \
- (BIT_MASK_WL_DSS_COUNT_OUT << BIT_SHIFT_WL_DSS_COUNT_OUT)
- #define BIT_CLEAR_WL_DSS_COUNT_OUT(x) ((x) & (~BITS_WL_DSS_COUNT_OUT))
- #define BIT_GET_WL_DSS_COUNT_OUT(x) \
- (((x) >> BIT_SHIFT_WL_DSS_COUNT_OUT) & BIT_MASK_WL_DSS_COUNT_OUT)
- #define BIT_SET_WL_DSS_COUNT_OUT(x, v) \
- (BIT_CLEAR_WL_DSS_COUNT_OUT(x) | BIT_WL_DSS_COUNT_OUT(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WL_DSS_CTRL0 (Offset 0x10D0) */
- #define BIT_SHIFT_WL_DSS_DBG0_5_0 26
- #define BIT_MASK_WL_DSS_DBG0_5_0 0x3f
- #define BIT_WL_DSS_DBG0_5_0(x) \
- (((x) & BIT_MASK_WL_DSS_DBG0_5_0) << BIT_SHIFT_WL_DSS_DBG0_5_0)
- #define BITS_WL_DSS_DBG0_5_0 \
- (BIT_MASK_WL_DSS_DBG0_5_0 << BIT_SHIFT_WL_DSS_DBG0_5_0)
- #define BIT_CLEAR_WL_DSS_DBG0_5_0(x) ((x) & (~BITS_WL_DSS_DBG0_5_0))
- #define BIT_GET_WL_DSS_DBG0_5_0(x) \
- (((x) >> BIT_SHIFT_WL_DSS_DBG0_5_0) & BIT_MASK_WL_DSS_DBG0_5_0)
- #define BIT_SET_WL_DSS_DBG0_5_0(x, v) \
- (BIT_CLEAR_WL_DSS_DBG0_5_0(x) | BIT_WL_DSS_DBG0_5_0(v))
- #define BIT_SHIFT_WL_DSS_DATA_IN_V1 5
- #define BIT_MASK_WL_DSS_DATA_IN_V1 0xfffff
- #define BIT_WL_DSS_DATA_IN_V1(x) \
- (((x) & BIT_MASK_WL_DSS_DATA_IN_V1) << BIT_SHIFT_WL_DSS_DATA_IN_V1)
- #define BITS_WL_DSS_DATA_IN_V1 \
- (BIT_MASK_WL_DSS_DATA_IN_V1 << BIT_SHIFT_WL_DSS_DATA_IN_V1)
- #define BIT_CLEAR_WL_DSS_DATA_IN_V1(x) ((x) & (~BITS_WL_DSS_DATA_IN_V1))
- #define BIT_GET_WL_DSS_DATA_IN_V1(x) \
- (((x) >> BIT_SHIFT_WL_DSS_DATA_IN_V1) & BIT_MASK_WL_DSS_DATA_IN_V1)
- #define BIT_SET_WL_DSS_DATA_IN_V1(x, v) \
- (BIT_CLEAR_WL_DSS_DATA_IN_V1(x) | BIT_WL_DSS_DATA_IN_V1(v))
- #define BIT_WL_DSS_WIRE_SEL_V1 BIT(4)
- #define BIT_SHIFT_WL_DSS_RO_SEL_V1 1
- #define BIT_MASK_WL_DSS_RO_SEL_V1 0x7
- #define BIT_WL_DSS_RO_SEL_V1(x) \
- (((x) & BIT_MASK_WL_DSS_RO_SEL_V1) << BIT_SHIFT_WL_DSS_RO_SEL_V1)
- #define BITS_WL_DSS_RO_SEL_V1 \
- (BIT_MASK_WL_DSS_RO_SEL_V1 << BIT_SHIFT_WL_DSS_RO_SEL_V1)
- #define BIT_CLEAR_WL_DSS_RO_SEL_V1(x) ((x) & (~BITS_WL_DSS_RO_SEL_V1))
- #define BIT_GET_WL_DSS_RO_SEL_V1(x) \
- (((x) >> BIT_SHIFT_WL_DSS_RO_SEL_V1) & BIT_MASK_WL_DSS_RO_SEL_V1)
- #define BIT_SET_WL_DSS_RO_SEL_V1(x, v) \
- (BIT_CLEAR_WL_DSS_RO_SEL_V1(x) | BIT_WL_DSS_RO_SEL_V1(v))
- #define BIT_WL_DSS_RSTN_V1 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_H2C_PKT_READADDR (Offset 0x10D0) */
- #define BIT_SHIFT_H2C_PKT_READADDR 0
- #define BIT_MASK_H2C_PKT_READADDR 0x3ffff
- #define BIT_H2C_PKT_READADDR(x) \
- (((x) & BIT_MASK_H2C_PKT_READADDR) << BIT_SHIFT_H2C_PKT_READADDR)
- #define BITS_H2C_PKT_READADDR \
- (BIT_MASK_H2C_PKT_READADDR << BIT_SHIFT_H2C_PKT_READADDR)
- #define BIT_CLEAR_H2C_PKT_READADDR(x) ((x) & (~BITS_H2C_PKT_READADDR))
- #define BIT_GET_H2C_PKT_READADDR(x) \
- (((x) >> BIT_SHIFT_H2C_PKT_READADDR) & BIT_MASK_H2C_PKT_READADDR)
- #define BIT_SET_H2C_PKT_READADDR(x, v) \
- (BIT_CLEAR_H2C_PKT_READADDR(x) | BIT_H2C_PKT_READADDR(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WL_DSS_STATUS0 (Offset 0x10D4) */
- #define BIT_SHIFT_WL_DSS_DBG0_15_6 22
- #define BIT_MASK_WL_DSS_DBG0_15_6 0x3ff
- #define BIT_WL_DSS_DBG0_15_6(x) \
- (((x) & BIT_MASK_WL_DSS_DBG0_15_6) << BIT_SHIFT_WL_DSS_DBG0_15_6)
- #define BITS_WL_DSS_DBG0_15_6 \
- (BIT_MASK_WL_DSS_DBG0_15_6 << BIT_SHIFT_WL_DSS_DBG0_15_6)
- #define BIT_CLEAR_WL_DSS_DBG0_15_6(x) ((x) & (~BITS_WL_DSS_DBG0_15_6))
- #define BIT_GET_WL_DSS_DBG0_15_6(x) \
- (((x) >> BIT_SHIFT_WL_DSS_DBG0_15_6) & BIT_MASK_WL_DSS_DBG0_15_6)
- #define BIT_SET_WL_DSS_DBG0_15_6(x, v) \
- (BIT_CLEAR_WL_DSS_DBG0_15_6(x) | BIT_WL_DSS_DBG0_15_6(v))
- #define BIT_WL_DSS_WSORT_GO_V1 BIT(21)
- #define BIT_WL_DSS_READY_V1 BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_H2C_PKT_WRITEADDR (Offset 0x10D4) */
- #define BIT_SHIFT_H2C_PKT_WRITEADDR 0
- #define BIT_MASK_H2C_PKT_WRITEADDR 0x3ffff
- #define BIT_H2C_PKT_WRITEADDR(x) \
- (((x) & BIT_MASK_H2C_PKT_WRITEADDR) << BIT_SHIFT_H2C_PKT_WRITEADDR)
- #define BITS_H2C_PKT_WRITEADDR \
- (BIT_MASK_H2C_PKT_WRITEADDR << BIT_SHIFT_H2C_PKT_WRITEADDR)
- #define BIT_CLEAR_H2C_PKT_WRITEADDR(x) ((x) & (~BITS_H2C_PKT_WRITEADDR))
- #define BIT_GET_H2C_PKT_WRITEADDR(x) \
- (((x) >> BIT_SHIFT_H2C_PKT_WRITEADDR) & BIT_MASK_H2C_PKT_WRITEADDR)
- #define BIT_SET_H2C_PKT_WRITEADDR(x, v) \
- (BIT_CLEAR_H2C_PKT_WRITEADDR(x) | BIT_H2C_PKT_WRITEADDR(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WL_DSS_CTRL1 (Offset 0x10D8) */
- #define BIT_SHIFT_WL_DSS_DBG1_5_0 26
- #define BIT_MASK_WL_DSS_DBG1_5_0 0x3f
- #define BIT_WL_DSS_DBG1_5_0(x) \
- (((x) & BIT_MASK_WL_DSS_DBG1_5_0) << BIT_SHIFT_WL_DSS_DBG1_5_0)
- #define BITS_WL_DSS_DBG1_5_0 \
- (BIT_MASK_WL_DSS_DBG1_5_0 << BIT_SHIFT_WL_DSS_DBG1_5_0)
- #define BIT_CLEAR_WL_DSS_DBG1_5_0(x) ((x) & (~BITS_WL_DSS_DBG1_5_0))
- #define BIT_GET_WL_DSS_DBG1_5_0(x) \
- (((x) >> BIT_SHIFT_WL_DSS_DBG1_5_0) & BIT_MASK_WL_DSS_DBG1_5_0)
- #define BIT_SET_WL_DSS_DBG1_5_0(x, v) \
- (BIT_CLEAR_WL_DSS_DBG1_5_0(x) | BIT_WL_DSS_DBG1_5_0(v))
- #define BIT_WL_DSS_SPEED_EN1 BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_WL_DSS_CTRL1 (Offset 0x10D8) */
- #define BIT_WL_DSS_WIRE_SEL BIT(24)
- #define BIT_SHIFT_WL_DSS_RO_SEL 20
- #define BIT_MASK_WL_DSS_RO_SEL 0x7
- #define BIT_WL_DSS_RO_SEL(x) \
- (((x) & BIT_MASK_WL_DSS_RO_SEL) << BIT_SHIFT_WL_DSS_RO_SEL)
- #define BITS_WL_DSS_RO_SEL (BIT_MASK_WL_DSS_RO_SEL << BIT_SHIFT_WL_DSS_RO_SEL)
- #define BIT_CLEAR_WL_DSS_RO_SEL(x) ((x) & (~BITS_WL_DSS_RO_SEL))
- #define BIT_GET_WL_DSS_RO_SEL(x) \
- (((x) >> BIT_SHIFT_WL_DSS_RO_SEL) & BIT_MASK_WL_DSS_RO_SEL)
- #define BIT_SET_WL_DSS_RO_SEL(x, v) \
- (BIT_CLEAR_WL_DSS_RO_SEL(x) | BIT_WL_DSS_RO_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MEM_PWR_CRTL (Offset 0x10D8) */
- #define BIT_MEM_BB_SD BIT(17)
- #define BIT_MEM_BB_DS BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MEM_PWR_CRTL (Offset 0x10D8) */
- #define BIT_MEM_DENG_LS BIT(13)
- #define BIT_MEM_DENG_DS BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MEM_PWR_CRTL (Offset 0x10D8) */
- #define BIT_MEM_BT_DS BIT(10)
- #define BIT_MEM_SDIO_LS BIT(9)
- #define BIT_MEM_SDIO_DS BIT(8)
- #define BIT_MEM_USB_LS BIT(7)
- #define BIT_MEM_USB_DS BIT(6)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WL_DSS_CTRL1 (Offset 0x10D8) */
- #define BIT_SHIFT_WL_DSS_DATA_IN1 5
- #define BIT_MASK_WL_DSS_DATA_IN1 0xfffff
- #define BIT_WL_DSS_DATA_IN1(x) \
- (((x) & BIT_MASK_WL_DSS_DATA_IN1) << BIT_SHIFT_WL_DSS_DATA_IN1)
- #define BITS_WL_DSS_DATA_IN1 \
- (BIT_MASK_WL_DSS_DATA_IN1 << BIT_SHIFT_WL_DSS_DATA_IN1)
- #define BIT_CLEAR_WL_DSS_DATA_IN1(x) ((x) & (~BITS_WL_DSS_DATA_IN1))
- #define BIT_GET_WL_DSS_DATA_IN1(x) \
- (((x) >> BIT_SHIFT_WL_DSS_DATA_IN1) & BIT_MASK_WL_DSS_DATA_IN1)
- #define BIT_SET_WL_DSS_DATA_IN1(x, v) \
- (BIT_CLEAR_WL_DSS_DATA_IN1(x) | BIT_WL_DSS_DATA_IN1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MEM_PWR_CRTL (Offset 0x10D8) */
- #define BIT_MEM_PCI_LS BIT(5)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WL_DSS_CTRL1 (Offset 0x10D8) */
- #define BIT_WL_DSS_WIRE_SEL1 BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MEM_PWR_CRTL (Offset 0x10D8) */
- #define BIT_MEM_PCI_DS BIT(4)
- #define BIT_MEM_WLMAC_LS BIT(3)
- #define BIT_MEM_WLMAC_DS BIT(2)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WL_DSS_CTRL1 (Offset 0x10D8) */
- #define BIT_SHIFT_WL_DSS_RO_SEL1 1
- #define BIT_MASK_WL_DSS_RO_SEL1 0x7
- #define BIT_WL_DSS_RO_SEL1(x) \
- (((x) & BIT_MASK_WL_DSS_RO_SEL1) << BIT_SHIFT_WL_DSS_RO_SEL1)
- #define BITS_WL_DSS_RO_SEL1 \
- (BIT_MASK_WL_DSS_RO_SEL1 << BIT_SHIFT_WL_DSS_RO_SEL1)
- #define BIT_CLEAR_WL_DSS_RO_SEL1(x) ((x) & (~BITS_WL_DSS_RO_SEL1))
- #define BIT_GET_WL_DSS_RO_SEL1(x) \
- (((x) >> BIT_SHIFT_WL_DSS_RO_SEL1) & BIT_MASK_WL_DSS_RO_SEL1)
- #define BIT_SET_WL_DSS_RO_SEL1(x, v) \
- (BIT_CLEAR_WL_DSS_RO_SEL1(x) | BIT_WL_DSS_RO_SEL1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MEM_PWR_CRTL (Offset 0x10D8) */
- #define BIT_MEM_WLMCU_LS BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_WL_DSS_CTRL1 (Offset 0x10D8) */
- #define BIT_SHIFT_WL_DSS_DATA_IN 0
- #define BIT_MASK_WL_DSS_DATA_IN 0xfffff
- #define BIT_WL_DSS_DATA_IN(x) \
- (((x) & BIT_MASK_WL_DSS_DATA_IN) << BIT_SHIFT_WL_DSS_DATA_IN)
- #define BITS_WL_DSS_DATA_IN \
- (BIT_MASK_WL_DSS_DATA_IN << BIT_SHIFT_WL_DSS_DATA_IN)
- #define BIT_CLEAR_WL_DSS_DATA_IN(x) ((x) & (~BITS_WL_DSS_DATA_IN))
- #define BIT_GET_WL_DSS_DATA_IN(x) \
- (((x) >> BIT_SHIFT_WL_DSS_DATA_IN) & BIT_MASK_WL_DSS_DATA_IN)
- #define BIT_SET_WL_DSS_DATA_IN(x, v) \
- (BIT_CLEAR_WL_DSS_DATA_IN(x) | BIT_WL_DSS_DATA_IN(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WL_DSS_CTRL1 (Offset 0x10D8) */
- #define BIT_WL_DSS_RSTN1 BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MEM_PWR_CRTL (Offset 0x10D8) */
- #define BIT_MEM_WLMCU_DS BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WL_DSS_STATUS1 (Offset 0x10DC) */
- #define BIT_SHIFT_WL_DSS_DBG1_15_6 22
- #define BIT_MASK_WL_DSS_DBG1_15_6 0x3ff
- #define BIT_WL_DSS_DBG1_15_6(x) \
- (((x) & BIT_MASK_WL_DSS_DBG1_15_6) << BIT_SHIFT_WL_DSS_DBG1_15_6)
- #define BITS_WL_DSS_DBG1_15_6 \
- (BIT_MASK_WL_DSS_DBG1_15_6 << BIT_SHIFT_WL_DSS_DBG1_15_6)
- #define BIT_CLEAR_WL_DSS_DBG1_15_6(x) ((x) & (~BITS_WL_DSS_DBG1_15_6))
- #define BIT_GET_WL_DSS_DBG1_15_6(x) \
- (((x) >> BIT_SHIFT_WL_DSS_DBG1_15_6) & BIT_MASK_WL_DSS_DBG1_15_6)
- #define BIT_SET_WL_DSS_DBG1_15_6(x, v) \
- (BIT_CLEAR_WL_DSS_DBG1_15_6(x) | BIT_WL_DSS_DBG1_15_6(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_WL_DSS_STATUS1 (Offset 0x10DC) */
- #define BIT_WL_DSS_READY BIT(21)
- #define BIT_WL_DSS_WSORT_GO BIT(20)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FW_DRV_HANDSHAKE (Offset 0x10DC) */
- #define BIT_SHIFT_FW_DRV_HANDSHAKE 0
- #define BIT_MASK_FW_DRV_HANDSHAKE 0xffffffffL
- #define BIT_FW_DRV_HANDSHAKE(x) \
- (((x) & BIT_MASK_FW_DRV_HANDSHAKE) << BIT_SHIFT_FW_DRV_HANDSHAKE)
- #define BITS_FW_DRV_HANDSHAKE \
- (BIT_MASK_FW_DRV_HANDSHAKE << BIT_SHIFT_FW_DRV_HANDSHAKE)
- #define BIT_CLEAR_FW_DRV_HANDSHAKE(x) ((x) & (~BITS_FW_DRV_HANDSHAKE))
- #define BIT_GET_FW_DRV_HANDSHAKE(x) \
- (((x) >> BIT_SHIFT_FW_DRV_HANDSHAKE) & BIT_MASK_FW_DRV_HANDSHAKE)
- #define BIT_SET_FW_DRV_HANDSHAKE(x, v) \
- (BIT_CLEAR_FW_DRV_HANDSHAKE(x) | BIT_FW_DRV_HANDSHAKE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_FW_DBG0 (Offset 0x10E0) */
- #define BIT_SHIFT_FW_DBG0 0
- #define BIT_MASK_FW_DBG0 0xffffffffL
- #define BIT_FW_DBG0(x) (((x) & BIT_MASK_FW_DBG0) << BIT_SHIFT_FW_DBG0)
- #define BITS_FW_DBG0 (BIT_MASK_FW_DBG0 << BIT_SHIFT_FW_DBG0)
- #define BIT_CLEAR_FW_DBG0(x) ((x) & (~BITS_FW_DBG0))
- #define BIT_GET_FW_DBG0(x) (((x) >> BIT_SHIFT_FW_DBG0) & BIT_MASK_FW_DBG0)
- #define BIT_SET_FW_DBG0(x, v) (BIT_CLEAR_FW_DBG0(x) | BIT_FW_DBG0(v))
- /* 2 REG_FW_DBG1 (Offset 0x10E4) */
- #define BIT_SHIFT_FW_DBG1 0
- #define BIT_MASK_FW_DBG1 0xffffffffL
- #define BIT_FW_DBG1(x) (((x) & BIT_MASK_FW_DBG1) << BIT_SHIFT_FW_DBG1)
- #define BITS_FW_DBG1 (BIT_MASK_FW_DBG1 << BIT_SHIFT_FW_DBG1)
- #define BIT_CLEAR_FW_DBG1(x) ((x) & (~BITS_FW_DBG1))
- #define BIT_GET_FW_DBG1(x) (((x) >> BIT_SHIFT_FW_DBG1) & BIT_MASK_FW_DBG1)
- #define BIT_SET_FW_DBG1(x, v) (BIT_CLEAR_FW_DBG1(x) | BIT_FW_DBG1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_FW_DBG2 (Offset 0x10E8) */
- #define BIT_SHIFT_FW_DBG2 0
- #define BIT_MASK_FW_DBG2 0xffffffffL
- #define BIT_FW_DBG2(x) (((x) & BIT_MASK_FW_DBG2) << BIT_SHIFT_FW_DBG2)
- #define BITS_FW_DBG2 (BIT_MASK_FW_DBG2 << BIT_SHIFT_FW_DBG2)
- #define BIT_CLEAR_FW_DBG2(x) ((x) & (~BITS_FW_DBG2))
- #define BIT_GET_FW_DBG2(x) (((x) >> BIT_SHIFT_FW_DBG2) & BIT_MASK_FW_DBG2)
- #define BIT_SET_FW_DBG2(x, v) (BIT_CLEAR_FW_DBG2(x) | BIT_FW_DBG2(v))
- /* 2 REG_FW_DBG3 (Offset 0x10EC) */
- #define BIT_SHIFT_FW_DBG3 0
- #define BIT_MASK_FW_DBG3 0xffffffffL
- #define BIT_FW_DBG3(x) (((x) & BIT_MASK_FW_DBG3) << BIT_SHIFT_FW_DBG3)
- #define BITS_FW_DBG3 (BIT_MASK_FW_DBG3 << BIT_SHIFT_FW_DBG3)
- #define BIT_CLEAR_FW_DBG3(x) ((x) & (~BITS_FW_DBG3))
- #define BIT_GET_FW_DBG3(x) (((x) >> BIT_SHIFT_FW_DBG3) & BIT_MASK_FW_DBG3)
- #define BIT_SET_FW_DBG3(x, v) (BIT_CLEAR_FW_DBG3(x) | BIT_FW_DBG3(v))
- /* 2 REG_FW_DBG4 (Offset 0x10F0) */
- #define BIT_SHIFT_FW_DBG4 0
- #define BIT_MASK_FW_DBG4 0xffffffffL
- #define BIT_FW_DBG4(x) (((x) & BIT_MASK_FW_DBG4) << BIT_SHIFT_FW_DBG4)
- #define BITS_FW_DBG4 (BIT_MASK_FW_DBG4 << BIT_SHIFT_FW_DBG4)
- #define BIT_CLEAR_FW_DBG4(x) ((x) & (~BITS_FW_DBG4))
- #define BIT_GET_FW_DBG4(x) (((x) >> BIT_SHIFT_FW_DBG4) & BIT_MASK_FW_DBG4)
- #define BIT_SET_FW_DBG4(x, v) (BIT_CLEAR_FW_DBG4(x) | BIT_FW_DBG4(v))
- /* 2 REG_FW_DBG5 (Offset 0x10F4) */
- #define BIT_SHIFT_FW_DBG5 0
- #define BIT_MASK_FW_DBG5 0xffffffffL
- #define BIT_FW_DBG5(x) (((x) & BIT_MASK_FW_DBG5) << BIT_SHIFT_FW_DBG5)
- #define BITS_FW_DBG5 (BIT_MASK_FW_DBG5 << BIT_SHIFT_FW_DBG5)
- #define BIT_CLEAR_FW_DBG5(x) ((x) & (~BITS_FW_DBG5))
- #define BIT_GET_FW_DBG5(x) (((x) >> BIT_SHIFT_FW_DBG5) & BIT_MASK_FW_DBG5)
- #define BIT_SET_FW_DBG5(x, v) (BIT_CLEAR_FW_DBG5(x) | BIT_FW_DBG5(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FW_DBG6 (Offset 0x10F8) */
- #define BIT_SHIFT_FW_DBG6 0
- #define BIT_MASK_FW_DBG6 0xffffffffL
- #define BIT_FW_DBG6(x) (((x) & BIT_MASK_FW_DBG6) << BIT_SHIFT_FW_DBG6)
- #define BITS_FW_DBG6 (BIT_MASK_FW_DBG6 << BIT_SHIFT_FW_DBG6)
- #define BIT_CLEAR_FW_DBG6(x) ((x) & (~BITS_FW_DBG6))
- #define BIT_GET_FW_DBG6(x) (((x) >> BIT_SHIFT_FW_DBG6) & BIT_MASK_FW_DBG6)
- #define BIT_SET_FW_DBG6(x, v) (BIT_CLEAR_FW_DBG6(x) | BIT_FW_DBG6(v))
- /* 2 REG_FW_DBG7 (Offset 0x10FC) */
- #define BIT_SHIFT_FW_DBG7 0
- #define BIT_MASK_FW_DBG7 0xffffffffL
- #define BIT_FW_DBG7(x) (((x) & BIT_MASK_FW_DBG7) << BIT_SHIFT_FW_DBG7)
- #define BITS_FW_DBG7 (BIT_MASK_FW_DBG7 << BIT_SHIFT_FW_DBG7)
- #define BIT_CLEAR_FW_DBG7(x) ((x) & (~BITS_FW_DBG7))
- #define BIT_GET_FW_DBG7(x) (((x) >> BIT_SHIFT_FW_DBG7) & BIT_MASK_FW_DBG7)
- #define BIT_SET_FW_DBG7(x, v) (BIT_CLEAR_FW_DBG7(x) | BIT_FW_DBG7(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CR_EXT (Offset 0x1100) */
- #define BIT_SHIFT_PHY_REQ_DELAY 24
- #define BIT_MASK_PHY_REQ_DELAY 0xf
- #define BIT_PHY_REQ_DELAY(x) \
- (((x) & BIT_MASK_PHY_REQ_DELAY) << BIT_SHIFT_PHY_REQ_DELAY)
- #define BITS_PHY_REQ_DELAY (BIT_MASK_PHY_REQ_DELAY << BIT_SHIFT_PHY_REQ_DELAY)
- #define BIT_CLEAR_PHY_REQ_DELAY(x) ((x) & (~BITS_PHY_REQ_DELAY))
- #define BIT_GET_PHY_REQ_DELAY(x) \
- (((x) >> BIT_SHIFT_PHY_REQ_DELAY) & BIT_MASK_PHY_REQ_DELAY)
- #define BIT_SET_PHY_REQ_DELAY(x, v) \
- (BIT_CLEAR_PHY_REQ_DELAY(x) | BIT_PHY_REQ_DELAY(v))
- #define BIT_SPD_DOWN BIT(16)
- #define BIT_SHIFT_NETYPE4 4
- #define BIT_MASK_NETYPE4 0x3
- #define BIT_NETYPE4(x) (((x) & BIT_MASK_NETYPE4) << BIT_SHIFT_NETYPE4)
- #define BITS_NETYPE4 (BIT_MASK_NETYPE4 << BIT_SHIFT_NETYPE4)
- #define BIT_CLEAR_NETYPE4(x) ((x) & (~BITS_NETYPE4))
- #define BIT_GET_NETYPE4(x) (((x) >> BIT_SHIFT_NETYPE4) & BIT_MASK_NETYPE4)
- #define BIT_SET_NETYPE4(x, v) (BIT_CLEAR_NETYPE4(x) | BIT_NETYPE4(v))
- #define BIT_SHIFT_NETYPE3 2
- #define BIT_MASK_NETYPE3 0x3
- #define BIT_NETYPE3(x) (((x) & BIT_MASK_NETYPE3) << BIT_SHIFT_NETYPE3)
- #define BITS_NETYPE3 (BIT_MASK_NETYPE3 << BIT_SHIFT_NETYPE3)
- #define BIT_CLEAR_NETYPE3(x) ((x) & (~BITS_NETYPE3))
- #define BIT_GET_NETYPE3(x) (((x) >> BIT_SHIFT_NETYPE3) & BIT_MASK_NETYPE3)
- #define BIT_SET_NETYPE3(x, v) (BIT_CLEAR_NETYPE3(x) | BIT_NETYPE3(v))
- #define BIT_SHIFT_NETYPE2 0
- #define BIT_MASK_NETYPE2 0x3
- #define BIT_NETYPE2(x) (((x) & BIT_MASK_NETYPE2) << BIT_SHIFT_NETYPE2)
- #define BITS_NETYPE2 (BIT_MASK_NETYPE2 << BIT_SHIFT_NETYPE2)
- #define BIT_CLEAR_NETYPE2(x) ((x) & (~BITS_NETYPE2))
- #define BIT_GET_NETYPE2(x) (((x) >> BIT_SHIFT_NETYPE2) & BIT_MASK_NETYPE2)
- #define BIT_SET_NETYPE2(x, v) (BIT_CLEAR_NETYPE2(x) | BIT_NETYPE2(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TC9_CTRL (Offset 0x1104) */
- #define BIT_TC9INT_EN BIT(26)
- #define BIT_TC9MODE BIT(25)
- #define BIT_TC9EN BIT(24)
- #define BIT_SHIFT_TC9DATA 0
- #define BIT_MASK_TC9DATA 0xffffff
- #define BIT_TC9DATA(x) (((x) & BIT_MASK_TC9DATA) << BIT_SHIFT_TC9DATA)
- #define BITS_TC9DATA (BIT_MASK_TC9DATA << BIT_SHIFT_TC9DATA)
- #define BIT_CLEAR_TC9DATA(x) ((x) & (~BITS_TC9DATA))
- #define BIT_GET_TC9DATA(x) (((x) >> BIT_SHIFT_TC9DATA) & BIT_MASK_TC9DATA)
- #define BIT_SET_TC9DATA(x, v) (BIT_CLEAR_TC9DATA(x) | BIT_TC9DATA(v))
- /* 2 REG_TC10_CTRL (Offset 0x1108) */
- #define BIT_TC10INT_EN BIT(26)
- #define BIT_TC10MODE BIT(25)
- #define BIT_TC10EN BIT(24)
- #define BIT_SHIFT_TC10DATA 0
- #define BIT_MASK_TC10DATA 0xffffff
- #define BIT_TC10DATA(x) (((x) & BIT_MASK_TC10DATA) << BIT_SHIFT_TC10DATA)
- #define BITS_TC10DATA (BIT_MASK_TC10DATA << BIT_SHIFT_TC10DATA)
- #define BIT_CLEAR_TC10DATA(x) ((x) & (~BITS_TC10DATA))
- #define BIT_GET_TC10DATA(x) (((x) >> BIT_SHIFT_TC10DATA) & BIT_MASK_TC10DATA)
- #define BIT_SET_TC10DATA(x, v) (BIT_CLEAR_TC10DATA(x) | BIT_TC10DATA(v))
- /* 2 REG_TC11_CTRL (Offset 0x110C) */
- #define BIT_TC11INT_EN BIT(26)
- #define BIT_TC11MODE BIT(25)
- #define BIT_TC11EN BIT(24)
- #define BIT_SHIFT_TC11DATA 0
- #define BIT_MASK_TC11DATA 0xffffff
- #define BIT_TC11DATA(x) (((x) & BIT_MASK_TC11DATA) << BIT_SHIFT_TC11DATA)
- #define BITS_TC11DATA (BIT_MASK_TC11DATA << BIT_SHIFT_TC11DATA)
- #define BIT_CLEAR_TC11DATA(x) ((x) & (~BITS_TC11DATA))
- #define BIT_GET_TC11DATA(x) (((x) >> BIT_SHIFT_TC11DATA) & BIT_MASK_TC11DATA)
- #define BIT_SET_TC11DATA(x, v) (BIT_CLEAR_TC11DATA(x) | BIT_TC11DATA(v))
- /* 2 REG_TC12_CTRL (Offset 0x1110) */
- #define BIT_TC12INT_EN BIT(26)
- #define BIT_TC12MODE BIT(25)
- #define BIT_TC12EN BIT(24)
- #define BIT_P2P_PWROFF_NOA2_ERLY_INT BIT(22)
- #define BIT_P2P_PWROFF_NOA1_ERLY_INT BIT(21)
- #define BIT_P2P_PWROFF_NOA0_ERLY_INT BIT(20)
- #define BIT_SHIFT_TC12DATA 0
- #define BIT_MASK_TC12DATA 0xffffff
- #define BIT_TC12DATA(x) (((x) & BIT_MASK_TC12DATA) << BIT_SHIFT_TC12DATA)
- #define BITS_TC12DATA (BIT_MASK_TC12DATA << BIT_SHIFT_TC12DATA)
- #define BIT_CLEAR_TC12DATA(x) ((x) & (~BITS_TC12DATA))
- #define BIT_GET_TC12DATA(x) (((x) >> BIT_SHIFT_TC12DATA) & BIT_MASK_TC12DATA)
- #define BIT_SET_TC12DATA(x, v) (BIT_CLEAR_TC12DATA(x) | BIT_TC12DATA(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FWFF (Offset 0x1114) */
- #define BIT_SHIFT_PKTNUM_TH 24
- #define BIT_MASK_PKTNUM_TH 0xff
- #define BIT_PKTNUM_TH(x) (((x) & BIT_MASK_PKTNUM_TH) << BIT_SHIFT_PKTNUM_TH)
- #define BITS_PKTNUM_TH (BIT_MASK_PKTNUM_TH << BIT_SHIFT_PKTNUM_TH)
- #define BIT_CLEAR_PKTNUM_TH(x) ((x) & (~BITS_PKTNUM_TH))
- #define BIT_GET_PKTNUM_TH(x) (((x) >> BIT_SHIFT_PKTNUM_TH) & BIT_MASK_PKTNUM_TH)
- #define BIT_SET_PKTNUM_TH(x, v) (BIT_CLEAR_PKTNUM_TH(x) | BIT_PKTNUM_TH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWFF (Offset 0x1114) */
- #define BIT_SHIFT_PKTNUM_TH_V1 24
- #define BIT_MASK_PKTNUM_TH_V1 0xff
- #define BIT_PKTNUM_TH_V1(x) \
- (((x) & BIT_MASK_PKTNUM_TH_V1) << BIT_SHIFT_PKTNUM_TH_V1)
- #define BITS_PKTNUM_TH_V1 (BIT_MASK_PKTNUM_TH_V1 << BIT_SHIFT_PKTNUM_TH_V1)
- #define BIT_CLEAR_PKTNUM_TH_V1(x) ((x) & (~BITS_PKTNUM_TH_V1))
- #define BIT_GET_PKTNUM_TH_V1(x) \
- (((x) >> BIT_SHIFT_PKTNUM_TH_V1) & BIT_MASK_PKTNUM_TH_V1)
- #define BIT_SET_PKTNUM_TH_V1(x, v) \
- (BIT_CLEAR_PKTNUM_TH_V1(x) | BIT_PKTNUM_TH_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FWFF (Offset 0x1114) */
- #define BIT_SHIFT_TIMER_TH 16
- #define BIT_MASK_TIMER_TH 0xff
- #define BIT_TIMER_TH(x) (((x) & BIT_MASK_TIMER_TH) << BIT_SHIFT_TIMER_TH)
- #define BITS_TIMER_TH (BIT_MASK_TIMER_TH << BIT_SHIFT_TIMER_TH)
- #define BIT_CLEAR_TIMER_TH(x) ((x) & (~BITS_TIMER_TH))
- #define BIT_GET_TIMER_TH(x) (((x) >> BIT_SHIFT_TIMER_TH) & BIT_MASK_TIMER_TH)
- #define BIT_SET_TIMER_TH(x, v) (BIT_CLEAR_TIMER_TH(x) | BIT_TIMER_TH(v))
- #define BIT_SHIFT_RXPKT1ENADDR 0
- #define BIT_MASK_RXPKT1ENADDR 0xffff
- #define BIT_RXPKT1ENADDR(x) \
- (((x) & BIT_MASK_RXPKT1ENADDR) << BIT_SHIFT_RXPKT1ENADDR)
- #define BITS_RXPKT1ENADDR (BIT_MASK_RXPKT1ENADDR << BIT_SHIFT_RXPKT1ENADDR)
- #define BIT_CLEAR_RXPKT1ENADDR(x) ((x) & (~BITS_RXPKT1ENADDR))
- #define BIT_GET_RXPKT1ENADDR(x) \
- (((x) >> BIT_SHIFT_RXPKT1ENADDR) & BIT_MASK_RXPKT1ENADDR)
- #define BIT_SET_RXPKT1ENADDR(x, v) \
- (BIT_CLEAR_RXPKT1ENADDR(x) | BIT_RXPKT1ENADDR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE2IMR (Offset 0x1120) */
- #define BIT__FE4ISR__IND_MSK BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FE2IMR (Offset 0x1120) */
- #define BIT_FS_TXSC_DESC_DONE_INT_EN BIT(28)
- #define BIT_FS_TXSC_BKDONE_INT_EN BIT(27)
- #define BIT_FS_TXSC_BEDONE_INT_EN BIT(26)
- #define BIT_FS_TXSC_VIDONE_INT_EN BIT(25)
- #define BIT_FS_TXSC_VODONE_INT_EN BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE2IMR (Offset 0x1120) */
- #define BIT_FS_ATIM_MB7_INT_EN BIT(23)
- #define BIT_FS_ATIM_MB6_INT_EN BIT(22)
- #define BIT_FS_ATIM_MB5_INT_EN BIT(21)
- #define BIT_FS_ATIM_MB4_INT_EN BIT(20)
- #define BIT_FS_ATIM_MB3_INT_EN BIT(19)
- #define BIT_FS_ATIM_MB2_INT_EN BIT(18)
- #define BIT_FS_ATIM_MB1_INT_EN BIT(17)
- #define BIT_FS_ATIM_MB0_INT_EN BIT(16)
- #define BIT_FS_TBTT4INT_EN BIT(11)
- #define BIT_FS_TBTT3INT_EN BIT(10)
- #define BIT_FS_TBTT2INT_EN BIT(9)
- #define BIT_FS_TBTT1INT_EN BIT(8)
- #define BIT_FS_TBTT0_MB7INT_EN BIT(7)
- #define BIT_FS_TBTT0_MB6INT_EN BIT(6)
- #define BIT_FS_TBTT0_MB5INT_EN BIT(5)
- #define BIT_FS_TBTT0_MB4INT_EN BIT(4)
- #define BIT_FS_TBTT0_MB3INT_EN BIT(3)
- #define BIT_FS_TBTT0_MB2INT_EN BIT(2)
- #define BIT_FS_TBTT0_MB1INT_EN BIT(1)
- #define BIT_FS_TBTT0_INT_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE2ISR (Offset 0x1124) */
- #define BIT__FE4ISR__IND_INT BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FE2ISR (Offset 0x1124) */
- #define BIT_FS_TXSC_DESC_DONE_INT BIT(28)
- #define BIT_FS_TXSC_BKDONE_INT BIT(27)
- #define BIT_FS_TXSC_BEDONE_INT BIT(26)
- #define BIT_FS_TXSC_VIDONE_INT BIT(25)
- #define BIT_FS_TXSC_VODONE_INT BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE2ISR (Offset 0x1124) */
- #define BIT_FS_ATIM_MB7_INT BIT(23)
- #define BIT_FS_ATIM_MB6_INT BIT(22)
- #define BIT_FS_ATIM_MB5_INT BIT(21)
- #define BIT_FS_ATIM_MB4_INT BIT(20)
- #define BIT_FS_ATIM_MB3_INT BIT(19)
- #define BIT_FS_ATIM_MB2_INT BIT(18)
- #define BIT_FS_ATIM_MB1_INT BIT(17)
- #define BIT_FS_ATIM_MB0_INT BIT(16)
- #define BIT_FS_TBTT4INT BIT(11)
- #define BIT_FS_TBTT3INT BIT(10)
- #define BIT_FS_TBTT2INT BIT(9)
- #define BIT_FS_TBTT1INT BIT(8)
- #define BIT_FS_TBTT0_MB7INT BIT(7)
- #define BIT_FS_TBTT0_MB6INT BIT(6)
- #define BIT_FS_TBTT0_MB5INT BIT(5)
- #define BIT_FS_TBTT0_MB4INT BIT(4)
- #define BIT_FS_TBTT0_MB3INT BIT(3)
- #define BIT_FS_TBTT0_MB2INT BIT(2)
- #define BIT_FS_TBTT0_MB1INT BIT(1)
- #define BIT_FS_TBTT0_INT BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_BCNELY4_AGGR_INT_EN BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_CLI3_MTI_BCNIVLEAR_INT__EN BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_BCNELY3_AGGR_INT_EN BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_CLI2_MTI_BCNIVLEAR_INT__EN BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_BCNELY2_AGGR_INT_EN BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_CLI1_MTI_BCNIVLEAR_INT__EN BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_BCNELY1_AGGR_INT_EN BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_CLI0_MTI_BCNIVLEAR_INT__EN BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3IMR (Offset 0x1128) */
- #define BIT_FS_BCNDMA4_INT_EN BIT(27)
- #define BIT_FS_BCNDMA3_INT_EN BIT(26)
- #define BIT_FS_BCNDMA2_INT_EN BIT(25)
- #define BIT_FS_BCNDMA1_INT_EN BIT(24)
- #define BIT_FS_BCNDMA0_MB7_INT_EN BIT(23)
- #define BIT_FS_BCNDMA0_MB6_INT_EN BIT(22)
- #define BIT_FS_BCNDMA0_MB5_INT_EN BIT(21)
- #define BIT_FS_BCNDMA0_MB4_INT_EN BIT(20)
- #define BIT_FS_BCNDMA0_MB3_INT_EN BIT(19)
- #define BIT_FS_BCNDMA0_MB2_INT_EN BIT(18)
- #define BIT_FS_BCNDMA0_MB1_INT_EN BIT(17)
- #define BIT_FS_BCNDMA0_INT_EN BIT(16)
- #define BIT_FS_MTI_BCNIVLEAR_INT__EN BIT(15)
- #define BIT_FS_BCNERLY4_INT_EN BIT(11)
- #define BIT_FS_BCNERLY3_INT_EN BIT(10)
- #define BIT_FS_BCNERLY2_INT_EN BIT(9)
- #define BIT_FS_BCNERLY1_INT_EN BIT(8)
- #define BIT_FS_BCNERLY0_MB7INT_EN BIT(7)
- #define BIT_FS_BCNERLY0_MB6INT_EN BIT(6)
- #define BIT_FS_BCNERLY0_MB5INT_EN BIT(5)
- #define BIT_FS_BCNERLY0_MB4INT_EN BIT(4)
- #define BIT_FS_BCNERLY0_MB3INT_EN BIT(3)
- #define BIT_FS_BCNERLY0_MB2INT_EN BIT(2)
- #define BIT_FS_BCNERLY0_MB1INT_EN BIT(1)
- #define BIT_FS_BCNERLY0_INT_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_BCNELY4_AGGR_INT BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_CLI3_MTI_BCNIVLEAR_INT BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_BCNELY3_AGGR_INT BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_CLI2_MTI_BCNIVLEAR_INT BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_BCNELY2_AGGR_INT BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_CLI1_MTI_BCNIVLEAR_INT BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_BCNELY1_AGGR_INT BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_CLI0_MTI_BCNIVLEAR_INT BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE3ISR (Offset 0x112C) */
- #define BIT_FS_BCNDMA4_INT BIT(27)
- #define BIT_FS_BCNDMA3_INT BIT(26)
- #define BIT_FS_BCNDMA2_INT BIT(25)
- #define BIT_FS_BCNDMA1_INT BIT(24)
- #define BIT_FS_BCNDMA0_MB7_INT BIT(23)
- #define BIT_FS_BCNDMA0_MB6_INT BIT(22)
- #define BIT_FS_BCNDMA0_MB5_INT BIT(21)
- #define BIT_FS_BCNDMA0_MB4_INT BIT(20)
- #define BIT_FS_BCNDMA0_MB3_INT BIT(19)
- #define BIT_FS_BCNDMA0_MB2_INT BIT(18)
- #define BIT_FS_BCNDMA0_MB1_INT BIT(17)
- #define BIT_FS_BCNDMA0_INT BIT(16)
- #define BIT_FS_MTI_BCNIVLEAR_INT BIT(15)
- #define BIT_FS_BCNERLY4_INT BIT(11)
- #define BIT_FS_BCNERLY3_INT BIT(10)
- #define BIT_FS_BCNERLY2_INT BIT(9)
- #define BIT_FS_BCNERLY1_INT BIT(8)
- #define BIT_FS_BCNERLY0_MB7INT BIT(7)
- #define BIT_FS_BCNERLY0_MB6INT BIT(6)
- #define BIT_FS_BCNERLY0_MB5INT BIT(5)
- #define BIT_FS_BCNERLY0_MB4INT BIT(4)
- #define BIT_FS_BCNERLY0_MB3INT BIT(3)
- #define BIT_FS_BCNERLY0_MB2INT BIT(2)
- #define BIT_FS_BCNERLY0_MB1INT BIT(1)
- #define BIT_FS_BCNERLY0_INT BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT4_PKTIN_INT_EN BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI3_TXPKTIN_INT_EN BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT3_PKTIN_INT_EN BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI2_TXPKTIN_INT_EN BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT2_PKTIN_INT_EN BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI1_TXPKTIN_INT_EN BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT1_PKTIN_INT_EN BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI0_TXPKTIN_INT_EN BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT4_RXUCMD0_OK_INT_EN BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI3_RX_UMD0_INT_EN BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT4_RXUCMD1_OK_INT_EN BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI3_RX_UMD1_INT_EN BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT4_RXBCMD0_OK_INT_EN BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI3_RX_BMD0_INT_EN BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT4_RXBCMD1_OK_INT_EN BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI3_RX_BMD1_INT_EN BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT3_RXUCMD0_OK_INT_EN BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI2_RX_UMD0_INT_EN BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT3_RXUCMD1_OK_INT_EN BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI2_RX_UMD1_INT_EN BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT3_RXBCMD0_OK_INT_EN BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI2_RX_BMD0_INT_EN BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT3_RXBCMD1_OK_INT_EN BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI2_RX_BMD1_INT_EN BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT2_RXUCMD0_OK_INT_EN BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI1_RX_UMD0_INT_EN BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT2_RXUCMD1_OK_INT_EN BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI1_RX_UMD1_INT_EN BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT2_RXBCMD0_OK_INT_EN BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI1_RX_BMD0_INT_EN BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT2_RXBCMD1_OK_INT_EN BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI1_RX_BMD1_INT_EN BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT1_RXUCMD0_OK_INT_EN BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI0_RX_UMD0_INT_EN BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT1_RXUCMD1_OK_INT_EN BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI0_RX_UMD1_INT_EN BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_DMEM1_WPTR_UPDATE_INT_EN BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT1_RXBCMD0_OK_INT_EN BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI0_RX_BMD0_INT_EN BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_PORT1_RXBCMD1_OK_INT_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4IMR (Offset 0x1130) */
- #define BIT_FS_CLI0_RX_BMD1_INT_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT4_PKTIN_INT BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI3_TXPKTIN_INT BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT3_PKTIN_INT BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI2_TXPKTIN_INT BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT2_PKTIN_INT BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI1_TXPKTIN_INT BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT1_PKTIN_INT BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI0_TXPKTIN_INT BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT4_RXUCMD0_OK_INT BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI3_RX_UMD0_INT BIT(15)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT4_RXUCMD1_OK_INT BIT(14)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI3_RX_UMD1_INT BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT4_RXBCMD0_OK_INT BIT(13)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI3_RX_BMD0_INT BIT(13)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT4_RXBCMD1_OK_INT BIT(12)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI3_RX_BMD1_INT BIT(12)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT3_RXUCMD0_OK_INT BIT(11)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI2_RX_UMD0_INT BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT3_RXUCMD1_OK_INT BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI2_RX_UMD1_INT BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT3_RXBCMD0_OK_INT BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI2_RX_BMD0_INT BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT3_RXBCMD1_OK_INT BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI2_RX_BMD1_INT BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT2_RXUCMD0_OK_INT BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI1_RX_UMD0_INT BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT2_RXUCMD1_OK_INT BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI1_RX_UMD1_INT BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT2_RXBCMD0_OK_INT BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI1_RX_BMD0_INT BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT2_RXBCMD1_OK_INT BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI1_RX_BMD1_INT BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT1_RXUCMD0_OK_INT BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI0_RX_UMD0_INT BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT1_RXUCMD1_OK_INT BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI0_RX_UMD1_INT BIT(2)
- #endif
- #if (HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_DMEM1_WPTR_UPDATE_INT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT1_RXBCMD0_OK_INT BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI0_RX_BMD0_INT BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_PORT1_RXBCMD1_OK_INT BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FE4ISR (Offset 0x1134) */
- #define BIT_FS_CLI0_RX_BMD1_INT BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1IMR (Offset 0x1138) */
- #define BIT__FT2ISR__IND_MSK BIT(30)
- #define BIT_FTM_PTT_INT_EN BIT(29)
- #define BIT_RXFTMREQ_INT_EN BIT(28)
- #define BIT_RXFTM_INT_EN BIT(27)
- #define BIT_TXFTM_INT_EN BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1IMR (Offset 0x1138) */
- #define BIT_FS_H2C_CMD_OK_INT_EN BIT(25)
- #define BIT_FS_H2C_CMD_FULL_INT_EN BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1IMR (Offset 0x1138) */
- #define BIT_FS_MACID_PWRCHANGE5_INT_EN BIT(23)
- #define BIT_FS_MACID_PWRCHANGE4_INT_EN BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1IMR (Offset 0x1138) */
- #define BIT_FS_MACID_SEARCH_FAIL_INT_EN BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1IMR (Offset 0x1138) */
- #define BIT_FS_MACID_PWRCHANGE3_INT_EN BIT(21)
- #define BIT_FS_MACID_PWRCHANGE2_INT_EN BIT(20)
- #define BIT_FS_MACID_PWRCHANGE1_INT_EN BIT(19)
- #define BIT_FS_MACID_PWRCHANGE0_INT_EN BIT(18)
- #define BIT_FS_CTWEND2_INT_EN BIT(17)
- #define BIT_FS_CTWEND1_INT_EN BIT(16)
- #define BIT_FS_CTWEND0_INT_EN BIT(15)
- #define BIT_FS_TX_NULL1_INT_EN BIT(14)
- #define BIT_FS_TX_NULL0_INT_EN BIT(13)
- #define BIT_FS_TSF_BIT32_TOGGLE_EN BIT(12)
- #define BIT_FS_P2P_RFON2_INT_EN BIT(11)
- #define BIT_FS_P2P_RFOFF2_INT_EN BIT(10)
- #define BIT_FS_P2P_RFON1_INT_EN BIT(9)
- #define BIT_FS_P2P_RFOFF1_INT_EN BIT(8)
- #define BIT_FS_P2P_RFON0_INT_EN BIT(7)
- #define BIT_FS_P2P_RFOFF0_INT_EN BIT(6)
- #define BIT_FS_RX_UAPSDMD1_EN BIT(5)
- #define BIT_FS_RX_UAPSDMD0_EN BIT(4)
- #define BIT_FS_TRIGGER_PKT_EN BIT(3)
- #define BIT_FS_EOSP_INT_EN BIT(2)
- #define BIT_FS_RPWM2_INT_EN BIT(1)
- #define BIT_FS_RPWM_INT_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT__FT2ISR__IND_INT BIT(30)
- #define BIT_FTM_PTT_INT BIT(29)
- #define BIT_RXFTMREQ_INT BIT(28)
- #define BIT_RXFTM_INT BIT(27)
- #define BIT_TXFTM_INT BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_H2C_CMD_OK_INT BIT(25)
- #define BIT_FS_H2C_CMD_FULL_INT BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_MACID_PWRCHANGE5_INT BIT(23)
- #define BIT_FS_MACID_PWRCHANGE4_INT BIT(22)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_MACID_SEARCH_FAIL_INT BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_MACID_PWRCHANGE3_INT BIT(21)
- #define BIT_FS_MACID_PWRCHANGE2_INT BIT(20)
- #define BIT_FS_MACID_PWRCHANGE1_INT BIT(19)
- #define BIT_FS_MACID_PWRCHANGE0_INT BIT(18)
- #define BIT_FS_CTWEND2_INT BIT(17)
- #define BIT_FS_CTWEND1_INT BIT(16)
- #define BIT_FS_CTWEND0_INT BIT(15)
- #define BIT_FS_TX_NULL1_INT BIT(14)
- #define BIT_FS_TX_NULL0_INT BIT(13)
- #define BIT_FS_TSF_BIT32_TOGGLE_INT BIT(12)
- #define BIT_FS_P2P_RFON2_INT BIT(11)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TXBCNOK_PORT4_INT_EN BIT(11)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_P2P_RFOFF2_INT BIT(10)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TXBCNOK_PORT3_INT_EN BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_P2P_RFON1_INT BIT(9)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TXBCNOK_PORT2_INT_EN BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_P2P_RFOFF1_INT BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TXBCNOK_PORT1_INT_EN BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_P2P_RFON0_INT BIT(7)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TXBCNERR_PORT4_INT_EN BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_P2P_RFOFF0_INT BIT(6)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TXBCNERR_PORT3_INT_EN BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_RX_UAPSDMD1_INT BIT(5)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TXBCNERR_PORT2_INT_EN BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_RX_UAPSDMD0_INT BIT(4)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TXBCNERR_PORT1_INT_EN BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_TRIGGER_PKT_INT BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_ATIM_PORT4_INT_EN BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_EOSP_INT BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_ATIM_PORT3_INT_EN BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_RPWM2_INT BIT(1)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_ATIM_PORT2_INT_EN BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_RPWM_INT BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FT1ISR (Offset 0x113C) */
- #define BIT_FS_ATIM_PORT1_INT_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SPWR0 (Offset 0x1140) */
- #define BIT_SHIFT_MID_31TO0 0
- #define BIT_MASK_MID_31TO0 0xffffffffL
- #define BIT_MID_31TO0(x) (((x) & BIT_MASK_MID_31TO0) << BIT_SHIFT_MID_31TO0)
- #define BITS_MID_31TO0 (BIT_MASK_MID_31TO0 << BIT_SHIFT_MID_31TO0)
- #define BIT_CLEAR_MID_31TO0(x) ((x) & (~BITS_MID_31TO0))
- #define BIT_GET_MID_31TO0(x) (((x) >> BIT_SHIFT_MID_31TO0) & BIT_MASK_MID_31TO0)
- #define BIT_SET_MID_31TO0(x, v) (BIT_CLEAR_MID_31TO0(x) | BIT_MID_31TO0(v))
- /* 2 REG_SPWR1 (Offset 0x1144) */
- #define BIT_SHIFT_MID_63TO32 0
- #define BIT_MASK_MID_63TO32 0xffffffffL
- #define BIT_MID_63TO32(x) (((x) & BIT_MASK_MID_63TO32) << BIT_SHIFT_MID_63TO32)
- #define BITS_MID_63TO32 (BIT_MASK_MID_63TO32 << BIT_SHIFT_MID_63TO32)
- #define BIT_CLEAR_MID_63TO32(x) ((x) & (~BITS_MID_63TO32))
- #define BIT_GET_MID_63TO32(x) \
- (((x) >> BIT_SHIFT_MID_63TO32) & BIT_MASK_MID_63TO32)
- #define BIT_SET_MID_63TO32(x, v) (BIT_CLEAR_MID_63TO32(x) | BIT_MID_63TO32(v))
- /* 2 REG_SPWR2 (Offset 0x1148) */
- #define BIT_SHIFT_MID_95O64 0
- #define BIT_MASK_MID_95O64 0xffffffffL
- #define BIT_MID_95O64(x) (((x) & BIT_MASK_MID_95O64) << BIT_SHIFT_MID_95O64)
- #define BITS_MID_95O64 (BIT_MASK_MID_95O64 << BIT_SHIFT_MID_95O64)
- #define BIT_CLEAR_MID_95O64(x) ((x) & (~BITS_MID_95O64))
- #define BIT_GET_MID_95O64(x) (((x) >> BIT_SHIFT_MID_95O64) & BIT_MASK_MID_95O64)
- #define BIT_SET_MID_95O64(x, v) (BIT_CLEAR_MID_95O64(x) | BIT_MID_95O64(v))
- /* 2 REG_SPWR3 (Offset 0x114C) */
- #define BIT_SHIFT_MID_127TO96 0
- #define BIT_MASK_MID_127TO96 0xffffffffL
- #define BIT_MID_127TO96(x) \
- (((x) & BIT_MASK_MID_127TO96) << BIT_SHIFT_MID_127TO96)
- #define BITS_MID_127TO96 (BIT_MASK_MID_127TO96 << BIT_SHIFT_MID_127TO96)
- #define BIT_CLEAR_MID_127TO96(x) ((x) & (~BITS_MID_127TO96))
- #define BIT_GET_MID_127TO96(x) \
- (((x) >> BIT_SHIFT_MID_127TO96) & BIT_MASK_MID_127TO96)
- #define BIT_SET_MID_127TO96(x, v) \
- (BIT_CLEAR_MID_127TO96(x) | BIT_MID_127TO96(v))
- /* 2 REG_POWSEQ (Offset 0x1150) */
- #define BIT_SHIFT_REF_MID 0
- #define BIT_MASK_REF_MID 0x7f
- #define BIT_REF_MID(x) (((x) & BIT_MASK_REF_MID) << BIT_SHIFT_REF_MID)
- #define BITS_REF_MID (BIT_MASK_REF_MID << BIT_SHIFT_REF_MID)
- #define BIT_CLEAR_REF_MID(x) ((x) & (~BITS_REF_MID))
- #define BIT_GET_REF_MID(x) (((x) >> BIT_SHIFT_REF_MID) & BIT_MASK_REF_MID)
- #define BIT_SET_REF_MID(x, v) (BIT_CLEAR_REF_MID(x) | BIT_REF_MID(v))
- /* 2 REG_TC7_CTRL_V1 (Offset 0x1158) */
- #define BIT_TC7INT_EN BIT(26)
- #define BIT_TC7MODE BIT(25)
- #define BIT_TC7EN BIT(24)
- #define BIT_SHIFT_TC7DATA 0
- #define BIT_MASK_TC7DATA 0xffffff
- #define BIT_TC7DATA(x) (((x) & BIT_MASK_TC7DATA) << BIT_SHIFT_TC7DATA)
- #define BITS_TC7DATA (BIT_MASK_TC7DATA << BIT_SHIFT_TC7DATA)
- #define BIT_CLEAR_TC7DATA(x) ((x) & (~BITS_TC7DATA))
- #define BIT_GET_TC7DATA(x) (((x) >> BIT_SHIFT_TC7DATA) & BIT_MASK_TC7DATA)
- #define BIT_SET_TC7DATA(x, v) (BIT_CLEAR_TC7DATA(x) | BIT_TC7DATA(v))
- /* 2 REG_TC8_CTRL_V1 (Offset 0x115C) */
- #define BIT_TC8INT_EN BIT(26)
- #define BIT_TC8MODE BIT(25)
- #define BIT_TC8EN BIT(24)
- #define BIT_SHIFT_TC8DATA 0
- #define BIT_MASK_TC8DATA 0xffffff
- #define BIT_TC8DATA(x) (((x) & BIT_MASK_TC8DATA) << BIT_SHIFT_TC8DATA)
- #define BITS_TC8DATA (BIT_MASK_TC8DATA << BIT_SHIFT_TC8DATA)
- #define BIT_CLEAR_TC8DATA(x) ((x) & (~BITS_TC8DATA))
- #define BIT_GET_TC8DATA(x) (((x) >> BIT_SHIFT_TC8DATA) & BIT_MASK_TC8DATA)
- #define BIT_SET_TC8DATA(x, v) (BIT_CLEAR_TC8DATA(x) | BIT_TC8DATA(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXBCN_TBTT_INTERVAL_PORT0TO3 (Offset 0x1160) */
- #define BIT_SHIFT_PORT3_RXBCN_TBTT_INTERVAL 24
- #define BIT_MASK_PORT3_RXBCN_TBTT_INTERVAL 0xff
- #define BIT_PORT3_RXBCN_TBTT_INTERVAL(x) \
- (((x) & BIT_MASK_PORT3_RXBCN_TBTT_INTERVAL) \
- << BIT_SHIFT_PORT3_RXBCN_TBTT_INTERVAL)
- #define BITS_PORT3_RXBCN_TBTT_INTERVAL \
- (BIT_MASK_PORT3_RXBCN_TBTT_INTERVAL \
- << BIT_SHIFT_PORT3_RXBCN_TBTT_INTERVAL)
- #define BIT_CLEAR_PORT3_RXBCN_TBTT_INTERVAL(x) \
- ((x) & (~BITS_PORT3_RXBCN_TBTT_INTERVAL))
- #define BIT_GET_PORT3_RXBCN_TBTT_INTERVAL(x) \
- (((x) >> BIT_SHIFT_PORT3_RXBCN_TBTT_INTERVAL) & \
- BIT_MASK_PORT3_RXBCN_TBTT_INTERVAL)
- #define BIT_SET_PORT3_RXBCN_TBTT_INTERVAL(x, v) \
- (BIT_CLEAR_PORT3_RXBCN_TBTT_INTERVAL(x) | \
- BIT_PORT3_RXBCN_TBTT_INTERVAL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_BCN_TBTT_ITVL0 (Offset 0x1160) */
- #define BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT2 24
- #define BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT2 0xff
- #define BIT_RX_BCN_TBTT_ITVL_CLIENT2(x) \
- (((x) & BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT2) \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT2)
- #define BITS_RX_BCN_TBTT_ITVL_CLIENT2 \
- (BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT2 \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT2)
- #define BIT_CLEAR_RX_BCN_TBTT_ITVL_CLIENT2(x) \
- ((x) & (~BITS_RX_BCN_TBTT_ITVL_CLIENT2))
- #define BIT_GET_RX_BCN_TBTT_ITVL_CLIENT2(x) \
- (((x) >> BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT2) & \
- BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT2)
- #define BIT_SET_RX_BCN_TBTT_ITVL_CLIENT2(x, v) \
- (BIT_CLEAR_RX_BCN_TBTT_ITVL_CLIENT2(x) | \
- BIT_RX_BCN_TBTT_ITVL_CLIENT2(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXBCN_TBTT_INTERVAL_PORT0TO3 (Offset 0x1160) */
- #define BIT_SHIFT_PORT2_RXBCN_TBTT_INTERVAL 16
- #define BIT_MASK_PORT2_RXBCN_TBTT_INTERVAL 0xff
- #define BIT_PORT2_RXBCN_TBTT_INTERVAL(x) \
- (((x) & BIT_MASK_PORT2_RXBCN_TBTT_INTERVAL) \
- << BIT_SHIFT_PORT2_RXBCN_TBTT_INTERVAL)
- #define BITS_PORT2_RXBCN_TBTT_INTERVAL \
- (BIT_MASK_PORT2_RXBCN_TBTT_INTERVAL \
- << BIT_SHIFT_PORT2_RXBCN_TBTT_INTERVAL)
- #define BIT_CLEAR_PORT2_RXBCN_TBTT_INTERVAL(x) \
- ((x) & (~BITS_PORT2_RXBCN_TBTT_INTERVAL))
- #define BIT_GET_PORT2_RXBCN_TBTT_INTERVAL(x) \
- (((x) >> BIT_SHIFT_PORT2_RXBCN_TBTT_INTERVAL) & \
- BIT_MASK_PORT2_RXBCN_TBTT_INTERVAL)
- #define BIT_SET_PORT2_RXBCN_TBTT_INTERVAL(x, v) \
- (BIT_CLEAR_PORT2_RXBCN_TBTT_INTERVAL(x) | \
- BIT_PORT2_RXBCN_TBTT_INTERVAL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_BCN_TBTT_ITVL0 (Offset 0x1160) */
- #define BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT1 16
- #define BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT1 0xff
- #define BIT_RX_BCN_TBTT_ITVL_CLIENT1(x) \
- (((x) & BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT1) \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT1)
- #define BITS_RX_BCN_TBTT_ITVL_CLIENT1 \
- (BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT1 \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT1)
- #define BIT_CLEAR_RX_BCN_TBTT_ITVL_CLIENT1(x) \
- ((x) & (~BITS_RX_BCN_TBTT_ITVL_CLIENT1))
- #define BIT_GET_RX_BCN_TBTT_ITVL_CLIENT1(x) \
- (((x) >> BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT1) & \
- BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT1)
- #define BIT_SET_RX_BCN_TBTT_ITVL_CLIENT1(x, v) \
- (BIT_CLEAR_RX_BCN_TBTT_ITVL_CLIENT1(x) | \
- BIT_RX_BCN_TBTT_ITVL_CLIENT1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXBCN_TBTT_INTERVAL_PORT0TO3 (Offset 0x1160) */
- #define BIT_SHIFT_PORT1_RXBCN_TBTT_INTERVAL 8
- #define BIT_MASK_PORT1_RXBCN_TBTT_INTERVAL 0xff
- #define BIT_PORT1_RXBCN_TBTT_INTERVAL(x) \
- (((x) & BIT_MASK_PORT1_RXBCN_TBTT_INTERVAL) \
- << BIT_SHIFT_PORT1_RXBCN_TBTT_INTERVAL)
- #define BITS_PORT1_RXBCN_TBTT_INTERVAL \
- (BIT_MASK_PORT1_RXBCN_TBTT_INTERVAL \
- << BIT_SHIFT_PORT1_RXBCN_TBTT_INTERVAL)
- #define BIT_CLEAR_PORT1_RXBCN_TBTT_INTERVAL(x) \
- ((x) & (~BITS_PORT1_RXBCN_TBTT_INTERVAL))
- #define BIT_GET_PORT1_RXBCN_TBTT_INTERVAL(x) \
- (((x) >> BIT_SHIFT_PORT1_RXBCN_TBTT_INTERVAL) & \
- BIT_MASK_PORT1_RXBCN_TBTT_INTERVAL)
- #define BIT_SET_PORT1_RXBCN_TBTT_INTERVAL(x, v) \
- (BIT_CLEAR_PORT1_RXBCN_TBTT_INTERVAL(x) | \
- BIT_PORT1_RXBCN_TBTT_INTERVAL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_BCN_TBTT_ITVL0 (Offset 0x1160) */
- #define BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT0 8
- #define BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT0 0xff
- #define BIT_RX_BCN_TBTT_ITVL_CLIENT0(x) \
- (((x) & BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT0) \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT0)
- #define BITS_RX_BCN_TBTT_ITVL_CLIENT0 \
- (BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT0 \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT0)
- #define BIT_CLEAR_RX_BCN_TBTT_ITVL_CLIENT0(x) \
- ((x) & (~BITS_RX_BCN_TBTT_ITVL_CLIENT0))
- #define BIT_GET_RX_BCN_TBTT_ITVL_CLIENT0(x) \
- (((x) >> BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT0) & \
- BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT0)
- #define BIT_SET_RX_BCN_TBTT_ITVL_CLIENT0(x, v) \
- (BIT_CLEAR_RX_BCN_TBTT_ITVL_CLIENT0(x) | \
- BIT_RX_BCN_TBTT_ITVL_CLIENT0(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXBCN_TBTT_INTERVAL_PORT0TO3 (Offset 0x1160) */
- #define BIT_SHIFT_PORT0_RXBCN_TBTT_INTERVAL 0
- #define BIT_MASK_PORT0_RXBCN_TBTT_INTERVAL 0xff
- #define BIT_PORT0_RXBCN_TBTT_INTERVAL(x) \
- (((x) & BIT_MASK_PORT0_RXBCN_TBTT_INTERVAL) \
- << BIT_SHIFT_PORT0_RXBCN_TBTT_INTERVAL)
- #define BITS_PORT0_RXBCN_TBTT_INTERVAL \
- (BIT_MASK_PORT0_RXBCN_TBTT_INTERVAL \
- << BIT_SHIFT_PORT0_RXBCN_TBTT_INTERVAL)
- #define BIT_CLEAR_PORT0_RXBCN_TBTT_INTERVAL(x) \
- ((x) & (~BITS_PORT0_RXBCN_TBTT_INTERVAL))
- #define BIT_GET_PORT0_RXBCN_TBTT_INTERVAL(x) \
- (((x) >> BIT_SHIFT_PORT0_RXBCN_TBTT_INTERVAL) & \
- BIT_MASK_PORT0_RXBCN_TBTT_INTERVAL)
- #define BIT_SET_PORT0_RXBCN_TBTT_INTERVAL(x, v) \
- (BIT_CLEAR_PORT0_RXBCN_TBTT_INTERVAL(x) | \
- BIT_PORT0_RXBCN_TBTT_INTERVAL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_BCN_TBTT_ITVL0 (Offset 0x1160) */
- #define BIT_SHIFT_RX_BCN_TBTT_ITVL_PORT0 0
- #define BIT_MASK_RX_BCN_TBTT_ITVL_PORT0 0xff
- #define BIT_RX_BCN_TBTT_ITVL_PORT0(x) \
- (((x) & BIT_MASK_RX_BCN_TBTT_ITVL_PORT0) \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_PORT0)
- #define BITS_RX_BCN_TBTT_ITVL_PORT0 \
- (BIT_MASK_RX_BCN_TBTT_ITVL_PORT0 << BIT_SHIFT_RX_BCN_TBTT_ITVL_PORT0)
- #define BIT_CLEAR_RX_BCN_TBTT_ITVL_PORT0(x) \
- ((x) & (~BITS_RX_BCN_TBTT_ITVL_PORT0))
- #define BIT_GET_RX_BCN_TBTT_ITVL_PORT0(x) \
- (((x) >> BIT_SHIFT_RX_BCN_TBTT_ITVL_PORT0) & \
- BIT_MASK_RX_BCN_TBTT_ITVL_PORT0)
- #define BIT_SET_RX_BCN_TBTT_ITVL_PORT0(x, v) \
- (BIT_CLEAR_RX_BCN_TBTT_ITVL_PORT0(x) | BIT_RX_BCN_TBTT_ITVL_PORT0(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_RXBCN_TBTT_INTERVAL_PORT4 (Offset 0x1164) */
- #define BIT_SHIFT_PORT4_RXBCN_TBTT_INTERVAL 0
- #define BIT_MASK_PORT4_RXBCN_TBTT_INTERVAL 0xff
- #define BIT_PORT4_RXBCN_TBTT_INTERVAL(x) \
- (((x) & BIT_MASK_PORT4_RXBCN_TBTT_INTERVAL) \
- << BIT_SHIFT_PORT4_RXBCN_TBTT_INTERVAL)
- #define BITS_PORT4_RXBCN_TBTT_INTERVAL \
- (BIT_MASK_PORT4_RXBCN_TBTT_INTERVAL \
- << BIT_SHIFT_PORT4_RXBCN_TBTT_INTERVAL)
- #define BIT_CLEAR_PORT4_RXBCN_TBTT_INTERVAL(x) \
- ((x) & (~BITS_PORT4_RXBCN_TBTT_INTERVAL))
- #define BIT_GET_PORT4_RXBCN_TBTT_INTERVAL(x) \
- (((x) >> BIT_SHIFT_PORT4_RXBCN_TBTT_INTERVAL) & \
- BIT_MASK_PORT4_RXBCN_TBTT_INTERVAL)
- #define BIT_SET_PORT4_RXBCN_TBTT_INTERVAL(x, v) \
- (BIT_CLEAR_PORT4_RXBCN_TBTT_INTERVAL(x) | \
- BIT_PORT4_RXBCN_TBTT_INTERVAL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RX_BCN_TBTT_ITVL1 (Offset 0x1164) */
- #define BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT3 0
- #define BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT3 0xff
- #define BIT_RX_BCN_TBTT_ITVL_CLIENT3(x) \
- (((x) & BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT3) \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT3)
- #define BITS_RX_BCN_TBTT_ITVL_CLIENT3 \
- (BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT3 \
- << BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT3)
- #define BIT_CLEAR_RX_BCN_TBTT_ITVL_CLIENT3(x) \
- ((x) & (~BITS_RX_BCN_TBTT_ITVL_CLIENT3))
- #define BIT_GET_RX_BCN_TBTT_ITVL_CLIENT3(x) \
- (((x) >> BIT_SHIFT_RX_BCN_TBTT_ITVL_CLIENT3) & \
- BIT_MASK_RX_BCN_TBTT_ITVL_CLIENT3)
- #define BIT_SET_RX_BCN_TBTT_ITVL_CLIENT3(x, v) \
- (BIT_CLEAR_RX_BCN_TBTT_ITVL_CLIENT3(x) | \
- BIT_RX_BCN_TBTT_ITVL_CLIENT3(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_FWIMR1 (Offset 0x1168) */
- #define BIT_FS_ATIM_MB15_INT_EN BIT(31)
- #define BIT_FS_ATIM_MB14_INT_EN BIT(30)
- #define BIT_FS_ATIM_MB13_INT_EN BIT(29)
- #define BIT_FS_ATIM_MB12_INT_EN BIT(28)
- #define BIT_FS_ATIM_MB11_INT_EN BIT(27)
- #define BIT_FS_ATIM_MB10_INT_EN BIT(26)
- #define BIT_FS_ATIM_MB9_INT_EN BIT(25)
- #define BIT_FS_ATIM_MB8_INT_EN BIT(24)
- #define BIT_FS_TXBCNERR_MB15_INT_EN BIT(23)
- #define BIT_FS_TXBCNERR_MB14_INT_EN BIT(22)
- #define BIT_FS_TXBCNERR_MB13_INT_EN BIT(21)
- #define BIT_FS_TXBCNERR_MB12_INT_EN BIT(20)
- #define BIT_FS_TXBCNERR_MB11_INT_EN BIT(19)
- #define BIT_FS_TXBCNERR_MB10_INT_EN BIT(18)
- #define BIT_FS_TXBCNERR_MB9_INT_EN BIT(17)
- #define BIT_FS_TXBCNERR_MB8_INT_EN BIT(16)
- #define BIT_FS_TXBCNOK_MB15_INT_EN BIT(15)
- #define BIT_FS_TXBCNOK_MB14_INT_EN BIT(14)
- #define BIT_FS_TXBCNOK_MB13_INT_EN BIT(13)
- #define BIT_FS_TXBCNOK_MB12_INT_EN BIT(12)
- #define BIT_FS_TXBCNOK_MB11_INT_EN BIT(11)
- #define BIT_FS_TXBCNOK_MB10_INT_EN BIT(10)
- #define BIT_FS_TXBCNOK_MB9_INT_EN BIT(9)
- #define BIT_FS_TXBCNOK_MB8_INT_EN BIT(8)
- #define BIT_FS_BCNERLY0_MB15INT_EN BIT(7)
- #define BIT_FS_BCNERLY0_MB14INT_EN BIT(6)
- #define BIT_FS_BCNERLY0_MB13INT_EN BIT(5)
- #define BIT_FS_BCNERLY0_MB12INT_EN BIT(4)
- #define BIT_FS_BCNERLY0_MB11INT_EN BIT(3)
- #define BIT_FS_BCNERLY0_MB10INT_EN BIT(2)
- #define BIT_FS_BCNERLY0_MB9INT_EN BIT(1)
- #define BIT_FS_BCNERLY0_MB8INT_EN BIT(0)
- /* 2 REG_FWISR1 (Offset 0x116C) */
- #define BIT_FS_ATIM_MB15_INT BIT(31)
- #define BIT_FS_ATIM_MB14_INT BIT(30)
- #define BIT_FS_ATIM_MB13_INT BIT(29)
- #define BIT_FS_ATIM_MB12_INT BIT(28)
- #define BIT_FS_ATIM_MB11_INT BIT(27)
- #define BIT_FS_ATIM_MB10_INT BIT(26)
- #define BIT_FS_ATIM_MB9_INT BIT(25)
- #define BIT_FS_ATIM_MB8_INT BIT(24)
- #define BIT_FS_TXBCNERR_MB15_INT BIT(23)
- #define BIT_FS_TXBCNERR_MB14_INT BIT(22)
- #define BIT_FS_TXBCNERR_MB13_INT BIT(21)
- #define BIT_FS_TXBCNERR_MB12_INT BIT(20)
- #define BIT_FS_TXBCNERR_MB11_INT BIT(19)
- #define BIT_FS_TXBCNERR_MB10_INT BIT(18)
- #define BIT_FS_TXBCNERR_MB9_INT BIT(17)
- #define BIT_FS_TXBCNERR_MB8_INT BIT(16)
- #define BIT_FS_TXBCNOK_MB15_INT BIT(15)
- #define BIT_FS_TXBCNOK_MB14_INT BIT(14)
- #define BIT_FS_TXBCNOK_MB13_INT BIT(13)
- #define BIT_FS_TXBCNOK_MB12_INT BIT(12)
- #define BIT_FS_TXBCNOK_MB11_INT BIT(11)
- #define BIT_FS_TXBCNOK_MB10_INT BIT(10)
- #define BIT_FS_TXBCNOK_MB9_INT BIT(9)
- #define BIT_FS_TXBCNOK_MB8_INT BIT(8)
- #define BIT_FS_BCNERLY0_MB15INT BIT(7)
- #define BIT_FS_BCNERLY0_MB14INT BIT(6)
- #define BIT_FS_BCNERLY0_MB13INT BIT(5)
- #define BIT_FS_BCNERLY0_MB12INT BIT(4)
- #define BIT_FS_BCNERLY0_MB11INT BIT(3)
- #define BIT_FS_BCNERLY0_MB10INT BIT(2)
- #define BIT_FS_BCNERLY0_MB9INT BIT(1)
- #define BIT_FS_BCNERLY0_MB8INT BIT(0)
- /* 2 REG_FWIMR2 (Offset 0x1170) */
- #define BIT_FS_BCNDMA0_MB15_INT_EN BIT(15)
- #define BIT_FS_BCNDMA0_MB14_INT_EN BIT(14)
- #define BIT_FS_BCNDMA0_MB13_INT_EN BIT(13)
- #define BIT_FS_BCNDMA0_MB12_INT_EN BIT(12)
- #define BIT_FS_BCNDMA0_MB11_INT_EN BIT(11)
- #define BIT_FS_BCNDMA0_MB10_INT_EN BIT(10)
- #define BIT_FS_BCNDMA0_MB9_INT_EN BIT(9)
- #define BIT_FS_BCNDMA0_MB8_INT_EN BIT(8)
- #define BIT_FS_TBTT0_MB15INT_EN BIT(7)
- #define BIT_FS_TBTT0_MB14INT_EN BIT(6)
- #define BIT_FS_TBTT0_MB13INT_EN BIT(5)
- #define BIT_FS_TBTT0_MB12INT_EN BIT(4)
- #define BIT_FS_TBTT0_MB11INT_EN BIT(3)
- #define BIT_FS_TBTT0_MB10INT_EN BIT(2)
- #define BIT_FS_TBTT0_MB9INT_EN BIT(1)
- #define BIT_FS_TBTT0_MB8INT_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_IO_WRAP_ERR_FLAG (Offset 0x1170) */
- #define BIT_IO_WRAP_ERR BIT(0)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_FWISR2 (Offset 0x1174) */
- #define BIT_FS_BCNDMA0_MB15_INT BIT(15)
- #define BIT_FS_BCNDMA0_MB14_INT BIT(14)
- #define BIT_FS_BCNDMA0_MB13_INT BIT(13)
- #define BIT_FS_BCNDMA0_MB12_INT BIT(12)
- #define BIT_FS_BCNDMA0_MB11_INT BIT(11)
- #define BIT_FS_BCNDMA0_MB10_INT BIT(10)
- #define BIT_FS_BCNDMA0_MB9_INT BIT(9)
- #define BIT_FS_BCNDMA0_MB8_INT BIT(8)
- #define BIT_FS_TBTT0_MB15INT BIT(7)
- #define BIT_FS_TBTT0_MB14INT BIT(6)
- #define BIT_FS_TBTT0_MB13INT BIT(5)
- #define BIT_FS_TBTT0_MB12INT BIT(4)
- #define BIT_FS_TBTT0_MB11INT BIT(3)
- #define BIT_FS_TBTT0_MB10INT BIT(2)
- #define BIT_FS_TBTT0_MB9INT BIT(1)
- #define BIT_FS_TBTT0_MB8INT BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWISR3 (Offset 0x117C) */
- #define BIT_FS_TXBCNOK_PORT4_INT BIT(11)
- #define BIT_FS_TXBCNOK_PORT3_INT BIT(10)
- #define BIT_FS_TXBCNOK_PORT2_INT BIT(9)
- #define BIT_FS_TXBCNOK_PORT1_INT BIT(8)
- #define BIT_FS_TXBCNERR_PORT4_INT BIT(7)
- #define BIT_FS_TXBCNERR_PORT3_INT BIT(6)
- #define BIT_FS_TXBCNERR_PORT2_INT BIT(5)
- #define BIT_FS_TXBCNERR_PORT1_INT BIT(4)
- #define BIT_FS_ATIM_PORT4_INT BIT(3)
- #define BIT_FS_ATIM_PORT3_INT BIT(2)
- #define BIT_FS_ATIM_PORT2_INT BIT(1)
- #define BIT_FS_ATIM_PORT1_INT BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_SPEED_SENSOR (Offset 0x1180) */
- #define BIT_DSS_1_RST_N BIT(31)
- #define BIT_DSS_1_SPEED_EN BIT(30)
- #define BIT_DSS_1_WIRE_SEL BIT(29)
- #define BIT_DSS_ENCLK BIT(28)
- #define BIT_SHIFT_DSS_1_RO_SEL 24
- #define BIT_MASK_DSS_1_RO_SEL 0x7
- #define BIT_DSS_1_RO_SEL(x) \
- (((x) & BIT_MASK_DSS_1_RO_SEL) << BIT_SHIFT_DSS_1_RO_SEL)
- #define BITS_DSS_1_RO_SEL (BIT_MASK_DSS_1_RO_SEL << BIT_SHIFT_DSS_1_RO_SEL)
- #define BIT_CLEAR_DSS_1_RO_SEL(x) ((x) & (~BITS_DSS_1_RO_SEL))
- #define BIT_GET_DSS_1_RO_SEL(x) \
- (((x) >> BIT_SHIFT_DSS_1_RO_SEL) & BIT_MASK_DSS_1_RO_SEL)
- #define BIT_SET_DSS_1_RO_SEL(x, v) \
- (BIT_CLEAR_DSS_1_RO_SEL(x) | BIT_DSS_1_RO_SEL(v))
- #define BIT_SHIFT_DSS_1_DATA_IN 0
- #define BIT_MASK_DSS_1_DATA_IN 0xfffff
- #define BIT_DSS_1_DATA_IN(x) \
- (((x) & BIT_MASK_DSS_1_DATA_IN) << BIT_SHIFT_DSS_1_DATA_IN)
- #define BITS_DSS_1_DATA_IN (BIT_MASK_DSS_1_DATA_IN << BIT_SHIFT_DSS_1_DATA_IN)
- #define BIT_CLEAR_DSS_1_DATA_IN(x) ((x) & (~BITS_DSS_1_DATA_IN))
- #define BIT_GET_DSS_1_DATA_IN(x) \
- (((x) >> BIT_SHIFT_DSS_1_DATA_IN) & BIT_MASK_DSS_1_DATA_IN)
- #define BIT_SET_DSS_1_DATA_IN(x, v) \
- (BIT_CLEAR_DSS_1_DATA_IN(x) | BIT_DSS_1_DATA_IN(v))
- /* 2 REG_SPEED_SENSOR1 (Offset 0x1184) */
- #define BIT_DSS_1_READY BIT(31)
- #define BIT_DSS_1_WSORT_GO BIT(30)
- #define BIT_SHIFT_DSS_1_COUNT_OUT 0
- #define BIT_MASK_DSS_1_COUNT_OUT 0xfffff
- #define BIT_DSS_1_COUNT_OUT(x) \
- (((x) & BIT_MASK_DSS_1_COUNT_OUT) << BIT_SHIFT_DSS_1_COUNT_OUT)
- #define BITS_DSS_1_COUNT_OUT \
- (BIT_MASK_DSS_1_COUNT_OUT << BIT_SHIFT_DSS_1_COUNT_OUT)
- #define BIT_CLEAR_DSS_1_COUNT_OUT(x) ((x) & (~BITS_DSS_1_COUNT_OUT))
- #define BIT_GET_DSS_1_COUNT_OUT(x) \
- (((x) >> BIT_SHIFT_DSS_1_COUNT_OUT) & BIT_MASK_DSS_1_COUNT_OUT)
- #define BIT_SET_DSS_1_COUNT_OUT(x, v) \
- (BIT_CLEAR_DSS_1_COUNT_OUT(x) | BIT_DSS_1_COUNT_OUT(v))
- /* 2 REG_SPEED_SENSOR2 (Offset 0x1188) */
- #define BIT_DSS_2_RST_N BIT(31)
- #define BIT_DSS_2_SPEED_EN BIT(30)
- #define BIT_DSS_2_WIRE_SEL BIT(29)
- #define BIT_SHIFT_DSS_2_RO_SEL 24
- #define BIT_MASK_DSS_2_RO_SEL 0x7
- #define BIT_DSS_2_RO_SEL(x) \
- (((x) & BIT_MASK_DSS_2_RO_SEL) << BIT_SHIFT_DSS_2_RO_SEL)
- #define BITS_DSS_2_RO_SEL (BIT_MASK_DSS_2_RO_SEL << BIT_SHIFT_DSS_2_RO_SEL)
- #define BIT_CLEAR_DSS_2_RO_SEL(x) ((x) & (~BITS_DSS_2_RO_SEL))
- #define BIT_GET_DSS_2_RO_SEL(x) \
- (((x) >> BIT_SHIFT_DSS_2_RO_SEL) & BIT_MASK_DSS_2_RO_SEL)
- #define BIT_SET_DSS_2_RO_SEL(x, v) \
- (BIT_CLEAR_DSS_2_RO_SEL(x) | BIT_DSS_2_RO_SEL(v))
- #define BIT_SHIFT_DSS_2_DATA_IN 0
- #define BIT_MASK_DSS_2_DATA_IN 0xfffff
- #define BIT_DSS_2_DATA_IN(x) \
- (((x) & BIT_MASK_DSS_2_DATA_IN) << BIT_SHIFT_DSS_2_DATA_IN)
- #define BITS_DSS_2_DATA_IN (BIT_MASK_DSS_2_DATA_IN << BIT_SHIFT_DSS_2_DATA_IN)
- #define BIT_CLEAR_DSS_2_DATA_IN(x) ((x) & (~BITS_DSS_2_DATA_IN))
- #define BIT_GET_DSS_2_DATA_IN(x) \
- (((x) >> BIT_SHIFT_DSS_2_DATA_IN) & BIT_MASK_DSS_2_DATA_IN)
- #define BIT_SET_DSS_2_DATA_IN(x, v) \
- (BIT_CLEAR_DSS_2_DATA_IN(x) | BIT_DSS_2_DATA_IN(v))
- /* 2 REG_SPEED_SENSOR3 (Offset 0x118C) */
- #define BIT_DSS_2_READY BIT(31)
- #define BIT_DSS_2_WSORT_GO BIT(30)
- #define BIT_SHIFT_DSS_2_COUNT_OUT 0
- #define BIT_MASK_DSS_2_COUNT_OUT 0xfffff
- #define BIT_DSS_2_COUNT_OUT(x) \
- (((x) & BIT_MASK_DSS_2_COUNT_OUT) << BIT_SHIFT_DSS_2_COUNT_OUT)
- #define BITS_DSS_2_COUNT_OUT \
- (BIT_MASK_DSS_2_COUNT_OUT << BIT_SHIFT_DSS_2_COUNT_OUT)
- #define BIT_CLEAR_DSS_2_COUNT_OUT(x) ((x) & (~BITS_DSS_2_COUNT_OUT))
- #define BIT_GET_DSS_2_COUNT_OUT(x) \
- (((x) >> BIT_SHIFT_DSS_2_COUNT_OUT) & BIT_MASK_DSS_2_COUNT_OUT)
- #define BIT_SET_DSS_2_COUNT_OUT(x, v) \
- (BIT_CLEAR_DSS_2_COUNT_OUT(x) | BIT_DSS_2_COUNT_OUT(v))
- /* 2 REG_SPEED_SENSOR4 (Offset 0x1190) */
- #define BIT_DSS_3_RST_N BIT(31)
- #define BIT_DSS_3_SPEED_EN BIT(30)
- #define BIT_DSS_3_WIRE_SEL BIT(29)
- #define BIT_SHIFT_DSS_3_RO_SEL 24
- #define BIT_MASK_DSS_3_RO_SEL 0x7
- #define BIT_DSS_3_RO_SEL(x) \
- (((x) & BIT_MASK_DSS_3_RO_SEL) << BIT_SHIFT_DSS_3_RO_SEL)
- #define BITS_DSS_3_RO_SEL (BIT_MASK_DSS_3_RO_SEL << BIT_SHIFT_DSS_3_RO_SEL)
- #define BIT_CLEAR_DSS_3_RO_SEL(x) ((x) & (~BITS_DSS_3_RO_SEL))
- #define BIT_GET_DSS_3_RO_SEL(x) \
- (((x) >> BIT_SHIFT_DSS_3_RO_SEL) & BIT_MASK_DSS_3_RO_SEL)
- #define BIT_SET_DSS_3_RO_SEL(x, v) \
- (BIT_CLEAR_DSS_3_RO_SEL(x) | BIT_DSS_3_RO_SEL(v))
- #define BIT_SHIFT_DSS_3_DATA_IN 0
- #define BIT_MASK_DSS_3_DATA_IN 0xfffff
- #define BIT_DSS_3_DATA_IN(x) \
- (((x) & BIT_MASK_DSS_3_DATA_IN) << BIT_SHIFT_DSS_3_DATA_IN)
- #define BITS_DSS_3_DATA_IN (BIT_MASK_DSS_3_DATA_IN << BIT_SHIFT_DSS_3_DATA_IN)
- #define BIT_CLEAR_DSS_3_DATA_IN(x) ((x) & (~BITS_DSS_3_DATA_IN))
- #define BIT_GET_DSS_3_DATA_IN(x) \
- (((x) >> BIT_SHIFT_DSS_3_DATA_IN) & BIT_MASK_DSS_3_DATA_IN)
- #define BIT_SET_DSS_3_DATA_IN(x, v) \
- (BIT_CLEAR_DSS_3_DATA_IN(x) | BIT_DSS_3_DATA_IN(v))
- /* 2 REG_SPEED_SENSOR5 (Offset 0x1194) */
- #define BIT_DSS_3_READY BIT(31)
- #define BIT_DSS_3_WSORT_GO BIT(30)
- #define BIT_SHIFT_DSS_3_COUNT_OUT 0
- #define BIT_MASK_DSS_3_COUNT_OUT 0xfffff
- #define BIT_DSS_3_COUNT_OUT(x) \
- (((x) & BIT_MASK_DSS_3_COUNT_OUT) << BIT_SHIFT_DSS_3_COUNT_OUT)
- #define BITS_DSS_3_COUNT_OUT \
- (BIT_MASK_DSS_3_COUNT_OUT << BIT_SHIFT_DSS_3_COUNT_OUT)
- #define BIT_CLEAR_DSS_3_COUNT_OUT(x) ((x) & (~BITS_DSS_3_COUNT_OUT))
- #define BIT_GET_DSS_3_COUNT_OUT(x) \
- (((x) >> BIT_SHIFT_DSS_3_COUNT_OUT) & BIT_MASK_DSS_3_COUNT_OUT)
- #define BIT_SET_DSS_3_COUNT_OUT(x, v) \
- (BIT_CLEAR_DSS_3_COUNT_OUT(x) | BIT_DSS_3_COUNT_OUT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RXPKTBUF_1_MAX_ADDR (Offset 0x1198) */
- #define BIT_SHIFT_RXPKTBUF_SIZE 30
- #define BIT_MASK_RXPKTBUF_SIZE 0x3
- #define BIT_RXPKTBUF_SIZE(x) \
- (((x) & BIT_MASK_RXPKTBUF_SIZE) << BIT_SHIFT_RXPKTBUF_SIZE)
- #define BITS_RXPKTBUF_SIZE (BIT_MASK_RXPKTBUF_SIZE << BIT_SHIFT_RXPKTBUF_SIZE)
- #define BIT_CLEAR_RXPKTBUF_SIZE(x) ((x) & (~BITS_RXPKTBUF_SIZE))
- #define BIT_GET_RXPKTBUF_SIZE(x) \
- (((x) >> BIT_SHIFT_RXPKTBUF_SIZE) & BIT_MASK_RXPKTBUF_SIZE)
- #define BIT_SET_RXPKTBUF_SIZE(x, v) \
- (BIT_CLEAR_RXPKTBUF_SIZE(x) | BIT_RXPKTBUF_SIZE(v))
- #define BIT_RXPKTBUF_DBG_SEL BIT(29)
- #define BIT_SHIFT_RXPKTBUF_1_MAX_ADDR 0
- #define BIT_MASK_RXPKTBUF_1_MAX_ADDR 0x3ffff
- #define BIT_RXPKTBUF_1_MAX_ADDR(x) \
- (((x) & BIT_MASK_RXPKTBUF_1_MAX_ADDR) << BIT_SHIFT_RXPKTBUF_1_MAX_ADDR)
- #define BITS_RXPKTBUF_1_MAX_ADDR \
- (BIT_MASK_RXPKTBUF_1_MAX_ADDR << BIT_SHIFT_RXPKTBUF_1_MAX_ADDR)
- #define BIT_CLEAR_RXPKTBUF_1_MAX_ADDR(x) ((x) & (~BITS_RXPKTBUF_1_MAX_ADDR))
- #define BIT_GET_RXPKTBUF_1_MAX_ADDR(x) \
- (((x) >> BIT_SHIFT_RXPKTBUF_1_MAX_ADDR) & BIT_MASK_RXPKTBUF_1_MAX_ADDR)
- #define BIT_SET_RXPKTBUF_1_MAX_ADDR(x, v) \
- (BIT_CLEAR_RXPKTBUF_1_MAX_ADDR(x) | BIT_RXPKTBUF_1_MAX_ADDR(v))
- /* 2 REG_RXFWBUF_1_MAX_ADDR (Offset 0x119C) */
- #define BIT_SHIFT_RXFWBUF_1_MAX_ADDR 0
- #define BIT_MASK_RXFWBUF_1_MAX_ADDR 0xffff
- #define BIT_RXFWBUF_1_MAX_ADDR(x) \
- (((x) & BIT_MASK_RXFWBUF_1_MAX_ADDR) << BIT_SHIFT_RXFWBUF_1_MAX_ADDR)
- #define BITS_RXFWBUF_1_MAX_ADDR \
- (BIT_MASK_RXFWBUF_1_MAX_ADDR << BIT_SHIFT_RXFWBUF_1_MAX_ADDR)
- #define BIT_CLEAR_RXFWBUF_1_MAX_ADDR(x) ((x) & (~BITS_RXFWBUF_1_MAX_ADDR))
- #define BIT_GET_RXFWBUF_1_MAX_ADDR(x) \
- (((x) >> BIT_SHIFT_RXFWBUF_1_MAX_ADDR) & BIT_MASK_RXFWBUF_1_MAX_ADDR)
- #define BIT_SET_RXFWBUF_1_MAX_ADDR(x, v) \
- (BIT_CLEAR_RXFWBUF_1_MAX_ADDR(x) | BIT_RXFWBUF_1_MAX_ADDR(v))
- /* 2 REG_RXPKTBUF_1_READ (Offset 0x11A4) */
- #define BIT_SHIFT_RXPKTBUF_1_READ 0
- #define BIT_MASK_RXPKTBUF_1_READ 0x3ffff
- #define BIT_RXPKTBUF_1_READ(x) \
- (((x) & BIT_MASK_RXPKTBUF_1_READ) << BIT_SHIFT_RXPKTBUF_1_READ)
- #define BITS_RXPKTBUF_1_READ \
- (BIT_MASK_RXPKTBUF_1_READ << BIT_SHIFT_RXPKTBUF_1_READ)
- #define BIT_CLEAR_RXPKTBUF_1_READ(x) ((x) & (~BITS_RXPKTBUF_1_READ))
- #define BIT_GET_RXPKTBUF_1_READ(x) \
- (((x) >> BIT_SHIFT_RXPKTBUF_1_READ) & BIT_MASK_RXPKTBUF_1_READ)
- #define BIT_SET_RXPKTBUF_1_READ(x, v) \
- (BIT_CLEAR_RXPKTBUF_1_READ(x) | BIT_RXPKTBUF_1_READ(v))
- /* 2 REG_RXPKTBUF_1_WRITE (Offset 0x11A8) */
- #define BIT_SHIFT_R_OQT_DBG_SEL 16
- #define BIT_MASK_R_OQT_DBG_SEL 0xff
- #define BIT_R_OQT_DBG_SEL(x) \
- (((x) & BIT_MASK_R_OQT_DBG_SEL) << BIT_SHIFT_R_OQT_DBG_SEL)
- #define BITS_R_OQT_DBG_SEL (BIT_MASK_R_OQT_DBG_SEL << BIT_SHIFT_R_OQT_DBG_SEL)
- #define BIT_CLEAR_R_OQT_DBG_SEL(x) ((x) & (~BITS_R_OQT_DBG_SEL))
- #define BIT_GET_R_OQT_DBG_SEL(x) \
- (((x) >> BIT_SHIFT_R_OQT_DBG_SEL) & BIT_MASK_R_OQT_DBG_SEL)
- #define BIT_SET_R_OQT_DBG_SEL(x, v) \
- (BIT_CLEAR_R_OQT_DBG_SEL(x) | BIT_R_OQT_DBG_SEL(v))
- #define BIT_SHIFT_R_TXPKTBF_DBG_SEL 8
- #define BIT_MASK_R_TXPKTBF_DBG_SEL 0x7
- #define BIT_R_TXPKTBF_DBG_SEL(x) \
- (((x) & BIT_MASK_R_TXPKTBF_DBG_SEL) << BIT_SHIFT_R_TXPKTBF_DBG_SEL)
- #define BITS_R_TXPKTBF_DBG_SEL \
- (BIT_MASK_R_TXPKTBF_DBG_SEL << BIT_SHIFT_R_TXPKTBF_DBG_SEL)
- #define BIT_CLEAR_R_TXPKTBF_DBG_SEL(x) ((x) & (~BITS_R_TXPKTBF_DBG_SEL))
- #define BIT_GET_R_TXPKTBF_DBG_SEL(x) \
- (((x) >> BIT_SHIFT_R_TXPKTBF_DBG_SEL) & BIT_MASK_R_TXPKTBF_DBG_SEL)
- #define BIT_SET_R_TXPKTBF_DBG_SEL(x, v) \
- (BIT_CLEAR_R_TXPKTBF_DBG_SEL(x) | BIT_R_TXPKTBF_DBG_SEL(v))
- #define BIT_SHIFT_R_RXPKT_DBG_SEL 6
- #define BIT_MASK_R_RXPKT_DBG_SEL 0x3
- #define BIT_R_RXPKT_DBG_SEL(x) \
- (((x) & BIT_MASK_R_RXPKT_DBG_SEL) << BIT_SHIFT_R_RXPKT_DBG_SEL)
- #define BITS_R_RXPKT_DBG_SEL \
- (BIT_MASK_R_RXPKT_DBG_SEL << BIT_SHIFT_R_RXPKT_DBG_SEL)
- #define BIT_CLEAR_R_RXPKT_DBG_SEL(x) ((x) & (~BITS_R_RXPKT_DBG_SEL))
- #define BIT_GET_R_RXPKT_DBG_SEL(x) \
- (((x) >> BIT_SHIFT_R_RXPKT_DBG_SEL) & BIT_MASK_R_RXPKT_DBG_SEL)
- #define BIT_SET_R_RXPKT_DBG_SEL(x, v) \
- (BIT_CLEAR_R_RXPKT_DBG_SEL(x) | BIT_R_RXPKT_DBG_SEL(v))
- #define BIT_SHIFT_RXPKTBUF_1_WRITE 0
- #define BIT_MASK_RXPKTBUF_1_WRITE 0x3ffff
- #define BIT_RXPKTBUF_1_WRITE(x) \
- (((x) & BIT_MASK_RXPKTBUF_1_WRITE) << BIT_SHIFT_RXPKTBUF_1_WRITE)
- #define BITS_RXPKTBUF_1_WRITE \
- (BIT_MASK_RXPKTBUF_1_WRITE << BIT_SHIFT_RXPKTBUF_1_WRITE)
- #define BIT_CLEAR_RXPKTBUF_1_WRITE(x) ((x) & (~BITS_RXPKTBUF_1_WRITE))
- #define BIT_GET_RXPKTBUF_1_WRITE(x) \
- (((x) >> BIT_SHIFT_RXPKTBUF_1_WRITE) & BIT_MASK_RXPKTBUF_1_WRITE)
- #define BIT_SET_RXPKTBUF_1_WRITE(x, v) \
- (BIT_CLEAR_RXPKTBUF_1_WRITE(x) | BIT_RXPKTBUF_1_WRITE(v))
- #define BIT_SHIFT_R_RXPKTBF_DBG_SEL 0
- #define BIT_MASK_R_RXPKTBF_DBG_SEL 0x3
- #define BIT_R_RXPKTBF_DBG_SEL(x) \
- (((x) & BIT_MASK_R_RXPKTBF_DBG_SEL) << BIT_SHIFT_R_RXPKTBF_DBG_SEL)
- #define BITS_R_RXPKTBF_DBG_SEL \
- (BIT_MASK_R_RXPKTBF_DBG_SEL << BIT_SHIFT_R_RXPKTBF_DBG_SEL)
- #define BIT_CLEAR_R_RXPKTBF_DBG_SEL(x) ((x) & (~BITS_R_RXPKTBF_DBG_SEL))
- #define BIT_GET_R_RXPKTBF_DBG_SEL(x) \
- (((x) >> BIT_SHIFT_R_RXPKTBF_DBG_SEL) & BIT_MASK_R_RXPKTBF_DBG_SEL)
- #define BIT_SET_R_RXPKTBF_DBG_SEL(x, v) \
- (BIT_CLEAR_R_RXPKTBF_DBG_SEL(x) | BIT_R_RXPKTBF_DBG_SEL(v))
- /* 2 REG_RFE_CTRL_PAD_E2 (Offset 0x11B0) */
- #define BIT_RFE_CTRL_ANTSW_E2 BIT(16)
- #define BIT_RFE_CTRL_PIN15_E2 BIT(15)
- #define BIT_RFE_CTRL_PIN14_E2 BIT(14)
- #define BIT_RFE_CTRL_PIN13_E2 BIT(13)
- #define BIT_RFE_CTRL_PIN12_E2 BIT(12)
- #define BIT_RFE_CTRL_PIN11_E2 BIT(11)
- #define BIT_RFE_CTRL_PIN10_E2 BIT(10)
- #define BIT_RFE_CTRL_PIN9_E2 BIT(9)
- #define BIT_RFE_CTRL_PIN8_E2 BIT(8)
- #define BIT_RFE_CTRL_PIN7_E2 BIT(7)
- #define BIT_RFE_CTRL_PIN6_E2 BIT(6)
- #define BIT_RFE_CTRL_PIN5_E2 BIT(5)
- #define BIT_RFE_CTRL_PIN4_E2 BIT(4)
- #define BIT_RFE_CTRL_PIN3_E2 BIT(3)
- #define BIT_RFE_CTRL_PIN2_E2 BIT(2)
- #define BIT_RFE_CTRL_PIN1_E2 BIT(1)
- #define BIT_RFE_CTRL_PIN0_E2 BIT(0)
- /* 2 REG_RFE_CTRL_PAD_SR (Offset 0x11B4) */
- #define BIT_RFE_CTRL_ANTSW_SR BIT(16)
- #define BIT_RFE_CTRL_PIN15_SR BIT(15)
- #define BIT_RFE_CTRL_PIN14_SR BIT(14)
- #define BIT_RFE_CTRL_PIN13_SR BIT(13)
- #define BIT_RFE_CTRL_PIN12_SR BIT(12)
- #define BIT_RFE_CTRL_PIN11_SR BIT(11)
- #define BIT_RFE_CTRL_PIN10_SR BIT(10)
- #define BIT_RFE_CTRL_PIN9_SR BIT(9)
- #define BIT_RFE_CTRL_PIN8_SR BIT(8)
- #define BIT_RFE_CTRL_PIN7_SR BIT(7)
- #define BIT_RFE_CTRL_PIN6_SR BIT(6)
- #define BIT_RFE_CTRL_PIN5_SR BIT(5)
- #define BIT_RFE_CTRL_PIN4_SR BIT(4)
- #define BIT_RFE_CTRL_PIN3_SR BIT(3)
- #define BIT_RFE_CTRL_PIN2_SR BIT(2)
- #define BIT_RFE_CTRL_PIN1_SR BIT(1)
- #define BIT_RFE_CTRL_PIN0_SR BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_EXT_QUEUE_REG (Offset 0x11C0) */
- #define BIT_SHIFT_PCIE_PRIORITY_SEL 0
- #define BIT_MASK_PCIE_PRIORITY_SEL 0x3
- #define BIT_PCIE_PRIORITY_SEL(x) \
- (((x) & BIT_MASK_PCIE_PRIORITY_SEL) << BIT_SHIFT_PCIE_PRIORITY_SEL)
- #define BITS_PCIE_PRIORITY_SEL \
- (BIT_MASK_PCIE_PRIORITY_SEL << BIT_SHIFT_PCIE_PRIORITY_SEL)
- #define BIT_CLEAR_PCIE_PRIORITY_SEL(x) ((x) & (~BITS_PCIE_PRIORITY_SEL))
- #define BIT_GET_PCIE_PRIORITY_SEL(x) \
- (((x) >> BIT_SHIFT_PCIE_PRIORITY_SEL) & BIT_MASK_PCIE_PRIORITY_SEL)
- #define BIT_SET_PCIE_PRIORITY_SEL(x, v) \
- (BIT_CLEAR_PCIE_PRIORITY_SEL(x) | BIT_PCIE_PRIORITY_SEL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_H2C_PRIORITY_SEL (Offset 0x11C0) */
- #define BIT_SHIFT_H2C_PRIORITY_SEL 0
- #define BIT_MASK_H2C_PRIORITY_SEL 0x3
- #define BIT_H2C_PRIORITY_SEL(x) \
- (((x) & BIT_MASK_H2C_PRIORITY_SEL) << BIT_SHIFT_H2C_PRIORITY_SEL)
- #define BITS_H2C_PRIORITY_SEL \
- (BIT_MASK_H2C_PRIORITY_SEL << BIT_SHIFT_H2C_PRIORITY_SEL)
- #define BIT_CLEAR_H2C_PRIORITY_SEL(x) ((x) & (~BITS_H2C_PRIORITY_SEL))
- #define BIT_GET_H2C_PRIORITY_SEL(x) \
- (((x) >> BIT_SHIFT_H2C_PRIORITY_SEL) & BIT_MASK_H2C_PRIORITY_SEL)
- #define BIT_SET_H2C_PRIORITY_SEL(x, v) \
- (BIT_CLEAR_H2C_PRIORITY_SEL(x) | BIT_H2C_PRIORITY_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_CONTROL (Offset 0x11C4) */
- #define BIT_EN_USB_CNT BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_CTRL (Offset 0x11C4) */
- #define BIT_USB_COUNT_EN BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_CONTROL (Offset 0x11C4) */
- #define BIT_EN_PCIE_CNT BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_CTRL (Offset 0x11C4) */
- #define BIT_PCIE_COUNT_EN BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_CONTROL (Offset 0x11C4) */
- #define BIT_RQPN_CNT BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_CTRL (Offset 0x11C4) */
- #define BIT_RQPN_COUNT_EN BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_CONTROL (Offset 0x11C4) */
- #define BIT_RDE_CNT BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_CTRL (Offset 0x11C4) */
- #define BIT_RDE_COUNT_EN BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_CONTROL (Offset 0x11C4) */
- #define BIT_TDE_CNT BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_CTRL (Offset 0x11C4) */
- #define BIT_TDE_COUNT_EN BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_CONTROL (Offset 0x11C4) */
- #define BIT_DIS_CNT BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_CTRL (Offset 0x11C4) */
- #define BIT_DISABLE_COUNTER BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_TH (Offset 0x11C8) */
- #define BIT_CNT_ALL_MACID BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_THRESHOLD (Offset 0x11C8) */
- #define BIT_SEL_ALL_MACID BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_TH (Offset 0x11C8) */
- #define BIT_SHIFT_CNT_MACID 24
- #define BIT_MASK_CNT_MACID 0x7f
- #define BIT_CNT_MACID(x) (((x) & BIT_MASK_CNT_MACID) << BIT_SHIFT_CNT_MACID)
- #define BITS_CNT_MACID (BIT_MASK_CNT_MACID << BIT_SHIFT_CNT_MACID)
- #define BIT_CLEAR_CNT_MACID(x) ((x) & (~BITS_CNT_MACID))
- #define BIT_GET_CNT_MACID(x) (((x) >> BIT_SHIFT_CNT_MACID) & BIT_MASK_CNT_MACID)
- #define BIT_SET_CNT_MACID(x, v) (BIT_CLEAR_CNT_MACID(x) | BIT_CNT_MACID(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_THRESHOLD (Offset 0x11C8) */
- #define BIT_SHIFT_COUNTER_MACID 24
- #define BIT_MASK_COUNTER_MACID 0x7f
- #define BIT_COUNTER_MACID(x) \
- (((x) & BIT_MASK_COUNTER_MACID) << BIT_SHIFT_COUNTER_MACID)
- #define BITS_COUNTER_MACID (BIT_MASK_COUNTER_MACID << BIT_SHIFT_COUNTER_MACID)
- #define BIT_CLEAR_COUNTER_MACID(x) ((x) & (~BITS_COUNTER_MACID))
- #define BIT_GET_COUNTER_MACID(x) \
- (((x) >> BIT_SHIFT_COUNTER_MACID) & BIT_MASK_COUNTER_MACID)
- #define BIT_SET_COUNTER_MACID(x, v) \
- (BIT_CLEAR_COUNTER_MACID(x) | BIT_COUNTER_MACID(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_SET (Offset 0x11CC) */
- #define BIT_RTS_RST BIT(24)
- #define BIT_PTCL_RST BIT(23)
- #define BIT_SCH_RST BIT(22)
- #define BIT_EDCA_RST BIT(21)
- #define BIT_RQPN_RST BIT(20)
- #define BIT_USB_RST BIT(19)
- #define BIT_PCIE_RST BIT(18)
- #define BIT_RXDMA_RST BIT(17)
- #define BIT_TXDMA_RST BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_SET (Offset 0x11CC) */
- #define BIT_SHIFT_REQUEST_RESET 16
- #define BIT_MASK_REQUEST_RESET 0xffff
- #define BIT_REQUEST_RESET(x) \
- (((x) & BIT_MASK_REQUEST_RESET) << BIT_SHIFT_REQUEST_RESET)
- #define BITS_REQUEST_RESET (BIT_MASK_REQUEST_RESET << BIT_SHIFT_REQUEST_RESET)
- #define BIT_CLEAR_REQUEST_RESET(x) ((x) & (~BITS_REQUEST_RESET))
- #define BIT_GET_REQUEST_RESET(x) \
- (((x) >> BIT_SHIFT_REQUEST_RESET) & BIT_MASK_REQUEST_RESET)
- #define BIT_SET_REQUEST_RESET(x, v) \
- (BIT_CLEAR_REQUEST_RESET(x) | BIT_REQUEST_RESET(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_SET (Offset 0x11CC) */
- #define BIT_EN_RTS_START BIT(8)
- #define BIT_EN_PTCL_START BIT(7)
- #define BIT_EN_SCH_START BIT(6)
- #define BIT_EN_EDCA_START BIT(5)
- #define BIT_EN_RQPN_START BIT(4)
- #define BIT_EN_USB_START BIT(3)
- #define BIT_EN_PCIE_START BIT(2)
- #define BIT_EN_RXDMA_START BIT(1)
- #define BIT_EN_TXDMA_START BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_SET (Offset 0x11CC) */
- #define BIT_SHIFT_REQUEST_START 0
- #define BIT_MASK_REQUEST_START 0xffff
- #define BIT_REQUEST_START(x) \
- (((x) & BIT_MASK_REQUEST_START) << BIT_SHIFT_REQUEST_START)
- #define BITS_REQUEST_START (BIT_MASK_REQUEST_START << BIT_SHIFT_REQUEST_START)
- #define BIT_CLEAR_REQUEST_START(x) ((x) & (~BITS_REQUEST_START))
- #define BIT_GET_REQUEST_START(x) \
- (((x) >> BIT_SHIFT_REQUEST_START) & BIT_MASK_REQUEST_START)
- #define BIT_SET_REQUEST_START(x, v) \
- (BIT_CLEAR_REQUEST_START(x) | BIT_REQUEST_START(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_COUNTER_OVERFLOW (Offset 0x11D0) */
- #define BIT_RTS_OVF BIT(8)
- #define BIT_PTCL_OVF BIT(7)
- #define BIT_SCH_OVF BIT(6)
- #define BIT_EDCA_OVF BIT(5)
- #define BIT_RQPN_OVF BIT(4)
- #define BIT_USB_OVF BIT(3)
- #define BIT_PCIE_OVF BIT(2)
- #define BIT_RXDMA_OVF BIT(1)
- #define BIT_TXDMA_OVF BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_COUNTER_OVERFLOW (Offset 0x11D0) */
- #define BIT_SHIFT_CNT_OVF_REG 0
- #define BIT_MASK_CNT_OVF_REG 0xffff
- #define BIT_CNT_OVF_REG(x) \
- (((x) & BIT_MASK_CNT_OVF_REG) << BIT_SHIFT_CNT_OVF_REG)
- #define BITS_CNT_OVF_REG (BIT_MASK_CNT_OVF_REG << BIT_SHIFT_CNT_OVF_REG)
- #define BIT_CLEAR_CNT_OVF_REG(x) ((x) & (~BITS_CNT_OVF_REG))
- #define BIT_GET_CNT_OVF_REG(x) \
- (((x) >> BIT_SHIFT_CNT_OVF_REG) & BIT_MASK_CNT_OVF_REG)
- #define BIT_SET_CNT_OVF_REG(x, v) \
- (BIT_CLEAR_CNT_OVF_REG(x) | BIT_CNT_OVF_REG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_TDE_LEN_TH (Offset 0x11D4) */
- #define BIT_SHIFT_TXDMA_LEN_TH0 16
- #define BIT_MASK_TXDMA_LEN_TH0 0xffff
- #define BIT_TXDMA_LEN_TH0(x) \
- (((x) & BIT_MASK_TXDMA_LEN_TH0) << BIT_SHIFT_TXDMA_LEN_TH0)
- #define BITS_TXDMA_LEN_TH0 (BIT_MASK_TXDMA_LEN_TH0 << BIT_SHIFT_TXDMA_LEN_TH0)
- #define BIT_CLEAR_TXDMA_LEN_TH0(x) ((x) & (~BITS_TXDMA_LEN_TH0))
- #define BIT_GET_TXDMA_LEN_TH0(x) \
- (((x) >> BIT_SHIFT_TXDMA_LEN_TH0) & BIT_MASK_TXDMA_LEN_TH0)
- #define BIT_SET_TXDMA_LEN_TH0(x, v) \
- (BIT_CLEAR_TXDMA_LEN_TH0(x) | BIT_TXDMA_LEN_TH0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_LEN_THRESHOLD (Offset 0x11D4) */
- #define BIT_SHIFT_TDE_LEN_TH1 16
- #define BIT_MASK_TDE_LEN_TH1 0xffff
- #define BIT_TDE_LEN_TH1(x) \
- (((x) & BIT_MASK_TDE_LEN_TH1) << BIT_SHIFT_TDE_LEN_TH1)
- #define BITS_TDE_LEN_TH1 (BIT_MASK_TDE_LEN_TH1 << BIT_SHIFT_TDE_LEN_TH1)
- #define BIT_CLEAR_TDE_LEN_TH1(x) ((x) & (~BITS_TDE_LEN_TH1))
- #define BIT_GET_TDE_LEN_TH1(x) \
- (((x) >> BIT_SHIFT_TDE_LEN_TH1) & BIT_MASK_TDE_LEN_TH1)
- #define BIT_SET_TDE_LEN_TH1(x, v) \
- (BIT_CLEAR_TDE_LEN_TH1(x) | BIT_TDE_LEN_TH1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_TDE_LEN_TH (Offset 0x11D4) */
- #define BIT_SHIFT_TXDMA_LEN_TH1 0
- #define BIT_MASK_TXDMA_LEN_TH1 0xffff
- #define BIT_TXDMA_LEN_TH1(x) \
- (((x) & BIT_MASK_TXDMA_LEN_TH1) << BIT_SHIFT_TXDMA_LEN_TH1)
- #define BITS_TXDMA_LEN_TH1 (BIT_MASK_TXDMA_LEN_TH1 << BIT_SHIFT_TXDMA_LEN_TH1)
- #define BIT_CLEAR_TXDMA_LEN_TH1(x) ((x) & (~BITS_TXDMA_LEN_TH1))
- #define BIT_GET_TXDMA_LEN_TH1(x) \
- (((x) >> BIT_SHIFT_TXDMA_LEN_TH1) & BIT_MASK_TXDMA_LEN_TH1)
- #define BIT_SET_TXDMA_LEN_TH1(x, v) \
- (BIT_CLEAR_TXDMA_LEN_TH1(x) | BIT_TXDMA_LEN_TH1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TXDMA_LEN_THRESHOLD (Offset 0x11D4) */
- #define BIT_SHIFT_TDE_LEN_TH0 0
- #define BIT_MASK_TDE_LEN_TH0 0xffff
- #define BIT_TDE_LEN_TH0(x) \
- (((x) & BIT_MASK_TDE_LEN_TH0) << BIT_SHIFT_TDE_LEN_TH0)
- #define BITS_TDE_LEN_TH0 (BIT_MASK_TDE_LEN_TH0 << BIT_SHIFT_TDE_LEN_TH0)
- #define BIT_CLEAR_TDE_LEN_TH0(x) ((x) & (~BITS_TDE_LEN_TH0))
- #define BIT_GET_TDE_LEN_TH0(x) \
- (((x) >> BIT_SHIFT_TDE_LEN_TH0) & BIT_MASK_TDE_LEN_TH0)
- #define BIT_SET_TDE_LEN_TH0(x, v) \
- (BIT_CLEAR_TDE_LEN_TH0(x) | BIT_TDE_LEN_TH0(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RDE_LEN_TH (Offset 0x11D8) */
- #define BIT_SHIFT_RXDMA_LEN_TH0 16
- #define BIT_MASK_RXDMA_LEN_TH0 0xffff
- #define BIT_RXDMA_LEN_TH0(x) \
- (((x) & BIT_MASK_RXDMA_LEN_TH0) << BIT_SHIFT_RXDMA_LEN_TH0)
- #define BITS_RXDMA_LEN_TH0 (BIT_MASK_RXDMA_LEN_TH0 << BIT_SHIFT_RXDMA_LEN_TH0)
- #define BIT_CLEAR_RXDMA_LEN_TH0(x) ((x) & (~BITS_RXDMA_LEN_TH0))
- #define BIT_GET_RXDMA_LEN_TH0(x) \
- (((x) >> BIT_SHIFT_RXDMA_LEN_TH0) & BIT_MASK_RXDMA_LEN_TH0)
- #define BIT_SET_RXDMA_LEN_TH0(x, v) \
- (BIT_CLEAR_RXDMA_LEN_TH0(x) | BIT_RXDMA_LEN_TH0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_LEN_THRESHOLD (Offset 0x11D8) */
- #define BIT_SHIFT_RDE_LEN_TH1 16
- #define BIT_MASK_RDE_LEN_TH1 0xffff
- #define BIT_RDE_LEN_TH1(x) \
- (((x) & BIT_MASK_RDE_LEN_TH1) << BIT_SHIFT_RDE_LEN_TH1)
- #define BITS_RDE_LEN_TH1 (BIT_MASK_RDE_LEN_TH1 << BIT_SHIFT_RDE_LEN_TH1)
- #define BIT_CLEAR_RDE_LEN_TH1(x) ((x) & (~BITS_RDE_LEN_TH1))
- #define BIT_GET_RDE_LEN_TH1(x) \
- (((x) >> BIT_SHIFT_RDE_LEN_TH1) & BIT_MASK_RDE_LEN_TH1)
- #define BIT_SET_RDE_LEN_TH1(x, v) \
- (BIT_CLEAR_RDE_LEN_TH1(x) | BIT_RDE_LEN_TH1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_RDE_LEN_TH (Offset 0x11D8) */
- #define BIT_SHIFT_RXDMA_LEN_TH1 0
- #define BIT_MASK_RXDMA_LEN_TH1 0xffff
- #define BIT_RXDMA_LEN_TH1(x) \
- (((x) & BIT_MASK_RXDMA_LEN_TH1) << BIT_SHIFT_RXDMA_LEN_TH1)
- #define BITS_RXDMA_LEN_TH1 (BIT_MASK_RXDMA_LEN_TH1 << BIT_SHIFT_RXDMA_LEN_TH1)
- #define BIT_CLEAR_RXDMA_LEN_TH1(x) ((x) & (~BITS_RXDMA_LEN_TH1))
- #define BIT_GET_RXDMA_LEN_TH1(x) \
- (((x) >> BIT_SHIFT_RXDMA_LEN_TH1) & BIT_MASK_RXDMA_LEN_TH1)
- #define BIT_SET_RXDMA_LEN_TH1(x, v) \
- (BIT_CLEAR_RXDMA_LEN_TH1(x) | BIT_RXDMA_LEN_TH1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_RXDMA_LEN_THRESHOLD (Offset 0x11D8) */
- #define BIT_SHIFT_RDE_LEN_TH0 0
- #define BIT_MASK_RDE_LEN_TH0 0xffff
- #define BIT_RDE_LEN_TH0(x) \
- (((x) & BIT_MASK_RDE_LEN_TH0) << BIT_SHIFT_RDE_LEN_TH0)
- #define BITS_RDE_LEN_TH0 (BIT_MASK_RDE_LEN_TH0 << BIT_SHIFT_RDE_LEN_TH0)
- #define BIT_CLEAR_RDE_LEN_TH0(x) ((x) & (~BITS_RDE_LEN_TH0))
- #define BIT_GET_RDE_LEN_TH0(x) \
- (((x) >> BIT_SHIFT_RDE_LEN_TH0) & BIT_MASK_RDE_LEN_TH0)
- #define BIT_SET_RDE_LEN_TH0(x, v) \
- (BIT_CLEAR_RDE_LEN_TH0(x) | BIT_RDE_LEN_TH0(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PCIE_EXEC_TIME (Offset 0x11DC) */
- #define BIT_SHIFT_COUNTER_INTERVAL_SEL 16
- #define BIT_MASK_COUNTER_INTERVAL_SEL 0x3
- #define BIT_COUNTER_INTERVAL_SEL(x) \
- (((x) & BIT_MASK_COUNTER_INTERVAL_SEL) \
- << BIT_SHIFT_COUNTER_INTERVAL_SEL)
- #define BITS_COUNTER_INTERVAL_SEL \
- (BIT_MASK_COUNTER_INTERVAL_SEL << BIT_SHIFT_COUNTER_INTERVAL_SEL)
- #define BIT_CLEAR_COUNTER_INTERVAL_SEL(x) ((x) & (~BITS_COUNTER_INTERVAL_SEL))
- #define BIT_GET_COUNTER_INTERVAL_SEL(x) \
- (((x) >> BIT_SHIFT_COUNTER_INTERVAL_SEL) & \
- BIT_MASK_COUNTER_INTERVAL_SEL)
- #define BIT_SET_COUNTER_INTERVAL_SEL(x, v) \
- (BIT_CLEAR_COUNTER_INTERVAL_SEL(x) | BIT_COUNTER_INTERVAL_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_EXEC_TIME_THRESHOLD (Offset 0x11DC) */
- #define BIT_SHIFT_COUNT_INT_SEL 16
- #define BIT_MASK_COUNT_INT_SEL 0x3
- #define BIT_COUNT_INT_SEL(x) \
- (((x) & BIT_MASK_COUNT_INT_SEL) << BIT_SHIFT_COUNT_INT_SEL)
- #define BITS_COUNT_INT_SEL (BIT_MASK_COUNT_INT_SEL << BIT_SHIFT_COUNT_INT_SEL)
- #define BIT_CLEAR_COUNT_INT_SEL(x) ((x) & (~BITS_COUNT_INT_SEL))
- #define BIT_GET_COUNT_INT_SEL(x) \
- (((x) >> BIT_SHIFT_COUNT_INT_SEL) & BIT_MASK_COUNT_INT_SEL)
- #define BIT_SET_COUNT_INT_SEL(x, v) \
- (BIT_CLEAR_COUNT_INT_SEL(x) | BIT_COUNT_INT_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814AMP_SUPPORT)
- /* 2 REG_PCIE_EXEC_TIME (Offset 0x11DC) */
- #define BIT_SHIFT_PCIE_TRANS_DATA_TH1 0
- #define BIT_MASK_PCIE_TRANS_DATA_TH1 0xffff
- #define BIT_PCIE_TRANS_DATA_TH1(x) \
- (((x) & BIT_MASK_PCIE_TRANS_DATA_TH1) << BIT_SHIFT_PCIE_TRANS_DATA_TH1)
- #define BITS_PCIE_TRANS_DATA_TH1 \
- (BIT_MASK_PCIE_TRANS_DATA_TH1 << BIT_SHIFT_PCIE_TRANS_DATA_TH1)
- #define BIT_CLEAR_PCIE_TRANS_DATA_TH1(x) ((x) & (~BITS_PCIE_TRANS_DATA_TH1))
- #define BIT_GET_PCIE_TRANS_DATA_TH1(x) \
- (((x) >> BIT_SHIFT_PCIE_TRANS_DATA_TH1) & BIT_MASK_PCIE_TRANS_DATA_TH1)
- #define BIT_SET_PCIE_TRANS_DATA_TH1(x, v) \
- (BIT_CLEAR_PCIE_TRANS_DATA_TH1(x) | BIT_PCIE_TRANS_DATA_TH1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_EXEC_TIME_THRESHOLD (Offset 0x11DC) */
- #define BIT_SHIFT_EXEC_TIME_TH 0
- #define BIT_MASK_EXEC_TIME_TH 0xffff
- #define BIT_EXEC_TIME_TH(x) \
- (((x) & BIT_MASK_EXEC_TIME_TH) << BIT_SHIFT_EXEC_TIME_TH)
- #define BITS_EXEC_TIME_TH (BIT_MASK_EXEC_TIME_TH << BIT_SHIFT_EXEC_TIME_TH)
- #define BIT_CLEAR_EXEC_TIME_TH(x) ((x) & (~BITS_EXEC_TIME_TH))
- #define BIT_GET_EXEC_TIME_TH(x) \
- (((x) >> BIT_SHIFT_EXEC_TIME_TH) & BIT_MASK_EXEC_TIME_TH)
- #define BIT_SET_EXEC_TIME_TH(x, v) \
- (BIT_CLEAR_EXEC_TIME_TH(x) | BIT_EXEC_TIME_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT4_RX_UCMD1_UAPSD0_OK_INT_EN BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI3_RX_UAPSDMD1_EN BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT4_RX_UCMD0_UAPSD0_OK_INT_EN BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI3_RX_UAPSDMD0_EN BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT4_TRIPKT_OK_INT_EN BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI3_TRIGGER_PKT_EN BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT4_RX_EOSP_OK_INT_EN BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI3_EOSP_INT_EN BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT3_RX_UCMD1_UAPSD0_OK_INT_EN BIT(27)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI2_RX_UAPSDMD1_EN BIT(27)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT3_RX_UCMD0_UAPSD0_OK_INT_EN BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI2_RX_UAPSDMD0_EN BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT3_TRIPKT_OK_INT_EN BIT(25)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI2_TRIGGER_PKT_EN BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT3_RX_EOSP_OK_INT_EN BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI2_EOSP_INT_EN BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT2_RX_UCMD1_UAPSD0_OK_INT_EN BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI1_RX_UAPSDMD1_EN BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT2_RX_UCMD0_UAPSD0_OK_INT_EN BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI1_RX_UAPSDMD0_EN BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT2_TRIPKT_OK_INT_EN BIT(21)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI1_TRIGGER_PKT_EN BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT2_RX_EOSP_OK_INT_EN BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI1_EOSP_INT_EN BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT1_RX_UCMD1_UAPSD0_OK_INT_EN BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI0_RX_UAPSDMD1_EN BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT1_RX_UCMD0_UAPSD0_OK_INT_EN BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI0_RX_UAPSDMD0_EN BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT1_TRIPKT_OK_INT_EN BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI0_TRIGGER_PKT_EN BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT1_RX_EOSP_OK_INT_EN BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI0_EOSP_INT_EN BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_NOA2_TSFT_BIT32_TOGGLE_INT_EN BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_TSF_BIT32_TOGGLE_P2P2_EN BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_NOA1_TSFT_BIT32_TOGGLE_INT_EN BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_TSF_BIT32_TOGGLE_P2P1_EN BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT4_TX_NULL1_DONE_INT_EN BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI3_TX_NULL1_INT_EN BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT4_TX_NULL0_DONE_INT_EN BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI3_TX_NULL0_INT_EN BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT3_TX_NULL1_DONE_INT_EN BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI2_TX_NULL1_INT_EN BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT3_TX_NULL0_DONE_INT_EN BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI2_TX_NULL0_INT_EN BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT2_TX_NULL1_DONE_INT_EN BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI1_TX_NULL1_INT_EN BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT2_TX_NULL0_DONE_INT_EN BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI1_TX_NULL0_INT_EN BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT1_TX_NULL1_DONE_INT_EN BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI0_TX_NULL1_INT_EN BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_PORT1_TX_NULL0_DONE_INT_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2IMR (Offset 0x11E0) */
- #define BIT_FS_CLI0_TX_NULL0_INT_EN BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT4_RX_UCMD1_UAPSD0_OK_INT BIT(31)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI3_RX_UAPSDMD1_INT BIT(31)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT4_RX_UCMD0_UAPSD0_OK_INT BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI3_RX_UAPSDMD0_INT BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT4_TRIPKT_OK_INT BIT(29)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI3_TRIGGER_PKT_INT BIT(29)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT4_RX_EOSP_OK_INT BIT(28)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI3_EOSP_INT BIT(28)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT3_RX_UCMD1_UAPSD0_OK_INT BIT(27)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI2_RX_UAPSDMD1_INT BIT(27)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT3_RX_UCMD0_UAPSD0_OK_INT BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI2_RX_UAPSDMD0_INT BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT3_TRIPKT_OK_INT BIT(25)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI2_TRIGGER_PKT_INT BIT(25)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT3_RX_EOSP_OK_INT BIT(24)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI2_EOSP_INT BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT2_RX_UCMD1_UAPSD0_OK_INT BIT(23)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI1_RX_UAPSDMD1_INT BIT(23)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT2_RX_UCMD0_UAPSD0_OK_INT BIT(22)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI1_RX_UAPSDMD0_INT BIT(22)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT2_TRIPKT_OK_INT BIT(21)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI1_TRIGGER_PKT_INT BIT(21)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT2_RX_EOSP_OK_INT BIT(20)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI1_EOSP_INT BIT(20)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT1_RX_UCMD1_UAPSD0_OK_INT BIT(19)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI0_RX_UAPSDMD1_INT BIT(19)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT1_RX_UCMD0_UAPSD0_OK_INT BIT(18)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI0_RX_UAPSDMD0_INT BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT1_TRIPKT_OK_INT BIT(17)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI0_TRIGGER_PKT_INT BIT(17)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT1_RX_EOSP_OK_INT BIT(16)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI0_EOSP_INT BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_NOA2_TSFT_BIT32_TOGGLE_INT BIT(9)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_TSF_BIT32_TOGGLE_P2P2_INT BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_NOA1_TSFT_BIT32_TOGGLE_INT BIT(8)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_TSF_BIT32_TOGGLE_P2P1_INT BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT4_TX_NULL1_DONE_INT BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI3_TX_NULL1_INT BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT4_TX_NULL0_DONE_INT BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI3_TX_NULL0_INT BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT3_TX_NULL1_DONE_INT BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI2_TX_NULL1_INT BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT3_TX_NULL0_DONE_INT BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI2_TX_NULL0_INT BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT2_TX_NULL1_DONE_INT BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI1_TX_NULL1_INT BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT2_TX_NULL0_DONE_INT BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI1_TX_NULL0_INT BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT1_TX_NULL1_DONE_INT BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI0_TX_NULL1_INT BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_PORT1_TX_NULL0_DONE_INT BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FT2ISR (Offset 0x11E4) */
- #define BIT_FS_CLI0_TX_NULL0_INT BIT(0)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MSG2 (Offset 0x11F0) */
- #define BIT_SHIFT_FW_MSG2 0
- #define BIT_MASK_FW_MSG2 0xffffffffL
- #define BIT_FW_MSG2(x) (((x) & BIT_MASK_FW_MSG2) << BIT_SHIFT_FW_MSG2)
- #define BITS_FW_MSG2 (BIT_MASK_FW_MSG2 << BIT_SHIFT_FW_MSG2)
- #define BIT_CLEAR_FW_MSG2(x) ((x) & (~BITS_FW_MSG2))
- #define BIT_GET_FW_MSG2(x) (((x) >> BIT_SHIFT_FW_MSG2) & BIT_MASK_FW_MSG2)
- #define BIT_SET_FW_MSG2(x, v) (BIT_CLEAR_FW_MSG2(x) | BIT_FW_MSG2(v))
- /* 2 REG_MSG3 (Offset 0x11F4) */
- #define BIT_SHIFT_FW_MSG3 0
- #define BIT_MASK_FW_MSG3 0xffffffffL
- #define BIT_FW_MSG3(x) (((x) & BIT_MASK_FW_MSG3) << BIT_SHIFT_FW_MSG3)
- #define BITS_FW_MSG3 (BIT_MASK_FW_MSG3 << BIT_SHIFT_FW_MSG3)
- #define BIT_CLEAR_FW_MSG3(x) ((x) & (~BITS_FW_MSG3))
- #define BIT_GET_FW_MSG3(x) (((x) >> BIT_SHIFT_FW_MSG3) & BIT_MASK_FW_MSG3)
- #define BIT_SET_FW_MSG3(x, v) (BIT_CLEAR_FW_MSG3(x) | BIT_FW_MSG3(v))
- /* 2 REG_MSG4 (Offset 0x11F8) */
- #define BIT_SHIFT_FW_MSG4 0
- #define BIT_MASK_FW_MSG4 0xffffffffL
- #define BIT_FW_MSG4(x) (((x) & BIT_MASK_FW_MSG4) << BIT_SHIFT_FW_MSG4)
- #define BITS_FW_MSG4 (BIT_MASK_FW_MSG4 << BIT_SHIFT_FW_MSG4)
- #define BIT_CLEAR_FW_MSG4(x) ((x) & (~BITS_FW_MSG4))
- #define BIT_GET_FW_MSG4(x) (((x) >> BIT_SHIFT_FW_MSG4) & BIT_MASK_FW_MSG4)
- #define BIT_SET_FW_MSG4(x, v) (BIT_CLEAR_FW_MSG4(x) | BIT_FW_MSG4(v))
- /* 2 REG_MSG5 (Offset 0x11FC) */
- #define BIT_SHIFT_FW_MSG5 0
- #define BIT_MASK_FW_MSG5 0xffffffffL
- #define BIT_FW_MSG5(x) (((x) & BIT_MASK_FW_MSG5) << BIT_SHIFT_FW_MSG5)
- #define BITS_FW_MSG5 (BIT_MASK_FW_MSG5 << BIT_SHIFT_FW_MSG5)
- #define BIT_CLEAR_FW_MSG5(x) ((x) & (~BITS_FW_MSG5))
- #define BIT_GET_FW_MSG5(x) (((x) >> BIT_SHIFT_FW_MSG5) & BIT_MASK_FW_MSG5)
- #define BIT_SET_FW_MSG5(x, v) (BIT_CLEAR_FW_MSG5(x) | BIT_FW_MSG5(v))
- /* 2 REG_DDMA_CH0SA (Offset 0x1200) */
- #define BIT_SHIFT_DDMACH0_SA 0
- #define BIT_MASK_DDMACH0_SA 0xffffffffL
- #define BIT_DDMACH0_SA(x) (((x) & BIT_MASK_DDMACH0_SA) << BIT_SHIFT_DDMACH0_SA)
- #define BITS_DDMACH0_SA (BIT_MASK_DDMACH0_SA << BIT_SHIFT_DDMACH0_SA)
- #define BIT_CLEAR_DDMACH0_SA(x) ((x) & (~BITS_DDMACH0_SA))
- #define BIT_GET_DDMACH0_SA(x) \
- (((x) >> BIT_SHIFT_DDMACH0_SA) & BIT_MASK_DDMACH0_SA)
- #define BIT_SET_DDMACH0_SA(x, v) (BIT_CLEAR_DDMACH0_SA(x) | BIT_DDMACH0_SA(v))
- /* 2 REG_DDMA_CH0DA (Offset 0x1204) */
- #define BIT_SHIFT_DDMACH0_DA 0
- #define BIT_MASK_DDMACH0_DA 0xffffffffL
- #define BIT_DDMACH0_DA(x) (((x) & BIT_MASK_DDMACH0_DA) << BIT_SHIFT_DDMACH0_DA)
- #define BITS_DDMACH0_DA (BIT_MASK_DDMACH0_DA << BIT_SHIFT_DDMACH0_DA)
- #define BIT_CLEAR_DDMACH0_DA(x) ((x) & (~BITS_DDMACH0_DA))
- #define BIT_GET_DDMACH0_DA(x) \
- (((x) >> BIT_SHIFT_DDMACH0_DA) & BIT_MASK_DDMACH0_DA)
- #define BIT_SET_DDMACH0_DA(x, v) (BIT_CLEAR_DDMACH0_DA(x) | BIT_DDMACH0_DA(v))
- /* 2 REG_DDMA_CH0CTRL (Offset 0x1208) */
- #define BIT_DDMACH0_OWN BIT(31)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DDMA_CH0CTRL (Offset 0x1208) */
- #define BIT_DDMACH0_ERR_MON BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH0CTRL (Offset 0x1208) */
- #define BIT_DDMACH0_IDMEM_ERR BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH0CTRL (Offset 0x1208) */
- #define BIT_DDMACH0_CHKSUM_EN BIT(29)
- #define BIT_DDMACH0_DA_W_DISABLE BIT(28)
- #define BIT_DDMACH0_CHKSUM_STS BIT(27)
- #define BIT_DDMACH0_DDMA_MODE BIT(26)
- #define BIT_DDMACH0_RESET_CHKSUM_STS BIT(25)
- #define BIT_DDMACH0_CHKSUM_CONT BIT(24)
- #define BIT_SHIFT_DDMACH0_DLEN 0
- #define BIT_MASK_DDMACH0_DLEN 0x3ffff
- #define BIT_DDMACH0_DLEN(x) \
- (((x) & BIT_MASK_DDMACH0_DLEN) << BIT_SHIFT_DDMACH0_DLEN)
- #define BITS_DDMACH0_DLEN (BIT_MASK_DDMACH0_DLEN << BIT_SHIFT_DDMACH0_DLEN)
- #define BIT_CLEAR_DDMACH0_DLEN(x) ((x) & (~BITS_DDMACH0_DLEN))
- #define BIT_GET_DDMACH0_DLEN(x) \
- (((x) >> BIT_SHIFT_DDMACH0_DLEN) & BIT_MASK_DDMACH0_DLEN)
- #define BIT_SET_DDMACH0_DLEN(x, v) \
- (BIT_CLEAR_DDMACH0_DLEN(x) | BIT_DDMACH0_DLEN(v))
- /* 2 REG_DDMA_CH1SA (Offset 0x1210) */
- #define BIT_SHIFT_DDMACH1_SA 0
- #define BIT_MASK_DDMACH1_SA 0xffffffffL
- #define BIT_DDMACH1_SA(x) (((x) & BIT_MASK_DDMACH1_SA) << BIT_SHIFT_DDMACH1_SA)
- #define BITS_DDMACH1_SA (BIT_MASK_DDMACH1_SA << BIT_SHIFT_DDMACH1_SA)
- #define BIT_CLEAR_DDMACH1_SA(x) ((x) & (~BITS_DDMACH1_SA))
- #define BIT_GET_DDMACH1_SA(x) \
- (((x) >> BIT_SHIFT_DDMACH1_SA) & BIT_MASK_DDMACH1_SA)
- #define BIT_SET_DDMACH1_SA(x, v) (BIT_CLEAR_DDMACH1_SA(x) | BIT_DDMACH1_SA(v))
- /* 2 REG_DDMA_CH1DA (Offset 0x1214) */
- #define BIT_SHIFT_DDMACH1_DA 0
- #define BIT_MASK_DDMACH1_DA 0xffffffffL
- #define BIT_DDMACH1_DA(x) (((x) & BIT_MASK_DDMACH1_DA) << BIT_SHIFT_DDMACH1_DA)
- #define BITS_DDMACH1_DA (BIT_MASK_DDMACH1_DA << BIT_SHIFT_DDMACH1_DA)
- #define BIT_CLEAR_DDMACH1_DA(x) ((x) & (~BITS_DDMACH1_DA))
- #define BIT_GET_DDMACH1_DA(x) \
- (((x) >> BIT_SHIFT_DDMACH1_DA) & BIT_MASK_DDMACH1_DA)
- #define BIT_SET_DDMACH1_DA(x, v) (BIT_CLEAR_DDMACH1_DA(x) | BIT_DDMACH1_DA(v))
- /* 2 REG_DDMA_CH1CTRL (Offset 0x1218) */
- #define BIT_DDMACH1_OWN BIT(31)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DDMA_CH1CTRL (Offset 0x1218) */
- #define BIT_DDMACH1_ERR_MON BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH1CTRL (Offset 0x1218) */
- #define BIT_DDMACH1_IDMEM_ERR BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH1CTRL (Offset 0x1218) */
- #define BIT_DDMACH1_CHKSUM_EN BIT(29)
- #define BIT_DDMACH1_DA_W_DISABLE BIT(28)
- #define BIT_DDMACH1_CHKSUM_STS BIT(27)
- #define BIT_DDMACH1_DDMA_MODE BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_DDMA_CH1CTRL (Offset 0x1218) */
- #define BIT_DDMACH1_RESET_CHKSUM_STS BIT(25)
- #define BIT_DDMACH1_CHKSUM_CONT BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH1CTRL (Offset 0x1218) */
- #define BIT_SHIFT_DDMACH1_DLEN 0
- #define BIT_MASK_DDMACH1_DLEN 0x3ffff
- #define BIT_DDMACH1_DLEN(x) \
- (((x) & BIT_MASK_DDMACH1_DLEN) << BIT_SHIFT_DDMACH1_DLEN)
- #define BITS_DDMACH1_DLEN (BIT_MASK_DDMACH1_DLEN << BIT_SHIFT_DDMACH1_DLEN)
- #define BIT_CLEAR_DDMACH1_DLEN(x) ((x) & (~BITS_DDMACH1_DLEN))
- #define BIT_GET_DDMACH1_DLEN(x) \
- (((x) >> BIT_SHIFT_DDMACH1_DLEN) & BIT_MASK_DDMACH1_DLEN)
- #define BIT_SET_DDMACH1_DLEN(x, v) \
- (BIT_CLEAR_DDMACH1_DLEN(x) | BIT_DDMACH1_DLEN(v))
- /* 2 REG_DDMA_CH2SA (Offset 0x1220) */
- #define BIT_SHIFT_DDMACH2_SA 0
- #define BIT_MASK_DDMACH2_SA 0xffffffffL
- #define BIT_DDMACH2_SA(x) (((x) & BIT_MASK_DDMACH2_SA) << BIT_SHIFT_DDMACH2_SA)
- #define BITS_DDMACH2_SA (BIT_MASK_DDMACH2_SA << BIT_SHIFT_DDMACH2_SA)
- #define BIT_CLEAR_DDMACH2_SA(x) ((x) & (~BITS_DDMACH2_SA))
- #define BIT_GET_DDMACH2_SA(x) \
- (((x) >> BIT_SHIFT_DDMACH2_SA) & BIT_MASK_DDMACH2_SA)
- #define BIT_SET_DDMACH2_SA(x, v) (BIT_CLEAR_DDMACH2_SA(x) | BIT_DDMACH2_SA(v))
- /* 2 REG_DDMA_CH2DA (Offset 0x1224) */
- #define BIT_SHIFT_DDMACH2_DA 0
- #define BIT_MASK_DDMACH2_DA 0xffffffffL
- #define BIT_DDMACH2_DA(x) (((x) & BIT_MASK_DDMACH2_DA) << BIT_SHIFT_DDMACH2_DA)
- #define BITS_DDMACH2_DA (BIT_MASK_DDMACH2_DA << BIT_SHIFT_DDMACH2_DA)
- #define BIT_CLEAR_DDMACH2_DA(x) ((x) & (~BITS_DDMACH2_DA))
- #define BIT_GET_DDMACH2_DA(x) \
- (((x) >> BIT_SHIFT_DDMACH2_DA) & BIT_MASK_DDMACH2_DA)
- #define BIT_SET_DDMACH2_DA(x, v) (BIT_CLEAR_DDMACH2_DA(x) | BIT_DDMACH2_DA(v))
- /* 2 REG_DDMA_CH2CTRL (Offset 0x1228) */
- #define BIT_DDMACH2_OWN BIT(31)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DDMA_CH2CTRL (Offset 0x1228) */
- #define BIT_DDMACH2_ERR_MON BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH2CTRL (Offset 0x1228) */
- #define BIT_DDMACH2_IDMEM_ERR BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH2CTRL (Offset 0x1228) */
- #define BIT_DDMACH2_CHKSUM_EN BIT(29)
- #define BIT_DDMACH2_DA_W_DISABLE BIT(28)
- #define BIT_DDMACH2_CHKSUM_STS BIT(27)
- #define BIT_DDMACH2_DDMA_MODE BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_DDMA_CH2CTRL (Offset 0x1228) */
- #define BIT_DDMACH2_RESET_CHKSUM_STS BIT(25)
- #define BIT_DDMACH2_CHKSUM_CONT BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH2CTRL (Offset 0x1228) */
- #define BIT_SHIFT_DDMACH2_DLEN 0
- #define BIT_MASK_DDMACH2_DLEN 0x3ffff
- #define BIT_DDMACH2_DLEN(x) \
- (((x) & BIT_MASK_DDMACH2_DLEN) << BIT_SHIFT_DDMACH2_DLEN)
- #define BITS_DDMACH2_DLEN (BIT_MASK_DDMACH2_DLEN << BIT_SHIFT_DDMACH2_DLEN)
- #define BIT_CLEAR_DDMACH2_DLEN(x) ((x) & (~BITS_DDMACH2_DLEN))
- #define BIT_GET_DDMACH2_DLEN(x) \
- (((x) >> BIT_SHIFT_DDMACH2_DLEN) & BIT_MASK_DDMACH2_DLEN)
- #define BIT_SET_DDMACH2_DLEN(x, v) \
- (BIT_CLEAR_DDMACH2_DLEN(x) | BIT_DDMACH2_DLEN(v))
- /* 2 REG_DDMA_CH3SA (Offset 0x1230) */
- #define BIT_SHIFT_DDMACH3_SA 0
- #define BIT_MASK_DDMACH3_SA 0xffffffffL
- #define BIT_DDMACH3_SA(x) (((x) & BIT_MASK_DDMACH3_SA) << BIT_SHIFT_DDMACH3_SA)
- #define BITS_DDMACH3_SA (BIT_MASK_DDMACH3_SA << BIT_SHIFT_DDMACH3_SA)
- #define BIT_CLEAR_DDMACH3_SA(x) ((x) & (~BITS_DDMACH3_SA))
- #define BIT_GET_DDMACH3_SA(x) \
- (((x) >> BIT_SHIFT_DDMACH3_SA) & BIT_MASK_DDMACH3_SA)
- #define BIT_SET_DDMACH3_SA(x, v) (BIT_CLEAR_DDMACH3_SA(x) | BIT_DDMACH3_SA(v))
- /* 2 REG_DDMA_CH3DA (Offset 0x1234) */
- #define BIT_SHIFT_DDMACH3_DA 0
- #define BIT_MASK_DDMACH3_DA 0xffffffffL
- #define BIT_DDMACH3_DA(x) (((x) & BIT_MASK_DDMACH3_DA) << BIT_SHIFT_DDMACH3_DA)
- #define BITS_DDMACH3_DA (BIT_MASK_DDMACH3_DA << BIT_SHIFT_DDMACH3_DA)
- #define BIT_CLEAR_DDMACH3_DA(x) ((x) & (~BITS_DDMACH3_DA))
- #define BIT_GET_DDMACH3_DA(x) \
- (((x) >> BIT_SHIFT_DDMACH3_DA) & BIT_MASK_DDMACH3_DA)
- #define BIT_SET_DDMACH3_DA(x, v) (BIT_CLEAR_DDMACH3_DA(x) | BIT_DDMACH3_DA(v))
- /* 2 REG_DDMA_CH3CTRL (Offset 0x1238) */
- #define BIT_DDMACH3_OWN BIT(31)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DDMA_CH3CTRL (Offset 0x1238) */
- #define BIT_DDMACH3_ERR_MON BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH3CTRL (Offset 0x1238) */
- #define BIT_DDMACH3_IDMEM_ERR BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH3CTRL (Offset 0x1238) */
- #define BIT_DDMACH3_CHKSUM_EN BIT(29)
- #define BIT_DDMACH3_DA_W_DISABLE BIT(28)
- #define BIT_DDMACH3_CHKSUM_STS BIT(27)
- #define BIT_DDMACH3_DDMA_MODE BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_DDMA_CH3CTRL (Offset 0x1238) */
- #define BIT_DDMACH3_RESET_CHKSUM_STS BIT(25)
- #define BIT_DDMACH3_CHKSUM_CONT BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH3CTRL (Offset 0x1238) */
- #define BIT_SHIFT_DDMACH3_DLEN 0
- #define BIT_MASK_DDMACH3_DLEN 0x3ffff
- #define BIT_DDMACH3_DLEN(x) \
- (((x) & BIT_MASK_DDMACH3_DLEN) << BIT_SHIFT_DDMACH3_DLEN)
- #define BITS_DDMACH3_DLEN (BIT_MASK_DDMACH3_DLEN << BIT_SHIFT_DDMACH3_DLEN)
- #define BIT_CLEAR_DDMACH3_DLEN(x) ((x) & (~BITS_DDMACH3_DLEN))
- #define BIT_GET_DDMACH3_DLEN(x) \
- (((x) >> BIT_SHIFT_DDMACH3_DLEN) & BIT_MASK_DDMACH3_DLEN)
- #define BIT_SET_DDMACH3_DLEN(x, v) \
- (BIT_CLEAR_DDMACH3_DLEN(x) | BIT_DDMACH3_DLEN(v))
- /* 2 REG_DDMA_CH4SA (Offset 0x1240) */
- #define BIT_SHIFT_DDMACH4_SA 0
- #define BIT_MASK_DDMACH4_SA 0xffffffffL
- #define BIT_DDMACH4_SA(x) (((x) & BIT_MASK_DDMACH4_SA) << BIT_SHIFT_DDMACH4_SA)
- #define BITS_DDMACH4_SA (BIT_MASK_DDMACH4_SA << BIT_SHIFT_DDMACH4_SA)
- #define BIT_CLEAR_DDMACH4_SA(x) ((x) & (~BITS_DDMACH4_SA))
- #define BIT_GET_DDMACH4_SA(x) \
- (((x) >> BIT_SHIFT_DDMACH4_SA) & BIT_MASK_DDMACH4_SA)
- #define BIT_SET_DDMACH4_SA(x, v) (BIT_CLEAR_DDMACH4_SA(x) | BIT_DDMACH4_SA(v))
- /* 2 REG_DDMA_CH4DA (Offset 0x1244) */
- #define BIT_SHIFT_DDMACH4_DA 0
- #define BIT_MASK_DDMACH4_DA 0xffffffffL
- #define BIT_DDMACH4_DA(x) (((x) & BIT_MASK_DDMACH4_DA) << BIT_SHIFT_DDMACH4_DA)
- #define BITS_DDMACH4_DA (BIT_MASK_DDMACH4_DA << BIT_SHIFT_DDMACH4_DA)
- #define BIT_CLEAR_DDMACH4_DA(x) ((x) & (~BITS_DDMACH4_DA))
- #define BIT_GET_DDMACH4_DA(x) \
- (((x) >> BIT_SHIFT_DDMACH4_DA) & BIT_MASK_DDMACH4_DA)
- #define BIT_SET_DDMACH4_DA(x, v) (BIT_CLEAR_DDMACH4_DA(x) | BIT_DDMACH4_DA(v))
- /* 2 REG_DDMA_CH4CTRL (Offset 0x1248) */
- #define BIT_DDMACH4_OWN BIT(31)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_DDMA_CH4CTRL (Offset 0x1248) */
- #define BIT_DDMACH4_ERR_MON BIT(30)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH4CTRL (Offset 0x1248) */
- #define BIT_DDMACH4_IDMEM_ERR BIT(30)
- #define BIT_DDMACH5_IDMEM_ERR BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH4CTRL (Offset 0x1248) */
- #define BIT_DDMACH4_CHKSUM_EN BIT(29)
- #define BIT_DDMACH4_DA_W_DISABLE BIT(28)
- #define BIT_DDMACH4_CHKSUM_STS BIT(27)
- #define BIT_DDMACH4_DDMA_MODE BIT(26)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_DDMA_CH4CTRL (Offset 0x1248) */
- #define BIT_DDMACH4_RESET_CHKSUM_STS BIT(25)
- #define BIT_DDMACH5_RESET_CHKSUM_STS BIT(25)
- #define BIT_DDMACH4_CHKSUM_CONT BIT(24)
- #define BIT_DDMACH5_CHKSUM_CONT BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_CH4CTRL (Offset 0x1248) */
- #define BIT_SHIFT_DDMACH4_DLEN 0
- #define BIT_MASK_DDMACH4_DLEN 0x3ffff
- #define BIT_DDMACH4_DLEN(x) \
- (((x) & BIT_MASK_DDMACH4_DLEN) << BIT_SHIFT_DDMACH4_DLEN)
- #define BITS_DDMACH4_DLEN (BIT_MASK_DDMACH4_DLEN << BIT_SHIFT_DDMACH4_DLEN)
- #define BIT_CLEAR_DDMACH4_DLEN(x) ((x) & (~BITS_DDMACH4_DLEN))
- #define BIT_GET_DDMACH4_DLEN(x) \
- (((x) >> BIT_SHIFT_DDMACH4_DLEN) & BIT_MASK_DDMACH4_DLEN)
- #define BIT_SET_DDMACH4_DLEN(x, v) \
- (BIT_CLEAR_DDMACH4_DLEN(x) | BIT_DDMACH4_DLEN(v))
- /* 2 REG_DDMA_CH5SA (Offset 0x1250) */
- #define BIT_SHIFT_DDMACH5_SA 0
- #define BIT_MASK_DDMACH5_SA 0xffffffffL
- #define BIT_DDMACH5_SA(x) (((x) & BIT_MASK_DDMACH5_SA) << BIT_SHIFT_DDMACH5_SA)
- #define BITS_DDMACH5_SA (BIT_MASK_DDMACH5_SA << BIT_SHIFT_DDMACH5_SA)
- #define BIT_CLEAR_DDMACH5_SA(x) ((x) & (~BITS_DDMACH5_SA))
- #define BIT_GET_DDMACH5_SA(x) \
- (((x) >> BIT_SHIFT_DDMACH5_SA) & BIT_MASK_DDMACH5_SA)
- #define BIT_SET_DDMACH5_SA(x, v) (BIT_CLEAR_DDMACH5_SA(x) | BIT_DDMACH5_SA(v))
- /* 2 REG_DDMA_CH5DA (Offset 0x1254) */
- #define BIT_DDMACH5_OWN BIT(31)
- #define BIT_DDMACH5_CHKSUM_EN BIT(29)
- #define BIT_DDMACH5_DA_W_DISABLE BIT(28)
- #define BIT_DDMACH5_CHKSUM_STS BIT(27)
- #define BIT_DDMACH5_DDMA_MODE BIT(26)
- #define BIT_SHIFT_DDMACH5_DA 0
- #define BIT_MASK_DDMACH5_DA 0xffffffffL
- #define BIT_DDMACH5_DA(x) (((x) & BIT_MASK_DDMACH5_DA) << BIT_SHIFT_DDMACH5_DA)
- #define BITS_DDMACH5_DA (BIT_MASK_DDMACH5_DA << BIT_SHIFT_DDMACH5_DA)
- #define BIT_CLEAR_DDMACH5_DA(x) ((x) & (~BITS_DDMACH5_DA))
- #define BIT_GET_DDMACH5_DA(x) \
- (((x) >> BIT_SHIFT_DDMACH5_DA) & BIT_MASK_DDMACH5_DA)
- #define BIT_SET_DDMACH5_DA(x, v) (BIT_CLEAR_DDMACH5_DA(x) | BIT_DDMACH5_DA(v))
- #define BIT_SHIFT_DDMACH5_DLEN 0
- #define BIT_MASK_DDMACH5_DLEN 0x3ffff
- #define BIT_DDMACH5_DLEN(x) \
- (((x) & BIT_MASK_DDMACH5_DLEN) << BIT_SHIFT_DDMACH5_DLEN)
- #define BITS_DDMACH5_DLEN (BIT_MASK_DDMACH5_DLEN << BIT_SHIFT_DDMACH5_DLEN)
- #define BIT_CLEAR_DDMACH5_DLEN(x) ((x) & (~BITS_DDMACH5_DLEN))
- #define BIT_GET_DDMACH5_DLEN(x) \
- (((x) >> BIT_SHIFT_DDMACH5_DLEN) & BIT_MASK_DDMACH5_DLEN)
- #define BIT_SET_DDMACH5_DLEN(x, v) \
- (BIT_CLEAR_DDMACH5_DLEN(x) | BIT_DDMACH5_DLEN(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_REG_DDMA_CH5CTRL (Offset 0x1258) */
- #define BIT_DDMACH5_ERR_MON BIT(30)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DDMA_INT_MSK (Offset 0x12E0) */
- #define BIT_DDMACH5_MSK BIT(5)
- #define BIT_DDMACH4_MSK BIT(4)
- #define BIT_DDMACH3_MSK BIT(3)
- #define BIT_DDMACH2_MSK BIT(2)
- #define BIT_DDMACH1_MSK BIT(1)
- #define BIT_DDMACH0_MSK BIT(0)
- /* 2 REG_DDMA_CHSTATUS (Offset 0x12E8) */
- #define BIT_DDMACH5_BUSY BIT(5)
- #define BIT_DDMACH4_BUSY BIT(4)
- #define BIT_DDMACH3_BUSY BIT(3)
- #define BIT_DDMACH2_BUSY BIT(2)
- #define BIT_DDMACH1_BUSY BIT(1)
- #define BIT_DDMACH0_BUSY BIT(0)
- /* 2 REG_DDMA_CHKSUM (Offset 0x12F0) */
- #define BIT_SHIFT_IDDMA0_CHKSUM 0
- #define BIT_MASK_IDDMA0_CHKSUM 0xffff
- #define BIT_IDDMA0_CHKSUM(x) \
- (((x) & BIT_MASK_IDDMA0_CHKSUM) << BIT_SHIFT_IDDMA0_CHKSUM)
- #define BITS_IDDMA0_CHKSUM (BIT_MASK_IDDMA0_CHKSUM << BIT_SHIFT_IDDMA0_CHKSUM)
- #define BIT_CLEAR_IDDMA0_CHKSUM(x) ((x) & (~BITS_IDDMA0_CHKSUM))
- #define BIT_GET_IDDMA0_CHKSUM(x) \
- (((x) >> BIT_SHIFT_IDDMA0_CHKSUM) & BIT_MASK_IDDMA0_CHKSUM)
- #define BIT_SET_IDDMA0_CHKSUM(x, v) \
- (BIT_CLEAR_IDDMA0_CHKSUM(x) | BIT_IDDMA0_CHKSUM(v))
- /* 2 REG_DDMA_MONITOR (Offset 0x12FC) */
- #define BIT_IDDMA0_PERMU_UNDERFLOW BIT(14)
- #define BIT_IDDMA0_FIFO_UNDERFLOW BIT(13)
- #define BIT_IDDMA0_FIFO_OVERFLOW BIT(12)
- #define BIT_CH5_ERR BIT(5)
- #define BIT_CH4_ERR BIT(4)
- #define BIT_CH3_ERR BIT(3)
- #define BIT_CH2_ERR BIT(2)
- #define BIT_CH1_ERR BIT(1)
- #define BIT_CH0_ERR BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_STC_INT_CS (Offset 0x1300) */
- #define BIT_STC_INT_EN BIT(31)
- #define BIT_STC_INT_GRP_EN BIT(31)
- #define BIT_SHIFT_STC_INT_FLAG 16
- #define BIT_MASK_STC_INT_FLAG 0xff
- #define BIT_STC_INT_FLAG(x) \
- (((x) & BIT_MASK_STC_INT_FLAG) << BIT_SHIFT_STC_INT_FLAG)
- #define BITS_STC_INT_FLAG (BIT_MASK_STC_INT_FLAG << BIT_SHIFT_STC_INT_FLAG)
- #define BIT_CLEAR_STC_INT_FLAG(x) ((x) & (~BITS_STC_INT_FLAG))
- #define BIT_GET_STC_INT_FLAG(x) \
- (((x) >> BIT_SHIFT_STC_INT_FLAG) & BIT_MASK_STC_INT_FLAG)
- #define BIT_SET_STC_INT_FLAG(x, v) \
- (BIT_CLEAR_STC_INT_FLAG(x) | BIT_STC_INT_FLAG(v))
- #define BIT_SHIFT_STC_INT_IDX 8
- #define BIT_MASK_STC_INT_IDX 0x7
- #define BIT_STC_INT_IDX(x) \
- (((x) & BIT_MASK_STC_INT_IDX) << BIT_SHIFT_STC_INT_IDX)
- #define BITS_STC_INT_IDX (BIT_MASK_STC_INT_IDX << BIT_SHIFT_STC_INT_IDX)
- #define BIT_CLEAR_STC_INT_IDX(x) ((x) & (~BITS_STC_INT_IDX))
- #define BIT_GET_STC_INT_IDX(x) \
- (((x) >> BIT_SHIFT_STC_INT_IDX) & BIT_MASK_STC_INT_IDX)
- #define BIT_SET_STC_INT_IDX(x, v) \
- (BIT_CLEAR_STC_INT_IDX(x) | BIT_STC_INT_IDX(v))
- #define BIT_SHIFT_STC_INT_EXPECT_LS 8
- #define BIT_MASK_STC_INT_EXPECT_LS 0x3f
- #define BIT_STC_INT_EXPECT_LS(x) \
- (((x) & BIT_MASK_STC_INT_EXPECT_LS) << BIT_SHIFT_STC_INT_EXPECT_LS)
- #define BITS_STC_INT_EXPECT_LS \
- (BIT_MASK_STC_INT_EXPECT_LS << BIT_SHIFT_STC_INT_EXPECT_LS)
- #define BIT_CLEAR_STC_INT_EXPECT_LS(x) ((x) & (~BITS_STC_INT_EXPECT_LS))
- #define BIT_GET_STC_INT_EXPECT_LS(x) \
- (((x) >> BIT_SHIFT_STC_INT_EXPECT_LS) & BIT_MASK_STC_INT_EXPECT_LS)
- #define BIT_SET_STC_INT_EXPECT_LS(x, v) \
- (BIT_CLEAR_STC_INT_EXPECT_LS(x) | BIT_STC_INT_EXPECT_LS(v))
- #define BIT_SHIFT_STC_INT_REALTIME_CS 0
- #define BIT_MASK_STC_INT_REALTIME_CS 0x3f
- #define BIT_STC_INT_REALTIME_CS(x) \
- (((x) & BIT_MASK_STC_INT_REALTIME_CS) << BIT_SHIFT_STC_INT_REALTIME_CS)
- #define BITS_STC_INT_REALTIME_CS \
- (BIT_MASK_STC_INT_REALTIME_CS << BIT_SHIFT_STC_INT_REALTIME_CS)
- #define BIT_CLEAR_STC_INT_REALTIME_CS(x) ((x) & (~BITS_STC_INT_REALTIME_CS))
- #define BIT_GET_STC_INT_REALTIME_CS(x) \
- (((x) >> BIT_SHIFT_STC_INT_REALTIME_CS) & BIT_MASK_STC_INT_REALTIME_CS)
- #define BIT_SET_STC_INT_REALTIME_CS(x, v) \
- (BIT_CLEAR_STC_INT_REALTIME_CS(x) | BIT_STC_INT_REALTIME_CS(v))
- #define BIT_SHIFT_STC_INT_EXPECT_CS 0
- #define BIT_MASK_STC_INT_EXPECT_CS 0x3f
- #define BIT_STC_INT_EXPECT_CS(x) \
- (((x) & BIT_MASK_STC_INT_EXPECT_CS) << BIT_SHIFT_STC_INT_EXPECT_CS)
- #define BITS_STC_INT_EXPECT_CS \
- (BIT_MASK_STC_INT_EXPECT_CS << BIT_SHIFT_STC_INT_EXPECT_CS)
- #define BIT_CLEAR_STC_INT_EXPECT_CS(x) ((x) & (~BITS_STC_INT_EXPECT_CS))
- #define BIT_GET_STC_INT_EXPECT_CS(x) \
- (((x) >> BIT_SHIFT_STC_INT_EXPECT_CS) & BIT_MASK_STC_INT_EXPECT_CS)
- #define BIT_SET_STC_INT_EXPECT_CS(x, v) \
- (BIT_CLEAR_STC_INT_EXPECT_CS(x) | BIT_STC_INT_EXPECT_CS(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH4_ACH5_TXBD_NUM (Offset 0x130C) */
- #define BIT_PCIE_ACH5_FLAG BIT(30)
- #define BIT_SHIFT_ACH5_DESC_MODE 28
- #define BIT_MASK_ACH5_DESC_MODE 0x3
- #define BIT_ACH5_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH5_DESC_MODE) << BIT_SHIFT_ACH5_DESC_MODE)
- #define BITS_ACH5_DESC_MODE \
- (BIT_MASK_ACH5_DESC_MODE << BIT_SHIFT_ACH5_DESC_MODE)
- #define BIT_CLEAR_ACH5_DESC_MODE(x) ((x) & (~BITS_ACH5_DESC_MODE))
- #define BIT_GET_ACH5_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH5_DESC_MODE) & BIT_MASK_ACH5_DESC_MODE)
- #define BIT_SET_ACH5_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH5_DESC_MODE(x) | BIT_ACH5_DESC_MODE(v))
- #define BIT_SHIFT_ACH5_DESC_NUM 16
- #define BIT_MASK_ACH5_DESC_NUM 0xfff
- #define BIT_ACH5_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH5_DESC_NUM) << BIT_SHIFT_ACH5_DESC_NUM)
- #define BITS_ACH5_DESC_NUM (BIT_MASK_ACH5_DESC_NUM << BIT_SHIFT_ACH5_DESC_NUM)
- #define BIT_CLEAR_ACH5_DESC_NUM(x) ((x) & (~BITS_ACH5_DESC_NUM))
- #define BIT_GET_ACH5_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH5_DESC_NUM) & BIT_MASK_ACH5_DESC_NUM)
- #define BIT_SET_ACH5_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH5_DESC_NUM(x) | BIT_ACH5_DESC_NUM(v))
- #define BIT_PCIE_ACH4_FLAG BIT(14)
- #define BIT_SHIFT_ACH4_DESC_MODE 12
- #define BIT_MASK_ACH4_DESC_MODE 0x3
- #define BIT_ACH4_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH4_DESC_MODE) << BIT_SHIFT_ACH4_DESC_MODE)
- #define BITS_ACH4_DESC_MODE \
- (BIT_MASK_ACH4_DESC_MODE << BIT_SHIFT_ACH4_DESC_MODE)
- #define BIT_CLEAR_ACH4_DESC_MODE(x) ((x) & (~BITS_ACH4_DESC_MODE))
- #define BIT_GET_ACH4_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH4_DESC_MODE) & BIT_MASK_ACH4_DESC_MODE)
- #define BIT_SET_ACH4_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH4_DESC_MODE(x) | BIT_ACH4_DESC_MODE(v))
- #define BIT_SHIFT_ACH4_DESC_NUM 0
- #define BIT_MASK_ACH4_DESC_NUM 0xfff
- #define BIT_ACH4_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH4_DESC_NUM) << BIT_SHIFT_ACH4_DESC_NUM)
- #define BITS_ACH4_DESC_NUM (BIT_MASK_ACH4_DESC_NUM << BIT_SHIFT_ACH4_DESC_NUM)
- #define BIT_CLEAR_ACH4_DESC_NUM(x) ((x) & (~BITS_ACH4_DESC_NUM))
- #define BIT_GET_ACH4_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH4_DESC_NUM) & BIT_MASK_ACH4_DESC_NUM)
- #define BIT_SET_ACH4_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH4_DESC_NUM(x) | BIT_ACH4_DESC_NUM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_CMU_DLY_CTRL (Offset 0x1310) */
- #define BIT_CMU_DLY_EN BIT(31)
- #define BIT_CMU_DLY_MODE BIT(30)
- #define BIT_SHIFT_CMU_DLY_PRE_DIV 0
- #define BIT_MASK_CMU_DLY_PRE_DIV 0xff
- #define BIT_CMU_DLY_PRE_DIV(x) \
- (((x) & BIT_MASK_CMU_DLY_PRE_DIV) << BIT_SHIFT_CMU_DLY_PRE_DIV)
- #define BITS_CMU_DLY_PRE_DIV \
- (BIT_MASK_CMU_DLY_PRE_DIV << BIT_SHIFT_CMU_DLY_PRE_DIV)
- #define BIT_CLEAR_CMU_DLY_PRE_DIV(x) ((x) & (~BITS_CMU_DLY_PRE_DIV))
- #define BIT_GET_CMU_DLY_PRE_DIV(x) \
- (((x) >> BIT_SHIFT_CMU_DLY_PRE_DIV) & BIT_MASK_CMU_DLY_PRE_DIV)
- #define BIT_SET_CMU_DLY_PRE_DIV(x, v) \
- (BIT_CLEAR_CMU_DLY_PRE_DIV(x) | BIT_CMU_DLY_PRE_DIV(v))
- /* 2 REG_CMU_DLY_CFG (Offset 0x1314) */
- #define BIT_SHIFT_CMU_DLY_LTR_A2I 24
- #define BIT_MASK_CMU_DLY_LTR_A2I 0xff
- #define BIT_CMU_DLY_LTR_A2I(x) \
- (((x) & BIT_MASK_CMU_DLY_LTR_A2I) << BIT_SHIFT_CMU_DLY_LTR_A2I)
- #define BITS_CMU_DLY_LTR_A2I \
- (BIT_MASK_CMU_DLY_LTR_A2I << BIT_SHIFT_CMU_DLY_LTR_A2I)
- #define BIT_CLEAR_CMU_DLY_LTR_A2I(x) ((x) & (~BITS_CMU_DLY_LTR_A2I))
- #define BIT_GET_CMU_DLY_LTR_A2I(x) \
- (((x) >> BIT_SHIFT_CMU_DLY_LTR_A2I) & BIT_MASK_CMU_DLY_LTR_A2I)
- #define BIT_SET_CMU_DLY_LTR_A2I(x, v) \
- (BIT_CLEAR_CMU_DLY_LTR_A2I(x) | BIT_CMU_DLY_LTR_A2I(v))
- #define BIT_SHIFT_CMU_DLY_LTR_I2A 16
- #define BIT_MASK_CMU_DLY_LTR_I2A 0xff
- #define BIT_CMU_DLY_LTR_I2A(x) \
- (((x) & BIT_MASK_CMU_DLY_LTR_I2A) << BIT_SHIFT_CMU_DLY_LTR_I2A)
- #define BITS_CMU_DLY_LTR_I2A \
- (BIT_MASK_CMU_DLY_LTR_I2A << BIT_SHIFT_CMU_DLY_LTR_I2A)
- #define BIT_CLEAR_CMU_DLY_LTR_I2A(x) ((x) & (~BITS_CMU_DLY_LTR_I2A))
- #define BIT_GET_CMU_DLY_LTR_I2A(x) \
- (((x) >> BIT_SHIFT_CMU_DLY_LTR_I2A) & BIT_MASK_CMU_DLY_LTR_I2A)
- #define BIT_SET_CMU_DLY_LTR_I2A(x, v) \
- (BIT_CLEAR_CMU_DLY_LTR_I2A(x) | BIT_CMU_DLY_LTR_I2A(v))
- #define BIT_SHIFT_CMU_DLY_LTR_IDLE 8
- #define BIT_MASK_CMU_DLY_LTR_IDLE 0xff
- #define BIT_CMU_DLY_LTR_IDLE(x) \
- (((x) & BIT_MASK_CMU_DLY_LTR_IDLE) << BIT_SHIFT_CMU_DLY_LTR_IDLE)
- #define BITS_CMU_DLY_LTR_IDLE \
- (BIT_MASK_CMU_DLY_LTR_IDLE << BIT_SHIFT_CMU_DLY_LTR_IDLE)
- #define BIT_CLEAR_CMU_DLY_LTR_IDLE(x) ((x) & (~BITS_CMU_DLY_LTR_IDLE))
- #define BIT_GET_CMU_DLY_LTR_IDLE(x) \
- (((x) >> BIT_SHIFT_CMU_DLY_LTR_IDLE) & BIT_MASK_CMU_DLY_LTR_IDLE)
- #define BIT_SET_CMU_DLY_LTR_IDLE(x, v) \
- (BIT_CLEAR_CMU_DLY_LTR_IDLE(x) | BIT_CMU_DLY_LTR_IDLE(v))
- #define BIT_SHIFT_CMU_DLY_LTR_ACT 0
- #define BIT_MASK_CMU_DLY_LTR_ACT 0xff
- #define BIT_CMU_DLY_LTR_ACT(x) \
- (((x) & BIT_MASK_CMU_DLY_LTR_ACT) << BIT_SHIFT_CMU_DLY_LTR_ACT)
- #define BITS_CMU_DLY_LTR_ACT \
- (BIT_MASK_CMU_DLY_LTR_ACT << BIT_SHIFT_CMU_DLY_LTR_ACT)
- #define BIT_CLEAR_CMU_DLY_LTR_ACT(x) ((x) & (~BITS_CMU_DLY_LTR_ACT))
- #define BIT_GET_CMU_DLY_LTR_ACT(x) \
- (((x) >> BIT_SHIFT_CMU_DLY_LTR_ACT) & BIT_MASK_CMU_DLY_LTR_ACT)
- #define BIT_SET_CMU_DLY_LTR_ACT(x, v) \
- (BIT_CLEAR_CMU_DLY_LTR_ACT(x) | BIT_CMU_DLY_LTR_ACT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWCMDQ_TXBD_IDX (Offset 0x1318) */
- #define BIT_SHIFT_FWCMDQ_HW_IDX 16
- #define BIT_MASK_FWCMDQ_HW_IDX 0xfff
- #define BIT_FWCMDQ_HW_IDX(x) \
- (((x) & BIT_MASK_FWCMDQ_HW_IDX) << BIT_SHIFT_FWCMDQ_HW_IDX)
- #define BITS_FWCMDQ_HW_IDX (BIT_MASK_FWCMDQ_HW_IDX << BIT_SHIFT_FWCMDQ_HW_IDX)
- #define BIT_CLEAR_FWCMDQ_HW_IDX(x) ((x) & (~BITS_FWCMDQ_HW_IDX))
- #define BIT_GET_FWCMDQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_HW_IDX) & BIT_MASK_FWCMDQ_HW_IDX)
- #define BIT_SET_FWCMDQ_HW_IDX(x, v) \
- (BIT_CLEAR_FWCMDQ_HW_IDX(x) | BIT_FWCMDQ_HW_IDX(v))
- #define BIT_SHIFT_FWCMDQ_HOST_IDX 0
- #define BIT_MASK_FWCMDQ_HOST_IDX 0xfff
- #define BIT_FWCMDQ_HOST_IDX(x) \
- (((x) & BIT_MASK_FWCMDQ_HOST_IDX) << BIT_SHIFT_FWCMDQ_HOST_IDX)
- #define BITS_FWCMDQ_HOST_IDX \
- (BIT_MASK_FWCMDQ_HOST_IDX << BIT_SHIFT_FWCMDQ_HOST_IDX)
- #define BIT_CLEAR_FWCMDQ_HOST_IDX(x) ((x) & (~BITS_FWCMDQ_HOST_IDX))
- #define BIT_GET_FWCMDQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_HOST_IDX) & BIT_MASK_FWCMDQ_HOST_IDX)
- #define BIT_SET_FWCMDQ_HOST_IDX(x, v) \
- (BIT_CLEAR_FWCMDQ_HOST_IDX(x) | BIT_FWCMDQ_HOST_IDX(v))
- /* 2 REG_P0HI8Q_TXBD_IDX (Offset 0x131C) */
- #define BIT_SHIFT_P0HI8Q_HW_IDX 16
- #define BIT_MASK_P0HI8Q_HW_IDX 0xfff
- #define BIT_P0HI8Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI8Q_HW_IDX) << BIT_SHIFT_P0HI8Q_HW_IDX)
- #define BITS_P0HI8Q_HW_IDX (BIT_MASK_P0HI8Q_HW_IDX << BIT_SHIFT_P0HI8Q_HW_IDX)
- #define BIT_CLEAR_P0HI8Q_HW_IDX(x) ((x) & (~BITS_P0HI8Q_HW_IDX))
- #define BIT_GET_P0HI8Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI8Q_HW_IDX) & BIT_MASK_P0HI8Q_HW_IDX)
- #define BIT_SET_P0HI8Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI8Q_HW_IDX(x) | BIT_P0HI8Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI8Q_HOST_IDX 0
- #define BIT_MASK_P0HI8Q_HOST_IDX 0xfff
- #define BIT_P0HI8Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI8Q_HOST_IDX) << BIT_SHIFT_P0HI8Q_HOST_IDX)
- #define BITS_P0HI8Q_HOST_IDX \
- (BIT_MASK_P0HI8Q_HOST_IDX << BIT_SHIFT_P0HI8Q_HOST_IDX)
- #define BIT_CLEAR_P0HI8Q_HOST_IDX(x) ((x) & (~BITS_P0HI8Q_HOST_IDX))
- #define BIT_GET_P0HI8Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI8Q_HOST_IDX) & BIT_MASK_P0HI8Q_HOST_IDX)
- #define BIT_SET_P0HI8Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI8Q_HOST_IDX(x) | BIT_P0HI8Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_H2CQ_TXBD_DESA (Offset 0x1320) */
- #define BIT_SHIFT_H2CQ_TXBD_DESA 0
- #define BIT_MASK_H2CQ_TXBD_DESA 0xffffffffffffffffL
- #define BIT_H2CQ_TXBD_DESA(x) \
- (((x) & BIT_MASK_H2CQ_TXBD_DESA) << BIT_SHIFT_H2CQ_TXBD_DESA)
- #define BITS_H2CQ_TXBD_DESA \
- (BIT_MASK_H2CQ_TXBD_DESA << BIT_SHIFT_H2CQ_TXBD_DESA)
- #define BIT_CLEAR_H2CQ_TXBD_DESA(x) ((x) & (~BITS_H2CQ_TXBD_DESA))
- #define BIT_GET_H2CQ_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_H2CQ_TXBD_DESA) & BIT_MASK_H2CQ_TXBD_DESA)
- #define BIT_SET_H2CQ_TXBD_DESA(x, v) \
- (BIT_CLEAR_H2CQ_TXBD_DESA(x) | BIT_H2CQ_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_H2CQ_TXBD_DESA_L (Offset 0x1320) */
- #define BIT_SHIFT_H2CQ_TXBD_DESA_L 0
- #define BIT_MASK_H2CQ_TXBD_DESA_L 0xffffffffL
- #define BIT_H2CQ_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_H2CQ_TXBD_DESA_L) << BIT_SHIFT_H2CQ_TXBD_DESA_L)
- #define BITS_H2CQ_TXBD_DESA_L \
- (BIT_MASK_H2CQ_TXBD_DESA_L << BIT_SHIFT_H2CQ_TXBD_DESA_L)
- #define BIT_CLEAR_H2CQ_TXBD_DESA_L(x) ((x) & (~BITS_H2CQ_TXBD_DESA_L))
- #define BIT_GET_H2CQ_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_H2CQ_TXBD_DESA_L) & BIT_MASK_H2CQ_TXBD_DESA_L)
- #define BIT_SET_H2CQ_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_H2CQ_TXBD_DESA_L(x) | BIT_H2CQ_TXBD_DESA_L(v))
- /* 2 REG_H2CQ_TXBD_DESA_H (Offset 0x1324) */
- #define BIT_SHIFT_H2CQ_TXBD_DESA_H 0
- #define BIT_MASK_H2CQ_TXBD_DESA_H 0xffffffffL
- #define BIT_H2CQ_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_H2CQ_TXBD_DESA_H) << BIT_SHIFT_H2CQ_TXBD_DESA_H)
- #define BITS_H2CQ_TXBD_DESA_H \
- (BIT_MASK_H2CQ_TXBD_DESA_H << BIT_SHIFT_H2CQ_TXBD_DESA_H)
- #define BIT_CLEAR_H2CQ_TXBD_DESA_H(x) ((x) & (~BITS_H2CQ_TXBD_DESA_H))
- #define BIT_GET_H2CQ_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_H2CQ_TXBD_DESA_H) & BIT_MASK_H2CQ_TXBD_DESA_H)
- #define BIT_SET_H2CQ_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_H2CQ_TXBD_DESA_H(x) | BIT_H2CQ_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_H2CQ_TXBD_NUM (Offset 0x1328) */
- #define BIT_PCIE_H2CQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_H2CQ_TXBD_NUM (Offset 0x1328) */
- #define BIT_HCI_H2CQ_FLAG BIT(14)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_H2CQ_TXBD_NUM (Offset 0x1328) */
- #define BIT_SHIFT_H2CQ_DESC_MODE 12
- #define BIT_MASK_H2CQ_DESC_MODE 0x3
- #define BIT_H2CQ_DESC_MODE(x) \
- (((x) & BIT_MASK_H2CQ_DESC_MODE) << BIT_SHIFT_H2CQ_DESC_MODE)
- #define BITS_H2CQ_DESC_MODE \
- (BIT_MASK_H2CQ_DESC_MODE << BIT_SHIFT_H2CQ_DESC_MODE)
- #define BIT_CLEAR_H2CQ_DESC_MODE(x) ((x) & (~BITS_H2CQ_DESC_MODE))
- #define BIT_GET_H2CQ_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_H2CQ_DESC_MODE) & BIT_MASK_H2CQ_DESC_MODE)
- #define BIT_SET_H2CQ_DESC_MODE(x, v) \
- (BIT_CLEAR_H2CQ_DESC_MODE(x) | BIT_H2CQ_DESC_MODE(v))
- #define BIT_SHIFT_H2CQ_DESC_NUM 0
- #define BIT_MASK_H2CQ_DESC_NUM 0xfff
- #define BIT_H2CQ_DESC_NUM(x) \
- (((x) & BIT_MASK_H2CQ_DESC_NUM) << BIT_SHIFT_H2CQ_DESC_NUM)
- #define BITS_H2CQ_DESC_NUM (BIT_MASK_H2CQ_DESC_NUM << BIT_SHIFT_H2CQ_DESC_NUM)
- #define BIT_CLEAR_H2CQ_DESC_NUM(x) ((x) & (~BITS_H2CQ_DESC_NUM))
- #define BIT_GET_H2CQ_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_H2CQ_DESC_NUM) & BIT_MASK_H2CQ_DESC_NUM)
- #define BIT_SET_H2CQ_DESC_NUM(x, v) \
- (BIT_CLEAR_H2CQ_DESC_NUM(x) | BIT_H2CQ_DESC_NUM(v))
- /* 2 REG_H2CQ_TXBD_IDX (Offset 0x132C) */
- #define BIT_SHIFT_H2CQ_HW_IDX 16
- #define BIT_MASK_H2CQ_HW_IDX 0xfff
- #define BIT_H2CQ_HW_IDX(x) \
- (((x) & BIT_MASK_H2CQ_HW_IDX) << BIT_SHIFT_H2CQ_HW_IDX)
- #define BITS_H2CQ_HW_IDX (BIT_MASK_H2CQ_HW_IDX << BIT_SHIFT_H2CQ_HW_IDX)
- #define BIT_CLEAR_H2CQ_HW_IDX(x) ((x) & (~BITS_H2CQ_HW_IDX))
- #define BIT_GET_H2CQ_HW_IDX(x) \
- (((x) >> BIT_SHIFT_H2CQ_HW_IDX) & BIT_MASK_H2CQ_HW_IDX)
- #define BIT_SET_H2CQ_HW_IDX(x, v) \
- (BIT_CLEAR_H2CQ_HW_IDX(x) | BIT_H2CQ_HW_IDX(v))
- #define BIT_SHIFT_H2CQ_HOST_IDX 0
- #define BIT_MASK_H2CQ_HOST_IDX 0xfff
- #define BIT_H2CQ_HOST_IDX(x) \
- (((x) & BIT_MASK_H2CQ_HOST_IDX) << BIT_SHIFT_H2CQ_HOST_IDX)
- #define BITS_H2CQ_HOST_IDX (BIT_MASK_H2CQ_HOST_IDX << BIT_SHIFT_H2CQ_HOST_IDX)
- #define BIT_CLEAR_H2CQ_HOST_IDX(x) ((x) & (~BITS_H2CQ_HOST_IDX))
- #define BIT_GET_H2CQ_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_H2CQ_HOST_IDX) & BIT_MASK_H2CQ_HOST_IDX)
- #define BIT_SET_H2CQ_HOST_IDX(x, v) \
- (BIT_CLEAR_H2CQ_HOST_IDX(x) | BIT_H2CQ_HOST_IDX(v))
- /* 2 REG_H2CQ_CSR (Offset 0x1330) */
- #define BIT_H2CQ_FULL BIT(31)
- #define BIT_CLR_H2CQ_HOST_IDX BIT(16)
- #define BIT_CLR_H2CQ_HW_IDX BIT(8)
- #define BIT_STOP_H2CQ BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI9Q_TXBD_IDX (Offset 0x1334) */
- #define BIT_SHIFT_P0HI9Q_HW_IDX 16
- #define BIT_MASK_P0HI9Q_HW_IDX 0xfff
- #define BIT_P0HI9Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI9Q_HW_IDX) << BIT_SHIFT_P0HI9Q_HW_IDX)
- #define BITS_P0HI9Q_HW_IDX (BIT_MASK_P0HI9Q_HW_IDX << BIT_SHIFT_P0HI9Q_HW_IDX)
- #define BIT_CLEAR_P0HI9Q_HW_IDX(x) ((x) & (~BITS_P0HI9Q_HW_IDX))
- #define BIT_GET_P0HI9Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI9Q_HW_IDX) & BIT_MASK_P0HI9Q_HW_IDX)
- #define BIT_SET_P0HI9Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI9Q_HW_IDX(x) | BIT_P0HI9Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI9Q_HOST_IDX 0
- #define BIT_MASK_P0HI9Q_HOST_IDX 0xfff
- #define BIT_P0HI9Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI9Q_HOST_IDX) << BIT_SHIFT_P0HI9Q_HOST_IDX)
- #define BITS_P0HI9Q_HOST_IDX \
- (BIT_MASK_P0HI9Q_HOST_IDX << BIT_SHIFT_P0HI9Q_HOST_IDX)
- #define BIT_CLEAR_P0HI9Q_HOST_IDX(x) ((x) & (~BITS_P0HI9Q_HOST_IDX))
- #define BIT_GET_P0HI9Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI9Q_HOST_IDX) & BIT_MASK_P0HI9Q_HOST_IDX)
- #define BIT_SET_P0HI9Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI9Q_HOST_IDX(x) | BIT_P0HI9Q_HOST_IDX(v))
- /* 2 REG_P0HI10Q_TXBD_IDX (Offset 0x1338) */
- #define BIT_SHIFT_P0HI10Q_HW_IDX 16
- #define BIT_MASK_P0HI10Q_HW_IDX 0xfff
- #define BIT_P0HI10Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI10Q_HW_IDX) << BIT_SHIFT_P0HI10Q_HW_IDX)
- #define BITS_P0HI10Q_HW_IDX \
- (BIT_MASK_P0HI10Q_HW_IDX << BIT_SHIFT_P0HI10Q_HW_IDX)
- #define BIT_CLEAR_P0HI10Q_HW_IDX(x) ((x) & (~BITS_P0HI10Q_HW_IDX))
- #define BIT_GET_P0HI10Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI10Q_HW_IDX) & BIT_MASK_P0HI10Q_HW_IDX)
- #define BIT_SET_P0HI10Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI10Q_HW_IDX(x) | BIT_P0HI10Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI10Q_HOST_IDX 0
- #define BIT_MASK_P0HI10Q_HOST_IDX 0xfff
- #define BIT_P0HI10Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI10Q_HOST_IDX) << BIT_SHIFT_P0HI10Q_HOST_IDX)
- #define BITS_P0HI10Q_HOST_IDX \
- (BIT_MASK_P0HI10Q_HOST_IDX << BIT_SHIFT_P0HI10Q_HOST_IDX)
- #define BIT_CLEAR_P0HI10Q_HOST_IDX(x) ((x) & (~BITS_P0HI10Q_HOST_IDX))
- #define BIT_GET_P0HI10Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI10Q_HOST_IDX) & BIT_MASK_P0HI10Q_HOST_IDX)
- #define BIT_SET_P0HI10Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI10Q_HOST_IDX(x) | BIT_P0HI10Q_HOST_IDX(v))
- /* 2 REG_P0HI11Q_TXBD_IDX (Offset 0x133C) */
- #define BIT_SHIFT_P0HI11Q_HW_IDX 16
- #define BIT_MASK_P0HI11Q_HW_IDX 0xfff
- #define BIT_P0HI11Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI11Q_HW_IDX) << BIT_SHIFT_P0HI11Q_HW_IDX)
- #define BITS_P0HI11Q_HW_IDX \
- (BIT_MASK_P0HI11Q_HW_IDX << BIT_SHIFT_P0HI11Q_HW_IDX)
- #define BIT_CLEAR_P0HI11Q_HW_IDX(x) ((x) & (~BITS_P0HI11Q_HW_IDX))
- #define BIT_GET_P0HI11Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI11Q_HW_IDX) & BIT_MASK_P0HI11Q_HW_IDX)
- #define BIT_SET_P0HI11Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI11Q_HW_IDX(x) | BIT_P0HI11Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI11Q_HOST_IDX 0
- #define BIT_MASK_P0HI11Q_HOST_IDX 0xfff
- #define BIT_P0HI11Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI11Q_HOST_IDX) << BIT_SHIFT_P0HI11Q_HOST_IDX)
- #define BITS_P0HI11Q_HOST_IDX \
- (BIT_MASK_P0HI11Q_HOST_IDX << BIT_SHIFT_P0HI11Q_HOST_IDX)
- #define BIT_CLEAR_P0HI11Q_HOST_IDX(x) ((x) & (~BITS_P0HI11Q_HOST_IDX))
- #define BIT_GET_P0HI11Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI11Q_HOST_IDX) & BIT_MASK_P0HI11Q_HOST_IDX)
- #define BIT_SET_P0HI11Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI11Q_HOST_IDX(x) | BIT_P0HI11Q_HOST_IDX(v))
- /* 2 REG_P0HI12Q_TXBD_IDX (Offset 0x1340) */
- #define BIT_SHIFT_P0HI12Q_HW_IDX 16
- #define BIT_MASK_P0HI12Q_HW_IDX 0xfff
- #define BIT_P0HI12Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI12Q_HW_IDX) << BIT_SHIFT_P0HI12Q_HW_IDX)
- #define BITS_P0HI12Q_HW_IDX \
- (BIT_MASK_P0HI12Q_HW_IDX << BIT_SHIFT_P0HI12Q_HW_IDX)
- #define BIT_CLEAR_P0HI12Q_HW_IDX(x) ((x) & (~BITS_P0HI12Q_HW_IDX))
- #define BIT_GET_P0HI12Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI12Q_HW_IDX) & BIT_MASK_P0HI12Q_HW_IDX)
- #define BIT_SET_P0HI12Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI12Q_HW_IDX(x) | BIT_P0HI12Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI12Q_HOST_IDX 0
- #define BIT_MASK_P0HI12Q_HOST_IDX 0xfff
- #define BIT_P0HI12Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI12Q_HOST_IDX) << BIT_SHIFT_P0HI12Q_HOST_IDX)
- #define BITS_P0HI12Q_HOST_IDX \
- (BIT_MASK_P0HI12Q_HOST_IDX << BIT_SHIFT_P0HI12Q_HOST_IDX)
- #define BIT_CLEAR_P0HI12Q_HOST_IDX(x) ((x) & (~BITS_P0HI12Q_HOST_IDX))
- #define BIT_GET_P0HI12Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI12Q_HOST_IDX) & BIT_MASK_P0HI12Q_HOST_IDX)
- #define BIT_SET_P0HI12Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI12Q_HOST_IDX(x) | BIT_P0HI12Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPL_BUFFER_MONITOR (Offset 0x1344) */
- #define BIT_TXQFULL_FLAG BIT(19)
- #define BIT_SHIFT_RELAX_ORDERING_ATTR 17
- #define BIT_MASK_RELAX_ORDERING_ATTR 0x3
- #define BIT_RELAX_ORDERING_ATTR(x) \
- (((x) & BIT_MASK_RELAX_ORDERING_ATTR) << BIT_SHIFT_RELAX_ORDERING_ATTR)
- #define BITS_RELAX_ORDERING_ATTR \
- (BIT_MASK_RELAX_ORDERING_ATTR << BIT_SHIFT_RELAX_ORDERING_ATTR)
- #define BIT_CLEAR_RELAX_ORDERING_ATTR(x) ((x) & (~BITS_RELAX_ORDERING_ATTR))
- #define BIT_GET_RELAX_ORDERING_ATTR(x) \
- (((x) >> BIT_SHIFT_RELAX_ORDERING_ATTR) & BIT_MASK_RELAX_ORDERING_ATTR)
- #define BIT_SET_RELAX_ORDERING_ATTR(x, v) \
- (BIT_CLEAR_RELAX_ORDERING_ATTR(x) | BIT_RELAX_ORDERING_ATTR(v))
- #define BIT_CLR_QD_CPL_MIN_REMAIN BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI13Q_TXBD_IDX (Offset 0x1344) */
- #define BIT_SHIFT_P0HI13Q_HW_IDX 16
- #define BIT_MASK_P0HI13Q_HW_IDX 0xfff
- #define BIT_P0HI13Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI13Q_HW_IDX) << BIT_SHIFT_P0HI13Q_HW_IDX)
- #define BITS_P0HI13Q_HW_IDX \
- (BIT_MASK_P0HI13Q_HW_IDX << BIT_SHIFT_P0HI13Q_HW_IDX)
- #define BIT_CLEAR_P0HI13Q_HW_IDX(x) ((x) & (~BITS_P0HI13Q_HW_IDX))
- #define BIT_GET_P0HI13Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI13Q_HW_IDX) & BIT_MASK_P0HI13Q_HW_IDX)
- #define BIT_SET_P0HI13Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI13Q_HW_IDX(x) | BIT_P0HI13Q_HW_IDX(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_CPL_BUFFER_MONITOR (Offset 0x1344) */
- #define BIT_SHIFT_QD_CPL_MIN_REMAIN_ADDR 8
- #define BIT_MASK_QD_CPL_MIN_REMAIN_ADDR 0xff
- #define BIT_QD_CPL_MIN_REMAIN_ADDR(x) \
- (((x) & BIT_MASK_QD_CPL_MIN_REMAIN_ADDR) \
- << BIT_SHIFT_QD_CPL_MIN_REMAIN_ADDR)
- #define BITS_QD_CPL_MIN_REMAIN_ADDR \
- (BIT_MASK_QD_CPL_MIN_REMAIN_ADDR << BIT_SHIFT_QD_CPL_MIN_REMAIN_ADDR)
- #define BIT_CLEAR_QD_CPL_MIN_REMAIN_ADDR(x) \
- ((x) & (~BITS_QD_CPL_MIN_REMAIN_ADDR))
- #define BIT_GET_QD_CPL_MIN_REMAIN_ADDR(x) \
- (((x) >> BIT_SHIFT_QD_CPL_MIN_REMAIN_ADDR) & \
- BIT_MASK_QD_CPL_MIN_REMAIN_ADDR)
- #define BIT_SET_QD_CPL_MIN_REMAIN_ADDR(x, v) \
- (BIT_CLEAR_QD_CPL_MIN_REMAIN_ADDR(x) | BIT_QD_CPL_MIN_REMAIN_ADDR(v))
- #define BIT_SHIFT_QD_CPL_CUR_REMAIN_ADDR 0
- #define BIT_MASK_QD_CPL_CUR_REMAIN_ADDR 0xff
- #define BIT_QD_CPL_CUR_REMAIN_ADDR(x) \
- (((x) & BIT_MASK_QD_CPL_CUR_REMAIN_ADDR) \
- << BIT_SHIFT_QD_CPL_CUR_REMAIN_ADDR)
- #define BITS_QD_CPL_CUR_REMAIN_ADDR \
- (BIT_MASK_QD_CPL_CUR_REMAIN_ADDR << BIT_SHIFT_QD_CPL_CUR_REMAIN_ADDR)
- #define BIT_CLEAR_QD_CPL_CUR_REMAIN_ADDR(x) \
- ((x) & (~BITS_QD_CPL_CUR_REMAIN_ADDR))
- #define BIT_GET_QD_CPL_CUR_REMAIN_ADDR(x) \
- (((x) >> BIT_SHIFT_QD_CPL_CUR_REMAIN_ADDR) & \
- BIT_MASK_QD_CPL_CUR_REMAIN_ADDR)
- #define BIT_SET_QD_CPL_CUR_REMAIN_ADDR(x, v) \
- (BIT_CLEAR_QD_CPL_CUR_REMAIN_ADDR(x) | BIT_QD_CPL_CUR_REMAIN_ADDR(v))
- #define BIT_SHIFT_PTM_LOCAL_CLOCK 0
- #define BIT_MASK_PTM_LOCAL_CLOCK 0xffffffffL
- #define BIT_PTM_LOCAL_CLOCK(x) \
- (((x) & BIT_MASK_PTM_LOCAL_CLOCK) << BIT_SHIFT_PTM_LOCAL_CLOCK)
- #define BITS_PTM_LOCAL_CLOCK \
- (BIT_MASK_PTM_LOCAL_CLOCK << BIT_SHIFT_PTM_LOCAL_CLOCK)
- #define BIT_CLEAR_PTM_LOCAL_CLOCK(x) ((x) & (~BITS_PTM_LOCAL_CLOCK))
- #define BIT_GET_PTM_LOCAL_CLOCK(x) \
- (((x) >> BIT_SHIFT_PTM_LOCAL_CLOCK) & BIT_MASK_PTM_LOCAL_CLOCK)
- #define BIT_SET_PTM_LOCAL_CLOCK(x, v) \
- (BIT_CLEAR_PTM_LOCAL_CLOCK(x) | BIT_PTM_LOCAL_CLOCK(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI13Q_TXBD_IDX (Offset 0x1344) */
- #define BIT_SHIFT_P0HI13Q_HOST_IDX 0
- #define BIT_MASK_P0HI13Q_HOST_IDX 0xfff
- #define BIT_P0HI13Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI13Q_HOST_IDX) << BIT_SHIFT_P0HI13Q_HOST_IDX)
- #define BITS_P0HI13Q_HOST_IDX \
- (BIT_MASK_P0HI13Q_HOST_IDX << BIT_SHIFT_P0HI13Q_HOST_IDX)
- #define BIT_CLEAR_P0HI13Q_HOST_IDX(x) ((x) & (~BITS_P0HI13Q_HOST_IDX))
- #define BIT_GET_P0HI13Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI13Q_HOST_IDX) & BIT_MASK_P0HI13Q_HOST_IDX)
- #define BIT_SET_P0HI13Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI13Q_HOST_IDX(x) | BIT_P0HI13Q_HOST_IDX(v))
- /* 2 REG_P0HI14Q_TXBD_IDX (Offset 0x1348) */
- #define BIT_SHIFT_P0HI14Q_HW_IDX 16
- #define BIT_MASK_P0HI14Q_HW_IDX 0xfff
- #define BIT_P0HI14Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI14Q_HW_IDX) << BIT_SHIFT_P0HI14Q_HW_IDX)
- #define BITS_P0HI14Q_HW_IDX \
- (BIT_MASK_P0HI14Q_HW_IDX << BIT_SHIFT_P0HI14Q_HW_IDX)
- #define BIT_CLEAR_P0HI14Q_HW_IDX(x) ((x) & (~BITS_P0HI14Q_HW_IDX))
- #define BIT_GET_P0HI14Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI14Q_HW_IDX) & BIT_MASK_P0HI14Q_HW_IDX)
- #define BIT_SET_P0HI14Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI14Q_HW_IDX(x) | BIT_P0HI14Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI14Q_HOST_IDX 0
- #define BIT_MASK_P0HI14Q_HOST_IDX 0xfff
- #define BIT_P0HI14Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI14Q_HOST_IDX) << BIT_SHIFT_P0HI14Q_HOST_IDX)
- #define BITS_P0HI14Q_HOST_IDX \
- (BIT_MASK_P0HI14Q_HOST_IDX << BIT_SHIFT_P0HI14Q_HOST_IDX)
- #define BIT_CLEAR_P0HI14Q_HOST_IDX(x) ((x) & (~BITS_P0HI14Q_HOST_IDX))
- #define BIT_GET_P0HI14Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI14Q_HOST_IDX) & BIT_MASK_P0HI14Q_HOST_IDX)
- #define BIT_SET_P0HI14Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI14Q_HOST_IDX(x) | BIT_P0HI14Q_HOST_IDX(v))
- /* 2 REG_P0HI15Q_TXBD_IDX (Offset 0x134C) */
- #define BIT_SHIFT_P0HI15Q_HW_IDX 16
- #define BIT_MASK_P0HI15Q_HW_IDX 0xfff
- #define BIT_P0HI15Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI15Q_HW_IDX) << BIT_SHIFT_P0HI15Q_HW_IDX)
- #define BITS_P0HI15Q_HW_IDX \
- (BIT_MASK_P0HI15Q_HW_IDX << BIT_SHIFT_P0HI15Q_HW_IDX)
- #define BIT_CLEAR_P0HI15Q_HW_IDX(x) ((x) & (~BITS_P0HI15Q_HW_IDX))
- #define BIT_GET_P0HI15Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI15Q_HW_IDX) & BIT_MASK_P0HI15Q_HW_IDX)
- #define BIT_SET_P0HI15Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI15Q_HW_IDX(x) | BIT_P0HI15Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI15Q_HOST_IDX 0
- #define BIT_MASK_P0HI15Q_HOST_IDX 0xfff
- #define BIT_P0HI15Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI15Q_HOST_IDX) << BIT_SHIFT_P0HI15Q_HOST_IDX)
- #define BITS_P0HI15Q_HOST_IDX \
- (BIT_MASK_P0HI15Q_HOST_IDX << BIT_SHIFT_P0HI15Q_HOST_IDX)
- #define BIT_CLEAR_P0HI15Q_HOST_IDX(x) ((x) & (~BITS_P0HI15Q_HOST_IDX))
- #define BIT_GET_P0HI15Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI15Q_HOST_IDX) & BIT_MASK_P0HI15Q_HOST_IDX)
- #define BIT_SET_P0HI15Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI15Q_HOST_IDX(x) | BIT_P0HI15Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_CS (Offset 0x1350) */
- #define BIT_AXI_RXDMA_TIMEOUT_RE BIT(21)
- #define BIT_AXI_TXDMA_TIMEOUT_RE BIT(20)
- #define BIT_AXI_DECERR_W_RE BIT(19)
- #define BIT_AXI_DECERR_R_RE BIT(18)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_CHANGE_PCIE_SPEED (Offset 0x1350) */
- #define BIT_CHANGE_PCIE_SPEED BIT(18)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_CS (Offset 0x1350) */
- #define BIT_AXI_SLVERR_W_RE BIT(17)
- #define BIT_AXI_SLVERR_R_RE BIT(16)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_CHANGE_PCIE_SPEED (Offset 0x1350) */
- #define BIT_SHIFT_GEN1_GEN2 16
- #define BIT_MASK_GEN1_GEN2 0x3
- #define BIT_GEN1_GEN2(x) (((x) & BIT_MASK_GEN1_GEN2) << BIT_SHIFT_GEN1_GEN2)
- #define BITS_GEN1_GEN2 (BIT_MASK_GEN1_GEN2 << BIT_SHIFT_GEN1_GEN2)
- #define BIT_CLEAR_GEN1_GEN2(x) ((x) & (~BITS_GEN1_GEN2))
- #define BIT_GET_GEN1_GEN2(x) (((x) >> BIT_SHIFT_GEN1_GEN2) & BIT_MASK_GEN1_GEN2)
- #define BIT_SET_GEN1_GEN2(x, v) (BIT_CLEAR_GEN1_GEN2(x) | BIT_GEN1_GEN2(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_CS (Offset 0x1350) */
- #define BIT_AXI_RXDMA_TIMEOUT_IE BIT(13)
- #define BIT_AXI_TXDMA_TIMEOUT_IE BIT(12)
- #define BIT_AXI_DECERR_W_IE BIT(11)
- #define BIT_AXI_DECERR_R_IE BIT(10)
- #define BIT_AXI_SLVERR_W_IE BIT(9)
- #define BIT_AXI_SLVERR_R_IE BIT(8)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_CHANGE_PCIE_SPEED (Offset 0x1350) */
- #define BIT_SHIFT_RXDMA_ERROR_COUNTER 8
- #define BIT_MASK_RXDMA_ERROR_COUNTER 0xff
- #define BIT_RXDMA_ERROR_COUNTER(x) \
- (((x) & BIT_MASK_RXDMA_ERROR_COUNTER) << BIT_SHIFT_RXDMA_ERROR_COUNTER)
- #define BITS_RXDMA_ERROR_COUNTER \
- (BIT_MASK_RXDMA_ERROR_COUNTER << BIT_SHIFT_RXDMA_ERROR_COUNTER)
- #define BIT_CLEAR_RXDMA_ERROR_COUNTER(x) ((x) & (~BITS_RXDMA_ERROR_COUNTER))
- #define BIT_GET_RXDMA_ERROR_COUNTER(x) \
- (((x) >> BIT_SHIFT_RXDMA_ERROR_COUNTER) & BIT_MASK_RXDMA_ERROR_COUNTER)
- #define BIT_SET_RXDMA_ERROR_COUNTER(x, v) \
- (BIT_CLEAR_RXDMA_ERROR_COUNTER(x) | BIT_RXDMA_ERROR_COUNTER(v))
- #define BIT_TXDMA_ERROR_HANDLE_STATUS BIT(7)
- #define BIT_TXDMA_ERROR_PULSE BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_CS (Offset 0x1350) */
- #define BIT_AXI_RXDMA_TIMEOUT_FLAG BIT(5)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_CHANGE_PCIE_SPEED (Offset 0x1350) */
- #define BIT_TXDMA_STUCK_ERROR_HANDLE_ENABLE BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_CS (Offset 0x1350) */
- #define BIT_AXI_TXDMA_TIMEOUT_FLAG BIT(4)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_CHANGE_PCIE_SPEED (Offset 0x1350) */
- #define BIT_TXDMA_RETURN_ERROR_ENABLE BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_CS (Offset 0x1350) */
- #define BIT_AXI_DECERR_W_FLAG BIT(3)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_CHANGE_PCIE_SPEED (Offset 0x1350) */
- #define BIT_RXDMA_ERROR_HANDLE_STATUS BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_CS (Offset 0x1350) */
- #define BIT_AXI_DECERR_R_FLAG BIT(2)
- #define BIT_AXI_SLVERR_W_FLAG BIT(1)
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_TSFT_PTM_DIFF (Offset 0x1350) */
- #define BIT_SHIFT_TSFT_PTM_DIFF 0
- #define BIT_MASK_TSFT_PTM_DIFF 0xffffffffL
- #define BIT_TSFT_PTM_DIFF(x) \
- (((x) & BIT_MASK_TSFT_PTM_DIFF) << BIT_SHIFT_TSFT_PTM_DIFF)
- #define BITS_TSFT_PTM_DIFF (BIT_MASK_TSFT_PTM_DIFF << BIT_SHIFT_TSFT_PTM_DIFF)
- #define BIT_CLEAR_TSFT_PTM_DIFF(x) ((x) & (~BITS_TSFT_PTM_DIFF))
- #define BIT_GET_TSFT_PTM_DIFF(x) \
- (((x) >> BIT_SHIFT_TSFT_PTM_DIFF) & BIT_MASK_TSFT_PTM_DIFF)
- #define BIT_SET_TSFT_PTM_DIFF(x, v) \
- (BIT_CLEAR_TSFT_PTM_DIFF(x) | BIT_TSFT_PTM_DIFF(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_CS (Offset 0x1350) */
- #define BIT_AXI_SLVERR_R_FLAG BIT(0)
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_CHANGE_PCIE_SPEED (Offset 0x1350) */
- #define BIT_SHIFT_AUTO_HANG_RELEASE 0
- #define BIT_MASK_AUTO_HANG_RELEASE 0x7
- #define BIT_AUTO_HANG_RELEASE(x) \
- (((x) & BIT_MASK_AUTO_HANG_RELEASE) << BIT_SHIFT_AUTO_HANG_RELEASE)
- #define BITS_AUTO_HANG_RELEASE \
- (BIT_MASK_AUTO_HANG_RELEASE << BIT_SHIFT_AUTO_HANG_RELEASE)
- #define BIT_CLEAR_AUTO_HANG_RELEASE(x) ((x) & (~BITS_AUTO_HANG_RELEASE))
- #define BIT_GET_AUTO_HANG_RELEASE(x) \
- (((x) >> BIT_SHIFT_AUTO_HANG_RELEASE) & BIT_MASK_AUTO_HANG_RELEASE)
- #define BIT_SET_AUTO_HANG_RELEASE(x, v) \
- (BIT_CLEAR_AUTO_HANG_RELEASE(x) | BIT_AUTO_HANG_RELEASE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_TIME (Offset 0x1354) */
- #define BIT_SHIFT_AXI_RECOVERY_TIME 24
- #define BIT_MASK_AXI_RECOVERY_TIME 0xff
- #define BIT_AXI_RECOVERY_TIME(x) \
- (((x) & BIT_MASK_AXI_RECOVERY_TIME) << BIT_SHIFT_AXI_RECOVERY_TIME)
- #define BITS_AXI_RECOVERY_TIME \
- (BIT_MASK_AXI_RECOVERY_TIME << BIT_SHIFT_AXI_RECOVERY_TIME)
- #define BIT_CLEAR_AXI_RECOVERY_TIME(x) ((x) & (~BITS_AXI_RECOVERY_TIME))
- #define BIT_GET_AXI_RECOVERY_TIME(x) \
- (((x) >> BIT_SHIFT_AXI_RECOVERY_TIME) & BIT_MASK_AXI_RECOVERY_TIME)
- #define BIT_SET_AXI_RECOVERY_TIME(x, v) \
- (BIT_CLEAR_AXI_RECOVERY_TIME(x) | BIT_AXI_RECOVERY_TIME(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PTM_CTRL_STATUS (Offset 0x1354) */
- #define BIT_BCNQ2_EMPTY BIT(23)
- #define BIT_BCNQ1_EMPTY BIT(22)
- #define BIT_BCNQ0_EMPTY BIT(21)
- #define BIT_EVTQ_EMPTY BIT(20)
- #define BIT_MGQ_CPU_EMPTY_V2 BIT(19)
- #define BIT_BCNQ_EMPTY_V2 BIT(18)
- #define BIT_HQQ_EMPTY_V2 BIT(17)
- #define BIT_SHIFT_TAIL_PKT_V1 16
- #define BIT_MASK_TAIL_PKT_V1 0xff
- #define BIT_TAIL_PKT_V1(x) \
- (((x) & BIT_MASK_TAIL_PKT_V1) << BIT_SHIFT_TAIL_PKT_V1)
- #define BITS_TAIL_PKT_V1 (BIT_MASK_TAIL_PKT_V1 << BIT_SHIFT_TAIL_PKT_V1)
- #define BIT_CLEAR_TAIL_PKT_V1(x) ((x) & (~BITS_TAIL_PKT_V1))
- #define BIT_GET_TAIL_PKT_V1(x) \
- (((x) >> BIT_SHIFT_TAIL_PKT_V1) & BIT_MASK_TAIL_PKT_V1)
- #define BIT_SET_TAIL_PKT_V1(x, v) \
- (BIT_CLEAR_TAIL_PKT_V1(x) | BIT_TAIL_PKT_V1(v))
- #define BIT_MQQ_EMPTY_V3 BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_TIME (Offset 0x1354) */
- #define BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL 12
- #define BIT_MASK_AXI_RXDMA_TIMEOUT_VAL 0xfff
- #define BIT_AXI_RXDMA_TIMEOUT_VAL(x) \
- (((x) & BIT_MASK_AXI_RXDMA_TIMEOUT_VAL) \
- << BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL)
- #define BITS_AXI_RXDMA_TIMEOUT_VAL \
- (BIT_MASK_AXI_RXDMA_TIMEOUT_VAL << BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL)
- #define BIT_CLEAR_AXI_RXDMA_TIMEOUT_VAL(x) ((x) & (~BITS_AXI_RXDMA_TIMEOUT_VAL))
- #define BIT_GET_AXI_RXDMA_TIMEOUT_VAL(x) \
- (((x) >> BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL) & \
- BIT_MASK_AXI_RXDMA_TIMEOUT_VAL)
- #define BIT_SET_AXI_RXDMA_TIMEOUT_VAL(x, v) \
- (BIT_CLEAR_AXI_RXDMA_TIMEOUT_VAL(x) | BIT_AXI_RXDMA_TIMEOUT_VAL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_PTM_CTRL_STATUS (Offset 0x1354) */
- #define BIT_SHIFT_PKT_NUM_V1 8
- #define BIT_MASK_PKT_NUM_V1 0xff
- #define BIT_PKT_NUM_V1(x) (((x) & BIT_MASK_PKT_NUM_V1) << BIT_SHIFT_PKT_NUM_V1)
- #define BITS_PKT_NUM_V1 (BIT_MASK_PKT_NUM_V1 << BIT_SHIFT_PKT_NUM_V1)
- #define BIT_CLEAR_PKT_NUM_V1(x) ((x) & (~BITS_PKT_NUM_V1))
- #define BIT_GET_PKT_NUM_V1(x) \
- (((x) >> BIT_SHIFT_PKT_NUM_V1) & BIT_MASK_PKT_NUM_V1)
- #define BIT_SET_PKT_NUM_V1(x, v) (BIT_CLEAR_PKT_NUM_V1(x) | BIT_PKT_NUM_V1(v))
- #define BIT_SHIFT_QUEUEAC_V1 8
- #define BIT_MASK_QUEUEAC_V1 0x3
- #define BIT_QUEUEAC_V1(x) (((x) & BIT_MASK_QUEUEAC_V1) << BIT_SHIFT_QUEUEAC_V1)
- #define BITS_QUEUEAC_V1 (BIT_MASK_QUEUEAC_V1 << BIT_SHIFT_QUEUEAC_V1)
- #define BIT_CLEAR_QUEUEAC_V1(x) ((x) & (~BITS_QUEUEAC_V1))
- #define BIT_GET_QUEUEAC_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEAC_V1) & BIT_MASK_QUEUEAC_V1)
- #define BIT_SET_QUEUEAC_V1(x, v) (BIT_CLEAR_QUEUEAC_V1(x) | BIT_QUEUEAC_V1(v))
- #define BIT_SHIFT_ACQ_STOP 5
- #define BIT_MASK_ACQ_STOP 0xffff
- #define BIT_ACQ_STOP(x) (((x) & BIT_MASK_ACQ_STOP) << BIT_SHIFT_ACQ_STOP)
- #define BITS_ACQ_STOP (BIT_MASK_ACQ_STOP << BIT_SHIFT_ACQ_STOP)
- #define BIT_CLEAR_ACQ_STOP(x) ((x) & (~BITS_ACQ_STOP))
- #define BIT_GET_ACQ_STOP(x) (((x) >> BIT_SHIFT_ACQ_STOP) & BIT_MASK_ACQ_STOP)
- #define BIT_SET_ACQ_STOP(x, v) (BIT_CLEAR_ACQ_STOP(x) | BIT_ACQ_STOP(v))
- #define BIT_SHIFT_TSFT_PORT_SEL 3
- #define BIT_MASK_TSFT_PORT_SEL 0x3
- #define BIT_TSFT_PORT_SEL(x) \
- (((x) & BIT_MASK_TSFT_PORT_SEL) << BIT_SHIFT_TSFT_PORT_SEL)
- #define BITS_TSFT_PORT_SEL (BIT_MASK_TSFT_PORT_SEL << BIT_SHIFT_TSFT_PORT_SEL)
- #define BIT_CLEAR_TSFT_PORT_SEL(x) ((x) & (~BITS_TSFT_PORT_SEL))
- #define BIT_GET_TSFT_PORT_SEL(x) \
- (((x) >> BIT_SHIFT_TSFT_PORT_SEL) & BIT_MASK_TSFT_PORT_SEL)
- #define BIT_SET_TSFT_PORT_SEL(x, v) \
- (BIT_CLEAR_TSFT_PORT_SEL(x) | BIT_TSFT_PORT_SEL(v))
- #define BIT_PTM_CONTEXT_VALID BIT(2)
- #define BIT_PTM_MANUL_UPDATE BIT(1)
- #define BIT_PTM_AUTO_UPDATE BIT(0)
- #define BIT_SHIFT_HEAD_PKT_V1 0
- #define BIT_MASK_HEAD_PKT_V1 0xff
- #define BIT_HEAD_PKT_V1(x) \
- (((x) & BIT_MASK_HEAD_PKT_V1) << BIT_SHIFT_HEAD_PKT_V1)
- #define BITS_HEAD_PKT_V1 (BIT_MASK_HEAD_PKT_V1 << BIT_SHIFT_HEAD_PKT_V1)
- #define BIT_CLEAR_HEAD_PKT_V1(x) ((x) & (~BITS_HEAD_PKT_V1))
- #define BIT_GET_HEAD_PKT_V1(x) \
- (((x) >> BIT_SHIFT_HEAD_PKT_V1) & BIT_MASK_HEAD_PKT_V1)
- #define BIT_SET_HEAD_PKT_V1(x, v) \
- (BIT_CLEAR_HEAD_PKT_V1(x) | BIT_HEAD_PKT_V1(v))
- #define BIT_SHIFT_QUEUEMACID_V1 0
- #define BIT_MASK_QUEUEMACID_V1 0x7f
- #define BIT_QUEUEMACID_V1(x) \
- (((x) & BIT_MASK_QUEUEMACID_V1) << BIT_SHIFT_QUEUEMACID_V1)
- #define BITS_QUEUEMACID_V1 (BIT_MASK_QUEUEMACID_V1 << BIT_SHIFT_QUEUEMACID_V1)
- #define BIT_CLEAR_QUEUEMACID_V1(x) ((x) & (~BITS_QUEUEMACID_V1))
- #define BIT_GET_QUEUEMACID_V1(x) \
- (((x) >> BIT_SHIFT_QUEUEMACID_V1) & BIT_MASK_QUEUEMACID_V1)
- #define BIT_SET_QUEUEMACID_V1(x, v) \
- (BIT_CLEAR_QUEUEMACID_V1(x) | BIT_QUEUEMACID_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_AXI_EXCEPT_TIME (Offset 0x1354) */
- #define BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL 0
- #define BIT_MASK_AXI_TXDMA_TIMEOUT_VAL 0xfff
- #define BIT_AXI_TXDMA_TIMEOUT_VAL(x) \
- (((x) & BIT_MASK_AXI_TXDMA_TIMEOUT_VAL) \
- << BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL)
- #define BITS_AXI_TXDMA_TIMEOUT_VAL \
- (BIT_MASK_AXI_TXDMA_TIMEOUT_VAL << BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL)
- #define BIT_CLEAR_AXI_TXDMA_TIMEOUT_VAL(x) ((x) & (~BITS_AXI_TXDMA_TIMEOUT_VAL))
- #define BIT_GET_AXI_TXDMA_TIMEOUT_VAL(x) \
- (((x) >> BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL) & \
- BIT_MASK_AXI_TXDMA_TIMEOUT_VAL)
- #define BIT_SET_AXI_TXDMA_TIMEOUT_VAL(x, v) \
- (BIT_CLEAR_AXI_TXDMA_TIMEOUT_VAL(x) | BIT_AXI_TXDMA_TIMEOUT_VAL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DEBUG_STATE1 (Offset 0x1354) */
- #define BIT_SHIFT_DEBUG_STATE1 0
- #define BIT_MASK_DEBUG_STATE1 0xffffffffL
- #define BIT_DEBUG_STATE1(x) \
- (((x) & BIT_MASK_DEBUG_STATE1) << BIT_SHIFT_DEBUG_STATE1)
- #define BITS_DEBUG_STATE1 (BIT_MASK_DEBUG_STATE1 << BIT_SHIFT_DEBUG_STATE1)
- #define BIT_CLEAR_DEBUG_STATE1(x) ((x) & (~BITS_DEBUG_STATE1))
- #define BIT_GET_DEBUG_STATE1(x) \
- (((x) >> BIT_SHIFT_DEBUG_STATE1) & BIT_MASK_DEBUG_STATE1)
- #define BIT_SET_DEBUG_STATE1(x, v) \
- (BIT_CLEAR_DEBUG_STATE1(x) | BIT_DEBUG_STATE1(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI8Q_TXBD_IDX (Offset 0x1358) */
- #define BIT_SHIFT_HI8Q_HW_IDX 16
- #define BIT_MASK_HI8Q_HW_IDX 0xfff
- #define BIT_HI8Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI8Q_HW_IDX) << BIT_SHIFT_HI8Q_HW_IDX)
- #define BITS_HI8Q_HW_IDX (BIT_MASK_HI8Q_HW_IDX << BIT_SHIFT_HI8Q_HW_IDX)
- #define BIT_CLEAR_HI8Q_HW_IDX(x) ((x) & (~BITS_HI8Q_HW_IDX))
- #define BIT_GET_HI8Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI8Q_HW_IDX) & BIT_MASK_HI8Q_HW_IDX)
- #define BIT_SET_HI8Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI8Q_HW_IDX(x) | BIT_HI8Q_HW_IDX(v))
- #define BIT_SHIFT_HI8Q_HOST_IDX 0
- #define BIT_MASK_HI8Q_HOST_IDX 0xfff
- #define BIT_HI8Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI8Q_HOST_IDX) << BIT_SHIFT_HI8Q_HOST_IDX)
- #define BITS_HI8Q_HOST_IDX (BIT_MASK_HI8Q_HOST_IDX << BIT_SHIFT_HI8Q_HOST_IDX)
- #define BIT_CLEAR_HI8Q_HOST_IDX(x) ((x) & (~BITS_HI8Q_HOST_IDX))
- #define BIT_GET_HI8Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI8Q_HOST_IDX) & BIT_MASK_HI8Q_HOST_IDX)
- #define BIT_SET_HI8Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI8Q_HOST_IDX(x) | BIT_HI8Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DEBUG_STATE2 (Offset 0x1358) */
- #define BIT_SHIFT_DEBUG_STATE2 0
- #define BIT_MASK_DEBUG_STATE2 0xffffffffL
- #define BIT_DEBUG_STATE2(x) \
- (((x) & BIT_MASK_DEBUG_STATE2) << BIT_SHIFT_DEBUG_STATE2)
- #define BITS_DEBUG_STATE2 (BIT_MASK_DEBUG_STATE2 << BIT_SHIFT_DEBUG_STATE2)
- #define BIT_CLEAR_DEBUG_STATE2(x) ((x) & (~BITS_DEBUG_STATE2))
- #define BIT_GET_DEBUG_STATE2(x) \
- (((x) >> BIT_SHIFT_DEBUG_STATE2) & BIT_MASK_DEBUG_STATE2)
- #define BIT_SET_DEBUG_STATE2(x, v) \
- (BIT_CLEAR_DEBUG_STATE2(x) | BIT_DEBUG_STATE2(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI9Q_TXBD_IDX (Offset 0x135C) */
- #define BIT_SHIFT_HI9Q_HW_IDX 16
- #define BIT_MASK_HI9Q_HW_IDX 0xfff
- #define BIT_HI9Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI9Q_HW_IDX) << BIT_SHIFT_HI9Q_HW_IDX)
- #define BITS_HI9Q_HW_IDX (BIT_MASK_HI9Q_HW_IDX << BIT_SHIFT_HI9Q_HW_IDX)
- #define BIT_CLEAR_HI9Q_HW_IDX(x) ((x) & (~BITS_HI9Q_HW_IDX))
- #define BIT_GET_HI9Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI9Q_HW_IDX) & BIT_MASK_HI9Q_HW_IDX)
- #define BIT_SET_HI9Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI9Q_HW_IDX(x) | BIT_HI9Q_HW_IDX(v))
- #define BIT_SHIFT_HI9Q_HOST_IDX 0
- #define BIT_MASK_HI9Q_HOST_IDX 0xfff
- #define BIT_HI9Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI9Q_HOST_IDX) << BIT_SHIFT_HI9Q_HOST_IDX)
- #define BITS_HI9Q_HOST_IDX (BIT_MASK_HI9Q_HOST_IDX << BIT_SHIFT_HI9Q_HOST_IDX)
- #define BIT_CLEAR_HI9Q_HOST_IDX(x) ((x) & (~BITS_HI9Q_HOST_IDX))
- #define BIT_GET_HI9Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI9Q_HOST_IDX) & BIT_MASK_HI9Q_HOST_IDX)
- #define BIT_SET_HI9Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI9Q_HOST_IDX(x) | BIT_HI9Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_DEBUG_STATE3 (Offset 0x135C) */
- #define BIT_SHIFT_DEBUG_STATE3 0
- #define BIT_MASK_DEBUG_STATE3 0xffffffffL
- #define BIT_DEBUG_STATE3(x) \
- (((x) & BIT_MASK_DEBUG_STATE3) << BIT_SHIFT_DEBUG_STATE3)
- #define BITS_DEBUG_STATE3 (BIT_MASK_DEBUG_STATE3 << BIT_SHIFT_DEBUG_STATE3)
- #define BIT_CLEAR_DEBUG_STATE3(x) ((x) & (~BITS_DEBUG_STATE3))
- #define BIT_GET_DEBUG_STATE3(x) \
- (((x) >> BIT_SHIFT_DEBUG_STATE3) & BIT_MASK_DEBUG_STATE3)
- #define BIT_SET_DEBUG_STATE3(x, v) \
- (BIT_CLEAR_DEBUG_STATE3(x) | BIT_DEBUG_STATE3(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI10Q_TXBD_IDX (Offset 0x1360) */
- #define BIT_SHIFT_HI10Q_HW_IDX 16
- #define BIT_MASK_HI10Q_HW_IDX 0xfff
- #define BIT_HI10Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI10Q_HW_IDX) << BIT_SHIFT_HI10Q_HW_IDX)
- #define BITS_HI10Q_HW_IDX (BIT_MASK_HI10Q_HW_IDX << BIT_SHIFT_HI10Q_HW_IDX)
- #define BIT_CLEAR_HI10Q_HW_IDX(x) ((x) & (~BITS_HI10Q_HW_IDX))
- #define BIT_GET_HI10Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI10Q_HW_IDX) & BIT_MASK_HI10Q_HW_IDX)
- #define BIT_SET_HI10Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI10Q_HW_IDX(x) | BIT_HI10Q_HW_IDX(v))
- #define BIT_SHIFT_HI10Q_HOST_IDX 0
- #define BIT_MASK_HI10Q_HOST_IDX 0xfff
- #define BIT_HI10Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI10Q_HOST_IDX) << BIT_SHIFT_HI10Q_HOST_IDX)
- #define BITS_HI10Q_HOST_IDX \
- (BIT_MASK_HI10Q_HOST_IDX << BIT_SHIFT_HI10Q_HOST_IDX)
- #define BIT_CLEAR_HI10Q_HOST_IDX(x) ((x) & (~BITS_HI10Q_HOST_IDX))
- #define BIT_GET_HI10Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI10Q_HOST_IDX) & BIT_MASK_HI10Q_HOST_IDX)
- #define BIT_SET_HI10Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI10Q_HOST_IDX(x) | BIT_HI10Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH5_TXBD_DESA_L (Offset 0x1360) */
- #define BIT_SHIFT_ACH5_TXBD_DESA_L 0
- #define BIT_MASK_ACH5_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH5_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH5_TXBD_DESA_L) << BIT_SHIFT_ACH5_TXBD_DESA_L)
- #define BITS_ACH5_TXBD_DESA_L \
- (BIT_MASK_ACH5_TXBD_DESA_L << BIT_SHIFT_ACH5_TXBD_DESA_L)
- #define BIT_CLEAR_ACH5_TXBD_DESA_L(x) ((x) & (~BITS_ACH5_TXBD_DESA_L))
- #define BIT_GET_ACH5_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH5_TXBD_DESA_L) & BIT_MASK_ACH5_TXBD_DESA_L)
- #define BIT_SET_ACH5_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH5_TXBD_DESA_L(x) | BIT_ACH5_TXBD_DESA_L(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI11Q_TXBD_IDX (Offset 0x1364) */
- #define BIT_SHIFT_HI11Q_HW_IDX 16
- #define BIT_MASK_HI11Q_HW_IDX 0xfff
- #define BIT_HI11Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI11Q_HW_IDX) << BIT_SHIFT_HI11Q_HW_IDX)
- #define BITS_HI11Q_HW_IDX (BIT_MASK_HI11Q_HW_IDX << BIT_SHIFT_HI11Q_HW_IDX)
- #define BIT_CLEAR_HI11Q_HW_IDX(x) ((x) & (~BITS_HI11Q_HW_IDX))
- #define BIT_GET_HI11Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI11Q_HW_IDX) & BIT_MASK_HI11Q_HW_IDX)
- #define BIT_SET_HI11Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI11Q_HW_IDX(x) | BIT_HI11Q_HW_IDX(v))
- #define BIT_SHIFT_HI11Q_HOST_IDX 0
- #define BIT_MASK_HI11Q_HOST_IDX 0xfff
- #define BIT_HI11Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI11Q_HOST_IDX) << BIT_SHIFT_HI11Q_HOST_IDX)
- #define BITS_HI11Q_HOST_IDX \
- (BIT_MASK_HI11Q_HOST_IDX << BIT_SHIFT_HI11Q_HOST_IDX)
- #define BIT_CLEAR_HI11Q_HOST_IDX(x) ((x) & (~BITS_HI11Q_HOST_IDX))
- #define BIT_GET_HI11Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI11Q_HOST_IDX) & BIT_MASK_HI11Q_HOST_IDX)
- #define BIT_SET_HI11Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI11Q_HOST_IDX(x) | BIT_HI11Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH5_TXBD_DESA_H (Offset 0x1364) */
- #define BIT_SHIFT_ACH5_TXBD_DESA_H 0
- #define BIT_MASK_ACH5_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH5_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH5_TXBD_DESA_H) << BIT_SHIFT_ACH5_TXBD_DESA_H)
- #define BITS_ACH5_TXBD_DESA_H \
- (BIT_MASK_ACH5_TXBD_DESA_H << BIT_SHIFT_ACH5_TXBD_DESA_H)
- #define BIT_CLEAR_ACH5_TXBD_DESA_H(x) ((x) & (~BITS_ACH5_TXBD_DESA_H))
- #define BIT_GET_ACH5_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH5_TXBD_DESA_H) & BIT_MASK_ACH5_TXBD_DESA_H)
- #define BIT_SET_ACH5_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH5_TXBD_DESA_H(x) | BIT_ACH5_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI12Q_TXBD_IDX (Offset 0x1368) */
- #define BIT_SHIFT_HI12Q_HW_IDX 16
- #define BIT_MASK_HI12Q_HW_IDX 0xfff
- #define BIT_HI12Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI12Q_HW_IDX) << BIT_SHIFT_HI12Q_HW_IDX)
- #define BITS_HI12Q_HW_IDX (BIT_MASK_HI12Q_HW_IDX << BIT_SHIFT_HI12Q_HW_IDX)
- #define BIT_CLEAR_HI12Q_HW_IDX(x) ((x) & (~BITS_HI12Q_HW_IDX))
- #define BIT_GET_HI12Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI12Q_HW_IDX) & BIT_MASK_HI12Q_HW_IDX)
- #define BIT_SET_HI12Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI12Q_HW_IDX(x) | BIT_HI12Q_HW_IDX(v))
- #define BIT_SHIFT_HI12Q_HOST_IDX 0
- #define BIT_MASK_HI12Q_HOST_IDX 0xfff
- #define BIT_HI12Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI12Q_HOST_IDX) << BIT_SHIFT_HI12Q_HOST_IDX)
- #define BITS_HI12Q_HOST_IDX \
- (BIT_MASK_HI12Q_HOST_IDX << BIT_SHIFT_HI12Q_HOST_IDX)
- #define BIT_CLEAR_HI12Q_HOST_IDX(x) ((x) & (~BITS_HI12Q_HOST_IDX))
- #define BIT_GET_HI12Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI12Q_HOST_IDX) & BIT_MASK_HI12Q_HOST_IDX)
- #define BIT_SET_HI12Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI12Q_HOST_IDX(x) | BIT_HI12Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH6_TXBD_DESA_L (Offset 0x1368) */
- #define BIT_SHIFT_ACH6_TXBD_DESA_L 0
- #define BIT_MASK_ACH6_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH6_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH6_TXBD_DESA_L) << BIT_SHIFT_ACH6_TXBD_DESA_L)
- #define BITS_ACH6_TXBD_DESA_L \
- (BIT_MASK_ACH6_TXBD_DESA_L << BIT_SHIFT_ACH6_TXBD_DESA_L)
- #define BIT_CLEAR_ACH6_TXBD_DESA_L(x) ((x) & (~BITS_ACH6_TXBD_DESA_L))
- #define BIT_GET_ACH6_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH6_TXBD_DESA_L) & BIT_MASK_ACH6_TXBD_DESA_L)
- #define BIT_SET_ACH6_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH6_TXBD_DESA_L(x) | BIT_ACH6_TXBD_DESA_L(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI13Q_TXBD_IDX (Offset 0x136C) */
- #define BIT_SHIFT_HI13Q_HW_IDX 16
- #define BIT_MASK_HI13Q_HW_IDX 0xfff
- #define BIT_HI13Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI13Q_HW_IDX) << BIT_SHIFT_HI13Q_HW_IDX)
- #define BITS_HI13Q_HW_IDX (BIT_MASK_HI13Q_HW_IDX << BIT_SHIFT_HI13Q_HW_IDX)
- #define BIT_CLEAR_HI13Q_HW_IDX(x) ((x) & (~BITS_HI13Q_HW_IDX))
- #define BIT_GET_HI13Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI13Q_HW_IDX) & BIT_MASK_HI13Q_HW_IDX)
- #define BIT_SET_HI13Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI13Q_HW_IDX(x) | BIT_HI13Q_HW_IDX(v))
- #define BIT_SHIFT_HI13Q_HOST_IDX 0
- #define BIT_MASK_HI13Q_HOST_IDX 0xfff
- #define BIT_HI13Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI13Q_HOST_IDX) << BIT_SHIFT_HI13Q_HOST_IDX)
- #define BITS_HI13Q_HOST_IDX \
- (BIT_MASK_HI13Q_HOST_IDX << BIT_SHIFT_HI13Q_HOST_IDX)
- #define BIT_CLEAR_HI13Q_HOST_IDX(x) ((x) & (~BITS_HI13Q_HOST_IDX))
- #define BIT_GET_HI13Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI13Q_HOST_IDX) & BIT_MASK_HI13Q_HOST_IDX)
- #define BIT_SET_HI13Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI13Q_HOST_IDX(x) | BIT_HI13Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH6_TXBD_DESA_H (Offset 0x136C) */
- #define BIT_SHIFT_ACH6_TXBD_DESA_H 0
- #define BIT_MASK_ACH6_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH6_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH6_TXBD_DESA_H) << BIT_SHIFT_ACH6_TXBD_DESA_H)
- #define BITS_ACH6_TXBD_DESA_H \
- (BIT_MASK_ACH6_TXBD_DESA_H << BIT_SHIFT_ACH6_TXBD_DESA_H)
- #define BIT_CLEAR_ACH6_TXBD_DESA_H(x) ((x) & (~BITS_ACH6_TXBD_DESA_H))
- #define BIT_GET_ACH6_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH6_TXBD_DESA_H) & BIT_MASK_ACH6_TXBD_DESA_H)
- #define BIT_SET_ACH6_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH6_TXBD_DESA_H(x) | BIT_ACH6_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI14Q_TXBD_IDX (Offset 0x1370) */
- #define BIT_SHIFT_HI14Q_HW_IDX 16
- #define BIT_MASK_HI14Q_HW_IDX 0xfff
- #define BIT_HI14Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI14Q_HW_IDX) << BIT_SHIFT_HI14Q_HW_IDX)
- #define BITS_HI14Q_HW_IDX (BIT_MASK_HI14Q_HW_IDX << BIT_SHIFT_HI14Q_HW_IDX)
- #define BIT_CLEAR_HI14Q_HW_IDX(x) ((x) & (~BITS_HI14Q_HW_IDX))
- #define BIT_GET_HI14Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI14Q_HW_IDX) & BIT_MASK_HI14Q_HW_IDX)
- #define BIT_SET_HI14Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI14Q_HW_IDX(x) | BIT_HI14Q_HW_IDX(v))
- #define BIT_SHIFT_HI14Q_HOST_IDX 0
- #define BIT_MASK_HI14Q_HOST_IDX 0xfff
- #define BIT_HI14Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI14Q_HOST_IDX) << BIT_SHIFT_HI14Q_HOST_IDX)
- #define BITS_HI14Q_HOST_IDX \
- (BIT_MASK_HI14Q_HOST_IDX << BIT_SHIFT_HI14Q_HOST_IDX)
- #define BIT_CLEAR_HI14Q_HOST_IDX(x) ((x) & (~BITS_HI14Q_HOST_IDX))
- #define BIT_GET_HI14Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI14Q_HOST_IDX) & BIT_MASK_HI14Q_HOST_IDX)
- #define BIT_SET_HI14Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI14Q_HOST_IDX(x) | BIT_HI14Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH7_TXBD_DESA_L (Offset 0x1370) */
- #define BIT_SHIFT_ACH7_TXBD_DESA_L 0
- #define BIT_MASK_ACH7_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH7_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH7_TXBD_DESA_L) << BIT_SHIFT_ACH7_TXBD_DESA_L)
- #define BITS_ACH7_TXBD_DESA_L \
- (BIT_MASK_ACH7_TXBD_DESA_L << BIT_SHIFT_ACH7_TXBD_DESA_L)
- #define BIT_CLEAR_ACH7_TXBD_DESA_L(x) ((x) & (~BITS_ACH7_TXBD_DESA_L))
- #define BIT_GET_ACH7_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH7_TXBD_DESA_L) & BIT_MASK_ACH7_TXBD_DESA_L)
- #define BIT_SET_ACH7_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH7_TXBD_DESA_L(x) | BIT_ACH7_TXBD_DESA_L(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI15Q_TXBD_IDX (Offset 0x1374) */
- #define BIT_SHIFT_HI15Q_HW_IDX 16
- #define BIT_MASK_HI15Q_HW_IDX 0xfff
- #define BIT_HI15Q_HW_IDX(x) \
- (((x) & BIT_MASK_HI15Q_HW_IDX) << BIT_SHIFT_HI15Q_HW_IDX)
- #define BITS_HI15Q_HW_IDX (BIT_MASK_HI15Q_HW_IDX << BIT_SHIFT_HI15Q_HW_IDX)
- #define BIT_CLEAR_HI15Q_HW_IDX(x) ((x) & (~BITS_HI15Q_HW_IDX))
- #define BIT_GET_HI15Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_HI15Q_HW_IDX) & BIT_MASK_HI15Q_HW_IDX)
- #define BIT_SET_HI15Q_HW_IDX(x, v) \
- (BIT_CLEAR_HI15Q_HW_IDX(x) | BIT_HI15Q_HW_IDX(v))
- #define BIT_SHIFT_HI15Q_HOST_IDX 0
- #define BIT_MASK_HI15Q_HOST_IDX 0xfff
- #define BIT_HI15Q_HOST_IDX(x) \
- (((x) & BIT_MASK_HI15Q_HOST_IDX) << BIT_SHIFT_HI15Q_HOST_IDX)
- #define BITS_HI15Q_HOST_IDX \
- (BIT_MASK_HI15Q_HOST_IDX << BIT_SHIFT_HI15Q_HOST_IDX)
- #define BIT_CLEAR_HI15Q_HOST_IDX(x) ((x) & (~BITS_HI15Q_HOST_IDX))
- #define BIT_GET_HI15Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_HI15Q_HOST_IDX) & BIT_MASK_HI15Q_HOST_IDX)
- #define BIT_SET_HI15Q_HOST_IDX(x, v) \
- (BIT_CLEAR_HI15Q_HOST_IDX(x) | BIT_HI15Q_HOST_IDX(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH7_TXBD_DESA_H (Offset 0x1374) */
- #define BIT_SHIFT_ACH7_TXBD_DESA_H 0
- #define BIT_MASK_ACH7_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH7_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH7_TXBD_DESA_H) << BIT_SHIFT_ACH7_TXBD_DESA_H)
- #define BITS_ACH7_TXBD_DESA_H \
- (BIT_MASK_ACH7_TXBD_DESA_H << BIT_SHIFT_ACH7_TXBD_DESA_H)
- #define BIT_CLEAR_ACH7_TXBD_DESA_H(x) ((x) & (~BITS_ACH7_TXBD_DESA_H))
- #define BIT_GET_ACH7_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH7_TXBD_DESA_H) & BIT_MASK_ACH7_TXBD_DESA_H)
- #define BIT_SET_ACH7_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH7_TXBD_DESA_H(x) | BIT_ACH7_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI8Q_TXBD_DESA (Offset 0x1378) */
- #define BIT_SHIFT_HI8Q_TXBD_DESA 0
- #define BIT_MASK_HI8Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI8Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI8Q_TXBD_DESA) << BIT_SHIFT_HI8Q_TXBD_DESA)
- #define BITS_HI8Q_TXBD_DESA \
- (BIT_MASK_HI8Q_TXBD_DESA << BIT_SHIFT_HI8Q_TXBD_DESA)
- #define BIT_CLEAR_HI8Q_TXBD_DESA(x) ((x) & (~BITS_HI8Q_TXBD_DESA))
- #define BIT_GET_HI8Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI8Q_TXBD_DESA) & BIT_MASK_HI8Q_TXBD_DESA)
- #define BIT_SET_HI8Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI8Q_TXBD_DESA(x) | BIT_HI8Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH8_TXBD_DESA_L (Offset 0x1378) */
- #define BIT_SHIFT_ACH8_TXBD_DESA_L 0
- #define BIT_MASK_ACH8_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH8_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH8_TXBD_DESA_L) << BIT_SHIFT_ACH8_TXBD_DESA_L)
- #define BITS_ACH8_TXBD_DESA_L \
- (BIT_MASK_ACH8_TXBD_DESA_L << BIT_SHIFT_ACH8_TXBD_DESA_L)
- #define BIT_CLEAR_ACH8_TXBD_DESA_L(x) ((x) & (~BITS_ACH8_TXBD_DESA_L))
- #define BIT_GET_ACH8_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH8_TXBD_DESA_L) & BIT_MASK_ACH8_TXBD_DESA_L)
- #define BIT_SET_ACH8_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH8_TXBD_DESA_L(x) | BIT_ACH8_TXBD_DESA_L(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CHNL_DMA_CFG_V1 (Offset 0x137C) */
- #define BIT_TXHCI_EN_V1 BIT(26)
- #define BIT_TXHCI_IDLE_V1 BIT(25)
- #define BIT_DMA_PRI_EN_V1 BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH8_TXBD_DESA_H (Offset 0x137C) */
- #define BIT_SHIFT_ACH8_TXBD_DESA_H 0
- #define BIT_MASK_ACH8_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH8_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH8_TXBD_DESA_H) << BIT_SHIFT_ACH8_TXBD_DESA_H)
- #define BITS_ACH8_TXBD_DESA_H \
- (BIT_MASK_ACH8_TXBD_DESA_H << BIT_SHIFT_ACH8_TXBD_DESA_H)
- #define BIT_CLEAR_ACH8_TXBD_DESA_H(x) ((x) & (~BITS_ACH8_TXBD_DESA_H))
- #define BIT_GET_ACH8_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH8_TXBD_DESA_H) & BIT_MASK_ACH8_TXBD_DESA_H)
- #define BIT_SET_ACH8_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH8_TXBD_DESA_H(x) | BIT_ACH8_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI9Q_TXBD_DESA (Offset 0x1380) */
- #define BIT_SHIFT_HI9Q_TXBD_DESA 0
- #define BIT_MASK_HI9Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI9Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI9Q_TXBD_DESA) << BIT_SHIFT_HI9Q_TXBD_DESA)
- #define BITS_HI9Q_TXBD_DESA \
- (BIT_MASK_HI9Q_TXBD_DESA << BIT_SHIFT_HI9Q_TXBD_DESA)
- #define BIT_CLEAR_HI9Q_TXBD_DESA(x) ((x) & (~BITS_HI9Q_TXBD_DESA))
- #define BIT_GET_HI9Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI9Q_TXBD_DESA) & BIT_MASK_HI9Q_TXBD_DESA)
- #define BIT_SET_HI9Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI9Q_TXBD_DESA(x) | BIT_HI9Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH9_TXBD_DESA_L (Offset 0x1380) */
- #define BIT_SHIFT_ACH9_TXBD_DESA_L 0
- #define BIT_MASK_ACH9_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH9_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH9_TXBD_DESA_L) << BIT_SHIFT_ACH9_TXBD_DESA_L)
- #define BITS_ACH9_TXBD_DESA_L \
- (BIT_MASK_ACH9_TXBD_DESA_L << BIT_SHIFT_ACH9_TXBD_DESA_L)
- #define BIT_CLEAR_ACH9_TXBD_DESA_L(x) ((x) & (~BITS_ACH9_TXBD_DESA_L))
- #define BIT_GET_ACH9_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH9_TXBD_DESA_L) & BIT_MASK_ACH9_TXBD_DESA_L)
- #define BIT_SET_ACH9_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH9_TXBD_DESA_L(x) | BIT_ACH9_TXBD_DESA_L(v))
- /* 2 REG_ACH9_TXBD_DESA_H (Offset 0x1384) */
- #define BIT_SHIFT_ACH9_TXBD_DESA_H 0
- #define BIT_MASK_ACH9_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH9_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH9_TXBD_DESA_H) << BIT_SHIFT_ACH9_TXBD_DESA_H)
- #define BITS_ACH9_TXBD_DESA_H \
- (BIT_MASK_ACH9_TXBD_DESA_H << BIT_SHIFT_ACH9_TXBD_DESA_H)
- #define BIT_CLEAR_ACH9_TXBD_DESA_H(x) ((x) & (~BITS_ACH9_TXBD_DESA_H))
- #define BIT_GET_ACH9_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH9_TXBD_DESA_H) & BIT_MASK_ACH9_TXBD_DESA_H)
- #define BIT_SET_ACH9_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH9_TXBD_DESA_H(x) | BIT_ACH9_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI10Q_TXBD_DESA (Offset 0x1388) */
- #define BIT_SHIFT_HI10Q_TXBD_DESA 0
- #define BIT_MASK_HI10Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI10Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI10Q_TXBD_DESA) << BIT_SHIFT_HI10Q_TXBD_DESA)
- #define BITS_HI10Q_TXBD_DESA \
- (BIT_MASK_HI10Q_TXBD_DESA << BIT_SHIFT_HI10Q_TXBD_DESA)
- #define BIT_CLEAR_HI10Q_TXBD_DESA(x) ((x) & (~BITS_HI10Q_TXBD_DESA))
- #define BIT_GET_HI10Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI10Q_TXBD_DESA) & BIT_MASK_HI10Q_TXBD_DESA)
- #define BIT_SET_HI10Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI10Q_TXBD_DESA(x) | BIT_HI10Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH10_TXBD_DESA_L (Offset 0x1388) */
- #define BIT_SHIFT_ACH10_TXBD_DESA_L 0
- #define BIT_MASK_ACH10_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH10_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH10_TXBD_DESA_L) << BIT_SHIFT_ACH10_TXBD_DESA_L)
- #define BITS_ACH10_TXBD_DESA_L \
- (BIT_MASK_ACH10_TXBD_DESA_L << BIT_SHIFT_ACH10_TXBD_DESA_L)
- #define BIT_CLEAR_ACH10_TXBD_DESA_L(x) ((x) & (~BITS_ACH10_TXBD_DESA_L))
- #define BIT_GET_ACH10_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH10_TXBD_DESA_L) & BIT_MASK_ACH10_TXBD_DESA_L)
- #define BIT_SET_ACH10_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH10_TXBD_DESA_L(x) | BIT_ACH10_TXBD_DESA_L(v))
- /* 2 REG_ACH10_TXBD_DESA_H (Offset 0x138C) */
- #define BIT_SHIFT_ACH10_TXBD_DESA_H 0
- #define BIT_MASK_ACH10_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH10_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH10_TXBD_DESA_H) << BIT_SHIFT_ACH10_TXBD_DESA_H)
- #define BITS_ACH10_TXBD_DESA_H \
- (BIT_MASK_ACH10_TXBD_DESA_H << BIT_SHIFT_ACH10_TXBD_DESA_H)
- #define BIT_CLEAR_ACH10_TXBD_DESA_H(x) ((x) & (~BITS_ACH10_TXBD_DESA_H))
- #define BIT_GET_ACH10_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH10_TXBD_DESA_H) & BIT_MASK_ACH10_TXBD_DESA_H)
- #define BIT_SET_ACH10_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH10_TXBD_DESA_H(x) | BIT_ACH10_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI11Q_TXBD_DESA (Offset 0x1390) */
- #define BIT_SHIFT_HI11Q_TXBD_DESA 0
- #define BIT_MASK_HI11Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI11Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI11Q_TXBD_DESA) << BIT_SHIFT_HI11Q_TXBD_DESA)
- #define BITS_HI11Q_TXBD_DESA \
- (BIT_MASK_HI11Q_TXBD_DESA << BIT_SHIFT_HI11Q_TXBD_DESA)
- #define BIT_CLEAR_HI11Q_TXBD_DESA(x) ((x) & (~BITS_HI11Q_TXBD_DESA))
- #define BIT_GET_HI11Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI11Q_TXBD_DESA) & BIT_MASK_HI11Q_TXBD_DESA)
- #define BIT_SET_HI11Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI11Q_TXBD_DESA(x) | BIT_HI11Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH11_TXBD_DESA_L (Offset 0x1390) */
- #define BIT_SHIFT_ACH11_TXBD_DESA_L 0
- #define BIT_MASK_ACH11_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH11_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH11_TXBD_DESA_L) << BIT_SHIFT_ACH11_TXBD_DESA_L)
- #define BITS_ACH11_TXBD_DESA_L \
- (BIT_MASK_ACH11_TXBD_DESA_L << BIT_SHIFT_ACH11_TXBD_DESA_L)
- #define BIT_CLEAR_ACH11_TXBD_DESA_L(x) ((x) & (~BITS_ACH11_TXBD_DESA_L))
- #define BIT_GET_ACH11_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH11_TXBD_DESA_L) & BIT_MASK_ACH11_TXBD_DESA_L)
- #define BIT_SET_ACH11_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH11_TXBD_DESA_L(x) | BIT_ACH11_TXBD_DESA_L(v))
- /* 2 REG_ACH11_TXBD_DESA_H (Offset 0x1394) */
- #define BIT_SHIFT_ACH11_TXBD_DESA_H 0
- #define BIT_MASK_ACH11_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH11_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH11_TXBD_DESA_H) << BIT_SHIFT_ACH11_TXBD_DESA_H)
- #define BITS_ACH11_TXBD_DESA_H \
- (BIT_MASK_ACH11_TXBD_DESA_H << BIT_SHIFT_ACH11_TXBD_DESA_H)
- #define BIT_CLEAR_ACH11_TXBD_DESA_H(x) ((x) & (~BITS_ACH11_TXBD_DESA_H))
- #define BIT_GET_ACH11_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH11_TXBD_DESA_H) & BIT_MASK_ACH11_TXBD_DESA_H)
- #define BIT_SET_ACH11_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH11_TXBD_DESA_H(x) | BIT_ACH11_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI12Q_TXBD_DESA (Offset 0x1398) */
- #define BIT_SHIFT_HI12Q_TXBD_DESA 0
- #define BIT_MASK_HI12Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI12Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI12Q_TXBD_DESA) << BIT_SHIFT_HI12Q_TXBD_DESA)
- #define BITS_HI12Q_TXBD_DESA \
- (BIT_MASK_HI12Q_TXBD_DESA << BIT_SHIFT_HI12Q_TXBD_DESA)
- #define BIT_CLEAR_HI12Q_TXBD_DESA(x) ((x) & (~BITS_HI12Q_TXBD_DESA))
- #define BIT_GET_HI12Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI12Q_TXBD_DESA) & BIT_MASK_HI12Q_TXBD_DESA)
- #define BIT_SET_HI12Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI12Q_TXBD_DESA(x) | BIT_HI12Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH12_TXBD_DESA_L (Offset 0x1398) */
- #define BIT_SHIFT_ACH12_TXBD_DESA_L 0
- #define BIT_MASK_ACH12_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH12_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH12_TXBD_DESA_L) << BIT_SHIFT_ACH12_TXBD_DESA_L)
- #define BITS_ACH12_TXBD_DESA_L \
- (BIT_MASK_ACH12_TXBD_DESA_L << BIT_SHIFT_ACH12_TXBD_DESA_L)
- #define BIT_CLEAR_ACH12_TXBD_DESA_L(x) ((x) & (~BITS_ACH12_TXBD_DESA_L))
- #define BIT_GET_ACH12_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH12_TXBD_DESA_L) & BIT_MASK_ACH12_TXBD_DESA_L)
- #define BIT_SET_ACH12_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH12_TXBD_DESA_L(x) | BIT_ACH12_TXBD_DESA_L(v))
- /* 2 REG_ACH12_TXBD_DESA_H (Offset 0x139C) */
- #define BIT_SHIFT_ACH12_TXBD_DESA_H 0
- #define BIT_MASK_ACH12_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH12_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH12_TXBD_DESA_H) << BIT_SHIFT_ACH12_TXBD_DESA_H)
- #define BITS_ACH12_TXBD_DESA_H \
- (BIT_MASK_ACH12_TXBD_DESA_H << BIT_SHIFT_ACH12_TXBD_DESA_H)
- #define BIT_CLEAR_ACH12_TXBD_DESA_H(x) ((x) & (~BITS_ACH12_TXBD_DESA_H))
- #define BIT_GET_ACH12_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH12_TXBD_DESA_H) & BIT_MASK_ACH12_TXBD_DESA_H)
- #define BIT_SET_ACH12_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH12_TXBD_DESA_H(x) | BIT_ACH12_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI13Q_TXBD_DESA (Offset 0x13A0) */
- #define BIT_SHIFT_HI13Q_TXBD_DESA 0
- #define BIT_MASK_HI13Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI13Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI13Q_TXBD_DESA) << BIT_SHIFT_HI13Q_TXBD_DESA)
- #define BITS_HI13Q_TXBD_DESA \
- (BIT_MASK_HI13Q_TXBD_DESA << BIT_SHIFT_HI13Q_TXBD_DESA)
- #define BIT_CLEAR_HI13Q_TXBD_DESA(x) ((x) & (~BITS_HI13Q_TXBD_DESA))
- #define BIT_GET_HI13Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI13Q_TXBD_DESA) & BIT_MASK_HI13Q_TXBD_DESA)
- #define BIT_SET_HI13Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI13Q_TXBD_DESA(x) | BIT_HI13Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH13_TXBD_DESA_L (Offset 0x13A0) */
- #define BIT_SHIFT_ACH13_TXBD_DESA_L 0
- #define BIT_MASK_ACH13_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH13_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH13_TXBD_DESA_L) << BIT_SHIFT_ACH13_TXBD_DESA_L)
- #define BITS_ACH13_TXBD_DESA_L \
- (BIT_MASK_ACH13_TXBD_DESA_L << BIT_SHIFT_ACH13_TXBD_DESA_L)
- #define BIT_CLEAR_ACH13_TXBD_DESA_L(x) ((x) & (~BITS_ACH13_TXBD_DESA_L))
- #define BIT_GET_ACH13_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH13_TXBD_DESA_L) & BIT_MASK_ACH13_TXBD_DESA_L)
- #define BIT_SET_ACH13_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH13_TXBD_DESA_L(x) | BIT_ACH13_TXBD_DESA_L(v))
- /* 2 REG_ACH13_TXBD_DESA_H (Offset 0x13A4) */
- #define BIT_SHIFT_ACH13_TXBD_DESA_H 0
- #define BIT_MASK_ACH13_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH13_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH13_TXBD_DESA_H) << BIT_SHIFT_ACH13_TXBD_DESA_H)
- #define BITS_ACH13_TXBD_DESA_H \
- (BIT_MASK_ACH13_TXBD_DESA_H << BIT_SHIFT_ACH13_TXBD_DESA_H)
- #define BIT_CLEAR_ACH13_TXBD_DESA_H(x) ((x) & (~BITS_ACH13_TXBD_DESA_H))
- #define BIT_GET_ACH13_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH13_TXBD_DESA_H) & BIT_MASK_ACH13_TXBD_DESA_H)
- #define BIT_SET_ACH13_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH13_TXBD_DESA_H(x) | BIT_ACH13_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI14Q_TXBD_DESA (Offset 0x13A8) */
- #define BIT_SHIFT_HI14Q_TXBD_DESA 0
- #define BIT_MASK_HI14Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI14Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI14Q_TXBD_DESA) << BIT_SHIFT_HI14Q_TXBD_DESA)
- #define BITS_HI14Q_TXBD_DESA \
- (BIT_MASK_HI14Q_TXBD_DESA << BIT_SHIFT_HI14Q_TXBD_DESA)
- #define BIT_CLEAR_HI14Q_TXBD_DESA(x) ((x) & (~BITS_HI14Q_TXBD_DESA))
- #define BIT_GET_HI14Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI14Q_TXBD_DESA) & BIT_MASK_HI14Q_TXBD_DESA)
- #define BIT_SET_HI14Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI14Q_TXBD_DESA(x) | BIT_HI14Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HI0Q_TXBD_DESA_L (Offset 0x13A8) */
- #define BIT_SHIFT_HI0Q_TXBD_DESA_L 0
- #define BIT_MASK_HI0Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI0Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI0Q_TXBD_DESA_L) << BIT_SHIFT_HI0Q_TXBD_DESA_L)
- #define BITS_HI0Q_TXBD_DESA_L \
- (BIT_MASK_HI0Q_TXBD_DESA_L << BIT_SHIFT_HI0Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI0Q_TXBD_DESA_L(x) ((x) & (~BITS_HI0Q_TXBD_DESA_L))
- #define BIT_GET_HI0Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI0Q_TXBD_DESA_L) & BIT_MASK_HI0Q_TXBD_DESA_L)
- #define BIT_SET_HI0Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI0Q_TXBD_DESA_L(x) | BIT_HI0Q_TXBD_DESA_L(v))
- /* 2 REG_HI0Q_TXBD_DESA_H (Offset 0x13AC) */
- #define BIT_SHIFT_HI0Q_TXBD_DESA_H 0
- #define BIT_MASK_HI0Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI0Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI0Q_TXBD_DESA_H) << BIT_SHIFT_HI0Q_TXBD_DESA_H)
- #define BITS_HI0Q_TXBD_DESA_H \
- (BIT_MASK_HI0Q_TXBD_DESA_H << BIT_SHIFT_HI0Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI0Q_TXBD_DESA_H(x) ((x) & (~BITS_HI0Q_TXBD_DESA_H))
- #define BIT_GET_HI0Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI0Q_TXBD_DESA_H) & BIT_MASK_HI0Q_TXBD_DESA_H)
- #define BIT_SET_HI0Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI0Q_TXBD_DESA_H(x) | BIT_HI0Q_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI15Q_TXBD_DESA (Offset 0x13B0) */
- #define BIT_SHIFT_HI15Q_TXBD_DESA 0
- #define BIT_MASK_HI15Q_TXBD_DESA 0xffffffffffffffffL
- #define BIT_HI15Q_TXBD_DESA(x) \
- (((x) & BIT_MASK_HI15Q_TXBD_DESA) << BIT_SHIFT_HI15Q_TXBD_DESA)
- #define BITS_HI15Q_TXBD_DESA \
- (BIT_MASK_HI15Q_TXBD_DESA << BIT_SHIFT_HI15Q_TXBD_DESA)
- #define BIT_CLEAR_HI15Q_TXBD_DESA(x) ((x) & (~BITS_HI15Q_TXBD_DESA))
- #define BIT_GET_HI15Q_TXBD_DESA(x) \
- (((x) >> BIT_SHIFT_HI15Q_TXBD_DESA) & BIT_MASK_HI15Q_TXBD_DESA)
- #define BIT_SET_HI15Q_TXBD_DESA(x, v) \
- (BIT_CLEAR_HI15Q_TXBD_DESA(x) | BIT_HI15Q_TXBD_DESA(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HI1Q_TXBD_DESA_L (Offset 0x13B0) */
- #define BIT_SHIFT_HI1Q_TXBD_DESA_L 0
- #define BIT_MASK_HI1Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI1Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI1Q_TXBD_DESA_L) << BIT_SHIFT_HI1Q_TXBD_DESA_L)
- #define BITS_HI1Q_TXBD_DESA_L \
- (BIT_MASK_HI1Q_TXBD_DESA_L << BIT_SHIFT_HI1Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI1Q_TXBD_DESA_L(x) ((x) & (~BITS_HI1Q_TXBD_DESA_L))
- #define BIT_GET_HI1Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI1Q_TXBD_DESA_L) & BIT_MASK_HI1Q_TXBD_DESA_L)
- #define BIT_SET_HI1Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI1Q_TXBD_DESA_L(x) | BIT_HI1Q_TXBD_DESA_L(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_HISR0_V1 (Offset 0x13B4) */
- #define BIT_PRE_TX_ERR_INT BIT(31)
- #define BIT_HISR1_IND BIT(11)
- #define BIT_TXDMAOK_CHANNEL15 BIT(7)
- #define BIT_TXDMAOK_CHANNEL14 BIT(6)
- #define BIT_TXDMAOK_CHANNEL3 BIT(5)
- #define BIT_TXDMAOK_CHANNEL2 BIT(4)
- #define BIT_TXDMAOK_CHANNEL1 BIT(3)
- #define BIT_TXDMAOK_CHANNEL0 BIT(2)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HI1Q_TXBD_DESA_H (Offset 0x13B4) */
- #define BIT_SHIFT_HI1Q_TXBD_DESA_H 0
- #define BIT_MASK_HI1Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI1Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI1Q_TXBD_DESA_H) << BIT_SHIFT_HI1Q_TXBD_DESA_H)
- #define BITS_HI1Q_TXBD_DESA_H \
- (BIT_MASK_HI1Q_TXBD_DESA_H << BIT_SHIFT_HI1Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI1Q_TXBD_DESA_H(x) ((x) & (~BITS_HI1Q_TXBD_DESA_H))
- #define BIT_GET_HI1Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI1Q_TXBD_DESA_H) & BIT_MASK_HI1Q_TXBD_DESA_H)
- #define BIT_SET_HI1Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI1Q_TXBD_DESA_H(x) | BIT_HI1Q_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI8Q_TXBD_NUM (Offset 0x13B8) */
- #define BIT_HI8Q_FLAG BIT(14)
- #define BIT_SHIFT_HI8Q_DESC_MODE 12
- #define BIT_MASK_HI8Q_DESC_MODE 0x3
- #define BIT_HI8Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI8Q_DESC_MODE) << BIT_SHIFT_HI8Q_DESC_MODE)
- #define BITS_HI8Q_DESC_MODE \
- (BIT_MASK_HI8Q_DESC_MODE << BIT_SHIFT_HI8Q_DESC_MODE)
- #define BIT_CLEAR_HI8Q_DESC_MODE(x) ((x) & (~BITS_HI8Q_DESC_MODE))
- #define BIT_GET_HI8Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI8Q_DESC_MODE) & BIT_MASK_HI8Q_DESC_MODE)
- #define BIT_SET_HI8Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI8Q_DESC_MODE(x) | BIT_HI8Q_DESC_MODE(v))
- #define BIT_SHIFT_HI8Q_DESC_NUM 0
- #define BIT_MASK_HI8Q_DESC_NUM 0xfff
- #define BIT_HI8Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI8Q_DESC_NUM) << BIT_SHIFT_HI8Q_DESC_NUM)
- #define BITS_HI8Q_DESC_NUM (BIT_MASK_HI8Q_DESC_NUM << BIT_SHIFT_HI8Q_DESC_NUM)
- #define BIT_CLEAR_HI8Q_DESC_NUM(x) ((x) & (~BITS_HI8Q_DESC_NUM))
- #define BIT_GET_HI8Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI8Q_DESC_NUM) & BIT_MASK_HI8Q_DESC_NUM)
- #define BIT_SET_HI8Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI8Q_DESC_NUM(x) | BIT_HI8Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HI2Q_TXBD_DESA_L (Offset 0x13B8) */
- #define BIT_SHIFT_HI2Q_TXBD_DESA_L 0
- #define BIT_MASK_HI2Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI2Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI2Q_TXBD_DESA_L) << BIT_SHIFT_HI2Q_TXBD_DESA_L)
- #define BITS_HI2Q_TXBD_DESA_L \
- (BIT_MASK_HI2Q_TXBD_DESA_L << BIT_SHIFT_HI2Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI2Q_TXBD_DESA_L(x) ((x) & (~BITS_HI2Q_TXBD_DESA_L))
- #define BIT_GET_HI2Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI2Q_TXBD_DESA_L) & BIT_MASK_HI2Q_TXBD_DESA_L)
- #define BIT_SET_HI2Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI2Q_TXBD_DESA_L(x) | BIT_HI2Q_TXBD_DESA_L(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI9Q_TXBD_NUM (Offset 0x13BA) */
- #define BIT_HI9Q_FLAG BIT(14)
- #define BIT_SHIFT_HI9Q_DESC_MODE 12
- #define BIT_MASK_HI9Q_DESC_MODE 0x3
- #define BIT_HI9Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI9Q_DESC_MODE) << BIT_SHIFT_HI9Q_DESC_MODE)
- #define BITS_HI9Q_DESC_MODE \
- (BIT_MASK_HI9Q_DESC_MODE << BIT_SHIFT_HI9Q_DESC_MODE)
- #define BIT_CLEAR_HI9Q_DESC_MODE(x) ((x) & (~BITS_HI9Q_DESC_MODE))
- #define BIT_GET_HI9Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI9Q_DESC_MODE) & BIT_MASK_HI9Q_DESC_MODE)
- #define BIT_SET_HI9Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI9Q_DESC_MODE(x) | BIT_HI9Q_DESC_MODE(v))
- #define BIT_SHIFT_HI9Q_DESC_NUM 0
- #define BIT_MASK_HI9Q_DESC_NUM 0xfff
- #define BIT_HI9Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI9Q_DESC_NUM) << BIT_SHIFT_HI9Q_DESC_NUM)
- #define BITS_HI9Q_DESC_NUM (BIT_MASK_HI9Q_DESC_NUM << BIT_SHIFT_HI9Q_DESC_NUM)
- #define BIT_CLEAR_HI9Q_DESC_NUM(x) ((x) & (~BITS_HI9Q_DESC_NUM))
- #define BIT_GET_HI9Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI9Q_DESC_NUM) & BIT_MASK_HI9Q_DESC_NUM)
- #define BIT_SET_HI9Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI9Q_DESC_NUM(x) | BIT_HI9Q_DESC_NUM(v))
- /* 2 REG_HI10Q_TXBD_NUM (Offset 0x13BC) */
- #define BIT_HI10Q_FLAG BIT(14)
- #define BIT_SHIFT_HI10Q_DESC_MODE 12
- #define BIT_MASK_HI10Q_DESC_MODE 0x3
- #define BIT_HI10Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI10Q_DESC_MODE) << BIT_SHIFT_HI10Q_DESC_MODE)
- #define BITS_HI10Q_DESC_MODE \
- (BIT_MASK_HI10Q_DESC_MODE << BIT_SHIFT_HI10Q_DESC_MODE)
- #define BIT_CLEAR_HI10Q_DESC_MODE(x) ((x) & (~BITS_HI10Q_DESC_MODE))
- #define BIT_GET_HI10Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI10Q_DESC_MODE) & BIT_MASK_HI10Q_DESC_MODE)
- #define BIT_SET_HI10Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI10Q_DESC_MODE(x) | BIT_HI10Q_DESC_MODE(v))
- #define BIT_SHIFT_HI10Q_DESC_NUM 0
- #define BIT_MASK_HI10Q_DESC_NUM 0xfff
- #define BIT_HI10Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI10Q_DESC_NUM) << BIT_SHIFT_HI10Q_DESC_NUM)
- #define BITS_HI10Q_DESC_NUM \
- (BIT_MASK_HI10Q_DESC_NUM << BIT_SHIFT_HI10Q_DESC_NUM)
- #define BIT_CLEAR_HI10Q_DESC_NUM(x) ((x) & (~BITS_HI10Q_DESC_NUM))
- #define BIT_GET_HI10Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI10Q_DESC_NUM) & BIT_MASK_HI10Q_DESC_NUM)
- #define BIT_SET_HI10Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI10Q_DESC_NUM(x) | BIT_HI10Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HI2Q_TXBD_DESA_H (Offset 0x13BC) */
- #define BIT_SHIFT_HI2Q_TXBD_DESA_H 0
- #define BIT_MASK_HI2Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI2Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI2Q_TXBD_DESA_H) << BIT_SHIFT_HI2Q_TXBD_DESA_H)
- #define BITS_HI2Q_TXBD_DESA_H \
- (BIT_MASK_HI2Q_TXBD_DESA_H << BIT_SHIFT_HI2Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI2Q_TXBD_DESA_H(x) ((x) & (~BITS_HI2Q_TXBD_DESA_H))
- #define BIT_GET_HI2Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI2Q_TXBD_DESA_H) & BIT_MASK_HI2Q_TXBD_DESA_H)
- #define BIT_SET_HI2Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI2Q_TXBD_DESA_H(x) | BIT_HI2Q_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI11Q_TXBD_NUM (Offset 0x13BE) */
- #define BIT_HI11Q_FLAG BIT(14)
- #define BIT_SHIFT_HI11Q_DESC_MODE 12
- #define BIT_MASK_HI11Q_DESC_MODE 0x3
- #define BIT_HI11Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI11Q_DESC_MODE) << BIT_SHIFT_HI11Q_DESC_MODE)
- #define BITS_HI11Q_DESC_MODE \
- (BIT_MASK_HI11Q_DESC_MODE << BIT_SHIFT_HI11Q_DESC_MODE)
- #define BIT_CLEAR_HI11Q_DESC_MODE(x) ((x) & (~BITS_HI11Q_DESC_MODE))
- #define BIT_GET_HI11Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI11Q_DESC_MODE) & BIT_MASK_HI11Q_DESC_MODE)
- #define BIT_SET_HI11Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI11Q_DESC_MODE(x) | BIT_HI11Q_DESC_MODE(v))
- #define BIT_SHIFT_HI11Q_DESC_NUM 0
- #define BIT_MASK_HI11Q_DESC_NUM 0xfff
- #define BIT_HI11Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI11Q_DESC_NUM) << BIT_SHIFT_HI11Q_DESC_NUM)
- #define BITS_HI11Q_DESC_NUM \
- (BIT_MASK_HI11Q_DESC_NUM << BIT_SHIFT_HI11Q_DESC_NUM)
- #define BIT_CLEAR_HI11Q_DESC_NUM(x) ((x) & (~BITS_HI11Q_DESC_NUM))
- #define BIT_GET_HI11Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI11Q_DESC_NUM) & BIT_MASK_HI11Q_DESC_NUM)
- #define BIT_SET_HI11Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI11Q_DESC_NUM(x) | BIT_HI11Q_DESC_NUM(v))
- /* 2 REG_HI12Q_TXBD_NUM (Offset 0x13C0) */
- #define BIT_HI12Q_FLAG BIT(14)
- #define BIT_SHIFT_HI12Q_DESC_MODE 12
- #define BIT_MASK_HI12Q_DESC_MODE 0x3
- #define BIT_HI12Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI12Q_DESC_MODE) << BIT_SHIFT_HI12Q_DESC_MODE)
- #define BITS_HI12Q_DESC_MODE \
- (BIT_MASK_HI12Q_DESC_MODE << BIT_SHIFT_HI12Q_DESC_MODE)
- #define BIT_CLEAR_HI12Q_DESC_MODE(x) ((x) & (~BITS_HI12Q_DESC_MODE))
- #define BIT_GET_HI12Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI12Q_DESC_MODE) & BIT_MASK_HI12Q_DESC_MODE)
- #define BIT_SET_HI12Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI12Q_DESC_MODE(x) | BIT_HI12Q_DESC_MODE(v))
- #define BIT_SHIFT_HI12Q_DESC_NUM 0
- #define BIT_MASK_HI12Q_DESC_NUM 0xfff
- #define BIT_HI12Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI12Q_DESC_NUM) << BIT_SHIFT_HI12Q_DESC_NUM)
- #define BITS_HI12Q_DESC_NUM \
- (BIT_MASK_HI12Q_DESC_NUM << BIT_SHIFT_HI12Q_DESC_NUM)
- #define BIT_CLEAR_HI12Q_DESC_NUM(x) ((x) & (~BITS_HI12Q_DESC_NUM))
- #define BIT_GET_HI12Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI12Q_DESC_NUM) & BIT_MASK_HI12Q_DESC_NUM)
- #define BIT_SET_HI12Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI12Q_DESC_NUM(x) | BIT_HI12Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HI3Q_TXBD_DESA_L (Offset 0x13C0) */
- #define BIT_SHIFT_HI3Q_TXBD_DESA_L 0
- #define BIT_MASK_HI3Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI3Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI3Q_TXBD_DESA_L) << BIT_SHIFT_HI3Q_TXBD_DESA_L)
- #define BITS_HI3Q_TXBD_DESA_L \
- (BIT_MASK_HI3Q_TXBD_DESA_L << BIT_SHIFT_HI3Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI3Q_TXBD_DESA_L(x) ((x) & (~BITS_HI3Q_TXBD_DESA_L))
- #define BIT_GET_HI3Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI3Q_TXBD_DESA_L) & BIT_MASK_HI3Q_TXBD_DESA_L)
- #define BIT_SET_HI3Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI3Q_TXBD_DESA_L(x) | BIT_HI3Q_TXBD_DESA_L(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI13Q_TXBD_NUM (Offset 0x13C2) */
- #define BIT_HI13Q_FLAG BIT(14)
- #define BIT_SHIFT_HI13Q_DESC_MODE 12
- #define BIT_MASK_HI13Q_DESC_MODE 0x3
- #define BIT_HI13Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI13Q_DESC_MODE) << BIT_SHIFT_HI13Q_DESC_MODE)
- #define BITS_HI13Q_DESC_MODE \
- (BIT_MASK_HI13Q_DESC_MODE << BIT_SHIFT_HI13Q_DESC_MODE)
- #define BIT_CLEAR_HI13Q_DESC_MODE(x) ((x) & (~BITS_HI13Q_DESC_MODE))
- #define BIT_GET_HI13Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI13Q_DESC_MODE) & BIT_MASK_HI13Q_DESC_MODE)
- #define BIT_SET_HI13Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI13Q_DESC_MODE(x) | BIT_HI13Q_DESC_MODE(v))
- #define BIT_SHIFT_HI13Q_DESC_NUM 0
- #define BIT_MASK_HI13Q_DESC_NUM 0xfff
- #define BIT_HI13Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI13Q_DESC_NUM) << BIT_SHIFT_HI13Q_DESC_NUM)
- #define BITS_HI13Q_DESC_NUM \
- (BIT_MASK_HI13Q_DESC_NUM << BIT_SHIFT_HI13Q_DESC_NUM)
- #define BIT_CLEAR_HI13Q_DESC_NUM(x) ((x) & (~BITS_HI13Q_DESC_NUM))
- #define BIT_GET_HI13Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI13Q_DESC_NUM) & BIT_MASK_HI13Q_DESC_NUM)
- #define BIT_SET_HI13Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI13Q_DESC_NUM(x) | BIT_HI13Q_DESC_NUM(v))
- /* 2 REG_HI14Q_TXBD_NUM (Offset 0x13C4) */
- #define BIT_HI14Q_FLAG BIT(14)
- #define BIT_SHIFT_HI14Q_DESC_MODE 12
- #define BIT_MASK_HI14Q_DESC_MODE 0x3
- #define BIT_HI14Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI14Q_DESC_MODE) << BIT_SHIFT_HI14Q_DESC_MODE)
- #define BITS_HI14Q_DESC_MODE \
- (BIT_MASK_HI14Q_DESC_MODE << BIT_SHIFT_HI14Q_DESC_MODE)
- #define BIT_CLEAR_HI14Q_DESC_MODE(x) ((x) & (~BITS_HI14Q_DESC_MODE))
- #define BIT_GET_HI14Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI14Q_DESC_MODE) & BIT_MASK_HI14Q_DESC_MODE)
- #define BIT_SET_HI14Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI14Q_DESC_MODE(x) | BIT_HI14Q_DESC_MODE(v))
- #define BIT_SHIFT_HI14Q_DESC_NUM 0
- #define BIT_MASK_HI14Q_DESC_NUM 0xfff
- #define BIT_HI14Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI14Q_DESC_NUM) << BIT_SHIFT_HI14Q_DESC_NUM)
- #define BITS_HI14Q_DESC_NUM \
- (BIT_MASK_HI14Q_DESC_NUM << BIT_SHIFT_HI14Q_DESC_NUM)
- #define BIT_CLEAR_HI14Q_DESC_NUM(x) ((x) & (~BITS_HI14Q_DESC_NUM))
- #define BIT_GET_HI14Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI14Q_DESC_NUM) & BIT_MASK_HI14Q_DESC_NUM)
- #define BIT_SET_HI14Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI14Q_DESC_NUM(x) | BIT_HI14Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HI3Q_TXBD_DESA_H (Offset 0x13C4) */
- #define BIT_SHIFT_HI3Q_TXBD_DESA_H 0
- #define BIT_MASK_HI3Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI3Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI3Q_TXBD_DESA_H) << BIT_SHIFT_HI3Q_TXBD_DESA_H)
- #define BITS_HI3Q_TXBD_DESA_H \
- (BIT_MASK_HI3Q_TXBD_DESA_H << BIT_SHIFT_HI3Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI3Q_TXBD_DESA_H(x) ((x) & (~BITS_HI3Q_TXBD_DESA_H))
- #define BIT_GET_HI3Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI3Q_TXBD_DESA_H) & BIT_MASK_HI3Q_TXBD_DESA_H)
- #define BIT_SET_HI3Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI3Q_TXBD_DESA_H(x) | BIT_HI3Q_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_HI15Q_TXBD_NUM (Offset 0x13C6) */
- #define BIT_HI15Q_FLAG BIT(14)
- #define BIT_SHIFT_HI15Q_DESC_MODE 12
- #define BIT_MASK_HI15Q_DESC_MODE 0x3
- #define BIT_HI15Q_DESC_MODE(x) \
- (((x) & BIT_MASK_HI15Q_DESC_MODE) << BIT_SHIFT_HI15Q_DESC_MODE)
- #define BITS_HI15Q_DESC_MODE \
- (BIT_MASK_HI15Q_DESC_MODE << BIT_SHIFT_HI15Q_DESC_MODE)
- #define BIT_CLEAR_HI15Q_DESC_MODE(x) ((x) & (~BITS_HI15Q_DESC_MODE))
- #define BIT_GET_HI15Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_HI15Q_DESC_MODE) & BIT_MASK_HI15Q_DESC_MODE)
- #define BIT_SET_HI15Q_DESC_MODE(x, v) \
- (BIT_CLEAR_HI15Q_DESC_MODE(x) | BIT_HI15Q_DESC_MODE(v))
- #define BIT_SHIFT_HI15Q_DESC_NUM 0
- #define BIT_MASK_HI15Q_DESC_NUM 0xfff
- #define BIT_HI15Q_DESC_NUM(x) \
- (((x) & BIT_MASK_HI15Q_DESC_NUM) << BIT_SHIFT_HI15Q_DESC_NUM)
- #define BITS_HI15Q_DESC_NUM \
- (BIT_MASK_HI15Q_DESC_NUM << BIT_SHIFT_HI15Q_DESC_NUM)
- #define BIT_CLEAR_HI15Q_DESC_NUM(x) ((x) & (~BITS_HI15Q_DESC_NUM))
- #define BIT_GET_HI15Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_HI15Q_DESC_NUM) & BIT_MASK_HI15Q_DESC_NUM)
- #define BIT_SET_HI15Q_DESC_NUM(x, v) \
- (BIT_CLEAR_HI15Q_DESC_NUM(x) | BIT_HI15Q_DESC_NUM(v))
- /* 2 REG_HIQ_DMA_STOP (Offset 0x13C8) */
- #define BIT_STOP_HI15Q BIT(7)
- #define BIT_STOP_HI14Q BIT(6)
- #define BIT_STOP_HI13Q BIT(5)
- #define BIT_STOP_HI12Q BIT(4)
- #define BIT_STOP_HI11Q BIT(3)
- #define BIT_STOP_HI10Q BIT(2)
- #define BIT_STOP_HI9Q BIT(1)
- #define BIT_STOP_HI8Q BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HI4Q_TXBD_DESA_L (Offset 0x13C8) */
- #define BIT_SHIFT_HI4Q_TXBD_DESA_L 0
- #define BIT_MASK_HI4Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI4Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI4Q_TXBD_DESA_L) << BIT_SHIFT_HI4Q_TXBD_DESA_L)
- #define BITS_HI4Q_TXBD_DESA_L \
- (BIT_MASK_HI4Q_TXBD_DESA_L << BIT_SHIFT_HI4Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI4Q_TXBD_DESA_L(x) ((x) & (~BITS_HI4Q_TXBD_DESA_L))
- #define BIT_GET_HI4Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI4Q_TXBD_DESA_L) & BIT_MASK_HI4Q_TXBD_DESA_L)
- #define BIT_SET_HI4Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI4Q_TXBD_DESA_L(x) | BIT_HI4Q_TXBD_DESA_L(v))
- /* 2 REG_HI4Q_TXBD_DESA_H (Offset 0x13CC) */
- #define BIT_SHIFT_HI4Q_TXBD_DESA_H 0
- #define BIT_MASK_HI4Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI4Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI4Q_TXBD_DESA_H) << BIT_SHIFT_HI4Q_TXBD_DESA_H)
- #define BITS_HI4Q_TXBD_DESA_H \
- (BIT_MASK_HI4Q_TXBD_DESA_H << BIT_SHIFT_HI4Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI4Q_TXBD_DESA_H(x) ((x) & (~BITS_HI4Q_TXBD_DESA_H))
- #define BIT_GET_HI4Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI4Q_TXBD_DESA_H) & BIT_MASK_HI4Q_TXBD_DESA_H)
- #define BIT_SET_HI4Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI4Q_TXBD_DESA_H(x) | BIT_HI4Q_TXBD_DESA_H(v))
- /* 2 REG_HI5Q_TXBD_DESA_L (Offset 0x13D0) */
- #define BIT_SHIFT_HI5Q_TXBD_DESA_L 0
- #define BIT_MASK_HI5Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI5Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI5Q_TXBD_DESA_L) << BIT_SHIFT_HI5Q_TXBD_DESA_L)
- #define BITS_HI5Q_TXBD_DESA_L \
- (BIT_MASK_HI5Q_TXBD_DESA_L << BIT_SHIFT_HI5Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI5Q_TXBD_DESA_L(x) ((x) & (~BITS_HI5Q_TXBD_DESA_L))
- #define BIT_GET_HI5Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI5Q_TXBD_DESA_L) & BIT_MASK_HI5Q_TXBD_DESA_L)
- #define BIT_SET_HI5Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI5Q_TXBD_DESA_L(x) | BIT_HI5Q_TXBD_DESA_L(v))
- /* 2 REG_HI5Q_TXBD_DESA_H (Offset 0x13D4) */
- #define BIT_SHIFT_HI5Q_TXBD_DESA_H 0
- #define BIT_MASK_HI5Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI5Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI5Q_TXBD_DESA_H) << BIT_SHIFT_HI5Q_TXBD_DESA_H)
- #define BITS_HI5Q_TXBD_DESA_H \
- (BIT_MASK_HI5Q_TXBD_DESA_H << BIT_SHIFT_HI5Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI5Q_TXBD_DESA_H(x) ((x) & (~BITS_HI5Q_TXBD_DESA_H))
- #define BIT_GET_HI5Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI5Q_TXBD_DESA_H) & BIT_MASK_HI5Q_TXBD_DESA_H)
- #define BIT_SET_HI5Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI5Q_TXBD_DESA_H(x) | BIT_HI5Q_TXBD_DESA_H(v))
- /* 2 REG_HI6Q_TXBD_DESA_L (Offset 0x13D8) */
- #define BIT_SHIFT_HI6Q_TXBD_DESA_L 0
- #define BIT_MASK_HI6Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI6Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI6Q_TXBD_DESA_L) << BIT_SHIFT_HI6Q_TXBD_DESA_L)
- #define BITS_HI6Q_TXBD_DESA_L \
- (BIT_MASK_HI6Q_TXBD_DESA_L << BIT_SHIFT_HI6Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI6Q_TXBD_DESA_L(x) ((x) & (~BITS_HI6Q_TXBD_DESA_L))
- #define BIT_GET_HI6Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI6Q_TXBD_DESA_L) & BIT_MASK_HI6Q_TXBD_DESA_L)
- #define BIT_SET_HI6Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI6Q_TXBD_DESA_L(x) | BIT_HI6Q_TXBD_DESA_L(v))
- /* 2 REG_HI6Q_TXBD_DESA_H (Offset 0x13DC) */
- #define BIT_SHIFT_HI6Q_TXBD_DESA_H 0
- #define BIT_MASK_HI6Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI6Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI6Q_TXBD_DESA_H) << BIT_SHIFT_HI6Q_TXBD_DESA_H)
- #define BITS_HI6Q_TXBD_DESA_H \
- (BIT_MASK_HI6Q_TXBD_DESA_H << BIT_SHIFT_HI6Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI6Q_TXBD_DESA_H(x) ((x) & (~BITS_HI6Q_TXBD_DESA_H))
- #define BIT_GET_HI6Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI6Q_TXBD_DESA_H) & BIT_MASK_HI6Q_TXBD_DESA_H)
- #define BIT_SET_HI6Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI6Q_TXBD_DESA_H(x) | BIT_HI6Q_TXBD_DESA_H(v))
- /* 2 REG_HI7Q_TXBD_DESA_L (Offset 0x13E0) */
- #define BIT_SHIFT_HI7Q_TXBD_DESA_L 0
- #define BIT_MASK_HI7Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI7Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI7Q_TXBD_DESA_L) << BIT_SHIFT_HI7Q_TXBD_DESA_L)
- #define BITS_HI7Q_TXBD_DESA_L \
- (BIT_MASK_HI7Q_TXBD_DESA_L << BIT_SHIFT_HI7Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI7Q_TXBD_DESA_L(x) ((x) & (~BITS_HI7Q_TXBD_DESA_L))
- #define BIT_GET_HI7Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI7Q_TXBD_DESA_L) & BIT_MASK_HI7Q_TXBD_DESA_L)
- #define BIT_SET_HI7Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI7Q_TXBD_DESA_L(x) | BIT_HI7Q_TXBD_DESA_L(v))
- /* 2 REG_HI7Q_TXBD_DESA_H (Offset 0x13E4) */
- #define BIT_SHIFT_HI7Q_TXBD_DESA_H 0
- #define BIT_MASK_HI7Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI7Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI7Q_TXBD_DESA_H) << BIT_SHIFT_HI7Q_TXBD_DESA_H)
- #define BITS_HI7Q_TXBD_DESA_H \
- (BIT_MASK_HI7Q_TXBD_DESA_H << BIT_SHIFT_HI7Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI7Q_TXBD_DESA_H(x) ((x) & (~BITS_HI7Q_TXBD_DESA_H))
- #define BIT_GET_HI7Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI7Q_TXBD_DESA_H) & BIT_MASK_HI7Q_TXBD_DESA_H)
- #define BIT_SET_HI7Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI7Q_TXBD_DESA_H(x) | BIT_HI7Q_TXBD_DESA_H(v))
- /* 2 REG_ACH8_ACH9_TXBD_NUM (Offset 0x13E8) */
- #define BIT_PCIE_ACH9_FLAG BIT(30)
- #define BIT_SHIFT_ACH9_DESC_MODE 28
- #define BIT_MASK_ACH9_DESC_MODE 0x3
- #define BIT_ACH9_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH9_DESC_MODE) << BIT_SHIFT_ACH9_DESC_MODE)
- #define BITS_ACH9_DESC_MODE \
- (BIT_MASK_ACH9_DESC_MODE << BIT_SHIFT_ACH9_DESC_MODE)
- #define BIT_CLEAR_ACH9_DESC_MODE(x) ((x) & (~BITS_ACH9_DESC_MODE))
- #define BIT_GET_ACH9_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH9_DESC_MODE) & BIT_MASK_ACH9_DESC_MODE)
- #define BIT_SET_ACH9_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH9_DESC_MODE(x) | BIT_ACH9_DESC_MODE(v))
- #define BIT_SHIFT_ACH9_DESC_NUM 16
- #define BIT_MASK_ACH9_DESC_NUM 0xfff
- #define BIT_ACH9_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH9_DESC_NUM) << BIT_SHIFT_ACH9_DESC_NUM)
- #define BITS_ACH9_DESC_NUM (BIT_MASK_ACH9_DESC_NUM << BIT_SHIFT_ACH9_DESC_NUM)
- #define BIT_CLEAR_ACH9_DESC_NUM(x) ((x) & (~BITS_ACH9_DESC_NUM))
- #define BIT_GET_ACH9_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH9_DESC_NUM) & BIT_MASK_ACH9_DESC_NUM)
- #define BIT_SET_ACH9_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH9_DESC_NUM(x) | BIT_ACH9_DESC_NUM(v))
- #define BIT_PCIE_ACH8_FLAG BIT(14)
- #define BIT_SHIFT_ACH8_DESC_MODE 12
- #define BIT_MASK_ACH8_DESC_MODE 0x3
- #define BIT_ACH8_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH8_DESC_MODE) << BIT_SHIFT_ACH8_DESC_MODE)
- #define BITS_ACH8_DESC_MODE \
- (BIT_MASK_ACH8_DESC_MODE << BIT_SHIFT_ACH8_DESC_MODE)
- #define BIT_CLEAR_ACH8_DESC_MODE(x) ((x) & (~BITS_ACH8_DESC_MODE))
- #define BIT_GET_ACH8_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH8_DESC_MODE) & BIT_MASK_ACH8_DESC_MODE)
- #define BIT_SET_ACH8_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH8_DESC_MODE(x) | BIT_ACH8_DESC_MODE(v))
- #define BIT_SHIFT_ACH8_DESC_NUM 0
- #define BIT_MASK_ACH8_DESC_NUM 0xfff
- #define BIT_ACH8_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH8_DESC_NUM) << BIT_SHIFT_ACH8_DESC_NUM)
- #define BITS_ACH8_DESC_NUM (BIT_MASK_ACH8_DESC_NUM << BIT_SHIFT_ACH8_DESC_NUM)
- #define BIT_CLEAR_ACH8_DESC_NUM(x) ((x) & (~BITS_ACH8_DESC_NUM))
- #define BIT_GET_ACH8_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH8_DESC_NUM) & BIT_MASK_ACH8_DESC_NUM)
- #define BIT_SET_ACH8_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH8_DESC_NUM(x) | BIT_ACH8_DESC_NUM(v))
- /* 2 REG_ACH10_ACH11_TXBD_NUM (Offset 0x13EC) */
- #define BIT_PCIE_ACH11_FLAG BIT(30)
- #define BIT_SHIFT_ACH11_DESC_MODE 28
- #define BIT_MASK_ACH11_DESC_MODE 0x3
- #define BIT_ACH11_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH11_DESC_MODE) << BIT_SHIFT_ACH11_DESC_MODE)
- #define BITS_ACH11_DESC_MODE \
- (BIT_MASK_ACH11_DESC_MODE << BIT_SHIFT_ACH11_DESC_MODE)
- #define BIT_CLEAR_ACH11_DESC_MODE(x) ((x) & (~BITS_ACH11_DESC_MODE))
- #define BIT_GET_ACH11_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH11_DESC_MODE) & BIT_MASK_ACH11_DESC_MODE)
- #define BIT_SET_ACH11_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH11_DESC_MODE(x) | BIT_ACH11_DESC_MODE(v))
- #define BIT_SHIFT_ACH11_DESC_NUM 16
- #define BIT_MASK_ACH11_DESC_NUM 0xfff
- #define BIT_ACH11_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH11_DESC_NUM) << BIT_SHIFT_ACH11_DESC_NUM)
- #define BITS_ACH11_DESC_NUM \
- (BIT_MASK_ACH11_DESC_NUM << BIT_SHIFT_ACH11_DESC_NUM)
- #define BIT_CLEAR_ACH11_DESC_NUM(x) ((x) & (~BITS_ACH11_DESC_NUM))
- #define BIT_GET_ACH11_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH11_DESC_NUM) & BIT_MASK_ACH11_DESC_NUM)
- #define BIT_SET_ACH11_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH11_DESC_NUM(x) | BIT_ACH11_DESC_NUM(v))
- #define BIT_PCIE_ACH10_FLAG BIT(14)
- #define BIT_SHIFT_ACH10_DESC_MODE 12
- #define BIT_MASK_ACH10_DESC_MODE 0x3
- #define BIT_ACH10_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH10_DESC_MODE) << BIT_SHIFT_ACH10_DESC_MODE)
- #define BITS_ACH10_DESC_MODE \
- (BIT_MASK_ACH10_DESC_MODE << BIT_SHIFT_ACH10_DESC_MODE)
- #define BIT_CLEAR_ACH10_DESC_MODE(x) ((x) & (~BITS_ACH10_DESC_MODE))
- #define BIT_GET_ACH10_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH10_DESC_MODE) & BIT_MASK_ACH10_DESC_MODE)
- #define BIT_SET_ACH10_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH10_DESC_MODE(x) | BIT_ACH10_DESC_MODE(v))
- #define BIT_SHIFT_ACH10_DESC_NUM 0
- #define BIT_MASK_ACH10_DESC_NUM 0xfff
- #define BIT_ACH10_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH10_DESC_NUM) << BIT_SHIFT_ACH10_DESC_NUM)
- #define BITS_ACH10_DESC_NUM \
- (BIT_MASK_ACH10_DESC_NUM << BIT_SHIFT_ACH10_DESC_NUM)
- #define BIT_CLEAR_ACH10_DESC_NUM(x) ((x) & (~BITS_ACH10_DESC_NUM))
- #define BIT_GET_ACH10_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH10_DESC_NUM) & BIT_MASK_ACH10_DESC_NUM)
- #define BIT_SET_ACH10_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH10_DESC_NUM(x) | BIT_ACH10_DESC_NUM(v))
- /* 2 REG_ACH12_ACH13_TXBD_NUM (Offset 0x13F0) */
- #define BIT_PCIE_ACH13_FLAG BIT(30)
- #define BIT_SHIFT_ACH13_DESC_MODE 28
- #define BIT_MASK_ACH13_DESC_MODE 0x3
- #define BIT_ACH13_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH13_DESC_MODE) << BIT_SHIFT_ACH13_DESC_MODE)
- #define BITS_ACH13_DESC_MODE \
- (BIT_MASK_ACH13_DESC_MODE << BIT_SHIFT_ACH13_DESC_MODE)
- #define BIT_CLEAR_ACH13_DESC_MODE(x) ((x) & (~BITS_ACH13_DESC_MODE))
- #define BIT_GET_ACH13_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH13_DESC_MODE) & BIT_MASK_ACH13_DESC_MODE)
- #define BIT_SET_ACH13_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH13_DESC_MODE(x) | BIT_ACH13_DESC_MODE(v))
- #define BIT_SHIFT_ACH13_DESC_NUM 16
- #define BIT_MASK_ACH13_DESC_NUM 0xfff
- #define BIT_ACH13_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH13_DESC_NUM) << BIT_SHIFT_ACH13_DESC_NUM)
- #define BITS_ACH13_DESC_NUM \
- (BIT_MASK_ACH13_DESC_NUM << BIT_SHIFT_ACH13_DESC_NUM)
- #define BIT_CLEAR_ACH13_DESC_NUM(x) ((x) & (~BITS_ACH13_DESC_NUM))
- #define BIT_GET_ACH13_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH13_DESC_NUM) & BIT_MASK_ACH13_DESC_NUM)
- #define BIT_SET_ACH13_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH13_DESC_NUM(x) | BIT_ACH13_DESC_NUM(v))
- #define BIT_PCIE_ACH12_FLAG BIT(14)
- #define BIT_SHIFT_ACH12_DESC_MODE 12
- #define BIT_MASK_ACH12_DESC_MODE 0x3
- #define BIT_ACH12_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH12_DESC_MODE) << BIT_SHIFT_ACH12_DESC_MODE)
- #define BITS_ACH12_DESC_MODE \
- (BIT_MASK_ACH12_DESC_MODE << BIT_SHIFT_ACH12_DESC_MODE)
- #define BIT_CLEAR_ACH12_DESC_MODE(x) ((x) & (~BITS_ACH12_DESC_MODE))
- #define BIT_GET_ACH12_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH12_DESC_MODE) & BIT_MASK_ACH12_DESC_MODE)
- #define BIT_SET_ACH12_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH12_DESC_MODE(x) | BIT_ACH12_DESC_MODE(v))
- #define BIT_SHIFT_ACH12_DESC_NUM 0
- #define BIT_MASK_ACH12_DESC_NUM 0xfff
- #define BIT_ACH12_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH12_DESC_NUM) << BIT_SHIFT_ACH12_DESC_NUM)
- #define BITS_ACH12_DESC_NUM \
- (BIT_MASK_ACH12_DESC_NUM << BIT_SHIFT_ACH12_DESC_NUM)
- #define BIT_CLEAR_ACH12_DESC_NUM(x) ((x) & (~BITS_ACH12_DESC_NUM))
- #define BIT_GET_ACH12_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH12_DESC_NUM) & BIT_MASK_ACH12_DESC_NUM)
- #define BIT_SET_ACH12_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH12_DESC_NUM(x) | BIT_ACH12_DESC_NUM(v))
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_OLD_DEHANG (Offset 0x13F4) */
- #define BIT_OLD_DEHANG BIT(1)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_ACH4_TXBD_DESA_L (Offset 0x13F8) */
- #define BIT_SHIFT_ACH4_TXBD_DESA_L 0
- #define BIT_MASK_ACH4_TXBD_DESA_L 0xffffffffL
- #define BIT_ACH4_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_ACH4_TXBD_DESA_L) << BIT_SHIFT_ACH4_TXBD_DESA_L)
- #define BITS_ACH4_TXBD_DESA_L \
- (BIT_MASK_ACH4_TXBD_DESA_L << BIT_SHIFT_ACH4_TXBD_DESA_L)
- #define BIT_CLEAR_ACH4_TXBD_DESA_L(x) ((x) & (~BITS_ACH4_TXBD_DESA_L))
- #define BIT_GET_ACH4_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_ACH4_TXBD_DESA_L) & BIT_MASK_ACH4_TXBD_DESA_L)
- #define BIT_SET_ACH4_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_ACH4_TXBD_DESA_L(x) | BIT_ACH4_TXBD_DESA_L(v))
- /* 2 REG_ACH4_TXBD_DESA_H (Offset 0x13FC) */
- #define BIT_SHIFT_ACH4_TXBD_DESA_H 0
- #define BIT_MASK_ACH4_TXBD_DESA_H 0xffffffffL
- #define BIT_ACH4_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_ACH4_TXBD_DESA_H) << BIT_SHIFT_ACH4_TXBD_DESA_H)
- #define BITS_ACH4_TXBD_DESA_H \
- (BIT_MASK_ACH4_TXBD_DESA_H << BIT_SHIFT_ACH4_TXBD_DESA_H)
- #define BIT_CLEAR_ACH4_TXBD_DESA_H(x) ((x) & (~BITS_ACH4_TXBD_DESA_H))
- #define BIT_GET_ACH4_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_ACH4_TXBD_DESA_H) & BIT_MASK_ACH4_TXBD_DESA_H)
- #define BIT_SET_ACH4_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_ACH4_TXBD_DESA_H(x) | BIT_ACH4_TXBD_DESA_H(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q0_Q1_INFO (Offset 0x1400) */
- #define BIT_SHIFT_AC1_PKT_INFO 16
- #define BIT_MASK_AC1_PKT_INFO 0xfff
- #define BIT_AC1_PKT_INFO(x) \
- (((x) & BIT_MASK_AC1_PKT_INFO) << BIT_SHIFT_AC1_PKT_INFO)
- #define BITS_AC1_PKT_INFO (BIT_MASK_AC1_PKT_INFO << BIT_SHIFT_AC1_PKT_INFO)
- #define BIT_CLEAR_AC1_PKT_INFO(x) ((x) & (~BITS_AC1_PKT_INFO))
- #define BIT_GET_AC1_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_AC1_PKT_INFO) & BIT_MASK_AC1_PKT_INFO)
- #define BIT_SET_AC1_PKT_INFO(x, v) \
- (BIT_CLEAR_AC1_PKT_INFO(x) | BIT_AC1_PKT_INFO(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_OFFSET (Offset 0x1400) */
- #define BIT_SHIFT_MU_RATETABLE_OFFSET 16
- #define BIT_MASK_MU_RATETABLE_OFFSET 0x1ff
- #define BIT_MU_RATETABLE_OFFSET(x) \
- (((x) & BIT_MASK_MU_RATETABLE_OFFSET) << BIT_SHIFT_MU_RATETABLE_OFFSET)
- #define BITS_MU_RATETABLE_OFFSET \
- (BIT_MASK_MU_RATETABLE_OFFSET << BIT_SHIFT_MU_RATETABLE_OFFSET)
- #define BIT_CLEAR_MU_RATETABLE_OFFSET(x) ((x) & (~BITS_MU_RATETABLE_OFFSET))
- #define BIT_GET_MU_RATETABLE_OFFSET(x) \
- (((x) >> BIT_SHIFT_MU_RATETABLE_OFFSET) & BIT_MASK_MU_RATETABLE_OFFSET)
- #define BIT_SET_MU_RATETABLE_OFFSET(x, v) \
- (BIT_CLEAR_MU_RATETABLE_OFFSET(x) | BIT_MU_RATETABLE_OFFSET(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q0_Q1_INFO (Offset 0x1400) */
- #define BIT_SHIFT_AC0_PKT_INFO 0
- #define BIT_MASK_AC0_PKT_INFO 0xfff
- #define BIT_AC0_PKT_INFO(x) \
- (((x) & BIT_MASK_AC0_PKT_INFO) << BIT_SHIFT_AC0_PKT_INFO)
- #define BITS_AC0_PKT_INFO (BIT_MASK_AC0_PKT_INFO << BIT_SHIFT_AC0_PKT_INFO)
- #define BIT_CLEAR_AC0_PKT_INFO(x) ((x) & (~BITS_AC0_PKT_INFO))
- #define BIT_GET_AC0_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_AC0_PKT_INFO) & BIT_MASK_AC0_PKT_INFO)
- #define BIT_SET_AC0_PKT_INFO(x, v) \
- (BIT_CLEAR_AC0_PKT_INFO(x) | BIT_AC0_PKT_INFO(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ARFR6 (Offset 0x1400) */
- #define BIT_SHIFT_ARFR6_V1 0
- #define BIT_MASK_ARFR6_V1 0xffffffffffffffffL
- #define BIT_ARFR6_V1(x) (((x) & BIT_MASK_ARFR6_V1) << BIT_SHIFT_ARFR6_V1)
- #define BITS_ARFR6_V1 (BIT_MASK_ARFR6_V1 << BIT_SHIFT_ARFR6_V1)
- #define BIT_CLEAR_ARFR6_V1(x) ((x) & (~BITS_ARFR6_V1))
- #define BIT_GET_ARFR6_V1(x) (((x) >> BIT_SHIFT_ARFR6_V1) & BIT_MASK_ARFR6_V1)
- #define BIT_SET_ARFR6_V1(x, v) (BIT_CLEAR_ARFR6_V1(x) | BIT_ARFR6_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_OFFSET (Offset 0x1400) */
- #define BIT_SHIFT_MU_SCORETABLE_OFFSET 0
- #define BIT_MASK_MU_SCORETABLE_OFFSET 0x1ff
- #define BIT_MU_SCORETABLE_OFFSET(x) \
- (((x) & BIT_MASK_MU_SCORETABLE_OFFSET) \
- << BIT_SHIFT_MU_SCORETABLE_OFFSET)
- #define BITS_MU_SCORETABLE_OFFSET \
- (BIT_MASK_MU_SCORETABLE_OFFSET << BIT_SHIFT_MU_SCORETABLE_OFFSET)
- #define BIT_CLEAR_MU_SCORETABLE_OFFSET(x) ((x) & (~BITS_MU_SCORETABLE_OFFSET))
- #define BIT_GET_MU_SCORETABLE_OFFSET(x) \
- (((x) >> BIT_SHIFT_MU_SCORETABLE_OFFSET) & \
- BIT_MASK_MU_SCORETABLE_OFFSET)
- #define BIT_SET_MU_SCORETABLE_OFFSET(x, v) \
- (BIT_CLEAR_MU_SCORETABLE_OFFSET(x) | BIT_MU_SCORETABLE_OFFSET(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q2_Q3_INFO (Offset 0x1404) */
- #define BIT_SHIFT_AC3_PKT_INFO 16
- #define BIT_MASK_AC3_PKT_INFO 0xfff
- #define BIT_AC3_PKT_INFO(x) \
- (((x) & BIT_MASK_AC3_PKT_INFO) << BIT_SHIFT_AC3_PKT_INFO)
- #define BITS_AC3_PKT_INFO (BIT_MASK_AC3_PKT_INFO << BIT_SHIFT_AC3_PKT_INFO)
- #define BIT_CLEAR_AC3_PKT_INFO(x) ((x) & (~BITS_AC3_PKT_INFO))
- #define BIT_GET_AC3_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_AC3_PKT_INFO) & BIT_MASK_AC3_PKT_INFO)
- #define BIT_SET_AC3_PKT_INFO(x, v) \
- (BIT_CLEAR_AC3_PKT_INFO(x) | BIT_AC3_PKT_INFO(v))
- #define BIT_SHIFT_AC2_PKT_INFO 0
- #define BIT_MASK_AC2_PKT_INFO 0xfff
- #define BIT_AC2_PKT_INFO(x) \
- (((x) & BIT_MASK_AC2_PKT_INFO) << BIT_SHIFT_AC2_PKT_INFO)
- #define BITS_AC2_PKT_INFO (BIT_MASK_AC2_PKT_INFO << BIT_SHIFT_AC2_PKT_INFO)
- #define BIT_CLEAR_AC2_PKT_INFO(x) ((x) & (~BITS_AC2_PKT_INFO))
- #define BIT_GET_AC2_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_AC2_PKT_INFO) & BIT_MASK_AC2_PKT_INFO)
- #define BIT_SET_AC2_PKT_INFO(x, v) \
- (BIT_CLEAR_AC2_PKT_INFO(x) | BIT_AC2_PKT_INFO(v))
- /* 2 REG_Q4_Q5_INFO (Offset 0x1408) */
- #define BIT_SHIFT_AC5_PKT_INFO 16
- #define BIT_MASK_AC5_PKT_INFO 0xfff
- #define BIT_AC5_PKT_INFO(x) \
- (((x) & BIT_MASK_AC5_PKT_INFO) << BIT_SHIFT_AC5_PKT_INFO)
- #define BITS_AC5_PKT_INFO (BIT_MASK_AC5_PKT_INFO << BIT_SHIFT_AC5_PKT_INFO)
- #define BIT_CLEAR_AC5_PKT_INFO(x) ((x) & (~BITS_AC5_PKT_INFO))
- #define BIT_GET_AC5_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_AC5_PKT_INFO) & BIT_MASK_AC5_PKT_INFO)
- #define BIT_SET_AC5_PKT_INFO(x, v) \
- (BIT_CLEAR_AC5_PKT_INFO(x) | BIT_AC5_PKT_INFO(v))
- #define BIT_SHIFT_AC4_PKT_INFO 0
- #define BIT_MASK_AC4_PKT_INFO 0xfff
- #define BIT_AC4_PKT_INFO(x) \
- (((x) & BIT_MASK_AC4_PKT_INFO) << BIT_SHIFT_AC4_PKT_INFO)
- #define BITS_AC4_PKT_INFO (BIT_MASK_AC4_PKT_INFO << BIT_SHIFT_AC4_PKT_INFO)
- #define BIT_CLEAR_AC4_PKT_INFO(x) ((x) & (~BITS_AC4_PKT_INFO))
- #define BIT_GET_AC4_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_AC4_PKT_INFO) & BIT_MASK_AC4_PKT_INFO)
- #define BIT_SET_AC4_PKT_INFO(x, v) \
- (BIT_CLEAR_AC4_PKT_INFO(x) | BIT_AC4_PKT_INFO(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ARFR7 (Offset 0x1408) */
- #define BIT_SHIFT_ARFR7_V1 0
- #define BIT_MASK_ARFR7_V1 0xffffffffffffffffL
- #define BIT_ARFR7_V1(x) (((x) & BIT_MASK_ARFR7_V1) << BIT_SHIFT_ARFR7_V1)
- #define BITS_ARFR7_V1 (BIT_MASK_ARFR7_V1 << BIT_SHIFT_ARFR7_V1)
- #define BIT_CLEAR_ARFR7_V1(x) ((x) & (~BITS_ARFR7_V1))
- #define BIT_GET_ARFR7_V1(x) (((x) >> BIT_SHIFT_ARFR7_V1) & BIT_MASK_ARFR7_V1)
- #define BIT_SET_ARFR7_V1(x, v) (BIT_CLEAR_ARFR7_V1(x) | BIT_ARFR7_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_Q6_Q7_INFO (Offset 0x140C) */
- #define BIT_SHIFT_AC7_PKT_INFO 16
- #define BIT_MASK_AC7_PKT_INFO 0xfff
- #define BIT_AC7_PKT_INFO(x) \
- (((x) & BIT_MASK_AC7_PKT_INFO) << BIT_SHIFT_AC7_PKT_INFO)
- #define BITS_AC7_PKT_INFO (BIT_MASK_AC7_PKT_INFO << BIT_SHIFT_AC7_PKT_INFO)
- #define BIT_CLEAR_AC7_PKT_INFO(x) ((x) & (~BITS_AC7_PKT_INFO))
- #define BIT_GET_AC7_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_AC7_PKT_INFO) & BIT_MASK_AC7_PKT_INFO)
- #define BIT_SET_AC7_PKT_INFO(x, v) \
- (BIT_CLEAR_AC7_PKT_INFO(x) | BIT_AC7_PKT_INFO(v))
- #define BIT_SHIFT_AC6_PKT_INFO 0
- #define BIT_MASK_AC6_PKT_INFO 0xfff
- #define BIT_AC6_PKT_INFO(x) \
- (((x) & BIT_MASK_AC6_PKT_INFO) << BIT_SHIFT_AC6_PKT_INFO)
- #define BITS_AC6_PKT_INFO (BIT_MASK_AC6_PKT_INFO << BIT_SHIFT_AC6_PKT_INFO)
- #define BIT_CLEAR_AC6_PKT_INFO(x) ((x) & (~BITS_AC6_PKT_INFO))
- #define BIT_GET_AC6_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_AC6_PKT_INFO) & BIT_MASK_AC6_PKT_INFO)
- #define BIT_SET_AC6_PKT_INFO(x, v) \
- (BIT_CLEAR_AC6_PKT_INFO(x) | BIT_AC6_PKT_INFO(v))
- /* 2 REG_MGQ_HIQ_INFO (Offset 0x1410) */
- #define BIT_SHIFT_HIQ_PKT_INFO 16
- #define BIT_MASK_HIQ_PKT_INFO 0xfff
- #define BIT_HIQ_PKT_INFO(x) \
- (((x) & BIT_MASK_HIQ_PKT_INFO) << BIT_SHIFT_HIQ_PKT_INFO)
- #define BITS_HIQ_PKT_INFO (BIT_MASK_HIQ_PKT_INFO << BIT_SHIFT_HIQ_PKT_INFO)
- #define BIT_CLEAR_HIQ_PKT_INFO(x) ((x) & (~BITS_HIQ_PKT_INFO))
- #define BIT_GET_HIQ_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_HIQ_PKT_INFO) & BIT_MASK_HIQ_PKT_INFO)
- #define BIT_SET_HIQ_PKT_INFO(x, v) \
- (BIT_CLEAR_HIQ_PKT_INFO(x) | BIT_HIQ_PKT_INFO(v))
- #define BIT_SHIFT_MGQ_PKT_INFO 0
- #define BIT_MASK_MGQ_PKT_INFO 0xfff
- #define BIT_MGQ_PKT_INFO(x) \
- (((x) & BIT_MASK_MGQ_PKT_INFO) << BIT_SHIFT_MGQ_PKT_INFO)
- #define BITS_MGQ_PKT_INFO (BIT_MASK_MGQ_PKT_INFO << BIT_SHIFT_MGQ_PKT_INFO)
- #define BIT_CLEAR_MGQ_PKT_INFO(x) ((x) & (~BITS_MGQ_PKT_INFO))
- #define BIT_GET_MGQ_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_MGQ_PKT_INFO) & BIT_MASK_MGQ_PKT_INFO)
- #define BIT_SET_MGQ_PKT_INFO(x, v) \
- (BIT_CLEAR_MGQ_PKT_INFO(x) | BIT_MGQ_PKT_INFO(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_ARFR8 (Offset 0x1410) */
- #define BIT_SHIFT_ARFR8_V1 0
- #define BIT_MASK_ARFR8_V1 0xffffffffffffffffL
- #define BIT_ARFR8_V1(x) (((x) & BIT_MASK_ARFR8_V1) << BIT_SHIFT_ARFR8_V1)
- #define BITS_ARFR8_V1 (BIT_MASK_ARFR8_V1 << BIT_SHIFT_ARFR8_V1)
- #define BIT_CLEAR_ARFR8_V1(x) ((x) & (~BITS_ARFR8_V1))
- #define BIT_GET_ARFR8_V1(x) (((x) >> BIT_SHIFT_ARFR8_V1) & BIT_MASK_ARFR8_V1)
- #define BIT_SET_ARFR8_V1(x, v) (BIT_CLEAR_ARFR8_V1(x) | BIT_ARFR8_V1(v))
- #define BIT_SHIFT_MEDIUM_HAS_IDLE_TRIGGER 0
- #define BIT_MASK_MEDIUM_HAS_IDLE_TRIGGER 0xff
- #define BIT_MEDIUM_HAS_IDLE_TRIGGER(x) \
- (((x) & BIT_MASK_MEDIUM_HAS_IDLE_TRIGGER) \
- << BIT_SHIFT_MEDIUM_HAS_IDLE_TRIGGER)
- #define BITS_MEDIUM_HAS_IDLE_TRIGGER \
- (BIT_MASK_MEDIUM_HAS_IDLE_TRIGGER << BIT_SHIFT_MEDIUM_HAS_IDLE_TRIGGER)
- #define BIT_CLEAR_MEDIUM_HAS_IDLE_TRIGGER(x) \
- ((x) & (~BITS_MEDIUM_HAS_IDLE_TRIGGER))
- #define BIT_GET_MEDIUM_HAS_IDLE_TRIGGER(x) \
- (((x) >> BIT_SHIFT_MEDIUM_HAS_IDLE_TRIGGER) & \
- BIT_MASK_MEDIUM_HAS_IDLE_TRIGGER)
- #define BIT_SET_MEDIUM_HAS_IDLE_TRIGGER(x, v) \
- (BIT_CLEAR_MEDIUM_HAS_IDLE_TRIGGER(x) | BIT_MEDIUM_HAS_IDLE_TRIGGER(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_CMDQ_BCNQ_INFO (Offset 0x1414) */
- #define BIT_SHIFT_BCNQ_PKT_INFO_V1 16
- #define BIT_MASK_BCNQ_PKT_INFO_V1 0xfff
- #define BIT_BCNQ_PKT_INFO_V1(x) \
- (((x) & BIT_MASK_BCNQ_PKT_INFO_V1) << BIT_SHIFT_BCNQ_PKT_INFO_V1)
- #define BITS_BCNQ_PKT_INFO_V1 \
- (BIT_MASK_BCNQ_PKT_INFO_V1 << BIT_SHIFT_BCNQ_PKT_INFO_V1)
- #define BIT_CLEAR_BCNQ_PKT_INFO_V1(x) ((x) & (~BITS_BCNQ_PKT_INFO_V1))
- #define BIT_GET_BCNQ_PKT_INFO_V1(x) \
- (((x) >> BIT_SHIFT_BCNQ_PKT_INFO_V1) & BIT_MASK_BCNQ_PKT_INFO_V1)
- #define BIT_SET_BCNQ_PKT_INFO_V1(x, v) \
- (BIT_CLEAR_BCNQ_PKT_INFO_V1(x) | BIT_BCNQ_PKT_INFO_V1(v))
- #define BIT_SHIFT_BCNERR_PORT_SEL 16
- #define BIT_MASK_BCNERR_PORT_SEL 0x7
- #define BIT_BCNERR_PORT_SEL(x) \
- (((x) & BIT_MASK_BCNERR_PORT_SEL) << BIT_SHIFT_BCNERR_PORT_SEL)
- #define BITS_BCNERR_PORT_SEL \
- (BIT_MASK_BCNERR_PORT_SEL << BIT_SHIFT_BCNERR_PORT_SEL)
- #define BIT_CLEAR_BCNERR_PORT_SEL(x) ((x) & (~BITS_BCNERR_PORT_SEL))
- #define BIT_GET_BCNERR_PORT_SEL(x) \
- (((x) >> BIT_SHIFT_BCNERR_PORT_SEL) & BIT_MASK_BCNERR_PORT_SEL)
- #define BIT_SET_BCNERR_PORT_SEL(x, v) \
- (BIT_CLEAR_BCNERR_PORT_SEL(x) | BIT_BCNERR_PORT_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CMDQ_BCNQ_INFO (Offset 0x1414) */
- #define BIT_SHIFT_CMDQ_PKT_INFO 16
- #define BIT_MASK_CMDQ_PKT_INFO 0xfff
- #define BIT_CMDQ_PKT_INFO(x) \
- (((x) & BIT_MASK_CMDQ_PKT_INFO) << BIT_SHIFT_CMDQ_PKT_INFO)
- #define BITS_CMDQ_PKT_INFO (BIT_MASK_CMDQ_PKT_INFO << BIT_SHIFT_CMDQ_PKT_INFO)
- #define BIT_CLEAR_CMDQ_PKT_INFO(x) ((x) & (~BITS_CMDQ_PKT_INFO))
- #define BIT_GET_CMDQ_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_CMDQ_PKT_INFO) & BIT_MASK_CMDQ_PKT_INFO)
- #define BIT_SET_CMDQ_PKT_INFO(x, v) \
- (BIT_CLEAR_CMDQ_PKT_INFO(x) | BIT_CMDQ_PKT_INFO(v))
- #endif
- #if (HALMAC_8197F_SUPPORT)
- /* 2 REG_CMDQ_BCNQ_INFO (Offset 0x1414) */
- #define BIT_SHIFT_CMDQ_PKT_INFO_V1 0
- #define BIT_MASK_CMDQ_PKT_INFO_V1 0xfff
- #define BIT_CMDQ_PKT_INFO_V1(x) \
- (((x) & BIT_MASK_CMDQ_PKT_INFO_V1) << BIT_SHIFT_CMDQ_PKT_INFO_V1)
- #define BITS_CMDQ_PKT_INFO_V1 \
- (BIT_MASK_CMDQ_PKT_INFO_V1 << BIT_SHIFT_CMDQ_PKT_INFO_V1)
- #define BIT_CLEAR_CMDQ_PKT_INFO_V1(x) ((x) & (~BITS_CMDQ_PKT_INFO_V1))
- #define BIT_GET_CMDQ_PKT_INFO_V1(x) \
- (((x) >> BIT_SHIFT_CMDQ_PKT_INFO_V1) & BIT_MASK_CMDQ_PKT_INFO_V1)
- #define BIT_SET_CMDQ_PKT_INFO_V1(x, v) \
- (BIT_CLEAR_CMDQ_PKT_INFO_V1(x) | BIT_CMDQ_PKT_INFO_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CMDQ_BCNQ_INFO (Offset 0x1414) */
- #define BIT_SHIFT_BCNQ_PKT_INFO 0
- #define BIT_MASK_BCNQ_PKT_INFO 0xfff
- #define BIT_BCNQ_PKT_INFO(x) \
- (((x) & BIT_MASK_BCNQ_PKT_INFO) << BIT_SHIFT_BCNQ_PKT_INFO)
- #define BITS_BCNQ_PKT_INFO (BIT_MASK_BCNQ_PKT_INFO << BIT_SHIFT_BCNQ_PKT_INFO)
- #define BIT_CLEAR_BCNQ_PKT_INFO(x) ((x) & (~BITS_BCNQ_PKT_INFO))
- #define BIT_GET_BCNQ_PKT_INFO(x) \
- (((x) >> BIT_SHIFT_BCNQ_PKT_INFO) & BIT_MASK_BCNQ_PKT_INFO)
- #define BIT_SET_BCNQ_PKT_INFO(x, v) \
- (BIT_CLEAR_BCNQ_PKT_INFO(x) | BIT_BCNQ_PKT_INFO(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_LOOPBACK_OPTION (Offset 0x1420) */
- #define BIT_LOOPACK_FAST_EDCA_EN BIT(24)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_USEREG_SETTING (Offset 0x1420) */
- #define BIT_NDPA_USEREG BIT(21)
- #define BIT_SHIFT_RETRY_USEREG 19
- #define BIT_MASK_RETRY_USEREG 0x3
- #define BIT_RETRY_USEREG(x) \
- (((x) & BIT_MASK_RETRY_USEREG) << BIT_SHIFT_RETRY_USEREG)
- #define BITS_RETRY_USEREG (BIT_MASK_RETRY_USEREG << BIT_SHIFT_RETRY_USEREG)
- #define BIT_CLEAR_RETRY_USEREG(x) ((x) & (~BITS_RETRY_USEREG))
- #define BIT_GET_RETRY_USEREG(x) \
- (((x) >> BIT_SHIFT_RETRY_USEREG) & BIT_MASK_RETRY_USEREG)
- #define BIT_SET_RETRY_USEREG(x, v) \
- (BIT_CLEAR_RETRY_USEREG(x) | BIT_RETRY_USEREG(v))
- #define BIT_SHIFT_TRYPKT_USEREG 17
- #define BIT_MASK_TRYPKT_USEREG 0x3
- #define BIT_TRYPKT_USEREG(x) \
- (((x) & BIT_MASK_TRYPKT_USEREG) << BIT_SHIFT_TRYPKT_USEREG)
- #define BITS_TRYPKT_USEREG (BIT_MASK_TRYPKT_USEREG << BIT_SHIFT_TRYPKT_USEREG)
- #define BIT_CLEAR_TRYPKT_USEREG(x) ((x) & (~BITS_TRYPKT_USEREG))
- #define BIT_GET_TRYPKT_USEREG(x) \
- (((x) >> BIT_SHIFT_TRYPKT_USEREG) & BIT_MASK_TRYPKT_USEREG)
- #define BIT_SET_TRYPKT_USEREG(x, v) \
- (BIT_CLEAR_TRYPKT_USEREG(x) | BIT_TRYPKT_USEREG(v))
- #define BIT_CTLPKT_USEREG BIT(16)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_AESIV_SETTING (Offset 0x1424) */
- #define BIT_SHIFT_AESIV_OFFSET 0
- #define BIT_MASK_AESIV_OFFSET 0xfff
- #define BIT_AESIV_OFFSET(x) \
- (((x) & BIT_MASK_AESIV_OFFSET) << BIT_SHIFT_AESIV_OFFSET)
- #define BITS_AESIV_OFFSET (BIT_MASK_AESIV_OFFSET << BIT_SHIFT_AESIV_OFFSET)
- #define BIT_CLEAR_AESIV_OFFSET(x) ((x) & (~BITS_AESIV_OFFSET))
- #define BIT_GET_AESIV_OFFSET(x) \
- (((x) >> BIT_SHIFT_AESIV_OFFSET) & BIT_MASK_AESIV_OFFSET)
- #define BIT_SET_AESIV_OFFSET(x, v) \
- (BIT_CLEAR_AESIV_OFFSET(x) | BIT_AESIV_OFFSET(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BF0_TIME_SETTING (Offset 0x1428) */
- #define BIT_BF0_TIMER_SET BIT(31)
- #define BIT_BF0_TIMER_CLR BIT(30)
- #define BIT_BF0_UPDATE_EN BIT(29)
- #define BIT_BF0_TIMER_EN BIT(28)
- #define BIT_SHIFT_BF0_PRETIME_OVER 16
- #define BIT_MASK_BF0_PRETIME_OVER 0xfff
- #define BIT_BF0_PRETIME_OVER(x) \
- (((x) & BIT_MASK_BF0_PRETIME_OVER) << BIT_SHIFT_BF0_PRETIME_OVER)
- #define BITS_BF0_PRETIME_OVER \
- (BIT_MASK_BF0_PRETIME_OVER << BIT_SHIFT_BF0_PRETIME_OVER)
- #define BIT_CLEAR_BF0_PRETIME_OVER(x) ((x) & (~BITS_BF0_PRETIME_OVER))
- #define BIT_GET_BF0_PRETIME_OVER(x) \
- (((x) >> BIT_SHIFT_BF0_PRETIME_OVER) & BIT_MASK_BF0_PRETIME_OVER)
- #define BIT_SET_BF0_PRETIME_OVER(x, v) \
- (BIT_CLEAR_BF0_PRETIME_OVER(x) | BIT_BF0_PRETIME_OVER(v))
- #define BIT_SHIFT_BF0_LIFETIME 0
- #define BIT_MASK_BF0_LIFETIME 0xffff
- #define BIT_BF0_LIFETIME(x) \
- (((x) & BIT_MASK_BF0_LIFETIME) << BIT_SHIFT_BF0_LIFETIME)
- #define BITS_BF0_LIFETIME (BIT_MASK_BF0_LIFETIME << BIT_SHIFT_BF0_LIFETIME)
- #define BIT_CLEAR_BF0_LIFETIME(x) ((x) & (~BITS_BF0_LIFETIME))
- #define BIT_GET_BF0_LIFETIME(x) \
- (((x) >> BIT_SHIFT_BF0_LIFETIME) & BIT_MASK_BF0_LIFETIME)
- #define BIT_SET_BF0_LIFETIME(x, v) \
- (BIT_CLEAR_BF0_LIFETIME(x) | BIT_BF0_LIFETIME(v))
- /* 2 REG_BF1_TIME_SETTING (Offset 0x142C) */
- #define BIT_BF1_TIMER_SET BIT(31)
- #define BIT_BF1_TIMER_CLR BIT(30)
- #define BIT_BF1_UPDATE_EN BIT(29)
- #define BIT_BF1_TIMER_EN BIT(28)
- #define BIT_SHIFT_BF1_PRETIME_OVER 16
- #define BIT_MASK_BF1_PRETIME_OVER 0xfff
- #define BIT_BF1_PRETIME_OVER(x) \
- (((x) & BIT_MASK_BF1_PRETIME_OVER) << BIT_SHIFT_BF1_PRETIME_OVER)
- #define BITS_BF1_PRETIME_OVER \
- (BIT_MASK_BF1_PRETIME_OVER << BIT_SHIFT_BF1_PRETIME_OVER)
- #define BIT_CLEAR_BF1_PRETIME_OVER(x) ((x) & (~BITS_BF1_PRETIME_OVER))
- #define BIT_GET_BF1_PRETIME_OVER(x) \
- (((x) >> BIT_SHIFT_BF1_PRETIME_OVER) & BIT_MASK_BF1_PRETIME_OVER)
- #define BIT_SET_BF1_PRETIME_OVER(x, v) \
- (BIT_CLEAR_BF1_PRETIME_OVER(x) | BIT_BF1_PRETIME_OVER(v))
- #define BIT_SHIFT_BF1_LIFETIME 0
- #define BIT_MASK_BF1_LIFETIME 0xffff
- #define BIT_BF1_LIFETIME(x) \
- (((x) & BIT_MASK_BF1_LIFETIME) << BIT_SHIFT_BF1_LIFETIME)
- #define BITS_BF1_LIFETIME (BIT_MASK_BF1_LIFETIME << BIT_SHIFT_BF1_LIFETIME)
- #define BIT_CLEAR_BF1_LIFETIME(x) ((x) & (~BITS_BF1_LIFETIME))
- #define BIT_GET_BF1_LIFETIME(x) \
- (((x) >> BIT_SHIFT_BF1_LIFETIME) & BIT_MASK_BF1_LIFETIME)
- #define BIT_SET_BF1_LIFETIME(x, v) \
- (BIT_CLEAR_BF1_LIFETIME(x) | BIT_BF1_LIFETIME(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BF_TIMEOUT_EN (Offset 0x1430) */
- #define BIT_EN_VHT_LDPC BIT(9)
- #define BIT_EN_HT_LDPC BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BF_TIMEOUT_EN (Offset 0x1430) */
- #define BIT_BF1_TIMEOUT_EN BIT(1)
- #define BIT_BF0_TIMEOUT_EN BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID_RELEASE0 (Offset 0x1434) */
- #define BIT_SHIFT_MACID31_0_RELEASE 0
- #define BIT_MASK_MACID31_0_RELEASE 0xffffffffL
- #define BIT_MACID31_0_RELEASE(x) \
- (((x) & BIT_MASK_MACID31_0_RELEASE) << BIT_SHIFT_MACID31_0_RELEASE)
- #define BITS_MACID31_0_RELEASE \
- (BIT_MASK_MACID31_0_RELEASE << BIT_SHIFT_MACID31_0_RELEASE)
- #define BIT_CLEAR_MACID31_0_RELEASE(x) ((x) & (~BITS_MACID31_0_RELEASE))
- #define BIT_GET_MACID31_0_RELEASE(x) \
- (((x) >> BIT_SHIFT_MACID31_0_RELEASE) & BIT_MASK_MACID31_0_RELEASE)
- #define BIT_SET_MACID31_0_RELEASE(x, v) \
- (BIT_CLEAR_MACID31_0_RELEASE(x) | BIT_MACID31_0_RELEASE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_RELEASE_INFO (Offset 0x1434) */
- #define BIT_SHIFT_MACID_RELEASE_INFO 0
- #define BIT_MASK_MACID_RELEASE_INFO 0xffffffffL
- #define BIT_MACID_RELEASE_INFO(x) \
- (((x) & BIT_MASK_MACID_RELEASE_INFO) << BIT_SHIFT_MACID_RELEASE_INFO)
- #define BITS_MACID_RELEASE_INFO \
- (BIT_MASK_MACID_RELEASE_INFO << BIT_SHIFT_MACID_RELEASE_INFO)
- #define BIT_CLEAR_MACID_RELEASE_INFO(x) ((x) & (~BITS_MACID_RELEASE_INFO))
- #define BIT_GET_MACID_RELEASE_INFO(x) \
- (((x) >> BIT_SHIFT_MACID_RELEASE_INFO) & BIT_MASK_MACID_RELEASE_INFO)
- #define BIT_SET_MACID_RELEASE_INFO(x, v) \
- (BIT_CLEAR_MACID_RELEASE_INFO(x) | BIT_MACID_RELEASE_INFO(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID_RELEASE1 (Offset 0x1438) */
- #define BIT_SHIFT_MACID63_32_RELEASE 0
- #define BIT_MASK_MACID63_32_RELEASE 0xffffffffL
- #define BIT_MACID63_32_RELEASE(x) \
- (((x) & BIT_MASK_MACID63_32_RELEASE) << BIT_SHIFT_MACID63_32_RELEASE)
- #define BITS_MACID63_32_RELEASE \
- (BIT_MASK_MACID63_32_RELEASE << BIT_SHIFT_MACID63_32_RELEASE)
- #define BIT_CLEAR_MACID63_32_RELEASE(x) ((x) & (~BITS_MACID63_32_RELEASE))
- #define BIT_GET_MACID63_32_RELEASE(x) \
- (((x) >> BIT_SHIFT_MACID63_32_RELEASE) & BIT_MASK_MACID63_32_RELEASE)
- #define BIT_SET_MACID63_32_RELEASE(x, v) \
- (BIT_CLEAR_MACID63_32_RELEASE(x) | BIT_MACID63_32_RELEASE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_RELEASE_SUCCESS_INFO (Offset 0x1438) */
- #define BIT_SHIFT_MACID_RELEASE_SUCCESS_INFO 0
- #define BIT_MASK_MACID_RELEASE_SUCCESS_INFO 0xffffffffL
- #define BIT_MACID_RELEASE_SUCCESS_INFO(x) \
- (((x) & BIT_MASK_MACID_RELEASE_SUCCESS_INFO) \
- << BIT_SHIFT_MACID_RELEASE_SUCCESS_INFO)
- #define BITS_MACID_RELEASE_SUCCESS_INFO \
- (BIT_MASK_MACID_RELEASE_SUCCESS_INFO \
- << BIT_SHIFT_MACID_RELEASE_SUCCESS_INFO)
- #define BIT_CLEAR_MACID_RELEASE_SUCCESS_INFO(x) \
- ((x) & (~BITS_MACID_RELEASE_SUCCESS_INFO))
- #define BIT_GET_MACID_RELEASE_SUCCESS_INFO(x) \
- (((x) >> BIT_SHIFT_MACID_RELEASE_SUCCESS_INFO) & \
- BIT_MASK_MACID_RELEASE_SUCCESS_INFO)
- #define BIT_SET_MACID_RELEASE_SUCCESS_INFO(x, v) \
- (BIT_CLEAR_MACID_RELEASE_SUCCESS_INFO(x) | \
- BIT_MACID_RELEASE_SUCCESS_INFO(v))
- /* 2 REG_MACID_RELEASE_CTRL (Offset 0x143C) */
- #define BIT_SHIFT_MACID_RELEASE_SEL 24
- #define BIT_MASK_MACID_RELEASE_SEL 0x7
- #define BIT_MACID_RELEASE_SEL(x) \
- (((x) & BIT_MASK_MACID_RELEASE_SEL) << BIT_SHIFT_MACID_RELEASE_SEL)
- #define BITS_MACID_RELEASE_SEL \
- (BIT_MASK_MACID_RELEASE_SEL << BIT_SHIFT_MACID_RELEASE_SEL)
- #define BIT_CLEAR_MACID_RELEASE_SEL(x) ((x) & (~BITS_MACID_RELEASE_SEL))
- #define BIT_GET_MACID_RELEASE_SEL(x) \
- (((x) >> BIT_SHIFT_MACID_RELEASE_SEL) & BIT_MASK_MACID_RELEASE_SEL)
- #define BIT_SET_MACID_RELEASE_SEL(x, v) \
- (BIT_CLEAR_MACID_RELEASE_SEL(x) | BIT_MACID_RELEASE_SEL(v))
- #define BIT_SHIFT_MACID_RELEASE_CLEAR_OFFSET 16
- #define BIT_MASK_MACID_RELEASE_CLEAR_OFFSET 0xff
- #define BIT_MACID_RELEASE_CLEAR_OFFSET(x) \
- (((x) & BIT_MASK_MACID_RELEASE_CLEAR_OFFSET) \
- << BIT_SHIFT_MACID_RELEASE_CLEAR_OFFSET)
- #define BITS_MACID_RELEASE_CLEAR_OFFSET \
- (BIT_MASK_MACID_RELEASE_CLEAR_OFFSET \
- << BIT_SHIFT_MACID_RELEASE_CLEAR_OFFSET)
- #define BIT_CLEAR_MACID_RELEASE_CLEAR_OFFSET(x) \
- ((x) & (~BITS_MACID_RELEASE_CLEAR_OFFSET))
- #define BIT_GET_MACID_RELEASE_CLEAR_OFFSET(x) \
- (((x) >> BIT_SHIFT_MACID_RELEASE_CLEAR_OFFSET) & \
- BIT_MASK_MACID_RELEASE_CLEAR_OFFSET)
- #define BIT_SET_MACID_RELEASE_CLEAR_OFFSET(x, v) \
- (BIT_CLEAR_MACID_RELEASE_CLEAR_OFFSET(x) | \
- BIT_MACID_RELEASE_CLEAR_OFFSET(v))
- #define BIT_MACID_RELEASE_VALUE BIT(8)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID_RELEASE2 (Offset 0x143C) */
- #define BIT_SHIFT_MACID95_64_RELEASE 0
- #define BIT_MASK_MACID95_64_RELEASE 0xffffffffL
- #define BIT_MACID95_64_RELEASE(x) \
- (((x) & BIT_MASK_MACID95_64_RELEASE) << BIT_SHIFT_MACID95_64_RELEASE)
- #define BITS_MACID95_64_RELEASE \
- (BIT_MASK_MACID95_64_RELEASE << BIT_SHIFT_MACID95_64_RELEASE)
- #define BIT_CLEAR_MACID95_64_RELEASE(x) ((x) & (~BITS_MACID95_64_RELEASE))
- #define BIT_GET_MACID95_64_RELEASE(x) \
- (((x) >> BIT_SHIFT_MACID95_64_RELEASE) & BIT_MASK_MACID95_64_RELEASE)
- #define BIT_SET_MACID95_64_RELEASE(x, v) \
- (BIT_CLEAR_MACID95_64_RELEASE(x) | BIT_MACID95_64_RELEASE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_RELEASE_CTRL (Offset 0x143C) */
- #define BIT_SHIFT_MACID_RELEASE_OFFSET 0
- #define BIT_MASK_MACID_RELEASE_OFFSET 0xff
- #define BIT_MACID_RELEASE_OFFSET(x) \
- (((x) & BIT_MASK_MACID_RELEASE_OFFSET) \
- << BIT_SHIFT_MACID_RELEASE_OFFSET)
- #define BITS_MACID_RELEASE_OFFSET \
- (BIT_MASK_MACID_RELEASE_OFFSET << BIT_SHIFT_MACID_RELEASE_OFFSET)
- #define BIT_CLEAR_MACID_RELEASE_OFFSET(x) ((x) & (~BITS_MACID_RELEASE_OFFSET))
- #define BIT_GET_MACID_RELEASE_OFFSET(x) \
- (((x) >> BIT_SHIFT_MACID_RELEASE_OFFSET) & \
- BIT_MASK_MACID_RELEASE_OFFSET)
- #define BIT_SET_MACID_RELEASE_OFFSET(x, v) \
- (BIT_CLEAR_MACID_RELEASE_OFFSET(x) | BIT_MACID_RELEASE_OFFSET(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID_RELEASE3 (Offset 0x1440) */
- #define BIT_SHIFT_MACID127_96_RELEASE 0
- #define BIT_MASK_MACID127_96_RELEASE 0xffffffffL
- #define BIT_MACID127_96_RELEASE(x) \
- (((x) & BIT_MASK_MACID127_96_RELEASE) << BIT_SHIFT_MACID127_96_RELEASE)
- #define BITS_MACID127_96_RELEASE \
- (BIT_MASK_MACID127_96_RELEASE << BIT_SHIFT_MACID127_96_RELEASE)
- #define BIT_CLEAR_MACID127_96_RELEASE(x) ((x) & (~BITS_MACID127_96_RELEASE))
- #define BIT_GET_MACID127_96_RELEASE(x) \
- (((x) >> BIT_SHIFT_MACID127_96_RELEASE) & BIT_MASK_MACID127_96_RELEASE)
- #define BIT_SET_MACID127_96_RELEASE(x, v) \
- (BIT_CLEAR_MACID127_96_RELEASE(x) | BIT_MACID127_96_RELEASE(v))
- /* 2 REG_MACID_RELEASE_SETTING (Offset 0x1444) */
- #define BIT_MACID_VALUE BIT(7)
- #define BIT_SHIFT_MACID_OFFSET 0
- #define BIT_MASK_MACID_OFFSET 0x7f
- #define BIT_MACID_OFFSET(x) \
- (((x) & BIT_MASK_MACID_OFFSET) << BIT_SHIFT_MACID_OFFSET)
- #define BITS_MACID_OFFSET (BIT_MASK_MACID_OFFSET << BIT_SHIFT_MACID_OFFSET)
- #define BIT_CLEAR_MACID_OFFSET(x) ((x) & (~BITS_MACID_OFFSET))
- #define BIT_GET_MACID_OFFSET(x) \
- (((x) >> BIT_SHIFT_MACID_OFFSET) & BIT_MASK_MACID_OFFSET)
- #define BIT_SET_MACID_OFFSET(x, v) \
- (BIT_CLEAR_MACID_OFFSET(x) | BIT_MACID_OFFSET(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FAST_EDCA_VOVI_SETTING (Offset 0x1448) */
- #define BIT_SHIFT_VI_FAST_EDCA_TO 24
- #define BIT_MASK_VI_FAST_EDCA_TO 0xff
- #define BIT_VI_FAST_EDCA_TO(x) \
- (((x) & BIT_MASK_VI_FAST_EDCA_TO) << BIT_SHIFT_VI_FAST_EDCA_TO)
- #define BITS_VI_FAST_EDCA_TO \
- (BIT_MASK_VI_FAST_EDCA_TO << BIT_SHIFT_VI_FAST_EDCA_TO)
- #define BIT_CLEAR_VI_FAST_EDCA_TO(x) ((x) & (~BITS_VI_FAST_EDCA_TO))
- #define BIT_GET_VI_FAST_EDCA_TO(x) \
- (((x) >> BIT_SHIFT_VI_FAST_EDCA_TO) & BIT_MASK_VI_FAST_EDCA_TO)
- #define BIT_SET_VI_FAST_EDCA_TO(x, v) \
- (BIT_CLEAR_VI_FAST_EDCA_TO(x) | BIT_VI_FAST_EDCA_TO(v))
- #define BIT_VI_THRESHOLD_SEL BIT(23)
- #define BIT_SHIFT_VI_FAST_EDCA_PKT_TH 16
- #define BIT_MASK_VI_FAST_EDCA_PKT_TH 0x7f
- #define BIT_VI_FAST_EDCA_PKT_TH(x) \
- (((x) & BIT_MASK_VI_FAST_EDCA_PKT_TH) << BIT_SHIFT_VI_FAST_EDCA_PKT_TH)
- #define BITS_VI_FAST_EDCA_PKT_TH \
- (BIT_MASK_VI_FAST_EDCA_PKT_TH << BIT_SHIFT_VI_FAST_EDCA_PKT_TH)
- #define BIT_CLEAR_VI_FAST_EDCA_PKT_TH(x) ((x) & (~BITS_VI_FAST_EDCA_PKT_TH))
- #define BIT_GET_VI_FAST_EDCA_PKT_TH(x) \
- (((x) >> BIT_SHIFT_VI_FAST_EDCA_PKT_TH) & BIT_MASK_VI_FAST_EDCA_PKT_TH)
- #define BIT_SET_VI_FAST_EDCA_PKT_TH(x, v) \
- (BIT_CLEAR_VI_FAST_EDCA_PKT_TH(x) | BIT_VI_FAST_EDCA_PKT_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FAST_EDCA_VOVI_SETTING (Offset 0x1448) */
- #define BIT_SHIFT_VO_FAST_EDCA_TO 8
- #define BIT_MASK_VO_FAST_EDCA_TO 0xff
- #define BIT_VO_FAST_EDCA_TO(x) \
- (((x) & BIT_MASK_VO_FAST_EDCA_TO) << BIT_SHIFT_VO_FAST_EDCA_TO)
- #define BITS_VO_FAST_EDCA_TO \
- (BIT_MASK_VO_FAST_EDCA_TO << BIT_SHIFT_VO_FAST_EDCA_TO)
- #define BIT_CLEAR_VO_FAST_EDCA_TO(x) ((x) & (~BITS_VO_FAST_EDCA_TO))
- #define BIT_GET_VO_FAST_EDCA_TO(x) \
- (((x) >> BIT_SHIFT_VO_FAST_EDCA_TO) & BIT_MASK_VO_FAST_EDCA_TO)
- #define BIT_SET_VO_FAST_EDCA_TO(x, v) \
- (BIT_CLEAR_VO_FAST_EDCA_TO(x) | BIT_VO_FAST_EDCA_TO(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FAST_EDCA_VOVI_SETTING (Offset 0x1448) */
- #define BIT_VO_THRESHOLD_SEL BIT(7)
- #define BIT_SHIFT_VO_FAST_EDCA_PKT_TH 0
- #define BIT_MASK_VO_FAST_EDCA_PKT_TH 0x7f
- #define BIT_VO_FAST_EDCA_PKT_TH(x) \
- (((x) & BIT_MASK_VO_FAST_EDCA_PKT_TH) << BIT_SHIFT_VO_FAST_EDCA_PKT_TH)
- #define BITS_VO_FAST_EDCA_PKT_TH \
- (BIT_MASK_VO_FAST_EDCA_PKT_TH << BIT_SHIFT_VO_FAST_EDCA_PKT_TH)
- #define BIT_CLEAR_VO_FAST_EDCA_PKT_TH(x) ((x) & (~BITS_VO_FAST_EDCA_PKT_TH))
- #define BIT_GET_VO_FAST_EDCA_PKT_TH(x) \
- (((x) >> BIT_SHIFT_VO_FAST_EDCA_PKT_TH) & BIT_MASK_VO_FAST_EDCA_PKT_TH)
- #define BIT_SET_VO_FAST_EDCA_PKT_TH(x, v) \
- (BIT_CLEAR_VO_FAST_EDCA_PKT_TH(x) | BIT_VO_FAST_EDCA_PKT_TH(v))
- /* 2 REG_FAST_EDCA_BEBK_SETTING (Offset 0x144C) */
- #define BIT_SHIFT_BK_FAST_EDCA_TO 24
- #define BIT_MASK_BK_FAST_EDCA_TO 0xff
- #define BIT_BK_FAST_EDCA_TO(x) \
- (((x) & BIT_MASK_BK_FAST_EDCA_TO) << BIT_SHIFT_BK_FAST_EDCA_TO)
- #define BITS_BK_FAST_EDCA_TO \
- (BIT_MASK_BK_FAST_EDCA_TO << BIT_SHIFT_BK_FAST_EDCA_TO)
- #define BIT_CLEAR_BK_FAST_EDCA_TO(x) ((x) & (~BITS_BK_FAST_EDCA_TO))
- #define BIT_GET_BK_FAST_EDCA_TO(x) \
- (((x) >> BIT_SHIFT_BK_FAST_EDCA_TO) & BIT_MASK_BK_FAST_EDCA_TO)
- #define BIT_SET_BK_FAST_EDCA_TO(x, v) \
- (BIT_CLEAR_BK_FAST_EDCA_TO(x) | BIT_BK_FAST_EDCA_TO(v))
- #define BIT_BK_THRESHOLD_SEL BIT(23)
- #define BIT_SHIFT_BK_FAST_EDCA_PKT_TH 16
- #define BIT_MASK_BK_FAST_EDCA_PKT_TH 0x7f
- #define BIT_BK_FAST_EDCA_PKT_TH(x) \
- (((x) & BIT_MASK_BK_FAST_EDCA_PKT_TH) << BIT_SHIFT_BK_FAST_EDCA_PKT_TH)
- #define BITS_BK_FAST_EDCA_PKT_TH \
- (BIT_MASK_BK_FAST_EDCA_PKT_TH << BIT_SHIFT_BK_FAST_EDCA_PKT_TH)
- #define BIT_CLEAR_BK_FAST_EDCA_PKT_TH(x) ((x) & (~BITS_BK_FAST_EDCA_PKT_TH))
- #define BIT_GET_BK_FAST_EDCA_PKT_TH(x) \
- (((x) >> BIT_SHIFT_BK_FAST_EDCA_PKT_TH) & BIT_MASK_BK_FAST_EDCA_PKT_TH)
- #define BIT_SET_BK_FAST_EDCA_PKT_TH(x, v) \
- (BIT_CLEAR_BK_FAST_EDCA_PKT_TH(x) | BIT_BK_FAST_EDCA_PKT_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_FAST_EDCA_BEBK_SETTING (Offset 0x144C) */
- #define BIT_SHIFT_BE_FAST_EDCA_TO 8
- #define BIT_MASK_BE_FAST_EDCA_TO 0xff
- #define BIT_BE_FAST_EDCA_TO(x) \
- (((x) & BIT_MASK_BE_FAST_EDCA_TO) << BIT_SHIFT_BE_FAST_EDCA_TO)
- #define BITS_BE_FAST_EDCA_TO \
- (BIT_MASK_BE_FAST_EDCA_TO << BIT_SHIFT_BE_FAST_EDCA_TO)
- #define BIT_CLEAR_BE_FAST_EDCA_TO(x) ((x) & (~BITS_BE_FAST_EDCA_TO))
- #define BIT_GET_BE_FAST_EDCA_TO(x) \
- (((x) >> BIT_SHIFT_BE_FAST_EDCA_TO) & BIT_MASK_BE_FAST_EDCA_TO)
- #define BIT_SET_BE_FAST_EDCA_TO(x, v) \
- (BIT_CLEAR_BE_FAST_EDCA_TO(x) | BIT_BE_FAST_EDCA_TO(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_FAST_EDCA_BEBK_SETTING (Offset 0x144C) */
- #define BIT_BE_THRESHOLD_SEL BIT(7)
- #define BIT_SHIFT_BE_FAST_EDCA_PKT_TH 0
- #define BIT_MASK_BE_FAST_EDCA_PKT_TH 0x7f
- #define BIT_BE_FAST_EDCA_PKT_TH(x) \
- (((x) & BIT_MASK_BE_FAST_EDCA_PKT_TH) << BIT_SHIFT_BE_FAST_EDCA_PKT_TH)
- #define BITS_BE_FAST_EDCA_PKT_TH \
- (BIT_MASK_BE_FAST_EDCA_PKT_TH << BIT_SHIFT_BE_FAST_EDCA_PKT_TH)
- #define BIT_CLEAR_BE_FAST_EDCA_PKT_TH(x) ((x) & (~BITS_BE_FAST_EDCA_PKT_TH))
- #define BIT_GET_BE_FAST_EDCA_PKT_TH(x) \
- (((x) >> BIT_SHIFT_BE_FAST_EDCA_PKT_TH) & BIT_MASK_BE_FAST_EDCA_PKT_TH)
- #define BIT_SET_BE_FAST_EDCA_PKT_TH(x, v) \
- (BIT_CLEAR_BE_FAST_EDCA_PKT_TH(x) | BIT_BE_FAST_EDCA_PKT_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID_DROP0 (Offset 0x1450) */
- #define BIT_SHIFT_MACID31_0_DROP 0
- #define BIT_MASK_MACID31_0_DROP 0xffffffffL
- #define BIT_MACID31_0_DROP(x) \
- (((x) & BIT_MASK_MACID31_0_DROP) << BIT_SHIFT_MACID31_0_DROP)
- #define BITS_MACID31_0_DROP \
- (BIT_MASK_MACID31_0_DROP << BIT_SHIFT_MACID31_0_DROP)
- #define BIT_CLEAR_MACID31_0_DROP(x) ((x) & (~BITS_MACID31_0_DROP))
- #define BIT_GET_MACID31_0_DROP(x) \
- (((x) >> BIT_SHIFT_MACID31_0_DROP) & BIT_MASK_MACID31_0_DROP)
- #define BIT_SET_MACID31_0_DROP(x, v) \
- (BIT_CLEAR_MACID31_0_DROP(x) | BIT_MACID31_0_DROP(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_DROP_INFO (Offset 0x1450) */
- #define BIT_SHIFT_MACID_DROP_INFO 0
- #define BIT_MASK_MACID_DROP_INFO 0xffffffffL
- #define BIT_MACID_DROP_INFO(x) \
- (((x) & BIT_MASK_MACID_DROP_INFO) << BIT_SHIFT_MACID_DROP_INFO)
- #define BITS_MACID_DROP_INFO \
- (BIT_MASK_MACID_DROP_INFO << BIT_SHIFT_MACID_DROP_INFO)
- #define BIT_CLEAR_MACID_DROP_INFO(x) ((x) & (~BITS_MACID_DROP_INFO))
- #define BIT_GET_MACID_DROP_INFO(x) \
- (((x) >> BIT_SHIFT_MACID_DROP_INFO) & BIT_MASK_MACID_DROP_INFO)
- #define BIT_SET_MACID_DROP_INFO(x, v) \
- (BIT_CLEAR_MACID_DROP_INFO(x) | BIT_MACID_DROP_INFO(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID_DROP1 (Offset 0x1454) */
- #define BIT_SHIFT_MACID63_32_DROP 0
- #define BIT_MASK_MACID63_32_DROP 0xffffffffL
- #define BIT_MACID63_32_DROP(x) \
- (((x) & BIT_MASK_MACID63_32_DROP) << BIT_SHIFT_MACID63_32_DROP)
- #define BITS_MACID63_32_DROP \
- (BIT_MASK_MACID63_32_DROP << BIT_SHIFT_MACID63_32_DROP)
- #define BIT_CLEAR_MACID63_32_DROP(x) ((x) & (~BITS_MACID63_32_DROP))
- #define BIT_GET_MACID63_32_DROP(x) \
- (((x) >> BIT_SHIFT_MACID63_32_DROP) & BIT_MASK_MACID63_32_DROP)
- #define BIT_SET_MACID63_32_DROP(x, v) \
- (BIT_CLEAR_MACID63_32_DROP(x) | BIT_MACID63_32_DROP(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_DROP_CTRL (Offset 0x1454) */
- #define BIT_SHIFT_MACID_DROP_SEL 0
- #define BIT_MASK_MACID_DROP_SEL 0x7
- #define BIT_MACID_DROP_SEL(x) \
- (((x) & BIT_MASK_MACID_DROP_SEL) << BIT_SHIFT_MACID_DROP_SEL)
- #define BITS_MACID_DROP_SEL \
- (BIT_MASK_MACID_DROP_SEL << BIT_SHIFT_MACID_DROP_SEL)
- #define BIT_CLEAR_MACID_DROP_SEL(x) ((x) & (~BITS_MACID_DROP_SEL))
- #define BIT_GET_MACID_DROP_SEL(x) \
- (((x) >> BIT_SHIFT_MACID_DROP_SEL) & BIT_MASK_MACID_DROP_SEL)
- #define BIT_SET_MACID_DROP_SEL(x, v) \
- (BIT_CLEAR_MACID_DROP_SEL(x) | BIT_MACID_DROP_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID_DROP2 (Offset 0x1458) */
- #define BIT_SHIFT_MACID95_64_DROP 0
- #define BIT_MASK_MACID95_64_DROP 0xffffffffL
- #define BIT_MACID95_64_DROP(x) \
- (((x) & BIT_MASK_MACID95_64_DROP) << BIT_SHIFT_MACID95_64_DROP)
- #define BITS_MACID95_64_DROP \
- (BIT_MASK_MACID95_64_DROP << BIT_SHIFT_MACID95_64_DROP)
- #define BIT_CLEAR_MACID95_64_DROP(x) ((x) & (~BITS_MACID95_64_DROP))
- #define BIT_GET_MACID95_64_DROP(x) \
- (((x) >> BIT_SHIFT_MACID95_64_DROP) & BIT_MASK_MACID95_64_DROP)
- #define BIT_SET_MACID95_64_DROP(x, v) \
- (BIT_CLEAR_MACID95_64_DROP(x) | BIT_MACID95_64_DROP(v))
- /* 2 REG_MACID_DROP3 (Offset 0x145C) */
- #define BIT_SHIFT_MACID127_96_DROP 0
- #define BIT_MASK_MACID127_96_DROP 0xffffffffL
- #define BIT_MACID127_96_DROP(x) \
- (((x) & BIT_MASK_MACID127_96_DROP) << BIT_SHIFT_MACID127_96_DROP)
- #define BITS_MACID127_96_DROP \
- (BIT_MASK_MACID127_96_DROP << BIT_SHIFT_MACID127_96_DROP)
- #define BIT_CLEAR_MACID127_96_DROP(x) ((x) & (~BITS_MACID127_96_DROP))
- #define BIT_GET_MACID127_96_DROP(x) \
- (((x) >> BIT_SHIFT_MACID127_96_DROP) & BIT_MASK_MACID127_96_DROP)
- #define BIT_SET_MACID127_96_DROP(x, v) \
- (BIT_CLEAR_MACID127_96_DROP(x) | BIT_MACID127_96_DROP(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_R_MACID_RELEASE_SUCCESS_1 (Offset 0x1464) */
- #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1 0
- #define BIT_MASK_R_MACID_RELEASE_SUCCESS_1 0xffffffffL
- #define BIT_R_MACID_RELEASE_SUCCESS_1(x) \
- (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_1) \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1)
- #define BITS_R_MACID_RELEASE_SUCCESS_1 \
- (BIT_MASK_R_MACID_RELEASE_SUCCESS_1 \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1)
- #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_1(x) \
- ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_1))
- #define BIT_GET_R_MACID_RELEASE_SUCCESS_1(x) \
- (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1) & \
- BIT_MASK_R_MACID_RELEASE_SUCCESS_1)
- #define BIT_SET_R_MACID_RELEASE_SUCCESS_1(x, v) \
- (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_1(x) | \
- BIT_R_MACID_RELEASE_SUCCESS_1(v))
- /* 2 REG_R_MACID_RELEASE_SUCCESS_3 (Offset 0x146C) */
- #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3 0
- #define BIT_MASK_R_MACID_RELEASE_SUCCESS_3 0xffffffffL
- #define BIT_R_MACID_RELEASE_SUCCESS_3(x) \
- (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_3) \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3)
- #define BITS_R_MACID_RELEASE_SUCCESS_3 \
- (BIT_MASK_R_MACID_RELEASE_SUCCESS_3 \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3)
- #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_3(x) \
- ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_3))
- #define BIT_GET_R_MACID_RELEASE_SUCCESS_3(x) \
- (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3) & \
- BIT_MASK_R_MACID_RELEASE_SUCCESS_3)
- #define BIT_SET_R_MACID_RELEASE_SUCCESS_3(x, v) \
- (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_3(x) | \
- BIT_R_MACID_RELEASE_SUCCESS_3(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MGG_FIFO_CRTL (Offset 0x1470) */
- #define BIT_R_MGG_FIFO_EN BIT(31)
- #define BIT_SHIFT_R_MGG_FIFO_PG_SIZE 28
- #define BIT_MASK_R_MGG_FIFO_PG_SIZE 0x7
- #define BIT_R_MGG_FIFO_PG_SIZE(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_PG_SIZE) << BIT_SHIFT_R_MGG_FIFO_PG_SIZE)
- #define BITS_R_MGG_FIFO_PG_SIZE \
- (BIT_MASK_R_MGG_FIFO_PG_SIZE << BIT_SHIFT_R_MGG_FIFO_PG_SIZE)
- #define BIT_CLEAR_R_MGG_FIFO_PG_SIZE(x) ((x) & (~BITS_R_MGG_FIFO_PG_SIZE))
- #define BIT_GET_R_MGG_FIFO_PG_SIZE(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_PG_SIZE) & BIT_MASK_R_MGG_FIFO_PG_SIZE)
- #define BIT_SET_R_MGG_FIFO_PG_SIZE(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_PG_SIZE(x) | BIT_R_MGG_FIFO_PG_SIZE(v))
- #define BIT_SHIFT_R_MGG_FIFO_START_PG 16
- #define BIT_MASK_R_MGG_FIFO_START_PG 0xfff
- #define BIT_R_MGG_FIFO_START_PG(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_START_PG) << BIT_SHIFT_R_MGG_FIFO_START_PG)
- #define BITS_R_MGG_FIFO_START_PG \
- (BIT_MASK_R_MGG_FIFO_START_PG << BIT_SHIFT_R_MGG_FIFO_START_PG)
- #define BIT_CLEAR_R_MGG_FIFO_START_PG(x) ((x) & (~BITS_R_MGG_FIFO_START_PG))
- #define BIT_GET_R_MGG_FIFO_START_PG(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_START_PG) & BIT_MASK_R_MGG_FIFO_START_PG)
- #define BIT_SET_R_MGG_FIFO_START_PG(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_START_PG(x) | BIT_R_MGG_FIFO_START_PG(v))
- #define BIT_SHIFT_R_MGG_FIFO_SIZE 14
- #define BIT_MASK_R_MGG_FIFO_SIZE 0x3
- #define BIT_R_MGG_FIFO_SIZE(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_SIZE) << BIT_SHIFT_R_MGG_FIFO_SIZE)
- #define BITS_R_MGG_FIFO_SIZE \
- (BIT_MASK_R_MGG_FIFO_SIZE << BIT_SHIFT_R_MGG_FIFO_SIZE)
- #define BIT_CLEAR_R_MGG_FIFO_SIZE(x) ((x) & (~BITS_R_MGG_FIFO_SIZE))
- #define BIT_GET_R_MGG_FIFO_SIZE(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_SIZE) & BIT_MASK_R_MGG_FIFO_SIZE)
- #define BIT_SET_R_MGG_FIFO_SIZE(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_SIZE(x) | BIT_R_MGG_FIFO_SIZE(v))
- #define BIT_R_MGG_FIFO_PAUSE BIT(13)
- #define BIT_SHIFT_R_MGG_FIFO_RPTR 8
- #define BIT_MASK_R_MGG_FIFO_RPTR 0x1f
- #define BIT_R_MGG_FIFO_RPTR(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_RPTR) << BIT_SHIFT_R_MGG_FIFO_RPTR)
- #define BITS_R_MGG_FIFO_RPTR \
- (BIT_MASK_R_MGG_FIFO_RPTR << BIT_SHIFT_R_MGG_FIFO_RPTR)
- #define BIT_CLEAR_R_MGG_FIFO_RPTR(x) ((x) & (~BITS_R_MGG_FIFO_RPTR))
- #define BIT_GET_R_MGG_FIFO_RPTR(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_RPTR) & BIT_MASK_R_MGG_FIFO_RPTR)
- #define BIT_SET_R_MGG_FIFO_RPTR(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_RPTR(x) | BIT_R_MGG_FIFO_RPTR(v))
- #define BIT_R_MGG_FIFO_OV BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_FIFO_WRITE_POINTER (Offset 0x1470) */
- #define BIT_MGQ_FIFO_OV BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MGG_FIFO_CRTL (Offset 0x1470) */
- #define BIT_R_MGG_FIFO_WPTR_ERROR BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_FIFO_WRITE_POINTER (Offset 0x1470) */
- #define BIT_MGQ_FIFO_WPTR_ERROR BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MGG_FIFO_CRTL (Offset 0x1470) */
- #define BIT_R_EN_CPU_LIFETIME BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_FIFO_WRITE_POINTER (Offset 0x1470) */
- #define BIT_EN_MGQ_FIFO_LIFETIME BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MGG_FIFO_CRTL (Offset 0x1470) */
- #define BIT_SHIFT_R_MGG_FIFO_WPTR 0
- #define BIT_MASK_R_MGG_FIFO_WPTR 0x1f
- #define BIT_R_MGG_FIFO_WPTR(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_WPTR) << BIT_SHIFT_R_MGG_FIFO_WPTR)
- #define BITS_R_MGG_FIFO_WPTR \
- (BIT_MASK_R_MGG_FIFO_WPTR << BIT_SHIFT_R_MGG_FIFO_WPTR)
- #define BIT_CLEAR_R_MGG_FIFO_WPTR(x) ((x) & (~BITS_R_MGG_FIFO_WPTR))
- #define BIT_GET_R_MGG_FIFO_WPTR(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_WPTR) & BIT_MASK_R_MGG_FIFO_WPTR)
- #define BIT_SET_R_MGG_FIFO_WPTR(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_WPTR(x) | BIT_R_MGG_FIFO_WPTR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_FIFO_WRITE_POINTER (Offset 0x1470) */
- #define BIT_SHIFT_MGQ_FIFO_WPTR 0
- #define BIT_MASK_MGQ_FIFO_WPTR 0x1f
- #define BIT_MGQ_FIFO_WPTR(x) \
- (((x) & BIT_MASK_MGQ_FIFO_WPTR) << BIT_SHIFT_MGQ_FIFO_WPTR)
- #define BITS_MGQ_FIFO_WPTR (BIT_MASK_MGQ_FIFO_WPTR << BIT_SHIFT_MGQ_FIFO_WPTR)
- #define BIT_CLEAR_MGQ_FIFO_WPTR(x) ((x) & (~BITS_MGQ_FIFO_WPTR))
- #define BIT_GET_MGQ_FIFO_WPTR(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_WPTR) & BIT_MASK_MGQ_FIFO_WPTR)
- #define BIT_SET_MGQ_FIFO_WPTR(x, v) \
- (BIT_CLEAR_MGQ_FIFO_WPTR(x) | BIT_MGQ_FIFO_WPTR(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_FIFO_ENABLE (Offset 0x1472) */
- #define BIT_MGQ_FIFO_EN BIT(15)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MGQ_FIFO_ENABLE (Offset 0x1472) */
- #define BIT_MGQ_FIFO_EN_V1 BIT(15)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_FIFO_READ_POINTER (Offset 0x1472) */
- #define BIT_SHIFT_MGQ_FIFO_SIZE 14
- #define BIT_MASK_MGQ_FIFO_SIZE 0x3
- #define BIT_MGQ_FIFO_SIZE(x) \
- (((x) & BIT_MASK_MGQ_FIFO_SIZE) << BIT_SHIFT_MGQ_FIFO_SIZE)
- #define BITS_MGQ_FIFO_SIZE (BIT_MASK_MGQ_FIFO_SIZE << BIT_SHIFT_MGQ_FIFO_SIZE)
- #define BIT_CLEAR_MGQ_FIFO_SIZE(x) ((x) & (~BITS_MGQ_FIFO_SIZE))
- #define BIT_GET_MGQ_FIFO_SIZE(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_SIZE) & BIT_MASK_MGQ_FIFO_SIZE)
- #define BIT_SET_MGQ_FIFO_SIZE(x, v) \
- (BIT_CLEAR_MGQ_FIFO_SIZE(x) | BIT_MGQ_FIFO_SIZE(v))
- #define BIT_MGQ_FIFO_PAUSE BIT(13)
- #define BIT_SHIFT_MGQ_FIFO_PG_SIZE 12
- #define BIT_MASK_MGQ_FIFO_PG_SIZE 0x7
- #define BIT_MGQ_FIFO_PG_SIZE(x) \
- (((x) & BIT_MASK_MGQ_FIFO_PG_SIZE) << BIT_SHIFT_MGQ_FIFO_PG_SIZE)
- #define BITS_MGQ_FIFO_PG_SIZE \
- (BIT_MASK_MGQ_FIFO_PG_SIZE << BIT_SHIFT_MGQ_FIFO_PG_SIZE)
- #define BIT_CLEAR_MGQ_FIFO_PG_SIZE(x) ((x) & (~BITS_MGQ_FIFO_PG_SIZE))
- #define BIT_GET_MGQ_FIFO_PG_SIZE(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_PG_SIZE) & BIT_MASK_MGQ_FIFO_PG_SIZE)
- #define BIT_SET_MGQ_FIFO_PG_SIZE(x, v) \
- (BIT_CLEAR_MGQ_FIFO_PG_SIZE(x) | BIT_MGQ_FIFO_PG_SIZE(v))
- #define BIT_SHIFT_MGQ_FIFO_RPTR 8
- #define BIT_MASK_MGQ_FIFO_RPTR 0x1f
- #define BIT_MGQ_FIFO_RPTR(x) \
- (((x) & BIT_MASK_MGQ_FIFO_RPTR) << BIT_SHIFT_MGQ_FIFO_RPTR)
- #define BITS_MGQ_FIFO_RPTR (BIT_MASK_MGQ_FIFO_RPTR << BIT_SHIFT_MGQ_FIFO_RPTR)
- #define BIT_CLEAR_MGQ_FIFO_RPTR(x) ((x) & (~BITS_MGQ_FIFO_RPTR))
- #define BIT_GET_MGQ_FIFO_RPTR(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_RPTR) & BIT_MASK_MGQ_FIFO_RPTR)
- #define BIT_SET_MGQ_FIFO_RPTR(x, v) \
- (BIT_CLEAR_MGQ_FIFO_RPTR(x) | BIT_MGQ_FIFO_RPTR(v))
- #define BIT_SHIFT_MGQ_FIFO_START_PG 0
- #define BIT_MASK_MGQ_FIFO_START_PG 0xfff
- #define BIT_MGQ_FIFO_START_PG(x) \
- (((x) & BIT_MASK_MGQ_FIFO_START_PG) << BIT_SHIFT_MGQ_FIFO_START_PG)
- #define BITS_MGQ_FIFO_START_PG \
- (BIT_MASK_MGQ_FIFO_START_PG << BIT_SHIFT_MGQ_FIFO_START_PG)
- #define BIT_CLEAR_MGQ_FIFO_START_PG(x) ((x) & (~BITS_MGQ_FIFO_START_PG))
- #define BIT_GET_MGQ_FIFO_START_PG(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_START_PG) & BIT_MASK_MGQ_FIFO_START_PG)
- #define BIT_SET_MGQ_FIFO_START_PG(x, v) \
- (BIT_CLEAR_MGQ_FIFO_START_PG(x) | BIT_MGQ_FIFO_START_PG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MGG_FIFO_INT (Offset 0x1474) */
- #define BIT_SHIFT_R_MGG_FIFO_INT_FLAG 16
- #define BIT_MASK_R_MGG_FIFO_INT_FLAG 0xffff
- #define BIT_R_MGG_FIFO_INT_FLAG(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_INT_FLAG) << BIT_SHIFT_R_MGG_FIFO_INT_FLAG)
- #define BITS_R_MGG_FIFO_INT_FLAG \
- (BIT_MASK_R_MGG_FIFO_INT_FLAG << BIT_SHIFT_R_MGG_FIFO_INT_FLAG)
- #define BIT_CLEAR_R_MGG_FIFO_INT_FLAG(x) ((x) & (~BITS_R_MGG_FIFO_INT_FLAG))
- #define BIT_GET_R_MGG_FIFO_INT_FLAG(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_INT_FLAG) & BIT_MASK_R_MGG_FIFO_INT_FLAG)
- #define BIT_SET_R_MGG_FIFO_INT_FLAG(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_INT_FLAG(x) | BIT_R_MGG_FIFO_INT_FLAG(v))
- #define BIT_SHIFT_R_MGG_FIFO_INT_MASK 0
- #define BIT_MASK_R_MGG_FIFO_INT_MASK 0xffff
- #define BIT_R_MGG_FIFO_INT_MASK(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_INT_MASK) << BIT_SHIFT_R_MGG_FIFO_INT_MASK)
- #define BITS_R_MGG_FIFO_INT_MASK \
- (BIT_MASK_R_MGG_FIFO_INT_MASK << BIT_SHIFT_R_MGG_FIFO_INT_MASK)
- #define BIT_CLEAR_R_MGG_FIFO_INT_MASK(x) ((x) & (~BITS_R_MGG_FIFO_INT_MASK))
- #define BIT_GET_R_MGG_FIFO_INT_MASK(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_INT_MASK) & BIT_MASK_R_MGG_FIFO_INT_MASK)
- #define BIT_SET_R_MGG_FIFO_INT_MASK(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_INT_MASK(x) | BIT_R_MGG_FIFO_INT_MASK(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_FIFO_RELEASE_INT_MASK (Offset 0x1474) */
- #define BIT_SHIFT_MGQ_FIFO_REL_INT_MASK 0
- #define BIT_MASK_MGQ_FIFO_REL_INT_MASK 0xffff
- #define BIT_MGQ_FIFO_REL_INT_MASK(x) \
- (((x) & BIT_MASK_MGQ_FIFO_REL_INT_MASK) \
- << BIT_SHIFT_MGQ_FIFO_REL_INT_MASK)
- #define BITS_MGQ_FIFO_REL_INT_MASK \
- (BIT_MASK_MGQ_FIFO_REL_INT_MASK << BIT_SHIFT_MGQ_FIFO_REL_INT_MASK)
- #define BIT_CLEAR_MGQ_FIFO_REL_INT_MASK(x) ((x) & (~BITS_MGQ_FIFO_REL_INT_MASK))
- #define BIT_GET_MGQ_FIFO_REL_INT_MASK(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_REL_INT_MASK) & \
- BIT_MASK_MGQ_FIFO_REL_INT_MASK)
- #define BIT_SET_MGQ_FIFO_REL_INT_MASK(x, v) \
- (BIT_CLEAR_MGQ_FIFO_REL_INT_MASK(x) | BIT_MGQ_FIFO_REL_INT_MASK(v))
- /* 2 REG_MGQ_FIFO_RELEASE_INT_FLAG (Offset 0x1476) */
- #define BIT_SHIFT_MGQ_FIFO_REL_INT_FLAG 0
- #define BIT_MASK_MGQ_FIFO_REL_INT_FLAG 0xffff
- #define BIT_MGQ_FIFO_REL_INT_FLAG(x) \
- (((x) & BIT_MASK_MGQ_FIFO_REL_INT_FLAG) \
- << BIT_SHIFT_MGQ_FIFO_REL_INT_FLAG)
- #define BITS_MGQ_FIFO_REL_INT_FLAG \
- (BIT_MASK_MGQ_FIFO_REL_INT_FLAG << BIT_SHIFT_MGQ_FIFO_REL_INT_FLAG)
- #define BIT_CLEAR_MGQ_FIFO_REL_INT_FLAG(x) ((x) & (~BITS_MGQ_FIFO_REL_INT_FLAG))
- #define BIT_GET_MGQ_FIFO_REL_INT_FLAG(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_REL_INT_FLAG) & \
- BIT_MASK_MGQ_FIFO_REL_INT_FLAG)
- #define BIT_SET_MGQ_FIFO_REL_INT_FLAG(x, v) \
- (BIT_CLEAR_MGQ_FIFO_REL_INT_FLAG(x) | BIT_MGQ_FIFO_REL_INT_FLAG(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MGG_FIFO_LIFETIME (Offset 0x1478) */
- #define BIT_SHIFT_R_MGG_FIFO_LIFETIME 16
- #define BIT_MASK_R_MGG_FIFO_LIFETIME 0xffff
- #define BIT_R_MGG_FIFO_LIFETIME(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_LIFETIME) << BIT_SHIFT_R_MGG_FIFO_LIFETIME)
- #define BITS_R_MGG_FIFO_LIFETIME \
- (BIT_MASK_R_MGG_FIFO_LIFETIME << BIT_SHIFT_R_MGG_FIFO_LIFETIME)
- #define BIT_CLEAR_R_MGG_FIFO_LIFETIME(x) ((x) & (~BITS_R_MGG_FIFO_LIFETIME))
- #define BIT_GET_R_MGG_FIFO_LIFETIME(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_LIFETIME) & BIT_MASK_R_MGG_FIFO_LIFETIME)
- #define BIT_SET_R_MGG_FIFO_LIFETIME(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_LIFETIME(x) | BIT_R_MGG_FIFO_LIFETIME(v))
- #define BIT_SHIFT_R_MGG_FIFO_VALID_MAP 0
- #define BIT_MASK_R_MGG_FIFO_VALID_MAP 0xffff
- #define BIT_R_MGG_FIFO_VALID_MAP(x) \
- (((x) & BIT_MASK_R_MGG_FIFO_VALID_MAP) \
- << BIT_SHIFT_R_MGG_FIFO_VALID_MAP)
- #define BITS_R_MGG_FIFO_VALID_MAP \
- (BIT_MASK_R_MGG_FIFO_VALID_MAP << BIT_SHIFT_R_MGG_FIFO_VALID_MAP)
- #define BIT_CLEAR_R_MGG_FIFO_VALID_MAP(x) ((x) & (~BITS_R_MGG_FIFO_VALID_MAP))
- #define BIT_GET_R_MGG_FIFO_VALID_MAP(x) \
- (((x) >> BIT_SHIFT_R_MGG_FIFO_VALID_MAP) & \
- BIT_MASK_R_MGG_FIFO_VALID_MAP)
- #define BIT_SET_R_MGG_FIFO_VALID_MAP(x, v) \
- (BIT_CLEAR_R_MGG_FIFO_VALID_MAP(x) | BIT_R_MGG_FIFO_VALID_MAP(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MGQ_FIFO_VALID_MAP (Offset 0x1478) */
- #define BIT_SHIFT_MGQ_FIFO_PKT_VALID_MAP 0
- #define BIT_MASK_MGQ_FIFO_PKT_VALID_MAP 0xffff
- #define BIT_MGQ_FIFO_PKT_VALID_MAP(x) \
- (((x) & BIT_MASK_MGQ_FIFO_PKT_VALID_MAP) \
- << BIT_SHIFT_MGQ_FIFO_PKT_VALID_MAP)
- #define BITS_MGQ_FIFO_PKT_VALID_MAP \
- (BIT_MASK_MGQ_FIFO_PKT_VALID_MAP << BIT_SHIFT_MGQ_FIFO_PKT_VALID_MAP)
- #define BIT_CLEAR_MGQ_FIFO_PKT_VALID_MAP(x) \
- ((x) & (~BITS_MGQ_FIFO_PKT_VALID_MAP))
- #define BIT_GET_MGQ_FIFO_PKT_VALID_MAP(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_PKT_VALID_MAP) & \
- BIT_MASK_MGQ_FIFO_PKT_VALID_MAP)
- #define BIT_SET_MGQ_FIFO_PKT_VALID_MAP(x, v) \
- (BIT_CLEAR_MGQ_FIFO_PKT_VALID_MAP(x) | BIT_MGQ_FIFO_PKT_VALID_MAP(v))
- /* 2 REG_MGQ_FIFO_LIFETIME (Offset 0x147A) */
- #define BIT_SHIFT_MGQ_FIFO_LIFETIME 0
- #define BIT_MASK_MGQ_FIFO_LIFETIME 0xffff
- #define BIT_MGQ_FIFO_LIFETIME(x) \
- (((x) & BIT_MASK_MGQ_FIFO_LIFETIME) << BIT_SHIFT_MGQ_FIFO_LIFETIME)
- #define BITS_MGQ_FIFO_LIFETIME \
- (BIT_MASK_MGQ_FIFO_LIFETIME << BIT_SHIFT_MGQ_FIFO_LIFETIME)
- #define BIT_CLEAR_MGQ_FIFO_LIFETIME(x) ((x) & (~BITS_MGQ_FIFO_LIFETIME))
- #define BIT_GET_MGQ_FIFO_LIFETIME(x) \
- (((x) >> BIT_SHIFT_MGQ_FIFO_LIFETIME) & BIT_MASK_MGQ_FIFO_LIFETIME)
- #define BIT_SET_MGQ_FIFO_LIFETIME(x, v) \
- (BIT_CLEAR_MGQ_FIFO_LIFETIME(x) | BIT_MGQ_FIFO_LIFETIME(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PKT_TRANS (Offset 0x1480) */
- #define BIT_SHIFT_IE_DESC_OFFSET 16
- #define BIT_MASK_IE_DESC_OFFSET 0x1ff
- #define BIT_IE_DESC_OFFSET(x) \
- (((x) & BIT_MASK_IE_DESC_OFFSET) << BIT_SHIFT_IE_DESC_OFFSET)
- #define BITS_IE_DESC_OFFSET \
- (BIT_MASK_IE_DESC_OFFSET << BIT_SHIFT_IE_DESC_OFFSET)
- #define BIT_CLEAR_IE_DESC_OFFSET(x) ((x) & (~BITS_IE_DESC_OFFSET))
- #define BIT_GET_IE_DESC_OFFSET(x) \
- (((x) >> BIT_SHIFT_IE_DESC_OFFSET) & BIT_MASK_IE_DESC_OFFSET)
- #define BIT_SET_IE_DESC_OFFSET(x, v) \
- (BIT_CLEAR_IE_DESC_OFFSET(x) | BIT_IE_DESC_OFFSET(v))
- #define BIT_DIS_FWCMD_PATH_ERRCHK BIT(13)
- #define BIT_MAC_HDR_CONVERT_EN BIT(12)
- #define BIT_TXDESC_TRANS_EN BIT(8)
- #define BIT_PKT_TRANS_ERRINT_EN BIT(7)
- #define BIT_SHIFT_PKT_TRANS_ERR_MACID_SEL 4
- #define BIT_MASK_PKT_TRANS_ERR_MACID_SEL 0x3
- #define BIT_PKT_TRANS_ERR_MACID_SEL(x) \
- (((x) & BIT_MASK_PKT_TRANS_ERR_MACID_SEL) \
- << BIT_SHIFT_PKT_TRANS_ERR_MACID_SEL)
- #define BITS_PKT_TRANS_ERR_MACID_SEL \
- (BIT_MASK_PKT_TRANS_ERR_MACID_SEL << BIT_SHIFT_PKT_TRANS_ERR_MACID_SEL)
- #define BIT_CLEAR_PKT_TRANS_ERR_MACID_SEL(x) \
- ((x) & (~BITS_PKT_TRANS_ERR_MACID_SEL))
- #define BIT_GET_PKT_TRANS_ERR_MACID_SEL(x) \
- (((x) >> BIT_SHIFT_PKT_TRANS_ERR_MACID_SEL) & \
- BIT_MASK_PKT_TRANS_ERR_MACID_SEL)
- #define BIT_SET_PKT_TRANS_ERR_MACID_SEL(x, v) \
- (BIT_CLEAR_PKT_TRANS_ERR_MACID_SEL(x) | BIT_PKT_TRANS_ERR_MACID_SEL(v))
- #define BIT_PKT_TRANS_IEINIT_ERR BIT(3)
- #define BIT_PKT_TRANS_IENUM_ERR BIT(2)
- #define BIT_PKT_TRANS_IECNT_ERR1 BIT(1)
- #define BIT_PKT_TRANS_IECNT_ERR0 BIT(0)
- /* 2 REG_SHCUT_LLC_ETH_TYPE1 (Offset 0x1488) */
- #define BIT_SHIFT_SHCUT_MHDR_OFFSET 16
- #define BIT_MASK_SHCUT_MHDR_OFFSET 0x1ff
- #define BIT_SHCUT_MHDR_OFFSET(x) \
- (((x) & BIT_MASK_SHCUT_MHDR_OFFSET) << BIT_SHIFT_SHCUT_MHDR_OFFSET)
- #define BITS_SHCUT_MHDR_OFFSET \
- (BIT_MASK_SHCUT_MHDR_OFFSET << BIT_SHIFT_SHCUT_MHDR_OFFSET)
- #define BIT_CLEAR_SHCUT_MHDR_OFFSET(x) ((x) & (~BITS_SHCUT_MHDR_OFFSET))
- #define BIT_GET_SHCUT_MHDR_OFFSET(x) \
- (((x) >> BIT_SHIFT_SHCUT_MHDR_OFFSET) & BIT_MASK_SHCUT_MHDR_OFFSET)
- #define BIT_SET_SHCUT_MHDR_OFFSET(x, v) \
- (BIT_CLEAR_SHCUT_MHDR_OFFSET(x) | BIT_SHCUT_MHDR_OFFSET(v))
- #define BIT_SHIFT_PKT_TRANS_ERR_MACID 0
- #define BIT_MASK_PKT_TRANS_ERR_MACID 0xffffffffL
- #define BIT_PKT_TRANS_ERR_MACID(x) \
- (((x) & BIT_MASK_PKT_TRANS_ERR_MACID) << BIT_SHIFT_PKT_TRANS_ERR_MACID)
- #define BITS_PKT_TRANS_ERR_MACID \
- (BIT_MASK_PKT_TRANS_ERR_MACID << BIT_SHIFT_PKT_TRANS_ERR_MACID)
- #define BIT_CLEAR_PKT_TRANS_ERR_MACID(x) ((x) & (~BITS_PKT_TRANS_ERR_MACID))
- #define BIT_GET_PKT_TRANS_ERR_MACID(x) \
- (((x) >> BIT_SHIFT_PKT_TRANS_ERR_MACID) & BIT_MASK_PKT_TRANS_ERR_MACID)
- #define BIT_SET_PKT_TRANS_ERR_MACID(x, v) \
- (BIT_CLEAR_PKT_TRANS_ERR_MACID(x) | BIT_PKT_TRANS_ERR_MACID(v))
- /* 2 REG_FWCMDQ_CTRL (Offset 0x14A0) */
- #define BIT_FW_RELEASEPKT_POLLING BIT(31)
- #define BIT_SHIFT_FWCMDQ_RELEASE_HEAD 16
- #define BIT_MASK_FWCMDQ_RELEASE_HEAD 0xfff
- #define BIT_FWCMDQ_RELEASE_HEAD(x) \
- (((x) & BIT_MASK_FWCMDQ_RELEASE_HEAD) << BIT_SHIFT_FWCMDQ_RELEASE_HEAD)
- #define BITS_FWCMDQ_RELEASE_HEAD \
- (BIT_MASK_FWCMDQ_RELEASE_HEAD << BIT_SHIFT_FWCMDQ_RELEASE_HEAD)
- #define BIT_CLEAR_FWCMDQ_RELEASE_HEAD(x) ((x) & (~BITS_FWCMDQ_RELEASE_HEAD))
- #define BIT_GET_FWCMDQ_RELEASE_HEAD(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_RELEASE_HEAD) & BIT_MASK_FWCMDQ_RELEASE_HEAD)
- #define BIT_SET_FWCMDQ_RELEASE_HEAD(x, v) \
- (BIT_CLEAR_FWCMDQ_RELEASE_HEAD(x) | BIT_FWCMDQ_RELEASE_HEAD(v))
- #define BIT_FW_GETPKTT_POLLING BIT(15)
- #define BIT_SHIFT_FWCMDQ_H 0
- #define BIT_MASK_FWCMDQ_H 0xfff
- #define BIT_FWCMDQ_H(x) (((x) & BIT_MASK_FWCMDQ_H) << BIT_SHIFT_FWCMDQ_H)
- #define BITS_FWCMDQ_H (BIT_MASK_FWCMDQ_H << BIT_SHIFT_FWCMDQ_H)
- #define BIT_CLEAR_FWCMDQ_H(x) ((x) & (~BITS_FWCMDQ_H))
- #define BIT_GET_FWCMDQ_H(x) (((x) >> BIT_SHIFT_FWCMDQ_H) & BIT_MASK_FWCMDQ_H)
- #define BIT_SET_FWCMDQ_H(x, v) (BIT_CLEAR_FWCMDQ_H(x) | BIT_FWCMDQ_H(v))
- /* 2 REG_FWCMDQ_PAGE (Offset 0x14A4) */
- #define BIT_SHIFT_FWCMDQ_TOTAL_PAGE 16
- #define BIT_MASK_FWCMDQ_TOTAL_PAGE 0xfff
- #define BIT_FWCMDQ_TOTAL_PAGE(x) \
- (((x) & BIT_MASK_FWCMDQ_TOTAL_PAGE) << BIT_SHIFT_FWCMDQ_TOTAL_PAGE)
- #define BITS_FWCMDQ_TOTAL_PAGE \
- (BIT_MASK_FWCMDQ_TOTAL_PAGE << BIT_SHIFT_FWCMDQ_TOTAL_PAGE)
- #define BIT_CLEAR_FWCMDQ_TOTAL_PAGE(x) ((x) & (~BITS_FWCMDQ_TOTAL_PAGE))
- #define BIT_GET_FWCMDQ_TOTAL_PAGE(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_TOTAL_PAGE) & BIT_MASK_FWCMDQ_TOTAL_PAGE)
- #define BIT_SET_FWCMDQ_TOTAL_PAGE(x, v) \
- (BIT_CLEAR_FWCMDQ_TOTAL_PAGE(x) | BIT_FWCMDQ_TOTAL_PAGE(v))
- #define BIT_SHIFT_FWCMDQ_QUEUE_PAGE 0
- #define BIT_MASK_FWCMDQ_QUEUE_PAGE 0xfff
- #define BIT_FWCMDQ_QUEUE_PAGE(x) \
- (((x) & BIT_MASK_FWCMDQ_QUEUE_PAGE) << BIT_SHIFT_FWCMDQ_QUEUE_PAGE)
- #define BITS_FWCMDQ_QUEUE_PAGE \
- (BIT_MASK_FWCMDQ_QUEUE_PAGE << BIT_SHIFT_FWCMDQ_QUEUE_PAGE)
- #define BIT_CLEAR_FWCMDQ_QUEUE_PAGE(x) ((x) & (~BITS_FWCMDQ_QUEUE_PAGE))
- #define BIT_GET_FWCMDQ_QUEUE_PAGE(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_QUEUE_PAGE) & BIT_MASK_FWCMDQ_QUEUE_PAGE)
- #define BIT_SET_FWCMDQ_QUEUE_PAGE(x, v) \
- (BIT_CLEAR_FWCMDQ_QUEUE_PAGE(x) | BIT_FWCMDQ_QUEUE_PAGE(v))
- /* 2 REG_FWCMDQ_INFO (Offset 0x14A8) */
- #define BIT_FWCMD_READY BIT(31)
- #define BIT_FWCMDQ_OVERFLOW BIT(30)
- #define BIT_FWCMDQ_UNDERFLOW BIT(29)
- #define BIT_FWCMDQ_RELEASE_MISS BIT(28)
- #define BIT_SHIFT_FWCMDQ_TOTAL_PKT 16
- #define BIT_MASK_FWCMDQ_TOTAL_PKT 0xfff
- #define BIT_FWCMDQ_TOTAL_PKT(x) \
- (((x) & BIT_MASK_FWCMDQ_TOTAL_PKT) << BIT_SHIFT_FWCMDQ_TOTAL_PKT)
- #define BITS_FWCMDQ_TOTAL_PKT \
- (BIT_MASK_FWCMDQ_TOTAL_PKT << BIT_SHIFT_FWCMDQ_TOTAL_PKT)
- #define BIT_CLEAR_FWCMDQ_TOTAL_PKT(x) ((x) & (~BITS_FWCMDQ_TOTAL_PKT))
- #define BIT_GET_FWCMDQ_TOTAL_PKT(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_TOTAL_PKT) & BIT_MASK_FWCMDQ_TOTAL_PKT)
- #define BIT_SET_FWCMDQ_TOTAL_PKT(x, v) \
- (BIT_CLEAR_FWCMDQ_TOTAL_PKT(x) | BIT_FWCMDQ_TOTAL_PKT(v))
- #define BIT_SHIFT_FWCMDQ_QUEUE_PKT 0
- #define BIT_MASK_FWCMDQ_QUEUE_PKT 0xfff
- #define BIT_FWCMDQ_QUEUE_PKT(x) \
- (((x) & BIT_MASK_FWCMDQ_QUEUE_PKT) << BIT_SHIFT_FWCMDQ_QUEUE_PKT)
- #define BITS_FWCMDQ_QUEUE_PKT \
- (BIT_MASK_FWCMDQ_QUEUE_PKT << BIT_SHIFT_FWCMDQ_QUEUE_PKT)
- #define BIT_CLEAR_FWCMDQ_QUEUE_PKT(x) ((x) & (~BITS_FWCMDQ_QUEUE_PKT))
- #define BIT_GET_FWCMDQ_QUEUE_PKT(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_QUEUE_PKT) & BIT_MASK_FWCMDQ_QUEUE_PKT)
- #define BIT_SET_FWCMDQ_QUEUE_PKT(x, v) \
- (BIT_CLEAR_FWCMDQ_QUEUE_PKT(x) | BIT_FWCMDQ_QUEUE_PKT(v))
- /* 2 REG_FWCMDQ_HOLD_PKTNUM (Offset 0x14AC) */
- #define BIT_SHIFT_FWCMDQ_HOLD__PKTNUM 0
- #define BIT_MASK_FWCMDQ_HOLD__PKTNUM 0xfff
- #define BIT_FWCMDQ_HOLD__PKTNUM(x) \
- (((x) & BIT_MASK_FWCMDQ_HOLD__PKTNUM) << BIT_SHIFT_FWCMDQ_HOLD__PKTNUM)
- #define BITS_FWCMDQ_HOLD__PKTNUM \
- (BIT_MASK_FWCMDQ_HOLD__PKTNUM << BIT_SHIFT_FWCMDQ_HOLD__PKTNUM)
- #define BIT_CLEAR_FWCMDQ_HOLD__PKTNUM(x) ((x) & (~BITS_FWCMDQ_HOLD__PKTNUM))
- #define BIT_GET_FWCMDQ_HOLD__PKTNUM(x) \
- (((x) >> BIT_SHIFT_FWCMDQ_HOLD__PKTNUM) & BIT_MASK_FWCMDQ_HOLD__PKTNUM)
- #define BIT_SET_FWCMDQ_HOLD__PKTNUM(x, v) \
- (BIT_CLEAR_FWCMDQ_HOLD__PKTNUM(x) | BIT_FWCMDQ_HOLD__PKTNUM(v))
- /* 2 REG_MU_TX_CTRL (Offset 0x14C0) */
- #define BIT_SEARCH_DONE_RDY BIT(31)
- #define BIT_MU_EN BIT(30)
- #define BIT_MU_SECONDARY_WAITMODE_EN BIT(29)
- #define BIT_MU_BB_SCORE_EN BIT(28)
- #define BIT_MU_SECONDARY_ANT_COUNT_EN BIT(27)
- #define BIT_MUARB_SEARCH_ERR_EN BIT(26)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_TX_CTL (Offset 0x14C0) */
- #define BIT_R_MU_P1_WAIT_STATE_EN BIT(16)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_TX_CTRL (Offset 0x14C0) */
- #define BIT_SHIFT_DIS_SU_TXBF 16
- #define BIT_MASK_DIS_SU_TXBF 0x3f
- #define BIT_DIS_SU_TXBF(x) \
- (((x) & BIT_MASK_DIS_SU_TXBF) << BIT_SHIFT_DIS_SU_TXBF)
- #define BITS_DIS_SU_TXBF (BIT_MASK_DIS_SU_TXBF << BIT_SHIFT_DIS_SU_TXBF)
- #define BIT_CLEAR_DIS_SU_TXBF(x) ((x) & (~BITS_DIS_SU_TXBF))
- #define BIT_GET_DIS_SU_TXBF(x) \
- (((x) >> BIT_SHIFT_DIS_SU_TXBF) & BIT_MASK_DIS_SU_TXBF)
- #define BIT_SET_DIS_SU_TXBF(x, v) \
- (BIT_CLEAR_DIS_SU_TXBF(x) | BIT_DIS_SU_TXBF(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_TX_CTL (Offset 0x14C0) */
- #define BIT_SHIFT_R_MU_RL 12
- #define BIT_MASK_R_MU_RL 0xf
- #define BIT_R_MU_RL(x) (((x) & BIT_MASK_R_MU_RL) << BIT_SHIFT_R_MU_RL)
- #define BITS_R_MU_RL (BIT_MASK_R_MU_RL << BIT_SHIFT_R_MU_RL)
- #define BIT_CLEAR_R_MU_RL(x) ((x) & (~BITS_R_MU_RL))
- #define BIT_GET_R_MU_RL(x) (((x) >> BIT_SHIFT_R_MU_RL) & BIT_MASK_R_MU_RL)
- #define BIT_SET_R_MU_RL(x, v) (BIT_CLEAR_R_MU_RL(x) | BIT_R_MU_RL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_TX_CTRL (Offset 0x14C0) */
- #define BIT_SHIFT_MU_RL 12
- #define BIT_MASK_MU_RL 0xf
- #define BIT_MU_RL(x) (((x) & BIT_MASK_MU_RL) << BIT_SHIFT_MU_RL)
- #define BITS_MU_RL (BIT_MASK_MU_RL << BIT_SHIFT_MU_RL)
- #define BIT_CLEAR_MU_RL(x) ((x) & (~BITS_MU_RL))
- #define BIT_GET_MU_RL(x) (((x) >> BIT_SHIFT_MU_RL) & BIT_MASK_MU_RL)
- #define BIT_SET_MU_RL(x, v) (BIT_CLEAR_MU_RL(x) | BIT_MU_RL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_TX_CTL (Offset 0x14C0) */
- #define BIT_R_FORCE_P1_RATEDOWN BIT(11)
- #define BIT_SHIFT_R_MU_TAB_SEL 8
- #define BIT_MASK_R_MU_TAB_SEL 0x7
- #define BIT_R_MU_TAB_SEL(x) \
- (((x) & BIT_MASK_R_MU_TAB_SEL) << BIT_SHIFT_R_MU_TAB_SEL)
- #define BITS_R_MU_TAB_SEL (BIT_MASK_R_MU_TAB_SEL << BIT_SHIFT_R_MU_TAB_SEL)
- #define BIT_CLEAR_R_MU_TAB_SEL(x) ((x) & (~BITS_R_MU_TAB_SEL))
- #define BIT_GET_R_MU_TAB_SEL(x) \
- (((x) >> BIT_SHIFT_R_MU_TAB_SEL) & BIT_MASK_R_MU_TAB_SEL)
- #define BIT_SET_R_MU_TAB_SEL(x, v) \
- (BIT_CLEAR_R_MU_TAB_SEL(x) | BIT_R_MU_TAB_SEL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_TX_CTRL (Offset 0x14C0) */
- #define BIT_SHIFT_MU_TAB_SEL 8
- #define BIT_MASK_MU_TAB_SEL 0xf
- #define BIT_MU_TAB_SEL(x) (((x) & BIT_MASK_MU_TAB_SEL) << BIT_SHIFT_MU_TAB_SEL)
- #define BITS_MU_TAB_SEL (BIT_MASK_MU_TAB_SEL << BIT_SHIFT_MU_TAB_SEL)
- #define BIT_CLEAR_MU_TAB_SEL(x) ((x) & (~BITS_MU_TAB_SEL))
- #define BIT_GET_MU_TAB_SEL(x) \
- (((x) >> BIT_SHIFT_MU_TAB_SEL) & BIT_MASK_MU_TAB_SEL)
- #define BIT_SET_MU_TAB_SEL(x, v) (BIT_CLEAR_MU_TAB_SEL(x) | BIT_MU_TAB_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_TX_CTL (Offset 0x14C0) */
- #define BIT_R_EN_MU_MIMO BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_TX_CTL (Offset 0x14C0) */
- #define BIT_R_EN_REVERS_GTAB BIT(6)
- #define BIT_SHIFT_R_MU_TABLE_VALID 0
- #define BIT_MASK_R_MU_TABLE_VALID 0x3f
- #define BIT_R_MU_TABLE_VALID(x) \
- (((x) & BIT_MASK_R_MU_TABLE_VALID) << BIT_SHIFT_R_MU_TABLE_VALID)
- #define BITS_R_MU_TABLE_VALID \
- (BIT_MASK_R_MU_TABLE_VALID << BIT_SHIFT_R_MU_TABLE_VALID)
- #define BIT_CLEAR_R_MU_TABLE_VALID(x) ((x) & (~BITS_R_MU_TABLE_VALID))
- #define BIT_GET_R_MU_TABLE_VALID(x) \
- (((x) >> BIT_SHIFT_R_MU_TABLE_VALID) & BIT_MASK_R_MU_TABLE_VALID)
- #define BIT_SET_R_MU_TABLE_VALID(x, v) \
- (BIT_CLEAR_R_MU_TABLE_VALID(x) | BIT_R_MU_TABLE_VALID(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_TX_CTRL (Offset 0x14C0) */
- #define BIT_SHIFT_MU_TAB_VALID 0
- #define BIT_MASK_MU_TAB_VALID 0x3f
- #define BIT_MU_TAB_VALID(x) \
- (((x) & BIT_MASK_MU_TAB_VALID) << BIT_SHIFT_MU_TAB_VALID)
- #define BITS_MU_TAB_VALID (BIT_MASK_MU_TAB_VALID << BIT_SHIFT_MU_TAB_VALID)
- #define BIT_CLEAR_MU_TAB_VALID(x) ((x) & (~BITS_MU_TAB_VALID))
- #define BIT_GET_MU_TAB_VALID(x) \
- (((x) >> BIT_SHIFT_MU_TAB_VALID) & BIT_MASK_MU_TAB_VALID)
- #define BIT_SET_MU_TAB_VALID(x, v) \
- (BIT_CLEAR_MU_TAB_VALID(x) | BIT_MU_TAB_VALID(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_STA_GID_VLD (Offset 0x14C4) */
- #define BIT_SHIFT_R_MU_STA_GTAB_VALID 0
- #define BIT_MASK_R_MU_STA_GTAB_VALID 0xffffffffL
- #define BIT_R_MU_STA_GTAB_VALID(x) \
- (((x) & BIT_MASK_R_MU_STA_GTAB_VALID) << BIT_SHIFT_R_MU_STA_GTAB_VALID)
- #define BITS_R_MU_STA_GTAB_VALID \
- (BIT_MASK_R_MU_STA_GTAB_VALID << BIT_SHIFT_R_MU_STA_GTAB_VALID)
- #define BIT_CLEAR_R_MU_STA_GTAB_VALID(x) ((x) & (~BITS_R_MU_STA_GTAB_VALID))
- #define BIT_GET_R_MU_STA_GTAB_VALID(x) \
- (((x) >> BIT_SHIFT_R_MU_STA_GTAB_VALID) & BIT_MASK_R_MU_STA_GTAB_VALID)
- #define BIT_SET_R_MU_STA_GTAB_VALID(x, v) \
- (BIT_CLEAR_R_MU_STA_GTAB_VALID(x) | BIT_R_MU_STA_GTAB_VALID(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_STA_GID_VLD (Offset 0x14C4) */
- #define BIT_SHIFT_MU_STA_GTAB_VALID 0
- #define BIT_MASK_MU_STA_GTAB_VALID 0xffffffffL
- #define BIT_MU_STA_GTAB_VALID(x) \
- (((x) & BIT_MASK_MU_STA_GTAB_VALID) << BIT_SHIFT_MU_STA_GTAB_VALID)
- #define BITS_MU_STA_GTAB_VALID \
- (BIT_MASK_MU_STA_GTAB_VALID << BIT_SHIFT_MU_STA_GTAB_VALID)
- #define BIT_CLEAR_MU_STA_GTAB_VALID(x) ((x) & (~BITS_MU_STA_GTAB_VALID))
- #define BIT_GET_MU_STA_GTAB_VALID(x) \
- (((x) >> BIT_SHIFT_MU_STA_GTAB_VALID) & BIT_MASK_MU_STA_GTAB_VALID)
- #define BIT_SET_MU_STA_GTAB_VALID(x, v) \
- (BIT_CLEAR_MU_STA_GTAB_VALID(x) | BIT_MU_STA_GTAB_VALID(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_STA_USER_POS_INFO (Offset 0x14C8) */
- #define BIT_SHIFT_R_MU_STA_GTAB_POSITION_L 0
- #define BIT_MASK_R_MU_STA_GTAB_POSITION_L 0xffffffffL
- #define BIT_R_MU_STA_GTAB_POSITION_L(x) \
- (((x) & BIT_MASK_R_MU_STA_GTAB_POSITION_L) \
- << BIT_SHIFT_R_MU_STA_GTAB_POSITION_L)
- #define BITS_R_MU_STA_GTAB_POSITION_L \
- (BIT_MASK_R_MU_STA_GTAB_POSITION_L \
- << BIT_SHIFT_R_MU_STA_GTAB_POSITION_L)
- #define BIT_CLEAR_R_MU_STA_GTAB_POSITION_L(x) \
- ((x) & (~BITS_R_MU_STA_GTAB_POSITION_L))
- #define BIT_GET_R_MU_STA_GTAB_POSITION_L(x) \
- (((x) >> BIT_SHIFT_R_MU_STA_GTAB_POSITION_L) & \
- BIT_MASK_R_MU_STA_GTAB_POSITION_L)
- #define BIT_SET_R_MU_STA_GTAB_POSITION_L(x, v) \
- (BIT_CLEAR_R_MU_STA_GTAB_POSITION_L(x) | \
- BIT_R_MU_STA_GTAB_POSITION_L(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_STA_USER_POS_INFO (Offset 0x14C8) */
- #define BIT_SHIFT_MU_STA_GTAB_POSITION_L 0
- #define BIT_MASK_MU_STA_GTAB_POSITION_L 0xffffffffL
- #define BIT_MU_STA_GTAB_POSITION_L(x) \
- (((x) & BIT_MASK_MU_STA_GTAB_POSITION_L) \
- << BIT_SHIFT_MU_STA_GTAB_POSITION_L)
- #define BITS_MU_STA_GTAB_POSITION_L \
- (BIT_MASK_MU_STA_GTAB_POSITION_L << BIT_SHIFT_MU_STA_GTAB_POSITION_L)
- #define BIT_CLEAR_MU_STA_GTAB_POSITION_L(x) \
- ((x) & (~BITS_MU_STA_GTAB_POSITION_L))
- #define BIT_GET_MU_STA_GTAB_POSITION_L(x) \
- (((x) >> BIT_SHIFT_MU_STA_GTAB_POSITION_L) & \
- BIT_MASK_MU_STA_GTAB_POSITION_L)
- #define BIT_SET_MU_STA_GTAB_POSITION_L(x, v) \
- (BIT_CLEAR_MU_STA_GTAB_POSITION_L(x) | BIT_MU_STA_GTAB_POSITION_L(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_STA_USER_POS_INFO_H (Offset 0x14CC) */
- #define BIT_SHIFT_R_MU_STA_GTAB_POSITION_H 0
- #define BIT_MASK_R_MU_STA_GTAB_POSITION_H 0xffffffffL
- #define BIT_R_MU_STA_GTAB_POSITION_H(x) \
- (((x) & BIT_MASK_R_MU_STA_GTAB_POSITION_H) \
- << BIT_SHIFT_R_MU_STA_GTAB_POSITION_H)
- #define BITS_R_MU_STA_GTAB_POSITION_H \
- (BIT_MASK_R_MU_STA_GTAB_POSITION_H \
- << BIT_SHIFT_R_MU_STA_GTAB_POSITION_H)
- #define BIT_CLEAR_R_MU_STA_GTAB_POSITION_H(x) \
- ((x) & (~BITS_R_MU_STA_GTAB_POSITION_H))
- #define BIT_GET_R_MU_STA_GTAB_POSITION_H(x) \
- (((x) >> BIT_SHIFT_R_MU_STA_GTAB_POSITION_H) & \
- BIT_MASK_R_MU_STA_GTAB_POSITION_H)
- #define BIT_SET_R_MU_STA_GTAB_POSITION_H(x, v) \
- (BIT_CLEAR_R_MU_STA_GTAB_POSITION_H(x) | \
- BIT_R_MU_STA_GTAB_POSITION_H(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_STA_USER_POS_INFO_H (Offset 0x14CC) */
- #define BIT_SHIFT_MU_STA_GTAB_POSITION_H 0
- #define BIT_MASK_MU_STA_GTAB_POSITION_H 0xffffffffL
- #define BIT_MU_STA_GTAB_POSITION_H(x) \
- (((x) & BIT_MASK_MU_STA_GTAB_POSITION_H) \
- << BIT_SHIFT_MU_STA_GTAB_POSITION_H)
- #define BITS_MU_STA_GTAB_POSITION_H \
- (BIT_MASK_MU_STA_GTAB_POSITION_H << BIT_SHIFT_MU_STA_GTAB_POSITION_H)
- #define BIT_CLEAR_MU_STA_GTAB_POSITION_H(x) \
- ((x) & (~BITS_MU_STA_GTAB_POSITION_H))
- #define BIT_GET_MU_STA_GTAB_POSITION_H(x) \
- (((x) >> BIT_SHIFT_MU_STA_GTAB_POSITION_H) & \
- BIT_MASK_MU_STA_GTAB_POSITION_H)
- #define BIT_SET_MU_STA_GTAB_POSITION_H(x, v) \
- (BIT_CLEAR_MU_STA_GTAB_POSITION_H(x) | BIT_MU_STA_GTAB_POSITION_H(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_TRX_DBG_CNT (Offset 0x14D0) */
- #define BIT_MU_DNGCNT_RST BIT(20)
- #endif
- #if (HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MU_TRX_DBG_CNT (Offset 0x14D0) */
- #define BIT_SHIFT_MU_DBGCNT_SEL 16
- #define BIT_MASK_MU_DBGCNT_SEL 0xf
- #define BIT_MU_DBGCNT_SEL(x) \
- (((x) & BIT_MASK_MU_DBGCNT_SEL) << BIT_SHIFT_MU_DBGCNT_SEL)
- #define BITS_MU_DBGCNT_SEL (BIT_MASK_MU_DBGCNT_SEL << BIT_SHIFT_MU_DBGCNT_SEL)
- #define BIT_CLEAR_MU_DBGCNT_SEL(x) ((x) & (~BITS_MU_DBGCNT_SEL))
- #define BIT_GET_MU_DBGCNT_SEL(x) \
- (((x) >> BIT_SHIFT_MU_DBGCNT_SEL) & BIT_MASK_MU_DBGCNT_SEL)
- #define BIT_SET_MU_DBGCNT_SEL(x, v) \
- (BIT_CLEAR_MU_DBGCNT_SEL(x) | BIT_MU_DBGCNT_SEL(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CHNL_INFO_CTRL (Offset 0x14D0) */
- #define BIT_CHNL_REF_RXNAV BIT(7)
- #define BIT_CHNL_REF_VBON BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_CHNL_INFO_CTRL (Offset 0x14D0) */
- #define BIT_CHNL_REF_EDCCA BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CHNL_INFO_CTRL (Offset 0x14D0) */
- #define BIT_RST_CHNL_BUSY BIT(3)
- #define BIT_RST_CHNL_IDLE BIT(2)
- #define BIT_CHNL_INFO_RST BIT(1)
- #define BIT_ATM_AIRTIME_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_TRX_DBG_CNT (Offset 0x14D0) */
- #define BIT_SHIFT_MU_DNGCNT 0
- #define BIT_MASK_MU_DNGCNT 0xffff
- #define BIT_MU_DNGCNT(x) (((x) & BIT_MASK_MU_DNGCNT) << BIT_SHIFT_MU_DNGCNT)
- #define BITS_MU_DNGCNT (BIT_MASK_MU_DNGCNT << BIT_SHIFT_MU_DNGCNT)
- #define BIT_CLEAR_MU_DNGCNT(x) ((x) & (~BITS_MU_DNGCNT))
- #define BIT_GET_MU_DNGCNT(x) (((x) >> BIT_SHIFT_MU_DNGCNT) & BIT_MASK_MU_DNGCNT)
- #define BIT_SET_MU_DNGCNT(x, v) (BIT_CLEAR_MU_DNGCNT(x) | BIT_MU_DNGCNT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CHNL_BUSY_TIME (Offset 0x14D8) */
- #define BIT_SHIFT_CHNL_BUSY_TIME 0
- #define BIT_MASK_CHNL_BUSY_TIME 0xffffffffL
- #define BIT_CHNL_BUSY_TIME(x) \
- (((x) & BIT_MASK_CHNL_BUSY_TIME) << BIT_SHIFT_CHNL_BUSY_TIME)
- #define BITS_CHNL_BUSY_TIME \
- (BIT_MASK_CHNL_BUSY_TIME << BIT_SHIFT_CHNL_BUSY_TIME)
- #define BIT_CLEAR_CHNL_BUSY_TIME(x) ((x) & (~BITS_CHNL_BUSY_TIME))
- #define BIT_GET_CHNL_BUSY_TIME(x) \
- (((x) >> BIT_SHIFT_CHNL_BUSY_TIME) & BIT_MASK_CHNL_BUSY_TIME)
- #define BIT_SET_CHNL_BUSY_TIME(x, v) \
- (BIT_CLEAR_CHNL_BUSY_TIME(x) | BIT_CHNL_BUSY_TIME(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_MU_TRX_DBG_CNT_V1 (Offset 0x14DC) */
- #define BIT_FORCE_SND_STS_EN BIT(31)
- #define BIT_SHIFT_SND_STS_VALUE 24
- #define BIT_MASK_SND_STS_VALUE 0x3f
- #define BIT_SND_STS_VALUE(x) \
- (((x) & BIT_MASK_SND_STS_VALUE) << BIT_SHIFT_SND_STS_VALUE)
- #define BITS_SND_STS_VALUE (BIT_MASK_SND_STS_VALUE << BIT_SHIFT_SND_STS_VALUE)
- #define BIT_CLEAR_SND_STS_VALUE(x) ((x) & (~BITS_SND_STS_VALUE))
- #define BIT_GET_SND_STS_VALUE(x) \
- (((x) >> BIT_SHIFT_SND_STS_VALUE) & BIT_MASK_SND_STS_VALUE)
- #define BIT_SET_SND_STS_VALUE(x, v) \
- (BIT_CLEAR_SND_STS_VALUE(x) | BIT_SND_STS_VALUE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_TRX_DBG_CNT_V1 (Offset 0x14DC) */
- #define BIT_SHIFT_MU_DNGCNT_SEL 16
- #define BIT_MASK_MU_DNGCNT_SEL 0xf
- #define BIT_MU_DNGCNT_SEL(x) \
- (((x) & BIT_MASK_MU_DNGCNT_SEL) << BIT_SHIFT_MU_DNGCNT_SEL)
- #define BITS_MU_DNGCNT_SEL (BIT_MASK_MU_DNGCNT_SEL << BIT_SHIFT_MU_DNGCNT_SEL)
- #define BIT_CLEAR_MU_DNGCNT_SEL(x) ((x) & (~BITS_MU_DNGCNT_SEL))
- #define BIT_GET_MU_DNGCNT_SEL(x) \
- (((x) >> BIT_SHIFT_MU_DNGCNT_SEL) & BIT_MASK_MU_DNGCNT_SEL)
- #define BIT_SET_MU_DNGCNT_SEL(x, v) \
- (BIT_CLEAR_MU_DNGCNT_SEL(x) | BIT_MU_DNGCNT_SEL(v))
- #endif
- #if (HALMAC_8812F_SUPPORT)
- /* 2 REG_SU_DURATION (Offset 0x14F0) */
- #define BIT_SHIFT_SU_DURATION 0
- #define BIT_MASK_SU_DURATION 0xffff
- #define BIT_SU_DURATION(x) \
- (((x) & BIT_MASK_SU_DURATION) << BIT_SHIFT_SU_DURATION)
- #define BITS_SU_DURATION (BIT_MASK_SU_DURATION << BIT_SHIFT_SU_DURATION)
- #define BIT_CLEAR_SU_DURATION(x) ((x) & (~BITS_SU_DURATION))
- #define BIT_GET_SU_DURATION(x) \
- (((x) >> BIT_SHIFT_SU_DURATION) & BIT_MASK_SU_DURATION)
- #define BIT_SET_SU_DURATION(x, v) \
- (BIT_CLEAR_SU_DURATION(x) | BIT_SU_DURATION(v))
- /* 2 REG_MU_DURATION (Offset 0x14F2) */
- #define BIT_SHIFT_MU_DURATION 0
- #define BIT_MASK_MU_DURATION 0xffff
- #define BIT_MU_DURATION(x) \
- (((x) & BIT_MASK_MU_DURATION) << BIT_SHIFT_MU_DURATION)
- #define BITS_MU_DURATION (BIT_MASK_MU_DURATION << BIT_SHIFT_MU_DURATION)
- #define BIT_CLEAR_MU_DURATION(x) ((x) & (~BITS_MU_DURATION))
- #define BIT_GET_MU_DURATION(x) \
- (((x) >> BIT_SHIFT_MU_DURATION) & BIT_MASK_MU_DURATION)
- #define BIT_SET_MU_DURATION(x, v) \
- (BIT_CLEAR_MU_DURATION(x) | BIT_MU_DURATION(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_SWPS_CTRL (Offset 0x14F4) */
- #define BIT_SHIFT_SWPS_RPT_LENGTH 8
- #define BIT_MASK_SWPS_RPT_LENGTH 0x7f
- #define BIT_SWPS_RPT_LENGTH(x) \
- (((x) & BIT_MASK_SWPS_RPT_LENGTH) << BIT_SHIFT_SWPS_RPT_LENGTH)
- #define BITS_SWPS_RPT_LENGTH \
- (BIT_MASK_SWPS_RPT_LENGTH << BIT_SHIFT_SWPS_RPT_LENGTH)
- #define BIT_CLEAR_SWPS_RPT_LENGTH(x) ((x) & (~BITS_SWPS_RPT_LENGTH))
- #define BIT_GET_SWPS_RPT_LENGTH(x) \
- (((x) >> BIT_SHIFT_SWPS_RPT_LENGTH) & BIT_MASK_SWPS_RPT_LENGTH)
- #define BIT_SET_SWPS_RPT_LENGTH(x, v) \
- (BIT_CLEAR_SWPS_RPT_LENGTH(x) | BIT_SWPS_RPT_LENGTH(v))
- #define BIT_SHIFT_MACID_SWPS_EN_SEL 2
- #define BIT_MASK_MACID_SWPS_EN_SEL 0x3
- #define BIT_MACID_SWPS_EN_SEL(x) \
- (((x) & BIT_MASK_MACID_SWPS_EN_SEL) << BIT_SHIFT_MACID_SWPS_EN_SEL)
- #define BITS_MACID_SWPS_EN_SEL \
- (BIT_MASK_MACID_SWPS_EN_SEL << BIT_SHIFT_MACID_SWPS_EN_SEL)
- #define BIT_CLEAR_MACID_SWPS_EN_SEL(x) ((x) & (~BITS_MACID_SWPS_EN_SEL))
- #define BIT_GET_MACID_SWPS_EN_SEL(x) \
- (((x) >> BIT_SHIFT_MACID_SWPS_EN_SEL) & BIT_MASK_MACID_SWPS_EN_SEL)
- #define BIT_SET_MACID_SWPS_EN_SEL(x, v) \
- (BIT_CLEAR_MACID_SWPS_EN_SEL(x) | BIT_MACID_SWPS_EN_SEL(v))
- #define BIT_SWPS_MANUALL_POLLING BIT(1)
- #define BIT_SWPS_EN BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT)
- /* 2 REG_HW_NDPA_RTY_LIMIT (Offset 0x14F4) */
- #define BIT_SHIFT_HW_NDPA_RTY_LIMIT 0
- #define BIT_MASK_HW_NDPA_RTY_LIMIT 0xf
- #define BIT_HW_NDPA_RTY_LIMIT(x) \
- (((x) & BIT_MASK_HW_NDPA_RTY_LIMIT) << BIT_SHIFT_HW_NDPA_RTY_LIMIT)
- #define BITS_HW_NDPA_RTY_LIMIT \
- (BIT_MASK_HW_NDPA_RTY_LIMIT << BIT_SHIFT_HW_NDPA_RTY_LIMIT)
- #define BIT_CLEAR_HW_NDPA_RTY_LIMIT(x) ((x) & (~BITS_HW_NDPA_RTY_LIMIT))
- #define BIT_GET_HW_NDPA_RTY_LIMIT(x) \
- (((x) >> BIT_SHIFT_HW_NDPA_RTY_LIMIT) & BIT_MASK_HW_NDPA_RTY_LIMIT)
- #define BIT_SET_HW_NDPA_RTY_LIMIT(x, v) \
- (BIT_CLEAR_HW_NDPA_RTY_LIMIT(x) | BIT_HW_NDPA_RTY_LIMIT(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_MACID_SWPS_EN (Offset 0x14FC) */
- #define BIT_SHIFT_MACID_SWPS_EN 0
- #define BIT_MASK_MACID_SWPS_EN 0xffffffffL
- #define BIT_MACID_SWPS_EN(x) \
- (((x) & BIT_MASK_MACID_SWPS_EN) << BIT_SHIFT_MACID_SWPS_EN)
- #define BITS_MACID_SWPS_EN (BIT_MASK_MACID_SWPS_EN << BIT_SHIFT_MACID_SWPS_EN)
- #define BIT_CLEAR_MACID_SWPS_EN(x) ((x) & (~BITS_MACID_SWPS_EN))
- #define BIT_GET_MACID_SWPS_EN(x) \
- (((x) >> BIT_SHIFT_MACID_SWPS_EN) & BIT_MASK_MACID_SWPS_EN)
- #define BIT_SET_MACID_SWPS_EN(x, v) \
- (BIT_CLEAR_MACID_SWPS_EN(x) | BIT_MACID_SWPS_EN(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PORT_CTRL_SEL (Offset 0x1500) */
- #define BIT_SHIFT_BCN_TIMER_SEL_FWRD_V1 4
- #define BIT_MASK_BCN_TIMER_SEL_FWRD_V1 0x7
- #define BIT_BCN_TIMER_SEL_FWRD_V1(x) \
- (((x) & BIT_MASK_BCN_TIMER_SEL_FWRD_V1) \
- << BIT_SHIFT_BCN_TIMER_SEL_FWRD_V1)
- #define BITS_BCN_TIMER_SEL_FWRD_V1 \
- (BIT_MASK_BCN_TIMER_SEL_FWRD_V1 << BIT_SHIFT_BCN_TIMER_SEL_FWRD_V1)
- #define BIT_CLEAR_BCN_TIMER_SEL_FWRD_V1(x) ((x) & (~BITS_BCN_TIMER_SEL_FWRD_V1))
- #define BIT_GET_BCN_TIMER_SEL_FWRD_V1(x) \
- (((x) >> BIT_SHIFT_BCN_TIMER_SEL_FWRD_V1) & \
- BIT_MASK_BCN_TIMER_SEL_FWRD_V1)
- #define BIT_SET_BCN_TIMER_SEL_FWRD_V1(x, v) \
- (BIT_CLEAR_BCN_TIMER_SEL_FWRD_V1(x) | BIT_BCN_TIMER_SEL_FWRD_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CPUMGQ_TX_TIMER (Offset 0x1500) */
- #define BIT_SHIFT_CPUMGQ_TX_TIMER_V1 0
- #define BIT_MASK_CPUMGQ_TX_TIMER_V1 0xffffffffL
- #define BIT_CPUMGQ_TX_TIMER_V1(x) \
- (((x) & BIT_MASK_CPUMGQ_TX_TIMER_V1) << BIT_SHIFT_CPUMGQ_TX_TIMER_V1)
- #define BITS_CPUMGQ_TX_TIMER_V1 \
- (BIT_MASK_CPUMGQ_TX_TIMER_V1 << BIT_SHIFT_CPUMGQ_TX_TIMER_V1)
- #define BIT_CLEAR_CPUMGQ_TX_TIMER_V1(x) ((x) & (~BITS_CPUMGQ_TX_TIMER_V1))
- #define BIT_GET_CPUMGQ_TX_TIMER_V1(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_V1) & BIT_MASK_CPUMGQ_TX_TIMER_V1)
- #define BIT_SET_CPUMGQ_TX_TIMER_V1(x, v) \
- (BIT_CLEAR_CPUMGQ_TX_TIMER_V1(x) | BIT_CPUMGQ_TX_TIMER_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_PORT_CTRL_SEL (Offset 0x1500) */
- #define BIT_SHIFT_PORT_CTRL_SEL 0
- #define BIT_MASK_PORT_CTRL_SEL 0x7
- #define BIT_PORT_CTRL_SEL(x) \
- (((x) & BIT_MASK_PORT_CTRL_SEL) << BIT_SHIFT_PORT_CTRL_SEL)
- #define BITS_PORT_CTRL_SEL (BIT_MASK_PORT_CTRL_SEL << BIT_SHIFT_PORT_CTRL_SEL)
- #define BIT_CLEAR_PORT_CTRL_SEL(x) ((x) & (~BITS_PORT_CTRL_SEL))
- #define BIT_GET_PORT_CTRL_SEL(x) \
- (((x) >> BIT_SHIFT_PORT_CTRL_SEL) & BIT_MASK_PORT_CTRL_SEL)
- #define BIT_SET_PORT_CTRL_SEL(x, v) \
- (BIT_CLEAR_PORT_CTRL_SEL(x) | BIT_PORT_CTRL_SEL(v))
- /* 2 REG_PORT_CTRL_CFG (Offset 0x1501) */
- #define BIT_BCNERR_CNT_EN_V1 BIT(11)
- #define BIT_DIS_TRX_CAL_BCN_V1 BIT(10)
- #define BIT_DIS_TX_CAL_TBTT_V1 BIT(9)
- #define BIT_BCN_AGGRESSION_V1 BIT(8)
- #define BIT_TSFTR_RST_V1 BIT(7)
- #define BIT_EN_TXBCN_RPT_V1 BIT(5)
- #define BIT_EN_PORT_FUNCTION BIT(3)
- #define BIT_EN_RXBCN_RPT BIT(2)
- /* 2 REG_TBTT_PROHIBIT_CFG (Offset 0x1504) */
- #define BIT_MASK_PROHIBIT BIT(23)
- #define BIT_SHIFT_TBTT_HOLD_TIME 8
- #define BIT_MASK_TBTT_HOLD_TIME 0xfff
- #define BIT_TBTT_HOLD_TIME(x) \
- (((x) & BIT_MASK_TBTT_HOLD_TIME) << BIT_SHIFT_TBTT_HOLD_TIME)
- #define BITS_TBTT_HOLD_TIME \
- (BIT_MASK_TBTT_HOLD_TIME << BIT_SHIFT_TBTT_HOLD_TIME)
- #define BIT_CLEAR_TBTT_HOLD_TIME(x) ((x) & (~BITS_TBTT_HOLD_TIME))
- #define BIT_GET_TBTT_HOLD_TIME(x) \
- (((x) >> BIT_SHIFT_TBTT_HOLD_TIME) & BIT_MASK_TBTT_HOLD_TIME)
- #define BIT_SET_TBTT_HOLD_TIME(x, v) \
- (BIT_CLEAR_TBTT_HOLD_TIME(x) | BIT_TBTT_HOLD_TIME(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PS_TIMER_A (Offset 0x1504) */
- #define BIT_SHIFT_PS_TIMER_A_V1 0
- #define BIT_MASK_PS_TIMER_A_V1 0xffffffffL
- #define BIT_PS_TIMER_A_V1(x) \
- (((x) & BIT_MASK_PS_TIMER_A_V1) << BIT_SHIFT_PS_TIMER_A_V1)
- #define BITS_PS_TIMER_A_V1 (BIT_MASK_PS_TIMER_A_V1 << BIT_SHIFT_PS_TIMER_A_V1)
- #define BIT_CLEAR_PS_TIMER_A_V1(x) ((x) & (~BITS_PS_TIMER_A_V1))
- #define BIT_GET_PS_TIMER_A_V1(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_A_V1) & BIT_MASK_PS_TIMER_A_V1)
- #define BIT_SET_PS_TIMER_A_V1(x, v) \
- (BIT_CLEAR_PS_TIMER_A_V1(x) | BIT_PS_TIMER_A_V1(v))
- /* 2 REG_PS_TIMER_B (Offset 0x1508) */
- #define BIT_SHIFT_PS_TIMER_B_V1 0
- #define BIT_MASK_PS_TIMER_B_V1 0xffffffffL
- #define BIT_PS_TIMER_B_V1(x) \
- (((x) & BIT_MASK_PS_TIMER_B_V1) << BIT_SHIFT_PS_TIMER_B_V1)
- #define BITS_PS_TIMER_B_V1 (BIT_MASK_PS_TIMER_B_V1 << BIT_SHIFT_PS_TIMER_B_V1)
- #define BIT_CLEAR_PS_TIMER_B_V1(x) ((x) & (~BITS_PS_TIMER_B_V1))
- #define BIT_GET_PS_TIMER_B_V1(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_B_V1) & BIT_MASK_PS_TIMER_B_V1)
- #define BIT_SET_PS_TIMER_B_V1(x, v) \
- (BIT_CLEAR_PS_TIMER_B_V1(x) | BIT_PS_TIMER_B_V1(v))
- /* 2 REG_PS_TIMER_C (Offset 0x150C) */
- #define BIT_SHIFT_PS_TIMER_C_V1 0
- #define BIT_MASK_PS_TIMER_C_V1 0xffffffffL
- #define BIT_PS_TIMER_C_V1(x) \
- (((x) & BIT_MASK_PS_TIMER_C_V1) << BIT_SHIFT_PS_TIMER_C_V1)
- #define BITS_PS_TIMER_C_V1 (BIT_MASK_PS_TIMER_C_V1 << BIT_SHIFT_PS_TIMER_C_V1)
- #define BIT_CLEAR_PS_TIMER_C_V1(x) ((x) & (~BITS_PS_TIMER_C_V1))
- #define BIT_GET_PS_TIMER_C_V1(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_C_V1) & BIT_MASK_PS_TIMER_C_V1)
- #define BIT_SET_PS_TIMER_C_V1(x, v) \
- (BIT_CLEAR_PS_TIMER_C_V1(x) | BIT_PS_TIMER_C_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TSFTR_SYNC_OFFSET_CFG (Offset 0x150C) */
- #define BIT_SHIFT_TSFTR_SNC_OFFSET_V1 0
- #define BIT_MASK_TSFTR_SNC_OFFSET_V1 0xffffff
- #define BIT_TSFTR_SNC_OFFSET_V1(x) \
- (((x) & BIT_MASK_TSFTR_SNC_OFFSET_V1) << BIT_SHIFT_TSFTR_SNC_OFFSET_V1)
- #define BITS_TSFTR_SNC_OFFSET_V1 \
- (BIT_MASK_TSFTR_SNC_OFFSET_V1 << BIT_SHIFT_TSFTR_SNC_OFFSET_V1)
- #define BIT_CLEAR_TSFTR_SNC_OFFSET_V1(x) ((x) & (~BITS_TSFTR_SNC_OFFSET_V1))
- #define BIT_GET_TSFTR_SNC_OFFSET_V1(x) \
- (((x) >> BIT_SHIFT_TSFTR_SNC_OFFSET_V1) & BIT_MASK_TSFTR_SNC_OFFSET_V1)
- #define BIT_SET_TSFTR_SNC_OFFSET_V1(x, v) \
- (BIT_CLEAR_TSFTR_SNC_OFFSET_V1(x) | BIT_TSFTR_SNC_OFFSET_V1(v))
- /* 2 REG_TSFTR_SYNC_CTRL_CFG (Offset 0x150F) */
- #define BIT_SYNC_TSF_NOW_V1 BIT(5)
- #define BIT_SYNC_TSF_ONCE BIT(4)
- #define BIT_SYNC_TSF_AUTO BIT(3)
- #define BIT_SHIFT_SYNC_PORT_SEL 0
- #define BIT_MASK_SYNC_PORT_SEL 0x7
- #define BIT_SYNC_PORT_SEL(x) \
- (((x) & BIT_MASK_SYNC_PORT_SEL) << BIT_SHIFT_SYNC_PORT_SEL)
- #define BITS_SYNC_PORT_SEL (BIT_MASK_SYNC_PORT_SEL << BIT_SHIFT_SYNC_PORT_SEL)
- #define BIT_CLEAR_SYNC_PORT_SEL(x) ((x) & (~BITS_SYNC_PORT_SEL))
- #define BIT_GET_SYNC_PORT_SEL(x) \
- (((x) >> BIT_SHIFT_SYNC_PORT_SEL) & BIT_MASK_SYNC_PORT_SEL)
- #define BIT_SET_SYNC_PORT_SEL(x, v) \
- (BIT_CLEAR_SYNC_PORT_SEL(x) | BIT_SYNC_PORT_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PS_TIMER_ABC_CPUMGQ_TIMER_CRTL (Offset 0x1510) */
- #define BIT_CPUMGQ_TIMER_EN BIT(31)
- #define BIT_CPUMGQ_TX_EN BIT(28)
- #define BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL 24
- #define BIT_MASK_CPUMGQ_TIMER_TSF_SEL 0x7
- #define BIT_CPUMGQ_TIMER_TSF_SEL(x) \
- (((x) & BIT_MASK_CPUMGQ_TIMER_TSF_SEL) \
- << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL)
- #define BITS_CPUMGQ_TIMER_TSF_SEL \
- (BIT_MASK_CPUMGQ_TIMER_TSF_SEL << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL)
- #define BIT_CLEAR_CPUMGQ_TIMER_TSF_SEL(x) ((x) & (~BITS_CPUMGQ_TIMER_TSF_SEL))
- #define BIT_GET_CPUMGQ_TIMER_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL) & \
- BIT_MASK_CPUMGQ_TIMER_TSF_SEL)
- #define BIT_SET_CPUMGQ_TIMER_TSF_SEL(x, v) \
- (BIT_CLEAR_CPUMGQ_TIMER_TSF_SEL(x) | BIT_CPUMGQ_TIMER_TSF_SEL(v))
- #define BIT_PS_TIMER_C_EN BIT(23)
- #define BIT_SHIFT_PS_TIMER_C_TSF_SEL 16
- #define BIT_MASK_PS_TIMER_C_TSF_SEL 0x7
- #define BIT_PS_TIMER_C_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_C_TSF_SEL) << BIT_SHIFT_PS_TIMER_C_TSF_SEL)
- #define BITS_PS_TIMER_C_TSF_SEL \
- (BIT_MASK_PS_TIMER_C_TSF_SEL << BIT_SHIFT_PS_TIMER_C_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_C_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_C_TSF_SEL))
- #define BIT_GET_PS_TIMER_C_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_C_TSF_SEL) & BIT_MASK_PS_TIMER_C_TSF_SEL)
- #define BIT_SET_PS_TIMER_C_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_C_TSF_SEL(x) | BIT_PS_TIMER_C_TSF_SEL(v))
- #define BIT_PS_TIMER_B_EN BIT(15)
- #define BIT_SHIFT_PS_TIMER_B_TSF_SEL 8
- #define BIT_MASK_PS_TIMER_B_TSF_SEL 0x7
- #define BIT_PS_TIMER_B_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_B_TSF_SEL) << BIT_SHIFT_PS_TIMER_B_TSF_SEL)
- #define BITS_PS_TIMER_B_TSF_SEL \
- (BIT_MASK_PS_TIMER_B_TSF_SEL << BIT_SHIFT_PS_TIMER_B_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_B_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_B_TSF_SEL))
- #define BIT_GET_PS_TIMER_B_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_B_TSF_SEL) & BIT_MASK_PS_TIMER_B_TSF_SEL)
- #define BIT_SET_PS_TIMER_B_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_B_TSF_SEL(x) | BIT_PS_TIMER_B_TSF_SEL(v))
- #define BIT_PS_TIMER_A_EN BIT(7)
- #define BIT_SHIFT_PS_TIMER_A_TSF_SEL 0
- #define BIT_MASK_PS_TIMER_A_TSF_SEL 0x7
- #define BIT_PS_TIMER_A_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_A_TSF_SEL) << BIT_SHIFT_PS_TIMER_A_TSF_SEL)
- #define BITS_PS_TIMER_A_TSF_SEL \
- (BIT_MASK_PS_TIMER_A_TSF_SEL << BIT_SHIFT_PS_TIMER_A_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_A_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_A_TSF_SEL))
- #define BIT_GET_PS_TIMER_A_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_A_TSF_SEL) & BIT_MASK_PS_TIMER_A_TSF_SEL)
- #define BIT_SET_PS_TIMER_A_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_A_TSF_SEL(x) | BIT_PS_TIMER_A_TSF_SEL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_SPACE_CFG (Offset 0x1510) */
- #define BIT_SHIFT_BCN_SPACE 0
- #define BIT_MASK_BCN_SPACE 0xffff
- #define BIT_BCN_SPACE(x) (((x) & BIT_MASK_BCN_SPACE) << BIT_SHIFT_BCN_SPACE)
- #define BITS_BCN_SPACE (BIT_MASK_BCN_SPACE << BIT_SHIFT_BCN_SPACE)
- #define BIT_CLEAR_BCN_SPACE(x) ((x) & (~BITS_BCN_SPACE))
- #define BIT_GET_BCN_SPACE(x) (((x) >> BIT_SHIFT_BCN_SPACE) & BIT_MASK_BCN_SPACE)
- #define BIT_SET_BCN_SPACE(x, v) (BIT_CLEAR_BCN_SPACE(x) | BIT_BCN_SPACE(v))
- /* 2 REG_EARLY_INT_ADJUST_CFG (Offset 0x1512) */
- #define BIT_SHIFT_EARLY_INT_ADJUST 0
- #define BIT_MASK_EARLY_INT_ADJUST 0xffff
- #define BIT_EARLY_INT_ADJUST(x) \
- (((x) & BIT_MASK_EARLY_INT_ADJUST) << BIT_SHIFT_EARLY_INT_ADJUST)
- #define BITS_EARLY_INT_ADJUST \
- (BIT_MASK_EARLY_INT_ADJUST << BIT_SHIFT_EARLY_INT_ADJUST)
- #define BIT_CLEAR_EARLY_INT_ADJUST(x) ((x) & (~BITS_EARLY_INT_ADJUST))
- #define BIT_GET_EARLY_INT_ADJUST(x) \
- (((x) >> BIT_SHIFT_EARLY_INT_ADJUST) & BIT_MASK_EARLY_INT_ADJUST)
- #define BIT_SET_EARLY_INT_ADJUST(x, v) \
- (BIT_CLEAR_EARLY_INT_ADJUST(x) | BIT_EARLY_INT_ADJUST(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CPUMGQ_TX_TIMER_EARLY (Offset 0x1514) */
- #define BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY 0
- #define BIT_MASK_CPUMGQ_TX_TIMER_EARLY 0xff
- #define BIT_CPUMGQ_TX_TIMER_EARLY(x) \
- (((x) & BIT_MASK_CPUMGQ_TX_TIMER_EARLY) \
- << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY)
- #define BITS_CPUMGQ_TX_TIMER_EARLY \
- (BIT_MASK_CPUMGQ_TX_TIMER_EARLY << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY)
- #define BIT_CLEAR_CPUMGQ_TX_TIMER_EARLY(x) ((x) & (~BITS_CPUMGQ_TX_TIMER_EARLY))
- #define BIT_GET_CPUMGQ_TX_TIMER_EARLY(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY) & \
- BIT_MASK_CPUMGQ_TX_TIMER_EARLY)
- #define BIT_SET_CPUMGQ_TX_TIMER_EARLY(x, v) \
- (BIT_CLEAR_CPUMGQ_TX_TIMER_EARLY(x) | BIT_CPUMGQ_TX_TIMER_EARLY(v))
- /* 2 REG_PS_TIMER_A_EARLY (Offset 0x1515) */
- #define BIT_SHIFT_PS_TIMER_A_EARLY 0
- #define BIT_MASK_PS_TIMER_A_EARLY 0xff
- #define BIT_PS_TIMER_A_EARLY(x) \
- (((x) & BIT_MASK_PS_TIMER_A_EARLY) << BIT_SHIFT_PS_TIMER_A_EARLY)
- #define BITS_PS_TIMER_A_EARLY \
- (BIT_MASK_PS_TIMER_A_EARLY << BIT_SHIFT_PS_TIMER_A_EARLY)
- #define BIT_CLEAR_PS_TIMER_A_EARLY(x) ((x) & (~BITS_PS_TIMER_A_EARLY))
- #define BIT_GET_PS_TIMER_A_EARLY(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_A_EARLY) & BIT_MASK_PS_TIMER_A_EARLY)
- #define BIT_SET_PS_TIMER_A_EARLY(x, v) \
- (BIT_CLEAR_PS_TIMER_A_EARLY(x) | BIT_PS_TIMER_A_EARLY(v))
- /* 2 REG_PS_TIMER_B_EARLY (Offset 0x1516) */
- #define BIT_SHIFT_PS_TIMER_B_EARLY 0
- #define BIT_MASK_PS_TIMER_B_EARLY 0xff
- #define BIT_PS_TIMER_B_EARLY(x) \
- (((x) & BIT_MASK_PS_TIMER_B_EARLY) << BIT_SHIFT_PS_TIMER_B_EARLY)
- #define BITS_PS_TIMER_B_EARLY \
- (BIT_MASK_PS_TIMER_B_EARLY << BIT_SHIFT_PS_TIMER_B_EARLY)
- #define BIT_CLEAR_PS_TIMER_B_EARLY(x) ((x) & (~BITS_PS_TIMER_B_EARLY))
- #define BIT_GET_PS_TIMER_B_EARLY(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_B_EARLY) & BIT_MASK_PS_TIMER_B_EARLY)
- #define BIT_SET_PS_TIMER_B_EARLY(x, v) \
- (BIT_CLEAR_PS_TIMER_B_EARLY(x) | BIT_PS_TIMER_B_EARLY(v))
- /* 2 REG_PS_TIMER_C_EARLY (Offset 0x1517) */
- #define BIT_SHIFT_PS_TIMER_C_EARLY 0
- #define BIT_MASK_PS_TIMER_C_EARLY 0xff
- #define BIT_PS_TIMER_C_EARLY(x) \
- (((x) & BIT_MASK_PS_TIMER_C_EARLY) << BIT_SHIFT_PS_TIMER_C_EARLY)
- #define BITS_PS_TIMER_C_EARLY \
- (BIT_MASK_PS_TIMER_C_EARLY << BIT_SHIFT_PS_TIMER_C_EARLY)
- #define BIT_CLEAR_PS_TIMER_C_EARLY(x) ((x) & (~BITS_PS_TIMER_C_EARLY))
- #define BIT_GET_PS_TIMER_C_EARLY(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_C_EARLY) & BIT_MASK_PS_TIMER_C_EARLY)
- #define BIT_SET_PS_TIMER_C_EARLY(x, v) \
- (BIT_CLEAR_PS_TIMER_C_EARLY(x) | BIT_PS_TIMER_C_EARLY(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_CPUMGQ_PARAMETER (Offset 0x1518) */
- #define BIT_STOP_CPUMGQ BIT(16)
- #define BIT_SHIFT_CPUMGQ_PARAMETER 0
- #define BIT_MASK_CPUMGQ_PARAMETER 0xffff
- #define BIT_CPUMGQ_PARAMETER(x) \
- (((x) & BIT_MASK_CPUMGQ_PARAMETER) << BIT_SHIFT_CPUMGQ_PARAMETER)
- #define BITS_CPUMGQ_PARAMETER \
- (BIT_MASK_CPUMGQ_PARAMETER << BIT_SHIFT_CPUMGQ_PARAMETER)
- #define BIT_CLEAR_CPUMGQ_PARAMETER(x) ((x) & (~BITS_CPUMGQ_PARAMETER))
- #define BIT_GET_CPUMGQ_PARAMETER(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_PARAMETER) & BIT_MASK_CPUMGQ_PARAMETER)
- #define BIT_SET_CPUMGQ_PARAMETER(x, v) \
- (BIT_CLEAR_CPUMGQ_PARAMETER(x) | BIT_CPUMGQ_PARAMETER(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SW_TBTT_TSF_INFO (Offset 0x151C) */
- #define BIT_SHIFT_SW_TBTT_TSF_INFO 0
- #define BIT_MASK_SW_TBTT_TSF_INFO 0xffffffffL
- #define BIT_SW_TBTT_TSF_INFO(x) \
- (((x) & BIT_MASK_SW_TBTT_TSF_INFO) << BIT_SHIFT_SW_TBTT_TSF_INFO)
- #define BITS_SW_TBTT_TSF_INFO \
- (BIT_MASK_SW_TBTT_TSF_INFO << BIT_SHIFT_SW_TBTT_TSF_INFO)
- #define BIT_CLEAR_SW_TBTT_TSF_INFO(x) ((x) & (~BITS_SW_TBTT_TSF_INFO))
- #define BIT_GET_SW_TBTT_TSF_INFO(x) \
- (((x) >> BIT_SHIFT_SW_TBTT_TSF_INFO) & BIT_MASK_SW_TBTT_TSF_INFO)
- #define BIT_SET_SW_TBTT_TSF_INFO(x, v) \
- (BIT_CLEAR_SW_TBTT_TSF_INFO(x) | BIT_SW_TBTT_TSF_INFO(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_SYNC_ADJ (Offset 0x1520) */
- #define BIT_SHIFT_R_P0_TSFT_ADJ_VAL 16
- #define BIT_MASK_R_P0_TSFT_ADJ_VAL 0xffff
- #define BIT_R_P0_TSFT_ADJ_VAL(x) \
- (((x) & BIT_MASK_R_P0_TSFT_ADJ_VAL) << BIT_SHIFT_R_P0_TSFT_ADJ_VAL)
- #define BITS_R_P0_TSFT_ADJ_VAL \
- (BIT_MASK_R_P0_TSFT_ADJ_VAL << BIT_SHIFT_R_P0_TSFT_ADJ_VAL)
- #define BIT_CLEAR_R_P0_TSFT_ADJ_VAL(x) ((x) & (~BITS_R_P0_TSFT_ADJ_VAL))
- #define BIT_GET_R_P0_TSFT_ADJ_VAL(x) \
- (((x) >> BIT_SHIFT_R_P0_TSFT_ADJ_VAL) & BIT_MASK_R_P0_TSFT_ADJ_VAL)
- #define BIT_SET_R_P0_TSFT_ADJ_VAL(x, v) \
- (BIT_CLEAR_R_P0_TSFT_ADJ_VAL(x) | BIT_R_P0_TSFT_ADJ_VAL(v))
- #define BIT_R_X_COMP_Y_OVER BIT(8)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TSF_SYN_CTRL0 (Offset 0x1520) */
- #define BIT_TSF_SYNC_COMPARE_POLLING BIT(7)
- #define BIT_TSF_SYNC_POLLING BIT(6)
- #define BIT_SHIFT_TSF_SYNC_DUT 3
- #define BIT_MASK_TSF_SYNC_DUT 0x7
- #define BIT_TSF_SYNC_DUT(x) \
- (((x) & BIT_MASK_TSF_SYNC_DUT) << BIT_SHIFT_TSF_SYNC_DUT)
- #define BITS_TSF_SYNC_DUT (BIT_MASK_TSF_SYNC_DUT << BIT_SHIFT_TSF_SYNC_DUT)
- #define BIT_CLEAR_TSF_SYNC_DUT(x) ((x) & (~BITS_TSF_SYNC_DUT))
- #define BIT_GET_TSF_SYNC_DUT(x) \
- (((x) >> BIT_SHIFT_TSF_SYNC_DUT) & BIT_MASK_TSF_SYNC_DUT)
- #define BIT_SET_TSF_SYNC_DUT(x, v) \
- (BIT_CLEAR_TSF_SYNC_DUT(x) | BIT_TSF_SYNC_DUT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_SYNC_ADJ (Offset 0x1520) */
- #define BIT_SHIFT_R_X_SYNC_SEL 3
- #define BIT_MASK_R_X_SYNC_SEL 0x7
- #define BIT_R_X_SYNC_SEL(x) \
- (((x) & BIT_MASK_R_X_SYNC_SEL) << BIT_SHIFT_R_X_SYNC_SEL)
- #define BITS_R_X_SYNC_SEL (BIT_MASK_R_X_SYNC_SEL << BIT_SHIFT_R_X_SYNC_SEL)
- #define BIT_CLEAR_R_X_SYNC_SEL(x) ((x) & (~BITS_R_X_SYNC_SEL))
- #define BIT_GET_R_X_SYNC_SEL(x) \
- (((x) >> BIT_SHIFT_R_X_SYNC_SEL) & BIT_MASK_R_X_SYNC_SEL)
- #define BIT_SET_R_X_SYNC_SEL(x, v) \
- (BIT_CLEAR_R_X_SYNC_SEL(x) | BIT_R_X_SYNC_SEL(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TSF_SYN_CTRL0 (Offset 0x1520) */
- #define BIT_SHIFT_TSF_SYNC_SOURCE 0
- #define BIT_MASK_TSF_SYNC_SOURCE 0x7
- #define BIT_TSF_SYNC_SOURCE(x) \
- (((x) & BIT_MASK_TSF_SYNC_SOURCE) << BIT_SHIFT_TSF_SYNC_SOURCE)
- #define BITS_TSF_SYNC_SOURCE \
- (BIT_MASK_TSF_SYNC_SOURCE << BIT_SHIFT_TSF_SYNC_SOURCE)
- #define BIT_CLEAR_TSF_SYNC_SOURCE(x) ((x) & (~BITS_TSF_SYNC_SOURCE))
- #define BIT_GET_TSF_SYNC_SOURCE(x) \
- (((x) >> BIT_SHIFT_TSF_SYNC_SOURCE) & BIT_MASK_TSF_SYNC_SOURCE)
- #define BIT_SET_TSF_SYNC_SOURCE(x, v) \
- (BIT_CLEAR_TSF_SYNC_SOURCE(x) | BIT_TSF_SYNC_SOURCE(v))
- #define BIT_TSF_SYNC_SIGNAL BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_SYNC_ADJ (Offset 0x1520) */
- #define BIT_SHIFT_R_SYNC_Y_SEL 0
- #define BIT_MASK_R_SYNC_Y_SEL 0x7
- #define BIT_R_SYNC_Y_SEL(x) \
- (((x) & BIT_MASK_R_SYNC_Y_SEL) << BIT_SHIFT_R_SYNC_Y_SEL)
- #define BITS_R_SYNC_Y_SEL (BIT_MASK_R_SYNC_Y_SEL << BIT_SHIFT_R_SYNC_Y_SEL)
- #define BIT_CLEAR_R_SYNC_Y_SEL(x) ((x) & (~BITS_R_SYNC_Y_SEL))
- #define BIT_GET_R_SYNC_Y_SEL(x) \
- (((x) >> BIT_SHIFT_R_SYNC_Y_SEL) & BIT_MASK_R_SYNC_Y_SEL)
- #define BIT_SET_R_SYNC_Y_SEL(x, v) \
- (BIT_CLEAR_R_SYNC_Y_SEL(x) | BIT_R_SYNC_Y_SEL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TSFTR_LOW (Offset 0x1520) */
- #define BIT_SHIFT_TSF_TIMER_LOW 0
- #define BIT_MASK_TSF_TIMER_LOW 0xffffffffL
- #define BIT_TSF_TIMER_LOW(x) \
- (((x) & BIT_MASK_TSF_TIMER_LOW) << BIT_SHIFT_TSF_TIMER_LOW)
- #define BITS_TSF_TIMER_LOW (BIT_MASK_TSF_TIMER_LOW << BIT_SHIFT_TSF_TIMER_LOW)
- #define BIT_CLEAR_TSF_TIMER_LOW(x) ((x) & (~BITS_TSF_TIMER_LOW))
- #define BIT_GET_TSF_TIMER_LOW(x) \
- (((x) >> BIT_SHIFT_TSF_TIMER_LOW) & BIT_MASK_TSF_TIMER_LOW)
- #define BIT_SET_TSF_TIMER_LOW(x, v) \
- (BIT_CLEAR_TSF_TIMER_LOW(x) | BIT_TSF_TIMER_LOW(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TSF_SYN_OFFSET0 (Offset 0x1522) */
- #define BIT_SHIFT_TSF_SYNC_INTERVAL_PORT0 0
- #define BIT_MASK_TSF_SYNC_INTERVAL_PORT0 0xffff
- #define BIT_TSF_SYNC_INTERVAL_PORT0(x) \
- (((x) & BIT_MASK_TSF_SYNC_INTERVAL_PORT0) \
- << BIT_SHIFT_TSF_SYNC_INTERVAL_PORT0)
- #define BITS_TSF_SYNC_INTERVAL_PORT0 \
- (BIT_MASK_TSF_SYNC_INTERVAL_PORT0 << BIT_SHIFT_TSF_SYNC_INTERVAL_PORT0)
- #define BIT_CLEAR_TSF_SYNC_INTERVAL_PORT0(x) \
- ((x) & (~BITS_TSF_SYNC_INTERVAL_PORT0))
- #define BIT_GET_TSF_SYNC_INTERVAL_PORT0(x) \
- (((x) >> BIT_SHIFT_TSF_SYNC_INTERVAL_PORT0) & \
- BIT_MASK_TSF_SYNC_INTERVAL_PORT0)
- #define BIT_SET_TSF_SYNC_INTERVAL_PORT0(x, v) \
- (BIT_CLEAR_TSF_SYNC_INTERVAL_PORT0(x) | BIT_TSF_SYNC_INTERVAL_PORT0(v))
- /* 2 REG_TSF_SYN_OFFSET1 (Offset 0x1524) */
- #define BIT_SHIFT_TSF_SYNC_INTERVAL_CLI1 16
- #define BIT_MASK_TSF_SYNC_INTERVAL_CLI1 0xffff
- #define BIT_TSF_SYNC_INTERVAL_CLI1(x) \
- (((x) & BIT_MASK_TSF_SYNC_INTERVAL_CLI1) \
- << BIT_SHIFT_TSF_SYNC_INTERVAL_CLI1)
- #define BITS_TSF_SYNC_INTERVAL_CLI1 \
- (BIT_MASK_TSF_SYNC_INTERVAL_CLI1 << BIT_SHIFT_TSF_SYNC_INTERVAL_CLI1)
- #define BIT_CLEAR_TSF_SYNC_INTERVAL_CLI1(x) \
- ((x) & (~BITS_TSF_SYNC_INTERVAL_CLI1))
- #define BIT_GET_TSF_SYNC_INTERVAL_CLI1(x) \
- (((x) >> BIT_SHIFT_TSF_SYNC_INTERVAL_CLI1) & \
- BIT_MASK_TSF_SYNC_INTERVAL_CLI1)
- #define BIT_SET_TSF_SYNC_INTERVAL_CLI1(x, v) \
- (BIT_CLEAR_TSF_SYNC_INTERVAL_CLI1(x) | BIT_TSF_SYNC_INTERVAL_CLI1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_ADJ_VLAUE (Offset 0x1524) */
- #define BIT_SHIFT_R_CLI1_TSFT_ADJ_VAL 16
- #define BIT_MASK_R_CLI1_TSFT_ADJ_VAL 0xffff
- #define BIT_R_CLI1_TSFT_ADJ_VAL(x) \
- (((x) & BIT_MASK_R_CLI1_TSFT_ADJ_VAL) << BIT_SHIFT_R_CLI1_TSFT_ADJ_VAL)
- #define BITS_R_CLI1_TSFT_ADJ_VAL \
- (BIT_MASK_R_CLI1_TSFT_ADJ_VAL << BIT_SHIFT_R_CLI1_TSFT_ADJ_VAL)
- #define BIT_CLEAR_R_CLI1_TSFT_ADJ_VAL(x) ((x) & (~BITS_R_CLI1_TSFT_ADJ_VAL))
- #define BIT_GET_R_CLI1_TSFT_ADJ_VAL(x) \
- (((x) >> BIT_SHIFT_R_CLI1_TSFT_ADJ_VAL) & BIT_MASK_R_CLI1_TSFT_ADJ_VAL)
- #define BIT_SET_R_CLI1_TSFT_ADJ_VAL(x, v) \
- (BIT_CLEAR_R_CLI1_TSFT_ADJ_VAL(x) | BIT_R_CLI1_TSFT_ADJ_VAL(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TSF_SYN_OFFSET1 (Offset 0x1524) */
- #define BIT_SHIFT_TSF_SYNC_INTERVAL_CLI0 0
- #define BIT_MASK_TSF_SYNC_INTERVAL_CLI0 0xffff
- #define BIT_TSF_SYNC_INTERVAL_CLI0(x) \
- (((x) & BIT_MASK_TSF_SYNC_INTERVAL_CLI0) \
- << BIT_SHIFT_TSF_SYNC_INTERVAL_CLI0)
- #define BITS_TSF_SYNC_INTERVAL_CLI0 \
- (BIT_MASK_TSF_SYNC_INTERVAL_CLI0 << BIT_SHIFT_TSF_SYNC_INTERVAL_CLI0)
- #define BIT_CLEAR_TSF_SYNC_INTERVAL_CLI0(x) \
- ((x) & (~BITS_TSF_SYNC_INTERVAL_CLI0))
- #define BIT_GET_TSF_SYNC_INTERVAL_CLI0(x) \
- (((x) >> BIT_SHIFT_TSF_SYNC_INTERVAL_CLI0) & \
- BIT_MASK_TSF_SYNC_INTERVAL_CLI0)
- #define BIT_SET_TSF_SYNC_INTERVAL_CLI0(x, v) \
- (BIT_CLEAR_TSF_SYNC_INTERVAL_CLI0(x) | BIT_TSF_SYNC_INTERVAL_CLI0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_ADJ_VLAUE (Offset 0x1524) */
- #define BIT_SHIFT_R_CLI0_TSFT_ADJ_VAL 0
- #define BIT_MASK_R_CLI0_TSFT_ADJ_VAL 0xffff
- #define BIT_R_CLI0_TSFT_ADJ_VAL(x) \
- (((x) & BIT_MASK_R_CLI0_TSFT_ADJ_VAL) << BIT_SHIFT_R_CLI0_TSFT_ADJ_VAL)
- #define BITS_R_CLI0_TSFT_ADJ_VAL \
- (BIT_MASK_R_CLI0_TSFT_ADJ_VAL << BIT_SHIFT_R_CLI0_TSFT_ADJ_VAL)
- #define BIT_CLEAR_R_CLI0_TSFT_ADJ_VAL(x) ((x) & (~BITS_R_CLI0_TSFT_ADJ_VAL))
- #define BIT_GET_R_CLI0_TSFT_ADJ_VAL(x) \
- (((x) >> BIT_SHIFT_R_CLI0_TSFT_ADJ_VAL) & BIT_MASK_R_CLI0_TSFT_ADJ_VAL)
- #define BIT_SET_R_CLI0_TSFT_ADJ_VAL(x, v) \
- (BIT_CLEAR_R_CLI0_TSFT_ADJ_VAL(x) | BIT_R_CLI0_TSFT_ADJ_VAL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TSFTR_HIGH (Offset 0x1524) */
- #define BIT_SHIFT_TSF_TIMER_HIGH 0
- #define BIT_MASK_TSF_TIMER_HIGH 0xffffffffL
- #define BIT_TSF_TIMER_HIGH(x) \
- (((x) & BIT_MASK_TSF_TIMER_HIGH) << BIT_SHIFT_TSF_TIMER_HIGH)
- #define BITS_TSF_TIMER_HIGH \
- (BIT_MASK_TSF_TIMER_HIGH << BIT_SHIFT_TSF_TIMER_HIGH)
- #define BIT_CLEAR_TSF_TIMER_HIGH(x) ((x) & (~BITS_TSF_TIMER_HIGH))
- #define BIT_GET_TSF_TIMER_HIGH(x) \
- (((x) >> BIT_SHIFT_TSF_TIMER_HIGH) & BIT_MASK_TSF_TIMER_HIGH)
- #define BIT_SET_TSF_TIMER_HIGH(x, v) \
- (BIT_CLEAR_TSF_TIMER_HIGH(x) | BIT_TSF_TIMER_HIGH(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TSF_SYN_OFFSET2 (Offset 0x1528) */
- #define BIT_SHIFT_TSF_SYNC_INTERVAL_CLI3 16
- #define BIT_MASK_TSF_SYNC_INTERVAL_CLI3 0xffff
- #define BIT_TSF_SYNC_INTERVAL_CLI3(x) \
- (((x) & BIT_MASK_TSF_SYNC_INTERVAL_CLI3) \
- << BIT_SHIFT_TSF_SYNC_INTERVAL_CLI3)
- #define BITS_TSF_SYNC_INTERVAL_CLI3 \
- (BIT_MASK_TSF_SYNC_INTERVAL_CLI3 << BIT_SHIFT_TSF_SYNC_INTERVAL_CLI3)
- #define BIT_CLEAR_TSF_SYNC_INTERVAL_CLI3(x) \
- ((x) & (~BITS_TSF_SYNC_INTERVAL_CLI3))
- #define BIT_GET_TSF_SYNC_INTERVAL_CLI3(x) \
- (((x) >> BIT_SHIFT_TSF_SYNC_INTERVAL_CLI3) & \
- BIT_MASK_TSF_SYNC_INTERVAL_CLI3)
- #define BIT_SET_TSF_SYNC_INTERVAL_CLI3(x, v) \
- (BIT_CLEAR_TSF_SYNC_INTERVAL_CLI3(x) | BIT_TSF_SYNC_INTERVAL_CLI3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_ADJ_VLAUE_2 (Offset 0x1528) */
- #define BIT_SHIFT_R_CLI3_TSFT_ADJ_VAL 16
- #define BIT_MASK_R_CLI3_TSFT_ADJ_VAL 0xffff
- #define BIT_R_CLI3_TSFT_ADJ_VAL(x) \
- (((x) & BIT_MASK_R_CLI3_TSFT_ADJ_VAL) << BIT_SHIFT_R_CLI3_TSFT_ADJ_VAL)
- #define BITS_R_CLI3_TSFT_ADJ_VAL \
- (BIT_MASK_R_CLI3_TSFT_ADJ_VAL << BIT_SHIFT_R_CLI3_TSFT_ADJ_VAL)
- #define BIT_CLEAR_R_CLI3_TSFT_ADJ_VAL(x) ((x) & (~BITS_R_CLI3_TSFT_ADJ_VAL))
- #define BIT_GET_R_CLI3_TSFT_ADJ_VAL(x) \
- (((x) >> BIT_SHIFT_R_CLI3_TSFT_ADJ_VAL) & BIT_MASK_R_CLI3_TSFT_ADJ_VAL)
- #define BIT_SET_R_CLI3_TSFT_ADJ_VAL(x, v) \
- (BIT_CLEAR_R_CLI3_TSFT_ADJ_VAL(x) | BIT_R_CLI3_TSFT_ADJ_VAL(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TSF_SYN_OFFSET2 (Offset 0x1528) */
- #define BIT_SHIFT_TSF_SYNC_INTERVAL_CLI2 0
- #define BIT_MASK_TSF_SYNC_INTERVAL_CLI2 0xffff
- #define BIT_TSF_SYNC_INTERVAL_CLI2(x) \
- (((x) & BIT_MASK_TSF_SYNC_INTERVAL_CLI2) \
- << BIT_SHIFT_TSF_SYNC_INTERVAL_CLI2)
- #define BITS_TSF_SYNC_INTERVAL_CLI2 \
- (BIT_MASK_TSF_SYNC_INTERVAL_CLI2 << BIT_SHIFT_TSF_SYNC_INTERVAL_CLI2)
- #define BIT_CLEAR_TSF_SYNC_INTERVAL_CLI2(x) \
- ((x) & (~BITS_TSF_SYNC_INTERVAL_CLI2))
- #define BIT_GET_TSF_SYNC_INTERVAL_CLI2(x) \
- (((x) >> BIT_SHIFT_TSF_SYNC_INTERVAL_CLI2) & \
- BIT_MASK_TSF_SYNC_INTERVAL_CLI2)
- #define BIT_SET_TSF_SYNC_INTERVAL_CLI2(x, v) \
- (BIT_CLEAR_TSF_SYNC_INTERVAL_CLI2(x) | BIT_TSF_SYNC_INTERVAL_CLI2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_TSF_ADJ_VLAUE_2 (Offset 0x1528) */
- #define BIT_SHIFT_R_CLI2_TSFT_ADJ_VAL 0
- #define BIT_MASK_R_CLI2_TSFT_ADJ_VAL 0xffff
- #define BIT_R_CLI2_TSFT_ADJ_VAL(x) \
- (((x) & BIT_MASK_R_CLI2_TSFT_ADJ_VAL) << BIT_SHIFT_R_CLI2_TSFT_ADJ_VAL)
- #define BITS_R_CLI2_TSFT_ADJ_VAL \
- (BIT_MASK_R_CLI2_TSFT_ADJ_VAL << BIT_SHIFT_R_CLI2_TSFT_ADJ_VAL)
- #define BIT_CLEAR_R_CLI2_TSFT_ADJ_VAL(x) ((x) & (~BITS_R_CLI2_TSFT_ADJ_VAL))
- #define BIT_GET_R_CLI2_TSFT_ADJ_VAL(x) \
- (((x) >> BIT_SHIFT_R_CLI2_TSFT_ADJ_VAL) & BIT_MASK_R_CLI2_TSFT_ADJ_VAL)
- #define BIT_SET_R_CLI2_TSFT_ADJ_VAL(x, v) \
- (BIT_CLEAR_R_CLI2_TSFT_ADJ_VAL(x) | BIT_R_CLI2_TSFT_ADJ_VAL(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_BCN_ERR_CNT_MAC (Offset 0x1528) */
- #define BIT_SHIFT_BCN_ERR_CNT_MAC 0
- #define BIT_MASK_BCN_ERR_CNT_MAC 0xff
- #define BIT_BCN_ERR_CNT_MAC(x) \
- (((x) & BIT_MASK_BCN_ERR_CNT_MAC) << BIT_SHIFT_BCN_ERR_CNT_MAC)
- #define BITS_BCN_ERR_CNT_MAC \
- (BIT_MASK_BCN_ERR_CNT_MAC << BIT_SHIFT_BCN_ERR_CNT_MAC)
- #define BIT_CLEAR_BCN_ERR_CNT_MAC(x) ((x) & (~BITS_BCN_ERR_CNT_MAC))
- #define BIT_GET_BCN_ERR_CNT_MAC(x) \
- (((x) >> BIT_SHIFT_BCN_ERR_CNT_MAC) & BIT_MASK_BCN_ERR_CNT_MAC)
- #define BIT_SET_BCN_ERR_CNT_MAC(x, v) \
- (BIT_CLEAR_BCN_ERR_CNT_MAC(x) | BIT_BCN_ERR_CNT_MAC(v))
- /* 2 REG_BCN_ERR_CNT_EDCCA (Offset 0x1529) */
- #define BIT_SHIFT_BCN_ERR_CNT_EDCCA 0
- #define BIT_MASK_BCN_ERR_CNT_EDCCA 0xff
- #define BIT_BCN_ERR_CNT_EDCCA(x) \
- (((x) & BIT_MASK_BCN_ERR_CNT_EDCCA) << BIT_SHIFT_BCN_ERR_CNT_EDCCA)
- #define BITS_BCN_ERR_CNT_EDCCA \
- (BIT_MASK_BCN_ERR_CNT_EDCCA << BIT_SHIFT_BCN_ERR_CNT_EDCCA)
- #define BIT_CLEAR_BCN_ERR_CNT_EDCCA(x) ((x) & (~BITS_BCN_ERR_CNT_EDCCA))
- #define BIT_GET_BCN_ERR_CNT_EDCCA(x) \
- (((x) >> BIT_SHIFT_BCN_ERR_CNT_EDCCA) & BIT_MASK_BCN_ERR_CNT_EDCCA)
- #define BIT_SET_BCN_ERR_CNT_EDCCA(x, v) \
- (BIT_CLEAR_BCN_ERR_CNT_EDCCA(x) | BIT_BCN_ERR_CNT_EDCCA(v))
- /* 2 REG_BCN_ERR_CNT_CCA (Offset 0x152A) */
- #define BIT_SHIFT_BCN_ERR_CNT_CCA 0
- #define BIT_MASK_BCN_ERR_CNT_CCA 0xff
- #define BIT_BCN_ERR_CNT_CCA(x) \
- (((x) & BIT_MASK_BCN_ERR_CNT_CCA) << BIT_SHIFT_BCN_ERR_CNT_CCA)
- #define BITS_BCN_ERR_CNT_CCA \
- (BIT_MASK_BCN_ERR_CNT_CCA << BIT_SHIFT_BCN_ERR_CNT_CCA)
- #define BIT_CLEAR_BCN_ERR_CNT_CCA(x) ((x) & (~BITS_BCN_ERR_CNT_CCA))
- #define BIT_GET_BCN_ERR_CNT_CCA(x) \
- (((x) >> BIT_SHIFT_BCN_ERR_CNT_CCA) & BIT_MASK_BCN_ERR_CNT_CCA)
- #define BIT_SET_BCN_ERR_CNT_CCA(x, v) \
- (BIT_CLEAR_BCN_ERR_CNT_CCA(x) | BIT_BCN_ERR_CNT_CCA(v))
- /* 2 REG_BCN_ERR_CNT_INVALID (Offset 0x152B) */
- #define BIT_SHIFT_BCN_ERR_CNT_INVALID 0
- #define BIT_MASK_BCN_ERR_CNT_INVALID 0xff
- #define BIT_BCN_ERR_CNT_INVALID(x) \
- (((x) & BIT_MASK_BCN_ERR_CNT_INVALID) << BIT_SHIFT_BCN_ERR_CNT_INVALID)
- #define BITS_BCN_ERR_CNT_INVALID \
- (BIT_MASK_BCN_ERR_CNT_INVALID << BIT_SHIFT_BCN_ERR_CNT_INVALID)
- #define BIT_CLEAR_BCN_ERR_CNT_INVALID(x) ((x) & (~BITS_BCN_ERR_CNT_INVALID))
- #define BIT_GET_BCN_ERR_CNT_INVALID(x) \
- (((x) >> BIT_SHIFT_BCN_ERR_CNT_INVALID) & BIT_MASK_BCN_ERR_CNT_INVALID)
- #define BIT_SET_BCN_ERR_CNT_INVALID(x, v) \
- (BIT_CLEAR_BCN_ERR_CNT_INVALID(x) | BIT_BCN_ERR_CNT_INVALID(v))
- /* 2 REG_BCN_ERR_CNT_OTHERS (Offset 0x152C) */
- #define BIT_SHIFT_BCN_ERR_CNT_OTHERS 0
- #define BIT_MASK_BCN_ERR_CNT_OTHERS 0xff
- #define BIT_BCN_ERR_CNT_OTHERS(x) \
- (((x) & BIT_MASK_BCN_ERR_CNT_OTHERS) << BIT_SHIFT_BCN_ERR_CNT_OTHERS)
- #define BITS_BCN_ERR_CNT_OTHERS \
- (BIT_MASK_BCN_ERR_CNT_OTHERS << BIT_SHIFT_BCN_ERR_CNT_OTHERS)
- #define BIT_CLEAR_BCN_ERR_CNT_OTHERS(x) ((x) & (~BITS_BCN_ERR_CNT_OTHERS))
- #define BIT_GET_BCN_ERR_CNT_OTHERS(x) \
- (((x) >> BIT_SHIFT_BCN_ERR_CNT_OTHERS) & BIT_MASK_BCN_ERR_CNT_OTHERS)
- #define BIT_SET_BCN_ERR_CNT_OTHERS(x, v) \
- (BIT_CLEAR_BCN_ERR_CNT_OTHERS(x) | BIT_BCN_ERR_CNT_OTHERS(v))
- /* 2 REG_RX_BCN_TIMER (Offset 0x152D) */
- #define BIT_SHIFT_RX_BCN_TIMER 0
- #define BIT_MASK_RX_BCN_TIMER 0xffff
- #define BIT_RX_BCN_TIMER(x) \
- (((x) & BIT_MASK_RX_BCN_TIMER) << BIT_SHIFT_RX_BCN_TIMER)
- #define BITS_RX_BCN_TIMER (BIT_MASK_RX_BCN_TIMER << BIT_SHIFT_RX_BCN_TIMER)
- #define BIT_CLEAR_RX_BCN_TIMER(x) ((x) & (~BITS_RX_BCN_TIMER))
- #define BIT_GET_RX_BCN_TIMER(x) \
- (((x) >> BIT_SHIFT_RX_BCN_TIMER) & BIT_MASK_RX_BCN_TIMER)
- #define BIT_SET_RX_BCN_TIMER(x, v) \
- (BIT_CLEAR_RX_BCN_TIMER(x) | BIT_RX_BCN_TIMER(v))
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_TSF_SYN_COMPARE_VALUE (Offset 0x1530) */
- #define BIT_SHIFT_TSF_SYN_COMPARE_VALUE 0
- #define BIT_MASK_TSF_SYN_COMPARE_VALUE 0xffffffffffffffffL
- #define BIT_TSF_SYN_COMPARE_VALUE(x) \
- (((x) & BIT_MASK_TSF_SYN_COMPARE_VALUE) \
- << BIT_SHIFT_TSF_SYN_COMPARE_VALUE)
- #define BITS_TSF_SYN_COMPARE_VALUE \
- (BIT_MASK_TSF_SYN_COMPARE_VALUE << BIT_SHIFT_TSF_SYN_COMPARE_VALUE)
- #define BIT_CLEAR_TSF_SYN_COMPARE_VALUE(x) ((x) & (~BITS_TSF_SYN_COMPARE_VALUE))
- #define BIT_GET_TSF_SYN_COMPARE_VALUE(x) \
- (((x) >> BIT_SHIFT_TSF_SYN_COMPARE_VALUE) & \
- BIT_MASK_TSF_SYN_COMPARE_VALUE)
- #define BIT_SET_TSF_SYN_COMPARE_VALUE(x, v) \
- (BIT_CLEAR_TSF_SYN_COMPARE_VALUE(x) | BIT_TSF_SYN_COMPARE_VALUE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_SUB_BCN_SPACE (Offset 0x1534) */
- #define BIT_SHIFT_SUB_BCN_SPACE_V2 0
- #define BIT_MASK_SUB_BCN_SPACE_V2 0xff
- #define BIT_SUB_BCN_SPACE_V2(x) \
- (((x) & BIT_MASK_SUB_BCN_SPACE_V2) << BIT_SHIFT_SUB_BCN_SPACE_V2)
- #define BITS_SUB_BCN_SPACE_V2 \
- (BIT_MASK_SUB_BCN_SPACE_V2 << BIT_SHIFT_SUB_BCN_SPACE_V2)
- #define BIT_CLEAR_SUB_BCN_SPACE_V2(x) ((x) & (~BITS_SUB_BCN_SPACE_V2))
- #define BIT_GET_SUB_BCN_SPACE_V2(x) \
- (((x) >> BIT_SHIFT_SUB_BCN_SPACE_V2) & BIT_MASK_SUB_BCN_SPACE_V2)
- #define BIT_SET_SUB_BCN_SPACE_V2(x, v) \
- (BIT_CLEAR_SUB_BCN_SPACE_V2(x) | BIT_SUB_BCN_SPACE_V2(v))
- /* 2 REG_MBID_NUM_V1 (Offset 0x1535) */
- #define BIT_SHIFT_BCN_ERR_PORT_SEL 4
- #define BIT_MASK_BCN_ERR_PORT_SEL 0xf
- #define BIT_BCN_ERR_PORT_SEL(x) \
- (((x) & BIT_MASK_BCN_ERR_PORT_SEL) << BIT_SHIFT_BCN_ERR_PORT_SEL)
- #define BITS_BCN_ERR_PORT_SEL \
- (BIT_MASK_BCN_ERR_PORT_SEL << BIT_SHIFT_BCN_ERR_PORT_SEL)
- #define BIT_CLEAR_BCN_ERR_PORT_SEL(x) ((x) & (~BITS_BCN_ERR_PORT_SEL))
- #define BIT_GET_BCN_ERR_PORT_SEL(x) \
- (((x) >> BIT_SHIFT_BCN_ERR_PORT_SEL) & BIT_MASK_BCN_ERR_PORT_SEL)
- #define BIT_SET_BCN_ERR_PORT_SEL(x, v) \
- (BIT_CLEAR_BCN_ERR_PORT_SEL(x) | BIT_BCN_ERR_PORT_SEL(v))
- #define BIT_SHIFT_MBID_BCN_NUM_V1 0
- #define BIT_MASK_MBID_BCN_NUM_V1 0xf
- #define BIT_MBID_BCN_NUM_V1(x) \
- (((x) & BIT_MASK_MBID_BCN_NUM_V1) << BIT_SHIFT_MBID_BCN_NUM_V1)
- #define BITS_MBID_BCN_NUM_V1 \
- (BIT_MASK_MBID_BCN_NUM_V1 << BIT_SHIFT_MBID_BCN_NUM_V1)
- #define BIT_CLEAR_MBID_BCN_NUM_V1(x) ((x) & (~BITS_MBID_BCN_NUM_V1))
- #define BIT_GET_MBID_BCN_NUM_V1(x) \
- (((x) >> BIT_SHIFT_MBID_BCN_NUM_V1) & BIT_MASK_MBID_BCN_NUM_V1)
- #define BIT_SET_MBID_BCN_NUM_V1(x, v) \
- (BIT_CLEAR_MBID_BCN_NUM_V1(x) | BIT_MBID_BCN_NUM_V1(v))
- /* 2 REG_MBSSID_CTRL_V1 (Offset 0x1536) */
- #define BIT_MBID_BCNQ15_EN BIT(15)
- #define BIT_MBID_BCNQ14_EN BIT(14)
- #define BIT_MBID_BCNQ13_EN BIT(13)
- #define BIT_MBID_BCNQ12_EN BIT(12)
- #define BIT_MBID_BCNQ11_EN BIT(11)
- #define BIT_MBID_BCNQ10_EN BIT(10)
- #define BIT_MBID_BCNQ9_EN BIT(9)
- #define BIT_MBID_BCNQ8_EN BIT(8)
- /* 2 REG_BW_CFG (Offset 0x1539) */
- #define BIT_SLEEP_32K_EN BIT(3)
- #define BIT_DIS_MARK_TSF_US_V1 BIT(2)
- /* 2 REG_ATIMWND_CFG (Offset 0x153A) */
- #define BIT_SHIFT_ATIMWND_V1 0
- #define BIT_MASK_ATIMWND_V1 0xff
- #define BIT_ATIMWND_V1(x) (((x) & BIT_MASK_ATIMWND_V1) << BIT_SHIFT_ATIMWND_V1)
- #define BITS_ATIMWND_V1 (BIT_MASK_ATIMWND_V1 << BIT_SHIFT_ATIMWND_V1)
- #define BIT_CLEAR_ATIMWND_V1(x) ((x) & (~BITS_ATIMWND_V1))
- #define BIT_GET_ATIMWND_V1(x) \
- (((x) >> BIT_SHIFT_ATIMWND_V1) & BIT_MASK_ATIMWND_V1)
- #define BIT_SET_ATIMWND_V1(x, v) (BIT_CLEAR_ATIMWND_V1(x) | BIT_ATIMWND_V1(v))
- /* 2 REG_DTIM_COUNTER_CFG (Offset 0x153B) */
- #define BIT_SHIFT_DTIM_COUNT 0
- #define BIT_MASK_DTIM_COUNT 0xff
- #define BIT_DTIM_COUNT(x) (((x) & BIT_MASK_DTIM_COUNT) << BIT_SHIFT_DTIM_COUNT)
- #define BITS_DTIM_COUNT (BIT_MASK_DTIM_COUNT << BIT_SHIFT_DTIM_COUNT)
- #define BIT_CLEAR_DTIM_COUNT(x) ((x) & (~BITS_DTIM_COUNT))
- #define BIT_GET_DTIM_COUNT(x) \
- (((x) >> BIT_SHIFT_DTIM_COUNT) & BIT_MASK_DTIM_COUNT)
- #define BIT_SET_DTIM_COUNT(x, v) (BIT_CLEAR_DTIM_COUNT(x) | BIT_DTIM_COUNT(v))
- /* 2 REG_ATIM_DTIM_CTRL_SEL (Offset 0x153C) */
- #define BIT_DTIM_BYPASS_V1 BIT(7)
- #define BIT_SHIFT_ATIM_DTIM_SEL 0
- #define BIT_MASK_ATIM_DTIM_SEL 0x1f
- #define BIT_ATIM_DTIM_SEL(x) \
- (((x) & BIT_MASK_ATIM_DTIM_SEL) << BIT_SHIFT_ATIM_DTIM_SEL)
- #define BITS_ATIM_DTIM_SEL (BIT_MASK_ATIM_DTIM_SEL << BIT_SHIFT_ATIM_DTIM_SEL)
- #define BIT_CLEAR_ATIM_DTIM_SEL(x) ((x) & (~BITS_ATIM_DTIM_SEL))
- #define BIT_GET_ATIM_DTIM_SEL(x) \
- (((x) >> BIT_SHIFT_ATIM_DTIM_SEL) & BIT_MASK_ATIM_DTIM_SEL)
- #define BIT_SET_ATIM_DTIM_SEL(x, v) \
- (BIT_CLEAR_ATIM_DTIM_SEL(x) | BIT_ATIM_DTIM_SEL(v))
- #endif
- #if (HALMAC_8192E_SUPPORT || HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT || HALMAC_8881A_SUPPORT)
- /* 2 REG_ATIMUGT_V1 (Offset 0x153D) */
- #define BIT_SHIFT_ATIM_URGENT 0
- #define BIT_MASK_ATIM_URGENT 0xff
- #define BIT_ATIM_URGENT(x) \
- (((x) & BIT_MASK_ATIM_URGENT) << BIT_SHIFT_ATIM_URGENT)
- #define BITS_ATIM_URGENT (BIT_MASK_ATIM_URGENT << BIT_SHIFT_ATIM_URGENT)
- #define BIT_CLEAR_ATIM_URGENT(x) ((x) & (~BITS_ATIM_URGENT))
- #define BIT_GET_ATIM_URGENT(x) \
- (((x) >> BIT_SHIFT_ATIM_URGENT) & BIT_MASK_ATIM_URGENT)
- #define BIT_SET_ATIM_URGENT(x, v) \
- (BIT_CLEAR_ATIM_URGENT(x) | BIT_ATIM_URGENT(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DIS_ATIM_V1 (Offset 0x1540) */
- #define BIT_DIS_ATIM_P4 BIT(19)
- #define BIT_DIS_ATIM_P3 BIT(18)
- #define BIT_DIS_ATIM_P2 BIT(17)
- #define BIT_DIS_ATIM_P1 BIT(16)
- #define BIT_DIS_ATIM_VAP15 BIT(15)
- #define BIT_DIS_ATIM_VAP14 BIT(14)
- #define BIT_DIS_ATIM_VAP13 BIT(13)
- #define BIT_DIS_ATIM_VAP12 BIT(12)
- #define BIT_DIS_ATIM_VAP11 BIT(11)
- #define BIT_DIS_ATIM_VAP10 BIT(10)
- #define BIT_DIS_ATIM_VAP9 BIT(9)
- #define BIT_DIS_ATIM_VAP8 BIT(8)
- #define BIT_DIS_ATIM_ROOT_P0 BIT(0)
- /* 2 REG_HIQ_NO_LMT_EN_V1 (Offset 0x1544) */
- #define BIT_HIQ_NO_LMT_EN_P4 BIT(19)
- #define BIT_HIQ_NO_LMT_EN_P3 BIT(18)
- #define BIT_HIQ_NO_LMT_EN_P2 BIT(17)
- #define BIT_HIQ_NO_LMT_EN_P1 BIT(16)
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_HIQ_NO_LMT_EN_V1 (Offset 0x1544) */
- #define BIT_HIQ_NO_LMT_EN_VAP15 BIT(15)
- #define BIT_HIQ_NO_LMT_EN_VAP14 BIT(14)
- #define BIT_HIQ_NO_LMT_EN_VAP13 BIT(13)
- #define BIT_HIQ_NO_LMT_EN_VAP12 BIT(12)
- #define BIT_HIQ_NO_LMT_EN_VAP11 BIT(11)
- #define BIT_HIQ_NO_LMT_EN_VAP10 BIT(10)
- #define BIT_HIQ_NO_LMT_EN_VAP9 BIT(9)
- #define BIT_HIQ_NO_LMT_EN_VAP8 BIT(8)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_HIQ_NO_LMT_EN_V1 (Offset 0x1544) */
- #define BIT_HIQ_NO_LMT_EN_ROOT_P0 BIT(0)
- /* 2 REG_P2PPS_CTRL_V1 (Offset 0x1548) */
- #define BIT_P2P_PWR_RST1_V2 BIT(15)
- #define BIT_P2P_PWR_RST0_V2 BIT(14)
- #define BIT_EN_TSFBIT32_RST_P2P_V1 BIT(13)
- #define BIT_SHIFT_NOA_UNIT0_SEL_V1 8
- #define BIT_MASK_NOA_UNIT0_SEL_V1 0x7
- #define BIT_NOA_UNIT0_SEL_V1(x) \
- (((x) & BIT_MASK_NOA_UNIT0_SEL_V1) << BIT_SHIFT_NOA_UNIT0_SEL_V1)
- #define BITS_NOA_UNIT0_SEL_V1 \
- (BIT_MASK_NOA_UNIT0_SEL_V1 << BIT_SHIFT_NOA_UNIT0_SEL_V1)
- #define BIT_CLEAR_NOA_UNIT0_SEL_V1(x) ((x) & (~BITS_NOA_UNIT0_SEL_V1))
- #define BIT_GET_NOA_UNIT0_SEL_V1(x) \
- (((x) >> BIT_SHIFT_NOA_UNIT0_SEL_V1) & BIT_MASK_NOA_UNIT0_SEL_V1)
- #define BIT_SET_NOA_UNIT0_SEL_V1(x, v) \
- (BIT_CLEAR_NOA_UNIT0_SEL_V1(x) | BIT_NOA_UNIT0_SEL_V1(v))
- #define BIT_P2P_CTW_ALLSTASLEEP_V1 BIT(7)
- #define BIT_P2P_OFF_DISTX_EN_V1 BIT(6)
- #define BIT_PWR_MGT_EN_V1 BIT(5)
- #define BIT_P2P_NOA1_EN_V1 BIT(2)
- #define BIT_P2P_NOA0_EN_V1 BIT(1)
- /* 2 REG_P2PPS1_CTRL_V1 (Offset 0x154C) */
- #define BIT_P2P1_PWR_RST1_V2 BIT(15)
- #define BIT_P2P1_PWR_RST0_V2 BIT(14)
- #define BIT_EN_TSFBIT32_RST_P2P1_V1 BIT(13)
- #define BIT_SHIFT_NOA_UNIT1_SEL_V1 8
- #define BIT_MASK_NOA_UNIT1_SEL_V1 0x7
- #define BIT_NOA_UNIT1_SEL_V1(x) \
- (((x) & BIT_MASK_NOA_UNIT1_SEL_V1) << BIT_SHIFT_NOA_UNIT1_SEL_V1)
- #define BITS_NOA_UNIT1_SEL_V1 \
- (BIT_MASK_NOA_UNIT1_SEL_V1 << BIT_SHIFT_NOA_UNIT1_SEL_V1)
- #define BIT_CLEAR_NOA_UNIT1_SEL_V1(x) ((x) & (~BITS_NOA_UNIT1_SEL_V1))
- #define BIT_GET_NOA_UNIT1_SEL_V1(x) \
- (((x) >> BIT_SHIFT_NOA_UNIT1_SEL_V1) & BIT_MASK_NOA_UNIT1_SEL_V1)
- #define BIT_SET_NOA_UNIT1_SEL_V1(x, v) \
- (BIT_CLEAR_NOA_UNIT1_SEL_V1(x) | BIT_NOA_UNIT1_SEL_V1(v))
- #define BIT_P2P1_CTW_ALLSTASLEEP_V1 BIT(7)
- #define BIT_P2P1_PWR_MGT_EN_V1 BIT(5)
- #define BIT_P2P1_NOA1_EN_V1 BIT(2)
- #define BIT_P2P1_NOA0_EN_V1 BIT(1)
- /* 2 REG_P2PPS1_SPEC_STATE_V1 (Offset 0x154E) */
- #define BIT_P2P1_SPEC_POWER_STATEP BIT(7)
- #define BIT_P2P1_SPEC_BEACON_AREA_ON BIT(5)
- /* 2 REG_P2PPS2_CTRL_V1 (Offset 0x1550) */
- #define BIT_P2P2_PWR_RST1_V2 BIT(15)
- #define BIT_P2P2_PWR_RST0_V2 BIT(14)
- #define BIT_EN_TSFBIT32_RST_P2P2_V1 BIT(13)
- #define BIT_SHIFT_NOA_UNIT2_SEL_V1 8
- #define BIT_MASK_NOA_UNIT2_SEL_V1 0x7
- #define BIT_NOA_UNIT2_SEL_V1(x) \
- (((x) & BIT_MASK_NOA_UNIT2_SEL_V1) << BIT_SHIFT_NOA_UNIT2_SEL_V1)
- #define BITS_NOA_UNIT2_SEL_V1 \
- (BIT_MASK_NOA_UNIT2_SEL_V1 << BIT_SHIFT_NOA_UNIT2_SEL_V1)
- #define BIT_CLEAR_NOA_UNIT2_SEL_V1(x) ((x) & (~BITS_NOA_UNIT2_SEL_V1))
- #define BIT_GET_NOA_UNIT2_SEL_V1(x) \
- (((x) >> BIT_SHIFT_NOA_UNIT2_SEL_V1) & BIT_MASK_NOA_UNIT2_SEL_V1)
- #define BIT_SET_NOA_UNIT2_SEL_V1(x, v) \
- (BIT_CLEAR_NOA_UNIT2_SEL_V1(x) | BIT_NOA_UNIT2_SEL_V1(v))
- #define BIT_P2P2_CTW_ALLSTASLEEP_V1 BIT(7)
- #define BIT_P2P2_OFF_DISTX_EN_V1 BIT(6)
- #define BIT_P2P2_PWR_MGT_EN_V1 BIT(5)
- #define BIT_P2P2_NOA1_EN_V1 BIT(2)
- #define BIT_P2P2_NOA0_EN_V1 BIT(1)
- /* 2 REG_P2PPS2_SPEC_STATE_V1 (Offset 0x1552) */
- #define BIT_P2P2_SPEC_POWER_STATEP BIT(7)
- #define BIT_P2P2_SPEC_BEACON_AREA_ON BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PON_DIS_TXTIME_V1 (Offset 0x1554) */
- #define BIT_SHIFT_P2PON_DIS_TXTIME 0
- #define BIT_MASK_P2PON_DIS_TXTIME 0xff
- #define BIT_P2PON_DIS_TXTIME(x) \
- (((x) & BIT_MASK_P2PON_DIS_TXTIME) << BIT_SHIFT_P2PON_DIS_TXTIME)
- #define BITS_P2PON_DIS_TXTIME \
- (BIT_MASK_P2PON_DIS_TXTIME << BIT_SHIFT_P2PON_DIS_TXTIME)
- #define BIT_CLEAR_P2PON_DIS_TXTIME(x) ((x) & (~BITS_P2PON_DIS_TXTIME))
- #define BIT_GET_P2PON_DIS_TXTIME(x) \
- (((x) >> BIT_SHIFT_P2PON_DIS_TXTIME) & BIT_MASK_P2PON_DIS_TXTIME)
- #define BIT_SET_P2PON_DIS_TXTIME(x, v) \
- (BIT_CLEAR_P2PON_DIS_TXTIME(x) | BIT_P2PON_DIS_TXTIME(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CHG_POWER_BCN_AREA (Offset 0x1556) */
- #define BIT_CHG_POWER_BCN_AREA BIT(0)
- /* 2 REG_NOA_SEL (Offset 0x1557) */
- #define BIT_SHIFT_NOA_SEL_V1 0
- #define BIT_MASK_NOA_SEL_V1 0x7
- #define BIT_NOA_SEL_V1(x) (((x) & BIT_MASK_NOA_SEL_V1) << BIT_SHIFT_NOA_SEL_V1)
- #define BITS_NOA_SEL_V1 (BIT_MASK_NOA_SEL_V1 << BIT_SHIFT_NOA_SEL_V1)
- #define BIT_CLEAR_NOA_SEL_V1(x) ((x) & (~BITS_NOA_SEL_V1))
- #define BIT_GET_NOA_SEL_V1(x) \
- (((x) >> BIT_SHIFT_NOA_SEL_V1) & BIT_MASK_NOA_SEL_V1)
- #define BIT_SET_NOA_SEL_V1(x, v) (BIT_CLEAR_NOA_SEL_V1(x) | BIT_NOA_SEL_V1(v))
- /* 2 REG_NOA_PARAM_3_V1 (Offset 0x1564) */
- #define BIT_SHIFT_NOA_COUNT_V2 0
- #define BIT_MASK_NOA_COUNT_V2 0xffffffffL
- #define BIT_NOA_COUNT_V2(x) \
- (((x) & BIT_MASK_NOA_COUNT_V2) << BIT_SHIFT_NOA_COUNT_V2)
- #define BITS_NOA_COUNT_V2 (BIT_MASK_NOA_COUNT_V2 << BIT_SHIFT_NOA_COUNT_V2)
- #define BIT_CLEAR_NOA_COUNT_V2(x) ((x) & (~BITS_NOA_COUNT_V2))
- #define BIT_GET_NOA_COUNT_V2(x) \
- (((x) >> BIT_SHIFT_NOA_COUNT_V2) & BIT_MASK_NOA_COUNT_V2)
- #define BIT_SET_NOA_COUNT_V2(x, v) \
- (BIT_CLEAR_NOA_COUNT_V2(x) | BIT_NOA_COUNT_V2(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_NOA_ON_ERLY_TIME_V1 (Offset 0x1568) */
- #define BIT_SHIFT__NOA_ON_ERLY_TIME 0
- #define BIT_MASK__NOA_ON_ERLY_TIME 0xff
- #define BIT__NOA_ON_ERLY_TIME(x) \
- (((x) & BIT_MASK__NOA_ON_ERLY_TIME) << BIT_SHIFT__NOA_ON_ERLY_TIME)
- #define BITS__NOA_ON_ERLY_TIME \
- (BIT_MASK__NOA_ON_ERLY_TIME << BIT_SHIFT__NOA_ON_ERLY_TIME)
- #define BIT_CLEAR__NOA_ON_ERLY_TIME(x) ((x) & (~BITS__NOA_ON_ERLY_TIME))
- #define BIT_GET__NOA_ON_ERLY_TIME(x) \
- (((x) >> BIT_SHIFT__NOA_ON_ERLY_TIME) & BIT_MASK__NOA_ON_ERLY_TIME)
- #define BIT_SET__NOA_ON_ERLY_TIME(x, v) \
- (BIT_CLEAR__NOA_ON_ERLY_TIME(x) | BIT__NOA_ON_ERLY_TIME(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_P2PPS_HW_AUTO_PAUSE_CTRL (Offset 0x156C) */
- #define BIT_P2PPS_NOA_STOP_TX_HANG BIT(31)
- #define BIT_P2PPS_MACID_PAUSE_EN BIT(11)
- #define BIT_P2PPS__MGQ_PAUSE BIT(10)
- #define BIT_P2PPS__HIQ_PAUSE BIT(9)
- #define BIT_P2PPS__BCNQ_PAUSE BIT(8)
- #define BIT_SHIFT_P2PPS_MACID_PAUSE 0
- #define BIT_MASK_P2PPS_MACID_PAUSE 0xff
- #define BIT_P2PPS_MACID_PAUSE(x) \
- (((x) & BIT_MASK_P2PPS_MACID_PAUSE) << BIT_SHIFT_P2PPS_MACID_PAUSE)
- #define BITS_P2PPS_MACID_PAUSE \
- (BIT_MASK_P2PPS_MACID_PAUSE << BIT_SHIFT_P2PPS_MACID_PAUSE)
- #define BIT_CLEAR_P2PPS_MACID_PAUSE(x) ((x) & (~BITS_P2PPS_MACID_PAUSE))
- #define BIT_GET_P2PPS_MACID_PAUSE(x) \
- (((x) >> BIT_SHIFT_P2PPS_MACID_PAUSE) & BIT_MASK_P2PPS_MACID_PAUSE)
- #define BIT_SET_P2PPS_MACID_PAUSE(x, v) \
- (BIT_CLEAR_P2PPS_MACID_PAUSE(x) | BIT_P2PPS_MACID_PAUSE(v))
- /* 2 REG_P2PPS1_HW_AUTO_PAUSE_CTRL (Offset 0x1570) */
- #define BIT_P2PPS1_NOA_STOP_TX_HANG BIT(31)
- #define BIT_P2PPS1_MACID_PAUSE_EN BIT(11)
- #define BIT_P2PPS1__MGQ_PAUSE BIT(10)
- #define BIT_P2PPS1__HIQ_PAUSE BIT(9)
- #define BIT_P2PPS1__BCNQ_PAUSE BIT(8)
- #define BIT_SHIFT_P2PPS1_MACID_PAUSE 0
- #define BIT_MASK_P2PPS1_MACID_PAUSE 0xff
- #define BIT_P2PPS1_MACID_PAUSE(x) \
- (((x) & BIT_MASK_P2PPS1_MACID_PAUSE) << BIT_SHIFT_P2PPS1_MACID_PAUSE)
- #define BITS_P2PPS1_MACID_PAUSE \
- (BIT_MASK_P2PPS1_MACID_PAUSE << BIT_SHIFT_P2PPS1_MACID_PAUSE)
- #define BIT_CLEAR_P2PPS1_MACID_PAUSE(x) ((x) & (~BITS_P2PPS1_MACID_PAUSE))
- #define BIT_GET_P2PPS1_MACID_PAUSE(x) \
- (((x) >> BIT_SHIFT_P2PPS1_MACID_PAUSE) & BIT_MASK_P2PPS1_MACID_PAUSE)
- #define BIT_SET_P2PPS1_MACID_PAUSE(x, v) \
- (BIT_CLEAR_P2PPS1_MACID_PAUSE(x) | BIT_P2PPS1_MACID_PAUSE(v))
- /* 2 REG_P2PPS2_HW_AUTO_PAUSE_CTRL (Offset 0x1574) */
- #define BIT_P2PPS2_NOA_STOP_TX_HANG BIT(31)
- #define BIT_P2PPS2_MACID_PAUSE_EN BIT(11)
- #define BIT_P2PPS2__MGQ_PAUSE BIT(10)
- #define BIT_P2PPS2__HIQ_PAUSE BIT(9)
- #define BIT_P2PPS2__BCNQ_PAUSE BIT(8)
- #define BIT_SHIFT_P2PPS2_MACID_PAUSE 0
- #define BIT_MASK_P2PPS2_MACID_PAUSE 0xff
- #define BIT_P2PPS2_MACID_PAUSE(x) \
- (((x) & BIT_MASK_P2PPS2_MACID_PAUSE) << BIT_SHIFT_P2PPS2_MACID_PAUSE)
- #define BITS_P2PPS2_MACID_PAUSE \
- (BIT_MASK_P2PPS2_MACID_PAUSE << BIT_SHIFT_P2PPS2_MACID_PAUSE)
- #define BIT_CLEAR_P2PPS2_MACID_PAUSE(x) ((x) & (~BITS_P2PPS2_MACID_PAUSE))
- #define BIT_GET_P2PPS2_MACID_PAUSE(x) \
- (((x) >> BIT_SHIFT_P2PPS2_MACID_PAUSE) & BIT_MASK_P2PPS2_MACID_PAUSE)
- #define BIT_SET_P2PPS2_MACID_PAUSE(x, v) \
- (BIT_CLEAR_P2PPS2_MACID_PAUSE(x) | BIT_P2PPS2_MACID_PAUSE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_RX_TBTT_SHIFT (Offset 0x1578) */
- #define BIT_SHIFT_RX_TBTT_SHIFT_SEL 24
- #define BIT_MASK_RX_TBTT_SHIFT_SEL 0x7
- #define BIT_RX_TBTT_SHIFT_SEL(x) \
- (((x) & BIT_MASK_RX_TBTT_SHIFT_SEL) << BIT_SHIFT_RX_TBTT_SHIFT_SEL)
- #define BITS_RX_TBTT_SHIFT_SEL \
- (BIT_MASK_RX_TBTT_SHIFT_SEL << BIT_SHIFT_RX_TBTT_SHIFT_SEL)
- #define BIT_CLEAR_RX_TBTT_SHIFT_SEL(x) ((x) & (~BITS_RX_TBTT_SHIFT_SEL))
- #define BIT_GET_RX_TBTT_SHIFT_SEL(x) \
- (((x) >> BIT_SHIFT_RX_TBTT_SHIFT_SEL) & BIT_MASK_RX_TBTT_SHIFT_SEL)
- #define BIT_SET_RX_TBTT_SHIFT_SEL(x, v) \
- (BIT_CLEAR_RX_TBTT_SHIFT_SEL(x) | BIT_RX_TBTT_SHIFT_SEL(v))
- #define BIT_RX_TBTT_SHIFT_RW_FLAG BIT(15)
- #define BIT_SHIFT_RX_TBTT_SHIFT_OFFSET 0
- #define BIT_MASK_RX_TBTT_SHIFT_OFFSET 0xfff
- #define BIT_RX_TBTT_SHIFT_OFFSET(x) \
- (((x) & BIT_MASK_RX_TBTT_SHIFT_OFFSET) \
- << BIT_SHIFT_RX_TBTT_SHIFT_OFFSET)
- #define BITS_RX_TBTT_SHIFT_OFFSET \
- (BIT_MASK_RX_TBTT_SHIFT_OFFSET << BIT_SHIFT_RX_TBTT_SHIFT_OFFSET)
- #define BIT_CLEAR_RX_TBTT_SHIFT_OFFSET(x) ((x) & (~BITS_RX_TBTT_SHIFT_OFFSET))
- #define BIT_GET_RX_TBTT_SHIFT_OFFSET(x) \
- (((x) >> BIT_SHIFT_RX_TBTT_SHIFT_OFFSET) & \
- BIT_MASK_RX_TBTT_SHIFT_OFFSET)
- #define BIT_SET_RX_TBTT_SHIFT_OFFSET(x, v) \
- (BIT_CLEAR_RX_TBTT_SHIFT_OFFSET(x) | BIT_RX_TBTT_SHIFT_OFFSET(v))
- /* 2 REG_FREERUN_CNT_LOW (Offset 0x1580) */
- #define BIT_SHIFT_FREERUN_CNT_LOW 0
- #define BIT_MASK_FREERUN_CNT_LOW 0xffffffffL
- #define BIT_FREERUN_CNT_LOW(x) \
- (((x) & BIT_MASK_FREERUN_CNT_LOW) << BIT_SHIFT_FREERUN_CNT_LOW)
- #define BITS_FREERUN_CNT_LOW \
- (BIT_MASK_FREERUN_CNT_LOW << BIT_SHIFT_FREERUN_CNT_LOW)
- #define BIT_CLEAR_FREERUN_CNT_LOW(x) ((x) & (~BITS_FREERUN_CNT_LOW))
- #define BIT_GET_FREERUN_CNT_LOW(x) \
- (((x) >> BIT_SHIFT_FREERUN_CNT_LOW) & BIT_MASK_FREERUN_CNT_LOW)
- #define BIT_SET_FREERUN_CNT_LOW(x, v) \
- (BIT_CLEAR_FREERUN_CNT_LOW(x) | BIT_FREERUN_CNT_LOW(v))
- /* 2 REG_FREERUN_CNT_HIGH (Offset 0x1584) */
- #define BIT_SHIFT_FREERUN_CNT_HIGH 0
- #define BIT_MASK_FREERUN_CNT_HIGH 0xffffffffL
- #define BIT_FREERUN_CNT_HIGH(x) \
- (((x) & BIT_MASK_FREERUN_CNT_HIGH) << BIT_SHIFT_FREERUN_CNT_HIGH)
- #define BITS_FREERUN_CNT_HIGH \
- (BIT_MASK_FREERUN_CNT_HIGH << BIT_SHIFT_FREERUN_CNT_HIGH)
- #define BIT_CLEAR_FREERUN_CNT_HIGH(x) ((x) & (~BITS_FREERUN_CNT_HIGH))
- #define BIT_GET_FREERUN_CNT_HIGH(x) \
- (((x) >> BIT_SHIFT_FREERUN_CNT_HIGH) & BIT_MASK_FREERUN_CNT_HIGH)
- #define BIT_SET_FREERUN_CNT_HIGH(x, v) \
- (BIT_CLEAR_FREERUN_CNT_HIGH(x) | BIT_FREERUN_CNT_HIGH(v))
- /* 2 REG_PS_TIMER_0 (Offset 0x158C) */
- #define BIT_SHIFT_PS_TIMER_0 0
- #define BIT_MASK_PS_TIMER_0 0xffffffffL
- #define BIT_PS_TIMER_0(x) (((x) & BIT_MASK_PS_TIMER_0) << BIT_SHIFT_PS_TIMER_0)
- #define BITS_PS_TIMER_0 (BIT_MASK_PS_TIMER_0 << BIT_SHIFT_PS_TIMER_0)
- #define BIT_CLEAR_PS_TIMER_0(x) ((x) & (~BITS_PS_TIMER_0))
- #define BIT_GET_PS_TIMER_0(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_0) & BIT_MASK_PS_TIMER_0)
- #define BIT_SET_PS_TIMER_0(x, v) (BIT_CLEAR_PS_TIMER_0(x) | BIT_PS_TIMER_0(v))
- /* 2 REG_PS_TIMER_1 (Offset 0x1590) */
- #define BIT_SHIFT_PS_TIMER_1 0
- #define BIT_MASK_PS_TIMER_1 0xffffffffL
- #define BIT_PS_TIMER_1(x) (((x) & BIT_MASK_PS_TIMER_1) << BIT_SHIFT_PS_TIMER_1)
- #define BITS_PS_TIMER_1 (BIT_MASK_PS_TIMER_1 << BIT_SHIFT_PS_TIMER_1)
- #define BIT_CLEAR_PS_TIMER_1(x) ((x) & (~BITS_PS_TIMER_1))
- #define BIT_GET_PS_TIMER_1(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_1) & BIT_MASK_PS_TIMER_1)
- #define BIT_SET_PS_TIMER_1(x, v) (BIT_CLEAR_PS_TIMER_1(x) | BIT_PS_TIMER_1(v))
- /* 2 REG_PS_TIMER_2 (Offset 0x1594) */
- #define BIT_SHIFT_PS_TIMER_2 0
- #define BIT_MASK_PS_TIMER_2 0xffffffffL
- #define BIT_PS_TIMER_2(x) (((x) & BIT_MASK_PS_TIMER_2) << BIT_SHIFT_PS_TIMER_2)
- #define BITS_PS_TIMER_2 (BIT_MASK_PS_TIMER_2 << BIT_SHIFT_PS_TIMER_2)
- #define BIT_CLEAR_PS_TIMER_2(x) ((x) & (~BITS_PS_TIMER_2))
- #define BIT_GET_PS_TIMER_2(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_2) & BIT_MASK_PS_TIMER_2)
- #define BIT_SET_PS_TIMER_2(x, v) (BIT_CLEAR_PS_TIMER_2(x) | BIT_PS_TIMER_2(v))
- /* 2 REG_PS_TIMER_3 (Offset 0x1598) */
- #define BIT_SHIFT_PS_TIMER_3 0
- #define BIT_MASK_PS_TIMER_3 0xffffffffL
- #define BIT_PS_TIMER_3(x) (((x) & BIT_MASK_PS_TIMER_3) << BIT_SHIFT_PS_TIMER_3)
- #define BITS_PS_TIMER_3 (BIT_MASK_PS_TIMER_3 << BIT_SHIFT_PS_TIMER_3)
- #define BIT_CLEAR_PS_TIMER_3(x) ((x) & (~BITS_PS_TIMER_3))
- #define BIT_GET_PS_TIMER_3(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_3) & BIT_MASK_PS_TIMER_3)
- #define BIT_SET_PS_TIMER_3(x, v) (BIT_CLEAR_PS_TIMER_3(x) | BIT_PS_TIMER_3(v))
- /* 2 REG_PS_TIMER_4 (Offset 0x159C) */
- #define BIT_SHIFT_PS_TIMER_4 0
- #define BIT_MASK_PS_TIMER_4 0xffffffffL
- #define BIT_PS_TIMER_4(x) (((x) & BIT_MASK_PS_TIMER_4) << BIT_SHIFT_PS_TIMER_4)
- #define BITS_PS_TIMER_4 (BIT_MASK_PS_TIMER_4 << BIT_SHIFT_PS_TIMER_4)
- #define BIT_CLEAR_PS_TIMER_4(x) ((x) & (~BITS_PS_TIMER_4))
- #define BIT_GET_PS_TIMER_4(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_4) & BIT_MASK_PS_TIMER_4)
- #define BIT_SET_PS_TIMER_4(x, v) (BIT_CLEAR_PS_TIMER_4(x) | BIT_PS_TIMER_4(v))
- /* 2 REG_PS_TIMER_5 (Offset 0x15A0) */
- #define BIT_SHIFT_PS_TIMER_5 0
- #define BIT_MASK_PS_TIMER_5 0xffffffffL
- #define BIT_PS_TIMER_5(x) (((x) & BIT_MASK_PS_TIMER_5) << BIT_SHIFT_PS_TIMER_5)
- #define BITS_PS_TIMER_5 (BIT_MASK_PS_TIMER_5 << BIT_SHIFT_PS_TIMER_5)
- #define BIT_CLEAR_PS_TIMER_5(x) ((x) & (~BITS_PS_TIMER_5))
- #define BIT_GET_PS_TIMER_5(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_5) & BIT_MASK_PS_TIMER_5)
- #define BIT_SET_PS_TIMER_5(x, v) (BIT_CLEAR_PS_TIMER_5(x) | BIT_PS_TIMER_5(v))
- /* 2 REG_PS_TIMER_01_CTRL (Offset 0x15A4) */
- #define BIT_SHIFT_PS_TIMER_1_EARLY_TIME 24
- #define BIT_MASK_PS_TIMER_1_EARLY_TIME 0xff
- #define BIT_PS_TIMER_1_EARLY_TIME(x) \
- (((x) & BIT_MASK_PS_TIMER_1_EARLY_TIME) \
- << BIT_SHIFT_PS_TIMER_1_EARLY_TIME)
- #define BITS_PS_TIMER_1_EARLY_TIME \
- (BIT_MASK_PS_TIMER_1_EARLY_TIME << BIT_SHIFT_PS_TIMER_1_EARLY_TIME)
- #define BIT_CLEAR_PS_TIMER_1_EARLY_TIME(x) ((x) & (~BITS_PS_TIMER_1_EARLY_TIME))
- #define BIT_GET_PS_TIMER_1_EARLY_TIME(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_1_EARLY_TIME) & \
- BIT_MASK_PS_TIMER_1_EARLY_TIME)
- #define BIT_SET_PS_TIMER_1_EARLY_TIME(x, v) \
- (BIT_CLEAR_PS_TIMER_1_EARLY_TIME(x) | BIT_PS_TIMER_1_EARLY_TIME(v))
- #define BIT_PS_TIMER_1_EN BIT(23)
- #define BIT_SHIFT_PS_TIMER_1_TSF_SEL 16
- #define BIT_MASK_PS_TIMER_1_TSF_SEL 0x7
- #define BIT_PS_TIMER_1_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_1_TSF_SEL) << BIT_SHIFT_PS_TIMER_1_TSF_SEL)
- #define BITS_PS_TIMER_1_TSF_SEL \
- (BIT_MASK_PS_TIMER_1_TSF_SEL << BIT_SHIFT_PS_TIMER_1_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_1_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_1_TSF_SEL))
- #define BIT_GET_PS_TIMER_1_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_1_TSF_SEL) & BIT_MASK_PS_TIMER_1_TSF_SEL)
- #define BIT_SET_PS_TIMER_1_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_1_TSF_SEL(x) | BIT_PS_TIMER_1_TSF_SEL(v))
- #define BIT_SHIFT_PS_TIMER_0_EARLY_TIME 8
- #define BIT_MASK_PS_TIMER_0_EARLY_TIME 0xff
- #define BIT_PS_TIMER_0_EARLY_TIME(x) \
- (((x) & BIT_MASK_PS_TIMER_0_EARLY_TIME) \
- << BIT_SHIFT_PS_TIMER_0_EARLY_TIME)
- #define BITS_PS_TIMER_0_EARLY_TIME \
- (BIT_MASK_PS_TIMER_0_EARLY_TIME << BIT_SHIFT_PS_TIMER_0_EARLY_TIME)
- #define BIT_CLEAR_PS_TIMER_0_EARLY_TIME(x) ((x) & (~BITS_PS_TIMER_0_EARLY_TIME))
- #define BIT_GET_PS_TIMER_0_EARLY_TIME(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_0_EARLY_TIME) & \
- BIT_MASK_PS_TIMER_0_EARLY_TIME)
- #define BIT_SET_PS_TIMER_0_EARLY_TIME(x, v) \
- (BIT_CLEAR_PS_TIMER_0_EARLY_TIME(x) | BIT_PS_TIMER_0_EARLY_TIME(v))
- #define BIT_PS_TIMER_0_EN BIT(7)
- #define BIT_SHIFT_PS_TIMER_0_TSF_SEL 0
- #define BIT_MASK_PS_TIMER_0_TSF_SEL 0x7
- #define BIT_PS_TIMER_0_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_0_TSF_SEL) << BIT_SHIFT_PS_TIMER_0_TSF_SEL)
- #define BITS_PS_TIMER_0_TSF_SEL \
- (BIT_MASK_PS_TIMER_0_TSF_SEL << BIT_SHIFT_PS_TIMER_0_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_0_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_0_TSF_SEL))
- #define BIT_GET_PS_TIMER_0_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_0_TSF_SEL) & BIT_MASK_PS_TIMER_0_TSF_SEL)
- #define BIT_SET_PS_TIMER_0_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_0_TSF_SEL(x) | BIT_PS_TIMER_0_TSF_SEL(v))
- /* 2 REG_PS_TIMER_23_CTRL (Offset 0x15A8) */
- #define BIT_SHIFT_PS_TIMER_3_EARLY_TIME 24
- #define BIT_MASK_PS_TIMER_3_EARLY_TIME 0xff
- #define BIT_PS_TIMER_3_EARLY_TIME(x) \
- (((x) & BIT_MASK_PS_TIMER_3_EARLY_TIME) \
- << BIT_SHIFT_PS_TIMER_3_EARLY_TIME)
- #define BITS_PS_TIMER_3_EARLY_TIME \
- (BIT_MASK_PS_TIMER_3_EARLY_TIME << BIT_SHIFT_PS_TIMER_3_EARLY_TIME)
- #define BIT_CLEAR_PS_TIMER_3_EARLY_TIME(x) ((x) & (~BITS_PS_TIMER_3_EARLY_TIME))
- #define BIT_GET_PS_TIMER_3_EARLY_TIME(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_3_EARLY_TIME) & \
- BIT_MASK_PS_TIMER_3_EARLY_TIME)
- #define BIT_SET_PS_TIMER_3_EARLY_TIME(x, v) \
- (BIT_CLEAR_PS_TIMER_3_EARLY_TIME(x) | BIT_PS_TIMER_3_EARLY_TIME(v))
- #define BIT_PS_TIMER_3_EN BIT(23)
- #define BIT_SHIFT_PS_TIMER_3_TSF_SEL 16
- #define BIT_MASK_PS_TIMER_3_TSF_SEL 0x7
- #define BIT_PS_TIMER_3_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_3_TSF_SEL) << BIT_SHIFT_PS_TIMER_3_TSF_SEL)
- #define BITS_PS_TIMER_3_TSF_SEL \
- (BIT_MASK_PS_TIMER_3_TSF_SEL << BIT_SHIFT_PS_TIMER_3_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_3_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_3_TSF_SEL))
- #define BIT_GET_PS_TIMER_3_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_3_TSF_SEL) & BIT_MASK_PS_TIMER_3_TSF_SEL)
- #define BIT_SET_PS_TIMER_3_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_3_TSF_SEL(x) | BIT_PS_TIMER_3_TSF_SEL(v))
- #define BIT_SHIFT_PS_TIMER_2_EARLY_TIME 8
- #define BIT_MASK_PS_TIMER_2_EARLY_TIME 0xff
- #define BIT_PS_TIMER_2_EARLY_TIME(x) \
- (((x) & BIT_MASK_PS_TIMER_2_EARLY_TIME) \
- << BIT_SHIFT_PS_TIMER_2_EARLY_TIME)
- #define BITS_PS_TIMER_2_EARLY_TIME \
- (BIT_MASK_PS_TIMER_2_EARLY_TIME << BIT_SHIFT_PS_TIMER_2_EARLY_TIME)
- #define BIT_CLEAR_PS_TIMER_2_EARLY_TIME(x) ((x) & (~BITS_PS_TIMER_2_EARLY_TIME))
- #define BIT_GET_PS_TIMER_2_EARLY_TIME(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_2_EARLY_TIME) & \
- BIT_MASK_PS_TIMER_2_EARLY_TIME)
- #define BIT_SET_PS_TIMER_2_EARLY_TIME(x, v) \
- (BIT_CLEAR_PS_TIMER_2_EARLY_TIME(x) | BIT_PS_TIMER_2_EARLY_TIME(v))
- #define BIT_PS_TIMER_2_EN BIT(7)
- #define BIT_SHIFT_PS_TIMER_2_TSF_SEL 0
- #define BIT_MASK_PS_TIMER_2_TSF_SEL 0x7
- #define BIT_PS_TIMER_2_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_2_TSF_SEL) << BIT_SHIFT_PS_TIMER_2_TSF_SEL)
- #define BITS_PS_TIMER_2_TSF_SEL \
- (BIT_MASK_PS_TIMER_2_TSF_SEL << BIT_SHIFT_PS_TIMER_2_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_2_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_2_TSF_SEL))
- #define BIT_GET_PS_TIMER_2_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_2_TSF_SEL) & BIT_MASK_PS_TIMER_2_TSF_SEL)
- #define BIT_SET_PS_TIMER_2_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_2_TSF_SEL(x) | BIT_PS_TIMER_2_TSF_SEL(v))
- /* 2 REG_PS_TIMER_45_CTRL (Offset 0x15AC) */
- #define BIT_SHIFT_PS_TIMER_5_EARLY_TIME 24
- #define BIT_MASK_PS_TIMER_5_EARLY_TIME 0xff
- #define BIT_PS_TIMER_5_EARLY_TIME(x) \
- (((x) & BIT_MASK_PS_TIMER_5_EARLY_TIME) \
- << BIT_SHIFT_PS_TIMER_5_EARLY_TIME)
- #define BITS_PS_TIMER_5_EARLY_TIME \
- (BIT_MASK_PS_TIMER_5_EARLY_TIME << BIT_SHIFT_PS_TIMER_5_EARLY_TIME)
- #define BIT_CLEAR_PS_TIMER_5_EARLY_TIME(x) ((x) & (~BITS_PS_TIMER_5_EARLY_TIME))
- #define BIT_GET_PS_TIMER_5_EARLY_TIME(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_5_EARLY_TIME) & \
- BIT_MASK_PS_TIMER_5_EARLY_TIME)
- #define BIT_SET_PS_TIMER_5_EARLY_TIME(x, v) \
- (BIT_CLEAR_PS_TIMER_5_EARLY_TIME(x) | BIT_PS_TIMER_5_EARLY_TIME(v))
- #define BIT_PS_TIMER_5_EN BIT(23)
- #define BIT_SHIFT_PS_TIMER_5_TSF_SEL 16
- #define BIT_MASK_PS_TIMER_5_TSF_SEL 0x7
- #define BIT_PS_TIMER_5_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_5_TSF_SEL) << BIT_SHIFT_PS_TIMER_5_TSF_SEL)
- #define BITS_PS_TIMER_5_TSF_SEL \
- (BIT_MASK_PS_TIMER_5_TSF_SEL << BIT_SHIFT_PS_TIMER_5_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_5_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_5_TSF_SEL))
- #define BIT_GET_PS_TIMER_5_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_5_TSF_SEL) & BIT_MASK_PS_TIMER_5_TSF_SEL)
- #define BIT_SET_PS_TIMER_5_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_5_TSF_SEL(x) | BIT_PS_TIMER_5_TSF_SEL(v))
- #define BIT_SHIFT_PS_TIMER_4_EARLY_TIME 8
- #define BIT_MASK_PS_TIMER_4_EARLY_TIME 0xff
- #define BIT_PS_TIMER_4_EARLY_TIME(x) \
- (((x) & BIT_MASK_PS_TIMER_4_EARLY_TIME) \
- << BIT_SHIFT_PS_TIMER_4_EARLY_TIME)
- #define BITS_PS_TIMER_4_EARLY_TIME \
- (BIT_MASK_PS_TIMER_4_EARLY_TIME << BIT_SHIFT_PS_TIMER_4_EARLY_TIME)
- #define BIT_CLEAR_PS_TIMER_4_EARLY_TIME(x) ((x) & (~BITS_PS_TIMER_4_EARLY_TIME))
- #define BIT_GET_PS_TIMER_4_EARLY_TIME(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_4_EARLY_TIME) & \
- BIT_MASK_PS_TIMER_4_EARLY_TIME)
- #define BIT_SET_PS_TIMER_4_EARLY_TIME(x, v) \
- (BIT_CLEAR_PS_TIMER_4_EARLY_TIME(x) | BIT_PS_TIMER_4_EARLY_TIME(v))
- #define BIT_PS_TIMER_4_EN BIT(7)
- #define BIT_SHIFT_PS_TIMER_4_TSF_SEL 0
- #define BIT_MASK_PS_TIMER_4_TSF_SEL 0x7
- #define BIT_PS_TIMER_4_TSF_SEL(x) \
- (((x) & BIT_MASK_PS_TIMER_4_TSF_SEL) << BIT_SHIFT_PS_TIMER_4_TSF_SEL)
- #define BITS_PS_TIMER_4_TSF_SEL \
- (BIT_MASK_PS_TIMER_4_TSF_SEL << BIT_SHIFT_PS_TIMER_4_TSF_SEL)
- #define BIT_CLEAR_PS_TIMER_4_TSF_SEL(x) ((x) & (~BITS_PS_TIMER_4_TSF_SEL))
- #define BIT_GET_PS_TIMER_4_TSF_SEL(x) \
- (((x) >> BIT_SHIFT_PS_TIMER_4_TSF_SEL) & BIT_MASK_PS_TIMER_4_TSF_SEL)
- #define BIT_SET_PS_TIMER_4_TSF_SEL(x, v) \
- (BIT_CLEAR_PS_TIMER_4_TSF_SEL(x) | BIT_PS_TIMER_4_TSF_SEL(v))
- /* 2 REG_CPUMGQ_FREERUN_TIMER_CTRL (Offset 0x15B0) */
- #define BIT_FREECNT_RST_V1 BIT(23)
- #define BIT_EN_FREECNT_V1 BIT(16)
- #define BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_V1 8
- #define BIT_MASK_CPUMGQ_TX_TIMER_EARLY_V1 0xff
- #define BIT_CPUMGQ_TX_TIMER_EARLY_V1(x) \
- (((x) & BIT_MASK_CPUMGQ_TX_TIMER_EARLY_V1) \
- << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_V1)
- #define BITS_CPUMGQ_TX_TIMER_EARLY_V1 \
- (BIT_MASK_CPUMGQ_TX_TIMER_EARLY_V1 \
- << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_V1)
- #define BIT_CLEAR_CPUMGQ_TX_TIMER_EARLY_V1(x) \
- ((x) & (~BITS_CPUMGQ_TX_TIMER_EARLY_V1))
- #define BIT_GET_CPUMGQ_TX_TIMER_EARLY_V1(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_V1) & \
- BIT_MASK_CPUMGQ_TX_TIMER_EARLY_V1)
- #define BIT_SET_CPUMGQ_TX_TIMER_EARLY_V1(x, v) \
- (BIT_CLEAR_CPUMGQ_TX_TIMER_EARLY_V1(x) | \
- BIT_CPUMGQ_TX_TIMER_EARLY_V1(v))
- #define BIT_CPUMGQ_TIMER_EN_V1 BIT(7)
- #define BIT_CPUMGQ_DROP_BY_HOLDTIME BIT(5)
- #define BIT_CPUMGQ_TX_EN_V1 BIT(4)
- #define BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_V1 0
- #define BIT_MASK_CPUMGQ_TIMER_TSF_SEL_V1 0x7
- #define BIT_CPUMGQ_TIMER_TSF_SEL_V1(x) \
- (((x) & BIT_MASK_CPUMGQ_TIMER_TSF_SEL_V1) \
- << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_V1)
- #define BITS_CPUMGQ_TIMER_TSF_SEL_V1 \
- (BIT_MASK_CPUMGQ_TIMER_TSF_SEL_V1 << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_V1)
- #define BIT_CLEAR_CPUMGQ_TIMER_TSF_SEL_V1(x) \
- ((x) & (~BITS_CPUMGQ_TIMER_TSF_SEL_V1))
- #define BIT_GET_CPUMGQ_TIMER_TSF_SEL_V1(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_V1) & \
- BIT_MASK_CPUMGQ_TIMER_TSF_SEL_V1)
- #define BIT_SET_CPUMGQ_TIMER_TSF_SEL_V1(x, v) \
- (BIT_CLEAR_CPUMGQ_TIMER_TSF_SEL_V1(x) | BIT_CPUMGQ_TIMER_TSF_SEL_V1(v))
- /* 2 REG_CPUMGQ_PROHIBIT (Offset 0x15B4) */
- #define BIT_SHIFT_CPUMGQ_HOLD_TIME 8
- #define BIT_MASK_CPUMGQ_HOLD_TIME 0xfff
- #define BIT_CPUMGQ_HOLD_TIME(x) \
- (((x) & BIT_MASK_CPUMGQ_HOLD_TIME) << BIT_SHIFT_CPUMGQ_HOLD_TIME)
- #define BITS_CPUMGQ_HOLD_TIME \
- (BIT_MASK_CPUMGQ_HOLD_TIME << BIT_SHIFT_CPUMGQ_HOLD_TIME)
- #define BIT_CLEAR_CPUMGQ_HOLD_TIME(x) ((x) & (~BITS_CPUMGQ_HOLD_TIME))
- #define BIT_GET_CPUMGQ_HOLD_TIME(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_HOLD_TIME) & BIT_MASK_CPUMGQ_HOLD_TIME)
- #define BIT_SET_CPUMGQ_HOLD_TIME(x, v) \
- (BIT_CLEAR_CPUMGQ_HOLD_TIME(x) | BIT_CPUMGQ_HOLD_TIME(v))
- #define BIT_SHIFT_CPUMGQ_PROHIBIT_SETUP 0
- #define BIT_MASK_CPUMGQ_PROHIBIT_SETUP 0xf
- #define BIT_CPUMGQ_PROHIBIT_SETUP(x) \
- (((x) & BIT_MASK_CPUMGQ_PROHIBIT_SETUP) \
- << BIT_SHIFT_CPUMGQ_PROHIBIT_SETUP)
- #define BITS_CPUMGQ_PROHIBIT_SETUP \
- (BIT_MASK_CPUMGQ_PROHIBIT_SETUP << BIT_SHIFT_CPUMGQ_PROHIBIT_SETUP)
- #define BIT_CLEAR_CPUMGQ_PROHIBIT_SETUP(x) ((x) & (~BITS_CPUMGQ_PROHIBIT_SETUP))
- #define BIT_GET_CPUMGQ_PROHIBIT_SETUP(x) \
- (((x) >> BIT_SHIFT_CPUMGQ_PROHIBIT_SETUP) & \
- BIT_MASK_CPUMGQ_PROHIBIT_SETUP)
- #define BIT_SET_CPUMGQ_PROHIBIT_SETUP(x, v) \
- (BIT_CLEAR_CPUMGQ_PROHIBIT_SETUP(x) | BIT_CPUMGQ_PROHIBIT_SETUP(v))
- /* 2 REG_TIMER_COMPARE (Offset 0x15C0) */
- #define BIT_COMP_TRIGGER BIT(7)
- #define BIT_SHIFT_Y_COMP 4
- #define BIT_MASK_Y_COMP 0x7
- #define BIT_Y_COMP(x) (((x) & BIT_MASK_Y_COMP) << BIT_SHIFT_Y_COMP)
- #define BITS_Y_COMP (BIT_MASK_Y_COMP << BIT_SHIFT_Y_COMP)
- #define BIT_CLEAR_Y_COMP(x) ((x) & (~BITS_Y_COMP))
- #define BIT_GET_Y_COMP(x) (((x) >> BIT_SHIFT_Y_COMP) & BIT_MASK_Y_COMP)
- #define BIT_SET_Y_COMP(x, v) (BIT_CLEAR_Y_COMP(x) | BIT_Y_COMP(v))
- #define BIT_X_COMP_Y_OVERFLOW BIT(3)
- #define BIT_SHIFT_X_COMP 0
- #define BIT_MASK_X_COMP 0x7
- #define BIT_X_COMP(x) (((x) & BIT_MASK_X_COMP) << BIT_SHIFT_X_COMP)
- #define BITS_X_COMP (BIT_MASK_X_COMP << BIT_SHIFT_X_COMP)
- #define BIT_CLEAR_X_COMP(x) ((x) & (~BITS_X_COMP))
- #define BIT_GET_X_COMP(x) (((x) >> BIT_SHIFT_X_COMP) & BIT_MASK_X_COMP)
- #define BIT_SET_X_COMP(x, v) (BIT_CLEAR_X_COMP(x) | BIT_X_COMP(v))
- /* 2 REG_TIMER_COMPARE_VALUE_LOW (Offset 0x15C4) */
- #define BIT_SHIFT_COMP_VALUE_LOW 0
- #define BIT_MASK_COMP_VALUE_LOW 0xffffffffL
- #define BIT_COMP_VALUE_LOW(x) \
- (((x) & BIT_MASK_COMP_VALUE_LOW) << BIT_SHIFT_COMP_VALUE_LOW)
- #define BITS_COMP_VALUE_LOW \
- (BIT_MASK_COMP_VALUE_LOW << BIT_SHIFT_COMP_VALUE_LOW)
- #define BIT_CLEAR_COMP_VALUE_LOW(x) ((x) & (~BITS_COMP_VALUE_LOW))
- #define BIT_GET_COMP_VALUE_LOW(x) \
- (((x) >> BIT_SHIFT_COMP_VALUE_LOW) & BIT_MASK_COMP_VALUE_LOW)
- #define BIT_SET_COMP_VALUE_LOW(x, v) \
- (BIT_CLEAR_COMP_VALUE_LOW(x) | BIT_COMP_VALUE_LOW(v))
- /* 2 REG_TIMER_COMPARE_VALUE_HIGH (Offset 0x15C8) */
- #define BIT_SHIFT_COMP_VALUE_HIGH 0
- #define BIT_MASK_COMP_VALUE_HIGH 0xffffffffL
- #define BIT_COMP_VALUE_HIGH(x) \
- (((x) & BIT_MASK_COMP_VALUE_HIGH) << BIT_SHIFT_COMP_VALUE_HIGH)
- #define BITS_COMP_VALUE_HIGH \
- (BIT_MASK_COMP_VALUE_HIGH << BIT_SHIFT_COMP_VALUE_HIGH)
- #define BIT_CLEAR_COMP_VALUE_HIGH(x) ((x) & (~BITS_COMP_VALUE_HIGH))
- #define BIT_GET_COMP_VALUE_HIGH(x) \
- (((x) >> BIT_SHIFT_COMP_VALUE_HIGH) & BIT_MASK_COMP_VALUE_HIGH)
- #define BIT_SET_COMP_VALUE_HIGH(x, v) \
- (BIT_CLEAR_COMP_VALUE_HIGH(x) | BIT_COMP_VALUE_HIGH(v))
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_SCHEDULER_COUNTER (Offset 0x15D0) */
- #define BIT_SHIFT__SCHEDULER_COUNTER 16
- #define BIT_MASK__SCHEDULER_COUNTER 0xffff
- #define BIT__SCHEDULER_COUNTER(x) \
- (((x) & BIT_MASK__SCHEDULER_COUNTER) << BIT_SHIFT__SCHEDULER_COUNTER)
- #define BITS__SCHEDULER_COUNTER \
- (BIT_MASK__SCHEDULER_COUNTER << BIT_SHIFT__SCHEDULER_COUNTER)
- #define BIT_CLEAR__SCHEDULER_COUNTER(x) ((x) & (~BITS__SCHEDULER_COUNTER))
- #define BIT_GET__SCHEDULER_COUNTER(x) \
- (((x) >> BIT_SHIFT__SCHEDULER_COUNTER) & BIT_MASK__SCHEDULER_COUNTER)
- #define BIT_SET__SCHEDULER_COUNTER(x, v) \
- (BIT_CLEAR__SCHEDULER_COUNTER(x) | BIT__SCHEDULER_COUNTER(v))
- #define BIT__SCHEDULER_COUNTER_RST BIT(8)
- #define BIT_SHIFT_SCHEDULER_COUNTER_SEL 0
- #define BIT_MASK_SCHEDULER_COUNTER_SEL 0xff
- #define BIT_SCHEDULER_COUNTER_SEL(x) \
- (((x) & BIT_MASK_SCHEDULER_COUNTER_SEL) \
- << BIT_SHIFT_SCHEDULER_COUNTER_SEL)
- #define BITS_SCHEDULER_COUNTER_SEL \
- (BIT_MASK_SCHEDULER_COUNTER_SEL << BIT_SHIFT_SCHEDULER_COUNTER_SEL)
- #define BIT_CLEAR_SCHEDULER_COUNTER_SEL(x) ((x) & (~BITS_SCHEDULER_COUNTER_SEL))
- #define BIT_GET_SCHEDULER_COUNTER_SEL(x) \
- (((x) >> BIT_SHIFT_SCHEDULER_COUNTER_SEL) & \
- BIT_MASK_SCHEDULER_COUNTER_SEL)
- #define BIT_SET_SCHEDULER_COUNTER_SEL(x, v) \
- (BIT_CLEAR_SCHEDULER_COUNTER_SEL(x) | BIT_SCHEDULER_COUNTER_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814A_SUPPORT || HALMAC_8814AMP_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_BCN_PSR_RPT2 (Offset 0x1600) */
- #define BIT_SHIFT_DTIM_CNT2 24
- #define BIT_MASK_DTIM_CNT2 0xff
- #define BIT_DTIM_CNT2(x) (((x) & BIT_MASK_DTIM_CNT2) << BIT_SHIFT_DTIM_CNT2)
- #define BITS_DTIM_CNT2 (BIT_MASK_DTIM_CNT2 << BIT_SHIFT_DTIM_CNT2)
- #define BIT_CLEAR_DTIM_CNT2(x) ((x) & (~BITS_DTIM_CNT2))
- #define BIT_GET_DTIM_CNT2(x) (((x) >> BIT_SHIFT_DTIM_CNT2) & BIT_MASK_DTIM_CNT2)
- #define BIT_SET_DTIM_CNT2(x, v) (BIT_CLEAR_DTIM_CNT2(x) | BIT_DTIM_CNT2(v))
- #define BIT_SHIFT_DTIM_PERIOD2 16
- #define BIT_MASK_DTIM_PERIOD2 0xff
- #define BIT_DTIM_PERIOD2(x) \
- (((x) & BIT_MASK_DTIM_PERIOD2) << BIT_SHIFT_DTIM_PERIOD2)
- #define BITS_DTIM_PERIOD2 (BIT_MASK_DTIM_PERIOD2 << BIT_SHIFT_DTIM_PERIOD2)
- #define BIT_CLEAR_DTIM_PERIOD2(x) ((x) & (~BITS_DTIM_PERIOD2))
- #define BIT_GET_DTIM_PERIOD2(x) \
- (((x) >> BIT_SHIFT_DTIM_PERIOD2) & BIT_MASK_DTIM_PERIOD2)
- #define BIT_SET_DTIM_PERIOD2(x, v) \
- (BIT_CLEAR_DTIM_PERIOD2(x) | BIT_DTIM_PERIOD2(v))
- #define BIT_DTIM2 BIT(15)
- #define BIT_TIM2 BIT(14)
- #define BIT_SHIFT_PS_AID_2 0
- #define BIT_MASK_PS_AID_2 0x7ff
- #define BIT_PS_AID_2(x) (((x) & BIT_MASK_PS_AID_2) << BIT_SHIFT_PS_AID_2)
- #define BITS_PS_AID_2 (BIT_MASK_PS_AID_2 << BIT_SHIFT_PS_AID_2)
- #define BIT_CLEAR_PS_AID_2(x) ((x) & (~BITS_PS_AID_2))
- #define BIT_GET_PS_AID_2(x) (((x) >> BIT_SHIFT_PS_AID_2) & BIT_MASK_PS_AID_2)
- #define BIT_SET_PS_AID_2(x, v) (BIT_CLEAR_PS_AID_2(x) | BIT_PS_AID_2(v))
- /* 2 REG_BCN_PSR_RPT3 (Offset 0x1604) */
- #define BIT_SHIFT_DTIM_CNT3 24
- #define BIT_MASK_DTIM_CNT3 0xff
- #define BIT_DTIM_CNT3(x) (((x) & BIT_MASK_DTIM_CNT3) << BIT_SHIFT_DTIM_CNT3)
- #define BITS_DTIM_CNT3 (BIT_MASK_DTIM_CNT3 << BIT_SHIFT_DTIM_CNT3)
- #define BIT_CLEAR_DTIM_CNT3(x) ((x) & (~BITS_DTIM_CNT3))
- #define BIT_GET_DTIM_CNT3(x) (((x) >> BIT_SHIFT_DTIM_CNT3) & BIT_MASK_DTIM_CNT3)
- #define BIT_SET_DTIM_CNT3(x, v) (BIT_CLEAR_DTIM_CNT3(x) | BIT_DTIM_CNT3(v))
- #define BIT_SHIFT_DTIM_PERIOD3 16
- #define BIT_MASK_DTIM_PERIOD3 0xff
- #define BIT_DTIM_PERIOD3(x) \
- (((x) & BIT_MASK_DTIM_PERIOD3) << BIT_SHIFT_DTIM_PERIOD3)
- #define BITS_DTIM_PERIOD3 (BIT_MASK_DTIM_PERIOD3 << BIT_SHIFT_DTIM_PERIOD3)
- #define BIT_CLEAR_DTIM_PERIOD3(x) ((x) & (~BITS_DTIM_PERIOD3))
- #define BIT_GET_DTIM_PERIOD3(x) \
- (((x) >> BIT_SHIFT_DTIM_PERIOD3) & BIT_MASK_DTIM_PERIOD3)
- #define BIT_SET_DTIM_PERIOD3(x, v) \
- (BIT_CLEAR_DTIM_PERIOD3(x) | BIT_DTIM_PERIOD3(v))
- #define BIT_DTIM3 BIT(15)
- #define BIT_TIM3 BIT(14)
- #define BIT_SHIFT_PS_AID_3 0
- #define BIT_MASK_PS_AID_3 0x7ff
- #define BIT_PS_AID_3(x) (((x) & BIT_MASK_PS_AID_3) << BIT_SHIFT_PS_AID_3)
- #define BITS_PS_AID_3 (BIT_MASK_PS_AID_3 << BIT_SHIFT_PS_AID_3)
- #define BIT_CLEAR_PS_AID_3(x) ((x) & (~BITS_PS_AID_3))
- #define BIT_GET_PS_AID_3(x) (((x) >> BIT_SHIFT_PS_AID_3) & BIT_MASK_PS_AID_3)
- #define BIT_SET_PS_AID_3(x, v) (BIT_CLEAR_PS_AID_3(x) | BIT_PS_AID_3(v))
- /* 2 REG_BCN_PSR_RPT4 (Offset 0x1608) */
- #define BIT_SHIFT_DTIM_CNT4 24
- #define BIT_MASK_DTIM_CNT4 0xff
- #define BIT_DTIM_CNT4(x) (((x) & BIT_MASK_DTIM_CNT4) << BIT_SHIFT_DTIM_CNT4)
- #define BITS_DTIM_CNT4 (BIT_MASK_DTIM_CNT4 << BIT_SHIFT_DTIM_CNT4)
- #define BIT_CLEAR_DTIM_CNT4(x) ((x) & (~BITS_DTIM_CNT4))
- #define BIT_GET_DTIM_CNT4(x) (((x) >> BIT_SHIFT_DTIM_CNT4) & BIT_MASK_DTIM_CNT4)
- #define BIT_SET_DTIM_CNT4(x, v) (BIT_CLEAR_DTIM_CNT4(x) | BIT_DTIM_CNT4(v))
- #define BIT_SHIFT_DTIM_PERIOD4 16
- #define BIT_MASK_DTIM_PERIOD4 0xff
- #define BIT_DTIM_PERIOD4(x) \
- (((x) & BIT_MASK_DTIM_PERIOD4) << BIT_SHIFT_DTIM_PERIOD4)
- #define BITS_DTIM_PERIOD4 (BIT_MASK_DTIM_PERIOD4 << BIT_SHIFT_DTIM_PERIOD4)
- #define BIT_CLEAR_DTIM_PERIOD4(x) ((x) & (~BITS_DTIM_PERIOD4))
- #define BIT_GET_DTIM_PERIOD4(x) \
- (((x) >> BIT_SHIFT_DTIM_PERIOD4) & BIT_MASK_DTIM_PERIOD4)
- #define BIT_SET_DTIM_PERIOD4(x, v) \
- (BIT_CLEAR_DTIM_PERIOD4(x) | BIT_DTIM_PERIOD4(v))
- #define BIT_DTIM4 BIT(15)
- #define BIT_TIM4 BIT(14)
- #define BIT_SHIFT_PS_AID_4 0
- #define BIT_MASK_PS_AID_4 0x7ff
- #define BIT_PS_AID_4(x) (((x) & BIT_MASK_PS_AID_4) << BIT_SHIFT_PS_AID_4)
- #define BITS_PS_AID_4 (BIT_MASK_PS_AID_4 << BIT_SHIFT_PS_AID_4)
- #define BIT_CLEAR_PS_AID_4(x) ((x) & (~BITS_PS_AID_4))
- #define BIT_GET_PS_AID_4(x) (((x) >> BIT_SHIFT_PS_AID_4) & BIT_MASK_PS_AID_4)
- #define BIT_SET_PS_AID_4(x, v) (BIT_CLEAR_PS_AID_4(x) | BIT_PS_AID_4(v))
- /* 2 REG_A1_ADDR_MASK (Offset 0x160C) */
- #define BIT_SHIFT_A1_ADDR_MASK 0
- #define BIT_MASK_A1_ADDR_MASK 0xffffffffL
- #define BIT_A1_ADDR_MASK(x) \
- (((x) & BIT_MASK_A1_ADDR_MASK) << BIT_SHIFT_A1_ADDR_MASK)
- #define BITS_A1_ADDR_MASK (BIT_MASK_A1_ADDR_MASK << BIT_SHIFT_A1_ADDR_MASK)
- #define BIT_CLEAR_A1_ADDR_MASK(x) ((x) & (~BITS_A1_ADDR_MASK))
- #define BIT_GET_A1_ADDR_MASK(x) \
- (((x) >> BIT_SHIFT_A1_ADDR_MASK) & BIT_MASK_A1_ADDR_MASK)
- #define BIT_SET_A1_ADDR_MASK(x, v) \
- (BIT_CLEAR_A1_ADDR_MASK(x) | BIT_A1_ADDR_MASK(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_RXPSF_CTRL (Offset 0x1610) */
- #define BIT_RXGCK_FIFOTHR_EN BIT(28)
- #define BIT_SHIFT_RXGCK_VHT_FIFOTHR 26
- #define BIT_MASK_RXGCK_VHT_FIFOTHR 0x3
- #define BIT_RXGCK_VHT_FIFOTHR(x) \
- (((x) & BIT_MASK_RXGCK_VHT_FIFOTHR) << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
- #define BITS_RXGCK_VHT_FIFOTHR \
- (BIT_MASK_RXGCK_VHT_FIFOTHR << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
- #define BIT_CLEAR_RXGCK_VHT_FIFOTHR(x) ((x) & (~BITS_RXGCK_VHT_FIFOTHR))
- #define BIT_GET_RXGCK_VHT_FIFOTHR(x) \
- (((x) >> BIT_SHIFT_RXGCK_VHT_FIFOTHR) & BIT_MASK_RXGCK_VHT_FIFOTHR)
- #define BIT_SET_RXGCK_VHT_FIFOTHR(x, v) \
- (BIT_CLEAR_RXGCK_VHT_FIFOTHR(x) | BIT_RXGCK_VHT_FIFOTHR(v))
- #define BIT_SHIFT_RXGCK_HT_FIFOTHR 24
- #define BIT_MASK_RXGCK_HT_FIFOTHR 0x3
- #define BIT_RXGCK_HT_FIFOTHR(x) \
- (((x) & BIT_MASK_RXGCK_HT_FIFOTHR) << BIT_SHIFT_RXGCK_HT_FIFOTHR)
- #define BITS_RXGCK_HT_FIFOTHR \
- (BIT_MASK_RXGCK_HT_FIFOTHR << BIT_SHIFT_RXGCK_HT_FIFOTHR)
- #define BIT_CLEAR_RXGCK_HT_FIFOTHR(x) ((x) & (~BITS_RXGCK_HT_FIFOTHR))
- #define BIT_GET_RXGCK_HT_FIFOTHR(x) \
- (((x) >> BIT_SHIFT_RXGCK_HT_FIFOTHR) & BIT_MASK_RXGCK_HT_FIFOTHR)
- #define BIT_SET_RXGCK_HT_FIFOTHR(x, v) \
- (BIT_CLEAR_RXGCK_HT_FIFOTHR(x) | BIT_RXGCK_HT_FIFOTHR(v))
- #define BIT_SHIFT_RXGCK_OFDM_FIFOTHR 22
- #define BIT_MASK_RXGCK_OFDM_FIFOTHR 0x3
- #define BIT_RXGCK_OFDM_FIFOTHR(x) \
- (((x) & BIT_MASK_RXGCK_OFDM_FIFOTHR) << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
- #define BITS_RXGCK_OFDM_FIFOTHR \
- (BIT_MASK_RXGCK_OFDM_FIFOTHR << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
- #define BIT_CLEAR_RXGCK_OFDM_FIFOTHR(x) ((x) & (~BITS_RXGCK_OFDM_FIFOTHR))
- #define BIT_GET_RXGCK_OFDM_FIFOTHR(x) \
- (((x) >> BIT_SHIFT_RXGCK_OFDM_FIFOTHR) & BIT_MASK_RXGCK_OFDM_FIFOTHR)
- #define BIT_SET_RXGCK_OFDM_FIFOTHR(x, v) \
- (BIT_CLEAR_RXGCK_OFDM_FIFOTHR(x) | BIT_RXGCK_OFDM_FIFOTHR(v))
- #define BIT_SHIFT_RXGCK_CCK_FIFOTHR 20
- #define BIT_MASK_RXGCK_CCK_FIFOTHR 0x3
- #define BIT_RXGCK_CCK_FIFOTHR(x) \
- (((x) & BIT_MASK_RXGCK_CCK_FIFOTHR) << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
- #define BITS_RXGCK_CCK_FIFOTHR \
- (BIT_MASK_RXGCK_CCK_FIFOTHR << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
- #define BIT_CLEAR_RXGCK_CCK_FIFOTHR(x) ((x) & (~BITS_RXGCK_CCK_FIFOTHR))
- #define BIT_GET_RXGCK_CCK_FIFOTHR(x) \
- (((x) >> BIT_SHIFT_RXGCK_CCK_FIFOTHR) & BIT_MASK_RXGCK_CCK_FIFOTHR)
- #define BIT_SET_RXGCK_CCK_FIFOTHR(x, v) \
- (BIT_CLEAR_RXGCK_CCK_FIFOTHR(x) | BIT_RXGCK_CCK_FIFOTHR(v))
- #define BIT_SHIFT_RXGCK_ENTRY_DELAY 17
- #define BIT_MASK_RXGCK_ENTRY_DELAY 0x7
- #define BIT_RXGCK_ENTRY_DELAY(x) \
- (((x) & BIT_MASK_RXGCK_ENTRY_DELAY) << BIT_SHIFT_RXGCK_ENTRY_DELAY)
- #define BITS_RXGCK_ENTRY_DELAY \
- (BIT_MASK_RXGCK_ENTRY_DELAY << BIT_SHIFT_RXGCK_ENTRY_DELAY)
- #define BIT_CLEAR_RXGCK_ENTRY_DELAY(x) ((x) & (~BITS_RXGCK_ENTRY_DELAY))
- #define BIT_GET_RXGCK_ENTRY_DELAY(x) \
- (((x) >> BIT_SHIFT_RXGCK_ENTRY_DELAY) & BIT_MASK_RXGCK_ENTRY_DELAY)
- #define BIT_SET_RXGCK_ENTRY_DELAY(x, v) \
- (BIT_CLEAR_RXGCK_ENTRY_DELAY(x) | BIT_RXGCK_ENTRY_DELAY(v))
- #define BIT_RXGCK_OFDMCCA_EN BIT(16)
- #define BIT_SHIFT_RXPSF_PKTLENTHR 13
- #define BIT_MASK_RXPSF_PKTLENTHR 0x7
- #define BIT_RXPSF_PKTLENTHR(x) \
- (((x) & BIT_MASK_RXPSF_PKTLENTHR) << BIT_SHIFT_RXPSF_PKTLENTHR)
- #define BITS_RXPSF_PKTLENTHR \
- (BIT_MASK_RXPSF_PKTLENTHR << BIT_SHIFT_RXPSF_PKTLENTHR)
- #define BIT_CLEAR_RXPSF_PKTLENTHR(x) ((x) & (~BITS_RXPSF_PKTLENTHR))
- #define BIT_GET_RXPSF_PKTLENTHR(x) \
- (((x) >> BIT_SHIFT_RXPSF_PKTLENTHR) & BIT_MASK_RXPSF_PKTLENTHR)
- #define BIT_SET_RXPSF_PKTLENTHR(x, v) \
- (BIT_CLEAR_RXPSF_PKTLENTHR(x) | BIT_RXPSF_PKTLENTHR(v))
- #define BIT_RXPSF_CTRLEN BIT(12)
- #define BIT_RXPSF_VHTCHKEN BIT(11)
- #define BIT_RXPSF_HTCHKEN BIT(10)
- #define BIT_RXPSF_OFDMCHKEN BIT(9)
- #define BIT_RXPSF_CCKCHKEN BIT(8)
- #define BIT_RXPSF_OFDMRST BIT(7)
- #define BIT_RXPSF_CCKRST BIT(6)
- #define BIT_RXPSF_MHCHKEN BIT(5)
- #define BIT_RXPSF_CONT_ERRCHKEN BIT(4)
- #define BIT_RXPSF_ALL_ERRCHKEN BIT(3)
- #define BIT_SHIFT_RXPSF_ERRTHR 0
- #define BIT_MASK_RXPSF_ERRTHR 0x7
- #define BIT_RXPSF_ERRTHR(x) \
- (((x) & BIT_MASK_RXPSF_ERRTHR) << BIT_SHIFT_RXPSF_ERRTHR)
- #define BITS_RXPSF_ERRTHR (BIT_MASK_RXPSF_ERRTHR << BIT_SHIFT_RXPSF_ERRTHR)
- #define BIT_CLEAR_RXPSF_ERRTHR(x) ((x) & (~BITS_RXPSF_ERRTHR))
- #define BIT_GET_RXPSF_ERRTHR(x) \
- (((x) >> BIT_SHIFT_RXPSF_ERRTHR) & BIT_MASK_RXPSF_ERRTHR)
- #define BIT_SET_RXPSF_ERRTHR(x, v) \
- (BIT_CLEAR_RXPSF_ERRTHR(x) | BIT_RXPSF_ERRTHR(v))
- /* 2 REG_RXPSF_TYPE_CTRL (Offset 0x1614) */
- #define BIT_RXPSF_DATA15EN BIT(31)
- #define BIT_RXPSF_DATA14EN BIT(30)
- #define BIT_RXPSF_DATA13EN BIT(29)
- #define BIT_RXPSF_DATA12EN BIT(28)
- #define BIT_RXPSF_DATA11EN BIT(27)
- #define BIT_RXPSF_DATA10EN BIT(26)
- #define BIT_RXPSF_DATA9EN BIT(25)
- #define BIT_RXPSF_DATA8EN BIT(24)
- #define BIT_RXPSF_DATA7EN BIT(23)
- #define BIT_RXPSF_DATA6EN BIT(22)
- #define BIT_RXPSF_DATA5EN BIT(21)
- #define BIT_RXPSF_DATA4EN BIT(20)
- #define BIT_RXPSF_DATA3EN BIT(19)
- #define BIT_RXPSF_DATA2EN BIT(18)
- #define BIT_RXPSF_DATA1EN BIT(17)
- #define BIT_RXPSF_DATA0EN BIT(16)
- #define BIT_RXPSF_MGT15EN BIT(15)
- #define BIT_RXPSF_MGT14EN BIT(14)
- #define BIT_RXPSF_MGT13EN BIT(13)
- #define BIT_RXPSF_MGT12EN BIT(12)
- #define BIT_RXPSF_MGT11EN BIT(11)
- #define BIT_RXPSF_MGT10EN BIT(10)
- #define BIT_RXPSF_MGT9EN BIT(9)
- #define BIT_RXPSF_MGT8EN BIT(8)
- #define BIT_RXPSF_MGT7EN BIT(7)
- #define BIT_RXPSF_MGT6EN BIT(6)
- #define BIT_RXPSF_MGT5EN BIT(5)
- #define BIT_RXPSF_MGT4EN BIT(4)
- #define BIT_RXPSF_MGT3EN BIT(3)
- #define BIT_RXPSF_MGT2EN BIT(2)
- #define BIT_RXPSF_MGT1EN BIT(1)
- #define BIT_RXPSF_MGT0EN BIT(0)
- /* 2 REG_CAM_ACCESS_CTRL (Offset 0x1618) */
- #define BIT_INDIRECT_ERR BIT(6)
- #define BIT_DIRECT_ERR BIT(5)
- #define BIT_DIR_ACCESS_EN_RX_BA BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CAM_ACCESS_CTRL (Offset 0x1618) */
- #define BIT_DIR_ACCESS_EN_MBSSIDCAM BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CAM_ACCESS_CTRL (Offset 0x1618) */
- #define BIT_DIR_ACCESS_EN_ADDRCAM BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CAM_ACCESS_CTRL (Offset 0x1618) */
- #define BIT_DIR_ACCESS_EN_KEY BIT(2)
- #define BIT_DIR_ACCESS_EN_WOWLAN BIT(1)
- #define BIT_DIR_ACCESS_EN_FW_FILTER BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CUT_AMSDU_CTRL (Offset 0x161C) */
- #define BIT__CUT_AMSDU_CHKLEN_EN BIT(31)
- #define BIT_EN_CUT_AMSDU BIT(30)
- #define BIT_SHIFT_CUT_AMSDU_CHKLEN_L_TH 16
- #define BIT_MASK_CUT_AMSDU_CHKLEN_L_TH 0xff
- #define BIT_CUT_AMSDU_CHKLEN_L_TH(x) \
- (((x) & BIT_MASK_CUT_AMSDU_CHKLEN_L_TH) \
- << BIT_SHIFT_CUT_AMSDU_CHKLEN_L_TH)
- #define BITS_CUT_AMSDU_CHKLEN_L_TH \
- (BIT_MASK_CUT_AMSDU_CHKLEN_L_TH << BIT_SHIFT_CUT_AMSDU_CHKLEN_L_TH)
- #define BIT_CLEAR_CUT_AMSDU_CHKLEN_L_TH(x) ((x) & (~BITS_CUT_AMSDU_CHKLEN_L_TH))
- #define BIT_GET_CUT_AMSDU_CHKLEN_L_TH(x) \
- (((x) >> BIT_SHIFT_CUT_AMSDU_CHKLEN_L_TH) & \
- BIT_MASK_CUT_AMSDU_CHKLEN_L_TH)
- #define BIT_SET_CUT_AMSDU_CHKLEN_L_TH(x, v) \
- (BIT_CLEAR_CUT_AMSDU_CHKLEN_L_TH(x) | BIT_CUT_AMSDU_CHKLEN_L_TH(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_HT_SND_REF_RATE (Offset 0x161C) */
- #define BIT_SHIFT_WMAC_HT_CSI_RATE 0
- #define BIT_MASK_WMAC_HT_CSI_RATE 0x3f
- #define BIT_WMAC_HT_CSI_RATE(x) \
- (((x) & BIT_MASK_WMAC_HT_CSI_RATE) << BIT_SHIFT_WMAC_HT_CSI_RATE)
- #define BITS_WMAC_HT_CSI_RATE \
- (BIT_MASK_WMAC_HT_CSI_RATE << BIT_SHIFT_WMAC_HT_CSI_RATE)
- #define BIT_CLEAR_WMAC_HT_CSI_RATE(x) ((x) & (~BITS_WMAC_HT_CSI_RATE))
- #define BIT_GET_WMAC_HT_CSI_RATE(x) \
- (((x) >> BIT_SHIFT_WMAC_HT_CSI_RATE) & BIT_MASK_WMAC_HT_CSI_RATE)
- #define BIT_SET_WMAC_HT_CSI_RATE(x, v) \
- (BIT_CLEAR_WMAC_HT_CSI_RATE(x) | BIT_WMAC_HT_CSI_RATE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_CUT_AMSDU_CTRL (Offset 0x161C) */
- #define BIT_SHIFT_CUT_AMSDU_CHKLEN_H_TH 0
- #define BIT_MASK_CUT_AMSDU_CHKLEN_H_TH 0xffff
- #define BIT_CUT_AMSDU_CHKLEN_H_TH(x) \
- (((x) & BIT_MASK_CUT_AMSDU_CHKLEN_H_TH) \
- << BIT_SHIFT_CUT_AMSDU_CHKLEN_H_TH)
- #define BITS_CUT_AMSDU_CHKLEN_H_TH \
- (BIT_MASK_CUT_AMSDU_CHKLEN_H_TH << BIT_SHIFT_CUT_AMSDU_CHKLEN_H_TH)
- #define BIT_CLEAR_CUT_AMSDU_CHKLEN_H_TH(x) ((x) & (~BITS_CUT_AMSDU_CHKLEN_H_TH))
- #define BIT_GET_CUT_AMSDU_CHKLEN_H_TH(x) \
- (((x) >> BIT_SHIFT_CUT_AMSDU_CHKLEN_H_TH) & \
- BIT_MASK_CUT_AMSDU_CHKLEN_H_TH)
- #define BIT_SET_CUT_AMSDU_CHKLEN_H_TH(x, v) \
- (BIT_CLEAR_CUT_AMSDU_CHKLEN_H_TH(x) | BIT_CUT_AMSDU_CHKLEN_H_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MACID2 (Offset 0x1620) */
- #define BIT_SHIFT_MACID2 0
- #define BIT_MASK_MACID2 0xffffffffffffL
- #define BIT_MACID2(x) (((x) & BIT_MASK_MACID2) << BIT_SHIFT_MACID2)
- #define BITS_MACID2 (BIT_MASK_MACID2 << BIT_SHIFT_MACID2)
- #define BIT_CLEAR_MACID2(x) ((x) & (~BITS_MACID2))
- #define BIT_GET_MACID2(x) (((x) >> BIT_SHIFT_MACID2) & BIT_MASK_MACID2)
- #define BIT_SET_MACID2(x, v) (BIT_CLEAR_MACID2(x) | BIT_MACID2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID2 (Offset 0x1620) */
- #define BIT_SHIFT_MACID2_V1 0
- #define BIT_MASK_MACID2_V1 0xffffffffL
- #define BIT_MACID2_V1(x) (((x) & BIT_MASK_MACID2_V1) << BIT_SHIFT_MACID2_V1)
- #define BITS_MACID2_V1 (BIT_MASK_MACID2_V1 << BIT_SHIFT_MACID2_V1)
- #define BIT_CLEAR_MACID2_V1(x) ((x) & (~BITS_MACID2_V1))
- #define BIT_GET_MACID2_V1(x) (((x) >> BIT_SHIFT_MACID2_V1) & BIT_MASK_MACID2_V1)
- #define BIT_SET_MACID2_V1(x, v) (BIT_CLEAR_MACID2_V1(x) | BIT_MACID2_V1(v))
- /* 2 REG_MACID2_H (Offset 0x1624) */
- #define BIT_SHIFT_MACID2_H_V1 0
- #define BIT_MASK_MACID2_H_V1 0xffff
- #define BIT_MACID2_H_V1(x) \
- (((x) & BIT_MASK_MACID2_H_V1) << BIT_SHIFT_MACID2_H_V1)
- #define BITS_MACID2_H_V1 (BIT_MASK_MACID2_H_V1 << BIT_SHIFT_MACID2_H_V1)
- #define BIT_CLEAR_MACID2_H_V1(x) ((x) & (~BITS_MACID2_H_V1))
- #define BIT_GET_MACID2_H_V1(x) \
- (((x) >> BIT_SHIFT_MACID2_H_V1) & BIT_MASK_MACID2_H_V1)
- #define BIT_SET_MACID2_H_V1(x, v) \
- (BIT_CLEAR_MACID2_H_V1(x) | BIT_MACID2_H_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_BSSID2 (Offset 0x1628) */
- #define BIT_SHIFT_BSSID2 0
- #define BIT_MASK_BSSID2 0xffffffffffffL
- #define BIT_BSSID2(x) (((x) & BIT_MASK_BSSID2) << BIT_SHIFT_BSSID2)
- #define BITS_BSSID2 (BIT_MASK_BSSID2 << BIT_SHIFT_BSSID2)
- #define BIT_CLEAR_BSSID2(x) ((x) & (~BITS_BSSID2))
- #define BIT_GET_BSSID2(x) (((x) >> BIT_SHIFT_BSSID2) & BIT_MASK_BSSID2)
- #define BIT_SET_BSSID2(x, v) (BIT_CLEAR_BSSID2(x) | BIT_BSSID2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BSSID2 (Offset 0x1628) */
- #define BIT_SHIFT_BSSID2_V1 0
- #define BIT_MASK_BSSID2_V1 0xffffffffL
- #define BIT_BSSID2_V1(x) (((x) & BIT_MASK_BSSID2_V1) << BIT_SHIFT_BSSID2_V1)
- #define BITS_BSSID2_V1 (BIT_MASK_BSSID2_V1 << BIT_SHIFT_BSSID2_V1)
- #define BIT_CLEAR_BSSID2_V1(x) ((x) & (~BITS_BSSID2_V1))
- #define BIT_GET_BSSID2_V1(x) (((x) >> BIT_SHIFT_BSSID2_V1) & BIT_MASK_BSSID2_V1)
- #define BIT_SET_BSSID2_V1(x, v) (BIT_CLEAR_BSSID2_V1(x) | BIT_BSSID2_V1(v))
- /* 2 REG_BSSID2_H (Offset 0x162C) */
- #define BIT_SHIFT_BSSID2_H_V1 0
- #define BIT_MASK_BSSID2_H_V1 0xffff
- #define BIT_BSSID2_H_V1(x) \
- (((x) & BIT_MASK_BSSID2_H_V1) << BIT_SHIFT_BSSID2_H_V1)
- #define BITS_BSSID2_H_V1 (BIT_MASK_BSSID2_H_V1 << BIT_SHIFT_BSSID2_H_V1)
- #define BIT_CLEAR_BSSID2_H_V1(x) ((x) & (~BITS_BSSID2_H_V1))
- #define BIT_GET_BSSID2_H_V1(x) \
- (((x) >> BIT_SHIFT_BSSID2_H_V1) & BIT_MASK_BSSID2_H_V1)
- #define BIT_SET_BSSID2_H_V1(x, v) \
- (BIT_CLEAR_BSSID2_H_V1(x) | BIT_BSSID2_H_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MACID3 (Offset 0x1630) */
- #define BIT_SHIFT_MACID3 0
- #define BIT_MASK_MACID3 0xffffffffffffL
- #define BIT_MACID3(x) (((x) & BIT_MASK_MACID3) << BIT_SHIFT_MACID3)
- #define BITS_MACID3 (BIT_MASK_MACID3 << BIT_SHIFT_MACID3)
- #define BIT_CLEAR_MACID3(x) ((x) & (~BITS_MACID3))
- #define BIT_GET_MACID3(x) (((x) >> BIT_SHIFT_MACID3) & BIT_MASK_MACID3)
- #define BIT_SET_MACID3(x, v) (BIT_CLEAR_MACID3(x) | BIT_MACID3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID3 (Offset 0x1630) */
- #define BIT_SHIFT_MACID3_V1 0
- #define BIT_MASK_MACID3_V1 0xffffffffL
- #define BIT_MACID3_V1(x) (((x) & BIT_MASK_MACID3_V1) << BIT_SHIFT_MACID3_V1)
- #define BITS_MACID3_V1 (BIT_MASK_MACID3_V1 << BIT_SHIFT_MACID3_V1)
- #define BIT_CLEAR_MACID3_V1(x) ((x) & (~BITS_MACID3_V1))
- #define BIT_GET_MACID3_V1(x) (((x) >> BIT_SHIFT_MACID3_V1) & BIT_MASK_MACID3_V1)
- #define BIT_SET_MACID3_V1(x, v) (BIT_CLEAR_MACID3_V1(x) | BIT_MACID3_V1(v))
- /* 2 REG_MACID3_H (Offset 0x1634) */
- #define BIT_SHIFT_MACID3_H_V1 0
- #define BIT_MASK_MACID3_H_V1 0xffff
- #define BIT_MACID3_H_V1(x) \
- (((x) & BIT_MASK_MACID3_H_V1) << BIT_SHIFT_MACID3_H_V1)
- #define BITS_MACID3_H_V1 (BIT_MASK_MACID3_H_V1 << BIT_SHIFT_MACID3_H_V1)
- #define BIT_CLEAR_MACID3_H_V1(x) ((x) & (~BITS_MACID3_H_V1))
- #define BIT_GET_MACID3_H_V1(x) \
- (((x) >> BIT_SHIFT_MACID3_H_V1) & BIT_MASK_MACID3_H_V1)
- #define BIT_SET_MACID3_H_V1(x, v) \
- (BIT_CLEAR_MACID3_H_V1(x) | BIT_MACID3_H_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_BSSID3 (Offset 0x1638) */
- #define BIT_SHIFT_BSSID3 0
- #define BIT_MASK_BSSID3 0xffffffffffffL
- #define BIT_BSSID3(x) (((x) & BIT_MASK_BSSID3) << BIT_SHIFT_BSSID3)
- #define BITS_BSSID3 (BIT_MASK_BSSID3 << BIT_SHIFT_BSSID3)
- #define BIT_CLEAR_BSSID3(x) ((x) & (~BITS_BSSID3))
- #define BIT_GET_BSSID3(x) (((x) >> BIT_SHIFT_BSSID3) & BIT_MASK_BSSID3)
- #define BIT_SET_BSSID3(x, v) (BIT_CLEAR_BSSID3(x) | BIT_BSSID3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BSSID3 (Offset 0x1638) */
- #define BIT_SHIFT_BSSID3_V1 0
- #define BIT_MASK_BSSID3_V1 0xffffffffL
- #define BIT_BSSID3_V1(x) (((x) & BIT_MASK_BSSID3_V1) << BIT_SHIFT_BSSID3_V1)
- #define BITS_BSSID3_V1 (BIT_MASK_BSSID3_V1 << BIT_SHIFT_BSSID3_V1)
- #define BIT_CLEAR_BSSID3_V1(x) ((x) & (~BITS_BSSID3_V1))
- #define BIT_GET_BSSID3_V1(x) (((x) >> BIT_SHIFT_BSSID3_V1) & BIT_MASK_BSSID3_V1)
- #define BIT_SET_BSSID3_V1(x, v) (BIT_CLEAR_BSSID3_V1(x) | BIT_BSSID3_V1(v))
- /* 2 REG_BSSID3_H (Offset 0x163C) */
- #define BIT_SHIFT_BSSID3_H_V1 0
- #define BIT_MASK_BSSID3_H_V1 0xffff
- #define BIT_BSSID3_H_V1(x) \
- (((x) & BIT_MASK_BSSID3_H_V1) << BIT_SHIFT_BSSID3_H_V1)
- #define BITS_BSSID3_H_V1 (BIT_MASK_BSSID3_H_V1 << BIT_SHIFT_BSSID3_H_V1)
- #define BIT_CLEAR_BSSID3_H_V1(x) ((x) & (~BITS_BSSID3_H_V1))
- #define BIT_GET_BSSID3_H_V1(x) \
- (((x) >> BIT_SHIFT_BSSID3_H_V1) & BIT_MASK_BSSID3_H_V1)
- #define BIT_SET_BSSID3_H_V1(x, v) \
- (BIT_CLEAR_BSSID3_H_V1(x) | BIT_BSSID3_H_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_MACID4 (Offset 0x1640) */
- #define BIT_SHIFT_MACID4 0
- #define BIT_MASK_MACID4 0xffffffffffffL
- #define BIT_MACID4(x) (((x) & BIT_MASK_MACID4) << BIT_SHIFT_MACID4)
- #define BITS_MACID4 (BIT_MASK_MACID4 << BIT_SHIFT_MACID4)
- #define BIT_CLEAR_MACID4(x) ((x) & (~BITS_MACID4))
- #define BIT_GET_MACID4(x) (((x) >> BIT_SHIFT_MACID4) & BIT_MASK_MACID4)
- #define BIT_SET_MACID4(x, v) (BIT_CLEAR_MACID4(x) | BIT_MACID4(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MACID4 (Offset 0x1640) */
- #define BIT_SHIFT_MACID4_V1 0
- #define BIT_MASK_MACID4_V1 0xffffffffL
- #define BIT_MACID4_V1(x) (((x) & BIT_MASK_MACID4_V1) << BIT_SHIFT_MACID4_V1)
- #define BITS_MACID4_V1 (BIT_MASK_MACID4_V1 << BIT_SHIFT_MACID4_V1)
- #define BIT_CLEAR_MACID4_V1(x) ((x) & (~BITS_MACID4_V1))
- #define BIT_GET_MACID4_V1(x) (((x) >> BIT_SHIFT_MACID4_V1) & BIT_MASK_MACID4_V1)
- #define BIT_SET_MACID4_V1(x, v) (BIT_CLEAR_MACID4_V1(x) | BIT_MACID4_V1(v))
- /* 2 REG_MACID4_H (Offset 0x1644) */
- #define BIT_SHIFT_MACID4_H_V1 0
- #define BIT_MASK_MACID4_H_V1 0xffff
- #define BIT_MACID4_H_V1(x) \
- (((x) & BIT_MASK_MACID4_H_V1) << BIT_SHIFT_MACID4_H_V1)
- #define BITS_MACID4_H_V1 (BIT_MASK_MACID4_H_V1 << BIT_SHIFT_MACID4_H_V1)
- #define BIT_CLEAR_MACID4_H_V1(x) ((x) & (~BITS_MACID4_H_V1))
- #define BIT_GET_MACID4_H_V1(x) \
- (((x) >> BIT_SHIFT_MACID4_H_V1) & BIT_MASK_MACID4_H_V1)
- #define BIT_SET_MACID4_H_V1(x, v) \
- (BIT_CLEAR_MACID4_H_V1(x) | BIT_MACID4_H_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814A_SUPPORT || \
- HALMAC_8814AMP_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_BSSID4 (Offset 0x1648) */
- #define BIT_SHIFT_BSSID4 0
- #define BIT_MASK_BSSID4 0xffffffffffffL
- #define BIT_BSSID4(x) (((x) & BIT_MASK_BSSID4) << BIT_SHIFT_BSSID4)
- #define BITS_BSSID4 (BIT_MASK_BSSID4 << BIT_SHIFT_BSSID4)
- #define BIT_CLEAR_BSSID4(x) ((x) & (~BITS_BSSID4))
- #define BIT_GET_BSSID4(x) (((x) >> BIT_SHIFT_BSSID4) & BIT_MASK_BSSID4)
- #define BIT_SET_BSSID4(x, v) (BIT_CLEAR_BSSID4(x) | BIT_BSSID4(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_BSSID4 (Offset 0x1648) */
- #define BIT_SHIFT_BSSID4_V1 0
- #define BIT_MASK_BSSID4_V1 0xffffffffL
- #define BIT_BSSID4_V1(x) (((x) & BIT_MASK_BSSID4_V1) << BIT_SHIFT_BSSID4_V1)
- #define BITS_BSSID4_V1 (BIT_MASK_BSSID4_V1 << BIT_SHIFT_BSSID4_V1)
- #define BIT_CLEAR_BSSID4_V1(x) ((x) & (~BITS_BSSID4_V1))
- #define BIT_GET_BSSID4_V1(x) (((x) >> BIT_SHIFT_BSSID4_V1) & BIT_MASK_BSSID4_V1)
- #define BIT_SET_BSSID4_V1(x, v) (BIT_CLEAR_BSSID4_V1(x) | BIT_BSSID4_V1(v))
- /* 2 REG_BSSID4_H (Offset 0x164C) */
- #define BIT_SHIFT_BSSID4_H_V1 0
- #define BIT_MASK_BSSID4_H_V1 0xffff
- #define BIT_BSSID4_H_V1(x) \
- (((x) & BIT_MASK_BSSID4_H_V1) << BIT_SHIFT_BSSID4_H_V1)
- #define BITS_BSSID4_H_V1 (BIT_MASK_BSSID4_H_V1 << BIT_SHIFT_BSSID4_H_V1)
- #define BIT_CLEAR_BSSID4_H_V1(x) ((x) & (~BITS_BSSID4_H_V1))
- #define BIT_GET_BSSID4_H_V1(x) \
- (((x) >> BIT_SHIFT_BSSID4_H_V1) & BIT_MASK_BSSID4_H_V1)
- #define BIT_SET_BSSID4_H_V1(x, v) \
- (BIT_CLEAR_BSSID4_H_V1(x) | BIT_BSSID4_H_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_NOA_REPORT (Offset 0x1650) */
- #define BIT_SHIFT_NOA_RPT 0
- #define BIT_MASK_NOA_RPT 0xffffffffL
- #define BIT_NOA_RPT(x) (((x) & BIT_MASK_NOA_RPT) << BIT_SHIFT_NOA_RPT)
- #define BITS_NOA_RPT (BIT_MASK_NOA_RPT << BIT_SHIFT_NOA_RPT)
- #define BIT_CLEAR_NOA_RPT(x) ((x) & (~BITS_NOA_RPT))
- #define BIT_GET_NOA_RPT(x) (((x) >> BIT_SHIFT_NOA_RPT) & BIT_MASK_NOA_RPT)
- #define BIT_SET_NOA_RPT(x, v) (BIT_CLEAR_NOA_RPT(x) | BIT_NOA_RPT(v))
- /* 2 REG_NOA_REPORT_1 (Offset 0x1654) */
- #define BIT_SHIFT_NOA_RPT_1 0
- #define BIT_MASK_NOA_RPT_1 0xffffffffL
- #define BIT_NOA_RPT_1(x) (((x) & BIT_MASK_NOA_RPT_1) << BIT_SHIFT_NOA_RPT_1)
- #define BITS_NOA_RPT_1 (BIT_MASK_NOA_RPT_1 << BIT_SHIFT_NOA_RPT_1)
- #define BIT_CLEAR_NOA_RPT_1(x) ((x) & (~BITS_NOA_RPT_1))
- #define BIT_GET_NOA_RPT_1(x) (((x) >> BIT_SHIFT_NOA_RPT_1) & BIT_MASK_NOA_RPT_1)
- #define BIT_SET_NOA_RPT_1(x, v) (BIT_CLEAR_NOA_RPT_1(x) | BIT_NOA_RPT_1(v))
- /* 2 REG_NOA_REPORT_2 (Offset 0x1658) */
- #define BIT_SHIFT_NOA_RPT_2 0
- #define BIT_MASK_NOA_RPT_2 0xffffffffL
- #define BIT_NOA_RPT_2(x) (((x) & BIT_MASK_NOA_RPT_2) << BIT_SHIFT_NOA_RPT_2)
- #define BITS_NOA_RPT_2 (BIT_MASK_NOA_RPT_2 << BIT_SHIFT_NOA_RPT_2)
- #define BIT_CLEAR_NOA_RPT_2(x) ((x) & (~BITS_NOA_RPT_2))
- #define BIT_GET_NOA_RPT_2(x) (((x) >> BIT_SHIFT_NOA_RPT_2) & BIT_MASK_NOA_RPT_2)
- #define BIT_SET_NOA_RPT_2(x, v) (BIT_CLEAR_NOA_RPT_2(x) | BIT_NOA_RPT_2(v))
- /* 2 REG_NOA_REPORT_3 (Offset 0x165C) */
- #define BIT_SHIFT_NOA_RPT_3 0
- #define BIT_MASK_NOA_RPT_3 0xff
- #define BIT_NOA_RPT_3(x) (((x) & BIT_MASK_NOA_RPT_3) << BIT_SHIFT_NOA_RPT_3)
- #define BITS_NOA_RPT_3 (BIT_MASK_NOA_RPT_3 << BIT_SHIFT_NOA_RPT_3)
- #define BIT_CLEAR_NOA_RPT_3(x) ((x) & (~BITS_NOA_RPT_3))
- #define BIT_GET_NOA_RPT_3(x) (((x) >> BIT_SHIFT_NOA_RPT_3) & BIT_MASK_NOA_RPT_3)
- #define BIT_SET_NOA_RPT_3(x, v) (BIT_CLEAR_NOA_RPT_3(x) | BIT_NOA_RPT_3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI3_WMAC_TCRPWRMGT_HWCTL_EN BIT(15)
- #define BIT_CLI3_WMAC_TCRPWRMGT_HWDATA_EN BIT(14)
- #define BIT_CLI3_WMAC_TCRPWRMGT_HWACT_EN BIT(13)
- #define BIT_CLI3_PWR_ST_V1 BIT(12)
- #define BIT_CLI2_WMAC_TCRPWRMGT_HWCTL_EN BIT(11)
- #define BIT_CLI2_WMAC_TCRPWRMGT_HWDATA_EN BIT(10)
- #define BIT_CLI2_WMAC_TCRPWRMGT_HWACT_EN BIT(9)
- #define BIT_CLI2_PWR_ST_V1 BIT(8)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI3_PWRBIT_OW_EN BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI1_WMAC_TCRPWRMGT_HWCTL_EN BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI3_PWR_ST BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI1_WMAC_TCRPWRMGT_HWDATA_EN BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI2_PWRBIT_OW_EN BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI1_WMAC_TCRPWRMGT_HWACT_EN BIT(5)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI2_PWR_ST BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI1_PWR_ST_V1 BIT(4)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI1_PWRBIT_OW_EN BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI0_WMAC_TCRPWRMGT_HWCTL_EN BIT(3)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI1_PWR_ST BIT(2)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI0_WMAC_TCRPWRMGT_HWDATA_EN BIT(2)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI0_PWRBIT_OW_EN BIT(1)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI0_WMAC_TCRPWRMGT_HWACT_EN BIT(1)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI0_PWR_ST BIT(0)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PWRBIT_SETTING (Offset 0x1660) */
- #define BIT_CLI0_PWR_ST_V1 BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_FIX_MSDU_TAIL_WR BIT(12)
- #define BIT_FIX_MSDU_SHIFT BIT(11)
- #endif
- #if (HALMAC_8822C_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_WMAC_RXRST_NDP_TIMEOUT BIT(11)
- #define BIT_WMAC_NDP_STANDBY_WAIT_RXEND BIT(10)
- #define BIT_DUMMY_FCS_READY_MASK_EN BIT(9)
- #endif
- #if (HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_RXFIFO_GNT_CUT BIT(8)
- #endif
- #if (HALMAC_8822C_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_DUMMY_RXD_FCS_ERROR_MASK_EN_V1 BIT(7)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_WMAC_EXT_DBG_SEL_V1 BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_WMAC_FIX_FIRST_MPDU_WITH_PHYSTS BIT(5)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_RX_DMA_BYPASS_CHECK_DATABYPASS_CHECK_DATA BIT(4)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_DUMMY_RXD_FCS_ERROR_MASK_EN BIT(4)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_RX_DMA_BYPASS_CHECK_MGTBIT_RX_DMA_BYPASS_CHECK_MGT BIT(3)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_PATTERN_MATCH_FIX_EN BIT(3)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_GENERAL_OPTION (Offset 0x1664) */
- #define BIT_TXSERV_FIELD_SEL BIT(2)
- #define BIT_RXVHT_LEN_SEL BIT(1)
- #define BIT_RXMIC_PROTECT_EN BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_FWPHYFF_RCR (Offset 0x1668) */
- #define BIT_RCR2_AAMSDU BIT(25)
- #define BIT_RCR2_CBSSID_BCN BIT(24)
- #define BIT_RCR2_ACRC32 BIT(23)
- #define BIT_RCR2_TA_BCN BIT(22)
- #define BIT_RCR2_CBSSID_DATA BIT(21)
- #define BIT_RCR2_ADD3 BIT(20)
- #define BIT_RCR2_AB BIT(19)
- #define BIT_RCR2_AM BIT(18)
- #define BIT_RCR2_APM BIT(17)
- #define BIT_RCR2_AAP BIT(16)
- #define BIT_RCR1_AAMSDU BIT(9)
- #define BIT_RCR1_CBSSID_BCN BIT(8)
- #define BIT_RCR1_ACRC32 BIT(7)
- #define BIT_RCR1_TA_BCN BIT(6)
- #define BIT_RCR1_CBSSID_DATA BIT(5)
- #define BIT_RCR1_ADD3 BIT(4)
- #define BIT_RCR1_AB BIT(3)
- #define BIT_RCR1_AM BIT(2)
- #define BIT_RCR1_APM BIT(1)
- #define BIT_RCR1_AAP BIT(0)
- /* 2 REG_ADDRCAM_WRITE_CONTENT (Offset 0x166C) */
- #define BIT_SHIFT_ADDRCAM_WDATA 0
- #define BIT_MASK_ADDRCAM_WDATA 0xffffffffL
- #define BIT_ADDRCAM_WDATA(x) \
- (((x) & BIT_MASK_ADDRCAM_WDATA) << BIT_SHIFT_ADDRCAM_WDATA)
- #define BITS_ADDRCAM_WDATA (BIT_MASK_ADDRCAM_WDATA << BIT_SHIFT_ADDRCAM_WDATA)
- #define BIT_CLEAR_ADDRCAM_WDATA(x) ((x) & (~BITS_ADDRCAM_WDATA))
- #define BIT_GET_ADDRCAM_WDATA(x) \
- (((x) >> BIT_SHIFT_ADDRCAM_WDATA) & BIT_MASK_ADDRCAM_WDATA)
- #define BIT_SET_ADDRCAM_WDATA(x, v) \
- (BIT_CLEAR_ADDRCAM_WDATA(x) | BIT_ADDRCAM_WDATA(v))
- /* 2 REG_ADDRCAM_READ_CONTENT (Offset 0x1670) */
- #define BIT_SHIFT_ADDRCAM_RDATA 0
- #define BIT_MASK_ADDRCAM_RDATA 0xffffffffL
- #define BIT_ADDRCAM_RDATA(x) \
- (((x) & BIT_MASK_ADDRCAM_RDATA) << BIT_SHIFT_ADDRCAM_RDATA)
- #define BITS_ADDRCAM_RDATA (BIT_MASK_ADDRCAM_RDATA << BIT_SHIFT_ADDRCAM_RDATA)
- #define BIT_CLEAR_ADDRCAM_RDATA(x) ((x) & (~BITS_ADDRCAM_RDATA))
- #define BIT_GET_ADDRCAM_RDATA(x) \
- (((x) >> BIT_SHIFT_ADDRCAM_RDATA) & BIT_MASK_ADDRCAM_RDATA)
- #define BIT_SET_ADDRCAM_RDATA(x, v) \
- (BIT_CLEAR_ADDRCAM_RDATA(x) | BIT_ADDRCAM_RDATA(v))
- /* 2 REG_ADDRCAM_CFG (Offset 0x1674) */
- #define BIT_ADDRCAM_POLL BIT(31)
- #define BIT__ADDRCAM_WT_EN BIT(30)
- #define BIT_CLRADDRCAM BIT(29)
- #define BIT_SHIFT__ADDRCAM_ADDR 8
- #define BIT_MASK__ADDRCAM_ADDR 0x3ff
- #define BIT__ADDRCAM_ADDR(x) \
- (((x) & BIT_MASK__ADDRCAM_ADDR) << BIT_SHIFT__ADDRCAM_ADDR)
- #define BITS__ADDRCAM_ADDR (BIT_MASK__ADDRCAM_ADDR << BIT_SHIFT__ADDRCAM_ADDR)
- #define BIT_CLEAR__ADDRCAM_ADDR(x) ((x) & (~BITS__ADDRCAM_ADDR))
- #define BIT_GET__ADDRCAM_ADDR(x) \
- (((x) >> BIT_SHIFT__ADDRCAM_ADDR) & BIT_MASK__ADDRCAM_ADDR)
- #define BIT_SET__ADDRCAM_ADDR(x, v) \
- (BIT_CLEAR__ADDRCAM_ADDR(x) | BIT__ADDRCAM_ADDR(v))
- #define BIT_SHIFT_ADDRCAM_RANGE 0
- #define BIT_MASK_ADDRCAM_RANGE 0x7f
- #define BIT_ADDRCAM_RANGE(x) \
- (((x) & BIT_MASK_ADDRCAM_RANGE) << BIT_SHIFT_ADDRCAM_RANGE)
- #define BITS_ADDRCAM_RANGE (BIT_MASK_ADDRCAM_RANGE << BIT_SHIFT_ADDRCAM_RANGE)
- #define BIT_CLEAR_ADDRCAM_RANGE(x) ((x) & (~BITS_ADDRCAM_RANGE))
- #define BIT_GET_ADDRCAM_RANGE(x) \
- (((x) >> BIT_SHIFT_ADDRCAM_RANGE) & BIT_MASK_ADDRCAM_RANGE)
- #define BIT_SET_ADDRCAM_RANGE(x, v) \
- (BIT_CLEAR_ADDRCAM_RANGE(x) | BIT_ADDRCAM_RANGE(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CSI_RRSR (Offset 0x1678) */
- #define BIT_CSI_LDPC_EN BIT(29)
- #define BIT_CSI_STBC_EN BIT(28)
- #define BIT_SHIFT_CSI_RRSC_BITMAP 4
- #define BIT_MASK_CSI_RRSC_BITMAP 0xffffff
- #define BIT_CSI_RRSC_BITMAP(x) \
- (((x) & BIT_MASK_CSI_RRSC_BITMAP) << BIT_SHIFT_CSI_RRSC_BITMAP)
- #define BITS_CSI_RRSC_BITMAP \
- (BIT_MASK_CSI_RRSC_BITMAP << BIT_SHIFT_CSI_RRSC_BITMAP)
- #define BIT_CLEAR_CSI_RRSC_BITMAP(x) ((x) & (~BITS_CSI_RRSC_BITMAP))
- #define BIT_GET_CSI_RRSC_BITMAP(x) \
- (((x) >> BIT_SHIFT_CSI_RRSC_BITMAP) & BIT_MASK_CSI_RRSC_BITMAP)
- #define BIT_SET_CSI_RRSC_BITMAP(x, v) \
- (BIT_CLEAR_CSI_RRSC_BITMAP(x) | BIT_CSI_RRSC_BITMAP(v))
- #define BIT_SHIFT_OFDM_LEN_TH 0
- #define BIT_MASK_OFDM_LEN_TH 0xf
- #define BIT_OFDM_LEN_TH(x) \
- (((x) & BIT_MASK_OFDM_LEN_TH) << BIT_SHIFT_OFDM_LEN_TH)
- #define BITS_OFDM_LEN_TH (BIT_MASK_OFDM_LEN_TH << BIT_SHIFT_OFDM_LEN_TH)
- #define BIT_CLEAR_OFDM_LEN_TH(x) ((x) & (~BITS_OFDM_LEN_TH))
- #define BIT_GET_OFDM_LEN_TH(x) \
- (((x) >> BIT_SHIFT_OFDM_LEN_TH) & BIT_MASK_OFDM_LEN_TH)
- #define BIT_SET_OFDM_LEN_TH(x, v) \
- (BIT_CLEAR_OFDM_LEN_TH(x) | BIT_OFDM_LEN_TH(v))
- #define BIT_SHIFT_WMAC_MULBK_PAGE_SIZE 0
- #define BIT_MASK_WMAC_MULBK_PAGE_SIZE 0xff
- #define BIT_WMAC_MULBK_PAGE_SIZE(x) \
- (((x) & BIT_MASK_WMAC_MULBK_PAGE_SIZE) \
- << BIT_SHIFT_WMAC_MULBK_PAGE_SIZE)
- #define BITS_WMAC_MULBK_PAGE_SIZE \
- (BIT_MASK_WMAC_MULBK_PAGE_SIZE << BIT_SHIFT_WMAC_MULBK_PAGE_SIZE)
- #define BIT_CLEAR_WMAC_MULBK_PAGE_SIZE(x) ((x) & (~BITS_WMAC_MULBK_PAGE_SIZE))
- #define BIT_GET_WMAC_MULBK_PAGE_SIZE(x) \
- (((x) >> BIT_SHIFT_WMAC_MULBK_PAGE_SIZE) & \
- BIT_MASK_WMAC_MULBK_PAGE_SIZE)
- #define BIT_SET_WMAC_MULBK_PAGE_SIZE(x, v) \
- (BIT_CLEAR_WMAC_MULBK_PAGE_SIZE(x) | BIT_WMAC_MULBK_PAGE_SIZE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_MU_BF_OPTION (Offset 0x167C) */
- #define BIT_BIT_WMAC_TXMU_ACKPOLICY_EN BIT(6)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_MU_BF_OPTION (Offset 0x167C) */
- #define BIT_WMAC_TXMU_ACKPOLICY_EN BIT(6)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_PAUSE_BB_CLR_TH (Offset 0x167D) */
- #define BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH 0
- #define BIT_MASK_WMAC_PAUSE_BB_CLR_TH 0xff
- #define BIT_WMAC_PAUSE_BB_CLR_TH(x) \
- (((x) & BIT_MASK_WMAC_PAUSE_BB_CLR_TH) \
- << BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH)
- #define BITS_WMAC_PAUSE_BB_CLR_TH \
- (BIT_MASK_WMAC_PAUSE_BB_CLR_TH << BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH)
- #define BIT_CLEAR_WMAC_PAUSE_BB_CLR_TH(x) ((x) & (~BITS_WMAC_PAUSE_BB_CLR_TH))
- #define BIT_GET_WMAC_PAUSE_BB_CLR_TH(x) \
- (((x) >> BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH) & \
- BIT_MASK_WMAC_PAUSE_BB_CLR_TH)
- #define BIT_SET_WMAC_PAUSE_BB_CLR_TH(x, v) \
- (BIT_CLEAR_WMAC_PAUSE_BB_CLR_TH(x) | BIT_WMAC_PAUSE_BB_CLR_TH(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_MU_ARB (Offset 0x167E) */
- #define BIT_WMAC_ARB_HW_ADAPT_EN BIT(7)
- #define BIT_WMAC_ARB_SW_EN BIT(6)
- #define BIT_SHIFT_WMAC_ARB_SW_STATE 0
- #define BIT_MASK_WMAC_ARB_SW_STATE 0x3f
- #define BIT_WMAC_ARB_SW_STATE(x) \
- (((x) & BIT_MASK_WMAC_ARB_SW_STATE) << BIT_SHIFT_WMAC_ARB_SW_STATE)
- #define BITS_WMAC_ARB_SW_STATE \
- (BIT_MASK_WMAC_ARB_SW_STATE << BIT_SHIFT_WMAC_ARB_SW_STATE)
- #define BIT_CLEAR_WMAC_ARB_SW_STATE(x) ((x) & (~BITS_WMAC_ARB_SW_STATE))
- #define BIT_GET_WMAC_ARB_SW_STATE(x) \
- (((x) >> BIT_SHIFT_WMAC_ARB_SW_STATE) & BIT_MASK_WMAC_ARB_SW_STATE)
- #define BIT_SET_WMAC_ARB_SW_STATE(x, v) \
- (BIT_CLEAR_WMAC_ARB_SW_STATE(x) | BIT_WMAC_ARB_SW_STATE(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WMAC_MU_OPTION (Offset 0x167F) */
- #define BIT_NOCHK_BFPOLL_BMP BIT(7)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_MU_OPTION (Offset 0x167F) */
- #define BIT_SHIFT_WMAC_MU_DBGSEL 5
- #define BIT_MASK_WMAC_MU_DBGSEL 0x3
- #define BIT_WMAC_MU_DBGSEL(x) \
- (((x) & BIT_MASK_WMAC_MU_DBGSEL) << BIT_SHIFT_WMAC_MU_DBGSEL)
- #define BITS_WMAC_MU_DBGSEL \
- (BIT_MASK_WMAC_MU_DBGSEL << BIT_SHIFT_WMAC_MU_DBGSEL)
- #define BIT_CLEAR_WMAC_MU_DBGSEL(x) ((x) & (~BITS_WMAC_MU_DBGSEL))
- #define BIT_GET_WMAC_MU_DBGSEL(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_DBGSEL) & BIT_MASK_WMAC_MU_DBGSEL)
- #define BIT_SET_WMAC_MU_DBGSEL(x, v) \
- (BIT_CLEAR_WMAC_MU_DBGSEL(x) | BIT_WMAC_MU_DBGSEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_MU_OPTION (Offset 0x167F) */
- #define BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT 0
- #define BIT_MASK_WMAC_MU_CPRD_TIMEOUT 0x1f
- #define BIT_WMAC_MU_CPRD_TIMEOUT(x) \
- (((x) & BIT_MASK_WMAC_MU_CPRD_TIMEOUT) \
- << BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT)
- #define BITS_WMAC_MU_CPRD_TIMEOUT \
- (BIT_MASK_WMAC_MU_CPRD_TIMEOUT << BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT)
- #define BIT_CLEAR_WMAC_MU_CPRD_TIMEOUT(x) ((x) & (~BITS_WMAC_MU_CPRD_TIMEOUT))
- #define BIT_GET_WMAC_MU_CPRD_TIMEOUT(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT) & \
- BIT_MASK_WMAC_MU_CPRD_TIMEOUT)
- #define BIT_SET_WMAC_MU_CPRD_TIMEOUT(x, v) \
- (BIT_CLEAR_WMAC_MU_CPRD_TIMEOUT(x) | BIT_WMAC_MU_CPRD_TIMEOUT(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_MU_BF_CTL (Offset 0x1680) */
- #define BIT_WMAC_INVLD_BFPRT_CHK BIT(15)
- #define BIT_WMAC_RETXBFRPTSEQ_UPD BIT(14)
- #define BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL 12
- #define BIT_MASK_WMAC_MU_BFRPTSEG_SEL 0x3
- #define BIT_WMAC_MU_BFRPTSEG_SEL(x) \
- (((x) & BIT_MASK_WMAC_MU_BFRPTSEG_SEL) \
- << BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL)
- #define BITS_WMAC_MU_BFRPTSEG_SEL \
- (BIT_MASK_WMAC_MU_BFRPTSEG_SEL << BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL)
- #define BIT_CLEAR_WMAC_MU_BFRPTSEG_SEL(x) ((x) & (~BITS_WMAC_MU_BFRPTSEG_SEL))
- #define BIT_GET_WMAC_MU_BFRPTSEG_SEL(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL) & \
- BIT_MASK_WMAC_MU_BFRPTSEG_SEL)
- #define BIT_SET_WMAC_MU_BFRPTSEG_SEL(x, v) \
- (BIT_CLEAR_WMAC_MU_BFRPTSEG_SEL(x) | BIT_WMAC_MU_BFRPTSEG_SEL(v))
- #define BIT_SHIFT_WMAC_MU_BF_MYAID 0
- #define BIT_MASK_WMAC_MU_BF_MYAID 0xfff
- #define BIT_WMAC_MU_BF_MYAID(x) \
- (((x) & BIT_MASK_WMAC_MU_BF_MYAID) << BIT_SHIFT_WMAC_MU_BF_MYAID)
- #define BITS_WMAC_MU_BF_MYAID \
- (BIT_MASK_WMAC_MU_BF_MYAID << BIT_SHIFT_WMAC_MU_BF_MYAID)
- #define BIT_CLEAR_WMAC_MU_BF_MYAID(x) ((x) & (~BITS_WMAC_MU_BF_MYAID))
- #define BIT_GET_WMAC_MU_BF_MYAID(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BF_MYAID) & BIT_MASK_WMAC_MU_BF_MYAID)
- #define BIT_SET_WMAC_MU_BF_MYAID(x, v) \
- (BIT_CLEAR_WMAC_MU_BF_MYAID(x) | BIT_WMAC_MU_BF_MYAID(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_MU_BFRPT_PARA (Offset 0x1682) */
- #define BIT_SHIFT_BFRPT_PARA_USERID_SEL_V1 13
- #define BIT_MASK_BFRPT_PARA_USERID_SEL_V1 0x7
- #define BIT_BFRPT_PARA_USERID_SEL_V1(x) \
- (((x) & BIT_MASK_BFRPT_PARA_USERID_SEL_V1) \
- << BIT_SHIFT_BFRPT_PARA_USERID_SEL_V1)
- #define BITS_BFRPT_PARA_USERID_SEL_V1 \
- (BIT_MASK_BFRPT_PARA_USERID_SEL_V1 \
- << BIT_SHIFT_BFRPT_PARA_USERID_SEL_V1)
- #define BIT_CLEAR_BFRPT_PARA_USERID_SEL_V1(x) \
- ((x) & (~BITS_BFRPT_PARA_USERID_SEL_V1))
- #define BIT_GET_BFRPT_PARA_USERID_SEL_V1(x) \
- (((x) >> BIT_SHIFT_BFRPT_PARA_USERID_SEL_V1) & \
- BIT_MASK_BFRPT_PARA_USERID_SEL_V1)
- #define BIT_SET_BFRPT_PARA_USERID_SEL_V1(x, v) \
- (BIT_CLEAR_BFRPT_PARA_USERID_SEL_V1(x) | \
- BIT_BFRPT_PARA_USERID_SEL_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8821C_SUPPORT)
- /* 2 REG_WMAC_MU_BFRPT_PARA (Offset 0x1682) */
- #define BIT_SHIFT_BFRPT_PARA_USERID_SEL 12
- #define BIT_MASK_BFRPT_PARA_USERID_SEL 0x7
- #define BIT_BFRPT_PARA_USERID_SEL(x) \
- (((x) & BIT_MASK_BFRPT_PARA_USERID_SEL) \
- << BIT_SHIFT_BFRPT_PARA_USERID_SEL)
- #define BITS_BFRPT_PARA_USERID_SEL \
- (BIT_MASK_BFRPT_PARA_USERID_SEL << BIT_SHIFT_BFRPT_PARA_USERID_SEL)
- #define BIT_CLEAR_BFRPT_PARA_USERID_SEL(x) ((x) & (~BITS_BFRPT_PARA_USERID_SEL))
- #define BIT_GET_BFRPT_PARA_USERID_SEL(x) \
- (((x) >> BIT_SHIFT_BFRPT_PARA_USERID_SEL) & \
- BIT_MASK_BFRPT_PARA_USERID_SEL)
- #define BIT_SET_BFRPT_PARA_USERID_SEL(x, v) \
- (BIT_CLEAR_BFRPT_PARA_USERID_SEL(x) | BIT_BFRPT_PARA_USERID_SEL(v))
- #endif
- #if (HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_MU_BFRPT_PARA (Offset 0x1682) */
- #define BIT_SHIFT_BIT_BFRPT_PARA_USERID_SEL 12
- #define BIT_MASK_BIT_BFRPT_PARA_USERID_SEL 0x7
- #define BIT_BIT_BFRPT_PARA_USERID_SEL(x) \
- (((x) & BIT_MASK_BIT_BFRPT_PARA_USERID_SEL) \
- << BIT_SHIFT_BIT_BFRPT_PARA_USERID_SEL)
- #define BITS_BIT_BFRPT_PARA_USERID_SEL \
- (BIT_MASK_BIT_BFRPT_PARA_USERID_SEL \
- << BIT_SHIFT_BIT_BFRPT_PARA_USERID_SEL)
- #define BIT_CLEAR_BIT_BFRPT_PARA_USERID_SEL(x) \
- ((x) & (~BITS_BIT_BFRPT_PARA_USERID_SEL))
- #define BIT_GET_BIT_BFRPT_PARA_USERID_SEL(x) \
- (((x) >> BIT_SHIFT_BIT_BFRPT_PARA_USERID_SEL) & \
- BIT_MASK_BIT_BFRPT_PARA_USERID_SEL)
- #define BIT_SET_BIT_BFRPT_PARA_USERID_SEL(x, v) \
- (BIT_CLEAR_BIT_BFRPT_PARA_USERID_SEL(x) | \
- BIT_BIT_BFRPT_PARA_USERID_SEL(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_MU_BFRPT_PARA (Offset 0x1682) */
- #define BIT_SHIFT_BFRPT_PARA 0
- #define BIT_MASK_BFRPT_PARA 0xfff
- #define BIT_BFRPT_PARA(x) (((x) & BIT_MASK_BFRPT_PARA) << BIT_SHIFT_BFRPT_PARA)
- #define BITS_BFRPT_PARA (BIT_MASK_BFRPT_PARA << BIT_SHIFT_BFRPT_PARA)
- #define BIT_CLEAR_BFRPT_PARA(x) ((x) & (~BITS_BFRPT_PARA))
- #define BIT_GET_BFRPT_PARA(x) \
- (((x) >> BIT_SHIFT_BFRPT_PARA) & BIT_MASK_BFRPT_PARA)
- #define BIT_SET_BFRPT_PARA(x, v) (BIT_CLEAR_BFRPT_PARA(x) | BIT_BFRPT_PARA(v))
- #endif
- #if (HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_MU_BFRPT_PARA (Offset 0x1682) */
- #define BIT_SHIFT_BFRPT_PARA_V1 0
- #define BIT_MASK_BFRPT_PARA_V1 0x1fff
- #define BIT_BFRPT_PARA_V1(x) \
- (((x) & BIT_MASK_BFRPT_PARA_V1) << BIT_SHIFT_BFRPT_PARA_V1)
- #define BITS_BFRPT_PARA_V1 (BIT_MASK_BFRPT_PARA_V1 << BIT_SHIFT_BFRPT_PARA_V1)
- #define BIT_CLEAR_BFRPT_PARA_V1(x) ((x) & (~BITS_BFRPT_PARA_V1))
- #define BIT_GET_BFRPT_PARA_V1(x) \
- (((x) >> BIT_SHIFT_BFRPT_PARA_V1) & BIT_MASK_BFRPT_PARA_V1)
- #define BIT_SET_BFRPT_PARA_V1(x, v) \
- (BIT_CLEAR_BFRPT_PARA_V1(x) | BIT_BFRPT_PARA_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE2 (Offset 0x1684) */
- #define BIT_STATUS_BFEE2 BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE2 (Offset 0x1684) */
- #define BIT_WMAC_MU_BFEE2_EN BIT(9)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE2 (Offset 0x1684) */
- #define BIT_WMAC_MU_BFEE2_USER_EN BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE2 (Offset 0x1684) */
- #define BIT_SHIFT_WMAC_MU_BFEE2_AID 0
- #define BIT_MASK_WMAC_MU_BFEE2_AID 0x1ff
- #define BIT_WMAC_MU_BFEE2_AID(x) \
- (((x) & BIT_MASK_WMAC_MU_BFEE2_AID) << BIT_SHIFT_WMAC_MU_BFEE2_AID)
- #define BITS_WMAC_MU_BFEE2_AID \
- (BIT_MASK_WMAC_MU_BFEE2_AID << BIT_SHIFT_WMAC_MU_BFEE2_AID)
- #define BIT_CLEAR_WMAC_MU_BFEE2_AID(x) ((x) & (~BITS_WMAC_MU_BFEE2_AID))
- #define BIT_GET_WMAC_MU_BFEE2_AID(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BFEE2_AID) & BIT_MASK_WMAC_MU_BFEE2_AID)
- #define BIT_SET_WMAC_MU_BFEE2_AID(x, v) \
- (BIT_CLEAR_WMAC_MU_BFEE2_AID(x) | BIT_WMAC_MU_BFEE2_AID(v))
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE3 (Offset 0x1686) */
- #define BIT_STATUS_BFEE3 BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE3 (Offset 0x1686) */
- #define BIT_WMAC_MU_BFEE3_EN BIT(9)
- #endif
- #if (HALMAC_8198F_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE3 (Offset 0x1686) */
- #define BIT_WMAC_MU_BFEE3_USER_EN BIT(9)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE3 (Offset 0x1686) */
- #define BIT_SHIFT_WMAC_MU_BFEE3_AID 0
- #define BIT_MASK_WMAC_MU_BFEE3_AID 0x1ff
- #define BIT_WMAC_MU_BFEE3_AID(x) \
- (((x) & BIT_MASK_WMAC_MU_BFEE3_AID) << BIT_SHIFT_WMAC_MU_BFEE3_AID)
- #define BITS_WMAC_MU_BFEE3_AID \
- (BIT_MASK_WMAC_MU_BFEE3_AID << BIT_SHIFT_WMAC_MU_BFEE3_AID)
- #define BIT_CLEAR_WMAC_MU_BFEE3_AID(x) ((x) & (~BITS_WMAC_MU_BFEE3_AID))
- #define BIT_GET_WMAC_MU_BFEE3_AID(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BFEE3_AID) & BIT_MASK_WMAC_MU_BFEE3_AID)
- #define BIT_SET_WMAC_MU_BFEE3_AID(x, v) \
- (BIT_CLEAR_WMAC_MU_BFEE3_AID(x) | BIT_WMAC_MU_BFEE3_AID(v))
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE4 (Offset 0x1688) */
- #define BIT_STATUS_BFEE4 BIT(10)
- #define BIT_WMAC_MU_BFEE4_EN BIT(9)
- #define BIT_SHIFT_WMAC_MU_BFEE4_AID 0
- #define BIT_MASK_WMAC_MU_BFEE4_AID 0x1ff
- #define BIT_WMAC_MU_BFEE4_AID(x) \
- (((x) & BIT_MASK_WMAC_MU_BFEE4_AID) << BIT_SHIFT_WMAC_MU_BFEE4_AID)
- #define BITS_WMAC_MU_BFEE4_AID \
- (BIT_MASK_WMAC_MU_BFEE4_AID << BIT_SHIFT_WMAC_MU_BFEE4_AID)
- #define BIT_CLEAR_WMAC_MU_BFEE4_AID(x) ((x) & (~BITS_WMAC_MU_BFEE4_AID))
- #define BIT_GET_WMAC_MU_BFEE4_AID(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BFEE4_AID) & BIT_MASK_WMAC_MU_BFEE4_AID)
- #define BIT_SET_WMAC_MU_BFEE4_AID(x, v) \
- (BIT_CLEAR_WMAC_MU_BFEE4_AID(x) | BIT_WMAC_MU_BFEE4_AID(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE5 (Offset 0x168A) */
- #define BIT_STATUS_BFEE5 BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE5 (Offset 0x168A) */
- #define BIT_BIT_STATUS_BFEE5 BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE5 (Offset 0x168A) */
- #define BIT_WMAC_MU_BFEE5_EN BIT(9)
- #define BIT_SHIFT_WMAC_MU_BFEE5_AID 0
- #define BIT_MASK_WMAC_MU_BFEE5_AID 0x1ff
- #define BIT_WMAC_MU_BFEE5_AID(x) \
- (((x) & BIT_MASK_WMAC_MU_BFEE5_AID) << BIT_SHIFT_WMAC_MU_BFEE5_AID)
- #define BITS_WMAC_MU_BFEE5_AID \
- (BIT_MASK_WMAC_MU_BFEE5_AID << BIT_SHIFT_WMAC_MU_BFEE5_AID)
- #define BIT_CLEAR_WMAC_MU_BFEE5_AID(x) ((x) & (~BITS_WMAC_MU_BFEE5_AID))
- #define BIT_GET_WMAC_MU_BFEE5_AID(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BFEE5_AID) & BIT_MASK_WMAC_MU_BFEE5_AID)
- #define BIT_SET_WMAC_MU_BFEE5_AID(x, v) \
- (BIT_CLEAR_WMAC_MU_BFEE5_AID(x) | BIT_WMAC_MU_BFEE5_AID(v))
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE6 (Offset 0x168C) */
- #define BIT_STATUS_BFEE6 BIT(10)
- #define BIT_WMAC_MU_BFEE6_EN BIT(9)
- #define BIT_SHIFT_WMAC_MU_BFEE6_AID 0
- #define BIT_MASK_WMAC_MU_BFEE6_AID 0x1ff
- #define BIT_WMAC_MU_BFEE6_AID(x) \
- (((x) & BIT_MASK_WMAC_MU_BFEE6_AID) << BIT_SHIFT_WMAC_MU_BFEE6_AID)
- #define BITS_WMAC_MU_BFEE6_AID \
- (BIT_MASK_WMAC_MU_BFEE6_AID << BIT_SHIFT_WMAC_MU_BFEE6_AID)
- #define BIT_CLEAR_WMAC_MU_BFEE6_AID(x) ((x) & (~BITS_WMAC_MU_BFEE6_AID))
- #define BIT_GET_WMAC_MU_BFEE6_AID(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BFEE6_AID) & BIT_MASK_WMAC_MU_BFEE6_AID)
- #define BIT_SET_WMAC_MU_BFEE6_AID(x, v) \
- (BIT_CLEAR_WMAC_MU_BFEE6_AID(x) | BIT_WMAC_MU_BFEE6_AID(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE7 (Offset 0x168E) */
- #define BIT_BIT_STATUS_BFEE4 BIT(10)
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE7 (Offset 0x168E) */
- #define BIT_STATUS_BFEE7 BIT(10)
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE7 (Offset 0x168E) */
- #define BIT_WMAC_MU_BFEE7_EN BIT(9)
- #define BIT_SHIFT_WMAC_MU_BFEE7_AID 0
- #define BIT_MASK_WMAC_MU_BFEE7_AID 0x1ff
- #define BIT_WMAC_MU_BFEE7_AID(x) \
- (((x) & BIT_MASK_WMAC_MU_BFEE7_AID) << BIT_SHIFT_WMAC_MU_BFEE7_AID)
- #define BITS_WMAC_MU_BFEE7_AID \
- (BIT_MASK_WMAC_MU_BFEE7_AID << BIT_SHIFT_WMAC_MU_BFEE7_AID)
- #define BIT_CLEAR_WMAC_MU_BFEE7_AID(x) ((x) & (~BITS_WMAC_MU_BFEE7_AID))
- #define BIT_GET_WMAC_MU_BFEE7_AID(x) \
- (((x) >> BIT_SHIFT_WMAC_MU_BFEE7_AID) & BIT_MASK_WMAC_MU_BFEE7_AID)
- #define BIT_SET_WMAC_MU_BFEE7_AID(x, v) \
- (BIT_CLEAR_WMAC_MU_BFEE7_AID(x) | BIT_WMAC_MU_BFEE7_AID(v))
- /* 2 REG_WMAC_BB_STOP_RX_COUNTER (Offset 0x1690) */
- #define BIT_RST_ALL_COUNTER BIT(31)
- #define BIT_SHIFT_ABORT_RX_VBON_COUNTER 16
- #define BIT_MASK_ABORT_RX_VBON_COUNTER 0xff
- #define BIT_ABORT_RX_VBON_COUNTER(x) \
- (((x) & BIT_MASK_ABORT_RX_VBON_COUNTER) \
- << BIT_SHIFT_ABORT_RX_VBON_COUNTER)
- #define BITS_ABORT_RX_VBON_COUNTER \
- (BIT_MASK_ABORT_RX_VBON_COUNTER << BIT_SHIFT_ABORT_RX_VBON_COUNTER)
- #define BIT_CLEAR_ABORT_RX_VBON_COUNTER(x) ((x) & (~BITS_ABORT_RX_VBON_COUNTER))
- #define BIT_GET_ABORT_RX_VBON_COUNTER(x) \
- (((x) >> BIT_SHIFT_ABORT_RX_VBON_COUNTER) & \
- BIT_MASK_ABORT_RX_VBON_COUNTER)
- #define BIT_SET_ABORT_RX_VBON_COUNTER(x, v) \
- (BIT_CLEAR_ABORT_RX_VBON_COUNTER(x) | BIT_ABORT_RX_VBON_COUNTER(v))
- #define BIT_SHIFT_ABORT_RX_RDRDY_COUNTER 8
- #define BIT_MASK_ABORT_RX_RDRDY_COUNTER 0xff
- #define BIT_ABORT_RX_RDRDY_COUNTER(x) \
- (((x) & BIT_MASK_ABORT_RX_RDRDY_COUNTER) \
- << BIT_SHIFT_ABORT_RX_RDRDY_COUNTER)
- #define BITS_ABORT_RX_RDRDY_COUNTER \
- (BIT_MASK_ABORT_RX_RDRDY_COUNTER << BIT_SHIFT_ABORT_RX_RDRDY_COUNTER)
- #define BIT_CLEAR_ABORT_RX_RDRDY_COUNTER(x) \
- ((x) & (~BITS_ABORT_RX_RDRDY_COUNTER))
- #define BIT_GET_ABORT_RX_RDRDY_COUNTER(x) \
- (((x) >> BIT_SHIFT_ABORT_RX_RDRDY_COUNTER) & \
- BIT_MASK_ABORT_RX_RDRDY_COUNTER)
- #define BIT_SET_ABORT_RX_RDRDY_COUNTER(x, v) \
- (BIT_CLEAR_ABORT_RX_RDRDY_COUNTER(x) | BIT_ABORT_RX_RDRDY_COUNTER(v))
- #define BIT_SHIFT_VBON_EARLY_FALLING_COUNTER 0
- #define BIT_MASK_VBON_EARLY_FALLING_COUNTER 0xff
- #define BIT_VBON_EARLY_FALLING_COUNTER(x) \
- (((x) & BIT_MASK_VBON_EARLY_FALLING_COUNTER) \
- << BIT_SHIFT_VBON_EARLY_FALLING_COUNTER)
- #define BITS_VBON_EARLY_FALLING_COUNTER \
- (BIT_MASK_VBON_EARLY_FALLING_COUNTER \
- << BIT_SHIFT_VBON_EARLY_FALLING_COUNTER)
- #define BIT_CLEAR_VBON_EARLY_FALLING_COUNTER(x) \
- ((x) & (~BITS_VBON_EARLY_FALLING_COUNTER))
- #define BIT_GET_VBON_EARLY_FALLING_COUNTER(x) \
- (((x) >> BIT_SHIFT_VBON_EARLY_FALLING_COUNTER) & \
- BIT_MASK_VBON_EARLY_FALLING_COUNTER)
- #define BIT_SET_VBON_EARLY_FALLING_COUNTER(x, v) \
- (BIT_CLEAR_VBON_EARLY_FALLING_COUNTER(x) | \
- BIT_VBON_EARLY_FALLING_COUNTER(v))
- /* 2 REG_WMAC_PLCP_MONITOR (Offset 0x1694) */
- #define BIT_WMAC_PLCP_TRX_SEL BIT(31)
- #define BIT_SHIFT_WMAC_PLCP_RDSIG_SEL 28
- #define BIT_MASK_WMAC_PLCP_RDSIG_SEL 0x7
- #define BIT_WMAC_PLCP_RDSIG_SEL(x) \
- (((x) & BIT_MASK_WMAC_PLCP_RDSIG_SEL) << BIT_SHIFT_WMAC_PLCP_RDSIG_SEL)
- #define BITS_WMAC_PLCP_RDSIG_SEL \
- (BIT_MASK_WMAC_PLCP_RDSIG_SEL << BIT_SHIFT_WMAC_PLCP_RDSIG_SEL)
- #define BIT_CLEAR_WMAC_PLCP_RDSIG_SEL(x) ((x) & (~BITS_WMAC_PLCP_RDSIG_SEL))
- #define BIT_GET_WMAC_PLCP_RDSIG_SEL(x) \
- (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG_SEL) & BIT_MASK_WMAC_PLCP_RDSIG_SEL)
- #define BIT_SET_WMAC_PLCP_RDSIG_SEL(x, v) \
- (BIT_CLEAR_WMAC_PLCP_RDSIG_SEL(x) | BIT_WMAC_PLCP_RDSIG_SEL(v))
- #define BIT_SHIFT_WMAC_RATE_IDX 24
- #define BIT_MASK_WMAC_RATE_IDX 0xf
- #define BIT_WMAC_RATE_IDX(x) \
- (((x) & BIT_MASK_WMAC_RATE_IDX) << BIT_SHIFT_WMAC_RATE_IDX)
- #define BITS_WMAC_RATE_IDX (BIT_MASK_WMAC_RATE_IDX << BIT_SHIFT_WMAC_RATE_IDX)
- #define BIT_CLEAR_WMAC_RATE_IDX(x) ((x) & (~BITS_WMAC_RATE_IDX))
- #define BIT_GET_WMAC_RATE_IDX(x) \
- (((x) >> BIT_SHIFT_WMAC_RATE_IDX) & BIT_MASK_WMAC_RATE_IDX)
- #define BIT_SET_WMAC_RATE_IDX(x, v) \
- (BIT_CLEAR_WMAC_RATE_IDX(x) | BIT_WMAC_RATE_IDX(v))
- #define BIT_SHIFT_WMAC_PLCP_RDSIG 0
- #define BIT_MASK_WMAC_PLCP_RDSIG 0xffffff
- #define BIT_WMAC_PLCP_RDSIG(x) \
- (((x) & BIT_MASK_WMAC_PLCP_RDSIG) << BIT_SHIFT_WMAC_PLCP_RDSIG)
- #define BITS_WMAC_PLCP_RDSIG \
- (BIT_MASK_WMAC_PLCP_RDSIG << BIT_SHIFT_WMAC_PLCP_RDSIG)
- #define BIT_CLEAR_WMAC_PLCP_RDSIG(x) ((x) & (~BITS_WMAC_PLCP_RDSIG))
- #define BIT_GET_WMAC_PLCP_RDSIG(x) \
- (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG) & BIT_MASK_WMAC_PLCP_RDSIG)
- #define BIT_SET_WMAC_PLCP_RDSIG(x, v) \
- (BIT_CLEAR_WMAC_PLCP_RDSIG(x) | BIT_WMAC_PLCP_RDSIG(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_PLCP_MONITOR_MUTX (Offset 0x1698) */
- #define BIT_WMAC_MUTX_IDX BIT(24)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_WMAC_DEBUG_PORT (Offset 0x1698) */
- #define BIT_SHIFT_WMAC_DEBUG_PORT 0
- #define BIT_MASK_WMAC_DEBUG_PORT 0xffffffffL
- #define BIT_WMAC_DEBUG_PORT(x) \
- (((x) & BIT_MASK_WMAC_DEBUG_PORT) << BIT_SHIFT_WMAC_DEBUG_PORT)
- #define BITS_WMAC_DEBUG_PORT \
- (BIT_MASK_WMAC_DEBUG_PORT << BIT_SHIFT_WMAC_DEBUG_PORT)
- #define BIT_CLEAR_WMAC_DEBUG_PORT(x) ((x) & (~BITS_WMAC_DEBUG_PORT))
- #define BIT_GET_WMAC_DEBUG_PORT(x) \
- (((x) >> BIT_SHIFT_WMAC_DEBUG_PORT) & BIT_MASK_WMAC_DEBUG_PORT)
- #define BIT_SET_WMAC_DEBUG_PORT(x, v) \
- (BIT_CLEAR_WMAC_DEBUG_PORT(x) | BIT_WMAC_DEBUG_PORT(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WMAC_CSIDMA_CFG (Offset 0x169C) */
- #define BIT_SHIFT_CSI_SEG_SIZE 16
- #define BIT_MASK_CSI_SEG_SIZE 0xfff
- #define BIT_CSI_SEG_SIZE(x) \
- (((x) & BIT_MASK_CSI_SEG_SIZE) << BIT_SHIFT_CSI_SEG_SIZE)
- #define BITS_CSI_SEG_SIZE (BIT_MASK_CSI_SEG_SIZE << BIT_SHIFT_CSI_SEG_SIZE)
- #define BIT_CLEAR_CSI_SEG_SIZE(x) ((x) & (~BITS_CSI_SEG_SIZE))
- #define BIT_GET_CSI_SEG_SIZE(x) \
- (((x) >> BIT_SHIFT_CSI_SEG_SIZE) & BIT_MASK_CSI_SEG_SIZE)
- #define BIT_SET_CSI_SEG_SIZE(x, v) \
- (BIT_CLEAR_CSI_SEG_SIZE(x) | BIT_CSI_SEG_SIZE(v))
- #define BIT_SHIFT_CSI_START_PAGE 0
- #define BIT_MASK_CSI_START_PAGE 0xfff
- #define BIT_CSI_START_PAGE(x) \
- (((x) & BIT_MASK_CSI_START_PAGE) << BIT_SHIFT_CSI_START_PAGE)
- #define BITS_CSI_START_PAGE \
- (BIT_MASK_CSI_START_PAGE << BIT_SHIFT_CSI_START_PAGE)
- #define BIT_CLEAR_CSI_START_PAGE(x) ((x) & (~BITS_CSI_START_PAGE))
- #define BIT_GET_CSI_START_PAGE(x) \
- (((x) >> BIT_SHIFT_CSI_START_PAGE) & BIT_MASK_CSI_START_PAGE)
- #define BIT_SET_CSI_START_PAGE(x, v) \
- (BIT_CLEAR_CSI_START_PAGE(x) | BIT_CSI_START_PAGE(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_0 (Offset 0x16A0) */
- #define BIT_SHIFT_TA0 0
- #define BIT_MASK_TA0 0xffffffffffffL
- #define BIT_TA0(x) (((x) & BIT_MASK_TA0) << BIT_SHIFT_TA0)
- #define BITS_TA0 (BIT_MASK_TA0 << BIT_SHIFT_TA0)
- #define BIT_CLEAR_TA0(x) ((x) & (~BITS_TA0))
- #define BIT_GET_TA0(x) (((x) >> BIT_SHIFT_TA0) & BIT_MASK_TA0)
- #define BIT_SET_TA0(x, v) (BIT_CLEAR_TA0(x) | BIT_TA0(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_0 (Offset 0x16A0) */
- #define BIT_SHIFT_TA0_V1 0
- #define BIT_MASK_TA0_V1 0xffffffffL
- #define BIT_TA0_V1(x) (((x) & BIT_MASK_TA0_V1) << BIT_SHIFT_TA0_V1)
- #define BITS_TA0_V1 (BIT_MASK_TA0_V1 << BIT_SHIFT_TA0_V1)
- #define BIT_CLEAR_TA0_V1(x) ((x) & (~BITS_TA0_V1))
- #define BIT_GET_TA0_V1(x) (((x) >> BIT_SHIFT_TA0_V1) & BIT_MASK_TA0_V1)
- #define BIT_SET_TA0_V1(x, v) (BIT_CLEAR_TA0_V1(x) | BIT_TA0_V1(v))
- /* 2 REG_TRANSMIT_ADDRSS_0_H (Offset 0x16A4) */
- #define BIT_SHIFT_TA0_H_V1 0
- #define BIT_MASK_TA0_H_V1 0xffff
- #define BIT_TA0_H_V1(x) (((x) & BIT_MASK_TA0_H_V1) << BIT_SHIFT_TA0_H_V1)
- #define BITS_TA0_H_V1 (BIT_MASK_TA0_H_V1 << BIT_SHIFT_TA0_H_V1)
- #define BIT_CLEAR_TA0_H_V1(x) ((x) & (~BITS_TA0_H_V1))
- #define BIT_GET_TA0_H_V1(x) (((x) >> BIT_SHIFT_TA0_H_V1) & BIT_MASK_TA0_H_V1)
- #define BIT_SET_TA0_H_V1(x, v) (BIT_CLEAR_TA0_H_V1(x) | BIT_TA0_H_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_1 (Offset 0x16A8) */
- #define BIT_SHIFT_TA1 0
- #define BIT_MASK_TA1 0xffffffffffffL
- #define BIT_TA1(x) (((x) & BIT_MASK_TA1) << BIT_SHIFT_TA1)
- #define BITS_TA1 (BIT_MASK_TA1 << BIT_SHIFT_TA1)
- #define BIT_CLEAR_TA1(x) ((x) & (~BITS_TA1))
- #define BIT_GET_TA1(x) (((x) >> BIT_SHIFT_TA1) & BIT_MASK_TA1)
- #define BIT_SET_TA1(x, v) (BIT_CLEAR_TA1(x) | BIT_TA1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_1 (Offset 0x16A8) */
- #define BIT_SHIFT_TA1_V1 0
- #define BIT_MASK_TA1_V1 0xffffffffL
- #define BIT_TA1_V1(x) (((x) & BIT_MASK_TA1_V1) << BIT_SHIFT_TA1_V1)
- #define BITS_TA1_V1 (BIT_MASK_TA1_V1 << BIT_SHIFT_TA1_V1)
- #define BIT_CLEAR_TA1_V1(x) ((x) & (~BITS_TA1_V1))
- #define BIT_GET_TA1_V1(x) (((x) >> BIT_SHIFT_TA1_V1) & BIT_MASK_TA1_V1)
- #define BIT_SET_TA1_V1(x, v) (BIT_CLEAR_TA1_V1(x) | BIT_TA1_V1(v))
- /* 2 REG_TRANSMIT_ADDRSS_1_H (Offset 0x16AC) */
- #define BIT_SHIFT_TA1_H_V1 0
- #define BIT_MASK_TA1_H_V1 0xffff
- #define BIT_TA1_H_V1(x) (((x) & BIT_MASK_TA1_H_V1) << BIT_SHIFT_TA1_H_V1)
- #define BITS_TA1_H_V1 (BIT_MASK_TA1_H_V1 << BIT_SHIFT_TA1_H_V1)
- #define BIT_CLEAR_TA1_H_V1(x) ((x) & (~BITS_TA1_H_V1))
- #define BIT_GET_TA1_H_V1(x) (((x) >> BIT_SHIFT_TA1_H_V1) & BIT_MASK_TA1_H_V1)
- #define BIT_SET_TA1_H_V1(x, v) (BIT_CLEAR_TA1_H_V1(x) | BIT_TA1_H_V1(v))
- #define BIT_SHIFT_TA2_V1 0
- #define BIT_MASK_TA2_V1 0xffffffffL
- #define BIT_TA2_V1(x) (((x) & BIT_MASK_TA2_V1) << BIT_SHIFT_TA2_V1)
- #define BITS_TA2_V1 (BIT_MASK_TA2_V1 << BIT_SHIFT_TA2_V1)
- #define BIT_CLEAR_TA2_V1(x) ((x) & (~BITS_TA2_V1))
- #define BIT_GET_TA2_V1(x) (((x) >> BIT_SHIFT_TA2_V1) & BIT_MASK_TA2_V1)
- #define BIT_SET_TA2_V1(x, v) (BIT_CLEAR_TA2_V1(x) | BIT_TA2_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_2 (Offset 0x16B0) */
- #define BIT_SHIFT_TA2 0
- #define BIT_MASK_TA2 0xffffffffffffL
- #define BIT_TA2(x) (((x) & BIT_MASK_TA2) << BIT_SHIFT_TA2)
- #define BITS_TA2 (BIT_MASK_TA2 << BIT_SHIFT_TA2)
- #define BIT_CLEAR_TA2(x) ((x) & (~BITS_TA2))
- #define BIT_GET_TA2(x) (((x) >> BIT_SHIFT_TA2) & BIT_MASK_TA2)
- #define BIT_SET_TA2(x, v) (BIT_CLEAR_TA2(x) | BIT_TA2(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_2_H (Offset 0x16B4) */
- #define BIT_SHIFT_TA2_H_V1 0
- #define BIT_MASK_TA2_H_V1 0xffff
- #define BIT_TA2_H_V1(x) (((x) & BIT_MASK_TA2_H_V1) << BIT_SHIFT_TA2_H_V1)
- #define BITS_TA2_H_V1 (BIT_MASK_TA2_H_V1 << BIT_SHIFT_TA2_H_V1)
- #define BIT_CLEAR_TA2_H_V1(x) ((x) & (~BITS_TA2_H_V1))
- #define BIT_GET_TA2_H_V1(x) (((x) >> BIT_SHIFT_TA2_H_V1) & BIT_MASK_TA2_H_V1)
- #define BIT_SET_TA2_H_V1(x, v) (BIT_CLEAR_TA2_H_V1(x) | BIT_TA2_H_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_3 (Offset 0x16B8) */
- #define BIT_SHIFT_TA3 0
- #define BIT_MASK_TA3 0xffffffffffffL
- #define BIT_TA3(x) (((x) & BIT_MASK_TA3) << BIT_SHIFT_TA3)
- #define BITS_TA3 (BIT_MASK_TA3 << BIT_SHIFT_TA3)
- #define BIT_CLEAR_TA3(x) ((x) & (~BITS_TA3))
- #define BIT_GET_TA3(x) (((x) >> BIT_SHIFT_TA3) & BIT_MASK_TA3)
- #define BIT_SET_TA3(x, v) (BIT_CLEAR_TA3(x) | BIT_TA3(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_3_H (Offset 0x16BC) */
- #define BIT_SHIFT_TA3_H_V1 0
- #define BIT_MASK_TA3_H_V1 0xffff
- #define BIT_TA3_H_V1(x) (((x) & BIT_MASK_TA3_H_V1) << BIT_SHIFT_TA3_H_V1)
- #define BITS_TA3_H_V1 (BIT_MASK_TA3_H_V1 << BIT_SHIFT_TA3_H_V1)
- #define BIT_CLEAR_TA3_H_V1(x) ((x) & (~BITS_TA3_H_V1))
- #define BIT_GET_TA3_H_V1(x) (((x) >> BIT_SHIFT_TA3_H_V1) & BIT_MASK_TA3_H_V1)
- #define BIT_SET_TA3_H_V1(x, v) (BIT_CLEAR_TA3_H_V1(x) | BIT_TA3_H_V1(v))
- #endif
- #if (HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8822B_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_4 (Offset 0x16C0) */
- #define BIT_R_WMAC_RX_SYNCFIFO_SYNC BIT(55)
- #define BIT_R_WMAC_RXRST_DLY BIT(54)
- #define BIT_R_WMAC_SRCH_TXRPT_REF_DROP BIT(53)
- #define BIT_R_WMAC_SRCH_TXRPT_UA1 BIT(52)
- #define BIT_SHIFT_TA4 0
- #define BIT_MASK_TA4 0xffffffffffffL
- #define BIT_TA4(x) (((x) & BIT_MASK_TA4) << BIT_SHIFT_TA4)
- #define BITS_TA4 (BIT_MASK_TA4 << BIT_SHIFT_TA4)
- #define BIT_CLEAR_TA4(x) ((x) & (~BITS_TA4))
- #define BIT_GET_TA4(x) (((x) >> BIT_SHIFT_TA4) & BIT_MASK_TA4)
- #define BIT_SET_TA4(x, v) (BIT_CLEAR_TA4(x) | BIT_TA4(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_TRANSMIT_ADDRSS_4 (Offset 0x16C0) */
- #define BIT_SHIFT_TA4_V1 0
- #define BIT_MASK_TA4_V1 0xffffffffL
- #define BIT_TA4_V1(x) (((x) & BIT_MASK_TA4_V1) << BIT_SHIFT_TA4_V1)
- #define BITS_TA4_V1 (BIT_MASK_TA4_V1 << BIT_SHIFT_TA4_V1)
- #define BIT_CLEAR_TA4_V1(x) ((x) & (~BITS_TA4_V1))
- #define BIT_GET_TA4_V1(x) (((x) >> BIT_SHIFT_TA4_V1) & BIT_MASK_TA4_V1)
- #define BIT_SET_TA4_V1(x, v) (BIT_CLEAR_TA4_V1(x) | BIT_TA4_V1(v))
- /* 2 REG_TRANSMIT_ADDRSS_4_H (Offset 0x16C4) */
- #define BIT_SHIFT_TA4_H_V1 0
- #define BIT_MASK_TA4_H_V1 0xffff
- #define BIT_TA4_H_V1(x) (((x) & BIT_MASK_TA4_H_V1) << BIT_SHIFT_TA4_H_V1)
- #define BITS_TA4_H_V1 (BIT_MASK_TA4_H_V1 << BIT_SHIFT_TA4_H_V1)
- #define BIT_CLEAR_TA4_H_V1(x) ((x) & (~BITS_TA4_H_V1))
- #define BIT_GET_TA4_H_V1(x) (((x) >> BIT_SHIFT_TA4_H_V1) & BIT_MASK_TA4_H_V1)
- #define BIT_SET_TA4_H_V1(x, v) (BIT_CLEAR_TA4_H_V1(x) | BIT_TA4_H_V1(v))
- #endif
- #if (HALMAC_8812F_SUPPORT)
- /* 2 REG_SND_AID12 (Offset 0x16D0) */
- #define BIT_SHIFT_USERID_SEL 12
- #define BIT_MASK_USERID_SEL 0x7
- #define BIT_USERID_SEL(x) (((x) & BIT_MASK_USERID_SEL) << BIT_SHIFT_USERID_SEL)
- #define BITS_USERID_SEL (BIT_MASK_USERID_SEL << BIT_SHIFT_USERID_SEL)
- #define BIT_CLEAR_USERID_SEL(x) ((x) & (~BITS_USERID_SEL))
- #define BIT_GET_USERID_SEL(x) \
- (((x) >> BIT_SHIFT_USERID_SEL) & BIT_MASK_USERID_SEL)
- #define BIT_SET_USERID_SEL(x, v) (BIT_CLEAR_USERID_SEL(x) | BIT_USERID_SEL(v))
- #define BIT_SHIFT_USERID_AID12 0
- #define BIT_MASK_USERID_AID12 0xfff
- #define BIT_USERID_AID12(x) \
- (((x) & BIT_MASK_USERID_AID12) << BIT_SHIFT_USERID_AID12)
- #define BITS_USERID_AID12 (BIT_MASK_USERID_AID12 << BIT_SHIFT_USERID_AID12)
- #define BIT_CLEAR_USERID_AID12(x) ((x) & (~BITS_USERID_AID12))
- #define BIT_GET_USERID_AID12(x) \
- (((x) >> BIT_SHIFT_USERID_AID12) & BIT_MASK_USERID_AID12)
- #define BIT_SET_USERID_AID12(x, v) \
- (BIT_CLEAR_USERID_AID12(x) | BIT_USERID_AID12(v))
- /* 2 REG_SND_PKT_INFO (Offset 0x16D2) */
- #define BIT_SND_FROM_DS BIT(7)
- #define BIT_SND_TO_DS BIT(6)
- #define BIT_SHIFT_SND_TOKEN 0
- #define BIT_MASK_SND_TOKEN 0x3f
- #define BIT_SND_TOKEN(x) (((x) & BIT_MASK_SND_TOKEN) << BIT_SHIFT_SND_TOKEN)
- #define BITS_SND_TOKEN (BIT_MASK_SND_TOKEN << BIT_SHIFT_SND_TOKEN)
- #define BIT_CLEAR_SND_TOKEN(x) ((x) & (~BITS_SND_TOKEN))
- #define BIT_GET_SND_TOKEN(x) (((x) >> BIT_SHIFT_SND_TOKEN) & BIT_MASK_SND_TOKEN)
- #define BIT_SET_SND_TOKEN(x, v) (BIT_CLEAR_SND_TOKEN(x) | BIT_SND_TOKEN(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8821C_SUPPORT || \
- HALMAC_8822B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 (Offset 0x1700) */
- #define BIT_LTECOEX_ACCESS_START_V1 BIT(31)
- #define BIT_LTECOEX_WRITE_MODE_V1 BIT(30)
- #define BIT_LTECOEX_READY_BIT_V1 BIT(29)
- #define BIT_SHIFT_WRITE_BYTE_EN_V1 16
- #define BIT_MASK_WRITE_BYTE_EN_V1 0xf
- #define BIT_WRITE_BYTE_EN_V1(x) \
- (((x) & BIT_MASK_WRITE_BYTE_EN_V1) << BIT_SHIFT_WRITE_BYTE_EN_V1)
- #define BITS_WRITE_BYTE_EN_V1 \
- (BIT_MASK_WRITE_BYTE_EN_V1 << BIT_SHIFT_WRITE_BYTE_EN_V1)
- #define BIT_CLEAR_WRITE_BYTE_EN_V1(x) ((x) & (~BITS_WRITE_BYTE_EN_V1))
- #define BIT_GET_WRITE_BYTE_EN_V1(x) \
- (((x) >> BIT_SHIFT_WRITE_BYTE_EN_V1) & BIT_MASK_WRITE_BYTE_EN_V1)
- #define BIT_SET_WRITE_BYTE_EN_V1(x, v) \
- (BIT_CLEAR_WRITE_BYTE_EN_V1(x) | BIT_WRITE_BYTE_EN_V1(v))
- #define BIT_SHIFT_LTECOEX_REG_ADDR_V1 0
- #define BIT_MASK_LTECOEX_REG_ADDR_V1 0xffff
- #define BIT_LTECOEX_REG_ADDR_V1(x) \
- (((x) & BIT_MASK_LTECOEX_REG_ADDR_V1) << BIT_SHIFT_LTECOEX_REG_ADDR_V1)
- #define BITS_LTECOEX_REG_ADDR_V1 \
- (BIT_MASK_LTECOEX_REG_ADDR_V1 << BIT_SHIFT_LTECOEX_REG_ADDR_V1)
- #define BIT_CLEAR_LTECOEX_REG_ADDR_V1(x) ((x) & (~BITS_LTECOEX_REG_ADDR_V1))
- #define BIT_GET_LTECOEX_REG_ADDR_V1(x) \
- (((x) >> BIT_SHIFT_LTECOEX_REG_ADDR_V1) & BIT_MASK_LTECOEX_REG_ADDR_V1)
- #define BIT_SET_LTECOEX_REG_ADDR_V1(x, v) \
- (BIT_CLEAR_LTECOEX_REG_ADDR_V1(x) | BIT_LTECOEX_REG_ADDR_V1(v))
- /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 (Offset 0x1704) */
- #define BIT_SHIFT_LTECOEX_W_DATA_V1 0
- #define BIT_MASK_LTECOEX_W_DATA_V1 0xffffffffL
- #define BIT_LTECOEX_W_DATA_V1(x) \
- (((x) & BIT_MASK_LTECOEX_W_DATA_V1) << BIT_SHIFT_LTECOEX_W_DATA_V1)
- #define BITS_LTECOEX_W_DATA_V1 \
- (BIT_MASK_LTECOEX_W_DATA_V1 << BIT_SHIFT_LTECOEX_W_DATA_V1)
- #define BIT_CLEAR_LTECOEX_W_DATA_V1(x) ((x) & (~BITS_LTECOEX_W_DATA_V1))
- #define BIT_GET_LTECOEX_W_DATA_V1(x) \
- (((x) >> BIT_SHIFT_LTECOEX_W_DATA_V1) & BIT_MASK_LTECOEX_W_DATA_V1)
- #define BIT_SET_LTECOEX_W_DATA_V1(x, v) \
- (BIT_CLEAR_LTECOEX_W_DATA_V1(x) | BIT_LTECOEX_W_DATA_V1(v))
- /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 (Offset 0x1708) */
- #define BIT_SHIFT_LTECOEX_R_DATA_V1 0
- #define BIT_MASK_LTECOEX_R_DATA_V1 0xffffffffL
- #define BIT_LTECOEX_R_DATA_V1(x) \
- (((x) & BIT_MASK_LTECOEX_R_DATA_V1) << BIT_SHIFT_LTECOEX_R_DATA_V1)
- #define BITS_LTECOEX_R_DATA_V1 \
- (BIT_MASK_LTECOEX_R_DATA_V1 << BIT_SHIFT_LTECOEX_R_DATA_V1)
- #define BIT_CLEAR_LTECOEX_R_DATA_V1(x) ((x) & (~BITS_LTECOEX_R_DATA_V1))
- #define BIT_GET_LTECOEX_R_DATA_V1(x) \
- (((x) >> BIT_SHIFT_LTECOEX_R_DATA_V1) & BIT_MASK_LTECOEX_R_DATA_V1)
- #define BIT_SET_LTECOEX_R_DATA_V1(x, v) \
- (BIT_CLEAR_LTECOEX_R_DATA_V1(x) | BIT_LTECOEX_R_DATA_V1(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_DMA_RQPN_INFO_0 (Offset 0x2200) */
- #define BIT_SHIFT_CH0_AVAL_PG 16
- #define BIT_MASK_CH0_AVAL_PG 0xfff
- #define BIT_CH0_AVAL_PG(x) \
- (((x) & BIT_MASK_CH0_AVAL_PG) << BIT_SHIFT_CH0_AVAL_PG)
- #define BITS_CH0_AVAL_PG (BIT_MASK_CH0_AVAL_PG << BIT_SHIFT_CH0_AVAL_PG)
- #define BIT_CLEAR_CH0_AVAL_PG(x) ((x) & (~BITS_CH0_AVAL_PG))
- #define BIT_GET_CH0_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH0_AVAL_PG) & BIT_MASK_CH0_AVAL_PG)
- #define BIT_SET_CH0_AVAL_PG(x, v) \
- (BIT_CLEAR_CH0_AVAL_PG(x) | BIT_CH0_AVAL_PG(v))
- #define BIT_SHIFT_CH0_RSVD_PG 0
- #define BIT_MASK_CH0_RSVD_PG 0xfff
- #define BIT_CH0_RSVD_PG(x) \
- (((x) & BIT_MASK_CH0_RSVD_PG) << BIT_SHIFT_CH0_RSVD_PG)
- #define BITS_CH0_RSVD_PG (BIT_MASK_CH0_RSVD_PG << BIT_SHIFT_CH0_RSVD_PG)
- #define BIT_CLEAR_CH0_RSVD_PG(x) ((x) & (~BITS_CH0_RSVD_PG))
- #define BIT_GET_CH0_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH0_RSVD_PG) & BIT_MASK_CH0_RSVD_PG)
- #define BIT_SET_CH0_RSVD_PG(x, v) \
- (BIT_CLEAR_CH0_RSVD_PG(x) | BIT_CH0_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_1 (Offset 0x2204) */
- #define BIT_SHIFT_CH1_AVAL_PG 16
- #define BIT_MASK_CH1_AVAL_PG 0xfff
- #define BIT_CH1_AVAL_PG(x) \
- (((x) & BIT_MASK_CH1_AVAL_PG) << BIT_SHIFT_CH1_AVAL_PG)
- #define BITS_CH1_AVAL_PG (BIT_MASK_CH1_AVAL_PG << BIT_SHIFT_CH1_AVAL_PG)
- #define BIT_CLEAR_CH1_AVAL_PG(x) ((x) & (~BITS_CH1_AVAL_PG))
- #define BIT_GET_CH1_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH1_AVAL_PG) & BIT_MASK_CH1_AVAL_PG)
- #define BIT_SET_CH1_AVAL_PG(x, v) \
- (BIT_CLEAR_CH1_AVAL_PG(x) | BIT_CH1_AVAL_PG(v))
- #define BIT_SHIFT_CH1_RSVD_PG 0
- #define BIT_MASK_CH1_RSVD_PG 0xfff
- #define BIT_CH1_RSVD_PG(x) \
- (((x) & BIT_MASK_CH1_RSVD_PG) << BIT_SHIFT_CH1_RSVD_PG)
- #define BITS_CH1_RSVD_PG (BIT_MASK_CH1_RSVD_PG << BIT_SHIFT_CH1_RSVD_PG)
- #define BIT_CLEAR_CH1_RSVD_PG(x) ((x) & (~BITS_CH1_RSVD_PG))
- #define BIT_GET_CH1_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH1_RSVD_PG) & BIT_MASK_CH1_RSVD_PG)
- #define BIT_SET_CH1_RSVD_PG(x, v) \
- (BIT_CLEAR_CH1_RSVD_PG(x) | BIT_CH1_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_2 (Offset 0x2208) */
- #define BIT_SHIFT_CH2_AVAL_PG 16
- #define BIT_MASK_CH2_AVAL_PG 0xfff
- #define BIT_CH2_AVAL_PG(x) \
- (((x) & BIT_MASK_CH2_AVAL_PG) << BIT_SHIFT_CH2_AVAL_PG)
- #define BITS_CH2_AVAL_PG (BIT_MASK_CH2_AVAL_PG << BIT_SHIFT_CH2_AVAL_PG)
- #define BIT_CLEAR_CH2_AVAL_PG(x) ((x) & (~BITS_CH2_AVAL_PG))
- #define BIT_GET_CH2_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH2_AVAL_PG) & BIT_MASK_CH2_AVAL_PG)
- #define BIT_SET_CH2_AVAL_PG(x, v) \
- (BIT_CLEAR_CH2_AVAL_PG(x) | BIT_CH2_AVAL_PG(v))
- #define BIT_SHIFT_CH2_RSVD_PG 0
- #define BIT_MASK_CH2_RSVD_PG 0xfff
- #define BIT_CH2_RSVD_PG(x) \
- (((x) & BIT_MASK_CH2_RSVD_PG) << BIT_SHIFT_CH2_RSVD_PG)
- #define BITS_CH2_RSVD_PG (BIT_MASK_CH2_RSVD_PG << BIT_SHIFT_CH2_RSVD_PG)
- #define BIT_CLEAR_CH2_RSVD_PG(x) ((x) & (~BITS_CH2_RSVD_PG))
- #define BIT_GET_CH2_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH2_RSVD_PG) & BIT_MASK_CH2_RSVD_PG)
- #define BIT_SET_CH2_RSVD_PG(x, v) \
- (BIT_CLEAR_CH2_RSVD_PG(x) | BIT_CH2_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_3 (Offset 0x220C) */
- #define BIT_SHIFT_CH3_AVAL_PG 16
- #define BIT_MASK_CH3_AVAL_PG 0xfff
- #define BIT_CH3_AVAL_PG(x) \
- (((x) & BIT_MASK_CH3_AVAL_PG) << BIT_SHIFT_CH3_AVAL_PG)
- #define BITS_CH3_AVAL_PG (BIT_MASK_CH3_AVAL_PG << BIT_SHIFT_CH3_AVAL_PG)
- #define BIT_CLEAR_CH3_AVAL_PG(x) ((x) & (~BITS_CH3_AVAL_PG))
- #define BIT_GET_CH3_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH3_AVAL_PG) & BIT_MASK_CH3_AVAL_PG)
- #define BIT_SET_CH3_AVAL_PG(x, v) \
- (BIT_CLEAR_CH3_AVAL_PG(x) | BIT_CH3_AVAL_PG(v))
- #define BIT_SHIFT_CH3_RSVD_PG 0
- #define BIT_MASK_CH3_RSVD_PG 0xfff
- #define BIT_CH3_RSVD_PG(x) \
- (((x) & BIT_MASK_CH3_RSVD_PG) << BIT_SHIFT_CH3_RSVD_PG)
- #define BITS_CH3_RSVD_PG (BIT_MASK_CH3_RSVD_PG << BIT_SHIFT_CH3_RSVD_PG)
- #define BIT_CLEAR_CH3_RSVD_PG(x) ((x) & (~BITS_CH3_RSVD_PG))
- #define BIT_GET_CH3_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH3_RSVD_PG) & BIT_MASK_CH3_RSVD_PG)
- #define BIT_SET_CH3_RSVD_PG(x, v) \
- (BIT_CLEAR_CH3_RSVD_PG(x) | BIT_CH3_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_4 (Offset 0x2210) */
- #define BIT_SHIFT_CH4_AVAL_PG 16
- #define BIT_MASK_CH4_AVAL_PG 0xfff
- #define BIT_CH4_AVAL_PG(x) \
- (((x) & BIT_MASK_CH4_AVAL_PG) << BIT_SHIFT_CH4_AVAL_PG)
- #define BITS_CH4_AVAL_PG (BIT_MASK_CH4_AVAL_PG << BIT_SHIFT_CH4_AVAL_PG)
- #define BIT_CLEAR_CH4_AVAL_PG(x) ((x) & (~BITS_CH4_AVAL_PG))
- #define BIT_GET_CH4_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH4_AVAL_PG) & BIT_MASK_CH4_AVAL_PG)
- #define BIT_SET_CH4_AVAL_PG(x, v) \
- (BIT_CLEAR_CH4_AVAL_PG(x) | BIT_CH4_AVAL_PG(v))
- #define BIT_SHIFT_CH4_RSVD_PG 0
- #define BIT_MASK_CH4_RSVD_PG 0xfff
- #define BIT_CH4_RSVD_PG(x) \
- (((x) & BIT_MASK_CH4_RSVD_PG) << BIT_SHIFT_CH4_RSVD_PG)
- #define BITS_CH4_RSVD_PG (BIT_MASK_CH4_RSVD_PG << BIT_SHIFT_CH4_RSVD_PG)
- #define BIT_CLEAR_CH4_RSVD_PG(x) ((x) & (~BITS_CH4_RSVD_PG))
- #define BIT_GET_CH4_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH4_RSVD_PG) & BIT_MASK_CH4_RSVD_PG)
- #define BIT_SET_CH4_RSVD_PG(x, v) \
- (BIT_CLEAR_CH4_RSVD_PG(x) | BIT_CH4_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_5 (Offset 0x2214) */
- #define BIT_SHIFT_CH5_AVAL_PG 16
- #define BIT_MASK_CH5_AVAL_PG 0xfff
- #define BIT_CH5_AVAL_PG(x) \
- (((x) & BIT_MASK_CH5_AVAL_PG) << BIT_SHIFT_CH5_AVAL_PG)
- #define BITS_CH5_AVAL_PG (BIT_MASK_CH5_AVAL_PG << BIT_SHIFT_CH5_AVAL_PG)
- #define BIT_CLEAR_CH5_AVAL_PG(x) ((x) & (~BITS_CH5_AVAL_PG))
- #define BIT_GET_CH5_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH5_AVAL_PG) & BIT_MASK_CH5_AVAL_PG)
- #define BIT_SET_CH5_AVAL_PG(x, v) \
- (BIT_CLEAR_CH5_AVAL_PG(x) | BIT_CH5_AVAL_PG(v))
- #define BIT_SHIFT_CH5_RSVD_PG 0
- #define BIT_MASK_CH5_RSVD_PG 0xfff
- #define BIT_CH5_RSVD_PG(x) \
- (((x) & BIT_MASK_CH5_RSVD_PG) << BIT_SHIFT_CH5_RSVD_PG)
- #define BITS_CH5_RSVD_PG (BIT_MASK_CH5_RSVD_PG << BIT_SHIFT_CH5_RSVD_PG)
- #define BIT_CLEAR_CH5_RSVD_PG(x) ((x) & (~BITS_CH5_RSVD_PG))
- #define BIT_GET_CH5_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH5_RSVD_PG) & BIT_MASK_CH5_RSVD_PG)
- #define BIT_SET_CH5_RSVD_PG(x, v) \
- (BIT_CLEAR_CH5_RSVD_PG(x) | BIT_CH5_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_6 (Offset 0x2218) */
- #define BIT_SHIFT_CH6_AVAL_PG 16
- #define BIT_MASK_CH6_AVAL_PG 0xfff
- #define BIT_CH6_AVAL_PG(x) \
- (((x) & BIT_MASK_CH6_AVAL_PG) << BIT_SHIFT_CH6_AVAL_PG)
- #define BITS_CH6_AVAL_PG (BIT_MASK_CH6_AVAL_PG << BIT_SHIFT_CH6_AVAL_PG)
- #define BIT_CLEAR_CH6_AVAL_PG(x) ((x) & (~BITS_CH6_AVAL_PG))
- #define BIT_GET_CH6_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH6_AVAL_PG) & BIT_MASK_CH6_AVAL_PG)
- #define BIT_SET_CH6_AVAL_PG(x, v) \
- (BIT_CLEAR_CH6_AVAL_PG(x) | BIT_CH6_AVAL_PG(v))
- #define BIT_SHIFT_CH6_RSVD_PG 0
- #define BIT_MASK_CH6_RSVD_PG 0xfff
- #define BIT_CH6_RSVD_PG(x) \
- (((x) & BIT_MASK_CH6_RSVD_PG) << BIT_SHIFT_CH6_RSVD_PG)
- #define BITS_CH6_RSVD_PG (BIT_MASK_CH6_RSVD_PG << BIT_SHIFT_CH6_RSVD_PG)
- #define BIT_CLEAR_CH6_RSVD_PG(x) ((x) & (~BITS_CH6_RSVD_PG))
- #define BIT_GET_CH6_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH6_RSVD_PG) & BIT_MASK_CH6_RSVD_PG)
- #define BIT_SET_CH6_RSVD_PG(x, v) \
- (BIT_CLEAR_CH6_RSVD_PG(x) | BIT_CH6_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_7 (Offset 0x221C) */
- #define BIT_SHIFT_CH7_AVAL_PG 16
- #define BIT_MASK_CH7_AVAL_PG 0xfff
- #define BIT_CH7_AVAL_PG(x) \
- (((x) & BIT_MASK_CH7_AVAL_PG) << BIT_SHIFT_CH7_AVAL_PG)
- #define BITS_CH7_AVAL_PG (BIT_MASK_CH7_AVAL_PG << BIT_SHIFT_CH7_AVAL_PG)
- #define BIT_CLEAR_CH7_AVAL_PG(x) ((x) & (~BITS_CH7_AVAL_PG))
- #define BIT_GET_CH7_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH7_AVAL_PG) & BIT_MASK_CH7_AVAL_PG)
- #define BIT_SET_CH7_AVAL_PG(x, v) \
- (BIT_CLEAR_CH7_AVAL_PG(x) | BIT_CH7_AVAL_PG(v))
- #define BIT_SHIFT_CH7_RSVD_PG 0
- #define BIT_MASK_CH7_RSVD_PG 0xfff
- #define BIT_CH7_RSVD_PG(x) \
- (((x) & BIT_MASK_CH7_RSVD_PG) << BIT_SHIFT_CH7_RSVD_PG)
- #define BITS_CH7_RSVD_PG (BIT_MASK_CH7_RSVD_PG << BIT_SHIFT_CH7_RSVD_PG)
- #define BIT_CLEAR_CH7_RSVD_PG(x) ((x) & (~BITS_CH7_RSVD_PG))
- #define BIT_GET_CH7_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH7_RSVD_PG) & BIT_MASK_CH7_RSVD_PG)
- #define BIT_SET_CH7_RSVD_PG(x, v) \
- (BIT_CLEAR_CH7_RSVD_PG(x) | BIT_CH7_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_8 (Offset 0x2220) */
- #define BIT_SHIFT_CH8_AVAL_PG 16
- #define BIT_MASK_CH8_AVAL_PG 0xfff
- #define BIT_CH8_AVAL_PG(x) \
- (((x) & BIT_MASK_CH8_AVAL_PG) << BIT_SHIFT_CH8_AVAL_PG)
- #define BITS_CH8_AVAL_PG (BIT_MASK_CH8_AVAL_PG << BIT_SHIFT_CH8_AVAL_PG)
- #define BIT_CLEAR_CH8_AVAL_PG(x) ((x) & (~BITS_CH8_AVAL_PG))
- #define BIT_GET_CH8_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH8_AVAL_PG) & BIT_MASK_CH8_AVAL_PG)
- #define BIT_SET_CH8_AVAL_PG(x, v) \
- (BIT_CLEAR_CH8_AVAL_PG(x) | BIT_CH8_AVAL_PG(v))
- #define BIT_SHIFT_CH8_RSVD_PG 0
- #define BIT_MASK_CH8_RSVD_PG 0xfff
- #define BIT_CH8_RSVD_PG(x) \
- (((x) & BIT_MASK_CH8_RSVD_PG) << BIT_SHIFT_CH8_RSVD_PG)
- #define BITS_CH8_RSVD_PG (BIT_MASK_CH8_RSVD_PG << BIT_SHIFT_CH8_RSVD_PG)
- #define BIT_CLEAR_CH8_RSVD_PG(x) ((x) & (~BITS_CH8_RSVD_PG))
- #define BIT_GET_CH8_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH8_RSVD_PG) & BIT_MASK_CH8_RSVD_PG)
- #define BIT_SET_CH8_RSVD_PG(x, v) \
- (BIT_CLEAR_CH8_RSVD_PG(x) | BIT_CH8_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_9 (Offset 0x2224) */
- #define BIT_SHIFT_CH9_AVAL_PG 16
- #define BIT_MASK_CH9_AVAL_PG 0xfff
- #define BIT_CH9_AVAL_PG(x) \
- (((x) & BIT_MASK_CH9_AVAL_PG) << BIT_SHIFT_CH9_AVAL_PG)
- #define BITS_CH9_AVAL_PG (BIT_MASK_CH9_AVAL_PG << BIT_SHIFT_CH9_AVAL_PG)
- #define BIT_CLEAR_CH9_AVAL_PG(x) ((x) & (~BITS_CH9_AVAL_PG))
- #define BIT_GET_CH9_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH9_AVAL_PG) & BIT_MASK_CH9_AVAL_PG)
- #define BIT_SET_CH9_AVAL_PG(x, v) \
- (BIT_CLEAR_CH9_AVAL_PG(x) | BIT_CH9_AVAL_PG(v))
- #define BIT_SHIFT_CH9_RSVD_PG 0
- #define BIT_MASK_CH9_RSVD_PG 0xfff
- #define BIT_CH9_RSVD_PG(x) \
- (((x) & BIT_MASK_CH9_RSVD_PG) << BIT_SHIFT_CH9_RSVD_PG)
- #define BITS_CH9_RSVD_PG (BIT_MASK_CH9_RSVD_PG << BIT_SHIFT_CH9_RSVD_PG)
- #define BIT_CLEAR_CH9_RSVD_PG(x) ((x) & (~BITS_CH9_RSVD_PG))
- #define BIT_GET_CH9_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH9_RSVD_PG) & BIT_MASK_CH9_RSVD_PG)
- #define BIT_SET_CH9_RSVD_PG(x, v) \
- (BIT_CLEAR_CH9_RSVD_PG(x) | BIT_CH9_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_10 (Offset 0x2228) */
- #define BIT_SHIFT_CH10_AVAL_PG 16
- #define BIT_MASK_CH10_AVAL_PG 0xfff
- #define BIT_CH10_AVAL_PG(x) \
- (((x) & BIT_MASK_CH10_AVAL_PG) << BIT_SHIFT_CH10_AVAL_PG)
- #define BITS_CH10_AVAL_PG (BIT_MASK_CH10_AVAL_PG << BIT_SHIFT_CH10_AVAL_PG)
- #define BIT_CLEAR_CH10_AVAL_PG(x) ((x) & (~BITS_CH10_AVAL_PG))
- #define BIT_GET_CH10_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH10_AVAL_PG) & BIT_MASK_CH10_AVAL_PG)
- #define BIT_SET_CH10_AVAL_PG(x, v) \
- (BIT_CLEAR_CH10_AVAL_PG(x) | BIT_CH10_AVAL_PG(v))
- #define BIT_SHIFT_CH10_RSVD_PG 0
- #define BIT_MASK_CH10_RSVD_PG 0xfff
- #define BIT_CH10_RSVD_PG(x) \
- (((x) & BIT_MASK_CH10_RSVD_PG) << BIT_SHIFT_CH10_RSVD_PG)
- #define BITS_CH10_RSVD_PG (BIT_MASK_CH10_RSVD_PG << BIT_SHIFT_CH10_RSVD_PG)
- #define BIT_CLEAR_CH10_RSVD_PG(x) ((x) & (~BITS_CH10_RSVD_PG))
- #define BIT_GET_CH10_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH10_RSVD_PG) & BIT_MASK_CH10_RSVD_PG)
- #define BIT_SET_CH10_RSVD_PG(x, v) \
- (BIT_CLEAR_CH10_RSVD_PG(x) | BIT_CH10_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_11 (Offset 0x222C) */
- #define BIT_SHIFT_CH11_AVAL_PG 16
- #define BIT_MASK_CH11_AVAL_PG 0xfff
- #define BIT_CH11_AVAL_PG(x) \
- (((x) & BIT_MASK_CH11_AVAL_PG) << BIT_SHIFT_CH11_AVAL_PG)
- #define BITS_CH11_AVAL_PG (BIT_MASK_CH11_AVAL_PG << BIT_SHIFT_CH11_AVAL_PG)
- #define BIT_CLEAR_CH11_AVAL_PG(x) ((x) & (~BITS_CH11_AVAL_PG))
- #define BIT_GET_CH11_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH11_AVAL_PG) & BIT_MASK_CH11_AVAL_PG)
- #define BIT_SET_CH11_AVAL_PG(x, v) \
- (BIT_CLEAR_CH11_AVAL_PG(x) | BIT_CH11_AVAL_PG(v))
- #define BIT_SHIFT_CH11_RSVD_PG 0
- #define BIT_MASK_CH11_RSVD_PG 0xfff
- #define BIT_CH11_RSVD_PG(x) \
- (((x) & BIT_MASK_CH11_RSVD_PG) << BIT_SHIFT_CH11_RSVD_PG)
- #define BITS_CH11_RSVD_PG (BIT_MASK_CH11_RSVD_PG << BIT_SHIFT_CH11_RSVD_PG)
- #define BIT_CLEAR_CH11_RSVD_PG(x) ((x) & (~BITS_CH11_RSVD_PG))
- #define BIT_GET_CH11_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH11_RSVD_PG) & BIT_MASK_CH11_RSVD_PG)
- #define BIT_SET_CH11_RSVD_PG(x, v) \
- (BIT_CLEAR_CH11_RSVD_PG(x) | BIT_CH11_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_12 (Offset 0x2230) */
- #define BIT_SHIFT_CH12_AVAL_PG 16
- #define BIT_MASK_CH12_AVAL_PG 0xfff
- #define BIT_CH12_AVAL_PG(x) \
- (((x) & BIT_MASK_CH12_AVAL_PG) << BIT_SHIFT_CH12_AVAL_PG)
- #define BITS_CH12_AVAL_PG (BIT_MASK_CH12_AVAL_PG << BIT_SHIFT_CH12_AVAL_PG)
- #define BIT_CLEAR_CH12_AVAL_PG(x) ((x) & (~BITS_CH12_AVAL_PG))
- #define BIT_GET_CH12_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH12_AVAL_PG) & BIT_MASK_CH12_AVAL_PG)
- #define BIT_SET_CH12_AVAL_PG(x, v) \
- (BIT_CLEAR_CH12_AVAL_PG(x) | BIT_CH12_AVAL_PG(v))
- #define BIT_SHIFT_CH12_RSVD_PG 0
- #define BIT_MASK_CH12_RSVD_PG 0xfff
- #define BIT_CH12_RSVD_PG(x) \
- (((x) & BIT_MASK_CH12_RSVD_PG) << BIT_SHIFT_CH12_RSVD_PG)
- #define BITS_CH12_RSVD_PG (BIT_MASK_CH12_RSVD_PG << BIT_SHIFT_CH12_RSVD_PG)
- #define BIT_CLEAR_CH12_RSVD_PG(x) ((x) & (~BITS_CH12_RSVD_PG))
- #define BIT_GET_CH12_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH12_RSVD_PG) & BIT_MASK_CH12_RSVD_PG)
- #define BIT_SET_CH12_RSVD_PG(x, v) \
- (BIT_CLEAR_CH12_RSVD_PG(x) | BIT_CH12_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_13 (Offset 0x2234) */
- #define BIT_SHIFT_CH13_AVAL_PG 16
- #define BIT_MASK_CH13_AVAL_PG 0xfff
- #define BIT_CH13_AVAL_PG(x) \
- (((x) & BIT_MASK_CH13_AVAL_PG) << BIT_SHIFT_CH13_AVAL_PG)
- #define BITS_CH13_AVAL_PG (BIT_MASK_CH13_AVAL_PG << BIT_SHIFT_CH13_AVAL_PG)
- #define BIT_CLEAR_CH13_AVAL_PG(x) ((x) & (~BITS_CH13_AVAL_PG))
- #define BIT_GET_CH13_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH13_AVAL_PG) & BIT_MASK_CH13_AVAL_PG)
- #define BIT_SET_CH13_AVAL_PG(x, v) \
- (BIT_CLEAR_CH13_AVAL_PG(x) | BIT_CH13_AVAL_PG(v))
- #define BIT_SHIFT_CH13_RSVD_PG 0
- #define BIT_MASK_CH13_RSVD_PG 0xfff
- #define BIT_CH13_RSVD_PG(x) \
- (((x) & BIT_MASK_CH13_RSVD_PG) << BIT_SHIFT_CH13_RSVD_PG)
- #define BITS_CH13_RSVD_PG (BIT_MASK_CH13_RSVD_PG << BIT_SHIFT_CH13_RSVD_PG)
- #define BIT_CLEAR_CH13_RSVD_PG(x) ((x) & (~BITS_CH13_RSVD_PG))
- #define BIT_GET_CH13_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH13_RSVD_PG) & BIT_MASK_CH13_RSVD_PG)
- #define BIT_SET_CH13_RSVD_PG(x, v) \
- (BIT_CLEAR_CH13_RSVD_PG(x) | BIT_CH13_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_14 (Offset 0x2238) */
- #define BIT_SHIFT_CH14_AVAL_PG 16
- #define BIT_MASK_CH14_AVAL_PG 0xfff
- #define BIT_CH14_AVAL_PG(x) \
- (((x) & BIT_MASK_CH14_AVAL_PG) << BIT_SHIFT_CH14_AVAL_PG)
- #define BITS_CH14_AVAL_PG (BIT_MASK_CH14_AVAL_PG << BIT_SHIFT_CH14_AVAL_PG)
- #define BIT_CLEAR_CH14_AVAL_PG(x) ((x) & (~BITS_CH14_AVAL_PG))
- #define BIT_GET_CH14_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH14_AVAL_PG) & BIT_MASK_CH14_AVAL_PG)
- #define BIT_SET_CH14_AVAL_PG(x, v) \
- (BIT_CLEAR_CH14_AVAL_PG(x) | BIT_CH14_AVAL_PG(v))
- #define BIT_SHIFT_CH14_RSVD_PG 0
- #define BIT_MASK_CH14_RSVD_PG 0xfff
- #define BIT_CH14_RSVD_PG(x) \
- (((x) & BIT_MASK_CH14_RSVD_PG) << BIT_SHIFT_CH14_RSVD_PG)
- #define BITS_CH14_RSVD_PG (BIT_MASK_CH14_RSVD_PG << BIT_SHIFT_CH14_RSVD_PG)
- #define BIT_CLEAR_CH14_RSVD_PG(x) ((x) & (~BITS_CH14_RSVD_PG))
- #define BIT_GET_CH14_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH14_RSVD_PG) & BIT_MASK_CH14_RSVD_PG)
- #define BIT_SET_CH14_RSVD_PG(x, v) \
- (BIT_CLEAR_CH14_RSVD_PG(x) | BIT_CH14_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_15 (Offset 0x223C) */
- #define BIT_SHIFT_CH15_AVAL_PG 16
- #define BIT_MASK_CH15_AVAL_PG 0xfff
- #define BIT_CH15_AVAL_PG(x) \
- (((x) & BIT_MASK_CH15_AVAL_PG) << BIT_SHIFT_CH15_AVAL_PG)
- #define BITS_CH15_AVAL_PG (BIT_MASK_CH15_AVAL_PG << BIT_SHIFT_CH15_AVAL_PG)
- #define BIT_CLEAR_CH15_AVAL_PG(x) ((x) & (~BITS_CH15_AVAL_PG))
- #define BIT_GET_CH15_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH15_AVAL_PG) & BIT_MASK_CH15_AVAL_PG)
- #define BIT_SET_CH15_AVAL_PG(x, v) \
- (BIT_CLEAR_CH15_AVAL_PG(x) | BIT_CH15_AVAL_PG(v))
- #define BIT_SHIFT_CH15_RSVD_PG 0
- #define BIT_MASK_CH15_RSVD_PG 0xfff
- #define BIT_CH15_RSVD_PG(x) \
- (((x) & BIT_MASK_CH15_RSVD_PG) << BIT_SHIFT_CH15_RSVD_PG)
- #define BITS_CH15_RSVD_PG (BIT_MASK_CH15_RSVD_PG << BIT_SHIFT_CH15_RSVD_PG)
- #define BIT_CLEAR_CH15_RSVD_PG(x) ((x) & (~BITS_CH15_RSVD_PG))
- #define BIT_GET_CH15_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH15_RSVD_PG) & BIT_MASK_CH15_RSVD_PG)
- #define BIT_SET_CH15_RSVD_PG(x, v) \
- (BIT_CLEAR_CH15_RSVD_PG(x) | BIT_CH15_RSVD_PG(v))
- /* 2 REG_DMA_RQPN_INFO_16 (Offset 0x2240) */
- #define BIT_SHIFT_CH16_AVAL_PG 16
- #define BIT_MASK_CH16_AVAL_PG 0xfff
- #define BIT_CH16_AVAL_PG(x) \
- (((x) & BIT_MASK_CH16_AVAL_PG) << BIT_SHIFT_CH16_AVAL_PG)
- #define BITS_CH16_AVAL_PG (BIT_MASK_CH16_AVAL_PG << BIT_SHIFT_CH16_AVAL_PG)
- #define BIT_CLEAR_CH16_AVAL_PG(x) ((x) & (~BITS_CH16_AVAL_PG))
- #define BIT_GET_CH16_AVAL_PG(x) \
- (((x) >> BIT_SHIFT_CH16_AVAL_PG) & BIT_MASK_CH16_AVAL_PG)
- #define BIT_SET_CH16_AVAL_PG(x, v) \
- (BIT_CLEAR_CH16_AVAL_PG(x) | BIT_CH16_AVAL_PG(v))
- #define BIT_SHIFT_CH16_RSVD_PG 0
- #define BIT_MASK_CH16_RSVD_PG 0xfff
- #define BIT_CH16_RSVD_PG(x) \
- (((x) & BIT_MASK_CH16_RSVD_PG) << BIT_SHIFT_CH16_RSVD_PG)
- #define BITS_CH16_RSVD_PG (BIT_MASK_CH16_RSVD_PG << BIT_SHIFT_CH16_RSVD_PG)
- #define BIT_CLEAR_CH16_RSVD_PG(x) ((x) & (~BITS_CH16_RSVD_PG))
- #define BIT_GET_CH16_RSVD_PG(x) \
- (((x) >> BIT_SHIFT_CH16_RSVD_PG) & BIT_MASK_CH16_RSVD_PG)
- #define BIT_SET_CH16_RSVD_PG(x, v) \
- (BIT_CLEAR_CH16_RSVD_PG(x) | BIT_CH16_RSVD_PG(v))
- /* 2 REG_HWAMSDU_CTL1 (Offset 0x2250) */
- #define BIT_SHIFT_HWAMSDU_PKTNUM 8
- #define BIT_MASK_HWAMSDU_PKTNUM 0x3f
- #define BIT_HWAMSDU_PKTNUM(x) \
- (((x) & BIT_MASK_HWAMSDU_PKTNUM) << BIT_SHIFT_HWAMSDU_PKTNUM)
- #define BITS_HWAMSDU_PKTNUM \
- (BIT_MASK_HWAMSDU_PKTNUM << BIT_SHIFT_HWAMSDU_PKTNUM)
- #define BIT_CLEAR_HWAMSDU_PKTNUM(x) ((x) & (~BITS_HWAMSDU_PKTNUM))
- #define BIT_GET_HWAMSDU_PKTNUM(x) \
- (((x) >> BIT_SHIFT_HWAMSDU_PKTNUM) & BIT_MASK_HWAMSDU_PKTNUM)
- #define BIT_SET_HWAMSDU_PKTNUM(x, v) \
- (BIT_CLEAR_HWAMSDU_PKTNUM(x) | BIT_HWAMSDU_PKTNUM(v))
- #define BIT_HWAMSDU_BUSY BIT(7)
- #define BIT_SINGLE_AMSDU BIT(2)
- #define BIT_HWAMSDU_PADDING_MODE BIT(1)
- #define BIT_HWAMSDU_EN BIT(0)
- /* 2 REG_HWAMSDU_CTL2 (Offset 0x2254) */
- #define BIT_SHIFT_HWAMSDU_AMSDU_TIMEOUT 16
- #define BIT_MASK_HWAMSDU_AMSDU_TIMEOUT 0xffff
- #define BIT_HWAMSDU_AMSDU_TIMEOUT(x) \
- (((x) & BIT_MASK_HWAMSDU_AMSDU_TIMEOUT) \
- << BIT_SHIFT_HWAMSDU_AMSDU_TIMEOUT)
- #define BITS_HWAMSDU_AMSDU_TIMEOUT \
- (BIT_MASK_HWAMSDU_AMSDU_TIMEOUT << BIT_SHIFT_HWAMSDU_AMSDU_TIMEOUT)
- #define BIT_CLEAR_HWAMSDU_AMSDU_TIMEOUT(x) ((x) & (~BITS_HWAMSDU_AMSDU_TIMEOUT))
- #define BIT_GET_HWAMSDU_AMSDU_TIMEOUT(x) \
- (((x) >> BIT_SHIFT_HWAMSDU_AMSDU_TIMEOUT) & \
- BIT_MASK_HWAMSDU_AMSDU_TIMEOUT)
- #define BIT_SET_HWAMSDU_AMSDU_TIMEOUT(x, v) \
- (BIT_CLEAR_HWAMSDU_AMSDU_TIMEOUT(x) | BIT_HWAMSDU_AMSDU_TIMEOUT(v))
- #define BIT_SHIFT_HWAMSDU_MSDU_TIMEOUT 0
- #define BIT_MASK_HWAMSDU_MSDU_TIMEOUT 0xffff
- #define BIT_HWAMSDU_MSDU_TIMEOUT(x) \
- (((x) & BIT_MASK_HWAMSDU_MSDU_TIMEOUT) \
- << BIT_SHIFT_HWAMSDU_MSDU_TIMEOUT)
- #define BITS_HWAMSDU_MSDU_TIMEOUT \
- (BIT_MASK_HWAMSDU_MSDU_TIMEOUT << BIT_SHIFT_HWAMSDU_MSDU_TIMEOUT)
- #define BIT_CLEAR_HWAMSDU_MSDU_TIMEOUT(x) ((x) & (~BITS_HWAMSDU_MSDU_TIMEOUT))
- #define BIT_GET_HWAMSDU_MSDU_TIMEOUT(x) \
- (((x) >> BIT_SHIFT_HWAMSDU_MSDU_TIMEOUT) & \
- BIT_MASK_HWAMSDU_MSDU_TIMEOUT)
- #define BIT_SET_HWAMSDU_MSDU_TIMEOUT(x, v) \
- (BIT_CLEAR_HWAMSDU_MSDU_TIMEOUT(x) | BIT_HWAMSDU_MSDU_TIMEOUT(v))
- /* 2 REG_HI8Q_TXBD_DESA_L (Offset 0x2300) */
- #define BIT_SHIFT_HI8Q_TXBD_DESA_L 0
- #define BIT_MASK_HI8Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI8Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI8Q_TXBD_DESA_L) << BIT_SHIFT_HI8Q_TXBD_DESA_L)
- #define BITS_HI8Q_TXBD_DESA_L \
- (BIT_MASK_HI8Q_TXBD_DESA_L << BIT_SHIFT_HI8Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI8Q_TXBD_DESA_L(x) ((x) & (~BITS_HI8Q_TXBD_DESA_L))
- #define BIT_GET_HI8Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI8Q_TXBD_DESA_L) & BIT_MASK_HI8Q_TXBD_DESA_L)
- #define BIT_SET_HI8Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI8Q_TXBD_DESA_L(x) | BIT_HI8Q_TXBD_DESA_L(v))
- /* 2 REG_HI8Q_TXBD_DESA_H (Offset 0x2304) */
- #define BIT_SHIFT_HI8Q_TXBD_DESA_H 0
- #define BIT_MASK_HI8Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI8Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI8Q_TXBD_DESA_H) << BIT_SHIFT_HI8Q_TXBD_DESA_H)
- #define BITS_HI8Q_TXBD_DESA_H \
- (BIT_MASK_HI8Q_TXBD_DESA_H << BIT_SHIFT_HI8Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI8Q_TXBD_DESA_H(x) ((x) & (~BITS_HI8Q_TXBD_DESA_H))
- #define BIT_GET_HI8Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI8Q_TXBD_DESA_H) & BIT_MASK_HI8Q_TXBD_DESA_H)
- #define BIT_SET_HI8Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI8Q_TXBD_DESA_H(x) | BIT_HI8Q_TXBD_DESA_H(v))
- /* 2 REG_HI9Q_TXBD_DESA_L (Offset 0x2308) */
- #define BIT_SHIFT_HI9Q_TXBD_DESA_L 0
- #define BIT_MASK_HI9Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI9Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI9Q_TXBD_DESA_L) << BIT_SHIFT_HI9Q_TXBD_DESA_L)
- #define BITS_HI9Q_TXBD_DESA_L \
- (BIT_MASK_HI9Q_TXBD_DESA_L << BIT_SHIFT_HI9Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI9Q_TXBD_DESA_L(x) ((x) & (~BITS_HI9Q_TXBD_DESA_L))
- #define BIT_GET_HI9Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI9Q_TXBD_DESA_L) & BIT_MASK_HI9Q_TXBD_DESA_L)
- #define BIT_SET_HI9Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI9Q_TXBD_DESA_L(x) | BIT_HI9Q_TXBD_DESA_L(v))
- /* 2 REG_HI9Q_TXBD_DESA_H (Offset 0x230C) */
- #define BIT_SHIFT_HI9Q_TXBD_DESA_H 0
- #define BIT_MASK_HI9Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI9Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI9Q_TXBD_DESA_H) << BIT_SHIFT_HI9Q_TXBD_DESA_H)
- #define BITS_HI9Q_TXBD_DESA_H \
- (BIT_MASK_HI9Q_TXBD_DESA_H << BIT_SHIFT_HI9Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI9Q_TXBD_DESA_H(x) ((x) & (~BITS_HI9Q_TXBD_DESA_H))
- #define BIT_GET_HI9Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI9Q_TXBD_DESA_H) & BIT_MASK_HI9Q_TXBD_DESA_H)
- #define BIT_SET_HI9Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI9Q_TXBD_DESA_H(x) | BIT_HI9Q_TXBD_DESA_H(v))
- /* 2 REG_HI10Q_TXBD_DESA_L (Offset 0x2310) */
- #define BIT_SHIFT_HI10Q_TXBD_DESA_L 0
- #define BIT_MASK_HI10Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI10Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI10Q_TXBD_DESA_L) << BIT_SHIFT_HI10Q_TXBD_DESA_L)
- #define BITS_HI10Q_TXBD_DESA_L \
- (BIT_MASK_HI10Q_TXBD_DESA_L << BIT_SHIFT_HI10Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI10Q_TXBD_DESA_L(x) ((x) & (~BITS_HI10Q_TXBD_DESA_L))
- #define BIT_GET_HI10Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI10Q_TXBD_DESA_L) & BIT_MASK_HI10Q_TXBD_DESA_L)
- #define BIT_SET_HI10Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI10Q_TXBD_DESA_L(x) | BIT_HI10Q_TXBD_DESA_L(v))
- /* 2 REG_HI10Q_TXBD_DESA_H (Offset 0x2314) */
- #define BIT_SHIFT_HI10Q_TXBD_DESA_H 0
- #define BIT_MASK_HI10Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI10Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI10Q_TXBD_DESA_H) << BIT_SHIFT_HI10Q_TXBD_DESA_H)
- #define BITS_HI10Q_TXBD_DESA_H \
- (BIT_MASK_HI10Q_TXBD_DESA_H << BIT_SHIFT_HI10Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI10Q_TXBD_DESA_H(x) ((x) & (~BITS_HI10Q_TXBD_DESA_H))
- #define BIT_GET_HI10Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI10Q_TXBD_DESA_H) & BIT_MASK_HI10Q_TXBD_DESA_H)
- #define BIT_SET_HI10Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI10Q_TXBD_DESA_H(x) | BIT_HI10Q_TXBD_DESA_H(v))
- /* 2 REG_HI11Q_TXBD_DESA_L (Offset 0x2318) */
- #define BIT_SHIFT_HI11Q_TXBD_DESA_L 0
- #define BIT_MASK_HI11Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI11Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI11Q_TXBD_DESA_L) << BIT_SHIFT_HI11Q_TXBD_DESA_L)
- #define BITS_HI11Q_TXBD_DESA_L \
- (BIT_MASK_HI11Q_TXBD_DESA_L << BIT_SHIFT_HI11Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI11Q_TXBD_DESA_L(x) ((x) & (~BITS_HI11Q_TXBD_DESA_L))
- #define BIT_GET_HI11Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI11Q_TXBD_DESA_L) & BIT_MASK_HI11Q_TXBD_DESA_L)
- #define BIT_SET_HI11Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI11Q_TXBD_DESA_L(x) | BIT_HI11Q_TXBD_DESA_L(v))
- /* 2 REG_HI11Q_TXBD_DESA_H (Offset 0x231C) */
- #define BIT_SHIFT_HI11Q_TXBD_DESA_H 0
- #define BIT_MASK_HI11Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI11Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI11Q_TXBD_DESA_H) << BIT_SHIFT_HI11Q_TXBD_DESA_H)
- #define BITS_HI11Q_TXBD_DESA_H \
- (BIT_MASK_HI11Q_TXBD_DESA_H << BIT_SHIFT_HI11Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI11Q_TXBD_DESA_H(x) ((x) & (~BITS_HI11Q_TXBD_DESA_H))
- #define BIT_GET_HI11Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI11Q_TXBD_DESA_H) & BIT_MASK_HI11Q_TXBD_DESA_H)
- #define BIT_SET_HI11Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI11Q_TXBD_DESA_H(x) | BIT_HI11Q_TXBD_DESA_H(v))
- /* 2 REG_HI12Q_TXBD_DESA_L (Offset 0x2320) */
- #define BIT_SHIFT_HI12Q_TXBD_DESA_L 0
- #define BIT_MASK_HI12Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI12Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI12Q_TXBD_DESA_L) << BIT_SHIFT_HI12Q_TXBD_DESA_L)
- #define BITS_HI12Q_TXBD_DESA_L \
- (BIT_MASK_HI12Q_TXBD_DESA_L << BIT_SHIFT_HI12Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI12Q_TXBD_DESA_L(x) ((x) & (~BITS_HI12Q_TXBD_DESA_L))
- #define BIT_GET_HI12Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI12Q_TXBD_DESA_L) & BIT_MASK_HI12Q_TXBD_DESA_L)
- #define BIT_SET_HI12Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI12Q_TXBD_DESA_L(x) | BIT_HI12Q_TXBD_DESA_L(v))
- /* 2 REG_HI12Q_TXBD_DESA_H (Offset 0x2324) */
- #define BIT_SHIFT_HI12Q_TXBD_DESA_H 0
- #define BIT_MASK_HI12Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI12Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI12Q_TXBD_DESA_H) << BIT_SHIFT_HI12Q_TXBD_DESA_H)
- #define BITS_HI12Q_TXBD_DESA_H \
- (BIT_MASK_HI12Q_TXBD_DESA_H << BIT_SHIFT_HI12Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI12Q_TXBD_DESA_H(x) ((x) & (~BITS_HI12Q_TXBD_DESA_H))
- #define BIT_GET_HI12Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI12Q_TXBD_DESA_H) & BIT_MASK_HI12Q_TXBD_DESA_H)
- #define BIT_SET_HI12Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI12Q_TXBD_DESA_H(x) | BIT_HI12Q_TXBD_DESA_H(v))
- /* 2 REG_HI13Q_TXBD_DESA_L (Offset 0x2328) */
- #define BIT_SHIFT_HI13Q_TXBD_DESA_L 0
- #define BIT_MASK_HI13Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI13Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI13Q_TXBD_DESA_L) << BIT_SHIFT_HI13Q_TXBD_DESA_L)
- #define BITS_HI13Q_TXBD_DESA_L \
- (BIT_MASK_HI13Q_TXBD_DESA_L << BIT_SHIFT_HI13Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI13Q_TXBD_DESA_L(x) ((x) & (~BITS_HI13Q_TXBD_DESA_L))
- #define BIT_GET_HI13Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI13Q_TXBD_DESA_L) & BIT_MASK_HI13Q_TXBD_DESA_L)
- #define BIT_SET_HI13Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI13Q_TXBD_DESA_L(x) | BIT_HI13Q_TXBD_DESA_L(v))
- /* 2 REG_HI13Q_TXBD_DESA_H (Offset 0x232C) */
- #define BIT_SHIFT_HI13Q_TXBD_DESA_H 0
- #define BIT_MASK_HI13Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI13Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI13Q_TXBD_DESA_H) << BIT_SHIFT_HI13Q_TXBD_DESA_H)
- #define BITS_HI13Q_TXBD_DESA_H \
- (BIT_MASK_HI13Q_TXBD_DESA_H << BIT_SHIFT_HI13Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI13Q_TXBD_DESA_H(x) ((x) & (~BITS_HI13Q_TXBD_DESA_H))
- #define BIT_GET_HI13Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI13Q_TXBD_DESA_H) & BIT_MASK_HI13Q_TXBD_DESA_H)
- #define BIT_SET_HI13Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI13Q_TXBD_DESA_H(x) | BIT_HI13Q_TXBD_DESA_H(v))
- /* 2 REG_HI14Q_TXBD_DESA_L (Offset 0x2330) */
- #define BIT_SHIFT_HI14Q_TXBD_DESA_L 0
- #define BIT_MASK_HI14Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI14Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI14Q_TXBD_DESA_L) << BIT_SHIFT_HI14Q_TXBD_DESA_L)
- #define BITS_HI14Q_TXBD_DESA_L \
- (BIT_MASK_HI14Q_TXBD_DESA_L << BIT_SHIFT_HI14Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI14Q_TXBD_DESA_L(x) ((x) & (~BITS_HI14Q_TXBD_DESA_L))
- #define BIT_GET_HI14Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI14Q_TXBD_DESA_L) & BIT_MASK_HI14Q_TXBD_DESA_L)
- #define BIT_SET_HI14Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI14Q_TXBD_DESA_L(x) | BIT_HI14Q_TXBD_DESA_L(v))
- /* 2 REG_HI14Q_TXBD_DESA_H (Offset 0x2334) */
- #define BIT_SHIFT_HI14Q_TXBD_DESA_H 0
- #define BIT_MASK_HI14Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI14Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI14Q_TXBD_DESA_H) << BIT_SHIFT_HI14Q_TXBD_DESA_H)
- #define BITS_HI14Q_TXBD_DESA_H \
- (BIT_MASK_HI14Q_TXBD_DESA_H << BIT_SHIFT_HI14Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI14Q_TXBD_DESA_H(x) ((x) & (~BITS_HI14Q_TXBD_DESA_H))
- #define BIT_GET_HI14Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI14Q_TXBD_DESA_H) & BIT_MASK_HI14Q_TXBD_DESA_H)
- #define BIT_SET_HI14Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI14Q_TXBD_DESA_H(x) | BIT_HI14Q_TXBD_DESA_H(v))
- /* 2 REG_HI15Q_TXBD_DESA_L (Offset 0x2338) */
- #define BIT_SHIFT_HI15Q_TXBD_DESA_L 0
- #define BIT_MASK_HI15Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI15Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI15Q_TXBD_DESA_L) << BIT_SHIFT_HI15Q_TXBD_DESA_L)
- #define BITS_HI15Q_TXBD_DESA_L \
- (BIT_MASK_HI15Q_TXBD_DESA_L << BIT_SHIFT_HI15Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI15Q_TXBD_DESA_L(x) ((x) & (~BITS_HI15Q_TXBD_DESA_L))
- #define BIT_GET_HI15Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI15Q_TXBD_DESA_L) & BIT_MASK_HI15Q_TXBD_DESA_L)
- #define BIT_SET_HI15Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI15Q_TXBD_DESA_L(x) | BIT_HI15Q_TXBD_DESA_L(v))
- /* 2 REG_HI15Q_TXBD_DESA_H (Offset 0x233C) */
- #define BIT_SHIFT_HI15Q_TXBD_DESA_H 0
- #define BIT_MASK_HI15Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI15Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI15Q_TXBD_DESA_H) << BIT_SHIFT_HI15Q_TXBD_DESA_H)
- #define BITS_HI15Q_TXBD_DESA_H \
- (BIT_MASK_HI15Q_TXBD_DESA_H << BIT_SHIFT_HI15Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI15Q_TXBD_DESA_H(x) ((x) & (~BITS_HI15Q_TXBD_DESA_H))
- #define BIT_GET_HI15Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI15Q_TXBD_DESA_H) & BIT_MASK_HI15Q_TXBD_DESA_H)
- #define BIT_SET_HI15Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI15Q_TXBD_DESA_H(x) | BIT_HI15Q_TXBD_DESA_H(v))
- /* 2 REG_HI16Q_TXBD_DESA_L (Offset 0x2340) */
- #define BIT_SHIFT_HI16Q_TXBD_DESA_L 0
- #define BIT_MASK_HI16Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI16Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI16Q_TXBD_DESA_L) << BIT_SHIFT_HI16Q_TXBD_DESA_L)
- #define BITS_HI16Q_TXBD_DESA_L \
- (BIT_MASK_HI16Q_TXBD_DESA_L << BIT_SHIFT_HI16Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI16Q_TXBD_DESA_L(x) ((x) & (~BITS_HI16Q_TXBD_DESA_L))
- #define BIT_GET_HI16Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI16Q_TXBD_DESA_L) & BIT_MASK_HI16Q_TXBD_DESA_L)
- #define BIT_SET_HI16Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI16Q_TXBD_DESA_L(x) | BIT_HI16Q_TXBD_DESA_L(v))
- /* 2 REG_HI16Q_TXBD_DESA_H (Offset 0x2344) */
- #define BIT_SHIFT_HI16Q_TXBD_DESA_H 0
- #define BIT_MASK_HI16Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI16Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI16Q_TXBD_DESA_H) << BIT_SHIFT_HI16Q_TXBD_DESA_H)
- #define BITS_HI16Q_TXBD_DESA_H \
- (BIT_MASK_HI16Q_TXBD_DESA_H << BIT_SHIFT_HI16Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI16Q_TXBD_DESA_H(x) ((x) & (~BITS_HI16Q_TXBD_DESA_H))
- #define BIT_GET_HI16Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI16Q_TXBD_DESA_H) & BIT_MASK_HI16Q_TXBD_DESA_H)
- #define BIT_SET_HI16Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI16Q_TXBD_DESA_H(x) | BIT_HI16Q_TXBD_DESA_H(v))
- /* 2 REG_HI17Q_TXBD_DESA_L (Offset 0x2348) */
- #define BIT_SHIFT_HI17Q_TXBD_DESA_L 0
- #define BIT_MASK_HI17Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI17Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI17Q_TXBD_DESA_L) << BIT_SHIFT_HI17Q_TXBD_DESA_L)
- #define BITS_HI17Q_TXBD_DESA_L \
- (BIT_MASK_HI17Q_TXBD_DESA_L << BIT_SHIFT_HI17Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI17Q_TXBD_DESA_L(x) ((x) & (~BITS_HI17Q_TXBD_DESA_L))
- #define BIT_GET_HI17Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI17Q_TXBD_DESA_L) & BIT_MASK_HI17Q_TXBD_DESA_L)
- #define BIT_SET_HI17Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI17Q_TXBD_DESA_L(x) | BIT_HI17Q_TXBD_DESA_L(v))
- /* 2 REG_HI17Q_TXBD_DESA_H (Offset 0x234C) */
- #define BIT_SHIFT_HI17Q_TXBD_DESA_H 0
- #define BIT_MASK_HI17Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI17Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI17Q_TXBD_DESA_H) << BIT_SHIFT_HI17Q_TXBD_DESA_H)
- #define BITS_HI17Q_TXBD_DESA_H \
- (BIT_MASK_HI17Q_TXBD_DESA_H << BIT_SHIFT_HI17Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI17Q_TXBD_DESA_H(x) ((x) & (~BITS_HI17Q_TXBD_DESA_H))
- #define BIT_GET_HI17Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI17Q_TXBD_DESA_H) & BIT_MASK_HI17Q_TXBD_DESA_H)
- #define BIT_SET_HI17Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI17Q_TXBD_DESA_H(x) | BIT_HI17Q_TXBD_DESA_H(v))
- /* 2 REG_HI18Q_TXBD_DESA_L (Offset 0x2350) */
- #define BIT_SHIFT_HI18Q_TXBD_DESA_L 0
- #define BIT_MASK_HI18Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI18Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI18Q_TXBD_DESA_L) << BIT_SHIFT_HI18Q_TXBD_DESA_L)
- #define BITS_HI18Q_TXBD_DESA_L \
- (BIT_MASK_HI18Q_TXBD_DESA_L << BIT_SHIFT_HI18Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI18Q_TXBD_DESA_L(x) ((x) & (~BITS_HI18Q_TXBD_DESA_L))
- #define BIT_GET_HI18Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI18Q_TXBD_DESA_L) & BIT_MASK_HI18Q_TXBD_DESA_L)
- #define BIT_SET_HI18Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI18Q_TXBD_DESA_L(x) | BIT_HI18Q_TXBD_DESA_L(v))
- /* 2 REG_HI18Q_TXBD_DESA_H (Offset 0x2354) */
- #define BIT_SHIFT_HI18Q_TXBD_DESA_H 0
- #define BIT_MASK_HI18Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI18Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI18Q_TXBD_DESA_H) << BIT_SHIFT_HI18Q_TXBD_DESA_H)
- #define BITS_HI18Q_TXBD_DESA_H \
- (BIT_MASK_HI18Q_TXBD_DESA_H << BIT_SHIFT_HI18Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI18Q_TXBD_DESA_H(x) ((x) & (~BITS_HI18Q_TXBD_DESA_H))
- #define BIT_GET_HI18Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI18Q_TXBD_DESA_H) & BIT_MASK_HI18Q_TXBD_DESA_H)
- #define BIT_SET_HI18Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI18Q_TXBD_DESA_H(x) | BIT_HI18Q_TXBD_DESA_H(v))
- /* 2 REG_HI19Q_TXBD_DESA_L (Offset 0x2358) */
- #define BIT_SHIFT_HI19Q_TXBD_DESA_L 0
- #define BIT_MASK_HI19Q_TXBD_DESA_L 0xffffffffL
- #define BIT_HI19Q_TXBD_DESA_L(x) \
- (((x) & BIT_MASK_HI19Q_TXBD_DESA_L) << BIT_SHIFT_HI19Q_TXBD_DESA_L)
- #define BITS_HI19Q_TXBD_DESA_L \
- (BIT_MASK_HI19Q_TXBD_DESA_L << BIT_SHIFT_HI19Q_TXBD_DESA_L)
- #define BIT_CLEAR_HI19Q_TXBD_DESA_L(x) ((x) & (~BITS_HI19Q_TXBD_DESA_L))
- #define BIT_GET_HI19Q_TXBD_DESA_L(x) \
- (((x) >> BIT_SHIFT_HI19Q_TXBD_DESA_L) & BIT_MASK_HI19Q_TXBD_DESA_L)
- #define BIT_SET_HI19Q_TXBD_DESA_L(x, v) \
- (BIT_CLEAR_HI19Q_TXBD_DESA_L(x) | BIT_HI19Q_TXBD_DESA_L(v))
- /* 2 REG_HI19Q_TXBD_DESA_H (Offset 0x235C) */
- #define BIT_CLR_P0HI19Q_HW_IDX BIT(25)
- #define BIT_CLR_P0HI18Q_HW_IDX BIT(24)
- #define BIT_CLR_P0HI17Q_HW_IDX BIT(23)
- #define BIT_CLR_P0HI16Q_HW_IDX BIT(22)
- #define BIT_CLR_P0HI19Q_HOST_IDX BIT(9)
- #define BIT_CLR_P0HI18Q_HOST_IDX BIT(8)
- #define BIT_CLR_P0HI17Q_HOST_IDX BIT(7)
- #define BIT_CLR_P0HI16Q_HOST_IDX BIT(6)
- #define BIT_SHIFT_HI19Q_TXBD_DESA_H 0
- #define BIT_MASK_HI19Q_TXBD_DESA_H 0xffffffffL
- #define BIT_HI19Q_TXBD_DESA_H(x) \
- (((x) & BIT_MASK_HI19Q_TXBD_DESA_H) << BIT_SHIFT_HI19Q_TXBD_DESA_H)
- #define BITS_HI19Q_TXBD_DESA_H \
- (BIT_MASK_HI19Q_TXBD_DESA_H << BIT_SHIFT_HI19Q_TXBD_DESA_H)
- #define BIT_CLEAR_HI19Q_TXBD_DESA_H(x) ((x) & (~BITS_HI19Q_TXBD_DESA_H))
- #define BIT_GET_HI19Q_TXBD_DESA_H(x) \
- (((x) >> BIT_SHIFT_HI19Q_TXBD_DESA_H) & BIT_MASK_HI19Q_TXBD_DESA_H)
- #define BIT_SET_HI19Q_TXBD_DESA_H(x, v) \
- (BIT_CLEAR_HI19Q_TXBD_DESA_H(x) | BIT_HI19Q_TXBD_DESA_H(v))
- /* 2 REG_P0HI16Q_TXBD_IDX (Offset 0x2370) */
- #define BIT_SHIFT_P0HI16Q_HW_IDX 16
- #define BIT_MASK_P0HI16Q_HW_IDX 0xfff
- #define BIT_P0HI16Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI16Q_HW_IDX) << BIT_SHIFT_P0HI16Q_HW_IDX)
- #define BITS_P0HI16Q_HW_IDX \
- (BIT_MASK_P0HI16Q_HW_IDX << BIT_SHIFT_P0HI16Q_HW_IDX)
- #define BIT_CLEAR_P0HI16Q_HW_IDX(x) ((x) & (~BITS_P0HI16Q_HW_IDX))
- #define BIT_GET_P0HI16Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI16Q_HW_IDX) & BIT_MASK_P0HI16Q_HW_IDX)
- #define BIT_SET_P0HI16Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI16Q_HW_IDX(x) | BIT_P0HI16Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI16Q_HOST_IDX 0
- #define BIT_MASK_P0HI16Q_HOST_IDX 0xfff
- #define BIT_P0HI16Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI16Q_HOST_IDX) << BIT_SHIFT_P0HI16Q_HOST_IDX)
- #define BITS_P0HI16Q_HOST_IDX \
- (BIT_MASK_P0HI16Q_HOST_IDX << BIT_SHIFT_P0HI16Q_HOST_IDX)
- #define BIT_CLEAR_P0HI16Q_HOST_IDX(x) ((x) & (~BITS_P0HI16Q_HOST_IDX))
- #define BIT_GET_P0HI16Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI16Q_HOST_IDX) & BIT_MASK_P0HI16Q_HOST_IDX)
- #define BIT_SET_P0HI16Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI16Q_HOST_IDX(x) | BIT_P0HI16Q_HOST_IDX(v))
- /* 2 REG_P0HI17Q_TXBD_IDX (Offset 0x2374) */
- #define BIT_SHIFT_P0HI17Q_HW_IDX 16
- #define BIT_MASK_P0HI17Q_HW_IDX 0xfff
- #define BIT_P0HI17Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI17Q_HW_IDX) << BIT_SHIFT_P0HI17Q_HW_IDX)
- #define BITS_P0HI17Q_HW_IDX \
- (BIT_MASK_P0HI17Q_HW_IDX << BIT_SHIFT_P0HI17Q_HW_IDX)
- #define BIT_CLEAR_P0HI17Q_HW_IDX(x) ((x) & (~BITS_P0HI17Q_HW_IDX))
- #define BIT_GET_P0HI17Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI17Q_HW_IDX) & BIT_MASK_P0HI17Q_HW_IDX)
- #define BIT_SET_P0HI17Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI17Q_HW_IDX(x) | BIT_P0HI17Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI17Q_HOST_IDX 0
- #define BIT_MASK_P0HI17Q_HOST_IDX 0xfff
- #define BIT_P0HI17Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI17Q_HOST_IDX) << BIT_SHIFT_P0HI17Q_HOST_IDX)
- #define BITS_P0HI17Q_HOST_IDX \
- (BIT_MASK_P0HI17Q_HOST_IDX << BIT_SHIFT_P0HI17Q_HOST_IDX)
- #define BIT_CLEAR_P0HI17Q_HOST_IDX(x) ((x) & (~BITS_P0HI17Q_HOST_IDX))
- #define BIT_GET_P0HI17Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI17Q_HOST_IDX) & BIT_MASK_P0HI17Q_HOST_IDX)
- #define BIT_SET_P0HI17Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI17Q_HOST_IDX(x) | BIT_P0HI17Q_HOST_IDX(v))
- /* 2 REG_P0HI18Q_TXBD_IDX (Offset 0x2378) */
- #define BIT_SHIFT_P0HI18Q_HW_IDX 16
- #define BIT_MASK_P0HI18Q_HW_IDX 0xfff
- #define BIT_P0HI18Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI18Q_HW_IDX) << BIT_SHIFT_P0HI18Q_HW_IDX)
- #define BITS_P0HI18Q_HW_IDX \
- (BIT_MASK_P0HI18Q_HW_IDX << BIT_SHIFT_P0HI18Q_HW_IDX)
- #define BIT_CLEAR_P0HI18Q_HW_IDX(x) ((x) & (~BITS_P0HI18Q_HW_IDX))
- #define BIT_GET_P0HI18Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI18Q_HW_IDX) & BIT_MASK_P0HI18Q_HW_IDX)
- #define BIT_SET_P0HI18Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI18Q_HW_IDX(x) | BIT_P0HI18Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI18Q_HOST_IDX 0
- #define BIT_MASK_P0HI18Q_HOST_IDX 0xfff
- #define BIT_P0HI18Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI18Q_HOST_IDX) << BIT_SHIFT_P0HI18Q_HOST_IDX)
- #define BITS_P0HI18Q_HOST_IDX \
- (BIT_MASK_P0HI18Q_HOST_IDX << BIT_SHIFT_P0HI18Q_HOST_IDX)
- #define BIT_CLEAR_P0HI18Q_HOST_IDX(x) ((x) & (~BITS_P0HI18Q_HOST_IDX))
- #define BIT_GET_P0HI18Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI18Q_HOST_IDX) & BIT_MASK_P0HI18Q_HOST_IDX)
- #define BIT_SET_P0HI18Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI18Q_HOST_IDX(x) | BIT_P0HI18Q_HOST_IDX(v))
- /* 2 REG_P0HI19Q_TXBD_IDX (Offset 0x237C) */
- #define BIT_SHIFT_P0HI19Q_HW_IDX 16
- #define BIT_MASK_P0HI19Q_HW_IDX 0xfff
- #define BIT_P0HI19Q_HW_IDX(x) \
- (((x) & BIT_MASK_P0HI19Q_HW_IDX) << BIT_SHIFT_P0HI19Q_HW_IDX)
- #define BITS_P0HI19Q_HW_IDX \
- (BIT_MASK_P0HI19Q_HW_IDX << BIT_SHIFT_P0HI19Q_HW_IDX)
- #define BIT_CLEAR_P0HI19Q_HW_IDX(x) ((x) & (~BITS_P0HI19Q_HW_IDX))
- #define BIT_GET_P0HI19Q_HW_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI19Q_HW_IDX) & BIT_MASK_P0HI19Q_HW_IDX)
- #define BIT_SET_P0HI19Q_HW_IDX(x, v) \
- (BIT_CLEAR_P0HI19Q_HW_IDX(x) | BIT_P0HI19Q_HW_IDX(v))
- #define BIT_SHIFT_P0HI19Q_HOST_IDX 0
- #define BIT_MASK_P0HI19Q_HOST_IDX 0xfff
- #define BIT_P0HI19Q_HOST_IDX(x) \
- (((x) & BIT_MASK_P0HI19Q_HOST_IDX) << BIT_SHIFT_P0HI19Q_HOST_IDX)
- #define BITS_P0HI19Q_HOST_IDX \
- (BIT_MASK_P0HI19Q_HOST_IDX << BIT_SHIFT_P0HI19Q_HOST_IDX)
- #define BIT_CLEAR_P0HI19Q_HOST_IDX(x) ((x) & (~BITS_P0HI19Q_HOST_IDX))
- #define BIT_GET_P0HI19Q_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_P0HI19Q_HOST_IDX) & BIT_MASK_P0HI19Q_HOST_IDX)
- #define BIT_SET_P0HI19Q_HOST_IDX(x, v) \
- (BIT_CLEAR_P0HI19Q_HOST_IDX(x) | BIT_P0HI19Q_HOST_IDX(v))
- /* 2 REG_P0HI16Q_HI17Q_TXBD_NUM (Offset 0x2380) */
- #define BIT_P0HI17Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI17Q_DESC_MODE 28
- #define BIT_MASK_P0HI17Q_DESC_MODE 0x3
- #define BIT_P0HI17Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI17Q_DESC_MODE) << BIT_SHIFT_P0HI17Q_DESC_MODE)
- #define BITS_P0HI17Q_DESC_MODE \
- (BIT_MASK_P0HI17Q_DESC_MODE << BIT_SHIFT_P0HI17Q_DESC_MODE)
- #define BIT_CLEAR_P0HI17Q_DESC_MODE(x) ((x) & (~BITS_P0HI17Q_DESC_MODE))
- #define BIT_GET_P0HI17Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI17Q_DESC_MODE) & BIT_MASK_P0HI17Q_DESC_MODE)
- #define BIT_SET_P0HI17Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI17Q_DESC_MODE(x) | BIT_P0HI17Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI17Q_DESC_NUM 16
- #define BIT_MASK_P0HI17Q_DESC_NUM 0xfff
- #define BIT_P0HI17Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI17Q_DESC_NUM) << BIT_SHIFT_P0HI17Q_DESC_NUM)
- #define BITS_P0HI17Q_DESC_NUM \
- (BIT_MASK_P0HI17Q_DESC_NUM << BIT_SHIFT_P0HI17Q_DESC_NUM)
- #define BIT_CLEAR_P0HI17Q_DESC_NUM(x) ((x) & (~BITS_P0HI17Q_DESC_NUM))
- #define BIT_GET_P0HI17Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI17Q_DESC_NUM) & BIT_MASK_P0HI17Q_DESC_NUM)
- #define BIT_SET_P0HI17Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI17Q_DESC_NUM(x) | BIT_P0HI17Q_DESC_NUM(v))
- #define BIT_P0HI16Q_FLAG BIT(14)
- #define BIT_SHIFT_P0HI16Q_DESC_MODE 12
- #define BIT_MASK_P0HI16Q_DESC_MODE 0x3
- #define BIT_P0HI16Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI16Q_DESC_MODE) << BIT_SHIFT_P0HI16Q_DESC_MODE)
- #define BITS_P0HI16Q_DESC_MODE \
- (BIT_MASK_P0HI16Q_DESC_MODE << BIT_SHIFT_P0HI16Q_DESC_MODE)
- #define BIT_CLEAR_P0HI16Q_DESC_MODE(x) ((x) & (~BITS_P0HI16Q_DESC_MODE))
- #define BIT_GET_P0HI16Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI16Q_DESC_MODE) & BIT_MASK_P0HI16Q_DESC_MODE)
- #define BIT_SET_P0HI16Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI16Q_DESC_MODE(x) | BIT_P0HI16Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI16Q_DESC_NUM 0
- #define BIT_MASK_P0HI16Q_DESC_NUM 0xfff
- #define BIT_P0HI16Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI16Q_DESC_NUM) << BIT_SHIFT_P0HI16Q_DESC_NUM)
- #define BITS_P0HI16Q_DESC_NUM \
- (BIT_MASK_P0HI16Q_DESC_NUM << BIT_SHIFT_P0HI16Q_DESC_NUM)
- #define BIT_CLEAR_P0HI16Q_DESC_NUM(x) ((x) & (~BITS_P0HI16Q_DESC_NUM))
- #define BIT_GET_P0HI16Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI16Q_DESC_NUM) & BIT_MASK_P0HI16Q_DESC_NUM)
- #define BIT_SET_P0HI16Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI16Q_DESC_NUM(x) | BIT_P0HI16Q_DESC_NUM(v))
- /* 2 REG_P0HI18Q_HI19Q_TXBD_NUM (Offset 0x2384) */
- #define BIT_P0HI19Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI19Q_DESC_MODE 28
- #define BIT_MASK_P0HI19Q_DESC_MODE 0x3
- #define BIT_P0HI19Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI19Q_DESC_MODE) << BIT_SHIFT_P0HI19Q_DESC_MODE)
- #define BITS_P0HI19Q_DESC_MODE \
- (BIT_MASK_P0HI19Q_DESC_MODE << BIT_SHIFT_P0HI19Q_DESC_MODE)
- #define BIT_CLEAR_P0HI19Q_DESC_MODE(x) ((x) & (~BITS_P0HI19Q_DESC_MODE))
- #define BIT_GET_P0HI19Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI19Q_DESC_MODE) & BIT_MASK_P0HI19Q_DESC_MODE)
- #define BIT_SET_P0HI19Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI19Q_DESC_MODE(x) | BIT_P0HI19Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI19Q_DESC_NUM 16
- #define BIT_MASK_P0HI19Q_DESC_NUM 0xfff
- #define BIT_P0HI19Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI19Q_DESC_NUM) << BIT_SHIFT_P0HI19Q_DESC_NUM)
- #define BITS_P0HI19Q_DESC_NUM \
- (BIT_MASK_P0HI19Q_DESC_NUM << BIT_SHIFT_P0HI19Q_DESC_NUM)
- #define BIT_CLEAR_P0HI19Q_DESC_NUM(x) ((x) & (~BITS_P0HI19Q_DESC_NUM))
- #define BIT_GET_P0HI19Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI19Q_DESC_NUM) & BIT_MASK_P0HI19Q_DESC_NUM)
- #define BIT_SET_P0HI19Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI19Q_DESC_NUM(x) | BIT_P0HI19Q_DESC_NUM(v))
- #define BIT_P0HI18Q_FLAG BIT(14)
- #define BIT_SHIFT_P0HI18Q_DESC_MODE 12
- #define BIT_MASK_P0HI18Q_DESC_MODE 0x3
- #define BIT_P0HI18Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI18Q_DESC_MODE) << BIT_SHIFT_P0HI18Q_DESC_MODE)
- #define BITS_P0HI18Q_DESC_MODE \
- (BIT_MASK_P0HI18Q_DESC_MODE << BIT_SHIFT_P0HI18Q_DESC_MODE)
- #define BIT_CLEAR_P0HI18Q_DESC_MODE(x) ((x) & (~BITS_P0HI18Q_DESC_MODE))
- #define BIT_GET_P0HI18Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI18Q_DESC_MODE) & BIT_MASK_P0HI18Q_DESC_MODE)
- #define BIT_SET_P0HI18Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI18Q_DESC_MODE(x) | BIT_P0HI18Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI18Q_DESC_NUM 0
- #define BIT_MASK_P0HI18Q_DESC_NUM 0xfff
- #define BIT_P0HI18Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI18Q_DESC_NUM) << BIT_SHIFT_P0HI18Q_DESC_NUM)
- #define BITS_P0HI18Q_DESC_NUM \
- (BIT_MASK_P0HI18Q_DESC_NUM << BIT_SHIFT_P0HI18Q_DESC_NUM)
- #define BIT_CLEAR_P0HI18Q_DESC_NUM(x) ((x) & (~BITS_P0HI18Q_DESC_NUM))
- #define BIT_GET_P0HI18Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI18Q_DESC_NUM) & BIT_MASK_P0HI18Q_DESC_NUM)
- #define BIT_SET_P0HI18Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI18Q_DESC_NUM(x) | BIT_P0HI18Q_DESC_NUM(v))
- #endif
- #if (HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_PCIE_HISR1 (Offset 0x23BC) */
- #define BIT_CPU_MGQ_EARLY_INT BIT(6)
- #define BIT_PSTIMER_5 BIT(4)
- #define BIT_PSTIMER_4 BIT(3)
- #define BIT_PSTIMER_3 BIT(2)
- #define BIT_BB_STOPRX_INT BIT(0)
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_P0HI8Q_HI9Q_TXBD_NUM (Offset 0x23C0) */
- #define BIT_P0HI9Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI9Q_DESC_MODE 28
- #define BIT_MASK_P0HI9Q_DESC_MODE 0x3
- #define BIT_P0HI9Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI9Q_DESC_MODE) << BIT_SHIFT_P0HI9Q_DESC_MODE)
- #define BITS_P0HI9Q_DESC_MODE \
- (BIT_MASK_P0HI9Q_DESC_MODE << BIT_SHIFT_P0HI9Q_DESC_MODE)
- #define BIT_CLEAR_P0HI9Q_DESC_MODE(x) ((x) & (~BITS_P0HI9Q_DESC_MODE))
- #define BIT_GET_P0HI9Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI9Q_DESC_MODE) & BIT_MASK_P0HI9Q_DESC_MODE)
- #define BIT_SET_P0HI9Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI9Q_DESC_MODE(x) | BIT_P0HI9Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI9Q_DESC_NUM 16
- #define BIT_MASK_P0HI9Q_DESC_NUM 0xfff
- #define BIT_P0HI9Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI9Q_DESC_NUM) << BIT_SHIFT_P0HI9Q_DESC_NUM)
- #define BITS_P0HI9Q_DESC_NUM \
- (BIT_MASK_P0HI9Q_DESC_NUM << BIT_SHIFT_P0HI9Q_DESC_NUM)
- #define BIT_CLEAR_P0HI9Q_DESC_NUM(x) ((x) & (~BITS_P0HI9Q_DESC_NUM))
- #define BIT_GET_P0HI9Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI9Q_DESC_NUM) & BIT_MASK_P0HI9Q_DESC_NUM)
- #define BIT_SET_P0HI9Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI9Q_DESC_NUM(x) | BIT_P0HI9Q_DESC_NUM(v))
- #define BIT_P0HI8Q_FLAG BIT(14)
- #define BIT_SHIFT_P0HI8Q_DESC_MODE 12
- #define BIT_MASK_P0HI8Q_DESC_MODE 0x3
- #define BIT_P0HI8Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI8Q_DESC_MODE) << BIT_SHIFT_P0HI8Q_DESC_MODE)
- #define BITS_P0HI8Q_DESC_MODE \
- (BIT_MASK_P0HI8Q_DESC_MODE << BIT_SHIFT_P0HI8Q_DESC_MODE)
- #define BIT_CLEAR_P0HI8Q_DESC_MODE(x) ((x) & (~BITS_P0HI8Q_DESC_MODE))
- #define BIT_GET_P0HI8Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI8Q_DESC_MODE) & BIT_MASK_P0HI8Q_DESC_MODE)
- #define BIT_SET_P0HI8Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI8Q_DESC_MODE(x) | BIT_P0HI8Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI8Q_DESC_NUM 0
- #define BIT_MASK_P0HI8Q_DESC_NUM 0xfff
- #define BIT_P0HI8Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI8Q_DESC_NUM) << BIT_SHIFT_P0HI8Q_DESC_NUM)
- #define BITS_P0HI8Q_DESC_NUM \
- (BIT_MASK_P0HI8Q_DESC_NUM << BIT_SHIFT_P0HI8Q_DESC_NUM)
- #define BIT_CLEAR_P0HI8Q_DESC_NUM(x) ((x) & (~BITS_P0HI8Q_DESC_NUM))
- #define BIT_GET_P0HI8Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI8Q_DESC_NUM) & BIT_MASK_P0HI8Q_DESC_NUM)
- #define BIT_SET_P0HI8Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI8Q_DESC_NUM(x) | BIT_P0HI8Q_DESC_NUM(v))
- /* 2 REG_P0HI10Q_HI11Q_TXBD_NUM (Offset 0x23C4) */
- #define BIT_P0HI11Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI11Q_DESC_MODE 28
- #define BIT_MASK_P0HI11Q_DESC_MODE 0x3
- #define BIT_P0HI11Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI11Q_DESC_MODE) << BIT_SHIFT_P0HI11Q_DESC_MODE)
- #define BITS_P0HI11Q_DESC_MODE \
- (BIT_MASK_P0HI11Q_DESC_MODE << BIT_SHIFT_P0HI11Q_DESC_MODE)
- #define BIT_CLEAR_P0HI11Q_DESC_MODE(x) ((x) & (~BITS_P0HI11Q_DESC_MODE))
- #define BIT_GET_P0HI11Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI11Q_DESC_MODE) & BIT_MASK_P0HI11Q_DESC_MODE)
- #define BIT_SET_P0HI11Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI11Q_DESC_MODE(x) | BIT_P0HI11Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI11Q_DESC_NUM 16
- #define BIT_MASK_P0HI11Q_DESC_NUM 0xfff
- #define BIT_P0HI11Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI11Q_DESC_NUM) << BIT_SHIFT_P0HI11Q_DESC_NUM)
- #define BITS_P0HI11Q_DESC_NUM \
- (BIT_MASK_P0HI11Q_DESC_NUM << BIT_SHIFT_P0HI11Q_DESC_NUM)
- #define BIT_CLEAR_P0HI11Q_DESC_NUM(x) ((x) & (~BITS_P0HI11Q_DESC_NUM))
- #define BIT_GET_P0HI11Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI11Q_DESC_NUM) & BIT_MASK_P0HI11Q_DESC_NUM)
- #define BIT_SET_P0HI11Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI11Q_DESC_NUM(x) | BIT_P0HI11Q_DESC_NUM(v))
- #define BIT_P0HI10Q_FLAG BIT(14)
- #define BIT_SHIFT_P0HI10Q_DESC_MODE 12
- #define BIT_MASK_P0HI10Q_DESC_MODE 0x3
- #define BIT_P0HI10Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI10Q_DESC_MODE) << BIT_SHIFT_P0HI10Q_DESC_MODE)
- #define BITS_P0HI10Q_DESC_MODE \
- (BIT_MASK_P0HI10Q_DESC_MODE << BIT_SHIFT_P0HI10Q_DESC_MODE)
- #define BIT_CLEAR_P0HI10Q_DESC_MODE(x) ((x) & (~BITS_P0HI10Q_DESC_MODE))
- #define BIT_GET_P0HI10Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI10Q_DESC_MODE) & BIT_MASK_P0HI10Q_DESC_MODE)
- #define BIT_SET_P0HI10Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI10Q_DESC_MODE(x) | BIT_P0HI10Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI10Q_DESC_NUM 0
- #define BIT_MASK_P0HI10Q_DESC_NUM 0xfff
- #define BIT_P0HI10Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI10Q_DESC_NUM) << BIT_SHIFT_P0HI10Q_DESC_NUM)
- #define BITS_P0HI10Q_DESC_NUM \
- (BIT_MASK_P0HI10Q_DESC_NUM << BIT_SHIFT_P0HI10Q_DESC_NUM)
- #define BIT_CLEAR_P0HI10Q_DESC_NUM(x) ((x) & (~BITS_P0HI10Q_DESC_NUM))
- #define BIT_GET_P0HI10Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI10Q_DESC_NUM) & BIT_MASK_P0HI10Q_DESC_NUM)
- #define BIT_SET_P0HI10Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI10Q_DESC_NUM(x) | BIT_P0HI10Q_DESC_NUM(v))
- /* 2 REG_P0HI12Q_HI13Q_TXBD_NUM (Offset 0x23C8) */
- #define BIT_P0HI13Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI13Q_DESC_MODE 28
- #define BIT_MASK_P0HI13Q_DESC_MODE 0x3
- #define BIT_P0HI13Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI13Q_DESC_MODE) << BIT_SHIFT_P0HI13Q_DESC_MODE)
- #define BITS_P0HI13Q_DESC_MODE \
- (BIT_MASK_P0HI13Q_DESC_MODE << BIT_SHIFT_P0HI13Q_DESC_MODE)
- #define BIT_CLEAR_P0HI13Q_DESC_MODE(x) ((x) & (~BITS_P0HI13Q_DESC_MODE))
- #define BIT_GET_P0HI13Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI13Q_DESC_MODE) & BIT_MASK_P0HI13Q_DESC_MODE)
- #define BIT_SET_P0HI13Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI13Q_DESC_MODE(x) | BIT_P0HI13Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI13Q_DESC_NUM 16
- #define BIT_MASK_P0HI13Q_DESC_NUM 0xfff
- #define BIT_P0HI13Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI13Q_DESC_NUM) << BIT_SHIFT_P0HI13Q_DESC_NUM)
- #define BITS_P0HI13Q_DESC_NUM \
- (BIT_MASK_P0HI13Q_DESC_NUM << BIT_SHIFT_P0HI13Q_DESC_NUM)
- #define BIT_CLEAR_P0HI13Q_DESC_NUM(x) ((x) & (~BITS_P0HI13Q_DESC_NUM))
- #define BIT_GET_P0HI13Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI13Q_DESC_NUM) & BIT_MASK_P0HI13Q_DESC_NUM)
- #define BIT_SET_P0HI13Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI13Q_DESC_NUM(x) | BIT_P0HI13Q_DESC_NUM(v))
- #define BIT_P0HI12Q_FLAG BIT(14)
- #define BIT_SHIFT_P0HI12Q_DESC_MODE 12
- #define BIT_MASK_P0HI12Q_DESC_MODE 0x3
- #define BIT_P0HI12Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI12Q_DESC_MODE) << BIT_SHIFT_P0HI12Q_DESC_MODE)
- #define BITS_P0HI12Q_DESC_MODE \
- (BIT_MASK_P0HI12Q_DESC_MODE << BIT_SHIFT_P0HI12Q_DESC_MODE)
- #define BIT_CLEAR_P0HI12Q_DESC_MODE(x) ((x) & (~BITS_P0HI12Q_DESC_MODE))
- #define BIT_GET_P0HI12Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI12Q_DESC_MODE) & BIT_MASK_P0HI12Q_DESC_MODE)
- #define BIT_SET_P0HI12Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI12Q_DESC_MODE(x) | BIT_P0HI12Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI12Q_DESC_NUM 0
- #define BIT_MASK_P0HI12Q_DESC_NUM 0xfff
- #define BIT_P0HI12Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI12Q_DESC_NUM) << BIT_SHIFT_P0HI12Q_DESC_NUM)
- #define BITS_P0HI12Q_DESC_NUM \
- (BIT_MASK_P0HI12Q_DESC_NUM << BIT_SHIFT_P0HI12Q_DESC_NUM)
- #define BIT_CLEAR_P0HI12Q_DESC_NUM(x) ((x) & (~BITS_P0HI12Q_DESC_NUM))
- #define BIT_GET_P0HI12Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI12Q_DESC_NUM) & BIT_MASK_P0HI12Q_DESC_NUM)
- #define BIT_SET_P0HI12Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI12Q_DESC_NUM(x) | BIT_P0HI12Q_DESC_NUM(v))
- /* 2 REG_P0HI14Q_HI15Q_TXBD_NUM (Offset 0x23CC) */
- #define BIT_P0HI15Q_FLAG BIT(30)
- #define BIT_SHIFT_P0HI15Q_DESC_MODE 28
- #define BIT_MASK_P0HI15Q_DESC_MODE 0x3
- #define BIT_P0HI15Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI15Q_DESC_MODE) << BIT_SHIFT_P0HI15Q_DESC_MODE)
- #define BITS_P0HI15Q_DESC_MODE \
- (BIT_MASK_P0HI15Q_DESC_MODE << BIT_SHIFT_P0HI15Q_DESC_MODE)
- #define BIT_CLEAR_P0HI15Q_DESC_MODE(x) ((x) & (~BITS_P0HI15Q_DESC_MODE))
- #define BIT_GET_P0HI15Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI15Q_DESC_MODE) & BIT_MASK_P0HI15Q_DESC_MODE)
- #define BIT_SET_P0HI15Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI15Q_DESC_MODE(x) | BIT_P0HI15Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI15Q_DESC_NUM 16
- #define BIT_MASK_P0HI15Q_DESC_NUM 0xfff
- #define BIT_P0HI15Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI15Q_DESC_NUM) << BIT_SHIFT_P0HI15Q_DESC_NUM)
- #define BITS_P0HI15Q_DESC_NUM \
- (BIT_MASK_P0HI15Q_DESC_NUM << BIT_SHIFT_P0HI15Q_DESC_NUM)
- #define BIT_CLEAR_P0HI15Q_DESC_NUM(x) ((x) & (~BITS_P0HI15Q_DESC_NUM))
- #define BIT_GET_P0HI15Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI15Q_DESC_NUM) & BIT_MASK_P0HI15Q_DESC_NUM)
- #define BIT_SET_P0HI15Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI15Q_DESC_NUM(x) | BIT_P0HI15Q_DESC_NUM(v))
- #define BIT_P0HI14Q_FLAG BIT(14)
- #define BIT_SHIFT_P0HI14Q_DESC_MODE 12
- #define BIT_MASK_P0HI14Q_DESC_MODE 0x3
- #define BIT_P0HI14Q_DESC_MODE(x) \
- (((x) & BIT_MASK_P0HI14Q_DESC_MODE) << BIT_SHIFT_P0HI14Q_DESC_MODE)
- #define BITS_P0HI14Q_DESC_MODE \
- (BIT_MASK_P0HI14Q_DESC_MODE << BIT_SHIFT_P0HI14Q_DESC_MODE)
- #define BIT_CLEAR_P0HI14Q_DESC_MODE(x) ((x) & (~BITS_P0HI14Q_DESC_MODE))
- #define BIT_GET_P0HI14Q_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_P0HI14Q_DESC_MODE) & BIT_MASK_P0HI14Q_DESC_MODE)
- #define BIT_SET_P0HI14Q_DESC_MODE(x, v) \
- (BIT_CLEAR_P0HI14Q_DESC_MODE(x) | BIT_P0HI14Q_DESC_MODE(v))
- #define BIT_SHIFT_P0HI14Q_DESC_NUM 0
- #define BIT_MASK_P0HI14Q_DESC_NUM 0xfff
- #define BIT_P0HI14Q_DESC_NUM(x) \
- (((x) & BIT_MASK_P0HI14Q_DESC_NUM) << BIT_SHIFT_P0HI14Q_DESC_NUM)
- #define BITS_P0HI14Q_DESC_NUM \
- (BIT_MASK_P0HI14Q_DESC_NUM << BIT_SHIFT_P0HI14Q_DESC_NUM)
- #define BIT_CLEAR_P0HI14Q_DESC_NUM(x) ((x) & (~BITS_P0HI14Q_DESC_NUM))
- #define BIT_GET_P0HI14Q_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_P0HI14Q_DESC_NUM) & BIT_MASK_P0HI14Q_DESC_NUM)
- #define BIT_SET_P0HI14Q_DESC_NUM(x, v) \
- (BIT_CLEAR_P0HI14Q_DESC_NUM(x) | BIT_P0HI14Q_DESC_NUM(v))
- /* 2 REG_ACH6_ACH7_TXBD_NUM (Offset 0x23F0) */
- #define BIT_PCIE_ACH7_FLAG BIT(30)
- #define BIT_SHIFT_ACH7_DESC_MODE 28
- #define BIT_MASK_ACH7_DESC_MODE 0x3
- #define BIT_ACH7_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH7_DESC_MODE) << BIT_SHIFT_ACH7_DESC_MODE)
- #define BITS_ACH7_DESC_MODE \
- (BIT_MASK_ACH7_DESC_MODE << BIT_SHIFT_ACH7_DESC_MODE)
- #define BIT_CLEAR_ACH7_DESC_MODE(x) ((x) & (~BITS_ACH7_DESC_MODE))
- #define BIT_GET_ACH7_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH7_DESC_MODE) & BIT_MASK_ACH7_DESC_MODE)
- #define BIT_SET_ACH7_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH7_DESC_MODE(x) | BIT_ACH7_DESC_MODE(v))
- #define BIT_SHIFT_ACH7_DESC_NUM 16
- #define BIT_MASK_ACH7_DESC_NUM 0xfff
- #define BIT_ACH7_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH7_DESC_NUM) << BIT_SHIFT_ACH7_DESC_NUM)
- #define BITS_ACH7_DESC_NUM (BIT_MASK_ACH7_DESC_NUM << BIT_SHIFT_ACH7_DESC_NUM)
- #define BIT_CLEAR_ACH7_DESC_NUM(x) ((x) & (~BITS_ACH7_DESC_NUM))
- #define BIT_GET_ACH7_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH7_DESC_NUM) & BIT_MASK_ACH7_DESC_NUM)
- #define BIT_SET_ACH7_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH7_DESC_NUM(x) | BIT_ACH7_DESC_NUM(v))
- #define BIT_PCIE_ACH6_FLAG BIT(14)
- #define BIT_SHIFT_ACH6_DESC_MODE 12
- #define BIT_MASK_ACH6_DESC_MODE 0x3
- #define BIT_ACH6_DESC_MODE(x) \
- (((x) & BIT_MASK_ACH6_DESC_MODE) << BIT_SHIFT_ACH6_DESC_MODE)
- #define BITS_ACH6_DESC_MODE \
- (BIT_MASK_ACH6_DESC_MODE << BIT_SHIFT_ACH6_DESC_MODE)
- #define BIT_CLEAR_ACH6_DESC_MODE(x) ((x) & (~BITS_ACH6_DESC_MODE))
- #define BIT_GET_ACH6_DESC_MODE(x) \
- (((x) >> BIT_SHIFT_ACH6_DESC_MODE) & BIT_MASK_ACH6_DESC_MODE)
- #define BIT_SET_ACH6_DESC_MODE(x, v) \
- (BIT_CLEAR_ACH6_DESC_MODE(x) | BIT_ACH6_DESC_MODE(v))
- #define BIT_SHIFT_ACH6_DESC_NUM 0
- #define BIT_MASK_ACH6_DESC_NUM 0xfff
- #define BIT_ACH6_DESC_NUM(x) \
- (((x) & BIT_MASK_ACH6_DESC_NUM) << BIT_SHIFT_ACH6_DESC_NUM)
- #define BITS_ACH6_DESC_NUM (BIT_MASK_ACH6_DESC_NUM << BIT_SHIFT_ACH6_DESC_NUM)
- #define BIT_CLEAR_ACH6_DESC_NUM(x) ((x) & (~BITS_ACH6_DESC_NUM))
- #define BIT_GET_ACH6_DESC_NUM(x) \
- (((x) >> BIT_SHIFT_ACH6_DESC_NUM) & BIT_MASK_ACH6_DESC_NUM)
- #define BIT_SET_ACH6_DESC_NUM(x, v) \
- (BIT_CLEAR_ACH6_DESC_NUM(x) | BIT_ACH6_DESC_NUM(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_FAST_EDCA_VOVI_SETTING_V1 (Offset 0x2448) */
- #define BIT_SHIFT_VO_FAST_EDCA_TO_V1 0
- #define BIT_MASK_VO_FAST_EDCA_TO_V1 0xffff
- #define BIT_VO_FAST_EDCA_TO_V1(x) \
- (((x) & BIT_MASK_VO_FAST_EDCA_TO_V1) << BIT_SHIFT_VO_FAST_EDCA_TO_V1)
- #define BITS_VO_FAST_EDCA_TO_V1 \
- (BIT_MASK_VO_FAST_EDCA_TO_V1 << BIT_SHIFT_VO_FAST_EDCA_TO_V1)
- #define BIT_CLEAR_VO_FAST_EDCA_TO_V1(x) ((x) & (~BITS_VO_FAST_EDCA_TO_V1))
- #define BIT_GET_VO_FAST_EDCA_TO_V1(x) \
- (((x) >> BIT_SHIFT_VO_FAST_EDCA_TO_V1) & BIT_MASK_VO_FAST_EDCA_TO_V1)
- #define BIT_SET_VO_FAST_EDCA_TO_V1(x, v) \
- (BIT_CLEAR_VO_FAST_EDCA_TO_V1(x) | BIT_VO_FAST_EDCA_TO_V1(v))
- /* 2 REG_FAST_EDCA_BEBK_SETTING_V1 (Offset 0x244C) */
- #define BIT_SHIFT_BE_FAST_EDCA_TO_V1 0
- #define BIT_MASK_BE_FAST_EDCA_TO_V1 0xffff
- #define BIT_BE_FAST_EDCA_TO_V1(x) \
- (((x) & BIT_MASK_BE_FAST_EDCA_TO_V1) << BIT_SHIFT_BE_FAST_EDCA_TO_V1)
- #define BITS_BE_FAST_EDCA_TO_V1 \
- (BIT_MASK_BE_FAST_EDCA_TO_V1 << BIT_SHIFT_BE_FAST_EDCA_TO_V1)
- #define BIT_CLEAR_BE_FAST_EDCA_TO_V1(x) ((x) & (~BITS_BE_FAST_EDCA_TO_V1))
- #define BIT_GET_BE_FAST_EDCA_TO_V1(x) \
- (((x) >> BIT_SHIFT_BE_FAST_EDCA_TO_V1) & BIT_MASK_BE_FAST_EDCA_TO_V1)
- #define BIT_SET_BE_FAST_EDCA_TO_V1(x, v) \
- (BIT_CLEAR_BE_FAST_EDCA_TO_V1(x) | BIT_BE_FAST_EDCA_TO_V1(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8821C_SUPPORT || HALMAC_8822B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_R_MACID_RELEASE_SUCCESS_0_V1 (Offset 0x2460) */
- #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0 0
- #define BIT_MASK_R_MACID_RELEASE_SUCCESS_0 0xffffffffL
- #define BIT_R_MACID_RELEASE_SUCCESS_0(x) \
- (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_0) \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0)
- #define BITS_R_MACID_RELEASE_SUCCESS_0 \
- (BIT_MASK_R_MACID_RELEASE_SUCCESS_0 \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0)
- #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_0(x) \
- ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_0))
- #define BIT_GET_R_MACID_RELEASE_SUCCESS_0(x) \
- (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0) & \
- BIT_MASK_R_MACID_RELEASE_SUCCESS_0)
- #define BIT_SET_R_MACID_RELEASE_SUCCESS_0(x, v) \
- (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_0(x) | \
- BIT_R_MACID_RELEASE_SUCCESS_0(v))
- /* 2 REG_R_MACID_RELEASE_SUCCESS_2_V1 (Offset 0x2468) */
- #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2 0
- #define BIT_MASK_R_MACID_RELEASE_SUCCESS_2 0xffffffffL
- #define BIT_R_MACID_RELEASE_SUCCESS_2(x) \
- (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_2) \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2)
- #define BITS_R_MACID_RELEASE_SUCCESS_2 \
- (BIT_MASK_R_MACID_RELEASE_SUCCESS_2 \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2)
- #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_2(x) \
- ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_2))
- #define BIT_GET_R_MACID_RELEASE_SUCCESS_2(x) \
- (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2) & \
- BIT_MASK_R_MACID_RELEASE_SUCCESS_2)
- #define BIT_SET_R_MACID_RELEASE_SUCCESS_2(x, v) \
- (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_2(x) | \
- BIT_R_MACID_RELEASE_SUCCESS_2(v))
- /* 2 REG_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_V1 (Offset 0x247C) */
- #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET 0
- #define BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET 0x7f
- #define BIT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET(x) \
- (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET) \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET)
- #define BITS_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET \
- (BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET \
- << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET)
- #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET(x) \
- ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET))
- #define BIT_GET_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET(x) \
- (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET) & \
- BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET)
- #define BIT_SET_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET(x, v) \
- (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET(x) | \
- BIT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET(v))
- #endif
- #if (HALMAC_8192F_SUPPORT)
- /* 2 REG_NAN_INFO0 (Offset 0x2480) */
- #define BIT_SHIFT_NAN_INFO0 0
- #define BIT_MASK_NAN_INFO0 0xffffffffL
- #define BIT_NAN_INFO0(x) (((x) & BIT_MASK_NAN_INFO0) << BIT_SHIFT_NAN_INFO0)
- #define BITS_NAN_INFO0 (BIT_MASK_NAN_INFO0 << BIT_SHIFT_NAN_INFO0)
- #define BIT_CLEAR_NAN_INFO0(x) ((x) & (~BITS_NAN_INFO0))
- #define BIT_GET_NAN_INFO0(x) (((x) >> BIT_SHIFT_NAN_INFO0) & BIT_MASK_NAN_INFO0)
- #define BIT_SET_NAN_INFO0(x, v) (BIT_CLEAR_NAN_INFO0(x) | BIT_NAN_INFO0(v))
- /* 2 REG_NAN_INFO1 (Offset 0x2484) */
- #define BIT_SHIFT_NAN_INFO1 0
- #define BIT_MASK_NAN_INFO1 0xffffffffL
- #define BIT_NAN_INFO1(x) (((x) & BIT_MASK_NAN_INFO1) << BIT_SHIFT_NAN_INFO1)
- #define BITS_NAN_INFO1 (BIT_MASK_NAN_INFO1 << BIT_SHIFT_NAN_INFO1)
- #define BIT_CLEAR_NAN_INFO1(x) ((x) & (~BITS_NAN_INFO1))
- #define BIT_GET_NAN_INFO1(x) (((x) >> BIT_SHIFT_NAN_INFO1) & BIT_MASK_NAN_INFO1)
- #define BIT_SET_NAN_INFO1(x, v) (BIT_CLEAR_NAN_INFO1(x) | BIT_NAN_INFO1(v))
- /* 2 REG_NAN_INFO2 (Offset 0x2488) */
- #define BIT_SHIFT_NAN_INFO2 0
- #define BIT_MASK_NAN_INFO2 0xffffffffL
- #define BIT_NAN_INFO2(x) (((x) & BIT_MASK_NAN_INFO2) << BIT_SHIFT_NAN_INFO2)
- #define BITS_NAN_INFO2 (BIT_MASK_NAN_INFO2 << BIT_SHIFT_NAN_INFO2)
- #define BIT_CLEAR_NAN_INFO2(x) ((x) & (~BITS_NAN_INFO2))
- #define BIT_GET_NAN_INFO2(x) (((x) >> BIT_SHIFT_NAN_INFO2) & BIT_MASK_NAN_INFO2)
- #define BIT_SET_NAN_INFO2(x, v) (BIT_CLEAR_NAN_INFO2(x) | BIT_NAN_INFO2(v))
- /* 2 REG_NAN_INFO3 (Offset 0x248C) */
- #define BIT_SHIFT_NAN_INFO3 0
- #define BIT_MASK_NAN_INFO3 0xffffffffL
- #define BIT_NAN_INFO3(x) (((x) & BIT_MASK_NAN_INFO3) << BIT_SHIFT_NAN_INFO3)
- #define BITS_NAN_INFO3 (BIT_MASK_NAN_INFO3 << BIT_SHIFT_NAN_INFO3)
- #define BIT_CLEAR_NAN_INFO3(x) ((x) & (~BITS_NAN_INFO3))
- #define BIT_GET_NAN_INFO3(x) (((x) >> BIT_SHIFT_NAN_INFO3) & BIT_MASK_NAN_INFO3)
- #define BIT_SET_NAN_INFO3(x, v) (BIT_CLEAR_NAN_INFO3(x) | BIT_NAN_INFO3(v))
- /* 2 REG_NAN_INFO4 (Offset 0x2490) */
- #define BIT_SHIFT_NAN_INFO4 0
- #define BIT_MASK_NAN_INFO4 0xffffffffL
- #define BIT_NAN_INFO4(x) (((x) & BIT_MASK_NAN_INFO4) << BIT_SHIFT_NAN_INFO4)
- #define BITS_NAN_INFO4 (BIT_MASK_NAN_INFO4 << BIT_SHIFT_NAN_INFO4)
- #define BIT_CLEAR_NAN_INFO4(x) ((x) & (~BITS_NAN_INFO4))
- #define BIT_GET_NAN_INFO4(x) (((x) >> BIT_SHIFT_NAN_INFO4) & BIT_MASK_NAN_INFO4)
- #define BIT_SET_NAN_INFO4(x, v) (BIT_CLEAR_NAN_INFO4(x) | BIT_NAN_INFO4(v))
- /* 2 REG_NAN_INFO5 (Offset 0x2494) */
- #define BIT_SHIFT_NAN_INFO5 0
- #define BIT_MASK_NAN_INFO5 0xffffffffL
- #define BIT_NAN_INFO5(x) (((x) & BIT_MASK_NAN_INFO5) << BIT_SHIFT_NAN_INFO5)
- #define BITS_NAN_INFO5 (BIT_MASK_NAN_INFO5 << BIT_SHIFT_NAN_INFO5)
- #define BIT_CLEAR_NAN_INFO5(x) ((x) & (~BITS_NAN_INFO5))
- #define BIT_GET_NAN_INFO5(x) (((x) >> BIT_SHIFT_NAN_INFO5) & BIT_MASK_NAN_INFO5)
- #define BIT_SET_NAN_INFO5(x, v) (BIT_CLEAR_NAN_INFO5(x) | BIT_NAN_INFO5(v))
- /* 2 REG_NAN_INFO6 (Offset 0x2498) */
- #define BIT_SHIFT_NAN_INFO6 0
- #define BIT_MASK_NAN_INFO6 0xffffffffL
- #define BIT_NAN_INFO6(x) (((x) & BIT_MASK_NAN_INFO6) << BIT_SHIFT_NAN_INFO6)
- #define BITS_NAN_INFO6 (BIT_MASK_NAN_INFO6 << BIT_SHIFT_NAN_INFO6)
- #define BIT_CLEAR_NAN_INFO6(x) ((x) & (~BITS_NAN_INFO6))
- #define BIT_GET_NAN_INFO6(x) (((x) >> BIT_SHIFT_NAN_INFO6) & BIT_MASK_NAN_INFO6)
- #define BIT_SET_NAN_INFO6(x, v) (BIT_CLEAR_NAN_INFO6(x) | BIT_NAN_INFO6(v))
- /* 2 REG_NAN_INFO7 (Offset 0x249C) */
- #define BIT_SHIFT_NAN_INFO7 0
- #define BIT_MASK_NAN_INFO7 0xffffffffL
- #define BIT_NAN_INFO7(x) (((x) & BIT_MASK_NAN_INFO7) << BIT_SHIFT_NAN_INFO7)
- #define BITS_NAN_INFO7 (BIT_MASK_NAN_INFO7 << BIT_SHIFT_NAN_INFO7)
- #define BIT_CLEAR_NAN_INFO7(x) ((x) & (~BITS_NAN_INFO7))
- #define BIT_GET_NAN_INFO7(x) (((x) >> BIT_SHIFT_NAN_INFO7) & BIT_MASK_NAN_INFO7)
- #define BIT_SET_NAN_INFO7(x, v) (BIT_CLEAR_NAN_INFO7(x) | BIT_NAN_INFO7(v))
- /* 2 REG_NAN_INFO8 (Offset 0x24A0) */
- #define BIT_SHIFT_NAN_INFO8 0
- #define BIT_MASK_NAN_INFO8 0xffffffffL
- #define BIT_NAN_INFO8(x) (((x) & BIT_MASK_NAN_INFO8) << BIT_SHIFT_NAN_INFO8)
- #define BITS_NAN_INFO8 (BIT_MASK_NAN_INFO8 << BIT_SHIFT_NAN_INFO8)
- #define BIT_CLEAR_NAN_INFO8(x) ((x) & (~BITS_NAN_INFO8))
- #define BIT_GET_NAN_INFO8(x) (((x) >> BIT_SHIFT_NAN_INFO8) & BIT_MASK_NAN_INFO8)
- #define BIT_SET_NAN_INFO8(x, v) (BIT_CLEAR_NAN_INFO8(x) | BIT_NAN_INFO8(v))
- /* 2 REG_NAN_INFO9 (Offset 0x24A4) */
- #define BIT_SHIFT_NAN_INFO9 0
- #define BIT_MASK_NAN_INFO9 0xffffffffL
- #define BIT_NAN_INFO9(x) (((x) & BIT_MASK_NAN_INFO9) << BIT_SHIFT_NAN_INFO9)
- #define BITS_NAN_INFO9 (BIT_MASK_NAN_INFO9 << BIT_SHIFT_NAN_INFO9)
- #define BIT_CLEAR_NAN_INFO9(x) ((x) & (~BITS_NAN_INFO9))
- #define BIT_GET_NAN_INFO9(x) (((x) >> BIT_SHIFT_NAN_INFO9) & BIT_MASK_NAN_INFO9)
- #define BIT_SET_NAN_INFO9(x, v) (BIT_CLEAR_NAN_INFO9(x) | BIT_NAN_INFO9(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || \
- HALMAC_8822C_SUPPORT)
- /* 2 REG_CHNL_INFO_CTRL_V1 (Offset 0x24D0) */
- #define BIT_CHNL_REF_EDCA BIT(5)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8812F_SUPPORT || \
- HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CHNL_INFO_CTRL_V1 (Offset 0x24D0) */
- #define BIT_CHNL_REF_CCA BIT(4)
- #define BIT_MACTX_ERR_4 BIT(4)
- #define BIT_SHIFT_VHTHT_MIMO_CTRL_FIELD 1
- #define BIT_MASK_VHTHT_MIMO_CTRL_FIELD 0xffffff
- #define BIT_VHTHT_MIMO_CTRL_FIELD(x) \
- (((x) & BIT_MASK_VHTHT_MIMO_CTRL_FIELD) \
- << BIT_SHIFT_VHTHT_MIMO_CTRL_FIELD)
- #define BITS_VHTHT_MIMO_CTRL_FIELD \
- (BIT_MASK_VHTHT_MIMO_CTRL_FIELD << BIT_SHIFT_VHTHT_MIMO_CTRL_FIELD)
- #define BIT_CLEAR_VHTHT_MIMO_CTRL_FIELD(x) ((x) & (~BITS_VHTHT_MIMO_CTRL_FIELD))
- #define BIT_GET_VHTHT_MIMO_CTRL_FIELD(x) \
- (((x) >> BIT_SHIFT_VHTHT_MIMO_CTRL_FIELD) & \
- BIT_MASK_VHTHT_MIMO_CTRL_FIELD)
- #define BIT_SET_VHTHT_MIMO_CTRL_FIELD(x, v) \
- (BIT_CLEAR_VHTHT_MIMO_CTRL_FIELD(x) | BIT_VHTHT_MIMO_CTRL_FIELD(v))
- #define BIT_CSI_INTERRUPT_STATUS BIT(0)
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8197F_SUPPORT || HALMAC_8198F_SUPPORT || \
- HALMAC_8812F_SUPPORT || HALMAC_8814B_SUPPORT || HALMAC_8822C_SUPPORT)
- /* 2 REG_CHNL_IDLE_TIME_V1 (Offset 0x24D4) */
- #define BIT_SHIFT_CHNL_IDLE_TIME 0
- #define BIT_MASK_CHNL_IDLE_TIME 0xffffffffL
- #define BIT_CHNL_IDLE_TIME(x) \
- (((x) & BIT_MASK_CHNL_IDLE_TIME) << BIT_SHIFT_CHNL_IDLE_TIME)
- #define BITS_CHNL_IDLE_TIME \
- (BIT_MASK_CHNL_IDLE_TIME << BIT_SHIFT_CHNL_IDLE_TIME)
- #define BIT_CLEAR_CHNL_IDLE_TIME(x) ((x) & (~BITS_CHNL_IDLE_TIME))
- #define BIT_GET_CHNL_IDLE_TIME(x) \
- (((x) >> BIT_SHIFT_CHNL_IDLE_TIME) & BIT_MASK_CHNL_IDLE_TIME)
- #define BIT_SET_CHNL_IDLE_TIME(x, v) \
- (BIT_CLEAR_CHNL_IDLE_TIME(x) | BIT_CHNL_IDLE_TIME(v))
- #endif
- #if (HALMAC_8192F_SUPPORT || HALMAC_8198F_SUPPORT || HALMAC_8814B_SUPPORT)
- /* 2 REG_SWPS_PKT_TH_V1 (Offset 0x24F6) */
- #define BIT_SHIFT_SWPS_PKT_TH 0
- #define BIT_MASK_SWPS_PKT_TH 0xffff
- #define BIT_SWPS_PKT_TH(x) \
- (((x) & BIT_MASK_SWPS_PKT_TH) << BIT_SHIFT_SWPS_PKT_TH)
- #define BITS_SWPS_PKT_TH (BIT_MASK_SWPS_PKT_TH << BIT_SHIFT_SWPS_PKT_TH)
- #define BIT_CLEAR_SWPS_PKT_TH(x) ((x) & (~BITS_SWPS_PKT_TH))
- #define BIT_GET_SWPS_PKT_TH(x) \
- (((x) >> BIT_SHIFT_SWPS_PKT_TH) & BIT_MASK_SWPS_PKT_TH)
- #define BIT_SET_SWPS_PKT_TH(x, v) \
- (BIT_CLEAR_SWPS_PKT_TH(x) | BIT_SWPS_PKT_TH(v))
- /* 2 REG_SWPS_TIME_TH_V1 (Offset 0x24F8) */
- #define BIT_SHIFT_SWPS_PSTIME_TH 16
- #define BIT_MASK_SWPS_PSTIME_TH 0xffff
- #define BIT_SWPS_PSTIME_TH(x) \
- (((x) & BIT_MASK_SWPS_PSTIME_TH) << BIT_SHIFT_SWPS_PSTIME_TH)
- #define BITS_SWPS_PSTIME_TH \
- (BIT_MASK_SWPS_PSTIME_TH << BIT_SHIFT_SWPS_PSTIME_TH)
- #define BIT_CLEAR_SWPS_PSTIME_TH(x) ((x) & (~BITS_SWPS_PSTIME_TH))
- #define BIT_GET_SWPS_PSTIME_TH(x) \
- (((x) >> BIT_SHIFT_SWPS_PSTIME_TH) & BIT_MASK_SWPS_PSTIME_TH)
- #define BIT_SET_SWPS_PSTIME_TH(x, v) \
- (BIT_CLEAR_SWPS_PSTIME_TH(x) | BIT_SWPS_PSTIME_TH(v))
- #define BIT_SHIFT_SWPS_TIME_TH 0
- #define BIT_MASK_SWPS_TIME_TH 0xffff
- #define BIT_SWPS_TIME_TH(x) \
- (((x) & BIT_MASK_SWPS_TIME_TH) << BIT_SHIFT_SWPS_TIME_TH)
- #define BITS_SWPS_TIME_TH (BIT_MASK_SWPS_TIME_TH << BIT_SHIFT_SWPS_TIME_TH)
- #define BIT_CLEAR_SWPS_TIME_TH(x) ((x) & (~BITS_SWPS_TIME_TH))
- #define BIT_GET_SWPS_TIME_TH(x) \
- (((x) >> BIT_SHIFT_SWPS_TIME_TH) & BIT_MASK_SWPS_TIME_TH)
- #define BIT_SET_SWPS_TIME_TH(x, v) \
- (BIT_CLEAR_SWPS_TIME_TH(x) | BIT_SWPS_TIME_TH(v))
- #endif
- #if (HALMAC_8814B_SUPPORT)
- /* 2 REG_TXPAGE_INT_CTRL_0 (Offset 0x3200) */
- #define BIT_CH0_INT_EN BIT(31)
- #define BIT_SHIFT_CH0_HIGH_TH 16
- #define BIT_MASK_CH0_HIGH_TH 0xfff
- #define BIT_CH0_HIGH_TH(x) \
- (((x) & BIT_MASK_CH0_HIGH_TH) << BIT_SHIFT_CH0_HIGH_TH)
- #define BITS_CH0_HIGH_TH (BIT_MASK_CH0_HIGH_TH << BIT_SHIFT_CH0_HIGH_TH)
- #define BIT_CLEAR_CH0_HIGH_TH(x) ((x) & (~BITS_CH0_HIGH_TH))
- #define BIT_GET_CH0_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH0_HIGH_TH) & BIT_MASK_CH0_HIGH_TH)
- #define BIT_SET_CH0_HIGH_TH(x, v) \
- (BIT_CLEAR_CH0_HIGH_TH(x) | BIT_CH0_HIGH_TH(v))
- #define BIT_SHIFT_CH0_LOW_TH 0
- #define BIT_MASK_CH0_LOW_TH 0xfff
- #define BIT_CH0_LOW_TH(x) (((x) & BIT_MASK_CH0_LOW_TH) << BIT_SHIFT_CH0_LOW_TH)
- #define BITS_CH0_LOW_TH (BIT_MASK_CH0_LOW_TH << BIT_SHIFT_CH0_LOW_TH)
- #define BIT_CLEAR_CH0_LOW_TH(x) ((x) & (~BITS_CH0_LOW_TH))
- #define BIT_GET_CH0_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH0_LOW_TH) & BIT_MASK_CH0_LOW_TH)
- #define BIT_SET_CH0_LOW_TH(x, v) (BIT_CLEAR_CH0_LOW_TH(x) | BIT_CH0_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_1 (Offset 0x3204) */
- #define BIT_CH1_INT_EN BIT(31)
- #define BIT_SHIFT_CH1_HIGH_TH 16
- #define BIT_MASK_CH1_HIGH_TH 0xfff
- #define BIT_CH1_HIGH_TH(x) \
- (((x) & BIT_MASK_CH1_HIGH_TH) << BIT_SHIFT_CH1_HIGH_TH)
- #define BITS_CH1_HIGH_TH (BIT_MASK_CH1_HIGH_TH << BIT_SHIFT_CH1_HIGH_TH)
- #define BIT_CLEAR_CH1_HIGH_TH(x) ((x) & (~BITS_CH1_HIGH_TH))
- #define BIT_GET_CH1_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH1_HIGH_TH) & BIT_MASK_CH1_HIGH_TH)
- #define BIT_SET_CH1_HIGH_TH(x, v) \
- (BIT_CLEAR_CH1_HIGH_TH(x) | BIT_CH1_HIGH_TH(v))
- #define BIT_SHIFT_CH1_LOW_TH 0
- #define BIT_MASK_CH1_LOW_TH 0xfff
- #define BIT_CH1_LOW_TH(x) (((x) & BIT_MASK_CH1_LOW_TH) << BIT_SHIFT_CH1_LOW_TH)
- #define BITS_CH1_LOW_TH (BIT_MASK_CH1_LOW_TH << BIT_SHIFT_CH1_LOW_TH)
- #define BIT_CLEAR_CH1_LOW_TH(x) ((x) & (~BITS_CH1_LOW_TH))
- #define BIT_GET_CH1_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH1_LOW_TH) & BIT_MASK_CH1_LOW_TH)
- #define BIT_SET_CH1_LOW_TH(x, v) (BIT_CLEAR_CH1_LOW_TH(x) | BIT_CH1_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_2 (Offset 0x3208) */
- #define BIT_CH2_INT_EN BIT(31)
- #define BIT_SHIFT_CH2_HIGH_TH 16
- #define BIT_MASK_CH2_HIGH_TH 0xfff
- #define BIT_CH2_HIGH_TH(x) \
- (((x) & BIT_MASK_CH2_HIGH_TH) << BIT_SHIFT_CH2_HIGH_TH)
- #define BITS_CH2_HIGH_TH (BIT_MASK_CH2_HIGH_TH << BIT_SHIFT_CH2_HIGH_TH)
- #define BIT_CLEAR_CH2_HIGH_TH(x) ((x) & (~BITS_CH2_HIGH_TH))
- #define BIT_GET_CH2_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH2_HIGH_TH) & BIT_MASK_CH2_HIGH_TH)
- #define BIT_SET_CH2_HIGH_TH(x, v) \
- (BIT_CLEAR_CH2_HIGH_TH(x) | BIT_CH2_HIGH_TH(v))
- #define BIT_SHIFT_CH2_LOW_TH 0
- #define BIT_MASK_CH2_LOW_TH 0xfff
- #define BIT_CH2_LOW_TH(x) (((x) & BIT_MASK_CH2_LOW_TH) << BIT_SHIFT_CH2_LOW_TH)
- #define BITS_CH2_LOW_TH (BIT_MASK_CH2_LOW_TH << BIT_SHIFT_CH2_LOW_TH)
- #define BIT_CLEAR_CH2_LOW_TH(x) ((x) & (~BITS_CH2_LOW_TH))
- #define BIT_GET_CH2_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH2_LOW_TH) & BIT_MASK_CH2_LOW_TH)
- #define BIT_SET_CH2_LOW_TH(x, v) (BIT_CLEAR_CH2_LOW_TH(x) | BIT_CH2_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_3 (Offset 0x320C) */
- #define BIT_CH3_INT_EN BIT(31)
- #define BIT_SHIFT_CH3_HIGH_TH 16
- #define BIT_MASK_CH3_HIGH_TH 0xfff
- #define BIT_CH3_HIGH_TH(x) \
- (((x) & BIT_MASK_CH3_HIGH_TH) << BIT_SHIFT_CH3_HIGH_TH)
- #define BITS_CH3_HIGH_TH (BIT_MASK_CH3_HIGH_TH << BIT_SHIFT_CH3_HIGH_TH)
- #define BIT_CLEAR_CH3_HIGH_TH(x) ((x) & (~BITS_CH3_HIGH_TH))
- #define BIT_GET_CH3_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH3_HIGH_TH) & BIT_MASK_CH3_HIGH_TH)
- #define BIT_SET_CH3_HIGH_TH(x, v) \
- (BIT_CLEAR_CH3_HIGH_TH(x) | BIT_CH3_HIGH_TH(v))
- #define BIT_SHIFT_CH3_LOW_TH 0
- #define BIT_MASK_CH3_LOW_TH 0xfff
- #define BIT_CH3_LOW_TH(x) (((x) & BIT_MASK_CH3_LOW_TH) << BIT_SHIFT_CH3_LOW_TH)
- #define BITS_CH3_LOW_TH (BIT_MASK_CH3_LOW_TH << BIT_SHIFT_CH3_LOW_TH)
- #define BIT_CLEAR_CH3_LOW_TH(x) ((x) & (~BITS_CH3_LOW_TH))
- #define BIT_GET_CH3_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH3_LOW_TH) & BIT_MASK_CH3_LOW_TH)
- #define BIT_SET_CH3_LOW_TH(x, v) (BIT_CLEAR_CH3_LOW_TH(x) | BIT_CH3_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_4 (Offset 0x3210) */
- #define BIT_CH4_INT_EN BIT(31)
- #define BIT_SHIFT_CH4_HIGH_TH 16
- #define BIT_MASK_CH4_HIGH_TH 0xfff
- #define BIT_CH4_HIGH_TH(x) \
- (((x) & BIT_MASK_CH4_HIGH_TH) << BIT_SHIFT_CH4_HIGH_TH)
- #define BITS_CH4_HIGH_TH (BIT_MASK_CH4_HIGH_TH << BIT_SHIFT_CH4_HIGH_TH)
- #define BIT_CLEAR_CH4_HIGH_TH(x) ((x) & (~BITS_CH4_HIGH_TH))
- #define BIT_GET_CH4_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH4_HIGH_TH) & BIT_MASK_CH4_HIGH_TH)
- #define BIT_SET_CH4_HIGH_TH(x, v) \
- (BIT_CLEAR_CH4_HIGH_TH(x) | BIT_CH4_HIGH_TH(v))
- #define BIT_SHIFT_CH4_LOW_TH 0
- #define BIT_MASK_CH4_LOW_TH 0xfff
- #define BIT_CH4_LOW_TH(x) (((x) & BIT_MASK_CH4_LOW_TH) << BIT_SHIFT_CH4_LOW_TH)
- #define BITS_CH4_LOW_TH (BIT_MASK_CH4_LOW_TH << BIT_SHIFT_CH4_LOW_TH)
- #define BIT_CLEAR_CH4_LOW_TH(x) ((x) & (~BITS_CH4_LOW_TH))
- #define BIT_GET_CH4_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH4_LOW_TH) & BIT_MASK_CH4_LOW_TH)
- #define BIT_SET_CH4_LOW_TH(x, v) (BIT_CLEAR_CH4_LOW_TH(x) | BIT_CH4_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_5 (Offset 0x3214) */
- #define BIT_CH5_INT_EN BIT(31)
- #define BIT_SHIFT_CH5_HIGH_TH 16
- #define BIT_MASK_CH5_HIGH_TH 0xfff
- #define BIT_CH5_HIGH_TH(x) \
- (((x) & BIT_MASK_CH5_HIGH_TH) << BIT_SHIFT_CH5_HIGH_TH)
- #define BITS_CH5_HIGH_TH (BIT_MASK_CH5_HIGH_TH << BIT_SHIFT_CH5_HIGH_TH)
- #define BIT_CLEAR_CH5_HIGH_TH(x) ((x) & (~BITS_CH5_HIGH_TH))
- #define BIT_GET_CH5_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH5_HIGH_TH) & BIT_MASK_CH5_HIGH_TH)
- #define BIT_SET_CH5_HIGH_TH(x, v) \
- (BIT_CLEAR_CH5_HIGH_TH(x) | BIT_CH5_HIGH_TH(v))
- #define BIT_SHIFT_CH5_LOW_TH 0
- #define BIT_MASK_CH5_LOW_TH 0xfff
- #define BIT_CH5_LOW_TH(x) (((x) & BIT_MASK_CH5_LOW_TH) << BIT_SHIFT_CH5_LOW_TH)
- #define BITS_CH5_LOW_TH (BIT_MASK_CH5_LOW_TH << BIT_SHIFT_CH5_LOW_TH)
- #define BIT_CLEAR_CH5_LOW_TH(x) ((x) & (~BITS_CH5_LOW_TH))
- #define BIT_GET_CH5_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH5_LOW_TH) & BIT_MASK_CH5_LOW_TH)
- #define BIT_SET_CH5_LOW_TH(x, v) (BIT_CLEAR_CH5_LOW_TH(x) | BIT_CH5_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_6 (Offset 0x3218) */
- #define BIT_CH6_INT_EN BIT(31)
- #define BIT_SHIFT_CH6_HIGH_TH 16
- #define BIT_MASK_CH6_HIGH_TH 0xfff
- #define BIT_CH6_HIGH_TH(x) \
- (((x) & BIT_MASK_CH6_HIGH_TH) << BIT_SHIFT_CH6_HIGH_TH)
- #define BITS_CH6_HIGH_TH (BIT_MASK_CH6_HIGH_TH << BIT_SHIFT_CH6_HIGH_TH)
- #define BIT_CLEAR_CH6_HIGH_TH(x) ((x) & (~BITS_CH6_HIGH_TH))
- #define BIT_GET_CH6_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH6_HIGH_TH) & BIT_MASK_CH6_HIGH_TH)
- #define BIT_SET_CH6_HIGH_TH(x, v) \
- (BIT_CLEAR_CH6_HIGH_TH(x) | BIT_CH6_HIGH_TH(v))
- #define BIT_SHIFT_CH6_LOW_TH 0
- #define BIT_MASK_CH6_LOW_TH 0xfff
- #define BIT_CH6_LOW_TH(x) (((x) & BIT_MASK_CH6_LOW_TH) << BIT_SHIFT_CH6_LOW_TH)
- #define BITS_CH6_LOW_TH (BIT_MASK_CH6_LOW_TH << BIT_SHIFT_CH6_LOW_TH)
- #define BIT_CLEAR_CH6_LOW_TH(x) ((x) & (~BITS_CH6_LOW_TH))
- #define BIT_GET_CH6_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH6_LOW_TH) & BIT_MASK_CH6_LOW_TH)
- #define BIT_SET_CH6_LOW_TH(x, v) (BIT_CLEAR_CH6_LOW_TH(x) | BIT_CH6_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_7 (Offset 0x321C) */
- #define BIT_CH7_INT_EN BIT(31)
- #define BIT_SHIFT_CH7_HIGH_TH 16
- #define BIT_MASK_CH7_HIGH_TH 0xfff
- #define BIT_CH7_HIGH_TH(x) \
- (((x) & BIT_MASK_CH7_HIGH_TH) << BIT_SHIFT_CH7_HIGH_TH)
- #define BITS_CH7_HIGH_TH (BIT_MASK_CH7_HIGH_TH << BIT_SHIFT_CH7_HIGH_TH)
- #define BIT_CLEAR_CH7_HIGH_TH(x) ((x) & (~BITS_CH7_HIGH_TH))
- #define BIT_GET_CH7_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH7_HIGH_TH) & BIT_MASK_CH7_HIGH_TH)
- #define BIT_SET_CH7_HIGH_TH(x, v) \
- (BIT_CLEAR_CH7_HIGH_TH(x) | BIT_CH7_HIGH_TH(v))
- #define BIT_SHIFT_CH7_LOW_TH 0
- #define BIT_MASK_CH7_LOW_TH 0xfff
- #define BIT_CH7_LOW_TH(x) (((x) & BIT_MASK_CH7_LOW_TH) << BIT_SHIFT_CH7_LOW_TH)
- #define BITS_CH7_LOW_TH (BIT_MASK_CH7_LOW_TH << BIT_SHIFT_CH7_LOW_TH)
- #define BIT_CLEAR_CH7_LOW_TH(x) ((x) & (~BITS_CH7_LOW_TH))
- #define BIT_GET_CH7_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH7_LOW_TH) & BIT_MASK_CH7_LOW_TH)
- #define BIT_SET_CH7_LOW_TH(x, v) (BIT_CLEAR_CH7_LOW_TH(x) | BIT_CH7_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_8 (Offset 0x3220) */
- #define BIT_CH8_INT_EN BIT(31)
- #define BIT_SHIFT_CH8_HIGH_TH 16
- #define BIT_MASK_CH8_HIGH_TH 0xfff
- #define BIT_CH8_HIGH_TH(x) \
- (((x) & BIT_MASK_CH8_HIGH_TH) << BIT_SHIFT_CH8_HIGH_TH)
- #define BITS_CH8_HIGH_TH (BIT_MASK_CH8_HIGH_TH << BIT_SHIFT_CH8_HIGH_TH)
- #define BIT_CLEAR_CH8_HIGH_TH(x) ((x) & (~BITS_CH8_HIGH_TH))
- #define BIT_GET_CH8_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH8_HIGH_TH) & BIT_MASK_CH8_HIGH_TH)
- #define BIT_SET_CH8_HIGH_TH(x, v) \
- (BIT_CLEAR_CH8_HIGH_TH(x) | BIT_CH8_HIGH_TH(v))
- #define BIT_SHIFT_CH8_LOW_TH 0
- #define BIT_MASK_CH8_LOW_TH 0xfff
- #define BIT_CH8_LOW_TH(x) (((x) & BIT_MASK_CH8_LOW_TH) << BIT_SHIFT_CH8_LOW_TH)
- #define BITS_CH8_LOW_TH (BIT_MASK_CH8_LOW_TH << BIT_SHIFT_CH8_LOW_TH)
- #define BIT_CLEAR_CH8_LOW_TH(x) ((x) & (~BITS_CH8_LOW_TH))
- #define BIT_GET_CH8_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH8_LOW_TH) & BIT_MASK_CH8_LOW_TH)
- #define BIT_SET_CH8_LOW_TH(x, v) (BIT_CLEAR_CH8_LOW_TH(x) | BIT_CH8_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_9 (Offset 0x3224) */
- #define BIT_CH9_INT_EN BIT(31)
- #define BIT_SHIFT_CH9_HIGH_TH 16
- #define BIT_MASK_CH9_HIGH_TH 0xfff
- #define BIT_CH9_HIGH_TH(x) \
- (((x) & BIT_MASK_CH9_HIGH_TH) << BIT_SHIFT_CH9_HIGH_TH)
- #define BITS_CH9_HIGH_TH (BIT_MASK_CH9_HIGH_TH << BIT_SHIFT_CH9_HIGH_TH)
- #define BIT_CLEAR_CH9_HIGH_TH(x) ((x) & (~BITS_CH9_HIGH_TH))
- #define BIT_GET_CH9_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH9_HIGH_TH) & BIT_MASK_CH9_HIGH_TH)
- #define BIT_SET_CH9_HIGH_TH(x, v) \
- (BIT_CLEAR_CH9_HIGH_TH(x) | BIT_CH9_HIGH_TH(v))
- #define BIT_SHIFT_CH9_LOW_TH 0
- #define BIT_MASK_CH9_LOW_TH 0xfff
- #define BIT_CH9_LOW_TH(x) (((x) & BIT_MASK_CH9_LOW_TH) << BIT_SHIFT_CH9_LOW_TH)
- #define BITS_CH9_LOW_TH (BIT_MASK_CH9_LOW_TH << BIT_SHIFT_CH9_LOW_TH)
- #define BIT_CLEAR_CH9_LOW_TH(x) ((x) & (~BITS_CH9_LOW_TH))
- #define BIT_GET_CH9_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH9_LOW_TH) & BIT_MASK_CH9_LOW_TH)
- #define BIT_SET_CH9_LOW_TH(x, v) (BIT_CLEAR_CH9_LOW_TH(x) | BIT_CH9_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_10 (Offset 0x3228) */
- #define BIT_CH10_INT_EN BIT(31)
- #define BIT_SHIFT_CH10_HIGH_TH 16
- #define BIT_MASK_CH10_HIGH_TH 0xfff
- #define BIT_CH10_HIGH_TH(x) \
- (((x) & BIT_MASK_CH10_HIGH_TH) << BIT_SHIFT_CH10_HIGH_TH)
- #define BITS_CH10_HIGH_TH (BIT_MASK_CH10_HIGH_TH << BIT_SHIFT_CH10_HIGH_TH)
- #define BIT_CLEAR_CH10_HIGH_TH(x) ((x) & (~BITS_CH10_HIGH_TH))
- #define BIT_GET_CH10_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH10_HIGH_TH) & BIT_MASK_CH10_HIGH_TH)
- #define BIT_SET_CH10_HIGH_TH(x, v) \
- (BIT_CLEAR_CH10_HIGH_TH(x) | BIT_CH10_HIGH_TH(v))
- #define BIT_SHIFT_CH10_LOW_TH 0
- #define BIT_MASK_CH10_LOW_TH 0xfff
- #define BIT_CH10_LOW_TH(x) \
- (((x) & BIT_MASK_CH10_LOW_TH) << BIT_SHIFT_CH10_LOW_TH)
- #define BITS_CH10_LOW_TH (BIT_MASK_CH10_LOW_TH << BIT_SHIFT_CH10_LOW_TH)
- #define BIT_CLEAR_CH10_LOW_TH(x) ((x) & (~BITS_CH10_LOW_TH))
- #define BIT_GET_CH10_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH10_LOW_TH) & BIT_MASK_CH10_LOW_TH)
- #define BIT_SET_CH10_LOW_TH(x, v) \
- (BIT_CLEAR_CH10_LOW_TH(x) | BIT_CH10_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_11 (Offset 0x322C) */
- #define BIT_CH11_INT_EN BIT(31)
- #define BIT_SHIFT_CH11_HIGH_TH 16
- #define BIT_MASK_CH11_HIGH_TH 0xfff
- #define BIT_CH11_HIGH_TH(x) \
- (((x) & BIT_MASK_CH11_HIGH_TH) << BIT_SHIFT_CH11_HIGH_TH)
- #define BITS_CH11_HIGH_TH (BIT_MASK_CH11_HIGH_TH << BIT_SHIFT_CH11_HIGH_TH)
- #define BIT_CLEAR_CH11_HIGH_TH(x) ((x) & (~BITS_CH11_HIGH_TH))
- #define BIT_GET_CH11_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH11_HIGH_TH) & BIT_MASK_CH11_HIGH_TH)
- #define BIT_SET_CH11_HIGH_TH(x, v) \
- (BIT_CLEAR_CH11_HIGH_TH(x) | BIT_CH11_HIGH_TH(v))
- #define BIT_SHIFT_CH11_LOW_TH 0
- #define BIT_MASK_CH11_LOW_TH 0xfff
- #define BIT_CH11_LOW_TH(x) \
- (((x) & BIT_MASK_CH11_LOW_TH) << BIT_SHIFT_CH11_LOW_TH)
- #define BITS_CH11_LOW_TH (BIT_MASK_CH11_LOW_TH << BIT_SHIFT_CH11_LOW_TH)
- #define BIT_CLEAR_CH11_LOW_TH(x) ((x) & (~BITS_CH11_LOW_TH))
- #define BIT_GET_CH11_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH11_LOW_TH) & BIT_MASK_CH11_LOW_TH)
- #define BIT_SET_CH11_LOW_TH(x, v) \
- (BIT_CLEAR_CH11_LOW_TH(x) | BIT_CH11_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_12 (Offset 0x3230) */
- #define BIT_CH12_INT_EN BIT(31)
- #define BIT_SHIFT_CH12_HIGH_TH 16
- #define BIT_MASK_CH12_HIGH_TH 0xfff
- #define BIT_CH12_HIGH_TH(x) \
- (((x) & BIT_MASK_CH12_HIGH_TH) << BIT_SHIFT_CH12_HIGH_TH)
- #define BITS_CH12_HIGH_TH (BIT_MASK_CH12_HIGH_TH << BIT_SHIFT_CH12_HIGH_TH)
- #define BIT_CLEAR_CH12_HIGH_TH(x) ((x) & (~BITS_CH12_HIGH_TH))
- #define BIT_GET_CH12_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH12_HIGH_TH) & BIT_MASK_CH12_HIGH_TH)
- #define BIT_SET_CH12_HIGH_TH(x, v) \
- (BIT_CLEAR_CH12_HIGH_TH(x) | BIT_CH12_HIGH_TH(v))
- #define BIT_SHIFT_CH12_LOW_TH 0
- #define BIT_MASK_CH12_LOW_TH 0xfff
- #define BIT_CH12_LOW_TH(x) \
- (((x) & BIT_MASK_CH12_LOW_TH) << BIT_SHIFT_CH12_LOW_TH)
- #define BITS_CH12_LOW_TH (BIT_MASK_CH12_LOW_TH << BIT_SHIFT_CH12_LOW_TH)
- #define BIT_CLEAR_CH12_LOW_TH(x) ((x) & (~BITS_CH12_LOW_TH))
- #define BIT_GET_CH12_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH12_LOW_TH) & BIT_MASK_CH12_LOW_TH)
- #define BIT_SET_CH12_LOW_TH(x, v) \
- (BIT_CLEAR_CH12_LOW_TH(x) | BIT_CH12_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_13 (Offset 0x3234) */
- #define BIT_CH13_INT_EN BIT(31)
- #define BIT_SHIFT_CH13_HIGH_TH 16
- #define BIT_MASK_CH13_HIGH_TH 0xfff
- #define BIT_CH13_HIGH_TH(x) \
- (((x) & BIT_MASK_CH13_HIGH_TH) << BIT_SHIFT_CH13_HIGH_TH)
- #define BITS_CH13_HIGH_TH (BIT_MASK_CH13_HIGH_TH << BIT_SHIFT_CH13_HIGH_TH)
- #define BIT_CLEAR_CH13_HIGH_TH(x) ((x) & (~BITS_CH13_HIGH_TH))
- #define BIT_GET_CH13_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH13_HIGH_TH) & BIT_MASK_CH13_HIGH_TH)
- #define BIT_SET_CH13_HIGH_TH(x, v) \
- (BIT_CLEAR_CH13_HIGH_TH(x) | BIT_CH13_HIGH_TH(v))
- #define BIT_SHIFT_CH13_LOW_TH 0
- #define BIT_MASK_CH13_LOW_TH 0xfff
- #define BIT_CH13_LOW_TH(x) \
- (((x) & BIT_MASK_CH13_LOW_TH) << BIT_SHIFT_CH13_LOW_TH)
- #define BITS_CH13_LOW_TH (BIT_MASK_CH13_LOW_TH << BIT_SHIFT_CH13_LOW_TH)
- #define BIT_CLEAR_CH13_LOW_TH(x) ((x) & (~BITS_CH13_LOW_TH))
- #define BIT_GET_CH13_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH13_LOW_TH) & BIT_MASK_CH13_LOW_TH)
- #define BIT_SET_CH13_LOW_TH(x, v) \
- (BIT_CLEAR_CH13_LOW_TH(x) | BIT_CH13_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_14 (Offset 0x3238) */
- #define BIT_CH14_INT_EN BIT(31)
- #define BIT_SHIFT_CH14_HIGH_TH 16
- #define BIT_MASK_CH14_HIGH_TH 0xfff
- #define BIT_CH14_HIGH_TH(x) \
- (((x) & BIT_MASK_CH14_HIGH_TH) << BIT_SHIFT_CH14_HIGH_TH)
- #define BITS_CH14_HIGH_TH (BIT_MASK_CH14_HIGH_TH << BIT_SHIFT_CH14_HIGH_TH)
- #define BIT_CLEAR_CH14_HIGH_TH(x) ((x) & (~BITS_CH14_HIGH_TH))
- #define BIT_GET_CH14_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH14_HIGH_TH) & BIT_MASK_CH14_HIGH_TH)
- #define BIT_SET_CH14_HIGH_TH(x, v) \
- (BIT_CLEAR_CH14_HIGH_TH(x) | BIT_CH14_HIGH_TH(v))
- #define BIT_SHIFT_CH14_LOW_TH 0
- #define BIT_MASK_CH14_LOW_TH 0xfff
- #define BIT_CH14_LOW_TH(x) \
- (((x) & BIT_MASK_CH14_LOW_TH) << BIT_SHIFT_CH14_LOW_TH)
- #define BITS_CH14_LOW_TH (BIT_MASK_CH14_LOW_TH << BIT_SHIFT_CH14_LOW_TH)
- #define BIT_CLEAR_CH14_LOW_TH(x) ((x) & (~BITS_CH14_LOW_TH))
- #define BIT_GET_CH14_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH14_LOW_TH) & BIT_MASK_CH14_LOW_TH)
- #define BIT_SET_CH14_LOW_TH(x, v) \
- (BIT_CLEAR_CH14_LOW_TH(x) | BIT_CH14_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_15 (Offset 0x323C) */
- #define BIT_CH15_INT_EN BIT(31)
- #define BIT_SHIFT_CH15_HIGH_TH 16
- #define BIT_MASK_CH15_HIGH_TH 0xfff
- #define BIT_CH15_HIGH_TH(x) \
- (((x) & BIT_MASK_CH15_HIGH_TH) << BIT_SHIFT_CH15_HIGH_TH)
- #define BITS_CH15_HIGH_TH (BIT_MASK_CH15_HIGH_TH << BIT_SHIFT_CH15_HIGH_TH)
- #define BIT_CLEAR_CH15_HIGH_TH(x) ((x) & (~BITS_CH15_HIGH_TH))
- #define BIT_GET_CH15_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH15_HIGH_TH) & BIT_MASK_CH15_HIGH_TH)
- #define BIT_SET_CH15_HIGH_TH(x, v) \
- (BIT_CLEAR_CH15_HIGH_TH(x) | BIT_CH15_HIGH_TH(v))
- #define BIT_SHIFT_CH15_LOW_TH 0
- #define BIT_MASK_CH15_LOW_TH 0xfff
- #define BIT_CH15_LOW_TH(x) \
- (((x) & BIT_MASK_CH15_LOW_TH) << BIT_SHIFT_CH15_LOW_TH)
- #define BITS_CH15_LOW_TH (BIT_MASK_CH15_LOW_TH << BIT_SHIFT_CH15_LOW_TH)
- #define BIT_CLEAR_CH15_LOW_TH(x) ((x) & (~BITS_CH15_LOW_TH))
- #define BIT_GET_CH15_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH15_LOW_TH) & BIT_MASK_CH15_LOW_TH)
- #define BIT_SET_CH15_LOW_TH(x, v) \
- (BIT_CLEAR_CH15_LOW_TH(x) | BIT_CH15_LOW_TH(v))
- /* 2 REG_TXPAGE_INT_CTRL_16 (Offset 0x3240) */
- #define BIT_CH16_INT_EN BIT(31)
- #define BIT_SHIFT_CH16_HIGH_TH 16
- #define BIT_MASK_CH16_HIGH_TH 0xfff
- #define BIT_CH16_HIGH_TH(x) \
- (((x) & BIT_MASK_CH16_HIGH_TH) << BIT_SHIFT_CH16_HIGH_TH)
- #define BITS_CH16_HIGH_TH (BIT_MASK_CH16_HIGH_TH << BIT_SHIFT_CH16_HIGH_TH)
- #define BIT_CLEAR_CH16_HIGH_TH(x) ((x) & (~BITS_CH16_HIGH_TH))
- #define BIT_GET_CH16_HIGH_TH(x) \
- (((x) >> BIT_SHIFT_CH16_HIGH_TH) & BIT_MASK_CH16_HIGH_TH)
- #define BIT_SET_CH16_HIGH_TH(x, v) \
- (BIT_CLEAR_CH16_HIGH_TH(x) | BIT_CH16_HIGH_TH(v))
- #define BIT_SHIFT_CH16_LOW_TH 0
- #define BIT_MASK_CH16_LOW_TH 0xfff
- #define BIT_CH16_LOW_TH(x) \
- (((x) & BIT_MASK_CH16_LOW_TH) << BIT_SHIFT_CH16_LOW_TH)
- #define BITS_CH16_LOW_TH (BIT_MASK_CH16_LOW_TH << BIT_SHIFT_CH16_LOW_TH)
- #define BIT_CLEAR_CH16_LOW_TH(x) ((x) & (~BITS_CH16_LOW_TH))
- #define BIT_GET_CH16_LOW_TH(x) \
- (((x) >> BIT_SHIFT_CH16_LOW_TH) & BIT_MASK_CH16_LOW_TH)
- #define BIT_SET_CH16_LOW_TH(x, v) \
- (BIT_CLEAR_CH16_LOW_TH(x) | BIT_CH16_LOW_TH(v))
- /* 2 REG_ACH4_TXBD_IDX (Offset 0x3340) */
- #define BIT_SHIFT_ACH4_HW_IDX 16
- #define BIT_MASK_ACH4_HW_IDX 0xfff
- #define BIT_ACH4_HW_IDX(x) \
- (((x) & BIT_MASK_ACH4_HW_IDX) << BIT_SHIFT_ACH4_HW_IDX)
- #define BITS_ACH4_HW_IDX (BIT_MASK_ACH4_HW_IDX << BIT_SHIFT_ACH4_HW_IDX)
- #define BIT_CLEAR_ACH4_HW_IDX(x) ((x) & (~BITS_ACH4_HW_IDX))
- #define BIT_GET_ACH4_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH4_HW_IDX) & BIT_MASK_ACH4_HW_IDX)
- #define BIT_SET_ACH4_HW_IDX(x, v) \
- (BIT_CLEAR_ACH4_HW_IDX(x) | BIT_ACH4_HW_IDX(v))
- #define BIT_SHIFT_ACH4_HOST_IDX 0
- #define BIT_MASK_ACH4_HOST_IDX 0xfff
- #define BIT_ACH4_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH4_HOST_IDX) << BIT_SHIFT_ACH4_HOST_IDX)
- #define BITS_ACH4_HOST_IDX (BIT_MASK_ACH4_HOST_IDX << BIT_SHIFT_ACH4_HOST_IDX)
- #define BIT_CLEAR_ACH4_HOST_IDX(x) ((x) & (~BITS_ACH4_HOST_IDX))
- #define BIT_GET_ACH4_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH4_HOST_IDX) & BIT_MASK_ACH4_HOST_IDX)
- #define BIT_SET_ACH4_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH4_HOST_IDX(x) | BIT_ACH4_HOST_IDX(v))
- /* 2 REG_ACH5_TXBD_IDX (Offset 0x3344) */
- #define BIT_SHIFT_ACH5_HW_IDX 16
- #define BIT_MASK_ACH5_HW_IDX 0xfff
- #define BIT_ACH5_HW_IDX(x) \
- (((x) & BIT_MASK_ACH5_HW_IDX) << BIT_SHIFT_ACH5_HW_IDX)
- #define BITS_ACH5_HW_IDX (BIT_MASK_ACH5_HW_IDX << BIT_SHIFT_ACH5_HW_IDX)
- #define BIT_CLEAR_ACH5_HW_IDX(x) ((x) & (~BITS_ACH5_HW_IDX))
- #define BIT_GET_ACH5_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH5_HW_IDX) & BIT_MASK_ACH5_HW_IDX)
- #define BIT_SET_ACH5_HW_IDX(x, v) \
- (BIT_CLEAR_ACH5_HW_IDX(x) | BIT_ACH5_HW_IDX(v))
- #define BIT_SHIFT_ACH5_HOST_IDX 0
- #define BIT_MASK_ACH5_HOST_IDX 0xfff
- #define BIT_ACH5_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH5_HOST_IDX) << BIT_SHIFT_ACH5_HOST_IDX)
- #define BITS_ACH5_HOST_IDX (BIT_MASK_ACH5_HOST_IDX << BIT_SHIFT_ACH5_HOST_IDX)
- #define BIT_CLEAR_ACH5_HOST_IDX(x) ((x) & (~BITS_ACH5_HOST_IDX))
- #define BIT_GET_ACH5_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH5_HOST_IDX) & BIT_MASK_ACH5_HOST_IDX)
- #define BIT_SET_ACH5_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH5_HOST_IDX(x) | BIT_ACH5_HOST_IDX(v))
- /* 2 REG_ACH6_TXBD_IDX (Offset 0x3348) */
- #define BIT_SHIFT_ACH6_HW_IDX 16
- #define BIT_MASK_ACH6_HW_IDX 0xfff
- #define BIT_ACH6_HW_IDX(x) \
- (((x) & BIT_MASK_ACH6_HW_IDX) << BIT_SHIFT_ACH6_HW_IDX)
- #define BITS_ACH6_HW_IDX (BIT_MASK_ACH6_HW_IDX << BIT_SHIFT_ACH6_HW_IDX)
- #define BIT_CLEAR_ACH6_HW_IDX(x) ((x) & (~BITS_ACH6_HW_IDX))
- #define BIT_GET_ACH6_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH6_HW_IDX) & BIT_MASK_ACH6_HW_IDX)
- #define BIT_SET_ACH6_HW_IDX(x, v) \
- (BIT_CLEAR_ACH6_HW_IDX(x) | BIT_ACH6_HW_IDX(v))
- #define BIT_SHIFT_ACH6_HOST_IDX 0
- #define BIT_MASK_ACH6_HOST_IDX 0xfff
- #define BIT_ACH6_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH6_HOST_IDX) << BIT_SHIFT_ACH6_HOST_IDX)
- #define BITS_ACH6_HOST_IDX (BIT_MASK_ACH6_HOST_IDX << BIT_SHIFT_ACH6_HOST_IDX)
- #define BIT_CLEAR_ACH6_HOST_IDX(x) ((x) & (~BITS_ACH6_HOST_IDX))
- #define BIT_GET_ACH6_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH6_HOST_IDX) & BIT_MASK_ACH6_HOST_IDX)
- #define BIT_SET_ACH6_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH6_HOST_IDX(x) | BIT_ACH6_HOST_IDX(v))
- /* 2 REG_ACH7_TXBD_IDX (Offset 0x334C) */
- #define BIT_SHIFT_ACH7_HW_IDX 16
- #define BIT_MASK_ACH7_HW_IDX 0xfff
- #define BIT_ACH7_HW_IDX(x) \
- (((x) & BIT_MASK_ACH7_HW_IDX) << BIT_SHIFT_ACH7_HW_IDX)
- #define BITS_ACH7_HW_IDX (BIT_MASK_ACH7_HW_IDX << BIT_SHIFT_ACH7_HW_IDX)
- #define BIT_CLEAR_ACH7_HW_IDX(x) ((x) & (~BITS_ACH7_HW_IDX))
- #define BIT_GET_ACH7_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH7_HW_IDX) & BIT_MASK_ACH7_HW_IDX)
- #define BIT_SET_ACH7_HW_IDX(x, v) \
- (BIT_CLEAR_ACH7_HW_IDX(x) | BIT_ACH7_HW_IDX(v))
- #define BIT_SHIFT_ACH7_HOST_IDX 0
- #define BIT_MASK_ACH7_HOST_IDX 0xfff
- #define BIT_ACH7_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH7_HOST_IDX) << BIT_SHIFT_ACH7_HOST_IDX)
- #define BITS_ACH7_HOST_IDX (BIT_MASK_ACH7_HOST_IDX << BIT_SHIFT_ACH7_HOST_IDX)
- #define BIT_CLEAR_ACH7_HOST_IDX(x) ((x) & (~BITS_ACH7_HOST_IDX))
- #define BIT_GET_ACH7_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH7_HOST_IDX) & BIT_MASK_ACH7_HOST_IDX)
- #define BIT_SET_ACH7_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH7_HOST_IDX(x) | BIT_ACH7_HOST_IDX(v))
- /* 2 REG_ACH8_TXBD_IDX (Offset 0x3350) */
- #define BIT_SHIFT_ACH8_HW_IDX 16
- #define BIT_MASK_ACH8_HW_IDX 0xfff
- #define BIT_ACH8_HW_IDX(x) \
- (((x) & BIT_MASK_ACH8_HW_IDX) << BIT_SHIFT_ACH8_HW_IDX)
- #define BITS_ACH8_HW_IDX (BIT_MASK_ACH8_HW_IDX << BIT_SHIFT_ACH8_HW_IDX)
- #define BIT_CLEAR_ACH8_HW_IDX(x) ((x) & (~BITS_ACH8_HW_IDX))
- #define BIT_GET_ACH8_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH8_HW_IDX) & BIT_MASK_ACH8_HW_IDX)
- #define BIT_SET_ACH8_HW_IDX(x, v) \
- (BIT_CLEAR_ACH8_HW_IDX(x) | BIT_ACH8_HW_IDX(v))
- #define BIT_SHIFT_ACH8_HOST_IDX 0
- #define BIT_MASK_ACH8_HOST_IDX 0xfff
- #define BIT_ACH8_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH8_HOST_IDX) << BIT_SHIFT_ACH8_HOST_IDX)
- #define BITS_ACH8_HOST_IDX (BIT_MASK_ACH8_HOST_IDX << BIT_SHIFT_ACH8_HOST_IDX)
- #define BIT_CLEAR_ACH8_HOST_IDX(x) ((x) & (~BITS_ACH8_HOST_IDX))
- #define BIT_GET_ACH8_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH8_HOST_IDX) & BIT_MASK_ACH8_HOST_IDX)
- #define BIT_SET_ACH8_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH8_HOST_IDX(x) | BIT_ACH8_HOST_IDX(v))
- /* 2 REG_ACH9_TXBD_IDX (Offset 0x3354) */
- #define BIT_SHIFT_ACH9_HW_IDX 16
- #define BIT_MASK_ACH9_HW_IDX 0xfff
- #define BIT_ACH9_HW_IDX(x) \
- (((x) & BIT_MASK_ACH9_HW_IDX) << BIT_SHIFT_ACH9_HW_IDX)
- #define BITS_ACH9_HW_IDX (BIT_MASK_ACH9_HW_IDX << BIT_SHIFT_ACH9_HW_IDX)
- #define BIT_CLEAR_ACH9_HW_IDX(x) ((x) & (~BITS_ACH9_HW_IDX))
- #define BIT_GET_ACH9_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH9_HW_IDX) & BIT_MASK_ACH9_HW_IDX)
- #define BIT_SET_ACH9_HW_IDX(x, v) \
- (BIT_CLEAR_ACH9_HW_IDX(x) | BIT_ACH9_HW_IDX(v))
- #define BIT_SHIFT_ACH9_HOST_IDX 0
- #define BIT_MASK_ACH9_HOST_IDX 0xfff
- #define BIT_ACH9_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH9_HOST_IDX) << BIT_SHIFT_ACH9_HOST_IDX)
- #define BITS_ACH9_HOST_IDX (BIT_MASK_ACH9_HOST_IDX << BIT_SHIFT_ACH9_HOST_IDX)
- #define BIT_CLEAR_ACH9_HOST_IDX(x) ((x) & (~BITS_ACH9_HOST_IDX))
- #define BIT_GET_ACH9_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH9_HOST_IDX) & BIT_MASK_ACH9_HOST_IDX)
- #define BIT_SET_ACH9_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH9_HOST_IDX(x) | BIT_ACH9_HOST_IDX(v))
- /* 2 REG_ACH10_TXBD_IDX (Offset 0x3358) */
- #define BIT_SHIFT_ACH10_HW_IDX 16
- #define BIT_MASK_ACH10_HW_IDX 0xfff
- #define BIT_ACH10_HW_IDX(x) \
- (((x) & BIT_MASK_ACH10_HW_IDX) << BIT_SHIFT_ACH10_HW_IDX)
- #define BITS_ACH10_HW_IDX (BIT_MASK_ACH10_HW_IDX << BIT_SHIFT_ACH10_HW_IDX)
- #define BIT_CLEAR_ACH10_HW_IDX(x) ((x) & (~BITS_ACH10_HW_IDX))
- #define BIT_GET_ACH10_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH10_HW_IDX) & BIT_MASK_ACH10_HW_IDX)
- #define BIT_SET_ACH10_HW_IDX(x, v) \
- (BIT_CLEAR_ACH10_HW_IDX(x) | BIT_ACH10_HW_IDX(v))
- #define BIT_SHIFT_ACH10_HOST_IDX 0
- #define BIT_MASK_ACH10_HOST_IDX 0xfff
- #define BIT_ACH10_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH10_HOST_IDX) << BIT_SHIFT_ACH10_HOST_IDX)
- #define BITS_ACH10_HOST_IDX \
- (BIT_MASK_ACH10_HOST_IDX << BIT_SHIFT_ACH10_HOST_IDX)
- #define BIT_CLEAR_ACH10_HOST_IDX(x) ((x) & (~BITS_ACH10_HOST_IDX))
- #define BIT_GET_ACH10_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH10_HOST_IDX) & BIT_MASK_ACH10_HOST_IDX)
- #define BIT_SET_ACH10_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH10_HOST_IDX(x) | BIT_ACH10_HOST_IDX(v))
- /* 2 REG_ACH11_TXBD_IDX (Offset 0x335C) */
- #define BIT_SHIFT_ACH11_HW_IDX 16
- #define BIT_MASK_ACH11_HW_IDX 0xfff
- #define BIT_ACH11_HW_IDX(x) \
- (((x) & BIT_MASK_ACH11_HW_IDX) << BIT_SHIFT_ACH11_HW_IDX)
- #define BITS_ACH11_HW_IDX (BIT_MASK_ACH11_HW_IDX << BIT_SHIFT_ACH11_HW_IDX)
- #define BIT_CLEAR_ACH11_HW_IDX(x) ((x) & (~BITS_ACH11_HW_IDX))
- #define BIT_GET_ACH11_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH11_HW_IDX) & BIT_MASK_ACH11_HW_IDX)
- #define BIT_SET_ACH11_HW_IDX(x, v) \
- (BIT_CLEAR_ACH11_HW_IDX(x) | BIT_ACH11_HW_IDX(v))
- #define BIT_SHIFT_ACH11_HOST_IDX 0
- #define BIT_MASK_ACH11_HOST_IDX 0xfff
- #define BIT_ACH11_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH11_HOST_IDX) << BIT_SHIFT_ACH11_HOST_IDX)
- #define BITS_ACH11_HOST_IDX \
- (BIT_MASK_ACH11_HOST_IDX << BIT_SHIFT_ACH11_HOST_IDX)
- #define BIT_CLEAR_ACH11_HOST_IDX(x) ((x) & (~BITS_ACH11_HOST_IDX))
- #define BIT_GET_ACH11_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH11_HOST_IDX) & BIT_MASK_ACH11_HOST_IDX)
- #define BIT_SET_ACH11_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH11_HOST_IDX(x) | BIT_ACH11_HOST_IDX(v))
- /* 2 REG_ACH12_TXBD_IDX (Offset 0x3360) */
- #define BIT_SHIFT_ACH12_HW_IDX 16
- #define BIT_MASK_ACH12_HW_IDX 0xfff
- #define BIT_ACH12_HW_IDX(x) \
- (((x) & BIT_MASK_ACH12_HW_IDX) << BIT_SHIFT_ACH12_HW_IDX)
- #define BITS_ACH12_HW_IDX (BIT_MASK_ACH12_HW_IDX << BIT_SHIFT_ACH12_HW_IDX)
- #define BIT_CLEAR_ACH12_HW_IDX(x) ((x) & (~BITS_ACH12_HW_IDX))
- #define BIT_GET_ACH12_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH12_HW_IDX) & BIT_MASK_ACH12_HW_IDX)
- #define BIT_SET_ACH12_HW_IDX(x, v) \
- (BIT_CLEAR_ACH12_HW_IDX(x) | BIT_ACH12_HW_IDX(v))
- #define BIT_SHIFT_ACH12_HOST_IDX 0
- #define BIT_MASK_ACH12_HOST_IDX 0xfff
- #define BIT_ACH12_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH12_HOST_IDX) << BIT_SHIFT_ACH12_HOST_IDX)
- #define BITS_ACH12_HOST_IDX \
- (BIT_MASK_ACH12_HOST_IDX << BIT_SHIFT_ACH12_HOST_IDX)
- #define BIT_CLEAR_ACH12_HOST_IDX(x) ((x) & (~BITS_ACH12_HOST_IDX))
- #define BIT_GET_ACH12_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH12_HOST_IDX) & BIT_MASK_ACH12_HOST_IDX)
- #define BIT_SET_ACH12_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH12_HOST_IDX(x) | BIT_ACH12_HOST_IDX(v))
- /* 2 REG_ACH13_TXBD_IDX (Offset 0x3364) */
- #define BIT_SHIFT_ACH13_HW_IDX 16
- #define BIT_MASK_ACH13_HW_IDX 0xfff
- #define BIT_ACH13_HW_IDX(x) \
- (((x) & BIT_MASK_ACH13_HW_IDX) << BIT_SHIFT_ACH13_HW_IDX)
- #define BITS_ACH13_HW_IDX (BIT_MASK_ACH13_HW_IDX << BIT_SHIFT_ACH13_HW_IDX)
- #define BIT_CLEAR_ACH13_HW_IDX(x) ((x) & (~BITS_ACH13_HW_IDX))
- #define BIT_GET_ACH13_HW_IDX(x) \
- (((x) >> BIT_SHIFT_ACH13_HW_IDX) & BIT_MASK_ACH13_HW_IDX)
- #define BIT_SET_ACH13_HW_IDX(x, v) \
- (BIT_CLEAR_ACH13_HW_IDX(x) | BIT_ACH13_HW_IDX(v))
- #define BIT_SHIFT_ACH13_HOST_IDX 0
- #define BIT_MASK_ACH13_HOST_IDX 0xfff
- #define BIT_ACH13_HOST_IDX(x) \
- (((x) & BIT_MASK_ACH13_HOST_IDX) << BIT_SHIFT_ACH13_HOST_IDX)
- #define BITS_ACH13_HOST_IDX \
- (BIT_MASK_ACH13_HOST_IDX << BIT_SHIFT_ACH13_HOST_IDX)
- #define BIT_CLEAR_ACH13_HOST_IDX(x) ((x) & (~BITS_ACH13_HOST_IDX))
- #define BIT_GET_ACH13_HOST_IDX(x) \
- (((x) >> BIT_SHIFT_ACH13_HOST_IDX) & BIT_MASK_ACH13_HOST_IDX)
- #define BIT_SET_ACH13_HOST_IDX(x, v) \
- (BIT_CLEAR_ACH13_HOST_IDX(x) | BIT_ACH13_HOST_IDX(v))
- /* 2 REG_AC_CHANNEL0_WEIGHT (Offset 0x3368) */
- #define BIT_SHIFT_AC_CHANNEL0_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL0_WEIGHT 0xff
- #define BIT_AC_CHANNEL0_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL0_WEIGHT) << BIT_SHIFT_AC_CHANNEL0_WEIGHT)
- #define BITS_AC_CHANNEL0_WEIGHT \
- (BIT_MASK_AC_CHANNEL0_WEIGHT << BIT_SHIFT_AC_CHANNEL0_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL0_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL0_WEIGHT))
- #define BIT_GET_AC_CHANNEL0_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL0_WEIGHT) & BIT_MASK_AC_CHANNEL0_WEIGHT)
- #define BIT_SET_AC_CHANNEL0_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL0_WEIGHT(x) | BIT_AC_CHANNEL0_WEIGHT(v))
- /* 2 REG_AC_CHANNEL1_WEIGHT (Offset 0x3369) */
- #define BIT_SHIFT_AC_CHANNEL1_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL1_WEIGHT 0xff
- #define BIT_AC_CHANNEL1_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL1_WEIGHT) << BIT_SHIFT_AC_CHANNEL1_WEIGHT)
- #define BITS_AC_CHANNEL1_WEIGHT \
- (BIT_MASK_AC_CHANNEL1_WEIGHT << BIT_SHIFT_AC_CHANNEL1_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL1_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL1_WEIGHT))
- #define BIT_GET_AC_CHANNEL1_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL1_WEIGHT) & BIT_MASK_AC_CHANNEL1_WEIGHT)
- #define BIT_SET_AC_CHANNEL1_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL1_WEIGHT(x) | BIT_AC_CHANNEL1_WEIGHT(v))
- /* 2 REG_AC_CHANNEL2_WEIGHT (Offset 0x336A) */
- #define BIT_SHIFT_AC_CHANNEL2_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL2_WEIGHT 0xff
- #define BIT_AC_CHANNEL2_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL2_WEIGHT) << BIT_SHIFT_AC_CHANNEL2_WEIGHT)
- #define BITS_AC_CHANNEL2_WEIGHT \
- (BIT_MASK_AC_CHANNEL2_WEIGHT << BIT_SHIFT_AC_CHANNEL2_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL2_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL2_WEIGHT))
- #define BIT_GET_AC_CHANNEL2_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL2_WEIGHT) & BIT_MASK_AC_CHANNEL2_WEIGHT)
- #define BIT_SET_AC_CHANNEL2_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL2_WEIGHT(x) | BIT_AC_CHANNEL2_WEIGHT(v))
- /* 2 REG_AC_CHANNEL3_WEIGHT (Offset 0x336B) */
- #define BIT_SHIFT_AC_CHANNEL3_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL3_WEIGHT 0xff
- #define BIT_AC_CHANNEL3_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL3_WEIGHT) << BIT_SHIFT_AC_CHANNEL3_WEIGHT)
- #define BITS_AC_CHANNEL3_WEIGHT \
- (BIT_MASK_AC_CHANNEL3_WEIGHT << BIT_SHIFT_AC_CHANNEL3_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL3_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL3_WEIGHT))
- #define BIT_GET_AC_CHANNEL3_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL3_WEIGHT) & BIT_MASK_AC_CHANNEL3_WEIGHT)
- #define BIT_SET_AC_CHANNEL3_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL3_WEIGHT(x) | BIT_AC_CHANNEL3_WEIGHT(v))
- /* 2 REG_AC_CHANNEL4_WEIGHT (Offset 0x336C) */
- #define BIT_SHIFT_AC_CHANNEL4_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL4_WEIGHT 0xff
- #define BIT_AC_CHANNEL4_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL4_WEIGHT) << BIT_SHIFT_AC_CHANNEL4_WEIGHT)
- #define BITS_AC_CHANNEL4_WEIGHT \
- (BIT_MASK_AC_CHANNEL4_WEIGHT << BIT_SHIFT_AC_CHANNEL4_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL4_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL4_WEIGHT))
- #define BIT_GET_AC_CHANNEL4_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL4_WEIGHT) & BIT_MASK_AC_CHANNEL4_WEIGHT)
- #define BIT_SET_AC_CHANNEL4_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL4_WEIGHT(x) | BIT_AC_CHANNEL4_WEIGHT(v))
- /* 2 REG_AC_CHANNEL5_WEIGHT (Offset 0x336D) */
- #define BIT_SHIFT_AC_CHANNEL5_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL5_WEIGHT 0xff
- #define BIT_AC_CHANNEL5_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL5_WEIGHT) << BIT_SHIFT_AC_CHANNEL5_WEIGHT)
- #define BITS_AC_CHANNEL5_WEIGHT \
- (BIT_MASK_AC_CHANNEL5_WEIGHT << BIT_SHIFT_AC_CHANNEL5_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL5_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL5_WEIGHT))
- #define BIT_GET_AC_CHANNEL5_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL5_WEIGHT) & BIT_MASK_AC_CHANNEL5_WEIGHT)
- #define BIT_SET_AC_CHANNEL5_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL5_WEIGHT(x) | BIT_AC_CHANNEL5_WEIGHT(v))
- /* 2 REG_AC_CHANNEL6_WEIGHT (Offset 0x336E) */
- #define BIT_SHIFT_AC_CHANNEL6_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL6_WEIGHT 0xff
- #define BIT_AC_CHANNEL6_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL6_WEIGHT) << BIT_SHIFT_AC_CHANNEL6_WEIGHT)
- #define BITS_AC_CHANNEL6_WEIGHT \
- (BIT_MASK_AC_CHANNEL6_WEIGHT << BIT_SHIFT_AC_CHANNEL6_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL6_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL6_WEIGHT))
- #define BIT_GET_AC_CHANNEL6_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL6_WEIGHT) & BIT_MASK_AC_CHANNEL6_WEIGHT)
- #define BIT_SET_AC_CHANNEL6_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL6_WEIGHT(x) | BIT_AC_CHANNEL6_WEIGHT(v))
- /* 2 REG_AC_CHANNEL7_WEIGHT (Offset 0x336F) */
- #define BIT_SHIFT_AC_CHANNEL7_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL7_WEIGHT 0xff
- #define BIT_AC_CHANNEL7_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL7_WEIGHT) << BIT_SHIFT_AC_CHANNEL7_WEIGHT)
- #define BITS_AC_CHANNEL7_WEIGHT \
- (BIT_MASK_AC_CHANNEL7_WEIGHT << BIT_SHIFT_AC_CHANNEL7_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL7_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL7_WEIGHT))
- #define BIT_GET_AC_CHANNEL7_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL7_WEIGHT) & BIT_MASK_AC_CHANNEL7_WEIGHT)
- #define BIT_SET_AC_CHANNEL7_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL7_WEIGHT(x) | BIT_AC_CHANNEL7_WEIGHT(v))
- /* 2 REG_AC_CHANNEL8_WEIGHT (Offset 0x3370) */
- #define BIT_SHIFT_AC_CHANNEL8_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL8_WEIGHT 0xff
- #define BIT_AC_CHANNEL8_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL8_WEIGHT) << BIT_SHIFT_AC_CHANNEL8_WEIGHT)
- #define BITS_AC_CHANNEL8_WEIGHT \
- (BIT_MASK_AC_CHANNEL8_WEIGHT << BIT_SHIFT_AC_CHANNEL8_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL8_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL8_WEIGHT))
- #define BIT_GET_AC_CHANNEL8_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL8_WEIGHT) & BIT_MASK_AC_CHANNEL8_WEIGHT)
- #define BIT_SET_AC_CHANNEL8_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL8_WEIGHT(x) | BIT_AC_CHANNEL8_WEIGHT(v))
- /* 2 REG_AC_CHANNEL9_WEIGHT (Offset 0x3371) */
- #define BIT_SHIFT_AC_CHANNEL9_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL9_WEIGHT 0xff
- #define BIT_AC_CHANNEL9_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL9_WEIGHT) << BIT_SHIFT_AC_CHANNEL9_WEIGHT)
- #define BITS_AC_CHANNEL9_WEIGHT \
- (BIT_MASK_AC_CHANNEL9_WEIGHT << BIT_SHIFT_AC_CHANNEL9_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL9_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL9_WEIGHT))
- #define BIT_GET_AC_CHANNEL9_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL9_WEIGHT) & BIT_MASK_AC_CHANNEL9_WEIGHT)
- #define BIT_SET_AC_CHANNEL9_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL9_WEIGHT(x) | BIT_AC_CHANNEL9_WEIGHT(v))
- /* 2 REG_AC_CHANNEL10_WEIGHT (Offset 0x3372) */
- #define BIT_SHIFT_AC_CHANNEL10_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL10_WEIGHT 0xff
- #define BIT_AC_CHANNEL10_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL10_WEIGHT) << BIT_SHIFT_AC_CHANNEL10_WEIGHT)
- #define BITS_AC_CHANNEL10_WEIGHT \
- (BIT_MASK_AC_CHANNEL10_WEIGHT << BIT_SHIFT_AC_CHANNEL10_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL10_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL10_WEIGHT))
- #define BIT_GET_AC_CHANNEL10_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL10_WEIGHT) & BIT_MASK_AC_CHANNEL10_WEIGHT)
- #define BIT_SET_AC_CHANNEL10_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL10_WEIGHT(x) | BIT_AC_CHANNEL10_WEIGHT(v))
- /* 2 REG_AC_CHANNEL11_WEIGHT (Offset 0x3373) */
- #define BIT_SHIFT_AC_CHANNEL11_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL11_WEIGHT 0xff
- #define BIT_AC_CHANNEL11_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL11_WEIGHT) << BIT_SHIFT_AC_CHANNEL11_WEIGHT)
- #define BITS_AC_CHANNEL11_WEIGHT \
- (BIT_MASK_AC_CHANNEL11_WEIGHT << BIT_SHIFT_AC_CHANNEL11_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL11_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL11_WEIGHT))
- #define BIT_GET_AC_CHANNEL11_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL11_WEIGHT) & BIT_MASK_AC_CHANNEL11_WEIGHT)
- #define BIT_SET_AC_CHANNEL11_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL11_WEIGHT(x) | BIT_AC_CHANNEL11_WEIGHT(v))
- /* 2 REG_AC_CHANNEL12_WEIGHT (Offset 0x3374) */
- #define BIT_SHIFT_AC_CHANNEL12_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL12_WEIGHT 0xff
- #define BIT_AC_CHANNEL12_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL12_WEIGHT) << BIT_SHIFT_AC_CHANNEL12_WEIGHT)
- #define BITS_AC_CHANNEL12_WEIGHT \
- (BIT_MASK_AC_CHANNEL12_WEIGHT << BIT_SHIFT_AC_CHANNEL12_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL12_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL12_WEIGHT))
- #define BIT_GET_AC_CHANNEL12_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL12_WEIGHT) & BIT_MASK_AC_CHANNEL12_WEIGHT)
- #define BIT_SET_AC_CHANNEL12_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL12_WEIGHT(x) | BIT_AC_CHANNEL12_WEIGHT(v))
- /* 2 REG_AC_CHANNEL13_WEIGHT (Offset 0x3375) */
- #define BIT_SHIFT_AC_CHANNEL13_WEIGHT 0
- #define BIT_MASK_AC_CHANNEL13_WEIGHT 0xff
- #define BIT_AC_CHANNEL13_WEIGHT(x) \
- (((x) & BIT_MASK_AC_CHANNEL13_WEIGHT) << BIT_SHIFT_AC_CHANNEL13_WEIGHT)
- #define BITS_AC_CHANNEL13_WEIGHT \
- (BIT_MASK_AC_CHANNEL13_WEIGHT << BIT_SHIFT_AC_CHANNEL13_WEIGHT)
- #define BIT_CLEAR_AC_CHANNEL13_WEIGHT(x) ((x) & (~BITS_AC_CHANNEL13_WEIGHT))
- #define BIT_GET_AC_CHANNEL13_WEIGHT(x) \
- (((x) >> BIT_SHIFT_AC_CHANNEL13_WEIGHT) & BIT_MASK_AC_CHANNEL13_WEIGHT)
- #define BIT_SET_AC_CHANNEL13_WEIGHT(x, v) \
- (BIT_CLEAR_AC_CHANNEL13_WEIGHT(x) | BIT_AC_CHANNEL13_WEIGHT(v))
- #endif
- #endif /* __RTL_WLAN_BITDEF_H__ */
|