phydm_interface.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. /* ************************************************************
  21. * include files
  22. * ************************************************************ */
  23. #include "mp_precomp.h"
  24. #include "phydm_precomp.h"
  25. /*
  26. * ODM IO Relative API.
  27. * */
  28. u8
  29. odm_read_1byte(
  30. struct PHY_DM_STRUCT *p_dm_odm,
  31. u32 reg_addr
  32. )
  33. {
  34. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  35. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  36. return RTL_R8(reg_addr);
  37. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  38. struct _ADAPTER *adapter = p_dm_odm->adapter;
  39. return rtw_read8(adapter, reg_addr);
  40. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  41. struct _ADAPTER *adapter = p_dm_odm->adapter;
  42. return PlatformEFIORead1Byte(adapter, reg_addr);
  43. #endif
  44. }
  45. u16
  46. odm_read_2byte(
  47. struct PHY_DM_STRUCT *p_dm_odm,
  48. u32 reg_addr
  49. )
  50. {
  51. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  52. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  53. return RTL_R16(reg_addr);
  54. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  55. struct _ADAPTER *adapter = p_dm_odm->adapter;
  56. return rtw_read16(adapter, reg_addr);
  57. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  58. struct _ADAPTER *adapter = p_dm_odm->adapter;
  59. return PlatformEFIORead2Byte(adapter, reg_addr);
  60. #endif
  61. }
  62. u32
  63. odm_read_4byte(
  64. struct PHY_DM_STRUCT *p_dm_odm,
  65. u32 reg_addr
  66. )
  67. {
  68. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  69. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  70. return RTL_R32(reg_addr);
  71. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  72. struct _ADAPTER *adapter = p_dm_odm->adapter;
  73. return rtw_read32(adapter, reg_addr);
  74. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  75. struct _ADAPTER *adapter = p_dm_odm->adapter;
  76. return PlatformEFIORead4Byte(adapter, reg_addr);
  77. #endif
  78. }
  79. void
  80. odm_write_1byte(
  81. struct PHY_DM_STRUCT *p_dm_odm,
  82. u32 reg_addr,
  83. u8 data
  84. )
  85. {
  86. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  87. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  88. RTL_W8(reg_addr, data);
  89. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  90. struct _ADAPTER *adapter = p_dm_odm->adapter;
  91. rtw_write8(adapter, reg_addr, data);
  92. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  93. struct _ADAPTER *adapter = p_dm_odm->adapter;
  94. PlatformEFIOWrite1Byte(adapter, reg_addr, data);
  95. #endif
  96. }
  97. void
  98. odm_write_2byte(
  99. struct PHY_DM_STRUCT *p_dm_odm,
  100. u32 reg_addr,
  101. u16 data
  102. )
  103. {
  104. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  105. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  106. RTL_W16(reg_addr, data);
  107. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  108. struct _ADAPTER *adapter = p_dm_odm->adapter;
  109. rtw_write16(adapter, reg_addr, data);
  110. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  111. struct _ADAPTER *adapter = p_dm_odm->adapter;
  112. PlatformEFIOWrite2Byte(adapter, reg_addr, data);
  113. #endif
  114. }
  115. void
  116. odm_write_4byte(
  117. struct PHY_DM_STRUCT *p_dm_odm,
  118. u32 reg_addr,
  119. u32 data
  120. )
  121. {
  122. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  123. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  124. RTL_W32(reg_addr, data);
  125. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  126. struct _ADAPTER *adapter = p_dm_odm->adapter;
  127. rtw_write32(adapter, reg_addr, data);
  128. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  129. struct _ADAPTER *adapter = p_dm_odm->adapter;
  130. PlatformEFIOWrite4Byte(adapter, reg_addr, data);
  131. #endif
  132. }
  133. void
  134. odm_set_mac_reg(
  135. struct PHY_DM_STRUCT *p_dm_odm,
  136. u32 reg_addr,
  137. u32 bit_mask,
  138. u32 data
  139. )
  140. {
  141. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  142. phy_set_bb_reg(p_dm_odm->priv, reg_addr, bit_mask, data);
  143. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  144. struct _ADAPTER *adapter = p_dm_odm->adapter;
  145. PHY_SetBBReg(adapter, reg_addr, bit_mask, data);
  146. #else
  147. phy_set_bb_reg(p_dm_odm->adapter, reg_addr, bit_mask, data);
  148. #endif
  149. }
  150. u32
  151. odm_get_mac_reg(
  152. struct PHY_DM_STRUCT *p_dm_odm,
  153. u32 reg_addr,
  154. u32 bit_mask
  155. )
  156. {
  157. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  158. return phy_query_bb_reg(p_dm_odm->priv, reg_addr, bit_mask);
  159. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  160. return PHY_QueryMacReg(p_dm_odm->adapter, reg_addr, bit_mask);
  161. #else
  162. return phy_query_mac_reg(p_dm_odm->adapter, reg_addr, bit_mask);
  163. #endif
  164. }
  165. void
  166. odm_set_bb_reg(
  167. struct PHY_DM_STRUCT *p_dm_odm,
  168. u32 reg_addr,
  169. u32 bit_mask,
  170. u32 data
  171. )
  172. {
  173. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  174. phy_set_bb_reg(p_dm_odm->priv, reg_addr, bit_mask, data);
  175. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  176. struct _ADAPTER *adapter = p_dm_odm->adapter;
  177. PHY_SetBBReg(adapter, reg_addr, bit_mask, data);
  178. #else
  179. phy_set_bb_reg(p_dm_odm->adapter, reg_addr, bit_mask, data);
  180. #endif
  181. }
  182. u32
  183. odm_get_bb_reg(
  184. struct PHY_DM_STRUCT *p_dm_odm,
  185. u32 reg_addr,
  186. u32 bit_mask
  187. )
  188. {
  189. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  190. return phy_query_bb_reg(p_dm_odm->priv, reg_addr, bit_mask);
  191. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  192. struct _ADAPTER *adapter = p_dm_odm->adapter;
  193. return PHY_QueryBBReg(adapter, reg_addr, bit_mask);
  194. #else
  195. return phy_query_bb_reg(p_dm_odm->adapter, reg_addr, bit_mask);
  196. #endif
  197. }
  198. void
  199. odm_set_rf_reg(
  200. struct PHY_DM_STRUCT *p_dm_odm,
  201. enum odm_rf_radio_path_e e_rf_path,
  202. u32 reg_addr,
  203. u32 bit_mask,
  204. u32 data
  205. )
  206. {
  207. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  208. phy_set_rf_reg(p_dm_odm->priv, e_rf_path, reg_addr, bit_mask, data);
  209. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  210. struct _ADAPTER *adapter = p_dm_odm->adapter;
  211. PHY_SetRFReg(adapter, e_rf_path, reg_addr, bit_mask, data);
  212. ODM_delay_us(2);
  213. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  214. phy_set_rf_reg(p_dm_odm->adapter, e_rf_path, reg_addr, bit_mask, data);
  215. #endif
  216. }
  217. u32
  218. odm_get_rf_reg(
  219. struct PHY_DM_STRUCT *p_dm_odm,
  220. enum odm_rf_radio_path_e e_rf_path,
  221. u32 reg_addr,
  222. u32 bit_mask
  223. )
  224. {
  225. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  226. return phy_query_rf_reg(p_dm_odm->priv, e_rf_path, reg_addr, bit_mask, 1);
  227. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  228. struct _ADAPTER *adapter = p_dm_odm->adapter;
  229. return PHY_QueryRFReg(adapter, e_rf_path, reg_addr, bit_mask);
  230. #else
  231. return phy_query_rf_reg(p_dm_odm->adapter, e_rf_path, reg_addr, bit_mask);
  232. #endif
  233. }
  234. /*
  235. * ODM Memory relative API.
  236. * */
  237. void
  238. odm_allocate_memory(
  239. struct PHY_DM_STRUCT *p_dm_odm,
  240. void **p_ptr,
  241. u32 length
  242. )
  243. {
  244. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  245. *p_ptr = kmalloc(length, GFP_ATOMIC);
  246. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  247. *p_ptr = rtw_zvmalloc(length);
  248. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  249. struct _ADAPTER *adapter = p_dm_odm->adapter;
  250. PlatformAllocateMemory(adapter, p_ptr, length);
  251. #endif
  252. }
  253. /* length could be ignored, used to detect memory leakage. */
  254. void
  255. odm_free_memory(
  256. struct PHY_DM_STRUCT *p_dm_odm,
  257. void *p_ptr,
  258. u32 length
  259. )
  260. {
  261. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  262. kfree(p_ptr);
  263. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  264. rtw_vmfree(p_ptr, length);
  265. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  266. /* struct _ADAPTER* adapter = p_dm_odm->adapter; */
  267. PlatformFreeMemory(p_ptr, length);
  268. #endif
  269. }
  270. void
  271. odm_move_memory(
  272. struct PHY_DM_STRUCT *p_dm_odm,
  273. void *p_dest,
  274. void *p_src,
  275. u32 length
  276. )
  277. {
  278. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  279. memcpy(p_dest, p_src, length);
  280. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  281. _rtw_memcpy(p_dest, p_src, length);
  282. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  283. PlatformMoveMemory(p_dest, p_src, length);
  284. #endif
  285. }
  286. void odm_memory_set(
  287. struct PHY_DM_STRUCT *p_dm_odm,
  288. void *pbuf,
  289. s8 value,
  290. u32 length
  291. )
  292. {
  293. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  294. memset(pbuf, value, length);
  295. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  296. _rtw_memset(pbuf, value, length);
  297. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  298. PlatformFillMemory(pbuf, length, value);
  299. #endif
  300. }
  301. s32 odm_compare_memory(
  302. struct PHY_DM_STRUCT *p_dm_odm,
  303. void *p_buf1,
  304. void *p_buf2,
  305. u32 length
  306. )
  307. {
  308. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  309. return memcmp(p_buf1, p_buf2, length);
  310. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  311. return _rtw_memcmp(p_buf1, p_buf2, length);
  312. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  313. return PlatformCompareMemory(p_buf1, p_buf2, length);
  314. #endif
  315. }
  316. /*
  317. * ODM MISC relative API.
  318. * */
  319. void
  320. odm_acquire_spin_lock(
  321. struct PHY_DM_STRUCT *p_dm_odm,
  322. enum rt_spinlock_type type
  323. )
  324. {
  325. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  326. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  327. struct _ADAPTER *adapter = p_dm_odm->adapter;
  328. rtw_odm_acquirespinlock(adapter, type);
  329. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  330. struct _ADAPTER *adapter = p_dm_odm->adapter;
  331. PlatformAcquireSpinLock(adapter, type);
  332. #endif
  333. }
  334. void
  335. odm_release_spin_lock(
  336. struct PHY_DM_STRUCT *p_dm_odm,
  337. enum rt_spinlock_type type
  338. )
  339. {
  340. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  341. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  342. struct _ADAPTER *adapter = p_dm_odm->adapter;
  343. rtw_odm_releasespinlock(adapter, type);
  344. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  345. struct _ADAPTER *adapter = p_dm_odm->adapter;
  346. PlatformReleaseSpinLock(adapter, type);
  347. #endif
  348. }
  349. #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  350. /*
  351. * Work item relative API. FOr MP driver only~!
  352. * */
  353. void
  354. odm_initialize_work_item(
  355. struct PHY_DM_STRUCT *p_dm_odm,
  356. PRT_WORK_ITEM p_rt_work_item,
  357. RT_WORKITEM_CALL_BACK rt_work_item_callback,
  358. void *p_context,
  359. const char *sz_id
  360. )
  361. {
  362. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  363. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  364. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  365. struct _ADAPTER *adapter = p_dm_odm->adapter;
  366. PlatformInitializeWorkItem(adapter, p_rt_work_item, rt_work_item_callback, p_context, sz_id);
  367. #endif
  368. }
  369. void
  370. odm_start_work_item(
  371. PRT_WORK_ITEM p_rt_work_item
  372. )
  373. {
  374. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  375. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  376. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  377. PlatformStartWorkItem(p_rt_work_item);
  378. #endif
  379. }
  380. void
  381. odm_stop_work_item(
  382. PRT_WORK_ITEM p_rt_work_item
  383. )
  384. {
  385. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  386. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  387. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  388. PlatformStopWorkItem(p_rt_work_item);
  389. #endif
  390. }
  391. void
  392. odm_free_work_item(
  393. PRT_WORK_ITEM p_rt_work_item
  394. )
  395. {
  396. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  397. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  398. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  399. PlatformFreeWorkItem(p_rt_work_item);
  400. #endif
  401. }
  402. void
  403. odm_schedule_work_item(
  404. PRT_WORK_ITEM p_rt_work_item
  405. )
  406. {
  407. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  408. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  409. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  410. PlatformScheduleWorkItem(p_rt_work_item);
  411. #endif
  412. }
  413. boolean
  414. odm_is_work_item_scheduled(
  415. PRT_WORK_ITEM p_rt_work_item
  416. )
  417. {
  418. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  419. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  420. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  421. return PlatformIsWorkItemScheduled(p_rt_work_item);
  422. #endif
  423. }
  424. #endif
  425. /*
  426. * ODM Timer relative API.
  427. * */
  428. void
  429. odm_stall_execution(
  430. u32 us_delay
  431. )
  432. {
  433. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  434. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  435. rtw_udelay_os(us_delay);
  436. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  437. PlatformStallExecution(us_delay);
  438. #endif
  439. }
  440. void
  441. ODM_delay_ms(u32 ms)
  442. {
  443. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  444. delay_ms(ms);
  445. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  446. rtw_mdelay_os(ms);
  447. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  448. delay_ms(ms);
  449. #endif
  450. }
  451. void
  452. ODM_delay_us(u32 us)
  453. {
  454. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  455. delay_us(us);
  456. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  457. rtw_udelay_os(us);
  458. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  459. PlatformStallExecution(us);
  460. #endif
  461. }
  462. void
  463. ODM_sleep_ms(u32 ms)
  464. {
  465. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  466. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  467. rtw_msleep_os(ms);
  468. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  469. #endif
  470. }
  471. void
  472. ODM_sleep_us(u32 us)
  473. {
  474. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  475. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  476. rtw_usleep_os(us);
  477. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  478. #endif
  479. }
  480. void
  481. odm_set_timer(
  482. struct PHY_DM_STRUCT *p_dm_odm,
  483. struct timer_list *p_timer,
  484. u32 ms_delay
  485. )
  486. {
  487. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  488. mod_timer(p_timer, jiffies + RTL_MILISECONDS_TO_JIFFIES(ms_delay));
  489. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  490. _set_timer(p_timer, ms_delay); /* ms */
  491. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  492. struct _ADAPTER *adapter = p_dm_odm->adapter;
  493. PlatformSetTimer(adapter, p_timer, ms_delay);
  494. #endif
  495. }
  496. #if 0
  497. /* Disabled because all users would need to be converted to the Linux 4.15
  498. * timer API change. However it has no users so just get rid of this helper.
  499. */
  500. void
  501. odm_initialize_timer(
  502. struct PHY_DM_STRUCT *p_dm_odm,
  503. struct timer_list *p_timer,
  504. void *call_back_func,
  505. void *p_context,
  506. const char *sz_id
  507. )
  508. {
  509. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  510. init_timer(p_timer);
  511. p_timer->function = call_back_func;
  512. p_timer->data = (unsigned long)p_dm_odm;
  513. /*mod_timer(p_timer, jiffies+RTL_MILISECONDS_TO_JIFFIES(10)); */
  514. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  515. struct _ADAPTER *adapter = p_dm_odm->adapter;
  516. _init_timer(p_timer, adapter->pnetdev, call_back_func, p_dm_odm);
  517. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  518. struct _ADAPTER *adapter = p_dm_odm->adapter;
  519. PlatformInitializeTimer(adapter, p_timer, call_back_func, p_context, sz_id);
  520. #endif
  521. }
  522. #endif
  523. void
  524. odm_cancel_timer(
  525. struct PHY_DM_STRUCT *p_dm_odm,
  526. struct timer_list *p_timer
  527. )
  528. {
  529. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  530. del_timer(p_timer);
  531. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  532. _cancel_timer_ex(p_timer);
  533. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  534. struct _ADAPTER *adapter = p_dm_odm->adapter;
  535. PlatformCancelTimer(adapter, p_timer);
  536. #endif
  537. }
  538. void
  539. odm_release_timer(
  540. struct PHY_DM_STRUCT *p_dm_odm,
  541. struct timer_list *p_timer
  542. )
  543. {
  544. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  545. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  546. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  547. struct _ADAPTER *adapter = p_dm_odm->adapter;
  548. /* <20120301, Kordan> If the initilization fails, InitializeAdapterXxx will return regardless of InitHalDm.
  549. * Hence, uninitialized timers cause BSOD when the driver releases resources since the init fail. */
  550. if (p_timer == 0) {
  551. ODM_RT_TRACE(p_dm_odm, ODM_COMP_INIT, ODM_DBG_SERIOUS, ("=====>odm_release_timer(), The timer is NULL! Please check it!\n"));
  552. return;
  553. }
  554. PlatformReleaseTimer(adapter, p_timer);
  555. #endif
  556. }
  557. u8
  558. phydm_trans_h2c_id(
  559. struct PHY_DM_STRUCT *p_dm_odm,
  560. u8 phydm_h2c_id
  561. )
  562. {
  563. u8 platform_h2c_id = phydm_h2c_id;
  564. switch (phydm_h2c_id) {
  565. /* 1 [0] */
  566. case ODM_H2C_RSSI_REPORT:
  567. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  568. if (p_dm_odm->support_ic_type == ODM_RTL8188E)
  569. platform_h2c_id = H2C_88E_RSSI_REPORT;
  570. else if (p_dm_odm->support_ic_type == ODM_RTL8814A)
  571. platform_h2c_id = H2C_8814A_RSSI_REPORT;
  572. else
  573. platform_h2c_id = H2C_RSSI_REPORT;
  574. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  575. platform_h2c_id = H2C_RSSI_SETTING;
  576. #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
  577. #if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1))
  578. if (p_dm_odm->support_ic_type == ODM_RTL8881A || p_dm_odm->support_ic_type == ODM_RTL8192E || p_dm_odm->support_ic_type & PHYDM_IC_3081_SERIES)
  579. platform_h2c_id = H2C_88XX_RSSI_REPORT;
  580. else
  581. #endif
  582. #if (RTL8812A_SUPPORT == 1)
  583. if (p_dm_odm->support_ic_type == ODM_RTL8812)
  584. platform_h2c_id = H2C_8812_RSSI_REPORT;
  585. else
  586. #endif
  587. {}
  588. #endif
  589. break;
  590. /* 1 [3] */
  591. case ODM_H2C_WIFI_CALIBRATION:
  592. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  593. platform_h2c_id = H2C_WIFI_CALIBRATION;
  594. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  595. #if (RTL8723B_SUPPORT == 1)
  596. platform_h2c_id = H2C_8723B_BT_WLAN_CALIBRATION;
  597. #endif
  598. #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
  599. #endif
  600. break;
  601. /* 1 [4] */
  602. case ODM_H2C_IQ_CALIBRATION:
  603. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  604. platform_h2c_id = H2C_IQ_CALIBRATION;
  605. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  606. #if ((RTL8812A_SUPPORT == 1) || (RTL8821A_SUPPORT == 1))
  607. platform_h2c_id = H2C_8812_IQ_CALIBRATION;
  608. #endif
  609. #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
  610. #endif
  611. break;
  612. /* 1 [5] */
  613. case ODM_H2C_RA_PARA_ADJUST:
  614. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  615. if (p_dm_odm->support_ic_type & (ODM_RTL8814A | ODM_RTL8822B))
  616. platform_h2c_id = H2C_8814A_RA_PARA_ADJUST;
  617. else
  618. platform_h2c_id = H2C_RA_PARA_ADJUST;
  619. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  620. #if ((RTL8812A_SUPPORT == 1) || (RTL8821A_SUPPORT == 1))
  621. platform_h2c_id = H2C_8812_RA_PARA_ADJUST;
  622. #elif ((RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1))
  623. platform_h2c_id = H2C_RA_PARA_ADJUST;
  624. #elif (RTL8192E_SUPPORT == 1)
  625. platform_h2c_id = H2C_8192E_RA_PARA_ADJUST;
  626. #elif (RTL8723B_SUPPORT == 1)
  627. platform_h2c_id = H2C_8723B_RA_PARA_ADJUST;
  628. #endif
  629. #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
  630. #if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1))
  631. if (p_dm_odm->support_ic_type == ODM_RTL8881A || p_dm_odm->support_ic_type == ODM_RTL8192E || p_dm_odm->support_ic_type & PHYDM_IC_3081_SERIES)
  632. platform_h2c_id = H2C_88XX_RA_PARA_ADJUST;
  633. else
  634. #endif
  635. #if (RTL8812A_SUPPORT == 1)
  636. if (p_dm_odm->support_ic_type == ODM_RTL8812)
  637. platform_h2c_id = H2C_8812_RA_PARA_ADJUST;
  638. else
  639. #endif
  640. {}
  641. #endif
  642. break;
  643. /* 1 [6] */
  644. case PHYDM_H2C_DYNAMIC_TX_PATH:
  645. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  646. if (p_dm_odm->support_ic_type == ODM_RTL8814A)
  647. platform_h2c_id = H2C_8814A_DYNAMIC_TX_PATH;
  648. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  649. #if (RTL8814A_SUPPORT == 1)
  650. if (p_dm_odm->support_ic_type == ODM_RTL8814A)
  651. platform_h2c_id = H2C_DYNAMIC_TX_PATH;
  652. #endif
  653. #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
  654. #if (RTL8814A_SUPPORT == 1)
  655. if (p_dm_odm->support_ic_type == ODM_RTL8814A)
  656. platform_h2c_id = H2C_88XX_DYNAMIC_TX_PATH;
  657. #endif
  658. #endif
  659. break;
  660. /* [7]*/
  661. case PHYDM_H2C_FW_TRACE_EN:
  662. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  663. if (p_dm_odm->support_ic_type & (ODM_RTL8814A | ODM_RTL8822B))
  664. platform_h2c_id = H2C_8814A_FW_TRACE_EN;
  665. else
  666. platform_h2c_id = H2C_FW_TRACE_EN;
  667. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  668. platform_h2c_id = 0x49;
  669. #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
  670. #if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1))
  671. if (p_dm_odm->support_ic_type == ODM_RTL8881A || p_dm_odm->support_ic_type == ODM_RTL8192E || p_dm_odm->support_ic_type & PHYDM_IC_3081_SERIES)
  672. platform_h2c_id = H2C_88XX_FW_TRACE_EN;
  673. else
  674. #endif
  675. #if (RTL8812A_SUPPORT == 1)
  676. if (p_dm_odm->support_ic_type == ODM_RTL8812)
  677. platform_h2c_id = H2C_8812_FW_TRACE_EN;
  678. else
  679. #endif
  680. {}
  681. #endif
  682. break;
  683. case PHYDM_H2C_TXBF:
  684. #if ((RTL8192E_SUPPORT == 1) || (RTL8812A_SUPPORT == 1))
  685. platform_h2c_id = 0x41; /*H2C_TxBF*/
  686. #endif
  687. break;
  688. case PHYDM_H2C_MU:
  689. #if (RTL8822B_SUPPORT == 1)
  690. platform_h2c_id = 0x4a; /*H2C_MU*/
  691. #endif
  692. break;
  693. default:
  694. platform_h2c_id = phydm_h2c_id;
  695. break;
  696. }
  697. return platform_h2c_id;
  698. }
  699. /*ODM FW relative API.*/
  700. void
  701. odm_fill_h2c_cmd(
  702. struct PHY_DM_STRUCT *p_dm_odm,
  703. u8 phydm_h2c_id,
  704. u32 cmd_len,
  705. u8 *p_cmd_buffer
  706. )
  707. {
  708. struct _ADAPTER *adapter = p_dm_odm->adapter;
  709. u8 platform_h2c_id;
  710. platform_h2c_id = phydm_trans_h2c_id(p_dm_odm, phydm_h2c_id);
  711. ODM_RT_TRACE(p_dm_odm, PHYDM_COMP_RA_DBG, ODM_DBG_LOUD, ("[H2C] platform_h2c_id = ((0x%x))\n", platform_h2c_id));
  712. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  713. if (p_dm_odm->support_ic_type == ODM_RTL8188E) {
  714. if (!p_dm_odm->ra_support88e)
  715. FillH2CCmd88E(adapter, platform_h2c_id, cmd_len, p_cmd_buffer);
  716. } else if (p_dm_odm->support_ic_type == ODM_RTL8814A)
  717. FillH2CCmd8814A(adapter, platform_h2c_id, cmd_len, p_cmd_buffer);
  718. else if (p_dm_odm->support_ic_type == ODM_RTL8822B)
  719. #if (RTL8822B_SUPPORT == 1)
  720. FillH2CCmd8822B(adapter, platform_h2c_id, cmd_len, p_cmd_buffer);
  721. #endif
  722. else
  723. FillH2CCmd(adapter, platform_h2c_id, cmd_len, p_cmd_buffer);
  724. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  725. rtw_hal_fill_h2c_cmd(adapter, platform_h2c_id, cmd_len, p_cmd_buffer);
  726. #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
  727. #if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1))
  728. if (p_dm_odm->support_ic_type == ODM_RTL8881A || p_dm_odm->support_ic_type == ODM_RTL8192E || p_dm_odm->support_ic_type & PHYDM_IC_3081_SERIES)
  729. GET_HAL_INTERFACE(p_dm_odm->priv)->fill_h2c_cmd_handler(p_dm_odm->priv, platform_h2c_id, cmd_len, p_cmd_buffer);
  730. else
  731. #endif
  732. #if (RTL8812A_SUPPORT == 1)
  733. if (p_dm_odm->support_ic_type == ODM_RTL8812)
  734. fill_h2c_cmd8812(p_dm_odm->priv, platform_h2c_id, cmd_len, p_cmd_buffer);
  735. else
  736. #endif
  737. {}
  738. #endif
  739. }
  740. u8
  741. phydm_c2H_content_parsing(
  742. void *p_dm_void,
  743. u8 c2h_cmd_id,
  744. u8 c2h_cmd_len,
  745. u8 *tmp_buf
  746. )
  747. {
  748. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  749. #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  750. struct _ADAPTER *adapter = p_dm_odm->adapter;
  751. #endif
  752. u8 extend_c2h_sub_id = 0;
  753. u8 find_c2h_cmd = true;
  754. switch (c2h_cmd_id) {
  755. case PHYDM_C2H_DBG:
  756. phydm_fw_trace_handler(p_dm_odm, tmp_buf, c2h_cmd_len);
  757. break;
  758. case PHYDM_C2H_RA_RPT:
  759. phydm_c2h_ra_report_handler(p_dm_odm, tmp_buf, c2h_cmd_len);
  760. break;
  761. case PHYDM_C2H_RA_PARA_RPT:
  762. odm_c2h_ra_para_report_handler(p_dm_odm, tmp_buf, c2h_cmd_len);
  763. break;
  764. case PHYDM_C2H_DYNAMIC_TX_PATH_RPT:
  765. if (p_dm_odm->support_ic_type & (ODM_RTL8814A))
  766. phydm_c2h_dtp_handler(p_dm_odm, tmp_buf, c2h_cmd_len);
  767. break;
  768. case PHYDM_C2H_IQK_FINISH:
  769. #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  770. if (p_dm_odm->support_ic_type & (ODM_RTL8812 | ODM_RTL8821)) {
  771. RT_TRACE(COMP_MP, DBG_LOUD, ("== FW IQK Finish ==\n"));
  772. odm_acquire_spin_lock(p_dm_odm, RT_IQK_SPINLOCK);
  773. p_dm_odm->rf_calibrate_info.is_iqk_in_progress = false;
  774. odm_release_spin_lock(p_dm_odm, RT_IQK_SPINLOCK);
  775. p_dm_odm->rf_calibrate_info.iqk_progressing_time = 0;
  776. p_dm_odm->rf_calibrate_info.iqk_progressing_time = odm_get_progressing_time(p_dm_odm, p_dm_odm->rf_calibrate_info.iqk_start_time);
  777. }
  778. #endif
  779. break;
  780. case PHYDM_C2H_DBG_CODE:
  781. phydm_fw_trace_handler_code(p_dm_odm, tmp_buf, c2h_cmd_len);
  782. break;
  783. case PHYDM_C2H_EXTEND:
  784. extend_c2h_sub_id = tmp_buf[0];
  785. if (extend_c2h_sub_id == PHYDM_EXTEND_C2H_DBG_PRINT)
  786. phydm_fw_trace_handler_8051(p_dm_odm, tmp_buf, c2h_cmd_len);
  787. break;
  788. default:
  789. find_c2h_cmd = false;
  790. break;
  791. }
  792. return find_c2h_cmd;
  793. }
  794. u64
  795. odm_get_current_time(
  796. struct PHY_DM_STRUCT *p_dm_odm
  797. )
  798. {
  799. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  800. return 0;
  801. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  802. return (u64)rtw_get_current_time();
  803. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  804. return PlatformGetCurrentTime();
  805. #endif
  806. }
  807. u64
  808. odm_get_progressing_time(
  809. struct PHY_DM_STRUCT *p_dm_odm,
  810. u64 start_time
  811. )
  812. {
  813. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  814. return 0;
  815. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  816. return rtw_get_passing_time_ms((u32)start_time);
  817. #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  818. return ((PlatformGetCurrentTime() - start_time) >> 10);
  819. #endif
  820. }
  821. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN|ODM_CE))
  822. void
  823. phydm_set_hw_reg_handler_interface (
  824. struct PHY_DM_STRUCT *p_dm_odm,
  825. u8 RegName,
  826. u8 *val
  827. )
  828. {
  829. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN|ODM_CE))
  830. struct _ADAPTER *adapter = p_dm_odm->adapter;
  831. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  832. adapter->HalFunc.SetHwRegHandler(adapter, RegName, val);
  833. #else
  834. adapter->hal_func.set_hw_reg_handler(adapter, RegName, val);
  835. #endif
  836. #endif
  837. }
  838. void
  839. phydm_get_hal_def_var_handler_interface (
  840. struct PHY_DM_STRUCT *p_dm_odm,
  841. enum _HAL_DEF_VARIABLE e_variable,
  842. void *p_value
  843. )
  844. {
  845. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN|ODM_CE))
  846. struct _ADAPTER *adapter = p_dm_odm->adapter;
  847. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  848. adapter->HalFunc.GetHalDefVarHandler(adapter, e_variable, p_value);
  849. #else
  850. adapter->hal_func.get_hal_def_var_handler(adapter, e_variable, p_value);
  851. #endif
  852. #endif
  853. }
  854. #endif
  855. void
  856. odm_set_tx_power_index_by_rate_section (
  857. struct PHY_DM_STRUCT *p_dm_odm,
  858. u8 RFPath,
  859. u8 Channel,
  860. u8 RateSection
  861. )
  862. {
  863. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  864. struct _ADAPTER *adapter = p_dm_odm->adapter;
  865. PHY_SetTxPowerIndexByRateSection(adapter, RFPath, Channel, RateSection);
  866. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  867. phy_set_tx_power_index_by_rate_section(p_dm_odm->adapter, RFPath, Channel, RateSection);
  868. #endif
  869. }
  870. u8
  871. odm_get_tx_power_index (
  872. struct PHY_DM_STRUCT *p_dm_odm,
  873. u8 RFPath,
  874. u8 tx_rate,
  875. u8 band_width,
  876. u8 Channel
  877. )
  878. {
  879. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  880. struct _ADAPTER *adapter = p_dm_odm->adapter;
  881. return PHY_GetTxPowerIndex(p_dm_odm->adapter, RFPath, tx_rate, band_width, Channel);
  882. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  883. return phy_get_tx_power_index(p_dm_odm->adapter, RFPath, tx_rate, band_width, Channel);
  884. #endif
  885. }
  886. u8
  887. odm_efuse_one_byte_read(
  888. struct PHY_DM_STRUCT *p_dm_odm,
  889. u16 addr,
  890. u8 *data,
  891. boolean bPseudoTest
  892. )
  893. {
  894. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  895. struct _ADAPTER *adapter = p_dm_odm->adapter;
  896. return (u8)EFUSE_OneByteRead(adapter, addr, data, bPseudoTest);
  897. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  898. return efuse_OneByteRead(p_dm_odm->adapter, addr, data, bPseudoTest);
  899. #endif
  900. }
  901. enum hal_status
  902. odm_iq_calibrate_by_fw(
  903. struct PHY_DM_STRUCT *p_dm_odm,
  904. u8 clear,
  905. u8 segment
  906. )
  907. {
  908. enum hal_status iqk_result = HAL_STATUS_FAILURE;
  909. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  910. struct _ADAPTER *adapter = p_dm_odm->adapter;
  911. if (HAL_MAC_FWIQK_Trigger(&GET_HAL_MAC_INFO(adapter), clear, segment) == 0)
  912. iqk_result = HAL_STATUS_SUCCESS;
  913. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  914. #if 0
  915. #ifdef RTW_HALMAC
  916. #include "../hal_halmac.h"
  917. struct _ADAPTER *adapter = p_dm_odm->adapter;
  918. if (rtw_halmac_iqk(adapter_to_dvobj(adapter), clear, segment) == 0)
  919. iqk_result = HAL_STATUS_SUCCESS;
  920. #endif
  921. #endif
  922. #endif
  923. return iqk_result;
  924. }