phydm_psd.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. //============================================================
  21. // include files
  22. //============================================================
  23. #include "mp_precomp.h"
  24. #include "phydm_precomp.h"
  25. #if (CONFIG_PSD_TOOL == 1)
  26. u32
  27. phydm_get_psd_data(
  28. void *p_dm_void,
  29. u32 psd_tone_idx,
  30. u32 igi
  31. )
  32. {
  33. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  34. struct _PHYDM_PSD_ *p_dm_psd_table = &(p_dm_odm->dm_psd_table);
  35. u32 psd_report = 0;
  36. odm_set_bb_reg(p_dm_odm, p_dm_psd_table->psd_reg, 0x3ff, psd_tone_idx);
  37. odm_set_bb_reg(p_dm_odm, p_dm_psd_table->psd_reg, BIT(22), 1); /*PSD trigger start*/
  38. ODM_delay_us(10);
  39. odm_set_bb_reg(p_dm_odm, p_dm_psd_table->psd_reg, BIT(22), 0); /*PSD trigger stop*/
  40. psd_report = odm_get_bb_reg(p_dm_odm, p_dm_psd_table->psd_report_reg, 0xffff);
  41. psd_report = odm_convert_to_db(psd_report) + igi;
  42. return psd_report;
  43. }
  44. u8
  45. phydm_psd_stop_trx(
  46. void *p_dm_void
  47. )
  48. {
  49. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  50. struct _PHYDM_PSD_ *p_dm_psd_table = &(p_dm_odm->dm_psd_table);
  51. u32 i;
  52. u8 trx_idle_success = FALSE;
  53. u32 dbg_port_value = 0;
  54. /*[Stop TRX]---------------------------------------------------------------------*/
  55. if (phydm_set_bb_dbg_port(p_dm_odm, BB_DBGPORT_PRIORITY_3, 0x0) == FALSE) /*set debug port to 0x0*/
  56. return STOP_TRX_FAIL;
  57. for (i = 0; i<10000; i++) {
  58. dbg_port_value = phydm_get_bb_dbg_port_value(p_dm_odm);
  59. if ((dbg_port_value & (BIT(17) | BIT(3))) == 0) /* PHYTXON && CCA_all */ {
  60. ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("PSD wait for ((%d)) times\n", i));
  61. trx_idle_success = TRUE;
  62. break;
  63. }
  64. }
  65. if (trx_idle_success) {
  66. odm_set_bb_reg(p_dm_odm, 0x520, 0xff0000, 0xff); /*pause all TX queue*/
  67. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES) {
  68. odm_set_bb_reg(p_dm_odm, 0x808, BIT(28), 0); /*disable CCK block*/
  69. odm_set_bb_reg(p_dm_odm, 0x838, BIT(1), 1); /*disable OFDM RX CCA*/
  70. } else {
  71. /*TBD*/
  72. odm_set_bb_reg(p_dm_odm, 0x800, BIT(24), 0); /* disable whole CCK block */
  73. odm_set_bb_reg(p_dm_odm, 0xC14, MASKDWORD, 0x0); /* [ Set IQK Matrix = 0 ] equivalent to [ Turn off CCA] */
  74. }
  75. } else {
  76. return STOP_TRX_FAIL;
  77. }
  78. phydm_release_bb_dbg_port(p_dm_odm);
  79. return STOP_TRX_SUCCESS;
  80. }
  81. u8 psd_result_cali_tone_8821[7]= {21, 28, 33, 93, 98, 105, 127};
  82. u8 psd_result_cali_val_8821[7] = {67,69,71,72,71,69,67};
  83. void
  84. phydm_psd(
  85. void *p_dm_void,
  86. u32 igi,
  87. u16 start_point,
  88. u16 stop_point
  89. )
  90. {
  91. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  92. struct _PHYDM_PSD_ *p_dm_psd_table = &(p_dm_odm->dm_psd_table);
  93. u32 i = 0, mod_tone_idx;
  94. u32 t = 0;
  95. u16 fft_max_half_bw;
  96. u32 psd_igi_a_reg;
  97. u32 psd_igi_b_reg;
  98. u16 psd_fc_channel = p_dm_psd_table->psd_fc_channel;
  99. u8 ag_rf_mode_reg = 0;
  100. u8 rf_reg18_9_8 = 0;
  101. u32 psd_result_tmp = 0;
  102. u8 psd_result = 0;
  103. u8 psd_result_cali_tone[7] = {0};
  104. u8 psd_result_cali_val[7] = {0};
  105. u8 noise_table_idx = 0;
  106. u8 psd_result_cali_tmp = 0;
  107. if (p_dm_odm->support_ic_type == ODM_RTL8821) {
  108. odm_move_memory(p_dm_odm, psd_result_cali_tone, psd_result_cali_tone_8821, 7);
  109. odm_move_memory(p_dm_odm, psd_result_cali_val, psd_result_cali_val_8821, 7);
  110. }
  111. p_dm_psd_table->psd_in_progress = 1;
  112. /*[Stop DIG]*/
  113. p_dm_odm->support_ability &= ~(ODM_BB_DIG);
  114. p_dm_odm->support_ability &= ~(ODM_BB_FA_CNT);
  115. ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("PSD Start =>\n"));
  116. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES) {
  117. psd_igi_a_reg = 0xc50;
  118. psd_igi_b_reg = 0xe50;
  119. } else {
  120. psd_igi_a_reg = 0xc50;
  121. psd_igi_b_reg = 0xc58;
  122. }
  123. /*[back up IGI]*/
  124. p_dm_psd_table->initial_gain_backup = odm_get_bb_reg(p_dm_odm, psd_igi_a_reg, 0xff);
  125. odm_set_bb_reg(p_dm_odm, psd_igi_a_reg, 0xff, 0x6e); /*IGI target at 0dBm & make it can't CCA*/
  126. odm_set_bb_reg(p_dm_odm, psd_igi_b_reg, 0xff, 0x6e); /*IGI target at 0dBm & make it can't CCA*/
  127. ODM_delay_us(10);
  128. if (phydm_psd_stop_trx(p_dm_odm) == STOP_TRX_FAIL) {
  129. ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("STOP_TRX_FAIL\n"));
  130. return;
  131. }
  132. /*[Set IGI]*/
  133. odm_set_bb_reg(p_dm_odm, psd_igi_a_reg, 0xff, igi);
  134. odm_set_bb_reg(p_dm_odm, psd_igi_b_reg, 0xff, igi);
  135. /*[Backup RF Reg]*/
  136. p_dm_psd_table->rf_0x18_bkp = odm_get_rf_reg(p_dm_odm, ODM_RF_PATH_A, 0x18, RFREGOFFSETMASK);
  137. if (psd_fc_channel > 14) {
  138. rf_reg18_9_8 = 1;
  139. if (36 <= psd_fc_channel && psd_fc_channel <= 64)
  140. ag_rf_mode_reg = 0x1;
  141. else if (100 <= psd_fc_channel && psd_fc_channel <= 140)
  142. ag_rf_mode_reg = 0x3;
  143. else if (140 < psd_fc_channel)
  144. ag_rf_mode_reg = 0x5;
  145. }
  146. odm_set_rf_reg(p_dm_odm, ODM_RF_PATH_A, 0x18, 0xff, psd_fc_channel); /* Set RF fc*/
  147. odm_set_rf_reg(p_dm_odm, ODM_RF_PATH_A, 0x18, 0x300, rf_reg18_9_8);
  148. odm_set_rf_reg(p_dm_odm, ODM_RF_PATH_A, 0x18, 0xc00, p_dm_psd_table->psd_bw_rf_reg); /*2b'11: 20MHz, 2b'10: 40MHz, 2b'01: 80MHz */
  149. odm_set_rf_reg(p_dm_odm, ODM_RF_PATH_A, 0x18, 0xf0000, ag_rf_mode_reg); /* Set RF ag fc mode*/
  150. ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("0xc50=((0x%x))\n", odm_get_bb_reg(p_dm_odm, 0xc50, MASKDWORD)));
  151. /*ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("RF0x0=((0x%x))\n", odm_get_rf_reg(p_dm_odm, ODM_RF_PATH_A, 0x0, RFREGOFFSETMASK)));*/
  152. ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("RF0x18=((0x%x))\n", odm_get_rf_reg(p_dm_odm, ODM_RF_PATH_A, 0x18, RFREGOFFSETMASK)));
  153. /*[Stop 3-wires]*/
  154. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES) {
  155. odm_set_bb_reg(p_dm_odm, 0xc00, 0xf, 0x4);/* hardware 3-wire off */
  156. odm_set_bb_reg(p_dm_odm, 0xe00, 0xf, 0x4);/* hardware 3-wire off */
  157. } else {
  158. odm_set_bb_reg(p_dm_odm, 0x88c, 0xf00000, 0xf); /* 3 wire Disable 88c[23:20]=0xf */
  159. }
  160. ODM_delay_us(10);
  161. if (stop_point > (p_dm_psd_table->fft_smp_point-1))
  162. stop_point = (p_dm_psd_table->fft_smp_point-1);
  163. if (start_point > (p_dm_psd_table->fft_smp_point-1))
  164. start_point = (p_dm_psd_table->fft_smp_point-1);
  165. if (start_point > stop_point)
  166. stop_point = start_point;
  167. for (i = start_point; i <= stop_point; i++ ) {
  168. fft_max_half_bw = (p_dm_psd_table->fft_smp_point)>>1;
  169. if (i < fft_max_half_bw) {
  170. mod_tone_idx = i + fft_max_half_bw;
  171. } else {
  172. mod_tone_idx = i - fft_max_half_bw;
  173. }
  174. psd_result_tmp = 0;
  175. for (t = 0; t < p_dm_psd_table->sw_avg_time; t++) {
  176. psd_result_tmp += phydm_get_psd_data(p_dm_odm, mod_tone_idx, igi);
  177. /**/
  178. }
  179. psd_result = (u8)((psd_result_tmp/p_dm_psd_table->sw_avg_time)) - p_dm_psd_table->psd_pwr_common_offset;
  180. if( p_dm_psd_table->fft_smp_point == 128) {
  181. if (p_dm_psd_table->noise_k_en) {
  182. if (i > psd_result_cali_tone[noise_table_idx]) {
  183. noise_table_idx ++;
  184. }
  185. if (noise_table_idx > 6)
  186. noise_table_idx = 6;
  187. if (psd_result >= psd_result_cali_val[noise_table_idx])
  188. psd_result = psd_result - psd_result_cali_val[noise_table_idx];
  189. else
  190. psd_result = 0;
  191. }
  192. p_dm_psd_table->psd_result[i] = psd_result;
  193. }
  194. ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("[%d] N_cali = %d, PSD = %d\n", mod_tone_idx, psd_result_cali_val[noise_table_idx], psd_result));
  195. }
  196. /*[Start 3-wires]*/
  197. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES) {
  198. odm_set_bb_reg(p_dm_odm, 0xc00, 0xf, 0x7);/* hardware 3-wire on */
  199. odm_set_bb_reg(p_dm_odm, 0xe00, 0xf, 0x7);/* hardware 3-wire on */
  200. } else {
  201. odm_set_bb_reg(p_dm_odm, 0x88c, 0xf00000, 0x0); /* 3 wire enable 88c[23:20]=0x0 */
  202. }
  203. ODM_delay_us(10);
  204. /*[Revert Reg]*/
  205. odm_set_bb_reg(p_dm_odm, 0x520, 0xff0000, 0x0); /*start all TX queue*/
  206. odm_set_bb_reg(p_dm_odm, 0x808, BIT(28), 1); /*enable CCK block*/
  207. odm_set_bb_reg(p_dm_odm, 0x838, BIT(1), 0); /*enable OFDM RX CCA*/
  208. odm_set_bb_reg(p_dm_odm, psd_igi_a_reg, 0xff, p_dm_psd_table->initial_gain_backup);
  209. odm_set_bb_reg(p_dm_odm, psd_igi_b_reg, 0xff, p_dm_psd_table->initial_gain_backup);
  210. odm_set_rf_reg(p_dm_odm, ODM_RF_PATH_A, 0x18, RFREGOFFSETMASK, p_dm_psd_table->rf_0x18_bkp);
  211. ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("PSD finished\n\n"));
  212. p_dm_odm->support_ability |= ODM_BB_DIG;
  213. p_dm_odm->support_ability |= ODM_BB_FA_CNT;
  214. p_dm_psd_table->psd_in_progress = 0;
  215. }
  216. void
  217. phydm_psd_para_setting(
  218. void *p_dm_void,
  219. u8 sw_avg_time,
  220. u8 hw_avg_time,
  221. u8 i_q_setting,
  222. u16 fft_smp_point,
  223. u8 ant_sel,
  224. u8 psd_input,
  225. u8 channel,
  226. u8 noise_k_en
  227. )
  228. {
  229. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  230. struct _PHYDM_PSD_ *p_dm_psd_table = &(p_dm_odm->dm_psd_table);
  231. u32 avg_temp;
  232. u8 fft_smp_point_idx = 0;
  233. p_dm_psd_table->fft_smp_point = fft_smp_point;
  234. if (sw_avg_time == 0)
  235. sw_avg_time = 1;
  236. p_dm_psd_table->sw_avg_time = sw_avg_time;
  237. p_dm_psd_table->psd_fc_channel = channel;
  238. p_dm_psd_table->noise_k_en = noise_k_en;
  239. if (fft_smp_point == 128)
  240. fft_smp_point_idx = 0;
  241. else if (fft_smp_point == 256)
  242. fft_smp_point_idx = 1;
  243. else if (fft_smp_point == 512)
  244. fft_smp_point_idx = 2;
  245. else if (fft_smp_point == 1024)
  246. fft_smp_point_idx = 3;
  247. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES) {
  248. odm_set_bb_reg(p_dm_odm, 0x910, BIT(11) | BIT(10), i_q_setting);
  249. odm_set_bb_reg(p_dm_odm, 0x910, BIT(13) | BIT(12), hw_avg_time);
  250. odm_set_bb_reg(p_dm_odm, 0x910, BIT(15) | BIT(14), fft_smp_point_idx);
  251. odm_set_bb_reg(p_dm_odm, 0x910, BIT(17) | BIT(16), ant_sel);
  252. odm_set_bb_reg(p_dm_odm, 0x910, BIT(23), psd_input);
  253. } else {
  254. }
  255. /*bw = (*p_dm_odm->p_band_width); //ODM_BW20M */
  256. /*channel = *(p_dm_odm->p_channel);*/
  257. }
  258. void
  259. phydm_psd_init(
  260. void *p_dm_void
  261. )
  262. {
  263. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  264. struct _PHYDM_PSD_ *p_dm_psd_table = &(p_dm_odm->dm_psd_table);
  265. ODM_RT_TRACE(p_dm_odm, ODM_COMP_API, ODM_DBG_LOUD, ("PSD para init\n"));
  266. p_dm_psd_table->psd_in_progress = FALSE;
  267. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES) {
  268. p_dm_psd_table->psd_reg = 0x910;
  269. p_dm_psd_table->psd_report_reg = 0xF44;
  270. if (ODM_IC_11AC_2_SERIES)
  271. p_dm_psd_table->psd_bw_rf_reg = 1; /*2b'11: 20MHz, 2b'10: 40MHz, 2b'01: 80MHz */
  272. else
  273. p_dm_psd_table->psd_bw_rf_reg = 2; /*2b'11: 20MHz, 2b'10: 40MHz, 2b'01: 80MHz */
  274. } else {
  275. p_dm_psd_table->psd_reg = 0x808;
  276. p_dm_psd_table->psd_report_reg = 0x8B4;
  277. p_dm_psd_table->psd_bw_rf_reg = 2; /*2b'11: 20MHz, 2b'10: 40MHz, 2b'01: 80MHz */
  278. }
  279. if (p_dm_odm->support_ic_type == ODM_RTL8812)
  280. p_dm_psd_table->psd_pwr_common_offset = 0;
  281. else if (p_dm_odm->support_ic_type == ODM_RTL8821)
  282. p_dm_psd_table->psd_pwr_common_offset = 0;
  283. else
  284. p_dm_psd_table->psd_pwr_common_offset = 0;
  285. phydm_psd_para_setting(p_dm_odm, 1, 2, 3, 128, 0, 0, 7, 0);
  286. /*phydm_psd(p_dm_odm, 0x3c, 0, 127);*/ /* target at -50dBm */
  287. }
  288. void
  289. phydm_psd_debug(
  290. void *p_dm_void,
  291. char input[][16],
  292. u32 *_used,
  293. char *output,
  294. u32 *_out_len,
  295. u32 input_num
  296. )
  297. {
  298. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  299. char help[] = "-h";
  300. u32 var1[10] = {0};
  301. u32 used = *_used;
  302. u32 out_len = *_out_len;
  303. u8 i;
  304. if ((strcmp(input[1], help) == 0)) {
  305. PHYDM_SNPRINTF((output + used, out_len - used, "{0} {sw_avg} {hw_avg 0:3} {1:I,2:Q,3:IQ} {fft_point: 128*(1:4)} {path_sel 0~3} {0:ADC, 1:RXIQC} {CH} {noise_k}\n"));
  306. PHYDM_SNPRINTF((output + used, out_len - used, "{1} {IGI(hex)} {start_point} {stop_point}\n"));
  307. } else {
  308. PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
  309. if (var1[0] == 0) {
  310. for (i = 1; i < 10; i++) {
  311. if (input[i + 1]) {
  312. PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
  313. }
  314. }
  315. PHYDM_SNPRINTF((output + used, out_len - used, "sw_avg_time=((%d)), hw_avg_time=((%d)), IQ=((%d)), fft=((%d)), path=((%d)), input =((%d)) ch=((%d)), noise_k=((%d))\n",
  316. var1[1], var1[2], var1[3], var1[4], var1[5], var1[6], (u8)var1[7], (u8)var1[8]));
  317. phydm_psd_para_setting(p_dm_odm, (u8)var1[1], (u8)var1[2], (u8)var1[3], (u16)var1[4], (u8)var1[5], (u8)var1[6], (u8)var1[7], (u8)var1[8]);
  318. } else if (var1[0] == 1) {
  319. PHYDM_SSCANF(input[2], DCMD_HEX, &var1[1]);
  320. PHYDM_SSCANF(input[3], DCMD_DECIMAL, &var1[2]);
  321. PHYDM_SSCANF(input[4], DCMD_DECIMAL, &var1[3]);
  322. PHYDM_SNPRINTF((output + used, out_len - used, "IGI=((0x%x)), start_point=((%d)), stop_point=((%d))\n", var1[1], var1[2], var1[3]));
  323. p_dm_odm->debug_components |= ODM_COMP_API;
  324. phydm_psd(p_dm_odm, var1[1], (u16)var1[2], (u16)var1[3]);
  325. p_dm_odm->debug_components &= (~ODM_COMP_API);
  326. }
  327. }
  328. }
  329. u8
  330. phydm_get_psd_result_table(
  331. void *p_dm_void,
  332. int index
  333. )
  334. {
  335. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  336. struct _PHYDM_PSD_ *p_dm_psd_table = &(p_dm_odm->dm_psd_table);
  337. u8 temp_result = 0;
  338. if(index<128)
  339. temp_result = p_dm_psd_table->psd_result[index];
  340. return temp_result;
  341. }
  342. #endif