| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189 |
- /******************************************************************************
- *
- * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
- *
- * This program is free software; you can redistribute it and/or modify it
- * under the terms of version 2 of the GNU General Public License as
- * published by the Free Software Foundation.
- *
- * This program is distributed in the hope that it will be useful, but WITHOUT
- * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
- * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
- * more details.
- *
- * You should have received a copy of the GNU General Public License along with
- * this program; if not, write to the Free Software Foundation, Inc.,
- * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
- *
- *
- ******************************************************************************/
- #include "mp_precomp.h"
- #include "../phydm_precomp.h"
- #if (RTL8821C_SUPPORT == 1)
- void
- odm_config_rf_reg_8821c(
- struct PHY_DM_STRUCT *p_dm_odm,
- u32 addr,
- u32 data,
- enum odm_rf_radio_path_e RF_PATH,
- u32 reg_addr
- )
- {
- if (addr == 0xffe) {
- #ifdef CONFIG_LONG_DELAY_ISSUE
- ODM_sleep_ms(50);
- #else
- ODM_delay_ms(50);
- #endif
- } else {
- odm_set_rf_reg(p_dm_odm, RF_PATH, reg_addr, RFREGOFFSETMASK, data);
- /* Add 1us delay between BB/RF register setting. */
- ODM_delay_us(1);
- }
- }
- void
- odm_config_rf_radio_a_8821c(
- struct PHY_DM_STRUCT *p_dm_odm,
- u32 addr,
- u32 data
- )
- {
- u32 content = 0x1000; /* RF_Content: radioa_txt */
- u32 maskfor_phy_set = (u32)(content & 0xE000);
- odm_config_rf_reg_8821c(p_dm_odm, addr, data, ODM_RF_PATH_A, addr | maskfor_phy_set);
- ODM_RT_TRACE(p_dm_odm, ODM_COMP_INIT, ODM_DBG_TRACE, ("===> odm_config_rf_with_header_file: [RadioA] %08X %08X\n", addr, data));
- }
- void
- odm_config_mac_8821c(
- struct PHY_DM_STRUCT *p_dm_odm,
- u32 addr,
- u8 data
- )
- {
- odm_write_1byte(p_dm_odm, addr, data);
- ODM_RT_TRACE(p_dm_odm, ODM_COMP_INIT, ODM_DBG_TRACE, ("===> odm_config_mac_with_header_file: [MAC_REG] %08X %08X\n", addr, data));
- }
- void
- odm_update_agc_big_jump_lmt_8821c(
- struct PHY_DM_STRUCT *p_dm_odm,
- u32 addr,
- u32 data
- )
- {
- struct _dynamic_initial_gain_threshold_ *p_dm_dig_table = &p_dm_odm->dm_dig_table;
- u8 rf_gain_idx = (u8)((data & 0xFF000000) >> 24);
- u8 bb_gain_idx = (u8)((data & 0x00ff0000) >> 16);
- u8 agc_table_idx = (u8)((data & 0x00000f00) >> 8);
- static boolean is_limit;
- if (addr != 0x81c)
- return;
- /*dbg_print("data = 0x%x, rf_gain_idx = 0x%x, bb_gain_idx = 0x%x, agc_table_idx = 0x%x\n", data, rf_gain_idx, bb_gain_idx, agc_table_idx);*/
- /*dbg_print("rf_gain_idx = 0x%x, p_dm_dig_table->rf_gain_idx = 0x%x\n", rf_gain_idx, p_dm_dig_table->rf_gain_idx);*/
- if (bb_gain_idx > 0x3c) {
- if ((rf_gain_idx == p_dm_dig_table->rf_gain_idx) && (is_limit == false)) {
- is_limit = true;
- p_dm_dig_table->big_jump_lmt[agc_table_idx] = bb_gain_idx - 2;
- ODM_RT_TRACE(p_dm_odm, ODM_COMP_DIG, ODM_DBG_TRACE, ("===> [AGC_TAB] big_jump_lmt [%d] = 0x%x\n", agc_table_idx, p_dm_dig_table->big_jump_lmt[agc_table_idx]));
- }
- } else
- is_limit = false;
- p_dm_dig_table->rf_gain_idx = rf_gain_idx;
- }
- void
- odm_config_bb_agc_8821c(
- struct PHY_DM_STRUCT *p_dm_odm,
- u32 addr,
- u32 bitmask,
- u32 data
- )
- {
- odm_update_agc_big_jump_lmt_8821c(p_dm_odm, addr, data);
- odm_set_bb_reg(p_dm_odm, addr, bitmask, data);
- /* Add 1us delay between BB/RF register setting. */
- ODM_delay_us(1);
- ODM_RT_TRACE(p_dm_odm, ODM_COMP_INIT, ODM_DBG_TRACE, ("===> odm_config_bb_with_header_file: [AGC_TAB] %08X %08X\n", addr, data));
- }
- void
- odm_config_bb_phy_reg_pg_8821c(
- struct PHY_DM_STRUCT *p_dm_odm,
- u32 band,
- u32 rf_path,
- u32 tx_num,
- u32 addr,
- u32 bitmask,
- u32 data
- )
- {
- #if (DM_ODM_SUPPORT_TYPE & ODM_CE)
- phy_store_tx_power_by_rate(p_dm_odm->adapter, band, rf_path, tx_num, addr, bitmask, data);
- #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
- PHY_StoreTxPowerByRate(p_dm_odm->adapter, band, rf_path, tx_num, addr, bitmask, data);
- #endif
- ODM_RT_TRACE(p_dm_odm, ODM_COMP_INIT, ODM_DBG_LOUD, ("===> odm_config_bb_with_header_file: [PHY_REG] %08X %08X %08X\n", addr, bitmask, data));
- }
- void
- odm_config_bb_phy_8821c(
- struct PHY_DM_STRUCT *p_dm_odm,
- u32 addr,
- u32 bitmask,
- u32 data
- )
- {
- if (addr == 0xffe)
- #ifdef CONFIG_LONG_DELAY_ISSUE
- ODM_sleep_ms(50);
- #else
- ODM_delay_ms(50);
- #endif
- else
- odm_set_bb_reg(p_dm_odm, addr, bitmask, data);
- /* Add 1us delay between BB/RF register setting. */
- ODM_delay_us(1);
- ODM_RT_TRACE(p_dm_odm, ODM_COMP_INIT, ODM_DBG_TRACE, ("===> odm_config_bb_with_header_file: [PHY_REG] %08X %08X\n", addr, data));
- }
- void
- odm_config_bb_txpwr_lmt_8821c(
- struct PHY_DM_STRUCT *p_dm_odm,
- u8 *regulation,
- u8 *band,
- u8 *bandwidth,
- u8 *rate_section,
- u8 *rf_path,
- u8 *channel,
- u8 *power_limit
- )
- {
- #if (DM_ODM_SUPPORT_TYPE & ODM_CE)
- phy_set_tx_power_limit(p_dm_odm, regulation, band,
- bandwidth, rate_section, rf_path, channel, power_limit);
- #elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
- PHY_SetTxPowerLimit(p_dm_odm, regulation, band,
- bandwidth, rate_section, rf_path, channel, power_limit);
- #endif
- }
- #endif
|