drv_types.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2012 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. /*-------------------------------------------------------------------------------
  21. For type defines and data structure defines
  22. --------------------------------------------------------------------------------*/
  23. #ifndef __DRV_TYPES_H__
  24. #define __DRV_TYPES_H__
  25. #include <drv_conf.h>
  26. #include <basic_types.h>
  27. #include <osdep_service.h>
  28. #include <rtw_byteorder.h>
  29. #include <wlan_bssdef.h>
  30. #include <wifi.h>
  31. #include <ieee80211.h>
  32. #ifdef CONFIG_ARP_KEEP_ALIVE
  33. #include <net/neighbour.h>
  34. #include <net/arp.h>
  35. #endif
  36. #ifdef PLATFORM_OS_XP
  37. #include <drv_types_xp.h>
  38. #endif
  39. #ifdef PLATFORM_OS_CE
  40. #include <drv_types_ce.h>
  41. #endif
  42. #ifdef PLATFORM_LINUX
  43. #include <drv_types_linux.h>
  44. #endif
  45. enum _NIC_VERSION {
  46. RTL8711_NIC,
  47. RTL8712_NIC,
  48. RTL8713_NIC,
  49. RTL8716_NIC
  50. };
  51. typedef struct _ADAPTER _adapter, ADAPTER, *PADAPTER;
  52. #include <rtw_debug.h>
  53. #include <rtw_rf.h>
  54. #ifdef CONFIG_80211N_HT
  55. #include <rtw_ht.h>
  56. #endif
  57. #ifdef CONFIG_80211AC_VHT
  58. #include <rtw_vht.h>
  59. #endif
  60. #ifdef CONFIG_INTEL_WIDI
  61. #include <rtw_intel_widi.h>
  62. #endif
  63. #include <rtw_cmd.h>
  64. #include <cmd_osdep.h>
  65. #include <rtw_security.h>
  66. #include <rtw_xmit.h>
  67. #include <xmit_osdep.h>
  68. #include <rtw_recv.h>
  69. #ifdef CONFIG_BEAMFORMING
  70. #include <rtw_beamforming.h>
  71. #endif
  72. #include <recv_osdep.h>
  73. #include <rtw_efuse.h>
  74. #include <rtw_sreset.h>
  75. #include <hal_intf.h>
  76. #include <hal_com.h>
  77. #include<hal_com_h2c.h>
  78. #include <hal_com_led.h>
  79. #include "../hal/hal_dm.h"
  80. #include <rtw_qos.h>
  81. #include <rtw_pwrctrl.h>
  82. #include <rtw_mlme.h>
  83. #include <mlme_osdep.h>
  84. #include <rtw_io.h>
  85. #include <rtw_ioctl.h>
  86. #include <rtw_ioctl_set.h>
  87. #include <rtw_ioctl_query.h>
  88. #include <rtw_ioctl_rtl.h>
  89. #include <osdep_intf.h>
  90. #include <rtw_eeprom.h>
  91. #include <sta_info.h>
  92. #include <rtw_event.h>
  93. #include <rtw_mlme_ext.h>
  94. #include <rtw_mi.h>
  95. #include <rtw_ap.h>
  96. #include <rtw_efuse.h>
  97. #include <rtw_version.h>
  98. #include <rtw_odm.h>
  99. #ifdef CONFIG_PREALLOC_RX_SKB_BUFFER
  100. #include <rtw_mem.h>
  101. #endif
  102. #include <rtw_p2p.h>
  103. #ifdef CONFIG_TDLS
  104. #include <rtw_tdls.h>
  105. #endif /* CONFIG_TDLS */
  106. #ifdef CONFIG_WAPI_SUPPORT
  107. #include <rtw_wapi.h>
  108. #endif /* CONFIG_WAPI_SUPPORT */
  109. #ifdef CONFIG_DRVEXT_MODULE
  110. #include <drvext_api.h>
  111. #endif /* CONFIG_DRVEXT_MODULE */
  112. #ifdef CONFIG_MP_INCLUDED
  113. #include <rtw_mp.h>
  114. #endif /* CONFIG_MP_INCLUDED */
  115. #ifdef CONFIG_BR_EXT
  116. #include <rtw_br_ext.h>
  117. #endif /* CONFIG_BR_EXT */
  118. #ifdef CONFIG_IOL
  119. #include <rtw_iol.h>
  120. #endif /* CONFIG_IOL */
  121. #include <ip.h>
  122. #include <if_ether.h>
  123. #include <ethernet.h>
  124. #include <circ_buf.h>
  125. #include <rtw_android.h>
  126. #include <rtw_btcoex_wifionly.h>
  127. #ifdef CONFIG_BT_COEXIST
  128. #include <rtw_btcoex.h>
  129. #endif /* CONFIG_BT_COEXIST */
  130. #ifdef CONFIG_MCC_MODE
  131. #include <rtw_mcc.h>
  132. #endif /*CONFIG_MCC_MODE */
  133. #define SPEC_DEV_ID_NONE BIT(0)
  134. #define SPEC_DEV_ID_DISABLE_HT BIT(1)
  135. #define SPEC_DEV_ID_ENABLE_PS BIT(2)
  136. #define SPEC_DEV_ID_RF_CONFIG_1T1R BIT(3)
  137. #define SPEC_DEV_ID_RF_CONFIG_2T2R BIT(4)
  138. #define SPEC_DEV_ID_ASSIGN_IFNAME BIT(5)
  139. struct specific_device_id {
  140. u32 flags;
  141. u16 idVendor;
  142. u16 idProduct;
  143. };
  144. struct registry_priv {
  145. u8 chip_version;
  146. u8 rfintfs;
  147. u8 lbkmode;
  148. u8 hci;
  149. NDIS_802_11_SSID ssid;
  150. u8 network_mode; /* infra, ad-hoc, auto */
  151. u8 channel;/* ad-hoc support requirement */
  152. u8 wireless_mode;/* A, B, G, auto */
  153. u8 scan_mode;/* active, passive */
  154. u8 radio_enable;
  155. u8 preamble;/* long, short, auto */
  156. u8 vrtl_carrier_sense;/* Enable, Disable, Auto */
  157. u8 vcs_type;/* RTS/CTS, CTS-to-self */
  158. u16 rts_thresh;
  159. u16 frag_thresh;
  160. u8 adhoc_tx_pwr;
  161. u8 soft_ap;
  162. u8 power_mgnt;
  163. u8 ips_mode;
  164. u8 lps_level;
  165. u8 smart_ps;
  166. u8 usb_rxagg_mode;
  167. u8 dynamic_agg_enable;
  168. u8 long_retry_lmt;
  169. u8 short_retry_lmt;
  170. u16 busy_thresh;
  171. u8 ack_policy;
  172. u8 mp_mode;
  173. #if defined(CONFIG_MP_INCLUDED) && defined(CONFIG_RTW_CUSTOMER_STR)
  174. u8 mp_customer_str;
  175. #endif
  176. u8 mp_dm;
  177. u8 software_encrypt;
  178. u8 software_decrypt;
  179. #ifdef CONFIG_TX_EARLY_MODE
  180. u8 early_mode;
  181. #endif
  182. u8 acm_method;
  183. /* UAPSD */
  184. u8 wmm_enable;
  185. u8 uapsd_enable;
  186. u8 uapsd_max_sp;
  187. u8 uapsd_acbk_en;
  188. u8 uapsd_acbe_en;
  189. u8 uapsd_acvi_en;
  190. u8 uapsd_acvo_en;
  191. WLAN_BSSID_EX dev_network;
  192. u8 tx_bw_mode;
  193. #ifdef CONFIG_80211N_HT
  194. u8 ht_enable;
  195. /* 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160MHz */
  196. /* 2.4G use bit 0 ~ 3, 5G use bit 4 ~ 7 */
  197. /* 0x21 means enable 2.4G 40MHz & 5G 80MHz */
  198. u8 bw_mode;
  199. u8 ampdu_enable;/* for tx */
  200. u8 rx_stbc;
  201. u8 rx_ampdu_amsdu;/* Rx A-MPDU Supports A-MSDU is permitted */
  202. u8 tx_ampdu_amsdu;/* Tx A-MPDU Supports A-MSDU is permitted */
  203. u8 rx_ampdu_sz_limit_by_nss_bw[4][4]; /* 1~4SS, BW20~BW160 */
  204. /* Short GI support Bit Map */
  205. /* BIT0 - 20MHz, 1: support, 0: non-support */
  206. /* BIT1 - 40MHz, 1: support, 0: non-support */
  207. /* BIT2 - 80MHz, 1: support, 0: non-support */
  208. /* BIT3 - 160MHz, 1: support, 0: non-support */
  209. u8 short_gi;
  210. /* BIT0: Enable VHT LDPC Rx, BIT1: Enable VHT LDPC Tx, BIT4: Enable HT LDPC Rx, BIT5: Enable HT LDPC Tx */
  211. u8 ldpc_cap;
  212. /* BIT0: Enable VHT STBC Rx, BIT1: Enable VHT STBC Tx, BIT4: Enable HT STBC Rx, BIT5: Enable HT STBC Tx */
  213. u8 stbc_cap;
  214. /*
  215. * BIT0: Enable VHT SU Beamformer
  216. * BIT1: Enable VHT SU Beamformee
  217. * BIT2: Enable VHT MU Beamformer, depend on VHT SU Beamformer
  218. * BIT3: Enable VHT MU Beamformee, depend on VHT SU Beamformee
  219. * BIT4: Enable HT Beamformer
  220. * BIT5: Enable HT Beamformee
  221. */
  222. u8 beamform_cap;
  223. u8 beamformer_rf_num;
  224. u8 beamformee_rf_num;
  225. #endif /* CONFIG_80211N_HT */
  226. #ifdef CONFIG_80211AC_VHT
  227. u8 vht_enable; /* 0:disable, 1:enable, 2:auto */
  228. u8 ampdu_factor;
  229. u8 vht_rx_mcs_map[2];
  230. #endif /* CONFIG_80211AC_VHT */
  231. u8 lowrate_two_xmit;
  232. u8 rf_config ;
  233. u8 low_power ;
  234. u8 wifi_spec;/* !turbo_mode */
  235. u8 special_rf_path; /* 0: 2T2R ,1: only turn on path A 1T1R */
  236. char alpha2[2];
  237. u8 channel_plan;
  238. u8 excl_chs[MAX_CHANNEL_NUM];
  239. u8 full_ch_in_p2p_handshake; /* 0: reply only softap channel, 1: reply full channel list*/
  240. #ifdef CONFIG_BT_COEXIST
  241. u8 btcoex;
  242. u8 bt_iso;
  243. u8 bt_sco;
  244. u8 bt_ampdu;
  245. u8 ant_num;
  246. u8 single_ant_path;
  247. #endif
  248. BOOLEAN bAcceptAddbaReq;
  249. u8 antdiv_cfg;
  250. u8 antdiv_type;
  251. u8 drv_ant_band_switch;
  252. u8 switch_usb_mode;
  253. u8 usbss_enable;/* 0:disable,1:enable */
  254. u8 hwpdn_mode;/* 0:disable,1:enable,2:decide by EFUSE config */
  255. u8 hwpwrp_detect;/* 0:disable,1:enable */
  256. u8 hw_wps_pbc;/* 0:disable,1:enable */
  257. #ifdef CONFIG_ADAPTOR_INFO_CACHING_FILE
  258. char adaptor_info_caching_file_path[PATH_LENGTH_MAX];
  259. #endif
  260. #ifdef CONFIG_LAYER2_ROAMING
  261. u8 max_roaming_times; /* the max number driver will try to roaming */
  262. #endif
  263. #ifdef CONFIG_IOL
  264. u8 fw_iol; /* enable iol without other concern */
  265. #endif
  266. #ifdef CONFIG_80211D
  267. u8 enable80211d;
  268. #endif
  269. u8 ifname[16];
  270. u8 if2name[16];
  271. u8 notch_filter;
  272. #ifdef CONFIG_SPECIAL_SETTING_FOR_FUNAI_TV
  273. u8 force_ant;/* 0 normal,1 main,2 aux */
  274. u8 force_igi;/* 0 normal */
  275. #endif
  276. u8 force_igi_lb;
  277. /* for pll reference clock selction */
  278. u8 pll_ref_clk_sel;
  279. /* define for tx power adjust */
  280. u8 RegEnableTxPowerLimit;
  281. u8 RegEnableTxPowerByRate;
  282. u8 RegPowerBase;
  283. u8 RegPwrTblSel;
  284. u8 target_tx_pwr_valid;
  285. s8 target_tx_pwr_2g[RF_PATH_MAX][RATE_SECTION_NUM];
  286. #ifdef CONFIG_IEEE80211_BAND_5GHZ
  287. s8 target_tx_pwr_5g[RF_PATH_MAX][RATE_SECTION_NUM - 1];
  288. #endif
  289. s8 TxBBSwing_2G;
  290. s8 TxBBSwing_5G;
  291. u8 AmplifierType_2G;
  292. u8 AmplifierType_5G;
  293. u8 bEn_RFE;
  294. u8 RFE_Type;
  295. u8 PowerTracking_Type;
  296. u8 GLNA_Type;
  297. u8 check_fw_ps;
  298. u8 RegPwrTrimEnable;
  299. #ifdef CONFIG_LOAD_PHY_PARA_FROM_FILE
  300. u8 load_phy_file;
  301. u8 RegDecryptCustomFile;
  302. #endif
  303. #ifdef CONFIG_CONCURRENT_MODE
  304. u8 virtual_iface_num;
  305. #endif
  306. u8 qos_opt_enable;
  307. u8 hiq_filter;
  308. u8 adaptivity_en;
  309. u8 adaptivity_mode;
  310. u8 adaptivity_dml;
  311. u8 adaptivity_dc_backoff;
  312. s8 adaptivity_th_l2h_ini;
  313. s8 adaptivity_th_edcca_hl_diff;
  314. u8 boffefusemask;
  315. BOOLEAN bFileMaskEfuse;
  316. #ifdef CONFIG_AUTO_CHNL_SEL_NHM
  317. u8 acs_mode;
  318. u8 acs_auto_scan;
  319. #endif
  320. u32 reg_rxgain_offset_2g;
  321. u32 reg_rxgain_offset_5gl;
  322. u32 reg_rxgain_offset_5gm;
  323. u32 reg_rxgain_offset_5gh;
  324. #ifdef CONFIG_DFS_MASTER
  325. u8 dfs_region_domain;
  326. #endif
  327. #ifdef CONFIG_MCC_MODE
  328. u8 en_mcc;
  329. u32 rtw_mcc_single_tx_cri;
  330. u32 rtw_mcc_ap_bw20_target_tx_tp;
  331. u32 rtw_mcc_ap_bw40_target_tx_tp;
  332. u32 rtw_mcc_ap_bw80_target_tx_tp;
  333. u32 rtw_mcc_sta_bw20_target_tx_tp;
  334. u32 rtw_mcc_sta_bw40_target_tx_tp;
  335. u32 rtw_mcc_sta_bw80_target_tx_tp;
  336. s8 rtw_mcc_policy_table_idx;
  337. u8 rtw_mcc_duration;
  338. u8 rtw_mcc_tsf_sync_offset;
  339. u8 rtw_mcc_start_time_offset;
  340. u8 rtw_mcc_interval;
  341. s8 rtw_mcc_guard_offset0;
  342. s8 rtw_mcc_guard_offset1;
  343. #endif /* CONFIG_MCC_MODE */
  344. #ifdef CONFIG_RTW_NAPI
  345. u8 en_napi;
  346. #ifdef CONFIG_RTW_GRO
  347. u8 en_gro;
  348. #endif /* CONFIG_RTW_GRO */
  349. #endif /* CONFIG_RTW_NAPI */
  350. bool default_patterns_en;
  351. #ifdef CONFIG_SUPPORT_TRX_SHARED
  352. u8 trx_share_mode;
  353. #endif
  354. u8 check_hw_status;
  355. u32 pci_aspm_config;
  356. };
  357. /* For registry parameters */
  358. #define RGTRY_OFT(field) ((ULONG)FIELD_OFFSET(struct registry_priv, field))
  359. #define RGTRY_SZ(field) sizeof(((struct registry_priv *) 0)->field)
  360. #define GetRegAmplifierType2G(_Adapter) (_Adapter->registrypriv.AmplifierType_2G)
  361. #define GetRegAmplifierType5G(_Adapter) (_Adapter->registrypriv.AmplifierType_5G)
  362. #define GetRegTxBBSwing_2G(_Adapter) (_Adapter->registrypriv.TxBBSwing_2G)
  363. #define GetRegTxBBSwing_5G(_Adapter) (_Adapter->registrypriv.TxBBSwing_5G)
  364. #define GetRegbENRFEType(_Adapter) (_Adapter->registrypriv.bEn_RFE)
  365. #define GetRegRFEType(_Adapter) (_Adapter->registrypriv.RFE_Type)
  366. #define GetRegGLNAType(_Adapter) (_Adapter->registrypriv.GLNA_Type)
  367. #define GetRegPowerTrackingType(_Adapter) (_Adapter->registrypriv.PowerTracking_Type)
  368. #define BSSID_OFT(field) ((ULONG)FIELD_OFFSET(WLAN_BSSID_EX, field))
  369. #define BSSID_SZ(field) sizeof(((PWLAN_BSSID_EX) 0)->field)
  370. #define BW_MODE_2G(bw_mode) ((bw_mode) & 0x0F)
  371. #define BW_MODE_5G(bw_mode) ((bw_mode) >> 4)
  372. #define REGSTY_BW_2G(regsty) BW_MODE_2G((regsty)->bw_mode)
  373. #define REGSTY_BW_5G(regsty) BW_MODE_5G((regsty)->bw_mode)
  374. #define REGSTY_IS_BW_2G_SUPPORT(regsty, bw) (REGSTY_BW_2G((regsty)) >= (bw))
  375. #define REGSTY_IS_BW_5G_SUPPORT(regsty, bw) (REGSTY_BW_5G((regsty)) >= (bw))
  376. #define REGSTY_IS_11AC_ENABLE(regsty) ((regsty)->vht_enable != 0)
  377. #define REGSTY_IS_11AC_AUTO(regsty) ((regsty)->vht_enable == 2)
  378. typedef struct rtw_if_operations {
  379. int __must_check (*read)(struct dvobj_priv *d, unsigned int addr, void *buf,
  380. size_t len, bool fixed);
  381. int __must_check (*write)(struct dvobj_priv *d, unsigned int addr, void *buf,
  382. size_t len, bool fixed);
  383. } RTW_IF_OPS, *PRTW_IF_OPS;
  384. #ifdef CONFIG_SDIO_HCI
  385. #include <drv_types_sdio.h>
  386. #define INTF_DATA SDIO_DATA
  387. #define INTF_OPS PRTW_IF_OPS
  388. #elif defined(CONFIG_GSPI_HCI)
  389. #include <drv_types_gspi.h>
  390. #define INTF_DATA GSPI_DATA
  391. #elif defined(CONFIG_PCI_HCI)
  392. #include <drv_types_pci.h>
  393. #endif
  394. #ifdef CONFIG_CONCURRENT_MODE
  395. #define is_primary_adapter(adapter) (adapter->adapter_type == PRIMARY_ADAPTER)
  396. #define is_vir_adapter(adapter) (adapter->adapter_type == VIRTUAL_ADAPTER)
  397. #define get_hw_port(adapter) (adapter->hw_port)
  398. #else
  399. #define is_primary_adapter(adapter) (1)
  400. #define is_vir_adapter(adapter) (0)
  401. #define get_hw_port(adapter) (HW_PORT0)
  402. #endif
  403. #define GET_PRIMARY_ADAPTER(padapter) (((_adapter *)padapter)->dvobj->padapters[IFACE_ID0])
  404. #define GET_IFACE_NUMS(padapter) (((_adapter *)padapter)->dvobj->iface_nums)
  405. #define GET_ADAPTER(padapter, iface_id) (((_adapter *)padapter)->dvobj->padapters[iface_id])
  406. #define GetDefaultAdapter(padapter) padapter
  407. enum _IFACE_ID {
  408. IFACE_ID0, /*PRIMARY_ADAPTER*/
  409. IFACE_ID1,
  410. IFACE_ID2,
  411. IFACE_ID3,
  412. IFACE_ID4,
  413. IFACE_ID5,
  414. IFACE_ID6,
  415. IFACE_ID7,
  416. IFACE_ID_MAX,
  417. };
  418. #define VIF_START_ID 1
  419. #ifdef CONFIG_DBG_COUNTER
  420. struct rx_logs {
  421. u32 intf_rx;
  422. u32 intf_rx_err_recvframe;
  423. u32 intf_rx_err_skb;
  424. u32 intf_rx_report;
  425. u32 core_rx;
  426. u32 core_rx_pre;
  427. u32 core_rx_pre_ver_err;
  428. u32 core_rx_pre_mgmt;
  429. u32 core_rx_pre_mgmt_err_80211w;
  430. u32 core_rx_pre_mgmt_err;
  431. u32 core_rx_pre_ctrl;
  432. u32 core_rx_pre_ctrl_err;
  433. u32 core_rx_pre_data;
  434. u32 core_rx_pre_data_wapi_seq_err;
  435. u32 core_rx_pre_data_wapi_key_err;
  436. u32 core_rx_pre_data_handled;
  437. u32 core_rx_pre_data_err;
  438. u32 core_rx_pre_data_unknown;
  439. u32 core_rx_pre_unknown;
  440. u32 core_rx_enqueue;
  441. u32 core_rx_dequeue;
  442. u32 core_rx_post;
  443. u32 core_rx_post_decrypt;
  444. u32 core_rx_post_decrypt_wep;
  445. u32 core_rx_post_decrypt_tkip;
  446. u32 core_rx_post_decrypt_aes;
  447. u32 core_rx_post_decrypt_wapi;
  448. u32 core_rx_post_decrypt_hw;
  449. u32 core_rx_post_decrypt_unknown;
  450. u32 core_rx_post_decrypt_err;
  451. u32 core_rx_post_defrag_err;
  452. u32 core_rx_post_portctrl_err;
  453. u32 core_rx_post_indicate;
  454. u32 core_rx_post_indicate_in_oder;
  455. u32 core_rx_post_indicate_reoder;
  456. u32 core_rx_post_indicate_err;
  457. u32 os_indicate;
  458. u32 os_indicate_ap_mcast;
  459. u32 os_indicate_ap_forward;
  460. u32 os_indicate_ap_self;
  461. u32 os_indicate_err;
  462. u32 os_netif_ok;
  463. u32 os_netif_err;
  464. };
  465. struct tx_logs {
  466. u32 os_tx;
  467. u32 os_tx_err_up;
  468. u32 os_tx_err_xmit;
  469. u32 os_tx_m2u;
  470. u32 os_tx_m2u_ignore_fw_linked;
  471. u32 os_tx_m2u_ignore_self;
  472. u32 os_tx_m2u_entry;
  473. u32 os_tx_m2u_entry_err_xmit;
  474. u32 os_tx_m2u_entry_err_skb;
  475. u32 os_tx_m2u_stop;
  476. u32 core_tx;
  477. u32 core_tx_err_pxmitframe;
  478. u32 core_tx_err_brtx;
  479. u32 core_tx_upd_attrib;
  480. u32 core_tx_upd_attrib_adhoc;
  481. u32 core_tx_upd_attrib_sta;
  482. u32 core_tx_upd_attrib_ap;
  483. u32 core_tx_upd_attrib_unknown;
  484. u32 core_tx_upd_attrib_dhcp;
  485. u32 core_tx_upd_attrib_icmp;
  486. u32 core_tx_upd_attrib_active;
  487. u32 core_tx_upd_attrib_err_ucast_sta;
  488. u32 core_tx_upd_attrib_err_ucast_ap_link;
  489. u32 core_tx_upd_attrib_err_sta;
  490. u32 core_tx_upd_attrib_err_link;
  491. u32 core_tx_upd_attrib_err_sec;
  492. u32 core_tx_ap_enqueue_warn_fwstate;
  493. u32 core_tx_ap_enqueue_warn_sta;
  494. u32 core_tx_ap_enqueue_warn_nosta;
  495. u32 core_tx_ap_enqueue_warn_link;
  496. u32 core_tx_ap_enqueue_warn_trigger;
  497. u32 core_tx_ap_enqueue_mcast;
  498. u32 core_tx_ap_enqueue_ucast;
  499. u32 core_tx_ap_enqueue;
  500. u32 intf_tx;
  501. u32 intf_tx_pending_ac;
  502. u32 intf_tx_pending_fw_under_survey;
  503. u32 intf_tx_pending_fw_under_linking;
  504. u32 intf_tx_pending_xmitbuf;
  505. u32 intf_tx_enqueue;
  506. u32 core_tx_enqueue;
  507. u32 core_tx_enqueue_class;
  508. u32 core_tx_enqueue_class_err_sta;
  509. u32 core_tx_enqueue_class_err_nosta;
  510. u32 core_tx_enqueue_class_err_fwlink;
  511. u32 intf_tx_direct;
  512. u32 intf_tx_direct_err_coalesce;
  513. u32 intf_tx_dequeue;
  514. u32 intf_tx_dequeue_err_coalesce;
  515. u32 intf_tx_dump_xframe;
  516. u32 intf_tx_dump_xframe_err_txdesc;
  517. u32 intf_tx_dump_xframe_err_port;
  518. };
  519. struct int_logs {
  520. u32 all;
  521. u32 err;
  522. u32 tbdok;
  523. u32 tbder;
  524. u32 bcnderr;
  525. u32 bcndma;
  526. u32 bcndma_e;
  527. u32 rx;
  528. u32 rx_rdu;
  529. u32 rx_fovw;
  530. u32 txfovw;
  531. u32 mgntok;
  532. u32 highdok;
  533. u32 bkdok;
  534. u32 bedok;
  535. u32 vidok;
  536. u32 vodok;
  537. };
  538. #endif /* CONFIG_DBG_COUNTER */
  539. struct debug_priv {
  540. u32 dbg_sdio_free_irq_error_cnt;
  541. u32 dbg_sdio_alloc_irq_error_cnt;
  542. u32 dbg_sdio_free_irq_cnt;
  543. u32 dbg_sdio_alloc_irq_cnt;
  544. u32 dbg_sdio_deinit_error_cnt;
  545. u32 dbg_sdio_init_error_cnt;
  546. u32 dbg_suspend_error_cnt;
  547. u32 dbg_suspend_cnt;
  548. u32 dbg_resume_cnt;
  549. u32 dbg_resume_error_cnt;
  550. u32 dbg_deinit_fail_cnt;
  551. u32 dbg_carddisable_cnt;
  552. u32 dbg_carddisable_error_cnt;
  553. u32 dbg_ps_insuspend_cnt;
  554. u32 dbg_dev_unload_inIPS_cnt;
  555. u32 dbg_wow_leave_ps_fail_cnt;
  556. u32 dbg_scan_pwr_state_cnt;
  557. u32 dbg_downloadfw_pwr_state_cnt;
  558. u32 dbg_fw_read_ps_state_fail_cnt;
  559. u32 dbg_leave_ips_fail_cnt;
  560. u32 dbg_leave_lps_fail_cnt;
  561. u32 dbg_h2c_leave32k_fail_cnt;
  562. u32 dbg_diswow_dload_fw_fail_cnt;
  563. u32 dbg_enwow_dload_fw_fail_cnt;
  564. u32 dbg_ips_drvopen_fail_cnt;
  565. u32 dbg_poll_fail_cnt;
  566. u32 dbg_rpwm_toogle_cnt;
  567. u32 dbg_rpwm_timeout_fail_cnt;
  568. u32 dbg_sreset_cnt;
  569. u32 dbg_fw_mem_dl_error_cnt;
  570. u64 dbg_rx_fifo_last_overflow;
  571. u64 dbg_rx_fifo_curr_overflow;
  572. u64 dbg_rx_fifo_diff_overflow;
  573. u64 dbg_rx_ampdu_drop_count;
  574. u64 dbg_rx_ampdu_forced_indicate_count;
  575. u64 dbg_rx_ampdu_loss_count;
  576. u64 dbg_rx_dup_mgt_frame_drop_count;
  577. u64 dbg_rx_ampdu_window_shift_cnt;
  578. u64 dbg_rx_conflic_mac_addr_cnt;
  579. };
  580. struct rtw_traffic_statistics {
  581. /* tx statistics */
  582. u64 tx_bytes;
  583. u64 tx_pkts;
  584. u64 tx_drop;
  585. u64 cur_tx_bytes;
  586. u64 last_tx_bytes;
  587. u32 cur_tx_tp; /* Tx throughput in MBps. */
  588. /* rx statistics */
  589. u64 rx_bytes;
  590. u64 rx_pkts;
  591. u64 rx_drop;
  592. u64 cur_rx_bytes;
  593. u64 last_rx_bytes;
  594. u32 cur_rx_tp; /* Rx throughput in MBps. */
  595. };
  596. #define SEC_CAP_CHK_BMC BIT0
  597. #define SEC_STATUS_STA_PK_GK_CONFLICT_DIS_BMC_SEARCH BIT0
  598. struct sec_cam_bmp {
  599. u32 m0;
  600. #if (SEC_CAM_ENT_NUM_SW_LIMIT > 32)
  601. u32 m1;
  602. #endif
  603. #if (SEC_CAM_ENT_NUM_SW_LIMIT > 64)
  604. u32 m2;
  605. #endif
  606. #if (SEC_CAM_ENT_NUM_SW_LIMIT > 96)
  607. u32 m3;
  608. #endif
  609. };
  610. struct cam_ctl_t {
  611. _lock lock;
  612. u8 sec_cap;
  613. u32 flags;
  614. u8 num;
  615. struct sec_cam_bmp used;
  616. _mutex sec_cam_access_mutex;
  617. };
  618. struct sec_cam_ent {
  619. u16 ctrl;
  620. u8 mac[ETH_ALEN];
  621. u8 key[16];
  622. };
  623. #define KEY_FMT "%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x"
  624. #define KEY_ARG(x) ((u8 *)(x))[0], ((u8 *)(x))[1], ((u8 *)(x))[2], ((u8 *)(x))[3], ((u8 *)(x))[4], ((u8 *)(x))[5], \
  625. ((u8 *)(x))[6], ((u8 *)(x))[7], ((u8 *)(x))[8], ((u8 *)(x))[9], ((u8 *)(x))[10], ((u8 *)(x))[11], \
  626. ((u8 *)(x))[12], ((u8 *)(x))[13], ((u8 *)(x))[14], ((u8 *)(x))[15]
  627. struct macid_bmp {
  628. u32 m0;
  629. #if (MACID_NUM_SW_LIMIT > 32)
  630. u32 m1;
  631. #endif
  632. #if (MACID_NUM_SW_LIMIT > 64)
  633. u32 m2;
  634. #endif
  635. #if (MACID_NUM_SW_LIMIT > 96)
  636. u32 m3;
  637. #endif
  638. };
  639. struct macid_ctl_t {
  640. _lock lock;
  641. u8 num;
  642. struct macid_bmp used;
  643. struct macid_bmp bmc;
  644. struct macid_bmp if_g[CONFIG_IFACE_NUMBER];
  645. u8 iface_bmc[CONFIG_IFACE_NUMBER];/*for bc-sta of AP or Adhoc mode*/
  646. struct macid_bmp ch_g[2]; /* 2 ch concurrency */
  647. u8 h2c_msr[MACID_NUM_SW_LIMIT];
  648. u8 bw[MACID_NUM_SW_LIMIT];
  649. u8 vht_en[MACID_NUM_SW_LIMIT];
  650. u32 rate_bmp0[MACID_NUM_SW_LIMIT];
  651. u32 rate_bmp1[MACID_NUM_SW_LIMIT];
  652. struct sta_info *sta[MACID_NUM_SW_LIMIT];
  653. };
  654. /* used for rf_ctl_t.rate_bmp_cck_ofdm */
  655. #define RATE_BMP_CCK 0x000F
  656. #define RATE_BMP_OFDM 0xFFF0
  657. #define RATE_BMP_HAS_CCK(_bmp_cck_ofdm) (_bmp_cck_ofdm & RATE_BMP_CCK)
  658. #define RATE_BMP_HAS_OFDM(_bmp_cck_ofdm) (_bmp_cck_ofdm & RATE_BMP_OFDM)
  659. #define RATE_BMP_GET_CCK(_bmp_cck_ofdm) (_bmp_cck_ofdm & RATE_BMP_CCK)
  660. #define RATE_BMP_GET_OFDM(_bmp_cck_ofdm) ((_bmp_cck_ofdm & RATE_BMP_OFDM) >> 4)
  661. /* used for rf_ctl_t.rate_bmp_ht_by_bw */
  662. #define RATE_BMP_HT_1SS 0x000000FF
  663. #define RATE_BMP_HT_2SS 0x0000FF00
  664. #define RATE_BMP_HT_3SS 0x00FF0000
  665. #define RATE_BMP_HT_4SS 0xFF000000
  666. #define RATE_BMP_HAS_HT_1SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_1SS)
  667. #define RATE_BMP_HAS_HT_2SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_2SS)
  668. #define RATE_BMP_HAS_HT_3SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_3SS)
  669. #define RATE_BMP_HAS_HT_4SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_4SS)
  670. #define RATE_BMP_GET_HT_1SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_1SS)
  671. #define RATE_BMP_GET_HT_2SS(_bmp_ht) ((_bmp_ht & RATE_BMP_HT_2SS) >> 8)
  672. #define RATE_BMP_GET_HT_3SS(_bmp_ht) ((_bmp_ht & RATE_BMP_HT_3SS) >> 16)
  673. #define RATE_BMP_GET_HT_4SS(_bmp_ht) ((_bmp_ht & RATE_BMP_HT_4SS) >> 24)
  674. /* used for rf_ctl_t.rate_bmp_vht_by_bw */
  675. #define RATE_BMP_VHT_1SS 0x000003FF
  676. #define RATE_BMP_VHT_2SS 0x000FFC00
  677. #define RATE_BMP_VHT_3SS 0x3FF00000
  678. #define RATE_BMP_HAS_VHT_1SS(_bmp_vht) (_bmp_vht & RATE_BMP_VHT_1SS)
  679. #define RATE_BMP_HAS_VHT_2SS(_bmp_vht) (_bmp_vht & RATE_BMP_VHT_2SS)
  680. #define RATE_BMP_HAS_VHT_3SS(_bmp_vht) (_bmp_vht & RATE_BMP_VHT_3SS)
  681. #define RATE_BMP_GET_VHT_1SS(_bmp_vht) (_bmp_vht & RATE_BMP_VHT_1SS)
  682. #define RATE_BMP_GET_VHT_2SS(_bmp_vht) ((_bmp_vht & RATE_BMP_VHT_2SS) >> 10)
  683. #define RATE_BMP_GET_VHT_3SS(_bmp_vht) ((_bmp_vht & RATE_BMP_VHT_3SS) >> 20)
  684. struct rf_ctl_t {
  685. /* used for debug or by tx power limit */
  686. u16 rate_bmp_cck_ofdm; /* 20MHz */
  687. u32 rate_bmp_ht_by_bw[2]; /* 20MHz, 40MHz. 4SS supported */
  688. u32 rate_bmp_vht_by_bw[4]; /* 20MHz, 40MHz, 80MHz, 160MHz. up to 3SS supported */
  689. /* used by tx power limit */
  690. u8 highest_ht_rate_bw_bmp;
  691. u8 highest_vht_rate_bw_bmp;
  692. #ifdef CONFIG_DFS_MASTER
  693. bool radar_detect_by_others;
  694. u8 dfs_master_enabled;
  695. bool radar_detected;
  696. u8 radar_detect_ch;
  697. u8 radar_detect_bw;
  698. u8 radar_detect_offset;
  699. u32 cac_start_time;
  700. u32 cac_end_time;
  701. u8 dfs_ch_sel_d_flags;
  702. u8 dbg_dfs_master_fake_radar_detect_cnt;
  703. u8 dbg_dfs_master_radar_detect_trigger_non;
  704. u8 dbg_dfs_master_choose_dfs_ch_first;
  705. #endif
  706. };
  707. #define RTW_CAC_STOPPED 0
  708. #define IS_CAC_STOPPED(rfctl) ((rfctl)->cac_end_time == RTW_CAC_STOPPED)
  709. #define IS_CH_WAITING(rfctl) (!IS_CAC_STOPPED(rfctl) && time_after((unsigned long)(rfctl)->cac_end_time, (unsigned long)rtw_get_current_time()))
  710. #define IS_UNDER_CAC(rfctl) (IS_CH_WAITING(rfctl) && time_after((unsigned long)rtw_get_current_time(), (unsigned long)(rfctl)->cac_start_time))
  711. #ifdef CONFIG_MBSSID_CAM
  712. #define TOTAL_MBID_CAM_NUM 8
  713. #define INVALID_CAM_ID 0xFF
  714. struct mbid_cam_ctl_t {
  715. _lock lock;
  716. u8 bitmap;
  717. ATOMIC_T mbid_entry_num;
  718. };
  719. struct mbid_cam_cache {
  720. u8 iface_id;
  721. /*u8 role;*/ /*WIFI_STATION_STATE or WIFI_AP_STATE*/
  722. u8 mac_addr[ETH_ALEN];
  723. };
  724. #endif /*CONFIG_MBSSID_CAM*/
  725. #ifdef RTW_HALMAC
  726. struct halmac_indicator {
  727. struct submit_ctx *sctx;
  728. u8 *buffer;
  729. u32 buf_size;
  730. u32 ret_size;
  731. u32 status;
  732. };
  733. struct halmacpriv {
  734. /* flags */
  735. /* For asynchronous functions */
  736. struct halmac_indicator *indicator;
  737. #ifdef CONFIG_SDIO_HCI
  738. /* Store hardware tx queue page number setting */
  739. u16 txpage[HW_QUEUE_ENTRY];
  740. #endif /* CONFIG_SDIO_HCI */
  741. };
  742. #endif /* RTW_HALMAC */
  743. struct dvobj_priv {
  744. /*-------- below is common data --------*/
  745. u8 chip_type;
  746. u8 HardwareType;
  747. u8 interface_type;/*USB,SDIO,SPI,PCI*/
  748. ATOMIC_T bSurpriseRemoved;
  749. ATOMIC_T bDriverStopped;
  750. s32 processing_dev_remove;
  751. struct debug_priv drv_dbg;
  752. _mutex hw_init_mutex;
  753. _mutex h2c_fwcmd_mutex;
  754. #ifdef CONFIG_RTW_CUSTOMER_STR
  755. _mutex customer_str_mutex;
  756. struct submit_ctx *customer_str_sctx;
  757. u8 customer_str[RTW_CUSTOMER_STR_LEN];
  758. #endif
  759. _mutex setch_mutex;
  760. _mutex setbw_mutex;
  761. _mutex rf_read_reg_mutex;
  762. #ifdef CONFIG_SDIO_INDIRECT_ACCESS
  763. _mutex sd_indirect_access_mutex;
  764. #endif
  765. unsigned char oper_channel; /* saved channel info when call set_channel_bw */
  766. unsigned char oper_bwmode;
  767. unsigned char oper_ch_offset;/* PRIME_CHNL_OFFSET */
  768. u32 on_oper_ch_time;
  769. _adapter *padapters[CONFIG_IFACE_NUMBER];/*IFACE_ID_MAX*/
  770. u8 iface_nums; /* total number of ifaces used runtime */
  771. struct mi_state iface_state;
  772. #ifdef CONFIG_AP_MODE
  773. u8 nr_ap_if; /* total interface s number of ap/go mode. */
  774. u32 inter_bcn_space; /* unit:ms */
  775. _queue ap_if_q;
  776. #endif
  777. struct macid_ctl_t macid_ctl;
  778. struct cam_ctl_t cam_ctl;
  779. struct sec_cam_ent cam_cache[SEC_CAM_ENT_NUM_SW_LIMIT];
  780. #ifdef CONFIG_MBSSID_CAM
  781. struct mbid_cam_ctl_t mbid_cam_ctl;
  782. struct mbid_cam_cache mbid_cam_cache[TOTAL_MBID_CAM_NUM];
  783. #endif
  784. struct rf_ctl_t rf_ctl;
  785. /* For 92D, DMDP have 2 interface. */
  786. u8 InterfaceNumber;
  787. u8 NumInterfaces;
  788. /* In /Out Pipe information */
  789. int RtInPipe[2];
  790. int RtOutPipe[4];
  791. u8 Queue2Pipe[HW_QUEUE_ENTRY];/* for out pipe mapping */
  792. u8 irq_alloc;
  793. ATOMIC_T continual_io_error;
  794. ATOMIC_T disable_func;
  795. u8 xmit_block;
  796. _lock xmit_block_lock;
  797. struct pwrctrl_priv pwrctl_priv;
  798. struct rtw_traffic_statistics traffic_stat;
  799. #ifdef PLATFORM_LINUX
  800. _thread_hdl_ rtnl_lock_holder;
  801. #if defined(CONFIG_IOCTL_CFG80211) && defined(RTW_SINGLE_WIPHY)
  802. struct wiphy *wiphy;
  803. #endif
  804. #endif /* PLATFORM_LINUX */
  805. #ifdef CONFIG_SWTIMER_BASED_TXBCN
  806. _timer txbcn_timer;
  807. #endif
  808. _timer dynamic_chk_timer; /* dynamic/periodic check timer */
  809. #ifdef RTW_HALMAC
  810. void *halmac;
  811. struct halmacpriv hmpriv;
  812. #endif /* RTW_HALMAC */
  813. #ifdef CONFIG_FW_MULTI_PORT_SUPPORT
  814. u8 default_port_id;
  815. #endif
  816. /*-------- below is for SDIO INTERFACE --------*/
  817. #ifdef INTF_DATA
  818. INTF_DATA intf_data;
  819. #endif
  820. #ifdef INTF_OPS
  821. INTF_OPS intf_ops;
  822. #endif
  823. /*-------- below is for USB INTERFACE --------*/
  824. #ifdef CONFIG_USB_HCI
  825. u8 usb_speed; /* 1.1, 2.0 or 3.0 */
  826. u8 nr_endpoint;
  827. u8 RtNumInPipes;
  828. u8 RtNumOutPipes;
  829. int ep_num[6]; /* endpoint number */
  830. int RegUsbSS;
  831. _sema usb_suspend_sema;
  832. #ifdef CONFIG_USB_VENDOR_REQ_MUTEX
  833. _mutex usb_vendor_req_mutex;
  834. #endif
  835. #ifdef CONFIG_USB_VENDOR_REQ_BUFFER_PREALLOC
  836. u8 *usb_alloc_vendor_req_buf;
  837. u8 *usb_vendor_req_buf;
  838. #endif
  839. #ifdef PLATFORM_WINDOWS
  840. /* related device objects */
  841. PDEVICE_OBJECT pphysdevobj;/* pPhysDevObj; */
  842. PDEVICE_OBJECT pfuncdevobj;/* pFuncDevObj; */
  843. PDEVICE_OBJECT pnextdevobj;/* pNextDevObj; */
  844. u8 nextdevstacksz;/* unsigned char NextDeviceStackSize; */ /* = (CHAR)CEdevice->pUsbDevObj->StackSize + 1; */
  845. /* urb for control diescriptor request */
  846. #ifdef PLATFORM_OS_XP
  847. struct _URB_CONTROL_DESCRIPTOR_REQUEST descriptor_urb;
  848. PUSB_CONFIGURATION_DESCRIPTOR pconfig_descriptor;/* UsbConfigurationDescriptor; */
  849. #endif
  850. #ifdef PLATFORM_OS_CE
  851. WCHAR active_path[MAX_ACTIVE_REG_PATH]; /* adapter regpath */
  852. USB_EXTENSION usb_extension;
  853. _nic_hdl pipehdls_r8192c[0x10];
  854. #endif
  855. u32 config_descriptor_len;/* ULONG UsbConfigurationDescriptorLength; */
  856. #endif/* PLATFORM_WINDOWS */
  857. #ifdef PLATFORM_LINUX
  858. struct usb_interface *pusbintf;
  859. struct usb_device *pusbdev;
  860. #endif/* PLATFORM_LINUX */
  861. #ifdef PLATFORM_FREEBSD
  862. struct usb_interface *pusbintf;
  863. struct usb_device *pusbdev;
  864. #endif/* PLATFORM_FREEBSD */
  865. #endif/* CONFIG_USB_HCI */
  866. /*-------- below is for PCIE INTERFACE --------*/
  867. #ifdef CONFIG_PCI_HCI
  868. #ifdef PLATFORM_LINUX
  869. struct pci_dev *ppcidev;
  870. /* PCI MEM map */
  871. unsigned long pci_mem_end; /* shared mem end */
  872. unsigned long pci_mem_start; /* shared mem start */
  873. /* PCI IO map */
  874. unsigned long pci_base_addr; /* device I/O address */
  875. #ifdef RTK_129X_PLATFORM
  876. unsigned long ctrl_start;
  877. /* PCI MASK addr */
  878. unsigned long mask_addr;
  879. /* PCI TRANSLATE addr */
  880. unsigned long tran_addr;
  881. _lock io_reg_lock;
  882. #endif
  883. /* PciBridge */
  884. struct pci_priv pcipriv;
  885. unsigned int irq; /* get from pci_dev.irq, store to net_device.irq */
  886. u16 irqline;
  887. u8 irq_enabled;
  888. RT_ISR_CONTENT isr_content;
  889. _lock irq_th_lock;
  890. /* ASPM */
  891. u8 const_pci_aspm;
  892. u8 const_amdpci_aspm;
  893. u8 const_hwsw_rfoff_d3;
  894. u8 const_support_pciaspm;
  895. /* pci-e bridge */
  896. u8 const_hostpci_aspm_setting;
  897. /* pci-e device */
  898. u8 const_devicepci_aspm_setting;
  899. u8 b_support_aspm; /* If it supports ASPM, Offset[560h] = 0x40, otherwise Offset[560h] = 0x00. */
  900. u8 b_support_backdoor;
  901. u8 bdma64;
  902. #endif/* PLATFORM_LINUX */
  903. #endif/* CONFIG_PCI_HCI */
  904. #ifdef CONFIG_MCC_MODE
  905. struct mcc_obj_priv mcc_objpriv;
  906. #endif /*CONFIG_MCC_MODE */
  907. };
  908. #define DEV_STA_NUM(_dvobj) MSTATE_STA_NUM(&((_dvobj)->iface_state))
  909. #define DEV_STA_LD_NUM(_dvobj) MSTATE_STA_LD_NUM(&((_dvobj)->iface_state))
  910. #define DEV_STA_LG_NUM(_dvobj) MSTATE_STA_LG_NUM(&((_dvobj)->iface_state))
  911. #define DEV_AP_NUM(_dvobj) MSTATE_AP_NUM(&((_dvobj)->iface_state))
  912. #define DEV_AP_LD_NUM(_dvobj) MSTATE_AP_LD_NUM(&((_dvobj)->iface_state))
  913. #define DEV_ADHOC_NUM(_dvobj) MSTATE_ADHOC_NUM(&((_dvobj)->iface_state))
  914. #define DEV_ADHOC_LD_NUM(_dvobj) MSTATE_ADHOC_LD_NUM(&((_dvobj)->iface_state))
  915. #define DEV_WPS_NUM(_dvobj) MSTATE_WPS_NUM(&((_dvobj)->iface_state))
  916. #define DEV_ROCH_NUM(_dvobj) MSTATE_ROCH_NUM(&((_dvobj)->iface_state))
  917. #define DEV_MGMT_TX_NUM(_dvobj) MSTATE_MGMT_TX_NUM(&((_dvobj)->iface_state))
  918. #define DEV_U_CH(_dvobj) MSTATE_U_CH(&((_dvobj)->iface_state))
  919. #define DEV_U_BW(_dvobj) MSTATE_U_BW(&((_dvobj)->iface_state))
  920. #define DEV_U_OFFSET(_dvobj) MSTATE_U_OFFSET(&((_dvobj)->iface_state))
  921. #define dvobj_to_pwrctl(dvobj) (&(dvobj->pwrctl_priv))
  922. #define pwrctl_to_dvobj(pwrctl) container_of(pwrctl, struct dvobj_priv, pwrctl_priv)
  923. #define dvobj_to_macidctl(dvobj) (&(dvobj->macid_ctl))
  924. #define dvobj_to_sec_camctl(dvobj) (&(dvobj->cam_ctl))
  925. #define dvobj_to_regsty(dvobj) (&(dvobj->padapters[IFACE_ID0]->registrypriv))
  926. #if defined(CONFIG_IOCTL_CFG80211) && defined(RTW_SINGLE_WIPHY)
  927. #define dvobj_to_wiphy(dvobj) ((dvobj)->wiphy)
  928. #endif
  929. #define dvobj_to_rfctl(dvobj) (&(dvobj->rf_ctl))
  930. #define rfctl_to_dvobj(rfctl) container_of((rfctl), struct dvobj_priv, rf_ctl)
  931. static inline void dev_set_surprise_removed(struct dvobj_priv *dvobj)
  932. {
  933. ATOMIC_SET(&dvobj->bSurpriseRemoved, _TRUE);
  934. }
  935. static inline void dev_clr_surprise_removed(struct dvobj_priv *dvobj)
  936. {
  937. ATOMIC_SET(&dvobj->bSurpriseRemoved, _FALSE);
  938. }
  939. static inline void dev_set_drv_stopped(struct dvobj_priv *dvobj)
  940. {
  941. ATOMIC_SET(&dvobj->bDriverStopped, _TRUE);
  942. }
  943. static inline void dev_clr_drv_stopped(struct dvobj_priv *dvobj)
  944. {
  945. ATOMIC_SET(&dvobj->bDriverStopped, _FALSE);
  946. }
  947. #define dev_is_surprise_removed(dvobj) (ATOMIC_READ(&dvobj->bSurpriseRemoved) == _TRUE)
  948. #define dev_is_drv_stopped(dvobj) (ATOMIC_READ(&dvobj->bDriverStopped) == _TRUE)
  949. #ifdef PLATFORM_LINUX
  950. static struct device *dvobj_to_dev(struct dvobj_priv *dvobj)
  951. {
  952. /* todo: get interface type from dvobj and the return the dev accordingly */
  953. #ifdef RTW_DVOBJ_CHIP_HW_TYPE
  954. #endif
  955. #ifdef CONFIG_USB_HCI
  956. return &dvobj->pusbintf->dev;
  957. #endif
  958. #ifdef CONFIG_SDIO_HCI
  959. return &dvobj->intf_data.func->dev;
  960. #endif
  961. #ifdef CONFIG_GSPI_HCI
  962. return &dvobj->intf_data.func->dev;
  963. #endif
  964. #ifdef CONFIG_PCI_HCI
  965. return &dvobj->ppcidev->dev;
  966. #endif
  967. }
  968. #endif
  969. _adapter *dvobj_get_port0_adapter(struct dvobj_priv *dvobj);
  970. _adapter *dvobj_get_unregisterd_adapter(struct dvobj_priv *dvobj);
  971. _adapter *dvobj_get_adapter_by_addr(struct dvobj_priv *dvobj, u8 *addr);
  972. #define dvobj_get_primary_adapter(dvobj) ((dvobj)->padapters[IFACE_ID0])
  973. enum _hw_port {
  974. HW_PORT0,
  975. HW_PORT1,
  976. HW_PORT2,
  977. HW_PORT3,
  978. HW_PORT4,
  979. MAX_HW_PORT,
  980. };
  981. enum _ADAPTER_TYPE {
  982. PRIMARY_ADAPTER,
  983. VIRTUAL_ADAPTER,
  984. MAX_ADAPTER = 0xFF,
  985. };
  986. typedef enum _DRIVER_STATE {
  987. DRIVER_NORMAL = 0,
  988. DRIVER_DISAPPEAR = 1,
  989. DRIVER_REPLACE_DONGLE = 2,
  990. } DRIVER_STATE;
  991. #ifdef CONFIG_RTW_NAPI
  992. enum _NAPI_STATE {
  993. NAPI_DISABLE = 0,
  994. NAPI_ENABLE = 1,
  995. };
  996. #endif
  997. #ifdef CONFIG_INTEL_PROXIM
  998. struct proxim {
  999. bool proxim_support;
  1000. bool proxim_on;
  1001. void *proximity_priv;
  1002. int (*proxim_rx)(_adapter *padapter,
  1003. union recv_frame *precv_frame);
  1004. u8(*proxim_get_var)(_adapter *padapter, u8 type);
  1005. };
  1006. #endif /* CONFIG_INTEL_PROXIM */
  1007. #ifdef CONFIG_MAC_LOOPBACK_DRIVER
  1008. typedef struct loopbackdata {
  1009. _sema sema;
  1010. _thread_hdl_ lbkthread;
  1011. u8 bstop;
  1012. u32 cnt;
  1013. u16 size;
  1014. u16 txsize;
  1015. u8 txbuf[0x8000];
  1016. u16 rxsize;
  1017. u8 rxbuf[0x8000];
  1018. u8 msg[100];
  1019. } LOOPBACKDATA, *PLOOPBACKDATA;
  1020. #endif
  1021. struct tsf_info {
  1022. u8 sync_port;/*tsf sync from portx*/
  1023. u8 offset; /*tsf timer offset*/
  1024. };
  1025. #define ADAPTER_TX_BW_2G(adapter) BW_MODE_2G((adapter)->driver_tx_bw_mode)
  1026. #define ADAPTER_TX_BW_5G(adapter) BW_MODE_5G((adapter)->driver_tx_bw_mode)
  1027. struct _ADAPTER {
  1028. int DriverState;/* for disable driver using module, use dongle to replace module. */
  1029. int pid[3];/* process id from UI, 0:wps, 1:hostapd, 2:dhcpcd */
  1030. int bDongle;/* build-in module or external dongle */
  1031. _list list;
  1032. struct dvobj_priv *dvobj;
  1033. struct mlme_priv mlmepriv;
  1034. struct mlme_ext_priv mlmeextpriv;
  1035. struct cmd_priv cmdpriv;
  1036. struct evt_priv evtpriv;
  1037. /* struct io_queue *pio_queue; */
  1038. struct io_priv iopriv;
  1039. struct xmit_priv xmitpriv;
  1040. struct recv_priv recvpriv;
  1041. struct sta_priv stapriv;
  1042. struct security_priv securitypriv;
  1043. _lock security_key_mutex; /* add for CONFIG_IEEE80211W, none 11w also can use */
  1044. struct registry_priv registrypriv;
  1045. struct led_priv ledpriv;
  1046. #ifdef CONFIG_RTW_NAPI
  1047. struct napi_struct napi;
  1048. u8 napi_state;
  1049. #endif
  1050. #ifdef CONFIG_MP_INCLUDED
  1051. struct mp_priv mppriv;
  1052. #endif
  1053. #ifdef CONFIG_DRVEXT_MODULE
  1054. struct drvext_priv drvextpriv;
  1055. #endif
  1056. #ifdef CONFIG_AP_MODE
  1057. struct hostapd_priv *phostapdpriv;
  1058. #endif
  1059. #ifdef CONFIG_IOCTL_CFG80211
  1060. #ifdef CONFIG_P2P
  1061. struct cfg80211_wifidirect_info cfg80211_wdinfo;
  1062. #endif /* CONFIG_P2P */
  1063. #endif /* CONFIG_IOCTL_CFG80211 */
  1064. u32 setband;
  1065. ATOMIC_T bandskip;
  1066. #ifdef CONFIG_P2P
  1067. struct wifidirect_info wdinfo;
  1068. #endif /* CONFIG_P2P */
  1069. #ifdef CONFIG_TDLS
  1070. struct tdls_info tdlsinfo;
  1071. #endif /* CONFIG_TDLS */
  1072. #ifdef CONFIG_WAPI_SUPPORT
  1073. u8 WapiSupport;
  1074. RT_WAPI_T wapiInfo;
  1075. #endif
  1076. #ifdef CONFIG_WFD
  1077. struct wifi_display_info wfd_info;
  1078. #endif /* CONFIG_WFD */
  1079. #ifdef CONFIG_BT_COEXIST_SOCKET_TRX
  1080. struct bt_coex_info coex_info;
  1081. #endif /* CONFIG_BT_COEXIST_SOCKET_TRX */
  1082. ERROR_CODE LastError; /* <20130613, Kordan> Only the functions associated with MP records the error code by now. */
  1083. PVOID HalData;
  1084. u32 hal_data_sz;
  1085. struct hal_ops hal_func;
  1086. u32 IsrContent;
  1087. u32 ImrContent;
  1088. u8 EepromAddressSize;
  1089. u8 bDriverIsGoingToUnload;
  1090. u8 init_adpt_in_progress;
  1091. u8 bHaltInProgress;
  1092. #ifdef CONFIG_GPIO_API
  1093. u8 pre_gpio_pin;
  1094. struct gpio_int_priv {
  1095. u8 interrupt_mode;
  1096. u8 interrupt_enable_mask;
  1097. void (*callback[8])(u8 level);
  1098. } gpiointpriv;
  1099. #endif
  1100. _thread_hdl_ cmdThread;
  1101. _thread_hdl_ evtThread;
  1102. _thread_hdl_ xmitThread;
  1103. _thread_hdl_ recvThread;
  1104. u8 registered;
  1105. #ifndef PLATFORM_LINUX
  1106. NDIS_STATUS(*dvobj_init)(struct dvobj_priv *dvobj);
  1107. void (*dvobj_deinit)(struct dvobj_priv *dvobj);
  1108. #endif
  1109. u32(*intf_init)(struct dvobj_priv *dvobj);
  1110. void (*intf_deinit)(struct dvobj_priv *dvobj);
  1111. int (*intf_alloc_irq)(struct dvobj_priv *dvobj);
  1112. void (*intf_free_irq)(struct dvobj_priv *dvobj);
  1113. void (*intf_start)(_adapter *adapter);
  1114. void (*intf_stop)(_adapter *adapter);
  1115. #ifdef PLATFORM_WINDOWS
  1116. _nic_hdl hndis_adapter;/* hNdisAdapter(NDISMiniportAdapterHandle); */
  1117. _nic_hdl hndis_config;/* hNdisConfiguration; */
  1118. NDIS_STRING fw_img;
  1119. u32 NdisPacketFilter;
  1120. u8 MCList[MAX_MCAST_LIST_NUM][6];
  1121. u32 MCAddrCount;
  1122. #endif /* end of PLATFORM_WINDOWS */
  1123. #ifdef PLATFORM_LINUX
  1124. _nic_hdl pnetdev;
  1125. char old_ifname[IFNAMSIZ];
  1126. /* used by rtw_rereg_nd_name related function */
  1127. struct rereg_nd_name_data {
  1128. _nic_hdl old_pnetdev;
  1129. char old_ifname[IFNAMSIZ];
  1130. u8 old_ips_mode;
  1131. u8 old_bRegUseLed;
  1132. } rereg_nd_name_priv;
  1133. u8 ndev_unregistering;
  1134. int bup;
  1135. struct net_device_stats stats;
  1136. struct iw_statistics iwstats;
  1137. struct proc_dir_entry *dir_dev;/* for proc directory */
  1138. struct proc_dir_entry *dir_odm;
  1139. #ifdef CONFIG_MCC_MODE
  1140. struct proc_dir_entry *dir_mcc;
  1141. #endif /* CONFIG_MCC_MODE */
  1142. #ifdef CONFIG_IOCTL_CFG80211
  1143. struct wireless_dev *rtw_wdev;
  1144. struct rtw_wdev_priv wdev_data;
  1145. #if !defined(RTW_SINGLE_WIPHY)
  1146. struct wiphy *wiphy;
  1147. #endif
  1148. #endif /* CONFIG_IOCTL_CFG80211 */
  1149. #endif /* PLATFORM_LINUX */
  1150. #ifdef PLATFORM_FREEBSD
  1151. _nic_hdl pifp;
  1152. int bup;
  1153. _lock glock;
  1154. #endif /* PLATFORM_FREEBSD */
  1155. u8 mac_addr[ETH_ALEN];
  1156. int net_closed;
  1157. u8 netif_up;
  1158. u8 bFWReady;
  1159. u8 bBTFWReady;
  1160. u8 bLinkInfoDump;
  1161. u8 bRxRSSIDisplay;
  1162. /* Added by Albert 2012/10/26 */
  1163. /* The driver will show up the desired channel number when this flag is 1. */
  1164. u8 bNotifyChannelChange;
  1165. #ifdef CONFIG_P2P
  1166. /* Added by Albert 2012/12/06 */
  1167. /* The driver will show the current P2P status when the upper application reads it. */
  1168. u8 bShowGetP2PState;
  1169. #endif
  1170. #ifdef CONFIG_AUTOSUSPEND
  1171. u8 bDisableAutosuspend;
  1172. #endif
  1173. u8 isprimary; /* is primary adapter or not */
  1174. /* notes:
  1175. ** if isprimary is true, the adapter_type value is 0, iface_id is IFACE_ID0 for PRIMARY_ADAPTER
  1176. ** if isprimary is false, the adapter_type value is 1, iface_id is IFACE_ID1 for VIRTUAL_ADAPTER
  1177. ** refer to iface_id if iface_nums>2 and isprimary is false and the adapter_type value is 0xff.*/
  1178. u8 adapter_type;/*be used in Multi-interface to recognize whether is PRIMARY_ADAPTER or not(PRIMARY_ADAPTER/VIRTUAL_ADAPTER) .*/
  1179. u8 hw_port; /*interface port type, it depends on HW port */
  1180. struct tsf_info tsf;
  1181. /*extend to support multi interface*/
  1182. /*IFACE_ID0 is equals to PRIMARY_ADAPTER
  1183. IFACE_ID1 is equals to VIRTUAL_ADAPTER*/
  1184. u8 iface_id;
  1185. #ifdef CONFIG_BR_EXT
  1186. _lock br_ext_lock;
  1187. /* unsigned int macclone_completed; */
  1188. struct nat25_network_db_entry *nethash[NAT25_HASH_SIZE];
  1189. int pppoe_connection_in_progress;
  1190. unsigned char pppoe_addr[MACADDRLEN];
  1191. unsigned char scdb_mac[MACADDRLEN];
  1192. unsigned char scdb_ip[4];
  1193. struct nat25_network_db_entry *scdb_entry;
  1194. unsigned char br_mac[MACADDRLEN];
  1195. unsigned char br_ip[4];
  1196. struct br_ext_info ethBrExtInfo;
  1197. #endif /* CONFIG_BR_EXT */
  1198. #ifdef CONFIG_INTEL_PROXIM
  1199. /* intel Proximity, should be alloc mem
  1200. * in intel Proximity module and can only
  1201. * be used in intel Proximity mode */
  1202. struct proxim proximity;
  1203. #endif /* CONFIG_INTEL_PROXIM */
  1204. #ifdef CONFIG_MAC_LOOPBACK_DRIVER
  1205. PLOOPBACKDATA ploopback;
  1206. #endif
  1207. /* for debug purpose */
  1208. u8 fix_rate;
  1209. u8 fix_bw;
  1210. u8 data_fb; /* data rate fallback, valid only when fix_rate is not 0xff */
  1211. u8 power_offset;
  1212. u8 driver_tx_bw_mode;
  1213. u8 rsvd_page_offset;
  1214. u8 rsvd_page_num;
  1215. u8 driver_vcs_en; /* Enable=1, Disable=0 driver control vrtl_carrier_sense for tx */
  1216. u8 driver_vcs_type;/* force 0:disable VCS, 1:RTS-CTS, 2:CTS-to-self when vcs_en=1. */
  1217. u8 driver_ampdu_spacing;/* driver control AMPDU Density for peer sta's rx */
  1218. u8 driver_rx_ampdu_factor;/* 0xff: disable drv ctrl, 0:8k, 1:16k, 2:32k, 3:64k; */
  1219. u8 driver_rx_ampdu_spacing; /* driver control Rx AMPDU Density */
  1220. u8 fix_rx_ampdu_accept;
  1221. u8 fix_rx_ampdu_size; /* 0~127, TODO:consider each sta and each TID */
  1222. #ifdef CONFIG_TX_AMSDU
  1223. u8 tx_amsdu;
  1224. u16 tx_amsdu_rate;
  1225. #endif
  1226. u8 driver_tx_max_agg_num; /*fix tx desc max agg num , 0xff: disable drv ctrl*/
  1227. unsigned char in_cta_test;
  1228. #ifdef DBG_RX_COUNTER_DUMP
  1229. u8 dump_rx_cnt_mode;/*BIT0:drv,BIT1:mac,BIT2:phy*/
  1230. u32 drv_rx_cnt_ok;
  1231. u32 drv_rx_cnt_crcerror;
  1232. u32 drv_rx_cnt_drop;
  1233. #endif
  1234. #ifdef CONFIG_DBG_COUNTER
  1235. struct rx_logs rx_logs;
  1236. struct tx_logs tx_logs;
  1237. struct int_logs int_logs;
  1238. #endif
  1239. #ifdef CONFIG_MCC_MODE
  1240. struct mcc_adapter_priv mcc_adapterpriv;
  1241. #endif /* CONFIG_MCC_MODE */
  1242. };
  1243. #define adapter_to_dvobj(adapter) ((adapter)->dvobj)
  1244. #define adapter_to_regsty(adapter) dvobj_to_regsty(adapter_to_dvobj((adapter)))
  1245. #define adapter_to_pwrctl(adapter) dvobj_to_pwrctl(adapter_to_dvobj((adapter)))
  1246. #define adapter_wdev_data(adapter) (&((adapter)->wdev_data))
  1247. #if defined(RTW_SINGLE_WIPHY)
  1248. #define adapter_to_wiphy(adapter) dvobj_to_wiphy(adapter_to_dvobj(adapter))
  1249. #else
  1250. #define adapter_to_wiphy(adapter) ((adapter)->wiphy)
  1251. #endif
  1252. #define adapter_to_rfctl(adapter) dvobj_to_rfctl(adapter_to_dvobj((adapter)))
  1253. #define adapter_mac_addr(adapter) (adapter->mac_addr)
  1254. #define mlme_to_adapter(mlme) container_of((mlme), struct _ADAPTER, mlmepriv)
  1255. #define tdls_info_to_adapter(tdls) container_of((tdls), struct _ADAPTER, tdlsinfo)
  1256. #define rtw_get_chip_type(adapter) (((PADAPTER)adapter)->dvobj->chip_type)
  1257. #define rtw_get_hw_type(adapter) (((PADAPTER)adapter)->dvobj->HardwareType)
  1258. #define rtw_get_intf_type(adapter) (((PADAPTER)adapter)->dvobj->interface_type)
  1259. #define rtw_get_mi_nums(adapter) (((PADAPTER)adapter)->dvobj->iface_nums)
  1260. static inline void rtw_set_surprise_removed(_adapter *padapter)
  1261. {
  1262. dev_set_surprise_removed(adapter_to_dvobj(padapter));
  1263. }
  1264. static inline void rtw_clr_surprise_removed(_adapter *padapter)
  1265. {
  1266. dev_clr_surprise_removed(adapter_to_dvobj(padapter));
  1267. }
  1268. static inline void rtw_set_drv_stopped(_adapter *padapter)
  1269. {
  1270. dev_set_drv_stopped(adapter_to_dvobj(padapter));
  1271. }
  1272. static inline void rtw_clr_drv_stopped(_adapter *padapter)
  1273. {
  1274. dev_clr_drv_stopped(adapter_to_dvobj(padapter));
  1275. }
  1276. #define rtw_is_surprise_removed(padapter) (dev_is_surprise_removed(adapter_to_dvobj(padapter)))
  1277. #define rtw_is_drv_stopped(padapter) (dev_is_drv_stopped(adapter_to_dvobj(padapter)))
  1278. /*
  1279. * Function disabled.
  1280. * */
  1281. #define DF_TX_BIT BIT0 /*write_port_cancel*/
  1282. #define DF_RX_BIT BIT1 /*read_port_cancel*/
  1283. #define DF_IO_BIT BIT2
  1284. /* #define RTW_DISABLE_FUNC(padapter, func) (ATOMIC_ADD(&adapter_to_dvobj(padapter)->disable_func, (func))) */
  1285. /* #define RTW_ENABLE_FUNC(padapter, func) (ATOMIC_SUB(&adapter_to_dvobj(padapter)->disable_func, (func))) */
  1286. __inline static void RTW_DISABLE_FUNC(_adapter *padapter, int func_bit)
  1287. {
  1288. int df = ATOMIC_READ(&adapter_to_dvobj(padapter)->disable_func);
  1289. df |= func_bit;
  1290. ATOMIC_SET(&adapter_to_dvobj(padapter)->disable_func, df);
  1291. }
  1292. __inline static void RTW_ENABLE_FUNC(_adapter *padapter, int func_bit)
  1293. {
  1294. int df = ATOMIC_READ(&adapter_to_dvobj(padapter)->disable_func);
  1295. df &= ~(func_bit);
  1296. ATOMIC_SET(&adapter_to_dvobj(padapter)->disable_func, df);
  1297. }
  1298. #define RTW_CANNOT_RUN(padapter) \
  1299. (rtw_is_surprise_removed(padapter) || \
  1300. rtw_is_drv_stopped(padapter))
  1301. #define RTW_IS_FUNC_DISABLED(padapter, func_bit) (ATOMIC_READ(&adapter_to_dvobj(padapter)->disable_func) & (func_bit))
  1302. #define RTW_CANNOT_IO(padapter) \
  1303. (rtw_is_surprise_removed(padapter) || \
  1304. RTW_IS_FUNC_DISABLED((padapter), DF_IO_BIT))
  1305. #define RTW_CANNOT_RX(padapter) \
  1306. (RTW_CANNOT_RUN(padapter) || \
  1307. RTW_IS_FUNC_DISABLED((padapter), DF_RX_BIT))
  1308. #define RTW_CANNOT_TX(padapter) \
  1309. (RTW_CANNOT_RUN(padapter) || \
  1310. RTW_IS_FUNC_DISABLED((padapter), DF_TX_BIT))
  1311. #ifdef CONFIG_PNO_SUPPORT
  1312. int rtw_parse_ssid_list_tlv(char **list_str, pno_ssid_t *ssid, int max, int *bytes_left);
  1313. int rtw_dev_pno_set(struct net_device *net, pno_ssid_t *ssid, int num,
  1314. int pno_time, int pno_repeat, int pno_freq_expo_max);
  1315. #ifdef CONFIG_PNO_SET_DEBUG
  1316. void rtw_dev_pno_debug(struct net_device *net);
  1317. #endif /* CONFIG_PNO_SET_DEBUG */
  1318. #endif /* CONFIG_PNO_SUPPORT */
  1319. int rtw_suspend_free_assoc_resource(_adapter *padapter);
  1320. #ifdef CONFIG_WOWLAN
  1321. int rtw_suspend_wow(_adapter *padapter);
  1322. int rtw_resume_process_wow(_adapter *padapter);
  1323. #endif
  1324. /* HCI Related header file */
  1325. #ifdef CONFIG_USB_HCI
  1326. #include <usb_osintf.h>
  1327. #include <usb_ops.h>
  1328. #include <usb_hal.h>
  1329. #endif
  1330. #ifdef CONFIG_SDIO_HCI
  1331. #include <sdio_osintf.h>
  1332. #include <sdio_ops.h>
  1333. #include <sdio_hal.h>
  1334. #endif
  1335. #ifdef CONFIG_GSPI_HCI
  1336. #include <gspi_osintf.h>
  1337. #include <gspi_ops.h>
  1338. #include <gspi_hal.h>
  1339. #endif
  1340. #ifdef CONFIG_PCI_HCI
  1341. #include <pci_osintf.h>
  1342. #include <pci_ops.h>
  1343. #include <pci_hal.h>
  1344. #endif
  1345. #endif /* __DRV_TYPES_H__ */