rtl8821c_spec.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2016 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *******************************************************************************/
  19. #ifndef __RTL8821C_SPEC_H__
  20. #define __RTL8821C_SPEC_H__
  21. #define EFUSE_MAP_SIZE HALMAC_EFUSE_SIZE_8821C
  22. /*
  23. * MAC Register definition
  24. */
  25. #define REG_AFE_XTAL_CTRL REG_AFE_CTRL1_8821C /* hal_com.c & phydm */
  26. #define REG_AFE_PLL_CTRL REG_AFE_CTRL2_8821C /* hal_com.c & phydm */
  27. #define REG_MAC_PHY_CTRL REG_AFE_CTRL3_8821C /* phydm only */
  28. #define REG_LEDCFG0 REG_LED_CFG_8821C /* rtw_mp.c */
  29. #define MSR (REG_CR_8821C + 2) /* rtw_mp.c */
  30. #define MSR1 REG_CR_EXT_8821C /* rtw_mp.c & hal_com.c */
  31. #define REG_C2HEVT_MSG_NORMAL 0x1A0 /* hal_com.c */
  32. #define REG_C2HEVT_CLEAR 0x1AF /* hal_com.c */
  33. #define REG_BCN_CTRL_1 REG_BCN_CTRL_CLINT0_8821C/* hal_com.c */
  34. #define REG_TSFTR1 REG_FREERUN_CNT_8821C /* hal_com.c */
  35. #define REG_RXFLTMAP2 REG_RXFLTMAP_8821C /* rtw_mp.c */
  36. #define REG_WOWLAN_WAKE_REASON 0x01C7
  37. #define REG_GPIO_PIN_CTRL_2 REG_GPIO_EXT_CTRL_8821C
  38. /* RXERR_RPT, for rtw_mp.c */
  39. #define RXERR_TYPE_OFDM_PPDU 0
  40. #define RXERR_TYPE_OFDM_FALSE_ALARM 2
  41. #define RXERR_TYPE_OFDM_MPDU_OK 0
  42. #define RXERR_TYPE_OFDM_MPDU_FAIL 1
  43. #define RXERR_TYPE_CCK_PPDU 3
  44. #define RXERR_TYPE_CCK_FALSE_ALARM 5
  45. #define RXERR_TYPE_CCK_MPDU_OK 3
  46. #define RXERR_TYPE_CCK_MPDU_FAIL 4
  47. #define RXERR_TYPE_HT_PPDU 8
  48. #define RXERR_TYPE_HT_FALSE_ALARM 9
  49. #define RXERR_TYPE_HT_MPDU_TOTAL 6
  50. #define RXERR_TYPE_HT_MPDU_OK 6
  51. #define RXERR_TYPE_HT_MPDU_FAIL 7
  52. #define RXERR_TYPE_RX_FULL_DROP 10
  53. #define RXERR_COUNTER_MASK BIT_MASK_RPT_COUNTER_8821C
  54. #define RXERR_RPT_RST BIT_RXERR_RPT_RST_8821C
  55. #define _RXERR_RPT_SEL(type) (BIT_RXERR_RPT_SEL_V1_3_0_8821C(type) \
  56. | ((type & 0x10) ? BIT_RXERR_RPT_SEL_V1_4_8821C : 0))
  57. /*
  58. * BB Register definition
  59. */
  60. #define rPMAC_Reset 0x100 /* hal_mp.c */
  61. #define rFPGA0_RFMOD 0x800
  62. #define rFPGA0_TxInfo 0x804
  63. #define rOFDMCCKEN_Jaguar 0x808 /* hal_mp.c */
  64. #define rFPGA0_TxGainStage 0x80C /* phydm only */
  65. #define rFPGA0_XA_HSSIParameter1 0x820 /* hal_mp.c */
  66. #define rFPGA0_XA_HSSIParameter2 0x824 /* hal_mp.c */
  67. #define rFPGA0_XB_HSSIParameter1 0x828 /* hal_mp.c */
  68. #define rFPGA0_XB_HSSIParameter2 0x82C /* hal_mp.c */
  69. #define rTxAGC_B_Rate18_06 0x830
  70. #define rTxAGC_B_Rate54_24 0x834
  71. #define rTxAGC_B_CCK1_55_Mcs32 0x838
  72. #define rCCAonSec_Jaguar 0x838 /* hal_mp.c */
  73. #define rTxAGC_B_Mcs03_Mcs00 0x83C
  74. #define rTxAGC_B_Mcs07_Mcs04 0x848
  75. #define rTxAGC_B_Mcs11_Mcs08 0x84C
  76. #define rFPGA0_XA_RFInterfaceOE 0x860
  77. #define rFPGA0_XB_RFInterfaceOE 0x864
  78. #define rTxAGC_B_Mcs15_Mcs12 0x868
  79. #define rTxAGC_B_CCK11_A_CCK2_11 0x86C
  80. #define rFPGA0_XAB_RFInterfaceSW 0x870
  81. #define rFPGA0_XAB_RFParameter 0x878
  82. #define rFPGA0_AnalogParameter4 0x88C /* hal_mp.c & phydm */
  83. #define rFPGA0_XB_LSSIReadBack 0x8A4 /* phydm */
  84. #define rHSSIRead_Jaguar 0x8B0 /* RF read addr (rtl8821c_phy.c) */
  85. #define rC_TxScale_Jaguar2 0x181C /* Pah_C TX scaling factor (hal_mp.c) */
  86. #define rC_IGI_Jaguar2 0x1850 /* Initial Gain for path-C (hal_mp.c) */
  87. #define rFPGA1_TxInfo 0x90C /* hal_mp.c */
  88. #define rSingleTone_ContTx_Jaguar 0x914 /* hal_mp.c */
  89. #define rCCK0_System 0xA00
  90. #define rCCK0_AFESetting 0xA04
  91. #define rCCK0_DSPParameter2 0xA1C
  92. #define rCCK0_TxFilter1 0xA20
  93. #define rCCK0_TxFilter2 0xA24
  94. #define rCCK0_DebugPort 0xA28
  95. #define rCCK0_FalseAlarmReport 0xA2C
  96. #define rD_TxScale_Jaguar2 0x1A1C /* Path_D TX scaling factor (hal_mp.c) */
  97. #define rD_IGI_Jaguar2 0x1A50 /* Initial Gain for path-D (hal_mp.c) */
  98. #define rOFDM0_TRxPathEnable 0xC04
  99. #define rOFDM0_TRMuxPar 0xC08
  100. #define rA_TxScale_Jaguar 0xC1C /* Pah_A TX scaling factor (hal_mp.c) */
  101. #define rOFDM0_RxDetector1 0xC30 /* rtw_mp.c */
  102. #define rOFDM0_ECCAThreshold 0xC4C /* phydm only */
  103. #define rOFDM0_XAAGCCore1 0xC50 /* phydm only */
  104. #define rA_IGI_Jaguar 0xC50 /* Initial Gain for path-A (hal_mp.c) */
  105. #define rOFDM0_XBAGCCore1 0xC58 /* phydm only */
  106. #define rOFDM0_XATxIQImbalance 0xC80 /* phydm only */
  107. #define rA_LSSIWrite_Jaguar 0xC90 /* RF write addr, LSSI Parameter (rtl8821c_phy.c) */
  108. #define rA_RFE_Pinmux_Jaguar 0xCB0 /* hal_mp.c */
  109. #define rOFDM1_LSTF 0xD00
  110. #define rOFDM1_TRxPathEnable 0xD04 /* hal_mp.c */
  111. #define rA_PIRead_Jaguar 0xD04 /* RF readback with PI (rtl8821c_phy.c) */
  112. #define rA_SIRead_Jaguar 0xD08 /* RF readback with SI (rtl8821c_phy.c) */
  113. #define rB_PIRead_Jaguar 0xD44 /* RF readback with PI (rtl8821c_phy.c) */
  114. #define rB_SIRead_Jaguar 0xD48 /* RF readback with SI (rtl8821c_phy.c) */
  115. #define rTxAGC_A_Rate18_06 0xE00
  116. #define rTxAGC_A_Rate54_24 0xE04
  117. #define rTxAGC_A_CCK1_Mcs32 0xE08
  118. #define rTxAGC_A_Mcs03_Mcs00 0xE10
  119. #define rTxAGC_A_Mcs07_Mcs04 0xE14
  120. #define rTxAGC_A_Mcs11_Mcs08 0xE18
  121. #define rTxAGC_A_Mcs15_Mcs12 0xE1C
  122. #define rB_TxScale_Jaguar 0xE1C /* Path_B TX scaling factor (hal_mp.c) */
  123. #define rB_IGI_Jaguar 0xE50 /* Initial Gain for path-B (hal_mp.c) */
  124. #define rB_LSSIWrite_Jaguar 0xE90 /* RF write addr, LSSI Parameter (rtl8821c_phy.c) */
  125. #define rB_RFE_Pinmux_Jaguar 0xEB0 /* hal_mp.c */
  126. /* Page1(0x100) */
  127. #define bBBResetB 0x100
  128. /* Page8(0x800) */
  129. #define bCCKEn 0x1000000
  130. #define bOFDMEn 0x2000000
  131. /* Reg 0x80C rFPGA0_TxGainStage */
  132. #define bXBTxAGC 0xF00
  133. #define bXCTxAGC 0xF000
  134. #define bXDTxAGC 0xF0000
  135. /* PageA(0xA00) */
  136. #define bCCKBBMode 0x3
  137. #define bCCKScramble 0x8
  138. #define bCCKTxRate 0x3000
  139. /* General */
  140. #define bMaskByte0 0xFF /* mp, rtw_odm.c & phydm */
  141. #define bMaskByte1 0xFF00 /* hal_mp.c & phydm */
  142. #define bMaskByte2 0xFF0000 /* hal_mp.c & phydm */
  143. #define bMaskByte3 0xFF000000 /* hal_mp.c & phydm */
  144. #define bMaskHWord 0xFFFF0000 /* hal_com.c, rtw_mp.c */
  145. #define bMaskLWord 0x0000FFFF /* mp, hal_com.c & phydm */
  146. #define bMaskDWord 0xFFFFFFFF /* mp, hal, rtw_odm.c & phydm */
  147. #define bEnable 0x1 /* hal_mp.c, rtw_mp.c */
  148. #define bDisable 0x0 /* rtw_mp.c */
  149. #define MAX_STALL_TIME 50 /* unit: us, hal_com_phycfg.c */
  150. #define Rx_Smooth_Factor 20 /* phydm only */
  151. /*
  152. * RF Register definition
  153. */
  154. #define RF_AC 0x00
  155. #define RF_AC_Jaguar 0x00 /* hal_mp.c */
  156. #define RF_CHNLBW 0x18 /* rtl8821c_phy.c */
  157. #define RF_0x52 0x52
  158. struct hw_port_reg {
  159. u32 net_type; /*reg_offset*/
  160. u8 net_type_shift;
  161. u32 macaddr; /*reg_offset*/
  162. u32 bssid; /*reg_offset*/
  163. u32 bcn_ctl; /*reg_offset*/
  164. u32 tsf_rst; /*reg_offset*/
  165. u8 tsf_rst_bit;
  166. u32 bcn_space; /*reg_offset*/
  167. u8 bcn_space_shift;
  168. u16 bcn_space_mask;
  169. u32 ps_aid; /*reg_offset*/
  170. };
  171. #endif /* __RTL8192E_SPEC_H__ */