phydm_antdect.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2017 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. /* ************************************************************
  26. * include files
  27. * ************************************************************ */
  28. #include "mp_precomp.h"
  29. #include "phydm_precomp.h"
  30. #ifdef CONFIG_ANT_DETECTION
  31. /* @IS_ANT_DETECT_SUPPORT_SINGLE_TONE(adapter)
  32. * IS_ANT_DETECT_SUPPORT_RSSI(adapter)
  33. * IS_ANT_DETECT_SUPPORT_PSD(adapter) */
  34. /* @1 [1. Single Tone method] =================================================== */
  35. /*@
  36. * Description:
  37. * Set Single/Dual Antenna default setting for products that do not do detection in advance.
  38. *
  39. * Added by Joseph, 2012.03.22
  40. * */
  41. void odm_sw_ant_div_construct_scan_chnl(
  42. void *adapter,
  43. u8 scan_chnl)
  44. {
  45. }
  46. u8 odm_sw_ant_div_select_scan_chnl(
  47. void *adapter)
  48. {
  49. return 0;
  50. }
  51. void odm_single_dual_antenna_default_setting(
  52. void *dm_void)
  53. {
  54. struct dm_struct *dm = (struct dm_struct *)dm_void;
  55. struct sw_antenna_switch *dm_swat_table = &dm->dm_swat_table;
  56. void *adapter = dm->adapter;
  57. u8 bt_ant_num = BT_GetPgAntNum(adapter);
  58. /* Set default antenna A and B status */
  59. if (bt_ant_num == 2) {
  60. dm_swat_table->ANTA_ON = true;
  61. dm_swat_table->ANTB_ON = true;
  62. } else if (bt_ant_num == 1) {
  63. /* Set antenna A as default */
  64. dm_swat_table->ANTA_ON = true;
  65. dm_swat_table->ANTB_ON = false;
  66. } else
  67. RT_ASSERT(false, ("Incorrect antenna number!!\n"));
  68. }
  69. /* @2 8723A ANT DETECT
  70. *
  71. * Description:
  72. * Implement IQK single tone for RF DPK loopback and BB PSD scanning.
  73. * This function is cooperated with BB team Neil.
  74. *
  75. * Added by Roger, 2011.12.15
  76. * */
  77. boolean
  78. odm_single_dual_antenna_detection(
  79. void *dm_void,
  80. u8 mode)
  81. {
  82. struct dm_struct *dm = (struct dm_struct *)dm_void;
  83. void *adapter = dm->adapter;
  84. struct sw_antenna_switch *dm_swat_table = &dm->dm_swat_table;
  85. u32 current_channel, rf_loop_reg;
  86. u8 n;
  87. u32 reg88c, regc08, reg874, regc50, reg948, regb2c, reg92c, reg930, reg064, afe_rrx_wait_cca;
  88. u8 initial_gain = 0x5a;
  89. u32 PSD_report_tmp;
  90. u32 ant_a_report = 0x0, ant_b_report = 0x0, ant_0_report = 0x0;
  91. boolean is_result = true;
  92. PHYDM_DBG(dm, DBG_ANT_DIV, "%s============>\n", __func__);
  93. if (!(dm->support_ic_type & ODM_RTL8723B))
  94. return is_result;
  95. /* Retrieve antenna detection registry info, added by Roger, 2012.11.27. */
  96. if (!IS_ANT_DETECT_SUPPORT_SINGLE_TONE(((PADAPTER)adapter)))
  97. return is_result;
  98. /* @1 Backup Current RF/BB Settings */
  99. current_channel = odm_get_rf_reg(dm, RF_PATH_A, ODM_CHANNEL, RFREGOFFSETMASK);
  100. rf_loop_reg = odm_get_rf_reg(dm, RF_PATH_A, RF_0x00, RFREGOFFSETMASK);
  101. if (dm->support_ic_type & ODM_RTL8723B) {
  102. reg92c = odm_get_bb_reg(dm, REG_DPDT_CONTROL, MASKDWORD);
  103. reg930 = odm_get_bb_reg(dm, rfe_ctrl_anta_src, MASKDWORD);
  104. reg948 = odm_get_bb_reg(dm, REG_S0_S1_PATH_SWITCH, MASKDWORD);
  105. regb2c = odm_get_bb_reg(dm, REG_AGC_TABLE_SELECT, MASKDWORD);
  106. reg064 = odm_get_mac_reg(dm, REG_SYM_WLBT_PAPE_SEL, BIT(29));
  107. odm_set_bb_reg(dm, REG_DPDT_CONTROL, 0x3, 0x1);
  108. odm_set_bb_reg(dm, rfe_ctrl_anta_src, 0xff, 0x77);
  109. odm_set_mac_reg(dm, REG_SYM_WLBT_PAPE_SEL, BIT(29), 0x1); /* @dbg 7 */
  110. odm_set_bb_reg(dm, REG_S0_S1_PATH_SWITCH, 0x3c0, 0x0); /* @dbg 8 */
  111. odm_set_bb_reg(dm, REG_AGC_TABLE_SELECT, BIT(31), 0x0);
  112. }
  113. ODM_delay_us(10);
  114. /* Store A path Register 88c, c08, 874, c50 */
  115. reg88c = odm_get_bb_reg(dm, REG_FPGA0_ANALOG_PARAMETER4, MASKDWORD);
  116. regc08 = odm_get_bb_reg(dm, REG_OFDM_0_TR_MUX_PAR, MASKDWORD);
  117. reg874 = odm_get_bb_reg(dm, REG_FPGA0_XCD_RF_INTERFACE_SW, MASKDWORD);
  118. regc50 = odm_get_bb_reg(dm, REG_OFDM_0_XA_AGC_CORE1, MASKDWORD);
  119. /* Store AFE Registers */
  120. if (dm->support_ic_type & ODM_RTL8723B)
  121. afe_rrx_wait_cca = odm_get_bb_reg(dm, REG_RX_WAIT_CCA, MASKDWORD);
  122. /* Set PSD 128 pts */
  123. odm_set_bb_reg(dm, REG_FPGA0_PSD_FUNCTION, BIT(14) | BIT15, 0x0); /* @128 pts */
  124. /* To SET CH1 to do */
  125. odm_set_rf_reg(dm, RF_PATH_A, ODM_CHANNEL, RFREGOFFSETMASK, 0x7401); /* @channel 1 */
  126. /* @AFE all on step */
  127. if (dm->support_ic_type & ODM_RTL8723B)
  128. odm_set_bb_reg(dm, REG_RX_WAIT_CCA, MASKDWORD, 0x01c00016);
  129. /* @3 wire Disable */
  130. odm_set_bb_reg(dm, REG_FPGA0_ANALOG_PARAMETER4, MASKDWORD, 0xCCF000C0);
  131. /* @BB IQK setting */
  132. odm_set_bb_reg(dm, REG_OFDM_0_TR_MUX_PAR, MASKDWORD, 0x000800E4);
  133. odm_set_bb_reg(dm, REG_FPGA0_XCD_RF_INTERFACE_SW, MASKDWORD, 0x22208000);
  134. /* @IQK setting tone@ 4.34Mhz */
  135. odm_set_bb_reg(dm, REG_TX_IQK_TONE_A, MASKDWORD, 0x10008C1C);
  136. odm_set_bb_reg(dm, REG_TX_IQK, MASKDWORD, 0x01007c00);
  137. /* Page B init */
  138. odm_set_bb_reg(dm, REG_CONFIG_ANT_A, MASKDWORD, 0x00080000);
  139. odm_set_bb_reg(dm, REG_CONFIG_ANT_A, MASKDWORD, 0x0f600000);
  140. odm_set_bb_reg(dm, REG_RX_IQK, MASKDWORD, 0x01004800);
  141. odm_set_bb_reg(dm, REG_RX_IQK_TONE_A, MASKDWORD, 0x10008c1f);
  142. if (dm->support_ic_type & ODM_RTL8723B) {
  143. odm_set_bb_reg(dm, REG_TX_IQK_PI_A, MASKDWORD, 0x82150016);
  144. odm_set_bb_reg(dm, REG_RX_IQK_PI_A, MASKDWORD, 0x28150016);
  145. }
  146. odm_set_bb_reg(dm, REG_IQK_AGC_RSP, MASKDWORD, 0x001028d0);
  147. odm_set_bb_reg(dm, REG_OFDM_0_XA_AGC_CORE1, 0x7f, initial_gain);
  148. /* @IQK Single tone start */
  149. odm_set_bb_reg(dm, REG_FPGA0_IQK, 0xffffff00, 0x808000);
  150. odm_set_bb_reg(dm, REG_IQK_AGC_PTS, MASKDWORD, 0xf9000000);
  151. odm_set_bb_reg(dm, REG_IQK_AGC_PTS, MASKDWORD, 0xf8000000);
  152. ODM_delay_us(10000);
  153. /* PSD report of antenna A */
  154. PSD_report_tmp = 0x0;
  155. for (n = 0; n < 2; n++) {
  156. PSD_report_tmp = phydm_get_psd_data(dm, 14, initial_gain);
  157. if (PSD_report_tmp > ant_a_report)
  158. ant_a_report = PSD_report_tmp;
  159. }
  160. /* @change to Antenna B */
  161. if (dm->support_ic_type & ODM_RTL8723B) {
  162. #if 0
  163. /* odm_set_bb_reg(dm, REG_DPDT_CONTROL, 0x3, 0x2); */
  164. #endif
  165. odm_set_bb_reg(dm, REG_S0_S1_PATH_SWITCH, 0xfff, 0x280);
  166. odm_set_bb_reg(dm, REG_AGC_TABLE_SELECT, BIT(31), 0x1);
  167. }
  168. ODM_delay_us(10);
  169. /* PSD report of antenna B */
  170. PSD_report_tmp = 0x0;
  171. for (n = 0; n < 2; n++) {
  172. PSD_report_tmp = phydm_get_psd_data(dm, 14, initial_gain);
  173. if (PSD_report_tmp > ant_b_report)
  174. ant_b_report = PSD_report_tmp;
  175. }
  176. /* @Close IQK Single Tone function */
  177. odm_set_bb_reg(dm, REG_FPGA0_IQK, 0xffffff00, 0x000000);
  178. /* @1 Return to antanna A */
  179. if (dm->support_ic_type & ODM_RTL8723B) {
  180. /* @external DPDT */
  181. odm_set_bb_reg(dm, REG_DPDT_CONTROL, MASKDWORD, reg92c);
  182. /* @internal S0/S1 */
  183. odm_set_bb_reg(dm, REG_S0_S1_PATH_SWITCH, MASKDWORD, reg948);
  184. odm_set_bb_reg(dm, REG_AGC_TABLE_SELECT, MASKDWORD, regb2c);
  185. odm_set_bb_reg(dm, rfe_ctrl_anta_src, MASKDWORD, reg930);
  186. odm_set_mac_reg(dm, REG_SYM_WLBT_PAPE_SEL, BIT(29), reg064);
  187. }
  188. odm_set_bb_reg(dm, REG_FPGA0_ANALOG_PARAMETER4, MASKDWORD, reg88c);
  189. odm_set_bb_reg(dm, REG_OFDM_0_TR_MUX_PAR, MASKDWORD, regc08);
  190. odm_set_bb_reg(dm, REG_FPGA0_XCD_RF_INTERFACE_SW, MASKDWORD, reg874);
  191. odm_set_bb_reg(dm, REG_OFDM_0_XA_AGC_CORE1, 0x7F, 0x40);
  192. odm_set_bb_reg(dm, REG_OFDM_0_XA_AGC_CORE1, MASKDWORD, regc50);
  193. odm_set_rf_reg(dm, RF_PATH_A, RF_CHNLBW, RFREGOFFSETMASK, current_channel);
  194. odm_set_rf_reg(dm, RF_PATH_A, RF_0x00, RFREGOFFSETMASK, rf_loop_reg);
  195. /* Reload AFE Registers */
  196. if (dm->support_ic_type & ODM_RTL8723B)
  197. odm_set_bb_reg(dm, REG_RX_WAIT_CCA, MASKDWORD, afe_rrx_wait_cca);
  198. if (dm->support_ic_type & ODM_RTL8723B) {
  199. PHYDM_DBG(dm, DBG_ANT_DIV, "psd_report_A[%d]= %d\n", 2416,
  200. ant_a_report);
  201. PHYDM_DBG(dm, DBG_ANT_DIV, "psd_report_B[%d]= %d\n", 2416,
  202. ant_b_report);
  203. /* @2 Test ant B based on ant A is ON */
  204. if (ant_a_report >= 100 && ant_b_report >= 100 && ant_a_report <= 135 && ant_b_report <= 135) {
  205. u8 TH1 = 2, TH2 = 6;
  206. if ((ant_a_report - ant_b_report < TH1) || (ant_b_report - ant_a_report < TH1)) {
  207. dm_swat_table->ANTA_ON = true;
  208. dm_swat_table->ANTB_ON = true;
  209. PHYDM_DBG(dm, DBG_ANT_DIV, "%s: Dual Antenna\n",
  210. __func__);
  211. } else if (((ant_a_report - ant_b_report >= TH1) && (ant_a_report - ant_b_report <= TH2)) ||
  212. ((ant_b_report - ant_a_report >= TH1) && (ant_b_report - ant_a_report <= TH2))) {
  213. dm_swat_table->ANTA_ON = false;
  214. dm_swat_table->ANTB_ON = false;
  215. is_result = false;
  216. PHYDM_DBG(dm, DBG_ANT_DIV,
  217. "%s: Need to check again\n",
  218. __func__);
  219. } else {
  220. dm_swat_table->ANTA_ON = true;
  221. dm_swat_table->ANTB_ON = false;
  222. PHYDM_DBG(dm, DBG_ANT_DIV,
  223. "%s: Single Antenna\n", __func__);
  224. }
  225. dm->ant_detected_info.is_ant_detected = true;
  226. dm->ant_detected_info.db_for_ant_a = ant_a_report;
  227. dm->ant_detected_info.db_for_ant_b = ant_b_report;
  228. dm->ant_detected_info.db_for_ant_o = ant_0_report;
  229. } else {
  230. PHYDM_DBG(dm, DBG_ANT_DIV, "return false!!\n");
  231. is_result = false;
  232. }
  233. }
  234. return is_result;
  235. }
  236. /* @1 [2. Scan AP RSSI method] ================================================== */
  237. boolean
  238. odm_sw_ant_div_check_before_link(
  239. void *dm_void)
  240. {
  241. #if (RT_MEM_SIZE_LEVEL != RT_MEM_SIZE_MINIMUM)
  242. struct dm_struct *dm = (struct dm_struct *)dm_void;
  243. void *adapter = dm->adapter;
  244. HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
  245. //PMGNT_INFO mgnt_info = &adapter->MgntInfo;
  246. PMGNT_INFO mgnt_info = &(((PADAPTER)(adapter))->MgntInfo);
  247. struct sw_antenna_switch *dm_swat_table = &dm->dm_swat_table;
  248. struct phydm_fat_struct *fat_tab = &dm->dm_fat_table;
  249. s8 score = 0;
  250. PRT_WLAN_BSS p_tmp_bss_desc, p_test_bss_desc;
  251. u8 power_target_L = 9, power_target_H = 16;
  252. u8 tmp_power_diff = 0, power_diff = 0, avg_power_diff = 0, max_power_diff = 0, min_power_diff = 0xff;
  253. u16 index, counter = 0;
  254. static u8 scan_channel;
  255. u32 tmp_swas_no_link_bk_reg948;
  256. PHYDM_DBG(dm, DBG_ANT_DIV, "ANTA_ON = (( %d )) , ANTB_ON = (( %d ))\n",
  257. dm->dm_swat_table.ANTA_ON, dm->dm_swat_table.ANTB_ON);
  258. /* @if(HP id) */
  259. {
  260. if (dm->dm_swat_table.rssi_ant_dect_result == true && dm->support_ic_type == ODM_RTL8723B) {
  261. PHYDM_DBG(dm, DBG_ANT_DIV,
  262. "8723B RSSI-based Antenna Detection is done\n");
  263. return false;
  264. }
  265. if (dm->support_ic_type == ODM_RTL8723B) {
  266. if (dm_swat_table->swas_no_link_bk_reg948 == 0xff)
  267. dm_swat_table->swas_no_link_bk_reg948 = odm_read_4byte(dm, REG_S0_S1_PATH_SWITCH);
  268. }
  269. }
  270. if (dm->adapter == NULL) { /* @For BSOD when plug/unplug fast. //By YJ,120413 */
  271. /* The ODM structure is not initialized. */
  272. return false;
  273. }
  274. /* Retrieve antenna detection registry info, added by Roger, 2012.11.27. */
  275. if (!IS_ANT_DETECT_SUPPORT_RSSI(((PADAPTER)adapter)))
  276. return false;
  277. else
  278. PHYDM_DBG(dm, DBG_ANT_DIV, "Antenna Detection: RSSI method\n");
  279. /* Since driver is going to set BB register, it shall check if there is another thread controlling BB/RF. */
  280. odm_acquire_spin_lock(dm, RT_RF_STATE_SPINLOCK);
  281. if (hal_data->eRFPowerState != eRfOn || mgnt_info->RFChangeInProgress || mgnt_info->bMediaConnect) {
  282. odm_release_spin_lock(dm, RT_RF_STATE_SPINLOCK);
  283. PHYDM_DBG(dm, DBG_ANT_DIV,
  284. "%s: rf_change_in_progress(%x), e_rf_power_state(%x)\n",
  285. __func__, mgnt_info->RFChangeInProgress,
  286. hal_data->eRFPowerState);
  287. dm_swat_table->swas_no_link_state = 0;
  288. return false;
  289. } else
  290. odm_release_spin_lock(dm, RT_RF_STATE_SPINLOCK);
  291. PHYDM_DBG(dm, DBG_ANT_DIV, "dm_swat_table->swas_no_link_state = %d\n",
  292. dm_swat_table->swas_no_link_state);
  293. /* @1 Run AntDiv mechanism "Before Link" part. */
  294. if (dm_swat_table->swas_no_link_state == 0) {
  295. /* @1 Prepare to do Scan again to check current antenna state. */
  296. /* Set check state to next step. */
  297. dm_swat_table->swas_no_link_state = 1;
  298. /* @Copy Current Scan list. */
  299. mgnt_info->tmpNumBssDesc = mgnt_info->NumBssDesc;
  300. PlatformMoveMemory((void *)mgnt_info->tmpbssDesc, (void *)mgnt_info->bssDesc, sizeof(RT_WLAN_BSS) * MAX_BSS_DESC);
  301. /* @Go back to scan function again. */
  302. PHYDM_DBG(dm, DBG_ANT_DIV, "%s: Scan one more time\n",
  303. __func__);
  304. mgnt_info->ScanStep = 0;
  305. mgnt_info->bScanAntDetect = true;
  306. scan_channel = odm_sw_ant_div_select_scan_chnl(adapter);
  307. if (dm->support_ic_type & (ODM_RTL8188E | ODM_RTL8821)) {
  308. if (fat_tab->rx_idle_ant == MAIN_ANT)
  309. odm_update_rx_idle_ant(dm, AUX_ANT);
  310. else
  311. odm_update_rx_idle_ant(dm, MAIN_ANT);
  312. if (scan_channel == 0) {
  313. PHYDM_DBG(dm, DBG_ANT_DIV,
  314. "%s: No AP List Avaiable, Using ant(%s)\n",
  315. __func__,
  316. (fat_tab->rx_idle_ant == MAIN_ANT) ?
  317. "AUX_ANT" : "MAIN_ANT");
  318. if (IS_5G_WIRELESS_MODE(mgnt_info->dot11CurrentWirelessMode)) {
  319. dm_swat_table->ant_5g = fat_tab->rx_idle_ant;
  320. PHYDM_DBG(dm, DBG_ANT_DIV, "dm_swat_table->ant_5g=%s\n", (fat_tab->rx_idle_ant == MAIN_ANT) ? "MAIN_ANT" : "AUX_ANT");
  321. } else {
  322. dm_swat_table->ant_2g = fat_tab->rx_idle_ant;
  323. PHYDM_DBG(dm, DBG_ANT_DIV, "dm_swat_table->ant_2g=%s\n", (fat_tab->rx_idle_ant == MAIN_ANT) ? "MAIN_ANT" : "AUX_ANT");
  324. }
  325. return false;
  326. }
  327. PHYDM_DBG(dm, DBG_ANT_DIV,
  328. "%s: Change to %s for testing.\n", __func__,
  329. ((fat_tab->rx_idle_ant == MAIN_ANT) ?
  330. "MAIN_ANT" : "AUX_ANT"));
  331. } else if (dm->support_ic_type & (ODM_RTL8723B)) {
  332. /*Switch Antenna to another one.*/
  333. tmp_swas_no_link_bk_reg948 = odm_read_4byte(dm, REG_S0_S1_PATH_SWITCH);
  334. if (dm_swat_table->cur_antenna == MAIN_ANT && tmp_swas_no_link_bk_reg948 == 0x200) {
  335. odm_set_bb_reg(dm, REG_S0_S1_PATH_SWITCH, 0xfff, 0x280);
  336. odm_set_bb_reg(dm, REG_AGC_TABLE_SELECT, BIT(31), 0x1);
  337. dm_swat_table->cur_antenna = AUX_ANT;
  338. } else {
  339. PHYDM_DBG(dm, DBG_ANT_DIV,
  340. "Reg[948]= (( %x )) was in wrong state\n",
  341. tmp_swas_no_link_bk_reg948);
  342. return false;
  343. }
  344. ODM_delay_us(10);
  345. PHYDM_DBG(dm, DBG_ANT_DIV,
  346. "%s: Change to (( %s-ant)) for testing.\n",
  347. __func__,
  348. (dm_swat_table->cur_antenna == MAIN_ANT) ?
  349. "MAIN" : "AUX");
  350. }
  351. odm_sw_ant_div_construct_scan_chnl(adapter, scan_channel);
  352. PlatformSetTimer(adapter, &mgnt_info->ScanTimer, 5);
  353. return true;
  354. } else { /* @dm_swat_table->swas_no_link_state == 1 */
  355. /* @1 ScanComple() is called after antenna swiched. */
  356. /* @1 Check scan result and determine which antenna is going */
  357. /* @1 to be used. */
  358. PHYDM_DBG(dm, DBG_ANT_DIV, " tmp_num_bss_desc= (( %d ))\n",
  359. mgnt_info->tmpNumBssDesc); /* @debug for Dino */
  360. for (index = 0; index < mgnt_info->tmpNumBssDesc; index++) {
  361. p_tmp_bss_desc = &mgnt_info->tmpbssDesc[index]; /* @Antenna 1 */
  362. p_test_bss_desc = &mgnt_info->bssDesc[index]; /* @Antenna 2 */
  363. if (PlatformCompareMemory(p_test_bss_desc->bdBssIdBuf, p_tmp_bss_desc->bdBssIdBuf, 6) != 0) {
  364. PHYDM_DBG(dm, DBG_ANT_DIV,
  365. "%s: ERROR!! This shall not happen.\n",
  366. __func__);
  367. continue;
  368. }
  369. if (dm->support_ic_type != ODM_RTL8723B) {
  370. if (p_tmp_bss_desc->ChannelNumber == scan_channel) {
  371. if (p_tmp_bss_desc->RecvSignalPower > p_test_bss_desc->RecvSignalPower) {
  372. PHYDM_DBG(dm, DBG_ANT_DIV, "%s: Compare scan entry: score++\n", __func__);
  373. RT_PRINT_STR(COMP_SCAN, DBG_WARNING, "GetScanInfo(): new Bss SSID:", p_tmp_bss_desc->bdSsIdBuf, p_tmp_bss_desc->bdSsIdLen);
  374. PHYDM_DBG(dm, DBG_ANT_DIV, "at ch %d, Original: %d, Test: %d\n\n", p_tmp_bss_desc->ChannelNumber, p_tmp_bss_desc->RecvSignalPower, p_test_bss_desc->RecvSignalPower);
  375. score++;
  376. PlatformMoveMemory(p_test_bss_desc, p_tmp_bss_desc, sizeof(RT_WLAN_BSS));
  377. } else if (p_tmp_bss_desc->RecvSignalPower < p_test_bss_desc->RecvSignalPower) {
  378. PHYDM_DBG(dm, DBG_ANT_DIV, "%s: Compare scan entry: score--\n", __func__);
  379. RT_PRINT_STR(COMP_SCAN, DBG_WARNING, "GetScanInfo(): new Bss SSID:", p_tmp_bss_desc->bdSsIdBuf, p_tmp_bss_desc->bdSsIdLen);
  380. PHYDM_DBG(dm, DBG_ANT_DIV, "at ch %d, Original: %d, Test: %d\n\n", p_tmp_bss_desc->ChannelNumber, p_tmp_bss_desc->RecvSignalPower, p_test_bss_desc->RecvSignalPower);
  381. score--;
  382. } else {
  383. if (p_test_bss_desc->bdTstamp - p_tmp_bss_desc->bdTstamp < 5000) {
  384. RT_PRINT_STR(COMP_SCAN, DBG_WARNING, "GetScanInfo(): new Bss SSID:", p_tmp_bss_desc->bdSsIdBuf, p_tmp_bss_desc->bdSsIdLen);
  385. PHYDM_DBG(dm, DBG_ANT_DIV, "at ch %d, Original: %d, Test: %d\n", p_tmp_bss_desc->ChannelNumber, p_tmp_bss_desc->RecvSignalPower, p_test_bss_desc->RecvSignalPower);
  386. PHYDM_DBG(dm, DBG_ANT_DIV, "The 2nd Antenna didn't get this AP\n\n");
  387. }
  388. }
  389. }
  390. } else { /* @8723B */
  391. if (p_tmp_bss_desc->ChannelNumber == scan_channel) {
  392. PHYDM_DBG(dm, DBG_ANT_DIV, "channel_number == scan_channel->(( %d ))\n", p_tmp_bss_desc->ChannelNumber);
  393. if (p_tmp_bss_desc->RecvSignalPower > p_test_bss_desc->RecvSignalPower) { /* Pow(Ant1) > Pow(Ant2) */
  394. counter++;
  395. tmp_power_diff = (u8)(p_tmp_bss_desc->RecvSignalPower - p_test_bss_desc->RecvSignalPower);
  396. power_diff = power_diff + tmp_power_diff;
  397. PHYDM_DBG(dm, DBG_ANT_DIV, "Original: %d, Test: %d\n", p_tmp_bss_desc->RecvSignalPower, p_test_bss_desc->RecvSignalPower);
  398. PHYDM_PRINT_ADDR(dm, DBG_ANT_DIV, "SSID:", p_tmp_bss_desc->bdSsIdBuf);
  399. PHYDM_PRINT_ADDR(dm, DBG_ANT_DIV, "BSSID:", p_tmp_bss_desc->bdSsIdBuf);
  400. #if 0
  401. /* PHYDM_DBG(dm,DBG_ANT_DIV, "tmp_power_diff: (( %d)),max_power_diff: (( %d)),min_power_diff: (( %d))\n", tmp_power_diff,max_power_diff,min_power_diff); */
  402. #endif
  403. if (tmp_power_diff > max_power_diff)
  404. max_power_diff = tmp_power_diff;
  405. if (tmp_power_diff < min_power_diff)
  406. min_power_diff = tmp_power_diff;
  407. #if 0
  408. /* PHYDM_DBG(dm,DBG_ANT_DIV, "max_power_diff: (( %d)),min_power_diff: (( %d))\n",max_power_diff,min_power_diff); */
  409. #endif
  410. PlatformMoveMemory(p_test_bss_desc, p_tmp_bss_desc, sizeof(RT_WLAN_BSS));
  411. } else if (p_test_bss_desc->RecvSignalPower > p_tmp_bss_desc->RecvSignalPower) { /* Pow(Ant1) < Pow(Ant2) */
  412. counter++;
  413. tmp_power_diff = (u8)(p_test_bss_desc->RecvSignalPower - p_tmp_bss_desc->RecvSignalPower);
  414. power_diff = power_diff + tmp_power_diff;
  415. PHYDM_DBG(dm, DBG_ANT_DIV, "Original: %d, Test: %d\n", p_tmp_bss_desc->RecvSignalPower, p_test_bss_desc->RecvSignalPower);
  416. PHYDM_PRINT_ADDR(dm, DBG_ANT_DIV, "SSID:", p_tmp_bss_desc->bdSsIdBuf);
  417. PHYDM_PRINT_ADDR(dm, DBG_ANT_DIV, "BSSID:", p_tmp_bss_desc->bdSsIdBuf);
  418. if (tmp_power_diff > max_power_diff)
  419. max_power_diff = tmp_power_diff;
  420. if (tmp_power_diff < min_power_diff)
  421. min_power_diff = tmp_power_diff;
  422. } else { /* Pow(Ant1) = Pow(Ant2) */
  423. if (p_test_bss_desc->bdTstamp > p_tmp_bss_desc->bdTstamp) { /* Stamp(Ant1) < Stamp(Ant2) */
  424. PHYDM_DBG(dm, DBG_ANT_DIV, "time_diff: %lld\n", (p_test_bss_desc->bdTstamp - p_tmp_bss_desc->bdTstamp) / 1000);
  425. if (p_test_bss_desc->bdTstamp - p_tmp_bss_desc->bdTstamp > 5000) {
  426. counter++;
  427. PHYDM_DBG(dm, DBG_ANT_DIV, "Original: %d, Test: %d\n", p_tmp_bss_desc->RecvSignalPower, p_test_bss_desc->RecvSignalPower);
  428. PHYDM_PRINT_ADDR(dm, DBG_ANT_DIV, "SSID:", p_tmp_bss_desc->bdSsIdBuf);
  429. PHYDM_PRINT_ADDR(dm, DBG_ANT_DIV, "BSSID:", p_tmp_bss_desc->bdSsIdBuf);
  430. min_power_diff = 0;
  431. }
  432. } else
  433. PHYDM_DBG(dm, DBG_ANT_DIV, "[Error !!!]: Time_diff: %lld\n", (p_test_bss_desc->bdTstamp - p_tmp_bss_desc->bdTstamp) / 1000);
  434. }
  435. }
  436. }
  437. }
  438. if (dm->support_ic_type & (ODM_RTL8188E | ODM_RTL8821)) {
  439. if (mgnt_info->NumBssDesc != 0 && score < 0) {
  440. PHYDM_DBG(dm, DBG_ANT_DIV,
  441. "%s: Using ant(%s)\n", __func__,
  442. (fat_tab->rx_idle_ant == MAIN_ANT) ?
  443. "MAIN_ANT" : "AUX_ANT");
  444. } else {
  445. PHYDM_DBG(dm, DBG_ANT_DIV,
  446. "%s: Remain ant(%s)\n", __func__,
  447. (fat_tab->rx_idle_ant == MAIN_ANT) ?
  448. "AUX_ANT" : "MAIN_ANT");
  449. if (fat_tab->rx_idle_ant == MAIN_ANT)
  450. odm_update_rx_idle_ant(dm, AUX_ANT);
  451. else
  452. odm_update_rx_idle_ant(dm, MAIN_ANT);
  453. }
  454. if (IS_5G_WIRELESS_MODE(mgnt_info->dot11CurrentWirelessMode)) {
  455. dm_swat_table->ant_5g = fat_tab->rx_idle_ant;
  456. PHYDM_DBG(dm, DBG_ANT_DIV,
  457. "dm_swat_table->ant_5g=%s\n",
  458. (fat_tab->rx_idle_ant == MAIN_ANT) ?
  459. "MAIN_ANT" : "AUX_ANT");
  460. } else {
  461. dm_swat_table->ant_2g = fat_tab->rx_idle_ant;
  462. PHYDM_DBG(dm, DBG_ANT_DIV,
  463. "dm_swat_table->ant_2g=%s\n",
  464. (fat_tab->rx_idle_ant == MAIN_ANT) ?
  465. "MAIN_ANT" : "AUX_ANT");
  466. }
  467. } else if (dm->support_ic_type == ODM_RTL8723B) {
  468. if (counter == 0) {
  469. if (dm->dm_swat_table.pre_aux_fail_detec == false) {
  470. dm->dm_swat_table.pre_aux_fail_detec = true;
  471. dm->dm_swat_table.rssi_ant_dect_result = false;
  472. PHYDM_DBG(dm, DBG_ANT_DIV, "counter=(( 0 )) , [[ Cannot find any AP with Aux-ant ]] -> Scan Target-channel again\n");
  473. /* @3 [ Scan again ] */
  474. odm_sw_ant_div_construct_scan_chnl(adapter, scan_channel);
  475. PlatformSetTimer(adapter, &mgnt_info->ScanTimer, 5);
  476. return true;
  477. } else { /* pre_aux_fail_detec == true */
  478. /* @2 [ Single Antenna ] */
  479. dm->dm_swat_table.pre_aux_fail_detec = false;
  480. dm->dm_swat_table.rssi_ant_dect_result = true;
  481. PHYDM_DBG(dm, DBG_ANT_DIV, "counter=(( 0 )) , [[ Still cannot find any AP ]]\n");
  482. PHYDM_DBG(dm, DBG_ANT_DIV, "%s: Single antenna\n", __func__);
  483. }
  484. dm->dm_swat_table.aux_fail_detec_counter++;
  485. } else {
  486. dm->dm_swat_table.pre_aux_fail_detec = false;
  487. if (counter == 3) {
  488. avg_power_diff = ((power_diff - max_power_diff - min_power_diff) >> 1) + ((max_power_diff + min_power_diff) >> 2);
  489. PHYDM_DBG(dm, DBG_ANT_DIV, "counter: (( %d )) , power_diff: (( %d ))\n", counter, power_diff);
  490. PHYDM_DBG(dm, DBG_ANT_DIV, "[ counter==3 ] Modified avg_power_diff: (( %d )) , max_power_diff: (( %d )) , min_power_diff: (( %d ))\n", avg_power_diff, max_power_diff, min_power_diff);
  491. } else if (counter >= 4) {
  492. avg_power_diff = (power_diff - max_power_diff - min_power_diff) / (counter - 2);
  493. PHYDM_DBG(dm, DBG_ANT_DIV, "counter: (( %d )) , power_diff: (( %d ))\n", counter, power_diff);
  494. PHYDM_DBG(dm, DBG_ANT_DIV, "[ counter>=4 ] Modified avg_power_diff: (( %d )) , max_power_diff: (( %d )) , min_power_diff: (( %d ))\n", avg_power_diff, max_power_diff, min_power_diff);
  495. } else { /* @counter==1,2 */
  496. avg_power_diff = power_diff / counter;
  497. PHYDM_DBG(dm, DBG_ANT_DIV, "avg_power_diff: (( %d )) , counter: (( %d )) , power_diff: (( %d ))\n", avg_power_diff, counter, power_diff);
  498. }
  499. /* @2 [ Retry ] */
  500. if (avg_power_diff >= power_target_L && avg_power_diff <= power_target_H) {
  501. dm->dm_swat_table.retry_counter++;
  502. if (dm->dm_swat_table.retry_counter <= 3) {
  503. dm->dm_swat_table.rssi_ant_dect_result = false;
  504. PHYDM_DBG(dm, DBG_ANT_DIV, "[[ Low confidence result ]] avg_power_diff= (( %d )) -> Scan Target-channel again ]]\n", avg_power_diff);
  505. /* @3 [ Scan again ] */
  506. odm_sw_ant_div_construct_scan_chnl(adapter, scan_channel);
  507. PlatformSetTimer(adapter, &mgnt_info->ScanTimer, 5);
  508. return true;
  509. } else {
  510. dm->dm_swat_table.rssi_ant_dect_result = true;
  511. PHYDM_DBG(dm, DBG_ANT_DIV, "[[ Still Low confidence result ]] (( retry_counter > 3 ))\n");
  512. PHYDM_DBG(dm, DBG_ANT_DIV, "%s: Single antenna\n", __func__);
  513. }
  514. }
  515. /* @2 [ Dual Antenna ] */
  516. else if ((mgnt_info->NumBssDesc != 0) && (avg_power_diff < power_target_L)) {
  517. dm->dm_swat_table.rssi_ant_dect_result = true;
  518. if (dm->dm_swat_table.ANTB_ON == false) {
  519. dm->dm_swat_table.ANTA_ON = true;
  520. dm->dm_swat_table.ANTB_ON = true;
  521. }
  522. PHYDM_DBG(dm, DBG_ANT_DIV, "%s: Dual antenna\n", __func__);
  523. dm->dm_swat_table.dual_ant_counter++;
  524. /* set bt coexDM from 1ant coexDM to 2ant coexDM */
  525. BT_SetBtCoexAntNum(adapter, BT_COEX_ANT_TYPE_DETECTED, 2);
  526. /* @3 [ Init antenna diversity ] */
  527. dm->support_ability |= ODM_BB_ANT_DIV;
  528. odm_ant_div_init(dm);
  529. }
  530. /* @2 [ Single Antenna ] */
  531. else if (avg_power_diff > power_target_H) {
  532. dm->dm_swat_table.rssi_ant_dect_result = true;
  533. if (dm->dm_swat_table.ANTB_ON == true) {
  534. dm->dm_swat_table.ANTA_ON = true;
  535. dm->dm_swat_table.ANTB_ON = false;
  536. #if 0
  537. /* @bt_set_bt_coex_ant_num(adapter, BT_COEX_ANT_TYPE_DETECTED, 1); */
  538. #endif
  539. }
  540. PHYDM_DBG(dm, DBG_ANT_DIV, "%s: Single antenna\n", __func__);
  541. dm->dm_swat_table.single_ant_counter++;
  542. }
  543. }
  544. #if 0
  545. /* PHYDM_DBG(dm,DBG_ANT_DIV, "is_result=(( %d ))\n",dm->dm_swat_table.rssi_ant_dect_result); */
  546. #endif
  547. PHYDM_DBG(dm, DBG_ANT_DIV,
  548. "dual_ant_counter = (( %d )), single_ant_counter = (( %d )) , retry_counter = (( %d )) , aux_fail_detec_counter = (( %d ))\n\n\n",
  549. dm->dm_swat_table.dual_ant_counter,
  550. dm->dm_swat_table.single_ant_counter,
  551. dm->dm_swat_table.retry_counter,
  552. dm->dm_swat_table.aux_fail_detec_counter);
  553. /* @2 recover the antenna setting */
  554. if (dm->dm_swat_table.ANTB_ON == false)
  555. odm_set_bb_reg(dm, REG_S0_S1_PATH_SWITCH, 0xfff, (dm_swat_table->swas_no_link_bk_reg948));
  556. PHYDM_DBG(dm, DBG_ANT_DIV,
  557. "is_result=(( %d )), Recover Reg[948]= (( %x ))\n\n",
  558. dm->dm_swat_table.rssi_ant_dect_result,
  559. dm_swat_table->swas_no_link_bk_reg948);
  560. }
  561. /* @Check state reset to default and wait for next time. */
  562. dm_swat_table->swas_no_link_state = 0;
  563. mgnt_info->bScanAntDetect = false;
  564. return false;
  565. }
  566. #else
  567. return false;
  568. #endif
  569. return false;
  570. }
  571. /* @1 [3. PSD method] ========================================================== */
  572. void odm_single_dual_antenna_detection_psd(
  573. void *dm_void)
  574. {
  575. struct dm_struct *dm = (struct dm_struct *)dm_void;
  576. u32 channel_ori;
  577. u8 initial_gain = 0x36;
  578. u8 tone_idx;
  579. u8 tone_lenth_1 = 7, tone_lenth_2 = 4;
  580. u16 tone_idx_1[7] = {88, 104, 120, 8, 24, 40, 56};
  581. u16 tone_idx_2[4] = {8, 24, 40, 56};
  582. u32 psd_report_main[11] = {0}, psd_report_aux[11] = {0};
  583. /* u8 tone_lenth_1=4, tone_lenth_2=2; */
  584. /* u16 tone_idx_1[4]={88, 120, 24, 56}; */
  585. /* u16 tone_idx_2[2]={ 24, 56}; */
  586. /* u32 psd_report_main[6]={0}, psd_report_aux[6]={0}; */
  587. u32 PSD_report_temp, max_psd_report_main = 0, max_psd_report_aux = 0;
  588. u32 PSD_power_threshold;
  589. u32 main_psd_result = 0, aux_psd_result = 0;
  590. u32 regc50, reg948, regb2c, regc14, reg908;
  591. u32 i = 0, test_num = 8;
  592. if (dm->support_ic_type != ODM_RTL8723B)
  593. return;
  594. PHYDM_DBG(dm, DBG_ANT_DIV, "%s============>\n", __func__);
  595. /* @2 [ Backup Current RF/BB Settings ] */
  596. channel_ori = odm_get_rf_reg(dm, RF_PATH_A, ODM_CHANNEL, RFREGOFFSETMASK);
  597. reg948 = odm_get_bb_reg(dm, REG_S0_S1_PATH_SWITCH, MASKDWORD);
  598. regb2c = odm_get_bb_reg(dm, REG_AGC_TABLE_SELECT, MASKDWORD);
  599. regc50 = odm_get_bb_reg(dm, REG_OFDM_0_XA_AGC_CORE1, MASKDWORD);
  600. regc14 = odm_get_bb_reg(dm, R_0xc14, MASKDWORD);
  601. reg908 = odm_get_bb_reg(dm, R_0x908, MASKDWORD);
  602. /* @2 [ setting for doing PSD function (CH4)] */
  603. odm_set_bb_reg(dm, REG_FPGA0_RFMOD, BIT(24), 0); /* @disable whole CCK block */
  604. odm_write_1byte(dm, REG_TXPAUSE, 0xFF); /* Turn off TX -> Pause TX Queue */
  605. odm_set_bb_reg(dm, R_0xc14, MASKDWORD, 0x0); /* @[ Set IQK Matrix = 0 ] equivalent to [ Turn off CCA] */
  606. /* PHYTXON while loop */
  607. odm_set_bb_reg(dm, R_0x908, MASKDWORD, 0x803);
  608. while (odm_get_bb_reg(dm, R_0xdf4, BIT(6))) {
  609. i++;
  610. if (i > 1000000) {
  611. PHYDM_DBG(dm, DBG_ANT_DIV,
  612. "Wait in %s() more than %d times!\n",
  613. __FUNCTION__, i);
  614. break;
  615. }
  616. }
  617. odm_set_bb_reg(dm, R_0xc50, 0x7f, initial_gain);
  618. odm_set_rf_reg(dm, RF_PATH_A, ODM_CHANNEL, 0x7ff, 0x04); /* Set RF to CH4 & 40M */
  619. odm_set_bb_reg(dm, REG_FPGA0_ANALOG_PARAMETER4, 0xf00000, 0xf); /* @3 wire Disable 88c[23:20]=0xf */
  620. odm_set_bb_reg(dm, REG_FPGA0_PSD_FUNCTION, BIT(14) | BIT15, 0x0); /* 128 pt */ /* Set PSD 128 ptss */
  621. ODM_delay_us(3000);
  622. /* @2 [ Doing PSD Function in (CH4)] */
  623. /* @Antenna A */
  624. PHYDM_DBG(dm, DBG_ANT_DIV, "Switch to Main-ant (CH4)\n");
  625. odm_set_bb_reg(dm, R_0x948, 0xfff, 0x200);
  626. ODM_delay_us(10);
  627. PHYDM_DBG(dm, DBG_ANT_DIV, "dbg\n");
  628. for (i = 0; i < test_num; i++) {
  629. for (tone_idx = 0; tone_idx < tone_lenth_1; tone_idx++) {
  630. PSD_report_temp = phydm_get_psd_data(dm, tone_idx_1[tone_idx], initial_gain);
  631. /* @if( PSD_report_temp>psd_report_main[tone_idx] ) */
  632. psd_report_main[tone_idx] += PSD_report_temp;
  633. }
  634. }
  635. /* @Antenna B */
  636. PHYDM_DBG(dm, DBG_ANT_DIV, "Switch to Aux-ant (CH4)\n");
  637. odm_set_bb_reg(dm, R_0x948, 0xfff, 0x280);
  638. ODM_delay_us(10);
  639. for (i = 0; i < test_num; i++) {
  640. for (tone_idx = 0; tone_idx < tone_lenth_1; tone_idx++) {
  641. PSD_report_temp = phydm_get_psd_data(dm, tone_idx_1[tone_idx], initial_gain);
  642. /* @if( PSD_report_temp>psd_report_aux[tone_idx] ) */
  643. psd_report_aux[tone_idx] += PSD_report_temp;
  644. }
  645. }
  646. /* @2 [ Doing PSD Function in (CH8)] */
  647. odm_set_bb_reg(dm, REG_FPGA0_ANALOG_PARAMETER4, 0xf00000, 0x0); /* @3 wire enable 88c[23:20]=0x0 */
  648. ODM_delay_us(3000);
  649. odm_set_bb_reg(dm, R_0xc50, 0x7f, initial_gain);
  650. odm_set_rf_reg(dm, RF_PATH_A, ODM_CHANNEL, 0x7ff, 0x04); /* Set RF to CH8 & 40M */
  651. odm_set_bb_reg(dm, REG_FPGA0_ANALOG_PARAMETER4, 0xf00000, 0xf); /* @3 wire Disable 88c[23:20]=0xf */
  652. ODM_delay_us(3000);
  653. /* @Antenna A */
  654. PHYDM_DBG(dm, DBG_ANT_DIV, "Switch to Main-ant (CH8)\n");
  655. odm_set_bb_reg(dm, R_0x948, 0xfff, 0x200);
  656. ODM_delay_us(10);
  657. for (i = 0; i < test_num; i++) {
  658. for (tone_idx = 0; tone_idx < tone_lenth_2; tone_idx++) {
  659. PSD_report_temp = phydm_get_psd_data(dm, tone_idx_2[tone_idx], initial_gain);
  660. /* @if( PSD_report_temp>psd_report_main[tone_idx] ) */
  661. psd_report_main[tone_lenth_1 + tone_idx] += PSD_report_temp;
  662. }
  663. }
  664. /* @Antenna B */
  665. PHYDM_DBG(dm, DBG_ANT_DIV, "Switch to Aux-ant (CH8)\n");
  666. odm_set_bb_reg(dm, R_0x948, 0xfff, 0x280);
  667. ODM_delay_us(10);
  668. for (i = 0; i < test_num; i++) {
  669. for (tone_idx = 0; tone_idx < tone_lenth_2; tone_idx++) {
  670. PSD_report_temp = phydm_get_psd_data(dm, tone_idx_2[tone_idx], initial_gain);
  671. /* @if( PSD_report_temp>psd_report_aux[tone_idx] ) */
  672. psd_report_aux[tone_lenth_1 + tone_idx] += PSD_report_temp;
  673. }
  674. }
  675. /* @2 [ Calculate Result ] */
  676. PHYDM_DBG(dm, DBG_ANT_DIV, "\nMain PSD Result: (ALL)\n");
  677. for (tone_idx = 0; tone_idx < (tone_lenth_1 + tone_lenth_2); tone_idx++) {
  678. PHYDM_DBG(dm, DBG_ANT_DIV, "[Tone-%d]: %d,\n", (tone_idx + 1),
  679. psd_report_main[tone_idx]);
  680. main_psd_result += psd_report_main[tone_idx];
  681. if (psd_report_main[tone_idx] > max_psd_report_main)
  682. max_psd_report_main = psd_report_main[tone_idx];
  683. }
  684. PHYDM_DBG(dm, DBG_ANT_DIV,
  685. "--------------------------- \nTotal_Main= (( %d ))\n",
  686. main_psd_result);
  687. PHYDM_DBG(dm, DBG_ANT_DIV, "MAX_Main = (( %d ))\n",
  688. max_psd_report_main);
  689. PHYDM_DBG(dm, DBG_ANT_DIV, "\nAux PSD Result: (ALL)\n");
  690. for (tone_idx = 0; tone_idx < (tone_lenth_1 + tone_lenth_2); tone_idx++) {
  691. PHYDM_DBG(dm, DBG_ANT_DIV, "[Tone-%d]: %d,\n", (tone_idx + 1),
  692. psd_report_aux[tone_idx]);
  693. aux_psd_result += psd_report_aux[tone_idx];
  694. if (psd_report_aux[tone_idx] > max_psd_report_aux)
  695. max_psd_report_aux = psd_report_aux[tone_idx];
  696. }
  697. PHYDM_DBG(dm, DBG_ANT_DIV,
  698. "--------------------------- \nTotal_Aux= (( %d ))\n",
  699. aux_psd_result);
  700. PHYDM_DBG(dm, DBG_ANT_DIV, "MAX_Aux = (( %d ))\n\n",
  701. max_psd_report_aux);
  702. /* @main_psd_result=main_psd_result-max_psd_report_main; */
  703. /* @aux_psd_result=aux_psd_result-max_psd_report_aux; */
  704. PSD_power_threshold = (main_psd_result * 7) >> 3;
  705. PHYDM_DBG(dm, DBG_ANT_DIV,
  706. "[ Main_result, Aux_result ] = [ %d , %d ], PSD_power_threshold=(( %d ))\n",
  707. main_psd_result, aux_psd_result, PSD_power_threshold);
  708. /* @3 [ Dual Antenna ] */
  709. if (aux_psd_result >= PSD_power_threshold) {
  710. if (dm->dm_swat_table.ANTB_ON == false) {
  711. dm->dm_swat_table.ANTA_ON = true;
  712. dm->dm_swat_table.ANTB_ON = true;
  713. }
  714. PHYDM_DBG(dm, DBG_ANT_DIV,
  715. "odm_sw_ant_div_check_before_link(): Dual antenna\n");
  716. #if 0
  717. /* set bt coexDM from 1ant coexDM to 2ant coexDM */
  718. /* @bt_set_bt_coex_ant_num(adapter, BT_COEX_ANT_TYPE_DETECTED, 2); */
  719. #endif
  720. /* @Init antenna diversity */
  721. dm->support_ability |= ODM_BB_ANT_DIV;
  722. odm_ant_div_init(dm);
  723. }
  724. /* @3 [ Single Antenna ] */
  725. else {
  726. if (dm->dm_swat_table.ANTB_ON == true) {
  727. dm->dm_swat_table.ANTA_ON = true;
  728. dm->dm_swat_table.ANTB_ON = false;
  729. }
  730. PHYDM_DBG(dm, DBG_ANT_DIV,
  731. "odm_sw_ant_div_check_before_link(): Single antenna\n");
  732. }
  733. /* @2 [ Recover all parameters ] */
  734. odm_set_rf_reg(dm, RF_PATH_A, RF_CHNLBW, RFREGOFFSETMASK, channel_ori);
  735. odm_set_bb_reg(dm, REG_FPGA0_ANALOG_PARAMETER4, 0xf00000, 0x0); /* @3 wire enable 88c[23:20]=0x0 */
  736. odm_set_bb_reg(dm, R_0xc50, 0x7f, regc50);
  737. odm_set_bb_reg(dm, REG_S0_S1_PATH_SWITCH, MASKDWORD, reg948);
  738. odm_set_bb_reg(dm, REG_AGC_TABLE_SELECT, MASKDWORD, regb2c);
  739. odm_set_bb_reg(dm, REG_FPGA0_RFMOD, BIT(24), 1); /* @enable whole CCK block */
  740. odm_write_1byte(dm, REG_TXPAUSE, 0x0); /* Turn on TX */ /* Resume TX Queue */
  741. odm_set_bb_reg(dm, R_0xc14, MASKDWORD, regc14); /* @[ Set IQK Matrix = 0 ] equivalent to [ Turn on CCA] */
  742. odm_set_bb_reg(dm, R_0x908, MASKDWORD, reg908);
  743. return;
  744. }
  745. void odm_sw_ant_detect_init(void *dm_void)
  746. {
  747. #if (RTL8723B_SUPPORT == 1)
  748. struct dm_struct *dm = (struct dm_struct *)dm_void;
  749. struct sw_antenna_switch *dm_swat_table = &dm->dm_swat_table;
  750. if (dm->support_ic_type != ODM_RTL8723B)
  751. return;
  752. /* @dm_swat_table->pre_antenna = MAIN_ANT; */
  753. /* @dm_swat_table->cur_antenna = MAIN_ANT; */
  754. dm_swat_table->swas_no_link_state = 0;
  755. dm_swat_table->pre_aux_fail_detec = false;
  756. dm_swat_table->swas_no_link_bk_reg948 = 0xff;
  757. #ifdef CONFIG_PSD_TOOL
  758. phydm_psd_init(dm);
  759. #endif
  760. #endif
  761. }
  762. #endif