Hal8723DPhyReg.h 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. #ifndef __INC_HAL8723DPHYREG_H__
  21. #define __INC_HAL8723DPHYREG_H__
  22. #define rSYM_WLBT_PAPE_SEL 0x64
  23. /*
  24. * BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF
  25. * 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
  26. * 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00
  27. * 3. RF register 0x00-2E
  28. * 4. Bit Mask for BB/RF register
  29. * 5. Other definition for BB/RF R/W
  30. * */
  31. /*
  32. * 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
  33. * 1. Page1(0x100)
  34. * */
  35. #define rPMAC_Reset 0x100
  36. #define rPMAC_TxStart 0x104
  37. #define rPMAC_TxLegacySIG 0x108
  38. #define rPMAC_TxHTSIG1 0x10c
  39. #define rPMAC_TxHTSIG2 0x110
  40. #define rPMAC_PHYDebug 0x114
  41. #define rPMAC_TxPacketNum 0x118
  42. #define rPMAC_TxIdle 0x11c
  43. #define rPMAC_TxMACHeader0 0x120
  44. #define rPMAC_TxMACHeader1 0x124
  45. #define rPMAC_TxMACHeader2 0x128
  46. #define rPMAC_TxMACHeader3 0x12c
  47. #define rPMAC_TxMACHeader4 0x130
  48. #define rPMAC_TxMACHeader5 0x134
  49. #define rPMAC_TxDataType 0x138
  50. #define rPMAC_TxRandomSeed 0x13c
  51. #define rPMAC_CCKPLCPPreamble 0x140
  52. #define rPMAC_CCKPLCPHeader 0x144
  53. #define rPMAC_CCKCRC16 0x148
  54. #define rPMAC_OFDMRxCRC32OK 0x170
  55. #define rPMAC_OFDMRxCRC32Er 0x174
  56. #define rPMAC_OFDMRxParityEr 0x178
  57. #define rPMAC_OFDMRxCRC8Er 0x17c
  58. #define rPMAC_CCKCRxRC16Er 0x180
  59. #define rPMAC_CCKCRxRC32Er 0x184
  60. #define rPMAC_CCKCRxRC32OK 0x188
  61. #define rPMAC_TxStatus 0x18c
  62. /*
  63. * 2. Page2(0x200)
  64. *
  65. * The following two definition are only used for USB interface. */
  66. #define RF_BB_CMD_ADDR 0x02c0 /* RF/BB read/write command address. */
  67. #define RF_BB_CMD_DATA 0x02c4 /* RF/BB read/write command data. */
  68. /*
  69. * 3. Page8(0x800)
  70. * */
  71. #define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC // RF BW Setting?? */
  72. #define rFPGA0_TxInfo 0x804 /* Status report?? */
  73. #define rFPGA0_PSDFunction 0x808
  74. #define rFPGA0_TxGainStage 0x80c /* Set TX PWR init gain? */
  75. #define rFPGA0_RFTiming1 0x810 /* Useless now */
  76. #define rFPGA0_RFTiming2 0x814
  77. #define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */
  78. #define rFPGA0_XA_HSSIParameter2 0x824
  79. #define rFPGA0_XB_HSSIParameter1 0x828
  80. #define rFPGA0_XB_HSSIParameter2 0x82c
  81. #define rTxAGC_B_Rate18_06 0x830
  82. #define rTxAGC_B_Rate54_24 0x834
  83. #define rTxAGC_B_CCK1_55_Mcs32 0x838
  84. #define rTxAGC_B_Mcs03_Mcs00 0x83c
  85. #define rTxAGC_B_Mcs07_Mcs04 0x848
  86. #define rTxAGC_B_Mcs11_Mcs08 0x84c
  87. #define rFPGA0_XA_LSSIParameter 0x840
  88. #define rFPGA0_XB_LSSIParameter 0x844
  89. #define rFPGA0_RFWakeUpParameter 0x850 /* Useless now */
  90. #define rFPGA0_RFSleepUpParameter 0x854
  91. #define rFPGA0_XAB_SwitchControl 0x858 /* RF Channel switch */
  92. #define rFPGA0_XCD_SwitchControl 0x85c
  93. #define rFPGA0_XA_RFInterfaceOE 0x860 /* RF Channel switch */
  94. #define rFPGA0_XB_RFInterfaceOE 0x864
  95. #define rTxAGC_B_Mcs15_Mcs12 0x868
  96. #define rTxAGC_B_CCK11_A_CCK2_11 0x86c
  97. #define rFPGA0_XAB_RFInterfaceSW 0x870 /* RF Interface Software Control */
  98. #define rFPGA0_XCD_RFInterfaceSW 0x874
  99. #define rFPGA0_XAB_RFParameter 0x878 /* RF Parameter */
  100. #define rFPGA0_XCD_RFParameter 0x87c
  101. #define rFPGA0_AnalogParameter1 0x880 /* Crystal cap setting RF-R/W protection for parameter4?? */
  102. #define rFPGA0_AnalogParameter2 0x884
  103. #define rFPGA0_AnalogParameter3 0x888 /* Useless now */
  104. #define rFPGA0_AnalogParameter4 0x88c
  105. #define rFPGA0_XA_LSSIReadBack 0x8a0 /* Tranceiver LSSI Readback */
  106. #define rFPGA0_XB_LSSIReadBack 0x8a4
  107. #define rFPGA0_XC_LSSIReadBack 0x8a8
  108. #define rFPGA0_XD_LSSIReadBack 0x8ac
  109. #define rFPGA0_PSDReport 0x8b4 /* Useless now */
  110. #define TransceiverA_HSPI_Readback 0x8b8 /* Transceiver A HSPI Readback */
  111. #define TransceiverB_HSPI_Readback 0x8bc /* Transceiver B HSPI Readback */
  112. #define rFPGA0_XAB_RFInterfaceRB 0x8e0 /* Useless now // RF Interface Readback Value */
  113. #define rFPGA0_XCD_RFInterfaceRB 0x8e4 /* Useless now */
  114. /*
  115. * 4. Page9(0x900)
  116. * */
  117. #define rFPGA1_RFMOD 0x900 /* RF mode & OFDM TxSC // RF BW Setting?? */
  118. #define rFPGA1_TxBlock 0x904 /* Useless now */
  119. #define rFPGA1_DebugSelect 0x908 /* Useless now */
  120. #define rFPGA1_TxInfo 0x90c /* Useless now // Status report?? */
  121. #define rDPDT_control 0x92c
  122. #define rfe_ctrl_anta_src 0x930
  123. #define rS0S1_PathSwitch 0x948
  124. #define rBBrx_DFIR 0x954
  125. /*
  126. * 5. PageA(0xA00)
  127. *
  128. * Set Control channel to upper or lower. These settings are required only for 40MHz */
  129. #define rCCK0_System 0xa00
  130. #define rCCK0_AFESetting 0xa04 /* Disable init gain now // Select RX path by RSSI */
  131. #define rCCK0_CCA 0xa08 /* Disable init gain now // Init gain */
  132. #define rCCK0_RxAGC1 0xa0c /* AGC default value, saturation level // Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series */
  133. #define rCCK0_RxAGC2 0xa10 /* AGC & DAGC */
  134. #define rCCK0_RxHP 0xa14
  135. #define rCCK0_DSPParameter1 0xa18 /* Timing recovery & Channel estimation threshold */
  136. #define rCCK0_DSPParameter2 0xa1c /* SQ threshold */
  137. #define rCCK0_TxFilter1 0xa20
  138. #define rCCK0_TxFilter2 0xa24
  139. #define rCCK0_DebugPort 0xa28 /* debug port and Tx filter3 */
  140. #define rCCK0_FalseAlarmReport 0xa2c /* 0xa2d useless now 0xa30-a4f channel report */
  141. #define rCCK0_TRSSIReport 0xa50
  142. #define rCCK0_RxReport 0xa54 /* 0xa57 */
  143. #define rCCK0_FACounterLower 0xa5c /* 0xa5b */
  144. #define rCCK0_FACounterUpper 0xa58 /* 0xa5c */
  145. /*
  146. * PageB(0xB00)
  147. * */
  148. #define rPdp_AntA 0xb00
  149. #define rPdp_AntA_4 0xb04
  150. #define rPdp_AntA_8 0xb08
  151. #define rPdp_AntA_C 0xb0c
  152. #define rPdp_AntA_10 0xb10
  153. #define rPdp_AntA_14 0xb14
  154. #define rPdp_AntA_18 0xb18
  155. #define rPdp_AntA_1C 0xb1c
  156. #define rPdp_AntA_20 0xb20
  157. #define rPdp_AntA_24 0xb24
  158. #define rConfig_Pmpd_AntA 0xb28
  159. #define rConfig_ram64x16 0xb2c
  160. #define rBndA 0xb30
  161. #define rHssiPar 0xb34
  162. #define rConfig_AntA 0xb68
  163. #define rConfig_AntB 0xb6c
  164. #define rPdp_AntB 0xb70
  165. #define rPdp_AntB_4 0xb74
  166. #define rPdp_AntB_8 0xb78
  167. #define rPdp_AntB_C 0xb7c
  168. #define rPdp_AntB_10 0xb80
  169. #define rPdp_AntB_14 0xb84
  170. #define rPdp_AntB_18 0xb88
  171. #define rPdp_AntB_1C 0xb8c
  172. #define rPdp_AntB_20 0xb90
  173. #define rPdp_AntB_24 0xb94
  174. #define rConfig_Pmpd_AntB 0xb98
  175. #define rBndB 0xba0
  176. #define rAPK 0xbd8
  177. #define rPm_Rx0_AntA 0xbdc
  178. #define rPm_Rx1_AntA 0xbe0
  179. #define rPm_Rx2_AntA 0xbe4
  180. #define rPm_Rx3_AntA 0xbe8
  181. #define rPm_Rx0_AntB 0xbec
  182. #define rPm_Rx1_AntB 0xbf0
  183. #define rPm_Rx2_AntB 0xbf4
  184. #define rPm_Rx3_AntB 0xbf8
  185. /*
  186. * 6. PageC(0xC00)
  187. * */
  188. #define rOFDM0_LSTF 0xc00
  189. #define rOFDM0_TRxPathEnable 0xc04
  190. #define rOFDM0_TRMuxPar 0xc08
  191. #define rOFDM0_TRSWIsolation 0xc0c
  192. #define rOFDM0_XARxAFE 0xc10 /* RxIQ DC offset, Rx digital filter, DC notch filter */
  193. #define rOFDM0_XARxIQImbalance 0xc14 /* RxIQ imbalance matrix */
  194. #define rOFDM0_XBRxAFE 0xc18
  195. #define rOFDM0_XBRxIQImbalance 0xc1c
  196. #define rOFDM0_XCRxAFE 0xc20
  197. #define rOFDM0_XCRxIQImbalance 0xc24
  198. #define rOFDM0_XDRxAFE 0xc28
  199. #define rOFDM0_XDRxIQImbalance 0xc2c
  200. #define rOFDM0_RxDetector1 0xc30 /* PD, BW & SBD // DM tune init gain */
  201. #define rOFDM0_RxDetector2 0xc34 /* SBD & Fame Sync. */
  202. #define rOFDM0_RxDetector3 0xc38 /* Frame Sync. */
  203. #define rOFDM0_RxDetector4 0xc3c /* PD, SBD, Frame Sync & Short-GI */
  204. #define rOFDM0_RxDSP 0xc40 /* Rx Sync Path */
  205. #define rOFDM0_CFOandDAGC 0xc44 /* CFO & DAGC */
  206. #define rOFDM0_CCADropThreshold 0xc48 /* CCA Drop threshold */
  207. #define rOFDM0_ECCAThreshold 0xc4c /* energy CCA */
  208. #define rOFDM0_XAAGCCore1 0xc50 /* DIG */
  209. #define rOFDM0_XAAGCCore2 0xc54
  210. #define rOFDM0_XBAGCCore1 0xc58
  211. #define rOFDM0_XBAGCCore2 0xc5c
  212. #define rOFDM0_XCAGCCore1 0xc60
  213. #define rOFDM0_XCAGCCore2 0xc64
  214. #define rOFDM0_XDAGCCore1 0xc68
  215. #define rOFDM0_XDAGCCore2 0xc6c
  216. #define rOFDM0_AGCParameter1 0xc70
  217. #define rOFDM0_AGCParameter2 0xc74
  218. #define rOFDM0_AGCRSSITable 0xc78
  219. #define rOFDM0_HTSTFAGC 0xc7c
  220. #define rOFDM0_XATxIQImbalance 0xc80 /* TX PWR TRACK and DIG */
  221. #define rOFDM0_XATxAFE 0xc84
  222. #define rOFDM0_XBTxIQImbalance 0xc88
  223. #define rOFDM0_XBTxAFE 0xc8c
  224. #define rOFDM0_XCTxIQImbalance 0xc90
  225. #define rOFDM0_XCTxAFE 0xc94
  226. #define rOFDM0_XDTxIQImbalance 0xc98
  227. #define rOFDM0_XDTxAFE 0xc9c
  228. #define rOFDM0_RxIQExtAnta 0xca0
  229. #define rOFDM0_TxCoeff1 0xca4
  230. #define rOFDM0_TxCoeff2 0xca8
  231. #define rOFDM0_TxCoeff3 0xcac
  232. #define rOFDM0_TxCoeff4 0xcb0
  233. #define rOFDM0_TxCoeff5 0xcb4
  234. #define rOFDM0_TxCoeff6 0xcb8
  235. #define rOFDM0_RxHPParameter 0xce0
  236. #define rOFDM0_TxPseudoNoiseWgt 0xce4
  237. #define rOFDM0_FrameSync 0xcf0
  238. #define rOFDM0_DFSReport 0xcf4
  239. /*
  240. * 7. PageD(0xD00)
  241. * */
  242. #define rOFDM1_LSTF 0xd00
  243. #define rOFDM1_TRxPathEnable 0xd04
  244. #define rOFDM1_CFO 0xd08 /* No setting now */
  245. #define rOFDM1_CSI1 0xd10
  246. #define rOFDM1_SBD 0xd14
  247. #define rOFDM1_CSI2 0xd18
  248. #define rOFDM1_CFOTracking 0xd2c
  249. #define rOFDM1_TRxMesaure1 0xd34
  250. #define rOFDM1_IntfDet 0xd3c
  251. #define rOFDM1_PseudoNoiseStateAB 0xd50
  252. #define rOFDM1_PseudoNoiseStateCD 0xd54
  253. #define rOFDM1_RxPseudoNoiseWgt 0xd58
  254. #define rOFDM_PHYCounter1 0xda0 /* cca, parity fail */
  255. #define rOFDM_PHYCounter2 0xda4 /* rate illegal, crc8 fail */
  256. #define rOFDM_PHYCounter3 0xda8 /* MCS not support */
  257. #define rOFDM_ShortCFOAB 0xdac /* No setting now */
  258. #define rOFDM_ShortCFOCD 0xdb0
  259. #define rOFDM_LongCFOAB 0xdb4
  260. #define rOFDM_LongCFOCD 0xdb8
  261. #define rOFDM_TailCFOAB 0xdbc
  262. #define rOFDM_TailCFOCD 0xdc0
  263. #define rOFDM_PWMeasure1 0xdc4
  264. #define rOFDM_PWMeasure2 0xdc8
  265. #define rOFDM_BWReport 0xdcc
  266. #define rOFDM_AGCReport 0xdd0
  267. #define rOFDM_RxSNR 0xdd4
  268. #define rOFDM_RxEVMCSI 0xdd8
  269. #define rOFDM_SIGReport 0xddc
  270. /*
  271. * 8. PageE(0xE00)
  272. * */
  273. #define rTxAGC_A_Rate18_06 0xe00
  274. #define rTxAGC_A_Rate54_24 0xe04
  275. #define rTxAGC_A_CCK1_Mcs32 0xe08
  276. #define rTxAGC_A_Mcs03_Mcs00 0xe10
  277. #define rTxAGC_A_Mcs07_Mcs04 0xe14
  278. #define rTxAGC_A_Mcs11_Mcs08 0xe18
  279. #define rTxAGC_A_Mcs15_Mcs12 0xe1c
  280. #define rFPGA0_IQK 0xe28
  281. #define rTx_IQK_Tone_A 0xe30
  282. #define rRx_IQK_Tone_A 0xe34
  283. #define rTx_IQK_PI_A 0xe38
  284. #define rRx_IQK_PI_A 0xe3c
  285. #define rTx_IQK 0xe40
  286. #define rRx_IQK 0xe44
  287. #define rIQK_AGC_Pts 0xe48
  288. #define rIQK_AGC_Rsp 0xe4c
  289. #define rTx_IQK_Tone_B 0xe50
  290. #define rRx_IQK_Tone_B 0xe54
  291. #define rTx_IQK_PI_B 0xe58
  292. #define rRx_IQK_PI_B 0xe5c
  293. #define rIQK_AGC_Cont 0xe60
  294. #define rBlue_Tooth 0xe6c
  295. #define rRx_Wait_CCA 0xe70
  296. #define rTx_CCK_RFON 0xe74
  297. #define rTx_CCK_BBON 0xe78
  298. #define rTx_OFDM_RFON 0xe7c
  299. #define rTx_OFDM_BBON 0xe80
  300. #define rTx_To_Rx 0xe84
  301. #define rTx_To_Tx 0xe88
  302. #define rRx_CCK 0xe8c
  303. #define rTx_Power_Before_IQK_A 0xe94
  304. #define rTx_Power_After_IQK_A 0xe9c
  305. #define rRx_Power_Before_IQK_A 0xea0
  306. #define rRx_Power_Before_IQK_A_2 0xea4
  307. #define rRx_Power_After_IQK_A 0xea8
  308. #define rRx_Power_After_IQK_A_2 0xeac
  309. #define rTx_Power_Before_IQK_B 0xeb4
  310. #define rTx_Power_After_IQK_B 0xebc
  311. #define rRx_Power_Before_IQK_B 0xec0
  312. #define rRx_Power_Before_IQK_B_2 0xec4
  313. #define rRx_Power_After_IQK_B 0xec8
  314. #define rRx_Power_After_IQK_B_2 0xecc
  315. #define rRx_OFDM 0xed0
  316. #define rRx_Wait_RIFS 0xed4
  317. #define rRx_TO_Rx 0xed8
  318. #define rStandby 0xedc
  319. #define rSleep 0xee0
  320. #define rPMPD_ANAEN 0xeec
  321. /*
  322. * 7. RF Register 0x00-0x2E (RF 8256)
  323. * RF-0222D 0x00-3F
  324. *
  325. * Zebra1 */
  326. #define rZebra1_HSSIEnable 0x0 /* Useless now */
  327. #define rZebra1_TRxEnable1 0x1
  328. #define rZebra1_TRxEnable2 0x2
  329. #define rZebra1_AGC 0x4
  330. #define rZebra1_ChargePump 0x5
  331. #define rZebra1_Channel 0x7 /* RF channel switch */
  332. /* #endif */
  333. #define rZebra1_TxGain 0x8 /* Useless now */
  334. #define rZebra1_TxLPF 0x9
  335. #define rZebra1_RxLPF 0xb
  336. #define rZebra1_RxHPFCorner 0xc
  337. /* Zebra4 */
  338. #define rGlobalCtrl 0 /* Useless now */
  339. #define rRTL8256_TxLPF 19
  340. #define rRTL8256_RxLPF 11
  341. /* RTL8258 */
  342. #define rRTL8258_TxLPF 0x11 /* Useless now */
  343. #define rRTL8258_RxLPF 0x13
  344. #define rRTL8258_RSSILPF 0xa
  345. /*
  346. * RL6052 Register definition
  347. * */
  348. #define RF_AC 0x00 /* */
  349. #define RF_IQADJ_G1 0x01 /* */
  350. #define RF_IQADJ_G2 0x02 /* */
  351. #define RF_BS_PA_APSET_G1_G4 0x03
  352. #define RF_BS_PA_APSET_G5_G8 0x04
  353. #define RF_POW_TRSW 0x05 /* */
  354. #define RF_GAIN_RX 0x06 /* */
  355. #define RF_GAIN_TX 0x07 /* */
  356. #define RF_TXM_IDAC 0x08 /* */
  357. #define RF_IPA_G 0x09 /* */
  358. #define RF_TXBIAS_G 0x0A
  359. #define RF_TXPA_AG 0x0B
  360. #define RF_IPA_A 0x0C /* */
  361. #define RF_TXBIAS_A 0x0D
  362. #define RF_BS_PA_APSET_G9_G11 0x0E
  363. #define RF_BS_IQGEN 0x0F /* */
  364. #define RF_MODE1 0x10 /* */
  365. #define RF_MODE2 0x11 /* */
  366. #define RF_RX_AGC_HP 0x12 /* */
  367. #define RF_TX_AGC 0x13 /* */
  368. #define RF_BIAS 0x14 /* */
  369. #define RF_IPA 0x15 /* */
  370. #define RF_TXBIAS 0x16
  371. #define RF_POW_ABILITY 0x17 /* */
  372. #define RF_MODE_AG 0x18 /* */
  373. #define rRfChannel 0x18 /* RF channel and BW switch */
  374. #define RF_CHNLBW 0x18 /* RF channel and BW switch */
  375. #define RF_TOP 0x19 /* */
  376. #define RF_RX_G1 0x1A /* */
  377. #define RF_RX_G2 0x1B /* */
  378. #define RF_RX_BB2 0x1C /* */
  379. #define RF_RX_BB1 0x1D /* */
  380. #define RF_RCK1 0x1E /* */
  381. #define RF_RCK2 0x1F /* */
  382. #define RF_TX_G1 0x20 /* */
  383. #define RF_TX_G2 0x21 /* */
  384. #define RF_TX_G3 0x22 /* */
  385. #define RF_TX_BB1 0x23 /* */
  386. #define RF_T_METER 0x24 /* */
  387. #define RF_SYN_G1 0x25 /* RF TX Power control */
  388. #define RF_SYN_G2 0x26 /* RF TX Power control */
  389. #define RF_SYN_G3 0x27 /* RF TX Power control */
  390. #define RF_SYN_G4 0x28 /* RF TX Power control */
  391. #define RF_SYN_G5 0x29 /* RF TX Power control */
  392. #define RF_SYN_G6 0x2A /* RF TX Power control */
  393. #define RF_SYN_G7 0x2B /* RF TX Power control */
  394. #define RF_SYN_G8 0x2C /* RF TX Power control */
  395. #define RF_RCK_OS 0x30 /* RF TX PA control */
  396. #define RF_TXPA_G1 0x31 /* RF TX PA control */
  397. #define RF_TXPA_G2 0x32 /* RF TX PA control */
  398. #define RF_TXPA_G3 0x33 /* RF TX PA control */
  399. #define RF_TX_BIAS_A 0x35
  400. #define RF_TX_BIAS_D 0x36
  401. #define RF_LOBF_9 0x38
  402. #define RF_RXRF_A3 0x3C /* */
  403. #define RF_TRSW 0x3F
  404. #define RF_TXRF_A2 0x41
  405. #define RF_T_METER_88E 0x42
  406. #define RF_TXPA_G4 0x46
  407. #define RF_TXPA_A4 0x4B
  408. #define RF_0x52 0x52
  409. #define RF_WE_LUT 0xEF
  410. #define RF_S0S1 0xB0
  411. /*
  412. * Bit Mask
  413. *
  414. * 1. Page1(0x100) */
  415. #define bBBResetB 0x100 /* Useless now? */
  416. #define bGlobalResetB 0x200
  417. #define bOFDMTxStart 0x4
  418. #define bCCKTxStart 0x8
  419. #define bCRC32Debug 0x100
  420. #define bPMACLoopback 0x10
  421. #define bTxLSIG 0xffffff
  422. #define bOFDMTxRate 0xf
  423. #define bOFDMTxReserved 0x10
  424. #define bOFDMTxLength 0x1ffe0
  425. #define bOFDMTxParity 0x20000
  426. #define bTxHTSIG1 0xffffff
  427. #define bTxHTMCSRate 0x7f
  428. #define bTxHTBW 0x80
  429. #define bTxHTLength 0xffff00
  430. #define bTxHTSIG2 0xffffff
  431. #define bTxHTSmoothing 0x1
  432. #define bTxHTSounding 0x2
  433. #define bTxHTReserved 0x4
  434. #define bTxHTAggreation 0x8
  435. #define bTxHTSTBC 0x30
  436. #define bTxHTAdvanceCoding 0x40
  437. #define bTxHTShortGI 0x80
  438. #define bTxHTNumberHT_LTF 0x300
  439. #define bTxHTCRC8 0x3fc00
  440. #define bCounterReset 0x10000
  441. #define bNumOfOFDMTx 0xffff
  442. #define bNumOfCCKTx 0xffff0000
  443. #define bTxIdleInterval 0xffff
  444. #define bOFDMService 0xffff0000
  445. #define bTxMACHeader 0xffffffff
  446. #define bTxDataInit 0xff
  447. #define bTxHTMode 0x100
  448. #define bTxDataType 0x30000
  449. #define bTxRandomSeed 0xffffffff
  450. #define bCCKTxPreamble 0x1
  451. #define bCCKTxSFD 0xffff0000
  452. #define bCCKTxSIG 0xff
  453. #define bCCKTxService 0xff00
  454. #define bCCKLengthExt 0x8000
  455. #define bCCKTxLength 0xffff0000
  456. #define bCCKTxCRC16 0xffff
  457. #define bCCKTxStatus 0x1
  458. #define bOFDMTxStatus 0x2
  459. #define IS_BB_REG_OFFSET_92S(_Offset) ((_Offset >= 0x800) && (_Offset <= 0xfff))
  460. #define RF_TX_GAIN_OFFSET_8723D(_val) (abs((_val)) | (((_val) > 0) ? BIT(4) : 0))
  461. /* 2. Page8(0x800) */
  462. #define bRFMOD 0x1 /* Reg 0x800 rFPGA0_RFMOD */
  463. #define bJapanMode 0x2
  464. #define bCCKTxSC 0x30
  465. #define bCCKEn 0x1000000
  466. #define bOFDMEn 0x2000000
  467. #define bOFDMRxADCPhase 0x10000 /* Useless now */
  468. #define bOFDMTxDACPhase 0x40000
  469. #define bXATxAGC 0x3f
  470. #define bAntennaSelect 0x0300
  471. #define bXBTxAGC 0xf00 /* Reg 80c rFPGA0_TxGainStage */
  472. #define bXCTxAGC 0xf000
  473. #define bXDTxAGC 0xf0000
  474. #define bPAStart 0xf0000000 /* Useless now */
  475. #define bTRStart 0x00f00000
  476. #define bRFStart 0x0000f000
  477. #define bBBStart 0x000000f0
  478. #define bBBCCKStart 0x0000000f
  479. #define bPAEnd 0xf /* Reg0x814 */
  480. #define bTREnd 0x0f000000
  481. #define bRFEnd 0x000f0000
  482. #define bCCAMask 0x000000f0 /* T2R */
  483. #define bR2RCCAMask 0x00000f00
  484. #define bHSSI_R2TDelay 0xf8000000
  485. #define bHSSI_T2RDelay 0xf80000
  486. #define bContTxHSSI 0x400 /* chane gain at continue Tx */
  487. #define bIGFromCCK 0x200
  488. #define bAGCAddress 0x3f
  489. #define bRxHPTx 0x7000
  490. #define bRxHPT2R 0x38000
  491. #define bRxHPCCKIni 0xc0000
  492. #define bAGCTxCode 0xc00000
  493. #define bAGCRxCode 0x300000
  494. #define b3WireDataLength 0x800 /* Reg 0x820~84f rFPGA0_XA_HSSIParameter1 */
  495. #define b3WireAddressLength 0x400
  496. #define b3WireRFPowerDown 0x1 /* Useless now
  497. * #define bHWSISelect 0x8 */
  498. #define b5GPAPEPolarity 0x40000000
  499. #define b2GPAPEPolarity 0x80000000
  500. #define bRFSW_TxDefaultAnt 0x3
  501. #define bRFSW_TxOptionAnt 0x30
  502. #define bRFSW_RxDefaultAnt 0x300
  503. #define bRFSW_RxOptionAnt 0x3000
  504. #define bRFSI_3WireData 0x1
  505. #define bRFSI_3WireClock 0x2
  506. #define bRFSI_3WireLoad 0x4
  507. #define bRFSI_3WireRW 0x8
  508. #define bRFSI_3Wire 0xf
  509. #define bRFSI_RFENV 0x10 /* Reg 0x870 rFPGA0_XAB_RFInterfaceSW */
  510. #define bRFSI_TRSW 0x20 /* Useless now */
  511. #define bRFSI_TRSWB 0x40
  512. #define bRFSI_ANTSW 0x100
  513. #define bRFSI_ANTSWB 0x200
  514. #define bRFSI_PAPE 0x400
  515. #define bRFSI_PAPE5G 0x800
  516. #define bBandSelect 0x1
  517. #define bHTSIG2_GI 0x80
  518. #define bHTSIG2_Smoothing 0x01
  519. #define bHTSIG2_Sounding 0x02
  520. #define bHTSIG2_Aggreaton 0x08
  521. #define bHTSIG2_STBC 0x30
  522. #define bHTSIG2_AdvCoding 0x40
  523. #define bHTSIG2_NumOfHTLTF 0x300
  524. #define bHTSIG2_CRC8 0x3fc
  525. #define bHTSIG1_MCS 0x7f
  526. #define bHTSIG1_BandWidth 0x80
  527. #define bHTSIG1_HTLength 0xffff
  528. #define bLSIG_Rate 0xf
  529. #define bLSIG_Reserved 0x10
  530. #define bLSIG_Length 0x1fffe
  531. #define bLSIG_Parity 0x20
  532. #define bCCKRxPhase 0x4
  533. #define bLSSIReadAddress 0x7f800000 /* T65 RF */
  534. #define bLSSIReadEdge 0x80000000 /* LSSI "Read" edge signal */
  535. #define bLSSIReadBackData 0xfffff /* T65 RF */
  536. #define bLSSIReadOKFlag 0x1000 /* Useless now */
  537. #define bCCKSampleRate 0x8 /* 0: 44MHz, 1:88MHz */
  538. #define bRegulator0Standby 0x1
  539. #define bRegulatorPLLStandby 0x2
  540. #define bRegulator1Standby 0x4
  541. #define bPLLPowerUp 0x8
  542. #define bDPLLPowerUp 0x10
  543. #define bDA10PowerUp 0x20
  544. #define bAD7PowerUp 0x200
  545. #define bDA6PowerUp 0x2000
  546. #define bXtalPowerUp 0x4000
  547. #define b40MDClkPowerUP 0x8000
  548. #define bDA6DebugMode 0x20000
  549. #define bDA6Swing 0x380000
  550. #define bADClkPhase 0x4000000 /* Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ */
  551. #define b80MClkDelay 0x18000000 /* Useless */
  552. #define bAFEWatchDogEnable 0x20000000
  553. #define bXtalCap01 0xc0000000 /* Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap */
  554. #define bXtalCap23 0x3
  555. #define bXtalCap92x 0x0f000000
  556. #define bXtalCap 0x0f000000
  557. #define bIntDifClkEnable 0x400 /* Useless */
  558. #define bExtSigClkEnable 0x800
  559. #define bBandgapMbiasPowerUp 0x10000
  560. #define bAD11SHGain 0xc0000
  561. #define bAD11InputRange 0x700000
  562. #define bAD11OPCurrent 0x3800000
  563. #define bIPathLoopback 0x4000000
  564. #define bQPathLoopback 0x8000000
  565. #define bAFELoopback 0x10000000
  566. #define bDA10Swing 0x7e0
  567. #define bDA10Reverse 0x800
  568. #define bDAClkSource 0x1000
  569. #define bAD7InputRange 0x6000
  570. #define bAD7Gain 0x38000
  571. #define bAD7OutputCMMode 0x40000
  572. #define bAD7InputCMMode 0x380000
  573. #define bAD7Current 0xc00000
  574. #define bRegulatorAdjust 0x7000000
  575. #define bAD11PowerUpAtTx 0x1
  576. #define bDA10PSAtTx 0x10
  577. #define bAD11PowerUpAtRx 0x100
  578. #define bDA10PSAtRx 0x1000
  579. #define bCCKRxAGCFormat 0x200
  580. #define bPSDFFTSamplepPoint 0xc000
  581. #define bPSDAverageNum 0x3000
  582. #define bIQPathControl 0xc00
  583. #define bPSDFreq 0x3ff
  584. #define bPSDAntennaPath 0x30
  585. #define bPSDIQSwitch 0x40
  586. #define bPSDRxTrigger 0x400000
  587. #define bPSDTxTrigger 0x80000000
  588. #define bPSDSineToneScale 0x7f000000
  589. #define bPSDReport 0xffff
  590. /* 3. Page9(0x900) */
  591. #define bOFDMTxSC 0x30000000 /* Useless */
  592. #define bCCKTxOn 0x1
  593. #define bOFDMTxOn 0x2
  594. #define bDebugPage 0xfff /* reset debug page and also HWord, LWord */
  595. #define bDebugItem 0xff /* reset debug page and LWord */
  596. #define bAntL 0x10
  597. #define bAntNonHT 0x100
  598. #define bAntHT1 0x1000
  599. #define bAntHT2 0x10000
  600. #define bAntHT1S1 0x100000
  601. #define bAntNonHTS1 0x1000000
  602. /* 4. PageA(0xA00) */
  603. #define bCCKBBMode 0x3 /* Useless */
  604. #define bCCKTxPowerSaving 0x80
  605. #define bCCKRxPowerSaving 0x40
  606. #define bCCKSideBand 0x10 /* Reg 0xa00 rCCK0_System 20/40 switch */
  607. #define bCCKScramble 0x8 /* Useless */
  608. #define bCCKAntDiversity 0x8000
  609. #define bCCKCarrierRecovery 0x4000
  610. #define bCCKTxRate 0x3000
  611. #define bCCKDCCancel 0x0800
  612. #define bCCKISICancel 0x0400
  613. #define bCCKMatchFilter 0x0200
  614. #define bCCKEqualizer 0x0100
  615. #define bCCKPreambleDetect 0x800000
  616. #define bCCKFastFalseCCA 0x400000
  617. #define bCCKChEstStart 0x300000
  618. #define bCCKCCACount 0x080000
  619. #define bCCKcs_lim 0x070000
  620. #define bCCKBistMode 0x80000000
  621. #define bCCKCCAMask 0x40000000
  622. #define bCCKTxDACPhase 0x4
  623. #define bCCKRxADCPhase 0x20000000 /* r_rx_clk */
  624. #define bCCKr_cp_mode0 0x0100
  625. #define bCCKTxDCOffset 0xf0
  626. #define bCCKRxDCOffset 0xf
  627. #define bCCKCCAMode 0xc000
  628. #define bCCKFalseCS_lim 0x3f00
  629. #define bCCKCS_ratio 0xc00000
  630. #define bCCKCorgBit_sel 0x300000
  631. #define bCCKPD_lim 0x0f0000
  632. #define bCCKNewCCA 0x80000000
  633. #define bCCKRxHPofIG 0x8000
  634. #define bCCKRxIG 0x7f00
  635. #define bCCKLNAPolarity 0x800000
  636. #define bCCKRx1stGain 0x7f0000
  637. #define bCCKRFExtend 0x20000000 /* CCK Rx Iinital gain polarity */
  638. #define bCCKRxAGCSatLevel 0x1f000000
  639. #define bCCKRxAGCSatCount 0xe0
  640. #define bCCKRxRFSettle 0x1f /* AGCsamp_dly */
  641. #define bCCKFixedRxAGC 0x8000
  642. /* #define bCCKRxAGCFormat 0x4000 */ /* remove to HSSI register 0x824 */
  643. #define bCCKAntennaPolarity 0x2000
  644. #define bCCKTxFilterType 0x0c00
  645. #define bCCKRxAGCReportType 0x0300
  646. #define bCCKRxDAGCEn 0x80000000
  647. #define bCCKRxDAGCPeriod 0x20000000
  648. #define bCCKRxDAGCSatLevel 0x1f000000
  649. #define bCCKTimingRecovery 0x800000
  650. #define bCCKTxC0 0x3f0000
  651. #define bCCKTxC1 0x3f000000
  652. #define bCCKTxC2 0x3f
  653. #define bCCKTxC3 0x3f00
  654. #define bCCKTxC4 0x3f0000
  655. #define bCCKTxC5 0x3f000000
  656. #define bCCKTxC6 0x3f
  657. #define bCCKTxC7 0x3f00
  658. #define bCCKDebugPort 0xff0000
  659. #define bCCKDACDebug 0x0f000000
  660. #define bCCKFalseAlarmEnable 0x8000
  661. #define bCCKFalseAlarmRead 0x4000
  662. #define bCCKTRSSI 0x7f
  663. #define bCCKRxAGCReport 0xfe
  664. #define bCCKRxReport_AntSel 0x80000000
  665. #define bCCKRxReport_MFOff 0x40000000
  666. #define bCCKRxRxReport_SQLoss 0x20000000
  667. #define bCCKRxReport_Pktloss 0x10000000
  668. #define bCCKRxReport_Lockedbit 0x08000000
  669. #define bCCKRxReport_RateError 0x04000000
  670. #define bCCKRxReport_RxRate 0x03000000
  671. #define bCCKRxFACounterLower 0xff
  672. #define bCCKRxFACounterUpper 0xff000000
  673. #define bCCKRxHPAGCStart 0xe000
  674. #define bCCKRxHPAGCFinal 0x1c00
  675. #define bCCKRxFalseAlarmEnable 0x8000
  676. #define bCCKFACounterFreeze 0x4000
  677. #define bCCKTxPathSel 0x10000000
  678. #define bCCKDefaultRxPath 0xc000000
  679. #define bCCKOptionRxPath 0x3000000
  680. /* 5. PageC(0xC00) */
  681. #define bNumOfSTF 0x3 /* Useless */
  682. #define bShift_L 0xc0
  683. #define bGI_TH 0xc
  684. #define bRxPathA 0x1
  685. #define bRxPathB 0x2
  686. #define bRxPathC 0x4
  687. #define bRxPathD 0x8
  688. #define bTxPathA 0x1
  689. #define bTxPathB 0x2
  690. #define bTxPathC 0x4
  691. #define bTxPathD 0x8
  692. #define bTRSSIFreq 0x200
  693. #define bADCBackoff 0x3000
  694. #define bDFIRBackoff 0xc000
  695. #define bTRSSILatchPhase 0x10000
  696. #define bRxIDCOffset 0xff
  697. #define bRxQDCOffset 0xff00
  698. #define bRxDFIRMode 0x1800000
  699. #define bRxDCNFType 0xe000000
  700. #define bRXIQImb_A 0x3ff
  701. #define bRXIQImb_B 0xfc00
  702. #define bRXIQImb_C 0x3f0000
  703. #define bRXIQImb_D 0xffc00000
  704. #define bDC_dc_Notch 0x60000
  705. #define bRxNBINotch 0x1f000000
  706. #define bPD_TH 0xf
  707. #define bPD_TH_Opt2 0xc000
  708. #define bPWED_TH 0x700
  709. #define bIfMF_Win_L 0x800
  710. #define bPD_Option 0x1000
  711. #define bMF_Win_L 0xe000
  712. #define bBW_Search_L 0x30000
  713. #define bwin_enh_L 0xc0000
  714. #define bBW_TH 0x700000
  715. #define bED_TH2 0x3800000
  716. #define bBW_option 0x4000000
  717. #define bRatio_TH 0x18000000
  718. #define bWindow_L 0xe0000000
  719. #define bSBD_Option 0x1
  720. #define bFrame_TH 0x1c
  721. #define bFS_Option 0x60
  722. #define bDC_Slope_check 0x80
  723. #define bFGuard_Counter_DC_L 0xe00
  724. #define bFrame_Weight_Short 0x7000
  725. #define bSub_Tune 0xe00000
  726. #define bFrame_DC_Length 0xe000000
  727. #define bSBD_start_offset 0x30000000
  728. #define bFrame_TH_2 0x7
  729. #define bFrame_GI2_TH 0x38
  730. #define bGI2_Sync_en 0x40
  731. #define bSarch_Short_Early 0x300
  732. #define bSarch_Short_Late 0xc00
  733. #define bSarch_GI2_Late 0x70000
  734. #define bCFOAntSum 0x1
  735. #define bCFOAcc 0x2
  736. #define bCFOStartOffset 0xc
  737. #define bCFOLookBack 0x70
  738. #define bCFOSumWeight 0x80
  739. #define bDAGCEnable 0x10000
  740. #define bTXIQImb_A 0x3ff
  741. #define bTXIQImb_B 0xfc00
  742. #define bTXIQImb_C 0x3f0000
  743. #define bTXIQImb_D 0xffc00000
  744. #define bTxIDCOffset 0xff
  745. #define bTxQDCOffset 0xff00
  746. #define bTxDFIRMode 0x10000
  747. #define bTxPesudoNoiseOn 0x4000000
  748. #define bTxPesudoNoise_A 0xff
  749. #define bTxPesudoNoise_B 0xff00
  750. #define bTxPesudoNoise_C 0xff0000
  751. #define bTxPesudoNoise_D 0xff000000
  752. #define bCCADropOption 0x20000
  753. #define bCCADropThres 0xfff00000
  754. #define bEDCCA_H 0xf
  755. #define bEDCCA_L 0xf0
  756. #define bLambda_ED 0x300
  757. #define bRxInitialGain 0x7f
  758. #define bRxAntDivEn 0x80
  759. #define bRxAGCAddressForLNA 0x7f00
  760. #define bRxHighPowerFlow 0x8000
  761. #define bRxAGCFreezeThres 0xc0000
  762. #define bRxFreezeStep_AGC1 0x300000
  763. #define bRxFreezeStep_AGC2 0xc00000
  764. #define bRxFreezeStep_AGC3 0x3000000
  765. #define bRxFreezeStep_AGC0 0xc000000
  766. #define bRxRssi_Cmp_En 0x10000000
  767. #define bRxQuickAGCEn 0x20000000
  768. #define bRxAGCFreezeThresMode 0x40000000
  769. #define bRxOverFlowCheckType 0x80000000
  770. #define bRxAGCShift 0x7f
  771. #define bTRSW_Tri_Only 0x80
  772. #define bPowerThres 0x300
  773. #define bRxAGCEn 0x1
  774. #define bRxAGCTogetherEn 0x2
  775. #define bRxAGCMin 0x4
  776. #define bRxHP_Ini 0x7
  777. #define bRxHP_TRLNA 0x70
  778. #define bRxHP_RSSI 0x700
  779. #define bRxHP_BBP1 0x7000
  780. #define bRxHP_BBP2 0x70000
  781. #define bRxHP_BBP3 0x700000
  782. #define bRSSI_H 0x7f0000 /* the threshold for high power */
  783. #define bRSSI_Gen 0x7f000000 /* the threshold for ant diversity */
  784. #define bRxSettle_TRSW 0x7
  785. #define bRxSettle_LNA 0x38
  786. #define bRxSettle_RSSI 0x1c0
  787. #define bRxSettle_BBP 0xe00
  788. #define bRxSettle_RxHP 0x7000
  789. #define bRxSettle_AntSW_RSSI 0x38000
  790. #define bRxSettle_AntSW 0xc0000
  791. #define bRxProcessTime_DAGC 0x300000
  792. #define bRxSettle_HSSI 0x400000
  793. #define bRxProcessTime_BBPPW 0x800000
  794. #define bRxAntennaPowerShift 0x3000000
  795. #define bRSSITableSelect 0xc000000
  796. #define bRxHP_Final 0x7000000
  797. #define bRxHTSettle_BBP 0x7
  798. #define bRxHTSettle_HSSI 0x8
  799. #define bRxHTSettle_RxHP 0x70
  800. #define bRxHTSettle_BBPPW 0x80
  801. #define bRxHTSettle_Idle 0x300
  802. #define bRxHTSettle_Reserved 0x1c00
  803. #define bRxHTRxHPEn 0x8000
  804. #define bRxHTAGCFreezeThres 0x30000
  805. #define bRxHTAGCTogetherEn 0x40000
  806. #define bRxHTAGCMin 0x80000
  807. #define bRxHTAGCEn 0x100000
  808. #define bRxHTDAGCEn 0x200000
  809. #define bRxHTRxHP_BBP 0x1c00000
  810. #define bRxHTRxHP_Final 0xe0000000
  811. #define bRxPWRatioTH 0x3
  812. #define bRxPWRatioEn 0x4
  813. #define bRxMFHold 0x3800
  814. #define bRxPD_Delay_TH1 0x38
  815. #define bRxPD_Delay_TH2 0x1c0
  816. #define bRxPD_DC_COUNT_MAX 0x600
  817. /* #define bRxMF_Hold 0x3800 */
  818. #define bRxPD_Delay_TH 0x8000
  819. #define bRxProcess_Delay 0xf0000
  820. #define bRxSearchrange_GI2_Early 0x700000
  821. #define bRxFrame_Guard_Counter_L 0x3800000
  822. #define bRxSGI_Guard_L 0xc000000
  823. #define bRxSGI_Search_L 0x30000000
  824. #define bRxSGI_TH 0xc0000000
  825. #define bDFSCnt0 0xff
  826. #define bDFSCnt1 0xff00
  827. #define bDFSFlag 0xf0000
  828. #define bMFWeightSum 0x300000
  829. #define bMinIdxTH 0x7f000000
  830. #define bDAFormat 0x40000
  831. #define bTxChEmuEnable 0x01000000
  832. #define bTRSWIsolation_A 0x7f
  833. #define bTRSWIsolation_B 0x7f00
  834. #define bTRSWIsolation_C 0x7f0000
  835. #define bTRSWIsolation_D 0x7f000000
  836. #define bExtLNAGain 0x7c00
  837. /* 6. PageE(0xE00) */
  838. #define bSTBCEn 0x4 /* Useless */
  839. #define bAntennaMapping 0x10
  840. #define bNss 0x20
  841. #define bCFOAntSumD 0x200
  842. #define bPHYCounterReset 0x8000000
  843. #define bCFOReportGet 0x4000000
  844. #define bOFDMContinueTx 0x10000000
  845. #define bOFDMSingleCarrier 0x20000000
  846. #define bOFDMSingleTone 0x40000000
  847. /* #define bRxPath1 0x01 */
  848. /* #define bRxPath2 0x02 */
  849. /* #define bRxPath3 0x04 */
  850. /* #define bRxPath4 0x08 */
  851. /* #define bTxPath1 0x10 */
  852. /* #define bTxPath2 0x20 */
  853. #define bHTDetect 0x100
  854. #define bCFOEn 0x10000
  855. #define bCFOValue 0xfff00000
  856. #define bSigTone_Re 0x3f
  857. #define bSigTone_Im 0x7f00
  858. #define bCounter_CCA 0xffff
  859. #define bCounter_ParityFail 0xffff0000
  860. #define bCounter_RateIllegal 0xffff
  861. #define bCounter_CRC8Fail 0xffff0000
  862. #define bCounter_MCSNoSupport 0xffff
  863. #define bCounter_FastSync 0xffff
  864. #define bShortCFO 0xfff
  865. #define bShortCFOTLength 12 /* total */
  866. #define bShortCFOFLength 11 /* fraction */
  867. #define bLongCFO 0x7ff
  868. #define bLongCFOTLength 11
  869. #define bLongCFOFLength 11
  870. #define bTailCFO 0x1fff
  871. #define bTailCFOTLength 13
  872. #define bTailCFOFLength 12
  873. #define bmax_en_pwdB 0xffff
  874. #define bCC_power_dB 0xffff0000
  875. #define bnoise_pwdB 0xffff
  876. #define bPowerMeasTLength 10
  877. #define bPowerMeasFLength 3
  878. #define bRx_HT_BW 0x1
  879. #define bRxSC 0x6
  880. #define bRx_HT 0x8
  881. #define bNB_intf_det_on 0x1
  882. #define bIntf_win_len_cfg 0x30
  883. #define bNB_Intf_TH_cfg 0x1c0
  884. #define bRFGain 0x3f
  885. #define bTableSel 0x40
  886. #define bTRSW 0x80
  887. #define bRxSNR_A 0xff
  888. #define bRxSNR_B 0xff00
  889. #define bRxSNR_C 0xff0000
  890. #define bRxSNR_D 0xff000000
  891. #define bSNREVMTLength 8
  892. #define bSNREVMFLength 1
  893. #define bCSI1st 0xff
  894. #define bCSI2nd 0xff00
  895. #define bRxEVM1st 0xff0000
  896. #define bRxEVM2nd 0xff000000
  897. #define bSIGEVM 0xff
  898. #define bPWDB 0xff00
  899. #define bSGIEN 0x10000
  900. #define bSFactorQAM1 0xf /* Useless */
  901. #define bSFactorQAM2 0xf0
  902. #define bSFactorQAM3 0xf00
  903. #define bSFactorQAM4 0xf000
  904. #define bSFactorQAM5 0xf0000
  905. #define bSFactorQAM6 0xf0000
  906. #define bSFactorQAM7 0xf00000
  907. #define bSFactorQAM8 0xf000000
  908. #define bSFactorQAM9 0xf0000000
  909. #define bCSIScheme 0x100000
  910. #define bNoiseLvlTopSet 0x3 /* Useless */
  911. #define bChSmooth 0x4
  912. #define bChSmoothCfg1 0x38
  913. #define bChSmoothCfg2 0x1c0
  914. #define bChSmoothCfg3 0xe00
  915. #define bChSmoothCfg4 0x7000
  916. #define bMRCMode 0x800000
  917. #define bTHEVMCfg 0x7000000
  918. #define bLoopFitType 0x1 /* Useless */
  919. #define bUpdCFO 0x40
  920. #define bUpdCFOOffData 0x80
  921. #define bAdvUpdCFO 0x100
  922. #define bAdvTimeCtrl 0x800
  923. #define bUpdClko 0x1000
  924. #define bFC 0x6000
  925. #define bTrackingMode 0x8000
  926. #define bPhCmpEnable 0x10000
  927. #define bUpdClkoLTF 0x20000
  928. #define bComChCFO 0x40000
  929. #define bCSIEstiMode 0x80000
  930. #define bAdvUpdEqz 0x100000
  931. #define bUChCfg 0x7000000
  932. #define bUpdEqz 0x8000000
  933. /* Rx Pseduo noise */
  934. #define bRxPesudoNoiseOn 0x20000000 /* Useless */
  935. #define bRxPesudoNoise_A 0xff
  936. #define bRxPesudoNoise_B 0xff00
  937. #define bRxPesudoNoise_C 0xff0000
  938. #define bRxPesudoNoise_D 0xff000000
  939. #define bPesudoNoiseState_A 0xffff
  940. #define bPesudoNoiseState_B 0xffff0000
  941. #define bPesudoNoiseState_C 0xffff
  942. #define bPesudoNoiseState_D 0xffff0000
  943. /* 7. RF Register
  944. * Zebra1 */
  945. #define bZebra1_HSSIEnable 0x8 /* Useless */
  946. #define bZebra1_TRxControl 0xc00
  947. #define bZebra1_TRxGainSetting 0x07f
  948. #define bZebra1_RxCorner 0xc00
  949. #define bZebra1_TxChargePump 0x38
  950. #define bZebra1_RxChargePump 0x7
  951. #define bZebra1_ChannelNum 0xf80
  952. #define bZebra1_TxLPFBW 0x400
  953. #define bZebra1_RxLPFBW 0x600
  954. /* Zebra4 */
  955. #define bRTL8256RegModeCtrl1 0x100 /* Useless */
  956. #define bRTL8256RegModeCtrl0 0x40
  957. #define bRTL8256_TxLPFBW 0x18
  958. #define bRTL8256_RxLPFBW 0x600
  959. /* RTL8258 */
  960. #define bRTL8258_TxLPFBW 0xc /* Useless */
  961. #define bRTL8258_RxLPFBW 0xc00
  962. #define bRTL8258_RSSILPFBW 0xc0
  963. /*
  964. * Other Definition
  965. * */
  966. /* byte endable for sb_write */
  967. #define bByte0 0x1 /* Useless */
  968. #define bByte1 0x2
  969. #define bByte2 0x4
  970. #define bByte3 0x8
  971. #define bWord0 0x3
  972. #define bWord1 0xc
  973. #define bDWord 0xf
  974. /* for PutRegsetting & GetRegSetting BitMask */
  975. #define bMaskByte0 0xff /* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */
  976. #define bMaskByte1 0xff00
  977. #define bMaskByte2 0xff0000
  978. #define bMaskByte3 0xff000000
  979. #define bMaskHWord 0xffff0000
  980. #define bMaskLWord 0x0000ffff
  981. #define bMaskDWord 0xffffffff
  982. #define bMaskH3Bytes 0xffffff00
  983. #define bMask12Bits 0xfff
  984. #define bMaskH4Bits 0xf0000000
  985. #define bMaskOFDM_D 0xffc00000
  986. #define bMaskCCK 0x3f3f3f3f
  987. #define bEnable 0x1 /* Useless */
  988. #define bDisable 0x0
  989. #define LeftAntenna 0x0 /* Useless */
  990. #define RightAntenna 0x1
  991. #define tCheckTxStatus 500 /* 500ms // Useless */
  992. #define tUpdateRxCounter 100 /* 100ms */
  993. #define rateCCK 0 /* Useless */
  994. #define rateOFDM 1
  995. #define rateHT 2
  996. /* define Register-End */
  997. #define bPMAC_End 0x1ff /* Useless */
  998. #define bFPGAPHY0_End 0x8ff
  999. #define bFPGAPHY1_End 0x9ff
  1000. #define bCCKPHY0_End 0xaff
  1001. #define bOFDMPHY0_End 0xcff
  1002. #define bOFDMPHY1_End 0xdff
  1003. /* define max debug item in each debug page
  1004. * #define bMaxItem_FPGA_PHY0 0x9
  1005. * #define bMaxItem_FPGA_PHY1 0x3
  1006. * #define bMaxItem_PHY_11B 0x16
  1007. * #define bMaxItem_OFDM_PHY0 0x29
  1008. * #define bMaxItem_OFDM_PHY1 0x0 */
  1009. #define bPMACControl 0x0 /* Useless */
  1010. #define bWMACControl 0x1
  1011. #define bWNICControl 0x2
  1012. #define PathA 0x0 /* Useless */
  1013. #define PathB 0x1
  1014. #define PathC 0x2
  1015. #define PathD 0x3
  1016. #endif