halmac_bit_8197f.h 686 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065
  1. #ifndef __INC_HALMAC_BIT_8197F_H
  2. #define __INC_HALMAC_BIT_8197F_H
  3. #define CPU_OPT_WIDTH 0x1F
  4. /* 2 REG_NOT_VALID_8197F */
  5. /* 2 REG_SYS_ISO_CTRL_8197F */
  6. #define BIT_PWC_EV12V_8197F BIT(15)
  7. #define BIT_PWC_EV25V_8197F BIT(14)
  8. #define BIT_PA33V_EN_8197F BIT(13)
  9. #define BIT_PA12V_EN_8197F BIT(12)
  10. #define BIT_UA33V_EN_8197F BIT(11)
  11. #define BIT_UA12V_EN_8197F BIT(10)
  12. #define BIT_ISO_RFDIO_8197F BIT(9)
  13. #define BIT_ISO_EB2CORE_8197F BIT(8)
  14. #define BIT_ISO_DIOE_8197F BIT(7)
  15. #define BIT_ISO_WLPON2PP_8197F BIT(6)
  16. #define BIT_ISO_IP2MAC_WA2PP_8197F BIT(5)
  17. #define BIT_ISO_PD2CORE_8197F BIT(4)
  18. #define BIT_ISO_PA2PCIE_8197F BIT(3)
  19. #define BIT_ISO_UD2CORE_8197F BIT(2)
  20. #define BIT_ISO_UA2USB_8197F BIT(1)
  21. #define BIT_ISO_WD2PP_8197F BIT(0)
  22. /* 2 REG_SYS_FUNC_EN_8197F */
  23. #define BIT_FEN_MREGEN_8197F BIT(15)
  24. #define BIT_FEN_HWPDN_8197F BIT(14)
  25. #define BIT_EN_25_1_8197F BIT(13)
  26. #define BIT_FEN_ELDR_8197F BIT(12)
  27. #define BIT_FEN_DCORE_8197F BIT(11)
  28. #define BIT_FEN_CPUEN_8197F BIT(10)
  29. #define BIT_FEN_DIOE_8197F BIT(9)
  30. #define BIT_FEN_PCIED_8197F BIT(8)
  31. #define BIT_FEN_PPLL_8197F BIT(7)
  32. #define BIT_FEN_PCIEA_8197F BIT(6)
  33. #define BIT_FEN_DIO_PCIE_8197F BIT(5)
  34. #define BIT_FEN_USBD_8197F BIT(4)
  35. #define BIT_FEN_UPLL_8197F BIT(3)
  36. #define BIT_FEN_USBA_8197F BIT(2)
  37. #define BIT_FEN_BB_GLB_RSTN_8197F BIT(1)
  38. #define BIT_FEN_BBRSTB_8197F BIT(0)
  39. /* 2 REG_SYS_PW_CTRL_8197F */
  40. #define BIT_SOP_EABM_8197F BIT(31)
  41. #define BIT_SOP_ACKF_8197F BIT(30)
  42. #define BIT_SOP_ERCK_8197F BIT(29)
  43. #define BIT_SOP_ESWR_8197F BIT(28)
  44. #define BIT_SOP_PWMM_8197F BIT(27)
  45. #define BIT_SOP_EECK_8197F BIT(26)
  46. #define BIT_SOP_EXTL_8197F BIT(24)
  47. #define BIT_SYM_OP_RING_12M_8197F BIT(22)
  48. #define BIT_ROP_SWPR_8197F BIT(21)
  49. #define BIT_DIS_HW_LPLDM_8197F BIT(20)
  50. #define BIT_OPT_SWRST_WLMCU_8197F BIT(19)
  51. #define BIT_RDY_SYSPWR_8197F BIT(17)
  52. #define BIT_EN_WLON_8197F BIT(16)
  53. #define BIT_APDM_HPDN_8197F BIT(15)
  54. #define BIT_AFSM_PCIE_SUS_EN_8197F BIT(12)
  55. #define BIT_AFSM_WLSUS_EN_8197F BIT(11)
  56. #define BIT_APFM_SWLPS_8197F BIT(10)
  57. #define BIT_APFM_OFFMAC_8197F BIT(9)
  58. #define BIT_APFN_ONMAC_8197F BIT(8)
  59. #define BIT_CHIP_PDN_EN_8197F BIT(7)
  60. #define BIT_RDY_MACDIS_8197F BIT(6)
  61. #define BIT_RING_CLK_12M_EN_8197F BIT(4)
  62. #define BIT_PFM_WOWL_8197F BIT(3)
  63. #define BIT_PFM_LDKP_8197F BIT(2)
  64. #define BIT_WL_HCI_ALD_8197F BIT(1)
  65. #define BIT_PFM_LDALL_8197F BIT(0)
  66. /* 2 REG_SYS_CLK_CTRL_8197F */
  67. #define BIT_LDO_DUMMY_8197F BIT(15)
  68. #define BIT_CPU_CLK_EN_8197F BIT(14)
  69. #define BIT_SYMREG_CLK_EN_8197F BIT(13)
  70. #define BIT_HCI_CLK_EN_8197F BIT(12)
  71. #define BIT_MAC_CLK_EN_8197F BIT(11)
  72. #define BIT_SEC_CLK_EN_8197F BIT(10)
  73. #define BIT_PHY_SSC_RSTB_8197F BIT(9)
  74. #define BIT_EXT_32K_EN_8197F BIT(8)
  75. #define BIT_WL_CLK_TEST_8197F BIT(7)
  76. #define BIT_OP_SPS_PWM_EN_8197F BIT(6)
  77. #define BIT_LOADER_CLK_EN_8197F BIT(5)
  78. #define BIT_MACSLP_8197F BIT(4)
  79. #define BIT_WAKEPAD_EN_8197F BIT(3)
  80. #define BIT_ROMD16V_EN_8197F BIT(2)
  81. #define BIT_CKANA12M_EN_8197F BIT(1)
  82. #define BIT_CNTD16V_EN_8197F BIT(0)
  83. /* 2 REG_SYS_EEPROM_CTRL_8197F */
  84. #define BIT_SHIFT_VPDIDX_8197F 8
  85. #define BIT_MASK_VPDIDX_8197F 0xff
  86. #define BIT_VPDIDX_8197F(x) (((x) & BIT_MASK_VPDIDX_8197F) << BIT_SHIFT_VPDIDX_8197F)
  87. #define BITS_VPDIDX_8197F (BIT_MASK_VPDIDX_8197F << BIT_SHIFT_VPDIDX_8197F)
  88. #define BIT_CLEAR_VPDIDX_8197F(x) ((x) & (~BITS_VPDIDX_8197F))
  89. #define BIT_GET_VPDIDX_8197F(x) (((x) >> BIT_SHIFT_VPDIDX_8197F) & BIT_MASK_VPDIDX_8197F)
  90. #define BIT_SET_VPDIDX_8197F(x, v) (BIT_CLEAR_VPDIDX_8197F(x) | BIT_VPDIDX_8197F(v))
  91. #define BIT_SHIFT_EEM1_0_8197F 6
  92. #define BIT_MASK_EEM1_0_8197F 0x3
  93. #define BIT_EEM1_0_8197F(x) (((x) & BIT_MASK_EEM1_0_8197F) << BIT_SHIFT_EEM1_0_8197F)
  94. #define BITS_EEM1_0_8197F (BIT_MASK_EEM1_0_8197F << BIT_SHIFT_EEM1_0_8197F)
  95. #define BIT_CLEAR_EEM1_0_8197F(x) ((x) & (~BITS_EEM1_0_8197F))
  96. #define BIT_GET_EEM1_0_8197F(x) (((x) >> BIT_SHIFT_EEM1_0_8197F) & BIT_MASK_EEM1_0_8197F)
  97. #define BIT_SET_EEM1_0_8197F(x, v) (BIT_CLEAR_EEM1_0_8197F(x) | BIT_EEM1_0_8197F(v))
  98. #define BIT_AUTOLOAD_SUS_8197F BIT(5)
  99. #define BIT_EERPOMSEL_8197F BIT(4)
  100. #define BIT_EECS_V1_8197F BIT(3)
  101. #define BIT_EESK_V1_8197F BIT(2)
  102. #define BIT_EEDI_V1_8197F BIT(1)
  103. #define BIT_EEDO_V1_8197F BIT(0)
  104. /* 2 REG_EE_VPD_8197F */
  105. #define BIT_SHIFT_VPD_DATA_8197F 0
  106. #define BIT_MASK_VPD_DATA_8197F 0xffffffffL
  107. #define BIT_VPD_DATA_8197F(x) (((x) & BIT_MASK_VPD_DATA_8197F) << BIT_SHIFT_VPD_DATA_8197F)
  108. #define BITS_VPD_DATA_8197F (BIT_MASK_VPD_DATA_8197F << BIT_SHIFT_VPD_DATA_8197F)
  109. #define BIT_CLEAR_VPD_DATA_8197F(x) ((x) & (~BITS_VPD_DATA_8197F))
  110. #define BIT_GET_VPD_DATA_8197F(x) (((x) >> BIT_SHIFT_VPD_DATA_8197F) & BIT_MASK_VPD_DATA_8197F)
  111. #define BIT_SET_VPD_DATA_8197F(x, v) (BIT_CLEAR_VPD_DATA_8197F(x) | BIT_VPD_DATA_8197F(v))
  112. /* 2 REG_SYS_SWR_CTRL1_8197F */
  113. #define BIT_SW18_C2_BIT0_8197F BIT(31)
  114. #define BIT_SHIFT_SW18_C1_8197F 29
  115. #define BIT_MASK_SW18_C1_8197F 0x3
  116. #define BIT_SW18_C1_8197F(x) (((x) & BIT_MASK_SW18_C1_8197F) << BIT_SHIFT_SW18_C1_8197F)
  117. #define BITS_SW18_C1_8197F (BIT_MASK_SW18_C1_8197F << BIT_SHIFT_SW18_C1_8197F)
  118. #define BIT_CLEAR_SW18_C1_8197F(x) ((x) & (~BITS_SW18_C1_8197F))
  119. #define BIT_GET_SW18_C1_8197F(x) (((x) >> BIT_SHIFT_SW18_C1_8197F) & BIT_MASK_SW18_C1_8197F)
  120. #define BIT_SET_SW18_C1_8197F(x, v) (BIT_CLEAR_SW18_C1_8197F(x) | BIT_SW18_C1_8197F(v))
  121. #define BIT_SHIFT_REG_FREQ_L_8197F 25
  122. #define BIT_MASK_REG_FREQ_L_8197F 0x7
  123. #define BIT_REG_FREQ_L_8197F(x) (((x) & BIT_MASK_REG_FREQ_L_8197F) << BIT_SHIFT_REG_FREQ_L_8197F)
  124. #define BITS_REG_FREQ_L_8197F (BIT_MASK_REG_FREQ_L_8197F << BIT_SHIFT_REG_FREQ_L_8197F)
  125. #define BIT_CLEAR_REG_FREQ_L_8197F(x) ((x) & (~BITS_REG_FREQ_L_8197F))
  126. #define BIT_GET_REG_FREQ_L_8197F(x) (((x) >> BIT_SHIFT_REG_FREQ_L_8197F) & BIT_MASK_REG_FREQ_L_8197F)
  127. #define BIT_SET_REG_FREQ_L_8197F(x, v) (BIT_CLEAR_REG_FREQ_L_8197F(x) | BIT_REG_FREQ_L_8197F(v))
  128. #define BIT_REG_EN_DUTY_8197F BIT(24)
  129. #define BIT_SHIFT_REG_MODE_8197F 22
  130. #define BIT_MASK_REG_MODE_8197F 0x3
  131. #define BIT_REG_MODE_8197F(x) (((x) & BIT_MASK_REG_MODE_8197F) << BIT_SHIFT_REG_MODE_8197F)
  132. #define BITS_REG_MODE_8197F (BIT_MASK_REG_MODE_8197F << BIT_SHIFT_REG_MODE_8197F)
  133. #define BIT_CLEAR_REG_MODE_8197F(x) ((x) & (~BITS_REG_MODE_8197F))
  134. #define BIT_GET_REG_MODE_8197F(x) (((x) >> BIT_SHIFT_REG_MODE_8197F) & BIT_MASK_REG_MODE_8197F)
  135. #define BIT_SET_REG_MODE_8197F(x, v) (BIT_CLEAR_REG_MODE_8197F(x) | BIT_REG_MODE_8197F(v))
  136. #define BIT_REG_EN_SP_8197F BIT(21)
  137. #define BIT_REG_AUTO_L_8197F BIT(20)
  138. #define BIT_SW18_SELD_BIT0_8197F BIT(19)
  139. #define BIT_SW18_POWOCP_8197F BIT(18)
  140. #define BIT_SHIFT_SW18_OCP_8197F 15
  141. #define BIT_MASK_SW18_OCP_8197F 0x7
  142. #define BIT_SW18_OCP_8197F(x) (((x) & BIT_MASK_SW18_OCP_8197F) << BIT_SHIFT_SW18_OCP_8197F)
  143. #define BITS_SW18_OCP_8197F (BIT_MASK_SW18_OCP_8197F << BIT_SHIFT_SW18_OCP_8197F)
  144. #define BIT_CLEAR_SW18_OCP_8197F(x) ((x) & (~BITS_SW18_OCP_8197F))
  145. #define BIT_GET_SW18_OCP_8197F(x) (((x) >> BIT_SHIFT_SW18_OCP_8197F) & BIT_MASK_SW18_OCP_8197F)
  146. #define BIT_SET_SW18_OCP_8197F(x, v) (BIT_CLEAR_SW18_OCP_8197F(x) | BIT_SW18_OCP_8197F(v))
  147. #define BIT_SHIFT_CF_L_BIT0_TO_1_8197F 13
  148. #define BIT_MASK_CF_L_BIT0_TO_1_8197F 0x3
  149. #define BIT_CF_L_BIT0_TO_1_8197F(x) (((x) & BIT_MASK_CF_L_BIT0_TO_1_8197F) << BIT_SHIFT_CF_L_BIT0_TO_1_8197F)
  150. #define BITS_CF_L_BIT0_TO_1_8197F (BIT_MASK_CF_L_BIT0_TO_1_8197F << BIT_SHIFT_CF_L_BIT0_TO_1_8197F)
  151. #define BIT_CLEAR_CF_L_BIT0_TO_1_8197F(x) ((x) & (~BITS_CF_L_BIT0_TO_1_8197F))
  152. #define BIT_GET_CF_L_BIT0_TO_1_8197F(x) (((x) >> BIT_SHIFT_CF_L_BIT0_TO_1_8197F) & BIT_MASK_CF_L_BIT0_TO_1_8197F)
  153. #define BIT_SET_CF_L_BIT0_TO_1_8197F(x, v) (BIT_CLEAR_CF_L_BIT0_TO_1_8197F(x) | BIT_CF_L_BIT0_TO_1_8197F(v))
  154. #define BIT_SW18_FPWM_8197F BIT(11)
  155. #define BIT_SW18_SWEN_8197F BIT(9)
  156. #define BIT_SW18_LDEN_8197F BIT(8)
  157. #define BIT_MAC_ID_EN_8197F BIT(7)
  158. #define BIT_WL_CTRL_XTAL_CADJ_8197F BIT(6)
  159. #define BIT_AFE_BGEN_8197F BIT(0)
  160. /* 2 REG_SYS_SWR_CTRL2_8197F */
  161. /* 2 REG_NOT_VALID_8197F */
  162. /* 2 REG_NOT_VALID_8197F */
  163. /* 2 REG_NOT_VALID_8197F */
  164. /* 2 REG_NOT_VALID_8197F */
  165. /* 2 REG_NOT_VALID_8197F */
  166. /* 2 REG_NOT_VALID_8197F */
  167. /* 2 REG_NOT_VALID_8197F */
  168. /* 2 REG_NOT_VALID_8197F */
  169. /* 2 REG_NOT_VALID_8197F */
  170. /* 2 REG_NOT_VALID_8197F */
  171. /* 2 REG_NOT_VALID_8197F */
  172. /* 2 REG_NOT_VALID_8197F */
  173. /* 2 REG_NOT_VALID_8197F */
  174. /* 2 REG_NOT_VALID_8197F */
  175. /* 2 REG_NOT_VALID_8197F */
  176. /* 2 REG_NOT_VALID_8197F */
  177. /* 2 REG_NOT_VALID_8197F */
  178. /* 2 REG_NOT_VALID_8197F */
  179. /* 2 REG_SYS_SWR_CTRL3_8197F */
  180. #define BIT_SPS18_OCP_DIS_8197F BIT(31)
  181. #define BIT_SHIFT_SPS18_OCP_TH_8197F 16
  182. #define BIT_MASK_SPS18_OCP_TH_8197F 0x7fff
  183. #define BIT_SPS18_OCP_TH_8197F(x) (((x) & BIT_MASK_SPS18_OCP_TH_8197F) << BIT_SHIFT_SPS18_OCP_TH_8197F)
  184. #define BITS_SPS18_OCP_TH_8197F (BIT_MASK_SPS18_OCP_TH_8197F << BIT_SHIFT_SPS18_OCP_TH_8197F)
  185. #define BIT_CLEAR_SPS18_OCP_TH_8197F(x) ((x) & (~BITS_SPS18_OCP_TH_8197F))
  186. #define BIT_GET_SPS18_OCP_TH_8197F(x) (((x) >> BIT_SHIFT_SPS18_OCP_TH_8197F) & BIT_MASK_SPS18_OCP_TH_8197F)
  187. #define BIT_SET_SPS18_OCP_TH_8197F(x, v) (BIT_CLEAR_SPS18_OCP_TH_8197F(x) | BIT_SPS18_OCP_TH_8197F(v))
  188. #define BIT_SHIFT_OCP_WINDOW_8197F 0
  189. #define BIT_MASK_OCP_WINDOW_8197F 0xffff
  190. #define BIT_OCP_WINDOW_8197F(x) (((x) & BIT_MASK_OCP_WINDOW_8197F) << BIT_SHIFT_OCP_WINDOW_8197F)
  191. #define BITS_OCP_WINDOW_8197F (BIT_MASK_OCP_WINDOW_8197F << BIT_SHIFT_OCP_WINDOW_8197F)
  192. #define BIT_CLEAR_OCP_WINDOW_8197F(x) ((x) & (~BITS_OCP_WINDOW_8197F))
  193. #define BIT_GET_OCP_WINDOW_8197F(x) (((x) >> BIT_SHIFT_OCP_WINDOW_8197F) & BIT_MASK_OCP_WINDOW_8197F)
  194. #define BIT_SET_OCP_WINDOW_8197F(x, v) (BIT_CLEAR_OCP_WINDOW_8197F(x) | BIT_OCP_WINDOW_8197F(v))
  195. /* 2 REG_RSV_CTRL_8197F */
  196. #define BIT_HREG_DBG_8197F BIT(23)
  197. #define BIT_WLMCUIOIF_8197F BIT(8)
  198. #define BIT_LOCK_ALL_EN_8197F BIT(7)
  199. #define BIT_R_DIS_PRST_8197F BIT(6)
  200. #define BIT_WLOCK_1C_B6_8197F BIT(5)
  201. #define BIT_WLOCK_40_8197F BIT(4)
  202. #define BIT_WLOCK_08_8197F BIT(3)
  203. #define BIT_WLOCK_04_8197F BIT(2)
  204. #define BIT_WLOCK_00_8197F BIT(1)
  205. #define BIT_WLOCK_ALL_8197F BIT(0)
  206. /* 2 REG_RF0_CTRL_8197F */
  207. #define BIT_RF0_SDMRSTB_8197F BIT(2)
  208. #define BIT_RF0_RSTB_8197F BIT(1)
  209. #define BIT_RF0_EN_8197F BIT(0)
  210. /* 2 REG_AFE_LDO_CTRL_8197F */
  211. #define BIT_SHIFT_LPLDH12_RSV_8197F 29
  212. #define BIT_MASK_LPLDH12_RSV_8197F 0x7
  213. #define BIT_LPLDH12_RSV_8197F(x) (((x) & BIT_MASK_LPLDH12_RSV_8197F) << BIT_SHIFT_LPLDH12_RSV_8197F)
  214. #define BITS_LPLDH12_RSV_8197F (BIT_MASK_LPLDH12_RSV_8197F << BIT_SHIFT_LPLDH12_RSV_8197F)
  215. #define BIT_CLEAR_LPLDH12_RSV_8197F(x) ((x) & (~BITS_LPLDH12_RSV_8197F))
  216. #define BIT_GET_LPLDH12_RSV_8197F(x) (((x) >> BIT_SHIFT_LPLDH12_RSV_8197F) & BIT_MASK_LPLDH12_RSV_8197F)
  217. #define BIT_SET_LPLDH12_RSV_8197F(x, v) (BIT_CLEAR_LPLDH12_RSV_8197F(x) | BIT_LPLDH12_RSV_8197F(v))
  218. #define BIT_LPLDH12_SLP_8197F BIT(28)
  219. #define BIT_SHIFT_LPLDH12_VADJ_8197F 24
  220. #define BIT_MASK_LPLDH12_VADJ_8197F 0xf
  221. #define BIT_LPLDH12_VADJ_8197F(x) (((x) & BIT_MASK_LPLDH12_VADJ_8197F) << BIT_SHIFT_LPLDH12_VADJ_8197F)
  222. #define BITS_LPLDH12_VADJ_8197F (BIT_MASK_LPLDH12_VADJ_8197F << BIT_SHIFT_LPLDH12_VADJ_8197F)
  223. #define BIT_CLEAR_LPLDH12_VADJ_8197F(x) ((x) & (~BITS_LPLDH12_VADJ_8197F))
  224. #define BIT_GET_LPLDH12_VADJ_8197F(x) (((x) >> BIT_SHIFT_LPLDH12_VADJ_8197F) & BIT_MASK_LPLDH12_VADJ_8197F)
  225. #define BIT_SET_LPLDH12_VADJ_8197F(x, v) (BIT_CLEAR_LPLDH12_VADJ_8197F(x) | BIT_LPLDH12_VADJ_8197F(v))
  226. #define BIT_LDH12_EN_8197F BIT(16)
  227. #define BIT_POW_REGU_P1_8197F BIT(10)
  228. #define BIT_LDOV12W_EN_8197F BIT(8)
  229. #define BIT_EX_XTAL_DRV_DIGI_8197F BIT(7)
  230. #define BIT_EX_XTAL_DRV_USB_8197F BIT(6)
  231. #define BIT_EX_XTAL_DRV_AFE_8197F BIT(5)
  232. #define BIT_EX_XTAL_DRV_RF2_8197F BIT(4)
  233. #define BIT_EX_XTAL_DRV_RF1_8197F BIT(3)
  234. #define BIT_POW_REGU_P0_8197F BIT(2)
  235. /* 2 REG_NOT_VALID_8197F */
  236. #define BIT_POW_PLL_LDO_8197F BIT(0)
  237. /* 2 REG_AFE_CTRL1_8197F */
  238. #define BIT_AGPIO_GPE_8197F BIT(31)
  239. #define BIT_SHIFT_XTAL_CAP_XI_8197F 25
  240. #define BIT_MASK_XTAL_CAP_XI_8197F 0x3f
  241. #define BIT_XTAL_CAP_XI_8197F(x) (((x) & BIT_MASK_XTAL_CAP_XI_8197F) << BIT_SHIFT_XTAL_CAP_XI_8197F)
  242. #define BITS_XTAL_CAP_XI_8197F (BIT_MASK_XTAL_CAP_XI_8197F << BIT_SHIFT_XTAL_CAP_XI_8197F)
  243. #define BIT_CLEAR_XTAL_CAP_XI_8197F(x) ((x) & (~BITS_XTAL_CAP_XI_8197F))
  244. #define BIT_GET_XTAL_CAP_XI_8197F(x) (((x) >> BIT_SHIFT_XTAL_CAP_XI_8197F) & BIT_MASK_XTAL_CAP_XI_8197F)
  245. #define BIT_SET_XTAL_CAP_XI_8197F(x, v) (BIT_CLEAR_XTAL_CAP_XI_8197F(x) | BIT_XTAL_CAP_XI_8197F(v))
  246. #define BIT_SHIFT_XTAL_DRV_DIGI_8197F 23
  247. #define BIT_MASK_XTAL_DRV_DIGI_8197F 0x3
  248. #define BIT_XTAL_DRV_DIGI_8197F(x) (((x) & BIT_MASK_XTAL_DRV_DIGI_8197F) << BIT_SHIFT_XTAL_DRV_DIGI_8197F)
  249. #define BITS_XTAL_DRV_DIGI_8197F (BIT_MASK_XTAL_DRV_DIGI_8197F << BIT_SHIFT_XTAL_DRV_DIGI_8197F)
  250. #define BIT_CLEAR_XTAL_DRV_DIGI_8197F(x) ((x) & (~BITS_XTAL_DRV_DIGI_8197F))
  251. #define BIT_GET_XTAL_DRV_DIGI_8197F(x) (((x) >> BIT_SHIFT_XTAL_DRV_DIGI_8197F) & BIT_MASK_XTAL_DRV_DIGI_8197F)
  252. #define BIT_SET_XTAL_DRV_DIGI_8197F(x, v) (BIT_CLEAR_XTAL_DRV_DIGI_8197F(x) | BIT_XTAL_DRV_DIGI_8197F(v))
  253. #define BIT_XTAL_DRV_USB_BIT1_8197F BIT(22)
  254. #define BIT_SHIFT_MAC_CLK_SEL_8197F 20
  255. #define BIT_MASK_MAC_CLK_SEL_8197F 0x3
  256. #define BIT_MAC_CLK_SEL_8197F(x) (((x) & BIT_MASK_MAC_CLK_SEL_8197F) << BIT_SHIFT_MAC_CLK_SEL_8197F)
  257. #define BITS_MAC_CLK_SEL_8197F (BIT_MASK_MAC_CLK_SEL_8197F << BIT_SHIFT_MAC_CLK_SEL_8197F)
  258. #define BIT_CLEAR_MAC_CLK_SEL_8197F(x) ((x) & (~BITS_MAC_CLK_SEL_8197F))
  259. #define BIT_GET_MAC_CLK_SEL_8197F(x) (((x) >> BIT_SHIFT_MAC_CLK_SEL_8197F) & BIT_MASK_MAC_CLK_SEL_8197F)
  260. #define BIT_SET_MAC_CLK_SEL_8197F(x, v) (BIT_CLEAR_MAC_CLK_SEL_8197F(x) | BIT_MAC_CLK_SEL_8197F(v))
  261. #define BIT_XTAL_DRV_USB_BIT0_8197F BIT(19)
  262. #define BIT_SHIFT_XTAL_DRV_AFE_8197F 17
  263. #define BIT_MASK_XTAL_DRV_AFE_8197F 0x3
  264. #define BIT_XTAL_DRV_AFE_8197F(x) (((x) & BIT_MASK_XTAL_DRV_AFE_8197F) << BIT_SHIFT_XTAL_DRV_AFE_8197F)
  265. #define BITS_XTAL_DRV_AFE_8197F (BIT_MASK_XTAL_DRV_AFE_8197F << BIT_SHIFT_XTAL_DRV_AFE_8197F)
  266. #define BIT_CLEAR_XTAL_DRV_AFE_8197F(x) ((x) & (~BITS_XTAL_DRV_AFE_8197F))
  267. #define BIT_GET_XTAL_DRV_AFE_8197F(x) (((x) >> BIT_SHIFT_XTAL_DRV_AFE_8197F) & BIT_MASK_XTAL_DRV_AFE_8197F)
  268. #define BIT_SET_XTAL_DRV_AFE_8197F(x, v) (BIT_CLEAR_XTAL_DRV_AFE_8197F(x) | BIT_XTAL_DRV_AFE_8197F(v))
  269. #define BIT_SHIFT_XTAL_DRV_RF2_8197F 15
  270. #define BIT_MASK_XTAL_DRV_RF2_8197F 0x3
  271. #define BIT_XTAL_DRV_RF2_8197F(x) (((x) & BIT_MASK_XTAL_DRV_RF2_8197F) << BIT_SHIFT_XTAL_DRV_RF2_8197F)
  272. #define BITS_XTAL_DRV_RF2_8197F (BIT_MASK_XTAL_DRV_RF2_8197F << BIT_SHIFT_XTAL_DRV_RF2_8197F)
  273. #define BIT_CLEAR_XTAL_DRV_RF2_8197F(x) ((x) & (~BITS_XTAL_DRV_RF2_8197F))
  274. #define BIT_GET_XTAL_DRV_RF2_8197F(x) (((x) >> BIT_SHIFT_XTAL_DRV_RF2_8197F) & BIT_MASK_XTAL_DRV_RF2_8197F)
  275. #define BIT_SET_XTAL_DRV_RF2_8197F(x, v) (BIT_CLEAR_XTAL_DRV_RF2_8197F(x) | BIT_XTAL_DRV_RF2_8197F(v))
  276. #define BIT_SHIFT_XTAL_DRV_RF1_8197F 13
  277. #define BIT_MASK_XTAL_DRV_RF1_8197F 0x3
  278. #define BIT_XTAL_DRV_RF1_8197F(x) (((x) & BIT_MASK_XTAL_DRV_RF1_8197F) << BIT_SHIFT_XTAL_DRV_RF1_8197F)
  279. #define BITS_XTAL_DRV_RF1_8197F (BIT_MASK_XTAL_DRV_RF1_8197F << BIT_SHIFT_XTAL_DRV_RF1_8197F)
  280. #define BIT_CLEAR_XTAL_DRV_RF1_8197F(x) ((x) & (~BITS_XTAL_DRV_RF1_8197F))
  281. #define BIT_GET_XTAL_DRV_RF1_8197F(x) (((x) >> BIT_SHIFT_XTAL_DRV_RF1_8197F) & BIT_MASK_XTAL_DRV_RF1_8197F)
  282. #define BIT_SET_XTAL_DRV_RF1_8197F(x, v) (BIT_CLEAR_XTAL_DRV_RF1_8197F(x) | BIT_XTAL_DRV_RF1_8197F(v))
  283. #define BIT_XTAL_DELAY_DIGI_8197F BIT(12)
  284. #define BIT_XTAL_DELAY_USB_8197F BIT(11)
  285. #define BIT_XTAL_DELAY_AFE_8197F BIT(10)
  286. #define BIT_XTAL_LP_V1_8197F BIT(9)
  287. #define BIT_XTAL_GM_SEP_V1_8197F BIT(8)
  288. #define BIT_XTAL_LDO_VREF_V1_8197F BIT(7)
  289. #define BIT_XTAL_XQSEL_RF_8197F BIT(6)
  290. #define BIT_XTAL_XQSEL_8197F BIT(5)
  291. #define BIT_SHIFT_XTAL_GMN_V1_8197F 3
  292. #define BIT_MASK_XTAL_GMN_V1_8197F 0x3
  293. #define BIT_XTAL_GMN_V1_8197F(x) (((x) & BIT_MASK_XTAL_GMN_V1_8197F) << BIT_SHIFT_XTAL_GMN_V1_8197F)
  294. #define BITS_XTAL_GMN_V1_8197F (BIT_MASK_XTAL_GMN_V1_8197F << BIT_SHIFT_XTAL_GMN_V1_8197F)
  295. #define BIT_CLEAR_XTAL_GMN_V1_8197F(x) ((x) & (~BITS_XTAL_GMN_V1_8197F))
  296. #define BIT_GET_XTAL_GMN_V1_8197F(x) (((x) >> BIT_SHIFT_XTAL_GMN_V1_8197F) & BIT_MASK_XTAL_GMN_V1_8197F)
  297. #define BIT_SET_XTAL_GMN_V1_8197F(x, v) (BIT_CLEAR_XTAL_GMN_V1_8197F(x) | BIT_XTAL_GMN_V1_8197F(v))
  298. #define BIT_SHIFT_XTAL_GMP_V1_8197F 1
  299. #define BIT_MASK_XTAL_GMP_V1_8197F 0x3
  300. #define BIT_XTAL_GMP_V1_8197F(x) (((x) & BIT_MASK_XTAL_GMP_V1_8197F) << BIT_SHIFT_XTAL_GMP_V1_8197F)
  301. #define BITS_XTAL_GMP_V1_8197F (BIT_MASK_XTAL_GMP_V1_8197F << BIT_SHIFT_XTAL_GMP_V1_8197F)
  302. #define BIT_CLEAR_XTAL_GMP_V1_8197F(x) ((x) & (~BITS_XTAL_GMP_V1_8197F))
  303. #define BIT_GET_XTAL_GMP_V1_8197F(x) (((x) >> BIT_SHIFT_XTAL_GMP_V1_8197F) & BIT_MASK_XTAL_GMP_V1_8197F)
  304. #define BIT_SET_XTAL_GMP_V1_8197F(x, v) (BIT_CLEAR_XTAL_GMP_V1_8197F(x) | BIT_XTAL_GMP_V1_8197F(v))
  305. #define BIT_XTAL_EN_8197F BIT(0)
  306. /* 2 REG_AFE_CTRL2_8197F */
  307. #define BIT_SHIFT_RS_SET_V2_8197F 26
  308. #define BIT_MASK_RS_SET_V2_8197F 0x7
  309. #define BIT_RS_SET_V2_8197F(x) (((x) & BIT_MASK_RS_SET_V2_8197F) << BIT_SHIFT_RS_SET_V2_8197F)
  310. #define BITS_RS_SET_V2_8197F (BIT_MASK_RS_SET_V2_8197F << BIT_SHIFT_RS_SET_V2_8197F)
  311. #define BIT_CLEAR_RS_SET_V2_8197F(x) ((x) & (~BITS_RS_SET_V2_8197F))
  312. #define BIT_GET_RS_SET_V2_8197F(x) (((x) >> BIT_SHIFT_RS_SET_V2_8197F) & BIT_MASK_RS_SET_V2_8197F)
  313. #define BIT_SET_RS_SET_V2_8197F(x, v) (BIT_CLEAR_RS_SET_V2_8197F(x) | BIT_RS_SET_V2_8197F(v))
  314. #define BIT_SHIFT_CP_BIAS_V2_8197F 18
  315. #define BIT_MASK_CP_BIAS_V2_8197F 0x7
  316. #define BIT_CP_BIAS_V2_8197F(x) (((x) & BIT_MASK_CP_BIAS_V2_8197F) << BIT_SHIFT_CP_BIAS_V2_8197F)
  317. #define BITS_CP_BIAS_V2_8197F (BIT_MASK_CP_BIAS_V2_8197F << BIT_SHIFT_CP_BIAS_V2_8197F)
  318. #define BIT_CLEAR_CP_BIAS_V2_8197F(x) ((x) & (~BITS_CP_BIAS_V2_8197F))
  319. #define BIT_GET_CP_BIAS_V2_8197F(x) (((x) >> BIT_SHIFT_CP_BIAS_V2_8197F) & BIT_MASK_CP_BIAS_V2_8197F)
  320. #define BIT_SET_CP_BIAS_V2_8197F(x, v) (BIT_CLEAR_CP_BIAS_V2_8197F(x) | BIT_CP_BIAS_V2_8197F(v))
  321. #define BIT_FREF_SEL_8197F BIT(16)
  322. #define BIT_SHIFT_MCCO_V2_8197F 14
  323. #define BIT_MASK_MCCO_V2_8197F 0x3
  324. #define BIT_MCCO_V2_8197F(x) (((x) & BIT_MASK_MCCO_V2_8197F) << BIT_SHIFT_MCCO_V2_8197F)
  325. #define BITS_MCCO_V2_8197F (BIT_MASK_MCCO_V2_8197F << BIT_SHIFT_MCCO_V2_8197F)
  326. #define BIT_CLEAR_MCCO_V2_8197F(x) ((x) & (~BITS_MCCO_V2_8197F))
  327. #define BIT_GET_MCCO_V2_8197F(x) (((x) >> BIT_SHIFT_MCCO_V2_8197F) & BIT_MASK_MCCO_V2_8197F)
  328. #define BIT_SET_MCCO_V2_8197F(x, v) (BIT_CLEAR_MCCO_V2_8197F(x) | BIT_MCCO_V2_8197F(v))
  329. #define BIT_SHIFT_CK320_EN_8197F 12
  330. #define BIT_MASK_CK320_EN_8197F 0x3
  331. #define BIT_CK320_EN_8197F(x) (((x) & BIT_MASK_CK320_EN_8197F) << BIT_SHIFT_CK320_EN_8197F)
  332. #define BITS_CK320_EN_8197F (BIT_MASK_CK320_EN_8197F << BIT_SHIFT_CK320_EN_8197F)
  333. #define BIT_CLEAR_CK320_EN_8197F(x) ((x) & (~BITS_CK320_EN_8197F))
  334. #define BIT_GET_CK320_EN_8197F(x) (((x) >> BIT_SHIFT_CK320_EN_8197F) & BIT_MASK_CK320_EN_8197F)
  335. #define BIT_SET_CK320_EN_8197F(x, v) (BIT_CLEAR_CK320_EN_8197F(x) | BIT_CK320_EN_8197F(v))
  336. #define BIT_AGPIO_GPO_8197F BIT(9)
  337. #define BIT_SHIFT_AGPIO_DRV_8197F 7
  338. #define BIT_MASK_AGPIO_DRV_8197F 0x3
  339. #define BIT_AGPIO_DRV_8197F(x) (((x) & BIT_MASK_AGPIO_DRV_8197F) << BIT_SHIFT_AGPIO_DRV_8197F)
  340. #define BITS_AGPIO_DRV_8197F (BIT_MASK_AGPIO_DRV_8197F << BIT_SHIFT_AGPIO_DRV_8197F)
  341. #define BIT_CLEAR_AGPIO_DRV_8197F(x) ((x) & (~BITS_AGPIO_DRV_8197F))
  342. #define BIT_GET_AGPIO_DRV_8197F(x) (((x) >> BIT_SHIFT_AGPIO_DRV_8197F) & BIT_MASK_AGPIO_DRV_8197F)
  343. #define BIT_SET_AGPIO_DRV_8197F(x, v) (BIT_CLEAR_AGPIO_DRV_8197F(x) | BIT_AGPIO_DRV_8197F(v))
  344. #define BIT_SHIFT_XTAL_CAP_XO_8197F 1
  345. #define BIT_MASK_XTAL_CAP_XO_8197F 0x3f
  346. #define BIT_XTAL_CAP_XO_8197F(x) (((x) & BIT_MASK_XTAL_CAP_XO_8197F) << BIT_SHIFT_XTAL_CAP_XO_8197F)
  347. #define BITS_XTAL_CAP_XO_8197F (BIT_MASK_XTAL_CAP_XO_8197F << BIT_SHIFT_XTAL_CAP_XO_8197F)
  348. #define BIT_CLEAR_XTAL_CAP_XO_8197F(x) ((x) & (~BITS_XTAL_CAP_XO_8197F))
  349. #define BIT_GET_XTAL_CAP_XO_8197F(x) (((x) >> BIT_SHIFT_XTAL_CAP_XO_8197F) & BIT_MASK_XTAL_CAP_XO_8197F)
  350. #define BIT_SET_XTAL_CAP_XO_8197F(x, v) (BIT_CLEAR_XTAL_CAP_XO_8197F(x) | BIT_XTAL_CAP_XO_8197F(v))
  351. #define BIT_POW_PLL_8197F BIT(0)
  352. /* 2 REG_AFE_CTRL3_8197F */
  353. #define BIT_SHIFT_PS_V2_8197F 7
  354. #define BIT_MASK_PS_V2_8197F 0x7
  355. #define BIT_PS_V2_8197F(x) (((x) & BIT_MASK_PS_V2_8197F) << BIT_SHIFT_PS_V2_8197F)
  356. #define BITS_PS_V2_8197F (BIT_MASK_PS_V2_8197F << BIT_SHIFT_PS_V2_8197F)
  357. #define BIT_CLEAR_PS_V2_8197F(x) ((x) & (~BITS_PS_V2_8197F))
  358. #define BIT_GET_PS_V2_8197F(x) (((x) >> BIT_SHIFT_PS_V2_8197F) & BIT_MASK_PS_V2_8197F)
  359. #define BIT_SET_PS_V2_8197F(x, v) (BIT_CLEAR_PS_V2_8197F(x) | BIT_PS_V2_8197F(v))
  360. #define BIT_PSEN_8197F BIT(6)
  361. #define BIT_DOGENB_8197F BIT(5)
  362. /* 2 REG_EFUSE_CTRL_8197F */
  363. #define BIT_EF_FLAG_8197F BIT(31)
  364. #define BIT_SHIFT_EF_PGPD_8197F 28
  365. #define BIT_MASK_EF_PGPD_8197F 0x7
  366. #define BIT_EF_PGPD_8197F(x) (((x) & BIT_MASK_EF_PGPD_8197F) << BIT_SHIFT_EF_PGPD_8197F)
  367. #define BITS_EF_PGPD_8197F (BIT_MASK_EF_PGPD_8197F << BIT_SHIFT_EF_PGPD_8197F)
  368. #define BIT_CLEAR_EF_PGPD_8197F(x) ((x) & (~BITS_EF_PGPD_8197F))
  369. #define BIT_GET_EF_PGPD_8197F(x) (((x) >> BIT_SHIFT_EF_PGPD_8197F) & BIT_MASK_EF_PGPD_8197F)
  370. #define BIT_SET_EF_PGPD_8197F(x, v) (BIT_CLEAR_EF_PGPD_8197F(x) | BIT_EF_PGPD_8197F(v))
  371. #define BIT_SHIFT_EF_RDT_8197F 24
  372. #define BIT_MASK_EF_RDT_8197F 0xf
  373. #define BIT_EF_RDT_8197F(x) (((x) & BIT_MASK_EF_RDT_8197F) << BIT_SHIFT_EF_RDT_8197F)
  374. #define BITS_EF_RDT_8197F (BIT_MASK_EF_RDT_8197F << BIT_SHIFT_EF_RDT_8197F)
  375. #define BIT_CLEAR_EF_RDT_8197F(x) ((x) & (~BITS_EF_RDT_8197F))
  376. #define BIT_GET_EF_RDT_8197F(x) (((x) >> BIT_SHIFT_EF_RDT_8197F) & BIT_MASK_EF_RDT_8197F)
  377. #define BIT_SET_EF_RDT_8197F(x, v) (BIT_CLEAR_EF_RDT_8197F(x) | BIT_EF_RDT_8197F(v))
  378. #define BIT_SHIFT_EF_PGTS_8197F 20
  379. #define BIT_MASK_EF_PGTS_8197F 0xf
  380. #define BIT_EF_PGTS_8197F(x) (((x) & BIT_MASK_EF_PGTS_8197F) << BIT_SHIFT_EF_PGTS_8197F)
  381. #define BITS_EF_PGTS_8197F (BIT_MASK_EF_PGTS_8197F << BIT_SHIFT_EF_PGTS_8197F)
  382. #define BIT_CLEAR_EF_PGTS_8197F(x) ((x) & (~BITS_EF_PGTS_8197F))
  383. #define BIT_GET_EF_PGTS_8197F(x) (((x) >> BIT_SHIFT_EF_PGTS_8197F) & BIT_MASK_EF_PGTS_8197F)
  384. #define BIT_SET_EF_PGTS_8197F(x, v) (BIT_CLEAR_EF_PGTS_8197F(x) | BIT_EF_PGTS_8197F(v))
  385. #define BIT_EF_PDWN_8197F BIT(19)
  386. #define BIT_EF_ALDEN_8197F BIT(18)
  387. #define BIT_SHIFT_EF_ADDR_8197F 8
  388. #define BIT_MASK_EF_ADDR_8197F 0x3ff
  389. #define BIT_EF_ADDR_8197F(x) (((x) & BIT_MASK_EF_ADDR_8197F) << BIT_SHIFT_EF_ADDR_8197F)
  390. #define BITS_EF_ADDR_8197F (BIT_MASK_EF_ADDR_8197F << BIT_SHIFT_EF_ADDR_8197F)
  391. #define BIT_CLEAR_EF_ADDR_8197F(x) ((x) & (~BITS_EF_ADDR_8197F))
  392. #define BIT_GET_EF_ADDR_8197F(x) (((x) >> BIT_SHIFT_EF_ADDR_8197F) & BIT_MASK_EF_ADDR_8197F)
  393. #define BIT_SET_EF_ADDR_8197F(x, v) (BIT_CLEAR_EF_ADDR_8197F(x) | BIT_EF_ADDR_8197F(v))
  394. #define BIT_SHIFT_EF_DATA_8197F 0
  395. #define BIT_MASK_EF_DATA_8197F 0xff
  396. #define BIT_EF_DATA_8197F(x) (((x) & BIT_MASK_EF_DATA_8197F) << BIT_SHIFT_EF_DATA_8197F)
  397. #define BITS_EF_DATA_8197F (BIT_MASK_EF_DATA_8197F << BIT_SHIFT_EF_DATA_8197F)
  398. #define BIT_CLEAR_EF_DATA_8197F(x) ((x) & (~BITS_EF_DATA_8197F))
  399. #define BIT_GET_EF_DATA_8197F(x) (((x) >> BIT_SHIFT_EF_DATA_8197F) & BIT_MASK_EF_DATA_8197F)
  400. #define BIT_SET_EF_DATA_8197F(x, v) (BIT_CLEAR_EF_DATA_8197F(x) | BIT_EF_DATA_8197F(v))
  401. /* 2 REG_LDO_EFUSE_CTRL_8197F */
  402. #define BIT_LDOE25_EN_8197F BIT(31)
  403. #define BIT_SHIFT_LDOE25_V12ADJ_L_8197F 27
  404. #define BIT_MASK_LDOE25_V12ADJ_L_8197F 0xf
  405. #define BIT_LDOE25_V12ADJ_L_8197F(x) (((x) & BIT_MASK_LDOE25_V12ADJ_L_8197F) << BIT_SHIFT_LDOE25_V12ADJ_L_8197F)
  406. #define BITS_LDOE25_V12ADJ_L_8197F (BIT_MASK_LDOE25_V12ADJ_L_8197F << BIT_SHIFT_LDOE25_V12ADJ_L_8197F)
  407. #define BIT_CLEAR_LDOE25_V12ADJ_L_8197F(x) ((x) & (~BITS_LDOE25_V12ADJ_L_8197F))
  408. #define BIT_GET_LDOE25_V12ADJ_L_8197F(x) (((x) >> BIT_SHIFT_LDOE25_V12ADJ_L_8197F) & BIT_MASK_LDOE25_V12ADJ_L_8197F)
  409. #define BIT_SET_LDOE25_V12ADJ_L_8197F(x, v) (BIT_CLEAR_LDOE25_V12ADJ_L_8197F(x) | BIT_LDOE25_V12ADJ_L_8197F(v))
  410. #define BIT_SHIFT_EF_SCAN_START_V1_8197F 16
  411. #define BIT_MASK_EF_SCAN_START_V1_8197F 0x3ff
  412. #define BIT_EF_SCAN_START_V1_8197F(x) (((x) & BIT_MASK_EF_SCAN_START_V1_8197F) << BIT_SHIFT_EF_SCAN_START_V1_8197F)
  413. #define BITS_EF_SCAN_START_V1_8197F (BIT_MASK_EF_SCAN_START_V1_8197F << BIT_SHIFT_EF_SCAN_START_V1_8197F)
  414. #define BIT_CLEAR_EF_SCAN_START_V1_8197F(x) ((x) & (~BITS_EF_SCAN_START_V1_8197F))
  415. #define BIT_GET_EF_SCAN_START_V1_8197F(x) (((x) >> BIT_SHIFT_EF_SCAN_START_V1_8197F) & BIT_MASK_EF_SCAN_START_V1_8197F)
  416. #define BIT_SET_EF_SCAN_START_V1_8197F(x, v) (BIT_CLEAR_EF_SCAN_START_V1_8197F(x) | BIT_EF_SCAN_START_V1_8197F(v))
  417. #define BIT_SHIFT_EF_SCAN_END_8197F 12
  418. #define BIT_MASK_EF_SCAN_END_8197F 0xf
  419. #define BIT_EF_SCAN_END_8197F(x) (((x) & BIT_MASK_EF_SCAN_END_8197F) << BIT_SHIFT_EF_SCAN_END_8197F)
  420. #define BITS_EF_SCAN_END_8197F (BIT_MASK_EF_SCAN_END_8197F << BIT_SHIFT_EF_SCAN_END_8197F)
  421. #define BIT_CLEAR_EF_SCAN_END_8197F(x) ((x) & (~BITS_EF_SCAN_END_8197F))
  422. #define BIT_GET_EF_SCAN_END_8197F(x) (((x) >> BIT_SHIFT_EF_SCAN_END_8197F) & BIT_MASK_EF_SCAN_END_8197F)
  423. #define BIT_SET_EF_SCAN_END_8197F(x, v) (BIT_CLEAR_EF_SCAN_END_8197F(x) | BIT_EF_SCAN_END_8197F(v))
  424. #define BIT_SHIFT_EF_CELL_SEL_8197F 8
  425. #define BIT_MASK_EF_CELL_SEL_8197F 0x3
  426. #define BIT_EF_CELL_SEL_8197F(x) (((x) & BIT_MASK_EF_CELL_SEL_8197F) << BIT_SHIFT_EF_CELL_SEL_8197F)
  427. #define BITS_EF_CELL_SEL_8197F (BIT_MASK_EF_CELL_SEL_8197F << BIT_SHIFT_EF_CELL_SEL_8197F)
  428. #define BIT_CLEAR_EF_CELL_SEL_8197F(x) ((x) & (~BITS_EF_CELL_SEL_8197F))
  429. #define BIT_GET_EF_CELL_SEL_8197F(x) (((x) >> BIT_SHIFT_EF_CELL_SEL_8197F) & BIT_MASK_EF_CELL_SEL_8197F)
  430. #define BIT_SET_EF_CELL_SEL_8197F(x, v) (BIT_CLEAR_EF_CELL_SEL_8197F(x) | BIT_EF_CELL_SEL_8197F(v))
  431. #define BIT_EF_TRPT_8197F BIT(7)
  432. #define BIT_SHIFT_EF_TTHD_8197F 0
  433. #define BIT_MASK_EF_TTHD_8197F 0x7f
  434. #define BIT_EF_TTHD_8197F(x) (((x) & BIT_MASK_EF_TTHD_8197F) << BIT_SHIFT_EF_TTHD_8197F)
  435. #define BITS_EF_TTHD_8197F (BIT_MASK_EF_TTHD_8197F << BIT_SHIFT_EF_TTHD_8197F)
  436. #define BIT_CLEAR_EF_TTHD_8197F(x) ((x) & (~BITS_EF_TTHD_8197F))
  437. #define BIT_GET_EF_TTHD_8197F(x) (((x) >> BIT_SHIFT_EF_TTHD_8197F) & BIT_MASK_EF_TTHD_8197F)
  438. #define BIT_SET_EF_TTHD_8197F(x, v) (BIT_CLEAR_EF_TTHD_8197F(x) | BIT_EF_TTHD_8197F(v))
  439. /* 2 REG_PWR_OPTION_CTRL_8197F */
  440. #define BIT_SHIFT_DBG_SEL_V1_8197F 16
  441. #define BIT_MASK_DBG_SEL_V1_8197F 0xff
  442. #define BIT_DBG_SEL_V1_8197F(x) (((x) & BIT_MASK_DBG_SEL_V1_8197F) << BIT_SHIFT_DBG_SEL_V1_8197F)
  443. #define BITS_DBG_SEL_V1_8197F (BIT_MASK_DBG_SEL_V1_8197F << BIT_SHIFT_DBG_SEL_V1_8197F)
  444. #define BIT_CLEAR_DBG_SEL_V1_8197F(x) ((x) & (~BITS_DBG_SEL_V1_8197F))
  445. #define BIT_GET_DBG_SEL_V1_8197F(x) (((x) >> BIT_SHIFT_DBG_SEL_V1_8197F) & BIT_MASK_DBG_SEL_V1_8197F)
  446. #define BIT_SET_DBG_SEL_V1_8197F(x, v) (BIT_CLEAR_DBG_SEL_V1_8197F(x) | BIT_DBG_SEL_V1_8197F(v))
  447. #define BIT_SHIFT_DBG_SEL_BYTE_8197F 14
  448. #define BIT_MASK_DBG_SEL_BYTE_8197F 0x3
  449. #define BIT_DBG_SEL_BYTE_8197F(x) (((x) & BIT_MASK_DBG_SEL_BYTE_8197F) << BIT_SHIFT_DBG_SEL_BYTE_8197F)
  450. #define BITS_DBG_SEL_BYTE_8197F (BIT_MASK_DBG_SEL_BYTE_8197F << BIT_SHIFT_DBG_SEL_BYTE_8197F)
  451. #define BIT_CLEAR_DBG_SEL_BYTE_8197F(x) ((x) & (~BITS_DBG_SEL_BYTE_8197F))
  452. #define BIT_GET_DBG_SEL_BYTE_8197F(x) (((x) >> BIT_SHIFT_DBG_SEL_BYTE_8197F) & BIT_MASK_DBG_SEL_BYTE_8197F)
  453. #define BIT_SET_DBG_SEL_BYTE_8197F(x, v) (BIT_CLEAR_DBG_SEL_BYTE_8197F(x) | BIT_DBG_SEL_BYTE_8197F(v))
  454. #define BIT_SHIFT_STD_L1_V1_8197F 12
  455. #define BIT_MASK_STD_L1_V1_8197F 0x3
  456. #define BIT_STD_L1_V1_8197F(x) (((x) & BIT_MASK_STD_L1_V1_8197F) << BIT_SHIFT_STD_L1_V1_8197F)
  457. #define BITS_STD_L1_V1_8197F (BIT_MASK_STD_L1_V1_8197F << BIT_SHIFT_STD_L1_V1_8197F)
  458. #define BIT_CLEAR_STD_L1_V1_8197F(x) ((x) & (~BITS_STD_L1_V1_8197F))
  459. #define BIT_GET_STD_L1_V1_8197F(x) (((x) >> BIT_SHIFT_STD_L1_V1_8197F) & BIT_MASK_STD_L1_V1_8197F)
  460. #define BIT_SET_STD_L1_V1_8197F(x, v) (BIT_CLEAR_STD_L1_V1_8197F(x) | BIT_STD_L1_V1_8197F(v))
  461. #define BIT_SYSON_DBG_PAD_E2_8197F BIT(11)
  462. #define BIT_SYSON_LED_PAD_E2_8197F BIT(10)
  463. #define BIT_SYSON_GPEE_PAD_E2_8197F BIT(9)
  464. #define BIT_SYSON_PCI_PAD_E2_8197F BIT(8)
  465. #define BIT_AUTO_SW_LDO_VOL_EN_8197F BIT(7)
  466. #define BIT_SHIFT_SYSON_SPS0WWV_WT_8197F 4
  467. #define BIT_MASK_SYSON_SPS0WWV_WT_8197F 0x3
  468. #define BIT_SYSON_SPS0WWV_WT_8197F(x) (((x) & BIT_MASK_SYSON_SPS0WWV_WT_8197F) << BIT_SHIFT_SYSON_SPS0WWV_WT_8197F)
  469. #define BITS_SYSON_SPS0WWV_WT_8197F (BIT_MASK_SYSON_SPS0WWV_WT_8197F << BIT_SHIFT_SYSON_SPS0WWV_WT_8197F)
  470. #define BIT_CLEAR_SYSON_SPS0WWV_WT_8197F(x) ((x) & (~BITS_SYSON_SPS0WWV_WT_8197F))
  471. #define BIT_GET_SYSON_SPS0WWV_WT_8197F(x) (((x) >> BIT_SHIFT_SYSON_SPS0WWV_WT_8197F) & BIT_MASK_SYSON_SPS0WWV_WT_8197F)
  472. #define BIT_SET_SYSON_SPS0WWV_WT_8197F(x, v) (BIT_CLEAR_SYSON_SPS0WWV_WT_8197F(x) | BIT_SYSON_SPS0WWV_WT_8197F(v))
  473. #define BIT_SHIFT_SYSON_SPS0LDO_WT_8197F 2
  474. #define BIT_MASK_SYSON_SPS0LDO_WT_8197F 0x3
  475. #define BIT_SYSON_SPS0LDO_WT_8197F(x) (((x) & BIT_MASK_SYSON_SPS0LDO_WT_8197F) << BIT_SHIFT_SYSON_SPS0LDO_WT_8197F)
  476. #define BITS_SYSON_SPS0LDO_WT_8197F (BIT_MASK_SYSON_SPS0LDO_WT_8197F << BIT_SHIFT_SYSON_SPS0LDO_WT_8197F)
  477. #define BIT_CLEAR_SYSON_SPS0LDO_WT_8197F(x) ((x) & (~BITS_SYSON_SPS0LDO_WT_8197F))
  478. #define BIT_GET_SYSON_SPS0LDO_WT_8197F(x) (((x) >> BIT_SHIFT_SYSON_SPS0LDO_WT_8197F) & BIT_MASK_SYSON_SPS0LDO_WT_8197F)
  479. #define BIT_SET_SYSON_SPS0LDO_WT_8197F(x, v) (BIT_CLEAR_SYSON_SPS0LDO_WT_8197F(x) | BIT_SYSON_SPS0LDO_WT_8197F(v))
  480. #define BIT_SHIFT_SYSON_RCLK_SCALE_8197F 0
  481. #define BIT_MASK_SYSON_RCLK_SCALE_8197F 0x3
  482. #define BIT_SYSON_RCLK_SCALE_8197F(x) (((x) & BIT_MASK_SYSON_RCLK_SCALE_8197F) << BIT_SHIFT_SYSON_RCLK_SCALE_8197F)
  483. #define BITS_SYSON_RCLK_SCALE_8197F (BIT_MASK_SYSON_RCLK_SCALE_8197F << BIT_SHIFT_SYSON_RCLK_SCALE_8197F)
  484. #define BIT_CLEAR_SYSON_RCLK_SCALE_8197F(x) ((x) & (~BITS_SYSON_RCLK_SCALE_8197F))
  485. #define BIT_GET_SYSON_RCLK_SCALE_8197F(x) (((x) >> BIT_SHIFT_SYSON_RCLK_SCALE_8197F) & BIT_MASK_SYSON_RCLK_SCALE_8197F)
  486. #define BIT_SET_SYSON_RCLK_SCALE_8197F(x, v) (BIT_CLEAR_SYSON_RCLK_SCALE_8197F(x) | BIT_SYSON_RCLK_SCALE_8197F(v))
  487. /* 2 REG_CAL_TIMER_8197F */
  488. #define BIT_SHIFT_MATCH_CNT_8197F 8
  489. #define BIT_MASK_MATCH_CNT_8197F 0xff
  490. #define BIT_MATCH_CNT_8197F(x) (((x) & BIT_MASK_MATCH_CNT_8197F) << BIT_SHIFT_MATCH_CNT_8197F)
  491. #define BITS_MATCH_CNT_8197F (BIT_MASK_MATCH_CNT_8197F << BIT_SHIFT_MATCH_CNT_8197F)
  492. #define BIT_CLEAR_MATCH_CNT_8197F(x) ((x) & (~BITS_MATCH_CNT_8197F))
  493. #define BIT_GET_MATCH_CNT_8197F(x) (((x) >> BIT_SHIFT_MATCH_CNT_8197F) & BIT_MASK_MATCH_CNT_8197F)
  494. #define BIT_SET_MATCH_CNT_8197F(x, v) (BIT_CLEAR_MATCH_CNT_8197F(x) | BIT_MATCH_CNT_8197F(v))
  495. #define BIT_SHIFT_CAL_SCAL_8197F 0
  496. #define BIT_MASK_CAL_SCAL_8197F 0xff
  497. #define BIT_CAL_SCAL_8197F(x) (((x) & BIT_MASK_CAL_SCAL_8197F) << BIT_SHIFT_CAL_SCAL_8197F)
  498. #define BITS_CAL_SCAL_8197F (BIT_MASK_CAL_SCAL_8197F << BIT_SHIFT_CAL_SCAL_8197F)
  499. #define BIT_CLEAR_CAL_SCAL_8197F(x) ((x) & (~BITS_CAL_SCAL_8197F))
  500. #define BIT_GET_CAL_SCAL_8197F(x) (((x) >> BIT_SHIFT_CAL_SCAL_8197F) & BIT_MASK_CAL_SCAL_8197F)
  501. #define BIT_SET_CAL_SCAL_8197F(x, v) (BIT_CLEAR_CAL_SCAL_8197F(x) | BIT_CAL_SCAL_8197F(v))
  502. /* 2 REG_ACLK_MON_8197F */
  503. #define BIT_SHIFT_RCLK_MON_8197F 5
  504. #define BIT_MASK_RCLK_MON_8197F 0x7ff
  505. #define BIT_RCLK_MON_8197F(x) (((x) & BIT_MASK_RCLK_MON_8197F) << BIT_SHIFT_RCLK_MON_8197F)
  506. #define BITS_RCLK_MON_8197F (BIT_MASK_RCLK_MON_8197F << BIT_SHIFT_RCLK_MON_8197F)
  507. #define BIT_CLEAR_RCLK_MON_8197F(x) ((x) & (~BITS_RCLK_MON_8197F))
  508. #define BIT_GET_RCLK_MON_8197F(x) (((x) >> BIT_SHIFT_RCLK_MON_8197F) & BIT_MASK_RCLK_MON_8197F)
  509. #define BIT_SET_RCLK_MON_8197F(x, v) (BIT_CLEAR_RCLK_MON_8197F(x) | BIT_RCLK_MON_8197F(v))
  510. #define BIT_CAL_EN_8197F BIT(4)
  511. #define BIT_SHIFT_DPSTU_8197F 2
  512. #define BIT_MASK_DPSTU_8197F 0x3
  513. #define BIT_DPSTU_8197F(x) (((x) & BIT_MASK_DPSTU_8197F) << BIT_SHIFT_DPSTU_8197F)
  514. #define BITS_DPSTU_8197F (BIT_MASK_DPSTU_8197F << BIT_SHIFT_DPSTU_8197F)
  515. #define BIT_CLEAR_DPSTU_8197F(x) ((x) & (~BITS_DPSTU_8197F))
  516. #define BIT_GET_DPSTU_8197F(x) (((x) >> BIT_SHIFT_DPSTU_8197F) & BIT_MASK_DPSTU_8197F)
  517. #define BIT_SET_DPSTU_8197F(x, v) (BIT_CLEAR_DPSTU_8197F(x) | BIT_DPSTU_8197F(v))
  518. #define BIT_SUS_16X_8197F BIT(1)
  519. /* 2 REG_NOT_VALID_8197F */
  520. /* 2 REG_GPIO_MUXCFG_8197F */
  521. #define BIT_SIC_LOWEST_PRIORITY_8197F BIT(28)
  522. #define BIT_SHIFT_PIN_USECASE_8197F 24
  523. #define BIT_MASK_PIN_USECASE_8197F 0xf
  524. #define BIT_PIN_USECASE_8197F(x) (((x) & BIT_MASK_PIN_USECASE_8197F) << BIT_SHIFT_PIN_USECASE_8197F)
  525. #define BITS_PIN_USECASE_8197F (BIT_MASK_PIN_USECASE_8197F << BIT_SHIFT_PIN_USECASE_8197F)
  526. #define BIT_CLEAR_PIN_USECASE_8197F(x) ((x) & (~BITS_PIN_USECASE_8197F))
  527. #define BIT_GET_PIN_USECASE_8197F(x) (((x) >> BIT_SHIFT_PIN_USECASE_8197F) & BIT_MASK_PIN_USECASE_8197F)
  528. #define BIT_SET_PIN_USECASE_8197F(x, v) (BIT_CLEAR_PIN_USECASE_8197F(x) | BIT_PIN_USECASE_8197F(v))
  529. #define BIT_FSPI_EN_8197F BIT(19)
  530. #define BIT_WL_RTS_EXT_32K_SEL_8197F BIT(18)
  531. #define BIT_WLGP_SPI_EN_8197F BIT(16)
  532. #define BIT_SIC_LBK_8197F BIT(15)
  533. #define BIT_ENHTP_8197F BIT(14)
  534. #define BIT_WLPHY_DBG_EN_8197F BIT(13)
  535. #define BIT_ENSIC_8197F BIT(12)
  536. #define BIT_SIC_SWRST_8197F BIT(11)
  537. #define BIT_PO_WIFI_PTA_PINS_8197F BIT(10)
  538. #define BIT_BTCOEX_MBOX_EN_8197F BIT(9)
  539. #define BIT_ENUART_8197F BIT(8)
  540. #define BIT_SHIFT_BTMODE_8197F 6
  541. #define BIT_MASK_BTMODE_8197F 0x3
  542. #define BIT_BTMODE_8197F(x) (((x) & BIT_MASK_BTMODE_8197F) << BIT_SHIFT_BTMODE_8197F)
  543. #define BITS_BTMODE_8197F (BIT_MASK_BTMODE_8197F << BIT_SHIFT_BTMODE_8197F)
  544. #define BIT_CLEAR_BTMODE_8197F(x) ((x) & (~BITS_BTMODE_8197F))
  545. #define BIT_GET_BTMODE_8197F(x) (((x) >> BIT_SHIFT_BTMODE_8197F) & BIT_MASK_BTMODE_8197F)
  546. #define BIT_SET_BTMODE_8197F(x, v) (BIT_CLEAR_BTMODE_8197F(x) | BIT_BTMODE_8197F(v))
  547. #define BIT_ENBT_8197F BIT(5)
  548. #define BIT_EROM_EN_8197F BIT(4)
  549. #define BIT_WLRFE_6_7_EN_8197F BIT(3)
  550. #define BIT_WLRFE_4_5_EN_8197F BIT(2)
  551. #define BIT_SHIFT_GPIOSEL_8197F 0
  552. #define BIT_MASK_GPIOSEL_8197F 0x3
  553. #define BIT_GPIOSEL_8197F(x) (((x) & BIT_MASK_GPIOSEL_8197F) << BIT_SHIFT_GPIOSEL_8197F)
  554. #define BITS_GPIOSEL_8197F (BIT_MASK_GPIOSEL_8197F << BIT_SHIFT_GPIOSEL_8197F)
  555. #define BIT_CLEAR_GPIOSEL_8197F(x) ((x) & (~BITS_GPIOSEL_8197F))
  556. #define BIT_GET_GPIOSEL_8197F(x) (((x) >> BIT_SHIFT_GPIOSEL_8197F) & BIT_MASK_GPIOSEL_8197F)
  557. #define BIT_SET_GPIOSEL_8197F(x, v) (BIT_CLEAR_GPIOSEL_8197F(x) | BIT_GPIOSEL_8197F(v))
  558. /* 2 REG_GPIO_PIN_CTRL_8197F */
  559. #define BIT_SHIFT_GPIO_MOD_7_TO_0_8197F 24
  560. #define BIT_MASK_GPIO_MOD_7_TO_0_8197F 0xff
  561. #define BIT_GPIO_MOD_7_TO_0_8197F(x) (((x) & BIT_MASK_GPIO_MOD_7_TO_0_8197F) << BIT_SHIFT_GPIO_MOD_7_TO_0_8197F)
  562. #define BITS_GPIO_MOD_7_TO_0_8197F (BIT_MASK_GPIO_MOD_7_TO_0_8197F << BIT_SHIFT_GPIO_MOD_7_TO_0_8197F)
  563. #define BIT_CLEAR_GPIO_MOD_7_TO_0_8197F(x) ((x) & (~BITS_GPIO_MOD_7_TO_0_8197F))
  564. #define BIT_GET_GPIO_MOD_7_TO_0_8197F(x) (((x) >> BIT_SHIFT_GPIO_MOD_7_TO_0_8197F) & BIT_MASK_GPIO_MOD_7_TO_0_8197F)
  565. #define BIT_SET_GPIO_MOD_7_TO_0_8197F(x, v) (BIT_CLEAR_GPIO_MOD_7_TO_0_8197F(x) | BIT_GPIO_MOD_7_TO_0_8197F(v))
  566. #define BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8197F 16
  567. #define BIT_MASK_GPIO_IO_SEL_7_TO_0_8197F 0xff
  568. #define BIT_GPIO_IO_SEL_7_TO_0_8197F(x) (((x) & BIT_MASK_GPIO_IO_SEL_7_TO_0_8197F) << BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8197F)
  569. #define BITS_GPIO_IO_SEL_7_TO_0_8197F (BIT_MASK_GPIO_IO_SEL_7_TO_0_8197F << BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8197F)
  570. #define BIT_CLEAR_GPIO_IO_SEL_7_TO_0_8197F(x) ((x) & (~BITS_GPIO_IO_SEL_7_TO_0_8197F))
  571. #define BIT_GET_GPIO_IO_SEL_7_TO_0_8197F(x) (((x) >> BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8197F) & BIT_MASK_GPIO_IO_SEL_7_TO_0_8197F)
  572. #define BIT_SET_GPIO_IO_SEL_7_TO_0_8197F(x, v) (BIT_CLEAR_GPIO_IO_SEL_7_TO_0_8197F(x) | BIT_GPIO_IO_SEL_7_TO_0_8197F(v))
  573. #define BIT_SHIFT_GPIO_OUT_7_TO_0_8197F 8
  574. #define BIT_MASK_GPIO_OUT_7_TO_0_8197F 0xff
  575. #define BIT_GPIO_OUT_7_TO_0_8197F(x) (((x) & BIT_MASK_GPIO_OUT_7_TO_0_8197F) << BIT_SHIFT_GPIO_OUT_7_TO_0_8197F)
  576. #define BITS_GPIO_OUT_7_TO_0_8197F (BIT_MASK_GPIO_OUT_7_TO_0_8197F << BIT_SHIFT_GPIO_OUT_7_TO_0_8197F)
  577. #define BIT_CLEAR_GPIO_OUT_7_TO_0_8197F(x) ((x) & (~BITS_GPIO_OUT_7_TO_0_8197F))
  578. #define BIT_GET_GPIO_OUT_7_TO_0_8197F(x) (((x) >> BIT_SHIFT_GPIO_OUT_7_TO_0_8197F) & BIT_MASK_GPIO_OUT_7_TO_0_8197F)
  579. #define BIT_SET_GPIO_OUT_7_TO_0_8197F(x, v) (BIT_CLEAR_GPIO_OUT_7_TO_0_8197F(x) | BIT_GPIO_OUT_7_TO_0_8197F(v))
  580. #define BIT_SHIFT_GPIO_IN_7_TO_0_8197F 0
  581. #define BIT_MASK_GPIO_IN_7_TO_0_8197F 0xff
  582. #define BIT_GPIO_IN_7_TO_0_8197F(x) (((x) & BIT_MASK_GPIO_IN_7_TO_0_8197F) << BIT_SHIFT_GPIO_IN_7_TO_0_8197F)
  583. #define BITS_GPIO_IN_7_TO_0_8197F (BIT_MASK_GPIO_IN_7_TO_0_8197F << BIT_SHIFT_GPIO_IN_7_TO_0_8197F)
  584. #define BIT_CLEAR_GPIO_IN_7_TO_0_8197F(x) ((x) & (~BITS_GPIO_IN_7_TO_0_8197F))
  585. #define BIT_GET_GPIO_IN_7_TO_0_8197F(x) (((x) >> BIT_SHIFT_GPIO_IN_7_TO_0_8197F) & BIT_MASK_GPIO_IN_7_TO_0_8197F)
  586. #define BIT_SET_GPIO_IN_7_TO_0_8197F(x, v) (BIT_CLEAR_GPIO_IN_7_TO_0_8197F(x) | BIT_GPIO_IN_7_TO_0_8197F(v))
  587. /* 2 REG_GPIO_INTM_8197F */
  588. #define BIT_SHIFT_MUXDBG_SEL_8197F 30
  589. #define BIT_MASK_MUXDBG_SEL_8197F 0x3
  590. #define BIT_MUXDBG_SEL_8197F(x) (((x) & BIT_MASK_MUXDBG_SEL_8197F) << BIT_SHIFT_MUXDBG_SEL_8197F)
  591. #define BITS_MUXDBG_SEL_8197F (BIT_MASK_MUXDBG_SEL_8197F << BIT_SHIFT_MUXDBG_SEL_8197F)
  592. #define BIT_CLEAR_MUXDBG_SEL_8197F(x) ((x) & (~BITS_MUXDBG_SEL_8197F))
  593. #define BIT_GET_MUXDBG_SEL_8197F(x) (((x) >> BIT_SHIFT_MUXDBG_SEL_8197F) & BIT_MASK_MUXDBG_SEL_8197F)
  594. #define BIT_SET_MUXDBG_SEL_8197F(x, v) (BIT_CLEAR_MUXDBG_SEL_8197F(x) | BIT_MUXDBG_SEL_8197F(v))
  595. #define BIT_EXTWOL_SEL_8197F BIT(17)
  596. #define BIT_EXTWOL_EN_8197F BIT(16)
  597. #define BIT_GPIOF_INT_MD_8197F BIT(15)
  598. #define BIT_GPIOE_INT_MD_8197F BIT(14)
  599. #define BIT_GPIOD_INT_MD_8197F BIT(13)
  600. #define BIT_GPIOC_INT_MD_8197F BIT(12)
  601. #define BIT_GPIOB_INT_MD_8197F BIT(11)
  602. #define BIT_GPIOA_INT_MD_8197F BIT(10)
  603. #define BIT_GPIO9_INT_MD_8197F BIT(9)
  604. #define BIT_GPIO8_INT_MD_8197F BIT(8)
  605. #define BIT_GPIO7_INT_MD_8197F BIT(7)
  606. #define BIT_GPIO6_INT_MD_8197F BIT(6)
  607. #define BIT_GPIO5_INT_MD_8197F BIT(5)
  608. #define BIT_GPIO4_INT_MD_8197F BIT(4)
  609. #define BIT_GPIO3_INT_MD_8197F BIT(3)
  610. #define BIT_GPIO2_INT_MD_8197F BIT(2)
  611. #define BIT_GPIO1_INT_MD_8197F BIT(1)
  612. #define BIT_GPIO0_INT_MD_8197F BIT(0)
  613. /* 2 REG_LED_CFG_8197F */
  614. #define BIT_LNAON_SEL_EN_8197F BIT(26)
  615. #define BIT_PAPE_SEL_EN_8197F BIT(25)
  616. #define BIT_DPDT_WLBT_SEL_8197F BIT(24)
  617. #define BIT_DPDT_SEL_EN_8197F BIT(23)
  618. #define BIT_LED2DIS_V1_8197F BIT(22)
  619. #define BIT_LED2EN_8197F BIT(21)
  620. #define BIT_LED2PL_8197F BIT(20)
  621. #define BIT_LED2SV_8197F BIT(19)
  622. #define BIT_SHIFT_LED2CM_8197F 16
  623. #define BIT_MASK_LED2CM_8197F 0x7
  624. #define BIT_LED2CM_8197F(x) (((x) & BIT_MASK_LED2CM_8197F) << BIT_SHIFT_LED2CM_8197F)
  625. #define BITS_LED2CM_8197F (BIT_MASK_LED2CM_8197F << BIT_SHIFT_LED2CM_8197F)
  626. #define BIT_CLEAR_LED2CM_8197F(x) ((x) & (~BITS_LED2CM_8197F))
  627. #define BIT_GET_LED2CM_8197F(x) (((x) >> BIT_SHIFT_LED2CM_8197F) & BIT_MASK_LED2CM_8197F)
  628. #define BIT_SET_LED2CM_8197F(x, v) (BIT_CLEAR_LED2CM_8197F(x) | BIT_LED2CM_8197F(v))
  629. #define BIT_LED1DIS_8197F BIT(15)
  630. #define BIT_LED1PL_8197F BIT(12)
  631. #define BIT_LED1SV_8197F BIT(11)
  632. #define BIT_SHIFT_LED1CM_8197F 8
  633. #define BIT_MASK_LED1CM_8197F 0x7
  634. #define BIT_LED1CM_8197F(x) (((x) & BIT_MASK_LED1CM_8197F) << BIT_SHIFT_LED1CM_8197F)
  635. #define BITS_LED1CM_8197F (BIT_MASK_LED1CM_8197F << BIT_SHIFT_LED1CM_8197F)
  636. #define BIT_CLEAR_LED1CM_8197F(x) ((x) & (~BITS_LED1CM_8197F))
  637. #define BIT_GET_LED1CM_8197F(x) (((x) >> BIT_SHIFT_LED1CM_8197F) & BIT_MASK_LED1CM_8197F)
  638. #define BIT_SET_LED1CM_8197F(x, v) (BIT_CLEAR_LED1CM_8197F(x) | BIT_LED1CM_8197F(v))
  639. #define BIT_LED0DIS_8197F BIT(7)
  640. #define BIT_SHIFT_AFE_LDO_SWR_CHECK_8197F 5
  641. #define BIT_MASK_AFE_LDO_SWR_CHECK_8197F 0x3
  642. #define BIT_AFE_LDO_SWR_CHECK_8197F(x) (((x) & BIT_MASK_AFE_LDO_SWR_CHECK_8197F) << BIT_SHIFT_AFE_LDO_SWR_CHECK_8197F)
  643. #define BITS_AFE_LDO_SWR_CHECK_8197F (BIT_MASK_AFE_LDO_SWR_CHECK_8197F << BIT_SHIFT_AFE_LDO_SWR_CHECK_8197F)
  644. #define BIT_CLEAR_AFE_LDO_SWR_CHECK_8197F(x) ((x) & (~BITS_AFE_LDO_SWR_CHECK_8197F))
  645. #define BIT_GET_AFE_LDO_SWR_CHECK_8197F(x) (((x) >> BIT_SHIFT_AFE_LDO_SWR_CHECK_8197F) & BIT_MASK_AFE_LDO_SWR_CHECK_8197F)
  646. #define BIT_SET_AFE_LDO_SWR_CHECK_8197F(x, v) (BIT_CLEAR_AFE_LDO_SWR_CHECK_8197F(x) | BIT_AFE_LDO_SWR_CHECK_8197F(v))
  647. #define BIT_LED0PL_8197F BIT(4)
  648. #define BIT_LED0SV_8197F BIT(3)
  649. #define BIT_SHIFT_LED0CM_8197F 0
  650. #define BIT_MASK_LED0CM_8197F 0x7
  651. #define BIT_LED0CM_8197F(x) (((x) & BIT_MASK_LED0CM_8197F) << BIT_SHIFT_LED0CM_8197F)
  652. #define BITS_LED0CM_8197F (BIT_MASK_LED0CM_8197F << BIT_SHIFT_LED0CM_8197F)
  653. #define BIT_CLEAR_LED0CM_8197F(x) ((x) & (~BITS_LED0CM_8197F))
  654. #define BIT_GET_LED0CM_8197F(x) (((x) >> BIT_SHIFT_LED0CM_8197F) & BIT_MASK_LED0CM_8197F)
  655. #define BIT_SET_LED0CM_8197F(x, v) (BIT_CLEAR_LED0CM_8197F(x) | BIT_LED0CM_8197F(v))
  656. /* 2 REG_FSIMR_8197F */
  657. #define BIT_FS_PDNINT_EN_8197F BIT(31)
  658. #define BIT_FS_SPS_OCP_INT_EN_8197F BIT(29)
  659. #define BIT_FS_PWMERR_INT_EN_8197F BIT(28)
  660. #define BIT_FS_GPIOF_INT_EN_8197F BIT(27)
  661. #define BIT_FS_GPIOE_INT_EN_8197F BIT(26)
  662. #define BIT_FS_GPIOD_INT_EN_8197F BIT(25)
  663. #define BIT_FS_GPIOC_INT_EN_8197F BIT(24)
  664. #define BIT_FS_GPIOB_INT_EN_8197F BIT(23)
  665. #define BIT_FS_GPIOA_INT_EN_8197F BIT(22)
  666. #define BIT_FS_GPIO9_INT_EN_8197F BIT(21)
  667. #define BIT_FS_GPIO8_INT_EN_8197F BIT(20)
  668. #define BIT_FS_GPIO7_INT_EN_8197F BIT(19)
  669. #define BIT_FS_GPIO6_INT_EN_8197F BIT(18)
  670. #define BIT_FS_GPIO5_INT_EN_8197F BIT(17)
  671. #define BIT_FS_GPIO4_INT_EN_8197F BIT(16)
  672. #define BIT_FS_GPIO3_INT_EN_8197F BIT(15)
  673. #define BIT_FS_GPIO2_INT_EN_8197F BIT(14)
  674. #define BIT_FS_GPIO1_INT_EN_8197F BIT(13)
  675. #define BIT_FS_GPIO0_INT_EN_8197F BIT(12)
  676. #define BIT_FS_HCI_SUS_EN_8197F BIT(11)
  677. #define BIT_FS_HCI_RES_EN_8197F BIT(10)
  678. #define BIT_FS_HCI_RESET_EN_8197F BIT(9)
  679. #define BIT_AXI_EXCEPT_FINT_EN_8197F BIT(8)
  680. #define BIT_FS_BTON_STS_UPDATE_MSK_EN_8197F BIT(7)
  681. #define BIT_ACT2RECOVERY_INT_EN_V1_8197F BIT(6)
  682. #define BIT_FS_TRPC_TO_INT_EN_8197F BIT(5)
  683. #define BIT_FS_RPC_O_T_INT_EN_8197F BIT(4)
  684. #define BIT_FS_32K_LEAVE_SETTING_MAK_8197F BIT(3)
  685. #define BIT_FS_32K_ENTER_SETTING_MAK_8197F BIT(2)
  686. #define BIT_FS_USB_LPMRSM_MSK_8197F BIT(1)
  687. #define BIT_FS_USB_LPMINT_MSK_8197F BIT(0)
  688. /* 2 REG_FSISR_8197F */
  689. #define BIT_FS_PDNINT_8197F BIT(31)
  690. #define BIT_FS_SPS_OCP_INT_8197F BIT(29)
  691. #define BIT_FS_PWMERR_INT_8197F BIT(28)
  692. #define BIT_FS_GPIOF_INT_8197F BIT(27)
  693. #define BIT_FS_GPIOE_INT_8197F BIT(26)
  694. #define BIT_FS_GPIOD_INT_8197F BIT(25)
  695. #define BIT_FS_GPIOC_INT_8197F BIT(24)
  696. #define BIT_FS_GPIOB_INT_8197F BIT(23)
  697. #define BIT_FS_GPIOA_INT_8197F BIT(22)
  698. #define BIT_FS_GPIO9_INT_8197F BIT(21)
  699. #define BIT_FS_GPIO8_INT_8197F BIT(20)
  700. #define BIT_FS_GPIO7_INT_8197F BIT(19)
  701. #define BIT_FS_GPIO6_INT_8197F BIT(18)
  702. #define BIT_FS_GPIO5_INT_8197F BIT(17)
  703. #define BIT_FS_GPIO4_INT_8197F BIT(16)
  704. #define BIT_FS_GPIO3_INT_8197F BIT(15)
  705. #define BIT_FS_GPIO2_INT_8197F BIT(14)
  706. #define BIT_FS_GPIO1_INT_8197F BIT(13)
  707. #define BIT_FS_GPIO0_INT_8197F BIT(12)
  708. #define BIT_FS_HCI_SUS_INT_8197F BIT(11)
  709. #define BIT_FS_HCI_RES_INT_8197F BIT(10)
  710. #define BIT_FS_HCI_RESET_INT_8197F BIT(9)
  711. #define BIT_AXI_EXCEPT_FINT_8197F BIT(8)
  712. #define BIT_FS_BTON_STS_UPDATE_INT_8197F BIT(7)
  713. #define BIT_ACT2RECOVERY_INT_V1_8197F BIT(6)
  714. #define BIT_FS_TRPC_TO_INT_INT_8197F BIT(5)
  715. #define BIT_FS_RPC_O_T_INT_INT_8197F BIT(4)
  716. #define BIT_FS_32K_LEAVE_SETTING_INT_8197F BIT(3)
  717. #define BIT_FS_32K_ENTER_SETTING_INT_8197F BIT(2)
  718. #define BIT_FS_USB_LPMRSM_INT_8197F BIT(1)
  719. #define BIT_FS_USB_LPMINT_INT_8197F BIT(0)
  720. /* 2 REG_HSIMR_8197F */
  721. #define BIT_GPIOF_INT_EN_8197F BIT(31)
  722. #define BIT_GPIOE_INT_EN_8197F BIT(30)
  723. #define BIT_GPIOD_INT_EN_8197F BIT(29)
  724. #define BIT_GPIOC_INT_EN_8197F BIT(28)
  725. #define BIT_GPIOB_INT_EN_8197F BIT(27)
  726. #define BIT_GPIOA_INT_EN_8197F BIT(26)
  727. #define BIT_GPIO9_INT_EN_8197F BIT(25)
  728. #define BIT_GPIO8_INT_EN_8197F BIT(24)
  729. #define BIT_GPIO7_INT_EN_8197F BIT(23)
  730. #define BIT_GPIO6_INT_EN_8197F BIT(22)
  731. #define BIT_GPIO5_INT_EN_8197F BIT(21)
  732. #define BIT_GPIO4_INT_EN_8197F BIT(20)
  733. #define BIT_GPIO3_INT_EN_8197F BIT(19)
  734. #define BIT_GPIO2_INT_EN_8197F BIT(18)
  735. #define BIT_GPIO1_INT_EN_8197F BIT(17)
  736. #define BIT_GPIO0_INT_EN_8197F BIT(16)
  737. #define BIT_AXI_EXCEPT_HINT_EN_8197F BIT(9)
  738. #define BIT_PDNINT_EN_V2_8197F BIT(8)
  739. #define BIT_PDNINT_EN_V1_8197F BIT(7)
  740. #define BIT_RON_INT_EN_V1_8197F BIT(6)
  741. #define BIT_SPS_OCP_INT_EN_V1_8197F BIT(5)
  742. #define BIT_GPIO15_0_INT_EN_V1_8197F BIT(0)
  743. /* 2 REG_HSISR_8197F */
  744. #define BIT_GPIOF_INT_8197F BIT(31)
  745. #define BIT_GPIOE_INT_8197F BIT(30)
  746. #define BIT_GPIOD_INT_8197F BIT(29)
  747. #define BIT_GPIOC_INT_8197F BIT(28)
  748. #define BIT_GPIOB_INT_8197F BIT(27)
  749. #define BIT_GPIOA_INT_8197F BIT(26)
  750. #define BIT_GPIO9_INT_8197F BIT(25)
  751. #define BIT_GPIO8_INT_8197F BIT(24)
  752. #define BIT_GPIO7_INT_8197F BIT(23)
  753. #define BIT_GPIO6_INT_8197F BIT(22)
  754. #define BIT_GPIO5_INT_8197F BIT(21)
  755. #define BIT_GPIO4_INT_8197F BIT(20)
  756. #define BIT_GPIO3_INT_8197F BIT(19)
  757. #define BIT_GPIO2_INT_8197F BIT(18)
  758. #define BIT_GPIO1_INT_8197F BIT(17)
  759. #define BIT_GPIO0_INT_8197F BIT(16)
  760. #define BIT_AXI_EXCEPT_HINT_8197F BIT(8)
  761. #define BIT_PDNINT_V1_8197F BIT(7)
  762. #define BIT_RON_INT_V1_8197F BIT(6)
  763. #define BIT_SPS_OCP_INT_V1_8197F BIT(5)
  764. #define BIT_GPIO15_0_INT_V1_8197F BIT(0)
  765. /* 2 REG_GPIO_EXT_CTRL_8197F */
  766. #define BIT_SHIFT_GPIO_MOD_15_TO_8_8197F 24
  767. #define BIT_MASK_GPIO_MOD_15_TO_8_8197F 0xff
  768. #define BIT_GPIO_MOD_15_TO_8_8197F(x) (((x) & BIT_MASK_GPIO_MOD_15_TO_8_8197F) << BIT_SHIFT_GPIO_MOD_15_TO_8_8197F)
  769. #define BITS_GPIO_MOD_15_TO_8_8197F (BIT_MASK_GPIO_MOD_15_TO_8_8197F << BIT_SHIFT_GPIO_MOD_15_TO_8_8197F)
  770. #define BIT_CLEAR_GPIO_MOD_15_TO_8_8197F(x) ((x) & (~BITS_GPIO_MOD_15_TO_8_8197F))
  771. #define BIT_GET_GPIO_MOD_15_TO_8_8197F(x) (((x) >> BIT_SHIFT_GPIO_MOD_15_TO_8_8197F) & BIT_MASK_GPIO_MOD_15_TO_8_8197F)
  772. #define BIT_SET_GPIO_MOD_15_TO_8_8197F(x, v) (BIT_CLEAR_GPIO_MOD_15_TO_8_8197F(x) | BIT_GPIO_MOD_15_TO_8_8197F(v))
  773. #define BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8197F 16
  774. #define BIT_MASK_GPIO_IO_SEL_15_TO_8_8197F 0xff
  775. #define BIT_GPIO_IO_SEL_15_TO_8_8197F(x) (((x) & BIT_MASK_GPIO_IO_SEL_15_TO_8_8197F) << BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8197F)
  776. #define BITS_GPIO_IO_SEL_15_TO_8_8197F (BIT_MASK_GPIO_IO_SEL_15_TO_8_8197F << BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8197F)
  777. #define BIT_CLEAR_GPIO_IO_SEL_15_TO_8_8197F(x) ((x) & (~BITS_GPIO_IO_SEL_15_TO_8_8197F))
  778. #define BIT_GET_GPIO_IO_SEL_15_TO_8_8197F(x) (((x) >> BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8197F) & BIT_MASK_GPIO_IO_SEL_15_TO_8_8197F)
  779. #define BIT_SET_GPIO_IO_SEL_15_TO_8_8197F(x, v) (BIT_CLEAR_GPIO_IO_SEL_15_TO_8_8197F(x) | BIT_GPIO_IO_SEL_15_TO_8_8197F(v))
  780. #define BIT_SHIFT_GPIO_OUT_15_TO_8_8197F 8
  781. #define BIT_MASK_GPIO_OUT_15_TO_8_8197F 0xff
  782. #define BIT_GPIO_OUT_15_TO_8_8197F(x) (((x) & BIT_MASK_GPIO_OUT_15_TO_8_8197F) << BIT_SHIFT_GPIO_OUT_15_TO_8_8197F)
  783. #define BITS_GPIO_OUT_15_TO_8_8197F (BIT_MASK_GPIO_OUT_15_TO_8_8197F << BIT_SHIFT_GPIO_OUT_15_TO_8_8197F)
  784. #define BIT_CLEAR_GPIO_OUT_15_TO_8_8197F(x) ((x) & (~BITS_GPIO_OUT_15_TO_8_8197F))
  785. #define BIT_GET_GPIO_OUT_15_TO_8_8197F(x) (((x) >> BIT_SHIFT_GPIO_OUT_15_TO_8_8197F) & BIT_MASK_GPIO_OUT_15_TO_8_8197F)
  786. #define BIT_SET_GPIO_OUT_15_TO_8_8197F(x, v) (BIT_CLEAR_GPIO_OUT_15_TO_8_8197F(x) | BIT_GPIO_OUT_15_TO_8_8197F(v))
  787. #define BIT_SHIFT_GPIO_IN_15_TO_8_8197F 0
  788. #define BIT_MASK_GPIO_IN_15_TO_8_8197F 0xff
  789. #define BIT_GPIO_IN_15_TO_8_8197F(x) (((x) & BIT_MASK_GPIO_IN_15_TO_8_8197F) << BIT_SHIFT_GPIO_IN_15_TO_8_8197F)
  790. #define BITS_GPIO_IN_15_TO_8_8197F (BIT_MASK_GPIO_IN_15_TO_8_8197F << BIT_SHIFT_GPIO_IN_15_TO_8_8197F)
  791. #define BIT_CLEAR_GPIO_IN_15_TO_8_8197F(x) ((x) & (~BITS_GPIO_IN_15_TO_8_8197F))
  792. #define BIT_GET_GPIO_IN_15_TO_8_8197F(x) (((x) >> BIT_SHIFT_GPIO_IN_15_TO_8_8197F) & BIT_MASK_GPIO_IN_15_TO_8_8197F)
  793. #define BIT_SET_GPIO_IN_15_TO_8_8197F(x, v) (BIT_CLEAR_GPIO_IN_15_TO_8_8197F(x) | BIT_GPIO_IN_15_TO_8_8197F(v))
  794. /* 2 REG_PAD_CTRL1_8197F */
  795. #define BIT_PAPE_WLBT_SEL_8197F BIT(29)
  796. #define BIT_LNAON_WLBT_SEL_8197F BIT(28)
  797. #define BIT_BTGP_GPG3_FEN_8197F BIT(26)
  798. #define BIT_BTGP_GPG2_FEN_8197F BIT(25)
  799. #define BIT_BTGP_JTAG_EN_8197F BIT(24)
  800. #define BIT_XTAL_CLK_EXTARNAL_EN_8197F BIT(23)
  801. #define BIT_BTGP_UART0_EN_8197F BIT(22)
  802. #define BIT_BTGP_UART1_EN_8197F BIT(21)
  803. #define BIT_BTGP_SPI_EN_8197F BIT(20)
  804. #define BIT_BTGP_GPIO_E2_8197F BIT(19)
  805. #define BIT_BTGP_GPIO_EN_8197F BIT(18)
  806. #define BIT_SHIFT_BTGP_GPIO_SL_8197F 16
  807. #define BIT_MASK_BTGP_GPIO_SL_8197F 0x3
  808. #define BIT_BTGP_GPIO_SL_8197F(x) (((x) & BIT_MASK_BTGP_GPIO_SL_8197F) << BIT_SHIFT_BTGP_GPIO_SL_8197F)
  809. #define BITS_BTGP_GPIO_SL_8197F (BIT_MASK_BTGP_GPIO_SL_8197F << BIT_SHIFT_BTGP_GPIO_SL_8197F)
  810. #define BIT_CLEAR_BTGP_GPIO_SL_8197F(x) ((x) & (~BITS_BTGP_GPIO_SL_8197F))
  811. #define BIT_GET_BTGP_GPIO_SL_8197F(x) (((x) >> BIT_SHIFT_BTGP_GPIO_SL_8197F) & BIT_MASK_BTGP_GPIO_SL_8197F)
  812. #define BIT_SET_BTGP_GPIO_SL_8197F(x, v) (BIT_CLEAR_BTGP_GPIO_SL_8197F(x) | BIT_BTGP_GPIO_SL_8197F(v))
  813. #define BIT_PAD_SDIO_SR_8197F BIT(14)
  814. #define BIT_GPIO14_OUTPUT_PL_8197F BIT(13)
  815. #define BIT_HOST_WAKE_PAD_PULL_EN_8197F BIT(12)
  816. #define BIT_HOST_WAKE_PAD_SL_8197F BIT(11)
  817. #define BIT_PAD_LNAON_SR_8197F BIT(10)
  818. #define BIT_PAD_LNAON_E2_8197F BIT(9)
  819. #define BIT_SW_LNAON_G_SEL_DATA_8197F BIT(8)
  820. #define BIT_SW_LNAON_A_SEL_DATA_8197F BIT(7)
  821. #define BIT_PAD_PAPE_SR_8197F BIT(6)
  822. #define BIT_PAD_PAPE_E2_8197F BIT(5)
  823. #define BIT_SW_PAPE_G_SEL_DATA_8197F BIT(4)
  824. #define BIT_SW_PAPE_A_SEL_DATA_8197F BIT(3)
  825. #define BIT_PAD_DPDT_SR_8197F BIT(2)
  826. #define BIT_PAD_DPDT_PAD_E2_8197F BIT(1)
  827. #define BIT_SW_DPDT_SEL_DATA_8197F BIT(0)
  828. /* 2 REG_WL_BT_PWR_CTRL_8197F */
  829. #define BIT_ISO_BD2PP_8197F BIT(31)
  830. #define BIT_LDOV12B_EN_8197F BIT(30)
  831. #define BIT_CKEN_BTGPS_8197F BIT(29)
  832. #define BIT_FEN_BTGPS_8197F BIT(28)
  833. #define BIT_BTCPU_BOOTSEL_8197F BIT(27)
  834. #define BIT_SPI_SPEEDUP_8197F BIT(26)
  835. #define BIT_DEVWAKE_PAD_TYPE_SEL_8197F BIT(24)
  836. #define BIT_CLKREQ_PAD_TYPE_SEL_8197F BIT(23)
  837. #define BIT_ISO_BTPON2PP_8197F BIT(22)
  838. #define BIT_BT_HWROF_EN_8197F BIT(19)
  839. #define BIT_BT_FUNC_EN_8197F BIT(18)
  840. #define BIT_BT_HWPDN_SL_8197F BIT(17)
  841. #define BIT_BT_DISN_EN_8197F BIT(16)
  842. #define BIT_BT_PDN_PULL_EN_8197F BIT(15)
  843. #define BIT_WL_PDN_PULL_EN_8197F BIT(14)
  844. #define BIT_EXTERNAL_REQUEST_PL_8197F BIT(13)
  845. #define BIT_GPIO0_2_3_PULL_LOW_EN_8197F BIT(12)
  846. #define BIT_ISO_BA2PP_8197F BIT(11)
  847. #define BIT_BT_AFE_LDO_EN_8197F BIT(10)
  848. #define BIT_BT_AFE_PLL_EN_8197F BIT(9)
  849. #define BIT_BT_DIG_CLK_EN_8197F BIT(8)
  850. #define BIT_WL_DRV_EXIST_IDX_8197F BIT(5)
  851. #define BIT_DOP_EHPAD_8197F BIT(4)
  852. #define BIT_WL_HWROF_EN_8197F BIT(3)
  853. #define BIT_WL_FUNC_EN_8197F BIT(2)
  854. #define BIT_WL_HWPDN_SL_8197F BIT(1)
  855. #define BIT_WL_HWPDN_EN_8197F BIT(0)
  856. /* 2 REG_SDM_DEBUG_8197F */
  857. #define BIT_SHIFT_WLCLK_PHASE_8197F 0
  858. #define BIT_MASK_WLCLK_PHASE_8197F 0x1f
  859. #define BIT_WLCLK_PHASE_8197F(x) (((x) & BIT_MASK_WLCLK_PHASE_8197F) << BIT_SHIFT_WLCLK_PHASE_8197F)
  860. #define BITS_WLCLK_PHASE_8197F (BIT_MASK_WLCLK_PHASE_8197F << BIT_SHIFT_WLCLK_PHASE_8197F)
  861. #define BIT_CLEAR_WLCLK_PHASE_8197F(x) ((x) & (~BITS_WLCLK_PHASE_8197F))
  862. #define BIT_GET_WLCLK_PHASE_8197F(x) (((x) >> BIT_SHIFT_WLCLK_PHASE_8197F) & BIT_MASK_WLCLK_PHASE_8197F)
  863. #define BIT_SET_WLCLK_PHASE_8197F(x, v) (BIT_CLEAR_WLCLK_PHASE_8197F(x) | BIT_WLCLK_PHASE_8197F(v))
  864. /* 2 REG_SYS_SDIO_CTRL_8197F */
  865. #define BIT_DBG_GNT_WL_BT_8197F BIT(27)
  866. #define BIT_LTE_MUX_CTRL_PATH_8197F BIT(26)
  867. #define BIT_SDIO_INT_POLARITY_8197F BIT(19)
  868. #define BIT_SDIO_INT_8197F BIT(18)
  869. #define BIT_SDIO_OFF_EN_8197F BIT(17)
  870. #define BIT_SDIO_ON_EN_8197F BIT(16)
  871. /* 2 REG_HCI_OPT_CTRL_8197F */
  872. #define BIT_USB_HOST_PWR_OFF_EN_8197F BIT(12)
  873. #define BIT_SYM_LPS_BLOCK_EN_8197F BIT(11)
  874. #define BIT_USB_LPM_ACT_EN_8197F BIT(10)
  875. #define BIT_USB_LPM_NY_8197F BIT(9)
  876. #define BIT_USB_SUS_DIS_8197F BIT(8)
  877. #define BIT_SHIFT_SDIO_PAD_E_8197F 5
  878. #define BIT_MASK_SDIO_PAD_E_8197F 0x7
  879. #define BIT_SDIO_PAD_E_8197F(x) (((x) & BIT_MASK_SDIO_PAD_E_8197F) << BIT_SHIFT_SDIO_PAD_E_8197F)
  880. #define BITS_SDIO_PAD_E_8197F (BIT_MASK_SDIO_PAD_E_8197F << BIT_SHIFT_SDIO_PAD_E_8197F)
  881. #define BIT_CLEAR_SDIO_PAD_E_8197F(x) ((x) & (~BITS_SDIO_PAD_E_8197F))
  882. #define BIT_GET_SDIO_PAD_E_8197F(x) (((x) >> BIT_SHIFT_SDIO_PAD_E_8197F) & BIT_MASK_SDIO_PAD_E_8197F)
  883. #define BIT_SET_SDIO_PAD_E_8197F(x, v) (BIT_CLEAR_SDIO_PAD_E_8197F(x) | BIT_SDIO_PAD_E_8197F(v))
  884. #define BIT_USB_LPPLL_EN_8197F BIT(4)
  885. #define BIT_ROP_SW15_8197F BIT(2)
  886. #define BIT_PCI_CKRDY_OPT_8197F BIT(1)
  887. #define BIT_PCI_VAUX_EN_8197F BIT(0)
  888. /* 2 REG_AFE_CTRL4_8197F */
  889. #define BIT_RF1_SDMRSTB_8197F BIT(26)
  890. #define BIT_RF1_RSTB_8197F BIT(25)
  891. #define BIT_RF1_EN_8197F BIT(24)
  892. #define BIT_SHIFT_XTAL_LDO_8197F 20
  893. #define BIT_MASK_XTAL_LDO_8197F 0x7
  894. #define BIT_XTAL_LDO_8197F(x) (((x) & BIT_MASK_XTAL_LDO_8197F) << BIT_SHIFT_XTAL_LDO_8197F)
  895. #define BITS_XTAL_LDO_8197F (BIT_MASK_XTAL_LDO_8197F << BIT_SHIFT_XTAL_LDO_8197F)
  896. #define BIT_CLEAR_XTAL_LDO_8197F(x) ((x) & (~BITS_XTAL_LDO_8197F))
  897. #define BIT_GET_XTAL_LDO_8197F(x) (((x) >> BIT_SHIFT_XTAL_LDO_8197F) & BIT_MASK_XTAL_LDO_8197F)
  898. #define BIT_SET_XTAL_LDO_8197F(x, v) (BIT_CLEAR_XTAL_LDO_8197F(x) | BIT_XTAL_LDO_8197F(v))
  899. #define BIT_ADC_CK_SYNC_EN_8197F BIT(16)
  900. /* 2 REG_LDO_SWR_CTRL_8197F */
  901. /* 2 REG_NOT_VALID_8197F */
  902. /* 2 REG_NOT_VALID_8197F */
  903. /* 2 REG_NOT_VALID_8197F */
  904. /* 2 REG_NOT_VALID_8197F */
  905. /* 2 REG_NOT_VALID_8197F */
  906. /* 2 REG_NOT_VALID_8197F */
  907. /* 2 REG_NOT_VALID_8197F */
  908. /* 2 REG_NOT_VALID_8197F */
  909. /* 2 REG_NOT_VALID_8197F */
  910. /* 2 REG_NOT_VALID_8197F */
  911. /* 2 REG_NOT_VALID_8197F */
  912. /* 2 REG_NOT_VALID_8197F */
  913. /* 2 REG_NOT_VALID_8197F */
  914. /* 2 REG_NOT_VALID_8197F */
  915. /* 2 REG_NOT_VALID_8197F */
  916. /* 2 REG_NOT_VALID_8197F */
  917. /* 2 REG_NOT_VALID_8197F */
  918. /* 2 REG_NOT_VALID_8197F */
  919. /* 2 REG_MCUFW_CTRL_8197F */
  920. #define BIT_SHIFT_RPWM_8197F 24
  921. #define BIT_MASK_RPWM_8197F 0xff
  922. #define BIT_RPWM_8197F(x) (((x) & BIT_MASK_RPWM_8197F) << BIT_SHIFT_RPWM_8197F)
  923. #define BITS_RPWM_8197F (BIT_MASK_RPWM_8197F << BIT_SHIFT_RPWM_8197F)
  924. #define BIT_CLEAR_RPWM_8197F(x) ((x) & (~BITS_RPWM_8197F))
  925. #define BIT_GET_RPWM_8197F(x) (((x) >> BIT_SHIFT_RPWM_8197F) & BIT_MASK_RPWM_8197F)
  926. #define BIT_SET_RPWM_8197F(x, v) (BIT_CLEAR_RPWM_8197F(x) | BIT_RPWM_8197F(v))
  927. #define BIT_CPRST_8197F BIT(23)
  928. #define BIT_ANA_PORT_EN_8197F BIT(22)
  929. #define BIT_MAC_PORT_EN_8197F BIT(21)
  930. #define BIT_BOOT_FSPI_EN_8197F BIT(20)
  931. #define BIT_ROM_DLEN_8197F BIT(19)
  932. #define BIT_SHIFT_ROM_PGE_8197F 16
  933. #define BIT_MASK_ROM_PGE_8197F 0x7
  934. #define BIT_ROM_PGE_8197F(x) (((x) & BIT_MASK_ROM_PGE_8197F) << BIT_SHIFT_ROM_PGE_8197F)
  935. #define BITS_ROM_PGE_8197F (BIT_MASK_ROM_PGE_8197F << BIT_SHIFT_ROM_PGE_8197F)
  936. #define BIT_CLEAR_ROM_PGE_8197F(x) ((x) & (~BITS_ROM_PGE_8197F))
  937. #define BIT_GET_ROM_PGE_8197F(x) (((x) >> BIT_SHIFT_ROM_PGE_8197F) & BIT_MASK_ROM_PGE_8197F)
  938. #define BIT_SET_ROM_PGE_8197F(x, v) (BIT_CLEAR_ROM_PGE_8197F(x) | BIT_ROM_PGE_8197F(v))
  939. #define BIT_FW_INIT_RDY_8197F BIT(15)
  940. #define BIT_FW_DW_RDY_8197F BIT(14)
  941. #define BIT_SHIFT_CPU_CLK_SEL_8197F 12
  942. #define BIT_MASK_CPU_CLK_SEL_8197F 0x3
  943. #define BIT_CPU_CLK_SEL_8197F(x) (((x) & BIT_MASK_CPU_CLK_SEL_8197F) << BIT_SHIFT_CPU_CLK_SEL_8197F)
  944. #define BITS_CPU_CLK_SEL_8197F (BIT_MASK_CPU_CLK_SEL_8197F << BIT_SHIFT_CPU_CLK_SEL_8197F)
  945. #define BIT_CLEAR_CPU_CLK_SEL_8197F(x) ((x) & (~BITS_CPU_CLK_SEL_8197F))
  946. #define BIT_GET_CPU_CLK_SEL_8197F(x) (((x) >> BIT_SHIFT_CPU_CLK_SEL_8197F) & BIT_MASK_CPU_CLK_SEL_8197F)
  947. #define BIT_SET_CPU_CLK_SEL_8197F(x, v) (BIT_CLEAR_CPU_CLK_SEL_8197F(x) | BIT_CPU_CLK_SEL_8197F(v))
  948. #define BIT_CCLK_CHG_MASK_8197F BIT(11)
  949. #define BIT_FW_INIT_RDY_V1_8197F BIT(10)
  950. #define BIT_R_8051_SPD_8197F BIT(9)
  951. #define BIT_MCU_CLK_EN_8197F BIT(8)
  952. #define BIT_RAM_DL_SEL_8197F BIT(7)
  953. #define BIT_WINTINI_RDY_8197F BIT(6)
  954. #define BIT_RF_INIT_RDY_8197F BIT(5)
  955. #define BIT_BB_INIT_RDY_8197F BIT(4)
  956. #define BIT_MAC_INIT_RDY_8197F BIT(3)
  957. #define BIT_MCU_FWDL_RDY_8197F BIT(1)
  958. #define BIT_MCU_FWDL_EN_8197F BIT(0)
  959. /* 2 REG_MCU_TST_CFG_8197F */
  960. #define BIT_SHIFT_LBKTST_8197F 0
  961. #define BIT_MASK_LBKTST_8197F 0xffff
  962. #define BIT_LBKTST_8197F(x) (((x) & BIT_MASK_LBKTST_8197F) << BIT_SHIFT_LBKTST_8197F)
  963. #define BITS_LBKTST_8197F (BIT_MASK_LBKTST_8197F << BIT_SHIFT_LBKTST_8197F)
  964. #define BIT_CLEAR_LBKTST_8197F(x) ((x) & (~BITS_LBKTST_8197F))
  965. #define BIT_GET_LBKTST_8197F(x) (((x) >> BIT_SHIFT_LBKTST_8197F) & BIT_MASK_LBKTST_8197F)
  966. #define BIT_SET_LBKTST_8197F(x, v) (BIT_CLEAR_LBKTST_8197F(x) | BIT_LBKTST_8197F(v))
  967. /* 2 REG_HMEBOX_E0_E1_8197F */
  968. #define BIT_SHIFT_HOST_MSG_E1_8197F 16
  969. #define BIT_MASK_HOST_MSG_E1_8197F 0xffff
  970. #define BIT_HOST_MSG_E1_8197F(x) (((x) & BIT_MASK_HOST_MSG_E1_8197F) << BIT_SHIFT_HOST_MSG_E1_8197F)
  971. #define BITS_HOST_MSG_E1_8197F (BIT_MASK_HOST_MSG_E1_8197F << BIT_SHIFT_HOST_MSG_E1_8197F)
  972. #define BIT_CLEAR_HOST_MSG_E1_8197F(x) ((x) & (~BITS_HOST_MSG_E1_8197F))
  973. #define BIT_GET_HOST_MSG_E1_8197F(x) (((x) >> BIT_SHIFT_HOST_MSG_E1_8197F) & BIT_MASK_HOST_MSG_E1_8197F)
  974. #define BIT_SET_HOST_MSG_E1_8197F(x, v) (BIT_CLEAR_HOST_MSG_E1_8197F(x) | BIT_HOST_MSG_E1_8197F(v))
  975. #define BIT_SHIFT_HOST_MSG_E0_8197F 0
  976. #define BIT_MASK_HOST_MSG_E0_8197F 0xffff
  977. #define BIT_HOST_MSG_E0_8197F(x) (((x) & BIT_MASK_HOST_MSG_E0_8197F) << BIT_SHIFT_HOST_MSG_E0_8197F)
  978. #define BITS_HOST_MSG_E0_8197F (BIT_MASK_HOST_MSG_E0_8197F << BIT_SHIFT_HOST_MSG_E0_8197F)
  979. #define BIT_CLEAR_HOST_MSG_E0_8197F(x) ((x) & (~BITS_HOST_MSG_E0_8197F))
  980. #define BIT_GET_HOST_MSG_E0_8197F(x) (((x) >> BIT_SHIFT_HOST_MSG_E0_8197F) & BIT_MASK_HOST_MSG_E0_8197F)
  981. #define BIT_SET_HOST_MSG_E0_8197F(x, v) (BIT_CLEAR_HOST_MSG_E0_8197F(x) | BIT_HOST_MSG_E0_8197F(v))
  982. /* 2 REG_HMEBOX_E2_E3_8197F */
  983. #define BIT_SHIFT_HOST_MSG_E3_8197F 16
  984. #define BIT_MASK_HOST_MSG_E3_8197F 0xffff
  985. #define BIT_HOST_MSG_E3_8197F(x) (((x) & BIT_MASK_HOST_MSG_E3_8197F) << BIT_SHIFT_HOST_MSG_E3_8197F)
  986. #define BITS_HOST_MSG_E3_8197F (BIT_MASK_HOST_MSG_E3_8197F << BIT_SHIFT_HOST_MSG_E3_8197F)
  987. #define BIT_CLEAR_HOST_MSG_E3_8197F(x) ((x) & (~BITS_HOST_MSG_E3_8197F))
  988. #define BIT_GET_HOST_MSG_E3_8197F(x) (((x) >> BIT_SHIFT_HOST_MSG_E3_8197F) & BIT_MASK_HOST_MSG_E3_8197F)
  989. #define BIT_SET_HOST_MSG_E3_8197F(x, v) (BIT_CLEAR_HOST_MSG_E3_8197F(x) | BIT_HOST_MSG_E3_8197F(v))
  990. #define BIT_SHIFT_HOST_MSG_E2_8197F 0
  991. #define BIT_MASK_HOST_MSG_E2_8197F 0xffff
  992. #define BIT_HOST_MSG_E2_8197F(x) (((x) & BIT_MASK_HOST_MSG_E2_8197F) << BIT_SHIFT_HOST_MSG_E2_8197F)
  993. #define BITS_HOST_MSG_E2_8197F (BIT_MASK_HOST_MSG_E2_8197F << BIT_SHIFT_HOST_MSG_E2_8197F)
  994. #define BIT_CLEAR_HOST_MSG_E2_8197F(x) ((x) & (~BITS_HOST_MSG_E2_8197F))
  995. #define BIT_GET_HOST_MSG_E2_8197F(x) (((x) >> BIT_SHIFT_HOST_MSG_E2_8197F) & BIT_MASK_HOST_MSG_E2_8197F)
  996. #define BIT_SET_HOST_MSG_E2_8197F(x, v) (BIT_CLEAR_HOST_MSG_E2_8197F(x) | BIT_HOST_MSG_E2_8197F(v))
  997. /* 2 REG_WLLPS_CTRL_8197F */
  998. /* 2 REG_NOT_VALID_8197F */
  999. /* 2 REG_NOT_VALID_8197F */
  1000. /* 2 REG_NOT_VALID_8197F */
  1001. /* 2 REG_NOT_VALID_8197F */
  1002. /* 2 REG_NOT_VALID_8197F */
  1003. /* 2 REG_NOT_VALID_8197F */
  1004. /* 2 REG_NOT_VALID_8197F */
  1005. /* 2 REG_NOT_VALID_8197F */
  1006. /* 2 REG_NOT_VALID_8197F */
  1007. /* 2 REG_NOT_VALID_8197F */
  1008. /* 2 REG_NOT_VALID_8197F */
  1009. /* 2 REG_NOT_VALID_8197F */
  1010. /* 2 REG_NOT_VALID_8197F */
  1011. /* 2 REG_NOT_VALID_8197F */
  1012. /* 2 REG_NOT_VALID_8197F */
  1013. /* 2 REG_AFE_CTRL5_8197F */
  1014. #define BIT_BB_DBG_SEL_AFE_SDM_V3_8197F BIT(31)
  1015. #define BIT_ORDER_SDM_8197F BIT(30)
  1016. #define BIT_RFE_SEL_SDM_8197F BIT(29)
  1017. #define BIT_SHIFT_REF_SEL_8197F 25
  1018. #define BIT_MASK_REF_SEL_8197F 0xf
  1019. #define BIT_REF_SEL_8197F(x) (((x) & BIT_MASK_REF_SEL_8197F) << BIT_SHIFT_REF_SEL_8197F)
  1020. #define BITS_REF_SEL_8197F (BIT_MASK_REF_SEL_8197F << BIT_SHIFT_REF_SEL_8197F)
  1021. #define BIT_CLEAR_REF_SEL_8197F(x) ((x) & (~BITS_REF_SEL_8197F))
  1022. #define BIT_GET_REF_SEL_8197F(x) (((x) >> BIT_SHIFT_REF_SEL_8197F) & BIT_MASK_REF_SEL_8197F)
  1023. #define BIT_SET_REF_SEL_8197F(x, v) (BIT_CLEAR_REF_SEL_8197F(x) | BIT_REF_SEL_8197F(v))
  1024. #define BIT_SHIFT_F0F_SDM_V2_8197F 12
  1025. #define BIT_MASK_F0F_SDM_V2_8197F 0x1fff
  1026. #define BIT_F0F_SDM_V2_8197F(x) (((x) & BIT_MASK_F0F_SDM_V2_8197F) << BIT_SHIFT_F0F_SDM_V2_8197F)
  1027. #define BITS_F0F_SDM_V2_8197F (BIT_MASK_F0F_SDM_V2_8197F << BIT_SHIFT_F0F_SDM_V2_8197F)
  1028. #define BIT_CLEAR_F0F_SDM_V2_8197F(x) ((x) & (~BITS_F0F_SDM_V2_8197F))
  1029. #define BIT_GET_F0F_SDM_V2_8197F(x) (((x) >> BIT_SHIFT_F0F_SDM_V2_8197F) & BIT_MASK_F0F_SDM_V2_8197F)
  1030. #define BIT_SET_F0F_SDM_V2_8197F(x, v) (BIT_CLEAR_F0F_SDM_V2_8197F(x) | BIT_F0F_SDM_V2_8197F(v))
  1031. #define BIT_SHIFT_F0N_SDM_V2_8197F 9
  1032. #define BIT_MASK_F0N_SDM_V2_8197F 0x7
  1033. #define BIT_F0N_SDM_V2_8197F(x) (((x) & BIT_MASK_F0N_SDM_V2_8197F) << BIT_SHIFT_F0N_SDM_V2_8197F)
  1034. #define BITS_F0N_SDM_V2_8197F (BIT_MASK_F0N_SDM_V2_8197F << BIT_SHIFT_F0N_SDM_V2_8197F)
  1035. #define BIT_CLEAR_F0N_SDM_V2_8197F(x) ((x) & (~BITS_F0N_SDM_V2_8197F))
  1036. #define BIT_GET_F0N_SDM_V2_8197F(x) (((x) >> BIT_SHIFT_F0N_SDM_V2_8197F) & BIT_MASK_F0N_SDM_V2_8197F)
  1037. #define BIT_SET_F0N_SDM_V2_8197F(x, v) (BIT_CLEAR_F0N_SDM_V2_8197F(x) | BIT_F0N_SDM_V2_8197F(v))
  1038. #define BIT_SHIFT_DIVN_SDM_V2_8197F 3
  1039. #define BIT_MASK_DIVN_SDM_V2_8197F 0x3f
  1040. #define BIT_DIVN_SDM_V2_8197F(x) (((x) & BIT_MASK_DIVN_SDM_V2_8197F) << BIT_SHIFT_DIVN_SDM_V2_8197F)
  1041. #define BITS_DIVN_SDM_V2_8197F (BIT_MASK_DIVN_SDM_V2_8197F << BIT_SHIFT_DIVN_SDM_V2_8197F)
  1042. #define BIT_CLEAR_DIVN_SDM_V2_8197F(x) ((x) & (~BITS_DIVN_SDM_V2_8197F))
  1043. #define BIT_GET_DIVN_SDM_V2_8197F(x) (((x) >> BIT_SHIFT_DIVN_SDM_V2_8197F) & BIT_MASK_DIVN_SDM_V2_8197F)
  1044. #define BIT_SET_DIVN_SDM_V2_8197F(x, v) (BIT_CLEAR_DIVN_SDM_V2_8197F(x) | BIT_DIVN_SDM_V2_8197F(v))
  1045. #define BIT_SHIFT_DITHER_SDM_V2_8197F 0
  1046. #define BIT_MASK_DITHER_SDM_V2_8197F 0x7
  1047. #define BIT_DITHER_SDM_V2_8197F(x) (((x) & BIT_MASK_DITHER_SDM_V2_8197F) << BIT_SHIFT_DITHER_SDM_V2_8197F)
  1048. #define BITS_DITHER_SDM_V2_8197F (BIT_MASK_DITHER_SDM_V2_8197F << BIT_SHIFT_DITHER_SDM_V2_8197F)
  1049. #define BIT_CLEAR_DITHER_SDM_V2_8197F(x) ((x) & (~BITS_DITHER_SDM_V2_8197F))
  1050. #define BIT_GET_DITHER_SDM_V2_8197F(x) (((x) >> BIT_SHIFT_DITHER_SDM_V2_8197F) & BIT_MASK_DITHER_SDM_V2_8197F)
  1051. #define BIT_SET_DITHER_SDM_V2_8197F(x, v) (BIT_CLEAR_DITHER_SDM_V2_8197F(x) | BIT_DITHER_SDM_V2_8197F(v))
  1052. /* 2 REG_GPIO_DEBOUNCE_CTRL_8197F */
  1053. #define BIT_WLGP_DBC1EN_8197F BIT(15)
  1054. #define BIT_SHIFT_WLGP_DBC1_8197F 8
  1055. #define BIT_MASK_WLGP_DBC1_8197F 0xf
  1056. #define BIT_WLGP_DBC1_8197F(x) (((x) & BIT_MASK_WLGP_DBC1_8197F) << BIT_SHIFT_WLGP_DBC1_8197F)
  1057. #define BITS_WLGP_DBC1_8197F (BIT_MASK_WLGP_DBC1_8197F << BIT_SHIFT_WLGP_DBC1_8197F)
  1058. #define BIT_CLEAR_WLGP_DBC1_8197F(x) ((x) & (~BITS_WLGP_DBC1_8197F))
  1059. #define BIT_GET_WLGP_DBC1_8197F(x) (((x) >> BIT_SHIFT_WLGP_DBC1_8197F) & BIT_MASK_WLGP_DBC1_8197F)
  1060. #define BIT_SET_WLGP_DBC1_8197F(x, v) (BIT_CLEAR_WLGP_DBC1_8197F(x) | BIT_WLGP_DBC1_8197F(v))
  1061. #define BIT_WLGP_DBC0EN_8197F BIT(7)
  1062. #define BIT_SHIFT_WLGP_DBC0_8197F 0
  1063. #define BIT_MASK_WLGP_DBC0_8197F 0xf
  1064. #define BIT_WLGP_DBC0_8197F(x) (((x) & BIT_MASK_WLGP_DBC0_8197F) << BIT_SHIFT_WLGP_DBC0_8197F)
  1065. #define BITS_WLGP_DBC0_8197F (BIT_MASK_WLGP_DBC0_8197F << BIT_SHIFT_WLGP_DBC0_8197F)
  1066. #define BIT_CLEAR_WLGP_DBC0_8197F(x) ((x) & (~BITS_WLGP_DBC0_8197F))
  1067. #define BIT_GET_WLGP_DBC0_8197F(x) (((x) >> BIT_SHIFT_WLGP_DBC0_8197F) & BIT_MASK_WLGP_DBC0_8197F)
  1068. #define BIT_SET_WLGP_DBC0_8197F(x, v) (BIT_CLEAR_WLGP_DBC0_8197F(x) | BIT_WLGP_DBC0_8197F(v))
  1069. /* 2 REG_RPWM2_8197F */
  1070. #define BIT_SHIFT_RPWM2_8197F 16
  1071. #define BIT_MASK_RPWM2_8197F 0xffff
  1072. #define BIT_RPWM2_8197F(x) (((x) & BIT_MASK_RPWM2_8197F) << BIT_SHIFT_RPWM2_8197F)
  1073. #define BITS_RPWM2_8197F (BIT_MASK_RPWM2_8197F << BIT_SHIFT_RPWM2_8197F)
  1074. #define BIT_CLEAR_RPWM2_8197F(x) ((x) & (~BITS_RPWM2_8197F))
  1075. #define BIT_GET_RPWM2_8197F(x) (((x) >> BIT_SHIFT_RPWM2_8197F) & BIT_MASK_RPWM2_8197F)
  1076. #define BIT_SET_RPWM2_8197F(x, v) (BIT_CLEAR_RPWM2_8197F(x) | BIT_RPWM2_8197F(v))
  1077. /* 2 REG_SYSON_FSM_MON_8197F */
  1078. #define BIT_SHIFT_FSM_MON_SEL_8197F 24
  1079. #define BIT_MASK_FSM_MON_SEL_8197F 0x7
  1080. #define BIT_FSM_MON_SEL_8197F(x) (((x) & BIT_MASK_FSM_MON_SEL_8197F) << BIT_SHIFT_FSM_MON_SEL_8197F)
  1081. #define BITS_FSM_MON_SEL_8197F (BIT_MASK_FSM_MON_SEL_8197F << BIT_SHIFT_FSM_MON_SEL_8197F)
  1082. #define BIT_CLEAR_FSM_MON_SEL_8197F(x) ((x) & (~BITS_FSM_MON_SEL_8197F))
  1083. #define BIT_GET_FSM_MON_SEL_8197F(x) (((x) >> BIT_SHIFT_FSM_MON_SEL_8197F) & BIT_MASK_FSM_MON_SEL_8197F)
  1084. #define BIT_SET_FSM_MON_SEL_8197F(x, v) (BIT_CLEAR_FSM_MON_SEL_8197F(x) | BIT_FSM_MON_SEL_8197F(v))
  1085. #define BIT_DOP_ELDO_8197F BIT(23)
  1086. #define BIT_FSM_MON_UPD_8197F BIT(15)
  1087. #define BIT_SHIFT_FSM_PAR_8197F 0
  1088. #define BIT_MASK_FSM_PAR_8197F 0x7fff
  1089. #define BIT_FSM_PAR_8197F(x) (((x) & BIT_MASK_FSM_PAR_8197F) << BIT_SHIFT_FSM_PAR_8197F)
  1090. #define BITS_FSM_PAR_8197F (BIT_MASK_FSM_PAR_8197F << BIT_SHIFT_FSM_PAR_8197F)
  1091. #define BIT_CLEAR_FSM_PAR_8197F(x) ((x) & (~BITS_FSM_PAR_8197F))
  1092. #define BIT_GET_FSM_PAR_8197F(x) (((x) >> BIT_SHIFT_FSM_PAR_8197F) & BIT_MASK_FSM_PAR_8197F)
  1093. #define BIT_SET_FSM_PAR_8197F(x, v) (BIT_CLEAR_FSM_PAR_8197F(x) | BIT_FSM_PAR_8197F(v))
  1094. /* 2 REG_AFE_CTRL6_8197F */
  1095. #define BIT_SHIFT_TSFT_SEL_V1_8197F 0
  1096. #define BIT_MASK_TSFT_SEL_V1_8197F 0x7
  1097. #define BIT_TSFT_SEL_V1_8197F(x) (((x) & BIT_MASK_TSFT_SEL_V1_8197F) << BIT_SHIFT_TSFT_SEL_V1_8197F)
  1098. #define BITS_TSFT_SEL_V1_8197F (BIT_MASK_TSFT_SEL_V1_8197F << BIT_SHIFT_TSFT_SEL_V1_8197F)
  1099. #define BIT_CLEAR_TSFT_SEL_V1_8197F(x) ((x) & (~BITS_TSFT_SEL_V1_8197F))
  1100. #define BIT_GET_TSFT_SEL_V1_8197F(x) (((x) >> BIT_SHIFT_TSFT_SEL_V1_8197F) & BIT_MASK_TSFT_SEL_V1_8197F)
  1101. #define BIT_SET_TSFT_SEL_V1_8197F(x, v) (BIT_CLEAR_TSFT_SEL_V1_8197F(x) | BIT_TSFT_SEL_V1_8197F(v))
  1102. /* 2 REG_PMC_DBG_CTRL1_8197F */
  1103. #define BIT_BT_INT_EN_8197F BIT(31)
  1104. #define BIT_SHIFT_RD_WR_WIFI_BT_INFO_8197F 16
  1105. #define BIT_MASK_RD_WR_WIFI_BT_INFO_8197F 0x7fff
  1106. #define BIT_RD_WR_WIFI_BT_INFO_8197F(x) (((x) & BIT_MASK_RD_WR_WIFI_BT_INFO_8197F) << BIT_SHIFT_RD_WR_WIFI_BT_INFO_8197F)
  1107. #define BITS_RD_WR_WIFI_BT_INFO_8197F (BIT_MASK_RD_WR_WIFI_BT_INFO_8197F << BIT_SHIFT_RD_WR_WIFI_BT_INFO_8197F)
  1108. #define BIT_CLEAR_RD_WR_WIFI_BT_INFO_8197F(x) ((x) & (~BITS_RD_WR_WIFI_BT_INFO_8197F))
  1109. #define BIT_GET_RD_WR_WIFI_BT_INFO_8197F(x) (((x) >> BIT_SHIFT_RD_WR_WIFI_BT_INFO_8197F) & BIT_MASK_RD_WR_WIFI_BT_INFO_8197F)
  1110. #define BIT_SET_RD_WR_WIFI_BT_INFO_8197F(x, v) (BIT_CLEAR_RD_WR_WIFI_BT_INFO_8197F(x) | BIT_RD_WR_WIFI_BT_INFO_8197F(v))
  1111. #define BIT_PMC_WR_OVF_8197F BIT(8)
  1112. #define BIT_SHIFT_WLPMC_ERRINT_8197F 0
  1113. #define BIT_MASK_WLPMC_ERRINT_8197F 0xff
  1114. #define BIT_WLPMC_ERRINT_8197F(x) (((x) & BIT_MASK_WLPMC_ERRINT_8197F) << BIT_SHIFT_WLPMC_ERRINT_8197F)
  1115. #define BITS_WLPMC_ERRINT_8197F (BIT_MASK_WLPMC_ERRINT_8197F << BIT_SHIFT_WLPMC_ERRINT_8197F)
  1116. #define BIT_CLEAR_WLPMC_ERRINT_8197F(x) ((x) & (~BITS_WLPMC_ERRINT_8197F))
  1117. #define BIT_GET_WLPMC_ERRINT_8197F(x) (((x) >> BIT_SHIFT_WLPMC_ERRINT_8197F) & BIT_MASK_WLPMC_ERRINT_8197F)
  1118. #define BIT_SET_WLPMC_ERRINT_8197F(x, v) (BIT_CLEAR_WLPMC_ERRINT_8197F(x) | BIT_WLPMC_ERRINT_8197F(v))
  1119. /* 2 REG_AFE_CTRL7_8197F */
  1120. #define BIT_SHIFT_SEL_V_8197F 30
  1121. #define BIT_MASK_SEL_V_8197F 0x3
  1122. #define BIT_SEL_V_8197F(x) (((x) & BIT_MASK_SEL_V_8197F) << BIT_SHIFT_SEL_V_8197F)
  1123. #define BITS_SEL_V_8197F (BIT_MASK_SEL_V_8197F << BIT_SHIFT_SEL_V_8197F)
  1124. #define BIT_CLEAR_SEL_V_8197F(x) ((x) & (~BITS_SEL_V_8197F))
  1125. #define BIT_GET_SEL_V_8197F(x) (((x) >> BIT_SHIFT_SEL_V_8197F) & BIT_MASK_SEL_V_8197F)
  1126. #define BIT_SET_SEL_V_8197F(x, v) (BIT_CLEAR_SEL_V_8197F(x) | BIT_SEL_V_8197F(v))
  1127. #define BIT_SEL_LDO_PC_8197F BIT(29)
  1128. #define BIT_SHIFT_CK_MON_SEL_V2_8197F 26
  1129. #define BIT_MASK_CK_MON_SEL_V2_8197F 0x7
  1130. #define BIT_CK_MON_SEL_V2_8197F(x) (((x) & BIT_MASK_CK_MON_SEL_V2_8197F) << BIT_SHIFT_CK_MON_SEL_V2_8197F)
  1131. #define BITS_CK_MON_SEL_V2_8197F (BIT_MASK_CK_MON_SEL_V2_8197F << BIT_SHIFT_CK_MON_SEL_V2_8197F)
  1132. #define BIT_CLEAR_CK_MON_SEL_V2_8197F(x) ((x) & (~BITS_CK_MON_SEL_V2_8197F))
  1133. #define BIT_GET_CK_MON_SEL_V2_8197F(x) (((x) >> BIT_SHIFT_CK_MON_SEL_V2_8197F) & BIT_MASK_CK_MON_SEL_V2_8197F)
  1134. #define BIT_SET_CK_MON_SEL_V2_8197F(x, v) (BIT_CLEAR_CK_MON_SEL_V2_8197F(x) | BIT_CK_MON_SEL_V2_8197F(v))
  1135. #define BIT_CK_MON_EN_8197F BIT(25)
  1136. #define BIT_FREF_EDGE_8197F BIT(24)
  1137. #define BIT_CK320M_EN_8197F BIT(23)
  1138. #define BIT_CK_5M_EN_8197F BIT(22)
  1139. #define BIT_TESTEN_8197F BIT(21)
  1140. /* 2 REG_HIMR0_8197F */
  1141. #define BIT_TIMEOUT_INTERRUPT2_MASK_8197F BIT(31)
  1142. #define BIT_TIMEOUT_INTERRUTP1_MASK_8197F BIT(30)
  1143. #define BIT_PSTIMEOUT_MSK_8197F BIT(29)
  1144. #define BIT_GTINT4_MSK_8197F BIT(28)
  1145. #define BIT_GTINT3_MSK_8197F BIT(27)
  1146. #define BIT_TXBCN0ERR_MSK_8197F BIT(26)
  1147. #define BIT_TXBCN0OK_MSK_8197F BIT(25)
  1148. #define BIT_TSF_BIT32_TOGGLE_MSK_8197F BIT(24)
  1149. #define BIT_BCNDMAINT0_MSK_8197F BIT(20)
  1150. #define BIT_BCNDERR0_MSK_8197F BIT(16)
  1151. #define BIT_HSISR_IND_ON_INT_MSK_8197F BIT(15)
  1152. #define BIT_BCNDMAINT_E_MSK_8197F BIT(14)
  1153. #define BIT_CTWEND_MSK_8197F BIT(12)
  1154. #define BIT_HISR1_IND_MSK_8197F BIT(11)
  1155. #define BIT_C2HCMD_MSK_8197F BIT(10)
  1156. #define BIT_CPWM2_MSK_8197F BIT(9)
  1157. #define BIT_CPWM_MSK_8197F BIT(8)
  1158. #define BIT_HIGHDOK_MSK_8197F BIT(7)
  1159. #define BIT_MGTDOK_MSK_8197F BIT(6)
  1160. #define BIT_BKDOK_MSK_8197F BIT(5)
  1161. #define BIT_BEDOK_MSK_8197F BIT(4)
  1162. #define BIT_VIDOK_MSK_8197F BIT(3)
  1163. #define BIT_VODOK_MSK_8197F BIT(2)
  1164. #define BIT_RDU_MSK_8197F BIT(1)
  1165. #define BIT_RXOK_MSK_8197F BIT(0)
  1166. /* 2 REG_HISR0_8197F */
  1167. #define BIT_TIMEOUT_INTERRUPT2_8197F BIT(31)
  1168. #define BIT_TIMEOUT_INTERRUTP1_8197F BIT(30)
  1169. #define BIT_PSTIMEOUT_8197F BIT(29)
  1170. #define BIT_GTINT4_8197F BIT(28)
  1171. #define BIT_GTINT3_8197F BIT(27)
  1172. #define BIT_TXBCN0ERR_8197F BIT(26)
  1173. #define BIT_TXBCN0OK_8197F BIT(25)
  1174. #define BIT_TSF_BIT32_TOGGLE_8197F BIT(24)
  1175. #define BIT_BCNDMAINT0_8197F BIT(20)
  1176. #define BIT_BCNDERR0_8197F BIT(16)
  1177. #define BIT_HSISR_IND_ON_INT_8197F BIT(15)
  1178. #define BIT_BCNDMAINT_E_8197F BIT(14)
  1179. #define BIT_CTWEND_8197F BIT(12)
  1180. #define BIT_HISR1_IND_INT_8197F BIT(11)
  1181. #define BIT_C2HCMD_8197F BIT(10)
  1182. #define BIT_CPWM2_8197F BIT(9)
  1183. #define BIT_CPWM_8197F BIT(8)
  1184. #define BIT_HIGHDOK_8197F BIT(7)
  1185. #define BIT_MGTDOK_8197F BIT(6)
  1186. #define BIT_BKDOK_8197F BIT(5)
  1187. #define BIT_BEDOK_8197F BIT(4)
  1188. #define BIT_VIDOK_8197F BIT(3)
  1189. #define BIT_VODOK_8197F BIT(2)
  1190. #define BIT_RDU_8197F BIT(1)
  1191. #define BIT_RXOK_8197F BIT(0)
  1192. /* 2 REG_HIMR1_8197F */
  1193. #define BIT_BTON_STS_UPDATE_MSK_8197F BIT(29)
  1194. #define BIT_MCU_ERR_MASK_8197F BIT(28)
  1195. #define BIT_BCNDMAINT7__MSK_8197F BIT(27)
  1196. #define BIT_BCNDMAINT6__MSK_8197F BIT(26)
  1197. #define BIT_BCNDMAINT5__MSK_8197F BIT(25)
  1198. #define BIT_BCNDMAINT4__MSK_8197F BIT(24)
  1199. #define BIT_BCNDMAINT3_MSK_8197F BIT(23)
  1200. #define BIT_BCNDMAINT2_MSK_8197F BIT(22)
  1201. #define BIT_BCNDMAINT1_MSK_8197F BIT(21)
  1202. #define BIT_BCNDERR7_MSK_8197F BIT(20)
  1203. #define BIT_BCNDERR6_MSK_8197F BIT(19)
  1204. #define BIT_BCNDERR5_MSK_8197F BIT(18)
  1205. #define BIT_BCNDERR4_MSK_8197F BIT(17)
  1206. #define BIT_BCNDERR3_MSK_8197F BIT(16)
  1207. #define BIT_BCNDERR2_MSK_8197F BIT(15)
  1208. #define BIT_BCNDERR1_MSK_8197F BIT(14)
  1209. #define BIT_ATIMEND_E_MSK_8197F BIT(13)
  1210. #define BIT_ATIMEND__MSK_8197F BIT(12)
  1211. #define BIT_TXERR_MSK_8197F BIT(11)
  1212. #define BIT_RXERR_MSK_8197F BIT(10)
  1213. #define BIT_TXFOVW_MSK_8197F BIT(9)
  1214. #define BIT_FOVW_MSK_8197F BIT(8)
  1215. /* 2 REG_HISR1_8197F */
  1216. #define BIT_BTON_STS_UPDATE_INT_8197F BIT(29)
  1217. #define BIT_MCU_ERR_8197F BIT(28)
  1218. #define BIT_BCNDMAINT7_8197F BIT(27)
  1219. #define BIT_BCNDMAINT6_8197F BIT(26)
  1220. #define BIT_BCNDMAINT5_8197F BIT(25)
  1221. #define BIT_BCNDMAINT4_8197F BIT(24)
  1222. #define BIT_BCNDMAINT3_8197F BIT(23)
  1223. #define BIT_BCNDMAINT2_8197F BIT(22)
  1224. #define BIT_BCNDMAINT1_8197F BIT(21)
  1225. #define BIT_BCNDERR7_8197F BIT(20)
  1226. #define BIT_BCNDERR6_8197F BIT(19)
  1227. #define BIT_BCNDERR5_8197F BIT(18)
  1228. #define BIT_BCNDERR4_8197F BIT(17)
  1229. #define BIT_BCNDERR3_8197F BIT(16)
  1230. #define BIT_BCNDERR2_8197F BIT(15)
  1231. #define BIT_BCNDERR1_8197F BIT(14)
  1232. #define BIT_ATIMEND_E_8197F BIT(13)
  1233. #define BIT_ATIMEND_8197F BIT(12)
  1234. #define BIT_TXERR_INT_8197F BIT(11)
  1235. #define BIT_RXERR_INT_8197F BIT(10)
  1236. #define BIT_TXFOVW_8197F BIT(9)
  1237. #define BIT_FOVW_8197F BIT(8)
  1238. /* 2 REG_DBG_PORT_SEL_8197F */
  1239. #define BIT_SHIFT_DEBUG_ST_8197F 0
  1240. #define BIT_MASK_DEBUG_ST_8197F 0xffffffffL
  1241. #define BIT_DEBUG_ST_8197F(x) (((x) & BIT_MASK_DEBUG_ST_8197F) << BIT_SHIFT_DEBUG_ST_8197F)
  1242. #define BITS_DEBUG_ST_8197F (BIT_MASK_DEBUG_ST_8197F << BIT_SHIFT_DEBUG_ST_8197F)
  1243. #define BIT_CLEAR_DEBUG_ST_8197F(x) ((x) & (~BITS_DEBUG_ST_8197F))
  1244. #define BIT_GET_DEBUG_ST_8197F(x) (((x) >> BIT_SHIFT_DEBUG_ST_8197F) & BIT_MASK_DEBUG_ST_8197F)
  1245. #define BIT_SET_DEBUG_ST_8197F(x, v) (BIT_CLEAR_DEBUG_ST_8197F(x) | BIT_DEBUG_ST_8197F(v))
  1246. /* 2 REG_PAD_CTRL2_8197F */
  1247. /* 2 REG_NOT_VALID_8197F */
  1248. /* 2 REG_NOT_VALID_8197F */
  1249. /* 2 REG_NOT_VALID_8197F */
  1250. /* 2 REG_NOT_VALID_8197F */
  1251. /* 2 REG_NOT_VALID_8197F */
  1252. #define BIT_LD_B12V_EN_V1_8197F BIT(7)
  1253. #define BIT_EECS_IOSEL_V1_8197F BIT(6)
  1254. #define BIT_EECS_DATA_O_V1_8197F BIT(5)
  1255. #define BIT_EECS_DATA_I_V1_8197F BIT(4)
  1256. #define BIT_EESK_IOSEL_V1_8197F BIT(2)
  1257. #define BIT_EESK_DATA_O_V1_8197F BIT(1)
  1258. #define BIT_EESK_DATA_I_V1_8197F BIT(0)
  1259. /* 2 REG_NOT_VALID_8197F */
  1260. /* 2 REG_PMC_DBG_CTRL2_8197F */
  1261. #define BIT_SHIFT_EFUSE_BURN_GNT_8197F 24
  1262. #define BIT_MASK_EFUSE_BURN_GNT_8197F 0xff
  1263. #define BIT_EFUSE_BURN_GNT_8197F(x) (((x) & BIT_MASK_EFUSE_BURN_GNT_8197F) << BIT_SHIFT_EFUSE_BURN_GNT_8197F)
  1264. #define BITS_EFUSE_BURN_GNT_8197F (BIT_MASK_EFUSE_BURN_GNT_8197F << BIT_SHIFT_EFUSE_BURN_GNT_8197F)
  1265. #define BIT_CLEAR_EFUSE_BURN_GNT_8197F(x) ((x) & (~BITS_EFUSE_BURN_GNT_8197F))
  1266. #define BIT_GET_EFUSE_BURN_GNT_8197F(x) (((x) >> BIT_SHIFT_EFUSE_BURN_GNT_8197F) & BIT_MASK_EFUSE_BURN_GNT_8197F)
  1267. #define BIT_SET_EFUSE_BURN_GNT_8197F(x, v) (BIT_CLEAR_EFUSE_BURN_GNT_8197F(x) | BIT_EFUSE_BURN_GNT_8197F(v))
  1268. #define BIT_STOP_WL_PMC_8197F BIT(9)
  1269. #define BIT_STOP_SYM_PMC_8197F BIT(8)
  1270. #define BIT_REG_RST_WLPMC_8197F BIT(5)
  1271. #define BIT_REG_RST_PD12N_8197F BIT(4)
  1272. #define BIT_SYSON_DIS_WLREG_WRMSK_8197F BIT(3)
  1273. #define BIT_SYSON_DIS_PMCREG_WRMSK_8197F BIT(2)
  1274. #define BIT_SHIFT_SYSON_REG_ARB_8197F 0
  1275. #define BIT_MASK_SYSON_REG_ARB_8197F 0x3
  1276. #define BIT_SYSON_REG_ARB_8197F(x) (((x) & BIT_MASK_SYSON_REG_ARB_8197F) << BIT_SHIFT_SYSON_REG_ARB_8197F)
  1277. #define BITS_SYSON_REG_ARB_8197F (BIT_MASK_SYSON_REG_ARB_8197F << BIT_SHIFT_SYSON_REG_ARB_8197F)
  1278. #define BIT_CLEAR_SYSON_REG_ARB_8197F(x) ((x) & (~BITS_SYSON_REG_ARB_8197F))
  1279. #define BIT_GET_SYSON_REG_ARB_8197F(x) (((x) >> BIT_SHIFT_SYSON_REG_ARB_8197F) & BIT_MASK_SYSON_REG_ARB_8197F)
  1280. #define BIT_SET_SYSON_REG_ARB_8197F(x, v) (BIT_CLEAR_SYSON_REG_ARB_8197F(x) | BIT_SYSON_REG_ARB_8197F(v))
  1281. /* 2 REG_BIST_CTRL_8197F */
  1282. #define BIT_BIST_USB_DIS_8197F BIT(27)
  1283. #define BIT_BIST_PCI_DIS_8197F BIT(26)
  1284. #define BIT_BIST_BT_DIS_8197F BIT(25)
  1285. #define BIT_BIST_WL_DIS_8197F BIT(24)
  1286. #define BIT_SHIFT_BIST_RPT_SEL_8197F 16
  1287. #define BIT_MASK_BIST_RPT_SEL_8197F 0xf
  1288. #define BIT_BIST_RPT_SEL_8197F(x) (((x) & BIT_MASK_BIST_RPT_SEL_8197F) << BIT_SHIFT_BIST_RPT_SEL_8197F)
  1289. #define BITS_BIST_RPT_SEL_8197F (BIT_MASK_BIST_RPT_SEL_8197F << BIT_SHIFT_BIST_RPT_SEL_8197F)
  1290. #define BIT_CLEAR_BIST_RPT_SEL_8197F(x) ((x) & (~BITS_BIST_RPT_SEL_8197F))
  1291. #define BIT_GET_BIST_RPT_SEL_8197F(x) (((x) >> BIT_SHIFT_BIST_RPT_SEL_8197F) & BIT_MASK_BIST_RPT_SEL_8197F)
  1292. #define BIT_SET_BIST_RPT_SEL_8197F(x, v) (BIT_CLEAR_BIST_RPT_SEL_8197F(x) | BIT_BIST_RPT_SEL_8197F(v))
  1293. #define BIT_BIST_RESUME_PS_8197F BIT(4)
  1294. #define BIT_BIST_RESUME_8197F BIT(3)
  1295. #define BIT_BIST_NORMAL_8197F BIT(2)
  1296. #define BIT_BIST_RSTN_8197F BIT(1)
  1297. #define BIT_BIST_CLK_EN_8197F BIT(0)
  1298. /* 2 REG_BIST_RPT_8197F */
  1299. #define BIT_SHIFT_MBIST_REPORT_8197F 0
  1300. #define BIT_MASK_MBIST_REPORT_8197F 0xffffffffL
  1301. #define BIT_MBIST_REPORT_8197F(x) (((x) & BIT_MASK_MBIST_REPORT_8197F) << BIT_SHIFT_MBIST_REPORT_8197F)
  1302. #define BITS_MBIST_REPORT_8197F (BIT_MASK_MBIST_REPORT_8197F << BIT_SHIFT_MBIST_REPORT_8197F)
  1303. #define BIT_CLEAR_MBIST_REPORT_8197F(x) ((x) & (~BITS_MBIST_REPORT_8197F))
  1304. #define BIT_GET_MBIST_REPORT_8197F(x) (((x) >> BIT_SHIFT_MBIST_REPORT_8197F) & BIT_MASK_MBIST_REPORT_8197F)
  1305. #define BIT_SET_MBIST_REPORT_8197F(x, v) (BIT_CLEAR_MBIST_REPORT_8197F(x) | BIT_MBIST_REPORT_8197F(v))
  1306. /* 2 REG_MEM_CTRL_8197F */
  1307. #define BIT_UMEM_RME_8197F BIT(31)
  1308. #define BIT_SHIFT_BT_SPRAM_8197F 28
  1309. #define BIT_MASK_BT_SPRAM_8197F 0x3
  1310. #define BIT_BT_SPRAM_8197F(x) (((x) & BIT_MASK_BT_SPRAM_8197F) << BIT_SHIFT_BT_SPRAM_8197F)
  1311. #define BITS_BT_SPRAM_8197F (BIT_MASK_BT_SPRAM_8197F << BIT_SHIFT_BT_SPRAM_8197F)
  1312. #define BIT_CLEAR_BT_SPRAM_8197F(x) ((x) & (~BITS_BT_SPRAM_8197F))
  1313. #define BIT_GET_BT_SPRAM_8197F(x) (((x) >> BIT_SHIFT_BT_SPRAM_8197F) & BIT_MASK_BT_SPRAM_8197F)
  1314. #define BIT_SET_BT_SPRAM_8197F(x, v) (BIT_CLEAR_BT_SPRAM_8197F(x) | BIT_BT_SPRAM_8197F(v))
  1315. #define BIT_SHIFT_BT_ROM_8197F 24
  1316. #define BIT_MASK_BT_ROM_8197F 0xf
  1317. #define BIT_BT_ROM_8197F(x) (((x) & BIT_MASK_BT_ROM_8197F) << BIT_SHIFT_BT_ROM_8197F)
  1318. #define BITS_BT_ROM_8197F (BIT_MASK_BT_ROM_8197F << BIT_SHIFT_BT_ROM_8197F)
  1319. #define BIT_CLEAR_BT_ROM_8197F(x) ((x) & (~BITS_BT_ROM_8197F))
  1320. #define BIT_GET_BT_ROM_8197F(x) (((x) >> BIT_SHIFT_BT_ROM_8197F) & BIT_MASK_BT_ROM_8197F)
  1321. #define BIT_SET_BT_ROM_8197F(x, v) (BIT_CLEAR_BT_ROM_8197F(x) | BIT_BT_ROM_8197F(v))
  1322. #define BIT_SHIFT_PCI_DPRAM_8197F 10
  1323. #define BIT_MASK_PCI_DPRAM_8197F 0x3
  1324. #define BIT_PCI_DPRAM_8197F(x) (((x) & BIT_MASK_PCI_DPRAM_8197F) << BIT_SHIFT_PCI_DPRAM_8197F)
  1325. #define BITS_PCI_DPRAM_8197F (BIT_MASK_PCI_DPRAM_8197F << BIT_SHIFT_PCI_DPRAM_8197F)
  1326. #define BIT_CLEAR_PCI_DPRAM_8197F(x) ((x) & (~BITS_PCI_DPRAM_8197F))
  1327. #define BIT_GET_PCI_DPRAM_8197F(x) (((x) >> BIT_SHIFT_PCI_DPRAM_8197F) & BIT_MASK_PCI_DPRAM_8197F)
  1328. #define BIT_SET_PCI_DPRAM_8197F(x, v) (BIT_CLEAR_PCI_DPRAM_8197F(x) | BIT_PCI_DPRAM_8197F(v))
  1329. #define BIT_SHIFT_PCI_SPRAM_8197F 8
  1330. #define BIT_MASK_PCI_SPRAM_8197F 0x3
  1331. #define BIT_PCI_SPRAM_8197F(x) (((x) & BIT_MASK_PCI_SPRAM_8197F) << BIT_SHIFT_PCI_SPRAM_8197F)
  1332. #define BITS_PCI_SPRAM_8197F (BIT_MASK_PCI_SPRAM_8197F << BIT_SHIFT_PCI_SPRAM_8197F)
  1333. #define BIT_CLEAR_PCI_SPRAM_8197F(x) ((x) & (~BITS_PCI_SPRAM_8197F))
  1334. #define BIT_GET_PCI_SPRAM_8197F(x) (((x) >> BIT_SHIFT_PCI_SPRAM_8197F) & BIT_MASK_PCI_SPRAM_8197F)
  1335. #define BIT_SET_PCI_SPRAM_8197F(x, v) (BIT_CLEAR_PCI_SPRAM_8197F(x) | BIT_PCI_SPRAM_8197F(v))
  1336. #define BIT_SHIFT_USB_SPRAM_8197F 6
  1337. #define BIT_MASK_USB_SPRAM_8197F 0x3
  1338. #define BIT_USB_SPRAM_8197F(x) (((x) & BIT_MASK_USB_SPRAM_8197F) << BIT_SHIFT_USB_SPRAM_8197F)
  1339. #define BITS_USB_SPRAM_8197F (BIT_MASK_USB_SPRAM_8197F << BIT_SHIFT_USB_SPRAM_8197F)
  1340. #define BIT_CLEAR_USB_SPRAM_8197F(x) ((x) & (~BITS_USB_SPRAM_8197F))
  1341. #define BIT_GET_USB_SPRAM_8197F(x) (((x) >> BIT_SHIFT_USB_SPRAM_8197F) & BIT_MASK_USB_SPRAM_8197F)
  1342. #define BIT_SET_USB_SPRAM_8197F(x, v) (BIT_CLEAR_USB_SPRAM_8197F(x) | BIT_USB_SPRAM_8197F(v))
  1343. #define BIT_SHIFT_USB_SPRF_8197F 4
  1344. #define BIT_MASK_USB_SPRF_8197F 0x3
  1345. #define BIT_USB_SPRF_8197F(x) (((x) & BIT_MASK_USB_SPRF_8197F) << BIT_SHIFT_USB_SPRF_8197F)
  1346. #define BITS_USB_SPRF_8197F (BIT_MASK_USB_SPRF_8197F << BIT_SHIFT_USB_SPRF_8197F)
  1347. #define BIT_CLEAR_USB_SPRF_8197F(x) ((x) & (~BITS_USB_SPRF_8197F))
  1348. #define BIT_GET_USB_SPRF_8197F(x) (((x) >> BIT_SHIFT_USB_SPRF_8197F) & BIT_MASK_USB_SPRF_8197F)
  1349. #define BIT_SET_USB_SPRF_8197F(x, v) (BIT_CLEAR_USB_SPRF_8197F(x) | BIT_USB_SPRF_8197F(v))
  1350. #define BIT_SHIFT_MCU_ROM_8197F 0
  1351. #define BIT_MASK_MCU_ROM_8197F 0xf
  1352. #define BIT_MCU_ROM_8197F(x) (((x) & BIT_MASK_MCU_ROM_8197F) << BIT_SHIFT_MCU_ROM_8197F)
  1353. #define BITS_MCU_ROM_8197F (BIT_MASK_MCU_ROM_8197F << BIT_SHIFT_MCU_ROM_8197F)
  1354. #define BIT_CLEAR_MCU_ROM_8197F(x) ((x) & (~BITS_MCU_ROM_8197F))
  1355. #define BIT_GET_MCU_ROM_8197F(x) (((x) >> BIT_SHIFT_MCU_ROM_8197F) & BIT_MASK_MCU_ROM_8197F)
  1356. #define BIT_SET_MCU_ROM_8197F(x, v) (BIT_CLEAR_MCU_ROM_8197F(x) | BIT_MCU_ROM_8197F(v))
  1357. /* 2 REG_AFE_CTRL8_8197F */
  1358. #define BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4_8197F 26
  1359. #define BIT_MASK_BB_DBG_SEL_AFE_SDM_V4_8197F 0x7
  1360. #define BIT_BB_DBG_SEL_AFE_SDM_V4_8197F(x) (((x) & BIT_MASK_BB_DBG_SEL_AFE_SDM_V4_8197F) << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4_8197F)
  1361. #define BITS_BB_DBG_SEL_AFE_SDM_V4_8197F (BIT_MASK_BB_DBG_SEL_AFE_SDM_V4_8197F << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4_8197F)
  1362. #define BIT_CLEAR_BB_DBG_SEL_AFE_SDM_V4_8197F(x) ((x) & (~BITS_BB_DBG_SEL_AFE_SDM_V4_8197F))
  1363. #define BIT_GET_BB_DBG_SEL_AFE_SDM_V4_8197F(x) (((x) >> BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4_8197F) & BIT_MASK_BB_DBG_SEL_AFE_SDM_V4_8197F)
  1364. #define BIT_SET_BB_DBG_SEL_AFE_SDM_V4_8197F(x, v) (BIT_CLEAR_BB_DBG_SEL_AFE_SDM_V4_8197F(x) | BIT_BB_DBG_SEL_AFE_SDM_V4_8197F(v))
  1365. #define BIT_SYN_AGPIO_8197F BIT(20)
  1366. #define BIT_SHIFT_XTAL_SEL_TOK_V2_8197F 0
  1367. #define BIT_MASK_XTAL_SEL_TOK_V2_8197F 0x7
  1368. #define BIT_XTAL_SEL_TOK_V2_8197F(x) (((x) & BIT_MASK_XTAL_SEL_TOK_V2_8197F) << BIT_SHIFT_XTAL_SEL_TOK_V2_8197F)
  1369. #define BITS_XTAL_SEL_TOK_V2_8197F (BIT_MASK_XTAL_SEL_TOK_V2_8197F << BIT_SHIFT_XTAL_SEL_TOK_V2_8197F)
  1370. #define BIT_CLEAR_XTAL_SEL_TOK_V2_8197F(x) ((x) & (~BITS_XTAL_SEL_TOK_V2_8197F))
  1371. #define BIT_GET_XTAL_SEL_TOK_V2_8197F(x) (((x) >> BIT_SHIFT_XTAL_SEL_TOK_V2_8197F) & BIT_MASK_XTAL_SEL_TOK_V2_8197F)
  1372. #define BIT_SET_XTAL_SEL_TOK_V2_8197F(x, v) (BIT_CLEAR_XTAL_SEL_TOK_V2_8197F(x) | BIT_XTAL_SEL_TOK_V2_8197F(v))
  1373. /* 2 REG_USB_SIE_INTF_8197F */
  1374. /* 2 REG_NOT_VALID_8197F */
  1375. /* 2 REG_NOT_VALID_8197F */
  1376. /* 2 REG_NOT_VALID_8197F */
  1377. /* 2 REG_NOT_VALID_8197F */
  1378. /* 2 REG_NOT_VALID_8197F */
  1379. /* 2 REG_NOT_VALID_8197F */
  1380. /* 2 REG_NOT_VALID_8197F */
  1381. /* 2 REG_PCIE_MIO_INTF_8197F */
  1382. #define BIT_PCIE_MIO_BYIOREG_8197F BIT(13)
  1383. #define BIT_PCIE_MIO_RE_8197F BIT(12)
  1384. #define BIT_SHIFT_PCIE_MIO_WE_8197F 8
  1385. #define BIT_MASK_PCIE_MIO_WE_8197F 0xf
  1386. #define BIT_PCIE_MIO_WE_8197F(x) (((x) & BIT_MASK_PCIE_MIO_WE_8197F) << BIT_SHIFT_PCIE_MIO_WE_8197F)
  1387. #define BITS_PCIE_MIO_WE_8197F (BIT_MASK_PCIE_MIO_WE_8197F << BIT_SHIFT_PCIE_MIO_WE_8197F)
  1388. #define BIT_CLEAR_PCIE_MIO_WE_8197F(x) ((x) & (~BITS_PCIE_MIO_WE_8197F))
  1389. #define BIT_GET_PCIE_MIO_WE_8197F(x) (((x) >> BIT_SHIFT_PCIE_MIO_WE_8197F) & BIT_MASK_PCIE_MIO_WE_8197F)
  1390. #define BIT_SET_PCIE_MIO_WE_8197F(x, v) (BIT_CLEAR_PCIE_MIO_WE_8197F(x) | BIT_PCIE_MIO_WE_8197F(v))
  1391. #define BIT_SHIFT_PCIE_MIO_ADDR_8197F 0
  1392. #define BIT_MASK_PCIE_MIO_ADDR_8197F 0xff
  1393. #define BIT_PCIE_MIO_ADDR_8197F(x) (((x) & BIT_MASK_PCIE_MIO_ADDR_8197F) << BIT_SHIFT_PCIE_MIO_ADDR_8197F)
  1394. #define BITS_PCIE_MIO_ADDR_8197F (BIT_MASK_PCIE_MIO_ADDR_8197F << BIT_SHIFT_PCIE_MIO_ADDR_8197F)
  1395. #define BIT_CLEAR_PCIE_MIO_ADDR_8197F(x) ((x) & (~BITS_PCIE_MIO_ADDR_8197F))
  1396. #define BIT_GET_PCIE_MIO_ADDR_8197F(x) (((x) >> BIT_SHIFT_PCIE_MIO_ADDR_8197F) & BIT_MASK_PCIE_MIO_ADDR_8197F)
  1397. #define BIT_SET_PCIE_MIO_ADDR_8197F(x, v) (BIT_CLEAR_PCIE_MIO_ADDR_8197F(x) | BIT_PCIE_MIO_ADDR_8197F(v))
  1398. /* 2 REG_PCIE_MIO_INTD_8197F */
  1399. #define BIT_SHIFT_PCIE_MIO_DATA_8197F 0
  1400. #define BIT_MASK_PCIE_MIO_DATA_8197F 0xffffffffL
  1401. #define BIT_PCIE_MIO_DATA_8197F(x) (((x) & BIT_MASK_PCIE_MIO_DATA_8197F) << BIT_SHIFT_PCIE_MIO_DATA_8197F)
  1402. #define BITS_PCIE_MIO_DATA_8197F (BIT_MASK_PCIE_MIO_DATA_8197F << BIT_SHIFT_PCIE_MIO_DATA_8197F)
  1403. #define BIT_CLEAR_PCIE_MIO_DATA_8197F(x) ((x) & (~BITS_PCIE_MIO_DATA_8197F))
  1404. #define BIT_GET_PCIE_MIO_DATA_8197F(x) (((x) >> BIT_SHIFT_PCIE_MIO_DATA_8197F) & BIT_MASK_PCIE_MIO_DATA_8197F)
  1405. #define BIT_SET_PCIE_MIO_DATA_8197F(x, v) (BIT_CLEAR_PCIE_MIO_DATA_8197F(x) | BIT_PCIE_MIO_DATA_8197F(v))
  1406. /* 2 REG_WLRF1_8197F */
  1407. /* 2 REG_SYS_CFG1_8197F */
  1408. #define BIT_SHIFT_TRP_ICFG_8197F 28
  1409. #define BIT_MASK_TRP_ICFG_8197F 0xf
  1410. #define BIT_TRP_ICFG_8197F(x) (((x) & BIT_MASK_TRP_ICFG_8197F) << BIT_SHIFT_TRP_ICFG_8197F)
  1411. #define BITS_TRP_ICFG_8197F (BIT_MASK_TRP_ICFG_8197F << BIT_SHIFT_TRP_ICFG_8197F)
  1412. #define BIT_CLEAR_TRP_ICFG_8197F(x) ((x) & (~BITS_TRP_ICFG_8197F))
  1413. #define BIT_GET_TRP_ICFG_8197F(x) (((x) >> BIT_SHIFT_TRP_ICFG_8197F) & BIT_MASK_TRP_ICFG_8197F)
  1414. #define BIT_SET_TRP_ICFG_8197F(x, v) (BIT_CLEAR_TRP_ICFG_8197F(x) | BIT_TRP_ICFG_8197F(v))
  1415. #define BIT_RF_TYPE_ID_8197F BIT(27)
  1416. #define BIT_BD_HCI_SEL_8197F BIT(26)
  1417. #define BIT_BD_PKG_SEL_8197F BIT(25)
  1418. #define BIT_SPSLDO_SEL_8197F BIT(24)
  1419. #define BIT_RTL_ID_8197F BIT(23)
  1420. #define BIT_PAD_HWPD_IDN_8197F BIT(22)
  1421. #define BIT_TESTMODE_8197F BIT(20)
  1422. #define BIT_SHIFT_VENDOR_ID_8197F 16
  1423. #define BIT_MASK_VENDOR_ID_8197F 0xf
  1424. #define BIT_VENDOR_ID_8197F(x) (((x) & BIT_MASK_VENDOR_ID_8197F) << BIT_SHIFT_VENDOR_ID_8197F)
  1425. #define BITS_VENDOR_ID_8197F (BIT_MASK_VENDOR_ID_8197F << BIT_SHIFT_VENDOR_ID_8197F)
  1426. #define BIT_CLEAR_VENDOR_ID_8197F(x) ((x) & (~BITS_VENDOR_ID_8197F))
  1427. #define BIT_GET_VENDOR_ID_8197F(x) (((x) >> BIT_SHIFT_VENDOR_ID_8197F) & BIT_MASK_VENDOR_ID_8197F)
  1428. #define BIT_SET_VENDOR_ID_8197F(x, v) (BIT_CLEAR_VENDOR_ID_8197F(x) | BIT_VENDOR_ID_8197F(v))
  1429. #define BIT_SHIFT_CHIP_VER_8197F 12
  1430. #define BIT_MASK_CHIP_VER_8197F 0xf
  1431. #define BIT_CHIP_VER_8197F(x) (((x) & BIT_MASK_CHIP_VER_8197F) << BIT_SHIFT_CHIP_VER_8197F)
  1432. #define BITS_CHIP_VER_8197F (BIT_MASK_CHIP_VER_8197F << BIT_SHIFT_CHIP_VER_8197F)
  1433. #define BIT_CLEAR_CHIP_VER_8197F(x) ((x) & (~BITS_CHIP_VER_8197F))
  1434. #define BIT_GET_CHIP_VER_8197F(x) (((x) >> BIT_SHIFT_CHIP_VER_8197F) & BIT_MASK_CHIP_VER_8197F)
  1435. #define BIT_SET_CHIP_VER_8197F(x, v) (BIT_CLEAR_CHIP_VER_8197F(x) | BIT_CHIP_VER_8197F(v))
  1436. #define BIT_BD_MAC1_8197F BIT(10)
  1437. #define BIT_BD_MAC2_8197F BIT(9)
  1438. #define BIT_SIC_IDLE_8197F BIT(8)
  1439. #define BIT_SW_OFFLOAD_EN_8197F BIT(7)
  1440. #define BIT_OCP_SHUTDN_8197F BIT(6)
  1441. #define BIT_V15_VLD_8197F BIT(5)
  1442. #define BIT_PCIRSTB_8197F BIT(4)
  1443. #define BIT_PCLK_VLD_8197F BIT(3)
  1444. #define BIT_UCLK_VLD_8197F BIT(2)
  1445. #define BIT_ACLK_VLD_8197F BIT(1)
  1446. #define BIT_XCLK_VLD_8197F BIT(0)
  1447. /* 2 REG_SYS_STATUS1_8197F */
  1448. #define BIT_SHIFT_RF_RL_ID_8197F 28
  1449. #define BIT_MASK_RF_RL_ID_8197F 0xf
  1450. #define BIT_RF_RL_ID_8197F(x) (((x) & BIT_MASK_RF_RL_ID_8197F) << BIT_SHIFT_RF_RL_ID_8197F)
  1451. #define BITS_RF_RL_ID_8197F (BIT_MASK_RF_RL_ID_8197F << BIT_SHIFT_RF_RL_ID_8197F)
  1452. #define BIT_CLEAR_RF_RL_ID_8197F(x) ((x) & (~BITS_RF_RL_ID_8197F))
  1453. #define BIT_GET_RF_RL_ID_8197F(x) (((x) >> BIT_SHIFT_RF_RL_ID_8197F) & BIT_MASK_RF_RL_ID_8197F)
  1454. #define BIT_SET_RF_RL_ID_8197F(x, v) (BIT_CLEAR_RF_RL_ID_8197F(x) | BIT_RF_RL_ID_8197F(v))
  1455. #define BIT_HPHY_ICFG_8197F BIT(19)
  1456. #define BIT_SHIFT_SEL_0XC0_8197F 16
  1457. #define BIT_MASK_SEL_0XC0_8197F 0x3
  1458. #define BIT_SEL_0XC0_8197F(x) (((x) & BIT_MASK_SEL_0XC0_8197F) << BIT_SHIFT_SEL_0XC0_8197F)
  1459. #define BITS_SEL_0XC0_8197F (BIT_MASK_SEL_0XC0_8197F << BIT_SHIFT_SEL_0XC0_8197F)
  1460. #define BIT_CLEAR_SEL_0XC0_8197F(x) ((x) & (~BITS_SEL_0XC0_8197F))
  1461. #define BIT_GET_SEL_0XC0_8197F(x) (((x) >> BIT_SHIFT_SEL_0XC0_8197F) & BIT_MASK_SEL_0XC0_8197F)
  1462. #define BIT_SET_SEL_0XC0_8197F(x, v) (BIT_CLEAR_SEL_0XC0_8197F(x) | BIT_SEL_0XC0_8197F(v))
  1463. #define BIT_USB_OPERATION_MODE_8197F BIT(10)
  1464. #define BIT_BT_PDN_8197F BIT(9)
  1465. #define BIT_AUTO_WLPON_8197F BIT(8)
  1466. #define BIT_WL_MODE_8197F BIT(7)
  1467. #define BIT_PKG_SEL_HCI_8197F BIT(6)
  1468. #define BIT_SHIFT_HCI_SEL_8197F 4
  1469. #define BIT_MASK_HCI_SEL_8197F 0x3
  1470. #define BIT_HCI_SEL_8197F(x) (((x) & BIT_MASK_HCI_SEL_8197F) << BIT_SHIFT_HCI_SEL_8197F)
  1471. #define BITS_HCI_SEL_8197F (BIT_MASK_HCI_SEL_8197F << BIT_SHIFT_HCI_SEL_8197F)
  1472. #define BIT_CLEAR_HCI_SEL_8197F(x) ((x) & (~BITS_HCI_SEL_8197F))
  1473. #define BIT_GET_HCI_SEL_8197F(x) (((x) >> BIT_SHIFT_HCI_SEL_8197F) & BIT_MASK_HCI_SEL_8197F)
  1474. #define BIT_SET_HCI_SEL_8197F(x, v) (BIT_CLEAR_HCI_SEL_8197F(x) | BIT_HCI_SEL_8197F(v))
  1475. #define BIT_SHIFT_PAD_HCI_SEL_8197F 2
  1476. #define BIT_MASK_PAD_HCI_SEL_8197F 0x3
  1477. #define BIT_PAD_HCI_SEL_8197F(x) (((x) & BIT_MASK_PAD_HCI_SEL_8197F) << BIT_SHIFT_PAD_HCI_SEL_8197F)
  1478. #define BITS_PAD_HCI_SEL_8197F (BIT_MASK_PAD_HCI_SEL_8197F << BIT_SHIFT_PAD_HCI_SEL_8197F)
  1479. #define BIT_CLEAR_PAD_HCI_SEL_8197F(x) ((x) & (~BITS_PAD_HCI_SEL_8197F))
  1480. #define BIT_GET_PAD_HCI_SEL_8197F(x) (((x) >> BIT_SHIFT_PAD_HCI_SEL_8197F) & BIT_MASK_PAD_HCI_SEL_8197F)
  1481. #define BIT_SET_PAD_HCI_SEL_8197F(x, v) (BIT_CLEAR_PAD_HCI_SEL_8197F(x) | BIT_PAD_HCI_SEL_8197F(v))
  1482. #define BIT_SHIFT_EFS_HCI_SEL_8197F 0
  1483. #define BIT_MASK_EFS_HCI_SEL_8197F 0x3
  1484. #define BIT_EFS_HCI_SEL_8197F(x) (((x) & BIT_MASK_EFS_HCI_SEL_8197F) << BIT_SHIFT_EFS_HCI_SEL_8197F)
  1485. #define BITS_EFS_HCI_SEL_8197F (BIT_MASK_EFS_HCI_SEL_8197F << BIT_SHIFT_EFS_HCI_SEL_8197F)
  1486. #define BIT_CLEAR_EFS_HCI_SEL_8197F(x) ((x) & (~BITS_EFS_HCI_SEL_8197F))
  1487. #define BIT_GET_EFS_HCI_SEL_8197F(x) (((x) >> BIT_SHIFT_EFS_HCI_SEL_8197F) & BIT_MASK_EFS_HCI_SEL_8197F)
  1488. #define BIT_SET_EFS_HCI_SEL_8197F(x, v) (BIT_CLEAR_EFS_HCI_SEL_8197F(x) | BIT_EFS_HCI_SEL_8197F(v))
  1489. /* 2 REG_SYS_STATUS2_8197F */
  1490. #define BIT_SIO_ALDN_8197F BIT(19)
  1491. #define BIT_USB_ALDN_8197F BIT(18)
  1492. #define BIT_PCI_ALDN_8197F BIT(17)
  1493. #define BIT_SYS_ALDN_8197F BIT(16)
  1494. #define BIT_SHIFT_EPVID1_8197F 8
  1495. #define BIT_MASK_EPVID1_8197F 0xff
  1496. #define BIT_EPVID1_8197F(x) (((x) & BIT_MASK_EPVID1_8197F) << BIT_SHIFT_EPVID1_8197F)
  1497. #define BITS_EPVID1_8197F (BIT_MASK_EPVID1_8197F << BIT_SHIFT_EPVID1_8197F)
  1498. #define BIT_CLEAR_EPVID1_8197F(x) ((x) & (~BITS_EPVID1_8197F))
  1499. #define BIT_GET_EPVID1_8197F(x) (((x) >> BIT_SHIFT_EPVID1_8197F) & BIT_MASK_EPVID1_8197F)
  1500. #define BIT_SET_EPVID1_8197F(x, v) (BIT_CLEAR_EPVID1_8197F(x) | BIT_EPVID1_8197F(v))
  1501. #define BIT_SHIFT_EPVID0_8197F 0
  1502. #define BIT_MASK_EPVID0_8197F 0xff
  1503. #define BIT_EPVID0_8197F(x) (((x) & BIT_MASK_EPVID0_8197F) << BIT_SHIFT_EPVID0_8197F)
  1504. #define BITS_EPVID0_8197F (BIT_MASK_EPVID0_8197F << BIT_SHIFT_EPVID0_8197F)
  1505. #define BIT_CLEAR_EPVID0_8197F(x) ((x) & (~BITS_EPVID0_8197F))
  1506. #define BIT_GET_EPVID0_8197F(x) (((x) >> BIT_SHIFT_EPVID0_8197F) & BIT_MASK_EPVID0_8197F)
  1507. #define BIT_SET_EPVID0_8197F(x, v) (BIT_CLEAR_EPVID0_8197F(x) | BIT_EPVID0_8197F(v))
  1508. /* 2 REG_SYS_CFG2_8197F */
  1509. #define BIT_SHIFT_HW_ID_8197F 0
  1510. #define BIT_MASK_HW_ID_8197F 0xff
  1511. #define BIT_HW_ID_8197F(x) (((x) & BIT_MASK_HW_ID_8197F) << BIT_SHIFT_HW_ID_8197F)
  1512. #define BITS_HW_ID_8197F (BIT_MASK_HW_ID_8197F << BIT_SHIFT_HW_ID_8197F)
  1513. #define BIT_CLEAR_HW_ID_8197F(x) ((x) & (~BITS_HW_ID_8197F))
  1514. #define BIT_GET_HW_ID_8197F(x) (((x) >> BIT_SHIFT_HW_ID_8197F) & BIT_MASK_HW_ID_8197F)
  1515. #define BIT_SET_HW_ID_8197F(x, v) (BIT_CLEAR_HW_ID_8197F(x) | BIT_HW_ID_8197F(v))
  1516. /* 2 REG_NOT_VALID_8197F */
  1517. /* 2 REG_SYS_CFG3_8197F */
  1518. /* 2 REG_SYS_CFG4_8197F */
  1519. /* 2 REG_CPU_DMEM_CON_8197F */
  1520. #define BIT_ANA_PORT_IDLE_8197F BIT(18)
  1521. #define BIT_MAC_PORT_IDLE_8197F BIT(17)
  1522. #define BIT_WL_PLATFORM_RST_8197F BIT(16)
  1523. #define BIT_WL_SECURITY_CLK_8197F BIT(15)
  1524. #define BIT_SHIFT_CPU_DMEM_CON_8197F 0
  1525. #define BIT_MASK_CPU_DMEM_CON_8197F 0xff
  1526. #define BIT_CPU_DMEM_CON_8197F(x) (((x) & BIT_MASK_CPU_DMEM_CON_8197F) << BIT_SHIFT_CPU_DMEM_CON_8197F)
  1527. #define BITS_CPU_DMEM_CON_8197F (BIT_MASK_CPU_DMEM_CON_8197F << BIT_SHIFT_CPU_DMEM_CON_8197F)
  1528. #define BIT_CLEAR_CPU_DMEM_CON_8197F(x) ((x) & (~BITS_CPU_DMEM_CON_8197F))
  1529. #define BIT_GET_CPU_DMEM_CON_8197F(x) (((x) >> BIT_SHIFT_CPU_DMEM_CON_8197F) & BIT_MASK_CPU_DMEM_CON_8197F)
  1530. #define BIT_SET_CPU_DMEM_CON_8197F(x, v) (BIT_CLEAR_CPU_DMEM_CON_8197F(x) | BIT_CPU_DMEM_CON_8197F(v))
  1531. /* 2 REG_HIMR2_8197F */
  1532. #define BIT_BCNDMAINT_P4_MSK_8197F BIT(31)
  1533. #define BIT_BCNDMAINT_P3_MSK_8197F BIT(30)
  1534. #define BIT_BCNDMAINT_P2_MSK_8197F BIT(29)
  1535. #define BIT_BCNDMAINT_P1_MSK_8197F BIT(28)
  1536. #define BIT_ATIMEND7_MSK_8197F BIT(22)
  1537. #define BIT_ATIMEND6_MSK_8197F BIT(21)
  1538. #define BIT_ATIMEND5_MSK_8197F BIT(20)
  1539. #define BIT_ATIMEND4_MSK_8197F BIT(19)
  1540. #define BIT_ATIMEND3_MSK_8197F BIT(18)
  1541. #define BIT_ATIMEND2_MSK_8197F BIT(17)
  1542. #define BIT_ATIMEND1_MSK_8197F BIT(16)
  1543. #define BIT_TXBCN7OK_MSK_8197F BIT(14)
  1544. #define BIT_TXBCN6OK_MSK_8197F BIT(13)
  1545. #define BIT_TXBCN5OK_MSK_8197F BIT(12)
  1546. #define BIT_TXBCN4OK_MSK_8197F BIT(11)
  1547. #define BIT_TXBCN3OK_MSK_8197F BIT(10)
  1548. #define BIT_TXBCN2OK_MSK_8197F BIT(9)
  1549. #define BIT_TXBCN1OK_MSK_V1_8197F BIT(8)
  1550. #define BIT_TXBCN7ERR_MSK_8197F BIT(6)
  1551. #define BIT_TXBCN6ERR_MSK_8197F BIT(5)
  1552. #define BIT_TXBCN5ERR_MSK_8197F BIT(4)
  1553. #define BIT_TXBCN4ERR_MSK_8197F BIT(3)
  1554. #define BIT_TXBCN3ERR_MSK_8197F BIT(2)
  1555. #define BIT_TXBCN2ERR_MSK_8197F BIT(1)
  1556. #define BIT_TXBCN1ERR_MSK_V1_8197F BIT(0)
  1557. /* 2 REG_HISR2_8197F */
  1558. #define BIT_BCNDMAINT_P4_8197F BIT(31)
  1559. #define BIT_BCNDMAINT_P3_8197F BIT(30)
  1560. #define BIT_BCNDMAINT_P2_8197F BIT(29)
  1561. #define BIT_BCNDMAINT_P1_8197F BIT(28)
  1562. #define BIT_ATIMEND7_8197F BIT(22)
  1563. #define BIT_ATIMEND6_8197F BIT(21)
  1564. #define BIT_ATIMEND5_8197F BIT(20)
  1565. #define BIT_ATIMEND4_8197F BIT(19)
  1566. #define BIT_ATIMEND3_8197F BIT(18)
  1567. #define BIT_ATIMEND2_8197F BIT(17)
  1568. #define BIT_ATIMEND1_8197F BIT(16)
  1569. #define BIT_TXBCN7OK_8197F BIT(14)
  1570. #define BIT_TXBCN6OK_8197F BIT(13)
  1571. #define BIT_TXBCN5OK_8197F BIT(12)
  1572. #define BIT_TXBCN4OK_8197F BIT(11)
  1573. #define BIT_TXBCN3OK_8197F BIT(10)
  1574. #define BIT_TXBCN2OK_8197F BIT(9)
  1575. #define BIT_TXBCN1OK_8197F BIT(8)
  1576. #define BIT_TXBCN7ERR_8197F BIT(6)
  1577. #define BIT_TXBCN6ERR_8197F BIT(5)
  1578. #define BIT_TXBCN5ERR_8197F BIT(4)
  1579. #define BIT_TXBCN4ERR_8197F BIT(3)
  1580. #define BIT_TXBCN3ERR_8197F BIT(2)
  1581. #define BIT_TXBCN2ERR_8197F BIT(1)
  1582. #define BIT_TXBCN1ERR_8197F BIT(0)
  1583. /* 2 REG_HIMR3_8197F */
  1584. #define BIT_SETH2CDOK_MASK_8197F BIT(16)
  1585. #define BIT_H2C_CMD_FULL_MASK_8197F BIT(15)
  1586. #define BIT_PWR_INT_127_MASK_8197F BIT(14)
  1587. #define BIT_TXSHORTCUT_TXDESUPDATEOK_MASK_8197F BIT(13)
  1588. #define BIT_TXSHORTCUT_BKUPDATEOK_MASK_8197F BIT(12)
  1589. #define BIT_TXSHORTCUT_BEUPDATEOK_MASK_8197F BIT(11)
  1590. #define BIT_TXSHORTCUT_VIUPDATEOK_MAS_8197F BIT(10)
  1591. #define BIT_TXSHORTCUT_VOUPDATEOK_MASK_8197F BIT(9)
  1592. #define BIT_PWR_INT_127_MASK_V1_8197F BIT(8)
  1593. #define BIT_PWR_INT_126TO96_MASK_8197F BIT(7)
  1594. #define BIT_PWR_INT_95TO64_MASK_8197F BIT(6)
  1595. #define BIT_PWR_INT_63TO32_MASK_8197F BIT(5)
  1596. #define BIT_PWR_INT_31TO0_MASK_8197F BIT(4)
  1597. #define BIT_DDMA0_LP_INT_MSK_8197F BIT(1)
  1598. #define BIT_DDMA0_HP_INT_MSK_8197F BIT(0)
  1599. /* 2 REG_HISR3_8197F */
  1600. #define BIT_SETH2CDOK_8197F BIT(16)
  1601. #define BIT_H2C_CMD_FULL_8197F BIT(15)
  1602. #define BIT_PWR_INT_127_8197F BIT(14)
  1603. #define BIT_TXSHORTCUT_TXDESUPDATEOK_8197F BIT(13)
  1604. #define BIT_TXSHORTCUT_BKUPDATEOK_8197F BIT(12)
  1605. #define BIT_TXSHORTCUT_BEUPDATEOK_8197F BIT(11)
  1606. #define BIT_TXSHORTCUT_VIUPDATEOK_8197F BIT(10)
  1607. #define BIT_TXSHORTCUT_VOUPDATEOK_8197F BIT(9)
  1608. #define BIT_PWR_INT_127_V1_8197F BIT(8)
  1609. #define BIT_PWR_INT_126TO96_8197F BIT(7)
  1610. #define BIT_PWR_INT_95TO64_8197F BIT(6)
  1611. #define BIT_PWR_INT_63TO32_8197F BIT(5)
  1612. #define BIT_PWR_INT_31TO0_8197F BIT(4)
  1613. #define BIT_DDMA0_LP_INT_8197F BIT(1)
  1614. #define BIT_DDMA0_HP_INT_8197F BIT(0)
  1615. /* 2 REG_SW_MDIO_8197F */
  1616. /* 2 REG_SW_FLUSH_8197F */
  1617. #define BIT_FLUSH_HOLDN_EN_8197F BIT(25)
  1618. #define BIT_FLUSH_WR_EN_8197F BIT(24)
  1619. #define BIT_SW_FLASH_CONTROL_8197F BIT(23)
  1620. #define BIT_SW_FLASH_WEN_E_8197F BIT(19)
  1621. #define BIT_SW_FLASH_HOLDN_E_8197F BIT(18)
  1622. #define BIT_SW_FLASH_SO_E_8197F BIT(17)
  1623. #define BIT_SW_FLASH_SI_E_8197F BIT(16)
  1624. #define BIT_SW_FLASH_SK_O_8197F BIT(13)
  1625. #define BIT_SW_FLASH_CEN_O_8197F BIT(12)
  1626. #define BIT_SW_FLASH_WEN_O_8197F BIT(11)
  1627. #define BIT_SW_FLASH_HOLDN_O_8197F BIT(10)
  1628. #define BIT_SW_FLASH_SO_O_8197F BIT(9)
  1629. #define BIT_SW_FLASH_SI_O_8197F BIT(8)
  1630. #define BIT_SW_FLASH_WEN_I_8197F BIT(3)
  1631. #define BIT_SW_FLASH_HOLDN_I_8197F BIT(2)
  1632. #define BIT_SW_FLASH_SO_I_8197F BIT(1)
  1633. #define BIT_SW_FLASH_SI_I_8197F BIT(0)
  1634. /* 2 REG_DBG_GPIO_BMUX_8197F */
  1635. #define BIT_SHIFT_DBG_GPIO_BMUX_7_8197F 21
  1636. #define BIT_MASK_DBG_GPIO_BMUX_7_8197F 0x7
  1637. #define BIT_DBG_GPIO_BMUX_7_8197F(x) (((x) & BIT_MASK_DBG_GPIO_BMUX_7_8197F) << BIT_SHIFT_DBG_GPIO_BMUX_7_8197F)
  1638. #define BITS_DBG_GPIO_BMUX_7_8197F (BIT_MASK_DBG_GPIO_BMUX_7_8197F << BIT_SHIFT_DBG_GPIO_BMUX_7_8197F)
  1639. #define BIT_CLEAR_DBG_GPIO_BMUX_7_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_7_8197F))
  1640. #define BIT_GET_DBG_GPIO_BMUX_7_8197F(x) (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_7_8197F) & BIT_MASK_DBG_GPIO_BMUX_7_8197F)
  1641. #define BIT_SET_DBG_GPIO_BMUX_7_8197F(x, v) (BIT_CLEAR_DBG_GPIO_BMUX_7_8197F(x) | BIT_DBG_GPIO_BMUX_7_8197F(v))
  1642. #define BIT_SHIFT_DBG_GPIO_BMUX_6_8197F 18
  1643. #define BIT_MASK_DBG_GPIO_BMUX_6_8197F 0x7
  1644. #define BIT_DBG_GPIO_BMUX_6_8197F(x) (((x) & BIT_MASK_DBG_GPIO_BMUX_6_8197F) << BIT_SHIFT_DBG_GPIO_BMUX_6_8197F)
  1645. #define BITS_DBG_GPIO_BMUX_6_8197F (BIT_MASK_DBG_GPIO_BMUX_6_8197F << BIT_SHIFT_DBG_GPIO_BMUX_6_8197F)
  1646. #define BIT_CLEAR_DBG_GPIO_BMUX_6_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_6_8197F))
  1647. #define BIT_GET_DBG_GPIO_BMUX_6_8197F(x) (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_6_8197F) & BIT_MASK_DBG_GPIO_BMUX_6_8197F)
  1648. #define BIT_SET_DBG_GPIO_BMUX_6_8197F(x, v) (BIT_CLEAR_DBG_GPIO_BMUX_6_8197F(x) | BIT_DBG_GPIO_BMUX_6_8197F(v))
  1649. #define BIT_SHIFT_DBG_GPIO_BMUX_5_8197F 15
  1650. #define BIT_MASK_DBG_GPIO_BMUX_5_8197F 0x7
  1651. #define BIT_DBG_GPIO_BMUX_5_8197F(x) (((x) & BIT_MASK_DBG_GPIO_BMUX_5_8197F) << BIT_SHIFT_DBG_GPIO_BMUX_5_8197F)
  1652. #define BITS_DBG_GPIO_BMUX_5_8197F (BIT_MASK_DBG_GPIO_BMUX_5_8197F << BIT_SHIFT_DBG_GPIO_BMUX_5_8197F)
  1653. #define BIT_CLEAR_DBG_GPIO_BMUX_5_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_5_8197F))
  1654. #define BIT_GET_DBG_GPIO_BMUX_5_8197F(x) (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_5_8197F) & BIT_MASK_DBG_GPIO_BMUX_5_8197F)
  1655. #define BIT_SET_DBG_GPIO_BMUX_5_8197F(x, v) (BIT_CLEAR_DBG_GPIO_BMUX_5_8197F(x) | BIT_DBG_GPIO_BMUX_5_8197F(v))
  1656. #define BIT_SHIFT_DBG_GPIO_BMUX_4_8197F 12
  1657. #define BIT_MASK_DBG_GPIO_BMUX_4_8197F 0x7
  1658. #define BIT_DBG_GPIO_BMUX_4_8197F(x) (((x) & BIT_MASK_DBG_GPIO_BMUX_4_8197F) << BIT_SHIFT_DBG_GPIO_BMUX_4_8197F)
  1659. #define BITS_DBG_GPIO_BMUX_4_8197F (BIT_MASK_DBG_GPIO_BMUX_4_8197F << BIT_SHIFT_DBG_GPIO_BMUX_4_8197F)
  1660. #define BIT_CLEAR_DBG_GPIO_BMUX_4_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_4_8197F))
  1661. #define BIT_GET_DBG_GPIO_BMUX_4_8197F(x) (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_4_8197F) & BIT_MASK_DBG_GPIO_BMUX_4_8197F)
  1662. #define BIT_SET_DBG_GPIO_BMUX_4_8197F(x, v) (BIT_CLEAR_DBG_GPIO_BMUX_4_8197F(x) | BIT_DBG_GPIO_BMUX_4_8197F(v))
  1663. #define BIT_SHIFT_DBG_GPIO_BMUX_3_8197F 9
  1664. #define BIT_MASK_DBG_GPIO_BMUX_3_8197F 0x7
  1665. #define BIT_DBG_GPIO_BMUX_3_8197F(x) (((x) & BIT_MASK_DBG_GPIO_BMUX_3_8197F) << BIT_SHIFT_DBG_GPIO_BMUX_3_8197F)
  1666. #define BITS_DBG_GPIO_BMUX_3_8197F (BIT_MASK_DBG_GPIO_BMUX_3_8197F << BIT_SHIFT_DBG_GPIO_BMUX_3_8197F)
  1667. #define BIT_CLEAR_DBG_GPIO_BMUX_3_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_3_8197F))
  1668. #define BIT_GET_DBG_GPIO_BMUX_3_8197F(x) (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_3_8197F) & BIT_MASK_DBG_GPIO_BMUX_3_8197F)
  1669. #define BIT_SET_DBG_GPIO_BMUX_3_8197F(x, v) (BIT_CLEAR_DBG_GPIO_BMUX_3_8197F(x) | BIT_DBG_GPIO_BMUX_3_8197F(v))
  1670. #define BIT_SHIFT_DBG_GPIO_BMUX_2_8197F 6
  1671. #define BIT_MASK_DBG_GPIO_BMUX_2_8197F 0x7
  1672. #define BIT_DBG_GPIO_BMUX_2_8197F(x) (((x) & BIT_MASK_DBG_GPIO_BMUX_2_8197F) << BIT_SHIFT_DBG_GPIO_BMUX_2_8197F)
  1673. #define BITS_DBG_GPIO_BMUX_2_8197F (BIT_MASK_DBG_GPIO_BMUX_2_8197F << BIT_SHIFT_DBG_GPIO_BMUX_2_8197F)
  1674. #define BIT_CLEAR_DBG_GPIO_BMUX_2_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_2_8197F))
  1675. #define BIT_GET_DBG_GPIO_BMUX_2_8197F(x) (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_2_8197F) & BIT_MASK_DBG_GPIO_BMUX_2_8197F)
  1676. #define BIT_SET_DBG_GPIO_BMUX_2_8197F(x, v) (BIT_CLEAR_DBG_GPIO_BMUX_2_8197F(x) | BIT_DBG_GPIO_BMUX_2_8197F(v))
  1677. #define BIT_SHIFT_DBG_GPIO_BMUX_1_8197F 3
  1678. #define BIT_MASK_DBG_GPIO_BMUX_1_8197F 0x7
  1679. #define BIT_DBG_GPIO_BMUX_1_8197F(x) (((x) & BIT_MASK_DBG_GPIO_BMUX_1_8197F) << BIT_SHIFT_DBG_GPIO_BMUX_1_8197F)
  1680. #define BITS_DBG_GPIO_BMUX_1_8197F (BIT_MASK_DBG_GPIO_BMUX_1_8197F << BIT_SHIFT_DBG_GPIO_BMUX_1_8197F)
  1681. #define BIT_CLEAR_DBG_GPIO_BMUX_1_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_1_8197F))
  1682. #define BIT_GET_DBG_GPIO_BMUX_1_8197F(x) (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_1_8197F) & BIT_MASK_DBG_GPIO_BMUX_1_8197F)
  1683. #define BIT_SET_DBG_GPIO_BMUX_1_8197F(x, v) (BIT_CLEAR_DBG_GPIO_BMUX_1_8197F(x) | BIT_DBG_GPIO_BMUX_1_8197F(v))
  1684. #define BIT_SHIFT_DBG_GPIO_BMUX_0_8197F 0
  1685. #define BIT_MASK_DBG_GPIO_BMUX_0_8197F 0x7
  1686. #define BIT_DBG_GPIO_BMUX_0_8197F(x) (((x) & BIT_MASK_DBG_GPIO_BMUX_0_8197F) << BIT_SHIFT_DBG_GPIO_BMUX_0_8197F)
  1687. #define BITS_DBG_GPIO_BMUX_0_8197F (BIT_MASK_DBG_GPIO_BMUX_0_8197F << BIT_SHIFT_DBG_GPIO_BMUX_0_8197F)
  1688. #define BIT_CLEAR_DBG_GPIO_BMUX_0_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_0_8197F))
  1689. #define BIT_GET_DBG_GPIO_BMUX_0_8197F(x) (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_0_8197F) & BIT_MASK_DBG_GPIO_BMUX_0_8197F)
  1690. #define BIT_SET_DBG_GPIO_BMUX_0_8197F(x, v) (BIT_CLEAR_DBG_GPIO_BMUX_0_8197F(x) | BIT_DBG_GPIO_BMUX_0_8197F(v))
  1691. /* 2 REG_FPGA_TAG_8197F (NO USE IN ASIC) */
  1692. #define BIT_SHIFT_FPGA_TAG_8197F 0
  1693. #define BIT_MASK_FPGA_TAG_8197F 0xffffffffL
  1694. #define BIT_FPGA_TAG_8197F(x) (((x) & BIT_MASK_FPGA_TAG_8197F) << BIT_SHIFT_FPGA_TAG_8197F)
  1695. #define BITS_FPGA_TAG_8197F (BIT_MASK_FPGA_TAG_8197F << BIT_SHIFT_FPGA_TAG_8197F)
  1696. #define BIT_CLEAR_FPGA_TAG_8197F(x) ((x) & (~BITS_FPGA_TAG_8197F))
  1697. #define BIT_GET_FPGA_TAG_8197F(x) (((x) >> BIT_SHIFT_FPGA_TAG_8197F) & BIT_MASK_FPGA_TAG_8197F)
  1698. #define BIT_SET_FPGA_TAG_8197F(x, v) (BIT_CLEAR_FPGA_TAG_8197F(x) | BIT_FPGA_TAG_8197F(v))
  1699. /* 2 REG_WL_DSS_CTRL0_8197F */
  1700. #define BIT_WL_DSS_RSTN_8197F BIT(27)
  1701. #define BIT_WL_DSS_EN_CLK_8197F BIT(26)
  1702. #define BIT_WL_DSS_SPEED_EN_8197F BIT(25)
  1703. #define BIT_SHIFT_WL_DSS_COUNT_OUT_8197F 0
  1704. #define BIT_MASK_WL_DSS_COUNT_OUT_8197F 0xfffff
  1705. #define BIT_WL_DSS_COUNT_OUT_8197F(x) (((x) & BIT_MASK_WL_DSS_COUNT_OUT_8197F) << BIT_SHIFT_WL_DSS_COUNT_OUT_8197F)
  1706. #define BITS_WL_DSS_COUNT_OUT_8197F (BIT_MASK_WL_DSS_COUNT_OUT_8197F << BIT_SHIFT_WL_DSS_COUNT_OUT_8197F)
  1707. #define BIT_CLEAR_WL_DSS_COUNT_OUT_8197F(x) ((x) & (~BITS_WL_DSS_COUNT_OUT_8197F))
  1708. #define BIT_GET_WL_DSS_COUNT_OUT_8197F(x) (((x) >> BIT_SHIFT_WL_DSS_COUNT_OUT_8197F) & BIT_MASK_WL_DSS_COUNT_OUT_8197F)
  1709. #define BIT_SET_WL_DSS_COUNT_OUT_8197F(x, v) (BIT_CLEAR_WL_DSS_COUNT_OUT_8197F(x) | BIT_WL_DSS_COUNT_OUT_8197F(v))
  1710. /* 2 REG_WL_DSS_CTRL1_8197F */
  1711. #define BIT_WL_DSS_RSTN_8197F BIT(27)
  1712. #define BIT_WL_DSS_EN_CLK_8197F BIT(26)
  1713. #define BIT_WL_DSS_SPEED_EN_8197F BIT(25)
  1714. #define BIT_WL_DSS_WIRE_SEL_8197F BIT(24)
  1715. #define BIT_SHIFT_WL_DSS_RO_SEL_8197F 20
  1716. #define BIT_MASK_WL_DSS_RO_SEL_8197F 0x7
  1717. #define BIT_WL_DSS_RO_SEL_8197F(x) (((x) & BIT_MASK_WL_DSS_RO_SEL_8197F) << BIT_SHIFT_WL_DSS_RO_SEL_8197F)
  1718. #define BITS_WL_DSS_RO_SEL_8197F (BIT_MASK_WL_DSS_RO_SEL_8197F << BIT_SHIFT_WL_DSS_RO_SEL_8197F)
  1719. #define BIT_CLEAR_WL_DSS_RO_SEL_8197F(x) ((x) & (~BITS_WL_DSS_RO_SEL_8197F))
  1720. #define BIT_GET_WL_DSS_RO_SEL_8197F(x) (((x) >> BIT_SHIFT_WL_DSS_RO_SEL_8197F) & BIT_MASK_WL_DSS_RO_SEL_8197F)
  1721. #define BIT_SET_WL_DSS_RO_SEL_8197F(x, v) (BIT_CLEAR_WL_DSS_RO_SEL_8197F(x) | BIT_WL_DSS_RO_SEL_8197F(v))
  1722. #define BIT_SHIFT_WL_DSS_DATA_IN_8197F 0
  1723. #define BIT_MASK_WL_DSS_DATA_IN_8197F 0xfffff
  1724. #define BIT_WL_DSS_DATA_IN_8197F(x) (((x) & BIT_MASK_WL_DSS_DATA_IN_8197F) << BIT_SHIFT_WL_DSS_DATA_IN_8197F)
  1725. #define BITS_WL_DSS_DATA_IN_8197F (BIT_MASK_WL_DSS_DATA_IN_8197F << BIT_SHIFT_WL_DSS_DATA_IN_8197F)
  1726. #define BIT_CLEAR_WL_DSS_DATA_IN_8197F(x) ((x) & (~BITS_WL_DSS_DATA_IN_8197F))
  1727. #define BIT_GET_WL_DSS_DATA_IN_8197F(x) (((x) >> BIT_SHIFT_WL_DSS_DATA_IN_8197F) & BIT_MASK_WL_DSS_DATA_IN_8197F)
  1728. #define BIT_SET_WL_DSS_DATA_IN_8197F(x, v) (BIT_CLEAR_WL_DSS_DATA_IN_8197F(x) | BIT_WL_DSS_DATA_IN_8197F(v))
  1729. /* 2 REG_WL_DSS_STATUS1_8197F */
  1730. #define BIT_WL_DSS_READY_8197F BIT(21)
  1731. #define BIT_WL_DSS_WSORT_GO_8197F BIT(20)
  1732. #define BIT_SHIFT_WL_DSS_COUNT_OUT_8197F 0
  1733. #define BIT_MASK_WL_DSS_COUNT_OUT_8197F 0xfffff
  1734. #define BIT_WL_DSS_COUNT_OUT_8197F(x) (((x) & BIT_MASK_WL_DSS_COUNT_OUT_8197F) << BIT_SHIFT_WL_DSS_COUNT_OUT_8197F)
  1735. #define BITS_WL_DSS_COUNT_OUT_8197F (BIT_MASK_WL_DSS_COUNT_OUT_8197F << BIT_SHIFT_WL_DSS_COUNT_OUT_8197F)
  1736. #define BIT_CLEAR_WL_DSS_COUNT_OUT_8197F(x) ((x) & (~BITS_WL_DSS_COUNT_OUT_8197F))
  1737. #define BIT_GET_WL_DSS_COUNT_OUT_8197F(x) (((x) >> BIT_SHIFT_WL_DSS_COUNT_OUT_8197F) & BIT_MASK_WL_DSS_COUNT_OUT_8197F)
  1738. #define BIT_SET_WL_DSS_COUNT_OUT_8197F(x, v) (BIT_CLEAR_WL_DSS_COUNT_OUT_8197F(x) | BIT_WL_DSS_COUNT_OUT_8197F(v))
  1739. /* 2 REG_FW_DBG0_8197F */
  1740. #define BIT_SHIFT_FW_DBG0_8197F 0
  1741. #define BIT_MASK_FW_DBG0_8197F 0xffffffffL
  1742. #define BIT_FW_DBG0_8197F(x) (((x) & BIT_MASK_FW_DBG0_8197F) << BIT_SHIFT_FW_DBG0_8197F)
  1743. #define BITS_FW_DBG0_8197F (BIT_MASK_FW_DBG0_8197F << BIT_SHIFT_FW_DBG0_8197F)
  1744. #define BIT_CLEAR_FW_DBG0_8197F(x) ((x) & (~BITS_FW_DBG0_8197F))
  1745. #define BIT_GET_FW_DBG0_8197F(x) (((x) >> BIT_SHIFT_FW_DBG0_8197F) & BIT_MASK_FW_DBG0_8197F)
  1746. #define BIT_SET_FW_DBG0_8197F(x, v) (BIT_CLEAR_FW_DBG0_8197F(x) | BIT_FW_DBG0_8197F(v))
  1747. /* 2 REG_FW_DBG1_8197F */
  1748. #define BIT_SHIFT_FW_DBG1_8197F 0
  1749. #define BIT_MASK_FW_DBG1_8197F 0xffffffffL
  1750. #define BIT_FW_DBG1_8197F(x) (((x) & BIT_MASK_FW_DBG1_8197F) << BIT_SHIFT_FW_DBG1_8197F)
  1751. #define BITS_FW_DBG1_8197F (BIT_MASK_FW_DBG1_8197F << BIT_SHIFT_FW_DBG1_8197F)
  1752. #define BIT_CLEAR_FW_DBG1_8197F(x) ((x) & (~BITS_FW_DBG1_8197F))
  1753. #define BIT_GET_FW_DBG1_8197F(x) (((x) >> BIT_SHIFT_FW_DBG1_8197F) & BIT_MASK_FW_DBG1_8197F)
  1754. #define BIT_SET_FW_DBG1_8197F(x, v) (BIT_CLEAR_FW_DBG1_8197F(x) | BIT_FW_DBG1_8197F(v))
  1755. /* 2 REG_FW_DBG2_8197F */
  1756. #define BIT_SHIFT_FW_DBG2_8197F 0
  1757. #define BIT_MASK_FW_DBG2_8197F 0xffffffffL
  1758. #define BIT_FW_DBG2_8197F(x) (((x) & BIT_MASK_FW_DBG2_8197F) << BIT_SHIFT_FW_DBG2_8197F)
  1759. #define BITS_FW_DBG2_8197F (BIT_MASK_FW_DBG2_8197F << BIT_SHIFT_FW_DBG2_8197F)
  1760. #define BIT_CLEAR_FW_DBG2_8197F(x) ((x) & (~BITS_FW_DBG2_8197F))
  1761. #define BIT_GET_FW_DBG2_8197F(x) (((x) >> BIT_SHIFT_FW_DBG2_8197F) & BIT_MASK_FW_DBG2_8197F)
  1762. #define BIT_SET_FW_DBG2_8197F(x, v) (BIT_CLEAR_FW_DBG2_8197F(x) | BIT_FW_DBG2_8197F(v))
  1763. /* 2 REG_FW_DBG3_8197F */
  1764. #define BIT_SHIFT_FW_DBG3_8197F 0
  1765. #define BIT_MASK_FW_DBG3_8197F 0xffffffffL
  1766. #define BIT_FW_DBG3_8197F(x) (((x) & BIT_MASK_FW_DBG3_8197F) << BIT_SHIFT_FW_DBG3_8197F)
  1767. #define BITS_FW_DBG3_8197F (BIT_MASK_FW_DBG3_8197F << BIT_SHIFT_FW_DBG3_8197F)
  1768. #define BIT_CLEAR_FW_DBG3_8197F(x) ((x) & (~BITS_FW_DBG3_8197F))
  1769. #define BIT_GET_FW_DBG3_8197F(x) (((x) >> BIT_SHIFT_FW_DBG3_8197F) & BIT_MASK_FW_DBG3_8197F)
  1770. #define BIT_SET_FW_DBG3_8197F(x, v) (BIT_CLEAR_FW_DBG3_8197F(x) | BIT_FW_DBG3_8197F(v))
  1771. /* 2 REG_FW_DBG4_8197F */
  1772. #define BIT_SHIFT_FW_DBG4_8197F 0
  1773. #define BIT_MASK_FW_DBG4_8197F 0xffffffffL
  1774. #define BIT_FW_DBG4_8197F(x) (((x) & BIT_MASK_FW_DBG4_8197F) << BIT_SHIFT_FW_DBG4_8197F)
  1775. #define BITS_FW_DBG4_8197F (BIT_MASK_FW_DBG4_8197F << BIT_SHIFT_FW_DBG4_8197F)
  1776. #define BIT_CLEAR_FW_DBG4_8197F(x) ((x) & (~BITS_FW_DBG4_8197F))
  1777. #define BIT_GET_FW_DBG4_8197F(x) (((x) >> BIT_SHIFT_FW_DBG4_8197F) & BIT_MASK_FW_DBG4_8197F)
  1778. #define BIT_SET_FW_DBG4_8197F(x, v) (BIT_CLEAR_FW_DBG4_8197F(x) | BIT_FW_DBG4_8197F(v))
  1779. /* 2 REG_FW_DBG5_8197F */
  1780. #define BIT_SHIFT_FW_DBG5_8197F 0
  1781. #define BIT_MASK_FW_DBG5_8197F 0xffffffffL
  1782. #define BIT_FW_DBG5_8197F(x) (((x) & BIT_MASK_FW_DBG5_8197F) << BIT_SHIFT_FW_DBG5_8197F)
  1783. #define BITS_FW_DBG5_8197F (BIT_MASK_FW_DBG5_8197F << BIT_SHIFT_FW_DBG5_8197F)
  1784. #define BIT_CLEAR_FW_DBG5_8197F(x) ((x) & (~BITS_FW_DBG5_8197F))
  1785. #define BIT_GET_FW_DBG5_8197F(x) (((x) >> BIT_SHIFT_FW_DBG5_8197F) & BIT_MASK_FW_DBG5_8197F)
  1786. #define BIT_SET_FW_DBG5_8197F(x, v) (BIT_CLEAR_FW_DBG5_8197F(x) | BIT_FW_DBG5_8197F(v))
  1787. /* 2 REG_FW_DBG6_8197F */
  1788. #define BIT_SHIFT_FW_DBG6_8197F 0
  1789. #define BIT_MASK_FW_DBG6_8197F 0xffffffffL
  1790. #define BIT_FW_DBG6_8197F(x) (((x) & BIT_MASK_FW_DBG6_8197F) << BIT_SHIFT_FW_DBG6_8197F)
  1791. #define BITS_FW_DBG6_8197F (BIT_MASK_FW_DBG6_8197F << BIT_SHIFT_FW_DBG6_8197F)
  1792. #define BIT_CLEAR_FW_DBG6_8197F(x) ((x) & (~BITS_FW_DBG6_8197F))
  1793. #define BIT_GET_FW_DBG6_8197F(x) (((x) >> BIT_SHIFT_FW_DBG6_8197F) & BIT_MASK_FW_DBG6_8197F)
  1794. #define BIT_SET_FW_DBG6_8197F(x, v) (BIT_CLEAR_FW_DBG6_8197F(x) | BIT_FW_DBG6_8197F(v))
  1795. /* 2 REG_FW_DBG7_8197F */
  1796. #define BIT_SHIFT_FW_DBG7_8197F 0
  1797. #define BIT_MASK_FW_DBG7_8197F 0xffffffffL
  1798. #define BIT_FW_DBG7_8197F(x) (((x) & BIT_MASK_FW_DBG7_8197F) << BIT_SHIFT_FW_DBG7_8197F)
  1799. #define BITS_FW_DBG7_8197F (BIT_MASK_FW_DBG7_8197F << BIT_SHIFT_FW_DBG7_8197F)
  1800. #define BIT_CLEAR_FW_DBG7_8197F(x) ((x) & (~BITS_FW_DBG7_8197F))
  1801. #define BIT_GET_FW_DBG7_8197F(x) (((x) >> BIT_SHIFT_FW_DBG7_8197F) & BIT_MASK_FW_DBG7_8197F)
  1802. #define BIT_SET_FW_DBG7_8197F(x, v) (BIT_CLEAR_FW_DBG7_8197F(x) | BIT_FW_DBG7_8197F(v))
  1803. /* 2 REG_NOT_VALID_8197F */
  1804. /* 2 REG_CR_8197F (ENABLE FUNCTION REGISTER) */
  1805. #define BIT_MACIO_TIMEOUT_EN_8197F BIT(29)
  1806. #define BIT_SHIFT_LBMODE_8197F 24
  1807. #define BIT_MASK_LBMODE_8197F 0x1f
  1808. #define BIT_LBMODE_8197F(x) (((x) & BIT_MASK_LBMODE_8197F) << BIT_SHIFT_LBMODE_8197F)
  1809. #define BITS_LBMODE_8197F (BIT_MASK_LBMODE_8197F << BIT_SHIFT_LBMODE_8197F)
  1810. #define BIT_CLEAR_LBMODE_8197F(x) ((x) & (~BITS_LBMODE_8197F))
  1811. #define BIT_GET_LBMODE_8197F(x) (((x) >> BIT_SHIFT_LBMODE_8197F) & BIT_MASK_LBMODE_8197F)
  1812. #define BIT_SET_LBMODE_8197F(x, v) (BIT_CLEAR_LBMODE_8197F(x) | BIT_LBMODE_8197F(v))
  1813. #define BIT_SHIFT_NETYPE1_8197F 18
  1814. #define BIT_MASK_NETYPE1_8197F 0x3
  1815. #define BIT_NETYPE1_8197F(x) (((x) & BIT_MASK_NETYPE1_8197F) << BIT_SHIFT_NETYPE1_8197F)
  1816. #define BITS_NETYPE1_8197F (BIT_MASK_NETYPE1_8197F << BIT_SHIFT_NETYPE1_8197F)
  1817. #define BIT_CLEAR_NETYPE1_8197F(x) ((x) & (~BITS_NETYPE1_8197F))
  1818. #define BIT_GET_NETYPE1_8197F(x) (((x) >> BIT_SHIFT_NETYPE1_8197F) & BIT_MASK_NETYPE1_8197F)
  1819. #define BIT_SET_NETYPE1_8197F(x, v) (BIT_CLEAR_NETYPE1_8197F(x) | BIT_NETYPE1_8197F(v))
  1820. #define BIT_SHIFT_NETYPE0_8197F 16
  1821. #define BIT_MASK_NETYPE0_8197F 0x3
  1822. #define BIT_NETYPE0_8197F(x) (((x) & BIT_MASK_NETYPE0_8197F) << BIT_SHIFT_NETYPE0_8197F)
  1823. #define BITS_NETYPE0_8197F (BIT_MASK_NETYPE0_8197F << BIT_SHIFT_NETYPE0_8197F)
  1824. #define BIT_CLEAR_NETYPE0_8197F(x) ((x) & (~BITS_NETYPE0_8197F))
  1825. #define BIT_GET_NETYPE0_8197F(x) (((x) >> BIT_SHIFT_NETYPE0_8197F) & BIT_MASK_NETYPE0_8197F)
  1826. #define BIT_SET_NETYPE0_8197F(x, v) (BIT_CLEAR_NETYPE0_8197F(x) | BIT_NETYPE0_8197F(v))
  1827. #define BIT_STAT_FUNC_RST_8197F BIT(13)
  1828. #define BIT_I2C_MAILBOX_EN_8197F BIT(12)
  1829. #define BIT_SHCUT_EN_8197F BIT(11)
  1830. #define BIT_32K_CAL_TMR_EN_8197F BIT(10)
  1831. #define BIT_MAC_SEC_EN_8197F BIT(9)
  1832. #define BIT_ENSWBCN_8197F BIT(8)
  1833. #define BIT_MACRXEN_8197F BIT(7)
  1834. #define BIT_MACTXEN_8197F BIT(6)
  1835. #define BIT_SCHEDULE_EN_8197F BIT(5)
  1836. #define BIT_PROTOCOL_EN_8197F BIT(4)
  1837. #define BIT_RXDMA_EN_8197F BIT(3)
  1838. #define BIT_TXDMA_EN_8197F BIT(2)
  1839. #define BIT_HCI_RXDMA_EN_8197F BIT(1)
  1840. #define BIT_HCI_TXDMA_EN_8197F BIT(0)
  1841. /* 2 REG_TSF_CLK_STATE_8197F */
  1842. #define BIT_TSF_CLK_STABLE_8197F BIT(15)
  1843. /* 2 REG_TXDMA_PQ_MAP_8197F */
  1844. #define BIT_SHIFT_TXDMA_HIQ_MAP_8197F 14
  1845. #define BIT_MASK_TXDMA_HIQ_MAP_8197F 0x3
  1846. #define BIT_TXDMA_HIQ_MAP_8197F(x) (((x) & BIT_MASK_TXDMA_HIQ_MAP_8197F) << BIT_SHIFT_TXDMA_HIQ_MAP_8197F)
  1847. #define BITS_TXDMA_HIQ_MAP_8197F (BIT_MASK_TXDMA_HIQ_MAP_8197F << BIT_SHIFT_TXDMA_HIQ_MAP_8197F)
  1848. #define BIT_CLEAR_TXDMA_HIQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_HIQ_MAP_8197F))
  1849. #define BIT_GET_TXDMA_HIQ_MAP_8197F(x) (((x) >> BIT_SHIFT_TXDMA_HIQ_MAP_8197F) & BIT_MASK_TXDMA_HIQ_MAP_8197F)
  1850. #define BIT_SET_TXDMA_HIQ_MAP_8197F(x, v) (BIT_CLEAR_TXDMA_HIQ_MAP_8197F(x) | BIT_TXDMA_HIQ_MAP_8197F(v))
  1851. #define BIT_SHIFT_TXDMA_MGQ_MAP_8197F 12
  1852. #define BIT_MASK_TXDMA_MGQ_MAP_8197F 0x3
  1853. #define BIT_TXDMA_MGQ_MAP_8197F(x) (((x) & BIT_MASK_TXDMA_MGQ_MAP_8197F) << BIT_SHIFT_TXDMA_MGQ_MAP_8197F)
  1854. #define BITS_TXDMA_MGQ_MAP_8197F (BIT_MASK_TXDMA_MGQ_MAP_8197F << BIT_SHIFT_TXDMA_MGQ_MAP_8197F)
  1855. #define BIT_CLEAR_TXDMA_MGQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_MGQ_MAP_8197F))
  1856. #define BIT_GET_TXDMA_MGQ_MAP_8197F(x) (((x) >> BIT_SHIFT_TXDMA_MGQ_MAP_8197F) & BIT_MASK_TXDMA_MGQ_MAP_8197F)
  1857. #define BIT_SET_TXDMA_MGQ_MAP_8197F(x, v) (BIT_CLEAR_TXDMA_MGQ_MAP_8197F(x) | BIT_TXDMA_MGQ_MAP_8197F(v))
  1858. #define BIT_SHIFT_TXDMA_BKQ_MAP_8197F 10
  1859. #define BIT_MASK_TXDMA_BKQ_MAP_8197F 0x3
  1860. #define BIT_TXDMA_BKQ_MAP_8197F(x) (((x) & BIT_MASK_TXDMA_BKQ_MAP_8197F) << BIT_SHIFT_TXDMA_BKQ_MAP_8197F)
  1861. #define BITS_TXDMA_BKQ_MAP_8197F (BIT_MASK_TXDMA_BKQ_MAP_8197F << BIT_SHIFT_TXDMA_BKQ_MAP_8197F)
  1862. #define BIT_CLEAR_TXDMA_BKQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_BKQ_MAP_8197F))
  1863. #define BIT_GET_TXDMA_BKQ_MAP_8197F(x) (((x) >> BIT_SHIFT_TXDMA_BKQ_MAP_8197F) & BIT_MASK_TXDMA_BKQ_MAP_8197F)
  1864. #define BIT_SET_TXDMA_BKQ_MAP_8197F(x, v) (BIT_CLEAR_TXDMA_BKQ_MAP_8197F(x) | BIT_TXDMA_BKQ_MAP_8197F(v))
  1865. #define BIT_SHIFT_TXDMA_BEQ_MAP_8197F 8
  1866. #define BIT_MASK_TXDMA_BEQ_MAP_8197F 0x3
  1867. #define BIT_TXDMA_BEQ_MAP_8197F(x) (((x) & BIT_MASK_TXDMA_BEQ_MAP_8197F) << BIT_SHIFT_TXDMA_BEQ_MAP_8197F)
  1868. #define BITS_TXDMA_BEQ_MAP_8197F (BIT_MASK_TXDMA_BEQ_MAP_8197F << BIT_SHIFT_TXDMA_BEQ_MAP_8197F)
  1869. #define BIT_CLEAR_TXDMA_BEQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_BEQ_MAP_8197F))
  1870. #define BIT_GET_TXDMA_BEQ_MAP_8197F(x) (((x) >> BIT_SHIFT_TXDMA_BEQ_MAP_8197F) & BIT_MASK_TXDMA_BEQ_MAP_8197F)
  1871. #define BIT_SET_TXDMA_BEQ_MAP_8197F(x, v) (BIT_CLEAR_TXDMA_BEQ_MAP_8197F(x) | BIT_TXDMA_BEQ_MAP_8197F(v))
  1872. #define BIT_SHIFT_TXDMA_VIQ_MAP_8197F 6
  1873. #define BIT_MASK_TXDMA_VIQ_MAP_8197F 0x3
  1874. #define BIT_TXDMA_VIQ_MAP_8197F(x) (((x) & BIT_MASK_TXDMA_VIQ_MAP_8197F) << BIT_SHIFT_TXDMA_VIQ_MAP_8197F)
  1875. #define BITS_TXDMA_VIQ_MAP_8197F (BIT_MASK_TXDMA_VIQ_MAP_8197F << BIT_SHIFT_TXDMA_VIQ_MAP_8197F)
  1876. #define BIT_CLEAR_TXDMA_VIQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_VIQ_MAP_8197F))
  1877. #define BIT_GET_TXDMA_VIQ_MAP_8197F(x) (((x) >> BIT_SHIFT_TXDMA_VIQ_MAP_8197F) & BIT_MASK_TXDMA_VIQ_MAP_8197F)
  1878. #define BIT_SET_TXDMA_VIQ_MAP_8197F(x, v) (BIT_CLEAR_TXDMA_VIQ_MAP_8197F(x) | BIT_TXDMA_VIQ_MAP_8197F(v))
  1879. #define BIT_SHIFT_TXDMA_VOQ_MAP_8197F 4
  1880. #define BIT_MASK_TXDMA_VOQ_MAP_8197F 0x3
  1881. #define BIT_TXDMA_VOQ_MAP_8197F(x) (((x) & BIT_MASK_TXDMA_VOQ_MAP_8197F) << BIT_SHIFT_TXDMA_VOQ_MAP_8197F)
  1882. #define BITS_TXDMA_VOQ_MAP_8197F (BIT_MASK_TXDMA_VOQ_MAP_8197F << BIT_SHIFT_TXDMA_VOQ_MAP_8197F)
  1883. #define BIT_CLEAR_TXDMA_VOQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_VOQ_MAP_8197F))
  1884. #define BIT_GET_TXDMA_VOQ_MAP_8197F(x) (((x) >> BIT_SHIFT_TXDMA_VOQ_MAP_8197F) & BIT_MASK_TXDMA_VOQ_MAP_8197F)
  1885. #define BIT_SET_TXDMA_VOQ_MAP_8197F(x, v) (BIT_CLEAR_TXDMA_VOQ_MAP_8197F(x) | BIT_TXDMA_VOQ_MAP_8197F(v))
  1886. /* 2 REG_NOT_VALID_8197F */
  1887. #define BIT_RXDMA_AGG_EN_8197F BIT(2)
  1888. #define BIT_RXSHFT_EN_8197F BIT(1)
  1889. #define BIT_RXDMA_ARBBW_EN_8197F BIT(0)
  1890. /* 2 REG_TRXFF_BNDY_8197F */
  1891. #define BIT_SHIFT_RXFFOVFL_RSV_V2_8197F 8
  1892. #define BIT_MASK_RXFFOVFL_RSV_V2_8197F 0xf
  1893. #define BIT_RXFFOVFL_RSV_V2_8197F(x) (((x) & BIT_MASK_RXFFOVFL_RSV_V2_8197F) << BIT_SHIFT_RXFFOVFL_RSV_V2_8197F)
  1894. #define BITS_RXFFOVFL_RSV_V2_8197F (BIT_MASK_RXFFOVFL_RSV_V2_8197F << BIT_SHIFT_RXFFOVFL_RSV_V2_8197F)
  1895. #define BIT_CLEAR_RXFFOVFL_RSV_V2_8197F(x) ((x) & (~BITS_RXFFOVFL_RSV_V2_8197F))
  1896. #define BIT_GET_RXFFOVFL_RSV_V2_8197F(x) (((x) >> BIT_SHIFT_RXFFOVFL_RSV_V2_8197F) & BIT_MASK_RXFFOVFL_RSV_V2_8197F)
  1897. #define BIT_SET_RXFFOVFL_RSV_V2_8197F(x, v) (BIT_CLEAR_RXFFOVFL_RSV_V2_8197F(x) | BIT_RXFFOVFL_RSV_V2_8197F(v))
  1898. #define BIT_SHIFT_TXPKTBUF_PGBNDY_8197F 0
  1899. #define BIT_MASK_TXPKTBUF_PGBNDY_8197F 0xff
  1900. #define BIT_TXPKTBUF_PGBNDY_8197F(x) (((x) & BIT_MASK_TXPKTBUF_PGBNDY_8197F) << BIT_SHIFT_TXPKTBUF_PGBNDY_8197F)
  1901. #define BITS_TXPKTBUF_PGBNDY_8197F (BIT_MASK_TXPKTBUF_PGBNDY_8197F << BIT_SHIFT_TXPKTBUF_PGBNDY_8197F)
  1902. #define BIT_CLEAR_TXPKTBUF_PGBNDY_8197F(x) ((x) & (~BITS_TXPKTBUF_PGBNDY_8197F))
  1903. #define BIT_GET_TXPKTBUF_PGBNDY_8197F(x) (((x) >> BIT_SHIFT_TXPKTBUF_PGBNDY_8197F) & BIT_MASK_TXPKTBUF_PGBNDY_8197F)
  1904. #define BIT_SET_TXPKTBUF_PGBNDY_8197F(x, v) (BIT_CLEAR_TXPKTBUF_PGBNDY_8197F(x) | BIT_TXPKTBUF_PGBNDY_8197F(v))
  1905. /* 2 REG_PTA_I2C_MBOX_8197F */
  1906. /* 2 REG_NOT_VALID_8197F */
  1907. #define BIT_SHIFT_I2C_M_STATUS_8197F 8
  1908. #define BIT_MASK_I2C_M_STATUS_8197F 0xf
  1909. #define BIT_I2C_M_STATUS_8197F(x) (((x) & BIT_MASK_I2C_M_STATUS_8197F) << BIT_SHIFT_I2C_M_STATUS_8197F)
  1910. #define BITS_I2C_M_STATUS_8197F (BIT_MASK_I2C_M_STATUS_8197F << BIT_SHIFT_I2C_M_STATUS_8197F)
  1911. #define BIT_CLEAR_I2C_M_STATUS_8197F(x) ((x) & (~BITS_I2C_M_STATUS_8197F))
  1912. #define BIT_GET_I2C_M_STATUS_8197F(x) (((x) >> BIT_SHIFT_I2C_M_STATUS_8197F) & BIT_MASK_I2C_M_STATUS_8197F)
  1913. #define BIT_SET_I2C_M_STATUS_8197F(x, v) (BIT_CLEAR_I2C_M_STATUS_8197F(x) | BIT_I2C_M_STATUS_8197F(v))
  1914. #define BIT_SHIFT_I2C_M_BUS_GNT_FW_8197F 4
  1915. #define BIT_MASK_I2C_M_BUS_GNT_FW_8197F 0x7
  1916. #define BIT_I2C_M_BUS_GNT_FW_8197F(x) (((x) & BIT_MASK_I2C_M_BUS_GNT_FW_8197F) << BIT_SHIFT_I2C_M_BUS_GNT_FW_8197F)
  1917. #define BITS_I2C_M_BUS_GNT_FW_8197F (BIT_MASK_I2C_M_BUS_GNT_FW_8197F << BIT_SHIFT_I2C_M_BUS_GNT_FW_8197F)
  1918. #define BIT_CLEAR_I2C_M_BUS_GNT_FW_8197F(x) ((x) & (~BITS_I2C_M_BUS_GNT_FW_8197F))
  1919. #define BIT_GET_I2C_M_BUS_GNT_FW_8197F(x) (((x) >> BIT_SHIFT_I2C_M_BUS_GNT_FW_8197F) & BIT_MASK_I2C_M_BUS_GNT_FW_8197F)
  1920. #define BIT_SET_I2C_M_BUS_GNT_FW_8197F(x, v) (BIT_CLEAR_I2C_M_BUS_GNT_FW_8197F(x) | BIT_I2C_M_BUS_GNT_FW_8197F(v))
  1921. #define BIT_I2C_M_GNT_FW_8197F BIT(3)
  1922. #define BIT_SHIFT_I2C_M_SPEED_8197F 1
  1923. #define BIT_MASK_I2C_M_SPEED_8197F 0x3
  1924. #define BIT_I2C_M_SPEED_8197F(x) (((x) & BIT_MASK_I2C_M_SPEED_8197F) << BIT_SHIFT_I2C_M_SPEED_8197F)
  1925. #define BITS_I2C_M_SPEED_8197F (BIT_MASK_I2C_M_SPEED_8197F << BIT_SHIFT_I2C_M_SPEED_8197F)
  1926. #define BIT_CLEAR_I2C_M_SPEED_8197F(x) ((x) & (~BITS_I2C_M_SPEED_8197F))
  1927. #define BIT_GET_I2C_M_SPEED_8197F(x) (((x) >> BIT_SHIFT_I2C_M_SPEED_8197F) & BIT_MASK_I2C_M_SPEED_8197F)
  1928. #define BIT_SET_I2C_M_SPEED_8197F(x, v) (BIT_CLEAR_I2C_M_SPEED_8197F(x) | BIT_I2C_M_SPEED_8197F(v))
  1929. #define BIT_I2C_M_UNLOCK_8197F BIT(0)
  1930. /* 2 REG_RXFF_BNDY_8197F */
  1931. /* 2 REG_NOT_VALID_8197F */
  1932. #define BIT_SHIFT_RXFF0_BNDY_V2_8197F 0
  1933. #define BIT_MASK_RXFF0_BNDY_V2_8197F 0x3ffff
  1934. #define BIT_RXFF0_BNDY_V2_8197F(x) (((x) & BIT_MASK_RXFF0_BNDY_V2_8197F) << BIT_SHIFT_RXFF0_BNDY_V2_8197F)
  1935. #define BITS_RXFF0_BNDY_V2_8197F (BIT_MASK_RXFF0_BNDY_V2_8197F << BIT_SHIFT_RXFF0_BNDY_V2_8197F)
  1936. #define BIT_CLEAR_RXFF0_BNDY_V2_8197F(x) ((x) & (~BITS_RXFF0_BNDY_V2_8197F))
  1937. #define BIT_GET_RXFF0_BNDY_V2_8197F(x) (((x) >> BIT_SHIFT_RXFF0_BNDY_V2_8197F) & BIT_MASK_RXFF0_BNDY_V2_8197F)
  1938. #define BIT_SET_RXFF0_BNDY_V2_8197F(x, v) (BIT_CLEAR_RXFF0_BNDY_V2_8197F(x) | BIT_RXFF0_BNDY_V2_8197F(v))
  1939. /* 2 REG_FE1IMR_8197F */
  1940. #define BIT_BB_STOP_RX_INT_EN_8197F BIT(29)
  1941. #define BIT_FS_RXDMA2_DONE_INT_EN_8197F BIT(28)
  1942. #define BIT_FS_RXDONE3_INT_EN_8197F BIT(27)
  1943. #define BIT_FS_RXDONE2_INT_EN_8197F BIT(26)
  1944. #define BIT_FS_RX_BCN_P4_INT_EN_8197F BIT(25)
  1945. #define BIT_FS_RX_BCN_P3_INT_EN_8197F BIT(24)
  1946. #define BIT_FS_RX_BCN_P2_INT_EN_8197F BIT(23)
  1947. #define BIT_FS_RX_BCN_P1_INT_EN_8197F BIT(22)
  1948. #define BIT_FS_RX_BCN_P0_INT_EN_8197F BIT(21)
  1949. #define BIT_FS_RX_UMD0_INT_EN_8197F BIT(20)
  1950. #define BIT_FS_RX_UMD1_INT_EN_8197F BIT(19)
  1951. #define BIT_FS_RX_BMD0_INT_EN_8197F BIT(18)
  1952. #define BIT_FS_RX_BMD1_INT_EN_8197F BIT(17)
  1953. #define BIT_FS_RXDONE_INT_EN_8197F BIT(16)
  1954. #define BIT_FS_WWLAN_INT_EN_8197F BIT(15)
  1955. #define BIT_FS_SOUND_DONE_INT_EN_8197F BIT(14)
  1956. #define BIT_FS_LP_STBY_INT_EN_8197F BIT(13)
  1957. #define BIT_FS_TRL_MTR_INT_EN_8197F BIT(12)
  1958. #define BIT_FS_BF1_PRETO_INT_EN_8197F BIT(11)
  1959. #define BIT_FS_BF0_PRETO_INT_EN_8197F BIT(10)
  1960. #define BIT_FS_PTCL_RELEASE_MACID_INT_EN_8197F BIT(9)
  1961. #define BIT_FS_LTE_COEX_EN_8197F BIT(6)
  1962. #define BIT_FS_WLACTOFF_INT_EN_8197F BIT(5)
  1963. #define BIT_FS_WLACTON_INT_EN_8197F BIT(4)
  1964. #define BIT_FS_BTCMD_INT_EN_8197F BIT(3)
  1965. #define BIT_FS_REG_MAILBOX_TO_I2C_INT_EN_8197F BIT(2)
  1966. #define BIT_FS_TRPC_TO_INT_EN_V1_8197F BIT(1)
  1967. #define BIT_FS_RPC_O_T_INT_EN_V1_8197F BIT(0)
  1968. /* 2 REG_FE1ISR_8197F */
  1969. #define BIT_BB_STOP_RX_INT_8197F BIT(29)
  1970. #define BIT_FS_RXDMA2_DONE_INT_8197F BIT(28)
  1971. #define BIT_FS_RXDONE3_INT_8197F BIT(27)
  1972. #define BIT_FS_RXDONE2_INT_8197F BIT(26)
  1973. #define BIT_FS_RX_BCN_P4_INT_8197F BIT(25)
  1974. #define BIT_FS_RX_BCN_P3_INT_8197F BIT(24)
  1975. #define BIT_FS_RX_BCN_P2_INT_8197F BIT(23)
  1976. #define BIT_FS_RX_BCN_P1_INT_8197F BIT(22)
  1977. #define BIT_FS_RX_BCN_P0_INT_8197F BIT(21)
  1978. #define BIT_FS_RX_UMD0_INT_8197F BIT(20)
  1979. #define BIT_FS_RX_UMD1_INT_8197F BIT(19)
  1980. #define BIT_FS_RX_BMD0_INT_8197F BIT(18)
  1981. #define BIT_FS_RX_BMD1_INT_8197F BIT(17)
  1982. #define BIT_FS_RXDONE_INT_8197F BIT(16)
  1983. #define BIT_FS_WWLAN_INT_8197F BIT(15)
  1984. #define BIT_FS_SOUND_DONE_INT_8197F BIT(14)
  1985. #define BIT_FS_LP_STBY_INT_8197F BIT(13)
  1986. #define BIT_FS_TRL_MTR_INT_8197F BIT(12)
  1987. #define BIT_FS_BF1_PRETO_INT_8197F BIT(11)
  1988. #define BIT_FS_BF0_PRETO_INT_8197F BIT(10)
  1989. #define BIT_FS_PTCL_RELEASE_MACID_INT_8197F BIT(9)
  1990. #define BIT_FS_LTE_COEX_INT_8197F BIT(6)
  1991. #define BIT_FS_WLACTOFF_INT_8197F BIT(5)
  1992. #define BIT_FS_WLACTON_INT_8197F BIT(4)
  1993. #define BIT_FS_BCN_RX_INT_INT_8197F BIT(3)
  1994. #define BIT_FS_MAILBOX_TO_I2C_INT_8197F BIT(2)
  1995. #define BIT_FS_TRPC_TO_INT_8197F BIT(1)
  1996. #define BIT_FS_RPC_O_T_INT_8197F BIT(0)
  1997. /* 2 REG_NOT_VALID_8197F */
  1998. /* 2 REG_CPWM_8197F */
  1999. #define BIT_CPWM_TOGGLING_8197F BIT(31)
  2000. #define BIT_SHIFT_CPWM_MOD_8197F 24
  2001. #define BIT_MASK_CPWM_MOD_8197F 0x7f
  2002. #define BIT_CPWM_MOD_8197F(x) (((x) & BIT_MASK_CPWM_MOD_8197F) << BIT_SHIFT_CPWM_MOD_8197F)
  2003. #define BITS_CPWM_MOD_8197F (BIT_MASK_CPWM_MOD_8197F << BIT_SHIFT_CPWM_MOD_8197F)
  2004. #define BIT_CLEAR_CPWM_MOD_8197F(x) ((x) & (~BITS_CPWM_MOD_8197F))
  2005. #define BIT_GET_CPWM_MOD_8197F(x) (((x) >> BIT_SHIFT_CPWM_MOD_8197F) & BIT_MASK_CPWM_MOD_8197F)
  2006. #define BIT_SET_CPWM_MOD_8197F(x, v) (BIT_CLEAR_CPWM_MOD_8197F(x) | BIT_CPWM_MOD_8197F(v))
  2007. /* 2 REG_FWIMR_8197F */
  2008. #define BIT_FS_TXBCNOK_MB7_INT_EN_8197F BIT(31)
  2009. #define BIT_FS_TXBCNOK_MB6_INT_EN_8197F BIT(30)
  2010. #define BIT_FS_TXBCNOK_MB5_INT_EN_8197F BIT(29)
  2011. #define BIT_FS_TXBCNOK_MB4_INT_EN_8197F BIT(28)
  2012. #define BIT_FS_TXBCNOK_MB3_INT_EN_8197F BIT(27)
  2013. #define BIT_FS_TXBCNOK_MB2_INT_EN_8197F BIT(26)
  2014. #define BIT_FS_TXBCNOK_MB1_INT_EN_8197F BIT(25)
  2015. #define BIT_FS_TXBCNOK_MB0_INT_EN_8197F BIT(24)
  2016. #define BIT_FS_TXBCNERR_MB7_INT_EN_8197F BIT(23)
  2017. #define BIT_FS_TXBCNERR_MB6_INT_EN_8197F BIT(22)
  2018. #define BIT_FS_TXBCNERR_MB5_INT_EN_8197F BIT(21)
  2019. #define BIT_FS_TXBCNERR_MB4_INT_EN_8197F BIT(20)
  2020. #define BIT_FS_TXBCNERR_MB3_INT_EN_8197F BIT(19)
  2021. #define BIT_FS_TXBCNERR_MB2_INT_EN_8197F BIT(18)
  2022. #define BIT_FS_TXBCNERR_MB1_INT_EN_8197F BIT(17)
  2023. #define BIT_FS_TXBCNERR_MB0_INT_EN_8197F BIT(16)
  2024. #define BIT_CPUMGN_POLLED_PKT_DONE_INT_EN_8197F BIT(15)
  2025. #define BIT_FS_MGNTQ_RPTR_RELEASE_INT_EN_8197F BIT(13)
  2026. #define BIT_FS_MGNTQFF_TO_INT_EN_8197F BIT(12)
  2027. #define BIT_FS_DDMA1_LP_INT_ENBIT_CPUMGN_POLLED_PKT_BUSY_ERR_INT_EN_8197F BIT(11)
  2028. #define BIT_FS_DDMA1_HP_INT_EN_8197F BIT(10)
  2029. #define BIT_FS_DDMA0_LP_INT_EN_8197F BIT(9)
  2030. #define BIT_FS_DDMA0_HP_INT_EN_8197F BIT(8)
  2031. #define BIT_FS_TRXRPT_INT_EN_8197F BIT(7)
  2032. #define BIT_FS_C2H_W_READY_INT_EN_8197F BIT(6)
  2033. #define BIT_FS_HRCV_INT_EN_8197F BIT(5)
  2034. #define BIT_FS_H2CCMD_INT_EN_8197F BIT(4)
  2035. #define BIT_FS_TXPKTIN_INT_EN_8197F BIT(3)
  2036. #define BIT_FS_ERRORHDL_INT_EN_8197F BIT(2)
  2037. #define BIT_FS_TXCCX_INT_EN_8197F BIT(1)
  2038. #define BIT_FS_TXCLOSE_INT_EN_8197F BIT(0)
  2039. /* 2 REG_FWISR_8197F */
  2040. #define BIT_FS_TXBCNOK_MB7_INT_8197F BIT(31)
  2041. #define BIT_FS_TXBCNOK_MB6_INT_8197F BIT(30)
  2042. #define BIT_FS_TXBCNOK_MB5_INT_8197F BIT(29)
  2043. #define BIT_FS_TXBCNOK_MB4_INT_8197F BIT(28)
  2044. #define BIT_FS_TXBCNOK_MB3_INT_8197F BIT(27)
  2045. #define BIT_FS_TXBCNOK_MB2_INT_8197F BIT(26)
  2046. #define BIT_FS_TXBCNOK_MB1_INT_8197F BIT(25)
  2047. #define BIT_FS_TXBCNOK_MB0_INT_8197F BIT(24)
  2048. #define BIT_FS_TXBCNERR_MB7_INT_8197F BIT(23)
  2049. #define BIT_FS_TXBCNERR_MB6_INT_8197F BIT(22)
  2050. #define BIT_FS_TXBCNERR_MB5_INT_8197F BIT(21)
  2051. #define BIT_FS_TXBCNERR_MB4_INT_8197F BIT(20)
  2052. #define BIT_FS_TXBCNERR_MB3_INT_8197F BIT(19)
  2053. #define BIT_FS_TXBCNERR_MB2_INT_8197F BIT(18)
  2054. #define BIT_FS_TXBCNERR_MB1_INT_8197F BIT(17)
  2055. #define BIT_FS_TXBCNERR_MB0_INT_8197F BIT(16)
  2056. #define BIT_CPUMGN_POLLED_PKT_DONE_INT_8197F BIT(15)
  2057. #define BIT_FS_MGNTQ_RPTR_RELEASE_INT_8197F BIT(13)
  2058. #define BIT_FS_MGNTQFF_TO_INT_8197F BIT(12)
  2059. #define BIT_FS_DDMA1_LP_INTBIT_CPUMGN_POLLED_PKT_BUSY_ERR_INT_8197F BIT(11)
  2060. #define BIT_FS_DDMA1_HP_INT_8197F BIT(10)
  2061. #define BIT_FS_DDMA0_LP_INT_8197F BIT(9)
  2062. #define BIT_FS_DDMA0_HP_INT_8197F BIT(8)
  2063. #define BIT_FS_TRXRPT_INT_8197F BIT(7)
  2064. #define BIT_FS_C2H_W_READY_INT_8197F BIT(6)
  2065. #define BIT_FS_HRCV_INT_8197F BIT(5)
  2066. #define BIT_FS_H2CCMD_INT_8197F BIT(4)
  2067. #define BIT_FS_TXPKTIN_INT_8197F BIT(3)
  2068. #define BIT_FS_ERRORHDL_INT_8197F BIT(2)
  2069. #define BIT_FS_TXCCX_INT_8197F BIT(1)
  2070. #define BIT_FS_TXCLOSE_INT_8197F BIT(0)
  2071. /* 2 REG_FTIMR_8197F */
  2072. #define BIT_PS_TIMER_C_EARLY_INT_EN_8197F BIT(23)
  2073. #define BIT_PS_TIMER_B_EARLY_INT_EN_8197F BIT(22)
  2074. #define BIT_PS_TIMER_A_EARLY_INT_EN_8197F BIT(21)
  2075. #define BIT_CPUMGQ_TX_TIMER_EARLY_INT_EN_8197F BIT(20)
  2076. #define BIT_PS_TIMER_C_INT_EN_8197F BIT(19)
  2077. #define BIT_PS_TIMER_B_INT_EN_8197F BIT(18)
  2078. #define BIT_PS_TIMER_A_INT_EN_8197F BIT(17)
  2079. #define BIT_CPUMGQ_TX_TIMER_INT_EN_8197F BIT(16)
  2080. #define BIT_FS_PS_TIMEOUT2_EN_8197F BIT(15)
  2081. #define BIT_FS_PS_TIMEOUT1_EN_8197F BIT(14)
  2082. #define BIT_FS_PS_TIMEOUT0_EN_8197F BIT(13)
  2083. #define BIT_FS_GTINT8_EN_8197F BIT(8)
  2084. #define BIT_FS_GTINT7_EN_8197F BIT(7)
  2085. #define BIT_FS_GTINT6_EN_8197F BIT(6)
  2086. #define BIT_FS_GTINT5_EN_8197F BIT(5)
  2087. #define BIT_FS_GTINT4_EN_8197F BIT(4)
  2088. #define BIT_FS_GTINT3_EN_8197F BIT(3)
  2089. #define BIT_FS_GTINT2_EN_8197F BIT(2)
  2090. #define BIT_FS_GTINT1_EN_8197F BIT(1)
  2091. #define BIT_FS_GTINT0_EN_8197F BIT(0)
  2092. /* 2 REG_FTISR_8197F */
  2093. #define BIT_PS_TIMER_C_EARLY__INT_8197F BIT(23)
  2094. #define BIT_PS_TIMER_B_EARLY__INT_8197F BIT(22)
  2095. #define BIT_PS_TIMER_A_EARLY__INT_8197F BIT(21)
  2096. #define BIT_CPUMGQ_TX_TIMER_EARLY_INT_8197F BIT(20)
  2097. #define BIT_PS_TIMER_C_INT_8197F BIT(19)
  2098. #define BIT_PS_TIMER_B_INT_8197F BIT(18)
  2099. #define BIT_PS_TIMER_A_INT_8197F BIT(17)
  2100. #define BIT_CPUMGQ_TX_TIMER_INT_8197F BIT(16)
  2101. #define BIT_FS_PS_TIMEOUT2_INT_8197F BIT(15)
  2102. #define BIT_FS_PS_TIMEOUT1_INT_8197F BIT(14)
  2103. #define BIT_FS_PS_TIMEOUT0_INT_8197F BIT(13)
  2104. #define BIT_FS_GTINT8_INT_8197F BIT(8)
  2105. #define BIT_FS_GTINT7_INT_8197F BIT(7)
  2106. #define BIT_FS_GTINT6_INT_8197F BIT(6)
  2107. #define BIT_FS_GTINT5_INT_8197F BIT(5)
  2108. #define BIT_FS_GTINT4_INT_8197F BIT(4)
  2109. #define BIT_FS_GTINT3_INT_8197F BIT(3)
  2110. #define BIT_FS_GTINT2_INT_8197F BIT(2)
  2111. #define BIT_FS_GTINT1_INT_8197F BIT(1)
  2112. #define BIT_FS_GTINT0_INT_8197F BIT(0)
  2113. /* 2 REG_PKTBUF_DBG_CTRL_8197F */
  2114. #define BIT_SHIFT_PKTBUF_WRITE_EN_8197F 24
  2115. #define BIT_MASK_PKTBUF_WRITE_EN_8197F 0xff
  2116. #define BIT_PKTBUF_WRITE_EN_8197F(x) (((x) & BIT_MASK_PKTBUF_WRITE_EN_8197F) << BIT_SHIFT_PKTBUF_WRITE_EN_8197F)
  2117. #define BITS_PKTBUF_WRITE_EN_8197F (BIT_MASK_PKTBUF_WRITE_EN_8197F << BIT_SHIFT_PKTBUF_WRITE_EN_8197F)
  2118. #define BIT_CLEAR_PKTBUF_WRITE_EN_8197F(x) ((x) & (~BITS_PKTBUF_WRITE_EN_8197F))
  2119. #define BIT_GET_PKTBUF_WRITE_EN_8197F(x) (((x) >> BIT_SHIFT_PKTBUF_WRITE_EN_8197F) & BIT_MASK_PKTBUF_WRITE_EN_8197F)
  2120. #define BIT_SET_PKTBUF_WRITE_EN_8197F(x, v) (BIT_CLEAR_PKTBUF_WRITE_EN_8197F(x) | BIT_PKTBUF_WRITE_EN_8197F(v))
  2121. #define BIT_TXRPTBUF_DBG_8197F BIT(23)
  2122. /* 2 REG_NOT_VALID_8197F */
  2123. #define BIT_TXPKTBUF_DBG_V2_8197F BIT(20)
  2124. #define BIT_RXPKTBUF_DBG_8197F BIT(16)
  2125. #define BIT_SHIFT_PKTBUF_DBG_ADDR_8197F 0
  2126. #define BIT_MASK_PKTBUF_DBG_ADDR_8197F 0x1fff
  2127. #define BIT_PKTBUF_DBG_ADDR_8197F(x) (((x) & BIT_MASK_PKTBUF_DBG_ADDR_8197F) << BIT_SHIFT_PKTBUF_DBG_ADDR_8197F)
  2128. #define BITS_PKTBUF_DBG_ADDR_8197F (BIT_MASK_PKTBUF_DBG_ADDR_8197F << BIT_SHIFT_PKTBUF_DBG_ADDR_8197F)
  2129. #define BIT_CLEAR_PKTBUF_DBG_ADDR_8197F(x) ((x) & (~BITS_PKTBUF_DBG_ADDR_8197F))
  2130. #define BIT_GET_PKTBUF_DBG_ADDR_8197F(x) (((x) >> BIT_SHIFT_PKTBUF_DBG_ADDR_8197F) & BIT_MASK_PKTBUF_DBG_ADDR_8197F)
  2131. #define BIT_SET_PKTBUF_DBG_ADDR_8197F(x, v) (BIT_CLEAR_PKTBUF_DBG_ADDR_8197F(x) | BIT_PKTBUF_DBG_ADDR_8197F(v))
  2132. /* 2 REG_PKTBUF_DBG_DATA_L_8197F */
  2133. #define BIT_SHIFT_PKTBUF_DBG_DATA_L_8197F 0
  2134. #define BIT_MASK_PKTBUF_DBG_DATA_L_8197F 0xffffffffL
  2135. #define BIT_PKTBUF_DBG_DATA_L_8197F(x) (((x) & BIT_MASK_PKTBUF_DBG_DATA_L_8197F) << BIT_SHIFT_PKTBUF_DBG_DATA_L_8197F)
  2136. #define BITS_PKTBUF_DBG_DATA_L_8197F (BIT_MASK_PKTBUF_DBG_DATA_L_8197F << BIT_SHIFT_PKTBUF_DBG_DATA_L_8197F)
  2137. #define BIT_CLEAR_PKTBUF_DBG_DATA_L_8197F(x) ((x) & (~BITS_PKTBUF_DBG_DATA_L_8197F))
  2138. #define BIT_GET_PKTBUF_DBG_DATA_L_8197F(x) (((x) >> BIT_SHIFT_PKTBUF_DBG_DATA_L_8197F) & BIT_MASK_PKTBUF_DBG_DATA_L_8197F)
  2139. #define BIT_SET_PKTBUF_DBG_DATA_L_8197F(x, v) (BIT_CLEAR_PKTBUF_DBG_DATA_L_8197F(x) | BIT_PKTBUF_DBG_DATA_L_8197F(v))
  2140. /* 2 REG_PKTBUF_DBG_DATA_H_8197F */
  2141. #define BIT_SHIFT_PKTBUF_DBG_DATA_H_8197F 0
  2142. #define BIT_MASK_PKTBUF_DBG_DATA_H_8197F 0xffffffffL
  2143. #define BIT_PKTBUF_DBG_DATA_H_8197F(x) (((x) & BIT_MASK_PKTBUF_DBG_DATA_H_8197F) << BIT_SHIFT_PKTBUF_DBG_DATA_H_8197F)
  2144. #define BITS_PKTBUF_DBG_DATA_H_8197F (BIT_MASK_PKTBUF_DBG_DATA_H_8197F << BIT_SHIFT_PKTBUF_DBG_DATA_H_8197F)
  2145. #define BIT_CLEAR_PKTBUF_DBG_DATA_H_8197F(x) ((x) & (~BITS_PKTBUF_DBG_DATA_H_8197F))
  2146. #define BIT_GET_PKTBUF_DBG_DATA_H_8197F(x) (((x) >> BIT_SHIFT_PKTBUF_DBG_DATA_H_8197F) & BIT_MASK_PKTBUF_DBG_DATA_H_8197F)
  2147. #define BIT_SET_PKTBUF_DBG_DATA_H_8197F(x, v) (BIT_CLEAR_PKTBUF_DBG_DATA_H_8197F(x) | BIT_PKTBUF_DBG_DATA_H_8197F(v))
  2148. /* 2 REG_CPWM2_8197F */
  2149. #define BIT_SHIFT_L0S_TO_RCVY_NUM_8197F 16
  2150. #define BIT_MASK_L0S_TO_RCVY_NUM_8197F 0xff
  2151. #define BIT_L0S_TO_RCVY_NUM_8197F(x) (((x) & BIT_MASK_L0S_TO_RCVY_NUM_8197F) << BIT_SHIFT_L0S_TO_RCVY_NUM_8197F)
  2152. #define BITS_L0S_TO_RCVY_NUM_8197F (BIT_MASK_L0S_TO_RCVY_NUM_8197F << BIT_SHIFT_L0S_TO_RCVY_NUM_8197F)
  2153. #define BIT_CLEAR_L0S_TO_RCVY_NUM_8197F(x) ((x) & (~BITS_L0S_TO_RCVY_NUM_8197F))
  2154. #define BIT_GET_L0S_TO_RCVY_NUM_8197F(x) (((x) >> BIT_SHIFT_L0S_TO_RCVY_NUM_8197F) & BIT_MASK_L0S_TO_RCVY_NUM_8197F)
  2155. #define BIT_SET_L0S_TO_RCVY_NUM_8197F(x, v) (BIT_CLEAR_L0S_TO_RCVY_NUM_8197F(x) | BIT_L0S_TO_RCVY_NUM_8197F(v))
  2156. #define BIT_CPWM2_TOGGLING_8197F BIT(15)
  2157. #define BIT_SHIFT_CPWM2_MOD_8197F 0
  2158. #define BIT_MASK_CPWM2_MOD_8197F 0x7fff
  2159. #define BIT_CPWM2_MOD_8197F(x) (((x) & BIT_MASK_CPWM2_MOD_8197F) << BIT_SHIFT_CPWM2_MOD_8197F)
  2160. #define BITS_CPWM2_MOD_8197F (BIT_MASK_CPWM2_MOD_8197F << BIT_SHIFT_CPWM2_MOD_8197F)
  2161. #define BIT_CLEAR_CPWM2_MOD_8197F(x) ((x) & (~BITS_CPWM2_MOD_8197F))
  2162. #define BIT_GET_CPWM2_MOD_8197F(x) (((x) >> BIT_SHIFT_CPWM2_MOD_8197F) & BIT_MASK_CPWM2_MOD_8197F)
  2163. #define BIT_SET_CPWM2_MOD_8197F(x, v) (BIT_CLEAR_CPWM2_MOD_8197F(x) | BIT_CPWM2_MOD_8197F(v))
  2164. /* 2 REG_NOT_VALID_8197F */
  2165. /* 2 REG_TC0_CTRL_8197F */
  2166. #define BIT_TC0INT_EN_8197F BIT(26)
  2167. #define BIT_TC0MODE_8197F BIT(25)
  2168. #define BIT_TC0EN_8197F BIT(24)
  2169. #define BIT_SHIFT_TC0DATA_8197F 0
  2170. #define BIT_MASK_TC0DATA_8197F 0xffffff
  2171. #define BIT_TC0DATA_8197F(x) (((x) & BIT_MASK_TC0DATA_8197F) << BIT_SHIFT_TC0DATA_8197F)
  2172. #define BITS_TC0DATA_8197F (BIT_MASK_TC0DATA_8197F << BIT_SHIFT_TC0DATA_8197F)
  2173. #define BIT_CLEAR_TC0DATA_8197F(x) ((x) & (~BITS_TC0DATA_8197F))
  2174. #define BIT_GET_TC0DATA_8197F(x) (((x) >> BIT_SHIFT_TC0DATA_8197F) & BIT_MASK_TC0DATA_8197F)
  2175. #define BIT_SET_TC0DATA_8197F(x, v) (BIT_CLEAR_TC0DATA_8197F(x) | BIT_TC0DATA_8197F(v))
  2176. /* 2 REG_TC1_CTRL_8197F */
  2177. #define BIT_TC1INT_EN_8197F BIT(26)
  2178. #define BIT_TC1MODE_8197F BIT(25)
  2179. #define BIT_TC1EN_8197F BIT(24)
  2180. #define BIT_SHIFT_TC1DATA_8197F 0
  2181. #define BIT_MASK_TC1DATA_8197F 0xffffff
  2182. #define BIT_TC1DATA_8197F(x) (((x) & BIT_MASK_TC1DATA_8197F) << BIT_SHIFT_TC1DATA_8197F)
  2183. #define BITS_TC1DATA_8197F (BIT_MASK_TC1DATA_8197F << BIT_SHIFT_TC1DATA_8197F)
  2184. #define BIT_CLEAR_TC1DATA_8197F(x) ((x) & (~BITS_TC1DATA_8197F))
  2185. #define BIT_GET_TC1DATA_8197F(x) (((x) >> BIT_SHIFT_TC1DATA_8197F) & BIT_MASK_TC1DATA_8197F)
  2186. #define BIT_SET_TC1DATA_8197F(x, v) (BIT_CLEAR_TC1DATA_8197F(x) | BIT_TC1DATA_8197F(v))
  2187. /* 2 REG_TC2_CTRL_8197F */
  2188. #define BIT_TC2INT_EN_8197F BIT(26)
  2189. #define BIT_TC2MODE_8197F BIT(25)
  2190. #define BIT_TC2EN_8197F BIT(24)
  2191. #define BIT_SHIFT_TC2DATA_8197F 0
  2192. #define BIT_MASK_TC2DATA_8197F 0xffffff
  2193. #define BIT_TC2DATA_8197F(x) (((x) & BIT_MASK_TC2DATA_8197F) << BIT_SHIFT_TC2DATA_8197F)
  2194. #define BITS_TC2DATA_8197F (BIT_MASK_TC2DATA_8197F << BIT_SHIFT_TC2DATA_8197F)
  2195. #define BIT_CLEAR_TC2DATA_8197F(x) ((x) & (~BITS_TC2DATA_8197F))
  2196. #define BIT_GET_TC2DATA_8197F(x) (((x) >> BIT_SHIFT_TC2DATA_8197F) & BIT_MASK_TC2DATA_8197F)
  2197. #define BIT_SET_TC2DATA_8197F(x, v) (BIT_CLEAR_TC2DATA_8197F(x) | BIT_TC2DATA_8197F(v))
  2198. /* 2 REG_TC3_CTRL_8197F */
  2199. #define BIT_TC3INT_EN_8197F BIT(26)
  2200. #define BIT_TC3MODE_8197F BIT(25)
  2201. #define BIT_TC3EN_8197F BIT(24)
  2202. #define BIT_SHIFT_TC3DATA_8197F 0
  2203. #define BIT_MASK_TC3DATA_8197F 0xffffff
  2204. #define BIT_TC3DATA_8197F(x) (((x) & BIT_MASK_TC3DATA_8197F) << BIT_SHIFT_TC3DATA_8197F)
  2205. #define BITS_TC3DATA_8197F (BIT_MASK_TC3DATA_8197F << BIT_SHIFT_TC3DATA_8197F)
  2206. #define BIT_CLEAR_TC3DATA_8197F(x) ((x) & (~BITS_TC3DATA_8197F))
  2207. #define BIT_GET_TC3DATA_8197F(x) (((x) >> BIT_SHIFT_TC3DATA_8197F) & BIT_MASK_TC3DATA_8197F)
  2208. #define BIT_SET_TC3DATA_8197F(x, v) (BIT_CLEAR_TC3DATA_8197F(x) | BIT_TC3DATA_8197F(v))
  2209. /* 2 REG_TC4_CTRL_8197F */
  2210. #define BIT_TC4INT_EN_8197F BIT(26)
  2211. #define BIT_TC4MODE_8197F BIT(25)
  2212. #define BIT_TC4EN_8197F BIT(24)
  2213. #define BIT_SHIFT_TC4DATA_8197F 0
  2214. #define BIT_MASK_TC4DATA_8197F 0xffffff
  2215. #define BIT_TC4DATA_8197F(x) (((x) & BIT_MASK_TC4DATA_8197F) << BIT_SHIFT_TC4DATA_8197F)
  2216. #define BITS_TC4DATA_8197F (BIT_MASK_TC4DATA_8197F << BIT_SHIFT_TC4DATA_8197F)
  2217. #define BIT_CLEAR_TC4DATA_8197F(x) ((x) & (~BITS_TC4DATA_8197F))
  2218. #define BIT_GET_TC4DATA_8197F(x) (((x) >> BIT_SHIFT_TC4DATA_8197F) & BIT_MASK_TC4DATA_8197F)
  2219. #define BIT_SET_TC4DATA_8197F(x, v) (BIT_CLEAR_TC4DATA_8197F(x) | BIT_TC4DATA_8197F(v))
  2220. /* 2 REG_TCUNIT_BASE_8197F */
  2221. #define BIT_SHIFT_TCUNIT_BASE_8197F 0
  2222. #define BIT_MASK_TCUNIT_BASE_8197F 0x3fff
  2223. #define BIT_TCUNIT_BASE_8197F(x) (((x) & BIT_MASK_TCUNIT_BASE_8197F) << BIT_SHIFT_TCUNIT_BASE_8197F)
  2224. #define BITS_TCUNIT_BASE_8197F (BIT_MASK_TCUNIT_BASE_8197F << BIT_SHIFT_TCUNIT_BASE_8197F)
  2225. #define BIT_CLEAR_TCUNIT_BASE_8197F(x) ((x) & (~BITS_TCUNIT_BASE_8197F))
  2226. #define BIT_GET_TCUNIT_BASE_8197F(x) (((x) >> BIT_SHIFT_TCUNIT_BASE_8197F) & BIT_MASK_TCUNIT_BASE_8197F)
  2227. #define BIT_SET_TCUNIT_BASE_8197F(x, v) (BIT_CLEAR_TCUNIT_BASE_8197F(x) | BIT_TCUNIT_BASE_8197F(v))
  2228. /* 2 REG_TC5_CTRL_8197F */
  2229. #define BIT_TC5INT_EN_8197F BIT(26)
  2230. #define BIT_TC5MODE_8197F BIT(25)
  2231. #define BIT_TC5EN_8197F BIT(24)
  2232. #define BIT_SHIFT_TC5DATA_8197F 0
  2233. #define BIT_MASK_TC5DATA_8197F 0xffffff
  2234. #define BIT_TC5DATA_8197F(x) (((x) & BIT_MASK_TC5DATA_8197F) << BIT_SHIFT_TC5DATA_8197F)
  2235. #define BITS_TC5DATA_8197F (BIT_MASK_TC5DATA_8197F << BIT_SHIFT_TC5DATA_8197F)
  2236. #define BIT_CLEAR_TC5DATA_8197F(x) ((x) & (~BITS_TC5DATA_8197F))
  2237. #define BIT_GET_TC5DATA_8197F(x) (((x) >> BIT_SHIFT_TC5DATA_8197F) & BIT_MASK_TC5DATA_8197F)
  2238. #define BIT_SET_TC5DATA_8197F(x, v) (BIT_CLEAR_TC5DATA_8197F(x) | BIT_TC5DATA_8197F(v))
  2239. /* 2 REG_TC6_CTRL_8197F */
  2240. #define BIT_TC6INT_EN_8197F BIT(26)
  2241. #define BIT_TC6MODE_8197F BIT(25)
  2242. #define BIT_TC6EN_8197F BIT(24)
  2243. #define BIT_SHIFT_TC6DATA_8197F 0
  2244. #define BIT_MASK_TC6DATA_8197F 0xffffff
  2245. #define BIT_TC6DATA_8197F(x) (((x) & BIT_MASK_TC6DATA_8197F) << BIT_SHIFT_TC6DATA_8197F)
  2246. #define BITS_TC6DATA_8197F (BIT_MASK_TC6DATA_8197F << BIT_SHIFT_TC6DATA_8197F)
  2247. #define BIT_CLEAR_TC6DATA_8197F(x) ((x) & (~BITS_TC6DATA_8197F))
  2248. #define BIT_GET_TC6DATA_8197F(x) (((x) >> BIT_SHIFT_TC6DATA_8197F) & BIT_MASK_TC6DATA_8197F)
  2249. #define BIT_SET_TC6DATA_8197F(x, v) (BIT_CLEAR_TC6DATA_8197F(x) | BIT_TC6DATA_8197F(v))
  2250. /* 2 REG_MBIST_FAIL_8197F */
  2251. #define BIT_SHIFT_8051_MBIST_FAIL_8197F 26
  2252. #define BIT_MASK_8051_MBIST_FAIL_8197F 0x7
  2253. #define BIT_8051_MBIST_FAIL_8197F(x) (((x) & BIT_MASK_8051_MBIST_FAIL_8197F) << BIT_SHIFT_8051_MBIST_FAIL_8197F)
  2254. #define BITS_8051_MBIST_FAIL_8197F (BIT_MASK_8051_MBIST_FAIL_8197F << BIT_SHIFT_8051_MBIST_FAIL_8197F)
  2255. #define BIT_CLEAR_8051_MBIST_FAIL_8197F(x) ((x) & (~BITS_8051_MBIST_FAIL_8197F))
  2256. #define BIT_GET_8051_MBIST_FAIL_8197F(x) (((x) >> BIT_SHIFT_8051_MBIST_FAIL_8197F) & BIT_MASK_8051_MBIST_FAIL_8197F)
  2257. #define BIT_SET_8051_MBIST_FAIL_8197F(x, v) (BIT_CLEAR_8051_MBIST_FAIL_8197F(x) | BIT_8051_MBIST_FAIL_8197F(v))
  2258. #define BIT_SHIFT_USB_MBIST_FAIL_8197F 24
  2259. #define BIT_MASK_USB_MBIST_FAIL_8197F 0x3
  2260. #define BIT_USB_MBIST_FAIL_8197F(x) (((x) & BIT_MASK_USB_MBIST_FAIL_8197F) << BIT_SHIFT_USB_MBIST_FAIL_8197F)
  2261. #define BITS_USB_MBIST_FAIL_8197F (BIT_MASK_USB_MBIST_FAIL_8197F << BIT_SHIFT_USB_MBIST_FAIL_8197F)
  2262. #define BIT_CLEAR_USB_MBIST_FAIL_8197F(x) ((x) & (~BITS_USB_MBIST_FAIL_8197F))
  2263. #define BIT_GET_USB_MBIST_FAIL_8197F(x) (((x) >> BIT_SHIFT_USB_MBIST_FAIL_8197F) & BIT_MASK_USB_MBIST_FAIL_8197F)
  2264. #define BIT_SET_USB_MBIST_FAIL_8197F(x, v) (BIT_CLEAR_USB_MBIST_FAIL_8197F(x) | BIT_USB_MBIST_FAIL_8197F(v))
  2265. #define BIT_SHIFT_PCIE_MBIST_FAIL_8197F 16
  2266. #define BIT_MASK_PCIE_MBIST_FAIL_8197F 0x3f
  2267. #define BIT_PCIE_MBIST_FAIL_8197F(x) (((x) & BIT_MASK_PCIE_MBIST_FAIL_8197F) << BIT_SHIFT_PCIE_MBIST_FAIL_8197F)
  2268. #define BITS_PCIE_MBIST_FAIL_8197F (BIT_MASK_PCIE_MBIST_FAIL_8197F << BIT_SHIFT_PCIE_MBIST_FAIL_8197F)
  2269. #define BIT_CLEAR_PCIE_MBIST_FAIL_8197F(x) ((x) & (~BITS_PCIE_MBIST_FAIL_8197F))
  2270. #define BIT_GET_PCIE_MBIST_FAIL_8197F(x) (((x) >> BIT_SHIFT_PCIE_MBIST_FAIL_8197F) & BIT_MASK_PCIE_MBIST_FAIL_8197F)
  2271. #define BIT_SET_PCIE_MBIST_FAIL_8197F(x, v) (BIT_CLEAR_PCIE_MBIST_FAIL_8197F(x) | BIT_PCIE_MBIST_FAIL_8197F(v))
  2272. #define BIT_SHIFT_MAC_MBIST_FAIL_DRF_8197F 0
  2273. #define BIT_MASK_MAC_MBIST_FAIL_DRF_8197F 0x3ffff
  2274. #define BIT_MAC_MBIST_FAIL_DRF_8197F(x) (((x) & BIT_MASK_MAC_MBIST_FAIL_DRF_8197F) << BIT_SHIFT_MAC_MBIST_FAIL_DRF_8197F)
  2275. #define BITS_MAC_MBIST_FAIL_DRF_8197F (BIT_MASK_MAC_MBIST_FAIL_DRF_8197F << BIT_SHIFT_MAC_MBIST_FAIL_DRF_8197F)
  2276. #define BIT_CLEAR_MAC_MBIST_FAIL_DRF_8197F(x) ((x) & (~BITS_MAC_MBIST_FAIL_DRF_8197F))
  2277. #define BIT_GET_MAC_MBIST_FAIL_DRF_8197F(x) (((x) >> BIT_SHIFT_MAC_MBIST_FAIL_DRF_8197F) & BIT_MASK_MAC_MBIST_FAIL_DRF_8197F)
  2278. #define BIT_SET_MAC_MBIST_FAIL_DRF_8197F(x, v) (BIT_CLEAR_MAC_MBIST_FAIL_DRF_8197F(x) | BIT_MAC_MBIST_FAIL_DRF_8197F(v))
  2279. /* 2 REG_MBIST_START_PAUSE_8197F */
  2280. #define BIT_SHIFT_8051_MBIST_START_PAUSE_8197F 26
  2281. #define BIT_MASK_8051_MBIST_START_PAUSE_8197F 0x7
  2282. #define BIT_8051_MBIST_START_PAUSE_8197F(x) (((x) & BIT_MASK_8051_MBIST_START_PAUSE_8197F) << BIT_SHIFT_8051_MBIST_START_PAUSE_8197F)
  2283. #define BITS_8051_MBIST_START_PAUSE_8197F (BIT_MASK_8051_MBIST_START_PAUSE_8197F << BIT_SHIFT_8051_MBIST_START_PAUSE_8197F)
  2284. #define BIT_CLEAR_8051_MBIST_START_PAUSE_8197F(x) ((x) & (~BITS_8051_MBIST_START_PAUSE_8197F))
  2285. #define BIT_GET_8051_MBIST_START_PAUSE_8197F(x) (((x) >> BIT_SHIFT_8051_MBIST_START_PAUSE_8197F) & BIT_MASK_8051_MBIST_START_PAUSE_8197F)
  2286. #define BIT_SET_8051_MBIST_START_PAUSE_8197F(x, v) (BIT_CLEAR_8051_MBIST_START_PAUSE_8197F(x) | BIT_8051_MBIST_START_PAUSE_8197F(v))
  2287. #define BIT_SHIFT_USB_MBIST_START_PAUSE_8197F 24
  2288. #define BIT_MASK_USB_MBIST_START_PAUSE_8197F 0x3
  2289. #define BIT_USB_MBIST_START_PAUSE_8197F(x) (((x) & BIT_MASK_USB_MBIST_START_PAUSE_8197F) << BIT_SHIFT_USB_MBIST_START_PAUSE_8197F)
  2290. #define BITS_USB_MBIST_START_PAUSE_8197F (BIT_MASK_USB_MBIST_START_PAUSE_8197F << BIT_SHIFT_USB_MBIST_START_PAUSE_8197F)
  2291. #define BIT_CLEAR_USB_MBIST_START_PAUSE_8197F(x) ((x) & (~BITS_USB_MBIST_START_PAUSE_8197F))
  2292. #define BIT_GET_USB_MBIST_START_PAUSE_8197F(x) (((x) >> BIT_SHIFT_USB_MBIST_START_PAUSE_8197F) & BIT_MASK_USB_MBIST_START_PAUSE_8197F)
  2293. #define BIT_SET_USB_MBIST_START_PAUSE_8197F(x, v) (BIT_CLEAR_USB_MBIST_START_PAUSE_8197F(x) | BIT_USB_MBIST_START_PAUSE_8197F(v))
  2294. #define BIT_SHIFT_PCIE_MBIST_START_PAUSE_8197F 16
  2295. #define BIT_MASK_PCIE_MBIST_START_PAUSE_8197F 0x3f
  2296. #define BIT_PCIE_MBIST_START_PAUSE_8197F(x) (((x) & BIT_MASK_PCIE_MBIST_START_PAUSE_8197F) << BIT_SHIFT_PCIE_MBIST_START_PAUSE_8197F)
  2297. #define BITS_PCIE_MBIST_START_PAUSE_8197F (BIT_MASK_PCIE_MBIST_START_PAUSE_8197F << BIT_SHIFT_PCIE_MBIST_START_PAUSE_8197F)
  2298. #define BIT_CLEAR_PCIE_MBIST_START_PAUSE_8197F(x) ((x) & (~BITS_PCIE_MBIST_START_PAUSE_8197F))
  2299. #define BIT_GET_PCIE_MBIST_START_PAUSE_8197F(x) (((x) >> BIT_SHIFT_PCIE_MBIST_START_PAUSE_8197F) & BIT_MASK_PCIE_MBIST_START_PAUSE_8197F)
  2300. #define BIT_SET_PCIE_MBIST_START_PAUSE_8197F(x, v) (BIT_CLEAR_PCIE_MBIST_START_PAUSE_8197F(x) | BIT_PCIE_MBIST_START_PAUSE_8197F(v))
  2301. #define BIT_SHIFT_MAC_MBIST_START_PAUSE_V1_8197F 0
  2302. #define BIT_MASK_MAC_MBIST_START_PAUSE_V1_8197F 0x3ffff
  2303. #define BIT_MAC_MBIST_START_PAUSE_V1_8197F(x) (((x) & BIT_MASK_MAC_MBIST_START_PAUSE_V1_8197F) << BIT_SHIFT_MAC_MBIST_START_PAUSE_V1_8197F)
  2304. #define BITS_MAC_MBIST_START_PAUSE_V1_8197F (BIT_MASK_MAC_MBIST_START_PAUSE_V1_8197F << BIT_SHIFT_MAC_MBIST_START_PAUSE_V1_8197F)
  2305. #define BIT_CLEAR_MAC_MBIST_START_PAUSE_V1_8197F(x) ((x) & (~BITS_MAC_MBIST_START_PAUSE_V1_8197F))
  2306. #define BIT_GET_MAC_MBIST_START_PAUSE_V1_8197F(x) (((x) >> BIT_SHIFT_MAC_MBIST_START_PAUSE_V1_8197F) & BIT_MASK_MAC_MBIST_START_PAUSE_V1_8197F)
  2307. #define BIT_SET_MAC_MBIST_START_PAUSE_V1_8197F(x, v) (BIT_CLEAR_MAC_MBIST_START_PAUSE_V1_8197F(x) | BIT_MAC_MBIST_START_PAUSE_V1_8197F(v))
  2308. /* 2 REG_MBIST_DONE_8197F */
  2309. #define BIT_SHIFT_8051_MBIST_DONE_8197F 26
  2310. #define BIT_MASK_8051_MBIST_DONE_8197F 0x7
  2311. #define BIT_8051_MBIST_DONE_8197F(x) (((x) & BIT_MASK_8051_MBIST_DONE_8197F) << BIT_SHIFT_8051_MBIST_DONE_8197F)
  2312. #define BITS_8051_MBIST_DONE_8197F (BIT_MASK_8051_MBIST_DONE_8197F << BIT_SHIFT_8051_MBIST_DONE_8197F)
  2313. #define BIT_CLEAR_8051_MBIST_DONE_8197F(x) ((x) & (~BITS_8051_MBIST_DONE_8197F))
  2314. #define BIT_GET_8051_MBIST_DONE_8197F(x) (((x) >> BIT_SHIFT_8051_MBIST_DONE_8197F) & BIT_MASK_8051_MBIST_DONE_8197F)
  2315. #define BIT_SET_8051_MBIST_DONE_8197F(x, v) (BIT_CLEAR_8051_MBIST_DONE_8197F(x) | BIT_8051_MBIST_DONE_8197F(v))
  2316. #define BIT_SHIFT_USB_MBIST_DONE_8197F 24
  2317. #define BIT_MASK_USB_MBIST_DONE_8197F 0x3
  2318. #define BIT_USB_MBIST_DONE_8197F(x) (((x) & BIT_MASK_USB_MBIST_DONE_8197F) << BIT_SHIFT_USB_MBIST_DONE_8197F)
  2319. #define BITS_USB_MBIST_DONE_8197F (BIT_MASK_USB_MBIST_DONE_8197F << BIT_SHIFT_USB_MBIST_DONE_8197F)
  2320. #define BIT_CLEAR_USB_MBIST_DONE_8197F(x) ((x) & (~BITS_USB_MBIST_DONE_8197F))
  2321. #define BIT_GET_USB_MBIST_DONE_8197F(x) (((x) >> BIT_SHIFT_USB_MBIST_DONE_8197F) & BIT_MASK_USB_MBIST_DONE_8197F)
  2322. #define BIT_SET_USB_MBIST_DONE_8197F(x, v) (BIT_CLEAR_USB_MBIST_DONE_8197F(x) | BIT_USB_MBIST_DONE_8197F(v))
  2323. #define BIT_SHIFT_PCIE_MBIST_DONE_8197F 16
  2324. #define BIT_MASK_PCIE_MBIST_DONE_8197F 0x3f
  2325. #define BIT_PCIE_MBIST_DONE_8197F(x) (((x) & BIT_MASK_PCIE_MBIST_DONE_8197F) << BIT_SHIFT_PCIE_MBIST_DONE_8197F)
  2326. #define BITS_PCIE_MBIST_DONE_8197F (BIT_MASK_PCIE_MBIST_DONE_8197F << BIT_SHIFT_PCIE_MBIST_DONE_8197F)
  2327. #define BIT_CLEAR_PCIE_MBIST_DONE_8197F(x) ((x) & (~BITS_PCIE_MBIST_DONE_8197F))
  2328. #define BIT_GET_PCIE_MBIST_DONE_8197F(x) (((x) >> BIT_SHIFT_PCIE_MBIST_DONE_8197F) & BIT_MASK_PCIE_MBIST_DONE_8197F)
  2329. #define BIT_SET_PCIE_MBIST_DONE_8197F(x, v) (BIT_CLEAR_PCIE_MBIST_DONE_8197F(x) | BIT_PCIE_MBIST_DONE_8197F(v))
  2330. #define BIT_SHIFT_MAC_MBIST_DONE_V1_8197F 0
  2331. #define BIT_MASK_MAC_MBIST_DONE_V1_8197F 0x3ffff
  2332. #define BIT_MAC_MBIST_DONE_V1_8197F(x) (((x) & BIT_MASK_MAC_MBIST_DONE_V1_8197F) << BIT_SHIFT_MAC_MBIST_DONE_V1_8197F)
  2333. #define BITS_MAC_MBIST_DONE_V1_8197F (BIT_MASK_MAC_MBIST_DONE_V1_8197F << BIT_SHIFT_MAC_MBIST_DONE_V1_8197F)
  2334. #define BIT_CLEAR_MAC_MBIST_DONE_V1_8197F(x) ((x) & (~BITS_MAC_MBIST_DONE_V1_8197F))
  2335. #define BIT_GET_MAC_MBIST_DONE_V1_8197F(x) (((x) >> BIT_SHIFT_MAC_MBIST_DONE_V1_8197F) & BIT_MASK_MAC_MBIST_DONE_V1_8197F)
  2336. #define BIT_SET_MAC_MBIST_DONE_V1_8197F(x, v) (BIT_CLEAR_MAC_MBIST_DONE_V1_8197F(x) | BIT_MAC_MBIST_DONE_V1_8197F(v))
  2337. /* 2 REG_MBIST_FAIL_NRML_8197F */
  2338. #define BIT_SHIFT_MBIST_FAIL_NRML_V1_8197F 0
  2339. #define BIT_MASK_MBIST_FAIL_NRML_V1_8197F 0x3ffff
  2340. #define BIT_MBIST_FAIL_NRML_V1_8197F(x) (((x) & BIT_MASK_MBIST_FAIL_NRML_V1_8197F) << BIT_SHIFT_MBIST_FAIL_NRML_V1_8197F)
  2341. #define BITS_MBIST_FAIL_NRML_V1_8197F (BIT_MASK_MBIST_FAIL_NRML_V1_8197F << BIT_SHIFT_MBIST_FAIL_NRML_V1_8197F)
  2342. #define BIT_CLEAR_MBIST_FAIL_NRML_V1_8197F(x) ((x) & (~BITS_MBIST_FAIL_NRML_V1_8197F))
  2343. #define BIT_GET_MBIST_FAIL_NRML_V1_8197F(x) (((x) >> BIT_SHIFT_MBIST_FAIL_NRML_V1_8197F) & BIT_MASK_MBIST_FAIL_NRML_V1_8197F)
  2344. #define BIT_SET_MBIST_FAIL_NRML_V1_8197F(x, v) (BIT_CLEAR_MBIST_FAIL_NRML_V1_8197F(x) | BIT_MBIST_FAIL_NRML_V1_8197F(v))
  2345. /* 2 REG_AES_DECRPT_DATA_8197F */
  2346. #define BIT_SHIFT_IPS_CFG_ADDR_8197F 0
  2347. #define BIT_MASK_IPS_CFG_ADDR_8197F 0xff
  2348. #define BIT_IPS_CFG_ADDR_8197F(x) (((x) & BIT_MASK_IPS_CFG_ADDR_8197F) << BIT_SHIFT_IPS_CFG_ADDR_8197F)
  2349. #define BITS_IPS_CFG_ADDR_8197F (BIT_MASK_IPS_CFG_ADDR_8197F << BIT_SHIFT_IPS_CFG_ADDR_8197F)
  2350. #define BIT_CLEAR_IPS_CFG_ADDR_8197F(x) ((x) & (~BITS_IPS_CFG_ADDR_8197F))
  2351. #define BIT_GET_IPS_CFG_ADDR_8197F(x) (((x) >> BIT_SHIFT_IPS_CFG_ADDR_8197F) & BIT_MASK_IPS_CFG_ADDR_8197F)
  2352. #define BIT_SET_IPS_CFG_ADDR_8197F(x, v) (BIT_CLEAR_IPS_CFG_ADDR_8197F(x) | BIT_IPS_CFG_ADDR_8197F(v))
  2353. /* 2 REG_AES_DECRPT_CFG_8197F */
  2354. #define BIT_SHIFT_IPS_CFG_DATA_8197F 0
  2355. #define BIT_MASK_IPS_CFG_DATA_8197F 0xffffffffL
  2356. #define BIT_IPS_CFG_DATA_8197F(x) (((x) & BIT_MASK_IPS_CFG_DATA_8197F) << BIT_SHIFT_IPS_CFG_DATA_8197F)
  2357. #define BITS_IPS_CFG_DATA_8197F (BIT_MASK_IPS_CFG_DATA_8197F << BIT_SHIFT_IPS_CFG_DATA_8197F)
  2358. #define BIT_CLEAR_IPS_CFG_DATA_8197F(x) ((x) & (~BITS_IPS_CFG_DATA_8197F))
  2359. #define BIT_GET_IPS_CFG_DATA_8197F(x) (((x) >> BIT_SHIFT_IPS_CFG_DATA_8197F) & BIT_MASK_IPS_CFG_DATA_8197F)
  2360. #define BIT_SET_IPS_CFG_DATA_8197F(x, v) (BIT_CLEAR_IPS_CFG_DATA_8197F(x) | BIT_IPS_CFG_DATA_8197F(v))
  2361. /* 2 REG_NOT_VALID_8197F */
  2362. /* 2 REG_MACCLKFRQ_8197F */
  2363. #define BIT_SHIFT_MACCLK_FREQ_LOW32_8197F 0
  2364. #define BIT_MASK_MACCLK_FREQ_LOW32_8197F 0xffffffffL
  2365. #define BIT_MACCLK_FREQ_LOW32_8197F(x) (((x) & BIT_MASK_MACCLK_FREQ_LOW32_8197F) << BIT_SHIFT_MACCLK_FREQ_LOW32_8197F)
  2366. #define BITS_MACCLK_FREQ_LOW32_8197F (BIT_MASK_MACCLK_FREQ_LOW32_8197F << BIT_SHIFT_MACCLK_FREQ_LOW32_8197F)
  2367. #define BIT_CLEAR_MACCLK_FREQ_LOW32_8197F(x) ((x) & (~BITS_MACCLK_FREQ_LOW32_8197F))
  2368. #define BIT_GET_MACCLK_FREQ_LOW32_8197F(x) (((x) >> BIT_SHIFT_MACCLK_FREQ_LOW32_8197F) & BIT_MASK_MACCLK_FREQ_LOW32_8197F)
  2369. #define BIT_SET_MACCLK_FREQ_LOW32_8197F(x, v) (BIT_CLEAR_MACCLK_FREQ_LOW32_8197F(x) | BIT_MACCLK_FREQ_LOW32_8197F(v))
  2370. /* 2 REG_TMETER_8197F */
  2371. #define BIT_SHIFT_MACCLK_FREQ_HIGH10_8197F 0
  2372. #define BIT_MASK_MACCLK_FREQ_HIGH10_8197F 0x3ff
  2373. #define BIT_MACCLK_FREQ_HIGH10_8197F(x) (((x) & BIT_MASK_MACCLK_FREQ_HIGH10_8197F) << BIT_SHIFT_MACCLK_FREQ_HIGH10_8197F)
  2374. #define BITS_MACCLK_FREQ_HIGH10_8197F (BIT_MASK_MACCLK_FREQ_HIGH10_8197F << BIT_SHIFT_MACCLK_FREQ_HIGH10_8197F)
  2375. #define BIT_CLEAR_MACCLK_FREQ_HIGH10_8197F(x) ((x) & (~BITS_MACCLK_FREQ_HIGH10_8197F))
  2376. #define BIT_GET_MACCLK_FREQ_HIGH10_8197F(x) (((x) >> BIT_SHIFT_MACCLK_FREQ_HIGH10_8197F) & BIT_MASK_MACCLK_FREQ_HIGH10_8197F)
  2377. #define BIT_SET_MACCLK_FREQ_HIGH10_8197F(x, v) (BIT_CLEAR_MACCLK_FREQ_HIGH10_8197F(x) | BIT_MACCLK_FREQ_HIGH10_8197F(v))
  2378. /* 2 REG_OSC_32K_CTRL_8197F */
  2379. #define BIT_32K_CLK_OUT_RDY_8197F BIT(12)
  2380. #define BIT_SHIFT_MONITOR_CYCLE_LOG2_8197F 8
  2381. #define BIT_MASK_MONITOR_CYCLE_LOG2_8197F 0xf
  2382. #define BIT_MONITOR_CYCLE_LOG2_8197F(x) (((x) & BIT_MASK_MONITOR_CYCLE_LOG2_8197F) << BIT_SHIFT_MONITOR_CYCLE_LOG2_8197F)
  2383. #define BITS_MONITOR_CYCLE_LOG2_8197F (BIT_MASK_MONITOR_CYCLE_LOG2_8197F << BIT_SHIFT_MONITOR_CYCLE_LOG2_8197F)
  2384. #define BIT_CLEAR_MONITOR_CYCLE_LOG2_8197F(x) ((x) & (~BITS_MONITOR_CYCLE_LOG2_8197F))
  2385. #define BIT_GET_MONITOR_CYCLE_LOG2_8197F(x) (((x) >> BIT_SHIFT_MONITOR_CYCLE_LOG2_8197F) & BIT_MASK_MONITOR_CYCLE_LOG2_8197F)
  2386. #define BIT_SET_MONITOR_CYCLE_LOG2_8197F(x, v) (BIT_CLEAR_MONITOR_CYCLE_LOG2_8197F(x) | BIT_MONITOR_CYCLE_LOG2_8197F(v))
  2387. /* 2 REG_32K_CAL_REG1_8197F */
  2388. #define BIT_SHIFT_FREQVALUE_UNREGCLK_8197F 8
  2389. #define BIT_MASK_FREQVALUE_UNREGCLK_8197F 0xffffff
  2390. #define BIT_FREQVALUE_UNREGCLK_8197F(x) (((x) & BIT_MASK_FREQVALUE_UNREGCLK_8197F) << BIT_SHIFT_FREQVALUE_UNREGCLK_8197F)
  2391. #define BITS_FREQVALUE_UNREGCLK_8197F (BIT_MASK_FREQVALUE_UNREGCLK_8197F << BIT_SHIFT_FREQVALUE_UNREGCLK_8197F)
  2392. #define BIT_CLEAR_FREQVALUE_UNREGCLK_8197F(x) ((x) & (~BITS_FREQVALUE_UNREGCLK_8197F))
  2393. #define BIT_GET_FREQVALUE_UNREGCLK_8197F(x) (((x) >> BIT_SHIFT_FREQVALUE_UNREGCLK_8197F) & BIT_MASK_FREQVALUE_UNREGCLK_8197F)
  2394. #define BIT_SET_FREQVALUE_UNREGCLK_8197F(x, v) (BIT_CLEAR_FREQVALUE_UNREGCLK_8197F(x) | BIT_FREQVALUE_UNREGCLK_8197F(v))
  2395. #define BIT_CAL32K_DBGMOD_8197F BIT(7)
  2396. #define BIT_SHIFT_NCO_THRS_8197F 0
  2397. #define BIT_MASK_NCO_THRS_8197F 0x7f
  2398. #define BIT_NCO_THRS_8197F(x) (((x) & BIT_MASK_NCO_THRS_8197F) << BIT_SHIFT_NCO_THRS_8197F)
  2399. #define BITS_NCO_THRS_8197F (BIT_MASK_NCO_THRS_8197F << BIT_SHIFT_NCO_THRS_8197F)
  2400. #define BIT_CLEAR_NCO_THRS_8197F(x) ((x) & (~BITS_NCO_THRS_8197F))
  2401. #define BIT_GET_NCO_THRS_8197F(x) (((x) >> BIT_SHIFT_NCO_THRS_8197F) & BIT_MASK_NCO_THRS_8197F)
  2402. #define BIT_SET_NCO_THRS_8197F(x, v) (BIT_CLEAR_NCO_THRS_8197F(x) | BIT_NCO_THRS_8197F(v))
  2403. /* 2 REG_NOT_VALID_8197F */
  2404. /* 2 REG_C2HEVT_8197F */
  2405. #define BIT_SHIFT_C2HEVT_MSG_8197F 0
  2406. #define BIT_MASK_C2HEVT_MSG_8197F 0xffffffffffffffffffffffffffffffffL
  2407. #define BIT_C2HEVT_MSG_8197F(x) (((x) & BIT_MASK_C2HEVT_MSG_8197F) << BIT_SHIFT_C2HEVT_MSG_8197F)
  2408. #define BITS_C2HEVT_MSG_8197F (BIT_MASK_C2HEVT_MSG_8197F << BIT_SHIFT_C2HEVT_MSG_8197F)
  2409. #define BIT_CLEAR_C2HEVT_MSG_8197F(x) ((x) & (~BITS_C2HEVT_MSG_8197F))
  2410. #define BIT_GET_C2HEVT_MSG_8197F(x) (((x) >> BIT_SHIFT_C2HEVT_MSG_8197F) & BIT_MASK_C2HEVT_MSG_8197F)
  2411. #define BIT_SET_C2HEVT_MSG_8197F(x, v) (BIT_CLEAR_C2HEVT_MSG_8197F(x) | BIT_C2HEVT_MSG_8197F(v))
  2412. /* 2 REG_SW_DEFINED_PAGE1_8197F */
  2413. #define BIT_SHIFT_SW_DEFINED_PAGE1_8197F 0
  2414. #define BIT_MASK_SW_DEFINED_PAGE1_8197F 0xffffffffffffffffL
  2415. #define BIT_SW_DEFINED_PAGE1_8197F(x) (((x) & BIT_MASK_SW_DEFINED_PAGE1_8197F) << BIT_SHIFT_SW_DEFINED_PAGE1_8197F)
  2416. #define BITS_SW_DEFINED_PAGE1_8197F (BIT_MASK_SW_DEFINED_PAGE1_8197F << BIT_SHIFT_SW_DEFINED_PAGE1_8197F)
  2417. #define BIT_CLEAR_SW_DEFINED_PAGE1_8197F(x) ((x) & (~BITS_SW_DEFINED_PAGE1_8197F))
  2418. #define BIT_GET_SW_DEFINED_PAGE1_8197F(x) (((x) >> BIT_SHIFT_SW_DEFINED_PAGE1_8197F) & BIT_MASK_SW_DEFINED_PAGE1_8197F)
  2419. #define BIT_SET_SW_DEFINED_PAGE1_8197F(x, v) (BIT_CLEAR_SW_DEFINED_PAGE1_8197F(x) | BIT_SW_DEFINED_PAGE1_8197F(v))
  2420. /* 2 REG_MCUTST_I_8197F */
  2421. #define BIT_SHIFT_MCUDMSG_I_8197F 0
  2422. #define BIT_MASK_MCUDMSG_I_8197F 0xffffffffL
  2423. #define BIT_MCUDMSG_I_8197F(x) (((x) & BIT_MASK_MCUDMSG_I_8197F) << BIT_SHIFT_MCUDMSG_I_8197F)
  2424. #define BITS_MCUDMSG_I_8197F (BIT_MASK_MCUDMSG_I_8197F << BIT_SHIFT_MCUDMSG_I_8197F)
  2425. #define BIT_CLEAR_MCUDMSG_I_8197F(x) ((x) & (~BITS_MCUDMSG_I_8197F))
  2426. #define BIT_GET_MCUDMSG_I_8197F(x) (((x) >> BIT_SHIFT_MCUDMSG_I_8197F) & BIT_MASK_MCUDMSG_I_8197F)
  2427. #define BIT_SET_MCUDMSG_I_8197F(x, v) (BIT_CLEAR_MCUDMSG_I_8197F(x) | BIT_MCUDMSG_I_8197F(v))
  2428. /* 2 REG_MCUTST_II_8197F */
  2429. #define BIT_SHIFT_MCUDMSG_II_8197F 0
  2430. #define BIT_MASK_MCUDMSG_II_8197F 0xffffffffL
  2431. #define BIT_MCUDMSG_II_8197F(x) (((x) & BIT_MASK_MCUDMSG_II_8197F) << BIT_SHIFT_MCUDMSG_II_8197F)
  2432. #define BITS_MCUDMSG_II_8197F (BIT_MASK_MCUDMSG_II_8197F << BIT_SHIFT_MCUDMSG_II_8197F)
  2433. #define BIT_CLEAR_MCUDMSG_II_8197F(x) ((x) & (~BITS_MCUDMSG_II_8197F))
  2434. #define BIT_GET_MCUDMSG_II_8197F(x) (((x) >> BIT_SHIFT_MCUDMSG_II_8197F) & BIT_MASK_MCUDMSG_II_8197F)
  2435. #define BIT_SET_MCUDMSG_II_8197F(x, v) (BIT_CLEAR_MCUDMSG_II_8197F(x) | BIT_MCUDMSG_II_8197F(v))
  2436. /* 2 REG_FMETHR_8197F */
  2437. #define BIT_FMSG_INT_8197F BIT(31)
  2438. #define BIT_SHIFT_FW_MSG_8197F 0
  2439. #define BIT_MASK_FW_MSG_8197F 0xffffffffL
  2440. #define BIT_FW_MSG_8197F(x) (((x) & BIT_MASK_FW_MSG_8197F) << BIT_SHIFT_FW_MSG_8197F)
  2441. #define BITS_FW_MSG_8197F (BIT_MASK_FW_MSG_8197F << BIT_SHIFT_FW_MSG_8197F)
  2442. #define BIT_CLEAR_FW_MSG_8197F(x) ((x) & (~BITS_FW_MSG_8197F))
  2443. #define BIT_GET_FW_MSG_8197F(x) (((x) >> BIT_SHIFT_FW_MSG_8197F) & BIT_MASK_FW_MSG_8197F)
  2444. #define BIT_SET_FW_MSG_8197F(x, v) (BIT_CLEAR_FW_MSG_8197F(x) | BIT_FW_MSG_8197F(v))
  2445. /* 2 REG_HMETFR_8197F */
  2446. #define BIT_SHIFT_HRCV_MSG_8197F 24
  2447. #define BIT_MASK_HRCV_MSG_8197F 0xff
  2448. #define BIT_HRCV_MSG_8197F(x) (((x) & BIT_MASK_HRCV_MSG_8197F) << BIT_SHIFT_HRCV_MSG_8197F)
  2449. #define BITS_HRCV_MSG_8197F (BIT_MASK_HRCV_MSG_8197F << BIT_SHIFT_HRCV_MSG_8197F)
  2450. #define BIT_CLEAR_HRCV_MSG_8197F(x) ((x) & (~BITS_HRCV_MSG_8197F))
  2451. #define BIT_GET_HRCV_MSG_8197F(x) (((x) >> BIT_SHIFT_HRCV_MSG_8197F) & BIT_MASK_HRCV_MSG_8197F)
  2452. #define BIT_SET_HRCV_MSG_8197F(x, v) (BIT_CLEAR_HRCV_MSG_8197F(x) | BIT_HRCV_MSG_8197F(v))
  2453. #define BIT_INT_BOX3_8197F BIT(3)
  2454. #define BIT_INT_BOX2_8197F BIT(2)
  2455. #define BIT_INT_BOX1_8197F BIT(1)
  2456. #define BIT_INT_BOX0_8197F BIT(0)
  2457. /* 2 REG_HMEBOX0_8197F */
  2458. #define BIT_SHIFT_HOST_MSG_0_8197F 0
  2459. #define BIT_MASK_HOST_MSG_0_8197F 0xffffffffL
  2460. #define BIT_HOST_MSG_0_8197F(x) (((x) & BIT_MASK_HOST_MSG_0_8197F) << BIT_SHIFT_HOST_MSG_0_8197F)
  2461. #define BITS_HOST_MSG_0_8197F (BIT_MASK_HOST_MSG_0_8197F << BIT_SHIFT_HOST_MSG_0_8197F)
  2462. #define BIT_CLEAR_HOST_MSG_0_8197F(x) ((x) & (~BITS_HOST_MSG_0_8197F))
  2463. #define BIT_GET_HOST_MSG_0_8197F(x) (((x) >> BIT_SHIFT_HOST_MSG_0_8197F) & BIT_MASK_HOST_MSG_0_8197F)
  2464. #define BIT_SET_HOST_MSG_0_8197F(x, v) (BIT_CLEAR_HOST_MSG_0_8197F(x) | BIT_HOST_MSG_0_8197F(v))
  2465. /* 2 REG_HMEBOX1_8197F */
  2466. #define BIT_SHIFT_HOST_MSG_1_8197F 0
  2467. #define BIT_MASK_HOST_MSG_1_8197F 0xffffffffL
  2468. #define BIT_HOST_MSG_1_8197F(x) (((x) & BIT_MASK_HOST_MSG_1_8197F) << BIT_SHIFT_HOST_MSG_1_8197F)
  2469. #define BITS_HOST_MSG_1_8197F (BIT_MASK_HOST_MSG_1_8197F << BIT_SHIFT_HOST_MSG_1_8197F)
  2470. #define BIT_CLEAR_HOST_MSG_1_8197F(x) ((x) & (~BITS_HOST_MSG_1_8197F))
  2471. #define BIT_GET_HOST_MSG_1_8197F(x) (((x) >> BIT_SHIFT_HOST_MSG_1_8197F) & BIT_MASK_HOST_MSG_1_8197F)
  2472. #define BIT_SET_HOST_MSG_1_8197F(x, v) (BIT_CLEAR_HOST_MSG_1_8197F(x) | BIT_HOST_MSG_1_8197F(v))
  2473. /* 2 REG_HMEBOX2_8197F */
  2474. #define BIT_SHIFT_HOST_MSG_2_8197F 0
  2475. #define BIT_MASK_HOST_MSG_2_8197F 0xffffffffL
  2476. #define BIT_HOST_MSG_2_8197F(x) (((x) & BIT_MASK_HOST_MSG_2_8197F) << BIT_SHIFT_HOST_MSG_2_8197F)
  2477. #define BITS_HOST_MSG_2_8197F (BIT_MASK_HOST_MSG_2_8197F << BIT_SHIFT_HOST_MSG_2_8197F)
  2478. #define BIT_CLEAR_HOST_MSG_2_8197F(x) ((x) & (~BITS_HOST_MSG_2_8197F))
  2479. #define BIT_GET_HOST_MSG_2_8197F(x) (((x) >> BIT_SHIFT_HOST_MSG_2_8197F) & BIT_MASK_HOST_MSG_2_8197F)
  2480. #define BIT_SET_HOST_MSG_2_8197F(x, v) (BIT_CLEAR_HOST_MSG_2_8197F(x) | BIT_HOST_MSG_2_8197F(v))
  2481. /* 2 REG_HMEBOX3_8197F */
  2482. #define BIT_SHIFT_HOST_MSG_3_8197F 0
  2483. #define BIT_MASK_HOST_MSG_3_8197F 0xffffffffL
  2484. #define BIT_HOST_MSG_3_8197F(x) (((x) & BIT_MASK_HOST_MSG_3_8197F) << BIT_SHIFT_HOST_MSG_3_8197F)
  2485. #define BITS_HOST_MSG_3_8197F (BIT_MASK_HOST_MSG_3_8197F << BIT_SHIFT_HOST_MSG_3_8197F)
  2486. #define BIT_CLEAR_HOST_MSG_3_8197F(x) ((x) & (~BITS_HOST_MSG_3_8197F))
  2487. #define BIT_GET_HOST_MSG_3_8197F(x) (((x) >> BIT_SHIFT_HOST_MSG_3_8197F) & BIT_MASK_HOST_MSG_3_8197F)
  2488. #define BIT_SET_HOST_MSG_3_8197F(x, v) (BIT_CLEAR_HOST_MSG_3_8197F(x) | BIT_HOST_MSG_3_8197F(v))
  2489. /* 2 REG_LLT_INIT_8197F */
  2490. #define BIT_SHIFT_LLTE_RWM_8197F 30
  2491. #define BIT_MASK_LLTE_RWM_8197F 0x3
  2492. #define BIT_LLTE_RWM_8197F(x) (((x) & BIT_MASK_LLTE_RWM_8197F) << BIT_SHIFT_LLTE_RWM_8197F)
  2493. #define BITS_LLTE_RWM_8197F (BIT_MASK_LLTE_RWM_8197F << BIT_SHIFT_LLTE_RWM_8197F)
  2494. #define BIT_CLEAR_LLTE_RWM_8197F(x) ((x) & (~BITS_LLTE_RWM_8197F))
  2495. #define BIT_GET_LLTE_RWM_8197F(x) (((x) >> BIT_SHIFT_LLTE_RWM_8197F) & BIT_MASK_LLTE_RWM_8197F)
  2496. #define BIT_SET_LLTE_RWM_8197F(x, v) (BIT_CLEAR_LLTE_RWM_8197F(x) | BIT_LLTE_RWM_8197F(v))
  2497. #define BIT_SHIFT_LLTINI_PDATA_V1_8197F 16
  2498. #define BIT_MASK_LLTINI_PDATA_V1_8197F 0xfff
  2499. #define BIT_LLTINI_PDATA_V1_8197F(x) (((x) & BIT_MASK_LLTINI_PDATA_V1_8197F) << BIT_SHIFT_LLTINI_PDATA_V1_8197F)
  2500. #define BITS_LLTINI_PDATA_V1_8197F (BIT_MASK_LLTINI_PDATA_V1_8197F << BIT_SHIFT_LLTINI_PDATA_V1_8197F)
  2501. #define BIT_CLEAR_LLTINI_PDATA_V1_8197F(x) ((x) & (~BITS_LLTINI_PDATA_V1_8197F))
  2502. #define BIT_GET_LLTINI_PDATA_V1_8197F(x) (((x) >> BIT_SHIFT_LLTINI_PDATA_V1_8197F) & BIT_MASK_LLTINI_PDATA_V1_8197F)
  2503. #define BIT_SET_LLTINI_PDATA_V1_8197F(x, v) (BIT_CLEAR_LLTINI_PDATA_V1_8197F(x) | BIT_LLTINI_PDATA_V1_8197F(v))
  2504. #define BIT_SHIFT_LLTINI_HDATA_V1_8197F 0
  2505. #define BIT_MASK_LLTINI_HDATA_V1_8197F 0xfff
  2506. #define BIT_LLTINI_HDATA_V1_8197F(x) (((x) & BIT_MASK_LLTINI_HDATA_V1_8197F) << BIT_SHIFT_LLTINI_HDATA_V1_8197F)
  2507. #define BITS_LLTINI_HDATA_V1_8197F (BIT_MASK_LLTINI_HDATA_V1_8197F << BIT_SHIFT_LLTINI_HDATA_V1_8197F)
  2508. #define BIT_CLEAR_LLTINI_HDATA_V1_8197F(x) ((x) & (~BITS_LLTINI_HDATA_V1_8197F))
  2509. #define BIT_GET_LLTINI_HDATA_V1_8197F(x) (((x) >> BIT_SHIFT_LLTINI_HDATA_V1_8197F) & BIT_MASK_LLTINI_HDATA_V1_8197F)
  2510. #define BIT_SET_LLTINI_HDATA_V1_8197F(x, v) (BIT_CLEAR_LLTINI_HDATA_V1_8197F(x) | BIT_LLTINI_HDATA_V1_8197F(v))
  2511. /* 2 REG_LLT_INIT_ADDR_8197F */
  2512. #define BIT_SHIFT_LLTINI_ADDR_V1_8197F 0
  2513. #define BIT_MASK_LLTINI_ADDR_V1_8197F 0xfff
  2514. #define BIT_LLTINI_ADDR_V1_8197F(x) (((x) & BIT_MASK_LLTINI_ADDR_V1_8197F) << BIT_SHIFT_LLTINI_ADDR_V1_8197F)
  2515. #define BITS_LLTINI_ADDR_V1_8197F (BIT_MASK_LLTINI_ADDR_V1_8197F << BIT_SHIFT_LLTINI_ADDR_V1_8197F)
  2516. #define BIT_CLEAR_LLTINI_ADDR_V1_8197F(x) ((x) & (~BITS_LLTINI_ADDR_V1_8197F))
  2517. #define BIT_GET_LLTINI_ADDR_V1_8197F(x) (((x) >> BIT_SHIFT_LLTINI_ADDR_V1_8197F) & BIT_MASK_LLTINI_ADDR_V1_8197F)
  2518. #define BIT_SET_LLTINI_ADDR_V1_8197F(x, v) (BIT_CLEAR_LLTINI_ADDR_V1_8197F(x) | BIT_LLTINI_ADDR_V1_8197F(v))
  2519. /* 2 REG_BB_ACCESS_CTRL_8197F */
  2520. #define BIT_SHIFT_BB_WRITE_READ_8197F 30
  2521. #define BIT_MASK_BB_WRITE_READ_8197F 0x3
  2522. #define BIT_BB_WRITE_READ_8197F(x) (((x) & BIT_MASK_BB_WRITE_READ_8197F) << BIT_SHIFT_BB_WRITE_READ_8197F)
  2523. #define BITS_BB_WRITE_READ_8197F (BIT_MASK_BB_WRITE_READ_8197F << BIT_SHIFT_BB_WRITE_READ_8197F)
  2524. #define BIT_CLEAR_BB_WRITE_READ_8197F(x) ((x) & (~BITS_BB_WRITE_READ_8197F))
  2525. #define BIT_GET_BB_WRITE_READ_8197F(x) (((x) >> BIT_SHIFT_BB_WRITE_READ_8197F) & BIT_MASK_BB_WRITE_READ_8197F)
  2526. #define BIT_SET_BB_WRITE_READ_8197F(x, v) (BIT_CLEAR_BB_WRITE_READ_8197F(x) | BIT_BB_WRITE_READ_8197F(v))
  2527. #define BIT_SHIFT_BB_WRITE_EN_V1_8197F 16
  2528. #define BIT_MASK_BB_WRITE_EN_V1_8197F 0xf
  2529. #define BIT_BB_WRITE_EN_V1_8197F(x) (((x) & BIT_MASK_BB_WRITE_EN_V1_8197F) << BIT_SHIFT_BB_WRITE_EN_V1_8197F)
  2530. #define BITS_BB_WRITE_EN_V1_8197F (BIT_MASK_BB_WRITE_EN_V1_8197F << BIT_SHIFT_BB_WRITE_EN_V1_8197F)
  2531. #define BIT_CLEAR_BB_WRITE_EN_V1_8197F(x) ((x) & (~BITS_BB_WRITE_EN_V1_8197F))
  2532. #define BIT_GET_BB_WRITE_EN_V1_8197F(x) (((x) >> BIT_SHIFT_BB_WRITE_EN_V1_8197F) & BIT_MASK_BB_WRITE_EN_V1_8197F)
  2533. #define BIT_SET_BB_WRITE_EN_V1_8197F(x, v) (BIT_CLEAR_BB_WRITE_EN_V1_8197F(x) | BIT_BB_WRITE_EN_V1_8197F(v))
  2534. #define BIT_SHIFT_BB_ADDR_V1_8197F 2
  2535. #define BIT_MASK_BB_ADDR_V1_8197F 0xfff
  2536. #define BIT_BB_ADDR_V1_8197F(x) (((x) & BIT_MASK_BB_ADDR_V1_8197F) << BIT_SHIFT_BB_ADDR_V1_8197F)
  2537. #define BITS_BB_ADDR_V1_8197F (BIT_MASK_BB_ADDR_V1_8197F << BIT_SHIFT_BB_ADDR_V1_8197F)
  2538. #define BIT_CLEAR_BB_ADDR_V1_8197F(x) ((x) & (~BITS_BB_ADDR_V1_8197F))
  2539. #define BIT_GET_BB_ADDR_V1_8197F(x) (((x) >> BIT_SHIFT_BB_ADDR_V1_8197F) & BIT_MASK_BB_ADDR_V1_8197F)
  2540. #define BIT_SET_BB_ADDR_V1_8197F(x, v) (BIT_CLEAR_BB_ADDR_V1_8197F(x) | BIT_BB_ADDR_V1_8197F(v))
  2541. #define BIT_BB_ERRACC_8197F BIT(0)
  2542. /* 2 REG_BB_ACCESS_DATA_8197F */
  2543. #define BIT_SHIFT_BB_DATA_8197F 0
  2544. #define BIT_MASK_BB_DATA_8197F 0xffffffffL
  2545. #define BIT_BB_DATA_8197F(x) (((x) & BIT_MASK_BB_DATA_8197F) << BIT_SHIFT_BB_DATA_8197F)
  2546. #define BITS_BB_DATA_8197F (BIT_MASK_BB_DATA_8197F << BIT_SHIFT_BB_DATA_8197F)
  2547. #define BIT_CLEAR_BB_DATA_8197F(x) ((x) & (~BITS_BB_DATA_8197F))
  2548. #define BIT_GET_BB_DATA_8197F(x) (((x) >> BIT_SHIFT_BB_DATA_8197F) & BIT_MASK_BB_DATA_8197F)
  2549. #define BIT_SET_BB_DATA_8197F(x, v) (BIT_CLEAR_BB_DATA_8197F(x) | BIT_BB_DATA_8197F(v))
  2550. /* 2 REG_HMEBOX_E0_8197F */
  2551. #define BIT_SHIFT_HMEBOX_E0_8197F 0
  2552. #define BIT_MASK_HMEBOX_E0_8197F 0xffffffffL
  2553. #define BIT_HMEBOX_E0_8197F(x) (((x) & BIT_MASK_HMEBOX_E0_8197F) << BIT_SHIFT_HMEBOX_E0_8197F)
  2554. #define BITS_HMEBOX_E0_8197F (BIT_MASK_HMEBOX_E0_8197F << BIT_SHIFT_HMEBOX_E0_8197F)
  2555. #define BIT_CLEAR_HMEBOX_E0_8197F(x) ((x) & (~BITS_HMEBOX_E0_8197F))
  2556. #define BIT_GET_HMEBOX_E0_8197F(x) (((x) >> BIT_SHIFT_HMEBOX_E0_8197F) & BIT_MASK_HMEBOX_E0_8197F)
  2557. #define BIT_SET_HMEBOX_E0_8197F(x, v) (BIT_CLEAR_HMEBOX_E0_8197F(x) | BIT_HMEBOX_E0_8197F(v))
  2558. /* 2 REG_HMEBOX_E1_8197F */
  2559. #define BIT_SHIFT_HMEBOX_E1_8197F 0
  2560. #define BIT_MASK_HMEBOX_E1_8197F 0xffffffffL
  2561. #define BIT_HMEBOX_E1_8197F(x) (((x) & BIT_MASK_HMEBOX_E1_8197F) << BIT_SHIFT_HMEBOX_E1_8197F)
  2562. #define BITS_HMEBOX_E1_8197F (BIT_MASK_HMEBOX_E1_8197F << BIT_SHIFT_HMEBOX_E1_8197F)
  2563. #define BIT_CLEAR_HMEBOX_E1_8197F(x) ((x) & (~BITS_HMEBOX_E1_8197F))
  2564. #define BIT_GET_HMEBOX_E1_8197F(x) (((x) >> BIT_SHIFT_HMEBOX_E1_8197F) & BIT_MASK_HMEBOX_E1_8197F)
  2565. #define BIT_SET_HMEBOX_E1_8197F(x, v) (BIT_CLEAR_HMEBOX_E1_8197F(x) | BIT_HMEBOX_E1_8197F(v))
  2566. /* 2 REG_HMEBOX_E2_8197F */
  2567. #define BIT_SHIFT_HMEBOX_E2_8197F 0
  2568. #define BIT_MASK_HMEBOX_E2_8197F 0xffffffffL
  2569. #define BIT_HMEBOX_E2_8197F(x) (((x) & BIT_MASK_HMEBOX_E2_8197F) << BIT_SHIFT_HMEBOX_E2_8197F)
  2570. #define BITS_HMEBOX_E2_8197F (BIT_MASK_HMEBOX_E2_8197F << BIT_SHIFT_HMEBOX_E2_8197F)
  2571. #define BIT_CLEAR_HMEBOX_E2_8197F(x) ((x) & (~BITS_HMEBOX_E2_8197F))
  2572. #define BIT_GET_HMEBOX_E2_8197F(x) (((x) >> BIT_SHIFT_HMEBOX_E2_8197F) & BIT_MASK_HMEBOX_E2_8197F)
  2573. #define BIT_SET_HMEBOX_E2_8197F(x, v) (BIT_CLEAR_HMEBOX_E2_8197F(x) | BIT_HMEBOX_E2_8197F(v))
  2574. /* 2 REG_HMEBOX_E3_8197F */
  2575. #define BIT_SHIFT_HMEBOX_E3_8197F 0
  2576. #define BIT_MASK_HMEBOX_E3_8197F 0xffffffffL
  2577. #define BIT_HMEBOX_E3_8197F(x) (((x) & BIT_MASK_HMEBOX_E3_8197F) << BIT_SHIFT_HMEBOX_E3_8197F)
  2578. #define BITS_HMEBOX_E3_8197F (BIT_MASK_HMEBOX_E3_8197F << BIT_SHIFT_HMEBOX_E3_8197F)
  2579. #define BIT_CLEAR_HMEBOX_E3_8197F(x) ((x) & (~BITS_HMEBOX_E3_8197F))
  2580. #define BIT_GET_HMEBOX_E3_8197F(x) (((x) >> BIT_SHIFT_HMEBOX_E3_8197F) & BIT_MASK_HMEBOX_E3_8197F)
  2581. #define BIT_SET_HMEBOX_E3_8197F(x, v) (BIT_CLEAR_HMEBOX_E3_8197F(x) | BIT_HMEBOX_E3_8197F(v))
  2582. /* 2 REG_NOT_VALID_8197F */
  2583. /* 2 REG_CR_EXT_8197F */
  2584. #define BIT_SHIFT_PHY_REQ_DELAY_8197F 24
  2585. #define BIT_MASK_PHY_REQ_DELAY_8197F 0xf
  2586. #define BIT_PHY_REQ_DELAY_8197F(x) (((x) & BIT_MASK_PHY_REQ_DELAY_8197F) << BIT_SHIFT_PHY_REQ_DELAY_8197F)
  2587. #define BITS_PHY_REQ_DELAY_8197F (BIT_MASK_PHY_REQ_DELAY_8197F << BIT_SHIFT_PHY_REQ_DELAY_8197F)
  2588. #define BIT_CLEAR_PHY_REQ_DELAY_8197F(x) ((x) & (~BITS_PHY_REQ_DELAY_8197F))
  2589. #define BIT_GET_PHY_REQ_DELAY_8197F(x) (((x) >> BIT_SHIFT_PHY_REQ_DELAY_8197F) & BIT_MASK_PHY_REQ_DELAY_8197F)
  2590. #define BIT_SET_PHY_REQ_DELAY_8197F(x, v) (BIT_CLEAR_PHY_REQ_DELAY_8197F(x) | BIT_PHY_REQ_DELAY_8197F(v))
  2591. #define BIT_SPD_DOWN_8197F BIT(16)
  2592. #define BIT_SHIFT_NETYPE4_8197F 4
  2593. #define BIT_MASK_NETYPE4_8197F 0x3
  2594. #define BIT_NETYPE4_8197F(x) (((x) & BIT_MASK_NETYPE4_8197F) << BIT_SHIFT_NETYPE4_8197F)
  2595. #define BITS_NETYPE4_8197F (BIT_MASK_NETYPE4_8197F << BIT_SHIFT_NETYPE4_8197F)
  2596. #define BIT_CLEAR_NETYPE4_8197F(x) ((x) & (~BITS_NETYPE4_8197F))
  2597. #define BIT_GET_NETYPE4_8197F(x) (((x) >> BIT_SHIFT_NETYPE4_8197F) & BIT_MASK_NETYPE4_8197F)
  2598. #define BIT_SET_NETYPE4_8197F(x, v) (BIT_CLEAR_NETYPE4_8197F(x) | BIT_NETYPE4_8197F(v))
  2599. #define BIT_SHIFT_NETYPE3_8197F 2
  2600. #define BIT_MASK_NETYPE3_8197F 0x3
  2601. #define BIT_NETYPE3_8197F(x) (((x) & BIT_MASK_NETYPE3_8197F) << BIT_SHIFT_NETYPE3_8197F)
  2602. #define BITS_NETYPE3_8197F (BIT_MASK_NETYPE3_8197F << BIT_SHIFT_NETYPE3_8197F)
  2603. #define BIT_CLEAR_NETYPE3_8197F(x) ((x) & (~BITS_NETYPE3_8197F))
  2604. #define BIT_GET_NETYPE3_8197F(x) (((x) >> BIT_SHIFT_NETYPE3_8197F) & BIT_MASK_NETYPE3_8197F)
  2605. #define BIT_SET_NETYPE3_8197F(x, v) (BIT_CLEAR_NETYPE3_8197F(x) | BIT_NETYPE3_8197F(v))
  2606. #define BIT_SHIFT_NETYPE2_8197F 0
  2607. #define BIT_MASK_NETYPE2_8197F 0x3
  2608. #define BIT_NETYPE2_8197F(x) (((x) & BIT_MASK_NETYPE2_8197F) << BIT_SHIFT_NETYPE2_8197F)
  2609. #define BITS_NETYPE2_8197F (BIT_MASK_NETYPE2_8197F << BIT_SHIFT_NETYPE2_8197F)
  2610. #define BIT_CLEAR_NETYPE2_8197F(x) ((x) & (~BITS_NETYPE2_8197F))
  2611. #define BIT_GET_NETYPE2_8197F(x) (((x) >> BIT_SHIFT_NETYPE2_8197F) & BIT_MASK_NETYPE2_8197F)
  2612. #define BIT_SET_NETYPE2_8197F(x, v) (BIT_CLEAR_NETYPE2_8197F(x) | BIT_NETYPE2_8197F(v))
  2613. /* 2 REG_FWFF_8197F */
  2614. #define BIT_SHIFT_PKTNUM_TH_8197F 24
  2615. #define BIT_MASK_PKTNUM_TH_8197F 0xff
  2616. #define BIT_PKTNUM_TH_8197F(x) (((x) & BIT_MASK_PKTNUM_TH_8197F) << BIT_SHIFT_PKTNUM_TH_8197F)
  2617. #define BITS_PKTNUM_TH_8197F (BIT_MASK_PKTNUM_TH_8197F << BIT_SHIFT_PKTNUM_TH_8197F)
  2618. #define BIT_CLEAR_PKTNUM_TH_8197F(x) ((x) & (~BITS_PKTNUM_TH_8197F))
  2619. #define BIT_GET_PKTNUM_TH_8197F(x) (((x) >> BIT_SHIFT_PKTNUM_TH_8197F) & BIT_MASK_PKTNUM_TH_8197F)
  2620. #define BIT_SET_PKTNUM_TH_8197F(x, v) (BIT_CLEAR_PKTNUM_TH_8197F(x) | BIT_PKTNUM_TH_8197F(v))
  2621. #define BIT_SHIFT_TIMER_TH_8197F 16
  2622. #define BIT_MASK_TIMER_TH_8197F 0xff
  2623. #define BIT_TIMER_TH_8197F(x) (((x) & BIT_MASK_TIMER_TH_8197F) << BIT_SHIFT_TIMER_TH_8197F)
  2624. #define BITS_TIMER_TH_8197F (BIT_MASK_TIMER_TH_8197F << BIT_SHIFT_TIMER_TH_8197F)
  2625. #define BIT_CLEAR_TIMER_TH_8197F(x) ((x) & (~BITS_TIMER_TH_8197F))
  2626. #define BIT_GET_TIMER_TH_8197F(x) (((x) >> BIT_SHIFT_TIMER_TH_8197F) & BIT_MASK_TIMER_TH_8197F)
  2627. #define BIT_SET_TIMER_TH_8197F(x, v) (BIT_CLEAR_TIMER_TH_8197F(x) | BIT_TIMER_TH_8197F(v))
  2628. #define BIT_SHIFT_RXPKT1ENADDR_8197F 0
  2629. #define BIT_MASK_RXPKT1ENADDR_8197F 0xffff
  2630. #define BIT_RXPKT1ENADDR_8197F(x) (((x) & BIT_MASK_RXPKT1ENADDR_8197F) << BIT_SHIFT_RXPKT1ENADDR_8197F)
  2631. #define BITS_RXPKT1ENADDR_8197F (BIT_MASK_RXPKT1ENADDR_8197F << BIT_SHIFT_RXPKT1ENADDR_8197F)
  2632. #define BIT_CLEAR_RXPKT1ENADDR_8197F(x) ((x) & (~BITS_RXPKT1ENADDR_8197F))
  2633. #define BIT_GET_RXPKT1ENADDR_8197F(x) (((x) >> BIT_SHIFT_RXPKT1ENADDR_8197F) & BIT_MASK_RXPKT1ENADDR_8197F)
  2634. #define BIT_SET_RXPKT1ENADDR_8197F(x, v) (BIT_CLEAR_RXPKT1ENADDR_8197F(x) | BIT_RXPKT1ENADDR_8197F(v))
  2635. /* 2 REG_RXFF_PTR_V1_8197F */
  2636. /* 2 REG_NOT_VALID_8197F */
  2637. #define BIT_SHIFT_RXFF0_RDPTR_V2_8197F 0
  2638. #define BIT_MASK_RXFF0_RDPTR_V2_8197F 0x3ffff
  2639. #define BIT_RXFF0_RDPTR_V2_8197F(x) (((x) & BIT_MASK_RXFF0_RDPTR_V2_8197F) << BIT_SHIFT_RXFF0_RDPTR_V2_8197F)
  2640. #define BITS_RXFF0_RDPTR_V2_8197F (BIT_MASK_RXFF0_RDPTR_V2_8197F << BIT_SHIFT_RXFF0_RDPTR_V2_8197F)
  2641. #define BIT_CLEAR_RXFF0_RDPTR_V2_8197F(x) ((x) & (~BITS_RXFF0_RDPTR_V2_8197F))
  2642. #define BIT_GET_RXFF0_RDPTR_V2_8197F(x) (((x) >> BIT_SHIFT_RXFF0_RDPTR_V2_8197F) & BIT_MASK_RXFF0_RDPTR_V2_8197F)
  2643. #define BIT_SET_RXFF0_RDPTR_V2_8197F(x, v) (BIT_CLEAR_RXFF0_RDPTR_V2_8197F(x) | BIT_RXFF0_RDPTR_V2_8197F(v))
  2644. /* 2 REG_RXFF_WTR_V1_8197F */
  2645. /* 2 REG_NOT_VALID_8197F */
  2646. #define BIT_SHIFT_RXFF0_WTPTR_V2_8197F 0
  2647. #define BIT_MASK_RXFF0_WTPTR_V2_8197F 0x3ffff
  2648. #define BIT_RXFF0_WTPTR_V2_8197F(x) (((x) & BIT_MASK_RXFF0_WTPTR_V2_8197F) << BIT_SHIFT_RXFF0_WTPTR_V2_8197F)
  2649. #define BITS_RXFF0_WTPTR_V2_8197F (BIT_MASK_RXFF0_WTPTR_V2_8197F << BIT_SHIFT_RXFF0_WTPTR_V2_8197F)
  2650. #define BIT_CLEAR_RXFF0_WTPTR_V2_8197F(x) ((x) & (~BITS_RXFF0_WTPTR_V2_8197F))
  2651. #define BIT_GET_RXFF0_WTPTR_V2_8197F(x) (((x) >> BIT_SHIFT_RXFF0_WTPTR_V2_8197F) & BIT_MASK_RXFF0_WTPTR_V2_8197F)
  2652. #define BIT_SET_RXFF0_WTPTR_V2_8197F(x, v) (BIT_CLEAR_RXFF0_WTPTR_V2_8197F(x) | BIT_RXFF0_WTPTR_V2_8197F(v))
  2653. /* 2 REG_FE2IMR_8197F */
  2654. #define BIT_FS_TXSC_DESC_DONE_INT_EN_8197F BIT(28)
  2655. #define BIT_FS_TXSC_BKDONE_INT_EN_8197F BIT(27)
  2656. #define BIT_FS_TXSC_BEDONE_INT_EN_8197F BIT(26)
  2657. #define BIT_FS_TXSC_VIDONE_INT_EN_8197F BIT(25)
  2658. #define BIT_FS_TXSC_VODONE_INT_EN_8197F BIT(24)
  2659. #define BIT_FS_ATIM_MB7_INT_EN_8197F BIT(23)
  2660. #define BIT_FS_ATIM_MB6_INT_EN_8197F BIT(22)
  2661. #define BIT_FS_ATIM_MB5_INT_EN_8197F BIT(21)
  2662. #define BIT_FS_ATIM_MB4_INT_EN_8197F BIT(20)
  2663. #define BIT_FS_ATIM_MB3_INT_EN_8197F BIT(19)
  2664. #define BIT_FS_ATIM_MB2_INT_EN_8197F BIT(18)
  2665. #define BIT_FS_ATIM_MB1_INT_EN_8197F BIT(17)
  2666. #define BIT_FS_ATIM_MB0_INT_EN_8197F BIT(16)
  2667. #define BIT_FS_TBTT4INT_EN_8197F BIT(11)
  2668. #define BIT_FS_TBTT3INT_EN_8197F BIT(10)
  2669. #define BIT_FS_TBTT2INT_EN_8197F BIT(9)
  2670. #define BIT_FS_TBTT1INT_EN_8197F BIT(8)
  2671. #define BIT_FS_TBTT0_MB7INT_EN_8197F BIT(7)
  2672. #define BIT_FS_TBTT0_MB6INT_EN_8197F BIT(6)
  2673. #define BIT_FS_TBTT0_MB5INT_EN_8197F BIT(5)
  2674. #define BIT_FS_TBTT0_MB4INT_EN_8197F BIT(4)
  2675. #define BIT_FS_TBTT0_MB3INT_EN_8197F BIT(3)
  2676. #define BIT_FS_TBTT0_MB2INT_EN_8197F BIT(2)
  2677. #define BIT_FS_TBTT0_MB1INT_EN_8197F BIT(1)
  2678. #define BIT_FS_TBTT0_INT_EN_8197F BIT(0)
  2679. /* 2 REG_FE2ISR_8197F */
  2680. #define BIT_FS_TXSC_DESC_DONE_INT_8197F BIT(28)
  2681. #define BIT_FS_TXSC_BKDONE_INT_8197F BIT(27)
  2682. #define BIT_FS_TXSC_BEDONE_INT_8197F BIT(26)
  2683. #define BIT_FS_TXSC_VIDONE_INT_8197F BIT(25)
  2684. #define BIT_FS_TXSC_VODONE_INT_8197F BIT(24)
  2685. #define BIT_FS_ATIM_MB7_INT_8197F BIT(23)
  2686. #define BIT_FS_ATIM_MB6_INT_8197F BIT(22)
  2687. #define BIT_FS_ATIM_MB5_INT_8197F BIT(21)
  2688. #define BIT_FS_ATIM_MB4_INT_8197F BIT(20)
  2689. #define BIT_FS_ATIM_MB3_INT_8197F BIT(19)
  2690. #define BIT_FS_ATIM_MB2_INT_8197F BIT(18)
  2691. #define BIT_FS_ATIM_MB1_INT_8197F BIT(17)
  2692. #define BIT_FS_ATIM_MB0_INT_8197F BIT(16)
  2693. #define BIT_FS_TBTT4INT_8197F BIT(11)
  2694. #define BIT_FS_TBTT3INT_8197F BIT(10)
  2695. #define BIT_FS_TBTT2INT_8197F BIT(9)
  2696. #define BIT_FS_TBTT1INT_8197F BIT(8)
  2697. #define BIT_FS_TBTT0_MB7INT_8197F BIT(7)
  2698. #define BIT_FS_TBTT0_MB6INT_8197F BIT(6)
  2699. #define BIT_FS_TBTT0_MB5INT_8197F BIT(5)
  2700. #define BIT_FS_TBTT0_MB4INT_8197F BIT(4)
  2701. #define BIT_FS_TBTT0_MB3INT_8197F BIT(3)
  2702. #define BIT_FS_TBTT0_MB2INT_8197F BIT(2)
  2703. #define BIT_FS_TBTT0_MB1INT_8197F BIT(1)
  2704. #define BIT_FS_TBTT0_INT_8197F BIT(0)
  2705. /* 2 REG_FE3IMR_8197F */
  2706. #define BIT_FS_BCNELY4_AGGR_INT_EN_8197F BIT(31)
  2707. #define BIT_FS_BCNELY3_AGGR_INT_EN_8197F BIT(30)
  2708. #define BIT_FS_BCNELY2_AGGR_INT_EN_8197F BIT(29)
  2709. #define BIT_FS_BCNELY1_AGGR_INT_EN_8197F BIT(28)
  2710. #define BIT_FS_BCNDMA4_INT_EN_8197F BIT(27)
  2711. #define BIT_FS_BCNDMA3_INT_EN_8197F BIT(26)
  2712. #define BIT_FS_BCNDMA2_INT_EN_8197F BIT(25)
  2713. #define BIT_FS_BCNDMA1_INT_EN_8197F BIT(24)
  2714. #define BIT_FS_BCNDMA0_MB7_INT_EN_8197F BIT(23)
  2715. #define BIT_FS_BCNDMA0_MB6_INT_EN_8197F BIT(22)
  2716. #define BIT_FS_BCNDMA0_MB5_INT_EN_8197F BIT(21)
  2717. #define BIT_FS_BCNDMA0_MB4_INT_EN_8197F BIT(20)
  2718. #define BIT_FS_BCNDMA0_MB3_INT_EN_8197F BIT(19)
  2719. #define BIT_FS_BCNDMA0_MB2_INT_EN_8197F BIT(18)
  2720. #define BIT_FS_BCNDMA0_MB1_INT_EN_8197F BIT(17)
  2721. #define BIT_FS_BCNDMA0_INT_EN_8197F BIT(16)
  2722. #define BIT_FS_MTI_BCNIVLEAR_INT__EN_8197F BIT(15)
  2723. #define BIT_FS_BCNERLY4_INT_EN_8197F BIT(11)
  2724. #define BIT_FS_BCNERLY3_INT_EN_8197F BIT(10)
  2725. #define BIT_FS_BCNERLY2_INT_EN_8197F BIT(9)
  2726. #define BIT_FS_BCNERLY1_INT_EN_8197F BIT(8)
  2727. #define BIT_FS_BCNERLY0_MB7INT_EN_8197F BIT(7)
  2728. #define BIT_FS_BCNERLY0_MB6INT_EN_8197F BIT(6)
  2729. #define BIT_FS_BCNERLY0_MB5INT_EN_8197F BIT(5)
  2730. #define BIT_FS_BCNERLY0_MB4INT_EN_8197F BIT(4)
  2731. #define BIT_FS_BCNERLY0_MB3INT_EN_8197F BIT(3)
  2732. #define BIT_FS_BCNERLY0_MB2INT_EN_8197F BIT(2)
  2733. #define BIT_FS_BCNERLY0_MB1INT_EN_8197F BIT(1)
  2734. #define BIT_FS_BCNERLY0_INT_EN_8197F BIT(0)
  2735. /* 2 REG_FE3ISR_8197F */
  2736. #define BIT_FS_BCNELY4_AGGR_INT_8197F BIT(31)
  2737. #define BIT_FS_BCNELY3_AGGR_INT_8197F BIT(30)
  2738. #define BIT_FS_BCNELY2_AGGR_INT_8197F BIT(29)
  2739. #define BIT_FS_BCNELY1_AGGR_INT_8197F BIT(28)
  2740. #define BIT_FS_BCNDMA4_INT_8197F BIT(27)
  2741. #define BIT_FS_BCNDMA3_INT_8197F BIT(26)
  2742. #define BIT_FS_BCNDMA2_INT_8197F BIT(25)
  2743. #define BIT_FS_BCNDMA1_INT_8197F BIT(24)
  2744. #define BIT_FS_BCNDMA0_MB7_INT_8197F BIT(23)
  2745. #define BIT_FS_BCNDMA0_MB6_INT_8197F BIT(22)
  2746. #define BIT_FS_BCNDMA0_MB5_INT_8197F BIT(21)
  2747. #define BIT_FS_BCNDMA0_MB4_INT_8197F BIT(20)
  2748. #define BIT_FS_BCNDMA0_MB3_INT_8197F BIT(19)
  2749. #define BIT_FS_BCNDMA0_MB2_INT_8197F BIT(18)
  2750. #define BIT_FS_BCNDMA0_MB1_INT_8197F BIT(17)
  2751. #define BIT_FS_BCNDMA0_INT_8197F BIT(16)
  2752. #define BIT_FS_MTI_BCNIVLEAR_INT_8197F BIT(15)
  2753. #define BIT_FS_BCNERLY4_INT_8197F BIT(11)
  2754. #define BIT_FS_BCNERLY3_INT_8197F BIT(10)
  2755. #define BIT_FS_BCNERLY2_INT_8197F BIT(9)
  2756. #define BIT_FS_BCNERLY1_INT_8197F BIT(8)
  2757. #define BIT_FS_BCNERLY0_MB7INT_8197F BIT(7)
  2758. #define BIT_FS_BCNERLY0_MB6INT_8197F BIT(6)
  2759. #define BIT_FS_BCNERLY0_MB5INT_8197F BIT(5)
  2760. #define BIT_FS_BCNERLY0_MB4INT_8197F BIT(4)
  2761. #define BIT_FS_BCNERLY0_MB3INT_8197F BIT(3)
  2762. #define BIT_FS_BCNERLY0_MB2INT_8197F BIT(2)
  2763. #define BIT_FS_BCNERLY0_MB1INT_8197F BIT(1)
  2764. #define BIT_FS_BCNERLY0_INT_8197F BIT(0)
  2765. /* 2 REG_FE4IMR_8197F */
  2766. #define BIT_PORT4_PKTIN_INT_EN_8197F BIT(19)
  2767. #define BIT_PORT3_PKTIN_INT_EN_8197F BIT(18)
  2768. #define BIT_PORT2_PKTIN_INT_EN_8197F BIT(17)
  2769. #define BIT_PORT1_PKTIN_INT_EN_8197F BIT(16)
  2770. #define BIT_PORT4_RXUCMD0_OK_INT_EN_8197F BIT(15)
  2771. #define BIT_PORT4_RXUCMD1_OK_INT_EN_8197F BIT(14)
  2772. #define BIT_PORT4_RXBCMD0_OK_INT_EN_8197F BIT(13)
  2773. #define BIT_PORT4_RXBCMD1_OK_INT_EN_8197F BIT(12)
  2774. #define BIT_PORT3_RXUCMD0_OK_INT_EN_8197F BIT(11)
  2775. #define BIT_PORT3_RXUCMD1_OK_INT_EN_8197F BIT(10)
  2776. #define BIT_PORT3_RXBCMD0_OK_INT_EN_8197F BIT(9)
  2777. #define BIT_PORT3_RXBCMD1_OK_INT_EN_8197F BIT(8)
  2778. #define BIT_PORT2_RXUCMD0_OK_INT_EN_8197F BIT(7)
  2779. #define BIT_PORT2_RXUCMD1_OK_INT_EN_8197F BIT(6)
  2780. #define BIT_PORT2_RXBCMD0_OK_INT_EN_8197F BIT(5)
  2781. #define BIT_PORT2_RXBCMD1_OK_INT_EN_8197F BIT(4)
  2782. #define BIT_PORT1_RXUCMD0_OK_INT_EN_8197F BIT(3)
  2783. #define BIT_PORT1_RXUCMD1_OK_INT_EN_8197F BIT(2)
  2784. #define BIT_PORT1_RXBCMD0_OK_INT_EN_8197F BIT(1)
  2785. #define BIT_PORT1_RXBCMD1_OK_INT_EN_8197F BIT(0)
  2786. /* 2 REG_FE4ISR_8197F */
  2787. #define BIT_PORT4_PKTIN_INT_8197F BIT(19)
  2788. #define BIT_PORT3_PKTIN_INT_8197F BIT(18)
  2789. #define BIT_PORT2_PKTIN_INT_8197F BIT(17)
  2790. #define BIT_PORT1_PKTIN_INT_8197F BIT(16)
  2791. #define BIT_PORT4_RXUCMD0_OK_INT_8197F BIT(15)
  2792. #define BIT_PORT4_RXUCMD1_OK_INT_8197F BIT(14)
  2793. #define BIT_PORT4_RXBCMD0_OK_INT_8197F BIT(13)
  2794. #define BIT_PORT4_RXBCMD1_OK_INT_8197F BIT(12)
  2795. #define BIT_PORT3_RXUCMD0_OK_INT_8197F BIT(11)
  2796. #define BIT_PORT3_RXUCMD1_OK_INT_8197F BIT(10)
  2797. #define BIT_PORT3_RXBCMD0_OK_INT_8197F BIT(9)
  2798. #define BIT_PORT3_RXBCMD1_OK_INT_8197F BIT(8)
  2799. #define BIT_PORT2_RXUCMD0_OK_INT_8197F BIT(7)
  2800. #define BIT_PORT2_RXUCMD1_OK_INT_8197F BIT(6)
  2801. #define BIT_PORT2_RXBCMD0_OK_INT_8197F BIT(5)
  2802. #define BIT_PORT2_RXBCMD1_OK_INT_8197F BIT(4)
  2803. #define BIT_PORT1_RXUCMD0_OK_INT_8197F BIT(3)
  2804. #define BIT_PORT1_RXUCMD1_OK_INT_8197F BIT(2)
  2805. #define BIT_PORT1_RXBCMD0_OK_INT_8197F BIT(1)
  2806. #define BIT_PORT1_RXBCMD1_OK_INT_8197F BIT(0)
  2807. /* 2 REG_FT1IMR_8197F */
  2808. #define BIT__FT2ISR__IND_MSK_8197F BIT(30)
  2809. #define BIT_FTM_PTT_INT_EN_8197F BIT(29)
  2810. #define BIT_RXFTMREQ_INT_EN_8197F BIT(28)
  2811. #define BIT_RXFTM_INT_EN_8197F BIT(27)
  2812. #define BIT_TXFTM_INT_EN_8197F BIT(26)
  2813. #define BIT_FS_H2C_CMD_OK_INT_EN_8197F BIT(25)
  2814. #define BIT_FS_H2C_CMD_FULL_INT_EN_8197F BIT(24)
  2815. #define BIT_FS_MACID_PWRCHANGE5_INT_EN_8197F BIT(23)
  2816. #define BIT_FS_MACID_PWRCHANGE4_INT_EN_8197F BIT(22)
  2817. #define BIT_FS_MACID_PWRCHANGE3_INT_EN_8197F BIT(21)
  2818. #define BIT_FS_MACID_PWRCHANGE2_INT_EN_8197F BIT(20)
  2819. #define BIT_FS_MACID_PWRCHANGE1_INT_EN_8197F BIT(19)
  2820. #define BIT_FS_MACID_PWRCHANGE0_INT_EN_8197F BIT(18)
  2821. #define BIT_FS_CTWEND2_INT_EN_8197F BIT(17)
  2822. #define BIT_FS_CTWEND1_INT_EN_8197F BIT(16)
  2823. #define BIT_FS_CTWEND0_INT_EN_8197F BIT(15)
  2824. #define BIT_FS_TX_NULL1_INT_EN_8197F BIT(14)
  2825. #define BIT_FS_TX_NULL0_INT_EN_8197F BIT(13)
  2826. #define BIT_FS_TSF_BIT32_TOGGLE_EN_8197F BIT(12)
  2827. #define BIT_FS_P2P_RFON2_INT_EN_8197F BIT(11)
  2828. #define BIT_FS_P2P_RFOFF2_INT_EN_8197F BIT(10)
  2829. #define BIT_FS_P2P_RFON1_INT_EN_8197F BIT(9)
  2830. #define BIT_FS_P2P_RFOFF1_INT_EN_8197F BIT(8)
  2831. #define BIT_FS_P2P_RFON0_INT_EN_8197F BIT(7)
  2832. #define BIT_FS_P2P_RFOFF0_INT_EN_8197F BIT(6)
  2833. #define BIT_FS_RX_UAPSDMD1_EN_8197F BIT(5)
  2834. #define BIT_FS_RX_UAPSDMD0_EN_8197F BIT(4)
  2835. #define BIT_FS_TRIGGER_PKT_EN_8197F BIT(3)
  2836. #define BIT_FS_EOSP_INT_EN_8197F BIT(2)
  2837. #define BIT_FS_RPWM2_INT_EN_8197F BIT(1)
  2838. #define BIT_FS_RPWM_INT_EN_8197F BIT(0)
  2839. /* 2 REG_FT1ISR_8197F */
  2840. #define BIT__FT2ISR__IND_INT_8197F BIT(30)
  2841. #define BIT_FTM_PTT_INT_8197F BIT(29)
  2842. #define BIT_RXFTMREQ_INT_8197F BIT(28)
  2843. #define BIT_RXFTM_INT_8197F BIT(27)
  2844. #define BIT_TXFTM_INT_8197F BIT(26)
  2845. #define BIT_FS_H2C_CMD_OK_INT_8197F BIT(25)
  2846. #define BIT_FS_H2C_CMD_FULL_INT_8197F BIT(24)
  2847. #define BIT_FS_MACID_PWRCHANGE5_INT_8197F BIT(23)
  2848. #define BIT_FS_MACID_PWRCHANGE4_INT_8197F BIT(22)
  2849. #define BIT_FS_MACID_PWRCHANGE3_INT_8197F BIT(21)
  2850. #define BIT_FS_MACID_PWRCHANGE2_INT_8197F BIT(20)
  2851. #define BIT_FS_MACID_PWRCHANGE1_INT_8197F BIT(19)
  2852. #define BIT_FS_MACID_PWRCHANGE0_INT_8197F BIT(18)
  2853. #define BIT_FS_CTWEND2_INT_8197F BIT(17)
  2854. #define BIT_FS_CTWEND1_INT_8197F BIT(16)
  2855. #define BIT_FS_CTWEND0_INT_8197F BIT(15)
  2856. #define BIT_FS_TX_NULL1_INT_8197F BIT(14)
  2857. #define BIT_FS_TX_NULL0_INT_8197F BIT(13)
  2858. #define BIT_FS_TSF_BIT32_TOGGLE_INT_8197F BIT(12)
  2859. #define BIT_FS_P2P_RFON2_INT_8197F BIT(11)
  2860. #define BIT_FS_P2P_RFOFF2_INT_8197F BIT(10)
  2861. #define BIT_FS_P2P_RFON1_INT_8197F BIT(9)
  2862. #define BIT_FS_P2P_RFOFF1_INT_8197F BIT(8)
  2863. #define BIT_FS_P2P_RFON0_INT_8197F BIT(7)
  2864. #define BIT_FS_P2P_RFOFF0_INT_8197F BIT(6)
  2865. #define BIT_FS_RX_UAPSDMD1_INT_8197F BIT(5)
  2866. #define BIT_FS_RX_UAPSDMD0_INT_8197F BIT(4)
  2867. #define BIT_FS_TRIGGER_PKT_INT_8197F BIT(3)
  2868. #define BIT_FS_EOSP_INT_8197F BIT(2)
  2869. #define BIT_FS_RPWM2_INT_8197F BIT(1)
  2870. #define BIT_FS_RPWM_INT_8197F BIT(0)
  2871. /* 2 REG_SPWR0_8197F */
  2872. #define BIT_SHIFT_MID_31TO0_8197F 0
  2873. #define BIT_MASK_MID_31TO0_8197F 0xffffffffL
  2874. #define BIT_MID_31TO0_8197F(x) (((x) & BIT_MASK_MID_31TO0_8197F) << BIT_SHIFT_MID_31TO0_8197F)
  2875. #define BITS_MID_31TO0_8197F (BIT_MASK_MID_31TO0_8197F << BIT_SHIFT_MID_31TO0_8197F)
  2876. #define BIT_CLEAR_MID_31TO0_8197F(x) ((x) & (~BITS_MID_31TO0_8197F))
  2877. #define BIT_GET_MID_31TO0_8197F(x) (((x) >> BIT_SHIFT_MID_31TO0_8197F) & BIT_MASK_MID_31TO0_8197F)
  2878. #define BIT_SET_MID_31TO0_8197F(x, v) (BIT_CLEAR_MID_31TO0_8197F(x) | BIT_MID_31TO0_8197F(v))
  2879. /* 2 REG_SPWR1_8197F */
  2880. #define BIT_SHIFT_MID_63TO32_8197F 0
  2881. #define BIT_MASK_MID_63TO32_8197F 0xffffffffL
  2882. #define BIT_MID_63TO32_8197F(x) (((x) & BIT_MASK_MID_63TO32_8197F) << BIT_SHIFT_MID_63TO32_8197F)
  2883. #define BITS_MID_63TO32_8197F (BIT_MASK_MID_63TO32_8197F << BIT_SHIFT_MID_63TO32_8197F)
  2884. #define BIT_CLEAR_MID_63TO32_8197F(x) ((x) & (~BITS_MID_63TO32_8197F))
  2885. #define BIT_GET_MID_63TO32_8197F(x) (((x) >> BIT_SHIFT_MID_63TO32_8197F) & BIT_MASK_MID_63TO32_8197F)
  2886. #define BIT_SET_MID_63TO32_8197F(x, v) (BIT_CLEAR_MID_63TO32_8197F(x) | BIT_MID_63TO32_8197F(v))
  2887. /* 2 REG_SPWR2_8197F */
  2888. #define BIT_SHIFT_MID_95O64_8197F 0
  2889. #define BIT_MASK_MID_95O64_8197F 0xffffffffL
  2890. #define BIT_MID_95O64_8197F(x) (((x) & BIT_MASK_MID_95O64_8197F) << BIT_SHIFT_MID_95O64_8197F)
  2891. #define BITS_MID_95O64_8197F (BIT_MASK_MID_95O64_8197F << BIT_SHIFT_MID_95O64_8197F)
  2892. #define BIT_CLEAR_MID_95O64_8197F(x) ((x) & (~BITS_MID_95O64_8197F))
  2893. #define BIT_GET_MID_95O64_8197F(x) (((x) >> BIT_SHIFT_MID_95O64_8197F) & BIT_MASK_MID_95O64_8197F)
  2894. #define BIT_SET_MID_95O64_8197F(x, v) (BIT_CLEAR_MID_95O64_8197F(x) | BIT_MID_95O64_8197F(v))
  2895. /* 2 REG_SPWR3_8197F */
  2896. #define BIT_SHIFT_MID_127TO96_8197F 0
  2897. #define BIT_MASK_MID_127TO96_8197F 0xffffffffL
  2898. #define BIT_MID_127TO96_8197F(x) (((x) & BIT_MASK_MID_127TO96_8197F) << BIT_SHIFT_MID_127TO96_8197F)
  2899. #define BITS_MID_127TO96_8197F (BIT_MASK_MID_127TO96_8197F << BIT_SHIFT_MID_127TO96_8197F)
  2900. #define BIT_CLEAR_MID_127TO96_8197F(x) ((x) & (~BITS_MID_127TO96_8197F))
  2901. #define BIT_GET_MID_127TO96_8197F(x) (((x) >> BIT_SHIFT_MID_127TO96_8197F) & BIT_MASK_MID_127TO96_8197F)
  2902. #define BIT_SET_MID_127TO96_8197F(x, v) (BIT_CLEAR_MID_127TO96_8197F(x) | BIT_MID_127TO96_8197F(v))
  2903. /* 2 REG_POWSEQ_8197F */
  2904. #define BIT_SHIFT_SEQNUM_MID_8197F 16
  2905. #define BIT_MASK_SEQNUM_MID_8197F 0xffff
  2906. #define BIT_SEQNUM_MID_8197F(x) (((x) & BIT_MASK_SEQNUM_MID_8197F) << BIT_SHIFT_SEQNUM_MID_8197F)
  2907. #define BITS_SEQNUM_MID_8197F (BIT_MASK_SEQNUM_MID_8197F << BIT_SHIFT_SEQNUM_MID_8197F)
  2908. #define BIT_CLEAR_SEQNUM_MID_8197F(x) ((x) & (~BITS_SEQNUM_MID_8197F))
  2909. #define BIT_GET_SEQNUM_MID_8197F(x) (((x) >> BIT_SHIFT_SEQNUM_MID_8197F) & BIT_MASK_SEQNUM_MID_8197F)
  2910. #define BIT_SET_SEQNUM_MID_8197F(x, v) (BIT_CLEAR_SEQNUM_MID_8197F(x) | BIT_SEQNUM_MID_8197F(v))
  2911. #define BIT_SHIFT_REF_MID_8197F 0
  2912. #define BIT_MASK_REF_MID_8197F 0x7f
  2913. #define BIT_REF_MID_8197F(x) (((x) & BIT_MASK_REF_MID_8197F) << BIT_SHIFT_REF_MID_8197F)
  2914. #define BITS_REF_MID_8197F (BIT_MASK_REF_MID_8197F << BIT_SHIFT_REF_MID_8197F)
  2915. #define BIT_CLEAR_REF_MID_8197F(x) ((x) & (~BITS_REF_MID_8197F))
  2916. #define BIT_GET_REF_MID_8197F(x) (((x) >> BIT_SHIFT_REF_MID_8197F) & BIT_MASK_REF_MID_8197F)
  2917. #define BIT_SET_REF_MID_8197F(x, v) (BIT_CLEAR_REF_MID_8197F(x) | BIT_REF_MID_8197F(v))
  2918. /* 2 REG_TC7_CTRL_V1_8197F */
  2919. #define BIT_TC7INT_EN_8197F BIT(26)
  2920. #define BIT_TC7MODE_8197F BIT(25)
  2921. #define BIT_TC7EN_8197F BIT(24)
  2922. #define BIT_SHIFT_TC7DATA_8197F 0
  2923. #define BIT_MASK_TC7DATA_8197F 0xffffff
  2924. #define BIT_TC7DATA_8197F(x) (((x) & BIT_MASK_TC7DATA_8197F) << BIT_SHIFT_TC7DATA_8197F)
  2925. #define BITS_TC7DATA_8197F (BIT_MASK_TC7DATA_8197F << BIT_SHIFT_TC7DATA_8197F)
  2926. #define BIT_CLEAR_TC7DATA_8197F(x) ((x) & (~BITS_TC7DATA_8197F))
  2927. #define BIT_GET_TC7DATA_8197F(x) (((x) >> BIT_SHIFT_TC7DATA_8197F) & BIT_MASK_TC7DATA_8197F)
  2928. #define BIT_SET_TC7DATA_8197F(x, v) (BIT_CLEAR_TC7DATA_8197F(x) | BIT_TC7DATA_8197F(v))
  2929. /* 2 REG_TC8_CTRL_V1_8197F */
  2930. #define BIT_TC8INT_EN_8197F BIT(26)
  2931. #define BIT_TC8MODE_8197F BIT(25)
  2932. #define BIT_TC8EN_8197F BIT(24)
  2933. #define BIT_SHIFT_TC8DATA_8197F 0
  2934. #define BIT_MASK_TC8DATA_8197F 0xffffff
  2935. #define BIT_TC8DATA_8197F(x) (((x) & BIT_MASK_TC8DATA_8197F) << BIT_SHIFT_TC8DATA_8197F)
  2936. #define BITS_TC8DATA_8197F (BIT_MASK_TC8DATA_8197F << BIT_SHIFT_TC8DATA_8197F)
  2937. #define BIT_CLEAR_TC8DATA_8197F(x) ((x) & (~BITS_TC8DATA_8197F))
  2938. #define BIT_GET_TC8DATA_8197F(x) (((x) >> BIT_SHIFT_TC8DATA_8197F) & BIT_MASK_TC8DATA_8197F)
  2939. #define BIT_SET_TC8DATA_8197F(x, v) (BIT_CLEAR_TC8DATA_8197F(x) | BIT_TC8DATA_8197F(v))
  2940. /* 2 REG_RXBCN_TBTT_INTERVAL_PORT0TO3_8197F */
  2941. /* 2 REG_RXBCN_TBTT_INTERVAL_PORT4_8197F */
  2942. /* 2 REG_EXT_QUEUE_REG_8197F */
  2943. #define BIT_SHIFT_PCIE_PRIORITY_SEL_8197F 0
  2944. #define BIT_MASK_PCIE_PRIORITY_SEL_8197F 0x3
  2945. #define BIT_PCIE_PRIORITY_SEL_8197F(x) (((x) & BIT_MASK_PCIE_PRIORITY_SEL_8197F) << BIT_SHIFT_PCIE_PRIORITY_SEL_8197F)
  2946. #define BITS_PCIE_PRIORITY_SEL_8197F (BIT_MASK_PCIE_PRIORITY_SEL_8197F << BIT_SHIFT_PCIE_PRIORITY_SEL_8197F)
  2947. #define BIT_CLEAR_PCIE_PRIORITY_SEL_8197F(x) ((x) & (~BITS_PCIE_PRIORITY_SEL_8197F))
  2948. #define BIT_GET_PCIE_PRIORITY_SEL_8197F(x) (((x) >> BIT_SHIFT_PCIE_PRIORITY_SEL_8197F) & BIT_MASK_PCIE_PRIORITY_SEL_8197F)
  2949. #define BIT_SET_PCIE_PRIORITY_SEL_8197F(x, v) (BIT_CLEAR_PCIE_PRIORITY_SEL_8197F(x) | BIT_PCIE_PRIORITY_SEL_8197F(v))
  2950. /* 2 REG_COUNTER_CONTROL_8197F */
  2951. #define BIT_SHIFT_COUNTER_BASE_8197F 16
  2952. #define BIT_MASK_COUNTER_BASE_8197F 0x1fff
  2953. #define BIT_COUNTER_BASE_8197F(x) (((x) & BIT_MASK_COUNTER_BASE_8197F) << BIT_SHIFT_COUNTER_BASE_8197F)
  2954. #define BITS_COUNTER_BASE_8197F (BIT_MASK_COUNTER_BASE_8197F << BIT_SHIFT_COUNTER_BASE_8197F)
  2955. #define BIT_CLEAR_COUNTER_BASE_8197F(x) ((x) & (~BITS_COUNTER_BASE_8197F))
  2956. #define BIT_GET_COUNTER_BASE_8197F(x) (((x) >> BIT_SHIFT_COUNTER_BASE_8197F) & BIT_MASK_COUNTER_BASE_8197F)
  2957. #define BIT_SET_COUNTER_BASE_8197F(x, v) (BIT_CLEAR_COUNTER_BASE_8197F(x) | BIT_COUNTER_BASE_8197F(v))
  2958. #define BIT_EN_RTS_REQ_8197F BIT(9)
  2959. #define BIT_EN_EDCA_REQ_8197F BIT(8)
  2960. #define BIT_EN_PTCL_REQ_8197F BIT(7)
  2961. #define BIT_EN_SCH_REQ_8197F BIT(6)
  2962. #define BIT_EN_USB_CNT_8197F BIT(5)
  2963. #define BIT_EN_PCIE_CNT_8197F BIT(4)
  2964. #define BIT_RQPN_CNT_8197F BIT(3)
  2965. #define BIT_RDE_CNT_8197F BIT(2)
  2966. #define BIT_TDE_CNT_8197F BIT(1)
  2967. #define BIT_DIS_CNT_8197F BIT(0)
  2968. /* 2 REG_COUNTER_TH_8197F */
  2969. #define BIT_CNT_ALL_MACID_8197F BIT(31)
  2970. #define BIT_SHIFT_CNT_MACID_8197F 24
  2971. #define BIT_MASK_CNT_MACID_8197F 0x7f
  2972. #define BIT_CNT_MACID_8197F(x) (((x) & BIT_MASK_CNT_MACID_8197F) << BIT_SHIFT_CNT_MACID_8197F)
  2973. #define BITS_CNT_MACID_8197F (BIT_MASK_CNT_MACID_8197F << BIT_SHIFT_CNT_MACID_8197F)
  2974. #define BIT_CLEAR_CNT_MACID_8197F(x) ((x) & (~BITS_CNT_MACID_8197F))
  2975. #define BIT_GET_CNT_MACID_8197F(x) (((x) >> BIT_SHIFT_CNT_MACID_8197F) & BIT_MASK_CNT_MACID_8197F)
  2976. #define BIT_SET_CNT_MACID_8197F(x, v) (BIT_CLEAR_CNT_MACID_8197F(x) | BIT_CNT_MACID_8197F(v))
  2977. #define BIT_SHIFT_AGG_VALUE2_8197F 16
  2978. #define BIT_MASK_AGG_VALUE2_8197F 0x7f
  2979. #define BIT_AGG_VALUE2_8197F(x) (((x) & BIT_MASK_AGG_VALUE2_8197F) << BIT_SHIFT_AGG_VALUE2_8197F)
  2980. #define BITS_AGG_VALUE2_8197F (BIT_MASK_AGG_VALUE2_8197F << BIT_SHIFT_AGG_VALUE2_8197F)
  2981. #define BIT_CLEAR_AGG_VALUE2_8197F(x) ((x) & (~BITS_AGG_VALUE2_8197F))
  2982. #define BIT_GET_AGG_VALUE2_8197F(x) (((x) >> BIT_SHIFT_AGG_VALUE2_8197F) & BIT_MASK_AGG_VALUE2_8197F)
  2983. #define BIT_SET_AGG_VALUE2_8197F(x, v) (BIT_CLEAR_AGG_VALUE2_8197F(x) | BIT_AGG_VALUE2_8197F(v))
  2984. #define BIT_SHIFT_AGG_VALUE1_8197F 8
  2985. #define BIT_MASK_AGG_VALUE1_8197F 0x7f
  2986. #define BIT_AGG_VALUE1_8197F(x) (((x) & BIT_MASK_AGG_VALUE1_8197F) << BIT_SHIFT_AGG_VALUE1_8197F)
  2987. #define BITS_AGG_VALUE1_8197F (BIT_MASK_AGG_VALUE1_8197F << BIT_SHIFT_AGG_VALUE1_8197F)
  2988. #define BIT_CLEAR_AGG_VALUE1_8197F(x) ((x) & (~BITS_AGG_VALUE1_8197F))
  2989. #define BIT_GET_AGG_VALUE1_8197F(x) (((x) >> BIT_SHIFT_AGG_VALUE1_8197F) & BIT_MASK_AGG_VALUE1_8197F)
  2990. #define BIT_SET_AGG_VALUE1_8197F(x, v) (BIT_CLEAR_AGG_VALUE1_8197F(x) | BIT_AGG_VALUE1_8197F(v))
  2991. #define BIT_SHIFT_AGG_VALUE0_8197F 0
  2992. #define BIT_MASK_AGG_VALUE0_8197F 0x7f
  2993. #define BIT_AGG_VALUE0_8197F(x) (((x) & BIT_MASK_AGG_VALUE0_8197F) << BIT_SHIFT_AGG_VALUE0_8197F)
  2994. #define BITS_AGG_VALUE0_8197F (BIT_MASK_AGG_VALUE0_8197F << BIT_SHIFT_AGG_VALUE0_8197F)
  2995. #define BIT_CLEAR_AGG_VALUE0_8197F(x) ((x) & (~BITS_AGG_VALUE0_8197F))
  2996. #define BIT_GET_AGG_VALUE0_8197F(x) (((x) >> BIT_SHIFT_AGG_VALUE0_8197F) & BIT_MASK_AGG_VALUE0_8197F)
  2997. #define BIT_SET_AGG_VALUE0_8197F(x, v) (BIT_CLEAR_AGG_VALUE0_8197F(x) | BIT_AGG_VALUE0_8197F(v))
  2998. /* 2 REG_COUNTER_SET_8197F */
  2999. #define BIT_RTS_RST_8197F BIT(24)
  3000. #define BIT_PTCL_RST_8197F BIT(23)
  3001. #define BIT_SCH_RST_8197F BIT(22)
  3002. #define BIT_EDCA_RST_8197F BIT(21)
  3003. #define BIT_RQPN_RST_8197F BIT(20)
  3004. #define BIT_USB_RST_8197F BIT(19)
  3005. #define BIT_PCIE_RST_8197F BIT(18)
  3006. #define BIT_RXDMA_RST_8197F BIT(17)
  3007. #define BIT_TXDMA_RST_8197F BIT(16)
  3008. #define BIT_EN_RTS_START_8197F BIT(8)
  3009. #define BIT_EN_PTCL_START_8197F BIT(7)
  3010. #define BIT_EN_SCH_START_8197F BIT(6)
  3011. #define BIT_EN_EDCA_START_8197F BIT(5)
  3012. #define BIT_EN_RQPN_START_8197F BIT(4)
  3013. #define BIT_EN_USB_START_8197F BIT(3)
  3014. #define BIT_EN_PCIE_START_8197F BIT(2)
  3015. #define BIT_EN_RXDMA_START_8197F BIT(1)
  3016. #define BIT_EN_TXDMA_START_8197F BIT(0)
  3017. /* 2 REG_COUNTER_OVERFLOW_8197F */
  3018. #define BIT_RTS_OVF_8197F BIT(8)
  3019. #define BIT_PTCL_OVF_8197F BIT(7)
  3020. #define BIT_SCH_OVF_8197F BIT(6)
  3021. #define BIT_EDCA_OVF_8197F BIT(5)
  3022. #define BIT_RQPN_OVF_8197F BIT(4)
  3023. #define BIT_USB_OVF_8197F BIT(3)
  3024. #define BIT_PCIE_OVF_8197F BIT(2)
  3025. #define BIT_RXDMA_OVF_8197F BIT(1)
  3026. #define BIT_TXDMA_OVF_8197F BIT(0)
  3027. /* 2 REG_TDE_LEN_TH_8197F */
  3028. #define BIT_SHIFT_TXDMA_LEN_TH0_8197F 16
  3029. #define BIT_MASK_TXDMA_LEN_TH0_8197F 0xffff
  3030. #define BIT_TXDMA_LEN_TH0_8197F(x) (((x) & BIT_MASK_TXDMA_LEN_TH0_8197F) << BIT_SHIFT_TXDMA_LEN_TH0_8197F)
  3031. #define BITS_TXDMA_LEN_TH0_8197F (BIT_MASK_TXDMA_LEN_TH0_8197F << BIT_SHIFT_TXDMA_LEN_TH0_8197F)
  3032. #define BIT_CLEAR_TXDMA_LEN_TH0_8197F(x) ((x) & (~BITS_TXDMA_LEN_TH0_8197F))
  3033. #define BIT_GET_TXDMA_LEN_TH0_8197F(x) (((x) >> BIT_SHIFT_TXDMA_LEN_TH0_8197F) & BIT_MASK_TXDMA_LEN_TH0_8197F)
  3034. #define BIT_SET_TXDMA_LEN_TH0_8197F(x, v) (BIT_CLEAR_TXDMA_LEN_TH0_8197F(x) | BIT_TXDMA_LEN_TH0_8197F(v))
  3035. #define BIT_SHIFT_TXDMA_LEN_TH1_8197F 0
  3036. #define BIT_MASK_TXDMA_LEN_TH1_8197F 0xffff
  3037. #define BIT_TXDMA_LEN_TH1_8197F(x) (((x) & BIT_MASK_TXDMA_LEN_TH1_8197F) << BIT_SHIFT_TXDMA_LEN_TH1_8197F)
  3038. #define BITS_TXDMA_LEN_TH1_8197F (BIT_MASK_TXDMA_LEN_TH1_8197F << BIT_SHIFT_TXDMA_LEN_TH1_8197F)
  3039. #define BIT_CLEAR_TXDMA_LEN_TH1_8197F(x) ((x) & (~BITS_TXDMA_LEN_TH1_8197F))
  3040. #define BIT_GET_TXDMA_LEN_TH1_8197F(x) (((x) >> BIT_SHIFT_TXDMA_LEN_TH1_8197F) & BIT_MASK_TXDMA_LEN_TH1_8197F)
  3041. #define BIT_SET_TXDMA_LEN_TH1_8197F(x, v) (BIT_CLEAR_TXDMA_LEN_TH1_8197F(x) | BIT_TXDMA_LEN_TH1_8197F(v))
  3042. /* 2 REG_RDE_LEN_TH_8197F */
  3043. #define BIT_SHIFT_RXDMA_LEN_TH0_8197F 16
  3044. #define BIT_MASK_RXDMA_LEN_TH0_8197F 0xffff
  3045. #define BIT_RXDMA_LEN_TH0_8197F(x) (((x) & BIT_MASK_RXDMA_LEN_TH0_8197F) << BIT_SHIFT_RXDMA_LEN_TH0_8197F)
  3046. #define BITS_RXDMA_LEN_TH0_8197F (BIT_MASK_RXDMA_LEN_TH0_8197F << BIT_SHIFT_RXDMA_LEN_TH0_8197F)
  3047. #define BIT_CLEAR_RXDMA_LEN_TH0_8197F(x) ((x) & (~BITS_RXDMA_LEN_TH0_8197F))
  3048. #define BIT_GET_RXDMA_LEN_TH0_8197F(x) (((x) >> BIT_SHIFT_RXDMA_LEN_TH0_8197F) & BIT_MASK_RXDMA_LEN_TH0_8197F)
  3049. #define BIT_SET_RXDMA_LEN_TH0_8197F(x, v) (BIT_CLEAR_RXDMA_LEN_TH0_8197F(x) | BIT_RXDMA_LEN_TH0_8197F(v))
  3050. #define BIT_SHIFT_RXDMA_LEN_TH1_8197F 0
  3051. #define BIT_MASK_RXDMA_LEN_TH1_8197F 0xffff
  3052. #define BIT_RXDMA_LEN_TH1_8197F(x) (((x) & BIT_MASK_RXDMA_LEN_TH1_8197F) << BIT_SHIFT_RXDMA_LEN_TH1_8197F)
  3053. #define BITS_RXDMA_LEN_TH1_8197F (BIT_MASK_RXDMA_LEN_TH1_8197F << BIT_SHIFT_RXDMA_LEN_TH1_8197F)
  3054. #define BIT_CLEAR_RXDMA_LEN_TH1_8197F(x) ((x) & (~BITS_RXDMA_LEN_TH1_8197F))
  3055. #define BIT_GET_RXDMA_LEN_TH1_8197F(x) (((x) >> BIT_SHIFT_RXDMA_LEN_TH1_8197F) & BIT_MASK_RXDMA_LEN_TH1_8197F)
  3056. #define BIT_SET_RXDMA_LEN_TH1_8197F(x, v) (BIT_CLEAR_RXDMA_LEN_TH1_8197F(x) | BIT_RXDMA_LEN_TH1_8197F(v))
  3057. /* 2 REG_PCIE_EXEC_TIME_8197F */
  3058. #define BIT_SHIFT_COUNTER_INTERVAL_SEL_8197F 16
  3059. #define BIT_MASK_COUNTER_INTERVAL_SEL_8197F 0x3
  3060. #define BIT_COUNTER_INTERVAL_SEL_8197F(x) (((x) & BIT_MASK_COUNTER_INTERVAL_SEL_8197F) << BIT_SHIFT_COUNTER_INTERVAL_SEL_8197F)
  3061. #define BITS_COUNTER_INTERVAL_SEL_8197F (BIT_MASK_COUNTER_INTERVAL_SEL_8197F << BIT_SHIFT_COUNTER_INTERVAL_SEL_8197F)
  3062. #define BIT_CLEAR_COUNTER_INTERVAL_SEL_8197F(x) ((x) & (~BITS_COUNTER_INTERVAL_SEL_8197F))
  3063. #define BIT_GET_COUNTER_INTERVAL_SEL_8197F(x) (((x) >> BIT_SHIFT_COUNTER_INTERVAL_SEL_8197F) & BIT_MASK_COUNTER_INTERVAL_SEL_8197F)
  3064. #define BIT_SET_COUNTER_INTERVAL_SEL_8197F(x, v) (BIT_CLEAR_COUNTER_INTERVAL_SEL_8197F(x) | BIT_COUNTER_INTERVAL_SEL_8197F(v))
  3065. #define BIT_SHIFT_PCIE_TRANS_DATA_TH1_8197F 0
  3066. #define BIT_MASK_PCIE_TRANS_DATA_TH1_8197F 0xffff
  3067. #define BIT_PCIE_TRANS_DATA_TH1_8197F(x) (((x) & BIT_MASK_PCIE_TRANS_DATA_TH1_8197F) << BIT_SHIFT_PCIE_TRANS_DATA_TH1_8197F)
  3068. #define BITS_PCIE_TRANS_DATA_TH1_8197F (BIT_MASK_PCIE_TRANS_DATA_TH1_8197F << BIT_SHIFT_PCIE_TRANS_DATA_TH1_8197F)
  3069. #define BIT_CLEAR_PCIE_TRANS_DATA_TH1_8197F(x) ((x) & (~BITS_PCIE_TRANS_DATA_TH1_8197F))
  3070. #define BIT_GET_PCIE_TRANS_DATA_TH1_8197F(x) (((x) >> BIT_SHIFT_PCIE_TRANS_DATA_TH1_8197F) & BIT_MASK_PCIE_TRANS_DATA_TH1_8197F)
  3071. #define BIT_SET_PCIE_TRANS_DATA_TH1_8197F(x, v) (BIT_CLEAR_PCIE_TRANS_DATA_TH1_8197F(x) | BIT_PCIE_TRANS_DATA_TH1_8197F(v))
  3072. /* 2 REG_FT2IMR_8197F */
  3073. #define BIT_PORT4_RX_UCMD1_UAPSD0_OK_INT_EN_8197F BIT(31)
  3074. #define BIT_PORT4_RX_UCMD0_UAPSD0_OK_INT_EN_8197F BIT(30)
  3075. #define BIT_PORT4_TRIPKT_OK_INT_EN_8197F BIT(29)
  3076. #define BIT_PORT4_RX_EOSP_OK_INT_EN_8197F BIT(28)
  3077. #define BIT_PORT3_RX_UCMD1_UAPSD0_OK_INT_EN_8197F BIT(27)
  3078. #define BIT_PORT3_RX_UCMD0_UAPSD0_OK_INT_EN_8197F BIT(26)
  3079. #define BIT_PORT3_TRIPKT_OK_INT_EN_8197F BIT(25)
  3080. #define BIT_PORT3_RX_EOSP_OK_INT_EN_8197F BIT(24)
  3081. #define BIT_PORT2_RX_UCMD1_UAPSD0_OK_INT_EN_8197F BIT(23)
  3082. #define BIT_PORT2_RX_UCMD0_UAPSD0_OK_INT_EN_8197F BIT(22)
  3083. #define BIT_PORT2_TRIPKT_OK_INT_EN_8197F BIT(21)
  3084. #define BIT_PORT2_RX_EOSP_OK_INT_EN_8197F BIT(20)
  3085. #define BIT_PORT1_RX_UCMD1_UAPSD0_OK_INT_EN_8197F BIT(19)
  3086. #define BIT_PORT1_RX_UCMD0_UAPSD0_OK_INT_EN_8197F BIT(18)
  3087. #define BIT_PORT1_TRIPKT_OK_INT_EN_8197F BIT(17)
  3088. #define BIT_PORT1_RX_EOSP_OK_INT_EN_8197F BIT(16)
  3089. #define BIT_NOA2_TSFT_BIT32_TOGGLE_INT_EN_8197F BIT(9)
  3090. #define BIT_NOA1_TSFT_BIT32_TOGGLE_INT_EN_8197F BIT(8)
  3091. #define BIT_PORT4_TX_NULL1_DONE_INT_EN_8197F BIT(7)
  3092. #define BIT_PORT4_TX_NULL0_DONE_INT_EN_8197F BIT(6)
  3093. #define BIT_PORT3_TX_NULL1_DONE_INT_EN_8197F BIT(5)
  3094. #define BIT_PORT3_TX_NULL0_DONE_INT_EN_8197F BIT(4)
  3095. #define BIT_PORT2_TX_NULL1_DONE_INT_EN_8197F BIT(3)
  3096. #define BIT_PORT2_TX_NULL0_DONE_INT_EN_8197F BIT(2)
  3097. #define BIT_PORT1_TX_NULL1_DONE_INT_EN_8197F BIT(1)
  3098. #define BIT_PORT1_TX_NULL0_DONE_INT_EN_8197F BIT(0)
  3099. /* 2 REG_FT2ISR_8197F */
  3100. #define BIT_PORT4_RX_UCMD1_UAPSD0_OK_INT_8197F BIT(31)
  3101. #define BIT_PORT4_RX_UCMD0_UAPSD0_OK_INT_8197F BIT(30)
  3102. #define BIT_PORT4_TRIPKT_OK_INT_8197F BIT(29)
  3103. #define BIT_PORT4_RX_EOSP_OK_INT_8197F BIT(28)
  3104. #define BIT_PORT3_RX_UCMD1_UAPSD0_OK_INT_8197F BIT(27)
  3105. #define BIT_PORT3_RX_UCMD0_UAPSD0_OK_INT_8197F BIT(26)
  3106. #define BIT_PORT3_TRIPKT_OK_INT_8197F BIT(25)
  3107. #define BIT_PORT3_RX_EOSP_OK_INT_8197F BIT(24)
  3108. #define BIT_PORT2_RX_UCMD1_UAPSD0_OK_INT_8197F BIT(23)
  3109. #define BIT_PORT2_RX_UCMD0_UAPSD0_OK_INT_8197F BIT(22)
  3110. #define BIT_PORT2_TRIPKT_OK_INT_8197F BIT(21)
  3111. #define BIT_PORT2_RX_EOSP_OK_INT_8197F BIT(20)
  3112. #define BIT_PORT1_RX_UCMD1_UAPSD0_OK_INT_8197F BIT(19)
  3113. #define BIT_PORT1_RX_UCMD0_UAPSD0_OK_INT_8197F BIT(18)
  3114. #define BIT_PORT1_TRIPKT_OK_INT_8197F BIT(17)
  3115. #define BIT_PORT1_RX_EOSP_OK_INT_8197F BIT(16)
  3116. #define BIT_NOA2_TSFT_BIT32_TOGGLE_INT_8197F BIT(9)
  3117. #define BIT_NOA1_TSFT_BIT32_TOGGLE_INT_8197F BIT(8)
  3118. #define BIT_PORT4_TX_NULL1_DONE_INT_8197F BIT(7)
  3119. #define BIT_PORT4_TX_NULL0_DONE_INT_8197F BIT(6)
  3120. #define BIT_PORT3_TX_NULL1_DONE_INT_8197F BIT(5)
  3121. #define BIT_PORT3_TX_NULL0_DONE_INT_8197F BIT(4)
  3122. #define BIT_PORT2_TX_NULL1_DONE_INT_8197F BIT(3)
  3123. #define BIT_PORT2_TX_NULL0_DONE_INT_8197F BIT(2)
  3124. #define BIT_PORT1_TX_NULL1_DONE_INT_8197F BIT(1)
  3125. #define BIT_PORT1_TX_NULL0_DONE_INT_8197F BIT(0)
  3126. /* 2 REG_MSG2_8197F */
  3127. #define BIT_SHIFT_FW_MSG2_8197F 0
  3128. #define BIT_MASK_FW_MSG2_8197F 0xffffffffL
  3129. #define BIT_FW_MSG2_8197F(x) (((x) & BIT_MASK_FW_MSG2_8197F) << BIT_SHIFT_FW_MSG2_8197F)
  3130. #define BITS_FW_MSG2_8197F (BIT_MASK_FW_MSG2_8197F << BIT_SHIFT_FW_MSG2_8197F)
  3131. #define BIT_CLEAR_FW_MSG2_8197F(x) ((x) & (~BITS_FW_MSG2_8197F))
  3132. #define BIT_GET_FW_MSG2_8197F(x) (((x) >> BIT_SHIFT_FW_MSG2_8197F) & BIT_MASK_FW_MSG2_8197F)
  3133. #define BIT_SET_FW_MSG2_8197F(x, v) (BIT_CLEAR_FW_MSG2_8197F(x) | BIT_FW_MSG2_8197F(v))
  3134. /* 2 REG_MSG3_8197F */
  3135. #define BIT_SHIFT_FW_MSG3_8197F 0
  3136. #define BIT_MASK_FW_MSG3_8197F 0xffffffffL
  3137. #define BIT_FW_MSG3_8197F(x) (((x) & BIT_MASK_FW_MSG3_8197F) << BIT_SHIFT_FW_MSG3_8197F)
  3138. #define BITS_FW_MSG3_8197F (BIT_MASK_FW_MSG3_8197F << BIT_SHIFT_FW_MSG3_8197F)
  3139. #define BIT_CLEAR_FW_MSG3_8197F(x) ((x) & (~BITS_FW_MSG3_8197F))
  3140. #define BIT_GET_FW_MSG3_8197F(x) (((x) >> BIT_SHIFT_FW_MSG3_8197F) & BIT_MASK_FW_MSG3_8197F)
  3141. #define BIT_SET_FW_MSG3_8197F(x, v) (BIT_CLEAR_FW_MSG3_8197F(x) | BIT_FW_MSG3_8197F(v))
  3142. /* 2 REG_MSG4_8197F */
  3143. #define BIT_SHIFT_FW_MSG4_8197F 0
  3144. #define BIT_MASK_FW_MSG4_8197F 0xffffffffL
  3145. #define BIT_FW_MSG4_8197F(x) (((x) & BIT_MASK_FW_MSG4_8197F) << BIT_SHIFT_FW_MSG4_8197F)
  3146. #define BITS_FW_MSG4_8197F (BIT_MASK_FW_MSG4_8197F << BIT_SHIFT_FW_MSG4_8197F)
  3147. #define BIT_CLEAR_FW_MSG4_8197F(x) ((x) & (~BITS_FW_MSG4_8197F))
  3148. #define BIT_GET_FW_MSG4_8197F(x) (((x) >> BIT_SHIFT_FW_MSG4_8197F) & BIT_MASK_FW_MSG4_8197F)
  3149. #define BIT_SET_FW_MSG4_8197F(x, v) (BIT_CLEAR_FW_MSG4_8197F(x) | BIT_FW_MSG4_8197F(v))
  3150. /* 2 REG_MSG5_8197F */
  3151. #define BIT_SHIFT_FW_MSG5_8197F 0
  3152. #define BIT_MASK_FW_MSG5_8197F 0xffffffffL
  3153. #define BIT_FW_MSG5_8197F(x) (((x) & BIT_MASK_FW_MSG5_8197F) << BIT_SHIFT_FW_MSG5_8197F)
  3154. #define BITS_FW_MSG5_8197F (BIT_MASK_FW_MSG5_8197F << BIT_SHIFT_FW_MSG5_8197F)
  3155. #define BIT_CLEAR_FW_MSG5_8197F(x) ((x) & (~BITS_FW_MSG5_8197F))
  3156. #define BIT_GET_FW_MSG5_8197F(x) (((x) >> BIT_SHIFT_FW_MSG5_8197F) & BIT_MASK_FW_MSG5_8197F)
  3157. #define BIT_SET_FW_MSG5_8197F(x, v) (BIT_CLEAR_FW_MSG5_8197F(x) | BIT_FW_MSG5_8197F(v))
  3158. /* 2 REG_NOT_VALID_8197F */
  3159. /* 2 REG_FIFOPAGE_CTRL_1_8197F */
  3160. #define BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8197F 16
  3161. #define BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8197F 0xff
  3162. #define BIT_TX_OQT_HE_FREE_SPACE_V1_8197F(x) (((x) & BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8197F) << BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8197F)
  3163. #define BITS_TX_OQT_HE_FREE_SPACE_V1_8197F (BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8197F << BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8197F)
  3164. #define BIT_CLEAR_TX_OQT_HE_FREE_SPACE_V1_8197F(x) ((x) & (~BITS_TX_OQT_HE_FREE_SPACE_V1_8197F))
  3165. #define BIT_GET_TX_OQT_HE_FREE_SPACE_V1_8197F(x) (((x) >> BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8197F) & BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8197F)
  3166. #define BIT_SET_TX_OQT_HE_FREE_SPACE_V1_8197F(x, v) (BIT_CLEAR_TX_OQT_HE_FREE_SPACE_V1_8197F(x) | BIT_TX_OQT_HE_FREE_SPACE_V1_8197F(v))
  3167. #define BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8197F 0
  3168. #define BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8197F 0xff
  3169. #define BIT_TX_OQT_NL_FREE_SPACE_V1_8197F(x) (((x) & BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8197F) << BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8197F)
  3170. #define BITS_TX_OQT_NL_FREE_SPACE_V1_8197F (BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8197F << BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8197F)
  3171. #define BIT_CLEAR_TX_OQT_NL_FREE_SPACE_V1_8197F(x) ((x) & (~BITS_TX_OQT_NL_FREE_SPACE_V1_8197F))
  3172. #define BIT_GET_TX_OQT_NL_FREE_SPACE_V1_8197F(x) (((x) >> BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8197F) & BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8197F)
  3173. #define BIT_SET_TX_OQT_NL_FREE_SPACE_V1_8197F(x, v) (BIT_CLEAR_TX_OQT_NL_FREE_SPACE_V1_8197F(x) | BIT_TX_OQT_NL_FREE_SPACE_V1_8197F(v))
  3174. /* 2 REG_FIFOPAGE_CTRL_2_8197F */
  3175. #define BIT_BCN_VALID_1_V1_8197F BIT(31)
  3176. #define BIT_SHIFT_BCN_HEAD_1_V1_8197F 16
  3177. #define BIT_MASK_BCN_HEAD_1_V1_8197F 0xfff
  3178. #define BIT_BCN_HEAD_1_V1_8197F(x) (((x) & BIT_MASK_BCN_HEAD_1_V1_8197F) << BIT_SHIFT_BCN_HEAD_1_V1_8197F)
  3179. #define BITS_BCN_HEAD_1_V1_8197F (BIT_MASK_BCN_HEAD_1_V1_8197F << BIT_SHIFT_BCN_HEAD_1_V1_8197F)
  3180. #define BIT_CLEAR_BCN_HEAD_1_V1_8197F(x) ((x) & (~BITS_BCN_HEAD_1_V1_8197F))
  3181. #define BIT_GET_BCN_HEAD_1_V1_8197F(x) (((x) >> BIT_SHIFT_BCN_HEAD_1_V1_8197F) & BIT_MASK_BCN_HEAD_1_V1_8197F)
  3182. #define BIT_SET_BCN_HEAD_1_V1_8197F(x, v) (BIT_CLEAR_BCN_HEAD_1_V1_8197F(x) | BIT_BCN_HEAD_1_V1_8197F(v))
  3183. #define BIT_BCN_VALID_V1_8197F BIT(15)
  3184. #define BIT_SHIFT_BCN_HEAD_V1_8197F 0
  3185. #define BIT_MASK_BCN_HEAD_V1_8197F 0xfff
  3186. #define BIT_BCN_HEAD_V1_8197F(x) (((x) & BIT_MASK_BCN_HEAD_V1_8197F) << BIT_SHIFT_BCN_HEAD_V1_8197F)
  3187. #define BITS_BCN_HEAD_V1_8197F (BIT_MASK_BCN_HEAD_V1_8197F << BIT_SHIFT_BCN_HEAD_V1_8197F)
  3188. #define BIT_CLEAR_BCN_HEAD_V1_8197F(x) ((x) & (~BITS_BCN_HEAD_V1_8197F))
  3189. #define BIT_GET_BCN_HEAD_V1_8197F(x) (((x) >> BIT_SHIFT_BCN_HEAD_V1_8197F) & BIT_MASK_BCN_HEAD_V1_8197F)
  3190. #define BIT_SET_BCN_HEAD_V1_8197F(x, v) (BIT_CLEAR_BCN_HEAD_V1_8197F(x) | BIT_BCN_HEAD_V1_8197F(v))
  3191. /* 2 REG_AUTO_LLT_V1_8197F */
  3192. #define BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F 24
  3193. #define BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F 0xff
  3194. #define BIT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x) (((x) & BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F) << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F)
  3195. #define BITS_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F (BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F)
  3196. #define BIT_CLEAR_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x) ((x) & (~BITS_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F))
  3197. #define BIT_GET_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x) (((x) >> BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F) & BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F)
  3198. #define BIT_SET_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x, v) (BIT_CLEAR_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x) | BIT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(v))
  3199. #define BIT_SHIFT_LLT_FREE_PAGE_V1_8197F 8
  3200. #define BIT_MASK_LLT_FREE_PAGE_V1_8197F 0xffff
  3201. #define BIT_LLT_FREE_PAGE_V1_8197F(x) (((x) & BIT_MASK_LLT_FREE_PAGE_V1_8197F) << BIT_SHIFT_LLT_FREE_PAGE_V1_8197F)
  3202. #define BITS_LLT_FREE_PAGE_V1_8197F (BIT_MASK_LLT_FREE_PAGE_V1_8197F << BIT_SHIFT_LLT_FREE_PAGE_V1_8197F)
  3203. #define BIT_CLEAR_LLT_FREE_PAGE_V1_8197F(x) ((x) & (~BITS_LLT_FREE_PAGE_V1_8197F))
  3204. #define BIT_GET_LLT_FREE_PAGE_V1_8197F(x) (((x) >> BIT_SHIFT_LLT_FREE_PAGE_V1_8197F) & BIT_MASK_LLT_FREE_PAGE_V1_8197F)
  3205. #define BIT_SET_LLT_FREE_PAGE_V1_8197F(x, v) (BIT_CLEAR_LLT_FREE_PAGE_V1_8197F(x) | BIT_LLT_FREE_PAGE_V1_8197F(v))
  3206. #define BIT_SHIFT_BLK_DESC_NUM_8197F 4
  3207. #define BIT_MASK_BLK_DESC_NUM_8197F 0xf
  3208. #define BIT_BLK_DESC_NUM_8197F(x) (((x) & BIT_MASK_BLK_DESC_NUM_8197F) << BIT_SHIFT_BLK_DESC_NUM_8197F)
  3209. #define BITS_BLK_DESC_NUM_8197F (BIT_MASK_BLK_DESC_NUM_8197F << BIT_SHIFT_BLK_DESC_NUM_8197F)
  3210. #define BIT_CLEAR_BLK_DESC_NUM_8197F(x) ((x) & (~BITS_BLK_DESC_NUM_8197F))
  3211. #define BIT_GET_BLK_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_BLK_DESC_NUM_8197F) & BIT_MASK_BLK_DESC_NUM_8197F)
  3212. #define BIT_SET_BLK_DESC_NUM_8197F(x, v) (BIT_CLEAR_BLK_DESC_NUM_8197F(x) | BIT_BLK_DESC_NUM_8197F(v))
  3213. #define BIT_R_BCN_HEAD_SEL_8197F BIT(3)
  3214. #define BIT_R_EN_BCN_SW_HEAD_SEL_8197F BIT(2)
  3215. #define BIT_LLT_DBG_SEL_8197F BIT(1)
  3216. #define BIT_AUTO_INIT_LLT_V1_8197F BIT(0)
  3217. /* 2 REG_TXDMA_OFFSET_CHK_8197F */
  3218. #define BIT_EM_CHKSUM_FIN_8197F BIT(31)
  3219. #define BIT_EMN_PCIE_DMA_MOD_8197F BIT(30)
  3220. #define BIT_EN_TXQUE_CLR_8197F BIT(29)
  3221. #define BIT_EN_PCIE_FIFO_MODE_8197F BIT(28)
  3222. #define BIT_SHIFT_PG_UNDER_TH_V1_8197F 16
  3223. #define BIT_MASK_PG_UNDER_TH_V1_8197F 0xfff
  3224. #define BIT_PG_UNDER_TH_V1_8197F(x) (((x) & BIT_MASK_PG_UNDER_TH_V1_8197F) << BIT_SHIFT_PG_UNDER_TH_V1_8197F)
  3225. #define BITS_PG_UNDER_TH_V1_8197F (BIT_MASK_PG_UNDER_TH_V1_8197F << BIT_SHIFT_PG_UNDER_TH_V1_8197F)
  3226. #define BIT_CLEAR_PG_UNDER_TH_V1_8197F(x) ((x) & (~BITS_PG_UNDER_TH_V1_8197F))
  3227. #define BIT_GET_PG_UNDER_TH_V1_8197F(x) (((x) >> BIT_SHIFT_PG_UNDER_TH_V1_8197F) & BIT_MASK_PG_UNDER_TH_V1_8197F)
  3228. #define BIT_SET_PG_UNDER_TH_V1_8197F(x, v) (BIT_CLEAR_PG_UNDER_TH_V1_8197F(x) | BIT_PG_UNDER_TH_V1_8197F(v))
  3229. #define BIT_EN_RESET_RESTORE_H2C_8197F BIT(15)
  3230. #define BIT_SDIO_TDE_FINISH_8197F BIT(14)
  3231. #define BIT_SDIO_TXDESC_CHKSUM_EN_8197F BIT(13)
  3232. #define BIT_RST_RDPTR_8197F BIT(12)
  3233. #define BIT_RST_WRPTR_8197F BIT(11)
  3234. #define BIT_CHK_PG_TH_EN_8197F BIT(10)
  3235. #define BIT_DROP_DATA_EN_8197F BIT(9)
  3236. #define BIT_CHECK_OFFSET_EN_8197F BIT(8)
  3237. #define BIT_SHIFT_CHECK_OFFSET_8197F 0
  3238. #define BIT_MASK_CHECK_OFFSET_8197F 0xff
  3239. #define BIT_CHECK_OFFSET_8197F(x) (((x) & BIT_MASK_CHECK_OFFSET_8197F) << BIT_SHIFT_CHECK_OFFSET_8197F)
  3240. #define BITS_CHECK_OFFSET_8197F (BIT_MASK_CHECK_OFFSET_8197F << BIT_SHIFT_CHECK_OFFSET_8197F)
  3241. #define BIT_CLEAR_CHECK_OFFSET_8197F(x) ((x) & (~BITS_CHECK_OFFSET_8197F))
  3242. #define BIT_GET_CHECK_OFFSET_8197F(x) (((x) >> BIT_SHIFT_CHECK_OFFSET_8197F) & BIT_MASK_CHECK_OFFSET_8197F)
  3243. #define BIT_SET_CHECK_OFFSET_8197F(x, v) (BIT_CLEAR_CHECK_OFFSET_8197F(x) | BIT_CHECK_OFFSET_8197F(v))
  3244. /* 2 REG_TXDMA_STATUS_8197F */
  3245. #define BIT_HI_OQT_UDN_8197F BIT(17)
  3246. #define BIT_HI_OQT_OVF_8197F BIT(16)
  3247. #define BIT_PAYLOAD_CHKSUM_ERR_8197F BIT(15)
  3248. #define BIT_PAYLOAD_UDN_8197F BIT(14)
  3249. #define BIT_PAYLOAD_OVF_8197F BIT(13)
  3250. #define BIT_DSC_CHKSUM_FAIL_8197F BIT(12)
  3251. #define BIT_UNKNOWN_QSEL_8197F BIT(11)
  3252. #define BIT_EP_QSEL_DIFF_8197F BIT(10)
  3253. #define BIT_TX_OFFS_UNMATCH_8197F BIT(9)
  3254. #define BIT_TXOQT_UDN_8197F BIT(8)
  3255. #define BIT_TXOQT_OVF_8197F BIT(7)
  3256. #define BIT_TXDMA_SFF_UDN_8197F BIT(6)
  3257. #define BIT_TXDMA_SFF_OVF_8197F BIT(5)
  3258. #define BIT_LLT_NULL_PG_8197F BIT(4)
  3259. #define BIT_PAGE_UDN_8197F BIT(3)
  3260. #define BIT_PAGE_OVF_8197F BIT(2)
  3261. #define BIT_TXFF_PG_UDN_8197F BIT(1)
  3262. #define BIT_TXFF_PG_OVF_8197F BIT(0)
  3263. /* 2 REG_TX_DMA_DBG_8197F */
  3264. /* 2 REG_TQPNT1_8197F */
  3265. #define BIT_SHIFT_HPQ_HIGH_TH_V1_8197F 16
  3266. #define BIT_MASK_HPQ_HIGH_TH_V1_8197F 0xfff
  3267. #define BIT_HPQ_HIGH_TH_V1_8197F(x) (((x) & BIT_MASK_HPQ_HIGH_TH_V1_8197F) << BIT_SHIFT_HPQ_HIGH_TH_V1_8197F)
  3268. #define BITS_HPQ_HIGH_TH_V1_8197F (BIT_MASK_HPQ_HIGH_TH_V1_8197F << BIT_SHIFT_HPQ_HIGH_TH_V1_8197F)
  3269. #define BIT_CLEAR_HPQ_HIGH_TH_V1_8197F(x) ((x) & (~BITS_HPQ_HIGH_TH_V1_8197F))
  3270. #define BIT_GET_HPQ_HIGH_TH_V1_8197F(x) (((x) >> BIT_SHIFT_HPQ_HIGH_TH_V1_8197F) & BIT_MASK_HPQ_HIGH_TH_V1_8197F)
  3271. #define BIT_SET_HPQ_HIGH_TH_V1_8197F(x, v) (BIT_CLEAR_HPQ_HIGH_TH_V1_8197F(x) | BIT_HPQ_HIGH_TH_V1_8197F(v))
  3272. #define BIT_SHIFT_HPQ_LOW_TH_V1_8197F 0
  3273. #define BIT_MASK_HPQ_LOW_TH_V1_8197F 0xfff
  3274. #define BIT_HPQ_LOW_TH_V1_8197F(x) (((x) & BIT_MASK_HPQ_LOW_TH_V1_8197F) << BIT_SHIFT_HPQ_LOW_TH_V1_8197F)
  3275. #define BITS_HPQ_LOW_TH_V1_8197F (BIT_MASK_HPQ_LOW_TH_V1_8197F << BIT_SHIFT_HPQ_LOW_TH_V1_8197F)
  3276. #define BIT_CLEAR_HPQ_LOW_TH_V1_8197F(x) ((x) & (~BITS_HPQ_LOW_TH_V1_8197F))
  3277. #define BIT_GET_HPQ_LOW_TH_V1_8197F(x) (((x) >> BIT_SHIFT_HPQ_LOW_TH_V1_8197F) & BIT_MASK_HPQ_LOW_TH_V1_8197F)
  3278. #define BIT_SET_HPQ_LOW_TH_V1_8197F(x, v) (BIT_CLEAR_HPQ_LOW_TH_V1_8197F(x) | BIT_HPQ_LOW_TH_V1_8197F(v))
  3279. /* 2 REG_TQPNT2_8197F */
  3280. #define BIT_SHIFT_NPQ_HIGH_TH_V1_8197F 16
  3281. #define BIT_MASK_NPQ_HIGH_TH_V1_8197F 0xfff
  3282. #define BIT_NPQ_HIGH_TH_V1_8197F(x) (((x) & BIT_MASK_NPQ_HIGH_TH_V1_8197F) << BIT_SHIFT_NPQ_HIGH_TH_V1_8197F)
  3283. #define BITS_NPQ_HIGH_TH_V1_8197F (BIT_MASK_NPQ_HIGH_TH_V1_8197F << BIT_SHIFT_NPQ_HIGH_TH_V1_8197F)
  3284. #define BIT_CLEAR_NPQ_HIGH_TH_V1_8197F(x) ((x) & (~BITS_NPQ_HIGH_TH_V1_8197F))
  3285. #define BIT_GET_NPQ_HIGH_TH_V1_8197F(x) (((x) >> BIT_SHIFT_NPQ_HIGH_TH_V1_8197F) & BIT_MASK_NPQ_HIGH_TH_V1_8197F)
  3286. #define BIT_SET_NPQ_HIGH_TH_V1_8197F(x, v) (BIT_CLEAR_NPQ_HIGH_TH_V1_8197F(x) | BIT_NPQ_HIGH_TH_V1_8197F(v))
  3287. #define BIT_SHIFT_NPQ_LOW_TH_V1_8197F 0
  3288. #define BIT_MASK_NPQ_LOW_TH_V1_8197F 0xfff
  3289. #define BIT_NPQ_LOW_TH_V1_8197F(x) (((x) & BIT_MASK_NPQ_LOW_TH_V1_8197F) << BIT_SHIFT_NPQ_LOW_TH_V1_8197F)
  3290. #define BITS_NPQ_LOW_TH_V1_8197F (BIT_MASK_NPQ_LOW_TH_V1_8197F << BIT_SHIFT_NPQ_LOW_TH_V1_8197F)
  3291. #define BIT_CLEAR_NPQ_LOW_TH_V1_8197F(x) ((x) & (~BITS_NPQ_LOW_TH_V1_8197F))
  3292. #define BIT_GET_NPQ_LOW_TH_V1_8197F(x) (((x) >> BIT_SHIFT_NPQ_LOW_TH_V1_8197F) & BIT_MASK_NPQ_LOW_TH_V1_8197F)
  3293. #define BIT_SET_NPQ_LOW_TH_V1_8197F(x, v) (BIT_CLEAR_NPQ_LOW_TH_V1_8197F(x) | BIT_NPQ_LOW_TH_V1_8197F(v))
  3294. /* 2 REG_TQPNT3_8197F */
  3295. #define BIT_SHIFT_LPQ_HIGH_TH_V1_8197F 16
  3296. #define BIT_MASK_LPQ_HIGH_TH_V1_8197F 0xfff
  3297. #define BIT_LPQ_HIGH_TH_V1_8197F(x) (((x) & BIT_MASK_LPQ_HIGH_TH_V1_8197F) << BIT_SHIFT_LPQ_HIGH_TH_V1_8197F)
  3298. #define BITS_LPQ_HIGH_TH_V1_8197F (BIT_MASK_LPQ_HIGH_TH_V1_8197F << BIT_SHIFT_LPQ_HIGH_TH_V1_8197F)
  3299. #define BIT_CLEAR_LPQ_HIGH_TH_V1_8197F(x) ((x) & (~BITS_LPQ_HIGH_TH_V1_8197F))
  3300. #define BIT_GET_LPQ_HIGH_TH_V1_8197F(x) (((x) >> BIT_SHIFT_LPQ_HIGH_TH_V1_8197F) & BIT_MASK_LPQ_HIGH_TH_V1_8197F)
  3301. #define BIT_SET_LPQ_HIGH_TH_V1_8197F(x, v) (BIT_CLEAR_LPQ_HIGH_TH_V1_8197F(x) | BIT_LPQ_HIGH_TH_V1_8197F(v))
  3302. #define BIT_SHIFT_LPQ_LOW_TH_V1_8197F 0
  3303. #define BIT_MASK_LPQ_LOW_TH_V1_8197F 0xfff
  3304. #define BIT_LPQ_LOW_TH_V1_8197F(x) (((x) & BIT_MASK_LPQ_LOW_TH_V1_8197F) << BIT_SHIFT_LPQ_LOW_TH_V1_8197F)
  3305. #define BITS_LPQ_LOW_TH_V1_8197F (BIT_MASK_LPQ_LOW_TH_V1_8197F << BIT_SHIFT_LPQ_LOW_TH_V1_8197F)
  3306. #define BIT_CLEAR_LPQ_LOW_TH_V1_8197F(x) ((x) & (~BITS_LPQ_LOW_TH_V1_8197F))
  3307. #define BIT_GET_LPQ_LOW_TH_V1_8197F(x) (((x) >> BIT_SHIFT_LPQ_LOW_TH_V1_8197F) & BIT_MASK_LPQ_LOW_TH_V1_8197F)
  3308. #define BIT_SET_LPQ_LOW_TH_V1_8197F(x, v) (BIT_CLEAR_LPQ_LOW_TH_V1_8197F(x) | BIT_LPQ_LOW_TH_V1_8197F(v))
  3309. /* 2 REG_TQPNT4_8197F */
  3310. #define BIT_SHIFT_EXQ_HIGH_TH_V1_8197F 16
  3311. #define BIT_MASK_EXQ_HIGH_TH_V1_8197F 0xfff
  3312. #define BIT_EXQ_HIGH_TH_V1_8197F(x) (((x) & BIT_MASK_EXQ_HIGH_TH_V1_8197F) << BIT_SHIFT_EXQ_HIGH_TH_V1_8197F)
  3313. #define BITS_EXQ_HIGH_TH_V1_8197F (BIT_MASK_EXQ_HIGH_TH_V1_8197F << BIT_SHIFT_EXQ_HIGH_TH_V1_8197F)
  3314. #define BIT_CLEAR_EXQ_HIGH_TH_V1_8197F(x) ((x) & (~BITS_EXQ_HIGH_TH_V1_8197F))
  3315. #define BIT_GET_EXQ_HIGH_TH_V1_8197F(x) (((x) >> BIT_SHIFT_EXQ_HIGH_TH_V1_8197F) & BIT_MASK_EXQ_HIGH_TH_V1_8197F)
  3316. #define BIT_SET_EXQ_HIGH_TH_V1_8197F(x, v) (BIT_CLEAR_EXQ_HIGH_TH_V1_8197F(x) | BIT_EXQ_HIGH_TH_V1_8197F(v))
  3317. #define BIT_SHIFT_EXQ_LOW_TH_V1_8197F 0
  3318. #define BIT_MASK_EXQ_LOW_TH_V1_8197F 0xfff
  3319. #define BIT_EXQ_LOW_TH_V1_8197F(x) (((x) & BIT_MASK_EXQ_LOW_TH_V1_8197F) << BIT_SHIFT_EXQ_LOW_TH_V1_8197F)
  3320. #define BITS_EXQ_LOW_TH_V1_8197F (BIT_MASK_EXQ_LOW_TH_V1_8197F << BIT_SHIFT_EXQ_LOW_TH_V1_8197F)
  3321. #define BIT_CLEAR_EXQ_LOW_TH_V1_8197F(x) ((x) & (~BITS_EXQ_LOW_TH_V1_8197F))
  3322. #define BIT_GET_EXQ_LOW_TH_V1_8197F(x) (((x) >> BIT_SHIFT_EXQ_LOW_TH_V1_8197F) & BIT_MASK_EXQ_LOW_TH_V1_8197F)
  3323. #define BIT_SET_EXQ_LOW_TH_V1_8197F(x, v) (BIT_CLEAR_EXQ_LOW_TH_V1_8197F(x) | BIT_EXQ_LOW_TH_V1_8197F(v))
  3324. /* 2 REG_RQPN_CTRL_1_8197F */
  3325. #define BIT_SHIFT_TXPKTNUM_H_8197F 16
  3326. #define BIT_MASK_TXPKTNUM_H_8197F 0xffff
  3327. #define BIT_TXPKTNUM_H_8197F(x) (((x) & BIT_MASK_TXPKTNUM_H_8197F) << BIT_SHIFT_TXPKTNUM_H_8197F)
  3328. #define BITS_TXPKTNUM_H_8197F (BIT_MASK_TXPKTNUM_H_8197F << BIT_SHIFT_TXPKTNUM_H_8197F)
  3329. #define BIT_CLEAR_TXPKTNUM_H_8197F(x) ((x) & (~BITS_TXPKTNUM_H_8197F))
  3330. #define BIT_GET_TXPKTNUM_H_8197F(x) (((x) >> BIT_SHIFT_TXPKTNUM_H_8197F) & BIT_MASK_TXPKTNUM_H_8197F)
  3331. #define BIT_SET_TXPKTNUM_H_8197F(x, v) (BIT_CLEAR_TXPKTNUM_H_8197F(x) | BIT_TXPKTNUM_H_8197F(v))
  3332. #define BIT_SHIFT_TXPKTNUM_H_V1_8197F 0
  3333. #define BIT_MASK_TXPKTNUM_H_V1_8197F 0xffff
  3334. #define BIT_TXPKTNUM_H_V1_8197F(x) (((x) & BIT_MASK_TXPKTNUM_H_V1_8197F) << BIT_SHIFT_TXPKTNUM_H_V1_8197F)
  3335. #define BITS_TXPKTNUM_H_V1_8197F (BIT_MASK_TXPKTNUM_H_V1_8197F << BIT_SHIFT_TXPKTNUM_H_V1_8197F)
  3336. #define BIT_CLEAR_TXPKTNUM_H_V1_8197F(x) ((x) & (~BITS_TXPKTNUM_H_V1_8197F))
  3337. #define BIT_GET_TXPKTNUM_H_V1_8197F(x) (((x) >> BIT_SHIFT_TXPKTNUM_H_V1_8197F) & BIT_MASK_TXPKTNUM_H_V1_8197F)
  3338. #define BIT_SET_TXPKTNUM_H_V1_8197F(x, v) (BIT_CLEAR_TXPKTNUM_H_V1_8197F(x) | BIT_TXPKTNUM_H_V1_8197F(v))
  3339. /* 2 REG_RQPN_CTRL_2_8197F */
  3340. #define BIT_LD_RQPN_8197F BIT(31)
  3341. #define BIT_EXQ_PUBLIC_DIS_V1_8197F BIT(19)
  3342. #define BIT_NPQ_PUBLIC_DIS_V1_8197F BIT(18)
  3343. #define BIT_LPQ_PUBLIC_DIS_V1_8197F BIT(17)
  3344. #define BIT_HPQ_PUBLIC_DIS_V1_8197F BIT(16)
  3345. /* 2 REG_FIFOPAGE_INFO_1_8197F */
  3346. #define BIT_SHIFT_HPQ_AVAL_PG_V1_8197F 16
  3347. #define BIT_MASK_HPQ_AVAL_PG_V1_8197F 0xfff
  3348. #define BIT_HPQ_AVAL_PG_V1_8197F(x) (((x) & BIT_MASK_HPQ_AVAL_PG_V1_8197F) << BIT_SHIFT_HPQ_AVAL_PG_V1_8197F)
  3349. #define BITS_HPQ_AVAL_PG_V1_8197F (BIT_MASK_HPQ_AVAL_PG_V1_8197F << BIT_SHIFT_HPQ_AVAL_PG_V1_8197F)
  3350. #define BIT_CLEAR_HPQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_HPQ_AVAL_PG_V1_8197F))
  3351. #define BIT_GET_HPQ_AVAL_PG_V1_8197F(x) (((x) >> BIT_SHIFT_HPQ_AVAL_PG_V1_8197F) & BIT_MASK_HPQ_AVAL_PG_V1_8197F)
  3352. #define BIT_SET_HPQ_AVAL_PG_V1_8197F(x, v) (BIT_CLEAR_HPQ_AVAL_PG_V1_8197F(x) | BIT_HPQ_AVAL_PG_V1_8197F(v))
  3353. #define BIT_SHIFT_HPQ_V1_8197F 0
  3354. #define BIT_MASK_HPQ_V1_8197F 0xfff
  3355. #define BIT_HPQ_V1_8197F(x) (((x) & BIT_MASK_HPQ_V1_8197F) << BIT_SHIFT_HPQ_V1_8197F)
  3356. #define BITS_HPQ_V1_8197F (BIT_MASK_HPQ_V1_8197F << BIT_SHIFT_HPQ_V1_8197F)
  3357. #define BIT_CLEAR_HPQ_V1_8197F(x) ((x) & (~BITS_HPQ_V1_8197F))
  3358. #define BIT_GET_HPQ_V1_8197F(x) (((x) >> BIT_SHIFT_HPQ_V1_8197F) & BIT_MASK_HPQ_V1_8197F)
  3359. #define BIT_SET_HPQ_V1_8197F(x, v) (BIT_CLEAR_HPQ_V1_8197F(x) | BIT_HPQ_V1_8197F(v))
  3360. /* 2 REG_FIFOPAGE_INFO_2_8197F */
  3361. #define BIT_SHIFT_LPQ_AVAL_PG_V1_8197F 16
  3362. #define BIT_MASK_LPQ_AVAL_PG_V1_8197F 0xfff
  3363. #define BIT_LPQ_AVAL_PG_V1_8197F(x) (((x) & BIT_MASK_LPQ_AVAL_PG_V1_8197F) << BIT_SHIFT_LPQ_AVAL_PG_V1_8197F)
  3364. #define BITS_LPQ_AVAL_PG_V1_8197F (BIT_MASK_LPQ_AVAL_PG_V1_8197F << BIT_SHIFT_LPQ_AVAL_PG_V1_8197F)
  3365. #define BIT_CLEAR_LPQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_LPQ_AVAL_PG_V1_8197F))
  3366. #define BIT_GET_LPQ_AVAL_PG_V1_8197F(x) (((x) >> BIT_SHIFT_LPQ_AVAL_PG_V1_8197F) & BIT_MASK_LPQ_AVAL_PG_V1_8197F)
  3367. #define BIT_SET_LPQ_AVAL_PG_V1_8197F(x, v) (BIT_CLEAR_LPQ_AVAL_PG_V1_8197F(x) | BIT_LPQ_AVAL_PG_V1_8197F(v))
  3368. #define BIT_SHIFT_LPQ_V1_8197F 0
  3369. #define BIT_MASK_LPQ_V1_8197F 0xfff
  3370. #define BIT_LPQ_V1_8197F(x) (((x) & BIT_MASK_LPQ_V1_8197F) << BIT_SHIFT_LPQ_V1_8197F)
  3371. #define BITS_LPQ_V1_8197F (BIT_MASK_LPQ_V1_8197F << BIT_SHIFT_LPQ_V1_8197F)
  3372. #define BIT_CLEAR_LPQ_V1_8197F(x) ((x) & (~BITS_LPQ_V1_8197F))
  3373. #define BIT_GET_LPQ_V1_8197F(x) (((x) >> BIT_SHIFT_LPQ_V1_8197F) & BIT_MASK_LPQ_V1_8197F)
  3374. #define BIT_SET_LPQ_V1_8197F(x, v) (BIT_CLEAR_LPQ_V1_8197F(x) | BIT_LPQ_V1_8197F(v))
  3375. /* 2 REG_FIFOPAGE_INFO_3_8197F */
  3376. #define BIT_SHIFT_NPQ_AVAL_PG_8197F 8
  3377. #define BIT_MASK_NPQ_AVAL_PG_8197F 0xff
  3378. #define BIT_NPQ_AVAL_PG_8197F(x) (((x) & BIT_MASK_NPQ_AVAL_PG_8197F) << BIT_SHIFT_NPQ_AVAL_PG_8197F)
  3379. #define BITS_NPQ_AVAL_PG_8197F (BIT_MASK_NPQ_AVAL_PG_8197F << BIT_SHIFT_NPQ_AVAL_PG_8197F)
  3380. #define BIT_CLEAR_NPQ_AVAL_PG_8197F(x) ((x) & (~BITS_NPQ_AVAL_PG_8197F))
  3381. #define BIT_GET_NPQ_AVAL_PG_8197F(x) (((x) >> BIT_SHIFT_NPQ_AVAL_PG_8197F) & BIT_MASK_NPQ_AVAL_PG_8197F)
  3382. #define BIT_SET_NPQ_AVAL_PG_8197F(x, v) (BIT_CLEAR_NPQ_AVAL_PG_8197F(x) | BIT_NPQ_AVAL_PG_8197F(v))
  3383. #define BIT_SHIFT_NPQ_V1_8197F 0
  3384. #define BIT_MASK_NPQ_V1_8197F 0xfff
  3385. #define BIT_NPQ_V1_8197F(x) (((x) & BIT_MASK_NPQ_V1_8197F) << BIT_SHIFT_NPQ_V1_8197F)
  3386. #define BITS_NPQ_V1_8197F (BIT_MASK_NPQ_V1_8197F << BIT_SHIFT_NPQ_V1_8197F)
  3387. #define BIT_CLEAR_NPQ_V1_8197F(x) ((x) & (~BITS_NPQ_V1_8197F))
  3388. #define BIT_GET_NPQ_V1_8197F(x) (((x) >> BIT_SHIFT_NPQ_V1_8197F) & BIT_MASK_NPQ_V1_8197F)
  3389. #define BIT_SET_NPQ_V1_8197F(x, v) (BIT_CLEAR_NPQ_V1_8197F(x) | BIT_NPQ_V1_8197F(v))
  3390. /* 2 REG_FIFOPAGE_INFO_4_8197F */
  3391. #define BIT_SHIFT_EXQ_AVAL_PG_V1_8197F 16
  3392. #define BIT_MASK_EXQ_AVAL_PG_V1_8197F 0xfff
  3393. #define BIT_EXQ_AVAL_PG_V1_8197F(x) (((x) & BIT_MASK_EXQ_AVAL_PG_V1_8197F) << BIT_SHIFT_EXQ_AVAL_PG_V1_8197F)
  3394. #define BITS_EXQ_AVAL_PG_V1_8197F (BIT_MASK_EXQ_AVAL_PG_V1_8197F << BIT_SHIFT_EXQ_AVAL_PG_V1_8197F)
  3395. #define BIT_CLEAR_EXQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_EXQ_AVAL_PG_V1_8197F))
  3396. #define BIT_GET_EXQ_AVAL_PG_V1_8197F(x) (((x) >> BIT_SHIFT_EXQ_AVAL_PG_V1_8197F) & BIT_MASK_EXQ_AVAL_PG_V1_8197F)
  3397. #define BIT_SET_EXQ_AVAL_PG_V1_8197F(x, v) (BIT_CLEAR_EXQ_AVAL_PG_V1_8197F(x) | BIT_EXQ_AVAL_PG_V1_8197F(v))
  3398. #define BIT_SHIFT_EXQ_V1_8197F 0
  3399. #define BIT_MASK_EXQ_V1_8197F 0xfff
  3400. #define BIT_EXQ_V1_8197F(x) (((x) & BIT_MASK_EXQ_V1_8197F) << BIT_SHIFT_EXQ_V1_8197F)
  3401. #define BITS_EXQ_V1_8197F (BIT_MASK_EXQ_V1_8197F << BIT_SHIFT_EXQ_V1_8197F)
  3402. #define BIT_CLEAR_EXQ_V1_8197F(x) ((x) & (~BITS_EXQ_V1_8197F))
  3403. #define BIT_GET_EXQ_V1_8197F(x) (((x) >> BIT_SHIFT_EXQ_V1_8197F) & BIT_MASK_EXQ_V1_8197F)
  3404. #define BIT_SET_EXQ_V1_8197F(x, v) (BIT_CLEAR_EXQ_V1_8197F(x) | BIT_EXQ_V1_8197F(v))
  3405. /* 2 REG_FIFOPAGE_INFO_5_8197F */
  3406. #define BIT_SHIFT_PUBQ_AVAL_PG_V1_8197F 16
  3407. #define BIT_MASK_PUBQ_AVAL_PG_V1_8197F 0xfff
  3408. #define BIT_PUBQ_AVAL_PG_V1_8197F(x) (((x) & BIT_MASK_PUBQ_AVAL_PG_V1_8197F) << BIT_SHIFT_PUBQ_AVAL_PG_V1_8197F)
  3409. #define BITS_PUBQ_AVAL_PG_V1_8197F (BIT_MASK_PUBQ_AVAL_PG_V1_8197F << BIT_SHIFT_PUBQ_AVAL_PG_V1_8197F)
  3410. #define BIT_CLEAR_PUBQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_PUBQ_AVAL_PG_V1_8197F))
  3411. #define BIT_GET_PUBQ_AVAL_PG_V1_8197F(x) (((x) >> BIT_SHIFT_PUBQ_AVAL_PG_V1_8197F) & BIT_MASK_PUBQ_AVAL_PG_V1_8197F)
  3412. #define BIT_SET_PUBQ_AVAL_PG_V1_8197F(x, v) (BIT_CLEAR_PUBQ_AVAL_PG_V1_8197F(x) | BIT_PUBQ_AVAL_PG_V1_8197F(v))
  3413. #define BIT_SHIFT_PUBQ_V1_8197F 0
  3414. #define BIT_MASK_PUBQ_V1_8197F 0xfff
  3415. #define BIT_PUBQ_V1_8197F(x) (((x) & BIT_MASK_PUBQ_V1_8197F) << BIT_SHIFT_PUBQ_V1_8197F)
  3416. #define BITS_PUBQ_V1_8197F (BIT_MASK_PUBQ_V1_8197F << BIT_SHIFT_PUBQ_V1_8197F)
  3417. #define BIT_CLEAR_PUBQ_V1_8197F(x) ((x) & (~BITS_PUBQ_V1_8197F))
  3418. #define BIT_GET_PUBQ_V1_8197F(x) (((x) >> BIT_SHIFT_PUBQ_V1_8197F) & BIT_MASK_PUBQ_V1_8197F)
  3419. #define BIT_SET_PUBQ_V1_8197F(x, v) (BIT_CLEAR_PUBQ_V1_8197F(x) | BIT_PUBQ_V1_8197F(v))
  3420. /* 2 REG_H2C_HEAD_8197F */
  3421. #define BIT_SHIFT_H2C_HEAD_8197F 0
  3422. #define BIT_MASK_H2C_HEAD_8197F 0x3ffff
  3423. #define BIT_H2C_HEAD_8197F(x) (((x) & BIT_MASK_H2C_HEAD_8197F) << BIT_SHIFT_H2C_HEAD_8197F)
  3424. #define BITS_H2C_HEAD_8197F (BIT_MASK_H2C_HEAD_8197F << BIT_SHIFT_H2C_HEAD_8197F)
  3425. #define BIT_CLEAR_H2C_HEAD_8197F(x) ((x) & (~BITS_H2C_HEAD_8197F))
  3426. #define BIT_GET_H2C_HEAD_8197F(x) (((x) >> BIT_SHIFT_H2C_HEAD_8197F) & BIT_MASK_H2C_HEAD_8197F)
  3427. #define BIT_SET_H2C_HEAD_8197F(x, v) (BIT_CLEAR_H2C_HEAD_8197F(x) | BIT_H2C_HEAD_8197F(v))
  3428. /* 2 REG_H2C_TAIL_8197F */
  3429. #define BIT_SHIFT_H2C_TAIL_8197F 0
  3430. #define BIT_MASK_H2C_TAIL_8197F 0x3ffff
  3431. #define BIT_H2C_TAIL_8197F(x) (((x) & BIT_MASK_H2C_TAIL_8197F) << BIT_SHIFT_H2C_TAIL_8197F)
  3432. #define BITS_H2C_TAIL_8197F (BIT_MASK_H2C_TAIL_8197F << BIT_SHIFT_H2C_TAIL_8197F)
  3433. #define BIT_CLEAR_H2C_TAIL_8197F(x) ((x) & (~BITS_H2C_TAIL_8197F))
  3434. #define BIT_GET_H2C_TAIL_8197F(x) (((x) >> BIT_SHIFT_H2C_TAIL_8197F) & BIT_MASK_H2C_TAIL_8197F)
  3435. #define BIT_SET_H2C_TAIL_8197F(x, v) (BIT_CLEAR_H2C_TAIL_8197F(x) | BIT_H2C_TAIL_8197F(v))
  3436. /* 2 REG_H2C_READ_ADDR_8197F */
  3437. #define BIT_SHIFT_H2C_READ_ADDR_8197F 0
  3438. #define BIT_MASK_H2C_READ_ADDR_8197F 0x3ffff
  3439. #define BIT_H2C_READ_ADDR_8197F(x) (((x) & BIT_MASK_H2C_READ_ADDR_8197F) << BIT_SHIFT_H2C_READ_ADDR_8197F)
  3440. #define BITS_H2C_READ_ADDR_8197F (BIT_MASK_H2C_READ_ADDR_8197F << BIT_SHIFT_H2C_READ_ADDR_8197F)
  3441. #define BIT_CLEAR_H2C_READ_ADDR_8197F(x) ((x) & (~BITS_H2C_READ_ADDR_8197F))
  3442. #define BIT_GET_H2C_READ_ADDR_8197F(x) (((x) >> BIT_SHIFT_H2C_READ_ADDR_8197F) & BIT_MASK_H2C_READ_ADDR_8197F)
  3443. #define BIT_SET_H2C_READ_ADDR_8197F(x, v) (BIT_CLEAR_H2C_READ_ADDR_8197F(x) | BIT_H2C_READ_ADDR_8197F(v))
  3444. /* 2 REG_H2C_WR_ADDR_8197F */
  3445. #define BIT_SHIFT_H2C_WR_ADDR_8197F 0
  3446. #define BIT_MASK_H2C_WR_ADDR_8197F 0x3ffff
  3447. #define BIT_H2C_WR_ADDR_8197F(x) (((x) & BIT_MASK_H2C_WR_ADDR_8197F) << BIT_SHIFT_H2C_WR_ADDR_8197F)
  3448. #define BITS_H2C_WR_ADDR_8197F (BIT_MASK_H2C_WR_ADDR_8197F << BIT_SHIFT_H2C_WR_ADDR_8197F)
  3449. #define BIT_CLEAR_H2C_WR_ADDR_8197F(x) ((x) & (~BITS_H2C_WR_ADDR_8197F))
  3450. #define BIT_GET_H2C_WR_ADDR_8197F(x) (((x) >> BIT_SHIFT_H2C_WR_ADDR_8197F) & BIT_MASK_H2C_WR_ADDR_8197F)
  3451. #define BIT_SET_H2C_WR_ADDR_8197F(x, v) (BIT_CLEAR_H2C_WR_ADDR_8197F(x) | BIT_H2C_WR_ADDR_8197F(v))
  3452. /* 2 REG_H2C_INFO_8197F */
  3453. #define BIT_EXQ_EN_PUBLIC_LIMIT_8197F BIT(11)
  3454. #define BIT_NPQ_EN_PUBLIC_LIMIT_8197F BIT(10)
  3455. #define BIT_LPQ_EN_PUBLIC_LIMIT_8197F BIT(9)
  3456. #define BIT_HPQ_EN_PUBLIC_LIMIT_8197F BIT(8)
  3457. #define BIT_H2C_SPACE_VLD_8197F BIT(3)
  3458. #define BIT_H2C_WR_ADDR_RST_8197F BIT(2)
  3459. #define BIT_SHIFT_H2C_LEN_SEL_8197F 0
  3460. #define BIT_MASK_H2C_LEN_SEL_8197F 0x3
  3461. #define BIT_H2C_LEN_SEL_8197F(x) (((x) & BIT_MASK_H2C_LEN_SEL_8197F) << BIT_SHIFT_H2C_LEN_SEL_8197F)
  3462. #define BITS_H2C_LEN_SEL_8197F (BIT_MASK_H2C_LEN_SEL_8197F << BIT_SHIFT_H2C_LEN_SEL_8197F)
  3463. #define BIT_CLEAR_H2C_LEN_SEL_8197F(x) ((x) & (~BITS_H2C_LEN_SEL_8197F))
  3464. #define BIT_GET_H2C_LEN_SEL_8197F(x) (((x) >> BIT_SHIFT_H2C_LEN_SEL_8197F) & BIT_MASK_H2C_LEN_SEL_8197F)
  3465. #define BIT_SET_H2C_LEN_SEL_8197F(x, v) (BIT_CLEAR_H2C_LEN_SEL_8197F(x) | BIT_H2C_LEN_SEL_8197F(v))
  3466. #define BIT_SHIFT_VI_PUB_LIMIT_8197F 16
  3467. #define BIT_MASK_VI_PUB_LIMIT_8197F 0xfff
  3468. #define BIT_VI_PUB_LIMIT_8197F(x) (((x) & BIT_MASK_VI_PUB_LIMIT_8197F) << BIT_SHIFT_VI_PUB_LIMIT_8197F)
  3469. #define BITS_VI_PUB_LIMIT_8197F (BIT_MASK_VI_PUB_LIMIT_8197F << BIT_SHIFT_VI_PUB_LIMIT_8197F)
  3470. #define BIT_CLEAR_VI_PUB_LIMIT_8197F(x) ((x) & (~BITS_VI_PUB_LIMIT_8197F))
  3471. #define BIT_GET_VI_PUB_LIMIT_8197F(x) (((x) >> BIT_SHIFT_VI_PUB_LIMIT_8197F) & BIT_MASK_VI_PUB_LIMIT_8197F)
  3472. #define BIT_SET_VI_PUB_LIMIT_8197F(x, v) (BIT_CLEAR_VI_PUB_LIMIT_8197F(x) | BIT_VI_PUB_LIMIT_8197F(v))
  3473. #define BIT_SHIFT_VO_PUB_LIMIT_8197F 0
  3474. #define BIT_MASK_VO_PUB_LIMIT_8197F 0xfff
  3475. #define BIT_VO_PUB_LIMIT_8197F(x) (((x) & BIT_MASK_VO_PUB_LIMIT_8197F) << BIT_SHIFT_VO_PUB_LIMIT_8197F)
  3476. #define BITS_VO_PUB_LIMIT_8197F (BIT_MASK_VO_PUB_LIMIT_8197F << BIT_SHIFT_VO_PUB_LIMIT_8197F)
  3477. #define BIT_CLEAR_VO_PUB_LIMIT_8197F(x) ((x) & (~BITS_VO_PUB_LIMIT_8197F))
  3478. #define BIT_GET_VO_PUB_LIMIT_8197F(x) (((x) >> BIT_SHIFT_VO_PUB_LIMIT_8197F) & BIT_MASK_VO_PUB_LIMIT_8197F)
  3479. #define BIT_SET_VO_PUB_LIMIT_8197F(x, v) (BIT_CLEAR_VO_PUB_LIMIT_8197F(x) | BIT_VO_PUB_LIMIT_8197F(v))
  3480. #define BIT_SHIFT_BK_PUB_LIMIT_8197F 16
  3481. #define BIT_MASK_BK_PUB_LIMIT_8197F 0xfff
  3482. #define BIT_BK_PUB_LIMIT_8197F(x) (((x) & BIT_MASK_BK_PUB_LIMIT_8197F) << BIT_SHIFT_BK_PUB_LIMIT_8197F)
  3483. #define BITS_BK_PUB_LIMIT_8197F (BIT_MASK_BK_PUB_LIMIT_8197F << BIT_SHIFT_BK_PUB_LIMIT_8197F)
  3484. #define BIT_CLEAR_BK_PUB_LIMIT_8197F(x) ((x) & (~BITS_BK_PUB_LIMIT_8197F))
  3485. #define BIT_GET_BK_PUB_LIMIT_8197F(x) (((x) >> BIT_SHIFT_BK_PUB_LIMIT_8197F) & BIT_MASK_BK_PUB_LIMIT_8197F)
  3486. #define BIT_SET_BK_PUB_LIMIT_8197F(x, v) (BIT_CLEAR_BK_PUB_LIMIT_8197F(x) | BIT_BK_PUB_LIMIT_8197F(v))
  3487. #define BIT_SHIFT_BE_PUB_LIMIT_8197F 0
  3488. #define BIT_MASK_BE_PUB_LIMIT_8197F 0xfff
  3489. #define BIT_BE_PUB_LIMIT_8197F(x) (((x) & BIT_MASK_BE_PUB_LIMIT_8197F) << BIT_SHIFT_BE_PUB_LIMIT_8197F)
  3490. #define BITS_BE_PUB_LIMIT_8197F (BIT_MASK_BE_PUB_LIMIT_8197F << BIT_SHIFT_BE_PUB_LIMIT_8197F)
  3491. #define BIT_CLEAR_BE_PUB_LIMIT_8197F(x) ((x) & (~BITS_BE_PUB_LIMIT_8197F))
  3492. #define BIT_GET_BE_PUB_LIMIT_8197F(x) (((x) >> BIT_SHIFT_BE_PUB_LIMIT_8197F) & BIT_MASK_BE_PUB_LIMIT_8197F)
  3493. #define BIT_SET_BE_PUB_LIMIT_8197F(x, v) (BIT_CLEAR_BE_PUB_LIMIT_8197F(x) | BIT_BE_PUB_LIMIT_8197F(v))
  3494. /* 2 REG_RXDMA_AGG_PG_TH_8197F */
  3495. #define BIT_DMA_STORE_MODE_8197F BIT(31)
  3496. #define BIT_EN_FW_ADD_8197F BIT(30)
  3497. #define BIT_EN_PRE_CALC_8197F BIT(29)
  3498. #define BIT_RXAGG_SW_EN_8197F BIT(28)
  3499. #define BIT_SHIFT_PKT_NUM_WOL_8197F 16
  3500. #define BIT_MASK_PKT_NUM_WOL_8197F 0xff
  3501. #define BIT_PKT_NUM_WOL_8197F(x) (((x) & BIT_MASK_PKT_NUM_WOL_8197F) << BIT_SHIFT_PKT_NUM_WOL_8197F)
  3502. #define BITS_PKT_NUM_WOL_8197F (BIT_MASK_PKT_NUM_WOL_8197F << BIT_SHIFT_PKT_NUM_WOL_8197F)
  3503. #define BIT_CLEAR_PKT_NUM_WOL_8197F(x) ((x) & (~BITS_PKT_NUM_WOL_8197F))
  3504. #define BIT_GET_PKT_NUM_WOL_8197F(x) (((x) >> BIT_SHIFT_PKT_NUM_WOL_8197F) & BIT_MASK_PKT_NUM_WOL_8197F)
  3505. #define BIT_SET_PKT_NUM_WOL_8197F(x, v) (BIT_CLEAR_PKT_NUM_WOL_8197F(x) | BIT_PKT_NUM_WOL_8197F(v))
  3506. #define BIT_SHIFT_RXDMA_AGG_TIMEOUT_TH_8197F 8
  3507. #define BIT_MASK_RXDMA_AGG_TIMEOUT_TH_8197F 0xff
  3508. #define BIT_RXDMA_AGG_TIMEOUT_TH_8197F(x) (((x) & BIT_MASK_RXDMA_AGG_TIMEOUT_TH_8197F) << BIT_SHIFT_RXDMA_AGG_TIMEOUT_TH_8197F)
  3509. #define BITS_RXDMA_AGG_TIMEOUT_TH_8197F (BIT_MASK_RXDMA_AGG_TIMEOUT_TH_8197F << BIT_SHIFT_RXDMA_AGG_TIMEOUT_TH_8197F)
  3510. #define BIT_CLEAR_RXDMA_AGG_TIMEOUT_TH_8197F(x) ((x) & (~BITS_RXDMA_AGG_TIMEOUT_TH_8197F))
  3511. #define BIT_GET_RXDMA_AGG_TIMEOUT_TH_8197F(x) (((x) >> BIT_SHIFT_RXDMA_AGG_TIMEOUT_TH_8197F) & BIT_MASK_RXDMA_AGG_TIMEOUT_TH_8197F)
  3512. #define BIT_SET_RXDMA_AGG_TIMEOUT_TH_8197F(x, v) (BIT_CLEAR_RXDMA_AGG_TIMEOUT_TH_8197F(x) | BIT_RXDMA_AGG_TIMEOUT_TH_8197F(v))
  3513. #define BIT_SHIFT_RXDMA_AGG_PG_TH_8197F 0
  3514. #define BIT_MASK_RXDMA_AGG_PG_TH_8197F 0xff
  3515. #define BIT_RXDMA_AGG_PG_TH_8197F(x) (((x) & BIT_MASK_RXDMA_AGG_PG_TH_8197F) << BIT_SHIFT_RXDMA_AGG_PG_TH_8197F)
  3516. #define BITS_RXDMA_AGG_PG_TH_8197F (BIT_MASK_RXDMA_AGG_PG_TH_8197F << BIT_SHIFT_RXDMA_AGG_PG_TH_8197F)
  3517. #define BIT_CLEAR_RXDMA_AGG_PG_TH_8197F(x) ((x) & (~BITS_RXDMA_AGG_PG_TH_8197F))
  3518. #define BIT_GET_RXDMA_AGG_PG_TH_8197F(x) (((x) >> BIT_SHIFT_RXDMA_AGG_PG_TH_8197F) & BIT_MASK_RXDMA_AGG_PG_TH_8197F)
  3519. #define BIT_SET_RXDMA_AGG_PG_TH_8197F(x, v) (BIT_CLEAR_RXDMA_AGG_PG_TH_8197F(x) | BIT_RXDMA_AGG_PG_TH_8197F(v))
  3520. /* 2 REG_RXPKT_NUM_8197F */
  3521. #define BIT_SHIFT_RXPKT_NUM_8197F 24
  3522. #define BIT_MASK_RXPKT_NUM_8197F 0xff
  3523. #define BIT_RXPKT_NUM_8197F(x) (((x) & BIT_MASK_RXPKT_NUM_8197F) << BIT_SHIFT_RXPKT_NUM_8197F)
  3524. #define BITS_RXPKT_NUM_8197F (BIT_MASK_RXPKT_NUM_8197F << BIT_SHIFT_RXPKT_NUM_8197F)
  3525. #define BIT_CLEAR_RXPKT_NUM_8197F(x) ((x) & (~BITS_RXPKT_NUM_8197F))
  3526. #define BIT_GET_RXPKT_NUM_8197F(x) (((x) >> BIT_SHIFT_RXPKT_NUM_8197F) & BIT_MASK_RXPKT_NUM_8197F)
  3527. #define BIT_SET_RXPKT_NUM_8197F(x, v) (BIT_CLEAR_RXPKT_NUM_8197F(x) | BIT_RXPKT_NUM_8197F(v))
  3528. #define BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8197F 20
  3529. #define BIT_MASK_FW_UPD_RDPTR19_TO_16_8197F 0xf
  3530. #define BIT_FW_UPD_RDPTR19_TO_16_8197F(x) (((x) & BIT_MASK_FW_UPD_RDPTR19_TO_16_8197F) << BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8197F)
  3531. #define BITS_FW_UPD_RDPTR19_TO_16_8197F (BIT_MASK_FW_UPD_RDPTR19_TO_16_8197F << BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8197F)
  3532. #define BIT_CLEAR_FW_UPD_RDPTR19_TO_16_8197F(x) ((x) & (~BITS_FW_UPD_RDPTR19_TO_16_8197F))
  3533. #define BIT_GET_FW_UPD_RDPTR19_TO_16_8197F(x) (((x) >> BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8197F) & BIT_MASK_FW_UPD_RDPTR19_TO_16_8197F)
  3534. #define BIT_SET_FW_UPD_RDPTR19_TO_16_8197F(x, v) (BIT_CLEAR_FW_UPD_RDPTR19_TO_16_8197F(x) | BIT_FW_UPD_RDPTR19_TO_16_8197F(v))
  3535. #define BIT_RXDMA_REQ_8197F BIT(19)
  3536. #define BIT_RW_RELEASE_EN_8197F BIT(18)
  3537. #define BIT_RXDMA_IDLE_8197F BIT(17)
  3538. #define BIT_RXPKT_RELEASE_POLL_8197F BIT(16)
  3539. #define BIT_SHIFT_FW_UPD_RDPTR_8197F 0
  3540. #define BIT_MASK_FW_UPD_RDPTR_8197F 0xffff
  3541. #define BIT_FW_UPD_RDPTR_8197F(x) (((x) & BIT_MASK_FW_UPD_RDPTR_8197F) << BIT_SHIFT_FW_UPD_RDPTR_8197F)
  3542. #define BITS_FW_UPD_RDPTR_8197F (BIT_MASK_FW_UPD_RDPTR_8197F << BIT_SHIFT_FW_UPD_RDPTR_8197F)
  3543. #define BIT_CLEAR_FW_UPD_RDPTR_8197F(x) ((x) & (~BITS_FW_UPD_RDPTR_8197F))
  3544. #define BIT_GET_FW_UPD_RDPTR_8197F(x) (((x) >> BIT_SHIFT_FW_UPD_RDPTR_8197F) & BIT_MASK_FW_UPD_RDPTR_8197F)
  3545. #define BIT_SET_FW_UPD_RDPTR_8197F(x, v) (BIT_CLEAR_FW_UPD_RDPTR_8197F(x) | BIT_FW_UPD_RDPTR_8197F(v))
  3546. /* 2 REG_RXDMA_STATUS_8197F */
  3547. #define BIT_FC2H_PKT_OVERFLOW_8197F BIT(8)
  3548. #define BIT_C2H_PKT_OVF_8197F BIT(7)
  3549. #define BIT_AGG_CONFGI_ISSUE_8197F BIT(6)
  3550. #define BIT_FW_POLL_ISSUE_8197F BIT(5)
  3551. #define BIT_RX_DATA_UDN_8197F BIT(4)
  3552. #define BIT_RX_SFF_UDN_8197F BIT(3)
  3553. #define BIT_RX_SFF_OVF_8197F BIT(2)
  3554. #define BIT_RXPKT_OVF_8197F BIT(0)
  3555. /* 2 REG_RXDMA_DPR_8197F */
  3556. #define BIT_SHIFT_RDE_DEBUG_8197F 0
  3557. #define BIT_MASK_RDE_DEBUG_8197F 0xffffffffL
  3558. #define BIT_RDE_DEBUG_8197F(x) (((x) & BIT_MASK_RDE_DEBUG_8197F) << BIT_SHIFT_RDE_DEBUG_8197F)
  3559. #define BITS_RDE_DEBUG_8197F (BIT_MASK_RDE_DEBUG_8197F << BIT_SHIFT_RDE_DEBUG_8197F)
  3560. #define BIT_CLEAR_RDE_DEBUG_8197F(x) ((x) & (~BITS_RDE_DEBUG_8197F))
  3561. #define BIT_GET_RDE_DEBUG_8197F(x) (((x) >> BIT_SHIFT_RDE_DEBUG_8197F) & BIT_MASK_RDE_DEBUG_8197F)
  3562. #define BIT_SET_RDE_DEBUG_8197F(x, v) (BIT_CLEAR_RDE_DEBUG_8197F(x) | BIT_RDE_DEBUG_8197F(v))
  3563. /* 2 REG_RXDMA_MODE_8197F */
  3564. /* 2 REG_NOT_VALID_8197F */
  3565. /* 2 REG_NOT_VALID_8197F */
  3566. /* 2 REG_NOT_VALID_8197F */
  3567. #define BIT_EN_SPD_8197F BIT(6)
  3568. #define BIT_SHIFT_BURST_SIZE_8197F 4
  3569. #define BIT_MASK_BURST_SIZE_8197F 0x3
  3570. #define BIT_BURST_SIZE_8197F(x) (((x) & BIT_MASK_BURST_SIZE_8197F) << BIT_SHIFT_BURST_SIZE_8197F)
  3571. #define BITS_BURST_SIZE_8197F (BIT_MASK_BURST_SIZE_8197F << BIT_SHIFT_BURST_SIZE_8197F)
  3572. #define BIT_CLEAR_BURST_SIZE_8197F(x) ((x) & (~BITS_BURST_SIZE_8197F))
  3573. #define BIT_GET_BURST_SIZE_8197F(x) (((x) >> BIT_SHIFT_BURST_SIZE_8197F) & BIT_MASK_BURST_SIZE_8197F)
  3574. #define BIT_SET_BURST_SIZE_8197F(x, v) (BIT_CLEAR_BURST_SIZE_8197F(x) | BIT_BURST_SIZE_8197F(v))
  3575. #define BIT_SHIFT_BURST_CNT_8197F 2
  3576. #define BIT_MASK_BURST_CNT_8197F 0x3
  3577. #define BIT_BURST_CNT_8197F(x) (((x) & BIT_MASK_BURST_CNT_8197F) << BIT_SHIFT_BURST_CNT_8197F)
  3578. #define BITS_BURST_CNT_8197F (BIT_MASK_BURST_CNT_8197F << BIT_SHIFT_BURST_CNT_8197F)
  3579. #define BIT_CLEAR_BURST_CNT_8197F(x) ((x) & (~BITS_BURST_CNT_8197F))
  3580. #define BIT_GET_BURST_CNT_8197F(x) (((x) >> BIT_SHIFT_BURST_CNT_8197F) & BIT_MASK_BURST_CNT_8197F)
  3581. #define BIT_SET_BURST_CNT_8197F(x, v) (BIT_CLEAR_BURST_CNT_8197F(x) | BIT_BURST_CNT_8197F(v))
  3582. #define BIT_DMA_MODE_8197F BIT(1)
  3583. /* 2 REG_C2H_PKT_8197F */
  3584. #define BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8197F 24
  3585. #define BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8197F 0xf
  3586. #define BIT_R_C2H_STR_ADDR_16_TO_19_8197F(x) (((x) & BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8197F) << BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8197F)
  3587. #define BITS_R_C2H_STR_ADDR_16_TO_19_8197F (BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8197F << BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8197F)
  3588. #define BIT_CLEAR_R_C2H_STR_ADDR_16_TO_19_8197F(x) ((x) & (~BITS_R_C2H_STR_ADDR_16_TO_19_8197F))
  3589. #define BIT_GET_R_C2H_STR_ADDR_16_TO_19_8197F(x) (((x) >> BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8197F) & BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8197F)
  3590. #define BIT_SET_R_C2H_STR_ADDR_16_TO_19_8197F(x, v) (BIT_CLEAR_R_C2H_STR_ADDR_16_TO_19_8197F(x) | BIT_R_C2H_STR_ADDR_16_TO_19_8197F(v))
  3591. #define BIT_R_C2H_PKT_REQ_8197F BIT(16)
  3592. #define BIT_SHIFT_R_C2H_STR_ADDR_8197F 0
  3593. #define BIT_MASK_R_C2H_STR_ADDR_8197F 0xffff
  3594. #define BIT_R_C2H_STR_ADDR_8197F(x) (((x) & BIT_MASK_R_C2H_STR_ADDR_8197F) << BIT_SHIFT_R_C2H_STR_ADDR_8197F)
  3595. #define BITS_R_C2H_STR_ADDR_8197F (BIT_MASK_R_C2H_STR_ADDR_8197F << BIT_SHIFT_R_C2H_STR_ADDR_8197F)
  3596. #define BIT_CLEAR_R_C2H_STR_ADDR_8197F(x) ((x) & (~BITS_R_C2H_STR_ADDR_8197F))
  3597. #define BIT_GET_R_C2H_STR_ADDR_8197F(x) (((x) >> BIT_SHIFT_R_C2H_STR_ADDR_8197F) & BIT_MASK_R_C2H_STR_ADDR_8197F)
  3598. #define BIT_SET_R_C2H_STR_ADDR_8197F(x, v) (BIT_CLEAR_R_C2H_STR_ADDR_8197F(x) | BIT_R_C2H_STR_ADDR_8197F(v))
  3599. /* 2 REG_FWFF_C2H_8197F */
  3600. #define BIT_SHIFT_C2H_DMA_ADDR_8197F 0
  3601. #define BIT_MASK_C2H_DMA_ADDR_8197F 0x3ffff
  3602. #define BIT_C2H_DMA_ADDR_8197F(x) (((x) & BIT_MASK_C2H_DMA_ADDR_8197F) << BIT_SHIFT_C2H_DMA_ADDR_8197F)
  3603. #define BITS_C2H_DMA_ADDR_8197F (BIT_MASK_C2H_DMA_ADDR_8197F << BIT_SHIFT_C2H_DMA_ADDR_8197F)
  3604. #define BIT_CLEAR_C2H_DMA_ADDR_8197F(x) ((x) & (~BITS_C2H_DMA_ADDR_8197F))
  3605. #define BIT_GET_C2H_DMA_ADDR_8197F(x) (((x) >> BIT_SHIFT_C2H_DMA_ADDR_8197F) & BIT_MASK_C2H_DMA_ADDR_8197F)
  3606. #define BIT_SET_C2H_DMA_ADDR_8197F(x, v) (BIT_CLEAR_C2H_DMA_ADDR_8197F(x) | BIT_C2H_DMA_ADDR_8197F(v))
  3607. /* 2 REG_FWFF_CTRL_8197F */
  3608. #define BIT_FWFF_DMAPKT_REQ_8197F BIT(31)
  3609. #define BIT_SHIFT_FWFF_DMA_PKT_NUM_8197F 16
  3610. #define BIT_MASK_FWFF_DMA_PKT_NUM_8197F 0xff
  3611. #define BIT_FWFF_DMA_PKT_NUM_8197F(x) (((x) & BIT_MASK_FWFF_DMA_PKT_NUM_8197F) << BIT_SHIFT_FWFF_DMA_PKT_NUM_8197F)
  3612. #define BITS_FWFF_DMA_PKT_NUM_8197F (BIT_MASK_FWFF_DMA_PKT_NUM_8197F << BIT_SHIFT_FWFF_DMA_PKT_NUM_8197F)
  3613. #define BIT_CLEAR_FWFF_DMA_PKT_NUM_8197F(x) ((x) & (~BITS_FWFF_DMA_PKT_NUM_8197F))
  3614. #define BIT_GET_FWFF_DMA_PKT_NUM_8197F(x) (((x) >> BIT_SHIFT_FWFF_DMA_PKT_NUM_8197F) & BIT_MASK_FWFF_DMA_PKT_NUM_8197F)
  3615. #define BIT_SET_FWFF_DMA_PKT_NUM_8197F(x, v) (BIT_CLEAR_FWFF_DMA_PKT_NUM_8197F(x) | BIT_FWFF_DMA_PKT_NUM_8197F(v))
  3616. #define BIT_SHIFT_FWFF_STR_ADDR_8197F 0
  3617. #define BIT_MASK_FWFF_STR_ADDR_8197F 0xffff
  3618. #define BIT_FWFF_STR_ADDR_8197F(x) (((x) & BIT_MASK_FWFF_STR_ADDR_8197F) << BIT_SHIFT_FWFF_STR_ADDR_8197F)
  3619. #define BITS_FWFF_STR_ADDR_8197F (BIT_MASK_FWFF_STR_ADDR_8197F << BIT_SHIFT_FWFF_STR_ADDR_8197F)
  3620. #define BIT_CLEAR_FWFF_STR_ADDR_8197F(x) ((x) & (~BITS_FWFF_STR_ADDR_8197F))
  3621. #define BIT_GET_FWFF_STR_ADDR_8197F(x) (((x) >> BIT_SHIFT_FWFF_STR_ADDR_8197F) & BIT_MASK_FWFF_STR_ADDR_8197F)
  3622. #define BIT_SET_FWFF_STR_ADDR_8197F(x, v) (BIT_CLEAR_FWFF_STR_ADDR_8197F(x) | BIT_FWFF_STR_ADDR_8197F(v))
  3623. /* 2 REG_FWFF_PKT_INFO_8197F */
  3624. #define BIT_SHIFT_FWFF_PKT_QUEUED_8197F 16
  3625. #define BIT_MASK_FWFF_PKT_QUEUED_8197F 0xff
  3626. #define BIT_FWFF_PKT_QUEUED_8197F(x) (((x) & BIT_MASK_FWFF_PKT_QUEUED_8197F) << BIT_SHIFT_FWFF_PKT_QUEUED_8197F)
  3627. #define BITS_FWFF_PKT_QUEUED_8197F (BIT_MASK_FWFF_PKT_QUEUED_8197F << BIT_SHIFT_FWFF_PKT_QUEUED_8197F)
  3628. #define BIT_CLEAR_FWFF_PKT_QUEUED_8197F(x) ((x) & (~BITS_FWFF_PKT_QUEUED_8197F))
  3629. #define BIT_GET_FWFF_PKT_QUEUED_8197F(x) (((x) >> BIT_SHIFT_FWFF_PKT_QUEUED_8197F) & BIT_MASK_FWFF_PKT_QUEUED_8197F)
  3630. #define BIT_SET_FWFF_PKT_QUEUED_8197F(x, v) (BIT_CLEAR_FWFF_PKT_QUEUED_8197F(x) | BIT_FWFF_PKT_QUEUED_8197F(v))
  3631. #define BIT_SHIFT_FWFF_PKT_STR_ADDR_8197F 0
  3632. #define BIT_MASK_FWFF_PKT_STR_ADDR_8197F 0xffff
  3633. #define BIT_FWFF_PKT_STR_ADDR_8197F(x) (((x) & BIT_MASK_FWFF_PKT_STR_ADDR_8197F) << BIT_SHIFT_FWFF_PKT_STR_ADDR_8197F)
  3634. #define BITS_FWFF_PKT_STR_ADDR_8197F (BIT_MASK_FWFF_PKT_STR_ADDR_8197F << BIT_SHIFT_FWFF_PKT_STR_ADDR_8197F)
  3635. #define BIT_CLEAR_FWFF_PKT_STR_ADDR_8197F(x) ((x) & (~BITS_FWFF_PKT_STR_ADDR_8197F))
  3636. #define BIT_GET_FWFF_PKT_STR_ADDR_8197F(x) (((x) >> BIT_SHIFT_FWFF_PKT_STR_ADDR_8197F) & BIT_MASK_FWFF_PKT_STR_ADDR_8197F)
  3637. #define BIT_SET_FWFF_PKT_STR_ADDR_8197F(x, v) (BIT_CLEAR_FWFF_PKT_STR_ADDR_8197F(x) | BIT_FWFF_PKT_STR_ADDR_8197F(v))
  3638. /* 2 REG_FC2H_INFO_8197F */
  3639. #define BIT_FC2H_PKT_REQ_8197F BIT(16)
  3640. #define BIT_SHIFT_FC2H_STR_ADDR_8197F 17
  3641. #define BIT_MASK_FC2H_STR_ADDR_8197F 0x7fff
  3642. #define BIT_FC2H_STR_ADDR_8197F(x) (((x) & BIT_MASK_FC2H_STR_ADDR_8197F) << BIT_SHIFT_FC2H_STR_ADDR_8197F)
  3643. #define BITS_FC2H_STR_ADDR_8197F (BIT_MASK_FC2H_STR_ADDR_8197F << BIT_SHIFT_FC2H_STR_ADDR_8197F)
  3644. #define BIT_CLEAR_FC2H_STR_ADDR_8197F(x) ((x) & (~BITS_FC2H_STR_ADDR_8197F))
  3645. #define BIT_GET_FC2H_STR_ADDR_8197F(x) (((x) >> BIT_SHIFT_FC2H_STR_ADDR_8197F) & BIT_MASK_FC2H_STR_ADDR_8197F)
  3646. #define BIT_SET_FC2H_STR_ADDR_8197F(x, v) (BIT_CLEAR_FC2H_STR_ADDR_8197F(x) | BIT_FC2H_STR_ADDR_8197F(v))
  3647. /* 2 REG_NOT_VALID_8197F */
  3648. /* 2 REG_DDMA_CH0SA_8197F */
  3649. #define BIT_SHIFT_DDMACH0_SA_8197F 0
  3650. #define BIT_MASK_DDMACH0_SA_8197F 0xffffffffL
  3651. #define BIT_DDMACH0_SA_8197F(x) (((x) & BIT_MASK_DDMACH0_SA_8197F) << BIT_SHIFT_DDMACH0_SA_8197F)
  3652. #define BITS_DDMACH0_SA_8197F (BIT_MASK_DDMACH0_SA_8197F << BIT_SHIFT_DDMACH0_SA_8197F)
  3653. #define BIT_CLEAR_DDMACH0_SA_8197F(x) ((x) & (~BITS_DDMACH0_SA_8197F))
  3654. #define BIT_GET_DDMACH0_SA_8197F(x) (((x) >> BIT_SHIFT_DDMACH0_SA_8197F) & BIT_MASK_DDMACH0_SA_8197F)
  3655. #define BIT_SET_DDMACH0_SA_8197F(x, v) (BIT_CLEAR_DDMACH0_SA_8197F(x) | BIT_DDMACH0_SA_8197F(v))
  3656. /* 2 REG_DDMA_CH0DA_8197F */
  3657. #define BIT_SHIFT_DDMACH0_DA_8197F 0
  3658. #define BIT_MASK_DDMACH0_DA_8197F 0xffffffffL
  3659. #define BIT_DDMACH0_DA_8197F(x) (((x) & BIT_MASK_DDMACH0_DA_8197F) << BIT_SHIFT_DDMACH0_DA_8197F)
  3660. #define BITS_DDMACH0_DA_8197F (BIT_MASK_DDMACH0_DA_8197F << BIT_SHIFT_DDMACH0_DA_8197F)
  3661. #define BIT_CLEAR_DDMACH0_DA_8197F(x) ((x) & (~BITS_DDMACH0_DA_8197F))
  3662. #define BIT_GET_DDMACH0_DA_8197F(x) (((x) >> BIT_SHIFT_DDMACH0_DA_8197F) & BIT_MASK_DDMACH0_DA_8197F)
  3663. #define BIT_SET_DDMACH0_DA_8197F(x, v) (BIT_CLEAR_DDMACH0_DA_8197F(x) | BIT_DDMACH0_DA_8197F(v))
  3664. /* 2 REG_DDMA_CH0CTRL_8197F */
  3665. #define BIT_DDMACH0_OWN_8197F BIT(31)
  3666. #define BIT_DDMACH0_CHKSUM_EN_8197F BIT(29)
  3667. #define BIT_DDMACH0_DA_W_DISABLE_8197F BIT(28)
  3668. #define BIT_DDMACH0_CHKSUM_STS_8197F BIT(27)
  3669. #define BIT_DDMACH0_DDMA_MODE_8197F BIT(26)
  3670. #define BIT_DDMACH0_RESET_CHKSUM_STS_8197F BIT(25)
  3671. #define BIT_DDMACH0_CHKSUM_CONT_8197F BIT(24)
  3672. #define BIT_SHIFT_DDMACH0_DLEN_8197F 0
  3673. #define BIT_MASK_DDMACH0_DLEN_8197F 0x3ffff
  3674. #define BIT_DDMACH0_DLEN_8197F(x) (((x) & BIT_MASK_DDMACH0_DLEN_8197F) << BIT_SHIFT_DDMACH0_DLEN_8197F)
  3675. #define BITS_DDMACH0_DLEN_8197F (BIT_MASK_DDMACH0_DLEN_8197F << BIT_SHIFT_DDMACH0_DLEN_8197F)
  3676. #define BIT_CLEAR_DDMACH0_DLEN_8197F(x) ((x) & (~BITS_DDMACH0_DLEN_8197F))
  3677. #define BIT_GET_DDMACH0_DLEN_8197F(x) (((x) >> BIT_SHIFT_DDMACH0_DLEN_8197F) & BIT_MASK_DDMACH0_DLEN_8197F)
  3678. #define BIT_SET_DDMACH0_DLEN_8197F(x, v) (BIT_CLEAR_DDMACH0_DLEN_8197F(x) | BIT_DDMACH0_DLEN_8197F(v))
  3679. /* 2 REG_DDMA_CH1SA_8197F */
  3680. #define BIT_SHIFT_DDMACH1_SA_8197F 0
  3681. #define BIT_MASK_DDMACH1_SA_8197F 0xffffffffL
  3682. #define BIT_DDMACH1_SA_8197F(x) (((x) & BIT_MASK_DDMACH1_SA_8197F) << BIT_SHIFT_DDMACH1_SA_8197F)
  3683. #define BITS_DDMACH1_SA_8197F (BIT_MASK_DDMACH1_SA_8197F << BIT_SHIFT_DDMACH1_SA_8197F)
  3684. #define BIT_CLEAR_DDMACH1_SA_8197F(x) ((x) & (~BITS_DDMACH1_SA_8197F))
  3685. #define BIT_GET_DDMACH1_SA_8197F(x) (((x) >> BIT_SHIFT_DDMACH1_SA_8197F) & BIT_MASK_DDMACH1_SA_8197F)
  3686. #define BIT_SET_DDMACH1_SA_8197F(x, v) (BIT_CLEAR_DDMACH1_SA_8197F(x) | BIT_DDMACH1_SA_8197F(v))
  3687. /* 2 REG_DDMA_CH1DA_8197F */
  3688. #define BIT_SHIFT_DDMACH1_DA_8197F 0
  3689. #define BIT_MASK_DDMACH1_DA_8197F 0xffffffffL
  3690. #define BIT_DDMACH1_DA_8197F(x) (((x) & BIT_MASK_DDMACH1_DA_8197F) << BIT_SHIFT_DDMACH1_DA_8197F)
  3691. #define BITS_DDMACH1_DA_8197F (BIT_MASK_DDMACH1_DA_8197F << BIT_SHIFT_DDMACH1_DA_8197F)
  3692. #define BIT_CLEAR_DDMACH1_DA_8197F(x) ((x) & (~BITS_DDMACH1_DA_8197F))
  3693. #define BIT_GET_DDMACH1_DA_8197F(x) (((x) >> BIT_SHIFT_DDMACH1_DA_8197F) & BIT_MASK_DDMACH1_DA_8197F)
  3694. #define BIT_SET_DDMACH1_DA_8197F(x, v) (BIT_CLEAR_DDMACH1_DA_8197F(x) | BIT_DDMACH1_DA_8197F(v))
  3695. /* 2 REG_DDMA_CH1CTRL_8197F */
  3696. #define BIT_DDMACH1_OWN_8197F BIT(31)
  3697. #define BIT_DDMACH1_CHKSUM_EN_8197F BIT(29)
  3698. #define BIT_DDMACH1_DA_W_DISABLE_8197F BIT(28)
  3699. #define BIT_DDMACH1_CHKSUM_STS_8197F BIT(27)
  3700. #define BIT_DDMACH1_DDMA_MODE_8197F BIT(26)
  3701. #define BIT_DDMACH1_RESET_CHKSUM_STS_8197F BIT(25)
  3702. #define BIT_DDMACH1_CHKSUM_CONT_8197F BIT(24)
  3703. #define BIT_SHIFT_DDMACH1_DLEN_8197F 0
  3704. #define BIT_MASK_DDMACH1_DLEN_8197F 0x3ffff
  3705. #define BIT_DDMACH1_DLEN_8197F(x) (((x) & BIT_MASK_DDMACH1_DLEN_8197F) << BIT_SHIFT_DDMACH1_DLEN_8197F)
  3706. #define BITS_DDMACH1_DLEN_8197F (BIT_MASK_DDMACH1_DLEN_8197F << BIT_SHIFT_DDMACH1_DLEN_8197F)
  3707. #define BIT_CLEAR_DDMACH1_DLEN_8197F(x) ((x) & (~BITS_DDMACH1_DLEN_8197F))
  3708. #define BIT_GET_DDMACH1_DLEN_8197F(x) (((x) >> BIT_SHIFT_DDMACH1_DLEN_8197F) & BIT_MASK_DDMACH1_DLEN_8197F)
  3709. #define BIT_SET_DDMACH1_DLEN_8197F(x, v) (BIT_CLEAR_DDMACH1_DLEN_8197F(x) | BIT_DDMACH1_DLEN_8197F(v))
  3710. /* 2 REG_DDMA_CH2SA_8197F */
  3711. #define BIT_SHIFT_DDMACH2_SA_8197F 0
  3712. #define BIT_MASK_DDMACH2_SA_8197F 0xffffffffL
  3713. #define BIT_DDMACH2_SA_8197F(x) (((x) & BIT_MASK_DDMACH2_SA_8197F) << BIT_SHIFT_DDMACH2_SA_8197F)
  3714. #define BITS_DDMACH2_SA_8197F (BIT_MASK_DDMACH2_SA_8197F << BIT_SHIFT_DDMACH2_SA_8197F)
  3715. #define BIT_CLEAR_DDMACH2_SA_8197F(x) ((x) & (~BITS_DDMACH2_SA_8197F))
  3716. #define BIT_GET_DDMACH2_SA_8197F(x) (((x) >> BIT_SHIFT_DDMACH2_SA_8197F) & BIT_MASK_DDMACH2_SA_8197F)
  3717. #define BIT_SET_DDMACH2_SA_8197F(x, v) (BIT_CLEAR_DDMACH2_SA_8197F(x) | BIT_DDMACH2_SA_8197F(v))
  3718. /* 2 REG_DDMA_CH2DA_8197F */
  3719. #define BIT_SHIFT_DDMACH2_DA_8197F 0
  3720. #define BIT_MASK_DDMACH2_DA_8197F 0xffffffffL
  3721. #define BIT_DDMACH2_DA_8197F(x) (((x) & BIT_MASK_DDMACH2_DA_8197F) << BIT_SHIFT_DDMACH2_DA_8197F)
  3722. #define BITS_DDMACH2_DA_8197F (BIT_MASK_DDMACH2_DA_8197F << BIT_SHIFT_DDMACH2_DA_8197F)
  3723. #define BIT_CLEAR_DDMACH2_DA_8197F(x) ((x) & (~BITS_DDMACH2_DA_8197F))
  3724. #define BIT_GET_DDMACH2_DA_8197F(x) (((x) >> BIT_SHIFT_DDMACH2_DA_8197F) & BIT_MASK_DDMACH2_DA_8197F)
  3725. #define BIT_SET_DDMACH2_DA_8197F(x, v) (BIT_CLEAR_DDMACH2_DA_8197F(x) | BIT_DDMACH2_DA_8197F(v))
  3726. /* 2 REG_DDMA_CH2CTRL_8197F */
  3727. #define BIT_DDMACH2_OWN_8197F BIT(31)
  3728. #define BIT_DDMACH2_CHKSUM_EN_8197F BIT(29)
  3729. #define BIT_DDMACH2_DA_W_DISABLE_8197F BIT(28)
  3730. #define BIT_DDMACH2_CHKSUM_STS_8197F BIT(27)
  3731. #define BIT_DDMACH2_DDMA_MODE_8197F BIT(26)
  3732. #define BIT_DDMACH2_RESET_CHKSUM_STS_8197F BIT(25)
  3733. #define BIT_DDMACH2_CHKSUM_CONT_8197F BIT(24)
  3734. #define BIT_SHIFT_DDMACH2_DLEN_8197F 0
  3735. #define BIT_MASK_DDMACH2_DLEN_8197F 0x3ffff
  3736. #define BIT_DDMACH2_DLEN_8197F(x) (((x) & BIT_MASK_DDMACH2_DLEN_8197F) << BIT_SHIFT_DDMACH2_DLEN_8197F)
  3737. #define BITS_DDMACH2_DLEN_8197F (BIT_MASK_DDMACH2_DLEN_8197F << BIT_SHIFT_DDMACH2_DLEN_8197F)
  3738. #define BIT_CLEAR_DDMACH2_DLEN_8197F(x) ((x) & (~BITS_DDMACH2_DLEN_8197F))
  3739. #define BIT_GET_DDMACH2_DLEN_8197F(x) (((x) >> BIT_SHIFT_DDMACH2_DLEN_8197F) & BIT_MASK_DDMACH2_DLEN_8197F)
  3740. #define BIT_SET_DDMACH2_DLEN_8197F(x, v) (BIT_CLEAR_DDMACH2_DLEN_8197F(x) | BIT_DDMACH2_DLEN_8197F(v))
  3741. /* 2 REG_DDMA_CH3SA_8197F */
  3742. #define BIT_SHIFT_DDMACH3_SA_8197F 0
  3743. #define BIT_MASK_DDMACH3_SA_8197F 0xffffffffL
  3744. #define BIT_DDMACH3_SA_8197F(x) (((x) & BIT_MASK_DDMACH3_SA_8197F) << BIT_SHIFT_DDMACH3_SA_8197F)
  3745. #define BITS_DDMACH3_SA_8197F (BIT_MASK_DDMACH3_SA_8197F << BIT_SHIFT_DDMACH3_SA_8197F)
  3746. #define BIT_CLEAR_DDMACH3_SA_8197F(x) ((x) & (~BITS_DDMACH3_SA_8197F))
  3747. #define BIT_GET_DDMACH3_SA_8197F(x) (((x) >> BIT_SHIFT_DDMACH3_SA_8197F) & BIT_MASK_DDMACH3_SA_8197F)
  3748. #define BIT_SET_DDMACH3_SA_8197F(x, v) (BIT_CLEAR_DDMACH3_SA_8197F(x) | BIT_DDMACH3_SA_8197F(v))
  3749. /* 2 REG_DDMA_CH3DA_8197F */
  3750. #define BIT_SHIFT_DDMACH3_DA_8197F 0
  3751. #define BIT_MASK_DDMACH3_DA_8197F 0xffffffffL
  3752. #define BIT_DDMACH3_DA_8197F(x) (((x) & BIT_MASK_DDMACH3_DA_8197F) << BIT_SHIFT_DDMACH3_DA_8197F)
  3753. #define BITS_DDMACH3_DA_8197F (BIT_MASK_DDMACH3_DA_8197F << BIT_SHIFT_DDMACH3_DA_8197F)
  3754. #define BIT_CLEAR_DDMACH3_DA_8197F(x) ((x) & (~BITS_DDMACH3_DA_8197F))
  3755. #define BIT_GET_DDMACH3_DA_8197F(x) (((x) >> BIT_SHIFT_DDMACH3_DA_8197F) & BIT_MASK_DDMACH3_DA_8197F)
  3756. #define BIT_SET_DDMACH3_DA_8197F(x, v) (BIT_CLEAR_DDMACH3_DA_8197F(x) | BIT_DDMACH3_DA_8197F(v))
  3757. /* 2 REG_DDMA_CH3CTRL_8197F */
  3758. #define BIT_DDMACH3_OWN_8197F BIT(31)
  3759. #define BIT_DDMACH3_CHKSUM_EN_8197F BIT(29)
  3760. #define BIT_DDMACH3_DA_W_DISABLE_8197F BIT(28)
  3761. #define BIT_DDMACH3_CHKSUM_STS_8197F BIT(27)
  3762. #define BIT_DDMACH3_DDMA_MODE_8197F BIT(26)
  3763. #define BIT_DDMACH3_RESET_CHKSUM_STS_8197F BIT(25)
  3764. #define BIT_DDMACH3_CHKSUM_CONT_8197F BIT(24)
  3765. #define BIT_SHIFT_DDMACH3_DLEN_8197F 0
  3766. #define BIT_MASK_DDMACH3_DLEN_8197F 0x3ffff
  3767. #define BIT_DDMACH3_DLEN_8197F(x) (((x) & BIT_MASK_DDMACH3_DLEN_8197F) << BIT_SHIFT_DDMACH3_DLEN_8197F)
  3768. #define BITS_DDMACH3_DLEN_8197F (BIT_MASK_DDMACH3_DLEN_8197F << BIT_SHIFT_DDMACH3_DLEN_8197F)
  3769. #define BIT_CLEAR_DDMACH3_DLEN_8197F(x) ((x) & (~BITS_DDMACH3_DLEN_8197F))
  3770. #define BIT_GET_DDMACH3_DLEN_8197F(x) (((x) >> BIT_SHIFT_DDMACH3_DLEN_8197F) & BIT_MASK_DDMACH3_DLEN_8197F)
  3771. #define BIT_SET_DDMACH3_DLEN_8197F(x, v) (BIT_CLEAR_DDMACH3_DLEN_8197F(x) | BIT_DDMACH3_DLEN_8197F(v))
  3772. /* 2 REG_DDMA_CH4SA_8197F */
  3773. #define BIT_SHIFT_DDMACH4_SA_8197F 0
  3774. #define BIT_MASK_DDMACH4_SA_8197F 0xffffffffL
  3775. #define BIT_DDMACH4_SA_8197F(x) (((x) & BIT_MASK_DDMACH4_SA_8197F) << BIT_SHIFT_DDMACH4_SA_8197F)
  3776. #define BITS_DDMACH4_SA_8197F (BIT_MASK_DDMACH4_SA_8197F << BIT_SHIFT_DDMACH4_SA_8197F)
  3777. #define BIT_CLEAR_DDMACH4_SA_8197F(x) ((x) & (~BITS_DDMACH4_SA_8197F))
  3778. #define BIT_GET_DDMACH4_SA_8197F(x) (((x) >> BIT_SHIFT_DDMACH4_SA_8197F) & BIT_MASK_DDMACH4_SA_8197F)
  3779. #define BIT_SET_DDMACH4_SA_8197F(x, v) (BIT_CLEAR_DDMACH4_SA_8197F(x) | BIT_DDMACH4_SA_8197F(v))
  3780. /* 2 REG_DDMA_CH4DA_8197F */
  3781. #define BIT_SHIFT_DDMACH4_DA_8197F 0
  3782. #define BIT_MASK_DDMACH4_DA_8197F 0xffffffffL
  3783. #define BIT_DDMACH4_DA_8197F(x) (((x) & BIT_MASK_DDMACH4_DA_8197F) << BIT_SHIFT_DDMACH4_DA_8197F)
  3784. #define BITS_DDMACH4_DA_8197F (BIT_MASK_DDMACH4_DA_8197F << BIT_SHIFT_DDMACH4_DA_8197F)
  3785. #define BIT_CLEAR_DDMACH4_DA_8197F(x) ((x) & (~BITS_DDMACH4_DA_8197F))
  3786. #define BIT_GET_DDMACH4_DA_8197F(x) (((x) >> BIT_SHIFT_DDMACH4_DA_8197F) & BIT_MASK_DDMACH4_DA_8197F)
  3787. #define BIT_SET_DDMACH4_DA_8197F(x, v) (BIT_CLEAR_DDMACH4_DA_8197F(x) | BIT_DDMACH4_DA_8197F(v))
  3788. /* 2 REG_DDMA_CH4CTRL_8197F */
  3789. #define BIT_DDMACH4_OWN_8197F BIT(31)
  3790. #define BIT_DDMACH4_CHKSUM_EN_8197F BIT(29)
  3791. #define BIT_DDMACH4_DA_W_DISABLE_8197F BIT(28)
  3792. #define BIT_DDMACH4_CHKSUM_STS_8197F BIT(27)
  3793. #define BIT_DDMACH4_DDMA_MODE_8197F BIT(26)
  3794. #define BIT_DDMACH4_RESET_CHKSUM_STS_8197F BIT(25)
  3795. #define BIT_DDMACH4_CHKSUM_CONT_8197F BIT(24)
  3796. #define BIT_SHIFT_DDMACH4_DLEN_8197F 0
  3797. #define BIT_MASK_DDMACH4_DLEN_8197F 0x3ffff
  3798. #define BIT_DDMACH4_DLEN_8197F(x) (((x) & BIT_MASK_DDMACH4_DLEN_8197F) << BIT_SHIFT_DDMACH4_DLEN_8197F)
  3799. #define BITS_DDMACH4_DLEN_8197F (BIT_MASK_DDMACH4_DLEN_8197F << BIT_SHIFT_DDMACH4_DLEN_8197F)
  3800. #define BIT_CLEAR_DDMACH4_DLEN_8197F(x) ((x) & (~BITS_DDMACH4_DLEN_8197F))
  3801. #define BIT_GET_DDMACH4_DLEN_8197F(x) (((x) >> BIT_SHIFT_DDMACH4_DLEN_8197F) & BIT_MASK_DDMACH4_DLEN_8197F)
  3802. #define BIT_SET_DDMACH4_DLEN_8197F(x, v) (BIT_CLEAR_DDMACH4_DLEN_8197F(x) | BIT_DDMACH4_DLEN_8197F(v))
  3803. /* 2 REG_DDMA_CH5SA_8197F */
  3804. #define BIT_SHIFT_DDMACH5_SA_8197F 0
  3805. #define BIT_MASK_DDMACH5_SA_8197F 0xffffffffL
  3806. #define BIT_DDMACH5_SA_8197F(x) (((x) & BIT_MASK_DDMACH5_SA_8197F) << BIT_SHIFT_DDMACH5_SA_8197F)
  3807. #define BITS_DDMACH5_SA_8197F (BIT_MASK_DDMACH5_SA_8197F << BIT_SHIFT_DDMACH5_SA_8197F)
  3808. #define BIT_CLEAR_DDMACH5_SA_8197F(x) ((x) & (~BITS_DDMACH5_SA_8197F))
  3809. #define BIT_GET_DDMACH5_SA_8197F(x) (((x) >> BIT_SHIFT_DDMACH5_SA_8197F) & BIT_MASK_DDMACH5_SA_8197F)
  3810. #define BIT_SET_DDMACH5_SA_8197F(x, v) (BIT_CLEAR_DDMACH5_SA_8197F(x) | BIT_DDMACH5_SA_8197F(v))
  3811. /* 2 REG_DDMA_CH5DA_8197F */
  3812. #define BIT_SHIFT_DDMACH5_DA_8197F 0
  3813. #define BIT_MASK_DDMACH5_DA_8197F 0xffffffffL
  3814. #define BIT_DDMACH5_DA_8197F(x) (((x) & BIT_MASK_DDMACH5_DA_8197F) << BIT_SHIFT_DDMACH5_DA_8197F)
  3815. #define BITS_DDMACH5_DA_8197F (BIT_MASK_DDMACH5_DA_8197F << BIT_SHIFT_DDMACH5_DA_8197F)
  3816. #define BIT_CLEAR_DDMACH5_DA_8197F(x) ((x) & (~BITS_DDMACH5_DA_8197F))
  3817. #define BIT_GET_DDMACH5_DA_8197F(x) (((x) >> BIT_SHIFT_DDMACH5_DA_8197F) & BIT_MASK_DDMACH5_DA_8197F)
  3818. #define BIT_SET_DDMACH5_DA_8197F(x, v) (BIT_CLEAR_DDMACH5_DA_8197F(x) | BIT_DDMACH5_DA_8197F(v))
  3819. /* 2 REG_REG_DDMA_CH5CTRL_8197F */
  3820. #define BIT_DDMACH5_OWN_8197F BIT(31)
  3821. #define BIT_DDMACH5_CHKSUM_EN_8197F BIT(29)
  3822. #define BIT_DDMACH5_DA_W_DISABLE_8197F BIT(28)
  3823. #define BIT_DDMACH5_CHKSUM_STS_8197F BIT(27)
  3824. #define BIT_DDMACH5_DDMA_MODE_8197F BIT(26)
  3825. #define BIT_DDMACH5_RESET_CHKSUM_STS_8197F BIT(25)
  3826. #define BIT_DDMACH5_CHKSUM_CONT_8197F BIT(24)
  3827. #define BIT_SHIFT_DDMACH5_DLEN_8197F 0
  3828. #define BIT_MASK_DDMACH5_DLEN_8197F 0x3ffff
  3829. #define BIT_DDMACH5_DLEN_8197F(x) (((x) & BIT_MASK_DDMACH5_DLEN_8197F) << BIT_SHIFT_DDMACH5_DLEN_8197F)
  3830. #define BITS_DDMACH5_DLEN_8197F (BIT_MASK_DDMACH5_DLEN_8197F << BIT_SHIFT_DDMACH5_DLEN_8197F)
  3831. #define BIT_CLEAR_DDMACH5_DLEN_8197F(x) ((x) & (~BITS_DDMACH5_DLEN_8197F))
  3832. #define BIT_GET_DDMACH5_DLEN_8197F(x) (((x) >> BIT_SHIFT_DDMACH5_DLEN_8197F) & BIT_MASK_DDMACH5_DLEN_8197F)
  3833. #define BIT_SET_DDMACH5_DLEN_8197F(x, v) (BIT_CLEAR_DDMACH5_DLEN_8197F(x) | BIT_DDMACH5_DLEN_8197F(v))
  3834. /* 2 REG_DDMA_INT_MSK_8197F */
  3835. #define BIT_DDMACH5_MSK_8197F BIT(5)
  3836. #define BIT_DDMACH4_MSK_8197F BIT(4)
  3837. #define BIT_DDMACH3_MSK_8197F BIT(3)
  3838. #define BIT_DDMACH2_MSK_8197F BIT(2)
  3839. #define BIT_DDMACH1_MSK_8197F BIT(1)
  3840. #define BIT_DDMACH0_MSK_8197F BIT(0)
  3841. /* 2 REG_DDMA_CHSTATUS_8197F */
  3842. #define BIT_DDMACH5_BUSY_8197F BIT(5)
  3843. #define BIT_DDMACH4_BUSY_8197F BIT(4)
  3844. #define BIT_DDMACH3_BUSY_8197F BIT(3)
  3845. #define BIT_DDMACH2_BUSY_8197F BIT(2)
  3846. #define BIT_DDMACH1_BUSY_8197F BIT(1)
  3847. #define BIT_DDMACH0_BUSY_8197F BIT(0)
  3848. /* 2 REG_DDMA_CHKSUM_8197F */
  3849. #define BIT_SHIFT_IDDMA0_CHKSUM_8197F 0
  3850. #define BIT_MASK_IDDMA0_CHKSUM_8197F 0xffff
  3851. #define BIT_IDDMA0_CHKSUM_8197F(x) (((x) & BIT_MASK_IDDMA0_CHKSUM_8197F) << BIT_SHIFT_IDDMA0_CHKSUM_8197F)
  3852. #define BITS_IDDMA0_CHKSUM_8197F (BIT_MASK_IDDMA0_CHKSUM_8197F << BIT_SHIFT_IDDMA0_CHKSUM_8197F)
  3853. #define BIT_CLEAR_IDDMA0_CHKSUM_8197F(x) ((x) & (~BITS_IDDMA0_CHKSUM_8197F))
  3854. #define BIT_GET_IDDMA0_CHKSUM_8197F(x) (((x) >> BIT_SHIFT_IDDMA0_CHKSUM_8197F) & BIT_MASK_IDDMA0_CHKSUM_8197F)
  3855. #define BIT_SET_IDDMA0_CHKSUM_8197F(x, v) (BIT_CLEAR_IDDMA0_CHKSUM_8197F(x) | BIT_IDDMA0_CHKSUM_8197F(v))
  3856. /* 2 REG_DDMA_MONITOR_8197F */
  3857. #define BIT_IDDMA0_PERMU_UNDERFLOW_8197F BIT(14)
  3858. #define BIT_IDDMA0_FIFO_UNDERFLOW_8197F BIT(13)
  3859. #define BIT_IDDMA0_FIFO_OVERFLOW_8197F BIT(12)
  3860. #define BIT_CH5_ERR_8197F BIT(5)
  3861. #define BIT_CH4_ERR_8197F BIT(4)
  3862. #define BIT_CH3_ERR_8197F BIT(3)
  3863. #define BIT_CH2_ERR_8197F BIT(2)
  3864. #define BIT_CH1_ERR_8197F BIT(1)
  3865. #define BIT_CH0_ERR_8197F BIT(0)
  3866. /* 2 REG_NOT_VALID_8197F */
  3867. /* 2 REG_HCI_CTRL_8197F */
  3868. #define BIT_HCIIO_PERSTB_SEL_8197F BIT(31)
  3869. #define BIT_SHIFT_HCI_MAX_RXDMA_8197F 28
  3870. #define BIT_MASK_HCI_MAX_RXDMA_8197F 0x7
  3871. #define BIT_HCI_MAX_RXDMA_8197F(x) (((x) & BIT_MASK_HCI_MAX_RXDMA_8197F) << BIT_SHIFT_HCI_MAX_RXDMA_8197F)
  3872. #define BITS_HCI_MAX_RXDMA_8197F (BIT_MASK_HCI_MAX_RXDMA_8197F << BIT_SHIFT_HCI_MAX_RXDMA_8197F)
  3873. #define BIT_CLEAR_HCI_MAX_RXDMA_8197F(x) ((x) & (~BITS_HCI_MAX_RXDMA_8197F))
  3874. #define BIT_GET_HCI_MAX_RXDMA_8197F(x) (((x) >> BIT_SHIFT_HCI_MAX_RXDMA_8197F) & BIT_MASK_HCI_MAX_RXDMA_8197F)
  3875. #define BIT_SET_HCI_MAX_RXDMA_8197F(x, v) (BIT_CLEAR_HCI_MAX_RXDMA_8197F(x) | BIT_HCI_MAX_RXDMA_8197F(v))
  3876. #define BIT_MULRW_8197F BIT(27)
  3877. #define BIT_SHIFT_HCI_MAX_TXDMA_8197F 24
  3878. #define BIT_MASK_HCI_MAX_TXDMA_8197F 0x7
  3879. #define BIT_HCI_MAX_TXDMA_8197F(x) (((x) & BIT_MASK_HCI_MAX_TXDMA_8197F) << BIT_SHIFT_HCI_MAX_TXDMA_8197F)
  3880. #define BITS_HCI_MAX_TXDMA_8197F (BIT_MASK_HCI_MAX_TXDMA_8197F << BIT_SHIFT_HCI_MAX_TXDMA_8197F)
  3881. #define BIT_CLEAR_HCI_MAX_TXDMA_8197F(x) ((x) & (~BITS_HCI_MAX_TXDMA_8197F))
  3882. #define BIT_GET_HCI_MAX_TXDMA_8197F(x) (((x) >> BIT_SHIFT_HCI_MAX_TXDMA_8197F) & BIT_MASK_HCI_MAX_TXDMA_8197F)
  3883. #define BIT_SET_HCI_MAX_TXDMA_8197F(x, v) (BIT_CLEAR_HCI_MAX_TXDMA_8197F(x) | BIT_HCI_MAX_TXDMA_8197F(v))
  3884. #define BIT_EN_CPL_TIMEOUT_PS_8197F BIT(22)
  3885. #define BIT_REG_TXDMA_FAIL_PS_8197F BIT(21)
  3886. #define BIT_HCI_RST_TRXDMA_INTF_8197F BIT(20)
  3887. #define BIT_EN_HWENTR_L1_8197F BIT(19)
  3888. #define BIT_EN_ADV_CLKGATE_8197F BIT(18)
  3889. #define BIT_HCI_EN_SWENT_L23_8197F BIT(17)
  3890. #define BIT_HCI_EN_HWEXT_L1_8197F BIT(16)
  3891. #define BIT_RX_CLOSE_EN_8197F BIT(15)
  3892. #define BIT_STOP_BCNQ_8197F BIT(14)
  3893. #define BIT_STOP_MGQ_8197F BIT(13)
  3894. #define BIT_STOP_VOQ_8197F BIT(12)
  3895. #define BIT_STOP_VIQ_8197F BIT(11)
  3896. #define BIT_STOP_BEQ_8197F BIT(10)
  3897. #define BIT_STOP_BKQ_8197F BIT(9)
  3898. #define BIT_STOP_RXQ_8197F BIT(8)
  3899. #define BIT_STOP_HI7Q_8197F BIT(7)
  3900. #define BIT_STOP_HI6Q_8197F BIT(6)
  3901. #define BIT_STOP_HI5Q_8197F BIT(5)
  3902. #define BIT_STOP_HI4Q_8197F BIT(4)
  3903. #define BIT_STOP_HI3Q_8197F BIT(3)
  3904. #define BIT_STOP_HI2Q_8197F BIT(2)
  3905. #define BIT_STOP_HI1Q_8197F BIT(1)
  3906. #define BIT_STOP_HI0Q_8197F BIT(0)
  3907. /* 2 REG_INT_MIG_8197F */
  3908. #define BIT_SHIFT_TXTTIMER_MATCH_NUM_8197F 28
  3909. #define BIT_MASK_TXTTIMER_MATCH_NUM_8197F 0xf
  3910. #define BIT_TXTTIMER_MATCH_NUM_8197F(x) (((x) & BIT_MASK_TXTTIMER_MATCH_NUM_8197F) << BIT_SHIFT_TXTTIMER_MATCH_NUM_8197F)
  3911. #define BITS_TXTTIMER_MATCH_NUM_8197F (BIT_MASK_TXTTIMER_MATCH_NUM_8197F << BIT_SHIFT_TXTTIMER_MATCH_NUM_8197F)
  3912. #define BIT_CLEAR_TXTTIMER_MATCH_NUM_8197F(x) ((x) & (~BITS_TXTTIMER_MATCH_NUM_8197F))
  3913. #define BIT_GET_TXTTIMER_MATCH_NUM_8197F(x) (((x) >> BIT_SHIFT_TXTTIMER_MATCH_NUM_8197F) & BIT_MASK_TXTTIMER_MATCH_NUM_8197F)
  3914. #define BIT_SET_TXTTIMER_MATCH_NUM_8197F(x, v) (BIT_CLEAR_TXTTIMER_MATCH_NUM_8197F(x) | BIT_TXTTIMER_MATCH_NUM_8197F(v))
  3915. #define BIT_SHIFT_TXPKT_NUM_MATCH_8197F 24
  3916. #define BIT_MASK_TXPKT_NUM_MATCH_8197F 0xf
  3917. #define BIT_TXPKT_NUM_MATCH_8197F(x) (((x) & BIT_MASK_TXPKT_NUM_MATCH_8197F) << BIT_SHIFT_TXPKT_NUM_MATCH_8197F)
  3918. #define BITS_TXPKT_NUM_MATCH_8197F (BIT_MASK_TXPKT_NUM_MATCH_8197F << BIT_SHIFT_TXPKT_NUM_MATCH_8197F)
  3919. #define BIT_CLEAR_TXPKT_NUM_MATCH_8197F(x) ((x) & (~BITS_TXPKT_NUM_MATCH_8197F))
  3920. #define BIT_GET_TXPKT_NUM_MATCH_8197F(x) (((x) >> BIT_SHIFT_TXPKT_NUM_MATCH_8197F) & BIT_MASK_TXPKT_NUM_MATCH_8197F)
  3921. #define BIT_SET_TXPKT_NUM_MATCH_8197F(x, v) (BIT_CLEAR_TXPKT_NUM_MATCH_8197F(x) | BIT_TXPKT_NUM_MATCH_8197F(v))
  3922. #define BIT_SHIFT_RXTTIMER_MATCH_NUM_8197F 20
  3923. #define BIT_MASK_RXTTIMER_MATCH_NUM_8197F 0xf
  3924. #define BIT_RXTTIMER_MATCH_NUM_8197F(x) (((x) & BIT_MASK_RXTTIMER_MATCH_NUM_8197F) << BIT_SHIFT_RXTTIMER_MATCH_NUM_8197F)
  3925. #define BITS_RXTTIMER_MATCH_NUM_8197F (BIT_MASK_RXTTIMER_MATCH_NUM_8197F << BIT_SHIFT_RXTTIMER_MATCH_NUM_8197F)
  3926. #define BIT_CLEAR_RXTTIMER_MATCH_NUM_8197F(x) ((x) & (~BITS_RXTTIMER_MATCH_NUM_8197F))
  3927. #define BIT_GET_RXTTIMER_MATCH_NUM_8197F(x) (((x) >> BIT_SHIFT_RXTTIMER_MATCH_NUM_8197F) & BIT_MASK_RXTTIMER_MATCH_NUM_8197F)
  3928. #define BIT_SET_RXTTIMER_MATCH_NUM_8197F(x, v) (BIT_CLEAR_RXTTIMER_MATCH_NUM_8197F(x) | BIT_RXTTIMER_MATCH_NUM_8197F(v))
  3929. #define BIT_SHIFT_RXPKT_NUM_MATCH_8197F 16
  3930. #define BIT_MASK_RXPKT_NUM_MATCH_8197F 0xf
  3931. #define BIT_RXPKT_NUM_MATCH_8197F(x) (((x) & BIT_MASK_RXPKT_NUM_MATCH_8197F) << BIT_SHIFT_RXPKT_NUM_MATCH_8197F)
  3932. #define BITS_RXPKT_NUM_MATCH_8197F (BIT_MASK_RXPKT_NUM_MATCH_8197F << BIT_SHIFT_RXPKT_NUM_MATCH_8197F)
  3933. #define BIT_CLEAR_RXPKT_NUM_MATCH_8197F(x) ((x) & (~BITS_RXPKT_NUM_MATCH_8197F))
  3934. #define BIT_GET_RXPKT_NUM_MATCH_8197F(x) (((x) >> BIT_SHIFT_RXPKT_NUM_MATCH_8197F) & BIT_MASK_RXPKT_NUM_MATCH_8197F)
  3935. #define BIT_SET_RXPKT_NUM_MATCH_8197F(x, v) (BIT_CLEAR_RXPKT_NUM_MATCH_8197F(x) | BIT_RXPKT_NUM_MATCH_8197F(v))
  3936. #define BIT_SHIFT_MIGRATE_TIMER_8197F 0
  3937. #define BIT_MASK_MIGRATE_TIMER_8197F 0xffff
  3938. #define BIT_MIGRATE_TIMER_8197F(x) (((x) & BIT_MASK_MIGRATE_TIMER_8197F) << BIT_SHIFT_MIGRATE_TIMER_8197F)
  3939. #define BITS_MIGRATE_TIMER_8197F (BIT_MASK_MIGRATE_TIMER_8197F << BIT_SHIFT_MIGRATE_TIMER_8197F)
  3940. #define BIT_CLEAR_MIGRATE_TIMER_8197F(x) ((x) & (~BITS_MIGRATE_TIMER_8197F))
  3941. #define BIT_GET_MIGRATE_TIMER_8197F(x) (((x) >> BIT_SHIFT_MIGRATE_TIMER_8197F) & BIT_MASK_MIGRATE_TIMER_8197F)
  3942. #define BIT_SET_MIGRATE_TIMER_8197F(x, v) (BIT_CLEAR_MIGRATE_TIMER_8197F(x) | BIT_MIGRATE_TIMER_8197F(v))
  3943. /* 2 REG_BCNQ_TXBD_DESA_8197F */
  3944. #define BIT_SHIFT_BCNQ_TXBD_DESA_8197F 0
  3945. #define BIT_MASK_BCNQ_TXBD_DESA_8197F 0xffffffffffffffffL
  3946. #define BIT_BCNQ_TXBD_DESA_8197F(x) (((x) & BIT_MASK_BCNQ_TXBD_DESA_8197F) << BIT_SHIFT_BCNQ_TXBD_DESA_8197F)
  3947. #define BITS_BCNQ_TXBD_DESA_8197F (BIT_MASK_BCNQ_TXBD_DESA_8197F << BIT_SHIFT_BCNQ_TXBD_DESA_8197F)
  3948. #define BIT_CLEAR_BCNQ_TXBD_DESA_8197F(x) ((x) & (~BITS_BCNQ_TXBD_DESA_8197F))
  3949. #define BIT_GET_BCNQ_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_BCNQ_TXBD_DESA_8197F) & BIT_MASK_BCNQ_TXBD_DESA_8197F)
  3950. #define BIT_SET_BCNQ_TXBD_DESA_8197F(x, v) (BIT_CLEAR_BCNQ_TXBD_DESA_8197F(x) | BIT_BCNQ_TXBD_DESA_8197F(v))
  3951. /* 2 REG_MGQ_TXBD_DESA_8197F */
  3952. #define BIT_SHIFT_MGQ_TXBD_DESA_8197F 0
  3953. #define BIT_MASK_MGQ_TXBD_DESA_8197F 0xffffffffffffffffL
  3954. #define BIT_MGQ_TXBD_DESA_8197F(x) (((x) & BIT_MASK_MGQ_TXBD_DESA_8197F) << BIT_SHIFT_MGQ_TXBD_DESA_8197F)
  3955. #define BITS_MGQ_TXBD_DESA_8197F (BIT_MASK_MGQ_TXBD_DESA_8197F << BIT_SHIFT_MGQ_TXBD_DESA_8197F)
  3956. #define BIT_CLEAR_MGQ_TXBD_DESA_8197F(x) ((x) & (~BITS_MGQ_TXBD_DESA_8197F))
  3957. #define BIT_GET_MGQ_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_MGQ_TXBD_DESA_8197F) & BIT_MASK_MGQ_TXBD_DESA_8197F)
  3958. #define BIT_SET_MGQ_TXBD_DESA_8197F(x, v) (BIT_CLEAR_MGQ_TXBD_DESA_8197F(x) | BIT_MGQ_TXBD_DESA_8197F(v))
  3959. /* 2 REG_VOQ_TXBD_DESA_8197F */
  3960. #define BIT_SHIFT_VOQ_TXBD_DESA_8197F 0
  3961. #define BIT_MASK_VOQ_TXBD_DESA_8197F 0xffffffffffffffffL
  3962. #define BIT_VOQ_TXBD_DESA_8197F(x) (((x) & BIT_MASK_VOQ_TXBD_DESA_8197F) << BIT_SHIFT_VOQ_TXBD_DESA_8197F)
  3963. #define BITS_VOQ_TXBD_DESA_8197F (BIT_MASK_VOQ_TXBD_DESA_8197F << BIT_SHIFT_VOQ_TXBD_DESA_8197F)
  3964. #define BIT_CLEAR_VOQ_TXBD_DESA_8197F(x) ((x) & (~BITS_VOQ_TXBD_DESA_8197F))
  3965. #define BIT_GET_VOQ_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_VOQ_TXBD_DESA_8197F) & BIT_MASK_VOQ_TXBD_DESA_8197F)
  3966. #define BIT_SET_VOQ_TXBD_DESA_8197F(x, v) (BIT_CLEAR_VOQ_TXBD_DESA_8197F(x) | BIT_VOQ_TXBD_DESA_8197F(v))
  3967. /* 2 REG_VIQ_TXBD_DESA_8197F */
  3968. #define BIT_SHIFT_VIQ_TXBD_DESA_8197F 0
  3969. #define BIT_MASK_VIQ_TXBD_DESA_8197F 0xffffffffffffffffL
  3970. #define BIT_VIQ_TXBD_DESA_8197F(x) (((x) & BIT_MASK_VIQ_TXBD_DESA_8197F) << BIT_SHIFT_VIQ_TXBD_DESA_8197F)
  3971. #define BITS_VIQ_TXBD_DESA_8197F (BIT_MASK_VIQ_TXBD_DESA_8197F << BIT_SHIFT_VIQ_TXBD_DESA_8197F)
  3972. #define BIT_CLEAR_VIQ_TXBD_DESA_8197F(x) ((x) & (~BITS_VIQ_TXBD_DESA_8197F))
  3973. #define BIT_GET_VIQ_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_VIQ_TXBD_DESA_8197F) & BIT_MASK_VIQ_TXBD_DESA_8197F)
  3974. #define BIT_SET_VIQ_TXBD_DESA_8197F(x, v) (BIT_CLEAR_VIQ_TXBD_DESA_8197F(x) | BIT_VIQ_TXBD_DESA_8197F(v))
  3975. /* 2 REG_BEQ_TXBD_DESA_8197F */
  3976. #define BIT_SHIFT_BEQ_TXBD_DESA_8197F 0
  3977. #define BIT_MASK_BEQ_TXBD_DESA_8197F 0xffffffffffffffffL
  3978. #define BIT_BEQ_TXBD_DESA_8197F(x) (((x) & BIT_MASK_BEQ_TXBD_DESA_8197F) << BIT_SHIFT_BEQ_TXBD_DESA_8197F)
  3979. #define BITS_BEQ_TXBD_DESA_8197F (BIT_MASK_BEQ_TXBD_DESA_8197F << BIT_SHIFT_BEQ_TXBD_DESA_8197F)
  3980. #define BIT_CLEAR_BEQ_TXBD_DESA_8197F(x) ((x) & (~BITS_BEQ_TXBD_DESA_8197F))
  3981. #define BIT_GET_BEQ_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_BEQ_TXBD_DESA_8197F) & BIT_MASK_BEQ_TXBD_DESA_8197F)
  3982. #define BIT_SET_BEQ_TXBD_DESA_8197F(x, v) (BIT_CLEAR_BEQ_TXBD_DESA_8197F(x) | BIT_BEQ_TXBD_DESA_8197F(v))
  3983. /* 2 REG_BKQ_TXBD_DESA_8197F */
  3984. #define BIT_SHIFT_BKQ_TXBD_DESA_8197F 0
  3985. #define BIT_MASK_BKQ_TXBD_DESA_8197F 0xffffffffffffffffL
  3986. #define BIT_BKQ_TXBD_DESA_8197F(x) (((x) & BIT_MASK_BKQ_TXBD_DESA_8197F) << BIT_SHIFT_BKQ_TXBD_DESA_8197F)
  3987. #define BITS_BKQ_TXBD_DESA_8197F (BIT_MASK_BKQ_TXBD_DESA_8197F << BIT_SHIFT_BKQ_TXBD_DESA_8197F)
  3988. #define BIT_CLEAR_BKQ_TXBD_DESA_8197F(x) ((x) & (~BITS_BKQ_TXBD_DESA_8197F))
  3989. #define BIT_GET_BKQ_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_BKQ_TXBD_DESA_8197F) & BIT_MASK_BKQ_TXBD_DESA_8197F)
  3990. #define BIT_SET_BKQ_TXBD_DESA_8197F(x, v) (BIT_CLEAR_BKQ_TXBD_DESA_8197F(x) | BIT_BKQ_TXBD_DESA_8197F(v))
  3991. /* 2 REG_RXQ_RXBD_DESA_8197F */
  3992. #define BIT_SHIFT_RXQ_RXBD_DESA_8197F 0
  3993. #define BIT_MASK_RXQ_RXBD_DESA_8197F 0xffffffffffffffffL
  3994. #define BIT_RXQ_RXBD_DESA_8197F(x) (((x) & BIT_MASK_RXQ_RXBD_DESA_8197F) << BIT_SHIFT_RXQ_RXBD_DESA_8197F)
  3995. #define BITS_RXQ_RXBD_DESA_8197F (BIT_MASK_RXQ_RXBD_DESA_8197F << BIT_SHIFT_RXQ_RXBD_DESA_8197F)
  3996. #define BIT_CLEAR_RXQ_RXBD_DESA_8197F(x) ((x) & (~BITS_RXQ_RXBD_DESA_8197F))
  3997. #define BIT_GET_RXQ_RXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_RXQ_RXBD_DESA_8197F) & BIT_MASK_RXQ_RXBD_DESA_8197F)
  3998. #define BIT_SET_RXQ_RXBD_DESA_8197F(x, v) (BIT_CLEAR_RXQ_RXBD_DESA_8197F(x) | BIT_RXQ_RXBD_DESA_8197F(v))
  3999. /* 2 REG_HI0Q_TXBD_DESA_8197F */
  4000. #define BIT_SHIFT_HI0Q_TXBD_DESA_8197F 0
  4001. #define BIT_MASK_HI0Q_TXBD_DESA_8197F 0xffffffffffffffffL
  4002. #define BIT_HI0Q_TXBD_DESA_8197F(x) (((x) & BIT_MASK_HI0Q_TXBD_DESA_8197F) << BIT_SHIFT_HI0Q_TXBD_DESA_8197F)
  4003. #define BITS_HI0Q_TXBD_DESA_8197F (BIT_MASK_HI0Q_TXBD_DESA_8197F << BIT_SHIFT_HI0Q_TXBD_DESA_8197F)
  4004. #define BIT_CLEAR_HI0Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI0Q_TXBD_DESA_8197F))
  4005. #define BIT_GET_HI0Q_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_HI0Q_TXBD_DESA_8197F) & BIT_MASK_HI0Q_TXBD_DESA_8197F)
  4006. #define BIT_SET_HI0Q_TXBD_DESA_8197F(x, v) (BIT_CLEAR_HI0Q_TXBD_DESA_8197F(x) | BIT_HI0Q_TXBD_DESA_8197F(v))
  4007. /* 2 REG_HI1Q_TXBD_DESA_8197F */
  4008. #define BIT_SHIFT_HI1Q_TXBD_DESA_8197F 0
  4009. #define BIT_MASK_HI1Q_TXBD_DESA_8197F 0xffffffffffffffffL
  4010. #define BIT_HI1Q_TXBD_DESA_8197F(x) (((x) & BIT_MASK_HI1Q_TXBD_DESA_8197F) << BIT_SHIFT_HI1Q_TXBD_DESA_8197F)
  4011. #define BITS_HI1Q_TXBD_DESA_8197F (BIT_MASK_HI1Q_TXBD_DESA_8197F << BIT_SHIFT_HI1Q_TXBD_DESA_8197F)
  4012. #define BIT_CLEAR_HI1Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI1Q_TXBD_DESA_8197F))
  4013. #define BIT_GET_HI1Q_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_HI1Q_TXBD_DESA_8197F) & BIT_MASK_HI1Q_TXBD_DESA_8197F)
  4014. #define BIT_SET_HI1Q_TXBD_DESA_8197F(x, v) (BIT_CLEAR_HI1Q_TXBD_DESA_8197F(x) | BIT_HI1Q_TXBD_DESA_8197F(v))
  4015. /* 2 REG_HI2Q_TXBD_DESA_8197F */
  4016. #define BIT_SHIFT_HI2Q_TXBD_DESA_8197F 0
  4017. #define BIT_MASK_HI2Q_TXBD_DESA_8197F 0xffffffffffffffffL
  4018. #define BIT_HI2Q_TXBD_DESA_8197F(x) (((x) & BIT_MASK_HI2Q_TXBD_DESA_8197F) << BIT_SHIFT_HI2Q_TXBD_DESA_8197F)
  4019. #define BITS_HI2Q_TXBD_DESA_8197F (BIT_MASK_HI2Q_TXBD_DESA_8197F << BIT_SHIFT_HI2Q_TXBD_DESA_8197F)
  4020. #define BIT_CLEAR_HI2Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI2Q_TXBD_DESA_8197F))
  4021. #define BIT_GET_HI2Q_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_HI2Q_TXBD_DESA_8197F) & BIT_MASK_HI2Q_TXBD_DESA_8197F)
  4022. #define BIT_SET_HI2Q_TXBD_DESA_8197F(x, v) (BIT_CLEAR_HI2Q_TXBD_DESA_8197F(x) | BIT_HI2Q_TXBD_DESA_8197F(v))
  4023. /* 2 REG_HI3Q_TXBD_DESA_8197F */
  4024. #define BIT_SHIFT_HI3Q_TXBD_DESA_8197F 0
  4025. #define BIT_MASK_HI3Q_TXBD_DESA_8197F 0xffffffffffffffffL
  4026. #define BIT_HI3Q_TXBD_DESA_8197F(x) (((x) & BIT_MASK_HI3Q_TXBD_DESA_8197F) << BIT_SHIFT_HI3Q_TXBD_DESA_8197F)
  4027. #define BITS_HI3Q_TXBD_DESA_8197F (BIT_MASK_HI3Q_TXBD_DESA_8197F << BIT_SHIFT_HI3Q_TXBD_DESA_8197F)
  4028. #define BIT_CLEAR_HI3Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI3Q_TXBD_DESA_8197F))
  4029. #define BIT_GET_HI3Q_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_HI3Q_TXBD_DESA_8197F) & BIT_MASK_HI3Q_TXBD_DESA_8197F)
  4030. #define BIT_SET_HI3Q_TXBD_DESA_8197F(x, v) (BIT_CLEAR_HI3Q_TXBD_DESA_8197F(x) | BIT_HI3Q_TXBD_DESA_8197F(v))
  4031. /* 2 REG_HI4Q_TXBD_DESA_8197F */
  4032. #define BIT_SHIFT_HI4Q_TXBD_DESA_8197F 0
  4033. #define BIT_MASK_HI4Q_TXBD_DESA_8197F 0xffffffffffffffffL
  4034. #define BIT_HI4Q_TXBD_DESA_8197F(x) (((x) & BIT_MASK_HI4Q_TXBD_DESA_8197F) << BIT_SHIFT_HI4Q_TXBD_DESA_8197F)
  4035. #define BITS_HI4Q_TXBD_DESA_8197F (BIT_MASK_HI4Q_TXBD_DESA_8197F << BIT_SHIFT_HI4Q_TXBD_DESA_8197F)
  4036. #define BIT_CLEAR_HI4Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI4Q_TXBD_DESA_8197F))
  4037. #define BIT_GET_HI4Q_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_HI4Q_TXBD_DESA_8197F) & BIT_MASK_HI4Q_TXBD_DESA_8197F)
  4038. #define BIT_SET_HI4Q_TXBD_DESA_8197F(x, v) (BIT_CLEAR_HI4Q_TXBD_DESA_8197F(x) | BIT_HI4Q_TXBD_DESA_8197F(v))
  4039. /* 2 REG_HI5Q_TXBD_DESA_8197F */
  4040. #define BIT_SHIFT_HI5Q_TXBD_DESA_8197F 0
  4041. #define BIT_MASK_HI5Q_TXBD_DESA_8197F 0xffffffffffffffffL
  4042. #define BIT_HI5Q_TXBD_DESA_8197F(x) (((x) & BIT_MASK_HI5Q_TXBD_DESA_8197F) << BIT_SHIFT_HI5Q_TXBD_DESA_8197F)
  4043. #define BITS_HI5Q_TXBD_DESA_8197F (BIT_MASK_HI5Q_TXBD_DESA_8197F << BIT_SHIFT_HI5Q_TXBD_DESA_8197F)
  4044. #define BIT_CLEAR_HI5Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI5Q_TXBD_DESA_8197F))
  4045. #define BIT_GET_HI5Q_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_HI5Q_TXBD_DESA_8197F) & BIT_MASK_HI5Q_TXBD_DESA_8197F)
  4046. #define BIT_SET_HI5Q_TXBD_DESA_8197F(x, v) (BIT_CLEAR_HI5Q_TXBD_DESA_8197F(x) | BIT_HI5Q_TXBD_DESA_8197F(v))
  4047. /* 2 REG_HI6Q_TXBD_DESA_8197F */
  4048. #define BIT_SHIFT_HI6Q_TXBD_DESA_8197F 0
  4049. #define BIT_MASK_HI6Q_TXBD_DESA_8197F 0xffffffffffffffffL
  4050. #define BIT_HI6Q_TXBD_DESA_8197F(x) (((x) & BIT_MASK_HI6Q_TXBD_DESA_8197F) << BIT_SHIFT_HI6Q_TXBD_DESA_8197F)
  4051. #define BITS_HI6Q_TXBD_DESA_8197F (BIT_MASK_HI6Q_TXBD_DESA_8197F << BIT_SHIFT_HI6Q_TXBD_DESA_8197F)
  4052. #define BIT_CLEAR_HI6Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI6Q_TXBD_DESA_8197F))
  4053. #define BIT_GET_HI6Q_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_HI6Q_TXBD_DESA_8197F) & BIT_MASK_HI6Q_TXBD_DESA_8197F)
  4054. #define BIT_SET_HI6Q_TXBD_DESA_8197F(x, v) (BIT_CLEAR_HI6Q_TXBD_DESA_8197F(x) | BIT_HI6Q_TXBD_DESA_8197F(v))
  4055. /* 2 REG_HI7Q_TXBD_DESA_8197F */
  4056. #define BIT_SHIFT_HI7Q_TXBD_DESA_8197F 0
  4057. #define BIT_MASK_HI7Q_TXBD_DESA_8197F 0xffffffffffffffffL
  4058. #define BIT_HI7Q_TXBD_DESA_8197F(x) (((x) & BIT_MASK_HI7Q_TXBD_DESA_8197F) << BIT_SHIFT_HI7Q_TXBD_DESA_8197F)
  4059. #define BITS_HI7Q_TXBD_DESA_8197F (BIT_MASK_HI7Q_TXBD_DESA_8197F << BIT_SHIFT_HI7Q_TXBD_DESA_8197F)
  4060. #define BIT_CLEAR_HI7Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI7Q_TXBD_DESA_8197F))
  4061. #define BIT_GET_HI7Q_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_HI7Q_TXBD_DESA_8197F) & BIT_MASK_HI7Q_TXBD_DESA_8197F)
  4062. #define BIT_SET_HI7Q_TXBD_DESA_8197F(x, v) (BIT_CLEAR_HI7Q_TXBD_DESA_8197F(x) | BIT_HI7Q_TXBD_DESA_8197F(v))
  4063. /* 2 REG_MGQ_TXBD_NUM_8197F */
  4064. #define BIT_HCI_MGQ_FLAG_8197F BIT(14)
  4065. #define BIT_SHIFT_MGQ_DESC_MODE_8197F 12
  4066. #define BIT_MASK_MGQ_DESC_MODE_8197F 0x3
  4067. #define BIT_MGQ_DESC_MODE_8197F(x) (((x) & BIT_MASK_MGQ_DESC_MODE_8197F) << BIT_SHIFT_MGQ_DESC_MODE_8197F)
  4068. #define BITS_MGQ_DESC_MODE_8197F (BIT_MASK_MGQ_DESC_MODE_8197F << BIT_SHIFT_MGQ_DESC_MODE_8197F)
  4069. #define BIT_CLEAR_MGQ_DESC_MODE_8197F(x) ((x) & (~BITS_MGQ_DESC_MODE_8197F))
  4070. #define BIT_GET_MGQ_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_MGQ_DESC_MODE_8197F) & BIT_MASK_MGQ_DESC_MODE_8197F)
  4071. #define BIT_SET_MGQ_DESC_MODE_8197F(x, v) (BIT_CLEAR_MGQ_DESC_MODE_8197F(x) | BIT_MGQ_DESC_MODE_8197F(v))
  4072. #define BIT_SHIFT_MGQ_DESC_NUM_8197F 0
  4073. #define BIT_MASK_MGQ_DESC_NUM_8197F 0xfff
  4074. #define BIT_MGQ_DESC_NUM_8197F(x) (((x) & BIT_MASK_MGQ_DESC_NUM_8197F) << BIT_SHIFT_MGQ_DESC_NUM_8197F)
  4075. #define BITS_MGQ_DESC_NUM_8197F (BIT_MASK_MGQ_DESC_NUM_8197F << BIT_SHIFT_MGQ_DESC_NUM_8197F)
  4076. #define BIT_CLEAR_MGQ_DESC_NUM_8197F(x) ((x) & (~BITS_MGQ_DESC_NUM_8197F))
  4077. #define BIT_GET_MGQ_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_MGQ_DESC_NUM_8197F) & BIT_MASK_MGQ_DESC_NUM_8197F)
  4078. #define BIT_SET_MGQ_DESC_NUM_8197F(x, v) (BIT_CLEAR_MGQ_DESC_NUM_8197F(x) | BIT_MGQ_DESC_NUM_8197F(v))
  4079. /* 2 REG_RX_RXBD_NUM_8197F */
  4080. #define BIT_SYS_32_64_8197F BIT(15)
  4081. #define BIT_SHIFT_BCNQ_DESC_MODE_8197F 13
  4082. #define BIT_MASK_BCNQ_DESC_MODE_8197F 0x3
  4083. #define BIT_BCNQ_DESC_MODE_8197F(x) (((x) & BIT_MASK_BCNQ_DESC_MODE_8197F) << BIT_SHIFT_BCNQ_DESC_MODE_8197F)
  4084. #define BITS_BCNQ_DESC_MODE_8197F (BIT_MASK_BCNQ_DESC_MODE_8197F << BIT_SHIFT_BCNQ_DESC_MODE_8197F)
  4085. #define BIT_CLEAR_BCNQ_DESC_MODE_8197F(x) ((x) & (~BITS_BCNQ_DESC_MODE_8197F))
  4086. #define BIT_GET_BCNQ_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_BCNQ_DESC_MODE_8197F) & BIT_MASK_BCNQ_DESC_MODE_8197F)
  4087. #define BIT_SET_BCNQ_DESC_MODE_8197F(x, v) (BIT_CLEAR_BCNQ_DESC_MODE_8197F(x) | BIT_BCNQ_DESC_MODE_8197F(v))
  4088. #define BIT_HCI_BCNQ_FLAG_8197F BIT(12)
  4089. #define BIT_SHIFT_RXQ_DESC_NUM_8197F 0
  4090. #define BIT_MASK_RXQ_DESC_NUM_8197F 0xfff
  4091. #define BIT_RXQ_DESC_NUM_8197F(x) (((x) & BIT_MASK_RXQ_DESC_NUM_8197F) << BIT_SHIFT_RXQ_DESC_NUM_8197F)
  4092. #define BITS_RXQ_DESC_NUM_8197F (BIT_MASK_RXQ_DESC_NUM_8197F << BIT_SHIFT_RXQ_DESC_NUM_8197F)
  4093. #define BIT_CLEAR_RXQ_DESC_NUM_8197F(x) ((x) & (~BITS_RXQ_DESC_NUM_8197F))
  4094. #define BIT_GET_RXQ_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_RXQ_DESC_NUM_8197F) & BIT_MASK_RXQ_DESC_NUM_8197F)
  4095. #define BIT_SET_RXQ_DESC_NUM_8197F(x, v) (BIT_CLEAR_RXQ_DESC_NUM_8197F(x) | BIT_RXQ_DESC_NUM_8197F(v))
  4096. /* 2 REG_VOQ_TXBD_NUM_8197F */
  4097. #define BIT_HCI_VOQ_FLAG_8197F BIT(14)
  4098. #define BIT_SHIFT_VOQ_DESC_MODE_8197F 12
  4099. #define BIT_MASK_VOQ_DESC_MODE_8197F 0x3
  4100. #define BIT_VOQ_DESC_MODE_8197F(x) (((x) & BIT_MASK_VOQ_DESC_MODE_8197F) << BIT_SHIFT_VOQ_DESC_MODE_8197F)
  4101. #define BITS_VOQ_DESC_MODE_8197F (BIT_MASK_VOQ_DESC_MODE_8197F << BIT_SHIFT_VOQ_DESC_MODE_8197F)
  4102. #define BIT_CLEAR_VOQ_DESC_MODE_8197F(x) ((x) & (~BITS_VOQ_DESC_MODE_8197F))
  4103. #define BIT_GET_VOQ_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_VOQ_DESC_MODE_8197F) & BIT_MASK_VOQ_DESC_MODE_8197F)
  4104. #define BIT_SET_VOQ_DESC_MODE_8197F(x, v) (BIT_CLEAR_VOQ_DESC_MODE_8197F(x) | BIT_VOQ_DESC_MODE_8197F(v))
  4105. #define BIT_SHIFT_VOQ_DESC_NUM_8197F 0
  4106. #define BIT_MASK_VOQ_DESC_NUM_8197F 0xfff
  4107. #define BIT_VOQ_DESC_NUM_8197F(x) (((x) & BIT_MASK_VOQ_DESC_NUM_8197F) << BIT_SHIFT_VOQ_DESC_NUM_8197F)
  4108. #define BITS_VOQ_DESC_NUM_8197F (BIT_MASK_VOQ_DESC_NUM_8197F << BIT_SHIFT_VOQ_DESC_NUM_8197F)
  4109. #define BIT_CLEAR_VOQ_DESC_NUM_8197F(x) ((x) & (~BITS_VOQ_DESC_NUM_8197F))
  4110. #define BIT_GET_VOQ_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_VOQ_DESC_NUM_8197F) & BIT_MASK_VOQ_DESC_NUM_8197F)
  4111. #define BIT_SET_VOQ_DESC_NUM_8197F(x, v) (BIT_CLEAR_VOQ_DESC_NUM_8197F(x) | BIT_VOQ_DESC_NUM_8197F(v))
  4112. /* 2 REG_VIQ_TXBD_NUM_8197F */
  4113. #define BIT_HCI_VIQ_FLAG_8197F BIT(14)
  4114. #define BIT_SHIFT_VIQ_DESC_MODE_8197F 12
  4115. #define BIT_MASK_VIQ_DESC_MODE_8197F 0x3
  4116. #define BIT_VIQ_DESC_MODE_8197F(x) (((x) & BIT_MASK_VIQ_DESC_MODE_8197F) << BIT_SHIFT_VIQ_DESC_MODE_8197F)
  4117. #define BITS_VIQ_DESC_MODE_8197F (BIT_MASK_VIQ_DESC_MODE_8197F << BIT_SHIFT_VIQ_DESC_MODE_8197F)
  4118. #define BIT_CLEAR_VIQ_DESC_MODE_8197F(x) ((x) & (~BITS_VIQ_DESC_MODE_8197F))
  4119. #define BIT_GET_VIQ_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_VIQ_DESC_MODE_8197F) & BIT_MASK_VIQ_DESC_MODE_8197F)
  4120. #define BIT_SET_VIQ_DESC_MODE_8197F(x, v) (BIT_CLEAR_VIQ_DESC_MODE_8197F(x) | BIT_VIQ_DESC_MODE_8197F(v))
  4121. #define BIT_SHIFT_VIQ_DESC_NUM_8197F 0
  4122. #define BIT_MASK_VIQ_DESC_NUM_8197F 0xfff
  4123. #define BIT_VIQ_DESC_NUM_8197F(x) (((x) & BIT_MASK_VIQ_DESC_NUM_8197F) << BIT_SHIFT_VIQ_DESC_NUM_8197F)
  4124. #define BITS_VIQ_DESC_NUM_8197F (BIT_MASK_VIQ_DESC_NUM_8197F << BIT_SHIFT_VIQ_DESC_NUM_8197F)
  4125. #define BIT_CLEAR_VIQ_DESC_NUM_8197F(x) ((x) & (~BITS_VIQ_DESC_NUM_8197F))
  4126. #define BIT_GET_VIQ_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_VIQ_DESC_NUM_8197F) & BIT_MASK_VIQ_DESC_NUM_8197F)
  4127. #define BIT_SET_VIQ_DESC_NUM_8197F(x, v) (BIT_CLEAR_VIQ_DESC_NUM_8197F(x) | BIT_VIQ_DESC_NUM_8197F(v))
  4128. /* 2 REG_BEQ_TXBD_NUM_8197F */
  4129. #define BIT_HCI_BEQ_FLAG_8197F BIT(14)
  4130. #define BIT_SHIFT_BEQ_DESC_MODE_8197F 12
  4131. #define BIT_MASK_BEQ_DESC_MODE_8197F 0x3
  4132. #define BIT_BEQ_DESC_MODE_8197F(x) (((x) & BIT_MASK_BEQ_DESC_MODE_8197F) << BIT_SHIFT_BEQ_DESC_MODE_8197F)
  4133. #define BITS_BEQ_DESC_MODE_8197F (BIT_MASK_BEQ_DESC_MODE_8197F << BIT_SHIFT_BEQ_DESC_MODE_8197F)
  4134. #define BIT_CLEAR_BEQ_DESC_MODE_8197F(x) ((x) & (~BITS_BEQ_DESC_MODE_8197F))
  4135. #define BIT_GET_BEQ_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_BEQ_DESC_MODE_8197F) & BIT_MASK_BEQ_DESC_MODE_8197F)
  4136. #define BIT_SET_BEQ_DESC_MODE_8197F(x, v) (BIT_CLEAR_BEQ_DESC_MODE_8197F(x) | BIT_BEQ_DESC_MODE_8197F(v))
  4137. #define BIT_SHIFT_BEQ_DESC_NUM_8197F 0
  4138. #define BIT_MASK_BEQ_DESC_NUM_8197F 0xfff
  4139. #define BIT_BEQ_DESC_NUM_8197F(x) (((x) & BIT_MASK_BEQ_DESC_NUM_8197F) << BIT_SHIFT_BEQ_DESC_NUM_8197F)
  4140. #define BITS_BEQ_DESC_NUM_8197F (BIT_MASK_BEQ_DESC_NUM_8197F << BIT_SHIFT_BEQ_DESC_NUM_8197F)
  4141. #define BIT_CLEAR_BEQ_DESC_NUM_8197F(x) ((x) & (~BITS_BEQ_DESC_NUM_8197F))
  4142. #define BIT_GET_BEQ_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_BEQ_DESC_NUM_8197F) & BIT_MASK_BEQ_DESC_NUM_8197F)
  4143. #define BIT_SET_BEQ_DESC_NUM_8197F(x, v) (BIT_CLEAR_BEQ_DESC_NUM_8197F(x) | BIT_BEQ_DESC_NUM_8197F(v))
  4144. /* 2 REG_BKQ_TXBD_NUM_8197F */
  4145. #define BIT_HCI_BKQ_FLAG_8197F BIT(14)
  4146. #define BIT_SHIFT_BKQ_DESC_MODE_8197F 12
  4147. #define BIT_MASK_BKQ_DESC_MODE_8197F 0x3
  4148. #define BIT_BKQ_DESC_MODE_8197F(x) (((x) & BIT_MASK_BKQ_DESC_MODE_8197F) << BIT_SHIFT_BKQ_DESC_MODE_8197F)
  4149. #define BITS_BKQ_DESC_MODE_8197F (BIT_MASK_BKQ_DESC_MODE_8197F << BIT_SHIFT_BKQ_DESC_MODE_8197F)
  4150. #define BIT_CLEAR_BKQ_DESC_MODE_8197F(x) ((x) & (~BITS_BKQ_DESC_MODE_8197F))
  4151. #define BIT_GET_BKQ_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_BKQ_DESC_MODE_8197F) & BIT_MASK_BKQ_DESC_MODE_8197F)
  4152. #define BIT_SET_BKQ_DESC_MODE_8197F(x, v) (BIT_CLEAR_BKQ_DESC_MODE_8197F(x) | BIT_BKQ_DESC_MODE_8197F(v))
  4153. #define BIT_SHIFT_BKQ_DESC_NUM_8197F 0
  4154. #define BIT_MASK_BKQ_DESC_NUM_8197F 0xfff
  4155. #define BIT_BKQ_DESC_NUM_8197F(x) (((x) & BIT_MASK_BKQ_DESC_NUM_8197F) << BIT_SHIFT_BKQ_DESC_NUM_8197F)
  4156. #define BITS_BKQ_DESC_NUM_8197F (BIT_MASK_BKQ_DESC_NUM_8197F << BIT_SHIFT_BKQ_DESC_NUM_8197F)
  4157. #define BIT_CLEAR_BKQ_DESC_NUM_8197F(x) ((x) & (~BITS_BKQ_DESC_NUM_8197F))
  4158. #define BIT_GET_BKQ_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_BKQ_DESC_NUM_8197F) & BIT_MASK_BKQ_DESC_NUM_8197F)
  4159. #define BIT_SET_BKQ_DESC_NUM_8197F(x, v) (BIT_CLEAR_BKQ_DESC_NUM_8197F(x) | BIT_BKQ_DESC_NUM_8197F(v))
  4160. /* 2 REG_HI0Q_TXBD_NUM_8197F */
  4161. #define BIT_HI0Q_FLAG_8197F BIT(14)
  4162. #define BIT_SHIFT_HI0Q_DESC_MODE_8197F 12
  4163. #define BIT_MASK_HI0Q_DESC_MODE_8197F 0x3
  4164. #define BIT_HI0Q_DESC_MODE_8197F(x) (((x) & BIT_MASK_HI0Q_DESC_MODE_8197F) << BIT_SHIFT_HI0Q_DESC_MODE_8197F)
  4165. #define BITS_HI0Q_DESC_MODE_8197F (BIT_MASK_HI0Q_DESC_MODE_8197F << BIT_SHIFT_HI0Q_DESC_MODE_8197F)
  4166. #define BIT_CLEAR_HI0Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI0Q_DESC_MODE_8197F))
  4167. #define BIT_GET_HI0Q_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_HI0Q_DESC_MODE_8197F) & BIT_MASK_HI0Q_DESC_MODE_8197F)
  4168. #define BIT_SET_HI0Q_DESC_MODE_8197F(x, v) (BIT_CLEAR_HI0Q_DESC_MODE_8197F(x) | BIT_HI0Q_DESC_MODE_8197F(v))
  4169. #define BIT_SHIFT_HI0Q_DESC_NUM_8197F 0
  4170. #define BIT_MASK_HI0Q_DESC_NUM_8197F 0xfff
  4171. #define BIT_HI0Q_DESC_NUM_8197F(x) (((x) & BIT_MASK_HI0Q_DESC_NUM_8197F) << BIT_SHIFT_HI0Q_DESC_NUM_8197F)
  4172. #define BITS_HI0Q_DESC_NUM_8197F (BIT_MASK_HI0Q_DESC_NUM_8197F << BIT_SHIFT_HI0Q_DESC_NUM_8197F)
  4173. #define BIT_CLEAR_HI0Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI0Q_DESC_NUM_8197F))
  4174. #define BIT_GET_HI0Q_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_HI0Q_DESC_NUM_8197F) & BIT_MASK_HI0Q_DESC_NUM_8197F)
  4175. #define BIT_SET_HI0Q_DESC_NUM_8197F(x, v) (BIT_CLEAR_HI0Q_DESC_NUM_8197F(x) | BIT_HI0Q_DESC_NUM_8197F(v))
  4176. /* 2 REG_HI1Q_TXBD_NUM_8197F */
  4177. #define BIT_HI1Q_FLAG_8197F BIT(14)
  4178. #define BIT_SHIFT_HI1Q_DESC_MODE_8197F 12
  4179. #define BIT_MASK_HI1Q_DESC_MODE_8197F 0x3
  4180. #define BIT_HI1Q_DESC_MODE_8197F(x) (((x) & BIT_MASK_HI1Q_DESC_MODE_8197F) << BIT_SHIFT_HI1Q_DESC_MODE_8197F)
  4181. #define BITS_HI1Q_DESC_MODE_8197F (BIT_MASK_HI1Q_DESC_MODE_8197F << BIT_SHIFT_HI1Q_DESC_MODE_8197F)
  4182. #define BIT_CLEAR_HI1Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI1Q_DESC_MODE_8197F))
  4183. #define BIT_GET_HI1Q_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_HI1Q_DESC_MODE_8197F) & BIT_MASK_HI1Q_DESC_MODE_8197F)
  4184. #define BIT_SET_HI1Q_DESC_MODE_8197F(x, v) (BIT_CLEAR_HI1Q_DESC_MODE_8197F(x) | BIT_HI1Q_DESC_MODE_8197F(v))
  4185. #define BIT_SHIFT_HI1Q_DESC_NUM_8197F 0
  4186. #define BIT_MASK_HI1Q_DESC_NUM_8197F 0xfff
  4187. #define BIT_HI1Q_DESC_NUM_8197F(x) (((x) & BIT_MASK_HI1Q_DESC_NUM_8197F) << BIT_SHIFT_HI1Q_DESC_NUM_8197F)
  4188. #define BITS_HI1Q_DESC_NUM_8197F (BIT_MASK_HI1Q_DESC_NUM_8197F << BIT_SHIFT_HI1Q_DESC_NUM_8197F)
  4189. #define BIT_CLEAR_HI1Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI1Q_DESC_NUM_8197F))
  4190. #define BIT_GET_HI1Q_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_HI1Q_DESC_NUM_8197F) & BIT_MASK_HI1Q_DESC_NUM_8197F)
  4191. #define BIT_SET_HI1Q_DESC_NUM_8197F(x, v) (BIT_CLEAR_HI1Q_DESC_NUM_8197F(x) | BIT_HI1Q_DESC_NUM_8197F(v))
  4192. /* 2 REG_HI2Q_TXBD_NUM_8197F */
  4193. #define BIT_HI2Q_FLAG_8197F BIT(14)
  4194. #define BIT_SHIFT_HI2Q_DESC_MODE_8197F 12
  4195. #define BIT_MASK_HI2Q_DESC_MODE_8197F 0x3
  4196. #define BIT_HI2Q_DESC_MODE_8197F(x) (((x) & BIT_MASK_HI2Q_DESC_MODE_8197F) << BIT_SHIFT_HI2Q_DESC_MODE_8197F)
  4197. #define BITS_HI2Q_DESC_MODE_8197F (BIT_MASK_HI2Q_DESC_MODE_8197F << BIT_SHIFT_HI2Q_DESC_MODE_8197F)
  4198. #define BIT_CLEAR_HI2Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI2Q_DESC_MODE_8197F))
  4199. #define BIT_GET_HI2Q_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_HI2Q_DESC_MODE_8197F) & BIT_MASK_HI2Q_DESC_MODE_8197F)
  4200. #define BIT_SET_HI2Q_DESC_MODE_8197F(x, v) (BIT_CLEAR_HI2Q_DESC_MODE_8197F(x) | BIT_HI2Q_DESC_MODE_8197F(v))
  4201. #define BIT_SHIFT_HI2Q_DESC_NUM_8197F 0
  4202. #define BIT_MASK_HI2Q_DESC_NUM_8197F 0xfff
  4203. #define BIT_HI2Q_DESC_NUM_8197F(x) (((x) & BIT_MASK_HI2Q_DESC_NUM_8197F) << BIT_SHIFT_HI2Q_DESC_NUM_8197F)
  4204. #define BITS_HI2Q_DESC_NUM_8197F (BIT_MASK_HI2Q_DESC_NUM_8197F << BIT_SHIFT_HI2Q_DESC_NUM_8197F)
  4205. #define BIT_CLEAR_HI2Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI2Q_DESC_NUM_8197F))
  4206. #define BIT_GET_HI2Q_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_HI2Q_DESC_NUM_8197F) & BIT_MASK_HI2Q_DESC_NUM_8197F)
  4207. #define BIT_SET_HI2Q_DESC_NUM_8197F(x, v) (BIT_CLEAR_HI2Q_DESC_NUM_8197F(x) | BIT_HI2Q_DESC_NUM_8197F(v))
  4208. /* 2 REG_HI3Q_TXBD_NUM_8197F */
  4209. #define BIT_HI3Q_FLAG_8197F BIT(14)
  4210. #define BIT_SHIFT_HI3Q_DESC_MODE_8197F 12
  4211. #define BIT_MASK_HI3Q_DESC_MODE_8197F 0x3
  4212. #define BIT_HI3Q_DESC_MODE_8197F(x) (((x) & BIT_MASK_HI3Q_DESC_MODE_8197F) << BIT_SHIFT_HI3Q_DESC_MODE_8197F)
  4213. #define BITS_HI3Q_DESC_MODE_8197F (BIT_MASK_HI3Q_DESC_MODE_8197F << BIT_SHIFT_HI3Q_DESC_MODE_8197F)
  4214. #define BIT_CLEAR_HI3Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI3Q_DESC_MODE_8197F))
  4215. #define BIT_GET_HI3Q_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_HI3Q_DESC_MODE_8197F) & BIT_MASK_HI3Q_DESC_MODE_8197F)
  4216. #define BIT_SET_HI3Q_DESC_MODE_8197F(x, v) (BIT_CLEAR_HI3Q_DESC_MODE_8197F(x) | BIT_HI3Q_DESC_MODE_8197F(v))
  4217. #define BIT_SHIFT_HI3Q_DESC_NUM_8197F 0
  4218. #define BIT_MASK_HI3Q_DESC_NUM_8197F 0xfff
  4219. #define BIT_HI3Q_DESC_NUM_8197F(x) (((x) & BIT_MASK_HI3Q_DESC_NUM_8197F) << BIT_SHIFT_HI3Q_DESC_NUM_8197F)
  4220. #define BITS_HI3Q_DESC_NUM_8197F (BIT_MASK_HI3Q_DESC_NUM_8197F << BIT_SHIFT_HI3Q_DESC_NUM_8197F)
  4221. #define BIT_CLEAR_HI3Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI3Q_DESC_NUM_8197F))
  4222. #define BIT_GET_HI3Q_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_HI3Q_DESC_NUM_8197F) & BIT_MASK_HI3Q_DESC_NUM_8197F)
  4223. #define BIT_SET_HI3Q_DESC_NUM_8197F(x, v) (BIT_CLEAR_HI3Q_DESC_NUM_8197F(x) | BIT_HI3Q_DESC_NUM_8197F(v))
  4224. /* 2 REG_HI4Q_TXBD_NUM_8197F */
  4225. #define BIT_HI4Q_FLAG_8197F BIT(14)
  4226. #define BIT_SHIFT_HI4Q_DESC_MODE_8197F 12
  4227. #define BIT_MASK_HI4Q_DESC_MODE_8197F 0x3
  4228. #define BIT_HI4Q_DESC_MODE_8197F(x) (((x) & BIT_MASK_HI4Q_DESC_MODE_8197F) << BIT_SHIFT_HI4Q_DESC_MODE_8197F)
  4229. #define BITS_HI4Q_DESC_MODE_8197F (BIT_MASK_HI4Q_DESC_MODE_8197F << BIT_SHIFT_HI4Q_DESC_MODE_8197F)
  4230. #define BIT_CLEAR_HI4Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI4Q_DESC_MODE_8197F))
  4231. #define BIT_GET_HI4Q_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_HI4Q_DESC_MODE_8197F) & BIT_MASK_HI4Q_DESC_MODE_8197F)
  4232. #define BIT_SET_HI4Q_DESC_MODE_8197F(x, v) (BIT_CLEAR_HI4Q_DESC_MODE_8197F(x) | BIT_HI4Q_DESC_MODE_8197F(v))
  4233. #define BIT_SHIFT_HI4Q_DESC_NUM_8197F 0
  4234. #define BIT_MASK_HI4Q_DESC_NUM_8197F 0xfff
  4235. #define BIT_HI4Q_DESC_NUM_8197F(x) (((x) & BIT_MASK_HI4Q_DESC_NUM_8197F) << BIT_SHIFT_HI4Q_DESC_NUM_8197F)
  4236. #define BITS_HI4Q_DESC_NUM_8197F (BIT_MASK_HI4Q_DESC_NUM_8197F << BIT_SHIFT_HI4Q_DESC_NUM_8197F)
  4237. #define BIT_CLEAR_HI4Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI4Q_DESC_NUM_8197F))
  4238. #define BIT_GET_HI4Q_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_HI4Q_DESC_NUM_8197F) & BIT_MASK_HI4Q_DESC_NUM_8197F)
  4239. #define BIT_SET_HI4Q_DESC_NUM_8197F(x, v) (BIT_CLEAR_HI4Q_DESC_NUM_8197F(x) | BIT_HI4Q_DESC_NUM_8197F(v))
  4240. /* 2 REG_HI5Q_TXBD_NUM_8197F */
  4241. #define BIT_HI5Q_FLAG_8197F BIT(14)
  4242. #define BIT_SHIFT_HI5Q_DESC_MODE_8197F 12
  4243. #define BIT_MASK_HI5Q_DESC_MODE_8197F 0x3
  4244. #define BIT_HI5Q_DESC_MODE_8197F(x) (((x) & BIT_MASK_HI5Q_DESC_MODE_8197F) << BIT_SHIFT_HI5Q_DESC_MODE_8197F)
  4245. #define BITS_HI5Q_DESC_MODE_8197F (BIT_MASK_HI5Q_DESC_MODE_8197F << BIT_SHIFT_HI5Q_DESC_MODE_8197F)
  4246. #define BIT_CLEAR_HI5Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI5Q_DESC_MODE_8197F))
  4247. #define BIT_GET_HI5Q_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_HI5Q_DESC_MODE_8197F) & BIT_MASK_HI5Q_DESC_MODE_8197F)
  4248. #define BIT_SET_HI5Q_DESC_MODE_8197F(x, v) (BIT_CLEAR_HI5Q_DESC_MODE_8197F(x) | BIT_HI5Q_DESC_MODE_8197F(v))
  4249. #define BIT_SHIFT_HI5Q_DESC_NUM_8197F 0
  4250. #define BIT_MASK_HI5Q_DESC_NUM_8197F 0xfff
  4251. #define BIT_HI5Q_DESC_NUM_8197F(x) (((x) & BIT_MASK_HI5Q_DESC_NUM_8197F) << BIT_SHIFT_HI5Q_DESC_NUM_8197F)
  4252. #define BITS_HI5Q_DESC_NUM_8197F (BIT_MASK_HI5Q_DESC_NUM_8197F << BIT_SHIFT_HI5Q_DESC_NUM_8197F)
  4253. #define BIT_CLEAR_HI5Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI5Q_DESC_NUM_8197F))
  4254. #define BIT_GET_HI5Q_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_HI5Q_DESC_NUM_8197F) & BIT_MASK_HI5Q_DESC_NUM_8197F)
  4255. #define BIT_SET_HI5Q_DESC_NUM_8197F(x, v) (BIT_CLEAR_HI5Q_DESC_NUM_8197F(x) | BIT_HI5Q_DESC_NUM_8197F(v))
  4256. /* 2 REG_HI6Q_TXBD_NUM_8197F */
  4257. #define BIT_HI6Q_FLAG_8197F BIT(14)
  4258. #define BIT_SHIFT_HI6Q_DESC_MODE_8197F 12
  4259. #define BIT_MASK_HI6Q_DESC_MODE_8197F 0x3
  4260. #define BIT_HI6Q_DESC_MODE_8197F(x) (((x) & BIT_MASK_HI6Q_DESC_MODE_8197F) << BIT_SHIFT_HI6Q_DESC_MODE_8197F)
  4261. #define BITS_HI6Q_DESC_MODE_8197F (BIT_MASK_HI6Q_DESC_MODE_8197F << BIT_SHIFT_HI6Q_DESC_MODE_8197F)
  4262. #define BIT_CLEAR_HI6Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI6Q_DESC_MODE_8197F))
  4263. #define BIT_GET_HI6Q_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_HI6Q_DESC_MODE_8197F) & BIT_MASK_HI6Q_DESC_MODE_8197F)
  4264. #define BIT_SET_HI6Q_DESC_MODE_8197F(x, v) (BIT_CLEAR_HI6Q_DESC_MODE_8197F(x) | BIT_HI6Q_DESC_MODE_8197F(v))
  4265. #define BIT_SHIFT_HI6Q_DESC_NUM_8197F 0
  4266. #define BIT_MASK_HI6Q_DESC_NUM_8197F 0xfff
  4267. #define BIT_HI6Q_DESC_NUM_8197F(x) (((x) & BIT_MASK_HI6Q_DESC_NUM_8197F) << BIT_SHIFT_HI6Q_DESC_NUM_8197F)
  4268. #define BITS_HI6Q_DESC_NUM_8197F (BIT_MASK_HI6Q_DESC_NUM_8197F << BIT_SHIFT_HI6Q_DESC_NUM_8197F)
  4269. #define BIT_CLEAR_HI6Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI6Q_DESC_NUM_8197F))
  4270. #define BIT_GET_HI6Q_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_HI6Q_DESC_NUM_8197F) & BIT_MASK_HI6Q_DESC_NUM_8197F)
  4271. #define BIT_SET_HI6Q_DESC_NUM_8197F(x, v) (BIT_CLEAR_HI6Q_DESC_NUM_8197F(x) | BIT_HI6Q_DESC_NUM_8197F(v))
  4272. /* 2 REG_HI7Q_TXBD_NUM_8197F */
  4273. #define BIT_HI7Q_FLAG_8197F BIT(14)
  4274. #define BIT_SHIFT_HI7Q_DESC_MODE_8197F 12
  4275. #define BIT_MASK_HI7Q_DESC_MODE_8197F 0x3
  4276. #define BIT_HI7Q_DESC_MODE_8197F(x) (((x) & BIT_MASK_HI7Q_DESC_MODE_8197F) << BIT_SHIFT_HI7Q_DESC_MODE_8197F)
  4277. #define BITS_HI7Q_DESC_MODE_8197F (BIT_MASK_HI7Q_DESC_MODE_8197F << BIT_SHIFT_HI7Q_DESC_MODE_8197F)
  4278. #define BIT_CLEAR_HI7Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI7Q_DESC_MODE_8197F))
  4279. #define BIT_GET_HI7Q_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_HI7Q_DESC_MODE_8197F) & BIT_MASK_HI7Q_DESC_MODE_8197F)
  4280. #define BIT_SET_HI7Q_DESC_MODE_8197F(x, v) (BIT_CLEAR_HI7Q_DESC_MODE_8197F(x) | BIT_HI7Q_DESC_MODE_8197F(v))
  4281. #define BIT_SHIFT_HI7Q_DESC_NUM_8197F 0
  4282. #define BIT_MASK_HI7Q_DESC_NUM_8197F 0xfff
  4283. #define BIT_HI7Q_DESC_NUM_8197F(x) (((x) & BIT_MASK_HI7Q_DESC_NUM_8197F) << BIT_SHIFT_HI7Q_DESC_NUM_8197F)
  4284. #define BITS_HI7Q_DESC_NUM_8197F (BIT_MASK_HI7Q_DESC_NUM_8197F << BIT_SHIFT_HI7Q_DESC_NUM_8197F)
  4285. #define BIT_CLEAR_HI7Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI7Q_DESC_NUM_8197F))
  4286. #define BIT_GET_HI7Q_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_HI7Q_DESC_NUM_8197F) & BIT_MASK_HI7Q_DESC_NUM_8197F)
  4287. #define BIT_SET_HI7Q_DESC_NUM_8197F(x, v) (BIT_CLEAR_HI7Q_DESC_NUM_8197F(x) | BIT_HI7Q_DESC_NUM_8197F(v))
  4288. /* 2 REG_TSFTIMER_HCI_8197F */
  4289. #define BIT_SHIFT_TSFT2_HCI_8197F 16
  4290. #define BIT_MASK_TSFT2_HCI_8197F 0xffff
  4291. #define BIT_TSFT2_HCI_8197F(x) (((x) & BIT_MASK_TSFT2_HCI_8197F) << BIT_SHIFT_TSFT2_HCI_8197F)
  4292. #define BITS_TSFT2_HCI_8197F (BIT_MASK_TSFT2_HCI_8197F << BIT_SHIFT_TSFT2_HCI_8197F)
  4293. #define BIT_CLEAR_TSFT2_HCI_8197F(x) ((x) & (~BITS_TSFT2_HCI_8197F))
  4294. #define BIT_GET_TSFT2_HCI_8197F(x) (((x) >> BIT_SHIFT_TSFT2_HCI_8197F) & BIT_MASK_TSFT2_HCI_8197F)
  4295. #define BIT_SET_TSFT2_HCI_8197F(x, v) (BIT_CLEAR_TSFT2_HCI_8197F(x) | BIT_TSFT2_HCI_8197F(v))
  4296. #define BIT_SHIFT_TSFT1_HCI_8197F 0
  4297. #define BIT_MASK_TSFT1_HCI_8197F 0xffff
  4298. #define BIT_TSFT1_HCI_8197F(x) (((x) & BIT_MASK_TSFT1_HCI_8197F) << BIT_SHIFT_TSFT1_HCI_8197F)
  4299. #define BITS_TSFT1_HCI_8197F (BIT_MASK_TSFT1_HCI_8197F << BIT_SHIFT_TSFT1_HCI_8197F)
  4300. #define BIT_CLEAR_TSFT1_HCI_8197F(x) ((x) & (~BITS_TSFT1_HCI_8197F))
  4301. #define BIT_GET_TSFT1_HCI_8197F(x) (((x) >> BIT_SHIFT_TSFT1_HCI_8197F) & BIT_MASK_TSFT1_HCI_8197F)
  4302. #define BIT_SET_TSFT1_HCI_8197F(x, v) (BIT_CLEAR_TSFT1_HCI_8197F(x) | BIT_TSFT1_HCI_8197F(v))
  4303. /* 2 REG_BD_RWPTR_CLR_8197F */
  4304. #define BIT_CLR_HI7Q_HW_IDX_8197F BIT(29)
  4305. #define BIT_CLR_HI6Q_HW_IDX_8197F BIT(28)
  4306. #define BIT_CLR_HI5Q_HW_IDX_8197F BIT(27)
  4307. #define BIT_CLR_HI4Q_HW_IDX_8197F BIT(26)
  4308. #define BIT_CLR_HI3Q_HW_IDX_8197F BIT(25)
  4309. #define BIT_CLR_HI2Q_HW_IDX_8197F BIT(24)
  4310. #define BIT_CLR_HI1Q_HW_IDX_8197F BIT(23)
  4311. #define BIT_CLR_HI0Q_HW_IDX_8197F BIT(22)
  4312. #define BIT_CLR_BKQ_HW_IDX_8197F BIT(21)
  4313. #define BIT_CLR_BEQ_HW_IDX_8197F BIT(20)
  4314. #define BIT_CLR_VIQ_HW_IDX_8197F BIT(19)
  4315. #define BIT_CLR_VOQ_HW_IDX_8197F BIT(18)
  4316. #define BIT_CLR_MGQ_HW_IDX_8197F BIT(17)
  4317. #define BIT_CLR_RXQ_HW_IDX_8197F BIT(16)
  4318. #define BIT_CLR_HI7Q_HOST_IDX_8197F BIT(13)
  4319. #define BIT_CLR_HI6Q_HOST_IDX_8197F BIT(12)
  4320. #define BIT_CLR_HI5Q_HOST_IDX_8197F BIT(11)
  4321. #define BIT_CLR_HI4Q_HOST_IDX_8197F BIT(10)
  4322. #define BIT_CLR_HI3Q_HOST_IDX_8197F BIT(9)
  4323. #define BIT_CLR_HI2Q_HOST_IDX_8197F BIT(8)
  4324. #define BIT_CLR_HI1Q_HOST_IDX_8197F BIT(7)
  4325. #define BIT_CLR_HI0Q_HOST_IDX_8197F BIT(6)
  4326. #define BIT_CLR_BKQ_HOST_IDX_8197F BIT(5)
  4327. #define BIT_CLR_BEQ_HOST_IDX_8197F BIT(4)
  4328. #define BIT_CLR_VIQ_HOST_IDX_8197F BIT(3)
  4329. #define BIT_CLR_VOQ_HOST_IDX_8197F BIT(2)
  4330. #define BIT_CLR_MGQ_HOST_IDX_8197F BIT(1)
  4331. #define BIT_CLR_RXQ_HOST_IDX_8197F BIT(0)
  4332. /* 2 REG_VOQ_TXBD_IDX_8197F */
  4333. #define BIT_SHIFT_VOQ_HW_IDX_8197F 16
  4334. #define BIT_MASK_VOQ_HW_IDX_8197F 0xfff
  4335. #define BIT_VOQ_HW_IDX_8197F(x) (((x) & BIT_MASK_VOQ_HW_IDX_8197F) << BIT_SHIFT_VOQ_HW_IDX_8197F)
  4336. #define BITS_VOQ_HW_IDX_8197F (BIT_MASK_VOQ_HW_IDX_8197F << BIT_SHIFT_VOQ_HW_IDX_8197F)
  4337. #define BIT_CLEAR_VOQ_HW_IDX_8197F(x) ((x) & (~BITS_VOQ_HW_IDX_8197F))
  4338. #define BIT_GET_VOQ_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_VOQ_HW_IDX_8197F) & BIT_MASK_VOQ_HW_IDX_8197F)
  4339. #define BIT_SET_VOQ_HW_IDX_8197F(x, v) (BIT_CLEAR_VOQ_HW_IDX_8197F(x) | BIT_VOQ_HW_IDX_8197F(v))
  4340. #define BIT_SHIFT_VOQ_HOST_IDX_8197F 0
  4341. #define BIT_MASK_VOQ_HOST_IDX_8197F 0xfff
  4342. #define BIT_VOQ_HOST_IDX_8197F(x) (((x) & BIT_MASK_VOQ_HOST_IDX_8197F) << BIT_SHIFT_VOQ_HOST_IDX_8197F)
  4343. #define BITS_VOQ_HOST_IDX_8197F (BIT_MASK_VOQ_HOST_IDX_8197F << BIT_SHIFT_VOQ_HOST_IDX_8197F)
  4344. #define BIT_CLEAR_VOQ_HOST_IDX_8197F(x) ((x) & (~BITS_VOQ_HOST_IDX_8197F))
  4345. #define BIT_GET_VOQ_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_VOQ_HOST_IDX_8197F) & BIT_MASK_VOQ_HOST_IDX_8197F)
  4346. #define BIT_SET_VOQ_HOST_IDX_8197F(x, v) (BIT_CLEAR_VOQ_HOST_IDX_8197F(x) | BIT_VOQ_HOST_IDX_8197F(v))
  4347. /* 2 REG_VIQ_TXBD_IDX_8197F */
  4348. #define BIT_SHIFT_VIQ_HW_IDX_8197F 16
  4349. #define BIT_MASK_VIQ_HW_IDX_8197F 0xfff
  4350. #define BIT_VIQ_HW_IDX_8197F(x) (((x) & BIT_MASK_VIQ_HW_IDX_8197F) << BIT_SHIFT_VIQ_HW_IDX_8197F)
  4351. #define BITS_VIQ_HW_IDX_8197F (BIT_MASK_VIQ_HW_IDX_8197F << BIT_SHIFT_VIQ_HW_IDX_8197F)
  4352. #define BIT_CLEAR_VIQ_HW_IDX_8197F(x) ((x) & (~BITS_VIQ_HW_IDX_8197F))
  4353. #define BIT_GET_VIQ_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_VIQ_HW_IDX_8197F) & BIT_MASK_VIQ_HW_IDX_8197F)
  4354. #define BIT_SET_VIQ_HW_IDX_8197F(x, v) (BIT_CLEAR_VIQ_HW_IDX_8197F(x) | BIT_VIQ_HW_IDX_8197F(v))
  4355. #define BIT_SHIFT_VIQ_HOST_IDX_8197F 0
  4356. #define BIT_MASK_VIQ_HOST_IDX_8197F 0xfff
  4357. #define BIT_VIQ_HOST_IDX_8197F(x) (((x) & BIT_MASK_VIQ_HOST_IDX_8197F) << BIT_SHIFT_VIQ_HOST_IDX_8197F)
  4358. #define BITS_VIQ_HOST_IDX_8197F (BIT_MASK_VIQ_HOST_IDX_8197F << BIT_SHIFT_VIQ_HOST_IDX_8197F)
  4359. #define BIT_CLEAR_VIQ_HOST_IDX_8197F(x) ((x) & (~BITS_VIQ_HOST_IDX_8197F))
  4360. #define BIT_GET_VIQ_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_VIQ_HOST_IDX_8197F) & BIT_MASK_VIQ_HOST_IDX_8197F)
  4361. #define BIT_SET_VIQ_HOST_IDX_8197F(x, v) (BIT_CLEAR_VIQ_HOST_IDX_8197F(x) | BIT_VIQ_HOST_IDX_8197F(v))
  4362. /* 2 REG_BEQ_TXBD_IDX_8197F */
  4363. #define BIT_SHIFT_BEQ_HW_IDX_8197F 16
  4364. #define BIT_MASK_BEQ_HW_IDX_8197F 0xfff
  4365. #define BIT_BEQ_HW_IDX_8197F(x) (((x) & BIT_MASK_BEQ_HW_IDX_8197F) << BIT_SHIFT_BEQ_HW_IDX_8197F)
  4366. #define BITS_BEQ_HW_IDX_8197F (BIT_MASK_BEQ_HW_IDX_8197F << BIT_SHIFT_BEQ_HW_IDX_8197F)
  4367. #define BIT_CLEAR_BEQ_HW_IDX_8197F(x) ((x) & (~BITS_BEQ_HW_IDX_8197F))
  4368. #define BIT_GET_BEQ_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_BEQ_HW_IDX_8197F) & BIT_MASK_BEQ_HW_IDX_8197F)
  4369. #define BIT_SET_BEQ_HW_IDX_8197F(x, v) (BIT_CLEAR_BEQ_HW_IDX_8197F(x) | BIT_BEQ_HW_IDX_8197F(v))
  4370. #define BIT_SHIFT_BEQ_HOST_IDX_8197F 0
  4371. #define BIT_MASK_BEQ_HOST_IDX_8197F 0xfff
  4372. #define BIT_BEQ_HOST_IDX_8197F(x) (((x) & BIT_MASK_BEQ_HOST_IDX_8197F) << BIT_SHIFT_BEQ_HOST_IDX_8197F)
  4373. #define BITS_BEQ_HOST_IDX_8197F (BIT_MASK_BEQ_HOST_IDX_8197F << BIT_SHIFT_BEQ_HOST_IDX_8197F)
  4374. #define BIT_CLEAR_BEQ_HOST_IDX_8197F(x) ((x) & (~BITS_BEQ_HOST_IDX_8197F))
  4375. #define BIT_GET_BEQ_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_BEQ_HOST_IDX_8197F) & BIT_MASK_BEQ_HOST_IDX_8197F)
  4376. #define BIT_SET_BEQ_HOST_IDX_8197F(x, v) (BIT_CLEAR_BEQ_HOST_IDX_8197F(x) | BIT_BEQ_HOST_IDX_8197F(v))
  4377. /* 2 REG_BKQ_TXBD_IDX_8197F */
  4378. #define BIT_SHIFT_BKQ_HW_IDX_8197F 16
  4379. #define BIT_MASK_BKQ_HW_IDX_8197F 0xfff
  4380. #define BIT_BKQ_HW_IDX_8197F(x) (((x) & BIT_MASK_BKQ_HW_IDX_8197F) << BIT_SHIFT_BKQ_HW_IDX_8197F)
  4381. #define BITS_BKQ_HW_IDX_8197F (BIT_MASK_BKQ_HW_IDX_8197F << BIT_SHIFT_BKQ_HW_IDX_8197F)
  4382. #define BIT_CLEAR_BKQ_HW_IDX_8197F(x) ((x) & (~BITS_BKQ_HW_IDX_8197F))
  4383. #define BIT_GET_BKQ_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_BKQ_HW_IDX_8197F) & BIT_MASK_BKQ_HW_IDX_8197F)
  4384. #define BIT_SET_BKQ_HW_IDX_8197F(x, v) (BIT_CLEAR_BKQ_HW_IDX_8197F(x) | BIT_BKQ_HW_IDX_8197F(v))
  4385. #define BIT_SHIFT_BKQ_HOST_IDX_8197F 0
  4386. #define BIT_MASK_BKQ_HOST_IDX_8197F 0xfff
  4387. #define BIT_BKQ_HOST_IDX_8197F(x) (((x) & BIT_MASK_BKQ_HOST_IDX_8197F) << BIT_SHIFT_BKQ_HOST_IDX_8197F)
  4388. #define BITS_BKQ_HOST_IDX_8197F (BIT_MASK_BKQ_HOST_IDX_8197F << BIT_SHIFT_BKQ_HOST_IDX_8197F)
  4389. #define BIT_CLEAR_BKQ_HOST_IDX_8197F(x) ((x) & (~BITS_BKQ_HOST_IDX_8197F))
  4390. #define BIT_GET_BKQ_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_BKQ_HOST_IDX_8197F) & BIT_MASK_BKQ_HOST_IDX_8197F)
  4391. #define BIT_SET_BKQ_HOST_IDX_8197F(x, v) (BIT_CLEAR_BKQ_HOST_IDX_8197F(x) | BIT_BKQ_HOST_IDX_8197F(v))
  4392. /* 2 REG_MGQ_TXBD_IDX_8197F */
  4393. #define BIT_SHIFT_MGQ_HW_IDX_8197F 16
  4394. #define BIT_MASK_MGQ_HW_IDX_8197F 0xfff
  4395. #define BIT_MGQ_HW_IDX_8197F(x) (((x) & BIT_MASK_MGQ_HW_IDX_8197F) << BIT_SHIFT_MGQ_HW_IDX_8197F)
  4396. #define BITS_MGQ_HW_IDX_8197F (BIT_MASK_MGQ_HW_IDX_8197F << BIT_SHIFT_MGQ_HW_IDX_8197F)
  4397. #define BIT_CLEAR_MGQ_HW_IDX_8197F(x) ((x) & (~BITS_MGQ_HW_IDX_8197F))
  4398. #define BIT_GET_MGQ_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_MGQ_HW_IDX_8197F) & BIT_MASK_MGQ_HW_IDX_8197F)
  4399. #define BIT_SET_MGQ_HW_IDX_8197F(x, v) (BIT_CLEAR_MGQ_HW_IDX_8197F(x) | BIT_MGQ_HW_IDX_8197F(v))
  4400. #define BIT_SHIFT_MGQ_HOST_IDX_8197F 0
  4401. #define BIT_MASK_MGQ_HOST_IDX_8197F 0xfff
  4402. #define BIT_MGQ_HOST_IDX_8197F(x) (((x) & BIT_MASK_MGQ_HOST_IDX_8197F) << BIT_SHIFT_MGQ_HOST_IDX_8197F)
  4403. #define BITS_MGQ_HOST_IDX_8197F (BIT_MASK_MGQ_HOST_IDX_8197F << BIT_SHIFT_MGQ_HOST_IDX_8197F)
  4404. #define BIT_CLEAR_MGQ_HOST_IDX_8197F(x) ((x) & (~BITS_MGQ_HOST_IDX_8197F))
  4405. #define BIT_GET_MGQ_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_MGQ_HOST_IDX_8197F) & BIT_MASK_MGQ_HOST_IDX_8197F)
  4406. #define BIT_SET_MGQ_HOST_IDX_8197F(x, v) (BIT_CLEAR_MGQ_HOST_IDX_8197F(x) | BIT_MGQ_HOST_IDX_8197F(v))
  4407. /* 2 REG_RXQ_RXBD_IDX_8197F */
  4408. #define BIT_SHIFT_RXQ_HW_IDX_8197F 16
  4409. #define BIT_MASK_RXQ_HW_IDX_8197F 0xfff
  4410. #define BIT_RXQ_HW_IDX_8197F(x) (((x) & BIT_MASK_RXQ_HW_IDX_8197F) << BIT_SHIFT_RXQ_HW_IDX_8197F)
  4411. #define BITS_RXQ_HW_IDX_8197F (BIT_MASK_RXQ_HW_IDX_8197F << BIT_SHIFT_RXQ_HW_IDX_8197F)
  4412. #define BIT_CLEAR_RXQ_HW_IDX_8197F(x) ((x) & (~BITS_RXQ_HW_IDX_8197F))
  4413. #define BIT_GET_RXQ_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_RXQ_HW_IDX_8197F) & BIT_MASK_RXQ_HW_IDX_8197F)
  4414. #define BIT_SET_RXQ_HW_IDX_8197F(x, v) (BIT_CLEAR_RXQ_HW_IDX_8197F(x) | BIT_RXQ_HW_IDX_8197F(v))
  4415. #define BIT_SHIFT_RXQ_HOST_IDX_8197F 0
  4416. #define BIT_MASK_RXQ_HOST_IDX_8197F 0xfff
  4417. #define BIT_RXQ_HOST_IDX_8197F(x) (((x) & BIT_MASK_RXQ_HOST_IDX_8197F) << BIT_SHIFT_RXQ_HOST_IDX_8197F)
  4418. #define BITS_RXQ_HOST_IDX_8197F (BIT_MASK_RXQ_HOST_IDX_8197F << BIT_SHIFT_RXQ_HOST_IDX_8197F)
  4419. #define BIT_CLEAR_RXQ_HOST_IDX_8197F(x) ((x) & (~BITS_RXQ_HOST_IDX_8197F))
  4420. #define BIT_GET_RXQ_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_RXQ_HOST_IDX_8197F) & BIT_MASK_RXQ_HOST_IDX_8197F)
  4421. #define BIT_SET_RXQ_HOST_IDX_8197F(x, v) (BIT_CLEAR_RXQ_HOST_IDX_8197F(x) | BIT_RXQ_HOST_IDX_8197F(v))
  4422. /* 2 REG_HI0Q_TXBD_IDX_8197F */
  4423. #define BIT_SHIFT_HI0Q_HW_IDX_8197F 16
  4424. #define BIT_MASK_HI0Q_HW_IDX_8197F 0xfff
  4425. #define BIT_HI0Q_HW_IDX_8197F(x) (((x) & BIT_MASK_HI0Q_HW_IDX_8197F) << BIT_SHIFT_HI0Q_HW_IDX_8197F)
  4426. #define BITS_HI0Q_HW_IDX_8197F (BIT_MASK_HI0Q_HW_IDX_8197F << BIT_SHIFT_HI0Q_HW_IDX_8197F)
  4427. #define BIT_CLEAR_HI0Q_HW_IDX_8197F(x) ((x) & (~BITS_HI0Q_HW_IDX_8197F))
  4428. #define BIT_GET_HI0Q_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_HI0Q_HW_IDX_8197F) & BIT_MASK_HI0Q_HW_IDX_8197F)
  4429. #define BIT_SET_HI0Q_HW_IDX_8197F(x, v) (BIT_CLEAR_HI0Q_HW_IDX_8197F(x) | BIT_HI0Q_HW_IDX_8197F(v))
  4430. #define BIT_SHIFT_HI0Q_HOST_IDX_8197F 0
  4431. #define BIT_MASK_HI0Q_HOST_IDX_8197F 0xfff
  4432. #define BIT_HI0Q_HOST_IDX_8197F(x) (((x) & BIT_MASK_HI0Q_HOST_IDX_8197F) << BIT_SHIFT_HI0Q_HOST_IDX_8197F)
  4433. #define BITS_HI0Q_HOST_IDX_8197F (BIT_MASK_HI0Q_HOST_IDX_8197F << BIT_SHIFT_HI0Q_HOST_IDX_8197F)
  4434. #define BIT_CLEAR_HI0Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI0Q_HOST_IDX_8197F))
  4435. #define BIT_GET_HI0Q_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_HI0Q_HOST_IDX_8197F) & BIT_MASK_HI0Q_HOST_IDX_8197F)
  4436. #define BIT_SET_HI0Q_HOST_IDX_8197F(x, v) (BIT_CLEAR_HI0Q_HOST_IDX_8197F(x) | BIT_HI0Q_HOST_IDX_8197F(v))
  4437. /* 2 REG_HI1Q_TXBD_IDX_8197F */
  4438. #define BIT_SHIFT_HI1Q_HW_IDX_8197F 16
  4439. #define BIT_MASK_HI1Q_HW_IDX_8197F 0xfff
  4440. #define BIT_HI1Q_HW_IDX_8197F(x) (((x) & BIT_MASK_HI1Q_HW_IDX_8197F) << BIT_SHIFT_HI1Q_HW_IDX_8197F)
  4441. #define BITS_HI1Q_HW_IDX_8197F (BIT_MASK_HI1Q_HW_IDX_8197F << BIT_SHIFT_HI1Q_HW_IDX_8197F)
  4442. #define BIT_CLEAR_HI1Q_HW_IDX_8197F(x) ((x) & (~BITS_HI1Q_HW_IDX_8197F))
  4443. #define BIT_GET_HI1Q_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_HI1Q_HW_IDX_8197F) & BIT_MASK_HI1Q_HW_IDX_8197F)
  4444. #define BIT_SET_HI1Q_HW_IDX_8197F(x, v) (BIT_CLEAR_HI1Q_HW_IDX_8197F(x) | BIT_HI1Q_HW_IDX_8197F(v))
  4445. #define BIT_SHIFT_HI1Q_HOST_IDX_8197F 0
  4446. #define BIT_MASK_HI1Q_HOST_IDX_8197F 0xfff
  4447. #define BIT_HI1Q_HOST_IDX_8197F(x) (((x) & BIT_MASK_HI1Q_HOST_IDX_8197F) << BIT_SHIFT_HI1Q_HOST_IDX_8197F)
  4448. #define BITS_HI1Q_HOST_IDX_8197F (BIT_MASK_HI1Q_HOST_IDX_8197F << BIT_SHIFT_HI1Q_HOST_IDX_8197F)
  4449. #define BIT_CLEAR_HI1Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI1Q_HOST_IDX_8197F))
  4450. #define BIT_GET_HI1Q_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_HI1Q_HOST_IDX_8197F) & BIT_MASK_HI1Q_HOST_IDX_8197F)
  4451. #define BIT_SET_HI1Q_HOST_IDX_8197F(x, v) (BIT_CLEAR_HI1Q_HOST_IDX_8197F(x) | BIT_HI1Q_HOST_IDX_8197F(v))
  4452. /* 2 REG_HI2Q_TXBD_IDX_8197F */
  4453. #define BIT_SHIFT_HI2Q_HW_IDX_8197F 16
  4454. #define BIT_MASK_HI2Q_HW_IDX_8197F 0xfff
  4455. #define BIT_HI2Q_HW_IDX_8197F(x) (((x) & BIT_MASK_HI2Q_HW_IDX_8197F) << BIT_SHIFT_HI2Q_HW_IDX_8197F)
  4456. #define BITS_HI2Q_HW_IDX_8197F (BIT_MASK_HI2Q_HW_IDX_8197F << BIT_SHIFT_HI2Q_HW_IDX_8197F)
  4457. #define BIT_CLEAR_HI2Q_HW_IDX_8197F(x) ((x) & (~BITS_HI2Q_HW_IDX_8197F))
  4458. #define BIT_GET_HI2Q_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_HI2Q_HW_IDX_8197F) & BIT_MASK_HI2Q_HW_IDX_8197F)
  4459. #define BIT_SET_HI2Q_HW_IDX_8197F(x, v) (BIT_CLEAR_HI2Q_HW_IDX_8197F(x) | BIT_HI2Q_HW_IDX_8197F(v))
  4460. #define BIT_SHIFT_HI2Q_HOST_IDX_8197F 0
  4461. #define BIT_MASK_HI2Q_HOST_IDX_8197F 0xfff
  4462. #define BIT_HI2Q_HOST_IDX_8197F(x) (((x) & BIT_MASK_HI2Q_HOST_IDX_8197F) << BIT_SHIFT_HI2Q_HOST_IDX_8197F)
  4463. #define BITS_HI2Q_HOST_IDX_8197F (BIT_MASK_HI2Q_HOST_IDX_8197F << BIT_SHIFT_HI2Q_HOST_IDX_8197F)
  4464. #define BIT_CLEAR_HI2Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI2Q_HOST_IDX_8197F))
  4465. #define BIT_GET_HI2Q_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_HI2Q_HOST_IDX_8197F) & BIT_MASK_HI2Q_HOST_IDX_8197F)
  4466. #define BIT_SET_HI2Q_HOST_IDX_8197F(x, v) (BIT_CLEAR_HI2Q_HOST_IDX_8197F(x) | BIT_HI2Q_HOST_IDX_8197F(v))
  4467. /* 2 REG_HI3Q_TXBD_IDX_8197F */
  4468. #define BIT_SHIFT_HI3Q_HW_IDX_8197F 16
  4469. #define BIT_MASK_HI3Q_HW_IDX_8197F 0xfff
  4470. #define BIT_HI3Q_HW_IDX_8197F(x) (((x) & BIT_MASK_HI3Q_HW_IDX_8197F) << BIT_SHIFT_HI3Q_HW_IDX_8197F)
  4471. #define BITS_HI3Q_HW_IDX_8197F (BIT_MASK_HI3Q_HW_IDX_8197F << BIT_SHIFT_HI3Q_HW_IDX_8197F)
  4472. #define BIT_CLEAR_HI3Q_HW_IDX_8197F(x) ((x) & (~BITS_HI3Q_HW_IDX_8197F))
  4473. #define BIT_GET_HI3Q_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_HI3Q_HW_IDX_8197F) & BIT_MASK_HI3Q_HW_IDX_8197F)
  4474. #define BIT_SET_HI3Q_HW_IDX_8197F(x, v) (BIT_CLEAR_HI3Q_HW_IDX_8197F(x) | BIT_HI3Q_HW_IDX_8197F(v))
  4475. #define BIT_SHIFT_HI3Q_HOST_IDX_8197F 0
  4476. #define BIT_MASK_HI3Q_HOST_IDX_8197F 0xfff
  4477. #define BIT_HI3Q_HOST_IDX_8197F(x) (((x) & BIT_MASK_HI3Q_HOST_IDX_8197F) << BIT_SHIFT_HI3Q_HOST_IDX_8197F)
  4478. #define BITS_HI3Q_HOST_IDX_8197F (BIT_MASK_HI3Q_HOST_IDX_8197F << BIT_SHIFT_HI3Q_HOST_IDX_8197F)
  4479. #define BIT_CLEAR_HI3Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI3Q_HOST_IDX_8197F))
  4480. #define BIT_GET_HI3Q_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_HI3Q_HOST_IDX_8197F) & BIT_MASK_HI3Q_HOST_IDX_8197F)
  4481. #define BIT_SET_HI3Q_HOST_IDX_8197F(x, v) (BIT_CLEAR_HI3Q_HOST_IDX_8197F(x) | BIT_HI3Q_HOST_IDX_8197F(v))
  4482. /* 2 REG_HI4Q_TXBD_IDX_8197F */
  4483. #define BIT_SHIFT_HI4Q_HW_IDX_8197F 16
  4484. #define BIT_MASK_HI4Q_HW_IDX_8197F 0xfff
  4485. #define BIT_HI4Q_HW_IDX_8197F(x) (((x) & BIT_MASK_HI4Q_HW_IDX_8197F) << BIT_SHIFT_HI4Q_HW_IDX_8197F)
  4486. #define BITS_HI4Q_HW_IDX_8197F (BIT_MASK_HI4Q_HW_IDX_8197F << BIT_SHIFT_HI4Q_HW_IDX_8197F)
  4487. #define BIT_CLEAR_HI4Q_HW_IDX_8197F(x) ((x) & (~BITS_HI4Q_HW_IDX_8197F))
  4488. #define BIT_GET_HI4Q_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_HI4Q_HW_IDX_8197F) & BIT_MASK_HI4Q_HW_IDX_8197F)
  4489. #define BIT_SET_HI4Q_HW_IDX_8197F(x, v) (BIT_CLEAR_HI4Q_HW_IDX_8197F(x) | BIT_HI4Q_HW_IDX_8197F(v))
  4490. #define BIT_SHIFT_HI4Q_HOST_IDX_8197F 0
  4491. #define BIT_MASK_HI4Q_HOST_IDX_8197F 0xfff
  4492. #define BIT_HI4Q_HOST_IDX_8197F(x) (((x) & BIT_MASK_HI4Q_HOST_IDX_8197F) << BIT_SHIFT_HI4Q_HOST_IDX_8197F)
  4493. #define BITS_HI4Q_HOST_IDX_8197F (BIT_MASK_HI4Q_HOST_IDX_8197F << BIT_SHIFT_HI4Q_HOST_IDX_8197F)
  4494. #define BIT_CLEAR_HI4Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI4Q_HOST_IDX_8197F))
  4495. #define BIT_GET_HI4Q_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_HI4Q_HOST_IDX_8197F) & BIT_MASK_HI4Q_HOST_IDX_8197F)
  4496. #define BIT_SET_HI4Q_HOST_IDX_8197F(x, v) (BIT_CLEAR_HI4Q_HOST_IDX_8197F(x) | BIT_HI4Q_HOST_IDX_8197F(v))
  4497. /* 2 REG_HI5Q_TXBD_IDX_8197F */
  4498. #define BIT_SHIFT_HI5Q_HW_IDX_8197F 16
  4499. #define BIT_MASK_HI5Q_HW_IDX_8197F 0xfff
  4500. #define BIT_HI5Q_HW_IDX_8197F(x) (((x) & BIT_MASK_HI5Q_HW_IDX_8197F) << BIT_SHIFT_HI5Q_HW_IDX_8197F)
  4501. #define BITS_HI5Q_HW_IDX_8197F (BIT_MASK_HI5Q_HW_IDX_8197F << BIT_SHIFT_HI5Q_HW_IDX_8197F)
  4502. #define BIT_CLEAR_HI5Q_HW_IDX_8197F(x) ((x) & (~BITS_HI5Q_HW_IDX_8197F))
  4503. #define BIT_GET_HI5Q_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_HI5Q_HW_IDX_8197F) & BIT_MASK_HI5Q_HW_IDX_8197F)
  4504. #define BIT_SET_HI5Q_HW_IDX_8197F(x, v) (BIT_CLEAR_HI5Q_HW_IDX_8197F(x) | BIT_HI5Q_HW_IDX_8197F(v))
  4505. #define BIT_SHIFT_HI5Q_HOST_IDX_8197F 0
  4506. #define BIT_MASK_HI5Q_HOST_IDX_8197F 0xfff
  4507. #define BIT_HI5Q_HOST_IDX_8197F(x) (((x) & BIT_MASK_HI5Q_HOST_IDX_8197F) << BIT_SHIFT_HI5Q_HOST_IDX_8197F)
  4508. #define BITS_HI5Q_HOST_IDX_8197F (BIT_MASK_HI5Q_HOST_IDX_8197F << BIT_SHIFT_HI5Q_HOST_IDX_8197F)
  4509. #define BIT_CLEAR_HI5Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI5Q_HOST_IDX_8197F))
  4510. #define BIT_GET_HI5Q_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_HI5Q_HOST_IDX_8197F) & BIT_MASK_HI5Q_HOST_IDX_8197F)
  4511. #define BIT_SET_HI5Q_HOST_IDX_8197F(x, v) (BIT_CLEAR_HI5Q_HOST_IDX_8197F(x) | BIT_HI5Q_HOST_IDX_8197F(v))
  4512. /* 2 REG_HI6Q_TXBD_IDX_8197F */
  4513. #define BIT_SHIFT_HI6Q_HW_IDX_8197F 16
  4514. #define BIT_MASK_HI6Q_HW_IDX_8197F 0xfff
  4515. #define BIT_HI6Q_HW_IDX_8197F(x) (((x) & BIT_MASK_HI6Q_HW_IDX_8197F) << BIT_SHIFT_HI6Q_HW_IDX_8197F)
  4516. #define BITS_HI6Q_HW_IDX_8197F (BIT_MASK_HI6Q_HW_IDX_8197F << BIT_SHIFT_HI6Q_HW_IDX_8197F)
  4517. #define BIT_CLEAR_HI6Q_HW_IDX_8197F(x) ((x) & (~BITS_HI6Q_HW_IDX_8197F))
  4518. #define BIT_GET_HI6Q_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_HI6Q_HW_IDX_8197F) & BIT_MASK_HI6Q_HW_IDX_8197F)
  4519. #define BIT_SET_HI6Q_HW_IDX_8197F(x, v) (BIT_CLEAR_HI6Q_HW_IDX_8197F(x) | BIT_HI6Q_HW_IDX_8197F(v))
  4520. #define BIT_SHIFT_HI6Q_HOST_IDX_8197F 0
  4521. #define BIT_MASK_HI6Q_HOST_IDX_8197F 0xfff
  4522. #define BIT_HI6Q_HOST_IDX_8197F(x) (((x) & BIT_MASK_HI6Q_HOST_IDX_8197F) << BIT_SHIFT_HI6Q_HOST_IDX_8197F)
  4523. #define BITS_HI6Q_HOST_IDX_8197F (BIT_MASK_HI6Q_HOST_IDX_8197F << BIT_SHIFT_HI6Q_HOST_IDX_8197F)
  4524. #define BIT_CLEAR_HI6Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI6Q_HOST_IDX_8197F))
  4525. #define BIT_GET_HI6Q_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_HI6Q_HOST_IDX_8197F) & BIT_MASK_HI6Q_HOST_IDX_8197F)
  4526. #define BIT_SET_HI6Q_HOST_IDX_8197F(x, v) (BIT_CLEAR_HI6Q_HOST_IDX_8197F(x) | BIT_HI6Q_HOST_IDX_8197F(v))
  4527. /* 2 REG_HI7Q_TXBD_IDX_8197F */
  4528. #define BIT_SHIFT_HI7Q_HW_IDX_8197F 16
  4529. #define BIT_MASK_HI7Q_HW_IDX_8197F 0xfff
  4530. #define BIT_HI7Q_HW_IDX_8197F(x) (((x) & BIT_MASK_HI7Q_HW_IDX_8197F) << BIT_SHIFT_HI7Q_HW_IDX_8197F)
  4531. #define BITS_HI7Q_HW_IDX_8197F (BIT_MASK_HI7Q_HW_IDX_8197F << BIT_SHIFT_HI7Q_HW_IDX_8197F)
  4532. #define BIT_CLEAR_HI7Q_HW_IDX_8197F(x) ((x) & (~BITS_HI7Q_HW_IDX_8197F))
  4533. #define BIT_GET_HI7Q_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_HI7Q_HW_IDX_8197F) & BIT_MASK_HI7Q_HW_IDX_8197F)
  4534. #define BIT_SET_HI7Q_HW_IDX_8197F(x, v) (BIT_CLEAR_HI7Q_HW_IDX_8197F(x) | BIT_HI7Q_HW_IDX_8197F(v))
  4535. #define BIT_SHIFT_HI7Q_HOST_IDX_8197F 0
  4536. #define BIT_MASK_HI7Q_HOST_IDX_8197F 0xfff
  4537. #define BIT_HI7Q_HOST_IDX_8197F(x) (((x) & BIT_MASK_HI7Q_HOST_IDX_8197F) << BIT_SHIFT_HI7Q_HOST_IDX_8197F)
  4538. #define BITS_HI7Q_HOST_IDX_8197F (BIT_MASK_HI7Q_HOST_IDX_8197F << BIT_SHIFT_HI7Q_HOST_IDX_8197F)
  4539. #define BIT_CLEAR_HI7Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI7Q_HOST_IDX_8197F))
  4540. #define BIT_GET_HI7Q_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_HI7Q_HOST_IDX_8197F) & BIT_MASK_HI7Q_HOST_IDX_8197F)
  4541. #define BIT_SET_HI7Q_HOST_IDX_8197F(x, v) (BIT_CLEAR_HI7Q_HOST_IDX_8197F(x) | BIT_HI7Q_HOST_IDX_8197F(v))
  4542. /* 2 REG_DBG_SEL_V1_8197F */
  4543. #define BIT_SHIFT_DBG_SEL_8197F 0
  4544. #define BIT_MASK_DBG_SEL_8197F 0xff
  4545. #define BIT_DBG_SEL_8197F(x) (((x) & BIT_MASK_DBG_SEL_8197F) << BIT_SHIFT_DBG_SEL_8197F)
  4546. #define BITS_DBG_SEL_8197F (BIT_MASK_DBG_SEL_8197F << BIT_SHIFT_DBG_SEL_8197F)
  4547. #define BIT_CLEAR_DBG_SEL_8197F(x) ((x) & (~BITS_DBG_SEL_8197F))
  4548. #define BIT_GET_DBG_SEL_8197F(x) (((x) >> BIT_SHIFT_DBG_SEL_8197F) & BIT_MASK_DBG_SEL_8197F)
  4549. #define BIT_SET_DBG_SEL_8197F(x, v) (BIT_CLEAR_DBG_SEL_8197F(x) | BIT_DBG_SEL_8197F(v))
  4550. /* 2 REG_HCI_HRPWM1_V1_8197F */
  4551. #define BIT_SHIFT_HCI_HRPWM_8197F 0
  4552. #define BIT_MASK_HCI_HRPWM_8197F 0xff
  4553. #define BIT_HCI_HRPWM_8197F(x) (((x) & BIT_MASK_HCI_HRPWM_8197F) << BIT_SHIFT_HCI_HRPWM_8197F)
  4554. #define BITS_HCI_HRPWM_8197F (BIT_MASK_HCI_HRPWM_8197F << BIT_SHIFT_HCI_HRPWM_8197F)
  4555. #define BIT_CLEAR_HCI_HRPWM_8197F(x) ((x) & (~BITS_HCI_HRPWM_8197F))
  4556. #define BIT_GET_HCI_HRPWM_8197F(x) (((x) >> BIT_SHIFT_HCI_HRPWM_8197F) & BIT_MASK_HCI_HRPWM_8197F)
  4557. #define BIT_SET_HCI_HRPWM_8197F(x, v) (BIT_CLEAR_HCI_HRPWM_8197F(x) | BIT_HCI_HRPWM_8197F(v))
  4558. /* 2 REG_HCI_HCPWM1_V1_8197F */
  4559. #define BIT_SHIFT_HCI_HCPWM_8197F 0
  4560. #define BIT_MASK_HCI_HCPWM_8197F 0xff
  4561. #define BIT_HCI_HCPWM_8197F(x) (((x) & BIT_MASK_HCI_HCPWM_8197F) << BIT_SHIFT_HCI_HCPWM_8197F)
  4562. #define BITS_HCI_HCPWM_8197F (BIT_MASK_HCI_HCPWM_8197F << BIT_SHIFT_HCI_HCPWM_8197F)
  4563. #define BIT_CLEAR_HCI_HCPWM_8197F(x) ((x) & (~BITS_HCI_HCPWM_8197F))
  4564. #define BIT_GET_HCI_HCPWM_8197F(x) (((x) >> BIT_SHIFT_HCI_HCPWM_8197F) & BIT_MASK_HCI_HCPWM_8197F)
  4565. #define BIT_SET_HCI_HCPWM_8197F(x, v) (BIT_CLEAR_HCI_HCPWM_8197F(x) | BIT_HCI_HCPWM_8197F(v))
  4566. /* 2 REG_HCI_CTRL2_8197F */
  4567. #define BIT_DIS_TXDMA_PRE_8197F BIT(7)
  4568. #define BIT_DIS_RXDMA_PRE_8197F BIT(6)
  4569. #define BIT_SHIFT_HPS_CLKR_HCI_8197F 4
  4570. #define BIT_MASK_HPS_CLKR_HCI_8197F 0x3
  4571. #define BIT_HPS_CLKR_HCI_8197F(x) (((x) & BIT_MASK_HPS_CLKR_HCI_8197F) << BIT_SHIFT_HPS_CLKR_HCI_8197F)
  4572. #define BITS_HPS_CLKR_HCI_8197F (BIT_MASK_HPS_CLKR_HCI_8197F << BIT_SHIFT_HPS_CLKR_HCI_8197F)
  4573. #define BIT_CLEAR_HPS_CLKR_HCI_8197F(x) ((x) & (~BITS_HPS_CLKR_HCI_8197F))
  4574. #define BIT_GET_HPS_CLKR_HCI_8197F(x) (((x) >> BIT_SHIFT_HPS_CLKR_HCI_8197F) & BIT_MASK_HPS_CLKR_HCI_8197F)
  4575. #define BIT_SET_HPS_CLKR_HCI_8197F(x, v) (BIT_CLEAR_HPS_CLKR_HCI_8197F(x) | BIT_HPS_CLKR_HCI_8197F(v))
  4576. #define BIT_HCI_INT_8197F BIT(3)
  4577. #define BIT_TXFLAG_EXIT_L1_EN_8197F BIT(2)
  4578. #define BIT_EN_RXDMA_ALIGN_V1_8197F BIT(1)
  4579. #define BIT_EN_TXDMA_ALIGN_V1_8197F BIT(0)
  4580. /* 2 REG_HCI_HRPWM2_V1_8197F */
  4581. #define BIT_SHIFT_HCI_HRPWM2_8197F 0
  4582. #define BIT_MASK_HCI_HRPWM2_8197F 0xffff
  4583. #define BIT_HCI_HRPWM2_8197F(x) (((x) & BIT_MASK_HCI_HRPWM2_8197F) << BIT_SHIFT_HCI_HRPWM2_8197F)
  4584. #define BITS_HCI_HRPWM2_8197F (BIT_MASK_HCI_HRPWM2_8197F << BIT_SHIFT_HCI_HRPWM2_8197F)
  4585. #define BIT_CLEAR_HCI_HRPWM2_8197F(x) ((x) & (~BITS_HCI_HRPWM2_8197F))
  4586. #define BIT_GET_HCI_HRPWM2_8197F(x) (((x) >> BIT_SHIFT_HCI_HRPWM2_8197F) & BIT_MASK_HCI_HRPWM2_8197F)
  4587. #define BIT_SET_HCI_HRPWM2_8197F(x, v) (BIT_CLEAR_HCI_HRPWM2_8197F(x) | BIT_HCI_HRPWM2_8197F(v))
  4588. /* 2 REG_HCI_HCPWM2_V1_8197F */
  4589. #define BIT_SHIFT_HCI_HCPWM2_8197F 0
  4590. #define BIT_MASK_HCI_HCPWM2_8197F 0xffff
  4591. #define BIT_HCI_HCPWM2_8197F(x) (((x) & BIT_MASK_HCI_HCPWM2_8197F) << BIT_SHIFT_HCI_HCPWM2_8197F)
  4592. #define BITS_HCI_HCPWM2_8197F (BIT_MASK_HCI_HCPWM2_8197F << BIT_SHIFT_HCI_HCPWM2_8197F)
  4593. #define BIT_CLEAR_HCI_HCPWM2_8197F(x) ((x) & (~BITS_HCI_HCPWM2_8197F))
  4594. #define BIT_GET_HCI_HCPWM2_8197F(x) (((x) >> BIT_SHIFT_HCI_HCPWM2_8197F) & BIT_MASK_HCI_HCPWM2_8197F)
  4595. #define BIT_SET_HCI_HCPWM2_8197F(x, v) (BIT_CLEAR_HCI_HCPWM2_8197F(x) | BIT_HCI_HCPWM2_8197F(v))
  4596. /* 2 REG_HCI_H2C_MSG_V1_8197F */
  4597. #define BIT_SHIFT_DRV2FW_INFO_8197F 0
  4598. #define BIT_MASK_DRV2FW_INFO_8197F 0xffffffffL
  4599. #define BIT_DRV2FW_INFO_8197F(x) (((x) & BIT_MASK_DRV2FW_INFO_8197F) << BIT_SHIFT_DRV2FW_INFO_8197F)
  4600. #define BITS_DRV2FW_INFO_8197F (BIT_MASK_DRV2FW_INFO_8197F << BIT_SHIFT_DRV2FW_INFO_8197F)
  4601. #define BIT_CLEAR_DRV2FW_INFO_8197F(x) ((x) & (~BITS_DRV2FW_INFO_8197F))
  4602. #define BIT_GET_DRV2FW_INFO_8197F(x) (((x) >> BIT_SHIFT_DRV2FW_INFO_8197F) & BIT_MASK_DRV2FW_INFO_8197F)
  4603. #define BIT_SET_DRV2FW_INFO_8197F(x, v) (BIT_CLEAR_DRV2FW_INFO_8197F(x) | BIT_DRV2FW_INFO_8197F(v))
  4604. /* 2 REG_HCI_C2H_MSG_V1_8197F */
  4605. #define BIT_SHIFT_HCI_C2H_MSG_8197F 0
  4606. #define BIT_MASK_HCI_C2H_MSG_8197F 0xffffffffL
  4607. #define BIT_HCI_C2H_MSG_8197F(x) (((x) & BIT_MASK_HCI_C2H_MSG_8197F) << BIT_SHIFT_HCI_C2H_MSG_8197F)
  4608. #define BITS_HCI_C2H_MSG_8197F (BIT_MASK_HCI_C2H_MSG_8197F << BIT_SHIFT_HCI_C2H_MSG_8197F)
  4609. #define BIT_CLEAR_HCI_C2H_MSG_8197F(x) ((x) & (~BITS_HCI_C2H_MSG_8197F))
  4610. #define BIT_GET_HCI_C2H_MSG_8197F(x) (((x) >> BIT_SHIFT_HCI_C2H_MSG_8197F) & BIT_MASK_HCI_C2H_MSG_8197F)
  4611. #define BIT_SET_HCI_C2H_MSG_8197F(x, v) (BIT_CLEAR_HCI_C2H_MSG_8197F(x) | BIT_HCI_C2H_MSG_8197F(v))
  4612. /* 2 REG_DBI_WDATA_V1_8197F */
  4613. #define BIT_SHIFT_DBI_WDATA_8197F 0
  4614. #define BIT_MASK_DBI_WDATA_8197F 0xffffffffL
  4615. #define BIT_DBI_WDATA_8197F(x) (((x) & BIT_MASK_DBI_WDATA_8197F) << BIT_SHIFT_DBI_WDATA_8197F)
  4616. #define BITS_DBI_WDATA_8197F (BIT_MASK_DBI_WDATA_8197F << BIT_SHIFT_DBI_WDATA_8197F)
  4617. #define BIT_CLEAR_DBI_WDATA_8197F(x) ((x) & (~BITS_DBI_WDATA_8197F))
  4618. #define BIT_GET_DBI_WDATA_8197F(x) (((x) >> BIT_SHIFT_DBI_WDATA_8197F) & BIT_MASK_DBI_WDATA_8197F)
  4619. #define BIT_SET_DBI_WDATA_8197F(x, v) (BIT_CLEAR_DBI_WDATA_8197F(x) | BIT_DBI_WDATA_8197F(v))
  4620. /* 2 REG_DBI_RDATA_V1_8197F */
  4621. #define BIT_SHIFT_DBI_RDATA_8197F 0
  4622. #define BIT_MASK_DBI_RDATA_8197F 0xffffffffL
  4623. #define BIT_DBI_RDATA_8197F(x) (((x) & BIT_MASK_DBI_RDATA_8197F) << BIT_SHIFT_DBI_RDATA_8197F)
  4624. #define BITS_DBI_RDATA_8197F (BIT_MASK_DBI_RDATA_8197F << BIT_SHIFT_DBI_RDATA_8197F)
  4625. #define BIT_CLEAR_DBI_RDATA_8197F(x) ((x) & (~BITS_DBI_RDATA_8197F))
  4626. #define BIT_GET_DBI_RDATA_8197F(x) (((x) >> BIT_SHIFT_DBI_RDATA_8197F) & BIT_MASK_DBI_RDATA_8197F)
  4627. #define BIT_SET_DBI_RDATA_8197F(x, v) (BIT_CLEAR_DBI_RDATA_8197F(x) | BIT_DBI_RDATA_8197F(v))
  4628. /* 2 REG_STUCK_FLAG_V1_8197F */
  4629. #define BIT_EN_STUCK_DBG_8197F BIT(26)
  4630. #define BIT_RX_STUCK_8197F BIT(25)
  4631. #define BIT_TX_STUCK_8197F BIT(24)
  4632. #define BIT_DBI_RFLAG_8197F BIT(17)
  4633. #define BIT_DBI_WFLAG_8197F BIT(16)
  4634. #define BIT_SHIFT_DBI_WREN_8197F 12
  4635. #define BIT_MASK_DBI_WREN_8197F 0xf
  4636. #define BIT_DBI_WREN_8197F(x) (((x) & BIT_MASK_DBI_WREN_8197F) << BIT_SHIFT_DBI_WREN_8197F)
  4637. #define BITS_DBI_WREN_8197F (BIT_MASK_DBI_WREN_8197F << BIT_SHIFT_DBI_WREN_8197F)
  4638. #define BIT_CLEAR_DBI_WREN_8197F(x) ((x) & (~BITS_DBI_WREN_8197F))
  4639. #define BIT_GET_DBI_WREN_8197F(x) (((x) >> BIT_SHIFT_DBI_WREN_8197F) & BIT_MASK_DBI_WREN_8197F)
  4640. #define BIT_SET_DBI_WREN_8197F(x, v) (BIT_CLEAR_DBI_WREN_8197F(x) | BIT_DBI_WREN_8197F(v))
  4641. #define BIT_SHIFT_DBI_ADDR_8197F 0
  4642. #define BIT_MASK_DBI_ADDR_8197F 0xfff
  4643. #define BIT_DBI_ADDR_8197F(x) (((x) & BIT_MASK_DBI_ADDR_8197F) << BIT_SHIFT_DBI_ADDR_8197F)
  4644. #define BITS_DBI_ADDR_8197F (BIT_MASK_DBI_ADDR_8197F << BIT_SHIFT_DBI_ADDR_8197F)
  4645. #define BIT_CLEAR_DBI_ADDR_8197F(x) ((x) & (~BITS_DBI_ADDR_8197F))
  4646. #define BIT_GET_DBI_ADDR_8197F(x) (((x) >> BIT_SHIFT_DBI_ADDR_8197F) & BIT_MASK_DBI_ADDR_8197F)
  4647. #define BIT_SET_DBI_ADDR_8197F(x, v) (BIT_CLEAR_DBI_ADDR_8197F(x) | BIT_DBI_ADDR_8197F(v))
  4648. /* 2 REG_MDIO_V1_8197F */
  4649. #define BIT_SHIFT_MDIO_RDATA_8197F 16
  4650. #define BIT_MASK_MDIO_RDATA_8197F 0xffff
  4651. #define BIT_MDIO_RDATA_8197F(x) (((x) & BIT_MASK_MDIO_RDATA_8197F) << BIT_SHIFT_MDIO_RDATA_8197F)
  4652. #define BITS_MDIO_RDATA_8197F (BIT_MASK_MDIO_RDATA_8197F << BIT_SHIFT_MDIO_RDATA_8197F)
  4653. #define BIT_CLEAR_MDIO_RDATA_8197F(x) ((x) & (~BITS_MDIO_RDATA_8197F))
  4654. #define BIT_GET_MDIO_RDATA_8197F(x) (((x) >> BIT_SHIFT_MDIO_RDATA_8197F) & BIT_MASK_MDIO_RDATA_8197F)
  4655. #define BIT_SET_MDIO_RDATA_8197F(x, v) (BIT_CLEAR_MDIO_RDATA_8197F(x) | BIT_MDIO_RDATA_8197F(v))
  4656. #define BIT_SHIFT_MDIO_WDATA_8197F 0
  4657. #define BIT_MASK_MDIO_WDATA_8197F 0xffff
  4658. #define BIT_MDIO_WDATA_8197F(x) (((x) & BIT_MASK_MDIO_WDATA_8197F) << BIT_SHIFT_MDIO_WDATA_8197F)
  4659. #define BITS_MDIO_WDATA_8197F (BIT_MASK_MDIO_WDATA_8197F << BIT_SHIFT_MDIO_WDATA_8197F)
  4660. #define BIT_CLEAR_MDIO_WDATA_8197F(x) ((x) & (~BITS_MDIO_WDATA_8197F))
  4661. #define BIT_GET_MDIO_WDATA_8197F(x) (((x) >> BIT_SHIFT_MDIO_WDATA_8197F) & BIT_MASK_MDIO_WDATA_8197F)
  4662. #define BIT_SET_MDIO_WDATA_8197F(x, v) (BIT_CLEAR_MDIO_WDATA_8197F(x) | BIT_MDIO_WDATA_8197F(v))
  4663. /* 2 REG_WDT_CFG_8197F */
  4664. #define BIT_SHIFT_MDIO_PHY_ADDR_8197F 24
  4665. #define BIT_MASK_MDIO_PHY_ADDR_8197F 0x1f
  4666. #define BIT_MDIO_PHY_ADDR_8197F(x) (((x) & BIT_MASK_MDIO_PHY_ADDR_8197F) << BIT_SHIFT_MDIO_PHY_ADDR_8197F)
  4667. #define BITS_MDIO_PHY_ADDR_8197F (BIT_MASK_MDIO_PHY_ADDR_8197F << BIT_SHIFT_MDIO_PHY_ADDR_8197F)
  4668. #define BIT_CLEAR_MDIO_PHY_ADDR_8197F(x) ((x) & (~BITS_MDIO_PHY_ADDR_8197F))
  4669. #define BIT_GET_MDIO_PHY_ADDR_8197F(x) (((x) >> BIT_SHIFT_MDIO_PHY_ADDR_8197F) & BIT_MASK_MDIO_PHY_ADDR_8197F)
  4670. #define BIT_SET_MDIO_PHY_ADDR_8197F(x, v) (BIT_CLEAR_MDIO_PHY_ADDR_8197F(x) | BIT_MDIO_PHY_ADDR_8197F(v))
  4671. #define BIT_SHIFT_WATCH_DOG_RECORD_V1_8197F 10
  4672. #define BIT_MASK_WATCH_DOG_RECORD_V1_8197F 0x3fff
  4673. #define BIT_WATCH_DOG_RECORD_V1_8197F(x) (((x) & BIT_MASK_WATCH_DOG_RECORD_V1_8197F) << BIT_SHIFT_WATCH_DOG_RECORD_V1_8197F)
  4674. #define BITS_WATCH_DOG_RECORD_V1_8197F (BIT_MASK_WATCH_DOG_RECORD_V1_8197F << BIT_SHIFT_WATCH_DOG_RECORD_V1_8197F)
  4675. #define BIT_CLEAR_WATCH_DOG_RECORD_V1_8197F(x) ((x) & (~BITS_WATCH_DOG_RECORD_V1_8197F))
  4676. #define BIT_GET_WATCH_DOG_RECORD_V1_8197F(x) (((x) >> BIT_SHIFT_WATCH_DOG_RECORD_V1_8197F) & BIT_MASK_WATCH_DOG_RECORD_V1_8197F)
  4677. #define BIT_SET_WATCH_DOG_RECORD_V1_8197F(x, v) (BIT_CLEAR_WATCH_DOG_RECORD_V1_8197F(x) | BIT_WATCH_DOG_RECORD_V1_8197F(v))
  4678. #define BIT_R_IO_TIMEOUT_FLAG_V1_8197F BIT(9)
  4679. #define BIT_EN_WATCH_DOG_V1_8197F BIT(8)
  4680. #define BIT_ECRC_EN_V1_8197F BIT(7)
  4681. #define BIT_MDIO_RFLAG_V1_8197F BIT(6)
  4682. #define BIT_MDIO_WFLAG_V1_8197F BIT(5)
  4683. #define BIT_SHIFT_MDIO_REG_ADDR_8197F 0
  4684. #define BIT_MASK_MDIO_REG_ADDR_8197F 0x1f
  4685. #define BIT_MDIO_REG_ADDR_8197F(x) (((x) & BIT_MASK_MDIO_REG_ADDR_8197F) << BIT_SHIFT_MDIO_REG_ADDR_8197F)
  4686. #define BITS_MDIO_REG_ADDR_8197F (BIT_MASK_MDIO_REG_ADDR_8197F << BIT_SHIFT_MDIO_REG_ADDR_8197F)
  4687. #define BIT_CLEAR_MDIO_REG_ADDR_8197F(x) ((x) & (~BITS_MDIO_REG_ADDR_8197F))
  4688. #define BIT_GET_MDIO_REG_ADDR_8197F(x) (((x) >> BIT_SHIFT_MDIO_REG_ADDR_8197F) & BIT_MASK_MDIO_REG_ADDR_8197F)
  4689. #define BIT_SET_MDIO_REG_ADDR_8197F(x, v) (BIT_CLEAR_MDIO_REG_ADDR_8197F(x) | BIT_MDIO_REG_ADDR_8197F(v))
  4690. /* 2 REG_HCI_MIX_CFG_8197F */
  4691. #define BIT_RXRST_BACKDOOR_8197F BIT(31)
  4692. #define BIT_TXRST_BACKDOOR_8197F BIT(30)
  4693. #define BIT_RXIDX_RSTB_8197F BIT(29)
  4694. #define BIT_TXIDX_RSTB_8197F BIT(28)
  4695. #define BIT_DROP_NEXT_RXPKT_8197F BIT(27)
  4696. #define BIT_SHORT_CORE_RST_SEL_8197F BIT(26)
  4697. #define BIT_EXCEPT_RESUME_EN_8197F BIT(25)
  4698. #define BIT_EXCEPT_RESUME_FLAG_8197F BIT(24)
  4699. #define BIT_ALIGN_MTU_8197F BIT(23)
  4700. #define BIT_HOST_GEN2_SUPPORT_8197F BIT(20)
  4701. #define BIT_SHIFT_TXDMA_ERR_FLAG_8197F 16
  4702. #define BIT_MASK_TXDMA_ERR_FLAG_8197F 0xf
  4703. #define BIT_TXDMA_ERR_FLAG_8197F(x) (((x) & BIT_MASK_TXDMA_ERR_FLAG_8197F) << BIT_SHIFT_TXDMA_ERR_FLAG_8197F)
  4704. #define BITS_TXDMA_ERR_FLAG_8197F (BIT_MASK_TXDMA_ERR_FLAG_8197F << BIT_SHIFT_TXDMA_ERR_FLAG_8197F)
  4705. #define BIT_CLEAR_TXDMA_ERR_FLAG_8197F(x) ((x) & (~BITS_TXDMA_ERR_FLAG_8197F))
  4706. #define BIT_GET_TXDMA_ERR_FLAG_8197F(x) (((x) >> BIT_SHIFT_TXDMA_ERR_FLAG_8197F) & BIT_MASK_TXDMA_ERR_FLAG_8197F)
  4707. #define BIT_SET_TXDMA_ERR_FLAG_8197F(x, v) (BIT_CLEAR_TXDMA_ERR_FLAG_8197F(x) | BIT_TXDMA_ERR_FLAG_8197F(v))
  4708. #define BIT_SHIFT_EARLY_MODE_SEL_8197F 12
  4709. #define BIT_MASK_EARLY_MODE_SEL_8197F 0xf
  4710. #define BIT_EARLY_MODE_SEL_8197F(x) (((x) & BIT_MASK_EARLY_MODE_SEL_8197F) << BIT_SHIFT_EARLY_MODE_SEL_8197F)
  4711. #define BITS_EARLY_MODE_SEL_8197F (BIT_MASK_EARLY_MODE_SEL_8197F << BIT_SHIFT_EARLY_MODE_SEL_8197F)
  4712. #define BIT_CLEAR_EARLY_MODE_SEL_8197F(x) ((x) & (~BITS_EARLY_MODE_SEL_8197F))
  4713. #define BIT_GET_EARLY_MODE_SEL_8197F(x) (((x) >> BIT_SHIFT_EARLY_MODE_SEL_8197F) & BIT_MASK_EARLY_MODE_SEL_8197F)
  4714. #define BIT_SET_EARLY_MODE_SEL_8197F(x, v) (BIT_CLEAR_EARLY_MODE_SEL_8197F(x) | BIT_EARLY_MODE_SEL_8197F(v))
  4715. #define BIT_EPHY_RX50_EN_8197F BIT(11)
  4716. #define BIT_SHIFT_MSI_TIMEOUT_ID_V1_8197F 8
  4717. #define BIT_MASK_MSI_TIMEOUT_ID_V1_8197F 0x7
  4718. #define BIT_MSI_TIMEOUT_ID_V1_8197F(x) (((x) & BIT_MASK_MSI_TIMEOUT_ID_V1_8197F) << BIT_SHIFT_MSI_TIMEOUT_ID_V1_8197F)
  4719. #define BITS_MSI_TIMEOUT_ID_V1_8197F (BIT_MASK_MSI_TIMEOUT_ID_V1_8197F << BIT_SHIFT_MSI_TIMEOUT_ID_V1_8197F)
  4720. #define BIT_CLEAR_MSI_TIMEOUT_ID_V1_8197F(x) ((x) & (~BITS_MSI_TIMEOUT_ID_V1_8197F))
  4721. #define BIT_GET_MSI_TIMEOUT_ID_V1_8197F(x) (((x) >> BIT_SHIFT_MSI_TIMEOUT_ID_V1_8197F) & BIT_MASK_MSI_TIMEOUT_ID_V1_8197F)
  4722. #define BIT_SET_MSI_TIMEOUT_ID_V1_8197F(x, v) (BIT_CLEAR_MSI_TIMEOUT_ID_V1_8197F(x) | BIT_MSI_TIMEOUT_ID_V1_8197F(v))
  4723. #define BIT_RADDR_RD_8197F BIT(7)
  4724. #define BIT_EN_MUL_TAG_8197F BIT(6)
  4725. #define BIT_EN_EARLY_MODE_8197F BIT(5)
  4726. #define BIT_L0S_LINK_OFF_8197F BIT(4)
  4727. #define BIT_ACT_LINK_OFF_8197F BIT(3)
  4728. /* 2 REG_STC_INT_CS_8197F(HCI STATE CHANGE INTERRUPT CONTROL AND STATUS) */
  4729. #define BIT_STC_INT_EN_8197F BIT(31)
  4730. #define BIT_SHIFT_STC_INT_FLAG_8197F 16
  4731. #define BIT_MASK_STC_INT_FLAG_8197F 0xff
  4732. #define BIT_STC_INT_FLAG_8197F(x) (((x) & BIT_MASK_STC_INT_FLAG_8197F) << BIT_SHIFT_STC_INT_FLAG_8197F)
  4733. #define BITS_STC_INT_FLAG_8197F (BIT_MASK_STC_INT_FLAG_8197F << BIT_SHIFT_STC_INT_FLAG_8197F)
  4734. #define BIT_CLEAR_STC_INT_FLAG_8197F(x) ((x) & (~BITS_STC_INT_FLAG_8197F))
  4735. #define BIT_GET_STC_INT_FLAG_8197F(x) (((x) >> BIT_SHIFT_STC_INT_FLAG_8197F) & BIT_MASK_STC_INT_FLAG_8197F)
  4736. #define BIT_SET_STC_INT_FLAG_8197F(x, v) (BIT_CLEAR_STC_INT_FLAG_8197F(x) | BIT_STC_INT_FLAG_8197F(v))
  4737. #define BIT_SHIFT_STC_INT_IDX_8197F 8
  4738. #define BIT_MASK_STC_INT_IDX_8197F 0x7
  4739. #define BIT_STC_INT_IDX_8197F(x) (((x) & BIT_MASK_STC_INT_IDX_8197F) << BIT_SHIFT_STC_INT_IDX_8197F)
  4740. #define BITS_STC_INT_IDX_8197F (BIT_MASK_STC_INT_IDX_8197F << BIT_SHIFT_STC_INT_IDX_8197F)
  4741. #define BIT_CLEAR_STC_INT_IDX_8197F(x) ((x) & (~BITS_STC_INT_IDX_8197F))
  4742. #define BIT_GET_STC_INT_IDX_8197F(x) (((x) >> BIT_SHIFT_STC_INT_IDX_8197F) & BIT_MASK_STC_INT_IDX_8197F)
  4743. #define BIT_SET_STC_INT_IDX_8197F(x, v) (BIT_CLEAR_STC_INT_IDX_8197F(x) | BIT_STC_INT_IDX_8197F(v))
  4744. #define BIT_SHIFT_STC_INT_REALTIME_CS_8197F 0
  4745. #define BIT_MASK_STC_INT_REALTIME_CS_8197F 0x3f
  4746. #define BIT_STC_INT_REALTIME_CS_8197F(x) (((x) & BIT_MASK_STC_INT_REALTIME_CS_8197F) << BIT_SHIFT_STC_INT_REALTIME_CS_8197F)
  4747. #define BITS_STC_INT_REALTIME_CS_8197F (BIT_MASK_STC_INT_REALTIME_CS_8197F << BIT_SHIFT_STC_INT_REALTIME_CS_8197F)
  4748. #define BIT_CLEAR_STC_INT_REALTIME_CS_8197F(x) ((x) & (~BITS_STC_INT_REALTIME_CS_8197F))
  4749. #define BIT_GET_STC_INT_REALTIME_CS_8197F(x) (((x) >> BIT_SHIFT_STC_INT_REALTIME_CS_8197F) & BIT_MASK_STC_INT_REALTIME_CS_8197F)
  4750. #define BIT_SET_STC_INT_REALTIME_CS_8197F(x, v) (BIT_CLEAR_STC_INT_REALTIME_CS_8197F(x) | BIT_STC_INT_REALTIME_CS_8197F(v))
  4751. /* 2 REG_ST_INT_CFG_8197F(HCI STATE CHANGE INTERRUPT CONFIGURATION) */
  4752. #define BIT_STC_INT_GRP_EN_8197F BIT(31)
  4753. #define BIT_SHIFT_STC_INT_EXPECT_LS_8197F 8
  4754. #define BIT_MASK_STC_INT_EXPECT_LS_8197F 0x3f
  4755. #define BIT_STC_INT_EXPECT_LS_8197F(x) (((x) & BIT_MASK_STC_INT_EXPECT_LS_8197F) << BIT_SHIFT_STC_INT_EXPECT_LS_8197F)
  4756. #define BITS_STC_INT_EXPECT_LS_8197F (BIT_MASK_STC_INT_EXPECT_LS_8197F << BIT_SHIFT_STC_INT_EXPECT_LS_8197F)
  4757. #define BIT_CLEAR_STC_INT_EXPECT_LS_8197F(x) ((x) & (~BITS_STC_INT_EXPECT_LS_8197F))
  4758. #define BIT_GET_STC_INT_EXPECT_LS_8197F(x) (((x) >> BIT_SHIFT_STC_INT_EXPECT_LS_8197F) & BIT_MASK_STC_INT_EXPECT_LS_8197F)
  4759. #define BIT_SET_STC_INT_EXPECT_LS_8197F(x, v) (BIT_CLEAR_STC_INT_EXPECT_LS_8197F(x) | BIT_STC_INT_EXPECT_LS_8197F(v))
  4760. #define BIT_SHIFT_STC_INT_EXPECT_CS_8197F 0
  4761. #define BIT_MASK_STC_INT_EXPECT_CS_8197F 0x3f
  4762. #define BIT_STC_INT_EXPECT_CS_8197F(x) (((x) & BIT_MASK_STC_INT_EXPECT_CS_8197F) << BIT_SHIFT_STC_INT_EXPECT_CS_8197F)
  4763. #define BITS_STC_INT_EXPECT_CS_8197F (BIT_MASK_STC_INT_EXPECT_CS_8197F << BIT_SHIFT_STC_INT_EXPECT_CS_8197F)
  4764. #define BIT_CLEAR_STC_INT_EXPECT_CS_8197F(x) ((x) & (~BITS_STC_INT_EXPECT_CS_8197F))
  4765. #define BIT_GET_STC_INT_EXPECT_CS_8197F(x) (((x) >> BIT_SHIFT_STC_INT_EXPECT_CS_8197F) & BIT_MASK_STC_INT_EXPECT_CS_8197F)
  4766. #define BIT_SET_STC_INT_EXPECT_CS_8197F(x, v) (BIT_CLEAR_STC_INT_EXPECT_CS_8197F(x) | BIT_STC_INT_EXPECT_CS_8197F(v))
  4767. /* 2 REG_CMU_DLY_CTRL_8197F(HCI PHY CLOCK MGT UNIT DELAY CONTROL ) */
  4768. #define BIT_CMU_DLY_EN_8197F BIT(31)
  4769. #define BIT_CMU_DLY_MODE_8197F BIT(30)
  4770. #define BIT_SHIFT_CMU_DLY_PRE_DIV_8197F 0
  4771. #define BIT_MASK_CMU_DLY_PRE_DIV_8197F 0xff
  4772. #define BIT_CMU_DLY_PRE_DIV_8197F(x) (((x) & BIT_MASK_CMU_DLY_PRE_DIV_8197F) << BIT_SHIFT_CMU_DLY_PRE_DIV_8197F)
  4773. #define BITS_CMU_DLY_PRE_DIV_8197F (BIT_MASK_CMU_DLY_PRE_DIV_8197F << BIT_SHIFT_CMU_DLY_PRE_DIV_8197F)
  4774. #define BIT_CLEAR_CMU_DLY_PRE_DIV_8197F(x) ((x) & (~BITS_CMU_DLY_PRE_DIV_8197F))
  4775. #define BIT_GET_CMU_DLY_PRE_DIV_8197F(x) (((x) >> BIT_SHIFT_CMU_DLY_PRE_DIV_8197F) & BIT_MASK_CMU_DLY_PRE_DIV_8197F)
  4776. #define BIT_SET_CMU_DLY_PRE_DIV_8197F(x, v) (BIT_CLEAR_CMU_DLY_PRE_DIV_8197F(x) | BIT_CMU_DLY_PRE_DIV_8197F(v))
  4777. /* 2 REG_CMU_DLY_CFG_8197F(HCI PHY CLOCK MGT UNIT DELAY CONFIGURATION ) */
  4778. #define BIT_SHIFT_CMU_DLY_LTR_A2I_8197F 24
  4779. #define BIT_MASK_CMU_DLY_LTR_A2I_8197F 0xff
  4780. #define BIT_CMU_DLY_LTR_A2I_8197F(x) (((x) & BIT_MASK_CMU_DLY_LTR_A2I_8197F) << BIT_SHIFT_CMU_DLY_LTR_A2I_8197F)
  4781. #define BITS_CMU_DLY_LTR_A2I_8197F (BIT_MASK_CMU_DLY_LTR_A2I_8197F << BIT_SHIFT_CMU_DLY_LTR_A2I_8197F)
  4782. #define BIT_CLEAR_CMU_DLY_LTR_A2I_8197F(x) ((x) & (~BITS_CMU_DLY_LTR_A2I_8197F))
  4783. #define BIT_GET_CMU_DLY_LTR_A2I_8197F(x) (((x) >> BIT_SHIFT_CMU_DLY_LTR_A2I_8197F) & BIT_MASK_CMU_DLY_LTR_A2I_8197F)
  4784. #define BIT_SET_CMU_DLY_LTR_A2I_8197F(x, v) (BIT_CLEAR_CMU_DLY_LTR_A2I_8197F(x) | BIT_CMU_DLY_LTR_A2I_8197F(v))
  4785. #define BIT_SHIFT_CMU_DLY_LTR_I2A_8197F 16
  4786. #define BIT_MASK_CMU_DLY_LTR_I2A_8197F 0xff
  4787. #define BIT_CMU_DLY_LTR_I2A_8197F(x) (((x) & BIT_MASK_CMU_DLY_LTR_I2A_8197F) << BIT_SHIFT_CMU_DLY_LTR_I2A_8197F)
  4788. #define BITS_CMU_DLY_LTR_I2A_8197F (BIT_MASK_CMU_DLY_LTR_I2A_8197F << BIT_SHIFT_CMU_DLY_LTR_I2A_8197F)
  4789. #define BIT_CLEAR_CMU_DLY_LTR_I2A_8197F(x) ((x) & (~BITS_CMU_DLY_LTR_I2A_8197F))
  4790. #define BIT_GET_CMU_DLY_LTR_I2A_8197F(x) (((x) >> BIT_SHIFT_CMU_DLY_LTR_I2A_8197F) & BIT_MASK_CMU_DLY_LTR_I2A_8197F)
  4791. #define BIT_SET_CMU_DLY_LTR_I2A_8197F(x, v) (BIT_CLEAR_CMU_DLY_LTR_I2A_8197F(x) | BIT_CMU_DLY_LTR_I2A_8197F(v))
  4792. #define BIT_SHIFT_CMU_DLY_LTR_IDLE_8197F 8
  4793. #define BIT_MASK_CMU_DLY_LTR_IDLE_8197F 0xff
  4794. #define BIT_CMU_DLY_LTR_IDLE_8197F(x) (((x) & BIT_MASK_CMU_DLY_LTR_IDLE_8197F) << BIT_SHIFT_CMU_DLY_LTR_IDLE_8197F)
  4795. #define BITS_CMU_DLY_LTR_IDLE_8197F (BIT_MASK_CMU_DLY_LTR_IDLE_8197F << BIT_SHIFT_CMU_DLY_LTR_IDLE_8197F)
  4796. #define BIT_CLEAR_CMU_DLY_LTR_IDLE_8197F(x) ((x) & (~BITS_CMU_DLY_LTR_IDLE_8197F))
  4797. #define BIT_GET_CMU_DLY_LTR_IDLE_8197F(x) (((x) >> BIT_SHIFT_CMU_DLY_LTR_IDLE_8197F) & BIT_MASK_CMU_DLY_LTR_IDLE_8197F)
  4798. #define BIT_SET_CMU_DLY_LTR_IDLE_8197F(x, v) (BIT_CLEAR_CMU_DLY_LTR_IDLE_8197F(x) | BIT_CMU_DLY_LTR_IDLE_8197F(v))
  4799. #define BIT_SHIFT_CMU_DLY_LTR_ACT_8197F 0
  4800. #define BIT_MASK_CMU_DLY_LTR_ACT_8197F 0xff
  4801. #define BIT_CMU_DLY_LTR_ACT_8197F(x) (((x) & BIT_MASK_CMU_DLY_LTR_ACT_8197F) << BIT_SHIFT_CMU_DLY_LTR_ACT_8197F)
  4802. #define BITS_CMU_DLY_LTR_ACT_8197F (BIT_MASK_CMU_DLY_LTR_ACT_8197F << BIT_SHIFT_CMU_DLY_LTR_ACT_8197F)
  4803. #define BIT_CLEAR_CMU_DLY_LTR_ACT_8197F(x) ((x) & (~BITS_CMU_DLY_LTR_ACT_8197F))
  4804. #define BIT_GET_CMU_DLY_LTR_ACT_8197F(x) (((x) >> BIT_SHIFT_CMU_DLY_LTR_ACT_8197F) & BIT_MASK_CMU_DLY_LTR_ACT_8197F)
  4805. #define BIT_SET_CMU_DLY_LTR_ACT_8197F(x, v) (BIT_CLEAR_CMU_DLY_LTR_ACT_8197F(x) | BIT_CMU_DLY_LTR_ACT_8197F(v))
  4806. /* 2 REG_H2CQ_TXBD_DESA_8197F */
  4807. #define BIT_SHIFT_H2CQ_TXBD_DESA_8197F 0
  4808. #define BIT_MASK_H2CQ_TXBD_DESA_8197F 0xffffffffffffffffL
  4809. #define BIT_H2CQ_TXBD_DESA_8197F(x) (((x) & BIT_MASK_H2CQ_TXBD_DESA_8197F) << BIT_SHIFT_H2CQ_TXBD_DESA_8197F)
  4810. #define BITS_H2CQ_TXBD_DESA_8197F (BIT_MASK_H2CQ_TXBD_DESA_8197F << BIT_SHIFT_H2CQ_TXBD_DESA_8197F)
  4811. #define BIT_CLEAR_H2CQ_TXBD_DESA_8197F(x) ((x) & (~BITS_H2CQ_TXBD_DESA_8197F))
  4812. #define BIT_GET_H2CQ_TXBD_DESA_8197F(x) (((x) >> BIT_SHIFT_H2CQ_TXBD_DESA_8197F) & BIT_MASK_H2CQ_TXBD_DESA_8197F)
  4813. #define BIT_SET_H2CQ_TXBD_DESA_8197F(x, v) (BIT_CLEAR_H2CQ_TXBD_DESA_8197F(x) | BIT_H2CQ_TXBD_DESA_8197F(v))
  4814. /* 2 REG_H2CQ_TXBD_NUM_8197F */
  4815. #define BIT_HCI_H2CQ_FLAG_8197F BIT(14)
  4816. #define BIT_SHIFT_H2CQ_DESC_MODE_8197F 12
  4817. #define BIT_MASK_H2CQ_DESC_MODE_8197F 0x3
  4818. #define BIT_H2CQ_DESC_MODE_8197F(x) (((x) & BIT_MASK_H2CQ_DESC_MODE_8197F) << BIT_SHIFT_H2CQ_DESC_MODE_8197F)
  4819. #define BITS_H2CQ_DESC_MODE_8197F (BIT_MASK_H2CQ_DESC_MODE_8197F << BIT_SHIFT_H2CQ_DESC_MODE_8197F)
  4820. #define BIT_CLEAR_H2CQ_DESC_MODE_8197F(x) ((x) & (~BITS_H2CQ_DESC_MODE_8197F))
  4821. #define BIT_GET_H2CQ_DESC_MODE_8197F(x) (((x) >> BIT_SHIFT_H2CQ_DESC_MODE_8197F) & BIT_MASK_H2CQ_DESC_MODE_8197F)
  4822. #define BIT_SET_H2CQ_DESC_MODE_8197F(x, v) (BIT_CLEAR_H2CQ_DESC_MODE_8197F(x) | BIT_H2CQ_DESC_MODE_8197F(v))
  4823. #define BIT_SHIFT_H2CQ_DESC_NUM_8197F 0
  4824. #define BIT_MASK_H2CQ_DESC_NUM_8197F 0xfff
  4825. #define BIT_H2CQ_DESC_NUM_8197F(x) (((x) & BIT_MASK_H2CQ_DESC_NUM_8197F) << BIT_SHIFT_H2CQ_DESC_NUM_8197F)
  4826. #define BITS_H2CQ_DESC_NUM_8197F (BIT_MASK_H2CQ_DESC_NUM_8197F << BIT_SHIFT_H2CQ_DESC_NUM_8197F)
  4827. #define BIT_CLEAR_H2CQ_DESC_NUM_8197F(x) ((x) & (~BITS_H2CQ_DESC_NUM_8197F))
  4828. #define BIT_GET_H2CQ_DESC_NUM_8197F(x) (((x) >> BIT_SHIFT_H2CQ_DESC_NUM_8197F) & BIT_MASK_H2CQ_DESC_NUM_8197F)
  4829. #define BIT_SET_H2CQ_DESC_NUM_8197F(x, v) (BIT_CLEAR_H2CQ_DESC_NUM_8197F(x) | BIT_H2CQ_DESC_NUM_8197F(v))
  4830. /* 2 REG_H2CQ_TXBD_IDX_8197F */
  4831. #define BIT_SHIFT_H2CQ_HW_IDX_8197F 16
  4832. #define BIT_MASK_H2CQ_HW_IDX_8197F 0xfff
  4833. #define BIT_H2CQ_HW_IDX_8197F(x) (((x) & BIT_MASK_H2CQ_HW_IDX_8197F) << BIT_SHIFT_H2CQ_HW_IDX_8197F)
  4834. #define BITS_H2CQ_HW_IDX_8197F (BIT_MASK_H2CQ_HW_IDX_8197F << BIT_SHIFT_H2CQ_HW_IDX_8197F)
  4835. #define BIT_CLEAR_H2CQ_HW_IDX_8197F(x) ((x) & (~BITS_H2CQ_HW_IDX_8197F))
  4836. #define BIT_GET_H2CQ_HW_IDX_8197F(x) (((x) >> BIT_SHIFT_H2CQ_HW_IDX_8197F) & BIT_MASK_H2CQ_HW_IDX_8197F)
  4837. #define BIT_SET_H2CQ_HW_IDX_8197F(x, v) (BIT_CLEAR_H2CQ_HW_IDX_8197F(x) | BIT_H2CQ_HW_IDX_8197F(v))
  4838. #define BIT_SHIFT_H2CQ_HOST_IDX_8197F 0
  4839. #define BIT_MASK_H2CQ_HOST_IDX_8197F 0xfff
  4840. #define BIT_H2CQ_HOST_IDX_8197F(x) (((x) & BIT_MASK_H2CQ_HOST_IDX_8197F) << BIT_SHIFT_H2CQ_HOST_IDX_8197F)
  4841. #define BITS_H2CQ_HOST_IDX_8197F (BIT_MASK_H2CQ_HOST_IDX_8197F << BIT_SHIFT_H2CQ_HOST_IDX_8197F)
  4842. #define BIT_CLEAR_H2CQ_HOST_IDX_8197F(x) ((x) & (~BITS_H2CQ_HOST_IDX_8197F))
  4843. #define BIT_GET_H2CQ_HOST_IDX_8197F(x) (((x) >> BIT_SHIFT_H2CQ_HOST_IDX_8197F) & BIT_MASK_H2CQ_HOST_IDX_8197F)
  4844. #define BIT_SET_H2CQ_HOST_IDX_8197F(x, v) (BIT_CLEAR_H2CQ_HOST_IDX_8197F(x) | BIT_H2CQ_HOST_IDX_8197F(v))
  4845. /* 2 REG_H2CQ_CSR_8197F[31:0] (H2CQ CONTROL AND STATUS) */
  4846. #define BIT_H2CQ_FULL_8197F BIT(31)
  4847. #define BIT_CLR_H2CQ_HOST_IDX_8197F BIT(16)
  4848. #define BIT_CLR_H2CQ_HW_IDX_8197F BIT(8)
  4849. #define BIT_STOP_H2CQ_8197F BIT(0)
  4850. /* 2 REG_AXI_EXCEPT_CS_8197F[31:0] (AXI EXCEPTION CONTROL AND STATUS) */
  4851. #define BIT_AXI_RXDMA_TIMEOUT_RE_8197F BIT(21)
  4852. #define BIT_AXI_TXDMA_TIMEOUT_RE_8197F BIT(20)
  4853. #define BIT_AXI_DECERR_W_RE_8197F BIT(19)
  4854. #define BIT_AXI_DECERR_R_RE_8197F BIT(18)
  4855. #define BIT_AXI_SLVERR_W_RE_8197F BIT(17)
  4856. #define BIT_AXI_SLVERR_R_RE_8197F BIT(16)
  4857. #define BIT_AXI_RXDMA_TIMEOUT_IE_8197F BIT(13)
  4858. #define BIT_AXI_TXDMA_TIMEOUT_IE_8197F BIT(12)
  4859. #define BIT_AXI_DECERR_W_IE_8197F BIT(11)
  4860. #define BIT_AXI_DECERR_R_IE_8197F BIT(10)
  4861. #define BIT_AXI_SLVERR_W_IE_8197F BIT(9)
  4862. #define BIT_AXI_SLVERR_R_IE_8197F BIT(8)
  4863. #define BIT_AXI_RXDMA_TIMEOUT_FLAG_8197F BIT(5)
  4864. #define BIT_AXI_TXDMA_TIMEOUT_FLAG_8197F BIT(4)
  4865. #define BIT_AXI_DECERR_W_FLAG_8197F BIT(3)
  4866. #define BIT_AXI_DECERR_R_FLAG_8197F BIT(2)
  4867. #define BIT_AXI_SLVERR_W_FLAG_8197F BIT(1)
  4868. #define BIT_AXI_SLVERR_R_FLAG_8197F BIT(0)
  4869. /* 2 REG_AXI_EXCEPT_TIME_8197F[31:0] (AXI EXCEPTION TIME CONTROL) */
  4870. #define BIT_SHIFT_AXI_RECOVERY_TIME_8197F 24
  4871. #define BIT_MASK_AXI_RECOVERY_TIME_8197F 0xff
  4872. #define BIT_AXI_RECOVERY_TIME_8197F(x) (((x) & BIT_MASK_AXI_RECOVERY_TIME_8197F) << BIT_SHIFT_AXI_RECOVERY_TIME_8197F)
  4873. #define BITS_AXI_RECOVERY_TIME_8197F (BIT_MASK_AXI_RECOVERY_TIME_8197F << BIT_SHIFT_AXI_RECOVERY_TIME_8197F)
  4874. #define BIT_CLEAR_AXI_RECOVERY_TIME_8197F(x) ((x) & (~BITS_AXI_RECOVERY_TIME_8197F))
  4875. #define BIT_GET_AXI_RECOVERY_TIME_8197F(x) (((x) >> BIT_SHIFT_AXI_RECOVERY_TIME_8197F) & BIT_MASK_AXI_RECOVERY_TIME_8197F)
  4876. #define BIT_SET_AXI_RECOVERY_TIME_8197F(x, v) (BIT_CLEAR_AXI_RECOVERY_TIME_8197F(x) | BIT_AXI_RECOVERY_TIME_8197F(v))
  4877. #define BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL_8197F 12
  4878. #define BIT_MASK_AXI_RXDMA_TIMEOUT_VAL_8197F 0xfff
  4879. #define BIT_AXI_RXDMA_TIMEOUT_VAL_8197F(x) (((x) & BIT_MASK_AXI_RXDMA_TIMEOUT_VAL_8197F) << BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL_8197F)
  4880. #define BITS_AXI_RXDMA_TIMEOUT_VAL_8197F (BIT_MASK_AXI_RXDMA_TIMEOUT_VAL_8197F << BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL_8197F)
  4881. #define BIT_CLEAR_AXI_RXDMA_TIMEOUT_VAL_8197F(x) ((x) & (~BITS_AXI_RXDMA_TIMEOUT_VAL_8197F))
  4882. #define BIT_GET_AXI_RXDMA_TIMEOUT_VAL_8197F(x) (((x) >> BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL_8197F) & BIT_MASK_AXI_RXDMA_TIMEOUT_VAL_8197F)
  4883. #define BIT_SET_AXI_RXDMA_TIMEOUT_VAL_8197F(x, v) (BIT_CLEAR_AXI_RXDMA_TIMEOUT_VAL_8197F(x) | BIT_AXI_RXDMA_TIMEOUT_VAL_8197F(v))
  4884. #define BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL_8197F 0
  4885. #define BIT_MASK_AXI_TXDMA_TIMEOUT_VAL_8197F 0xfff
  4886. #define BIT_AXI_TXDMA_TIMEOUT_VAL_8197F(x) (((x) & BIT_MASK_AXI_TXDMA_TIMEOUT_VAL_8197F) << BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL_8197F)
  4887. #define BITS_AXI_TXDMA_TIMEOUT_VAL_8197F (BIT_MASK_AXI_TXDMA_TIMEOUT_VAL_8197F << BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL_8197F)
  4888. #define BIT_CLEAR_AXI_TXDMA_TIMEOUT_VAL_8197F(x) ((x) & (~BITS_AXI_TXDMA_TIMEOUT_VAL_8197F))
  4889. #define BIT_GET_AXI_TXDMA_TIMEOUT_VAL_8197F(x) (((x) >> BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL_8197F) & BIT_MASK_AXI_TXDMA_TIMEOUT_VAL_8197F)
  4890. #define BIT_SET_AXI_TXDMA_TIMEOUT_VAL_8197F(x, v) (BIT_CLEAR_AXI_TXDMA_TIMEOUT_VAL_8197F(x) | BIT_AXI_TXDMA_TIMEOUT_VAL_8197F(v))
  4891. /* 2 REG_Q0_INFO_8197F */
  4892. #define BIT_SHIFT_QUEUEMACID_Q0_V1_8197F 25
  4893. #define BIT_MASK_QUEUEMACID_Q0_V1_8197F 0x7f
  4894. #define BIT_QUEUEMACID_Q0_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_Q0_V1_8197F) << BIT_SHIFT_QUEUEMACID_Q0_V1_8197F)
  4895. #define BITS_QUEUEMACID_Q0_V1_8197F (BIT_MASK_QUEUEMACID_Q0_V1_8197F << BIT_SHIFT_QUEUEMACID_Q0_V1_8197F)
  4896. #define BIT_CLEAR_QUEUEMACID_Q0_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_Q0_V1_8197F))
  4897. #define BIT_GET_QUEUEMACID_Q0_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q0_V1_8197F) & BIT_MASK_QUEUEMACID_Q0_V1_8197F)
  4898. #define BIT_SET_QUEUEMACID_Q0_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_Q0_V1_8197F(x) | BIT_QUEUEMACID_Q0_V1_8197F(v))
  4899. #define BIT_SHIFT_QUEUEAC_Q0_V1_8197F 23
  4900. #define BIT_MASK_QUEUEAC_Q0_V1_8197F 0x3
  4901. #define BIT_QUEUEAC_Q0_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_Q0_V1_8197F) << BIT_SHIFT_QUEUEAC_Q0_V1_8197F)
  4902. #define BITS_QUEUEAC_Q0_V1_8197F (BIT_MASK_QUEUEAC_Q0_V1_8197F << BIT_SHIFT_QUEUEAC_Q0_V1_8197F)
  4903. #define BIT_CLEAR_QUEUEAC_Q0_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q0_V1_8197F))
  4904. #define BIT_GET_QUEUEAC_Q0_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_Q0_V1_8197F) & BIT_MASK_QUEUEAC_Q0_V1_8197F)
  4905. #define BIT_SET_QUEUEAC_Q0_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_Q0_V1_8197F(x) | BIT_QUEUEAC_Q0_V1_8197F(v))
  4906. #define BIT_TIDEMPTY_Q0_V1_8197F BIT(22)
  4907. #define BIT_SHIFT_TAIL_PKT_Q0_V2_8197F 11
  4908. #define BIT_MASK_TAIL_PKT_Q0_V2_8197F 0x7ff
  4909. #define BIT_TAIL_PKT_Q0_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_Q0_V2_8197F) << BIT_SHIFT_TAIL_PKT_Q0_V2_8197F)
  4910. #define BITS_TAIL_PKT_Q0_V2_8197F (BIT_MASK_TAIL_PKT_Q0_V2_8197F << BIT_SHIFT_TAIL_PKT_Q0_V2_8197F)
  4911. #define BIT_CLEAR_TAIL_PKT_Q0_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q0_V2_8197F))
  4912. #define BIT_GET_TAIL_PKT_Q0_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q0_V2_8197F) & BIT_MASK_TAIL_PKT_Q0_V2_8197F)
  4913. #define BIT_SET_TAIL_PKT_Q0_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_Q0_V2_8197F(x) | BIT_TAIL_PKT_Q0_V2_8197F(v))
  4914. #define BIT_SHIFT_HEAD_PKT_Q0_V1_8197F 0
  4915. #define BIT_MASK_HEAD_PKT_Q0_V1_8197F 0x7ff
  4916. #define BIT_HEAD_PKT_Q0_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_Q0_V1_8197F) << BIT_SHIFT_HEAD_PKT_Q0_V1_8197F)
  4917. #define BITS_HEAD_PKT_Q0_V1_8197F (BIT_MASK_HEAD_PKT_Q0_V1_8197F << BIT_SHIFT_HEAD_PKT_Q0_V1_8197F)
  4918. #define BIT_CLEAR_HEAD_PKT_Q0_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q0_V1_8197F))
  4919. #define BIT_GET_HEAD_PKT_Q0_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q0_V1_8197F) & BIT_MASK_HEAD_PKT_Q0_V1_8197F)
  4920. #define BIT_SET_HEAD_PKT_Q0_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_Q0_V1_8197F(x) | BIT_HEAD_PKT_Q0_V1_8197F(v))
  4921. /* 2 REG_Q1_INFO_8197F */
  4922. #define BIT_SHIFT_QUEUEMACID_Q1_V1_8197F 25
  4923. #define BIT_MASK_QUEUEMACID_Q1_V1_8197F 0x7f
  4924. #define BIT_QUEUEMACID_Q1_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_Q1_V1_8197F) << BIT_SHIFT_QUEUEMACID_Q1_V1_8197F)
  4925. #define BITS_QUEUEMACID_Q1_V1_8197F (BIT_MASK_QUEUEMACID_Q1_V1_8197F << BIT_SHIFT_QUEUEMACID_Q1_V1_8197F)
  4926. #define BIT_CLEAR_QUEUEMACID_Q1_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_Q1_V1_8197F))
  4927. #define BIT_GET_QUEUEMACID_Q1_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q1_V1_8197F) & BIT_MASK_QUEUEMACID_Q1_V1_8197F)
  4928. #define BIT_SET_QUEUEMACID_Q1_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_Q1_V1_8197F(x) | BIT_QUEUEMACID_Q1_V1_8197F(v))
  4929. #define BIT_SHIFT_QUEUEAC_Q1_V1_8197F 23
  4930. #define BIT_MASK_QUEUEAC_Q1_V1_8197F 0x3
  4931. #define BIT_QUEUEAC_Q1_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_Q1_V1_8197F) << BIT_SHIFT_QUEUEAC_Q1_V1_8197F)
  4932. #define BITS_QUEUEAC_Q1_V1_8197F (BIT_MASK_QUEUEAC_Q1_V1_8197F << BIT_SHIFT_QUEUEAC_Q1_V1_8197F)
  4933. #define BIT_CLEAR_QUEUEAC_Q1_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q1_V1_8197F))
  4934. #define BIT_GET_QUEUEAC_Q1_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_Q1_V1_8197F) & BIT_MASK_QUEUEAC_Q1_V1_8197F)
  4935. #define BIT_SET_QUEUEAC_Q1_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_Q1_V1_8197F(x) | BIT_QUEUEAC_Q1_V1_8197F(v))
  4936. #define BIT_TIDEMPTY_Q1_V1_8197F BIT(22)
  4937. #define BIT_SHIFT_TAIL_PKT_Q1_V2_8197F 11
  4938. #define BIT_MASK_TAIL_PKT_Q1_V2_8197F 0x7ff
  4939. #define BIT_TAIL_PKT_Q1_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_Q1_V2_8197F) << BIT_SHIFT_TAIL_PKT_Q1_V2_8197F)
  4940. #define BITS_TAIL_PKT_Q1_V2_8197F (BIT_MASK_TAIL_PKT_Q1_V2_8197F << BIT_SHIFT_TAIL_PKT_Q1_V2_8197F)
  4941. #define BIT_CLEAR_TAIL_PKT_Q1_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q1_V2_8197F))
  4942. #define BIT_GET_TAIL_PKT_Q1_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q1_V2_8197F) & BIT_MASK_TAIL_PKT_Q1_V2_8197F)
  4943. #define BIT_SET_TAIL_PKT_Q1_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_Q1_V2_8197F(x) | BIT_TAIL_PKT_Q1_V2_8197F(v))
  4944. #define BIT_SHIFT_HEAD_PKT_Q1_V1_8197F 0
  4945. #define BIT_MASK_HEAD_PKT_Q1_V1_8197F 0x7ff
  4946. #define BIT_HEAD_PKT_Q1_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_Q1_V1_8197F) << BIT_SHIFT_HEAD_PKT_Q1_V1_8197F)
  4947. #define BITS_HEAD_PKT_Q1_V1_8197F (BIT_MASK_HEAD_PKT_Q1_V1_8197F << BIT_SHIFT_HEAD_PKT_Q1_V1_8197F)
  4948. #define BIT_CLEAR_HEAD_PKT_Q1_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q1_V1_8197F))
  4949. #define BIT_GET_HEAD_PKT_Q1_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q1_V1_8197F) & BIT_MASK_HEAD_PKT_Q1_V1_8197F)
  4950. #define BIT_SET_HEAD_PKT_Q1_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_Q1_V1_8197F(x) | BIT_HEAD_PKT_Q1_V1_8197F(v))
  4951. /* 2 REG_Q2_INFO_8197F */
  4952. #define BIT_SHIFT_QUEUEMACID_Q2_V1_8197F 25
  4953. #define BIT_MASK_QUEUEMACID_Q2_V1_8197F 0x7f
  4954. #define BIT_QUEUEMACID_Q2_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_Q2_V1_8197F) << BIT_SHIFT_QUEUEMACID_Q2_V1_8197F)
  4955. #define BITS_QUEUEMACID_Q2_V1_8197F (BIT_MASK_QUEUEMACID_Q2_V1_8197F << BIT_SHIFT_QUEUEMACID_Q2_V1_8197F)
  4956. #define BIT_CLEAR_QUEUEMACID_Q2_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_Q2_V1_8197F))
  4957. #define BIT_GET_QUEUEMACID_Q2_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q2_V1_8197F) & BIT_MASK_QUEUEMACID_Q2_V1_8197F)
  4958. #define BIT_SET_QUEUEMACID_Q2_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_Q2_V1_8197F(x) | BIT_QUEUEMACID_Q2_V1_8197F(v))
  4959. #define BIT_SHIFT_QUEUEAC_Q2_V1_8197F 23
  4960. #define BIT_MASK_QUEUEAC_Q2_V1_8197F 0x3
  4961. #define BIT_QUEUEAC_Q2_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_Q2_V1_8197F) << BIT_SHIFT_QUEUEAC_Q2_V1_8197F)
  4962. #define BITS_QUEUEAC_Q2_V1_8197F (BIT_MASK_QUEUEAC_Q2_V1_8197F << BIT_SHIFT_QUEUEAC_Q2_V1_8197F)
  4963. #define BIT_CLEAR_QUEUEAC_Q2_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q2_V1_8197F))
  4964. #define BIT_GET_QUEUEAC_Q2_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_Q2_V1_8197F) & BIT_MASK_QUEUEAC_Q2_V1_8197F)
  4965. #define BIT_SET_QUEUEAC_Q2_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_Q2_V1_8197F(x) | BIT_QUEUEAC_Q2_V1_8197F(v))
  4966. #define BIT_TIDEMPTY_Q2_V1_8197F BIT(22)
  4967. #define BIT_SHIFT_TAIL_PKT_Q2_V2_8197F 11
  4968. #define BIT_MASK_TAIL_PKT_Q2_V2_8197F 0x7ff
  4969. #define BIT_TAIL_PKT_Q2_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_Q2_V2_8197F) << BIT_SHIFT_TAIL_PKT_Q2_V2_8197F)
  4970. #define BITS_TAIL_PKT_Q2_V2_8197F (BIT_MASK_TAIL_PKT_Q2_V2_8197F << BIT_SHIFT_TAIL_PKT_Q2_V2_8197F)
  4971. #define BIT_CLEAR_TAIL_PKT_Q2_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q2_V2_8197F))
  4972. #define BIT_GET_TAIL_PKT_Q2_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q2_V2_8197F) & BIT_MASK_TAIL_PKT_Q2_V2_8197F)
  4973. #define BIT_SET_TAIL_PKT_Q2_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_Q2_V2_8197F(x) | BIT_TAIL_PKT_Q2_V2_8197F(v))
  4974. #define BIT_SHIFT_HEAD_PKT_Q2_V1_8197F 0
  4975. #define BIT_MASK_HEAD_PKT_Q2_V1_8197F 0x7ff
  4976. #define BIT_HEAD_PKT_Q2_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_Q2_V1_8197F) << BIT_SHIFT_HEAD_PKT_Q2_V1_8197F)
  4977. #define BITS_HEAD_PKT_Q2_V1_8197F (BIT_MASK_HEAD_PKT_Q2_V1_8197F << BIT_SHIFT_HEAD_PKT_Q2_V1_8197F)
  4978. #define BIT_CLEAR_HEAD_PKT_Q2_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q2_V1_8197F))
  4979. #define BIT_GET_HEAD_PKT_Q2_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q2_V1_8197F) & BIT_MASK_HEAD_PKT_Q2_V1_8197F)
  4980. #define BIT_SET_HEAD_PKT_Q2_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_Q2_V1_8197F(x) | BIT_HEAD_PKT_Q2_V1_8197F(v))
  4981. /* 2 REG_Q3_INFO_8197F */
  4982. #define BIT_SHIFT_QUEUEMACID_Q3_V1_8197F 25
  4983. #define BIT_MASK_QUEUEMACID_Q3_V1_8197F 0x7f
  4984. #define BIT_QUEUEMACID_Q3_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_Q3_V1_8197F) << BIT_SHIFT_QUEUEMACID_Q3_V1_8197F)
  4985. #define BITS_QUEUEMACID_Q3_V1_8197F (BIT_MASK_QUEUEMACID_Q3_V1_8197F << BIT_SHIFT_QUEUEMACID_Q3_V1_8197F)
  4986. #define BIT_CLEAR_QUEUEMACID_Q3_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_Q3_V1_8197F))
  4987. #define BIT_GET_QUEUEMACID_Q3_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q3_V1_8197F) & BIT_MASK_QUEUEMACID_Q3_V1_8197F)
  4988. #define BIT_SET_QUEUEMACID_Q3_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_Q3_V1_8197F(x) | BIT_QUEUEMACID_Q3_V1_8197F(v))
  4989. #define BIT_SHIFT_QUEUEAC_Q3_V1_8197F 23
  4990. #define BIT_MASK_QUEUEAC_Q3_V1_8197F 0x3
  4991. #define BIT_QUEUEAC_Q3_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_Q3_V1_8197F) << BIT_SHIFT_QUEUEAC_Q3_V1_8197F)
  4992. #define BITS_QUEUEAC_Q3_V1_8197F (BIT_MASK_QUEUEAC_Q3_V1_8197F << BIT_SHIFT_QUEUEAC_Q3_V1_8197F)
  4993. #define BIT_CLEAR_QUEUEAC_Q3_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q3_V1_8197F))
  4994. #define BIT_GET_QUEUEAC_Q3_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_Q3_V1_8197F) & BIT_MASK_QUEUEAC_Q3_V1_8197F)
  4995. #define BIT_SET_QUEUEAC_Q3_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_Q3_V1_8197F(x) | BIT_QUEUEAC_Q3_V1_8197F(v))
  4996. #define BIT_TIDEMPTY_Q3_V1_8197F BIT(22)
  4997. #define BIT_SHIFT_TAIL_PKT_Q3_V2_8197F 11
  4998. #define BIT_MASK_TAIL_PKT_Q3_V2_8197F 0x7ff
  4999. #define BIT_TAIL_PKT_Q3_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_Q3_V2_8197F) << BIT_SHIFT_TAIL_PKT_Q3_V2_8197F)
  5000. #define BITS_TAIL_PKT_Q3_V2_8197F (BIT_MASK_TAIL_PKT_Q3_V2_8197F << BIT_SHIFT_TAIL_PKT_Q3_V2_8197F)
  5001. #define BIT_CLEAR_TAIL_PKT_Q3_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q3_V2_8197F))
  5002. #define BIT_GET_TAIL_PKT_Q3_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q3_V2_8197F) & BIT_MASK_TAIL_PKT_Q3_V2_8197F)
  5003. #define BIT_SET_TAIL_PKT_Q3_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_Q3_V2_8197F(x) | BIT_TAIL_PKT_Q3_V2_8197F(v))
  5004. #define BIT_SHIFT_HEAD_PKT_Q3_V1_8197F 0
  5005. #define BIT_MASK_HEAD_PKT_Q3_V1_8197F 0x7ff
  5006. #define BIT_HEAD_PKT_Q3_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_Q3_V1_8197F) << BIT_SHIFT_HEAD_PKT_Q3_V1_8197F)
  5007. #define BITS_HEAD_PKT_Q3_V1_8197F (BIT_MASK_HEAD_PKT_Q3_V1_8197F << BIT_SHIFT_HEAD_PKT_Q3_V1_8197F)
  5008. #define BIT_CLEAR_HEAD_PKT_Q3_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q3_V1_8197F))
  5009. #define BIT_GET_HEAD_PKT_Q3_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q3_V1_8197F) & BIT_MASK_HEAD_PKT_Q3_V1_8197F)
  5010. #define BIT_SET_HEAD_PKT_Q3_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_Q3_V1_8197F(x) | BIT_HEAD_PKT_Q3_V1_8197F(v))
  5011. /* 2 REG_MGQ_INFO_8197F */
  5012. #define BIT_SHIFT_QUEUEMACID_MGQ_V1_8197F 25
  5013. #define BIT_MASK_QUEUEMACID_MGQ_V1_8197F 0x7f
  5014. #define BIT_QUEUEMACID_MGQ_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_MGQ_V1_8197F) << BIT_SHIFT_QUEUEMACID_MGQ_V1_8197F)
  5015. #define BITS_QUEUEMACID_MGQ_V1_8197F (BIT_MASK_QUEUEMACID_MGQ_V1_8197F << BIT_SHIFT_QUEUEMACID_MGQ_V1_8197F)
  5016. #define BIT_CLEAR_QUEUEMACID_MGQ_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_MGQ_V1_8197F))
  5017. #define BIT_GET_QUEUEMACID_MGQ_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_MGQ_V1_8197F) & BIT_MASK_QUEUEMACID_MGQ_V1_8197F)
  5018. #define BIT_SET_QUEUEMACID_MGQ_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_MGQ_V1_8197F(x) | BIT_QUEUEMACID_MGQ_V1_8197F(v))
  5019. #define BIT_SHIFT_QUEUEAC_MGQ_V1_8197F 23
  5020. #define BIT_MASK_QUEUEAC_MGQ_V1_8197F 0x3
  5021. #define BIT_QUEUEAC_MGQ_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_MGQ_V1_8197F) << BIT_SHIFT_QUEUEAC_MGQ_V1_8197F)
  5022. #define BITS_QUEUEAC_MGQ_V1_8197F (BIT_MASK_QUEUEAC_MGQ_V1_8197F << BIT_SHIFT_QUEUEAC_MGQ_V1_8197F)
  5023. #define BIT_CLEAR_QUEUEAC_MGQ_V1_8197F(x) ((x) & (~BITS_QUEUEAC_MGQ_V1_8197F))
  5024. #define BIT_GET_QUEUEAC_MGQ_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_MGQ_V1_8197F) & BIT_MASK_QUEUEAC_MGQ_V1_8197F)
  5025. #define BIT_SET_QUEUEAC_MGQ_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_MGQ_V1_8197F(x) | BIT_QUEUEAC_MGQ_V1_8197F(v))
  5026. #define BIT_TIDEMPTY_MGQ_V1_8197F BIT(22)
  5027. #define BIT_SHIFT_TAIL_PKT_MGQ_V2_8197F 11
  5028. #define BIT_MASK_TAIL_PKT_MGQ_V2_8197F 0x7ff
  5029. #define BIT_TAIL_PKT_MGQ_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_MGQ_V2_8197F) << BIT_SHIFT_TAIL_PKT_MGQ_V2_8197F)
  5030. #define BITS_TAIL_PKT_MGQ_V2_8197F (BIT_MASK_TAIL_PKT_MGQ_V2_8197F << BIT_SHIFT_TAIL_PKT_MGQ_V2_8197F)
  5031. #define BIT_CLEAR_TAIL_PKT_MGQ_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_MGQ_V2_8197F))
  5032. #define BIT_GET_TAIL_PKT_MGQ_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_MGQ_V2_8197F) & BIT_MASK_TAIL_PKT_MGQ_V2_8197F)
  5033. #define BIT_SET_TAIL_PKT_MGQ_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_MGQ_V2_8197F(x) | BIT_TAIL_PKT_MGQ_V2_8197F(v))
  5034. #define BIT_SHIFT_HEAD_PKT_MGQ_V1_8197F 0
  5035. #define BIT_MASK_HEAD_PKT_MGQ_V1_8197F 0x7ff
  5036. #define BIT_HEAD_PKT_MGQ_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_MGQ_V1_8197F) << BIT_SHIFT_HEAD_PKT_MGQ_V1_8197F)
  5037. #define BITS_HEAD_PKT_MGQ_V1_8197F (BIT_MASK_HEAD_PKT_MGQ_V1_8197F << BIT_SHIFT_HEAD_PKT_MGQ_V1_8197F)
  5038. #define BIT_CLEAR_HEAD_PKT_MGQ_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_MGQ_V1_8197F))
  5039. #define BIT_GET_HEAD_PKT_MGQ_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_MGQ_V1_8197F) & BIT_MASK_HEAD_PKT_MGQ_V1_8197F)
  5040. #define BIT_SET_HEAD_PKT_MGQ_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_MGQ_V1_8197F(x) | BIT_HEAD_PKT_MGQ_V1_8197F(v))
  5041. /* 2 REG_HIQ_INFO_8197F */
  5042. #define BIT_SHIFT_QUEUEMACID_HIQ_V1_8197F 25
  5043. #define BIT_MASK_QUEUEMACID_HIQ_V1_8197F 0x7f
  5044. #define BIT_QUEUEMACID_HIQ_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_HIQ_V1_8197F) << BIT_SHIFT_QUEUEMACID_HIQ_V1_8197F)
  5045. #define BITS_QUEUEMACID_HIQ_V1_8197F (BIT_MASK_QUEUEMACID_HIQ_V1_8197F << BIT_SHIFT_QUEUEMACID_HIQ_V1_8197F)
  5046. #define BIT_CLEAR_QUEUEMACID_HIQ_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_HIQ_V1_8197F))
  5047. #define BIT_GET_QUEUEMACID_HIQ_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_HIQ_V1_8197F) & BIT_MASK_QUEUEMACID_HIQ_V1_8197F)
  5048. #define BIT_SET_QUEUEMACID_HIQ_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_HIQ_V1_8197F(x) | BIT_QUEUEMACID_HIQ_V1_8197F(v))
  5049. #define BIT_SHIFT_QUEUEAC_HIQ_V1_8197F 23
  5050. #define BIT_MASK_QUEUEAC_HIQ_V1_8197F 0x3
  5051. #define BIT_QUEUEAC_HIQ_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_HIQ_V1_8197F) << BIT_SHIFT_QUEUEAC_HIQ_V1_8197F)
  5052. #define BITS_QUEUEAC_HIQ_V1_8197F (BIT_MASK_QUEUEAC_HIQ_V1_8197F << BIT_SHIFT_QUEUEAC_HIQ_V1_8197F)
  5053. #define BIT_CLEAR_QUEUEAC_HIQ_V1_8197F(x) ((x) & (~BITS_QUEUEAC_HIQ_V1_8197F))
  5054. #define BIT_GET_QUEUEAC_HIQ_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_HIQ_V1_8197F) & BIT_MASK_QUEUEAC_HIQ_V1_8197F)
  5055. #define BIT_SET_QUEUEAC_HIQ_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_HIQ_V1_8197F(x) | BIT_QUEUEAC_HIQ_V1_8197F(v))
  5056. #define BIT_TIDEMPTY_HIQ_V1_8197F BIT(22)
  5057. #define BIT_SHIFT_TAIL_PKT_HIQ_V2_8197F 11
  5058. #define BIT_MASK_TAIL_PKT_HIQ_V2_8197F 0x7ff
  5059. #define BIT_TAIL_PKT_HIQ_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_HIQ_V2_8197F) << BIT_SHIFT_TAIL_PKT_HIQ_V2_8197F)
  5060. #define BITS_TAIL_PKT_HIQ_V2_8197F (BIT_MASK_TAIL_PKT_HIQ_V2_8197F << BIT_SHIFT_TAIL_PKT_HIQ_V2_8197F)
  5061. #define BIT_CLEAR_TAIL_PKT_HIQ_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_HIQ_V2_8197F))
  5062. #define BIT_GET_TAIL_PKT_HIQ_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_HIQ_V2_8197F) & BIT_MASK_TAIL_PKT_HIQ_V2_8197F)
  5063. #define BIT_SET_TAIL_PKT_HIQ_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_HIQ_V2_8197F(x) | BIT_TAIL_PKT_HIQ_V2_8197F(v))
  5064. #define BIT_SHIFT_HEAD_PKT_HIQ_V1_8197F 0
  5065. #define BIT_MASK_HEAD_PKT_HIQ_V1_8197F 0x7ff
  5066. #define BIT_HEAD_PKT_HIQ_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_HIQ_V1_8197F) << BIT_SHIFT_HEAD_PKT_HIQ_V1_8197F)
  5067. #define BITS_HEAD_PKT_HIQ_V1_8197F (BIT_MASK_HEAD_PKT_HIQ_V1_8197F << BIT_SHIFT_HEAD_PKT_HIQ_V1_8197F)
  5068. #define BIT_CLEAR_HEAD_PKT_HIQ_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_HIQ_V1_8197F))
  5069. #define BIT_GET_HEAD_PKT_HIQ_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_HIQ_V1_8197F) & BIT_MASK_HEAD_PKT_HIQ_V1_8197F)
  5070. #define BIT_SET_HEAD_PKT_HIQ_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_HIQ_V1_8197F(x) | BIT_HEAD_PKT_HIQ_V1_8197F(v))
  5071. /* 2 REG_BCNQ_INFO_8197F */
  5072. #define BIT_SHIFT_BCNQ_HEAD_PG_V1_8197F 0
  5073. #define BIT_MASK_BCNQ_HEAD_PG_V1_8197F 0xfff
  5074. #define BIT_BCNQ_HEAD_PG_V1_8197F(x) (((x) & BIT_MASK_BCNQ_HEAD_PG_V1_8197F) << BIT_SHIFT_BCNQ_HEAD_PG_V1_8197F)
  5075. #define BITS_BCNQ_HEAD_PG_V1_8197F (BIT_MASK_BCNQ_HEAD_PG_V1_8197F << BIT_SHIFT_BCNQ_HEAD_PG_V1_8197F)
  5076. #define BIT_CLEAR_BCNQ_HEAD_PG_V1_8197F(x) ((x) & (~BITS_BCNQ_HEAD_PG_V1_8197F))
  5077. #define BIT_GET_BCNQ_HEAD_PG_V1_8197F(x) (((x) >> BIT_SHIFT_BCNQ_HEAD_PG_V1_8197F) & BIT_MASK_BCNQ_HEAD_PG_V1_8197F)
  5078. #define BIT_SET_BCNQ_HEAD_PG_V1_8197F(x, v) (BIT_CLEAR_BCNQ_HEAD_PG_V1_8197F(x) | BIT_BCNQ_HEAD_PG_V1_8197F(v))
  5079. /* 2 REG_TXPKT_EMPTY_8197F */
  5080. #define BIT_BCNQ_EMPTY_8197F BIT(11)
  5081. #define BIT_HQQ_EMPTY_8197F BIT(10)
  5082. #define BIT_MQQ_EMPTY_8197F BIT(9)
  5083. #define BIT_MGQ_CPU_EMPTY_8197F BIT(8)
  5084. #define BIT_AC7Q_EMPTY_8197F BIT(7)
  5085. #define BIT_AC6Q_EMPTY_8197F BIT(6)
  5086. #define BIT_AC5Q_EMPTY_8197F BIT(5)
  5087. #define BIT_AC4Q_EMPTY_8197F BIT(4)
  5088. #define BIT_AC3Q_EMPTY_8197F BIT(3)
  5089. #define BIT_AC2Q_EMPTY_8197F BIT(2)
  5090. #define BIT_AC1Q_EMPTY_8197F BIT(1)
  5091. #define BIT_AC0Q_EMPTY_8197F BIT(0)
  5092. /* 2 REG_CPU_MGQ_INFO_8197F */
  5093. #define BIT_BCN1_POLL_8197F BIT(30)
  5094. #define BIT_CPUMGT_POLL_8197F BIT(29)
  5095. #define BIT_BCN_POLL_8197F BIT(28)
  5096. #define BIT_CPUMGQ_FW_NUM_V1_8197F BIT(12)
  5097. #define BIT_SHIFT_FW_FREE_TAIL_V1_8197F 0
  5098. #define BIT_MASK_FW_FREE_TAIL_V1_8197F 0xfff
  5099. #define BIT_FW_FREE_TAIL_V1_8197F(x) (((x) & BIT_MASK_FW_FREE_TAIL_V1_8197F) << BIT_SHIFT_FW_FREE_TAIL_V1_8197F)
  5100. #define BITS_FW_FREE_TAIL_V1_8197F (BIT_MASK_FW_FREE_TAIL_V1_8197F << BIT_SHIFT_FW_FREE_TAIL_V1_8197F)
  5101. #define BIT_CLEAR_FW_FREE_TAIL_V1_8197F(x) ((x) & (~BITS_FW_FREE_TAIL_V1_8197F))
  5102. #define BIT_GET_FW_FREE_TAIL_V1_8197F(x) (((x) >> BIT_SHIFT_FW_FREE_TAIL_V1_8197F) & BIT_MASK_FW_FREE_TAIL_V1_8197F)
  5103. #define BIT_SET_FW_FREE_TAIL_V1_8197F(x, v) (BIT_CLEAR_FW_FREE_TAIL_V1_8197F(x) | BIT_FW_FREE_TAIL_V1_8197F(v))
  5104. /* 2 REG_FWHW_TXQ_CTRL_8197F */
  5105. #define BIT_RTS_LIMIT_IN_OFDM_8197F BIT(23)
  5106. #define BIT_EN_BCNQ_DL_8197F BIT(22)
  5107. #define BIT_EN_RD_RESP_NAV_BK_8197F BIT(21)
  5108. #define BIT_EN_WR_FREE_TAIL_8197F BIT(20)
  5109. #define BIT_SHIFT_EN_QUEUE_RPT_8197F 8
  5110. #define BIT_MASK_EN_QUEUE_RPT_8197F 0xff
  5111. #define BIT_EN_QUEUE_RPT_8197F(x) (((x) & BIT_MASK_EN_QUEUE_RPT_8197F) << BIT_SHIFT_EN_QUEUE_RPT_8197F)
  5112. #define BITS_EN_QUEUE_RPT_8197F (BIT_MASK_EN_QUEUE_RPT_8197F << BIT_SHIFT_EN_QUEUE_RPT_8197F)
  5113. #define BIT_CLEAR_EN_QUEUE_RPT_8197F(x) ((x) & (~BITS_EN_QUEUE_RPT_8197F))
  5114. #define BIT_GET_EN_QUEUE_RPT_8197F(x) (((x) >> BIT_SHIFT_EN_QUEUE_RPT_8197F) & BIT_MASK_EN_QUEUE_RPT_8197F)
  5115. #define BIT_SET_EN_QUEUE_RPT_8197F(x, v) (BIT_CLEAR_EN_QUEUE_RPT_8197F(x) | BIT_EN_QUEUE_RPT_8197F(v))
  5116. #define BIT_EN_RTY_BK_8197F BIT(7)
  5117. #define BIT_EN_USE_INI_RAT_8197F BIT(6)
  5118. #define BIT_EN_RTS_NAV_BK_8197F BIT(5)
  5119. #define BIT_DIS_SSN_CHECK_8197F BIT(4)
  5120. #define BIT_MACID_MATCH_RTS_8197F BIT(3)
  5121. #define BIT_EN_BCN_TRXRPT_V1_8197F BIT(2)
  5122. #define BIT_R_EN_FTMRPT_8197F BIT(1)
  5123. #define BIT_R_BMC_NAV_PROTECT_8197F BIT(0)
  5124. /* 2 REG_NOT_VALID_8197F */
  5125. #define BIT__R_EN_RTY_BK_COD_8197F BIT(2)
  5126. #define BIT_SHIFT__R_DATA_FALLBACK_SEL_8197F 0
  5127. #define BIT_MASK__R_DATA_FALLBACK_SEL_8197F 0x3
  5128. #define BIT__R_DATA_FALLBACK_SEL_8197F(x) (((x) & BIT_MASK__R_DATA_FALLBACK_SEL_8197F) << BIT_SHIFT__R_DATA_FALLBACK_SEL_8197F)
  5129. #define BITS__R_DATA_FALLBACK_SEL_8197F (BIT_MASK__R_DATA_FALLBACK_SEL_8197F << BIT_SHIFT__R_DATA_FALLBACK_SEL_8197F)
  5130. #define BIT_CLEAR__R_DATA_FALLBACK_SEL_8197F(x) ((x) & (~BITS__R_DATA_FALLBACK_SEL_8197F))
  5131. #define BIT_GET__R_DATA_FALLBACK_SEL_8197F(x) (((x) >> BIT_SHIFT__R_DATA_FALLBACK_SEL_8197F) & BIT_MASK__R_DATA_FALLBACK_SEL_8197F)
  5132. #define BIT_SET__R_DATA_FALLBACK_SEL_8197F(x, v) (BIT_CLEAR__R_DATA_FALLBACK_SEL_8197F(x) | BIT__R_DATA_FALLBACK_SEL_8197F(v))
  5133. /* 2 REG_BCNQ_BDNY_V1_8197F */
  5134. #define BIT_SHIFT_BCNQ_PGBNDY_V1_8197F 0
  5135. #define BIT_MASK_BCNQ_PGBNDY_V1_8197F 0xfff
  5136. #define BIT_BCNQ_PGBNDY_V1_8197F(x) (((x) & BIT_MASK_BCNQ_PGBNDY_V1_8197F) << BIT_SHIFT_BCNQ_PGBNDY_V1_8197F)
  5137. #define BITS_BCNQ_PGBNDY_V1_8197F (BIT_MASK_BCNQ_PGBNDY_V1_8197F << BIT_SHIFT_BCNQ_PGBNDY_V1_8197F)
  5138. #define BIT_CLEAR_BCNQ_PGBNDY_V1_8197F(x) ((x) & (~BITS_BCNQ_PGBNDY_V1_8197F))
  5139. #define BIT_GET_BCNQ_PGBNDY_V1_8197F(x) (((x) >> BIT_SHIFT_BCNQ_PGBNDY_V1_8197F) & BIT_MASK_BCNQ_PGBNDY_V1_8197F)
  5140. #define BIT_SET_BCNQ_PGBNDY_V1_8197F(x, v) (BIT_CLEAR_BCNQ_PGBNDY_V1_8197F(x) | BIT_BCNQ_PGBNDY_V1_8197F(v))
  5141. /* 2 REG_NOT_VALID_8197F */
  5142. /* 2 REG_LIFETIME_EN_8197F */
  5143. #define BIT_BT_INT_CPU_8197F BIT(7)
  5144. #define BIT_BT_INT_PTA_8197F BIT(6)
  5145. #define BIT_EN_CTRL_RTYBIT_8197F BIT(4)
  5146. #define BIT_LIFETIME_BK_EN_8197F BIT(3)
  5147. #define BIT_LIFETIME_BE_EN_8197F BIT(2)
  5148. #define BIT_LIFETIME_VI_EN_8197F BIT(1)
  5149. #define BIT_LIFETIME_VO_EN_8197F BIT(0)
  5150. /* 2 REG_NOT_VALID_8197F */
  5151. /* 2 REG_SPEC_SIFS_8197F */
  5152. #define BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8197F 8
  5153. #define BIT_MASK_SPEC_SIFS_OFDM_PTCL_8197F 0xff
  5154. #define BIT_SPEC_SIFS_OFDM_PTCL_8197F(x) (((x) & BIT_MASK_SPEC_SIFS_OFDM_PTCL_8197F) << BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8197F)
  5155. #define BITS_SPEC_SIFS_OFDM_PTCL_8197F (BIT_MASK_SPEC_SIFS_OFDM_PTCL_8197F << BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8197F)
  5156. #define BIT_CLEAR_SPEC_SIFS_OFDM_PTCL_8197F(x) ((x) & (~BITS_SPEC_SIFS_OFDM_PTCL_8197F))
  5157. #define BIT_GET_SPEC_SIFS_OFDM_PTCL_8197F(x) (((x) >> BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8197F) & BIT_MASK_SPEC_SIFS_OFDM_PTCL_8197F)
  5158. #define BIT_SET_SPEC_SIFS_OFDM_PTCL_8197F(x, v) (BIT_CLEAR_SPEC_SIFS_OFDM_PTCL_8197F(x) | BIT_SPEC_SIFS_OFDM_PTCL_8197F(v))
  5159. #define BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8197F 0
  5160. #define BIT_MASK_SPEC_SIFS_CCK_PTCL_8197F 0xff
  5161. #define BIT_SPEC_SIFS_CCK_PTCL_8197F(x) (((x) & BIT_MASK_SPEC_SIFS_CCK_PTCL_8197F) << BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8197F)
  5162. #define BITS_SPEC_SIFS_CCK_PTCL_8197F (BIT_MASK_SPEC_SIFS_CCK_PTCL_8197F << BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8197F)
  5163. #define BIT_CLEAR_SPEC_SIFS_CCK_PTCL_8197F(x) ((x) & (~BITS_SPEC_SIFS_CCK_PTCL_8197F))
  5164. #define BIT_GET_SPEC_SIFS_CCK_PTCL_8197F(x) (((x) >> BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8197F) & BIT_MASK_SPEC_SIFS_CCK_PTCL_8197F)
  5165. #define BIT_SET_SPEC_SIFS_CCK_PTCL_8197F(x, v) (BIT_CLEAR_SPEC_SIFS_CCK_PTCL_8197F(x) | BIT_SPEC_SIFS_CCK_PTCL_8197F(v))
  5166. /* 2 REG_RETRY_LIMIT_8197F */
  5167. #define BIT_SHIFT_SRL_8197F 8
  5168. #define BIT_MASK_SRL_8197F 0x3f
  5169. #define BIT_SRL_8197F(x) (((x) & BIT_MASK_SRL_8197F) << BIT_SHIFT_SRL_8197F)
  5170. #define BITS_SRL_8197F (BIT_MASK_SRL_8197F << BIT_SHIFT_SRL_8197F)
  5171. #define BIT_CLEAR_SRL_8197F(x) ((x) & (~BITS_SRL_8197F))
  5172. #define BIT_GET_SRL_8197F(x) (((x) >> BIT_SHIFT_SRL_8197F) & BIT_MASK_SRL_8197F)
  5173. #define BIT_SET_SRL_8197F(x, v) (BIT_CLEAR_SRL_8197F(x) | BIT_SRL_8197F(v))
  5174. #define BIT_SHIFT_LRL_8197F 0
  5175. #define BIT_MASK_LRL_8197F 0x3f
  5176. #define BIT_LRL_8197F(x) (((x) & BIT_MASK_LRL_8197F) << BIT_SHIFT_LRL_8197F)
  5177. #define BITS_LRL_8197F (BIT_MASK_LRL_8197F << BIT_SHIFT_LRL_8197F)
  5178. #define BIT_CLEAR_LRL_8197F(x) ((x) & (~BITS_LRL_8197F))
  5179. #define BIT_GET_LRL_8197F(x) (((x) >> BIT_SHIFT_LRL_8197F) & BIT_MASK_LRL_8197F)
  5180. #define BIT_SET_LRL_8197F(x, v) (BIT_CLEAR_LRL_8197F(x) | BIT_LRL_8197F(v))
  5181. /* 2 REG_TXBF_CTRL_8197F */
  5182. #define BIT_R_ENABLE_NDPA_8197F BIT(31)
  5183. #define BIT_USE_NDPA_PARAMETER_8197F BIT(30)
  5184. #define BIT_R_PROP_TXBF_8197F BIT(29)
  5185. #define BIT_R_EN_NDPA_INT_8197F BIT(28)
  5186. #define BIT_R_TXBF1_80M_8197F BIT(27)
  5187. #define BIT_R_TXBF1_40M_8197F BIT(26)
  5188. #define BIT_R_TXBF1_20M_8197F BIT(25)
  5189. #define BIT_SHIFT_R_TXBF1_AID_8197F 16
  5190. #define BIT_MASK_R_TXBF1_AID_8197F 0x1ff
  5191. #define BIT_R_TXBF1_AID_8197F(x) (((x) & BIT_MASK_R_TXBF1_AID_8197F) << BIT_SHIFT_R_TXBF1_AID_8197F)
  5192. #define BITS_R_TXBF1_AID_8197F (BIT_MASK_R_TXBF1_AID_8197F << BIT_SHIFT_R_TXBF1_AID_8197F)
  5193. #define BIT_CLEAR_R_TXBF1_AID_8197F(x) ((x) & (~BITS_R_TXBF1_AID_8197F))
  5194. #define BIT_GET_R_TXBF1_AID_8197F(x) (((x) >> BIT_SHIFT_R_TXBF1_AID_8197F) & BIT_MASK_R_TXBF1_AID_8197F)
  5195. #define BIT_SET_R_TXBF1_AID_8197F(x, v) (BIT_CLEAR_R_TXBF1_AID_8197F(x) | BIT_R_TXBF1_AID_8197F(v))
  5196. #define BIT_DIS_NDP_BFEN_8197F BIT(15)
  5197. #define BIT_R_TXBCN_NOBLOCK_NDP_8197F BIT(14)
  5198. #define BIT_R_TXBF0_80M_8197F BIT(11)
  5199. #define BIT_R_TXBF0_40M_8197F BIT(10)
  5200. #define BIT_R_TXBF0_20M_8197F BIT(9)
  5201. #define BIT_SHIFT_R_TXBF0_AID_8197F 0
  5202. #define BIT_MASK_R_TXBF0_AID_8197F 0x1ff
  5203. #define BIT_R_TXBF0_AID_8197F(x) (((x) & BIT_MASK_R_TXBF0_AID_8197F) << BIT_SHIFT_R_TXBF0_AID_8197F)
  5204. #define BITS_R_TXBF0_AID_8197F (BIT_MASK_R_TXBF0_AID_8197F << BIT_SHIFT_R_TXBF0_AID_8197F)
  5205. #define BIT_CLEAR_R_TXBF0_AID_8197F(x) ((x) & (~BITS_R_TXBF0_AID_8197F))
  5206. #define BIT_GET_R_TXBF0_AID_8197F(x) (((x) >> BIT_SHIFT_R_TXBF0_AID_8197F) & BIT_MASK_R_TXBF0_AID_8197F)
  5207. #define BIT_SET_R_TXBF0_AID_8197F(x, v) (BIT_CLEAR_R_TXBF0_AID_8197F(x) | BIT_R_TXBF0_AID_8197F(v))
  5208. /* 2 REG_DARFRC_8197F */
  5209. #define BIT_SHIFT_DARF_RC8_8197F (56 & CPU_OPT_WIDTH)
  5210. #define BIT_MASK_DARF_RC8_8197F 0x1f
  5211. #define BIT_DARF_RC8_8197F(x) (((x) & BIT_MASK_DARF_RC8_8197F) << BIT_SHIFT_DARF_RC8_8197F)
  5212. #define BITS_DARF_RC8_8197F (BIT_MASK_DARF_RC8_8197F << BIT_SHIFT_DARF_RC8_8197F)
  5213. #define BIT_CLEAR_DARF_RC8_8197F(x) ((x) & (~BITS_DARF_RC8_8197F))
  5214. #define BIT_GET_DARF_RC8_8197F(x) (((x) >> BIT_SHIFT_DARF_RC8_8197F) & BIT_MASK_DARF_RC8_8197F)
  5215. #define BIT_SET_DARF_RC8_8197F(x, v) (BIT_CLEAR_DARF_RC8_8197F(x) | BIT_DARF_RC8_8197F(v))
  5216. #define BIT_SHIFT_DARF_RC7_8197F (48 & CPU_OPT_WIDTH)
  5217. #define BIT_MASK_DARF_RC7_8197F 0x1f
  5218. #define BIT_DARF_RC7_8197F(x) (((x) & BIT_MASK_DARF_RC7_8197F) << BIT_SHIFT_DARF_RC7_8197F)
  5219. #define BITS_DARF_RC7_8197F (BIT_MASK_DARF_RC7_8197F << BIT_SHIFT_DARF_RC7_8197F)
  5220. #define BIT_CLEAR_DARF_RC7_8197F(x) ((x) & (~BITS_DARF_RC7_8197F))
  5221. #define BIT_GET_DARF_RC7_8197F(x) (((x) >> BIT_SHIFT_DARF_RC7_8197F) & BIT_MASK_DARF_RC7_8197F)
  5222. #define BIT_SET_DARF_RC7_8197F(x, v) (BIT_CLEAR_DARF_RC7_8197F(x) | BIT_DARF_RC7_8197F(v))
  5223. #define BIT_SHIFT_DARF_RC6_8197F (40 & CPU_OPT_WIDTH)
  5224. #define BIT_MASK_DARF_RC6_8197F 0x1f
  5225. #define BIT_DARF_RC6_8197F(x) (((x) & BIT_MASK_DARF_RC6_8197F) << BIT_SHIFT_DARF_RC6_8197F)
  5226. #define BITS_DARF_RC6_8197F (BIT_MASK_DARF_RC6_8197F << BIT_SHIFT_DARF_RC6_8197F)
  5227. #define BIT_CLEAR_DARF_RC6_8197F(x) ((x) & (~BITS_DARF_RC6_8197F))
  5228. #define BIT_GET_DARF_RC6_8197F(x) (((x) >> BIT_SHIFT_DARF_RC6_8197F) & BIT_MASK_DARF_RC6_8197F)
  5229. #define BIT_SET_DARF_RC6_8197F(x, v) (BIT_CLEAR_DARF_RC6_8197F(x) | BIT_DARF_RC6_8197F(v))
  5230. #define BIT_SHIFT_DARF_RC5_8197F (32 & CPU_OPT_WIDTH)
  5231. #define BIT_MASK_DARF_RC5_8197F 0x1f
  5232. #define BIT_DARF_RC5_8197F(x) (((x) & BIT_MASK_DARF_RC5_8197F) << BIT_SHIFT_DARF_RC5_8197F)
  5233. #define BITS_DARF_RC5_8197F (BIT_MASK_DARF_RC5_8197F << BIT_SHIFT_DARF_RC5_8197F)
  5234. #define BIT_CLEAR_DARF_RC5_8197F(x) ((x) & (~BITS_DARF_RC5_8197F))
  5235. #define BIT_GET_DARF_RC5_8197F(x) (((x) >> BIT_SHIFT_DARF_RC5_8197F) & BIT_MASK_DARF_RC5_8197F)
  5236. #define BIT_SET_DARF_RC5_8197F(x, v) (BIT_CLEAR_DARF_RC5_8197F(x) | BIT_DARF_RC5_8197F(v))
  5237. #define BIT_SHIFT_DARF_RC4_8197F 24
  5238. #define BIT_MASK_DARF_RC4_8197F 0x1f
  5239. #define BIT_DARF_RC4_8197F(x) (((x) & BIT_MASK_DARF_RC4_8197F) << BIT_SHIFT_DARF_RC4_8197F)
  5240. #define BITS_DARF_RC4_8197F (BIT_MASK_DARF_RC4_8197F << BIT_SHIFT_DARF_RC4_8197F)
  5241. #define BIT_CLEAR_DARF_RC4_8197F(x) ((x) & (~BITS_DARF_RC4_8197F))
  5242. #define BIT_GET_DARF_RC4_8197F(x) (((x) >> BIT_SHIFT_DARF_RC4_8197F) & BIT_MASK_DARF_RC4_8197F)
  5243. #define BIT_SET_DARF_RC4_8197F(x, v) (BIT_CLEAR_DARF_RC4_8197F(x) | BIT_DARF_RC4_8197F(v))
  5244. #define BIT_SHIFT_DARF_RC3_8197F 16
  5245. #define BIT_MASK_DARF_RC3_8197F 0x1f
  5246. #define BIT_DARF_RC3_8197F(x) (((x) & BIT_MASK_DARF_RC3_8197F) << BIT_SHIFT_DARF_RC3_8197F)
  5247. #define BITS_DARF_RC3_8197F (BIT_MASK_DARF_RC3_8197F << BIT_SHIFT_DARF_RC3_8197F)
  5248. #define BIT_CLEAR_DARF_RC3_8197F(x) ((x) & (~BITS_DARF_RC3_8197F))
  5249. #define BIT_GET_DARF_RC3_8197F(x) (((x) >> BIT_SHIFT_DARF_RC3_8197F) & BIT_MASK_DARF_RC3_8197F)
  5250. #define BIT_SET_DARF_RC3_8197F(x, v) (BIT_CLEAR_DARF_RC3_8197F(x) | BIT_DARF_RC3_8197F(v))
  5251. #define BIT_SHIFT_DARF_RC2_8197F 8
  5252. #define BIT_MASK_DARF_RC2_8197F 0x1f
  5253. #define BIT_DARF_RC2_8197F(x) (((x) & BIT_MASK_DARF_RC2_8197F) << BIT_SHIFT_DARF_RC2_8197F)
  5254. #define BITS_DARF_RC2_8197F (BIT_MASK_DARF_RC2_8197F << BIT_SHIFT_DARF_RC2_8197F)
  5255. #define BIT_CLEAR_DARF_RC2_8197F(x) ((x) & (~BITS_DARF_RC2_8197F))
  5256. #define BIT_GET_DARF_RC2_8197F(x) (((x) >> BIT_SHIFT_DARF_RC2_8197F) & BIT_MASK_DARF_RC2_8197F)
  5257. #define BIT_SET_DARF_RC2_8197F(x, v) (BIT_CLEAR_DARF_RC2_8197F(x) | BIT_DARF_RC2_8197F(v))
  5258. #define BIT_SHIFT_DARF_RC1_8197F 0
  5259. #define BIT_MASK_DARF_RC1_8197F 0x1f
  5260. #define BIT_DARF_RC1_8197F(x) (((x) & BIT_MASK_DARF_RC1_8197F) << BIT_SHIFT_DARF_RC1_8197F)
  5261. #define BITS_DARF_RC1_8197F (BIT_MASK_DARF_RC1_8197F << BIT_SHIFT_DARF_RC1_8197F)
  5262. #define BIT_CLEAR_DARF_RC1_8197F(x) ((x) & (~BITS_DARF_RC1_8197F))
  5263. #define BIT_GET_DARF_RC1_8197F(x) (((x) >> BIT_SHIFT_DARF_RC1_8197F) & BIT_MASK_DARF_RC1_8197F)
  5264. #define BIT_SET_DARF_RC1_8197F(x, v) (BIT_CLEAR_DARF_RC1_8197F(x) | BIT_DARF_RC1_8197F(v))
  5265. /* 2 REG_RARFRC_8197F */
  5266. #define BIT_SHIFT_RARF_RC8_8197F (56 & CPU_OPT_WIDTH)
  5267. #define BIT_MASK_RARF_RC8_8197F 0x1f
  5268. #define BIT_RARF_RC8_8197F(x) (((x) & BIT_MASK_RARF_RC8_8197F) << BIT_SHIFT_RARF_RC8_8197F)
  5269. #define BITS_RARF_RC8_8197F (BIT_MASK_RARF_RC8_8197F << BIT_SHIFT_RARF_RC8_8197F)
  5270. #define BIT_CLEAR_RARF_RC8_8197F(x) ((x) & (~BITS_RARF_RC8_8197F))
  5271. #define BIT_GET_RARF_RC8_8197F(x) (((x) >> BIT_SHIFT_RARF_RC8_8197F) & BIT_MASK_RARF_RC8_8197F)
  5272. #define BIT_SET_RARF_RC8_8197F(x, v) (BIT_CLEAR_RARF_RC8_8197F(x) | BIT_RARF_RC8_8197F(v))
  5273. #define BIT_SHIFT_RARF_RC7_8197F (48 & CPU_OPT_WIDTH)
  5274. #define BIT_MASK_RARF_RC7_8197F 0x1f
  5275. #define BIT_RARF_RC7_8197F(x) (((x) & BIT_MASK_RARF_RC7_8197F) << BIT_SHIFT_RARF_RC7_8197F)
  5276. #define BITS_RARF_RC7_8197F (BIT_MASK_RARF_RC7_8197F << BIT_SHIFT_RARF_RC7_8197F)
  5277. #define BIT_CLEAR_RARF_RC7_8197F(x) ((x) & (~BITS_RARF_RC7_8197F))
  5278. #define BIT_GET_RARF_RC7_8197F(x) (((x) >> BIT_SHIFT_RARF_RC7_8197F) & BIT_MASK_RARF_RC7_8197F)
  5279. #define BIT_SET_RARF_RC7_8197F(x, v) (BIT_CLEAR_RARF_RC7_8197F(x) | BIT_RARF_RC7_8197F(v))
  5280. #define BIT_SHIFT_RARF_RC6_8197F (40 & CPU_OPT_WIDTH)
  5281. #define BIT_MASK_RARF_RC6_8197F 0x1f
  5282. #define BIT_RARF_RC6_8197F(x) (((x) & BIT_MASK_RARF_RC6_8197F) << BIT_SHIFT_RARF_RC6_8197F)
  5283. #define BITS_RARF_RC6_8197F (BIT_MASK_RARF_RC6_8197F << BIT_SHIFT_RARF_RC6_8197F)
  5284. #define BIT_CLEAR_RARF_RC6_8197F(x) ((x) & (~BITS_RARF_RC6_8197F))
  5285. #define BIT_GET_RARF_RC6_8197F(x) (((x) >> BIT_SHIFT_RARF_RC6_8197F) & BIT_MASK_RARF_RC6_8197F)
  5286. #define BIT_SET_RARF_RC6_8197F(x, v) (BIT_CLEAR_RARF_RC6_8197F(x) | BIT_RARF_RC6_8197F(v))
  5287. #define BIT_SHIFT_RARF_RC5_8197F (32 & CPU_OPT_WIDTH)
  5288. #define BIT_MASK_RARF_RC5_8197F 0x1f
  5289. #define BIT_RARF_RC5_8197F(x) (((x) & BIT_MASK_RARF_RC5_8197F) << BIT_SHIFT_RARF_RC5_8197F)
  5290. #define BITS_RARF_RC5_8197F (BIT_MASK_RARF_RC5_8197F << BIT_SHIFT_RARF_RC5_8197F)
  5291. #define BIT_CLEAR_RARF_RC5_8197F(x) ((x) & (~BITS_RARF_RC5_8197F))
  5292. #define BIT_GET_RARF_RC5_8197F(x) (((x) >> BIT_SHIFT_RARF_RC5_8197F) & BIT_MASK_RARF_RC5_8197F)
  5293. #define BIT_SET_RARF_RC5_8197F(x, v) (BIT_CLEAR_RARF_RC5_8197F(x) | BIT_RARF_RC5_8197F(v))
  5294. #define BIT_SHIFT_RARF_RC4_8197F 24
  5295. #define BIT_MASK_RARF_RC4_8197F 0x1f
  5296. #define BIT_RARF_RC4_8197F(x) (((x) & BIT_MASK_RARF_RC4_8197F) << BIT_SHIFT_RARF_RC4_8197F)
  5297. #define BITS_RARF_RC4_8197F (BIT_MASK_RARF_RC4_8197F << BIT_SHIFT_RARF_RC4_8197F)
  5298. #define BIT_CLEAR_RARF_RC4_8197F(x) ((x) & (~BITS_RARF_RC4_8197F))
  5299. #define BIT_GET_RARF_RC4_8197F(x) (((x) >> BIT_SHIFT_RARF_RC4_8197F) & BIT_MASK_RARF_RC4_8197F)
  5300. #define BIT_SET_RARF_RC4_8197F(x, v) (BIT_CLEAR_RARF_RC4_8197F(x) | BIT_RARF_RC4_8197F(v))
  5301. #define BIT_SHIFT_RARF_RC3_8197F 16
  5302. #define BIT_MASK_RARF_RC3_8197F 0x1f
  5303. #define BIT_RARF_RC3_8197F(x) (((x) & BIT_MASK_RARF_RC3_8197F) << BIT_SHIFT_RARF_RC3_8197F)
  5304. #define BITS_RARF_RC3_8197F (BIT_MASK_RARF_RC3_8197F << BIT_SHIFT_RARF_RC3_8197F)
  5305. #define BIT_CLEAR_RARF_RC3_8197F(x) ((x) & (~BITS_RARF_RC3_8197F))
  5306. #define BIT_GET_RARF_RC3_8197F(x) (((x) >> BIT_SHIFT_RARF_RC3_8197F) & BIT_MASK_RARF_RC3_8197F)
  5307. #define BIT_SET_RARF_RC3_8197F(x, v) (BIT_CLEAR_RARF_RC3_8197F(x) | BIT_RARF_RC3_8197F(v))
  5308. #define BIT_SHIFT_RARF_RC2_8197F 8
  5309. #define BIT_MASK_RARF_RC2_8197F 0x1f
  5310. #define BIT_RARF_RC2_8197F(x) (((x) & BIT_MASK_RARF_RC2_8197F) << BIT_SHIFT_RARF_RC2_8197F)
  5311. #define BITS_RARF_RC2_8197F (BIT_MASK_RARF_RC2_8197F << BIT_SHIFT_RARF_RC2_8197F)
  5312. #define BIT_CLEAR_RARF_RC2_8197F(x) ((x) & (~BITS_RARF_RC2_8197F))
  5313. #define BIT_GET_RARF_RC2_8197F(x) (((x) >> BIT_SHIFT_RARF_RC2_8197F) & BIT_MASK_RARF_RC2_8197F)
  5314. #define BIT_SET_RARF_RC2_8197F(x, v) (BIT_CLEAR_RARF_RC2_8197F(x) | BIT_RARF_RC2_8197F(v))
  5315. #define BIT_SHIFT_RARF_RC1_8197F 0
  5316. #define BIT_MASK_RARF_RC1_8197F 0x1f
  5317. #define BIT_RARF_RC1_8197F(x) (((x) & BIT_MASK_RARF_RC1_8197F) << BIT_SHIFT_RARF_RC1_8197F)
  5318. #define BITS_RARF_RC1_8197F (BIT_MASK_RARF_RC1_8197F << BIT_SHIFT_RARF_RC1_8197F)
  5319. #define BIT_CLEAR_RARF_RC1_8197F(x) ((x) & (~BITS_RARF_RC1_8197F))
  5320. #define BIT_GET_RARF_RC1_8197F(x) (((x) >> BIT_SHIFT_RARF_RC1_8197F) & BIT_MASK_RARF_RC1_8197F)
  5321. #define BIT_SET_RARF_RC1_8197F(x, v) (BIT_CLEAR_RARF_RC1_8197F(x) | BIT_RARF_RC1_8197F(v))
  5322. /* 2 REG_RRSR_8197F */
  5323. #define BIT_EN_VHTBW_FALL_8197F BIT(31)
  5324. #define BIT_EN_HTBW_FALL_8197F BIT(30)
  5325. #define BIT_SHIFT_RRSR_RSC_8197F 21
  5326. #define BIT_MASK_RRSR_RSC_8197F 0x3
  5327. #define BIT_RRSR_RSC_8197F(x) (((x) & BIT_MASK_RRSR_RSC_8197F) << BIT_SHIFT_RRSR_RSC_8197F)
  5328. #define BITS_RRSR_RSC_8197F (BIT_MASK_RRSR_RSC_8197F << BIT_SHIFT_RRSR_RSC_8197F)
  5329. #define BIT_CLEAR_RRSR_RSC_8197F(x) ((x) & (~BITS_RRSR_RSC_8197F))
  5330. #define BIT_GET_RRSR_RSC_8197F(x) (((x) >> BIT_SHIFT_RRSR_RSC_8197F) & BIT_MASK_RRSR_RSC_8197F)
  5331. #define BIT_SET_RRSR_RSC_8197F(x, v) (BIT_CLEAR_RRSR_RSC_8197F(x) | BIT_RRSR_RSC_8197F(v))
  5332. #define BIT_RRSR_BW_8197F BIT(20)
  5333. #define BIT_SHIFT_RRSC_BITMAP_8197F 0
  5334. #define BIT_MASK_RRSC_BITMAP_8197F 0xfffff
  5335. #define BIT_RRSC_BITMAP_8197F(x) (((x) & BIT_MASK_RRSC_BITMAP_8197F) << BIT_SHIFT_RRSC_BITMAP_8197F)
  5336. #define BITS_RRSC_BITMAP_8197F (BIT_MASK_RRSC_BITMAP_8197F << BIT_SHIFT_RRSC_BITMAP_8197F)
  5337. #define BIT_CLEAR_RRSC_BITMAP_8197F(x) ((x) & (~BITS_RRSC_BITMAP_8197F))
  5338. #define BIT_GET_RRSC_BITMAP_8197F(x) (((x) >> BIT_SHIFT_RRSC_BITMAP_8197F) & BIT_MASK_RRSC_BITMAP_8197F)
  5339. #define BIT_SET_RRSC_BITMAP_8197F(x, v) (BIT_CLEAR_RRSC_BITMAP_8197F(x) | BIT_RRSC_BITMAP_8197F(v))
  5340. /* 2 REG_ARFR0_8197F */
  5341. #define BIT_SHIFT_ARFR0_V1_8197F 0
  5342. #define BIT_MASK_ARFR0_V1_8197F 0xffffffffffffffffL
  5343. #define BIT_ARFR0_V1_8197F(x) (((x) & BIT_MASK_ARFR0_V1_8197F) << BIT_SHIFT_ARFR0_V1_8197F)
  5344. #define BITS_ARFR0_V1_8197F (BIT_MASK_ARFR0_V1_8197F << BIT_SHIFT_ARFR0_V1_8197F)
  5345. #define BIT_CLEAR_ARFR0_V1_8197F(x) ((x) & (~BITS_ARFR0_V1_8197F))
  5346. #define BIT_GET_ARFR0_V1_8197F(x) (((x) >> BIT_SHIFT_ARFR0_V1_8197F) & BIT_MASK_ARFR0_V1_8197F)
  5347. #define BIT_SET_ARFR0_V1_8197F(x, v) (BIT_CLEAR_ARFR0_V1_8197F(x) | BIT_ARFR0_V1_8197F(v))
  5348. /* 2 REG_ARFR1_V1_8197F */
  5349. #define BIT_SHIFT_ARFR1_V1_8197F 0
  5350. #define BIT_MASK_ARFR1_V1_8197F 0xffffffffffffffffL
  5351. #define BIT_ARFR1_V1_8197F(x) (((x) & BIT_MASK_ARFR1_V1_8197F) << BIT_SHIFT_ARFR1_V1_8197F)
  5352. #define BITS_ARFR1_V1_8197F (BIT_MASK_ARFR1_V1_8197F << BIT_SHIFT_ARFR1_V1_8197F)
  5353. #define BIT_CLEAR_ARFR1_V1_8197F(x) ((x) & (~BITS_ARFR1_V1_8197F))
  5354. #define BIT_GET_ARFR1_V1_8197F(x) (((x) >> BIT_SHIFT_ARFR1_V1_8197F) & BIT_MASK_ARFR1_V1_8197F)
  5355. #define BIT_SET_ARFR1_V1_8197F(x, v) (BIT_CLEAR_ARFR1_V1_8197F(x) | BIT_ARFR1_V1_8197F(v))
  5356. /* 2 REG_CCK_CHECK_8197F */
  5357. #define BIT_CHECK_CCK_EN_8197F BIT(7)
  5358. #define BIT_EN_BCN_PKT_REL_8197F BIT(6)
  5359. #define BIT_BCN_PORT_SEL_8197F BIT(5)
  5360. #define BIT_MOREDATA_BYPASS_8197F BIT(4)
  5361. #define BIT_EN_CLR_CMD_REL_BCN_PKT_8197F BIT(3)
  5362. #define BIT_R_EN_SET_MOREDATA_8197F BIT(2)
  5363. #define BIT__R_DIS_CLEAR_MACID_RELEASE_8197F BIT(1)
  5364. #define BIT__R_MACID_RELEASE_EN_8197F BIT(0)
  5365. /* 2 REG_AMPDU_MAX_TIME_V1_8197F */
  5366. #define BIT_SHIFT_AMPDU_MAX_TIME_8197F 0
  5367. #define BIT_MASK_AMPDU_MAX_TIME_8197F 0xff
  5368. #define BIT_AMPDU_MAX_TIME_8197F(x) (((x) & BIT_MASK_AMPDU_MAX_TIME_8197F) << BIT_SHIFT_AMPDU_MAX_TIME_8197F)
  5369. #define BITS_AMPDU_MAX_TIME_8197F (BIT_MASK_AMPDU_MAX_TIME_8197F << BIT_SHIFT_AMPDU_MAX_TIME_8197F)
  5370. #define BIT_CLEAR_AMPDU_MAX_TIME_8197F(x) ((x) & (~BITS_AMPDU_MAX_TIME_8197F))
  5371. #define BIT_GET_AMPDU_MAX_TIME_8197F(x) (((x) >> BIT_SHIFT_AMPDU_MAX_TIME_8197F) & BIT_MASK_AMPDU_MAX_TIME_8197F)
  5372. #define BIT_SET_AMPDU_MAX_TIME_8197F(x, v) (BIT_CLEAR_AMPDU_MAX_TIME_8197F(x) | BIT_AMPDU_MAX_TIME_8197F(v))
  5373. /* 2 REG_BCNQ1_BDNY_V1_8197F */
  5374. #define BIT_SHIFT_BCNQ1_PGBNDY_V1_8197F 0
  5375. #define BIT_MASK_BCNQ1_PGBNDY_V1_8197F 0xfff
  5376. #define BIT_BCNQ1_PGBNDY_V1_8197F(x) (((x) & BIT_MASK_BCNQ1_PGBNDY_V1_8197F) << BIT_SHIFT_BCNQ1_PGBNDY_V1_8197F)
  5377. #define BITS_BCNQ1_PGBNDY_V1_8197F (BIT_MASK_BCNQ1_PGBNDY_V1_8197F << BIT_SHIFT_BCNQ1_PGBNDY_V1_8197F)
  5378. #define BIT_CLEAR_BCNQ1_PGBNDY_V1_8197F(x) ((x) & (~BITS_BCNQ1_PGBNDY_V1_8197F))
  5379. #define BIT_GET_BCNQ1_PGBNDY_V1_8197F(x) (((x) >> BIT_SHIFT_BCNQ1_PGBNDY_V1_8197F) & BIT_MASK_BCNQ1_PGBNDY_V1_8197F)
  5380. #define BIT_SET_BCNQ1_PGBNDY_V1_8197F(x, v) (BIT_CLEAR_BCNQ1_PGBNDY_V1_8197F(x) | BIT_BCNQ1_PGBNDY_V1_8197F(v))
  5381. /* 2 REG_AMPDU_MAX_LENGTH_8197F */
  5382. #define BIT_SHIFT_AMPDU_MAX_LENGTH_8197F 0
  5383. #define BIT_MASK_AMPDU_MAX_LENGTH_8197F 0xffffffffL
  5384. #define BIT_AMPDU_MAX_LENGTH_8197F(x) (((x) & BIT_MASK_AMPDU_MAX_LENGTH_8197F) << BIT_SHIFT_AMPDU_MAX_LENGTH_8197F)
  5385. #define BITS_AMPDU_MAX_LENGTH_8197F (BIT_MASK_AMPDU_MAX_LENGTH_8197F << BIT_SHIFT_AMPDU_MAX_LENGTH_8197F)
  5386. #define BIT_CLEAR_AMPDU_MAX_LENGTH_8197F(x) ((x) & (~BITS_AMPDU_MAX_LENGTH_8197F))
  5387. #define BIT_GET_AMPDU_MAX_LENGTH_8197F(x) (((x) >> BIT_SHIFT_AMPDU_MAX_LENGTH_8197F) & BIT_MASK_AMPDU_MAX_LENGTH_8197F)
  5388. #define BIT_SET_AMPDU_MAX_LENGTH_8197F(x, v) (BIT_CLEAR_AMPDU_MAX_LENGTH_8197F(x) | BIT_AMPDU_MAX_LENGTH_8197F(v))
  5389. /* 2 REG_ACQ_STOP_8197F */
  5390. #define BIT_AC7Q_STOP_8197F BIT(7)
  5391. #define BIT_AC6Q_STOP_8197F BIT(6)
  5392. #define BIT_AC5Q_STOP_8197F BIT(5)
  5393. #define BIT_AC4Q_STOP_8197F BIT(4)
  5394. #define BIT_AC3Q_STOP_8197F BIT(3)
  5395. #define BIT_AC2Q_STOP_8197F BIT(2)
  5396. #define BIT_AC1Q_STOP_8197F BIT(1)
  5397. #define BIT_AC0Q_STOP_8197F BIT(0)
  5398. /* 2 REG_NDPA_RATE_8197F */
  5399. #define BIT_SHIFT_R_NDPA_RATE_V1_8197F 0
  5400. #define BIT_MASK_R_NDPA_RATE_V1_8197F 0xff
  5401. #define BIT_R_NDPA_RATE_V1_8197F(x) (((x) & BIT_MASK_R_NDPA_RATE_V1_8197F) << BIT_SHIFT_R_NDPA_RATE_V1_8197F)
  5402. #define BITS_R_NDPA_RATE_V1_8197F (BIT_MASK_R_NDPA_RATE_V1_8197F << BIT_SHIFT_R_NDPA_RATE_V1_8197F)
  5403. #define BIT_CLEAR_R_NDPA_RATE_V1_8197F(x) ((x) & (~BITS_R_NDPA_RATE_V1_8197F))
  5404. #define BIT_GET_R_NDPA_RATE_V1_8197F(x) (((x) >> BIT_SHIFT_R_NDPA_RATE_V1_8197F) & BIT_MASK_R_NDPA_RATE_V1_8197F)
  5405. #define BIT_SET_R_NDPA_RATE_V1_8197F(x, v) (BIT_CLEAR_R_NDPA_RATE_V1_8197F(x) | BIT_R_NDPA_RATE_V1_8197F(v))
  5406. /* 2 REG_TX_HANG_CTRL_8197F */
  5407. #define BIT_R_EN_GNT_BT_AWAKE_8197F BIT(3)
  5408. #define BIT_EN_EOF_V1_8197F BIT(2)
  5409. #define BIT_DIS_OQT_BLOCK_8197F BIT(1)
  5410. #define BIT_SEARCH_QUEUE_EN_8197F BIT(0)
  5411. /* 2 REG_NDPA_OPT_CTRL_8197F */
  5412. #define BIT_R_DIS_MACID_RELEASE_RTY_8197F BIT(5)
  5413. #define BIT_SHIFT_BW_SIGTA_8197F 3
  5414. #define BIT_MASK_BW_SIGTA_8197F 0x3
  5415. #define BIT_BW_SIGTA_8197F(x) (((x) & BIT_MASK_BW_SIGTA_8197F) << BIT_SHIFT_BW_SIGTA_8197F)
  5416. #define BITS_BW_SIGTA_8197F (BIT_MASK_BW_SIGTA_8197F << BIT_SHIFT_BW_SIGTA_8197F)
  5417. #define BIT_CLEAR_BW_SIGTA_8197F(x) ((x) & (~BITS_BW_SIGTA_8197F))
  5418. #define BIT_GET_BW_SIGTA_8197F(x) (((x) >> BIT_SHIFT_BW_SIGTA_8197F) & BIT_MASK_BW_SIGTA_8197F)
  5419. #define BIT_SET_BW_SIGTA_8197F(x, v) (BIT_CLEAR_BW_SIGTA_8197F(x) | BIT_BW_SIGTA_8197F(v))
  5420. #define BIT_EN_BAR_SIGTA_8197F BIT(2)
  5421. #define BIT_SHIFT_R_NDPA_BW_8197F 0
  5422. #define BIT_MASK_R_NDPA_BW_8197F 0x3
  5423. #define BIT_R_NDPA_BW_8197F(x) (((x) & BIT_MASK_R_NDPA_BW_8197F) << BIT_SHIFT_R_NDPA_BW_8197F)
  5424. #define BITS_R_NDPA_BW_8197F (BIT_MASK_R_NDPA_BW_8197F << BIT_SHIFT_R_NDPA_BW_8197F)
  5425. #define BIT_CLEAR_R_NDPA_BW_8197F(x) ((x) & (~BITS_R_NDPA_BW_8197F))
  5426. #define BIT_GET_R_NDPA_BW_8197F(x) (((x) >> BIT_SHIFT_R_NDPA_BW_8197F) & BIT_MASK_R_NDPA_BW_8197F)
  5427. #define BIT_SET_R_NDPA_BW_8197F(x, v) (BIT_CLEAR_R_NDPA_BW_8197F(x) | BIT_R_NDPA_BW_8197F(v))
  5428. /* 2 REG_NOT_VALID_8197F */
  5429. /* 2 REG_NOT_VALID_8197F */
  5430. /* 2 REG_RD_RESP_PKT_TH_8197F */
  5431. #define BIT_SHIFT_RD_RESP_PKT_TH_V1_8197F 0
  5432. #define BIT_MASK_RD_RESP_PKT_TH_V1_8197F 0x3f
  5433. #define BIT_RD_RESP_PKT_TH_V1_8197F(x) (((x) & BIT_MASK_RD_RESP_PKT_TH_V1_8197F) << BIT_SHIFT_RD_RESP_PKT_TH_V1_8197F)
  5434. #define BITS_RD_RESP_PKT_TH_V1_8197F (BIT_MASK_RD_RESP_PKT_TH_V1_8197F << BIT_SHIFT_RD_RESP_PKT_TH_V1_8197F)
  5435. #define BIT_CLEAR_RD_RESP_PKT_TH_V1_8197F(x) ((x) & (~BITS_RD_RESP_PKT_TH_V1_8197F))
  5436. #define BIT_GET_RD_RESP_PKT_TH_V1_8197F(x) (((x) >> BIT_SHIFT_RD_RESP_PKT_TH_V1_8197F) & BIT_MASK_RD_RESP_PKT_TH_V1_8197F)
  5437. #define BIT_SET_RD_RESP_PKT_TH_V1_8197F(x, v) (BIT_CLEAR_RD_RESP_PKT_TH_V1_8197F(x) | BIT_RD_RESP_PKT_TH_V1_8197F(v))
  5438. /* 2 REG_CMDQ_INFO_8197F */
  5439. #define BIT_SHIFT_PKT_NUM_8197F 23
  5440. #define BIT_MASK_PKT_NUM_8197F 0x1ff
  5441. #define BIT_PKT_NUM_8197F(x) (((x) & BIT_MASK_PKT_NUM_8197F) << BIT_SHIFT_PKT_NUM_8197F)
  5442. #define BITS_PKT_NUM_8197F (BIT_MASK_PKT_NUM_8197F << BIT_SHIFT_PKT_NUM_8197F)
  5443. #define BIT_CLEAR_PKT_NUM_8197F(x) ((x) & (~BITS_PKT_NUM_8197F))
  5444. #define BIT_GET_PKT_NUM_8197F(x) (((x) >> BIT_SHIFT_PKT_NUM_8197F) & BIT_MASK_PKT_NUM_8197F)
  5445. #define BIT_SET_PKT_NUM_8197F(x, v) (BIT_CLEAR_PKT_NUM_8197F(x) | BIT_PKT_NUM_8197F(v))
  5446. #define BIT_TIDEMPTY_CMDQ_V1_8197F BIT(22)
  5447. #define BIT_SHIFT_TAIL_PKT_CMDQ_V2_8197F 11
  5448. #define BIT_MASK_TAIL_PKT_CMDQ_V2_8197F 0x7ff
  5449. #define BIT_TAIL_PKT_CMDQ_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_CMDQ_V2_8197F) << BIT_SHIFT_TAIL_PKT_CMDQ_V2_8197F)
  5450. #define BITS_TAIL_PKT_CMDQ_V2_8197F (BIT_MASK_TAIL_PKT_CMDQ_V2_8197F << BIT_SHIFT_TAIL_PKT_CMDQ_V2_8197F)
  5451. #define BIT_CLEAR_TAIL_PKT_CMDQ_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_CMDQ_V2_8197F))
  5452. #define BIT_GET_TAIL_PKT_CMDQ_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_CMDQ_V2_8197F) & BIT_MASK_TAIL_PKT_CMDQ_V2_8197F)
  5453. #define BIT_SET_TAIL_PKT_CMDQ_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_CMDQ_V2_8197F(x) | BIT_TAIL_PKT_CMDQ_V2_8197F(v))
  5454. #define BIT_SHIFT_HEAD_PKT_CMDQ_V1_8197F 0
  5455. #define BIT_MASK_HEAD_PKT_CMDQ_V1_8197F 0x7ff
  5456. #define BIT_HEAD_PKT_CMDQ_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_CMDQ_V1_8197F) << BIT_SHIFT_HEAD_PKT_CMDQ_V1_8197F)
  5457. #define BITS_HEAD_PKT_CMDQ_V1_8197F (BIT_MASK_HEAD_PKT_CMDQ_V1_8197F << BIT_SHIFT_HEAD_PKT_CMDQ_V1_8197F)
  5458. #define BIT_CLEAR_HEAD_PKT_CMDQ_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_CMDQ_V1_8197F))
  5459. #define BIT_GET_HEAD_PKT_CMDQ_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_CMDQ_V1_8197F) & BIT_MASK_HEAD_PKT_CMDQ_V1_8197F)
  5460. #define BIT_SET_HEAD_PKT_CMDQ_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_CMDQ_V1_8197F(x) | BIT_HEAD_PKT_CMDQ_V1_8197F(v))
  5461. /* 2 REG_Q4_INFO_8197F */
  5462. #define BIT_SHIFT_QUEUEMACID_Q4_V1_8197F 25
  5463. #define BIT_MASK_QUEUEMACID_Q4_V1_8197F 0x7f
  5464. #define BIT_QUEUEMACID_Q4_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_Q4_V1_8197F) << BIT_SHIFT_QUEUEMACID_Q4_V1_8197F)
  5465. #define BITS_QUEUEMACID_Q4_V1_8197F (BIT_MASK_QUEUEMACID_Q4_V1_8197F << BIT_SHIFT_QUEUEMACID_Q4_V1_8197F)
  5466. #define BIT_CLEAR_QUEUEMACID_Q4_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_Q4_V1_8197F))
  5467. #define BIT_GET_QUEUEMACID_Q4_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q4_V1_8197F) & BIT_MASK_QUEUEMACID_Q4_V1_8197F)
  5468. #define BIT_SET_QUEUEMACID_Q4_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_Q4_V1_8197F(x) | BIT_QUEUEMACID_Q4_V1_8197F(v))
  5469. #define BIT_SHIFT_QUEUEAC_Q4_V1_8197F 23
  5470. #define BIT_MASK_QUEUEAC_Q4_V1_8197F 0x3
  5471. #define BIT_QUEUEAC_Q4_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_Q4_V1_8197F) << BIT_SHIFT_QUEUEAC_Q4_V1_8197F)
  5472. #define BITS_QUEUEAC_Q4_V1_8197F (BIT_MASK_QUEUEAC_Q4_V1_8197F << BIT_SHIFT_QUEUEAC_Q4_V1_8197F)
  5473. #define BIT_CLEAR_QUEUEAC_Q4_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q4_V1_8197F))
  5474. #define BIT_GET_QUEUEAC_Q4_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_Q4_V1_8197F) & BIT_MASK_QUEUEAC_Q4_V1_8197F)
  5475. #define BIT_SET_QUEUEAC_Q4_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_Q4_V1_8197F(x) | BIT_QUEUEAC_Q4_V1_8197F(v))
  5476. #define BIT_TIDEMPTY_Q4_V1_8197F BIT(22)
  5477. #define BIT_SHIFT_TAIL_PKT_Q4_V2_8197F 11
  5478. #define BIT_MASK_TAIL_PKT_Q4_V2_8197F 0x7ff
  5479. #define BIT_TAIL_PKT_Q4_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_Q4_V2_8197F) << BIT_SHIFT_TAIL_PKT_Q4_V2_8197F)
  5480. #define BITS_TAIL_PKT_Q4_V2_8197F (BIT_MASK_TAIL_PKT_Q4_V2_8197F << BIT_SHIFT_TAIL_PKT_Q4_V2_8197F)
  5481. #define BIT_CLEAR_TAIL_PKT_Q4_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q4_V2_8197F))
  5482. #define BIT_GET_TAIL_PKT_Q4_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q4_V2_8197F) & BIT_MASK_TAIL_PKT_Q4_V2_8197F)
  5483. #define BIT_SET_TAIL_PKT_Q4_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_Q4_V2_8197F(x) | BIT_TAIL_PKT_Q4_V2_8197F(v))
  5484. #define BIT_SHIFT_HEAD_PKT_Q4_V1_8197F 0
  5485. #define BIT_MASK_HEAD_PKT_Q4_V1_8197F 0x7ff
  5486. #define BIT_HEAD_PKT_Q4_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_Q4_V1_8197F) << BIT_SHIFT_HEAD_PKT_Q4_V1_8197F)
  5487. #define BITS_HEAD_PKT_Q4_V1_8197F (BIT_MASK_HEAD_PKT_Q4_V1_8197F << BIT_SHIFT_HEAD_PKT_Q4_V1_8197F)
  5488. #define BIT_CLEAR_HEAD_PKT_Q4_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q4_V1_8197F))
  5489. #define BIT_GET_HEAD_PKT_Q4_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q4_V1_8197F) & BIT_MASK_HEAD_PKT_Q4_V1_8197F)
  5490. #define BIT_SET_HEAD_PKT_Q4_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_Q4_V1_8197F(x) | BIT_HEAD_PKT_Q4_V1_8197F(v))
  5491. /* 2 REG_Q5_INFO_8197F */
  5492. #define BIT_SHIFT_QUEUEMACID_Q5_V1_8197F 25
  5493. #define BIT_MASK_QUEUEMACID_Q5_V1_8197F 0x7f
  5494. #define BIT_QUEUEMACID_Q5_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_Q5_V1_8197F) << BIT_SHIFT_QUEUEMACID_Q5_V1_8197F)
  5495. #define BITS_QUEUEMACID_Q5_V1_8197F (BIT_MASK_QUEUEMACID_Q5_V1_8197F << BIT_SHIFT_QUEUEMACID_Q5_V1_8197F)
  5496. #define BIT_CLEAR_QUEUEMACID_Q5_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_Q5_V1_8197F))
  5497. #define BIT_GET_QUEUEMACID_Q5_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q5_V1_8197F) & BIT_MASK_QUEUEMACID_Q5_V1_8197F)
  5498. #define BIT_SET_QUEUEMACID_Q5_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_Q5_V1_8197F(x) | BIT_QUEUEMACID_Q5_V1_8197F(v))
  5499. #define BIT_SHIFT_QUEUEAC_Q5_V1_8197F 23
  5500. #define BIT_MASK_QUEUEAC_Q5_V1_8197F 0x3
  5501. #define BIT_QUEUEAC_Q5_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_Q5_V1_8197F) << BIT_SHIFT_QUEUEAC_Q5_V1_8197F)
  5502. #define BITS_QUEUEAC_Q5_V1_8197F (BIT_MASK_QUEUEAC_Q5_V1_8197F << BIT_SHIFT_QUEUEAC_Q5_V1_8197F)
  5503. #define BIT_CLEAR_QUEUEAC_Q5_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q5_V1_8197F))
  5504. #define BIT_GET_QUEUEAC_Q5_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_Q5_V1_8197F) & BIT_MASK_QUEUEAC_Q5_V1_8197F)
  5505. #define BIT_SET_QUEUEAC_Q5_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_Q5_V1_8197F(x) | BIT_QUEUEAC_Q5_V1_8197F(v))
  5506. #define BIT_TIDEMPTY_Q5_V1_8197F BIT(22)
  5507. #define BIT_SHIFT_TAIL_PKT_Q5_V2_8197F 11
  5508. #define BIT_MASK_TAIL_PKT_Q5_V2_8197F 0x7ff
  5509. #define BIT_TAIL_PKT_Q5_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_Q5_V2_8197F) << BIT_SHIFT_TAIL_PKT_Q5_V2_8197F)
  5510. #define BITS_TAIL_PKT_Q5_V2_8197F (BIT_MASK_TAIL_PKT_Q5_V2_8197F << BIT_SHIFT_TAIL_PKT_Q5_V2_8197F)
  5511. #define BIT_CLEAR_TAIL_PKT_Q5_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q5_V2_8197F))
  5512. #define BIT_GET_TAIL_PKT_Q5_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q5_V2_8197F) & BIT_MASK_TAIL_PKT_Q5_V2_8197F)
  5513. #define BIT_SET_TAIL_PKT_Q5_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_Q5_V2_8197F(x) | BIT_TAIL_PKT_Q5_V2_8197F(v))
  5514. #define BIT_SHIFT_HEAD_PKT_Q5_V1_8197F 0
  5515. #define BIT_MASK_HEAD_PKT_Q5_V1_8197F 0x7ff
  5516. #define BIT_HEAD_PKT_Q5_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_Q5_V1_8197F) << BIT_SHIFT_HEAD_PKT_Q5_V1_8197F)
  5517. #define BITS_HEAD_PKT_Q5_V1_8197F (BIT_MASK_HEAD_PKT_Q5_V1_8197F << BIT_SHIFT_HEAD_PKT_Q5_V1_8197F)
  5518. #define BIT_CLEAR_HEAD_PKT_Q5_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q5_V1_8197F))
  5519. #define BIT_GET_HEAD_PKT_Q5_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q5_V1_8197F) & BIT_MASK_HEAD_PKT_Q5_V1_8197F)
  5520. #define BIT_SET_HEAD_PKT_Q5_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_Q5_V1_8197F(x) | BIT_HEAD_PKT_Q5_V1_8197F(v))
  5521. /* 2 REG_Q6_INFO_8197F */
  5522. #define BIT_SHIFT_QUEUEMACID_Q6_V1_8197F 25
  5523. #define BIT_MASK_QUEUEMACID_Q6_V1_8197F 0x7f
  5524. #define BIT_QUEUEMACID_Q6_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_Q6_V1_8197F) << BIT_SHIFT_QUEUEMACID_Q6_V1_8197F)
  5525. #define BITS_QUEUEMACID_Q6_V1_8197F (BIT_MASK_QUEUEMACID_Q6_V1_8197F << BIT_SHIFT_QUEUEMACID_Q6_V1_8197F)
  5526. #define BIT_CLEAR_QUEUEMACID_Q6_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_Q6_V1_8197F))
  5527. #define BIT_GET_QUEUEMACID_Q6_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q6_V1_8197F) & BIT_MASK_QUEUEMACID_Q6_V1_8197F)
  5528. #define BIT_SET_QUEUEMACID_Q6_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_Q6_V1_8197F(x) | BIT_QUEUEMACID_Q6_V1_8197F(v))
  5529. #define BIT_SHIFT_QUEUEAC_Q6_V1_8197F 23
  5530. #define BIT_MASK_QUEUEAC_Q6_V1_8197F 0x3
  5531. #define BIT_QUEUEAC_Q6_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_Q6_V1_8197F) << BIT_SHIFT_QUEUEAC_Q6_V1_8197F)
  5532. #define BITS_QUEUEAC_Q6_V1_8197F (BIT_MASK_QUEUEAC_Q6_V1_8197F << BIT_SHIFT_QUEUEAC_Q6_V1_8197F)
  5533. #define BIT_CLEAR_QUEUEAC_Q6_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q6_V1_8197F))
  5534. #define BIT_GET_QUEUEAC_Q6_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_Q6_V1_8197F) & BIT_MASK_QUEUEAC_Q6_V1_8197F)
  5535. #define BIT_SET_QUEUEAC_Q6_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_Q6_V1_8197F(x) | BIT_QUEUEAC_Q6_V1_8197F(v))
  5536. #define BIT_TIDEMPTY_Q6_V1_8197F BIT(22)
  5537. #define BIT_SHIFT_TAIL_PKT_Q6_V2_8197F 11
  5538. #define BIT_MASK_TAIL_PKT_Q6_V2_8197F 0x7ff
  5539. #define BIT_TAIL_PKT_Q6_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_Q6_V2_8197F) << BIT_SHIFT_TAIL_PKT_Q6_V2_8197F)
  5540. #define BITS_TAIL_PKT_Q6_V2_8197F (BIT_MASK_TAIL_PKT_Q6_V2_8197F << BIT_SHIFT_TAIL_PKT_Q6_V2_8197F)
  5541. #define BIT_CLEAR_TAIL_PKT_Q6_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q6_V2_8197F))
  5542. #define BIT_GET_TAIL_PKT_Q6_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q6_V2_8197F) & BIT_MASK_TAIL_PKT_Q6_V2_8197F)
  5543. #define BIT_SET_TAIL_PKT_Q6_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_Q6_V2_8197F(x) | BIT_TAIL_PKT_Q6_V2_8197F(v))
  5544. #define BIT_SHIFT_HEAD_PKT_Q6_V1_8197F 0
  5545. #define BIT_MASK_HEAD_PKT_Q6_V1_8197F 0x7ff
  5546. #define BIT_HEAD_PKT_Q6_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_Q6_V1_8197F) << BIT_SHIFT_HEAD_PKT_Q6_V1_8197F)
  5547. #define BITS_HEAD_PKT_Q6_V1_8197F (BIT_MASK_HEAD_PKT_Q6_V1_8197F << BIT_SHIFT_HEAD_PKT_Q6_V1_8197F)
  5548. #define BIT_CLEAR_HEAD_PKT_Q6_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q6_V1_8197F))
  5549. #define BIT_GET_HEAD_PKT_Q6_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q6_V1_8197F) & BIT_MASK_HEAD_PKT_Q6_V1_8197F)
  5550. #define BIT_SET_HEAD_PKT_Q6_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_Q6_V1_8197F(x) | BIT_HEAD_PKT_Q6_V1_8197F(v))
  5551. /* 2 REG_Q7_INFO_8197F */
  5552. #define BIT_SHIFT_QUEUEMACID_Q7_V1_8197F 25
  5553. #define BIT_MASK_QUEUEMACID_Q7_V1_8197F 0x7f
  5554. #define BIT_QUEUEMACID_Q7_V1_8197F(x) (((x) & BIT_MASK_QUEUEMACID_Q7_V1_8197F) << BIT_SHIFT_QUEUEMACID_Q7_V1_8197F)
  5555. #define BITS_QUEUEMACID_Q7_V1_8197F (BIT_MASK_QUEUEMACID_Q7_V1_8197F << BIT_SHIFT_QUEUEMACID_Q7_V1_8197F)
  5556. #define BIT_CLEAR_QUEUEMACID_Q7_V1_8197F(x) ((x) & (~BITS_QUEUEMACID_Q7_V1_8197F))
  5557. #define BIT_GET_QUEUEMACID_Q7_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q7_V1_8197F) & BIT_MASK_QUEUEMACID_Q7_V1_8197F)
  5558. #define BIT_SET_QUEUEMACID_Q7_V1_8197F(x, v) (BIT_CLEAR_QUEUEMACID_Q7_V1_8197F(x) | BIT_QUEUEMACID_Q7_V1_8197F(v))
  5559. #define BIT_SHIFT_QUEUEAC_Q7_V1_8197F 23
  5560. #define BIT_MASK_QUEUEAC_Q7_V1_8197F 0x3
  5561. #define BIT_QUEUEAC_Q7_V1_8197F(x) (((x) & BIT_MASK_QUEUEAC_Q7_V1_8197F) << BIT_SHIFT_QUEUEAC_Q7_V1_8197F)
  5562. #define BITS_QUEUEAC_Q7_V1_8197F (BIT_MASK_QUEUEAC_Q7_V1_8197F << BIT_SHIFT_QUEUEAC_Q7_V1_8197F)
  5563. #define BIT_CLEAR_QUEUEAC_Q7_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q7_V1_8197F))
  5564. #define BIT_GET_QUEUEAC_Q7_V1_8197F(x) (((x) >> BIT_SHIFT_QUEUEAC_Q7_V1_8197F) & BIT_MASK_QUEUEAC_Q7_V1_8197F)
  5565. #define BIT_SET_QUEUEAC_Q7_V1_8197F(x, v) (BIT_CLEAR_QUEUEAC_Q7_V1_8197F(x) | BIT_QUEUEAC_Q7_V1_8197F(v))
  5566. #define BIT_TIDEMPTY_Q7_V1_8197F BIT(22)
  5567. #define BIT_SHIFT_TAIL_PKT_Q7_V2_8197F 11
  5568. #define BIT_MASK_TAIL_PKT_Q7_V2_8197F 0x7ff
  5569. #define BIT_TAIL_PKT_Q7_V2_8197F(x) (((x) & BIT_MASK_TAIL_PKT_Q7_V2_8197F) << BIT_SHIFT_TAIL_PKT_Q7_V2_8197F)
  5570. #define BITS_TAIL_PKT_Q7_V2_8197F (BIT_MASK_TAIL_PKT_Q7_V2_8197F << BIT_SHIFT_TAIL_PKT_Q7_V2_8197F)
  5571. #define BIT_CLEAR_TAIL_PKT_Q7_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q7_V2_8197F))
  5572. #define BIT_GET_TAIL_PKT_Q7_V2_8197F(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q7_V2_8197F) & BIT_MASK_TAIL_PKT_Q7_V2_8197F)
  5573. #define BIT_SET_TAIL_PKT_Q7_V2_8197F(x, v) (BIT_CLEAR_TAIL_PKT_Q7_V2_8197F(x) | BIT_TAIL_PKT_Q7_V2_8197F(v))
  5574. #define BIT_SHIFT_HEAD_PKT_Q7_V1_8197F 0
  5575. #define BIT_MASK_HEAD_PKT_Q7_V1_8197F 0x7ff
  5576. #define BIT_HEAD_PKT_Q7_V1_8197F(x) (((x) & BIT_MASK_HEAD_PKT_Q7_V1_8197F) << BIT_SHIFT_HEAD_PKT_Q7_V1_8197F)
  5577. #define BITS_HEAD_PKT_Q7_V1_8197F (BIT_MASK_HEAD_PKT_Q7_V1_8197F << BIT_SHIFT_HEAD_PKT_Q7_V1_8197F)
  5578. #define BIT_CLEAR_HEAD_PKT_Q7_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q7_V1_8197F))
  5579. #define BIT_GET_HEAD_PKT_Q7_V1_8197F(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q7_V1_8197F) & BIT_MASK_HEAD_PKT_Q7_V1_8197F)
  5580. #define BIT_SET_HEAD_PKT_Q7_V1_8197F(x, v) (BIT_CLEAR_HEAD_PKT_Q7_V1_8197F(x) | BIT_HEAD_PKT_Q7_V1_8197F(v))
  5581. /* 2 REG_WMAC_LBK_BUF_HD_V1_8197F */
  5582. #define BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8197F 0
  5583. #define BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8197F 0xfff
  5584. #define BIT_WMAC_LBK_BUF_HEAD_V1_8197F(x) (((x) & BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8197F) << BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8197F)
  5585. #define BITS_WMAC_LBK_BUF_HEAD_V1_8197F (BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8197F << BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8197F)
  5586. #define BIT_CLEAR_WMAC_LBK_BUF_HEAD_V1_8197F(x) ((x) & (~BITS_WMAC_LBK_BUF_HEAD_V1_8197F))
  5587. #define BIT_GET_WMAC_LBK_BUF_HEAD_V1_8197F(x) (((x) >> BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8197F) & BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8197F)
  5588. #define BIT_SET_WMAC_LBK_BUF_HEAD_V1_8197F(x, v) (BIT_CLEAR_WMAC_LBK_BUF_HEAD_V1_8197F(x) | BIT_WMAC_LBK_BUF_HEAD_V1_8197F(v))
  5589. /* 2 REG_MGQ_BDNY_V1_8197F */
  5590. #define BIT_SHIFT_MGQ_PGBNDY_V1_8197F 0
  5591. #define BIT_MASK_MGQ_PGBNDY_V1_8197F 0xfff
  5592. #define BIT_MGQ_PGBNDY_V1_8197F(x) (((x) & BIT_MASK_MGQ_PGBNDY_V1_8197F) << BIT_SHIFT_MGQ_PGBNDY_V1_8197F)
  5593. #define BITS_MGQ_PGBNDY_V1_8197F (BIT_MASK_MGQ_PGBNDY_V1_8197F << BIT_SHIFT_MGQ_PGBNDY_V1_8197F)
  5594. #define BIT_CLEAR_MGQ_PGBNDY_V1_8197F(x) ((x) & (~BITS_MGQ_PGBNDY_V1_8197F))
  5595. #define BIT_GET_MGQ_PGBNDY_V1_8197F(x) (((x) >> BIT_SHIFT_MGQ_PGBNDY_V1_8197F) & BIT_MASK_MGQ_PGBNDY_V1_8197F)
  5596. #define BIT_SET_MGQ_PGBNDY_V1_8197F(x, v) (BIT_CLEAR_MGQ_PGBNDY_V1_8197F(x) | BIT_MGQ_PGBNDY_V1_8197F(v))
  5597. /* 2 REG_TXRPT_CTRL_8197F */
  5598. #define BIT_SHIFT_TRXRPT_TIMER_TH_8197F 24
  5599. #define BIT_MASK_TRXRPT_TIMER_TH_8197F 0xff
  5600. #define BIT_TRXRPT_TIMER_TH_8197F(x) (((x) & BIT_MASK_TRXRPT_TIMER_TH_8197F) << BIT_SHIFT_TRXRPT_TIMER_TH_8197F)
  5601. #define BITS_TRXRPT_TIMER_TH_8197F (BIT_MASK_TRXRPT_TIMER_TH_8197F << BIT_SHIFT_TRXRPT_TIMER_TH_8197F)
  5602. #define BIT_CLEAR_TRXRPT_TIMER_TH_8197F(x) ((x) & (~BITS_TRXRPT_TIMER_TH_8197F))
  5603. #define BIT_GET_TRXRPT_TIMER_TH_8197F(x) (((x) >> BIT_SHIFT_TRXRPT_TIMER_TH_8197F) & BIT_MASK_TRXRPT_TIMER_TH_8197F)
  5604. #define BIT_SET_TRXRPT_TIMER_TH_8197F(x, v) (BIT_CLEAR_TRXRPT_TIMER_TH_8197F(x) | BIT_TRXRPT_TIMER_TH_8197F(v))
  5605. #define BIT_SHIFT_TRXRPT_LEN_TH_8197F 16
  5606. #define BIT_MASK_TRXRPT_LEN_TH_8197F 0xff
  5607. #define BIT_TRXRPT_LEN_TH_8197F(x) (((x) & BIT_MASK_TRXRPT_LEN_TH_8197F) << BIT_SHIFT_TRXRPT_LEN_TH_8197F)
  5608. #define BITS_TRXRPT_LEN_TH_8197F (BIT_MASK_TRXRPT_LEN_TH_8197F << BIT_SHIFT_TRXRPT_LEN_TH_8197F)
  5609. #define BIT_CLEAR_TRXRPT_LEN_TH_8197F(x) ((x) & (~BITS_TRXRPT_LEN_TH_8197F))
  5610. #define BIT_GET_TRXRPT_LEN_TH_8197F(x) (((x) >> BIT_SHIFT_TRXRPT_LEN_TH_8197F) & BIT_MASK_TRXRPT_LEN_TH_8197F)
  5611. #define BIT_SET_TRXRPT_LEN_TH_8197F(x, v) (BIT_CLEAR_TRXRPT_LEN_TH_8197F(x) | BIT_TRXRPT_LEN_TH_8197F(v))
  5612. #define BIT_SHIFT_TRXRPT_READ_PTR_8197F 8
  5613. #define BIT_MASK_TRXRPT_READ_PTR_8197F 0xff
  5614. #define BIT_TRXRPT_READ_PTR_8197F(x) (((x) & BIT_MASK_TRXRPT_READ_PTR_8197F) << BIT_SHIFT_TRXRPT_READ_PTR_8197F)
  5615. #define BITS_TRXRPT_READ_PTR_8197F (BIT_MASK_TRXRPT_READ_PTR_8197F << BIT_SHIFT_TRXRPT_READ_PTR_8197F)
  5616. #define BIT_CLEAR_TRXRPT_READ_PTR_8197F(x) ((x) & (~BITS_TRXRPT_READ_PTR_8197F))
  5617. #define BIT_GET_TRXRPT_READ_PTR_8197F(x) (((x) >> BIT_SHIFT_TRXRPT_READ_PTR_8197F) & BIT_MASK_TRXRPT_READ_PTR_8197F)
  5618. #define BIT_SET_TRXRPT_READ_PTR_8197F(x, v) (BIT_CLEAR_TRXRPT_READ_PTR_8197F(x) | BIT_TRXRPT_READ_PTR_8197F(v))
  5619. #define BIT_SHIFT_TRXRPT_WRITE_PTR_8197F 0
  5620. #define BIT_MASK_TRXRPT_WRITE_PTR_8197F 0xff
  5621. #define BIT_TRXRPT_WRITE_PTR_8197F(x) (((x) & BIT_MASK_TRXRPT_WRITE_PTR_8197F) << BIT_SHIFT_TRXRPT_WRITE_PTR_8197F)
  5622. #define BITS_TRXRPT_WRITE_PTR_8197F (BIT_MASK_TRXRPT_WRITE_PTR_8197F << BIT_SHIFT_TRXRPT_WRITE_PTR_8197F)
  5623. #define BIT_CLEAR_TRXRPT_WRITE_PTR_8197F(x) ((x) & (~BITS_TRXRPT_WRITE_PTR_8197F))
  5624. #define BIT_GET_TRXRPT_WRITE_PTR_8197F(x) (((x) >> BIT_SHIFT_TRXRPT_WRITE_PTR_8197F) & BIT_MASK_TRXRPT_WRITE_PTR_8197F)
  5625. #define BIT_SET_TRXRPT_WRITE_PTR_8197F(x, v) (BIT_CLEAR_TRXRPT_WRITE_PTR_8197F(x) | BIT_TRXRPT_WRITE_PTR_8197F(v))
  5626. /* 2 REG_INIRTS_RATE_SEL_8197F */
  5627. #define BIT_LEAG_RTS_BW_DUP_8197F BIT(5)
  5628. /* 2 REG_BASIC_CFEND_RATE_8197F */
  5629. #define BIT_SHIFT_BASIC_CFEND_RATE_8197F 0
  5630. #define BIT_MASK_BASIC_CFEND_RATE_8197F 0x1f
  5631. #define BIT_BASIC_CFEND_RATE_8197F(x) (((x) & BIT_MASK_BASIC_CFEND_RATE_8197F) << BIT_SHIFT_BASIC_CFEND_RATE_8197F)
  5632. #define BITS_BASIC_CFEND_RATE_8197F (BIT_MASK_BASIC_CFEND_RATE_8197F << BIT_SHIFT_BASIC_CFEND_RATE_8197F)
  5633. #define BIT_CLEAR_BASIC_CFEND_RATE_8197F(x) ((x) & (~BITS_BASIC_CFEND_RATE_8197F))
  5634. #define BIT_GET_BASIC_CFEND_RATE_8197F(x) (((x) >> BIT_SHIFT_BASIC_CFEND_RATE_8197F) & BIT_MASK_BASIC_CFEND_RATE_8197F)
  5635. #define BIT_SET_BASIC_CFEND_RATE_8197F(x, v) (BIT_CLEAR_BASIC_CFEND_RATE_8197F(x) | BIT_BASIC_CFEND_RATE_8197F(v))
  5636. /* 2 REG_STBC_CFEND_RATE_8197F */
  5637. #define BIT_SHIFT_STBC_CFEND_RATE_8197F 0
  5638. #define BIT_MASK_STBC_CFEND_RATE_8197F 0x1f
  5639. #define BIT_STBC_CFEND_RATE_8197F(x) (((x) & BIT_MASK_STBC_CFEND_RATE_8197F) << BIT_SHIFT_STBC_CFEND_RATE_8197F)
  5640. #define BITS_STBC_CFEND_RATE_8197F (BIT_MASK_STBC_CFEND_RATE_8197F << BIT_SHIFT_STBC_CFEND_RATE_8197F)
  5641. #define BIT_CLEAR_STBC_CFEND_RATE_8197F(x) ((x) & (~BITS_STBC_CFEND_RATE_8197F))
  5642. #define BIT_GET_STBC_CFEND_RATE_8197F(x) (((x) >> BIT_SHIFT_STBC_CFEND_RATE_8197F) & BIT_MASK_STBC_CFEND_RATE_8197F)
  5643. #define BIT_SET_STBC_CFEND_RATE_8197F(x, v) (BIT_CLEAR_STBC_CFEND_RATE_8197F(x) | BIT_STBC_CFEND_RATE_8197F(v))
  5644. /* 2 REG_DATA_SC_8197F */
  5645. #define BIT_SHIFT_TXSC_40M_8197F 4
  5646. #define BIT_MASK_TXSC_40M_8197F 0xf
  5647. #define BIT_TXSC_40M_8197F(x) (((x) & BIT_MASK_TXSC_40M_8197F) << BIT_SHIFT_TXSC_40M_8197F)
  5648. #define BITS_TXSC_40M_8197F (BIT_MASK_TXSC_40M_8197F << BIT_SHIFT_TXSC_40M_8197F)
  5649. #define BIT_CLEAR_TXSC_40M_8197F(x) ((x) & (~BITS_TXSC_40M_8197F))
  5650. #define BIT_GET_TXSC_40M_8197F(x) (((x) >> BIT_SHIFT_TXSC_40M_8197F) & BIT_MASK_TXSC_40M_8197F)
  5651. #define BIT_SET_TXSC_40M_8197F(x, v) (BIT_CLEAR_TXSC_40M_8197F(x) | BIT_TXSC_40M_8197F(v))
  5652. #define BIT_SHIFT_TXSC_20M_8197F 0
  5653. #define BIT_MASK_TXSC_20M_8197F 0xf
  5654. #define BIT_TXSC_20M_8197F(x) (((x) & BIT_MASK_TXSC_20M_8197F) << BIT_SHIFT_TXSC_20M_8197F)
  5655. #define BITS_TXSC_20M_8197F (BIT_MASK_TXSC_20M_8197F << BIT_SHIFT_TXSC_20M_8197F)
  5656. #define BIT_CLEAR_TXSC_20M_8197F(x) ((x) & (~BITS_TXSC_20M_8197F))
  5657. #define BIT_GET_TXSC_20M_8197F(x) (((x) >> BIT_SHIFT_TXSC_20M_8197F) & BIT_MASK_TXSC_20M_8197F)
  5658. #define BIT_SET_TXSC_20M_8197F(x, v) (BIT_CLEAR_TXSC_20M_8197F(x) | BIT_TXSC_20M_8197F(v))
  5659. /* 2 REG_MACID_SLEEP3_8197F */
  5660. #define BIT_SHIFT_MACID127_96_PKTSLEEP_8197F 0
  5661. #define BIT_MASK_MACID127_96_PKTSLEEP_8197F 0xffffffffL
  5662. #define BIT_MACID127_96_PKTSLEEP_8197F(x) (((x) & BIT_MASK_MACID127_96_PKTSLEEP_8197F) << BIT_SHIFT_MACID127_96_PKTSLEEP_8197F)
  5663. #define BITS_MACID127_96_PKTSLEEP_8197F (BIT_MASK_MACID127_96_PKTSLEEP_8197F << BIT_SHIFT_MACID127_96_PKTSLEEP_8197F)
  5664. #define BIT_CLEAR_MACID127_96_PKTSLEEP_8197F(x) ((x) & (~BITS_MACID127_96_PKTSLEEP_8197F))
  5665. #define BIT_GET_MACID127_96_PKTSLEEP_8197F(x) (((x) >> BIT_SHIFT_MACID127_96_PKTSLEEP_8197F) & BIT_MASK_MACID127_96_PKTSLEEP_8197F)
  5666. #define BIT_SET_MACID127_96_PKTSLEEP_8197F(x, v) (BIT_CLEAR_MACID127_96_PKTSLEEP_8197F(x) | BIT_MACID127_96_PKTSLEEP_8197F(v))
  5667. /* 2 REG_MACID_SLEEP1_8197F */
  5668. #define BIT_SHIFT_MACID63_32_PKTSLEEP_8197F 0
  5669. #define BIT_MASK_MACID63_32_PKTSLEEP_8197F 0xffffffffL
  5670. #define BIT_MACID63_32_PKTSLEEP_8197F(x) (((x) & BIT_MASK_MACID63_32_PKTSLEEP_8197F) << BIT_SHIFT_MACID63_32_PKTSLEEP_8197F)
  5671. #define BITS_MACID63_32_PKTSLEEP_8197F (BIT_MASK_MACID63_32_PKTSLEEP_8197F << BIT_SHIFT_MACID63_32_PKTSLEEP_8197F)
  5672. #define BIT_CLEAR_MACID63_32_PKTSLEEP_8197F(x) ((x) & (~BITS_MACID63_32_PKTSLEEP_8197F))
  5673. #define BIT_GET_MACID63_32_PKTSLEEP_8197F(x) (((x) >> BIT_SHIFT_MACID63_32_PKTSLEEP_8197F) & BIT_MASK_MACID63_32_PKTSLEEP_8197F)
  5674. #define BIT_SET_MACID63_32_PKTSLEEP_8197F(x, v) (BIT_CLEAR_MACID63_32_PKTSLEEP_8197F(x) | BIT_MACID63_32_PKTSLEEP_8197F(v))
  5675. /* 2 REG_ARFR2_V1_8197F */
  5676. #define BIT_SHIFT_ARFR2_V1_8197F 0
  5677. #define BIT_MASK_ARFR2_V1_8197F 0xffffffffffffffffL
  5678. #define BIT_ARFR2_V1_8197F(x) (((x) & BIT_MASK_ARFR2_V1_8197F) << BIT_SHIFT_ARFR2_V1_8197F)
  5679. #define BITS_ARFR2_V1_8197F (BIT_MASK_ARFR2_V1_8197F << BIT_SHIFT_ARFR2_V1_8197F)
  5680. #define BIT_CLEAR_ARFR2_V1_8197F(x) ((x) & (~BITS_ARFR2_V1_8197F))
  5681. #define BIT_GET_ARFR2_V1_8197F(x) (((x) >> BIT_SHIFT_ARFR2_V1_8197F) & BIT_MASK_ARFR2_V1_8197F)
  5682. #define BIT_SET_ARFR2_V1_8197F(x, v) (BIT_CLEAR_ARFR2_V1_8197F(x) | BIT_ARFR2_V1_8197F(v))
  5683. /* 2 REG_ARFR3_V1_8197F */
  5684. #define BIT_SHIFT_ARFR3_V1_8197F 0
  5685. #define BIT_MASK_ARFR3_V1_8197F 0xffffffffffffffffL
  5686. #define BIT_ARFR3_V1_8197F(x) (((x) & BIT_MASK_ARFR3_V1_8197F) << BIT_SHIFT_ARFR3_V1_8197F)
  5687. #define BITS_ARFR3_V1_8197F (BIT_MASK_ARFR3_V1_8197F << BIT_SHIFT_ARFR3_V1_8197F)
  5688. #define BIT_CLEAR_ARFR3_V1_8197F(x) ((x) & (~BITS_ARFR3_V1_8197F))
  5689. #define BIT_GET_ARFR3_V1_8197F(x) (((x) >> BIT_SHIFT_ARFR3_V1_8197F) & BIT_MASK_ARFR3_V1_8197F)
  5690. #define BIT_SET_ARFR3_V1_8197F(x, v) (BIT_CLEAR_ARFR3_V1_8197F(x) | BIT_ARFR3_V1_8197F(v))
  5691. /* 2 REG_ARFR4_8197F */
  5692. #define BIT_SHIFT_ARFR4_8197F 0
  5693. #define BIT_MASK_ARFR4_8197F 0xffffffffffffffffL
  5694. #define BIT_ARFR4_8197F(x) (((x) & BIT_MASK_ARFR4_8197F) << BIT_SHIFT_ARFR4_8197F)
  5695. #define BITS_ARFR4_8197F (BIT_MASK_ARFR4_8197F << BIT_SHIFT_ARFR4_8197F)
  5696. #define BIT_CLEAR_ARFR4_8197F(x) ((x) & (~BITS_ARFR4_8197F))
  5697. #define BIT_GET_ARFR4_8197F(x) (((x) >> BIT_SHIFT_ARFR4_8197F) & BIT_MASK_ARFR4_8197F)
  5698. #define BIT_SET_ARFR4_8197F(x, v) (BIT_CLEAR_ARFR4_8197F(x) | BIT_ARFR4_8197F(v))
  5699. /* 2 REG_ARFR5_8197F */
  5700. #define BIT_SHIFT_ARFR5_8197F 0
  5701. #define BIT_MASK_ARFR5_8197F 0xffffffffffffffffL
  5702. #define BIT_ARFR5_8197F(x) (((x) & BIT_MASK_ARFR5_8197F) << BIT_SHIFT_ARFR5_8197F)
  5703. #define BITS_ARFR5_8197F (BIT_MASK_ARFR5_8197F << BIT_SHIFT_ARFR5_8197F)
  5704. #define BIT_CLEAR_ARFR5_8197F(x) ((x) & (~BITS_ARFR5_8197F))
  5705. #define BIT_GET_ARFR5_8197F(x) (((x) >> BIT_SHIFT_ARFR5_8197F) & BIT_MASK_ARFR5_8197F)
  5706. #define BIT_SET_ARFR5_8197F(x, v) (BIT_CLEAR_ARFR5_8197F(x) | BIT_ARFR5_8197F(v))
  5707. /* 2 REG_TXRPT_START_OFFSET_8197F */
  5708. #define BIT_SHCUT_PARSE_DASA_8197F BIT(25)
  5709. #define BIT_SHCUT_BYPASS_8197F BIT(24)
  5710. #define BIT__R_RPTFIFO_1K_8197F BIT(16)
  5711. #define BIT_SHIFT_MACID_CTRL_OFFSET_8197F 8
  5712. #define BIT_MASK_MACID_CTRL_OFFSET_8197F 0xff
  5713. #define BIT_MACID_CTRL_OFFSET_8197F(x) (((x) & BIT_MASK_MACID_CTRL_OFFSET_8197F) << BIT_SHIFT_MACID_CTRL_OFFSET_8197F)
  5714. #define BITS_MACID_CTRL_OFFSET_8197F (BIT_MASK_MACID_CTRL_OFFSET_8197F << BIT_SHIFT_MACID_CTRL_OFFSET_8197F)
  5715. #define BIT_CLEAR_MACID_CTRL_OFFSET_8197F(x) ((x) & (~BITS_MACID_CTRL_OFFSET_8197F))
  5716. #define BIT_GET_MACID_CTRL_OFFSET_8197F(x) (((x) >> BIT_SHIFT_MACID_CTRL_OFFSET_8197F) & BIT_MASK_MACID_CTRL_OFFSET_8197F)
  5717. #define BIT_SET_MACID_CTRL_OFFSET_8197F(x, v) (BIT_CLEAR_MACID_CTRL_OFFSET_8197F(x) | BIT_MACID_CTRL_OFFSET_8197F(v))
  5718. #define BIT_SHIFT_AMPDU_TXRPT_OFFSET_8197F 0
  5719. #define BIT_MASK_AMPDU_TXRPT_OFFSET_8197F 0xff
  5720. #define BIT_AMPDU_TXRPT_OFFSET_8197F(x) (((x) & BIT_MASK_AMPDU_TXRPT_OFFSET_8197F) << BIT_SHIFT_AMPDU_TXRPT_OFFSET_8197F)
  5721. #define BITS_AMPDU_TXRPT_OFFSET_8197F (BIT_MASK_AMPDU_TXRPT_OFFSET_8197F << BIT_SHIFT_AMPDU_TXRPT_OFFSET_8197F)
  5722. #define BIT_CLEAR_AMPDU_TXRPT_OFFSET_8197F(x) ((x) & (~BITS_AMPDU_TXRPT_OFFSET_8197F))
  5723. #define BIT_GET_AMPDU_TXRPT_OFFSET_8197F(x) (((x) >> BIT_SHIFT_AMPDU_TXRPT_OFFSET_8197F) & BIT_MASK_AMPDU_TXRPT_OFFSET_8197F)
  5724. #define BIT_SET_AMPDU_TXRPT_OFFSET_8197F(x, v) (BIT_CLEAR_AMPDU_TXRPT_OFFSET_8197F(x) | BIT_AMPDU_TXRPT_OFFSET_8197F(v))
  5725. /* 2 REG_NOT_VALID_8197F */
  5726. /* 2 REG_POWER_STAGE1_8197F */
  5727. #define BIT_PTA_WL_PRI_MASK_CPU_MGQ_8197F BIT(31)
  5728. #define BIT_PTA_WL_PRI_MASK_BCNQ_8197F BIT(30)
  5729. #define BIT_PTA_WL_PRI_MASK_HIQ_8197F BIT(29)
  5730. #define BIT_PTA_WL_PRI_MASK_MGQ_8197F BIT(28)
  5731. #define BIT_PTA_WL_PRI_MASK_BK_8197F BIT(27)
  5732. #define BIT_PTA_WL_PRI_MASK_BE_8197F BIT(26)
  5733. #define BIT_PTA_WL_PRI_MASK_VI_8197F BIT(25)
  5734. #define BIT_PTA_WL_PRI_MASK_VO_8197F BIT(24)
  5735. #define BIT_SHIFT_POWER_STAGE1_8197F 0
  5736. #define BIT_MASK_POWER_STAGE1_8197F 0xffffff
  5737. #define BIT_POWER_STAGE1_8197F(x) (((x) & BIT_MASK_POWER_STAGE1_8197F) << BIT_SHIFT_POWER_STAGE1_8197F)
  5738. #define BITS_POWER_STAGE1_8197F (BIT_MASK_POWER_STAGE1_8197F << BIT_SHIFT_POWER_STAGE1_8197F)
  5739. #define BIT_CLEAR_POWER_STAGE1_8197F(x) ((x) & (~BITS_POWER_STAGE1_8197F))
  5740. #define BIT_GET_POWER_STAGE1_8197F(x) (((x) >> BIT_SHIFT_POWER_STAGE1_8197F) & BIT_MASK_POWER_STAGE1_8197F)
  5741. #define BIT_SET_POWER_STAGE1_8197F(x, v) (BIT_CLEAR_POWER_STAGE1_8197F(x) | BIT_POWER_STAGE1_8197F(v))
  5742. /* 2 REG_POWER_STAGE2_8197F */
  5743. #define BIT__R_CTRL_PKT_POW_ADJ_8197F BIT(24)
  5744. #define BIT_SHIFT_POWER_STAGE2_8197F 0
  5745. #define BIT_MASK_POWER_STAGE2_8197F 0xffffff
  5746. #define BIT_POWER_STAGE2_8197F(x) (((x) & BIT_MASK_POWER_STAGE2_8197F) << BIT_SHIFT_POWER_STAGE2_8197F)
  5747. #define BITS_POWER_STAGE2_8197F (BIT_MASK_POWER_STAGE2_8197F << BIT_SHIFT_POWER_STAGE2_8197F)
  5748. #define BIT_CLEAR_POWER_STAGE2_8197F(x) ((x) & (~BITS_POWER_STAGE2_8197F))
  5749. #define BIT_GET_POWER_STAGE2_8197F(x) (((x) >> BIT_SHIFT_POWER_STAGE2_8197F) & BIT_MASK_POWER_STAGE2_8197F)
  5750. #define BIT_SET_POWER_STAGE2_8197F(x, v) (BIT_CLEAR_POWER_STAGE2_8197F(x) | BIT_POWER_STAGE2_8197F(v))
  5751. /* 2 REG_SW_AMPDU_BURST_MODE_CTRL_8197F */
  5752. #define BIT_SHIFT_PAD_NUM_THRES_8197F 24
  5753. #define BIT_MASK_PAD_NUM_THRES_8197F 0x3f
  5754. #define BIT_PAD_NUM_THRES_8197F(x) (((x) & BIT_MASK_PAD_NUM_THRES_8197F) << BIT_SHIFT_PAD_NUM_THRES_8197F)
  5755. #define BITS_PAD_NUM_THRES_8197F (BIT_MASK_PAD_NUM_THRES_8197F << BIT_SHIFT_PAD_NUM_THRES_8197F)
  5756. #define BIT_CLEAR_PAD_NUM_THRES_8197F(x) ((x) & (~BITS_PAD_NUM_THRES_8197F))
  5757. #define BIT_GET_PAD_NUM_THRES_8197F(x) (((x) >> BIT_SHIFT_PAD_NUM_THRES_8197F) & BIT_MASK_PAD_NUM_THRES_8197F)
  5758. #define BIT_SET_PAD_NUM_THRES_8197F(x, v) (BIT_CLEAR_PAD_NUM_THRES_8197F(x) | BIT_PAD_NUM_THRES_8197F(v))
  5759. #define BIT_R_DMA_THIS_QUEUE_BK_8197F BIT(23)
  5760. #define BIT_R_DMA_THIS_QUEUE_BE_8197F BIT(22)
  5761. #define BIT_R_DMA_THIS_QUEUE_VI_8197F BIT(21)
  5762. #define BIT_R_DMA_THIS_QUEUE_VO_8197F BIT(20)
  5763. #define BIT_SHIFT_R_TOTAL_LEN_TH_8197F 8
  5764. #define BIT_MASK_R_TOTAL_LEN_TH_8197F 0xfff
  5765. #define BIT_R_TOTAL_LEN_TH_8197F(x) (((x) & BIT_MASK_R_TOTAL_LEN_TH_8197F) << BIT_SHIFT_R_TOTAL_LEN_TH_8197F)
  5766. #define BITS_R_TOTAL_LEN_TH_8197F (BIT_MASK_R_TOTAL_LEN_TH_8197F << BIT_SHIFT_R_TOTAL_LEN_TH_8197F)
  5767. #define BIT_CLEAR_R_TOTAL_LEN_TH_8197F(x) ((x) & (~BITS_R_TOTAL_LEN_TH_8197F))
  5768. #define BIT_GET_R_TOTAL_LEN_TH_8197F(x) (((x) >> BIT_SHIFT_R_TOTAL_LEN_TH_8197F) & BIT_MASK_R_TOTAL_LEN_TH_8197F)
  5769. #define BIT_SET_R_TOTAL_LEN_TH_8197F(x, v) (BIT_CLEAR_R_TOTAL_LEN_TH_8197F(x) | BIT_R_TOTAL_LEN_TH_8197F(v))
  5770. #define BIT_EN_NEW_EARLY_8197F BIT(7)
  5771. #define BIT_PRE_TX_CMD_8197F BIT(6)
  5772. #define BIT_SHIFT_NUM_SCL_EN_8197F 4
  5773. #define BIT_MASK_NUM_SCL_EN_8197F 0x3
  5774. #define BIT_NUM_SCL_EN_8197F(x) (((x) & BIT_MASK_NUM_SCL_EN_8197F) << BIT_SHIFT_NUM_SCL_EN_8197F)
  5775. #define BITS_NUM_SCL_EN_8197F (BIT_MASK_NUM_SCL_EN_8197F << BIT_SHIFT_NUM_SCL_EN_8197F)
  5776. #define BIT_CLEAR_NUM_SCL_EN_8197F(x) ((x) & (~BITS_NUM_SCL_EN_8197F))
  5777. #define BIT_GET_NUM_SCL_EN_8197F(x) (((x) >> BIT_SHIFT_NUM_SCL_EN_8197F) & BIT_MASK_NUM_SCL_EN_8197F)
  5778. #define BIT_SET_NUM_SCL_EN_8197F(x, v) (BIT_CLEAR_NUM_SCL_EN_8197F(x) | BIT_NUM_SCL_EN_8197F(v))
  5779. #define BIT_BK_EN_8197F BIT(3)
  5780. #define BIT_BE_EN_8197F BIT(2)
  5781. #define BIT_VI_EN_8197F BIT(1)
  5782. #define BIT_VO_EN_8197F BIT(0)
  5783. /* 2 REG_PKT_LIFE_TIME_8197F */
  5784. #define BIT_SHIFT_PKT_LIFTIME_BEBK_8197F 16
  5785. #define BIT_MASK_PKT_LIFTIME_BEBK_8197F 0xffff
  5786. #define BIT_PKT_LIFTIME_BEBK_8197F(x) (((x) & BIT_MASK_PKT_LIFTIME_BEBK_8197F) << BIT_SHIFT_PKT_LIFTIME_BEBK_8197F)
  5787. #define BITS_PKT_LIFTIME_BEBK_8197F (BIT_MASK_PKT_LIFTIME_BEBK_8197F << BIT_SHIFT_PKT_LIFTIME_BEBK_8197F)
  5788. #define BIT_CLEAR_PKT_LIFTIME_BEBK_8197F(x) ((x) & (~BITS_PKT_LIFTIME_BEBK_8197F))
  5789. #define BIT_GET_PKT_LIFTIME_BEBK_8197F(x) (((x) >> BIT_SHIFT_PKT_LIFTIME_BEBK_8197F) & BIT_MASK_PKT_LIFTIME_BEBK_8197F)
  5790. #define BIT_SET_PKT_LIFTIME_BEBK_8197F(x, v) (BIT_CLEAR_PKT_LIFTIME_BEBK_8197F(x) | BIT_PKT_LIFTIME_BEBK_8197F(v))
  5791. #define BIT_SHIFT_PKT_LIFTIME_VOVI_8197F 0
  5792. #define BIT_MASK_PKT_LIFTIME_VOVI_8197F 0xffff
  5793. #define BIT_PKT_LIFTIME_VOVI_8197F(x) (((x) & BIT_MASK_PKT_LIFTIME_VOVI_8197F) << BIT_SHIFT_PKT_LIFTIME_VOVI_8197F)
  5794. #define BITS_PKT_LIFTIME_VOVI_8197F (BIT_MASK_PKT_LIFTIME_VOVI_8197F << BIT_SHIFT_PKT_LIFTIME_VOVI_8197F)
  5795. #define BIT_CLEAR_PKT_LIFTIME_VOVI_8197F(x) ((x) & (~BITS_PKT_LIFTIME_VOVI_8197F))
  5796. #define BIT_GET_PKT_LIFTIME_VOVI_8197F(x) (((x) >> BIT_SHIFT_PKT_LIFTIME_VOVI_8197F) & BIT_MASK_PKT_LIFTIME_VOVI_8197F)
  5797. #define BIT_SET_PKT_LIFTIME_VOVI_8197F(x, v) (BIT_CLEAR_PKT_LIFTIME_VOVI_8197F(x) | BIT_PKT_LIFTIME_VOVI_8197F(v))
  5798. /* 2 REG_STBC_SETTING_8197F */
  5799. #define BIT_SHIFT_CDEND_TXTIME_L_8197F 4
  5800. #define BIT_MASK_CDEND_TXTIME_L_8197F 0xf
  5801. #define BIT_CDEND_TXTIME_L_8197F(x) (((x) & BIT_MASK_CDEND_TXTIME_L_8197F) << BIT_SHIFT_CDEND_TXTIME_L_8197F)
  5802. #define BITS_CDEND_TXTIME_L_8197F (BIT_MASK_CDEND_TXTIME_L_8197F << BIT_SHIFT_CDEND_TXTIME_L_8197F)
  5803. #define BIT_CLEAR_CDEND_TXTIME_L_8197F(x) ((x) & (~BITS_CDEND_TXTIME_L_8197F))
  5804. #define BIT_GET_CDEND_TXTIME_L_8197F(x) (((x) >> BIT_SHIFT_CDEND_TXTIME_L_8197F) & BIT_MASK_CDEND_TXTIME_L_8197F)
  5805. #define BIT_SET_CDEND_TXTIME_L_8197F(x, v) (BIT_CLEAR_CDEND_TXTIME_L_8197F(x) | BIT_CDEND_TXTIME_L_8197F(v))
  5806. #define BIT_SHIFT_NESS_8197F 2
  5807. #define BIT_MASK_NESS_8197F 0x3
  5808. #define BIT_NESS_8197F(x) (((x) & BIT_MASK_NESS_8197F) << BIT_SHIFT_NESS_8197F)
  5809. #define BITS_NESS_8197F (BIT_MASK_NESS_8197F << BIT_SHIFT_NESS_8197F)
  5810. #define BIT_CLEAR_NESS_8197F(x) ((x) & (~BITS_NESS_8197F))
  5811. #define BIT_GET_NESS_8197F(x) (((x) >> BIT_SHIFT_NESS_8197F) & BIT_MASK_NESS_8197F)
  5812. #define BIT_SET_NESS_8197F(x, v) (BIT_CLEAR_NESS_8197F(x) | BIT_NESS_8197F(v))
  5813. #define BIT_SHIFT_STBC_CFEND_8197F 0
  5814. #define BIT_MASK_STBC_CFEND_8197F 0x3
  5815. #define BIT_STBC_CFEND_8197F(x) (((x) & BIT_MASK_STBC_CFEND_8197F) << BIT_SHIFT_STBC_CFEND_8197F)
  5816. #define BITS_STBC_CFEND_8197F (BIT_MASK_STBC_CFEND_8197F << BIT_SHIFT_STBC_CFEND_8197F)
  5817. #define BIT_CLEAR_STBC_CFEND_8197F(x) ((x) & (~BITS_STBC_CFEND_8197F))
  5818. #define BIT_GET_STBC_CFEND_8197F(x) (((x) >> BIT_SHIFT_STBC_CFEND_8197F) & BIT_MASK_STBC_CFEND_8197F)
  5819. #define BIT_SET_STBC_CFEND_8197F(x, v) (BIT_CLEAR_STBC_CFEND_8197F(x) | BIT_STBC_CFEND_8197F(v))
  5820. /* 2 REG_STBC_SETTING2_8197F */
  5821. #define BIT_SHIFT_CDEND_TXTIME_H_8197F 0
  5822. #define BIT_MASK_CDEND_TXTIME_H_8197F 0x1f
  5823. #define BIT_CDEND_TXTIME_H_8197F(x) (((x) & BIT_MASK_CDEND_TXTIME_H_8197F) << BIT_SHIFT_CDEND_TXTIME_H_8197F)
  5824. #define BITS_CDEND_TXTIME_H_8197F (BIT_MASK_CDEND_TXTIME_H_8197F << BIT_SHIFT_CDEND_TXTIME_H_8197F)
  5825. #define BIT_CLEAR_CDEND_TXTIME_H_8197F(x) ((x) & (~BITS_CDEND_TXTIME_H_8197F))
  5826. #define BIT_GET_CDEND_TXTIME_H_8197F(x) (((x) >> BIT_SHIFT_CDEND_TXTIME_H_8197F) & BIT_MASK_CDEND_TXTIME_H_8197F)
  5827. #define BIT_SET_CDEND_TXTIME_H_8197F(x, v) (BIT_CLEAR_CDEND_TXTIME_H_8197F(x) | BIT_CDEND_TXTIME_H_8197F(v))
  5828. /* 2 REG_QUEUE_CTRL_8197F */
  5829. #define BIT_PTA_EDCCA_EN_8197F BIT(5)
  5830. #define BIT_PTA_WL_TX_EN_8197F BIT(4)
  5831. #define BIT_R_USE_DATA_BW_8197F BIT(3)
  5832. #define BIT_TRI_PKT_INT_MODE1_8197F BIT(2)
  5833. #define BIT_TRI_PKT_INT_MODE0_8197F BIT(1)
  5834. #define BIT_ACQ_MODE_SEL_8197F BIT(0)
  5835. /* 2 REG_SINGLE_AMPDU_CTRL_8197F */
  5836. #define BIT_EN_SINGLE_APMDU_8197F BIT(7)
  5837. /* 2 REG_PROT_MODE_CTRL_8197F */
  5838. #define BIT_SHIFT_RTS_MAX_AGG_NUM_8197F 24
  5839. #define BIT_MASK_RTS_MAX_AGG_NUM_8197F 0x3f
  5840. #define BIT_RTS_MAX_AGG_NUM_8197F(x) (((x) & BIT_MASK_RTS_MAX_AGG_NUM_8197F) << BIT_SHIFT_RTS_MAX_AGG_NUM_8197F)
  5841. #define BITS_RTS_MAX_AGG_NUM_8197F (BIT_MASK_RTS_MAX_AGG_NUM_8197F << BIT_SHIFT_RTS_MAX_AGG_NUM_8197F)
  5842. #define BIT_CLEAR_RTS_MAX_AGG_NUM_8197F(x) ((x) & (~BITS_RTS_MAX_AGG_NUM_8197F))
  5843. #define BIT_GET_RTS_MAX_AGG_NUM_8197F(x) (((x) >> BIT_SHIFT_RTS_MAX_AGG_NUM_8197F) & BIT_MASK_RTS_MAX_AGG_NUM_8197F)
  5844. #define BIT_SET_RTS_MAX_AGG_NUM_8197F(x, v) (BIT_CLEAR_RTS_MAX_AGG_NUM_8197F(x) | BIT_RTS_MAX_AGG_NUM_8197F(v))
  5845. #define BIT_SHIFT_MAX_AGG_NUM_8197F 16
  5846. #define BIT_MASK_MAX_AGG_NUM_8197F 0x3f
  5847. #define BIT_MAX_AGG_NUM_8197F(x) (((x) & BIT_MASK_MAX_AGG_NUM_8197F) << BIT_SHIFT_MAX_AGG_NUM_8197F)
  5848. #define BITS_MAX_AGG_NUM_8197F (BIT_MASK_MAX_AGG_NUM_8197F << BIT_SHIFT_MAX_AGG_NUM_8197F)
  5849. #define BIT_CLEAR_MAX_AGG_NUM_8197F(x) ((x) & (~BITS_MAX_AGG_NUM_8197F))
  5850. #define BIT_GET_MAX_AGG_NUM_8197F(x) (((x) >> BIT_SHIFT_MAX_AGG_NUM_8197F) & BIT_MASK_MAX_AGG_NUM_8197F)
  5851. #define BIT_SET_MAX_AGG_NUM_8197F(x, v) (BIT_CLEAR_MAX_AGG_NUM_8197F(x) | BIT_MAX_AGG_NUM_8197F(v))
  5852. #define BIT_SHIFT_RTS_TXTIME_TH_8197F 8
  5853. #define BIT_MASK_RTS_TXTIME_TH_8197F 0xff
  5854. #define BIT_RTS_TXTIME_TH_8197F(x) (((x) & BIT_MASK_RTS_TXTIME_TH_8197F) << BIT_SHIFT_RTS_TXTIME_TH_8197F)
  5855. #define BITS_RTS_TXTIME_TH_8197F (BIT_MASK_RTS_TXTIME_TH_8197F << BIT_SHIFT_RTS_TXTIME_TH_8197F)
  5856. #define BIT_CLEAR_RTS_TXTIME_TH_8197F(x) ((x) & (~BITS_RTS_TXTIME_TH_8197F))
  5857. #define BIT_GET_RTS_TXTIME_TH_8197F(x) (((x) >> BIT_SHIFT_RTS_TXTIME_TH_8197F) & BIT_MASK_RTS_TXTIME_TH_8197F)
  5858. #define BIT_SET_RTS_TXTIME_TH_8197F(x, v) (BIT_CLEAR_RTS_TXTIME_TH_8197F(x) | BIT_RTS_TXTIME_TH_8197F(v))
  5859. #define BIT_SHIFT_RTS_LEN_TH_8197F 0
  5860. #define BIT_MASK_RTS_LEN_TH_8197F 0xff
  5861. #define BIT_RTS_LEN_TH_8197F(x) (((x) & BIT_MASK_RTS_LEN_TH_8197F) << BIT_SHIFT_RTS_LEN_TH_8197F)
  5862. #define BITS_RTS_LEN_TH_8197F (BIT_MASK_RTS_LEN_TH_8197F << BIT_SHIFT_RTS_LEN_TH_8197F)
  5863. #define BIT_CLEAR_RTS_LEN_TH_8197F(x) ((x) & (~BITS_RTS_LEN_TH_8197F))
  5864. #define BIT_GET_RTS_LEN_TH_8197F(x) (((x) >> BIT_SHIFT_RTS_LEN_TH_8197F) & BIT_MASK_RTS_LEN_TH_8197F)
  5865. #define BIT_SET_RTS_LEN_TH_8197F(x, v) (BIT_CLEAR_RTS_LEN_TH_8197F(x) | BIT_RTS_LEN_TH_8197F(v))
  5866. /* 2 REG_BAR_MODE_CTRL_8197F */
  5867. #define BIT_SHIFT_BAR_RTY_LMT_8197F 16
  5868. #define BIT_MASK_BAR_RTY_LMT_8197F 0x3
  5869. #define BIT_BAR_RTY_LMT_8197F(x) (((x) & BIT_MASK_BAR_RTY_LMT_8197F) << BIT_SHIFT_BAR_RTY_LMT_8197F)
  5870. #define BITS_BAR_RTY_LMT_8197F (BIT_MASK_BAR_RTY_LMT_8197F << BIT_SHIFT_BAR_RTY_LMT_8197F)
  5871. #define BIT_CLEAR_BAR_RTY_LMT_8197F(x) ((x) & (~BITS_BAR_RTY_LMT_8197F))
  5872. #define BIT_GET_BAR_RTY_LMT_8197F(x) (((x) >> BIT_SHIFT_BAR_RTY_LMT_8197F) & BIT_MASK_BAR_RTY_LMT_8197F)
  5873. #define BIT_SET_BAR_RTY_LMT_8197F(x, v) (BIT_CLEAR_BAR_RTY_LMT_8197F(x) | BIT_BAR_RTY_LMT_8197F(v))
  5874. #define BIT_SHIFT_BAR_PKT_TXTIME_TH_8197F 8
  5875. #define BIT_MASK_BAR_PKT_TXTIME_TH_8197F 0xff
  5876. #define BIT_BAR_PKT_TXTIME_TH_8197F(x) (((x) & BIT_MASK_BAR_PKT_TXTIME_TH_8197F) << BIT_SHIFT_BAR_PKT_TXTIME_TH_8197F)
  5877. #define BITS_BAR_PKT_TXTIME_TH_8197F (BIT_MASK_BAR_PKT_TXTIME_TH_8197F << BIT_SHIFT_BAR_PKT_TXTIME_TH_8197F)
  5878. #define BIT_CLEAR_BAR_PKT_TXTIME_TH_8197F(x) ((x) & (~BITS_BAR_PKT_TXTIME_TH_8197F))
  5879. #define BIT_GET_BAR_PKT_TXTIME_TH_8197F(x) (((x) >> BIT_SHIFT_BAR_PKT_TXTIME_TH_8197F) & BIT_MASK_BAR_PKT_TXTIME_TH_8197F)
  5880. #define BIT_SET_BAR_PKT_TXTIME_TH_8197F(x, v) (BIT_CLEAR_BAR_PKT_TXTIME_TH_8197F(x) | BIT_BAR_PKT_TXTIME_TH_8197F(v))
  5881. #define BIT_BAR_EN_V1_8197F BIT(6)
  5882. #define BIT_SHIFT_BAR_PKTNUM_TH_V1_8197F 0
  5883. #define BIT_MASK_BAR_PKTNUM_TH_V1_8197F 0x3f
  5884. #define BIT_BAR_PKTNUM_TH_V1_8197F(x) (((x) & BIT_MASK_BAR_PKTNUM_TH_V1_8197F) << BIT_SHIFT_BAR_PKTNUM_TH_V1_8197F)
  5885. #define BITS_BAR_PKTNUM_TH_V1_8197F (BIT_MASK_BAR_PKTNUM_TH_V1_8197F << BIT_SHIFT_BAR_PKTNUM_TH_V1_8197F)
  5886. #define BIT_CLEAR_BAR_PKTNUM_TH_V1_8197F(x) ((x) & (~BITS_BAR_PKTNUM_TH_V1_8197F))
  5887. #define BIT_GET_BAR_PKTNUM_TH_V1_8197F(x) (((x) >> BIT_SHIFT_BAR_PKTNUM_TH_V1_8197F) & BIT_MASK_BAR_PKTNUM_TH_V1_8197F)
  5888. #define BIT_SET_BAR_PKTNUM_TH_V1_8197F(x, v) (BIT_CLEAR_BAR_PKTNUM_TH_V1_8197F(x) | BIT_BAR_PKTNUM_TH_V1_8197F(v))
  5889. /* 2 REG_RA_TRY_RATE_AGG_LMT_8197F */
  5890. #define BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8197F 0
  5891. #define BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8197F 0x3f
  5892. #define BIT_RA_TRY_RATE_AGG_LMT_V1_8197F(x) (((x) & BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8197F) << BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8197F)
  5893. #define BITS_RA_TRY_RATE_AGG_LMT_V1_8197F (BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8197F << BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8197F)
  5894. #define BIT_CLEAR_RA_TRY_RATE_AGG_LMT_V1_8197F(x) ((x) & (~BITS_RA_TRY_RATE_AGG_LMT_V1_8197F))
  5895. #define BIT_GET_RA_TRY_RATE_AGG_LMT_V1_8197F(x) (((x) >> BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8197F) & BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8197F)
  5896. #define BIT_SET_RA_TRY_RATE_AGG_LMT_V1_8197F(x, v) (BIT_CLEAR_RA_TRY_RATE_AGG_LMT_V1_8197F(x) | BIT_RA_TRY_RATE_AGG_LMT_V1_8197F(v))
  5897. /* 2 REG_MACID_SLEEP2_8197F */
  5898. #define BIT_SHIFT_MACID95_64PKTSLEEP_8197F 0
  5899. #define BIT_MASK_MACID95_64PKTSLEEP_8197F 0xffffffffL
  5900. #define BIT_MACID95_64PKTSLEEP_8197F(x) (((x) & BIT_MASK_MACID95_64PKTSLEEP_8197F) << BIT_SHIFT_MACID95_64PKTSLEEP_8197F)
  5901. #define BITS_MACID95_64PKTSLEEP_8197F (BIT_MASK_MACID95_64PKTSLEEP_8197F << BIT_SHIFT_MACID95_64PKTSLEEP_8197F)
  5902. #define BIT_CLEAR_MACID95_64PKTSLEEP_8197F(x) ((x) & (~BITS_MACID95_64PKTSLEEP_8197F))
  5903. #define BIT_GET_MACID95_64PKTSLEEP_8197F(x) (((x) >> BIT_SHIFT_MACID95_64PKTSLEEP_8197F) & BIT_MASK_MACID95_64PKTSLEEP_8197F)
  5904. #define BIT_SET_MACID95_64PKTSLEEP_8197F(x, v) (BIT_CLEAR_MACID95_64PKTSLEEP_8197F(x) | BIT_MACID95_64PKTSLEEP_8197F(v))
  5905. /* 2 REG_MACID_SLEEP_8197F */
  5906. #define BIT_SHIFT_MACID31_0_PKTSLEEP_8197F 0
  5907. #define BIT_MASK_MACID31_0_PKTSLEEP_8197F 0xffffffffL
  5908. #define BIT_MACID31_0_PKTSLEEP_8197F(x) (((x) & BIT_MASK_MACID31_0_PKTSLEEP_8197F) << BIT_SHIFT_MACID31_0_PKTSLEEP_8197F)
  5909. #define BITS_MACID31_0_PKTSLEEP_8197F (BIT_MASK_MACID31_0_PKTSLEEP_8197F << BIT_SHIFT_MACID31_0_PKTSLEEP_8197F)
  5910. #define BIT_CLEAR_MACID31_0_PKTSLEEP_8197F(x) ((x) & (~BITS_MACID31_0_PKTSLEEP_8197F))
  5911. #define BIT_GET_MACID31_0_PKTSLEEP_8197F(x) (((x) >> BIT_SHIFT_MACID31_0_PKTSLEEP_8197F) & BIT_MASK_MACID31_0_PKTSLEEP_8197F)
  5912. #define BIT_SET_MACID31_0_PKTSLEEP_8197F(x, v) (BIT_CLEAR_MACID31_0_PKTSLEEP_8197F(x) | BIT_MACID31_0_PKTSLEEP_8197F(v))
  5913. /* 2 REG_HW_SEQ0_8197F */
  5914. #define BIT_SHIFT_HW_SSN_SEQ0_8197F 0
  5915. #define BIT_MASK_HW_SSN_SEQ0_8197F 0xfff
  5916. #define BIT_HW_SSN_SEQ0_8197F(x) (((x) & BIT_MASK_HW_SSN_SEQ0_8197F) << BIT_SHIFT_HW_SSN_SEQ0_8197F)
  5917. #define BITS_HW_SSN_SEQ0_8197F (BIT_MASK_HW_SSN_SEQ0_8197F << BIT_SHIFT_HW_SSN_SEQ0_8197F)
  5918. #define BIT_CLEAR_HW_SSN_SEQ0_8197F(x) ((x) & (~BITS_HW_SSN_SEQ0_8197F))
  5919. #define BIT_GET_HW_SSN_SEQ0_8197F(x) (((x) >> BIT_SHIFT_HW_SSN_SEQ0_8197F) & BIT_MASK_HW_SSN_SEQ0_8197F)
  5920. #define BIT_SET_HW_SSN_SEQ0_8197F(x, v) (BIT_CLEAR_HW_SSN_SEQ0_8197F(x) | BIT_HW_SSN_SEQ0_8197F(v))
  5921. /* 2 REG_HW_SEQ1_8197F */
  5922. #define BIT_SHIFT_HW_SSN_SEQ1_8197F 0
  5923. #define BIT_MASK_HW_SSN_SEQ1_8197F 0xfff
  5924. #define BIT_HW_SSN_SEQ1_8197F(x) (((x) & BIT_MASK_HW_SSN_SEQ1_8197F) << BIT_SHIFT_HW_SSN_SEQ1_8197F)
  5925. #define BITS_HW_SSN_SEQ1_8197F (BIT_MASK_HW_SSN_SEQ1_8197F << BIT_SHIFT_HW_SSN_SEQ1_8197F)
  5926. #define BIT_CLEAR_HW_SSN_SEQ1_8197F(x) ((x) & (~BITS_HW_SSN_SEQ1_8197F))
  5927. #define BIT_GET_HW_SSN_SEQ1_8197F(x) (((x) >> BIT_SHIFT_HW_SSN_SEQ1_8197F) & BIT_MASK_HW_SSN_SEQ1_8197F)
  5928. #define BIT_SET_HW_SSN_SEQ1_8197F(x, v) (BIT_CLEAR_HW_SSN_SEQ1_8197F(x) | BIT_HW_SSN_SEQ1_8197F(v))
  5929. /* 2 REG_HW_SEQ2_8197F */
  5930. #define BIT_SHIFT_HW_SSN_SEQ2_8197F 0
  5931. #define BIT_MASK_HW_SSN_SEQ2_8197F 0xfff
  5932. #define BIT_HW_SSN_SEQ2_8197F(x) (((x) & BIT_MASK_HW_SSN_SEQ2_8197F) << BIT_SHIFT_HW_SSN_SEQ2_8197F)
  5933. #define BITS_HW_SSN_SEQ2_8197F (BIT_MASK_HW_SSN_SEQ2_8197F << BIT_SHIFT_HW_SSN_SEQ2_8197F)
  5934. #define BIT_CLEAR_HW_SSN_SEQ2_8197F(x) ((x) & (~BITS_HW_SSN_SEQ2_8197F))
  5935. #define BIT_GET_HW_SSN_SEQ2_8197F(x) (((x) >> BIT_SHIFT_HW_SSN_SEQ2_8197F) & BIT_MASK_HW_SSN_SEQ2_8197F)
  5936. #define BIT_SET_HW_SSN_SEQ2_8197F(x, v) (BIT_CLEAR_HW_SSN_SEQ2_8197F(x) | BIT_HW_SSN_SEQ2_8197F(v))
  5937. /* 2 REG_HW_SEQ3_8197F */
  5938. #define BIT_SHIFT_CSI_HWSSN_SEL_8197F 12
  5939. #define BIT_MASK_CSI_HWSSN_SEL_8197F 0x3
  5940. #define BIT_CSI_HWSSN_SEL_8197F(x) (((x) & BIT_MASK_CSI_HWSSN_SEL_8197F) << BIT_SHIFT_CSI_HWSSN_SEL_8197F)
  5941. #define BITS_CSI_HWSSN_SEL_8197F (BIT_MASK_CSI_HWSSN_SEL_8197F << BIT_SHIFT_CSI_HWSSN_SEL_8197F)
  5942. #define BIT_CLEAR_CSI_HWSSN_SEL_8197F(x) ((x) & (~BITS_CSI_HWSSN_SEL_8197F))
  5943. #define BIT_GET_CSI_HWSSN_SEL_8197F(x) (((x) >> BIT_SHIFT_CSI_HWSSN_SEL_8197F) & BIT_MASK_CSI_HWSSN_SEL_8197F)
  5944. #define BIT_SET_CSI_HWSSN_SEL_8197F(x, v) (BIT_CLEAR_CSI_HWSSN_SEL_8197F(x) | BIT_CSI_HWSSN_SEL_8197F(v))
  5945. #define BIT_SHIFT_HW_SSN_SEQ3_8197F 0
  5946. #define BIT_MASK_HW_SSN_SEQ3_8197F 0xfff
  5947. #define BIT_HW_SSN_SEQ3_8197F(x) (((x) & BIT_MASK_HW_SSN_SEQ3_8197F) << BIT_SHIFT_HW_SSN_SEQ3_8197F)
  5948. #define BITS_HW_SSN_SEQ3_8197F (BIT_MASK_HW_SSN_SEQ3_8197F << BIT_SHIFT_HW_SSN_SEQ3_8197F)
  5949. #define BIT_CLEAR_HW_SSN_SEQ3_8197F(x) ((x) & (~BITS_HW_SSN_SEQ3_8197F))
  5950. #define BIT_GET_HW_SSN_SEQ3_8197F(x) (((x) >> BIT_SHIFT_HW_SSN_SEQ3_8197F) & BIT_MASK_HW_SSN_SEQ3_8197F)
  5951. #define BIT_SET_HW_SSN_SEQ3_8197F(x, v) (BIT_CLEAR_HW_SSN_SEQ3_8197F(x) | BIT_HW_SSN_SEQ3_8197F(v))
  5952. /* 2 REG_NULL_PKT_STATUS_V1_8197F */
  5953. #define BIT_SHIFT_PTCL_TOTAL_PG_V1_8197F 2
  5954. #define BIT_MASK_PTCL_TOTAL_PG_V1_8197F 0x1fff
  5955. #define BIT_PTCL_TOTAL_PG_V1_8197F(x) (((x) & BIT_MASK_PTCL_TOTAL_PG_V1_8197F) << BIT_SHIFT_PTCL_TOTAL_PG_V1_8197F)
  5956. #define BITS_PTCL_TOTAL_PG_V1_8197F (BIT_MASK_PTCL_TOTAL_PG_V1_8197F << BIT_SHIFT_PTCL_TOTAL_PG_V1_8197F)
  5957. #define BIT_CLEAR_PTCL_TOTAL_PG_V1_8197F(x) ((x) & (~BITS_PTCL_TOTAL_PG_V1_8197F))
  5958. #define BIT_GET_PTCL_TOTAL_PG_V1_8197F(x) (((x) >> BIT_SHIFT_PTCL_TOTAL_PG_V1_8197F) & BIT_MASK_PTCL_TOTAL_PG_V1_8197F)
  5959. #define BIT_SET_PTCL_TOTAL_PG_V1_8197F(x, v) (BIT_CLEAR_PTCL_TOTAL_PG_V1_8197F(x) | BIT_PTCL_TOTAL_PG_V1_8197F(v))
  5960. #define BIT_TX_NULL_1_8197F BIT(1)
  5961. #define BIT_TX_NULL_0_8197F BIT(0)
  5962. /* 2 REG_PTCL_ERR_STATUS_8197F */
  5963. #define BIT_PTCL_RATE_TABLE_INVALID_8197F BIT(7)
  5964. #define BIT_FTM_T2R_ERROR_8197F BIT(6)
  5965. #define BIT_PTCL_ERR0_8197F BIT(5)
  5966. #define BIT_PTCL_ERR1_8197F BIT(4)
  5967. #define BIT_PTCL_ERR2_8197F BIT(3)
  5968. #define BIT_PTCL_ERR3_8197F BIT(2)
  5969. #define BIT_PTCL_ERR4_8197F BIT(1)
  5970. #define BIT_PTCL_ERR5_8197F BIT(0)
  5971. /* 2 REG_NULL_PKT_STATUS_EXTEND_8197F */
  5972. #define BIT_CLI3_TX_NULL_1_8197F BIT(7)
  5973. #define BIT_CLI3_TX_NULL_0_8197F BIT(6)
  5974. #define BIT_CLI2_TX_NULL_1_8197F BIT(5)
  5975. #define BIT_CLI2_TX_NULL_0_8197F BIT(4)
  5976. #define BIT_CLI1_TX_NULL_1_8197F BIT(3)
  5977. #define BIT_CLI1_TX_NULL_0_8197F BIT(2)
  5978. #define BIT_CLI0_TX_NULL_1_8197F BIT(1)
  5979. #define BIT_CLI0_TX_NULL_0_8197F BIT(0)
  5980. /* 2 REG_VIDEO_ENHANCEMENT_FUN_8197F */
  5981. #define BIT_VIDEO_JUST_DROP_8197F BIT(1)
  5982. #define BIT_VIDEO_ENHANCEMENT_FUN_EN_8197F BIT(0)
  5983. /* 2 REG_BT_POLLUTE_PKT_CNT_8197F */
  5984. #define BIT_SHIFT_BT_POLLUTE_PKT_CNT_8197F 0
  5985. #define BIT_MASK_BT_POLLUTE_PKT_CNT_8197F 0xffff
  5986. #define BIT_BT_POLLUTE_PKT_CNT_8197F(x) (((x) & BIT_MASK_BT_POLLUTE_PKT_CNT_8197F) << BIT_SHIFT_BT_POLLUTE_PKT_CNT_8197F)
  5987. #define BITS_BT_POLLUTE_PKT_CNT_8197F (BIT_MASK_BT_POLLUTE_PKT_CNT_8197F << BIT_SHIFT_BT_POLLUTE_PKT_CNT_8197F)
  5988. #define BIT_CLEAR_BT_POLLUTE_PKT_CNT_8197F(x) ((x) & (~BITS_BT_POLLUTE_PKT_CNT_8197F))
  5989. #define BIT_GET_BT_POLLUTE_PKT_CNT_8197F(x) (((x) >> BIT_SHIFT_BT_POLLUTE_PKT_CNT_8197F) & BIT_MASK_BT_POLLUTE_PKT_CNT_8197F)
  5990. #define BIT_SET_BT_POLLUTE_PKT_CNT_8197F(x, v) (BIT_CLEAR_BT_POLLUTE_PKT_CNT_8197F(x) | BIT_BT_POLLUTE_PKT_CNT_8197F(v))
  5991. /* 2 REG_NOT_VALID_8197F */
  5992. /* 2 REG_PTCL_DBG_8197F */
  5993. #define BIT_SHIFT_PTCL_DBG_8197F 0
  5994. #define BIT_MASK_PTCL_DBG_8197F 0xffffffffL
  5995. #define BIT_PTCL_DBG_8197F(x) (((x) & BIT_MASK_PTCL_DBG_8197F) << BIT_SHIFT_PTCL_DBG_8197F)
  5996. #define BITS_PTCL_DBG_8197F (BIT_MASK_PTCL_DBG_8197F << BIT_SHIFT_PTCL_DBG_8197F)
  5997. #define BIT_CLEAR_PTCL_DBG_8197F(x) ((x) & (~BITS_PTCL_DBG_8197F))
  5998. #define BIT_GET_PTCL_DBG_8197F(x) (((x) >> BIT_SHIFT_PTCL_DBG_8197F) & BIT_MASK_PTCL_DBG_8197F)
  5999. #define BIT_SET_PTCL_DBG_8197F(x, v) (BIT_CLEAR_PTCL_DBG_8197F(x) | BIT_PTCL_DBG_8197F(v))
  6000. /* 2 REG_TXOP_EXTRA_CTRL_8197F */
  6001. #define BIT_TXOP_EFFICIENCY_EN_8197F BIT(0)
  6002. /* 2 REG_NOT_VALID_8197F */
  6003. /* 2 REG_CPUMGQ_TIMER_CTRL2_8197F */
  6004. #define BIT_SHIFT_TRI_HEAD_ADDR_8197F 16
  6005. #define BIT_MASK_TRI_HEAD_ADDR_8197F 0xfff
  6006. #define BIT_TRI_HEAD_ADDR_8197F(x) (((x) & BIT_MASK_TRI_HEAD_ADDR_8197F) << BIT_SHIFT_TRI_HEAD_ADDR_8197F)
  6007. #define BITS_TRI_HEAD_ADDR_8197F (BIT_MASK_TRI_HEAD_ADDR_8197F << BIT_SHIFT_TRI_HEAD_ADDR_8197F)
  6008. #define BIT_CLEAR_TRI_HEAD_ADDR_8197F(x) ((x) & (~BITS_TRI_HEAD_ADDR_8197F))
  6009. #define BIT_GET_TRI_HEAD_ADDR_8197F(x) (((x) >> BIT_SHIFT_TRI_HEAD_ADDR_8197F) & BIT_MASK_TRI_HEAD_ADDR_8197F)
  6010. #define BIT_SET_TRI_HEAD_ADDR_8197F(x, v) (BIT_CLEAR_TRI_HEAD_ADDR_8197F(x) | BIT_TRI_HEAD_ADDR_8197F(v))
  6011. #define BIT_DROP_TH_EN_8197F BIT(8)
  6012. #define BIT_SHIFT_DROP_TH_8197F 0
  6013. #define BIT_MASK_DROP_TH_8197F 0xff
  6014. #define BIT_DROP_TH_8197F(x) (((x) & BIT_MASK_DROP_TH_8197F) << BIT_SHIFT_DROP_TH_8197F)
  6015. #define BITS_DROP_TH_8197F (BIT_MASK_DROP_TH_8197F << BIT_SHIFT_DROP_TH_8197F)
  6016. #define BIT_CLEAR_DROP_TH_8197F(x) ((x) & (~BITS_DROP_TH_8197F))
  6017. #define BIT_GET_DROP_TH_8197F(x) (((x) >> BIT_SHIFT_DROP_TH_8197F) & BIT_MASK_DROP_TH_8197F)
  6018. #define BIT_SET_DROP_TH_8197F(x, v) (BIT_CLEAR_DROP_TH_8197F(x) | BIT_DROP_TH_8197F(v))
  6019. /* 2 REG_NOT_VALID_8197F */
  6020. /* 2 REG_DUMMY_PAGE4_8197F */
  6021. #define BIT_MOREDATA_CTRL2_EN_V2_8197F BIT(19)
  6022. #define BIT_MOREDATA_CTRL1_EN_V2_8197F BIT(18)
  6023. #define BIT_PKTIN_MOREDATA_REPLACE_ENABLE_8197F BIT(16)
  6024. /* 2 REG_NOT_VALID_8197F */
  6025. /* 2 REG_Q0_Q1_INFO_8197F */
  6026. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8197F BIT(31)
  6027. #define BIT_SHIFT_GTAB_ID_8197F 28
  6028. #define BIT_MASK_GTAB_ID_8197F 0x7
  6029. #define BIT_GTAB_ID_8197F(x) (((x) & BIT_MASK_GTAB_ID_8197F) << BIT_SHIFT_GTAB_ID_8197F)
  6030. #define BITS_GTAB_ID_8197F (BIT_MASK_GTAB_ID_8197F << BIT_SHIFT_GTAB_ID_8197F)
  6031. #define BIT_CLEAR_GTAB_ID_8197F(x) ((x) & (~BITS_GTAB_ID_8197F))
  6032. #define BIT_GET_GTAB_ID_8197F(x) (((x) >> BIT_SHIFT_GTAB_ID_8197F) & BIT_MASK_GTAB_ID_8197F)
  6033. #define BIT_SET_GTAB_ID_8197F(x, v) (BIT_CLEAR_GTAB_ID_8197F(x) | BIT_GTAB_ID_8197F(v))
  6034. #define BIT_SHIFT_AC1_PKT_INFO_8197F 16
  6035. #define BIT_MASK_AC1_PKT_INFO_8197F 0xfff
  6036. #define BIT_AC1_PKT_INFO_8197F(x) (((x) & BIT_MASK_AC1_PKT_INFO_8197F) << BIT_SHIFT_AC1_PKT_INFO_8197F)
  6037. #define BITS_AC1_PKT_INFO_8197F (BIT_MASK_AC1_PKT_INFO_8197F << BIT_SHIFT_AC1_PKT_INFO_8197F)
  6038. #define BIT_CLEAR_AC1_PKT_INFO_8197F(x) ((x) & (~BITS_AC1_PKT_INFO_8197F))
  6039. #define BIT_GET_AC1_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_AC1_PKT_INFO_8197F) & BIT_MASK_AC1_PKT_INFO_8197F)
  6040. #define BIT_SET_AC1_PKT_INFO_8197F(x, v) (BIT_CLEAR_AC1_PKT_INFO_8197F(x) | BIT_AC1_PKT_INFO_8197F(v))
  6041. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8197F BIT(15)
  6042. #define BIT_SHIFT_GTAB_ID_V1_8197F 12
  6043. #define BIT_MASK_GTAB_ID_V1_8197F 0x7
  6044. #define BIT_GTAB_ID_V1_8197F(x) (((x) & BIT_MASK_GTAB_ID_V1_8197F) << BIT_SHIFT_GTAB_ID_V1_8197F)
  6045. #define BITS_GTAB_ID_V1_8197F (BIT_MASK_GTAB_ID_V1_8197F << BIT_SHIFT_GTAB_ID_V1_8197F)
  6046. #define BIT_CLEAR_GTAB_ID_V1_8197F(x) ((x) & (~BITS_GTAB_ID_V1_8197F))
  6047. #define BIT_GET_GTAB_ID_V1_8197F(x) (((x) >> BIT_SHIFT_GTAB_ID_V1_8197F) & BIT_MASK_GTAB_ID_V1_8197F)
  6048. #define BIT_SET_GTAB_ID_V1_8197F(x, v) (BIT_CLEAR_GTAB_ID_V1_8197F(x) | BIT_GTAB_ID_V1_8197F(v))
  6049. #define BIT_SHIFT_AC0_PKT_INFO_8197F 0
  6050. #define BIT_MASK_AC0_PKT_INFO_8197F 0xfff
  6051. #define BIT_AC0_PKT_INFO_8197F(x) (((x) & BIT_MASK_AC0_PKT_INFO_8197F) << BIT_SHIFT_AC0_PKT_INFO_8197F)
  6052. #define BITS_AC0_PKT_INFO_8197F (BIT_MASK_AC0_PKT_INFO_8197F << BIT_SHIFT_AC0_PKT_INFO_8197F)
  6053. #define BIT_CLEAR_AC0_PKT_INFO_8197F(x) ((x) & (~BITS_AC0_PKT_INFO_8197F))
  6054. #define BIT_GET_AC0_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_AC0_PKT_INFO_8197F) & BIT_MASK_AC0_PKT_INFO_8197F)
  6055. #define BIT_SET_AC0_PKT_INFO_8197F(x, v) (BIT_CLEAR_AC0_PKT_INFO_8197F(x) | BIT_AC0_PKT_INFO_8197F(v))
  6056. /* 2 REG_Q2_Q3_INFO_8197F */
  6057. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8197F BIT(31)
  6058. #define BIT_SHIFT_GTAB_ID_8197F 28
  6059. #define BIT_MASK_GTAB_ID_8197F 0x7
  6060. #define BIT_GTAB_ID_8197F(x) (((x) & BIT_MASK_GTAB_ID_8197F) << BIT_SHIFT_GTAB_ID_8197F)
  6061. #define BITS_GTAB_ID_8197F (BIT_MASK_GTAB_ID_8197F << BIT_SHIFT_GTAB_ID_8197F)
  6062. #define BIT_CLEAR_GTAB_ID_8197F(x) ((x) & (~BITS_GTAB_ID_8197F))
  6063. #define BIT_GET_GTAB_ID_8197F(x) (((x) >> BIT_SHIFT_GTAB_ID_8197F) & BIT_MASK_GTAB_ID_8197F)
  6064. #define BIT_SET_GTAB_ID_8197F(x, v) (BIT_CLEAR_GTAB_ID_8197F(x) | BIT_GTAB_ID_8197F(v))
  6065. #define BIT_SHIFT_AC3_PKT_INFO_8197F 16
  6066. #define BIT_MASK_AC3_PKT_INFO_8197F 0xfff
  6067. #define BIT_AC3_PKT_INFO_8197F(x) (((x) & BIT_MASK_AC3_PKT_INFO_8197F) << BIT_SHIFT_AC3_PKT_INFO_8197F)
  6068. #define BITS_AC3_PKT_INFO_8197F (BIT_MASK_AC3_PKT_INFO_8197F << BIT_SHIFT_AC3_PKT_INFO_8197F)
  6069. #define BIT_CLEAR_AC3_PKT_INFO_8197F(x) ((x) & (~BITS_AC3_PKT_INFO_8197F))
  6070. #define BIT_GET_AC3_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_AC3_PKT_INFO_8197F) & BIT_MASK_AC3_PKT_INFO_8197F)
  6071. #define BIT_SET_AC3_PKT_INFO_8197F(x, v) (BIT_CLEAR_AC3_PKT_INFO_8197F(x) | BIT_AC3_PKT_INFO_8197F(v))
  6072. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8197F BIT(15)
  6073. #define BIT_SHIFT_GTAB_ID_V1_8197F 12
  6074. #define BIT_MASK_GTAB_ID_V1_8197F 0x7
  6075. #define BIT_GTAB_ID_V1_8197F(x) (((x) & BIT_MASK_GTAB_ID_V1_8197F) << BIT_SHIFT_GTAB_ID_V1_8197F)
  6076. #define BITS_GTAB_ID_V1_8197F (BIT_MASK_GTAB_ID_V1_8197F << BIT_SHIFT_GTAB_ID_V1_8197F)
  6077. #define BIT_CLEAR_GTAB_ID_V1_8197F(x) ((x) & (~BITS_GTAB_ID_V1_8197F))
  6078. #define BIT_GET_GTAB_ID_V1_8197F(x) (((x) >> BIT_SHIFT_GTAB_ID_V1_8197F) & BIT_MASK_GTAB_ID_V1_8197F)
  6079. #define BIT_SET_GTAB_ID_V1_8197F(x, v) (BIT_CLEAR_GTAB_ID_V1_8197F(x) | BIT_GTAB_ID_V1_8197F(v))
  6080. #define BIT_SHIFT_AC2_PKT_INFO_8197F 0
  6081. #define BIT_MASK_AC2_PKT_INFO_8197F 0xfff
  6082. #define BIT_AC2_PKT_INFO_8197F(x) (((x) & BIT_MASK_AC2_PKT_INFO_8197F) << BIT_SHIFT_AC2_PKT_INFO_8197F)
  6083. #define BITS_AC2_PKT_INFO_8197F (BIT_MASK_AC2_PKT_INFO_8197F << BIT_SHIFT_AC2_PKT_INFO_8197F)
  6084. #define BIT_CLEAR_AC2_PKT_INFO_8197F(x) ((x) & (~BITS_AC2_PKT_INFO_8197F))
  6085. #define BIT_GET_AC2_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_AC2_PKT_INFO_8197F) & BIT_MASK_AC2_PKT_INFO_8197F)
  6086. #define BIT_SET_AC2_PKT_INFO_8197F(x, v) (BIT_CLEAR_AC2_PKT_INFO_8197F(x) | BIT_AC2_PKT_INFO_8197F(v))
  6087. /* 2 REG_Q4_Q5_INFO_8197F */
  6088. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8197F BIT(31)
  6089. #define BIT_SHIFT_GTAB_ID_8197F 28
  6090. #define BIT_MASK_GTAB_ID_8197F 0x7
  6091. #define BIT_GTAB_ID_8197F(x) (((x) & BIT_MASK_GTAB_ID_8197F) << BIT_SHIFT_GTAB_ID_8197F)
  6092. #define BITS_GTAB_ID_8197F (BIT_MASK_GTAB_ID_8197F << BIT_SHIFT_GTAB_ID_8197F)
  6093. #define BIT_CLEAR_GTAB_ID_8197F(x) ((x) & (~BITS_GTAB_ID_8197F))
  6094. #define BIT_GET_GTAB_ID_8197F(x) (((x) >> BIT_SHIFT_GTAB_ID_8197F) & BIT_MASK_GTAB_ID_8197F)
  6095. #define BIT_SET_GTAB_ID_8197F(x, v) (BIT_CLEAR_GTAB_ID_8197F(x) | BIT_GTAB_ID_8197F(v))
  6096. #define BIT_SHIFT_AC5_PKT_INFO_8197F 16
  6097. #define BIT_MASK_AC5_PKT_INFO_8197F 0xfff
  6098. #define BIT_AC5_PKT_INFO_8197F(x) (((x) & BIT_MASK_AC5_PKT_INFO_8197F) << BIT_SHIFT_AC5_PKT_INFO_8197F)
  6099. #define BITS_AC5_PKT_INFO_8197F (BIT_MASK_AC5_PKT_INFO_8197F << BIT_SHIFT_AC5_PKT_INFO_8197F)
  6100. #define BIT_CLEAR_AC5_PKT_INFO_8197F(x) ((x) & (~BITS_AC5_PKT_INFO_8197F))
  6101. #define BIT_GET_AC5_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_AC5_PKT_INFO_8197F) & BIT_MASK_AC5_PKT_INFO_8197F)
  6102. #define BIT_SET_AC5_PKT_INFO_8197F(x, v) (BIT_CLEAR_AC5_PKT_INFO_8197F(x) | BIT_AC5_PKT_INFO_8197F(v))
  6103. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8197F BIT(15)
  6104. #define BIT_SHIFT_GTAB_ID_V1_8197F 12
  6105. #define BIT_MASK_GTAB_ID_V1_8197F 0x7
  6106. #define BIT_GTAB_ID_V1_8197F(x) (((x) & BIT_MASK_GTAB_ID_V1_8197F) << BIT_SHIFT_GTAB_ID_V1_8197F)
  6107. #define BITS_GTAB_ID_V1_8197F (BIT_MASK_GTAB_ID_V1_8197F << BIT_SHIFT_GTAB_ID_V1_8197F)
  6108. #define BIT_CLEAR_GTAB_ID_V1_8197F(x) ((x) & (~BITS_GTAB_ID_V1_8197F))
  6109. #define BIT_GET_GTAB_ID_V1_8197F(x) (((x) >> BIT_SHIFT_GTAB_ID_V1_8197F) & BIT_MASK_GTAB_ID_V1_8197F)
  6110. #define BIT_SET_GTAB_ID_V1_8197F(x, v) (BIT_CLEAR_GTAB_ID_V1_8197F(x) | BIT_GTAB_ID_V1_8197F(v))
  6111. #define BIT_SHIFT_AC4_PKT_INFO_8197F 0
  6112. #define BIT_MASK_AC4_PKT_INFO_8197F 0xfff
  6113. #define BIT_AC4_PKT_INFO_8197F(x) (((x) & BIT_MASK_AC4_PKT_INFO_8197F) << BIT_SHIFT_AC4_PKT_INFO_8197F)
  6114. #define BITS_AC4_PKT_INFO_8197F (BIT_MASK_AC4_PKT_INFO_8197F << BIT_SHIFT_AC4_PKT_INFO_8197F)
  6115. #define BIT_CLEAR_AC4_PKT_INFO_8197F(x) ((x) & (~BITS_AC4_PKT_INFO_8197F))
  6116. #define BIT_GET_AC4_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_AC4_PKT_INFO_8197F) & BIT_MASK_AC4_PKT_INFO_8197F)
  6117. #define BIT_SET_AC4_PKT_INFO_8197F(x, v) (BIT_CLEAR_AC4_PKT_INFO_8197F(x) | BIT_AC4_PKT_INFO_8197F(v))
  6118. /* 2 REG_Q6_Q7_INFO_8197F */
  6119. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8197F BIT(31)
  6120. #define BIT_SHIFT_GTAB_ID_8197F 28
  6121. #define BIT_MASK_GTAB_ID_8197F 0x7
  6122. #define BIT_GTAB_ID_8197F(x) (((x) & BIT_MASK_GTAB_ID_8197F) << BIT_SHIFT_GTAB_ID_8197F)
  6123. #define BITS_GTAB_ID_8197F (BIT_MASK_GTAB_ID_8197F << BIT_SHIFT_GTAB_ID_8197F)
  6124. #define BIT_CLEAR_GTAB_ID_8197F(x) ((x) & (~BITS_GTAB_ID_8197F))
  6125. #define BIT_GET_GTAB_ID_8197F(x) (((x) >> BIT_SHIFT_GTAB_ID_8197F) & BIT_MASK_GTAB_ID_8197F)
  6126. #define BIT_SET_GTAB_ID_8197F(x, v) (BIT_CLEAR_GTAB_ID_8197F(x) | BIT_GTAB_ID_8197F(v))
  6127. #define BIT_SHIFT_AC7_PKT_INFO_8197F 16
  6128. #define BIT_MASK_AC7_PKT_INFO_8197F 0xfff
  6129. #define BIT_AC7_PKT_INFO_8197F(x) (((x) & BIT_MASK_AC7_PKT_INFO_8197F) << BIT_SHIFT_AC7_PKT_INFO_8197F)
  6130. #define BITS_AC7_PKT_INFO_8197F (BIT_MASK_AC7_PKT_INFO_8197F << BIT_SHIFT_AC7_PKT_INFO_8197F)
  6131. #define BIT_CLEAR_AC7_PKT_INFO_8197F(x) ((x) & (~BITS_AC7_PKT_INFO_8197F))
  6132. #define BIT_GET_AC7_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_AC7_PKT_INFO_8197F) & BIT_MASK_AC7_PKT_INFO_8197F)
  6133. #define BIT_SET_AC7_PKT_INFO_8197F(x, v) (BIT_CLEAR_AC7_PKT_INFO_8197F(x) | BIT_AC7_PKT_INFO_8197F(v))
  6134. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8197F BIT(15)
  6135. #define BIT_SHIFT_GTAB_ID_V1_8197F 12
  6136. #define BIT_MASK_GTAB_ID_V1_8197F 0x7
  6137. #define BIT_GTAB_ID_V1_8197F(x) (((x) & BIT_MASK_GTAB_ID_V1_8197F) << BIT_SHIFT_GTAB_ID_V1_8197F)
  6138. #define BITS_GTAB_ID_V1_8197F (BIT_MASK_GTAB_ID_V1_8197F << BIT_SHIFT_GTAB_ID_V1_8197F)
  6139. #define BIT_CLEAR_GTAB_ID_V1_8197F(x) ((x) & (~BITS_GTAB_ID_V1_8197F))
  6140. #define BIT_GET_GTAB_ID_V1_8197F(x) (((x) >> BIT_SHIFT_GTAB_ID_V1_8197F) & BIT_MASK_GTAB_ID_V1_8197F)
  6141. #define BIT_SET_GTAB_ID_V1_8197F(x, v) (BIT_CLEAR_GTAB_ID_V1_8197F(x) | BIT_GTAB_ID_V1_8197F(v))
  6142. #define BIT_SHIFT_AC6_PKT_INFO_8197F 0
  6143. #define BIT_MASK_AC6_PKT_INFO_8197F 0xfff
  6144. #define BIT_AC6_PKT_INFO_8197F(x) (((x) & BIT_MASK_AC6_PKT_INFO_8197F) << BIT_SHIFT_AC6_PKT_INFO_8197F)
  6145. #define BITS_AC6_PKT_INFO_8197F (BIT_MASK_AC6_PKT_INFO_8197F << BIT_SHIFT_AC6_PKT_INFO_8197F)
  6146. #define BIT_CLEAR_AC6_PKT_INFO_8197F(x) ((x) & (~BITS_AC6_PKT_INFO_8197F))
  6147. #define BIT_GET_AC6_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_AC6_PKT_INFO_8197F) & BIT_MASK_AC6_PKT_INFO_8197F)
  6148. #define BIT_SET_AC6_PKT_INFO_8197F(x, v) (BIT_CLEAR_AC6_PKT_INFO_8197F(x) | BIT_AC6_PKT_INFO_8197F(v))
  6149. /* 2 REG_MGQ_HIQ_INFO_8197F */
  6150. #define BIT_SHIFT_HIQ_PKT_INFO_8197F 16
  6151. #define BIT_MASK_HIQ_PKT_INFO_8197F 0xfff
  6152. #define BIT_HIQ_PKT_INFO_8197F(x) (((x) & BIT_MASK_HIQ_PKT_INFO_8197F) << BIT_SHIFT_HIQ_PKT_INFO_8197F)
  6153. #define BITS_HIQ_PKT_INFO_8197F (BIT_MASK_HIQ_PKT_INFO_8197F << BIT_SHIFT_HIQ_PKT_INFO_8197F)
  6154. #define BIT_CLEAR_HIQ_PKT_INFO_8197F(x) ((x) & (~BITS_HIQ_PKT_INFO_8197F))
  6155. #define BIT_GET_HIQ_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_HIQ_PKT_INFO_8197F) & BIT_MASK_HIQ_PKT_INFO_8197F)
  6156. #define BIT_SET_HIQ_PKT_INFO_8197F(x, v) (BIT_CLEAR_HIQ_PKT_INFO_8197F(x) | BIT_HIQ_PKT_INFO_8197F(v))
  6157. #define BIT_SHIFT_MGQ_PKT_INFO_8197F 0
  6158. #define BIT_MASK_MGQ_PKT_INFO_8197F 0xfff
  6159. #define BIT_MGQ_PKT_INFO_8197F(x) (((x) & BIT_MASK_MGQ_PKT_INFO_8197F) << BIT_SHIFT_MGQ_PKT_INFO_8197F)
  6160. #define BITS_MGQ_PKT_INFO_8197F (BIT_MASK_MGQ_PKT_INFO_8197F << BIT_SHIFT_MGQ_PKT_INFO_8197F)
  6161. #define BIT_CLEAR_MGQ_PKT_INFO_8197F(x) ((x) & (~BITS_MGQ_PKT_INFO_8197F))
  6162. #define BIT_GET_MGQ_PKT_INFO_8197F(x) (((x) >> BIT_SHIFT_MGQ_PKT_INFO_8197F) & BIT_MASK_MGQ_PKT_INFO_8197F)
  6163. #define BIT_SET_MGQ_PKT_INFO_8197F(x, v) (BIT_CLEAR_MGQ_PKT_INFO_8197F(x) | BIT_MGQ_PKT_INFO_8197F(v))
  6164. /* 2 REG_CMDQ_BCNQ_INFO_8197F */
  6165. #define BIT_SHIFT_BCNQ_PKT_INFO_V1_8197F 16
  6166. #define BIT_MASK_BCNQ_PKT_INFO_V1_8197F 0xfff
  6167. #define BIT_BCNQ_PKT_INFO_V1_8197F(x) (((x) & BIT_MASK_BCNQ_PKT_INFO_V1_8197F) << BIT_SHIFT_BCNQ_PKT_INFO_V1_8197F)
  6168. #define BITS_BCNQ_PKT_INFO_V1_8197F (BIT_MASK_BCNQ_PKT_INFO_V1_8197F << BIT_SHIFT_BCNQ_PKT_INFO_V1_8197F)
  6169. #define BIT_CLEAR_BCNQ_PKT_INFO_V1_8197F(x) ((x) & (~BITS_BCNQ_PKT_INFO_V1_8197F))
  6170. #define BIT_GET_BCNQ_PKT_INFO_V1_8197F(x) (((x) >> BIT_SHIFT_BCNQ_PKT_INFO_V1_8197F) & BIT_MASK_BCNQ_PKT_INFO_V1_8197F)
  6171. #define BIT_SET_BCNQ_PKT_INFO_V1_8197F(x, v) (BIT_CLEAR_BCNQ_PKT_INFO_V1_8197F(x) | BIT_BCNQ_PKT_INFO_V1_8197F(v))
  6172. #define BIT_SHIFT_CMDQ_PKT_INFO_V1_8197F 0
  6173. #define BIT_MASK_CMDQ_PKT_INFO_V1_8197F 0xfff
  6174. #define BIT_CMDQ_PKT_INFO_V1_8197F(x) (((x) & BIT_MASK_CMDQ_PKT_INFO_V1_8197F) << BIT_SHIFT_CMDQ_PKT_INFO_V1_8197F)
  6175. #define BITS_CMDQ_PKT_INFO_V1_8197F (BIT_MASK_CMDQ_PKT_INFO_V1_8197F << BIT_SHIFT_CMDQ_PKT_INFO_V1_8197F)
  6176. #define BIT_CLEAR_CMDQ_PKT_INFO_V1_8197F(x) ((x) & (~BITS_CMDQ_PKT_INFO_V1_8197F))
  6177. #define BIT_GET_CMDQ_PKT_INFO_V1_8197F(x) (((x) >> BIT_SHIFT_CMDQ_PKT_INFO_V1_8197F) & BIT_MASK_CMDQ_PKT_INFO_V1_8197F)
  6178. #define BIT_SET_CMDQ_PKT_INFO_V1_8197F(x, v) (BIT_CLEAR_CMDQ_PKT_INFO_V1_8197F(x) | BIT_CMDQ_PKT_INFO_V1_8197F(v))
  6179. /* 2 REG_USEREG_SETTING_8197F */
  6180. #define BIT_NDPA_USEREG_8197F BIT(21)
  6181. #define BIT_SHIFT_RETRY_USEREG_8197F 19
  6182. #define BIT_MASK_RETRY_USEREG_8197F 0x3
  6183. #define BIT_RETRY_USEREG_8197F(x) (((x) & BIT_MASK_RETRY_USEREG_8197F) << BIT_SHIFT_RETRY_USEREG_8197F)
  6184. #define BITS_RETRY_USEREG_8197F (BIT_MASK_RETRY_USEREG_8197F << BIT_SHIFT_RETRY_USEREG_8197F)
  6185. #define BIT_CLEAR_RETRY_USEREG_8197F(x) ((x) & (~BITS_RETRY_USEREG_8197F))
  6186. #define BIT_GET_RETRY_USEREG_8197F(x) (((x) >> BIT_SHIFT_RETRY_USEREG_8197F) & BIT_MASK_RETRY_USEREG_8197F)
  6187. #define BIT_SET_RETRY_USEREG_8197F(x, v) (BIT_CLEAR_RETRY_USEREG_8197F(x) | BIT_RETRY_USEREG_8197F(v))
  6188. #define BIT_SHIFT_TRYPKT_USEREG_8197F 17
  6189. #define BIT_MASK_TRYPKT_USEREG_8197F 0x3
  6190. #define BIT_TRYPKT_USEREG_8197F(x) (((x) & BIT_MASK_TRYPKT_USEREG_8197F) << BIT_SHIFT_TRYPKT_USEREG_8197F)
  6191. #define BITS_TRYPKT_USEREG_8197F (BIT_MASK_TRYPKT_USEREG_8197F << BIT_SHIFT_TRYPKT_USEREG_8197F)
  6192. #define BIT_CLEAR_TRYPKT_USEREG_8197F(x) ((x) & (~BITS_TRYPKT_USEREG_8197F))
  6193. #define BIT_GET_TRYPKT_USEREG_8197F(x) (((x) >> BIT_SHIFT_TRYPKT_USEREG_8197F) & BIT_MASK_TRYPKT_USEREG_8197F)
  6194. #define BIT_SET_TRYPKT_USEREG_8197F(x, v) (BIT_CLEAR_TRYPKT_USEREG_8197F(x) | BIT_TRYPKT_USEREG_8197F(v))
  6195. #define BIT_CTLPKT_USEREG_8197F BIT(16)
  6196. /* 2 REG_AESIV_SETTING_8197F */
  6197. #define BIT_SHIFT_AESIV_OFFSET_8197F 0
  6198. #define BIT_MASK_AESIV_OFFSET_8197F 0xfff
  6199. #define BIT_AESIV_OFFSET_8197F(x) (((x) & BIT_MASK_AESIV_OFFSET_8197F) << BIT_SHIFT_AESIV_OFFSET_8197F)
  6200. #define BITS_AESIV_OFFSET_8197F (BIT_MASK_AESIV_OFFSET_8197F << BIT_SHIFT_AESIV_OFFSET_8197F)
  6201. #define BIT_CLEAR_AESIV_OFFSET_8197F(x) ((x) & (~BITS_AESIV_OFFSET_8197F))
  6202. #define BIT_GET_AESIV_OFFSET_8197F(x) (((x) >> BIT_SHIFT_AESIV_OFFSET_8197F) & BIT_MASK_AESIV_OFFSET_8197F)
  6203. #define BIT_SET_AESIV_OFFSET_8197F(x, v) (BIT_CLEAR_AESIV_OFFSET_8197F(x) | BIT_AESIV_OFFSET_8197F(v))
  6204. /* 2 REG_BF0_TIME_SETTING_8197F */
  6205. #define BIT_BF0_TIMER_SET_8197F BIT(31)
  6206. #define BIT_BF0_TIMER_CLR_8197F BIT(30)
  6207. #define BIT_BF0_UPDATE_EN_8197F BIT(29)
  6208. #define BIT_BF0_TIMER_EN_8197F BIT(28)
  6209. #define BIT_SHIFT_BF0_PRETIME_OVER_8197F 16
  6210. #define BIT_MASK_BF0_PRETIME_OVER_8197F 0xfff
  6211. #define BIT_BF0_PRETIME_OVER_8197F(x) (((x) & BIT_MASK_BF0_PRETIME_OVER_8197F) << BIT_SHIFT_BF0_PRETIME_OVER_8197F)
  6212. #define BITS_BF0_PRETIME_OVER_8197F (BIT_MASK_BF0_PRETIME_OVER_8197F << BIT_SHIFT_BF0_PRETIME_OVER_8197F)
  6213. #define BIT_CLEAR_BF0_PRETIME_OVER_8197F(x) ((x) & (~BITS_BF0_PRETIME_OVER_8197F))
  6214. #define BIT_GET_BF0_PRETIME_OVER_8197F(x) (((x) >> BIT_SHIFT_BF0_PRETIME_OVER_8197F) & BIT_MASK_BF0_PRETIME_OVER_8197F)
  6215. #define BIT_SET_BF0_PRETIME_OVER_8197F(x, v) (BIT_CLEAR_BF0_PRETIME_OVER_8197F(x) | BIT_BF0_PRETIME_OVER_8197F(v))
  6216. #define BIT_SHIFT_BF0_LIFETIME_8197F 0
  6217. #define BIT_MASK_BF0_LIFETIME_8197F 0xffff
  6218. #define BIT_BF0_LIFETIME_8197F(x) (((x) & BIT_MASK_BF0_LIFETIME_8197F) << BIT_SHIFT_BF0_LIFETIME_8197F)
  6219. #define BITS_BF0_LIFETIME_8197F (BIT_MASK_BF0_LIFETIME_8197F << BIT_SHIFT_BF0_LIFETIME_8197F)
  6220. #define BIT_CLEAR_BF0_LIFETIME_8197F(x) ((x) & (~BITS_BF0_LIFETIME_8197F))
  6221. #define BIT_GET_BF0_LIFETIME_8197F(x) (((x) >> BIT_SHIFT_BF0_LIFETIME_8197F) & BIT_MASK_BF0_LIFETIME_8197F)
  6222. #define BIT_SET_BF0_LIFETIME_8197F(x, v) (BIT_CLEAR_BF0_LIFETIME_8197F(x) | BIT_BF0_LIFETIME_8197F(v))
  6223. /* 2 REG_BF1_TIME_SETTING_8197F */
  6224. #define BIT_BF1_TIMER_SET_8197F BIT(31)
  6225. #define BIT_BF1_TIMER_CLR_8197F BIT(30)
  6226. #define BIT_BF1_UPDATE_EN_8197F BIT(29)
  6227. #define BIT_BF1_TIMER_EN_8197F BIT(28)
  6228. #define BIT_SHIFT_BF1_PRETIME_OVER_8197F 16
  6229. #define BIT_MASK_BF1_PRETIME_OVER_8197F 0xfff
  6230. #define BIT_BF1_PRETIME_OVER_8197F(x) (((x) & BIT_MASK_BF1_PRETIME_OVER_8197F) << BIT_SHIFT_BF1_PRETIME_OVER_8197F)
  6231. #define BITS_BF1_PRETIME_OVER_8197F (BIT_MASK_BF1_PRETIME_OVER_8197F << BIT_SHIFT_BF1_PRETIME_OVER_8197F)
  6232. #define BIT_CLEAR_BF1_PRETIME_OVER_8197F(x) ((x) & (~BITS_BF1_PRETIME_OVER_8197F))
  6233. #define BIT_GET_BF1_PRETIME_OVER_8197F(x) (((x) >> BIT_SHIFT_BF1_PRETIME_OVER_8197F) & BIT_MASK_BF1_PRETIME_OVER_8197F)
  6234. #define BIT_SET_BF1_PRETIME_OVER_8197F(x, v) (BIT_CLEAR_BF1_PRETIME_OVER_8197F(x) | BIT_BF1_PRETIME_OVER_8197F(v))
  6235. #define BIT_SHIFT_BF1_LIFETIME_8197F 0
  6236. #define BIT_MASK_BF1_LIFETIME_8197F 0xffff
  6237. #define BIT_BF1_LIFETIME_8197F(x) (((x) & BIT_MASK_BF1_LIFETIME_8197F) << BIT_SHIFT_BF1_LIFETIME_8197F)
  6238. #define BITS_BF1_LIFETIME_8197F (BIT_MASK_BF1_LIFETIME_8197F << BIT_SHIFT_BF1_LIFETIME_8197F)
  6239. #define BIT_CLEAR_BF1_LIFETIME_8197F(x) ((x) & (~BITS_BF1_LIFETIME_8197F))
  6240. #define BIT_GET_BF1_LIFETIME_8197F(x) (((x) >> BIT_SHIFT_BF1_LIFETIME_8197F) & BIT_MASK_BF1_LIFETIME_8197F)
  6241. #define BIT_SET_BF1_LIFETIME_8197F(x, v) (BIT_CLEAR_BF1_LIFETIME_8197F(x) | BIT_BF1_LIFETIME_8197F(v))
  6242. /* 2 REG_BF_TIMEOUT_EN_8197F */
  6243. #define BIT_EN_VHT_LDPC_8197F BIT(9)
  6244. #define BIT_EN_HT_LDPC_8197F BIT(8)
  6245. #define BIT_BF1_TIMEOUT_EN_8197F BIT(1)
  6246. #define BIT_BF0_TIMEOUT_EN_8197F BIT(0)
  6247. /* 2 REG_MACID_RELEASE0_8197F */
  6248. #define BIT_SHIFT_MACID31_0_RELEASE_8197F 0
  6249. #define BIT_MASK_MACID31_0_RELEASE_8197F 0xffffffffL
  6250. #define BIT_MACID31_0_RELEASE_8197F(x) (((x) & BIT_MASK_MACID31_0_RELEASE_8197F) << BIT_SHIFT_MACID31_0_RELEASE_8197F)
  6251. #define BITS_MACID31_0_RELEASE_8197F (BIT_MASK_MACID31_0_RELEASE_8197F << BIT_SHIFT_MACID31_0_RELEASE_8197F)
  6252. #define BIT_CLEAR_MACID31_0_RELEASE_8197F(x) ((x) & (~BITS_MACID31_0_RELEASE_8197F))
  6253. #define BIT_GET_MACID31_0_RELEASE_8197F(x) (((x) >> BIT_SHIFT_MACID31_0_RELEASE_8197F) & BIT_MASK_MACID31_0_RELEASE_8197F)
  6254. #define BIT_SET_MACID31_0_RELEASE_8197F(x, v) (BIT_CLEAR_MACID31_0_RELEASE_8197F(x) | BIT_MACID31_0_RELEASE_8197F(v))
  6255. /* 2 REG_MACID_RELEASE1_8197F */
  6256. #define BIT_SHIFT_MACID63_32_RELEASE_8197F 0
  6257. #define BIT_MASK_MACID63_32_RELEASE_8197F 0xffffffffL
  6258. #define BIT_MACID63_32_RELEASE_8197F(x) (((x) & BIT_MASK_MACID63_32_RELEASE_8197F) << BIT_SHIFT_MACID63_32_RELEASE_8197F)
  6259. #define BITS_MACID63_32_RELEASE_8197F (BIT_MASK_MACID63_32_RELEASE_8197F << BIT_SHIFT_MACID63_32_RELEASE_8197F)
  6260. #define BIT_CLEAR_MACID63_32_RELEASE_8197F(x) ((x) & (~BITS_MACID63_32_RELEASE_8197F))
  6261. #define BIT_GET_MACID63_32_RELEASE_8197F(x) (((x) >> BIT_SHIFT_MACID63_32_RELEASE_8197F) & BIT_MASK_MACID63_32_RELEASE_8197F)
  6262. #define BIT_SET_MACID63_32_RELEASE_8197F(x, v) (BIT_CLEAR_MACID63_32_RELEASE_8197F(x) | BIT_MACID63_32_RELEASE_8197F(v))
  6263. /* 2 REG_MACID_RELEASE2_8197F */
  6264. #define BIT_SHIFT_MACID95_64_RELEASE_8197F 0
  6265. #define BIT_MASK_MACID95_64_RELEASE_8197F 0xffffffffL
  6266. #define BIT_MACID95_64_RELEASE_8197F(x) (((x) & BIT_MASK_MACID95_64_RELEASE_8197F) << BIT_SHIFT_MACID95_64_RELEASE_8197F)
  6267. #define BITS_MACID95_64_RELEASE_8197F (BIT_MASK_MACID95_64_RELEASE_8197F << BIT_SHIFT_MACID95_64_RELEASE_8197F)
  6268. #define BIT_CLEAR_MACID95_64_RELEASE_8197F(x) ((x) & (~BITS_MACID95_64_RELEASE_8197F))
  6269. #define BIT_GET_MACID95_64_RELEASE_8197F(x) (((x) >> BIT_SHIFT_MACID95_64_RELEASE_8197F) & BIT_MASK_MACID95_64_RELEASE_8197F)
  6270. #define BIT_SET_MACID95_64_RELEASE_8197F(x, v) (BIT_CLEAR_MACID95_64_RELEASE_8197F(x) | BIT_MACID95_64_RELEASE_8197F(v))
  6271. /* 2 REG_MACID_RELEASE3_8197F */
  6272. #define BIT_SHIFT_MACID127_96_RELEASE_8197F 0
  6273. #define BIT_MASK_MACID127_96_RELEASE_8197F 0xffffffffL
  6274. #define BIT_MACID127_96_RELEASE_8197F(x) (((x) & BIT_MASK_MACID127_96_RELEASE_8197F) << BIT_SHIFT_MACID127_96_RELEASE_8197F)
  6275. #define BITS_MACID127_96_RELEASE_8197F (BIT_MASK_MACID127_96_RELEASE_8197F << BIT_SHIFT_MACID127_96_RELEASE_8197F)
  6276. #define BIT_CLEAR_MACID127_96_RELEASE_8197F(x) ((x) & (~BITS_MACID127_96_RELEASE_8197F))
  6277. #define BIT_GET_MACID127_96_RELEASE_8197F(x) (((x) >> BIT_SHIFT_MACID127_96_RELEASE_8197F) & BIT_MASK_MACID127_96_RELEASE_8197F)
  6278. #define BIT_SET_MACID127_96_RELEASE_8197F(x, v) (BIT_CLEAR_MACID127_96_RELEASE_8197F(x) | BIT_MACID127_96_RELEASE_8197F(v))
  6279. /* 2 REG_MACID_RELEASE_SETTING_8197F */
  6280. #define BIT_MACID_VALUE_8197F BIT(7)
  6281. #define BIT_SHIFT_MACID_OFFSET_8197F 0
  6282. #define BIT_MASK_MACID_OFFSET_8197F 0x7f
  6283. #define BIT_MACID_OFFSET_8197F(x) (((x) & BIT_MASK_MACID_OFFSET_8197F) << BIT_SHIFT_MACID_OFFSET_8197F)
  6284. #define BITS_MACID_OFFSET_8197F (BIT_MASK_MACID_OFFSET_8197F << BIT_SHIFT_MACID_OFFSET_8197F)
  6285. #define BIT_CLEAR_MACID_OFFSET_8197F(x) ((x) & (~BITS_MACID_OFFSET_8197F))
  6286. #define BIT_GET_MACID_OFFSET_8197F(x) (((x) >> BIT_SHIFT_MACID_OFFSET_8197F) & BIT_MASK_MACID_OFFSET_8197F)
  6287. #define BIT_SET_MACID_OFFSET_8197F(x, v) (BIT_CLEAR_MACID_OFFSET_8197F(x) | BIT_MACID_OFFSET_8197F(v))
  6288. /* 2 REG_FAST_EDCA_VOVI_SETTING_8197F */
  6289. #define BIT_SHIFT_VI_FAST_EDCA_TO_8197F 24
  6290. #define BIT_MASK_VI_FAST_EDCA_TO_8197F 0xff
  6291. #define BIT_VI_FAST_EDCA_TO_8197F(x) (((x) & BIT_MASK_VI_FAST_EDCA_TO_8197F) << BIT_SHIFT_VI_FAST_EDCA_TO_8197F)
  6292. #define BITS_VI_FAST_EDCA_TO_8197F (BIT_MASK_VI_FAST_EDCA_TO_8197F << BIT_SHIFT_VI_FAST_EDCA_TO_8197F)
  6293. #define BIT_CLEAR_VI_FAST_EDCA_TO_8197F(x) ((x) & (~BITS_VI_FAST_EDCA_TO_8197F))
  6294. #define BIT_GET_VI_FAST_EDCA_TO_8197F(x) (((x) >> BIT_SHIFT_VI_FAST_EDCA_TO_8197F) & BIT_MASK_VI_FAST_EDCA_TO_8197F)
  6295. #define BIT_SET_VI_FAST_EDCA_TO_8197F(x, v) (BIT_CLEAR_VI_FAST_EDCA_TO_8197F(x) | BIT_VI_FAST_EDCA_TO_8197F(v))
  6296. #define BIT_VI_THRESHOLD_SEL_8197F BIT(23)
  6297. #define BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8197F 16
  6298. #define BIT_MASK_VI_FAST_EDCA_PKT_TH_8197F 0x7f
  6299. #define BIT_VI_FAST_EDCA_PKT_TH_8197F(x) (((x) & BIT_MASK_VI_FAST_EDCA_PKT_TH_8197F) << BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8197F)
  6300. #define BITS_VI_FAST_EDCA_PKT_TH_8197F (BIT_MASK_VI_FAST_EDCA_PKT_TH_8197F << BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8197F)
  6301. #define BIT_CLEAR_VI_FAST_EDCA_PKT_TH_8197F(x) ((x) & (~BITS_VI_FAST_EDCA_PKT_TH_8197F))
  6302. #define BIT_GET_VI_FAST_EDCA_PKT_TH_8197F(x) (((x) >> BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8197F) & BIT_MASK_VI_FAST_EDCA_PKT_TH_8197F)
  6303. #define BIT_SET_VI_FAST_EDCA_PKT_TH_8197F(x, v) (BIT_CLEAR_VI_FAST_EDCA_PKT_TH_8197F(x) | BIT_VI_FAST_EDCA_PKT_TH_8197F(v))
  6304. #define BIT_SHIFT_VO_FAST_EDCA_TO_8197F 8
  6305. #define BIT_MASK_VO_FAST_EDCA_TO_8197F 0xff
  6306. #define BIT_VO_FAST_EDCA_TO_8197F(x) (((x) & BIT_MASK_VO_FAST_EDCA_TO_8197F) << BIT_SHIFT_VO_FAST_EDCA_TO_8197F)
  6307. #define BITS_VO_FAST_EDCA_TO_8197F (BIT_MASK_VO_FAST_EDCA_TO_8197F << BIT_SHIFT_VO_FAST_EDCA_TO_8197F)
  6308. #define BIT_CLEAR_VO_FAST_EDCA_TO_8197F(x) ((x) & (~BITS_VO_FAST_EDCA_TO_8197F))
  6309. #define BIT_GET_VO_FAST_EDCA_TO_8197F(x) (((x) >> BIT_SHIFT_VO_FAST_EDCA_TO_8197F) & BIT_MASK_VO_FAST_EDCA_TO_8197F)
  6310. #define BIT_SET_VO_FAST_EDCA_TO_8197F(x, v) (BIT_CLEAR_VO_FAST_EDCA_TO_8197F(x) | BIT_VO_FAST_EDCA_TO_8197F(v))
  6311. #define BIT_VO_THRESHOLD_SEL_8197F BIT(7)
  6312. #define BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8197F 0
  6313. #define BIT_MASK_VO_FAST_EDCA_PKT_TH_8197F 0x7f
  6314. #define BIT_VO_FAST_EDCA_PKT_TH_8197F(x) (((x) & BIT_MASK_VO_FAST_EDCA_PKT_TH_8197F) << BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8197F)
  6315. #define BITS_VO_FAST_EDCA_PKT_TH_8197F (BIT_MASK_VO_FAST_EDCA_PKT_TH_8197F << BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8197F)
  6316. #define BIT_CLEAR_VO_FAST_EDCA_PKT_TH_8197F(x) ((x) & (~BITS_VO_FAST_EDCA_PKT_TH_8197F))
  6317. #define BIT_GET_VO_FAST_EDCA_PKT_TH_8197F(x) (((x) >> BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8197F) & BIT_MASK_VO_FAST_EDCA_PKT_TH_8197F)
  6318. #define BIT_SET_VO_FAST_EDCA_PKT_TH_8197F(x, v) (BIT_CLEAR_VO_FAST_EDCA_PKT_TH_8197F(x) | BIT_VO_FAST_EDCA_PKT_TH_8197F(v))
  6319. /* 2 REG_FAST_EDCA_BEBK_SETTING_8197F */
  6320. #define BIT_SHIFT_BK_FAST_EDCA_TO_8197F 24
  6321. #define BIT_MASK_BK_FAST_EDCA_TO_8197F 0xff
  6322. #define BIT_BK_FAST_EDCA_TO_8197F(x) (((x) & BIT_MASK_BK_FAST_EDCA_TO_8197F) << BIT_SHIFT_BK_FAST_EDCA_TO_8197F)
  6323. #define BITS_BK_FAST_EDCA_TO_8197F (BIT_MASK_BK_FAST_EDCA_TO_8197F << BIT_SHIFT_BK_FAST_EDCA_TO_8197F)
  6324. #define BIT_CLEAR_BK_FAST_EDCA_TO_8197F(x) ((x) & (~BITS_BK_FAST_EDCA_TO_8197F))
  6325. #define BIT_GET_BK_FAST_EDCA_TO_8197F(x) (((x) >> BIT_SHIFT_BK_FAST_EDCA_TO_8197F) & BIT_MASK_BK_FAST_EDCA_TO_8197F)
  6326. #define BIT_SET_BK_FAST_EDCA_TO_8197F(x, v) (BIT_CLEAR_BK_FAST_EDCA_TO_8197F(x) | BIT_BK_FAST_EDCA_TO_8197F(v))
  6327. #define BIT_BK_THRESHOLD_SEL_8197F BIT(23)
  6328. #define BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8197F 16
  6329. #define BIT_MASK_BK_FAST_EDCA_PKT_TH_8197F 0x7f
  6330. #define BIT_BK_FAST_EDCA_PKT_TH_8197F(x) (((x) & BIT_MASK_BK_FAST_EDCA_PKT_TH_8197F) << BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8197F)
  6331. #define BITS_BK_FAST_EDCA_PKT_TH_8197F (BIT_MASK_BK_FAST_EDCA_PKT_TH_8197F << BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8197F)
  6332. #define BIT_CLEAR_BK_FAST_EDCA_PKT_TH_8197F(x) ((x) & (~BITS_BK_FAST_EDCA_PKT_TH_8197F))
  6333. #define BIT_GET_BK_FAST_EDCA_PKT_TH_8197F(x) (((x) >> BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8197F) & BIT_MASK_BK_FAST_EDCA_PKT_TH_8197F)
  6334. #define BIT_SET_BK_FAST_EDCA_PKT_TH_8197F(x, v) (BIT_CLEAR_BK_FAST_EDCA_PKT_TH_8197F(x) | BIT_BK_FAST_EDCA_PKT_TH_8197F(v))
  6335. #define BIT_SHIFT_BE_FAST_EDCA_TO_8197F 8
  6336. #define BIT_MASK_BE_FAST_EDCA_TO_8197F 0xff
  6337. #define BIT_BE_FAST_EDCA_TO_8197F(x) (((x) & BIT_MASK_BE_FAST_EDCA_TO_8197F) << BIT_SHIFT_BE_FAST_EDCA_TO_8197F)
  6338. #define BITS_BE_FAST_EDCA_TO_8197F (BIT_MASK_BE_FAST_EDCA_TO_8197F << BIT_SHIFT_BE_FAST_EDCA_TO_8197F)
  6339. #define BIT_CLEAR_BE_FAST_EDCA_TO_8197F(x) ((x) & (~BITS_BE_FAST_EDCA_TO_8197F))
  6340. #define BIT_GET_BE_FAST_EDCA_TO_8197F(x) (((x) >> BIT_SHIFT_BE_FAST_EDCA_TO_8197F) & BIT_MASK_BE_FAST_EDCA_TO_8197F)
  6341. #define BIT_SET_BE_FAST_EDCA_TO_8197F(x, v) (BIT_CLEAR_BE_FAST_EDCA_TO_8197F(x) | BIT_BE_FAST_EDCA_TO_8197F(v))
  6342. #define BIT_BE_THRESHOLD_SEL_8197F BIT(7)
  6343. #define BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8197F 0
  6344. #define BIT_MASK_BE_FAST_EDCA_PKT_TH_8197F 0x7f
  6345. #define BIT_BE_FAST_EDCA_PKT_TH_8197F(x) (((x) & BIT_MASK_BE_FAST_EDCA_PKT_TH_8197F) << BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8197F)
  6346. #define BITS_BE_FAST_EDCA_PKT_TH_8197F (BIT_MASK_BE_FAST_EDCA_PKT_TH_8197F << BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8197F)
  6347. #define BIT_CLEAR_BE_FAST_EDCA_PKT_TH_8197F(x) ((x) & (~BITS_BE_FAST_EDCA_PKT_TH_8197F))
  6348. #define BIT_GET_BE_FAST_EDCA_PKT_TH_8197F(x) (((x) >> BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8197F) & BIT_MASK_BE_FAST_EDCA_PKT_TH_8197F)
  6349. #define BIT_SET_BE_FAST_EDCA_PKT_TH_8197F(x, v) (BIT_CLEAR_BE_FAST_EDCA_PKT_TH_8197F(x) | BIT_BE_FAST_EDCA_PKT_TH_8197F(v))
  6350. /* 2 REG_MACID_DROP0_8197F */
  6351. #define BIT_SHIFT_MACID31_0_DROP_8197F 0
  6352. #define BIT_MASK_MACID31_0_DROP_8197F 0xffffffffL
  6353. #define BIT_MACID31_0_DROP_8197F(x) (((x) & BIT_MASK_MACID31_0_DROP_8197F) << BIT_SHIFT_MACID31_0_DROP_8197F)
  6354. #define BITS_MACID31_0_DROP_8197F (BIT_MASK_MACID31_0_DROP_8197F << BIT_SHIFT_MACID31_0_DROP_8197F)
  6355. #define BIT_CLEAR_MACID31_0_DROP_8197F(x) ((x) & (~BITS_MACID31_0_DROP_8197F))
  6356. #define BIT_GET_MACID31_0_DROP_8197F(x) (((x) >> BIT_SHIFT_MACID31_0_DROP_8197F) & BIT_MASK_MACID31_0_DROP_8197F)
  6357. #define BIT_SET_MACID31_0_DROP_8197F(x, v) (BIT_CLEAR_MACID31_0_DROP_8197F(x) | BIT_MACID31_0_DROP_8197F(v))
  6358. /* 2 REG_MACID_DROP1_8197F */
  6359. #define BIT_SHIFT_MACID63_32_DROP_8197F 0
  6360. #define BIT_MASK_MACID63_32_DROP_8197F 0xffffffffL
  6361. #define BIT_MACID63_32_DROP_8197F(x) (((x) & BIT_MASK_MACID63_32_DROP_8197F) << BIT_SHIFT_MACID63_32_DROP_8197F)
  6362. #define BITS_MACID63_32_DROP_8197F (BIT_MASK_MACID63_32_DROP_8197F << BIT_SHIFT_MACID63_32_DROP_8197F)
  6363. #define BIT_CLEAR_MACID63_32_DROP_8197F(x) ((x) & (~BITS_MACID63_32_DROP_8197F))
  6364. #define BIT_GET_MACID63_32_DROP_8197F(x) (((x) >> BIT_SHIFT_MACID63_32_DROP_8197F) & BIT_MASK_MACID63_32_DROP_8197F)
  6365. #define BIT_SET_MACID63_32_DROP_8197F(x, v) (BIT_CLEAR_MACID63_32_DROP_8197F(x) | BIT_MACID63_32_DROP_8197F(v))
  6366. /* 2 REG_MACID_DROP2_8197F */
  6367. #define BIT_SHIFT_MACID95_64_DROP_8197F 0
  6368. #define BIT_MASK_MACID95_64_DROP_8197F 0xffffffffL
  6369. #define BIT_MACID95_64_DROP_8197F(x) (((x) & BIT_MASK_MACID95_64_DROP_8197F) << BIT_SHIFT_MACID95_64_DROP_8197F)
  6370. #define BITS_MACID95_64_DROP_8197F (BIT_MASK_MACID95_64_DROP_8197F << BIT_SHIFT_MACID95_64_DROP_8197F)
  6371. #define BIT_CLEAR_MACID95_64_DROP_8197F(x) ((x) & (~BITS_MACID95_64_DROP_8197F))
  6372. #define BIT_GET_MACID95_64_DROP_8197F(x) (((x) >> BIT_SHIFT_MACID95_64_DROP_8197F) & BIT_MASK_MACID95_64_DROP_8197F)
  6373. #define BIT_SET_MACID95_64_DROP_8197F(x, v) (BIT_CLEAR_MACID95_64_DROP_8197F(x) | BIT_MACID95_64_DROP_8197F(v))
  6374. /* 2 REG_MACID_DROP3_8197F */
  6375. #define BIT_SHIFT_MACID127_96_DROP_8197F 0
  6376. #define BIT_MASK_MACID127_96_DROP_8197F 0xffffffffL
  6377. #define BIT_MACID127_96_DROP_8197F(x) (((x) & BIT_MASK_MACID127_96_DROP_8197F) << BIT_SHIFT_MACID127_96_DROP_8197F)
  6378. #define BITS_MACID127_96_DROP_8197F (BIT_MASK_MACID127_96_DROP_8197F << BIT_SHIFT_MACID127_96_DROP_8197F)
  6379. #define BIT_CLEAR_MACID127_96_DROP_8197F(x) ((x) & (~BITS_MACID127_96_DROP_8197F))
  6380. #define BIT_GET_MACID127_96_DROP_8197F(x) (((x) >> BIT_SHIFT_MACID127_96_DROP_8197F) & BIT_MASK_MACID127_96_DROP_8197F)
  6381. #define BIT_SET_MACID127_96_DROP_8197F(x, v) (BIT_CLEAR_MACID127_96_DROP_8197F(x) | BIT_MACID127_96_DROP_8197F(v))
  6382. /* 2 REG_R_MACID_RELEASE_SUCCESS_0_8197F */
  6383. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8197F 0
  6384. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8197F 0xffffffffL
  6385. #define BIT_R_MACID_RELEASE_SUCCESS_0_8197F(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8197F) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8197F)
  6386. #define BITS_R_MACID_RELEASE_SUCCESS_0_8197F (BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8197F << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8197F)
  6387. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_0_8197F(x) ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_0_8197F))
  6388. #define BIT_GET_R_MACID_RELEASE_SUCCESS_0_8197F(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8197F) & BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8197F)
  6389. #define BIT_SET_R_MACID_RELEASE_SUCCESS_0_8197F(x, v) (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_0_8197F(x) | BIT_R_MACID_RELEASE_SUCCESS_0_8197F(v))
  6390. /* 2 REG_R_MACID_RELEASE_SUCCESS_1_8197F */
  6391. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8197F 0
  6392. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8197F 0xffffffffL
  6393. #define BIT_R_MACID_RELEASE_SUCCESS_1_8197F(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8197F) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8197F)
  6394. #define BITS_R_MACID_RELEASE_SUCCESS_1_8197F (BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8197F << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8197F)
  6395. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_1_8197F(x) ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_1_8197F))
  6396. #define BIT_GET_R_MACID_RELEASE_SUCCESS_1_8197F(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8197F) & BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8197F)
  6397. #define BIT_SET_R_MACID_RELEASE_SUCCESS_1_8197F(x, v) (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_1_8197F(x) | BIT_R_MACID_RELEASE_SUCCESS_1_8197F(v))
  6398. /* 2 REG_R_MACID_RELEASE_SUCCESS_2_8197F */
  6399. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8197F 0
  6400. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8197F 0xffffffffL
  6401. #define BIT_R_MACID_RELEASE_SUCCESS_2_8197F(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8197F) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8197F)
  6402. #define BITS_R_MACID_RELEASE_SUCCESS_2_8197F (BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8197F << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8197F)
  6403. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_2_8197F(x) ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_2_8197F))
  6404. #define BIT_GET_R_MACID_RELEASE_SUCCESS_2_8197F(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8197F) & BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8197F)
  6405. #define BIT_SET_R_MACID_RELEASE_SUCCESS_2_8197F(x, v) (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_2_8197F(x) | BIT_R_MACID_RELEASE_SUCCESS_2_8197F(v))
  6406. /* 2 REG_R_MACID_RELEASE_SUCCESS_3_8197F */
  6407. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8197F 0
  6408. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8197F 0xffffffffL
  6409. #define BIT_R_MACID_RELEASE_SUCCESS_3_8197F(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8197F) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8197F)
  6410. #define BITS_R_MACID_RELEASE_SUCCESS_3_8197F (BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8197F << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8197F)
  6411. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_3_8197F(x) ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_3_8197F))
  6412. #define BIT_GET_R_MACID_RELEASE_SUCCESS_3_8197F(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8197F) & BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8197F)
  6413. #define BIT_SET_R_MACID_RELEASE_SUCCESS_3_8197F(x, v) (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_3_8197F(x) | BIT_R_MACID_RELEASE_SUCCESS_3_8197F(v))
  6414. /* 2 REG_MGG_FIFO_CRTL_8197F */
  6415. #define BIT_R_MGG_FIFO_EN_8197F BIT(31)
  6416. #define BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8197F 28
  6417. #define BIT_MASK_R_MGG_FIFO_PG_SIZE_8197F 0x7
  6418. #define BIT_R_MGG_FIFO_PG_SIZE_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_PG_SIZE_8197F) << BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8197F)
  6419. #define BITS_R_MGG_FIFO_PG_SIZE_8197F (BIT_MASK_R_MGG_FIFO_PG_SIZE_8197F << BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8197F)
  6420. #define BIT_CLEAR_R_MGG_FIFO_PG_SIZE_8197F(x) ((x) & (~BITS_R_MGG_FIFO_PG_SIZE_8197F))
  6421. #define BIT_GET_R_MGG_FIFO_PG_SIZE_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8197F) & BIT_MASK_R_MGG_FIFO_PG_SIZE_8197F)
  6422. #define BIT_SET_R_MGG_FIFO_PG_SIZE_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_PG_SIZE_8197F(x) | BIT_R_MGG_FIFO_PG_SIZE_8197F(v))
  6423. #define BIT_SHIFT_R_MGG_FIFO_START_PG_8197F 16
  6424. #define BIT_MASK_R_MGG_FIFO_START_PG_8197F 0xfff
  6425. #define BIT_R_MGG_FIFO_START_PG_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_START_PG_8197F) << BIT_SHIFT_R_MGG_FIFO_START_PG_8197F)
  6426. #define BITS_R_MGG_FIFO_START_PG_8197F (BIT_MASK_R_MGG_FIFO_START_PG_8197F << BIT_SHIFT_R_MGG_FIFO_START_PG_8197F)
  6427. #define BIT_CLEAR_R_MGG_FIFO_START_PG_8197F(x) ((x) & (~BITS_R_MGG_FIFO_START_PG_8197F))
  6428. #define BIT_GET_R_MGG_FIFO_START_PG_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_START_PG_8197F) & BIT_MASK_R_MGG_FIFO_START_PG_8197F)
  6429. #define BIT_SET_R_MGG_FIFO_START_PG_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_START_PG_8197F(x) | BIT_R_MGG_FIFO_START_PG_8197F(v))
  6430. #define BIT_SHIFT_R_MGG_FIFO_SIZE_8197F 14
  6431. #define BIT_MASK_R_MGG_FIFO_SIZE_8197F 0x3
  6432. #define BIT_R_MGG_FIFO_SIZE_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_SIZE_8197F) << BIT_SHIFT_R_MGG_FIFO_SIZE_8197F)
  6433. #define BITS_R_MGG_FIFO_SIZE_8197F (BIT_MASK_R_MGG_FIFO_SIZE_8197F << BIT_SHIFT_R_MGG_FIFO_SIZE_8197F)
  6434. #define BIT_CLEAR_R_MGG_FIFO_SIZE_8197F(x) ((x) & (~BITS_R_MGG_FIFO_SIZE_8197F))
  6435. #define BIT_GET_R_MGG_FIFO_SIZE_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_SIZE_8197F) & BIT_MASK_R_MGG_FIFO_SIZE_8197F)
  6436. #define BIT_SET_R_MGG_FIFO_SIZE_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_SIZE_8197F(x) | BIT_R_MGG_FIFO_SIZE_8197F(v))
  6437. #define BIT_R_MGG_FIFO_PAUSE_8197F BIT(13)
  6438. #define BIT_SHIFT_R_MGG_FIFO_RPTR_8197F 8
  6439. #define BIT_MASK_R_MGG_FIFO_RPTR_8197F 0x1f
  6440. #define BIT_R_MGG_FIFO_RPTR_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_RPTR_8197F) << BIT_SHIFT_R_MGG_FIFO_RPTR_8197F)
  6441. #define BITS_R_MGG_FIFO_RPTR_8197F (BIT_MASK_R_MGG_FIFO_RPTR_8197F << BIT_SHIFT_R_MGG_FIFO_RPTR_8197F)
  6442. #define BIT_CLEAR_R_MGG_FIFO_RPTR_8197F(x) ((x) & (~BITS_R_MGG_FIFO_RPTR_8197F))
  6443. #define BIT_GET_R_MGG_FIFO_RPTR_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_RPTR_8197F) & BIT_MASK_R_MGG_FIFO_RPTR_8197F)
  6444. #define BIT_SET_R_MGG_FIFO_RPTR_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_RPTR_8197F(x) | BIT_R_MGG_FIFO_RPTR_8197F(v))
  6445. #define BIT_R_MGG_FIFO_OV_8197F BIT(7)
  6446. #define BIT_R_MGG_FIFO_WPTR_ERROR_8197F BIT(6)
  6447. #define BIT_R_EN_CPU_LIFETIME_8197F BIT(5)
  6448. #define BIT_SHIFT_R_MGG_FIFO_WPTR_8197F 0
  6449. #define BIT_MASK_R_MGG_FIFO_WPTR_8197F 0x1f
  6450. #define BIT_R_MGG_FIFO_WPTR_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_WPTR_8197F) << BIT_SHIFT_R_MGG_FIFO_WPTR_8197F)
  6451. #define BITS_R_MGG_FIFO_WPTR_8197F (BIT_MASK_R_MGG_FIFO_WPTR_8197F << BIT_SHIFT_R_MGG_FIFO_WPTR_8197F)
  6452. #define BIT_CLEAR_R_MGG_FIFO_WPTR_8197F(x) ((x) & (~BITS_R_MGG_FIFO_WPTR_8197F))
  6453. #define BIT_GET_R_MGG_FIFO_WPTR_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_WPTR_8197F) & BIT_MASK_R_MGG_FIFO_WPTR_8197F)
  6454. #define BIT_SET_R_MGG_FIFO_WPTR_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_WPTR_8197F(x) | BIT_R_MGG_FIFO_WPTR_8197F(v))
  6455. /* 2 REG_MGG_FIFO_INT_8197F */
  6456. #define BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8197F 16
  6457. #define BIT_MASK_R_MGG_FIFO_INT_FLAG_8197F 0xffff
  6458. #define BIT_R_MGG_FIFO_INT_FLAG_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_INT_FLAG_8197F) << BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8197F)
  6459. #define BITS_R_MGG_FIFO_INT_FLAG_8197F (BIT_MASK_R_MGG_FIFO_INT_FLAG_8197F << BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8197F)
  6460. #define BIT_CLEAR_R_MGG_FIFO_INT_FLAG_8197F(x) ((x) & (~BITS_R_MGG_FIFO_INT_FLAG_8197F))
  6461. #define BIT_GET_R_MGG_FIFO_INT_FLAG_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8197F) & BIT_MASK_R_MGG_FIFO_INT_FLAG_8197F)
  6462. #define BIT_SET_R_MGG_FIFO_INT_FLAG_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_INT_FLAG_8197F(x) | BIT_R_MGG_FIFO_INT_FLAG_8197F(v))
  6463. #define BIT_SHIFT_R_MGG_FIFO_INT_MASK_8197F 0
  6464. #define BIT_MASK_R_MGG_FIFO_INT_MASK_8197F 0xffff
  6465. #define BIT_R_MGG_FIFO_INT_MASK_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_INT_MASK_8197F) << BIT_SHIFT_R_MGG_FIFO_INT_MASK_8197F)
  6466. #define BITS_R_MGG_FIFO_INT_MASK_8197F (BIT_MASK_R_MGG_FIFO_INT_MASK_8197F << BIT_SHIFT_R_MGG_FIFO_INT_MASK_8197F)
  6467. #define BIT_CLEAR_R_MGG_FIFO_INT_MASK_8197F(x) ((x) & (~BITS_R_MGG_FIFO_INT_MASK_8197F))
  6468. #define BIT_GET_R_MGG_FIFO_INT_MASK_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_INT_MASK_8197F) & BIT_MASK_R_MGG_FIFO_INT_MASK_8197F)
  6469. #define BIT_SET_R_MGG_FIFO_INT_MASK_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_INT_MASK_8197F(x) | BIT_R_MGG_FIFO_INT_MASK_8197F(v))
  6470. /* 2 REG_MGG_FIFO_LIFETIME_8197F */
  6471. #define BIT_SHIFT_R_MGG_FIFO_LIFETIME_8197F 16
  6472. #define BIT_MASK_R_MGG_FIFO_LIFETIME_8197F 0xffff
  6473. #define BIT_R_MGG_FIFO_LIFETIME_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_LIFETIME_8197F) << BIT_SHIFT_R_MGG_FIFO_LIFETIME_8197F)
  6474. #define BITS_R_MGG_FIFO_LIFETIME_8197F (BIT_MASK_R_MGG_FIFO_LIFETIME_8197F << BIT_SHIFT_R_MGG_FIFO_LIFETIME_8197F)
  6475. #define BIT_CLEAR_R_MGG_FIFO_LIFETIME_8197F(x) ((x) & (~BITS_R_MGG_FIFO_LIFETIME_8197F))
  6476. #define BIT_GET_R_MGG_FIFO_LIFETIME_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_LIFETIME_8197F) & BIT_MASK_R_MGG_FIFO_LIFETIME_8197F)
  6477. #define BIT_SET_R_MGG_FIFO_LIFETIME_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_LIFETIME_8197F(x) | BIT_R_MGG_FIFO_LIFETIME_8197F(v))
  6478. #define BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8197F 0
  6479. #define BIT_MASK_R_MGG_FIFO_VALID_MAP_8197F 0xffff
  6480. #define BIT_R_MGG_FIFO_VALID_MAP_8197F(x) (((x) & BIT_MASK_R_MGG_FIFO_VALID_MAP_8197F) << BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8197F)
  6481. #define BITS_R_MGG_FIFO_VALID_MAP_8197F (BIT_MASK_R_MGG_FIFO_VALID_MAP_8197F << BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8197F)
  6482. #define BIT_CLEAR_R_MGG_FIFO_VALID_MAP_8197F(x) ((x) & (~BITS_R_MGG_FIFO_VALID_MAP_8197F))
  6483. #define BIT_GET_R_MGG_FIFO_VALID_MAP_8197F(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8197F) & BIT_MASK_R_MGG_FIFO_VALID_MAP_8197F)
  6484. #define BIT_SET_R_MGG_FIFO_VALID_MAP_8197F(x, v) (BIT_CLEAR_R_MGG_FIFO_VALID_MAP_8197F(x) | BIT_R_MGG_FIFO_VALID_MAP_8197F(v))
  6485. /* 2 REG_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F */
  6486. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F 0
  6487. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F 0x7f
  6488. #define BIT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F)
  6489. #define BITS_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F (BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F)
  6490. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x) ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F))
  6491. #define BIT_GET_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F) & BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F)
  6492. #define BIT_SET_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x, v) (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x) | BIT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(v))
  6493. /* 2 REG_SHCUT_SETTING_8197F */
  6494. /* 2 REG_NOT_VALID_8197F */
  6495. /* 2 REG_NOT_VALID_8197F */
  6496. /* 2 REG_NOT_VALID_8197F */
  6497. /* 2 REG_NOT_VALID_8197F */
  6498. /* 2 REG_NOT_VALID_8197F */
  6499. /* 2 REG_NOT_VALID_8197F */
  6500. /* 2 REG_SHCUT_LLC_ETH_TYPE0_8197F */
  6501. /* 2 REG_NOT_VALID_8197F */
  6502. /* 2 REG_NOT_VALID_8197F */
  6503. /* 2 REG_SHCUT_LLC_ETH_TYPE1_8197F */
  6504. /* 2 REG_NOT_VALID_8197F */
  6505. /* 2 REG_NOT_VALID_8197F */
  6506. /* 2 REG_SHCUT_LLC_OUI0_8197F */
  6507. /* 2 REG_NOT_VALID_8197F */
  6508. /* 2 REG_NOT_VALID_8197F */
  6509. /* 2 REG_NOT_VALID_8197F */
  6510. /* 2 REG_SHCUT_LLC_OUI1_8197F */
  6511. /* 2 REG_NOT_VALID_8197F */
  6512. /* 2 REG_NOT_VALID_8197F */
  6513. /* 2 REG_NOT_VALID_8197F */
  6514. /* 2 REG_SHCUT_LLC_OUI2_8197F */
  6515. /* 2 REG_NOT_VALID_8197F */
  6516. /* 2 REG_NOT_VALID_8197F */
  6517. /* 2 REG_NOT_VALID_8197F */
  6518. /* 2 REG_SHCUT_LLC_OUI3_8197F */
  6519. /* 2 REG_NOT_VALID_8197F */
  6520. /* 2 REG_NOT_VALID_8197F */
  6521. /* 2 REG_NOT_VALID_8197F */
  6522. /* 2 REG_NOT_VALID_8197F */
  6523. #define BIT_CHNL_REF_RXNAV_8197F BIT(7)
  6524. #define BIT_CHNL_REF_VBON_8197F BIT(6)
  6525. #define BIT_CHNL_REF_EDCCA_8197F BIT(5)
  6526. #define BIT_RST_CHNL_BUSY_8197F BIT(3)
  6527. #define BIT_RST_CHNL_IDLE_8197F BIT(2)
  6528. #define BIT_CHNL_INFO_RST_8197F BIT(1)
  6529. #define BIT_ATM_AIRTIME_EN_8197F BIT(0)
  6530. /* 2 REG_NOT_VALID_8197F */
  6531. #define BIT_SHIFT_CHNL_IDLE_TIME_8197F 0
  6532. #define BIT_MASK_CHNL_IDLE_TIME_8197F 0xffffffffL
  6533. #define BIT_CHNL_IDLE_TIME_8197F(x) (((x) & BIT_MASK_CHNL_IDLE_TIME_8197F) << BIT_SHIFT_CHNL_IDLE_TIME_8197F)
  6534. #define BITS_CHNL_IDLE_TIME_8197F (BIT_MASK_CHNL_IDLE_TIME_8197F << BIT_SHIFT_CHNL_IDLE_TIME_8197F)
  6535. #define BIT_CLEAR_CHNL_IDLE_TIME_8197F(x) ((x) & (~BITS_CHNL_IDLE_TIME_8197F))
  6536. #define BIT_GET_CHNL_IDLE_TIME_8197F(x) (((x) >> BIT_SHIFT_CHNL_IDLE_TIME_8197F) & BIT_MASK_CHNL_IDLE_TIME_8197F)
  6537. #define BIT_SET_CHNL_IDLE_TIME_8197F(x, v) (BIT_CLEAR_CHNL_IDLE_TIME_8197F(x) | BIT_CHNL_IDLE_TIME_8197F(v))
  6538. /* 2 REG_NOT_VALID_8197F */
  6539. #define BIT_SHIFT_CHNL_BUSY_TIME_8197F 0
  6540. #define BIT_MASK_CHNL_BUSY_TIME_8197F 0xffffffffL
  6541. #define BIT_CHNL_BUSY_TIME_8197F(x) (((x) & BIT_MASK_CHNL_BUSY_TIME_8197F) << BIT_SHIFT_CHNL_BUSY_TIME_8197F)
  6542. #define BITS_CHNL_BUSY_TIME_8197F (BIT_MASK_CHNL_BUSY_TIME_8197F << BIT_SHIFT_CHNL_BUSY_TIME_8197F)
  6543. #define BIT_CLEAR_CHNL_BUSY_TIME_8197F(x) ((x) & (~BITS_CHNL_BUSY_TIME_8197F))
  6544. #define BIT_GET_CHNL_BUSY_TIME_8197F(x) (((x) >> BIT_SHIFT_CHNL_BUSY_TIME_8197F) & BIT_MASK_CHNL_BUSY_TIME_8197F)
  6545. #define BIT_SET_CHNL_BUSY_TIME_8197F(x, v) (BIT_CLEAR_CHNL_BUSY_TIME_8197F(x) | BIT_CHNL_BUSY_TIME_8197F(v))
  6546. /* 2 REG_NOT_VALID_8197F */
  6547. /* 2 REG_EDCA_VO_PARAM_8197F */
  6548. #define BIT_SHIFT_TXOPLIMIT_8197F 16
  6549. #define BIT_MASK_TXOPLIMIT_8197F 0x7ff
  6550. #define BIT_TXOPLIMIT_8197F(x) (((x) & BIT_MASK_TXOPLIMIT_8197F) << BIT_SHIFT_TXOPLIMIT_8197F)
  6551. #define BITS_TXOPLIMIT_8197F (BIT_MASK_TXOPLIMIT_8197F << BIT_SHIFT_TXOPLIMIT_8197F)
  6552. #define BIT_CLEAR_TXOPLIMIT_8197F(x) ((x) & (~BITS_TXOPLIMIT_8197F))
  6553. #define BIT_GET_TXOPLIMIT_8197F(x) (((x) >> BIT_SHIFT_TXOPLIMIT_8197F) & BIT_MASK_TXOPLIMIT_8197F)
  6554. #define BIT_SET_TXOPLIMIT_8197F(x, v) (BIT_CLEAR_TXOPLIMIT_8197F(x) | BIT_TXOPLIMIT_8197F(v))
  6555. #define BIT_SHIFT_CW_8197F 8
  6556. #define BIT_MASK_CW_8197F 0xff
  6557. #define BIT_CW_8197F(x) (((x) & BIT_MASK_CW_8197F) << BIT_SHIFT_CW_8197F)
  6558. #define BITS_CW_8197F (BIT_MASK_CW_8197F << BIT_SHIFT_CW_8197F)
  6559. #define BIT_CLEAR_CW_8197F(x) ((x) & (~BITS_CW_8197F))
  6560. #define BIT_GET_CW_8197F(x) (((x) >> BIT_SHIFT_CW_8197F) & BIT_MASK_CW_8197F)
  6561. #define BIT_SET_CW_8197F(x, v) (BIT_CLEAR_CW_8197F(x) | BIT_CW_8197F(v))
  6562. #define BIT_SHIFT_AIFS_8197F 0
  6563. #define BIT_MASK_AIFS_8197F 0xff
  6564. #define BIT_AIFS_8197F(x) (((x) & BIT_MASK_AIFS_8197F) << BIT_SHIFT_AIFS_8197F)
  6565. #define BITS_AIFS_8197F (BIT_MASK_AIFS_8197F << BIT_SHIFT_AIFS_8197F)
  6566. #define BIT_CLEAR_AIFS_8197F(x) ((x) & (~BITS_AIFS_8197F))
  6567. #define BIT_GET_AIFS_8197F(x) (((x) >> BIT_SHIFT_AIFS_8197F) & BIT_MASK_AIFS_8197F)
  6568. #define BIT_SET_AIFS_8197F(x, v) (BIT_CLEAR_AIFS_8197F(x) | BIT_AIFS_8197F(v))
  6569. /* 2 REG_EDCA_VI_PARAM_8197F */
  6570. /* 2 REG_NOT_VALID_8197F */
  6571. #define BIT_SHIFT_TXOPLIMIT_8197F 16
  6572. #define BIT_MASK_TXOPLIMIT_8197F 0x7ff
  6573. #define BIT_TXOPLIMIT_8197F(x) (((x) & BIT_MASK_TXOPLIMIT_8197F) << BIT_SHIFT_TXOPLIMIT_8197F)
  6574. #define BITS_TXOPLIMIT_8197F (BIT_MASK_TXOPLIMIT_8197F << BIT_SHIFT_TXOPLIMIT_8197F)
  6575. #define BIT_CLEAR_TXOPLIMIT_8197F(x) ((x) & (~BITS_TXOPLIMIT_8197F))
  6576. #define BIT_GET_TXOPLIMIT_8197F(x) (((x) >> BIT_SHIFT_TXOPLIMIT_8197F) & BIT_MASK_TXOPLIMIT_8197F)
  6577. #define BIT_SET_TXOPLIMIT_8197F(x, v) (BIT_CLEAR_TXOPLIMIT_8197F(x) | BIT_TXOPLIMIT_8197F(v))
  6578. #define BIT_SHIFT_CW_8197F 8
  6579. #define BIT_MASK_CW_8197F 0xff
  6580. #define BIT_CW_8197F(x) (((x) & BIT_MASK_CW_8197F) << BIT_SHIFT_CW_8197F)
  6581. #define BITS_CW_8197F (BIT_MASK_CW_8197F << BIT_SHIFT_CW_8197F)
  6582. #define BIT_CLEAR_CW_8197F(x) ((x) & (~BITS_CW_8197F))
  6583. #define BIT_GET_CW_8197F(x) (((x) >> BIT_SHIFT_CW_8197F) & BIT_MASK_CW_8197F)
  6584. #define BIT_SET_CW_8197F(x, v) (BIT_CLEAR_CW_8197F(x) | BIT_CW_8197F(v))
  6585. #define BIT_SHIFT_AIFS_8197F 0
  6586. #define BIT_MASK_AIFS_8197F 0xff
  6587. #define BIT_AIFS_8197F(x) (((x) & BIT_MASK_AIFS_8197F) << BIT_SHIFT_AIFS_8197F)
  6588. #define BITS_AIFS_8197F (BIT_MASK_AIFS_8197F << BIT_SHIFT_AIFS_8197F)
  6589. #define BIT_CLEAR_AIFS_8197F(x) ((x) & (~BITS_AIFS_8197F))
  6590. #define BIT_GET_AIFS_8197F(x) (((x) >> BIT_SHIFT_AIFS_8197F) & BIT_MASK_AIFS_8197F)
  6591. #define BIT_SET_AIFS_8197F(x, v) (BIT_CLEAR_AIFS_8197F(x) | BIT_AIFS_8197F(v))
  6592. /* 2 REG_EDCA_BE_PARAM_8197F */
  6593. /* 2 REG_NOT_VALID_8197F */
  6594. #define BIT_SHIFT_TXOPLIMIT_8197F 16
  6595. #define BIT_MASK_TXOPLIMIT_8197F 0x7ff
  6596. #define BIT_TXOPLIMIT_8197F(x) (((x) & BIT_MASK_TXOPLIMIT_8197F) << BIT_SHIFT_TXOPLIMIT_8197F)
  6597. #define BITS_TXOPLIMIT_8197F (BIT_MASK_TXOPLIMIT_8197F << BIT_SHIFT_TXOPLIMIT_8197F)
  6598. #define BIT_CLEAR_TXOPLIMIT_8197F(x) ((x) & (~BITS_TXOPLIMIT_8197F))
  6599. #define BIT_GET_TXOPLIMIT_8197F(x) (((x) >> BIT_SHIFT_TXOPLIMIT_8197F) & BIT_MASK_TXOPLIMIT_8197F)
  6600. #define BIT_SET_TXOPLIMIT_8197F(x, v) (BIT_CLEAR_TXOPLIMIT_8197F(x) | BIT_TXOPLIMIT_8197F(v))
  6601. #define BIT_SHIFT_CW_8197F 8
  6602. #define BIT_MASK_CW_8197F 0xff
  6603. #define BIT_CW_8197F(x) (((x) & BIT_MASK_CW_8197F) << BIT_SHIFT_CW_8197F)
  6604. #define BITS_CW_8197F (BIT_MASK_CW_8197F << BIT_SHIFT_CW_8197F)
  6605. #define BIT_CLEAR_CW_8197F(x) ((x) & (~BITS_CW_8197F))
  6606. #define BIT_GET_CW_8197F(x) (((x) >> BIT_SHIFT_CW_8197F) & BIT_MASK_CW_8197F)
  6607. #define BIT_SET_CW_8197F(x, v) (BIT_CLEAR_CW_8197F(x) | BIT_CW_8197F(v))
  6608. #define BIT_SHIFT_AIFS_8197F 0
  6609. #define BIT_MASK_AIFS_8197F 0xff
  6610. #define BIT_AIFS_8197F(x) (((x) & BIT_MASK_AIFS_8197F) << BIT_SHIFT_AIFS_8197F)
  6611. #define BITS_AIFS_8197F (BIT_MASK_AIFS_8197F << BIT_SHIFT_AIFS_8197F)
  6612. #define BIT_CLEAR_AIFS_8197F(x) ((x) & (~BITS_AIFS_8197F))
  6613. #define BIT_GET_AIFS_8197F(x) (((x) >> BIT_SHIFT_AIFS_8197F) & BIT_MASK_AIFS_8197F)
  6614. #define BIT_SET_AIFS_8197F(x, v) (BIT_CLEAR_AIFS_8197F(x) | BIT_AIFS_8197F(v))
  6615. /* 2 REG_EDCA_BK_PARAM_8197F */
  6616. /* 2 REG_NOT_VALID_8197F */
  6617. #define BIT_SHIFT_TXOPLIMIT_8197F 16
  6618. #define BIT_MASK_TXOPLIMIT_8197F 0x7ff
  6619. #define BIT_TXOPLIMIT_8197F(x) (((x) & BIT_MASK_TXOPLIMIT_8197F) << BIT_SHIFT_TXOPLIMIT_8197F)
  6620. #define BITS_TXOPLIMIT_8197F (BIT_MASK_TXOPLIMIT_8197F << BIT_SHIFT_TXOPLIMIT_8197F)
  6621. #define BIT_CLEAR_TXOPLIMIT_8197F(x) ((x) & (~BITS_TXOPLIMIT_8197F))
  6622. #define BIT_GET_TXOPLIMIT_8197F(x) (((x) >> BIT_SHIFT_TXOPLIMIT_8197F) & BIT_MASK_TXOPLIMIT_8197F)
  6623. #define BIT_SET_TXOPLIMIT_8197F(x, v) (BIT_CLEAR_TXOPLIMIT_8197F(x) | BIT_TXOPLIMIT_8197F(v))
  6624. #define BIT_SHIFT_CW_8197F 8
  6625. #define BIT_MASK_CW_8197F 0xff
  6626. #define BIT_CW_8197F(x) (((x) & BIT_MASK_CW_8197F) << BIT_SHIFT_CW_8197F)
  6627. #define BITS_CW_8197F (BIT_MASK_CW_8197F << BIT_SHIFT_CW_8197F)
  6628. #define BIT_CLEAR_CW_8197F(x) ((x) & (~BITS_CW_8197F))
  6629. #define BIT_GET_CW_8197F(x) (((x) >> BIT_SHIFT_CW_8197F) & BIT_MASK_CW_8197F)
  6630. #define BIT_SET_CW_8197F(x, v) (BIT_CLEAR_CW_8197F(x) | BIT_CW_8197F(v))
  6631. #define BIT_SHIFT_AIFS_8197F 0
  6632. #define BIT_MASK_AIFS_8197F 0xff
  6633. #define BIT_AIFS_8197F(x) (((x) & BIT_MASK_AIFS_8197F) << BIT_SHIFT_AIFS_8197F)
  6634. #define BITS_AIFS_8197F (BIT_MASK_AIFS_8197F << BIT_SHIFT_AIFS_8197F)
  6635. #define BIT_CLEAR_AIFS_8197F(x) ((x) & (~BITS_AIFS_8197F))
  6636. #define BIT_GET_AIFS_8197F(x) (((x) >> BIT_SHIFT_AIFS_8197F) & BIT_MASK_AIFS_8197F)
  6637. #define BIT_SET_AIFS_8197F(x, v) (BIT_CLEAR_AIFS_8197F(x) | BIT_AIFS_8197F(v))
  6638. /* 2 REG_BCNTCFG_8197F */
  6639. #define BIT_SHIFT_BCNCW_MAX_8197F 12
  6640. #define BIT_MASK_BCNCW_MAX_8197F 0xf
  6641. #define BIT_BCNCW_MAX_8197F(x) (((x) & BIT_MASK_BCNCW_MAX_8197F) << BIT_SHIFT_BCNCW_MAX_8197F)
  6642. #define BITS_BCNCW_MAX_8197F (BIT_MASK_BCNCW_MAX_8197F << BIT_SHIFT_BCNCW_MAX_8197F)
  6643. #define BIT_CLEAR_BCNCW_MAX_8197F(x) ((x) & (~BITS_BCNCW_MAX_8197F))
  6644. #define BIT_GET_BCNCW_MAX_8197F(x) (((x) >> BIT_SHIFT_BCNCW_MAX_8197F) & BIT_MASK_BCNCW_MAX_8197F)
  6645. #define BIT_SET_BCNCW_MAX_8197F(x, v) (BIT_CLEAR_BCNCW_MAX_8197F(x) | BIT_BCNCW_MAX_8197F(v))
  6646. #define BIT_SHIFT_BCNCW_MIN_8197F 8
  6647. #define BIT_MASK_BCNCW_MIN_8197F 0xf
  6648. #define BIT_BCNCW_MIN_8197F(x) (((x) & BIT_MASK_BCNCW_MIN_8197F) << BIT_SHIFT_BCNCW_MIN_8197F)
  6649. #define BITS_BCNCW_MIN_8197F (BIT_MASK_BCNCW_MIN_8197F << BIT_SHIFT_BCNCW_MIN_8197F)
  6650. #define BIT_CLEAR_BCNCW_MIN_8197F(x) ((x) & (~BITS_BCNCW_MIN_8197F))
  6651. #define BIT_GET_BCNCW_MIN_8197F(x) (((x) >> BIT_SHIFT_BCNCW_MIN_8197F) & BIT_MASK_BCNCW_MIN_8197F)
  6652. #define BIT_SET_BCNCW_MIN_8197F(x, v) (BIT_CLEAR_BCNCW_MIN_8197F(x) | BIT_BCNCW_MIN_8197F(v))
  6653. #define BIT_SHIFT_BCNIFS_8197F 0
  6654. #define BIT_MASK_BCNIFS_8197F 0xff
  6655. #define BIT_BCNIFS_8197F(x) (((x) & BIT_MASK_BCNIFS_8197F) << BIT_SHIFT_BCNIFS_8197F)
  6656. #define BITS_BCNIFS_8197F (BIT_MASK_BCNIFS_8197F << BIT_SHIFT_BCNIFS_8197F)
  6657. #define BIT_CLEAR_BCNIFS_8197F(x) ((x) & (~BITS_BCNIFS_8197F))
  6658. #define BIT_GET_BCNIFS_8197F(x) (((x) >> BIT_SHIFT_BCNIFS_8197F) & BIT_MASK_BCNIFS_8197F)
  6659. #define BIT_SET_BCNIFS_8197F(x, v) (BIT_CLEAR_BCNIFS_8197F(x) | BIT_BCNIFS_8197F(v))
  6660. /* 2 REG_PIFS_8197F */
  6661. #define BIT_SHIFT_PIFS_8197F 0
  6662. #define BIT_MASK_PIFS_8197F 0xff
  6663. #define BIT_PIFS_8197F(x) (((x) & BIT_MASK_PIFS_8197F) << BIT_SHIFT_PIFS_8197F)
  6664. #define BITS_PIFS_8197F (BIT_MASK_PIFS_8197F << BIT_SHIFT_PIFS_8197F)
  6665. #define BIT_CLEAR_PIFS_8197F(x) ((x) & (~BITS_PIFS_8197F))
  6666. #define BIT_GET_PIFS_8197F(x) (((x) >> BIT_SHIFT_PIFS_8197F) & BIT_MASK_PIFS_8197F)
  6667. #define BIT_SET_PIFS_8197F(x, v) (BIT_CLEAR_PIFS_8197F(x) | BIT_PIFS_8197F(v))
  6668. /* 2 REG_RDG_PIFS_8197F */
  6669. #define BIT_SHIFT_RDG_PIFS_8197F 0
  6670. #define BIT_MASK_RDG_PIFS_8197F 0xff
  6671. #define BIT_RDG_PIFS_8197F(x) (((x) & BIT_MASK_RDG_PIFS_8197F) << BIT_SHIFT_RDG_PIFS_8197F)
  6672. #define BITS_RDG_PIFS_8197F (BIT_MASK_RDG_PIFS_8197F << BIT_SHIFT_RDG_PIFS_8197F)
  6673. #define BIT_CLEAR_RDG_PIFS_8197F(x) ((x) & (~BITS_RDG_PIFS_8197F))
  6674. #define BIT_GET_RDG_PIFS_8197F(x) (((x) >> BIT_SHIFT_RDG_PIFS_8197F) & BIT_MASK_RDG_PIFS_8197F)
  6675. #define BIT_SET_RDG_PIFS_8197F(x, v) (BIT_CLEAR_RDG_PIFS_8197F(x) | BIT_RDG_PIFS_8197F(v))
  6676. /* 2 REG_SIFS_8197F */
  6677. #define BIT_SHIFT_SIFS_OFDM_TRX_8197F 24
  6678. #define BIT_MASK_SIFS_OFDM_TRX_8197F 0xff
  6679. #define BIT_SIFS_OFDM_TRX_8197F(x) (((x) & BIT_MASK_SIFS_OFDM_TRX_8197F) << BIT_SHIFT_SIFS_OFDM_TRX_8197F)
  6680. #define BITS_SIFS_OFDM_TRX_8197F (BIT_MASK_SIFS_OFDM_TRX_8197F << BIT_SHIFT_SIFS_OFDM_TRX_8197F)
  6681. #define BIT_CLEAR_SIFS_OFDM_TRX_8197F(x) ((x) & (~BITS_SIFS_OFDM_TRX_8197F))
  6682. #define BIT_GET_SIFS_OFDM_TRX_8197F(x) (((x) >> BIT_SHIFT_SIFS_OFDM_TRX_8197F) & BIT_MASK_SIFS_OFDM_TRX_8197F)
  6683. #define BIT_SET_SIFS_OFDM_TRX_8197F(x, v) (BIT_CLEAR_SIFS_OFDM_TRX_8197F(x) | BIT_SIFS_OFDM_TRX_8197F(v))
  6684. #define BIT_SHIFT_SIFS_CCK_TRX_8197F 16
  6685. #define BIT_MASK_SIFS_CCK_TRX_8197F 0xff
  6686. #define BIT_SIFS_CCK_TRX_8197F(x) (((x) & BIT_MASK_SIFS_CCK_TRX_8197F) << BIT_SHIFT_SIFS_CCK_TRX_8197F)
  6687. #define BITS_SIFS_CCK_TRX_8197F (BIT_MASK_SIFS_CCK_TRX_8197F << BIT_SHIFT_SIFS_CCK_TRX_8197F)
  6688. #define BIT_CLEAR_SIFS_CCK_TRX_8197F(x) ((x) & (~BITS_SIFS_CCK_TRX_8197F))
  6689. #define BIT_GET_SIFS_CCK_TRX_8197F(x) (((x) >> BIT_SHIFT_SIFS_CCK_TRX_8197F) & BIT_MASK_SIFS_CCK_TRX_8197F)
  6690. #define BIT_SET_SIFS_CCK_TRX_8197F(x, v) (BIT_CLEAR_SIFS_CCK_TRX_8197F(x) | BIT_SIFS_CCK_TRX_8197F(v))
  6691. #define BIT_SHIFT_SIFS_OFDM_CTX_8197F 8
  6692. #define BIT_MASK_SIFS_OFDM_CTX_8197F 0xff
  6693. #define BIT_SIFS_OFDM_CTX_8197F(x) (((x) & BIT_MASK_SIFS_OFDM_CTX_8197F) << BIT_SHIFT_SIFS_OFDM_CTX_8197F)
  6694. #define BITS_SIFS_OFDM_CTX_8197F (BIT_MASK_SIFS_OFDM_CTX_8197F << BIT_SHIFT_SIFS_OFDM_CTX_8197F)
  6695. #define BIT_CLEAR_SIFS_OFDM_CTX_8197F(x) ((x) & (~BITS_SIFS_OFDM_CTX_8197F))
  6696. #define BIT_GET_SIFS_OFDM_CTX_8197F(x) (((x) >> BIT_SHIFT_SIFS_OFDM_CTX_8197F) & BIT_MASK_SIFS_OFDM_CTX_8197F)
  6697. #define BIT_SET_SIFS_OFDM_CTX_8197F(x, v) (BIT_CLEAR_SIFS_OFDM_CTX_8197F(x) | BIT_SIFS_OFDM_CTX_8197F(v))
  6698. #define BIT_SHIFT_SIFS_CCK_CTX_8197F 0
  6699. #define BIT_MASK_SIFS_CCK_CTX_8197F 0xff
  6700. #define BIT_SIFS_CCK_CTX_8197F(x) (((x) & BIT_MASK_SIFS_CCK_CTX_8197F) << BIT_SHIFT_SIFS_CCK_CTX_8197F)
  6701. #define BITS_SIFS_CCK_CTX_8197F (BIT_MASK_SIFS_CCK_CTX_8197F << BIT_SHIFT_SIFS_CCK_CTX_8197F)
  6702. #define BIT_CLEAR_SIFS_CCK_CTX_8197F(x) ((x) & (~BITS_SIFS_CCK_CTX_8197F))
  6703. #define BIT_GET_SIFS_CCK_CTX_8197F(x) (((x) >> BIT_SHIFT_SIFS_CCK_CTX_8197F) & BIT_MASK_SIFS_CCK_CTX_8197F)
  6704. #define BIT_SET_SIFS_CCK_CTX_8197F(x, v) (BIT_CLEAR_SIFS_CCK_CTX_8197F(x) | BIT_SIFS_CCK_CTX_8197F(v))
  6705. /* 2 REG_TSFTR_SYN_OFFSET_8197F */
  6706. #define BIT_SHIFT_TSFTR_SNC_OFFSET_8197F 0
  6707. #define BIT_MASK_TSFTR_SNC_OFFSET_8197F 0xffff
  6708. #define BIT_TSFTR_SNC_OFFSET_8197F(x) (((x) & BIT_MASK_TSFTR_SNC_OFFSET_8197F) << BIT_SHIFT_TSFTR_SNC_OFFSET_8197F)
  6709. #define BITS_TSFTR_SNC_OFFSET_8197F (BIT_MASK_TSFTR_SNC_OFFSET_8197F << BIT_SHIFT_TSFTR_SNC_OFFSET_8197F)
  6710. #define BIT_CLEAR_TSFTR_SNC_OFFSET_8197F(x) ((x) & (~BITS_TSFTR_SNC_OFFSET_8197F))
  6711. #define BIT_GET_TSFTR_SNC_OFFSET_8197F(x) (((x) >> BIT_SHIFT_TSFTR_SNC_OFFSET_8197F) & BIT_MASK_TSFTR_SNC_OFFSET_8197F)
  6712. #define BIT_SET_TSFTR_SNC_OFFSET_8197F(x, v) (BIT_CLEAR_TSFTR_SNC_OFFSET_8197F(x) | BIT_TSFTR_SNC_OFFSET_8197F(v))
  6713. /* 2 REG_AGGR_BREAK_TIME_8197F */
  6714. #define BIT_SHIFT_AGGR_BK_TIME_8197F 0
  6715. #define BIT_MASK_AGGR_BK_TIME_8197F 0xff
  6716. #define BIT_AGGR_BK_TIME_8197F(x) (((x) & BIT_MASK_AGGR_BK_TIME_8197F) << BIT_SHIFT_AGGR_BK_TIME_8197F)
  6717. #define BITS_AGGR_BK_TIME_8197F (BIT_MASK_AGGR_BK_TIME_8197F << BIT_SHIFT_AGGR_BK_TIME_8197F)
  6718. #define BIT_CLEAR_AGGR_BK_TIME_8197F(x) ((x) & (~BITS_AGGR_BK_TIME_8197F))
  6719. #define BIT_GET_AGGR_BK_TIME_8197F(x) (((x) >> BIT_SHIFT_AGGR_BK_TIME_8197F) & BIT_MASK_AGGR_BK_TIME_8197F)
  6720. #define BIT_SET_AGGR_BK_TIME_8197F(x, v) (BIT_CLEAR_AGGR_BK_TIME_8197F(x) | BIT_AGGR_BK_TIME_8197F(v))
  6721. /* 2 REG_SLOT_8197F */
  6722. #define BIT_SHIFT_SLOT_8197F 0
  6723. #define BIT_MASK_SLOT_8197F 0xff
  6724. #define BIT_SLOT_8197F(x) (((x) & BIT_MASK_SLOT_8197F) << BIT_SHIFT_SLOT_8197F)
  6725. #define BITS_SLOT_8197F (BIT_MASK_SLOT_8197F << BIT_SHIFT_SLOT_8197F)
  6726. #define BIT_CLEAR_SLOT_8197F(x) ((x) & (~BITS_SLOT_8197F))
  6727. #define BIT_GET_SLOT_8197F(x) (((x) >> BIT_SHIFT_SLOT_8197F) & BIT_MASK_SLOT_8197F)
  6728. #define BIT_SET_SLOT_8197F(x, v) (BIT_CLEAR_SLOT_8197F(x) | BIT_SLOT_8197F(v))
  6729. /* 2 REG_TX_PTCL_CTRL_8197F */
  6730. #define BIT_DIS_EDCCA_8197F BIT(15)
  6731. #define BIT_DIS_CCA_8197F BIT(14)
  6732. #define BIT_LSIG_TXOP_TXCMD_NAV_8197F BIT(13)
  6733. #define BIT_SIFS_BK_EN_8197F BIT(12)
  6734. #define BIT_SHIFT_TXQ_NAV_MSK_8197F 8
  6735. #define BIT_MASK_TXQ_NAV_MSK_8197F 0xf
  6736. #define BIT_TXQ_NAV_MSK_8197F(x) (((x) & BIT_MASK_TXQ_NAV_MSK_8197F) << BIT_SHIFT_TXQ_NAV_MSK_8197F)
  6737. #define BITS_TXQ_NAV_MSK_8197F (BIT_MASK_TXQ_NAV_MSK_8197F << BIT_SHIFT_TXQ_NAV_MSK_8197F)
  6738. #define BIT_CLEAR_TXQ_NAV_MSK_8197F(x) ((x) & (~BITS_TXQ_NAV_MSK_8197F))
  6739. #define BIT_GET_TXQ_NAV_MSK_8197F(x) (((x) >> BIT_SHIFT_TXQ_NAV_MSK_8197F) & BIT_MASK_TXQ_NAV_MSK_8197F)
  6740. #define BIT_SET_TXQ_NAV_MSK_8197F(x, v) (BIT_CLEAR_TXQ_NAV_MSK_8197F(x) | BIT_TXQ_NAV_MSK_8197F(v))
  6741. #define BIT_DIS_CW_8197F BIT(7)
  6742. #define BIT_NAV_END_TXOP_8197F BIT(6)
  6743. #define BIT_RDG_END_TXOP_8197F BIT(5)
  6744. #define BIT_AC_INBCN_HOLD_8197F BIT(4)
  6745. #define BIT_MGTQ_TXOP_EN_8197F BIT(3)
  6746. #define BIT_MGTQ_RTSMF_EN_8197F BIT(2)
  6747. #define BIT_HIQ_RTSMF_EN_8197F BIT(1)
  6748. #define BIT_BCN_RTSMF_EN_8197F BIT(0)
  6749. /* 2 REG_TXPAUSE_8197F */
  6750. #define BIT_STOP_BCN_HI_MGT_8197F BIT(7)
  6751. #define BIT_MAC_STOPBCNQ_8197F BIT(6)
  6752. #define BIT_MAC_STOPHIQ_8197F BIT(5)
  6753. #define BIT_MAC_STOPMGQ_8197F BIT(4)
  6754. #define BIT_MAC_STOPBK_8197F BIT(3)
  6755. #define BIT_MAC_STOPBE_8197F BIT(2)
  6756. #define BIT_MAC_STOPVI_8197F BIT(1)
  6757. #define BIT_MAC_STOPVO_8197F BIT(0)
  6758. /* 2 REG_DIS_TXREQ_CLR_8197F */
  6759. #define BIT_DIS_BT_CCA_8197F BIT(7)
  6760. #define BIT_DIS_TXREQ_CLR_CPUMGQ_8197F BIT(6)
  6761. #define BIT_DIS_TXREQ_CLR_HI_8197F BIT(5)
  6762. #define BIT_DIS_TXREQ_CLR_MGQ_8197F BIT(4)
  6763. #define BIT_DIS_TXREQ_CLR_VO_8197F BIT(3)
  6764. #define BIT_DIS_TXREQ_CLR_VI_8197F BIT(2)
  6765. #define BIT_DIS_TXREQ_CLR_BE_8197F BIT(1)
  6766. #define BIT_DIS_TXREQ_CLR_BK_8197F BIT(0)
  6767. /* 2 REG_RD_CTRL_8197F */
  6768. #define BIT_EN_CLR_TXREQ_INCCA_8197F BIT(15)
  6769. #define BIT_DIS_TX_OVER_BCNQ_8197F BIT(14)
  6770. #define BIT_EN_BCNERR_INCCA_8197F BIT(13)
  6771. #define BIT_EN_BCNERR_INEDCCA_8197F BIT(12)
  6772. #define BIT_EDCCA_MSK_CNTDOWN_EN_8197F BIT(11)
  6773. #define BIT_DIS_TXOP_CFE_8197F BIT(10)
  6774. #define BIT_DIS_LSIG_CFE_8197F BIT(9)
  6775. #define BIT_DIS_STBC_CFE_8197F BIT(8)
  6776. #define BIT_BKQ_RD_INIT_EN_8197F BIT(7)
  6777. #define BIT_BEQ_RD_INIT_EN_8197F BIT(6)
  6778. #define BIT_VIQ_RD_INIT_EN_8197F BIT(5)
  6779. #define BIT_VOQ_RD_INIT_EN_8197F BIT(4)
  6780. #define BIT_BKQ_RD_RESP_EN_8197F BIT(3)
  6781. #define BIT_BEQ_RD_RESP_EN_8197F BIT(2)
  6782. #define BIT_VIQ_RD_RESP_EN_8197F BIT(1)
  6783. #define BIT_VOQ_RD_RESP_EN_8197F BIT(0)
  6784. /* 2 REG_MBSSID_CTRL_8197F */
  6785. #define BIT_MBID_BCNQ7_EN_8197F BIT(7)
  6786. #define BIT_MBID_BCNQ6_EN_8197F BIT(6)
  6787. #define BIT_MBID_BCNQ5_EN_8197F BIT(5)
  6788. #define BIT_MBID_BCNQ4_EN_8197F BIT(4)
  6789. #define BIT_MBID_BCNQ3_EN_8197F BIT(3)
  6790. #define BIT_MBID_BCNQ2_EN_8197F BIT(2)
  6791. #define BIT_MBID_BCNQ1_EN_8197F BIT(1)
  6792. #define BIT_MBID_BCNQ0_EN_8197F BIT(0)
  6793. /* 2 REG_P2PPS_CTRL_8197F */
  6794. #define BIT_P2P_CTW_ALLSTASLEEP_8197F BIT(7)
  6795. #define BIT_P2P_OFF_DISTX_EN_8197F BIT(6)
  6796. #define BIT_PWR_MGT_EN_8197F BIT(5)
  6797. #define BIT_P2P_NOA1_EN_8197F BIT(2)
  6798. #define BIT_P2P_NOA0_EN_8197F BIT(1)
  6799. /* 2 REG_PKT_LIFETIME_CTRL_8197F */
  6800. #define BIT_EN_TBTT_AREA_FOR_BB_8197F BIT(23)
  6801. #define BIT_EN_BKF_CLR_TXREQ_8197F BIT(22)
  6802. #define BIT_EN_TSFBIT32_RST_P2P_8197F BIT(21)
  6803. #define BIT_EN_BCN_TX_BTCCA_8197F BIT(20)
  6804. #define BIT_DIS_PKT_TX_ATIM_8197F BIT(19)
  6805. #define BIT_DIS_BCN_DIS_CTN_8197F BIT(18)
  6806. #define BIT_EN_NAVEND_RST_TXOP_8197F BIT(17)
  6807. #define BIT_EN_FILTER_CCA_8197F BIT(16)
  6808. #define BIT_SHIFT_CCA_FILTER_THRS_8197F 8
  6809. #define BIT_MASK_CCA_FILTER_THRS_8197F 0xff
  6810. #define BIT_CCA_FILTER_THRS_8197F(x) (((x) & BIT_MASK_CCA_FILTER_THRS_8197F) << BIT_SHIFT_CCA_FILTER_THRS_8197F)
  6811. #define BITS_CCA_FILTER_THRS_8197F (BIT_MASK_CCA_FILTER_THRS_8197F << BIT_SHIFT_CCA_FILTER_THRS_8197F)
  6812. #define BIT_CLEAR_CCA_FILTER_THRS_8197F(x) ((x) & (~BITS_CCA_FILTER_THRS_8197F))
  6813. #define BIT_GET_CCA_FILTER_THRS_8197F(x) (((x) >> BIT_SHIFT_CCA_FILTER_THRS_8197F) & BIT_MASK_CCA_FILTER_THRS_8197F)
  6814. #define BIT_SET_CCA_FILTER_THRS_8197F(x, v) (BIT_CLEAR_CCA_FILTER_THRS_8197F(x) | BIT_CCA_FILTER_THRS_8197F(v))
  6815. #define BIT_SHIFT_EDCCA_THRS_8197F 0
  6816. #define BIT_MASK_EDCCA_THRS_8197F 0xff
  6817. #define BIT_EDCCA_THRS_8197F(x) (((x) & BIT_MASK_EDCCA_THRS_8197F) << BIT_SHIFT_EDCCA_THRS_8197F)
  6818. #define BITS_EDCCA_THRS_8197F (BIT_MASK_EDCCA_THRS_8197F << BIT_SHIFT_EDCCA_THRS_8197F)
  6819. #define BIT_CLEAR_EDCCA_THRS_8197F(x) ((x) & (~BITS_EDCCA_THRS_8197F))
  6820. #define BIT_GET_EDCCA_THRS_8197F(x) (((x) >> BIT_SHIFT_EDCCA_THRS_8197F) & BIT_MASK_EDCCA_THRS_8197F)
  6821. #define BIT_SET_EDCCA_THRS_8197F(x, v) (BIT_CLEAR_EDCCA_THRS_8197F(x) | BIT_EDCCA_THRS_8197F(v))
  6822. /* 2 REG_P2PPS_SPEC_STATE_8197F */
  6823. #define BIT_SPEC_POWER_STATE_8197F BIT(7)
  6824. #define BIT_SPEC_CTWINDOW_ON_8197F BIT(6)
  6825. #define BIT_SPEC_BEACON_AREA_ON_8197F BIT(5)
  6826. #define BIT_SPEC_CTWIN_EARLY_DISTX_8197F BIT(4)
  6827. #define BIT_SPEC_NOA1_OFF_PERIOD_8197F BIT(3)
  6828. #define BIT_SPEC_FORCE_DOZE1_8197F BIT(2)
  6829. #define BIT_SPEC_NOA0_OFF_PERIOD_8197F BIT(1)
  6830. #define BIT_SPEC_FORCE_DOZE0_8197F BIT(0)
  6831. /* 2 REG_NOT_VALID_8197F */
  6832. #define BIT_SHIFT_P2PON_DIS_TXTIME_8197F 0
  6833. #define BIT_MASK_P2PON_DIS_TXTIME_8197F 0xff
  6834. #define BIT_P2PON_DIS_TXTIME_8197F(x) (((x) & BIT_MASK_P2PON_DIS_TXTIME_8197F) << BIT_SHIFT_P2PON_DIS_TXTIME_8197F)
  6835. #define BITS_P2PON_DIS_TXTIME_8197F (BIT_MASK_P2PON_DIS_TXTIME_8197F << BIT_SHIFT_P2PON_DIS_TXTIME_8197F)
  6836. #define BIT_CLEAR_P2PON_DIS_TXTIME_8197F(x) ((x) & (~BITS_P2PON_DIS_TXTIME_8197F))
  6837. #define BIT_GET_P2PON_DIS_TXTIME_8197F(x) (((x) >> BIT_SHIFT_P2PON_DIS_TXTIME_8197F) & BIT_MASK_P2PON_DIS_TXTIME_8197F)
  6838. #define BIT_SET_P2PON_DIS_TXTIME_8197F(x, v) (BIT_CLEAR_P2PON_DIS_TXTIME_8197F(x) | BIT_P2PON_DIS_TXTIME_8197F(v))
  6839. /* 2 REG_QUEUE_INCOL_THR_8197F */
  6840. #define BIT_SHIFT_BK_QUEUE_THR_8197F 24
  6841. #define BIT_MASK_BK_QUEUE_THR_8197F 0xff
  6842. #define BIT_BK_QUEUE_THR_8197F(x) (((x) & BIT_MASK_BK_QUEUE_THR_8197F) << BIT_SHIFT_BK_QUEUE_THR_8197F)
  6843. #define BITS_BK_QUEUE_THR_8197F (BIT_MASK_BK_QUEUE_THR_8197F << BIT_SHIFT_BK_QUEUE_THR_8197F)
  6844. #define BIT_CLEAR_BK_QUEUE_THR_8197F(x) ((x) & (~BITS_BK_QUEUE_THR_8197F))
  6845. #define BIT_GET_BK_QUEUE_THR_8197F(x) (((x) >> BIT_SHIFT_BK_QUEUE_THR_8197F) & BIT_MASK_BK_QUEUE_THR_8197F)
  6846. #define BIT_SET_BK_QUEUE_THR_8197F(x, v) (BIT_CLEAR_BK_QUEUE_THR_8197F(x) | BIT_BK_QUEUE_THR_8197F(v))
  6847. #define BIT_SHIFT_BE_QUEUE_THR_8197F 16
  6848. #define BIT_MASK_BE_QUEUE_THR_8197F 0xff
  6849. #define BIT_BE_QUEUE_THR_8197F(x) (((x) & BIT_MASK_BE_QUEUE_THR_8197F) << BIT_SHIFT_BE_QUEUE_THR_8197F)
  6850. #define BITS_BE_QUEUE_THR_8197F (BIT_MASK_BE_QUEUE_THR_8197F << BIT_SHIFT_BE_QUEUE_THR_8197F)
  6851. #define BIT_CLEAR_BE_QUEUE_THR_8197F(x) ((x) & (~BITS_BE_QUEUE_THR_8197F))
  6852. #define BIT_GET_BE_QUEUE_THR_8197F(x) (((x) >> BIT_SHIFT_BE_QUEUE_THR_8197F) & BIT_MASK_BE_QUEUE_THR_8197F)
  6853. #define BIT_SET_BE_QUEUE_THR_8197F(x, v) (BIT_CLEAR_BE_QUEUE_THR_8197F(x) | BIT_BE_QUEUE_THR_8197F(v))
  6854. #define BIT_SHIFT_VI_QUEUE_THR_8197F 8
  6855. #define BIT_MASK_VI_QUEUE_THR_8197F 0xff
  6856. #define BIT_VI_QUEUE_THR_8197F(x) (((x) & BIT_MASK_VI_QUEUE_THR_8197F) << BIT_SHIFT_VI_QUEUE_THR_8197F)
  6857. #define BITS_VI_QUEUE_THR_8197F (BIT_MASK_VI_QUEUE_THR_8197F << BIT_SHIFT_VI_QUEUE_THR_8197F)
  6858. #define BIT_CLEAR_VI_QUEUE_THR_8197F(x) ((x) & (~BITS_VI_QUEUE_THR_8197F))
  6859. #define BIT_GET_VI_QUEUE_THR_8197F(x) (((x) >> BIT_SHIFT_VI_QUEUE_THR_8197F) & BIT_MASK_VI_QUEUE_THR_8197F)
  6860. #define BIT_SET_VI_QUEUE_THR_8197F(x, v) (BIT_CLEAR_VI_QUEUE_THR_8197F(x) | BIT_VI_QUEUE_THR_8197F(v))
  6861. #define BIT_SHIFT_VO_QUEUE_THR_8197F 0
  6862. #define BIT_MASK_VO_QUEUE_THR_8197F 0xff
  6863. #define BIT_VO_QUEUE_THR_8197F(x) (((x) & BIT_MASK_VO_QUEUE_THR_8197F) << BIT_SHIFT_VO_QUEUE_THR_8197F)
  6864. #define BITS_VO_QUEUE_THR_8197F (BIT_MASK_VO_QUEUE_THR_8197F << BIT_SHIFT_VO_QUEUE_THR_8197F)
  6865. #define BIT_CLEAR_VO_QUEUE_THR_8197F(x) ((x) & (~BITS_VO_QUEUE_THR_8197F))
  6866. #define BIT_GET_VO_QUEUE_THR_8197F(x) (((x) >> BIT_SHIFT_VO_QUEUE_THR_8197F) & BIT_MASK_VO_QUEUE_THR_8197F)
  6867. #define BIT_SET_VO_QUEUE_THR_8197F(x, v) (BIT_CLEAR_VO_QUEUE_THR_8197F(x) | BIT_VO_QUEUE_THR_8197F(v))
  6868. /* 2 REG_QUEUE_INCOL_EN_8197F */
  6869. #define BIT_QUEUE_INCOL_EN_8197F BIT(16)
  6870. #define BIT_SHIFT_BK_TRIGGER_NUM_V1_8197F 12
  6871. #define BIT_MASK_BK_TRIGGER_NUM_V1_8197F 0xf
  6872. #define BIT_BK_TRIGGER_NUM_V1_8197F(x) (((x) & BIT_MASK_BK_TRIGGER_NUM_V1_8197F) << BIT_SHIFT_BK_TRIGGER_NUM_V1_8197F)
  6873. #define BITS_BK_TRIGGER_NUM_V1_8197F (BIT_MASK_BK_TRIGGER_NUM_V1_8197F << BIT_SHIFT_BK_TRIGGER_NUM_V1_8197F)
  6874. #define BIT_CLEAR_BK_TRIGGER_NUM_V1_8197F(x) ((x) & (~BITS_BK_TRIGGER_NUM_V1_8197F))
  6875. #define BIT_GET_BK_TRIGGER_NUM_V1_8197F(x) (((x) >> BIT_SHIFT_BK_TRIGGER_NUM_V1_8197F) & BIT_MASK_BK_TRIGGER_NUM_V1_8197F)
  6876. #define BIT_SET_BK_TRIGGER_NUM_V1_8197F(x, v) (BIT_CLEAR_BK_TRIGGER_NUM_V1_8197F(x) | BIT_BK_TRIGGER_NUM_V1_8197F(v))
  6877. #define BIT_SHIFT_BE_TRIGGER_NUM_V1_8197F 8
  6878. #define BIT_MASK_BE_TRIGGER_NUM_V1_8197F 0xf
  6879. #define BIT_BE_TRIGGER_NUM_V1_8197F(x) (((x) & BIT_MASK_BE_TRIGGER_NUM_V1_8197F) << BIT_SHIFT_BE_TRIGGER_NUM_V1_8197F)
  6880. #define BITS_BE_TRIGGER_NUM_V1_8197F (BIT_MASK_BE_TRIGGER_NUM_V1_8197F << BIT_SHIFT_BE_TRIGGER_NUM_V1_8197F)
  6881. #define BIT_CLEAR_BE_TRIGGER_NUM_V1_8197F(x) ((x) & (~BITS_BE_TRIGGER_NUM_V1_8197F))
  6882. #define BIT_GET_BE_TRIGGER_NUM_V1_8197F(x) (((x) >> BIT_SHIFT_BE_TRIGGER_NUM_V1_8197F) & BIT_MASK_BE_TRIGGER_NUM_V1_8197F)
  6883. #define BIT_SET_BE_TRIGGER_NUM_V1_8197F(x, v) (BIT_CLEAR_BE_TRIGGER_NUM_V1_8197F(x) | BIT_BE_TRIGGER_NUM_V1_8197F(v))
  6884. #define BIT_SHIFT_VI_TRIGGER_NUM_8197F 4
  6885. #define BIT_MASK_VI_TRIGGER_NUM_8197F 0xf
  6886. #define BIT_VI_TRIGGER_NUM_8197F(x) (((x) & BIT_MASK_VI_TRIGGER_NUM_8197F) << BIT_SHIFT_VI_TRIGGER_NUM_8197F)
  6887. #define BITS_VI_TRIGGER_NUM_8197F (BIT_MASK_VI_TRIGGER_NUM_8197F << BIT_SHIFT_VI_TRIGGER_NUM_8197F)
  6888. #define BIT_CLEAR_VI_TRIGGER_NUM_8197F(x) ((x) & (~BITS_VI_TRIGGER_NUM_8197F))
  6889. #define BIT_GET_VI_TRIGGER_NUM_8197F(x) (((x) >> BIT_SHIFT_VI_TRIGGER_NUM_8197F) & BIT_MASK_VI_TRIGGER_NUM_8197F)
  6890. #define BIT_SET_VI_TRIGGER_NUM_8197F(x, v) (BIT_CLEAR_VI_TRIGGER_NUM_8197F(x) | BIT_VI_TRIGGER_NUM_8197F(v))
  6891. #define BIT_SHIFT_VO_TRIGGER_NUM_8197F 0
  6892. #define BIT_MASK_VO_TRIGGER_NUM_8197F 0xf
  6893. #define BIT_VO_TRIGGER_NUM_8197F(x) (((x) & BIT_MASK_VO_TRIGGER_NUM_8197F) << BIT_SHIFT_VO_TRIGGER_NUM_8197F)
  6894. #define BITS_VO_TRIGGER_NUM_8197F (BIT_MASK_VO_TRIGGER_NUM_8197F << BIT_SHIFT_VO_TRIGGER_NUM_8197F)
  6895. #define BIT_CLEAR_VO_TRIGGER_NUM_8197F(x) ((x) & (~BITS_VO_TRIGGER_NUM_8197F))
  6896. #define BIT_GET_VO_TRIGGER_NUM_8197F(x) (((x) >> BIT_SHIFT_VO_TRIGGER_NUM_8197F) & BIT_MASK_VO_TRIGGER_NUM_8197F)
  6897. #define BIT_SET_VO_TRIGGER_NUM_8197F(x, v) (BIT_CLEAR_VO_TRIGGER_NUM_8197F(x) | BIT_VO_TRIGGER_NUM_8197F(v))
  6898. /* 2 REG_TBTT_PROHIBIT_8197F */
  6899. #define BIT_SHIFT_TBTT_HOLD_TIME_AP_8197F 8
  6900. #define BIT_MASK_TBTT_HOLD_TIME_AP_8197F 0xfff
  6901. #define BIT_TBTT_HOLD_TIME_AP_8197F(x) (((x) & BIT_MASK_TBTT_HOLD_TIME_AP_8197F) << BIT_SHIFT_TBTT_HOLD_TIME_AP_8197F)
  6902. #define BITS_TBTT_HOLD_TIME_AP_8197F (BIT_MASK_TBTT_HOLD_TIME_AP_8197F << BIT_SHIFT_TBTT_HOLD_TIME_AP_8197F)
  6903. #define BIT_CLEAR_TBTT_HOLD_TIME_AP_8197F(x) ((x) & (~BITS_TBTT_HOLD_TIME_AP_8197F))
  6904. #define BIT_GET_TBTT_HOLD_TIME_AP_8197F(x) (((x) >> BIT_SHIFT_TBTT_HOLD_TIME_AP_8197F) & BIT_MASK_TBTT_HOLD_TIME_AP_8197F)
  6905. #define BIT_SET_TBTT_HOLD_TIME_AP_8197F(x, v) (BIT_CLEAR_TBTT_HOLD_TIME_AP_8197F(x) | BIT_TBTT_HOLD_TIME_AP_8197F(v))
  6906. #define BIT_SHIFT_TBTT_PROHIBIT_SETUP_8197F 0
  6907. #define BIT_MASK_TBTT_PROHIBIT_SETUP_8197F 0xf
  6908. #define BIT_TBTT_PROHIBIT_SETUP_8197F(x) (((x) & BIT_MASK_TBTT_PROHIBIT_SETUP_8197F) << BIT_SHIFT_TBTT_PROHIBIT_SETUP_8197F)
  6909. #define BITS_TBTT_PROHIBIT_SETUP_8197F (BIT_MASK_TBTT_PROHIBIT_SETUP_8197F << BIT_SHIFT_TBTT_PROHIBIT_SETUP_8197F)
  6910. #define BIT_CLEAR_TBTT_PROHIBIT_SETUP_8197F(x) ((x) & (~BITS_TBTT_PROHIBIT_SETUP_8197F))
  6911. #define BIT_GET_TBTT_PROHIBIT_SETUP_8197F(x) (((x) >> BIT_SHIFT_TBTT_PROHIBIT_SETUP_8197F) & BIT_MASK_TBTT_PROHIBIT_SETUP_8197F)
  6912. #define BIT_SET_TBTT_PROHIBIT_SETUP_8197F(x, v) (BIT_CLEAR_TBTT_PROHIBIT_SETUP_8197F(x) | BIT_TBTT_PROHIBIT_SETUP_8197F(v))
  6913. /* 2 REG_P2PPS_STATE_8197F */
  6914. #define BIT_POWER_STATE_8197F BIT(7)
  6915. #define BIT_CTWINDOW_ON_8197F BIT(6)
  6916. #define BIT_BEACON_AREA_ON_8197F BIT(5)
  6917. #define BIT_CTWIN_EARLY_DISTX_8197F BIT(4)
  6918. #define BIT_NOA1_OFF_PERIOD_8197F BIT(3)
  6919. #define BIT_FORCE_DOZE1_8197F BIT(2)
  6920. #define BIT_NOA0_OFF_PERIOD_8197F BIT(1)
  6921. #define BIT_FORCE_DOZE0_8197F BIT(0)
  6922. /* 2 REG_RD_NAV_NXT_8197F */
  6923. #define BIT_SHIFT_RD_NAV_PROT_NXT_8197F 0
  6924. #define BIT_MASK_RD_NAV_PROT_NXT_8197F 0xffff
  6925. #define BIT_RD_NAV_PROT_NXT_8197F(x) (((x) & BIT_MASK_RD_NAV_PROT_NXT_8197F) << BIT_SHIFT_RD_NAV_PROT_NXT_8197F)
  6926. #define BITS_RD_NAV_PROT_NXT_8197F (BIT_MASK_RD_NAV_PROT_NXT_8197F << BIT_SHIFT_RD_NAV_PROT_NXT_8197F)
  6927. #define BIT_CLEAR_RD_NAV_PROT_NXT_8197F(x) ((x) & (~BITS_RD_NAV_PROT_NXT_8197F))
  6928. #define BIT_GET_RD_NAV_PROT_NXT_8197F(x) (((x) >> BIT_SHIFT_RD_NAV_PROT_NXT_8197F) & BIT_MASK_RD_NAV_PROT_NXT_8197F)
  6929. #define BIT_SET_RD_NAV_PROT_NXT_8197F(x, v) (BIT_CLEAR_RD_NAV_PROT_NXT_8197F(x) | BIT_RD_NAV_PROT_NXT_8197F(v))
  6930. /* 2 REG_NAV_PROT_LEN_8197F */
  6931. #define BIT_SHIFT_NAV_PROT_LEN_8197F 0
  6932. #define BIT_MASK_NAV_PROT_LEN_8197F 0xffff
  6933. #define BIT_NAV_PROT_LEN_8197F(x) (((x) & BIT_MASK_NAV_PROT_LEN_8197F) << BIT_SHIFT_NAV_PROT_LEN_8197F)
  6934. #define BITS_NAV_PROT_LEN_8197F (BIT_MASK_NAV_PROT_LEN_8197F << BIT_SHIFT_NAV_PROT_LEN_8197F)
  6935. #define BIT_CLEAR_NAV_PROT_LEN_8197F(x) ((x) & (~BITS_NAV_PROT_LEN_8197F))
  6936. #define BIT_GET_NAV_PROT_LEN_8197F(x) (((x) >> BIT_SHIFT_NAV_PROT_LEN_8197F) & BIT_MASK_NAV_PROT_LEN_8197F)
  6937. #define BIT_SET_NAV_PROT_LEN_8197F(x, v) (BIT_CLEAR_NAV_PROT_LEN_8197F(x) | BIT_NAV_PROT_LEN_8197F(v))
  6938. /* 2 REG_FTM_CTRL_8197F */
  6939. #define BIT_SHIFT_FTM_TSF_R2T_PORT_8197F 22
  6940. #define BIT_MASK_FTM_TSF_R2T_PORT_8197F 0x7
  6941. #define BIT_FTM_TSF_R2T_PORT_8197F(x) (((x) & BIT_MASK_FTM_TSF_R2T_PORT_8197F) << BIT_SHIFT_FTM_TSF_R2T_PORT_8197F)
  6942. #define BITS_FTM_TSF_R2T_PORT_8197F (BIT_MASK_FTM_TSF_R2T_PORT_8197F << BIT_SHIFT_FTM_TSF_R2T_PORT_8197F)
  6943. #define BIT_CLEAR_FTM_TSF_R2T_PORT_8197F(x) ((x) & (~BITS_FTM_TSF_R2T_PORT_8197F))
  6944. #define BIT_GET_FTM_TSF_R2T_PORT_8197F(x) (((x) >> BIT_SHIFT_FTM_TSF_R2T_PORT_8197F) & BIT_MASK_FTM_TSF_R2T_PORT_8197F)
  6945. #define BIT_SET_FTM_TSF_R2T_PORT_8197F(x, v) (BIT_CLEAR_FTM_TSF_R2T_PORT_8197F(x) | BIT_FTM_TSF_R2T_PORT_8197F(v))
  6946. #define BIT_SHIFT_FTM_TSF_T2R_PORT_8197F 19
  6947. #define BIT_MASK_FTM_TSF_T2R_PORT_8197F 0x7
  6948. #define BIT_FTM_TSF_T2R_PORT_8197F(x) (((x) & BIT_MASK_FTM_TSF_T2R_PORT_8197F) << BIT_SHIFT_FTM_TSF_T2R_PORT_8197F)
  6949. #define BITS_FTM_TSF_T2R_PORT_8197F (BIT_MASK_FTM_TSF_T2R_PORT_8197F << BIT_SHIFT_FTM_TSF_T2R_PORT_8197F)
  6950. #define BIT_CLEAR_FTM_TSF_T2R_PORT_8197F(x) ((x) & (~BITS_FTM_TSF_T2R_PORT_8197F))
  6951. #define BIT_GET_FTM_TSF_T2R_PORT_8197F(x) (((x) >> BIT_SHIFT_FTM_TSF_T2R_PORT_8197F) & BIT_MASK_FTM_TSF_T2R_PORT_8197F)
  6952. #define BIT_SET_FTM_TSF_T2R_PORT_8197F(x, v) (BIT_CLEAR_FTM_TSF_T2R_PORT_8197F(x) | BIT_FTM_TSF_T2R_PORT_8197F(v))
  6953. #define BIT_SHIFT_FTM_PTT_PORT_8197F 16
  6954. #define BIT_MASK_FTM_PTT_PORT_8197F 0x7
  6955. #define BIT_FTM_PTT_PORT_8197F(x) (((x) & BIT_MASK_FTM_PTT_PORT_8197F) << BIT_SHIFT_FTM_PTT_PORT_8197F)
  6956. #define BITS_FTM_PTT_PORT_8197F (BIT_MASK_FTM_PTT_PORT_8197F << BIT_SHIFT_FTM_PTT_PORT_8197F)
  6957. #define BIT_CLEAR_FTM_PTT_PORT_8197F(x) ((x) & (~BITS_FTM_PTT_PORT_8197F))
  6958. #define BIT_GET_FTM_PTT_PORT_8197F(x) (((x) >> BIT_SHIFT_FTM_PTT_PORT_8197F) & BIT_MASK_FTM_PTT_PORT_8197F)
  6959. #define BIT_SET_FTM_PTT_PORT_8197F(x, v) (BIT_CLEAR_FTM_PTT_PORT_8197F(x) | BIT_FTM_PTT_PORT_8197F(v))
  6960. #define BIT_SHIFT_FTM_PTT_8197F 0
  6961. #define BIT_MASK_FTM_PTT_8197F 0xffff
  6962. #define BIT_FTM_PTT_8197F(x) (((x) & BIT_MASK_FTM_PTT_8197F) << BIT_SHIFT_FTM_PTT_8197F)
  6963. #define BITS_FTM_PTT_8197F (BIT_MASK_FTM_PTT_8197F << BIT_SHIFT_FTM_PTT_8197F)
  6964. #define BIT_CLEAR_FTM_PTT_8197F(x) ((x) & (~BITS_FTM_PTT_8197F))
  6965. #define BIT_GET_FTM_PTT_8197F(x) (((x) >> BIT_SHIFT_FTM_PTT_8197F) & BIT_MASK_FTM_PTT_8197F)
  6966. #define BIT_SET_FTM_PTT_8197F(x, v) (BIT_CLEAR_FTM_PTT_8197F(x) | BIT_FTM_PTT_8197F(v))
  6967. /* 2 REG_FTM_TSF_CNT_8197F */
  6968. #define BIT_SHIFT_FTM_TSF_R2T_8197F 16
  6969. #define BIT_MASK_FTM_TSF_R2T_8197F 0xffff
  6970. #define BIT_FTM_TSF_R2T_8197F(x) (((x) & BIT_MASK_FTM_TSF_R2T_8197F) << BIT_SHIFT_FTM_TSF_R2T_8197F)
  6971. #define BITS_FTM_TSF_R2T_8197F (BIT_MASK_FTM_TSF_R2T_8197F << BIT_SHIFT_FTM_TSF_R2T_8197F)
  6972. #define BIT_CLEAR_FTM_TSF_R2T_8197F(x) ((x) & (~BITS_FTM_TSF_R2T_8197F))
  6973. #define BIT_GET_FTM_TSF_R2T_8197F(x) (((x) >> BIT_SHIFT_FTM_TSF_R2T_8197F) & BIT_MASK_FTM_TSF_R2T_8197F)
  6974. #define BIT_SET_FTM_TSF_R2T_8197F(x, v) (BIT_CLEAR_FTM_TSF_R2T_8197F(x) | BIT_FTM_TSF_R2T_8197F(v))
  6975. #define BIT_SHIFT_FTM_TSF_T2R_8197F 0
  6976. #define BIT_MASK_FTM_TSF_T2R_8197F 0xffff
  6977. #define BIT_FTM_TSF_T2R_8197F(x) (((x) & BIT_MASK_FTM_TSF_T2R_8197F) << BIT_SHIFT_FTM_TSF_T2R_8197F)
  6978. #define BITS_FTM_TSF_T2R_8197F (BIT_MASK_FTM_TSF_T2R_8197F << BIT_SHIFT_FTM_TSF_T2R_8197F)
  6979. #define BIT_CLEAR_FTM_TSF_T2R_8197F(x) ((x) & (~BITS_FTM_TSF_T2R_8197F))
  6980. #define BIT_GET_FTM_TSF_T2R_8197F(x) (((x) >> BIT_SHIFT_FTM_TSF_T2R_8197F) & BIT_MASK_FTM_TSF_T2R_8197F)
  6981. #define BIT_SET_FTM_TSF_T2R_8197F(x, v) (BIT_CLEAR_FTM_TSF_T2R_8197F(x) | BIT_FTM_TSF_T2R_8197F(v))
  6982. /* 2 REG_BCN_CTRL_8197F */
  6983. #define BIT_DIS_RX_BSSID_FIT_8197F BIT(6)
  6984. #define BIT_P0_EN_TXBCN_RPT_8197F BIT(5)
  6985. #define BIT_DIS_TSF_UDT_8197F BIT(4)
  6986. #define BIT_EN_BCN_FUNCTION_8197F BIT(3)
  6987. #define BIT_P0_EN_RXBCN_RPT_8197F BIT(2)
  6988. #define BIT_EN_P2P_CTWINDOW_8197F BIT(1)
  6989. #define BIT_EN_P2P_BCNQ_AREA_8197F BIT(0)
  6990. /* 2 REG_BCN_CTRL_CLINT0_8197F */
  6991. #define BIT_CLI0_DIS_RX_BSSID_FIT_8197F BIT(6)
  6992. #define BIT_CLI0_DIS_TSF_UDT_8197F BIT(4)
  6993. #define BIT_CLI0_EN_BCN_FUNCTION_8197F BIT(3)
  6994. #define BIT_CLI0_EN_RXBCN_RPT_8197F BIT(2)
  6995. #define BIT_CLI0_ENP2P_CTWINDOW_8197F BIT(1)
  6996. #define BIT_CLI0_ENP2P_BCNQ_AREA_8197F BIT(0)
  6997. /* 2 REG_MBID_NUM_8197F */
  6998. #define BIT_EN_PRE_DL_BEACON_8197F BIT(3)
  6999. #define BIT_SHIFT_MBID_BCN_NUM_8197F 0
  7000. #define BIT_MASK_MBID_BCN_NUM_8197F 0x7
  7001. #define BIT_MBID_BCN_NUM_8197F(x) (((x) & BIT_MASK_MBID_BCN_NUM_8197F) << BIT_SHIFT_MBID_BCN_NUM_8197F)
  7002. #define BITS_MBID_BCN_NUM_8197F (BIT_MASK_MBID_BCN_NUM_8197F << BIT_SHIFT_MBID_BCN_NUM_8197F)
  7003. #define BIT_CLEAR_MBID_BCN_NUM_8197F(x) ((x) & (~BITS_MBID_BCN_NUM_8197F))
  7004. #define BIT_GET_MBID_BCN_NUM_8197F(x) (((x) >> BIT_SHIFT_MBID_BCN_NUM_8197F) & BIT_MASK_MBID_BCN_NUM_8197F)
  7005. #define BIT_SET_MBID_BCN_NUM_8197F(x, v) (BIT_CLEAR_MBID_BCN_NUM_8197F(x) | BIT_MBID_BCN_NUM_8197F(v))
  7006. /* 2 REG_DUAL_TSF_RST_8197F */
  7007. #define BIT_FREECNT_RST_8197F BIT(5)
  7008. #define BIT_TSFTR_CLI3_RST_8197F BIT(4)
  7009. #define BIT_TSFTR_CLI2_RST_8197F BIT(3)
  7010. #define BIT_TSFTR_CLI1_RST_8197F BIT(2)
  7011. #define BIT_TSFTR_CLI0_RST_8197F BIT(1)
  7012. #define BIT_TSFTR_RST_8197F BIT(0)
  7013. /* 2 REG_MBSSID_BCN_SPACE_8197F */
  7014. #define BIT_SHIFT_BCN_TIMER_SEL_FWRD_8197F 28
  7015. #define BIT_MASK_BCN_TIMER_SEL_FWRD_8197F 0x7
  7016. #define BIT_BCN_TIMER_SEL_FWRD_8197F(x) (((x) & BIT_MASK_BCN_TIMER_SEL_FWRD_8197F) << BIT_SHIFT_BCN_TIMER_SEL_FWRD_8197F)
  7017. #define BITS_BCN_TIMER_SEL_FWRD_8197F (BIT_MASK_BCN_TIMER_SEL_FWRD_8197F << BIT_SHIFT_BCN_TIMER_SEL_FWRD_8197F)
  7018. #define BIT_CLEAR_BCN_TIMER_SEL_FWRD_8197F(x) ((x) & (~BITS_BCN_TIMER_SEL_FWRD_8197F))
  7019. #define BIT_GET_BCN_TIMER_SEL_FWRD_8197F(x) (((x) >> BIT_SHIFT_BCN_TIMER_SEL_FWRD_8197F) & BIT_MASK_BCN_TIMER_SEL_FWRD_8197F)
  7020. #define BIT_SET_BCN_TIMER_SEL_FWRD_8197F(x, v) (BIT_CLEAR_BCN_TIMER_SEL_FWRD_8197F(x) | BIT_BCN_TIMER_SEL_FWRD_8197F(v))
  7021. #define BIT_SHIFT_BCN_SPACE_CLINT0_8197F 16
  7022. #define BIT_MASK_BCN_SPACE_CLINT0_8197F 0xfff
  7023. #define BIT_BCN_SPACE_CLINT0_8197F(x) (((x) & BIT_MASK_BCN_SPACE_CLINT0_8197F) << BIT_SHIFT_BCN_SPACE_CLINT0_8197F)
  7024. #define BITS_BCN_SPACE_CLINT0_8197F (BIT_MASK_BCN_SPACE_CLINT0_8197F << BIT_SHIFT_BCN_SPACE_CLINT0_8197F)
  7025. #define BIT_CLEAR_BCN_SPACE_CLINT0_8197F(x) ((x) & (~BITS_BCN_SPACE_CLINT0_8197F))
  7026. #define BIT_GET_BCN_SPACE_CLINT0_8197F(x) (((x) >> BIT_SHIFT_BCN_SPACE_CLINT0_8197F) & BIT_MASK_BCN_SPACE_CLINT0_8197F)
  7027. #define BIT_SET_BCN_SPACE_CLINT0_8197F(x, v) (BIT_CLEAR_BCN_SPACE_CLINT0_8197F(x) | BIT_BCN_SPACE_CLINT0_8197F(v))
  7028. #define BIT_SHIFT_BCN_SPACE0_8197F 0
  7029. #define BIT_MASK_BCN_SPACE0_8197F 0xffff
  7030. #define BIT_BCN_SPACE0_8197F(x) (((x) & BIT_MASK_BCN_SPACE0_8197F) << BIT_SHIFT_BCN_SPACE0_8197F)
  7031. #define BITS_BCN_SPACE0_8197F (BIT_MASK_BCN_SPACE0_8197F << BIT_SHIFT_BCN_SPACE0_8197F)
  7032. #define BIT_CLEAR_BCN_SPACE0_8197F(x) ((x) & (~BITS_BCN_SPACE0_8197F))
  7033. #define BIT_GET_BCN_SPACE0_8197F(x) (((x) >> BIT_SHIFT_BCN_SPACE0_8197F) & BIT_MASK_BCN_SPACE0_8197F)
  7034. #define BIT_SET_BCN_SPACE0_8197F(x, v) (BIT_CLEAR_BCN_SPACE0_8197F(x) | BIT_BCN_SPACE0_8197F(v))
  7035. /* 2 REG_DRVERLYINT_8197F */
  7036. #define BIT_SHIFT_DRVERLYITV_8197F 0
  7037. #define BIT_MASK_DRVERLYITV_8197F 0xff
  7038. #define BIT_DRVERLYITV_8197F(x) (((x) & BIT_MASK_DRVERLYITV_8197F) << BIT_SHIFT_DRVERLYITV_8197F)
  7039. #define BITS_DRVERLYITV_8197F (BIT_MASK_DRVERLYITV_8197F << BIT_SHIFT_DRVERLYITV_8197F)
  7040. #define BIT_CLEAR_DRVERLYITV_8197F(x) ((x) & (~BITS_DRVERLYITV_8197F))
  7041. #define BIT_GET_DRVERLYITV_8197F(x) (((x) >> BIT_SHIFT_DRVERLYITV_8197F) & BIT_MASK_DRVERLYITV_8197F)
  7042. #define BIT_SET_DRVERLYITV_8197F(x, v) (BIT_CLEAR_DRVERLYITV_8197F(x) | BIT_DRVERLYITV_8197F(v))
  7043. /* 2 REG_BCNDMATIM_8197F */
  7044. #define BIT_SHIFT_BCNDMATIM_8197F 0
  7045. #define BIT_MASK_BCNDMATIM_8197F 0xff
  7046. #define BIT_BCNDMATIM_8197F(x) (((x) & BIT_MASK_BCNDMATIM_8197F) << BIT_SHIFT_BCNDMATIM_8197F)
  7047. #define BITS_BCNDMATIM_8197F (BIT_MASK_BCNDMATIM_8197F << BIT_SHIFT_BCNDMATIM_8197F)
  7048. #define BIT_CLEAR_BCNDMATIM_8197F(x) ((x) & (~BITS_BCNDMATIM_8197F))
  7049. #define BIT_GET_BCNDMATIM_8197F(x) (((x) >> BIT_SHIFT_BCNDMATIM_8197F) & BIT_MASK_BCNDMATIM_8197F)
  7050. #define BIT_SET_BCNDMATIM_8197F(x, v) (BIT_CLEAR_BCNDMATIM_8197F(x) | BIT_BCNDMATIM_8197F(v))
  7051. /* 2 REG_ATIMWND_8197F */
  7052. #define BIT_SHIFT_ATIMWND0_8197F 0
  7053. #define BIT_MASK_ATIMWND0_8197F 0xffff
  7054. #define BIT_ATIMWND0_8197F(x) (((x) & BIT_MASK_ATIMWND0_8197F) << BIT_SHIFT_ATIMWND0_8197F)
  7055. #define BITS_ATIMWND0_8197F (BIT_MASK_ATIMWND0_8197F << BIT_SHIFT_ATIMWND0_8197F)
  7056. #define BIT_CLEAR_ATIMWND0_8197F(x) ((x) & (~BITS_ATIMWND0_8197F))
  7057. #define BIT_GET_ATIMWND0_8197F(x) (((x) >> BIT_SHIFT_ATIMWND0_8197F) & BIT_MASK_ATIMWND0_8197F)
  7058. #define BIT_SET_ATIMWND0_8197F(x, v) (BIT_CLEAR_ATIMWND0_8197F(x) | BIT_ATIMWND0_8197F(v))
  7059. /* 2 REG_USTIME_TSF_8197F */
  7060. #define BIT_SHIFT_USTIME_TSF_V1_8197F 0
  7061. #define BIT_MASK_USTIME_TSF_V1_8197F 0xff
  7062. #define BIT_USTIME_TSF_V1_8197F(x) (((x) & BIT_MASK_USTIME_TSF_V1_8197F) << BIT_SHIFT_USTIME_TSF_V1_8197F)
  7063. #define BITS_USTIME_TSF_V1_8197F (BIT_MASK_USTIME_TSF_V1_8197F << BIT_SHIFT_USTIME_TSF_V1_8197F)
  7064. #define BIT_CLEAR_USTIME_TSF_V1_8197F(x) ((x) & (~BITS_USTIME_TSF_V1_8197F))
  7065. #define BIT_GET_USTIME_TSF_V1_8197F(x) (((x) >> BIT_SHIFT_USTIME_TSF_V1_8197F) & BIT_MASK_USTIME_TSF_V1_8197F)
  7066. #define BIT_SET_USTIME_TSF_V1_8197F(x, v) (BIT_CLEAR_USTIME_TSF_V1_8197F(x) | BIT_USTIME_TSF_V1_8197F(v))
  7067. /* 2 REG_BCN_MAX_ERR_8197F */
  7068. #define BIT_SHIFT_BCN_MAX_ERR_8197F 0
  7069. #define BIT_MASK_BCN_MAX_ERR_8197F 0xff
  7070. #define BIT_BCN_MAX_ERR_8197F(x) (((x) & BIT_MASK_BCN_MAX_ERR_8197F) << BIT_SHIFT_BCN_MAX_ERR_8197F)
  7071. #define BITS_BCN_MAX_ERR_8197F (BIT_MASK_BCN_MAX_ERR_8197F << BIT_SHIFT_BCN_MAX_ERR_8197F)
  7072. #define BIT_CLEAR_BCN_MAX_ERR_8197F(x) ((x) & (~BITS_BCN_MAX_ERR_8197F))
  7073. #define BIT_GET_BCN_MAX_ERR_8197F(x) (((x) >> BIT_SHIFT_BCN_MAX_ERR_8197F) & BIT_MASK_BCN_MAX_ERR_8197F)
  7074. #define BIT_SET_BCN_MAX_ERR_8197F(x, v) (BIT_CLEAR_BCN_MAX_ERR_8197F(x) | BIT_BCN_MAX_ERR_8197F(v))
  7075. /* 2 REG_RXTSF_OFFSET_CCK_8197F */
  7076. #define BIT_SHIFT_CCK_RXTSF_OFFSET_8197F 0
  7077. #define BIT_MASK_CCK_RXTSF_OFFSET_8197F 0xff
  7078. #define BIT_CCK_RXTSF_OFFSET_8197F(x) (((x) & BIT_MASK_CCK_RXTSF_OFFSET_8197F) << BIT_SHIFT_CCK_RXTSF_OFFSET_8197F)
  7079. #define BITS_CCK_RXTSF_OFFSET_8197F (BIT_MASK_CCK_RXTSF_OFFSET_8197F << BIT_SHIFT_CCK_RXTSF_OFFSET_8197F)
  7080. #define BIT_CLEAR_CCK_RXTSF_OFFSET_8197F(x) ((x) & (~BITS_CCK_RXTSF_OFFSET_8197F))
  7081. #define BIT_GET_CCK_RXTSF_OFFSET_8197F(x) (((x) >> BIT_SHIFT_CCK_RXTSF_OFFSET_8197F) & BIT_MASK_CCK_RXTSF_OFFSET_8197F)
  7082. #define BIT_SET_CCK_RXTSF_OFFSET_8197F(x, v) (BIT_CLEAR_CCK_RXTSF_OFFSET_8197F(x) | BIT_CCK_RXTSF_OFFSET_8197F(v))
  7083. /* 2 REG_RXTSF_OFFSET_OFDM_8197F */
  7084. #define BIT_SHIFT_OFDM_RXTSF_OFFSET_8197F 0
  7085. #define BIT_MASK_OFDM_RXTSF_OFFSET_8197F 0xff
  7086. #define BIT_OFDM_RXTSF_OFFSET_8197F(x) (((x) & BIT_MASK_OFDM_RXTSF_OFFSET_8197F) << BIT_SHIFT_OFDM_RXTSF_OFFSET_8197F)
  7087. #define BITS_OFDM_RXTSF_OFFSET_8197F (BIT_MASK_OFDM_RXTSF_OFFSET_8197F << BIT_SHIFT_OFDM_RXTSF_OFFSET_8197F)
  7088. #define BIT_CLEAR_OFDM_RXTSF_OFFSET_8197F(x) ((x) & (~BITS_OFDM_RXTSF_OFFSET_8197F))
  7089. #define BIT_GET_OFDM_RXTSF_OFFSET_8197F(x) (((x) >> BIT_SHIFT_OFDM_RXTSF_OFFSET_8197F) & BIT_MASK_OFDM_RXTSF_OFFSET_8197F)
  7090. #define BIT_SET_OFDM_RXTSF_OFFSET_8197F(x, v) (BIT_CLEAR_OFDM_RXTSF_OFFSET_8197F(x) | BIT_OFDM_RXTSF_OFFSET_8197F(v))
  7091. /* 2 REG_TSFTR_8197F */
  7092. #define BIT_SHIFT_TSF_TIMER_8197F 0
  7093. #define BIT_MASK_TSF_TIMER_8197F 0xffffffffffffffffL
  7094. #define BIT_TSF_TIMER_8197F(x) (((x) & BIT_MASK_TSF_TIMER_8197F) << BIT_SHIFT_TSF_TIMER_8197F)
  7095. #define BITS_TSF_TIMER_8197F (BIT_MASK_TSF_TIMER_8197F << BIT_SHIFT_TSF_TIMER_8197F)
  7096. #define BIT_CLEAR_TSF_TIMER_8197F(x) ((x) & (~BITS_TSF_TIMER_8197F))
  7097. #define BIT_GET_TSF_TIMER_8197F(x) (((x) >> BIT_SHIFT_TSF_TIMER_8197F) & BIT_MASK_TSF_TIMER_8197F)
  7098. #define BIT_SET_TSF_TIMER_8197F(x, v) (BIT_CLEAR_TSF_TIMER_8197F(x) | BIT_TSF_TIMER_8197F(v))
  7099. /* 2 REG_FREERUN_CNT_8197F */
  7100. #define BIT_SHIFT_FREERUN_CNT_8197F 0
  7101. #define BIT_MASK_FREERUN_CNT_8197F 0xffffffffffffffffL
  7102. #define BIT_FREERUN_CNT_8197F(x) (((x) & BIT_MASK_FREERUN_CNT_8197F) << BIT_SHIFT_FREERUN_CNT_8197F)
  7103. #define BITS_FREERUN_CNT_8197F (BIT_MASK_FREERUN_CNT_8197F << BIT_SHIFT_FREERUN_CNT_8197F)
  7104. #define BIT_CLEAR_FREERUN_CNT_8197F(x) ((x) & (~BITS_FREERUN_CNT_8197F))
  7105. #define BIT_GET_FREERUN_CNT_8197F(x) (((x) >> BIT_SHIFT_FREERUN_CNT_8197F) & BIT_MASK_FREERUN_CNT_8197F)
  7106. #define BIT_SET_FREERUN_CNT_8197F(x, v) (BIT_CLEAR_FREERUN_CNT_8197F(x) | BIT_FREERUN_CNT_8197F(v))
  7107. /* 2 REG_ATIMWND1_8197F */
  7108. #define BIT_SHIFT_ATIMWND1_V1_8197F 0
  7109. #define BIT_MASK_ATIMWND1_V1_8197F 0xff
  7110. #define BIT_ATIMWND1_V1_8197F(x) (((x) & BIT_MASK_ATIMWND1_V1_8197F) << BIT_SHIFT_ATIMWND1_V1_8197F)
  7111. #define BITS_ATIMWND1_V1_8197F (BIT_MASK_ATIMWND1_V1_8197F << BIT_SHIFT_ATIMWND1_V1_8197F)
  7112. #define BIT_CLEAR_ATIMWND1_V1_8197F(x) ((x) & (~BITS_ATIMWND1_V1_8197F))
  7113. #define BIT_GET_ATIMWND1_V1_8197F(x) (((x) >> BIT_SHIFT_ATIMWND1_V1_8197F) & BIT_MASK_ATIMWND1_V1_8197F)
  7114. #define BIT_SET_ATIMWND1_V1_8197F(x, v) (BIT_CLEAR_ATIMWND1_V1_8197F(x) | BIT_ATIMWND1_V1_8197F(v))
  7115. /* 2 REG_TBTT_PROHIBIT_INFRA_8197F */
  7116. #define BIT_SHIFT_TBTT_PROHIBIT_INFRA_8197F 0
  7117. #define BIT_MASK_TBTT_PROHIBIT_INFRA_8197F 0xff
  7118. #define BIT_TBTT_PROHIBIT_INFRA_8197F(x) (((x) & BIT_MASK_TBTT_PROHIBIT_INFRA_8197F) << BIT_SHIFT_TBTT_PROHIBIT_INFRA_8197F)
  7119. #define BITS_TBTT_PROHIBIT_INFRA_8197F (BIT_MASK_TBTT_PROHIBIT_INFRA_8197F << BIT_SHIFT_TBTT_PROHIBIT_INFRA_8197F)
  7120. #define BIT_CLEAR_TBTT_PROHIBIT_INFRA_8197F(x) ((x) & (~BITS_TBTT_PROHIBIT_INFRA_8197F))
  7121. #define BIT_GET_TBTT_PROHIBIT_INFRA_8197F(x) (((x) >> BIT_SHIFT_TBTT_PROHIBIT_INFRA_8197F) & BIT_MASK_TBTT_PROHIBIT_INFRA_8197F)
  7122. #define BIT_SET_TBTT_PROHIBIT_INFRA_8197F(x, v) (BIT_CLEAR_TBTT_PROHIBIT_INFRA_8197F(x) | BIT_TBTT_PROHIBIT_INFRA_8197F(v))
  7123. /* 2 REG_CTWND_8197F */
  7124. #define BIT_SHIFT_CTWND_8197F 0
  7125. #define BIT_MASK_CTWND_8197F 0xff
  7126. #define BIT_CTWND_8197F(x) (((x) & BIT_MASK_CTWND_8197F) << BIT_SHIFT_CTWND_8197F)
  7127. #define BITS_CTWND_8197F (BIT_MASK_CTWND_8197F << BIT_SHIFT_CTWND_8197F)
  7128. #define BIT_CLEAR_CTWND_8197F(x) ((x) & (~BITS_CTWND_8197F))
  7129. #define BIT_GET_CTWND_8197F(x) (((x) >> BIT_SHIFT_CTWND_8197F) & BIT_MASK_CTWND_8197F)
  7130. #define BIT_SET_CTWND_8197F(x, v) (BIT_CLEAR_CTWND_8197F(x) | BIT_CTWND_8197F(v))
  7131. /* 2 REG_BCNIVLCUNT_8197F */
  7132. #define BIT_SHIFT_BCNIVLCUNT_8197F 0
  7133. #define BIT_MASK_BCNIVLCUNT_8197F 0x7f
  7134. #define BIT_BCNIVLCUNT_8197F(x) (((x) & BIT_MASK_BCNIVLCUNT_8197F) << BIT_SHIFT_BCNIVLCUNT_8197F)
  7135. #define BITS_BCNIVLCUNT_8197F (BIT_MASK_BCNIVLCUNT_8197F << BIT_SHIFT_BCNIVLCUNT_8197F)
  7136. #define BIT_CLEAR_BCNIVLCUNT_8197F(x) ((x) & (~BITS_BCNIVLCUNT_8197F))
  7137. #define BIT_GET_BCNIVLCUNT_8197F(x) (((x) >> BIT_SHIFT_BCNIVLCUNT_8197F) & BIT_MASK_BCNIVLCUNT_8197F)
  7138. #define BIT_SET_BCNIVLCUNT_8197F(x, v) (BIT_CLEAR_BCNIVLCUNT_8197F(x) | BIT_BCNIVLCUNT_8197F(v))
  7139. /* 2 REG_BCNDROPCTRL_8197F */
  7140. #define BIT_BEACON_DROP_EN_8197F BIT(7)
  7141. #define BIT_SHIFT_BEACON_DROP_IVL_8197F 0
  7142. #define BIT_MASK_BEACON_DROP_IVL_8197F 0x7f
  7143. #define BIT_BEACON_DROP_IVL_8197F(x) (((x) & BIT_MASK_BEACON_DROP_IVL_8197F) << BIT_SHIFT_BEACON_DROP_IVL_8197F)
  7144. #define BITS_BEACON_DROP_IVL_8197F (BIT_MASK_BEACON_DROP_IVL_8197F << BIT_SHIFT_BEACON_DROP_IVL_8197F)
  7145. #define BIT_CLEAR_BEACON_DROP_IVL_8197F(x) ((x) & (~BITS_BEACON_DROP_IVL_8197F))
  7146. #define BIT_GET_BEACON_DROP_IVL_8197F(x) (((x) >> BIT_SHIFT_BEACON_DROP_IVL_8197F) & BIT_MASK_BEACON_DROP_IVL_8197F)
  7147. #define BIT_SET_BEACON_DROP_IVL_8197F(x, v) (BIT_CLEAR_BEACON_DROP_IVL_8197F(x) | BIT_BEACON_DROP_IVL_8197F(v))
  7148. /* 2 REG_HGQ_TIMEOUT_PERIOD_8197F */
  7149. #define BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8197F 0
  7150. #define BIT_MASK_HGQ_TIMEOUT_PERIOD_8197F 0xff
  7151. #define BIT_HGQ_TIMEOUT_PERIOD_8197F(x) (((x) & BIT_MASK_HGQ_TIMEOUT_PERIOD_8197F) << BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8197F)
  7152. #define BITS_HGQ_TIMEOUT_PERIOD_8197F (BIT_MASK_HGQ_TIMEOUT_PERIOD_8197F << BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8197F)
  7153. #define BIT_CLEAR_HGQ_TIMEOUT_PERIOD_8197F(x) ((x) & (~BITS_HGQ_TIMEOUT_PERIOD_8197F))
  7154. #define BIT_GET_HGQ_TIMEOUT_PERIOD_8197F(x) (((x) >> BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8197F) & BIT_MASK_HGQ_TIMEOUT_PERIOD_8197F)
  7155. #define BIT_SET_HGQ_TIMEOUT_PERIOD_8197F(x, v) (BIT_CLEAR_HGQ_TIMEOUT_PERIOD_8197F(x) | BIT_HGQ_TIMEOUT_PERIOD_8197F(v))
  7156. /* 2 REG_TXCMD_TIMEOUT_PERIOD_8197F */
  7157. #define BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8197F 0
  7158. #define BIT_MASK_TXCMD_TIMEOUT_PERIOD_8197F 0xff
  7159. #define BIT_TXCMD_TIMEOUT_PERIOD_8197F(x) (((x) & BIT_MASK_TXCMD_TIMEOUT_PERIOD_8197F) << BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8197F)
  7160. #define BITS_TXCMD_TIMEOUT_PERIOD_8197F (BIT_MASK_TXCMD_TIMEOUT_PERIOD_8197F << BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8197F)
  7161. #define BIT_CLEAR_TXCMD_TIMEOUT_PERIOD_8197F(x) ((x) & (~BITS_TXCMD_TIMEOUT_PERIOD_8197F))
  7162. #define BIT_GET_TXCMD_TIMEOUT_PERIOD_8197F(x) (((x) >> BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8197F) & BIT_MASK_TXCMD_TIMEOUT_PERIOD_8197F)
  7163. #define BIT_SET_TXCMD_TIMEOUT_PERIOD_8197F(x, v) (BIT_CLEAR_TXCMD_TIMEOUT_PERIOD_8197F(x) | BIT_TXCMD_TIMEOUT_PERIOD_8197F(v))
  7164. /* 2 REG_MISC_CTRL_8197F */
  7165. #define BIT_DIS_MARK_TSF_US_8197F BIT(7)
  7166. #define BIT_EN_TSFAUTO_SYNC_8197F BIT(6)
  7167. #define BIT_DIS_TRX_CAL_BCN_8197F BIT(5)
  7168. #define BIT_DIS_TX_CAL_TBTT_8197F BIT(4)
  7169. #define BIT_EN_FREECNT_8197F BIT(3)
  7170. #define BIT_BCN_AGGRESSION_8197F BIT(2)
  7171. #define BIT_SHIFT_DIS_SECONDARY_CCA_8197F 0
  7172. #define BIT_MASK_DIS_SECONDARY_CCA_8197F 0x3
  7173. #define BIT_DIS_SECONDARY_CCA_8197F(x) (((x) & BIT_MASK_DIS_SECONDARY_CCA_8197F) << BIT_SHIFT_DIS_SECONDARY_CCA_8197F)
  7174. #define BITS_DIS_SECONDARY_CCA_8197F (BIT_MASK_DIS_SECONDARY_CCA_8197F << BIT_SHIFT_DIS_SECONDARY_CCA_8197F)
  7175. #define BIT_CLEAR_DIS_SECONDARY_CCA_8197F(x) ((x) & (~BITS_DIS_SECONDARY_CCA_8197F))
  7176. #define BIT_GET_DIS_SECONDARY_CCA_8197F(x) (((x) >> BIT_SHIFT_DIS_SECONDARY_CCA_8197F) & BIT_MASK_DIS_SECONDARY_CCA_8197F)
  7177. #define BIT_SET_DIS_SECONDARY_CCA_8197F(x, v) (BIT_CLEAR_DIS_SECONDARY_CCA_8197F(x) | BIT_DIS_SECONDARY_CCA_8197F(v))
  7178. /* 2 REG_BCN_CTRL_CLINT1_8197F */
  7179. #define BIT_CLI1_DIS_RX_BSSID_FIT_8197F BIT(6)
  7180. #define BIT_CLI1_DIS_TSF_UDT_8197F BIT(4)
  7181. #define BIT_CLI1_EN_BCN_FUNCTION_8197F BIT(3)
  7182. #define BIT_CLI1_EN_RXBCN_RPT_8197F BIT(2)
  7183. #define BIT_CLI1_ENP2P_CTWINDOW_8197F BIT(1)
  7184. #define BIT_CLI1_ENP2P_BCNQ_AREA_8197F BIT(0)
  7185. /* 2 REG_BCN_CTRL_CLINT2_8197F */
  7186. #define BIT_CLI2_DIS_RX_BSSID_FIT_8197F BIT(6)
  7187. #define BIT_CLI2_DIS_TSF_UDT_8197F BIT(4)
  7188. #define BIT_CLI2_EN_BCN_FUNCTION_8197F BIT(3)
  7189. #define BIT_CLI2_EN_RXBCN_RPT_8197F BIT(2)
  7190. #define BIT_CLI2_ENP2P_CTWINDOW_8197F BIT(1)
  7191. #define BIT_CLI2_ENP2P_BCNQ_AREA_8197F BIT(0)
  7192. /* 2 REG_BCN_CTRL_CLINT3_8197F */
  7193. #define BIT_CLI3_DIS_RX_BSSID_FIT_8197F BIT(6)
  7194. #define BIT_CLI3_DIS_TSF_UDT_8197F BIT(4)
  7195. #define BIT_CLI3_EN_BCN_FUNCTION_8197F BIT(3)
  7196. #define BIT_CLI3_EN_RXBCN_RPT_8197F BIT(2)
  7197. #define BIT_CLI3_ENP2P_CTWINDOW_8197F BIT(1)
  7198. #define BIT_CLI3_ENP2P_BCNQ_AREA_8197F BIT(0)
  7199. /* 2 REG_EXTEND_CTRL_8197F */
  7200. #define BIT_EN_TSFBIT32_RST_P2P2_8197F BIT(5)
  7201. #define BIT_EN_TSFBIT32_RST_P2P1_8197F BIT(4)
  7202. #define BIT_SHIFT_PORT_SEL_8197F 0
  7203. #define BIT_MASK_PORT_SEL_8197F 0x7
  7204. #define BIT_PORT_SEL_8197F(x) (((x) & BIT_MASK_PORT_SEL_8197F) << BIT_SHIFT_PORT_SEL_8197F)
  7205. #define BITS_PORT_SEL_8197F (BIT_MASK_PORT_SEL_8197F << BIT_SHIFT_PORT_SEL_8197F)
  7206. #define BIT_CLEAR_PORT_SEL_8197F(x) ((x) & (~BITS_PORT_SEL_8197F))
  7207. #define BIT_GET_PORT_SEL_8197F(x) (((x) >> BIT_SHIFT_PORT_SEL_8197F) & BIT_MASK_PORT_SEL_8197F)
  7208. #define BIT_SET_PORT_SEL_8197F(x, v) (BIT_CLEAR_PORT_SEL_8197F(x) | BIT_PORT_SEL_8197F(v))
  7209. /* 2 REG_P2PPS1_SPEC_STATE_8197F */
  7210. #define BIT_P2P1_SPEC_POWER_STATE_8197F BIT(7)
  7211. #define BIT_P2P1_SPEC_CTWINDOW_ON_8197F BIT(6)
  7212. #define BIT_P2P1_SPEC_BCN_AREA_ON_8197F BIT(5)
  7213. #define BIT_P2P1_SPEC_CTWIN_EARLY_DISTX_8197F BIT(4)
  7214. #define BIT_P2P1_SPEC_NOA1_OFF_PERIOD_8197F BIT(3)
  7215. #define BIT_P2P1_SPEC_FORCE_DOZE1_8197F BIT(2)
  7216. #define BIT_P2P1_SPEC_NOA0_OFF_PERIOD_8197F BIT(1)
  7217. #define BIT_P2P1_SPEC_FORCE_DOZE0_8197F BIT(0)
  7218. /* 2 REG_P2PPS1_STATE_8197F */
  7219. #define BIT_P2P1_POWER_STATE_8197F BIT(7)
  7220. #define BIT_P2P1_CTWINDOW_ON_8197F BIT(6)
  7221. #define BIT_P2P1_BEACON_AREA_ON_8197F BIT(5)
  7222. #define BIT_P2P1_CTWIN_EARLY_DISTX_8197F BIT(4)
  7223. #define BIT_P2P1_NOA1_OFF_PERIOD_8197F BIT(3)
  7224. #define BIT_P2P1_FORCE_DOZE1_8197F BIT(2)
  7225. #define BIT_P2P1_NOA0_OFF_PERIOD_8197F BIT(1)
  7226. #define BIT_P2P1_FORCE_DOZE0_8197F BIT(0)
  7227. /* 2 REG_P2PPS2_SPEC_STATE_8197F */
  7228. #define BIT_P2P2_SPEC_POWER_STATE_8197F BIT(7)
  7229. #define BIT_P2P2_SPEC_CTWINDOW_ON_8197F BIT(6)
  7230. #define BIT_P2P2_SPEC_BCN_AREA_ON_8197F BIT(5)
  7231. #define BIT_P2P2_SPEC_CTWIN_EARLY_DISTX_8197F BIT(4)
  7232. #define BIT_P2P2_SPEC_NOA1_OFF_PERIOD_8197F BIT(3)
  7233. #define BIT_P2P2_SPEC_FORCE_DOZE1_8197F BIT(2)
  7234. #define BIT_P2P2_SPEC_NOA0_OFF_PERIOD_8197F BIT(1)
  7235. #define BIT_P2P2_SPEC_FORCE_DOZE0_8197F BIT(0)
  7236. /* 2 REG_P2PPS2_STATE_8197F */
  7237. #define BIT_P2P2_POWER_STATE_8197F BIT(7)
  7238. #define BIT_P2P2_CTWINDOW_ON_8197F BIT(6)
  7239. #define BIT_P2P2_BEACON_AREA_ON_8197F BIT(5)
  7240. #define BIT_P2P2_CTWIN_EARLY_DISTX_8197F BIT(4)
  7241. #define BIT_P2P2_NOA1_OFF_PERIOD_8197F BIT(3)
  7242. #define BIT_P2P2_FORCE_DOZE1_8197F BIT(2)
  7243. #define BIT_P2P2_NOA0_OFF_PERIOD_8197F BIT(1)
  7244. #define BIT_P2P2_FORCE_DOZE0_8197F BIT(0)
  7245. /* 2 REG_PS_TIMER0_8197F */
  7246. #define BIT_SHIFT_PSTIMER0_INT_8197F 5
  7247. #define BIT_MASK_PSTIMER0_INT_8197F 0x7ffffff
  7248. #define BIT_PSTIMER0_INT_8197F(x) (((x) & BIT_MASK_PSTIMER0_INT_8197F) << BIT_SHIFT_PSTIMER0_INT_8197F)
  7249. #define BITS_PSTIMER0_INT_8197F (BIT_MASK_PSTIMER0_INT_8197F << BIT_SHIFT_PSTIMER0_INT_8197F)
  7250. #define BIT_CLEAR_PSTIMER0_INT_8197F(x) ((x) & (~BITS_PSTIMER0_INT_8197F))
  7251. #define BIT_GET_PSTIMER0_INT_8197F(x) (((x) >> BIT_SHIFT_PSTIMER0_INT_8197F) & BIT_MASK_PSTIMER0_INT_8197F)
  7252. #define BIT_SET_PSTIMER0_INT_8197F(x, v) (BIT_CLEAR_PSTIMER0_INT_8197F(x) | BIT_PSTIMER0_INT_8197F(v))
  7253. /* 2 REG_PS_TIMER1_8197F */
  7254. #define BIT_SHIFT_PSTIMER1_INT_8197F 5
  7255. #define BIT_MASK_PSTIMER1_INT_8197F 0x7ffffff
  7256. #define BIT_PSTIMER1_INT_8197F(x) (((x) & BIT_MASK_PSTIMER1_INT_8197F) << BIT_SHIFT_PSTIMER1_INT_8197F)
  7257. #define BITS_PSTIMER1_INT_8197F (BIT_MASK_PSTIMER1_INT_8197F << BIT_SHIFT_PSTIMER1_INT_8197F)
  7258. #define BIT_CLEAR_PSTIMER1_INT_8197F(x) ((x) & (~BITS_PSTIMER1_INT_8197F))
  7259. #define BIT_GET_PSTIMER1_INT_8197F(x) (((x) >> BIT_SHIFT_PSTIMER1_INT_8197F) & BIT_MASK_PSTIMER1_INT_8197F)
  7260. #define BIT_SET_PSTIMER1_INT_8197F(x, v) (BIT_CLEAR_PSTIMER1_INT_8197F(x) | BIT_PSTIMER1_INT_8197F(v))
  7261. /* 2 REG_PS_TIMER2_8197F */
  7262. #define BIT_SHIFT_PSTIMER2_INT_8197F 5
  7263. #define BIT_MASK_PSTIMER2_INT_8197F 0x7ffffff
  7264. #define BIT_PSTIMER2_INT_8197F(x) (((x) & BIT_MASK_PSTIMER2_INT_8197F) << BIT_SHIFT_PSTIMER2_INT_8197F)
  7265. #define BITS_PSTIMER2_INT_8197F (BIT_MASK_PSTIMER2_INT_8197F << BIT_SHIFT_PSTIMER2_INT_8197F)
  7266. #define BIT_CLEAR_PSTIMER2_INT_8197F(x) ((x) & (~BITS_PSTIMER2_INT_8197F))
  7267. #define BIT_GET_PSTIMER2_INT_8197F(x) (((x) >> BIT_SHIFT_PSTIMER2_INT_8197F) & BIT_MASK_PSTIMER2_INT_8197F)
  7268. #define BIT_SET_PSTIMER2_INT_8197F(x, v) (BIT_CLEAR_PSTIMER2_INT_8197F(x) | BIT_PSTIMER2_INT_8197F(v))
  7269. /* 2 REG_TBTT_CTN_AREA_8197F */
  7270. #define BIT_SHIFT_TBTT_CTN_AREA_8197F 0
  7271. #define BIT_MASK_TBTT_CTN_AREA_8197F 0xff
  7272. #define BIT_TBTT_CTN_AREA_8197F(x) (((x) & BIT_MASK_TBTT_CTN_AREA_8197F) << BIT_SHIFT_TBTT_CTN_AREA_8197F)
  7273. #define BITS_TBTT_CTN_AREA_8197F (BIT_MASK_TBTT_CTN_AREA_8197F << BIT_SHIFT_TBTT_CTN_AREA_8197F)
  7274. #define BIT_CLEAR_TBTT_CTN_AREA_8197F(x) ((x) & (~BITS_TBTT_CTN_AREA_8197F))
  7275. #define BIT_GET_TBTT_CTN_AREA_8197F(x) (((x) >> BIT_SHIFT_TBTT_CTN_AREA_8197F) & BIT_MASK_TBTT_CTN_AREA_8197F)
  7276. #define BIT_SET_TBTT_CTN_AREA_8197F(x, v) (BIT_CLEAR_TBTT_CTN_AREA_8197F(x) | BIT_TBTT_CTN_AREA_8197F(v))
  7277. /* 2 REG_FORCE_BCN_IFS_8197F */
  7278. #define BIT_SHIFT_FORCE_BCN_IFS_8197F 0
  7279. #define BIT_MASK_FORCE_BCN_IFS_8197F 0xff
  7280. #define BIT_FORCE_BCN_IFS_8197F(x) (((x) & BIT_MASK_FORCE_BCN_IFS_8197F) << BIT_SHIFT_FORCE_BCN_IFS_8197F)
  7281. #define BITS_FORCE_BCN_IFS_8197F (BIT_MASK_FORCE_BCN_IFS_8197F << BIT_SHIFT_FORCE_BCN_IFS_8197F)
  7282. #define BIT_CLEAR_FORCE_BCN_IFS_8197F(x) ((x) & (~BITS_FORCE_BCN_IFS_8197F))
  7283. #define BIT_GET_FORCE_BCN_IFS_8197F(x) (((x) >> BIT_SHIFT_FORCE_BCN_IFS_8197F) & BIT_MASK_FORCE_BCN_IFS_8197F)
  7284. #define BIT_SET_FORCE_BCN_IFS_8197F(x, v) (BIT_CLEAR_FORCE_BCN_IFS_8197F(x) | BIT_FORCE_BCN_IFS_8197F(v))
  7285. /* 2 REG_TXOP_MIN_8197F */
  7286. #define BIT_NAV_BLK_HGQ_8197F BIT(15)
  7287. #define BIT_NAV_BLK_MGQ_8197F BIT(14)
  7288. #define BIT_SHIFT_TXOP_MIN_8197F 0
  7289. #define BIT_MASK_TXOP_MIN_8197F 0x3fff
  7290. #define BIT_TXOP_MIN_8197F(x) (((x) & BIT_MASK_TXOP_MIN_8197F) << BIT_SHIFT_TXOP_MIN_8197F)
  7291. #define BITS_TXOP_MIN_8197F (BIT_MASK_TXOP_MIN_8197F << BIT_SHIFT_TXOP_MIN_8197F)
  7292. #define BIT_CLEAR_TXOP_MIN_8197F(x) ((x) & (~BITS_TXOP_MIN_8197F))
  7293. #define BIT_GET_TXOP_MIN_8197F(x) (((x) >> BIT_SHIFT_TXOP_MIN_8197F) & BIT_MASK_TXOP_MIN_8197F)
  7294. #define BIT_SET_TXOP_MIN_8197F(x, v) (BIT_CLEAR_TXOP_MIN_8197F(x) | BIT_TXOP_MIN_8197F(v))
  7295. /* 2 REG_PRE_BKF_TIME_8197F */
  7296. #define BIT_SHIFT_PRE_BKF_TIME_8197F 0
  7297. #define BIT_MASK_PRE_BKF_TIME_8197F 0xff
  7298. #define BIT_PRE_BKF_TIME_8197F(x) (((x) & BIT_MASK_PRE_BKF_TIME_8197F) << BIT_SHIFT_PRE_BKF_TIME_8197F)
  7299. #define BITS_PRE_BKF_TIME_8197F (BIT_MASK_PRE_BKF_TIME_8197F << BIT_SHIFT_PRE_BKF_TIME_8197F)
  7300. #define BIT_CLEAR_PRE_BKF_TIME_8197F(x) ((x) & (~BITS_PRE_BKF_TIME_8197F))
  7301. #define BIT_GET_PRE_BKF_TIME_8197F(x) (((x) >> BIT_SHIFT_PRE_BKF_TIME_8197F) & BIT_MASK_PRE_BKF_TIME_8197F)
  7302. #define BIT_SET_PRE_BKF_TIME_8197F(x, v) (BIT_CLEAR_PRE_BKF_TIME_8197F(x) | BIT_PRE_BKF_TIME_8197F(v))
  7303. /* 2 REG_CROSS_TXOP_CTRL_8197F */
  7304. #define BIT_DTIM_BYPASS_8197F BIT(2)
  7305. #define BIT_RTS_NAV_TXOP_8197F BIT(1)
  7306. #define BIT_NOT_CROSS_TXOP_8197F BIT(0)
  7307. /* 2 REG_TBTT_INT_SHIFT_CLI0_8197F */
  7308. #define BIT_TBTT_INT_SHIFT_DIR_CLI0_8197F BIT(7)
  7309. #define BIT_SHIFT_TBTT_INT_SHIFT_CLI0_8197F 0
  7310. #define BIT_MASK_TBTT_INT_SHIFT_CLI0_8197F 0x7f
  7311. #define BIT_TBTT_INT_SHIFT_CLI0_8197F(x) (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI0_8197F) << BIT_SHIFT_TBTT_INT_SHIFT_CLI0_8197F)
  7312. #define BITS_TBTT_INT_SHIFT_CLI0_8197F (BIT_MASK_TBTT_INT_SHIFT_CLI0_8197F << BIT_SHIFT_TBTT_INT_SHIFT_CLI0_8197F)
  7313. #define BIT_CLEAR_TBTT_INT_SHIFT_CLI0_8197F(x) ((x) & (~BITS_TBTT_INT_SHIFT_CLI0_8197F))
  7314. #define BIT_GET_TBTT_INT_SHIFT_CLI0_8197F(x) (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI0_8197F) & BIT_MASK_TBTT_INT_SHIFT_CLI0_8197F)
  7315. #define BIT_SET_TBTT_INT_SHIFT_CLI0_8197F(x, v) (BIT_CLEAR_TBTT_INT_SHIFT_CLI0_8197F(x) | BIT_TBTT_INT_SHIFT_CLI0_8197F(v))
  7316. /* 2 REG_TBTT_INT_SHIFT_CLI1_8197F */
  7317. #define BIT_TBTT_INT_SHIFT_DIR_CLI1_8197F BIT(7)
  7318. #define BIT_SHIFT_TBTT_INT_SHIFT_CLI1_8197F 0
  7319. #define BIT_MASK_TBTT_INT_SHIFT_CLI1_8197F 0x7f
  7320. #define BIT_TBTT_INT_SHIFT_CLI1_8197F(x) (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI1_8197F) << BIT_SHIFT_TBTT_INT_SHIFT_CLI1_8197F)
  7321. #define BITS_TBTT_INT_SHIFT_CLI1_8197F (BIT_MASK_TBTT_INT_SHIFT_CLI1_8197F << BIT_SHIFT_TBTT_INT_SHIFT_CLI1_8197F)
  7322. #define BIT_CLEAR_TBTT_INT_SHIFT_CLI1_8197F(x) ((x) & (~BITS_TBTT_INT_SHIFT_CLI1_8197F))
  7323. #define BIT_GET_TBTT_INT_SHIFT_CLI1_8197F(x) (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI1_8197F) & BIT_MASK_TBTT_INT_SHIFT_CLI1_8197F)
  7324. #define BIT_SET_TBTT_INT_SHIFT_CLI1_8197F(x, v) (BIT_CLEAR_TBTT_INT_SHIFT_CLI1_8197F(x) | BIT_TBTT_INT_SHIFT_CLI1_8197F(v))
  7325. /* 2 REG_TBTT_INT_SHIFT_CLI2_8197F */
  7326. #define BIT_TBTT_INT_SHIFT_DIR_CLI2_8197F BIT(7)
  7327. #define BIT_SHIFT_TBTT_INT_SHIFT_CLI2_8197F 0
  7328. #define BIT_MASK_TBTT_INT_SHIFT_CLI2_8197F 0x7f
  7329. #define BIT_TBTT_INT_SHIFT_CLI2_8197F(x) (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI2_8197F) << BIT_SHIFT_TBTT_INT_SHIFT_CLI2_8197F)
  7330. #define BITS_TBTT_INT_SHIFT_CLI2_8197F (BIT_MASK_TBTT_INT_SHIFT_CLI2_8197F << BIT_SHIFT_TBTT_INT_SHIFT_CLI2_8197F)
  7331. #define BIT_CLEAR_TBTT_INT_SHIFT_CLI2_8197F(x) ((x) & (~BITS_TBTT_INT_SHIFT_CLI2_8197F))
  7332. #define BIT_GET_TBTT_INT_SHIFT_CLI2_8197F(x) (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI2_8197F) & BIT_MASK_TBTT_INT_SHIFT_CLI2_8197F)
  7333. #define BIT_SET_TBTT_INT_SHIFT_CLI2_8197F(x, v) (BIT_CLEAR_TBTT_INT_SHIFT_CLI2_8197F(x) | BIT_TBTT_INT_SHIFT_CLI2_8197F(v))
  7334. /* 2 REG_TBTT_INT_SHIFT_CLI3_8197F */
  7335. #define BIT_TBTT_INT_SHIFT_DIR_CLI3_8197F BIT(7)
  7336. #define BIT_SHIFT_TBTT_INT_SHIFT_CLI3_8197F 0
  7337. #define BIT_MASK_TBTT_INT_SHIFT_CLI3_8197F 0x7f
  7338. #define BIT_TBTT_INT_SHIFT_CLI3_8197F(x) (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI3_8197F) << BIT_SHIFT_TBTT_INT_SHIFT_CLI3_8197F)
  7339. #define BITS_TBTT_INT_SHIFT_CLI3_8197F (BIT_MASK_TBTT_INT_SHIFT_CLI3_8197F << BIT_SHIFT_TBTT_INT_SHIFT_CLI3_8197F)
  7340. #define BIT_CLEAR_TBTT_INT_SHIFT_CLI3_8197F(x) ((x) & (~BITS_TBTT_INT_SHIFT_CLI3_8197F))
  7341. #define BIT_GET_TBTT_INT_SHIFT_CLI3_8197F(x) (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI3_8197F) & BIT_MASK_TBTT_INT_SHIFT_CLI3_8197F)
  7342. #define BIT_SET_TBTT_INT_SHIFT_CLI3_8197F(x, v) (BIT_CLEAR_TBTT_INT_SHIFT_CLI3_8197F(x) | BIT_TBTT_INT_SHIFT_CLI3_8197F(v))
  7343. /* 2 REG_TBTT_INT_SHIFT_ENABLE_8197F */
  7344. #define BIT_EN_TBTT_RTY_8197F BIT(1)
  7345. #define BIT_TBTT_INT_SHIFT_ENABLE_8197F BIT(0)
  7346. /* 2 REG_ATIMWND2_8197F */
  7347. #define BIT_SHIFT_ATIMWND2_8197F 0
  7348. #define BIT_MASK_ATIMWND2_8197F 0xff
  7349. #define BIT_ATIMWND2_8197F(x) (((x) & BIT_MASK_ATIMWND2_8197F) << BIT_SHIFT_ATIMWND2_8197F)
  7350. #define BITS_ATIMWND2_8197F (BIT_MASK_ATIMWND2_8197F << BIT_SHIFT_ATIMWND2_8197F)
  7351. #define BIT_CLEAR_ATIMWND2_8197F(x) ((x) & (~BITS_ATIMWND2_8197F))
  7352. #define BIT_GET_ATIMWND2_8197F(x) (((x) >> BIT_SHIFT_ATIMWND2_8197F) & BIT_MASK_ATIMWND2_8197F)
  7353. #define BIT_SET_ATIMWND2_8197F(x, v) (BIT_CLEAR_ATIMWND2_8197F(x) | BIT_ATIMWND2_8197F(v))
  7354. /* 2 REG_ATIMWND3_8197F */
  7355. #define BIT_SHIFT_ATIMWND3_8197F 0
  7356. #define BIT_MASK_ATIMWND3_8197F 0xff
  7357. #define BIT_ATIMWND3_8197F(x) (((x) & BIT_MASK_ATIMWND3_8197F) << BIT_SHIFT_ATIMWND3_8197F)
  7358. #define BITS_ATIMWND3_8197F (BIT_MASK_ATIMWND3_8197F << BIT_SHIFT_ATIMWND3_8197F)
  7359. #define BIT_CLEAR_ATIMWND3_8197F(x) ((x) & (~BITS_ATIMWND3_8197F))
  7360. #define BIT_GET_ATIMWND3_8197F(x) (((x) >> BIT_SHIFT_ATIMWND3_8197F) & BIT_MASK_ATIMWND3_8197F)
  7361. #define BIT_SET_ATIMWND3_8197F(x, v) (BIT_CLEAR_ATIMWND3_8197F(x) | BIT_ATIMWND3_8197F(v))
  7362. /* 2 REG_ATIMWND4_8197F */
  7363. #define BIT_SHIFT_ATIMWND4_8197F 0
  7364. #define BIT_MASK_ATIMWND4_8197F 0xff
  7365. #define BIT_ATIMWND4_8197F(x) (((x) & BIT_MASK_ATIMWND4_8197F) << BIT_SHIFT_ATIMWND4_8197F)
  7366. #define BITS_ATIMWND4_8197F (BIT_MASK_ATIMWND4_8197F << BIT_SHIFT_ATIMWND4_8197F)
  7367. #define BIT_CLEAR_ATIMWND4_8197F(x) ((x) & (~BITS_ATIMWND4_8197F))
  7368. #define BIT_GET_ATIMWND4_8197F(x) (((x) >> BIT_SHIFT_ATIMWND4_8197F) & BIT_MASK_ATIMWND4_8197F)
  7369. #define BIT_SET_ATIMWND4_8197F(x, v) (BIT_CLEAR_ATIMWND4_8197F(x) | BIT_ATIMWND4_8197F(v))
  7370. /* 2 REG_ATIMWND5_8197F */
  7371. #define BIT_SHIFT_ATIMWND5_8197F 0
  7372. #define BIT_MASK_ATIMWND5_8197F 0xff
  7373. #define BIT_ATIMWND5_8197F(x) (((x) & BIT_MASK_ATIMWND5_8197F) << BIT_SHIFT_ATIMWND5_8197F)
  7374. #define BITS_ATIMWND5_8197F (BIT_MASK_ATIMWND5_8197F << BIT_SHIFT_ATIMWND5_8197F)
  7375. #define BIT_CLEAR_ATIMWND5_8197F(x) ((x) & (~BITS_ATIMWND5_8197F))
  7376. #define BIT_GET_ATIMWND5_8197F(x) (((x) >> BIT_SHIFT_ATIMWND5_8197F) & BIT_MASK_ATIMWND5_8197F)
  7377. #define BIT_SET_ATIMWND5_8197F(x, v) (BIT_CLEAR_ATIMWND5_8197F(x) | BIT_ATIMWND5_8197F(v))
  7378. /* 2 REG_ATIMWND6_8197F */
  7379. #define BIT_SHIFT_ATIMWND6_8197F 0
  7380. #define BIT_MASK_ATIMWND6_8197F 0xff
  7381. #define BIT_ATIMWND6_8197F(x) (((x) & BIT_MASK_ATIMWND6_8197F) << BIT_SHIFT_ATIMWND6_8197F)
  7382. #define BITS_ATIMWND6_8197F (BIT_MASK_ATIMWND6_8197F << BIT_SHIFT_ATIMWND6_8197F)
  7383. #define BIT_CLEAR_ATIMWND6_8197F(x) ((x) & (~BITS_ATIMWND6_8197F))
  7384. #define BIT_GET_ATIMWND6_8197F(x) (((x) >> BIT_SHIFT_ATIMWND6_8197F) & BIT_MASK_ATIMWND6_8197F)
  7385. #define BIT_SET_ATIMWND6_8197F(x, v) (BIT_CLEAR_ATIMWND6_8197F(x) | BIT_ATIMWND6_8197F(v))
  7386. /* 2 REG_ATIMWND7_8197F */
  7387. #define BIT_SHIFT_ATIMWND7_8197F 0
  7388. #define BIT_MASK_ATIMWND7_8197F 0xff
  7389. #define BIT_ATIMWND7_8197F(x) (((x) & BIT_MASK_ATIMWND7_8197F) << BIT_SHIFT_ATIMWND7_8197F)
  7390. #define BITS_ATIMWND7_8197F (BIT_MASK_ATIMWND7_8197F << BIT_SHIFT_ATIMWND7_8197F)
  7391. #define BIT_CLEAR_ATIMWND7_8197F(x) ((x) & (~BITS_ATIMWND7_8197F))
  7392. #define BIT_GET_ATIMWND7_8197F(x) (((x) >> BIT_SHIFT_ATIMWND7_8197F) & BIT_MASK_ATIMWND7_8197F)
  7393. #define BIT_SET_ATIMWND7_8197F(x, v) (BIT_CLEAR_ATIMWND7_8197F(x) | BIT_ATIMWND7_8197F(v))
  7394. /* 2 REG_ATIMUGT_8197F */
  7395. #define BIT_SHIFT_ATIM_URGENT_8197F 0
  7396. #define BIT_MASK_ATIM_URGENT_8197F 0xff
  7397. #define BIT_ATIM_URGENT_8197F(x) (((x) & BIT_MASK_ATIM_URGENT_8197F) << BIT_SHIFT_ATIM_URGENT_8197F)
  7398. #define BITS_ATIM_URGENT_8197F (BIT_MASK_ATIM_URGENT_8197F << BIT_SHIFT_ATIM_URGENT_8197F)
  7399. #define BIT_CLEAR_ATIM_URGENT_8197F(x) ((x) & (~BITS_ATIM_URGENT_8197F))
  7400. #define BIT_GET_ATIM_URGENT_8197F(x) (((x) >> BIT_SHIFT_ATIM_URGENT_8197F) & BIT_MASK_ATIM_URGENT_8197F)
  7401. #define BIT_SET_ATIM_URGENT_8197F(x, v) (BIT_CLEAR_ATIM_URGENT_8197F(x) | BIT_ATIM_URGENT_8197F(v))
  7402. /* 2 REG_HIQ_NO_LMT_EN_8197F */
  7403. #define BIT_HIQ_NO_LMT_EN_VAP7_8197F BIT(7)
  7404. #define BIT_HIQ_NO_LMT_EN_VAP6_8197F BIT(6)
  7405. #define BIT_HIQ_NO_LMT_EN_VAP5_8197F BIT(5)
  7406. #define BIT_HIQ_NO_LMT_EN_VAP4_8197F BIT(4)
  7407. #define BIT_HIQ_NO_LMT_EN_VAP3_8197F BIT(3)
  7408. #define BIT_HIQ_NO_LMT_EN_VAP2_8197F BIT(2)
  7409. #define BIT_HIQ_NO_LMT_EN_VAP1_8197F BIT(1)
  7410. #define BIT_HIQ_NO_LMT_EN_ROOT_8197F BIT(0)
  7411. /* 2 REG_DTIM_COUNTER_ROOT_8197F */
  7412. #define BIT_SHIFT_DTIM_COUNT_ROOT_8197F 0
  7413. #define BIT_MASK_DTIM_COUNT_ROOT_8197F 0xff
  7414. #define BIT_DTIM_COUNT_ROOT_8197F(x) (((x) & BIT_MASK_DTIM_COUNT_ROOT_8197F) << BIT_SHIFT_DTIM_COUNT_ROOT_8197F)
  7415. #define BITS_DTIM_COUNT_ROOT_8197F (BIT_MASK_DTIM_COUNT_ROOT_8197F << BIT_SHIFT_DTIM_COUNT_ROOT_8197F)
  7416. #define BIT_CLEAR_DTIM_COUNT_ROOT_8197F(x) ((x) & (~BITS_DTIM_COUNT_ROOT_8197F))
  7417. #define BIT_GET_DTIM_COUNT_ROOT_8197F(x) (((x) >> BIT_SHIFT_DTIM_COUNT_ROOT_8197F) & BIT_MASK_DTIM_COUNT_ROOT_8197F)
  7418. #define BIT_SET_DTIM_COUNT_ROOT_8197F(x, v) (BIT_CLEAR_DTIM_COUNT_ROOT_8197F(x) | BIT_DTIM_COUNT_ROOT_8197F(v))
  7419. /* 2 REG_DTIM_COUNTER_VAP1_8197F */
  7420. #define BIT_SHIFT_DTIM_COUNT_VAP1_8197F 0
  7421. #define BIT_MASK_DTIM_COUNT_VAP1_8197F 0xff
  7422. #define BIT_DTIM_COUNT_VAP1_8197F(x) (((x) & BIT_MASK_DTIM_COUNT_VAP1_8197F) << BIT_SHIFT_DTIM_COUNT_VAP1_8197F)
  7423. #define BITS_DTIM_COUNT_VAP1_8197F (BIT_MASK_DTIM_COUNT_VAP1_8197F << BIT_SHIFT_DTIM_COUNT_VAP1_8197F)
  7424. #define BIT_CLEAR_DTIM_COUNT_VAP1_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP1_8197F))
  7425. #define BIT_GET_DTIM_COUNT_VAP1_8197F(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP1_8197F) & BIT_MASK_DTIM_COUNT_VAP1_8197F)
  7426. #define BIT_SET_DTIM_COUNT_VAP1_8197F(x, v) (BIT_CLEAR_DTIM_COUNT_VAP1_8197F(x) | BIT_DTIM_COUNT_VAP1_8197F(v))
  7427. /* 2 REG_DTIM_COUNTER_VAP2_8197F */
  7428. #define BIT_SHIFT_DTIM_COUNT_VAP2_8197F 0
  7429. #define BIT_MASK_DTIM_COUNT_VAP2_8197F 0xff
  7430. #define BIT_DTIM_COUNT_VAP2_8197F(x) (((x) & BIT_MASK_DTIM_COUNT_VAP2_8197F) << BIT_SHIFT_DTIM_COUNT_VAP2_8197F)
  7431. #define BITS_DTIM_COUNT_VAP2_8197F (BIT_MASK_DTIM_COUNT_VAP2_8197F << BIT_SHIFT_DTIM_COUNT_VAP2_8197F)
  7432. #define BIT_CLEAR_DTIM_COUNT_VAP2_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP2_8197F))
  7433. #define BIT_GET_DTIM_COUNT_VAP2_8197F(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP2_8197F) & BIT_MASK_DTIM_COUNT_VAP2_8197F)
  7434. #define BIT_SET_DTIM_COUNT_VAP2_8197F(x, v) (BIT_CLEAR_DTIM_COUNT_VAP2_8197F(x) | BIT_DTIM_COUNT_VAP2_8197F(v))
  7435. /* 2 REG_DTIM_COUNTER_VAP3_8197F */
  7436. #define BIT_SHIFT_DTIM_COUNT_VAP3_8197F 0
  7437. #define BIT_MASK_DTIM_COUNT_VAP3_8197F 0xff
  7438. #define BIT_DTIM_COUNT_VAP3_8197F(x) (((x) & BIT_MASK_DTIM_COUNT_VAP3_8197F) << BIT_SHIFT_DTIM_COUNT_VAP3_8197F)
  7439. #define BITS_DTIM_COUNT_VAP3_8197F (BIT_MASK_DTIM_COUNT_VAP3_8197F << BIT_SHIFT_DTIM_COUNT_VAP3_8197F)
  7440. #define BIT_CLEAR_DTIM_COUNT_VAP3_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP3_8197F))
  7441. #define BIT_GET_DTIM_COUNT_VAP3_8197F(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP3_8197F) & BIT_MASK_DTIM_COUNT_VAP3_8197F)
  7442. #define BIT_SET_DTIM_COUNT_VAP3_8197F(x, v) (BIT_CLEAR_DTIM_COUNT_VAP3_8197F(x) | BIT_DTIM_COUNT_VAP3_8197F(v))
  7443. /* 2 REG_DTIM_COUNTER_VAP4_8197F */
  7444. #define BIT_SHIFT_DTIM_COUNT_VAP4_8197F 0
  7445. #define BIT_MASK_DTIM_COUNT_VAP4_8197F 0xff
  7446. #define BIT_DTIM_COUNT_VAP4_8197F(x) (((x) & BIT_MASK_DTIM_COUNT_VAP4_8197F) << BIT_SHIFT_DTIM_COUNT_VAP4_8197F)
  7447. #define BITS_DTIM_COUNT_VAP4_8197F (BIT_MASK_DTIM_COUNT_VAP4_8197F << BIT_SHIFT_DTIM_COUNT_VAP4_8197F)
  7448. #define BIT_CLEAR_DTIM_COUNT_VAP4_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP4_8197F))
  7449. #define BIT_GET_DTIM_COUNT_VAP4_8197F(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP4_8197F) & BIT_MASK_DTIM_COUNT_VAP4_8197F)
  7450. #define BIT_SET_DTIM_COUNT_VAP4_8197F(x, v) (BIT_CLEAR_DTIM_COUNT_VAP4_8197F(x) | BIT_DTIM_COUNT_VAP4_8197F(v))
  7451. /* 2 REG_DTIM_COUNTER_VAP5_8197F */
  7452. #define BIT_SHIFT_DTIM_COUNT_VAP5_8197F 0
  7453. #define BIT_MASK_DTIM_COUNT_VAP5_8197F 0xff
  7454. #define BIT_DTIM_COUNT_VAP5_8197F(x) (((x) & BIT_MASK_DTIM_COUNT_VAP5_8197F) << BIT_SHIFT_DTIM_COUNT_VAP5_8197F)
  7455. #define BITS_DTIM_COUNT_VAP5_8197F (BIT_MASK_DTIM_COUNT_VAP5_8197F << BIT_SHIFT_DTIM_COUNT_VAP5_8197F)
  7456. #define BIT_CLEAR_DTIM_COUNT_VAP5_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP5_8197F))
  7457. #define BIT_GET_DTIM_COUNT_VAP5_8197F(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP5_8197F) & BIT_MASK_DTIM_COUNT_VAP5_8197F)
  7458. #define BIT_SET_DTIM_COUNT_VAP5_8197F(x, v) (BIT_CLEAR_DTIM_COUNT_VAP5_8197F(x) | BIT_DTIM_COUNT_VAP5_8197F(v))
  7459. /* 2 REG_DTIM_COUNTER_VAP6_8197F */
  7460. #define BIT_SHIFT_DTIM_COUNT_VAP6_8197F 0
  7461. #define BIT_MASK_DTIM_COUNT_VAP6_8197F 0xff
  7462. #define BIT_DTIM_COUNT_VAP6_8197F(x) (((x) & BIT_MASK_DTIM_COUNT_VAP6_8197F) << BIT_SHIFT_DTIM_COUNT_VAP6_8197F)
  7463. #define BITS_DTIM_COUNT_VAP6_8197F (BIT_MASK_DTIM_COUNT_VAP6_8197F << BIT_SHIFT_DTIM_COUNT_VAP6_8197F)
  7464. #define BIT_CLEAR_DTIM_COUNT_VAP6_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP6_8197F))
  7465. #define BIT_GET_DTIM_COUNT_VAP6_8197F(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP6_8197F) & BIT_MASK_DTIM_COUNT_VAP6_8197F)
  7466. #define BIT_SET_DTIM_COUNT_VAP6_8197F(x, v) (BIT_CLEAR_DTIM_COUNT_VAP6_8197F(x) | BIT_DTIM_COUNT_VAP6_8197F(v))
  7467. /* 2 REG_DTIM_COUNTER_VAP7_8197F */
  7468. #define BIT_SHIFT_DTIM_COUNT_VAP7_8197F 0
  7469. #define BIT_MASK_DTIM_COUNT_VAP7_8197F 0xff
  7470. #define BIT_DTIM_COUNT_VAP7_8197F(x) (((x) & BIT_MASK_DTIM_COUNT_VAP7_8197F) << BIT_SHIFT_DTIM_COUNT_VAP7_8197F)
  7471. #define BITS_DTIM_COUNT_VAP7_8197F (BIT_MASK_DTIM_COUNT_VAP7_8197F << BIT_SHIFT_DTIM_COUNT_VAP7_8197F)
  7472. #define BIT_CLEAR_DTIM_COUNT_VAP7_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP7_8197F))
  7473. #define BIT_GET_DTIM_COUNT_VAP7_8197F(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP7_8197F) & BIT_MASK_DTIM_COUNT_VAP7_8197F)
  7474. #define BIT_SET_DTIM_COUNT_VAP7_8197F(x, v) (BIT_CLEAR_DTIM_COUNT_VAP7_8197F(x) | BIT_DTIM_COUNT_VAP7_8197F(v))
  7475. /* 2 REG_DIS_ATIM_8197F */
  7476. #define BIT_DIS_ATIM_VAP7_8197F BIT(7)
  7477. #define BIT_DIS_ATIM_VAP6_8197F BIT(6)
  7478. #define BIT_DIS_ATIM_VAP5_8197F BIT(5)
  7479. #define BIT_DIS_ATIM_VAP4_8197F BIT(4)
  7480. #define BIT_DIS_ATIM_VAP3_8197F BIT(3)
  7481. #define BIT_DIS_ATIM_VAP2_8197F BIT(2)
  7482. #define BIT_DIS_ATIM_VAP1_8197F BIT(1)
  7483. #define BIT_DIS_ATIM_ROOT_8197F BIT(0)
  7484. /* 2 REG_EARLY_128US_8197F */
  7485. #define BIT_SHIFT_TSFT_SEL_TIMER1_8197F 3
  7486. #define BIT_MASK_TSFT_SEL_TIMER1_8197F 0x7
  7487. #define BIT_TSFT_SEL_TIMER1_8197F(x) (((x) & BIT_MASK_TSFT_SEL_TIMER1_8197F) << BIT_SHIFT_TSFT_SEL_TIMER1_8197F)
  7488. #define BITS_TSFT_SEL_TIMER1_8197F (BIT_MASK_TSFT_SEL_TIMER1_8197F << BIT_SHIFT_TSFT_SEL_TIMER1_8197F)
  7489. #define BIT_CLEAR_TSFT_SEL_TIMER1_8197F(x) ((x) & (~BITS_TSFT_SEL_TIMER1_8197F))
  7490. #define BIT_GET_TSFT_SEL_TIMER1_8197F(x) (((x) >> BIT_SHIFT_TSFT_SEL_TIMER1_8197F) & BIT_MASK_TSFT_SEL_TIMER1_8197F)
  7491. #define BIT_SET_TSFT_SEL_TIMER1_8197F(x, v) (BIT_CLEAR_TSFT_SEL_TIMER1_8197F(x) | BIT_TSFT_SEL_TIMER1_8197F(v))
  7492. #define BIT_SHIFT_EARLY_128US_8197F 0
  7493. #define BIT_MASK_EARLY_128US_8197F 0x7
  7494. #define BIT_EARLY_128US_8197F(x) (((x) & BIT_MASK_EARLY_128US_8197F) << BIT_SHIFT_EARLY_128US_8197F)
  7495. #define BITS_EARLY_128US_8197F (BIT_MASK_EARLY_128US_8197F << BIT_SHIFT_EARLY_128US_8197F)
  7496. #define BIT_CLEAR_EARLY_128US_8197F(x) ((x) & (~BITS_EARLY_128US_8197F))
  7497. #define BIT_GET_EARLY_128US_8197F(x) (((x) >> BIT_SHIFT_EARLY_128US_8197F) & BIT_MASK_EARLY_128US_8197F)
  7498. #define BIT_SET_EARLY_128US_8197F(x, v) (BIT_CLEAR_EARLY_128US_8197F(x) | BIT_EARLY_128US_8197F(v))
  7499. /* 2 REG_P2PPS1_CTRL_8197F */
  7500. #define BIT_P2P1_CTW_ALLSTASLEEP_8197F BIT(7)
  7501. #define BIT_P2P1_OFF_DISTX_EN_8197F BIT(6)
  7502. #define BIT_P2P1_PWR_MGT_EN_8197F BIT(5)
  7503. #define BIT_P2P1_NOA1_EN_8197F BIT(2)
  7504. #define BIT_P2P1_NOA0_EN_8197F BIT(1)
  7505. /* 2 REG_P2PPS2_CTRL_8197F */
  7506. #define BIT_P2P2_CTW_ALLSTASLEEP_8197F BIT(7)
  7507. #define BIT_P2P2_OFF_DISTX_EN_8197F BIT(6)
  7508. #define BIT_P2P2_PWR_MGT_EN_8197F BIT(5)
  7509. #define BIT_P2P2_NOA1_EN_8197F BIT(2)
  7510. #define BIT_P2P2_NOA0_EN_8197F BIT(1)
  7511. /* 2 REG_TIMER0_SRC_SEL_8197F */
  7512. #define BIT_SHIFT_SYNC_CLI_SEL_8197F 4
  7513. #define BIT_MASK_SYNC_CLI_SEL_8197F 0x7
  7514. #define BIT_SYNC_CLI_SEL_8197F(x) (((x) & BIT_MASK_SYNC_CLI_SEL_8197F) << BIT_SHIFT_SYNC_CLI_SEL_8197F)
  7515. #define BITS_SYNC_CLI_SEL_8197F (BIT_MASK_SYNC_CLI_SEL_8197F << BIT_SHIFT_SYNC_CLI_SEL_8197F)
  7516. #define BIT_CLEAR_SYNC_CLI_SEL_8197F(x) ((x) & (~BITS_SYNC_CLI_SEL_8197F))
  7517. #define BIT_GET_SYNC_CLI_SEL_8197F(x) (((x) >> BIT_SHIFT_SYNC_CLI_SEL_8197F) & BIT_MASK_SYNC_CLI_SEL_8197F)
  7518. #define BIT_SET_SYNC_CLI_SEL_8197F(x, v) (BIT_CLEAR_SYNC_CLI_SEL_8197F(x) | BIT_SYNC_CLI_SEL_8197F(v))
  7519. #define BIT_SHIFT_TSFT_SEL_TIMER0_8197F 0
  7520. #define BIT_MASK_TSFT_SEL_TIMER0_8197F 0x7
  7521. #define BIT_TSFT_SEL_TIMER0_8197F(x) (((x) & BIT_MASK_TSFT_SEL_TIMER0_8197F) << BIT_SHIFT_TSFT_SEL_TIMER0_8197F)
  7522. #define BITS_TSFT_SEL_TIMER0_8197F (BIT_MASK_TSFT_SEL_TIMER0_8197F << BIT_SHIFT_TSFT_SEL_TIMER0_8197F)
  7523. #define BIT_CLEAR_TSFT_SEL_TIMER0_8197F(x) ((x) & (~BITS_TSFT_SEL_TIMER0_8197F))
  7524. #define BIT_GET_TSFT_SEL_TIMER0_8197F(x) (((x) >> BIT_SHIFT_TSFT_SEL_TIMER0_8197F) & BIT_MASK_TSFT_SEL_TIMER0_8197F)
  7525. #define BIT_SET_TSFT_SEL_TIMER0_8197F(x, v) (BIT_CLEAR_TSFT_SEL_TIMER0_8197F(x) | BIT_TSFT_SEL_TIMER0_8197F(v))
  7526. /* 2 REG_NOA_UNIT_SEL_8197F */
  7527. #define BIT_SHIFT_NOA_UNIT2_SEL_8197F 8
  7528. #define BIT_MASK_NOA_UNIT2_SEL_8197F 0x7
  7529. #define BIT_NOA_UNIT2_SEL_8197F(x) (((x) & BIT_MASK_NOA_UNIT2_SEL_8197F) << BIT_SHIFT_NOA_UNIT2_SEL_8197F)
  7530. #define BITS_NOA_UNIT2_SEL_8197F (BIT_MASK_NOA_UNIT2_SEL_8197F << BIT_SHIFT_NOA_UNIT2_SEL_8197F)
  7531. #define BIT_CLEAR_NOA_UNIT2_SEL_8197F(x) ((x) & (~BITS_NOA_UNIT2_SEL_8197F))
  7532. #define BIT_GET_NOA_UNIT2_SEL_8197F(x) (((x) >> BIT_SHIFT_NOA_UNIT2_SEL_8197F) & BIT_MASK_NOA_UNIT2_SEL_8197F)
  7533. #define BIT_SET_NOA_UNIT2_SEL_8197F(x, v) (BIT_CLEAR_NOA_UNIT2_SEL_8197F(x) | BIT_NOA_UNIT2_SEL_8197F(v))
  7534. #define BIT_SHIFT_NOA_UNIT1_SEL_8197F 4
  7535. #define BIT_MASK_NOA_UNIT1_SEL_8197F 0x7
  7536. #define BIT_NOA_UNIT1_SEL_8197F(x) (((x) & BIT_MASK_NOA_UNIT1_SEL_8197F) << BIT_SHIFT_NOA_UNIT1_SEL_8197F)
  7537. #define BITS_NOA_UNIT1_SEL_8197F (BIT_MASK_NOA_UNIT1_SEL_8197F << BIT_SHIFT_NOA_UNIT1_SEL_8197F)
  7538. #define BIT_CLEAR_NOA_UNIT1_SEL_8197F(x) ((x) & (~BITS_NOA_UNIT1_SEL_8197F))
  7539. #define BIT_GET_NOA_UNIT1_SEL_8197F(x) (((x) >> BIT_SHIFT_NOA_UNIT1_SEL_8197F) & BIT_MASK_NOA_UNIT1_SEL_8197F)
  7540. #define BIT_SET_NOA_UNIT1_SEL_8197F(x, v) (BIT_CLEAR_NOA_UNIT1_SEL_8197F(x) | BIT_NOA_UNIT1_SEL_8197F(v))
  7541. #define BIT_SHIFT_NOA_UNIT0_SEL_8197F 0
  7542. #define BIT_MASK_NOA_UNIT0_SEL_8197F 0x7
  7543. #define BIT_NOA_UNIT0_SEL_8197F(x) (((x) & BIT_MASK_NOA_UNIT0_SEL_8197F) << BIT_SHIFT_NOA_UNIT0_SEL_8197F)
  7544. #define BITS_NOA_UNIT0_SEL_8197F (BIT_MASK_NOA_UNIT0_SEL_8197F << BIT_SHIFT_NOA_UNIT0_SEL_8197F)
  7545. #define BIT_CLEAR_NOA_UNIT0_SEL_8197F(x) ((x) & (~BITS_NOA_UNIT0_SEL_8197F))
  7546. #define BIT_GET_NOA_UNIT0_SEL_8197F(x) (((x) >> BIT_SHIFT_NOA_UNIT0_SEL_8197F) & BIT_MASK_NOA_UNIT0_SEL_8197F)
  7547. #define BIT_SET_NOA_UNIT0_SEL_8197F(x, v) (BIT_CLEAR_NOA_UNIT0_SEL_8197F(x) | BIT_NOA_UNIT0_SEL_8197F(v))
  7548. /* 2 REG_P2POFF_DIS_TXTIME_8197F */
  7549. #define BIT_SHIFT_P2POFF_DIS_TXTIME_8197F 0
  7550. #define BIT_MASK_P2POFF_DIS_TXTIME_8197F 0xff
  7551. #define BIT_P2POFF_DIS_TXTIME_8197F(x) (((x) & BIT_MASK_P2POFF_DIS_TXTIME_8197F) << BIT_SHIFT_P2POFF_DIS_TXTIME_8197F)
  7552. #define BITS_P2POFF_DIS_TXTIME_8197F (BIT_MASK_P2POFF_DIS_TXTIME_8197F << BIT_SHIFT_P2POFF_DIS_TXTIME_8197F)
  7553. #define BIT_CLEAR_P2POFF_DIS_TXTIME_8197F(x) ((x) & (~BITS_P2POFF_DIS_TXTIME_8197F))
  7554. #define BIT_GET_P2POFF_DIS_TXTIME_8197F(x) (((x) >> BIT_SHIFT_P2POFF_DIS_TXTIME_8197F) & BIT_MASK_P2POFF_DIS_TXTIME_8197F)
  7555. #define BIT_SET_P2POFF_DIS_TXTIME_8197F(x, v) (BIT_CLEAR_P2POFF_DIS_TXTIME_8197F(x) | BIT_P2POFF_DIS_TXTIME_8197F(v))
  7556. /* 2 REG_MBSSID_BCN_SPACE2_8197F */
  7557. #define BIT_SHIFT_BCN_SPACE_CLINT2_8197F 16
  7558. #define BIT_MASK_BCN_SPACE_CLINT2_8197F 0xfff
  7559. #define BIT_BCN_SPACE_CLINT2_8197F(x) (((x) & BIT_MASK_BCN_SPACE_CLINT2_8197F) << BIT_SHIFT_BCN_SPACE_CLINT2_8197F)
  7560. #define BITS_BCN_SPACE_CLINT2_8197F (BIT_MASK_BCN_SPACE_CLINT2_8197F << BIT_SHIFT_BCN_SPACE_CLINT2_8197F)
  7561. #define BIT_CLEAR_BCN_SPACE_CLINT2_8197F(x) ((x) & (~BITS_BCN_SPACE_CLINT2_8197F))
  7562. #define BIT_GET_BCN_SPACE_CLINT2_8197F(x) (((x) >> BIT_SHIFT_BCN_SPACE_CLINT2_8197F) & BIT_MASK_BCN_SPACE_CLINT2_8197F)
  7563. #define BIT_SET_BCN_SPACE_CLINT2_8197F(x, v) (BIT_CLEAR_BCN_SPACE_CLINT2_8197F(x) | BIT_BCN_SPACE_CLINT2_8197F(v))
  7564. #define BIT_SHIFT_BCN_SPACE_CLINT1_8197F 0
  7565. #define BIT_MASK_BCN_SPACE_CLINT1_8197F 0xfff
  7566. #define BIT_BCN_SPACE_CLINT1_8197F(x) (((x) & BIT_MASK_BCN_SPACE_CLINT1_8197F) << BIT_SHIFT_BCN_SPACE_CLINT1_8197F)
  7567. #define BITS_BCN_SPACE_CLINT1_8197F (BIT_MASK_BCN_SPACE_CLINT1_8197F << BIT_SHIFT_BCN_SPACE_CLINT1_8197F)
  7568. #define BIT_CLEAR_BCN_SPACE_CLINT1_8197F(x) ((x) & (~BITS_BCN_SPACE_CLINT1_8197F))
  7569. #define BIT_GET_BCN_SPACE_CLINT1_8197F(x) (((x) >> BIT_SHIFT_BCN_SPACE_CLINT1_8197F) & BIT_MASK_BCN_SPACE_CLINT1_8197F)
  7570. #define BIT_SET_BCN_SPACE_CLINT1_8197F(x, v) (BIT_CLEAR_BCN_SPACE_CLINT1_8197F(x) | BIT_BCN_SPACE_CLINT1_8197F(v))
  7571. /* 2 REG_MBSSID_BCN_SPACE3_8197F */
  7572. #define BIT_SHIFT_SUB_BCN_SPACE_V1_8197F 16
  7573. #define BIT_MASK_SUB_BCN_SPACE_V1_8197F 0xfff
  7574. #define BIT_SUB_BCN_SPACE_V1_8197F(x) (((x) & BIT_MASK_SUB_BCN_SPACE_V1_8197F) << BIT_SHIFT_SUB_BCN_SPACE_V1_8197F)
  7575. #define BITS_SUB_BCN_SPACE_V1_8197F (BIT_MASK_SUB_BCN_SPACE_V1_8197F << BIT_SHIFT_SUB_BCN_SPACE_V1_8197F)
  7576. #define BIT_CLEAR_SUB_BCN_SPACE_V1_8197F(x) ((x) & (~BITS_SUB_BCN_SPACE_V1_8197F))
  7577. #define BIT_GET_SUB_BCN_SPACE_V1_8197F(x) (((x) >> BIT_SHIFT_SUB_BCN_SPACE_V1_8197F) & BIT_MASK_SUB_BCN_SPACE_V1_8197F)
  7578. #define BIT_SET_SUB_BCN_SPACE_V1_8197F(x, v) (BIT_CLEAR_SUB_BCN_SPACE_V1_8197F(x) | BIT_SUB_BCN_SPACE_V1_8197F(v))
  7579. #define BIT_SHIFT_BCN_SPACE_CLINT3_8197F 0
  7580. #define BIT_MASK_BCN_SPACE_CLINT3_8197F 0xfff
  7581. #define BIT_BCN_SPACE_CLINT3_8197F(x) (((x) & BIT_MASK_BCN_SPACE_CLINT3_8197F) << BIT_SHIFT_BCN_SPACE_CLINT3_8197F)
  7582. #define BITS_BCN_SPACE_CLINT3_8197F (BIT_MASK_BCN_SPACE_CLINT3_8197F << BIT_SHIFT_BCN_SPACE_CLINT3_8197F)
  7583. #define BIT_CLEAR_BCN_SPACE_CLINT3_8197F(x) ((x) & (~BITS_BCN_SPACE_CLINT3_8197F))
  7584. #define BIT_GET_BCN_SPACE_CLINT3_8197F(x) (((x) >> BIT_SHIFT_BCN_SPACE_CLINT3_8197F) & BIT_MASK_BCN_SPACE_CLINT3_8197F)
  7585. #define BIT_SET_BCN_SPACE_CLINT3_8197F(x, v) (BIT_CLEAR_BCN_SPACE_CLINT3_8197F(x) | BIT_BCN_SPACE_CLINT3_8197F(v))
  7586. /* 2 REG_ACMHWCTRL_8197F */
  7587. #define BIT_BEQ_ACM_STATUS_8197F BIT(7)
  7588. #define BIT_VIQ_ACM_STATUS_8197F BIT(6)
  7589. #define BIT_VOQ_ACM_STATUS_8197F BIT(5)
  7590. #define BIT_BEQ_ACM_EN_8197F BIT(3)
  7591. #define BIT_VIQ_ACM_EN_8197F BIT(2)
  7592. #define BIT_VOQ_ACM_EN_8197F BIT(1)
  7593. #define BIT_ACMHWEN_8197F BIT(0)
  7594. /* 2 REG_ACMRSTCTRL_8197F */
  7595. #define BIT_BE_ACM_RESET_USED_TIME_8197F BIT(2)
  7596. #define BIT_VI_ACM_RESET_USED_TIME_8197F BIT(1)
  7597. #define BIT_VO_ACM_RESET_USED_TIME_8197F BIT(0)
  7598. /* 2 REG_ACMAVG_8197F */
  7599. #define BIT_SHIFT_AVGPERIOD_8197F 0
  7600. #define BIT_MASK_AVGPERIOD_8197F 0xffff
  7601. #define BIT_AVGPERIOD_8197F(x) (((x) & BIT_MASK_AVGPERIOD_8197F) << BIT_SHIFT_AVGPERIOD_8197F)
  7602. #define BITS_AVGPERIOD_8197F (BIT_MASK_AVGPERIOD_8197F << BIT_SHIFT_AVGPERIOD_8197F)
  7603. #define BIT_CLEAR_AVGPERIOD_8197F(x) ((x) & (~BITS_AVGPERIOD_8197F))
  7604. #define BIT_GET_AVGPERIOD_8197F(x) (((x) >> BIT_SHIFT_AVGPERIOD_8197F) & BIT_MASK_AVGPERIOD_8197F)
  7605. #define BIT_SET_AVGPERIOD_8197F(x, v) (BIT_CLEAR_AVGPERIOD_8197F(x) | BIT_AVGPERIOD_8197F(v))
  7606. /* 2 REG_VO_ADMTIME_8197F */
  7607. #define BIT_SHIFT_VO_ADMITTED_TIME_8197F 0
  7608. #define BIT_MASK_VO_ADMITTED_TIME_8197F 0xffff
  7609. #define BIT_VO_ADMITTED_TIME_8197F(x) (((x) & BIT_MASK_VO_ADMITTED_TIME_8197F) << BIT_SHIFT_VO_ADMITTED_TIME_8197F)
  7610. #define BITS_VO_ADMITTED_TIME_8197F (BIT_MASK_VO_ADMITTED_TIME_8197F << BIT_SHIFT_VO_ADMITTED_TIME_8197F)
  7611. #define BIT_CLEAR_VO_ADMITTED_TIME_8197F(x) ((x) & (~BITS_VO_ADMITTED_TIME_8197F))
  7612. #define BIT_GET_VO_ADMITTED_TIME_8197F(x) (((x) >> BIT_SHIFT_VO_ADMITTED_TIME_8197F) & BIT_MASK_VO_ADMITTED_TIME_8197F)
  7613. #define BIT_SET_VO_ADMITTED_TIME_8197F(x, v) (BIT_CLEAR_VO_ADMITTED_TIME_8197F(x) | BIT_VO_ADMITTED_TIME_8197F(v))
  7614. /* 2 REG_VI_ADMTIME_8197F */
  7615. #define BIT_SHIFT_VI_ADMITTED_TIME_8197F 0
  7616. #define BIT_MASK_VI_ADMITTED_TIME_8197F 0xffff
  7617. #define BIT_VI_ADMITTED_TIME_8197F(x) (((x) & BIT_MASK_VI_ADMITTED_TIME_8197F) << BIT_SHIFT_VI_ADMITTED_TIME_8197F)
  7618. #define BITS_VI_ADMITTED_TIME_8197F (BIT_MASK_VI_ADMITTED_TIME_8197F << BIT_SHIFT_VI_ADMITTED_TIME_8197F)
  7619. #define BIT_CLEAR_VI_ADMITTED_TIME_8197F(x) ((x) & (~BITS_VI_ADMITTED_TIME_8197F))
  7620. #define BIT_GET_VI_ADMITTED_TIME_8197F(x) (((x) >> BIT_SHIFT_VI_ADMITTED_TIME_8197F) & BIT_MASK_VI_ADMITTED_TIME_8197F)
  7621. #define BIT_SET_VI_ADMITTED_TIME_8197F(x, v) (BIT_CLEAR_VI_ADMITTED_TIME_8197F(x) | BIT_VI_ADMITTED_TIME_8197F(v))
  7622. /* 2 REG_BE_ADMTIME_8197F */
  7623. #define BIT_SHIFT_BE_ADMITTED_TIME_8197F 0
  7624. #define BIT_MASK_BE_ADMITTED_TIME_8197F 0xffff
  7625. #define BIT_BE_ADMITTED_TIME_8197F(x) (((x) & BIT_MASK_BE_ADMITTED_TIME_8197F) << BIT_SHIFT_BE_ADMITTED_TIME_8197F)
  7626. #define BITS_BE_ADMITTED_TIME_8197F (BIT_MASK_BE_ADMITTED_TIME_8197F << BIT_SHIFT_BE_ADMITTED_TIME_8197F)
  7627. #define BIT_CLEAR_BE_ADMITTED_TIME_8197F(x) ((x) & (~BITS_BE_ADMITTED_TIME_8197F))
  7628. #define BIT_GET_BE_ADMITTED_TIME_8197F(x) (((x) >> BIT_SHIFT_BE_ADMITTED_TIME_8197F) & BIT_MASK_BE_ADMITTED_TIME_8197F)
  7629. #define BIT_SET_BE_ADMITTED_TIME_8197F(x, v) (BIT_CLEAR_BE_ADMITTED_TIME_8197F(x) | BIT_BE_ADMITTED_TIME_8197F(v))
  7630. /* 2 REG_NOT_VALID_8197F */
  7631. #define BIT_CHANGE_POW_BCN_AREA_8197F BIT(1)
  7632. /* 2 REG_EDCA_RANDOM_GEN_8197F */
  7633. #define BIT_SHIFT_RANDOM_GEN_8197F 0
  7634. #define BIT_MASK_RANDOM_GEN_8197F 0xffffff
  7635. #define BIT_RANDOM_GEN_8197F(x) (((x) & BIT_MASK_RANDOM_GEN_8197F) << BIT_SHIFT_RANDOM_GEN_8197F)
  7636. #define BITS_RANDOM_GEN_8197F (BIT_MASK_RANDOM_GEN_8197F << BIT_SHIFT_RANDOM_GEN_8197F)
  7637. #define BIT_CLEAR_RANDOM_GEN_8197F(x) ((x) & (~BITS_RANDOM_GEN_8197F))
  7638. #define BIT_GET_RANDOM_GEN_8197F(x) (((x) >> BIT_SHIFT_RANDOM_GEN_8197F) & BIT_MASK_RANDOM_GEN_8197F)
  7639. #define BIT_SET_RANDOM_GEN_8197F(x, v) (BIT_CLEAR_RANDOM_GEN_8197F(x) | BIT_RANDOM_GEN_8197F(v))
  7640. /* 2 REG_TXCMD_NOA_SEL_8197F */
  7641. #define BIT_SHIFT_NOA_SEL_8197F 4
  7642. #define BIT_MASK_NOA_SEL_8197F 0x7
  7643. #define BIT_NOA_SEL_8197F(x) (((x) & BIT_MASK_NOA_SEL_8197F) << BIT_SHIFT_NOA_SEL_8197F)
  7644. #define BITS_NOA_SEL_8197F (BIT_MASK_NOA_SEL_8197F << BIT_SHIFT_NOA_SEL_8197F)
  7645. #define BIT_CLEAR_NOA_SEL_8197F(x) ((x) & (~BITS_NOA_SEL_8197F))
  7646. #define BIT_GET_NOA_SEL_8197F(x) (((x) >> BIT_SHIFT_NOA_SEL_8197F) & BIT_MASK_NOA_SEL_8197F)
  7647. #define BIT_SET_NOA_SEL_8197F(x, v) (BIT_CLEAR_NOA_SEL_8197F(x) | BIT_NOA_SEL_8197F(v))
  7648. #define BIT_SHIFT_TXCMD_SEG_SEL_8197F 0
  7649. #define BIT_MASK_TXCMD_SEG_SEL_8197F 0xf
  7650. #define BIT_TXCMD_SEG_SEL_8197F(x) (((x) & BIT_MASK_TXCMD_SEG_SEL_8197F) << BIT_SHIFT_TXCMD_SEG_SEL_8197F)
  7651. #define BITS_TXCMD_SEG_SEL_8197F (BIT_MASK_TXCMD_SEG_SEL_8197F << BIT_SHIFT_TXCMD_SEG_SEL_8197F)
  7652. #define BIT_CLEAR_TXCMD_SEG_SEL_8197F(x) ((x) & (~BITS_TXCMD_SEG_SEL_8197F))
  7653. #define BIT_GET_TXCMD_SEG_SEL_8197F(x) (((x) >> BIT_SHIFT_TXCMD_SEG_SEL_8197F) & BIT_MASK_TXCMD_SEG_SEL_8197F)
  7654. #define BIT_SET_TXCMD_SEG_SEL_8197F(x, v) (BIT_CLEAR_TXCMD_SEG_SEL_8197F(x) | BIT_TXCMD_SEG_SEL_8197F(v))
  7655. /* 2 REG_NOT_VALID_8197F */
  7656. #define BIT_BCNERR_CNT_EN_8197F BIT(20)
  7657. #define BIT_SHIFT_BCNERR_PORT_SEL_8197F 16
  7658. #define BIT_MASK_BCNERR_PORT_SEL_8197F 0x7
  7659. #define BIT_BCNERR_PORT_SEL_8197F(x) (((x) & BIT_MASK_BCNERR_PORT_SEL_8197F) << BIT_SHIFT_BCNERR_PORT_SEL_8197F)
  7660. #define BITS_BCNERR_PORT_SEL_8197F (BIT_MASK_BCNERR_PORT_SEL_8197F << BIT_SHIFT_BCNERR_PORT_SEL_8197F)
  7661. #define BIT_CLEAR_BCNERR_PORT_SEL_8197F(x) ((x) & (~BITS_BCNERR_PORT_SEL_8197F))
  7662. #define BIT_GET_BCNERR_PORT_SEL_8197F(x) (((x) >> BIT_SHIFT_BCNERR_PORT_SEL_8197F) & BIT_MASK_BCNERR_PORT_SEL_8197F)
  7663. #define BIT_SET_BCNERR_PORT_SEL_8197F(x, v) (BIT_CLEAR_BCNERR_PORT_SEL_8197F(x) | BIT_BCNERR_PORT_SEL_8197F(v))
  7664. #define BIT_SHIFT_TXPAUSE1_8197F 8
  7665. #define BIT_MASK_TXPAUSE1_8197F 0xff
  7666. #define BIT_TXPAUSE1_8197F(x) (((x) & BIT_MASK_TXPAUSE1_8197F) << BIT_SHIFT_TXPAUSE1_8197F)
  7667. #define BITS_TXPAUSE1_8197F (BIT_MASK_TXPAUSE1_8197F << BIT_SHIFT_TXPAUSE1_8197F)
  7668. #define BIT_CLEAR_TXPAUSE1_8197F(x) ((x) & (~BITS_TXPAUSE1_8197F))
  7669. #define BIT_GET_TXPAUSE1_8197F(x) (((x) >> BIT_SHIFT_TXPAUSE1_8197F) & BIT_MASK_TXPAUSE1_8197F)
  7670. #define BIT_SET_TXPAUSE1_8197F(x, v) (BIT_CLEAR_TXPAUSE1_8197F(x) | BIT_TXPAUSE1_8197F(v))
  7671. #define BIT_SHIFT_BW_CFG_8197F 0
  7672. #define BIT_MASK_BW_CFG_8197F 0x3
  7673. #define BIT_BW_CFG_8197F(x) (((x) & BIT_MASK_BW_CFG_8197F) << BIT_SHIFT_BW_CFG_8197F)
  7674. #define BITS_BW_CFG_8197F (BIT_MASK_BW_CFG_8197F << BIT_SHIFT_BW_CFG_8197F)
  7675. #define BIT_CLEAR_BW_CFG_8197F(x) ((x) & (~BITS_BW_CFG_8197F))
  7676. #define BIT_GET_BW_CFG_8197F(x) (((x) >> BIT_SHIFT_BW_CFG_8197F) & BIT_MASK_BW_CFG_8197F)
  7677. #define BIT_SET_BW_CFG_8197F(x, v) (BIT_CLEAR_BW_CFG_8197F(x) | BIT_BW_CFG_8197F(v))
  7678. /* 2 REG_NOT_VALID_8197F */
  7679. #define BIT_SHIFT_RXBCN_TIMER_8197F 16
  7680. #define BIT_MASK_RXBCN_TIMER_8197F 0xffff
  7681. #define BIT_RXBCN_TIMER_8197F(x) (((x) & BIT_MASK_RXBCN_TIMER_8197F) << BIT_SHIFT_RXBCN_TIMER_8197F)
  7682. #define BITS_RXBCN_TIMER_8197F (BIT_MASK_RXBCN_TIMER_8197F << BIT_SHIFT_RXBCN_TIMER_8197F)
  7683. #define BIT_CLEAR_RXBCN_TIMER_8197F(x) ((x) & (~BITS_RXBCN_TIMER_8197F))
  7684. #define BIT_GET_RXBCN_TIMER_8197F(x) (((x) >> BIT_SHIFT_RXBCN_TIMER_8197F) & BIT_MASK_RXBCN_TIMER_8197F)
  7685. #define BIT_SET_RXBCN_TIMER_8197F(x, v) (BIT_CLEAR_RXBCN_TIMER_8197F(x) | BIT_RXBCN_TIMER_8197F(v))
  7686. #define BIT_SHIFT_BCN_ELY_ADJ_8197F 0
  7687. #define BIT_MASK_BCN_ELY_ADJ_8197F 0xffff
  7688. #define BIT_BCN_ELY_ADJ_8197F(x) (((x) & BIT_MASK_BCN_ELY_ADJ_8197F) << BIT_SHIFT_BCN_ELY_ADJ_8197F)
  7689. #define BITS_BCN_ELY_ADJ_8197F (BIT_MASK_BCN_ELY_ADJ_8197F << BIT_SHIFT_BCN_ELY_ADJ_8197F)
  7690. #define BIT_CLEAR_BCN_ELY_ADJ_8197F(x) ((x) & (~BITS_BCN_ELY_ADJ_8197F))
  7691. #define BIT_GET_BCN_ELY_ADJ_8197F(x) (((x) >> BIT_SHIFT_BCN_ELY_ADJ_8197F) & BIT_MASK_BCN_ELY_ADJ_8197F)
  7692. #define BIT_SET_BCN_ELY_ADJ_8197F(x, v) (BIT_CLEAR_BCN_ELY_ADJ_8197F(x) | BIT_BCN_ELY_ADJ_8197F(v))
  7693. /* 2 REG_NOT_VALID_8197F */
  7694. #define BIT_SHIFT_BCNERR_CNT_OTHERS_8197F 24
  7695. #define BIT_MASK_BCNERR_CNT_OTHERS_8197F 0xff
  7696. #define BIT_BCNERR_CNT_OTHERS_8197F(x) (((x) & BIT_MASK_BCNERR_CNT_OTHERS_8197F) << BIT_SHIFT_BCNERR_CNT_OTHERS_8197F)
  7697. #define BITS_BCNERR_CNT_OTHERS_8197F (BIT_MASK_BCNERR_CNT_OTHERS_8197F << BIT_SHIFT_BCNERR_CNT_OTHERS_8197F)
  7698. #define BIT_CLEAR_BCNERR_CNT_OTHERS_8197F(x) ((x) & (~BITS_BCNERR_CNT_OTHERS_8197F))
  7699. #define BIT_GET_BCNERR_CNT_OTHERS_8197F(x) (((x) >> BIT_SHIFT_BCNERR_CNT_OTHERS_8197F) & BIT_MASK_BCNERR_CNT_OTHERS_8197F)
  7700. #define BIT_SET_BCNERR_CNT_OTHERS_8197F(x, v) (BIT_CLEAR_BCNERR_CNT_OTHERS_8197F(x) | BIT_BCNERR_CNT_OTHERS_8197F(v))
  7701. #define BIT_SHIFT_BCNERR_CNT_INVALID_8197F 16
  7702. #define BIT_MASK_BCNERR_CNT_INVALID_8197F 0xff
  7703. #define BIT_BCNERR_CNT_INVALID_8197F(x) (((x) & BIT_MASK_BCNERR_CNT_INVALID_8197F) << BIT_SHIFT_BCNERR_CNT_INVALID_8197F)
  7704. #define BITS_BCNERR_CNT_INVALID_8197F (BIT_MASK_BCNERR_CNT_INVALID_8197F << BIT_SHIFT_BCNERR_CNT_INVALID_8197F)
  7705. #define BIT_CLEAR_BCNERR_CNT_INVALID_8197F(x) ((x) & (~BITS_BCNERR_CNT_INVALID_8197F))
  7706. #define BIT_GET_BCNERR_CNT_INVALID_8197F(x) (((x) >> BIT_SHIFT_BCNERR_CNT_INVALID_8197F) & BIT_MASK_BCNERR_CNT_INVALID_8197F)
  7707. #define BIT_SET_BCNERR_CNT_INVALID_8197F(x, v) (BIT_CLEAR_BCNERR_CNT_INVALID_8197F(x) | BIT_BCNERR_CNT_INVALID_8197F(v))
  7708. #define BIT_SHIFT_BCNERR_CNT_MAC_8197F 8
  7709. #define BIT_MASK_BCNERR_CNT_MAC_8197F 0xff
  7710. #define BIT_BCNERR_CNT_MAC_8197F(x) (((x) & BIT_MASK_BCNERR_CNT_MAC_8197F) << BIT_SHIFT_BCNERR_CNT_MAC_8197F)
  7711. #define BITS_BCNERR_CNT_MAC_8197F (BIT_MASK_BCNERR_CNT_MAC_8197F << BIT_SHIFT_BCNERR_CNT_MAC_8197F)
  7712. #define BIT_CLEAR_BCNERR_CNT_MAC_8197F(x) ((x) & (~BITS_BCNERR_CNT_MAC_8197F))
  7713. #define BIT_GET_BCNERR_CNT_MAC_8197F(x) (((x) >> BIT_SHIFT_BCNERR_CNT_MAC_8197F) & BIT_MASK_BCNERR_CNT_MAC_8197F)
  7714. #define BIT_SET_BCNERR_CNT_MAC_8197F(x, v) (BIT_CLEAR_BCNERR_CNT_MAC_8197F(x) | BIT_BCNERR_CNT_MAC_8197F(v))
  7715. #define BIT_SHIFT_BCNERR_CNT_CCA_8197F 0
  7716. #define BIT_MASK_BCNERR_CNT_CCA_8197F 0xff
  7717. #define BIT_BCNERR_CNT_CCA_8197F(x) (((x) & BIT_MASK_BCNERR_CNT_CCA_8197F) << BIT_SHIFT_BCNERR_CNT_CCA_8197F)
  7718. #define BITS_BCNERR_CNT_CCA_8197F (BIT_MASK_BCNERR_CNT_CCA_8197F << BIT_SHIFT_BCNERR_CNT_CCA_8197F)
  7719. #define BIT_CLEAR_BCNERR_CNT_CCA_8197F(x) ((x) & (~BITS_BCNERR_CNT_CCA_8197F))
  7720. #define BIT_GET_BCNERR_CNT_CCA_8197F(x) (((x) >> BIT_SHIFT_BCNERR_CNT_CCA_8197F) & BIT_MASK_BCNERR_CNT_CCA_8197F)
  7721. #define BIT_SET_BCNERR_CNT_CCA_8197F(x, v) (BIT_CLEAR_BCNERR_CNT_CCA_8197F(x) | BIT_BCNERR_CNT_CCA_8197F(v))
  7722. /* 2 REG_NOA_PARAM_8197F */
  7723. #define BIT_SHIFT_NOA_COUNT_8197F (96 & CPU_OPT_WIDTH)
  7724. #define BIT_MASK_NOA_COUNT_8197F 0xff
  7725. #define BIT_NOA_COUNT_8197F(x) (((x) & BIT_MASK_NOA_COUNT_8197F) << BIT_SHIFT_NOA_COUNT_8197F)
  7726. #define BITS_NOA_COUNT_8197F (BIT_MASK_NOA_COUNT_8197F << BIT_SHIFT_NOA_COUNT_8197F)
  7727. #define BIT_CLEAR_NOA_COUNT_8197F(x) ((x) & (~BITS_NOA_COUNT_8197F))
  7728. #define BIT_GET_NOA_COUNT_8197F(x) (((x) >> BIT_SHIFT_NOA_COUNT_8197F) & BIT_MASK_NOA_COUNT_8197F)
  7729. #define BIT_SET_NOA_COUNT_8197F(x, v) (BIT_CLEAR_NOA_COUNT_8197F(x) | BIT_NOA_COUNT_8197F(v))
  7730. #define BIT_SHIFT_NOA_START_TIME_8197F (64 & CPU_OPT_WIDTH)
  7731. #define BIT_MASK_NOA_START_TIME_8197F 0xffffffffL
  7732. #define BIT_NOA_START_TIME_8197F(x) (((x) & BIT_MASK_NOA_START_TIME_8197F) << BIT_SHIFT_NOA_START_TIME_8197F)
  7733. #define BITS_NOA_START_TIME_8197F (BIT_MASK_NOA_START_TIME_8197F << BIT_SHIFT_NOA_START_TIME_8197F)
  7734. #define BIT_CLEAR_NOA_START_TIME_8197F(x) ((x) & (~BITS_NOA_START_TIME_8197F))
  7735. #define BIT_GET_NOA_START_TIME_8197F(x) (((x) >> BIT_SHIFT_NOA_START_TIME_8197F) & BIT_MASK_NOA_START_TIME_8197F)
  7736. #define BIT_SET_NOA_START_TIME_8197F(x, v) (BIT_CLEAR_NOA_START_TIME_8197F(x) | BIT_NOA_START_TIME_8197F(v))
  7737. #define BIT_SHIFT_NOA_INTERVAL_8197F (32 & CPU_OPT_WIDTH)
  7738. #define BIT_MASK_NOA_INTERVAL_8197F 0xffffffffL
  7739. #define BIT_NOA_INTERVAL_8197F(x) (((x) & BIT_MASK_NOA_INTERVAL_8197F) << BIT_SHIFT_NOA_INTERVAL_8197F)
  7740. #define BITS_NOA_INTERVAL_8197F (BIT_MASK_NOA_INTERVAL_8197F << BIT_SHIFT_NOA_INTERVAL_8197F)
  7741. #define BIT_CLEAR_NOA_INTERVAL_8197F(x) ((x) & (~BITS_NOA_INTERVAL_8197F))
  7742. #define BIT_GET_NOA_INTERVAL_8197F(x) (((x) >> BIT_SHIFT_NOA_INTERVAL_8197F) & BIT_MASK_NOA_INTERVAL_8197F)
  7743. #define BIT_SET_NOA_INTERVAL_8197F(x, v) (BIT_CLEAR_NOA_INTERVAL_8197F(x) | BIT_NOA_INTERVAL_8197F(v))
  7744. #define BIT_SHIFT_NOA_DURATION_8197F 0
  7745. #define BIT_MASK_NOA_DURATION_8197F 0xffffffffL
  7746. #define BIT_NOA_DURATION_8197F(x) (((x) & BIT_MASK_NOA_DURATION_8197F) << BIT_SHIFT_NOA_DURATION_8197F)
  7747. #define BITS_NOA_DURATION_8197F (BIT_MASK_NOA_DURATION_8197F << BIT_SHIFT_NOA_DURATION_8197F)
  7748. #define BIT_CLEAR_NOA_DURATION_8197F(x) ((x) & (~BITS_NOA_DURATION_8197F))
  7749. #define BIT_GET_NOA_DURATION_8197F(x) (((x) >> BIT_SHIFT_NOA_DURATION_8197F) & BIT_MASK_NOA_DURATION_8197F)
  7750. #define BIT_SET_NOA_DURATION_8197F(x, v) (BIT_CLEAR_NOA_DURATION_8197F(x) | BIT_NOA_DURATION_8197F(v))
  7751. /* 2 REG_NOT_VALID_8197F */
  7752. /* 2 REG_P2P_RST_8197F */
  7753. #define BIT_P2P2_PWR_RST1_8197F BIT(5)
  7754. #define BIT_P2P2_PWR_RST0_8197F BIT(4)
  7755. #define BIT_P2P1_PWR_RST1_8197F BIT(3)
  7756. #define BIT_P2P1_PWR_RST0_8197F BIT(2)
  7757. #define BIT_P2P_PWR_RST1_V1_8197F BIT(1)
  7758. #define BIT_P2P_PWR_RST0_V1_8197F BIT(0)
  7759. /* 2 REG_SCHEDULER_RST_8197F */
  7760. #define BIT_SYNC_TSF_NOW_8197F BIT(2)
  7761. #define BIT_SYNC_CLI_8197F BIT(1)
  7762. #define BIT_SCHEDULER_RST_V1_8197F BIT(0)
  7763. /* 2 REG_SCH_TXCMD_8197F */
  7764. #define BIT_SHIFT_SCH_TXCMD_8197F 0
  7765. #define BIT_MASK_SCH_TXCMD_8197F 0xffffffffL
  7766. #define BIT_SCH_TXCMD_8197F(x) (((x) & BIT_MASK_SCH_TXCMD_8197F) << BIT_SHIFT_SCH_TXCMD_8197F)
  7767. #define BITS_SCH_TXCMD_8197F (BIT_MASK_SCH_TXCMD_8197F << BIT_SHIFT_SCH_TXCMD_8197F)
  7768. #define BIT_CLEAR_SCH_TXCMD_8197F(x) ((x) & (~BITS_SCH_TXCMD_8197F))
  7769. #define BIT_GET_SCH_TXCMD_8197F(x) (((x) >> BIT_SHIFT_SCH_TXCMD_8197F) & BIT_MASK_SCH_TXCMD_8197F)
  7770. #define BIT_SET_SCH_TXCMD_8197F(x, v) (BIT_CLEAR_SCH_TXCMD_8197F(x) | BIT_SCH_TXCMD_8197F(v))
  7771. /* 2 REG_PAGE5_DUMMY_8197F */
  7772. /* 2 REG_CPUMGQ_TX_TIMER_8197F */
  7773. #define BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8197F 0
  7774. #define BIT_MASK_CPUMGQ_TX_TIMER_V1_8197F 0xffffffffL
  7775. #define BIT_CPUMGQ_TX_TIMER_V1_8197F(x) (((x) & BIT_MASK_CPUMGQ_TX_TIMER_V1_8197F) << BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8197F)
  7776. #define BITS_CPUMGQ_TX_TIMER_V1_8197F (BIT_MASK_CPUMGQ_TX_TIMER_V1_8197F << BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8197F)
  7777. #define BIT_CLEAR_CPUMGQ_TX_TIMER_V1_8197F(x) ((x) & (~BITS_CPUMGQ_TX_TIMER_V1_8197F))
  7778. #define BIT_GET_CPUMGQ_TX_TIMER_V1_8197F(x) (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8197F) & BIT_MASK_CPUMGQ_TX_TIMER_V1_8197F)
  7779. #define BIT_SET_CPUMGQ_TX_TIMER_V1_8197F(x, v) (BIT_CLEAR_CPUMGQ_TX_TIMER_V1_8197F(x) | BIT_CPUMGQ_TX_TIMER_V1_8197F(v))
  7780. /* 2 REG_PS_TIMER_A_8197F */
  7781. #define BIT_SHIFT_PS_TIMER_A_V1_8197F 0
  7782. #define BIT_MASK_PS_TIMER_A_V1_8197F 0xffffffffL
  7783. #define BIT_PS_TIMER_A_V1_8197F(x) (((x) & BIT_MASK_PS_TIMER_A_V1_8197F) << BIT_SHIFT_PS_TIMER_A_V1_8197F)
  7784. #define BITS_PS_TIMER_A_V1_8197F (BIT_MASK_PS_TIMER_A_V1_8197F << BIT_SHIFT_PS_TIMER_A_V1_8197F)
  7785. #define BIT_CLEAR_PS_TIMER_A_V1_8197F(x) ((x) & (~BITS_PS_TIMER_A_V1_8197F))
  7786. #define BIT_GET_PS_TIMER_A_V1_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_A_V1_8197F) & BIT_MASK_PS_TIMER_A_V1_8197F)
  7787. #define BIT_SET_PS_TIMER_A_V1_8197F(x, v) (BIT_CLEAR_PS_TIMER_A_V1_8197F(x) | BIT_PS_TIMER_A_V1_8197F(v))
  7788. /* 2 REG_PS_TIMER_B_8197F */
  7789. #define BIT_SHIFT_PS_TIMER_B_V1_8197F 0
  7790. #define BIT_MASK_PS_TIMER_B_V1_8197F 0xffffffffL
  7791. #define BIT_PS_TIMER_B_V1_8197F(x) (((x) & BIT_MASK_PS_TIMER_B_V1_8197F) << BIT_SHIFT_PS_TIMER_B_V1_8197F)
  7792. #define BITS_PS_TIMER_B_V1_8197F (BIT_MASK_PS_TIMER_B_V1_8197F << BIT_SHIFT_PS_TIMER_B_V1_8197F)
  7793. #define BIT_CLEAR_PS_TIMER_B_V1_8197F(x) ((x) & (~BITS_PS_TIMER_B_V1_8197F))
  7794. #define BIT_GET_PS_TIMER_B_V1_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_B_V1_8197F) & BIT_MASK_PS_TIMER_B_V1_8197F)
  7795. #define BIT_SET_PS_TIMER_B_V1_8197F(x, v) (BIT_CLEAR_PS_TIMER_B_V1_8197F(x) | BIT_PS_TIMER_B_V1_8197F(v))
  7796. /* 2 REG_PS_TIMER_C_8197F */
  7797. #define BIT_SHIFT_PS_TIMER_C_V1_8197F 0
  7798. #define BIT_MASK_PS_TIMER_C_V1_8197F 0xffffffffL
  7799. #define BIT_PS_TIMER_C_V1_8197F(x) (((x) & BIT_MASK_PS_TIMER_C_V1_8197F) << BIT_SHIFT_PS_TIMER_C_V1_8197F)
  7800. #define BITS_PS_TIMER_C_V1_8197F (BIT_MASK_PS_TIMER_C_V1_8197F << BIT_SHIFT_PS_TIMER_C_V1_8197F)
  7801. #define BIT_CLEAR_PS_TIMER_C_V1_8197F(x) ((x) & (~BITS_PS_TIMER_C_V1_8197F))
  7802. #define BIT_GET_PS_TIMER_C_V1_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_C_V1_8197F) & BIT_MASK_PS_TIMER_C_V1_8197F)
  7803. #define BIT_SET_PS_TIMER_C_V1_8197F(x, v) (BIT_CLEAR_PS_TIMER_C_V1_8197F(x) | BIT_PS_TIMER_C_V1_8197F(v))
  7804. /* 2 REG_PS_TIMER_ABC_CPUMGQ_TIMER_CRTL_8197F */
  7805. #define BIT_CPUMGQ_TIMER_EN_8197F BIT(31)
  7806. #define BIT_CPUMGQ_TX_EN_8197F BIT(28)
  7807. #define BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8197F 24
  7808. #define BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8197F 0x7
  7809. #define BIT_CPUMGQ_TIMER_TSF_SEL_8197F(x) (((x) & BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8197F) << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8197F)
  7810. #define BITS_CPUMGQ_TIMER_TSF_SEL_8197F (BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8197F << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8197F)
  7811. #define BIT_CLEAR_CPUMGQ_TIMER_TSF_SEL_8197F(x) ((x) & (~BITS_CPUMGQ_TIMER_TSF_SEL_8197F))
  7812. #define BIT_GET_CPUMGQ_TIMER_TSF_SEL_8197F(x) (((x) >> BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8197F) & BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8197F)
  7813. #define BIT_SET_CPUMGQ_TIMER_TSF_SEL_8197F(x, v) (BIT_CLEAR_CPUMGQ_TIMER_TSF_SEL_8197F(x) | BIT_CPUMGQ_TIMER_TSF_SEL_8197F(v))
  7814. #define BIT_PS_TIMER_C_EN_8197F BIT(23)
  7815. #define BIT_SHIFT_PS_TIMER_C_TSF_SEL_8197F 16
  7816. #define BIT_MASK_PS_TIMER_C_TSF_SEL_8197F 0x7
  7817. #define BIT_PS_TIMER_C_TSF_SEL_8197F(x) (((x) & BIT_MASK_PS_TIMER_C_TSF_SEL_8197F) << BIT_SHIFT_PS_TIMER_C_TSF_SEL_8197F)
  7818. #define BITS_PS_TIMER_C_TSF_SEL_8197F (BIT_MASK_PS_TIMER_C_TSF_SEL_8197F << BIT_SHIFT_PS_TIMER_C_TSF_SEL_8197F)
  7819. #define BIT_CLEAR_PS_TIMER_C_TSF_SEL_8197F(x) ((x) & (~BITS_PS_TIMER_C_TSF_SEL_8197F))
  7820. #define BIT_GET_PS_TIMER_C_TSF_SEL_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_C_TSF_SEL_8197F) & BIT_MASK_PS_TIMER_C_TSF_SEL_8197F)
  7821. #define BIT_SET_PS_TIMER_C_TSF_SEL_8197F(x, v) (BIT_CLEAR_PS_TIMER_C_TSF_SEL_8197F(x) | BIT_PS_TIMER_C_TSF_SEL_8197F(v))
  7822. #define BIT_PS_TIMER_B_EN_8197F BIT(15)
  7823. #define BIT_SHIFT_PS_TIMER_B_TSF_SEL_8197F 8
  7824. #define BIT_MASK_PS_TIMER_B_TSF_SEL_8197F 0x7
  7825. #define BIT_PS_TIMER_B_TSF_SEL_8197F(x) (((x) & BIT_MASK_PS_TIMER_B_TSF_SEL_8197F) << BIT_SHIFT_PS_TIMER_B_TSF_SEL_8197F)
  7826. #define BITS_PS_TIMER_B_TSF_SEL_8197F (BIT_MASK_PS_TIMER_B_TSF_SEL_8197F << BIT_SHIFT_PS_TIMER_B_TSF_SEL_8197F)
  7827. #define BIT_CLEAR_PS_TIMER_B_TSF_SEL_8197F(x) ((x) & (~BITS_PS_TIMER_B_TSF_SEL_8197F))
  7828. #define BIT_GET_PS_TIMER_B_TSF_SEL_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_B_TSF_SEL_8197F) & BIT_MASK_PS_TIMER_B_TSF_SEL_8197F)
  7829. #define BIT_SET_PS_TIMER_B_TSF_SEL_8197F(x, v) (BIT_CLEAR_PS_TIMER_B_TSF_SEL_8197F(x) | BIT_PS_TIMER_B_TSF_SEL_8197F(v))
  7830. #define BIT_PS_TIMER_A_EN_8197F BIT(7)
  7831. #define BIT_SHIFT_PS_TIMER_A_TSF_SEL_8197F 0
  7832. #define BIT_MASK_PS_TIMER_A_TSF_SEL_8197F 0x7
  7833. #define BIT_PS_TIMER_A_TSF_SEL_8197F(x) (((x) & BIT_MASK_PS_TIMER_A_TSF_SEL_8197F) << BIT_SHIFT_PS_TIMER_A_TSF_SEL_8197F)
  7834. #define BITS_PS_TIMER_A_TSF_SEL_8197F (BIT_MASK_PS_TIMER_A_TSF_SEL_8197F << BIT_SHIFT_PS_TIMER_A_TSF_SEL_8197F)
  7835. #define BIT_CLEAR_PS_TIMER_A_TSF_SEL_8197F(x) ((x) & (~BITS_PS_TIMER_A_TSF_SEL_8197F))
  7836. #define BIT_GET_PS_TIMER_A_TSF_SEL_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_A_TSF_SEL_8197F) & BIT_MASK_PS_TIMER_A_TSF_SEL_8197F)
  7837. #define BIT_SET_PS_TIMER_A_TSF_SEL_8197F(x, v) (BIT_CLEAR_PS_TIMER_A_TSF_SEL_8197F(x) | BIT_PS_TIMER_A_TSF_SEL_8197F(v))
  7838. /* 2 REG_CPUMGQ_TX_TIMER_EARLY_8197F */
  7839. #define BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8197F 0
  7840. #define BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8197F 0xff
  7841. #define BIT_CPUMGQ_TX_TIMER_EARLY_8197F(x) (((x) & BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8197F) << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8197F)
  7842. #define BITS_CPUMGQ_TX_TIMER_EARLY_8197F (BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8197F << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8197F)
  7843. #define BIT_CLEAR_CPUMGQ_TX_TIMER_EARLY_8197F(x) ((x) & (~BITS_CPUMGQ_TX_TIMER_EARLY_8197F))
  7844. #define BIT_GET_CPUMGQ_TX_TIMER_EARLY_8197F(x) (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8197F) & BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8197F)
  7845. #define BIT_SET_CPUMGQ_TX_TIMER_EARLY_8197F(x, v) (BIT_CLEAR_CPUMGQ_TX_TIMER_EARLY_8197F(x) | BIT_CPUMGQ_TX_TIMER_EARLY_8197F(v))
  7846. /* 2 REG_PS_TIMER_A_EARLY_8197F */
  7847. #define BIT_SHIFT_PS_TIMER_A_EARLY_8197F 0
  7848. #define BIT_MASK_PS_TIMER_A_EARLY_8197F 0xff
  7849. #define BIT_PS_TIMER_A_EARLY_8197F(x) (((x) & BIT_MASK_PS_TIMER_A_EARLY_8197F) << BIT_SHIFT_PS_TIMER_A_EARLY_8197F)
  7850. #define BITS_PS_TIMER_A_EARLY_8197F (BIT_MASK_PS_TIMER_A_EARLY_8197F << BIT_SHIFT_PS_TIMER_A_EARLY_8197F)
  7851. #define BIT_CLEAR_PS_TIMER_A_EARLY_8197F(x) ((x) & (~BITS_PS_TIMER_A_EARLY_8197F))
  7852. #define BIT_GET_PS_TIMER_A_EARLY_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_A_EARLY_8197F) & BIT_MASK_PS_TIMER_A_EARLY_8197F)
  7853. #define BIT_SET_PS_TIMER_A_EARLY_8197F(x, v) (BIT_CLEAR_PS_TIMER_A_EARLY_8197F(x) | BIT_PS_TIMER_A_EARLY_8197F(v))
  7854. /* 2 REG_PS_TIMER_B_EARLY_8197F */
  7855. #define BIT_SHIFT_PS_TIMER_B_EARLY_8197F 0
  7856. #define BIT_MASK_PS_TIMER_B_EARLY_8197F 0xff
  7857. #define BIT_PS_TIMER_B_EARLY_8197F(x) (((x) & BIT_MASK_PS_TIMER_B_EARLY_8197F) << BIT_SHIFT_PS_TIMER_B_EARLY_8197F)
  7858. #define BITS_PS_TIMER_B_EARLY_8197F (BIT_MASK_PS_TIMER_B_EARLY_8197F << BIT_SHIFT_PS_TIMER_B_EARLY_8197F)
  7859. #define BIT_CLEAR_PS_TIMER_B_EARLY_8197F(x) ((x) & (~BITS_PS_TIMER_B_EARLY_8197F))
  7860. #define BIT_GET_PS_TIMER_B_EARLY_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_B_EARLY_8197F) & BIT_MASK_PS_TIMER_B_EARLY_8197F)
  7861. #define BIT_SET_PS_TIMER_B_EARLY_8197F(x, v) (BIT_CLEAR_PS_TIMER_B_EARLY_8197F(x) | BIT_PS_TIMER_B_EARLY_8197F(v))
  7862. /* 2 REG_PS_TIMER_C_EARLY_8197F */
  7863. #define BIT_SHIFT_PS_TIMER_C_EARLY_8197F 0
  7864. #define BIT_MASK_PS_TIMER_C_EARLY_8197F 0xff
  7865. #define BIT_PS_TIMER_C_EARLY_8197F(x) (((x) & BIT_MASK_PS_TIMER_C_EARLY_8197F) << BIT_SHIFT_PS_TIMER_C_EARLY_8197F)
  7866. #define BITS_PS_TIMER_C_EARLY_8197F (BIT_MASK_PS_TIMER_C_EARLY_8197F << BIT_SHIFT_PS_TIMER_C_EARLY_8197F)
  7867. #define BIT_CLEAR_PS_TIMER_C_EARLY_8197F(x) ((x) & (~BITS_PS_TIMER_C_EARLY_8197F))
  7868. #define BIT_GET_PS_TIMER_C_EARLY_8197F(x) (((x) >> BIT_SHIFT_PS_TIMER_C_EARLY_8197F) & BIT_MASK_PS_TIMER_C_EARLY_8197F)
  7869. #define BIT_SET_PS_TIMER_C_EARLY_8197F(x, v) (BIT_CLEAR_PS_TIMER_C_EARLY_8197F(x) | BIT_PS_TIMER_C_EARLY_8197F(v))
  7870. /* 2 REG_NOT_VALID_8197F */
  7871. #define BIT_STOP_CPUMGQ_8197F BIT(16)
  7872. #define BIT_SHIFT_CPUMGQ_PARAMETER_8197F 0
  7873. #define BIT_MASK_CPUMGQ_PARAMETER_8197F 0xffff
  7874. #define BIT_CPUMGQ_PARAMETER_8197F(x) (((x) & BIT_MASK_CPUMGQ_PARAMETER_8197F) << BIT_SHIFT_CPUMGQ_PARAMETER_8197F)
  7875. #define BITS_CPUMGQ_PARAMETER_8197F (BIT_MASK_CPUMGQ_PARAMETER_8197F << BIT_SHIFT_CPUMGQ_PARAMETER_8197F)
  7876. #define BIT_CLEAR_CPUMGQ_PARAMETER_8197F(x) ((x) & (~BITS_CPUMGQ_PARAMETER_8197F))
  7877. #define BIT_GET_CPUMGQ_PARAMETER_8197F(x) (((x) >> BIT_SHIFT_CPUMGQ_PARAMETER_8197F) & BIT_MASK_CPUMGQ_PARAMETER_8197F)
  7878. #define BIT_SET_CPUMGQ_PARAMETER_8197F(x, v) (BIT_CLEAR_CPUMGQ_PARAMETER_8197F(x) | BIT_CPUMGQ_PARAMETER_8197F(v))
  7879. /* 2 REG_NOT_VALID_8197F */
  7880. /* 2 REG_BWOPMODE_8197F (BW OPERATION MODE REGISTER) */
  7881. /* 2 REG_WMAC_FWPKT_CR_8197F */
  7882. #define BIT_FWEN_8197F BIT(7)
  7883. #define BIT_PHYSTS_PKT_CTRL_8197F BIT(6)
  7884. #define BIT_APPHDR_MIDSRCH_FAIL_8197F BIT(4)
  7885. #define BIT_FWPARSING_EN_8197F BIT(3)
  7886. #define BIT_SHIFT_APPEND_MHDR_LEN_8197F 0
  7887. #define BIT_MASK_APPEND_MHDR_LEN_8197F 0x7
  7888. #define BIT_APPEND_MHDR_LEN_8197F(x) (((x) & BIT_MASK_APPEND_MHDR_LEN_8197F) << BIT_SHIFT_APPEND_MHDR_LEN_8197F)
  7889. #define BITS_APPEND_MHDR_LEN_8197F (BIT_MASK_APPEND_MHDR_LEN_8197F << BIT_SHIFT_APPEND_MHDR_LEN_8197F)
  7890. #define BIT_CLEAR_APPEND_MHDR_LEN_8197F(x) ((x) & (~BITS_APPEND_MHDR_LEN_8197F))
  7891. #define BIT_GET_APPEND_MHDR_LEN_8197F(x) (((x) >> BIT_SHIFT_APPEND_MHDR_LEN_8197F) & BIT_MASK_APPEND_MHDR_LEN_8197F)
  7892. #define BIT_SET_APPEND_MHDR_LEN_8197F(x, v) (BIT_CLEAR_APPEND_MHDR_LEN_8197F(x) | BIT_APPEND_MHDR_LEN_8197F(v))
  7893. /* 2 REG_WMAC_CR_8197F (WMAC CR AND APSD CONTROL REGISTER) */
  7894. #define BIT_APSDOFF_8197F BIT(6)
  7895. #define BIT_IC_MACPHY_M_8197F BIT(0)
  7896. /* 2 REG_TCR_8197F (TRANSMISSION CONFIGURATION REGISTER) */
  7897. #define BIT_WMAC_EN_RTS_ADDR_8197F BIT(31)
  7898. #define BIT_WMAC_DISABLE_CCK_8197F BIT(30)
  7899. #define BIT_WMAC_RAW_LEN_8197F BIT(29)
  7900. #define BIT_WMAC_NOTX_IN_RXNDP_8197F BIT(28)
  7901. #define BIT_WMAC_EN_EOF_8197F BIT(27)
  7902. #define BIT_WMAC_BF_SEL_8197F BIT(26)
  7903. #define BIT_WMAC_ANTMODE_SEL_8197F BIT(25)
  7904. #define BIT_WMAC_TCRPWRMGT_HWCTL_8197F BIT(24)
  7905. #define BIT_WMAC_SMOOTH_VAL_8197F BIT(23)
  7906. #define BIT_UNDERFLOWEN_CMPLEN_SEL_8197F BIT(21)
  7907. #define BIT_FETCH_MPDU_AFTER_WSEC_RDY_8197F BIT(20)
  7908. #define BIT_WMAC_TCR_EN_20MST_8197F BIT(19)
  7909. #define BIT_WMAC_DIS_SIGTA_8197F BIT(18)
  7910. #define BIT_WMAC_DIS_A2B0_8197F BIT(17)
  7911. #define BIT_WMAC_MSK_SIGBCRC_8197F BIT(16)
  7912. #define BIT_WMAC_TCR_ERRSTEN_3_8197F BIT(15)
  7913. #define BIT_WMAC_TCR_ERRSTEN_2_8197F BIT(14)
  7914. #define BIT_WMAC_TCR_ERRSTEN_1_8197F BIT(13)
  7915. #define BIT_WMAC_TCR_ERRSTEN_0_8197F BIT(12)
  7916. #define BIT_WMAC_TCR_TXSK_PERPKT_8197F BIT(11)
  7917. #define BIT_ICV_8197F BIT(10)
  7918. #define BIT_CFEND_FORMAT_8197F BIT(9)
  7919. #define BIT_CRC_8197F BIT(8)
  7920. #define BIT_PWRBIT_OW_EN_8197F BIT(7)
  7921. #define BIT_PWR_ST_8197F BIT(6)
  7922. #define BIT_WMAC_TCR_UPD_TIMIE_8197F BIT(5)
  7923. #define BIT_WMAC_TCR_UPD_HGQMD_8197F BIT(4)
  7924. #define BIT_VHTSIGA1_TXPS_8197F BIT(3)
  7925. #define BIT_PAD_SEL_8197F BIT(2)
  7926. #define BIT_DIS_GCLK_8197F BIT(1)
  7927. /* 2 REG_RCR_8197F (RECEIVE CONFIGURATION REGISTER) */
  7928. #define BIT_APP_FCS_8197F BIT(31)
  7929. #define BIT_APP_MIC_8197F BIT(30)
  7930. #define BIT_APP_ICV_8197F BIT(29)
  7931. #define BIT_APP_PHYSTS_8197F BIT(28)
  7932. #define BIT_APP_BASSN_8197F BIT(27)
  7933. #define BIT_VHT_DACK_8197F BIT(26)
  7934. #define BIT_TCPOFLD_EN_8197F BIT(25)
  7935. #define BIT_ENMBID_8197F BIT(24)
  7936. #define BIT_LSIGEN_8197F BIT(23)
  7937. #define BIT_MFBEN_8197F BIT(22)
  7938. #define BIT_DISCHKPPDLLEN_8197F BIT(21)
  7939. #define BIT_PKTCTL_DLEN_8197F BIT(20)
  7940. #define BIT_TIM_PARSER_EN_8197F BIT(18)
  7941. #define BIT_BC_MD_EN_8197F BIT(17)
  7942. #define BIT_UC_MD_EN_8197F BIT(16)
  7943. #define BIT_RXSK_PERPKT_8197F BIT(15)
  7944. #define BIT_HTC_LOC_CTRL_8197F BIT(14)
  7945. #define BIT_TA_BCN_8197F BIT(11)
  7946. #define BIT_DISDECMYPKT_8197F BIT(10)
  7947. #define BIT_AICV_8197F BIT(9)
  7948. #define BIT_ACRC32_8197F BIT(8)
  7949. #define BIT_CBSSID_BCN_8197F BIT(7)
  7950. #define BIT_CBSSID_DATA_8197F BIT(6)
  7951. #define BIT_APWRMGT_8197F BIT(5)
  7952. #define BIT_ADD3_8197F BIT(4)
  7953. #define BIT_AB_8197F BIT(3)
  7954. #define BIT_AM_8197F BIT(2)
  7955. #define BIT_APM_8197F BIT(1)
  7956. #define BIT_AAP_8197F BIT(0)
  7957. /* 2 REG_RX_DRVINFO_SZ_8197F (RX DRIVER INFO SIZE REGISTER) */
  7958. #define BIT_APP_PHYSTS_PER_SUBMPDU_8197F BIT(7)
  7959. #define BIT_APP_MH_SHIFT_VAL_8197F BIT(6)
  7960. #define BIT_WMAC_ENSHIFT_8197F BIT(5)
  7961. #define BIT_SHIFT_DRVINFO_SZ_V1_8197F 0
  7962. #define BIT_MASK_DRVINFO_SZ_V1_8197F 0xf
  7963. #define BIT_DRVINFO_SZ_V1_8197F(x) (((x) & BIT_MASK_DRVINFO_SZ_V1_8197F) << BIT_SHIFT_DRVINFO_SZ_V1_8197F)
  7964. #define BITS_DRVINFO_SZ_V1_8197F (BIT_MASK_DRVINFO_SZ_V1_8197F << BIT_SHIFT_DRVINFO_SZ_V1_8197F)
  7965. #define BIT_CLEAR_DRVINFO_SZ_V1_8197F(x) ((x) & (~BITS_DRVINFO_SZ_V1_8197F))
  7966. #define BIT_GET_DRVINFO_SZ_V1_8197F(x) (((x) >> BIT_SHIFT_DRVINFO_SZ_V1_8197F) & BIT_MASK_DRVINFO_SZ_V1_8197F)
  7967. #define BIT_SET_DRVINFO_SZ_V1_8197F(x, v) (BIT_CLEAR_DRVINFO_SZ_V1_8197F(x) | BIT_DRVINFO_SZ_V1_8197F(v))
  7968. /* 2 REG_RX_DLK_TIME_8197F (RX DEADLOCK TIME REGISTER) */
  7969. #define BIT_SHIFT_RX_DLK_TIME_8197F 0
  7970. #define BIT_MASK_RX_DLK_TIME_8197F 0xff
  7971. #define BIT_RX_DLK_TIME_8197F(x) (((x) & BIT_MASK_RX_DLK_TIME_8197F) << BIT_SHIFT_RX_DLK_TIME_8197F)
  7972. #define BITS_RX_DLK_TIME_8197F (BIT_MASK_RX_DLK_TIME_8197F << BIT_SHIFT_RX_DLK_TIME_8197F)
  7973. #define BIT_CLEAR_RX_DLK_TIME_8197F(x) ((x) & (~BITS_RX_DLK_TIME_8197F))
  7974. #define BIT_GET_RX_DLK_TIME_8197F(x) (((x) >> BIT_SHIFT_RX_DLK_TIME_8197F) & BIT_MASK_RX_DLK_TIME_8197F)
  7975. #define BIT_SET_RX_DLK_TIME_8197F(x, v) (BIT_CLEAR_RX_DLK_TIME_8197F(x) | BIT_RX_DLK_TIME_8197F(v))
  7976. /* 2 REG_RX_PKT_LIMIT_8197F (RX PACKET LENGTH LIMIT REGISTER) */
  7977. #define BIT_SHIFT_RXPKTLMT_8197F 0
  7978. #define BIT_MASK_RXPKTLMT_8197F 0x3f
  7979. #define BIT_RXPKTLMT_8197F(x) (((x) & BIT_MASK_RXPKTLMT_8197F) << BIT_SHIFT_RXPKTLMT_8197F)
  7980. #define BITS_RXPKTLMT_8197F (BIT_MASK_RXPKTLMT_8197F << BIT_SHIFT_RXPKTLMT_8197F)
  7981. #define BIT_CLEAR_RXPKTLMT_8197F(x) ((x) & (~BITS_RXPKTLMT_8197F))
  7982. #define BIT_GET_RXPKTLMT_8197F(x) (((x) >> BIT_SHIFT_RXPKTLMT_8197F) & BIT_MASK_RXPKTLMT_8197F)
  7983. #define BIT_SET_RXPKTLMT_8197F(x, v) (BIT_CLEAR_RXPKTLMT_8197F(x) | BIT_RXPKTLMT_8197F(v))
  7984. /* 2 REG_MACID_8197F (MAC ID REGISTER) */
  7985. #define BIT_SHIFT_MACID_8197F 0
  7986. #define BIT_MASK_MACID_8197F 0xffffffffffffL
  7987. #define BIT_MACID_8197F(x) (((x) & BIT_MASK_MACID_8197F) << BIT_SHIFT_MACID_8197F)
  7988. #define BITS_MACID_8197F (BIT_MASK_MACID_8197F << BIT_SHIFT_MACID_8197F)
  7989. #define BIT_CLEAR_MACID_8197F(x) ((x) & (~BITS_MACID_8197F))
  7990. #define BIT_GET_MACID_8197F(x) (((x) >> BIT_SHIFT_MACID_8197F) & BIT_MASK_MACID_8197F)
  7991. #define BIT_SET_MACID_8197F(x, v) (BIT_CLEAR_MACID_8197F(x) | BIT_MACID_8197F(v))
  7992. /* 2 REG_BSSID_8197F (BSSID REGISTER) */
  7993. #define BIT_SHIFT_BSSID_8197F 0
  7994. #define BIT_MASK_BSSID_8197F 0xffffffffffffL
  7995. #define BIT_BSSID_8197F(x) (((x) & BIT_MASK_BSSID_8197F) << BIT_SHIFT_BSSID_8197F)
  7996. #define BITS_BSSID_8197F (BIT_MASK_BSSID_8197F << BIT_SHIFT_BSSID_8197F)
  7997. #define BIT_CLEAR_BSSID_8197F(x) ((x) & (~BITS_BSSID_8197F))
  7998. #define BIT_GET_BSSID_8197F(x) (((x) >> BIT_SHIFT_BSSID_8197F) & BIT_MASK_BSSID_8197F)
  7999. #define BIT_SET_BSSID_8197F(x, v) (BIT_CLEAR_BSSID_8197F(x) | BIT_BSSID_8197F(v))
  8000. /* 2 REG_MAR_8197F (MULTICAST ADDRESS REGISTER) */
  8001. #define BIT_SHIFT_MAR_8197F 0
  8002. #define BIT_MASK_MAR_8197F 0xffffffffffffffffL
  8003. #define BIT_MAR_8197F(x) (((x) & BIT_MASK_MAR_8197F) << BIT_SHIFT_MAR_8197F)
  8004. #define BITS_MAR_8197F (BIT_MASK_MAR_8197F << BIT_SHIFT_MAR_8197F)
  8005. #define BIT_CLEAR_MAR_8197F(x) ((x) & (~BITS_MAR_8197F))
  8006. #define BIT_GET_MAR_8197F(x) (((x) >> BIT_SHIFT_MAR_8197F) & BIT_MASK_MAR_8197F)
  8007. #define BIT_SET_MAR_8197F(x, v) (BIT_CLEAR_MAR_8197F(x) | BIT_MAR_8197F(v))
  8008. /* 2 REG_MBIDCAMCFG_1_8197F (MBSSID CAM CONFIGURATION REGISTER) */
  8009. #define BIT_SHIFT_MBIDCAM_RWDATA_L_8197F 0
  8010. #define BIT_MASK_MBIDCAM_RWDATA_L_8197F 0xffffffffL
  8011. #define BIT_MBIDCAM_RWDATA_L_8197F(x) (((x) & BIT_MASK_MBIDCAM_RWDATA_L_8197F) << BIT_SHIFT_MBIDCAM_RWDATA_L_8197F)
  8012. #define BITS_MBIDCAM_RWDATA_L_8197F (BIT_MASK_MBIDCAM_RWDATA_L_8197F << BIT_SHIFT_MBIDCAM_RWDATA_L_8197F)
  8013. #define BIT_CLEAR_MBIDCAM_RWDATA_L_8197F(x) ((x) & (~BITS_MBIDCAM_RWDATA_L_8197F))
  8014. #define BIT_GET_MBIDCAM_RWDATA_L_8197F(x) (((x) >> BIT_SHIFT_MBIDCAM_RWDATA_L_8197F) & BIT_MASK_MBIDCAM_RWDATA_L_8197F)
  8015. #define BIT_SET_MBIDCAM_RWDATA_L_8197F(x, v) (BIT_CLEAR_MBIDCAM_RWDATA_L_8197F(x) | BIT_MBIDCAM_RWDATA_L_8197F(v))
  8016. /* 2 REG_MBIDCAMCFG_2_8197F (MBSSID CAM CONFIGURATION REGISTER) */
  8017. #define BIT_MBIDCAM_POLL_8197F BIT(31)
  8018. #define BIT_MBIDCAM_WT_EN_8197F BIT(30)
  8019. #define BIT_SHIFT_MBIDCAM_ADDR_8197F 24
  8020. #define BIT_MASK_MBIDCAM_ADDR_8197F 0x1f
  8021. #define BIT_MBIDCAM_ADDR_8197F(x) (((x) & BIT_MASK_MBIDCAM_ADDR_8197F) << BIT_SHIFT_MBIDCAM_ADDR_8197F)
  8022. #define BITS_MBIDCAM_ADDR_8197F (BIT_MASK_MBIDCAM_ADDR_8197F << BIT_SHIFT_MBIDCAM_ADDR_8197F)
  8023. #define BIT_CLEAR_MBIDCAM_ADDR_8197F(x) ((x) & (~BITS_MBIDCAM_ADDR_8197F))
  8024. #define BIT_GET_MBIDCAM_ADDR_8197F(x) (((x) >> BIT_SHIFT_MBIDCAM_ADDR_8197F) & BIT_MASK_MBIDCAM_ADDR_8197F)
  8025. #define BIT_SET_MBIDCAM_ADDR_8197F(x, v) (BIT_CLEAR_MBIDCAM_ADDR_8197F(x) | BIT_MBIDCAM_ADDR_8197F(v))
  8026. #define BIT_MBIDCAM_VALID_8197F BIT(23)
  8027. #define BIT_LSIC_TXOP_EN_8197F BIT(17)
  8028. #define BIT_REPEAT_MODE_EN_8197F BIT(16)
  8029. #define BIT_SHIFT_MBIDCAM_RWDATA_H_8197F 0
  8030. #define BIT_MASK_MBIDCAM_RWDATA_H_8197F 0xffff
  8031. #define BIT_MBIDCAM_RWDATA_H_8197F(x) (((x) & BIT_MASK_MBIDCAM_RWDATA_H_8197F) << BIT_SHIFT_MBIDCAM_RWDATA_H_8197F)
  8032. #define BITS_MBIDCAM_RWDATA_H_8197F (BIT_MASK_MBIDCAM_RWDATA_H_8197F << BIT_SHIFT_MBIDCAM_RWDATA_H_8197F)
  8033. #define BIT_CLEAR_MBIDCAM_RWDATA_H_8197F(x) ((x) & (~BITS_MBIDCAM_RWDATA_H_8197F))
  8034. #define BIT_GET_MBIDCAM_RWDATA_H_8197F(x) (((x) >> BIT_SHIFT_MBIDCAM_RWDATA_H_8197F) & BIT_MASK_MBIDCAM_RWDATA_H_8197F)
  8035. #define BIT_SET_MBIDCAM_RWDATA_H_8197F(x, v) (BIT_CLEAR_MBIDCAM_RWDATA_H_8197F(x) | BIT_MBIDCAM_RWDATA_H_8197F(v))
  8036. /* 2 REG_ZLD_NUM_8197F */
  8037. #define BIT_SHIFT_ZLD_NUM_8197F 0
  8038. #define BIT_MASK_ZLD_NUM_8197F 0xff
  8039. #define BIT_ZLD_NUM_8197F(x) (((x) & BIT_MASK_ZLD_NUM_8197F) << BIT_SHIFT_ZLD_NUM_8197F)
  8040. #define BITS_ZLD_NUM_8197F (BIT_MASK_ZLD_NUM_8197F << BIT_SHIFT_ZLD_NUM_8197F)
  8041. #define BIT_CLEAR_ZLD_NUM_8197F(x) ((x) & (~BITS_ZLD_NUM_8197F))
  8042. #define BIT_GET_ZLD_NUM_8197F(x) (((x) >> BIT_SHIFT_ZLD_NUM_8197F) & BIT_MASK_ZLD_NUM_8197F)
  8043. #define BIT_SET_ZLD_NUM_8197F(x, v) (BIT_CLEAR_ZLD_NUM_8197F(x) | BIT_ZLD_NUM_8197F(v))
  8044. /* 2 REG_UDF_THSD_8197F */
  8045. #define BIT_SHIFT_UDF_THSD_8197F 0
  8046. #define BIT_MASK_UDF_THSD_8197F 0xff
  8047. #define BIT_UDF_THSD_8197F(x) (((x) & BIT_MASK_UDF_THSD_8197F) << BIT_SHIFT_UDF_THSD_8197F)
  8048. #define BITS_UDF_THSD_8197F (BIT_MASK_UDF_THSD_8197F << BIT_SHIFT_UDF_THSD_8197F)
  8049. #define BIT_CLEAR_UDF_THSD_8197F(x) ((x) & (~BITS_UDF_THSD_8197F))
  8050. #define BIT_GET_UDF_THSD_8197F(x) (((x) >> BIT_SHIFT_UDF_THSD_8197F) & BIT_MASK_UDF_THSD_8197F)
  8051. #define BIT_SET_UDF_THSD_8197F(x, v) (BIT_CLEAR_UDF_THSD_8197F(x) | BIT_UDF_THSD_8197F(v))
  8052. /* 2 REG_WMAC_TCR_TSFT_OFS_8197F */
  8053. #define BIT_SHIFT_WMAC_TCR_TSFT_OFS_8197F 0
  8054. #define BIT_MASK_WMAC_TCR_TSFT_OFS_8197F 0xffff
  8055. #define BIT_WMAC_TCR_TSFT_OFS_8197F(x) (((x) & BIT_MASK_WMAC_TCR_TSFT_OFS_8197F) << BIT_SHIFT_WMAC_TCR_TSFT_OFS_8197F)
  8056. #define BITS_WMAC_TCR_TSFT_OFS_8197F (BIT_MASK_WMAC_TCR_TSFT_OFS_8197F << BIT_SHIFT_WMAC_TCR_TSFT_OFS_8197F)
  8057. #define BIT_CLEAR_WMAC_TCR_TSFT_OFS_8197F(x) ((x) & (~BITS_WMAC_TCR_TSFT_OFS_8197F))
  8058. #define BIT_GET_WMAC_TCR_TSFT_OFS_8197F(x) (((x) >> BIT_SHIFT_WMAC_TCR_TSFT_OFS_8197F) & BIT_MASK_WMAC_TCR_TSFT_OFS_8197F)
  8059. #define BIT_SET_WMAC_TCR_TSFT_OFS_8197F(x, v) (BIT_CLEAR_WMAC_TCR_TSFT_OFS_8197F(x) | BIT_WMAC_TCR_TSFT_OFS_8197F(v))
  8060. /* 2 REG_MCU_TEST_2_V1_8197F */
  8061. #define BIT_SHIFT_MCU_RSVD_2_V1_8197F 0
  8062. #define BIT_MASK_MCU_RSVD_2_V1_8197F 0xffff
  8063. #define BIT_MCU_RSVD_2_V1_8197F(x) (((x) & BIT_MASK_MCU_RSVD_2_V1_8197F) << BIT_SHIFT_MCU_RSVD_2_V1_8197F)
  8064. #define BITS_MCU_RSVD_2_V1_8197F (BIT_MASK_MCU_RSVD_2_V1_8197F << BIT_SHIFT_MCU_RSVD_2_V1_8197F)
  8065. #define BIT_CLEAR_MCU_RSVD_2_V1_8197F(x) ((x) & (~BITS_MCU_RSVD_2_V1_8197F))
  8066. #define BIT_GET_MCU_RSVD_2_V1_8197F(x) (((x) >> BIT_SHIFT_MCU_RSVD_2_V1_8197F) & BIT_MASK_MCU_RSVD_2_V1_8197F)
  8067. #define BIT_SET_MCU_RSVD_2_V1_8197F(x, v) (BIT_CLEAR_MCU_RSVD_2_V1_8197F(x) | BIT_MCU_RSVD_2_V1_8197F(v))
  8068. /* 2 REG_WMAC_TXTIMEOUT_8197F */
  8069. #define BIT_SHIFT_WMAC_TXTIMEOUT_8197F 0
  8070. #define BIT_MASK_WMAC_TXTIMEOUT_8197F 0xff
  8071. #define BIT_WMAC_TXTIMEOUT_8197F(x) (((x) & BIT_MASK_WMAC_TXTIMEOUT_8197F) << BIT_SHIFT_WMAC_TXTIMEOUT_8197F)
  8072. #define BITS_WMAC_TXTIMEOUT_8197F (BIT_MASK_WMAC_TXTIMEOUT_8197F << BIT_SHIFT_WMAC_TXTIMEOUT_8197F)
  8073. #define BIT_CLEAR_WMAC_TXTIMEOUT_8197F(x) ((x) & (~BITS_WMAC_TXTIMEOUT_8197F))
  8074. #define BIT_GET_WMAC_TXTIMEOUT_8197F(x) (((x) >> BIT_SHIFT_WMAC_TXTIMEOUT_8197F) & BIT_MASK_WMAC_TXTIMEOUT_8197F)
  8075. #define BIT_SET_WMAC_TXTIMEOUT_8197F(x, v) (BIT_CLEAR_WMAC_TXTIMEOUT_8197F(x) | BIT_WMAC_TXTIMEOUT_8197F(v))
  8076. /* 2 REG_STMP_THSD_8197F */
  8077. #define BIT_SHIFT_STMP_THSD_8197F 0
  8078. #define BIT_MASK_STMP_THSD_8197F 0xff
  8079. #define BIT_STMP_THSD_8197F(x) (((x) & BIT_MASK_STMP_THSD_8197F) << BIT_SHIFT_STMP_THSD_8197F)
  8080. #define BITS_STMP_THSD_8197F (BIT_MASK_STMP_THSD_8197F << BIT_SHIFT_STMP_THSD_8197F)
  8081. #define BIT_CLEAR_STMP_THSD_8197F(x) ((x) & (~BITS_STMP_THSD_8197F))
  8082. #define BIT_GET_STMP_THSD_8197F(x) (((x) >> BIT_SHIFT_STMP_THSD_8197F) & BIT_MASK_STMP_THSD_8197F)
  8083. #define BIT_SET_STMP_THSD_8197F(x, v) (BIT_CLEAR_STMP_THSD_8197F(x) | BIT_STMP_THSD_8197F(v))
  8084. /* 2 REG_MAC_SPEC_SIFS_8197F (SPECIFICATION SIFS REGISTER) */
  8085. #define BIT_SHIFT_SPEC_SIFS_OFDM_8197F 8
  8086. #define BIT_MASK_SPEC_SIFS_OFDM_8197F 0xff
  8087. #define BIT_SPEC_SIFS_OFDM_8197F(x) (((x) & BIT_MASK_SPEC_SIFS_OFDM_8197F) << BIT_SHIFT_SPEC_SIFS_OFDM_8197F)
  8088. #define BITS_SPEC_SIFS_OFDM_8197F (BIT_MASK_SPEC_SIFS_OFDM_8197F << BIT_SHIFT_SPEC_SIFS_OFDM_8197F)
  8089. #define BIT_CLEAR_SPEC_SIFS_OFDM_8197F(x) ((x) & (~BITS_SPEC_SIFS_OFDM_8197F))
  8090. #define BIT_GET_SPEC_SIFS_OFDM_8197F(x) (((x) >> BIT_SHIFT_SPEC_SIFS_OFDM_8197F) & BIT_MASK_SPEC_SIFS_OFDM_8197F)
  8091. #define BIT_SET_SPEC_SIFS_OFDM_8197F(x, v) (BIT_CLEAR_SPEC_SIFS_OFDM_8197F(x) | BIT_SPEC_SIFS_OFDM_8197F(v))
  8092. #define BIT_SHIFT_SPEC_SIFS_CCK_8197F 0
  8093. #define BIT_MASK_SPEC_SIFS_CCK_8197F 0xff
  8094. #define BIT_SPEC_SIFS_CCK_8197F(x) (((x) & BIT_MASK_SPEC_SIFS_CCK_8197F) << BIT_SHIFT_SPEC_SIFS_CCK_8197F)
  8095. #define BITS_SPEC_SIFS_CCK_8197F (BIT_MASK_SPEC_SIFS_CCK_8197F << BIT_SHIFT_SPEC_SIFS_CCK_8197F)
  8096. #define BIT_CLEAR_SPEC_SIFS_CCK_8197F(x) ((x) & (~BITS_SPEC_SIFS_CCK_8197F))
  8097. #define BIT_GET_SPEC_SIFS_CCK_8197F(x) (((x) >> BIT_SHIFT_SPEC_SIFS_CCK_8197F) & BIT_MASK_SPEC_SIFS_CCK_8197F)
  8098. #define BIT_SET_SPEC_SIFS_CCK_8197F(x, v) (BIT_CLEAR_SPEC_SIFS_CCK_8197F(x) | BIT_SPEC_SIFS_CCK_8197F(v))
  8099. /* 2 REG_USTIME_EDCA_8197F (US TIME TUNING FOR EDCA REGISTER) */
  8100. #define BIT_SHIFT_USTIME_EDCA_8197F 0
  8101. #define BIT_MASK_USTIME_EDCA_8197F 0xff
  8102. #define BIT_USTIME_EDCA_8197F(x) (((x) & BIT_MASK_USTIME_EDCA_8197F) << BIT_SHIFT_USTIME_EDCA_8197F)
  8103. #define BITS_USTIME_EDCA_8197F (BIT_MASK_USTIME_EDCA_8197F << BIT_SHIFT_USTIME_EDCA_8197F)
  8104. #define BIT_CLEAR_USTIME_EDCA_8197F(x) ((x) & (~BITS_USTIME_EDCA_8197F))
  8105. #define BIT_GET_USTIME_EDCA_8197F(x) (((x) >> BIT_SHIFT_USTIME_EDCA_8197F) & BIT_MASK_USTIME_EDCA_8197F)
  8106. #define BIT_SET_USTIME_EDCA_8197F(x, v) (BIT_CLEAR_USTIME_EDCA_8197F(x) | BIT_USTIME_EDCA_8197F(v))
  8107. /* 2 REG_RESP_SIFS_OFDM_8197F (RESPONSE SIFS FOR OFDM REGISTER) */
  8108. #define BIT_SHIFT_SIFS_R2T_OFDM_8197F 8
  8109. #define BIT_MASK_SIFS_R2T_OFDM_8197F 0xff
  8110. #define BIT_SIFS_R2T_OFDM_8197F(x) (((x) & BIT_MASK_SIFS_R2T_OFDM_8197F) << BIT_SHIFT_SIFS_R2T_OFDM_8197F)
  8111. #define BITS_SIFS_R2T_OFDM_8197F (BIT_MASK_SIFS_R2T_OFDM_8197F << BIT_SHIFT_SIFS_R2T_OFDM_8197F)
  8112. #define BIT_CLEAR_SIFS_R2T_OFDM_8197F(x) ((x) & (~BITS_SIFS_R2T_OFDM_8197F))
  8113. #define BIT_GET_SIFS_R2T_OFDM_8197F(x) (((x) >> BIT_SHIFT_SIFS_R2T_OFDM_8197F) & BIT_MASK_SIFS_R2T_OFDM_8197F)
  8114. #define BIT_SET_SIFS_R2T_OFDM_8197F(x, v) (BIT_CLEAR_SIFS_R2T_OFDM_8197F(x) | BIT_SIFS_R2T_OFDM_8197F(v))
  8115. #define BIT_SHIFT_SIFS_T2T_OFDM_8197F 0
  8116. #define BIT_MASK_SIFS_T2T_OFDM_8197F 0xff
  8117. #define BIT_SIFS_T2T_OFDM_8197F(x) (((x) & BIT_MASK_SIFS_T2T_OFDM_8197F) << BIT_SHIFT_SIFS_T2T_OFDM_8197F)
  8118. #define BITS_SIFS_T2T_OFDM_8197F (BIT_MASK_SIFS_T2T_OFDM_8197F << BIT_SHIFT_SIFS_T2T_OFDM_8197F)
  8119. #define BIT_CLEAR_SIFS_T2T_OFDM_8197F(x) ((x) & (~BITS_SIFS_T2T_OFDM_8197F))
  8120. #define BIT_GET_SIFS_T2T_OFDM_8197F(x) (((x) >> BIT_SHIFT_SIFS_T2T_OFDM_8197F) & BIT_MASK_SIFS_T2T_OFDM_8197F)
  8121. #define BIT_SET_SIFS_T2T_OFDM_8197F(x, v) (BIT_CLEAR_SIFS_T2T_OFDM_8197F(x) | BIT_SIFS_T2T_OFDM_8197F(v))
  8122. /* 2 REG_RESP_SIFS_CCK_8197F (RESPONSE SIFS FOR CCK REGISTER) */
  8123. #define BIT_SHIFT_SIFS_R2T_CCK_8197F 8
  8124. #define BIT_MASK_SIFS_R2T_CCK_8197F 0xff
  8125. #define BIT_SIFS_R2T_CCK_8197F(x) (((x) & BIT_MASK_SIFS_R2T_CCK_8197F) << BIT_SHIFT_SIFS_R2T_CCK_8197F)
  8126. #define BITS_SIFS_R2T_CCK_8197F (BIT_MASK_SIFS_R2T_CCK_8197F << BIT_SHIFT_SIFS_R2T_CCK_8197F)
  8127. #define BIT_CLEAR_SIFS_R2T_CCK_8197F(x) ((x) & (~BITS_SIFS_R2T_CCK_8197F))
  8128. #define BIT_GET_SIFS_R2T_CCK_8197F(x) (((x) >> BIT_SHIFT_SIFS_R2T_CCK_8197F) & BIT_MASK_SIFS_R2T_CCK_8197F)
  8129. #define BIT_SET_SIFS_R2T_CCK_8197F(x, v) (BIT_CLEAR_SIFS_R2T_CCK_8197F(x) | BIT_SIFS_R2T_CCK_8197F(v))
  8130. #define BIT_SHIFT_SIFS_T2T_CCK_8197F 0
  8131. #define BIT_MASK_SIFS_T2T_CCK_8197F 0xff
  8132. #define BIT_SIFS_T2T_CCK_8197F(x) (((x) & BIT_MASK_SIFS_T2T_CCK_8197F) << BIT_SHIFT_SIFS_T2T_CCK_8197F)
  8133. #define BITS_SIFS_T2T_CCK_8197F (BIT_MASK_SIFS_T2T_CCK_8197F << BIT_SHIFT_SIFS_T2T_CCK_8197F)
  8134. #define BIT_CLEAR_SIFS_T2T_CCK_8197F(x) ((x) & (~BITS_SIFS_T2T_CCK_8197F))
  8135. #define BIT_GET_SIFS_T2T_CCK_8197F(x) (((x) >> BIT_SHIFT_SIFS_T2T_CCK_8197F) & BIT_MASK_SIFS_T2T_CCK_8197F)
  8136. #define BIT_SET_SIFS_T2T_CCK_8197F(x, v) (BIT_CLEAR_SIFS_T2T_CCK_8197F(x) | BIT_SIFS_T2T_CCK_8197F(v))
  8137. /* 2 REG_EIFS_8197F (EIFS REGISTER) */
  8138. #define BIT_SHIFT_EIFS_8197F 0
  8139. #define BIT_MASK_EIFS_8197F 0xffff
  8140. #define BIT_EIFS_8197F(x) (((x) & BIT_MASK_EIFS_8197F) << BIT_SHIFT_EIFS_8197F)
  8141. #define BITS_EIFS_8197F (BIT_MASK_EIFS_8197F << BIT_SHIFT_EIFS_8197F)
  8142. #define BIT_CLEAR_EIFS_8197F(x) ((x) & (~BITS_EIFS_8197F))
  8143. #define BIT_GET_EIFS_8197F(x) (((x) >> BIT_SHIFT_EIFS_8197F) & BIT_MASK_EIFS_8197F)
  8144. #define BIT_SET_EIFS_8197F(x, v) (BIT_CLEAR_EIFS_8197F(x) | BIT_EIFS_8197F(v))
  8145. /* 2 REG_CTS2TO_8197F (CTS2 TIMEOUT REGISTER) */
  8146. #define BIT_SHIFT_CTS2TO_8197F 0
  8147. #define BIT_MASK_CTS2TO_8197F 0xff
  8148. #define BIT_CTS2TO_8197F(x) (((x) & BIT_MASK_CTS2TO_8197F) << BIT_SHIFT_CTS2TO_8197F)
  8149. #define BITS_CTS2TO_8197F (BIT_MASK_CTS2TO_8197F << BIT_SHIFT_CTS2TO_8197F)
  8150. #define BIT_CLEAR_CTS2TO_8197F(x) ((x) & (~BITS_CTS2TO_8197F))
  8151. #define BIT_GET_CTS2TO_8197F(x) (((x) >> BIT_SHIFT_CTS2TO_8197F) & BIT_MASK_CTS2TO_8197F)
  8152. #define BIT_SET_CTS2TO_8197F(x, v) (BIT_CLEAR_CTS2TO_8197F(x) | BIT_CTS2TO_8197F(v))
  8153. /* 2 REG_ACKTO_8197F (ACK TIMEOUT REGISTER) */
  8154. #define BIT_SHIFT_ACKTO_8197F 0
  8155. #define BIT_MASK_ACKTO_8197F 0xff
  8156. #define BIT_ACKTO_8197F(x) (((x) & BIT_MASK_ACKTO_8197F) << BIT_SHIFT_ACKTO_8197F)
  8157. #define BITS_ACKTO_8197F (BIT_MASK_ACKTO_8197F << BIT_SHIFT_ACKTO_8197F)
  8158. #define BIT_CLEAR_ACKTO_8197F(x) ((x) & (~BITS_ACKTO_8197F))
  8159. #define BIT_GET_ACKTO_8197F(x) (((x) >> BIT_SHIFT_ACKTO_8197F) & BIT_MASK_ACKTO_8197F)
  8160. #define BIT_SET_ACKTO_8197F(x, v) (BIT_CLEAR_ACKTO_8197F(x) | BIT_ACKTO_8197F(v))
  8161. /* 2 REG_NOT_VALID_8197F */
  8162. /* 2 REG_NAV_CTRL_8197F (NAV CONTROL REGISTER) */
  8163. #define BIT_SHIFT_NAV_UPPER_8197F 16
  8164. #define BIT_MASK_NAV_UPPER_8197F 0xff
  8165. #define BIT_NAV_UPPER_8197F(x) (((x) & BIT_MASK_NAV_UPPER_8197F) << BIT_SHIFT_NAV_UPPER_8197F)
  8166. #define BITS_NAV_UPPER_8197F (BIT_MASK_NAV_UPPER_8197F << BIT_SHIFT_NAV_UPPER_8197F)
  8167. #define BIT_CLEAR_NAV_UPPER_8197F(x) ((x) & (~BITS_NAV_UPPER_8197F))
  8168. #define BIT_GET_NAV_UPPER_8197F(x) (((x) >> BIT_SHIFT_NAV_UPPER_8197F) & BIT_MASK_NAV_UPPER_8197F)
  8169. #define BIT_SET_NAV_UPPER_8197F(x, v) (BIT_CLEAR_NAV_UPPER_8197F(x) | BIT_NAV_UPPER_8197F(v))
  8170. #define BIT_SHIFT_RXMYRTS_NAV_8197F 8
  8171. #define BIT_MASK_RXMYRTS_NAV_8197F 0xf
  8172. #define BIT_RXMYRTS_NAV_8197F(x) (((x) & BIT_MASK_RXMYRTS_NAV_8197F) << BIT_SHIFT_RXMYRTS_NAV_8197F)
  8173. #define BITS_RXMYRTS_NAV_8197F (BIT_MASK_RXMYRTS_NAV_8197F << BIT_SHIFT_RXMYRTS_NAV_8197F)
  8174. #define BIT_CLEAR_RXMYRTS_NAV_8197F(x) ((x) & (~BITS_RXMYRTS_NAV_8197F))
  8175. #define BIT_GET_RXMYRTS_NAV_8197F(x) (((x) >> BIT_SHIFT_RXMYRTS_NAV_8197F) & BIT_MASK_RXMYRTS_NAV_8197F)
  8176. #define BIT_SET_RXMYRTS_NAV_8197F(x, v) (BIT_CLEAR_RXMYRTS_NAV_8197F(x) | BIT_RXMYRTS_NAV_8197F(v))
  8177. #define BIT_SHIFT_RTSRST_8197F 0
  8178. #define BIT_MASK_RTSRST_8197F 0xff
  8179. #define BIT_RTSRST_8197F(x) (((x) & BIT_MASK_RTSRST_8197F) << BIT_SHIFT_RTSRST_8197F)
  8180. #define BITS_RTSRST_8197F (BIT_MASK_RTSRST_8197F << BIT_SHIFT_RTSRST_8197F)
  8181. #define BIT_CLEAR_RTSRST_8197F(x) ((x) & (~BITS_RTSRST_8197F))
  8182. #define BIT_GET_RTSRST_8197F(x) (((x) >> BIT_SHIFT_RTSRST_8197F) & BIT_MASK_RTSRST_8197F)
  8183. #define BIT_SET_RTSRST_8197F(x, v) (BIT_CLEAR_RTSRST_8197F(x) | BIT_RTSRST_8197F(v))
  8184. /* 2 REG_BACAMCMD_8197F (BLOCK ACK CAM COMMAND REGISTER) */
  8185. #define BIT_BACAM_POLL_8197F BIT(31)
  8186. #define BIT_BACAM_RST_8197F BIT(17)
  8187. #define BIT_BACAM_RW_8197F BIT(16)
  8188. #define BIT_SHIFT_TXSBM_8197F 14
  8189. #define BIT_MASK_TXSBM_8197F 0x3
  8190. #define BIT_TXSBM_8197F(x) (((x) & BIT_MASK_TXSBM_8197F) << BIT_SHIFT_TXSBM_8197F)
  8191. #define BITS_TXSBM_8197F (BIT_MASK_TXSBM_8197F << BIT_SHIFT_TXSBM_8197F)
  8192. #define BIT_CLEAR_TXSBM_8197F(x) ((x) & (~BITS_TXSBM_8197F))
  8193. #define BIT_GET_TXSBM_8197F(x) (((x) >> BIT_SHIFT_TXSBM_8197F) & BIT_MASK_TXSBM_8197F)
  8194. #define BIT_SET_TXSBM_8197F(x, v) (BIT_CLEAR_TXSBM_8197F(x) | BIT_TXSBM_8197F(v))
  8195. #define BIT_SHIFT_BACAM_ADDR_8197F 0
  8196. #define BIT_MASK_BACAM_ADDR_8197F 0x3f
  8197. #define BIT_BACAM_ADDR_8197F(x) (((x) & BIT_MASK_BACAM_ADDR_8197F) << BIT_SHIFT_BACAM_ADDR_8197F)
  8198. #define BITS_BACAM_ADDR_8197F (BIT_MASK_BACAM_ADDR_8197F << BIT_SHIFT_BACAM_ADDR_8197F)
  8199. #define BIT_CLEAR_BACAM_ADDR_8197F(x) ((x) & (~BITS_BACAM_ADDR_8197F))
  8200. #define BIT_GET_BACAM_ADDR_8197F(x) (((x) >> BIT_SHIFT_BACAM_ADDR_8197F) & BIT_MASK_BACAM_ADDR_8197F)
  8201. #define BIT_SET_BACAM_ADDR_8197F(x, v) (BIT_CLEAR_BACAM_ADDR_8197F(x) | BIT_BACAM_ADDR_8197F(v))
  8202. /* 2 REG_BACAMCONTENT_8197F (BLOCK ACK CAM CONTENT REGISTER) */
  8203. #define BIT_SHIFT_BA_CONTENT_H_8197F (32 & CPU_OPT_WIDTH)
  8204. #define BIT_MASK_BA_CONTENT_H_8197F 0xffffffffL
  8205. #define BIT_BA_CONTENT_H_8197F(x) (((x) & BIT_MASK_BA_CONTENT_H_8197F) << BIT_SHIFT_BA_CONTENT_H_8197F)
  8206. #define BITS_BA_CONTENT_H_8197F (BIT_MASK_BA_CONTENT_H_8197F << BIT_SHIFT_BA_CONTENT_H_8197F)
  8207. #define BIT_CLEAR_BA_CONTENT_H_8197F(x) ((x) & (~BITS_BA_CONTENT_H_8197F))
  8208. #define BIT_GET_BA_CONTENT_H_8197F(x) (((x) >> BIT_SHIFT_BA_CONTENT_H_8197F) & BIT_MASK_BA_CONTENT_H_8197F)
  8209. #define BIT_SET_BA_CONTENT_H_8197F(x, v) (BIT_CLEAR_BA_CONTENT_H_8197F(x) | BIT_BA_CONTENT_H_8197F(v))
  8210. #define BIT_SHIFT_BA_CONTENT_L_8197F 0
  8211. #define BIT_MASK_BA_CONTENT_L_8197F 0xffffffffL
  8212. #define BIT_BA_CONTENT_L_8197F(x) (((x) & BIT_MASK_BA_CONTENT_L_8197F) << BIT_SHIFT_BA_CONTENT_L_8197F)
  8213. #define BITS_BA_CONTENT_L_8197F (BIT_MASK_BA_CONTENT_L_8197F << BIT_SHIFT_BA_CONTENT_L_8197F)
  8214. #define BIT_CLEAR_BA_CONTENT_L_8197F(x) ((x) & (~BITS_BA_CONTENT_L_8197F))
  8215. #define BIT_GET_BA_CONTENT_L_8197F(x) (((x) >> BIT_SHIFT_BA_CONTENT_L_8197F) & BIT_MASK_BA_CONTENT_L_8197F)
  8216. #define BIT_SET_BA_CONTENT_L_8197F(x, v) (BIT_CLEAR_BA_CONTENT_L_8197F(x) | BIT_BA_CONTENT_L_8197F(v))
  8217. /* 2 REG_WMAC_BITMAP_CTL_8197F */
  8218. #define BIT_BITMAP_VO_8197F BIT(7)
  8219. #define BIT_BITMAP_VI_8197F BIT(6)
  8220. #define BIT_BITMAP_BE_8197F BIT(5)
  8221. #define BIT_BITMAP_BK_8197F BIT(4)
  8222. #define BIT_SHIFT_BITMAP_CONDITION_8197F 2
  8223. #define BIT_MASK_BITMAP_CONDITION_8197F 0x3
  8224. #define BIT_BITMAP_CONDITION_8197F(x) (((x) & BIT_MASK_BITMAP_CONDITION_8197F) << BIT_SHIFT_BITMAP_CONDITION_8197F)
  8225. #define BITS_BITMAP_CONDITION_8197F (BIT_MASK_BITMAP_CONDITION_8197F << BIT_SHIFT_BITMAP_CONDITION_8197F)
  8226. #define BIT_CLEAR_BITMAP_CONDITION_8197F(x) ((x) & (~BITS_BITMAP_CONDITION_8197F))
  8227. #define BIT_GET_BITMAP_CONDITION_8197F(x) (((x) >> BIT_SHIFT_BITMAP_CONDITION_8197F) & BIT_MASK_BITMAP_CONDITION_8197F)
  8228. #define BIT_SET_BITMAP_CONDITION_8197F(x, v) (BIT_CLEAR_BITMAP_CONDITION_8197F(x) | BIT_BITMAP_CONDITION_8197F(v))
  8229. #define BIT_BITMAP_SSNBK_COUNTER_CLR_8197F BIT(1)
  8230. #define BIT_BITMAP_FORCE_8197F BIT(0)
  8231. /* 2 REG_NOT_VALID_8197F */
  8232. #define BIT_SHIFT_RXPKT_TYPE_8197F 2
  8233. #define BIT_MASK_RXPKT_TYPE_8197F 0x3f
  8234. #define BIT_RXPKT_TYPE_8197F(x) (((x) & BIT_MASK_RXPKT_TYPE_8197F) << BIT_SHIFT_RXPKT_TYPE_8197F)
  8235. #define BITS_RXPKT_TYPE_8197F (BIT_MASK_RXPKT_TYPE_8197F << BIT_SHIFT_RXPKT_TYPE_8197F)
  8236. #define BIT_CLEAR_RXPKT_TYPE_8197F(x) ((x) & (~BITS_RXPKT_TYPE_8197F))
  8237. #define BIT_GET_RXPKT_TYPE_8197F(x) (((x) >> BIT_SHIFT_RXPKT_TYPE_8197F) & BIT_MASK_RXPKT_TYPE_8197F)
  8238. #define BIT_SET_RXPKT_TYPE_8197F(x, v) (BIT_CLEAR_RXPKT_TYPE_8197F(x) | BIT_RXPKT_TYPE_8197F(v))
  8239. #define BIT_TXACT_IND_8197F BIT(1)
  8240. #define BIT_RXACT_IND_8197F BIT(0)
  8241. /* 2 REG_WMAC_BACAM_RPMEN_8197F */
  8242. #define BIT_SHIFT_BITMAP_SSNBK_COUNTER_8197F 2
  8243. #define BIT_MASK_BITMAP_SSNBK_COUNTER_8197F 0x3f
  8244. #define BIT_BITMAP_SSNBK_COUNTER_8197F(x) (((x) & BIT_MASK_BITMAP_SSNBK_COUNTER_8197F) << BIT_SHIFT_BITMAP_SSNBK_COUNTER_8197F)
  8245. #define BITS_BITMAP_SSNBK_COUNTER_8197F (BIT_MASK_BITMAP_SSNBK_COUNTER_8197F << BIT_SHIFT_BITMAP_SSNBK_COUNTER_8197F)
  8246. #define BIT_CLEAR_BITMAP_SSNBK_COUNTER_8197F(x) ((x) & (~BITS_BITMAP_SSNBK_COUNTER_8197F))
  8247. #define BIT_GET_BITMAP_SSNBK_COUNTER_8197F(x) (((x) >> BIT_SHIFT_BITMAP_SSNBK_COUNTER_8197F) & BIT_MASK_BITMAP_SSNBK_COUNTER_8197F)
  8248. #define BIT_SET_BITMAP_SSNBK_COUNTER_8197F(x, v) (BIT_CLEAR_BITMAP_SSNBK_COUNTER_8197F(x) | BIT_BITMAP_SSNBK_COUNTER_8197F(v))
  8249. #define BIT_BITMAP_EN_8197F BIT(1)
  8250. #define BIT_WMAC_BACAM_RPMEN_8197F BIT(0)
  8251. /* 2 REG_LBDLY_8197F (LOOPBACK DELAY REGISTER) */
  8252. #define BIT_SHIFT_LBDLY_8197F 0
  8253. #define BIT_MASK_LBDLY_8197F 0x1f
  8254. #define BIT_LBDLY_8197F(x) (((x) & BIT_MASK_LBDLY_8197F) << BIT_SHIFT_LBDLY_8197F)
  8255. #define BITS_LBDLY_8197F (BIT_MASK_LBDLY_8197F << BIT_SHIFT_LBDLY_8197F)
  8256. #define BIT_CLEAR_LBDLY_8197F(x) ((x) & (~BITS_LBDLY_8197F))
  8257. #define BIT_GET_LBDLY_8197F(x) (((x) >> BIT_SHIFT_LBDLY_8197F) & BIT_MASK_LBDLY_8197F)
  8258. #define BIT_SET_LBDLY_8197F(x, v) (BIT_CLEAR_LBDLY_8197F(x) | BIT_LBDLY_8197F(v))
  8259. /* 2 REG_RXERR_RPT_8197F (RX ERROR REPORT REGISTER) */
  8260. #define BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8197F 28
  8261. #define BIT_MASK_RXERR_RPT_SEL_V1_3_0_8197F 0xf
  8262. #define BIT_RXERR_RPT_SEL_V1_3_0_8197F(x) (((x) & BIT_MASK_RXERR_RPT_SEL_V1_3_0_8197F) << BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8197F)
  8263. #define BITS_RXERR_RPT_SEL_V1_3_0_8197F (BIT_MASK_RXERR_RPT_SEL_V1_3_0_8197F << BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8197F)
  8264. #define BIT_CLEAR_RXERR_RPT_SEL_V1_3_0_8197F(x) ((x) & (~BITS_RXERR_RPT_SEL_V1_3_0_8197F))
  8265. #define BIT_GET_RXERR_RPT_SEL_V1_3_0_8197F(x) (((x) >> BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8197F) & BIT_MASK_RXERR_RPT_SEL_V1_3_0_8197F)
  8266. #define BIT_SET_RXERR_RPT_SEL_V1_3_0_8197F(x, v) (BIT_CLEAR_RXERR_RPT_SEL_V1_3_0_8197F(x) | BIT_RXERR_RPT_SEL_V1_3_0_8197F(v))
  8267. #define BIT_RXERR_RPT_RST_8197F BIT(27)
  8268. #define BIT_RXERR_RPT_SEL_V1_4_8197F BIT(26)
  8269. #define BIT_SHIFT_UD_SELECT_BSSID_2_1_8197F 24
  8270. #define BIT_MASK_UD_SELECT_BSSID_2_1_8197F 0x3
  8271. #define BIT_UD_SELECT_BSSID_2_1_8197F(x) (((x) & BIT_MASK_UD_SELECT_BSSID_2_1_8197F) << BIT_SHIFT_UD_SELECT_BSSID_2_1_8197F)
  8272. #define BITS_UD_SELECT_BSSID_2_1_8197F (BIT_MASK_UD_SELECT_BSSID_2_1_8197F << BIT_SHIFT_UD_SELECT_BSSID_2_1_8197F)
  8273. #define BIT_CLEAR_UD_SELECT_BSSID_2_1_8197F(x) ((x) & (~BITS_UD_SELECT_BSSID_2_1_8197F))
  8274. #define BIT_GET_UD_SELECT_BSSID_2_1_8197F(x) (((x) >> BIT_SHIFT_UD_SELECT_BSSID_2_1_8197F) & BIT_MASK_UD_SELECT_BSSID_2_1_8197F)
  8275. #define BIT_SET_UD_SELECT_BSSID_2_1_8197F(x, v) (BIT_CLEAR_UD_SELECT_BSSID_2_1_8197F(x) | BIT_UD_SELECT_BSSID_2_1_8197F(v))
  8276. #define BIT_W1S_8197F BIT(23)
  8277. #define BIT_UD_SELECT_BSSID_0_8197F BIT(22)
  8278. #define BIT_SHIFT_UD_SUB_TYPE_8197F 18
  8279. #define BIT_MASK_UD_SUB_TYPE_8197F 0xf
  8280. #define BIT_UD_SUB_TYPE_8197F(x) (((x) & BIT_MASK_UD_SUB_TYPE_8197F) << BIT_SHIFT_UD_SUB_TYPE_8197F)
  8281. #define BITS_UD_SUB_TYPE_8197F (BIT_MASK_UD_SUB_TYPE_8197F << BIT_SHIFT_UD_SUB_TYPE_8197F)
  8282. #define BIT_CLEAR_UD_SUB_TYPE_8197F(x) ((x) & (~BITS_UD_SUB_TYPE_8197F))
  8283. #define BIT_GET_UD_SUB_TYPE_8197F(x) (((x) >> BIT_SHIFT_UD_SUB_TYPE_8197F) & BIT_MASK_UD_SUB_TYPE_8197F)
  8284. #define BIT_SET_UD_SUB_TYPE_8197F(x, v) (BIT_CLEAR_UD_SUB_TYPE_8197F(x) | BIT_UD_SUB_TYPE_8197F(v))
  8285. #define BIT_SHIFT_UD_TYPE_8197F 16
  8286. #define BIT_MASK_UD_TYPE_8197F 0x3
  8287. #define BIT_UD_TYPE_8197F(x) (((x) & BIT_MASK_UD_TYPE_8197F) << BIT_SHIFT_UD_TYPE_8197F)
  8288. #define BITS_UD_TYPE_8197F (BIT_MASK_UD_TYPE_8197F << BIT_SHIFT_UD_TYPE_8197F)
  8289. #define BIT_CLEAR_UD_TYPE_8197F(x) ((x) & (~BITS_UD_TYPE_8197F))
  8290. #define BIT_GET_UD_TYPE_8197F(x) (((x) >> BIT_SHIFT_UD_TYPE_8197F) & BIT_MASK_UD_TYPE_8197F)
  8291. #define BIT_SET_UD_TYPE_8197F(x, v) (BIT_CLEAR_UD_TYPE_8197F(x) | BIT_UD_TYPE_8197F(v))
  8292. #define BIT_SHIFT_RPT_COUNTER_8197F 0
  8293. #define BIT_MASK_RPT_COUNTER_8197F 0xffff
  8294. #define BIT_RPT_COUNTER_8197F(x) (((x) & BIT_MASK_RPT_COUNTER_8197F) << BIT_SHIFT_RPT_COUNTER_8197F)
  8295. #define BITS_RPT_COUNTER_8197F (BIT_MASK_RPT_COUNTER_8197F << BIT_SHIFT_RPT_COUNTER_8197F)
  8296. #define BIT_CLEAR_RPT_COUNTER_8197F(x) ((x) & (~BITS_RPT_COUNTER_8197F))
  8297. #define BIT_GET_RPT_COUNTER_8197F(x) (((x) >> BIT_SHIFT_RPT_COUNTER_8197F) & BIT_MASK_RPT_COUNTER_8197F)
  8298. #define BIT_SET_RPT_COUNTER_8197F(x, v) (BIT_CLEAR_RPT_COUNTER_8197F(x) | BIT_RPT_COUNTER_8197F(v))
  8299. /* 2 REG_WMAC_TRXPTCL_CTL_8197F (WMAC TX/RX PROTOCOL CONTROL REGISTER) */
  8300. #define BIT_SHIFT_ACKBA_TYPSEL_8197F (60 & CPU_OPT_WIDTH)
  8301. #define BIT_MASK_ACKBA_TYPSEL_8197F 0xf
  8302. #define BIT_ACKBA_TYPSEL_8197F(x) (((x) & BIT_MASK_ACKBA_TYPSEL_8197F) << BIT_SHIFT_ACKBA_TYPSEL_8197F)
  8303. #define BITS_ACKBA_TYPSEL_8197F (BIT_MASK_ACKBA_TYPSEL_8197F << BIT_SHIFT_ACKBA_TYPSEL_8197F)
  8304. #define BIT_CLEAR_ACKBA_TYPSEL_8197F(x) ((x) & (~BITS_ACKBA_TYPSEL_8197F))
  8305. #define BIT_GET_ACKBA_TYPSEL_8197F(x) (((x) >> BIT_SHIFT_ACKBA_TYPSEL_8197F) & BIT_MASK_ACKBA_TYPSEL_8197F)
  8306. #define BIT_SET_ACKBA_TYPSEL_8197F(x, v) (BIT_CLEAR_ACKBA_TYPSEL_8197F(x) | BIT_ACKBA_TYPSEL_8197F(v))
  8307. #define BIT_SHIFT_ACKBA_ACKPCHK_8197F (56 & CPU_OPT_WIDTH)
  8308. #define BIT_MASK_ACKBA_ACKPCHK_8197F 0xf
  8309. #define BIT_ACKBA_ACKPCHK_8197F(x) (((x) & BIT_MASK_ACKBA_ACKPCHK_8197F) << BIT_SHIFT_ACKBA_ACKPCHK_8197F)
  8310. #define BITS_ACKBA_ACKPCHK_8197F (BIT_MASK_ACKBA_ACKPCHK_8197F << BIT_SHIFT_ACKBA_ACKPCHK_8197F)
  8311. #define BIT_CLEAR_ACKBA_ACKPCHK_8197F(x) ((x) & (~BITS_ACKBA_ACKPCHK_8197F))
  8312. #define BIT_GET_ACKBA_ACKPCHK_8197F(x) (((x) >> BIT_SHIFT_ACKBA_ACKPCHK_8197F) & BIT_MASK_ACKBA_ACKPCHK_8197F)
  8313. #define BIT_SET_ACKBA_ACKPCHK_8197F(x, v) (BIT_CLEAR_ACKBA_ACKPCHK_8197F(x) | BIT_ACKBA_ACKPCHK_8197F(v))
  8314. #define BIT_SHIFT_ACKBAR_TYPESEL_8197F (48 & CPU_OPT_WIDTH)
  8315. #define BIT_MASK_ACKBAR_TYPESEL_8197F 0xff
  8316. #define BIT_ACKBAR_TYPESEL_8197F(x) (((x) & BIT_MASK_ACKBAR_TYPESEL_8197F) << BIT_SHIFT_ACKBAR_TYPESEL_8197F)
  8317. #define BITS_ACKBAR_TYPESEL_8197F (BIT_MASK_ACKBAR_TYPESEL_8197F << BIT_SHIFT_ACKBAR_TYPESEL_8197F)
  8318. #define BIT_CLEAR_ACKBAR_TYPESEL_8197F(x) ((x) & (~BITS_ACKBAR_TYPESEL_8197F))
  8319. #define BIT_GET_ACKBAR_TYPESEL_8197F(x) (((x) >> BIT_SHIFT_ACKBAR_TYPESEL_8197F) & BIT_MASK_ACKBAR_TYPESEL_8197F)
  8320. #define BIT_SET_ACKBAR_TYPESEL_8197F(x, v) (BIT_CLEAR_ACKBAR_TYPESEL_8197F(x) | BIT_ACKBAR_TYPESEL_8197F(v))
  8321. #define BIT_SHIFT_ACKBAR_ACKPCHK_8197F (44 & CPU_OPT_WIDTH)
  8322. #define BIT_MASK_ACKBAR_ACKPCHK_8197F 0xf
  8323. #define BIT_ACKBAR_ACKPCHK_8197F(x) (((x) & BIT_MASK_ACKBAR_ACKPCHK_8197F) << BIT_SHIFT_ACKBAR_ACKPCHK_8197F)
  8324. #define BITS_ACKBAR_ACKPCHK_8197F (BIT_MASK_ACKBAR_ACKPCHK_8197F << BIT_SHIFT_ACKBAR_ACKPCHK_8197F)
  8325. #define BIT_CLEAR_ACKBAR_ACKPCHK_8197F(x) ((x) & (~BITS_ACKBAR_ACKPCHK_8197F))
  8326. #define BIT_GET_ACKBAR_ACKPCHK_8197F(x) (((x) >> BIT_SHIFT_ACKBAR_ACKPCHK_8197F) & BIT_MASK_ACKBAR_ACKPCHK_8197F)
  8327. #define BIT_SET_ACKBAR_ACKPCHK_8197F(x, v) (BIT_CLEAR_ACKBAR_ACKPCHK_8197F(x) | BIT_ACKBAR_ACKPCHK_8197F(v))
  8328. #define BIT_RXBA_IGNOREA2_8197F BIT(42)
  8329. #define BIT_EN_SAVE_ALL_TXOPADDR_8197F BIT(41)
  8330. #define BIT_EN_TXCTS_TO_TXOPOWNER_INRXNAV_8197F BIT(40)
  8331. #define BIT_DIS_TXBA_AMPDUFCSERR_8197F BIT(39)
  8332. #define BIT_DIS_TXBA_RXBARINFULL_8197F BIT(38)
  8333. #define BIT_DIS_TXCFE_INFULL_8197F BIT(37)
  8334. #define BIT_DIS_TXCTS_INFULL_8197F BIT(36)
  8335. #define BIT_EN_TXACKBA_IN_TX_RDG_8197F BIT(35)
  8336. #define BIT_EN_TXACKBA_IN_TXOP_8197F BIT(34)
  8337. #define BIT_EN_TXCTS_IN_RXNAV_8197F BIT(33)
  8338. #define BIT_EN_TXCTS_INTXOP_8197F BIT(32)
  8339. #define BIT_BLK_EDCA_BBSLP_8197F BIT(31)
  8340. #define BIT_BLK_EDCA_BBSBY_8197F BIT(30)
  8341. #define BIT_ACKTO_BLOCK_SCH_EN_8197F BIT(27)
  8342. #define BIT_EIFS_BLOCK_SCH_EN_8197F BIT(26)
  8343. #define BIT_PLCPCHK_RST_EIFS_8197F BIT(25)
  8344. #define BIT_CCA_RST_EIFS_8197F BIT(24)
  8345. #define BIT_DIS_UPD_MYRXPKTNAV_8197F BIT(23)
  8346. #define BIT_EARLY_TXBA_8197F BIT(22)
  8347. #define BIT_SHIFT_RESP_CHNBUSY_8197F 20
  8348. #define BIT_MASK_RESP_CHNBUSY_8197F 0x3
  8349. #define BIT_RESP_CHNBUSY_8197F(x) (((x) & BIT_MASK_RESP_CHNBUSY_8197F) << BIT_SHIFT_RESP_CHNBUSY_8197F)
  8350. #define BITS_RESP_CHNBUSY_8197F (BIT_MASK_RESP_CHNBUSY_8197F << BIT_SHIFT_RESP_CHNBUSY_8197F)
  8351. #define BIT_CLEAR_RESP_CHNBUSY_8197F(x) ((x) & (~BITS_RESP_CHNBUSY_8197F))
  8352. #define BIT_GET_RESP_CHNBUSY_8197F(x) (((x) >> BIT_SHIFT_RESP_CHNBUSY_8197F) & BIT_MASK_RESP_CHNBUSY_8197F)
  8353. #define BIT_SET_RESP_CHNBUSY_8197F(x, v) (BIT_CLEAR_RESP_CHNBUSY_8197F(x) | BIT_RESP_CHNBUSY_8197F(v))
  8354. #define BIT_RESP_DCTS_EN_8197F BIT(19)
  8355. #define BIT_RESP_DCFE_EN_8197F BIT(18)
  8356. #define BIT_RESP_SPLCPEN_8197F BIT(17)
  8357. #define BIT_RESP_SGIEN_8197F BIT(16)
  8358. #define BIT_RESP_LDPC_EN_8197F BIT(15)
  8359. #define BIT_DIS_RESP_ACKINCCA_8197F BIT(14)
  8360. #define BIT_DIS_RESP_CTSINCCA_8197F BIT(13)
  8361. #define BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8197F 10
  8362. #define BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8197F 0x7
  8363. #define BIT_R_WMAC_SECOND_CCA_TIMER_8197F(x) (((x) & BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8197F) << BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8197F)
  8364. #define BITS_R_WMAC_SECOND_CCA_TIMER_8197F (BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8197F << BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8197F)
  8365. #define BIT_CLEAR_R_WMAC_SECOND_CCA_TIMER_8197F(x) ((x) & (~BITS_R_WMAC_SECOND_CCA_TIMER_8197F))
  8366. #define BIT_GET_R_WMAC_SECOND_CCA_TIMER_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8197F) & BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8197F)
  8367. #define BIT_SET_R_WMAC_SECOND_CCA_TIMER_8197F(x, v) (BIT_CLEAR_R_WMAC_SECOND_CCA_TIMER_8197F(x) | BIT_R_WMAC_SECOND_CCA_TIMER_8197F(v))
  8368. #define BIT_SHIFT_RFMOD_8197F 7
  8369. #define BIT_MASK_RFMOD_8197F 0x3
  8370. #define BIT_RFMOD_8197F(x) (((x) & BIT_MASK_RFMOD_8197F) << BIT_SHIFT_RFMOD_8197F)
  8371. #define BITS_RFMOD_8197F (BIT_MASK_RFMOD_8197F << BIT_SHIFT_RFMOD_8197F)
  8372. #define BIT_CLEAR_RFMOD_8197F(x) ((x) & (~BITS_RFMOD_8197F))
  8373. #define BIT_GET_RFMOD_8197F(x) (((x) >> BIT_SHIFT_RFMOD_8197F) & BIT_MASK_RFMOD_8197F)
  8374. #define BIT_SET_RFMOD_8197F(x, v) (BIT_CLEAR_RFMOD_8197F(x) | BIT_RFMOD_8197F(v))
  8375. #define BIT_SHIFT_RESP_CTS_DYNBW_SEL_8197F 5
  8376. #define BIT_MASK_RESP_CTS_DYNBW_SEL_8197F 0x3
  8377. #define BIT_RESP_CTS_DYNBW_SEL_8197F(x) (((x) & BIT_MASK_RESP_CTS_DYNBW_SEL_8197F) << BIT_SHIFT_RESP_CTS_DYNBW_SEL_8197F)
  8378. #define BITS_RESP_CTS_DYNBW_SEL_8197F (BIT_MASK_RESP_CTS_DYNBW_SEL_8197F << BIT_SHIFT_RESP_CTS_DYNBW_SEL_8197F)
  8379. #define BIT_CLEAR_RESP_CTS_DYNBW_SEL_8197F(x) ((x) & (~BITS_RESP_CTS_DYNBW_SEL_8197F))
  8380. #define BIT_GET_RESP_CTS_DYNBW_SEL_8197F(x) (((x) >> BIT_SHIFT_RESP_CTS_DYNBW_SEL_8197F) & BIT_MASK_RESP_CTS_DYNBW_SEL_8197F)
  8381. #define BIT_SET_RESP_CTS_DYNBW_SEL_8197F(x, v) (BIT_CLEAR_RESP_CTS_DYNBW_SEL_8197F(x) | BIT_RESP_CTS_DYNBW_SEL_8197F(v))
  8382. #define BIT_DLY_TX_WAIT_RXANTSEL_8197F BIT(4)
  8383. #define BIT_TXRESP_BY_RXANTSEL_8197F BIT(3)
  8384. #define BIT_SHIFT_ORIG_DCTS_CHK_8197F 0
  8385. #define BIT_MASK_ORIG_DCTS_CHK_8197F 0x3
  8386. #define BIT_ORIG_DCTS_CHK_8197F(x) (((x) & BIT_MASK_ORIG_DCTS_CHK_8197F) << BIT_SHIFT_ORIG_DCTS_CHK_8197F)
  8387. #define BITS_ORIG_DCTS_CHK_8197F (BIT_MASK_ORIG_DCTS_CHK_8197F << BIT_SHIFT_ORIG_DCTS_CHK_8197F)
  8388. #define BIT_CLEAR_ORIG_DCTS_CHK_8197F(x) ((x) & (~BITS_ORIG_DCTS_CHK_8197F))
  8389. #define BIT_GET_ORIG_DCTS_CHK_8197F(x) (((x) >> BIT_SHIFT_ORIG_DCTS_CHK_8197F) & BIT_MASK_ORIG_DCTS_CHK_8197F)
  8390. #define BIT_SET_ORIG_DCTS_CHK_8197F(x, v) (BIT_CLEAR_ORIG_DCTS_CHK_8197F(x) | BIT_ORIG_DCTS_CHK_8197F(v))
  8391. /* 2 REG_CAMCMD_8197F (CAM COMMAND REGISTER) */
  8392. #define BIT_SECCAM_POLLING_8197F BIT(31)
  8393. #define BIT_SECCAM_CLR_8197F BIT(30)
  8394. #define BIT_MFBCAM_CLR_8197F BIT(29)
  8395. #define BIT_SECCAM_WE_8197F BIT(16)
  8396. #define BIT_SHIFT_SECCAM_ADDR_V2_8197F 0
  8397. #define BIT_MASK_SECCAM_ADDR_V2_8197F 0x3ff
  8398. #define BIT_SECCAM_ADDR_V2_8197F(x) (((x) & BIT_MASK_SECCAM_ADDR_V2_8197F) << BIT_SHIFT_SECCAM_ADDR_V2_8197F)
  8399. #define BITS_SECCAM_ADDR_V2_8197F (BIT_MASK_SECCAM_ADDR_V2_8197F << BIT_SHIFT_SECCAM_ADDR_V2_8197F)
  8400. #define BIT_CLEAR_SECCAM_ADDR_V2_8197F(x) ((x) & (~BITS_SECCAM_ADDR_V2_8197F))
  8401. #define BIT_GET_SECCAM_ADDR_V2_8197F(x) (((x) >> BIT_SHIFT_SECCAM_ADDR_V2_8197F) & BIT_MASK_SECCAM_ADDR_V2_8197F)
  8402. #define BIT_SET_SECCAM_ADDR_V2_8197F(x, v) (BIT_CLEAR_SECCAM_ADDR_V2_8197F(x) | BIT_SECCAM_ADDR_V2_8197F(v))
  8403. /* 2 REG_CAMWRITE_8197F (CAM WRITE REGISTER) */
  8404. #define BIT_SHIFT_CAMW_DATA_8197F 0
  8405. #define BIT_MASK_CAMW_DATA_8197F 0xffffffffL
  8406. #define BIT_CAMW_DATA_8197F(x) (((x) & BIT_MASK_CAMW_DATA_8197F) << BIT_SHIFT_CAMW_DATA_8197F)
  8407. #define BITS_CAMW_DATA_8197F (BIT_MASK_CAMW_DATA_8197F << BIT_SHIFT_CAMW_DATA_8197F)
  8408. #define BIT_CLEAR_CAMW_DATA_8197F(x) ((x) & (~BITS_CAMW_DATA_8197F))
  8409. #define BIT_GET_CAMW_DATA_8197F(x) (((x) >> BIT_SHIFT_CAMW_DATA_8197F) & BIT_MASK_CAMW_DATA_8197F)
  8410. #define BIT_SET_CAMW_DATA_8197F(x, v) (BIT_CLEAR_CAMW_DATA_8197F(x) | BIT_CAMW_DATA_8197F(v))
  8411. /* 2 REG_CAMREAD_8197F (CAM READ REGISTER) */
  8412. #define BIT_SHIFT_CAMR_DATA_8197F 0
  8413. #define BIT_MASK_CAMR_DATA_8197F 0xffffffffL
  8414. #define BIT_CAMR_DATA_8197F(x) (((x) & BIT_MASK_CAMR_DATA_8197F) << BIT_SHIFT_CAMR_DATA_8197F)
  8415. #define BITS_CAMR_DATA_8197F (BIT_MASK_CAMR_DATA_8197F << BIT_SHIFT_CAMR_DATA_8197F)
  8416. #define BIT_CLEAR_CAMR_DATA_8197F(x) ((x) & (~BITS_CAMR_DATA_8197F))
  8417. #define BIT_GET_CAMR_DATA_8197F(x) (((x) >> BIT_SHIFT_CAMR_DATA_8197F) & BIT_MASK_CAMR_DATA_8197F)
  8418. #define BIT_SET_CAMR_DATA_8197F(x, v) (BIT_CLEAR_CAMR_DATA_8197F(x) | BIT_CAMR_DATA_8197F(v))
  8419. /* 2 REG_CAMDBG_8197F (CAM DEBUG REGISTER) */
  8420. #define BIT_SECCAM_INFO_8197F BIT(31)
  8421. #define BIT_SEC_KEYFOUND_8197F BIT(15)
  8422. #define BIT_SHIFT_CAMDBG_SEC_TYPE_8197F 12
  8423. #define BIT_MASK_CAMDBG_SEC_TYPE_8197F 0x7
  8424. #define BIT_CAMDBG_SEC_TYPE_8197F(x) (((x) & BIT_MASK_CAMDBG_SEC_TYPE_8197F) << BIT_SHIFT_CAMDBG_SEC_TYPE_8197F)
  8425. #define BITS_CAMDBG_SEC_TYPE_8197F (BIT_MASK_CAMDBG_SEC_TYPE_8197F << BIT_SHIFT_CAMDBG_SEC_TYPE_8197F)
  8426. #define BIT_CLEAR_CAMDBG_SEC_TYPE_8197F(x) ((x) & (~BITS_CAMDBG_SEC_TYPE_8197F))
  8427. #define BIT_GET_CAMDBG_SEC_TYPE_8197F(x) (((x) >> BIT_SHIFT_CAMDBG_SEC_TYPE_8197F) & BIT_MASK_CAMDBG_SEC_TYPE_8197F)
  8428. #define BIT_SET_CAMDBG_SEC_TYPE_8197F(x, v) (BIT_CLEAR_CAMDBG_SEC_TYPE_8197F(x) | BIT_CAMDBG_SEC_TYPE_8197F(v))
  8429. #define BIT_CAMDBG_EXT_SEC_TYPE_8197F BIT(11)
  8430. #define BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8197F 5
  8431. #define BIT_MASK_CAMDBG_MIC_KEY_IDX_8197F 0x1f
  8432. #define BIT_CAMDBG_MIC_KEY_IDX_8197F(x) (((x) & BIT_MASK_CAMDBG_MIC_KEY_IDX_8197F) << BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8197F)
  8433. #define BITS_CAMDBG_MIC_KEY_IDX_8197F (BIT_MASK_CAMDBG_MIC_KEY_IDX_8197F << BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8197F)
  8434. #define BIT_CLEAR_CAMDBG_MIC_KEY_IDX_8197F(x) ((x) & (~BITS_CAMDBG_MIC_KEY_IDX_8197F))
  8435. #define BIT_GET_CAMDBG_MIC_KEY_IDX_8197F(x) (((x) >> BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8197F) & BIT_MASK_CAMDBG_MIC_KEY_IDX_8197F)
  8436. #define BIT_SET_CAMDBG_MIC_KEY_IDX_8197F(x, v) (BIT_CLEAR_CAMDBG_MIC_KEY_IDX_8197F(x) | BIT_CAMDBG_MIC_KEY_IDX_8197F(v))
  8437. #define BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8197F 0
  8438. #define BIT_MASK_CAMDBG_SEC_KEY_IDX_8197F 0x1f
  8439. #define BIT_CAMDBG_SEC_KEY_IDX_8197F(x) (((x) & BIT_MASK_CAMDBG_SEC_KEY_IDX_8197F) << BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8197F)
  8440. #define BITS_CAMDBG_SEC_KEY_IDX_8197F (BIT_MASK_CAMDBG_SEC_KEY_IDX_8197F << BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8197F)
  8441. #define BIT_CLEAR_CAMDBG_SEC_KEY_IDX_8197F(x) ((x) & (~BITS_CAMDBG_SEC_KEY_IDX_8197F))
  8442. #define BIT_GET_CAMDBG_SEC_KEY_IDX_8197F(x) (((x) >> BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8197F) & BIT_MASK_CAMDBG_SEC_KEY_IDX_8197F)
  8443. #define BIT_SET_CAMDBG_SEC_KEY_IDX_8197F(x, v) (BIT_CLEAR_CAMDBG_SEC_KEY_IDX_8197F(x) | BIT_CAMDBG_SEC_KEY_IDX_8197F(v))
  8444. /* 2 REG_RXFILTER_ACTION_1_8197F */
  8445. #define BIT_SHIFT_RXFILTER_ACTION_1_8197F 0
  8446. #define BIT_MASK_RXFILTER_ACTION_1_8197F 0xff
  8447. #define BIT_RXFILTER_ACTION_1_8197F(x) (((x) & BIT_MASK_RXFILTER_ACTION_1_8197F) << BIT_SHIFT_RXFILTER_ACTION_1_8197F)
  8448. #define BITS_RXFILTER_ACTION_1_8197F (BIT_MASK_RXFILTER_ACTION_1_8197F << BIT_SHIFT_RXFILTER_ACTION_1_8197F)
  8449. #define BIT_CLEAR_RXFILTER_ACTION_1_8197F(x) ((x) & (~BITS_RXFILTER_ACTION_1_8197F))
  8450. #define BIT_GET_RXFILTER_ACTION_1_8197F(x) (((x) >> BIT_SHIFT_RXFILTER_ACTION_1_8197F) & BIT_MASK_RXFILTER_ACTION_1_8197F)
  8451. #define BIT_SET_RXFILTER_ACTION_1_8197F(x, v) (BIT_CLEAR_RXFILTER_ACTION_1_8197F(x) | BIT_RXFILTER_ACTION_1_8197F(v))
  8452. /* 2 REG_RXFILTER_CATEGORY_1_8197F */
  8453. #define BIT_SHIFT_RXFILTER_CATEGORY_1_8197F 0
  8454. #define BIT_MASK_RXFILTER_CATEGORY_1_8197F 0xff
  8455. #define BIT_RXFILTER_CATEGORY_1_8197F(x) (((x) & BIT_MASK_RXFILTER_CATEGORY_1_8197F) << BIT_SHIFT_RXFILTER_CATEGORY_1_8197F)
  8456. #define BITS_RXFILTER_CATEGORY_1_8197F (BIT_MASK_RXFILTER_CATEGORY_1_8197F << BIT_SHIFT_RXFILTER_CATEGORY_1_8197F)
  8457. #define BIT_CLEAR_RXFILTER_CATEGORY_1_8197F(x) ((x) & (~BITS_RXFILTER_CATEGORY_1_8197F))
  8458. #define BIT_GET_RXFILTER_CATEGORY_1_8197F(x) (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_1_8197F) & BIT_MASK_RXFILTER_CATEGORY_1_8197F)
  8459. #define BIT_SET_RXFILTER_CATEGORY_1_8197F(x, v) (BIT_CLEAR_RXFILTER_CATEGORY_1_8197F(x) | BIT_RXFILTER_CATEGORY_1_8197F(v))
  8460. /* 2 REG_SECCFG_8197F (SECURITY CONFIGURATION REGISTER) */
  8461. #define BIT_DIS_GCLK_WAPI_8197F BIT(15)
  8462. #define BIT_DIS_GCLK_AES_8197F BIT(14)
  8463. #define BIT_DIS_GCLK_TKIP_8197F BIT(13)
  8464. #define BIT_AES_SEL_QC_1_8197F BIT(12)
  8465. #define BIT_AES_SEL_QC_0_8197F BIT(11)
  8466. #define BIT_WMAC_CKECK_BMC_8197F BIT(9)
  8467. #define BIT_CHK_KEYID_8197F BIT(8)
  8468. #define BIT_RXBCUSEDK_8197F BIT(7)
  8469. #define BIT_TXBCUSEDK_8197F BIT(6)
  8470. #define BIT_NOSKMC_8197F BIT(5)
  8471. #define BIT_SKBYA2_8197F BIT(4)
  8472. #define BIT_RXDEC_8197F BIT(3)
  8473. #define BIT_TXENC_8197F BIT(2)
  8474. #define BIT_RXUHUSEDK_8197F BIT(1)
  8475. #define BIT_TXUHUSEDK_8197F BIT(0)
  8476. /* 2 REG_RXFILTER_ACTION_3_8197F */
  8477. #define BIT_SHIFT_RXFILTER_ACTION_3_8197F 0
  8478. #define BIT_MASK_RXFILTER_ACTION_3_8197F 0xff
  8479. #define BIT_RXFILTER_ACTION_3_8197F(x) (((x) & BIT_MASK_RXFILTER_ACTION_3_8197F) << BIT_SHIFT_RXFILTER_ACTION_3_8197F)
  8480. #define BITS_RXFILTER_ACTION_3_8197F (BIT_MASK_RXFILTER_ACTION_3_8197F << BIT_SHIFT_RXFILTER_ACTION_3_8197F)
  8481. #define BIT_CLEAR_RXFILTER_ACTION_3_8197F(x) ((x) & (~BITS_RXFILTER_ACTION_3_8197F))
  8482. #define BIT_GET_RXFILTER_ACTION_3_8197F(x) (((x) >> BIT_SHIFT_RXFILTER_ACTION_3_8197F) & BIT_MASK_RXFILTER_ACTION_3_8197F)
  8483. #define BIT_SET_RXFILTER_ACTION_3_8197F(x, v) (BIT_CLEAR_RXFILTER_ACTION_3_8197F(x) | BIT_RXFILTER_ACTION_3_8197F(v))
  8484. /* 2 REG_RXFILTER_CATEGORY_3_8197F */
  8485. #define BIT_SHIFT_RXFILTER_CATEGORY_3_8197F 0
  8486. #define BIT_MASK_RXFILTER_CATEGORY_3_8197F 0xff
  8487. #define BIT_RXFILTER_CATEGORY_3_8197F(x) (((x) & BIT_MASK_RXFILTER_CATEGORY_3_8197F) << BIT_SHIFT_RXFILTER_CATEGORY_3_8197F)
  8488. #define BITS_RXFILTER_CATEGORY_3_8197F (BIT_MASK_RXFILTER_CATEGORY_3_8197F << BIT_SHIFT_RXFILTER_CATEGORY_3_8197F)
  8489. #define BIT_CLEAR_RXFILTER_CATEGORY_3_8197F(x) ((x) & (~BITS_RXFILTER_CATEGORY_3_8197F))
  8490. #define BIT_GET_RXFILTER_CATEGORY_3_8197F(x) (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_3_8197F) & BIT_MASK_RXFILTER_CATEGORY_3_8197F)
  8491. #define BIT_SET_RXFILTER_CATEGORY_3_8197F(x, v) (BIT_CLEAR_RXFILTER_CATEGORY_3_8197F(x) | BIT_RXFILTER_CATEGORY_3_8197F(v))
  8492. /* 2 REG_RXFILTER_ACTION_2_8197F */
  8493. #define BIT_SHIFT_RXFILTER_ACTION_2_8197F 0
  8494. #define BIT_MASK_RXFILTER_ACTION_2_8197F 0xff
  8495. #define BIT_RXFILTER_ACTION_2_8197F(x) (((x) & BIT_MASK_RXFILTER_ACTION_2_8197F) << BIT_SHIFT_RXFILTER_ACTION_2_8197F)
  8496. #define BITS_RXFILTER_ACTION_2_8197F (BIT_MASK_RXFILTER_ACTION_2_8197F << BIT_SHIFT_RXFILTER_ACTION_2_8197F)
  8497. #define BIT_CLEAR_RXFILTER_ACTION_2_8197F(x) ((x) & (~BITS_RXFILTER_ACTION_2_8197F))
  8498. #define BIT_GET_RXFILTER_ACTION_2_8197F(x) (((x) >> BIT_SHIFT_RXFILTER_ACTION_2_8197F) & BIT_MASK_RXFILTER_ACTION_2_8197F)
  8499. #define BIT_SET_RXFILTER_ACTION_2_8197F(x, v) (BIT_CLEAR_RXFILTER_ACTION_2_8197F(x) | BIT_RXFILTER_ACTION_2_8197F(v))
  8500. /* 2 REG_RXFILTER_CATEGORY_2_8197F */
  8501. #define BIT_SHIFT_RXFILTER_CATEGORY_2_8197F 0
  8502. #define BIT_MASK_RXFILTER_CATEGORY_2_8197F 0xff
  8503. #define BIT_RXFILTER_CATEGORY_2_8197F(x) (((x) & BIT_MASK_RXFILTER_CATEGORY_2_8197F) << BIT_SHIFT_RXFILTER_CATEGORY_2_8197F)
  8504. #define BITS_RXFILTER_CATEGORY_2_8197F (BIT_MASK_RXFILTER_CATEGORY_2_8197F << BIT_SHIFT_RXFILTER_CATEGORY_2_8197F)
  8505. #define BIT_CLEAR_RXFILTER_CATEGORY_2_8197F(x) ((x) & (~BITS_RXFILTER_CATEGORY_2_8197F))
  8506. #define BIT_GET_RXFILTER_CATEGORY_2_8197F(x) (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_2_8197F) & BIT_MASK_RXFILTER_CATEGORY_2_8197F)
  8507. #define BIT_SET_RXFILTER_CATEGORY_2_8197F(x, v) (BIT_CLEAR_RXFILTER_CATEGORY_2_8197F(x) | BIT_RXFILTER_CATEGORY_2_8197F(v))
  8508. /* 2 REG_RXFLTMAP4_8197F (RX FILTER MAP GROUP 4) */
  8509. #define BIT_CTRLFLT15EN_FW_8197F BIT(15)
  8510. #define BIT_CTRLFLT14EN_FW_8197F BIT(14)
  8511. #define BIT_CTRLFLT13EN_FW_8197F BIT(13)
  8512. #define BIT_CTRLFLT12EN_FW_8197F BIT(12)
  8513. #define BIT_CTRLFLT11EN_FW_8197F BIT(11)
  8514. #define BIT_CTRLFLT10EN_FW_8197F BIT(10)
  8515. #define BIT_CTRLFLT9EN_FW_8197F BIT(9)
  8516. #define BIT_CTRLFLT8EN_FW_8197F BIT(8)
  8517. #define BIT_CTRLFLT7EN_FW_8197F BIT(7)
  8518. #define BIT_CTRLFLT6EN_FW_8197F BIT(6)
  8519. #define BIT_CTRLFLT5EN_FW_8197F BIT(5)
  8520. #define BIT_CTRLFLT4EN_FW_8197F BIT(4)
  8521. #define BIT_CTRLFLT3EN_FW_8197F BIT(3)
  8522. #define BIT_CTRLFLT2EN_FW_8197F BIT(2)
  8523. #define BIT_CTRLFLT1EN_FW_8197F BIT(1)
  8524. #define BIT_CTRLFLT0EN_FW_8197F BIT(0)
  8525. /* 2 REG_RXFLTMAP3_8197F (RX FILTER MAP GROUP 3) */
  8526. #define BIT_MGTFLT15EN_FW_8197F BIT(15)
  8527. #define BIT_MGTFLT14EN_FW_8197F BIT(14)
  8528. #define BIT_MGTFLT13EN_FW_8197F BIT(13)
  8529. #define BIT_MGTFLT12EN_FW_8197F BIT(12)
  8530. #define BIT_MGTFLT11EN_FW_8197F BIT(11)
  8531. #define BIT_MGTFLT10EN_FW_8197F BIT(10)
  8532. #define BIT_MGTFLT9EN_FW_8197F BIT(9)
  8533. #define BIT_MGTFLT8EN_FW_8197F BIT(8)
  8534. #define BIT_MGTFLT7EN_FW_8197F BIT(7)
  8535. #define BIT_MGTFLT6EN_FW_8197F BIT(6)
  8536. #define BIT_MGTFLT5EN_FW_8197F BIT(5)
  8537. #define BIT_MGTFLT4EN_FW_8197F BIT(4)
  8538. #define BIT_MGTFLT3EN_FW_8197F BIT(3)
  8539. #define BIT_MGTFLT2EN_FW_8197F BIT(2)
  8540. #define BIT_MGTFLT1EN_FW_8197F BIT(1)
  8541. #define BIT_MGTFLT0EN_FW_8197F BIT(0)
  8542. /* 2 REG_RXFLTMAP6_8197F (RX FILTER MAP GROUP 3) */
  8543. #define BIT_ACTIONFLT15EN_FW_8197F BIT(15)
  8544. #define BIT_ACTIONFLT14EN_FW_8197F BIT(14)
  8545. #define BIT_ACTIONFLT13EN_FW_8197F BIT(13)
  8546. #define BIT_ACTIONFLT12EN_FW_8197F BIT(12)
  8547. #define BIT_ACTIONFLT11EN_FW_8197F BIT(11)
  8548. #define BIT_ACTIONFLT10EN_FW_8197F BIT(10)
  8549. #define BIT_ACTIONFLT9EN_FW_8197F BIT(9)
  8550. #define BIT_ACTIONFLT8EN_FW_8197F BIT(8)
  8551. #define BIT_ACTIONFLT7EN_FW_8197F BIT(7)
  8552. #define BIT_ACTIONFLT6EN_FW_8197F BIT(6)
  8553. #define BIT_ACTIONFLT5EN_FW_8197F BIT(5)
  8554. #define BIT_ACTIONFLT4EN_FW_8197F BIT(4)
  8555. #define BIT_ACTIONFLT3EN_FW_8197F BIT(3)
  8556. #define BIT_ACTIONFLT2EN_FW_8197F BIT(2)
  8557. #define BIT_ACTIONFLT1EN_FW_8197F BIT(1)
  8558. #define BIT_ACTIONFLT0EN_FW_8197F BIT(0)
  8559. /* 2 REG_RXFLTMAP5_8197F (RX FILTER MAP GROUP 3) */
  8560. #define BIT_DATAFLT15EN_FW_8197F BIT(15)
  8561. #define BIT_DATAFLT14EN_FW_8197F BIT(14)
  8562. #define BIT_DATAFLT13EN_FW_8197F BIT(13)
  8563. #define BIT_DATAFLT12EN_FW_8197F BIT(12)
  8564. #define BIT_DATAFLT11EN_FW_8197F BIT(11)
  8565. #define BIT_DATAFLT10EN_FW_8197F BIT(10)
  8566. #define BIT_DATAFLT9EN_FW_8197F BIT(9)
  8567. #define BIT_DATAFLT8EN_FW_8197F BIT(8)
  8568. #define BIT_DATAFLT7EN_FW_8197F BIT(7)
  8569. #define BIT_DATAFLT6EN_FW_8197F BIT(6)
  8570. #define BIT_DATAFLT5EN_FW_8197F BIT(5)
  8571. #define BIT_DATAFLT4EN_FW_8197F BIT(4)
  8572. #define BIT_DATAFLT3EN_FW_8197F BIT(3)
  8573. #define BIT_DATAFLT2EN_FW_8197F BIT(2)
  8574. #define BIT_DATAFLT1EN_FW_8197F BIT(1)
  8575. #define BIT_DATAFLT0EN_FW_8197F BIT(0)
  8576. /* 2 REG_WMMPS_UAPSD_TID_8197F (WMM POWER SAVE UAPSD TID REGISTER) */
  8577. #define BIT_WMMPS_UAPSD_TID7_8197F BIT(7)
  8578. #define BIT_WMMPS_UAPSD_TID6_8197F BIT(6)
  8579. #define BIT_WMMPS_UAPSD_TID5_8197F BIT(5)
  8580. #define BIT_WMMPS_UAPSD_TID4_8197F BIT(4)
  8581. #define BIT_WMMPS_UAPSD_TID3_8197F BIT(3)
  8582. #define BIT_WMMPS_UAPSD_TID2_8197F BIT(2)
  8583. #define BIT_WMMPS_UAPSD_TID1_8197F BIT(1)
  8584. #define BIT_WMMPS_UAPSD_TID0_8197F BIT(0)
  8585. /* 2 REG_PS_RX_INFO_8197F (POWER SAVE RX INFORMATION REGISTER) */
  8586. #define BIT_SHIFT_PORTSEL__PS_RX_INFO_8197F 5
  8587. #define BIT_MASK_PORTSEL__PS_RX_INFO_8197F 0x7
  8588. #define BIT_PORTSEL__PS_RX_INFO_8197F(x) (((x) & BIT_MASK_PORTSEL__PS_RX_INFO_8197F) << BIT_SHIFT_PORTSEL__PS_RX_INFO_8197F)
  8589. #define BITS_PORTSEL__PS_RX_INFO_8197F (BIT_MASK_PORTSEL__PS_RX_INFO_8197F << BIT_SHIFT_PORTSEL__PS_RX_INFO_8197F)
  8590. #define BIT_CLEAR_PORTSEL__PS_RX_INFO_8197F(x) ((x) & (~BITS_PORTSEL__PS_RX_INFO_8197F))
  8591. #define BIT_GET_PORTSEL__PS_RX_INFO_8197F(x) (((x) >> BIT_SHIFT_PORTSEL__PS_RX_INFO_8197F) & BIT_MASK_PORTSEL__PS_RX_INFO_8197F)
  8592. #define BIT_SET_PORTSEL__PS_RX_INFO_8197F(x, v) (BIT_CLEAR_PORTSEL__PS_RX_INFO_8197F(x) | BIT_PORTSEL__PS_RX_INFO_8197F(v))
  8593. #define BIT_RXCTRLIN0_8197F BIT(4)
  8594. #define BIT_RXMGTIN0_8197F BIT(3)
  8595. #define BIT_RXDATAIN2_8197F BIT(2)
  8596. #define BIT_RXDATAIN1_8197F BIT(1)
  8597. #define BIT_RXDATAIN0_8197F BIT(0)
  8598. /* 2 REG_NOT_VALID_8197F */
  8599. #define BIT_CHK_TSF_TA_8197F BIT(2)
  8600. #define BIT_CHK_TSF_CBSSID_8197F BIT(1)
  8601. #define BIT_CHK_TSF_EN_8197F BIT(0)
  8602. /* 2 REG_WOW_CTRL_8197F (WAKE ON WLAN CONTROL REGISTER) */
  8603. #define BIT_SHIFT_PSF_BSSIDSEL_B2B1_8197F 6
  8604. #define BIT_MASK_PSF_BSSIDSEL_B2B1_8197F 0x3
  8605. #define BIT_PSF_BSSIDSEL_B2B1_8197F(x) (((x) & BIT_MASK_PSF_BSSIDSEL_B2B1_8197F) << BIT_SHIFT_PSF_BSSIDSEL_B2B1_8197F)
  8606. #define BITS_PSF_BSSIDSEL_B2B1_8197F (BIT_MASK_PSF_BSSIDSEL_B2B1_8197F << BIT_SHIFT_PSF_BSSIDSEL_B2B1_8197F)
  8607. #define BIT_CLEAR_PSF_BSSIDSEL_B2B1_8197F(x) ((x) & (~BITS_PSF_BSSIDSEL_B2B1_8197F))
  8608. #define BIT_GET_PSF_BSSIDSEL_B2B1_8197F(x) (((x) >> BIT_SHIFT_PSF_BSSIDSEL_B2B1_8197F) & BIT_MASK_PSF_BSSIDSEL_B2B1_8197F)
  8609. #define BIT_SET_PSF_BSSIDSEL_B2B1_8197F(x, v) (BIT_CLEAR_PSF_BSSIDSEL_B2B1_8197F(x) | BIT_PSF_BSSIDSEL_B2B1_8197F(v))
  8610. #define BIT_WOWHCI_8197F BIT(5)
  8611. #define BIT_PSF_BSSIDSEL_B0_8197F BIT(4)
  8612. #define BIT_UWF_8197F BIT(3)
  8613. #define BIT_MAGIC_8197F BIT(2)
  8614. #define BIT_WOWEN_8197F BIT(1)
  8615. #define BIT_FORCE_WAKEUP_8197F BIT(0)
  8616. /* 2 REG_LPNAV_CTRL_8197F (LOW POWER NAV CONTROL REGISTER) */
  8617. #define BIT_LPNAV_EN_8197F BIT(31)
  8618. #define BIT_SHIFT_LPNAV_EARLY_8197F 16
  8619. #define BIT_MASK_LPNAV_EARLY_8197F 0x7fff
  8620. #define BIT_LPNAV_EARLY_8197F(x) (((x) & BIT_MASK_LPNAV_EARLY_8197F) << BIT_SHIFT_LPNAV_EARLY_8197F)
  8621. #define BITS_LPNAV_EARLY_8197F (BIT_MASK_LPNAV_EARLY_8197F << BIT_SHIFT_LPNAV_EARLY_8197F)
  8622. #define BIT_CLEAR_LPNAV_EARLY_8197F(x) ((x) & (~BITS_LPNAV_EARLY_8197F))
  8623. #define BIT_GET_LPNAV_EARLY_8197F(x) (((x) >> BIT_SHIFT_LPNAV_EARLY_8197F) & BIT_MASK_LPNAV_EARLY_8197F)
  8624. #define BIT_SET_LPNAV_EARLY_8197F(x, v) (BIT_CLEAR_LPNAV_EARLY_8197F(x) | BIT_LPNAV_EARLY_8197F(v))
  8625. #define BIT_SHIFT_LPNAV_TH_8197F 0
  8626. #define BIT_MASK_LPNAV_TH_8197F 0xffff
  8627. #define BIT_LPNAV_TH_8197F(x) (((x) & BIT_MASK_LPNAV_TH_8197F) << BIT_SHIFT_LPNAV_TH_8197F)
  8628. #define BITS_LPNAV_TH_8197F (BIT_MASK_LPNAV_TH_8197F << BIT_SHIFT_LPNAV_TH_8197F)
  8629. #define BIT_CLEAR_LPNAV_TH_8197F(x) ((x) & (~BITS_LPNAV_TH_8197F))
  8630. #define BIT_GET_LPNAV_TH_8197F(x) (((x) >> BIT_SHIFT_LPNAV_TH_8197F) & BIT_MASK_LPNAV_TH_8197F)
  8631. #define BIT_SET_LPNAV_TH_8197F(x, v) (BIT_CLEAR_LPNAV_TH_8197F(x) | BIT_LPNAV_TH_8197F(v))
  8632. /* 2 REG_WKFMCAM_CMD_8197F (WAKEUP FRAME CAM COMMAND REGISTER) */
  8633. #define BIT_WKFCAM_POLLING_V1_8197F BIT(31)
  8634. #define BIT_WKFCAM_CLR_V1_8197F BIT(30)
  8635. #define BIT_WKFCAM_WE_8197F BIT(16)
  8636. #define BIT_SHIFT_WKFCAM_ADDR_V2_8197F 8
  8637. #define BIT_MASK_WKFCAM_ADDR_V2_8197F 0xff
  8638. #define BIT_WKFCAM_ADDR_V2_8197F(x) (((x) & BIT_MASK_WKFCAM_ADDR_V2_8197F) << BIT_SHIFT_WKFCAM_ADDR_V2_8197F)
  8639. #define BITS_WKFCAM_ADDR_V2_8197F (BIT_MASK_WKFCAM_ADDR_V2_8197F << BIT_SHIFT_WKFCAM_ADDR_V2_8197F)
  8640. #define BIT_CLEAR_WKFCAM_ADDR_V2_8197F(x) ((x) & (~BITS_WKFCAM_ADDR_V2_8197F))
  8641. #define BIT_GET_WKFCAM_ADDR_V2_8197F(x) (((x) >> BIT_SHIFT_WKFCAM_ADDR_V2_8197F) & BIT_MASK_WKFCAM_ADDR_V2_8197F)
  8642. #define BIT_SET_WKFCAM_ADDR_V2_8197F(x, v) (BIT_CLEAR_WKFCAM_ADDR_V2_8197F(x) | BIT_WKFCAM_ADDR_V2_8197F(v))
  8643. #define BIT_SHIFT_WKFCAM_CAM_NUM_V1_8197F 0
  8644. #define BIT_MASK_WKFCAM_CAM_NUM_V1_8197F 0xff
  8645. #define BIT_WKFCAM_CAM_NUM_V1_8197F(x) (((x) & BIT_MASK_WKFCAM_CAM_NUM_V1_8197F) << BIT_SHIFT_WKFCAM_CAM_NUM_V1_8197F)
  8646. #define BITS_WKFCAM_CAM_NUM_V1_8197F (BIT_MASK_WKFCAM_CAM_NUM_V1_8197F << BIT_SHIFT_WKFCAM_CAM_NUM_V1_8197F)
  8647. #define BIT_CLEAR_WKFCAM_CAM_NUM_V1_8197F(x) ((x) & (~BITS_WKFCAM_CAM_NUM_V1_8197F))
  8648. #define BIT_GET_WKFCAM_CAM_NUM_V1_8197F(x) (((x) >> BIT_SHIFT_WKFCAM_CAM_NUM_V1_8197F) & BIT_MASK_WKFCAM_CAM_NUM_V1_8197F)
  8649. #define BIT_SET_WKFCAM_CAM_NUM_V1_8197F(x, v) (BIT_CLEAR_WKFCAM_CAM_NUM_V1_8197F(x) | BIT_WKFCAM_CAM_NUM_V1_8197F(v))
  8650. /* 2 REG_WKFMCAM_RWD_8197F (WAKEUP FRAME READ/WRITE DATA) */
  8651. #define BIT_SHIFT_WKFMCAM_RWD_8197F 0
  8652. #define BIT_MASK_WKFMCAM_RWD_8197F 0xffffffffL
  8653. #define BIT_WKFMCAM_RWD_8197F(x) (((x) & BIT_MASK_WKFMCAM_RWD_8197F) << BIT_SHIFT_WKFMCAM_RWD_8197F)
  8654. #define BITS_WKFMCAM_RWD_8197F (BIT_MASK_WKFMCAM_RWD_8197F << BIT_SHIFT_WKFMCAM_RWD_8197F)
  8655. #define BIT_CLEAR_WKFMCAM_RWD_8197F(x) ((x) & (~BITS_WKFMCAM_RWD_8197F))
  8656. #define BIT_GET_WKFMCAM_RWD_8197F(x) (((x) >> BIT_SHIFT_WKFMCAM_RWD_8197F) & BIT_MASK_WKFMCAM_RWD_8197F)
  8657. #define BIT_SET_WKFMCAM_RWD_8197F(x, v) (BIT_CLEAR_WKFMCAM_RWD_8197F(x) | BIT_WKFMCAM_RWD_8197F(v))
  8658. /* 2 REG_RXFLTMAP1_8197F (RX FILTER MAP GROUP 1) */
  8659. #define BIT_CTRLFLT15EN_8197F BIT(15)
  8660. #define BIT_CTRLFLT14EN_8197F BIT(14)
  8661. #define BIT_CTRLFLT13EN_8197F BIT(13)
  8662. #define BIT_CTRLFLT12EN_8197F BIT(12)
  8663. #define BIT_CTRLFLT11EN_8197F BIT(11)
  8664. #define BIT_CTRLFLT10EN_8197F BIT(10)
  8665. #define BIT_CTRLFLT9EN_8197F BIT(9)
  8666. #define BIT_CTRLFLT8EN_8197F BIT(8)
  8667. #define BIT_CTRLFLT7EN_8197F BIT(7)
  8668. #define BIT_CTRLFLT6EN_8197F BIT(6)
  8669. #define BIT_CTRLFLT5EN_8197F BIT(5)
  8670. #define BIT_CTRLFLT4EN_8197F BIT(4)
  8671. #define BIT_CTRLFLT3EN_8197F BIT(3)
  8672. #define BIT_CTRLFLT2EN_8197F BIT(2)
  8673. #define BIT_CTRLFLT1EN_8197F BIT(1)
  8674. #define BIT_CTRLFLT0EN_8197F BIT(0)
  8675. /* 2 REG_RXFLTMAP0_8197F (RX FILTER MAP GROUP 0) */
  8676. #define BIT_MGTFLT15EN_8197F BIT(15)
  8677. #define BIT_MGTFLT14EN_8197F BIT(14)
  8678. #define BIT_MGTFLT13EN_8197F BIT(13)
  8679. #define BIT_MGTFLT12EN_8197F BIT(12)
  8680. #define BIT_MGTFLT11EN_8197F BIT(11)
  8681. #define BIT_MGTFLT10EN_8197F BIT(10)
  8682. #define BIT_MGTFLT9EN_8197F BIT(9)
  8683. #define BIT_MGTFLT8EN_8197F BIT(8)
  8684. #define BIT_MGTFLT7EN_8197F BIT(7)
  8685. #define BIT_MGTFLT6EN_8197F BIT(6)
  8686. #define BIT_MGTFLT5EN_8197F BIT(5)
  8687. #define BIT_MGTFLT4EN_8197F BIT(4)
  8688. #define BIT_MGTFLT3EN_8197F BIT(3)
  8689. #define BIT_MGTFLT2EN_8197F BIT(2)
  8690. #define BIT_MGTFLT1EN_8197F BIT(1)
  8691. #define BIT_MGTFLT0EN_8197F BIT(0)
  8692. /* 2 REG_NOT_VALID_8197F */
  8693. /* 2 REG_RXFLTMAP_8197F (RX FILTER MAP GROUP 2) */
  8694. #define BIT_DATAFLT15EN_8197F BIT(15)
  8695. #define BIT_DATAFLT14EN_8197F BIT(14)
  8696. #define BIT_DATAFLT13EN_8197F BIT(13)
  8697. #define BIT_DATAFLT12EN_8197F BIT(12)
  8698. #define BIT_DATAFLT11EN_8197F BIT(11)
  8699. #define BIT_DATAFLT10EN_8197F BIT(10)
  8700. #define BIT_DATAFLT9EN_8197F BIT(9)
  8701. #define BIT_DATAFLT8EN_8197F BIT(8)
  8702. #define BIT_DATAFLT7EN_8197F BIT(7)
  8703. #define BIT_DATAFLT6EN_8197F BIT(6)
  8704. #define BIT_DATAFLT5EN_8197F BIT(5)
  8705. #define BIT_DATAFLT4EN_8197F BIT(4)
  8706. #define BIT_DATAFLT3EN_8197F BIT(3)
  8707. #define BIT_DATAFLT2EN_8197F BIT(2)
  8708. #define BIT_DATAFLT1EN_8197F BIT(1)
  8709. #define BIT_DATAFLT0EN_8197F BIT(0)
  8710. /* 2 REG_BCN_PSR_RPT_8197F (BEACON PARSER REPORT REGISTER) */
  8711. #define BIT_SHIFT_DTIM_CNT_8197F 24
  8712. #define BIT_MASK_DTIM_CNT_8197F 0xff
  8713. #define BIT_DTIM_CNT_8197F(x) (((x) & BIT_MASK_DTIM_CNT_8197F) << BIT_SHIFT_DTIM_CNT_8197F)
  8714. #define BITS_DTIM_CNT_8197F (BIT_MASK_DTIM_CNT_8197F << BIT_SHIFT_DTIM_CNT_8197F)
  8715. #define BIT_CLEAR_DTIM_CNT_8197F(x) ((x) & (~BITS_DTIM_CNT_8197F))
  8716. #define BIT_GET_DTIM_CNT_8197F(x) (((x) >> BIT_SHIFT_DTIM_CNT_8197F) & BIT_MASK_DTIM_CNT_8197F)
  8717. #define BIT_SET_DTIM_CNT_8197F(x, v) (BIT_CLEAR_DTIM_CNT_8197F(x) | BIT_DTIM_CNT_8197F(v))
  8718. #define BIT_SHIFT_DTIM_PERIOD_8197F 16
  8719. #define BIT_MASK_DTIM_PERIOD_8197F 0xff
  8720. #define BIT_DTIM_PERIOD_8197F(x) (((x) & BIT_MASK_DTIM_PERIOD_8197F) << BIT_SHIFT_DTIM_PERIOD_8197F)
  8721. #define BITS_DTIM_PERIOD_8197F (BIT_MASK_DTIM_PERIOD_8197F << BIT_SHIFT_DTIM_PERIOD_8197F)
  8722. #define BIT_CLEAR_DTIM_PERIOD_8197F(x) ((x) & (~BITS_DTIM_PERIOD_8197F))
  8723. #define BIT_GET_DTIM_PERIOD_8197F(x) (((x) >> BIT_SHIFT_DTIM_PERIOD_8197F) & BIT_MASK_DTIM_PERIOD_8197F)
  8724. #define BIT_SET_DTIM_PERIOD_8197F(x, v) (BIT_CLEAR_DTIM_PERIOD_8197F(x) | BIT_DTIM_PERIOD_8197F(v))
  8725. #define BIT_DTIM_8197F BIT(15)
  8726. #define BIT_TIM_8197F BIT(14)
  8727. #define BIT_SHIFT_PS_AID_0_8197F 0
  8728. #define BIT_MASK_PS_AID_0_8197F 0x7ff
  8729. #define BIT_PS_AID_0_8197F(x) (((x) & BIT_MASK_PS_AID_0_8197F) << BIT_SHIFT_PS_AID_0_8197F)
  8730. #define BITS_PS_AID_0_8197F (BIT_MASK_PS_AID_0_8197F << BIT_SHIFT_PS_AID_0_8197F)
  8731. #define BIT_CLEAR_PS_AID_0_8197F(x) ((x) & (~BITS_PS_AID_0_8197F))
  8732. #define BIT_GET_PS_AID_0_8197F(x) (((x) >> BIT_SHIFT_PS_AID_0_8197F) & BIT_MASK_PS_AID_0_8197F)
  8733. #define BIT_SET_PS_AID_0_8197F(x, v) (BIT_CLEAR_PS_AID_0_8197F(x) | BIT_PS_AID_0_8197F(v))
  8734. /* 2 REG_NOT_VALID_8197F */
  8735. #define BIT_FLC_RPCT_V1_8197F BIT(7)
  8736. #define BIT_MODE_8197F BIT(6)
  8737. #define BIT_SHIFT_TRPCD_8197F 0
  8738. #define BIT_MASK_TRPCD_8197F 0x3f
  8739. #define BIT_TRPCD_8197F(x) (((x) & BIT_MASK_TRPCD_8197F) << BIT_SHIFT_TRPCD_8197F)
  8740. #define BITS_TRPCD_8197F (BIT_MASK_TRPCD_8197F << BIT_SHIFT_TRPCD_8197F)
  8741. #define BIT_CLEAR_TRPCD_8197F(x) ((x) & (~BITS_TRPCD_8197F))
  8742. #define BIT_GET_TRPCD_8197F(x) (((x) >> BIT_SHIFT_TRPCD_8197F) & BIT_MASK_TRPCD_8197F)
  8743. #define BIT_SET_TRPCD_8197F(x, v) (BIT_CLEAR_TRPCD_8197F(x) | BIT_TRPCD_8197F(v))
  8744. /* 2 REG_NOT_VALID_8197F */
  8745. #define BIT_CMF_8197F BIT(2)
  8746. #define BIT_CCF_8197F BIT(1)
  8747. #define BIT_CDF_8197F BIT(0)
  8748. /* 2 REG_NOT_VALID_8197F */
  8749. #define BIT_SHIFT_FLC_RPCT_8197F 0
  8750. #define BIT_MASK_FLC_RPCT_8197F 0xff
  8751. #define BIT_FLC_RPCT_8197F(x) (((x) & BIT_MASK_FLC_RPCT_8197F) << BIT_SHIFT_FLC_RPCT_8197F)
  8752. #define BITS_FLC_RPCT_8197F (BIT_MASK_FLC_RPCT_8197F << BIT_SHIFT_FLC_RPCT_8197F)
  8753. #define BIT_CLEAR_FLC_RPCT_8197F(x) ((x) & (~BITS_FLC_RPCT_8197F))
  8754. #define BIT_GET_FLC_RPCT_8197F(x) (((x) >> BIT_SHIFT_FLC_RPCT_8197F) & BIT_MASK_FLC_RPCT_8197F)
  8755. #define BIT_SET_FLC_RPCT_8197F(x, v) (BIT_CLEAR_FLC_RPCT_8197F(x) | BIT_FLC_RPCT_8197F(v))
  8756. /* 2 REG_NOT_VALID_8197F */
  8757. #define BIT_SHIFT_FLC_RPC_8197F 0
  8758. #define BIT_MASK_FLC_RPC_8197F 0xff
  8759. #define BIT_FLC_RPC_8197F(x) (((x) & BIT_MASK_FLC_RPC_8197F) << BIT_SHIFT_FLC_RPC_8197F)
  8760. #define BITS_FLC_RPC_8197F (BIT_MASK_FLC_RPC_8197F << BIT_SHIFT_FLC_RPC_8197F)
  8761. #define BIT_CLEAR_FLC_RPC_8197F(x) ((x) & (~BITS_FLC_RPC_8197F))
  8762. #define BIT_GET_FLC_RPC_8197F(x) (((x) >> BIT_SHIFT_FLC_RPC_8197F) & BIT_MASK_FLC_RPC_8197F)
  8763. #define BIT_SET_FLC_RPC_8197F(x, v) (BIT_CLEAR_FLC_RPC_8197F(x) | BIT_FLC_RPC_8197F(v))
  8764. /* 2 REG_RXPKTMON_CTRL_8197F */
  8765. #define BIT_SHIFT_RXBKQPKT_SEQ_8197F 20
  8766. #define BIT_MASK_RXBKQPKT_SEQ_8197F 0xf
  8767. #define BIT_RXBKQPKT_SEQ_8197F(x) (((x) & BIT_MASK_RXBKQPKT_SEQ_8197F) << BIT_SHIFT_RXBKQPKT_SEQ_8197F)
  8768. #define BITS_RXBKQPKT_SEQ_8197F (BIT_MASK_RXBKQPKT_SEQ_8197F << BIT_SHIFT_RXBKQPKT_SEQ_8197F)
  8769. #define BIT_CLEAR_RXBKQPKT_SEQ_8197F(x) ((x) & (~BITS_RXBKQPKT_SEQ_8197F))
  8770. #define BIT_GET_RXBKQPKT_SEQ_8197F(x) (((x) >> BIT_SHIFT_RXBKQPKT_SEQ_8197F) & BIT_MASK_RXBKQPKT_SEQ_8197F)
  8771. #define BIT_SET_RXBKQPKT_SEQ_8197F(x, v) (BIT_CLEAR_RXBKQPKT_SEQ_8197F(x) | BIT_RXBKQPKT_SEQ_8197F(v))
  8772. #define BIT_SHIFT_RXBEQPKT_SEQ_8197F 16
  8773. #define BIT_MASK_RXBEQPKT_SEQ_8197F 0xf
  8774. #define BIT_RXBEQPKT_SEQ_8197F(x) (((x) & BIT_MASK_RXBEQPKT_SEQ_8197F) << BIT_SHIFT_RXBEQPKT_SEQ_8197F)
  8775. #define BITS_RXBEQPKT_SEQ_8197F (BIT_MASK_RXBEQPKT_SEQ_8197F << BIT_SHIFT_RXBEQPKT_SEQ_8197F)
  8776. #define BIT_CLEAR_RXBEQPKT_SEQ_8197F(x) ((x) & (~BITS_RXBEQPKT_SEQ_8197F))
  8777. #define BIT_GET_RXBEQPKT_SEQ_8197F(x) (((x) >> BIT_SHIFT_RXBEQPKT_SEQ_8197F) & BIT_MASK_RXBEQPKT_SEQ_8197F)
  8778. #define BIT_SET_RXBEQPKT_SEQ_8197F(x, v) (BIT_CLEAR_RXBEQPKT_SEQ_8197F(x) | BIT_RXBEQPKT_SEQ_8197F(v))
  8779. #define BIT_SHIFT_RXVIQPKT_SEQ_8197F 12
  8780. #define BIT_MASK_RXVIQPKT_SEQ_8197F 0xf
  8781. #define BIT_RXVIQPKT_SEQ_8197F(x) (((x) & BIT_MASK_RXVIQPKT_SEQ_8197F) << BIT_SHIFT_RXVIQPKT_SEQ_8197F)
  8782. #define BITS_RXVIQPKT_SEQ_8197F (BIT_MASK_RXVIQPKT_SEQ_8197F << BIT_SHIFT_RXVIQPKT_SEQ_8197F)
  8783. #define BIT_CLEAR_RXVIQPKT_SEQ_8197F(x) ((x) & (~BITS_RXVIQPKT_SEQ_8197F))
  8784. #define BIT_GET_RXVIQPKT_SEQ_8197F(x) (((x) >> BIT_SHIFT_RXVIQPKT_SEQ_8197F) & BIT_MASK_RXVIQPKT_SEQ_8197F)
  8785. #define BIT_SET_RXVIQPKT_SEQ_8197F(x, v) (BIT_CLEAR_RXVIQPKT_SEQ_8197F(x) | BIT_RXVIQPKT_SEQ_8197F(v))
  8786. #define BIT_SHIFT_RXVOQPKT_SEQ_8197F 8
  8787. #define BIT_MASK_RXVOQPKT_SEQ_8197F 0xf
  8788. #define BIT_RXVOQPKT_SEQ_8197F(x) (((x) & BIT_MASK_RXVOQPKT_SEQ_8197F) << BIT_SHIFT_RXVOQPKT_SEQ_8197F)
  8789. #define BITS_RXVOQPKT_SEQ_8197F (BIT_MASK_RXVOQPKT_SEQ_8197F << BIT_SHIFT_RXVOQPKT_SEQ_8197F)
  8790. #define BIT_CLEAR_RXVOQPKT_SEQ_8197F(x) ((x) & (~BITS_RXVOQPKT_SEQ_8197F))
  8791. #define BIT_GET_RXVOQPKT_SEQ_8197F(x) (((x) >> BIT_SHIFT_RXVOQPKT_SEQ_8197F) & BIT_MASK_RXVOQPKT_SEQ_8197F)
  8792. #define BIT_SET_RXVOQPKT_SEQ_8197F(x, v) (BIT_CLEAR_RXVOQPKT_SEQ_8197F(x) | BIT_RXVOQPKT_SEQ_8197F(v))
  8793. #define BIT_RXBKQPKT_ERR_8197F BIT(7)
  8794. #define BIT_RXBEQPKT_ERR_8197F BIT(6)
  8795. #define BIT_RXVIQPKT_ERR_8197F BIT(5)
  8796. #define BIT_RXVOQPKT_ERR_8197F BIT(4)
  8797. #define BIT_RXDMA_MON_EN_8197F BIT(2)
  8798. #define BIT_RXPKT_MON_RST_8197F BIT(1)
  8799. #define BIT_RXPKT_MON_EN_8197F BIT(0)
  8800. /* 2 REG_STATE_MON_8197F */
  8801. #define BIT_SHIFT_STATE_SEL_8197F 24
  8802. #define BIT_MASK_STATE_SEL_8197F 0x1f
  8803. #define BIT_STATE_SEL_8197F(x) (((x) & BIT_MASK_STATE_SEL_8197F) << BIT_SHIFT_STATE_SEL_8197F)
  8804. #define BITS_STATE_SEL_8197F (BIT_MASK_STATE_SEL_8197F << BIT_SHIFT_STATE_SEL_8197F)
  8805. #define BIT_CLEAR_STATE_SEL_8197F(x) ((x) & (~BITS_STATE_SEL_8197F))
  8806. #define BIT_GET_STATE_SEL_8197F(x) (((x) >> BIT_SHIFT_STATE_SEL_8197F) & BIT_MASK_STATE_SEL_8197F)
  8807. #define BIT_SET_STATE_SEL_8197F(x, v) (BIT_CLEAR_STATE_SEL_8197F(x) | BIT_STATE_SEL_8197F(v))
  8808. #define BIT_SHIFT_STATE_INFO_8197F 8
  8809. #define BIT_MASK_STATE_INFO_8197F 0xff
  8810. #define BIT_STATE_INFO_8197F(x) (((x) & BIT_MASK_STATE_INFO_8197F) << BIT_SHIFT_STATE_INFO_8197F)
  8811. #define BITS_STATE_INFO_8197F (BIT_MASK_STATE_INFO_8197F << BIT_SHIFT_STATE_INFO_8197F)
  8812. #define BIT_CLEAR_STATE_INFO_8197F(x) ((x) & (~BITS_STATE_INFO_8197F))
  8813. #define BIT_GET_STATE_INFO_8197F(x) (((x) >> BIT_SHIFT_STATE_INFO_8197F) & BIT_MASK_STATE_INFO_8197F)
  8814. #define BIT_SET_STATE_INFO_8197F(x, v) (BIT_CLEAR_STATE_INFO_8197F(x) | BIT_STATE_INFO_8197F(v))
  8815. #define BIT_UPD_NXT_STATE_8197F BIT(7)
  8816. #define BIT_SHIFT_CUR_STATE_8197F 0
  8817. #define BIT_MASK_CUR_STATE_8197F 0x7f
  8818. #define BIT_CUR_STATE_8197F(x) (((x) & BIT_MASK_CUR_STATE_8197F) << BIT_SHIFT_CUR_STATE_8197F)
  8819. #define BITS_CUR_STATE_8197F (BIT_MASK_CUR_STATE_8197F << BIT_SHIFT_CUR_STATE_8197F)
  8820. #define BIT_CLEAR_CUR_STATE_8197F(x) ((x) & (~BITS_CUR_STATE_8197F))
  8821. #define BIT_GET_CUR_STATE_8197F(x) (((x) >> BIT_SHIFT_CUR_STATE_8197F) & BIT_MASK_CUR_STATE_8197F)
  8822. #define BIT_SET_CUR_STATE_8197F(x, v) (BIT_CLEAR_CUR_STATE_8197F(x) | BIT_CUR_STATE_8197F(v))
  8823. /* 2 REG_ERROR_MON_8197F */
  8824. #define BIT_MACRX_ERR_1_8197F BIT(17)
  8825. #define BIT_MACRX_ERR_0_8197F BIT(16)
  8826. #define BIT_MACTX_ERR_3_8197F BIT(3)
  8827. #define BIT_MACTX_ERR_2_8197F BIT(2)
  8828. #define BIT_MACTX_ERR_1_8197F BIT(1)
  8829. #define BIT_MACTX_ERR_0_8197F BIT(0)
  8830. /* 2 REG_SEARCH_MACID_8197F */
  8831. #define BIT_EN_TXRPTBUF_CLK_8197F BIT(31)
  8832. #define BIT_SHIFT_INFO_INDEX_OFFSET_8197F 16
  8833. #define BIT_MASK_INFO_INDEX_OFFSET_8197F 0x1fff
  8834. #define BIT_INFO_INDEX_OFFSET_8197F(x) (((x) & BIT_MASK_INFO_INDEX_OFFSET_8197F) << BIT_SHIFT_INFO_INDEX_OFFSET_8197F)
  8835. #define BITS_INFO_INDEX_OFFSET_8197F (BIT_MASK_INFO_INDEX_OFFSET_8197F << BIT_SHIFT_INFO_INDEX_OFFSET_8197F)
  8836. #define BIT_CLEAR_INFO_INDEX_OFFSET_8197F(x) ((x) & (~BITS_INFO_INDEX_OFFSET_8197F))
  8837. #define BIT_GET_INFO_INDEX_OFFSET_8197F(x) (((x) >> BIT_SHIFT_INFO_INDEX_OFFSET_8197F) & BIT_MASK_INFO_INDEX_OFFSET_8197F)
  8838. #define BIT_SET_INFO_INDEX_OFFSET_8197F(x, v) (BIT_CLEAR_INFO_INDEX_OFFSET_8197F(x) | BIT_INFO_INDEX_OFFSET_8197F(v))
  8839. #define BIT_DIS_INFOSRCH_8197F BIT(14)
  8840. #define BIT_DISABLE_B0_8197F BIT(13)
  8841. #define BIT_SHIFT_INFO_ADDR_OFFSET_8197F 0
  8842. #define BIT_MASK_INFO_ADDR_OFFSET_8197F 0x1fff
  8843. #define BIT_INFO_ADDR_OFFSET_8197F(x) (((x) & BIT_MASK_INFO_ADDR_OFFSET_8197F) << BIT_SHIFT_INFO_ADDR_OFFSET_8197F)
  8844. #define BITS_INFO_ADDR_OFFSET_8197F (BIT_MASK_INFO_ADDR_OFFSET_8197F << BIT_SHIFT_INFO_ADDR_OFFSET_8197F)
  8845. #define BIT_CLEAR_INFO_ADDR_OFFSET_8197F(x) ((x) & (~BITS_INFO_ADDR_OFFSET_8197F))
  8846. #define BIT_GET_INFO_ADDR_OFFSET_8197F(x) (((x) >> BIT_SHIFT_INFO_ADDR_OFFSET_8197F) & BIT_MASK_INFO_ADDR_OFFSET_8197F)
  8847. #define BIT_SET_INFO_ADDR_OFFSET_8197F(x, v) (BIT_CLEAR_INFO_ADDR_OFFSET_8197F(x) | BIT_INFO_ADDR_OFFSET_8197F(v))
  8848. /* 2 REG_BT_COEX_TABLE_8197F (BT-COEXISTENCE CONTROL REGISTER) */
  8849. #define BIT_PRI_MASK_RX_RESP_8197F BIT(126)
  8850. #define BIT_PRI_MASK_RXOFDM_8197F BIT(125)
  8851. #define BIT_PRI_MASK_RXCCK_8197F BIT(124)
  8852. #define BIT_SHIFT_PRI_MASK_TXAC_8197F (117 & CPU_OPT_WIDTH)
  8853. #define BIT_MASK_PRI_MASK_TXAC_8197F 0x7f
  8854. #define BIT_PRI_MASK_TXAC_8197F(x) (((x) & BIT_MASK_PRI_MASK_TXAC_8197F) << BIT_SHIFT_PRI_MASK_TXAC_8197F)
  8855. #define BITS_PRI_MASK_TXAC_8197F (BIT_MASK_PRI_MASK_TXAC_8197F << BIT_SHIFT_PRI_MASK_TXAC_8197F)
  8856. #define BIT_CLEAR_PRI_MASK_TXAC_8197F(x) ((x) & (~BITS_PRI_MASK_TXAC_8197F))
  8857. #define BIT_GET_PRI_MASK_TXAC_8197F(x) (((x) >> BIT_SHIFT_PRI_MASK_TXAC_8197F) & BIT_MASK_PRI_MASK_TXAC_8197F)
  8858. #define BIT_SET_PRI_MASK_TXAC_8197F(x, v) (BIT_CLEAR_PRI_MASK_TXAC_8197F(x) | BIT_PRI_MASK_TXAC_8197F(v))
  8859. #define BIT_SHIFT_PRI_MASK_NAV_8197F (109 & CPU_OPT_WIDTH)
  8860. #define BIT_MASK_PRI_MASK_NAV_8197F 0xff
  8861. #define BIT_PRI_MASK_NAV_8197F(x) (((x) & BIT_MASK_PRI_MASK_NAV_8197F) << BIT_SHIFT_PRI_MASK_NAV_8197F)
  8862. #define BITS_PRI_MASK_NAV_8197F (BIT_MASK_PRI_MASK_NAV_8197F << BIT_SHIFT_PRI_MASK_NAV_8197F)
  8863. #define BIT_CLEAR_PRI_MASK_NAV_8197F(x) ((x) & (~BITS_PRI_MASK_NAV_8197F))
  8864. #define BIT_GET_PRI_MASK_NAV_8197F(x) (((x) >> BIT_SHIFT_PRI_MASK_NAV_8197F) & BIT_MASK_PRI_MASK_NAV_8197F)
  8865. #define BIT_SET_PRI_MASK_NAV_8197F(x, v) (BIT_CLEAR_PRI_MASK_NAV_8197F(x) | BIT_PRI_MASK_NAV_8197F(v))
  8866. #define BIT_PRI_MASK_CCK_8197F BIT(108)
  8867. #define BIT_PRI_MASK_OFDM_8197F BIT(107)
  8868. #define BIT_PRI_MASK_RTY_8197F BIT(106)
  8869. #define BIT_SHIFT_PRI_MASK_NUM_8197F (102 & CPU_OPT_WIDTH)
  8870. #define BIT_MASK_PRI_MASK_NUM_8197F 0xf
  8871. #define BIT_PRI_MASK_NUM_8197F(x) (((x) & BIT_MASK_PRI_MASK_NUM_8197F) << BIT_SHIFT_PRI_MASK_NUM_8197F)
  8872. #define BITS_PRI_MASK_NUM_8197F (BIT_MASK_PRI_MASK_NUM_8197F << BIT_SHIFT_PRI_MASK_NUM_8197F)
  8873. #define BIT_CLEAR_PRI_MASK_NUM_8197F(x) ((x) & (~BITS_PRI_MASK_NUM_8197F))
  8874. #define BIT_GET_PRI_MASK_NUM_8197F(x) (((x) >> BIT_SHIFT_PRI_MASK_NUM_8197F) & BIT_MASK_PRI_MASK_NUM_8197F)
  8875. #define BIT_SET_PRI_MASK_NUM_8197F(x, v) (BIT_CLEAR_PRI_MASK_NUM_8197F(x) | BIT_PRI_MASK_NUM_8197F(v))
  8876. #define BIT_SHIFT_PRI_MASK_TYPE_8197F (98 & CPU_OPT_WIDTH)
  8877. #define BIT_MASK_PRI_MASK_TYPE_8197F 0xf
  8878. #define BIT_PRI_MASK_TYPE_8197F(x) (((x) & BIT_MASK_PRI_MASK_TYPE_8197F) << BIT_SHIFT_PRI_MASK_TYPE_8197F)
  8879. #define BITS_PRI_MASK_TYPE_8197F (BIT_MASK_PRI_MASK_TYPE_8197F << BIT_SHIFT_PRI_MASK_TYPE_8197F)
  8880. #define BIT_CLEAR_PRI_MASK_TYPE_8197F(x) ((x) & (~BITS_PRI_MASK_TYPE_8197F))
  8881. #define BIT_GET_PRI_MASK_TYPE_8197F(x) (((x) >> BIT_SHIFT_PRI_MASK_TYPE_8197F) & BIT_MASK_PRI_MASK_TYPE_8197F)
  8882. #define BIT_SET_PRI_MASK_TYPE_8197F(x, v) (BIT_CLEAR_PRI_MASK_TYPE_8197F(x) | BIT_PRI_MASK_TYPE_8197F(v))
  8883. #define BIT_OOB_8197F BIT(97)
  8884. #define BIT_ANT_SEL_8197F BIT(96)
  8885. #define BIT_SHIFT_BREAK_TABLE_2_8197F (80 & CPU_OPT_WIDTH)
  8886. #define BIT_MASK_BREAK_TABLE_2_8197F 0xffff
  8887. #define BIT_BREAK_TABLE_2_8197F(x) (((x) & BIT_MASK_BREAK_TABLE_2_8197F) << BIT_SHIFT_BREAK_TABLE_2_8197F)
  8888. #define BITS_BREAK_TABLE_2_8197F (BIT_MASK_BREAK_TABLE_2_8197F << BIT_SHIFT_BREAK_TABLE_2_8197F)
  8889. #define BIT_CLEAR_BREAK_TABLE_2_8197F(x) ((x) & (~BITS_BREAK_TABLE_2_8197F))
  8890. #define BIT_GET_BREAK_TABLE_2_8197F(x) (((x) >> BIT_SHIFT_BREAK_TABLE_2_8197F) & BIT_MASK_BREAK_TABLE_2_8197F)
  8891. #define BIT_SET_BREAK_TABLE_2_8197F(x, v) (BIT_CLEAR_BREAK_TABLE_2_8197F(x) | BIT_BREAK_TABLE_2_8197F(v))
  8892. #define BIT_SHIFT_BREAK_TABLE_1_8197F (64 & CPU_OPT_WIDTH)
  8893. #define BIT_MASK_BREAK_TABLE_1_8197F 0xffff
  8894. #define BIT_BREAK_TABLE_1_8197F(x) (((x) & BIT_MASK_BREAK_TABLE_1_8197F) << BIT_SHIFT_BREAK_TABLE_1_8197F)
  8895. #define BITS_BREAK_TABLE_1_8197F (BIT_MASK_BREAK_TABLE_1_8197F << BIT_SHIFT_BREAK_TABLE_1_8197F)
  8896. #define BIT_CLEAR_BREAK_TABLE_1_8197F(x) ((x) & (~BITS_BREAK_TABLE_1_8197F))
  8897. #define BIT_GET_BREAK_TABLE_1_8197F(x) (((x) >> BIT_SHIFT_BREAK_TABLE_1_8197F) & BIT_MASK_BREAK_TABLE_1_8197F)
  8898. #define BIT_SET_BREAK_TABLE_1_8197F(x, v) (BIT_CLEAR_BREAK_TABLE_1_8197F(x) | BIT_BREAK_TABLE_1_8197F(v))
  8899. #define BIT_SHIFT_COEX_TABLE_2_8197F (32 & CPU_OPT_WIDTH)
  8900. #define BIT_MASK_COEX_TABLE_2_8197F 0xffffffffL
  8901. #define BIT_COEX_TABLE_2_8197F(x) (((x) & BIT_MASK_COEX_TABLE_2_8197F) << BIT_SHIFT_COEX_TABLE_2_8197F)
  8902. #define BITS_COEX_TABLE_2_8197F (BIT_MASK_COEX_TABLE_2_8197F << BIT_SHIFT_COEX_TABLE_2_8197F)
  8903. #define BIT_CLEAR_COEX_TABLE_2_8197F(x) ((x) & (~BITS_COEX_TABLE_2_8197F))
  8904. #define BIT_GET_COEX_TABLE_2_8197F(x) (((x) >> BIT_SHIFT_COEX_TABLE_2_8197F) & BIT_MASK_COEX_TABLE_2_8197F)
  8905. #define BIT_SET_COEX_TABLE_2_8197F(x, v) (BIT_CLEAR_COEX_TABLE_2_8197F(x) | BIT_COEX_TABLE_2_8197F(v))
  8906. #define BIT_SHIFT_COEX_TABLE_1_8197F 0
  8907. #define BIT_MASK_COEX_TABLE_1_8197F 0xffffffffL
  8908. #define BIT_COEX_TABLE_1_8197F(x) (((x) & BIT_MASK_COEX_TABLE_1_8197F) << BIT_SHIFT_COEX_TABLE_1_8197F)
  8909. #define BITS_COEX_TABLE_1_8197F (BIT_MASK_COEX_TABLE_1_8197F << BIT_SHIFT_COEX_TABLE_1_8197F)
  8910. #define BIT_CLEAR_COEX_TABLE_1_8197F(x) ((x) & (~BITS_COEX_TABLE_1_8197F))
  8911. #define BIT_GET_COEX_TABLE_1_8197F(x) (((x) >> BIT_SHIFT_COEX_TABLE_1_8197F) & BIT_MASK_COEX_TABLE_1_8197F)
  8912. #define BIT_SET_COEX_TABLE_1_8197F(x, v) (BIT_CLEAR_COEX_TABLE_1_8197F(x) | BIT_COEX_TABLE_1_8197F(v))
  8913. /* 2 REG_RXCMD_0_8197F */
  8914. #define BIT_RXCMD_EN_8197F BIT(31)
  8915. #define BIT_SHIFT_RXCMD_INFO_8197F 0
  8916. #define BIT_MASK_RXCMD_INFO_8197F 0x7fffffffL
  8917. #define BIT_RXCMD_INFO_8197F(x) (((x) & BIT_MASK_RXCMD_INFO_8197F) << BIT_SHIFT_RXCMD_INFO_8197F)
  8918. #define BITS_RXCMD_INFO_8197F (BIT_MASK_RXCMD_INFO_8197F << BIT_SHIFT_RXCMD_INFO_8197F)
  8919. #define BIT_CLEAR_RXCMD_INFO_8197F(x) ((x) & (~BITS_RXCMD_INFO_8197F))
  8920. #define BIT_GET_RXCMD_INFO_8197F(x) (((x) >> BIT_SHIFT_RXCMD_INFO_8197F) & BIT_MASK_RXCMD_INFO_8197F)
  8921. #define BIT_SET_RXCMD_INFO_8197F(x, v) (BIT_CLEAR_RXCMD_INFO_8197F(x) | BIT_RXCMD_INFO_8197F(v))
  8922. /* 2 REG_RXCMD_1_8197F */
  8923. #define BIT_SHIFT_RXCMD_PRD_8197F 0
  8924. #define BIT_MASK_RXCMD_PRD_8197F 0xffff
  8925. #define BIT_RXCMD_PRD_8197F(x) (((x) & BIT_MASK_RXCMD_PRD_8197F) << BIT_SHIFT_RXCMD_PRD_8197F)
  8926. #define BITS_RXCMD_PRD_8197F (BIT_MASK_RXCMD_PRD_8197F << BIT_SHIFT_RXCMD_PRD_8197F)
  8927. #define BIT_CLEAR_RXCMD_PRD_8197F(x) ((x) & (~BITS_RXCMD_PRD_8197F))
  8928. #define BIT_GET_RXCMD_PRD_8197F(x) (((x) >> BIT_SHIFT_RXCMD_PRD_8197F) & BIT_MASK_RXCMD_PRD_8197F)
  8929. #define BIT_SET_RXCMD_PRD_8197F(x, v) (BIT_CLEAR_RXCMD_PRD_8197F(x) | BIT_RXCMD_PRD_8197F(v))
  8930. /* 2 REG_NOT_VALID_8197F */
  8931. /* 2 REG_WMAC_RESP_TXINFO_8197F (RESPONSE TXINFO REGISTER) */
  8932. #define BIT_SHIFT_WMAC_RESP_MFB_8197F 25
  8933. #define BIT_MASK_WMAC_RESP_MFB_8197F 0x7f
  8934. #define BIT_WMAC_RESP_MFB_8197F(x) (((x) & BIT_MASK_WMAC_RESP_MFB_8197F) << BIT_SHIFT_WMAC_RESP_MFB_8197F)
  8935. #define BITS_WMAC_RESP_MFB_8197F (BIT_MASK_WMAC_RESP_MFB_8197F << BIT_SHIFT_WMAC_RESP_MFB_8197F)
  8936. #define BIT_CLEAR_WMAC_RESP_MFB_8197F(x) ((x) & (~BITS_WMAC_RESP_MFB_8197F))
  8937. #define BIT_GET_WMAC_RESP_MFB_8197F(x) (((x) >> BIT_SHIFT_WMAC_RESP_MFB_8197F) & BIT_MASK_WMAC_RESP_MFB_8197F)
  8938. #define BIT_SET_WMAC_RESP_MFB_8197F(x, v) (BIT_CLEAR_WMAC_RESP_MFB_8197F(x) | BIT_WMAC_RESP_MFB_8197F(v))
  8939. #define BIT_SHIFT_WMAC_ANTINF_SEL_8197F 23
  8940. #define BIT_MASK_WMAC_ANTINF_SEL_8197F 0x3
  8941. #define BIT_WMAC_ANTINF_SEL_8197F(x) (((x) & BIT_MASK_WMAC_ANTINF_SEL_8197F) << BIT_SHIFT_WMAC_ANTINF_SEL_8197F)
  8942. #define BITS_WMAC_ANTINF_SEL_8197F (BIT_MASK_WMAC_ANTINF_SEL_8197F << BIT_SHIFT_WMAC_ANTINF_SEL_8197F)
  8943. #define BIT_CLEAR_WMAC_ANTINF_SEL_8197F(x) ((x) & (~BITS_WMAC_ANTINF_SEL_8197F))
  8944. #define BIT_GET_WMAC_ANTINF_SEL_8197F(x) (((x) >> BIT_SHIFT_WMAC_ANTINF_SEL_8197F) & BIT_MASK_WMAC_ANTINF_SEL_8197F)
  8945. #define BIT_SET_WMAC_ANTINF_SEL_8197F(x, v) (BIT_CLEAR_WMAC_ANTINF_SEL_8197F(x) | BIT_WMAC_ANTINF_SEL_8197F(v))
  8946. #define BIT_SHIFT_WMAC_ANTSEL_SEL_8197F 21
  8947. #define BIT_MASK_WMAC_ANTSEL_SEL_8197F 0x3
  8948. #define BIT_WMAC_ANTSEL_SEL_8197F(x) (((x) & BIT_MASK_WMAC_ANTSEL_SEL_8197F) << BIT_SHIFT_WMAC_ANTSEL_SEL_8197F)
  8949. #define BITS_WMAC_ANTSEL_SEL_8197F (BIT_MASK_WMAC_ANTSEL_SEL_8197F << BIT_SHIFT_WMAC_ANTSEL_SEL_8197F)
  8950. #define BIT_CLEAR_WMAC_ANTSEL_SEL_8197F(x) ((x) & (~BITS_WMAC_ANTSEL_SEL_8197F))
  8951. #define BIT_GET_WMAC_ANTSEL_SEL_8197F(x) (((x) >> BIT_SHIFT_WMAC_ANTSEL_SEL_8197F) & BIT_MASK_WMAC_ANTSEL_SEL_8197F)
  8952. #define BIT_SET_WMAC_ANTSEL_SEL_8197F(x, v) (BIT_CLEAR_WMAC_ANTSEL_SEL_8197F(x) | BIT_WMAC_ANTSEL_SEL_8197F(v))
  8953. #define BIT_SHIFT_R_WMAC_RESP_TXPOWER_8197F 18
  8954. #define BIT_MASK_R_WMAC_RESP_TXPOWER_8197F 0x7
  8955. #define BIT_R_WMAC_RESP_TXPOWER_8197F(x) (((x) & BIT_MASK_R_WMAC_RESP_TXPOWER_8197F) << BIT_SHIFT_R_WMAC_RESP_TXPOWER_8197F)
  8956. #define BITS_R_WMAC_RESP_TXPOWER_8197F (BIT_MASK_R_WMAC_RESP_TXPOWER_8197F << BIT_SHIFT_R_WMAC_RESP_TXPOWER_8197F)
  8957. #define BIT_CLEAR_R_WMAC_RESP_TXPOWER_8197F(x) ((x) & (~BITS_R_WMAC_RESP_TXPOWER_8197F))
  8958. #define BIT_GET_R_WMAC_RESP_TXPOWER_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_RESP_TXPOWER_8197F) & BIT_MASK_R_WMAC_RESP_TXPOWER_8197F)
  8959. #define BIT_SET_R_WMAC_RESP_TXPOWER_8197F(x, v) (BIT_CLEAR_R_WMAC_RESP_TXPOWER_8197F(x) | BIT_R_WMAC_RESP_TXPOWER_8197F(v))
  8960. #define BIT_SHIFT_WMAC_RESP_TXANT_8197F 0
  8961. #define BIT_MASK_WMAC_RESP_TXANT_8197F 0x3ffff
  8962. #define BIT_WMAC_RESP_TXANT_8197F(x) (((x) & BIT_MASK_WMAC_RESP_TXANT_8197F) << BIT_SHIFT_WMAC_RESP_TXANT_8197F)
  8963. #define BITS_WMAC_RESP_TXANT_8197F (BIT_MASK_WMAC_RESP_TXANT_8197F << BIT_SHIFT_WMAC_RESP_TXANT_8197F)
  8964. #define BIT_CLEAR_WMAC_RESP_TXANT_8197F(x) ((x) & (~BITS_WMAC_RESP_TXANT_8197F))
  8965. #define BIT_GET_WMAC_RESP_TXANT_8197F(x) (((x) >> BIT_SHIFT_WMAC_RESP_TXANT_8197F) & BIT_MASK_WMAC_RESP_TXANT_8197F)
  8966. #define BIT_SET_WMAC_RESP_TXANT_8197F(x, v) (BIT_CLEAR_WMAC_RESP_TXANT_8197F(x) | BIT_WMAC_RESP_TXANT_8197F(v))
  8967. /* 2 REG_BBPSF_CTRL_8197F */
  8968. #define BIT_CTL_IDLE_CLR_CSI_RPT_8197F BIT(31)
  8969. #define BIT_WMAC_USE_NDPARATE_8197F BIT(30)
  8970. #define BIT_SHIFT_WMAC_CSI_RATE_8197F 24
  8971. #define BIT_MASK_WMAC_CSI_RATE_8197F 0x3f
  8972. #define BIT_WMAC_CSI_RATE_8197F(x) (((x) & BIT_MASK_WMAC_CSI_RATE_8197F) << BIT_SHIFT_WMAC_CSI_RATE_8197F)
  8973. #define BITS_WMAC_CSI_RATE_8197F (BIT_MASK_WMAC_CSI_RATE_8197F << BIT_SHIFT_WMAC_CSI_RATE_8197F)
  8974. #define BIT_CLEAR_WMAC_CSI_RATE_8197F(x) ((x) & (~BITS_WMAC_CSI_RATE_8197F))
  8975. #define BIT_GET_WMAC_CSI_RATE_8197F(x) (((x) >> BIT_SHIFT_WMAC_CSI_RATE_8197F) & BIT_MASK_WMAC_CSI_RATE_8197F)
  8976. #define BIT_SET_WMAC_CSI_RATE_8197F(x, v) (BIT_CLEAR_WMAC_CSI_RATE_8197F(x) | BIT_WMAC_CSI_RATE_8197F(v))
  8977. #define BIT_SHIFT_WMAC_RESP_TXRATE_8197F 16
  8978. #define BIT_MASK_WMAC_RESP_TXRATE_8197F 0xff
  8979. #define BIT_WMAC_RESP_TXRATE_8197F(x) (((x) & BIT_MASK_WMAC_RESP_TXRATE_8197F) << BIT_SHIFT_WMAC_RESP_TXRATE_8197F)
  8980. #define BITS_WMAC_RESP_TXRATE_8197F (BIT_MASK_WMAC_RESP_TXRATE_8197F << BIT_SHIFT_WMAC_RESP_TXRATE_8197F)
  8981. #define BIT_CLEAR_WMAC_RESP_TXRATE_8197F(x) ((x) & (~BITS_WMAC_RESP_TXRATE_8197F))
  8982. #define BIT_GET_WMAC_RESP_TXRATE_8197F(x) (((x) >> BIT_SHIFT_WMAC_RESP_TXRATE_8197F) & BIT_MASK_WMAC_RESP_TXRATE_8197F)
  8983. #define BIT_SET_WMAC_RESP_TXRATE_8197F(x, v) (BIT_CLEAR_WMAC_RESP_TXRATE_8197F(x) | BIT_WMAC_RESP_TXRATE_8197F(v))
  8984. #define BIT_BBPSF_MPDUCHKEN_8197F BIT(5)
  8985. #define BIT_BBPSF_MHCHKEN_8197F BIT(4)
  8986. #define BIT_BBPSF_ERRCHKEN_8197F BIT(3)
  8987. #define BIT_SHIFT_BBPSF_ERRTHR_8197F 0
  8988. #define BIT_MASK_BBPSF_ERRTHR_8197F 0x7
  8989. #define BIT_BBPSF_ERRTHR_8197F(x) (((x) & BIT_MASK_BBPSF_ERRTHR_8197F) << BIT_SHIFT_BBPSF_ERRTHR_8197F)
  8990. #define BITS_BBPSF_ERRTHR_8197F (BIT_MASK_BBPSF_ERRTHR_8197F << BIT_SHIFT_BBPSF_ERRTHR_8197F)
  8991. #define BIT_CLEAR_BBPSF_ERRTHR_8197F(x) ((x) & (~BITS_BBPSF_ERRTHR_8197F))
  8992. #define BIT_GET_BBPSF_ERRTHR_8197F(x) (((x) >> BIT_SHIFT_BBPSF_ERRTHR_8197F) & BIT_MASK_BBPSF_ERRTHR_8197F)
  8993. #define BIT_SET_BBPSF_ERRTHR_8197F(x, v) (BIT_CLEAR_BBPSF_ERRTHR_8197F(x) | BIT_BBPSF_ERRTHR_8197F(v))
  8994. /* 2 REG_NOT_VALID_8197F */
  8995. /* 2 REG_P2P_RX_BCN_NOA_8197F (P2P RX BEACON NOA REGISTER) */
  8996. #define BIT_NOA_PARSER_EN_8197F BIT(15)
  8997. #define BIT_SHIFT_BSSID_SEL_8197F 12
  8998. #define BIT_MASK_BSSID_SEL_8197F 0x7
  8999. #define BIT_BSSID_SEL_8197F(x) (((x) & BIT_MASK_BSSID_SEL_8197F) << BIT_SHIFT_BSSID_SEL_8197F)
  9000. #define BITS_BSSID_SEL_8197F (BIT_MASK_BSSID_SEL_8197F << BIT_SHIFT_BSSID_SEL_8197F)
  9001. #define BIT_CLEAR_BSSID_SEL_8197F(x) ((x) & (~BITS_BSSID_SEL_8197F))
  9002. #define BIT_GET_BSSID_SEL_8197F(x) (((x) >> BIT_SHIFT_BSSID_SEL_8197F) & BIT_MASK_BSSID_SEL_8197F)
  9003. #define BIT_SET_BSSID_SEL_8197F(x, v) (BIT_CLEAR_BSSID_SEL_8197F(x) | BIT_BSSID_SEL_8197F(v))
  9004. #define BIT_SHIFT_P2P_OUI_TYPE_8197F 0
  9005. #define BIT_MASK_P2P_OUI_TYPE_8197F 0xff
  9006. #define BIT_P2P_OUI_TYPE_8197F(x) (((x) & BIT_MASK_P2P_OUI_TYPE_8197F) << BIT_SHIFT_P2P_OUI_TYPE_8197F)
  9007. #define BITS_P2P_OUI_TYPE_8197F (BIT_MASK_P2P_OUI_TYPE_8197F << BIT_SHIFT_P2P_OUI_TYPE_8197F)
  9008. #define BIT_CLEAR_P2P_OUI_TYPE_8197F(x) ((x) & (~BITS_P2P_OUI_TYPE_8197F))
  9009. #define BIT_GET_P2P_OUI_TYPE_8197F(x) (((x) >> BIT_SHIFT_P2P_OUI_TYPE_8197F) & BIT_MASK_P2P_OUI_TYPE_8197F)
  9010. #define BIT_SET_P2P_OUI_TYPE_8197F(x, v) (BIT_CLEAR_P2P_OUI_TYPE_8197F(x) | BIT_P2P_OUI_TYPE_8197F(v))
  9011. /* 2 REG_ASSOCIATED_BFMER0_INFO_8197F (ASSOCIATED BEAMFORMER0 INFO REGISTER) */
  9012. #define BIT_SHIFT_R_WMAC_TXCSI_AID0_8197F (48 & CPU_OPT_WIDTH)
  9013. #define BIT_MASK_R_WMAC_TXCSI_AID0_8197F 0x1ff
  9014. #define BIT_R_WMAC_TXCSI_AID0_8197F(x) (((x) & BIT_MASK_R_WMAC_TXCSI_AID0_8197F) << BIT_SHIFT_R_WMAC_TXCSI_AID0_8197F)
  9015. #define BITS_R_WMAC_TXCSI_AID0_8197F (BIT_MASK_R_WMAC_TXCSI_AID0_8197F << BIT_SHIFT_R_WMAC_TXCSI_AID0_8197F)
  9016. #define BIT_CLEAR_R_WMAC_TXCSI_AID0_8197F(x) ((x) & (~BITS_R_WMAC_TXCSI_AID0_8197F))
  9017. #define BIT_GET_R_WMAC_TXCSI_AID0_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_TXCSI_AID0_8197F) & BIT_MASK_R_WMAC_TXCSI_AID0_8197F)
  9018. #define BIT_SET_R_WMAC_TXCSI_AID0_8197F(x, v) (BIT_CLEAR_R_WMAC_TXCSI_AID0_8197F(x) | BIT_R_WMAC_TXCSI_AID0_8197F(v))
  9019. #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8197F 0
  9020. #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8197F 0xffffffffffffL
  9021. #define BIT_R_WMAC_SOUNDING_RXADD_R0_8197F(x) (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8197F) << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8197F)
  9022. #define BITS_R_WMAC_SOUNDING_RXADD_R0_8197F (BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8197F << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8197F)
  9023. #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_8197F(x) ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R0_8197F))
  9024. #define BIT_GET_R_WMAC_SOUNDING_RXADD_R0_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8197F) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8197F)
  9025. #define BIT_SET_R_WMAC_SOUNDING_RXADD_R0_8197F(x, v) (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_8197F(x) | BIT_R_WMAC_SOUNDING_RXADD_R0_8197F(v))
  9026. /* 2 REG_ASSOCIATED_BFMER1_INFO_8197F (ASSOCIATED BEAMFORMER1 INFO REGISTER) */
  9027. #define BIT_SHIFT_R_WMAC_TXCSI_AID1_8197F (48 & CPU_OPT_WIDTH)
  9028. #define BIT_MASK_R_WMAC_TXCSI_AID1_8197F 0x1ff
  9029. #define BIT_R_WMAC_TXCSI_AID1_8197F(x) (((x) & BIT_MASK_R_WMAC_TXCSI_AID1_8197F) << BIT_SHIFT_R_WMAC_TXCSI_AID1_8197F)
  9030. #define BITS_R_WMAC_TXCSI_AID1_8197F (BIT_MASK_R_WMAC_TXCSI_AID1_8197F << BIT_SHIFT_R_WMAC_TXCSI_AID1_8197F)
  9031. #define BIT_CLEAR_R_WMAC_TXCSI_AID1_8197F(x) ((x) & (~BITS_R_WMAC_TXCSI_AID1_8197F))
  9032. #define BIT_GET_R_WMAC_TXCSI_AID1_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_TXCSI_AID1_8197F) & BIT_MASK_R_WMAC_TXCSI_AID1_8197F)
  9033. #define BIT_SET_R_WMAC_TXCSI_AID1_8197F(x, v) (BIT_CLEAR_R_WMAC_TXCSI_AID1_8197F(x) | BIT_R_WMAC_TXCSI_AID1_8197F(v))
  9034. #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8197F 0
  9035. #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8197F 0xffffffffffffL
  9036. #define BIT_R_WMAC_SOUNDING_RXADD_R1_8197F(x) (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8197F) << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8197F)
  9037. #define BITS_R_WMAC_SOUNDING_RXADD_R1_8197F (BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8197F << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8197F)
  9038. #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_8197F(x) ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R1_8197F))
  9039. #define BIT_GET_R_WMAC_SOUNDING_RXADD_R1_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8197F) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8197F)
  9040. #define BIT_SET_R_WMAC_SOUNDING_RXADD_R1_8197F(x, v) (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_8197F(x) | BIT_R_WMAC_SOUNDING_RXADD_R1_8197F(v))
  9041. /* 2 REG_NOT_VALID_8197F */
  9042. /* 2 REG_NOT_VALID_8197F */
  9043. /* 2 REG_NOT_VALID_8197F */
  9044. /* 2 REG_NOT_VALID_8197F */
  9045. /* 2 REG_NOT_VALID_8197F */
  9046. /* 2 REG_TX_CSI_RPT_PARAM_BW20_8197F (TX CSI REPORT PARAMETER_BW20 REGISTER) */
  9047. #define BIT_SHIFT_R_WMAC_BFINFO_20M_1_8197F 16
  9048. #define BIT_MASK_R_WMAC_BFINFO_20M_1_8197F 0xfff
  9049. #define BIT_R_WMAC_BFINFO_20M_1_8197F(x) (((x) & BIT_MASK_R_WMAC_BFINFO_20M_1_8197F) << BIT_SHIFT_R_WMAC_BFINFO_20M_1_8197F)
  9050. #define BITS_R_WMAC_BFINFO_20M_1_8197F (BIT_MASK_R_WMAC_BFINFO_20M_1_8197F << BIT_SHIFT_R_WMAC_BFINFO_20M_1_8197F)
  9051. #define BIT_CLEAR_R_WMAC_BFINFO_20M_1_8197F(x) ((x) & (~BITS_R_WMAC_BFINFO_20M_1_8197F))
  9052. #define BIT_GET_R_WMAC_BFINFO_20M_1_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_BFINFO_20M_1_8197F) & BIT_MASK_R_WMAC_BFINFO_20M_1_8197F)
  9053. #define BIT_SET_R_WMAC_BFINFO_20M_1_8197F(x, v) (BIT_CLEAR_R_WMAC_BFINFO_20M_1_8197F(x) | BIT_R_WMAC_BFINFO_20M_1_8197F(v))
  9054. #define BIT_SHIFT_R_WMAC_BFINFO_20M_0_8197F 0
  9055. #define BIT_MASK_R_WMAC_BFINFO_20M_0_8197F 0xfff
  9056. #define BIT_R_WMAC_BFINFO_20M_0_8197F(x) (((x) & BIT_MASK_R_WMAC_BFINFO_20M_0_8197F) << BIT_SHIFT_R_WMAC_BFINFO_20M_0_8197F)
  9057. #define BITS_R_WMAC_BFINFO_20M_0_8197F (BIT_MASK_R_WMAC_BFINFO_20M_0_8197F << BIT_SHIFT_R_WMAC_BFINFO_20M_0_8197F)
  9058. #define BIT_CLEAR_R_WMAC_BFINFO_20M_0_8197F(x) ((x) & (~BITS_R_WMAC_BFINFO_20M_0_8197F))
  9059. #define BIT_GET_R_WMAC_BFINFO_20M_0_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_BFINFO_20M_0_8197F) & BIT_MASK_R_WMAC_BFINFO_20M_0_8197F)
  9060. #define BIT_SET_R_WMAC_BFINFO_20M_0_8197F(x, v) (BIT_CLEAR_R_WMAC_BFINFO_20M_0_8197F(x) | BIT_R_WMAC_BFINFO_20M_0_8197F(v))
  9061. /* 2 REG_TX_CSI_RPT_PARAM_BW40_8197F (TX CSI REPORT PARAMETER_BW40 REGISTER) */
  9062. #define BIT_SHIFT_WMAC_RESP_ANTCD_8197F 0
  9063. #define BIT_MASK_WMAC_RESP_ANTCD_8197F 0xf
  9064. #define BIT_WMAC_RESP_ANTCD_8197F(x) (((x) & BIT_MASK_WMAC_RESP_ANTCD_8197F) << BIT_SHIFT_WMAC_RESP_ANTCD_8197F)
  9065. #define BITS_WMAC_RESP_ANTCD_8197F (BIT_MASK_WMAC_RESP_ANTCD_8197F << BIT_SHIFT_WMAC_RESP_ANTCD_8197F)
  9066. #define BIT_CLEAR_WMAC_RESP_ANTCD_8197F(x) ((x) & (~BITS_WMAC_RESP_ANTCD_8197F))
  9067. #define BIT_GET_WMAC_RESP_ANTCD_8197F(x) (((x) >> BIT_SHIFT_WMAC_RESP_ANTCD_8197F) & BIT_MASK_WMAC_RESP_ANTCD_8197F)
  9068. #define BIT_SET_WMAC_RESP_ANTCD_8197F(x, v) (BIT_CLEAR_WMAC_RESP_ANTCD_8197F(x) | BIT_WMAC_RESP_ANTCD_8197F(v))
  9069. /* 2 REG_TX_CSI_RPT_PARAM_BW80_8197F (TX CSI REPORT PARAMETER_BW80 REGISTER) */
  9070. /* 2 REG_BCN_PSR_RPT2_8197F (BEACON PARSER REPORT REGISTER2) */
  9071. #define BIT_SHIFT_DTIM_CNT2_8197F 24
  9072. #define BIT_MASK_DTIM_CNT2_8197F 0xff
  9073. #define BIT_DTIM_CNT2_8197F(x) (((x) & BIT_MASK_DTIM_CNT2_8197F) << BIT_SHIFT_DTIM_CNT2_8197F)
  9074. #define BITS_DTIM_CNT2_8197F (BIT_MASK_DTIM_CNT2_8197F << BIT_SHIFT_DTIM_CNT2_8197F)
  9075. #define BIT_CLEAR_DTIM_CNT2_8197F(x) ((x) & (~BITS_DTIM_CNT2_8197F))
  9076. #define BIT_GET_DTIM_CNT2_8197F(x) (((x) >> BIT_SHIFT_DTIM_CNT2_8197F) & BIT_MASK_DTIM_CNT2_8197F)
  9077. #define BIT_SET_DTIM_CNT2_8197F(x, v) (BIT_CLEAR_DTIM_CNT2_8197F(x) | BIT_DTIM_CNT2_8197F(v))
  9078. #define BIT_SHIFT_DTIM_PERIOD2_8197F 16
  9079. #define BIT_MASK_DTIM_PERIOD2_8197F 0xff
  9080. #define BIT_DTIM_PERIOD2_8197F(x) (((x) & BIT_MASK_DTIM_PERIOD2_8197F) << BIT_SHIFT_DTIM_PERIOD2_8197F)
  9081. #define BITS_DTIM_PERIOD2_8197F (BIT_MASK_DTIM_PERIOD2_8197F << BIT_SHIFT_DTIM_PERIOD2_8197F)
  9082. #define BIT_CLEAR_DTIM_PERIOD2_8197F(x) ((x) & (~BITS_DTIM_PERIOD2_8197F))
  9083. #define BIT_GET_DTIM_PERIOD2_8197F(x) (((x) >> BIT_SHIFT_DTIM_PERIOD2_8197F) & BIT_MASK_DTIM_PERIOD2_8197F)
  9084. #define BIT_SET_DTIM_PERIOD2_8197F(x, v) (BIT_CLEAR_DTIM_PERIOD2_8197F(x) | BIT_DTIM_PERIOD2_8197F(v))
  9085. #define BIT_DTIM2_8197F BIT(15)
  9086. #define BIT_TIM2_8197F BIT(14)
  9087. #define BIT_SHIFT_PS_AID_2_8197F 0
  9088. #define BIT_MASK_PS_AID_2_8197F 0x7ff
  9089. #define BIT_PS_AID_2_8197F(x) (((x) & BIT_MASK_PS_AID_2_8197F) << BIT_SHIFT_PS_AID_2_8197F)
  9090. #define BITS_PS_AID_2_8197F (BIT_MASK_PS_AID_2_8197F << BIT_SHIFT_PS_AID_2_8197F)
  9091. #define BIT_CLEAR_PS_AID_2_8197F(x) ((x) & (~BITS_PS_AID_2_8197F))
  9092. #define BIT_GET_PS_AID_2_8197F(x) (((x) >> BIT_SHIFT_PS_AID_2_8197F) & BIT_MASK_PS_AID_2_8197F)
  9093. #define BIT_SET_PS_AID_2_8197F(x, v) (BIT_CLEAR_PS_AID_2_8197F(x) | BIT_PS_AID_2_8197F(v))
  9094. /* 2 REG_BCN_PSR_RPT3_8197F (BEACON PARSER REPORT REGISTER3) */
  9095. #define BIT_SHIFT_DTIM_CNT3_8197F 24
  9096. #define BIT_MASK_DTIM_CNT3_8197F 0xff
  9097. #define BIT_DTIM_CNT3_8197F(x) (((x) & BIT_MASK_DTIM_CNT3_8197F) << BIT_SHIFT_DTIM_CNT3_8197F)
  9098. #define BITS_DTIM_CNT3_8197F (BIT_MASK_DTIM_CNT3_8197F << BIT_SHIFT_DTIM_CNT3_8197F)
  9099. #define BIT_CLEAR_DTIM_CNT3_8197F(x) ((x) & (~BITS_DTIM_CNT3_8197F))
  9100. #define BIT_GET_DTIM_CNT3_8197F(x) (((x) >> BIT_SHIFT_DTIM_CNT3_8197F) & BIT_MASK_DTIM_CNT3_8197F)
  9101. #define BIT_SET_DTIM_CNT3_8197F(x, v) (BIT_CLEAR_DTIM_CNT3_8197F(x) | BIT_DTIM_CNT3_8197F(v))
  9102. #define BIT_SHIFT_DTIM_PERIOD3_8197F 16
  9103. #define BIT_MASK_DTIM_PERIOD3_8197F 0xff
  9104. #define BIT_DTIM_PERIOD3_8197F(x) (((x) & BIT_MASK_DTIM_PERIOD3_8197F) << BIT_SHIFT_DTIM_PERIOD3_8197F)
  9105. #define BITS_DTIM_PERIOD3_8197F (BIT_MASK_DTIM_PERIOD3_8197F << BIT_SHIFT_DTIM_PERIOD3_8197F)
  9106. #define BIT_CLEAR_DTIM_PERIOD3_8197F(x) ((x) & (~BITS_DTIM_PERIOD3_8197F))
  9107. #define BIT_GET_DTIM_PERIOD3_8197F(x) (((x) >> BIT_SHIFT_DTIM_PERIOD3_8197F) & BIT_MASK_DTIM_PERIOD3_8197F)
  9108. #define BIT_SET_DTIM_PERIOD3_8197F(x, v) (BIT_CLEAR_DTIM_PERIOD3_8197F(x) | BIT_DTIM_PERIOD3_8197F(v))
  9109. #define BIT_DTIM3_8197F BIT(15)
  9110. #define BIT_TIM3_8197F BIT(14)
  9111. #define BIT_SHIFT_PS_AID_3_8197F 0
  9112. #define BIT_MASK_PS_AID_3_8197F 0x7ff
  9113. #define BIT_PS_AID_3_8197F(x) (((x) & BIT_MASK_PS_AID_3_8197F) << BIT_SHIFT_PS_AID_3_8197F)
  9114. #define BITS_PS_AID_3_8197F (BIT_MASK_PS_AID_3_8197F << BIT_SHIFT_PS_AID_3_8197F)
  9115. #define BIT_CLEAR_PS_AID_3_8197F(x) ((x) & (~BITS_PS_AID_3_8197F))
  9116. #define BIT_GET_PS_AID_3_8197F(x) (((x) >> BIT_SHIFT_PS_AID_3_8197F) & BIT_MASK_PS_AID_3_8197F)
  9117. #define BIT_SET_PS_AID_3_8197F(x, v) (BIT_CLEAR_PS_AID_3_8197F(x) | BIT_PS_AID_3_8197F(v))
  9118. /* 2 REG_BCN_PSR_RPT4_8197F (BEACON PARSER REPORT REGISTER4) */
  9119. #define BIT_SHIFT_DTIM_CNT4_8197F 24
  9120. #define BIT_MASK_DTIM_CNT4_8197F 0xff
  9121. #define BIT_DTIM_CNT4_8197F(x) (((x) & BIT_MASK_DTIM_CNT4_8197F) << BIT_SHIFT_DTIM_CNT4_8197F)
  9122. #define BITS_DTIM_CNT4_8197F (BIT_MASK_DTIM_CNT4_8197F << BIT_SHIFT_DTIM_CNT4_8197F)
  9123. #define BIT_CLEAR_DTIM_CNT4_8197F(x) ((x) & (~BITS_DTIM_CNT4_8197F))
  9124. #define BIT_GET_DTIM_CNT4_8197F(x) (((x) >> BIT_SHIFT_DTIM_CNT4_8197F) & BIT_MASK_DTIM_CNT4_8197F)
  9125. #define BIT_SET_DTIM_CNT4_8197F(x, v) (BIT_CLEAR_DTIM_CNT4_8197F(x) | BIT_DTIM_CNT4_8197F(v))
  9126. #define BIT_SHIFT_DTIM_PERIOD4_8197F 16
  9127. #define BIT_MASK_DTIM_PERIOD4_8197F 0xff
  9128. #define BIT_DTIM_PERIOD4_8197F(x) (((x) & BIT_MASK_DTIM_PERIOD4_8197F) << BIT_SHIFT_DTIM_PERIOD4_8197F)
  9129. #define BITS_DTIM_PERIOD4_8197F (BIT_MASK_DTIM_PERIOD4_8197F << BIT_SHIFT_DTIM_PERIOD4_8197F)
  9130. #define BIT_CLEAR_DTIM_PERIOD4_8197F(x) ((x) & (~BITS_DTIM_PERIOD4_8197F))
  9131. #define BIT_GET_DTIM_PERIOD4_8197F(x) (((x) >> BIT_SHIFT_DTIM_PERIOD4_8197F) & BIT_MASK_DTIM_PERIOD4_8197F)
  9132. #define BIT_SET_DTIM_PERIOD4_8197F(x, v) (BIT_CLEAR_DTIM_PERIOD4_8197F(x) | BIT_DTIM_PERIOD4_8197F(v))
  9133. #define BIT_DTIM4_8197F BIT(15)
  9134. #define BIT_TIM4_8197F BIT(14)
  9135. #define BIT_SHIFT_PS_AID_4_8197F 0
  9136. #define BIT_MASK_PS_AID_4_8197F 0x7ff
  9137. #define BIT_PS_AID_4_8197F(x) (((x) & BIT_MASK_PS_AID_4_8197F) << BIT_SHIFT_PS_AID_4_8197F)
  9138. #define BITS_PS_AID_4_8197F (BIT_MASK_PS_AID_4_8197F << BIT_SHIFT_PS_AID_4_8197F)
  9139. #define BIT_CLEAR_PS_AID_4_8197F(x) ((x) & (~BITS_PS_AID_4_8197F))
  9140. #define BIT_GET_PS_AID_4_8197F(x) (((x) >> BIT_SHIFT_PS_AID_4_8197F) & BIT_MASK_PS_AID_4_8197F)
  9141. #define BIT_SET_PS_AID_4_8197F(x, v) (BIT_CLEAR_PS_AID_4_8197F(x) | BIT_PS_AID_4_8197F(v))
  9142. /* 2 REG_A1_ADDR_MASK_8197F (A1 ADDR MASK REGISTER) */
  9143. #define BIT_SHIFT_A1_ADDR_MASK_8197F 0
  9144. #define BIT_MASK_A1_ADDR_MASK_8197F 0xffffffffL
  9145. #define BIT_A1_ADDR_MASK_8197F(x) (((x) & BIT_MASK_A1_ADDR_MASK_8197F) << BIT_SHIFT_A1_ADDR_MASK_8197F)
  9146. #define BITS_A1_ADDR_MASK_8197F (BIT_MASK_A1_ADDR_MASK_8197F << BIT_SHIFT_A1_ADDR_MASK_8197F)
  9147. #define BIT_CLEAR_A1_ADDR_MASK_8197F(x) ((x) & (~BITS_A1_ADDR_MASK_8197F))
  9148. #define BIT_GET_A1_ADDR_MASK_8197F(x) (((x) >> BIT_SHIFT_A1_ADDR_MASK_8197F) & BIT_MASK_A1_ADDR_MASK_8197F)
  9149. #define BIT_SET_A1_ADDR_MASK_8197F(x, v) (BIT_CLEAR_A1_ADDR_MASK_8197F(x) | BIT_A1_ADDR_MASK_8197F(v))
  9150. /* 2 REG_MACID2_8197F (MAC ID2 REGISTER) */
  9151. #define BIT_SHIFT_MACID2_8197F 0
  9152. #define BIT_MASK_MACID2_8197F 0xffffffffffffL
  9153. #define BIT_MACID2_8197F(x) (((x) & BIT_MASK_MACID2_8197F) << BIT_SHIFT_MACID2_8197F)
  9154. #define BITS_MACID2_8197F (BIT_MASK_MACID2_8197F << BIT_SHIFT_MACID2_8197F)
  9155. #define BIT_CLEAR_MACID2_8197F(x) ((x) & (~BITS_MACID2_8197F))
  9156. #define BIT_GET_MACID2_8197F(x) (((x) >> BIT_SHIFT_MACID2_8197F) & BIT_MASK_MACID2_8197F)
  9157. #define BIT_SET_MACID2_8197F(x, v) (BIT_CLEAR_MACID2_8197F(x) | BIT_MACID2_8197F(v))
  9158. /* 2 REG_BSSID2_8197F (BSSID2 REGISTER) */
  9159. #define BIT_SHIFT_BSSID2_8197F 0
  9160. #define BIT_MASK_BSSID2_8197F 0xffffffffffffL
  9161. #define BIT_BSSID2_8197F(x) (((x) & BIT_MASK_BSSID2_8197F) << BIT_SHIFT_BSSID2_8197F)
  9162. #define BITS_BSSID2_8197F (BIT_MASK_BSSID2_8197F << BIT_SHIFT_BSSID2_8197F)
  9163. #define BIT_CLEAR_BSSID2_8197F(x) ((x) & (~BITS_BSSID2_8197F))
  9164. #define BIT_GET_BSSID2_8197F(x) (((x) >> BIT_SHIFT_BSSID2_8197F) & BIT_MASK_BSSID2_8197F)
  9165. #define BIT_SET_BSSID2_8197F(x, v) (BIT_CLEAR_BSSID2_8197F(x) | BIT_BSSID2_8197F(v))
  9166. /* 2 REG_MACID3_8197F (MAC ID3 REGISTER) */
  9167. #define BIT_SHIFT_MACID3_8197F 0
  9168. #define BIT_MASK_MACID3_8197F 0xffffffffffffL
  9169. #define BIT_MACID3_8197F(x) (((x) & BIT_MASK_MACID3_8197F) << BIT_SHIFT_MACID3_8197F)
  9170. #define BITS_MACID3_8197F (BIT_MASK_MACID3_8197F << BIT_SHIFT_MACID3_8197F)
  9171. #define BIT_CLEAR_MACID3_8197F(x) ((x) & (~BITS_MACID3_8197F))
  9172. #define BIT_GET_MACID3_8197F(x) (((x) >> BIT_SHIFT_MACID3_8197F) & BIT_MASK_MACID3_8197F)
  9173. #define BIT_SET_MACID3_8197F(x, v) (BIT_CLEAR_MACID3_8197F(x) | BIT_MACID3_8197F(v))
  9174. /* 2 REG_BSSID3_8197F (BSSID3 REGISTER) */
  9175. #define BIT_SHIFT_BSSID3_8197F 0
  9176. #define BIT_MASK_BSSID3_8197F 0xffffffffffffL
  9177. #define BIT_BSSID3_8197F(x) (((x) & BIT_MASK_BSSID3_8197F) << BIT_SHIFT_BSSID3_8197F)
  9178. #define BITS_BSSID3_8197F (BIT_MASK_BSSID3_8197F << BIT_SHIFT_BSSID3_8197F)
  9179. #define BIT_CLEAR_BSSID3_8197F(x) ((x) & (~BITS_BSSID3_8197F))
  9180. #define BIT_GET_BSSID3_8197F(x) (((x) >> BIT_SHIFT_BSSID3_8197F) & BIT_MASK_BSSID3_8197F)
  9181. #define BIT_SET_BSSID3_8197F(x, v) (BIT_CLEAR_BSSID3_8197F(x) | BIT_BSSID3_8197F(v))
  9182. /* 2 REG_MACID4_8197F (MAC ID4 REGISTER) */
  9183. #define BIT_SHIFT_MACID4_8197F 0
  9184. #define BIT_MASK_MACID4_8197F 0xffffffffffffL
  9185. #define BIT_MACID4_8197F(x) (((x) & BIT_MASK_MACID4_8197F) << BIT_SHIFT_MACID4_8197F)
  9186. #define BITS_MACID4_8197F (BIT_MASK_MACID4_8197F << BIT_SHIFT_MACID4_8197F)
  9187. #define BIT_CLEAR_MACID4_8197F(x) ((x) & (~BITS_MACID4_8197F))
  9188. #define BIT_GET_MACID4_8197F(x) (((x) >> BIT_SHIFT_MACID4_8197F) & BIT_MASK_MACID4_8197F)
  9189. #define BIT_SET_MACID4_8197F(x, v) (BIT_CLEAR_MACID4_8197F(x) | BIT_MACID4_8197F(v))
  9190. /* 2 REG_BSSID4_8197F (BSSID4 REGISTER) */
  9191. #define BIT_SHIFT_BSSID4_8197F 0
  9192. #define BIT_MASK_BSSID4_8197F 0xffffffffffffL
  9193. #define BIT_BSSID4_8197F(x) (((x) & BIT_MASK_BSSID4_8197F) << BIT_SHIFT_BSSID4_8197F)
  9194. #define BITS_BSSID4_8197F (BIT_MASK_BSSID4_8197F << BIT_SHIFT_BSSID4_8197F)
  9195. #define BIT_CLEAR_BSSID4_8197F(x) ((x) & (~BITS_BSSID4_8197F))
  9196. #define BIT_GET_BSSID4_8197F(x) (((x) >> BIT_SHIFT_BSSID4_8197F) & BIT_MASK_BSSID4_8197F)
  9197. #define BIT_SET_BSSID4_8197F(x, v) (BIT_CLEAR_BSSID4_8197F(x) | BIT_BSSID4_8197F(v))
  9198. /* 2 REG_NOA_REPORT_8197F */
  9199. /* 2 REG_PWRBIT_SETTING_8197F */
  9200. #define BIT_CLI3_PWRBIT_OW_EN_8197F BIT(7)
  9201. #define BIT_CLI3_PWR_ST_8197F BIT(6)
  9202. #define BIT_CLI2_PWRBIT_OW_EN_8197F BIT(5)
  9203. #define BIT_CLI2_PWR_ST_8197F BIT(4)
  9204. #define BIT_CLI1_PWRBIT_OW_EN_8197F BIT(3)
  9205. #define BIT_CLI1_PWR_ST_8197F BIT(2)
  9206. #define BIT_CLI0_PWRBIT_OW_EN_8197F BIT(1)
  9207. #define BIT_CLI0_PWR_ST_8197F BIT(0)
  9208. /* 2 REG_WMAC_MU_BF_OPTION_8197F */
  9209. #define BIT_WMAC_RESP_NONSTA1_DIS_8197F BIT(7)
  9210. #define BIT_BIT_WMAC_TXMU_ACKPOLICY_EN_8197F BIT(6)
  9211. #define BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8197F 4
  9212. #define BIT_MASK_WMAC_TXMU_ACKPOLICY_8197F 0x3
  9213. #define BIT_WMAC_TXMU_ACKPOLICY_8197F(x) (((x) & BIT_MASK_WMAC_TXMU_ACKPOLICY_8197F) << BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8197F)
  9214. #define BITS_WMAC_TXMU_ACKPOLICY_8197F (BIT_MASK_WMAC_TXMU_ACKPOLICY_8197F << BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8197F)
  9215. #define BIT_CLEAR_WMAC_TXMU_ACKPOLICY_8197F(x) ((x) & (~BITS_WMAC_TXMU_ACKPOLICY_8197F))
  9216. #define BIT_GET_WMAC_TXMU_ACKPOLICY_8197F(x) (((x) >> BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8197F) & BIT_MASK_WMAC_TXMU_ACKPOLICY_8197F)
  9217. #define BIT_SET_WMAC_TXMU_ACKPOLICY_8197F(x, v) (BIT_CLEAR_WMAC_TXMU_ACKPOLICY_8197F(x) | BIT_WMAC_TXMU_ACKPOLICY_8197F(v))
  9218. #define BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8197F 1
  9219. #define BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8197F 0x7
  9220. #define BIT_WMAC_MU_BFEE_PORT_SEL_8197F(x) (((x) & BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8197F) << BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8197F)
  9221. #define BITS_WMAC_MU_BFEE_PORT_SEL_8197F (BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8197F << BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8197F)
  9222. #define BIT_CLEAR_WMAC_MU_BFEE_PORT_SEL_8197F(x) ((x) & (~BITS_WMAC_MU_BFEE_PORT_SEL_8197F))
  9223. #define BIT_GET_WMAC_MU_BFEE_PORT_SEL_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8197F) & BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8197F)
  9224. #define BIT_SET_WMAC_MU_BFEE_PORT_SEL_8197F(x, v) (BIT_CLEAR_WMAC_MU_BFEE_PORT_SEL_8197F(x) | BIT_WMAC_MU_BFEE_PORT_SEL_8197F(v))
  9225. #define BIT_WMAC_MU_BFEE_DIS_8197F BIT(0)
  9226. /* 2 REG_WMAC_PAUSE_BB_CLR_TH_8197F */
  9227. #define BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8197F 0
  9228. #define BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8197F 0xff
  9229. #define BIT_WMAC_PAUSE_BB_CLR_TH_8197F(x) (((x) & BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8197F) << BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8197F)
  9230. #define BITS_WMAC_PAUSE_BB_CLR_TH_8197F (BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8197F << BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8197F)
  9231. #define BIT_CLEAR_WMAC_PAUSE_BB_CLR_TH_8197F(x) ((x) & (~BITS_WMAC_PAUSE_BB_CLR_TH_8197F))
  9232. #define BIT_GET_WMAC_PAUSE_BB_CLR_TH_8197F(x) (((x) >> BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8197F) & BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8197F)
  9233. #define BIT_SET_WMAC_PAUSE_BB_CLR_TH_8197F(x, v) (BIT_CLEAR_WMAC_PAUSE_BB_CLR_TH_8197F(x) | BIT_WMAC_PAUSE_BB_CLR_TH_8197F(v))
  9234. /* 2 REG_WMAC_MU_ARB_8197F */
  9235. #define BIT_WMAC_ARB_HW_ADAPT_EN_8197F BIT(7)
  9236. #define BIT_WMAC_ARB_SW_EN_8197F BIT(6)
  9237. #define BIT_SHIFT_WMAC_ARB_SW_STATE_8197F 0
  9238. #define BIT_MASK_WMAC_ARB_SW_STATE_8197F 0x3f
  9239. #define BIT_WMAC_ARB_SW_STATE_8197F(x) (((x) & BIT_MASK_WMAC_ARB_SW_STATE_8197F) << BIT_SHIFT_WMAC_ARB_SW_STATE_8197F)
  9240. #define BITS_WMAC_ARB_SW_STATE_8197F (BIT_MASK_WMAC_ARB_SW_STATE_8197F << BIT_SHIFT_WMAC_ARB_SW_STATE_8197F)
  9241. #define BIT_CLEAR_WMAC_ARB_SW_STATE_8197F(x) ((x) & (~BITS_WMAC_ARB_SW_STATE_8197F))
  9242. #define BIT_GET_WMAC_ARB_SW_STATE_8197F(x) (((x) >> BIT_SHIFT_WMAC_ARB_SW_STATE_8197F) & BIT_MASK_WMAC_ARB_SW_STATE_8197F)
  9243. #define BIT_SET_WMAC_ARB_SW_STATE_8197F(x, v) (BIT_CLEAR_WMAC_ARB_SW_STATE_8197F(x) | BIT_WMAC_ARB_SW_STATE_8197F(v))
  9244. /* 2 REG_WMAC_MU_OPTION_8197F */
  9245. #define BIT_SHIFT_WMAC_MU_DBGSEL_8197F 5
  9246. #define BIT_MASK_WMAC_MU_DBGSEL_8197F 0x3
  9247. #define BIT_WMAC_MU_DBGSEL_8197F(x) (((x) & BIT_MASK_WMAC_MU_DBGSEL_8197F) << BIT_SHIFT_WMAC_MU_DBGSEL_8197F)
  9248. #define BITS_WMAC_MU_DBGSEL_8197F (BIT_MASK_WMAC_MU_DBGSEL_8197F << BIT_SHIFT_WMAC_MU_DBGSEL_8197F)
  9249. #define BIT_CLEAR_WMAC_MU_DBGSEL_8197F(x) ((x) & (~BITS_WMAC_MU_DBGSEL_8197F))
  9250. #define BIT_GET_WMAC_MU_DBGSEL_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_DBGSEL_8197F) & BIT_MASK_WMAC_MU_DBGSEL_8197F)
  9251. #define BIT_SET_WMAC_MU_DBGSEL_8197F(x, v) (BIT_CLEAR_WMAC_MU_DBGSEL_8197F(x) | BIT_WMAC_MU_DBGSEL_8197F(v))
  9252. #define BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8197F 0
  9253. #define BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8197F 0x1f
  9254. #define BIT_WMAC_MU_CPRD_TIMEOUT_8197F(x) (((x) & BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8197F) << BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8197F)
  9255. #define BITS_WMAC_MU_CPRD_TIMEOUT_8197F (BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8197F << BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8197F)
  9256. #define BIT_CLEAR_WMAC_MU_CPRD_TIMEOUT_8197F(x) ((x) & (~BITS_WMAC_MU_CPRD_TIMEOUT_8197F))
  9257. #define BIT_GET_WMAC_MU_CPRD_TIMEOUT_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8197F) & BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8197F)
  9258. #define BIT_SET_WMAC_MU_CPRD_TIMEOUT_8197F(x, v) (BIT_CLEAR_WMAC_MU_CPRD_TIMEOUT_8197F(x) | BIT_WMAC_MU_CPRD_TIMEOUT_8197F(v))
  9259. /* 2 REG_WMAC_MU_BF_CTL_8197F */
  9260. #define BIT_WMAC_INVLD_BFPRT_CHK_8197F BIT(15)
  9261. #define BIT_WMAC_RETXBFRPTSEQ_UPD_8197F BIT(14)
  9262. #define BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8197F 12
  9263. #define BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8197F 0x3
  9264. #define BIT_WMAC_MU_BFRPTSEG_SEL_8197F(x) (((x) & BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8197F) << BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8197F)
  9265. #define BITS_WMAC_MU_BFRPTSEG_SEL_8197F (BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8197F << BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8197F)
  9266. #define BIT_CLEAR_WMAC_MU_BFRPTSEG_SEL_8197F(x) ((x) & (~BITS_WMAC_MU_BFRPTSEG_SEL_8197F))
  9267. #define BIT_GET_WMAC_MU_BFRPTSEG_SEL_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8197F) & BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8197F)
  9268. #define BIT_SET_WMAC_MU_BFRPTSEG_SEL_8197F(x, v) (BIT_CLEAR_WMAC_MU_BFRPTSEG_SEL_8197F(x) | BIT_WMAC_MU_BFRPTSEG_SEL_8197F(v))
  9269. #define BIT_SHIFT_WMAC_MU_BF_MYAID_8197F 0
  9270. #define BIT_MASK_WMAC_MU_BF_MYAID_8197F 0xfff
  9271. #define BIT_WMAC_MU_BF_MYAID_8197F(x) (((x) & BIT_MASK_WMAC_MU_BF_MYAID_8197F) << BIT_SHIFT_WMAC_MU_BF_MYAID_8197F)
  9272. #define BITS_WMAC_MU_BF_MYAID_8197F (BIT_MASK_WMAC_MU_BF_MYAID_8197F << BIT_SHIFT_WMAC_MU_BF_MYAID_8197F)
  9273. #define BIT_CLEAR_WMAC_MU_BF_MYAID_8197F(x) ((x) & (~BITS_WMAC_MU_BF_MYAID_8197F))
  9274. #define BIT_GET_WMAC_MU_BF_MYAID_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BF_MYAID_8197F) & BIT_MASK_WMAC_MU_BF_MYAID_8197F)
  9275. #define BIT_SET_WMAC_MU_BF_MYAID_8197F(x, v) (BIT_CLEAR_WMAC_MU_BF_MYAID_8197F(x) | BIT_WMAC_MU_BF_MYAID_8197F(v))
  9276. /* 2 REG_WMAC_MU_BFRPT_PARA_8197F */
  9277. #define BIT_SHIFT_BFRPT_PARA_USERID_SEL_8197F 12
  9278. #define BIT_MASK_BFRPT_PARA_USERID_SEL_8197F 0x7
  9279. #define BIT_BFRPT_PARA_USERID_SEL_8197F(x) (((x) & BIT_MASK_BFRPT_PARA_USERID_SEL_8197F) << BIT_SHIFT_BFRPT_PARA_USERID_SEL_8197F)
  9280. #define BITS_BFRPT_PARA_USERID_SEL_8197F (BIT_MASK_BFRPT_PARA_USERID_SEL_8197F << BIT_SHIFT_BFRPT_PARA_USERID_SEL_8197F)
  9281. #define BIT_CLEAR_BFRPT_PARA_USERID_SEL_8197F(x) ((x) & (~BITS_BFRPT_PARA_USERID_SEL_8197F))
  9282. #define BIT_GET_BFRPT_PARA_USERID_SEL_8197F(x) (((x) >> BIT_SHIFT_BFRPT_PARA_USERID_SEL_8197F) & BIT_MASK_BFRPT_PARA_USERID_SEL_8197F)
  9283. #define BIT_SET_BFRPT_PARA_USERID_SEL_8197F(x, v) (BIT_CLEAR_BFRPT_PARA_USERID_SEL_8197F(x) | BIT_BFRPT_PARA_USERID_SEL_8197F(v))
  9284. #define BIT_SHIFT_BFRPT_PARA_8197F 0
  9285. #define BIT_MASK_BFRPT_PARA_8197F 0xfff
  9286. #define BIT_BFRPT_PARA_8197F(x) (((x) & BIT_MASK_BFRPT_PARA_8197F) << BIT_SHIFT_BFRPT_PARA_8197F)
  9287. #define BITS_BFRPT_PARA_8197F (BIT_MASK_BFRPT_PARA_8197F << BIT_SHIFT_BFRPT_PARA_8197F)
  9288. #define BIT_CLEAR_BFRPT_PARA_8197F(x) ((x) & (~BITS_BFRPT_PARA_8197F))
  9289. #define BIT_GET_BFRPT_PARA_8197F(x) (((x) >> BIT_SHIFT_BFRPT_PARA_8197F) & BIT_MASK_BFRPT_PARA_8197F)
  9290. #define BIT_SET_BFRPT_PARA_8197F(x, v) (BIT_CLEAR_BFRPT_PARA_8197F(x) | BIT_BFRPT_PARA_8197F(v))
  9291. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE2_8197F */
  9292. #define BIT_STATUS_BFEE2_8197F BIT(10)
  9293. #define BIT_WMAC_MU_BFEE2_EN_8197F BIT(9)
  9294. #define BIT_SHIFT_WMAC_MU_BFEE2_AID_8197F 0
  9295. #define BIT_MASK_WMAC_MU_BFEE2_AID_8197F 0x1ff
  9296. #define BIT_WMAC_MU_BFEE2_AID_8197F(x) (((x) & BIT_MASK_WMAC_MU_BFEE2_AID_8197F) << BIT_SHIFT_WMAC_MU_BFEE2_AID_8197F)
  9297. #define BITS_WMAC_MU_BFEE2_AID_8197F (BIT_MASK_WMAC_MU_BFEE2_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE2_AID_8197F)
  9298. #define BIT_CLEAR_WMAC_MU_BFEE2_AID_8197F(x) ((x) & (~BITS_WMAC_MU_BFEE2_AID_8197F))
  9299. #define BIT_GET_WMAC_MU_BFEE2_AID_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE2_AID_8197F) & BIT_MASK_WMAC_MU_BFEE2_AID_8197F)
  9300. #define BIT_SET_WMAC_MU_BFEE2_AID_8197F(x, v) (BIT_CLEAR_WMAC_MU_BFEE2_AID_8197F(x) | BIT_WMAC_MU_BFEE2_AID_8197F(v))
  9301. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE3_8197F */
  9302. #define BIT_STATUS_BFEE3_8197F BIT(10)
  9303. #define BIT_WMAC_MU_BFEE3_EN_8197F BIT(9)
  9304. #define BIT_SHIFT_WMAC_MU_BFEE3_AID_8197F 0
  9305. #define BIT_MASK_WMAC_MU_BFEE3_AID_8197F 0x1ff
  9306. #define BIT_WMAC_MU_BFEE3_AID_8197F(x) (((x) & BIT_MASK_WMAC_MU_BFEE3_AID_8197F) << BIT_SHIFT_WMAC_MU_BFEE3_AID_8197F)
  9307. #define BITS_WMAC_MU_BFEE3_AID_8197F (BIT_MASK_WMAC_MU_BFEE3_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE3_AID_8197F)
  9308. #define BIT_CLEAR_WMAC_MU_BFEE3_AID_8197F(x) ((x) & (~BITS_WMAC_MU_BFEE3_AID_8197F))
  9309. #define BIT_GET_WMAC_MU_BFEE3_AID_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE3_AID_8197F) & BIT_MASK_WMAC_MU_BFEE3_AID_8197F)
  9310. #define BIT_SET_WMAC_MU_BFEE3_AID_8197F(x, v) (BIT_CLEAR_WMAC_MU_BFEE3_AID_8197F(x) | BIT_WMAC_MU_BFEE3_AID_8197F(v))
  9311. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE4_8197F */
  9312. #define BIT_STATUS_BFEE4_8197F BIT(10)
  9313. #define BIT_WMAC_MU_BFEE4_EN_8197F BIT(9)
  9314. #define BIT_SHIFT_WMAC_MU_BFEE4_AID_8197F 0
  9315. #define BIT_MASK_WMAC_MU_BFEE4_AID_8197F 0x1ff
  9316. #define BIT_WMAC_MU_BFEE4_AID_8197F(x) (((x) & BIT_MASK_WMAC_MU_BFEE4_AID_8197F) << BIT_SHIFT_WMAC_MU_BFEE4_AID_8197F)
  9317. #define BITS_WMAC_MU_BFEE4_AID_8197F (BIT_MASK_WMAC_MU_BFEE4_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE4_AID_8197F)
  9318. #define BIT_CLEAR_WMAC_MU_BFEE4_AID_8197F(x) ((x) & (~BITS_WMAC_MU_BFEE4_AID_8197F))
  9319. #define BIT_GET_WMAC_MU_BFEE4_AID_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE4_AID_8197F) & BIT_MASK_WMAC_MU_BFEE4_AID_8197F)
  9320. #define BIT_SET_WMAC_MU_BFEE4_AID_8197F(x, v) (BIT_CLEAR_WMAC_MU_BFEE4_AID_8197F(x) | BIT_WMAC_MU_BFEE4_AID_8197F(v))
  9321. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE5_8197F */
  9322. #define BIT_STATUS_BFEE5_8197F BIT(10)
  9323. #define BIT_WMAC_MU_BFEE5_EN_8197F BIT(9)
  9324. #define BIT_SHIFT_WMAC_MU_BFEE5_AID_8197F 0
  9325. #define BIT_MASK_WMAC_MU_BFEE5_AID_8197F 0x1ff
  9326. #define BIT_WMAC_MU_BFEE5_AID_8197F(x) (((x) & BIT_MASK_WMAC_MU_BFEE5_AID_8197F) << BIT_SHIFT_WMAC_MU_BFEE5_AID_8197F)
  9327. #define BITS_WMAC_MU_BFEE5_AID_8197F (BIT_MASK_WMAC_MU_BFEE5_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE5_AID_8197F)
  9328. #define BIT_CLEAR_WMAC_MU_BFEE5_AID_8197F(x) ((x) & (~BITS_WMAC_MU_BFEE5_AID_8197F))
  9329. #define BIT_GET_WMAC_MU_BFEE5_AID_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE5_AID_8197F) & BIT_MASK_WMAC_MU_BFEE5_AID_8197F)
  9330. #define BIT_SET_WMAC_MU_BFEE5_AID_8197F(x, v) (BIT_CLEAR_WMAC_MU_BFEE5_AID_8197F(x) | BIT_WMAC_MU_BFEE5_AID_8197F(v))
  9331. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE6_8197F */
  9332. #define BIT_STATUS_BFEE6_8197F BIT(10)
  9333. #define BIT_WMAC_MU_BFEE6_EN_8197F BIT(9)
  9334. #define BIT_SHIFT_WMAC_MU_BFEE6_AID_8197F 0
  9335. #define BIT_MASK_WMAC_MU_BFEE6_AID_8197F 0x1ff
  9336. #define BIT_WMAC_MU_BFEE6_AID_8197F(x) (((x) & BIT_MASK_WMAC_MU_BFEE6_AID_8197F) << BIT_SHIFT_WMAC_MU_BFEE6_AID_8197F)
  9337. #define BITS_WMAC_MU_BFEE6_AID_8197F (BIT_MASK_WMAC_MU_BFEE6_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE6_AID_8197F)
  9338. #define BIT_CLEAR_WMAC_MU_BFEE6_AID_8197F(x) ((x) & (~BITS_WMAC_MU_BFEE6_AID_8197F))
  9339. #define BIT_GET_WMAC_MU_BFEE6_AID_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE6_AID_8197F) & BIT_MASK_WMAC_MU_BFEE6_AID_8197F)
  9340. #define BIT_SET_WMAC_MU_BFEE6_AID_8197F(x, v) (BIT_CLEAR_WMAC_MU_BFEE6_AID_8197F(x) | BIT_WMAC_MU_BFEE6_AID_8197F(v))
  9341. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE7_8197F */
  9342. #define BIT_BIT_STATUS_BFEE4_8197F BIT(10)
  9343. #define BIT_WMAC_MU_BFEE7_EN_8197F BIT(9)
  9344. #define BIT_SHIFT_WMAC_MU_BFEE7_AID_8197F 0
  9345. #define BIT_MASK_WMAC_MU_BFEE7_AID_8197F 0x1ff
  9346. #define BIT_WMAC_MU_BFEE7_AID_8197F(x) (((x) & BIT_MASK_WMAC_MU_BFEE7_AID_8197F) << BIT_SHIFT_WMAC_MU_BFEE7_AID_8197F)
  9347. #define BITS_WMAC_MU_BFEE7_AID_8197F (BIT_MASK_WMAC_MU_BFEE7_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE7_AID_8197F)
  9348. #define BIT_CLEAR_WMAC_MU_BFEE7_AID_8197F(x) ((x) & (~BITS_WMAC_MU_BFEE7_AID_8197F))
  9349. #define BIT_GET_WMAC_MU_BFEE7_AID_8197F(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE7_AID_8197F) & BIT_MASK_WMAC_MU_BFEE7_AID_8197F)
  9350. #define BIT_SET_WMAC_MU_BFEE7_AID_8197F(x, v) (BIT_CLEAR_WMAC_MU_BFEE7_AID_8197F(x) | BIT_WMAC_MU_BFEE7_AID_8197F(v))
  9351. /* 2 REG_NOT_VALID_8197F */
  9352. #define BIT_RST_ALL_COUNTER_8197F BIT(31)
  9353. #define BIT_SHIFT_ABORT_RX_VBON_COUNTER_8197F 16
  9354. #define BIT_MASK_ABORT_RX_VBON_COUNTER_8197F 0xff
  9355. #define BIT_ABORT_RX_VBON_COUNTER_8197F(x) (((x) & BIT_MASK_ABORT_RX_VBON_COUNTER_8197F) << BIT_SHIFT_ABORT_RX_VBON_COUNTER_8197F)
  9356. #define BITS_ABORT_RX_VBON_COUNTER_8197F (BIT_MASK_ABORT_RX_VBON_COUNTER_8197F << BIT_SHIFT_ABORT_RX_VBON_COUNTER_8197F)
  9357. #define BIT_CLEAR_ABORT_RX_VBON_COUNTER_8197F(x) ((x) & (~BITS_ABORT_RX_VBON_COUNTER_8197F))
  9358. #define BIT_GET_ABORT_RX_VBON_COUNTER_8197F(x) (((x) >> BIT_SHIFT_ABORT_RX_VBON_COUNTER_8197F) & BIT_MASK_ABORT_RX_VBON_COUNTER_8197F)
  9359. #define BIT_SET_ABORT_RX_VBON_COUNTER_8197F(x, v) (BIT_CLEAR_ABORT_RX_VBON_COUNTER_8197F(x) | BIT_ABORT_RX_VBON_COUNTER_8197F(v))
  9360. #define BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8197F 8
  9361. #define BIT_MASK_ABORT_RX_RDRDY_COUNTER_8197F 0xff
  9362. #define BIT_ABORT_RX_RDRDY_COUNTER_8197F(x) (((x) & BIT_MASK_ABORT_RX_RDRDY_COUNTER_8197F) << BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8197F)
  9363. #define BITS_ABORT_RX_RDRDY_COUNTER_8197F (BIT_MASK_ABORT_RX_RDRDY_COUNTER_8197F << BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8197F)
  9364. #define BIT_CLEAR_ABORT_RX_RDRDY_COUNTER_8197F(x) ((x) & (~BITS_ABORT_RX_RDRDY_COUNTER_8197F))
  9365. #define BIT_GET_ABORT_RX_RDRDY_COUNTER_8197F(x) (((x) >> BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8197F) & BIT_MASK_ABORT_RX_RDRDY_COUNTER_8197F)
  9366. #define BIT_SET_ABORT_RX_RDRDY_COUNTER_8197F(x, v) (BIT_CLEAR_ABORT_RX_RDRDY_COUNTER_8197F(x) | BIT_ABORT_RX_RDRDY_COUNTER_8197F(v))
  9367. #define BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8197F 0
  9368. #define BIT_MASK_VBON_EARLY_FALLING_COUNTER_8197F 0xff
  9369. #define BIT_VBON_EARLY_FALLING_COUNTER_8197F(x) (((x) & BIT_MASK_VBON_EARLY_FALLING_COUNTER_8197F) << BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8197F)
  9370. #define BITS_VBON_EARLY_FALLING_COUNTER_8197F (BIT_MASK_VBON_EARLY_FALLING_COUNTER_8197F << BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8197F)
  9371. #define BIT_CLEAR_VBON_EARLY_FALLING_COUNTER_8197F(x) ((x) & (~BITS_VBON_EARLY_FALLING_COUNTER_8197F))
  9372. #define BIT_GET_VBON_EARLY_FALLING_COUNTER_8197F(x) (((x) >> BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8197F) & BIT_MASK_VBON_EARLY_FALLING_COUNTER_8197F)
  9373. #define BIT_SET_VBON_EARLY_FALLING_COUNTER_8197F(x, v) (BIT_CLEAR_VBON_EARLY_FALLING_COUNTER_8197F(x) | BIT_VBON_EARLY_FALLING_COUNTER_8197F(v))
  9374. /* 2 REG_NOT_VALID_8197F */
  9375. #define BIT_WMAC_PLCP_TRX_SEL_8197F BIT(31)
  9376. #define BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8197F 28
  9377. #define BIT_MASK_WMAC_PLCP_RDSIG_SEL_8197F 0x7
  9378. #define BIT_WMAC_PLCP_RDSIG_SEL_8197F(x) (((x) & BIT_MASK_WMAC_PLCP_RDSIG_SEL_8197F) << BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8197F)
  9379. #define BITS_WMAC_PLCP_RDSIG_SEL_8197F (BIT_MASK_WMAC_PLCP_RDSIG_SEL_8197F << BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8197F)
  9380. #define BIT_CLEAR_WMAC_PLCP_RDSIG_SEL_8197F(x) ((x) & (~BITS_WMAC_PLCP_RDSIG_SEL_8197F))
  9381. #define BIT_GET_WMAC_PLCP_RDSIG_SEL_8197F(x) (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8197F) & BIT_MASK_WMAC_PLCP_RDSIG_SEL_8197F)
  9382. #define BIT_SET_WMAC_PLCP_RDSIG_SEL_8197F(x, v) (BIT_CLEAR_WMAC_PLCP_RDSIG_SEL_8197F(x) | BIT_WMAC_PLCP_RDSIG_SEL_8197F(v))
  9383. #define BIT_SHIFT_WMAC_RATE_IDX_8197F 24
  9384. #define BIT_MASK_WMAC_RATE_IDX_8197F 0xf
  9385. #define BIT_WMAC_RATE_IDX_8197F(x) (((x) & BIT_MASK_WMAC_RATE_IDX_8197F) << BIT_SHIFT_WMAC_RATE_IDX_8197F)
  9386. #define BITS_WMAC_RATE_IDX_8197F (BIT_MASK_WMAC_RATE_IDX_8197F << BIT_SHIFT_WMAC_RATE_IDX_8197F)
  9387. #define BIT_CLEAR_WMAC_RATE_IDX_8197F(x) ((x) & (~BITS_WMAC_RATE_IDX_8197F))
  9388. #define BIT_GET_WMAC_RATE_IDX_8197F(x) (((x) >> BIT_SHIFT_WMAC_RATE_IDX_8197F) & BIT_MASK_WMAC_RATE_IDX_8197F)
  9389. #define BIT_SET_WMAC_RATE_IDX_8197F(x, v) (BIT_CLEAR_WMAC_RATE_IDX_8197F(x) | BIT_WMAC_RATE_IDX_8197F(v))
  9390. #define BIT_SHIFT_WMAC_PLCP_RDSIG_8197F 0
  9391. #define BIT_MASK_WMAC_PLCP_RDSIG_8197F 0xffffff
  9392. #define BIT_WMAC_PLCP_RDSIG_8197F(x) (((x) & BIT_MASK_WMAC_PLCP_RDSIG_8197F) << BIT_SHIFT_WMAC_PLCP_RDSIG_8197F)
  9393. #define BITS_WMAC_PLCP_RDSIG_8197F (BIT_MASK_WMAC_PLCP_RDSIG_8197F << BIT_SHIFT_WMAC_PLCP_RDSIG_8197F)
  9394. #define BIT_CLEAR_WMAC_PLCP_RDSIG_8197F(x) ((x) & (~BITS_WMAC_PLCP_RDSIG_8197F))
  9395. #define BIT_GET_WMAC_PLCP_RDSIG_8197F(x) (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG_8197F) & BIT_MASK_WMAC_PLCP_RDSIG_8197F)
  9396. #define BIT_SET_WMAC_PLCP_RDSIG_8197F(x, v) (BIT_CLEAR_WMAC_PLCP_RDSIG_8197F(x) | BIT_WMAC_PLCP_RDSIG_8197F(v))
  9397. /* 2 REG_NOT_VALID_8197F */
  9398. /* 2 REG_NOT_VALID_8197F */
  9399. /* 2 REG_NOT_VALID_8197F */
  9400. /* 2 REG_NOT_VALID_8197F */
  9401. /* 2 REG_NOT_VALID_8197F */
  9402. /* 2 REG_TRANSMIT_ADDRSS_0_8197F (TA0 REGISTER) */
  9403. #define BIT_SHIFT_TA0_8197F 0
  9404. #define BIT_MASK_TA0_8197F 0xffffffffffffL
  9405. #define BIT_TA0_8197F(x) (((x) & BIT_MASK_TA0_8197F) << BIT_SHIFT_TA0_8197F)
  9406. #define BITS_TA0_8197F (BIT_MASK_TA0_8197F << BIT_SHIFT_TA0_8197F)
  9407. #define BIT_CLEAR_TA0_8197F(x) ((x) & (~BITS_TA0_8197F))
  9408. #define BIT_GET_TA0_8197F(x) (((x) >> BIT_SHIFT_TA0_8197F) & BIT_MASK_TA0_8197F)
  9409. #define BIT_SET_TA0_8197F(x, v) (BIT_CLEAR_TA0_8197F(x) | BIT_TA0_8197F(v))
  9410. /* 2 REG_TRANSMIT_ADDRSS_1_8197F (TA1 REGISTER) */
  9411. #define BIT_SHIFT_TA1_8197F 0
  9412. #define BIT_MASK_TA1_8197F 0xffffffffffffL
  9413. #define BIT_TA1_8197F(x) (((x) & BIT_MASK_TA1_8197F) << BIT_SHIFT_TA1_8197F)
  9414. #define BITS_TA1_8197F (BIT_MASK_TA1_8197F << BIT_SHIFT_TA1_8197F)
  9415. #define BIT_CLEAR_TA1_8197F(x) ((x) & (~BITS_TA1_8197F))
  9416. #define BIT_GET_TA1_8197F(x) (((x) >> BIT_SHIFT_TA1_8197F) & BIT_MASK_TA1_8197F)
  9417. #define BIT_SET_TA1_8197F(x, v) (BIT_CLEAR_TA1_8197F(x) | BIT_TA1_8197F(v))
  9418. /* 2 REG_TRANSMIT_ADDRSS_2_8197F (TA2 REGISTER) */
  9419. #define BIT_SHIFT_TA2_8197F 0
  9420. #define BIT_MASK_TA2_8197F 0xffffffffffffL
  9421. #define BIT_TA2_8197F(x) (((x) & BIT_MASK_TA2_8197F) << BIT_SHIFT_TA2_8197F)
  9422. #define BITS_TA2_8197F (BIT_MASK_TA2_8197F << BIT_SHIFT_TA2_8197F)
  9423. #define BIT_CLEAR_TA2_8197F(x) ((x) & (~BITS_TA2_8197F))
  9424. #define BIT_GET_TA2_8197F(x) (((x) >> BIT_SHIFT_TA2_8197F) & BIT_MASK_TA2_8197F)
  9425. #define BIT_SET_TA2_8197F(x, v) (BIT_CLEAR_TA2_8197F(x) | BIT_TA2_8197F(v))
  9426. /* 2 REG_TRANSMIT_ADDRSS_3_8197F (TA3 REGISTER) */
  9427. #define BIT_SHIFT_TA3_8197F 0
  9428. #define BIT_MASK_TA3_8197F 0xffffffffffffL
  9429. #define BIT_TA3_8197F(x) (((x) & BIT_MASK_TA3_8197F) << BIT_SHIFT_TA3_8197F)
  9430. #define BITS_TA3_8197F (BIT_MASK_TA3_8197F << BIT_SHIFT_TA3_8197F)
  9431. #define BIT_CLEAR_TA3_8197F(x) ((x) & (~BITS_TA3_8197F))
  9432. #define BIT_GET_TA3_8197F(x) (((x) >> BIT_SHIFT_TA3_8197F) & BIT_MASK_TA3_8197F)
  9433. #define BIT_SET_TA3_8197F(x, v) (BIT_CLEAR_TA3_8197F(x) | BIT_TA3_8197F(v))
  9434. /* 2 REG_TRANSMIT_ADDRSS_4_8197F (TA4 REGISTER) */
  9435. #define BIT_SHIFT_TA4_8197F 0
  9436. #define BIT_MASK_TA4_8197F 0xffffffffffffL
  9437. #define BIT_TA4_8197F(x) (((x) & BIT_MASK_TA4_8197F) << BIT_SHIFT_TA4_8197F)
  9438. #define BITS_TA4_8197F (BIT_MASK_TA4_8197F << BIT_SHIFT_TA4_8197F)
  9439. #define BIT_CLEAR_TA4_8197F(x) ((x) & (~BITS_TA4_8197F))
  9440. #define BIT_GET_TA4_8197F(x) (((x) >> BIT_SHIFT_TA4_8197F) & BIT_MASK_TA4_8197F)
  9441. #define BIT_SET_TA4_8197F(x, v) (BIT_CLEAR_TA4_8197F(x) | BIT_TA4_8197F(v))
  9442. /* 2 REG_NOT_VALID_8197F */
  9443. /* 2 REG_MACID1_8197F */
  9444. #define BIT_SHIFT_MACID1_8197F 0
  9445. #define BIT_MASK_MACID1_8197F 0xffffffffffffL
  9446. #define BIT_MACID1_8197F(x) (((x) & BIT_MASK_MACID1_8197F) << BIT_SHIFT_MACID1_8197F)
  9447. #define BITS_MACID1_8197F (BIT_MASK_MACID1_8197F << BIT_SHIFT_MACID1_8197F)
  9448. #define BIT_CLEAR_MACID1_8197F(x) ((x) & (~BITS_MACID1_8197F))
  9449. #define BIT_GET_MACID1_8197F(x) (((x) >> BIT_SHIFT_MACID1_8197F) & BIT_MASK_MACID1_8197F)
  9450. #define BIT_SET_MACID1_8197F(x, v) (BIT_CLEAR_MACID1_8197F(x) | BIT_MACID1_8197F(v))
  9451. /* 2 REG_BSSID1_8197F */
  9452. #define BIT_SHIFT_BSSID1_8197F 0
  9453. #define BIT_MASK_BSSID1_8197F 0xffffffffffffL
  9454. #define BIT_BSSID1_8197F(x) (((x) & BIT_MASK_BSSID1_8197F) << BIT_SHIFT_BSSID1_8197F)
  9455. #define BITS_BSSID1_8197F (BIT_MASK_BSSID1_8197F << BIT_SHIFT_BSSID1_8197F)
  9456. #define BIT_CLEAR_BSSID1_8197F(x) ((x) & (~BITS_BSSID1_8197F))
  9457. #define BIT_GET_BSSID1_8197F(x) (((x) >> BIT_SHIFT_BSSID1_8197F) & BIT_MASK_BSSID1_8197F)
  9458. #define BIT_SET_BSSID1_8197F(x, v) (BIT_CLEAR_BSSID1_8197F(x) | BIT_BSSID1_8197F(v))
  9459. /* 2 REG_BCN_PSR_RPT1_8197F */
  9460. #define BIT_SHIFT_DTIM_CNT1_8197F 24
  9461. #define BIT_MASK_DTIM_CNT1_8197F 0xff
  9462. #define BIT_DTIM_CNT1_8197F(x) (((x) & BIT_MASK_DTIM_CNT1_8197F) << BIT_SHIFT_DTIM_CNT1_8197F)
  9463. #define BITS_DTIM_CNT1_8197F (BIT_MASK_DTIM_CNT1_8197F << BIT_SHIFT_DTIM_CNT1_8197F)
  9464. #define BIT_CLEAR_DTIM_CNT1_8197F(x) ((x) & (~BITS_DTIM_CNT1_8197F))
  9465. #define BIT_GET_DTIM_CNT1_8197F(x) (((x) >> BIT_SHIFT_DTIM_CNT1_8197F) & BIT_MASK_DTIM_CNT1_8197F)
  9466. #define BIT_SET_DTIM_CNT1_8197F(x, v) (BIT_CLEAR_DTIM_CNT1_8197F(x) | BIT_DTIM_CNT1_8197F(v))
  9467. #define BIT_SHIFT_DTIM_PERIOD1_8197F 16
  9468. #define BIT_MASK_DTIM_PERIOD1_8197F 0xff
  9469. #define BIT_DTIM_PERIOD1_8197F(x) (((x) & BIT_MASK_DTIM_PERIOD1_8197F) << BIT_SHIFT_DTIM_PERIOD1_8197F)
  9470. #define BITS_DTIM_PERIOD1_8197F (BIT_MASK_DTIM_PERIOD1_8197F << BIT_SHIFT_DTIM_PERIOD1_8197F)
  9471. #define BIT_CLEAR_DTIM_PERIOD1_8197F(x) ((x) & (~BITS_DTIM_PERIOD1_8197F))
  9472. #define BIT_GET_DTIM_PERIOD1_8197F(x) (((x) >> BIT_SHIFT_DTIM_PERIOD1_8197F) & BIT_MASK_DTIM_PERIOD1_8197F)
  9473. #define BIT_SET_DTIM_PERIOD1_8197F(x, v) (BIT_CLEAR_DTIM_PERIOD1_8197F(x) | BIT_DTIM_PERIOD1_8197F(v))
  9474. #define BIT_DTIM1_8197F BIT(15)
  9475. #define BIT_TIM1_8197F BIT(14)
  9476. #define BIT_SHIFT_PS_AID_1_8197F 0
  9477. #define BIT_MASK_PS_AID_1_8197F 0x7ff
  9478. #define BIT_PS_AID_1_8197F(x) (((x) & BIT_MASK_PS_AID_1_8197F) << BIT_SHIFT_PS_AID_1_8197F)
  9479. #define BITS_PS_AID_1_8197F (BIT_MASK_PS_AID_1_8197F << BIT_SHIFT_PS_AID_1_8197F)
  9480. #define BIT_CLEAR_PS_AID_1_8197F(x) ((x) & (~BITS_PS_AID_1_8197F))
  9481. #define BIT_GET_PS_AID_1_8197F(x) (((x) >> BIT_SHIFT_PS_AID_1_8197F) & BIT_MASK_PS_AID_1_8197F)
  9482. #define BIT_SET_PS_AID_1_8197F(x, v) (BIT_CLEAR_PS_AID_1_8197F(x) | BIT_PS_AID_1_8197F(v))
  9483. /* 2 REG_ASSOCIATED_BFMEE_SEL_8197F */
  9484. #define BIT_TXUSER_ID1_8197F BIT(25)
  9485. #define BIT_SHIFT_AID1_8197F 16
  9486. #define BIT_MASK_AID1_8197F 0x1ff
  9487. #define BIT_AID1_8197F(x) (((x) & BIT_MASK_AID1_8197F) << BIT_SHIFT_AID1_8197F)
  9488. #define BITS_AID1_8197F (BIT_MASK_AID1_8197F << BIT_SHIFT_AID1_8197F)
  9489. #define BIT_CLEAR_AID1_8197F(x) ((x) & (~BITS_AID1_8197F))
  9490. #define BIT_GET_AID1_8197F(x) (((x) >> BIT_SHIFT_AID1_8197F) & BIT_MASK_AID1_8197F)
  9491. #define BIT_SET_AID1_8197F(x, v) (BIT_CLEAR_AID1_8197F(x) | BIT_AID1_8197F(v))
  9492. #define BIT_TXUSER_ID0_8197F BIT(9)
  9493. #define BIT_SHIFT_AID0_8197F 0
  9494. #define BIT_MASK_AID0_8197F 0x1ff
  9495. #define BIT_AID0_8197F(x) (((x) & BIT_MASK_AID0_8197F) << BIT_SHIFT_AID0_8197F)
  9496. #define BITS_AID0_8197F (BIT_MASK_AID0_8197F << BIT_SHIFT_AID0_8197F)
  9497. #define BIT_CLEAR_AID0_8197F(x) ((x) & (~BITS_AID0_8197F))
  9498. #define BIT_GET_AID0_8197F(x) (((x) >> BIT_SHIFT_AID0_8197F) & BIT_MASK_AID0_8197F)
  9499. #define BIT_SET_AID0_8197F(x, v) (BIT_CLEAR_AID0_8197F(x) | BIT_AID0_8197F(v))
  9500. /* 2 REG_SND_PTCL_CTRL_8197F */
  9501. #define BIT_SHIFT_NDP_RX_STANDBY_TIMER_8197F 24
  9502. #define BIT_MASK_NDP_RX_STANDBY_TIMER_8197F 0xff
  9503. #define BIT_NDP_RX_STANDBY_TIMER_8197F(x) (((x) & BIT_MASK_NDP_RX_STANDBY_TIMER_8197F) << BIT_SHIFT_NDP_RX_STANDBY_TIMER_8197F)
  9504. #define BITS_NDP_RX_STANDBY_TIMER_8197F (BIT_MASK_NDP_RX_STANDBY_TIMER_8197F << BIT_SHIFT_NDP_RX_STANDBY_TIMER_8197F)
  9505. #define BIT_CLEAR_NDP_RX_STANDBY_TIMER_8197F(x) ((x) & (~BITS_NDP_RX_STANDBY_TIMER_8197F))
  9506. #define BIT_GET_NDP_RX_STANDBY_TIMER_8197F(x) (((x) >> BIT_SHIFT_NDP_RX_STANDBY_TIMER_8197F) & BIT_MASK_NDP_RX_STANDBY_TIMER_8197F)
  9507. #define BIT_SET_NDP_RX_STANDBY_TIMER_8197F(x, v) (BIT_CLEAR_NDP_RX_STANDBY_TIMER_8197F(x) | BIT_NDP_RX_STANDBY_TIMER_8197F(v))
  9508. #define BIT_SHIFT_CSI_RPT_OFFSET_HT_8197F 16
  9509. #define BIT_MASK_CSI_RPT_OFFSET_HT_8197F 0xff
  9510. #define BIT_CSI_RPT_OFFSET_HT_8197F(x) (((x) & BIT_MASK_CSI_RPT_OFFSET_HT_8197F) << BIT_SHIFT_CSI_RPT_OFFSET_HT_8197F)
  9511. #define BITS_CSI_RPT_OFFSET_HT_8197F (BIT_MASK_CSI_RPT_OFFSET_HT_8197F << BIT_SHIFT_CSI_RPT_OFFSET_HT_8197F)
  9512. #define BIT_CLEAR_CSI_RPT_OFFSET_HT_8197F(x) ((x) & (~BITS_CSI_RPT_OFFSET_HT_8197F))
  9513. #define BIT_GET_CSI_RPT_OFFSET_HT_8197F(x) (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_HT_8197F) & BIT_MASK_CSI_RPT_OFFSET_HT_8197F)
  9514. #define BIT_SET_CSI_RPT_OFFSET_HT_8197F(x, v) (BIT_CLEAR_CSI_RPT_OFFSET_HT_8197F(x) | BIT_CSI_RPT_OFFSET_HT_8197F(v))
  9515. #define BIT_SHIFT_CSI_RPT_OFFSET_VHT_8197F 8
  9516. #define BIT_MASK_CSI_RPT_OFFSET_VHT_8197F 0xff
  9517. #define BIT_CSI_RPT_OFFSET_VHT_8197F(x) (((x) & BIT_MASK_CSI_RPT_OFFSET_VHT_8197F) << BIT_SHIFT_CSI_RPT_OFFSET_VHT_8197F)
  9518. #define BITS_CSI_RPT_OFFSET_VHT_8197F (BIT_MASK_CSI_RPT_OFFSET_VHT_8197F << BIT_SHIFT_CSI_RPT_OFFSET_VHT_8197F)
  9519. #define BIT_CLEAR_CSI_RPT_OFFSET_VHT_8197F(x) ((x) & (~BITS_CSI_RPT_OFFSET_VHT_8197F))
  9520. #define BIT_GET_CSI_RPT_OFFSET_VHT_8197F(x) (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_VHT_8197F) & BIT_MASK_CSI_RPT_OFFSET_VHT_8197F)
  9521. #define BIT_SET_CSI_RPT_OFFSET_VHT_8197F(x, v) (BIT_CLEAR_CSI_RPT_OFFSET_VHT_8197F(x) | BIT_CSI_RPT_OFFSET_VHT_8197F(v))
  9522. #define BIT_R_WMAC_USE_NSTS_8197F BIT(7)
  9523. #define BIT_R_DISABLE_CHECK_VHTSIGB_CRC_8197F BIT(6)
  9524. #define BIT_R_DISABLE_CHECK_VHTSIGA_CRC_8197F BIT(5)
  9525. #define BIT_R_WMAC_BFPARAM_SEL_8197F BIT(4)
  9526. #define BIT_R_WMAC_CSISEQ_SEL_8197F BIT(3)
  9527. #define BIT_R_WMAC_CSI_WITHHTC_EN_8197F BIT(2)
  9528. #define BIT_R_WMAC_HT_NDPA_EN_8197F BIT(1)
  9529. #define BIT_R_WMAC_VHT_NDPA_EN_8197F BIT(0)
  9530. /* 2 REG_RX_CSI_RPT_INFO_8197F */
  9531. /* 2 REG_NS_ARP_CTRL_8197F */
  9532. #define BIT_R_WMAC_NSARP_RSPEN_8197F BIT(15)
  9533. #define BIT_R_WMAC_NSARP_RARP_8197F BIT(9)
  9534. #define BIT_R_WMAC_NSARP_RIPV6_8197F BIT(8)
  9535. #define BIT_SHIFT_R_WMAC_NSARP_MODEN_8197F 6
  9536. #define BIT_MASK_R_WMAC_NSARP_MODEN_8197F 0x3
  9537. #define BIT_R_WMAC_NSARP_MODEN_8197F(x) (((x) & BIT_MASK_R_WMAC_NSARP_MODEN_8197F) << BIT_SHIFT_R_WMAC_NSARP_MODEN_8197F)
  9538. #define BITS_R_WMAC_NSARP_MODEN_8197F (BIT_MASK_R_WMAC_NSARP_MODEN_8197F << BIT_SHIFT_R_WMAC_NSARP_MODEN_8197F)
  9539. #define BIT_CLEAR_R_WMAC_NSARP_MODEN_8197F(x) ((x) & (~BITS_R_WMAC_NSARP_MODEN_8197F))
  9540. #define BIT_GET_R_WMAC_NSARP_MODEN_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_NSARP_MODEN_8197F) & BIT_MASK_R_WMAC_NSARP_MODEN_8197F)
  9541. #define BIT_SET_R_WMAC_NSARP_MODEN_8197F(x, v) (BIT_CLEAR_R_WMAC_NSARP_MODEN_8197F(x) | BIT_R_WMAC_NSARP_MODEN_8197F(v))
  9542. #define BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8197F 4
  9543. #define BIT_MASK_R_WMAC_NSARP_RSPFTP_8197F 0x3
  9544. #define BIT_R_WMAC_NSARP_RSPFTP_8197F(x) (((x) & BIT_MASK_R_WMAC_NSARP_RSPFTP_8197F) << BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8197F)
  9545. #define BITS_R_WMAC_NSARP_RSPFTP_8197F (BIT_MASK_R_WMAC_NSARP_RSPFTP_8197F << BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8197F)
  9546. #define BIT_CLEAR_R_WMAC_NSARP_RSPFTP_8197F(x) ((x) & (~BITS_R_WMAC_NSARP_RSPFTP_8197F))
  9547. #define BIT_GET_R_WMAC_NSARP_RSPFTP_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8197F) & BIT_MASK_R_WMAC_NSARP_RSPFTP_8197F)
  9548. #define BIT_SET_R_WMAC_NSARP_RSPFTP_8197F(x, v) (BIT_CLEAR_R_WMAC_NSARP_RSPFTP_8197F(x) | BIT_R_WMAC_NSARP_RSPFTP_8197F(v))
  9549. #define BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8197F 0
  9550. #define BIT_MASK_R_WMAC_NSARP_RSPSEC_8197F 0xf
  9551. #define BIT_R_WMAC_NSARP_RSPSEC_8197F(x) (((x) & BIT_MASK_R_WMAC_NSARP_RSPSEC_8197F) << BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8197F)
  9552. #define BITS_R_WMAC_NSARP_RSPSEC_8197F (BIT_MASK_R_WMAC_NSARP_RSPSEC_8197F << BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8197F)
  9553. #define BIT_CLEAR_R_WMAC_NSARP_RSPSEC_8197F(x) ((x) & (~BITS_R_WMAC_NSARP_RSPSEC_8197F))
  9554. #define BIT_GET_R_WMAC_NSARP_RSPSEC_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8197F) & BIT_MASK_R_WMAC_NSARP_RSPSEC_8197F)
  9555. #define BIT_SET_R_WMAC_NSARP_RSPSEC_8197F(x, v) (BIT_CLEAR_R_WMAC_NSARP_RSPSEC_8197F(x) | BIT_R_WMAC_NSARP_RSPSEC_8197F(v))
  9556. /* 2 REG_NS_ARP_INFO_8197F */
  9557. /* 2 REG_BEAMFORMING_INFO_NSARP_V1_8197F */
  9558. /* 2 REG_BEAMFORMING_INFO_NSARP_8197F */
  9559. /* 2 REG_NOT_VALID_8197F */
  9560. /* 2 REG_RSVD_0X740_8197F */
  9561. /* 2 REG_WMAC_RTX_CTX_SUBTYPE_CFG_8197F */
  9562. #define BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8197F 4
  9563. #define BIT_MASK_R_WMAC_CTX_SUBTYPE_8197F 0xf
  9564. #define BIT_R_WMAC_CTX_SUBTYPE_8197F(x) (((x) & BIT_MASK_R_WMAC_CTX_SUBTYPE_8197F) << BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8197F)
  9565. #define BITS_R_WMAC_CTX_SUBTYPE_8197F (BIT_MASK_R_WMAC_CTX_SUBTYPE_8197F << BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8197F)
  9566. #define BIT_CLEAR_R_WMAC_CTX_SUBTYPE_8197F(x) ((x) & (~BITS_R_WMAC_CTX_SUBTYPE_8197F))
  9567. #define BIT_GET_R_WMAC_CTX_SUBTYPE_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8197F) & BIT_MASK_R_WMAC_CTX_SUBTYPE_8197F)
  9568. #define BIT_SET_R_WMAC_CTX_SUBTYPE_8197F(x, v) (BIT_CLEAR_R_WMAC_CTX_SUBTYPE_8197F(x) | BIT_R_WMAC_CTX_SUBTYPE_8197F(v))
  9569. #define BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8197F 0
  9570. #define BIT_MASK_R_WMAC_RTX_SUBTYPE_8197F 0xf
  9571. #define BIT_R_WMAC_RTX_SUBTYPE_8197F(x) (((x) & BIT_MASK_R_WMAC_RTX_SUBTYPE_8197F) << BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8197F)
  9572. #define BITS_R_WMAC_RTX_SUBTYPE_8197F (BIT_MASK_R_WMAC_RTX_SUBTYPE_8197F << BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8197F)
  9573. #define BIT_CLEAR_R_WMAC_RTX_SUBTYPE_8197F(x) ((x) & (~BITS_R_WMAC_RTX_SUBTYPE_8197F))
  9574. #define BIT_GET_R_WMAC_RTX_SUBTYPE_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8197F) & BIT_MASK_R_WMAC_RTX_SUBTYPE_8197F)
  9575. #define BIT_SET_R_WMAC_RTX_SUBTYPE_8197F(x, v) (BIT_CLEAR_R_WMAC_RTX_SUBTYPE_8197F(x) | BIT_R_WMAC_RTX_SUBTYPE_8197F(v))
  9576. /* 2 REG_WMAC_SWAES_CFG_8197F */
  9577. /* 2 REG_BT_COEX_V2_8197F */
  9578. #define BIT_GNT_BT_POLARITY_8197F BIT(12)
  9579. #define BIT_GNT_BT_BYPASS_PRIORITY_8197F BIT(8)
  9580. #define BIT_SHIFT_TIMER_8197F 0
  9581. #define BIT_MASK_TIMER_8197F 0xff
  9582. #define BIT_TIMER_8197F(x) (((x) & BIT_MASK_TIMER_8197F) << BIT_SHIFT_TIMER_8197F)
  9583. #define BITS_TIMER_8197F (BIT_MASK_TIMER_8197F << BIT_SHIFT_TIMER_8197F)
  9584. #define BIT_CLEAR_TIMER_8197F(x) ((x) & (~BITS_TIMER_8197F))
  9585. #define BIT_GET_TIMER_8197F(x) (((x) >> BIT_SHIFT_TIMER_8197F) & BIT_MASK_TIMER_8197F)
  9586. #define BIT_SET_TIMER_8197F(x, v) (BIT_CLEAR_TIMER_8197F(x) | BIT_TIMER_8197F(v))
  9587. /* 2 REG_BT_COEX_8197F */
  9588. #define BIT_R_GNT_BT_RFC_SW_8197F BIT(12)
  9589. #define BIT_R_GNT_BT_RFC_SW_EN_8197F BIT(11)
  9590. #define BIT_R_GNT_BT_BB_SW_8197F BIT(10)
  9591. #define BIT_R_GNT_BT_BB_SW_EN_8197F BIT(9)
  9592. #define BIT_R_BT_CNT_THREN_8197F BIT(8)
  9593. #define BIT_SHIFT_R_BT_CNT_THR_8197F 0
  9594. #define BIT_MASK_R_BT_CNT_THR_8197F 0xff
  9595. #define BIT_R_BT_CNT_THR_8197F(x) (((x) & BIT_MASK_R_BT_CNT_THR_8197F) << BIT_SHIFT_R_BT_CNT_THR_8197F)
  9596. #define BITS_R_BT_CNT_THR_8197F (BIT_MASK_R_BT_CNT_THR_8197F << BIT_SHIFT_R_BT_CNT_THR_8197F)
  9597. #define BIT_CLEAR_R_BT_CNT_THR_8197F(x) ((x) & (~BITS_R_BT_CNT_THR_8197F))
  9598. #define BIT_GET_R_BT_CNT_THR_8197F(x) (((x) >> BIT_SHIFT_R_BT_CNT_THR_8197F) & BIT_MASK_R_BT_CNT_THR_8197F)
  9599. #define BIT_SET_R_BT_CNT_THR_8197F(x, v) (BIT_CLEAR_R_BT_CNT_THR_8197F(x) | BIT_R_BT_CNT_THR_8197F(v))
  9600. /* 2 REG_WLAN_ACT_MASK_CTRL_8197F */
  9601. #define BIT_WLRX_TER_BY_CTL_8197F BIT(43)
  9602. #define BIT_WLRX_TER_BY_AD_8197F BIT(42)
  9603. #define BIT_ANT_DIVERSITY_SEL_8197F BIT(41)
  9604. #define BIT_ANTSEL_FOR_BT_CTRL_EN_8197F BIT(40)
  9605. #define BIT_WLACT_LOW_GNTWL_EN_8197F BIT(34)
  9606. #define BIT_WLACT_HIGH_GNTBT_EN_8197F BIT(33)
  9607. #define BIT_SHIFT_RXMYRTS_NAV_V1_8197F 8
  9608. #define BIT_MASK_RXMYRTS_NAV_V1_8197F 0xff
  9609. #define BIT_RXMYRTS_NAV_V1_8197F(x) (((x) & BIT_MASK_RXMYRTS_NAV_V1_8197F) << BIT_SHIFT_RXMYRTS_NAV_V1_8197F)
  9610. #define BITS_RXMYRTS_NAV_V1_8197F (BIT_MASK_RXMYRTS_NAV_V1_8197F << BIT_SHIFT_RXMYRTS_NAV_V1_8197F)
  9611. #define BIT_CLEAR_RXMYRTS_NAV_V1_8197F(x) ((x) & (~BITS_RXMYRTS_NAV_V1_8197F))
  9612. #define BIT_GET_RXMYRTS_NAV_V1_8197F(x) (((x) >> BIT_SHIFT_RXMYRTS_NAV_V1_8197F) & BIT_MASK_RXMYRTS_NAV_V1_8197F)
  9613. #define BIT_SET_RXMYRTS_NAV_V1_8197F(x, v) (BIT_CLEAR_RXMYRTS_NAV_V1_8197F(x) | BIT_RXMYRTS_NAV_V1_8197F(v))
  9614. #define BIT_SHIFT_RTSRST_V1_8197F 0
  9615. #define BIT_MASK_RTSRST_V1_8197F 0xff
  9616. #define BIT_RTSRST_V1_8197F(x) (((x) & BIT_MASK_RTSRST_V1_8197F) << BIT_SHIFT_RTSRST_V1_8197F)
  9617. #define BITS_RTSRST_V1_8197F (BIT_MASK_RTSRST_V1_8197F << BIT_SHIFT_RTSRST_V1_8197F)
  9618. #define BIT_CLEAR_RTSRST_V1_8197F(x) ((x) & (~BITS_RTSRST_V1_8197F))
  9619. #define BIT_GET_RTSRST_V1_8197F(x) (((x) >> BIT_SHIFT_RTSRST_V1_8197F) & BIT_MASK_RTSRST_V1_8197F)
  9620. #define BIT_SET_RTSRST_V1_8197F(x, v) (BIT_CLEAR_RTSRST_V1_8197F(x) | BIT_RTSRST_V1_8197F(v))
  9621. /* 2 REG_BT_COEX_ENHANCED_INTR_CTRL_8197F */
  9622. #define BIT_SHIFT_BT_STAT_DELAY_8197F 12
  9623. #define BIT_MASK_BT_STAT_DELAY_8197F 0xf
  9624. #define BIT_BT_STAT_DELAY_8197F(x) (((x) & BIT_MASK_BT_STAT_DELAY_8197F) << BIT_SHIFT_BT_STAT_DELAY_8197F)
  9625. #define BITS_BT_STAT_DELAY_8197F (BIT_MASK_BT_STAT_DELAY_8197F << BIT_SHIFT_BT_STAT_DELAY_8197F)
  9626. #define BIT_CLEAR_BT_STAT_DELAY_8197F(x) ((x) & (~BITS_BT_STAT_DELAY_8197F))
  9627. #define BIT_GET_BT_STAT_DELAY_8197F(x) (((x) >> BIT_SHIFT_BT_STAT_DELAY_8197F) & BIT_MASK_BT_STAT_DELAY_8197F)
  9628. #define BIT_SET_BT_STAT_DELAY_8197F(x, v) (BIT_CLEAR_BT_STAT_DELAY_8197F(x) | BIT_BT_STAT_DELAY_8197F(v))
  9629. #define BIT_SHIFT_BT_TRX_INIT_DETECT_8197F 8
  9630. #define BIT_MASK_BT_TRX_INIT_DETECT_8197F 0xf
  9631. #define BIT_BT_TRX_INIT_DETECT_8197F(x) (((x) & BIT_MASK_BT_TRX_INIT_DETECT_8197F) << BIT_SHIFT_BT_TRX_INIT_DETECT_8197F)
  9632. #define BITS_BT_TRX_INIT_DETECT_8197F (BIT_MASK_BT_TRX_INIT_DETECT_8197F << BIT_SHIFT_BT_TRX_INIT_DETECT_8197F)
  9633. #define BIT_CLEAR_BT_TRX_INIT_DETECT_8197F(x) ((x) & (~BITS_BT_TRX_INIT_DETECT_8197F))
  9634. #define BIT_GET_BT_TRX_INIT_DETECT_8197F(x) (((x) >> BIT_SHIFT_BT_TRX_INIT_DETECT_8197F) & BIT_MASK_BT_TRX_INIT_DETECT_8197F)
  9635. #define BIT_SET_BT_TRX_INIT_DETECT_8197F(x, v) (BIT_CLEAR_BT_TRX_INIT_DETECT_8197F(x) | BIT_BT_TRX_INIT_DETECT_8197F(v))
  9636. #define BIT_SHIFT_BT_PRI_DETECT_TO_8197F 4
  9637. #define BIT_MASK_BT_PRI_DETECT_TO_8197F 0xf
  9638. #define BIT_BT_PRI_DETECT_TO_8197F(x) (((x) & BIT_MASK_BT_PRI_DETECT_TO_8197F) << BIT_SHIFT_BT_PRI_DETECT_TO_8197F)
  9639. #define BITS_BT_PRI_DETECT_TO_8197F (BIT_MASK_BT_PRI_DETECT_TO_8197F << BIT_SHIFT_BT_PRI_DETECT_TO_8197F)
  9640. #define BIT_CLEAR_BT_PRI_DETECT_TO_8197F(x) ((x) & (~BITS_BT_PRI_DETECT_TO_8197F))
  9641. #define BIT_GET_BT_PRI_DETECT_TO_8197F(x) (((x) >> BIT_SHIFT_BT_PRI_DETECT_TO_8197F) & BIT_MASK_BT_PRI_DETECT_TO_8197F)
  9642. #define BIT_SET_BT_PRI_DETECT_TO_8197F(x, v) (BIT_CLEAR_BT_PRI_DETECT_TO_8197F(x) | BIT_BT_PRI_DETECT_TO_8197F(v))
  9643. #define BIT_R_GRANTALL_WLMASK_8197F BIT(3)
  9644. #define BIT_STATIS_BT_EN_8197F BIT(2)
  9645. #define BIT_WL_ACT_MASK_ENABLE_8197F BIT(1)
  9646. #define BIT_ENHANCED_BT_8197F BIT(0)
  9647. /* 2 REG_BT_ACT_STATISTICS_8197F */
  9648. #define BIT_SHIFT_STATIS_BT_LO_RX_8197F (48 & CPU_OPT_WIDTH)
  9649. #define BIT_MASK_STATIS_BT_LO_RX_8197F 0xffff
  9650. #define BIT_STATIS_BT_LO_RX_8197F(x) (((x) & BIT_MASK_STATIS_BT_LO_RX_8197F) << BIT_SHIFT_STATIS_BT_LO_RX_8197F)
  9651. #define BITS_STATIS_BT_LO_RX_8197F (BIT_MASK_STATIS_BT_LO_RX_8197F << BIT_SHIFT_STATIS_BT_LO_RX_8197F)
  9652. #define BIT_CLEAR_STATIS_BT_LO_RX_8197F(x) ((x) & (~BITS_STATIS_BT_LO_RX_8197F))
  9653. #define BIT_GET_STATIS_BT_LO_RX_8197F(x) (((x) >> BIT_SHIFT_STATIS_BT_LO_RX_8197F) & BIT_MASK_STATIS_BT_LO_RX_8197F)
  9654. #define BIT_SET_STATIS_BT_LO_RX_8197F(x, v) (BIT_CLEAR_STATIS_BT_LO_RX_8197F(x) | BIT_STATIS_BT_LO_RX_8197F(v))
  9655. #define BIT_SHIFT_STATIS_BT_LO_TX_8197F (32 & CPU_OPT_WIDTH)
  9656. #define BIT_MASK_STATIS_BT_LO_TX_8197F 0xffff
  9657. #define BIT_STATIS_BT_LO_TX_8197F(x) (((x) & BIT_MASK_STATIS_BT_LO_TX_8197F) << BIT_SHIFT_STATIS_BT_LO_TX_8197F)
  9658. #define BITS_STATIS_BT_LO_TX_8197F (BIT_MASK_STATIS_BT_LO_TX_8197F << BIT_SHIFT_STATIS_BT_LO_TX_8197F)
  9659. #define BIT_CLEAR_STATIS_BT_LO_TX_8197F(x) ((x) & (~BITS_STATIS_BT_LO_TX_8197F))
  9660. #define BIT_GET_STATIS_BT_LO_TX_8197F(x) (((x) >> BIT_SHIFT_STATIS_BT_LO_TX_8197F) & BIT_MASK_STATIS_BT_LO_TX_8197F)
  9661. #define BIT_SET_STATIS_BT_LO_TX_8197F(x, v) (BIT_CLEAR_STATIS_BT_LO_TX_8197F(x) | BIT_STATIS_BT_LO_TX_8197F(v))
  9662. #define BIT_SHIFT_STATIS_BT_HI_RX_8197F 16
  9663. #define BIT_MASK_STATIS_BT_HI_RX_8197F 0xffff
  9664. #define BIT_STATIS_BT_HI_RX_8197F(x) (((x) & BIT_MASK_STATIS_BT_HI_RX_8197F) << BIT_SHIFT_STATIS_BT_HI_RX_8197F)
  9665. #define BITS_STATIS_BT_HI_RX_8197F (BIT_MASK_STATIS_BT_HI_RX_8197F << BIT_SHIFT_STATIS_BT_HI_RX_8197F)
  9666. #define BIT_CLEAR_STATIS_BT_HI_RX_8197F(x) ((x) & (~BITS_STATIS_BT_HI_RX_8197F))
  9667. #define BIT_GET_STATIS_BT_HI_RX_8197F(x) (((x) >> BIT_SHIFT_STATIS_BT_HI_RX_8197F) & BIT_MASK_STATIS_BT_HI_RX_8197F)
  9668. #define BIT_SET_STATIS_BT_HI_RX_8197F(x, v) (BIT_CLEAR_STATIS_BT_HI_RX_8197F(x) | BIT_STATIS_BT_HI_RX_8197F(v))
  9669. #define BIT_SHIFT_STATIS_BT_HI_TX_8197F 0
  9670. #define BIT_MASK_STATIS_BT_HI_TX_8197F 0xffff
  9671. #define BIT_STATIS_BT_HI_TX_8197F(x) (((x) & BIT_MASK_STATIS_BT_HI_TX_8197F) << BIT_SHIFT_STATIS_BT_HI_TX_8197F)
  9672. #define BITS_STATIS_BT_HI_TX_8197F (BIT_MASK_STATIS_BT_HI_TX_8197F << BIT_SHIFT_STATIS_BT_HI_TX_8197F)
  9673. #define BIT_CLEAR_STATIS_BT_HI_TX_8197F(x) ((x) & (~BITS_STATIS_BT_HI_TX_8197F))
  9674. #define BIT_GET_STATIS_BT_HI_TX_8197F(x) (((x) >> BIT_SHIFT_STATIS_BT_HI_TX_8197F) & BIT_MASK_STATIS_BT_HI_TX_8197F)
  9675. #define BIT_SET_STATIS_BT_HI_TX_8197F(x, v) (BIT_CLEAR_STATIS_BT_HI_TX_8197F(x) | BIT_STATIS_BT_HI_TX_8197F(v))
  9676. /* 2 REG_BT_STATISTICS_CONTROL_REGISTER_8197F */
  9677. #define BIT_SHIFT_R_BT_CMD_RPT_8197F 16
  9678. #define BIT_MASK_R_BT_CMD_RPT_8197F 0xffff
  9679. #define BIT_R_BT_CMD_RPT_8197F(x) (((x) & BIT_MASK_R_BT_CMD_RPT_8197F) << BIT_SHIFT_R_BT_CMD_RPT_8197F)
  9680. #define BITS_R_BT_CMD_RPT_8197F (BIT_MASK_R_BT_CMD_RPT_8197F << BIT_SHIFT_R_BT_CMD_RPT_8197F)
  9681. #define BIT_CLEAR_R_BT_CMD_RPT_8197F(x) ((x) & (~BITS_R_BT_CMD_RPT_8197F))
  9682. #define BIT_GET_R_BT_CMD_RPT_8197F(x) (((x) >> BIT_SHIFT_R_BT_CMD_RPT_8197F) & BIT_MASK_R_BT_CMD_RPT_8197F)
  9683. #define BIT_SET_R_BT_CMD_RPT_8197F(x, v) (BIT_CLEAR_R_BT_CMD_RPT_8197F(x) | BIT_R_BT_CMD_RPT_8197F(v))
  9684. #define BIT_SHIFT_R_RPT_FROM_BT_8197F 8
  9685. #define BIT_MASK_R_RPT_FROM_BT_8197F 0xff
  9686. #define BIT_R_RPT_FROM_BT_8197F(x) (((x) & BIT_MASK_R_RPT_FROM_BT_8197F) << BIT_SHIFT_R_RPT_FROM_BT_8197F)
  9687. #define BITS_R_RPT_FROM_BT_8197F (BIT_MASK_R_RPT_FROM_BT_8197F << BIT_SHIFT_R_RPT_FROM_BT_8197F)
  9688. #define BIT_CLEAR_R_RPT_FROM_BT_8197F(x) ((x) & (~BITS_R_RPT_FROM_BT_8197F))
  9689. #define BIT_GET_R_RPT_FROM_BT_8197F(x) (((x) >> BIT_SHIFT_R_RPT_FROM_BT_8197F) & BIT_MASK_R_RPT_FROM_BT_8197F)
  9690. #define BIT_SET_R_RPT_FROM_BT_8197F(x, v) (BIT_CLEAR_R_RPT_FROM_BT_8197F(x) | BIT_R_RPT_FROM_BT_8197F(v))
  9691. #define BIT_SHIFT_BT_HID_ISR_SET_8197F 6
  9692. #define BIT_MASK_BT_HID_ISR_SET_8197F 0x3
  9693. #define BIT_BT_HID_ISR_SET_8197F(x) (((x) & BIT_MASK_BT_HID_ISR_SET_8197F) << BIT_SHIFT_BT_HID_ISR_SET_8197F)
  9694. #define BITS_BT_HID_ISR_SET_8197F (BIT_MASK_BT_HID_ISR_SET_8197F << BIT_SHIFT_BT_HID_ISR_SET_8197F)
  9695. #define BIT_CLEAR_BT_HID_ISR_SET_8197F(x) ((x) & (~BITS_BT_HID_ISR_SET_8197F))
  9696. #define BIT_GET_BT_HID_ISR_SET_8197F(x) (((x) >> BIT_SHIFT_BT_HID_ISR_SET_8197F) & BIT_MASK_BT_HID_ISR_SET_8197F)
  9697. #define BIT_SET_BT_HID_ISR_SET_8197F(x, v) (BIT_CLEAR_BT_HID_ISR_SET_8197F(x) | BIT_BT_HID_ISR_SET_8197F(v))
  9698. #define BIT_TDMA_BT_START_NOTIFY_8197F BIT(5)
  9699. #define BIT_ENABLE_TDMA_FW_MODE_8197F BIT(4)
  9700. #define BIT_ENABLE_PTA_TDMA_MODE_8197F BIT(3)
  9701. #define BIT_ENABLE_COEXIST_TAB_IN_TDMA_8197F BIT(2)
  9702. #define BIT_GPIO2_GPIO3_EXANGE_OR_NO_BT_CCA_8197F BIT(1)
  9703. #define BIT_RTK_BT_ENABLE_8197F BIT(0)
  9704. /* 2 REG_BT_STATUS_REPORT_REGISTER_8197F */
  9705. #define BIT_SHIFT_BT_PROFILE_8197F 24
  9706. #define BIT_MASK_BT_PROFILE_8197F 0xff
  9707. #define BIT_BT_PROFILE_8197F(x) (((x) & BIT_MASK_BT_PROFILE_8197F) << BIT_SHIFT_BT_PROFILE_8197F)
  9708. #define BITS_BT_PROFILE_8197F (BIT_MASK_BT_PROFILE_8197F << BIT_SHIFT_BT_PROFILE_8197F)
  9709. #define BIT_CLEAR_BT_PROFILE_8197F(x) ((x) & (~BITS_BT_PROFILE_8197F))
  9710. #define BIT_GET_BT_PROFILE_8197F(x) (((x) >> BIT_SHIFT_BT_PROFILE_8197F) & BIT_MASK_BT_PROFILE_8197F)
  9711. #define BIT_SET_BT_PROFILE_8197F(x, v) (BIT_CLEAR_BT_PROFILE_8197F(x) | BIT_BT_PROFILE_8197F(v))
  9712. #define BIT_SHIFT_BT_POWER_8197F 16
  9713. #define BIT_MASK_BT_POWER_8197F 0xff
  9714. #define BIT_BT_POWER_8197F(x) (((x) & BIT_MASK_BT_POWER_8197F) << BIT_SHIFT_BT_POWER_8197F)
  9715. #define BITS_BT_POWER_8197F (BIT_MASK_BT_POWER_8197F << BIT_SHIFT_BT_POWER_8197F)
  9716. #define BIT_CLEAR_BT_POWER_8197F(x) ((x) & (~BITS_BT_POWER_8197F))
  9717. #define BIT_GET_BT_POWER_8197F(x) (((x) >> BIT_SHIFT_BT_POWER_8197F) & BIT_MASK_BT_POWER_8197F)
  9718. #define BIT_SET_BT_POWER_8197F(x, v) (BIT_CLEAR_BT_POWER_8197F(x) | BIT_BT_POWER_8197F(v))
  9719. #define BIT_SHIFT_BT_PREDECT_STATUS_8197F 8
  9720. #define BIT_MASK_BT_PREDECT_STATUS_8197F 0xff
  9721. #define BIT_BT_PREDECT_STATUS_8197F(x) (((x) & BIT_MASK_BT_PREDECT_STATUS_8197F) << BIT_SHIFT_BT_PREDECT_STATUS_8197F)
  9722. #define BITS_BT_PREDECT_STATUS_8197F (BIT_MASK_BT_PREDECT_STATUS_8197F << BIT_SHIFT_BT_PREDECT_STATUS_8197F)
  9723. #define BIT_CLEAR_BT_PREDECT_STATUS_8197F(x) ((x) & (~BITS_BT_PREDECT_STATUS_8197F))
  9724. #define BIT_GET_BT_PREDECT_STATUS_8197F(x) (((x) >> BIT_SHIFT_BT_PREDECT_STATUS_8197F) & BIT_MASK_BT_PREDECT_STATUS_8197F)
  9725. #define BIT_SET_BT_PREDECT_STATUS_8197F(x, v) (BIT_CLEAR_BT_PREDECT_STATUS_8197F(x) | BIT_BT_PREDECT_STATUS_8197F(v))
  9726. #define BIT_SHIFT_BT_CMD_INFO_8197F 0
  9727. #define BIT_MASK_BT_CMD_INFO_8197F 0xff
  9728. #define BIT_BT_CMD_INFO_8197F(x) (((x) & BIT_MASK_BT_CMD_INFO_8197F) << BIT_SHIFT_BT_CMD_INFO_8197F)
  9729. #define BITS_BT_CMD_INFO_8197F (BIT_MASK_BT_CMD_INFO_8197F << BIT_SHIFT_BT_CMD_INFO_8197F)
  9730. #define BIT_CLEAR_BT_CMD_INFO_8197F(x) ((x) & (~BITS_BT_CMD_INFO_8197F))
  9731. #define BIT_GET_BT_CMD_INFO_8197F(x) (((x) >> BIT_SHIFT_BT_CMD_INFO_8197F) & BIT_MASK_BT_CMD_INFO_8197F)
  9732. #define BIT_SET_BT_CMD_INFO_8197F(x, v) (BIT_CLEAR_BT_CMD_INFO_8197F(x) | BIT_BT_CMD_INFO_8197F(v))
  9733. /* 2 REG_BT_INTERRUPT_CONTROL_REGISTER_8197F */
  9734. #define BIT_EN_MAC_NULL_PKT_NOTIFY_8197F BIT(31)
  9735. #define BIT_EN_WLAN_RPT_AND_BT_QUERY_8197F BIT(30)
  9736. #define BIT_EN_BT_STSTUS_RPT_8197F BIT(29)
  9737. #define BIT_EN_BT_POWER_8197F BIT(28)
  9738. #define BIT_EN_BT_CHANNEL_8197F BIT(27)
  9739. #define BIT_EN_BT_SLOT_CHANGE_8197F BIT(26)
  9740. #define BIT_EN_BT_PROFILE_OR_HID_8197F BIT(25)
  9741. #define BIT_WLAN_RPT_NOTIFY_8197F BIT(24)
  9742. #define BIT_SHIFT_WLAN_RPT_DATA_8197F 16
  9743. #define BIT_MASK_WLAN_RPT_DATA_8197F 0xff
  9744. #define BIT_WLAN_RPT_DATA_8197F(x) (((x) & BIT_MASK_WLAN_RPT_DATA_8197F) << BIT_SHIFT_WLAN_RPT_DATA_8197F)
  9745. #define BITS_WLAN_RPT_DATA_8197F (BIT_MASK_WLAN_RPT_DATA_8197F << BIT_SHIFT_WLAN_RPT_DATA_8197F)
  9746. #define BIT_CLEAR_WLAN_RPT_DATA_8197F(x) ((x) & (~BITS_WLAN_RPT_DATA_8197F))
  9747. #define BIT_GET_WLAN_RPT_DATA_8197F(x) (((x) >> BIT_SHIFT_WLAN_RPT_DATA_8197F) & BIT_MASK_WLAN_RPT_DATA_8197F)
  9748. #define BIT_SET_WLAN_RPT_DATA_8197F(x, v) (BIT_CLEAR_WLAN_RPT_DATA_8197F(x) | BIT_WLAN_RPT_DATA_8197F(v))
  9749. #define BIT_SHIFT_CMD_ID_8197F 8
  9750. #define BIT_MASK_CMD_ID_8197F 0xff
  9751. #define BIT_CMD_ID_8197F(x) (((x) & BIT_MASK_CMD_ID_8197F) << BIT_SHIFT_CMD_ID_8197F)
  9752. #define BITS_CMD_ID_8197F (BIT_MASK_CMD_ID_8197F << BIT_SHIFT_CMD_ID_8197F)
  9753. #define BIT_CLEAR_CMD_ID_8197F(x) ((x) & (~BITS_CMD_ID_8197F))
  9754. #define BIT_GET_CMD_ID_8197F(x) (((x) >> BIT_SHIFT_CMD_ID_8197F) & BIT_MASK_CMD_ID_8197F)
  9755. #define BIT_SET_CMD_ID_8197F(x, v) (BIT_CLEAR_CMD_ID_8197F(x) | BIT_CMD_ID_8197F(v))
  9756. #define BIT_SHIFT_BT_DATA_8197F 0
  9757. #define BIT_MASK_BT_DATA_8197F 0xff
  9758. #define BIT_BT_DATA_8197F(x) (((x) & BIT_MASK_BT_DATA_8197F) << BIT_SHIFT_BT_DATA_8197F)
  9759. #define BITS_BT_DATA_8197F (BIT_MASK_BT_DATA_8197F << BIT_SHIFT_BT_DATA_8197F)
  9760. #define BIT_CLEAR_BT_DATA_8197F(x) ((x) & (~BITS_BT_DATA_8197F))
  9761. #define BIT_GET_BT_DATA_8197F(x) (((x) >> BIT_SHIFT_BT_DATA_8197F) & BIT_MASK_BT_DATA_8197F)
  9762. #define BIT_SET_BT_DATA_8197F(x, v) (BIT_CLEAR_BT_DATA_8197F(x) | BIT_BT_DATA_8197F(v))
  9763. /* 2 REG_WLAN_REPORT_TIME_OUT_CONTROL_REGISTER_8197F */
  9764. #define BIT_SHIFT_WLAN_RPT_TO_8197F 0
  9765. #define BIT_MASK_WLAN_RPT_TO_8197F 0xff
  9766. #define BIT_WLAN_RPT_TO_8197F(x) (((x) & BIT_MASK_WLAN_RPT_TO_8197F) << BIT_SHIFT_WLAN_RPT_TO_8197F)
  9767. #define BITS_WLAN_RPT_TO_8197F (BIT_MASK_WLAN_RPT_TO_8197F << BIT_SHIFT_WLAN_RPT_TO_8197F)
  9768. #define BIT_CLEAR_WLAN_RPT_TO_8197F(x) ((x) & (~BITS_WLAN_RPT_TO_8197F))
  9769. #define BIT_GET_WLAN_RPT_TO_8197F(x) (((x) >> BIT_SHIFT_WLAN_RPT_TO_8197F) & BIT_MASK_WLAN_RPT_TO_8197F)
  9770. #define BIT_SET_WLAN_RPT_TO_8197F(x, v) (BIT_CLEAR_WLAN_RPT_TO_8197F(x) | BIT_WLAN_RPT_TO_8197F(v))
  9771. /* 2 REG_BT_ISOLATION_TABLE_REGISTER_REGISTER_8197F */
  9772. #define BIT_SHIFT_ISOLATION_CHK_8197F 1
  9773. #define BIT_MASK_ISOLATION_CHK_8197F 0x7fffffffffffffffffffL
  9774. #define BIT_ISOLATION_CHK_8197F(x) (((x) & BIT_MASK_ISOLATION_CHK_8197F) << BIT_SHIFT_ISOLATION_CHK_8197F)
  9775. #define BITS_ISOLATION_CHK_8197F (BIT_MASK_ISOLATION_CHK_8197F << BIT_SHIFT_ISOLATION_CHK_8197F)
  9776. #define BIT_CLEAR_ISOLATION_CHK_8197F(x) ((x) & (~BITS_ISOLATION_CHK_8197F))
  9777. #define BIT_GET_ISOLATION_CHK_8197F(x) (((x) >> BIT_SHIFT_ISOLATION_CHK_8197F) & BIT_MASK_ISOLATION_CHK_8197F)
  9778. #define BIT_SET_ISOLATION_CHK_8197F(x, v) (BIT_CLEAR_ISOLATION_CHK_8197F(x) | BIT_ISOLATION_CHK_8197F(v))
  9779. #define BIT_ISOLATION_EN_8197F BIT(0)
  9780. /* 2 REG_BT_INTERRUPT_STATUS_REGISTER_8197F */
  9781. #define BIT_BT_HID_ISR_8197F BIT(7)
  9782. #define BIT_BT_QUERY_ISR_8197F BIT(6)
  9783. #define BIT_MAC_NULL_PKT_NOTIFY_ISR_8197F BIT(5)
  9784. #define BIT_WLAN_RPT_ISR_8197F BIT(4)
  9785. #define BIT_BT_POWER_ISR_8197F BIT(3)
  9786. #define BIT_BT_CHANNEL_ISR_8197F BIT(2)
  9787. #define BIT_BT_SLOT_CHANGE_ISR_8197F BIT(1)
  9788. #define BIT_BT_PROFILE_ISR_8197F BIT(0)
  9789. /* 2 REG_BT_TDMA_TIME_REGISTER_8197F */
  9790. #define BIT_SHIFT_BT_TIME_8197F 6
  9791. #define BIT_MASK_BT_TIME_8197F 0x3ffffff
  9792. #define BIT_BT_TIME_8197F(x) (((x) & BIT_MASK_BT_TIME_8197F) << BIT_SHIFT_BT_TIME_8197F)
  9793. #define BITS_BT_TIME_8197F (BIT_MASK_BT_TIME_8197F << BIT_SHIFT_BT_TIME_8197F)
  9794. #define BIT_CLEAR_BT_TIME_8197F(x) ((x) & (~BITS_BT_TIME_8197F))
  9795. #define BIT_GET_BT_TIME_8197F(x) (((x) >> BIT_SHIFT_BT_TIME_8197F) & BIT_MASK_BT_TIME_8197F)
  9796. #define BIT_SET_BT_TIME_8197F(x, v) (BIT_CLEAR_BT_TIME_8197F(x) | BIT_BT_TIME_8197F(v))
  9797. #define BIT_SHIFT_BT_RPT_SAMPLE_RATE_8197F 0
  9798. #define BIT_MASK_BT_RPT_SAMPLE_RATE_8197F 0x3f
  9799. #define BIT_BT_RPT_SAMPLE_RATE_8197F(x) (((x) & BIT_MASK_BT_RPT_SAMPLE_RATE_8197F) << BIT_SHIFT_BT_RPT_SAMPLE_RATE_8197F)
  9800. #define BITS_BT_RPT_SAMPLE_RATE_8197F (BIT_MASK_BT_RPT_SAMPLE_RATE_8197F << BIT_SHIFT_BT_RPT_SAMPLE_RATE_8197F)
  9801. #define BIT_CLEAR_BT_RPT_SAMPLE_RATE_8197F(x) ((x) & (~BITS_BT_RPT_SAMPLE_RATE_8197F))
  9802. #define BIT_GET_BT_RPT_SAMPLE_RATE_8197F(x) (((x) >> BIT_SHIFT_BT_RPT_SAMPLE_RATE_8197F) & BIT_MASK_BT_RPT_SAMPLE_RATE_8197F)
  9803. #define BIT_SET_BT_RPT_SAMPLE_RATE_8197F(x, v) (BIT_CLEAR_BT_RPT_SAMPLE_RATE_8197F(x) | BIT_BT_RPT_SAMPLE_RATE_8197F(v))
  9804. /* 2 REG_BT_ACT_REGISTER_8197F */
  9805. #define BIT_SHIFT_BT_EISR_EN_8197F 16
  9806. #define BIT_MASK_BT_EISR_EN_8197F 0xff
  9807. #define BIT_BT_EISR_EN_8197F(x) (((x) & BIT_MASK_BT_EISR_EN_8197F) << BIT_SHIFT_BT_EISR_EN_8197F)
  9808. #define BITS_BT_EISR_EN_8197F (BIT_MASK_BT_EISR_EN_8197F << BIT_SHIFT_BT_EISR_EN_8197F)
  9809. #define BIT_CLEAR_BT_EISR_EN_8197F(x) ((x) & (~BITS_BT_EISR_EN_8197F))
  9810. #define BIT_GET_BT_EISR_EN_8197F(x) (((x) >> BIT_SHIFT_BT_EISR_EN_8197F) & BIT_MASK_BT_EISR_EN_8197F)
  9811. #define BIT_SET_BT_EISR_EN_8197F(x, v) (BIT_CLEAR_BT_EISR_EN_8197F(x) | BIT_BT_EISR_EN_8197F(v))
  9812. #define BIT_BT_ACT_FALLING_ISR_8197F BIT(10)
  9813. #define BIT_BT_ACT_RISING_ISR_8197F BIT(9)
  9814. #define BIT_TDMA_TO_ISR_8197F BIT(8)
  9815. #define BIT_SHIFT_BT_CH_8197F 0
  9816. #define BIT_MASK_BT_CH_8197F 0xff
  9817. #define BIT_BT_CH_8197F(x) (((x) & BIT_MASK_BT_CH_8197F) << BIT_SHIFT_BT_CH_8197F)
  9818. #define BITS_BT_CH_8197F (BIT_MASK_BT_CH_8197F << BIT_SHIFT_BT_CH_8197F)
  9819. #define BIT_CLEAR_BT_CH_8197F(x) ((x) & (~BITS_BT_CH_8197F))
  9820. #define BIT_GET_BT_CH_8197F(x) (((x) >> BIT_SHIFT_BT_CH_8197F) & BIT_MASK_BT_CH_8197F)
  9821. #define BIT_SET_BT_CH_8197F(x, v) (BIT_CLEAR_BT_CH_8197F(x) | BIT_BT_CH_8197F(v))
  9822. /* 2 REG_OBFF_CTRL_BASIC_8197F */
  9823. #define BIT_OBFF_EN_V1_8197F BIT(31)
  9824. #define BIT_SHIFT_OBFF_STATE_V1_8197F 28
  9825. #define BIT_MASK_OBFF_STATE_V1_8197F 0x3
  9826. #define BIT_OBFF_STATE_V1_8197F(x) (((x) & BIT_MASK_OBFF_STATE_V1_8197F) << BIT_SHIFT_OBFF_STATE_V1_8197F)
  9827. #define BITS_OBFF_STATE_V1_8197F (BIT_MASK_OBFF_STATE_V1_8197F << BIT_SHIFT_OBFF_STATE_V1_8197F)
  9828. #define BIT_CLEAR_OBFF_STATE_V1_8197F(x) ((x) & (~BITS_OBFF_STATE_V1_8197F))
  9829. #define BIT_GET_OBFF_STATE_V1_8197F(x) (((x) >> BIT_SHIFT_OBFF_STATE_V1_8197F) & BIT_MASK_OBFF_STATE_V1_8197F)
  9830. #define BIT_SET_OBFF_STATE_V1_8197F(x, v) (BIT_CLEAR_OBFF_STATE_V1_8197F(x) | BIT_OBFF_STATE_V1_8197F(v))
  9831. #define BIT_OBFF_ACT_RXDMA_EN_8197F BIT(27)
  9832. #define BIT_OBFF_BLOCK_INT_EN_8197F BIT(26)
  9833. #define BIT_OBFF_AUTOACT_EN_8197F BIT(25)
  9834. #define BIT_OBFF_AUTOIDLE_EN_8197F BIT(24)
  9835. #define BIT_SHIFT_WAKE_MAX_PLS_8197F 20
  9836. #define BIT_MASK_WAKE_MAX_PLS_8197F 0x7
  9837. #define BIT_WAKE_MAX_PLS_8197F(x) (((x) & BIT_MASK_WAKE_MAX_PLS_8197F) << BIT_SHIFT_WAKE_MAX_PLS_8197F)
  9838. #define BITS_WAKE_MAX_PLS_8197F (BIT_MASK_WAKE_MAX_PLS_8197F << BIT_SHIFT_WAKE_MAX_PLS_8197F)
  9839. #define BIT_CLEAR_WAKE_MAX_PLS_8197F(x) ((x) & (~BITS_WAKE_MAX_PLS_8197F))
  9840. #define BIT_GET_WAKE_MAX_PLS_8197F(x) (((x) >> BIT_SHIFT_WAKE_MAX_PLS_8197F) & BIT_MASK_WAKE_MAX_PLS_8197F)
  9841. #define BIT_SET_WAKE_MAX_PLS_8197F(x, v) (BIT_CLEAR_WAKE_MAX_PLS_8197F(x) | BIT_WAKE_MAX_PLS_8197F(v))
  9842. #define BIT_SHIFT_WAKE_MIN_PLS_8197F 16
  9843. #define BIT_MASK_WAKE_MIN_PLS_8197F 0x7
  9844. #define BIT_WAKE_MIN_PLS_8197F(x) (((x) & BIT_MASK_WAKE_MIN_PLS_8197F) << BIT_SHIFT_WAKE_MIN_PLS_8197F)
  9845. #define BITS_WAKE_MIN_PLS_8197F (BIT_MASK_WAKE_MIN_PLS_8197F << BIT_SHIFT_WAKE_MIN_PLS_8197F)
  9846. #define BIT_CLEAR_WAKE_MIN_PLS_8197F(x) ((x) & (~BITS_WAKE_MIN_PLS_8197F))
  9847. #define BIT_GET_WAKE_MIN_PLS_8197F(x) (((x) >> BIT_SHIFT_WAKE_MIN_PLS_8197F) & BIT_MASK_WAKE_MIN_PLS_8197F)
  9848. #define BIT_SET_WAKE_MIN_PLS_8197F(x, v) (BIT_CLEAR_WAKE_MIN_PLS_8197F(x) | BIT_WAKE_MIN_PLS_8197F(v))
  9849. #define BIT_SHIFT_WAKE_MAX_F2F_8197F 12
  9850. #define BIT_MASK_WAKE_MAX_F2F_8197F 0x7
  9851. #define BIT_WAKE_MAX_F2F_8197F(x) (((x) & BIT_MASK_WAKE_MAX_F2F_8197F) << BIT_SHIFT_WAKE_MAX_F2F_8197F)
  9852. #define BITS_WAKE_MAX_F2F_8197F (BIT_MASK_WAKE_MAX_F2F_8197F << BIT_SHIFT_WAKE_MAX_F2F_8197F)
  9853. #define BIT_CLEAR_WAKE_MAX_F2F_8197F(x) ((x) & (~BITS_WAKE_MAX_F2F_8197F))
  9854. #define BIT_GET_WAKE_MAX_F2F_8197F(x) (((x) >> BIT_SHIFT_WAKE_MAX_F2F_8197F) & BIT_MASK_WAKE_MAX_F2F_8197F)
  9855. #define BIT_SET_WAKE_MAX_F2F_8197F(x, v) (BIT_CLEAR_WAKE_MAX_F2F_8197F(x) | BIT_WAKE_MAX_F2F_8197F(v))
  9856. #define BIT_SHIFT_WAKE_MIN_F2F_8197F 8
  9857. #define BIT_MASK_WAKE_MIN_F2F_8197F 0x7
  9858. #define BIT_WAKE_MIN_F2F_8197F(x) (((x) & BIT_MASK_WAKE_MIN_F2F_8197F) << BIT_SHIFT_WAKE_MIN_F2F_8197F)
  9859. #define BITS_WAKE_MIN_F2F_8197F (BIT_MASK_WAKE_MIN_F2F_8197F << BIT_SHIFT_WAKE_MIN_F2F_8197F)
  9860. #define BIT_CLEAR_WAKE_MIN_F2F_8197F(x) ((x) & (~BITS_WAKE_MIN_F2F_8197F))
  9861. #define BIT_GET_WAKE_MIN_F2F_8197F(x) (((x) >> BIT_SHIFT_WAKE_MIN_F2F_8197F) & BIT_MASK_WAKE_MIN_F2F_8197F)
  9862. #define BIT_SET_WAKE_MIN_F2F_8197F(x, v) (BIT_CLEAR_WAKE_MIN_F2F_8197F(x) | BIT_WAKE_MIN_F2F_8197F(v))
  9863. #define BIT_APP_CPU_ACT_V1_8197F BIT(3)
  9864. #define BIT_APP_OBFF_V1_8197F BIT(2)
  9865. #define BIT_APP_IDLE_V1_8197F BIT(1)
  9866. #define BIT_APP_INIT_V1_8197F BIT(0)
  9867. /* 2 REG_OBFF_CTRL2_TIMER_8197F */
  9868. #define BIT_SHIFT_RX_HIGH_TIMER_IDX_8197F 24
  9869. #define BIT_MASK_RX_HIGH_TIMER_IDX_8197F 0x7
  9870. #define BIT_RX_HIGH_TIMER_IDX_8197F(x) (((x) & BIT_MASK_RX_HIGH_TIMER_IDX_8197F) << BIT_SHIFT_RX_HIGH_TIMER_IDX_8197F)
  9871. #define BITS_RX_HIGH_TIMER_IDX_8197F (BIT_MASK_RX_HIGH_TIMER_IDX_8197F << BIT_SHIFT_RX_HIGH_TIMER_IDX_8197F)
  9872. #define BIT_CLEAR_RX_HIGH_TIMER_IDX_8197F(x) ((x) & (~BITS_RX_HIGH_TIMER_IDX_8197F))
  9873. #define BIT_GET_RX_HIGH_TIMER_IDX_8197F(x) (((x) >> BIT_SHIFT_RX_HIGH_TIMER_IDX_8197F) & BIT_MASK_RX_HIGH_TIMER_IDX_8197F)
  9874. #define BIT_SET_RX_HIGH_TIMER_IDX_8197F(x, v) (BIT_CLEAR_RX_HIGH_TIMER_IDX_8197F(x) | BIT_RX_HIGH_TIMER_IDX_8197F(v))
  9875. #define BIT_SHIFT_RX_MED_TIMER_IDX_8197F 16
  9876. #define BIT_MASK_RX_MED_TIMER_IDX_8197F 0x7
  9877. #define BIT_RX_MED_TIMER_IDX_8197F(x) (((x) & BIT_MASK_RX_MED_TIMER_IDX_8197F) << BIT_SHIFT_RX_MED_TIMER_IDX_8197F)
  9878. #define BITS_RX_MED_TIMER_IDX_8197F (BIT_MASK_RX_MED_TIMER_IDX_8197F << BIT_SHIFT_RX_MED_TIMER_IDX_8197F)
  9879. #define BIT_CLEAR_RX_MED_TIMER_IDX_8197F(x) ((x) & (~BITS_RX_MED_TIMER_IDX_8197F))
  9880. #define BIT_GET_RX_MED_TIMER_IDX_8197F(x) (((x) >> BIT_SHIFT_RX_MED_TIMER_IDX_8197F) & BIT_MASK_RX_MED_TIMER_IDX_8197F)
  9881. #define BIT_SET_RX_MED_TIMER_IDX_8197F(x, v) (BIT_CLEAR_RX_MED_TIMER_IDX_8197F(x) | BIT_RX_MED_TIMER_IDX_8197F(v))
  9882. #define BIT_SHIFT_RX_LOW_TIMER_IDX_8197F 8
  9883. #define BIT_MASK_RX_LOW_TIMER_IDX_8197F 0x7
  9884. #define BIT_RX_LOW_TIMER_IDX_8197F(x) (((x) & BIT_MASK_RX_LOW_TIMER_IDX_8197F) << BIT_SHIFT_RX_LOW_TIMER_IDX_8197F)
  9885. #define BITS_RX_LOW_TIMER_IDX_8197F (BIT_MASK_RX_LOW_TIMER_IDX_8197F << BIT_SHIFT_RX_LOW_TIMER_IDX_8197F)
  9886. #define BIT_CLEAR_RX_LOW_TIMER_IDX_8197F(x) ((x) & (~BITS_RX_LOW_TIMER_IDX_8197F))
  9887. #define BIT_GET_RX_LOW_TIMER_IDX_8197F(x) (((x) >> BIT_SHIFT_RX_LOW_TIMER_IDX_8197F) & BIT_MASK_RX_LOW_TIMER_IDX_8197F)
  9888. #define BIT_SET_RX_LOW_TIMER_IDX_8197F(x, v) (BIT_CLEAR_RX_LOW_TIMER_IDX_8197F(x) | BIT_RX_LOW_TIMER_IDX_8197F(v))
  9889. #define BIT_SHIFT_OBFF_INT_TIMER_IDX_8197F 0
  9890. #define BIT_MASK_OBFF_INT_TIMER_IDX_8197F 0x7
  9891. #define BIT_OBFF_INT_TIMER_IDX_8197F(x) (((x) & BIT_MASK_OBFF_INT_TIMER_IDX_8197F) << BIT_SHIFT_OBFF_INT_TIMER_IDX_8197F)
  9892. #define BITS_OBFF_INT_TIMER_IDX_8197F (BIT_MASK_OBFF_INT_TIMER_IDX_8197F << BIT_SHIFT_OBFF_INT_TIMER_IDX_8197F)
  9893. #define BIT_CLEAR_OBFF_INT_TIMER_IDX_8197F(x) ((x) & (~BITS_OBFF_INT_TIMER_IDX_8197F))
  9894. #define BIT_GET_OBFF_INT_TIMER_IDX_8197F(x) (((x) >> BIT_SHIFT_OBFF_INT_TIMER_IDX_8197F) & BIT_MASK_OBFF_INT_TIMER_IDX_8197F)
  9895. #define BIT_SET_OBFF_INT_TIMER_IDX_8197F(x, v) (BIT_CLEAR_OBFF_INT_TIMER_IDX_8197F(x) | BIT_OBFF_INT_TIMER_IDX_8197F(v))
  9896. /* 2 REG_LTR_CTRL_BASIC_8197F */
  9897. #define BIT_LTR_EN_V1_8197F BIT(31)
  9898. #define BIT_LTR_HW_EN_V1_8197F BIT(30)
  9899. #define BIT_LRT_ACT_CTS_EN_8197F BIT(29)
  9900. #define BIT_LTR_ACT_RXPKT_EN_8197F BIT(28)
  9901. #define BIT_LTR_ACT_RXDMA_EN_8197F BIT(27)
  9902. #define BIT_LTR_IDLE_NO_SNOOP_8197F BIT(26)
  9903. #define BIT_SPDUP_MGTPKT_8197F BIT(25)
  9904. #define BIT_RX_AGG_EN_8197F BIT(24)
  9905. #define BIT_APP_LTR_ACT_8197F BIT(23)
  9906. #define BIT_APP_LTR_IDLE_8197F BIT(22)
  9907. #define BIT_SHIFT_HIGH_RATE_TRIG_SEL_8197F 20
  9908. #define BIT_MASK_HIGH_RATE_TRIG_SEL_8197F 0x3
  9909. #define BIT_HIGH_RATE_TRIG_SEL_8197F(x) (((x) & BIT_MASK_HIGH_RATE_TRIG_SEL_8197F) << BIT_SHIFT_HIGH_RATE_TRIG_SEL_8197F)
  9910. #define BITS_HIGH_RATE_TRIG_SEL_8197F (BIT_MASK_HIGH_RATE_TRIG_SEL_8197F << BIT_SHIFT_HIGH_RATE_TRIG_SEL_8197F)
  9911. #define BIT_CLEAR_HIGH_RATE_TRIG_SEL_8197F(x) ((x) & (~BITS_HIGH_RATE_TRIG_SEL_8197F))
  9912. #define BIT_GET_HIGH_RATE_TRIG_SEL_8197F(x) (((x) >> BIT_SHIFT_HIGH_RATE_TRIG_SEL_8197F) & BIT_MASK_HIGH_RATE_TRIG_SEL_8197F)
  9913. #define BIT_SET_HIGH_RATE_TRIG_SEL_8197F(x, v) (BIT_CLEAR_HIGH_RATE_TRIG_SEL_8197F(x) | BIT_HIGH_RATE_TRIG_SEL_8197F(v))
  9914. #define BIT_SHIFT_MED_RATE_TRIG_SEL_8197F 18
  9915. #define BIT_MASK_MED_RATE_TRIG_SEL_8197F 0x3
  9916. #define BIT_MED_RATE_TRIG_SEL_8197F(x) (((x) & BIT_MASK_MED_RATE_TRIG_SEL_8197F) << BIT_SHIFT_MED_RATE_TRIG_SEL_8197F)
  9917. #define BITS_MED_RATE_TRIG_SEL_8197F (BIT_MASK_MED_RATE_TRIG_SEL_8197F << BIT_SHIFT_MED_RATE_TRIG_SEL_8197F)
  9918. #define BIT_CLEAR_MED_RATE_TRIG_SEL_8197F(x) ((x) & (~BITS_MED_RATE_TRIG_SEL_8197F))
  9919. #define BIT_GET_MED_RATE_TRIG_SEL_8197F(x) (((x) >> BIT_SHIFT_MED_RATE_TRIG_SEL_8197F) & BIT_MASK_MED_RATE_TRIG_SEL_8197F)
  9920. #define BIT_SET_MED_RATE_TRIG_SEL_8197F(x, v) (BIT_CLEAR_MED_RATE_TRIG_SEL_8197F(x) | BIT_MED_RATE_TRIG_SEL_8197F(v))
  9921. #define BIT_SHIFT_LOW_RATE_TRIG_SEL_8197F 16
  9922. #define BIT_MASK_LOW_RATE_TRIG_SEL_8197F 0x3
  9923. #define BIT_LOW_RATE_TRIG_SEL_8197F(x) (((x) & BIT_MASK_LOW_RATE_TRIG_SEL_8197F) << BIT_SHIFT_LOW_RATE_TRIG_SEL_8197F)
  9924. #define BITS_LOW_RATE_TRIG_SEL_8197F (BIT_MASK_LOW_RATE_TRIG_SEL_8197F << BIT_SHIFT_LOW_RATE_TRIG_SEL_8197F)
  9925. #define BIT_CLEAR_LOW_RATE_TRIG_SEL_8197F(x) ((x) & (~BITS_LOW_RATE_TRIG_SEL_8197F))
  9926. #define BIT_GET_LOW_RATE_TRIG_SEL_8197F(x) (((x) >> BIT_SHIFT_LOW_RATE_TRIG_SEL_8197F) & BIT_MASK_LOW_RATE_TRIG_SEL_8197F)
  9927. #define BIT_SET_LOW_RATE_TRIG_SEL_8197F(x, v) (BIT_CLEAR_LOW_RATE_TRIG_SEL_8197F(x) | BIT_LOW_RATE_TRIG_SEL_8197F(v))
  9928. #define BIT_SHIFT_HIGH_RATE_BD_IDX_8197F 8
  9929. #define BIT_MASK_HIGH_RATE_BD_IDX_8197F 0x7f
  9930. #define BIT_HIGH_RATE_BD_IDX_8197F(x) (((x) & BIT_MASK_HIGH_RATE_BD_IDX_8197F) << BIT_SHIFT_HIGH_RATE_BD_IDX_8197F)
  9931. #define BITS_HIGH_RATE_BD_IDX_8197F (BIT_MASK_HIGH_RATE_BD_IDX_8197F << BIT_SHIFT_HIGH_RATE_BD_IDX_8197F)
  9932. #define BIT_CLEAR_HIGH_RATE_BD_IDX_8197F(x) ((x) & (~BITS_HIGH_RATE_BD_IDX_8197F))
  9933. #define BIT_GET_HIGH_RATE_BD_IDX_8197F(x) (((x) >> BIT_SHIFT_HIGH_RATE_BD_IDX_8197F) & BIT_MASK_HIGH_RATE_BD_IDX_8197F)
  9934. #define BIT_SET_HIGH_RATE_BD_IDX_8197F(x, v) (BIT_CLEAR_HIGH_RATE_BD_IDX_8197F(x) | BIT_HIGH_RATE_BD_IDX_8197F(v))
  9935. #define BIT_SHIFT_LOW_RATE_BD_IDX_8197F 0
  9936. #define BIT_MASK_LOW_RATE_BD_IDX_8197F 0x7f
  9937. #define BIT_LOW_RATE_BD_IDX_8197F(x) (((x) & BIT_MASK_LOW_RATE_BD_IDX_8197F) << BIT_SHIFT_LOW_RATE_BD_IDX_8197F)
  9938. #define BITS_LOW_RATE_BD_IDX_8197F (BIT_MASK_LOW_RATE_BD_IDX_8197F << BIT_SHIFT_LOW_RATE_BD_IDX_8197F)
  9939. #define BIT_CLEAR_LOW_RATE_BD_IDX_8197F(x) ((x) & (~BITS_LOW_RATE_BD_IDX_8197F))
  9940. #define BIT_GET_LOW_RATE_BD_IDX_8197F(x) (((x) >> BIT_SHIFT_LOW_RATE_BD_IDX_8197F) & BIT_MASK_LOW_RATE_BD_IDX_8197F)
  9941. #define BIT_SET_LOW_RATE_BD_IDX_8197F(x, v) (BIT_CLEAR_LOW_RATE_BD_IDX_8197F(x) | BIT_LOW_RATE_BD_IDX_8197F(v))
  9942. /* 2 REG_LTR_CTRL2_TIMER_THRESHOLD_8197F */
  9943. #define BIT_SHIFT_RX_EMPTY_TIMER_IDX_8197F 24
  9944. #define BIT_MASK_RX_EMPTY_TIMER_IDX_8197F 0x7
  9945. #define BIT_RX_EMPTY_TIMER_IDX_8197F(x) (((x) & BIT_MASK_RX_EMPTY_TIMER_IDX_8197F) << BIT_SHIFT_RX_EMPTY_TIMER_IDX_8197F)
  9946. #define BITS_RX_EMPTY_TIMER_IDX_8197F (BIT_MASK_RX_EMPTY_TIMER_IDX_8197F << BIT_SHIFT_RX_EMPTY_TIMER_IDX_8197F)
  9947. #define BIT_CLEAR_RX_EMPTY_TIMER_IDX_8197F(x) ((x) & (~BITS_RX_EMPTY_TIMER_IDX_8197F))
  9948. #define BIT_GET_RX_EMPTY_TIMER_IDX_8197F(x) (((x) >> BIT_SHIFT_RX_EMPTY_TIMER_IDX_8197F) & BIT_MASK_RX_EMPTY_TIMER_IDX_8197F)
  9949. #define BIT_SET_RX_EMPTY_TIMER_IDX_8197F(x, v) (BIT_CLEAR_RX_EMPTY_TIMER_IDX_8197F(x) | BIT_RX_EMPTY_TIMER_IDX_8197F(v))
  9950. #define BIT_SHIFT_RX_AFULL_TH_IDX_8197F 20
  9951. #define BIT_MASK_RX_AFULL_TH_IDX_8197F 0x7
  9952. #define BIT_RX_AFULL_TH_IDX_8197F(x) (((x) & BIT_MASK_RX_AFULL_TH_IDX_8197F) << BIT_SHIFT_RX_AFULL_TH_IDX_8197F)
  9953. #define BITS_RX_AFULL_TH_IDX_8197F (BIT_MASK_RX_AFULL_TH_IDX_8197F << BIT_SHIFT_RX_AFULL_TH_IDX_8197F)
  9954. #define BIT_CLEAR_RX_AFULL_TH_IDX_8197F(x) ((x) & (~BITS_RX_AFULL_TH_IDX_8197F))
  9955. #define BIT_GET_RX_AFULL_TH_IDX_8197F(x) (((x) >> BIT_SHIFT_RX_AFULL_TH_IDX_8197F) & BIT_MASK_RX_AFULL_TH_IDX_8197F)
  9956. #define BIT_SET_RX_AFULL_TH_IDX_8197F(x, v) (BIT_CLEAR_RX_AFULL_TH_IDX_8197F(x) | BIT_RX_AFULL_TH_IDX_8197F(v))
  9957. #define BIT_SHIFT_RX_HIGH_TH_IDX_8197F 16
  9958. #define BIT_MASK_RX_HIGH_TH_IDX_8197F 0x7
  9959. #define BIT_RX_HIGH_TH_IDX_8197F(x) (((x) & BIT_MASK_RX_HIGH_TH_IDX_8197F) << BIT_SHIFT_RX_HIGH_TH_IDX_8197F)
  9960. #define BITS_RX_HIGH_TH_IDX_8197F (BIT_MASK_RX_HIGH_TH_IDX_8197F << BIT_SHIFT_RX_HIGH_TH_IDX_8197F)
  9961. #define BIT_CLEAR_RX_HIGH_TH_IDX_8197F(x) ((x) & (~BITS_RX_HIGH_TH_IDX_8197F))
  9962. #define BIT_GET_RX_HIGH_TH_IDX_8197F(x) (((x) >> BIT_SHIFT_RX_HIGH_TH_IDX_8197F) & BIT_MASK_RX_HIGH_TH_IDX_8197F)
  9963. #define BIT_SET_RX_HIGH_TH_IDX_8197F(x, v) (BIT_CLEAR_RX_HIGH_TH_IDX_8197F(x) | BIT_RX_HIGH_TH_IDX_8197F(v))
  9964. #define BIT_SHIFT_RX_MED_TH_IDX_8197F 12
  9965. #define BIT_MASK_RX_MED_TH_IDX_8197F 0x7
  9966. #define BIT_RX_MED_TH_IDX_8197F(x) (((x) & BIT_MASK_RX_MED_TH_IDX_8197F) << BIT_SHIFT_RX_MED_TH_IDX_8197F)
  9967. #define BITS_RX_MED_TH_IDX_8197F (BIT_MASK_RX_MED_TH_IDX_8197F << BIT_SHIFT_RX_MED_TH_IDX_8197F)
  9968. #define BIT_CLEAR_RX_MED_TH_IDX_8197F(x) ((x) & (~BITS_RX_MED_TH_IDX_8197F))
  9969. #define BIT_GET_RX_MED_TH_IDX_8197F(x) (((x) >> BIT_SHIFT_RX_MED_TH_IDX_8197F) & BIT_MASK_RX_MED_TH_IDX_8197F)
  9970. #define BIT_SET_RX_MED_TH_IDX_8197F(x, v) (BIT_CLEAR_RX_MED_TH_IDX_8197F(x) | BIT_RX_MED_TH_IDX_8197F(v))
  9971. #define BIT_SHIFT_RX_LOW_TH_IDX_8197F 8
  9972. #define BIT_MASK_RX_LOW_TH_IDX_8197F 0x7
  9973. #define BIT_RX_LOW_TH_IDX_8197F(x) (((x) & BIT_MASK_RX_LOW_TH_IDX_8197F) << BIT_SHIFT_RX_LOW_TH_IDX_8197F)
  9974. #define BITS_RX_LOW_TH_IDX_8197F (BIT_MASK_RX_LOW_TH_IDX_8197F << BIT_SHIFT_RX_LOW_TH_IDX_8197F)
  9975. #define BIT_CLEAR_RX_LOW_TH_IDX_8197F(x) ((x) & (~BITS_RX_LOW_TH_IDX_8197F))
  9976. #define BIT_GET_RX_LOW_TH_IDX_8197F(x) (((x) >> BIT_SHIFT_RX_LOW_TH_IDX_8197F) & BIT_MASK_RX_LOW_TH_IDX_8197F)
  9977. #define BIT_SET_RX_LOW_TH_IDX_8197F(x, v) (BIT_CLEAR_RX_LOW_TH_IDX_8197F(x) | BIT_RX_LOW_TH_IDX_8197F(v))
  9978. #define BIT_SHIFT_LTR_SPACE_IDX_8197F 4
  9979. #define BIT_MASK_LTR_SPACE_IDX_8197F 0x3
  9980. #define BIT_LTR_SPACE_IDX_8197F(x) (((x) & BIT_MASK_LTR_SPACE_IDX_8197F) << BIT_SHIFT_LTR_SPACE_IDX_8197F)
  9981. #define BITS_LTR_SPACE_IDX_8197F (BIT_MASK_LTR_SPACE_IDX_8197F << BIT_SHIFT_LTR_SPACE_IDX_8197F)
  9982. #define BIT_CLEAR_LTR_SPACE_IDX_8197F(x) ((x) & (~BITS_LTR_SPACE_IDX_8197F))
  9983. #define BIT_GET_LTR_SPACE_IDX_8197F(x) (((x) >> BIT_SHIFT_LTR_SPACE_IDX_8197F) & BIT_MASK_LTR_SPACE_IDX_8197F)
  9984. #define BIT_SET_LTR_SPACE_IDX_8197F(x, v) (BIT_CLEAR_LTR_SPACE_IDX_8197F(x) | BIT_LTR_SPACE_IDX_8197F(v))
  9985. #define BIT_SHIFT_LTR_IDLE_TIMER_IDX_8197F 0
  9986. #define BIT_MASK_LTR_IDLE_TIMER_IDX_8197F 0x7
  9987. #define BIT_LTR_IDLE_TIMER_IDX_8197F(x) (((x) & BIT_MASK_LTR_IDLE_TIMER_IDX_8197F) << BIT_SHIFT_LTR_IDLE_TIMER_IDX_8197F)
  9988. #define BITS_LTR_IDLE_TIMER_IDX_8197F (BIT_MASK_LTR_IDLE_TIMER_IDX_8197F << BIT_SHIFT_LTR_IDLE_TIMER_IDX_8197F)
  9989. #define BIT_CLEAR_LTR_IDLE_TIMER_IDX_8197F(x) ((x) & (~BITS_LTR_IDLE_TIMER_IDX_8197F))
  9990. #define BIT_GET_LTR_IDLE_TIMER_IDX_8197F(x) (((x) >> BIT_SHIFT_LTR_IDLE_TIMER_IDX_8197F) & BIT_MASK_LTR_IDLE_TIMER_IDX_8197F)
  9991. #define BIT_SET_LTR_IDLE_TIMER_IDX_8197F(x, v) (BIT_CLEAR_LTR_IDLE_TIMER_IDX_8197F(x) | BIT_LTR_IDLE_TIMER_IDX_8197F(v))
  9992. /* 2 REG_LTR_IDLE_LATENCY_V1_8197F */
  9993. #define BIT_SHIFT_LTR_IDLE_L_8197F 0
  9994. #define BIT_MASK_LTR_IDLE_L_8197F 0xffffffffL
  9995. #define BIT_LTR_IDLE_L_8197F(x) (((x) & BIT_MASK_LTR_IDLE_L_8197F) << BIT_SHIFT_LTR_IDLE_L_8197F)
  9996. #define BITS_LTR_IDLE_L_8197F (BIT_MASK_LTR_IDLE_L_8197F << BIT_SHIFT_LTR_IDLE_L_8197F)
  9997. #define BIT_CLEAR_LTR_IDLE_L_8197F(x) ((x) & (~BITS_LTR_IDLE_L_8197F))
  9998. #define BIT_GET_LTR_IDLE_L_8197F(x) (((x) >> BIT_SHIFT_LTR_IDLE_L_8197F) & BIT_MASK_LTR_IDLE_L_8197F)
  9999. #define BIT_SET_LTR_IDLE_L_8197F(x, v) (BIT_CLEAR_LTR_IDLE_L_8197F(x) | BIT_LTR_IDLE_L_8197F(v))
  10000. /* 2 REG_LTR_ACTIVE_LATENCY_V1_8197F */
  10001. #define BIT_SHIFT_LTR_ACT_L_8197F 0
  10002. #define BIT_MASK_LTR_ACT_L_8197F 0xffffffffL
  10003. #define BIT_LTR_ACT_L_8197F(x) (((x) & BIT_MASK_LTR_ACT_L_8197F) << BIT_SHIFT_LTR_ACT_L_8197F)
  10004. #define BITS_LTR_ACT_L_8197F (BIT_MASK_LTR_ACT_L_8197F << BIT_SHIFT_LTR_ACT_L_8197F)
  10005. #define BIT_CLEAR_LTR_ACT_L_8197F(x) ((x) & (~BITS_LTR_ACT_L_8197F))
  10006. #define BIT_GET_LTR_ACT_L_8197F(x) (((x) >> BIT_SHIFT_LTR_ACT_L_8197F) & BIT_MASK_LTR_ACT_L_8197F)
  10007. #define BIT_SET_LTR_ACT_L_8197F(x, v) (BIT_CLEAR_LTR_ACT_L_8197F(x) | BIT_LTR_ACT_L_8197F(v))
  10008. /* 2 REG_ANTENNA_TRAINING_CONTROL_REGISTER_8197F */
  10009. #define BIT_APPEND_MACID_IN_RESP_EN_8197F BIT(50)
  10010. #define BIT_ADDR2_MATCH_EN_8197F BIT(49)
  10011. #define BIT_ANTTRN_EN_8197F BIT(48)
  10012. #define BIT_SHIFT_TRAIN_STA_ADDR_8197F 0
  10013. #define BIT_MASK_TRAIN_STA_ADDR_8197F 0xffffffffffffL
  10014. #define BIT_TRAIN_STA_ADDR_8197F(x) (((x) & BIT_MASK_TRAIN_STA_ADDR_8197F) << BIT_SHIFT_TRAIN_STA_ADDR_8197F)
  10015. #define BITS_TRAIN_STA_ADDR_8197F (BIT_MASK_TRAIN_STA_ADDR_8197F << BIT_SHIFT_TRAIN_STA_ADDR_8197F)
  10016. #define BIT_CLEAR_TRAIN_STA_ADDR_8197F(x) ((x) & (~BITS_TRAIN_STA_ADDR_8197F))
  10017. #define BIT_GET_TRAIN_STA_ADDR_8197F(x) (((x) >> BIT_SHIFT_TRAIN_STA_ADDR_8197F) & BIT_MASK_TRAIN_STA_ADDR_8197F)
  10018. #define BIT_SET_TRAIN_STA_ADDR_8197F(x, v) (BIT_CLEAR_TRAIN_STA_ADDR_8197F(x) | BIT_TRAIN_STA_ADDR_8197F(v))
  10019. /* 2 REG_RSVD_0X7B4_8197F */
  10020. /* 2 REG_WMAC_PKTCNT_RWD_8197F */
  10021. #define BIT_SHIFT_PKTCNT_BSSIDMAP_8197F 4
  10022. #define BIT_MASK_PKTCNT_BSSIDMAP_8197F 0xf
  10023. #define BIT_PKTCNT_BSSIDMAP_8197F(x) (((x) & BIT_MASK_PKTCNT_BSSIDMAP_8197F) << BIT_SHIFT_PKTCNT_BSSIDMAP_8197F)
  10024. #define BITS_PKTCNT_BSSIDMAP_8197F (BIT_MASK_PKTCNT_BSSIDMAP_8197F << BIT_SHIFT_PKTCNT_BSSIDMAP_8197F)
  10025. #define BIT_CLEAR_PKTCNT_BSSIDMAP_8197F(x) ((x) & (~BITS_PKTCNT_BSSIDMAP_8197F))
  10026. #define BIT_GET_PKTCNT_BSSIDMAP_8197F(x) (((x) >> BIT_SHIFT_PKTCNT_BSSIDMAP_8197F) & BIT_MASK_PKTCNT_BSSIDMAP_8197F)
  10027. #define BIT_SET_PKTCNT_BSSIDMAP_8197F(x, v) (BIT_CLEAR_PKTCNT_BSSIDMAP_8197F(x) | BIT_PKTCNT_BSSIDMAP_8197F(v))
  10028. #define BIT_PKTCNT_CNTRST_8197F BIT(1)
  10029. #define BIT_PKTCNT_CNTEN_8197F BIT(0)
  10030. /* 2 REG_WMAC_PKTCNT_CTRL_8197F */
  10031. #define BIT_WMAC_PKTCNT_TRST_8197F BIT(9)
  10032. #define BIT_WMAC_PKTCNT_FEN_8197F BIT(8)
  10033. #define BIT_SHIFT_WMAC_PKTCNT_CFGAD_8197F 0
  10034. #define BIT_MASK_WMAC_PKTCNT_CFGAD_8197F 0xff
  10035. #define BIT_WMAC_PKTCNT_CFGAD_8197F(x) (((x) & BIT_MASK_WMAC_PKTCNT_CFGAD_8197F) << BIT_SHIFT_WMAC_PKTCNT_CFGAD_8197F)
  10036. #define BITS_WMAC_PKTCNT_CFGAD_8197F (BIT_MASK_WMAC_PKTCNT_CFGAD_8197F << BIT_SHIFT_WMAC_PKTCNT_CFGAD_8197F)
  10037. #define BIT_CLEAR_WMAC_PKTCNT_CFGAD_8197F(x) ((x) & (~BITS_WMAC_PKTCNT_CFGAD_8197F))
  10038. #define BIT_GET_WMAC_PKTCNT_CFGAD_8197F(x) (((x) >> BIT_SHIFT_WMAC_PKTCNT_CFGAD_8197F) & BIT_MASK_WMAC_PKTCNT_CFGAD_8197F)
  10039. #define BIT_SET_WMAC_PKTCNT_CFGAD_8197F(x, v) (BIT_CLEAR_WMAC_PKTCNT_CFGAD_8197F(x) | BIT_WMAC_PKTCNT_CFGAD_8197F(v))
  10040. /* 2 REG_IQ_DUMP_8197F */
  10041. #define BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8197F (64 & CPU_OPT_WIDTH)
  10042. #define BIT_MASK_R_WMAC_MATCH_REF_MAC_8197F 0xffffffffL
  10043. #define BIT_R_WMAC_MATCH_REF_MAC_8197F(x) (((x) & BIT_MASK_R_WMAC_MATCH_REF_MAC_8197F) << BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8197F)
  10044. #define BITS_R_WMAC_MATCH_REF_MAC_8197F (BIT_MASK_R_WMAC_MATCH_REF_MAC_8197F << BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8197F)
  10045. #define BIT_CLEAR_R_WMAC_MATCH_REF_MAC_8197F(x) ((x) & (~BITS_R_WMAC_MATCH_REF_MAC_8197F))
  10046. #define BIT_GET_R_WMAC_MATCH_REF_MAC_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8197F) & BIT_MASK_R_WMAC_MATCH_REF_MAC_8197F)
  10047. #define BIT_SET_R_WMAC_MATCH_REF_MAC_8197F(x, v) (BIT_CLEAR_R_WMAC_MATCH_REF_MAC_8197F(x) | BIT_R_WMAC_MATCH_REF_MAC_8197F(v))
  10048. #define BIT_SHIFT_R_WMAC_MASK_LA_MAC_8197F (32 & CPU_OPT_WIDTH)
  10049. #define BIT_MASK_R_WMAC_MASK_LA_MAC_8197F 0xffffffffL
  10050. #define BIT_R_WMAC_MASK_LA_MAC_8197F(x) (((x) & BIT_MASK_R_WMAC_MASK_LA_MAC_8197F) << BIT_SHIFT_R_WMAC_MASK_LA_MAC_8197F)
  10051. #define BITS_R_WMAC_MASK_LA_MAC_8197F (BIT_MASK_R_WMAC_MASK_LA_MAC_8197F << BIT_SHIFT_R_WMAC_MASK_LA_MAC_8197F)
  10052. #define BIT_CLEAR_R_WMAC_MASK_LA_MAC_8197F(x) ((x) & (~BITS_R_WMAC_MASK_LA_MAC_8197F))
  10053. #define BIT_GET_R_WMAC_MASK_LA_MAC_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_MASK_LA_MAC_8197F) & BIT_MASK_R_WMAC_MASK_LA_MAC_8197F)
  10054. #define BIT_SET_R_WMAC_MASK_LA_MAC_8197F(x, v) (BIT_CLEAR_R_WMAC_MASK_LA_MAC_8197F(x) | BIT_R_WMAC_MASK_LA_MAC_8197F(v))
  10055. #define BIT_SHIFT_DUMP_OK_ADDR_8197F 16
  10056. #define BIT_MASK_DUMP_OK_ADDR_8197F 0xffff
  10057. #define BIT_DUMP_OK_ADDR_8197F(x) (((x) & BIT_MASK_DUMP_OK_ADDR_8197F) << BIT_SHIFT_DUMP_OK_ADDR_8197F)
  10058. #define BITS_DUMP_OK_ADDR_8197F (BIT_MASK_DUMP_OK_ADDR_8197F << BIT_SHIFT_DUMP_OK_ADDR_8197F)
  10059. #define BIT_CLEAR_DUMP_OK_ADDR_8197F(x) ((x) & (~BITS_DUMP_OK_ADDR_8197F))
  10060. #define BIT_GET_DUMP_OK_ADDR_8197F(x) (((x) >> BIT_SHIFT_DUMP_OK_ADDR_8197F) & BIT_MASK_DUMP_OK_ADDR_8197F)
  10061. #define BIT_SET_DUMP_OK_ADDR_8197F(x, v) (BIT_CLEAR_DUMP_OK_ADDR_8197F(x) | BIT_DUMP_OK_ADDR_8197F(v))
  10062. #define BIT_SHIFT_R_TRIG_TIME_SEL_8197F 8
  10063. #define BIT_MASK_R_TRIG_TIME_SEL_8197F 0x7f
  10064. #define BIT_R_TRIG_TIME_SEL_8197F(x) (((x) & BIT_MASK_R_TRIG_TIME_SEL_8197F) << BIT_SHIFT_R_TRIG_TIME_SEL_8197F)
  10065. #define BITS_R_TRIG_TIME_SEL_8197F (BIT_MASK_R_TRIG_TIME_SEL_8197F << BIT_SHIFT_R_TRIG_TIME_SEL_8197F)
  10066. #define BIT_CLEAR_R_TRIG_TIME_SEL_8197F(x) ((x) & (~BITS_R_TRIG_TIME_SEL_8197F))
  10067. #define BIT_GET_R_TRIG_TIME_SEL_8197F(x) (((x) >> BIT_SHIFT_R_TRIG_TIME_SEL_8197F) & BIT_MASK_R_TRIG_TIME_SEL_8197F)
  10068. #define BIT_SET_R_TRIG_TIME_SEL_8197F(x, v) (BIT_CLEAR_R_TRIG_TIME_SEL_8197F(x) | BIT_R_TRIG_TIME_SEL_8197F(v))
  10069. #define BIT_SHIFT_R_MAC_TRIG_SEL_8197F 6
  10070. #define BIT_MASK_R_MAC_TRIG_SEL_8197F 0x3
  10071. #define BIT_R_MAC_TRIG_SEL_8197F(x) (((x) & BIT_MASK_R_MAC_TRIG_SEL_8197F) << BIT_SHIFT_R_MAC_TRIG_SEL_8197F)
  10072. #define BITS_R_MAC_TRIG_SEL_8197F (BIT_MASK_R_MAC_TRIG_SEL_8197F << BIT_SHIFT_R_MAC_TRIG_SEL_8197F)
  10073. #define BIT_CLEAR_R_MAC_TRIG_SEL_8197F(x) ((x) & (~BITS_R_MAC_TRIG_SEL_8197F))
  10074. #define BIT_GET_R_MAC_TRIG_SEL_8197F(x) (((x) >> BIT_SHIFT_R_MAC_TRIG_SEL_8197F) & BIT_MASK_R_MAC_TRIG_SEL_8197F)
  10075. #define BIT_SET_R_MAC_TRIG_SEL_8197F(x, v) (BIT_CLEAR_R_MAC_TRIG_SEL_8197F(x) | BIT_R_MAC_TRIG_SEL_8197F(v))
  10076. #define BIT_MAC_TRIG_REG_8197F BIT(5)
  10077. #define BIT_SHIFT_R_LEVEL_PULSE_SEL_8197F 3
  10078. #define BIT_MASK_R_LEVEL_PULSE_SEL_8197F 0x3
  10079. #define BIT_R_LEVEL_PULSE_SEL_8197F(x) (((x) & BIT_MASK_R_LEVEL_PULSE_SEL_8197F) << BIT_SHIFT_R_LEVEL_PULSE_SEL_8197F)
  10080. #define BITS_R_LEVEL_PULSE_SEL_8197F (BIT_MASK_R_LEVEL_PULSE_SEL_8197F << BIT_SHIFT_R_LEVEL_PULSE_SEL_8197F)
  10081. #define BIT_CLEAR_R_LEVEL_PULSE_SEL_8197F(x) ((x) & (~BITS_R_LEVEL_PULSE_SEL_8197F))
  10082. #define BIT_GET_R_LEVEL_PULSE_SEL_8197F(x) (((x) >> BIT_SHIFT_R_LEVEL_PULSE_SEL_8197F) & BIT_MASK_R_LEVEL_PULSE_SEL_8197F)
  10083. #define BIT_SET_R_LEVEL_PULSE_SEL_8197F(x, v) (BIT_CLEAR_R_LEVEL_PULSE_SEL_8197F(x) | BIT_R_LEVEL_PULSE_SEL_8197F(v))
  10084. #define BIT_EN_LA_MAC_8197F BIT(2)
  10085. #define BIT_R_EN_IQDUMP_8197F BIT(1)
  10086. #define BIT_R_IQDATA_DUMP_8197F BIT(0)
  10087. /* 2 REG_WMAC_FTM_CTL_8197F */
  10088. #define BIT_RXFTM_TXACK_SC_8197F BIT(6)
  10089. #define BIT_RXFTM_TXACK_BW_8197F BIT(5)
  10090. #define BIT_RXFTM_EN_8197F BIT(3)
  10091. #define BIT_RXFTMREQ_BYDRV_8197F BIT(2)
  10092. #define BIT_RXFTMREQ_EN_8197F BIT(1)
  10093. #define BIT_FTM_EN_8197F BIT(0)
  10094. /* 2 REG_IQ_DUMP_EXT_8197F */
  10095. #define BIT_SHIFT_R_TIME_UNIT_SEL_8197F 0
  10096. #define BIT_MASK_R_TIME_UNIT_SEL_8197F 0x7
  10097. #define BIT_R_TIME_UNIT_SEL_8197F(x) (((x) & BIT_MASK_R_TIME_UNIT_SEL_8197F) << BIT_SHIFT_R_TIME_UNIT_SEL_8197F)
  10098. #define BITS_R_TIME_UNIT_SEL_8197F (BIT_MASK_R_TIME_UNIT_SEL_8197F << BIT_SHIFT_R_TIME_UNIT_SEL_8197F)
  10099. #define BIT_CLEAR_R_TIME_UNIT_SEL_8197F(x) ((x) & (~BITS_R_TIME_UNIT_SEL_8197F))
  10100. #define BIT_GET_R_TIME_UNIT_SEL_8197F(x) (((x) >> BIT_SHIFT_R_TIME_UNIT_SEL_8197F) & BIT_MASK_R_TIME_UNIT_SEL_8197F)
  10101. #define BIT_SET_R_TIME_UNIT_SEL_8197F(x, v) (BIT_CLEAR_R_TIME_UNIT_SEL_8197F(x) | BIT_R_TIME_UNIT_SEL_8197F(v))
  10102. /* 2 REG_OFDM_CCK_LEN_MASK_8197F */
  10103. #define BIT_SHIFT_R_WMAC_RX_FIL_LEN_8197F (64 & CPU_OPT_WIDTH)
  10104. #define BIT_MASK_R_WMAC_RX_FIL_LEN_8197F 0xffff
  10105. #define BIT_R_WMAC_RX_FIL_LEN_8197F(x) (((x) & BIT_MASK_R_WMAC_RX_FIL_LEN_8197F) << BIT_SHIFT_R_WMAC_RX_FIL_LEN_8197F)
  10106. #define BITS_R_WMAC_RX_FIL_LEN_8197F (BIT_MASK_R_WMAC_RX_FIL_LEN_8197F << BIT_SHIFT_R_WMAC_RX_FIL_LEN_8197F)
  10107. #define BIT_CLEAR_R_WMAC_RX_FIL_LEN_8197F(x) ((x) & (~BITS_R_WMAC_RX_FIL_LEN_8197F))
  10108. #define BIT_GET_R_WMAC_RX_FIL_LEN_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_RX_FIL_LEN_8197F) & BIT_MASK_R_WMAC_RX_FIL_LEN_8197F)
  10109. #define BIT_SET_R_WMAC_RX_FIL_LEN_8197F(x, v) (BIT_CLEAR_R_WMAC_RX_FIL_LEN_8197F(x) | BIT_R_WMAC_RX_FIL_LEN_8197F(v))
  10110. #define BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8197F (56 & CPU_OPT_WIDTH)
  10111. #define BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8197F 0xff
  10112. #define BIT_R_WMAC_RXFIFO_FULL_TH_8197F(x) (((x) & BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8197F) << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8197F)
  10113. #define BITS_R_WMAC_RXFIFO_FULL_TH_8197F (BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8197F << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8197F)
  10114. #define BIT_CLEAR_R_WMAC_RXFIFO_FULL_TH_8197F(x) ((x) & (~BITS_R_WMAC_RXFIFO_FULL_TH_8197F))
  10115. #define BIT_GET_R_WMAC_RXFIFO_FULL_TH_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8197F) & BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8197F)
  10116. #define BIT_SET_R_WMAC_RXFIFO_FULL_TH_8197F(x, v) (BIT_CLEAR_R_WMAC_RXFIFO_FULL_TH_8197F(x) | BIT_R_WMAC_RXFIFO_FULL_TH_8197F(v))
  10117. #define BIT_R_WMAC_RX_SYNCFIFO_SYNC_8197F BIT(55)
  10118. #define BIT_R_WMAC_RXRST_DLY_8197F BIT(54)
  10119. #define BIT_R_WMAC_SRCH_TXRPT_REF_DROP_8197F BIT(53)
  10120. #define BIT_R_WMAC_SRCH_TXRPT_UA1_8197F BIT(52)
  10121. #define BIT_R_WMAC_SRCH_TXRPT_TYPE_8197F BIT(51)
  10122. #define BIT_R_WMAC_NDP_RST_8197F BIT(50)
  10123. #define BIT_R_WMAC_POWINT_EN_8197F BIT(49)
  10124. #define BIT_R_WMAC_SRCH_TXRPT_PERPKT_8197F BIT(48)
  10125. #define BIT_R_WMAC_SRCH_TXRPT_MID_8197F BIT(47)
  10126. #define BIT_R_WMAC_PFIN_TOEN_8197F BIT(46)
  10127. #define BIT_R_WMAC_FIL_SECERR_8197F BIT(45)
  10128. #define BIT_R_WMAC_FIL_CTLPKTLEN_8197F BIT(44)
  10129. #define BIT_R_WMAC_FIL_FCTYPE_8197F BIT(43)
  10130. #define BIT_R_WMAC_FIL_FCPROVER_8197F BIT(42)
  10131. #define BIT_R_WMAC_PHYSTS_SNIF_8197F BIT(41)
  10132. #define BIT_R_WMAC_PHYSTS_PLCP_8197F BIT(40)
  10133. #define BIT_R_MAC_TCR_VBONF_RD_8197F BIT(39)
  10134. #define BIT_R_WMAC_TCR_MPAR_NDP_8197F BIT(38)
  10135. #define BIT_R_WMAC_NDP_FILTER_8197F BIT(37)
  10136. #define BIT_R_WMAC_RXLEN_SEL_8197F BIT(36)
  10137. #define BIT_R_WMAC_RXLEN_SEL1_8197F BIT(35)
  10138. #define BIT_R_OFDM_FILTER_8197F BIT(34)
  10139. #define BIT_R_WMAC_CHK_OFDM_LEN_8197F BIT(33)
  10140. #define BIT_R_WMAC_CHK_CCK_LEN_8197F BIT(32)
  10141. #define BIT_SHIFT_R_OFDM_LEN_8197F 26
  10142. #define BIT_MASK_R_OFDM_LEN_8197F 0x3f
  10143. #define BIT_R_OFDM_LEN_8197F(x) (((x) & BIT_MASK_R_OFDM_LEN_8197F) << BIT_SHIFT_R_OFDM_LEN_8197F)
  10144. #define BITS_R_OFDM_LEN_8197F (BIT_MASK_R_OFDM_LEN_8197F << BIT_SHIFT_R_OFDM_LEN_8197F)
  10145. #define BIT_CLEAR_R_OFDM_LEN_8197F(x) ((x) & (~BITS_R_OFDM_LEN_8197F))
  10146. #define BIT_GET_R_OFDM_LEN_8197F(x) (((x) >> BIT_SHIFT_R_OFDM_LEN_8197F) & BIT_MASK_R_OFDM_LEN_8197F)
  10147. #define BIT_SET_R_OFDM_LEN_8197F(x, v) (BIT_CLEAR_R_OFDM_LEN_8197F(x) | BIT_R_OFDM_LEN_8197F(v))
  10148. #define BIT_SHIFT_R_CCK_LEN_8197F 0
  10149. #define BIT_MASK_R_CCK_LEN_8197F 0xffff
  10150. #define BIT_R_CCK_LEN_8197F(x) (((x) & BIT_MASK_R_CCK_LEN_8197F) << BIT_SHIFT_R_CCK_LEN_8197F)
  10151. #define BITS_R_CCK_LEN_8197F (BIT_MASK_R_CCK_LEN_8197F << BIT_SHIFT_R_CCK_LEN_8197F)
  10152. #define BIT_CLEAR_R_CCK_LEN_8197F(x) ((x) & (~BITS_R_CCK_LEN_8197F))
  10153. #define BIT_GET_R_CCK_LEN_8197F(x) (((x) >> BIT_SHIFT_R_CCK_LEN_8197F) & BIT_MASK_R_CCK_LEN_8197F)
  10154. #define BIT_SET_R_CCK_LEN_8197F(x, v) (BIT_CLEAR_R_CCK_LEN_8197F(x) | BIT_R_CCK_LEN_8197F(v))
  10155. /* 2 REG_RX_FILTER_FUNCTION_8197F */
  10156. #define BIT_R_WMAC_RXHANG_EN_8197F BIT(15)
  10157. #define BIT_R_WMAC_MHRDDY_LATCH_8197F BIT(14)
  10158. #define BIT_R_MHRDDY_CLR_8197F BIT(13)
  10159. #define BIT_R_RXPKTCTL_FSM_BASED_MPDURDY1_8197F BIT(12)
  10160. #define BIT_R_WMAC_DIS_VHT_PLCP_CHK_MU_8197F BIT(11)
  10161. #define BIT_R_CHK_DELIMIT_LEN_8197F BIT(10)
  10162. #define BIT_R_REAPTER_ADDR_MATCH_8197F BIT(9)
  10163. #define BIT_R_RXPKTCTL_FSM_BASED_MPDURDY_8197F BIT(8)
  10164. #define BIT_R_LATCH_MACHRDY_8197F BIT(7)
  10165. #define BIT_R_WMAC_RXFIL_REND_8197F BIT(6)
  10166. #define BIT_R_WMAC_MPDURDY_CLR_8197F BIT(5)
  10167. #define BIT_R_WMAC_CLRRXSEC_8197F BIT(4)
  10168. #define BIT_R_WMAC_RXFIL_RDEL_8197F BIT(3)
  10169. #define BIT_R_WMAC_RXFIL_FCSE_8197F BIT(2)
  10170. #define BIT_R_WMAC_RXFIL_MESH_DEL_8197F BIT(1)
  10171. #define BIT_R_WMAC_RXFIL_MASKM_8197F BIT(0)
  10172. /* 2 REG_NDP_SIG_8197F */
  10173. #define BIT_SHIFT_R_WMAC_TXNDP_SIGB_8197F 0
  10174. #define BIT_MASK_R_WMAC_TXNDP_SIGB_8197F 0x1fffff
  10175. #define BIT_R_WMAC_TXNDP_SIGB_8197F(x) (((x) & BIT_MASK_R_WMAC_TXNDP_SIGB_8197F) << BIT_SHIFT_R_WMAC_TXNDP_SIGB_8197F)
  10176. #define BITS_R_WMAC_TXNDP_SIGB_8197F (BIT_MASK_R_WMAC_TXNDP_SIGB_8197F << BIT_SHIFT_R_WMAC_TXNDP_SIGB_8197F)
  10177. #define BIT_CLEAR_R_WMAC_TXNDP_SIGB_8197F(x) ((x) & (~BITS_R_WMAC_TXNDP_SIGB_8197F))
  10178. #define BIT_GET_R_WMAC_TXNDP_SIGB_8197F(x) (((x) >> BIT_SHIFT_R_WMAC_TXNDP_SIGB_8197F) & BIT_MASK_R_WMAC_TXNDP_SIGB_8197F)
  10179. #define BIT_SET_R_WMAC_TXNDP_SIGB_8197F(x, v) (BIT_CLEAR_R_WMAC_TXNDP_SIGB_8197F(x) | BIT_R_WMAC_TXNDP_SIGB_8197F(v))
  10180. /* 2 REG_TXCMD_INFO_FOR_RSP_PKT_8197F */
  10181. #define BIT_SHIFT_R_MAC_DEBUG_8197F (32 & CPU_OPT_WIDTH)
  10182. #define BIT_MASK_R_MAC_DEBUG_8197F 0xffffffffL
  10183. #define BIT_R_MAC_DEBUG_8197F(x) (((x) & BIT_MASK_R_MAC_DEBUG_8197F) << BIT_SHIFT_R_MAC_DEBUG_8197F)
  10184. #define BITS_R_MAC_DEBUG_8197F (BIT_MASK_R_MAC_DEBUG_8197F << BIT_SHIFT_R_MAC_DEBUG_8197F)
  10185. #define BIT_CLEAR_R_MAC_DEBUG_8197F(x) ((x) & (~BITS_R_MAC_DEBUG_8197F))
  10186. #define BIT_GET_R_MAC_DEBUG_8197F(x) (((x) >> BIT_SHIFT_R_MAC_DEBUG_8197F) & BIT_MASK_R_MAC_DEBUG_8197F)
  10187. #define BIT_SET_R_MAC_DEBUG_8197F(x, v) (BIT_CLEAR_R_MAC_DEBUG_8197F(x) | BIT_R_MAC_DEBUG_8197F(v))
  10188. #define BIT_SHIFT_R_MAC_DBG_SHIFT_8197F 8
  10189. #define BIT_MASK_R_MAC_DBG_SHIFT_8197F 0x7
  10190. #define BIT_R_MAC_DBG_SHIFT_8197F(x) (((x) & BIT_MASK_R_MAC_DBG_SHIFT_8197F) << BIT_SHIFT_R_MAC_DBG_SHIFT_8197F)
  10191. #define BITS_R_MAC_DBG_SHIFT_8197F (BIT_MASK_R_MAC_DBG_SHIFT_8197F << BIT_SHIFT_R_MAC_DBG_SHIFT_8197F)
  10192. #define BIT_CLEAR_R_MAC_DBG_SHIFT_8197F(x) ((x) & (~BITS_R_MAC_DBG_SHIFT_8197F))
  10193. #define BIT_GET_R_MAC_DBG_SHIFT_8197F(x) (((x) >> BIT_SHIFT_R_MAC_DBG_SHIFT_8197F) & BIT_MASK_R_MAC_DBG_SHIFT_8197F)
  10194. #define BIT_SET_R_MAC_DBG_SHIFT_8197F(x, v) (BIT_CLEAR_R_MAC_DBG_SHIFT_8197F(x) | BIT_R_MAC_DBG_SHIFT_8197F(v))
  10195. #define BIT_SHIFT_R_MAC_DBG_SEL_8197F 0
  10196. #define BIT_MASK_R_MAC_DBG_SEL_8197F 0x3
  10197. #define BIT_R_MAC_DBG_SEL_8197F(x) (((x) & BIT_MASK_R_MAC_DBG_SEL_8197F) << BIT_SHIFT_R_MAC_DBG_SEL_8197F)
  10198. #define BITS_R_MAC_DBG_SEL_8197F (BIT_MASK_R_MAC_DBG_SEL_8197F << BIT_SHIFT_R_MAC_DBG_SEL_8197F)
  10199. #define BIT_CLEAR_R_MAC_DBG_SEL_8197F(x) ((x) & (~BITS_R_MAC_DBG_SEL_8197F))
  10200. #define BIT_GET_R_MAC_DBG_SEL_8197F(x) (((x) >> BIT_SHIFT_R_MAC_DBG_SEL_8197F) & BIT_MASK_R_MAC_DBG_SEL_8197F)
  10201. #define BIT_SET_R_MAC_DBG_SEL_8197F(x, v) (BIT_CLEAR_R_MAC_DBG_SEL_8197F(x) | BIT_R_MAC_DBG_SEL_8197F(v))
  10202. /* 2 REG_SEC_OPT_V2_8197F */
  10203. #define BIT_MASK_IV_8197F BIT(18)
  10204. #define BIT_EIVL_ENDIAN_8197F BIT(17)
  10205. #define BIT_EIVH_ENDIAN_8197F BIT(16)
  10206. #define BIT_SHIFT_BT_TIME_CNT_8197F 0
  10207. #define BIT_MASK_BT_TIME_CNT_8197F 0xff
  10208. #define BIT_BT_TIME_CNT_8197F(x) (((x) & BIT_MASK_BT_TIME_CNT_8197F) << BIT_SHIFT_BT_TIME_CNT_8197F)
  10209. #define BITS_BT_TIME_CNT_8197F (BIT_MASK_BT_TIME_CNT_8197F << BIT_SHIFT_BT_TIME_CNT_8197F)
  10210. #define BIT_CLEAR_BT_TIME_CNT_8197F(x) ((x) & (~BITS_BT_TIME_CNT_8197F))
  10211. #define BIT_GET_BT_TIME_CNT_8197F(x) (((x) >> BIT_SHIFT_BT_TIME_CNT_8197F) & BIT_MASK_BT_TIME_CNT_8197F)
  10212. #define BIT_SET_BT_TIME_CNT_8197F(x, v) (BIT_CLEAR_BT_TIME_CNT_8197F(x) | BIT_BT_TIME_CNT_8197F(v))
  10213. /* 2 REG_RTS_ADDRESS_0_8197F */
  10214. /* 2 REG_RTS_ADDRESS_1_8197F */
  10215. #endif