halmac_bit_8822b.h 425 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147
  1. #ifndef __INC_HALMAC_BIT_8822B_H
  2. #define __INC_HALMAC_BIT_8822B_H
  3. #define CPU_OPT_WIDTH 0x1F
  4. /* 2 REG_NOT_VALID_8822B */
  5. /* 2 REG_SYS_ISO_CTRL_8822B */
  6. #define BIT_PWC_EV12V_8822B BIT(15)
  7. #define BIT_PWC_EV25V_8822B BIT(14)
  8. #define BIT_PA33V_EN_8822B BIT(13)
  9. #define BIT_PA12V_EN_8822B BIT(12)
  10. #define BIT_UA33V_EN_8822B BIT(11)
  11. #define BIT_UA12V_EN_8822B BIT(10)
  12. #define BIT_ISO_RFDIO_8822B BIT(9)
  13. #define BIT_ISO_EB2CORE_8822B BIT(8)
  14. #define BIT_ISO_DIOE_8822B BIT(7)
  15. #define BIT_ISO_WLPON2PP_8822B BIT(6)
  16. #define BIT_ISO_IP2MAC_WA2PP_8822B BIT(5)
  17. #define BIT_ISO_PD2CORE_8822B BIT(4)
  18. #define BIT_ISO_PA2PCIE_8822B BIT(3)
  19. #define BIT_ISO_UD2CORE_8822B BIT(2)
  20. #define BIT_ISO_UA2USB_8822B BIT(1)
  21. #define BIT_ISO_WD2PP_8822B BIT(0)
  22. /* 2 REG_SYS_FUNC_EN_8822B */
  23. #define BIT_FEN_MREGEN_8822B BIT(15)
  24. #define BIT_FEN_HWPDN_8822B BIT(14)
  25. #define BIT_EN_25_1_8822B BIT(13)
  26. #define BIT_FEN_ELDR_8822B BIT(12)
  27. #define BIT_FEN_DCORE_8822B BIT(11)
  28. #define BIT_FEN_CPUEN_8822B BIT(10)
  29. #define BIT_FEN_DIOE_8822B BIT(9)
  30. #define BIT_FEN_PCIED_8822B BIT(8)
  31. #define BIT_FEN_PPLL_8822B BIT(7)
  32. #define BIT_FEN_PCIEA_8822B BIT(6)
  33. #define BIT_FEN_DIO_PCIE_8822B BIT(5)
  34. #define BIT_FEN_USBD_8822B BIT(4)
  35. #define BIT_FEN_UPLL_8822B BIT(3)
  36. #define BIT_FEN_USBA_8822B BIT(2)
  37. #define BIT_FEN_BB_GLB_RSTN_8822B BIT(1)
  38. #define BIT_FEN_BBRSTB_8822B BIT(0)
  39. /* 2 REG_SYS_PW_CTRL_8822B */
  40. #define BIT_SOP_EABM_8822B BIT(31)
  41. #define BIT_SOP_ACKF_8822B BIT(30)
  42. #define BIT_SOP_ERCK_8822B BIT(29)
  43. #define BIT_SOP_ESWR_8822B BIT(28)
  44. #define BIT_SOP_PWMM_8822B BIT(27)
  45. #define BIT_SOP_EECK_8822B BIT(26)
  46. #define BIT_SOP_EXTL_8822B BIT(24)
  47. #define BIT_SYM_OP_RING_12M_8822B BIT(22)
  48. #define BIT_ROP_SWPR_8822B BIT(21)
  49. #define BIT_DIS_HW_LPLDM_8822B BIT(20)
  50. #define BIT_OPT_SWRST_WLMCU_8822B BIT(19)
  51. #define BIT_RDY_SYSPWR_8822B BIT(17)
  52. #define BIT_EN_WLON_8822B BIT(16)
  53. #define BIT_APDM_HPDN_8822B BIT(15)
  54. #define BIT_AFSM_PCIE_SUS_EN_8822B BIT(12)
  55. #define BIT_AFSM_WLSUS_EN_8822B BIT(11)
  56. #define BIT_APFM_SWLPS_8822B BIT(10)
  57. #define BIT_APFM_OFFMAC_8822B BIT(9)
  58. #define BIT_APFN_ONMAC_8822B BIT(8)
  59. #define BIT_CHIP_PDN_EN_8822B BIT(7)
  60. #define BIT_RDY_MACDIS_8822B BIT(6)
  61. #define BIT_RING_CLK_12M_EN_8822B BIT(4)
  62. #define BIT_PFM_WOWL_8822B BIT(3)
  63. #define BIT_PFM_LDKP_8822B BIT(2)
  64. #define BIT_WL_HCI_ALD_8822B BIT(1)
  65. #define BIT_PFM_LDALL_8822B BIT(0)
  66. /* 2 REG_SYS_CLK_CTRL_8822B */
  67. #define BIT_LDO_DUMMY_8822B BIT(15)
  68. #define BIT_CPU_CLK_EN_8822B BIT(14)
  69. #define BIT_SYMREG_CLK_EN_8822B BIT(13)
  70. #define BIT_HCI_CLK_EN_8822B BIT(12)
  71. #define BIT_MAC_CLK_EN_8822B BIT(11)
  72. #define BIT_SEC_CLK_EN_8822B BIT(10)
  73. #define BIT_PHY_SSC_RSTB_8822B BIT(9)
  74. #define BIT_EXT_32K_EN_8822B BIT(8)
  75. #define BIT_WL_CLK_TEST_8822B BIT(7)
  76. #define BIT_OP_SPS_PWM_EN_8822B BIT(6)
  77. #define BIT_LOADER_CLK_EN_8822B BIT(5)
  78. #define BIT_MACSLP_8822B BIT(4)
  79. #define BIT_WAKEPAD_EN_8822B BIT(3)
  80. #define BIT_ROMD16V_EN_8822B BIT(2)
  81. #define BIT_CKANA12M_EN_8822B BIT(1)
  82. #define BIT_CNTD16V_EN_8822B BIT(0)
  83. /* 2 REG_SYS_EEPROM_CTRL_8822B */
  84. #define BIT_SHIFT_VPDIDX_8822B 8
  85. #define BIT_MASK_VPDIDX_8822B 0xff
  86. #define BIT_VPDIDX_8822B(x) (((x) & BIT_MASK_VPDIDX_8822B) << BIT_SHIFT_VPDIDX_8822B)
  87. #define BIT_GET_VPDIDX_8822B(x) (((x) >> BIT_SHIFT_VPDIDX_8822B) & BIT_MASK_VPDIDX_8822B)
  88. #define BIT_SHIFT_EEM1_0_8822B 6
  89. #define BIT_MASK_EEM1_0_8822B 0x3
  90. #define BIT_EEM1_0_8822B(x) (((x) & BIT_MASK_EEM1_0_8822B) << BIT_SHIFT_EEM1_0_8822B)
  91. #define BIT_GET_EEM1_0_8822B(x) (((x) >> BIT_SHIFT_EEM1_0_8822B) & BIT_MASK_EEM1_0_8822B)
  92. #define BIT_AUTOLOAD_SUS_8822B BIT(5)
  93. #define BIT_EERPOMSEL_8822B BIT(4)
  94. #define BIT_EECS_V1_8822B BIT(3)
  95. #define BIT_EESK_V1_8822B BIT(2)
  96. #define BIT_EEDI_V1_8822B BIT(1)
  97. #define BIT_EEDO_V1_8822B BIT(0)
  98. /* 2 REG_EE_VPD_8822B */
  99. #define BIT_SHIFT_VPD_DATA_8822B 0
  100. #define BIT_MASK_VPD_DATA_8822B 0xffffffffL
  101. #define BIT_VPD_DATA_8822B(x) (((x) & BIT_MASK_VPD_DATA_8822B) << BIT_SHIFT_VPD_DATA_8822B)
  102. #define BIT_GET_VPD_DATA_8822B(x) (((x) >> BIT_SHIFT_VPD_DATA_8822B) & BIT_MASK_VPD_DATA_8822B)
  103. /* 2 REG_SYS_SWR_CTRL1_8822B */
  104. #define BIT_C2_L_BIT0_8822B BIT(31)
  105. #define BIT_SHIFT_C1_L_8822B 29
  106. #define BIT_MASK_C1_L_8822B 0x3
  107. #define BIT_C1_L_8822B(x) (((x) & BIT_MASK_C1_L_8822B) << BIT_SHIFT_C1_L_8822B)
  108. #define BIT_GET_C1_L_8822B(x) (((x) >> BIT_SHIFT_C1_L_8822B) & BIT_MASK_C1_L_8822B)
  109. #define BIT_SHIFT_REG_FREQ_L_8822B 25
  110. #define BIT_MASK_REG_FREQ_L_8822B 0x7
  111. #define BIT_REG_FREQ_L_8822B(x) (((x) & BIT_MASK_REG_FREQ_L_8822B) << BIT_SHIFT_REG_FREQ_L_8822B)
  112. #define BIT_GET_REG_FREQ_L_8822B(x) (((x) >> BIT_SHIFT_REG_FREQ_L_8822B) & BIT_MASK_REG_FREQ_L_8822B)
  113. #define BIT_REG_EN_DUTY_8822B BIT(24)
  114. #define BIT_SHIFT_REG_MODE_8822B 22
  115. #define BIT_MASK_REG_MODE_8822B 0x3
  116. #define BIT_REG_MODE_8822B(x) (((x) & BIT_MASK_REG_MODE_8822B) << BIT_SHIFT_REG_MODE_8822B)
  117. #define BIT_GET_REG_MODE_8822B(x) (((x) >> BIT_SHIFT_REG_MODE_8822B) & BIT_MASK_REG_MODE_8822B)
  118. #define BIT_REG_EN_SP_8822B BIT(21)
  119. #define BIT_REG_AUTO_L_8822B BIT(20)
  120. #define BIT_SW18_SELD_BIT0_8822B BIT(19)
  121. #define BIT_SW18_POWOCP_8822B BIT(18)
  122. #define BIT_SHIFT_OCP_L1_8822B 15
  123. #define BIT_MASK_OCP_L1_8822B 0x7
  124. #define BIT_OCP_L1_8822B(x) (((x) & BIT_MASK_OCP_L1_8822B) << BIT_SHIFT_OCP_L1_8822B)
  125. #define BIT_GET_OCP_L1_8822B(x) (((x) >> BIT_SHIFT_OCP_L1_8822B) & BIT_MASK_OCP_L1_8822B)
  126. #define BIT_SHIFT_CF_L_8822B 13
  127. #define BIT_MASK_CF_L_8822B 0x3
  128. #define BIT_CF_L_8822B(x) (((x) & BIT_MASK_CF_L_8822B) << BIT_SHIFT_CF_L_8822B)
  129. #define BIT_GET_CF_L_8822B(x) (((x) >> BIT_SHIFT_CF_L_8822B) & BIT_MASK_CF_L_8822B)
  130. #define BIT_SW18_FPWM_8822B BIT(11)
  131. #define BIT_SW18_SWEN_8822B BIT(9)
  132. #define BIT_SW18_LDEN_8822B BIT(8)
  133. #define BIT_MAC_ID_EN_8822B BIT(7)
  134. #define BIT_AFE_BGEN_8822B BIT(0)
  135. /* 2 REG_SYS_SWR_CTRL2_8822B */
  136. #define BIT_POW_ZCD_L_8822B BIT(31)
  137. #define BIT_AUTOZCD_L_8822B BIT(30)
  138. #define BIT_SHIFT_REG_DELAY_8822B 28
  139. #define BIT_MASK_REG_DELAY_8822B 0x3
  140. #define BIT_REG_DELAY_8822B(x) (((x) & BIT_MASK_REG_DELAY_8822B) << BIT_SHIFT_REG_DELAY_8822B)
  141. #define BIT_GET_REG_DELAY_8822B(x) (((x) >> BIT_SHIFT_REG_DELAY_8822B) & BIT_MASK_REG_DELAY_8822B)
  142. #define BIT_SHIFT_V15ADJ_L1_V1_8822B 24
  143. #define BIT_MASK_V15ADJ_L1_V1_8822B 0x7
  144. #define BIT_V15ADJ_L1_V1_8822B(x) (((x) & BIT_MASK_V15ADJ_L1_V1_8822B) << BIT_SHIFT_V15ADJ_L1_V1_8822B)
  145. #define BIT_GET_V15ADJ_L1_V1_8822B(x) (((x) >> BIT_SHIFT_V15ADJ_L1_V1_8822B) & BIT_MASK_V15ADJ_L1_V1_8822B)
  146. #define BIT_SHIFT_VOL_L1_V1_8822B 20
  147. #define BIT_MASK_VOL_L1_V1_8822B 0xf
  148. #define BIT_VOL_L1_V1_8822B(x) (((x) & BIT_MASK_VOL_L1_V1_8822B) << BIT_SHIFT_VOL_L1_V1_8822B)
  149. #define BIT_GET_VOL_L1_V1_8822B(x) (((x) >> BIT_SHIFT_VOL_L1_V1_8822B) & BIT_MASK_VOL_L1_V1_8822B)
  150. #define BIT_SHIFT_IN_L1_V1_8822B 17
  151. #define BIT_MASK_IN_L1_V1_8822B 0x7
  152. #define BIT_IN_L1_V1_8822B(x) (((x) & BIT_MASK_IN_L1_V1_8822B) << BIT_SHIFT_IN_L1_V1_8822B)
  153. #define BIT_GET_IN_L1_V1_8822B(x) (((x) >> BIT_SHIFT_IN_L1_V1_8822B) & BIT_MASK_IN_L1_V1_8822B)
  154. #define BIT_SHIFT_TBOX_L1_8822B 15
  155. #define BIT_MASK_TBOX_L1_8822B 0x3
  156. #define BIT_TBOX_L1_8822B(x) (((x) & BIT_MASK_TBOX_L1_8822B) << BIT_SHIFT_TBOX_L1_8822B)
  157. #define BIT_GET_TBOX_L1_8822B(x) (((x) >> BIT_SHIFT_TBOX_L1_8822B) & BIT_MASK_TBOX_L1_8822B)
  158. #define BIT_SW18_SEL_8822B BIT(13)
  159. /* 2 REG_NOT_VALID_8822B */
  160. #define BIT_SW18_SD_8822B BIT(10)
  161. #define BIT_SHIFT_R3_L_8822B 7
  162. #define BIT_MASK_R3_L_8822B 0x3
  163. #define BIT_R3_L_8822B(x) (((x) & BIT_MASK_R3_L_8822B) << BIT_SHIFT_R3_L_8822B)
  164. #define BIT_GET_R3_L_8822B(x) (((x) >> BIT_SHIFT_R3_L_8822B) & BIT_MASK_R3_L_8822B)
  165. #define BIT_SHIFT_SW18_R2_8822B 5
  166. #define BIT_MASK_SW18_R2_8822B 0x3
  167. #define BIT_SW18_R2_8822B(x) (((x) & BIT_MASK_SW18_R2_8822B) << BIT_SHIFT_SW18_R2_8822B)
  168. #define BIT_GET_SW18_R2_8822B(x) (((x) >> BIT_SHIFT_SW18_R2_8822B) & BIT_MASK_SW18_R2_8822B)
  169. #define BIT_SHIFT_SW18_R1_8822B 3
  170. #define BIT_MASK_SW18_R1_8822B 0x3
  171. #define BIT_SW18_R1_8822B(x) (((x) & BIT_MASK_SW18_R1_8822B) << BIT_SHIFT_SW18_R1_8822B)
  172. #define BIT_GET_SW18_R1_8822B(x) (((x) >> BIT_SHIFT_SW18_R1_8822B) & BIT_MASK_SW18_R1_8822B)
  173. #define BIT_SHIFT_C3_L_C3_8822B 1
  174. #define BIT_MASK_C3_L_C3_8822B 0x3
  175. #define BIT_C3_L_C3_8822B(x) (((x) & BIT_MASK_C3_L_C3_8822B) << BIT_SHIFT_C3_L_C3_8822B)
  176. #define BIT_GET_C3_L_C3_8822B(x) (((x) >> BIT_SHIFT_C3_L_C3_8822B) & BIT_MASK_C3_L_C3_8822B)
  177. #define BIT_C2_L_BIT1_8822B BIT(0)
  178. /* 2 REG_SYS_SWR_CTRL3_8822B */
  179. #define BIT_SPS18_OCP_DIS_8822B BIT(31)
  180. #define BIT_SHIFT_SPS18_OCP_TH_8822B 16
  181. #define BIT_MASK_SPS18_OCP_TH_8822B 0x7fff
  182. #define BIT_SPS18_OCP_TH_8822B(x) (((x) & BIT_MASK_SPS18_OCP_TH_8822B) << BIT_SHIFT_SPS18_OCP_TH_8822B)
  183. #define BIT_GET_SPS18_OCP_TH_8822B(x) (((x) >> BIT_SHIFT_SPS18_OCP_TH_8822B) & BIT_MASK_SPS18_OCP_TH_8822B)
  184. #define BIT_SHIFT_OCP_WINDOW_8822B 0
  185. #define BIT_MASK_OCP_WINDOW_8822B 0xffff
  186. #define BIT_OCP_WINDOW_8822B(x) (((x) & BIT_MASK_OCP_WINDOW_8822B) << BIT_SHIFT_OCP_WINDOW_8822B)
  187. #define BIT_GET_OCP_WINDOW_8822B(x) (((x) >> BIT_SHIFT_OCP_WINDOW_8822B) & BIT_MASK_OCP_WINDOW_8822B)
  188. /* 2 REG_RSV_CTRL_8822B */
  189. #define BIT_HREG_DBG_8822B BIT(23)
  190. #define BIT_WLMCUIOIF_8822B BIT(8)
  191. #define BIT_LOCK_ALL_EN_8822B BIT(7)
  192. #define BIT_R_DIS_PRST_8822B BIT(6)
  193. #define BIT_WLOCK_1C_B6_8822B BIT(5)
  194. #define BIT_WLOCK_40_8822B BIT(4)
  195. #define BIT_WLOCK_08_8822B BIT(3)
  196. #define BIT_WLOCK_04_8822B BIT(2)
  197. #define BIT_WLOCK_00_8822B BIT(1)
  198. #define BIT_WLOCK_ALL_8822B BIT(0)
  199. /* 2 REG_RF_CTRL_8822B */
  200. #define BIT_RF_SDMRSTB_8822B BIT(2)
  201. #define BIT_RF_RSTB_8822B BIT(1)
  202. #define BIT_RF_EN_8822B BIT(0)
  203. /* 2 REG_AFE_LDO_CTRL_8822B */
  204. #define BIT_SHIFT_LPLDH12_RSV_8822B 29
  205. #define BIT_MASK_LPLDH12_RSV_8822B 0x7
  206. #define BIT_LPLDH12_RSV_8822B(x) (((x) & BIT_MASK_LPLDH12_RSV_8822B) << BIT_SHIFT_LPLDH12_RSV_8822B)
  207. #define BIT_GET_LPLDH12_RSV_8822B(x) (((x) >> BIT_SHIFT_LPLDH12_RSV_8822B) & BIT_MASK_LPLDH12_RSV_8822B)
  208. #define BIT_LPLDH12_SLP_8822B BIT(28)
  209. #define BIT_SHIFT_LPLDH12_VADJ_8822B 24
  210. #define BIT_MASK_LPLDH12_VADJ_8822B 0xf
  211. #define BIT_LPLDH12_VADJ_8822B(x) (((x) & BIT_MASK_LPLDH12_VADJ_8822B) << BIT_SHIFT_LPLDH12_VADJ_8822B)
  212. #define BIT_GET_LPLDH12_VADJ_8822B(x) (((x) >> BIT_SHIFT_LPLDH12_VADJ_8822B) & BIT_MASK_LPLDH12_VADJ_8822B)
  213. #define BIT_LDH12_EN_8822B BIT(16)
  214. #define BIT_WLBBOFF_BIG_PWC_EN_8822B BIT(14)
  215. #define BIT_WLBBOFF_SMALL_PWC_EN_8822B BIT(13)
  216. #define BIT_WLMACOFF_BIG_PWC_EN_8822B BIT(12)
  217. #define BIT_WLPON_PWC_EN_8822B BIT(11)
  218. #define BIT_POW_REGU_P1_8822B BIT(10)
  219. #define BIT_LDOV12W_EN_8822B BIT(8)
  220. #define BIT_EX_XTAL_DRV_DIGI_8822B BIT(7)
  221. #define BIT_EX_XTAL_DRV_USB_8822B BIT(6)
  222. #define BIT_EX_XTAL_DRV_AFE_8822B BIT(5)
  223. #define BIT_EX_XTAL_DRV_RF2_8822B BIT(4)
  224. #define BIT_EX_XTAL_DRV_RF1_8822B BIT(3)
  225. #define BIT_POW_REGU_P0_8822B BIT(2)
  226. /* 2 REG_NOT_VALID_8822B */
  227. #define BIT_POW_PLL_LDO_8822B BIT(0)
  228. /* 2 REG_AFE_CTRL1_8822B */
  229. #define BIT_AGPIO_GPE_8822B BIT(31)
  230. #define BIT_SHIFT_XTAL_CAP_XI_8822B 25
  231. #define BIT_MASK_XTAL_CAP_XI_8822B 0x3f
  232. #define BIT_XTAL_CAP_XI_8822B(x) (((x) & BIT_MASK_XTAL_CAP_XI_8822B) << BIT_SHIFT_XTAL_CAP_XI_8822B)
  233. #define BIT_GET_XTAL_CAP_XI_8822B(x) (((x) >> BIT_SHIFT_XTAL_CAP_XI_8822B) & BIT_MASK_XTAL_CAP_XI_8822B)
  234. #define BIT_SHIFT_XTAL_DRV_DIGI_8822B 23
  235. #define BIT_MASK_XTAL_DRV_DIGI_8822B 0x3
  236. #define BIT_XTAL_DRV_DIGI_8822B(x) (((x) & BIT_MASK_XTAL_DRV_DIGI_8822B) << BIT_SHIFT_XTAL_DRV_DIGI_8822B)
  237. #define BIT_GET_XTAL_DRV_DIGI_8822B(x) (((x) >> BIT_SHIFT_XTAL_DRV_DIGI_8822B) & BIT_MASK_XTAL_DRV_DIGI_8822B)
  238. #define BIT_XTAL_DRV_USB_BIT1_8822B BIT(22)
  239. #define BIT_SHIFT_MAC_CLK_SEL_8822B 20
  240. #define BIT_MASK_MAC_CLK_SEL_8822B 0x3
  241. #define BIT_MAC_CLK_SEL_8822B(x) (((x) & BIT_MASK_MAC_CLK_SEL_8822B) << BIT_SHIFT_MAC_CLK_SEL_8822B)
  242. #define BIT_GET_MAC_CLK_SEL_8822B(x) (((x) >> BIT_SHIFT_MAC_CLK_SEL_8822B) & BIT_MASK_MAC_CLK_SEL_8822B)
  243. #define BIT_XTAL_DRV_USB_BIT0_8822B BIT(19)
  244. #define BIT_SHIFT_XTAL_DRV_AFE_8822B 17
  245. #define BIT_MASK_XTAL_DRV_AFE_8822B 0x3
  246. #define BIT_XTAL_DRV_AFE_8822B(x) (((x) & BIT_MASK_XTAL_DRV_AFE_8822B) << BIT_SHIFT_XTAL_DRV_AFE_8822B)
  247. #define BIT_GET_XTAL_DRV_AFE_8822B(x) (((x) >> BIT_SHIFT_XTAL_DRV_AFE_8822B) & BIT_MASK_XTAL_DRV_AFE_8822B)
  248. #define BIT_SHIFT_XTAL_DRV_RF2_8822B 15
  249. #define BIT_MASK_XTAL_DRV_RF2_8822B 0x3
  250. #define BIT_XTAL_DRV_RF2_8822B(x) (((x) & BIT_MASK_XTAL_DRV_RF2_8822B) << BIT_SHIFT_XTAL_DRV_RF2_8822B)
  251. #define BIT_GET_XTAL_DRV_RF2_8822B(x) (((x) >> BIT_SHIFT_XTAL_DRV_RF2_8822B) & BIT_MASK_XTAL_DRV_RF2_8822B)
  252. #define BIT_SHIFT_XTAL_DRV_RF1_8822B 13
  253. #define BIT_MASK_XTAL_DRV_RF1_8822B 0x3
  254. #define BIT_XTAL_DRV_RF1_8822B(x) (((x) & BIT_MASK_XTAL_DRV_RF1_8822B) << BIT_SHIFT_XTAL_DRV_RF1_8822B)
  255. #define BIT_GET_XTAL_DRV_RF1_8822B(x) (((x) >> BIT_SHIFT_XTAL_DRV_RF1_8822B) & BIT_MASK_XTAL_DRV_RF1_8822B)
  256. #define BIT_XTAL_DELAY_DIGI_8822B BIT(12)
  257. #define BIT_XTAL_DELAY_USB_8822B BIT(11)
  258. #define BIT_XTAL_DELAY_AFE_8822B BIT(10)
  259. #define BIT_SHIFT_XTAL_LDO_VREF_8822B 7
  260. #define BIT_MASK_XTAL_LDO_VREF_8822B 0x7
  261. #define BIT_XTAL_LDO_VREF_8822B(x) (((x) & BIT_MASK_XTAL_LDO_VREF_8822B) << BIT_SHIFT_XTAL_LDO_VREF_8822B)
  262. #define BIT_GET_XTAL_LDO_VREF_8822B(x) (((x) >> BIT_SHIFT_XTAL_LDO_VREF_8822B) & BIT_MASK_XTAL_LDO_VREF_8822B)
  263. #define BIT_XTAL_XQSEL_RF_8822B BIT(6)
  264. #define BIT_XTAL_XQSEL_8822B BIT(5)
  265. #define BIT_SHIFT_XTAL_GMN_V2_8822B 3
  266. #define BIT_MASK_XTAL_GMN_V2_8822B 0x3
  267. #define BIT_XTAL_GMN_V2_8822B(x) (((x) & BIT_MASK_XTAL_GMN_V2_8822B) << BIT_SHIFT_XTAL_GMN_V2_8822B)
  268. #define BIT_GET_XTAL_GMN_V2_8822B(x) (((x) >> BIT_SHIFT_XTAL_GMN_V2_8822B) & BIT_MASK_XTAL_GMN_V2_8822B)
  269. #define BIT_SHIFT_XTAL_GMP_V2_8822B 1
  270. #define BIT_MASK_XTAL_GMP_V2_8822B 0x3
  271. #define BIT_XTAL_GMP_V2_8822B(x) (((x) & BIT_MASK_XTAL_GMP_V2_8822B) << BIT_SHIFT_XTAL_GMP_V2_8822B)
  272. #define BIT_GET_XTAL_GMP_V2_8822B(x) (((x) >> BIT_SHIFT_XTAL_GMP_V2_8822B) & BIT_MASK_XTAL_GMP_V2_8822B)
  273. #define BIT_XTAL_EN_8822B BIT(0)
  274. /* 2 REG_AFE_CTRL2_8822B */
  275. #define BIT_SHIFT_REG_C3_V4_8822B 30
  276. #define BIT_MASK_REG_C3_V4_8822B 0x3
  277. #define BIT_REG_C3_V4_8822B(x) (((x) & BIT_MASK_REG_C3_V4_8822B) << BIT_SHIFT_REG_C3_V4_8822B)
  278. #define BIT_GET_REG_C3_V4_8822B(x) (((x) >> BIT_SHIFT_REG_C3_V4_8822B) & BIT_MASK_REG_C3_V4_8822B)
  279. #define BIT_REG_CP_BIT1_8822B BIT(29)
  280. #define BIT_SHIFT_REG_RS_V4_8822B 26
  281. #define BIT_MASK_REG_RS_V4_8822B 0x7
  282. #define BIT_REG_RS_V4_8822B(x) (((x) & BIT_MASK_REG_RS_V4_8822B) << BIT_SHIFT_REG_RS_V4_8822B)
  283. #define BIT_GET_REG_RS_V4_8822B(x) (((x) >> BIT_SHIFT_REG_RS_V4_8822B) & BIT_MASK_REG_RS_V4_8822B)
  284. #define BIT_SHIFT_REG__CS_8822B 24
  285. #define BIT_MASK_REG__CS_8822B 0x3
  286. #define BIT_REG__CS_8822B(x) (((x) & BIT_MASK_REG__CS_8822B) << BIT_SHIFT_REG__CS_8822B)
  287. #define BIT_GET_REG__CS_8822B(x) (((x) >> BIT_SHIFT_REG__CS_8822B) & BIT_MASK_REG__CS_8822B)
  288. #define BIT_SHIFT_REG_CP_OFFSET_8822B 21
  289. #define BIT_MASK_REG_CP_OFFSET_8822B 0x7
  290. #define BIT_REG_CP_OFFSET_8822B(x) (((x) & BIT_MASK_REG_CP_OFFSET_8822B) << BIT_SHIFT_REG_CP_OFFSET_8822B)
  291. #define BIT_GET_REG_CP_OFFSET_8822B(x) (((x) >> BIT_SHIFT_REG_CP_OFFSET_8822B) & BIT_MASK_REG_CP_OFFSET_8822B)
  292. #define BIT_SHIFT_CP_BIAS_8822B 18
  293. #define BIT_MASK_CP_BIAS_8822B 0x7
  294. #define BIT_CP_BIAS_8822B(x) (((x) & BIT_MASK_CP_BIAS_8822B) << BIT_SHIFT_CP_BIAS_8822B)
  295. #define BIT_GET_CP_BIAS_8822B(x) (((x) >> BIT_SHIFT_CP_BIAS_8822B) & BIT_MASK_CP_BIAS_8822B)
  296. #define BIT_REG_IDOUBLE_V2_8822B BIT(17)
  297. #define BIT_EN_SYN_8822B BIT(16)
  298. #define BIT_SHIFT_MCCO_8822B 14
  299. #define BIT_MASK_MCCO_8822B 0x3
  300. #define BIT_MCCO_8822B(x) (((x) & BIT_MASK_MCCO_8822B) << BIT_SHIFT_MCCO_8822B)
  301. #define BIT_GET_MCCO_8822B(x) (((x) >> BIT_SHIFT_MCCO_8822B) & BIT_MASK_MCCO_8822B)
  302. #define BIT_SHIFT_REG_LDO_SEL_8822B 12
  303. #define BIT_MASK_REG_LDO_SEL_8822B 0x3
  304. #define BIT_REG_LDO_SEL_8822B(x) (((x) & BIT_MASK_REG_LDO_SEL_8822B) << BIT_SHIFT_REG_LDO_SEL_8822B)
  305. #define BIT_GET_REG_LDO_SEL_8822B(x) (((x) >> BIT_SHIFT_REG_LDO_SEL_8822B) & BIT_MASK_REG_LDO_SEL_8822B)
  306. #define BIT_REG_KVCO_V2_8822B BIT(10)
  307. #define BIT_AGPIO_GPO_8822B BIT(9)
  308. #define BIT_SHIFT_AGPIO_DRV_8822B 7
  309. #define BIT_MASK_AGPIO_DRV_8822B 0x3
  310. #define BIT_AGPIO_DRV_8822B(x) (((x) & BIT_MASK_AGPIO_DRV_8822B) << BIT_SHIFT_AGPIO_DRV_8822B)
  311. #define BIT_GET_AGPIO_DRV_8822B(x) (((x) >> BIT_SHIFT_AGPIO_DRV_8822B) & BIT_MASK_AGPIO_DRV_8822B)
  312. #define BIT_SHIFT_XTAL_CAP_XO_8822B 1
  313. #define BIT_MASK_XTAL_CAP_XO_8822B 0x3f
  314. #define BIT_XTAL_CAP_XO_8822B(x) (((x) & BIT_MASK_XTAL_CAP_XO_8822B) << BIT_SHIFT_XTAL_CAP_XO_8822B)
  315. #define BIT_GET_XTAL_CAP_XO_8822B(x) (((x) >> BIT_SHIFT_XTAL_CAP_XO_8822B) & BIT_MASK_XTAL_CAP_XO_8822B)
  316. #define BIT_POW_PLL_8822B BIT(0)
  317. /* 2 REG_AFE_CTRL3_8822B */
  318. #define BIT_SHIFT_PS_8822B 7
  319. #define BIT_MASK_PS_8822B 0x7
  320. #define BIT_PS_8822B(x) (((x) & BIT_MASK_PS_8822B) << BIT_SHIFT_PS_8822B)
  321. #define BIT_GET_PS_8822B(x) (((x) >> BIT_SHIFT_PS_8822B) & BIT_MASK_PS_8822B)
  322. #define BIT_PSEN_8822B BIT(6)
  323. #define BIT_DOGENB_8822B BIT(5)
  324. #define BIT_REG_MBIAS_8822B BIT(4)
  325. #define BIT_SHIFT_REG_R3_V4_8822B 1
  326. #define BIT_MASK_REG_R3_V4_8822B 0x7
  327. #define BIT_REG_R3_V4_8822B(x) (((x) & BIT_MASK_REG_R3_V4_8822B) << BIT_SHIFT_REG_R3_V4_8822B)
  328. #define BIT_GET_REG_R3_V4_8822B(x) (((x) >> BIT_SHIFT_REG_R3_V4_8822B) & BIT_MASK_REG_R3_V4_8822B)
  329. #define BIT_REG_CP_BIT0_8822B BIT(0)
  330. /* 2 REG_EFUSE_CTRL_8822B */
  331. #define BIT_EF_FLAG_8822B BIT(31)
  332. #define BIT_SHIFT_EF_PGPD_8822B 28
  333. #define BIT_MASK_EF_PGPD_8822B 0x7
  334. #define BIT_EF_PGPD_8822B(x) (((x) & BIT_MASK_EF_PGPD_8822B) << BIT_SHIFT_EF_PGPD_8822B)
  335. #define BIT_GET_EF_PGPD_8822B(x) (((x) >> BIT_SHIFT_EF_PGPD_8822B) & BIT_MASK_EF_PGPD_8822B)
  336. #define BIT_SHIFT_EF_RDT_8822B 24
  337. #define BIT_MASK_EF_RDT_8822B 0xf
  338. #define BIT_EF_RDT_8822B(x) (((x) & BIT_MASK_EF_RDT_8822B) << BIT_SHIFT_EF_RDT_8822B)
  339. #define BIT_GET_EF_RDT_8822B(x) (((x) >> BIT_SHIFT_EF_RDT_8822B) & BIT_MASK_EF_RDT_8822B)
  340. #define BIT_SHIFT_EF_PGTS_8822B 20
  341. #define BIT_MASK_EF_PGTS_8822B 0xf
  342. #define BIT_EF_PGTS_8822B(x) (((x) & BIT_MASK_EF_PGTS_8822B) << BIT_SHIFT_EF_PGTS_8822B)
  343. #define BIT_GET_EF_PGTS_8822B(x) (((x) >> BIT_SHIFT_EF_PGTS_8822B) & BIT_MASK_EF_PGTS_8822B)
  344. #define BIT_EF_PDWN_8822B BIT(19)
  345. #define BIT_EF_ALDEN_8822B BIT(18)
  346. #define BIT_SHIFT_EF_ADDR_8822B 8
  347. #define BIT_MASK_EF_ADDR_8822B 0x3ff
  348. #define BIT_EF_ADDR_8822B(x) (((x) & BIT_MASK_EF_ADDR_8822B) << BIT_SHIFT_EF_ADDR_8822B)
  349. #define BIT_GET_EF_ADDR_8822B(x) (((x) >> BIT_SHIFT_EF_ADDR_8822B) & BIT_MASK_EF_ADDR_8822B)
  350. #define BIT_SHIFT_EF_DATA_8822B 0
  351. #define BIT_MASK_EF_DATA_8822B 0xff
  352. #define BIT_EF_DATA_8822B(x) (((x) & BIT_MASK_EF_DATA_8822B) << BIT_SHIFT_EF_DATA_8822B)
  353. #define BIT_GET_EF_DATA_8822B(x) (((x) >> BIT_SHIFT_EF_DATA_8822B) & BIT_MASK_EF_DATA_8822B)
  354. /* 2 REG_LDO_EFUSE_CTRL_8822B */
  355. #define BIT_LDOE25_EN_8822B BIT(31)
  356. #define BIT_SHIFT_LDOE25_V12ADJ_L_8822B 27
  357. #define BIT_MASK_LDOE25_V12ADJ_L_8822B 0xf
  358. #define BIT_LDOE25_V12ADJ_L_8822B(x) (((x) & BIT_MASK_LDOE25_V12ADJ_L_8822B) << BIT_SHIFT_LDOE25_V12ADJ_L_8822B)
  359. #define BIT_GET_LDOE25_V12ADJ_L_8822B(x) (((x) >> BIT_SHIFT_LDOE25_V12ADJ_L_8822B) & BIT_MASK_LDOE25_V12ADJ_L_8822B)
  360. #define BIT_EF_CRES_SEL_8822B BIT(26)
  361. #define BIT_SHIFT_EF_SCAN_START_V1_8822B 16
  362. #define BIT_MASK_EF_SCAN_START_V1_8822B 0x3ff
  363. #define BIT_EF_SCAN_START_V1_8822B(x) (((x) & BIT_MASK_EF_SCAN_START_V1_8822B) << BIT_SHIFT_EF_SCAN_START_V1_8822B)
  364. #define BIT_GET_EF_SCAN_START_V1_8822B(x) (((x) >> BIT_SHIFT_EF_SCAN_START_V1_8822B) & BIT_MASK_EF_SCAN_START_V1_8822B)
  365. #define BIT_SHIFT_EF_SCAN_END_8822B 12
  366. #define BIT_MASK_EF_SCAN_END_8822B 0xf
  367. #define BIT_EF_SCAN_END_8822B(x) (((x) & BIT_MASK_EF_SCAN_END_8822B) << BIT_SHIFT_EF_SCAN_END_8822B)
  368. #define BIT_GET_EF_SCAN_END_8822B(x) (((x) >> BIT_SHIFT_EF_SCAN_END_8822B) & BIT_MASK_EF_SCAN_END_8822B)
  369. #define BIT_EF_PD_DIS_8822B BIT(11)
  370. #define BIT_SHIFT_EF_CELL_SEL_8822B 8
  371. #define BIT_MASK_EF_CELL_SEL_8822B 0x3
  372. #define BIT_EF_CELL_SEL_8822B(x) (((x) & BIT_MASK_EF_CELL_SEL_8822B) << BIT_SHIFT_EF_CELL_SEL_8822B)
  373. #define BIT_GET_EF_CELL_SEL_8822B(x) (((x) >> BIT_SHIFT_EF_CELL_SEL_8822B) & BIT_MASK_EF_CELL_SEL_8822B)
  374. #define BIT_EF_TRPT_8822B BIT(7)
  375. #define BIT_SHIFT_EF_TTHD_8822B 0
  376. #define BIT_MASK_EF_TTHD_8822B 0x7f
  377. #define BIT_EF_TTHD_8822B(x) (((x) & BIT_MASK_EF_TTHD_8822B) << BIT_SHIFT_EF_TTHD_8822B)
  378. #define BIT_GET_EF_TTHD_8822B(x) (((x) >> BIT_SHIFT_EF_TTHD_8822B) & BIT_MASK_EF_TTHD_8822B)
  379. /* 2 REG_PWR_OPTION_CTRL_8822B */
  380. #define BIT_SHIFT_DBG_SEL_V1_8822B 16
  381. #define BIT_MASK_DBG_SEL_V1_8822B 0xff
  382. #define BIT_DBG_SEL_V1_8822B(x) (((x) & BIT_MASK_DBG_SEL_V1_8822B) << BIT_SHIFT_DBG_SEL_V1_8822B)
  383. #define BIT_GET_DBG_SEL_V1_8822B(x) (((x) >> BIT_SHIFT_DBG_SEL_V1_8822B) & BIT_MASK_DBG_SEL_V1_8822B)
  384. #define BIT_SHIFT_DBG_SEL_BYTE_8822B 14
  385. #define BIT_MASK_DBG_SEL_BYTE_8822B 0x3
  386. #define BIT_DBG_SEL_BYTE_8822B(x) (((x) & BIT_MASK_DBG_SEL_BYTE_8822B) << BIT_SHIFT_DBG_SEL_BYTE_8822B)
  387. #define BIT_GET_DBG_SEL_BYTE_8822B(x) (((x) >> BIT_SHIFT_DBG_SEL_BYTE_8822B) & BIT_MASK_DBG_SEL_BYTE_8822B)
  388. #define BIT_SHIFT_STD_L1_V1_8822B 12
  389. #define BIT_MASK_STD_L1_V1_8822B 0x3
  390. #define BIT_STD_L1_V1_8822B(x) (((x) & BIT_MASK_STD_L1_V1_8822B) << BIT_SHIFT_STD_L1_V1_8822B)
  391. #define BIT_GET_STD_L1_V1_8822B(x) (((x) >> BIT_SHIFT_STD_L1_V1_8822B) & BIT_MASK_STD_L1_V1_8822B)
  392. #define BIT_SYSON_DBG_PAD_E2_8822B BIT(11)
  393. #define BIT_SYSON_LED_PAD_E2_8822B BIT(10)
  394. #define BIT_SYSON_GPEE_PAD_E2_8822B BIT(9)
  395. #define BIT_SYSON_PCI_PAD_E2_8822B BIT(8)
  396. #define BIT_AUTO_SW_LDO_VOL_EN_8822B BIT(7)
  397. #define BIT_SHIFT_SYSON_SPS0WWV_WT_8822B 4
  398. #define BIT_MASK_SYSON_SPS0WWV_WT_8822B 0x3
  399. #define BIT_SYSON_SPS0WWV_WT_8822B(x) (((x) & BIT_MASK_SYSON_SPS0WWV_WT_8822B) << BIT_SHIFT_SYSON_SPS0WWV_WT_8822B)
  400. #define BIT_GET_SYSON_SPS0WWV_WT_8822B(x) (((x) >> BIT_SHIFT_SYSON_SPS0WWV_WT_8822B) & BIT_MASK_SYSON_SPS0WWV_WT_8822B)
  401. #define BIT_SHIFT_SYSON_SPS0LDO_WT_8822B 2
  402. #define BIT_MASK_SYSON_SPS0LDO_WT_8822B 0x3
  403. #define BIT_SYSON_SPS0LDO_WT_8822B(x) (((x) & BIT_MASK_SYSON_SPS0LDO_WT_8822B) << BIT_SHIFT_SYSON_SPS0LDO_WT_8822B)
  404. #define BIT_GET_SYSON_SPS0LDO_WT_8822B(x) (((x) >> BIT_SHIFT_SYSON_SPS0LDO_WT_8822B) & BIT_MASK_SYSON_SPS0LDO_WT_8822B)
  405. #define BIT_SHIFT_SYSON_RCLK_SCALE_8822B 0
  406. #define BIT_MASK_SYSON_RCLK_SCALE_8822B 0x3
  407. #define BIT_SYSON_RCLK_SCALE_8822B(x) (((x) & BIT_MASK_SYSON_RCLK_SCALE_8822B) << BIT_SHIFT_SYSON_RCLK_SCALE_8822B)
  408. #define BIT_GET_SYSON_RCLK_SCALE_8822B(x) (((x) >> BIT_SHIFT_SYSON_RCLK_SCALE_8822B) & BIT_MASK_SYSON_RCLK_SCALE_8822B)
  409. /* 2 REG_CAL_TIMER_8822B */
  410. #define BIT_SHIFT_MATCH_CNT_8822B 8
  411. #define BIT_MASK_MATCH_CNT_8822B 0xff
  412. #define BIT_MATCH_CNT_8822B(x) (((x) & BIT_MASK_MATCH_CNT_8822B) << BIT_SHIFT_MATCH_CNT_8822B)
  413. #define BIT_GET_MATCH_CNT_8822B(x) (((x) >> BIT_SHIFT_MATCH_CNT_8822B) & BIT_MASK_MATCH_CNT_8822B)
  414. #define BIT_SHIFT_CAL_SCAL_8822B 0
  415. #define BIT_MASK_CAL_SCAL_8822B 0xff
  416. #define BIT_CAL_SCAL_8822B(x) (((x) & BIT_MASK_CAL_SCAL_8822B) << BIT_SHIFT_CAL_SCAL_8822B)
  417. #define BIT_GET_CAL_SCAL_8822B(x) (((x) >> BIT_SHIFT_CAL_SCAL_8822B) & BIT_MASK_CAL_SCAL_8822B)
  418. /* 2 REG_ACLK_MON_8822B */
  419. #define BIT_SHIFT_RCLK_MON_8822B 5
  420. #define BIT_MASK_RCLK_MON_8822B 0x7ff
  421. #define BIT_RCLK_MON_8822B(x) (((x) & BIT_MASK_RCLK_MON_8822B) << BIT_SHIFT_RCLK_MON_8822B)
  422. #define BIT_GET_RCLK_MON_8822B(x) (((x) >> BIT_SHIFT_RCLK_MON_8822B) & BIT_MASK_RCLK_MON_8822B)
  423. #define BIT_CAL_EN_8822B BIT(4)
  424. #define BIT_SHIFT_DPSTU_8822B 2
  425. #define BIT_MASK_DPSTU_8822B 0x3
  426. #define BIT_DPSTU_8822B(x) (((x) & BIT_MASK_DPSTU_8822B) << BIT_SHIFT_DPSTU_8822B)
  427. #define BIT_GET_DPSTU_8822B(x) (((x) >> BIT_SHIFT_DPSTU_8822B) & BIT_MASK_DPSTU_8822B)
  428. #define BIT_SUS_16X_8822B BIT(1)
  429. /* 2 REG_GPIO_MUXCFG_8822B */
  430. #define BIT_FSPI_EN_8822B BIT(19)
  431. #define BIT_WL_RTS_EXT_32K_SEL_8822B BIT(18)
  432. #define BIT_WLGP_SPI_EN_8822B BIT(16)
  433. #define BIT_SIC_LBK_8822B BIT(15)
  434. #define BIT_ENHTP_8822B BIT(14)
  435. #define BIT_ENSIC_8822B BIT(12)
  436. #define BIT_SIC_SWRST_8822B BIT(11)
  437. #define BIT_PO_WIFI_PTA_PINS_8822B BIT(10)
  438. #define BIT_PO_BT_PTA_PINS_8822B BIT(9)
  439. #define BIT_ENUART_8822B BIT(8)
  440. #define BIT_SHIFT_BTMODE_8822B 6
  441. #define BIT_MASK_BTMODE_8822B 0x3
  442. #define BIT_BTMODE_8822B(x) (((x) & BIT_MASK_BTMODE_8822B) << BIT_SHIFT_BTMODE_8822B)
  443. #define BIT_GET_BTMODE_8822B(x) (((x) >> BIT_SHIFT_BTMODE_8822B) & BIT_MASK_BTMODE_8822B)
  444. #define BIT_ENBT_8822B BIT(5)
  445. #define BIT_EROM_EN_8822B BIT(4)
  446. #define BIT_WLRFE_6_7_EN_8822B BIT(3)
  447. #define BIT_WLRFE_4_5_EN_8822B BIT(2)
  448. #define BIT_SHIFT_GPIOSEL_8822B 0
  449. #define BIT_MASK_GPIOSEL_8822B 0x3
  450. #define BIT_GPIOSEL_8822B(x) (((x) & BIT_MASK_GPIOSEL_8822B) << BIT_SHIFT_GPIOSEL_8822B)
  451. #define BIT_GET_GPIOSEL_8822B(x) (((x) >> BIT_SHIFT_GPIOSEL_8822B) & BIT_MASK_GPIOSEL_8822B)
  452. /* 2 REG_GPIO_PIN_CTRL_8822B */
  453. #define BIT_SHIFT_GPIO_MOD_7_TO_0_8822B 24
  454. #define BIT_MASK_GPIO_MOD_7_TO_0_8822B 0xff
  455. #define BIT_GPIO_MOD_7_TO_0_8822B(x) (((x) & BIT_MASK_GPIO_MOD_7_TO_0_8822B) << BIT_SHIFT_GPIO_MOD_7_TO_0_8822B)
  456. #define BIT_GET_GPIO_MOD_7_TO_0_8822B(x) (((x) >> BIT_SHIFT_GPIO_MOD_7_TO_0_8822B) & BIT_MASK_GPIO_MOD_7_TO_0_8822B)
  457. #define BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8822B 16
  458. #define BIT_MASK_GPIO_IO_SEL_7_TO_0_8822B 0xff
  459. #define BIT_GPIO_IO_SEL_7_TO_0_8822B(x) (((x) & BIT_MASK_GPIO_IO_SEL_7_TO_0_8822B) << BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8822B)
  460. #define BIT_GET_GPIO_IO_SEL_7_TO_0_8822B(x) (((x) >> BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8822B) & BIT_MASK_GPIO_IO_SEL_7_TO_0_8822B)
  461. #define BIT_SHIFT_GPIO_OUT_7_TO_0_8822B 8
  462. #define BIT_MASK_GPIO_OUT_7_TO_0_8822B 0xff
  463. #define BIT_GPIO_OUT_7_TO_0_8822B(x) (((x) & BIT_MASK_GPIO_OUT_7_TO_0_8822B) << BIT_SHIFT_GPIO_OUT_7_TO_0_8822B)
  464. #define BIT_GET_GPIO_OUT_7_TO_0_8822B(x) (((x) >> BIT_SHIFT_GPIO_OUT_7_TO_0_8822B) & BIT_MASK_GPIO_OUT_7_TO_0_8822B)
  465. #define BIT_SHIFT_GPIO_IN_7_TO_0_8822B 0
  466. #define BIT_MASK_GPIO_IN_7_TO_0_8822B 0xff
  467. #define BIT_GPIO_IN_7_TO_0_8822B(x) (((x) & BIT_MASK_GPIO_IN_7_TO_0_8822B) << BIT_SHIFT_GPIO_IN_7_TO_0_8822B)
  468. #define BIT_GET_GPIO_IN_7_TO_0_8822B(x) (((x) >> BIT_SHIFT_GPIO_IN_7_TO_0_8822B) & BIT_MASK_GPIO_IN_7_TO_0_8822B)
  469. /* 2 REG_GPIO_INTM_8822B */
  470. #define BIT_SHIFT_MUXDBG_SEL_8822B 30
  471. #define BIT_MASK_MUXDBG_SEL_8822B 0x3
  472. #define BIT_MUXDBG_SEL_8822B(x) (((x) & BIT_MASK_MUXDBG_SEL_8822B) << BIT_SHIFT_MUXDBG_SEL_8822B)
  473. #define BIT_GET_MUXDBG_SEL_8822B(x) (((x) >> BIT_SHIFT_MUXDBG_SEL_8822B) & BIT_MASK_MUXDBG_SEL_8822B)
  474. #define BIT_EXTWOL_SEL_8822B BIT(17)
  475. #define BIT_EXTWOL_EN_8822B BIT(16)
  476. #define BIT_GPIOF_INT_MD_8822B BIT(15)
  477. #define BIT_GPIOE_INT_MD_8822B BIT(14)
  478. #define BIT_GPIOD_INT_MD_8822B BIT(13)
  479. #define BIT_GPIOF_INT_MD_8822B BIT(15)
  480. #define BIT_GPIOE_INT_MD_8822B BIT(14)
  481. #define BIT_GPIOD_INT_MD_8822B BIT(13)
  482. #define BIT_GPIOC_INT_MD_8822B BIT(12)
  483. #define BIT_GPIOB_INT_MD_8822B BIT(11)
  484. #define BIT_GPIOA_INT_MD_8822B BIT(10)
  485. #define BIT_GPIO9_INT_MD_8822B BIT(9)
  486. #define BIT_GPIO8_INT_MD_8822B BIT(8)
  487. #define BIT_GPIO7_INT_MD_8822B BIT(7)
  488. #define BIT_GPIO6_INT_MD_8822B BIT(6)
  489. #define BIT_GPIO5_INT_MD_8822B BIT(5)
  490. #define BIT_GPIO4_INT_MD_8822B BIT(4)
  491. #define BIT_GPIO3_INT_MD_8822B BIT(3)
  492. #define BIT_GPIO2_INT_MD_8822B BIT(2)
  493. #define BIT_GPIO1_INT_MD_8822B BIT(1)
  494. #define BIT_GPIO0_INT_MD_8822B BIT(0)
  495. /* 2 REG_LED_CFG_8822B */
  496. #define BIT_GPIO3_WL_CTRL_EN_8822B BIT(27)
  497. #define BIT_LNAON_SEL_EN_8822B BIT(26)
  498. #define BIT_PAPE_SEL_EN_8822B BIT(25)
  499. #define BIT_DPDT_WLBT_SEL_8822B BIT(24)
  500. #define BIT_DPDT_SEL_EN_8822B BIT(23)
  501. #define BIT_GPIO13_14_WL_CTRL_EN_8822B BIT(22)
  502. #define BIT_GPIO13_14_WL_CTRL_EN_8822B BIT(22)
  503. #define BIT_LED2DIS_8822B BIT(21)
  504. #define BIT_LED2PL_8822B BIT(20)
  505. #define BIT_LED2SV_8822B BIT(19)
  506. #define BIT_SHIFT_LED2CM_8822B 16
  507. #define BIT_MASK_LED2CM_8822B 0x7
  508. #define BIT_LED2CM_8822B(x) (((x) & BIT_MASK_LED2CM_8822B) << BIT_SHIFT_LED2CM_8822B)
  509. #define BIT_GET_LED2CM_8822B(x) (((x) >> BIT_SHIFT_LED2CM_8822B) & BIT_MASK_LED2CM_8822B)
  510. #define BIT_LED1DIS_8822B BIT(15)
  511. #define BIT_LED1PL_8822B BIT(12)
  512. #define BIT_LED1SV_8822B BIT(11)
  513. #define BIT_SHIFT_LED1CM_8822B 8
  514. #define BIT_MASK_LED1CM_8822B 0x7
  515. #define BIT_LED1CM_8822B(x) (((x) & BIT_MASK_LED1CM_8822B) << BIT_SHIFT_LED1CM_8822B)
  516. #define BIT_GET_LED1CM_8822B(x) (((x) >> BIT_SHIFT_LED1CM_8822B) & BIT_MASK_LED1CM_8822B)
  517. #define BIT_LED0DIS_8822B BIT(7)
  518. #define BIT_SHIFT_AFE_LDO_SWR_CHECK_8822B 5
  519. #define BIT_MASK_AFE_LDO_SWR_CHECK_8822B 0x3
  520. #define BIT_AFE_LDO_SWR_CHECK_8822B(x) (((x) & BIT_MASK_AFE_LDO_SWR_CHECK_8822B) << BIT_SHIFT_AFE_LDO_SWR_CHECK_8822B)
  521. #define BIT_GET_AFE_LDO_SWR_CHECK_8822B(x) (((x) >> BIT_SHIFT_AFE_LDO_SWR_CHECK_8822B) & BIT_MASK_AFE_LDO_SWR_CHECK_8822B)
  522. #define BIT_LED0PL_8822B BIT(4)
  523. #define BIT_LED0SV_8822B BIT(3)
  524. #define BIT_SHIFT_LED0CM_8822B 0
  525. #define BIT_MASK_LED0CM_8822B 0x7
  526. #define BIT_LED0CM_8822B(x) (((x) & BIT_MASK_LED0CM_8822B) << BIT_SHIFT_LED0CM_8822B)
  527. #define BIT_GET_LED0CM_8822B(x) (((x) >> BIT_SHIFT_LED0CM_8822B) & BIT_MASK_LED0CM_8822B)
  528. /* 2 REG_FSIMR_8822B */
  529. #define BIT_FS_PDNINT_EN_8822B BIT(31)
  530. #define BIT_NFC_INT_PAD_EN_8822B BIT(30)
  531. #define BIT_FS_SPS_OCP_INT_EN_8822B BIT(29)
  532. #define BIT_FS_PWMERR_INT_EN_8822B BIT(28)
  533. #define BIT_FS_GPIOF_INT_EN_8822B BIT(27)
  534. #define BIT_FS_GPIOE_INT_EN_8822B BIT(26)
  535. #define BIT_FS_GPIOD_INT_EN_8822B BIT(25)
  536. #define BIT_FS_GPIOC_INT_EN_8822B BIT(24)
  537. #define BIT_FS_GPIOB_INT_EN_8822B BIT(23)
  538. #define BIT_FS_GPIOA_INT_EN_8822B BIT(22)
  539. #define BIT_FS_GPIO9_INT_EN_8822B BIT(21)
  540. #define BIT_FS_GPIO8_INT_EN_8822B BIT(20)
  541. #define BIT_FS_GPIO7_INT_EN_8822B BIT(19)
  542. #define BIT_FS_GPIO6_INT_EN_8822B BIT(18)
  543. #define BIT_FS_GPIO5_INT_EN_8822B BIT(17)
  544. #define BIT_FS_GPIO4_INT_EN_8822B BIT(16)
  545. #define BIT_FS_GPIO3_INT_EN_8822B BIT(15)
  546. #define BIT_FS_GPIO2_INT_EN_8822B BIT(14)
  547. #define BIT_FS_GPIO1_INT_EN_8822B BIT(13)
  548. #define BIT_FS_GPIO0_INT_EN_8822B BIT(12)
  549. #define BIT_FS_HCI_SUS_EN_8822B BIT(11)
  550. #define BIT_FS_HCI_RES_EN_8822B BIT(10)
  551. #define BIT_FS_HCI_RESET_EN_8822B BIT(9)
  552. #define BIT_FS_BTON_STS_UPDATE_MSK_EN_8822B BIT(7)
  553. #define BIT_ACT2RECOVERY_INT_EN_V1_8822B BIT(6)
  554. #define BIT_GEN1GEN2_SWITCH_8822B BIT(5)
  555. #define BIT_HCI_TXDMA_REQ_HIMR_8822B BIT(4)
  556. #define BIT_FS_32K_LEAVE_SETTING_MAK_8822B BIT(3)
  557. #define BIT_FS_32K_ENTER_SETTING_MAK_8822B BIT(2)
  558. #define BIT_FS_USB_LPMRSM_MSK_8822B BIT(1)
  559. #define BIT_FS_USB_LPMINT_MSK_8822B BIT(0)
  560. /* 2 REG_FSISR_8822B */
  561. #define BIT_FS_PDNINT_8822B BIT(31)
  562. #define BIT_FS_SPS_OCP_INT_8822B BIT(29)
  563. #define BIT_FS_PWMERR_INT_8822B BIT(28)
  564. #define BIT_FS_GPIOF_INT_8822B BIT(27)
  565. #define BIT_FS_GPIOE_INT_8822B BIT(26)
  566. #define BIT_FS_GPIOD_INT_8822B BIT(25)
  567. #define BIT_FS_GPIOC_INT_8822B BIT(24)
  568. #define BIT_FS_GPIOB_INT_8822B BIT(23)
  569. #define BIT_FS_GPIOA_INT_8822B BIT(22)
  570. #define BIT_FS_GPIO9_INT_8822B BIT(21)
  571. #define BIT_FS_GPIO8_INT_8822B BIT(20)
  572. #define BIT_FS_GPIO7_INT_8822B BIT(19)
  573. #define BIT_FS_GPIO6_INT_8822B BIT(18)
  574. #define BIT_FS_GPIO5_INT_8822B BIT(17)
  575. #define BIT_FS_GPIO4_INT_8822B BIT(16)
  576. #define BIT_FS_GPIO3_INT_8822B BIT(15)
  577. #define BIT_FS_GPIO2_INT_8822B BIT(14)
  578. #define BIT_FS_GPIO1_INT_8822B BIT(13)
  579. #define BIT_FS_GPIO0_INT_8822B BIT(12)
  580. #define BIT_FS_HCI_SUS_INT_8822B BIT(11)
  581. #define BIT_FS_HCI_RES_INT_8822B BIT(10)
  582. #define BIT_FS_HCI_RESET_INT_8822B BIT(9)
  583. #define BIT_ACT2RECOVERY_8822B BIT(6)
  584. #define BIT_GEN1GEN2_SWITCH_8822B BIT(5)
  585. #define BIT_HCI_TXDMA_REQ_HISR_8822B BIT(4)
  586. #define BIT_FS_32K_LEAVE_SETTING_INT_8822B BIT(3)
  587. #define BIT_FS_32K_ENTER_SETTING_INT_8822B BIT(2)
  588. #define BIT_FS_USB_LPMRSM_INT_8822B BIT(1)
  589. #define BIT_FS_USB_LPMINT_INT_8822B BIT(0)
  590. /* 2 REG_HSIMR_8822B */
  591. #define BIT_GPIOF_INT_EN_8822B BIT(31)
  592. #define BIT_GPIOE_INT_EN_8822B BIT(30)
  593. #define BIT_GPIOD_INT_EN_8822B BIT(29)
  594. #define BIT_GPIOC_INT_EN_8822B BIT(28)
  595. #define BIT_GPIOB_INT_EN_8822B BIT(27)
  596. #define BIT_GPIOA_INT_EN_8822B BIT(26)
  597. #define BIT_GPIO9_INT_EN_8822B BIT(25)
  598. #define BIT_GPIO8_INT_EN_8822B BIT(24)
  599. #define BIT_GPIO7_INT_EN_8822B BIT(23)
  600. #define BIT_GPIO6_INT_EN_8822B BIT(22)
  601. #define BIT_GPIO5_INT_EN_8822B BIT(21)
  602. #define BIT_GPIO4_INT_EN_8822B BIT(20)
  603. #define BIT_GPIO3_INT_EN_8822B BIT(19)
  604. #define BIT_GPIO2_INT_EN_V1_8822B BIT(16)
  605. #define BIT_GPIO1_INT_EN_8822B BIT(17)
  606. #define BIT_GPIO0_INT_EN_8822B BIT(16)
  607. #define BIT_PDNINT_EN_8822B BIT(7)
  608. #define BIT_RON_INT_EN_8822B BIT(6)
  609. #define BIT_SPS_OCP_INT_EN_8822B BIT(5)
  610. #define BIT_GPIO15_0_INT_EN_8822B BIT(0)
  611. /* 2 REG_HSISR_8822B */
  612. #define BIT_GPIOF_INT_8822B BIT(31)
  613. #define BIT_GPIOE_INT_8822B BIT(30)
  614. #define BIT_GPIOD_INT_8822B BIT(29)
  615. #define BIT_GPIOC_INT_8822B BIT(28)
  616. #define BIT_GPIOB_INT_8822B BIT(27)
  617. #define BIT_GPIOA_INT_8822B BIT(26)
  618. #define BIT_GPIO9_INT_8822B BIT(25)
  619. #define BIT_GPIO8_INT_8822B BIT(24)
  620. #define BIT_GPIO7_INT_8822B BIT(23)
  621. #define BIT_GPIO6_INT_8822B BIT(22)
  622. #define BIT_GPIO5_INT_8822B BIT(21)
  623. #define BIT_GPIO4_INT_8822B BIT(20)
  624. #define BIT_GPIO3_INT_8822B BIT(19)
  625. #define BIT_GPIO2_INT_V1_8822B BIT(16)
  626. #define BIT_GPIO1_INT_8822B BIT(17)
  627. #define BIT_GPIO0_INT_8822B BIT(16)
  628. #define BIT_PDNINT_8822B BIT(7)
  629. #define BIT_RON_INT_8822B BIT(6)
  630. #define BIT_SPS_OCP_INT_8822B BIT(5)
  631. #define BIT_GPIO15_0_INT_8822B BIT(0)
  632. /* 2 REG_GPIO_EXT_CTRL_8822B */
  633. #define BIT_SHIFT_GPIO_MOD_15_TO_8_8822B 24
  634. #define BIT_MASK_GPIO_MOD_15_TO_8_8822B 0xff
  635. #define BIT_GPIO_MOD_15_TO_8_8822B(x) (((x) & BIT_MASK_GPIO_MOD_15_TO_8_8822B) << BIT_SHIFT_GPIO_MOD_15_TO_8_8822B)
  636. #define BIT_GET_GPIO_MOD_15_TO_8_8822B(x) (((x) >> BIT_SHIFT_GPIO_MOD_15_TO_8_8822B) & BIT_MASK_GPIO_MOD_15_TO_8_8822B)
  637. #define BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8822B 16
  638. #define BIT_MASK_GPIO_IO_SEL_15_TO_8_8822B 0xff
  639. #define BIT_GPIO_IO_SEL_15_TO_8_8822B(x) (((x) & BIT_MASK_GPIO_IO_SEL_15_TO_8_8822B) << BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8822B)
  640. #define BIT_GET_GPIO_IO_SEL_15_TO_8_8822B(x) (((x) >> BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8822B) & BIT_MASK_GPIO_IO_SEL_15_TO_8_8822B)
  641. #define BIT_SHIFT_GPIO_OUT_15_TO_8_8822B 8
  642. #define BIT_MASK_GPIO_OUT_15_TO_8_8822B 0xff
  643. #define BIT_GPIO_OUT_15_TO_8_8822B(x) (((x) & BIT_MASK_GPIO_OUT_15_TO_8_8822B) << BIT_SHIFT_GPIO_OUT_15_TO_8_8822B)
  644. #define BIT_GET_GPIO_OUT_15_TO_8_8822B(x) (((x) >> BIT_SHIFT_GPIO_OUT_15_TO_8_8822B) & BIT_MASK_GPIO_OUT_15_TO_8_8822B)
  645. #define BIT_SHIFT_GPIO_IN_15_TO_8_8822B 0
  646. #define BIT_MASK_GPIO_IN_15_TO_8_8822B 0xff
  647. #define BIT_GPIO_IN_15_TO_8_8822B(x) (((x) & BIT_MASK_GPIO_IN_15_TO_8_8822B) << BIT_SHIFT_GPIO_IN_15_TO_8_8822B)
  648. #define BIT_GET_GPIO_IN_15_TO_8_8822B(x) (((x) >> BIT_SHIFT_GPIO_IN_15_TO_8_8822B) & BIT_MASK_GPIO_IN_15_TO_8_8822B)
  649. /* 2 REG_PAD_CTRL1_8822B */
  650. #define BIT_PAPE_WLBT_SEL_8822B BIT(29)
  651. #define BIT_LNAON_WLBT_SEL_8822B BIT(28)
  652. #define BIT_BTGP_GPG3_FEN_8822B BIT(26)
  653. #define BIT_BTGP_GPG2_FEN_8822B BIT(25)
  654. #define BIT_BTGP_JTAG_EN_8822B BIT(24)
  655. #define BIT_XTAL_CLK_EXTARNAL_EN_8822B BIT(23)
  656. #define BIT_BTGP_UART0_EN_8822B BIT(22)
  657. #define BIT_BTGP_UART1_EN_8822B BIT(21)
  658. #define BIT_BTGP_SPI_EN_8822B BIT(20)
  659. #define BIT_BTGP_GPIO_E2_8822B BIT(19)
  660. #define BIT_BTGP_GPIO_EN_8822B BIT(18)
  661. #define BIT_SHIFT_BTGP_GPIO_SL_8822B 16
  662. #define BIT_MASK_BTGP_GPIO_SL_8822B 0x3
  663. #define BIT_BTGP_GPIO_SL_8822B(x) (((x) & BIT_MASK_BTGP_GPIO_SL_8822B) << BIT_SHIFT_BTGP_GPIO_SL_8822B)
  664. #define BIT_GET_BTGP_GPIO_SL_8822B(x) (((x) >> BIT_SHIFT_BTGP_GPIO_SL_8822B) & BIT_MASK_BTGP_GPIO_SL_8822B)
  665. #define BIT_PAD_SDIO_SR_8822B BIT(14)
  666. #define BIT_GPIO14_OUTPUT_PL_8822B BIT(13)
  667. #define BIT_HOST_WAKE_PAD_PULL_EN_8822B BIT(12)
  668. #define BIT_HOST_WAKE_PAD_SL_8822B BIT(11)
  669. #define BIT_PAD_LNAON_SR_8822B BIT(10)
  670. #define BIT_PAD_LNAON_E2_8822B BIT(9)
  671. #define BIT_SW_LNAON_G_SEL_DATA_8822B BIT(8)
  672. #define BIT_SW_LNAON_A_SEL_DATA_8822B BIT(7)
  673. #define BIT_PAD_PAPE_SR_8822B BIT(6)
  674. #define BIT_PAD_PAPE_E2_8822B BIT(5)
  675. #define BIT_SW_PAPE_G_SEL_DATA_8822B BIT(4)
  676. #define BIT_SW_PAPE_A_SEL_DATA_8822B BIT(3)
  677. #define BIT_PAD_DPDT_SR_8822B BIT(2)
  678. #define BIT_PAD_DPDT_PAD_E2_8822B BIT(1)
  679. #define BIT_SW_DPDT_SEL_DATA_8822B BIT(0)
  680. /* 2 REG_WL_BT_PWR_CTRL_8822B */
  681. #define BIT_ISO_BD2PP_8822B BIT(31)
  682. #define BIT_LDOV12B_EN_8822B BIT(30)
  683. #define BIT_CKEN_BTGPS_8822B BIT(29)
  684. #define BIT_FEN_BTGPS_8822B BIT(28)
  685. #define BIT_BTCPU_BOOTSEL_8822B BIT(27)
  686. #define BIT_SPI_SPEEDUP_8822B BIT(26)
  687. #define BIT_DEVWAKE_PAD_TYPE_SEL_8822B BIT(24)
  688. #define BIT_CLKREQ_PAD_TYPE_SEL_8822B BIT(23)
  689. #define BIT_ISO_BTPON2PP_8822B BIT(22)
  690. #define BIT_BT_HWROF_EN_8822B BIT(19)
  691. #define BIT_BT_FUNC_EN_8822B BIT(18)
  692. #define BIT_BT_HWPDN_SL_8822B BIT(17)
  693. #define BIT_BT_DISN_EN_8822B BIT(16)
  694. #define BIT_BT_PDN_PULL_EN_8822B BIT(15)
  695. #define BIT_WL_PDN_PULL_EN_8822B BIT(14)
  696. #define BIT_EXTERNAL_REQUEST_PL_8822B BIT(13)
  697. #define BIT_GPIO0_2_3_PULL_LOW_EN_8822B BIT(12)
  698. #define BIT_ISO_BA2PP_8822B BIT(11)
  699. #define BIT_BT_AFE_LDO_EN_8822B BIT(10)
  700. #define BIT_BT_AFE_PLL_EN_8822B BIT(9)
  701. #define BIT_BT_DIG_CLK_EN_8822B BIT(8)
  702. #define BIT_WL_DRV_EXIST_IDX_8822B BIT(5)
  703. #define BIT_DOP_EHPAD_8822B BIT(4)
  704. #define BIT_WL_HWROF_EN_8822B BIT(3)
  705. #define BIT_WL_FUNC_EN_8822B BIT(2)
  706. #define BIT_WL_HWPDN_SL_8822B BIT(1)
  707. #define BIT_WL_HWPDN_EN_8822B BIT(0)
  708. /* 2 REG_SDM_DEBUG_8822B */
  709. #define BIT_SHIFT_WLCLK_PHASE_8822B 0
  710. #define BIT_MASK_WLCLK_PHASE_8822B 0x1f
  711. #define BIT_WLCLK_PHASE_8822B(x) (((x) & BIT_MASK_WLCLK_PHASE_8822B) << BIT_SHIFT_WLCLK_PHASE_8822B)
  712. #define BIT_GET_WLCLK_PHASE_8822B(x) (((x) >> BIT_SHIFT_WLCLK_PHASE_8822B) & BIT_MASK_WLCLK_PHASE_8822B)
  713. /* 2 REG_SYS_SDIO_CTRL_8822B */
  714. #define BIT_DBG_GNT_WL_BT_8822B BIT(27)
  715. #define BIT_LTE_MUX_CTRL_PATH_8822B BIT(26)
  716. #define BIT_LTE_COEX_UART_8822B BIT(25)
  717. #define BIT_3W_LTE_WL_GPIO_8822B BIT(24)
  718. #define BIT_SDIO_INT_POLARITY_8822B BIT(19)
  719. #define BIT_SDIO_INT_8822B BIT(18)
  720. #define BIT_SDIO_OFF_EN_8822B BIT(17)
  721. #define BIT_SDIO_ON_EN_8822B BIT(16)
  722. #define BIT_PCIE_WAIT_TIMEOUT_EVENT_8822B BIT(10)
  723. #define BIT_PCIE_WAIT_TIME_8822B BIT(9)
  724. #define BIT_MPCIE_REFCLK_XTAL_SEL_8822B BIT(8)
  725. /* 2 REG_HCI_OPT_CTRL_8822B */
  726. #define BIT_SHIFT_TSFT_SEL_8822B 29
  727. #define BIT_MASK_TSFT_SEL_8822B 0x7
  728. #define BIT_TSFT_SEL_8822B(x) (((x) & BIT_MASK_TSFT_SEL_8822B) << BIT_SHIFT_TSFT_SEL_8822B)
  729. #define BIT_GET_TSFT_SEL_8822B(x) (((x) >> BIT_SHIFT_TSFT_SEL_8822B) & BIT_MASK_TSFT_SEL_8822B)
  730. #define BIT_USB_HOST_PWR_OFF_EN_8822B BIT(12)
  731. #define BIT_SYM_LPS_BLOCK_EN_8822B BIT(11)
  732. #define BIT_USB_LPM_ACT_EN_8822B BIT(10)
  733. #define BIT_USB_LPM_NY_8822B BIT(9)
  734. #define BIT_USB_SUS_DIS_8822B BIT(8)
  735. #define BIT_SHIFT_SDIO_PAD_E_8822B 5
  736. #define BIT_MASK_SDIO_PAD_E_8822B 0x7
  737. #define BIT_SDIO_PAD_E_8822B(x) (((x) & BIT_MASK_SDIO_PAD_E_8822B) << BIT_SHIFT_SDIO_PAD_E_8822B)
  738. #define BIT_GET_SDIO_PAD_E_8822B(x) (((x) >> BIT_SHIFT_SDIO_PAD_E_8822B) & BIT_MASK_SDIO_PAD_E_8822B)
  739. #define BIT_USB_LPPLL_EN_8822B BIT(4)
  740. #define BIT_ROP_SW15_8822B BIT(2)
  741. #define BIT_PCI_CKRDY_OPT_8822B BIT(1)
  742. #define BIT_PCI_VAUX_EN_8822B BIT(0)
  743. /* 2 REG_AFE_CTRL4_8822B */
  744. /* 2 REG_LDO_SWR_CTRL_8822B */
  745. #define BIT_ZCD_HW_AUTO_EN_8822B BIT(27)
  746. #define BIT_ZCD_REGSEL_8822B BIT(26)
  747. #define BIT_SHIFT_AUTO_ZCD_IN_CODE_8822B 21
  748. #define BIT_MASK_AUTO_ZCD_IN_CODE_8822B 0x1f
  749. #define BIT_AUTO_ZCD_IN_CODE_8822B(x) (((x) & BIT_MASK_AUTO_ZCD_IN_CODE_8822B) << BIT_SHIFT_AUTO_ZCD_IN_CODE_8822B)
  750. #define BIT_GET_AUTO_ZCD_IN_CODE_8822B(x) (((x) >> BIT_SHIFT_AUTO_ZCD_IN_CODE_8822B) & BIT_MASK_AUTO_ZCD_IN_CODE_8822B)
  751. #define BIT_SHIFT_ZCD_CODE_IN_L_8822B 16
  752. #define BIT_MASK_ZCD_CODE_IN_L_8822B 0x1f
  753. #define BIT_ZCD_CODE_IN_L_8822B(x) (((x) & BIT_MASK_ZCD_CODE_IN_L_8822B) << BIT_SHIFT_ZCD_CODE_IN_L_8822B)
  754. #define BIT_GET_ZCD_CODE_IN_L_8822B(x) (((x) >> BIT_SHIFT_ZCD_CODE_IN_L_8822B) & BIT_MASK_ZCD_CODE_IN_L_8822B)
  755. #define BIT_SHIFT_LDO_HV5_DUMMY_8822B 14
  756. #define BIT_MASK_LDO_HV5_DUMMY_8822B 0x3
  757. #define BIT_LDO_HV5_DUMMY_8822B(x) (((x) & BIT_MASK_LDO_HV5_DUMMY_8822B) << BIT_SHIFT_LDO_HV5_DUMMY_8822B)
  758. #define BIT_GET_LDO_HV5_DUMMY_8822B(x) (((x) >> BIT_SHIFT_LDO_HV5_DUMMY_8822B) & BIT_MASK_LDO_HV5_DUMMY_8822B)
  759. #define BIT_SHIFT_REG_VTUNE33_BIT0_TO_BIT1_8822B 12
  760. #define BIT_MASK_REG_VTUNE33_BIT0_TO_BIT1_8822B 0x3
  761. #define BIT_REG_VTUNE33_BIT0_TO_BIT1_8822B(x) (((x) & BIT_MASK_REG_VTUNE33_BIT0_TO_BIT1_8822B) << BIT_SHIFT_REG_VTUNE33_BIT0_TO_BIT1_8822B)
  762. #define BIT_GET_REG_VTUNE33_BIT0_TO_BIT1_8822B(x) (((x) >> BIT_SHIFT_REG_VTUNE33_BIT0_TO_BIT1_8822B) & BIT_MASK_REG_VTUNE33_BIT0_TO_BIT1_8822B)
  763. #define BIT_SHIFT_REG_STANDBY33_BIT0_TO_BIT1_8822B 10
  764. #define BIT_MASK_REG_STANDBY33_BIT0_TO_BIT1_8822B 0x3
  765. #define BIT_REG_STANDBY33_BIT0_TO_BIT1_8822B(x) (((x) & BIT_MASK_REG_STANDBY33_BIT0_TO_BIT1_8822B) << BIT_SHIFT_REG_STANDBY33_BIT0_TO_BIT1_8822B)
  766. #define BIT_GET_REG_STANDBY33_BIT0_TO_BIT1_8822B(x) (((x) >> BIT_SHIFT_REG_STANDBY33_BIT0_TO_BIT1_8822B) & BIT_MASK_REG_STANDBY33_BIT0_TO_BIT1_8822B)
  767. #define BIT_SHIFT_REG_LOAD33_BIT0_TO_BIT1_8822B 8
  768. #define BIT_MASK_REG_LOAD33_BIT0_TO_BIT1_8822B 0x3
  769. #define BIT_REG_LOAD33_BIT0_TO_BIT1_8822B(x) (((x) & BIT_MASK_REG_LOAD33_BIT0_TO_BIT1_8822B) << BIT_SHIFT_REG_LOAD33_BIT0_TO_BIT1_8822B)
  770. #define BIT_GET_REG_LOAD33_BIT0_TO_BIT1_8822B(x) (((x) >> BIT_SHIFT_REG_LOAD33_BIT0_TO_BIT1_8822B) & BIT_MASK_REG_LOAD33_BIT0_TO_BIT1_8822B)
  771. #define BIT_REG_BYPASS_L_8822B BIT(7)
  772. #define BIT_REG_LDOF_L_8822B BIT(6)
  773. #define BIT_REG_TYPE_L_V1_8822B BIT(5)
  774. #define BIT_ARENB_L_8822B BIT(3)
  775. #define BIT_SHIFT_CFC_L_8822B 1
  776. #define BIT_MASK_CFC_L_8822B 0x3
  777. #define BIT_CFC_L_8822B(x) (((x) & BIT_MASK_CFC_L_8822B) << BIT_SHIFT_CFC_L_8822B)
  778. #define BIT_GET_CFC_L_8822B(x) (((x) >> BIT_SHIFT_CFC_L_8822B) & BIT_MASK_CFC_L_8822B)
  779. #define BIT_REG_OCPS_L_V1_8822B BIT(0)
  780. /* 2 REG_MCUFW_CTRL_8822B */
  781. #define BIT_SHIFT_RPWM_8822B 24
  782. #define BIT_MASK_RPWM_8822B 0xff
  783. #define BIT_RPWM_8822B(x) (((x) & BIT_MASK_RPWM_8822B) << BIT_SHIFT_RPWM_8822B)
  784. #define BIT_GET_RPWM_8822B(x) (((x) >> BIT_SHIFT_RPWM_8822B) & BIT_MASK_RPWM_8822B)
  785. #define BIT_ANA_PORT_EN_8822B BIT(22)
  786. #define BIT_MAC_PORT_EN_8822B BIT(21)
  787. #define BIT_BOOT_FSPI_EN_8822B BIT(20)
  788. #define BIT_ROM_DLEN_8822B BIT(19)
  789. #define BIT_SHIFT_ROM_PGE_8822B 16
  790. #define BIT_MASK_ROM_PGE_8822B 0x7
  791. #define BIT_ROM_PGE_8822B(x) (((x) & BIT_MASK_ROM_PGE_8822B) << BIT_SHIFT_ROM_PGE_8822B)
  792. #define BIT_GET_ROM_PGE_8822B(x) (((x) >> BIT_SHIFT_ROM_PGE_8822B) & BIT_MASK_ROM_PGE_8822B)
  793. #define BIT_FW_INIT_RDY_8822B BIT(15)
  794. #define BIT_FW_DW_RDY_8822B BIT(14)
  795. #define BIT_SHIFT_CPU_CLK_SEL_8822B 12
  796. #define BIT_MASK_CPU_CLK_SEL_8822B 0x3
  797. #define BIT_CPU_CLK_SEL_8822B(x) (((x) & BIT_MASK_CPU_CLK_SEL_8822B) << BIT_SHIFT_CPU_CLK_SEL_8822B)
  798. #define BIT_GET_CPU_CLK_SEL_8822B(x) (((x) >> BIT_SHIFT_CPU_CLK_SEL_8822B) & BIT_MASK_CPU_CLK_SEL_8822B)
  799. #define BIT_CCLK_CHG_MASK_8822B BIT(11)
  800. #define BIT_EMEM__TXBUF_CHKSUM_OK_8822B BIT(10)
  801. #define BIT_EMEM_TXBUF_DW_RDY_8822B BIT(9)
  802. #define BIT_EMEM_CHKSUM_OK_8822B BIT(8)
  803. #define BIT_EMEM_DW_OK_8822B BIT(7)
  804. #define BIT_DMEM_CHKSUM_OK_8822B BIT(6)
  805. #define BIT_DMEM_DW_OK_8822B BIT(5)
  806. #define BIT_IMEM_CHKSUM_OK_8822B BIT(4)
  807. #define BIT_IMEM_DW_OK_8822B BIT(3)
  808. #define BIT_IMEM_BOOT_LOAD_CHKSUM_OK_8822B BIT(2)
  809. #define BIT_IMEM_BOOT_LOAD_DW_OK_8822B BIT(1)
  810. #define BIT_MCUFWDL_EN_8822B BIT(0)
  811. /* 2 REG_MCU_TST_CFG_8822B */
  812. #define BIT_SHIFT_LBKTST_8822B 0
  813. #define BIT_MASK_LBKTST_8822B 0xffff
  814. #define BIT_LBKTST_8822B(x) (((x) & BIT_MASK_LBKTST_8822B) << BIT_SHIFT_LBKTST_8822B)
  815. #define BIT_GET_LBKTST_8822B(x) (((x) >> BIT_SHIFT_LBKTST_8822B) & BIT_MASK_LBKTST_8822B)
  816. /* 2 REG_HMEBOX_E0_E1_8822B */
  817. #define BIT_SHIFT_HOST_MSG_E1_8822B 16
  818. #define BIT_MASK_HOST_MSG_E1_8822B 0xffff
  819. #define BIT_HOST_MSG_E1_8822B(x) (((x) & BIT_MASK_HOST_MSG_E1_8822B) << BIT_SHIFT_HOST_MSG_E1_8822B)
  820. #define BIT_GET_HOST_MSG_E1_8822B(x) (((x) >> BIT_SHIFT_HOST_MSG_E1_8822B) & BIT_MASK_HOST_MSG_E1_8822B)
  821. #define BIT_SHIFT_HOST_MSG_E0_8822B 0
  822. #define BIT_MASK_HOST_MSG_E0_8822B 0xffff
  823. #define BIT_HOST_MSG_E0_8822B(x) (((x) & BIT_MASK_HOST_MSG_E0_8822B) << BIT_SHIFT_HOST_MSG_E0_8822B)
  824. #define BIT_GET_HOST_MSG_E0_8822B(x) (((x) >> BIT_SHIFT_HOST_MSG_E0_8822B) & BIT_MASK_HOST_MSG_E0_8822B)
  825. /* 2 REG_HMEBOX_E2_E3_8822B */
  826. #define BIT_SHIFT_HOST_MSG_E3_8822B 16
  827. #define BIT_MASK_HOST_MSG_E3_8822B 0xffff
  828. #define BIT_HOST_MSG_E3_8822B(x) (((x) & BIT_MASK_HOST_MSG_E3_8822B) << BIT_SHIFT_HOST_MSG_E3_8822B)
  829. #define BIT_GET_HOST_MSG_E3_8822B(x) (((x) >> BIT_SHIFT_HOST_MSG_E3_8822B) & BIT_MASK_HOST_MSG_E3_8822B)
  830. #define BIT_SHIFT_HOST_MSG_E2_8822B 0
  831. #define BIT_MASK_HOST_MSG_E2_8822B 0xffff
  832. #define BIT_HOST_MSG_E2_8822B(x) (((x) & BIT_MASK_HOST_MSG_E2_8822B) << BIT_SHIFT_HOST_MSG_E2_8822B)
  833. #define BIT_GET_HOST_MSG_E2_8822B(x) (((x) >> BIT_SHIFT_HOST_MSG_E2_8822B) & BIT_MASK_HOST_MSG_E2_8822B)
  834. /* 2 REG_WLLPS_CTRL_8822B */
  835. #define BIT_WLLPSOP_EABM_8822B BIT(31)
  836. #define BIT_WLLPSOP_ACKF_8822B BIT(30)
  837. #define BIT_WLLPSOP_DLDM_8822B BIT(29)
  838. #define BIT_WLLPSOP_ESWR_8822B BIT(28)
  839. #define BIT_WLLPSOP_PWMM_8822B BIT(27)
  840. #define BIT_WLLPSOP_EECK_8822B BIT(26)
  841. #define BIT_WLLPSOP_WLMACOFF_8822B BIT(25)
  842. #define BIT_WLLPSOP_EXTAL_8822B BIT(24)
  843. #define BIT_WL_SYNPON_VOLTSPDN_8822B BIT(23)
  844. #define BIT_WLLPSOP_WLBBOFF_8822B BIT(22)
  845. #define BIT_WLLPSOP_WLMEM_DS_8822B BIT(21)
  846. #define BIT_SHIFT_LPLDH12_VADJ_STEP_DN_8822B 12
  847. #define BIT_MASK_LPLDH12_VADJ_STEP_DN_8822B 0xf
  848. #define BIT_LPLDH12_VADJ_STEP_DN_8822B(x) (((x) & BIT_MASK_LPLDH12_VADJ_STEP_DN_8822B) << BIT_SHIFT_LPLDH12_VADJ_STEP_DN_8822B)
  849. #define BIT_GET_LPLDH12_VADJ_STEP_DN_8822B(x) (((x) >> BIT_SHIFT_LPLDH12_VADJ_STEP_DN_8822B) & BIT_MASK_LPLDH12_VADJ_STEP_DN_8822B)
  850. #define BIT_SHIFT_V15ADJ_L1_STEP_DN_8822B 8
  851. #define BIT_MASK_V15ADJ_L1_STEP_DN_8822B 0x7
  852. #define BIT_V15ADJ_L1_STEP_DN_8822B(x) (((x) & BIT_MASK_V15ADJ_L1_STEP_DN_8822B) << BIT_SHIFT_V15ADJ_L1_STEP_DN_8822B)
  853. #define BIT_GET_V15ADJ_L1_STEP_DN_8822B(x) (((x) >> BIT_SHIFT_V15ADJ_L1_STEP_DN_8822B) & BIT_MASK_V15ADJ_L1_STEP_DN_8822B)
  854. #define BIT_REGU_32K_CLK_EN_8822B BIT(1)
  855. #define BIT_WL_LPS_EN_8822B BIT(0)
  856. /* 2 REG_AFE_CTRL5_8822B */
  857. #define BIT_BB_DBG_SEL_AFE_SDM_BIT0_8822B BIT(31)
  858. #define BIT_ORDER_SDM_8822B BIT(30)
  859. #define BIT_RFE_SEL_SDM_8822B BIT(29)
  860. #define BIT_SHIFT_REF_SEL_8822B 25
  861. #define BIT_MASK_REF_SEL_8822B 0xf
  862. #define BIT_REF_SEL_8822B(x) (((x) & BIT_MASK_REF_SEL_8822B) << BIT_SHIFT_REF_SEL_8822B)
  863. #define BIT_GET_REF_SEL_8822B(x) (((x) >> BIT_SHIFT_REF_SEL_8822B) & BIT_MASK_REF_SEL_8822B)
  864. #define BIT_SHIFT_F0F_SDM_8822B 12
  865. #define BIT_MASK_F0F_SDM_8822B 0x1fff
  866. #define BIT_F0F_SDM_8822B(x) (((x) & BIT_MASK_F0F_SDM_8822B) << BIT_SHIFT_F0F_SDM_8822B)
  867. #define BIT_GET_F0F_SDM_8822B(x) (((x) >> BIT_SHIFT_F0F_SDM_8822B) & BIT_MASK_F0F_SDM_8822B)
  868. #define BIT_SHIFT_F0N_SDM_8822B 9
  869. #define BIT_MASK_F0N_SDM_8822B 0x7
  870. #define BIT_F0N_SDM_8822B(x) (((x) & BIT_MASK_F0N_SDM_8822B) << BIT_SHIFT_F0N_SDM_8822B)
  871. #define BIT_GET_F0N_SDM_8822B(x) (((x) >> BIT_SHIFT_F0N_SDM_8822B) & BIT_MASK_F0N_SDM_8822B)
  872. #define BIT_SHIFT_DIVN_SDM_8822B 3
  873. #define BIT_MASK_DIVN_SDM_8822B 0x3f
  874. #define BIT_DIVN_SDM_8822B(x) (((x) & BIT_MASK_DIVN_SDM_8822B) << BIT_SHIFT_DIVN_SDM_8822B)
  875. #define BIT_GET_DIVN_SDM_8822B(x) (((x) >> BIT_SHIFT_DIVN_SDM_8822B) & BIT_MASK_DIVN_SDM_8822B)
  876. /* 2 REG_GPIO_DEBOUNCE_CTRL_8822B */
  877. #define BIT_WLGP_DBC1EN_8822B BIT(15)
  878. #define BIT_SHIFT_WLGP_DBC1_8822B 8
  879. #define BIT_MASK_WLGP_DBC1_8822B 0xf
  880. #define BIT_WLGP_DBC1_8822B(x) (((x) & BIT_MASK_WLGP_DBC1_8822B) << BIT_SHIFT_WLGP_DBC1_8822B)
  881. #define BIT_GET_WLGP_DBC1_8822B(x) (((x) >> BIT_SHIFT_WLGP_DBC1_8822B) & BIT_MASK_WLGP_DBC1_8822B)
  882. #define BIT_WLGP_DBC0EN_8822B BIT(7)
  883. #define BIT_SHIFT_WLGP_DBC0_8822B 0
  884. #define BIT_MASK_WLGP_DBC0_8822B 0xf
  885. #define BIT_WLGP_DBC0_8822B(x) (((x) & BIT_MASK_WLGP_DBC0_8822B) << BIT_SHIFT_WLGP_DBC0_8822B)
  886. #define BIT_GET_WLGP_DBC0_8822B(x) (((x) >> BIT_SHIFT_WLGP_DBC0_8822B) & BIT_MASK_WLGP_DBC0_8822B)
  887. /* 2 REG_RPWM2_8822B */
  888. #define BIT_SHIFT_RPWM2_8822B 16
  889. #define BIT_MASK_RPWM2_8822B 0xffff
  890. #define BIT_RPWM2_8822B(x) (((x) & BIT_MASK_RPWM2_8822B) << BIT_SHIFT_RPWM2_8822B)
  891. #define BIT_GET_RPWM2_8822B(x) (((x) >> BIT_SHIFT_RPWM2_8822B) & BIT_MASK_RPWM2_8822B)
  892. /* 2 REG_SYSON_FSM_MON_8822B */
  893. #define BIT_SHIFT_FSM_MON_SEL_8822B 24
  894. #define BIT_MASK_FSM_MON_SEL_8822B 0x7
  895. #define BIT_FSM_MON_SEL_8822B(x) (((x) & BIT_MASK_FSM_MON_SEL_8822B) << BIT_SHIFT_FSM_MON_SEL_8822B)
  896. #define BIT_GET_FSM_MON_SEL_8822B(x) (((x) >> BIT_SHIFT_FSM_MON_SEL_8822B) & BIT_MASK_FSM_MON_SEL_8822B)
  897. #define BIT_DOP_ELDO_8822B BIT(23)
  898. #define BIT_FSM_MON_UPD_8822B BIT(15)
  899. #define BIT_SHIFT_FSM_PAR_8822B 0
  900. #define BIT_MASK_FSM_PAR_8822B 0x7fff
  901. #define BIT_FSM_PAR_8822B(x) (((x) & BIT_MASK_FSM_PAR_8822B) << BIT_SHIFT_FSM_PAR_8822B)
  902. #define BIT_GET_FSM_PAR_8822B(x) (((x) >> BIT_SHIFT_FSM_PAR_8822B) & BIT_MASK_FSM_PAR_8822B)
  903. /* 2 REG_AFE_CTRL6_8822B */
  904. #define BIT_SHIFT_BB_DBG_SEL_AFE_SDM_BIT3_1_8822B 0
  905. #define BIT_MASK_BB_DBG_SEL_AFE_SDM_BIT3_1_8822B 0x7
  906. #define BIT_BB_DBG_SEL_AFE_SDM_BIT3_1_8822B(x) (((x) & BIT_MASK_BB_DBG_SEL_AFE_SDM_BIT3_1_8822B) << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_BIT3_1_8822B)
  907. #define BIT_GET_BB_DBG_SEL_AFE_SDM_BIT3_1_8822B(x) (((x) >> BIT_SHIFT_BB_DBG_SEL_AFE_SDM_BIT3_1_8822B) & BIT_MASK_BB_DBG_SEL_AFE_SDM_BIT3_1_8822B)
  908. /* 2 REG_PMC_DBG_CTRL1_8822B */
  909. #define BIT_BT_INT_EN_8822B BIT(31)
  910. #define BIT_SHIFT_RD_WR_WIFI_BT_INFO_8822B 16
  911. #define BIT_MASK_RD_WR_WIFI_BT_INFO_8822B 0x7fff
  912. #define BIT_RD_WR_WIFI_BT_INFO_8822B(x) (((x) & BIT_MASK_RD_WR_WIFI_BT_INFO_8822B) << BIT_SHIFT_RD_WR_WIFI_BT_INFO_8822B)
  913. #define BIT_GET_RD_WR_WIFI_BT_INFO_8822B(x) (((x) >> BIT_SHIFT_RD_WR_WIFI_BT_INFO_8822B) & BIT_MASK_RD_WR_WIFI_BT_INFO_8822B)
  914. #define BIT_PMC_WR_OVF_8822B BIT(8)
  915. #define BIT_SHIFT_WLPMC_ERRINT_8822B 0
  916. #define BIT_MASK_WLPMC_ERRINT_8822B 0xff
  917. #define BIT_WLPMC_ERRINT_8822B(x) (((x) & BIT_MASK_WLPMC_ERRINT_8822B) << BIT_SHIFT_WLPMC_ERRINT_8822B)
  918. #define BIT_GET_WLPMC_ERRINT_8822B(x) (((x) >> BIT_SHIFT_WLPMC_ERRINT_8822B) & BIT_MASK_WLPMC_ERRINT_8822B)
  919. /* 2 REG_AFE_CTRL7_8822B */
  920. #define BIT_SHIFT_SEL_V_8822B 30
  921. #define BIT_MASK_SEL_V_8822B 0x3
  922. #define BIT_SEL_V_8822B(x) (((x) & BIT_MASK_SEL_V_8822B) << BIT_SHIFT_SEL_V_8822B)
  923. #define BIT_GET_SEL_V_8822B(x) (((x) >> BIT_SHIFT_SEL_V_8822B) & BIT_MASK_SEL_V_8822B)
  924. #define BIT_SEL_LDO_PC_8822B BIT(29)
  925. #define BIT_SHIFT_CK_MON_SEL_8822B 26
  926. #define BIT_MASK_CK_MON_SEL_8822B 0x7
  927. #define BIT_CK_MON_SEL_8822B(x) (((x) & BIT_MASK_CK_MON_SEL_8822B) << BIT_SHIFT_CK_MON_SEL_8822B)
  928. #define BIT_GET_CK_MON_SEL_8822B(x) (((x) >> BIT_SHIFT_CK_MON_SEL_8822B) & BIT_MASK_CK_MON_SEL_8822B)
  929. #define BIT_CK_MON_EN_8822B BIT(25)
  930. #define BIT_FREF_EDGE_8822B BIT(24)
  931. #define BIT_CK320M_EN_8822B BIT(23)
  932. #define BIT_CK_5M_EN_8822B BIT(22)
  933. #define BIT_TESTEN_8822B BIT(21)
  934. /* 2 REG_HIMR0_8822B */
  935. #define BIT_TIMEOUT_INTERRUPT2_MASK_8822B BIT(31)
  936. #define BIT_TIMEOUT_INTERRUTP1_MASK_8822B BIT(30)
  937. #define BIT_PSTIMEOUT_MSK_8822B BIT(29)
  938. #define BIT_GTINT4_MSK_8822B BIT(28)
  939. #define BIT_GTINT3_MSK_8822B BIT(27)
  940. #define BIT_TXBCN0ERR_MSK_8822B BIT(26)
  941. #define BIT_TXBCN0OK_MSK_8822B BIT(25)
  942. #define BIT_TSF_BIT32_TOGGLE_MSK_8822B BIT(24)
  943. #define BIT_BCNDMAINT0_MSK_8822B BIT(20)
  944. #define BIT_BCNDERR0_MSK_8822B BIT(16)
  945. #define BIT_HSISR_IND_ON_INT_MSK_8822B BIT(15)
  946. #define BIT_BCNDMAINT_E_MSK_8822B BIT(14)
  947. #define BIT_CTWEND_MSK_8822B BIT(12)
  948. #define BIT_HISR1_IND_MSK_8822B BIT(11)
  949. #define BIT_C2HCMD_MSK_8822B BIT(10)
  950. #define BIT_CPWM2_MSK_8822B BIT(9)
  951. #define BIT_CPWM_MSK_8822B BIT(8)
  952. #define BIT_HIGHDOK_MSK_8822B BIT(7)
  953. #define BIT_MGTDOK_MSK_8822B BIT(6)
  954. #define BIT_BKDOK_MSK_8822B BIT(5)
  955. #define BIT_BEDOK_MSK_8822B BIT(4)
  956. #define BIT_VIDOK_MSK_8822B BIT(3)
  957. #define BIT_VODOK_MSK_8822B BIT(2)
  958. #define BIT_RDU_MSK_8822B BIT(1)
  959. #define BIT_RXOK_MSK_8822B BIT(0)
  960. /* 2 REG_HISR0_8822B */
  961. #define BIT_TIMEOUT_INTERRUPT2_8822B BIT(31)
  962. #define BIT_TIMEOUT_INTERRUTP1_8822B BIT(30)
  963. #define BIT_PSTIMEOUT_8822B BIT(29)
  964. #define BIT_GTINT4_8822B BIT(28)
  965. #define BIT_GTINT3_8822B BIT(27)
  966. #define BIT_TXBCN0ERR_8822B BIT(26)
  967. #define BIT_TXBCN0OK_8822B BIT(25)
  968. #define BIT_TSF_BIT32_TOGGLE_8822B BIT(24)
  969. #define BIT_BCNDMAINT0_8822B BIT(20)
  970. #define BIT_BCNDERR0_8822B BIT(16)
  971. #define BIT_HSISR_IND_ON_INT_8822B BIT(15)
  972. #define BIT_BCNDMAINT_E_8822B BIT(14)
  973. #define BIT_CTWEND_8822B BIT(12)
  974. #define BIT_HISR1_IND_INT_8822B BIT(11)
  975. #define BIT_C2HCMD_8822B BIT(10)
  976. #define BIT_CPWM2_8822B BIT(9)
  977. #define BIT_CPWM_8822B BIT(8)
  978. #define BIT_HIGHDOK_8822B BIT(7)
  979. #define BIT_MGTDOK_8822B BIT(6)
  980. #define BIT_BKDOK_8822B BIT(5)
  981. #define BIT_BEDOK_8822B BIT(4)
  982. #define BIT_VIDOK_8822B BIT(3)
  983. #define BIT_VODOK_8822B BIT(2)
  984. #define BIT_RDU_8822B BIT(1)
  985. #define BIT_RXOK_8822B BIT(0)
  986. /* 2 REG_HIMR1_8822B */
  987. #define BIT_TXFIFO_TH_INT_8822B BIT(30)
  988. #define BIT_BTON_STS_UPDATE_MASK_8822B BIT(29)
  989. #define BIT_MCU_ERR_MASK_8822B BIT(28)
  990. #define BIT_BCNDMAINT7__MSK_8822B BIT(27)
  991. #define BIT_BCNDMAINT6__MSK_8822B BIT(26)
  992. #define BIT_BCNDMAINT5__MSK_8822B BIT(25)
  993. #define BIT_BCNDMAINT4__MSK_8822B BIT(24)
  994. #define BIT_BCNDMAINT3_MSK_8822B BIT(23)
  995. #define BIT_BCNDMAINT2_MSK_8822B BIT(22)
  996. #define BIT_BCNDMAINT1_MSK_8822B BIT(21)
  997. #define BIT_BCNDERR7_MSK_8822B BIT(20)
  998. #define BIT_BCNDERR6_MSK_8822B BIT(19)
  999. #define BIT_BCNDERR5_MSK_8822B BIT(18)
  1000. #define BIT_BCNDERR4_MSK_8822B BIT(17)
  1001. #define BIT_BCNDERR3_MSK_8822B BIT(16)
  1002. #define BIT_BCNDERR2_MSK_8822B BIT(15)
  1003. #define BIT_BCNDERR1_MSK_8822B BIT(14)
  1004. #define BIT_ATIMEND_E_MSK_8822B BIT(13)
  1005. #define BIT_ATIMEND__MSK_8822B BIT(12)
  1006. #define BIT_TXERR_MSK_8822B BIT(11)
  1007. #define BIT_RXERR_MSK_8822B BIT(10)
  1008. #define BIT_TXFOVW_MSK_8822B BIT(9)
  1009. #define BIT_FOVW_MSK_8822B BIT(8)
  1010. #define BIT_CPU_MGQ_TXDONE_MSK_8822B BIT(5)
  1011. #define BIT_PS_TIMER_C_MSK_8822B BIT(4)
  1012. #define BIT_PS_TIMER_B_MSK_8822B BIT(3)
  1013. #define BIT_PS_TIMER_A_MSK_8822B BIT(2)
  1014. #define BIT_CPUMGQ_TX_TIMER_MSK_8822B BIT(1)
  1015. /* 2 REG_HISR1_8822B */
  1016. #define BIT_TXFIFO_TH_INT_8822B BIT(30)
  1017. #define BIT_BTON_STS_UPDATE_INT_8822B BIT(29)
  1018. #define BIT_MCU_ERR_8822B BIT(28)
  1019. #define BIT_BCNDMAINT7_8822B BIT(27)
  1020. #define BIT_BCNDMAINT6_8822B BIT(26)
  1021. #define BIT_BCNDMAINT5_8822B BIT(25)
  1022. #define BIT_BCNDMAINT4_8822B BIT(24)
  1023. #define BIT_BCNDMAINT3_8822B BIT(23)
  1024. #define BIT_BCNDMAINT2_8822B BIT(22)
  1025. #define BIT_BCNDMAINT1_8822B BIT(21)
  1026. #define BIT_BCNDERR7_8822B BIT(20)
  1027. #define BIT_BCNDERR6_8822B BIT(19)
  1028. #define BIT_BCNDERR5_8822B BIT(18)
  1029. #define BIT_BCNDERR4_8822B BIT(17)
  1030. #define BIT_BCNDERR3_8822B BIT(16)
  1031. #define BIT_BCNDERR2_8822B BIT(15)
  1032. #define BIT_BCNDERR1_8822B BIT(14)
  1033. #define BIT_ATIMEND_E_8822B BIT(13)
  1034. #define BIT_ATIMEND_8822B BIT(12)
  1035. #define BIT_TXERR_INT_8822B BIT(11)
  1036. #define BIT_RXERR_INT_8822B BIT(10)
  1037. #define BIT_TXFOVW_8822B BIT(9)
  1038. #define BIT_FOVW_8822B BIT(8)
  1039. #define BIT_CPU_MGQ_TXDONE_8822B BIT(5)
  1040. #define BIT_PS_TIMER_C_8822B BIT(4)
  1041. #define BIT_PS_TIMER_B_8822B BIT(3)
  1042. #define BIT_PS_TIMER_A_8822B BIT(2)
  1043. #define BIT_CPUMGQ_TX_TIMER_8822B BIT(1)
  1044. /* 2 REG_DBG_PORT_SEL_8822B */
  1045. #define BIT_SHIFT_DEBUG_ST_8822B 0
  1046. #define BIT_MASK_DEBUG_ST_8822B 0xffffffffL
  1047. #define BIT_DEBUG_ST_8822B(x) (((x) & BIT_MASK_DEBUG_ST_8822B) << BIT_SHIFT_DEBUG_ST_8822B)
  1048. #define BIT_GET_DEBUG_ST_8822B(x) (((x) >> BIT_SHIFT_DEBUG_ST_8822B) & BIT_MASK_DEBUG_ST_8822B)
  1049. /* 2 REG_PAD_CTRL2_8822B */
  1050. #define BIT_USB3_USB2_TRANSITION_8822B BIT(20)
  1051. #define BIT_SHIFT_USB23_SW_MODE_V1_8822B 18
  1052. #define BIT_MASK_USB23_SW_MODE_V1_8822B 0x3
  1053. #define BIT_USB23_SW_MODE_V1_8822B(x) (((x) & BIT_MASK_USB23_SW_MODE_V1_8822B) << BIT_SHIFT_USB23_SW_MODE_V1_8822B)
  1054. #define BIT_GET_USB23_SW_MODE_V1_8822B(x) (((x) >> BIT_SHIFT_USB23_SW_MODE_V1_8822B) & BIT_MASK_USB23_SW_MODE_V1_8822B)
  1055. #define BIT_NO_PDN_CHIPOFF_V1_8822B BIT(17)
  1056. #define BIT_RSM_EN_V1_8822B BIT(16)
  1057. #define BIT_SHIFT_MATCH_CNT_8822B 8
  1058. #define BIT_MASK_MATCH_CNT_8822B 0xff
  1059. #define BIT_MATCH_CNT_8822B(x) (((x) & BIT_MASK_MATCH_CNT_8822B) << BIT_SHIFT_MATCH_CNT_8822B)
  1060. #define BIT_GET_MATCH_CNT_8822B(x) (((x) >> BIT_SHIFT_MATCH_CNT_8822B) & BIT_MASK_MATCH_CNT_8822B)
  1061. #define BIT_LD_B12V_EN_8822B BIT(7)
  1062. #define BIT_EECS_IOSEL_V1_8822B BIT(6)
  1063. #define BIT_EECS_DATA_O_V1_8822B BIT(5)
  1064. #define BIT_EECS_DATA_I_V1_8822B BIT(4)
  1065. #define BIT_EESK_IOSEL_V1_8822B BIT(2)
  1066. #define BIT_EESK_DATA_O_V1_8822B BIT(1)
  1067. #define BIT_EESK_DATA_I_V1_8822B BIT(0)
  1068. /* 2 REG_NOT_VALID_8822B */
  1069. /* 2 REG_PMC_DBG_CTRL2_8822B */
  1070. #define BIT_SHIFT_EFUSE_BURN_GNT_8822B 24
  1071. #define BIT_MASK_EFUSE_BURN_GNT_8822B 0xff
  1072. #define BIT_EFUSE_BURN_GNT_8822B(x) (((x) & BIT_MASK_EFUSE_BURN_GNT_8822B) << BIT_SHIFT_EFUSE_BURN_GNT_8822B)
  1073. #define BIT_GET_EFUSE_BURN_GNT_8822B(x) (((x) >> BIT_SHIFT_EFUSE_BURN_GNT_8822B) & BIT_MASK_EFUSE_BURN_GNT_8822B)
  1074. #define BIT_STOP_WL_PMC_8822B BIT(9)
  1075. #define BIT_STOP_SYM_PMC_8822B BIT(8)
  1076. #define BIT_REG_RST_WLPMC_8822B BIT(5)
  1077. #define BIT_REG_RST_PD12N_8822B BIT(4)
  1078. #define BIT_SYSON_DIS_WLREG_WRMSK_8822B BIT(3)
  1079. #define BIT_SYSON_DIS_PMCREG_WRMSK_8822B BIT(2)
  1080. #define BIT_SHIFT_SYSON_REG_ARB_8822B 0
  1081. #define BIT_MASK_SYSON_REG_ARB_8822B 0x3
  1082. #define BIT_SYSON_REG_ARB_8822B(x) (((x) & BIT_MASK_SYSON_REG_ARB_8822B) << BIT_SHIFT_SYSON_REG_ARB_8822B)
  1083. #define BIT_GET_SYSON_REG_ARB_8822B(x) (((x) >> BIT_SHIFT_SYSON_REG_ARB_8822B) & BIT_MASK_SYSON_REG_ARB_8822B)
  1084. /* 2 REG_BIST_CTRL_8822B */
  1085. #define BIT_BIST_USB_DIS_8822B BIT(27)
  1086. #define BIT_BIST_PCI_DIS_8822B BIT(26)
  1087. #define BIT_BIST_BT_DIS_8822B BIT(25)
  1088. #define BIT_BIST_WL_DIS_8822B BIT(24)
  1089. #define BIT_SHIFT_BIST_RPT_SEL_8822B 16
  1090. #define BIT_MASK_BIST_RPT_SEL_8822B 0xf
  1091. #define BIT_BIST_RPT_SEL_8822B(x) (((x) & BIT_MASK_BIST_RPT_SEL_8822B) << BIT_SHIFT_BIST_RPT_SEL_8822B)
  1092. #define BIT_GET_BIST_RPT_SEL_8822B(x) (((x) >> BIT_SHIFT_BIST_RPT_SEL_8822B) & BIT_MASK_BIST_RPT_SEL_8822B)
  1093. #define BIT_BIST_RESUME_PS_8822B BIT(4)
  1094. #define BIT_BIST_RESUME_8822B BIT(3)
  1095. #define BIT_BIST_NORMAL_8822B BIT(2)
  1096. #define BIT_BIST_RSTN_8822B BIT(1)
  1097. #define BIT_BIST_CLK_EN_8822B BIT(0)
  1098. /* 2 REG_BIST_RPT_8822B */
  1099. #define BIT_SHIFT_MBIST_REPORT_8822B 0
  1100. #define BIT_MASK_MBIST_REPORT_8822B 0xffffffffL
  1101. #define BIT_MBIST_REPORT_8822B(x) (((x) & BIT_MASK_MBIST_REPORT_8822B) << BIT_SHIFT_MBIST_REPORT_8822B)
  1102. #define BIT_GET_MBIST_REPORT_8822B(x) (((x) >> BIT_SHIFT_MBIST_REPORT_8822B) & BIT_MASK_MBIST_REPORT_8822B)
  1103. /* 2 REG_MEM_CTRL_8822B */
  1104. #define BIT_UMEM_RME_8822B BIT(31)
  1105. #define BIT_SHIFT_BT_SPRAM_8822B 28
  1106. #define BIT_MASK_BT_SPRAM_8822B 0x3
  1107. #define BIT_BT_SPRAM_8822B(x) (((x) & BIT_MASK_BT_SPRAM_8822B) << BIT_SHIFT_BT_SPRAM_8822B)
  1108. #define BIT_GET_BT_SPRAM_8822B(x) (((x) >> BIT_SHIFT_BT_SPRAM_8822B) & BIT_MASK_BT_SPRAM_8822B)
  1109. #define BIT_SHIFT_BT_ROM_8822B 24
  1110. #define BIT_MASK_BT_ROM_8822B 0xf
  1111. #define BIT_BT_ROM_8822B(x) (((x) & BIT_MASK_BT_ROM_8822B) << BIT_SHIFT_BT_ROM_8822B)
  1112. #define BIT_GET_BT_ROM_8822B(x) (((x) >> BIT_SHIFT_BT_ROM_8822B) & BIT_MASK_BT_ROM_8822B)
  1113. #define BIT_SHIFT_PCI_DPRAM_8822B 10
  1114. #define BIT_MASK_PCI_DPRAM_8822B 0x3
  1115. #define BIT_PCI_DPRAM_8822B(x) (((x) & BIT_MASK_PCI_DPRAM_8822B) << BIT_SHIFT_PCI_DPRAM_8822B)
  1116. #define BIT_GET_PCI_DPRAM_8822B(x) (((x) >> BIT_SHIFT_PCI_DPRAM_8822B) & BIT_MASK_PCI_DPRAM_8822B)
  1117. #define BIT_SHIFT_PCI_SPRAM_8822B 8
  1118. #define BIT_MASK_PCI_SPRAM_8822B 0x3
  1119. #define BIT_PCI_SPRAM_8822B(x) (((x) & BIT_MASK_PCI_SPRAM_8822B) << BIT_SHIFT_PCI_SPRAM_8822B)
  1120. #define BIT_GET_PCI_SPRAM_8822B(x) (((x) >> BIT_SHIFT_PCI_SPRAM_8822B) & BIT_MASK_PCI_SPRAM_8822B)
  1121. #define BIT_SHIFT_USB_SPRAM_8822B 6
  1122. #define BIT_MASK_USB_SPRAM_8822B 0x3
  1123. #define BIT_USB_SPRAM_8822B(x) (((x) & BIT_MASK_USB_SPRAM_8822B) << BIT_SHIFT_USB_SPRAM_8822B)
  1124. #define BIT_GET_USB_SPRAM_8822B(x) (((x) >> BIT_SHIFT_USB_SPRAM_8822B) & BIT_MASK_USB_SPRAM_8822B)
  1125. #define BIT_SHIFT_USB_SPRF_8822B 4
  1126. #define BIT_MASK_USB_SPRF_8822B 0x3
  1127. #define BIT_USB_SPRF_8822B(x) (((x) & BIT_MASK_USB_SPRF_8822B) << BIT_SHIFT_USB_SPRF_8822B)
  1128. #define BIT_GET_USB_SPRF_8822B(x) (((x) >> BIT_SHIFT_USB_SPRF_8822B) & BIT_MASK_USB_SPRF_8822B)
  1129. #define BIT_SHIFT_MCU_ROM_8822B 0
  1130. #define BIT_MASK_MCU_ROM_8822B 0xf
  1131. #define BIT_MCU_ROM_8822B(x) (((x) & BIT_MASK_MCU_ROM_8822B) << BIT_SHIFT_MCU_ROM_8822B)
  1132. #define BIT_GET_MCU_ROM_8822B(x) (((x) >> BIT_SHIFT_MCU_ROM_8822B) & BIT_MASK_MCU_ROM_8822B)
  1133. /* 2 REG_AFE_CTRL8_8822B */
  1134. #define BIT_SYN_AGPIO_8822B BIT(20)
  1135. #define BIT_XTAL_LP_8822B BIT(4)
  1136. #define BIT_XTAL_GM_SEP_8822B BIT(3)
  1137. #define BIT_SHIFT_XTAL_SEL_TOK_8822B 0
  1138. #define BIT_MASK_XTAL_SEL_TOK_8822B 0x7
  1139. #define BIT_XTAL_SEL_TOK_8822B(x) (((x) & BIT_MASK_XTAL_SEL_TOK_8822B) << BIT_SHIFT_XTAL_SEL_TOK_8822B)
  1140. #define BIT_GET_XTAL_SEL_TOK_8822B(x) (((x) >> BIT_SHIFT_XTAL_SEL_TOK_8822B) & BIT_MASK_XTAL_SEL_TOK_8822B)
  1141. /* 2 REG_USB_SIE_INTF_8822B */
  1142. #define BIT_RD_SEL_8822B BIT(31)
  1143. #define BIT_USB_SIE_INTF_WE_V1_8822B BIT(30)
  1144. #define BIT_USB_SIE_INTF_BYIOREG_V1_8822B BIT(29)
  1145. #define BIT_USB_SIE_SELECT_8822B BIT(28)
  1146. #define BIT_SHIFT_USB_SIE_INTF_ADDR_V1_8822B 16
  1147. #define BIT_MASK_USB_SIE_INTF_ADDR_V1_8822B 0x1ff
  1148. #define BIT_USB_SIE_INTF_ADDR_V1_8822B(x) (((x) & BIT_MASK_USB_SIE_INTF_ADDR_V1_8822B) << BIT_SHIFT_USB_SIE_INTF_ADDR_V1_8822B)
  1149. #define BIT_GET_USB_SIE_INTF_ADDR_V1_8822B(x) (((x) >> BIT_SHIFT_USB_SIE_INTF_ADDR_V1_8822B) & BIT_MASK_USB_SIE_INTF_ADDR_V1_8822B)
  1150. #define BIT_SHIFT_USB_SIE_INTF_RD_8822B 8
  1151. #define BIT_MASK_USB_SIE_INTF_RD_8822B 0xff
  1152. #define BIT_USB_SIE_INTF_RD_8822B(x) (((x) & BIT_MASK_USB_SIE_INTF_RD_8822B) << BIT_SHIFT_USB_SIE_INTF_RD_8822B)
  1153. #define BIT_GET_USB_SIE_INTF_RD_8822B(x) (((x) >> BIT_SHIFT_USB_SIE_INTF_RD_8822B) & BIT_MASK_USB_SIE_INTF_RD_8822B)
  1154. #define BIT_SHIFT_USB_SIE_INTF_WD_8822B 0
  1155. #define BIT_MASK_USB_SIE_INTF_WD_8822B 0xff
  1156. #define BIT_USB_SIE_INTF_WD_8822B(x) (((x) & BIT_MASK_USB_SIE_INTF_WD_8822B) << BIT_SHIFT_USB_SIE_INTF_WD_8822B)
  1157. #define BIT_GET_USB_SIE_INTF_WD_8822B(x) (((x) >> BIT_SHIFT_USB_SIE_INTF_WD_8822B) & BIT_MASK_USB_SIE_INTF_WD_8822B)
  1158. /* 2 REG_PCIE_MIO_INTF_8822B */
  1159. #define BIT_PCIE_MIO_BYIOREG_8822B BIT(13)
  1160. #define BIT_PCIE_MIO_RE_8822B BIT(12)
  1161. #define BIT_SHIFT_PCIE_MIO_WE_8822B 8
  1162. #define BIT_MASK_PCIE_MIO_WE_8822B 0xf
  1163. #define BIT_PCIE_MIO_WE_8822B(x) (((x) & BIT_MASK_PCIE_MIO_WE_8822B) << BIT_SHIFT_PCIE_MIO_WE_8822B)
  1164. #define BIT_GET_PCIE_MIO_WE_8822B(x) (((x) >> BIT_SHIFT_PCIE_MIO_WE_8822B) & BIT_MASK_PCIE_MIO_WE_8822B)
  1165. #define BIT_SHIFT_PCIE_MIO_ADDR_8822B 0
  1166. #define BIT_MASK_PCIE_MIO_ADDR_8822B 0xff
  1167. #define BIT_PCIE_MIO_ADDR_8822B(x) (((x) & BIT_MASK_PCIE_MIO_ADDR_8822B) << BIT_SHIFT_PCIE_MIO_ADDR_8822B)
  1168. #define BIT_GET_PCIE_MIO_ADDR_8822B(x) (((x) >> BIT_SHIFT_PCIE_MIO_ADDR_8822B) & BIT_MASK_PCIE_MIO_ADDR_8822B)
  1169. /* 2 REG_PCIE_MIO_INTD_8822B */
  1170. #define BIT_SHIFT_PCIE_MIO_DATA_8822B 0
  1171. #define BIT_MASK_PCIE_MIO_DATA_8822B 0xffffffffL
  1172. #define BIT_PCIE_MIO_DATA_8822B(x) (((x) & BIT_MASK_PCIE_MIO_DATA_8822B) << BIT_SHIFT_PCIE_MIO_DATA_8822B)
  1173. #define BIT_GET_PCIE_MIO_DATA_8822B(x) (((x) >> BIT_SHIFT_PCIE_MIO_DATA_8822B) & BIT_MASK_PCIE_MIO_DATA_8822B)
  1174. /* 2 REG_WLRF1_8822B */
  1175. #define BIT_SHIFT_WLRF1_CTRL_8822B 24
  1176. #define BIT_MASK_WLRF1_CTRL_8822B 0xff
  1177. #define BIT_WLRF1_CTRL_8822B(x) (((x) & BIT_MASK_WLRF1_CTRL_8822B) << BIT_SHIFT_WLRF1_CTRL_8822B)
  1178. #define BIT_GET_WLRF1_CTRL_8822B(x) (((x) >> BIT_SHIFT_WLRF1_CTRL_8822B) & BIT_MASK_WLRF1_CTRL_8822B)
  1179. /* 2 REG_SYS_CFG1_8822B */
  1180. #define BIT_SHIFT_TRP_ICFG_8822B 28
  1181. #define BIT_MASK_TRP_ICFG_8822B 0xf
  1182. #define BIT_TRP_ICFG_8822B(x) (((x) & BIT_MASK_TRP_ICFG_8822B) << BIT_SHIFT_TRP_ICFG_8822B)
  1183. #define BIT_GET_TRP_ICFG_8822B(x) (((x) >> BIT_SHIFT_TRP_ICFG_8822B) & BIT_MASK_TRP_ICFG_8822B)
  1184. #define BIT_RF_TYPE_ID_8822B BIT(27)
  1185. #define BIT_BD_HCI_SEL_8822B BIT(26)
  1186. #define BIT_BD_PKG_SEL_8822B BIT(25)
  1187. #define BIT_SPSLDO_SEL_8822B BIT(24)
  1188. #define BIT_RTL_ID_8822B BIT(23)
  1189. #define BIT_PAD_HWPD_IDN_8822B BIT(22)
  1190. #define BIT_TESTMODE_8822B BIT(20)
  1191. #define BIT_SHIFT_VENDOR_ID_8822B 16
  1192. #define BIT_MASK_VENDOR_ID_8822B 0xf
  1193. #define BIT_VENDOR_ID_8822B(x) (((x) & BIT_MASK_VENDOR_ID_8822B) << BIT_SHIFT_VENDOR_ID_8822B)
  1194. #define BIT_GET_VENDOR_ID_8822B(x) (((x) >> BIT_SHIFT_VENDOR_ID_8822B) & BIT_MASK_VENDOR_ID_8822B)
  1195. #define BIT_SHIFT_CHIP_VER_8822B 12
  1196. #define BIT_MASK_CHIP_VER_8822B 0xf
  1197. #define BIT_CHIP_VER_8822B(x) (((x) & BIT_MASK_CHIP_VER_8822B) << BIT_SHIFT_CHIP_VER_8822B)
  1198. #define BIT_GET_CHIP_VER_8822B(x) (((x) >> BIT_SHIFT_CHIP_VER_8822B) & BIT_MASK_CHIP_VER_8822B)
  1199. #define BIT_BD_MAC3_8822B BIT(11)
  1200. #define BIT_BD_MAC1_8822B BIT(10)
  1201. #define BIT_BD_MAC2_8822B BIT(9)
  1202. #define BIT_SIC_IDLE_8822B BIT(8)
  1203. #define BIT_SW_OFFLOAD_EN_8822B BIT(7)
  1204. #define BIT_OCP_SHUTDN_8822B BIT(6)
  1205. #define BIT_V15_VLD_8822B BIT(5)
  1206. #define BIT_PCIRSTB_8822B BIT(4)
  1207. #define BIT_PCLK_VLD_8822B BIT(3)
  1208. #define BIT_UCLK_VLD_8822B BIT(2)
  1209. #define BIT_ACLK_VLD_8822B BIT(1)
  1210. #define BIT_XCLK_VLD_8822B BIT(0)
  1211. /* 2 REG_SYS_STATUS1_8822B */
  1212. #define BIT_SHIFT_RF_RL_ID_8822B 28
  1213. #define BIT_MASK_RF_RL_ID_8822B 0xf
  1214. #define BIT_RF_RL_ID_8822B(x) (((x) & BIT_MASK_RF_RL_ID_8822B) << BIT_SHIFT_RF_RL_ID_8822B)
  1215. #define BIT_GET_RF_RL_ID_8822B(x) (((x) >> BIT_SHIFT_RF_RL_ID_8822B) & BIT_MASK_RF_RL_ID_8822B)
  1216. #define BIT_HPHY_ICFG_8822B BIT(19)
  1217. #define BIT_SHIFT_SEL_0XC0_8822B 16
  1218. #define BIT_MASK_SEL_0XC0_8822B 0x3
  1219. #define BIT_SEL_0XC0_8822B(x) (((x) & BIT_MASK_SEL_0XC0_8822B) << BIT_SHIFT_SEL_0XC0_8822B)
  1220. #define BIT_GET_SEL_0XC0_8822B(x) (((x) >> BIT_SHIFT_SEL_0XC0_8822B) & BIT_MASK_SEL_0XC0_8822B)
  1221. #define BIT_SHIFT_HCI_SEL_V3_8822B 12
  1222. #define BIT_MASK_HCI_SEL_V3_8822B 0x7
  1223. #define BIT_HCI_SEL_V3_8822B(x) (((x) & BIT_MASK_HCI_SEL_V3_8822B) << BIT_SHIFT_HCI_SEL_V3_8822B)
  1224. #define BIT_GET_HCI_SEL_V3_8822B(x) (((x) >> BIT_SHIFT_HCI_SEL_V3_8822B) & BIT_MASK_HCI_SEL_V3_8822B)
  1225. #define BIT_USB_OPERATION_MODE_8822B BIT(10)
  1226. #define BIT_BT_PDN_8822B BIT(9)
  1227. #define BIT_AUTO_WLPON_8822B BIT(8)
  1228. #define BIT_WL_MODE_8822B BIT(7)
  1229. #define BIT_PKG_SEL_HCI_8822B BIT(6)
  1230. #define BIT_SHIFT_PAD_HCI_SEL_V1_8822B 3
  1231. #define BIT_MASK_PAD_HCI_SEL_V1_8822B 0x7
  1232. #define BIT_PAD_HCI_SEL_V1_8822B(x) (((x) & BIT_MASK_PAD_HCI_SEL_V1_8822B) << BIT_SHIFT_PAD_HCI_SEL_V1_8822B)
  1233. #define BIT_GET_PAD_HCI_SEL_V1_8822B(x) (((x) >> BIT_SHIFT_PAD_HCI_SEL_V1_8822B) & BIT_MASK_PAD_HCI_SEL_V1_8822B)
  1234. #define BIT_SHIFT_EFS_HCI_SEL_V1_8822B 0
  1235. #define BIT_MASK_EFS_HCI_SEL_V1_8822B 0x7
  1236. #define BIT_EFS_HCI_SEL_V1_8822B(x) (((x) & BIT_MASK_EFS_HCI_SEL_V1_8822B) << BIT_SHIFT_EFS_HCI_SEL_V1_8822B)
  1237. #define BIT_GET_EFS_HCI_SEL_V1_8822B(x) (((x) >> BIT_SHIFT_EFS_HCI_SEL_V1_8822B) & BIT_MASK_EFS_HCI_SEL_V1_8822B)
  1238. /* 2 REG_SYS_STATUS2_8822B */
  1239. #define BIT_SIO_ALDN_8822B BIT(19)
  1240. #define BIT_USB_ALDN_8822B BIT(18)
  1241. #define BIT_PCI_ALDN_8822B BIT(17)
  1242. #define BIT_SYS_ALDN_8822B BIT(16)
  1243. #define BIT_SHIFT_EPVID1_8822B 8
  1244. #define BIT_MASK_EPVID1_8822B 0xff
  1245. #define BIT_EPVID1_8822B(x) (((x) & BIT_MASK_EPVID1_8822B) << BIT_SHIFT_EPVID1_8822B)
  1246. #define BIT_GET_EPVID1_8822B(x) (((x) >> BIT_SHIFT_EPVID1_8822B) & BIT_MASK_EPVID1_8822B)
  1247. #define BIT_SHIFT_EPVID0_8822B 0
  1248. #define BIT_MASK_EPVID0_8822B 0xff
  1249. #define BIT_EPVID0_8822B(x) (((x) & BIT_MASK_EPVID0_8822B) << BIT_SHIFT_EPVID0_8822B)
  1250. #define BIT_GET_EPVID0_8822B(x) (((x) >> BIT_SHIFT_EPVID0_8822B) & BIT_MASK_EPVID0_8822B)
  1251. /* 2 REG_SYS_CFG2_8822B */
  1252. #define BIT_HCI_SEL_EMBEDED_8822B BIT(8)
  1253. #define BIT_SHIFT_HW_ID_8822B 0
  1254. #define BIT_MASK_HW_ID_8822B 0xff
  1255. #define BIT_HW_ID_8822B(x) (((x) & BIT_MASK_HW_ID_8822B) << BIT_SHIFT_HW_ID_8822B)
  1256. #define BIT_GET_HW_ID_8822B(x) (((x) >> BIT_SHIFT_HW_ID_8822B) & BIT_MASK_HW_ID_8822B)
  1257. /* 2 REG_SYS_CFG3_8822B */
  1258. #define BIT_PWC_MA33V_8822B BIT(15)
  1259. #define BIT_PWC_MA12V_8822B BIT(14)
  1260. #define BIT_PWC_MD12V_8822B BIT(13)
  1261. #define BIT_PWC_PD12V_8822B BIT(12)
  1262. #define BIT_PWC_UD12V_8822B BIT(11)
  1263. #define BIT_ISO_MA2MD_8822B BIT(1)
  1264. #define BIT_ISO_MD2PP_8822B BIT(0)
  1265. /* 2 REG_SYS_CFG4_8822B */
  1266. /* 2 REG_SYS_CFG5_8822B */
  1267. #define BIT_LPS_STATUS_8822B BIT(3)
  1268. #define BIT_HCI_TXDMA_BUSY_8822B BIT(2)
  1269. #define BIT_HCI_TXDMA_ALLOW_8822B BIT(1)
  1270. #define BIT_FW_CTRL_HCI_TXDMA_EN_8822B BIT(0)
  1271. /* 2 REG_CPU_DMEM_CON_8822B */
  1272. #define BIT_WDT_OPT_IOWRAPPER_8822B BIT(19)
  1273. #define BIT_ANA_PORT_IDLE_8822B BIT(18)
  1274. #define BIT_MAC_PORT_IDLE_8822B BIT(17)
  1275. #define BIT_WL_PLATFORM_RST_8822B BIT(16)
  1276. #define BIT_WL_SECURITY_CLK_8822B BIT(15)
  1277. #define BIT_SHIFT_CPU_DMEM_CON_8822B 0
  1278. #define BIT_MASK_CPU_DMEM_CON_8822B 0xff
  1279. #define BIT_CPU_DMEM_CON_8822B(x) (((x) & BIT_MASK_CPU_DMEM_CON_8822B) << BIT_SHIFT_CPU_DMEM_CON_8822B)
  1280. #define BIT_GET_CPU_DMEM_CON_8822B(x) (((x) >> BIT_SHIFT_CPU_DMEM_CON_8822B) & BIT_MASK_CPU_DMEM_CON_8822B)
  1281. /* 2 REG_BOOT_REASON_8822B */
  1282. #define BIT_SHIFT_BOOT_REASON_8822B 0
  1283. #define BIT_MASK_BOOT_REASON_8822B 0x7
  1284. #define BIT_BOOT_REASON_8822B(x) (((x) & BIT_MASK_BOOT_REASON_8822B) << BIT_SHIFT_BOOT_REASON_8822B)
  1285. #define BIT_GET_BOOT_REASON_8822B(x) (((x) >> BIT_SHIFT_BOOT_REASON_8822B) & BIT_MASK_BOOT_REASON_8822B)
  1286. /* 2 REG_NFCPAD_CTRL_8822B */
  1287. #define BIT_PAD_SHUTDW_8822B BIT(18)
  1288. #define BIT_SYSON_NFC_PAD_8822B BIT(17)
  1289. #define BIT_NFC_INT_PAD_CTRL_8822B BIT(16)
  1290. #define BIT_NFC_RFDIS_PAD_CTRL_8822B BIT(15)
  1291. #define BIT_NFC_CLK_PAD_CTRL_8822B BIT(14)
  1292. #define BIT_NFC_DATA_PAD_CTRL_8822B BIT(13)
  1293. #define BIT_NFC_PAD_PULL_CTRL_8822B BIT(12)
  1294. #define BIT_SHIFT_NFCPAD_IO_SEL_8822B 8
  1295. #define BIT_MASK_NFCPAD_IO_SEL_8822B 0xf
  1296. #define BIT_NFCPAD_IO_SEL_8822B(x) (((x) & BIT_MASK_NFCPAD_IO_SEL_8822B) << BIT_SHIFT_NFCPAD_IO_SEL_8822B)
  1297. #define BIT_GET_NFCPAD_IO_SEL_8822B(x) (((x) >> BIT_SHIFT_NFCPAD_IO_SEL_8822B) & BIT_MASK_NFCPAD_IO_SEL_8822B)
  1298. #define BIT_SHIFT_NFCPAD_OUT_8822B 4
  1299. #define BIT_MASK_NFCPAD_OUT_8822B 0xf
  1300. #define BIT_NFCPAD_OUT_8822B(x) (((x) & BIT_MASK_NFCPAD_OUT_8822B) << BIT_SHIFT_NFCPAD_OUT_8822B)
  1301. #define BIT_GET_NFCPAD_OUT_8822B(x) (((x) >> BIT_SHIFT_NFCPAD_OUT_8822B) & BIT_MASK_NFCPAD_OUT_8822B)
  1302. #define BIT_SHIFT_NFCPAD_IN_8822B 0
  1303. #define BIT_MASK_NFCPAD_IN_8822B 0xf
  1304. #define BIT_NFCPAD_IN_8822B(x) (((x) & BIT_MASK_NFCPAD_IN_8822B) << BIT_SHIFT_NFCPAD_IN_8822B)
  1305. #define BIT_GET_NFCPAD_IN_8822B(x) (((x) >> BIT_SHIFT_NFCPAD_IN_8822B) & BIT_MASK_NFCPAD_IN_8822B)
  1306. /* 2 REG_HIMR2_8822B */
  1307. #define BIT_BCNDMAINT_P4_MSK_8822B BIT(31)
  1308. #define BIT_BCNDMAINT_P3_MSK_8822B BIT(30)
  1309. #define BIT_BCNDMAINT_P2_MSK_8822B BIT(29)
  1310. #define BIT_BCNDMAINT_P1_MSK_8822B BIT(28)
  1311. #define BIT_ATIMEND7_MSK_8822B BIT(22)
  1312. #define BIT_ATIMEND6_MSK_8822B BIT(21)
  1313. #define BIT_ATIMEND5_MSK_8822B BIT(20)
  1314. #define BIT_ATIMEND4_MSK_8822B BIT(19)
  1315. #define BIT_ATIMEND3_MSK_8822B BIT(18)
  1316. #define BIT_ATIMEND2_MSK_8822B BIT(17)
  1317. #define BIT_ATIMEND1_MSK_8822B BIT(16)
  1318. #define BIT_TXBCN7OK_MSK_8822B BIT(14)
  1319. #define BIT_TXBCN6OK_MSK_8822B BIT(13)
  1320. #define BIT_TXBCN5OK_MSK_8822B BIT(12)
  1321. #define BIT_TXBCN4OK_MSK_8822B BIT(11)
  1322. #define BIT_TXBCN3OK_MSK_8822B BIT(10)
  1323. #define BIT_TXBCN2OK_MSK_8822B BIT(9)
  1324. #define BIT_TXBCN1OK_MSK_V1_8822B BIT(8)
  1325. #define BIT_TXBCN7ERR_MSK_8822B BIT(6)
  1326. #define BIT_TXBCN6ERR_MSK_8822B BIT(5)
  1327. #define BIT_TXBCN5ERR_MSK_8822B BIT(4)
  1328. #define BIT_TXBCN4ERR_MSK_8822B BIT(3)
  1329. #define BIT_TXBCN3ERR_MSK_8822B BIT(2)
  1330. #define BIT_TXBCN2ERR_MSK_8822B BIT(1)
  1331. #define BIT_TXBCN1ERR_MSK_V1_8822B BIT(0)
  1332. /* 2 REG_HISR2_8822B */
  1333. #define BIT_BCNDMAINT_P4_8822B BIT(31)
  1334. #define BIT_BCNDMAINT_P3_8822B BIT(30)
  1335. #define BIT_BCNDMAINT_P2_8822B BIT(29)
  1336. #define BIT_BCNDMAINT_P1_8822B BIT(28)
  1337. #define BIT_ATIMEND7_8822B BIT(22)
  1338. #define BIT_ATIMEND6_8822B BIT(21)
  1339. #define BIT_ATIMEND5_8822B BIT(20)
  1340. #define BIT_ATIMEND4_8822B BIT(19)
  1341. #define BIT_ATIMEND3_8822B BIT(18)
  1342. #define BIT_ATIMEND2_8822B BIT(17)
  1343. #define BIT_ATIMEND1_8822B BIT(16)
  1344. #define BIT_TXBCN7OK_8822B BIT(14)
  1345. #define BIT_TXBCN6OK_8822B BIT(13)
  1346. #define BIT_TXBCN5OK_8822B BIT(12)
  1347. #define BIT_TXBCN4OK_8822B BIT(11)
  1348. #define BIT_TXBCN3OK_8822B BIT(10)
  1349. #define BIT_TXBCN2OK_8822B BIT(9)
  1350. #define BIT_TXBCN1OK_8822B BIT(8)
  1351. #define BIT_TXBCN7ERR_8822B BIT(6)
  1352. #define BIT_TXBCN6ERR_8822B BIT(5)
  1353. #define BIT_TXBCN5ERR_8822B BIT(4)
  1354. #define BIT_TXBCN4ERR_8822B BIT(3)
  1355. #define BIT_TXBCN3ERR_8822B BIT(2)
  1356. #define BIT_TXBCN2ERR_8822B BIT(1)
  1357. #define BIT_TXBCN1ERR_8822B BIT(0)
  1358. /* 2 REG_HIMR3_8822B */
  1359. #define BIT_WDT_PLATFORM_INT_MSK_8822B BIT(18)
  1360. #define BIT_WDT_CPU_INT_MSK_8822B BIT(17)
  1361. #define BIT_SETH2CDOK_MASK_8822B BIT(16)
  1362. #define BIT_H2C_CMD_FULL_MASK_8822B BIT(15)
  1363. #define BIT_PWR_INT_127_MASK_8822B BIT(14)
  1364. #define BIT_TXSHORTCUT_TXDESUPDATEOK_MASK_8822B BIT(13)
  1365. #define BIT_TXSHORTCUT_BKUPDATEOK_MASK_8822B BIT(12)
  1366. #define BIT_TXSHORTCUT_BEUPDATEOK_MASK_8822B BIT(11)
  1367. #define BIT_TXSHORTCUT_VIUPDATEOK_MAS_8822B BIT(10)
  1368. #define BIT_TXSHORTCUT_VOUPDATEOK_MASK_8822B BIT(9)
  1369. #define BIT_PWR_INT_127_MASK_V1_8822B BIT(8)
  1370. #define BIT_PWR_INT_126TO96_MASK_8822B BIT(7)
  1371. #define BIT_PWR_INT_95TO64_MASK_8822B BIT(6)
  1372. #define BIT_PWR_INT_63TO32_MASK_8822B BIT(5)
  1373. #define BIT_PWR_INT_31TO0_MASK_8822B BIT(4)
  1374. #define BIT_DDMA0_LP_INT_MSK_8822B BIT(1)
  1375. #define BIT_DDMA0_HP_INT_MSK_8822B BIT(0)
  1376. /* 2 REG_HISR3_8822B */
  1377. #define BIT_WDT_PLATFORM_INT_8822B BIT(18)
  1378. #define BIT_WDT_CPU_INT_8822B BIT(17)
  1379. #define BIT_SETH2CDOK_8822B BIT(16)
  1380. #define BIT_H2C_CMD_FULL_8822B BIT(15)
  1381. #define BIT_PWR_INT_127_8822B BIT(14)
  1382. #define BIT_TXSHORTCUT_TXDESUPDATEOK_8822B BIT(13)
  1383. #define BIT_TXSHORTCUT_BKUPDATEOK_8822B BIT(12)
  1384. #define BIT_TXSHORTCUT_BEUPDATEOK_8822B BIT(11)
  1385. #define BIT_TXSHORTCUT_VIUPDATEOK_8822B BIT(10)
  1386. #define BIT_TXSHORTCUT_VOUPDATEOK_8822B BIT(9)
  1387. #define BIT_PWR_INT_127_V1_8822B BIT(8)
  1388. #define BIT_PWR_INT_126TO96_8822B BIT(7)
  1389. #define BIT_PWR_INT_95TO64_8822B BIT(6)
  1390. #define BIT_PWR_INT_63TO32_8822B BIT(5)
  1391. #define BIT_PWR_INT_31TO0_8822B BIT(4)
  1392. #define BIT_DDMA0_LP_INT_8822B BIT(1)
  1393. #define BIT_DDMA0_HP_INT_8822B BIT(0)
  1394. /* 2 REG_SW_MDIO_8822B */
  1395. #define BIT_DIS_TIMEOUT_IO_8822B BIT(24)
  1396. /* 2 REG_SW_FLUSH_8822B */
  1397. #define BIT_FLUSH_HOLDN_EN_8822B BIT(25)
  1398. #define BIT_FLUSH_WR_EN_8822B BIT(24)
  1399. #define BIT_SW_FLASH_CONTROL_8822B BIT(23)
  1400. #define BIT_SW_FLASH_WEN_E_8822B BIT(19)
  1401. #define BIT_SW_FLASH_HOLDN_E_8822B BIT(18)
  1402. #define BIT_SW_FLASH_SO_E_8822B BIT(17)
  1403. #define BIT_SW_FLASH_SI_E_8822B BIT(16)
  1404. #define BIT_SW_FLASH_SK_O_8822B BIT(13)
  1405. #define BIT_SW_FLASH_CEN_O_8822B BIT(12)
  1406. #define BIT_SW_FLASH_WEN_O_8822B BIT(11)
  1407. #define BIT_SW_FLASH_HOLDN_O_8822B BIT(10)
  1408. #define BIT_SW_FLASH_SO_O_8822B BIT(9)
  1409. #define BIT_SW_FLASH_SI_O_8822B BIT(8)
  1410. #define BIT_SW_FLASH_WEN_I_8822B BIT(3)
  1411. #define BIT_SW_FLASH_HOLDN_I_8822B BIT(2)
  1412. #define BIT_SW_FLASH_SO_I_8822B BIT(1)
  1413. #define BIT_SW_FLASH_SI_I_8822B BIT(0)
  1414. /* 2 REG_H2C_PKT_READADDR_8822B */
  1415. #define BIT_SHIFT_H2C_PKT_READADDR_8822B 0
  1416. #define BIT_MASK_H2C_PKT_READADDR_8822B 0x3ffff
  1417. #define BIT_H2C_PKT_READADDR_8822B(x) (((x) & BIT_MASK_H2C_PKT_READADDR_8822B) << BIT_SHIFT_H2C_PKT_READADDR_8822B)
  1418. #define BIT_GET_H2C_PKT_READADDR_8822B(x) (((x) >> BIT_SHIFT_H2C_PKT_READADDR_8822B) & BIT_MASK_H2C_PKT_READADDR_8822B)
  1419. /* 2 REG_H2C_PKT_WRITEADDR_8822B */
  1420. #define BIT_SHIFT_H2C_PKT_WRITEADDR_8822B 0
  1421. #define BIT_MASK_H2C_PKT_WRITEADDR_8822B 0x3ffff
  1422. #define BIT_H2C_PKT_WRITEADDR_8822B(x) (((x) & BIT_MASK_H2C_PKT_WRITEADDR_8822B) << BIT_SHIFT_H2C_PKT_WRITEADDR_8822B)
  1423. #define BIT_GET_H2C_PKT_WRITEADDR_8822B(x) (((x) >> BIT_SHIFT_H2C_PKT_WRITEADDR_8822B) & BIT_MASK_H2C_PKT_WRITEADDR_8822B)
  1424. /* 2 REG_MEM_PWR_CRTL_8822B */
  1425. #define BIT_MEM_BB_SD_8822B BIT(17)
  1426. #define BIT_MEM_BB_DS_8822B BIT(16)
  1427. #define BIT_MEM_BT_DS_8822B BIT(10)
  1428. #define BIT_MEM_SDIO_LS_8822B BIT(9)
  1429. #define BIT_MEM_SDIO_DS_8822B BIT(8)
  1430. #define BIT_MEM_USB_LS_8822B BIT(7)
  1431. #define BIT_MEM_USB_DS_8822B BIT(6)
  1432. #define BIT_MEM_PCI_LS_8822B BIT(5)
  1433. #define BIT_MEM_PCI_DS_8822B BIT(4)
  1434. #define BIT_MEM_WLMAC_LS_8822B BIT(3)
  1435. #define BIT_MEM_WLMAC_DS_8822B BIT(2)
  1436. #define BIT_MEM_WLMCU_LS_8822B BIT(1)
  1437. #define BIT_MEM_WLMCU_DS_8822B BIT(0)
  1438. /* 2 REG_FW_DBG0_8822B */
  1439. #define BIT_SHIFT_FW_DBG0_8822B 0
  1440. #define BIT_MASK_FW_DBG0_8822B 0xffffffffL
  1441. #define BIT_FW_DBG0_8822B(x) (((x) & BIT_MASK_FW_DBG0_8822B) << BIT_SHIFT_FW_DBG0_8822B)
  1442. #define BIT_GET_FW_DBG0_8822B(x) (((x) >> BIT_SHIFT_FW_DBG0_8822B) & BIT_MASK_FW_DBG0_8822B)
  1443. /* 2 REG_FW_DBG1_8822B */
  1444. #define BIT_SHIFT_FW_DBG1_8822B 0
  1445. #define BIT_MASK_FW_DBG1_8822B 0xffffffffL
  1446. #define BIT_FW_DBG1_8822B(x) (((x) & BIT_MASK_FW_DBG1_8822B) << BIT_SHIFT_FW_DBG1_8822B)
  1447. #define BIT_GET_FW_DBG1_8822B(x) (((x) >> BIT_SHIFT_FW_DBG1_8822B) & BIT_MASK_FW_DBG1_8822B)
  1448. /* 2 REG_FW_DBG2_8822B */
  1449. #define BIT_SHIFT_FW_DBG2_8822B 0
  1450. #define BIT_MASK_FW_DBG2_8822B 0xffffffffL
  1451. #define BIT_FW_DBG2_8822B(x) (((x) & BIT_MASK_FW_DBG2_8822B) << BIT_SHIFT_FW_DBG2_8822B)
  1452. #define BIT_GET_FW_DBG2_8822B(x) (((x) >> BIT_SHIFT_FW_DBG2_8822B) & BIT_MASK_FW_DBG2_8822B)
  1453. /* 2 REG_FW_DBG3_8822B */
  1454. #define BIT_SHIFT_FW_DBG3_8822B 0
  1455. #define BIT_MASK_FW_DBG3_8822B 0xffffffffL
  1456. #define BIT_FW_DBG3_8822B(x) (((x) & BIT_MASK_FW_DBG3_8822B) << BIT_SHIFT_FW_DBG3_8822B)
  1457. #define BIT_GET_FW_DBG3_8822B(x) (((x) >> BIT_SHIFT_FW_DBG3_8822B) & BIT_MASK_FW_DBG3_8822B)
  1458. /* 2 REG_FW_DBG4_8822B */
  1459. #define BIT_SHIFT_FW_DBG4_8822B 0
  1460. #define BIT_MASK_FW_DBG4_8822B 0xffffffffL
  1461. #define BIT_FW_DBG4_8822B(x) (((x) & BIT_MASK_FW_DBG4_8822B) << BIT_SHIFT_FW_DBG4_8822B)
  1462. #define BIT_GET_FW_DBG4_8822B(x) (((x) >> BIT_SHIFT_FW_DBG4_8822B) & BIT_MASK_FW_DBG4_8822B)
  1463. /* 2 REG_FW_DBG5_8822B */
  1464. #define BIT_SHIFT_FW_DBG5_8822B 0
  1465. #define BIT_MASK_FW_DBG5_8822B 0xffffffffL
  1466. #define BIT_FW_DBG5_8822B(x) (((x) & BIT_MASK_FW_DBG5_8822B) << BIT_SHIFT_FW_DBG5_8822B)
  1467. #define BIT_GET_FW_DBG5_8822B(x) (((x) >> BIT_SHIFT_FW_DBG5_8822B) & BIT_MASK_FW_DBG5_8822B)
  1468. /* 2 REG_FW_DBG6_8822B */
  1469. #define BIT_SHIFT_FW_DBG6_8822B 0
  1470. #define BIT_MASK_FW_DBG6_8822B 0xffffffffL
  1471. #define BIT_FW_DBG6_8822B(x) (((x) & BIT_MASK_FW_DBG6_8822B) << BIT_SHIFT_FW_DBG6_8822B)
  1472. #define BIT_GET_FW_DBG6_8822B(x) (((x) >> BIT_SHIFT_FW_DBG6_8822B) & BIT_MASK_FW_DBG6_8822B)
  1473. /* 2 REG_FW_DBG7_8822B */
  1474. #define BIT_SHIFT_FW_DBG7_8822B 0
  1475. #define BIT_MASK_FW_DBG7_8822B 0xffffffffL
  1476. #define BIT_FW_DBG7_8822B(x) (((x) & BIT_MASK_FW_DBG7_8822B) << BIT_SHIFT_FW_DBG7_8822B)
  1477. #define BIT_GET_FW_DBG7_8822B(x) (((x) >> BIT_SHIFT_FW_DBG7_8822B) & BIT_MASK_FW_DBG7_8822B)
  1478. /* 2 REG_NOT_VALID_8822B */
  1479. /* 2 REG_CR_8822B */
  1480. #define BIT_SHIFT_LBMODE_8822B 24
  1481. #define BIT_MASK_LBMODE_8822B 0x1f
  1482. #define BIT_LBMODE_8822B(x) (((x) & BIT_MASK_LBMODE_8822B) << BIT_SHIFT_LBMODE_8822B)
  1483. #define BIT_GET_LBMODE_8822B(x) (((x) >> BIT_SHIFT_LBMODE_8822B) & BIT_MASK_LBMODE_8822B)
  1484. #define BIT_SHIFT_NETYPE1_8822B 18
  1485. #define BIT_MASK_NETYPE1_8822B 0x3
  1486. #define BIT_NETYPE1_8822B(x) (((x) & BIT_MASK_NETYPE1_8822B) << BIT_SHIFT_NETYPE1_8822B)
  1487. #define BIT_GET_NETYPE1_8822B(x) (((x) >> BIT_SHIFT_NETYPE1_8822B) & BIT_MASK_NETYPE1_8822B)
  1488. #define BIT_SHIFT_NETYPE0_8822B 16
  1489. #define BIT_MASK_NETYPE0_8822B 0x3
  1490. #define BIT_NETYPE0_8822B(x) (((x) & BIT_MASK_NETYPE0_8822B) << BIT_SHIFT_NETYPE0_8822B)
  1491. #define BIT_GET_NETYPE0_8822B(x) (((x) >> BIT_SHIFT_NETYPE0_8822B) & BIT_MASK_NETYPE0_8822B)
  1492. #define BIT_I2C_MAILBOX_EN_8822B BIT(12)
  1493. #define BIT_SHCUT_EN_8822B BIT(11)
  1494. #define BIT_32K_CAL_TMR_EN_8822B BIT(10)
  1495. #define BIT_MAC_SEC_EN_8822B BIT(9)
  1496. #define BIT_ENSWBCN_8822B BIT(8)
  1497. #define BIT_MACRXEN_8822B BIT(7)
  1498. #define BIT_MACTXEN_8822B BIT(6)
  1499. #define BIT_SCHEDULE_EN_8822B BIT(5)
  1500. #define BIT_PROTOCOL_EN_8822B BIT(4)
  1501. #define BIT_RXDMA_EN_8822B BIT(3)
  1502. #define BIT_TXDMA_EN_8822B BIT(2)
  1503. #define BIT_HCI_RXDMA_EN_8822B BIT(1)
  1504. #define BIT_HCI_TXDMA_EN_8822B BIT(0)
  1505. /* 2 REG_PKT_BUFF_ACCESS_CTRL_8822B */
  1506. #define BIT_SHIFT_PKT_BUFF_ACCESS_CTRL_8822B 0
  1507. #define BIT_MASK_PKT_BUFF_ACCESS_CTRL_8822B 0xff
  1508. #define BIT_PKT_BUFF_ACCESS_CTRL_8822B(x) (((x) & BIT_MASK_PKT_BUFF_ACCESS_CTRL_8822B) << BIT_SHIFT_PKT_BUFF_ACCESS_CTRL_8822B)
  1509. #define BIT_GET_PKT_BUFF_ACCESS_CTRL_8822B(x) (((x) >> BIT_SHIFT_PKT_BUFF_ACCESS_CTRL_8822B) & BIT_MASK_PKT_BUFF_ACCESS_CTRL_8822B)
  1510. /* 2 REG_TSF_CLK_STATE_8822B */
  1511. #define BIT_TSF_CLK_STABLE_8822B BIT(15)
  1512. /* 2 REG_TXDMA_PQ_MAP_8822B */
  1513. #define BIT_SHIFT_TXDMA_HIQ_MAP_8822B 14
  1514. #define BIT_MASK_TXDMA_HIQ_MAP_8822B 0x3
  1515. #define BIT_TXDMA_HIQ_MAP_8822B(x) (((x) & BIT_MASK_TXDMA_HIQ_MAP_8822B) << BIT_SHIFT_TXDMA_HIQ_MAP_8822B)
  1516. #define BIT_GET_TXDMA_HIQ_MAP_8822B(x) (((x) >> BIT_SHIFT_TXDMA_HIQ_MAP_8822B) & BIT_MASK_TXDMA_HIQ_MAP_8822B)
  1517. #define BIT_SHIFT_TXDMA_MGQ_MAP_8822B 12
  1518. #define BIT_MASK_TXDMA_MGQ_MAP_8822B 0x3
  1519. #define BIT_TXDMA_MGQ_MAP_8822B(x) (((x) & BIT_MASK_TXDMA_MGQ_MAP_8822B) << BIT_SHIFT_TXDMA_MGQ_MAP_8822B)
  1520. #define BIT_GET_TXDMA_MGQ_MAP_8822B(x) (((x) >> BIT_SHIFT_TXDMA_MGQ_MAP_8822B) & BIT_MASK_TXDMA_MGQ_MAP_8822B)
  1521. #define BIT_SHIFT_TXDMA_BKQ_MAP_8822B 10
  1522. #define BIT_MASK_TXDMA_BKQ_MAP_8822B 0x3
  1523. #define BIT_TXDMA_BKQ_MAP_8822B(x) (((x) & BIT_MASK_TXDMA_BKQ_MAP_8822B) << BIT_SHIFT_TXDMA_BKQ_MAP_8822B)
  1524. #define BIT_GET_TXDMA_BKQ_MAP_8822B(x) (((x) >> BIT_SHIFT_TXDMA_BKQ_MAP_8822B) & BIT_MASK_TXDMA_BKQ_MAP_8822B)
  1525. #define BIT_SHIFT_TXDMA_BEQ_MAP_8822B 8
  1526. #define BIT_MASK_TXDMA_BEQ_MAP_8822B 0x3
  1527. #define BIT_TXDMA_BEQ_MAP_8822B(x) (((x) & BIT_MASK_TXDMA_BEQ_MAP_8822B) << BIT_SHIFT_TXDMA_BEQ_MAP_8822B)
  1528. #define BIT_GET_TXDMA_BEQ_MAP_8822B(x) (((x) >> BIT_SHIFT_TXDMA_BEQ_MAP_8822B) & BIT_MASK_TXDMA_BEQ_MAP_8822B)
  1529. #define BIT_SHIFT_TXDMA_VIQ_MAP_8822B 6
  1530. #define BIT_MASK_TXDMA_VIQ_MAP_8822B 0x3
  1531. #define BIT_TXDMA_VIQ_MAP_8822B(x) (((x) & BIT_MASK_TXDMA_VIQ_MAP_8822B) << BIT_SHIFT_TXDMA_VIQ_MAP_8822B)
  1532. #define BIT_GET_TXDMA_VIQ_MAP_8822B(x) (((x) >> BIT_SHIFT_TXDMA_VIQ_MAP_8822B) & BIT_MASK_TXDMA_VIQ_MAP_8822B)
  1533. #define BIT_SHIFT_TXDMA_VOQ_MAP_8822B 4
  1534. #define BIT_MASK_TXDMA_VOQ_MAP_8822B 0x3
  1535. #define BIT_TXDMA_VOQ_MAP_8822B(x) (((x) & BIT_MASK_TXDMA_VOQ_MAP_8822B) << BIT_SHIFT_TXDMA_VOQ_MAP_8822B)
  1536. #define BIT_GET_TXDMA_VOQ_MAP_8822B(x) (((x) >> BIT_SHIFT_TXDMA_VOQ_MAP_8822B) & BIT_MASK_TXDMA_VOQ_MAP_8822B)
  1537. #define BIT_RXDMA_AGG_EN_8822B BIT(2)
  1538. #define BIT_RXSHFT_EN_8822B BIT(1)
  1539. #define BIT_RXDMA_ARBBW_EN_8822B BIT(0)
  1540. /* 2 REG_TRXFF_BNDY_8822B */
  1541. #define BIT_SHIFT_RXFFOVFL_RSV_V2_8822B 8
  1542. #define BIT_MASK_RXFFOVFL_RSV_V2_8822B 0xf
  1543. #define BIT_RXFFOVFL_RSV_V2_8822B(x) (((x) & BIT_MASK_RXFFOVFL_RSV_V2_8822B) << BIT_SHIFT_RXFFOVFL_RSV_V2_8822B)
  1544. #define BIT_GET_RXFFOVFL_RSV_V2_8822B(x) (((x) >> BIT_SHIFT_RXFFOVFL_RSV_V2_8822B) & BIT_MASK_RXFFOVFL_RSV_V2_8822B)
  1545. #define BIT_SHIFT_TXPKTBUF_PGBNDY_8822B 0
  1546. #define BIT_MASK_TXPKTBUF_PGBNDY_8822B 0xff
  1547. #define BIT_TXPKTBUF_PGBNDY_8822B(x) (((x) & BIT_MASK_TXPKTBUF_PGBNDY_8822B) << BIT_SHIFT_TXPKTBUF_PGBNDY_8822B)
  1548. #define BIT_GET_TXPKTBUF_PGBNDY_8822B(x) (((x) >> BIT_SHIFT_TXPKTBUF_PGBNDY_8822B) & BIT_MASK_TXPKTBUF_PGBNDY_8822B)
  1549. /* 2 REG_PTA_I2C_MBOX_8822B */
  1550. /* 2 REG_NOT_VALID_8822B */
  1551. #define BIT_SHIFT_I2C_M_STATUS_8822B 8
  1552. #define BIT_MASK_I2C_M_STATUS_8822B 0xf
  1553. #define BIT_I2C_M_STATUS_8822B(x) (((x) & BIT_MASK_I2C_M_STATUS_8822B) << BIT_SHIFT_I2C_M_STATUS_8822B)
  1554. #define BIT_GET_I2C_M_STATUS_8822B(x) (((x) >> BIT_SHIFT_I2C_M_STATUS_8822B) & BIT_MASK_I2C_M_STATUS_8822B)
  1555. #define BIT_SHIFT_I2C_M_BUS_GNT_FW_8822B 4
  1556. #define BIT_MASK_I2C_M_BUS_GNT_FW_8822B 0x7
  1557. #define BIT_I2C_M_BUS_GNT_FW_8822B(x) (((x) & BIT_MASK_I2C_M_BUS_GNT_FW_8822B) << BIT_SHIFT_I2C_M_BUS_GNT_FW_8822B)
  1558. #define BIT_GET_I2C_M_BUS_GNT_FW_8822B(x) (((x) >> BIT_SHIFT_I2C_M_BUS_GNT_FW_8822B) & BIT_MASK_I2C_M_BUS_GNT_FW_8822B)
  1559. #define BIT_I2C_M_GNT_FW_8822B BIT(3)
  1560. #define BIT_SHIFT_I2C_M_SPEED_8822B 1
  1561. #define BIT_MASK_I2C_M_SPEED_8822B 0x3
  1562. #define BIT_I2C_M_SPEED_8822B(x) (((x) & BIT_MASK_I2C_M_SPEED_8822B) << BIT_SHIFT_I2C_M_SPEED_8822B)
  1563. #define BIT_GET_I2C_M_SPEED_8822B(x) (((x) >> BIT_SHIFT_I2C_M_SPEED_8822B) & BIT_MASK_I2C_M_SPEED_8822B)
  1564. #define BIT_I2C_M_UNLOCK_8822B BIT(0)
  1565. /* 2 REG_RXFF_BNDY_8822B */
  1566. /* 2 REG_NOT_VALID_8822B */
  1567. #define BIT_SHIFT_RXFF0_BNDY_V2_8822B 0
  1568. #define BIT_MASK_RXFF0_BNDY_V2_8822B 0x3ffff
  1569. #define BIT_RXFF0_BNDY_V2_8822B(x) (((x) & BIT_MASK_RXFF0_BNDY_V2_8822B) << BIT_SHIFT_RXFF0_BNDY_V2_8822B)
  1570. #define BIT_GET_RXFF0_BNDY_V2_8822B(x) (((x) >> BIT_SHIFT_RXFF0_BNDY_V2_8822B) & BIT_MASK_RXFF0_BNDY_V2_8822B)
  1571. /* 2 REG_FE1IMR_8822B */
  1572. #define BIT_FS_RXDMA2_DONE_INT_EN_8822B BIT(28)
  1573. #define BIT_FS_RXDONE3_INT_EN_8822B BIT(27)
  1574. #define BIT_FS_RXDONE2_INT_EN_8822B BIT(26)
  1575. #define BIT_FS_RX_BCN_P4_INT_EN_8822B BIT(25)
  1576. #define BIT_FS_RX_BCN_P3_INT_EN_8822B BIT(24)
  1577. #define BIT_FS_RX_BCN_P2_INT_EN_8822B BIT(23)
  1578. #define BIT_FS_RX_BCN_P1_INT_EN_8822B BIT(22)
  1579. #define BIT_FS_RX_BCN_P0_INT_EN_8822B BIT(21)
  1580. #define BIT_FS_RX_UMD0_INT_EN_8822B BIT(20)
  1581. #define BIT_FS_RX_UMD1_INT_EN_8822B BIT(19)
  1582. #define BIT_FS_RX_BMD0_INT_EN_8822B BIT(18)
  1583. #define BIT_FS_RX_BMD1_INT_EN_8822B BIT(17)
  1584. #define BIT_FS_RXDONE_INT_EN_8822B BIT(16)
  1585. #define BIT_FS_WWLAN_INT_EN_8822B BIT(15)
  1586. #define BIT_FS_SOUND_DONE_INT_EN_8822B BIT(14)
  1587. #define BIT_FS_LP_STBY_INT_EN_8822B BIT(13)
  1588. #define BIT_FS_TRL_MTR_INT_EN_8822B BIT(12)
  1589. #define BIT_FS_BF1_PRETO_INT_EN_8822B BIT(11)
  1590. #define BIT_FS_BF0_PRETO_INT_EN_8822B BIT(10)
  1591. #define BIT_FS_PTCL_RELEASE_MACID_INT_EN_8822B BIT(9)
  1592. #define BIT_FS_LTE_COEX_EN_8822B BIT(6)
  1593. #define BIT_FS_WLACTOFF_INT_EN_8822B BIT(5)
  1594. #define BIT_FS_WLACTON_INT_EN_8822B BIT(4)
  1595. #define BIT_FS_BTCMD_INT_EN_8822B BIT(3)
  1596. #define BIT_FS_REG_MAILBOX_TO_I2C_INT_EN_8822B BIT(2)
  1597. #define BIT_FS_TRPC_TO_INT_EN_V1_8822B BIT(1)
  1598. #define BIT_FS_RPC_O_T_INT_EN_V1_8822B BIT(0)
  1599. /* 2 REG_FE1ISR_8822B */
  1600. #define BIT_FS_RXDMA2_DONE_INT_8822B BIT(28)
  1601. #define BIT_FS_RXDONE3_INT_8822B BIT(27)
  1602. #define BIT_FS_RXDONE2_INT_8822B BIT(26)
  1603. #define BIT_FS_RX_BCN_P4_INT_8822B BIT(25)
  1604. #define BIT_FS_RX_BCN_P3_INT_8822B BIT(24)
  1605. #define BIT_FS_RX_BCN_P2_INT_8822B BIT(23)
  1606. #define BIT_FS_RX_BCN_P1_INT_8822B BIT(22)
  1607. #define BIT_FS_RX_BCN_P0_INT_8822B BIT(21)
  1608. #define BIT_FS_RX_UMD0_INT_8822B BIT(20)
  1609. #define BIT_FS_RX_UMD1_INT_8822B BIT(19)
  1610. #define BIT_FS_RX_BMD0_INT_8822B BIT(18)
  1611. #define BIT_FS_RX_BMD1_INT_8822B BIT(17)
  1612. #define BIT_FS_RXDONE_INT_8822B BIT(16)
  1613. #define BIT_FS_WWLAN_INT_8822B BIT(15)
  1614. #define BIT_FS_SOUND_DONE_INT_8822B BIT(14)
  1615. #define BIT_FS_LP_STBY_INT_8822B BIT(13)
  1616. #define BIT_FS_TRL_MTR_INT_8822B BIT(12)
  1617. #define BIT_FS_BF1_PRETO_INT_8822B BIT(11)
  1618. #define BIT_FS_BF0_PRETO_INT_8822B BIT(10)
  1619. #define BIT_FS_PTCL_RELEASE_MACID_INT_8822B BIT(9)
  1620. #define BIT_FS_LTE_COEX_INT_8822B BIT(6)
  1621. #define BIT_FS_WLACTOFF_INT_8822B BIT(5)
  1622. #define BIT_FS_WLACTON_INT_8822B BIT(4)
  1623. #define BIT_FS_BCN_RX_INT_INT_8822B BIT(3)
  1624. #define BIT_FS_MAILBOX_TO_I2C_INT_8822B BIT(2)
  1625. #define BIT_FS_TRPC_TO_INT_8822B BIT(1)
  1626. #define BIT_FS_RPC_O_T_INT_8822B BIT(0)
  1627. /* 2 REG_NOT_VALID_8822B */
  1628. /* 2 REG_CPWM_8822B */
  1629. #define BIT_CPWM_TOGGLING_8822B BIT(31)
  1630. #define BIT_SHIFT_CPWM_MOD_8822B 24
  1631. #define BIT_MASK_CPWM_MOD_8822B 0x7f
  1632. #define BIT_CPWM_MOD_8822B(x) (((x) & BIT_MASK_CPWM_MOD_8822B) << BIT_SHIFT_CPWM_MOD_8822B)
  1633. #define BIT_GET_CPWM_MOD_8822B(x) (((x) >> BIT_SHIFT_CPWM_MOD_8822B) & BIT_MASK_CPWM_MOD_8822B)
  1634. /* 2 REG_FWIMR_8822B */
  1635. #define BIT_FS_TXBCNOK_MB7_INT_EN_8822B BIT(31)
  1636. #define BIT_FS_TXBCNOK_MB6_INT_EN_8822B BIT(30)
  1637. #define BIT_FS_TXBCNOK_MB5_INT_EN_8822B BIT(29)
  1638. #define BIT_FS_TXBCNOK_MB4_INT_EN_8822B BIT(28)
  1639. #define BIT_FS_TXBCNOK_MB3_INT_EN_8822B BIT(27)
  1640. #define BIT_FS_TXBCNOK_MB2_INT_EN_8822B BIT(26)
  1641. #define BIT_FS_TXBCNOK_MB1_INT_EN_8822B BIT(25)
  1642. #define BIT_FS_TXBCNOK_MB0_INT_EN_8822B BIT(24)
  1643. #define BIT_FS_TXBCNERR_MB7_INT_EN_8822B BIT(23)
  1644. #define BIT_FS_TXBCNERR_MB6_INT_EN_8822B BIT(22)
  1645. #define BIT_FS_TXBCNERR_MB5_INT_EN_8822B BIT(21)
  1646. #define BIT_FS_TXBCNERR_MB4_INT_EN_8822B BIT(20)
  1647. #define BIT_FS_TXBCNERR_MB3_INT_EN_8822B BIT(19)
  1648. #define BIT_FS_TXBCNERR_MB2_INT_EN_8822B BIT(18)
  1649. #define BIT_FS_TXBCNERR_MB1_INT_EN_8822B BIT(17)
  1650. #define BIT_FS_TXBCNERR_MB0_INT_EN_8822B BIT(16)
  1651. #define BIT_CPU_MGQ_TXDONE_INT_EN_8822B BIT(15)
  1652. #define BIT_SIFS_OVERSPEC_INT_EN_8822B BIT(14)
  1653. #define BIT_FS_MGNTQ_RPTR_RELEASE_INT_EN_8822B BIT(13)
  1654. #define BIT_FS_MGNTQFF_TO_INT_EN_8822B BIT(12)
  1655. #define BIT_FS_DDMA1_LP_INT_EN_8822B BIT(11)
  1656. #define BIT_FS_DDMA1_HP_INT_EN_8822B BIT(10)
  1657. #define BIT_FS_DDMA0_LP_INT_EN_8822B BIT(9)
  1658. #define BIT_FS_DDMA0_HP_INT_EN_8822B BIT(8)
  1659. #define BIT_FS_TRXRPT_INT_EN_8822B BIT(7)
  1660. #define BIT_FS_C2H_W_READY_INT_EN_8822B BIT(6)
  1661. #define BIT_FS_HRCV_INT_EN_8822B BIT(5)
  1662. #define BIT_FS_H2CCMD_INT_EN_8822B BIT(4)
  1663. #define BIT_FS_TXPKTIN_INT_EN_8822B BIT(3)
  1664. #define BIT_FS_ERRORHDL_INT_EN_8822B BIT(2)
  1665. #define BIT_FS_TXCCX_INT_EN_8822B BIT(1)
  1666. #define BIT_FS_TXCLOSE_INT_EN_8822B BIT(0)
  1667. /* 2 REG_FWISR_8822B */
  1668. #define BIT_FS_TXBCNOK_MB7_INT_8822B BIT(31)
  1669. #define BIT_FS_TXBCNOK_MB6_INT_8822B BIT(30)
  1670. #define BIT_FS_TXBCNOK_MB5_INT_8822B BIT(29)
  1671. #define BIT_FS_TXBCNOK_MB4_INT_8822B BIT(28)
  1672. #define BIT_FS_TXBCNOK_MB3_INT_8822B BIT(27)
  1673. #define BIT_FS_TXBCNOK_MB2_INT_8822B BIT(26)
  1674. #define BIT_FS_TXBCNOK_MB1_INT_8822B BIT(25)
  1675. #define BIT_FS_TXBCNOK_MB0_INT_8822B BIT(24)
  1676. #define BIT_FS_TXBCNERR_MB7_INT_8822B BIT(23)
  1677. #define BIT_FS_TXBCNERR_MB6_INT_8822B BIT(22)
  1678. #define BIT_FS_TXBCNERR_MB5_INT_8822B BIT(21)
  1679. #define BIT_FS_TXBCNERR_MB4_INT_8822B BIT(20)
  1680. #define BIT_FS_TXBCNERR_MB3_INT_8822B BIT(19)
  1681. #define BIT_FS_TXBCNERR_MB2_INT_8822B BIT(18)
  1682. #define BIT_FS_TXBCNERR_MB1_INT_8822B BIT(17)
  1683. #define BIT_FS_TXBCNERR_MB0_INT_8822B BIT(16)
  1684. #define BIT_CPU_MGQ_TXDONE_INT_8822B BIT(15)
  1685. #define BIT_SIFS_OVERSPEC_INT_8822B BIT(14)
  1686. #define BIT_FS_MGNTQ_RPTR_RELEASE_INT_8822B BIT(13)
  1687. #define BIT_FS_MGNTQFF_TO_INT_8822B BIT(12)
  1688. #define BIT_FS_DDMA1_LP_INT_8822B BIT(11)
  1689. #define BIT_FS_DDMA1_HP_INT_8822B BIT(10)
  1690. #define BIT_FS_DDMA0_LP_INT_8822B BIT(9)
  1691. #define BIT_FS_DDMA0_HP_INT_8822B BIT(8)
  1692. #define BIT_FS_TRXRPT_INT_8822B BIT(7)
  1693. #define BIT_FS_C2H_W_READY_INT_8822B BIT(6)
  1694. #define BIT_FS_HRCV_INT_8822B BIT(5)
  1695. #define BIT_FS_H2CCMD_INT_8822B BIT(4)
  1696. #define BIT_FS_TXPKTIN_INT_8822B BIT(3)
  1697. #define BIT_FS_ERRORHDL_INT_8822B BIT(2)
  1698. #define BIT_FS_TXCCX_INT_8822B BIT(1)
  1699. #define BIT_FS_TXCLOSE_INT_8822B BIT(0)
  1700. /* 2 REG_FTIMR_8822B */
  1701. #define BIT_PS_TIMER_C_EARLY_INT_EN_8822B BIT(23)
  1702. #define BIT_PS_TIMER_B_EARLY_INT_EN_8822B BIT(22)
  1703. #define BIT_PS_TIMER_A_EARLY_INT_EN_8822B BIT(21)
  1704. #define BIT_CPUMGQ_TX_TIMER_EARLY_INT_EN_8822B BIT(20)
  1705. #define BIT_PS_TIMER_C_INT_EN_8822B BIT(19)
  1706. #define BIT_PS_TIMER_B_INT_EN_8822B BIT(18)
  1707. #define BIT_PS_TIMER_A_INT_EN_8822B BIT(17)
  1708. #define BIT_CPUMGQ_TX_TIMER_INT_EN_8822B BIT(16)
  1709. #define BIT_FS_PS_TIMEOUT2_EN_8822B BIT(15)
  1710. #define BIT_FS_PS_TIMEOUT1_EN_8822B BIT(14)
  1711. #define BIT_FS_PS_TIMEOUT0_EN_8822B BIT(13)
  1712. #define BIT_FS_GTINT8_EN_8822B BIT(8)
  1713. #define BIT_FS_GTINT7_EN_8822B BIT(7)
  1714. #define BIT_FS_GTINT6_EN_8822B BIT(6)
  1715. #define BIT_FS_GTINT5_EN_8822B BIT(5)
  1716. #define BIT_FS_GTINT4_EN_8822B BIT(4)
  1717. #define BIT_FS_GTINT3_EN_8822B BIT(3)
  1718. #define BIT_FS_GTINT2_EN_8822B BIT(2)
  1719. #define BIT_FS_GTINT1_EN_8822B BIT(1)
  1720. #define BIT_FS_GTINT0_EN_8822B BIT(0)
  1721. /* 2 REG_FTISR_8822B */
  1722. #define BIT_PS_TIMER_C_EARLY__INT_8822B BIT(23)
  1723. #define BIT_PS_TIMER_B_EARLY__INT_8822B BIT(22)
  1724. #define BIT_PS_TIMER_A_EARLY__INT_8822B BIT(21)
  1725. #define BIT_CPUMGQ_TX_TIMER_EARLY_INT_8822B BIT(20)
  1726. #define BIT_PS_TIMER_C_INT_8822B BIT(19)
  1727. #define BIT_PS_TIMER_B_INT_8822B BIT(18)
  1728. #define BIT_PS_TIMER_A_INT_8822B BIT(17)
  1729. #define BIT_CPUMGQ_TX_TIMER_INT_8822B BIT(16)
  1730. #define BIT_FS_PS_TIMEOUT2_INT_8822B BIT(15)
  1731. #define BIT_FS_PS_TIMEOUT1_INT_8822B BIT(14)
  1732. #define BIT_FS_PS_TIMEOUT0_INT_8822B BIT(13)
  1733. #define BIT_FS_GTINT8_INT_8822B BIT(8)
  1734. #define BIT_FS_GTINT7_INT_8822B BIT(7)
  1735. #define BIT_FS_GTINT6_INT_8822B BIT(6)
  1736. #define BIT_FS_GTINT5_INT_8822B BIT(5)
  1737. #define BIT_FS_GTINT4_INT_8822B BIT(4)
  1738. #define BIT_FS_GTINT3_INT_8822B BIT(3)
  1739. #define BIT_FS_GTINT2_INT_8822B BIT(2)
  1740. #define BIT_FS_GTINT1_INT_8822B BIT(1)
  1741. #define BIT_FS_GTINT0_INT_8822B BIT(0)
  1742. /* 2 REG_PKTBUF_DBG_CTRL_8822B */
  1743. #define BIT_SHIFT_PKTBUF_WRITE_EN_8822B 24
  1744. #define BIT_MASK_PKTBUF_WRITE_EN_8822B 0xff
  1745. #define BIT_PKTBUF_WRITE_EN_8822B(x) (((x) & BIT_MASK_PKTBUF_WRITE_EN_8822B) << BIT_SHIFT_PKTBUF_WRITE_EN_8822B)
  1746. #define BIT_GET_PKTBUF_WRITE_EN_8822B(x) (((x) >> BIT_SHIFT_PKTBUF_WRITE_EN_8822B) & BIT_MASK_PKTBUF_WRITE_EN_8822B)
  1747. #define BIT_TXRPTBUF_DBG_8822B BIT(23)
  1748. /* 2 REG_NOT_VALID_8822B */
  1749. #define BIT_TXPKTBUF_DBG_V2_8822B BIT(20)
  1750. #define BIT_RXPKTBUF_DBG_8822B BIT(16)
  1751. #define BIT_SHIFT_PKTBUF_DBG_ADDR_8822B 0
  1752. #define BIT_MASK_PKTBUF_DBG_ADDR_8822B 0x1fff
  1753. #define BIT_PKTBUF_DBG_ADDR_8822B(x) (((x) & BIT_MASK_PKTBUF_DBG_ADDR_8822B) << BIT_SHIFT_PKTBUF_DBG_ADDR_8822B)
  1754. #define BIT_GET_PKTBUF_DBG_ADDR_8822B(x) (((x) >> BIT_SHIFT_PKTBUF_DBG_ADDR_8822B) & BIT_MASK_PKTBUF_DBG_ADDR_8822B)
  1755. /* 2 REG_PKTBUF_DBG_DATA_L_8822B */
  1756. #define BIT_SHIFT_PKTBUF_DBG_DATA_L_8822B 0
  1757. #define BIT_MASK_PKTBUF_DBG_DATA_L_8822B 0xffffffffL
  1758. #define BIT_PKTBUF_DBG_DATA_L_8822B(x) (((x) & BIT_MASK_PKTBUF_DBG_DATA_L_8822B) << BIT_SHIFT_PKTBUF_DBG_DATA_L_8822B)
  1759. #define BIT_GET_PKTBUF_DBG_DATA_L_8822B(x) (((x) >> BIT_SHIFT_PKTBUF_DBG_DATA_L_8822B) & BIT_MASK_PKTBUF_DBG_DATA_L_8822B)
  1760. /* 2 REG_PKTBUF_DBG_DATA_H_8822B */
  1761. #define BIT_SHIFT_PKTBUF_DBG_DATA_H_8822B 0
  1762. #define BIT_MASK_PKTBUF_DBG_DATA_H_8822B 0xffffffffL
  1763. #define BIT_PKTBUF_DBG_DATA_H_8822B(x) (((x) & BIT_MASK_PKTBUF_DBG_DATA_H_8822B) << BIT_SHIFT_PKTBUF_DBG_DATA_H_8822B)
  1764. #define BIT_GET_PKTBUF_DBG_DATA_H_8822B(x) (((x) >> BIT_SHIFT_PKTBUF_DBG_DATA_H_8822B) & BIT_MASK_PKTBUF_DBG_DATA_H_8822B)
  1765. /* 2 REG_CPWM2_8822B */
  1766. #define BIT_SHIFT_L0S_TO_RCVY_NUM_8822B 16
  1767. #define BIT_MASK_L0S_TO_RCVY_NUM_8822B 0xff
  1768. #define BIT_L0S_TO_RCVY_NUM_8822B(x) (((x) & BIT_MASK_L0S_TO_RCVY_NUM_8822B) << BIT_SHIFT_L0S_TO_RCVY_NUM_8822B)
  1769. #define BIT_GET_L0S_TO_RCVY_NUM_8822B(x) (((x) >> BIT_SHIFT_L0S_TO_RCVY_NUM_8822B) & BIT_MASK_L0S_TO_RCVY_NUM_8822B)
  1770. #define BIT_CPWM2_TOGGLING_8822B BIT(15)
  1771. #define BIT_SHIFT_CPWM2_MOD_8822B 0
  1772. #define BIT_MASK_CPWM2_MOD_8822B 0x7fff
  1773. #define BIT_CPWM2_MOD_8822B(x) (((x) & BIT_MASK_CPWM2_MOD_8822B) << BIT_SHIFT_CPWM2_MOD_8822B)
  1774. #define BIT_GET_CPWM2_MOD_8822B(x) (((x) >> BIT_SHIFT_CPWM2_MOD_8822B) & BIT_MASK_CPWM2_MOD_8822B)
  1775. /* 2 REG_NOT_VALID_8822B */
  1776. /* 2 REG_TC0_CTRL_8822B */
  1777. #define BIT_TC0INT_EN_8822B BIT(26)
  1778. #define BIT_TC0MODE_8822B BIT(25)
  1779. #define BIT_TC0EN_8822B BIT(24)
  1780. #define BIT_SHIFT_TC0DATA_8822B 0
  1781. #define BIT_MASK_TC0DATA_8822B 0xffffff
  1782. #define BIT_TC0DATA_8822B(x) (((x) & BIT_MASK_TC0DATA_8822B) << BIT_SHIFT_TC0DATA_8822B)
  1783. #define BIT_GET_TC0DATA_8822B(x) (((x) >> BIT_SHIFT_TC0DATA_8822B) & BIT_MASK_TC0DATA_8822B)
  1784. /* 2 REG_TC1_CTRL_8822B */
  1785. #define BIT_TC1INT_EN_8822B BIT(26)
  1786. #define BIT_TC1MODE_8822B BIT(25)
  1787. #define BIT_TC1EN_8822B BIT(24)
  1788. #define BIT_SHIFT_TC1DATA_8822B 0
  1789. #define BIT_MASK_TC1DATA_8822B 0xffffff
  1790. #define BIT_TC1DATA_8822B(x) (((x) & BIT_MASK_TC1DATA_8822B) << BIT_SHIFT_TC1DATA_8822B)
  1791. #define BIT_GET_TC1DATA_8822B(x) (((x) >> BIT_SHIFT_TC1DATA_8822B) & BIT_MASK_TC1DATA_8822B)
  1792. /* 2 REG_TC2_CTRL_8822B */
  1793. #define BIT_TC2INT_EN_8822B BIT(26)
  1794. #define BIT_TC2MODE_8822B BIT(25)
  1795. #define BIT_TC2EN_8822B BIT(24)
  1796. #define BIT_SHIFT_TC2DATA_8822B 0
  1797. #define BIT_MASK_TC2DATA_8822B 0xffffff
  1798. #define BIT_TC2DATA_8822B(x) (((x) & BIT_MASK_TC2DATA_8822B) << BIT_SHIFT_TC2DATA_8822B)
  1799. #define BIT_GET_TC2DATA_8822B(x) (((x) >> BIT_SHIFT_TC2DATA_8822B) & BIT_MASK_TC2DATA_8822B)
  1800. /* 2 REG_TC3_CTRL_8822B */
  1801. #define BIT_TC3INT_EN_8822B BIT(26)
  1802. #define BIT_TC3MODE_8822B BIT(25)
  1803. #define BIT_TC3EN_8822B BIT(24)
  1804. #define BIT_SHIFT_TC3DATA_8822B 0
  1805. #define BIT_MASK_TC3DATA_8822B 0xffffff
  1806. #define BIT_TC3DATA_8822B(x) (((x) & BIT_MASK_TC3DATA_8822B) << BIT_SHIFT_TC3DATA_8822B)
  1807. #define BIT_GET_TC3DATA_8822B(x) (((x) >> BIT_SHIFT_TC3DATA_8822B) & BIT_MASK_TC3DATA_8822B)
  1808. /* 2 REG_TC4_CTRL_8822B */
  1809. #define BIT_TC4INT_EN_8822B BIT(26)
  1810. #define BIT_TC4MODE_8822B BIT(25)
  1811. #define BIT_TC4EN_8822B BIT(24)
  1812. #define BIT_SHIFT_TC4DATA_8822B 0
  1813. #define BIT_MASK_TC4DATA_8822B 0xffffff
  1814. #define BIT_TC4DATA_8822B(x) (((x) & BIT_MASK_TC4DATA_8822B) << BIT_SHIFT_TC4DATA_8822B)
  1815. #define BIT_GET_TC4DATA_8822B(x) (((x) >> BIT_SHIFT_TC4DATA_8822B) & BIT_MASK_TC4DATA_8822B)
  1816. /* 2 REG_TCUNIT_BASE_8822B */
  1817. #define BIT_SHIFT_TCUNIT_BASE_8822B 0
  1818. #define BIT_MASK_TCUNIT_BASE_8822B 0x3fff
  1819. #define BIT_TCUNIT_BASE_8822B(x) (((x) & BIT_MASK_TCUNIT_BASE_8822B) << BIT_SHIFT_TCUNIT_BASE_8822B)
  1820. #define BIT_GET_TCUNIT_BASE_8822B(x) (((x) >> BIT_SHIFT_TCUNIT_BASE_8822B) & BIT_MASK_TCUNIT_BASE_8822B)
  1821. /* 2 REG_TC5_CTRL_8822B */
  1822. #define BIT_TC5INT_EN_8822B BIT(26)
  1823. #define BIT_TC5MODE_8822B BIT(25)
  1824. #define BIT_TC5EN_8822B BIT(24)
  1825. #define BIT_SHIFT_TC5DATA_8822B 0
  1826. #define BIT_MASK_TC5DATA_8822B 0xffffff
  1827. #define BIT_TC5DATA_8822B(x) (((x) & BIT_MASK_TC5DATA_8822B) << BIT_SHIFT_TC5DATA_8822B)
  1828. #define BIT_GET_TC5DATA_8822B(x) (((x) >> BIT_SHIFT_TC5DATA_8822B) & BIT_MASK_TC5DATA_8822B)
  1829. /* 2 REG_TC6_CTRL_8822B */
  1830. #define BIT_TC6INT_EN_8822B BIT(26)
  1831. #define BIT_TC6MODE_8822B BIT(25)
  1832. #define BIT_TC6EN_8822B BIT(24)
  1833. #define BIT_SHIFT_TC6DATA_8822B 0
  1834. #define BIT_MASK_TC6DATA_8822B 0xffffff
  1835. #define BIT_TC6DATA_8822B(x) (((x) & BIT_MASK_TC6DATA_8822B) << BIT_SHIFT_TC6DATA_8822B)
  1836. #define BIT_GET_TC6DATA_8822B(x) (((x) >> BIT_SHIFT_TC6DATA_8822B) & BIT_MASK_TC6DATA_8822B)
  1837. /* 2 REG_MBIST_FAIL_8822B */
  1838. #define BIT_SHIFT_8051_MBIST_FAIL_8822B 26
  1839. #define BIT_MASK_8051_MBIST_FAIL_8822B 0x7
  1840. #define BIT_8051_MBIST_FAIL_8822B(x) (((x) & BIT_MASK_8051_MBIST_FAIL_8822B) << BIT_SHIFT_8051_MBIST_FAIL_8822B)
  1841. #define BIT_GET_8051_MBIST_FAIL_8822B(x) (((x) >> BIT_SHIFT_8051_MBIST_FAIL_8822B) & BIT_MASK_8051_MBIST_FAIL_8822B)
  1842. #define BIT_SHIFT_USB_MBIST_FAIL_8822B 24
  1843. #define BIT_MASK_USB_MBIST_FAIL_8822B 0x3
  1844. #define BIT_USB_MBIST_FAIL_8822B(x) (((x) & BIT_MASK_USB_MBIST_FAIL_8822B) << BIT_SHIFT_USB_MBIST_FAIL_8822B)
  1845. #define BIT_GET_USB_MBIST_FAIL_8822B(x) (((x) >> BIT_SHIFT_USB_MBIST_FAIL_8822B) & BIT_MASK_USB_MBIST_FAIL_8822B)
  1846. #define BIT_SHIFT_PCIE_MBIST_FAIL_8822B 16
  1847. #define BIT_MASK_PCIE_MBIST_FAIL_8822B 0x3f
  1848. #define BIT_PCIE_MBIST_FAIL_8822B(x) (((x) & BIT_MASK_PCIE_MBIST_FAIL_8822B) << BIT_SHIFT_PCIE_MBIST_FAIL_8822B)
  1849. #define BIT_GET_PCIE_MBIST_FAIL_8822B(x) (((x) >> BIT_SHIFT_PCIE_MBIST_FAIL_8822B) & BIT_MASK_PCIE_MBIST_FAIL_8822B)
  1850. #define BIT_SHIFT_MAC_MBIST_FAIL_8822B 0
  1851. #define BIT_MASK_MAC_MBIST_FAIL_8822B 0xfff
  1852. #define BIT_MAC_MBIST_FAIL_8822B(x) (((x) & BIT_MASK_MAC_MBIST_FAIL_8822B) << BIT_SHIFT_MAC_MBIST_FAIL_8822B)
  1853. #define BIT_GET_MAC_MBIST_FAIL_8822B(x) (((x) >> BIT_SHIFT_MAC_MBIST_FAIL_8822B) & BIT_MASK_MAC_MBIST_FAIL_8822B)
  1854. /* 2 REG_MBIST_START_PAUSE_8822B */
  1855. #define BIT_SHIFT_8051_MBIST_START_PAUSE_8822B 26
  1856. #define BIT_MASK_8051_MBIST_START_PAUSE_8822B 0x7
  1857. #define BIT_8051_MBIST_START_PAUSE_8822B(x) (((x) & BIT_MASK_8051_MBIST_START_PAUSE_8822B) << BIT_SHIFT_8051_MBIST_START_PAUSE_8822B)
  1858. #define BIT_GET_8051_MBIST_START_PAUSE_8822B(x) (((x) >> BIT_SHIFT_8051_MBIST_START_PAUSE_8822B) & BIT_MASK_8051_MBIST_START_PAUSE_8822B)
  1859. #define BIT_SHIFT_USB_MBIST_START_PAUSE_8822B 24
  1860. #define BIT_MASK_USB_MBIST_START_PAUSE_8822B 0x3
  1861. #define BIT_USB_MBIST_START_PAUSE_8822B(x) (((x) & BIT_MASK_USB_MBIST_START_PAUSE_8822B) << BIT_SHIFT_USB_MBIST_START_PAUSE_8822B)
  1862. #define BIT_GET_USB_MBIST_START_PAUSE_8822B(x) (((x) >> BIT_SHIFT_USB_MBIST_START_PAUSE_8822B) & BIT_MASK_USB_MBIST_START_PAUSE_8822B)
  1863. #define BIT_SHIFT_PCIE_MBIST_START_PAUSE_8822B 16
  1864. #define BIT_MASK_PCIE_MBIST_START_PAUSE_8822B 0x3f
  1865. #define BIT_PCIE_MBIST_START_PAUSE_8822B(x) (((x) & BIT_MASK_PCIE_MBIST_START_PAUSE_8822B) << BIT_SHIFT_PCIE_MBIST_START_PAUSE_8822B)
  1866. #define BIT_GET_PCIE_MBIST_START_PAUSE_8822B(x) (((x) >> BIT_SHIFT_PCIE_MBIST_START_PAUSE_8822B) & BIT_MASK_PCIE_MBIST_START_PAUSE_8822B)
  1867. #define BIT_SHIFT_MAC_MBIST_START_PAUSE_8822B 0
  1868. #define BIT_MASK_MAC_MBIST_START_PAUSE_8822B 0xfff
  1869. #define BIT_MAC_MBIST_START_PAUSE_8822B(x) (((x) & BIT_MASK_MAC_MBIST_START_PAUSE_8822B) << BIT_SHIFT_MAC_MBIST_START_PAUSE_8822B)
  1870. #define BIT_GET_MAC_MBIST_START_PAUSE_8822B(x) (((x) >> BIT_SHIFT_MAC_MBIST_START_PAUSE_8822B) & BIT_MASK_MAC_MBIST_START_PAUSE_8822B)
  1871. /* 2 REG_MBIST_DONE_8822B */
  1872. #define BIT_SHIFT_8051_MBIST_DONE_8822B 26
  1873. #define BIT_MASK_8051_MBIST_DONE_8822B 0x7
  1874. #define BIT_8051_MBIST_DONE_8822B(x) (((x) & BIT_MASK_8051_MBIST_DONE_8822B) << BIT_SHIFT_8051_MBIST_DONE_8822B)
  1875. #define BIT_GET_8051_MBIST_DONE_8822B(x) (((x) >> BIT_SHIFT_8051_MBIST_DONE_8822B) & BIT_MASK_8051_MBIST_DONE_8822B)
  1876. #define BIT_SHIFT_USB_MBIST_DONE_8822B 24
  1877. #define BIT_MASK_USB_MBIST_DONE_8822B 0x3
  1878. #define BIT_USB_MBIST_DONE_8822B(x) (((x) & BIT_MASK_USB_MBIST_DONE_8822B) << BIT_SHIFT_USB_MBIST_DONE_8822B)
  1879. #define BIT_GET_USB_MBIST_DONE_8822B(x) (((x) >> BIT_SHIFT_USB_MBIST_DONE_8822B) & BIT_MASK_USB_MBIST_DONE_8822B)
  1880. #define BIT_SHIFT_PCIE_MBIST_DONE_8822B 16
  1881. #define BIT_MASK_PCIE_MBIST_DONE_8822B 0x3f
  1882. #define BIT_PCIE_MBIST_DONE_8822B(x) (((x) & BIT_MASK_PCIE_MBIST_DONE_8822B) << BIT_SHIFT_PCIE_MBIST_DONE_8822B)
  1883. #define BIT_GET_PCIE_MBIST_DONE_8822B(x) (((x) >> BIT_SHIFT_PCIE_MBIST_DONE_8822B) & BIT_MASK_PCIE_MBIST_DONE_8822B)
  1884. #define BIT_SHIFT_MAC_MBIST_DONE_8822B 0
  1885. #define BIT_MASK_MAC_MBIST_DONE_8822B 0xfff
  1886. #define BIT_MAC_MBIST_DONE_8822B(x) (((x) & BIT_MASK_MAC_MBIST_DONE_8822B) << BIT_SHIFT_MAC_MBIST_DONE_8822B)
  1887. #define BIT_GET_MAC_MBIST_DONE_8822B(x) (((x) >> BIT_SHIFT_MAC_MBIST_DONE_8822B) & BIT_MASK_MAC_MBIST_DONE_8822B)
  1888. /* 2 REG_MBIST_FAIL_NRML_8822B */
  1889. #define BIT_SHIFT_MBIST_FAIL_NRML_8822B 0
  1890. #define BIT_MASK_MBIST_FAIL_NRML_8822B 0xffffffffL
  1891. #define BIT_MBIST_FAIL_NRML_8822B(x) (((x) & BIT_MASK_MBIST_FAIL_NRML_8822B) << BIT_SHIFT_MBIST_FAIL_NRML_8822B)
  1892. #define BIT_GET_MBIST_FAIL_NRML_8822B(x) (((x) >> BIT_SHIFT_MBIST_FAIL_NRML_8822B) & BIT_MASK_MBIST_FAIL_NRML_8822B)
  1893. /* 2 REG_AES_DECRPT_DATA_8822B */
  1894. #define BIT_SHIFT_IPS_CFG_ADDR_8822B 0
  1895. #define BIT_MASK_IPS_CFG_ADDR_8822B 0xff
  1896. #define BIT_IPS_CFG_ADDR_8822B(x) (((x) & BIT_MASK_IPS_CFG_ADDR_8822B) << BIT_SHIFT_IPS_CFG_ADDR_8822B)
  1897. #define BIT_GET_IPS_CFG_ADDR_8822B(x) (((x) >> BIT_SHIFT_IPS_CFG_ADDR_8822B) & BIT_MASK_IPS_CFG_ADDR_8822B)
  1898. /* 2 REG_AES_DECRPT_CFG_8822B */
  1899. #define BIT_SHIFT_IPS_CFG_DATA_8822B 0
  1900. #define BIT_MASK_IPS_CFG_DATA_8822B 0xffffffffL
  1901. #define BIT_IPS_CFG_DATA_8822B(x) (((x) & BIT_MASK_IPS_CFG_DATA_8822B) << BIT_SHIFT_IPS_CFG_DATA_8822B)
  1902. #define BIT_GET_IPS_CFG_DATA_8822B(x) (((x) >> BIT_SHIFT_IPS_CFG_DATA_8822B) & BIT_MASK_IPS_CFG_DATA_8822B)
  1903. /* 2 REG_NOT_VALID_8822B */
  1904. /* 2 REG_NOT_VALID_8822B */
  1905. /* 2 REG_TMETER_8822B */
  1906. #define BIT_TEMP_VALID_8822B BIT(31)
  1907. #define BIT_SHIFT_TEMP_VALUE_8822B 24
  1908. #define BIT_MASK_TEMP_VALUE_8822B 0x3f
  1909. #define BIT_TEMP_VALUE_8822B(x) (((x) & BIT_MASK_TEMP_VALUE_8822B) << BIT_SHIFT_TEMP_VALUE_8822B)
  1910. #define BIT_GET_TEMP_VALUE_8822B(x) (((x) >> BIT_SHIFT_TEMP_VALUE_8822B) & BIT_MASK_TEMP_VALUE_8822B)
  1911. #define BIT_SHIFT_REG_TMETER_TIMER_8822B 8
  1912. #define BIT_MASK_REG_TMETER_TIMER_8822B 0xfff
  1913. #define BIT_REG_TMETER_TIMER_8822B(x) (((x) & BIT_MASK_REG_TMETER_TIMER_8822B) << BIT_SHIFT_REG_TMETER_TIMER_8822B)
  1914. #define BIT_GET_REG_TMETER_TIMER_8822B(x) (((x) >> BIT_SHIFT_REG_TMETER_TIMER_8822B) & BIT_MASK_REG_TMETER_TIMER_8822B)
  1915. #define BIT_SHIFT_REG_TEMP_DELTA_8822B 2
  1916. #define BIT_MASK_REG_TEMP_DELTA_8822B 0x3f
  1917. #define BIT_REG_TEMP_DELTA_8822B(x) (((x) & BIT_MASK_REG_TEMP_DELTA_8822B) << BIT_SHIFT_REG_TEMP_DELTA_8822B)
  1918. #define BIT_GET_REG_TEMP_DELTA_8822B(x) (((x) >> BIT_SHIFT_REG_TEMP_DELTA_8822B) & BIT_MASK_REG_TEMP_DELTA_8822B)
  1919. #define BIT_REG_TMETER_EN_8822B BIT(0)
  1920. /* 2 REG_OSC_32K_CTRL_8822B */
  1921. #define BIT_SHIFT_OSC_32K_CLKGEN_0_8822B 16
  1922. #define BIT_MASK_OSC_32K_CLKGEN_0_8822B 0xffff
  1923. #define BIT_OSC_32K_CLKGEN_0_8822B(x) (((x) & BIT_MASK_OSC_32K_CLKGEN_0_8822B) << BIT_SHIFT_OSC_32K_CLKGEN_0_8822B)
  1924. #define BIT_GET_OSC_32K_CLKGEN_0_8822B(x) (((x) >> BIT_SHIFT_OSC_32K_CLKGEN_0_8822B) & BIT_MASK_OSC_32K_CLKGEN_0_8822B)
  1925. #define BIT_SHIFT_OSC_32K_RES_COMP_8822B 4
  1926. #define BIT_MASK_OSC_32K_RES_COMP_8822B 0x3
  1927. #define BIT_OSC_32K_RES_COMP_8822B(x) (((x) & BIT_MASK_OSC_32K_RES_COMP_8822B) << BIT_SHIFT_OSC_32K_RES_COMP_8822B)
  1928. #define BIT_GET_OSC_32K_RES_COMP_8822B(x) (((x) >> BIT_SHIFT_OSC_32K_RES_COMP_8822B) & BIT_MASK_OSC_32K_RES_COMP_8822B)
  1929. #define BIT_OSC_32K_OUT_SEL_8822B BIT(3)
  1930. #define BIT_ISO_WL_2_OSC_32K_8822B BIT(1)
  1931. #define BIT_POW_CKGEN_8822B BIT(0)
  1932. /* 2 REG_32K_CAL_REG1_8822B */
  1933. #define BIT_CAL_32K_REG_WR_8822B BIT(31)
  1934. #define BIT_CAL_32K_DBG_SEL_8822B BIT(22)
  1935. #define BIT_SHIFT_CAL_32K_REG_ADDR_8822B 16
  1936. #define BIT_MASK_CAL_32K_REG_ADDR_8822B 0x3f
  1937. #define BIT_CAL_32K_REG_ADDR_8822B(x) (((x) & BIT_MASK_CAL_32K_REG_ADDR_8822B) << BIT_SHIFT_CAL_32K_REG_ADDR_8822B)
  1938. #define BIT_GET_CAL_32K_REG_ADDR_8822B(x) (((x) >> BIT_SHIFT_CAL_32K_REG_ADDR_8822B) & BIT_MASK_CAL_32K_REG_ADDR_8822B)
  1939. #define BIT_SHIFT_CAL_32K_REG_DATA_8822B 0
  1940. #define BIT_MASK_CAL_32K_REG_DATA_8822B 0xffff
  1941. #define BIT_CAL_32K_REG_DATA_8822B(x) (((x) & BIT_MASK_CAL_32K_REG_DATA_8822B) << BIT_SHIFT_CAL_32K_REG_DATA_8822B)
  1942. #define BIT_GET_CAL_32K_REG_DATA_8822B(x) (((x) >> BIT_SHIFT_CAL_32K_REG_DATA_8822B) & BIT_MASK_CAL_32K_REG_DATA_8822B)
  1943. /* 2 REG_NOT_VALID_8822B */
  1944. /* 2 REG_C2HEVT_8822B */
  1945. #define BIT_SHIFT_C2HEVT_MSG_8822B 0
  1946. #define BIT_MASK_C2HEVT_MSG_8822B 0xffffffffffffffffffffffffffffffffL
  1947. #define BIT_C2HEVT_MSG_8822B(x) (((x) & BIT_MASK_C2HEVT_MSG_8822B) << BIT_SHIFT_C2HEVT_MSG_8822B)
  1948. #define BIT_GET_C2HEVT_MSG_8822B(x) (((x) >> BIT_SHIFT_C2HEVT_MSG_8822B) & BIT_MASK_C2HEVT_MSG_8822B)
  1949. /* 2 REG_SW_DEFINED_PAGE1_8822B */
  1950. #define BIT_SHIFT_SW_DEFINED_PAGE1_8822B 0
  1951. #define BIT_MASK_SW_DEFINED_PAGE1_8822B 0xffffffffffffffffL
  1952. #define BIT_SW_DEFINED_PAGE1_8822B(x) (((x) & BIT_MASK_SW_DEFINED_PAGE1_8822B) << BIT_SHIFT_SW_DEFINED_PAGE1_8822B)
  1953. #define BIT_GET_SW_DEFINED_PAGE1_8822B(x) (((x) >> BIT_SHIFT_SW_DEFINED_PAGE1_8822B) & BIT_MASK_SW_DEFINED_PAGE1_8822B)
  1954. /* 2 REG_MCUTST_I_8822B */
  1955. #define BIT_SHIFT_MCUDMSG_I_8822B 0
  1956. #define BIT_MASK_MCUDMSG_I_8822B 0xffffffffL
  1957. #define BIT_MCUDMSG_I_8822B(x) (((x) & BIT_MASK_MCUDMSG_I_8822B) << BIT_SHIFT_MCUDMSG_I_8822B)
  1958. #define BIT_GET_MCUDMSG_I_8822B(x) (((x) >> BIT_SHIFT_MCUDMSG_I_8822B) & BIT_MASK_MCUDMSG_I_8822B)
  1959. /* 2 REG_MCUTST_II_8822B */
  1960. #define BIT_SHIFT_MCUDMSG_II_8822B 0
  1961. #define BIT_MASK_MCUDMSG_II_8822B 0xffffffffL
  1962. #define BIT_MCUDMSG_II_8822B(x) (((x) & BIT_MASK_MCUDMSG_II_8822B) << BIT_SHIFT_MCUDMSG_II_8822B)
  1963. #define BIT_GET_MCUDMSG_II_8822B(x) (((x) >> BIT_SHIFT_MCUDMSG_II_8822B) & BIT_MASK_MCUDMSG_II_8822B)
  1964. /* 2 REG_FMETHR_8822B */
  1965. #define BIT_FMSG_INT_8822B BIT(31)
  1966. #define BIT_SHIFT_FW_MSG_8822B 0
  1967. #define BIT_MASK_FW_MSG_8822B 0xffffffffL
  1968. #define BIT_FW_MSG_8822B(x) (((x) & BIT_MASK_FW_MSG_8822B) << BIT_SHIFT_FW_MSG_8822B)
  1969. #define BIT_GET_FW_MSG_8822B(x) (((x) >> BIT_SHIFT_FW_MSG_8822B) & BIT_MASK_FW_MSG_8822B)
  1970. /* 2 REG_HMETFR_8822B */
  1971. #define BIT_SHIFT_HRCV_MSG_8822B 24
  1972. #define BIT_MASK_HRCV_MSG_8822B 0xff
  1973. #define BIT_HRCV_MSG_8822B(x) (((x) & BIT_MASK_HRCV_MSG_8822B) << BIT_SHIFT_HRCV_MSG_8822B)
  1974. #define BIT_GET_HRCV_MSG_8822B(x) (((x) >> BIT_SHIFT_HRCV_MSG_8822B) & BIT_MASK_HRCV_MSG_8822B)
  1975. #define BIT_INT_BOX3_8822B BIT(3)
  1976. #define BIT_INT_BOX2_8822B BIT(2)
  1977. #define BIT_INT_BOX1_8822B BIT(1)
  1978. #define BIT_INT_BOX0_8822B BIT(0)
  1979. /* 2 REG_HMEBOX0_8822B */
  1980. #define BIT_SHIFT_HOST_MSG_0_8822B 0
  1981. #define BIT_MASK_HOST_MSG_0_8822B 0xffffffffL
  1982. #define BIT_HOST_MSG_0_8822B(x) (((x) & BIT_MASK_HOST_MSG_0_8822B) << BIT_SHIFT_HOST_MSG_0_8822B)
  1983. #define BIT_GET_HOST_MSG_0_8822B(x) (((x) >> BIT_SHIFT_HOST_MSG_0_8822B) & BIT_MASK_HOST_MSG_0_8822B)
  1984. /* 2 REG_HMEBOX1_8822B */
  1985. #define BIT_SHIFT_HOST_MSG_1_8822B 0
  1986. #define BIT_MASK_HOST_MSG_1_8822B 0xffffffffL
  1987. #define BIT_HOST_MSG_1_8822B(x) (((x) & BIT_MASK_HOST_MSG_1_8822B) << BIT_SHIFT_HOST_MSG_1_8822B)
  1988. #define BIT_GET_HOST_MSG_1_8822B(x) (((x) >> BIT_SHIFT_HOST_MSG_1_8822B) & BIT_MASK_HOST_MSG_1_8822B)
  1989. /* 2 REG_HMEBOX2_8822B */
  1990. #define BIT_SHIFT_HOST_MSG_2_8822B 0
  1991. #define BIT_MASK_HOST_MSG_2_8822B 0xffffffffL
  1992. #define BIT_HOST_MSG_2_8822B(x) (((x) & BIT_MASK_HOST_MSG_2_8822B) << BIT_SHIFT_HOST_MSG_2_8822B)
  1993. #define BIT_GET_HOST_MSG_2_8822B(x) (((x) >> BIT_SHIFT_HOST_MSG_2_8822B) & BIT_MASK_HOST_MSG_2_8822B)
  1994. /* 2 REG_HMEBOX3_8822B */
  1995. #define BIT_SHIFT_HOST_MSG_3_8822B 0
  1996. #define BIT_MASK_HOST_MSG_3_8822B 0xffffffffL
  1997. #define BIT_HOST_MSG_3_8822B(x) (((x) & BIT_MASK_HOST_MSG_3_8822B) << BIT_SHIFT_HOST_MSG_3_8822B)
  1998. #define BIT_GET_HOST_MSG_3_8822B(x) (((x) >> BIT_SHIFT_HOST_MSG_3_8822B) & BIT_MASK_HOST_MSG_3_8822B)
  1999. /* 2 REG_LLT_INIT_8822B */
  2000. #define BIT_SHIFT_LLTE_RWM_8822B 30
  2001. #define BIT_MASK_LLTE_RWM_8822B 0x3
  2002. #define BIT_LLTE_RWM_8822B(x) (((x) & BIT_MASK_LLTE_RWM_8822B) << BIT_SHIFT_LLTE_RWM_8822B)
  2003. #define BIT_GET_LLTE_RWM_8822B(x) (((x) >> BIT_SHIFT_LLTE_RWM_8822B) & BIT_MASK_LLTE_RWM_8822B)
  2004. #define BIT_SHIFT_LLTINI_PDATA_V1_8822B 16
  2005. #define BIT_MASK_LLTINI_PDATA_V1_8822B 0xfff
  2006. #define BIT_LLTINI_PDATA_V1_8822B(x) (((x) & BIT_MASK_LLTINI_PDATA_V1_8822B) << BIT_SHIFT_LLTINI_PDATA_V1_8822B)
  2007. #define BIT_GET_LLTINI_PDATA_V1_8822B(x) (((x) >> BIT_SHIFT_LLTINI_PDATA_V1_8822B) & BIT_MASK_LLTINI_PDATA_V1_8822B)
  2008. #define BIT_SHIFT_LLTINI_HDATA_V1_8822B 0
  2009. #define BIT_MASK_LLTINI_HDATA_V1_8822B 0xfff
  2010. #define BIT_LLTINI_HDATA_V1_8822B(x) (((x) & BIT_MASK_LLTINI_HDATA_V1_8822B) << BIT_SHIFT_LLTINI_HDATA_V1_8822B)
  2011. #define BIT_GET_LLTINI_HDATA_V1_8822B(x) (((x) >> BIT_SHIFT_LLTINI_HDATA_V1_8822B) & BIT_MASK_LLTINI_HDATA_V1_8822B)
  2012. /* 2 REG_LLT_INIT_ADDR_8822B */
  2013. #define BIT_SHIFT_LLTINI_ADDR_V1_8822B 0
  2014. #define BIT_MASK_LLTINI_ADDR_V1_8822B 0xfff
  2015. #define BIT_LLTINI_ADDR_V1_8822B(x) (((x) & BIT_MASK_LLTINI_ADDR_V1_8822B) << BIT_SHIFT_LLTINI_ADDR_V1_8822B)
  2016. #define BIT_GET_LLTINI_ADDR_V1_8822B(x) (((x) >> BIT_SHIFT_LLTINI_ADDR_V1_8822B) & BIT_MASK_LLTINI_ADDR_V1_8822B)
  2017. /* 2 REG_BB_ACCESS_CTRL_8822B */
  2018. #define BIT_SHIFT_BB_WRITE_READ_8822B 30
  2019. #define BIT_MASK_BB_WRITE_READ_8822B 0x3
  2020. #define BIT_BB_WRITE_READ_8822B(x) (((x) & BIT_MASK_BB_WRITE_READ_8822B) << BIT_SHIFT_BB_WRITE_READ_8822B)
  2021. #define BIT_GET_BB_WRITE_READ_8822B(x) (((x) >> BIT_SHIFT_BB_WRITE_READ_8822B) & BIT_MASK_BB_WRITE_READ_8822B)
  2022. #define BIT_SHIFT_BB_WRITE_EN_8822B 12
  2023. #define BIT_MASK_BB_WRITE_EN_8822B 0xf
  2024. #define BIT_BB_WRITE_EN_8822B(x) (((x) & BIT_MASK_BB_WRITE_EN_8822B) << BIT_SHIFT_BB_WRITE_EN_8822B)
  2025. #define BIT_GET_BB_WRITE_EN_8822B(x) (((x) >> BIT_SHIFT_BB_WRITE_EN_8822B) & BIT_MASK_BB_WRITE_EN_8822B)
  2026. #define BIT_SHIFT_BB_ADDR_8822B 2
  2027. #define BIT_MASK_BB_ADDR_8822B 0x1ff
  2028. #define BIT_BB_ADDR_8822B(x) (((x) & BIT_MASK_BB_ADDR_8822B) << BIT_SHIFT_BB_ADDR_8822B)
  2029. #define BIT_GET_BB_ADDR_8822B(x) (((x) >> BIT_SHIFT_BB_ADDR_8822B) & BIT_MASK_BB_ADDR_8822B)
  2030. #define BIT_BB_ERRACC_8822B BIT(0)
  2031. /* 2 REG_BB_ACCESS_DATA_8822B */
  2032. #define BIT_SHIFT_BB_DATA_8822B 0
  2033. #define BIT_MASK_BB_DATA_8822B 0xffffffffL
  2034. #define BIT_BB_DATA_8822B(x) (((x) & BIT_MASK_BB_DATA_8822B) << BIT_SHIFT_BB_DATA_8822B)
  2035. #define BIT_GET_BB_DATA_8822B(x) (((x) >> BIT_SHIFT_BB_DATA_8822B) & BIT_MASK_BB_DATA_8822B)
  2036. /* 2 REG_HMEBOX_E0_8822B */
  2037. #define BIT_SHIFT_HMEBOX_E0_8822B 0
  2038. #define BIT_MASK_HMEBOX_E0_8822B 0xffffffffL
  2039. #define BIT_HMEBOX_E0_8822B(x) (((x) & BIT_MASK_HMEBOX_E0_8822B) << BIT_SHIFT_HMEBOX_E0_8822B)
  2040. #define BIT_GET_HMEBOX_E0_8822B(x) (((x) >> BIT_SHIFT_HMEBOX_E0_8822B) & BIT_MASK_HMEBOX_E0_8822B)
  2041. /* 2 REG_HMEBOX_E1_8822B */
  2042. #define BIT_SHIFT_HMEBOX_E1_8822B 0
  2043. #define BIT_MASK_HMEBOX_E1_8822B 0xffffffffL
  2044. #define BIT_HMEBOX_E1_8822B(x) (((x) & BIT_MASK_HMEBOX_E1_8822B) << BIT_SHIFT_HMEBOX_E1_8822B)
  2045. #define BIT_GET_HMEBOX_E1_8822B(x) (((x) >> BIT_SHIFT_HMEBOX_E1_8822B) & BIT_MASK_HMEBOX_E1_8822B)
  2046. /* 2 REG_HMEBOX_E2_8822B */
  2047. #define BIT_SHIFT_HMEBOX_E2_8822B 0
  2048. #define BIT_MASK_HMEBOX_E2_8822B 0xffffffffL
  2049. #define BIT_HMEBOX_E2_8822B(x) (((x) & BIT_MASK_HMEBOX_E2_8822B) << BIT_SHIFT_HMEBOX_E2_8822B)
  2050. #define BIT_GET_HMEBOX_E2_8822B(x) (((x) >> BIT_SHIFT_HMEBOX_E2_8822B) & BIT_MASK_HMEBOX_E2_8822B)
  2051. /* 2 REG_HMEBOX_E3_8822B */
  2052. #define BIT_SHIFT_HMEBOX_E3_8822B 0
  2053. #define BIT_MASK_HMEBOX_E3_8822B 0xffffffffL
  2054. #define BIT_HMEBOX_E3_8822B(x) (((x) & BIT_MASK_HMEBOX_E3_8822B) << BIT_SHIFT_HMEBOX_E3_8822B)
  2055. #define BIT_GET_HMEBOX_E3_8822B(x) (((x) >> BIT_SHIFT_HMEBOX_E3_8822B) & BIT_MASK_HMEBOX_E3_8822B)
  2056. /* 2 REG_NOT_VALID_8822B */
  2057. /* 2 REG_CR_EXT_8822B */
  2058. #define BIT_SHIFT_PHY_REQ_DELAY_8822B 24
  2059. #define BIT_MASK_PHY_REQ_DELAY_8822B 0xf
  2060. #define BIT_PHY_REQ_DELAY_8822B(x) (((x) & BIT_MASK_PHY_REQ_DELAY_8822B) << BIT_SHIFT_PHY_REQ_DELAY_8822B)
  2061. #define BIT_GET_PHY_REQ_DELAY_8822B(x) (((x) >> BIT_SHIFT_PHY_REQ_DELAY_8822B) & BIT_MASK_PHY_REQ_DELAY_8822B)
  2062. #define BIT_SPD_DOWN_8822B BIT(16)
  2063. #define BIT_SHIFT_NETYPE4_8822B 4
  2064. #define BIT_MASK_NETYPE4_8822B 0x3
  2065. #define BIT_NETYPE4_8822B(x) (((x) & BIT_MASK_NETYPE4_8822B) << BIT_SHIFT_NETYPE4_8822B)
  2066. #define BIT_GET_NETYPE4_8822B(x) (((x) >> BIT_SHIFT_NETYPE4_8822B) & BIT_MASK_NETYPE4_8822B)
  2067. #define BIT_SHIFT_NETYPE3_8822B 2
  2068. #define BIT_MASK_NETYPE3_8822B 0x3
  2069. #define BIT_NETYPE3_8822B(x) (((x) & BIT_MASK_NETYPE3_8822B) << BIT_SHIFT_NETYPE3_8822B)
  2070. #define BIT_GET_NETYPE3_8822B(x) (((x) >> BIT_SHIFT_NETYPE3_8822B) & BIT_MASK_NETYPE3_8822B)
  2071. #define BIT_SHIFT_NETYPE2_8822B 0
  2072. #define BIT_MASK_NETYPE2_8822B 0x3
  2073. #define BIT_NETYPE2_8822B(x) (((x) & BIT_MASK_NETYPE2_8822B) << BIT_SHIFT_NETYPE2_8822B)
  2074. #define BIT_GET_NETYPE2_8822B(x) (((x) >> BIT_SHIFT_NETYPE2_8822B) & BIT_MASK_NETYPE2_8822B)
  2075. /* 2 REG_FWFF_8822B */
  2076. #define BIT_SHIFT_PKTNUM_TH_V1_8822B 24
  2077. #define BIT_MASK_PKTNUM_TH_V1_8822B 0xff
  2078. #define BIT_PKTNUM_TH_V1_8822B(x) (((x) & BIT_MASK_PKTNUM_TH_V1_8822B) << BIT_SHIFT_PKTNUM_TH_V1_8822B)
  2079. #define BIT_GET_PKTNUM_TH_V1_8822B(x) (((x) >> BIT_SHIFT_PKTNUM_TH_V1_8822B) & BIT_MASK_PKTNUM_TH_V1_8822B)
  2080. #define BIT_SHIFT_TIMER_TH_8822B 16
  2081. #define BIT_MASK_TIMER_TH_8822B 0xff
  2082. #define BIT_TIMER_TH_8822B(x) (((x) & BIT_MASK_TIMER_TH_8822B) << BIT_SHIFT_TIMER_TH_8822B)
  2083. #define BIT_GET_TIMER_TH_8822B(x) (((x) >> BIT_SHIFT_TIMER_TH_8822B) & BIT_MASK_TIMER_TH_8822B)
  2084. #define BIT_SHIFT_RXPKT1ENADDR_8822B 0
  2085. #define BIT_MASK_RXPKT1ENADDR_8822B 0xffff
  2086. #define BIT_RXPKT1ENADDR_8822B(x) (((x) & BIT_MASK_RXPKT1ENADDR_8822B) << BIT_SHIFT_RXPKT1ENADDR_8822B)
  2087. #define BIT_GET_RXPKT1ENADDR_8822B(x) (((x) >> BIT_SHIFT_RXPKT1ENADDR_8822B) & BIT_MASK_RXPKT1ENADDR_8822B)
  2088. /* 2 REG_RXFF_PTR_V1_8822B */
  2089. /* 2 REG_NOT_VALID_8822B */
  2090. #define BIT_SHIFT_RXFF0_RDPTR_V2_8822B 0
  2091. #define BIT_MASK_RXFF0_RDPTR_V2_8822B 0x3ffff
  2092. #define BIT_RXFF0_RDPTR_V2_8822B(x) (((x) & BIT_MASK_RXFF0_RDPTR_V2_8822B) << BIT_SHIFT_RXFF0_RDPTR_V2_8822B)
  2093. #define BIT_GET_RXFF0_RDPTR_V2_8822B(x) (((x) >> BIT_SHIFT_RXFF0_RDPTR_V2_8822B) & BIT_MASK_RXFF0_RDPTR_V2_8822B)
  2094. /* 2 REG_RXFF_WTR_V1_8822B */
  2095. /* 2 REG_NOT_VALID_8822B */
  2096. #define BIT_SHIFT_RXFF0_WTPTR_V2_8822B 0
  2097. #define BIT_MASK_RXFF0_WTPTR_V2_8822B 0x3ffff
  2098. #define BIT_RXFF0_WTPTR_V2_8822B(x) (((x) & BIT_MASK_RXFF0_WTPTR_V2_8822B) << BIT_SHIFT_RXFF0_WTPTR_V2_8822B)
  2099. #define BIT_GET_RXFF0_WTPTR_V2_8822B(x) (((x) >> BIT_SHIFT_RXFF0_WTPTR_V2_8822B) & BIT_MASK_RXFF0_WTPTR_V2_8822B)
  2100. /* 2 REG_FE2IMR_8822B */
  2101. #define BIT__FE4ISR__IND_MSK_8822B BIT(29)
  2102. #define BIT_FS_TXSC_DESC_DONE_INT_EN_8822B BIT(28)
  2103. #define BIT_FS_TXSC_BKDONE_INT_EN_8822B BIT(27)
  2104. #define BIT_FS_TXSC_BEDONE_INT_EN_8822B BIT(26)
  2105. #define BIT_FS_TXSC_VIDONE_INT_EN_8822B BIT(25)
  2106. #define BIT_FS_TXSC_VODONE_INT_EN_8822B BIT(24)
  2107. #define BIT_FS_ATIM_MB7_INT_EN_8822B BIT(23)
  2108. #define BIT_FS_ATIM_MB6_INT_EN_8822B BIT(22)
  2109. #define BIT_FS_ATIM_MB5_INT_EN_8822B BIT(21)
  2110. #define BIT_FS_ATIM_MB4_INT_EN_8822B BIT(20)
  2111. #define BIT_FS_ATIM_MB3_INT_EN_8822B BIT(19)
  2112. #define BIT_FS_ATIM_MB2_INT_EN_8822B BIT(18)
  2113. #define BIT_FS_ATIM_MB1_INT_EN_8822B BIT(17)
  2114. #define BIT_FS_ATIM_MB0_INT_EN_8822B BIT(16)
  2115. #define BIT_FS_TBTT4INT_EN_8822B BIT(11)
  2116. #define BIT_FS_TBTT3INT_EN_8822B BIT(10)
  2117. #define BIT_FS_TBTT2INT_EN_8822B BIT(9)
  2118. #define BIT_FS_TBTT1INT_EN_8822B BIT(8)
  2119. #define BIT_FS_TBTT0_MB7INT_EN_8822B BIT(7)
  2120. #define BIT_FS_TBTT0_MB6INT_EN_8822B BIT(6)
  2121. #define BIT_FS_TBTT0_MB5INT_EN_8822B BIT(5)
  2122. #define BIT_FS_TBTT0_MB4INT_EN_8822B BIT(4)
  2123. #define BIT_FS_TBTT0_MB3INT_EN_8822B BIT(3)
  2124. #define BIT_FS_TBTT0_MB2INT_EN_8822B BIT(2)
  2125. #define BIT_FS_TBTT0_MB1INT_EN_8822B BIT(1)
  2126. #define BIT_FS_TBTT0_INT_EN_8822B BIT(0)
  2127. /* 2 REG_FE2ISR_8822B */
  2128. #define BIT__FE4ISR__IND_INT_8822B BIT(29)
  2129. #define BIT_FS_TXSC_DESC_DONE_INT_8822B BIT(28)
  2130. #define BIT_FS_TXSC_BKDONE_INT_8822B BIT(27)
  2131. #define BIT_FS_TXSC_BEDONE_INT_8822B BIT(26)
  2132. #define BIT_FS_TXSC_VIDONE_INT_8822B BIT(25)
  2133. #define BIT_FS_TXSC_VODONE_INT_8822B BIT(24)
  2134. #define BIT_FS_ATIM_MB7_INT_8822B BIT(23)
  2135. #define BIT_FS_ATIM_MB6_INT_8822B BIT(22)
  2136. #define BIT_FS_ATIM_MB5_INT_8822B BIT(21)
  2137. #define BIT_FS_ATIM_MB4_INT_8822B BIT(20)
  2138. #define BIT_FS_ATIM_MB3_INT_8822B BIT(19)
  2139. #define BIT_FS_ATIM_MB2_INT_8822B BIT(18)
  2140. #define BIT_FS_ATIM_MB1_INT_8822B BIT(17)
  2141. #define BIT_FS_ATIM_MB0_INT_8822B BIT(16)
  2142. #define BIT_FS_TBTT4INT_8822B BIT(11)
  2143. #define BIT_FS_TBTT3INT_8822B BIT(10)
  2144. #define BIT_FS_TBTT2INT_8822B BIT(9)
  2145. #define BIT_FS_TBTT1INT_8822B BIT(8)
  2146. #define BIT_FS_TBTT0_MB7INT_8822B BIT(7)
  2147. #define BIT_FS_TBTT0_MB6INT_8822B BIT(6)
  2148. #define BIT_FS_TBTT0_MB5INT_8822B BIT(5)
  2149. #define BIT_FS_TBTT0_MB4INT_8822B BIT(4)
  2150. #define BIT_FS_TBTT0_MB3INT_8822B BIT(3)
  2151. #define BIT_FS_TBTT0_MB2INT_8822B BIT(2)
  2152. #define BIT_FS_TBTT0_MB1INT_8822B BIT(1)
  2153. #define BIT_FS_TBTT0_INT_8822B BIT(0)
  2154. /* 2 REG_FE3IMR_8822B */
  2155. #define BIT_FS_CLI3_MTI_BCNIVLEAR_INT__EN_8822B BIT(31)
  2156. #define BIT_FS_CLI2_MTI_BCNIVLEAR_INT__EN_8822B BIT(30)
  2157. #define BIT_FS_CLI1_MTI_BCNIVLEAR_INT__EN_8822B BIT(29)
  2158. #define BIT_FS_CLI0_MTI_BCNIVLEAR_INT__EN_8822B BIT(28)
  2159. #define BIT_FS_BCNDMA4_INT_EN_8822B BIT(27)
  2160. #define BIT_FS_BCNDMA3_INT_EN_8822B BIT(26)
  2161. #define BIT_FS_BCNDMA2_INT_EN_8822B BIT(25)
  2162. #define BIT_FS_BCNDMA1_INT_EN_8822B BIT(24)
  2163. #define BIT_FS_BCNDMA0_MB7_INT_EN_8822B BIT(23)
  2164. #define BIT_FS_BCNDMA0_MB6_INT_EN_8822B BIT(22)
  2165. #define BIT_FS_BCNDMA0_MB5_INT_EN_8822B BIT(21)
  2166. #define BIT_FS_BCNDMA0_MB4_INT_EN_8822B BIT(20)
  2167. #define BIT_FS_BCNDMA0_MB3_INT_EN_8822B BIT(19)
  2168. #define BIT_FS_BCNDMA0_MB2_INT_EN_8822B BIT(18)
  2169. #define BIT_FS_BCNDMA0_MB1_INT_EN_8822B BIT(17)
  2170. #define BIT_FS_BCNDMA0_INT_EN_8822B BIT(16)
  2171. #define BIT_FS_MTI_BCNIVLEAR_INT__EN_8822B BIT(15)
  2172. #define BIT_FS_BCNERLY4_INT_EN_8822B BIT(11)
  2173. #define BIT_FS_BCNERLY3_INT_EN_8822B BIT(10)
  2174. #define BIT_FS_BCNERLY2_INT_EN_8822B BIT(9)
  2175. #define BIT_FS_BCNERLY1_INT_EN_8822B BIT(8)
  2176. #define BIT_FS_BCNERLY0_MB7INT_EN_8822B BIT(7)
  2177. #define BIT_FS_BCNERLY0_MB6INT_EN_8822B BIT(6)
  2178. #define BIT_FS_BCNERLY0_MB5INT_EN_8822B BIT(5)
  2179. #define BIT_FS_BCNERLY0_MB4INT_EN_8822B BIT(4)
  2180. #define BIT_FS_BCNERLY0_MB3INT_EN_8822B BIT(3)
  2181. #define BIT_FS_BCNERLY0_MB2INT_EN_8822B BIT(2)
  2182. #define BIT_FS_BCNERLY0_MB1INT_EN_8822B BIT(1)
  2183. #define BIT_FS_BCNERLY0_INT_EN_8822B BIT(0)
  2184. /* 2 REG_FE3ISR_8822B */
  2185. #define BIT_FS_CLI3_MTI_BCNIVLEAR_INT_8822B BIT(31)
  2186. #define BIT_FS_CLI2_MTI_BCNIVLEAR_INT_8822B BIT(30)
  2187. #define BIT_FS_CLI1_MTI_BCNIVLEAR_INT_8822B BIT(29)
  2188. #define BIT_FS_CLI0_MTI_BCNIVLEAR_INT_8822B BIT(28)
  2189. #define BIT_FS_BCNDMA4_INT_8822B BIT(27)
  2190. #define BIT_FS_BCNDMA3_INT_8822B BIT(26)
  2191. #define BIT_FS_BCNDMA2_INT_8822B BIT(25)
  2192. #define BIT_FS_BCNDMA1_INT_8822B BIT(24)
  2193. #define BIT_FS_BCNDMA0_MB7_INT_8822B BIT(23)
  2194. #define BIT_FS_BCNDMA0_MB6_INT_8822B BIT(22)
  2195. #define BIT_FS_BCNDMA0_MB5_INT_8822B BIT(21)
  2196. #define BIT_FS_BCNDMA0_MB4_INT_8822B BIT(20)
  2197. #define BIT_FS_BCNDMA0_MB3_INT_8822B BIT(19)
  2198. #define BIT_FS_BCNDMA0_MB2_INT_8822B BIT(18)
  2199. #define BIT_FS_BCNDMA0_MB1_INT_8822B BIT(17)
  2200. #define BIT_FS_BCNDMA0_INT_8822B BIT(16)
  2201. #define BIT_FS_MTI_BCNIVLEAR_INT_8822B BIT(15)
  2202. #define BIT_FS_BCNERLY4_INT_8822B BIT(11)
  2203. #define BIT_FS_BCNERLY3_INT_8822B BIT(10)
  2204. #define BIT_FS_BCNERLY2_INT_8822B BIT(9)
  2205. #define BIT_FS_BCNERLY1_INT_8822B BIT(8)
  2206. #define BIT_FS_BCNERLY0_MB7INT_8822B BIT(7)
  2207. #define BIT_FS_BCNERLY0_MB6INT_8822B BIT(6)
  2208. #define BIT_FS_BCNERLY0_MB5INT_8822B BIT(5)
  2209. #define BIT_FS_BCNERLY0_MB4INT_8822B BIT(4)
  2210. #define BIT_FS_BCNERLY0_MB3INT_8822B BIT(3)
  2211. #define BIT_FS_BCNERLY0_MB2INT_8822B BIT(2)
  2212. #define BIT_FS_BCNERLY0_MB1INT_8822B BIT(1)
  2213. #define BIT_FS_BCNERLY0_INT_8822B BIT(0)
  2214. /* 2 REG_FE4IMR_8822B */
  2215. #define BIT_FS_CLI3_TXPKTIN_INT_EN_8822B BIT(19)
  2216. #define BIT_FS_CLI2_TXPKTIN_INT_EN_8822B BIT(18)
  2217. #define BIT_FS_CLI1_TXPKTIN_INT_EN_8822B BIT(17)
  2218. #define BIT_FS_CLI0_TXPKTIN_INT_EN_8822B BIT(16)
  2219. #define BIT_FS_CLI3_RX_UMD0_INT_EN_8822B BIT(15)
  2220. #define BIT_FS_CLI3_RX_UMD1_INT_EN_8822B BIT(14)
  2221. #define BIT_FS_CLI3_RX_BMD0_INT_EN_8822B BIT(13)
  2222. #define BIT_FS_CLI3_RX_BMD1_INT_EN_8822B BIT(12)
  2223. #define BIT_FS_CLI2_RX_UMD0_INT_EN_8822B BIT(11)
  2224. #define BIT_FS_CLI2_RX_UMD1_INT_EN_8822B BIT(10)
  2225. #define BIT_FS_CLI2_RX_BMD0_INT_EN_8822B BIT(9)
  2226. #define BIT_FS_CLI2_RX_BMD1_INT_EN_8822B BIT(8)
  2227. #define BIT_FS_CLI1_RX_UMD0_INT_EN_8822B BIT(7)
  2228. #define BIT_FS_CLI1_RX_UMD1_INT_EN_8822B BIT(6)
  2229. #define BIT_FS_CLI1_RX_BMD0_INT_EN_8822B BIT(5)
  2230. #define BIT_FS_CLI1_RX_BMD1_INT_EN_8822B BIT(4)
  2231. #define BIT_FS_CLI0_RX_UMD0_INT_EN_8822B BIT(3)
  2232. #define BIT_FS_CLI0_RX_UMD1_INT_EN_8822B BIT(2)
  2233. #define BIT_FS_CLI0_RX_BMD0_INT_EN_8822B BIT(1)
  2234. #define BIT_FS_CLI0_RX_BMD1_INT_EN_8822B BIT(0)
  2235. /* 2 REG_FE4ISR_8822B */
  2236. #define BIT_FS_CLI3_TXPKTIN_INT_8822B BIT(19)
  2237. #define BIT_FS_CLI2_TXPKTIN_INT_8822B BIT(18)
  2238. #define BIT_FS_CLI1_TXPKTIN_INT_8822B BIT(17)
  2239. #define BIT_FS_CLI0_TXPKTIN_INT_8822B BIT(16)
  2240. #define BIT_FS_CLI3_RX_UMD0_INT_8822B BIT(15)
  2241. #define BIT_FS_CLI3_RX_UMD1_INT_8822B BIT(14)
  2242. #define BIT_FS_CLI3_RX_BMD0_INT_8822B BIT(13)
  2243. #define BIT_FS_CLI3_RX_BMD1_INT_8822B BIT(12)
  2244. #define BIT_FS_CLI2_RX_UMD0_INT_8822B BIT(11)
  2245. #define BIT_FS_CLI2_RX_UMD1_INT_8822B BIT(10)
  2246. #define BIT_FS_CLI2_RX_BMD0_INT_8822B BIT(9)
  2247. #define BIT_FS_CLI2_RX_BMD1_INT_8822B BIT(8)
  2248. #define BIT_FS_CLI1_RX_UMD0_INT_8822B BIT(7)
  2249. #define BIT_FS_CLI1_RX_UMD1_INT_8822B BIT(6)
  2250. #define BIT_FS_CLI1_RX_BMD0_INT_8822B BIT(5)
  2251. #define BIT_FS_CLI1_RX_BMD1_INT_8822B BIT(4)
  2252. #define BIT_FS_CLI0_RX_UMD0_INT_8822B BIT(3)
  2253. #define BIT_FS_CLI0_RX_UMD1_INT_8822B BIT(2)
  2254. #define BIT_FS_CLI0_RX_BMD0_INT_8822B BIT(1)
  2255. #define BIT_FS_CLI0_RX_BMD1_INT_8822B BIT(0)
  2256. /* 2 REG_FT1IMR_8822B */
  2257. #define BIT__FT2ISR__IND_MSK_8822B BIT(30)
  2258. #define BIT_FTM_PTT_INT_EN_8822B BIT(29)
  2259. #define BIT_RXFTMREQ_INT_EN_8822B BIT(28)
  2260. #define BIT_RXFTM_INT_EN_8822B BIT(27)
  2261. #define BIT_TXFTM_INT_EN_8822B BIT(26)
  2262. #define BIT_FS_H2C_CMD_OK_INT_EN_8822B BIT(25)
  2263. #define BIT_FS_H2C_CMD_FULL_INT_EN_8822B BIT(24)
  2264. #define BIT_FS_MACID_PWRCHANGE5_INT_EN_8822B BIT(23)
  2265. #define BIT_FS_MACID_PWRCHANGE4_INT_EN_8822B BIT(22)
  2266. #define BIT_FS_MACID_PWRCHANGE3_INT_EN_8822B BIT(21)
  2267. #define BIT_FS_MACID_PWRCHANGE2_INT_EN_8822B BIT(20)
  2268. #define BIT_FS_MACID_PWRCHANGE1_INT_EN_8822B BIT(19)
  2269. #define BIT_FS_MACID_PWRCHANGE0_INT_EN_8822B BIT(18)
  2270. #define BIT_FS_CTWEND2_INT_EN_8822B BIT(17)
  2271. #define BIT_FS_CTWEND1_INT_EN_8822B BIT(16)
  2272. #define BIT_FS_CTWEND0_INT_EN_8822B BIT(15)
  2273. #define BIT_FS_TX_NULL1_INT_EN_8822B BIT(14)
  2274. #define BIT_FS_TX_NULL0_INT_EN_8822B BIT(13)
  2275. #define BIT_FS_TSF_BIT32_TOGGLE_EN_8822B BIT(12)
  2276. #define BIT_FS_P2P_RFON2_INT_EN_8822B BIT(11)
  2277. #define BIT_FS_P2P_RFOFF2_INT_EN_8822B BIT(10)
  2278. #define BIT_FS_P2P_RFON1_INT_EN_8822B BIT(9)
  2279. #define BIT_FS_P2P_RFOFF1_INT_EN_8822B BIT(8)
  2280. #define BIT_FS_P2P_RFON0_INT_EN_8822B BIT(7)
  2281. #define BIT_FS_P2P_RFOFF0_INT_EN_8822B BIT(6)
  2282. #define BIT_FS_RX_UAPSDMD1_EN_8822B BIT(5)
  2283. #define BIT_FS_RX_UAPSDMD0_EN_8822B BIT(4)
  2284. #define BIT_FS_TRIGGER_PKT_EN_8822B BIT(3)
  2285. #define BIT_FS_EOSP_INT_EN_8822B BIT(2)
  2286. #define BIT_FS_RPWM2_INT_EN_8822B BIT(1)
  2287. #define BIT_FS_RPWM_INT_EN_8822B BIT(0)
  2288. /* 2 REG_FT1ISR_8822B */
  2289. #define BIT__FT2ISR__IND_INT_8822B BIT(30)
  2290. #define BIT_FTM_PTT_INT_8822B BIT(29)
  2291. #define BIT_RXFTMREQ_INT_8822B BIT(28)
  2292. #define BIT_RXFTM_INT_8822B BIT(27)
  2293. #define BIT_TXFTM_INT_8822B BIT(26)
  2294. #define BIT_FS_H2C_CMD_OK_INT_8822B BIT(25)
  2295. #define BIT_FS_H2C_CMD_FULL_INT_8822B BIT(24)
  2296. #define BIT_FS_MACID_PWRCHANGE5_INT_8822B BIT(23)
  2297. #define BIT_FS_MACID_PWRCHANGE4_INT_8822B BIT(22)
  2298. #define BIT_FS_MACID_PWRCHANGE3_INT_8822B BIT(21)
  2299. #define BIT_FS_MACID_PWRCHANGE2_INT_8822B BIT(20)
  2300. #define BIT_FS_MACID_PWRCHANGE1_INT_8822B BIT(19)
  2301. #define BIT_FS_MACID_PWRCHANGE0_INT_8822B BIT(18)
  2302. #define BIT_FS_CTWEND2_INT_8822B BIT(17)
  2303. #define BIT_FS_CTWEND1_INT_8822B BIT(16)
  2304. #define BIT_FS_CTWEND0_INT_8822B BIT(15)
  2305. #define BIT_FS_TX_NULL1_INT_8822B BIT(14)
  2306. #define BIT_FS_TX_NULL0_INT_8822B BIT(13)
  2307. #define BIT_FS_TSF_BIT32_TOGGLE_INT_8822B BIT(12)
  2308. #define BIT_FS_P2P_RFON2_INT_8822B BIT(11)
  2309. #define BIT_FS_P2P_RFOFF2_INT_8822B BIT(10)
  2310. #define BIT_FS_P2P_RFON1_INT_8822B BIT(9)
  2311. #define BIT_FS_P2P_RFOFF1_INT_8822B BIT(8)
  2312. #define BIT_FS_P2P_RFON0_INT_8822B BIT(7)
  2313. #define BIT_FS_P2P_RFOFF0_INT_8822B BIT(6)
  2314. #define BIT_FS_RX_UAPSDMD1_INT_8822B BIT(5)
  2315. #define BIT_FS_RX_UAPSDMD0_INT_8822B BIT(4)
  2316. #define BIT_FS_TRIGGER_PKT_INT_8822B BIT(3)
  2317. #define BIT_FS_EOSP_INT_8822B BIT(2)
  2318. #define BIT_FS_RPWM2_INT_8822B BIT(1)
  2319. #define BIT_FS_RPWM_INT_8822B BIT(0)
  2320. /* 2 REG_SPWR0_8822B */
  2321. #define BIT_SHIFT_MID_31TO0_8822B 0
  2322. #define BIT_MASK_MID_31TO0_8822B 0xffffffffL
  2323. #define BIT_MID_31TO0_8822B(x) (((x) & BIT_MASK_MID_31TO0_8822B) << BIT_SHIFT_MID_31TO0_8822B)
  2324. #define BIT_GET_MID_31TO0_8822B(x) (((x) >> BIT_SHIFT_MID_31TO0_8822B) & BIT_MASK_MID_31TO0_8822B)
  2325. /* 2 REG_SPWR1_8822B */
  2326. #define BIT_SHIFT_MID_63TO32_8822B 0
  2327. #define BIT_MASK_MID_63TO32_8822B 0xffffffffL
  2328. #define BIT_MID_63TO32_8822B(x) (((x) & BIT_MASK_MID_63TO32_8822B) << BIT_SHIFT_MID_63TO32_8822B)
  2329. #define BIT_GET_MID_63TO32_8822B(x) (((x) >> BIT_SHIFT_MID_63TO32_8822B) & BIT_MASK_MID_63TO32_8822B)
  2330. /* 2 REG_SPWR2_8822B */
  2331. #define BIT_SHIFT_MID_95O64_8822B 0
  2332. #define BIT_MASK_MID_95O64_8822B 0xffffffffL
  2333. #define BIT_MID_95O64_8822B(x) (((x) & BIT_MASK_MID_95O64_8822B) << BIT_SHIFT_MID_95O64_8822B)
  2334. #define BIT_GET_MID_95O64_8822B(x) (((x) >> BIT_SHIFT_MID_95O64_8822B) & BIT_MASK_MID_95O64_8822B)
  2335. /* 2 REG_SPWR3_8822B */
  2336. #define BIT_SHIFT_MID_127TO96_8822B 0
  2337. #define BIT_MASK_MID_127TO96_8822B 0xffffffffL
  2338. #define BIT_MID_127TO96_8822B(x) (((x) & BIT_MASK_MID_127TO96_8822B) << BIT_SHIFT_MID_127TO96_8822B)
  2339. #define BIT_GET_MID_127TO96_8822B(x) (((x) >> BIT_SHIFT_MID_127TO96_8822B) & BIT_MASK_MID_127TO96_8822B)
  2340. /* 2 REG_POWSEQ_8822B */
  2341. #define BIT_SHIFT_SEQNUM_MID_8822B 16
  2342. #define BIT_MASK_SEQNUM_MID_8822B 0xffff
  2343. #define BIT_SEQNUM_MID_8822B(x) (((x) & BIT_MASK_SEQNUM_MID_8822B) << BIT_SHIFT_SEQNUM_MID_8822B)
  2344. #define BIT_GET_SEQNUM_MID_8822B(x) (((x) >> BIT_SHIFT_SEQNUM_MID_8822B) & BIT_MASK_SEQNUM_MID_8822B)
  2345. #define BIT_SHIFT_REF_MID_8822B 0
  2346. #define BIT_MASK_REF_MID_8822B 0x7f
  2347. #define BIT_REF_MID_8822B(x) (((x) & BIT_MASK_REF_MID_8822B) << BIT_SHIFT_REF_MID_8822B)
  2348. #define BIT_GET_REF_MID_8822B(x) (((x) >> BIT_SHIFT_REF_MID_8822B) & BIT_MASK_REF_MID_8822B)
  2349. /* 2 REG_TC7_CTRL_V1_8822B */
  2350. #define BIT_TC7INT_EN_8822B BIT(26)
  2351. #define BIT_TC7MODE_8822B BIT(25)
  2352. #define BIT_TC7EN_8822B BIT(24)
  2353. #define BIT_SHIFT_TC7DATA_8822B 0
  2354. #define BIT_MASK_TC7DATA_8822B 0xffffff
  2355. #define BIT_TC7DATA_8822B(x) (((x) & BIT_MASK_TC7DATA_8822B) << BIT_SHIFT_TC7DATA_8822B)
  2356. #define BIT_GET_TC7DATA_8822B(x) (((x) >> BIT_SHIFT_TC7DATA_8822B) & BIT_MASK_TC7DATA_8822B)
  2357. /* 2 REG_TC8_CTRL_V1_8822B */
  2358. #define BIT_TC8INT_EN_8822B BIT(26)
  2359. #define BIT_TC8MODE_8822B BIT(25)
  2360. #define BIT_TC8EN_8822B BIT(24)
  2361. #define BIT_SHIFT_TC8DATA_8822B 0
  2362. #define BIT_MASK_TC8DATA_8822B 0xffffff
  2363. #define BIT_TC8DATA_8822B(x) (((x) & BIT_MASK_TC8DATA_8822B) << BIT_SHIFT_TC8DATA_8822B)
  2364. #define BIT_GET_TC8DATA_8822B(x) (((x) >> BIT_SHIFT_TC8DATA_8822B) & BIT_MASK_TC8DATA_8822B)
  2365. /* 2 REG_FT2IMR_8822B */
  2366. #define BIT_FS_CLI3_RX_UAPSDMD1_EN_8822B BIT(31)
  2367. #define BIT_FS_CLI3_RX_UAPSDMD0_EN_8822B BIT(30)
  2368. #define BIT_FS_CLI3_TRIGGER_PKT_EN_8822B BIT(29)
  2369. #define BIT_FS_CLI3_EOSP_INT_EN_8822B BIT(28)
  2370. #define BIT_FS_CLI2_RX_UAPSDMD1_EN_8822B BIT(27)
  2371. #define BIT_FS_CLI2_RX_UAPSDMD0_EN_8822B BIT(26)
  2372. #define BIT_FS_CLI2_TRIGGER_PKT_EN_8822B BIT(25)
  2373. #define BIT_FS_CLI2_EOSP_INT_EN_8822B BIT(24)
  2374. #define BIT_FS_CLI1_RX_UAPSDMD1_EN_8822B BIT(23)
  2375. #define BIT_FS_CLI1_RX_UAPSDMD0_EN_8822B BIT(22)
  2376. #define BIT_FS_CLI1_TRIGGER_PKT_EN_8822B BIT(21)
  2377. #define BIT_FS_CLI1_EOSP_INT_EN_8822B BIT(20)
  2378. #define BIT_FS_CLI0_RX_UAPSDMD1_EN_8822B BIT(19)
  2379. #define BIT_FS_CLI0_RX_UAPSDMD0_EN_8822B BIT(18)
  2380. #define BIT_FS_CLI0_TRIGGER_PKT_EN_8822B BIT(17)
  2381. #define BIT_FS_CLI0_EOSP_INT_EN_8822B BIT(16)
  2382. #define BIT_FS_TSF_BIT32_TOGGLE_P2P2_EN_8822B BIT(9)
  2383. #define BIT_FS_TSF_BIT32_TOGGLE_P2P1_EN_8822B BIT(8)
  2384. #define BIT_FS_CLI3_TX_NULL1_INT_EN_8822B BIT(7)
  2385. #define BIT_FS_CLI3_TX_NULL0_INT_EN_8822B BIT(6)
  2386. #define BIT_FS_CLI2_TX_NULL1_INT_EN_8822B BIT(5)
  2387. #define BIT_FS_CLI2_TX_NULL0_INT_EN_8822B BIT(4)
  2388. #define BIT_FS_CLI1_TX_NULL1_INT_EN_8822B BIT(3)
  2389. #define BIT_FS_CLI1_TX_NULL0_INT_EN_8822B BIT(2)
  2390. #define BIT_FS_CLI0_TX_NULL1_INT_EN_8822B BIT(1)
  2391. #define BIT_FS_CLI0_TX_NULL0_INT_EN_8822B BIT(0)
  2392. /* 2 REG_FT2ISR_8822B */
  2393. #define BIT_FS_CLI3_RX_UAPSDMD1_INT_8822B BIT(31)
  2394. #define BIT_FS_CLI3_RX_UAPSDMD0_INT_8822B BIT(30)
  2395. #define BIT_FS_CLI3_TRIGGER_PKT_INT_8822B BIT(29)
  2396. #define BIT_FS_CLI3_EOSP_INT_8822B BIT(28)
  2397. #define BIT_FS_CLI2_RX_UAPSDMD1_INT_8822B BIT(27)
  2398. #define BIT_FS_CLI2_RX_UAPSDMD0_INT_8822B BIT(26)
  2399. #define BIT_FS_CLI2_TRIGGER_PKT_INT_8822B BIT(25)
  2400. #define BIT_FS_CLI2_EOSP_INT_8822B BIT(24)
  2401. #define BIT_FS_CLI1_RX_UAPSDMD1_INT_8822B BIT(23)
  2402. #define BIT_FS_CLI1_RX_UAPSDMD0_INT_8822B BIT(22)
  2403. #define BIT_FS_CLI1_TRIGGER_PKT_INT_8822B BIT(21)
  2404. #define BIT_FS_CLI1_EOSP_INT_8822B BIT(20)
  2405. #define BIT_FS_CLI0_RX_UAPSDMD1_INT_8822B BIT(19)
  2406. #define BIT_FS_CLI0_RX_UAPSDMD0_INT_8822B BIT(18)
  2407. #define BIT_FS_CLI0_TRIGGER_PKT_INT_8822B BIT(17)
  2408. #define BIT_FS_CLI0_EOSP_INT_8822B BIT(16)
  2409. #define BIT_FS_TSF_BIT32_TOGGLE_P2P2_INT_8822B BIT(9)
  2410. #define BIT_FS_TSF_BIT32_TOGGLE_P2P1_INT_8822B BIT(8)
  2411. #define BIT_FS_CLI3_TX_NULL1_INT_8822B BIT(7)
  2412. #define BIT_FS_CLI3_TX_NULL0_INT_8822B BIT(6)
  2413. #define BIT_FS_CLI2_TX_NULL1_INT_8822B BIT(5)
  2414. #define BIT_FS_CLI2_TX_NULL0_INT_8822B BIT(4)
  2415. #define BIT_FS_CLI1_TX_NULL1_INT_8822B BIT(3)
  2416. #define BIT_FS_CLI1_TX_NULL0_INT_8822B BIT(2)
  2417. #define BIT_FS_CLI0_TX_NULL1_INT_8822B BIT(1)
  2418. #define BIT_FS_CLI0_TX_NULL0_INT_8822B BIT(0)
  2419. /* 2 REG_MSG2_8822B */
  2420. #define BIT_SHIFT_FW_MSG2_8822B 0
  2421. #define BIT_MASK_FW_MSG2_8822B 0xffffffffL
  2422. #define BIT_FW_MSG2_8822B(x) (((x) & BIT_MASK_FW_MSG2_8822B) << BIT_SHIFT_FW_MSG2_8822B)
  2423. #define BIT_GET_FW_MSG2_8822B(x) (((x) >> BIT_SHIFT_FW_MSG2_8822B) & BIT_MASK_FW_MSG2_8822B)
  2424. /* 2 REG_MSG3_8822B */
  2425. #define BIT_SHIFT_FW_MSG3_8822B 0
  2426. #define BIT_MASK_FW_MSG3_8822B 0xffffffffL
  2427. #define BIT_FW_MSG3_8822B(x) (((x) & BIT_MASK_FW_MSG3_8822B) << BIT_SHIFT_FW_MSG3_8822B)
  2428. #define BIT_GET_FW_MSG3_8822B(x) (((x) >> BIT_SHIFT_FW_MSG3_8822B) & BIT_MASK_FW_MSG3_8822B)
  2429. /* 2 REG_MSG4_8822B */
  2430. #define BIT_SHIFT_FW_MSG4_8822B 0
  2431. #define BIT_MASK_FW_MSG4_8822B 0xffffffffL
  2432. #define BIT_FW_MSG4_8822B(x) (((x) & BIT_MASK_FW_MSG4_8822B) << BIT_SHIFT_FW_MSG4_8822B)
  2433. #define BIT_GET_FW_MSG4_8822B(x) (((x) >> BIT_SHIFT_FW_MSG4_8822B) & BIT_MASK_FW_MSG4_8822B)
  2434. /* 2 REG_MSG5_8822B */
  2435. #define BIT_SHIFT_FW_MSG5_8822B 0
  2436. #define BIT_MASK_FW_MSG5_8822B 0xffffffffL
  2437. #define BIT_FW_MSG5_8822B(x) (((x) & BIT_MASK_FW_MSG5_8822B) << BIT_SHIFT_FW_MSG5_8822B)
  2438. #define BIT_GET_FW_MSG5_8822B(x) (((x) >> BIT_SHIFT_FW_MSG5_8822B) & BIT_MASK_FW_MSG5_8822B)
  2439. /* 2 REG_NOT_VALID_8822B */
  2440. /* 2 REG_FIFOPAGE_CTRL_1_8822B */
  2441. #define BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8822B 16
  2442. #define BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8822B 0xff
  2443. #define BIT_TX_OQT_HE_FREE_SPACE_V1_8822B(x) (((x) & BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8822B) << BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8822B)
  2444. #define BIT_GET_TX_OQT_HE_FREE_SPACE_V1_8822B(x) (((x) >> BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8822B) & BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8822B)
  2445. #define BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8822B 0
  2446. #define BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8822B 0xff
  2447. #define BIT_TX_OQT_NL_FREE_SPACE_V1_8822B(x) (((x) & BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8822B) << BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8822B)
  2448. #define BIT_GET_TX_OQT_NL_FREE_SPACE_V1_8822B(x) (((x) >> BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8822B) & BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8822B)
  2449. /* 2 REG_FIFOPAGE_CTRL_2_8822B */
  2450. #define BIT_BCN_VALID_1_V1_8822B BIT(31)
  2451. #define BIT_SHIFT_BCN_HEAD_1_V1_8822B 16
  2452. #define BIT_MASK_BCN_HEAD_1_V1_8822B 0xfff
  2453. #define BIT_BCN_HEAD_1_V1_8822B(x) (((x) & BIT_MASK_BCN_HEAD_1_V1_8822B) << BIT_SHIFT_BCN_HEAD_1_V1_8822B)
  2454. #define BIT_GET_BCN_HEAD_1_V1_8822B(x) (((x) >> BIT_SHIFT_BCN_HEAD_1_V1_8822B) & BIT_MASK_BCN_HEAD_1_V1_8822B)
  2455. #define BIT_BCN_VALID_V1_8822B BIT(15)
  2456. #define BIT_SHIFT_BCN_HEAD_V1_8822B 0
  2457. #define BIT_MASK_BCN_HEAD_V1_8822B 0xfff
  2458. #define BIT_BCN_HEAD_V1_8822B(x) (((x) & BIT_MASK_BCN_HEAD_V1_8822B) << BIT_SHIFT_BCN_HEAD_V1_8822B)
  2459. #define BIT_GET_BCN_HEAD_V1_8822B(x) (((x) >> BIT_SHIFT_BCN_HEAD_V1_8822B) & BIT_MASK_BCN_HEAD_V1_8822B)
  2460. /* 2 REG_AUTO_LLT_V1_8822B */
  2461. #define BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8822B 24
  2462. #define BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8822B 0xff
  2463. #define BIT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8822B(x) (((x) & BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8822B) << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8822B)
  2464. #define BIT_GET_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8822B(x) (((x) >> BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8822B) & BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8822B)
  2465. #define BIT_SHIFT_LLT_FREE_PAGE_V1_8822B 8
  2466. #define BIT_MASK_LLT_FREE_PAGE_V1_8822B 0xffff
  2467. #define BIT_LLT_FREE_PAGE_V1_8822B(x) (((x) & BIT_MASK_LLT_FREE_PAGE_V1_8822B) << BIT_SHIFT_LLT_FREE_PAGE_V1_8822B)
  2468. #define BIT_GET_LLT_FREE_PAGE_V1_8822B(x) (((x) >> BIT_SHIFT_LLT_FREE_PAGE_V1_8822B) & BIT_MASK_LLT_FREE_PAGE_V1_8822B)
  2469. #define BIT_SHIFT_BLK_DESC_NUM_8822B 4
  2470. #define BIT_MASK_BLK_DESC_NUM_8822B 0xf
  2471. #define BIT_BLK_DESC_NUM_8822B(x) (((x) & BIT_MASK_BLK_DESC_NUM_8822B) << BIT_SHIFT_BLK_DESC_NUM_8822B)
  2472. #define BIT_GET_BLK_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_BLK_DESC_NUM_8822B) & BIT_MASK_BLK_DESC_NUM_8822B)
  2473. #define BIT_R_BCN_HEAD_SEL_8822B BIT(3)
  2474. #define BIT_R_EN_BCN_SW_HEAD_SEL_8822B BIT(2)
  2475. #define BIT_LLT_DBG_SEL_8822B BIT(1)
  2476. #define BIT_AUTO_INIT_LLT_V1_8822B BIT(0)
  2477. /* 2 REG_TXDMA_OFFSET_CHK_8822B */
  2478. #define BIT_EM_CHKSUM_FIN_8822B BIT(31)
  2479. #define BIT_EMN_PCIE_DMA_MOD_8822B BIT(30)
  2480. #define BIT_EN_TXQUE_CLR_8822B BIT(29)
  2481. #define BIT_EN_PCIE_FIFO_MODE_8822B BIT(28)
  2482. #define BIT_SHIFT_PG_UNDER_TH_V1_8822B 16
  2483. #define BIT_MASK_PG_UNDER_TH_V1_8822B 0xfff
  2484. #define BIT_PG_UNDER_TH_V1_8822B(x) (((x) & BIT_MASK_PG_UNDER_TH_V1_8822B) << BIT_SHIFT_PG_UNDER_TH_V1_8822B)
  2485. #define BIT_GET_PG_UNDER_TH_V1_8822B(x) (((x) >> BIT_SHIFT_PG_UNDER_TH_V1_8822B) & BIT_MASK_PG_UNDER_TH_V1_8822B)
  2486. #define BIT_RESTORE_H2C_ADDRESS_8822B BIT(15)
  2487. #define BIT_SDIO_TXDESC_CHKSUM_EN_8822B BIT(13)
  2488. #define BIT_RST_RDPTR_8822B BIT(12)
  2489. #define BIT_RST_WRPTR_8822B BIT(11)
  2490. #define BIT_CHK_PG_TH_EN_8822B BIT(10)
  2491. #define BIT_DROP_DATA_EN_8822B BIT(9)
  2492. #define BIT_CHECK_OFFSET_EN_8822B BIT(8)
  2493. #define BIT_SHIFT_CHECK_OFFSET_8822B 0
  2494. #define BIT_MASK_CHECK_OFFSET_8822B 0xff
  2495. #define BIT_CHECK_OFFSET_8822B(x) (((x) & BIT_MASK_CHECK_OFFSET_8822B) << BIT_SHIFT_CHECK_OFFSET_8822B)
  2496. #define BIT_GET_CHECK_OFFSET_8822B(x) (((x) >> BIT_SHIFT_CHECK_OFFSET_8822B) & BIT_MASK_CHECK_OFFSET_8822B)
  2497. /* 2 REG_TXDMA_STATUS_8822B */
  2498. #define BIT_HI_OQT_UDN_8822B BIT(17)
  2499. #define BIT_HI_OQT_OVF_8822B BIT(16)
  2500. #define BIT_PAYLOAD_CHKSUM_ERR_8822B BIT(15)
  2501. #define BIT_PAYLOAD_UDN_8822B BIT(14)
  2502. #define BIT_PAYLOAD_OVF_8822B BIT(13)
  2503. #define BIT_DSC_CHKSUM_FAIL_8822B BIT(12)
  2504. #define BIT_UNKNOWN_QSEL_8822B BIT(11)
  2505. #define BIT_EP_QSEL_DIFF_8822B BIT(10)
  2506. #define BIT_TX_OFFS_UNMATCH_8822B BIT(9)
  2507. #define BIT_TXOQT_UDN_8822B BIT(8)
  2508. #define BIT_TXOQT_OVF_8822B BIT(7)
  2509. #define BIT_TXDMA_SFF_UDN_8822B BIT(6)
  2510. #define BIT_TXDMA_SFF_OVF_8822B BIT(5)
  2511. #define BIT_LLT_NULL_PG_8822B BIT(4)
  2512. #define BIT_PAGE_UDN_8822B BIT(3)
  2513. #define BIT_PAGE_OVF_8822B BIT(2)
  2514. #define BIT_TXFF_PG_UDN_8822B BIT(1)
  2515. #define BIT_TXFF_PG_OVF_8822B BIT(0)
  2516. /* 2 REG_TX_DMA_DBG_8822B */
  2517. /* 2 REG_TQPNT1_8822B */
  2518. #define BIT_SHIFT_HPQ_HIGH_TH_V1_8822B 16
  2519. #define BIT_MASK_HPQ_HIGH_TH_V1_8822B 0xfff
  2520. #define BIT_HPQ_HIGH_TH_V1_8822B(x) (((x) & BIT_MASK_HPQ_HIGH_TH_V1_8822B) << BIT_SHIFT_HPQ_HIGH_TH_V1_8822B)
  2521. #define BIT_GET_HPQ_HIGH_TH_V1_8822B(x) (((x) >> BIT_SHIFT_HPQ_HIGH_TH_V1_8822B) & BIT_MASK_HPQ_HIGH_TH_V1_8822B)
  2522. #define BIT_SHIFT_HPQ_LOW_TH_V1_8822B 0
  2523. #define BIT_MASK_HPQ_LOW_TH_V1_8822B 0xfff
  2524. #define BIT_HPQ_LOW_TH_V1_8822B(x) (((x) & BIT_MASK_HPQ_LOW_TH_V1_8822B) << BIT_SHIFT_HPQ_LOW_TH_V1_8822B)
  2525. #define BIT_GET_HPQ_LOW_TH_V1_8822B(x) (((x) >> BIT_SHIFT_HPQ_LOW_TH_V1_8822B) & BIT_MASK_HPQ_LOW_TH_V1_8822B)
  2526. /* 2 REG_TQPNT2_8822B */
  2527. #define BIT_SHIFT_NPQ_HIGH_TH_V1_8822B 16
  2528. #define BIT_MASK_NPQ_HIGH_TH_V1_8822B 0xfff
  2529. #define BIT_NPQ_HIGH_TH_V1_8822B(x) (((x) & BIT_MASK_NPQ_HIGH_TH_V1_8822B) << BIT_SHIFT_NPQ_HIGH_TH_V1_8822B)
  2530. #define BIT_GET_NPQ_HIGH_TH_V1_8822B(x) (((x) >> BIT_SHIFT_NPQ_HIGH_TH_V1_8822B) & BIT_MASK_NPQ_HIGH_TH_V1_8822B)
  2531. #define BIT_SHIFT_NPQ_LOW_TH_V1_8822B 0
  2532. #define BIT_MASK_NPQ_LOW_TH_V1_8822B 0xfff
  2533. #define BIT_NPQ_LOW_TH_V1_8822B(x) (((x) & BIT_MASK_NPQ_LOW_TH_V1_8822B) << BIT_SHIFT_NPQ_LOW_TH_V1_8822B)
  2534. #define BIT_GET_NPQ_LOW_TH_V1_8822B(x) (((x) >> BIT_SHIFT_NPQ_LOW_TH_V1_8822B) & BIT_MASK_NPQ_LOW_TH_V1_8822B)
  2535. /* 2 REG_TQPNT3_8822B */
  2536. #define BIT_SHIFT_LPQ_HIGH_TH_V1_8822B 16
  2537. #define BIT_MASK_LPQ_HIGH_TH_V1_8822B 0xfff
  2538. #define BIT_LPQ_HIGH_TH_V1_8822B(x) (((x) & BIT_MASK_LPQ_HIGH_TH_V1_8822B) << BIT_SHIFT_LPQ_HIGH_TH_V1_8822B)
  2539. #define BIT_GET_LPQ_HIGH_TH_V1_8822B(x) (((x) >> BIT_SHIFT_LPQ_HIGH_TH_V1_8822B) & BIT_MASK_LPQ_HIGH_TH_V1_8822B)
  2540. #define BIT_SHIFT_LPQ_LOW_TH_V1_8822B 0
  2541. #define BIT_MASK_LPQ_LOW_TH_V1_8822B 0xfff
  2542. #define BIT_LPQ_LOW_TH_V1_8822B(x) (((x) & BIT_MASK_LPQ_LOW_TH_V1_8822B) << BIT_SHIFT_LPQ_LOW_TH_V1_8822B)
  2543. #define BIT_GET_LPQ_LOW_TH_V1_8822B(x) (((x) >> BIT_SHIFT_LPQ_LOW_TH_V1_8822B) & BIT_MASK_LPQ_LOW_TH_V1_8822B)
  2544. /* 2 REG_TQPNT4_8822B */
  2545. #define BIT_SHIFT_EXQ_HIGH_TH_V1_8822B 16
  2546. #define BIT_MASK_EXQ_HIGH_TH_V1_8822B 0xfff
  2547. #define BIT_EXQ_HIGH_TH_V1_8822B(x) (((x) & BIT_MASK_EXQ_HIGH_TH_V1_8822B) << BIT_SHIFT_EXQ_HIGH_TH_V1_8822B)
  2548. #define BIT_GET_EXQ_HIGH_TH_V1_8822B(x) (((x) >> BIT_SHIFT_EXQ_HIGH_TH_V1_8822B) & BIT_MASK_EXQ_HIGH_TH_V1_8822B)
  2549. #define BIT_SHIFT_EXQ_LOW_TH_V1_8822B 0
  2550. #define BIT_MASK_EXQ_LOW_TH_V1_8822B 0xfff
  2551. #define BIT_EXQ_LOW_TH_V1_8822B(x) (((x) & BIT_MASK_EXQ_LOW_TH_V1_8822B) << BIT_SHIFT_EXQ_LOW_TH_V1_8822B)
  2552. #define BIT_GET_EXQ_LOW_TH_V1_8822B(x) (((x) >> BIT_SHIFT_EXQ_LOW_TH_V1_8822B) & BIT_MASK_EXQ_LOW_TH_V1_8822B)
  2553. /* 2 REG_RQPN_CTRL_1_8822B */
  2554. #define BIT_SHIFT_TXPKTNUM_H_8822B 16
  2555. #define BIT_MASK_TXPKTNUM_H_8822B 0xffff
  2556. #define BIT_TXPKTNUM_H_8822B(x) (((x) & BIT_MASK_TXPKTNUM_H_8822B) << BIT_SHIFT_TXPKTNUM_H_8822B)
  2557. #define BIT_GET_TXPKTNUM_H_8822B(x) (((x) >> BIT_SHIFT_TXPKTNUM_H_8822B) & BIT_MASK_TXPKTNUM_H_8822B)
  2558. #define BIT_SHIFT_TXPKTNUM_V2_8822B 0
  2559. #define BIT_MASK_TXPKTNUM_V2_8822B 0xffff
  2560. #define BIT_TXPKTNUM_V2_8822B(x) (((x) & BIT_MASK_TXPKTNUM_V2_8822B) << BIT_SHIFT_TXPKTNUM_V2_8822B)
  2561. #define BIT_GET_TXPKTNUM_V2_8822B(x) (((x) >> BIT_SHIFT_TXPKTNUM_V2_8822B) & BIT_MASK_TXPKTNUM_V2_8822B)
  2562. /* 2 REG_RQPN_CTRL_2_8822B */
  2563. #define BIT_LD_RQPN_8822B BIT(31)
  2564. #define BIT_EXQ_PUBLIC_DIS_V1_8822B BIT(19)
  2565. #define BIT_NPQ_PUBLIC_DIS_V1_8822B BIT(18)
  2566. #define BIT_LPQ_PUBLIC_DIS_V1_8822B BIT(17)
  2567. #define BIT_HPQ_PUBLIC_DIS_V1_8822B BIT(16)
  2568. /* 2 REG_FIFOPAGE_INFO_1_8822B */
  2569. #define BIT_SHIFT_HPQ_AVAL_PG_V1_8822B 16
  2570. #define BIT_MASK_HPQ_AVAL_PG_V1_8822B 0xfff
  2571. #define BIT_HPQ_AVAL_PG_V1_8822B(x) (((x) & BIT_MASK_HPQ_AVAL_PG_V1_8822B) << BIT_SHIFT_HPQ_AVAL_PG_V1_8822B)
  2572. #define BIT_GET_HPQ_AVAL_PG_V1_8822B(x) (((x) >> BIT_SHIFT_HPQ_AVAL_PG_V1_8822B) & BIT_MASK_HPQ_AVAL_PG_V1_8822B)
  2573. #define BIT_SHIFT_HPQ_V1_8822B 0
  2574. #define BIT_MASK_HPQ_V1_8822B 0xfff
  2575. #define BIT_HPQ_V1_8822B(x) (((x) & BIT_MASK_HPQ_V1_8822B) << BIT_SHIFT_HPQ_V1_8822B)
  2576. #define BIT_GET_HPQ_V1_8822B(x) (((x) >> BIT_SHIFT_HPQ_V1_8822B) & BIT_MASK_HPQ_V1_8822B)
  2577. /* 2 REG_FIFOPAGE_INFO_2_8822B */
  2578. #define BIT_SHIFT_LPQ_AVAL_PG_V1_8822B 16
  2579. #define BIT_MASK_LPQ_AVAL_PG_V1_8822B 0xfff
  2580. #define BIT_LPQ_AVAL_PG_V1_8822B(x) (((x) & BIT_MASK_LPQ_AVAL_PG_V1_8822B) << BIT_SHIFT_LPQ_AVAL_PG_V1_8822B)
  2581. #define BIT_GET_LPQ_AVAL_PG_V1_8822B(x) (((x) >> BIT_SHIFT_LPQ_AVAL_PG_V1_8822B) & BIT_MASK_LPQ_AVAL_PG_V1_8822B)
  2582. #define BIT_SHIFT_LPQ_V1_8822B 0
  2583. #define BIT_MASK_LPQ_V1_8822B 0xfff
  2584. #define BIT_LPQ_V1_8822B(x) (((x) & BIT_MASK_LPQ_V1_8822B) << BIT_SHIFT_LPQ_V1_8822B)
  2585. #define BIT_GET_LPQ_V1_8822B(x) (((x) >> BIT_SHIFT_LPQ_V1_8822B) & BIT_MASK_LPQ_V1_8822B)
  2586. /* 2 REG_FIFOPAGE_INFO_3_8822B */
  2587. #define BIT_SHIFT_NPQ_AVAL_PG_V1_8822B 16
  2588. #define BIT_MASK_NPQ_AVAL_PG_V1_8822B 0xfff
  2589. #define BIT_NPQ_AVAL_PG_V1_8822B(x) (((x) & BIT_MASK_NPQ_AVAL_PG_V1_8822B) << BIT_SHIFT_NPQ_AVAL_PG_V1_8822B)
  2590. #define BIT_GET_NPQ_AVAL_PG_V1_8822B(x) (((x) >> BIT_SHIFT_NPQ_AVAL_PG_V1_8822B) & BIT_MASK_NPQ_AVAL_PG_V1_8822B)
  2591. #define BIT_SHIFT_NPQ_V1_8822B 0
  2592. #define BIT_MASK_NPQ_V1_8822B 0xfff
  2593. #define BIT_NPQ_V1_8822B(x) (((x) & BIT_MASK_NPQ_V1_8822B) << BIT_SHIFT_NPQ_V1_8822B)
  2594. #define BIT_GET_NPQ_V1_8822B(x) (((x) >> BIT_SHIFT_NPQ_V1_8822B) & BIT_MASK_NPQ_V1_8822B)
  2595. /* 2 REG_FIFOPAGE_INFO_4_8822B */
  2596. #define BIT_SHIFT_EXQ_AVAL_PG_V1_8822B 16
  2597. #define BIT_MASK_EXQ_AVAL_PG_V1_8822B 0xfff
  2598. #define BIT_EXQ_AVAL_PG_V1_8822B(x) (((x) & BIT_MASK_EXQ_AVAL_PG_V1_8822B) << BIT_SHIFT_EXQ_AVAL_PG_V1_8822B)
  2599. #define BIT_GET_EXQ_AVAL_PG_V1_8822B(x) (((x) >> BIT_SHIFT_EXQ_AVAL_PG_V1_8822B) & BIT_MASK_EXQ_AVAL_PG_V1_8822B)
  2600. #define BIT_SHIFT_EXQ_V1_8822B 0
  2601. #define BIT_MASK_EXQ_V1_8822B 0xfff
  2602. #define BIT_EXQ_V1_8822B(x) (((x) & BIT_MASK_EXQ_V1_8822B) << BIT_SHIFT_EXQ_V1_8822B)
  2603. #define BIT_GET_EXQ_V1_8822B(x) (((x) >> BIT_SHIFT_EXQ_V1_8822B) & BIT_MASK_EXQ_V1_8822B)
  2604. /* 2 REG_FIFOPAGE_INFO_5_8822B */
  2605. #define BIT_SHIFT_PUBQ_AVAL_PG_V1_8822B 16
  2606. #define BIT_MASK_PUBQ_AVAL_PG_V1_8822B 0xfff
  2607. #define BIT_PUBQ_AVAL_PG_V1_8822B(x) (((x) & BIT_MASK_PUBQ_AVAL_PG_V1_8822B) << BIT_SHIFT_PUBQ_AVAL_PG_V1_8822B)
  2608. #define BIT_GET_PUBQ_AVAL_PG_V1_8822B(x) (((x) >> BIT_SHIFT_PUBQ_AVAL_PG_V1_8822B) & BIT_MASK_PUBQ_AVAL_PG_V1_8822B)
  2609. #define BIT_SHIFT_PUBQ_V1_8822B 0
  2610. #define BIT_MASK_PUBQ_V1_8822B 0xfff
  2611. #define BIT_PUBQ_V1_8822B(x) (((x) & BIT_MASK_PUBQ_V1_8822B) << BIT_SHIFT_PUBQ_V1_8822B)
  2612. #define BIT_GET_PUBQ_V1_8822B(x) (((x) >> BIT_SHIFT_PUBQ_V1_8822B) & BIT_MASK_PUBQ_V1_8822B)
  2613. /* 2 REG_H2C_HEAD_8822B */
  2614. #define BIT_SHIFT_H2C_HEAD_8822B 0
  2615. #define BIT_MASK_H2C_HEAD_8822B 0x3ffff
  2616. #define BIT_H2C_HEAD_8822B(x) (((x) & BIT_MASK_H2C_HEAD_8822B) << BIT_SHIFT_H2C_HEAD_8822B)
  2617. #define BIT_GET_H2C_HEAD_8822B(x) (((x) >> BIT_SHIFT_H2C_HEAD_8822B) & BIT_MASK_H2C_HEAD_8822B)
  2618. /* 2 REG_H2C_TAIL_8822B */
  2619. #define BIT_SHIFT_H2C_TAIL_8822B 0
  2620. #define BIT_MASK_H2C_TAIL_8822B 0x3ffff
  2621. #define BIT_H2C_TAIL_8822B(x) (((x) & BIT_MASK_H2C_TAIL_8822B) << BIT_SHIFT_H2C_TAIL_8822B)
  2622. #define BIT_GET_H2C_TAIL_8822B(x) (((x) >> BIT_SHIFT_H2C_TAIL_8822B) & BIT_MASK_H2C_TAIL_8822B)
  2623. /* 2 REG_H2C_READ_ADDR_8822B */
  2624. #define BIT_SHIFT_H2C_READ_ADDR_8822B 0
  2625. #define BIT_MASK_H2C_READ_ADDR_8822B 0x3ffff
  2626. #define BIT_H2C_READ_ADDR_8822B(x) (((x) & BIT_MASK_H2C_READ_ADDR_8822B) << BIT_SHIFT_H2C_READ_ADDR_8822B)
  2627. #define BIT_GET_H2C_READ_ADDR_8822B(x) (((x) >> BIT_SHIFT_H2C_READ_ADDR_8822B) & BIT_MASK_H2C_READ_ADDR_8822B)
  2628. /* 2 REG_H2C_WR_ADDR_8822B */
  2629. #define BIT_SHIFT_H2C_WR_ADDR_8822B 0
  2630. #define BIT_MASK_H2C_WR_ADDR_8822B 0x3ffff
  2631. #define BIT_H2C_WR_ADDR_8822B(x) (((x) & BIT_MASK_H2C_WR_ADDR_8822B) << BIT_SHIFT_H2C_WR_ADDR_8822B)
  2632. #define BIT_GET_H2C_WR_ADDR_8822B(x) (((x) >> BIT_SHIFT_H2C_WR_ADDR_8822B) & BIT_MASK_H2C_WR_ADDR_8822B)
  2633. /* 2 REG_H2C_INFO_8822B */
  2634. #define BIT_H2C_SPACE_VLD_8822B BIT(3)
  2635. #define BIT_H2C_WR_ADDR_RST_8822B BIT(2)
  2636. #define BIT_SHIFT_H2C_LEN_SEL_8822B 0
  2637. #define BIT_MASK_H2C_LEN_SEL_8822B 0x3
  2638. #define BIT_H2C_LEN_SEL_8822B(x) (((x) & BIT_MASK_H2C_LEN_SEL_8822B) << BIT_SHIFT_H2C_LEN_SEL_8822B)
  2639. #define BIT_GET_H2C_LEN_SEL_8822B(x) (((x) >> BIT_SHIFT_H2C_LEN_SEL_8822B) & BIT_MASK_H2C_LEN_SEL_8822B)
  2640. /* 2 REG_RXDMA_AGG_PG_TH_8822B */
  2641. #define BIT_SHIFT_RXDMA_AGG_OLD_MOD_8822B 24
  2642. #define BIT_MASK_RXDMA_AGG_OLD_MOD_8822B 0xff
  2643. #define BIT_RXDMA_AGG_OLD_MOD_8822B(x) (((x) & BIT_MASK_RXDMA_AGG_OLD_MOD_8822B) << BIT_SHIFT_RXDMA_AGG_OLD_MOD_8822B)
  2644. #define BIT_GET_RXDMA_AGG_OLD_MOD_8822B(x) (((x) >> BIT_SHIFT_RXDMA_AGG_OLD_MOD_8822B) & BIT_MASK_RXDMA_AGG_OLD_MOD_8822B)
  2645. #define BIT_SHIFT_PKT_NUM_WOL_8822B 16
  2646. #define BIT_MASK_PKT_NUM_WOL_8822B 0xff
  2647. #define BIT_PKT_NUM_WOL_8822B(x) (((x) & BIT_MASK_PKT_NUM_WOL_8822B) << BIT_SHIFT_PKT_NUM_WOL_8822B)
  2648. #define BIT_GET_PKT_NUM_WOL_8822B(x) (((x) >> BIT_SHIFT_PKT_NUM_WOL_8822B) & BIT_MASK_PKT_NUM_WOL_8822B)
  2649. #define BIT_SHIFT_DMA_AGG_TO_8822B 8
  2650. #define BIT_MASK_DMA_AGG_TO_8822B 0xf
  2651. #define BIT_DMA_AGG_TO_8822B(x) (((x) & BIT_MASK_DMA_AGG_TO_8822B) << BIT_SHIFT_DMA_AGG_TO_8822B)
  2652. #define BIT_GET_DMA_AGG_TO_8822B(x) (((x) >> BIT_SHIFT_DMA_AGG_TO_8822B) & BIT_MASK_DMA_AGG_TO_8822B)
  2653. #define BIT_SHIFT_RXDMA_AGG_PG_TH_V1_8822B 0
  2654. #define BIT_MASK_RXDMA_AGG_PG_TH_V1_8822B 0xf
  2655. #define BIT_RXDMA_AGG_PG_TH_V1_8822B(x) (((x) & BIT_MASK_RXDMA_AGG_PG_TH_V1_8822B) << BIT_SHIFT_RXDMA_AGG_PG_TH_V1_8822B)
  2656. #define BIT_GET_RXDMA_AGG_PG_TH_V1_8822B(x) (((x) >> BIT_SHIFT_RXDMA_AGG_PG_TH_V1_8822B) & BIT_MASK_RXDMA_AGG_PG_TH_V1_8822B)
  2657. /* 2 REG_RXPKT_NUM_8822B */
  2658. #define BIT_SHIFT_RXPKT_NUM_8822B 24
  2659. #define BIT_MASK_RXPKT_NUM_8822B 0xff
  2660. #define BIT_RXPKT_NUM_8822B(x) (((x) & BIT_MASK_RXPKT_NUM_8822B) << BIT_SHIFT_RXPKT_NUM_8822B)
  2661. #define BIT_GET_RXPKT_NUM_8822B(x) (((x) >> BIT_SHIFT_RXPKT_NUM_8822B) & BIT_MASK_RXPKT_NUM_8822B)
  2662. #define BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8822B 20
  2663. #define BIT_MASK_FW_UPD_RDPTR19_TO_16_8822B 0xf
  2664. #define BIT_FW_UPD_RDPTR19_TO_16_8822B(x) (((x) & BIT_MASK_FW_UPD_RDPTR19_TO_16_8822B) << BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8822B)
  2665. #define BIT_GET_FW_UPD_RDPTR19_TO_16_8822B(x) (((x) >> BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8822B) & BIT_MASK_FW_UPD_RDPTR19_TO_16_8822B)
  2666. #define BIT_RXDMA_REQ_8822B BIT(19)
  2667. #define BIT_RW_RELEASE_EN_8822B BIT(18)
  2668. #define BIT_RXDMA_IDLE_8822B BIT(17)
  2669. #define BIT_RXPKT_RELEASE_POLL_8822B BIT(16)
  2670. #define BIT_SHIFT_FW_UPD_RDPTR_8822B 0
  2671. #define BIT_MASK_FW_UPD_RDPTR_8822B 0xffff
  2672. #define BIT_FW_UPD_RDPTR_8822B(x) (((x) & BIT_MASK_FW_UPD_RDPTR_8822B) << BIT_SHIFT_FW_UPD_RDPTR_8822B)
  2673. #define BIT_GET_FW_UPD_RDPTR_8822B(x) (((x) >> BIT_SHIFT_FW_UPD_RDPTR_8822B) & BIT_MASK_FW_UPD_RDPTR_8822B)
  2674. /* 2 REG_RXDMA_STATUS_8822B */
  2675. #define BIT_C2H_PKT_OVF_8822B BIT(7)
  2676. #define BIT_AGG_CONFGI_ISSUE_8822B BIT(6)
  2677. #define BIT_FW_POLL_ISSUE_8822B BIT(5)
  2678. #define BIT_RX_DATA_UDN_8822B BIT(4)
  2679. #define BIT_RX_SFF_UDN_8822B BIT(3)
  2680. #define BIT_RX_SFF_OVF_8822B BIT(2)
  2681. #define BIT_RXPKT_OVF_8822B BIT(0)
  2682. /* 2 REG_RXDMA_DPR_8822B */
  2683. #define BIT_SHIFT_RDE_DEBUG_8822B 0
  2684. #define BIT_MASK_RDE_DEBUG_8822B 0xffffffffL
  2685. #define BIT_RDE_DEBUG_8822B(x) (((x) & BIT_MASK_RDE_DEBUG_8822B) << BIT_SHIFT_RDE_DEBUG_8822B)
  2686. #define BIT_GET_RDE_DEBUG_8822B(x) (((x) >> BIT_SHIFT_RDE_DEBUG_8822B) & BIT_MASK_RDE_DEBUG_8822B)
  2687. /* 2 REG_RXDMA_MODE_8822B */
  2688. #define BIT_SHIFT_PKTNUM_TH_V2_8822B 24
  2689. #define BIT_MASK_PKTNUM_TH_V2_8822B 0x1f
  2690. #define BIT_PKTNUM_TH_V2_8822B(x) (((x) & BIT_MASK_PKTNUM_TH_V2_8822B) << BIT_SHIFT_PKTNUM_TH_V2_8822B)
  2691. #define BIT_GET_PKTNUM_TH_V2_8822B(x) (((x) >> BIT_SHIFT_PKTNUM_TH_V2_8822B) & BIT_MASK_PKTNUM_TH_V2_8822B)
  2692. #define BIT_TXBA_BREAK_USBAGG_8822B BIT(23)
  2693. #define BIT_SHIFT_PKTLEN_PARA_8822B 16
  2694. #define BIT_MASK_PKTLEN_PARA_8822B 0x7
  2695. #define BIT_PKTLEN_PARA_8822B(x) (((x) & BIT_MASK_PKTLEN_PARA_8822B) << BIT_SHIFT_PKTLEN_PARA_8822B)
  2696. #define BIT_GET_PKTLEN_PARA_8822B(x) (((x) >> BIT_SHIFT_PKTLEN_PARA_8822B) & BIT_MASK_PKTLEN_PARA_8822B)
  2697. /* 2 REG_NOT_VALID_8822B */
  2698. /* 2 REG_NOT_VALID_8822B */
  2699. /* 2 REG_NOT_VALID_8822B */
  2700. #define BIT_SHIFT_BURST_SIZE_8822B 4
  2701. #define BIT_MASK_BURST_SIZE_8822B 0x3
  2702. #define BIT_BURST_SIZE_8822B(x) (((x) & BIT_MASK_BURST_SIZE_8822B) << BIT_SHIFT_BURST_SIZE_8822B)
  2703. #define BIT_GET_BURST_SIZE_8822B(x) (((x) >> BIT_SHIFT_BURST_SIZE_8822B) & BIT_MASK_BURST_SIZE_8822B)
  2704. #define BIT_SHIFT_BURST_CNT_8822B 2
  2705. #define BIT_MASK_BURST_CNT_8822B 0x3
  2706. #define BIT_BURST_CNT_8822B(x) (((x) & BIT_MASK_BURST_CNT_8822B) << BIT_SHIFT_BURST_CNT_8822B)
  2707. #define BIT_GET_BURST_CNT_8822B(x) (((x) >> BIT_SHIFT_BURST_CNT_8822B) & BIT_MASK_BURST_CNT_8822B)
  2708. #define BIT_DMA_MODE_8822B BIT(1)
  2709. /* 2 REG_C2H_PKT_8822B */
  2710. #define BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8822B 24
  2711. #define BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8822B 0xf
  2712. #define BIT_R_C2H_STR_ADDR_16_TO_19_8822B(x) (((x) & BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8822B) << BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8822B)
  2713. #define BIT_GET_R_C2H_STR_ADDR_16_TO_19_8822B(x) (((x) >> BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8822B) & BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8822B)
  2714. #define BIT_R_C2H_PKT_REQ_8822B BIT(16)
  2715. #define BIT_SHIFT_R_C2H_STR_ADDR_8822B 0
  2716. #define BIT_MASK_R_C2H_STR_ADDR_8822B 0xffff
  2717. #define BIT_R_C2H_STR_ADDR_8822B(x) (((x) & BIT_MASK_R_C2H_STR_ADDR_8822B) << BIT_SHIFT_R_C2H_STR_ADDR_8822B)
  2718. #define BIT_GET_R_C2H_STR_ADDR_8822B(x) (((x) >> BIT_SHIFT_R_C2H_STR_ADDR_8822B) & BIT_MASK_R_C2H_STR_ADDR_8822B)
  2719. /* 2 REG_FWFF_C2H_8822B */
  2720. #define BIT_SHIFT_C2H_DMA_ADDR_8822B 0
  2721. #define BIT_MASK_C2H_DMA_ADDR_8822B 0x3ffff
  2722. #define BIT_C2H_DMA_ADDR_8822B(x) (((x) & BIT_MASK_C2H_DMA_ADDR_8822B) << BIT_SHIFT_C2H_DMA_ADDR_8822B)
  2723. #define BIT_GET_C2H_DMA_ADDR_8822B(x) (((x) >> BIT_SHIFT_C2H_DMA_ADDR_8822B) & BIT_MASK_C2H_DMA_ADDR_8822B)
  2724. /* 2 REG_FWFF_CTRL_8822B */
  2725. #define BIT_FWFF_DMAPKT_REQ_8822B BIT(31)
  2726. #define BIT_SHIFT_FWFF_DMA_PKT_NUM_8822B 16
  2727. #define BIT_MASK_FWFF_DMA_PKT_NUM_8822B 0xff
  2728. #define BIT_FWFF_DMA_PKT_NUM_8822B(x) (((x) & BIT_MASK_FWFF_DMA_PKT_NUM_8822B) << BIT_SHIFT_FWFF_DMA_PKT_NUM_8822B)
  2729. #define BIT_GET_FWFF_DMA_PKT_NUM_8822B(x) (((x) >> BIT_SHIFT_FWFF_DMA_PKT_NUM_8822B) & BIT_MASK_FWFF_DMA_PKT_NUM_8822B)
  2730. #define BIT_SHIFT_FWFF_STR_ADDR_8822B 0
  2731. #define BIT_MASK_FWFF_STR_ADDR_8822B 0xffff
  2732. #define BIT_FWFF_STR_ADDR_8822B(x) (((x) & BIT_MASK_FWFF_STR_ADDR_8822B) << BIT_SHIFT_FWFF_STR_ADDR_8822B)
  2733. #define BIT_GET_FWFF_STR_ADDR_8822B(x) (((x) >> BIT_SHIFT_FWFF_STR_ADDR_8822B) & BIT_MASK_FWFF_STR_ADDR_8822B)
  2734. /* 2 REG_FWFF_PKT_INFO_8822B */
  2735. #define BIT_SHIFT_FWFF_PKT_QUEUED_8822B 16
  2736. #define BIT_MASK_FWFF_PKT_QUEUED_8822B 0xff
  2737. #define BIT_FWFF_PKT_QUEUED_8822B(x) (((x) & BIT_MASK_FWFF_PKT_QUEUED_8822B) << BIT_SHIFT_FWFF_PKT_QUEUED_8822B)
  2738. #define BIT_GET_FWFF_PKT_QUEUED_8822B(x) (((x) >> BIT_SHIFT_FWFF_PKT_QUEUED_8822B) & BIT_MASK_FWFF_PKT_QUEUED_8822B)
  2739. #define BIT_SHIFT_FWFF_PKT_STR_ADDR_8822B 0
  2740. #define BIT_MASK_FWFF_PKT_STR_ADDR_8822B 0xffff
  2741. #define BIT_FWFF_PKT_STR_ADDR_8822B(x) (((x) & BIT_MASK_FWFF_PKT_STR_ADDR_8822B) << BIT_SHIFT_FWFF_PKT_STR_ADDR_8822B)
  2742. #define BIT_GET_FWFF_PKT_STR_ADDR_8822B(x) (((x) >> BIT_SHIFT_FWFF_PKT_STR_ADDR_8822B) & BIT_MASK_FWFF_PKT_STR_ADDR_8822B)
  2743. /* 2 REG_NOT_VALID_8822B */
  2744. /* 2 REG_DDMA_CH0SA_8822B */
  2745. #define BIT_SHIFT_DDMACH0_SA_8822B 0
  2746. #define BIT_MASK_DDMACH0_SA_8822B 0xffffffffL
  2747. #define BIT_DDMACH0_SA_8822B(x) (((x) & BIT_MASK_DDMACH0_SA_8822B) << BIT_SHIFT_DDMACH0_SA_8822B)
  2748. #define BIT_GET_DDMACH0_SA_8822B(x) (((x) >> BIT_SHIFT_DDMACH0_SA_8822B) & BIT_MASK_DDMACH0_SA_8822B)
  2749. /* 2 REG_DDMA_CH0DA_8822B */
  2750. #define BIT_SHIFT_DDMACH0_DA_8822B 0
  2751. #define BIT_MASK_DDMACH0_DA_8822B 0xffffffffL
  2752. #define BIT_DDMACH0_DA_8822B(x) (((x) & BIT_MASK_DDMACH0_DA_8822B) << BIT_SHIFT_DDMACH0_DA_8822B)
  2753. #define BIT_GET_DDMACH0_DA_8822B(x) (((x) >> BIT_SHIFT_DDMACH0_DA_8822B) & BIT_MASK_DDMACH0_DA_8822B)
  2754. /* 2 REG_DDMA_CH0CTRL_8822B */
  2755. #define BIT_DDMACH0_OWN_8822B BIT(31)
  2756. #define BIT_DDMACH0_CHKSUM_EN_8822B BIT(29)
  2757. #define BIT_DDMACH0_DA_W_DISABLE_8822B BIT(28)
  2758. #define BIT_DDMACH0_CHKSUM_STS_8822B BIT(27)
  2759. #define BIT_DDMACH0_DDMA_MODE_8822B BIT(26)
  2760. #define BIT_DDMACH0_RESET_CHKSUM_STS_8822B BIT(25)
  2761. #define BIT_DDMACH0_CHKSUM_CONT_8822B BIT(24)
  2762. #define BIT_SHIFT_DDMACH0_DLEN_8822B 0
  2763. #define BIT_MASK_DDMACH0_DLEN_8822B 0x3ffff
  2764. #define BIT_DDMACH0_DLEN_8822B(x) (((x) & BIT_MASK_DDMACH0_DLEN_8822B) << BIT_SHIFT_DDMACH0_DLEN_8822B)
  2765. #define BIT_GET_DDMACH0_DLEN_8822B(x) (((x) >> BIT_SHIFT_DDMACH0_DLEN_8822B) & BIT_MASK_DDMACH0_DLEN_8822B)
  2766. /* 2 REG_DDMA_CH1SA_8822B */
  2767. #define BIT_SHIFT_DDMACH1_SA_8822B 0
  2768. #define BIT_MASK_DDMACH1_SA_8822B 0xffffffffL
  2769. #define BIT_DDMACH1_SA_8822B(x) (((x) & BIT_MASK_DDMACH1_SA_8822B) << BIT_SHIFT_DDMACH1_SA_8822B)
  2770. #define BIT_GET_DDMACH1_SA_8822B(x) (((x) >> BIT_SHIFT_DDMACH1_SA_8822B) & BIT_MASK_DDMACH1_SA_8822B)
  2771. /* 2 REG_DDMA_CH1DA_8822B */
  2772. #define BIT_SHIFT_DDMACH1_DA_8822B 0
  2773. #define BIT_MASK_DDMACH1_DA_8822B 0xffffffffL
  2774. #define BIT_DDMACH1_DA_8822B(x) (((x) & BIT_MASK_DDMACH1_DA_8822B) << BIT_SHIFT_DDMACH1_DA_8822B)
  2775. #define BIT_GET_DDMACH1_DA_8822B(x) (((x) >> BIT_SHIFT_DDMACH1_DA_8822B) & BIT_MASK_DDMACH1_DA_8822B)
  2776. /* 2 REG_DDMA_CH1CTRL_8822B */
  2777. #define BIT_DDMACH1_OWN_8822B BIT(31)
  2778. #define BIT_DDMACH1_CHKSUM_EN_8822B BIT(29)
  2779. #define BIT_DDMACH1_DA_W_DISABLE_8822B BIT(28)
  2780. #define BIT_DDMACH1_CHKSUM_STS_8822B BIT(27)
  2781. #define BIT_DDMACH1_DDMA_MODE_8822B BIT(26)
  2782. #define BIT_DDMACH1_RESET_CHKSUM_STS_8822B BIT(25)
  2783. #define BIT_DDMACH1_CHKSUM_CONT_8822B BIT(24)
  2784. #define BIT_SHIFT_DDMACH1_DLEN_8822B 0
  2785. #define BIT_MASK_DDMACH1_DLEN_8822B 0x3ffff
  2786. #define BIT_DDMACH1_DLEN_8822B(x) (((x) & BIT_MASK_DDMACH1_DLEN_8822B) << BIT_SHIFT_DDMACH1_DLEN_8822B)
  2787. #define BIT_GET_DDMACH1_DLEN_8822B(x) (((x) >> BIT_SHIFT_DDMACH1_DLEN_8822B) & BIT_MASK_DDMACH1_DLEN_8822B)
  2788. /* 2 REG_DDMA_CH2SA_8822B */
  2789. #define BIT_SHIFT_DDMACH2_SA_8822B 0
  2790. #define BIT_MASK_DDMACH2_SA_8822B 0xffffffffL
  2791. #define BIT_DDMACH2_SA_8822B(x) (((x) & BIT_MASK_DDMACH2_SA_8822B) << BIT_SHIFT_DDMACH2_SA_8822B)
  2792. #define BIT_GET_DDMACH2_SA_8822B(x) (((x) >> BIT_SHIFT_DDMACH2_SA_8822B) & BIT_MASK_DDMACH2_SA_8822B)
  2793. /* 2 REG_DDMA_CH2DA_8822B */
  2794. #define BIT_SHIFT_DDMACH2_DA_8822B 0
  2795. #define BIT_MASK_DDMACH2_DA_8822B 0xffffffffL
  2796. #define BIT_DDMACH2_DA_8822B(x) (((x) & BIT_MASK_DDMACH2_DA_8822B) << BIT_SHIFT_DDMACH2_DA_8822B)
  2797. #define BIT_GET_DDMACH2_DA_8822B(x) (((x) >> BIT_SHIFT_DDMACH2_DA_8822B) & BIT_MASK_DDMACH2_DA_8822B)
  2798. /* 2 REG_DDMA_CH2CTRL_8822B */
  2799. #define BIT_DDMACH2_OWN_8822B BIT(31)
  2800. #define BIT_DDMACH2_CHKSUM_EN_8822B BIT(29)
  2801. #define BIT_DDMACH2_DA_W_DISABLE_8822B BIT(28)
  2802. #define BIT_DDMACH2_CHKSUM_STS_8822B BIT(27)
  2803. #define BIT_DDMACH2_DDMA_MODE_8822B BIT(26)
  2804. #define BIT_DDMACH2_RESET_CHKSUM_STS_8822B BIT(25)
  2805. #define BIT_DDMACH2_CHKSUM_CONT_8822B BIT(24)
  2806. #define BIT_SHIFT_DDMACH2_DLEN_8822B 0
  2807. #define BIT_MASK_DDMACH2_DLEN_8822B 0x3ffff
  2808. #define BIT_DDMACH2_DLEN_8822B(x) (((x) & BIT_MASK_DDMACH2_DLEN_8822B) << BIT_SHIFT_DDMACH2_DLEN_8822B)
  2809. #define BIT_GET_DDMACH2_DLEN_8822B(x) (((x) >> BIT_SHIFT_DDMACH2_DLEN_8822B) & BIT_MASK_DDMACH2_DLEN_8822B)
  2810. /* 2 REG_DDMA_CH3SA_8822B */
  2811. #define BIT_SHIFT_DDMACH3_SA_8822B 0
  2812. #define BIT_MASK_DDMACH3_SA_8822B 0xffffffffL
  2813. #define BIT_DDMACH3_SA_8822B(x) (((x) & BIT_MASK_DDMACH3_SA_8822B) << BIT_SHIFT_DDMACH3_SA_8822B)
  2814. #define BIT_GET_DDMACH3_SA_8822B(x) (((x) >> BIT_SHIFT_DDMACH3_SA_8822B) & BIT_MASK_DDMACH3_SA_8822B)
  2815. /* 2 REG_DDMA_CH3DA_8822B */
  2816. #define BIT_SHIFT_DDMACH3_DA_8822B 0
  2817. #define BIT_MASK_DDMACH3_DA_8822B 0xffffffffL
  2818. #define BIT_DDMACH3_DA_8822B(x) (((x) & BIT_MASK_DDMACH3_DA_8822B) << BIT_SHIFT_DDMACH3_DA_8822B)
  2819. #define BIT_GET_DDMACH3_DA_8822B(x) (((x) >> BIT_SHIFT_DDMACH3_DA_8822B) & BIT_MASK_DDMACH3_DA_8822B)
  2820. /* 2 REG_DDMA_CH3CTRL_8822B */
  2821. #define BIT_DDMACH3_OWN_8822B BIT(31)
  2822. #define BIT_DDMACH3_CHKSUM_EN_8822B BIT(29)
  2823. #define BIT_DDMACH3_DA_W_DISABLE_8822B BIT(28)
  2824. #define BIT_DDMACH3_CHKSUM_STS_8822B BIT(27)
  2825. #define BIT_DDMACH3_DDMA_MODE_8822B BIT(26)
  2826. #define BIT_DDMACH3_RESET_CHKSUM_STS_8822B BIT(25)
  2827. #define BIT_DDMACH3_CHKSUM_CONT_8822B BIT(24)
  2828. #define BIT_SHIFT_DDMACH3_DLEN_8822B 0
  2829. #define BIT_MASK_DDMACH3_DLEN_8822B 0x3ffff
  2830. #define BIT_DDMACH3_DLEN_8822B(x) (((x) & BIT_MASK_DDMACH3_DLEN_8822B) << BIT_SHIFT_DDMACH3_DLEN_8822B)
  2831. #define BIT_GET_DDMACH3_DLEN_8822B(x) (((x) >> BIT_SHIFT_DDMACH3_DLEN_8822B) & BIT_MASK_DDMACH3_DLEN_8822B)
  2832. /* 2 REG_DDMA_CH4SA_8822B */
  2833. #define BIT_SHIFT_DDMACH4_SA_8822B 0
  2834. #define BIT_MASK_DDMACH4_SA_8822B 0xffffffffL
  2835. #define BIT_DDMACH4_SA_8822B(x) (((x) & BIT_MASK_DDMACH4_SA_8822B) << BIT_SHIFT_DDMACH4_SA_8822B)
  2836. #define BIT_GET_DDMACH4_SA_8822B(x) (((x) >> BIT_SHIFT_DDMACH4_SA_8822B) & BIT_MASK_DDMACH4_SA_8822B)
  2837. /* 2 REG_DDMA_CH4DA_8822B */
  2838. #define BIT_SHIFT_DDMACH4_DA_8822B 0
  2839. #define BIT_MASK_DDMACH4_DA_8822B 0xffffffffL
  2840. #define BIT_DDMACH4_DA_8822B(x) (((x) & BIT_MASK_DDMACH4_DA_8822B) << BIT_SHIFT_DDMACH4_DA_8822B)
  2841. #define BIT_GET_DDMACH4_DA_8822B(x) (((x) >> BIT_SHIFT_DDMACH4_DA_8822B) & BIT_MASK_DDMACH4_DA_8822B)
  2842. /* 2 REG_DDMA_CH4CTRL_8822B */
  2843. #define BIT_DDMACH4_OWN_8822B BIT(31)
  2844. #define BIT_DDMACH4_CHKSUM_EN_8822B BIT(29)
  2845. #define BIT_DDMACH4_DA_W_DISABLE_8822B BIT(28)
  2846. #define BIT_DDMACH4_CHKSUM_STS_8822B BIT(27)
  2847. #define BIT_DDMACH4_DDMA_MODE_8822B BIT(26)
  2848. #define BIT_DDMACH4_RESET_CHKSUM_STS_8822B BIT(25)
  2849. #define BIT_DDMACH4_CHKSUM_CONT_8822B BIT(24)
  2850. #define BIT_SHIFT_DDMACH4_DLEN_8822B 0
  2851. #define BIT_MASK_DDMACH4_DLEN_8822B 0x3ffff
  2852. #define BIT_DDMACH4_DLEN_8822B(x) (((x) & BIT_MASK_DDMACH4_DLEN_8822B) << BIT_SHIFT_DDMACH4_DLEN_8822B)
  2853. #define BIT_GET_DDMACH4_DLEN_8822B(x) (((x) >> BIT_SHIFT_DDMACH4_DLEN_8822B) & BIT_MASK_DDMACH4_DLEN_8822B)
  2854. /* 2 REG_DDMA_CH5SA_8822B */
  2855. #define BIT_SHIFT_DDMACH5_SA_8822B 0
  2856. #define BIT_MASK_DDMACH5_SA_8822B 0xffffffffL
  2857. #define BIT_DDMACH5_SA_8822B(x) (((x) & BIT_MASK_DDMACH5_SA_8822B) << BIT_SHIFT_DDMACH5_SA_8822B)
  2858. #define BIT_GET_DDMACH5_SA_8822B(x) (((x) >> BIT_SHIFT_DDMACH5_SA_8822B) & BIT_MASK_DDMACH5_SA_8822B)
  2859. /* 2 REG_DDMA_CH5DA_8822B */
  2860. #define BIT_SHIFT_DDMACH5_DA_8822B 0
  2861. #define BIT_MASK_DDMACH5_DA_8822B 0xffffffffL
  2862. #define BIT_DDMACH5_DA_8822B(x) (((x) & BIT_MASK_DDMACH5_DA_8822B) << BIT_SHIFT_DDMACH5_DA_8822B)
  2863. #define BIT_GET_DDMACH5_DA_8822B(x) (((x) >> BIT_SHIFT_DDMACH5_DA_8822B) & BIT_MASK_DDMACH5_DA_8822B)
  2864. /* 2 REG_REG_DDMA_CH5CTRL_8822B */
  2865. #define BIT_DDMACH5_OWN_8822B BIT(31)
  2866. #define BIT_DDMACH5_CHKSUM_EN_8822B BIT(29)
  2867. #define BIT_DDMACH5_DA_W_DISABLE_8822B BIT(28)
  2868. #define BIT_DDMACH5_CHKSUM_STS_8822B BIT(27)
  2869. #define BIT_DDMACH5_DDMA_MODE_8822B BIT(26)
  2870. #define BIT_DDMACH5_RESET_CHKSUM_STS_8822B BIT(25)
  2871. #define BIT_DDMACH5_CHKSUM_CONT_8822B BIT(24)
  2872. #define BIT_SHIFT_DDMACH5_DLEN_8822B 0
  2873. #define BIT_MASK_DDMACH5_DLEN_8822B 0x3ffff
  2874. #define BIT_DDMACH5_DLEN_8822B(x) (((x) & BIT_MASK_DDMACH5_DLEN_8822B) << BIT_SHIFT_DDMACH5_DLEN_8822B)
  2875. #define BIT_GET_DDMACH5_DLEN_8822B(x) (((x) >> BIT_SHIFT_DDMACH5_DLEN_8822B) & BIT_MASK_DDMACH5_DLEN_8822B)
  2876. /* 2 REG_DDMA_INT_MSK_8822B */
  2877. #define BIT_DDMACH5_MSK_8822B BIT(5)
  2878. #define BIT_DDMACH4_MSK_8822B BIT(4)
  2879. #define BIT_DDMACH3_MSK_8822B BIT(3)
  2880. #define BIT_DDMACH2_MSK_8822B BIT(2)
  2881. #define BIT_DDMACH1_MSK_8822B BIT(1)
  2882. #define BIT_DDMACH0_MSK_8822B BIT(0)
  2883. /* 2 REG_DDMA_CHSTATUS_8822B */
  2884. #define BIT_DDMACH5_BUSY_8822B BIT(5)
  2885. #define BIT_DDMACH4_BUSY_8822B BIT(4)
  2886. #define BIT_DDMACH3_BUSY_8822B BIT(3)
  2887. #define BIT_DDMACH2_BUSY_8822B BIT(2)
  2888. #define BIT_DDMACH1_BUSY_8822B BIT(1)
  2889. #define BIT_DDMACH0_BUSY_8822B BIT(0)
  2890. /* 2 REG_DDMA_CHKSUM_8822B */
  2891. #define BIT_SHIFT_IDDMA0_CHKSUM_8822B 0
  2892. #define BIT_MASK_IDDMA0_CHKSUM_8822B 0xffff
  2893. #define BIT_IDDMA0_CHKSUM_8822B(x) (((x) & BIT_MASK_IDDMA0_CHKSUM_8822B) << BIT_SHIFT_IDDMA0_CHKSUM_8822B)
  2894. #define BIT_GET_IDDMA0_CHKSUM_8822B(x) (((x) >> BIT_SHIFT_IDDMA0_CHKSUM_8822B) & BIT_MASK_IDDMA0_CHKSUM_8822B)
  2895. /* 2 REG_DDMA_MONITOR_8822B */
  2896. #define BIT_IDDMA0_PERMU_UNDERFLOW_8822B BIT(14)
  2897. #define BIT_IDDMA0_FIFO_UNDERFLOW_8822B BIT(13)
  2898. #define BIT_IDDMA0_FIFO_OVERFLOW_8822B BIT(12)
  2899. #define BIT_CH5_ERR_8822B BIT(5)
  2900. #define BIT_CH4_ERR_8822B BIT(4)
  2901. #define BIT_CH3_ERR_8822B BIT(3)
  2902. #define BIT_CH2_ERR_8822B BIT(2)
  2903. #define BIT_CH1_ERR_8822B BIT(1)
  2904. #define BIT_CH0_ERR_8822B BIT(0)
  2905. /* 2 REG_NOT_VALID_8822B */
  2906. /* 2 REG_PCIE_CTRL_8822B */
  2907. #define BIT_PCIEIO_PERSTB_SEL_8822B BIT(31)
  2908. #define BIT_SHIFT_PCIE_MAX_RXDMA_8822B 28
  2909. #define BIT_MASK_PCIE_MAX_RXDMA_8822B 0x7
  2910. #define BIT_PCIE_MAX_RXDMA_8822B(x) (((x) & BIT_MASK_PCIE_MAX_RXDMA_8822B) << BIT_SHIFT_PCIE_MAX_RXDMA_8822B)
  2911. #define BIT_GET_PCIE_MAX_RXDMA_8822B(x) (((x) >> BIT_SHIFT_PCIE_MAX_RXDMA_8822B) & BIT_MASK_PCIE_MAX_RXDMA_8822B)
  2912. #define BIT_MULRW_8822B BIT(27)
  2913. #define BIT_SHIFT_PCIE_MAX_TXDMA_8822B 24
  2914. #define BIT_MASK_PCIE_MAX_TXDMA_8822B 0x7
  2915. #define BIT_PCIE_MAX_TXDMA_8822B(x) (((x) & BIT_MASK_PCIE_MAX_TXDMA_8822B) << BIT_SHIFT_PCIE_MAX_TXDMA_8822B)
  2916. #define BIT_GET_PCIE_MAX_TXDMA_8822B(x) (((x) >> BIT_SHIFT_PCIE_MAX_TXDMA_8822B) & BIT_MASK_PCIE_MAX_TXDMA_8822B)
  2917. #define BIT_EN_CPL_TIMEOUT_PS_8822B BIT(22)
  2918. #define BIT_REG_TXDMA_FAIL_PS_8822B BIT(21)
  2919. #define BIT_PCIE_RST_TRXDMA_INTF_8822B BIT(20)
  2920. #define BIT_EN_HWENTR_L1_8822B BIT(19)
  2921. #define BIT_EN_ADV_CLKGATE_8822B BIT(18)
  2922. #define BIT_PCIE_EN_SWENT_L23_8822B BIT(17)
  2923. #define BIT_PCIE_EN_HWEXT_L1_8822B BIT(16)
  2924. #define BIT_RX_CLOSE_EN_8822B BIT(15)
  2925. #define BIT_STOP_BCNQ_8822B BIT(14)
  2926. #define BIT_STOP_MGQ_8822B BIT(13)
  2927. #define BIT_STOP_VOQ_8822B BIT(12)
  2928. #define BIT_STOP_VIQ_8822B BIT(11)
  2929. #define BIT_STOP_BEQ_8822B BIT(10)
  2930. #define BIT_STOP_BKQ_8822B BIT(9)
  2931. #define BIT_STOP_RXQ_8822B BIT(8)
  2932. #define BIT_STOP_HI7Q_8822B BIT(7)
  2933. #define BIT_STOP_HI6Q_8822B BIT(6)
  2934. #define BIT_STOP_HI5Q_8822B BIT(5)
  2935. #define BIT_STOP_HI4Q_8822B BIT(4)
  2936. #define BIT_STOP_HI3Q_8822B BIT(3)
  2937. #define BIT_STOP_HI2Q_8822B BIT(2)
  2938. #define BIT_STOP_HI1Q_8822B BIT(1)
  2939. #define BIT_STOP_HI0Q_8822B BIT(0)
  2940. /* 2 REG_INT_MIG_8822B */
  2941. #define BIT_SHIFT_TXTTIMER_MATCH_NUM_8822B 28
  2942. #define BIT_MASK_TXTTIMER_MATCH_NUM_8822B 0xf
  2943. #define BIT_TXTTIMER_MATCH_NUM_8822B(x) (((x) & BIT_MASK_TXTTIMER_MATCH_NUM_8822B) << BIT_SHIFT_TXTTIMER_MATCH_NUM_8822B)
  2944. #define BIT_GET_TXTTIMER_MATCH_NUM_8822B(x) (((x) >> BIT_SHIFT_TXTTIMER_MATCH_NUM_8822B) & BIT_MASK_TXTTIMER_MATCH_NUM_8822B)
  2945. #define BIT_SHIFT_TXPKT_NUM_MATCH_8822B 24
  2946. #define BIT_MASK_TXPKT_NUM_MATCH_8822B 0xf
  2947. #define BIT_TXPKT_NUM_MATCH_8822B(x) (((x) & BIT_MASK_TXPKT_NUM_MATCH_8822B) << BIT_SHIFT_TXPKT_NUM_MATCH_8822B)
  2948. #define BIT_GET_TXPKT_NUM_MATCH_8822B(x) (((x) >> BIT_SHIFT_TXPKT_NUM_MATCH_8822B) & BIT_MASK_TXPKT_NUM_MATCH_8822B)
  2949. #define BIT_SHIFT_RXTTIMER_MATCH_NUM_8822B 20
  2950. #define BIT_MASK_RXTTIMER_MATCH_NUM_8822B 0xf
  2951. #define BIT_RXTTIMER_MATCH_NUM_8822B(x) (((x) & BIT_MASK_RXTTIMER_MATCH_NUM_8822B) << BIT_SHIFT_RXTTIMER_MATCH_NUM_8822B)
  2952. #define BIT_GET_RXTTIMER_MATCH_NUM_8822B(x) (((x) >> BIT_SHIFT_RXTTIMER_MATCH_NUM_8822B) & BIT_MASK_RXTTIMER_MATCH_NUM_8822B)
  2953. #define BIT_SHIFT_RXPKT_NUM_MATCH_8822B 16
  2954. #define BIT_MASK_RXPKT_NUM_MATCH_8822B 0xf
  2955. #define BIT_RXPKT_NUM_MATCH_8822B(x) (((x) & BIT_MASK_RXPKT_NUM_MATCH_8822B) << BIT_SHIFT_RXPKT_NUM_MATCH_8822B)
  2956. #define BIT_GET_RXPKT_NUM_MATCH_8822B(x) (((x) >> BIT_SHIFT_RXPKT_NUM_MATCH_8822B) & BIT_MASK_RXPKT_NUM_MATCH_8822B)
  2957. #define BIT_SHIFT_MIGRATE_TIMER_8822B 0
  2958. #define BIT_MASK_MIGRATE_TIMER_8822B 0xffff
  2959. #define BIT_MIGRATE_TIMER_8822B(x) (((x) & BIT_MASK_MIGRATE_TIMER_8822B) << BIT_SHIFT_MIGRATE_TIMER_8822B)
  2960. #define BIT_GET_MIGRATE_TIMER_8822B(x) (((x) >> BIT_SHIFT_MIGRATE_TIMER_8822B) & BIT_MASK_MIGRATE_TIMER_8822B)
  2961. /* 2 REG_BCNQ_TXBD_DESA_8822B */
  2962. #define BIT_SHIFT_BCNQ_TXBD_DESA_8822B 0
  2963. #define BIT_MASK_BCNQ_TXBD_DESA_8822B 0xffffffffffffffffL
  2964. #define BIT_BCNQ_TXBD_DESA_8822B(x) (((x) & BIT_MASK_BCNQ_TXBD_DESA_8822B) << BIT_SHIFT_BCNQ_TXBD_DESA_8822B)
  2965. #define BIT_GET_BCNQ_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_BCNQ_TXBD_DESA_8822B) & BIT_MASK_BCNQ_TXBD_DESA_8822B)
  2966. /* 2 REG_MGQ_TXBD_DESA_8822B */
  2967. #define BIT_SHIFT_MGQ_TXBD_DESA_8822B 0
  2968. #define BIT_MASK_MGQ_TXBD_DESA_8822B 0xffffffffffffffffL
  2969. #define BIT_MGQ_TXBD_DESA_8822B(x) (((x) & BIT_MASK_MGQ_TXBD_DESA_8822B) << BIT_SHIFT_MGQ_TXBD_DESA_8822B)
  2970. #define BIT_GET_MGQ_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_MGQ_TXBD_DESA_8822B) & BIT_MASK_MGQ_TXBD_DESA_8822B)
  2971. /* 2 REG_VOQ_TXBD_DESA_8822B */
  2972. #define BIT_SHIFT_VOQ_TXBD_DESA_8822B 0
  2973. #define BIT_MASK_VOQ_TXBD_DESA_8822B 0xffffffffffffffffL
  2974. #define BIT_VOQ_TXBD_DESA_8822B(x) (((x) & BIT_MASK_VOQ_TXBD_DESA_8822B) << BIT_SHIFT_VOQ_TXBD_DESA_8822B)
  2975. #define BIT_GET_VOQ_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_VOQ_TXBD_DESA_8822B) & BIT_MASK_VOQ_TXBD_DESA_8822B)
  2976. /* 2 REG_VIQ_TXBD_DESA_8822B */
  2977. #define BIT_SHIFT_VIQ_TXBD_DESA_8822B 0
  2978. #define BIT_MASK_VIQ_TXBD_DESA_8822B 0xffffffffffffffffL
  2979. #define BIT_VIQ_TXBD_DESA_8822B(x) (((x) & BIT_MASK_VIQ_TXBD_DESA_8822B) << BIT_SHIFT_VIQ_TXBD_DESA_8822B)
  2980. #define BIT_GET_VIQ_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_VIQ_TXBD_DESA_8822B) & BIT_MASK_VIQ_TXBD_DESA_8822B)
  2981. /* 2 REG_BEQ_TXBD_DESA_8822B */
  2982. #define BIT_SHIFT_BEQ_TXBD_DESA_8822B 0
  2983. #define BIT_MASK_BEQ_TXBD_DESA_8822B 0xffffffffffffffffL
  2984. #define BIT_BEQ_TXBD_DESA_8822B(x) (((x) & BIT_MASK_BEQ_TXBD_DESA_8822B) << BIT_SHIFT_BEQ_TXBD_DESA_8822B)
  2985. #define BIT_GET_BEQ_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_BEQ_TXBD_DESA_8822B) & BIT_MASK_BEQ_TXBD_DESA_8822B)
  2986. /* 2 REG_BKQ_TXBD_DESA_8822B */
  2987. #define BIT_SHIFT_BKQ_TXBD_DESA_8822B 0
  2988. #define BIT_MASK_BKQ_TXBD_DESA_8822B 0xffffffffffffffffL
  2989. #define BIT_BKQ_TXBD_DESA_8822B(x) (((x) & BIT_MASK_BKQ_TXBD_DESA_8822B) << BIT_SHIFT_BKQ_TXBD_DESA_8822B)
  2990. #define BIT_GET_BKQ_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_BKQ_TXBD_DESA_8822B) & BIT_MASK_BKQ_TXBD_DESA_8822B)
  2991. /* 2 REG_RXQ_RXBD_DESA_8822B */
  2992. #define BIT_SHIFT_RXQ_RXBD_DESA_8822B 0
  2993. #define BIT_MASK_RXQ_RXBD_DESA_8822B 0xffffffffffffffffL
  2994. #define BIT_RXQ_RXBD_DESA_8822B(x) (((x) & BIT_MASK_RXQ_RXBD_DESA_8822B) << BIT_SHIFT_RXQ_RXBD_DESA_8822B)
  2995. #define BIT_GET_RXQ_RXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_RXQ_RXBD_DESA_8822B) & BIT_MASK_RXQ_RXBD_DESA_8822B)
  2996. /* 2 REG_HI0Q_TXBD_DESA_8822B */
  2997. #define BIT_SHIFT_HI0Q_TXBD_DESA_8822B 0
  2998. #define BIT_MASK_HI0Q_TXBD_DESA_8822B 0xffffffffffffffffL
  2999. #define BIT_HI0Q_TXBD_DESA_8822B(x) (((x) & BIT_MASK_HI0Q_TXBD_DESA_8822B) << BIT_SHIFT_HI0Q_TXBD_DESA_8822B)
  3000. #define BIT_GET_HI0Q_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_HI0Q_TXBD_DESA_8822B) & BIT_MASK_HI0Q_TXBD_DESA_8822B)
  3001. /* 2 REG_HI1Q_TXBD_DESA_8822B */
  3002. #define BIT_SHIFT_HI1Q_TXBD_DESA_8822B 0
  3003. #define BIT_MASK_HI1Q_TXBD_DESA_8822B 0xffffffffffffffffL
  3004. #define BIT_HI1Q_TXBD_DESA_8822B(x) (((x) & BIT_MASK_HI1Q_TXBD_DESA_8822B) << BIT_SHIFT_HI1Q_TXBD_DESA_8822B)
  3005. #define BIT_GET_HI1Q_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_HI1Q_TXBD_DESA_8822B) & BIT_MASK_HI1Q_TXBD_DESA_8822B)
  3006. /* 2 REG_HI2Q_TXBD_DESA_8822B */
  3007. #define BIT_SHIFT_HI2Q_TXBD_DESA_8822B 0
  3008. #define BIT_MASK_HI2Q_TXBD_DESA_8822B 0xffffffffffffffffL
  3009. #define BIT_HI2Q_TXBD_DESA_8822B(x) (((x) & BIT_MASK_HI2Q_TXBD_DESA_8822B) << BIT_SHIFT_HI2Q_TXBD_DESA_8822B)
  3010. #define BIT_GET_HI2Q_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_HI2Q_TXBD_DESA_8822B) & BIT_MASK_HI2Q_TXBD_DESA_8822B)
  3011. /* 2 REG_HI3Q_TXBD_DESA_8822B */
  3012. #define BIT_SHIFT_HI3Q_TXBD_DESA_8822B 0
  3013. #define BIT_MASK_HI3Q_TXBD_DESA_8822B 0xffffffffffffffffL
  3014. #define BIT_HI3Q_TXBD_DESA_8822B(x) (((x) & BIT_MASK_HI3Q_TXBD_DESA_8822B) << BIT_SHIFT_HI3Q_TXBD_DESA_8822B)
  3015. #define BIT_GET_HI3Q_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_HI3Q_TXBD_DESA_8822B) & BIT_MASK_HI3Q_TXBD_DESA_8822B)
  3016. /* 2 REG_HI4Q_TXBD_DESA_8822B */
  3017. #define BIT_SHIFT_HI4Q_TXBD_DESA_8822B 0
  3018. #define BIT_MASK_HI4Q_TXBD_DESA_8822B 0xffffffffffffffffL
  3019. #define BIT_HI4Q_TXBD_DESA_8822B(x) (((x) & BIT_MASK_HI4Q_TXBD_DESA_8822B) << BIT_SHIFT_HI4Q_TXBD_DESA_8822B)
  3020. #define BIT_GET_HI4Q_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_HI4Q_TXBD_DESA_8822B) & BIT_MASK_HI4Q_TXBD_DESA_8822B)
  3021. /* 2 REG_HI5Q_TXBD_DESA_8822B */
  3022. #define BIT_SHIFT_HI5Q_TXBD_DESA_8822B 0
  3023. #define BIT_MASK_HI5Q_TXBD_DESA_8822B 0xffffffffffffffffL
  3024. #define BIT_HI5Q_TXBD_DESA_8822B(x) (((x) & BIT_MASK_HI5Q_TXBD_DESA_8822B) << BIT_SHIFT_HI5Q_TXBD_DESA_8822B)
  3025. #define BIT_GET_HI5Q_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_HI5Q_TXBD_DESA_8822B) & BIT_MASK_HI5Q_TXBD_DESA_8822B)
  3026. /* 2 REG_HI6Q_TXBD_DESA_8822B */
  3027. #define BIT_SHIFT_HI6Q_TXBD_DESA_8822B 0
  3028. #define BIT_MASK_HI6Q_TXBD_DESA_8822B 0xffffffffffffffffL
  3029. #define BIT_HI6Q_TXBD_DESA_8822B(x) (((x) & BIT_MASK_HI6Q_TXBD_DESA_8822B) << BIT_SHIFT_HI6Q_TXBD_DESA_8822B)
  3030. #define BIT_GET_HI6Q_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_HI6Q_TXBD_DESA_8822B) & BIT_MASK_HI6Q_TXBD_DESA_8822B)
  3031. /* 2 REG_HI7Q_TXBD_DESA_8822B */
  3032. #define BIT_SHIFT_HI7Q_TXBD_DESA_8822B 0
  3033. #define BIT_MASK_HI7Q_TXBD_DESA_8822B 0xffffffffffffffffL
  3034. #define BIT_HI7Q_TXBD_DESA_8822B(x) (((x) & BIT_MASK_HI7Q_TXBD_DESA_8822B) << BIT_SHIFT_HI7Q_TXBD_DESA_8822B)
  3035. #define BIT_GET_HI7Q_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_HI7Q_TXBD_DESA_8822B) & BIT_MASK_HI7Q_TXBD_DESA_8822B)
  3036. /* 2 REG_MGQ_TXBD_NUM_8822B */
  3037. #define BIT_PCIE_MGQ_FLAG_8822B BIT(14)
  3038. #define BIT_SHIFT_MGQ_DESC_MODE_8822B 12
  3039. #define BIT_MASK_MGQ_DESC_MODE_8822B 0x3
  3040. #define BIT_MGQ_DESC_MODE_8822B(x) (((x) & BIT_MASK_MGQ_DESC_MODE_8822B) << BIT_SHIFT_MGQ_DESC_MODE_8822B)
  3041. #define BIT_GET_MGQ_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_MGQ_DESC_MODE_8822B) & BIT_MASK_MGQ_DESC_MODE_8822B)
  3042. #define BIT_SHIFT_MGQ_DESC_NUM_8822B 0
  3043. #define BIT_MASK_MGQ_DESC_NUM_8822B 0xfff
  3044. #define BIT_MGQ_DESC_NUM_8822B(x) (((x) & BIT_MASK_MGQ_DESC_NUM_8822B) << BIT_SHIFT_MGQ_DESC_NUM_8822B)
  3045. #define BIT_GET_MGQ_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_MGQ_DESC_NUM_8822B) & BIT_MASK_MGQ_DESC_NUM_8822B)
  3046. /* 2 REG_RX_RXBD_NUM_8822B */
  3047. #define BIT_SYS_32_64_8822B BIT(15)
  3048. #define BIT_SHIFT_BCNQ_DESC_MODE_8822B 13
  3049. #define BIT_MASK_BCNQ_DESC_MODE_8822B 0x3
  3050. #define BIT_BCNQ_DESC_MODE_8822B(x) (((x) & BIT_MASK_BCNQ_DESC_MODE_8822B) << BIT_SHIFT_BCNQ_DESC_MODE_8822B)
  3051. #define BIT_GET_BCNQ_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_BCNQ_DESC_MODE_8822B) & BIT_MASK_BCNQ_DESC_MODE_8822B)
  3052. #define BIT_PCIE_BCNQ_FLAG_8822B BIT(12)
  3053. #define BIT_SHIFT_RXQ_DESC_NUM_8822B 0
  3054. #define BIT_MASK_RXQ_DESC_NUM_8822B 0xfff
  3055. #define BIT_RXQ_DESC_NUM_8822B(x) (((x) & BIT_MASK_RXQ_DESC_NUM_8822B) << BIT_SHIFT_RXQ_DESC_NUM_8822B)
  3056. #define BIT_GET_RXQ_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_RXQ_DESC_NUM_8822B) & BIT_MASK_RXQ_DESC_NUM_8822B)
  3057. /* 2 REG_VOQ_TXBD_NUM_8822B */
  3058. #define BIT_PCIE_VOQ_FLAG_8822B BIT(14)
  3059. #define BIT_SHIFT_VOQ_DESC_MODE_8822B 12
  3060. #define BIT_MASK_VOQ_DESC_MODE_8822B 0x3
  3061. #define BIT_VOQ_DESC_MODE_8822B(x) (((x) & BIT_MASK_VOQ_DESC_MODE_8822B) << BIT_SHIFT_VOQ_DESC_MODE_8822B)
  3062. #define BIT_GET_VOQ_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_VOQ_DESC_MODE_8822B) & BIT_MASK_VOQ_DESC_MODE_8822B)
  3063. #define BIT_SHIFT_VOQ_DESC_NUM_8822B 0
  3064. #define BIT_MASK_VOQ_DESC_NUM_8822B 0xfff
  3065. #define BIT_VOQ_DESC_NUM_8822B(x) (((x) & BIT_MASK_VOQ_DESC_NUM_8822B) << BIT_SHIFT_VOQ_DESC_NUM_8822B)
  3066. #define BIT_GET_VOQ_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_VOQ_DESC_NUM_8822B) & BIT_MASK_VOQ_DESC_NUM_8822B)
  3067. /* 2 REG_VIQ_TXBD_NUM_8822B */
  3068. #define BIT_PCIE_VIQ_FLAG_8822B BIT(14)
  3069. #define BIT_SHIFT_VIQ_DESC_MODE_8822B 12
  3070. #define BIT_MASK_VIQ_DESC_MODE_8822B 0x3
  3071. #define BIT_VIQ_DESC_MODE_8822B(x) (((x) & BIT_MASK_VIQ_DESC_MODE_8822B) << BIT_SHIFT_VIQ_DESC_MODE_8822B)
  3072. #define BIT_GET_VIQ_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_VIQ_DESC_MODE_8822B) & BIT_MASK_VIQ_DESC_MODE_8822B)
  3073. #define BIT_SHIFT_VIQ_DESC_NUM_8822B 0
  3074. #define BIT_MASK_VIQ_DESC_NUM_8822B 0xfff
  3075. #define BIT_VIQ_DESC_NUM_8822B(x) (((x) & BIT_MASK_VIQ_DESC_NUM_8822B) << BIT_SHIFT_VIQ_DESC_NUM_8822B)
  3076. #define BIT_GET_VIQ_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_VIQ_DESC_NUM_8822B) & BIT_MASK_VIQ_DESC_NUM_8822B)
  3077. /* 2 REG_BEQ_TXBD_NUM_8822B */
  3078. #define BIT_PCIE_BEQ_FLAG_8822B BIT(14)
  3079. #define BIT_SHIFT_BEQ_DESC_MODE_8822B 12
  3080. #define BIT_MASK_BEQ_DESC_MODE_8822B 0x3
  3081. #define BIT_BEQ_DESC_MODE_8822B(x) (((x) & BIT_MASK_BEQ_DESC_MODE_8822B) << BIT_SHIFT_BEQ_DESC_MODE_8822B)
  3082. #define BIT_GET_BEQ_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_BEQ_DESC_MODE_8822B) & BIT_MASK_BEQ_DESC_MODE_8822B)
  3083. #define BIT_SHIFT_BEQ_DESC_NUM_8822B 0
  3084. #define BIT_MASK_BEQ_DESC_NUM_8822B 0xfff
  3085. #define BIT_BEQ_DESC_NUM_8822B(x) (((x) & BIT_MASK_BEQ_DESC_NUM_8822B) << BIT_SHIFT_BEQ_DESC_NUM_8822B)
  3086. #define BIT_GET_BEQ_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_BEQ_DESC_NUM_8822B) & BIT_MASK_BEQ_DESC_NUM_8822B)
  3087. /* 2 REG_BKQ_TXBD_NUM_8822B */
  3088. #define BIT_PCIE_BKQ_FLAG_8822B BIT(14)
  3089. #define BIT_SHIFT_BKQ_DESC_MODE_8822B 12
  3090. #define BIT_MASK_BKQ_DESC_MODE_8822B 0x3
  3091. #define BIT_BKQ_DESC_MODE_8822B(x) (((x) & BIT_MASK_BKQ_DESC_MODE_8822B) << BIT_SHIFT_BKQ_DESC_MODE_8822B)
  3092. #define BIT_GET_BKQ_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_BKQ_DESC_MODE_8822B) & BIT_MASK_BKQ_DESC_MODE_8822B)
  3093. #define BIT_SHIFT_BKQ_DESC_NUM_8822B 0
  3094. #define BIT_MASK_BKQ_DESC_NUM_8822B 0xfff
  3095. #define BIT_BKQ_DESC_NUM_8822B(x) (((x) & BIT_MASK_BKQ_DESC_NUM_8822B) << BIT_SHIFT_BKQ_DESC_NUM_8822B)
  3096. #define BIT_GET_BKQ_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_BKQ_DESC_NUM_8822B) & BIT_MASK_BKQ_DESC_NUM_8822B)
  3097. /* 2 REG_HI0Q_TXBD_NUM_8822B */
  3098. #define BIT_HI0Q_FLAG_8822B BIT(14)
  3099. #define BIT_SHIFT_HI0Q_DESC_MODE_8822B 12
  3100. #define BIT_MASK_HI0Q_DESC_MODE_8822B 0x3
  3101. #define BIT_HI0Q_DESC_MODE_8822B(x) (((x) & BIT_MASK_HI0Q_DESC_MODE_8822B) << BIT_SHIFT_HI0Q_DESC_MODE_8822B)
  3102. #define BIT_GET_HI0Q_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_HI0Q_DESC_MODE_8822B) & BIT_MASK_HI0Q_DESC_MODE_8822B)
  3103. #define BIT_SHIFT_HI0Q_DESC_NUM_8822B 0
  3104. #define BIT_MASK_HI0Q_DESC_NUM_8822B 0xfff
  3105. #define BIT_HI0Q_DESC_NUM_8822B(x) (((x) & BIT_MASK_HI0Q_DESC_NUM_8822B) << BIT_SHIFT_HI0Q_DESC_NUM_8822B)
  3106. #define BIT_GET_HI0Q_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_HI0Q_DESC_NUM_8822B) & BIT_MASK_HI0Q_DESC_NUM_8822B)
  3107. /* 2 REG_HI1Q_TXBD_NUM_8822B */
  3108. #define BIT_HI1Q_FLAG_8822B BIT(14)
  3109. #define BIT_SHIFT_HI1Q_DESC_MODE_8822B 12
  3110. #define BIT_MASK_HI1Q_DESC_MODE_8822B 0x3
  3111. #define BIT_HI1Q_DESC_MODE_8822B(x) (((x) & BIT_MASK_HI1Q_DESC_MODE_8822B) << BIT_SHIFT_HI1Q_DESC_MODE_8822B)
  3112. #define BIT_GET_HI1Q_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_HI1Q_DESC_MODE_8822B) & BIT_MASK_HI1Q_DESC_MODE_8822B)
  3113. #define BIT_SHIFT_HI1Q_DESC_NUM_8822B 0
  3114. #define BIT_MASK_HI1Q_DESC_NUM_8822B 0xfff
  3115. #define BIT_HI1Q_DESC_NUM_8822B(x) (((x) & BIT_MASK_HI1Q_DESC_NUM_8822B) << BIT_SHIFT_HI1Q_DESC_NUM_8822B)
  3116. #define BIT_GET_HI1Q_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_HI1Q_DESC_NUM_8822B) & BIT_MASK_HI1Q_DESC_NUM_8822B)
  3117. /* 2 REG_HI2Q_TXBD_NUM_8822B */
  3118. #define BIT_HI2Q_FLAG_8822B BIT(14)
  3119. #define BIT_SHIFT_HI2Q_DESC_MODE_8822B 12
  3120. #define BIT_MASK_HI2Q_DESC_MODE_8822B 0x3
  3121. #define BIT_HI2Q_DESC_MODE_8822B(x) (((x) & BIT_MASK_HI2Q_DESC_MODE_8822B) << BIT_SHIFT_HI2Q_DESC_MODE_8822B)
  3122. #define BIT_GET_HI2Q_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_HI2Q_DESC_MODE_8822B) & BIT_MASK_HI2Q_DESC_MODE_8822B)
  3123. #define BIT_SHIFT_HI2Q_DESC_NUM_8822B 0
  3124. #define BIT_MASK_HI2Q_DESC_NUM_8822B 0xfff
  3125. #define BIT_HI2Q_DESC_NUM_8822B(x) (((x) & BIT_MASK_HI2Q_DESC_NUM_8822B) << BIT_SHIFT_HI2Q_DESC_NUM_8822B)
  3126. #define BIT_GET_HI2Q_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_HI2Q_DESC_NUM_8822B) & BIT_MASK_HI2Q_DESC_NUM_8822B)
  3127. /* 2 REG_HI3Q_TXBD_NUM_8822B */
  3128. #define BIT_HI3Q_FLAG_8822B BIT(14)
  3129. #define BIT_SHIFT_HI3Q_DESC_MODE_8822B 12
  3130. #define BIT_MASK_HI3Q_DESC_MODE_8822B 0x3
  3131. #define BIT_HI3Q_DESC_MODE_8822B(x) (((x) & BIT_MASK_HI3Q_DESC_MODE_8822B) << BIT_SHIFT_HI3Q_DESC_MODE_8822B)
  3132. #define BIT_GET_HI3Q_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_HI3Q_DESC_MODE_8822B) & BIT_MASK_HI3Q_DESC_MODE_8822B)
  3133. #define BIT_SHIFT_HI3Q_DESC_NUM_8822B 0
  3134. #define BIT_MASK_HI3Q_DESC_NUM_8822B 0xfff
  3135. #define BIT_HI3Q_DESC_NUM_8822B(x) (((x) & BIT_MASK_HI3Q_DESC_NUM_8822B) << BIT_SHIFT_HI3Q_DESC_NUM_8822B)
  3136. #define BIT_GET_HI3Q_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_HI3Q_DESC_NUM_8822B) & BIT_MASK_HI3Q_DESC_NUM_8822B)
  3137. /* 2 REG_HI4Q_TXBD_NUM_8822B */
  3138. #define BIT_HI4Q_FLAG_8822B BIT(14)
  3139. #define BIT_SHIFT_HI4Q_DESC_MODE_8822B 12
  3140. #define BIT_MASK_HI4Q_DESC_MODE_8822B 0x3
  3141. #define BIT_HI4Q_DESC_MODE_8822B(x) (((x) & BIT_MASK_HI4Q_DESC_MODE_8822B) << BIT_SHIFT_HI4Q_DESC_MODE_8822B)
  3142. #define BIT_GET_HI4Q_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_HI4Q_DESC_MODE_8822B) & BIT_MASK_HI4Q_DESC_MODE_8822B)
  3143. #define BIT_SHIFT_HI4Q_DESC_NUM_8822B 0
  3144. #define BIT_MASK_HI4Q_DESC_NUM_8822B 0xfff
  3145. #define BIT_HI4Q_DESC_NUM_8822B(x) (((x) & BIT_MASK_HI4Q_DESC_NUM_8822B) << BIT_SHIFT_HI4Q_DESC_NUM_8822B)
  3146. #define BIT_GET_HI4Q_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_HI4Q_DESC_NUM_8822B) & BIT_MASK_HI4Q_DESC_NUM_8822B)
  3147. /* 2 REG_HI5Q_TXBD_NUM_8822B */
  3148. #define BIT_HI5Q_FLAG_8822B BIT(14)
  3149. #define BIT_SHIFT_HI5Q_DESC_MODE_8822B 12
  3150. #define BIT_MASK_HI5Q_DESC_MODE_8822B 0x3
  3151. #define BIT_HI5Q_DESC_MODE_8822B(x) (((x) & BIT_MASK_HI5Q_DESC_MODE_8822B) << BIT_SHIFT_HI5Q_DESC_MODE_8822B)
  3152. #define BIT_GET_HI5Q_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_HI5Q_DESC_MODE_8822B) & BIT_MASK_HI5Q_DESC_MODE_8822B)
  3153. #define BIT_SHIFT_HI5Q_DESC_NUM_8822B 0
  3154. #define BIT_MASK_HI5Q_DESC_NUM_8822B 0xfff
  3155. #define BIT_HI5Q_DESC_NUM_8822B(x) (((x) & BIT_MASK_HI5Q_DESC_NUM_8822B) << BIT_SHIFT_HI5Q_DESC_NUM_8822B)
  3156. #define BIT_GET_HI5Q_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_HI5Q_DESC_NUM_8822B) & BIT_MASK_HI5Q_DESC_NUM_8822B)
  3157. /* 2 REG_HI6Q_TXBD_NUM_8822B */
  3158. #define BIT_HI6Q_FLAG_8822B BIT(14)
  3159. #define BIT_SHIFT_HI6Q_DESC_MODE_8822B 12
  3160. #define BIT_MASK_HI6Q_DESC_MODE_8822B 0x3
  3161. #define BIT_HI6Q_DESC_MODE_8822B(x) (((x) & BIT_MASK_HI6Q_DESC_MODE_8822B) << BIT_SHIFT_HI6Q_DESC_MODE_8822B)
  3162. #define BIT_GET_HI6Q_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_HI6Q_DESC_MODE_8822B) & BIT_MASK_HI6Q_DESC_MODE_8822B)
  3163. #define BIT_SHIFT_HI6Q_DESC_NUM_8822B 0
  3164. #define BIT_MASK_HI6Q_DESC_NUM_8822B 0xfff
  3165. #define BIT_HI6Q_DESC_NUM_8822B(x) (((x) & BIT_MASK_HI6Q_DESC_NUM_8822B) << BIT_SHIFT_HI6Q_DESC_NUM_8822B)
  3166. #define BIT_GET_HI6Q_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_HI6Q_DESC_NUM_8822B) & BIT_MASK_HI6Q_DESC_NUM_8822B)
  3167. /* 2 REG_HI7Q_TXBD_NUM_8822B */
  3168. #define BIT_HI7Q_FLAG_8822B BIT(14)
  3169. #define BIT_SHIFT_HI7Q_DESC_MODE_8822B 12
  3170. #define BIT_MASK_HI7Q_DESC_MODE_8822B 0x3
  3171. #define BIT_HI7Q_DESC_MODE_8822B(x) (((x) & BIT_MASK_HI7Q_DESC_MODE_8822B) << BIT_SHIFT_HI7Q_DESC_MODE_8822B)
  3172. #define BIT_GET_HI7Q_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_HI7Q_DESC_MODE_8822B) & BIT_MASK_HI7Q_DESC_MODE_8822B)
  3173. #define BIT_SHIFT_HI7Q_DESC_NUM_8822B 0
  3174. #define BIT_MASK_HI7Q_DESC_NUM_8822B 0xfff
  3175. #define BIT_HI7Q_DESC_NUM_8822B(x) (((x) & BIT_MASK_HI7Q_DESC_NUM_8822B) << BIT_SHIFT_HI7Q_DESC_NUM_8822B)
  3176. #define BIT_GET_HI7Q_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_HI7Q_DESC_NUM_8822B) & BIT_MASK_HI7Q_DESC_NUM_8822B)
  3177. /* 2 REG_TSFTIMER_HCI_8822B */
  3178. #define BIT_SHIFT_TSFT2_HCI_8822B 16
  3179. #define BIT_MASK_TSFT2_HCI_8822B 0xffff
  3180. #define BIT_TSFT2_HCI_8822B(x) (((x) & BIT_MASK_TSFT2_HCI_8822B) << BIT_SHIFT_TSFT2_HCI_8822B)
  3181. #define BIT_GET_TSFT2_HCI_8822B(x) (((x) >> BIT_SHIFT_TSFT2_HCI_8822B) & BIT_MASK_TSFT2_HCI_8822B)
  3182. #define BIT_SHIFT_TSFT1_HCI_8822B 0
  3183. #define BIT_MASK_TSFT1_HCI_8822B 0xffff
  3184. #define BIT_TSFT1_HCI_8822B(x) (((x) & BIT_MASK_TSFT1_HCI_8822B) << BIT_SHIFT_TSFT1_HCI_8822B)
  3185. #define BIT_GET_TSFT1_HCI_8822B(x) (((x) >> BIT_SHIFT_TSFT1_HCI_8822B) & BIT_MASK_TSFT1_HCI_8822B)
  3186. /* 2 REG_BD_RWPTR_CLR_8822B */
  3187. #define BIT_CLR_HI7Q_HW_IDX_8822B BIT(29)
  3188. #define BIT_CLR_HI6Q_HW_IDX_8822B BIT(28)
  3189. #define BIT_CLR_HI5Q_HW_IDX_8822B BIT(27)
  3190. #define BIT_CLR_HI4Q_HW_IDX_8822B BIT(26)
  3191. #define BIT_CLR_HI3Q_HW_IDX_8822B BIT(25)
  3192. #define BIT_CLR_HI2Q_HW_IDX_8822B BIT(24)
  3193. #define BIT_CLR_HI1Q_HW_IDX_8822B BIT(23)
  3194. #define BIT_CLR_HI0Q_HW_IDX_8822B BIT(22)
  3195. #define BIT_CLR_BKQ_HW_IDX_8822B BIT(21)
  3196. #define BIT_CLR_BEQ_HW_IDX_8822B BIT(20)
  3197. #define BIT_CLR_VIQ_HW_IDX_8822B BIT(19)
  3198. #define BIT_CLR_VOQ_HW_IDX_8822B BIT(18)
  3199. #define BIT_CLR_MGQ_HW_IDX_8822B BIT(17)
  3200. #define BIT_CLR_RXQ_HW_IDX_8822B BIT(16)
  3201. #define BIT_CLR_HI7Q_HOST_IDX_8822B BIT(13)
  3202. #define BIT_CLR_HI6Q_HOST_IDX_8822B BIT(12)
  3203. #define BIT_CLR_HI5Q_HOST_IDX_8822B BIT(11)
  3204. #define BIT_CLR_HI4Q_HOST_IDX_8822B BIT(10)
  3205. #define BIT_CLR_HI3Q_HOST_IDX_8822B BIT(9)
  3206. #define BIT_CLR_HI2Q_HOST_IDX_8822B BIT(8)
  3207. #define BIT_CLR_HI1Q_HOST_IDX_8822B BIT(7)
  3208. #define BIT_CLR_HI0Q_HOST_IDX_8822B BIT(6)
  3209. #define BIT_CLR_BKQ_HOST_IDX_8822B BIT(5)
  3210. #define BIT_CLR_BEQ_HOST_IDX_8822B BIT(4)
  3211. #define BIT_CLR_VIQ_HOST_IDX_8822B BIT(3)
  3212. #define BIT_CLR_VOQ_HOST_IDX_8822B BIT(2)
  3213. #define BIT_CLR_MGQ_HOST_IDX_8822B BIT(1)
  3214. #define BIT_CLR_RXQ_HOST_IDX_8822B BIT(0)
  3215. /* 2 REG_VOQ_TXBD_IDX_8822B */
  3216. #define BIT_SHIFT_VOQ_HW_IDX_8822B 16
  3217. #define BIT_MASK_VOQ_HW_IDX_8822B 0xfff
  3218. #define BIT_VOQ_HW_IDX_8822B(x) (((x) & BIT_MASK_VOQ_HW_IDX_8822B) << BIT_SHIFT_VOQ_HW_IDX_8822B)
  3219. #define BIT_GET_VOQ_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_VOQ_HW_IDX_8822B) & BIT_MASK_VOQ_HW_IDX_8822B)
  3220. #define BIT_SHIFT_VOQ_HOST_IDX_8822B 0
  3221. #define BIT_MASK_VOQ_HOST_IDX_8822B 0xfff
  3222. #define BIT_VOQ_HOST_IDX_8822B(x) (((x) & BIT_MASK_VOQ_HOST_IDX_8822B) << BIT_SHIFT_VOQ_HOST_IDX_8822B)
  3223. #define BIT_GET_VOQ_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_VOQ_HOST_IDX_8822B) & BIT_MASK_VOQ_HOST_IDX_8822B)
  3224. /* 2 REG_VIQ_TXBD_IDX_8822B */
  3225. #define BIT_SHIFT_VIQ_HW_IDX_8822B 16
  3226. #define BIT_MASK_VIQ_HW_IDX_8822B 0xfff
  3227. #define BIT_VIQ_HW_IDX_8822B(x) (((x) & BIT_MASK_VIQ_HW_IDX_8822B) << BIT_SHIFT_VIQ_HW_IDX_8822B)
  3228. #define BIT_GET_VIQ_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_VIQ_HW_IDX_8822B) & BIT_MASK_VIQ_HW_IDX_8822B)
  3229. #define BIT_SHIFT_VIQ_HOST_IDX_8822B 0
  3230. #define BIT_MASK_VIQ_HOST_IDX_8822B 0xfff
  3231. #define BIT_VIQ_HOST_IDX_8822B(x) (((x) & BIT_MASK_VIQ_HOST_IDX_8822B) << BIT_SHIFT_VIQ_HOST_IDX_8822B)
  3232. #define BIT_GET_VIQ_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_VIQ_HOST_IDX_8822B) & BIT_MASK_VIQ_HOST_IDX_8822B)
  3233. /* 2 REG_BEQ_TXBD_IDX_8822B */
  3234. #define BIT_SHIFT_BEQ_HW_IDX_8822B 16
  3235. #define BIT_MASK_BEQ_HW_IDX_8822B 0xfff
  3236. #define BIT_BEQ_HW_IDX_8822B(x) (((x) & BIT_MASK_BEQ_HW_IDX_8822B) << BIT_SHIFT_BEQ_HW_IDX_8822B)
  3237. #define BIT_GET_BEQ_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_BEQ_HW_IDX_8822B) & BIT_MASK_BEQ_HW_IDX_8822B)
  3238. #define BIT_SHIFT_BEQ_HOST_IDX_8822B 0
  3239. #define BIT_MASK_BEQ_HOST_IDX_8822B 0xfff
  3240. #define BIT_BEQ_HOST_IDX_8822B(x) (((x) & BIT_MASK_BEQ_HOST_IDX_8822B) << BIT_SHIFT_BEQ_HOST_IDX_8822B)
  3241. #define BIT_GET_BEQ_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_BEQ_HOST_IDX_8822B) & BIT_MASK_BEQ_HOST_IDX_8822B)
  3242. /* 2 REG_BKQ_TXBD_IDX_8822B */
  3243. #define BIT_SHIFT_BKQ_HW_IDX_8822B 16
  3244. #define BIT_MASK_BKQ_HW_IDX_8822B 0xfff
  3245. #define BIT_BKQ_HW_IDX_8822B(x) (((x) & BIT_MASK_BKQ_HW_IDX_8822B) << BIT_SHIFT_BKQ_HW_IDX_8822B)
  3246. #define BIT_GET_BKQ_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_BKQ_HW_IDX_8822B) & BIT_MASK_BKQ_HW_IDX_8822B)
  3247. #define BIT_SHIFT_BKQ_HOST_IDX_8822B 0
  3248. #define BIT_MASK_BKQ_HOST_IDX_8822B 0xfff
  3249. #define BIT_BKQ_HOST_IDX_8822B(x) (((x) & BIT_MASK_BKQ_HOST_IDX_8822B) << BIT_SHIFT_BKQ_HOST_IDX_8822B)
  3250. #define BIT_GET_BKQ_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_BKQ_HOST_IDX_8822B) & BIT_MASK_BKQ_HOST_IDX_8822B)
  3251. /* 2 REG_MGQ_TXBD_IDX_8822B */
  3252. #define BIT_SHIFT_MGQ_HW_IDX_8822B 16
  3253. #define BIT_MASK_MGQ_HW_IDX_8822B 0xfff
  3254. #define BIT_MGQ_HW_IDX_8822B(x) (((x) & BIT_MASK_MGQ_HW_IDX_8822B) << BIT_SHIFT_MGQ_HW_IDX_8822B)
  3255. #define BIT_GET_MGQ_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_MGQ_HW_IDX_8822B) & BIT_MASK_MGQ_HW_IDX_8822B)
  3256. #define BIT_SHIFT_MGQ_HOST_IDX_8822B 0
  3257. #define BIT_MASK_MGQ_HOST_IDX_8822B 0xfff
  3258. #define BIT_MGQ_HOST_IDX_8822B(x) (((x) & BIT_MASK_MGQ_HOST_IDX_8822B) << BIT_SHIFT_MGQ_HOST_IDX_8822B)
  3259. #define BIT_GET_MGQ_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_MGQ_HOST_IDX_8822B) & BIT_MASK_MGQ_HOST_IDX_8822B)
  3260. /* 2 REG_RXQ_RXBD_IDX_8822B */
  3261. #define BIT_SHIFT_RXQ_HW_IDX_8822B 16
  3262. #define BIT_MASK_RXQ_HW_IDX_8822B 0xfff
  3263. #define BIT_RXQ_HW_IDX_8822B(x) (((x) & BIT_MASK_RXQ_HW_IDX_8822B) << BIT_SHIFT_RXQ_HW_IDX_8822B)
  3264. #define BIT_GET_RXQ_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_RXQ_HW_IDX_8822B) & BIT_MASK_RXQ_HW_IDX_8822B)
  3265. #define BIT_SHIFT_RXQ_HOST_IDX_8822B 0
  3266. #define BIT_MASK_RXQ_HOST_IDX_8822B 0xfff
  3267. #define BIT_RXQ_HOST_IDX_8822B(x) (((x) & BIT_MASK_RXQ_HOST_IDX_8822B) << BIT_SHIFT_RXQ_HOST_IDX_8822B)
  3268. #define BIT_GET_RXQ_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_RXQ_HOST_IDX_8822B) & BIT_MASK_RXQ_HOST_IDX_8822B)
  3269. /* 2 REG_HI0Q_TXBD_IDX_8822B */
  3270. #define BIT_SHIFT_HI0Q_HW_IDX_8822B 16
  3271. #define BIT_MASK_HI0Q_HW_IDX_8822B 0xfff
  3272. #define BIT_HI0Q_HW_IDX_8822B(x) (((x) & BIT_MASK_HI0Q_HW_IDX_8822B) << BIT_SHIFT_HI0Q_HW_IDX_8822B)
  3273. #define BIT_GET_HI0Q_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_HI0Q_HW_IDX_8822B) & BIT_MASK_HI0Q_HW_IDX_8822B)
  3274. #define BIT_SHIFT_HI0Q_HOST_IDX_8822B 0
  3275. #define BIT_MASK_HI0Q_HOST_IDX_8822B 0xfff
  3276. #define BIT_HI0Q_HOST_IDX_8822B(x) (((x) & BIT_MASK_HI0Q_HOST_IDX_8822B) << BIT_SHIFT_HI0Q_HOST_IDX_8822B)
  3277. #define BIT_GET_HI0Q_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_HI0Q_HOST_IDX_8822B) & BIT_MASK_HI0Q_HOST_IDX_8822B)
  3278. /* 2 REG_HI1Q_TXBD_IDX_8822B */
  3279. #define BIT_SHIFT_HI1Q_HW_IDX_8822B 16
  3280. #define BIT_MASK_HI1Q_HW_IDX_8822B 0xfff
  3281. #define BIT_HI1Q_HW_IDX_8822B(x) (((x) & BIT_MASK_HI1Q_HW_IDX_8822B) << BIT_SHIFT_HI1Q_HW_IDX_8822B)
  3282. #define BIT_GET_HI1Q_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_HI1Q_HW_IDX_8822B) & BIT_MASK_HI1Q_HW_IDX_8822B)
  3283. #define BIT_SHIFT_HI1Q_HOST_IDX_8822B 0
  3284. #define BIT_MASK_HI1Q_HOST_IDX_8822B 0xfff
  3285. #define BIT_HI1Q_HOST_IDX_8822B(x) (((x) & BIT_MASK_HI1Q_HOST_IDX_8822B) << BIT_SHIFT_HI1Q_HOST_IDX_8822B)
  3286. #define BIT_GET_HI1Q_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_HI1Q_HOST_IDX_8822B) & BIT_MASK_HI1Q_HOST_IDX_8822B)
  3287. /* 2 REG_HI2Q_TXBD_IDX_8822B */
  3288. #define BIT_SHIFT_HI2Q_HW_IDX_8822B 16
  3289. #define BIT_MASK_HI2Q_HW_IDX_8822B 0xfff
  3290. #define BIT_HI2Q_HW_IDX_8822B(x) (((x) & BIT_MASK_HI2Q_HW_IDX_8822B) << BIT_SHIFT_HI2Q_HW_IDX_8822B)
  3291. #define BIT_GET_HI2Q_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_HI2Q_HW_IDX_8822B) & BIT_MASK_HI2Q_HW_IDX_8822B)
  3292. #define BIT_SHIFT_HI2Q_HOST_IDX_8822B 0
  3293. #define BIT_MASK_HI2Q_HOST_IDX_8822B 0xfff
  3294. #define BIT_HI2Q_HOST_IDX_8822B(x) (((x) & BIT_MASK_HI2Q_HOST_IDX_8822B) << BIT_SHIFT_HI2Q_HOST_IDX_8822B)
  3295. #define BIT_GET_HI2Q_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_HI2Q_HOST_IDX_8822B) & BIT_MASK_HI2Q_HOST_IDX_8822B)
  3296. /* 2 REG_HI3Q_TXBD_IDX_8822B */
  3297. #define BIT_SHIFT_HI3Q_HW_IDX_8822B 16
  3298. #define BIT_MASK_HI3Q_HW_IDX_8822B 0xfff
  3299. #define BIT_HI3Q_HW_IDX_8822B(x) (((x) & BIT_MASK_HI3Q_HW_IDX_8822B) << BIT_SHIFT_HI3Q_HW_IDX_8822B)
  3300. #define BIT_GET_HI3Q_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_HI3Q_HW_IDX_8822B) & BIT_MASK_HI3Q_HW_IDX_8822B)
  3301. #define BIT_SHIFT_HI3Q_HOST_IDX_8822B 0
  3302. #define BIT_MASK_HI3Q_HOST_IDX_8822B 0xfff
  3303. #define BIT_HI3Q_HOST_IDX_8822B(x) (((x) & BIT_MASK_HI3Q_HOST_IDX_8822B) << BIT_SHIFT_HI3Q_HOST_IDX_8822B)
  3304. #define BIT_GET_HI3Q_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_HI3Q_HOST_IDX_8822B) & BIT_MASK_HI3Q_HOST_IDX_8822B)
  3305. /* 2 REG_HI4Q_TXBD_IDX_8822B */
  3306. #define BIT_SHIFT_HI4Q_HW_IDX_8822B 16
  3307. #define BIT_MASK_HI4Q_HW_IDX_8822B 0xfff
  3308. #define BIT_HI4Q_HW_IDX_8822B(x) (((x) & BIT_MASK_HI4Q_HW_IDX_8822B) << BIT_SHIFT_HI4Q_HW_IDX_8822B)
  3309. #define BIT_GET_HI4Q_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_HI4Q_HW_IDX_8822B) & BIT_MASK_HI4Q_HW_IDX_8822B)
  3310. #define BIT_SHIFT_HI4Q_HOST_IDX_8822B 0
  3311. #define BIT_MASK_HI4Q_HOST_IDX_8822B 0xfff
  3312. #define BIT_HI4Q_HOST_IDX_8822B(x) (((x) & BIT_MASK_HI4Q_HOST_IDX_8822B) << BIT_SHIFT_HI4Q_HOST_IDX_8822B)
  3313. #define BIT_GET_HI4Q_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_HI4Q_HOST_IDX_8822B) & BIT_MASK_HI4Q_HOST_IDX_8822B)
  3314. /* 2 REG_HI5Q_TXBD_IDX_8822B */
  3315. #define BIT_SHIFT_HI5Q_HW_IDX_8822B 16
  3316. #define BIT_MASK_HI5Q_HW_IDX_8822B 0xfff
  3317. #define BIT_HI5Q_HW_IDX_8822B(x) (((x) & BIT_MASK_HI5Q_HW_IDX_8822B) << BIT_SHIFT_HI5Q_HW_IDX_8822B)
  3318. #define BIT_GET_HI5Q_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_HI5Q_HW_IDX_8822B) & BIT_MASK_HI5Q_HW_IDX_8822B)
  3319. #define BIT_SHIFT_HI5Q_HOST_IDX_8822B 0
  3320. #define BIT_MASK_HI5Q_HOST_IDX_8822B 0xfff
  3321. #define BIT_HI5Q_HOST_IDX_8822B(x) (((x) & BIT_MASK_HI5Q_HOST_IDX_8822B) << BIT_SHIFT_HI5Q_HOST_IDX_8822B)
  3322. #define BIT_GET_HI5Q_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_HI5Q_HOST_IDX_8822B) & BIT_MASK_HI5Q_HOST_IDX_8822B)
  3323. /* 2 REG_HI6Q_TXBD_IDX_8822B */
  3324. #define BIT_SHIFT_HI6Q_HW_IDX_8822B 16
  3325. #define BIT_MASK_HI6Q_HW_IDX_8822B 0xfff
  3326. #define BIT_HI6Q_HW_IDX_8822B(x) (((x) & BIT_MASK_HI6Q_HW_IDX_8822B) << BIT_SHIFT_HI6Q_HW_IDX_8822B)
  3327. #define BIT_GET_HI6Q_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_HI6Q_HW_IDX_8822B) & BIT_MASK_HI6Q_HW_IDX_8822B)
  3328. #define BIT_SHIFT_HI6Q_HOST_IDX_8822B 0
  3329. #define BIT_MASK_HI6Q_HOST_IDX_8822B 0xfff
  3330. #define BIT_HI6Q_HOST_IDX_8822B(x) (((x) & BIT_MASK_HI6Q_HOST_IDX_8822B) << BIT_SHIFT_HI6Q_HOST_IDX_8822B)
  3331. #define BIT_GET_HI6Q_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_HI6Q_HOST_IDX_8822B) & BIT_MASK_HI6Q_HOST_IDX_8822B)
  3332. /* 2 REG_HI7Q_TXBD_IDX_8822B */
  3333. #define BIT_SHIFT_HI7Q_HW_IDX_8822B 16
  3334. #define BIT_MASK_HI7Q_HW_IDX_8822B 0xfff
  3335. #define BIT_HI7Q_HW_IDX_8822B(x) (((x) & BIT_MASK_HI7Q_HW_IDX_8822B) << BIT_SHIFT_HI7Q_HW_IDX_8822B)
  3336. #define BIT_GET_HI7Q_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_HI7Q_HW_IDX_8822B) & BIT_MASK_HI7Q_HW_IDX_8822B)
  3337. #define BIT_SHIFT_HI7Q_HOST_IDX_8822B 0
  3338. #define BIT_MASK_HI7Q_HOST_IDX_8822B 0xfff
  3339. #define BIT_HI7Q_HOST_IDX_8822B(x) (((x) & BIT_MASK_HI7Q_HOST_IDX_8822B) << BIT_SHIFT_HI7Q_HOST_IDX_8822B)
  3340. #define BIT_GET_HI7Q_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_HI7Q_HOST_IDX_8822B) & BIT_MASK_HI7Q_HOST_IDX_8822B)
  3341. /* 2 REG_DBG_SEL_V1_8822B */
  3342. #define BIT_SHIFT_DBG_SEL_8822B 0
  3343. #define BIT_MASK_DBG_SEL_8822B 0xff
  3344. #define BIT_DBG_SEL_8822B(x) (((x) & BIT_MASK_DBG_SEL_8822B) << BIT_SHIFT_DBG_SEL_8822B)
  3345. #define BIT_GET_DBG_SEL_8822B(x) (((x) >> BIT_SHIFT_DBG_SEL_8822B) & BIT_MASK_DBG_SEL_8822B)
  3346. /* 2 REG_PCIE_HRPWM1_V1_8822B */
  3347. #define BIT_SHIFT_PCIE_HRPWM_8822B 0
  3348. #define BIT_MASK_PCIE_HRPWM_8822B 0xff
  3349. #define BIT_PCIE_HRPWM_8822B(x) (((x) & BIT_MASK_PCIE_HRPWM_8822B) << BIT_SHIFT_PCIE_HRPWM_8822B)
  3350. #define BIT_GET_PCIE_HRPWM_8822B(x) (((x) >> BIT_SHIFT_PCIE_HRPWM_8822B) & BIT_MASK_PCIE_HRPWM_8822B)
  3351. /* 2 REG_PCIE_HCPWM1_V1_8822B */
  3352. #define BIT_SHIFT_PCIE_HCPWM_8822B 0
  3353. #define BIT_MASK_PCIE_HCPWM_8822B 0xff
  3354. #define BIT_PCIE_HCPWM_8822B(x) (((x) & BIT_MASK_PCIE_HCPWM_8822B) << BIT_SHIFT_PCIE_HCPWM_8822B)
  3355. #define BIT_GET_PCIE_HCPWM_8822B(x) (((x) >> BIT_SHIFT_PCIE_HCPWM_8822B) & BIT_MASK_PCIE_HCPWM_8822B)
  3356. /* 2 REG_PCIE_CTRL2_8822B */
  3357. #define BIT_DIS_TXDMA_PRE_8822B BIT(7)
  3358. #define BIT_DIS_RXDMA_PRE_8822B BIT(6)
  3359. #define BIT_SHIFT_HPS_CLKR_PCIE_8822B 4
  3360. #define BIT_MASK_HPS_CLKR_PCIE_8822B 0x3
  3361. #define BIT_HPS_CLKR_PCIE_8822B(x) (((x) & BIT_MASK_HPS_CLKR_PCIE_8822B) << BIT_SHIFT_HPS_CLKR_PCIE_8822B)
  3362. #define BIT_GET_HPS_CLKR_PCIE_8822B(x) (((x) >> BIT_SHIFT_HPS_CLKR_PCIE_8822B) & BIT_MASK_HPS_CLKR_PCIE_8822B)
  3363. #define BIT_PCIE_INT_8822B BIT(3)
  3364. #define BIT_TXFLAG_EXIT_L1_EN_8822B BIT(2)
  3365. #define BIT_EN_RXDMA_ALIGN_8822B BIT(1)
  3366. #define BIT_EN_TXDMA_ALIGN_8822B BIT(0)
  3367. /* 2 REG_PCIE_HRPWM2_V1_8822B */
  3368. #define BIT_SHIFT_PCIE_HRPWM2_8822B 0
  3369. #define BIT_MASK_PCIE_HRPWM2_8822B 0xffff
  3370. #define BIT_PCIE_HRPWM2_8822B(x) (((x) & BIT_MASK_PCIE_HRPWM2_8822B) << BIT_SHIFT_PCIE_HRPWM2_8822B)
  3371. #define BIT_GET_PCIE_HRPWM2_8822B(x) (((x) >> BIT_SHIFT_PCIE_HRPWM2_8822B) & BIT_MASK_PCIE_HRPWM2_8822B)
  3372. /* 2 REG_PCIE_HCPWM2_V1_8822B */
  3373. #define BIT_SHIFT_PCIE_HCPWM2_8822B 0
  3374. #define BIT_MASK_PCIE_HCPWM2_8822B 0xffff
  3375. #define BIT_PCIE_HCPWM2_8822B(x) (((x) & BIT_MASK_PCIE_HCPWM2_8822B) << BIT_SHIFT_PCIE_HCPWM2_8822B)
  3376. #define BIT_GET_PCIE_HCPWM2_8822B(x) (((x) >> BIT_SHIFT_PCIE_HCPWM2_8822B) & BIT_MASK_PCIE_HCPWM2_8822B)
  3377. /* 2 REG_PCIE_H2C_MSG_V1_8822B */
  3378. #define BIT_SHIFT_DRV2FW_INFO_8822B 0
  3379. #define BIT_MASK_DRV2FW_INFO_8822B 0xffffffffL
  3380. #define BIT_DRV2FW_INFO_8822B(x) (((x) & BIT_MASK_DRV2FW_INFO_8822B) << BIT_SHIFT_DRV2FW_INFO_8822B)
  3381. #define BIT_GET_DRV2FW_INFO_8822B(x) (((x) >> BIT_SHIFT_DRV2FW_INFO_8822B) & BIT_MASK_DRV2FW_INFO_8822B)
  3382. /* 2 REG_PCIE_C2H_MSG_V1_8822B */
  3383. #define BIT_SHIFT_HCI_PCIE_C2H_MSG_8822B 0
  3384. #define BIT_MASK_HCI_PCIE_C2H_MSG_8822B 0xffffffffL
  3385. #define BIT_HCI_PCIE_C2H_MSG_8822B(x) (((x) & BIT_MASK_HCI_PCIE_C2H_MSG_8822B) << BIT_SHIFT_HCI_PCIE_C2H_MSG_8822B)
  3386. #define BIT_GET_HCI_PCIE_C2H_MSG_8822B(x) (((x) >> BIT_SHIFT_HCI_PCIE_C2H_MSG_8822B) & BIT_MASK_HCI_PCIE_C2H_MSG_8822B)
  3387. /* 2 REG_DBI_WDATA_V1_8822B */
  3388. #define BIT_SHIFT_DBI_WDATA_8822B 0
  3389. #define BIT_MASK_DBI_WDATA_8822B 0xffffffffL
  3390. #define BIT_DBI_WDATA_8822B(x) (((x) & BIT_MASK_DBI_WDATA_8822B) << BIT_SHIFT_DBI_WDATA_8822B)
  3391. #define BIT_GET_DBI_WDATA_8822B(x) (((x) >> BIT_SHIFT_DBI_WDATA_8822B) & BIT_MASK_DBI_WDATA_8822B)
  3392. /* 2 REG_DBI_RDATA_V1_8822B */
  3393. #define BIT_SHIFT_DBI_RDATA_8822B 0
  3394. #define BIT_MASK_DBI_RDATA_8822B 0xffffffffL
  3395. #define BIT_DBI_RDATA_8822B(x) (((x) & BIT_MASK_DBI_RDATA_8822B) << BIT_SHIFT_DBI_RDATA_8822B)
  3396. #define BIT_GET_DBI_RDATA_8822B(x) (((x) >> BIT_SHIFT_DBI_RDATA_8822B) & BIT_MASK_DBI_RDATA_8822B)
  3397. /* 2 REG_DBI_FLAG_V1_8822B */
  3398. #define BIT_EN_STUCK_DBG_8822B BIT(26)
  3399. #define BIT_RX_STUCK_8822B BIT(25)
  3400. #define BIT_TX_STUCK_8822B BIT(24)
  3401. #define BIT_DBI_RFLAG_8822B BIT(17)
  3402. #define BIT_DBI_WFLAG_8822B BIT(16)
  3403. #define BIT_SHIFT_DBI_WREN_8822B 12
  3404. #define BIT_MASK_DBI_WREN_8822B 0xf
  3405. #define BIT_DBI_WREN_8822B(x) (((x) & BIT_MASK_DBI_WREN_8822B) << BIT_SHIFT_DBI_WREN_8822B)
  3406. #define BIT_GET_DBI_WREN_8822B(x) (((x) >> BIT_SHIFT_DBI_WREN_8822B) & BIT_MASK_DBI_WREN_8822B)
  3407. #define BIT_SHIFT_DBI_ADDR_8822B 0
  3408. #define BIT_MASK_DBI_ADDR_8822B 0xfff
  3409. #define BIT_DBI_ADDR_8822B(x) (((x) & BIT_MASK_DBI_ADDR_8822B) << BIT_SHIFT_DBI_ADDR_8822B)
  3410. #define BIT_GET_DBI_ADDR_8822B(x) (((x) >> BIT_SHIFT_DBI_ADDR_8822B) & BIT_MASK_DBI_ADDR_8822B)
  3411. /* 2 REG_MDIO_V1_8822B */
  3412. #define BIT_SHIFT_MDIO_RDATA_8822B 16
  3413. #define BIT_MASK_MDIO_RDATA_8822B 0xffff
  3414. #define BIT_MDIO_RDATA_8822B(x) (((x) & BIT_MASK_MDIO_RDATA_8822B) << BIT_SHIFT_MDIO_RDATA_8822B)
  3415. #define BIT_GET_MDIO_RDATA_8822B(x) (((x) >> BIT_SHIFT_MDIO_RDATA_8822B) & BIT_MASK_MDIO_RDATA_8822B)
  3416. #define BIT_SHIFT_MDIO_WDATA_8822B 0
  3417. #define BIT_MASK_MDIO_WDATA_8822B 0xffff
  3418. #define BIT_MDIO_WDATA_8822B(x) (((x) & BIT_MASK_MDIO_WDATA_8822B) << BIT_SHIFT_MDIO_WDATA_8822B)
  3419. #define BIT_GET_MDIO_WDATA_8822B(x) (((x) >> BIT_SHIFT_MDIO_WDATA_8822B) & BIT_MASK_MDIO_WDATA_8822B)
  3420. /* 2 REG_PCIE_MIX_CFG_8822B */
  3421. #define BIT_SHIFT_MDIO_PHY_ADDR_8822B 24
  3422. #define BIT_MASK_MDIO_PHY_ADDR_8822B 0x1f
  3423. #define BIT_MDIO_PHY_ADDR_8822B(x) (((x) & BIT_MASK_MDIO_PHY_ADDR_8822B) << BIT_SHIFT_MDIO_PHY_ADDR_8822B)
  3424. #define BIT_GET_MDIO_PHY_ADDR_8822B(x) (((x) >> BIT_SHIFT_MDIO_PHY_ADDR_8822B) & BIT_MASK_MDIO_PHY_ADDR_8822B)
  3425. #define BIT_SHIFT_WATCH_DOG_RECORD_V1_8822B 10
  3426. #define BIT_MASK_WATCH_DOG_RECORD_V1_8822B 0x3fff
  3427. #define BIT_WATCH_DOG_RECORD_V1_8822B(x) (((x) & BIT_MASK_WATCH_DOG_RECORD_V1_8822B) << BIT_SHIFT_WATCH_DOG_RECORD_V1_8822B)
  3428. #define BIT_GET_WATCH_DOG_RECORD_V1_8822B(x) (((x) >> BIT_SHIFT_WATCH_DOG_RECORD_V1_8822B) & BIT_MASK_WATCH_DOG_RECORD_V1_8822B)
  3429. #define BIT_R_IO_TIMEOUT_FLAG_V1_8822B BIT(9)
  3430. #define BIT_EN_WATCH_DOG_8822B BIT(8)
  3431. #define BIT_ECRC_EN_V1_8822B BIT(7)
  3432. #define BIT_MDIO_RFLAG_V1_8822B BIT(6)
  3433. #define BIT_MDIO_WFLAG_V1_8822B BIT(5)
  3434. #define BIT_SHIFT_MDIO_REG_ADDR_V1_8822B 0
  3435. #define BIT_MASK_MDIO_REG_ADDR_V1_8822B 0x1f
  3436. #define BIT_MDIO_REG_ADDR_V1_8822B(x) (((x) & BIT_MASK_MDIO_REG_ADDR_V1_8822B) << BIT_SHIFT_MDIO_REG_ADDR_V1_8822B)
  3437. #define BIT_GET_MDIO_REG_ADDR_V1_8822B(x) (((x) >> BIT_SHIFT_MDIO_REG_ADDR_V1_8822B) & BIT_MASK_MDIO_REG_ADDR_V1_8822B)
  3438. /* 2 REG_HCI_MIX_CFG_8822B */
  3439. #define BIT_HOST_GEN2_SUPPORT_8822B BIT(20)
  3440. #define BIT_SHIFT_TXDMA_ERR_FLAG_8822B 16
  3441. #define BIT_MASK_TXDMA_ERR_FLAG_8822B 0xf
  3442. #define BIT_TXDMA_ERR_FLAG_8822B(x) (((x) & BIT_MASK_TXDMA_ERR_FLAG_8822B) << BIT_SHIFT_TXDMA_ERR_FLAG_8822B)
  3443. #define BIT_GET_TXDMA_ERR_FLAG_8822B(x) (((x) >> BIT_SHIFT_TXDMA_ERR_FLAG_8822B) & BIT_MASK_TXDMA_ERR_FLAG_8822B)
  3444. #define BIT_SHIFT_EARLY_MODE_SEL_8822B 12
  3445. #define BIT_MASK_EARLY_MODE_SEL_8822B 0xf
  3446. #define BIT_EARLY_MODE_SEL_8822B(x) (((x) & BIT_MASK_EARLY_MODE_SEL_8822B) << BIT_SHIFT_EARLY_MODE_SEL_8822B)
  3447. #define BIT_GET_EARLY_MODE_SEL_8822B(x) (((x) >> BIT_SHIFT_EARLY_MODE_SEL_8822B) & BIT_MASK_EARLY_MODE_SEL_8822B)
  3448. #define BIT_EPHY_RX50_EN_8822B BIT(11)
  3449. #define BIT_SHIFT_MSI_TIMEOUT_ID_V1_8822B 8
  3450. #define BIT_MASK_MSI_TIMEOUT_ID_V1_8822B 0x7
  3451. #define BIT_MSI_TIMEOUT_ID_V1_8822B(x) (((x) & BIT_MASK_MSI_TIMEOUT_ID_V1_8822B) << BIT_SHIFT_MSI_TIMEOUT_ID_V1_8822B)
  3452. #define BIT_GET_MSI_TIMEOUT_ID_V1_8822B(x) (((x) >> BIT_SHIFT_MSI_TIMEOUT_ID_V1_8822B) & BIT_MASK_MSI_TIMEOUT_ID_V1_8822B)
  3453. #define BIT_RADDR_RD_8822B BIT(7)
  3454. #define BIT_EN_MUL_TAG_8822B BIT(6)
  3455. #define BIT_EN_EARLY_MODE_8822B BIT(5)
  3456. #define BIT_L0S_LINK_OFF_8822B BIT(4)
  3457. #define BIT_ACT_LINK_OFF_8822B BIT(3)
  3458. #define BIT_EN_SLOW_MAC_TX_8822B BIT(2)
  3459. #define BIT_EN_SLOW_MAC_RX_8822B BIT(1)
  3460. /* 2 REG_STC_INT_CS_8822B(PCIE STATE CHANGE INTERRUPT CONTROL AND STATUS) */
  3461. #define BIT_STC_INT_EN_8822B BIT(31)
  3462. #define BIT_SHIFT_STC_INT_FLAG_8822B 16
  3463. #define BIT_MASK_STC_INT_FLAG_8822B 0xff
  3464. #define BIT_STC_INT_FLAG_8822B(x) (((x) & BIT_MASK_STC_INT_FLAG_8822B) << BIT_SHIFT_STC_INT_FLAG_8822B)
  3465. #define BIT_GET_STC_INT_FLAG_8822B(x) (((x) >> BIT_SHIFT_STC_INT_FLAG_8822B) & BIT_MASK_STC_INT_FLAG_8822B)
  3466. #define BIT_SHIFT_STC_INT_IDX_8822B 8
  3467. #define BIT_MASK_STC_INT_IDX_8822B 0x7
  3468. #define BIT_STC_INT_IDX_8822B(x) (((x) & BIT_MASK_STC_INT_IDX_8822B) << BIT_SHIFT_STC_INT_IDX_8822B)
  3469. #define BIT_GET_STC_INT_IDX_8822B(x) (((x) >> BIT_SHIFT_STC_INT_IDX_8822B) & BIT_MASK_STC_INT_IDX_8822B)
  3470. #define BIT_SHIFT_STC_INT_REALTIME_CS_8822B 0
  3471. #define BIT_MASK_STC_INT_REALTIME_CS_8822B 0x3f
  3472. #define BIT_STC_INT_REALTIME_CS_8822B(x) (((x) & BIT_MASK_STC_INT_REALTIME_CS_8822B) << BIT_SHIFT_STC_INT_REALTIME_CS_8822B)
  3473. #define BIT_GET_STC_INT_REALTIME_CS_8822B(x) (((x) >> BIT_SHIFT_STC_INT_REALTIME_CS_8822B) & BIT_MASK_STC_INT_REALTIME_CS_8822B)
  3474. /* 2 REG_ST_INT_CFG_8822B(PCIE STATE CHANGE INTERRUPT CONFIGURATION) */
  3475. #define BIT_STC_INT_GRP_EN_8822B BIT(31)
  3476. #define BIT_SHIFT_STC_INT_EXPECT_LS_8822B 8
  3477. #define BIT_MASK_STC_INT_EXPECT_LS_8822B 0x3f
  3478. #define BIT_STC_INT_EXPECT_LS_8822B(x) (((x) & BIT_MASK_STC_INT_EXPECT_LS_8822B) << BIT_SHIFT_STC_INT_EXPECT_LS_8822B)
  3479. #define BIT_GET_STC_INT_EXPECT_LS_8822B(x) (((x) >> BIT_SHIFT_STC_INT_EXPECT_LS_8822B) & BIT_MASK_STC_INT_EXPECT_LS_8822B)
  3480. #define BIT_SHIFT_STC_INT_EXPECT_CS_8822B 0
  3481. #define BIT_MASK_STC_INT_EXPECT_CS_8822B 0x3f
  3482. #define BIT_STC_INT_EXPECT_CS_8822B(x) (((x) & BIT_MASK_STC_INT_EXPECT_CS_8822B) << BIT_SHIFT_STC_INT_EXPECT_CS_8822B)
  3483. #define BIT_GET_STC_INT_EXPECT_CS_8822B(x) (((x) >> BIT_SHIFT_STC_INT_EXPECT_CS_8822B) & BIT_MASK_STC_INT_EXPECT_CS_8822B)
  3484. /* 2 REG_CMU_DLY_CTRL_8822B(PCIE PHY CLOCK MGT UNIT DELAY CONTROL ) */
  3485. #define BIT_CMU_DLY_EN_8822B BIT(31)
  3486. #define BIT_CMU_DLY_MODE_8822B BIT(30)
  3487. #define BIT_SHIFT_CMU_DLY_PRE_DIV_8822B 0
  3488. #define BIT_MASK_CMU_DLY_PRE_DIV_8822B 0xff
  3489. #define BIT_CMU_DLY_PRE_DIV_8822B(x) (((x) & BIT_MASK_CMU_DLY_PRE_DIV_8822B) << BIT_SHIFT_CMU_DLY_PRE_DIV_8822B)
  3490. #define BIT_GET_CMU_DLY_PRE_DIV_8822B(x) (((x) >> BIT_SHIFT_CMU_DLY_PRE_DIV_8822B) & BIT_MASK_CMU_DLY_PRE_DIV_8822B)
  3491. /* 2 REG_CMU_DLY_CFG_8822B(PCIE PHY CLOCK MGT UNIT DELAY CONFIGURATION ) */
  3492. #define BIT_SHIFT_CMU_DLY_LTR_A2I_8822B 24
  3493. #define BIT_MASK_CMU_DLY_LTR_A2I_8822B 0xff
  3494. #define BIT_CMU_DLY_LTR_A2I_8822B(x) (((x) & BIT_MASK_CMU_DLY_LTR_A2I_8822B) << BIT_SHIFT_CMU_DLY_LTR_A2I_8822B)
  3495. #define BIT_GET_CMU_DLY_LTR_A2I_8822B(x) (((x) >> BIT_SHIFT_CMU_DLY_LTR_A2I_8822B) & BIT_MASK_CMU_DLY_LTR_A2I_8822B)
  3496. #define BIT_SHIFT_CMU_DLY_LTR_I2A_8822B 16
  3497. #define BIT_MASK_CMU_DLY_LTR_I2A_8822B 0xff
  3498. #define BIT_CMU_DLY_LTR_I2A_8822B(x) (((x) & BIT_MASK_CMU_DLY_LTR_I2A_8822B) << BIT_SHIFT_CMU_DLY_LTR_I2A_8822B)
  3499. #define BIT_GET_CMU_DLY_LTR_I2A_8822B(x) (((x) >> BIT_SHIFT_CMU_DLY_LTR_I2A_8822B) & BIT_MASK_CMU_DLY_LTR_I2A_8822B)
  3500. #define BIT_SHIFT_CMU_DLY_LTR_IDLE_8822B 8
  3501. #define BIT_MASK_CMU_DLY_LTR_IDLE_8822B 0xff
  3502. #define BIT_CMU_DLY_LTR_IDLE_8822B(x) (((x) & BIT_MASK_CMU_DLY_LTR_IDLE_8822B) << BIT_SHIFT_CMU_DLY_LTR_IDLE_8822B)
  3503. #define BIT_GET_CMU_DLY_LTR_IDLE_8822B(x) (((x) >> BIT_SHIFT_CMU_DLY_LTR_IDLE_8822B) & BIT_MASK_CMU_DLY_LTR_IDLE_8822B)
  3504. #define BIT_SHIFT_CMU_DLY_LTR_ACT_8822B 0
  3505. #define BIT_MASK_CMU_DLY_LTR_ACT_8822B 0xff
  3506. #define BIT_CMU_DLY_LTR_ACT_8822B(x) (((x) & BIT_MASK_CMU_DLY_LTR_ACT_8822B) << BIT_SHIFT_CMU_DLY_LTR_ACT_8822B)
  3507. #define BIT_GET_CMU_DLY_LTR_ACT_8822B(x) (((x) >> BIT_SHIFT_CMU_DLY_LTR_ACT_8822B) & BIT_MASK_CMU_DLY_LTR_ACT_8822B)
  3508. /* 2 REG_H2CQ_TXBD_DESA_8822B */
  3509. #define BIT_SHIFT_H2CQ_TXBD_DESA_8822B 0
  3510. #define BIT_MASK_H2CQ_TXBD_DESA_8822B 0xffffffffffffffffL
  3511. #define BIT_H2CQ_TXBD_DESA_8822B(x) (((x) & BIT_MASK_H2CQ_TXBD_DESA_8822B) << BIT_SHIFT_H2CQ_TXBD_DESA_8822B)
  3512. #define BIT_GET_H2CQ_TXBD_DESA_8822B(x) (((x) >> BIT_SHIFT_H2CQ_TXBD_DESA_8822B) & BIT_MASK_H2CQ_TXBD_DESA_8822B)
  3513. /* 2 REG_H2CQ_TXBD_NUM_8822B */
  3514. #define BIT_PCIE_H2CQ_FLAG_8822B BIT(14)
  3515. #define BIT_SHIFT_H2CQ_DESC_MODE_8822B 12
  3516. #define BIT_MASK_H2CQ_DESC_MODE_8822B 0x3
  3517. #define BIT_H2CQ_DESC_MODE_8822B(x) (((x) & BIT_MASK_H2CQ_DESC_MODE_8822B) << BIT_SHIFT_H2CQ_DESC_MODE_8822B)
  3518. #define BIT_GET_H2CQ_DESC_MODE_8822B(x) (((x) >> BIT_SHIFT_H2CQ_DESC_MODE_8822B) & BIT_MASK_H2CQ_DESC_MODE_8822B)
  3519. #define BIT_SHIFT_H2CQ_DESC_NUM_8822B 0
  3520. #define BIT_MASK_H2CQ_DESC_NUM_8822B 0xfff
  3521. #define BIT_H2CQ_DESC_NUM_8822B(x) (((x) & BIT_MASK_H2CQ_DESC_NUM_8822B) << BIT_SHIFT_H2CQ_DESC_NUM_8822B)
  3522. #define BIT_GET_H2CQ_DESC_NUM_8822B(x) (((x) >> BIT_SHIFT_H2CQ_DESC_NUM_8822B) & BIT_MASK_H2CQ_DESC_NUM_8822B)
  3523. /* 2 REG_H2CQ_TXBD_IDX_8822B */
  3524. #define BIT_SHIFT_H2CQ_HW_IDX_8822B 16
  3525. #define BIT_MASK_H2CQ_HW_IDX_8822B 0xfff
  3526. #define BIT_H2CQ_HW_IDX_8822B(x) (((x) & BIT_MASK_H2CQ_HW_IDX_8822B) << BIT_SHIFT_H2CQ_HW_IDX_8822B)
  3527. #define BIT_GET_H2CQ_HW_IDX_8822B(x) (((x) >> BIT_SHIFT_H2CQ_HW_IDX_8822B) & BIT_MASK_H2CQ_HW_IDX_8822B)
  3528. #define BIT_SHIFT_H2CQ_HOST_IDX_8822B 0
  3529. #define BIT_MASK_H2CQ_HOST_IDX_8822B 0xfff
  3530. #define BIT_H2CQ_HOST_IDX_8822B(x) (((x) & BIT_MASK_H2CQ_HOST_IDX_8822B) << BIT_SHIFT_H2CQ_HOST_IDX_8822B)
  3531. #define BIT_GET_H2CQ_HOST_IDX_8822B(x) (((x) >> BIT_SHIFT_H2CQ_HOST_IDX_8822B) & BIT_MASK_H2CQ_HOST_IDX_8822B)
  3532. /* 2 REG_H2CQ_CSR_8822B[31:0] (H2CQ CONTROL AND STATUS) */
  3533. #define BIT_H2CQ_FULL_8822B BIT(31)
  3534. #define BIT_CLR_H2CQ_HOST_IDX_8822B BIT(16)
  3535. #define BIT_CLR_H2CQ_HW_IDX_8822B BIT(8)
  3536. /* 2 REG_CHANGE_PCIE_SPEED_8822B */
  3537. #define BIT_CHANGE_PCIE_SPEED_8822B BIT(18)
  3538. #define BIT_SHIFT_GEN1_GEN2_8822B 16
  3539. #define BIT_MASK_GEN1_GEN2_8822B 0x3
  3540. #define BIT_GEN1_GEN2_8822B(x) (((x) & BIT_MASK_GEN1_GEN2_8822B) << BIT_SHIFT_GEN1_GEN2_8822B)
  3541. #define BIT_GET_GEN1_GEN2_8822B(x) (((x) >> BIT_SHIFT_GEN1_GEN2_8822B) & BIT_MASK_GEN1_GEN2_8822B)
  3542. #define BIT_SHIFT_AUTO_HANG_RELEASE_8822B 0
  3543. #define BIT_MASK_AUTO_HANG_RELEASE_8822B 0x7
  3544. #define BIT_AUTO_HANG_RELEASE_8822B(x) (((x) & BIT_MASK_AUTO_HANG_RELEASE_8822B) << BIT_SHIFT_AUTO_HANG_RELEASE_8822B)
  3545. #define BIT_GET_AUTO_HANG_RELEASE_8822B(x) (((x) >> BIT_SHIFT_AUTO_HANG_RELEASE_8822B) & BIT_MASK_AUTO_HANG_RELEASE_8822B)
  3546. /* 2 REG_OLD_DEHANG_8822B */
  3547. #define BIT_OLD_DEHANG_8822B BIT(1)
  3548. /* 2 REG_Q0_INFO_8822B */
  3549. #define BIT_SHIFT_QUEUEMACID_Q0_V1_8822B 25
  3550. #define BIT_MASK_QUEUEMACID_Q0_V1_8822B 0x7f
  3551. #define BIT_QUEUEMACID_Q0_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_Q0_V1_8822B) << BIT_SHIFT_QUEUEMACID_Q0_V1_8822B)
  3552. #define BIT_GET_QUEUEMACID_Q0_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q0_V1_8822B) & BIT_MASK_QUEUEMACID_Q0_V1_8822B)
  3553. #define BIT_SHIFT_QUEUEAC_Q0_V1_8822B 23
  3554. #define BIT_MASK_QUEUEAC_Q0_V1_8822B 0x3
  3555. #define BIT_QUEUEAC_Q0_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_Q0_V1_8822B) << BIT_SHIFT_QUEUEAC_Q0_V1_8822B)
  3556. #define BIT_GET_QUEUEAC_Q0_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_Q0_V1_8822B) & BIT_MASK_QUEUEAC_Q0_V1_8822B)
  3557. #define BIT_TIDEMPTY_Q0_V1_8822B BIT(22)
  3558. #define BIT_SHIFT_TAIL_PKT_Q0_V2_8822B 11
  3559. #define BIT_MASK_TAIL_PKT_Q0_V2_8822B 0x7ff
  3560. #define BIT_TAIL_PKT_Q0_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_Q0_V2_8822B) << BIT_SHIFT_TAIL_PKT_Q0_V2_8822B)
  3561. #define BIT_GET_TAIL_PKT_Q0_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q0_V2_8822B) & BIT_MASK_TAIL_PKT_Q0_V2_8822B)
  3562. #define BIT_SHIFT_HEAD_PKT_Q0_V1_8822B 0
  3563. #define BIT_MASK_HEAD_PKT_Q0_V1_8822B 0x7ff
  3564. #define BIT_HEAD_PKT_Q0_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_Q0_V1_8822B) << BIT_SHIFT_HEAD_PKT_Q0_V1_8822B)
  3565. #define BIT_GET_HEAD_PKT_Q0_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q0_V1_8822B) & BIT_MASK_HEAD_PKT_Q0_V1_8822B)
  3566. /* 2 REG_Q1_INFO_8822B */
  3567. #define BIT_SHIFT_QUEUEMACID_Q1_V1_8822B 25
  3568. #define BIT_MASK_QUEUEMACID_Q1_V1_8822B 0x7f
  3569. #define BIT_QUEUEMACID_Q1_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_Q1_V1_8822B) << BIT_SHIFT_QUEUEMACID_Q1_V1_8822B)
  3570. #define BIT_GET_QUEUEMACID_Q1_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q1_V1_8822B) & BIT_MASK_QUEUEMACID_Q1_V1_8822B)
  3571. #define BIT_SHIFT_QUEUEAC_Q1_V1_8822B 23
  3572. #define BIT_MASK_QUEUEAC_Q1_V1_8822B 0x3
  3573. #define BIT_QUEUEAC_Q1_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_Q1_V1_8822B) << BIT_SHIFT_QUEUEAC_Q1_V1_8822B)
  3574. #define BIT_GET_QUEUEAC_Q1_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_Q1_V1_8822B) & BIT_MASK_QUEUEAC_Q1_V1_8822B)
  3575. #define BIT_TIDEMPTY_Q1_V1_8822B BIT(22)
  3576. #define BIT_SHIFT_TAIL_PKT_Q1_V2_8822B 11
  3577. #define BIT_MASK_TAIL_PKT_Q1_V2_8822B 0x7ff
  3578. #define BIT_TAIL_PKT_Q1_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_Q1_V2_8822B) << BIT_SHIFT_TAIL_PKT_Q1_V2_8822B)
  3579. #define BIT_GET_TAIL_PKT_Q1_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q1_V2_8822B) & BIT_MASK_TAIL_PKT_Q1_V2_8822B)
  3580. #define BIT_SHIFT_HEAD_PKT_Q1_V1_8822B 0
  3581. #define BIT_MASK_HEAD_PKT_Q1_V1_8822B 0x7ff
  3582. #define BIT_HEAD_PKT_Q1_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_Q1_V1_8822B) << BIT_SHIFT_HEAD_PKT_Q1_V1_8822B)
  3583. #define BIT_GET_HEAD_PKT_Q1_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q1_V1_8822B) & BIT_MASK_HEAD_PKT_Q1_V1_8822B)
  3584. /* 2 REG_Q2_INFO_8822B */
  3585. #define BIT_SHIFT_QUEUEMACID_Q2_V1_8822B 25
  3586. #define BIT_MASK_QUEUEMACID_Q2_V1_8822B 0x7f
  3587. #define BIT_QUEUEMACID_Q2_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_Q2_V1_8822B) << BIT_SHIFT_QUEUEMACID_Q2_V1_8822B)
  3588. #define BIT_GET_QUEUEMACID_Q2_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q2_V1_8822B) & BIT_MASK_QUEUEMACID_Q2_V1_8822B)
  3589. #define BIT_SHIFT_QUEUEAC_Q2_V1_8822B 23
  3590. #define BIT_MASK_QUEUEAC_Q2_V1_8822B 0x3
  3591. #define BIT_QUEUEAC_Q2_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_Q2_V1_8822B) << BIT_SHIFT_QUEUEAC_Q2_V1_8822B)
  3592. #define BIT_GET_QUEUEAC_Q2_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_Q2_V1_8822B) & BIT_MASK_QUEUEAC_Q2_V1_8822B)
  3593. #define BIT_TIDEMPTY_Q2_V1_8822B BIT(22)
  3594. #define BIT_SHIFT_TAIL_PKT_Q2_V2_8822B 11
  3595. #define BIT_MASK_TAIL_PKT_Q2_V2_8822B 0x7ff
  3596. #define BIT_TAIL_PKT_Q2_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_Q2_V2_8822B) << BIT_SHIFT_TAIL_PKT_Q2_V2_8822B)
  3597. #define BIT_GET_TAIL_PKT_Q2_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q2_V2_8822B) & BIT_MASK_TAIL_PKT_Q2_V2_8822B)
  3598. #define BIT_SHIFT_HEAD_PKT_Q2_V1_8822B 0
  3599. #define BIT_MASK_HEAD_PKT_Q2_V1_8822B 0x7ff
  3600. #define BIT_HEAD_PKT_Q2_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_Q2_V1_8822B) << BIT_SHIFT_HEAD_PKT_Q2_V1_8822B)
  3601. #define BIT_GET_HEAD_PKT_Q2_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q2_V1_8822B) & BIT_MASK_HEAD_PKT_Q2_V1_8822B)
  3602. /* 2 REG_Q3_INFO_8822B */
  3603. #define BIT_SHIFT_QUEUEMACID_Q3_V1_8822B 25
  3604. #define BIT_MASK_QUEUEMACID_Q3_V1_8822B 0x7f
  3605. #define BIT_QUEUEMACID_Q3_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_Q3_V1_8822B) << BIT_SHIFT_QUEUEMACID_Q3_V1_8822B)
  3606. #define BIT_GET_QUEUEMACID_Q3_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q3_V1_8822B) & BIT_MASK_QUEUEMACID_Q3_V1_8822B)
  3607. #define BIT_SHIFT_QUEUEAC_Q3_V1_8822B 23
  3608. #define BIT_MASK_QUEUEAC_Q3_V1_8822B 0x3
  3609. #define BIT_QUEUEAC_Q3_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_Q3_V1_8822B) << BIT_SHIFT_QUEUEAC_Q3_V1_8822B)
  3610. #define BIT_GET_QUEUEAC_Q3_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_Q3_V1_8822B) & BIT_MASK_QUEUEAC_Q3_V1_8822B)
  3611. #define BIT_TIDEMPTY_Q3_V1_8822B BIT(22)
  3612. #define BIT_SHIFT_TAIL_PKT_Q3_V2_8822B 11
  3613. #define BIT_MASK_TAIL_PKT_Q3_V2_8822B 0x7ff
  3614. #define BIT_TAIL_PKT_Q3_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_Q3_V2_8822B) << BIT_SHIFT_TAIL_PKT_Q3_V2_8822B)
  3615. #define BIT_GET_TAIL_PKT_Q3_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q3_V2_8822B) & BIT_MASK_TAIL_PKT_Q3_V2_8822B)
  3616. #define BIT_SHIFT_HEAD_PKT_Q3_V1_8822B 0
  3617. #define BIT_MASK_HEAD_PKT_Q3_V1_8822B 0x7ff
  3618. #define BIT_HEAD_PKT_Q3_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_Q3_V1_8822B) << BIT_SHIFT_HEAD_PKT_Q3_V1_8822B)
  3619. #define BIT_GET_HEAD_PKT_Q3_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q3_V1_8822B) & BIT_MASK_HEAD_PKT_Q3_V1_8822B)
  3620. /* 2 REG_MGQ_INFO_8822B */
  3621. #define BIT_SHIFT_QUEUEMACID_MGQ_V1_8822B 25
  3622. #define BIT_MASK_QUEUEMACID_MGQ_V1_8822B 0x7f
  3623. #define BIT_QUEUEMACID_MGQ_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_MGQ_V1_8822B) << BIT_SHIFT_QUEUEMACID_MGQ_V1_8822B)
  3624. #define BIT_GET_QUEUEMACID_MGQ_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_MGQ_V1_8822B) & BIT_MASK_QUEUEMACID_MGQ_V1_8822B)
  3625. #define BIT_SHIFT_QUEUEAC_MGQ_V1_8822B 23
  3626. #define BIT_MASK_QUEUEAC_MGQ_V1_8822B 0x3
  3627. #define BIT_QUEUEAC_MGQ_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_MGQ_V1_8822B) << BIT_SHIFT_QUEUEAC_MGQ_V1_8822B)
  3628. #define BIT_GET_QUEUEAC_MGQ_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_MGQ_V1_8822B) & BIT_MASK_QUEUEAC_MGQ_V1_8822B)
  3629. #define BIT_TIDEMPTY_MGQ_V1_8822B BIT(22)
  3630. #define BIT_SHIFT_TAIL_PKT_MGQ_V2_8822B 11
  3631. #define BIT_MASK_TAIL_PKT_MGQ_V2_8822B 0x7ff
  3632. #define BIT_TAIL_PKT_MGQ_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_MGQ_V2_8822B) << BIT_SHIFT_TAIL_PKT_MGQ_V2_8822B)
  3633. #define BIT_GET_TAIL_PKT_MGQ_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_MGQ_V2_8822B) & BIT_MASK_TAIL_PKT_MGQ_V2_8822B)
  3634. #define BIT_SHIFT_HEAD_PKT_MGQ_V1_8822B 0
  3635. #define BIT_MASK_HEAD_PKT_MGQ_V1_8822B 0x7ff
  3636. #define BIT_HEAD_PKT_MGQ_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_MGQ_V1_8822B) << BIT_SHIFT_HEAD_PKT_MGQ_V1_8822B)
  3637. #define BIT_GET_HEAD_PKT_MGQ_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_MGQ_V1_8822B) & BIT_MASK_HEAD_PKT_MGQ_V1_8822B)
  3638. /* 2 REG_HIQ_INFO_8822B */
  3639. #define BIT_SHIFT_QUEUEMACID_HIQ_V1_8822B 25
  3640. #define BIT_MASK_QUEUEMACID_HIQ_V1_8822B 0x7f
  3641. #define BIT_QUEUEMACID_HIQ_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_HIQ_V1_8822B) << BIT_SHIFT_QUEUEMACID_HIQ_V1_8822B)
  3642. #define BIT_GET_QUEUEMACID_HIQ_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_HIQ_V1_8822B) & BIT_MASK_QUEUEMACID_HIQ_V1_8822B)
  3643. #define BIT_SHIFT_QUEUEAC_HIQ_V1_8822B 23
  3644. #define BIT_MASK_QUEUEAC_HIQ_V1_8822B 0x3
  3645. #define BIT_QUEUEAC_HIQ_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_HIQ_V1_8822B) << BIT_SHIFT_QUEUEAC_HIQ_V1_8822B)
  3646. #define BIT_GET_QUEUEAC_HIQ_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_HIQ_V1_8822B) & BIT_MASK_QUEUEAC_HIQ_V1_8822B)
  3647. #define BIT_TIDEMPTY_HIQ_V1_8822B BIT(22)
  3648. #define BIT_SHIFT_TAIL_PKT_HIQ_V2_8822B 11
  3649. #define BIT_MASK_TAIL_PKT_HIQ_V2_8822B 0x7ff
  3650. #define BIT_TAIL_PKT_HIQ_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_HIQ_V2_8822B) << BIT_SHIFT_TAIL_PKT_HIQ_V2_8822B)
  3651. #define BIT_GET_TAIL_PKT_HIQ_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_HIQ_V2_8822B) & BIT_MASK_TAIL_PKT_HIQ_V2_8822B)
  3652. #define BIT_SHIFT_HEAD_PKT_HIQ_V1_8822B 0
  3653. #define BIT_MASK_HEAD_PKT_HIQ_V1_8822B 0x7ff
  3654. #define BIT_HEAD_PKT_HIQ_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_HIQ_V1_8822B) << BIT_SHIFT_HEAD_PKT_HIQ_V1_8822B)
  3655. #define BIT_GET_HEAD_PKT_HIQ_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_HIQ_V1_8822B) & BIT_MASK_HEAD_PKT_HIQ_V1_8822B)
  3656. /* 2 REG_BCNQ_INFO_8822B */
  3657. #define BIT_SHIFT_BCNQ_HEAD_PG_V1_8822B 0
  3658. #define BIT_MASK_BCNQ_HEAD_PG_V1_8822B 0xfff
  3659. #define BIT_BCNQ_HEAD_PG_V1_8822B(x) (((x) & BIT_MASK_BCNQ_HEAD_PG_V1_8822B) << BIT_SHIFT_BCNQ_HEAD_PG_V1_8822B)
  3660. #define BIT_GET_BCNQ_HEAD_PG_V1_8822B(x) (((x) >> BIT_SHIFT_BCNQ_HEAD_PG_V1_8822B) & BIT_MASK_BCNQ_HEAD_PG_V1_8822B)
  3661. /* 2 REG_TXPKT_EMPTY_8822B */
  3662. #define BIT_BCNQ_EMPTY_8822B BIT(11)
  3663. #define BIT_HQQ_EMPTY_8822B BIT(10)
  3664. #define BIT_MQQ_EMPTY_8822B BIT(9)
  3665. #define BIT_MGQ_CPU_EMPTY_8822B BIT(8)
  3666. #define BIT_AC7Q_EMPTY_8822B BIT(7)
  3667. #define BIT_AC6Q_EMPTY_8822B BIT(6)
  3668. #define BIT_AC5Q_EMPTY_8822B BIT(5)
  3669. #define BIT_AC4Q_EMPTY_8822B BIT(4)
  3670. #define BIT_AC3Q_EMPTY_8822B BIT(3)
  3671. #define BIT_AC2Q_EMPTY_8822B BIT(2)
  3672. #define BIT_AC1Q_EMPTY_8822B BIT(1)
  3673. #define BIT_AC0Q_EMPTY_8822B BIT(0)
  3674. /* 2 REG_CPU_MGQ_INFO_8822B */
  3675. #define BIT_BCN1_POLL_8822B BIT(30)
  3676. #define BIT_CPUMGT_POLL_8822B BIT(29)
  3677. #define BIT_BCN_POLL_8822B BIT(28)
  3678. #define BIT_CPUMGQ_FW_NUM_V1_8822B BIT(12)
  3679. #define BIT_SHIFT_FW_FREE_TAIL_V1_8822B 0
  3680. #define BIT_MASK_FW_FREE_TAIL_V1_8822B 0xfff
  3681. #define BIT_FW_FREE_TAIL_V1_8822B(x) (((x) & BIT_MASK_FW_FREE_TAIL_V1_8822B) << BIT_SHIFT_FW_FREE_TAIL_V1_8822B)
  3682. #define BIT_GET_FW_FREE_TAIL_V1_8822B(x) (((x) >> BIT_SHIFT_FW_FREE_TAIL_V1_8822B) & BIT_MASK_FW_FREE_TAIL_V1_8822B)
  3683. /* 2 REG_FWHW_TXQ_CTRL_8822B */
  3684. #define BIT_RTS_LIMIT_IN_OFDM_8822B BIT(23)
  3685. #define BIT_EN_BCNQ_DL_8822B BIT(22)
  3686. #define BIT_EN_RD_RESP_NAV_BK_8822B BIT(21)
  3687. #define BIT_EN_WR_FREE_TAIL_8822B BIT(20)
  3688. #define BIT_SHIFT_EN_QUEUE_RPT_8822B 8
  3689. #define BIT_MASK_EN_QUEUE_RPT_8822B 0xff
  3690. #define BIT_EN_QUEUE_RPT_8822B(x) (((x) & BIT_MASK_EN_QUEUE_RPT_8822B) << BIT_SHIFT_EN_QUEUE_RPT_8822B)
  3691. #define BIT_GET_EN_QUEUE_RPT_8822B(x) (((x) >> BIT_SHIFT_EN_QUEUE_RPT_8822B) & BIT_MASK_EN_QUEUE_RPT_8822B)
  3692. #define BIT_EN_RTY_BK_8822B BIT(7)
  3693. #define BIT_EN_USE_INI_RAT_8822B BIT(6)
  3694. #define BIT_EN_RTS_NAV_BK_8822B BIT(5)
  3695. #define BIT_DIS_SSN_CHECK_8822B BIT(4)
  3696. #define BIT_MACID_MATCH_RTS_8822B BIT(3)
  3697. #define BIT_EN_BCN_TRXRPT_V1_8822B BIT(2)
  3698. #define BIT_EN_FTMACKRPT_8822B BIT(1)
  3699. #define BIT_EN_FTMRPT_8822B BIT(0)
  3700. /* 2 REG_DATAFB_SEL_8822B */
  3701. #define BIT__R_EN_RTY_BK_COD_8822B BIT(2)
  3702. #define BIT_SHIFT__R_DATA_FALLBACK_SEL_8822B 0
  3703. #define BIT_MASK__R_DATA_FALLBACK_SEL_8822B 0x3
  3704. #define BIT__R_DATA_FALLBACK_SEL_8822B(x) (((x) & BIT_MASK__R_DATA_FALLBACK_SEL_8822B) << BIT_SHIFT__R_DATA_FALLBACK_SEL_8822B)
  3705. #define BIT_GET__R_DATA_FALLBACK_SEL_8822B(x) (((x) >> BIT_SHIFT__R_DATA_FALLBACK_SEL_8822B) & BIT_MASK__R_DATA_FALLBACK_SEL_8822B)
  3706. /* 2 REG_BCNQ_BDNY_V1_8822B */
  3707. #define BIT_SHIFT_BCNQ_PGBNDY_V1_8822B 0
  3708. #define BIT_MASK_BCNQ_PGBNDY_V1_8822B 0xfff
  3709. #define BIT_BCNQ_PGBNDY_V1_8822B(x) (((x) & BIT_MASK_BCNQ_PGBNDY_V1_8822B) << BIT_SHIFT_BCNQ_PGBNDY_V1_8822B)
  3710. #define BIT_GET_BCNQ_PGBNDY_V1_8822B(x) (((x) >> BIT_SHIFT_BCNQ_PGBNDY_V1_8822B) & BIT_MASK_BCNQ_PGBNDY_V1_8822B)
  3711. /* 2 REG_LIFETIME_EN_8822B */
  3712. #define BIT_BT_INT_CPU_8822B BIT(7)
  3713. #define BIT_BT_INT_PTA_8822B BIT(6)
  3714. #define BIT_EN_CTRL_RTYBIT_8822B BIT(4)
  3715. #define BIT_LIFETIME_BK_EN_8822B BIT(3)
  3716. #define BIT_LIFETIME_BE_EN_8822B BIT(2)
  3717. #define BIT_LIFETIME_VI_EN_8822B BIT(1)
  3718. #define BIT_LIFETIME_VO_EN_8822B BIT(0)
  3719. /* 2 REG_SPEC_SIFS_8822B */
  3720. #define BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8822B 8
  3721. #define BIT_MASK_SPEC_SIFS_OFDM_PTCL_8822B 0xff
  3722. #define BIT_SPEC_SIFS_OFDM_PTCL_8822B(x) (((x) & BIT_MASK_SPEC_SIFS_OFDM_PTCL_8822B) << BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8822B)
  3723. #define BIT_GET_SPEC_SIFS_OFDM_PTCL_8822B(x) (((x) >> BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8822B) & BIT_MASK_SPEC_SIFS_OFDM_PTCL_8822B)
  3724. #define BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8822B 0
  3725. #define BIT_MASK_SPEC_SIFS_CCK_PTCL_8822B 0xff
  3726. #define BIT_SPEC_SIFS_CCK_PTCL_8822B(x) (((x) & BIT_MASK_SPEC_SIFS_CCK_PTCL_8822B) << BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8822B)
  3727. #define BIT_GET_SPEC_SIFS_CCK_PTCL_8822B(x) (((x) >> BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8822B) & BIT_MASK_SPEC_SIFS_CCK_PTCL_8822B)
  3728. /* 2 REG_RETRY_LIMIT_8822B */
  3729. #define BIT_SHIFT_SRL_8822B 8
  3730. #define BIT_MASK_SRL_8822B 0x3f
  3731. #define BIT_SRL_8822B(x) (((x) & BIT_MASK_SRL_8822B) << BIT_SHIFT_SRL_8822B)
  3732. #define BIT_GET_SRL_8822B(x) (((x) >> BIT_SHIFT_SRL_8822B) & BIT_MASK_SRL_8822B)
  3733. #define BIT_SHIFT_LRL_8822B 0
  3734. #define BIT_MASK_LRL_8822B 0x3f
  3735. #define BIT_LRL_8822B(x) (((x) & BIT_MASK_LRL_8822B) << BIT_SHIFT_LRL_8822B)
  3736. #define BIT_GET_LRL_8822B(x) (((x) >> BIT_SHIFT_LRL_8822B) & BIT_MASK_LRL_8822B)
  3737. /* 2 REG_TXBF_CTRL_8822B */
  3738. #define BIT_R_ENABLE_NDPA_8822B BIT(31)
  3739. #define BIT_USE_NDPA_PARAMETER_8822B BIT(30)
  3740. #define BIT_R_PROP_TXBF_8822B BIT(29)
  3741. #define BIT_R_EN_NDPA_INT_8822B BIT(28)
  3742. #define BIT_R_TXBF1_80M_8822B BIT(27)
  3743. #define BIT_R_TXBF1_40M_8822B BIT(26)
  3744. #define BIT_R_TXBF1_20M_8822B BIT(25)
  3745. #define BIT_SHIFT_R_TXBF1_AID_8822B 16
  3746. #define BIT_MASK_R_TXBF1_AID_8822B 0x1ff
  3747. #define BIT_R_TXBF1_AID_8822B(x) (((x) & BIT_MASK_R_TXBF1_AID_8822B) << BIT_SHIFT_R_TXBF1_AID_8822B)
  3748. #define BIT_GET_R_TXBF1_AID_8822B(x) (((x) >> BIT_SHIFT_R_TXBF1_AID_8822B) & BIT_MASK_R_TXBF1_AID_8822B)
  3749. #define BIT_DIS_NDP_BFEN_8822B BIT(15)
  3750. #define BIT_R_TXBCN_NOBLOCK_NDP_8822B BIT(14)
  3751. #define BIT_R_TXBF0_80M_8822B BIT(11)
  3752. #define BIT_R_TXBF0_40M_8822B BIT(10)
  3753. #define BIT_R_TXBF0_20M_8822B BIT(9)
  3754. #define BIT_SHIFT_R_TXBF0_AID_8822B 0
  3755. #define BIT_MASK_R_TXBF0_AID_8822B 0x1ff
  3756. #define BIT_R_TXBF0_AID_8822B(x) (((x) & BIT_MASK_R_TXBF0_AID_8822B) << BIT_SHIFT_R_TXBF0_AID_8822B)
  3757. #define BIT_GET_R_TXBF0_AID_8822B(x) (((x) >> BIT_SHIFT_R_TXBF0_AID_8822B) & BIT_MASK_R_TXBF0_AID_8822B)
  3758. /* 2 REG_DARFRC_8822B */
  3759. #define BIT_SHIFT_DARF_RC8_8822B (56 & CPU_OPT_WIDTH)
  3760. #define BIT_MASK_DARF_RC8_8822B 0x1f
  3761. #define BIT_DARF_RC8_8822B(x) (((x) & BIT_MASK_DARF_RC8_8822B) << BIT_SHIFT_DARF_RC8_8822B)
  3762. #define BIT_GET_DARF_RC8_8822B(x) (((x) >> BIT_SHIFT_DARF_RC8_8822B) & BIT_MASK_DARF_RC8_8822B)
  3763. #define BIT_SHIFT_DARF_RC7_8822B (48 & CPU_OPT_WIDTH)
  3764. #define BIT_MASK_DARF_RC7_8822B 0x1f
  3765. #define BIT_DARF_RC7_8822B(x) (((x) & BIT_MASK_DARF_RC7_8822B) << BIT_SHIFT_DARF_RC7_8822B)
  3766. #define BIT_GET_DARF_RC7_8822B(x) (((x) >> BIT_SHIFT_DARF_RC7_8822B) & BIT_MASK_DARF_RC7_8822B)
  3767. #define BIT_SHIFT_DARF_RC6_8822B (40 & CPU_OPT_WIDTH)
  3768. #define BIT_MASK_DARF_RC6_8822B 0x1f
  3769. #define BIT_DARF_RC6_8822B(x) (((x) & BIT_MASK_DARF_RC6_8822B) << BIT_SHIFT_DARF_RC6_8822B)
  3770. #define BIT_GET_DARF_RC6_8822B(x) (((x) >> BIT_SHIFT_DARF_RC6_8822B) & BIT_MASK_DARF_RC6_8822B)
  3771. #define BIT_SHIFT_DARF_RC5_8822B (32 & CPU_OPT_WIDTH)
  3772. #define BIT_MASK_DARF_RC5_8822B 0x1f
  3773. #define BIT_DARF_RC5_8822B(x) (((x) & BIT_MASK_DARF_RC5_8822B) << BIT_SHIFT_DARF_RC5_8822B)
  3774. #define BIT_GET_DARF_RC5_8822B(x) (((x) >> BIT_SHIFT_DARF_RC5_8822B) & BIT_MASK_DARF_RC5_8822B)
  3775. #define BIT_SHIFT_DARF_RC4_8822B 24
  3776. #define BIT_MASK_DARF_RC4_8822B 0x1f
  3777. #define BIT_DARF_RC4_8822B(x) (((x) & BIT_MASK_DARF_RC4_8822B) << BIT_SHIFT_DARF_RC4_8822B)
  3778. #define BIT_GET_DARF_RC4_8822B(x) (((x) >> BIT_SHIFT_DARF_RC4_8822B) & BIT_MASK_DARF_RC4_8822B)
  3779. #define BIT_SHIFT_DARF_RC3_8822B 16
  3780. #define BIT_MASK_DARF_RC3_8822B 0x1f
  3781. #define BIT_DARF_RC3_8822B(x) (((x) & BIT_MASK_DARF_RC3_8822B) << BIT_SHIFT_DARF_RC3_8822B)
  3782. #define BIT_GET_DARF_RC3_8822B(x) (((x) >> BIT_SHIFT_DARF_RC3_8822B) & BIT_MASK_DARF_RC3_8822B)
  3783. #define BIT_SHIFT_DARF_RC2_8822B 8
  3784. #define BIT_MASK_DARF_RC2_8822B 0x1f
  3785. #define BIT_DARF_RC2_8822B(x) (((x) & BIT_MASK_DARF_RC2_8822B) << BIT_SHIFT_DARF_RC2_8822B)
  3786. #define BIT_GET_DARF_RC2_8822B(x) (((x) >> BIT_SHIFT_DARF_RC2_8822B) & BIT_MASK_DARF_RC2_8822B)
  3787. #define BIT_SHIFT_DARF_RC1_8822B 0
  3788. #define BIT_MASK_DARF_RC1_8822B 0x1f
  3789. #define BIT_DARF_RC1_8822B(x) (((x) & BIT_MASK_DARF_RC1_8822B) << BIT_SHIFT_DARF_RC1_8822B)
  3790. #define BIT_GET_DARF_RC1_8822B(x) (((x) >> BIT_SHIFT_DARF_RC1_8822B) & BIT_MASK_DARF_RC1_8822B)
  3791. /* 2 REG_RARFRC_8822B */
  3792. #define BIT_SHIFT_RARF_RC8_8822B (56 & CPU_OPT_WIDTH)
  3793. #define BIT_MASK_RARF_RC8_8822B 0x1f
  3794. #define BIT_RARF_RC8_8822B(x) (((x) & BIT_MASK_RARF_RC8_8822B) << BIT_SHIFT_RARF_RC8_8822B)
  3795. #define BIT_GET_RARF_RC8_8822B(x) (((x) >> BIT_SHIFT_RARF_RC8_8822B) & BIT_MASK_RARF_RC8_8822B)
  3796. #define BIT_SHIFT_RARF_RC7_8822B (48 & CPU_OPT_WIDTH)
  3797. #define BIT_MASK_RARF_RC7_8822B 0x1f
  3798. #define BIT_RARF_RC7_8822B(x) (((x) & BIT_MASK_RARF_RC7_8822B) << BIT_SHIFT_RARF_RC7_8822B)
  3799. #define BIT_GET_RARF_RC7_8822B(x) (((x) >> BIT_SHIFT_RARF_RC7_8822B) & BIT_MASK_RARF_RC7_8822B)
  3800. #define BIT_SHIFT_RARF_RC6_8822B (40 & CPU_OPT_WIDTH)
  3801. #define BIT_MASK_RARF_RC6_8822B 0x1f
  3802. #define BIT_RARF_RC6_8822B(x) (((x) & BIT_MASK_RARF_RC6_8822B) << BIT_SHIFT_RARF_RC6_8822B)
  3803. #define BIT_GET_RARF_RC6_8822B(x) (((x) >> BIT_SHIFT_RARF_RC6_8822B) & BIT_MASK_RARF_RC6_8822B)
  3804. #define BIT_SHIFT_RARF_RC5_8822B (32 & CPU_OPT_WIDTH)
  3805. #define BIT_MASK_RARF_RC5_8822B 0x1f
  3806. #define BIT_RARF_RC5_8822B(x) (((x) & BIT_MASK_RARF_RC5_8822B) << BIT_SHIFT_RARF_RC5_8822B)
  3807. #define BIT_GET_RARF_RC5_8822B(x) (((x) >> BIT_SHIFT_RARF_RC5_8822B) & BIT_MASK_RARF_RC5_8822B)
  3808. #define BIT_SHIFT_RARF_RC4_8822B 24
  3809. #define BIT_MASK_RARF_RC4_8822B 0x1f
  3810. #define BIT_RARF_RC4_8822B(x) (((x) & BIT_MASK_RARF_RC4_8822B) << BIT_SHIFT_RARF_RC4_8822B)
  3811. #define BIT_GET_RARF_RC4_8822B(x) (((x) >> BIT_SHIFT_RARF_RC4_8822B) & BIT_MASK_RARF_RC4_8822B)
  3812. #define BIT_SHIFT_RARF_RC3_8822B 16
  3813. #define BIT_MASK_RARF_RC3_8822B 0x1f
  3814. #define BIT_RARF_RC3_8822B(x) (((x) & BIT_MASK_RARF_RC3_8822B) << BIT_SHIFT_RARF_RC3_8822B)
  3815. #define BIT_GET_RARF_RC3_8822B(x) (((x) >> BIT_SHIFT_RARF_RC3_8822B) & BIT_MASK_RARF_RC3_8822B)
  3816. #define BIT_SHIFT_RARF_RC2_8822B 8
  3817. #define BIT_MASK_RARF_RC2_8822B 0x1f
  3818. #define BIT_RARF_RC2_8822B(x) (((x) & BIT_MASK_RARF_RC2_8822B) << BIT_SHIFT_RARF_RC2_8822B)
  3819. #define BIT_GET_RARF_RC2_8822B(x) (((x) >> BIT_SHIFT_RARF_RC2_8822B) & BIT_MASK_RARF_RC2_8822B)
  3820. #define BIT_SHIFT_RARF_RC1_8822B 0
  3821. #define BIT_MASK_RARF_RC1_8822B 0x1f
  3822. #define BIT_RARF_RC1_8822B(x) (((x) & BIT_MASK_RARF_RC1_8822B) << BIT_SHIFT_RARF_RC1_8822B)
  3823. #define BIT_GET_RARF_RC1_8822B(x) (((x) >> BIT_SHIFT_RARF_RC1_8822B) & BIT_MASK_RARF_RC1_8822B)
  3824. /* 2 REG_RRSR_8822B */
  3825. #define BIT_SHIFT_RRSR_RSC_8822B 21
  3826. #define BIT_MASK_RRSR_RSC_8822B 0x3
  3827. #define BIT_RRSR_RSC_8822B(x) (((x) & BIT_MASK_RRSR_RSC_8822B) << BIT_SHIFT_RRSR_RSC_8822B)
  3828. #define BIT_GET_RRSR_RSC_8822B(x) (((x) >> BIT_SHIFT_RRSR_RSC_8822B) & BIT_MASK_RRSR_RSC_8822B)
  3829. #define BIT_RRSR_BW_8822B BIT(20)
  3830. #define BIT_SHIFT_RRSC_BITMAP_8822B 0
  3831. #define BIT_MASK_RRSC_BITMAP_8822B 0xfffff
  3832. #define BIT_RRSC_BITMAP_8822B(x) (((x) & BIT_MASK_RRSC_BITMAP_8822B) << BIT_SHIFT_RRSC_BITMAP_8822B)
  3833. #define BIT_GET_RRSC_BITMAP_8822B(x) (((x) >> BIT_SHIFT_RRSC_BITMAP_8822B) & BIT_MASK_RRSC_BITMAP_8822B)
  3834. /* 2 REG_ARFR0_8822B */
  3835. #define BIT_SHIFT_ARFR0_V1_8822B 0
  3836. #define BIT_MASK_ARFR0_V1_8822B 0xffffffffffffffffL
  3837. #define BIT_ARFR0_V1_8822B(x) (((x) & BIT_MASK_ARFR0_V1_8822B) << BIT_SHIFT_ARFR0_V1_8822B)
  3838. #define BIT_GET_ARFR0_V1_8822B(x) (((x) >> BIT_SHIFT_ARFR0_V1_8822B) & BIT_MASK_ARFR0_V1_8822B)
  3839. /* 2 REG_ARFR1_V1_8822B */
  3840. #define BIT_SHIFT_ARFR1_V1_8822B 0
  3841. #define BIT_MASK_ARFR1_V1_8822B 0xffffffffffffffffL
  3842. #define BIT_ARFR1_V1_8822B(x) (((x) & BIT_MASK_ARFR1_V1_8822B) << BIT_SHIFT_ARFR1_V1_8822B)
  3843. #define BIT_GET_ARFR1_V1_8822B(x) (((x) >> BIT_SHIFT_ARFR1_V1_8822B) & BIT_MASK_ARFR1_V1_8822B)
  3844. /* 2 REG_CCK_CHECK_8822B */
  3845. #define BIT_CHECK_CCK_EN_8822B BIT(7)
  3846. #define BIT_EN_BCN_PKT_REL_8822B BIT(6)
  3847. #define BIT_BCN_PORT_SEL_8822B BIT(5)
  3848. #define BIT_MOREDATA_BYPASS_8822B BIT(4)
  3849. #define BIT_EN_CLR_CMD_REL_BCN_PKT_8822B BIT(3)
  3850. #define BIT_R_EN_SET_MOREDATA_8822B BIT(2)
  3851. #define BIT__R_DIS_CLEAR_MACID_RELEASE_8822B BIT(1)
  3852. #define BIT__R_MACID_RELEASE_EN_8822B BIT(0)
  3853. /* 2 REG_AMPDU_MAX_TIME_V1_8822B */
  3854. #define BIT_SHIFT_AMPDU_MAX_TIME_8822B 0
  3855. #define BIT_MASK_AMPDU_MAX_TIME_8822B 0xff
  3856. #define BIT_AMPDU_MAX_TIME_8822B(x) (((x) & BIT_MASK_AMPDU_MAX_TIME_8822B) << BIT_SHIFT_AMPDU_MAX_TIME_8822B)
  3857. #define BIT_GET_AMPDU_MAX_TIME_8822B(x) (((x) >> BIT_SHIFT_AMPDU_MAX_TIME_8822B) & BIT_MASK_AMPDU_MAX_TIME_8822B)
  3858. /* 2 REG_BCNQ1_BDNY_V1_8822B */
  3859. #define BIT_SHIFT_BCNQ1_PGBNDY_V1_8822B 0
  3860. #define BIT_MASK_BCNQ1_PGBNDY_V1_8822B 0xfff
  3861. #define BIT_BCNQ1_PGBNDY_V1_8822B(x) (((x) & BIT_MASK_BCNQ1_PGBNDY_V1_8822B) << BIT_SHIFT_BCNQ1_PGBNDY_V1_8822B)
  3862. #define BIT_GET_BCNQ1_PGBNDY_V1_8822B(x) (((x) >> BIT_SHIFT_BCNQ1_PGBNDY_V1_8822B) & BIT_MASK_BCNQ1_PGBNDY_V1_8822B)
  3863. /* 2 REG_AMPDU_MAX_LENGTH_8822B */
  3864. #define BIT_SHIFT_AMPDU_MAX_LENGTH_8822B 0
  3865. #define BIT_MASK_AMPDU_MAX_LENGTH_8822B 0xffffffffL
  3866. #define BIT_AMPDU_MAX_LENGTH_8822B(x) (((x) & BIT_MASK_AMPDU_MAX_LENGTH_8822B) << BIT_SHIFT_AMPDU_MAX_LENGTH_8822B)
  3867. #define BIT_GET_AMPDU_MAX_LENGTH_8822B(x) (((x) >> BIT_SHIFT_AMPDU_MAX_LENGTH_8822B) & BIT_MASK_AMPDU_MAX_LENGTH_8822B)
  3868. /* 2 REG_ACQ_STOP_8822B */
  3869. #define BIT_AC7Q_STOP_8822B BIT(7)
  3870. #define BIT_AC6Q_STOP_8822B BIT(6)
  3871. #define BIT_AC5Q_STOP_8822B BIT(5)
  3872. #define BIT_AC4Q_STOP_8822B BIT(4)
  3873. #define BIT_AC3Q_STOP_8822B BIT(3)
  3874. #define BIT_AC2Q_STOP_8822B BIT(2)
  3875. #define BIT_AC1Q_STOP_8822B BIT(1)
  3876. #define BIT_AC0Q_STOP_8822B BIT(0)
  3877. /* 2 REG_NDPA_RATE_8822B */
  3878. #define BIT_SHIFT_R_NDPA_RATE_V1_8822B 0
  3879. #define BIT_MASK_R_NDPA_RATE_V1_8822B 0xff
  3880. #define BIT_R_NDPA_RATE_V1_8822B(x) (((x) & BIT_MASK_R_NDPA_RATE_V1_8822B) << BIT_SHIFT_R_NDPA_RATE_V1_8822B)
  3881. #define BIT_GET_R_NDPA_RATE_V1_8822B(x) (((x) >> BIT_SHIFT_R_NDPA_RATE_V1_8822B) & BIT_MASK_R_NDPA_RATE_V1_8822B)
  3882. /* 2 REG_TX_HANG_CTRL_8822B */
  3883. #define BIT_R_EN_GNT_BT_AWAKE_8822B BIT(3)
  3884. #define BIT_EN_EOF_V1_8822B BIT(2)
  3885. #define BIT_DIS_OQT_BLOCK_8822B BIT(1)
  3886. #define BIT_SEARCH_QUEUE_EN_8822B BIT(0)
  3887. /* 2 REG_NDPA_OPT_CTRL_8822B */
  3888. #define BIT_R_DIS_MACID_RELEASE_RTY_8822B BIT(5)
  3889. #define BIT_SHIFT_BW_SIGTA_8822B 3
  3890. #define BIT_MASK_BW_SIGTA_8822B 0x3
  3891. #define BIT_BW_SIGTA_8822B(x) (((x) & BIT_MASK_BW_SIGTA_8822B) << BIT_SHIFT_BW_SIGTA_8822B)
  3892. #define BIT_GET_BW_SIGTA_8822B(x) (((x) >> BIT_SHIFT_BW_SIGTA_8822B) & BIT_MASK_BW_SIGTA_8822B)
  3893. #define BIT_EN_BAR_SIGTA_8822B BIT(2)
  3894. #define BIT_SHIFT_R_NDPA_BW_8822B 0
  3895. #define BIT_MASK_R_NDPA_BW_8822B 0x3
  3896. #define BIT_R_NDPA_BW_8822B(x) (((x) & BIT_MASK_R_NDPA_BW_8822B) << BIT_SHIFT_R_NDPA_BW_8822B)
  3897. #define BIT_GET_R_NDPA_BW_8822B(x) (((x) >> BIT_SHIFT_R_NDPA_BW_8822B) & BIT_MASK_R_NDPA_BW_8822B)
  3898. /* 2 REG_RD_RESP_PKT_TH_8822B */
  3899. #define BIT_SHIFT_RD_RESP_PKT_TH_V1_8822B 0
  3900. #define BIT_MASK_RD_RESP_PKT_TH_V1_8822B 0x3f
  3901. #define BIT_RD_RESP_PKT_TH_V1_8822B(x) (((x) & BIT_MASK_RD_RESP_PKT_TH_V1_8822B) << BIT_SHIFT_RD_RESP_PKT_TH_V1_8822B)
  3902. #define BIT_GET_RD_RESP_PKT_TH_V1_8822B(x) (((x) >> BIT_SHIFT_RD_RESP_PKT_TH_V1_8822B) & BIT_MASK_RD_RESP_PKT_TH_V1_8822B)
  3903. /* 2 REG_CMDQ_INFO_8822B */
  3904. #define BIT_SHIFT_QUEUEMACID_CMDQ_V1_8822B 25
  3905. #define BIT_MASK_QUEUEMACID_CMDQ_V1_8822B 0x7f
  3906. #define BIT_QUEUEMACID_CMDQ_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_CMDQ_V1_8822B) << BIT_SHIFT_QUEUEMACID_CMDQ_V1_8822B)
  3907. #define BIT_GET_QUEUEMACID_CMDQ_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_CMDQ_V1_8822B) & BIT_MASK_QUEUEMACID_CMDQ_V1_8822B)
  3908. #define BIT_SHIFT_QUEUEAC_CMDQ_V1_8822B 23
  3909. #define BIT_MASK_QUEUEAC_CMDQ_V1_8822B 0x3
  3910. #define BIT_QUEUEAC_CMDQ_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_CMDQ_V1_8822B) << BIT_SHIFT_QUEUEAC_CMDQ_V1_8822B)
  3911. #define BIT_GET_QUEUEAC_CMDQ_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_CMDQ_V1_8822B) & BIT_MASK_QUEUEAC_CMDQ_V1_8822B)
  3912. #define BIT_TIDEMPTY_CMDQ_V1_8822B BIT(22)
  3913. #define BIT_SHIFT_TAIL_PKT_CMDQ_V2_8822B 11
  3914. #define BIT_MASK_TAIL_PKT_CMDQ_V2_8822B 0x7ff
  3915. #define BIT_TAIL_PKT_CMDQ_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_CMDQ_V2_8822B) << BIT_SHIFT_TAIL_PKT_CMDQ_V2_8822B)
  3916. #define BIT_GET_TAIL_PKT_CMDQ_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_CMDQ_V2_8822B) & BIT_MASK_TAIL_PKT_CMDQ_V2_8822B)
  3917. #define BIT_SHIFT_HEAD_PKT_CMDQ_V1_8822B 0
  3918. #define BIT_MASK_HEAD_PKT_CMDQ_V1_8822B 0x7ff
  3919. #define BIT_HEAD_PKT_CMDQ_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_CMDQ_V1_8822B) << BIT_SHIFT_HEAD_PKT_CMDQ_V1_8822B)
  3920. #define BIT_GET_HEAD_PKT_CMDQ_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_CMDQ_V1_8822B) & BIT_MASK_HEAD_PKT_CMDQ_V1_8822B)
  3921. /* 2 REG_Q4_INFO_8822B */
  3922. #define BIT_SHIFT_QUEUEMACID_Q4_V1_8822B 25
  3923. #define BIT_MASK_QUEUEMACID_Q4_V1_8822B 0x7f
  3924. #define BIT_QUEUEMACID_Q4_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_Q4_V1_8822B) << BIT_SHIFT_QUEUEMACID_Q4_V1_8822B)
  3925. #define BIT_GET_QUEUEMACID_Q4_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q4_V1_8822B) & BIT_MASK_QUEUEMACID_Q4_V1_8822B)
  3926. #define BIT_SHIFT_QUEUEAC_Q4_V1_8822B 23
  3927. #define BIT_MASK_QUEUEAC_Q4_V1_8822B 0x3
  3928. #define BIT_QUEUEAC_Q4_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_Q4_V1_8822B) << BIT_SHIFT_QUEUEAC_Q4_V1_8822B)
  3929. #define BIT_GET_QUEUEAC_Q4_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_Q4_V1_8822B) & BIT_MASK_QUEUEAC_Q4_V1_8822B)
  3930. #define BIT_TIDEMPTY_Q4_V1_8822B BIT(22)
  3931. #define BIT_SHIFT_TAIL_PKT_Q4_V2_8822B 11
  3932. #define BIT_MASK_TAIL_PKT_Q4_V2_8822B 0x7ff
  3933. #define BIT_TAIL_PKT_Q4_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_Q4_V2_8822B) << BIT_SHIFT_TAIL_PKT_Q4_V2_8822B)
  3934. #define BIT_GET_TAIL_PKT_Q4_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q4_V2_8822B) & BIT_MASK_TAIL_PKT_Q4_V2_8822B)
  3935. #define BIT_SHIFT_HEAD_PKT_Q4_V1_8822B 0
  3936. #define BIT_MASK_HEAD_PKT_Q4_V1_8822B 0x7ff
  3937. #define BIT_HEAD_PKT_Q4_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_Q4_V1_8822B) << BIT_SHIFT_HEAD_PKT_Q4_V1_8822B)
  3938. #define BIT_GET_HEAD_PKT_Q4_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q4_V1_8822B) & BIT_MASK_HEAD_PKT_Q4_V1_8822B)
  3939. /* 2 REG_Q5_INFO_8822B */
  3940. #define BIT_SHIFT_QUEUEMACID_Q5_V1_8822B 25
  3941. #define BIT_MASK_QUEUEMACID_Q5_V1_8822B 0x7f
  3942. #define BIT_QUEUEMACID_Q5_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_Q5_V1_8822B) << BIT_SHIFT_QUEUEMACID_Q5_V1_8822B)
  3943. #define BIT_GET_QUEUEMACID_Q5_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q5_V1_8822B) & BIT_MASK_QUEUEMACID_Q5_V1_8822B)
  3944. #define BIT_SHIFT_QUEUEAC_Q5_V1_8822B 23
  3945. #define BIT_MASK_QUEUEAC_Q5_V1_8822B 0x3
  3946. #define BIT_QUEUEAC_Q5_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_Q5_V1_8822B) << BIT_SHIFT_QUEUEAC_Q5_V1_8822B)
  3947. #define BIT_GET_QUEUEAC_Q5_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_Q5_V1_8822B) & BIT_MASK_QUEUEAC_Q5_V1_8822B)
  3948. #define BIT_TIDEMPTY_Q5_V1_8822B BIT(22)
  3949. #define BIT_SHIFT_TAIL_PKT_Q5_V2_8822B 11
  3950. #define BIT_MASK_TAIL_PKT_Q5_V2_8822B 0x7ff
  3951. #define BIT_TAIL_PKT_Q5_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_Q5_V2_8822B) << BIT_SHIFT_TAIL_PKT_Q5_V2_8822B)
  3952. #define BIT_GET_TAIL_PKT_Q5_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q5_V2_8822B) & BIT_MASK_TAIL_PKT_Q5_V2_8822B)
  3953. #define BIT_SHIFT_HEAD_PKT_Q5_V1_8822B 0
  3954. #define BIT_MASK_HEAD_PKT_Q5_V1_8822B 0x7ff
  3955. #define BIT_HEAD_PKT_Q5_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_Q5_V1_8822B) << BIT_SHIFT_HEAD_PKT_Q5_V1_8822B)
  3956. #define BIT_GET_HEAD_PKT_Q5_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q5_V1_8822B) & BIT_MASK_HEAD_PKT_Q5_V1_8822B)
  3957. /* 2 REG_Q6_INFO_8822B */
  3958. #define BIT_SHIFT_QUEUEMACID_Q6_V1_8822B 25
  3959. #define BIT_MASK_QUEUEMACID_Q6_V1_8822B 0x7f
  3960. #define BIT_QUEUEMACID_Q6_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_Q6_V1_8822B) << BIT_SHIFT_QUEUEMACID_Q6_V1_8822B)
  3961. #define BIT_GET_QUEUEMACID_Q6_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q6_V1_8822B) & BIT_MASK_QUEUEMACID_Q6_V1_8822B)
  3962. #define BIT_SHIFT_QUEUEAC_Q6_V1_8822B 23
  3963. #define BIT_MASK_QUEUEAC_Q6_V1_8822B 0x3
  3964. #define BIT_QUEUEAC_Q6_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_Q6_V1_8822B) << BIT_SHIFT_QUEUEAC_Q6_V1_8822B)
  3965. #define BIT_GET_QUEUEAC_Q6_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_Q6_V1_8822B) & BIT_MASK_QUEUEAC_Q6_V1_8822B)
  3966. #define BIT_TIDEMPTY_Q6_V1_8822B BIT(22)
  3967. #define BIT_SHIFT_TAIL_PKT_Q6_V2_8822B 11
  3968. #define BIT_MASK_TAIL_PKT_Q6_V2_8822B 0x7ff
  3969. #define BIT_TAIL_PKT_Q6_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_Q6_V2_8822B) << BIT_SHIFT_TAIL_PKT_Q6_V2_8822B)
  3970. #define BIT_GET_TAIL_PKT_Q6_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q6_V2_8822B) & BIT_MASK_TAIL_PKT_Q6_V2_8822B)
  3971. #define BIT_SHIFT_HEAD_PKT_Q6_V1_8822B 0
  3972. #define BIT_MASK_HEAD_PKT_Q6_V1_8822B 0x7ff
  3973. #define BIT_HEAD_PKT_Q6_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_Q6_V1_8822B) << BIT_SHIFT_HEAD_PKT_Q6_V1_8822B)
  3974. #define BIT_GET_HEAD_PKT_Q6_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q6_V1_8822B) & BIT_MASK_HEAD_PKT_Q6_V1_8822B)
  3975. /* 2 REG_Q7_INFO_8822B */
  3976. #define BIT_SHIFT_QUEUEMACID_Q7_V1_8822B 25
  3977. #define BIT_MASK_QUEUEMACID_Q7_V1_8822B 0x7f
  3978. #define BIT_QUEUEMACID_Q7_V1_8822B(x) (((x) & BIT_MASK_QUEUEMACID_Q7_V1_8822B) << BIT_SHIFT_QUEUEMACID_Q7_V1_8822B)
  3979. #define BIT_GET_QUEUEMACID_Q7_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEMACID_Q7_V1_8822B) & BIT_MASK_QUEUEMACID_Q7_V1_8822B)
  3980. #define BIT_SHIFT_QUEUEAC_Q7_V1_8822B 23
  3981. #define BIT_MASK_QUEUEAC_Q7_V1_8822B 0x3
  3982. #define BIT_QUEUEAC_Q7_V1_8822B(x) (((x) & BIT_MASK_QUEUEAC_Q7_V1_8822B) << BIT_SHIFT_QUEUEAC_Q7_V1_8822B)
  3983. #define BIT_GET_QUEUEAC_Q7_V1_8822B(x) (((x) >> BIT_SHIFT_QUEUEAC_Q7_V1_8822B) & BIT_MASK_QUEUEAC_Q7_V1_8822B)
  3984. #define BIT_TIDEMPTY_Q7_V1_8822B BIT(22)
  3985. #define BIT_SHIFT_TAIL_PKT_Q7_V2_8822B 11
  3986. #define BIT_MASK_TAIL_PKT_Q7_V2_8822B 0x7ff
  3987. #define BIT_TAIL_PKT_Q7_V2_8822B(x) (((x) & BIT_MASK_TAIL_PKT_Q7_V2_8822B) << BIT_SHIFT_TAIL_PKT_Q7_V2_8822B)
  3988. #define BIT_GET_TAIL_PKT_Q7_V2_8822B(x) (((x) >> BIT_SHIFT_TAIL_PKT_Q7_V2_8822B) & BIT_MASK_TAIL_PKT_Q7_V2_8822B)
  3989. #define BIT_SHIFT_HEAD_PKT_Q7_V1_8822B 0
  3990. #define BIT_MASK_HEAD_PKT_Q7_V1_8822B 0x7ff
  3991. #define BIT_HEAD_PKT_Q7_V1_8822B(x) (((x) & BIT_MASK_HEAD_PKT_Q7_V1_8822B) << BIT_SHIFT_HEAD_PKT_Q7_V1_8822B)
  3992. #define BIT_GET_HEAD_PKT_Q7_V1_8822B(x) (((x) >> BIT_SHIFT_HEAD_PKT_Q7_V1_8822B) & BIT_MASK_HEAD_PKT_Q7_V1_8822B)
  3993. /* 2 REG_WMAC_LBK_BUF_HD_V1_8822B */
  3994. #define BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8822B 0
  3995. #define BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8822B 0xfff
  3996. #define BIT_WMAC_LBK_BUF_HEAD_V1_8822B(x) (((x) & BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8822B) << BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8822B)
  3997. #define BIT_GET_WMAC_LBK_BUF_HEAD_V1_8822B(x) (((x) >> BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8822B) & BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8822B)
  3998. /* 2 REG_MGQ_BDNY_V1_8822B */
  3999. #define BIT_SHIFT_MGQ_PGBNDY_V1_8822B 0
  4000. #define BIT_MASK_MGQ_PGBNDY_V1_8822B 0xfff
  4001. #define BIT_MGQ_PGBNDY_V1_8822B(x) (((x) & BIT_MASK_MGQ_PGBNDY_V1_8822B) << BIT_SHIFT_MGQ_PGBNDY_V1_8822B)
  4002. #define BIT_GET_MGQ_PGBNDY_V1_8822B(x) (((x) >> BIT_SHIFT_MGQ_PGBNDY_V1_8822B) & BIT_MASK_MGQ_PGBNDY_V1_8822B)
  4003. /* 2 REG_TXRPT_CTRL_8822B */
  4004. #define BIT_SHIFT_TRXRPT_TIMER_TH_8822B 24
  4005. #define BIT_MASK_TRXRPT_TIMER_TH_8822B 0xff
  4006. #define BIT_TRXRPT_TIMER_TH_8822B(x) (((x) & BIT_MASK_TRXRPT_TIMER_TH_8822B) << BIT_SHIFT_TRXRPT_TIMER_TH_8822B)
  4007. #define BIT_GET_TRXRPT_TIMER_TH_8822B(x) (((x) >> BIT_SHIFT_TRXRPT_TIMER_TH_8822B) & BIT_MASK_TRXRPT_TIMER_TH_8822B)
  4008. #define BIT_SHIFT_TRXRPT_LEN_TH_8822B 16
  4009. #define BIT_MASK_TRXRPT_LEN_TH_8822B 0xff
  4010. #define BIT_TRXRPT_LEN_TH_8822B(x) (((x) & BIT_MASK_TRXRPT_LEN_TH_8822B) << BIT_SHIFT_TRXRPT_LEN_TH_8822B)
  4011. #define BIT_GET_TRXRPT_LEN_TH_8822B(x) (((x) >> BIT_SHIFT_TRXRPT_LEN_TH_8822B) & BIT_MASK_TRXRPT_LEN_TH_8822B)
  4012. #define BIT_SHIFT_TRXRPT_READ_PTR_8822B 8
  4013. #define BIT_MASK_TRXRPT_READ_PTR_8822B 0xff
  4014. #define BIT_TRXRPT_READ_PTR_8822B(x) (((x) & BIT_MASK_TRXRPT_READ_PTR_8822B) << BIT_SHIFT_TRXRPT_READ_PTR_8822B)
  4015. #define BIT_GET_TRXRPT_READ_PTR_8822B(x) (((x) >> BIT_SHIFT_TRXRPT_READ_PTR_8822B) & BIT_MASK_TRXRPT_READ_PTR_8822B)
  4016. #define BIT_SHIFT_TRXRPT_WRITE_PTR_8822B 0
  4017. #define BIT_MASK_TRXRPT_WRITE_PTR_8822B 0xff
  4018. #define BIT_TRXRPT_WRITE_PTR_8822B(x) (((x) & BIT_MASK_TRXRPT_WRITE_PTR_8822B) << BIT_SHIFT_TRXRPT_WRITE_PTR_8822B)
  4019. #define BIT_GET_TRXRPT_WRITE_PTR_8822B(x) (((x) >> BIT_SHIFT_TRXRPT_WRITE_PTR_8822B) & BIT_MASK_TRXRPT_WRITE_PTR_8822B)
  4020. /* 2 REG_INIRTS_RATE_SEL_8822B */
  4021. #define BIT_LEAG_RTS_BW_DUP_8822B BIT(5)
  4022. /* 2 REG_BASIC_CFEND_RATE_8822B */
  4023. #define BIT_SHIFT_BASIC_CFEND_RATE_8822B 0
  4024. #define BIT_MASK_BASIC_CFEND_RATE_8822B 0x1f
  4025. #define BIT_BASIC_CFEND_RATE_8822B(x) (((x) & BIT_MASK_BASIC_CFEND_RATE_8822B) << BIT_SHIFT_BASIC_CFEND_RATE_8822B)
  4026. #define BIT_GET_BASIC_CFEND_RATE_8822B(x) (((x) >> BIT_SHIFT_BASIC_CFEND_RATE_8822B) & BIT_MASK_BASIC_CFEND_RATE_8822B)
  4027. /* 2 REG_STBC_CFEND_RATE_8822B */
  4028. #define BIT_SHIFT_STBC_CFEND_RATE_8822B 0
  4029. #define BIT_MASK_STBC_CFEND_RATE_8822B 0x1f
  4030. #define BIT_STBC_CFEND_RATE_8822B(x) (((x) & BIT_MASK_STBC_CFEND_RATE_8822B) << BIT_SHIFT_STBC_CFEND_RATE_8822B)
  4031. #define BIT_GET_STBC_CFEND_RATE_8822B(x) (((x) >> BIT_SHIFT_STBC_CFEND_RATE_8822B) & BIT_MASK_STBC_CFEND_RATE_8822B)
  4032. /* 2 REG_DATA_SC_8822B */
  4033. #define BIT_SHIFT_TXSC_40M_8822B 4
  4034. #define BIT_MASK_TXSC_40M_8822B 0xf
  4035. #define BIT_TXSC_40M_8822B(x) (((x) & BIT_MASK_TXSC_40M_8822B) << BIT_SHIFT_TXSC_40M_8822B)
  4036. #define BIT_GET_TXSC_40M_8822B(x) (((x) >> BIT_SHIFT_TXSC_40M_8822B) & BIT_MASK_TXSC_40M_8822B)
  4037. #define BIT_SHIFT_TXSC_20M_8822B 0
  4038. #define BIT_MASK_TXSC_20M_8822B 0xf
  4039. #define BIT_TXSC_20M_8822B(x) (((x) & BIT_MASK_TXSC_20M_8822B) << BIT_SHIFT_TXSC_20M_8822B)
  4040. #define BIT_GET_TXSC_20M_8822B(x) (((x) >> BIT_SHIFT_TXSC_20M_8822B) & BIT_MASK_TXSC_20M_8822B)
  4041. /* 2 REG_MACID_SLEEP3_8822B */
  4042. #define BIT_SHIFT_MACID127_96_PKTSLEEP_8822B 0
  4043. #define BIT_MASK_MACID127_96_PKTSLEEP_8822B 0xffffffffL
  4044. #define BIT_MACID127_96_PKTSLEEP_8822B(x) (((x) & BIT_MASK_MACID127_96_PKTSLEEP_8822B) << BIT_SHIFT_MACID127_96_PKTSLEEP_8822B)
  4045. #define BIT_GET_MACID127_96_PKTSLEEP_8822B(x) (((x) >> BIT_SHIFT_MACID127_96_PKTSLEEP_8822B) & BIT_MASK_MACID127_96_PKTSLEEP_8822B)
  4046. /* 2 REG_MACID_SLEEP1_8822B */
  4047. #define BIT_SHIFT_MACID63_32_PKTSLEEP_8822B 0
  4048. #define BIT_MASK_MACID63_32_PKTSLEEP_8822B 0xffffffffL
  4049. #define BIT_MACID63_32_PKTSLEEP_8822B(x) (((x) & BIT_MASK_MACID63_32_PKTSLEEP_8822B) << BIT_SHIFT_MACID63_32_PKTSLEEP_8822B)
  4050. #define BIT_GET_MACID63_32_PKTSLEEP_8822B(x) (((x) >> BIT_SHIFT_MACID63_32_PKTSLEEP_8822B) & BIT_MASK_MACID63_32_PKTSLEEP_8822B)
  4051. /* 2 REG_ARFR2_V1_8822B */
  4052. #define BIT_SHIFT_ARFR2_V1_8822B 0
  4053. #define BIT_MASK_ARFR2_V1_8822B 0xffffffffffffffffL
  4054. #define BIT_ARFR2_V1_8822B(x) (((x) & BIT_MASK_ARFR2_V1_8822B) << BIT_SHIFT_ARFR2_V1_8822B)
  4055. #define BIT_GET_ARFR2_V1_8822B(x) (((x) >> BIT_SHIFT_ARFR2_V1_8822B) & BIT_MASK_ARFR2_V1_8822B)
  4056. /* 2 REG_ARFR3_V1_8822B */
  4057. #define BIT_SHIFT_ARFR3_V1_8822B 0
  4058. #define BIT_MASK_ARFR3_V1_8822B 0xffffffffffffffffL
  4059. #define BIT_ARFR3_V1_8822B(x) (((x) & BIT_MASK_ARFR3_V1_8822B) << BIT_SHIFT_ARFR3_V1_8822B)
  4060. #define BIT_GET_ARFR3_V1_8822B(x) (((x) >> BIT_SHIFT_ARFR3_V1_8822B) & BIT_MASK_ARFR3_V1_8822B)
  4061. /* 2 REG_ARFR4_8822B */
  4062. #define BIT_SHIFT_ARFR4_8822B 0
  4063. #define BIT_MASK_ARFR4_8822B 0xffffffffffffffffL
  4064. #define BIT_ARFR4_8822B(x) (((x) & BIT_MASK_ARFR4_8822B) << BIT_SHIFT_ARFR4_8822B)
  4065. #define BIT_GET_ARFR4_8822B(x) (((x) >> BIT_SHIFT_ARFR4_8822B) & BIT_MASK_ARFR4_8822B)
  4066. /* 2 REG_ARFR5_8822B */
  4067. #define BIT_SHIFT_ARFR5_8822B 0
  4068. #define BIT_MASK_ARFR5_8822B 0xffffffffffffffffL
  4069. #define BIT_ARFR5_8822B(x) (((x) & BIT_MASK_ARFR5_8822B) << BIT_SHIFT_ARFR5_8822B)
  4070. #define BIT_GET_ARFR5_8822B(x) (((x) >> BIT_SHIFT_ARFR5_8822B) & BIT_MASK_ARFR5_8822B)
  4071. /* 2 REG_TXRPT_START_OFFSET_8822B */
  4072. #define BIT_SHIFT_MACID_MURATE_OFFSET_8822B 24
  4073. #define BIT_MASK_MACID_MURATE_OFFSET_8822B 0xff
  4074. #define BIT_MACID_MURATE_OFFSET_8822B(x) (((x) & BIT_MASK_MACID_MURATE_OFFSET_8822B) << BIT_SHIFT_MACID_MURATE_OFFSET_8822B)
  4075. #define BIT_GET_MACID_MURATE_OFFSET_8822B(x) (((x) >> BIT_SHIFT_MACID_MURATE_OFFSET_8822B) & BIT_MASK_MACID_MURATE_OFFSET_8822B)
  4076. #define BIT_RPTFIFO_SIZE_OPT_8822B BIT(16)
  4077. #define BIT_SHIFT_MACID_CTRL_OFFSET_8822B 8
  4078. #define BIT_MASK_MACID_CTRL_OFFSET_8822B 0xff
  4079. #define BIT_MACID_CTRL_OFFSET_8822B(x) (((x) & BIT_MASK_MACID_CTRL_OFFSET_8822B) << BIT_SHIFT_MACID_CTRL_OFFSET_8822B)
  4080. #define BIT_GET_MACID_CTRL_OFFSET_8822B(x) (((x) >> BIT_SHIFT_MACID_CTRL_OFFSET_8822B) & BIT_MASK_MACID_CTRL_OFFSET_8822B)
  4081. #define BIT_SHIFT_AMPDU_TXRPT_OFFSET_8822B 0
  4082. #define BIT_MASK_AMPDU_TXRPT_OFFSET_8822B 0xff
  4083. #define BIT_AMPDU_TXRPT_OFFSET_8822B(x) (((x) & BIT_MASK_AMPDU_TXRPT_OFFSET_8822B) << BIT_SHIFT_AMPDU_TXRPT_OFFSET_8822B)
  4084. #define BIT_GET_AMPDU_TXRPT_OFFSET_8822B(x) (((x) >> BIT_SHIFT_AMPDU_TXRPT_OFFSET_8822B) & BIT_MASK_AMPDU_TXRPT_OFFSET_8822B)
  4085. /* 2 REG_POWER_STAGE1_8822B */
  4086. #define BIT_PTA_WL_PRI_MASK_CPU_MGQ_8822B BIT(31)
  4087. #define BIT_PTA_WL_PRI_MASK_BCNQ_8822B BIT(30)
  4088. #define BIT_PTA_WL_PRI_MASK_HIQ_8822B BIT(29)
  4089. #define BIT_PTA_WL_PRI_MASK_MGQ_8822B BIT(28)
  4090. #define BIT_PTA_WL_PRI_MASK_BK_8822B BIT(27)
  4091. #define BIT_PTA_WL_PRI_MASK_BE_8822B BIT(26)
  4092. #define BIT_PTA_WL_PRI_MASK_VI_8822B BIT(25)
  4093. #define BIT_PTA_WL_PRI_MASK_VO_8822B BIT(24)
  4094. #define BIT_SHIFT_POWER_STAGE1_8822B 0
  4095. #define BIT_MASK_POWER_STAGE1_8822B 0xffffff
  4096. #define BIT_POWER_STAGE1_8822B(x) (((x) & BIT_MASK_POWER_STAGE1_8822B) << BIT_SHIFT_POWER_STAGE1_8822B)
  4097. #define BIT_GET_POWER_STAGE1_8822B(x) (((x) >> BIT_SHIFT_POWER_STAGE1_8822B) & BIT_MASK_POWER_STAGE1_8822B)
  4098. /* 2 REG_POWER_STAGE2_8822B */
  4099. #define BIT__R_CTRL_PKT_POW_ADJ_8822B BIT(24)
  4100. #define BIT_SHIFT_POWER_STAGE2_8822B 0
  4101. #define BIT_MASK_POWER_STAGE2_8822B 0xffffff
  4102. #define BIT_POWER_STAGE2_8822B(x) (((x) & BIT_MASK_POWER_STAGE2_8822B) << BIT_SHIFT_POWER_STAGE2_8822B)
  4103. #define BIT_GET_POWER_STAGE2_8822B(x) (((x) >> BIT_SHIFT_POWER_STAGE2_8822B) & BIT_MASK_POWER_STAGE2_8822B)
  4104. /* 2 REG_SW_AMPDU_BURST_MODE_CTRL_8822B */
  4105. #define BIT_SHIFT_PAD_NUM_THRES_8822B 24
  4106. #define BIT_MASK_PAD_NUM_THRES_8822B 0x3f
  4107. #define BIT_PAD_NUM_THRES_8822B(x) (((x) & BIT_MASK_PAD_NUM_THRES_8822B) << BIT_SHIFT_PAD_NUM_THRES_8822B)
  4108. #define BIT_GET_PAD_NUM_THRES_8822B(x) (((x) >> BIT_SHIFT_PAD_NUM_THRES_8822B) & BIT_MASK_PAD_NUM_THRES_8822B)
  4109. #define BIT_R_DMA_THIS_QUEUE_BK_8822B BIT(23)
  4110. #define BIT_R_DMA_THIS_QUEUE_BE_8822B BIT(22)
  4111. #define BIT_R_DMA_THIS_QUEUE_VI_8822B BIT(21)
  4112. #define BIT_R_DMA_THIS_QUEUE_VO_8822B BIT(20)
  4113. #define BIT_SHIFT_R_TOTAL_LEN_TH_8822B 8
  4114. #define BIT_MASK_R_TOTAL_LEN_TH_8822B 0xfff
  4115. #define BIT_R_TOTAL_LEN_TH_8822B(x) (((x) & BIT_MASK_R_TOTAL_LEN_TH_8822B) << BIT_SHIFT_R_TOTAL_LEN_TH_8822B)
  4116. #define BIT_GET_R_TOTAL_LEN_TH_8822B(x) (((x) >> BIT_SHIFT_R_TOTAL_LEN_TH_8822B) & BIT_MASK_R_TOTAL_LEN_TH_8822B)
  4117. #define BIT_EN_NEW_EARLY_8822B BIT(7)
  4118. #define BIT_PRE_TX_CMD_8822B BIT(6)
  4119. #define BIT_SHIFT_NUM_SCL_EN_8822B 4
  4120. #define BIT_MASK_NUM_SCL_EN_8822B 0x3
  4121. #define BIT_NUM_SCL_EN_8822B(x) (((x) & BIT_MASK_NUM_SCL_EN_8822B) << BIT_SHIFT_NUM_SCL_EN_8822B)
  4122. #define BIT_GET_NUM_SCL_EN_8822B(x) (((x) >> BIT_SHIFT_NUM_SCL_EN_8822B) & BIT_MASK_NUM_SCL_EN_8822B)
  4123. #define BIT_BK_EN_8822B BIT(3)
  4124. #define BIT_BE_EN_8822B BIT(2)
  4125. #define BIT_VI_EN_8822B BIT(1)
  4126. #define BIT_VO_EN_8822B BIT(0)
  4127. /* 2 REG_PKT_LIFE_TIME_8822B */
  4128. #define BIT_SHIFT_PKT_LIFTIME_BEBK_8822B 16
  4129. #define BIT_MASK_PKT_LIFTIME_BEBK_8822B 0xffff
  4130. #define BIT_PKT_LIFTIME_BEBK_8822B(x) (((x) & BIT_MASK_PKT_LIFTIME_BEBK_8822B) << BIT_SHIFT_PKT_LIFTIME_BEBK_8822B)
  4131. #define BIT_GET_PKT_LIFTIME_BEBK_8822B(x) (((x) >> BIT_SHIFT_PKT_LIFTIME_BEBK_8822B) & BIT_MASK_PKT_LIFTIME_BEBK_8822B)
  4132. #define BIT_SHIFT_PKT_LIFTIME_VOVI_8822B 0
  4133. #define BIT_MASK_PKT_LIFTIME_VOVI_8822B 0xffff
  4134. #define BIT_PKT_LIFTIME_VOVI_8822B(x) (((x) & BIT_MASK_PKT_LIFTIME_VOVI_8822B) << BIT_SHIFT_PKT_LIFTIME_VOVI_8822B)
  4135. #define BIT_GET_PKT_LIFTIME_VOVI_8822B(x) (((x) >> BIT_SHIFT_PKT_LIFTIME_VOVI_8822B) & BIT_MASK_PKT_LIFTIME_VOVI_8822B)
  4136. /* 2 REG_STBC_SETTING_8822B */
  4137. #define BIT_SHIFT_CDEND_TXTIME_L_8822B 4
  4138. #define BIT_MASK_CDEND_TXTIME_L_8822B 0xf
  4139. #define BIT_CDEND_TXTIME_L_8822B(x) (((x) & BIT_MASK_CDEND_TXTIME_L_8822B) << BIT_SHIFT_CDEND_TXTIME_L_8822B)
  4140. #define BIT_GET_CDEND_TXTIME_L_8822B(x) (((x) >> BIT_SHIFT_CDEND_TXTIME_L_8822B) & BIT_MASK_CDEND_TXTIME_L_8822B)
  4141. #define BIT_SHIFT_NESS_8822B 2
  4142. #define BIT_MASK_NESS_8822B 0x3
  4143. #define BIT_NESS_8822B(x) (((x) & BIT_MASK_NESS_8822B) << BIT_SHIFT_NESS_8822B)
  4144. #define BIT_GET_NESS_8822B(x) (((x) >> BIT_SHIFT_NESS_8822B) & BIT_MASK_NESS_8822B)
  4145. #define BIT_SHIFT_STBC_CFEND_8822B 0
  4146. #define BIT_MASK_STBC_CFEND_8822B 0x3
  4147. #define BIT_STBC_CFEND_8822B(x) (((x) & BIT_MASK_STBC_CFEND_8822B) << BIT_SHIFT_STBC_CFEND_8822B)
  4148. #define BIT_GET_STBC_CFEND_8822B(x) (((x) >> BIT_SHIFT_STBC_CFEND_8822B) & BIT_MASK_STBC_CFEND_8822B)
  4149. /* 2 REG_STBC_SETTING2_8822B */
  4150. #define BIT_SHIFT_CDEND_TXTIME_H_8822B 0
  4151. #define BIT_MASK_CDEND_TXTIME_H_8822B 0x1f
  4152. #define BIT_CDEND_TXTIME_H_8822B(x) (((x) & BIT_MASK_CDEND_TXTIME_H_8822B) << BIT_SHIFT_CDEND_TXTIME_H_8822B)
  4153. #define BIT_GET_CDEND_TXTIME_H_8822B(x) (((x) >> BIT_SHIFT_CDEND_TXTIME_H_8822B) & BIT_MASK_CDEND_TXTIME_H_8822B)
  4154. /* 2 REG_QUEUE_CTRL_8822B */
  4155. #define BIT_PTA_EDCCA_EN_8822B BIT(5)
  4156. #define BIT_PTA_WL_TX_EN_8822B BIT(4)
  4157. #define BIT_R_USE_DATA_BW_8822B BIT(3)
  4158. #define BIT_TRI_PKT_INT_MODE1_8822B BIT(2)
  4159. #define BIT_TRI_PKT_INT_MODE0_8822B BIT(1)
  4160. #define BIT_ACQ_MODE_SEL_8822B BIT(0)
  4161. /* 2 REG_SINGLE_AMPDU_CTRL_8822B */
  4162. #define BIT_EN_SINGLE_APMDU_8822B BIT(7)
  4163. /* 2 REG_PROT_MODE_CTRL_8822B */
  4164. #define BIT_SHIFT_RTS_MAX_AGG_NUM_8822B 24
  4165. #define BIT_MASK_RTS_MAX_AGG_NUM_8822B 0x3f
  4166. #define BIT_RTS_MAX_AGG_NUM_8822B(x) (((x) & BIT_MASK_RTS_MAX_AGG_NUM_8822B) << BIT_SHIFT_RTS_MAX_AGG_NUM_8822B)
  4167. #define BIT_GET_RTS_MAX_AGG_NUM_8822B(x) (((x) >> BIT_SHIFT_RTS_MAX_AGG_NUM_8822B) & BIT_MASK_RTS_MAX_AGG_NUM_8822B)
  4168. #define BIT_SHIFT_MAX_AGG_NUM_8822B 16
  4169. #define BIT_MASK_MAX_AGG_NUM_8822B 0x3f
  4170. #define BIT_MAX_AGG_NUM_8822B(x) (((x) & BIT_MASK_MAX_AGG_NUM_8822B) << BIT_SHIFT_MAX_AGG_NUM_8822B)
  4171. #define BIT_GET_MAX_AGG_NUM_8822B(x) (((x) >> BIT_SHIFT_MAX_AGG_NUM_8822B) & BIT_MASK_MAX_AGG_NUM_8822B)
  4172. #define BIT_SHIFT_RTS_TXTIME_TH_8822B 8
  4173. #define BIT_MASK_RTS_TXTIME_TH_8822B 0xff
  4174. #define BIT_RTS_TXTIME_TH_8822B(x) (((x) & BIT_MASK_RTS_TXTIME_TH_8822B) << BIT_SHIFT_RTS_TXTIME_TH_8822B)
  4175. #define BIT_GET_RTS_TXTIME_TH_8822B(x) (((x) >> BIT_SHIFT_RTS_TXTIME_TH_8822B) & BIT_MASK_RTS_TXTIME_TH_8822B)
  4176. #define BIT_SHIFT_RTS_LEN_TH_8822B 0
  4177. #define BIT_MASK_RTS_LEN_TH_8822B 0xff
  4178. #define BIT_RTS_LEN_TH_8822B(x) (((x) & BIT_MASK_RTS_LEN_TH_8822B) << BIT_SHIFT_RTS_LEN_TH_8822B)
  4179. #define BIT_GET_RTS_LEN_TH_8822B(x) (((x) >> BIT_SHIFT_RTS_LEN_TH_8822B) & BIT_MASK_RTS_LEN_TH_8822B)
  4180. /* 2 REG_BAR_MODE_CTRL_8822B */
  4181. #define BIT_SHIFT_BAR_RTY_LMT_8822B 16
  4182. #define BIT_MASK_BAR_RTY_LMT_8822B 0x3
  4183. #define BIT_BAR_RTY_LMT_8822B(x) (((x) & BIT_MASK_BAR_RTY_LMT_8822B) << BIT_SHIFT_BAR_RTY_LMT_8822B)
  4184. #define BIT_GET_BAR_RTY_LMT_8822B(x) (((x) >> BIT_SHIFT_BAR_RTY_LMT_8822B) & BIT_MASK_BAR_RTY_LMT_8822B)
  4185. #define BIT_SHIFT_BAR_PKT_TXTIME_TH_8822B 8
  4186. #define BIT_MASK_BAR_PKT_TXTIME_TH_8822B 0xff
  4187. #define BIT_BAR_PKT_TXTIME_TH_8822B(x) (((x) & BIT_MASK_BAR_PKT_TXTIME_TH_8822B) << BIT_SHIFT_BAR_PKT_TXTIME_TH_8822B)
  4188. #define BIT_GET_BAR_PKT_TXTIME_TH_8822B(x) (((x) >> BIT_SHIFT_BAR_PKT_TXTIME_TH_8822B) & BIT_MASK_BAR_PKT_TXTIME_TH_8822B)
  4189. #define BIT_BAR_EN_V1_8822B BIT(6)
  4190. #define BIT_SHIFT_BAR_PKTNUM_TH_V1_8822B 0
  4191. #define BIT_MASK_BAR_PKTNUM_TH_V1_8822B 0x3f
  4192. #define BIT_BAR_PKTNUM_TH_V1_8822B(x) (((x) & BIT_MASK_BAR_PKTNUM_TH_V1_8822B) << BIT_SHIFT_BAR_PKTNUM_TH_V1_8822B)
  4193. #define BIT_GET_BAR_PKTNUM_TH_V1_8822B(x) (((x) >> BIT_SHIFT_BAR_PKTNUM_TH_V1_8822B) & BIT_MASK_BAR_PKTNUM_TH_V1_8822B)
  4194. /* 2 REG_RA_TRY_RATE_AGG_LMT_8822B */
  4195. #define BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8822B 0
  4196. #define BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8822B 0x3f
  4197. #define BIT_RA_TRY_RATE_AGG_LMT_V1_8822B(x) (((x) & BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8822B) << BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8822B)
  4198. #define BIT_GET_RA_TRY_RATE_AGG_LMT_V1_8822B(x) (((x) >> BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8822B) & BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8822B)
  4199. /* 2 REG_MACID_SLEEP2_8822B */
  4200. #define BIT_SHIFT_MACID95_64PKTSLEEP_8822B 0
  4201. #define BIT_MASK_MACID95_64PKTSLEEP_8822B 0xffffffffL
  4202. #define BIT_MACID95_64PKTSLEEP_8822B(x) (((x) & BIT_MASK_MACID95_64PKTSLEEP_8822B) << BIT_SHIFT_MACID95_64PKTSLEEP_8822B)
  4203. #define BIT_GET_MACID95_64PKTSLEEP_8822B(x) (((x) >> BIT_SHIFT_MACID95_64PKTSLEEP_8822B) & BIT_MASK_MACID95_64PKTSLEEP_8822B)
  4204. /* 2 REG_MACID_SLEEP_8822B */
  4205. #define BIT_SHIFT_MACID31_0_PKTSLEEP_8822B 0
  4206. #define BIT_MASK_MACID31_0_PKTSLEEP_8822B 0xffffffffL
  4207. #define BIT_MACID31_0_PKTSLEEP_8822B(x) (((x) & BIT_MASK_MACID31_0_PKTSLEEP_8822B) << BIT_SHIFT_MACID31_0_PKTSLEEP_8822B)
  4208. #define BIT_GET_MACID31_0_PKTSLEEP_8822B(x) (((x) >> BIT_SHIFT_MACID31_0_PKTSLEEP_8822B) & BIT_MASK_MACID31_0_PKTSLEEP_8822B)
  4209. /* 2 REG_HW_SEQ0_8822B */
  4210. #define BIT_SHIFT_HW_SSN_SEQ0_8822B 0
  4211. #define BIT_MASK_HW_SSN_SEQ0_8822B 0xfff
  4212. #define BIT_HW_SSN_SEQ0_8822B(x) (((x) & BIT_MASK_HW_SSN_SEQ0_8822B) << BIT_SHIFT_HW_SSN_SEQ0_8822B)
  4213. #define BIT_GET_HW_SSN_SEQ0_8822B(x) (((x) >> BIT_SHIFT_HW_SSN_SEQ0_8822B) & BIT_MASK_HW_SSN_SEQ0_8822B)
  4214. /* 2 REG_HW_SEQ1_8822B */
  4215. #define BIT_SHIFT_HW_SSN_SEQ1_8822B 0
  4216. #define BIT_MASK_HW_SSN_SEQ1_8822B 0xfff
  4217. #define BIT_HW_SSN_SEQ1_8822B(x) (((x) & BIT_MASK_HW_SSN_SEQ1_8822B) << BIT_SHIFT_HW_SSN_SEQ1_8822B)
  4218. #define BIT_GET_HW_SSN_SEQ1_8822B(x) (((x) >> BIT_SHIFT_HW_SSN_SEQ1_8822B) & BIT_MASK_HW_SSN_SEQ1_8822B)
  4219. /* 2 REG_HW_SEQ2_8822B */
  4220. #define BIT_SHIFT_HW_SSN_SEQ2_8822B 0
  4221. #define BIT_MASK_HW_SSN_SEQ2_8822B 0xfff
  4222. #define BIT_HW_SSN_SEQ2_8822B(x) (((x) & BIT_MASK_HW_SSN_SEQ2_8822B) << BIT_SHIFT_HW_SSN_SEQ2_8822B)
  4223. #define BIT_GET_HW_SSN_SEQ2_8822B(x) (((x) >> BIT_SHIFT_HW_SSN_SEQ2_8822B) & BIT_MASK_HW_SSN_SEQ2_8822B)
  4224. /* 2 REG_HW_SEQ3_8822B */
  4225. #define BIT_SHIFT_HW_SSN_SEQ3_8822B 0
  4226. #define BIT_MASK_HW_SSN_SEQ3_8822B 0xfff
  4227. #define BIT_HW_SSN_SEQ3_8822B(x) (((x) & BIT_MASK_HW_SSN_SEQ3_8822B) << BIT_SHIFT_HW_SSN_SEQ3_8822B)
  4228. #define BIT_GET_HW_SSN_SEQ3_8822B(x) (((x) >> BIT_SHIFT_HW_SSN_SEQ3_8822B) & BIT_MASK_HW_SSN_SEQ3_8822B)
  4229. /* 2 REG_NULL_PKT_STATUS_V1_8822B */
  4230. #define BIT_SHIFT_PTCL_TOTAL_PG_V2_8822B 2
  4231. #define BIT_MASK_PTCL_TOTAL_PG_V2_8822B 0x3fff
  4232. #define BIT_PTCL_TOTAL_PG_V2_8822B(x) (((x) & BIT_MASK_PTCL_TOTAL_PG_V2_8822B) << BIT_SHIFT_PTCL_TOTAL_PG_V2_8822B)
  4233. #define BIT_GET_PTCL_TOTAL_PG_V2_8822B(x) (((x) >> BIT_SHIFT_PTCL_TOTAL_PG_V2_8822B) & BIT_MASK_PTCL_TOTAL_PG_V2_8822B)
  4234. #define BIT_TX_NULL_1_8822B BIT(1)
  4235. #define BIT_TX_NULL_0_8822B BIT(0)
  4236. /* 2 REG_PTCL_ERR_STATUS_8822B */
  4237. #define BIT_PTCL_RATE_TABLE_INVALID_8822B BIT(7)
  4238. #define BIT_FTM_T2R_ERROR_8822B BIT(6)
  4239. #define BIT_PTCL_ERR0_8822B BIT(5)
  4240. #define BIT_PTCL_ERR1_8822B BIT(4)
  4241. #define BIT_PTCL_ERR2_8822B BIT(3)
  4242. #define BIT_PTCL_ERR3_8822B BIT(2)
  4243. #define BIT_PTCL_ERR4_8822B BIT(1)
  4244. #define BIT_PTCL_ERR5_8822B BIT(0)
  4245. /* 2 REG_NULL_PKT_STATUS_EXTEND_8822B */
  4246. #define BIT_CLI3_TX_NULL_1_8822B BIT(7)
  4247. #define BIT_CLI3_TX_NULL_0_8822B BIT(6)
  4248. #define BIT_CLI2_TX_NULL_1_8822B BIT(5)
  4249. #define BIT_CLI2_TX_NULL_0_8822B BIT(4)
  4250. #define BIT_CLI1_TX_NULL_1_8822B BIT(3)
  4251. #define BIT_CLI1_TX_NULL_0_8822B BIT(2)
  4252. #define BIT_CLI0_TX_NULL_1_8822B BIT(1)
  4253. #define BIT_CLI0_TX_NULL_0_8822B BIT(0)
  4254. /* 2 REG_VIDEO_ENHANCEMENT_FUN_8822B */
  4255. #define BIT_VIDEO_JUST_DROP_8822B BIT(1)
  4256. #define BIT_VIDEO_ENHANCEMENT_FUN_EN_8822B BIT(0)
  4257. /* 2 REG_BT_POLLUTE_PKT_CNT_8822B */
  4258. #define BIT_SHIFT_BT_POLLUTE_PKT_CNT_8822B 0
  4259. #define BIT_MASK_BT_POLLUTE_PKT_CNT_8822B 0xffff
  4260. #define BIT_BT_POLLUTE_PKT_CNT_8822B(x) (((x) & BIT_MASK_BT_POLLUTE_PKT_CNT_8822B) << BIT_SHIFT_BT_POLLUTE_PKT_CNT_8822B)
  4261. #define BIT_GET_BT_POLLUTE_PKT_CNT_8822B(x) (((x) >> BIT_SHIFT_BT_POLLUTE_PKT_CNT_8822B) & BIT_MASK_BT_POLLUTE_PKT_CNT_8822B)
  4262. /* 2 REG_NOT_VALID_8822B */
  4263. /* 2 REG_PTCL_DBG_8822B */
  4264. #define BIT_SHIFT_PTCL_DBG_8822B 0
  4265. #define BIT_MASK_PTCL_DBG_8822B 0xffffffffL
  4266. #define BIT_PTCL_DBG_8822B(x) (((x) & BIT_MASK_PTCL_DBG_8822B) << BIT_SHIFT_PTCL_DBG_8822B)
  4267. #define BIT_GET_PTCL_DBG_8822B(x) (((x) >> BIT_SHIFT_PTCL_DBG_8822B) & BIT_MASK_PTCL_DBG_8822B)
  4268. /* 2 REG_NOT_VALID_8822B */
  4269. /* 2 REG_CPUMGQ_TIMER_CTRL2_8822B */
  4270. #define BIT_SHIFT_TRI_HEAD_ADDR_8822B 16
  4271. #define BIT_MASK_TRI_HEAD_ADDR_8822B 0xfff
  4272. #define BIT_TRI_HEAD_ADDR_8822B(x) (((x) & BIT_MASK_TRI_HEAD_ADDR_8822B) << BIT_SHIFT_TRI_HEAD_ADDR_8822B)
  4273. #define BIT_GET_TRI_HEAD_ADDR_8822B(x) (((x) >> BIT_SHIFT_TRI_HEAD_ADDR_8822B) & BIT_MASK_TRI_HEAD_ADDR_8822B)
  4274. #define BIT_DROP_TH_EN_8822B BIT(8)
  4275. #define BIT_SHIFT_DROP_TH_8822B 0
  4276. #define BIT_MASK_DROP_TH_8822B 0xff
  4277. #define BIT_DROP_TH_8822B(x) (((x) & BIT_MASK_DROP_TH_8822B) << BIT_SHIFT_DROP_TH_8822B)
  4278. #define BIT_GET_DROP_TH_8822B(x) (((x) >> BIT_SHIFT_DROP_TH_8822B) & BIT_MASK_DROP_TH_8822B)
  4279. /* 2 REG_NOT_VALID_8822B */
  4280. /* 2 REG_DUMMY_PAGE4_V1_8822B */
  4281. #define BIT_BCN_EN_EXTHWSEQ_8822B BIT(1)
  4282. #define BIT_BCN_EN_HWSEQ_8822B BIT(0)
  4283. /* 2 REG_MOREDATA_8822B */
  4284. #define BIT_MOREDATA_CTRL2_EN_V1_8822B BIT(3)
  4285. #define BIT_MOREDATA_CTRL1_EN_V1_8822B BIT(2)
  4286. #define BIT_PKTIN_MOREDATA_REPLACE_ENABLE_V1_8822B BIT(0)
  4287. /* 2 REG_NOT_VALID_8822B */
  4288. /* 2 REG_Q0_Q1_INFO_8822B */
  4289. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8822B BIT(31)
  4290. #define BIT_SHIFT_GTAB_ID_8822B 28
  4291. #define BIT_MASK_GTAB_ID_8822B 0x7
  4292. #define BIT_GTAB_ID_8822B(x) (((x) & BIT_MASK_GTAB_ID_8822B) << BIT_SHIFT_GTAB_ID_8822B)
  4293. #define BIT_GET_GTAB_ID_8822B(x) (((x) >> BIT_SHIFT_GTAB_ID_8822B) & BIT_MASK_GTAB_ID_8822B)
  4294. #define BIT_SHIFT_AC1_PKT_INFO_8822B 16
  4295. #define BIT_MASK_AC1_PKT_INFO_8822B 0xfff
  4296. #define BIT_AC1_PKT_INFO_8822B(x) (((x) & BIT_MASK_AC1_PKT_INFO_8822B) << BIT_SHIFT_AC1_PKT_INFO_8822B)
  4297. #define BIT_GET_AC1_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_AC1_PKT_INFO_8822B) & BIT_MASK_AC1_PKT_INFO_8822B)
  4298. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8822B BIT(15)
  4299. #define BIT_SHIFT_GTAB_ID_V1_8822B 12
  4300. #define BIT_MASK_GTAB_ID_V1_8822B 0x7
  4301. #define BIT_GTAB_ID_V1_8822B(x) (((x) & BIT_MASK_GTAB_ID_V1_8822B) << BIT_SHIFT_GTAB_ID_V1_8822B)
  4302. #define BIT_GET_GTAB_ID_V1_8822B(x) (((x) >> BIT_SHIFT_GTAB_ID_V1_8822B) & BIT_MASK_GTAB_ID_V1_8822B)
  4303. #define BIT_SHIFT_AC0_PKT_INFO_8822B 0
  4304. #define BIT_MASK_AC0_PKT_INFO_8822B 0xfff
  4305. #define BIT_AC0_PKT_INFO_8822B(x) (((x) & BIT_MASK_AC0_PKT_INFO_8822B) << BIT_SHIFT_AC0_PKT_INFO_8822B)
  4306. #define BIT_GET_AC0_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_AC0_PKT_INFO_8822B) & BIT_MASK_AC0_PKT_INFO_8822B)
  4307. /* 2 REG_Q2_Q3_INFO_8822B */
  4308. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8822B BIT(31)
  4309. #define BIT_SHIFT_GTAB_ID_8822B 28
  4310. #define BIT_MASK_GTAB_ID_8822B 0x7
  4311. #define BIT_GTAB_ID_8822B(x) (((x) & BIT_MASK_GTAB_ID_8822B) << BIT_SHIFT_GTAB_ID_8822B)
  4312. #define BIT_GET_GTAB_ID_8822B(x) (((x) >> BIT_SHIFT_GTAB_ID_8822B) & BIT_MASK_GTAB_ID_8822B)
  4313. #define BIT_SHIFT_AC3_PKT_INFO_8822B 16
  4314. #define BIT_MASK_AC3_PKT_INFO_8822B 0xfff
  4315. #define BIT_AC3_PKT_INFO_8822B(x) (((x) & BIT_MASK_AC3_PKT_INFO_8822B) << BIT_SHIFT_AC3_PKT_INFO_8822B)
  4316. #define BIT_GET_AC3_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_AC3_PKT_INFO_8822B) & BIT_MASK_AC3_PKT_INFO_8822B)
  4317. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8822B BIT(15)
  4318. #define BIT_SHIFT_GTAB_ID_V1_8822B 12
  4319. #define BIT_MASK_GTAB_ID_V1_8822B 0x7
  4320. #define BIT_GTAB_ID_V1_8822B(x) (((x) & BIT_MASK_GTAB_ID_V1_8822B) << BIT_SHIFT_GTAB_ID_V1_8822B)
  4321. #define BIT_GET_GTAB_ID_V1_8822B(x) (((x) >> BIT_SHIFT_GTAB_ID_V1_8822B) & BIT_MASK_GTAB_ID_V1_8822B)
  4322. #define BIT_SHIFT_AC2_PKT_INFO_8822B 0
  4323. #define BIT_MASK_AC2_PKT_INFO_8822B 0xfff
  4324. #define BIT_AC2_PKT_INFO_8822B(x) (((x) & BIT_MASK_AC2_PKT_INFO_8822B) << BIT_SHIFT_AC2_PKT_INFO_8822B)
  4325. #define BIT_GET_AC2_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_AC2_PKT_INFO_8822B) & BIT_MASK_AC2_PKT_INFO_8822B)
  4326. /* 2 REG_Q4_Q5_INFO_8822B */
  4327. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8822B BIT(31)
  4328. #define BIT_SHIFT_GTAB_ID_8822B 28
  4329. #define BIT_MASK_GTAB_ID_8822B 0x7
  4330. #define BIT_GTAB_ID_8822B(x) (((x) & BIT_MASK_GTAB_ID_8822B) << BIT_SHIFT_GTAB_ID_8822B)
  4331. #define BIT_GET_GTAB_ID_8822B(x) (((x) >> BIT_SHIFT_GTAB_ID_8822B) & BIT_MASK_GTAB_ID_8822B)
  4332. #define BIT_SHIFT_AC5_PKT_INFO_8822B 16
  4333. #define BIT_MASK_AC5_PKT_INFO_8822B 0xfff
  4334. #define BIT_AC5_PKT_INFO_8822B(x) (((x) & BIT_MASK_AC5_PKT_INFO_8822B) << BIT_SHIFT_AC5_PKT_INFO_8822B)
  4335. #define BIT_GET_AC5_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_AC5_PKT_INFO_8822B) & BIT_MASK_AC5_PKT_INFO_8822B)
  4336. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8822B BIT(15)
  4337. #define BIT_SHIFT_GTAB_ID_V1_8822B 12
  4338. #define BIT_MASK_GTAB_ID_V1_8822B 0x7
  4339. #define BIT_GTAB_ID_V1_8822B(x) (((x) & BIT_MASK_GTAB_ID_V1_8822B) << BIT_SHIFT_GTAB_ID_V1_8822B)
  4340. #define BIT_GET_GTAB_ID_V1_8822B(x) (((x) >> BIT_SHIFT_GTAB_ID_V1_8822B) & BIT_MASK_GTAB_ID_V1_8822B)
  4341. #define BIT_SHIFT_AC4_PKT_INFO_8822B 0
  4342. #define BIT_MASK_AC4_PKT_INFO_8822B 0xfff
  4343. #define BIT_AC4_PKT_INFO_8822B(x) (((x) & BIT_MASK_AC4_PKT_INFO_8822B) << BIT_SHIFT_AC4_PKT_INFO_8822B)
  4344. #define BIT_GET_AC4_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_AC4_PKT_INFO_8822B) & BIT_MASK_AC4_PKT_INFO_8822B)
  4345. /* 2 REG_Q6_Q7_INFO_8822B */
  4346. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8822B BIT(31)
  4347. #define BIT_SHIFT_GTAB_ID_8822B 28
  4348. #define BIT_MASK_GTAB_ID_8822B 0x7
  4349. #define BIT_GTAB_ID_8822B(x) (((x) & BIT_MASK_GTAB_ID_8822B) << BIT_SHIFT_GTAB_ID_8822B)
  4350. #define BIT_GET_GTAB_ID_8822B(x) (((x) >> BIT_SHIFT_GTAB_ID_8822B) & BIT_MASK_GTAB_ID_8822B)
  4351. #define BIT_SHIFT_AC7_PKT_INFO_8822B 16
  4352. #define BIT_MASK_AC7_PKT_INFO_8822B 0xfff
  4353. #define BIT_AC7_PKT_INFO_8822B(x) (((x) & BIT_MASK_AC7_PKT_INFO_8822B) << BIT_SHIFT_AC7_PKT_INFO_8822B)
  4354. #define BIT_GET_AC7_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_AC7_PKT_INFO_8822B) & BIT_MASK_AC7_PKT_INFO_8822B)
  4355. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8822B BIT(15)
  4356. #define BIT_SHIFT_GTAB_ID_V1_8822B 12
  4357. #define BIT_MASK_GTAB_ID_V1_8822B 0x7
  4358. #define BIT_GTAB_ID_V1_8822B(x) (((x) & BIT_MASK_GTAB_ID_V1_8822B) << BIT_SHIFT_GTAB_ID_V1_8822B)
  4359. #define BIT_GET_GTAB_ID_V1_8822B(x) (((x) >> BIT_SHIFT_GTAB_ID_V1_8822B) & BIT_MASK_GTAB_ID_V1_8822B)
  4360. #define BIT_SHIFT_AC6_PKT_INFO_8822B 0
  4361. #define BIT_MASK_AC6_PKT_INFO_8822B 0xfff
  4362. #define BIT_AC6_PKT_INFO_8822B(x) (((x) & BIT_MASK_AC6_PKT_INFO_8822B) << BIT_SHIFT_AC6_PKT_INFO_8822B)
  4363. #define BIT_GET_AC6_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_AC6_PKT_INFO_8822B) & BIT_MASK_AC6_PKT_INFO_8822B)
  4364. /* 2 REG_MGQ_HIQ_INFO_8822B */
  4365. #define BIT_SHIFT_HIQ_PKT_INFO_8822B 16
  4366. #define BIT_MASK_HIQ_PKT_INFO_8822B 0xfff
  4367. #define BIT_HIQ_PKT_INFO_8822B(x) (((x) & BIT_MASK_HIQ_PKT_INFO_8822B) << BIT_SHIFT_HIQ_PKT_INFO_8822B)
  4368. #define BIT_GET_HIQ_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_HIQ_PKT_INFO_8822B) & BIT_MASK_HIQ_PKT_INFO_8822B)
  4369. #define BIT_SHIFT_MGQ_PKT_INFO_8822B 0
  4370. #define BIT_MASK_MGQ_PKT_INFO_8822B 0xfff
  4371. #define BIT_MGQ_PKT_INFO_8822B(x) (((x) & BIT_MASK_MGQ_PKT_INFO_8822B) << BIT_SHIFT_MGQ_PKT_INFO_8822B)
  4372. #define BIT_GET_MGQ_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_MGQ_PKT_INFO_8822B) & BIT_MASK_MGQ_PKT_INFO_8822B)
  4373. /* 2 REG_CMDQ_BCNQ_INFO_8822B */
  4374. #define BIT_SHIFT_CMDQ_PKT_INFO_8822B 16
  4375. #define BIT_MASK_CMDQ_PKT_INFO_8822B 0xfff
  4376. #define BIT_CMDQ_PKT_INFO_8822B(x) (((x) & BIT_MASK_CMDQ_PKT_INFO_8822B) << BIT_SHIFT_CMDQ_PKT_INFO_8822B)
  4377. #define BIT_GET_CMDQ_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_CMDQ_PKT_INFO_8822B) & BIT_MASK_CMDQ_PKT_INFO_8822B)
  4378. #define BIT_SHIFT_BCNQ_PKT_INFO_8822B 0
  4379. #define BIT_MASK_BCNQ_PKT_INFO_8822B 0xfff
  4380. #define BIT_BCNQ_PKT_INFO_8822B(x) (((x) & BIT_MASK_BCNQ_PKT_INFO_8822B) << BIT_SHIFT_BCNQ_PKT_INFO_8822B)
  4381. #define BIT_GET_BCNQ_PKT_INFO_8822B(x) (((x) >> BIT_SHIFT_BCNQ_PKT_INFO_8822B) & BIT_MASK_BCNQ_PKT_INFO_8822B)
  4382. /* 2 REG_USEREG_SETTING_8822B */
  4383. #define BIT_NDPA_USEREG_8822B BIT(21)
  4384. #define BIT_SHIFT_RETRY_USEREG_8822B 19
  4385. #define BIT_MASK_RETRY_USEREG_8822B 0x3
  4386. #define BIT_RETRY_USEREG_8822B(x) (((x) & BIT_MASK_RETRY_USEREG_8822B) << BIT_SHIFT_RETRY_USEREG_8822B)
  4387. #define BIT_GET_RETRY_USEREG_8822B(x) (((x) >> BIT_SHIFT_RETRY_USEREG_8822B) & BIT_MASK_RETRY_USEREG_8822B)
  4388. #define BIT_SHIFT_TRYPKT_USEREG_8822B 17
  4389. #define BIT_MASK_TRYPKT_USEREG_8822B 0x3
  4390. #define BIT_TRYPKT_USEREG_8822B(x) (((x) & BIT_MASK_TRYPKT_USEREG_8822B) << BIT_SHIFT_TRYPKT_USEREG_8822B)
  4391. #define BIT_GET_TRYPKT_USEREG_8822B(x) (((x) >> BIT_SHIFT_TRYPKT_USEREG_8822B) & BIT_MASK_TRYPKT_USEREG_8822B)
  4392. #define BIT_CTLPKT_USEREG_8822B BIT(16)
  4393. /* 2 REG_AESIV_SETTING_8822B */
  4394. #define BIT_SHIFT_AESIV_OFFSET_8822B 0
  4395. #define BIT_MASK_AESIV_OFFSET_8822B 0xfff
  4396. #define BIT_AESIV_OFFSET_8822B(x) (((x) & BIT_MASK_AESIV_OFFSET_8822B) << BIT_SHIFT_AESIV_OFFSET_8822B)
  4397. #define BIT_GET_AESIV_OFFSET_8822B(x) (((x) >> BIT_SHIFT_AESIV_OFFSET_8822B) & BIT_MASK_AESIV_OFFSET_8822B)
  4398. /* 2 REG_BF0_TIME_SETTING_8822B */
  4399. #define BIT_BF0_TIMER_SET_8822B BIT(31)
  4400. #define BIT_BF0_TIMER_CLR_8822B BIT(30)
  4401. #define BIT_BF0_UPDATE_EN_8822B BIT(29)
  4402. #define BIT_BF0_TIMER_EN_8822B BIT(28)
  4403. #define BIT_SHIFT_BF0_PRETIME_OVER_8822B 16
  4404. #define BIT_MASK_BF0_PRETIME_OVER_8822B 0xfff
  4405. #define BIT_BF0_PRETIME_OVER_8822B(x) (((x) & BIT_MASK_BF0_PRETIME_OVER_8822B) << BIT_SHIFT_BF0_PRETIME_OVER_8822B)
  4406. #define BIT_GET_BF0_PRETIME_OVER_8822B(x) (((x) >> BIT_SHIFT_BF0_PRETIME_OVER_8822B) & BIT_MASK_BF0_PRETIME_OVER_8822B)
  4407. #define BIT_SHIFT_BF0_LIFETIME_8822B 0
  4408. #define BIT_MASK_BF0_LIFETIME_8822B 0xffff
  4409. #define BIT_BF0_LIFETIME_8822B(x) (((x) & BIT_MASK_BF0_LIFETIME_8822B) << BIT_SHIFT_BF0_LIFETIME_8822B)
  4410. #define BIT_GET_BF0_LIFETIME_8822B(x) (((x) >> BIT_SHIFT_BF0_LIFETIME_8822B) & BIT_MASK_BF0_LIFETIME_8822B)
  4411. /* 2 REG_BF1_TIME_SETTING_8822B */
  4412. #define BIT_BF1_TIMER_SET_8822B BIT(31)
  4413. #define BIT_BF1_TIMER_CLR_8822B BIT(30)
  4414. #define BIT_BF1_UPDATE_EN_8822B BIT(29)
  4415. #define BIT_BF1_TIMER_EN_8822B BIT(28)
  4416. #define BIT_SHIFT_BF1_PRETIME_OVER_8822B 16
  4417. #define BIT_MASK_BF1_PRETIME_OVER_8822B 0xfff
  4418. #define BIT_BF1_PRETIME_OVER_8822B(x) (((x) & BIT_MASK_BF1_PRETIME_OVER_8822B) << BIT_SHIFT_BF1_PRETIME_OVER_8822B)
  4419. #define BIT_GET_BF1_PRETIME_OVER_8822B(x) (((x) >> BIT_SHIFT_BF1_PRETIME_OVER_8822B) & BIT_MASK_BF1_PRETIME_OVER_8822B)
  4420. #define BIT_SHIFT_BF1_LIFETIME_8822B 0
  4421. #define BIT_MASK_BF1_LIFETIME_8822B 0xffff
  4422. #define BIT_BF1_LIFETIME_8822B(x) (((x) & BIT_MASK_BF1_LIFETIME_8822B) << BIT_SHIFT_BF1_LIFETIME_8822B)
  4423. #define BIT_GET_BF1_LIFETIME_8822B(x) (((x) >> BIT_SHIFT_BF1_LIFETIME_8822B) & BIT_MASK_BF1_LIFETIME_8822B)
  4424. /* 2 REG_BF_TIMEOUT_EN_8822B */
  4425. #define BIT_EN_VHT_LDPC_8822B BIT(9)
  4426. #define BIT_EN_HT_LDPC_8822B BIT(8)
  4427. #define BIT_BF1_TIMEOUT_EN_8822B BIT(1)
  4428. #define BIT_BF0_TIMEOUT_EN_8822B BIT(0)
  4429. /* 2 REG_MACID_RELEASE0_8822B */
  4430. #define BIT_SHIFT_MACID31_0_RELEASE_8822B 0
  4431. #define BIT_MASK_MACID31_0_RELEASE_8822B 0xffffffffL
  4432. #define BIT_MACID31_0_RELEASE_8822B(x) (((x) & BIT_MASK_MACID31_0_RELEASE_8822B) << BIT_SHIFT_MACID31_0_RELEASE_8822B)
  4433. #define BIT_GET_MACID31_0_RELEASE_8822B(x) (((x) >> BIT_SHIFT_MACID31_0_RELEASE_8822B) & BIT_MASK_MACID31_0_RELEASE_8822B)
  4434. /* 2 REG_MACID_RELEASE1_8822B */
  4435. #define BIT_SHIFT_MACID63_32_RELEASE_8822B 0
  4436. #define BIT_MASK_MACID63_32_RELEASE_8822B 0xffffffffL
  4437. #define BIT_MACID63_32_RELEASE_8822B(x) (((x) & BIT_MASK_MACID63_32_RELEASE_8822B) << BIT_SHIFT_MACID63_32_RELEASE_8822B)
  4438. #define BIT_GET_MACID63_32_RELEASE_8822B(x) (((x) >> BIT_SHIFT_MACID63_32_RELEASE_8822B) & BIT_MASK_MACID63_32_RELEASE_8822B)
  4439. /* 2 REG_MACID_RELEASE2_8822B */
  4440. #define BIT_SHIFT_MACID95_64_RELEASE_8822B 0
  4441. #define BIT_MASK_MACID95_64_RELEASE_8822B 0xffffffffL
  4442. #define BIT_MACID95_64_RELEASE_8822B(x) (((x) & BIT_MASK_MACID95_64_RELEASE_8822B) << BIT_SHIFT_MACID95_64_RELEASE_8822B)
  4443. #define BIT_GET_MACID95_64_RELEASE_8822B(x) (((x) >> BIT_SHIFT_MACID95_64_RELEASE_8822B) & BIT_MASK_MACID95_64_RELEASE_8822B)
  4444. /* 2 REG_MACID_RELEASE3_8822B */
  4445. #define BIT_SHIFT_MACID127_96_RELEASE_8822B 0
  4446. #define BIT_MASK_MACID127_96_RELEASE_8822B 0xffffffffL
  4447. #define BIT_MACID127_96_RELEASE_8822B(x) (((x) & BIT_MASK_MACID127_96_RELEASE_8822B) << BIT_SHIFT_MACID127_96_RELEASE_8822B)
  4448. #define BIT_GET_MACID127_96_RELEASE_8822B(x) (((x) >> BIT_SHIFT_MACID127_96_RELEASE_8822B) & BIT_MASK_MACID127_96_RELEASE_8822B)
  4449. /* 2 REG_MACID_RELEASE_SETTING_8822B */
  4450. #define BIT_MACID_VALUE_8822B BIT(7)
  4451. #define BIT_SHIFT_MACID_OFFSET_8822B 0
  4452. #define BIT_MASK_MACID_OFFSET_8822B 0x7f
  4453. #define BIT_MACID_OFFSET_8822B(x) (((x) & BIT_MASK_MACID_OFFSET_8822B) << BIT_SHIFT_MACID_OFFSET_8822B)
  4454. #define BIT_GET_MACID_OFFSET_8822B(x) (((x) >> BIT_SHIFT_MACID_OFFSET_8822B) & BIT_MASK_MACID_OFFSET_8822B)
  4455. /* 2 REG_FAST_EDCA_VOVI_SETTING_8822B */
  4456. #define BIT_SHIFT_VI_FAST_EDCA_TO_8822B 24
  4457. #define BIT_MASK_VI_FAST_EDCA_TO_8822B 0xff
  4458. #define BIT_VI_FAST_EDCA_TO_8822B(x) (((x) & BIT_MASK_VI_FAST_EDCA_TO_8822B) << BIT_SHIFT_VI_FAST_EDCA_TO_8822B)
  4459. #define BIT_GET_VI_FAST_EDCA_TO_8822B(x) (((x) >> BIT_SHIFT_VI_FAST_EDCA_TO_8822B) & BIT_MASK_VI_FAST_EDCA_TO_8822B)
  4460. #define BIT_VI_THRESHOLD_SEL_8822B BIT(23)
  4461. #define BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8822B 16
  4462. #define BIT_MASK_VI_FAST_EDCA_PKT_TH_8822B 0x7f
  4463. #define BIT_VI_FAST_EDCA_PKT_TH_8822B(x) (((x) & BIT_MASK_VI_FAST_EDCA_PKT_TH_8822B) << BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8822B)
  4464. #define BIT_GET_VI_FAST_EDCA_PKT_TH_8822B(x) (((x) >> BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8822B) & BIT_MASK_VI_FAST_EDCA_PKT_TH_8822B)
  4465. #define BIT_SHIFT_VO_FAST_EDCA_TO_8822B 8
  4466. #define BIT_MASK_VO_FAST_EDCA_TO_8822B 0xff
  4467. #define BIT_VO_FAST_EDCA_TO_8822B(x) (((x) & BIT_MASK_VO_FAST_EDCA_TO_8822B) << BIT_SHIFT_VO_FAST_EDCA_TO_8822B)
  4468. #define BIT_GET_VO_FAST_EDCA_TO_8822B(x) (((x) >> BIT_SHIFT_VO_FAST_EDCA_TO_8822B) & BIT_MASK_VO_FAST_EDCA_TO_8822B)
  4469. #define BIT_VO_THRESHOLD_SEL_8822B BIT(7)
  4470. #define BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8822B 0
  4471. #define BIT_MASK_VO_FAST_EDCA_PKT_TH_8822B 0x7f
  4472. #define BIT_VO_FAST_EDCA_PKT_TH_8822B(x) (((x) & BIT_MASK_VO_FAST_EDCA_PKT_TH_8822B) << BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8822B)
  4473. #define BIT_GET_VO_FAST_EDCA_PKT_TH_8822B(x) (((x) >> BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8822B) & BIT_MASK_VO_FAST_EDCA_PKT_TH_8822B)
  4474. /* 2 REG_FAST_EDCA_BEBK_SETTING_8822B */
  4475. #define BIT_SHIFT_BK_FAST_EDCA_TO_8822B 24
  4476. #define BIT_MASK_BK_FAST_EDCA_TO_8822B 0xff
  4477. #define BIT_BK_FAST_EDCA_TO_8822B(x) (((x) & BIT_MASK_BK_FAST_EDCA_TO_8822B) << BIT_SHIFT_BK_FAST_EDCA_TO_8822B)
  4478. #define BIT_GET_BK_FAST_EDCA_TO_8822B(x) (((x) >> BIT_SHIFT_BK_FAST_EDCA_TO_8822B) & BIT_MASK_BK_FAST_EDCA_TO_8822B)
  4479. #define BIT_BK_THRESHOLD_SEL_8822B BIT(23)
  4480. #define BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8822B 16
  4481. #define BIT_MASK_BK_FAST_EDCA_PKT_TH_8822B 0x7f
  4482. #define BIT_BK_FAST_EDCA_PKT_TH_8822B(x) (((x) & BIT_MASK_BK_FAST_EDCA_PKT_TH_8822B) << BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8822B)
  4483. #define BIT_GET_BK_FAST_EDCA_PKT_TH_8822B(x) (((x) >> BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8822B) & BIT_MASK_BK_FAST_EDCA_PKT_TH_8822B)
  4484. #define BIT_SHIFT_BE_FAST_EDCA_TO_8822B 8
  4485. #define BIT_MASK_BE_FAST_EDCA_TO_8822B 0xff
  4486. #define BIT_BE_FAST_EDCA_TO_8822B(x) (((x) & BIT_MASK_BE_FAST_EDCA_TO_8822B) << BIT_SHIFT_BE_FAST_EDCA_TO_8822B)
  4487. #define BIT_GET_BE_FAST_EDCA_TO_8822B(x) (((x) >> BIT_SHIFT_BE_FAST_EDCA_TO_8822B) & BIT_MASK_BE_FAST_EDCA_TO_8822B)
  4488. #define BIT_BE_THRESHOLD_SEL_8822B BIT(7)
  4489. #define BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8822B 0
  4490. #define BIT_MASK_BE_FAST_EDCA_PKT_TH_8822B 0x7f
  4491. #define BIT_BE_FAST_EDCA_PKT_TH_8822B(x) (((x) & BIT_MASK_BE_FAST_EDCA_PKT_TH_8822B) << BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8822B)
  4492. #define BIT_GET_BE_FAST_EDCA_PKT_TH_8822B(x) (((x) >> BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8822B) & BIT_MASK_BE_FAST_EDCA_PKT_TH_8822B)
  4493. /* 2 REG_MACID_DROP0_8822B */
  4494. #define BIT_SHIFT_MACID31_0_DROP_8822B 0
  4495. #define BIT_MASK_MACID31_0_DROP_8822B 0xffffffffL
  4496. #define BIT_MACID31_0_DROP_8822B(x) (((x) & BIT_MASK_MACID31_0_DROP_8822B) << BIT_SHIFT_MACID31_0_DROP_8822B)
  4497. #define BIT_GET_MACID31_0_DROP_8822B(x) (((x) >> BIT_SHIFT_MACID31_0_DROP_8822B) & BIT_MASK_MACID31_0_DROP_8822B)
  4498. /* 2 REG_MACID_DROP1_8822B */
  4499. #define BIT_SHIFT_MACID63_32_DROP_8822B 0
  4500. #define BIT_MASK_MACID63_32_DROP_8822B 0xffffffffL
  4501. #define BIT_MACID63_32_DROP_8822B(x) (((x) & BIT_MASK_MACID63_32_DROP_8822B) << BIT_SHIFT_MACID63_32_DROP_8822B)
  4502. #define BIT_GET_MACID63_32_DROP_8822B(x) (((x) >> BIT_SHIFT_MACID63_32_DROP_8822B) & BIT_MASK_MACID63_32_DROP_8822B)
  4503. /* 2 REG_MACID_DROP2_8822B */
  4504. #define BIT_SHIFT_MACID95_64_DROP_8822B 0
  4505. #define BIT_MASK_MACID95_64_DROP_8822B 0xffffffffL
  4506. #define BIT_MACID95_64_DROP_8822B(x) (((x) & BIT_MASK_MACID95_64_DROP_8822B) << BIT_SHIFT_MACID95_64_DROP_8822B)
  4507. #define BIT_GET_MACID95_64_DROP_8822B(x) (((x) >> BIT_SHIFT_MACID95_64_DROP_8822B) & BIT_MASK_MACID95_64_DROP_8822B)
  4508. /* 2 REG_MACID_DROP3_8822B */
  4509. #define BIT_SHIFT_MACID127_96_DROP_8822B 0
  4510. #define BIT_MASK_MACID127_96_DROP_8822B 0xffffffffL
  4511. #define BIT_MACID127_96_DROP_8822B(x) (((x) & BIT_MASK_MACID127_96_DROP_8822B) << BIT_SHIFT_MACID127_96_DROP_8822B)
  4512. #define BIT_GET_MACID127_96_DROP_8822B(x) (((x) >> BIT_SHIFT_MACID127_96_DROP_8822B) & BIT_MASK_MACID127_96_DROP_8822B)
  4513. /* 2 REG_R_MACID_RELEASE_SUCCESS_0_8822B */
  4514. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8822B 0
  4515. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8822B 0xffffffffL
  4516. #define BIT_R_MACID_RELEASE_SUCCESS_0_8822B(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8822B) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8822B)
  4517. #define BIT_GET_R_MACID_RELEASE_SUCCESS_0_8822B(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8822B) & BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8822B)
  4518. /* 2 REG_R_MACID_RELEASE_SUCCESS_1_8822B */
  4519. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8822B 0
  4520. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8822B 0xffffffffL
  4521. #define BIT_R_MACID_RELEASE_SUCCESS_1_8822B(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8822B) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8822B)
  4522. #define BIT_GET_R_MACID_RELEASE_SUCCESS_1_8822B(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8822B) & BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8822B)
  4523. /* 2 REG_R_MACID_RELEASE_SUCCESS_2_8822B */
  4524. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8822B 0
  4525. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8822B 0xffffffffL
  4526. #define BIT_R_MACID_RELEASE_SUCCESS_2_8822B(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8822B) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8822B)
  4527. #define BIT_GET_R_MACID_RELEASE_SUCCESS_2_8822B(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8822B) & BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8822B)
  4528. /* 2 REG_R_MACID_RELEASE_SUCCESS_3_8822B */
  4529. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8822B 0
  4530. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8822B 0xffffffffL
  4531. #define BIT_R_MACID_RELEASE_SUCCESS_3_8822B(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8822B) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8822B)
  4532. #define BIT_GET_R_MACID_RELEASE_SUCCESS_3_8822B(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8822B) & BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8822B)
  4533. /* 2 REG_MGG_FIFO_CRTL_8822B */
  4534. #define BIT_R_MGG_FIFO_EN_8822B BIT(31)
  4535. #define BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8822B 28
  4536. #define BIT_MASK_R_MGG_FIFO_PG_SIZE_8822B 0x7
  4537. #define BIT_R_MGG_FIFO_PG_SIZE_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_PG_SIZE_8822B) << BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8822B)
  4538. #define BIT_GET_R_MGG_FIFO_PG_SIZE_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8822B) & BIT_MASK_R_MGG_FIFO_PG_SIZE_8822B)
  4539. #define BIT_SHIFT_R_MGG_FIFO_START_PG_8822B 16
  4540. #define BIT_MASK_R_MGG_FIFO_START_PG_8822B 0xfff
  4541. #define BIT_R_MGG_FIFO_START_PG_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_START_PG_8822B) << BIT_SHIFT_R_MGG_FIFO_START_PG_8822B)
  4542. #define BIT_GET_R_MGG_FIFO_START_PG_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_START_PG_8822B) & BIT_MASK_R_MGG_FIFO_START_PG_8822B)
  4543. #define BIT_SHIFT_R_MGG_FIFO_SIZE_8822B 14
  4544. #define BIT_MASK_R_MGG_FIFO_SIZE_8822B 0x3
  4545. #define BIT_R_MGG_FIFO_SIZE_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_SIZE_8822B) << BIT_SHIFT_R_MGG_FIFO_SIZE_8822B)
  4546. #define BIT_GET_R_MGG_FIFO_SIZE_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_SIZE_8822B) & BIT_MASK_R_MGG_FIFO_SIZE_8822B)
  4547. #define BIT_R_MGG_FIFO_PAUSE_8822B BIT(13)
  4548. #define BIT_SHIFT_R_MGG_FIFO_RPTR_8822B 8
  4549. #define BIT_MASK_R_MGG_FIFO_RPTR_8822B 0x1f
  4550. #define BIT_R_MGG_FIFO_RPTR_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_RPTR_8822B) << BIT_SHIFT_R_MGG_FIFO_RPTR_8822B)
  4551. #define BIT_GET_R_MGG_FIFO_RPTR_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_RPTR_8822B) & BIT_MASK_R_MGG_FIFO_RPTR_8822B)
  4552. #define BIT_R_MGG_FIFO_OV_8822B BIT(7)
  4553. #define BIT_R_MGG_FIFO_WPTR_ERROR_8822B BIT(6)
  4554. #define BIT_R_EN_CPU_LIFETIME_8822B BIT(5)
  4555. #define BIT_SHIFT_R_MGG_FIFO_WPTR_8822B 0
  4556. #define BIT_MASK_R_MGG_FIFO_WPTR_8822B 0x1f
  4557. #define BIT_R_MGG_FIFO_WPTR_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_WPTR_8822B) << BIT_SHIFT_R_MGG_FIFO_WPTR_8822B)
  4558. #define BIT_GET_R_MGG_FIFO_WPTR_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_WPTR_8822B) & BIT_MASK_R_MGG_FIFO_WPTR_8822B)
  4559. /* 2 REG_MGG_FIFO_INT_8822B */
  4560. #define BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8822B 16
  4561. #define BIT_MASK_R_MGG_FIFO_INT_FLAG_8822B 0xffff
  4562. #define BIT_R_MGG_FIFO_INT_FLAG_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_INT_FLAG_8822B) << BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8822B)
  4563. #define BIT_GET_R_MGG_FIFO_INT_FLAG_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8822B) & BIT_MASK_R_MGG_FIFO_INT_FLAG_8822B)
  4564. #define BIT_SHIFT_R_MGG_FIFO_INT_MASK_8822B 0
  4565. #define BIT_MASK_R_MGG_FIFO_INT_MASK_8822B 0xffff
  4566. #define BIT_R_MGG_FIFO_INT_MASK_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_INT_MASK_8822B) << BIT_SHIFT_R_MGG_FIFO_INT_MASK_8822B)
  4567. #define BIT_GET_R_MGG_FIFO_INT_MASK_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_INT_MASK_8822B) & BIT_MASK_R_MGG_FIFO_INT_MASK_8822B)
  4568. /* 2 REG_MGG_FIFO_LIFETIME_8822B */
  4569. #define BIT_SHIFT_R_MGG_FIFO_LIFETIME_8822B 16
  4570. #define BIT_MASK_R_MGG_FIFO_LIFETIME_8822B 0xffff
  4571. #define BIT_R_MGG_FIFO_LIFETIME_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_LIFETIME_8822B) << BIT_SHIFT_R_MGG_FIFO_LIFETIME_8822B)
  4572. #define BIT_GET_R_MGG_FIFO_LIFETIME_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_LIFETIME_8822B) & BIT_MASK_R_MGG_FIFO_LIFETIME_8822B)
  4573. #define BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8822B 0
  4574. #define BIT_MASK_R_MGG_FIFO_VALID_MAP_8822B 0xffff
  4575. #define BIT_R_MGG_FIFO_VALID_MAP_8822B(x) (((x) & BIT_MASK_R_MGG_FIFO_VALID_MAP_8822B) << BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8822B)
  4576. #define BIT_GET_R_MGG_FIFO_VALID_MAP_8822B(x) (((x) >> BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8822B) & BIT_MASK_R_MGG_FIFO_VALID_MAP_8822B)
  4577. /* 2 REG_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B */
  4578. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B 0
  4579. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B 0x7f
  4580. #define BIT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B(x) (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B) << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B)
  4581. #define BIT_GET_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B(x) (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B) & BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8822B)
  4582. /* 2 REG_MACID_SHCUT_OFFSET_8822B */
  4583. #define BIT_SHIFT_MACID_SHCUT_OFFSET_V1_8822B 0
  4584. #define BIT_MASK_MACID_SHCUT_OFFSET_V1_8822B 0xff
  4585. #define BIT_MACID_SHCUT_OFFSET_V1_8822B(x) (((x) & BIT_MASK_MACID_SHCUT_OFFSET_V1_8822B) << BIT_SHIFT_MACID_SHCUT_OFFSET_V1_8822B)
  4586. #define BIT_GET_MACID_SHCUT_OFFSET_V1_8822B(x) (((x) >> BIT_SHIFT_MACID_SHCUT_OFFSET_V1_8822B) & BIT_MASK_MACID_SHCUT_OFFSET_V1_8822B)
  4587. /* 2 REG_MU_TX_CTL_8822B */
  4588. #define BIT_R_EN_REVERS_GTAB_8822B BIT(6)
  4589. #define BIT_SHIFT_R_MU_TABLE_VALID_8822B 0
  4590. #define BIT_MASK_R_MU_TABLE_VALID_8822B 0x3f
  4591. #define BIT_R_MU_TABLE_VALID_8822B(x) (((x) & BIT_MASK_R_MU_TABLE_VALID_8822B) << BIT_SHIFT_R_MU_TABLE_VALID_8822B)
  4592. #define BIT_GET_R_MU_TABLE_VALID_8822B(x) (((x) >> BIT_SHIFT_R_MU_TABLE_VALID_8822B) & BIT_MASK_R_MU_TABLE_VALID_8822B)
  4593. /* 2 REG_MU_STA_GID_VLD_8822B */
  4594. /* 2 REG_NOT_VALID_8822B */
  4595. #define BIT_SHIFT_R_MU_STA_GTAB_VALID_8822B 0
  4596. #define BIT_MASK_R_MU_STA_GTAB_VALID_8822B 0xffffffffL
  4597. #define BIT_R_MU_STA_GTAB_VALID_8822B(x) (((x) & BIT_MASK_R_MU_STA_GTAB_VALID_8822B) << BIT_SHIFT_R_MU_STA_GTAB_VALID_8822B)
  4598. #define BIT_GET_R_MU_STA_GTAB_VALID_8822B(x) (((x) >> BIT_SHIFT_R_MU_STA_GTAB_VALID_8822B) & BIT_MASK_R_MU_STA_GTAB_VALID_8822B)
  4599. #define BIT_SHIFT_R_MU_STA_GTAB_VALID_8822B 0
  4600. #define BIT_MASK_R_MU_STA_GTAB_VALID_8822B 0xffffffffL
  4601. #define BIT_R_MU_STA_GTAB_VALID_8822B(x) (((x) & BIT_MASK_R_MU_STA_GTAB_VALID_8822B) << BIT_SHIFT_R_MU_STA_GTAB_VALID_8822B)
  4602. #define BIT_GET_R_MU_STA_GTAB_VALID_8822B(x) (((x) >> BIT_SHIFT_R_MU_STA_GTAB_VALID_8822B) & BIT_MASK_R_MU_STA_GTAB_VALID_8822B)
  4603. /* 2 REG_MU_STA_USER_POS_INFO_8822B */
  4604. /* 2 REG_NOT_VALID_8822B */
  4605. #define BIT_SHIFT_R_MU_STA_GTAB_POSITION_8822B 0
  4606. #define BIT_MASK_R_MU_STA_GTAB_POSITION_8822B 0xffffffffffffffffL
  4607. #define BIT_R_MU_STA_GTAB_POSITION_8822B(x) (((x) & BIT_MASK_R_MU_STA_GTAB_POSITION_8822B) << BIT_SHIFT_R_MU_STA_GTAB_POSITION_8822B)
  4608. #define BIT_GET_R_MU_STA_GTAB_POSITION_8822B(x) (((x) >> BIT_SHIFT_R_MU_STA_GTAB_POSITION_8822B) & BIT_MASK_R_MU_STA_GTAB_POSITION_8822B)
  4609. #define BIT_SHIFT_R_MU_STA_GTAB_POSITION_8822B 0
  4610. #define BIT_MASK_R_MU_STA_GTAB_POSITION_8822B 0xffffffffffffffffL
  4611. #define BIT_R_MU_STA_GTAB_POSITION_8822B(x) (((x) & BIT_MASK_R_MU_STA_GTAB_POSITION_8822B) << BIT_SHIFT_R_MU_STA_GTAB_POSITION_8822B)
  4612. #define BIT_GET_R_MU_STA_GTAB_POSITION_8822B(x) (((x) >> BIT_SHIFT_R_MU_STA_GTAB_POSITION_8822B) & BIT_MASK_R_MU_STA_GTAB_POSITION_8822B)
  4613. /* 2 REG_MU_TRX_DBG_CNT_8822B */
  4614. #define BIT_MU_DNGCNT_RST_8822B BIT(20)
  4615. #define BIT_SHIFT_MU_DBGCNT_SEL_8822B 16
  4616. #define BIT_MASK_MU_DBGCNT_SEL_8822B 0xf
  4617. #define BIT_MU_DBGCNT_SEL_8822B(x) (((x) & BIT_MASK_MU_DBGCNT_SEL_8822B) << BIT_SHIFT_MU_DBGCNT_SEL_8822B)
  4618. #define BIT_GET_MU_DBGCNT_SEL_8822B(x) (((x) >> BIT_SHIFT_MU_DBGCNT_SEL_8822B) & BIT_MASK_MU_DBGCNT_SEL_8822B)
  4619. #define BIT_SHIFT_MU_DNGCNT_8822B 0
  4620. #define BIT_MASK_MU_DNGCNT_8822B 0xffff
  4621. #define BIT_MU_DNGCNT_8822B(x) (((x) & BIT_MASK_MU_DNGCNT_8822B) << BIT_SHIFT_MU_DNGCNT_8822B)
  4622. #define BIT_GET_MU_DNGCNT_8822B(x) (((x) >> BIT_SHIFT_MU_DNGCNT_8822B) & BIT_MASK_MU_DNGCNT_8822B)
  4623. /* 2 REG_NOT_VALID_8822B */
  4624. /* 2 REG_EDCA_VO_PARAM_8822B */
  4625. #define BIT_SHIFT_TXOPLIMIT_8822B 16
  4626. #define BIT_MASK_TXOPLIMIT_8822B 0x7ff
  4627. #define BIT_TXOPLIMIT_8822B(x) (((x) & BIT_MASK_TXOPLIMIT_8822B) << BIT_SHIFT_TXOPLIMIT_8822B)
  4628. #define BIT_GET_TXOPLIMIT_8822B(x) (((x) >> BIT_SHIFT_TXOPLIMIT_8822B) & BIT_MASK_TXOPLIMIT_8822B)
  4629. #define BIT_SHIFT_CW_8822B 8
  4630. #define BIT_MASK_CW_8822B 0xff
  4631. #define BIT_CW_8822B(x) (((x) & BIT_MASK_CW_8822B) << BIT_SHIFT_CW_8822B)
  4632. #define BIT_GET_CW_8822B(x) (((x) >> BIT_SHIFT_CW_8822B) & BIT_MASK_CW_8822B)
  4633. #define BIT_SHIFT_AIFS_8822B 0
  4634. #define BIT_MASK_AIFS_8822B 0xff
  4635. #define BIT_AIFS_8822B(x) (((x) & BIT_MASK_AIFS_8822B) << BIT_SHIFT_AIFS_8822B)
  4636. #define BIT_GET_AIFS_8822B(x) (((x) >> BIT_SHIFT_AIFS_8822B) & BIT_MASK_AIFS_8822B)
  4637. /* 2 REG_EDCA_VI_PARAM_8822B */
  4638. /* 2 REG_NOT_VALID_8822B */
  4639. #define BIT_SHIFT_TXOPLIMIT_8822B 16
  4640. #define BIT_MASK_TXOPLIMIT_8822B 0x7ff
  4641. #define BIT_TXOPLIMIT_8822B(x) (((x) & BIT_MASK_TXOPLIMIT_8822B) << BIT_SHIFT_TXOPLIMIT_8822B)
  4642. #define BIT_GET_TXOPLIMIT_8822B(x) (((x) >> BIT_SHIFT_TXOPLIMIT_8822B) & BIT_MASK_TXOPLIMIT_8822B)
  4643. #define BIT_SHIFT_CW_8822B 8
  4644. #define BIT_MASK_CW_8822B 0xff
  4645. #define BIT_CW_8822B(x) (((x) & BIT_MASK_CW_8822B) << BIT_SHIFT_CW_8822B)
  4646. #define BIT_GET_CW_8822B(x) (((x) >> BIT_SHIFT_CW_8822B) & BIT_MASK_CW_8822B)
  4647. #define BIT_SHIFT_AIFS_8822B 0
  4648. #define BIT_MASK_AIFS_8822B 0xff
  4649. #define BIT_AIFS_8822B(x) (((x) & BIT_MASK_AIFS_8822B) << BIT_SHIFT_AIFS_8822B)
  4650. #define BIT_GET_AIFS_8822B(x) (((x) >> BIT_SHIFT_AIFS_8822B) & BIT_MASK_AIFS_8822B)
  4651. /* 2 REG_EDCA_BE_PARAM_8822B */
  4652. /* 2 REG_NOT_VALID_8822B */
  4653. #define BIT_SHIFT_TXOPLIMIT_8822B 16
  4654. #define BIT_MASK_TXOPLIMIT_8822B 0x7ff
  4655. #define BIT_TXOPLIMIT_8822B(x) (((x) & BIT_MASK_TXOPLIMIT_8822B) << BIT_SHIFT_TXOPLIMIT_8822B)
  4656. #define BIT_GET_TXOPLIMIT_8822B(x) (((x) >> BIT_SHIFT_TXOPLIMIT_8822B) & BIT_MASK_TXOPLIMIT_8822B)
  4657. #define BIT_SHIFT_CW_8822B 8
  4658. #define BIT_MASK_CW_8822B 0xff
  4659. #define BIT_CW_8822B(x) (((x) & BIT_MASK_CW_8822B) << BIT_SHIFT_CW_8822B)
  4660. #define BIT_GET_CW_8822B(x) (((x) >> BIT_SHIFT_CW_8822B) & BIT_MASK_CW_8822B)
  4661. #define BIT_SHIFT_AIFS_8822B 0
  4662. #define BIT_MASK_AIFS_8822B 0xff
  4663. #define BIT_AIFS_8822B(x) (((x) & BIT_MASK_AIFS_8822B) << BIT_SHIFT_AIFS_8822B)
  4664. #define BIT_GET_AIFS_8822B(x) (((x) >> BIT_SHIFT_AIFS_8822B) & BIT_MASK_AIFS_8822B)
  4665. /* 2 REG_EDCA_BK_PARAM_8822B */
  4666. /* 2 REG_NOT_VALID_8822B */
  4667. #define BIT_SHIFT_TXOPLIMIT_8822B 16
  4668. #define BIT_MASK_TXOPLIMIT_8822B 0x7ff
  4669. #define BIT_TXOPLIMIT_8822B(x) (((x) & BIT_MASK_TXOPLIMIT_8822B) << BIT_SHIFT_TXOPLIMIT_8822B)
  4670. #define BIT_GET_TXOPLIMIT_8822B(x) (((x) >> BIT_SHIFT_TXOPLIMIT_8822B) & BIT_MASK_TXOPLIMIT_8822B)
  4671. #define BIT_SHIFT_CW_8822B 8
  4672. #define BIT_MASK_CW_8822B 0xff
  4673. #define BIT_CW_8822B(x) (((x) & BIT_MASK_CW_8822B) << BIT_SHIFT_CW_8822B)
  4674. #define BIT_GET_CW_8822B(x) (((x) >> BIT_SHIFT_CW_8822B) & BIT_MASK_CW_8822B)
  4675. #define BIT_SHIFT_AIFS_8822B 0
  4676. #define BIT_MASK_AIFS_8822B 0xff
  4677. #define BIT_AIFS_8822B(x) (((x) & BIT_MASK_AIFS_8822B) << BIT_SHIFT_AIFS_8822B)
  4678. #define BIT_GET_AIFS_8822B(x) (((x) >> BIT_SHIFT_AIFS_8822B) & BIT_MASK_AIFS_8822B)
  4679. /* 2 REG_BCNTCFG_8822B */
  4680. #define BIT_SHIFT_BCNCW_MAX_8822B 12
  4681. #define BIT_MASK_BCNCW_MAX_8822B 0xf
  4682. #define BIT_BCNCW_MAX_8822B(x) (((x) & BIT_MASK_BCNCW_MAX_8822B) << BIT_SHIFT_BCNCW_MAX_8822B)
  4683. #define BIT_GET_BCNCW_MAX_8822B(x) (((x) >> BIT_SHIFT_BCNCW_MAX_8822B) & BIT_MASK_BCNCW_MAX_8822B)
  4684. #define BIT_SHIFT_BCNCW_MIN_8822B 8
  4685. #define BIT_MASK_BCNCW_MIN_8822B 0xf
  4686. #define BIT_BCNCW_MIN_8822B(x) (((x) & BIT_MASK_BCNCW_MIN_8822B) << BIT_SHIFT_BCNCW_MIN_8822B)
  4687. #define BIT_GET_BCNCW_MIN_8822B(x) (((x) >> BIT_SHIFT_BCNCW_MIN_8822B) & BIT_MASK_BCNCW_MIN_8822B)
  4688. #define BIT_SHIFT_BCNIFS_8822B 0
  4689. #define BIT_MASK_BCNIFS_8822B 0xff
  4690. #define BIT_BCNIFS_8822B(x) (((x) & BIT_MASK_BCNIFS_8822B) << BIT_SHIFT_BCNIFS_8822B)
  4691. #define BIT_GET_BCNIFS_8822B(x) (((x) >> BIT_SHIFT_BCNIFS_8822B) & BIT_MASK_BCNIFS_8822B)
  4692. /* 2 REG_PIFS_8822B */
  4693. #define BIT_SHIFT_PIFS_8822B 0
  4694. #define BIT_MASK_PIFS_8822B 0xff
  4695. #define BIT_PIFS_8822B(x) (((x) & BIT_MASK_PIFS_8822B) << BIT_SHIFT_PIFS_8822B)
  4696. #define BIT_GET_PIFS_8822B(x) (((x) >> BIT_SHIFT_PIFS_8822B) & BIT_MASK_PIFS_8822B)
  4697. /* 2 REG_RDG_PIFS_8822B */
  4698. #define BIT_SHIFT_RDG_PIFS_8822B 0
  4699. #define BIT_MASK_RDG_PIFS_8822B 0xff
  4700. #define BIT_RDG_PIFS_8822B(x) (((x) & BIT_MASK_RDG_PIFS_8822B) << BIT_SHIFT_RDG_PIFS_8822B)
  4701. #define BIT_GET_RDG_PIFS_8822B(x) (((x) >> BIT_SHIFT_RDG_PIFS_8822B) & BIT_MASK_RDG_PIFS_8822B)
  4702. /* 2 REG_SIFS_8822B */
  4703. #define BIT_SHIFT_SIFS_OFDM_TRX_8822B 24
  4704. #define BIT_MASK_SIFS_OFDM_TRX_8822B 0xff
  4705. #define BIT_SIFS_OFDM_TRX_8822B(x) (((x) & BIT_MASK_SIFS_OFDM_TRX_8822B) << BIT_SHIFT_SIFS_OFDM_TRX_8822B)
  4706. #define BIT_GET_SIFS_OFDM_TRX_8822B(x) (((x) >> BIT_SHIFT_SIFS_OFDM_TRX_8822B) & BIT_MASK_SIFS_OFDM_TRX_8822B)
  4707. #define BIT_SHIFT_SIFS_CCK_TRX_8822B 16
  4708. #define BIT_MASK_SIFS_CCK_TRX_8822B 0xff
  4709. #define BIT_SIFS_CCK_TRX_8822B(x) (((x) & BIT_MASK_SIFS_CCK_TRX_8822B) << BIT_SHIFT_SIFS_CCK_TRX_8822B)
  4710. #define BIT_GET_SIFS_CCK_TRX_8822B(x) (((x) >> BIT_SHIFT_SIFS_CCK_TRX_8822B) & BIT_MASK_SIFS_CCK_TRX_8822B)
  4711. #define BIT_SHIFT_SIFS_OFDM_CTX_8822B 8
  4712. #define BIT_MASK_SIFS_OFDM_CTX_8822B 0xff
  4713. #define BIT_SIFS_OFDM_CTX_8822B(x) (((x) & BIT_MASK_SIFS_OFDM_CTX_8822B) << BIT_SHIFT_SIFS_OFDM_CTX_8822B)
  4714. #define BIT_GET_SIFS_OFDM_CTX_8822B(x) (((x) >> BIT_SHIFT_SIFS_OFDM_CTX_8822B) & BIT_MASK_SIFS_OFDM_CTX_8822B)
  4715. #define BIT_SHIFT_SIFS_CCK_CTX_8822B 0
  4716. #define BIT_MASK_SIFS_CCK_CTX_8822B 0xff
  4717. #define BIT_SIFS_CCK_CTX_8822B(x) (((x) & BIT_MASK_SIFS_CCK_CTX_8822B) << BIT_SHIFT_SIFS_CCK_CTX_8822B)
  4718. #define BIT_GET_SIFS_CCK_CTX_8822B(x) (((x) >> BIT_SHIFT_SIFS_CCK_CTX_8822B) & BIT_MASK_SIFS_CCK_CTX_8822B)
  4719. /* 2 REG_TSFTR_SYN_OFFSET_8822B */
  4720. #define BIT_SHIFT_TSFTR_SNC_OFFSET_8822B 0
  4721. #define BIT_MASK_TSFTR_SNC_OFFSET_8822B 0xffff
  4722. #define BIT_TSFTR_SNC_OFFSET_8822B(x) (((x) & BIT_MASK_TSFTR_SNC_OFFSET_8822B) << BIT_SHIFT_TSFTR_SNC_OFFSET_8822B)
  4723. #define BIT_GET_TSFTR_SNC_OFFSET_8822B(x) (((x) >> BIT_SHIFT_TSFTR_SNC_OFFSET_8822B) & BIT_MASK_TSFTR_SNC_OFFSET_8822B)
  4724. /* 2 REG_AGGR_BREAK_TIME_8822B */
  4725. #define BIT_SHIFT_AGGR_BK_TIME_8822B 0
  4726. #define BIT_MASK_AGGR_BK_TIME_8822B 0xff
  4727. #define BIT_AGGR_BK_TIME_8822B(x) (((x) & BIT_MASK_AGGR_BK_TIME_8822B) << BIT_SHIFT_AGGR_BK_TIME_8822B)
  4728. #define BIT_GET_AGGR_BK_TIME_8822B(x) (((x) >> BIT_SHIFT_AGGR_BK_TIME_8822B) & BIT_MASK_AGGR_BK_TIME_8822B)
  4729. /* 2 REG_SLOT_8822B */
  4730. #define BIT_SHIFT_SLOT_8822B 0
  4731. #define BIT_MASK_SLOT_8822B 0xff
  4732. #define BIT_SLOT_8822B(x) (((x) & BIT_MASK_SLOT_8822B) << BIT_SHIFT_SLOT_8822B)
  4733. #define BIT_GET_SLOT_8822B(x) (((x) >> BIT_SHIFT_SLOT_8822B) & BIT_MASK_SLOT_8822B)
  4734. /* 2 REG_TX_PTCL_CTRL_8822B */
  4735. #define BIT_DIS_EDCCA_8822B BIT(15)
  4736. #define BIT_DIS_CCA_8822B BIT(14)
  4737. #define BIT_LSIG_TXOP_TXCMD_NAV_8822B BIT(13)
  4738. #define BIT_SIFS_BK_EN_8822B BIT(12)
  4739. #define BIT_SHIFT_TXQ_NAV_MSK_8822B 8
  4740. #define BIT_MASK_TXQ_NAV_MSK_8822B 0xf
  4741. #define BIT_TXQ_NAV_MSK_8822B(x) (((x) & BIT_MASK_TXQ_NAV_MSK_8822B) << BIT_SHIFT_TXQ_NAV_MSK_8822B)
  4742. #define BIT_GET_TXQ_NAV_MSK_8822B(x) (((x) >> BIT_SHIFT_TXQ_NAV_MSK_8822B) & BIT_MASK_TXQ_NAV_MSK_8822B)
  4743. #define BIT_DIS_CW_8822B BIT(7)
  4744. #define BIT_NAV_END_TXOP_8822B BIT(6)
  4745. #define BIT_RDG_END_TXOP_8822B BIT(5)
  4746. #define BIT_AC_INBCN_HOLD_8822B BIT(4)
  4747. #define BIT_MGTQ_TXOP_EN_8822B BIT(3)
  4748. #define BIT_MGTQ_RTSMF_EN_8822B BIT(2)
  4749. #define BIT_HIQ_RTSMF_EN_8822B BIT(1)
  4750. #define BIT_BCN_RTSMF_EN_8822B BIT(0)
  4751. /* 2 REG_TXPAUSE_8822B */
  4752. #define BIT_STOP_BCN_HI_MGT_8822B BIT(7)
  4753. #define BIT_MAC_STOPBCNQ_8822B BIT(6)
  4754. #define BIT_MAC_STOPHIQ_8822B BIT(5)
  4755. #define BIT_MAC_STOPMGQ_8822B BIT(4)
  4756. #define BIT_MAC_STOPBK_8822B BIT(3)
  4757. #define BIT_MAC_STOPBE_8822B BIT(2)
  4758. #define BIT_MAC_STOPVI_8822B BIT(1)
  4759. #define BIT_MAC_STOPVO_8822B BIT(0)
  4760. /* 2 REG_DIS_TXREQ_CLR_8822B */
  4761. #define BIT_DIS_BT_CCA_8822B BIT(7)
  4762. #define BIT_DIS_TXREQ_CLR_HI_8822B BIT(5)
  4763. #define BIT_DIS_TXREQ_CLR_MGQ_8822B BIT(4)
  4764. #define BIT_DIS_TXREQ_CLR_VO_8822B BIT(3)
  4765. #define BIT_DIS_TXREQ_CLR_VI_8822B BIT(2)
  4766. #define BIT_DIS_TXREQ_CLR_BE_8822B BIT(1)
  4767. #define BIT_DIS_TXREQ_CLR_BK_8822B BIT(0)
  4768. /* 2 REG_RD_CTRL_8822B */
  4769. #define BIT_EN_CLR_TXREQ_INCCA_8822B BIT(15)
  4770. #define BIT_DIS_TX_OVER_BCNQ_8822B BIT(14)
  4771. #define BIT_EN_BCNERR_INCCCA_8822B BIT(13)
  4772. #define BIT_EDCCA_MSK_CNTDOWN_EN_8822B BIT(11)
  4773. #define BIT_DIS_TXOP_CFE_8822B BIT(10)
  4774. #define BIT_DIS_LSIG_CFE_8822B BIT(9)
  4775. #define BIT_DIS_STBC_CFE_8822B BIT(8)
  4776. #define BIT_BKQ_RD_INIT_EN_8822B BIT(7)
  4777. #define BIT_BEQ_RD_INIT_EN_8822B BIT(6)
  4778. #define BIT_VIQ_RD_INIT_EN_8822B BIT(5)
  4779. #define BIT_VOQ_RD_INIT_EN_8822B BIT(4)
  4780. #define BIT_BKQ_RD_RESP_EN_8822B BIT(3)
  4781. #define BIT_BEQ_RD_RESP_EN_8822B BIT(2)
  4782. #define BIT_VIQ_RD_RESP_EN_8822B BIT(1)
  4783. #define BIT_VOQ_RD_RESP_EN_8822B BIT(0)
  4784. /* 2 REG_MBSSID_CTRL_8822B */
  4785. #define BIT_MBID_BCNQ7_EN_8822B BIT(7)
  4786. #define BIT_MBID_BCNQ6_EN_8822B BIT(6)
  4787. #define BIT_MBID_BCNQ5_EN_8822B BIT(5)
  4788. #define BIT_MBID_BCNQ4_EN_8822B BIT(4)
  4789. #define BIT_MBID_BCNQ3_EN_8822B BIT(3)
  4790. #define BIT_MBID_BCNQ2_EN_8822B BIT(2)
  4791. #define BIT_MBID_BCNQ1_EN_8822B BIT(1)
  4792. #define BIT_MBID_BCNQ0_EN_8822B BIT(0)
  4793. /* 2 REG_P2PPS_CTRL_8822B */
  4794. #define BIT_P2P_CTW_ALLSTASLEEP_8822B BIT(7)
  4795. #define BIT_P2P_OFF_DISTX_EN_8822B BIT(6)
  4796. #define BIT_PWR_MGT_EN_8822B BIT(5)
  4797. #define BIT_P2P_NOA1_EN_8822B BIT(2)
  4798. #define BIT_P2P_NOA0_EN_8822B BIT(1)
  4799. /* 2 REG_PKT_LIFETIME_CTRL_8822B */
  4800. #define BIT_EN_P2P_CTWND1_8822B BIT(23)
  4801. #define BIT_EN_BKF_CLR_TXREQ_8822B BIT(22)
  4802. #define BIT_EN_TSFBIT32_RST_P2P_8822B BIT(21)
  4803. #define BIT_EN_BCN_TX_BTCCA_8822B BIT(20)
  4804. #define BIT_DIS_PKT_TX_ATIM_8822B BIT(19)
  4805. #define BIT_DIS_BCN_DIS_CTN_8822B BIT(18)
  4806. #define BIT_EN_NAVEND_RST_TXOP_8822B BIT(17)
  4807. #define BIT_EN_FILTER_CCA_8822B BIT(16)
  4808. #define BIT_SHIFT_CCA_FILTER_THRS_8822B 8
  4809. #define BIT_MASK_CCA_FILTER_THRS_8822B 0xff
  4810. #define BIT_CCA_FILTER_THRS_8822B(x) (((x) & BIT_MASK_CCA_FILTER_THRS_8822B) << BIT_SHIFT_CCA_FILTER_THRS_8822B)
  4811. #define BIT_GET_CCA_FILTER_THRS_8822B(x) (((x) >> BIT_SHIFT_CCA_FILTER_THRS_8822B) & BIT_MASK_CCA_FILTER_THRS_8822B)
  4812. #define BIT_SHIFT_EDCCA_THRS_8822B 0
  4813. #define BIT_MASK_EDCCA_THRS_8822B 0xff
  4814. #define BIT_EDCCA_THRS_8822B(x) (((x) & BIT_MASK_EDCCA_THRS_8822B) << BIT_SHIFT_EDCCA_THRS_8822B)
  4815. #define BIT_GET_EDCCA_THRS_8822B(x) (((x) >> BIT_SHIFT_EDCCA_THRS_8822B) & BIT_MASK_EDCCA_THRS_8822B)
  4816. /* 2 REG_P2PPS_SPEC_STATE_8822B */
  4817. #define BIT_SPEC_POWER_STATE_8822B BIT(7)
  4818. #define BIT_SPEC_CTWINDOW_ON_8822B BIT(6)
  4819. #define BIT_SPEC_BEACON_AREA_ON_8822B BIT(5)
  4820. #define BIT_SPEC_CTWIN_EARLY_DISTX_8822B BIT(4)
  4821. #define BIT_SPEC_NOA1_OFF_PERIOD_8822B BIT(3)
  4822. #define BIT_SPEC_FORCE_DOZE1_8822B BIT(2)
  4823. #define BIT_SPEC_NOA0_OFF_PERIOD_8822B BIT(1)
  4824. #define BIT_SPEC_FORCE_DOZE0_8822B BIT(0)
  4825. /* 2 REG_BAR_TX_CTRL_8822B */
  4826. /* 2 REG_NOT_VALID_8822B */
  4827. #define BIT_SHIFT_P2PON_DIS_TXTIME_8822B 0
  4828. #define BIT_MASK_P2PON_DIS_TXTIME_8822B 0xff
  4829. #define BIT_P2PON_DIS_TXTIME_8822B(x) (((x) & BIT_MASK_P2PON_DIS_TXTIME_8822B) << BIT_SHIFT_P2PON_DIS_TXTIME_8822B)
  4830. #define BIT_GET_P2PON_DIS_TXTIME_8822B(x) (((x) >> BIT_SHIFT_P2PON_DIS_TXTIME_8822B) & BIT_MASK_P2PON_DIS_TXTIME_8822B)
  4831. /* 2 REG_QUEUE_INCOL_THR_8822B */
  4832. #define BIT_SHIFT_BK_QUEUE_THR_8822B 24
  4833. #define BIT_MASK_BK_QUEUE_THR_8822B 0xff
  4834. #define BIT_BK_QUEUE_THR_8822B(x) (((x) & BIT_MASK_BK_QUEUE_THR_8822B) << BIT_SHIFT_BK_QUEUE_THR_8822B)
  4835. #define BIT_GET_BK_QUEUE_THR_8822B(x) (((x) >> BIT_SHIFT_BK_QUEUE_THR_8822B) & BIT_MASK_BK_QUEUE_THR_8822B)
  4836. #define BIT_SHIFT_BE_QUEUE_THR_8822B 16
  4837. #define BIT_MASK_BE_QUEUE_THR_8822B 0xff
  4838. #define BIT_BE_QUEUE_THR_8822B(x) (((x) & BIT_MASK_BE_QUEUE_THR_8822B) << BIT_SHIFT_BE_QUEUE_THR_8822B)
  4839. #define BIT_GET_BE_QUEUE_THR_8822B(x) (((x) >> BIT_SHIFT_BE_QUEUE_THR_8822B) & BIT_MASK_BE_QUEUE_THR_8822B)
  4840. #define BIT_SHIFT_VI_QUEUE_THR_8822B 8
  4841. #define BIT_MASK_VI_QUEUE_THR_8822B 0xff
  4842. #define BIT_VI_QUEUE_THR_8822B(x) (((x) & BIT_MASK_VI_QUEUE_THR_8822B) << BIT_SHIFT_VI_QUEUE_THR_8822B)
  4843. #define BIT_GET_VI_QUEUE_THR_8822B(x) (((x) >> BIT_SHIFT_VI_QUEUE_THR_8822B) & BIT_MASK_VI_QUEUE_THR_8822B)
  4844. #define BIT_SHIFT_VO_QUEUE_THR_8822B 0
  4845. #define BIT_MASK_VO_QUEUE_THR_8822B 0xff
  4846. #define BIT_VO_QUEUE_THR_8822B(x) (((x) & BIT_MASK_VO_QUEUE_THR_8822B) << BIT_SHIFT_VO_QUEUE_THR_8822B)
  4847. #define BIT_GET_VO_QUEUE_THR_8822B(x) (((x) >> BIT_SHIFT_VO_QUEUE_THR_8822B) & BIT_MASK_VO_QUEUE_THR_8822B)
  4848. /* 2 REG_QUEUE_INCOL_EN_8822B */
  4849. #define BIT_QUEUE_INCOL_EN_8822B BIT(16)
  4850. #define BIT_SHIFT_BE_TRIGGER_NUM_8822B 12
  4851. #define BIT_MASK_BE_TRIGGER_NUM_8822B 0xf
  4852. #define BIT_BE_TRIGGER_NUM_8822B(x) (((x) & BIT_MASK_BE_TRIGGER_NUM_8822B) << BIT_SHIFT_BE_TRIGGER_NUM_8822B)
  4853. #define BIT_GET_BE_TRIGGER_NUM_8822B(x) (((x) >> BIT_SHIFT_BE_TRIGGER_NUM_8822B) & BIT_MASK_BE_TRIGGER_NUM_8822B)
  4854. #define BIT_SHIFT_BK_TRIGGER_NUM_8822B 8
  4855. #define BIT_MASK_BK_TRIGGER_NUM_8822B 0xf
  4856. #define BIT_BK_TRIGGER_NUM_8822B(x) (((x) & BIT_MASK_BK_TRIGGER_NUM_8822B) << BIT_SHIFT_BK_TRIGGER_NUM_8822B)
  4857. #define BIT_GET_BK_TRIGGER_NUM_8822B(x) (((x) >> BIT_SHIFT_BK_TRIGGER_NUM_8822B) & BIT_MASK_BK_TRIGGER_NUM_8822B)
  4858. #define BIT_SHIFT_VI_TRIGGER_NUM_8822B 4
  4859. #define BIT_MASK_VI_TRIGGER_NUM_8822B 0xf
  4860. #define BIT_VI_TRIGGER_NUM_8822B(x) (((x) & BIT_MASK_VI_TRIGGER_NUM_8822B) << BIT_SHIFT_VI_TRIGGER_NUM_8822B)
  4861. #define BIT_GET_VI_TRIGGER_NUM_8822B(x) (((x) >> BIT_SHIFT_VI_TRIGGER_NUM_8822B) & BIT_MASK_VI_TRIGGER_NUM_8822B)
  4862. #define BIT_SHIFT_VO_TRIGGER_NUM_8822B 0
  4863. #define BIT_MASK_VO_TRIGGER_NUM_8822B 0xf
  4864. #define BIT_VO_TRIGGER_NUM_8822B(x) (((x) & BIT_MASK_VO_TRIGGER_NUM_8822B) << BIT_SHIFT_VO_TRIGGER_NUM_8822B)
  4865. #define BIT_GET_VO_TRIGGER_NUM_8822B(x) (((x) >> BIT_SHIFT_VO_TRIGGER_NUM_8822B) & BIT_MASK_VO_TRIGGER_NUM_8822B)
  4866. /* 2 REG_TBTT_PROHIBIT_8822B */
  4867. #define BIT_SHIFT_TBTT_HOLD_TIME_AP_8822B 8
  4868. #define BIT_MASK_TBTT_HOLD_TIME_AP_8822B 0xfff
  4869. #define BIT_TBTT_HOLD_TIME_AP_8822B(x) (((x) & BIT_MASK_TBTT_HOLD_TIME_AP_8822B) << BIT_SHIFT_TBTT_HOLD_TIME_AP_8822B)
  4870. #define BIT_GET_TBTT_HOLD_TIME_AP_8822B(x) (((x) >> BIT_SHIFT_TBTT_HOLD_TIME_AP_8822B) & BIT_MASK_TBTT_HOLD_TIME_AP_8822B)
  4871. #define BIT_SHIFT_TBTT_PROHIBIT_SETUP_8822B 0
  4872. #define BIT_MASK_TBTT_PROHIBIT_SETUP_8822B 0xf
  4873. #define BIT_TBTT_PROHIBIT_SETUP_8822B(x) (((x) & BIT_MASK_TBTT_PROHIBIT_SETUP_8822B) << BIT_SHIFT_TBTT_PROHIBIT_SETUP_8822B)
  4874. #define BIT_GET_TBTT_PROHIBIT_SETUP_8822B(x) (((x) >> BIT_SHIFT_TBTT_PROHIBIT_SETUP_8822B) & BIT_MASK_TBTT_PROHIBIT_SETUP_8822B)
  4875. /* 2 REG_P2PPS_STATE_8822B */
  4876. #define BIT_POWER_STATE_8822B BIT(7)
  4877. #define BIT_CTWINDOW_ON_8822B BIT(6)
  4878. #define BIT_BEACON_AREA_ON_8822B BIT(5)
  4879. #define BIT_CTWIN_EARLY_DISTX_8822B BIT(4)
  4880. #define BIT_NOA1_OFF_PERIOD_8822B BIT(3)
  4881. #define BIT_FORCE_DOZE1_8822B BIT(2)
  4882. #define BIT_NOA0_OFF_PERIOD_8822B BIT(1)
  4883. #define BIT_FORCE_DOZE0_8822B BIT(0)
  4884. /* 2 REG_RD_NAV_NXT_8822B */
  4885. #define BIT_SHIFT_RD_NAV_PROT_NXT_8822B 0
  4886. #define BIT_MASK_RD_NAV_PROT_NXT_8822B 0xffff
  4887. #define BIT_RD_NAV_PROT_NXT_8822B(x) (((x) & BIT_MASK_RD_NAV_PROT_NXT_8822B) << BIT_SHIFT_RD_NAV_PROT_NXT_8822B)
  4888. #define BIT_GET_RD_NAV_PROT_NXT_8822B(x) (((x) >> BIT_SHIFT_RD_NAV_PROT_NXT_8822B) & BIT_MASK_RD_NAV_PROT_NXT_8822B)
  4889. /* 2 REG_NAV_PROT_LEN_8822B */
  4890. #define BIT_SHIFT_NAV_PROT_LEN_8822B 0
  4891. #define BIT_MASK_NAV_PROT_LEN_8822B 0xffff
  4892. #define BIT_NAV_PROT_LEN_8822B(x) (((x) & BIT_MASK_NAV_PROT_LEN_8822B) << BIT_SHIFT_NAV_PROT_LEN_8822B)
  4893. #define BIT_GET_NAV_PROT_LEN_8822B(x) (((x) >> BIT_SHIFT_NAV_PROT_LEN_8822B) & BIT_MASK_NAV_PROT_LEN_8822B)
  4894. /* 2 REG_BCN_CTRL_8822B */
  4895. #define BIT_DIS_RX_BSSID_FIT_8822B BIT(6)
  4896. #define BIT_P0_EN_TXBCN_RPT_8822B BIT(5)
  4897. #define BIT_DIS_TSF_UDT_8822B BIT(4)
  4898. #define BIT_EN_BCN_FUNCTION_8822B BIT(3)
  4899. #define BIT_P0_EN_RXBCN_RPT_8822B BIT(2)
  4900. #define BIT_EN_P2P_CTWINDOW_8822B BIT(1)
  4901. #define BIT_EN_P2P_BCNQ_AREA_8822B BIT(0)
  4902. /* 2 REG_BCN_CTRL_CLINT0_8822B */
  4903. #define BIT_CLI0_DIS_RX_BSSID_FIT_8822B BIT(6)
  4904. #define BIT_CLI0_DIS_TSF_UDT_8822B BIT(4)
  4905. #define BIT_CLI0_EN_BCN_FUNCTION_8822B BIT(3)
  4906. #define BIT_CLI0_EN_RXBCN_RPT_8822B BIT(2)
  4907. #define BIT_CLI0_ENP2P_CTWINDOW_8822B BIT(1)
  4908. #define BIT_CLI0_ENP2P_BCNQ_AREA_8822B BIT(0)
  4909. /* 2 REG_MBID_NUM_8822B */
  4910. #define BIT_EN_PRE_DL_BEACON_8822B BIT(3)
  4911. #define BIT_SHIFT_MBID_BCN_NUM_8822B 0
  4912. #define BIT_MASK_MBID_BCN_NUM_8822B 0x7
  4913. #define BIT_MBID_BCN_NUM_8822B(x) (((x) & BIT_MASK_MBID_BCN_NUM_8822B) << BIT_SHIFT_MBID_BCN_NUM_8822B)
  4914. #define BIT_GET_MBID_BCN_NUM_8822B(x) (((x) >> BIT_SHIFT_MBID_BCN_NUM_8822B) & BIT_MASK_MBID_BCN_NUM_8822B)
  4915. /* 2 REG_DUAL_TSF_RST_8822B */
  4916. #define BIT_FREECNT_RST_8822B BIT(5)
  4917. #define BIT_TSFTR_CLI3_RST_8822B BIT(4)
  4918. #define BIT_TSFTR_CLI2_RST_8822B BIT(3)
  4919. #define BIT_TSFTR_CLI1_RST_8822B BIT(2)
  4920. #define BIT_TSFTR_CLI0_RST_8822B BIT(1)
  4921. #define BIT_TSFTR_RST_8822B BIT(0)
  4922. /* 2 REG_MBSSID_BCN_SPACE_8822B */
  4923. #define BIT_SHIFT_BCN_TIMER_SEL_FWRD_8822B 28
  4924. #define BIT_MASK_BCN_TIMER_SEL_FWRD_8822B 0x7
  4925. #define BIT_BCN_TIMER_SEL_FWRD_8822B(x) (((x) & BIT_MASK_BCN_TIMER_SEL_FWRD_8822B) << BIT_SHIFT_BCN_TIMER_SEL_FWRD_8822B)
  4926. #define BIT_GET_BCN_TIMER_SEL_FWRD_8822B(x) (((x) >> BIT_SHIFT_BCN_TIMER_SEL_FWRD_8822B) & BIT_MASK_BCN_TIMER_SEL_FWRD_8822B)
  4927. #define BIT_SHIFT_BCN_SPACE_CLINT0_8822B 16
  4928. #define BIT_MASK_BCN_SPACE_CLINT0_8822B 0xfff
  4929. #define BIT_BCN_SPACE_CLINT0_8822B(x) (((x) & BIT_MASK_BCN_SPACE_CLINT0_8822B) << BIT_SHIFT_BCN_SPACE_CLINT0_8822B)
  4930. #define BIT_GET_BCN_SPACE_CLINT0_8822B(x) (((x) >> BIT_SHIFT_BCN_SPACE_CLINT0_8822B) & BIT_MASK_BCN_SPACE_CLINT0_8822B)
  4931. #define BIT_SHIFT_BCN_SPACE0_8822B 0
  4932. #define BIT_MASK_BCN_SPACE0_8822B 0xffff
  4933. #define BIT_BCN_SPACE0_8822B(x) (((x) & BIT_MASK_BCN_SPACE0_8822B) << BIT_SHIFT_BCN_SPACE0_8822B)
  4934. #define BIT_GET_BCN_SPACE0_8822B(x) (((x) >> BIT_SHIFT_BCN_SPACE0_8822B) & BIT_MASK_BCN_SPACE0_8822B)
  4935. /* 2 REG_DRVERLYINT_8822B */
  4936. #define BIT_SHIFT_DRVERLYITV_8822B 0
  4937. #define BIT_MASK_DRVERLYITV_8822B 0xff
  4938. #define BIT_DRVERLYITV_8822B(x) (((x) & BIT_MASK_DRVERLYITV_8822B) << BIT_SHIFT_DRVERLYITV_8822B)
  4939. #define BIT_GET_DRVERLYITV_8822B(x) (((x) >> BIT_SHIFT_DRVERLYITV_8822B) & BIT_MASK_DRVERLYITV_8822B)
  4940. /* 2 REG_BCNDMATIM_8822B */
  4941. #define BIT_SHIFT_BCNDMATIM_8822B 0
  4942. #define BIT_MASK_BCNDMATIM_8822B 0xff
  4943. #define BIT_BCNDMATIM_8822B(x) (((x) & BIT_MASK_BCNDMATIM_8822B) << BIT_SHIFT_BCNDMATIM_8822B)
  4944. #define BIT_GET_BCNDMATIM_8822B(x) (((x) >> BIT_SHIFT_BCNDMATIM_8822B) & BIT_MASK_BCNDMATIM_8822B)
  4945. /* 2 REG_ATIMWND_8822B */
  4946. #define BIT_SHIFT_ATIMWND0_8822B 0
  4947. #define BIT_MASK_ATIMWND0_8822B 0xffff
  4948. #define BIT_ATIMWND0_8822B(x) (((x) & BIT_MASK_ATIMWND0_8822B) << BIT_SHIFT_ATIMWND0_8822B)
  4949. #define BIT_GET_ATIMWND0_8822B(x) (((x) >> BIT_SHIFT_ATIMWND0_8822B) & BIT_MASK_ATIMWND0_8822B)
  4950. /* 2 REG_USTIME_TSF_8822B */
  4951. #define BIT_SHIFT_USTIME_TSF_V1_8822B 0
  4952. #define BIT_MASK_USTIME_TSF_V1_8822B 0xff
  4953. #define BIT_USTIME_TSF_V1_8822B(x) (((x) & BIT_MASK_USTIME_TSF_V1_8822B) << BIT_SHIFT_USTIME_TSF_V1_8822B)
  4954. #define BIT_GET_USTIME_TSF_V1_8822B(x) (((x) >> BIT_SHIFT_USTIME_TSF_V1_8822B) & BIT_MASK_USTIME_TSF_V1_8822B)
  4955. /* 2 REG_BCN_MAX_ERR_8822B */
  4956. #define BIT_SHIFT_BCN_MAX_ERR_8822B 0
  4957. #define BIT_MASK_BCN_MAX_ERR_8822B 0xff
  4958. #define BIT_BCN_MAX_ERR_8822B(x) (((x) & BIT_MASK_BCN_MAX_ERR_8822B) << BIT_SHIFT_BCN_MAX_ERR_8822B)
  4959. #define BIT_GET_BCN_MAX_ERR_8822B(x) (((x) >> BIT_SHIFT_BCN_MAX_ERR_8822B) & BIT_MASK_BCN_MAX_ERR_8822B)
  4960. /* 2 REG_RXTSF_OFFSET_CCK_8822B */
  4961. #define BIT_SHIFT_CCK_RXTSF_OFFSET_8822B 0
  4962. #define BIT_MASK_CCK_RXTSF_OFFSET_8822B 0xff
  4963. #define BIT_CCK_RXTSF_OFFSET_8822B(x) (((x) & BIT_MASK_CCK_RXTSF_OFFSET_8822B) << BIT_SHIFT_CCK_RXTSF_OFFSET_8822B)
  4964. #define BIT_GET_CCK_RXTSF_OFFSET_8822B(x) (((x) >> BIT_SHIFT_CCK_RXTSF_OFFSET_8822B) & BIT_MASK_CCK_RXTSF_OFFSET_8822B)
  4965. /* 2 REG_RXTSF_OFFSET_OFDM_8822B */
  4966. #define BIT_SHIFT_OFDM_RXTSF_OFFSET_8822B 0
  4967. #define BIT_MASK_OFDM_RXTSF_OFFSET_8822B 0xff
  4968. #define BIT_OFDM_RXTSF_OFFSET_8822B(x) (((x) & BIT_MASK_OFDM_RXTSF_OFFSET_8822B) << BIT_SHIFT_OFDM_RXTSF_OFFSET_8822B)
  4969. #define BIT_GET_OFDM_RXTSF_OFFSET_8822B(x) (((x) >> BIT_SHIFT_OFDM_RXTSF_OFFSET_8822B) & BIT_MASK_OFDM_RXTSF_OFFSET_8822B)
  4970. /* 2 REG_TSFTR_8822B */
  4971. #define BIT_SHIFT_TSF_TIMER_8822B 0
  4972. #define BIT_MASK_TSF_TIMER_8822B 0xffffffffffffffffL
  4973. #define BIT_TSF_TIMER_8822B(x) (((x) & BIT_MASK_TSF_TIMER_8822B) << BIT_SHIFT_TSF_TIMER_8822B)
  4974. #define BIT_GET_TSF_TIMER_8822B(x) (((x) >> BIT_SHIFT_TSF_TIMER_8822B) & BIT_MASK_TSF_TIMER_8822B)
  4975. /* 2 REG_FREERUN_CNT_8822B */
  4976. #define BIT_SHIFT_FREERUN_CNT_8822B 0
  4977. #define BIT_MASK_FREERUN_CNT_8822B 0xffffffffffffffffL
  4978. #define BIT_FREERUN_CNT_8822B(x) (((x) & BIT_MASK_FREERUN_CNT_8822B) << BIT_SHIFT_FREERUN_CNT_8822B)
  4979. #define BIT_GET_FREERUN_CNT_8822B(x) (((x) >> BIT_SHIFT_FREERUN_CNT_8822B) & BIT_MASK_FREERUN_CNT_8822B)
  4980. /* 2 REG_ATIMWND1_V1_8822B */
  4981. #define BIT_SHIFT_ATIMWND1_V1_8822B 0
  4982. #define BIT_MASK_ATIMWND1_V1_8822B 0xff
  4983. #define BIT_ATIMWND1_V1_8822B(x) (((x) & BIT_MASK_ATIMWND1_V1_8822B) << BIT_SHIFT_ATIMWND1_V1_8822B)
  4984. #define BIT_GET_ATIMWND1_V1_8822B(x) (((x) >> BIT_SHIFT_ATIMWND1_V1_8822B) & BIT_MASK_ATIMWND1_V1_8822B)
  4985. /* 2 REG_TBTT_PROHIBIT_INFRA_8822B */
  4986. #define BIT_SHIFT_TBTT_PROHIBIT_INFRA_8822B 0
  4987. #define BIT_MASK_TBTT_PROHIBIT_INFRA_8822B 0xff
  4988. #define BIT_TBTT_PROHIBIT_INFRA_8822B(x) (((x) & BIT_MASK_TBTT_PROHIBIT_INFRA_8822B) << BIT_SHIFT_TBTT_PROHIBIT_INFRA_8822B)
  4989. #define BIT_GET_TBTT_PROHIBIT_INFRA_8822B(x) (((x) >> BIT_SHIFT_TBTT_PROHIBIT_INFRA_8822B) & BIT_MASK_TBTT_PROHIBIT_INFRA_8822B)
  4990. /* 2 REG_CTWND_8822B */
  4991. #define BIT_SHIFT_CTWND_8822B 0
  4992. #define BIT_MASK_CTWND_8822B 0xff
  4993. #define BIT_CTWND_8822B(x) (((x) & BIT_MASK_CTWND_8822B) << BIT_SHIFT_CTWND_8822B)
  4994. #define BIT_GET_CTWND_8822B(x) (((x) >> BIT_SHIFT_CTWND_8822B) & BIT_MASK_CTWND_8822B)
  4995. /* 2 REG_BCNIVLCUNT_8822B */
  4996. #define BIT_SHIFT_BCNIVLCUNT_8822B 0
  4997. #define BIT_MASK_BCNIVLCUNT_8822B 0x7f
  4998. #define BIT_BCNIVLCUNT_8822B(x) (((x) & BIT_MASK_BCNIVLCUNT_8822B) << BIT_SHIFT_BCNIVLCUNT_8822B)
  4999. #define BIT_GET_BCNIVLCUNT_8822B(x) (((x) >> BIT_SHIFT_BCNIVLCUNT_8822B) & BIT_MASK_BCNIVLCUNT_8822B)
  5000. /* 2 REG_BCNDROPCTRL_8822B */
  5001. #define BIT_BEACON_DROP_EN_8822B BIT(7)
  5002. #define BIT_SHIFT_BEACON_DROP_IVL_8822B 0
  5003. #define BIT_MASK_BEACON_DROP_IVL_8822B 0x7f
  5004. #define BIT_BEACON_DROP_IVL_8822B(x) (((x) & BIT_MASK_BEACON_DROP_IVL_8822B) << BIT_SHIFT_BEACON_DROP_IVL_8822B)
  5005. #define BIT_GET_BEACON_DROP_IVL_8822B(x) (((x) >> BIT_SHIFT_BEACON_DROP_IVL_8822B) & BIT_MASK_BEACON_DROP_IVL_8822B)
  5006. /* 2 REG_HGQ_TIMEOUT_PERIOD_8822B */
  5007. #define BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8822B 0
  5008. #define BIT_MASK_HGQ_TIMEOUT_PERIOD_8822B 0xff
  5009. #define BIT_HGQ_TIMEOUT_PERIOD_8822B(x) (((x) & BIT_MASK_HGQ_TIMEOUT_PERIOD_8822B) << BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8822B)
  5010. #define BIT_GET_HGQ_TIMEOUT_PERIOD_8822B(x) (((x) >> BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8822B) & BIT_MASK_HGQ_TIMEOUT_PERIOD_8822B)
  5011. /* 2 REG_TXCMD_TIMEOUT_PERIOD_8822B */
  5012. #define BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8822B 0
  5013. #define BIT_MASK_TXCMD_TIMEOUT_PERIOD_8822B 0xff
  5014. #define BIT_TXCMD_TIMEOUT_PERIOD_8822B(x) (((x) & BIT_MASK_TXCMD_TIMEOUT_PERIOD_8822B) << BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8822B)
  5015. #define BIT_GET_TXCMD_TIMEOUT_PERIOD_8822B(x) (((x) >> BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8822B) & BIT_MASK_TXCMD_TIMEOUT_PERIOD_8822B)
  5016. /* 2 REG_MISC_CTRL_8822B */
  5017. #define BIT_DIS_TRX_CAL_BCN_8822B BIT(5)
  5018. #define BIT_DIS_TX_CAL_TBTT_8822B BIT(4)
  5019. #define BIT_EN_FREECNT_8822B BIT(3)
  5020. #define BIT_BCN_AGGRESSION_8822B BIT(2)
  5021. #define BIT_SHIFT_DIS_SECONDARY_CCA_8822B 0
  5022. #define BIT_MASK_DIS_SECONDARY_CCA_8822B 0x3
  5023. #define BIT_DIS_SECONDARY_CCA_8822B(x) (((x) & BIT_MASK_DIS_SECONDARY_CCA_8822B) << BIT_SHIFT_DIS_SECONDARY_CCA_8822B)
  5024. #define BIT_GET_DIS_SECONDARY_CCA_8822B(x) (((x) >> BIT_SHIFT_DIS_SECONDARY_CCA_8822B) & BIT_MASK_DIS_SECONDARY_CCA_8822B)
  5025. /* 2 REG_BCN_CTRL_CLINT1_8822B */
  5026. #define BIT_CLI1_DIS_RX_BSSID_FIT_8822B BIT(6)
  5027. #define BIT_CLI1_DIS_TSF_UDT_8822B BIT(4)
  5028. #define BIT_CLI1_EN_BCN_FUNCTION_8822B BIT(3)
  5029. #define BIT_CLI1_EN_RXBCN_RPT_8822B BIT(2)
  5030. #define BIT_CLI1_ENP2P_CTWINDOW_8822B BIT(1)
  5031. #define BIT_CLI1_ENP2P_BCNQ_AREA_8822B BIT(0)
  5032. /* 2 REG_BCN_CTRL_CLINT2_8822B */
  5033. #define BIT_CLI2_DIS_RX_BSSID_FIT_8822B BIT(6)
  5034. #define BIT_CLI2_DIS_TSF_UDT_8822B BIT(4)
  5035. #define BIT_CLI2_EN_BCN_FUNCTION_8822B BIT(3)
  5036. #define BIT_CLI2_EN_RXBCN_RPT_8822B BIT(2)
  5037. #define BIT_CLI2_ENP2P_CTWINDOW_8822B BIT(1)
  5038. #define BIT_CLI2_ENP2P_BCNQ_AREA_8822B BIT(0)
  5039. /* 2 REG_BCN_CTRL_CLINT3_8822B */
  5040. #define BIT_CLI3_DIS_RX_BSSID_FIT_8822B BIT(6)
  5041. #define BIT_CLI3_DIS_TSF_UDT_8822B BIT(4)
  5042. #define BIT_CLI3_EN_BCN_FUNCTION_8822B BIT(3)
  5043. #define BIT_CLI3_EN_RXBCN_RPT_8822B BIT(2)
  5044. #define BIT_CLI3_ENP2P_CTWINDOW_8822B BIT(1)
  5045. #define BIT_CLI3_ENP2P_BCNQ_AREA_8822B BIT(0)
  5046. /* 2 REG_EXTEND_CTRL_8822B */
  5047. #define BIT_EN_TSFBIT32_RST_P2P2_8822B BIT(5)
  5048. #define BIT_EN_TSFBIT32_RST_P2P1_8822B BIT(4)
  5049. #define BIT_SHIFT_PORT_SEL_8822B 0
  5050. #define BIT_MASK_PORT_SEL_8822B 0x7
  5051. #define BIT_PORT_SEL_8822B(x) (((x) & BIT_MASK_PORT_SEL_8822B) << BIT_SHIFT_PORT_SEL_8822B)
  5052. #define BIT_GET_PORT_SEL_8822B(x) (((x) >> BIT_SHIFT_PORT_SEL_8822B) & BIT_MASK_PORT_SEL_8822B)
  5053. /* 2 REG_P2PPS1_SPEC_STATE_8822B */
  5054. #define BIT_P2P1_SPEC_POWER_STATE_8822B BIT(7)
  5055. #define BIT_P2P1_SPEC_CTWINDOW_ON_8822B BIT(6)
  5056. #define BIT_P2P1_SPEC_BCN_AREA_ON_8822B BIT(5)
  5057. #define BIT_P2P1_SPEC_CTWIN_EARLY_DISTX_8822B BIT(4)
  5058. #define BIT_P2P1_SPEC_NOA1_OFF_PERIOD_8822B BIT(3)
  5059. #define BIT_P2P1_SPEC_FORCE_DOZE1_8822B BIT(2)
  5060. #define BIT_P2P1_SPEC_NOA0_OFF_PERIOD_8822B BIT(1)
  5061. #define BIT_P2P1_SPEC_FORCE_DOZE0_8822B BIT(0)
  5062. /* 2 REG_P2PPS1_STATE_8822B */
  5063. #define BIT_P2P1_POWER_STATE_8822B BIT(7)
  5064. #define BIT_P2P1_CTWINDOW_ON_8822B BIT(6)
  5065. #define BIT_P2P1_BEACON_AREA_ON_8822B BIT(5)
  5066. #define BIT_P2P1_CTWIN_EARLY_DISTX_8822B BIT(4)
  5067. #define BIT_P2P1_NOA1_OFF_PERIOD_8822B BIT(3)
  5068. #define BIT_P2P1_FORCE_DOZE1_8822B BIT(2)
  5069. #define BIT_P2P1_NOA0_OFF_PERIOD_8822B BIT(1)
  5070. #define BIT_P2P1_FORCE_DOZE0_8822B BIT(0)
  5071. /* 2 REG_P2PPS2_SPEC_STATE_8822B */
  5072. #define BIT_P2P2_SPEC_POWER_STATE_8822B BIT(7)
  5073. #define BIT_P2P2_SPEC_CTWINDOW_ON_8822B BIT(6)
  5074. #define BIT_P2P2_SPEC_BCN_AREA_ON_8822B BIT(5)
  5075. #define BIT_P2P2_SPEC_CTWIN_EARLY_DISTX_8822B BIT(4)
  5076. #define BIT_P2P2_SPEC_NOA1_OFF_PERIOD_8822B BIT(3)
  5077. #define BIT_P2P2_SPEC_FORCE_DOZE1_8822B BIT(2)
  5078. #define BIT_P2P2_SPEC_NOA0_OFF_PERIOD_8822B BIT(1)
  5079. #define BIT_P2P2_SPEC_FORCE_DOZE0_8822B BIT(0)
  5080. /* 2 REG_P2PPS2_STATE_8822B */
  5081. #define BIT_P2P2_POWER_STATE_8822B BIT(7)
  5082. #define BIT_P2P2_CTWINDOW_ON_8822B BIT(6)
  5083. #define BIT_P2P2_BEACON_AREA_ON_8822B BIT(5)
  5084. #define BIT_P2P2_CTWIN_EARLY_DISTX_8822B BIT(4)
  5085. #define BIT_P2P2_NOA1_OFF_PERIOD_8822B BIT(3)
  5086. #define BIT_P2P2_FORCE_DOZE1_8822B BIT(2)
  5087. #define BIT_P2P2_NOA0_OFF_PERIOD_8822B BIT(1)
  5088. #define BIT_P2P2_FORCE_DOZE0_8822B BIT(0)
  5089. /* 2 REG_PS_TIMER0_8822B */
  5090. #define BIT_SHIFT_PSTIMER0_INT_8822B 5
  5091. #define BIT_MASK_PSTIMER0_INT_8822B 0x7ffffff
  5092. #define BIT_PSTIMER0_INT_8822B(x) (((x) & BIT_MASK_PSTIMER0_INT_8822B) << BIT_SHIFT_PSTIMER0_INT_8822B)
  5093. #define BIT_GET_PSTIMER0_INT_8822B(x) (((x) >> BIT_SHIFT_PSTIMER0_INT_8822B) & BIT_MASK_PSTIMER0_INT_8822B)
  5094. /* 2 REG_PS_TIMER1_8822B */
  5095. #define BIT_SHIFT_PSTIMER1_INT_8822B 5
  5096. #define BIT_MASK_PSTIMER1_INT_8822B 0x7ffffff
  5097. #define BIT_PSTIMER1_INT_8822B(x) (((x) & BIT_MASK_PSTIMER1_INT_8822B) << BIT_SHIFT_PSTIMER1_INT_8822B)
  5098. #define BIT_GET_PSTIMER1_INT_8822B(x) (((x) >> BIT_SHIFT_PSTIMER1_INT_8822B) & BIT_MASK_PSTIMER1_INT_8822B)
  5099. /* 2 REG_PS_TIMER2_8822B */
  5100. #define BIT_SHIFT_PSTIMER2_INT_8822B 5
  5101. #define BIT_MASK_PSTIMER2_INT_8822B 0x7ffffff
  5102. #define BIT_PSTIMER2_INT_8822B(x) (((x) & BIT_MASK_PSTIMER2_INT_8822B) << BIT_SHIFT_PSTIMER2_INT_8822B)
  5103. #define BIT_GET_PSTIMER2_INT_8822B(x) (((x) >> BIT_SHIFT_PSTIMER2_INT_8822B) & BIT_MASK_PSTIMER2_INT_8822B)
  5104. /* 2 REG_TBTT_CTN_AREA_8822B */
  5105. #define BIT_SHIFT_TBTT_CTN_AREA_8822B 0
  5106. #define BIT_MASK_TBTT_CTN_AREA_8822B 0xff
  5107. #define BIT_TBTT_CTN_AREA_8822B(x) (((x) & BIT_MASK_TBTT_CTN_AREA_8822B) << BIT_SHIFT_TBTT_CTN_AREA_8822B)
  5108. #define BIT_GET_TBTT_CTN_AREA_8822B(x) (((x) >> BIT_SHIFT_TBTT_CTN_AREA_8822B) & BIT_MASK_TBTT_CTN_AREA_8822B)
  5109. /* 2 REG_FORCE_BCN_IFS_8822B */
  5110. #define BIT_SHIFT_FORCE_BCN_IFS_8822B 0
  5111. #define BIT_MASK_FORCE_BCN_IFS_8822B 0xff
  5112. #define BIT_FORCE_BCN_IFS_8822B(x) (((x) & BIT_MASK_FORCE_BCN_IFS_8822B) << BIT_SHIFT_FORCE_BCN_IFS_8822B)
  5113. #define BIT_GET_FORCE_BCN_IFS_8822B(x) (((x) >> BIT_SHIFT_FORCE_BCN_IFS_8822B) & BIT_MASK_FORCE_BCN_IFS_8822B)
  5114. /* 2 REG_TXOP_MIN_8822B */
  5115. #define BIT_SHIFT_TXOP_MIN_8822B 0
  5116. #define BIT_MASK_TXOP_MIN_8822B 0x3fff
  5117. #define BIT_TXOP_MIN_8822B(x) (((x) & BIT_MASK_TXOP_MIN_8822B) << BIT_SHIFT_TXOP_MIN_8822B)
  5118. #define BIT_GET_TXOP_MIN_8822B(x) (((x) >> BIT_SHIFT_TXOP_MIN_8822B) & BIT_MASK_TXOP_MIN_8822B)
  5119. /* 2 REG_PRE_BKF_TIME_8822B */
  5120. #define BIT_SHIFT_PRE_BKF_TIME_8822B 0
  5121. #define BIT_MASK_PRE_BKF_TIME_8822B 0xff
  5122. #define BIT_PRE_BKF_TIME_8822B(x) (((x) & BIT_MASK_PRE_BKF_TIME_8822B) << BIT_SHIFT_PRE_BKF_TIME_8822B)
  5123. #define BIT_GET_PRE_BKF_TIME_8822B(x) (((x) >> BIT_SHIFT_PRE_BKF_TIME_8822B) & BIT_MASK_PRE_BKF_TIME_8822B)
  5124. /* 2 REG_CROSS_TXOP_CTRL_8822B */
  5125. #define BIT_DTIM_BYPASS_8822B BIT(2)
  5126. #define BIT_RTS_NAV_TXOP_8822B BIT(1)
  5127. #define BIT_NOT_CROSS_TXOP_8822B BIT(0)
  5128. /* 2 REG_ATIMWND2_8822B */
  5129. #define BIT_SHIFT_ATIMWND2_8822B 0
  5130. #define BIT_MASK_ATIMWND2_8822B 0xff
  5131. #define BIT_ATIMWND2_8822B(x) (((x) & BIT_MASK_ATIMWND2_8822B) << BIT_SHIFT_ATIMWND2_8822B)
  5132. #define BIT_GET_ATIMWND2_8822B(x) (((x) >> BIT_SHIFT_ATIMWND2_8822B) & BIT_MASK_ATIMWND2_8822B)
  5133. /* 2 REG_ATIMWND3_8822B */
  5134. #define BIT_SHIFT_ATIMWND3_8822B 0
  5135. #define BIT_MASK_ATIMWND3_8822B 0xff
  5136. #define BIT_ATIMWND3_8822B(x) (((x) & BIT_MASK_ATIMWND3_8822B) << BIT_SHIFT_ATIMWND3_8822B)
  5137. #define BIT_GET_ATIMWND3_8822B(x) (((x) >> BIT_SHIFT_ATIMWND3_8822B) & BIT_MASK_ATIMWND3_8822B)
  5138. /* 2 REG_ATIMWND4_8822B */
  5139. #define BIT_SHIFT_ATIMWND4_8822B 0
  5140. #define BIT_MASK_ATIMWND4_8822B 0xff
  5141. #define BIT_ATIMWND4_8822B(x) (((x) & BIT_MASK_ATIMWND4_8822B) << BIT_SHIFT_ATIMWND4_8822B)
  5142. #define BIT_GET_ATIMWND4_8822B(x) (((x) >> BIT_SHIFT_ATIMWND4_8822B) & BIT_MASK_ATIMWND4_8822B)
  5143. /* 2 REG_ATIMWND5_8822B */
  5144. #define BIT_SHIFT_ATIMWND5_8822B 0
  5145. #define BIT_MASK_ATIMWND5_8822B 0xff
  5146. #define BIT_ATIMWND5_8822B(x) (((x) & BIT_MASK_ATIMWND5_8822B) << BIT_SHIFT_ATIMWND5_8822B)
  5147. #define BIT_GET_ATIMWND5_8822B(x) (((x) >> BIT_SHIFT_ATIMWND5_8822B) & BIT_MASK_ATIMWND5_8822B)
  5148. /* 2 REG_ATIMWND6_8822B */
  5149. #define BIT_SHIFT_ATIMWND6_8822B 0
  5150. #define BIT_MASK_ATIMWND6_8822B 0xff
  5151. #define BIT_ATIMWND6_8822B(x) (((x) & BIT_MASK_ATIMWND6_8822B) << BIT_SHIFT_ATIMWND6_8822B)
  5152. #define BIT_GET_ATIMWND6_8822B(x) (((x) >> BIT_SHIFT_ATIMWND6_8822B) & BIT_MASK_ATIMWND6_8822B)
  5153. /* 2 REG_ATIMWND7_8822B */
  5154. #define BIT_SHIFT_ATIMWND7_8822B 0
  5155. #define BIT_MASK_ATIMWND7_8822B 0xff
  5156. #define BIT_ATIMWND7_8822B(x) (((x) & BIT_MASK_ATIMWND7_8822B) << BIT_SHIFT_ATIMWND7_8822B)
  5157. #define BIT_GET_ATIMWND7_8822B(x) (((x) >> BIT_SHIFT_ATIMWND7_8822B) & BIT_MASK_ATIMWND7_8822B)
  5158. /* 2 REG_ATIMUGT_8822B */
  5159. #define BIT_SHIFT_ATIM_URGENT_8822B 0
  5160. #define BIT_MASK_ATIM_URGENT_8822B 0xff
  5161. #define BIT_ATIM_URGENT_8822B(x) (((x) & BIT_MASK_ATIM_URGENT_8822B) << BIT_SHIFT_ATIM_URGENT_8822B)
  5162. #define BIT_GET_ATIM_URGENT_8822B(x) (((x) >> BIT_SHIFT_ATIM_URGENT_8822B) & BIT_MASK_ATIM_URGENT_8822B)
  5163. /* 2 REG_HIQ_NO_LMT_EN_8822B */
  5164. #define BIT_HIQ_NO_LMT_EN_VAP7_8822B BIT(7)
  5165. #define BIT_HIQ_NO_LMT_EN_VAP6_8822B BIT(6)
  5166. #define BIT_HIQ_NO_LMT_EN_VAP5_8822B BIT(5)
  5167. #define BIT_HIQ_NO_LMT_EN_VAP4_8822B BIT(4)
  5168. #define BIT_HIQ_NO_LMT_EN_VAP3_8822B BIT(3)
  5169. #define BIT_HIQ_NO_LMT_EN_VAP2_8822B BIT(2)
  5170. #define BIT_HIQ_NO_LMT_EN_VAP1_8822B BIT(1)
  5171. #define BIT_HIQ_NO_LMT_EN_ROOT_8822B BIT(0)
  5172. /* 2 REG_DTIM_COUNTER_ROOT_8822B */
  5173. #define BIT_SHIFT_DTIM_COUNT_ROOT_8822B 0
  5174. #define BIT_MASK_DTIM_COUNT_ROOT_8822B 0xff
  5175. #define BIT_DTIM_COUNT_ROOT_8822B(x) (((x) & BIT_MASK_DTIM_COUNT_ROOT_8822B) << BIT_SHIFT_DTIM_COUNT_ROOT_8822B)
  5176. #define BIT_GET_DTIM_COUNT_ROOT_8822B(x) (((x) >> BIT_SHIFT_DTIM_COUNT_ROOT_8822B) & BIT_MASK_DTIM_COUNT_ROOT_8822B)
  5177. /* 2 REG_DTIM_COUNTER_VAP1_8822B */
  5178. #define BIT_SHIFT_DTIM_COUNT_VAP1_8822B 0
  5179. #define BIT_MASK_DTIM_COUNT_VAP1_8822B 0xff
  5180. #define BIT_DTIM_COUNT_VAP1_8822B(x) (((x) & BIT_MASK_DTIM_COUNT_VAP1_8822B) << BIT_SHIFT_DTIM_COUNT_VAP1_8822B)
  5181. #define BIT_GET_DTIM_COUNT_VAP1_8822B(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP1_8822B) & BIT_MASK_DTIM_COUNT_VAP1_8822B)
  5182. /* 2 REG_DTIM_COUNTER_VAP2_8822B */
  5183. #define BIT_SHIFT_DTIM_COUNT_VAP2_8822B 0
  5184. #define BIT_MASK_DTIM_COUNT_VAP2_8822B 0xff
  5185. #define BIT_DTIM_COUNT_VAP2_8822B(x) (((x) & BIT_MASK_DTIM_COUNT_VAP2_8822B) << BIT_SHIFT_DTIM_COUNT_VAP2_8822B)
  5186. #define BIT_GET_DTIM_COUNT_VAP2_8822B(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP2_8822B) & BIT_MASK_DTIM_COUNT_VAP2_8822B)
  5187. /* 2 REG_DTIM_COUNTER_VAP3_8822B */
  5188. #define BIT_SHIFT_DTIM_COUNT_VAP3_8822B 0
  5189. #define BIT_MASK_DTIM_COUNT_VAP3_8822B 0xff
  5190. #define BIT_DTIM_COUNT_VAP3_8822B(x) (((x) & BIT_MASK_DTIM_COUNT_VAP3_8822B) << BIT_SHIFT_DTIM_COUNT_VAP3_8822B)
  5191. #define BIT_GET_DTIM_COUNT_VAP3_8822B(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP3_8822B) & BIT_MASK_DTIM_COUNT_VAP3_8822B)
  5192. /* 2 REG_DTIM_COUNTER_VAP4_8822B */
  5193. #define BIT_SHIFT_DTIM_COUNT_VAP4_8822B 0
  5194. #define BIT_MASK_DTIM_COUNT_VAP4_8822B 0xff
  5195. #define BIT_DTIM_COUNT_VAP4_8822B(x) (((x) & BIT_MASK_DTIM_COUNT_VAP4_8822B) << BIT_SHIFT_DTIM_COUNT_VAP4_8822B)
  5196. #define BIT_GET_DTIM_COUNT_VAP4_8822B(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP4_8822B) & BIT_MASK_DTIM_COUNT_VAP4_8822B)
  5197. /* 2 REG_DTIM_COUNTER_VAP5_8822B */
  5198. #define BIT_SHIFT_DTIM_COUNT_VAP5_8822B 0
  5199. #define BIT_MASK_DTIM_COUNT_VAP5_8822B 0xff
  5200. #define BIT_DTIM_COUNT_VAP5_8822B(x) (((x) & BIT_MASK_DTIM_COUNT_VAP5_8822B) << BIT_SHIFT_DTIM_COUNT_VAP5_8822B)
  5201. #define BIT_GET_DTIM_COUNT_VAP5_8822B(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP5_8822B) & BIT_MASK_DTIM_COUNT_VAP5_8822B)
  5202. /* 2 REG_DTIM_COUNTER_VAP6_8822B */
  5203. #define BIT_SHIFT_DTIM_COUNT_VAP6_8822B 0
  5204. #define BIT_MASK_DTIM_COUNT_VAP6_8822B 0xff
  5205. #define BIT_DTIM_COUNT_VAP6_8822B(x) (((x) & BIT_MASK_DTIM_COUNT_VAP6_8822B) << BIT_SHIFT_DTIM_COUNT_VAP6_8822B)
  5206. #define BIT_GET_DTIM_COUNT_VAP6_8822B(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP6_8822B) & BIT_MASK_DTIM_COUNT_VAP6_8822B)
  5207. /* 2 REG_DTIM_COUNTER_VAP7_8822B */
  5208. #define BIT_SHIFT_DTIM_COUNT_VAP7_8822B 0
  5209. #define BIT_MASK_DTIM_COUNT_VAP7_8822B 0xff
  5210. #define BIT_DTIM_COUNT_VAP7_8822B(x) (((x) & BIT_MASK_DTIM_COUNT_VAP7_8822B) << BIT_SHIFT_DTIM_COUNT_VAP7_8822B)
  5211. #define BIT_GET_DTIM_COUNT_VAP7_8822B(x) (((x) >> BIT_SHIFT_DTIM_COUNT_VAP7_8822B) & BIT_MASK_DTIM_COUNT_VAP7_8822B)
  5212. /* 2 REG_DIS_ATIM_8822B */
  5213. #define BIT_DIS_ATIM_VAP7_8822B BIT(7)
  5214. #define BIT_DIS_ATIM_VAP6_8822B BIT(6)
  5215. #define BIT_DIS_ATIM_VAP5_8822B BIT(5)
  5216. #define BIT_DIS_ATIM_VAP4_8822B BIT(4)
  5217. #define BIT_DIS_ATIM_VAP3_8822B BIT(3)
  5218. #define BIT_DIS_ATIM_VAP2_8822B BIT(2)
  5219. #define BIT_DIS_ATIM_VAP1_8822B BIT(1)
  5220. #define BIT_DIS_ATIM_ROOT_8822B BIT(0)
  5221. /* 2 REG_EARLY_128US_8822B */
  5222. #define BIT_SHIFT_TSFT_SEL_TIMER1_8822B 3
  5223. #define BIT_MASK_TSFT_SEL_TIMER1_8822B 0x7
  5224. #define BIT_TSFT_SEL_TIMER1_8822B(x) (((x) & BIT_MASK_TSFT_SEL_TIMER1_8822B) << BIT_SHIFT_TSFT_SEL_TIMER1_8822B)
  5225. #define BIT_GET_TSFT_SEL_TIMER1_8822B(x) (((x) >> BIT_SHIFT_TSFT_SEL_TIMER1_8822B) & BIT_MASK_TSFT_SEL_TIMER1_8822B)
  5226. #define BIT_SHIFT_EARLY_128US_8822B 0
  5227. #define BIT_MASK_EARLY_128US_8822B 0x7
  5228. #define BIT_EARLY_128US_8822B(x) (((x) & BIT_MASK_EARLY_128US_8822B) << BIT_SHIFT_EARLY_128US_8822B)
  5229. #define BIT_GET_EARLY_128US_8822B(x) (((x) >> BIT_SHIFT_EARLY_128US_8822B) & BIT_MASK_EARLY_128US_8822B)
  5230. /* 2 REG_P2PPS1_CTRL_8822B */
  5231. #define BIT_P2P1_CTW_ALLSTASLEEP_8822B BIT(7)
  5232. #define BIT_P2P1_OFF_DISTX_EN_8822B BIT(6)
  5233. #define BIT_P2P1_PWR_MGT_EN_8822B BIT(5)
  5234. #define BIT_P2P1_NOA1_EN_8822B BIT(2)
  5235. #define BIT_P2P1_NOA0_EN_8822B BIT(1)
  5236. /* 2 REG_P2PPS2_CTRL_8822B */
  5237. #define BIT_P2P2_CTW_ALLSTASLEEP_8822B BIT(7)
  5238. #define BIT_P2P2_OFF_DISTX_EN_8822B BIT(6)
  5239. #define BIT_P2P2_PWR_MGT_EN_8822B BIT(5)
  5240. #define BIT_P2P2_NOA1_EN_8822B BIT(2)
  5241. #define BIT_P2P2_NOA0_EN_8822B BIT(1)
  5242. /* 2 REG_TIMER0_SRC_SEL_8822B */
  5243. #define BIT_SHIFT_SYNC_CLI_SEL_8822B 4
  5244. #define BIT_MASK_SYNC_CLI_SEL_8822B 0x7
  5245. #define BIT_SYNC_CLI_SEL_8822B(x) (((x) & BIT_MASK_SYNC_CLI_SEL_8822B) << BIT_SHIFT_SYNC_CLI_SEL_8822B)
  5246. #define BIT_GET_SYNC_CLI_SEL_8822B(x) (((x) >> BIT_SHIFT_SYNC_CLI_SEL_8822B) & BIT_MASK_SYNC_CLI_SEL_8822B)
  5247. #define BIT_SHIFT_TSFT_SEL_TIMER0_8822B 0
  5248. #define BIT_MASK_TSFT_SEL_TIMER0_8822B 0x7
  5249. #define BIT_TSFT_SEL_TIMER0_8822B(x) (((x) & BIT_MASK_TSFT_SEL_TIMER0_8822B) << BIT_SHIFT_TSFT_SEL_TIMER0_8822B)
  5250. #define BIT_GET_TSFT_SEL_TIMER0_8822B(x) (((x) >> BIT_SHIFT_TSFT_SEL_TIMER0_8822B) & BIT_MASK_TSFT_SEL_TIMER0_8822B)
  5251. /* 2 REG_NOA_UNIT_SEL_8822B */
  5252. #define BIT_SHIFT_NOA_UNIT2_SEL_8822B 8
  5253. #define BIT_MASK_NOA_UNIT2_SEL_8822B 0x7
  5254. #define BIT_NOA_UNIT2_SEL_8822B(x) (((x) & BIT_MASK_NOA_UNIT2_SEL_8822B) << BIT_SHIFT_NOA_UNIT2_SEL_8822B)
  5255. #define BIT_GET_NOA_UNIT2_SEL_8822B(x) (((x) >> BIT_SHIFT_NOA_UNIT2_SEL_8822B) & BIT_MASK_NOA_UNIT2_SEL_8822B)
  5256. #define BIT_SHIFT_NOA_UNIT1_SEL_8822B 4
  5257. #define BIT_MASK_NOA_UNIT1_SEL_8822B 0x7
  5258. #define BIT_NOA_UNIT1_SEL_8822B(x) (((x) & BIT_MASK_NOA_UNIT1_SEL_8822B) << BIT_SHIFT_NOA_UNIT1_SEL_8822B)
  5259. #define BIT_GET_NOA_UNIT1_SEL_8822B(x) (((x) >> BIT_SHIFT_NOA_UNIT1_SEL_8822B) & BIT_MASK_NOA_UNIT1_SEL_8822B)
  5260. #define BIT_SHIFT_NOA_UNIT0_SEL_8822B 0
  5261. #define BIT_MASK_NOA_UNIT0_SEL_8822B 0x7
  5262. #define BIT_NOA_UNIT0_SEL_8822B(x) (((x) & BIT_MASK_NOA_UNIT0_SEL_8822B) << BIT_SHIFT_NOA_UNIT0_SEL_8822B)
  5263. #define BIT_GET_NOA_UNIT0_SEL_8822B(x) (((x) >> BIT_SHIFT_NOA_UNIT0_SEL_8822B) & BIT_MASK_NOA_UNIT0_SEL_8822B)
  5264. /* 2 REG_P2POFF_DIS_TXTIME_8822B */
  5265. #define BIT_SHIFT_P2POFF_DIS_TXTIME_8822B 0
  5266. #define BIT_MASK_P2POFF_DIS_TXTIME_8822B 0xff
  5267. #define BIT_P2POFF_DIS_TXTIME_8822B(x) (((x) & BIT_MASK_P2POFF_DIS_TXTIME_8822B) << BIT_SHIFT_P2POFF_DIS_TXTIME_8822B)
  5268. #define BIT_GET_P2POFF_DIS_TXTIME_8822B(x) (((x) >> BIT_SHIFT_P2POFF_DIS_TXTIME_8822B) & BIT_MASK_P2POFF_DIS_TXTIME_8822B)
  5269. /* 2 REG_MBSSID_BCN_SPACE2_8822B */
  5270. #define BIT_SHIFT_BCN_SPACE_CLINT2_8822B 16
  5271. #define BIT_MASK_BCN_SPACE_CLINT2_8822B 0xfff
  5272. #define BIT_BCN_SPACE_CLINT2_8822B(x) (((x) & BIT_MASK_BCN_SPACE_CLINT2_8822B) << BIT_SHIFT_BCN_SPACE_CLINT2_8822B)
  5273. #define BIT_GET_BCN_SPACE_CLINT2_8822B(x) (((x) >> BIT_SHIFT_BCN_SPACE_CLINT2_8822B) & BIT_MASK_BCN_SPACE_CLINT2_8822B)
  5274. #define BIT_SHIFT_BCN_SPACE_CLINT1_8822B 0
  5275. #define BIT_MASK_BCN_SPACE_CLINT1_8822B 0xfff
  5276. #define BIT_BCN_SPACE_CLINT1_8822B(x) (((x) & BIT_MASK_BCN_SPACE_CLINT1_8822B) << BIT_SHIFT_BCN_SPACE_CLINT1_8822B)
  5277. #define BIT_GET_BCN_SPACE_CLINT1_8822B(x) (((x) >> BIT_SHIFT_BCN_SPACE_CLINT1_8822B) & BIT_MASK_BCN_SPACE_CLINT1_8822B)
  5278. /* 2 REG_MBSSID_BCN_SPACE3_8822B */
  5279. #define BIT_SHIFT_SUB_BCN_SPACE_8822B 16
  5280. #define BIT_MASK_SUB_BCN_SPACE_8822B 0xff
  5281. #define BIT_SUB_BCN_SPACE_8822B(x) (((x) & BIT_MASK_SUB_BCN_SPACE_8822B) << BIT_SHIFT_SUB_BCN_SPACE_8822B)
  5282. #define BIT_GET_SUB_BCN_SPACE_8822B(x) (((x) >> BIT_SHIFT_SUB_BCN_SPACE_8822B) & BIT_MASK_SUB_BCN_SPACE_8822B)
  5283. #define BIT_SHIFT_BCN_SPACE_CLINT3_8822B 0
  5284. #define BIT_MASK_BCN_SPACE_CLINT3_8822B 0xfff
  5285. #define BIT_BCN_SPACE_CLINT3_8822B(x) (((x) & BIT_MASK_BCN_SPACE_CLINT3_8822B) << BIT_SHIFT_BCN_SPACE_CLINT3_8822B)
  5286. #define BIT_GET_BCN_SPACE_CLINT3_8822B(x) (((x) >> BIT_SHIFT_BCN_SPACE_CLINT3_8822B) & BIT_MASK_BCN_SPACE_CLINT3_8822B)
  5287. /* 2 REG_ACMHWCTRL_8822B */
  5288. #define BIT_BEQ_ACM_STATUS_8822B BIT(7)
  5289. #define BIT_VIQ_ACM_STATUS_8822B BIT(6)
  5290. #define BIT_VOQ_ACM_STATUS_8822B BIT(5)
  5291. #define BIT_BEQ_ACM_EN_8822B BIT(3)
  5292. #define BIT_VIQ_ACM_EN_8822B BIT(2)
  5293. #define BIT_VOQ_ACM_EN_8822B BIT(1)
  5294. #define BIT_ACMHWEN_8822B BIT(0)
  5295. /* 2 REG_ACMRSTCTRL_8822B */
  5296. #define BIT_BE_ACM_RESET_USED_TIME_8822B BIT(2)
  5297. #define BIT_VI_ACM_RESET_USED_TIME_8822B BIT(1)
  5298. #define BIT_VO_ACM_RESET_USED_TIME_8822B BIT(0)
  5299. /* 2 REG_ACMAVG_8822B */
  5300. #define BIT_SHIFT_AVGPERIOD_8822B 0
  5301. #define BIT_MASK_AVGPERIOD_8822B 0xffff
  5302. #define BIT_AVGPERIOD_8822B(x) (((x) & BIT_MASK_AVGPERIOD_8822B) << BIT_SHIFT_AVGPERIOD_8822B)
  5303. #define BIT_GET_AVGPERIOD_8822B(x) (((x) >> BIT_SHIFT_AVGPERIOD_8822B) & BIT_MASK_AVGPERIOD_8822B)
  5304. /* 2 REG_VO_ADMTIME_8822B */
  5305. #define BIT_SHIFT_VO_ADMITTED_TIME_8822B 0
  5306. #define BIT_MASK_VO_ADMITTED_TIME_8822B 0xffff
  5307. #define BIT_VO_ADMITTED_TIME_8822B(x) (((x) & BIT_MASK_VO_ADMITTED_TIME_8822B) << BIT_SHIFT_VO_ADMITTED_TIME_8822B)
  5308. #define BIT_GET_VO_ADMITTED_TIME_8822B(x) (((x) >> BIT_SHIFT_VO_ADMITTED_TIME_8822B) & BIT_MASK_VO_ADMITTED_TIME_8822B)
  5309. /* 2 REG_VI_ADMTIME_8822B */
  5310. #define BIT_SHIFT_VI_ADMITTED_TIME_8822B 0
  5311. #define BIT_MASK_VI_ADMITTED_TIME_8822B 0xffff
  5312. #define BIT_VI_ADMITTED_TIME_8822B(x) (((x) & BIT_MASK_VI_ADMITTED_TIME_8822B) << BIT_SHIFT_VI_ADMITTED_TIME_8822B)
  5313. #define BIT_GET_VI_ADMITTED_TIME_8822B(x) (((x) >> BIT_SHIFT_VI_ADMITTED_TIME_8822B) & BIT_MASK_VI_ADMITTED_TIME_8822B)
  5314. /* 2 REG_BE_ADMTIME_8822B */
  5315. #define BIT_SHIFT_BE_ADMITTED_TIME_8822B 0
  5316. #define BIT_MASK_BE_ADMITTED_TIME_8822B 0xffff
  5317. #define BIT_BE_ADMITTED_TIME_8822B(x) (((x) & BIT_MASK_BE_ADMITTED_TIME_8822B) << BIT_SHIFT_BE_ADMITTED_TIME_8822B)
  5318. #define BIT_GET_BE_ADMITTED_TIME_8822B(x) (((x) >> BIT_SHIFT_BE_ADMITTED_TIME_8822B) & BIT_MASK_BE_ADMITTED_TIME_8822B)
  5319. /* 2 REG_EDCA_RANDOM_GEN_8822B */
  5320. #define BIT_SHIFT_RANDOM_GEN_8822B 0
  5321. #define BIT_MASK_RANDOM_GEN_8822B 0xffffff
  5322. #define BIT_RANDOM_GEN_8822B(x) (((x) & BIT_MASK_RANDOM_GEN_8822B) << BIT_SHIFT_RANDOM_GEN_8822B)
  5323. #define BIT_GET_RANDOM_GEN_8822B(x) (((x) >> BIT_SHIFT_RANDOM_GEN_8822B) & BIT_MASK_RANDOM_GEN_8822B)
  5324. /* 2 REG_TXCMD_NOA_SEL_8822B */
  5325. #define BIT_SHIFT_NOA_SEL_8822B 4
  5326. #define BIT_MASK_NOA_SEL_8822B 0x7
  5327. #define BIT_NOA_SEL_8822B(x) (((x) & BIT_MASK_NOA_SEL_8822B) << BIT_SHIFT_NOA_SEL_8822B)
  5328. #define BIT_GET_NOA_SEL_8822B(x) (((x) >> BIT_SHIFT_NOA_SEL_8822B) & BIT_MASK_NOA_SEL_8822B)
  5329. #define BIT_SHIFT_TXCMD_SEG_SEL_8822B 0
  5330. #define BIT_MASK_TXCMD_SEG_SEL_8822B 0xf
  5331. #define BIT_TXCMD_SEG_SEL_8822B(x) (((x) & BIT_MASK_TXCMD_SEG_SEL_8822B) << BIT_SHIFT_TXCMD_SEG_SEL_8822B)
  5332. #define BIT_GET_TXCMD_SEG_SEL_8822B(x) (((x) >> BIT_SHIFT_TXCMD_SEG_SEL_8822B) & BIT_MASK_TXCMD_SEG_SEL_8822B)
  5333. /* 2 REG_NOA_PARAM_8822B */
  5334. #define BIT_SHIFT_NOA_COUNT_8822B (96 & CPU_OPT_WIDTH)
  5335. #define BIT_MASK_NOA_COUNT_8822B 0xff
  5336. #define BIT_NOA_COUNT_8822B(x) (((x) & BIT_MASK_NOA_COUNT_8822B) << BIT_SHIFT_NOA_COUNT_8822B)
  5337. #define BIT_GET_NOA_COUNT_8822B(x) (((x) >> BIT_SHIFT_NOA_COUNT_8822B) & BIT_MASK_NOA_COUNT_8822B)
  5338. #define BIT_SHIFT_NOA_START_TIME_8822B (64 & CPU_OPT_WIDTH)
  5339. #define BIT_MASK_NOA_START_TIME_8822B 0xffffffffL
  5340. #define BIT_NOA_START_TIME_8822B(x) (((x) & BIT_MASK_NOA_START_TIME_8822B) << BIT_SHIFT_NOA_START_TIME_8822B)
  5341. #define BIT_GET_NOA_START_TIME_8822B(x) (((x) >> BIT_SHIFT_NOA_START_TIME_8822B) & BIT_MASK_NOA_START_TIME_8822B)
  5342. #define BIT_SHIFT_NOA_INTERVAL_8822B (32 & CPU_OPT_WIDTH)
  5343. #define BIT_MASK_NOA_INTERVAL_8822B 0xffffffffL
  5344. #define BIT_NOA_INTERVAL_8822B(x) (((x) & BIT_MASK_NOA_INTERVAL_8822B) << BIT_SHIFT_NOA_INTERVAL_8822B)
  5345. #define BIT_GET_NOA_INTERVAL_8822B(x) (((x) >> BIT_SHIFT_NOA_INTERVAL_8822B) & BIT_MASK_NOA_INTERVAL_8822B)
  5346. #define BIT_SHIFT_NOA_DURATION_8822B 0
  5347. #define BIT_MASK_NOA_DURATION_8822B 0xffffffffL
  5348. #define BIT_NOA_DURATION_8822B(x) (((x) & BIT_MASK_NOA_DURATION_8822B) << BIT_SHIFT_NOA_DURATION_8822B)
  5349. #define BIT_GET_NOA_DURATION_8822B(x) (((x) >> BIT_SHIFT_NOA_DURATION_8822B) & BIT_MASK_NOA_DURATION_8822B)
  5350. /* 2 REG_P2P_RST_8822B */
  5351. #define BIT_P2P2_PWR_RST1_8822B BIT(5)
  5352. #define BIT_P2P2_PWR_RST0_8822B BIT(4)
  5353. #define BIT_P2P1_PWR_RST1_8822B BIT(3)
  5354. #define BIT_P2P1_PWR_RST0_8822B BIT(2)
  5355. #define BIT_P2P_PWR_RST1_V1_8822B BIT(1)
  5356. #define BIT_P2P_PWR_RST0_V1_8822B BIT(0)
  5357. /* 2 REG_SCHEDULER_RST_8822B */
  5358. #define BIT_SYNC_CLI_8822B BIT(1)
  5359. #define BIT_SCHEDULER_RST_V1_8822B BIT(0)
  5360. /* 2 REG_SCH_TXCMD_8822B */
  5361. #define BIT_SHIFT_SCH_TXCMD_8822B 0
  5362. #define BIT_MASK_SCH_TXCMD_8822B 0xffffffffL
  5363. #define BIT_SCH_TXCMD_8822B(x) (((x) & BIT_MASK_SCH_TXCMD_8822B) << BIT_SHIFT_SCH_TXCMD_8822B)
  5364. #define BIT_GET_SCH_TXCMD_8822B(x) (((x) >> BIT_SHIFT_SCH_TXCMD_8822B) & BIT_MASK_SCH_TXCMD_8822B)
  5365. /* 2 REG_PAGE5_DUMMY_8822B */
  5366. /* 2 REG_CPUMGQ_TX_TIMER_8822B */
  5367. #define BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8822B 0
  5368. #define BIT_MASK_CPUMGQ_TX_TIMER_V1_8822B 0xffffffffL
  5369. #define BIT_CPUMGQ_TX_TIMER_V1_8822B(x) (((x) & BIT_MASK_CPUMGQ_TX_TIMER_V1_8822B) << BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8822B)
  5370. #define BIT_GET_CPUMGQ_TX_TIMER_V1_8822B(x) (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8822B) & BIT_MASK_CPUMGQ_TX_TIMER_V1_8822B)
  5371. /* 2 REG_PS_TIMER_A_8822B */
  5372. #define BIT_SHIFT_PS_TIMER_A_V1_8822B 0
  5373. #define BIT_MASK_PS_TIMER_A_V1_8822B 0xffffffffL
  5374. #define BIT_PS_TIMER_A_V1_8822B(x) (((x) & BIT_MASK_PS_TIMER_A_V1_8822B) << BIT_SHIFT_PS_TIMER_A_V1_8822B)
  5375. #define BIT_GET_PS_TIMER_A_V1_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_A_V1_8822B) & BIT_MASK_PS_TIMER_A_V1_8822B)
  5376. /* 2 REG_PS_TIMER_B_8822B */
  5377. #define BIT_SHIFT_PS_TIMER_B_V1_8822B 0
  5378. #define BIT_MASK_PS_TIMER_B_V1_8822B 0xffffffffL
  5379. #define BIT_PS_TIMER_B_V1_8822B(x) (((x) & BIT_MASK_PS_TIMER_B_V1_8822B) << BIT_SHIFT_PS_TIMER_B_V1_8822B)
  5380. #define BIT_GET_PS_TIMER_B_V1_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_B_V1_8822B) & BIT_MASK_PS_TIMER_B_V1_8822B)
  5381. /* 2 REG_PS_TIMER_C_8822B */
  5382. #define BIT_SHIFT_PS_TIMER_C_V1_8822B 0
  5383. #define BIT_MASK_PS_TIMER_C_V1_8822B 0xffffffffL
  5384. #define BIT_PS_TIMER_C_V1_8822B(x) (((x) & BIT_MASK_PS_TIMER_C_V1_8822B) << BIT_SHIFT_PS_TIMER_C_V1_8822B)
  5385. #define BIT_GET_PS_TIMER_C_V1_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_C_V1_8822B) & BIT_MASK_PS_TIMER_C_V1_8822B)
  5386. /* 2 REG_PS_TIMER_ABC_CPUMGQ_TIMER_CRTL_8822B */
  5387. #define BIT_CPUMGQ_TIMER_EN_8822B BIT(31)
  5388. #define BIT_CPUMGQ_TX_EN_8822B BIT(28)
  5389. #define BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8822B 24
  5390. #define BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8822B 0x7
  5391. #define BIT_CPUMGQ_TIMER_TSF_SEL_8822B(x) (((x) & BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8822B) << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8822B)
  5392. #define BIT_GET_CPUMGQ_TIMER_TSF_SEL_8822B(x) (((x) >> BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8822B) & BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8822B)
  5393. #define BIT_PS_TIMER_C_EN_8822B BIT(23)
  5394. #define BIT_SHIFT_PS_TIMER_C_TSF_SEL_8822B 16
  5395. #define BIT_MASK_PS_TIMER_C_TSF_SEL_8822B 0x7
  5396. #define BIT_PS_TIMER_C_TSF_SEL_8822B(x) (((x) & BIT_MASK_PS_TIMER_C_TSF_SEL_8822B) << BIT_SHIFT_PS_TIMER_C_TSF_SEL_8822B)
  5397. #define BIT_GET_PS_TIMER_C_TSF_SEL_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_C_TSF_SEL_8822B) & BIT_MASK_PS_TIMER_C_TSF_SEL_8822B)
  5398. #define BIT_PS_TIMER_B_EN_8822B BIT(15)
  5399. #define BIT_SHIFT_PS_TIMER_B_TSF_SEL_8822B 8
  5400. #define BIT_MASK_PS_TIMER_B_TSF_SEL_8822B 0x7
  5401. #define BIT_PS_TIMER_B_TSF_SEL_8822B(x) (((x) & BIT_MASK_PS_TIMER_B_TSF_SEL_8822B) << BIT_SHIFT_PS_TIMER_B_TSF_SEL_8822B)
  5402. #define BIT_GET_PS_TIMER_B_TSF_SEL_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_B_TSF_SEL_8822B) & BIT_MASK_PS_TIMER_B_TSF_SEL_8822B)
  5403. #define BIT_PS_TIMER_A_EN_8822B BIT(7)
  5404. #define BIT_SHIFT_PS_TIMER_A_TSF_SEL_8822B 0
  5405. #define BIT_MASK_PS_TIMER_A_TSF_SEL_8822B 0x7
  5406. #define BIT_PS_TIMER_A_TSF_SEL_8822B(x) (((x) & BIT_MASK_PS_TIMER_A_TSF_SEL_8822B) << BIT_SHIFT_PS_TIMER_A_TSF_SEL_8822B)
  5407. #define BIT_GET_PS_TIMER_A_TSF_SEL_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_A_TSF_SEL_8822B) & BIT_MASK_PS_TIMER_A_TSF_SEL_8822B)
  5408. /* 2 REG_CPUMGQ_TX_TIMER_EARLY_8822B */
  5409. #define BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8822B 0
  5410. #define BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8822B 0xff
  5411. #define BIT_CPUMGQ_TX_TIMER_EARLY_8822B(x) (((x) & BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8822B) << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8822B)
  5412. #define BIT_GET_CPUMGQ_TX_TIMER_EARLY_8822B(x) (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8822B) & BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8822B)
  5413. /* 2 REG_PS_TIMER_A_EARLY_8822B */
  5414. #define BIT_SHIFT_PS_TIMER_A_EARLY_8822B 0
  5415. #define BIT_MASK_PS_TIMER_A_EARLY_8822B 0xff
  5416. #define BIT_PS_TIMER_A_EARLY_8822B(x) (((x) & BIT_MASK_PS_TIMER_A_EARLY_8822B) << BIT_SHIFT_PS_TIMER_A_EARLY_8822B)
  5417. #define BIT_GET_PS_TIMER_A_EARLY_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_A_EARLY_8822B) & BIT_MASK_PS_TIMER_A_EARLY_8822B)
  5418. /* 2 REG_PS_TIMER_B_EARLY_8822B */
  5419. #define BIT_SHIFT_PS_TIMER_B_EARLY_8822B 0
  5420. #define BIT_MASK_PS_TIMER_B_EARLY_8822B 0xff
  5421. #define BIT_PS_TIMER_B_EARLY_8822B(x) (((x) & BIT_MASK_PS_TIMER_B_EARLY_8822B) << BIT_SHIFT_PS_TIMER_B_EARLY_8822B)
  5422. #define BIT_GET_PS_TIMER_B_EARLY_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_B_EARLY_8822B) & BIT_MASK_PS_TIMER_B_EARLY_8822B)
  5423. /* 2 REG_PS_TIMER_C_EARLY_8822B */
  5424. #define BIT_SHIFT_PS_TIMER_C_EARLY_8822B 0
  5425. #define BIT_MASK_PS_TIMER_C_EARLY_8822B 0xff
  5426. #define BIT_PS_TIMER_C_EARLY_8822B(x) (((x) & BIT_MASK_PS_TIMER_C_EARLY_8822B) << BIT_SHIFT_PS_TIMER_C_EARLY_8822B)
  5427. #define BIT_GET_PS_TIMER_C_EARLY_8822B(x) (((x) >> BIT_SHIFT_PS_TIMER_C_EARLY_8822B) & BIT_MASK_PS_TIMER_C_EARLY_8822B)
  5428. /* 2 REG_NOT_VALID_8822B */
  5429. /* 2 REG_BWOPMODE_8822B (BW OPERATION MODE REGISTER) */
  5430. /* 2 REG_WMAC_FWPKT_CR_8822B */
  5431. #define BIT_FWEN_8822B BIT(7)
  5432. #define BIT_PHYSTS_PKT_CTRL_8822B BIT(6)
  5433. #define BIT_APPHDR_MIDSRCH_FAIL_8822B BIT(4)
  5434. #define BIT_FWPARSING_EN_8822B BIT(3)
  5435. #define BIT_SHIFT_APPEND_MHDR_LEN_8822B 0
  5436. #define BIT_MASK_APPEND_MHDR_LEN_8822B 0x7
  5437. #define BIT_APPEND_MHDR_LEN_8822B(x) (((x) & BIT_MASK_APPEND_MHDR_LEN_8822B) << BIT_SHIFT_APPEND_MHDR_LEN_8822B)
  5438. #define BIT_GET_APPEND_MHDR_LEN_8822B(x) (((x) >> BIT_SHIFT_APPEND_MHDR_LEN_8822B) & BIT_MASK_APPEND_MHDR_LEN_8822B)
  5439. /* 2 REG_WMAC_CR_8822B (WMAC CR AND APSD CONTROL REGISTER) */
  5440. #define BIT_IC_MACPHY_M_8822B BIT(0)
  5441. /* 2 REG_TCR_8822B (TRANSMISSION CONFIGURATION REGISTER) */
  5442. #define BIT_WMAC_EN_RTS_ADDR_8822B BIT(31)
  5443. #define BIT_WMAC_DISABLE_CCK_8822B BIT(30)
  5444. #define BIT_WMAC_RAW_LEN_8822B BIT(29)
  5445. #define BIT_WMAC_NOTX_IN_RXNDP_8822B BIT(28)
  5446. #define BIT_WMAC_EN_EOF_8822B BIT(27)
  5447. #define BIT_WMAC_BF_SEL_8822B BIT(26)
  5448. #define BIT_WMAC_ANTMODE_SEL_8822B BIT(25)
  5449. #define BIT_WMAC_TCRPWRMGT_HWCTL_8822B BIT(24)
  5450. #define BIT_WMAC_SMOOTH_VAL_8822B BIT(23)
  5451. #define BIT_FETCH_MPDU_AFTER_WSEC_RDY_8822B BIT(20)
  5452. #define BIT_WMAC_TCR_EN_20MST_8822B BIT(19)
  5453. #define BIT_WMAC_DIS_SIGTA_8822B BIT(18)
  5454. #define BIT_WMAC_DIS_A2B0_8822B BIT(17)
  5455. #define BIT_WMAC_MSK_SIGBCRC_8822B BIT(16)
  5456. #define BIT_WMAC_TCR_ERRSTEN_3_8822B BIT(15)
  5457. #define BIT_WMAC_TCR_ERRSTEN_2_8822B BIT(14)
  5458. #define BIT_WMAC_TCR_ERRSTEN_1_8822B BIT(13)
  5459. #define BIT_WMAC_TCR_ERRSTEN_0_8822B BIT(12)
  5460. #define BIT_WMAC_TCR_TXSK_PERPKT_8822B BIT(11)
  5461. #define BIT_ICV_8822B BIT(10)
  5462. #define BIT_CFEND_FORMAT_8822B BIT(9)
  5463. #define BIT_CRC_8822B BIT(8)
  5464. #define BIT_PWRBIT_OW_EN_8822B BIT(7)
  5465. #define BIT_PWR_ST_8822B BIT(6)
  5466. #define BIT_WMAC_TCR_UPD_TIMIE_8822B BIT(5)
  5467. #define BIT_WMAC_TCR_UPD_HGQMD_8822B BIT(4)
  5468. #define BIT_VHTSIGA1_TXPS_8822B BIT(3)
  5469. #define BIT_PAD_SEL_8822B BIT(2)
  5470. #define BIT_DIS_GCLK_8822B BIT(1)
  5471. /* 2 REG_RCR_8822B (RECEIVE CONFIGURATION REGISTER) */
  5472. #define BIT_APP_FCS_8822B BIT(31)
  5473. #define BIT_APP_MIC_8822B BIT(30)
  5474. #define BIT_APP_ICV_8822B BIT(29)
  5475. #define BIT_APP_PHYSTS_8822B BIT(28)
  5476. #define BIT_APP_BASSN_8822B BIT(27)
  5477. #define BIT_VHT_DACK_8822B BIT(26)
  5478. #define BIT_TCPOFLD_EN_8822B BIT(25)
  5479. #define BIT_ENMBID_8822B BIT(24)
  5480. #define BIT_LSIGEN_8822B BIT(23)
  5481. #define BIT_MFBEN_8822B BIT(22)
  5482. #define BIT_DISCHKPPDLLEN_8822B BIT(21)
  5483. #define BIT_PKTCTL_DLEN_8822B BIT(20)
  5484. #define BIT_TIM_PARSER_EN_8822B BIT(18)
  5485. #define BIT_BC_MD_EN_8822B BIT(17)
  5486. #define BIT_UC_MD_EN_8822B BIT(16)
  5487. #define BIT_RXSK_PERPKT_8822B BIT(15)
  5488. #define BIT_HTC_LOC_CTRL_8822B BIT(14)
  5489. #define BIT_RPFM_CAM_ENABLE_8822B BIT(12)
  5490. #define BIT_TA_BCN_8822B BIT(11)
  5491. #define BIT_DISDECMYPKT_8822B BIT(10)
  5492. #define BIT_AICV_8822B BIT(9)
  5493. #define BIT_ACRC32_8822B BIT(8)
  5494. #define BIT_CBSSID_BCN_8822B BIT(7)
  5495. #define BIT_CBSSID_DATA_8822B BIT(6)
  5496. #define BIT_APWRMGT_8822B BIT(5)
  5497. #define BIT_ADD3_8822B BIT(4)
  5498. #define BIT_AB_8822B BIT(3)
  5499. #define BIT_AM_8822B BIT(2)
  5500. #define BIT_APM_8822B BIT(1)
  5501. #define BIT_AAP_8822B BIT(0)
  5502. /* 2 REG_RX_DRVINFO_SZ_8822B (RX DRIVER INFO SIZE REGISTER) */
  5503. #define BIT_PHYSTS_PER_PKT_MODE_8822B BIT(7)
  5504. #define BIT_SHIFT_DRVINFO_SZ_V1_8822B 0
  5505. #define BIT_MASK_DRVINFO_SZ_V1_8822B 0xf
  5506. #define BIT_DRVINFO_SZ_V1_8822B(x) (((x) & BIT_MASK_DRVINFO_SZ_V1_8822B) << BIT_SHIFT_DRVINFO_SZ_V1_8822B)
  5507. #define BIT_GET_DRVINFO_SZ_V1_8822B(x) (((x) >> BIT_SHIFT_DRVINFO_SZ_V1_8822B) & BIT_MASK_DRVINFO_SZ_V1_8822B)
  5508. /* 2 REG_RX_DLK_TIME_8822B (RX DEADLOCK TIME REGISTER) */
  5509. #define BIT_SHIFT_RX_DLK_TIME_8822B 0
  5510. #define BIT_MASK_RX_DLK_TIME_8822B 0xff
  5511. #define BIT_RX_DLK_TIME_8822B(x) (((x) & BIT_MASK_RX_DLK_TIME_8822B) << BIT_SHIFT_RX_DLK_TIME_8822B)
  5512. #define BIT_GET_RX_DLK_TIME_8822B(x) (((x) >> BIT_SHIFT_RX_DLK_TIME_8822B) & BIT_MASK_RX_DLK_TIME_8822B)
  5513. /* 2 REG_RX_PKT_LIMIT_8822B (RX PACKET LENGTH LIMIT REGISTER) */
  5514. #define BIT_SHIFT_RXPKTLMT_8822B 0
  5515. #define BIT_MASK_RXPKTLMT_8822B 0x3f
  5516. #define BIT_RXPKTLMT_8822B(x) (((x) & BIT_MASK_RXPKTLMT_8822B) << BIT_SHIFT_RXPKTLMT_8822B)
  5517. #define BIT_GET_RXPKTLMT_8822B(x) (((x) >> BIT_SHIFT_RXPKTLMT_8822B) & BIT_MASK_RXPKTLMT_8822B)
  5518. /* 2 REG_MACID_8822B (MAC ID REGISTER) */
  5519. #define BIT_SHIFT_MACID_8822B 0
  5520. #define BIT_MASK_MACID_8822B 0xffffffffffffL
  5521. #define BIT_MACID_8822B(x) (((x) & BIT_MASK_MACID_8822B) << BIT_SHIFT_MACID_8822B)
  5522. #define BIT_GET_MACID_8822B(x) (((x) >> BIT_SHIFT_MACID_8822B) & BIT_MASK_MACID_8822B)
  5523. /* 2 REG_BSSID_8822B (BSSID REGISTER) */
  5524. #define BIT_SHIFT_BSSID_8822B 0
  5525. #define BIT_MASK_BSSID_8822B 0xffffffffffffL
  5526. #define BIT_BSSID_8822B(x) (((x) & BIT_MASK_BSSID_8822B) << BIT_SHIFT_BSSID_8822B)
  5527. #define BIT_GET_BSSID_8822B(x) (((x) >> BIT_SHIFT_BSSID_8822B) & BIT_MASK_BSSID_8822B)
  5528. /* 2 REG_MAR_8822B (MULTICAST ADDRESS REGISTER) */
  5529. #define BIT_SHIFT_MAR_8822B 0
  5530. #define BIT_MASK_MAR_8822B 0xffffffffffffffffL
  5531. #define BIT_MAR_8822B(x) (((x) & BIT_MASK_MAR_8822B) << BIT_SHIFT_MAR_8822B)
  5532. #define BIT_GET_MAR_8822B(x) (((x) >> BIT_SHIFT_MAR_8822B) & BIT_MASK_MAR_8822B)
  5533. /* 2 REG_MBIDCAMCFG_1_8822B (MBSSID CAM CONFIGURATION REGISTER) */
  5534. #define BIT_SHIFT_MBIDCAM_RWDATA_L_8822B 0
  5535. #define BIT_MASK_MBIDCAM_RWDATA_L_8822B 0xffffffffL
  5536. #define BIT_MBIDCAM_RWDATA_L_8822B(x) (((x) & BIT_MASK_MBIDCAM_RWDATA_L_8822B) << BIT_SHIFT_MBIDCAM_RWDATA_L_8822B)
  5537. #define BIT_GET_MBIDCAM_RWDATA_L_8822B(x) (((x) >> BIT_SHIFT_MBIDCAM_RWDATA_L_8822B) & BIT_MASK_MBIDCAM_RWDATA_L_8822B)
  5538. /* 2 REG_MBIDCAMCFG_2_8822B (MBSSID CAM CONFIGURATION REGISTER) */
  5539. #define BIT_MBIDCAM_POLL_8822B BIT(31)
  5540. #define BIT_MBIDCAM_WT_EN_8822B BIT(30)
  5541. #define BIT_SHIFT_MBIDCAM_ADDR_8822B 24
  5542. #define BIT_MASK_MBIDCAM_ADDR_8822B 0x1f
  5543. #define BIT_MBIDCAM_ADDR_8822B(x) (((x) & BIT_MASK_MBIDCAM_ADDR_8822B) << BIT_SHIFT_MBIDCAM_ADDR_8822B)
  5544. #define BIT_GET_MBIDCAM_ADDR_8822B(x) (((x) >> BIT_SHIFT_MBIDCAM_ADDR_8822B) & BIT_MASK_MBIDCAM_ADDR_8822B)
  5545. #define BIT_MBIDCAM_VALID_8822B BIT(23)
  5546. #define BIT_LSIC_TXOP_EN_8822B BIT(17)
  5547. #define BIT_CTS_EN_8822B BIT(16)
  5548. #define BIT_SHIFT_MBIDCAM_RWDATA_H_8822B 0
  5549. #define BIT_MASK_MBIDCAM_RWDATA_H_8822B 0xffff
  5550. #define BIT_MBIDCAM_RWDATA_H_8822B(x) (((x) & BIT_MASK_MBIDCAM_RWDATA_H_8822B) << BIT_SHIFT_MBIDCAM_RWDATA_H_8822B)
  5551. #define BIT_GET_MBIDCAM_RWDATA_H_8822B(x) (((x) >> BIT_SHIFT_MBIDCAM_RWDATA_H_8822B) & BIT_MASK_MBIDCAM_RWDATA_H_8822B)
  5552. /* 2 REG_ZLD_NUM_8822B */
  5553. #define BIT_SHIFT_ZLD_NUM_8822B 0
  5554. #define BIT_MASK_ZLD_NUM_8822B 0xff
  5555. #define BIT_ZLD_NUM_8822B(x) (((x) & BIT_MASK_ZLD_NUM_8822B) << BIT_SHIFT_ZLD_NUM_8822B)
  5556. #define BIT_GET_ZLD_NUM_8822B(x) (((x) >> BIT_SHIFT_ZLD_NUM_8822B) & BIT_MASK_ZLD_NUM_8822B)
  5557. /* 2 REG_UDF_THSD_8822B */
  5558. #define BIT_SHIFT_UDF_THSD_8822B 0
  5559. #define BIT_MASK_UDF_THSD_8822B 0xff
  5560. #define BIT_UDF_THSD_8822B(x) (((x) & BIT_MASK_UDF_THSD_8822B) << BIT_SHIFT_UDF_THSD_8822B)
  5561. #define BIT_GET_UDF_THSD_8822B(x) (((x) >> BIT_SHIFT_UDF_THSD_8822B) & BIT_MASK_UDF_THSD_8822B)
  5562. /* 2 REG_WMAC_TCR_TSFT_OFS_8822B */
  5563. #define BIT_SHIFT_WMAC_TCR_TSFT_OFS_8822B 0
  5564. #define BIT_MASK_WMAC_TCR_TSFT_OFS_8822B 0xffff
  5565. #define BIT_WMAC_TCR_TSFT_OFS_8822B(x) (((x) & BIT_MASK_WMAC_TCR_TSFT_OFS_8822B) << BIT_SHIFT_WMAC_TCR_TSFT_OFS_8822B)
  5566. #define BIT_GET_WMAC_TCR_TSFT_OFS_8822B(x) (((x) >> BIT_SHIFT_WMAC_TCR_TSFT_OFS_8822B) & BIT_MASK_WMAC_TCR_TSFT_OFS_8822B)
  5567. /* 2 REG_MCU_TEST_2_V1_8822B */
  5568. #define BIT_SHIFT_MCU_RSVD_2_V1_8822B 0
  5569. #define BIT_MASK_MCU_RSVD_2_V1_8822B 0xffff
  5570. #define BIT_MCU_RSVD_2_V1_8822B(x) (((x) & BIT_MASK_MCU_RSVD_2_V1_8822B) << BIT_SHIFT_MCU_RSVD_2_V1_8822B)
  5571. #define BIT_GET_MCU_RSVD_2_V1_8822B(x) (((x) >> BIT_SHIFT_MCU_RSVD_2_V1_8822B) & BIT_MASK_MCU_RSVD_2_V1_8822B)
  5572. /* 2 REG_WMAC_TXTIMEOUT_8822B */
  5573. #define BIT_SHIFT_WMAC_TXTIMEOUT_8822B 0
  5574. #define BIT_MASK_WMAC_TXTIMEOUT_8822B 0xff
  5575. #define BIT_WMAC_TXTIMEOUT_8822B(x) (((x) & BIT_MASK_WMAC_TXTIMEOUT_8822B) << BIT_SHIFT_WMAC_TXTIMEOUT_8822B)
  5576. #define BIT_GET_WMAC_TXTIMEOUT_8822B(x) (((x) >> BIT_SHIFT_WMAC_TXTIMEOUT_8822B) & BIT_MASK_WMAC_TXTIMEOUT_8822B)
  5577. /* 2 REG_STMP_THSD_8822B */
  5578. #define BIT_SHIFT_STMP_THSD_8822B 0
  5579. #define BIT_MASK_STMP_THSD_8822B 0xff
  5580. #define BIT_STMP_THSD_8822B(x) (((x) & BIT_MASK_STMP_THSD_8822B) << BIT_SHIFT_STMP_THSD_8822B)
  5581. #define BIT_GET_STMP_THSD_8822B(x) (((x) >> BIT_SHIFT_STMP_THSD_8822B) & BIT_MASK_STMP_THSD_8822B)
  5582. /* 2 REG_MAC_SPEC_SIFS_8822B (SPECIFICATION SIFS REGISTER) */
  5583. #define BIT_SHIFT_SPEC_SIFS_OFDM_8822B 8
  5584. #define BIT_MASK_SPEC_SIFS_OFDM_8822B 0xff
  5585. #define BIT_SPEC_SIFS_OFDM_8822B(x) (((x) & BIT_MASK_SPEC_SIFS_OFDM_8822B) << BIT_SHIFT_SPEC_SIFS_OFDM_8822B)
  5586. #define BIT_GET_SPEC_SIFS_OFDM_8822B(x) (((x) >> BIT_SHIFT_SPEC_SIFS_OFDM_8822B) & BIT_MASK_SPEC_SIFS_OFDM_8822B)
  5587. #define BIT_SHIFT_SPEC_SIFS_CCK_8822B 0
  5588. #define BIT_MASK_SPEC_SIFS_CCK_8822B 0xff
  5589. #define BIT_SPEC_SIFS_CCK_8822B(x) (((x) & BIT_MASK_SPEC_SIFS_CCK_8822B) << BIT_SHIFT_SPEC_SIFS_CCK_8822B)
  5590. #define BIT_GET_SPEC_SIFS_CCK_8822B(x) (((x) >> BIT_SHIFT_SPEC_SIFS_CCK_8822B) & BIT_MASK_SPEC_SIFS_CCK_8822B)
  5591. /* 2 REG_USTIME_EDCA_8822B (US TIME TUNING FOR EDCA REGISTER) */
  5592. #define BIT_SHIFT_USTIME_EDCA_V1_8822B 0
  5593. #define BIT_MASK_USTIME_EDCA_V1_8822B 0x1ff
  5594. #define BIT_USTIME_EDCA_V1_8822B(x) (((x) & BIT_MASK_USTIME_EDCA_V1_8822B) << BIT_SHIFT_USTIME_EDCA_V1_8822B)
  5595. #define BIT_GET_USTIME_EDCA_V1_8822B(x) (((x) >> BIT_SHIFT_USTIME_EDCA_V1_8822B) & BIT_MASK_USTIME_EDCA_V1_8822B)
  5596. /* 2 REG_RESP_SIFS_OFDM_8822B (RESPONSE SIFS FOR OFDM REGISTER) */
  5597. #define BIT_SHIFT_SIFS_R2T_OFDM_8822B 8
  5598. #define BIT_MASK_SIFS_R2T_OFDM_8822B 0xff
  5599. #define BIT_SIFS_R2T_OFDM_8822B(x) (((x) & BIT_MASK_SIFS_R2T_OFDM_8822B) << BIT_SHIFT_SIFS_R2T_OFDM_8822B)
  5600. #define BIT_GET_SIFS_R2T_OFDM_8822B(x) (((x) >> BIT_SHIFT_SIFS_R2T_OFDM_8822B) & BIT_MASK_SIFS_R2T_OFDM_8822B)
  5601. #define BIT_SHIFT_SIFS_T2T_OFDM_8822B 0
  5602. #define BIT_MASK_SIFS_T2T_OFDM_8822B 0xff
  5603. #define BIT_SIFS_T2T_OFDM_8822B(x) (((x) & BIT_MASK_SIFS_T2T_OFDM_8822B) << BIT_SHIFT_SIFS_T2T_OFDM_8822B)
  5604. #define BIT_GET_SIFS_T2T_OFDM_8822B(x) (((x) >> BIT_SHIFT_SIFS_T2T_OFDM_8822B) & BIT_MASK_SIFS_T2T_OFDM_8822B)
  5605. /* 2 REG_RESP_SIFS_CCK_8822B (RESPONSE SIFS FOR CCK REGISTER) */
  5606. #define BIT_SHIFT_SIFS_R2T_CCK_8822B 8
  5607. #define BIT_MASK_SIFS_R2T_CCK_8822B 0xff
  5608. #define BIT_SIFS_R2T_CCK_8822B(x) (((x) & BIT_MASK_SIFS_R2T_CCK_8822B) << BIT_SHIFT_SIFS_R2T_CCK_8822B)
  5609. #define BIT_GET_SIFS_R2T_CCK_8822B(x) (((x) >> BIT_SHIFT_SIFS_R2T_CCK_8822B) & BIT_MASK_SIFS_R2T_CCK_8822B)
  5610. #define BIT_SHIFT_SIFS_T2T_CCK_8822B 0
  5611. #define BIT_MASK_SIFS_T2T_CCK_8822B 0xff
  5612. #define BIT_SIFS_T2T_CCK_8822B(x) (((x) & BIT_MASK_SIFS_T2T_CCK_8822B) << BIT_SHIFT_SIFS_T2T_CCK_8822B)
  5613. #define BIT_GET_SIFS_T2T_CCK_8822B(x) (((x) >> BIT_SHIFT_SIFS_T2T_CCK_8822B) & BIT_MASK_SIFS_T2T_CCK_8822B)
  5614. /* 2 REG_EIFS_8822B (EIFS REGISTER) */
  5615. #define BIT_SHIFT_EIFS_8822B 0
  5616. #define BIT_MASK_EIFS_8822B 0xffff
  5617. #define BIT_EIFS_8822B(x) (((x) & BIT_MASK_EIFS_8822B) << BIT_SHIFT_EIFS_8822B)
  5618. #define BIT_GET_EIFS_8822B(x) (((x) >> BIT_SHIFT_EIFS_8822B) & BIT_MASK_EIFS_8822B)
  5619. /* 2 REG_CTS2TO_8822B (CTS2 TIMEOUT REGISTER) */
  5620. #define BIT_SHIFT_CTS2TO_8822B 0
  5621. #define BIT_MASK_CTS2TO_8822B 0xff
  5622. #define BIT_CTS2TO_8822B(x) (((x) & BIT_MASK_CTS2TO_8822B) << BIT_SHIFT_CTS2TO_8822B)
  5623. #define BIT_GET_CTS2TO_8822B(x) (((x) >> BIT_SHIFT_CTS2TO_8822B) & BIT_MASK_CTS2TO_8822B)
  5624. /* 2 REG_ACKTO_8822B (ACK TIMEOUT REGISTER) */
  5625. #define BIT_SHIFT_ACKTO_8822B 0
  5626. #define BIT_MASK_ACKTO_8822B 0xff
  5627. #define BIT_ACKTO_8822B(x) (((x) & BIT_MASK_ACKTO_8822B) << BIT_SHIFT_ACKTO_8822B)
  5628. #define BIT_GET_ACKTO_8822B(x) (((x) >> BIT_SHIFT_ACKTO_8822B) & BIT_MASK_ACKTO_8822B)
  5629. /* 2 REG_NAV_CTRL_8822B (NAV CONTROL REGISTER) */
  5630. #define BIT_SHIFT_NAV_UPPER_8822B 16
  5631. #define BIT_MASK_NAV_UPPER_8822B 0xff
  5632. #define BIT_NAV_UPPER_8822B(x) (((x) & BIT_MASK_NAV_UPPER_8822B) << BIT_SHIFT_NAV_UPPER_8822B)
  5633. #define BIT_GET_NAV_UPPER_8822B(x) (((x) >> BIT_SHIFT_NAV_UPPER_8822B) & BIT_MASK_NAV_UPPER_8822B)
  5634. #define BIT_SHIFT_RXMYRTS_NAV_8822B 8
  5635. #define BIT_MASK_RXMYRTS_NAV_8822B 0xf
  5636. #define BIT_RXMYRTS_NAV_8822B(x) (((x) & BIT_MASK_RXMYRTS_NAV_8822B) << BIT_SHIFT_RXMYRTS_NAV_8822B)
  5637. #define BIT_GET_RXMYRTS_NAV_8822B(x) (((x) >> BIT_SHIFT_RXMYRTS_NAV_8822B) & BIT_MASK_RXMYRTS_NAV_8822B)
  5638. #define BIT_SHIFT_RTSRST_8822B 0
  5639. #define BIT_MASK_RTSRST_8822B 0xff
  5640. #define BIT_RTSRST_8822B(x) (((x) & BIT_MASK_RTSRST_8822B) << BIT_SHIFT_RTSRST_8822B)
  5641. #define BIT_GET_RTSRST_8822B(x) (((x) >> BIT_SHIFT_RTSRST_8822B) & BIT_MASK_RTSRST_8822B)
  5642. /* 2 REG_BACAMCMD_8822B (BLOCK ACK CAM COMMAND REGISTER) */
  5643. #define BIT_BACAM_POLL_8822B BIT(31)
  5644. #define BIT_BACAM_RST_8822B BIT(17)
  5645. #define BIT_BACAM_RW_8822B BIT(16)
  5646. #define BIT_SHIFT_TXSBM_8822B 14
  5647. #define BIT_MASK_TXSBM_8822B 0x3
  5648. #define BIT_TXSBM_8822B(x) (((x) & BIT_MASK_TXSBM_8822B) << BIT_SHIFT_TXSBM_8822B)
  5649. #define BIT_GET_TXSBM_8822B(x) (((x) >> BIT_SHIFT_TXSBM_8822B) & BIT_MASK_TXSBM_8822B)
  5650. #define BIT_SHIFT_BACAM_ADDR_8822B 0
  5651. #define BIT_MASK_BACAM_ADDR_8822B 0x3f
  5652. #define BIT_BACAM_ADDR_8822B(x) (((x) & BIT_MASK_BACAM_ADDR_8822B) << BIT_SHIFT_BACAM_ADDR_8822B)
  5653. #define BIT_GET_BACAM_ADDR_8822B(x) (((x) >> BIT_SHIFT_BACAM_ADDR_8822B) & BIT_MASK_BACAM_ADDR_8822B)
  5654. /* 2 REG_BACAMCONTENT_8822B (BLOCK ACK CAM CONTENT REGISTER) */
  5655. #define BIT_SHIFT_BA_CONTENT_H_8822B (32 & CPU_OPT_WIDTH)
  5656. #define BIT_MASK_BA_CONTENT_H_8822B 0xffffffffL
  5657. #define BIT_BA_CONTENT_H_8822B(x) (((x) & BIT_MASK_BA_CONTENT_H_8822B) << BIT_SHIFT_BA_CONTENT_H_8822B)
  5658. #define BIT_GET_BA_CONTENT_H_8822B(x) (((x) >> BIT_SHIFT_BA_CONTENT_H_8822B) & BIT_MASK_BA_CONTENT_H_8822B)
  5659. #define BIT_SHIFT_BA_CONTENT_L_8822B 0
  5660. #define BIT_MASK_BA_CONTENT_L_8822B 0xffffffffL
  5661. #define BIT_BA_CONTENT_L_8822B(x) (((x) & BIT_MASK_BA_CONTENT_L_8822B) << BIT_SHIFT_BA_CONTENT_L_8822B)
  5662. #define BIT_GET_BA_CONTENT_L_8822B(x) (((x) >> BIT_SHIFT_BA_CONTENT_L_8822B) & BIT_MASK_BA_CONTENT_L_8822B)
  5663. /* 2 REG_WMAC_BITMAP_CTL_8822B */
  5664. #define BIT_BITMAP_VO_8822B BIT(7)
  5665. #define BIT_BITMAP_VI_8822B BIT(6)
  5666. #define BIT_BITMAP_BE_8822B BIT(5)
  5667. #define BIT_BITMAP_BK_8822B BIT(4)
  5668. #define BIT_SHIFT_BITMAP_CONDITION_8822B 2
  5669. #define BIT_MASK_BITMAP_CONDITION_8822B 0x3
  5670. #define BIT_BITMAP_CONDITION_8822B(x) (((x) & BIT_MASK_BITMAP_CONDITION_8822B) << BIT_SHIFT_BITMAP_CONDITION_8822B)
  5671. #define BIT_GET_BITMAP_CONDITION_8822B(x) (((x) >> BIT_SHIFT_BITMAP_CONDITION_8822B) & BIT_MASK_BITMAP_CONDITION_8822B)
  5672. #define BIT_BITMAP_SSNBK_COUNTER_CLR_8822B BIT(1)
  5673. #define BIT_BITMAP_FORCE_8822B BIT(0)
  5674. /* 2 REG_TX_RX_8822B STATUS */
  5675. #define BIT_SHIFT_RXPKT_TYPE_8822B 2
  5676. #define BIT_MASK_RXPKT_TYPE_8822B 0x3f
  5677. #define BIT_RXPKT_TYPE_8822B(x) (((x) & BIT_MASK_RXPKT_TYPE_8822B) << BIT_SHIFT_RXPKT_TYPE_8822B)
  5678. #define BIT_GET_RXPKT_TYPE_8822B(x) (((x) >> BIT_SHIFT_RXPKT_TYPE_8822B) & BIT_MASK_RXPKT_TYPE_8822B)
  5679. #define BIT_TXACT_IND_8822B BIT(1)
  5680. #define BIT_RXACT_IND_8822B BIT(0)
  5681. /* 2 REG_WMAC_BACAM_RPMEN_8822B */
  5682. #define BIT_SHIFT_BITMAP_SSNBK_COUNTER_8822B 2
  5683. #define BIT_MASK_BITMAP_SSNBK_COUNTER_8822B 0x3f
  5684. #define BIT_BITMAP_SSNBK_COUNTER_8822B(x) (((x) & BIT_MASK_BITMAP_SSNBK_COUNTER_8822B) << BIT_SHIFT_BITMAP_SSNBK_COUNTER_8822B)
  5685. #define BIT_GET_BITMAP_SSNBK_COUNTER_8822B(x) (((x) >> BIT_SHIFT_BITMAP_SSNBK_COUNTER_8822B) & BIT_MASK_BITMAP_SSNBK_COUNTER_8822B)
  5686. #define BIT_BITMAP_EN_8822B BIT(1)
  5687. #define BIT_WMAC_BACAM_RPMEN_8822B BIT(0)
  5688. /* 2 REG_LBDLY_8822B (LOOPBACK DELAY REGISTER) */
  5689. #define BIT_SHIFT_LBDLY_8822B 0
  5690. #define BIT_MASK_LBDLY_8822B 0x1f
  5691. #define BIT_LBDLY_8822B(x) (((x) & BIT_MASK_LBDLY_8822B) << BIT_SHIFT_LBDLY_8822B)
  5692. #define BIT_GET_LBDLY_8822B(x) (((x) >> BIT_SHIFT_LBDLY_8822B) & BIT_MASK_LBDLY_8822B)
  5693. /* 2 REG_RXERR_RPT_8822B (RX ERROR REPORT REGISTER) */
  5694. #define BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8822B 28
  5695. #define BIT_MASK_RXERR_RPT_SEL_V1_3_0_8822B 0xf
  5696. #define BIT_RXERR_RPT_SEL_V1_3_0_8822B(x) (((x) & BIT_MASK_RXERR_RPT_SEL_V1_3_0_8822B) << BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8822B)
  5697. #define BIT_GET_RXERR_RPT_SEL_V1_3_0_8822B(x) (((x) >> BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8822B) & BIT_MASK_RXERR_RPT_SEL_V1_3_0_8822B)
  5698. #define BIT_RXERR_RPT_RST_8822B BIT(27)
  5699. #define BIT_RXERR_RPT_SEL_V1_4_8822B BIT(26)
  5700. #define BIT_W1S_8822B BIT(23)
  5701. #define BIT_UD_SELECT_BSSID_8822B BIT(22)
  5702. #define BIT_SHIFT_UD_SUB_TYPE_8822B 18
  5703. #define BIT_MASK_UD_SUB_TYPE_8822B 0xf
  5704. #define BIT_UD_SUB_TYPE_8822B(x) (((x) & BIT_MASK_UD_SUB_TYPE_8822B) << BIT_SHIFT_UD_SUB_TYPE_8822B)
  5705. #define BIT_GET_UD_SUB_TYPE_8822B(x) (((x) >> BIT_SHIFT_UD_SUB_TYPE_8822B) & BIT_MASK_UD_SUB_TYPE_8822B)
  5706. #define BIT_SHIFT_UD_TYPE_8822B 16
  5707. #define BIT_MASK_UD_TYPE_8822B 0x3
  5708. #define BIT_UD_TYPE_8822B(x) (((x) & BIT_MASK_UD_TYPE_8822B) << BIT_SHIFT_UD_TYPE_8822B)
  5709. #define BIT_GET_UD_TYPE_8822B(x) (((x) >> BIT_SHIFT_UD_TYPE_8822B) & BIT_MASK_UD_TYPE_8822B)
  5710. #define BIT_SHIFT_RPT_COUNTER_8822B 0
  5711. #define BIT_MASK_RPT_COUNTER_8822B 0xffff
  5712. #define BIT_RPT_COUNTER_8822B(x) (((x) & BIT_MASK_RPT_COUNTER_8822B) << BIT_SHIFT_RPT_COUNTER_8822B)
  5713. #define BIT_GET_RPT_COUNTER_8822B(x) (((x) >> BIT_SHIFT_RPT_COUNTER_8822B) & BIT_MASK_RPT_COUNTER_8822B)
  5714. /* 2 REG_WMAC_TRXPTCL_CTL_8822B (WMAC TX/RX PROTOCOL CONTROL REGISTER) */
  5715. #define BIT_SHIFT_ACKBA_TYPSEL_8822B (60 & CPU_OPT_WIDTH)
  5716. #define BIT_MASK_ACKBA_TYPSEL_8822B 0xf
  5717. #define BIT_ACKBA_TYPSEL_8822B(x) (((x) & BIT_MASK_ACKBA_TYPSEL_8822B) << BIT_SHIFT_ACKBA_TYPSEL_8822B)
  5718. #define BIT_GET_ACKBA_TYPSEL_8822B(x) (((x) >> BIT_SHIFT_ACKBA_TYPSEL_8822B) & BIT_MASK_ACKBA_TYPSEL_8822B)
  5719. #define BIT_SHIFT_ACKBA_ACKPCHK_8822B (56 & CPU_OPT_WIDTH)
  5720. #define BIT_MASK_ACKBA_ACKPCHK_8822B 0xf
  5721. #define BIT_ACKBA_ACKPCHK_8822B(x) (((x) & BIT_MASK_ACKBA_ACKPCHK_8822B) << BIT_SHIFT_ACKBA_ACKPCHK_8822B)
  5722. #define BIT_GET_ACKBA_ACKPCHK_8822B(x) (((x) >> BIT_SHIFT_ACKBA_ACKPCHK_8822B) & BIT_MASK_ACKBA_ACKPCHK_8822B)
  5723. #define BIT_SHIFT_ACKBAR_TYPESEL_8822B (48 & CPU_OPT_WIDTH)
  5724. #define BIT_MASK_ACKBAR_TYPESEL_8822B 0xff
  5725. #define BIT_ACKBAR_TYPESEL_8822B(x) (((x) & BIT_MASK_ACKBAR_TYPESEL_8822B) << BIT_SHIFT_ACKBAR_TYPESEL_8822B)
  5726. #define BIT_GET_ACKBAR_TYPESEL_8822B(x) (((x) >> BIT_SHIFT_ACKBAR_TYPESEL_8822B) & BIT_MASK_ACKBAR_TYPESEL_8822B)
  5727. #define BIT_SHIFT_ACKBAR_ACKPCHK_8822B (44 & CPU_OPT_WIDTH)
  5728. #define BIT_MASK_ACKBAR_ACKPCHK_8822B 0xf
  5729. #define BIT_ACKBAR_ACKPCHK_8822B(x) (((x) & BIT_MASK_ACKBAR_ACKPCHK_8822B) << BIT_SHIFT_ACKBAR_ACKPCHK_8822B)
  5730. #define BIT_GET_ACKBAR_ACKPCHK_8822B(x) (((x) >> BIT_SHIFT_ACKBAR_ACKPCHK_8822B) & BIT_MASK_ACKBAR_ACKPCHK_8822B)
  5731. #define BIT_RXBA_IGNOREA2_8822B BIT(42)
  5732. #define BIT_EN_SAVE_ALL_TXOPADDR_8822B BIT(41)
  5733. #define BIT_EN_TXCTS_TO_TXOPOWNER_INRXNAV_8822B BIT(40)
  5734. #define BIT_DIS_TXBA_AMPDUFCSERR_8822B BIT(39)
  5735. #define BIT_DIS_TXBA_RXBARINFULL_8822B BIT(38)
  5736. #define BIT_DIS_TXCFE_INFULL_8822B BIT(37)
  5737. #define BIT_DIS_TXCTS_INFULL_8822B BIT(36)
  5738. #define BIT_EN_TXACKBA_IN_TX_RDG_8822B BIT(35)
  5739. #define BIT_EN_TXACKBA_IN_TXOP_8822B BIT(34)
  5740. #define BIT_EN_TXCTS_IN_RXNAV_8822B BIT(33)
  5741. #define BIT_EN_TXCTS_INTXOP_8822B BIT(32)
  5742. #define BIT_BLK_EDCA_BBSLP_8822B BIT(31)
  5743. #define BIT_BLK_EDCA_BBSBY_8822B BIT(30)
  5744. #define BIT_ACKTO_BLOCK_SCH_EN_8822B BIT(27)
  5745. #define BIT_EIFS_BLOCK_SCH_EN_8822B BIT(26)
  5746. #define BIT_PLCPCHK_RST_EIFS_8822B BIT(25)
  5747. #define BIT_CCA_RST_EIFS_8822B BIT(24)
  5748. #define BIT_DIS_UPD_MYRXPKTNAV_8822B BIT(23)
  5749. #define BIT_EARLY_TXBA_8822B BIT(22)
  5750. #define BIT_SHIFT_RESP_CHNBUSY_8822B 20
  5751. #define BIT_MASK_RESP_CHNBUSY_8822B 0x3
  5752. #define BIT_RESP_CHNBUSY_8822B(x) (((x) & BIT_MASK_RESP_CHNBUSY_8822B) << BIT_SHIFT_RESP_CHNBUSY_8822B)
  5753. #define BIT_GET_RESP_CHNBUSY_8822B(x) (((x) >> BIT_SHIFT_RESP_CHNBUSY_8822B) & BIT_MASK_RESP_CHNBUSY_8822B)
  5754. #define BIT_RESP_DCTS_EN_8822B BIT(19)
  5755. #define BIT_RESP_DCFE_EN_8822B BIT(18)
  5756. #define BIT_RESP_SPLCPEN_8822B BIT(17)
  5757. #define BIT_RESP_SGIEN_8822B BIT(16)
  5758. #define BIT_RESP_LDPC_EN_8822B BIT(15)
  5759. #define BIT_DIS_RESP_ACKINCCA_8822B BIT(14)
  5760. #define BIT_DIS_RESP_CTSINCCA_8822B BIT(13)
  5761. #define BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8822B 10
  5762. #define BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8822B 0x7
  5763. #define BIT_R_WMAC_SECOND_CCA_TIMER_8822B(x) (((x) & BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8822B) << BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8822B)
  5764. #define BIT_GET_R_WMAC_SECOND_CCA_TIMER_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8822B) & BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8822B)
  5765. #define BIT_SHIFT_RFMOD_8822B 7
  5766. #define BIT_MASK_RFMOD_8822B 0x3
  5767. #define BIT_RFMOD_8822B(x) (((x) & BIT_MASK_RFMOD_8822B) << BIT_SHIFT_RFMOD_8822B)
  5768. #define BIT_GET_RFMOD_8822B(x) (((x) >> BIT_SHIFT_RFMOD_8822B) & BIT_MASK_RFMOD_8822B)
  5769. #define BIT_SHIFT_RESP_CTS_DYNBW_SEL_8822B 5
  5770. #define BIT_MASK_RESP_CTS_DYNBW_SEL_8822B 0x3
  5771. #define BIT_RESP_CTS_DYNBW_SEL_8822B(x) (((x) & BIT_MASK_RESP_CTS_DYNBW_SEL_8822B) << BIT_SHIFT_RESP_CTS_DYNBW_SEL_8822B)
  5772. #define BIT_GET_RESP_CTS_DYNBW_SEL_8822B(x) (((x) >> BIT_SHIFT_RESP_CTS_DYNBW_SEL_8822B) & BIT_MASK_RESP_CTS_DYNBW_SEL_8822B)
  5773. #define BIT_DLY_TX_WAIT_RXANTSEL_8822B BIT(4)
  5774. #define BIT_TXRESP_BY_RXANTSEL_8822B BIT(3)
  5775. #define BIT_SHIFT_ORIG_DCTS_CHK_8822B 0
  5776. #define BIT_MASK_ORIG_DCTS_CHK_8822B 0x3
  5777. #define BIT_ORIG_DCTS_CHK_8822B(x) (((x) & BIT_MASK_ORIG_DCTS_CHK_8822B) << BIT_SHIFT_ORIG_DCTS_CHK_8822B)
  5778. #define BIT_GET_ORIG_DCTS_CHK_8822B(x) (((x) >> BIT_SHIFT_ORIG_DCTS_CHK_8822B) & BIT_MASK_ORIG_DCTS_CHK_8822B)
  5779. /* 2 REG_CAMCMD_8822B (CAM COMMAND REGISTER) */
  5780. #define BIT_SECCAM_POLLING_8822B BIT(31)
  5781. #define BIT_SECCAM_CLR_8822B BIT(30)
  5782. #define BIT_MFBCAM_CLR_8822B BIT(29)
  5783. #define BIT_SECCAM_WE_8822B BIT(16)
  5784. #define BIT_SHIFT_SECCAM_ADDR_V2_8822B 0
  5785. #define BIT_MASK_SECCAM_ADDR_V2_8822B 0x3ff
  5786. #define BIT_SECCAM_ADDR_V2_8822B(x) (((x) & BIT_MASK_SECCAM_ADDR_V2_8822B) << BIT_SHIFT_SECCAM_ADDR_V2_8822B)
  5787. #define BIT_GET_SECCAM_ADDR_V2_8822B(x) (((x) >> BIT_SHIFT_SECCAM_ADDR_V2_8822B) & BIT_MASK_SECCAM_ADDR_V2_8822B)
  5788. /* 2 REG_CAMWRITE_8822B (CAM WRITE REGISTER) */
  5789. #define BIT_SHIFT_CAMW_DATA_8822B 0
  5790. #define BIT_MASK_CAMW_DATA_8822B 0xffffffffL
  5791. #define BIT_CAMW_DATA_8822B(x) (((x) & BIT_MASK_CAMW_DATA_8822B) << BIT_SHIFT_CAMW_DATA_8822B)
  5792. #define BIT_GET_CAMW_DATA_8822B(x) (((x) >> BIT_SHIFT_CAMW_DATA_8822B) & BIT_MASK_CAMW_DATA_8822B)
  5793. /* 2 REG_CAMREAD_8822B (CAM READ REGISTER) */
  5794. #define BIT_SHIFT_CAMR_DATA_8822B 0
  5795. #define BIT_MASK_CAMR_DATA_8822B 0xffffffffL
  5796. #define BIT_CAMR_DATA_8822B(x) (((x) & BIT_MASK_CAMR_DATA_8822B) << BIT_SHIFT_CAMR_DATA_8822B)
  5797. #define BIT_GET_CAMR_DATA_8822B(x) (((x) >> BIT_SHIFT_CAMR_DATA_8822B) & BIT_MASK_CAMR_DATA_8822B)
  5798. /* 2 REG_CAMDBG_8822B (CAM DEBUG REGISTER) */
  5799. #define BIT_SECCAM_INFO_8822B BIT(31)
  5800. #define BIT_SEC_KEYFOUND_8822B BIT(15)
  5801. #define BIT_SHIFT_CAMDBG_SEC_TYPE_8822B 12
  5802. #define BIT_MASK_CAMDBG_SEC_TYPE_8822B 0x7
  5803. #define BIT_CAMDBG_SEC_TYPE_8822B(x) (((x) & BIT_MASK_CAMDBG_SEC_TYPE_8822B) << BIT_SHIFT_CAMDBG_SEC_TYPE_8822B)
  5804. #define BIT_GET_CAMDBG_SEC_TYPE_8822B(x) (((x) >> BIT_SHIFT_CAMDBG_SEC_TYPE_8822B) & BIT_MASK_CAMDBG_SEC_TYPE_8822B)
  5805. #define BIT_CAMDBG_EXT_SECTYPE_8822B BIT(11)
  5806. #define BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8822B 5
  5807. #define BIT_MASK_CAMDBG_MIC_KEY_IDX_8822B 0x1f
  5808. #define BIT_CAMDBG_MIC_KEY_IDX_8822B(x) (((x) & BIT_MASK_CAMDBG_MIC_KEY_IDX_8822B) << BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8822B)
  5809. #define BIT_GET_CAMDBG_MIC_KEY_IDX_8822B(x) (((x) >> BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8822B) & BIT_MASK_CAMDBG_MIC_KEY_IDX_8822B)
  5810. #define BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8822B 0
  5811. #define BIT_MASK_CAMDBG_SEC_KEY_IDX_8822B 0x1f
  5812. #define BIT_CAMDBG_SEC_KEY_IDX_8822B(x) (((x) & BIT_MASK_CAMDBG_SEC_KEY_IDX_8822B) << BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8822B)
  5813. #define BIT_GET_CAMDBG_SEC_KEY_IDX_8822B(x) (((x) >> BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8822B) & BIT_MASK_CAMDBG_SEC_KEY_IDX_8822B)
  5814. /* 2 REG_RXFILTER_ACTION_1_8822B */
  5815. #define BIT_SHIFT_RXFILTER_ACTION_1_8822B 0
  5816. #define BIT_MASK_RXFILTER_ACTION_1_8822B 0xff
  5817. #define BIT_RXFILTER_ACTION_1_8822B(x) (((x) & BIT_MASK_RXFILTER_ACTION_1_8822B) << BIT_SHIFT_RXFILTER_ACTION_1_8822B)
  5818. #define BIT_GET_RXFILTER_ACTION_1_8822B(x) (((x) >> BIT_SHIFT_RXFILTER_ACTION_1_8822B) & BIT_MASK_RXFILTER_ACTION_1_8822B)
  5819. /* 2 REG_RXFILTER_CATEGORY_1_8822B */
  5820. #define BIT_SHIFT_RXFILTER_CATEGORY_1_8822B 0
  5821. #define BIT_MASK_RXFILTER_CATEGORY_1_8822B 0xff
  5822. #define BIT_RXFILTER_CATEGORY_1_8822B(x) (((x) & BIT_MASK_RXFILTER_CATEGORY_1_8822B) << BIT_SHIFT_RXFILTER_CATEGORY_1_8822B)
  5823. #define BIT_GET_RXFILTER_CATEGORY_1_8822B(x) (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_1_8822B) & BIT_MASK_RXFILTER_CATEGORY_1_8822B)
  5824. /* 2 REG_SECCFG_8822B (SECURITY CONFIGURATION REGISTER) */
  5825. #define BIT_DIS_GCLK_WAPI_8822B BIT(15)
  5826. #define BIT_DIS_GCLK_AES_8822B BIT(14)
  5827. #define BIT_DIS_GCLK_TKIP_8822B BIT(13)
  5828. #define BIT_AES_SEL_QC_1_8822B BIT(12)
  5829. #define BIT_AES_SEL_QC_0_8822B BIT(11)
  5830. #define BIT_CHK_BMC_8822B BIT(9)
  5831. #define BIT_CHK_KEYID_8822B BIT(8)
  5832. #define BIT_RXBCUSEDK_8822B BIT(7)
  5833. #define BIT_TXBCUSEDK_8822B BIT(6)
  5834. #define BIT_NOSKMC_8822B BIT(5)
  5835. #define BIT_SKBYA2_8822B BIT(4)
  5836. #define BIT_RXDEC_8822B BIT(3)
  5837. #define BIT_TXENC_8822B BIT(2)
  5838. #define BIT_RXUHUSEDK_8822B BIT(1)
  5839. #define BIT_TXUHUSEDK_8822B BIT(0)
  5840. /* 2 REG_RXFILTER_ACTION_3_8822B */
  5841. #define BIT_SHIFT_RXFILTER_ACTION_3_8822B 0
  5842. #define BIT_MASK_RXFILTER_ACTION_3_8822B 0xff
  5843. #define BIT_RXFILTER_ACTION_3_8822B(x) (((x) & BIT_MASK_RXFILTER_ACTION_3_8822B) << BIT_SHIFT_RXFILTER_ACTION_3_8822B)
  5844. #define BIT_GET_RXFILTER_ACTION_3_8822B(x) (((x) >> BIT_SHIFT_RXFILTER_ACTION_3_8822B) & BIT_MASK_RXFILTER_ACTION_3_8822B)
  5845. /* 2 REG_RXFILTER_CATEGORY_3_8822B */
  5846. #define BIT_SHIFT_RXFILTER_CATEGORY_3_8822B 0
  5847. #define BIT_MASK_RXFILTER_CATEGORY_3_8822B 0xff
  5848. #define BIT_RXFILTER_CATEGORY_3_8822B(x) (((x) & BIT_MASK_RXFILTER_CATEGORY_3_8822B) << BIT_SHIFT_RXFILTER_CATEGORY_3_8822B)
  5849. #define BIT_GET_RXFILTER_CATEGORY_3_8822B(x) (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_3_8822B) & BIT_MASK_RXFILTER_CATEGORY_3_8822B)
  5850. /* 2 REG_RXFILTER_ACTION_2_8822B */
  5851. #define BIT_SHIFT_RXFILTER_ACTION_2_8822B 0
  5852. #define BIT_MASK_RXFILTER_ACTION_2_8822B 0xff
  5853. #define BIT_RXFILTER_ACTION_2_8822B(x) (((x) & BIT_MASK_RXFILTER_ACTION_2_8822B) << BIT_SHIFT_RXFILTER_ACTION_2_8822B)
  5854. #define BIT_GET_RXFILTER_ACTION_2_8822B(x) (((x) >> BIT_SHIFT_RXFILTER_ACTION_2_8822B) & BIT_MASK_RXFILTER_ACTION_2_8822B)
  5855. /* 2 REG_RXFILTER_CATEGORY_2_8822B */
  5856. #define BIT_SHIFT_RXFILTER_CATEGORY_2_8822B 0
  5857. #define BIT_MASK_RXFILTER_CATEGORY_2_8822B 0xff
  5858. #define BIT_RXFILTER_CATEGORY_2_8822B(x) (((x) & BIT_MASK_RXFILTER_CATEGORY_2_8822B) << BIT_SHIFT_RXFILTER_CATEGORY_2_8822B)
  5859. #define BIT_GET_RXFILTER_CATEGORY_2_8822B(x) (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_2_8822B) & BIT_MASK_RXFILTER_CATEGORY_2_8822B)
  5860. /* 2 REG_RXFLTMAP4_8822B (RX FILTER MAP GROUP 4) */
  5861. #define BIT_CTRLFLT15EN_FW_8822B BIT(15)
  5862. #define BIT_CTRLFLT14EN_FW_8822B BIT(14)
  5863. #define BIT_CTRLFLT13EN_FW_8822B BIT(13)
  5864. #define BIT_CTRLFLT12EN_FW_8822B BIT(12)
  5865. #define BIT_CTRLFLT11EN_FW_8822B BIT(11)
  5866. #define BIT_CTRLFLT10EN_FW_8822B BIT(10)
  5867. #define BIT_CTRLFLT9EN_FW_8822B BIT(9)
  5868. #define BIT_CTRLFLT8EN_FW_8822B BIT(8)
  5869. #define BIT_CTRLFLT7EN_FW_8822B BIT(7)
  5870. #define BIT_CTRLFLT6EN_FW_8822B BIT(6)
  5871. #define BIT_CTRLFLT5EN_FW_8822B BIT(5)
  5872. #define BIT_CTRLFLT4EN_FW_8822B BIT(4)
  5873. #define BIT_CTRLFLT3EN_FW_8822B BIT(3)
  5874. #define BIT_CTRLFLT2EN_FW_8822B BIT(2)
  5875. #define BIT_CTRLFLT1EN_FW_8822B BIT(1)
  5876. #define BIT_CTRLFLT0EN_FW_8822B BIT(0)
  5877. /* 2 REG_RXFLTMAP3_8822B (RX FILTER MAP GROUP 3) */
  5878. #define BIT_MGTFLT15EN_FW_8822B BIT(15)
  5879. #define BIT_MGTFLT14EN_FW_8822B BIT(14)
  5880. #define BIT_MGTFLT13EN_FW_8822B BIT(13)
  5881. #define BIT_MGTFLT12EN_FW_8822B BIT(12)
  5882. #define BIT_MGTFLT11EN_FW_8822B BIT(11)
  5883. #define BIT_MGTFLT10EN_FW_8822B BIT(10)
  5884. #define BIT_MGTFLT9EN_FW_8822B BIT(9)
  5885. #define BIT_MGTFLT8EN_FW_8822B BIT(8)
  5886. #define BIT_MGTFLT7EN_FW_8822B BIT(7)
  5887. #define BIT_MGTFLT6EN_FW_8822B BIT(6)
  5888. #define BIT_MGTFLT5EN_FW_8822B BIT(5)
  5889. #define BIT_MGTFLT4EN_FW_8822B BIT(4)
  5890. #define BIT_MGTFLT3EN_FW_8822B BIT(3)
  5891. #define BIT_MGTFLT2EN_FW_8822B BIT(2)
  5892. #define BIT_MGTFLT1EN_FW_8822B BIT(1)
  5893. #define BIT_MGTFLT0EN_FW_8822B BIT(0)
  5894. /* 2 REG_RXFLTMAP6_8822B (RX FILTER MAP GROUP 3) */
  5895. #define BIT_ACTIONFLT15EN_FW_8822B BIT(15)
  5896. #define BIT_ACTIONFLT14EN_FW_8822B BIT(14)
  5897. #define BIT_ACTIONFLT13EN_FW_8822B BIT(13)
  5898. #define BIT_ACTIONFLT12EN_FW_8822B BIT(12)
  5899. #define BIT_ACTIONFLT11EN_FW_8822B BIT(11)
  5900. #define BIT_ACTIONFLT10EN_FW_8822B BIT(10)
  5901. #define BIT_ACTIONFLT9EN_FW_8822B BIT(9)
  5902. #define BIT_ACTIONFLT8EN_FW_8822B BIT(8)
  5903. #define BIT_ACTIONFLT7EN_FW_8822B BIT(7)
  5904. #define BIT_ACTIONFLT6EN_FW_8822B BIT(6)
  5905. #define BIT_ACTIONFLT5EN_FW_8822B BIT(5)
  5906. #define BIT_ACTIONFLT4EN_FW_8822B BIT(4)
  5907. #define BIT_ACTIONFLT3EN_FW_8822B BIT(3)
  5908. #define BIT_ACTIONFLT2EN_FW_8822B BIT(2)
  5909. #define BIT_ACTIONFLT1EN_FW_8822B BIT(1)
  5910. #define BIT_ACTIONFLT0EN_FW_8822B BIT(0)
  5911. /* 2 REG_RXFLTMAP5_8822B (RX FILTER MAP GROUP 3) */
  5912. #define BIT_DATAFLT15EN_FW_8822B BIT(15)
  5913. #define BIT_DATAFLT14EN_FW_8822B BIT(14)
  5914. #define BIT_DATAFLT13EN_FW_8822B BIT(13)
  5915. #define BIT_DATAFLT12EN_FW_8822B BIT(12)
  5916. #define BIT_DATAFLT11EN_FW_8822B BIT(11)
  5917. #define BIT_DATAFLT10EN_FW_8822B BIT(10)
  5918. #define BIT_DATAFLT9EN_FW_8822B BIT(9)
  5919. #define BIT_DATAFLT8EN_FW_8822B BIT(8)
  5920. #define BIT_DATAFLT7EN_FW_8822B BIT(7)
  5921. #define BIT_DATAFLT6EN_FW_8822B BIT(6)
  5922. #define BIT_DATAFLT5EN_FW_8822B BIT(5)
  5923. #define BIT_DATAFLT4EN_FW_8822B BIT(4)
  5924. #define BIT_DATAFLT3EN_FW_8822B BIT(3)
  5925. #define BIT_DATAFLT2EN_FW_8822B BIT(2)
  5926. #define BIT_DATAFLT1EN_FW_8822B BIT(1)
  5927. #define BIT_DATAFLT0EN_FW_8822B BIT(0)
  5928. /* 2 REG_WMMPS_UAPSD_TID_8822B (WMM POWER SAVE UAPSD TID REGISTER) */
  5929. #define BIT_WMMPS_UAPSD_TID7_8822B BIT(7)
  5930. #define BIT_WMMPS_UAPSD_TID6_8822B BIT(6)
  5931. #define BIT_WMMPS_UAPSD_TID5_8822B BIT(5)
  5932. #define BIT_WMMPS_UAPSD_TID4_8822B BIT(4)
  5933. #define BIT_WMMPS_UAPSD_TID3_8822B BIT(3)
  5934. #define BIT_WMMPS_UAPSD_TID2_8822B BIT(2)
  5935. #define BIT_WMMPS_UAPSD_TID1_8822B BIT(1)
  5936. #define BIT_WMMPS_UAPSD_TID0_8822B BIT(0)
  5937. /* 2 REG_PS_RX_INFO_8822B (POWER SAVE RX INFORMATION REGISTER) */
  5938. #define BIT_SHIFT_PORTSEL__PS_RX_INFO_8822B 5
  5939. #define BIT_MASK_PORTSEL__PS_RX_INFO_8822B 0x7
  5940. #define BIT_PORTSEL__PS_RX_INFO_8822B(x) (((x) & BIT_MASK_PORTSEL__PS_RX_INFO_8822B) << BIT_SHIFT_PORTSEL__PS_RX_INFO_8822B)
  5941. #define BIT_GET_PORTSEL__PS_RX_INFO_8822B(x) (((x) >> BIT_SHIFT_PORTSEL__PS_RX_INFO_8822B) & BIT_MASK_PORTSEL__PS_RX_INFO_8822B)
  5942. #define BIT_RXCTRLIN0_8822B BIT(4)
  5943. #define BIT_RXMGTIN0_8822B BIT(3)
  5944. #define BIT_RXDATAIN2_8822B BIT(2)
  5945. #define BIT_RXDATAIN1_8822B BIT(1)
  5946. #define BIT_RXDATAIN0_8822B BIT(0)
  5947. /* 2 REG_NAN_RX_TSF_FILTER_8822B(NAN_RX_TSF_ADDRESS_FILTER) */
  5948. #define BIT_CHK_TSF_TA_8822B BIT(2)
  5949. #define BIT_CHK_TSF_CBSSID_8822B BIT(1)
  5950. #define BIT_CHK_TSF_EN_8822B BIT(0)
  5951. /* 2 REG_WOW_CTRL_8822B (WAKE ON WLAN CONTROL REGISTER) */
  5952. #define BIT_SHIFT_PSF_BSSIDSEL_B2B1_8822B 6
  5953. #define BIT_MASK_PSF_BSSIDSEL_B2B1_8822B 0x3
  5954. #define BIT_PSF_BSSIDSEL_B2B1_8822B(x) (((x) & BIT_MASK_PSF_BSSIDSEL_B2B1_8822B) << BIT_SHIFT_PSF_BSSIDSEL_B2B1_8822B)
  5955. #define BIT_GET_PSF_BSSIDSEL_B2B1_8822B(x) (((x) >> BIT_SHIFT_PSF_BSSIDSEL_B2B1_8822B) & BIT_MASK_PSF_BSSIDSEL_B2B1_8822B)
  5956. #define BIT_WOWHCI_8822B BIT(5)
  5957. #define BIT_PSF_BSSIDSEL_B0_8822B BIT(4)
  5958. #define BIT_UWF_8822B BIT(3)
  5959. #define BIT_MAGIC_8822B BIT(2)
  5960. #define BIT_WOWEN_8822B BIT(1)
  5961. #define BIT_FORCE_WAKEUP_8822B BIT(0)
  5962. /* 2 REG_LPNAV_CTRL_8822B (LOW POWER NAV CONTROL REGISTER) */
  5963. #define BIT_LPNAV_EN_8822B BIT(31)
  5964. #define BIT_SHIFT_LPNAV_EARLY_8822B 16
  5965. #define BIT_MASK_LPNAV_EARLY_8822B 0x7fff
  5966. #define BIT_LPNAV_EARLY_8822B(x) (((x) & BIT_MASK_LPNAV_EARLY_8822B) << BIT_SHIFT_LPNAV_EARLY_8822B)
  5967. #define BIT_GET_LPNAV_EARLY_8822B(x) (((x) >> BIT_SHIFT_LPNAV_EARLY_8822B) & BIT_MASK_LPNAV_EARLY_8822B)
  5968. #define BIT_SHIFT_LPNAV_TH_8822B 0
  5969. #define BIT_MASK_LPNAV_TH_8822B 0xffff
  5970. #define BIT_LPNAV_TH_8822B(x) (((x) & BIT_MASK_LPNAV_TH_8822B) << BIT_SHIFT_LPNAV_TH_8822B)
  5971. #define BIT_GET_LPNAV_TH_8822B(x) (((x) >> BIT_SHIFT_LPNAV_TH_8822B) & BIT_MASK_LPNAV_TH_8822B)
  5972. /* 2 REG_WKFMCAM_CMD_8822B (WAKEUP FRAME CAM COMMAND REGISTER) */
  5973. #define BIT_WKFCAM_POLLING_V1_8822B BIT(31)
  5974. #define BIT_WKFCAM_CLR_V1_8822B BIT(30)
  5975. #define BIT_WKFCAM_WE_8822B BIT(16)
  5976. #define BIT_SHIFT_WKFCAM_ADDR_V2_8822B 8
  5977. #define BIT_MASK_WKFCAM_ADDR_V2_8822B 0xff
  5978. #define BIT_WKFCAM_ADDR_V2_8822B(x) (((x) & BIT_MASK_WKFCAM_ADDR_V2_8822B) << BIT_SHIFT_WKFCAM_ADDR_V2_8822B)
  5979. #define BIT_GET_WKFCAM_ADDR_V2_8822B(x) (((x) >> BIT_SHIFT_WKFCAM_ADDR_V2_8822B) & BIT_MASK_WKFCAM_ADDR_V2_8822B)
  5980. #define BIT_SHIFT_WKFCAM_CAM_NUM_V1_8822B 0
  5981. #define BIT_MASK_WKFCAM_CAM_NUM_V1_8822B 0xff
  5982. #define BIT_WKFCAM_CAM_NUM_V1_8822B(x) (((x) & BIT_MASK_WKFCAM_CAM_NUM_V1_8822B) << BIT_SHIFT_WKFCAM_CAM_NUM_V1_8822B)
  5983. #define BIT_GET_WKFCAM_CAM_NUM_V1_8822B(x) (((x) >> BIT_SHIFT_WKFCAM_CAM_NUM_V1_8822B) & BIT_MASK_WKFCAM_CAM_NUM_V1_8822B)
  5984. /* 2 REG_WKFMCAM_RWD_8822B (WAKEUP FRAME READ/WRITE DATA) */
  5985. #define BIT_SHIFT_WKFMCAM_RWD_8822B 0
  5986. #define BIT_MASK_WKFMCAM_RWD_8822B 0xffffffffL
  5987. #define BIT_WKFMCAM_RWD_8822B(x) (((x) & BIT_MASK_WKFMCAM_RWD_8822B) << BIT_SHIFT_WKFMCAM_RWD_8822B)
  5988. #define BIT_GET_WKFMCAM_RWD_8822B(x) (((x) >> BIT_SHIFT_WKFMCAM_RWD_8822B) & BIT_MASK_WKFMCAM_RWD_8822B)
  5989. /* 2 REG_RXFLTMAP1_8822B (RX FILTER MAP GROUP 1) */
  5990. #define BIT_CTRLFLT15EN_8822B BIT(15)
  5991. #define BIT_CTRLFLT14EN_8822B BIT(14)
  5992. #define BIT_CTRLFLT13EN_8822B BIT(13)
  5993. #define BIT_CTRLFLT12EN_8822B BIT(12)
  5994. #define BIT_CTRLFLT11EN_8822B BIT(11)
  5995. #define BIT_CTRLFLT10EN_8822B BIT(10)
  5996. #define BIT_CTRLFLT9EN_8822B BIT(9)
  5997. #define BIT_CTRLFLT8EN_8822B BIT(8)
  5998. #define BIT_CTRLFLT7EN_8822B BIT(7)
  5999. #define BIT_CTRLFLT6EN_8822B BIT(6)
  6000. #define BIT_CTRLFLT5EN_8822B BIT(5)
  6001. #define BIT_CTRLFLT4EN_8822B BIT(4)
  6002. #define BIT_CTRLFLT3EN_8822B BIT(3)
  6003. #define BIT_CTRLFLT2EN_8822B BIT(2)
  6004. #define BIT_CTRLFLT1EN_8822B BIT(1)
  6005. #define BIT_CTRLFLT0EN_8822B BIT(0)
  6006. /* 2 REG_RXFLTMAP0_8822B (RX FILTER MAP GROUP 0) */
  6007. #define BIT_MGTFLT15EN_8822B BIT(15)
  6008. #define BIT_MGTFLT14EN_8822B BIT(14)
  6009. #define BIT_MGTFLT13EN_8822B BIT(13)
  6010. #define BIT_MGTFLT12EN_8822B BIT(12)
  6011. #define BIT_MGTFLT11EN_8822B BIT(11)
  6012. #define BIT_MGTFLT10EN_8822B BIT(10)
  6013. #define BIT_MGTFLT9EN_8822B BIT(9)
  6014. #define BIT_MGTFLT8EN_8822B BIT(8)
  6015. #define BIT_MGTFLT7EN_8822B BIT(7)
  6016. #define BIT_MGTFLT6EN_8822B BIT(6)
  6017. #define BIT_MGTFLT5EN_8822B BIT(5)
  6018. #define BIT_MGTFLT4EN_8822B BIT(4)
  6019. #define BIT_MGTFLT3EN_8822B BIT(3)
  6020. #define BIT_MGTFLT2EN_8822B BIT(2)
  6021. #define BIT_MGTFLT1EN_8822B BIT(1)
  6022. #define BIT_MGTFLT0EN_8822B BIT(0)
  6023. /* 2 REG_NOT_VALID_8822B */
  6024. /* 2 REG_RXFLTMAP_8822B (RX FILTER MAP GROUP 2) */
  6025. #define BIT_DATAFLT15EN_8822B BIT(15)
  6026. #define BIT_DATAFLT14EN_8822B BIT(14)
  6027. #define BIT_DATAFLT13EN_8822B BIT(13)
  6028. #define BIT_DATAFLT12EN_8822B BIT(12)
  6029. #define BIT_DATAFLT11EN_8822B BIT(11)
  6030. #define BIT_DATAFLT10EN_8822B BIT(10)
  6031. #define BIT_DATAFLT9EN_8822B BIT(9)
  6032. #define BIT_DATAFLT8EN_8822B BIT(8)
  6033. #define BIT_DATAFLT7EN_8822B BIT(7)
  6034. #define BIT_DATAFLT6EN_8822B BIT(6)
  6035. #define BIT_DATAFLT5EN_8822B BIT(5)
  6036. #define BIT_DATAFLT4EN_8822B BIT(4)
  6037. #define BIT_DATAFLT3EN_8822B BIT(3)
  6038. #define BIT_DATAFLT2EN_8822B BIT(2)
  6039. #define BIT_DATAFLT1EN_8822B BIT(1)
  6040. #define BIT_DATAFLT0EN_8822B BIT(0)
  6041. /* 2 REG_BCN_PSR_RPT_8822B (BEACON PARSER REPORT REGISTER) */
  6042. #define BIT_SHIFT_DTIM_CNT_8822B 24
  6043. #define BIT_MASK_DTIM_CNT_8822B 0xff
  6044. #define BIT_DTIM_CNT_8822B(x) (((x) & BIT_MASK_DTIM_CNT_8822B) << BIT_SHIFT_DTIM_CNT_8822B)
  6045. #define BIT_GET_DTIM_CNT_8822B(x) (((x) >> BIT_SHIFT_DTIM_CNT_8822B) & BIT_MASK_DTIM_CNT_8822B)
  6046. #define BIT_SHIFT_DTIM_PERIOD_8822B 16
  6047. #define BIT_MASK_DTIM_PERIOD_8822B 0xff
  6048. #define BIT_DTIM_PERIOD_8822B(x) (((x) & BIT_MASK_DTIM_PERIOD_8822B) << BIT_SHIFT_DTIM_PERIOD_8822B)
  6049. #define BIT_GET_DTIM_PERIOD_8822B(x) (((x) >> BIT_SHIFT_DTIM_PERIOD_8822B) & BIT_MASK_DTIM_PERIOD_8822B)
  6050. #define BIT_DTIM_8822B BIT(15)
  6051. #define BIT_TIM_8822B BIT(14)
  6052. #define BIT_SHIFT_PS_AID_0_8822B 0
  6053. #define BIT_MASK_PS_AID_0_8822B 0x7ff
  6054. #define BIT_PS_AID_0_8822B(x) (((x) & BIT_MASK_PS_AID_0_8822B) << BIT_SHIFT_PS_AID_0_8822B)
  6055. #define BIT_GET_PS_AID_0_8822B(x) (((x) >> BIT_SHIFT_PS_AID_0_8822B) & BIT_MASK_PS_AID_0_8822B)
  6056. /* 2 REG_FLC_TRPC_8822B (TIMER OF FLC_RPC) */
  6057. #define BIT_FLC_RPCT_V1_8822B BIT(7)
  6058. #define BIT_MODE_8822B BIT(6)
  6059. #define BIT_SHIFT_TRPCD_8822B 0
  6060. #define BIT_MASK_TRPCD_8822B 0x3f
  6061. #define BIT_TRPCD_8822B(x) (((x) & BIT_MASK_TRPCD_8822B) << BIT_SHIFT_TRPCD_8822B)
  6062. #define BIT_GET_TRPCD_8822B(x) (((x) >> BIT_SHIFT_TRPCD_8822B) & BIT_MASK_TRPCD_8822B)
  6063. /* 2 REG_FLC_PTS_8822B (PKT TYPE SELECTION OF FLC_RPC T) */
  6064. #define BIT_CMF_8822B BIT(2)
  6065. #define BIT_CCF_8822B BIT(1)
  6066. #define BIT_CDF_8822B BIT(0)
  6067. /* 2 REG_FLC_RPCT_8822B (FLC_RPC THRESHOLD) */
  6068. #define BIT_SHIFT_FLC_RPCT_8822B 0
  6069. #define BIT_MASK_FLC_RPCT_8822B 0xff
  6070. #define BIT_FLC_RPCT_8822B(x) (((x) & BIT_MASK_FLC_RPCT_8822B) << BIT_SHIFT_FLC_RPCT_8822B)
  6071. #define BIT_GET_FLC_RPCT_8822B(x) (((x) >> BIT_SHIFT_FLC_RPCT_8822B) & BIT_MASK_FLC_RPCT_8822B)
  6072. /* 2 REG_FLC_RPC_8822B (FW LPS CONDITION -- RX PKT COUNTER) */
  6073. #define BIT_SHIFT_FLC_RPC_8822B 0
  6074. #define BIT_MASK_FLC_RPC_8822B 0xff
  6075. #define BIT_FLC_RPC_8822B(x) (((x) & BIT_MASK_FLC_RPC_8822B) << BIT_SHIFT_FLC_RPC_8822B)
  6076. #define BIT_GET_FLC_RPC_8822B(x) (((x) >> BIT_SHIFT_FLC_RPC_8822B) & BIT_MASK_FLC_RPC_8822B)
  6077. /* 2 REG_RXPKTMON_CTRL_8822B */
  6078. #define BIT_SHIFT_RXBKQPKT_SEQ_8822B 20
  6079. #define BIT_MASK_RXBKQPKT_SEQ_8822B 0xf
  6080. #define BIT_RXBKQPKT_SEQ_8822B(x) (((x) & BIT_MASK_RXBKQPKT_SEQ_8822B) << BIT_SHIFT_RXBKQPKT_SEQ_8822B)
  6081. #define BIT_GET_RXBKQPKT_SEQ_8822B(x) (((x) >> BIT_SHIFT_RXBKQPKT_SEQ_8822B) & BIT_MASK_RXBKQPKT_SEQ_8822B)
  6082. #define BIT_SHIFT_RXBEQPKT_SEQ_8822B 16
  6083. #define BIT_MASK_RXBEQPKT_SEQ_8822B 0xf
  6084. #define BIT_RXBEQPKT_SEQ_8822B(x) (((x) & BIT_MASK_RXBEQPKT_SEQ_8822B) << BIT_SHIFT_RXBEQPKT_SEQ_8822B)
  6085. #define BIT_GET_RXBEQPKT_SEQ_8822B(x) (((x) >> BIT_SHIFT_RXBEQPKT_SEQ_8822B) & BIT_MASK_RXBEQPKT_SEQ_8822B)
  6086. #define BIT_SHIFT_RXVIQPKT_SEQ_8822B 12
  6087. #define BIT_MASK_RXVIQPKT_SEQ_8822B 0xf
  6088. #define BIT_RXVIQPKT_SEQ_8822B(x) (((x) & BIT_MASK_RXVIQPKT_SEQ_8822B) << BIT_SHIFT_RXVIQPKT_SEQ_8822B)
  6089. #define BIT_GET_RXVIQPKT_SEQ_8822B(x) (((x) >> BIT_SHIFT_RXVIQPKT_SEQ_8822B) & BIT_MASK_RXVIQPKT_SEQ_8822B)
  6090. #define BIT_SHIFT_RXVOQPKT_SEQ_8822B 8
  6091. #define BIT_MASK_RXVOQPKT_SEQ_8822B 0xf
  6092. #define BIT_RXVOQPKT_SEQ_8822B(x) (((x) & BIT_MASK_RXVOQPKT_SEQ_8822B) << BIT_SHIFT_RXVOQPKT_SEQ_8822B)
  6093. #define BIT_GET_RXVOQPKT_SEQ_8822B(x) (((x) >> BIT_SHIFT_RXVOQPKT_SEQ_8822B) & BIT_MASK_RXVOQPKT_SEQ_8822B)
  6094. #define BIT_RXBKQPKT_ERR_8822B BIT(7)
  6095. #define BIT_RXBEQPKT_ERR_8822B BIT(6)
  6096. #define BIT_RXVIQPKT_ERR_8822B BIT(5)
  6097. #define BIT_RXVOQPKT_ERR_8822B BIT(4)
  6098. #define BIT_RXDMA_MON_EN_8822B BIT(2)
  6099. #define BIT_RXPKT_MON_RST_8822B BIT(1)
  6100. #define BIT_RXPKT_MON_EN_8822B BIT(0)
  6101. /* 2 REG_STATE_MON_8822B */
  6102. #define BIT_SHIFT_STATE_SEL_8822B 24
  6103. #define BIT_MASK_STATE_SEL_8822B 0x1f
  6104. #define BIT_STATE_SEL_8822B(x) (((x) & BIT_MASK_STATE_SEL_8822B) << BIT_SHIFT_STATE_SEL_8822B)
  6105. #define BIT_GET_STATE_SEL_8822B(x) (((x) >> BIT_SHIFT_STATE_SEL_8822B) & BIT_MASK_STATE_SEL_8822B)
  6106. #define BIT_SHIFT_STATE_INFO_8822B 8
  6107. #define BIT_MASK_STATE_INFO_8822B 0xff
  6108. #define BIT_STATE_INFO_8822B(x) (((x) & BIT_MASK_STATE_INFO_8822B) << BIT_SHIFT_STATE_INFO_8822B)
  6109. #define BIT_GET_STATE_INFO_8822B(x) (((x) >> BIT_SHIFT_STATE_INFO_8822B) & BIT_MASK_STATE_INFO_8822B)
  6110. #define BIT_UPD_NXT_STATE_8822B BIT(7)
  6111. #define BIT_SHIFT_CUR_STATE_8822B 0
  6112. #define BIT_MASK_CUR_STATE_8822B 0x7f
  6113. #define BIT_CUR_STATE_8822B(x) (((x) & BIT_MASK_CUR_STATE_8822B) << BIT_SHIFT_CUR_STATE_8822B)
  6114. #define BIT_GET_CUR_STATE_8822B(x) (((x) >> BIT_SHIFT_CUR_STATE_8822B) & BIT_MASK_CUR_STATE_8822B)
  6115. /* 2 REG_ERROR_MON_8822B */
  6116. #define BIT_MACRX_ERR_1_8822B BIT(17)
  6117. #define BIT_MACRX_ERR_0_8822B BIT(16)
  6118. #define BIT_MACTX_ERR_3_8822B BIT(3)
  6119. #define BIT_MACTX_ERR_2_8822B BIT(2)
  6120. #define BIT_MACTX_ERR_1_8822B BIT(1)
  6121. #define BIT_MACTX_ERR_0_8822B BIT(0)
  6122. /* 2 REG_SEARCH_MACID_8822B */
  6123. #define BIT_EN_TXRPTBUF_CLK_8822B BIT(31)
  6124. #define BIT_SHIFT_INFO_INDEX_OFFSET_8822B 16
  6125. #define BIT_MASK_INFO_INDEX_OFFSET_8822B 0x1fff
  6126. #define BIT_INFO_INDEX_OFFSET_8822B(x) (((x) & BIT_MASK_INFO_INDEX_OFFSET_8822B) << BIT_SHIFT_INFO_INDEX_OFFSET_8822B)
  6127. #define BIT_GET_INFO_INDEX_OFFSET_8822B(x) (((x) >> BIT_SHIFT_INFO_INDEX_OFFSET_8822B) & BIT_MASK_INFO_INDEX_OFFSET_8822B)
  6128. #define BIT_WMAC_SRCH_FIFOFULL_8822B BIT(15)
  6129. #define BIT_DIS_INFOSRCH_8822B BIT(14)
  6130. #define BIT_DISABLE_B0_8822B BIT(13)
  6131. #define BIT_SHIFT_INFO_ADDR_OFFSET_8822B 0
  6132. #define BIT_MASK_INFO_ADDR_OFFSET_8822B 0x1fff
  6133. #define BIT_INFO_ADDR_OFFSET_8822B(x) (((x) & BIT_MASK_INFO_ADDR_OFFSET_8822B) << BIT_SHIFT_INFO_ADDR_OFFSET_8822B)
  6134. #define BIT_GET_INFO_ADDR_OFFSET_8822B(x) (((x) >> BIT_SHIFT_INFO_ADDR_OFFSET_8822B) & BIT_MASK_INFO_ADDR_OFFSET_8822B)
  6135. /* 2 REG_BT_COEX_TABLE_8822B (BT-COEXISTENCE CONTROL REGISTER) */
  6136. #define BIT_PRI_MASK_RX_RESP_8822B BIT(126)
  6137. #define BIT_PRI_MASK_RXOFDM_8822B BIT(125)
  6138. #define BIT_PRI_MASK_RXCCK_8822B BIT(124)
  6139. #define BIT_SHIFT_PRI_MASK_TXAC_8822B (117 & CPU_OPT_WIDTH)
  6140. #define BIT_MASK_PRI_MASK_TXAC_8822B 0x7f
  6141. #define BIT_PRI_MASK_TXAC_8822B(x) (((x) & BIT_MASK_PRI_MASK_TXAC_8822B) << BIT_SHIFT_PRI_MASK_TXAC_8822B)
  6142. #define BIT_GET_PRI_MASK_TXAC_8822B(x) (((x) >> BIT_SHIFT_PRI_MASK_TXAC_8822B) & BIT_MASK_PRI_MASK_TXAC_8822B)
  6143. #define BIT_SHIFT_PRI_MASK_NAV_8822B (109 & CPU_OPT_WIDTH)
  6144. #define BIT_MASK_PRI_MASK_NAV_8822B 0xff
  6145. #define BIT_PRI_MASK_NAV_8822B(x) (((x) & BIT_MASK_PRI_MASK_NAV_8822B) << BIT_SHIFT_PRI_MASK_NAV_8822B)
  6146. #define BIT_GET_PRI_MASK_NAV_8822B(x) (((x) >> BIT_SHIFT_PRI_MASK_NAV_8822B) & BIT_MASK_PRI_MASK_NAV_8822B)
  6147. #define BIT_PRI_MASK_CCK_8822B BIT(108)
  6148. #define BIT_PRI_MASK_OFDM_8822B BIT(107)
  6149. #define BIT_PRI_MASK_RTY_8822B BIT(106)
  6150. #define BIT_SHIFT_PRI_MASK_NUM_8822B (102 & CPU_OPT_WIDTH)
  6151. #define BIT_MASK_PRI_MASK_NUM_8822B 0xf
  6152. #define BIT_PRI_MASK_NUM_8822B(x) (((x) & BIT_MASK_PRI_MASK_NUM_8822B) << BIT_SHIFT_PRI_MASK_NUM_8822B)
  6153. #define BIT_GET_PRI_MASK_NUM_8822B(x) (((x) >> BIT_SHIFT_PRI_MASK_NUM_8822B) & BIT_MASK_PRI_MASK_NUM_8822B)
  6154. #define BIT_SHIFT_PRI_MASK_TYPE_8822B (98 & CPU_OPT_WIDTH)
  6155. #define BIT_MASK_PRI_MASK_TYPE_8822B 0xf
  6156. #define BIT_PRI_MASK_TYPE_8822B(x) (((x) & BIT_MASK_PRI_MASK_TYPE_8822B) << BIT_SHIFT_PRI_MASK_TYPE_8822B)
  6157. #define BIT_GET_PRI_MASK_TYPE_8822B(x) (((x) >> BIT_SHIFT_PRI_MASK_TYPE_8822B) & BIT_MASK_PRI_MASK_TYPE_8822B)
  6158. #define BIT_OOB_8822B BIT(97)
  6159. #define BIT_ANT_SEL_8822B BIT(96)
  6160. #define BIT_SHIFT_BREAK_TABLE_2_8822B (80 & CPU_OPT_WIDTH)
  6161. #define BIT_MASK_BREAK_TABLE_2_8822B 0xffff
  6162. #define BIT_BREAK_TABLE_2_8822B(x) (((x) & BIT_MASK_BREAK_TABLE_2_8822B) << BIT_SHIFT_BREAK_TABLE_2_8822B)
  6163. #define BIT_GET_BREAK_TABLE_2_8822B(x) (((x) >> BIT_SHIFT_BREAK_TABLE_2_8822B) & BIT_MASK_BREAK_TABLE_2_8822B)
  6164. #define BIT_SHIFT_BREAK_TABLE_1_8822B (64 & CPU_OPT_WIDTH)
  6165. #define BIT_MASK_BREAK_TABLE_1_8822B 0xffff
  6166. #define BIT_BREAK_TABLE_1_8822B(x) (((x) & BIT_MASK_BREAK_TABLE_1_8822B) << BIT_SHIFT_BREAK_TABLE_1_8822B)
  6167. #define BIT_GET_BREAK_TABLE_1_8822B(x) (((x) >> BIT_SHIFT_BREAK_TABLE_1_8822B) & BIT_MASK_BREAK_TABLE_1_8822B)
  6168. #define BIT_SHIFT_COEX_TABLE_2_8822B (32 & CPU_OPT_WIDTH)
  6169. #define BIT_MASK_COEX_TABLE_2_8822B 0xffffffffL
  6170. #define BIT_COEX_TABLE_2_8822B(x) (((x) & BIT_MASK_COEX_TABLE_2_8822B) << BIT_SHIFT_COEX_TABLE_2_8822B)
  6171. #define BIT_GET_COEX_TABLE_2_8822B(x) (((x) >> BIT_SHIFT_COEX_TABLE_2_8822B) & BIT_MASK_COEX_TABLE_2_8822B)
  6172. #define BIT_SHIFT_COEX_TABLE_1_8822B 0
  6173. #define BIT_MASK_COEX_TABLE_1_8822B 0xffffffffL
  6174. #define BIT_COEX_TABLE_1_8822B(x) (((x) & BIT_MASK_COEX_TABLE_1_8822B) << BIT_SHIFT_COEX_TABLE_1_8822B)
  6175. #define BIT_GET_COEX_TABLE_1_8822B(x) (((x) >> BIT_SHIFT_COEX_TABLE_1_8822B) & BIT_MASK_COEX_TABLE_1_8822B)
  6176. /* 2 REG_RXCMD_0_8822B */
  6177. #define BIT_RXCMD_EN_8822B BIT(31)
  6178. #define BIT_SHIFT_RXCMD_INFO_8822B 0
  6179. #define BIT_MASK_RXCMD_INFO_8822B 0x7fffffffL
  6180. #define BIT_RXCMD_INFO_8822B(x) (((x) & BIT_MASK_RXCMD_INFO_8822B) << BIT_SHIFT_RXCMD_INFO_8822B)
  6181. #define BIT_GET_RXCMD_INFO_8822B(x) (((x) >> BIT_SHIFT_RXCMD_INFO_8822B) & BIT_MASK_RXCMD_INFO_8822B)
  6182. /* 2 REG_RXCMD_1_8822B */
  6183. #define BIT_SHIFT_RXCMD_PRD_8822B 0
  6184. #define BIT_MASK_RXCMD_PRD_8822B 0xffff
  6185. #define BIT_RXCMD_PRD_8822B(x) (((x) & BIT_MASK_RXCMD_PRD_8822B) << BIT_SHIFT_RXCMD_PRD_8822B)
  6186. #define BIT_GET_RXCMD_PRD_8822B(x) (((x) >> BIT_SHIFT_RXCMD_PRD_8822B) & BIT_MASK_RXCMD_PRD_8822B)
  6187. /* 2 REG_NOT_VALID_8822B */
  6188. /* 2 REG_WMAC_RESP_TXINFO_8822B (RESPONSE TXINFO REGISTER) */
  6189. #define BIT_SHIFT_WMAC_RESP_MFB_8822B 25
  6190. #define BIT_MASK_WMAC_RESP_MFB_8822B 0x7f
  6191. #define BIT_WMAC_RESP_MFB_8822B(x) (((x) & BIT_MASK_WMAC_RESP_MFB_8822B) << BIT_SHIFT_WMAC_RESP_MFB_8822B)
  6192. #define BIT_GET_WMAC_RESP_MFB_8822B(x) (((x) >> BIT_SHIFT_WMAC_RESP_MFB_8822B) & BIT_MASK_WMAC_RESP_MFB_8822B)
  6193. #define BIT_SHIFT_WMAC_ANTINF_SEL_8822B 23
  6194. #define BIT_MASK_WMAC_ANTINF_SEL_8822B 0x3
  6195. #define BIT_WMAC_ANTINF_SEL_8822B(x) (((x) & BIT_MASK_WMAC_ANTINF_SEL_8822B) << BIT_SHIFT_WMAC_ANTINF_SEL_8822B)
  6196. #define BIT_GET_WMAC_ANTINF_SEL_8822B(x) (((x) >> BIT_SHIFT_WMAC_ANTINF_SEL_8822B) & BIT_MASK_WMAC_ANTINF_SEL_8822B)
  6197. #define BIT_SHIFT_WMAC_ANTSEL_SEL_8822B 21
  6198. #define BIT_MASK_WMAC_ANTSEL_SEL_8822B 0x3
  6199. #define BIT_WMAC_ANTSEL_SEL_8822B(x) (((x) & BIT_MASK_WMAC_ANTSEL_SEL_8822B) << BIT_SHIFT_WMAC_ANTSEL_SEL_8822B)
  6200. #define BIT_GET_WMAC_ANTSEL_SEL_8822B(x) (((x) >> BIT_SHIFT_WMAC_ANTSEL_SEL_8822B) & BIT_MASK_WMAC_ANTSEL_SEL_8822B)
  6201. #define BIT_SHIFT_R_WMAC_RESP_TXPOWER_8822B 18
  6202. #define BIT_MASK_R_WMAC_RESP_TXPOWER_8822B 0x7
  6203. #define BIT_R_WMAC_RESP_TXPOWER_8822B(x) (((x) & BIT_MASK_R_WMAC_RESP_TXPOWER_8822B) << BIT_SHIFT_R_WMAC_RESP_TXPOWER_8822B)
  6204. #define BIT_GET_R_WMAC_RESP_TXPOWER_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_RESP_TXPOWER_8822B) & BIT_MASK_R_WMAC_RESP_TXPOWER_8822B)
  6205. #define BIT_SHIFT_WMAC_RESP_TXANT_8822B 0
  6206. #define BIT_MASK_WMAC_RESP_TXANT_8822B 0x3ffff
  6207. #define BIT_WMAC_RESP_TXANT_8822B(x) (((x) & BIT_MASK_WMAC_RESP_TXANT_8822B) << BIT_SHIFT_WMAC_RESP_TXANT_8822B)
  6208. #define BIT_GET_WMAC_RESP_TXANT_8822B(x) (((x) >> BIT_SHIFT_WMAC_RESP_TXANT_8822B) & BIT_MASK_WMAC_RESP_TXANT_8822B)
  6209. /* 2 REG_BBPSF_CTRL_8822B */
  6210. #define BIT_CTL_IDLE_CLR_CSI_RPT_8822B BIT(31)
  6211. #define BIT_WMAC_USE_NDPARATE_8822B BIT(30)
  6212. #define BIT_SHIFT_WMAC_CSI_RATE_8822B 24
  6213. #define BIT_MASK_WMAC_CSI_RATE_8822B 0x3f
  6214. #define BIT_WMAC_CSI_RATE_8822B(x) (((x) & BIT_MASK_WMAC_CSI_RATE_8822B) << BIT_SHIFT_WMAC_CSI_RATE_8822B)
  6215. #define BIT_GET_WMAC_CSI_RATE_8822B(x) (((x) >> BIT_SHIFT_WMAC_CSI_RATE_8822B) & BIT_MASK_WMAC_CSI_RATE_8822B)
  6216. #define BIT_SHIFT_WMAC_RESP_TXRATE_8822B 16
  6217. #define BIT_MASK_WMAC_RESP_TXRATE_8822B 0xff
  6218. #define BIT_WMAC_RESP_TXRATE_8822B(x) (((x) & BIT_MASK_WMAC_RESP_TXRATE_8822B) << BIT_SHIFT_WMAC_RESP_TXRATE_8822B)
  6219. #define BIT_GET_WMAC_RESP_TXRATE_8822B(x) (((x) >> BIT_SHIFT_WMAC_RESP_TXRATE_8822B) & BIT_MASK_WMAC_RESP_TXRATE_8822B)
  6220. #define BIT_BBPSF_MPDUCHKEN_8822B BIT(5)
  6221. #define BIT_BBPSF_MHCHKEN_8822B BIT(4)
  6222. #define BIT_BBPSF_ERRCHKEN_8822B BIT(3)
  6223. #define BIT_SHIFT_BBPSF_ERRTHR_8822B 0
  6224. #define BIT_MASK_BBPSF_ERRTHR_8822B 0x7
  6225. #define BIT_BBPSF_ERRTHR_8822B(x) (((x) & BIT_MASK_BBPSF_ERRTHR_8822B) << BIT_SHIFT_BBPSF_ERRTHR_8822B)
  6226. #define BIT_GET_BBPSF_ERRTHR_8822B(x) (((x) >> BIT_SHIFT_BBPSF_ERRTHR_8822B) & BIT_MASK_BBPSF_ERRTHR_8822B)
  6227. /* 2 REG_NOT_VALID_8822B */
  6228. /* 2 REG_P2P_RX_BCN_NOA_8822B (P2P RX BEACON NOA REGISTER) */
  6229. #define BIT_NOA_PARSER_EN_8822B BIT(15)
  6230. #define BIT_BSSID_SEL_8822B BIT(14)
  6231. #define BIT_SHIFT_P2P_OUI_TYPE_8822B 0
  6232. #define BIT_MASK_P2P_OUI_TYPE_8822B 0xff
  6233. #define BIT_P2P_OUI_TYPE_8822B(x) (((x) & BIT_MASK_P2P_OUI_TYPE_8822B) << BIT_SHIFT_P2P_OUI_TYPE_8822B)
  6234. #define BIT_GET_P2P_OUI_TYPE_8822B(x) (((x) >> BIT_SHIFT_P2P_OUI_TYPE_8822B) & BIT_MASK_P2P_OUI_TYPE_8822B)
  6235. /* 2 REG_ASSOCIATED_BFMER0_INFO_8822B (ASSOCIATED BEAMFORMER0 INFO REGISTER) */
  6236. #define BIT_SHIFT_R_WMAC_TXCSI_AID0_8822B (48 & CPU_OPT_WIDTH)
  6237. #define BIT_MASK_R_WMAC_TXCSI_AID0_8822B 0x1ff
  6238. #define BIT_R_WMAC_TXCSI_AID0_8822B(x) (((x) & BIT_MASK_R_WMAC_TXCSI_AID0_8822B) << BIT_SHIFT_R_WMAC_TXCSI_AID0_8822B)
  6239. #define BIT_GET_R_WMAC_TXCSI_AID0_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_TXCSI_AID0_8822B) & BIT_MASK_R_WMAC_TXCSI_AID0_8822B)
  6240. #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8822B 0
  6241. #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8822B 0xffffffffffffL
  6242. #define BIT_R_WMAC_SOUNDING_RXADD_R0_8822B(x) (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8822B) << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8822B)
  6243. #define BIT_GET_R_WMAC_SOUNDING_RXADD_R0_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8822B) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8822B)
  6244. /* 2 REG_ASSOCIATED_BFMER1_INFO_8822B (ASSOCIATED BEAMFORMER1 INFO REGISTER) */
  6245. #define BIT_SHIFT_R_WMAC_TXCSI_AID1_8822B (48 & CPU_OPT_WIDTH)
  6246. #define BIT_MASK_R_WMAC_TXCSI_AID1_8822B 0x1ff
  6247. #define BIT_R_WMAC_TXCSI_AID1_8822B(x) (((x) & BIT_MASK_R_WMAC_TXCSI_AID1_8822B) << BIT_SHIFT_R_WMAC_TXCSI_AID1_8822B)
  6248. #define BIT_GET_R_WMAC_TXCSI_AID1_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_TXCSI_AID1_8822B) & BIT_MASK_R_WMAC_TXCSI_AID1_8822B)
  6249. #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8822B 0
  6250. #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8822B 0xffffffffffffL
  6251. #define BIT_R_WMAC_SOUNDING_RXADD_R1_8822B(x) (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8822B) << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8822B)
  6252. #define BIT_GET_R_WMAC_SOUNDING_RXADD_R1_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8822B) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8822B)
  6253. /* 2 REG_TX_CSI_RPT_PARAM_BW20_8822B (TX CSI REPORT PARAMETER REGISTER) */
  6254. #define BIT_SHIFT_R_WMAC_BFINFO_20M_1_8822B 16
  6255. #define BIT_MASK_R_WMAC_BFINFO_20M_1_8822B 0xfff
  6256. #define BIT_R_WMAC_BFINFO_20M_1_8822B(x) (((x) & BIT_MASK_R_WMAC_BFINFO_20M_1_8822B) << BIT_SHIFT_R_WMAC_BFINFO_20M_1_8822B)
  6257. #define BIT_GET_R_WMAC_BFINFO_20M_1_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_BFINFO_20M_1_8822B) & BIT_MASK_R_WMAC_BFINFO_20M_1_8822B)
  6258. #define BIT_SHIFT_R_WMAC_BFINFO_20M_0_8822B 0
  6259. #define BIT_MASK_R_WMAC_BFINFO_20M_0_8822B 0xfff
  6260. #define BIT_R_WMAC_BFINFO_20M_0_8822B(x) (((x) & BIT_MASK_R_WMAC_BFINFO_20M_0_8822B) << BIT_SHIFT_R_WMAC_BFINFO_20M_0_8822B)
  6261. #define BIT_GET_R_WMAC_BFINFO_20M_0_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_BFINFO_20M_0_8822B) & BIT_MASK_R_WMAC_BFINFO_20M_0_8822B)
  6262. /* 2 REG_TX_CSI_RPT_PARAM_BW40_8822B (TX CSI REPORT PARAMETER_BW40 REGISTER) */
  6263. #define BIT_SHIFT_WMAC_RESP_ANTCD_8822B 0
  6264. #define BIT_MASK_WMAC_RESP_ANTCD_8822B 0xf
  6265. #define BIT_WMAC_RESP_ANTCD_8822B(x) (((x) & BIT_MASK_WMAC_RESP_ANTCD_8822B) << BIT_SHIFT_WMAC_RESP_ANTCD_8822B)
  6266. #define BIT_GET_WMAC_RESP_ANTCD_8822B(x) (((x) >> BIT_SHIFT_WMAC_RESP_ANTCD_8822B) & BIT_MASK_WMAC_RESP_ANTCD_8822B)
  6267. /* 2 REG_TX_CSI_RPT_PARAM_BW80_8822B (TX CSI REPORT PARAMETER_BW80 REGISTER) */
  6268. /* 2 REG_BCN_PSR_RPT2_8822B (BEACON PARSER REPORT REGISTER2) */
  6269. #define BIT_SHIFT_DTIM_CNT2_8822B 24
  6270. #define BIT_MASK_DTIM_CNT2_8822B 0xff
  6271. #define BIT_DTIM_CNT2_8822B(x) (((x) & BIT_MASK_DTIM_CNT2_8822B) << BIT_SHIFT_DTIM_CNT2_8822B)
  6272. #define BIT_GET_DTIM_CNT2_8822B(x) (((x) >> BIT_SHIFT_DTIM_CNT2_8822B) & BIT_MASK_DTIM_CNT2_8822B)
  6273. #define BIT_SHIFT_DTIM_PERIOD2_8822B 16
  6274. #define BIT_MASK_DTIM_PERIOD2_8822B 0xff
  6275. #define BIT_DTIM_PERIOD2_8822B(x) (((x) & BIT_MASK_DTIM_PERIOD2_8822B) << BIT_SHIFT_DTIM_PERIOD2_8822B)
  6276. #define BIT_GET_DTIM_PERIOD2_8822B(x) (((x) >> BIT_SHIFT_DTIM_PERIOD2_8822B) & BIT_MASK_DTIM_PERIOD2_8822B)
  6277. #define BIT_DTIM2_8822B BIT(15)
  6278. #define BIT_TIM2_8822B BIT(14)
  6279. #define BIT_SHIFT_PS_AID_2_8822B 0
  6280. #define BIT_MASK_PS_AID_2_8822B 0x7ff
  6281. #define BIT_PS_AID_2_8822B(x) (((x) & BIT_MASK_PS_AID_2_8822B) << BIT_SHIFT_PS_AID_2_8822B)
  6282. #define BIT_GET_PS_AID_2_8822B(x) (((x) >> BIT_SHIFT_PS_AID_2_8822B) & BIT_MASK_PS_AID_2_8822B)
  6283. /* 2 REG_BCN_PSR_RPT3_8822B (BEACON PARSER REPORT REGISTER3) */
  6284. #define BIT_SHIFT_DTIM_CNT3_8822B 24
  6285. #define BIT_MASK_DTIM_CNT3_8822B 0xff
  6286. #define BIT_DTIM_CNT3_8822B(x) (((x) & BIT_MASK_DTIM_CNT3_8822B) << BIT_SHIFT_DTIM_CNT3_8822B)
  6287. #define BIT_GET_DTIM_CNT3_8822B(x) (((x) >> BIT_SHIFT_DTIM_CNT3_8822B) & BIT_MASK_DTIM_CNT3_8822B)
  6288. #define BIT_SHIFT_DTIM_PERIOD3_8822B 16
  6289. #define BIT_MASK_DTIM_PERIOD3_8822B 0xff
  6290. #define BIT_DTIM_PERIOD3_8822B(x) (((x) & BIT_MASK_DTIM_PERIOD3_8822B) << BIT_SHIFT_DTIM_PERIOD3_8822B)
  6291. #define BIT_GET_DTIM_PERIOD3_8822B(x) (((x) >> BIT_SHIFT_DTIM_PERIOD3_8822B) & BIT_MASK_DTIM_PERIOD3_8822B)
  6292. #define BIT_DTIM3_8822B BIT(15)
  6293. #define BIT_TIM3_8822B BIT(14)
  6294. #define BIT_SHIFT_PS_AID_3_8822B 0
  6295. #define BIT_MASK_PS_AID_3_8822B 0x7ff
  6296. #define BIT_PS_AID_3_8822B(x) (((x) & BIT_MASK_PS_AID_3_8822B) << BIT_SHIFT_PS_AID_3_8822B)
  6297. #define BIT_GET_PS_AID_3_8822B(x) (((x) >> BIT_SHIFT_PS_AID_3_8822B) & BIT_MASK_PS_AID_3_8822B)
  6298. /* 2 REG_BCN_PSR_RPT4_8822B (BEACON PARSER REPORT REGISTER4) */
  6299. #define BIT_SHIFT_DTIM_CNT4_8822B 24
  6300. #define BIT_MASK_DTIM_CNT4_8822B 0xff
  6301. #define BIT_DTIM_CNT4_8822B(x) (((x) & BIT_MASK_DTIM_CNT4_8822B) << BIT_SHIFT_DTIM_CNT4_8822B)
  6302. #define BIT_GET_DTIM_CNT4_8822B(x) (((x) >> BIT_SHIFT_DTIM_CNT4_8822B) & BIT_MASK_DTIM_CNT4_8822B)
  6303. #define BIT_SHIFT_DTIM_PERIOD4_8822B 16
  6304. #define BIT_MASK_DTIM_PERIOD4_8822B 0xff
  6305. #define BIT_DTIM_PERIOD4_8822B(x) (((x) & BIT_MASK_DTIM_PERIOD4_8822B) << BIT_SHIFT_DTIM_PERIOD4_8822B)
  6306. #define BIT_GET_DTIM_PERIOD4_8822B(x) (((x) >> BIT_SHIFT_DTIM_PERIOD4_8822B) & BIT_MASK_DTIM_PERIOD4_8822B)
  6307. #define BIT_DTIM4_8822B BIT(15)
  6308. #define BIT_TIM4_8822B BIT(14)
  6309. #define BIT_SHIFT_PS_AID_4_8822B 0
  6310. #define BIT_MASK_PS_AID_4_8822B 0x7ff
  6311. #define BIT_PS_AID_4_8822B(x) (((x) & BIT_MASK_PS_AID_4_8822B) << BIT_SHIFT_PS_AID_4_8822B)
  6312. #define BIT_GET_PS_AID_4_8822B(x) (((x) >> BIT_SHIFT_PS_AID_4_8822B) & BIT_MASK_PS_AID_4_8822B)
  6313. /* 2 REG_A1_ADDR_MASK_8822B (A1 ADDR MASK REGISTER) */
  6314. #define BIT_SHIFT_A1_ADDR_MASK_8822B 0
  6315. #define BIT_MASK_A1_ADDR_MASK_8822B 0xffffffffL
  6316. #define BIT_A1_ADDR_MASK_8822B(x) (((x) & BIT_MASK_A1_ADDR_MASK_8822B) << BIT_SHIFT_A1_ADDR_MASK_8822B)
  6317. #define BIT_GET_A1_ADDR_MASK_8822B(x) (((x) >> BIT_SHIFT_A1_ADDR_MASK_8822B) & BIT_MASK_A1_ADDR_MASK_8822B)
  6318. /* 2 REG_MACID2_8822B (MAC ID2 REGISTER) */
  6319. #define BIT_SHIFT_MACID2_8822B 0
  6320. #define BIT_MASK_MACID2_8822B 0xffffffffffffL
  6321. #define BIT_MACID2_8822B(x) (((x) & BIT_MASK_MACID2_8822B) << BIT_SHIFT_MACID2_8822B)
  6322. #define BIT_GET_MACID2_8822B(x) (((x) >> BIT_SHIFT_MACID2_8822B) & BIT_MASK_MACID2_8822B)
  6323. /* 2 REG_BSSID2_8822B (BSSID2 REGISTER) */
  6324. #define BIT_SHIFT_BSSID2_8822B 0
  6325. #define BIT_MASK_BSSID2_8822B 0xffffffffffffL
  6326. #define BIT_BSSID2_8822B(x) (((x) & BIT_MASK_BSSID2_8822B) << BIT_SHIFT_BSSID2_8822B)
  6327. #define BIT_GET_BSSID2_8822B(x) (((x) >> BIT_SHIFT_BSSID2_8822B) & BIT_MASK_BSSID2_8822B)
  6328. /* 2 REG_MACID3_8822B (MAC ID3 REGISTER) */
  6329. #define BIT_SHIFT_MACID3_8822B 0
  6330. #define BIT_MASK_MACID3_8822B 0xffffffffffffL
  6331. #define BIT_MACID3_8822B(x) (((x) & BIT_MASK_MACID3_8822B) << BIT_SHIFT_MACID3_8822B)
  6332. #define BIT_GET_MACID3_8822B(x) (((x) >> BIT_SHIFT_MACID3_8822B) & BIT_MASK_MACID3_8822B)
  6333. /* 2 REG_BSSID3_8822B (BSSID3 REGISTER) */
  6334. #define BIT_SHIFT_BSSID3_8822B 0
  6335. #define BIT_MASK_BSSID3_8822B 0xffffffffffffL
  6336. #define BIT_BSSID3_8822B(x) (((x) & BIT_MASK_BSSID3_8822B) << BIT_SHIFT_BSSID3_8822B)
  6337. #define BIT_GET_BSSID3_8822B(x) (((x) >> BIT_SHIFT_BSSID3_8822B) & BIT_MASK_BSSID3_8822B)
  6338. /* 2 REG_MACID4_8822B (MAC ID4 REGISTER) */
  6339. #define BIT_SHIFT_MACID4_8822B 0
  6340. #define BIT_MASK_MACID4_8822B 0xffffffffffffL
  6341. #define BIT_MACID4_8822B(x) (((x) & BIT_MASK_MACID4_8822B) << BIT_SHIFT_MACID4_8822B)
  6342. #define BIT_GET_MACID4_8822B(x) (((x) >> BIT_SHIFT_MACID4_8822B) & BIT_MASK_MACID4_8822B)
  6343. /* 2 REG_BSSID4_8822B (BSSID4 REGISTER) */
  6344. #define BIT_SHIFT_BSSID4_8822B 0
  6345. #define BIT_MASK_BSSID4_8822B 0xffffffffffffL
  6346. #define BIT_BSSID4_8822B(x) (((x) & BIT_MASK_BSSID4_8822B) << BIT_SHIFT_BSSID4_8822B)
  6347. #define BIT_GET_BSSID4_8822B(x) (((x) >> BIT_SHIFT_BSSID4_8822B) & BIT_MASK_BSSID4_8822B)
  6348. /* 2 REG_NOA_REPORT_8822B */
  6349. /* 2 REG_PWRBIT_SETTING_8822B */
  6350. #define BIT_CLI3_PWRBIT_OW_EN_8822B BIT(7)
  6351. #define BIT_CLI3_PWR_ST_8822B BIT(6)
  6352. #define BIT_CLI2_PWRBIT_OW_EN_8822B BIT(5)
  6353. #define BIT_CLI2_PWR_ST_8822B BIT(4)
  6354. #define BIT_CLI1_PWRBIT_OW_EN_8822B BIT(3)
  6355. #define BIT_CLI1_PWR_ST_8822B BIT(2)
  6356. #define BIT_CLI0_PWRBIT_OW_EN_8822B BIT(1)
  6357. #define BIT_CLI0_PWR_ST_8822B BIT(0)
  6358. /* 2 REG_WMAC_MU_BF_OPTION_8822B */
  6359. #define BIT_WMAC_RESP_NONSTA1_DIS_8822B BIT(7)
  6360. #define BIT_BIT_WMAC_TXMU_ACKPOLICY_EN_8822B BIT(6)
  6361. #define BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8822B 4
  6362. #define BIT_MASK_WMAC_TXMU_ACKPOLICY_8822B 0x3
  6363. #define BIT_WMAC_TXMU_ACKPOLICY_8822B(x) (((x) & BIT_MASK_WMAC_TXMU_ACKPOLICY_8822B) << BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8822B)
  6364. #define BIT_GET_WMAC_TXMU_ACKPOLICY_8822B(x) (((x) >> BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8822B) & BIT_MASK_WMAC_TXMU_ACKPOLICY_8822B)
  6365. #define BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8822B 1
  6366. #define BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8822B 0x7
  6367. #define BIT_WMAC_MU_BFEE_PORT_SEL_8822B(x) (((x) & BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8822B) << BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8822B)
  6368. #define BIT_GET_WMAC_MU_BFEE_PORT_SEL_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8822B) & BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8822B)
  6369. #define BIT_WMAC_MU_BFEE_DIS_8822B BIT(0)
  6370. /* 2 REG_NOT_VALID_8822B */
  6371. #define BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8822B 0
  6372. #define BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8822B 0xff
  6373. #define BIT_WMAC_PAUSE_BB_CLR_TH_8822B(x) (((x) & BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8822B) << BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8822B)
  6374. #define BIT_GET_WMAC_PAUSE_BB_CLR_TH_8822B(x) (((x) >> BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8822B) & BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8822B)
  6375. /* 2 REG_WMAC_MU_ARB_8822B */
  6376. #define BIT_WMAC_ARB_HW_ADAPT_EN_8822B BIT(7)
  6377. #define BIT_WMAC_ARB_SW_EN_8822B BIT(6)
  6378. #define BIT_SHIFT_WMAC_ARB_SW_STATE_8822B 0
  6379. #define BIT_MASK_WMAC_ARB_SW_STATE_8822B 0x3f
  6380. #define BIT_WMAC_ARB_SW_STATE_8822B(x) (((x) & BIT_MASK_WMAC_ARB_SW_STATE_8822B) << BIT_SHIFT_WMAC_ARB_SW_STATE_8822B)
  6381. #define BIT_GET_WMAC_ARB_SW_STATE_8822B(x) (((x) >> BIT_SHIFT_WMAC_ARB_SW_STATE_8822B) & BIT_MASK_WMAC_ARB_SW_STATE_8822B)
  6382. /* 2 REG_WMAC_MU_OPTION_8822B */
  6383. #define BIT_SHIFT_WMAC_MU_DBGSEL_8822B 5
  6384. #define BIT_MASK_WMAC_MU_DBGSEL_8822B 0x3
  6385. #define BIT_WMAC_MU_DBGSEL_8822B(x) (((x) & BIT_MASK_WMAC_MU_DBGSEL_8822B) << BIT_SHIFT_WMAC_MU_DBGSEL_8822B)
  6386. #define BIT_GET_WMAC_MU_DBGSEL_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_DBGSEL_8822B) & BIT_MASK_WMAC_MU_DBGSEL_8822B)
  6387. #define BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8822B 0
  6388. #define BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8822B 0x1f
  6389. #define BIT_WMAC_MU_CPRD_TIMEOUT_8822B(x) (((x) & BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8822B) << BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8822B)
  6390. #define BIT_GET_WMAC_MU_CPRD_TIMEOUT_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8822B) & BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8822B)
  6391. /* 2 REG_WMAC_MU_BF_CTL_8822B */
  6392. #define BIT_WMAC_INVLD_BFPRT_CHK_8822B BIT(15)
  6393. #define BIT_WMAC_RETXBFRPTSEQ_UPD_8822B BIT(14)
  6394. #define BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8822B 12
  6395. #define BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8822B 0x3
  6396. #define BIT_WMAC_MU_BFRPTSEG_SEL_8822B(x) (((x) & BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8822B) << BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8822B)
  6397. #define BIT_GET_WMAC_MU_BFRPTSEG_SEL_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8822B) & BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8822B)
  6398. #define BIT_SHIFT_WMAC_MU_BF_MYAID_8822B 0
  6399. #define BIT_MASK_WMAC_MU_BF_MYAID_8822B 0xfff
  6400. #define BIT_WMAC_MU_BF_MYAID_8822B(x) (((x) & BIT_MASK_WMAC_MU_BF_MYAID_8822B) << BIT_SHIFT_WMAC_MU_BF_MYAID_8822B)
  6401. #define BIT_GET_WMAC_MU_BF_MYAID_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BF_MYAID_8822B) & BIT_MASK_WMAC_MU_BF_MYAID_8822B)
  6402. /* 2 REG_WMAC_MU_BFRPT_PARA_8822B */
  6403. #define BIT_SHIFT_BIT_BFRPT_PARA_USERID_SEL_8822B 12
  6404. #define BIT_MASK_BIT_BFRPT_PARA_USERID_SEL_8822B 0x7
  6405. #define BIT_BIT_BFRPT_PARA_USERID_SEL_8822B(x) (((x) & BIT_MASK_BIT_BFRPT_PARA_USERID_SEL_8822B) << BIT_SHIFT_BIT_BFRPT_PARA_USERID_SEL_8822B)
  6406. #define BIT_GET_BIT_BFRPT_PARA_USERID_SEL_8822B(x) (((x) >> BIT_SHIFT_BIT_BFRPT_PARA_USERID_SEL_8822B) & BIT_MASK_BIT_BFRPT_PARA_USERID_SEL_8822B)
  6407. #define BIT_SHIFT_BFRPT_PARA_8822B 0
  6408. #define BIT_MASK_BFRPT_PARA_8822B 0xfff
  6409. #define BIT_BFRPT_PARA_8822B(x) (((x) & BIT_MASK_BFRPT_PARA_8822B) << BIT_SHIFT_BFRPT_PARA_8822B)
  6410. #define BIT_GET_BFRPT_PARA_8822B(x) (((x) >> BIT_SHIFT_BFRPT_PARA_8822B) & BIT_MASK_BFRPT_PARA_8822B)
  6411. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE2_8822B */
  6412. #define BIT_STATUS_BFEE2_8822B BIT(10)
  6413. #define BIT_WMAC_MU_BFEE2_EN_8822B BIT(9)
  6414. #define BIT_SHIFT_WMAC_MU_BFEE2_AID_8822B 0
  6415. #define BIT_MASK_WMAC_MU_BFEE2_AID_8822B 0x1ff
  6416. #define BIT_WMAC_MU_BFEE2_AID_8822B(x) (((x) & BIT_MASK_WMAC_MU_BFEE2_AID_8822B) << BIT_SHIFT_WMAC_MU_BFEE2_AID_8822B)
  6417. #define BIT_GET_WMAC_MU_BFEE2_AID_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE2_AID_8822B) & BIT_MASK_WMAC_MU_BFEE2_AID_8822B)
  6418. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE3_8822B */
  6419. #define BIT_STATUS_BFEE3_8822B BIT(10)
  6420. #define BIT_WMAC_MU_BFEE3_EN_8822B BIT(9)
  6421. #define BIT_SHIFT_WMAC_MU_BFEE3_AID_8822B 0
  6422. #define BIT_MASK_WMAC_MU_BFEE3_AID_8822B 0x1ff
  6423. #define BIT_WMAC_MU_BFEE3_AID_8822B(x) (((x) & BIT_MASK_WMAC_MU_BFEE3_AID_8822B) << BIT_SHIFT_WMAC_MU_BFEE3_AID_8822B)
  6424. #define BIT_GET_WMAC_MU_BFEE3_AID_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE3_AID_8822B) & BIT_MASK_WMAC_MU_BFEE3_AID_8822B)
  6425. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE4_8822B */
  6426. #define BIT_STATUS_BFEE4_8822B BIT(10)
  6427. #define BIT_WMAC_MU_BFEE4_EN_8822B BIT(9)
  6428. #define BIT_SHIFT_WMAC_MU_BFEE4_AID_8822B 0
  6429. #define BIT_MASK_WMAC_MU_BFEE4_AID_8822B 0x1ff
  6430. #define BIT_WMAC_MU_BFEE4_AID_8822B(x) (((x) & BIT_MASK_WMAC_MU_BFEE4_AID_8822B) << BIT_SHIFT_WMAC_MU_BFEE4_AID_8822B)
  6431. #define BIT_GET_WMAC_MU_BFEE4_AID_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE4_AID_8822B) & BIT_MASK_WMAC_MU_BFEE4_AID_8822B)
  6432. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE5_8822B */
  6433. #define BIT_STATUS_BFEE5_8822B BIT(10)
  6434. #define BIT_WMAC_MU_BFEE5_EN_8822B BIT(9)
  6435. #define BIT_SHIFT_WMAC_MU_BFEE5_AID_8822B 0
  6436. #define BIT_MASK_WMAC_MU_BFEE5_AID_8822B 0x1ff
  6437. #define BIT_WMAC_MU_BFEE5_AID_8822B(x) (((x) & BIT_MASK_WMAC_MU_BFEE5_AID_8822B) << BIT_SHIFT_WMAC_MU_BFEE5_AID_8822B)
  6438. #define BIT_GET_WMAC_MU_BFEE5_AID_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE5_AID_8822B) & BIT_MASK_WMAC_MU_BFEE5_AID_8822B)
  6439. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE6_8822B */
  6440. #define BIT_STATUS_BFEE6_8822B BIT(10)
  6441. #define BIT_WMAC_MU_BFEE6_EN_8822B BIT(9)
  6442. #define BIT_SHIFT_WMAC_MU_BFEE6_AID_8822B 0
  6443. #define BIT_MASK_WMAC_MU_BFEE6_AID_8822B 0x1ff
  6444. #define BIT_WMAC_MU_BFEE6_AID_8822B(x) (((x) & BIT_MASK_WMAC_MU_BFEE6_AID_8822B) << BIT_SHIFT_WMAC_MU_BFEE6_AID_8822B)
  6445. #define BIT_GET_WMAC_MU_BFEE6_AID_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE6_AID_8822B) & BIT_MASK_WMAC_MU_BFEE6_AID_8822B)
  6446. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE7_8822B */
  6447. #define BIT_BIT_STATUS_BFEE4_8822B BIT(10)
  6448. #define BIT_WMAC_MU_BFEE7_EN_8822B BIT(9)
  6449. #define BIT_SHIFT_WMAC_MU_BFEE7_AID_8822B 0
  6450. #define BIT_MASK_WMAC_MU_BFEE7_AID_8822B 0x1ff
  6451. #define BIT_WMAC_MU_BFEE7_AID_8822B(x) (((x) & BIT_MASK_WMAC_MU_BFEE7_AID_8822B) << BIT_SHIFT_WMAC_MU_BFEE7_AID_8822B)
  6452. #define BIT_GET_WMAC_MU_BFEE7_AID_8822B(x) (((x) >> BIT_SHIFT_WMAC_MU_BFEE7_AID_8822B) & BIT_MASK_WMAC_MU_BFEE7_AID_8822B)
  6453. /* 2 REG_NOT_VALID_8822B */
  6454. #define BIT_RST_ALL_COUNTER_8822B BIT(31)
  6455. #define BIT_SHIFT_ABORT_RX_VBON_COUNTER_8822B 16
  6456. #define BIT_MASK_ABORT_RX_VBON_COUNTER_8822B 0xff
  6457. #define BIT_ABORT_RX_VBON_COUNTER_8822B(x) (((x) & BIT_MASK_ABORT_RX_VBON_COUNTER_8822B) << BIT_SHIFT_ABORT_RX_VBON_COUNTER_8822B)
  6458. #define BIT_GET_ABORT_RX_VBON_COUNTER_8822B(x) (((x) >> BIT_SHIFT_ABORT_RX_VBON_COUNTER_8822B) & BIT_MASK_ABORT_RX_VBON_COUNTER_8822B)
  6459. #define BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8822B 8
  6460. #define BIT_MASK_ABORT_RX_RDRDY_COUNTER_8822B 0xff
  6461. #define BIT_ABORT_RX_RDRDY_COUNTER_8822B(x) (((x) & BIT_MASK_ABORT_RX_RDRDY_COUNTER_8822B) << BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8822B)
  6462. #define BIT_GET_ABORT_RX_RDRDY_COUNTER_8822B(x) (((x) >> BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8822B) & BIT_MASK_ABORT_RX_RDRDY_COUNTER_8822B)
  6463. #define BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8822B 0
  6464. #define BIT_MASK_VBON_EARLY_FALLING_COUNTER_8822B 0xff
  6465. #define BIT_VBON_EARLY_FALLING_COUNTER_8822B(x) (((x) & BIT_MASK_VBON_EARLY_FALLING_COUNTER_8822B) << BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8822B)
  6466. #define BIT_GET_VBON_EARLY_FALLING_COUNTER_8822B(x) (((x) >> BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8822B) & BIT_MASK_VBON_EARLY_FALLING_COUNTER_8822B)
  6467. /* 2 REG_NOT_VALID_8822B */
  6468. #define BIT_WMAC_PLCP_TRX_SEL_8822B BIT(31)
  6469. #define BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8822B 28
  6470. #define BIT_MASK_WMAC_PLCP_RDSIG_SEL_8822B 0x7
  6471. #define BIT_WMAC_PLCP_RDSIG_SEL_8822B(x) (((x) & BIT_MASK_WMAC_PLCP_RDSIG_SEL_8822B) << BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8822B)
  6472. #define BIT_GET_WMAC_PLCP_RDSIG_SEL_8822B(x) (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8822B) & BIT_MASK_WMAC_PLCP_RDSIG_SEL_8822B)
  6473. #define BIT_SHIFT_WMAC_RATE_IDX_8822B 24
  6474. #define BIT_MASK_WMAC_RATE_IDX_8822B 0xf
  6475. #define BIT_WMAC_RATE_IDX_8822B(x) (((x) & BIT_MASK_WMAC_RATE_IDX_8822B) << BIT_SHIFT_WMAC_RATE_IDX_8822B)
  6476. #define BIT_GET_WMAC_RATE_IDX_8822B(x) (((x) >> BIT_SHIFT_WMAC_RATE_IDX_8822B) & BIT_MASK_WMAC_RATE_IDX_8822B)
  6477. #define BIT_SHIFT_WMAC_PLCP_RDSIG_8822B 0
  6478. #define BIT_MASK_WMAC_PLCP_RDSIG_8822B 0xffffff
  6479. #define BIT_WMAC_PLCP_RDSIG_8822B(x) (((x) & BIT_MASK_WMAC_PLCP_RDSIG_8822B) << BIT_SHIFT_WMAC_PLCP_RDSIG_8822B)
  6480. #define BIT_GET_WMAC_PLCP_RDSIG_8822B(x) (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG_8822B) & BIT_MASK_WMAC_PLCP_RDSIG_8822B)
  6481. /* 2 REG_NOT_VALID_8822B */
  6482. #define BIT_WMAC_MUTX_IDX_8822B BIT(24)
  6483. #define BIT_SHIFT_WMAC_PLCP_RDSIG_8822B 0
  6484. #define BIT_MASK_WMAC_PLCP_RDSIG_8822B 0xffffff
  6485. #define BIT_WMAC_PLCP_RDSIG_8822B(x) (((x) & BIT_MASK_WMAC_PLCP_RDSIG_8822B) << BIT_SHIFT_WMAC_PLCP_RDSIG_8822B)
  6486. #define BIT_GET_WMAC_PLCP_RDSIG_8822B(x) (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG_8822B) & BIT_MASK_WMAC_PLCP_RDSIG_8822B)
  6487. /* 2 REG_TRANSMIT_ADDRSS_0_8822B (TA0 REGISTER) */
  6488. #define BIT_SHIFT_TA0_8822B 0
  6489. #define BIT_MASK_TA0_8822B 0xffffffffffffL
  6490. #define BIT_TA0_8822B(x) (((x) & BIT_MASK_TA0_8822B) << BIT_SHIFT_TA0_8822B)
  6491. #define BIT_GET_TA0_8822B(x) (((x) >> BIT_SHIFT_TA0_8822B) & BIT_MASK_TA0_8822B)
  6492. /* 2 REG_TRANSMIT_ADDRSS_1_8822B (TA1 REGISTER) */
  6493. #define BIT_SHIFT_TA1_8822B 0
  6494. #define BIT_MASK_TA1_8822B 0xffffffffffffL
  6495. #define BIT_TA1_8822B(x) (((x) & BIT_MASK_TA1_8822B) << BIT_SHIFT_TA1_8822B)
  6496. #define BIT_GET_TA1_8822B(x) (((x) >> BIT_SHIFT_TA1_8822B) & BIT_MASK_TA1_8822B)
  6497. /* 2 REG_TRANSMIT_ADDRSS_2_8822B (TA2 REGISTER) */
  6498. #define BIT_SHIFT_TA2_8822B 0
  6499. #define BIT_MASK_TA2_8822B 0xffffffffffffL
  6500. #define BIT_TA2_8822B(x) (((x) & BIT_MASK_TA2_8822B) << BIT_SHIFT_TA2_8822B)
  6501. #define BIT_GET_TA2_8822B(x) (((x) >> BIT_SHIFT_TA2_8822B) & BIT_MASK_TA2_8822B)
  6502. /* 2 REG_TRANSMIT_ADDRSS_3_8822B (TA3 REGISTER) */
  6503. #define BIT_SHIFT_TA3_8822B 0
  6504. #define BIT_MASK_TA3_8822B 0xffffffffffffL
  6505. #define BIT_TA3_8822B(x) (((x) & BIT_MASK_TA3_8822B) << BIT_SHIFT_TA3_8822B)
  6506. #define BIT_GET_TA3_8822B(x) (((x) >> BIT_SHIFT_TA3_8822B) & BIT_MASK_TA3_8822B)
  6507. /* 2 REG_TRANSMIT_ADDRSS_4_8822B (TA4 REGISTER) */
  6508. #define BIT_SHIFT_TA4_8822B 0
  6509. #define BIT_MASK_TA4_8822B 0xffffffffffffL
  6510. #define BIT_TA4_8822B(x) (((x) & BIT_MASK_TA4_8822B) << BIT_SHIFT_TA4_8822B)
  6511. #define BIT_GET_TA4_8822B(x) (((x) >> BIT_SHIFT_TA4_8822B) & BIT_MASK_TA4_8822B)
  6512. /* 2 REG_NOT_VALID_8822B */
  6513. /* 2 REG_MACID1_8822B */
  6514. #define BIT_SHIFT_MACID1_8822B 0
  6515. #define BIT_MASK_MACID1_8822B 0xffffffffffffL
  6516. #define BIT_MACID1_8822B(x) (((x) & BIT_MASK_MACID1_8822B) << BIT_SHIFT_MACID1_8822B)
  6517. #define BIT_GET_MACID1_8822B(x) (((x) >> BIT_SHIFT_MACID1_8822B) & BIT_MASK_MACID1_8822B)
  6518. /* 2 REG_BSSID1_8822B */
  6519. #define BIT_SHIFT_BSSID1_8822B 0
  6520. #define BIT_MASK_BSSID1_8822B 0xffffffffffffL
  6521. #define BIT_BSSID1_8822B(x) (((x) & BIT_MASK_BSSID1_8822B) << BIT_SHIFT_BSSID1_8822B)
  6522. #define BIT_GET_BSSID1_8822B(x) (((x) >> BIT_SHIFT_BSSID1_8822B) & BIT_MASK_BSSID1_8822B)
  6523. /* 2 REG_BCN_PSR_RPT1_8822B */
  6524. #define BIT_SHIFT_DTIM_CNT1_8822B 24
  6525. #define BIT_MASK_DTIM_CNT1_8822B 0xff
  6526. #define BIT_DTIM_CNT1_8822B(x) (((x) & BIT_MASK_DTIM_CNT1_8822B) << BIT_SHIFT_DTIM_CNT1_8822B)
  6527. #define BIT_GET_DTIM_CNT1_8822B(x) (((x) >> BIT_SHIFT_DTIM_CNT1_8822B) & BIT_MASK_DTIM_CNT1_8822B)
  6528. #define BIT_SHIFT_DTIM_PERIOD1_8822B 16
  6529. #define BIT_MASK_DTIM_PERIOD1_8822B 0xff
  6530. #define BIT_DTIM_PERIOD1_8822B(x) (((x) & BIT_MASK_DTIM_PERIOD1_8822B) << BIT_SHIFT_DTIM_PERIOD1_8822B)
  6531. #define BIT_GET_DTIM_PERIOD1_8822B(x) (((x) >> BIT_SHIFT_DTIM_PERIOD1_8822B) & BIT_MASK_DTIM_PERIOD1_8822B)
  6532. #define BIT_DTIM1_8822B BIT(15)
  6533. #define BIT_TIM1_8822B BIT(14)
  6534. #define BIT_SHIFT_PS_AID_1_8822B 0
  6535. #define BIT_MASK_PS_AID_1_8822B 0x7ff
  6536. #define BIT_PS_AID_1_8822B(x) (((x) & BIT_MASK_PS_AID_1_8822B) << BIT_SHIFT_PS_AID_1_8822B)
  6537. #define BIT_GET_PS_AID_1_8822B(x) (((x) >> BIT_SHIFT_PS_AID_1_8822B) & BIT_MASK_PS_AID_1_8822B)
  6538. /* 2 REG_ASSOCIATED_BFMEE_SEL_8822B */
  6539. #define BIT_TXUSER_ID1_8822B BIT(25)
  6540. #define BIT_SHIFT_AID1_8822B 16
  6541. #define BIT_MASK_AID1_8822B 0x1ff
  6542. #define BIT_AID1_8822B(x) (((x) & BIT_MASK_AID1_8822B) << BIT_SHIFT_AID1_8822B)
  6543. #define BIT_GET_AID1_8822B(x) (((x) >> BIT_SHIFT_AID1_8822B) & BIT_MASK_AID1_8822B)
  6544. #define BIT_TXUSER_ID0_8822B BIT(9)
  6545. #define BIT_SHIFT_AID0_8822B 0
  6546. #define BIT_MASK_AID0_8822B 0x1ff
  6547. #define BIT_AID0_8822B(x) (((x) & BIT_MASK_AID0_8822B) << BIT_SHIFT_AID0_8822B)
  6548. #define BIT_GET_AID0_8822B(x) (((x) >> BIT_SHIFT_AID0_8822B) & BIT_MASK_AID0_8822B)
  6549. /* 2 REG_SND_PTCL_CTRL_8822B */
  6550. #define BIT_SHIFT_NDP_RX_STANDBY_TIMER_8822B 24
  6551. #define BIT_MASK_NDP_RX_STANDBY_TIMER_8822B 0xff
  6552. #define BIT_NDP_RX_STANDBY_TIMER_8822B(x) (((x) & BIT_MASK_NDP_RX_STANDBY_TIMER_8822B) << BIT_SHIFT_NDP_RX_STANDBY_TIMER_8822B)
  6553. #define BIT_GET_NDP_RX_STANDBY_TIMER_8822B(x) (((x) >> BIT_SHIFT_NDP_RX_STANDBY_TIMER_8822B) & BIT_MASK_NDP_RX_STANDBY_TIMER_8822B)
  6554. #define BIT_SHIFT_CSI_RPT_OFFSET_HT_8822B 16
  6555. #define BIT_MASK_CSI_RPT_OFFSET_HT_8822B 0xff
  6556. #define BIT_CSI_RPT_OFFSET_HT_8822B(x) (((x) & BIT_MASK_CSI_RPT_OFFSET_HT_8822B) << BIT_SHIFT_CSI_RPT_OFFSET_HT_8822B)
  6557. #define BIT_GET_CSI_RPT_OFFSET_HT_8822B(x) (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_HT_8822B) & BIT_MASK_CSI_RPT_OFFSET_HT_8822B)
  6558. #define BIT_SHIFT_R_WMAC_VHT_CATEGORY_8822B 8
  6559. #define BIT_MASK_R_WMAC_VHT_CATEGORY_8822B 0xff
  6560. #define BIT_R_WMAC_VHT_CATEGORY_8822B(x) (((x) & BIT_MASK_R_WMAC_VHT_CATEGORY_8822B) << BIT_SHIFT_R_WMAC_VHT_CATEGORY_8822B)
  6561. #define BIT_GET_R_WMAC_VHT_CATEGORY_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_VHT_CATEGORY_8822B) & BIT_MASK_R_WMAC_VHT_CATEGORY_8822B)
  6562. #define BIT_R_WMAC_USE_NSTS_8822B BIT(7)
  6563. #define BIT_R_DISABLE_CHECK_VHTSIGB_CRC_8822B BIT(6)
  6564. #define BIT_R_DISABLE_CHECK_VHTSIGA_CRC_8822B BIT(5)
  6565. #define BIT_R_WMAC_BFPARAM_SEL_8822B BIT(4)
  6566. #define BIT_R_WMAC_CSISEQ_SEL_8822B BIT(3)
  6567. #define BIT_R_WMAC_CSI_WITHHTC_EN_8822B BIT(2)
  6568. #define BIT_R_WMAC_HT_NDPA_EN_8822B BIT(1)
  6569. #define BIT_R_WMAC_VHT_NDPA_EN_8822B BIT(0)
  6570. /* 2 REG_RX_CSI_RPT_INFO_8822B */
  6571. /* 2 REG_NS_ARP_CTRL_8822B */
  6572. #define BIT_R_WMAC_NSARP_RSPEN_8822B BIT(15)
  6573. #define BIT_R_WMAC_NSARP_RARP_8822B BIT(9)
  6574. #define BIT_R_WMAC_NSARP_RIPV6_8822B BIT(8)
  6575. #define BIT_SHIFT_R_WMAC_NSARP_MODEN_8822B 6
  6576. #define BIT_MASK_R_WMAC_NSARP_MODEN_8822B 0x3
  6577. #define BIT_R_WMAC_NSARP_MODEN_8822B(x) (((x) & BIT_MASK_R_WMAC_NSARP_MODEN_8822B) << BIT_SHIFT_R_WMAC_NSARP_MODEN_8822B)
  6578. #define BIT_GET_R_WMAC_NSARP_MODEN_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_NSARP_MODEN_8822B) & BIT_MASK_R_WMAC_NSARP_MODEN_8822B)
  6579. #define BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8822B 4
  6580. #define BIT_MASK_R_WMAC_NSARP_RSPFTP_8822B 0x3
  6581. #define BIT_R_WMAC_NSARP_RSPFTP_8822B(x) (((x) & BIT_MASK_R_WMAC_NSARP_RSPFTP_8822B) << BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8822B)
  6582. #define BIT_GET_R_WMAC_NSARP_RSPFTP_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8822B) & BIT_MASK_R_WMAC_NSARP_RSPFTP_8822B)
  6583. #define BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8822B 0
  6584. #define BIT_MASK_R_WMAC_NSARP_RSPSEC_8822B 0xf
  6585. #define BIT_R_WMAC_NSARP_RSPSEC_8822B(x) (((x) & BIT_MASK_R_WMAC_NSARP_RSPSEC_8822B) << BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8822B)
  6586. #define BIT_GET_R_WMAC_NSARP_RSPSEC_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8822B) & BIT_MASK_R_WMAC_NSARP_RSPSEC_8822B)
  6587. /* 2 REG_NS_ARP_INFO_8822B */
  6588. #define BIT_REQ_IS_MCNS_8822B BIT(23)
  6589. #define BIT_REQ_IS_UCNS_8822B BIT(22)
  6590. #define BIT_REQ_IS_USNS_8822B BIT(21)
  6591. #define BIT_REQ_IS_ARP_8822B BIT(20)
  6592. #define BIT_EXPRSP_MH_WITHQC_8822B BIT(19)
  6593. #define BIT_SHIFT_EXPRSP_SECTYPE_8822B 16
  6594. #define BIT_MASK_EXPRSP_SECTYPE_8822B 0x7
  6595. #define BIT_EXPRSP_SECTYPE_8822B(x) (((x) & BIT_MASK_EXPRSP_SECTYPE_8822B) << BIT_SHIFT_EXPRSP_SECTYPE_8822B)
  6596. #define BIT_GET_EXPRSP_SECTYPE_8822B(x) (((x) >> BIT_SHIFT_EXPRSP_SECTYPE_8822B) & BIT_MASK_EXPRSP_SECTYPE_8822B)
  6597. #define BIT_SHIFT_EXPRSP_CHKSM_7_TO_0_8822B 8
  6598. #define BIT_MASK_EXPRSP_CHKSM_7_TO_0_8822B 0xff
  6599. #define BIT_EXPRSP_CHKSM_7_TO_0_8822B(x) (((x) & BIT_MASK_EXPRSP_CHKSM_7_TO_0_8822B) << BIT_SHIFT_EXPRSP_CHKSM_7_TO_0_8822B)
  6600. #define BIT_GET_EXPRSP_CHKSM_7_TO_0_8822B(x) (((x) >> BIT_SHIFT_EXPRSP_CHKSM_7_TO_0_8822B) & BIT_MASK_EXPRSP_CHKSM_7_TO_0_8822B)
  6601. #define BIT_SHIFT_EXPRSP_CHKSM_15_TO_8_8822B 0
  6602. #define BIT_MASK_EXPRSP_CHKSM_15_TO_8_8822B 0xff
  6603. #define BIT_EXPRSP_CHKSM_15_TO_8_8822B(x) (((x) & BIT_MASK_EXPRSP_CHKSM_15_TO_8_8822B) << BIT_SHIFT_EXPRSP_CHKSM_15_TO_8_8822B)
  6604. #define BIT_GET_EXPRSP_CHKSM_15_TO_8_8822B(x) (((x) >> BIT_SHIFT_EXPRSP_CHKSM_15_TO_8_8822B) & BIT_MASK_EXPRSP_CHKSM_15_TO_8_8822B)
  6605. /* 2 REG_BEAMFORMING_INFO_NSARP_V1_8822B */
  6606. #define BIT_SHIFT_WMAC_ARPIP_8822B 0
  6607. #define BIT_MASK_WMAC_ARPIP_8822B 0xffffffffL
  6608. #define BIT_WMAC_ARPIP_8822B(x) (((x) & BIT_MASK_WMAC_ARPIP_8822B) << BIT_SHIFT_WMAC_ARPIP_8822B)
  6609. #define BIT_GET_WMAC_ARPIP_8822B(x) (((x) >> BIT_SHIFT_WMAC_ARPIP_8822B) & BIT_MASK_WMAC_ARPIP_8822B)
  6610. /* 2 REG_BEAMFORMING_INFO_NSARP_8822B */
  6611. #define BIT_SHIFT_BEAMFORMING_INFO_8822B 0
  6612. #define BIT_MASK_BEAMFORMING_INFO_8822B 0xffffffffL
  6613. #define BIT_BEAMFORMING_INFO_8822B(x) (((x) & BIT_MASK_BEAMFORMING_INFO_8822B) << BIT_SHIFT_BEAMFORMING_INFO_8822B)
  6614. #define BIT_GET_BEAMFORMING_INFO_8822B(x) (((x) >> BIT_SHIFT_BEAMFORMING_INFO_8822B) & BIT_MASK_BEAMFORMING_INFO_8822B)
  6615. /* 2 REG_NOT_VALID_8822B */
  6616. #define BIT_SHIFT_R_WMAC_IPV6_MYIPAD_8822B 0
  6617. #define BIT_MASK_R_WMAC_IPV6_MYIPAD_8822B 0xffffffffffffffffffffffffffffffffL
  6618. #define BIT_R_WMAC_IPV6_MYIPAD_8822B(x) (((x) & BIT_MASK_R_WMAC_IPV6_MYIPAD_8822B) << BIT_SHIFT_R_WMAC_IPV6_MYIPAD_8822B)
  6619. #define BIT_GET_R_WMAC_IPV6_MYIPAD_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_IPV6_MYIPAD_8822B) & BIT_MASK_R_WMAC_IPV6_MYIPAD_8822B)
  6620. /* 2 REG_RSVD_0X740_8822B */
  6621. /* 2 REG_WMAC_RTX_CTX_SUBTYPE_CFG_8822B */
  6622. #define BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8822B 4
  6623. #define BIT_MASK_R_WMAC_CTX_SUBTYPE_8822B 0xf
  6624. #define BIT_R_WMAC_CTX_SUBTYPE_8822B(x) (((x) & BIT_MASK_R_WMAC_CTX_SUBTYPE_8822B) << BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8822B)
  6625. #define BIT_GET_R_WMAC_CTX_SUBTYPE_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8822B) & BIT_MASK_R_WMAC_CTX_SUBTYPE_8822B)
  6626. #define BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8822B 0
  6627. #define BIT_MASK_R_WMAC_RTX_SUBTYPE_8822B 0xf
  6628. #define BIT_R_WMAC_RTX_SUBTYPE_8822B(x) (((x) & BIT_MASK_R_WMAC_RTX_SUBTYPE_8822B) << BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8822B)
  6629. #define BIT_GET_R_WMAC_RTX_SUBTYPE_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8822B) & BIT_MASK_R_WMAC_RTX_SUBTYPE_8822B)
  6630. /* 2 REG_WMAC_SWAES_CFG_8822B */
  6631. /* 2 REG_BT_COEX_V2_8822B */
  6632. #define BIT_GNT_BT_POLARITY_8822B BIT(12)
  6633. #define BIT_GNT_BT_BYPASS_PRIORITY_8822B BIT(8)
  6634. #define BIT_SHIFT_TIMER_8822B 0
  6635. #define BIT_MASK_TIMER_8822B 0xff
  6636. #define BIT_TIMER_8822B(x) (((x) & BIT_MASK_TIMER_8822B) << BIT_SHIFT_TIMER_8822B)
  6637. #define BIT_GET_TIMER_8822B(x) (((x) >> BIT_SHIFT_TIMER_8822B) & BIT_MASK_TIMER_8822B)
  6638. /* 2 REG_BT_COEX_8822B */
  6639. #define BIT_R_GNT_BT_RFC_SW_8822B BIT(12)
  6640. #define BIT_R_GNT_BT_RFC_SW_EN_8822B BIT(11)
  6641. #define BIT_R_GNT_BT_BB_SW_8822B BIT(10)
  6642. #define BIT_R_GNT_BT_BB_SW_EN_8822B BIT(9)
  6643. #define BIT_R_BT_CNT_THREN_8822B BIT(8)
  6644. #define BIT_SHIFT_R_BT_CNT_THR_8822B 0
  6645. #define BIT_MASK_R_BT_CNT_THR_8822B 0xff
  6646. #define BIT_R_BT_CNT_THR_8822B(x) (((x) & BIT_MASK_R_BT_CNT_THR_8822B) << BIT_SHIFT_R_BT_CNT_THR_8822B)
  6647. #define BIT_GET_R_BT_CNT_THR_8822B(x) (((x) >> BIT_SHIFT_R_BT_CNT_THR_8822B) & BIT_MASK_R_BT_CNT_THR_8822B)
  6648. /* 2 REG_WLAN_ACT_MASK_CTRL_8822B */
  6649. #define BIT_WLRX_TER_BY_CTL_8822B BIT(43)
  6650. #define BIT_WLRX_TER_BY_AD_8822B BIT(42)
  6651. #define BIT_ANT_DIVERSITY_SEL_8822B BIT(41)
  6652. #define BIT_ANTSEL_FOR_BT_CTRL_EN_8822B BIT(40)
  6653. #define BIT_WLACT_LOW_GNTWL_EN_8822B BIT(34)
  6654. #define BIT_WLACT_HIGH_GNTBT_EN_8822B BIT(33)
  6655. #define BIT_NAV_UPPER_V1_8822B BIT(32)
  6656. #define BIT_SHIFT_RXMYRTS_NAV_V1_8822B 8
  6657. #define BIT_MASK_RXMYRTS_NAV_V1_8822B 0xff
  6658. #define BIT_RXMYRTS_NAV_V1_8822B(x) (((x) & BIT_MASK_RXMYRTS_NAV_V1_8822B) << BIT_SHIFT_RXMYRTS_NAV_V1_8822B)
  6659. #define BIT_GET_RXMYRTS_NAV_V1_8822B(x) (((x) >> BIT_SHIFT_RXMYRTS_NAV_V1_8822B) & BIT_MASK_RXMYRTS_NAV_V1_8822B)
  6660. #define BIT_SHIFT_RTSRST_V1_8822B 0
  6661. #define BIT_MASK_RTSRST_V1_8822B 0xff
  6662. #define BIT_RTSRST_V1_8822B(x) (((x) & BIT_MASK_RTSRST_V1_8822B) << BIT_SHIFT_RTSRST_V1_8822B)
  6663. #define BIT_GET_RTSRST_V1_8822B(x) (((x) >> BIT_SHIFT_RTSRST_V1_8822B) & BIT_MASK_RTSRST_V1_8822B)
  6664. /* 2 REG_BT_COEX_ENHANCED_INTR_CTRL_8822B */
  6665. #define BIT_SHIFT_BT_STAT_DELAY_8822B 12
  6666. #define BIT_MASK_BT_STAT_DELAY_8822B 0xf
  6667. #define BIT_BT_STAT_DELAY_8822B(x) (((x) & BIT_MASK_BT_STAT_DELAY_8822B) << BIT_SHIFT_BT_STAT_DELAY_8822B)
  6668. #define BIT_GET_BT_STAT_DELAY_8822B(x) (((x) >> BIT_SHIFT_BT_STAT_DELAY_8822B) & BIT_MASK_BT_STAT_DELAY_8822B)
  6669. #define BIT_SHIFT_BT_TRX_INIT_DETECT_8822B 8
  6670. #define BIT_MASK_BT_TRX_INIT_DETECT_8822B 0xf
  6671. #define BIT_BT_TRX_INIT_DETECT_8822B(x) (((x) & BIT_MASK_BT_TRX_INIT_DETECT_8822B) << BIT_SHIFT_BT_TRX_INIT_DETECT_8822B)
  6672. #define BIT_GET_BT_TRX_INIT_DETECT_8822B(x) (((x) >> BIT_SHIFT_BT_TRX_INIT_DETECT_8822B) & BIT_MASK_BT_TRX_INIT_DETECT_8822B)
  6673. #define BIT_SHIFT_BT_PRI_DETECT_TO_8822B 4
  6674. #define BIT_MASK_BT_PRI_DETECT_TO_8822B 0xf
  6675. #define BIT_BT_PRI_DETECT_TO_8822B(x) (((x) & BIT_MASK_BT_PRI_DETECT_TO_8822B) << BIT_SHIFT_BT_PRI_DETECT_TO_8822B)
  6676. #define BIT_GET_BT_PRI_DETECT_TO_8822B(x) (((x) >> BIT_SHIFT_BT_PRI_DETECT_TO_8822B) & BIT_MASK_BT_PRI_DETECT_TO_8822B)
  6677. #define BIT_R_GRANTALL_WLMASK_8822B BIT(3)
  6678. #define BIT_STATIS_BT_EN_8822B BIT(2)
  6679. #define BIT_WL_ACT_MASK_ENABLE_8822B BIT(1)
  6680. #define BIT_ENHANCED_BT_8822B BIT(0)
  6681. /* 2 REG_BT_ACT_STATISTICS_8822B */
  6682. #define BIT_SHIFT_STATIS_BT_LO_RX_8822B (48 & CPU_OPT_WIDTH)
  6683. #define BIT_MASK_STATIS_BT_LO_RX_8822B 0xffff
  6684. #define BIT_STATIS_BT_LO_RX_8822B(x) (((x) & BIT_MASK_STATIS_BT_LO_RX_8822B) << BIT_SHIFT_STATIS_BT_LO_RX_8822B)
  6685. #define BIT_GET_STATIS_BT_LO_RX_8822B(x) (((x) >> BIT_SHIFT_STATIS_BT_LO_RX_8822B) & BIT_MASK_STATIS_BT_LO_RX_8822B)
  6686. #define BIT_SHIFT_STATIS_BT_LO_TX_8822B (32 & CPU_OPT_WIDTH)
  6687. #define BIT_MASK_STATIS_BT_LO_TX_8822B 0xffff
  6688. #define BIT_STATIS_BT_LO_TX_8822B(x) (((x) & BIT_MASK_STATIS_BT_LO_TX_8822B) << BIT_SHIFT_STATIS_BT_LO_TX_8822B)
  6689. #define BIT_GET_STATIS_BT_LO_TX_8822B(x) (((x) >> BIT_SHIFT_STATIS_BT_LO_TX_8822B) & BIT_MASK_STATIS_BT_LO_TX_8822B)
  6690. #define BIT_SHIFT_STATIS_BT_HI_RX_8822B 16
  6691. #define BIT_MASK_STATIS_BT_HI_RX_8822B 0xffff
  6692. #define BIT_STATIS_BT_HI_RX_8822B(x) (((x) & BIT_MASK_STATIS_BT_HI_RX_8822B) << BIT_SHIFT_STATIS_BT_HI_RX_8822B)
  6693. #define BIT_GET_STATIS_BT_HI_RX_8822B(x) (((x) >> BIT_SHIFT_STATIS_BT_HI_RX_8822B) & BIT_MASK_STATIS_BT_HI_RX_8822B)
  6694. #define BIT_SHIFT_STATIS_BT_HI_TX_8822B 0
  6695. #define BIT_MASK_STATIS_BT_HI_TX_8822B 0xffff
  6696. #define BIT_STATIS_BT_HI_TX_8822B(x) (((x) & BIT_MASK_STATIS_BT_HI_TX_8822B) << BIT_SHIFT_STATIS_BT_HI_TX_8822B)
  6697. #define BIT_GET_STATIS_BT_HI_TX_8822B(x) (((x) >> BIT_SHIFT_STATIS_BT_HI_TX_8822B) & BIT_MASK_STATIS_BT_HI_TX_8822B)
  6698. /* 2 REG_BT_STATISTICS_CONTROL_REGISTER_8822B */
  6699. #define BIT_SHIFT_R_BT_CMD_RPT_8822B 16
  6700. #define BIT_MASK_R_BT_CMD_RPT_8822B 0xffff
  6701. #define BIT_R_BT_CMD_RPT_8822B(x) (((x) & BIT_MASK_R_BT_CMD_RPT_8822B) << BIT_SHIFT_R_BT_CMD_RPT_8822B)
  6702. #define BIT_GET_R_BT_CMD_RPT_8822B(x) (((x) >> BIT_SHIFT_R_BT_CMD_RPT_8822B) & BIT_MASK_R_BT_CMD_RPT_8822B)
  6703. #define BIT_SHIFT_R_RPT_FROM_BT_8822B 8
  6704. #define BIT_MASK_R_RPT_FROM_BT_8822B 0xff
  6705. #define BIT_R_RPT_FROM_BT_8822B(x) (((x) & BIT_MASK_R_RPT_FROM_BT_8822B) << BIT_SHIFT_R_RPT_FROM_BT_8822B)
  6706. #define BIT_GET_R_RPT_FROM_BT_8822B(x) (((x) >> BIT_SHIFT_R_RPT_FROM_BT_8822B) & BIT_MASK_R_RPT_FROM_BT_8822B)
  6707. #define BIT_SHIFT_BT_HID_ISR_SET_8822B 6
  6708. #define BIT_MASK_BT_HID_ISR_SET_8822B 0x3
  6709. #define BIT_BT_HID_ISR_SET_8822B(x) (((x) & BIT_MASK_BT_HID_ISR_SET_8822B) << BIT_SHIFT_BT_HID_ISR_SET_8822B)
  6710. #define BIT_GET_BT_HID_ISR_SET_8822B(x) (((x) >> BIT_SHIFT_BT_HID_ISR_SET_8822B) & BIT_MASK_BT_HID_ISR_SET_8822B)
  6711. #define BIT_TDMA_BT_START_NOTIFY_8822B BIT(5)
  6712. #define BIT_ENABLE_TDMA_FW_MODE_8822B BIT(4)
  6713. #define BIT_ENABLE_PTA_TDMA_MODE_8822B BIT(3)
  6714. #define BIT_ENABLE_COEXIST_TAB_IN_TDMA_8822B BIT(2)
  6715. #define BIT_GPIO2_GPIO3_EXANGE_OR_NO_BT_CCA_8822B BIT(1)
  6716. #define BIT_RTK_BT_ENABLE_8822B BIT(0)
  6717. /* 2 REG_BT_STATUS_REPORT_REGISTER_8822B */
  6718. #define BIT_SHIFT_BT_PROFILE_8822B 24
  6719. #define BIT_MASK_BT_PROFILE_8822B 0xff
  6720. #define BIT_BT_PROFILE_8822B(x) (((x) & BIT_MASK_BT_PROFILE_8822B) << BIT_SHIFT_BT_PROFILE_8822B)
  6721. #define BIT_GET_BT_PROFILE_8822B(x) (((x) >> BIT_SHIFT_BT_PROFILE_8822B) & BIT_MASK_BT_PROFILE_8822B)
  6722. #define BIT_SHIFT_BT_POWER_8822B 16
  6723. #define BIT_MASK_BT_POWER_8822B 0xff
  6724. #define BIT_BT_POWER_8822B(x) (((x) & BIT_MASK_BT_POWER_8822B) << BIT_SHIFT_BT_POWER_8822B)
  6725. #define BIT_GET_BT_POWER_8822B(x) (((x) >> BIT_SHIFT_BT_POWER_8822B) & BIT_MASK_BT_POWER_8822B)
  6726. #define BIT_SHIFT_BT_PREDECT_STATUS_8822B 8
  6727. #define BIT_MASK_BT_PREDECT_STATUS_8822B 0xff
  6728. #define BIT_BT_PREDECT_STATUS_8822B(x) (((x) & BIT_MASK_BT_PREDECT_STATUS_8822B) << BIT_SHIFT_BT_PREDECT_STATUS_8822B)
  6729. #define BIT_GET_BT_PREDECT_STATUS_8822B(x) (((x) >> BIT_SHIFT_BT_PREDECT_STATUS_8822B) & BIT_MASK_BT_PREDECT_STATUS_8822B)
  6730. #define BIT_SHIFT_BT_CMD_INFO_8822B 0
  6731. #define BIT_MASK_BT_CMD_INFO_8822B 0xff
  6732. #define BIT_BT_CMD_INFO_8822B(x) (((x) & BIT_MASK_BT_CMD_INFO_8822B) << BIT_SHIFT_BT_CMD_INFO_8822B)
  6733. #define BIT_GET_BT_CMD_INFO_8822B(x) (((x) >> BIT_SHIFT_BT_CMD_INFO_8822B) & BIT_MASK_BT_CMD_INFO_8822B)
  6734. /* 2 REG_BT_INTERRUPT_CONTROL_REGISTER_8822B */
  6735. #define BIT_EN_MAC_NULL_PKT_NOTIFY_8822B BIT(31)
  6736. #define BIT_EN_WLAN_RPT_AND_BT_QUERY_8822B BIT(30)
  6737. #define BIT_EN_BT_STSTUS_RPT_8822B BIT(29)
  6738. #define BIT_EN_BT_POWER_8822B BIT(28)
  6739. #define BIT_EN_BT_CHANNEL_8822B BIT(27)
  6740. #define BIT_EN_BT_SLOT_CHANGE_8822B BIT(26)
  6741. #define BIT_EN_BT_PROFILE_OR_HID_8822B BIT(25)
  6742. #define BIT_WLAN_RPT_NOTIFY_8822B BIT(24)
  6743. #define BIT_SHIFT_WLAN_RPT_DATA_8822B 16
  6744. #define BIT_MASK_WLAN_RPT_DATA_8822B 0xff
  6745. #define BIT_WLAN_RPT_DATA_8822B(x) (((x) & BIT_MASK_WLAN_RPT_DATA_8822B) << BIT_SHIFT_WLAN_RPT_DATA_8822B)
  6746. #define BIT_GET_WLAN_RPT_DATA_8822B(x) (((x) >> BIT_SHIFT_WLAN_RPT_DATA_8822B) & BIT_MASK_WLAN_RPT_DATA_8822B)
  6747. #define BIT_SHIFT_CMD_ID_8822B 8
  6748. #define BIT_MASK_CMD_ID_8822B 0xff
  6749. #define BIT_CMD_ID_8822B(x) (((x) & BIT_MASK_CMD_ID_8822B) << BIT_SHIFT_CMD_ID_8822B)
  6750. #define BIT_GET_CMD_ID_8822B(x) (((x) >> BIT_SHIFT_CMD_ID_8822B) & BIT_MASK_CMD_ID_8822B)
  6751. #define BIT_SHIFT_BT_DATA_8822B 0
  6752. #define BIT_MASK_BT_DATA_8822B 0xff
  6753. #define BIT_BT_DATA_8822B(x) (((x) & BIT_MASK_BT_DATA_8822B) << BIT_SHIFT_BT_DATA_8822B)
  6754. #define BIT_GET_BT_DATA_8822B(x) (((x) >> BIT_SHIFT_BT_DATA_8822B) & BIT_MASK_BT_DATA_8822B)
  6755. /* 2 REG_WLAN_REPORT_TIME_OUT_CONTROL_REGISTER_8822B */
  6756. #define BIT_SHIFT_WLAN_RPT_TO_8822B 0
  6757. #define BIT_MASK_WLAN_RPT_TO_8822B 0xff
  6758. #define BIT_WLAN_RPT_TO_8822B(x) (((x) & BIT_MASK_WLAN_RPT_TO_8822B) << BIT_SHIFT_WLAN_RPT_TO_8822B)
  6759. #define BIT_GET_WLAN_RPT_TO_8822B(x) (((x) >> BIT_SHIFT_WLAN_RPT_TO_8822B) & BIT_MASK_WLAN_RPT_TO_8822B)
  6760. /* 2 REG_BT_ISOLATION_TABLE_REGISTER_REGISTER_8822B */
  6761. #define BIT_SHIFT_ISOLATION_CHK_8822B 1
  6762. #define BIT_MASK_ISOLATION_CHK_8822B 0x7fffffffffffffffffffL
  6763. #define BIT_ISOLATION_CHK_8822B(x) (((x) & BIT_MASK_ISOLATION_CHK_8822B) << BIT_SHIFT_ISOLATION_CHK_8822B)
  6764. #define BIT_GET_ISOLATION_CHK_8822B(x) (((x) >> BIT_SHIFT_ISOLATION_CHK_8822B) & BIT_MASK_ISOLATION_CHK_8822B)
  6765. #define BIT_ISOLATION_EN_8822B BIT(0)
  6766. /* 2 REG_BT_INTERRUPT_STATUS_REGISTER_8822B */
  6767. #define BIT_BT_HID_ISR_8822B BIT(7)
  6768. #define BIT_BT_QUERY_ISR_8822B BIT(6)
  6769. #define BIT_MAC_NULL_PKT_NOTIFY_ISR_8822B BIT(5)
  6770. #define BIT_WLAN_RPT_ISR_8822B BIT(4)
  6771. #define BIT_BT_POWER_ISR_8822B BIT(3)
  6772. #define BIT_BT_CHANNEL_ISR_8822B BIT(2)
  6773. #define BIT_BT_SLOT_CHANGE_ISR_8822B BIT(1)
  6774. #define BIT_BT_PROFILE_ISR_8822B BIT(0)
  6775. /* 2 REG_BT_TDMA_TIME_REGISTER_8822B */
  6776. #define BIT_SHIFT_BT_TIME_8822B 6
  6777. #define BIT_MASK_BT_TIME_8822B 0x3ffffff
  6778. #define BIT_BT_TIME_8822B(x) (((x) & BIT_MASK_BT_TIME_8822B) << BIT_SHIFT_BT_TIME_8822B)
  6779. #define BIT_GET_BT_TIME_8822B(x) (((x) >> BIT_SHIFT_BT_TIME_8822B) & BIT_MASK_BT_TIME_8822B)
  6780. #define BIT_SHIFT_BT_RPT_SAMPLE_RATE_8822B 0
  6781. #define BIT_MASK_BT_RPT_SAMPLE_RATE_8822B 0x3f
  6782. #define BIT_BT_RPT_SAMPLE_RATE_8822B(x) (((x) & BIT_MASK_BT_RPT_SAMPLE_RATE_8822B) << BIT_SHIFT_BT_RPT_SAMPLE_RATE_8822B)
  6783. #define BIT_GET_BT_RPT_SAMPLE_RATE_8822B(x) (((x) >> BIT_SHIFT_BT_RPT_SAMPLE_RATE_8822B) & BIT_MASK_BT_RPT_SAMPLE_RATE_8822B)
  6784. /* 2 REG_BT_ACT_REGISTER_8822B */
  6785. #define BIT_SHIFT_BT_EISR_EN_8822B 16
  6786. #define BIT_MASK_BT_EISR_EN_8822B 0xff
  6787. #define BIT_BT_EISR_EN_8822B(x) (((x) & BIT_MASK_BT_EISR_EN_8822B) << BIT_SHIFT_BT_EISR_EN_8822B)
  6788. #define BIT_GET_BT_EISR_EN_8822B(x) (((x) >> BIT_SHIFT_BT_EISR_EN_8822B) & BIT_MASK_BT_EISR_EN_8822B)
  6789. #define BIT_BT_ACT_FALLING_ISR_8822B BIT(10)
  6790. #define BIT_BT_ACT_RISING_ISR_8822B BIT(9)
  6791. #define BIT_TDMA_TO_ISR_8822B BIT(8)
  6792. #define BIT_SHIFT_BT_CH_8822B 0
  6793. #define BIT_MASK_BT_CH_8822B 0xff
  6794. #define BIT_BT_CH_8822B(x) (((x) & BIT_MASK_BT_CH_8822B) << BIT_SHIFT_BT_CH_8822B)
  6795. #define BIT_GET_BT_CH_8822B(x) (((x) >> BIT_SHIFT_BT_CH_8822B) & BIT_MASK_BT_CH_8822B)
  6796. /* 2 REG_OBFF_CTRL_BASIC_8822B */
  6797. #define BIT_OBFF_EN_V1_8822B BIT(31)
  6798. #define BIT_SHIFT_OBFF_STATE_V1_8822B 28
  6799. #define BIT_MASK_OBFF_STATE_V1_8822B 0x3
  6800. #define BIT_OBFF_STATE_V1_8822B(x) (((x) & BIT_MASK_OBFF_STATE_V1_8822B) << BIT_SHIFT_OBFF_STATE_V1_8822B)
  6801. #define BIT_GET_OBFF_STATE_V1_8822B(x) (((x) >> BIT_SHIFT_OBFF_STATE_V1_8822B) & BIT_MASK_OBFF_STATE_V1_8822B)
  6802. #define BIT_OBFF_ACT_RXDMA_EN_8822B BIT(27)
  6803. #define BIT_OBFF_BLOCK_INT_EN_8822B BIT(26)
  6804. #define BIT_OBFF_AUTOACT_EN_8822B BIT(25)
  6805. #define BIT_OBFF_AUTOIDLE_EN_8822B BIT(24)
  6806. #define BIT_SHIFT_WAKE_MAX_PLS_8822B 20
  6807. #define BIT_MASK_WAKE_MAX_PLS_8822B 0x7
  6808. #define BIT_WAKE_MAX_PLS_8822B(x) (((x) & BIT_MASK_WAKE_MAX_PLS_8822B) << BIT_SHIFT_WAKE_MAX_PLS_8822B)
  6809. #define BIT_GET_WAKE_MAX_PLS_8822B(x) (((x) >> BIT_SHIFT_WAKE_MAX_PLS_8822B) & BIT_MASK_WAKE_MAX_PLS_8822B)
  6810. #define BIT_SHIFT_WAKE_MIN_PLS_8822B 16
  6811. #define BIT_MASK_WAKE_MIN_PLS_8822B 0x7
  6812. #define BIT_WAKE_MIN_PLS_8822B(x) (((x) & BIT_MASK_WAKE_MIN_PLS_8822B) << BIT_SHIFT_WAKE_MIN_PLS_8822B)
  6813. #define BIT_GET_WAKE_MIN_PLS_8822B(x) (((x) >> BIT_SHIFT_WAKE_MIN_PLS_8822B) & BIT_MASK_WAKE_MIN_PLS_8822B)
  6814. #define BIT_SHIFT_WAKE_MAX_F2F_8822B 12
  6815. #define BIT_MASK_WAKE_MAX_F2F_8822B 0x7
  6816. #define BIT_WAKE_MAX_F2F_8822B(x) (((x) & BIT_MASK_WAKE_MAX_F2F_8822B) << BIT_SHIFT_WAKE_MAX_F2F_8822B)
  6817. #define BIT_GET_WAKE_MAX_F2F_8822B(x) (((x) >> BIT_SHIFT_WAKE_MAX_F2F_8822B) & BIT_MASK_WAKE_MAX_F2F_8822B)
  6818. #define BIT_SHIFT_WAKE_MIN_F2F_8822B 8
  6819. #define BIT_MASK_WAKE_MIN_F2F_8822B 0x7
  6820. #define BIT_WAKE_MIN_F2F_8822B(x) (((x) & BIT_MASK_WAKE_MIN_F2F_8822B) << BIT_SHIFT_WAKE_MIN_F2F_8822B)
  6821. #define BIT_GET_WAKE_MIN_F2F_8822B(x) (((x) >> BIT_SHIFT_WAKE_MIN_F2F_8822B) & BIT_MASK_WAKE_MIN_F2F_8822B)
  6822. #define BIT_APP_CPU_ACT_V1_8822B BIT(3)
  6823. #define BIT_APP_OBFF_V1_8822B BIT(2)
  6824. #define BIT_APP_IDLE_V1_8822B BIT(1)
  6825. #define BIT_APP_INIT_V1_8822B BIT(0)
  6826. /* 2 REG_OBFF_CTRL2_TIMER_8822B */
  6827. #define BIT_SHIFT_RX_HIGH_TIMER_IDX_8822B 24
  6828. #define BIT_MASK_RX_HIGH_TIMER_IDX_8822B 0x7
  6829. #define BIT_RX_HIGH_TIMER_IDX_8822B(x) (((x) & BIT_MASK_RX_HIGH_TIMER_IDX_8822B) << BIT_SHIFT_RX_HIGH_TIMER_IDX_8822B)
  6830. #define BIT_GET_RX_HIGH_TIMER_IDX_8822B(x) (((x) >> BIT_SHIFT_RX_HIGH_TIMER_IDX_8822B) & BIT_MASK_RX_HIGH_TIMER_IDX_8822B)
  6831. #define BIT_SHIFT_RX_MED_TIMER_IDX_8822B 16
  6832. #define BIT_MASK_RX_MED_TIMER_IDX_8822B 0x7
  6833. #define BIT_RX_MED_TIMER_IDX_8822B(x) (((x) & BIT_MASK_RX_MED_TIMER_IDX_8822B) << BIT_SHIFT_RX_MED_TIMER_IDX_8822B)
  6834. #define BIT_GET_RX_MED_TIMER_IDX_8822B(x) (((x) >> BIT_SHIFT_RX_MED_TIMER_IDX_8822B) & BIT_MASK_RX_MED_TIMER_IDX_8822B)
  6835. #define BIT_SHIFT_RX_LOW_TIMER_IDX_8822B 8
  6836. #define BIT_MASK_RX_LOW_TIMER_IDX_8822B 0x7
  6837. #define BIT_RX_LOW_TIMER_IDX_8822B(x) (((x) & BIT_MASK_RX_LOW_TIMER_IDX_8822B) << BIT_SHIFT_RX_LOW_TIMER_IDX_8822B)
  6838. #define BIT_GET_RX_LOW_TIMER_IDX_8822B(x) (((x) >> BIT_SHIFT_RX_LOW_TIMER_IDX_8822B) & BIT_MASK_RX_LOW_TIMER_IDX_8822B)
  6839. #define BIT_SHIFT_OBFF_INT_TIMER_IDX_8822B 0
  6840. #define BIT_MASK_OBFF_INT_TIMER_IDX_8822B 0x7
  6841. #define BIT_OBFF_INT_TIMER_IDX_8822B(x) (((x) & BIT_MASK_OBFF_INT_TIMER_IDX_8822B) << BIT_SHIFT_OBFF_INT_TIMER_IDX_8822B)
  6842. #define BIT_GET_OBFF_INT_TIMER_IDX_8822B(x) (((x) >> BIT_SHIFT_OBFF_INT_TIMER_IDX_8822B) & BIT_MASK_OBFF_INT_TIMER_IDX_8822B)
  6843. /* 2 REG_LTR_CTRL_BASIC_8822B */
  6844. #define BIT_LTR_EN_V1_8822B BIT(31)
  6845. #define BIT_LTR_HW_EN_V1_8822B BIT(30)
  6846. #define BIT_LRT_ACT_CTS_EN_8822B BIT(29)
  6847. #define BIT_LTR_ACT_RXPKT_EN_8822B BIT(28)
  6848. #define BIT_LTR_ACT_RXDMA_EN_8822B BIT(27)
  6849. #define BIT_LTR_IDLE_NO_SNOOP_8822B BIT(26)
  6850. #define BIT_SPDUP_MGTPKT_8822B BIT(25)
  6851. #define BIT_RX_AGG_EN_8822B BIT(24)
  6852. #define BIT_APP_LTR_ACT_8822B BIT(23)
  6853. #define BIT_APP_LTR_IDLE_8822B BIT(22)
  6854. #define BIT_SHIFT_HIGH_RATE_TRIG_SEL_8822B 20
  6855. #define BIT_MASK_HIGH_RATE_TRIG_SEL_8822B 0x3
  6856. #define BIT_HIGH_RATE_TRIG_SEL_8822B(x) (((x) & BIT_MASK_HIGH_RATE_TRIG_SEL_8822B) << BIT_SHIFT_HIGH_RATE_TRIG_SEL_8822B)
  6857. #define BIT_GET_HIGH_RATE_TRIG_SEL_8822B(x) (((x) >> BIT_SHIFT_HIGH_RATE_TRIG_SEL_8822B) & BIT_MASK_HIGH_RATE_TRIG_SEL_8822B)
  6858. #define BIT_SHIFT_MED_RATE_TRIG_SEL_8822B 18
  6859. #define BIT_MASK_MED_RATE_TRIG_SEL_8822B 0x3
  6860. #define BIT_MED_RATE_TRIG_SEL_8822B(x) (((x) & BIT_MASK_MED_RATE_TRIG_SEL_8822B) << BIT_SHIFT_MED_RATE_TRIG_SEL_8822B)
  6861. #define BIT_GET_MED_RATE_TRIG_SEL_8822B(x) (((x) >> BIT_SHIFT_MED_RATE_TRIG_SEL_8822B) & BIT_MASK_MED_RATE_TRIG_SEL_8822B)
  6862. #define BIT_SHIFT_LOW_RATE_TRIG_SEL_8822B 16
  6863. #define BIT_MASK_LOW_RATE_TRIG_SEL_8822B 0x3
  6864. #define BIT_LOW_RATE_TRIG_SEL_8822B(x) (((x) & BIT_MASK_LOW_RATE_TRIG_SEL_8822B) << BIT_SHIFT_LOW_RATE_TRIG_SEL_8822B)
  6865. #define BIT_GET_LOW_RATE_TRIG_SEL_8822B(x) (((x) >> BIT_SHIFT_LOW_RATE_TRIG_SEL_8822B) & BIT_MASK_LOW_RATE_TRIG_SEL_8822B)
  6866. #define BIT_SHIFT_HIGH_RATE_BD_IDX_8822B 8
  6867. #define BIT_MASK_HIGH_RATE_BD_IDX_8822B 0x7f
  6868. #define BIT_HIGH_RATE_BD_IDX_8822B(x) (((x) & BIT_MASK_HIGH_RATE_BD_IDX_8822B) << BIT_SHIFT_HIGH_RATE_BD_IDX_8822B)
  6869. #define BIT_GET_HIGH_RATE_BD_IDX_8822B(x) (((x) >> BIT_SHIFT_HIGH_RATE_BD_IDX_8822B) & BIT_MASK_HIGH_RATE_BD_IDX_8822B)
  6870. #define BIT_SHIFT_LOW_RATE_BD_IDX_8822B 0
  6871. #define BIT_MASK_LOW_RATE_BD_IDX_8822B 0x7f
  6872. #define BIT_LOW_RATE_BD_IDX_8822B(x) (((x) & BIT_MASK_LOW_RATE_BD_IDX_8822B) << BIT_SHIFT_LOW_RATE_BD_IDX_8822B)
  6873. #define BIT_GET_LOW_RATE_BD_IDX_8822B(x) (((x) >> BIT_SHIFT_LOW_RATE_BD_IDX_8822B) & BIT_MASK_LOW_RATE_BD_IDX_8822B)
  6874. /* 2 REG_LTR_CTRL2_TIMER_THRESHOLD_8822B */
  6875. #define BIT_SHIFT_RX_EMPTY_TIMER_IDX_8822B 24
  6876. #define BIT_MASK_RX_EMPTY_TIMER_IDX_8822B 0x7
  6877. #define BIT_RX_EMPTY_TIMER_IDX_8822B(x) (((x) & BIT_MASK_RX_EMPTY_TIMER_IDX_8822B) << BIT_SHIFT_RX_EMPTY_TIMER_IDX_8822B)
  6878. #define BIT_GET_RX_EMPTY_TIMER_IDX_8822B(x) (((x) >> BIT_SHIFT_RX_EMPTY_TIMER_IDX_8822B) & BIT_MASK_RX_EMPTY_TIMER_IDX_8822B)
  6879. #define BIT_SHIFT_RX_AFULL_TH_IDX_8822B 20
  6880. #define BIT_MASK_RX_AFULL_TH_IDX_8822B 0x7
  6881. #define BIT_RX_AFULL_TH_IDX_8822B(x) (((x) & BIT_MASK_RX_AFULL_TH_IDX_8822B) << BIT_SHIFT_RX_AFULL_TH_IDX_8822B)
  6882. #define BIT_GET_RX_AFULL_TH_IDX_8822B(x) (((x) >> BIT_SHIFT_RX_AFULL_TH_IDX_8822B) & BIT_MASK_RX_AFULL_TH_IDX_8822B)
  6883. #define BIT_SHIFT_RX_HIGH_TH_IDX_8822B 16
  6884. #define BIT_MASK_RX_HIGH_TH_IDX_8822B 0x7
  6885. #define BIT_RX_HIGH_TH_IDX_8822B(x) (((x) & BIT_MASK_RX_HIGH_TH_IDX_8822B) << BIT_SHIFT_RX_HIGH_TH_IDX_8822B)
  6886. #define BIT_GET_RX_HIGH_TH_IDX_8822B(x) (((x) >> BIT_SHIFT_RX_HIGH_TH_IDX_8822B) & BIT_MASK_RX_HIGH_TH_IDX_8822B)
  6887. #define BIT_SHIFT_RX_MED_TH_IDX_8822B 12
  6888. #define BIT_MASK_RX_MED_TH_IDX_8822B 0x7
  6889. #define BIT_RX_MED_TH_IDX_8822B(x) (((x) & BIT_MASK_RX_MED_TH_IDX_8822B) << BIT_SHIFT_RX_MED_TH_IDX_8822B)
  6890. #define BIT_GET_RX_MED_TH_IDX_8822B(x) (((x) >> BIT_SHIFT_RX_MED_TH_IDX_8822B) & BIT_MASK_RX_MED_TH_IDX_8822B)
  6891. #define BIT_SHIFT_RX_LOW_TH_IDX_8822B 8
  6892. #define BIT_MASK_RX_LOW_TH_IDX_8822B 0x7
  6893. #define BIT_RX_LOW_TH_IDX_8822B(x) (((x) & BIT_MASK_RX_LOW_TH_IDX_8822B) << BIT_SHIFT_RX_LOW_TH_IDX_8822B)
  6894. #define BIT_GET_RX_LOW_TH_IDX_8822B(x) (((x) >> BIT_SHIFT_RX_LOW_TH_IDX_8822B) & BIT_MASK_RX_LOW_TH_IDX_8822B)
  6895. #define BIT_SHIFT_LTR_SPACE_IDX_8822B 4
  6896. #define BIT_MASK_LTR_SPACE_IDX_8822B 0x3
  6897. #define BIT_LTR_SPACE_IDX_8822B(x) (((x) & BIT_MASK_LTR_SPACE_IDX_8822B) << BIT_SHIFT_LTR_SPACE_IDX_8822B)
  6898. #define BIT_GET_LTR_SPACE_IDX_8822B(x) (((x) >> BIT_SHIFT_LTR_SPACE_IDX_8822B) & BIT_MASK_LTR_SPACE_IDX_8822B)
  6899. #define BIT_SHIFT_LTR_IDLE_TIMER_IDX_8822B 0
  6900. #define BIT_MASK_LTR_IDLE_TIMER_IDX_8822B 0x7
  6901. #define BIT_LTR_IDLE_TIMER_IDX_8822B(x) (((x) & BIT_MASK_LTR_IDLE_TIMER_IDX_8822B) << BIT_SHIFT_LTR_IDLE_TIMER_IDX_8822B)
  6902. #define BIT_GET_LTR_IDLE_TIMER_IDX_8822B(x) (((x) >> BIT_SHIFT_LTR_IDLE_TIMER_IDX_8822B) & BIT_MASK_LTR_IDLE_TIMER_IDX_8822B)
  6903. /* 2 REG_LTR_IDLE_LATENCY_V1_8822B */
  6904. #define BIT_SHIFT_LTR_IDLE_L_8822B 0
  6905. #define BIT_MASK_LTR_IDLE_L_8822B 0xffffffffL
  6906. #define BIT_LTR_IDLE_L_8822B(x) (((x) & BIT_MASK_LTR_IDLE_L_8822B) << BIT_SHIFT_LTR_IDLE_L_8822B)
  6907. #define BIT_GET_LTR_IDLE_L_8822B(x) (((x) >> BIT_SHIFT_LTR_IDLE_L_8822B) & BIT_MASK_LTR_IDLE_L_8822B)
  6908. /* 2 REG_LTR_ACTIVE_LATENCY_V1_8822B */
  6909. #define BIT_SHIFT_LTR_ACT_L_8822B 0
  6910. #define BIT_MASK_LTR_ACT_L_8822B 0xffffffffL
  6911. #define BIT_LTR_ACT_L_8822B(x) (((x) & BIT_MASK_LTR_ACT_L_8822B) << BIT_SHIFT_LTR_ACT_L_8822B)
  6912. #define BIT_GET_LTR_ACT_L_8822B(x) (((x) >> BIT_SHIFT_LTR_ACT_L_8822B) & BIT_MASK_LTR_ACT_L_8822B)
  6913. /* 2 REG_ANTENNA_TRAINING_CONTROL_REGISTER_8822B */
  6914. #define BIT_APPEND_MACID_IN_RESP_EN_8822B BIT(50)
  6915. #define BIT_ADDR2_MATCH_EN_8822B BIT(49)
  6916. #define BIT_ANTTRN_EN_8822B BIT(48)
  6917. #define BIT_SHIFT_TRAIN_STA_ADDR_8822B 0
  6918. #define BIT_MASK_TRAIN_STA_ADDR_8822B 0xffffffffffffL
  6919. #define BIT_TRAIN_STA_ADDR_8822B(x) (((x) & BIT_MASK_TRAIN_STA_ADDR_8822B) << BIT_SHIFT_TRAIN_STA_ADDR_8822B)
  6920. #define BIT_GET_TRAIN_STA_ADDR_8822B(x) (((x) >> BIT_SHIFT_TRAIN_STA_ADDR_8822B) & BIT_MASK_TRAIN_STA_ADDR_8822B)
  6921. /* 2 REG_RSVD_0X7B4_8822B */
  6922. /* 2 REG_WMAC_PKTCNT_RWD_8822B */
  6923. #define BIT_SHIFT_PKTCNT_BSSIDMAP_8822B 4
  6924. #define BIT_MASK_PKTCNT_BSSIDMAP_8822B 0xf
  6925. #define BIT_PKTCNT_BSSIDMAP_8822B(x) (((x) & BIT_MASK_PKTCNT_BSSIDMAP_8822B) << BIT_SHIFT_PKTCNT_BSSIDMAP_8822B)
  6926. #define BIT_GET_PKTCNT_BSSIDMAP_8822B(x) (((x) >> BIT_SHIFT_PKTCNT_BSSIDMAP_8822B) & BIT_MASK_PKTCNT_BSSIDMAP_8822B)
  6927. #define BIT_PKTCNT_CNTRST_8822B BIT(1)
  6928. #define BIT_PKTCNT_CNTEN_8822B BIT(0)
  6929. /* 2 REG_WMAC_PKTCNT_CTRL_8822B */
  6930. #define BIT_WMAC_PKTCNT_TRST_8822B BIT(9)
  6931. #define BIT_WMAC_PKTCNT_FEN_8822B BIT(8)
  6932. #define BIT_SHIFT_WMAC_PKTCNT_CFGAD_8822B 0
  6933. #define BIT_MASK_WMAC_PKTCNT_CFGAD_8822B 0xff
  6934. #define BIT_WMAC_PKTCNT_CFGAD_8822B(x) (((x) & BIT_MASK_WMAC_PKTCNT_CFGAD_8822B) << BIT_SHIFT_WMAC_PKTCNT_CFGAD_8822B)
  6935. #define BIT_GET_WMAC_PKTCNT_CFGAD_8822B(x) (((x) >> BIT_SHIFT_WMAC_PKTCNT_CFGAD_8822B) & BIT_MASK_WMAC_PKTCNT_CFGAD_8822B)
  6936. /* 2 REG_IQ_DUMP_8822B */
  6937. #define BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8822B (64 & CPU_OPT_WIDTH)
  6938. #define BIT_MASK_R_WMAC_MATCH_REF_MAC_8822B 0xffffffffL
  6939. #define BIT_R_WMAC_MATCH_REF_MAC_8822B(x) (((x) & BIT_MASK_R_WMAC_MATCH_REF_MAC_8822B) << BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8822B)
  6940. #define BIT_GET_R_WMAC_MATCH_REF_MAC_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8822B) & BIT_MASK_R_WMAC_MATCH_REF_MAC_8822B)
  6941. #define BIT_SHIFT_R_WMAC_MASK_LA_MAC_8822B (32 & CPU_OPT_WIDTH)
  6942. #define BIT_MASK_R_WMAC_MASK_LA_MAC_8822B 0xffffffffL
  6943. #define BIT_R_WMAC_MASK_LA_MAC_8822B(x) (((x) & BIT_MASK_R_WMAC_MASK_LA_MAC_8822B) << BIT_SHIFT_R_WMAC_MASK_LA_MAC_8822B)
  6944. #define BIT_GET_R_WMAC_MASK_LA_MAC_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_MASK_LA_MAC_8822B) & BIT_MASK_R_WMAC_MASK_LA_MAC_8822B)
  6945. #define BIT_SHIFT_DUMP_OK_ADDR_8822B 15
  6946. #define BIT_MASK_DUMP_OK_ADDR_8822B 0x1ffff
  6947. #define BIT_DUMP_OK_ADDR_8822B(x) (((x) & BIT_MASK_DUMP_OK_ADDR_8822B) << BIT_SHIFT_DUMP_OK_ADDR_8822B)
  6948. #define BIT_GET_DUMP_OK_ADDR_8822B(x) (((x) >> BIT_SHIFT_DUMP_OK_ADDR_8822B) & BIT_MASK_DUMP_OK_ADDR_8822B)
  6949. #define BIT_SHIFT_R_TRIG_TIME_SEL_8822B 8
  6950. #define BIT_MASK_R_TRIG_TIME_SEL_8822B 0x7f
  6951. #define BIT_R_TRIG_TIME_SEL_8822B(x) (((x) & BIT_MASK_R_TRIG_TIME_SEL_8822B) << BIT_SHIFT_R_TRIG_TIME_SEL_8822B)
  6952. #define BIT_GET_R_TRIG_TIME_SEL_8822B(x) (((x) >> BIT_SHIFT_R_TRIG_TIME_SEL_8822B) & BIT_MASK_R_TRIG_TIME_SEL_8822B)
  6953. #define BIT_SHIFT_R_MAC_TRIG_SEL_8822B 6
  6954. #define BIT_MASK_R_MAC_TRIG_SEL_8822B 0x3
  6955. #define BIT_R_MAC_TRIG_SEL_8822B(x) (((x) & BIT_MASK_R_MAC_TRIG_SEL_8822B) << BIT_SHIFT_R_MAC_TRIG_SEL_8822B)
  6956. #define BIT_GET_R_MAC_TRIG_SEL_8822B(x) (((x) >> BIT_SHIFT_R_MAC_TRIG_SEL_8822B) & BIT_MASK_R_MAC_TRIG_SEL_8822B)
  6957. #define BIT_MAC_TRIG_REG_8822B BIT(5)
  6958. #define BIT_SHIFT_R_LEVEL_PULSE_SEL_8822B 3
  6959. #define BIT_MASK_R_LEVEL_PULSE_SEL_8822B 0x3
  6960. #define BIT_R_LEVEL_PULSE_SEL_8822B(x) (((x) & BIT_MASK_R_LEVEL_PULSE_SEL_8822B) << BIT_SHIFT_R_LEVEL_PULSE_SEL_8822B)
  6961. #define BIT_GET_R_LEVEL_PULSE_SEL_8822B(x) (((x) >> BIT_SHIFT_R_LEVEL_PULSE_SEL_8822B) & BIT_MASK_R_LEVEL_PULSE_SEL_8822B)
  6962. #define BIT_EN_LA_MAC_8822B BIT(2)
  6963. #define BIT_R_EN_IQDUMP_8822B BIT(1)
  6964. #define BIT_R_IQDATA_DUMP_8822B BIT(0)
  6965. /* 2 REG_WMAC_FTM_CTL_8822B */
  6966. #define BIT_RXFTM_TXACK_SC_8822B BIT(6)
  6967. #define BIT_RXFTM_TXACK_BW_8822B BIT(5)
  6968. #define BIT_RXFTM_EN_8822B BIT(3)
  6969. #define BIT_RXFTMREQ_BYDRV_8822B BIT(2)
  6970. #define BIT_RXFTMREQ_EN_8822B BIT(1)
  6971. #define BIT_FTM_EN_8822B BIT(0)
  6972. /* 2 REG_WMAC_IQ_MDPK_FUNC_8822B */
  6973. /* 2 REG_WMAC_OPTION_FUNCTION_8822B */
  6974. #define BIT_SHIFT_R_WMAC_RX_FIL_LEN_8822B (64 & CPU_OPT_WIDTH)
  6975. #define BIT_MASK_R_WMAC_RX_FIL_LEN_8822B 0xffff
  6976. #define BIT_R_WMAC_RX_FIL_LEN_8822B(x) (((x) & BIT_MASK_R_WMAC_RX_FIL_LEN_8822B) << BIT_SHIFT_R_WMAC_RX_FIL_LEN_8822B)
  6977. #define BIT_GET_R_WMAC_RX_FIL_LEN_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_RX_FIL_LEN_8822B) & BIT_MASK_R_WMAC_RX_FIL_LEN_8822B)
  6978. #define BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8822B (56 & CPU_OPT_WIDTH)
  6979. #define BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8822B 0xff
  6980. #define BIT_R_WMAC_RXFIFO_FULL_TH_8822B(x) (((x) & BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8822B) << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8822B)
  6981. #define BIT_GET_R_WMAC_RXFIFO_FULL_TH_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8822B) & BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8822B)
  6982. #define BIT_R_WMAC_RX_SYNCFIFO_SYNC_8822B BIT(55)
  6983. #define BIT_R_WMAC_RXRST_DLY_8822B BIT(54)
  6984. #define BIT_R_WMAC_SRCH_TXRPT_REF_DROP_8822B BIT(53)
  6985. #define BIT_R_WMAC_SRCH_TXRPT_UA1_8822B BIT(52)
  6986. #define BIT_R_WMAC_SRCH_TXRPT_TYPE_8822B BIT(51)
  6987. #define BIT_R_WMAC_NDP_RST_8822B BIT(50)
  6988. #define BIT_R_WMAC_POWINT_EN_8822B BIT(49)
  6989. #define BIT_R_WMAC_SRCH_TXRPT_PERPKT_8822B BIT(48)
  6990. #define BIT_R_WMAC_SRCH_TXRPT_MID_8822B BIT(47)
  6991. #define BIT_R_WMAC_PFIN_TOEN_8822B BIT(46)
  6992. #define BIT_R_WMAC_FIL_SECERR_8822B BIT(45)
  6993. #define BIT_R_WMAC_FIL_CTLPKTLEN_8822B BIT(44)
  6994. #define BIT_R_WMAC_FIL_FCTYPE_8822B BIT(43)
  6995. #define BIT_R_WMAC_FIL_FCPROVER_8822B BIT(42)
  6996. #define BIT_R_WMAC_PHYSTS_SNIF_8822B BIT(41)
  6997. #define BIT_R_WMAC_PHYSTS_PLCP_8822B BIT(40)
  6998. #define BIT_R_MAC_TCR_VBONF_RD_8822B BIT(39)
  6999. #define BIT_R_WMAC_TCR_MPAR_NDP_8822B BIT(38)
  7000. #define BIT_R_WMAC_NDP_FILTER_8822B BIT(37)
  7001. #define BIT_R_WMAC_RXLEN_SEL_8822B BIT(36)
  7002. #define BIT_R_WMAC_RXLEN_SEL1_8822B BIT(35)
  7003. #define BIT_R_OFDM_FILTER_8822B BIT(34)
  7004. #define BIT_R_WMAC_CHK_OFDM_LEN_8822B BIT(33)
  7005. #define BIT_R_WMAC_CHK_CCK_LEN_8822B BIT(32)
  7006. #define BIT_SHIFT_R_OFDM_LEN_8822B 26
  7007. #define BIT_MASK_R_OFDM_LEN_8822B 0x3f
  7008. #define BIT_R_OFDM_LEN_8822B(x) (((x) & BIT_MASK_R_OFDM_LEN_8822B) << BIT_SHIFT_R_OFDM_LEN_8822B)
  7009. #define BIT_GET_R_OFDM_LEN_8822B(x) (((x) >> BIT_SHIFT_R_OFDM_LEN_8822B) & BIT_MASK_R_OFDM_LEN_8822B)
  7010. #define BIT_SHIFT_R_CCK_LEN_8822B 0
  7011. #define BIT_MASK_R_CCK_LEN_8822B 0xffff
  7012. #define BIT_R_CCK_LEN_8822B(x) (((x) & BIT_MASK_R_CCK_LEN_8822B) << BIT_SHIFT_R_CCK_LEN_8822B)
  7013. #define BIT_GET_R_CCK_LEN_8822B(x) (((x) >> BIT_SHIFT_R_CCK_LEN_8822B) & BIT_MASK_R_CCK_LEN_8822B)
  7014. /* 2 REG_RX_FILTER_FUNCTION_8822B */
  7015. #define BIT_R_WMAC_MHRDDY_LATCH_8822B BIT(14)
  7016. #define BIT_R_WMAC_MHRDDY_CLR_8822B BIT(13)
  7017. #define BIT_R_RXPKTCTL_FSM_BASED_MPDURDY1_8822B BIT(12)
  7018. #define BIT_WMAC_DIS_VHT_PLCP_CHK_MU_8822B BIT(11)
  7019. #define BIT_R_CHK_DELIMIT_LEN_8822B BIT(10)
  7020. #define BIT_R_REAPTER_ADDR_MATCH_8822B BIT(9)
  7021. #define BIT_R_RXPKTCTL_FSM_BASED_MPDURDY_8822B BIT(8)
  7022. #define BIT_R_LATCH_MACHRDY_8822B BIT(7)
  7023. #define BIT_R_WMAC_RXFIL_REND_8822B BIT(6)
  7024. #define BIT_R_WMAC_MPDURDY_CLR_8822B BIT(5)
  7025. #define BIT_R_WMAC_CLRRXSEC_8822B BIT(4)
  7026. #define BIT_R_WMAC_RXFIL_RDEL_8822B BIT(3)
  7027. #define BIT_R_WMAC_RXFIL_FCSE_8822B BIT(2)
  7028. #define BIT_R_WMAC_RXFIL_MESH_DEL_8822B BIT(1)
  7029. #define BIT_R_WMAC_RXFIL_MASKM_8822B BIT(0)
  7030. /* 2 REG_NDP_SIG_8822B */
  7031. #define BIT_SHIFT_R_WMAC_TXNDP_SIGB_8822B 0
  7032. #define BIT_MASK_R_WMAC_TXNDP_SIGB_8822B 0x1fffff
  7033. #define BIT_R_WMAC_TXNDP_SIGB_8822B(x) (((x) & BIT_MASK_R_WMAC_TXNDP_SIGB_8822B) << BIT_SHIFT_R_WMAC_TXNDP_SIGB_8822B)
  7034. #define BIT_GET_R_WMAC_TXNDP_SIGB_8822B(x) (((x) >> BIT_SHIFT_R_WMAC_TXNDP_SIGB_8822B) & BIT_MASK_R_WMAC_TXNDP_SIGB_8822B)
  7035. /* 2 REG_TXCMD_INFO_FOR_RSP_PKT_8822B */
  7036. #define BIT_SHIFT_R_MAC_DEBUG_8822B (32 & CPU_OPT_WIDTH)
  7037. #define BIT_MASK_R_MAC_DEBUG_8822B 0xffffffffL
  7038. #define BIT_R_MAC_DEBUG_8822B(x) (((x) & BIT_MASK_R_MAC_DEBUG_8822B) << BIT_SHIFT_R_MAC_DEBUG_8822B)
  7039. #define BIT_GET_R_MAC_DEBUG_8822B(x) (((x) >> BIT_SHIFT_R_MAC_DEBUG_8822B) & BIT_MASK_R_MAC_DEBUG_8822B)
  7040. #define BIT_SHIFT_R_MAC_DBG_SHIFT_8822B 8
  7041. #define BIT_MASK_R_MAC_DBG_SHIFT_8822B 0x7
  7042. #define BIT_R_MAC_DBG_SHIFT_8822B(x) (((x) & BIT_MASK_R_MAC_DBG_SHIFT_8822B) << BIT_SHIFT_R_MAC_DBG_SHIFT_8822B)
  7043. #define BIT_GET_R_MAC_DBG_SHIFT_8822B(x) (((x) >> BIT_SHIFT_R_MAC_DBG_SHIFT_8822B) & BIT_MASK_R_MAC_DBG_SHIFT_8822B)
  7044. #define BIT_SHIFT_R_MAC_DBG_SEL_8822B 0
  7045. #define BIT_MASK_R_MAC_DBG_SEL_8822B 0x3
  7046. #define BIT_R_MAC_DBG_SEL_8822B(x) (((x) & BIT_MASK_R_MAC_DBG_SEL_8822B) << BIT_SHIFT_R_MAC_DBG_SEL_8822B)
  7047. #define BIT_GET_R_MAC_DBG_SEL_8822B(x) (((x) >> BIT_SHIFT_R_MAC_DBG_SEL_8822B) & BIT_MASK_R_MAC_DBG_SEL_8822B)
  7048. /* 2 REG_RTS_ADDRESS_0_8822B */
  7049. /* 2 REG_RTS_ADDRESS_1_8822B */
  7050. /* 2 REG__RPFM_MAP1_8822B (RX PAYLOAD FILTER MAP FRAME TYPE CONTROL REGISTER GROUP 1 */
  7051. #define BIT_DATA_RPFM15EN_8822B BIT(15)
  7052. #define BIT_DATA_RPFM14EN_8822B BIT(14)
  7053. #define BIT_DATA_RPFM13EN_8822B BIT(13)
  7054. #define BIT_DATA_RPFM12EN_8822B BIT(12)
  7055. #define BIT_DATA_RPFM11EN_8822B BIT(11)
  7056. #define BIT_DATA_RPFM10EN_8822B BIT(10)
  7057. #define BIT_DATA_RPFM9EN_8822B BIT(9)
  7058. #define BIT_DATA_RPFM8EN_8822B BIT(8)
  7059. #define BIT_DATA_RPFM7EN_8822B BIT(7)
  7060. #define BIT_DATA_RPFM6EN_8822B BIT(6)
  7061. #define BIT_DATA_RPFM5EN_8822B BIT(5)
  7062. #define BIT_DATA_RPFM4EN_8822B BIT(4)
  7063. #define BIT_DATA_RPFM3EN_8822B BIT(3)
  7064. #define BIT_DATA_RPFM2EN_8822B BIT(2)
  7065. #define BIT_DATA_RPFM1EN_8822B BIT(1)
  7066. #define BIT_DATA_RPFM0EN_8822B BIT(0)
  7067. /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1_8822B */
  7068. #define BIT_LTECOEX_ACCESS_START_V1_8822B BIT(31)
  7069. #define BIT_LTECOEX_WRITE_MODE_V1_8822B BIT(30)
  7070. #define BIT_LTECOEX_READY_BIT_V1_8822B BIT(29)
  7071. #define BIT_SHIFT_WRITE_BYTE_EN_V1_8822B 16
  7072. #define BIT_MASK_WRITE_BYTE_EN_V1_8822B 0xf
  7073. #define BIT_WRITE_BYTE_EN_V1_8822B(x) (((x) & BIT_MASK_WRITE_BYTE_EN_V1_8822B) << BIT_SHIFT_WRITE_BYTE_EN_V1_8822B)
  7074. #define BIT_GET_WRITE_BYTE_EN_V1_8822B(x) (((x) >> BIT_SHIFT_WRITE_BYTE_EN_V1_8822B) & BIT_MASK_WRITE_BYTE_EN_V1_8822B)
  7075. #define BIT_SHIFT_LTECOEX_REG_ADDR_V1_8822B 0
  7076. #define BIT_MASK_LTECOEX_REG_ADDR_V1_8822B 0xffff
  7077. #define BIT_LTECOEX_REG_ADDR_V1_8822B(x) (((x) & BIT_MASK_LTECOEX_REG_ADDR_V1_8822B) << BIT_SHIFT_LTECOEX_REG_ADDR_V1_8822B)
  7078. #define BIT_GET_LTECOEX_REG_ADDR_V1_8822B(x) (((x) >> BIT_SHIFT_LTECOEX_REG_ADDR_V1_8822B) & BIT_MASK_LTECOEX_REG_ADDR_V1_8822B)
  7079. /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1_8822B */
  7080. #define BIT_SHIFT_LTECOEX_W_DATA_V1_8822B 0
  7081. #define BIT_MASK_LTECOEX_W_DATA_V1_8822B 0xffffffffL
  7082. #define BIT_LTECOEX_W_DATA_V1_8822B(x) (((x) & BIT_MASK_LTECOEX_W_DATA_V1_8822B) << BIT_SHIFT_LTECOEX_W_DATA_V1_8822B)
  7083. #define BIT_GET_LTECOEX_W_DATA_V1_8822B(x) (((x) >> BIT_SHIFT_LTECOEX_W_DATA_V1_8822B) & BIT_MASK_LTECOEX_W_DATA_V1_8822B)
  7084. /* 2 REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1_8822B */
  7085. #define BIT_SHIFT_LTECOEX_R_DATA_V1_8822B 0
  7086. #define BIT_MASK_LTECOEX_R_DATA_V1_8822B 0xffffffffL
  7087. #define BIT_LTECOEX_R_DATA_V1_8822B(x) (((x) & BIT_MASK_LTECOEX_R_DATA_V1_8822B) << BIT_SHIFT_LTECOEX_R_DATA_V1_8822B)
  7088. #define BIT_GET_LTECOEX_R_DATA_V1_8822B(x) (((x) >> BIT_SHIFT_LTECOEX_R_DATA_V1_8822B) & BIT_MASK_LTECOEX_R_DATA_V1_8822B)
  7089. /* 2 REG_NOT_VALID_8822B */
  7090. /* 2 REG_SDIO_TX_CTRL_8822B */
  7091. #define BIT_SHIFT_SDIO_INT_TIMEOUT_8822B 16
  7092. #define BIT_MASK_SDIO_INT_TIMEOUT_8822B 0xffff
  7093. #define BIT_SDIO_INT_TIMEOUT_8822B(x) (((x) & BIT_MASK_SDIO_INT_TIMEOUT_8822B) << BIT_SHIFT_SDIO_INT_TIMEOUT_8822B)
  7094. #define BIT_GET_SDIO_INT_TIMEOUT_8822B(x) (((x) >> BIT_SHIFT_SDIO_INT_TIMEOUT_8822B) & BIT_MASK_SDIO_INT_TIMEOUT_8822B)
  7095. #define BIT_IO_ERR_STATUS_8822B BIT(15)
  7096. #define BIT_REPLY_ERRCRC_IN_DATA_8822B BIT(9)
  7097. #define BIT_EN_CMD53_OVERLAP_8822B BIT(8)
  7098. #define BIT_REPLY_ERR_IN_R5_8822B BIT(7)
  7099. #define BIT_R18A_EN_8822B BIT(6)
  7100. #define BIT_INIT_CMD_EN_8822B BIT(5)
  7101. #define BIT_EN_RXDMA_MASK_INT_8822B BIT(2)
  7102. #define BIT_EN_MASK_TIMER_8822B BIT(1)
  7103. #define BIT_CMD_ERR_STOP_INT_EN_8822B BIT(0)
  7104. /* 2 REG_SDIO_HIMR_8822B */
  7105. #define BIT_SDIO_CRCERR_MSK_8822B BIT(31)
  7106. #define BIT_SDIO_HSISR3_IND_MSK_8822B BIT(30)
  7107. #define BIT_SDIO_HSISR2_IND_MSK_8822B BIT(29)
  7108. #define BIT_SDIO_HEISR_IND_MSK_8822B BIT(28)
  7109. #define BIT_SDIO_CTWEND_MSK_8822B BIT(27)
  7110. #define BIT_SDIO_ATIMEND_E_MSK_8822B BIT(26)
  7111. #define BIT_SDIIO_ATIMEND_MSK_8822B BIT(25)
  7112. #define BIT_SDIO_OCPINT_MSK_8822B BIT(24)
  7113. #define BIT_SDIO_PSTIMEOUT_MSK_8822B BIT(23)
  7114. #define BIT_SDIO_GTINT4_MSK_8822B BIT(22)
  7115. #define BIT_SDIO_GTINT3_MSK_8822B BIT(21)
  7116. #define BIT_SDIO_HSISR_IND_MSK_8822B BIT(20)
  7117. #define BIT_SDIO_CPWM2_MSK_8822B BIT(19)
  7118. #define BIT_SDIO_CPWM1_MSK_8822B BIT(18)
  7119. #define BIT_SDIO_C2HCMD_INT_MSK_8822B BIT(17)
  7120. #define BIT_SDIO_BCNERLY_INT_MSK_8822B BIT(16)
  7121. #define BIT_SDIO_TXBCNERR_MSK_8822B BIT(7)
  7122. #define BIT_SDIO_TXBCNOK_MSK_8822B BIT(6)
  7123. #define BIT_SDIO_RXFOVW_MSK_8822B BIT(5)
  7124. #define BIT_SDIO_TXFOVW_MSK_8822B BIT(4)
  7125. #define BIT_SDIO_RXERR_MSK_8822B BIT(3)
  7126. #define BIT_SDIO_TXERR_MSK_8822B BIT(2)
  7127. #define BIT_SDIO_AVAL_MSK_8822B BIT(1)
  7128. #define BIT_RX_REQUEST_MSK_8822B BIT(0)
  7129. /* 2 REG_SDIO_HISR_8822B */
  7130. #define BIT_SDIO_CRCERR_8822B BIT(31)
  7131. #define BIT_SDIO_HSISR3_IND_8822B BIT(30)
  7132. #define BIT_SDIO_HSISR2_IND_8822B BIT(29)
  7133. #define BIT_SDIO_HEISR_IND_8822B BIT(28)
  7134. #define BIT_SDIO_CTWEND_8822B BIT(27)
  7135. #define BIT_SDIO_ATIMEND_E_8822B BIT(26)
  7136. #define BIT_SDIO_ATIMEND_8822B BIT(25)
  7137. #define BIT_SDIO_OCPINT_8822B BIT(24)
  7138. #define BIT_SDIO_PSTIMEOUT_8822B BIT(23)
  7139. #define BIT_SDIO_GTINT4_8822B BIT(22)
  7140. #define BIT_SDIO_GTINT3_8822B BIT(21)
  7141. #define BIT_SDIO_HSISR_IND_8822B BIT(20)
  7142. #define BIT_SDIO_CPWM2_8822B BIT(19)
  7143. #define BIT_SDIO_CPWM1_8822B BIT(18)
  7144. #define BIT_SDIO_C2HCMD_INT_8822B BIT(17)
  7145. #define BIT_SDIO_BCNERLY_INT_8822B BIT(16)
  7146. #define BIT_SDIO_TXBCNERR_8822B BIT(7)
  7147. #define BIT_SDIO_TXBCNOK_8822B BIT(6)
  7148. #define BIT_SDIO_RXFOVW_8822B BIT(5)
  7149. #define BIT_SDIO_TXFOVW_8822B BIT(4)
  7150. #define BIT_SDIO_RXERR_8822B BIT(3)
  7151. #define BIT_SDIO_TXERR_8822B BIT(2)
  7152. #define BIT_SDIO_AVAL_8822B BIT(1)
  7153. #define BIT_RX_REQUEST_8822B BIT(0)
  7154. /* 2 REG_SDIO_RX_REQ_LEN_8822B */
  7155. #define BIT_SHIFT_RX_REQ_LEN_V1_8822B 0
  7156. #define BIT_MASK_RX_REQ_LEN_V1_8822B 0x3ffff
  7157. #define BIT_RX_REQ_LEN_V1_8822B(x) (((x) & BIT_MASK_RX_REQ_LEN_V1_8822B) << BIT_SHIFT_RX_REQ_LEN_V1_8822B)
  7158. #define BIT_GET_RX_REQ_LEN_V1_8822B(x) (((x) >> BIT_SHIFT_RX_REQ_LEN_V1_8822B) & BIT_MASK_RX_REQ_LEN_V1_8822B)
  7159. /* 2 REG_SDIO_FREE_TXPG_SEQ_V1_8822B */
  7160. #define BIT_SHIFT_FREE_TXPG_SEQ_8822B 0
  7161. #define BIT_MASK_FREE_TXPG_SEQ_8822B 0xff
  7162. #define BIT_FREE_TXPG_SEQ_8822B(x) (((x) & BIT_MASK_FREE_TXPG_SEQ_8822B) << BIT_SHIFT_FREE_TXPG_SEQ_8822B)
  7163. #define BIT_GET_FREE_TXPG_SEQ_8822B(x) (((x) >> BIT_SHIFT_FREE_TXPG_SEQ_8822B) & BIT_MASK_FREE_TXPG_SEQ_8822B)
  7164. /* 2 REG_SDIO_FREE_TXPG_8822B */
  7165. #define BIT_SHIFT_MID_FREEPG_V1_8822B 16
  7166. #define BIT_MASK_MID_FREEPG_V1_8822B 0xfff
  7167. #define BIT_MID_FREEPG_V1_8822B(x) (((x) & BIT_MASK_MID_FREEPG_V1_8822B) << BIT_SHIFT_MID_FREEPG_V1_8822B)
  7168. #define BIT_GET_MID_FREEPG_V1_8822B(x) (((x) >> BIT_SHIFT_MID_FREEPG_V1_8822B) & BIT_MASK_MID_FREEPG_V1_8822B)
  7169. #define BIT_SHIFT_HIQ_FREEPG_V1_8822B 0
  7170. #define BIT_MASK_HIQ_FREEPG_V1_8822B 0xfff
  7171. #define BIT_HIQ_FREEPG_V1_8822B(x) (((x) & BIT_MASK_HIQ_FREEPG_V1_8822B) << BIT_SHIFT_HIQ_FREEPG_V1_8822B)
  7172. #define BIT_GET_HIQ_FREEPG_V1_8822B(x) (((x) >> BIT_SHIFT_HIQ_FREEPG_V1_8822B) & BIT_MASK_HIQ_FREEPG_V1_8822B)
  7173. /* 2 REG_SDIO_FREE_TXPG2_8822B */
  7174. #define BIT_SHIFT_PUB_FREEPG_V1_8822B 16
  7175. #define BIT_MASK_PUB_FREEPG_V1_8822B 0xfff
  7176. #define BIT_PUB_FREEPG_V1_8822B(x) (((x) & BIT_MASK_PUB_FREEPG_V1_8822B) << BIT_SHIFT_PUB_FREEPG_V1_8822B)
  7177. #define BIT_GET_PUB_FREEPG_V1_8822B(x) (((x) >> BIT_SHIFT_PUB_FREEPG_V1_8822B) & BIT_MASK_PUB_FREEPG_V1_8822B)
  7178. #define BIT_SHIFT_LOW_FREEPG_V1_8822B 0
  7179. #define BIT_MASK_LOW_FREEPG_V1_8822B 0xfff
  7180. #define BIT_LOW_FREEPG_V1_8822B(x) (((x) & BIT_MASK_LOW_FREEPG_V1_8822B) << BIT_SHIFT_LOW_FREEPG_V1_8822B)
  7181. #define BIT_GET_LOW_FREEPG_V1_8822B(x) (((x) >> BIT_SHIFT_LOW_FREEPG_V1_8822B) & BIT_MASK_LOW_FREEPG_V1_8822B)
  7182. /* 2 REG_SDIO_OQT_FREE_TXPG_V1_8822B */
  7183. #define BIT_SHIFT_NOAC_OQT_FREEPG_V1_8822B 24
  7184. #define BIT_MASK_NOAC_OQT_FREEPG_V1_8822B 0xff
  7185. #define BIT_NOAC_OQT_FREEPG_V1_8822B(x) (((x) & BIT_MASK_NOAC_OQT_FREEPG_V1_8822B) << BIT_SHIFT_NOAC_OQT_FREEPG_V1_8822B)
  7186. #define BIT_GET_NOAC_OQT_FREEPG_V1_8822B(x) (((x) >> BIT_SHIFT_NOAC_OQT_FREEPG_V1_8822B) & BIT_MASK_NOAC_OQT_FREEPG_V1_8822B)
  7187. #define BIT_SHIFT_AC_OQT_FREEPG_V1_8822B 16
  7188. #define BIT_MASK_AC_OQT_FREEPG_V1_8822B 0xff
  7189. #define BIT_AC_OQT_FREEPG_V1_8822B(x) (((x) & BIT_MASK_AC_OQT_FREEPG_V1_8822B) << BIT_SHIFT_AC_OQT_FREEPG_V1_8822B)
  7190. #define BIT_GET_AC_OQT_FREEPG_V1_8822B(x) (((x) >> BIT_SHIFT_AC_OQT_FREEPG_V1_8822B) & BIT_MASK_AC_OQT_FREEPG_V1_8822B)
  7191. #define BIT_SHIFT_EXQ_FREEPG_V1_8822B 0
  7192. #define BIT_MASK_EXQ_FREEPG_V1_8822B 0xfff
  7193. #define BIT_EXQ_FREEPG_V1_8822B(x) (((x) & BIT_MASK_EXQ_FREEPG_V1_8822B) << BIT_SHIFT_EXQ_FREEPG_V1_8822B)
  7194. #define BIT_GET_EXQ_FREEPG_V1_8822B(x) (((x) >> BIT_SHIFT_EXQ_FREEPG_V1_8822B) & BIT_MASK_EXQ_FREEPG_V1_8822B)
  7195. /* 2 REG_SDIO_HTSFR_INFO_8822B */
  7196. #define BIT_SHIFT_HTSFR1_8822B 16
  7197. #define BIT_MASK_HTSFR1_8822B 0xffff
  7198. #define BIT_HTSFR1_8822B(x) (((x) & BIT_MASK_HTSFR1_8822B) << BIT_SHIFT_HTSFR1_8822B)
  7199. #define BIT_GET_HTSFR1_8822B(x) (((x) >> BIT_SHIFT_HTSFR1_8822B) & BIT_MASK_HTSFR1_8822B)
  7200. #define BIT_SHIFT_HTSFR0_8822B 0
  7201. #define BIT_MASK_HTSFR0_8822B 0xffff
  7202. #define BIT_HTSFR0_8822B(x) (((x) & BIT_MASK_HTSFR0_8822B) << BIT_SHIFT_HTSFR0_8822B)
  7203. #define BIT_GET_HTSFR0_8822B(x) (((x) >> BIT_SHIFT_HTSFR0_8822B) & BIT_MASK_HTSFR0_8822B)
  7204. /* 2 REG_SDIO_HCPWM1_V2_8822B */
  7205. #define BIT_TOGGLING_8822B BIT(7)
  7206. #define BIT_ACK_8822B BIT(6)
  7207. #define BIT_SYS_CLK_8822B BIT(0)
  7208. /* 2 REG_SDIO_HCPWM2_V2_8822B */
  7209. /* 2 REG_SDIO_INDIRECT_REG_CFG_8822B */
  7210. #define BIT_INDIRECT_REG_RDY_8822B BIT(20)
  7211. #define BIT_INDIRECT_REG_R_8822B BIT(19)
  7212. #define BIT_INDIRECT_REG_W_8822B BIT(18)
  7213. #define BIT_SHIFT_INDIRECT_REG_SIZE_8822B 16
  7214. #define BIT_MASK_INDIRECT_REG_SIZE_8822B 0x3
  7215. #define BIT_INDIRECT_REG_SIZE_8822B(x) (((x) & BIT_MASK_INDIRECT_REG_SIZE_8822B) << BIT_SHIFT_INDIRECT_REG_SIZE_8822B)
  7216. #define BIT_GET_INDIRECT_REG_SIZE_8822B(x) (((x) >> BIT_SHIFT_INDIRECT_REG_SIZE_8822B) & BIT_MASK_INDIRECT_REG_SIZE_8822B)
  7217. #define BIT_SHIFT_INDIRECT_REG_ADDR_8822B 0
  7218. #define BIT_MASK_INDIRECT_REG_ADDR_8822B 0xffff
  7219. #define BIT_INDIRECT_REG_ADDR_8822B(x) (((x) & BIT_MASK_INDIRECT_REG_ADDR_8822B) << BIT_SHIFT_INDIRECT_REG_ADDR_8822B)
  7220. #define BIT_GET_INDIRECT_REG_ADDR_8822B(x) (((x) >> BIT_SHIFT_INDIRECT_REG_ADDR_8822B) & BIT_MASK_INDIRECT_REG_ADDR_8822B)
  7221. /* 2 REG_SDIO_INDIRECT_REG_DATA_8822B */
  7222. #define BIT_SHIFT_INDIRECT_REG_DATA_8822B 0
  7223. #define BIT_MASK_INDIRECT_REG_DATA_8822B 0xffffffffL
  7224. #define BIT_INDIRECT_REG_DATA_8822B(x) (((x) & BIT_MASK_INDIRECT_REG_DATA_8822B) << BIT_SHIFT_INDIRECT_REG_DATA_8822B)
  7225. #define BIT_GET_INDIRECT_REG_DATA_8822B(x) (((x) >> BIT_SHIFT_INDIRECT_REG_DATA_8822B) & BIT_MASK_INDIRECT_REG_DATA_8822B)
  7226. /* 2 REG_SDIO_H2C_8822B */
  7227. #define BIT_SHIFT_SDIO_H2C_MSG_8822B 0
  7228. #define BIT_MASK_SDIO_H2C_MSG_8822B 0xffffffffL
  7229. #define BIT_SDIO_H2C_MSG_8822B(x) (((x) & BIT_MASK_SDIO_H2C_MSG_8822B) << BIT_SHIFT_SDIO_H2C_MSG_8822B)
  7230. #define BIT_GET_SDIO_H2C_MSG_8822B(x) (((x) >> BIT_SHIFT_SDIO_H2C_MSG_8822B) & BIT_MASK_SDIO_H2C_MSG_8822B)
  7231. /* 2 REG_SDIO_C2H_8822B */
  7232. #define BIT_SHIFT_SDIO_C2H_MSG_8822B 0
  7233. #define BIT_MASK_SDIO_C2H_MSG_8822B 0xffffffffL
  7234. #define BIT_SDIO_C2H_MSG_8822B(x) (((x) & BIT_MASK_SDIO_C2H_MSG_8822B) << BIT_SHIFT_SDIO_C2H_MSG_8822B)
  7235. #define BIT_GET_SDIO_C2H_MSG_8822B(x) (((x) >> BIT_SHIFT_SDIO_C2H_MSG_8822B) & BIT_MASK_SDIO_C2H_MSG_8822B)
  7236. /* 2 REG_SDIO_HRPWM1_8822B */
  7237. #define BIT_TOGGLING_8822B BIT(7)
  7238. #define BIT_ACK_8822B BIT(6)
  7239. #define BIT_32K_PERMISSION_8822B BIT(0)
  7240. /* 2 REG_SDIO_HRPWM2_8822B */
  7241. /* 2 REG_SDIO_HPS_CLKR_8822B */
  7242. /* 2 REG_SDIO_BUS_CTRL_8822B */
  7243. #define BIT_PAD_CLK_XHGE_EN_8822B BIT(3)
  7244. #define BIT_INTER_CLK_EN_8822B BIT(2)
  7245. #define BIT_EN_RPT_TXCRC_8822B BIT(1)
  7246. #define BIT_DIS_RXDMA_STS_8822B BIT(0)
  7247. /* 2 REG_SDIO_HSUS_CTRL_8822B */
  7248. #define BIT_INTR_CTRL_8822B BIT(4)
  7249. #define BIT_SDIO_VOLTAGE_8822B BIT(3)
  7250. #define BIT_BYPASS_INIT_8822B BIT(2)
  7251. #define BIT_HCI_RESUME_RDY_8822B BIT(1)
  7252. #define BIT_HCI_SUS_REQ_8822B BIT(0)
  7253. /* 2 REG_SDIO_RESPONSE_TIMER_8822B */
  7254. #define BIT_SHIFT_CMDIN_2RESP_TIMER_8822B 0
  7255. #define BIT_MASK_CMDIN_2RESP_TIMER_8822B 0xffff
  7256. #define BIT_CMDIN_2RESP_TIMER_8822B(x) (((x) & BIT_MASK_CMDIN_2RESP_TIMER_8822B) << BIT_SHIFT_CMDIN_2RESP_TIMER_8822B)
  7257. #define BIT_GET_CMDIN_2RESP_TIMER_8822B(x) (((x) >> BIT_SHIFT_CMDIN_2RESP_TIMER_8822B) & BIT_MASK_CMDIN_2RESP_TIMER_8822B)
  7258. /* 2 REG_SDIO_CMD_CRC_8822B */
  7259. #define BIT_SHIFT_SDIO_CMD_CRC_V1_8822B 0
  7260. #define BIT_MASK_SDIO_CMD_CRC_V1_8822B 0xff
  7261. #define BIT_SDIO_CMD_CRC_V1_8822B(x) (((x) & BIT_MASK_SDIO_CMD_CRC_V1_8822B) << BIT_SHIFT_SDIO_CMD_CRC_V1_8822B)
  7262. #define BIT_GET_SDIO_CMD_CRC_V1_8822B(x) (((x) >> BIT_SHIFT_SDIO_CMD_CRC_V1_8822B) & BIT_MASK_SDIO_CMD_CRC_V1_8822B)
  7263. /* 2 REG_SDIO_HSISR_8822B */
  7264. #define BIT_DRV_WLAN_INT_CLR_8822B BIT(1)
  7265. #define BIT_DRV_WLAN_INT_8822B BIT(0)
  7266. /* 2 REG_SDIO_HSIMR_8822B */
  7267. #define BIT_HISR_MASK_8822B BIT(0)
  7268. /* 2 REG_SDIO_ERR_RPT_8822B */
  7269. #define BIT_HR_FF_OVF_8822B BIT(6)
  7270. #define BIT_HR_FF_UDN_8822B BIT(5)
  7271. #define BIT_TXDMA_BUSY_ERR_8822B BIT(4)
  7272. #define BIT_TXDMA_VLD_ERR_8822B BIT(3)
  7273. #define BIT_QSEL_UNKNOWN_ERR_8822B BIT(2)
  7274. #define BIT_QSEL_MIS_ERR_8822B BIT(1)
  7275. #define BIT_SDIO_OVERRD_ERR_8822B BIT(0)
  7276. /* 2 REG_SDIO_CMD_ERRCNT_8822B */
  7277. #define BIT_SHIFT_CMD_CRC_ERR_CNT_8822B 0
  7278. #define BIT_MASK_CMD_CRC_ERR_CNT_8822B 0xff
  7279. #define BIT_CMD_CRC_ERR_CNT_8822B(x) (((x) & BIT_MASK_CMD_CRC_ERR_CNT_8822B) << BIT_SHIFT_CMD_CRC_ERR_CNT_8822B)
  7280. #define BIT_GET_CMD_CRC_ERR_CNT_8822B(x) (((x) >> BIT_SHIFT_CMD_CRC_ERR_CNT_8822B) & BIT_MASK_CMD_CRC_ERR_CNT_8822B)
  7281. /* 2 REG_SDIO_DATA_ERRCNT_8822B */
  7282. #define BIT_SHIFT_DATA_CRC_ERR_CNT_8822B 0
  7283. #define BIT_MASK_DATA_CRC_ERR_CNT_8822B 0xff
  7284. #define BIT_DATA_CRC_ERR_CNT_8822B(x) (((x) & BIT_MASK_DATA_CRC_ERR_CNT_8822B) << BIT_SHIFT_DATA_CRC_ERR_CNT_8822B)
  7285. #define BIT_GET_DATA_CRC_ERR_CNT_8822B(x) (((x) >> BIT_SHIFT_DATA_CRC_ERR_CNT_8822B) & BIT_MASK_DATA_CRC_ERR_CNT_8822B)
  7286. /* 2 REG_SDIO_CMD_ERR_CONTENT_8822B */
  7287. #define BIT_SHIFT_SDIO_CMD_ERR_CONTENT_8822B 0
  7288. #define BIT_MASK_SDIO_CMD_ERR_CONTENT_8822B 0xffffffffffL
  7289. #define BIT_SDIO_CMD_ERR_CONTENT_8822B(x) (((x) & BIT_MASK_SDIO_CMD_ERR_CONTENT_8822B) << BIT_SHIFT_SDIO_CMD_ERR_CONTENT_8822B)
  7290. #define BIT_GET_SDIO_CMD_ERR_CONTENT_8822B(x) (((x) >> BIT_SHIFT_SDIO_CMD_ERR_CONTENT_8822B) & BIT_MASK_SDIO_CMD_ERR_CONTENT_8822B)
  7291. /* 2 REG_SDIO_CRC_ERR_IDX_8822B */
  7292. #define BIT_D3_CRC_ERR_8822B BIT(4)
  7293. #define BIT_D2_CRC_ERR_8822B BIT(3)
  7294. #define BIT_D1_CRC_ERR_8822B BIT(2)
  7295. #define BIT_D0_CRC_ERR_8822B BIT(1)
  7296. #define BIT_CMD_CRC_ERR_8822B BIT(0)
  7297. /* 2 REG_SDIO_DATA_CRC_8822B */
  7298. #define BIT_SHIFT_SDIO_DATA_CRC_8822B 0
  7299. #define BIT_MASK_SDIO_DATA_CRC_8822B 0xff
  7300. #define BIT_SDIO_DATA_CRC_8822B(x) (((x) & BIT_MASK_SDIO_DATA_CRC_8822B) << BIT_SHIFT_SDIO_DATA_CRC_8822B)
  7301. #define BIT_GET_SDIO_DATA_CRC_8822B(x) (((x) >> BIT_SHIFT_SDIO_DATA_CRC_8822B) & BIT_MASK_SDIO_DATA_CRC_8822B)
  7302. /* 2 REG_SDIO_DATA_REPLY_TIME_8822B */
  7303. #define BIT_SHIFT_SDIO_DATA_REPLY_TIME_8822B 0
  7304. #define BIT_MASK_SDIO_DATA_REPLY_TIME_8822B 0x7
  7305. #define BIT_SDIO_DATA_REPLY_TIME_8822B(x) (((x) & BIT_MASK_SDIO_DATA_REPLY_TIME_8822B) << BIT_SHIFT_SDIO_DATA_REPLY_TIME_8822B)
  7306. #define BIT_GET_SDIO_DATA_REPLY_TIME_8822B(x) (((x) >> BIT_SHIFT_SDIO_DATA_REPLY_TIME_8822B) & BIT_MASK_SDIO_DATA_REPLY_TIME_8822B)
  7307. #endif