phydm_noisemonitor.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. /* ************************************************************
  21. * include files
  22. * ************************************************************ */
  23. #include "mp_precomp.h"
  24. #include "phydm_precomp.h"
  25. #include "phydm_noisemonitor.h"
  26. /* *************************************************
  27. * This function is for inband noise test utility only
  28. * To obtain the inband noise level(dbm), do the following.
  29. * 1. disable DIG and Power Saving
  30. * 2. Set initial gain = 0x1a
  31. * 3. Stop updating idle time pwer report (for driver read)
  32. * - 0x80c[25]
  33. *
  34. * ************************************************* */
  35. #define VALID_MIN -35
  36. #define VALID_MAX 10
  37. #define VALID_CNT 5
  38. #if (DM_ODM_SUPPORT_TYPE & (ODM_CE | ODM_WIN))
  39. s16 odm_inband_noise_monitor_n_series(struct PHY_DM_STRUCT *p_dm_odm, u8 is_pause_dig, u8 igi_value, u32 max_time)
  40. {
  41. u32 tmp4b;
  42. u8 max_rf_path = 0, rf_path;
  43. u8 reg_c50, reg_c58, valid_done = 0;
  44. struct noise_level noise_data;
  45. u64 start = 0, func_start = 0, func_end = 0;
  46. func_start = odm_get_current_time(p_dm_odm);
  47. p_dm_odm->noise_level.noise_all = 0;
  48. if ((p_dm_odm->rf_type == ODM_1T2R) || (p_dm_odm->rf_type == ODM_2T2R))
  49. max_rf_path = 2;
  50. else
  51. max_rf_path = 1;
  52. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("odm_DebugControlInbandNoise_Nseries() ==>\n"));
  53. odm_memory_set(p_dm_odm, &noise_data, 0, sizeof(struct noise_level));
  54. /* */
  55. /* step 1. Disable DIG && Set initial gain. */
  56. /* */
  57. if (is_pause_dig)
  58. odm_pause_dig(p_dm_odm, PHYDM_PAUSE, PHYDM_PAUSE_LEVEL_1, igi_value);
  59. /* */
  60. /* step 2. Disable all power save for read registers */
  61. /* */
  62. /* dcmd_DebugControlPowerSave(p_adapter, PSDisable); */
  63. /* */
  64. /* step 3. Get noise power level */
  65. /* */
  66. start = odm_get_current_time(p_dm_odm);
  67. while (1) {
  68. /* Stop updating idle time pwer report (for driver read) */
  69. odm_set_bb_reg(p_dm_odm, REG_FPGA0_TX_GAIN_STAGE, BIT(25), 1);
  70. /* Read Noise Floor Report */
  71. tmp4b = odm_get_bb_reg(p_dm_odm, 0x8f8, MASKDWORD);
  72. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("Noise Floor Report (0x8f8) = 0x%08x\n", tmp4b));
  73. /* odm_set_bb_reg(p_dm_odm, REG_OFDM_0_XA_AGC_CORE1, MASKBYTE0, TestInitialGain); */
  74. /* if(max_rf_path == 2) */
  75. /* odm_set_bb_reg(p_dm_odm, REG_OFDM_0_XB_AGC_CORE1, MASKBYTE0, TestInitialGain); */
  76. /* update idle time pwer report per 5us */
  77. odm_set_bb_reg(p_dm_odm, REG_FPGA0_TX_GAIN_STAGE, BIT(25), 0);
  78. noise_data.value[ODM_RF_PATH_A] = (u8)(tmp4b & 0xff);
  79. noise_data.value[ODM_RF_PATH_B] = (u8)((tmp4b & 0xff00) >> 8);
  80. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("value_a = 0x%x(%d), value_b = 0x%x(%d)\n",
  81. noise_data.value[ODM_RF_PATH_A], noise_data.value[ODM_RF_PATH_A], noise_data.value[ODM_RF_PATH_B], noise_data.value[ODM_RF_PATH_B]));
  82. for (rf_path = ODM_RF_PATH_A; rf_path < max_rf_path; rf_path++) {
  83. noise_data.sval[rf_path] = (s8)noise_data.value[rf_path];
  84. noise_data.sval[rf_path] /= 2;
  85. }
  86. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("sval_a = %d, sval_b = %d\n",
  87. noise_data.sval[ODM_RF_PATH_A], noise_data.sval[ODM_RF_PATH_B]));
  88. /* ODM_delay_ms(10); */
  89. /* ODM_sleep_ms(10); */
  90. for (rf_path = ODM_RF_PATH_A; rf_path < max_rf_path; rf_path++) {
  91. if ((noise_data.valid_cnt[rf_path] < VALID_CNT) && (noise_data.sval[rf_path] < VALID_MAX && noise_data.sval[rf_path] >= VALID_MIN)) {
  92. noise_data.valid_cnt[rf_path]++;
  93. noise_data.sum[rf_path] += noise_data.sval[rf_path];
  94. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("rf_path:%d Valid sval = %d\n", rf_path, noise_data.sval[rf_path]));
  95. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("Sum of sval = %d,\n", noise_data.sum[rf_path]));
  96. if (noise_data.valid_cnt[rf_path] == VALID_CNT) {
  97. valid_done++;
  98. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("After divided, rf_path:%d,sum = %d\n", rf_path, noise_data.sum[rf_path]));
  99. }
  100. }
  101. }
  102. /* printk("####### valid_done:%d #############\n",valid_done); */
  103. if ((valid_done == max_rf_path) || (odm_get_progressing_time(p_dm_odm, start) > max_time)) {
  104. for (rf_path = ODM_RF_PATH_A; rf_path < max_rf_path; rf_path++) {
  105. /* printk("%s PATH_%d - sum = %d, VALID_CNT = %d\n",__FUNCTION__,rf_path,noise_data.sum[rf_path], noise_data.valid_cnt[rf_path]); */
  106. if (noise_data.valid_cnt[rf_path])
  107. noise_data.sum[rf_path] /= noise_data.valid_cnt[rf_path];
  108. else
  109. noise_data.sum[rf_path] = 0;
  110. }
  111. break;
  112. }
  113. }
  114. reg_c50 = (u8)odm_get_bb_reg(p_dm_odm, REG_OFDM_0_XA_AGC_CORE1, MASKBYTE0);
  115. reg_c50 &= ~BIT(7);
  116. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("0x%x = 0x%02x(%d)\n", REG_OFDM_0_XA_AGC_CORE1, reg_c50, reg_c50));
  117. p_dm_odm->noise_level.noise[ODM_RF_PATH_A] = (u8)(-110 + reg_c50 + noise_data.sum[ODM_RF_PATH_A]);
  118. p_dm_odm->noise_level.noise_all += p_dm_odm->noise_level.noise[ODM_RF_PATH_A];
  119. if (max_rf_path == 2) {
  120. reg_c58 = (u8)odm_get_bb_reg(p_dm_odm, REG_OFDM_0_XB_AGC_CORE1, MASKBYTE0);
  121. reg_c58 &= ~BIT(7);
  122. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("0x%x = 0x%02x(%d)\n", REG_OFDM_0_XB_AGC_CORE1, reg_c58, reg_c58));
  123. p_dm_odm->noise_level.noise[ODM_RF_PATH_B] = (u8)(-110 + reg_c58 + noise_data.sum[ODM_RF_PATH_B]);
  124. p_dm_odm->noise_level.noise_all += p_dm_odm->noise_level.noise[ODM_RF_PATH_B];
  125. }
  126. p_dm_odm->noise_level.noise_all /= max_rf_path;
  127. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("noise_a = %d, noise_b = %d\n",
  128. p_dm_odm->noise_level.noise[ODM_RF_PATH_A],
  129. p_dm_odm->noise_level.noise[ODM_RF_PATH_B]));
  130. /* */
  131. /* step 4. Recover the Dig */
  132. /* */
  133. if (is_pause_dig)
  134. odm_pause_dig(p_dm_odm, PHYDM_RESUME, PHYDM_PAUSE_LEVEL_1, igi_value);
  135. func_end = odm_get_progressing_time(p_dm_odm, func_start) ;
  136. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("odm_DebugControlInbandNoise_Nseries() <==\n"));
  137. return p_dm_odm->noise_level.noise_all;
  138. }
  139. s16
  140. odm_inband_noise_monitor_ac_series(struct PHY_DM_STRUCT *p_dm_odm, u8 is_pause_dig, u8 igi_value, u32 max_time
  141. )
  142. {
  143. s32 rxi_buf_anta, rxq_buf_anta; /*rxi_buf_antb, rxq_buf_antb;*/
  144. s32 value32, pwdb_A = 0, sval, noise, sum;
  145. boolean pd_flag;
  146. u8 i, valid_cnt;
  147. u64 start = 0, func_start = 0, func_end = 0;
  148. if (!(p_dm_odm->support_ic_type & (ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8814A)))
  149. return 0;
  150. func_start = odm_get_current_time(p_dm_odm);
  151. p_dm_odm->noise_level.noise_all = 0;
  152. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("odm_inband_noise_monitor_ac_series() ==>\n"));
  153. /* step 1. Disable DIG && Set initial gain. */
  154. if (is_pause_dig)
  155. odm_pause_dig(p_dm_odm, PHYDM_PAUSE, PHYDM_PAUSE_LEVEL_1, igi_value);
  156. /* step 2. Disable all power save for read registers */
  157. /*dcmd_DebugControlPowerSave(p_adapter, PSDisable); */
  158. /* step 3. Get noise power level */
  159. start = odm_get_current_time(p_dm_odm);
  160. /* reset counters */
  161. sum = 0;
  162. valid_cnt = 0;
  163. /* step 3. Get noise power level */
  164. while (1) {
  165. /*Set IGI=0x1C */
  166. odm_write_dig(p_dm_odm, 0x1C);
  167. /*stop CK320&CK88 */
  168. odm_set_bb_reg(p_dm_odm, 0x8B4, BIT(6), 1);
  169. /*Read path-A */
  170. odm_set_bb_reg(p_dm_odm, 0x8FC, MASKDWORD, 0x200); /*set debug port*/
  171. value32 = odm_get_bb_reg(p_dm_odm, 0xFA0, MASKDWORD); /*read debug port*/
  172. rxi_buf_anta = (value32 & 0xFFC00) >> 10; /*rxi_buf_anta=RegFA0[19:10]*/
  173. rxq_buf_anta = value32 & 0x3FF; /*rxq_buf_anta=RegFA0[19:10]*/
  174. pd_flag = (boolean)((value32 & BIT(31)) >> 31);
  175. /*Not in packet detection period or Tx state */
  176. if ((!pd_flag) || (rxi_buf_anta != 0x200)) {
  177. /*sign conversion*/
  178. rxi_buf_anta = odm_sign_conversion(rxi_buf_anta, 10);
  179. rxq_buf_anta = odm_sign_conversion(rxq_buf_anta, 10);
  180. pwdb_A = odm_pwdb_conversion(rxi_buf_anta * rxi_buf_anta + rxq_buf_anta * rxq_buf_anta, 20, 18); /*S(10,9)*S(10,9)=S(20,18)*/
  181. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("pwdb_A= %d dB, rxi_buf_anta= 0x%x, rxq_buf_anta= 0x%x\n", pwdb_A, rxi_buf_anta & 0x3FF, rxq_buf_anta & 0x3FF));
  182. }
  183. /*Start CK320&CK88*/
  184. odm_set_bb_reg(p_dm_odm, 0x8B4, BIT(6), 0);
  185. /*BB Reset*/
  186. odm_write_1byte(p_dm_odm, 0x02, odm_read_1byte(p_dm_odm, 0x02) & (~BIT(0)));
  187. odm_write_1byte(p_dm_odm, 0x02, odm_read_1byte(p_dm_odm, 0x02) | BIT(0));
  188. /*PMAC Reset*/
  189. odm_write_1byte(p_dm_odm, 0xB03, odm_read_1byte(p_dm_odm, 0xB03) & (~BIT(0)));
  190. odm_write_1byte(p_dm_odm, 0xB03, odm_read_1byte(p_dm_odm, 0xB03) | BIT(0));
  191. /*CCK Reset*/
  192. if (odm_read_1byte(p_dm_odm, 0x80B) & BIT(4)) {
  193. odm_write_1byte(p_dm_odm, 0x80B, odm_read_1byte(p_dm_odm, 0x80B) & (~BIT(4)));
  194. odm_write_1byte(p_dm_odm, 0x80B, odm_read_1byte(p_dm_odm, 0x80B) | BIT(4));
  195. }
  196. sval = pwdb_A;
  197. if (sval < 0 && sval >= -27) {
  198. if (valid_cnt < VALID_CNT) {
  199. valid_cnt++;
  200. sum += sval;
  201. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("Valid sval = %d\n", sval));
  202. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("Sum of sval = %d,\n", sum));
  203. if ((valid_cnt >= VALID_CNT) || (odm_get_progressing_time(p_dm_odm, start) > max_time)) {
  204. sum /= VALID_CNT;
  205. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("After divided, sum = %d\n", sum));
  206. break;
  207. }
  208. }
  209. }
  210. }
  211. /*ADC backoff is 12dB,*/
  212. /*Ptarget=0x1C-110=-82dBm*/
  213. noise = sum + 12 + 0x1C - 110;
  214. /*Offset*/
  215. noise = noise - 3;
  216. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("noise = %d\n", noise));
  217. p_dm_odm->noise_level.noise_all = (s16)noise;
  218. /* step 4. Recover the Dig*/
  219. if (is_pause_dig)
  220. odm_pause_dig(p_dm_odm, PHYDM_RESUME, PHYDM_PAUSE_LEVEL_1, igi_value);
  221. func_end = odm_get_progressing_time(p_dm_odm, func_start);
  222. ODM_RT_TRACE(p_dm_odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("odm_inband_noise_monitor_ac_series() <==\n"));
  223. return p_dm_odm->noise_level.noise_all;
  224. }
  225. s16
  226. odm_inband_noise_monitor(void *p_dm_void, u8 is_pause_dig, u8 igi_value, u32 max_time)
  227. {
  228. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  229. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES)
  230. return odm_inband_noise_monitor_ac_series(p_dm_odm, is_pause_dig, igi_value, max_time);
  231. else
  232. return odm_inband_noise_monitor_n_series(p_dm_odm, is_pause_dig, igi_value, max_time);
  233. }
  234. #endif