gspi_ops.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2017 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. *****************************************************************************/
  15. #ifndef __GSPI_OPS_H__
  16. #define __GSPI_OPS_H__
  17. /* follwing defination is based on
  18. * GSPI spec of RTL8723, we temp
  19. * suppose that it will be the same
  20. * for diff chips of GSPI, if not
  21. * we should move it to HAL folder */
  22. #define SPI_LOCAL_DOMAIN 0x0
  23. #define WLAN_IOREG_DOMAIN 0x8
  24. #define FW_FIFO_DOMAIN 0x4
  25. #define TX_HIQ_DOMAIN 0xc
  26. #define TX_MIQ_DOMAIN 0xd
  27. #define TX_LOQ_DOMAIN 0xe
  28. #define RX_RXFIFO_DOMAIN 0x1f
  29. /* IO Bus domain address mapping */
  30. #define DEFUALT_OFFSET 0x0
  31. #define SPI_LOCAL_OFFSET 0x10250000
  32. #define WLAN_IOREG_OFFSET 0x10260000
  33. #define FW_FIFO_OFFSET 0x10270000
  34. #define TX_HIQ_OFFSET 0x10310000
  35. #define TX_MIQ_OFFSET 0x1032000
  36. #define TX_LOQ_OFFSET 0x10330000
  37. #define RX_RXOFF_OFFSET 0x10340000
  38. /* SPI Local registers */
  39. #define SPI_REG_TX_CTRL 0x0000 /* SPI Tx Control */
  40. #define SPI_REG_STATUS_RECOVERY 0x0004
  41. #define SPI_REG_INT_TIMEOUT 0x0006
  42. #define SPI_REG_HIMR 0x0014 /* SPI Host Interrupt Mask */
  43. #define SPI_REG_HISR 0x0018 /* SPI Host Interrupt Service Routine */
  44. #define SPI_REG_RX0_REQ_LEN 0x001C /* RXDMA Request Length */
  45. #define SPI_REG_FREE_TXPG 0x0020 /* Free Tx Buffer Page */
  46. #define SPI_REG_HCPWM1 0x0024 /* HCI Current Power Mode 1 */
  47. #define SPI_REG_HCPWM2 0x0026 /* HCI Current Power Mode 2 */
  48. #define SPI_REG_HTSFR_INFO 0x0030 /* HTSF Informaion */
  49. #define SPI_REG_HRPWM1 0x0080 /* HCI Request Power Mode 1 */
  50. #define SPI_REG_HRPWM2 0x0082 /* HCI Request Power Mode 2 */
  51. #define SPI_REG_HPS_CLKR 0x0084 /* HCI Power Save Clock */
  52. #define SPI_REG_HSUS_CTRL 0x0086 /* SPI HCI Suspend Control */
  53. #define SPI_REG_HIMR_ON 0x0090 /* SPI Host Extension Interrupt Mask Always */
  54. #define SPI_REG_HISR_ON 0x0091 /* SPI Host Extension Interrupt Status Always */
  55. #define SPI_REG_CFG 0x00F0 /* SPI Configuration Register */
  56. #define SPI_TX_CTRL (SPI_REG_TX_CTRL | SPI_LOCAL_OFFSET)
  57. #define SPI_STATUS_RECOVERY (SPI_REG_STATUS_RECOVERY | SPI_LOCAL_OFFSET)
  58. #define SPI_INT_TIMEOUT (SPI_REG_INT_TIMEOUT | SPI_LOCAL_OFFSET)
  59. #define SPI_HIMR (SPI_REG_HIMR | SPI_LOCAL_OFFSET)
  60. #define SPI_HISR (SPI_REG_HISR | SPI_LOCAL_OFFSET)
  61. #define SPI_RX0_REQ_LEN_1_BYTE (SPI_REG_RX0_REQ_LEN | SPI_LOCAL_OFFSET)
  62. #define SPI_FREE_TXPG (SPI_REG_FREE_TXPG | SPI_LOCAL_OFFSET)
  63. #define SPI_HIMR_DISABLED 0
  64. /* SPI HIMR MASK diff with SDIO */
  65. #define SPI_HISR_RX_REQUEST BIT(0)
  66. #define SPI_HISR_AVAL BIT(1)
  67. #define SPI_HISR_TXERR BIT(2)
  68. #define SPI_HISR_RXERR BIT(3)
  69. #define SPI_HISR_TXFOVW BIT(4)
  70. #define SPI_HISR_RXFOVW BIT(5)
  71. #define SPI_HISR_TXBCNOK BIT(6)
  72. #define SPI_HISR_TXBCNERR BIT(7)
  73. #define SPI_HISR_BCNERLY_INT BIT(16)
  74. #define SPI_HISR_ATIMEND BIT(17)
  75. #define SPI_HISR_ATIMEND_E BIT(18)
  76. #define SPI_HISR_CTWEND BIT(19)
  77. #define SPI_HISR_C2HCMD BIT(20)
  78. #define SPI_HISR_CPWM1 BIT(21)
  79. #define SPI_HISR_CPWM2 BIT(22)
  80. #define SPI_HISR_HSISR_IND BIT(23)
  81. #define SPI_HISR_GTINT3_IND BIT(24)
  82. #define SPI_HISR_GTINT4_IND BIT(25)
  83. #define SPI_HISR_PSTIMEOUT BIT(26)
  84. #define SPI_HISR_OCPINT BIT(27)
  85. #define SPI_HISR_TSF_BIT32_TOGGLE BIT(29)
  86. #define MASK_SPI_HISR_CLEAR (SPI_HISR_TXERR |\
  87. SPI_HISR_RXERR |\
  88. SPI_HISR_TXFOVW |\
  89. SPI_HISR_RXFOVW |\
  90. SPI_HISR_TXBCNOK |\
  91. SPI_HISR_TXBCNERR |\
  92. SPI_HISR_C2HCMD |\
  93. SPI_HISR_CPWM1 |\
  94. SPI_HISR_CPWM2 |\
  95. SPI_HISR_HSISR_IND |\
  96. SPI_HISR_GTINT3_IND |\
  97. SPI_HISR_GTINT4_IND |\
  98. SPI_HISR_PSTIMEOUT |\
  99. SPI_HISR_OCPINT)
  100. #define REG_LEN_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 0, 8, x)/* (x<<(unsigned int)24) */
  101. #define REG_ADDR_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 8, 16, x)/* (x<<(unsigned int)16) */
  102. #define REG_DOMAIN_ID_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 24, 5, x)/* (x<<(unsigned int)0) */
  103. #define REG_FUN_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 29, 2, x)/* (x<<(unsigned int)5) */
  104. #define REG_RW_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 31, 1, x)/* (x<<(unsigned int)7) */
  105. #define FIFO_LEN_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 0, 16, x)/* (x<<(unsigned int)24)
  106. * #define FIFO_ADDR_FORMAT(pcmd,x) SET_BITS_TO_LE_4BYTE(pcmd, 8, 16, x) */ /* (x<<(unsigned int)16) */
  107. #define FIFO_DOMAIN_ID_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 24, 5, x)/* (x<<(unsigned int)0) */
  108. #define FIFO_FUN_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 29, 2, x)/* (x<<(unsigned int)5) */
  109. #define FIFO_RW_FORMAT(pcmd, x) SET_BITS_TO_LE_4BYTE(pcmd, 31, 1, x)/* (x<<(unsigned int)7) */
  110. /* get status dword0 */
  111. #define GET_STATUS_PUB_PAGE_NUM(status) LE_BITS_TO_4BYTE(status, 24, 8)
  112. #define GET_STATUS_HI_PAGE_NUM(status) LE_BITS_TO_4BYTE(status, 18, 6)
  113. #define GET_STATUS_MID_PAGE_NUM(status) LE_BITS_TO_4BYTE(status, 12, 6)
  114. #define GET_STATUS_LOW_PAGE_NUM(status) LE_BITS_TO_4BYTE(status, 6, 6)
  115. #define GET_STATUS_HISR_HI6BIT(status) LE_BITS_TO_4BYTE(status, 0, 6)
  116. /* get status dword1 */
  117. #define GET_STATUS_HISR_MID8BIT(status) LE_BITS_TO_4BYTE(status + 4, 24, 8)
  118. #define GET_STATUS_HISR_LOW8BIT(status) LE_BITS_TO_4BYTE(status + 4, 16, 8)
  119. #define GET_STATUS_ERROR(status) LE_BITS_TO_4BYTE(status + 4, 17, 1)
  120. #define GET_STATUS_INT(status) LE_BITS_TO_4BYTE(status + 4, 16, 1)
  121. #define GET_STATUS_RX_LENGTH(status) LE_BITS_TO_4BYTE(status + 4, 0, 16)
  122. #define RXDESC_SIZE 24
  123. struct spi_more_data {
  124. unsigned long more_data;
  125. unsigned long len;
  126. };
  127. #ifdef CONFIG_RTL8188E
  128. void rtl8188es_set_hal_ops(PADAPTER padapter);
  129. #define set_hal_ops rtl8188es_set_hal_ops
  130. #endif
  131. extern void spi_set_chip_endian(PADAPTER padapter);
  132. extern unsigned int spi_write8_endian(ADAPTER *Adapter, unsigned int addr, unsigned int buf, u32 big);
  133. extern void spi_set_intf_ops(_adapter *padapter, struct _io_ops *pops);
  134. extern void spi_set_chip_endian(PADAPTER padapter);
  135. extern void InitInterrupt8723ASdio(PADAPTER padapter);
  136. extern void InitSysInterrupt8723ASdio(PADAPTER padapter);
  137. extern void EnableInterrupt8723ASdio(PADAPTER padapter);
  138. extern void DisableInterrupt8723ASdio(PADAPTER padapter);
  139. extern void spi_int_hdl(PADAPTER padapter);
  140. extern u8 HalQueryTxBufferStatus8723ASdio(PADAPTER padapter);
  141. #ifdef CONFIG_RTL8723B
  142. extern void InitInterrupt8723BSdio(PADAPTER padapter);
  143. extern void InitSysInterrupt8723BSdio(PADAPTER padapter);
  144. extern void EnableInterrupt8723BSdio(PADAPTER padapter);
  145. extern void DisableInterrupt8723BSdio(PADAPTER padapter);
  146. extern u8 HalQueryTxBufferStatus8723BSdio(PADAPTER padapter);
  147. #endif
  148. #ifdef CONFIG_RTL8188E
  149. extern void InitInterrupt8188EGspi(PADAPTER padapter);
  150. extern void EnableInterrupt8188EGspi(PADAPTER padapter);
  151. extern void DisableInterrupt8188EGspi(PADAPTER padapter);
  152. extern void UpdateInterruptMask8188EGspi(PADAPTER padapter, u32 AddMSR, u32 RemoveMSR);
  153. extern u8 HalQueryTxBufferStatus8189EGspi(PADAPTER padapter);
  154. extern u8 HalQueryTxOQTBufferStatus8189EGspi(PADAPTER padapter);
  155. extern void ClearInterrupt8188EGspi(PADAPTER padapter);
  156. extern u8 CheckIPSStatus(PADAPTER padapter);
  157. #endif /* CONFIG_RTL8188E */
  158. #if defined(CONFIG_WOWLAN) || defined(CONFIG_AP_WOWLAN)
  159. extern u8 RecvOnePkt(PADAPTER padapter);
  160. #endif /* CONFIG_WOWLAN */
  161. #endif /* __GSPI_OPS_H__ */