halphyrf_ap.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. #include "mp_precomp.h"
  21. #include "phydm_precomp.h"
  22. #ifndef index_mapping_NUM_88E
  23. #define index_mapping_NUM_88E 15
  24. #endif
  25. /* #if(DM_ODM_SUPPORT_TYPE & ODM_WIN) */
  26. #define CALCULATE_SWINGTALBE_OFFSET(_offset, _direction, _size, _delta_thermal) \
  27. do {\
  28. for (_offset = 0; _offset < _size; _offset++) { \
  29. \
  30. if (_delta_thermal < thermal_threshold[_direction][_offset]) { \
  31. \
  32. if (_offset != 0)\
  33. _offset--;\
  34. break;\
  35. } \
  36. } \
  37. if (_offset >= _size)\
  38. _offset = _size-1;\
  39. } while (0)
  40. void configure_txpower_track(
  41. void *p_dm_void,
  42. struct _TXPWRTRACK_CFG *p_config
  43. )
  44. {
  45. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  46. #if RTL8812A_SUPPORT
  47. #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  48. /* if (IS_HARDWARE_TYPE_8812(p_dm_odm->adapter)) */
  49. if (p_dm_odm->support_ic_type == ODM_RTL8812)
  50. configure_txpower_track_8812a(p_config);
  51. /* else */
  52. #endif
  53. #endif
  54. #if RTL8814A_SUPPORT
  55. if (p_dm_odm->support_ic_type == ODM_RTL8814A)
  56. configure_txpower_track_8814a(p_config);
  57. #endif
  58. #if RTL8188E_SUPPORT
  59. if (p_dm_odm->support_ic_type == ODM_RTL8188E)
  60. configure_txpower_track_8188e(p_config);
  61. #endif
  62. #if RTL8197F_SUPPORT
  63. if (p_dm_odm->support_ic_type == ODM_RTL8197F)
  64. configure_txpower_track_8197f(p_config);
  65. #endif
  66. #if RTL8822B_SUPPORT
  67. if (p_dm_odm->support_ic_type == ODM_RTL8822B)
  68. configure_txpower_track_8822b(p_config);
  69. #endif
  70. }
  71. #if (RTL8192E_SUPPORT == 1)
  72. void
  73. odm_txpowertracking_callback_thermal_meter_92e(
  74. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  75. void *p_dm_void
  76. #else
  77. struct _ADAPTER *adapter
  78. #endif
  79. )
  80. {
  81. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  82. u8 thermal_value = 0, delta, delta_IQK, delta_LCK, channel, is_decrease, rf_mimo_mode;
  83. u8 thermal_value_avg_count = 0;
  84. u8 OFDM_min_index = 10; /* OFDM BB Swing should be less than +2.5dB, which is required by Arthur */
  85. s8 OFDM_index[2], index ;
  86. u32 thermal_value_avg = 0, reg0x18;
  87. u32 i = 0, j = 0, rf;
  88. s32 value32, CCK_index = 0, ele_A, ele_D, ele_C, X, Y;
  89. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  90. rf_mimo_mode = p_dm_odm->rf_type;
  91. /* ODM_RT_TRACE(p_dm_odm,ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,("%s:%d rf_mimo_mode:%d\n", __FUNCTION__, __LINE__, rf_mimo_mode)); */
  92. #ifdef MP_TEST
  93. if ((OPMODE & WIFI_MP_STATE) || priv->pshare->rf_ft_var.mp_specific) {
  94. channel = priv->pshare->working_channel;
  95. if (priv->pshare->mp_txpwr_tracking == false)
  96. return;
  97. } else
  98. #endif
  99. {
  100. channel = (priv->pmib->dot11RFEntry.dot11channel);
  101. }
  102. thermal_value = (unsigned char)odm_get_rf_reg(p_dm_odm, RF_PATH_A, ODM_RF_T_METER_92E, 0xfc00); /* 0x42: RF Reg[15:10] 88E */
  103. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\nReadback Thermal Meter = 0x%x pre thermal meter 0x%x EEPROMthermalmeter 0x%x\n", thermal_value, priv->pshare->thermal_value, priv->pmib->dot11RFEntry.ther));
  104. switch (rf_mimo_mode) {
  105. case MIMO_1T1R:
  106. rf = 1;
  107. break;
  108. case MIMO_2T2R:
  109. rf = 2;
  110. break;
  111. default:
  112. rf = 2;
  113. break;
  114. }
  115. /* Query OFDM path A default setting Bit[31:21] */
  116. ele_D = phy_query_bb_reg(priv, REG_OFDM_0_XA_TX_IQ_IMBALANCE, MASKOFDM_D);
  117. for (i = 0; i < OFDM_TABLE_SIZE_92E; i++) {
  118. if (ele_D == (ofdm_swing_table_92e[i] >> 22)) {
  119. OFDM_index[0] = (unsigned char)i;
  120. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("PathA 0xC80[31:22] = 0x%x, OFDM_index=%d\n", ele_D, OFDM_index[0]));
  121. break;
  122. }
  123. }
  124. /* Query OFDM path B default setting */
  125. if (rf_mimo_mode == MIMO_2T2R) {
  126. ele_D = phy_query_bb_reg(priv, REG_OFDM_0_XB_TX_IQ_IMBALANCE, MASKOFDM_D);
  127. for (i = 0; i < OFDM_TABLE_SIZE_92E; i++) {
  128. if (ele_D == (ofdm_swing_table_92e[i] >> 22)) {
  129. OFDM_index[1] = (unsigned char)i;
  130. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("PathB 0xC88[31:22] = 0x%x, OFDM_index=%d\n", ele_D, OFDM_index[1]));
  131. break;
  132. }
  133. }
  134. }
  135. /* calculate average thermal meter */
  136. {
  137. priv->pshare->thermal_value_avg_88xx[priv->pshare->thermal_value_avg_index_88xx] = thermal_value;
  138. priv->pshare->thermal_value_avg_index_88xx++;
  139. if (priv->pshare->thermal_value_avg_index_88xx == AVG_THERMAL_NUM_88XX)
  140. priv->pshare->thermal_value_avg_index_88xx = 0;
  141. for (i = 0; i < AVG_THERMAL_NUM_88XX; i++) {
  142. if (priv->pshare->thermal_value_avg_88xx[i]) {
  143. thermal_value_avg += priv->pshare->thermal_value_avg_88xx[i];
  144. thermal_value_avg_count++;
  145. }
  146. }
  147. if (thermal_value_avg_count) {
  148. thermal_value = (unsigned char)(thermal_value_avg / thermal_value_avg_count);
  149. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("AVG Thermal Meter = 0x%x\n", thermal_value));
  150. }
  151. }
  152. /* Initialize */
  153. if (!priv->pshare->thermal_value) {
  154. priv->pshare->thermal_value = priv->pmib->dot11RFEntry.ther;
  155. priv->pshare->thermal_value_iqk = thermal_value;
  156. priv->pshare->thermal_value_lck = thermal_value;
  157. }
  158. if (thermal_value != priv->pshare->thermal_value) {
  159. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\n******** START POWER TRACKING ********\n"));
  160. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\nReadback Thermal Meter = 0x%x pre thermal meter 0x%x EEPROMthermalmeter 0x%x\n", thermal_value, priv->pshare->thermal_value, priv->pmib->dot11RFEntry.ther));
  161. delta = RTL_ABS(thermal_value, priv->pmib->dot11RFEntry.ther);
  162. delta_IQK = RTL_ABS(thermal_value, priv->pshare->thermal_value_iqk);
  163. delta_LCK = RTL_ABS(thermal_value, priv->pshare->thermal_value_lck);
  164. is_decrease = ((thermal_value < priv->pmib->dot11RFEntry.ther) ? 1 : 0);
  165. #ifdef _TRACKING_TABLE_FILE
  166. if (priv->pshare->rf_ft_var.pwr_track_file) {
  167. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("diff: (%s)%d ==> get index from table : %d)\n", (is_decrease ? "-" : "+"), delta, get_tx_tracking_index(priv, channel, i, delta, is_decrease, 0)));
  168. if (is_decrease) {
  169. for (i = 0; i < rf; i++) {
  170. OFDM_index[i] = priv->pshare->OFDM_index0[i] + get_tx_tracking_index(priv, channel, i, delta, is_decrease, 0);
  171. OFDM_index[i] = ((OFDM_index[i] > (OFDM_TABLE_SIZE_92E- 1)) ? (OFDM_TABLE_SIZE_92E - 1) : OFDM_index[i]);
  172. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> decrese power ---> new OFDM_INDEX:%d (%d + %d)\n", OFDM_index[i], priv->pshare->OFDM_index0[i], get_tx_tracking_index(priv, channel, i, delta, is_decrease, 0)));
  173. CCK_index = priv->pshare->CCK_index0 + get_tx_tracking_index(priv, channel, i, delta, is_decrease, 1);
  174. CCK_index = ((CCK_index > (CCK_TABLE_SIZE_92E - 1)) ? (CCK_TABLE_SIZE_92E - 1) : CCK_index);
  175. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> Decrese power ---> new CCK_INDEX:%d (%d + %d)\n", CCK_index, priv->pshare->CCK_index0, get_tx_tracking_index(priv, channel, i, delta, is_decrease, 1)));
  176. }
  177. } else {
  178. for (i = 0; i < rf; i++) {
  179. OFDM_index[i] = priv->pshare->OFDM_index0[i] - get_tx_tracking_index(priv, channel, i, delta, is_decrease, 0);
  180. OFDM_index[i] = ((OFDM_index[i] < OFDM_min_index) ? OFDM_min_index : OFDM_index[i]);
  181. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> Increse power ---> new OFDM_INDEX:%d (%d - %d)\n", OFDM_index[i], priv->pshare->OFDM_index0[i], get_tx_tracking_index(priv, channel, i, delta, is_decrease, 0)));
  182. CCK_index = priv->pshare->CCK_index0 - get_tx_tracking_index(priv, channel, i, delta, is_decrease, 1);
  183. CCK_index = ((CCK_index < 0) ? 0 : CCK_index);
  184. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> Increse power ---> new CCK_INDEX:%d (%d - %d)\n", CCK_index, priv->pshare->CCK_index0, get_tx_tracking_index(priv, channel, i, delta, is_decrease, 1)));
  185. }
  186. }
  187. }
  188. #endif /* CFG_TRACKING_TABLE_FILE */
  189. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("ofdm_swing_table_92e[(unsigned int)OFDM_index[0]] = %x\n", ofdm_swing_table_92e[(unsigned int)OFDM_index[0]]));
  190. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("ofdm_swing_table_92e[(unsigned int)OFDM_index[1]] = %x\n", ofdm_swing_table_92e[(unsigned int)OFDM_index[1]]));
  191. /* Adujst OFDM Ant_A according to IQK result */
  192. ele_D = (ofdm_swing_table_92e[(unsigned int)OFDM_index[0]] & 0xFFC00000) >> 22;
  193. X = priv->pshare->rege94;
  194. Y = priv->pshare->rege9c;
  195. if (X != 0) {
  196. if ((X & 0x00000200) != 0)
  197. X = X | 0xFFFFFC00;
  198. ele_A = ((X * ele_D) >> 8) & 0x000003FF;
  199. /* new element C = element D x Y */
  200. if ((Y & 0x00000200) != 0)
  201. Y = Y | 0xFFFFFC00;
  202. ele_C = ((Y * ele_D) >> 8) & 0x000003FF;
  203. /* wirte new elements A, C, D to regC80 and regC94, element B is always 0 */
  204. value32 = (ele_D << 22) | ((ele_C & 0x3F) << 16) | ele_A;
  205. phy_set_bb_reg(priv, REG_OFDM_0_XA_TX_IQ_IMBALANCE, MASKDWORD, value32);
  206. value32 = (ele_C & 0x000003C0) >> 6;
  207. phy_set_bb_reg(priv, REG_OFDM_0_XC_TX_AFE, MASKH4BITS, value32);
  208. value32 = ((X * ele_D) >> 7) & 0x01;
  209. phy_set_bb_reg(priv, REG_OFDM_0_ECCA_THRESHOLD, BIT(24), value32);
  210. } else {
  211. phy_set_bb_reg(priv, REG_OFDM_0_XA_TX_IQ_IMBALANCE, MASKDWORD, ofdm_swing_table_92e[(unsigned int)OFDM_index[0]]);
  212. phy_set_bb_reg(priv, REG_OFDM_0_XC_TX_AFE, MASKH4BITS, 0x00);
  213. phy_set_bb_reg(priv, REG_OFDM_0_ECCA_THRESHOLD, BIT(24), 0x00);
  214. }
  215. set_CCK_swing_index(priv, CCK_index);
  216. if (rf == 2) {
  217. ele_D = (ofdm_swing_table_92e[(unsigned int)OFDM_index[1]] & 0xFFC00000) >> 22;
  218. X = priv->pshare->regeb4;
  219. Y = priv->pshare->regebc;
  220. if (X != 0) {
  221. if ((X & 0x00000200) != 0) /* consider minus */
  222. X = X | 0xFFFFFC00;
  223. ele_A = ((X * ele_D) >> 8) & 0x000003FF;
  224. /* new element C = element D x Y */
  225. if ((Y & 0x00000200) != 0)
  226. Y = Y | 0xFFFFFC00;
  227. ele_C = ((Y * ele_D) >> 8) & 0x00003FF;
  228. /* wirte new elements A, C, D to regC88 and regC9C, element B is always 0 */
  229. value32 = (ele_D << 22) | ((ele_C & 0x3F) << 16) | ele_A;
  230. phy_set_bb_reg(priv, REG_OFDM_0_XB_TX_IQ_IMBALANCE, MASKDWORD, value32);
  231. value32 = (ele_C & 0x000003C0) >> 6;
  232. phy_set_bb_reg(priv, REG_OFDM_0_XD_TX_AFE, MASKH4BITS, value32);
  233. value32 = ((X * ele_D) >> 7) & 0x01;
  234. phy_set_bb_reg(priv, REG_OFDM_0_ECCA_THRESHOLD, BIT(28), value32);
  235. } else {
  236. phy_set_bb_reg(priv, REG_OFDM_0_XB_TX_IQ_IMBALANCE, MASKDWORD, ofdm_swing_table_92e[(unsigned int)OFDM_index[1]]);
  237. phy_set_bb_reg(priv, REG_OFDM_0_XD_TX_AFE, MASKH4BITS, 0x00);
  238. phy_set_bb_reg(priv, REG_OFDM_0_ECCA_THRESHOLD, BIT(28), 0x00);
  239. }
  240. }
  241. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("0xc80 = 0x%x\n", phy_query_bb_reg(priv, REG_OFDM_0_XA_TX_IQ_IMBALANCE, MASKDWORD)));
  242. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("0xc88 = 0x%x\n", phy_query_bb_reg(priv, REG_OFDM_0_XB_TX_IQ_IMBALANCE, MASKDWORD)));
  243. if (delta_IQK > 3) {
  244. priv->pshare->thermal_value_iqk = thermal_value;
  245. #ifdef MP_TEST
  246. if (!(priv->pshare->rf_ft_var.mp_specific && (OPMODE & (WIFI_MP_CTX_BACKGROUND | WIFI_MP_CTX_PACKET))))
  247. #endif
  248. phy_iq_calibrate_8192e(p_dm_odm, false);
  249. }
  250. if (delta_LCK > 8) {
  251. RTL_W8(0x522, 0xff);
  252. reg0x18 = phy_query_rf_reg(priv, RF_PATH_A, 0x18, MASK20BITS, 1);
  253. phy_set_rf_reg(priv, RF_PATH_A, 0xB4, BIT(14), 1);
  254. phy_set_rf_reg(priv, RF_PATH_A, 0x18, BIT(15), 1);
  255. delay_ms(1);
  256. phy_set_rf_reg(priv, RF_PATH_A, 0xB4, BIT(14), 0);
  257. phy_set_rf_reg(priv, RF_PATH_A, 0x18, MASK20BITS, reg0x18);
  258. RTL_W8(0x522, 0x0);
  259. priv->pshare->thermal_value_lck = thermal_value;
  260. }
  261. }
  262. /* update thermal meter value */
  263. priv->pshare->thermal_value = thermal_value;
  264. for (i = 0 ; i < rf ; i++)
  265. priv->pshare->OFDM_index[i] = OFDM_index[i];
  266. priv->pshare->CCK_index = CCK_index;
  267. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\n******** END:%s() ********\n", __FUNCTION__));
  268. }
  269. #endif
  270. #if (RTL8197F_SUPPORT == 1 || RTL8822B_SUPPORT == 1)
  271. void
  272. odm_txpowertracking_callback_thermal_meter_jaguar_series3(
  273. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  274. void *p_dm_void
  275. #else
  276. struct _ADAPTER *adapter
  277. #endif
  278. )
  279. {
  280. #if 1
  281. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  282. u8 thermal_value = 0, delta, delta_LCK, delta_IQK, channel, is_increase;
  283. u8 thermal_value_avg_count = 0, p = 0, i = 0;
  284. u32 thermal_value_avg = 0;
  285. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  286. struct _TXPWRTRACK_CFG c;
  287. struct odm_rf_calibration_structure *p_rf_calibrate_info = &(p_dm_odm->rf_calibrate_info);
  288. /*4 1. The following TWO tables decide the final index of OFDM/CCK swing table.*/
  289. u8 *delta_swing_table_idx_tup_a = NULL, *delta_swing_table_idx_tdown_a = NULL;
  290. u8 *delta_swing_table_idx_tup_b = NULL, *delta_swing_table_idx_tdown_b = NULL;
  291. u8 *delta_swing_table_idx_tup_cck_a = NULL, *delta_swing_table_idx_tdown_cck_a = NULL;
  292. u8 *delta_swing_table_idx_tup_cck_b = NULL, *delta_swing_table_idx_tdown_cck_b = NULL;
  293. /*for 8814 add by Yu Chen*/
  294. u8 *delta_swing_table_idx_tup_c = NULL, *delta_swing_table_idx_tdown_c = NULL;
  295. u8 *delta_swing_table_idx_tup_d = NULL, *delta_swing_table_idx_tdown_d = NULL;
  296. u8 *delta_swing_table_idx_tup_cck_c = NULL, *delta_swing_table_idx_tdown_cck_c = NULL;
  297. u8 *delta_swing_table_idx_tup_cck_d = NULL, *delta_swing_table_idx_tdown_cck_d = NULL;
  298. #ifdef MP_TEST
  299. if ((OPMODE & WIFI_MP_STATE) || priv->pshare->rf_ft_var.mp_specific) {
  300. channel = priv->pshare->working_channel;
  301. if (priv->pshare->mp_txpwr_tracking == false)
  302. return;
  303. } else
  304. #endif
  305. {
  306. channel = (priv->pmib->dot11RFEntry.dot11channel);
  307. }
  308. configure_txpower_track(p_dm_odm, &c);
  309. (*c.get_delta_all_swing_table)(p_dm_odm, (u8 **)&delta_swing_table_idx_tup_a, (u8 **)&delta_swing_table_idx_tdown_a,
  310. (u8 **)&delta_swing_table_idx_tup_b, (u8 **)&delta_swing_table_idx_tdown_b,
  311. (u8 **)&delta_swing_table_idx_tup_cck_a, (u8 **)&delta_swing_table_idx_tdown_cck_a,
  312. (u8 **)&delta_swing_table_idx_tup_cck_b, (u8 **)&delta_swing_table_idx_tdown_cck_b);
  313. thermal_value = (u8)odm_get_rf_reg(p_dm_odm, ODM_RF_PATH_A, c.thermal_reg_addr, 0xfc00); /*0x42: RF Reg[15:10] 88E*/
  314. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  315. ("Readback Thermal Meter = 0x%x(%d) EEPROMthermalmeter 0x%x(%d)\n"
  316. , thermal_value, thermal_value, priv->pmib->dot11RFEntry.ther, priv->pmib->dot11RFEntry.ther));
  317. /* Initialize */
  318. if (!p_dm_odm->rf_calibrate_info.thermal_value)
  319. p_dm_odm->rf_calibrate_info.thermal_value = priv->pmib->dot11RFEntry.ther;
  320. if (!p_dm_odm->rf_calibrate_info.thermal_value_lck)
  321. p_dm_odm->rf_calibrate_info.thermal_value_lck = priv->pmib->dot11RFEntry.ther;
  322. if (!p_dm_odm->rf_calibrate_info.thermal_value_iqk)
  323. p_dm_odm->rf_calibrate_info.thermal_value_iqk = priv->pmib->dot11RFEntry.ther;
  324. /* calculate average thermal meter */
  325. p_dm_odm->rf_calibrate_info.thermal_value_avg[p_dm_odm->rf_calibrate_info.thermal_value_avg_index] = thermal_value;
  326. p_dm_odm->rf_calibrate_info.thermal_value_avg_index++;
  327. if (p_dm_odm->rf_calibrate_info.thermal_value_avg_index == c.average_thermal_num) /*Average times = c.average_thermal_num*/
  328. p_dm_odm->rf_calibrate_info.thermal_value_avg_index = 0;
  329. for (i = 0; i < c.average_thermal_num; i++) {
  330. if (p_dm_odm->rf_calibrate_info.thermal_value_avg[i]) {
  331. thermal_value_avg += p_dm_odm->rf_calibrate_info.thermal_value_avg[i];
  332. thermal_value_avg_count++;
  333. }
  334. }
  335. if (thermal_value_avg_count) {/*Calculate Average thermal_value after average enough times*/
  336. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  337. ("thermal_value_avg=0x%x(%d) thermal_value_avg_count = %d\n"
  338. , thermal_value_avg, thermal_value_avg, thermal_value_avg_count));
  339. thermal_value = (u8)(thermal_value_avg / thermal_value_avg_count);
  340. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  341. ("AVG Thermal Meter = 0x%X(%d), EEPROMthermalmeter = 0x%X(%d)\n", thermal_value, thermal_value, priv->pmib->dot11RFEntry.ther, priv->pmib->dot11RFEntry.ther));
  342. }
  343. /*4 Calculate delta, delta_LCK, delta_IQK.*/
  344. delta = RTL_ABS(thermal_value, priv->pmib->dot11RFEntry.ther);
  345. delta_LCK = RTL_ABS(thermal_value, p_dm_odm->rf_calibrate_info.thermal_value_lck);
  346. delta_IQK = RTL_ABS(thermal_value, p_dm_odm->rf_calibrate_info.thermal_value_iqk);
  347. is_increase = ((thermal_value < priv->pmib->dot11RFEntry.ther) ? 0 : 1);
  348. if (delta > 29) { /* power track table index(thermal diff.) upper bound*/
  349. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("delta(%d) > 29, set delta to 29\n", delta));
  350. delta = 29;
  351. }
  352. /*4 if necessary, do LCK.*/
  353. if (delta_LCK > c.threshold_iqk) {
  354. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("delta_LCK(%d) >= threshold_iqk(%d)\n", delta_LCK, c.threshold_iqk));
  355. p_dm_odm->rf_calibrate_info.thermal_value_lck = thermal_value;
  356. #if (RTL8822B_SUPPORT != 1)
  357. if (!(p_dm_odm->support_ic_type & ODM_RTL8822B)) {
  358. if (c.phy_lc_calibrate)
  359. (*c.phy_lc_calibrate)(p_dm_odm);
  360. }
  361. #endif
  362. }
  363. if (delta_IQK > c.threshold_iqk) {
  364. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("delta_IQK(%d) >= threshold_iqk(%d)\n", delta_IQK, c.threshold_iqk));
  365. p_dm_odm->rf_calibrate_info.thermal_value_iqk = thermal_value;
  366. if (c.do_iqk)
  367. (*c.do_iqk)(p_dm_odm, true, 0, 0);
  368. }
  369. if (!priv->pmib->dot11RFEntry.ther) /*Don't do power tracking since no calibrated thermal value*/
  370. return;
  371. /*4 Do Power Tracking*/
  372. if (thermal_value != p_dm_odm->rf_calibrate_info.thermal_value) {
  373. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  374. ("\n\n******** START POWER TRACKING ********\n"));
  375. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  376. ("Readback Thermal Meter = 0x%x pre thermal meter 0x%x EEPROMthermalmeter 0x%x\n",
  377. thermal_value, p_dm_odm->rf_calibrate_info.thermal_value, priv->pmib->dot11RFEntry.ther));
  378. #ifdef _TRACKING_TABLE_FILE
  379. if (priv->pshare->rf_ft_var.pwr_track_file) {
  380. if (is_increase) { /*thermal is higher than base*/
  381. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++) {
  382. switch (p) {
  383. case ODM_RF_PATH_B:
  384. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  385. ("delta_swing_table_idx_tup_b[%d] = %d delta_swing_table_idx_tup_cck_b[%d] = %d\n", delta, delta_swing_table_idx_tup_b[delta], delta, delta_swing_table_idx_tup_cck_b[delta]));
  386. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = delta_swing_table_idx_tup_b[delta];
  387. p_rf_calibrate_info->absolute_cck_swing_idx[p] = delta_swing_table_idx_tup_cck_b[delta];
  388. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  389. ("******Temp is higher and pRF->absolute_ofdm_swing_idx[ODM_RF_PATH_B] = %d pRF->absolute_cck_swing_idx[ODM_RF_PATH_B] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p], p_rf_calibrate_info->absolute_cck_swing_idx[p]));
  390. break;
  391. case ODM_RF_PATH_C:
  392. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  393. ("delta_swing_table_idx_tup_c[%d] = %d delta_swing_table_idx_tup_cck_c[%d] = %d\n", delta, delta_swing_table_idx_tup_c[delta], delta, delta_swing_table_idx_tup_cck_c[delta]));
  394. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = delta_swing_table_idx_tup_c[delta];
  395. p_rf_calibrate_info->absolute_cck_swing_idx[p] = delta_swing_table_idx_tup_cck_c[delta];
  396. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  397. ("******Temp is higher and pRF->absolute_ofdm_swing_idx[ODM_RF_PATH_C] = %d pRF->absolute_cck_swing_idx[ODM_RF_PATH_C] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p], p_rf_calibrate_info->absolute_cck_swing_idx[p]));
  398. break;
  399. case ODM_RF_PATH_D:
  400. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  401. ("delta_swing_table_idx_tup_d[%d] = %d delta_swing_table_idx_tup_cck_d[%d] = %d\n", delta, delta_swing_table_idx_tup_d[delta], delta, delta_swing_table_idx_tup_cck_d[delta]));
  402. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = delta_swing_table_idx_tup_d[delta];
  403. p_rf_calibrate_info->absolute_cck_swing_idx[p] = delta_swing_table_idx_tup_cck_d[delta];
  404. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  405. ("******Temp is higher and pRF->absolute_ofdm_swing_idx[ODM_RF_PATH_D] = %d pRF->absolute_cck_swing_idx[ODM_RF_PATH_D] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p], p_rf_calibrate_info->absolute_cck_swing_idx[p]));
  406. break;
  407. default:
  408. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  409. ("delta_swing_table_idx_tup_a[%d] = %d delta_swing_table_idx_tup_cck_a[%d] = %d\n", delta, delta_swing_table_idx_tup_a[delta], delta, delta_swing_table_idx_tup_cck_a[delta]));
  410. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = delta_swing_table_idx_tup_a[delta];
  411. p_rf_calibrate_info->absolute_cck_swing_idx[p] = delta_swing_table_idx_tup_cck_a[delta];
  412. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  413. ("******Temp is higher and pRF->absolute_ofdm_swing_idx[ODM_RF_PATH_A] = %d pRF->absolute_cck_swing_idx[ODM_RF_PATH_A] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p], p_rf_calibrate_info->absolute_cck_swing_idx[p]));
  414. break;
  415. }
  416. }
  417. } else { /* thermal is lower than base*/
  418. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++) {
  419. switch (p) {
  420. case ODM_RF_PATH_B:
  421. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  422. ("delta_swing_table_idx_tdown_b[%d] = %d delta_swing_table_idx_tdown_cck_b[%d] = %d\n", delta, delta_swing_table_idx_tdown_b[delta], delta, delta_swing_table_idx_tdown_cck_b[delta]));
  423. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = -1 * delta_swing_table_idx_tdown_b[delta];
  424. p_rf_calibrate_info->absolute_cck_swing_idx[p] = -1 * delta_swing_table_idx_tdown_cck_b[delta];
  425. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  426. ("******Temp is lower and pRF->absolute_ofdm_swing_idx[ODM_RF_PATH_B] = %d pRF->absolute_cck_swing_idx[ODM_RF_PATH_B] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p], p_rf_calibrate_info->absolute_cck_swing_idx[p]));
  427. break;
  428. case ODM_RF_PATH_C:
  429. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  430. ("delta_swing_table_idx_tdown_c[%d] = %d delta_swing_table_idx_tdown_cck_c[%d] = %d\n", delta, delta_swing_table_idx_tdown_c[delta], delta, delta_swing_table_idx_tdown_cck_c[delta]));
  431. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = -1 * delta_swing_table_idx_tdown_c[delta];
  432. p_rf_calibrate_info->absolute_cck_swing_idx[p] = -1 * delta_swing_table_idx_tdown_cck_c[delta];
  433. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  434. ("******Temp is lower and pRF->absolute_ofdm_swing_idx[ODM_RF_PATH_C] = %d pRF->absolute_cck_swing_idx[ODM_RF_PATH_C] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p], p_rf_calibrate_info->absolute_cck_swing_idx[p]));
  435. break;
  436. case ODM_RF_PATH_D:
  437. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  438. ("delta_swing_table_idx_tdown_d[%d] = %d delta_swing_table_idx_tdown_cck_d[%d] = %d\n", delta, delta_swing_table_idx_tdown_d[delta], delta, delta_swing_table_idx_tdown_cck_d[delta]));
  439. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = -1 * delta_swing_table_idx_tdown_d[delta];
  440. p_rf_calibrate_info->absolute_cck_swing_idx[p] = -1 * delta_swing_table_idx_tdown_cck_d[delta];
  441. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  442. ("******Temp is lower and pRF->absolute_ofdm_swing_idx[ODM_RF_PATH_D] = %d pRF->absolute_cck_swing_idx[ODM_RF_PATH_D] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p], p_rf_calibrate_info->absolute_cck_swing_idx[p]));
  443. break;
  444. default:
  445. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  446. ("delta_swing_table_idx_tdown_a[%d] = %d delta_swing_table_idx_tdown_cck_a[%d] = %d\n", delta, delta_swing_table_idx_tdown_a[delta], delta, delta_swing_table_idx_tdown_cck_a[delta]));
  447. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = -1 * delta_swing_table_idx_tdown_a[delta];
  448. p_rf_calibrate_info->absolute_cck_swing_idx[p] = -1 * delta_swing_table_idx_tdown_cck_a[delta];
  449. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  450. ("******Temp is lower and pRF->absolute_ofdm_swing_idx[ODM_RF_PATH_A] = %d pRF->absolute_cck_swing_idx[ODM_RF_PATH_A] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p], p_rf_calibrate_info->absolute_cck_swing_idx[p]));
  451. break;
  452. }
  453. }
  454. }
  455. if (is_increase) {
  456. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> increse power --->\n"));
  457. if (GET_CHIP_VER(priv) == VERSION_8197F) {
  458. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++)
  459. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, BBSWING, p, 0);
  460. } else if (GET_CHIP_VER(priv) == VERSION_8822B) {
  461. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++)
  462. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, MIX_MODE, p, 0);
  463. }
  464. } else {
  465. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> decrese power --->\n"));
  466. if (GET_CHIP_VER(priv) == VERSION_8197F) {
  467. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++)
  468. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, BBSWING, p, 0);
  469. } else if (GET_CHIP_VER(priv) == VERSION_8822B) {
  470. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++)
  471. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, MIX_MODE, p, 0);
  472. }
  473. }
  474. }
  475. #endif
  476. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\n******** END:%s() ********\n\n", __func__));
  477. /*update thermal meter value*/
  478. p_dm_odm->rf_calibrate_info.thermal_value = thermal_value;
  479. }
  480. #endif
  481. }
  482. #endif
  483. /*#if (RTL8814A_SUPPORT == 1)*/
  484. #if (RTL8814A_SUPPORT == 1)
  485. void
  486. odm_txpowertracking_callback_thermal_meter_jaguar_series2(
  487. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  488. void *p_dm_void
  489. #else
  490. struct _ADAPTER *adapter
  491. #endif
  492. )
  493. {
  494. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  495. u8 thermal_value = 0, delta, delta_LCK, delta_IQK, channel, is_increase;
  496. u8 thermal_value_avg_count = 0, p = 0, i = 0;
  497. u32 thermal_value_avg = 0, reg0x18;
  498. u32 bb_swing_reg[4] = {REG_A_TX_SCALE_JAGUAR, REG_B_TX_SCALE_JAGUAR, REG_C_TX_SCALE_JAGUAR2, REG_D_TX_SCALE_JAGUAR2};
  499. s32 ele_D;
  500. u32 bb_swing_idx;
  501. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  502. struct _TXPWRTRACK_CFG c;
  503. boolean is_tssi_enable = false;
  504. struct odm_rf_calibration_structure *p_rf_calibrate_info = &(p_dm_odm->rf_calibrate_info);
  505. /* 4 1. The following TWO tables decide the final index of OFDM/CCK swing table. */
  506. u8 *delta_swing_table_idx_tup_a = NULL, *delta_swing_table_idx_tdown_a = NULL;
  507. u8 *delta_swing_table_idx_tup_b = NULL, *delta_swing_table_idx_tdown_b = NULL;
  508. /* for 8814 add by Yu Chen */
  509. u8 *delta_swing_table_idx_tup_c = NULL, *delta_swing_table_idx_tdown_c = NULL;
  510. u8 *delta_swing_table_idx_tup_d = NULL, *delta_swing_table_idx_tdown_d = NULL;
  511. #ifdef MP_TEST
  512. if ((OPMODE & WIFI_MP_STATE) || priv->pshare->rf_ft_var.mp_specific) {
  513. channel = priv->pshare->working_channel;
  514. if (priv->pshare->mp_txpwr_tracking == false)
  515. return;
  516. } else
  517. #endif
  518. {
  519. channel = (priv->pmib->dot11RFEntry.dot11channel);
  520. }
  521. configure_txpower_track(p_dm_odm, &c);
  522. p_rf_calibrate_info->default_ofdm_index = priv->pshare->OFDM_index0[ODM_RF_PATH_A];
  523. (*c.get_delta_swing_table)(p_dm_odm, (u8 **)&delta_swing_table_idx_tup_a, (u8 **)&delta_swing_table_idx_tdown_a,
  524. (u8 **)&delta_swing_table_idx_tup_b, (u8 **)&delta_swing_table_idx_tdown_b);
  525. if (p_dm_odm->support_ic_type & ODM_RTL8814A) /* for 8814 path C & D */
  526. (*c.get_delta_swing_table8814only)(p_dm_odm, (u8 **)&delta_swing_table_idx_tup_c, (u8 **)&delta_swing_table_idx_tdown_c,
  527. (u8 **)&delta_swing_table_idx_tup_d, (u8 **)&delta_swing_table_idx_tdown_d);
  528. thermal_value = (u8)odm_get_rf_reg(p_dm_odm, ODM_RF_PATH_A, c.thermal_reg_addr, 0xfc00); /* 0x42: RF Reg[15:10] 88E */
  529. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  530. ("\nReadback Thermal Meter = 0x%x, pre thermal meter 0x%x, EEPROMthermalmeter 0x%x\n", thermal_value, p_dm_odm->rf_calibrate_info.thermal_value, priv->pmib->dot11RFEntry.ther));
  531. /* Initialize */
  532. if (!p_dm_odm->rf_calibrate_info.thermal_value)
  533. p_dm_odm->rf_calibrate_info.thermal_value = priv->pmib->dot11RFEntry.ther;
  534. if (!p_dm_odm->rf_calibrate_info.thermal_value_lck)
  535. p_dm_odm->rf_calibrate_info.thermal_value_lck = priv->pmib->dot11RFEntry.ther;
  536. if (!p_dm_odm->rf_calibrate_info.thermal_value_iqk)
  537. p_dm_odm->rf_calibrate_info.thermal_value_iqk = priv->pmib->dot11RFEntry.ther;
  538. is_tssi_enable = (boolean)odm_get_rf_reg(p_dm_odm, ODM_RF_PATH_A, REG_RF_TX_GAIN_OFFSET, BIT(7)); /* check TSSI enable */
  539. /* 4 Query OFDM BB swing default setting Bit[31:21] */
  540. for (p = ODM_RF_PATH_A ; p < c.rf_path_count ; p++) {
  541. ele_D = odm_get_bb_reg(p_dm_odm, bb_swing_reg[p], 0xffe00000);
  542. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  543. ("0x%x:0x%x ([31:21] = 0x%x)\n", bb_swing_reg[p], odm_get_bb_reg(p_dm_odm, bb_swing_reg[p], MASKDWORD), ele_D));
  544. for (bb_swing_idx = 0; bb_swing_idx < TXSCALE_TABLE_SIZE; bb_swing_idx++) {/* 4 */
  545. if (ele_D == tx_scaling_table_jaguar[bb_swing_idx]) {
  546. p_dm_odm->rf_calibrate_info.OFDM_index[p] = (u8)bb_swing_idx;
  547. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  548. ("OFDM_index[%d]=%d\n", p, p_dm_odm->rf_calibrate_info.OFDM_index[p]));
  549. break;
  550. }
  551. }
  552. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("kfree_offset[%d]=%d\n", p, p_rf_calibrate_info->kfree_offset[p]));
  553. }
  554. /* calculate average thermal meter */
  555. p_dm_odm->rf_calibrate_info.thermal_value_avg[p_dm_odm->rf_calibrate_info.thermal_value_avg_index] = thermal_value;
  556. p_dm_odm->rf_calibrate_info.thermal_value_avg_index++;
  557. if (p_dm_odm->rf_calibrate_info.thermal_value_avg_index == c.average_thermal_num) /* Average times = c.average_thermal_num */
  558. p_dm_odm->rf_calibrate_info.thermal_value_avg_index = 0;
  559. for (i = 0; i < c.average_thermal_num; i++) {
  560. if (p_dm_odm->rf_calibrate_info.thermal_value_avg[i]) {
  561. thermal_value_avg += p_dm_odm->rf_calibrate_info.thermal_value_avg[i];
  562. thermal_value_avg_count++;
  563. }
  564. }
  565. if (thermal_value_avg_count) { /* Calculate Average thermal_value after average enough times */
  566. thermal_value = (u8)(thermal_value_avg / thermal_value_avg_count);
  567. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  568. ("AVG Thermal Meter = 0x%X, EEPROMthermalmeter = 0x%X\n", thermal_value, priv->pmib->dot11RFEntry.ther));
  569. }
  570. /* 4 Calculate delta, delta_LCK, delta_IQK. */
  571. delta = RTL_ABS(thermal_value, priv->pmib->dot11RFEntry.ther);
  572. delta_LCK = RTL_ABS(thermal_value, p_dm_odm->rf_calibrate_info.thermal_value_lck);
  573. delta_IQK = RTL_ABS(thermal_value, p_dm_odm->rf_calibrate_info.thermal_value_iqk);
  574. is_increase = ((thermal_value < priv->pmib->dot11RFEntry.ther) ? 0 : 1);
  575. /* 4 if necessary, do LCK. */
  576. if (!(p_dm_odm->support_ic_type & ODM_RTL8821)) {
  577. if (delta_LCK > c.threshold_iqk) {
  578. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("delta_LCK(%d) >= threshold_iqk(%d)\n", delta_LCK, c.threshold_iqk));
  579. p_dm_odm->rf_calibrate_info.thermal_value_lck = thermal_value;
  580. /*Use RTLCK, so close power tracking driver LCK*/
  581. #if (RTL8814A_SUPPORT != 1)
  582. if (!(p_dm_odm->support_ic_type & ODM_RTL8814A)) {
  583. if (c.phy_lc_calibrate)
  584. (*c.phy_lc_calibrate)(p_dm_odm);
  585. }
  586. #endif
  587. }
  588. }
  589. if (delta_IQK > c.threshold_iqk) {
  590. panic_printk("%s(%d)\n", __FUNCTION__, __LINE__);
  591. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("delta_IQK(%d) >= threshold_iqk(%d)\n", delta_IQK, c.threshold_iqk));
  592. p_dm_odm->rf_calibrate_info.thermal_value_iqk = thermal_value;
  593. if (c.do_iqk)
  594. (*c.do_iqk)(p_dm_odm, true, 0, 0);
  595. }
  596. if (!priv->pmib->dot11RFEntry.ther) /*Don't do power tracking since no calibrated thermal value*/
  597. return;
  598. /* 4 Do Power Tracking */
  599. if (is_tssi_enable == true) {
  600. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("**********Enter PURE TSSI MODE**********\n"));
  601. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++)
  602. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, TSSI_MODE, p, 0);
  603. } else if (thermal_value != p_dm_odm->rf_calibrate_info.thermal_value) {
  604. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  605. ("\n******** START POWER TRACKING ********\n"));
  606. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  607. ("\nReadback Thermal Meter = 0x%x pre thermal meter 0x%x EEPROMthermalmeter 0x%x\n", thermal_value, p_dm_odm->rf_calibrate_info.thermal_value, priv->pmib->dot11RFEntry.ther));
  608. #ifdef _TRACKING_TABLE_FILE
  609. if (priv->pshare->rf_ft_var.pwr_track_file) {
  610. if (is_increase) { /* thermal is higher than base */
  611. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++) {
  612. switch (p) {
  613. case ODM_RF_PATH_B:
  614. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  615. ("delta_swing_table_idx_tup_b[%d] = %d\n", delta, delta_swing_table_idx_tup_b[delta]));
  616. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = delta_swing_table_idx_tup_b[delta]; /* Record delta swing for mix mode power tracking */
  617. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  618. ("******Temp is higher and p_dm_odm->absolute_ofdm_swing_idx[ODM_RF_PATH_B] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p]));
  619. break;
  620. case ODM_RF_PATH_C:
  621. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  622. ("delta_swing_table_idx_tup_c[%d] = %d\n", delta, delta_swing_table_idx_tup_c[delta]));
  623. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = delta_swing_table_idx_tup_c[delta]; /* Record delta swing for mix mode power tracking */
  624. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  625. ("******Temp is higher and p_dm_odm->absolute_ofdm_swing_idx[ODM_RF_PATH_C] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p]));
  626. break;
  627. case ODM_RF_PATH_D:
  628. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  629. ("delta_swing_table_idx_tup_d[%d] = %d\n", delta, delta_swing_table_idx_tup_d[delta]));
  630. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = delta_swing_table_idx_tup_d[delta]; /* Record delta swing for mix mode power tracking */
  631. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  632. ("******Temp is higher and p_dm_odm->absolute_ofdm_swing_idx[ODM_RF_PATH_D] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p]));
  633. break;
  634. default:
  635. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  636. ("delta_swing_table_idx_tup_a[%d] = %d\n", delta, delta_swing_table_idx_tup_a[delta]));
  637. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = delta_swing_table_idx_tup_a[delta]; /* Record delta swing for mix mode power tracking */
  638. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  639. ("******Temp is higher and p_dm_odm->absolute_ofdm_swing_idx[ODM_RF_PATH_A] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p]));
  640. break;
  641. }
  642. }
  643. } else { /* thermal is lower than base */
  644. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++) {
  645. switch (p) {
  646. case ODM_RF_PATH_B:
  647. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  648. ("delta_swing_table_idx_tdown_b[%d] = %d\n", delta, delta_swing_table_idx_tdown_b[delta]));
  649. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = -1 * delta_swing_table_idx_tdown_b[delta]; /* Record delta swing for mix mode power tracking */
  650. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  651. ("******Temp is lower and p_dm_odm->absolute_ofdm_swing_idx[ODM_RF_PATH_B] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p]));
  652. break;
  653. case ODM_RF_PATH_C:
  654. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  655. ("delta_swing_table_idx_tdown_c[%d] = %d\n", delta, delta_swing_table_idx_tdown_c[delta]));
  656. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = -1 * delta_swing_table_idx_tdown_c[delta]; /* Record delta swing for mix mode power tracking */
  657. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  658. ("******Temp is lower and p_dm_odm->absolute_ofdm_swing_idx[ODM_RF_PATH_C] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p]));
  659. break;
  660. case ODM_RF_PATH_D:
  661. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  662. ("delta_swing_table_idx_tdown_d[%d] = %d\n", delta, delta_swing_table_idx_tdown_d[delta]));
  663. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = -1 * delta_swing_table_idx_tdown_d[delta]; /* Record delta swing for mix mode power tracking */
  664. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  665. ("******Temp is lower and p_dm_odm->absolute_ofdm_swing_idx[ODM_RF_PATH_D] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p]));
  666. break;
  667. default:
  668. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  669. ("delta_swing_table_idx_tdown_a[%d] = %d\n", delta, delta_swing_table_idx_tdown_a[delta]));
  670. p_rf_calibrate_info->absolute_ofdm_swing_idx[p] = -1 * delta_swing_table_idx_tdown_a[delta]; /* Record delta swing for mix mode power tracking */
  671. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  672. ("******Temp is lower and p_dm_odm->absolute_ofdm_swing_idx[ODM_RF_PATH_A] = %d\n", p_rf_calibrate_info->absolute_ofdm_swing_idx[p]));
  673. break;
  674. }
  675. }
  676. }
  677. if (is_increase) {
  678. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> increse power --->\n"));
  679. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++)
  680. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, MIX_MODE, p, 0);
  681. } else {
  682. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> decrese power --->\n"));
  683. for (p = ODM_RF_PATH_A; p < c.rf_path_count; p++)
  684. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, MIX_MODE, p, 0);
  685. }
  686. }
  687. #endif
  688. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\n******** END:%s() ********\n", __FUNCTION__));
  689. /* update thermal meter value */
  690. p_dm_odm->rf_calibrate_info.thermal_value = thermal_value;
  691. }
  692. }
  693. #endif
  694. #if (RTL8812A_SUPPORT == 1 || RTL8881A_SUPPORT == 1)
  695. void
  696. odm_txpowertracking_callback_thermal_meter_jaguar_series(
  697. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  698. void *p_dm_void
  699. #else
  700. struct _ADAPTER *adapter
  701. #endif
  702. )
  703. {
  704. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  705. unsigned char thermal_value = 0, delta, delta_LCK, channel, is_decrease;
  706. unsigned char thermal_value_avg_count = 0;
  707. unsigned int thermal_value_avg = 0, reg0x18;
  708. unsigned int bb_swing_reg[4] = {0xc1c, 0xe1c, 0x181c, 0x1a1c};
  709. int ele_D, value32;
  710. char OFDM_index[2], index;
  711. unsigned int i = 0, j = 0, rf_path, max_rf_path = 2, rf;
  712. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  713. unsigned char OFDM_min_index = 7; /* OFDM BB Swing should be less than +2.5dB, which is required by Arthur and Mimic */
  714. #ifdef MP_TEST
  715. if ((OPMODE & WIFI_MP_STATE) || priv->pshare->rf_ft_var.mp_specific) {
  716. channel = priv->pshare->working_channel;
  717. if (priv->pshare->mp_txpwr_tracking == false)
  718. return;
  719. } else
  720. #endif
  721. {
  722. channel = (priv->pmib->dot11RFEntry.dot11channel);
  723. }
  724. #if RTL8881A_SUPPORT
  725. if (p_dm_odm->support_ic_type == ODM_RTL8881A) {
  726. max_rf_path = 1;
  727. if ((get_bonding_type_8881A() == BOND_8881AM || get_bonding_type_8881A() == BOND_8881AN)
  728. && priv->pshare->rf_ft_var.use_intpa8881A && (*p_dm_odm->p_band_type == ODM_BAND_2_4G))
  729. OFDM_min_index = 6; /* intPA - upper bond set to +3 dB (base: -2 dB)ot11RFEntry.phy_band_select == PHY_BAND_2G)) */
  730. else
  731. OFDM_min_index = 10; /* OFDM BB Swing should be less than +1dB, which is required by Arthur and Mimic */
  732. }
  733. #endif
  734. thermal_value = (unsigned char)phy_query_rf_reg(priv, RF_PATH_A, 0x42, 0xfc00, 1); /* 0x42: RF Reg[15:10] 88E */
  735. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\nReadback Thermal Meter = 0x%x pre thermal meter 0x%x EEPROMthermalmeter 0x%x\n", thermal_value, priv->pshare->thermal_value, priv->pmib->dot11RFEntry.ther));
  736. /* 4 Query OFDM BB swing default setting Bit[31:21] */
  737. for (rf_path = 0 ; rf_path < max_rf_path ; rf_path++) {
  738. ele_D = phy_query_bb_reg(priv, bb_swing_reg[rf_path], 0xffe00000);
  739. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("0x%x:0x%x ([31:21] = 0x%x)\n", bb_swing_reg[rf_path], phy_query_bb_reg(priv, bb_swing_reg[rf_path], MASKDWORD), ele_D));
  740. for (i = 0; i < OFDM_TABLE_SIZE_8812; i++) {/* 4 */
  741. if (ele_D == ofdm_swing_table_8812[i]) {
  742. OFDM_index[rf_path] = (unsigned char)i;
  743. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("OFDM_index[%d]=%d\n", rf_path, OFDM_index[rf_path]));
  744. break;
  745. }
  746. }
  747. }
  748. #if 0
  749. /* Query OFDM path A default setting Bit[31:21] */
  750. ele_D = phy_query_bb_reg(priv, 0xc1c, 0xffe00000);
  751. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("0xc1c:0x%x ([31:21] = 0x%x)\n", phy_query_bb_reg(priv, 0xc1c, MASKDWORD), ele_D));
  752. for (i = 0; i < OFDM_TABLE_SIZE_8812; i++) {/* 4 */
  753. if (ele_D == ofdm_swing_table_8812[i]) {
  754. OFDM_index[0] = (unsigned char)i;
  755. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("OFDM_index[0]=%d\n", OFDM_index[0]));
  756. break;
  757. }
  758. }
  759. /* Query OFDM path B default setting */
  760. if (rf == 2) {
  761. ele_D = phy_query_bb_reg(priv, 0xe1c, 0xffe00000);
  762. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("0xe1c:0x%x ([32:21] = 0x%x)\n", phy_query_bb_reg(priv, 0xe1c, MASKDWORD), ele_D));
  763. for (i = 0; i < OFDM_TABLE_SIZE_8812; i++) {
  764. if (ele_D == ofdm_swing_table_8812[i]) {
  765. OFDM_index[1] = (unsigned char)i;
  766. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("OFDM_index[1]=%d\n", OFDM_index[1]));
  767. break;
  768. }
  769. }
  770. }
  771. #endif
  772. /* Initialize */
  773. if (!priv->pshare->thermal_value) {
  774. priv->pshare->thermal_value = priv->pmib->dot11RFEntry.ther;
  775. priv->pshare->thermal_value_lck = thermal_value;
  776. }
  777. /* calculate average thermal meter */
  778. {
  779. priv->pshare->thermal_value_avg_8812[priv->pshare->thermal_value_avg_index_8812] = thermal_value;
  780. priv->pshare->thermal_value_avg_index_8812++;
  781. if (priv->pshare->thermal_value_avg_index_8812 == AVG_THERMAL_NUM_8812)
  782. priv->pshare->thermal_value_avg_index_8812 = 0;
  783. for (i = 0; i < AVG_THERMAL_NUM_8812; i++) {
  784. if (priv->pshare->thermal_value_avg_8812[i]) {
  785. thermal_value_avg += priv->pshare->thermal_value_avg_8812[i];
  786. thermal_value_avg_count++;
  787. }
  788. }
  789. if (thermal_value_avg_count) {
  790. thermal_value = (unsigned char)(thermal_value_avg / thermal_value_avg_count);
  791. /* printk("AVG Thermal Meter = 0x%x\n", thermal_value); */
  792. }
  793. }
  794. /* 4 If necessary, do power tracking */
  795. if (!priv->pmib->dot11RFEntry.ther) /*Don't do power tracking since no calibrated thermal value*/
  796. return;
  797. if (thermal_value != priv->pshare->thermal_value) {
  798. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\n******** START POWER TRACKING ********\n"));
  799. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\nReadback Thermal Meter = 0x%x pre thermal meter 0x%x EEPROMthermalmeter 0x%x\n", thermal_value, priv->pshare->thermal_value, priv->pmib->dot11RFEntry.ther));
  800. delta = RTL_ABS(thermal_value, priv->pmib->dot11RFEntry.ther);
  801. delta_LCK = RTL_ABS(thermal_value, priv->pshare->thermal_value_lck);
  802. is_decrease = ((thermal_value < priv->pmib->dot11RFEntry.ther) ? 1 : 0);
  803. /* if (*p_dm_odm->p_band_type == ODM_BAND_5G) */
  804. {
  805. #ifdef _TRACKING_TABLE_FILE
  806. if (priv->pshare->rf_ft_var.pwr_track_file) {
  807. for (rf_path = 0; rf_path < max_rf_path; rf_path++) {
  808. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("diff: (%s)%d ==> get index from table : %d)\n", (is_decrease ? "-" : "+"), delta, get_tx_tracking_index(priv, channel, rf_path, delta, is_decrease, 0)));
  809. if (is_decrease) {
  810. OFDM_index[rf_path] = priv->pshare->OFDM_index0[rf_path] + get_tx_tracking_index(priv, channel, rf_path, delta, is_decrease, 0);
  811. OFDM_index[rf_path] = ((OFDM_index[rf_path] > (OFDM_TABLE_SIZE_8812 - 1)) ? (OFDM_TABLE_SIZE_8812 - 1) : OFDM_index[rf_path]);
  812. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> decrese power ---> new OFDM_INDEX:%d (%d + %d)\n", OFDM_index[rf_path], priv->pshare->OFDM_index0[rf_path], get_tx_tracking_index(priv, channel, rf_path, delta, is_decrease, 0)));
  813. #if 0/* RTL8881A_SUPPORT */
  814. if (p_dm_odm->support_ic_type == ODM_RTL8881A) {
  815. if (priv->pshare->rf_ft_var.pwrtrk_tx_agc_enable) {
  816. if (priv->pshare->add_tx_agc) { /* tx_agc has been added */
  817. add_tx_power88xx_ac(priv, 0);
  818. priv->pshare->add_tx_agc = 0;
  819. priv->pshare->add_tx_agc_index = 0;
  820. }
  821. }
  822. }
  823. #endif
  824. } else {
  825. OFDM_index[rf_path] = priv->pshare->OFDM_index0[rf_path] - get_tx_tracking_index(priv, channel, rf_path, delta, is_decrease, 0);
  826. #if 0/* RTL8881A_SUPPORT */
  827. if (p_dm_odm->support_ic_type == ODM_RTL8881A) {
  828. if (priv->pshare->rf_ft_var.pwrtrk_tx_agc_enable) {
  829. if (OFDM_index[i] < OFDM_min_index) {
  830. priv->pshare->add_tx_agc_index = (OFDM_min_index - OFDM_index[i]) / 2; /* Calculate Remnant tx_agc value, 2 index for 1 tx_agc */
  831. add_tx_power88xx_ac(priv, priv->pshare->add_tx_agc_index);
  832. priv->pshare->add_tx_agc = 1; /* add_tx_agc Flag = 1 */
  833. OFDM_index[i] = OFDM_min_index;
  834. } else {
  835. if (priv->pshare->add_tx_agc) { /* tx_agc been added */
  836. priv->pshare->add_tx_agc = 0;
  837. priv->pshare->add_tx_agc_index = 0;
  838. add_tx_power88xx_ac(priv, 0); /* minus the added TPI */
  839. }
  840. }
  841. }
  842. }
  843. #else
  844. OFDM_index[rf_path] = ((OFDM_index[rf_path] < OFDM_min_index) ? OFDM_min_index : OFDM_index[rf_path]);
  845. #endif
  846. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, (">>> increse power ---> new OFDM_INDEX:%d (%d - %d)\n", OFDM_index[rf_path], priv->pshare->OFDM_index0[rf_path], get_tx_tracking_index(priv, channel, rf_path, delta, is_decrease, 0)));
  847. }
  848. }
  849. }
  850. #endif
  851. /* 4 Set new BB swing index */
  852. for (rf_path = 0; rf_path < max_rf_path; rf_path++) {
  853. phy_set_bb_reg(priv, bb_swing_reg[rf_path], 0xffe00000, ofdm_swing_table_8812[(unsigned int)OFDM_index[rf_path]]);
  854. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("Readback 0x%x[31:21] = 0x%x, OFDM_index:%d\n", bb_swing_reg[rf_path], phy_query_bb_reg(priv, bb_swing_reg[rf_path], 0xffe00000), OFDM_index[rf_path]));
  855. }
  856. }
  857. if (delta_LCK > 8) {
  858. RTL_W8(0x522, 0xff);
  859. reg0x18 = phy_query_rf_reg(priv, RF_PATH_A, 0x18, MASK20BITS, 1);
  860. phy_set_rf_reg(priv, RF_PATH_A, 0xB4, BIT(14), 1);
  861. phy_set_rf_reg(priv, RF_PATH_A, 0x18, BIT(15), 1);
  862. delay_ms(200); /* frequency deviation */
  863. phy_set_rf_reg(priv, RF_PATH_A, 0xB4, BIT(14), 0);
  864. phy_set_rf_reg(priv, RF_PATH_A, 0x18, MASK20BITS, reg0x18);
  865. #ifdef CONFIG_RTL_8812_SUPPORT
  866. if (GET_CHIP_VER(priv) == VERSION_8812E)
  867. update_bbrf_val8812(priv, priv->pmib->dot11RFEntry.dot11channel);
  868. #endif
  869. RTL_W8(0x522, 0x0);
  870. priv->pshare->thermal_value_lck = thermal_value;
  871. }
  872. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("\n******** END:%s() ********\n", __FUNCTION__));
  873. /* update thermal meter value */
  874. priv->pshare->thermal_value = thermal_value;
  875. for (rf_path = 0; rf_path < max_rf_path; rf_path++)
  876. priv->pshare->OFDM_index[rf_path] = OFDM_index[rf_path];
  877. }
  878. }
  879. #endif
  880. void
  881. odm_txpowertracking_callback_thermal_meter(
  882. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  883. void *p_dm_void
  884. #else
  885. struct _ADAPTER *adapter
  886. #endif
  887. )
  888. {
  889. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  890. struct odm_rf_calibration_structure *p_rf_calibrate_info = &(p_dm_odm->rf_calibrate_info);
  891. #if (RTL8197F_SUPPORT == 1 || RTL8822B_SUPPORT == 1)
  892. if (p_dm_odm->support_ic_type == ODM_RTL8197F || p_dm_odm->support_ic_type == ODM_RTL8822B) {
  893. odm_txpowertracking_callback_thermal_meter_jaguar_series3(p_dm_odm);
  894. return;
  895. }
  896. #endif
  897. #if (RTL8814A_SUPPORT == 1) /*use this function to do power tracking after 8814 by YuChen*/
  898. if (p_dm_odm->support_ic_type & ODM_RTL8814A) {
  899. odm_txpowertracking_callback_thermal_meter_jaguar_series2(p_dm_odm);
  900. return;
  901. }
  902. #endif
  903. #if (RTL8881A_SUPPORT || RTL8812A_SUPPORT == 1)
  904. if (p_dm_odm->support_ic_type & ODM_RTL8812 || p_dm_odm->support_ic_type & ODM_RTL8881A) {
  905. odm_txpowertracking_callback_thermal_meter_jaguar_series(p_dm_odm);
  906. return;
  907. }
  908. #endif
  909. #if (RTL8192E_SUPPORT == 1)
  910. if (p_dm_odm->support_ic_type == ODM_RTL8192E) {
  911. odm_txpowertracking_callback_thermal_meter_92e(p_dm_odm);
  912. return;
  913. }
  914. #endif
  915. #if !(DM_ODM_SUPPORT_TYPE & ODM_AP)
  916. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(adapter);
  917. /* PMGNT_INFO p_mgnt_info = &adapter->mgnt_info; */
  918. #endif
  919. u8 thermal_value = 0, delta, delta_LCK, delta_IQK, offset;
  920. u8 thermal_value_avg_count = 0;
  921. u32 thermal_value_avg = 0;
  922. /* s32 ele_A=0, ele_D, TempCCk, X, value32;
  923. * s32 Y, ele_C=0;
  924. * s8 OFDM_index[2], CCK_index=0, OFDM_index_old[2]={0,0}, CCK_index_old=0, index;
  925. * s8 deltaPowerIndex = 0; */
  926. u32 i = 0;/* , j = 0; */
  927. boolean is2T = false;
  928. /* bool bInteralPA = false; */
  929. u8 OFDM_max_index = 34, rf = (is2T) ? 2 : 1; /* OFDM BB Swing should be less than +3.0dB, which is required by Arthur */
  930. u8 indexforchannel = 0;/*get_right_chnl_place_for_iqk(p_hal_data->current_channel)*/
  931. enum _POWER_DEC_INC { POWER_DEC, POWER_INC };
  932. #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
  933. struct PHY_DM_STRUCT *p_dm_odm = &p_hal_data->odmpriv;
  934. #endif
  935. #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  936. struct PHY_DM_STRUCT *p_dm_odm = &p_hal_data->DM_OutSrc;
  937. #endif
  938. struct _TXPWRTRACK_CFG c;
  939. /* 4 1. The following TWO tables decide the final index of OFDM/CCK swing table. */
  940. s8 delta_swing_table_idx[2][index_mapping_NUM_88E] = {
  941. /* {{Power decreasing(lower temperature)}, {Power increasing(higher temperature)}} */
  942. {0, 0, 2, 3, 4, 4, 5, 6, 7, 7, 8, 9, 10, 10, 11}, {0, 0, 1, 2, 3, 4, 4, 4, 4, 5, 7, 8, 9, 9, 10}
  943. };
  944. u8 thermal_threshold[2][index_mapping_NUM_88E] = {
  945. /* {{Power decreasing(lower temperature)}, {Power increasing(higher temperature)}} */
  946. {0, 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24, 26, 27}, {0, 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 25, 25, 25}
  947. };
  948. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  949. struct rtl8192cd_priv *priv = p_dm_odm->priv;
  950. #endif
  951. /* 4 2. Initilization ( 7 steps in total ) */
  952. configure_txpower_track(p_dm_odm, &c);
  953. p_dm_odm->rf_calibrate_info.txpowertracking_callback_cnt++; /* cosa add for debug */
  954. p_dm_odm->rf_calibrate_info.is_txpowertracking_init = true;
  955. #if (MP_DRIVER == 1)
  956. p_dm_odm->rf_calibrate_info.txpowertrack_control = p_hal_data->txpowertrack_control; /* <Kordan> We should keep updating the control variable according to HalData.
  957. * <Kordan> rf_calibrate_info.rega24 will be initialized when ODM HW configuring, but MP configures with para files. */
  958. p_dm_odm->rf_calibrate_info.rega24 = 0x090e1317;
  959. #endif
  960. #if (DM_ODM_SUPPORT_TYPE == ODM_AP) && defined(MP_TEST)
  961. if ((OPMODE & WIFI_MP_STATE) || p_dm_odm->priv->pshare->rf_ft_var.mp_specific) {
  962. if (p_dm_odm->priv->pshare->mp_txpwr_tracking == false)
  963. return;
  964. }
  965. #endif
  966. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("===>odm_txpowertracking_callback_thermal_meter_8188e, p_dm_odm->bb_swing_idx_cck_base: %d, p_dm_odm->bb_swing_idx_ofdm_base: %d\n", p_rf_calibrate_info->bb_swing_idx_cck_base, p_rf_calibrate_info->bb_swing_idx_ofdm_base));
  967. /*
  968. if (!p_dm_odm->rf_calibrate_info.tm_trigger) {
  969. odm_set_rf_reg(p_dm_odm, RF_PATH_A, c.thermal_reg_addr, BIT(17) | BIT(16), 0x3);
  970. p_dm_odm->rf_calibrate_info.tm_trigger = 1;
  971. return;
  972. }
  973. */
  974. thermal_value = (u8)odm_get_rf_reg(p_dm_odm, RF_PATH_A, c.thermal_reg_addr, 0xfc00); /* 0x42: RF Reg[15:10] 88E */
  975. #if !(DM_ODM_SUPPORT_TYPE & ODM_AP)
  976. if (!thermal_value || !p_dm_odm->rf_calibrate_info.txpowertrack_control)
  977. #else
  978. if (!p_dm_odm->rf_calibrate_info.txpowertrack_control)
  979. #endif
  980. return;
  981. /* 4 3. Initialize ThermalValues of rf_calibrate_info */
  982. if (!p_dm_odm->rf_calibrate_info.thermal_value) {
  983. p_dm_odm->rf_calibrate_info.thermal_value_lck = thermal_value;
  984. p_dm_odm->rf_calibrate_info.thermal_value_iqk = thermal_value;
  985. }
  986. if (p_dm_odm->rf_calibrate_info.is_reloadtxpowerindex)
  987. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("reload ofdm index for band switch\n"));
  988. /* 4 4. Calculate average thermal meter */
  989. p_dm_odm->rf_calibrate_info.thermal_value_avg[p_dm_odm->rf_calibrate_info.thermal_value_avg_index] = thermal_value;
  990. p_dm_odm->rf_calibrate_info.thermal_value_avg_index++;
  991. if (p_dm_odm->rf_calibrate_info.thermal_value_avg_index == c.average_thermal_num)
  992. p_dm_odm->rf_calibrate_info.thermal_value_avg_index = 0;
  993. for (i = 0; i < c.average_thermal_num; i++) {
  994. if (p_dm_odm->rf_calibrate_info.thermal_value_avg[i]) {
  995. thermal_value_avg += p_dm_odm->rf_calibrate_info.thermal_value_avg[i];
  996. thermal_value_avg_count++;
  997. }
  998. }
  999. if (thermal_value_avg_count) {
  1000. /* Give the new thermo value a weighting */
  1001. thermal_value_avg += (thermal_value * 4);
  1002. thermal_value = (u8)(thermal_value_avg / (thermal_value_avg_count + 4));
  1003. p_rf_calibrate_info->thermal_value_delta = thermal_value - priv->pmib->dot11RFEntry.ther;
  1004. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("AVG Thermal Meter = 0x%x\n", thermal_value));
  1005. }
  1006. /* 4 5. Calculate delta, delta_LCK, delta_IQK. */
  1007. delta = (thermal_value > p_dm_odm->rf_calibrate_info.thermal_value) ? (thermal_value - p_dm_odm->rf_calibrate_info.thermal_value) : (p_dm_odm->rf_calibrate_info.thermal_value - thermal_value);
  1008. delta_LCK = (thermal_value > p_dm_odm->rf_calibrate_info.thermal_value_lck) ? (thermal_value - p_dm_odm->rf_calibrate_info.thermal_value_lck) : (p_dm_odm->rf_calibrate_info.thermal_value_lck - thermal_value);
  1009. delta_IQK = (thermal_value > p_dm_odm->rf_calibrate_info.thermal_value_iqk) ? (thermal_value - p_dm_odm->rf_calibrate_info.thermal_value_iqk) : (p_dm_odm->rf_calibrate_info.thermal_value_iqk - thermal_value);
  1010. /* 4 6. If necessary, do LCK. */
  1011. if (!(p_dm_odm->support_ic_type & ODM_RTL8821)) {
  1012. /*if((delta_LCK > p_hal_data->delta_lck) && (p_hal_data->delta_lck != 0))*/
  1013. if (delta_LCK >= c.threshold_iqk) {
  1014. /*Delta temperature is equal to or larger than 20 centigrade.*/
  1015. p_dm_odm->rf_calibrate_info.thermal_value_lck = thermal_value;
  1016. (*c.phy_lc_calibrate)(p_dm_odm);
  1017. }
  1018. }
  1019. /* 3 7. If necessary, move the index of swing table to adjust Tx power. */
  1020. if (delta > 0 && p_dm_odm->rf_calibrate_info.txpowertrack_control) {
  1021. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  1022. delta = thermal_value > p_hal_data->eeprom_thermal_meter ? (thermal_value - p_hal_data->eeprom_thermal_meter) : (p_hal_data->eeprom_thermal_meter - thermal_value);
  1023. #else
  1024. delta = (thermal_value > p_dm_odm->priv->pmib->dot11RFEntry.ther) ? (thermal_value - p_dm_odm->priv->pmib->dot11RFEntry.ther) : (p_dm_odm->priv->pmib->dot11RFEntry.ther - thermal_value);
  1025. #endif
  1026. /* 4 7.1 The Final Power index = BaseIndex + power_index_offset */
  1027. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  1028. if (thermal_value > p_hal_data->eeprom_thermal_meter) {
  1029. #else
  1030. if (thermal_value > p_dm_odm->priv->pmib->dot11RFEntry.ther) {
  1031. #endif
  1032. CALCULATE_SWINGTALBE_OFFSET(offset, POWER_INC, index_mapping_NUM_88E, delta);
  1033. p_dm_odm->rf_calibrate_info.delta_power_index_last = p_dm_odm->rf_calibrate_info.delta_power_index;
  1034. p_dm_odm->rf_calibrate_info.delta_power_index = delta_swing_table_idx[POWER_INC][offset];
  1035. } else {
  1036. CALCULATE_SWINGTALBE_OFFSET(offset, POWER_DEC, index_mapping_NUM_88E, delta);
  1037. p_dm_odm->rf_calibrate_info.delta_power_index_last = p_dm_odm->rf_calibrate_info.delta_power_index;
  1038. p_dm_odm->rf_calibrate_info.delta_power_index = (-1) * delta_swing_table_idx[POWER_DEC][offset];
  1039. }
  1040. if (p_dm_odm->rf_calibrate_info.delta_power_index == p_dm_odm->rf_calibrate_info.delta_power_index_last)
  1041. p_dm_odm->rf_calibrate_info.power_index_offset = 0;
  1042. else
  1043. p_dm_odm->rf_calibrate_info.power_index_offset = p_dm_odm->rf_calibrate_info.delta_power_index - p_dm_odm->rf_calibrate_info.delta_power_index_last;
  1044. for (i = 0; i < rf; i++)
  1045. p_dm_odm->rf_calibrate_info.OFDM_index[i] = p_rf_calibrate_info->bb_swing_idx_ofdm_base + p_dm_odm->rf_calibrate_info.power_index_offset;
  1046. p_dm_odm->rf_calibrate_info.CCK_index = p_rf_calibrate_info->bb_swing_idx_cck_base + p_dm_odm->rf_calibrate_info.power_index_offset;
  1047. p_rf_calibrate_info->bb_swing_idx_cck = p_dm_odm->rf_calibrate_info.CCK_index;
  1048. p_rf_calibrate_info->bb_swing_idx_ofdm[RF_PATH_A] = p_dm_odm->rf_calibrate_info.OFDM_index[RF_PATH_A];
  1049. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("The 'CCK' final index(%d) = BaseIndex(%d) + power_index_offset(%d)\n", p_rf_calibrate_info->bb_swing_idx_cck, p_rf_calibrate_info->bb_swing_idx_cck_base, p_dm_odm->rf_calibrate_info.power_index_offset));
  1050. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("The 'OFDM' final index(%d) = BaseIndex(%d) + power_index_offset(%d)\n", p_rf_calibrate_info->bb_swing_idx_ofdm[RF_PATH_A], p_rf_calibrate_info->bb_swing_idx_ofdm_base, p_dm_odm->rf_calibrate_info.power_index_offset));
  1051. /* 4 7.1 Handle boundary conditions of index. */
  1052. for (i = 0; i < rf; i++) {
  1053. if (p_dm_odm->rf_calibrate_info.OFDM_index[i] > OFDM_max_index)
  1054. p_dm_odm->rf_calibrate_info.OFDM_index[i] = OFDM_max_index;
  1055. else if (p_dm_odm->rf_calibrate_info.OFDM_index[i] < 0)
  1056. p_dm_odm->rf_calibrate_info.OFDM_index[i] = 0;
  1057. }
  1058. if (p_dm_odm->rf_calibrate_info.CCK_index > c.swing_table_size_cck - 1)
  1059. p_dm_odm->rf_calibrate_info.CCK_index = c.swing_table_size_cck - 1;
  1060. else if (p_dm_odm->rf_calibrate_info.CCK_index < 0)
  1061. p_dm_odm->rf_calibrate_info.CCK_index = 0;
  1062. } else {
  1063. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  1064. ("The thermal meter is unchanged or TxPowerTracking OFF: thermal_value: %d, p_dm_odm->rf_calibrate_info.thermal_value: %d)\n", thermal_value, p_dm_odm->rf_calibrate_info.thermal_value));
  1065. p_dm_odm->rf_calibrate_info.power_index_offset = 0;
  1066. }
  1067. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  1068. ("TxPowerTracking: [CCK] Swing Current index: %d, Swing base index: %d\n", p_dm_odm->rf_calibrate_info.CCK_index, p_rf_calibrate_info->bb_swing_idx_cck_base));
  1069. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,
  1070. ("TxPowerTracking: [OFDM] Swing Current index: %d, Swing base index: %d\n", p_dm_odm->rf_calibrate_info.OFDM_index[RF_PATH_A], p_rf_calibrate_info->bb_swing_idx_ofdm_base));
  1071. if (p_dm_odm->rf_calibrate_info.power_index_offset != 0 && p_dm_odm->rf_calibrate_info.txpowertrack_control) {
  1072. /* 4 7.2 Configure the Swing Table to adjust Tx Power. */
  1073. p_dm_odm->rf_calibrate_info.is_tx_power_changed = true; /* Always true after Tx Power is adjusted by power tracking. */
  1074. /* */
  1075. /* 2012/04/23 MH According to Luke's suggestion, we can not write BB digital */
  1076. /* to increase TX power. Otherwise, EVM will be bad. */
  1077. /* */
  1078. /* 2012/04/25 MH Add for tx power tracking to set tx power in tx agc for 88E. */
  1079. if (thermal_value > p_dm_odm->rf_calibrate_info.thermal_value) {
  1080. /* ODM_RT_TRACE(p_dm_odm,ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, */
  1081. /* ("Temperature Increasing: delta_pi: %d, delta_t: %d, Now_t: %d, EFUSE_t: %d, Last_t: %d\n", */
  1082. /* p_dm_odm->rf_calibrate_info.power_index_offset, delta, thermal_value, p_hal_data->eeprom_thermal_meter, p_dm_odm->rf_calibrate_info.thermal_value)); */
  1083. } else if (thermal_value < p_dm_odm->rf_calibrate_info.thermal_value) { /* Low temperature */
  1084. /* ODM_RT_TRACE(p_dm_odm,ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, */
  1085. /* ("Temperature Decreasing: delta_pi: %d, delta_t: %d, Now_t: %d, EFUSE_t: %d, Last_t: %d\n", */
  1086. /* p_dm_odm->rf_calibrate_info.power_index_offset, delta, thermal_value, p_hal_data->eeprom_thermal_meter, p_dm_odm->rf_calibrate_info.thermal_value)); */
  1087. }
  1088. #if !(DM_ODM_SUPPORT_TYPE & ODM_AP)
  1089. if (thermal_value > p_hal_data->eeprom_thermal_meter)
  1090. #else
  1091. if (thermal_value > p_dm_odm->priv->pmib->dot11RFEntry.ther)
  1092. #endif
  1093. {
  1094. /* ODM_RT_TRACE(p_dm_odm,ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,("Temperature(%d) hugher than PG value(%d), increases the power by tx_agc\n", thermal_value, p_hal_data->eeprom_thermal_meter)); */
  1095. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, TXAGC, 0, 0);
  1096. } else {
  1097. /* ODM_RT_TRACE(p_dm_odm,ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD,("Temperature(%d) lower than PG value(%d), increases the power by tx_agc\n", thermal_value, p_hal_data->eeprom_thermal_meter)); */
  1098. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, BBSWING, RF_PATH_A, indexforchannel);
  1099. if (is2T)
  1100. (*c.odm_tx_pwr_track_set_pwr)(p_dm_odm, BBSWING, RF_PATH_B, indexforchannel);
  1101. }
  1102. p_rf_calibrate_info->bb_swing_idx_cck_base = p_rf_calibrate_info->bb_swing_idx_cck;
  1103. p_rf_calibrate_info->bb_swing_idx_ofdm_base = p_rf_calibrate_info->bb_swing_idx_ofdm[RF_PATH_A];
  1104. p_dm_odm->rf_calibrate_info.thermal_value = thermal_value;
  1105. }
  1106. #if !(DM_ODM_SUPPORT_TYPE & ODM_AP)
  1107. /* if((delta_IQK > p_hal_data->delta_iqk) && (p_hal_data->delta_iqk != 0)) */
  1108. if ((delta_IQK >= 8)) /* Delta temperature is equal to or larger than 20 centigrade. */
  1109. (*c.do_iqk)(p_dm_odm, delta_IQK, thermal_value, 8);
  1110. #endif
  1111. ODM_RT_TRACE(p_dm_odm, ODM_COMP_TX_PWR_TRACK, ODM_DBG_LOUD, ("<===dm_TXPowerTrackingCallback_ThermalMeter_8188E\n"));
  1112. p_dm_odm->rf_calibrate_info.tx_powercount = 0;
  1113. }
  1114. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  1115. void
  1116. phy_path_a_stand_by(
  1117. struct _ADAPTER *p_adapter
  1118. )
  1119. {
  1120. RTPRINT(FINIT, INIT_IQK, ("path-A standby mode!\n"));
  1121. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0x0);
  1122. phy_set_bb_reg(p_adapter, 0x840, MASKDWORD, 0x00010000);
  1123. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0x808000);
  1124. }
  1125. /* 1 7. IQK
  1126. * #define MAX_TOLERANCE 5
  1127. * #define IQK_DELAY_TIME 1 */ /* ms */
  1128. u8 /* bit0 = 1 => Tx OK, bit1 = 1 => Rx OK */
  1129. phy_path_a_iqk_8192c(
  1130. struct _ADAPTER *p_adapter,
  1131. boolean config_path_b
  1132. )
  1133. {
  1134. u32 reg_eac, reg_e94, reg_e9c, reg_ea4;
  1135. u8 result = 0x00;
  1136. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  1137. RTPRINT(FINIT, INIT_IQK, ("path A IQK!\n"));
  1138. /* path-A IQK setting */
  1139. RTPRINT(FINIT, INIT_IQK, ("path-A IQK setting!\n"));
  1140. if (p_adapter->interface_index == 0) {
  1141. phy_set_bb_reg(p_adapter, REG_TX_IQK_TONE_A, MASKDWORD, 0x10008c1f);
  1142. phy_set_bb_reg(p_adapter, REG_RX_IQK_TONE_A, MASKDWORD, 0x10008c1f);
  1143. } else {
  1144. phy_set_bb_reg(p_adapter, REG_TX_IQK_TONE_A, MASKDWORD, 0x10008c22);
  1145. phy_set_bb_reg(p_adapter, REG_RX_IQK_TONE_A, MASKDWORD, 0x10008c22);
  1146. }
  1147. phy_set_bb_reg(p_adapter, REG_TX_IQK_PI_A, MASKDWORD, 0x82140102);
  1148. phy_set_bb_reg(p_adapter, REG_RX_IQK_PI_A, MASKDWORD, config_path_b ? 0x28160202 :
  1149. IS_81xxC_VENDOR_UMC_B_CUT(p_hal_data->version_id) ? 0x28160202 : 0x28160502);
  1150. /* path-B IQK setting */
  1151. if (config_path_b) {
  1152. phy_set_bb_reg(p_adapter, REG_TX_IQK_TONE_B, MASKDWORD, 0x10008c22);
  1153. phy_set_bb_reg(p_adapter, REG_RX_IQK_TONE_B, MASKDWORD, 0x10008c22);
  1154. phy_set_bb_reg(p_adapter, REG_TX_IQK_PI_B, MASKDWORD, 0x82140102);
  1155. phy_set_bb_reg(p_adapter, REG_RX_IQK_PI_B, MASKDWORD, 0x28160202);
  1156. }
  1157. /* LO calibration setting */
  1158. RTPRINT(FINIT, INIT_IQK, ("LO calibration setting!\n"));
  1159. phy_set_bb_reg(p_adapter, REG_IQK_AGC_RSP, MASKDWORD, 0x001028d1);
  1160. /* One shot, path A LOK & IQK */
  1161. RTPRINT(FINIT, INIT_IQK, ("One shot, path A LOK & IQK!\n"));
  1162. phy_set_bb_reg(p_adapter, REG_IQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1163. phy_set_bb_reg(p_adapter, REG_IQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1164. /* delay x ms */
  1165. RTPRINT(FINIT, INIT_IQK, ("delay %d ms for One shot, path A LOK & IQK.\n", IQK_DELAY_TIME));
  1166. platform_stall_execution(IQK_DELAY_TIME * 1000);
  1167. /* Check failed */
  1168. reg_eac = phy_query_bb_reg(p_adapter, REG_RX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1169. RTPRINT(FINIT, INIT_IQK, ("0xeac = 0x%x\n", reg_eac));
  1170. reg_e94 = phy_query_bb_reg(p_adapter, REG_TX_POWER_BEFORE_IQK_A, MASKDWORD);
  1171. RTPRINT(FINIT, INIT_IQK, ("0xe94 = 0x%x\n", reg_e94));
  1172. reg_e9c = phy_query_bb_reg(p_adapter, REG_TX_POWER_AFTER_IQK_A, MASKDWORD);
  1173. RTPRINT(FINIT, INIT_IQK, ("0xe9c = 0x%x\n", reg_e9c));
  1174. reg_ea4 = phy_query_bb_reg(p_adapter, REG_RX_POWER_BEFORE_IQK_A_2, MASKDWORD);
  1175. RTPRINT(FINIT, INIT_IQK, ("0xea4 = 0x%x\n", reg_ea4));
  1176. if (!(reg_eac & BIT(28)) &&
  1177. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1178. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1179. result |= 0x01;
  1180. else /* if Tx not OK, ignore Rx */
  1181. return result;
  1182. if (!(reg_eac & BIT(27)) && /* if Tx is OK, check whether Rx is OK */
  1183. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  1184. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  1185. result |= 0x02;
  1186. else
  1187. RTPRINT(FINIT, INIT_IQK, ("path A Rx IQK fail!!\n"));
  1188. return result;
  1189. }
  1190. u8 /* bit0 = 1 => Tx OK, bit1 = 1 => Rx OK */
  1191. phy_path_b_iqk_8192c(
  1192. struct _ADAPTER *p_adapter
  1193. )
  1194. {
  1195. u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  1196. u8 result = 0x00;
  1197. RTPRINT(FINIT, INIT_IQK, ("path B IQK!\n"));
  1198. /* One shot, path B LOK & IQK */
  1199. RTPRINT(FINIT, INIT_IQK, ("One shot, path A LOK & IQK!\n"));
  1200. phy_set_bb_reg(p_adapter, REG_IQK_AGC_CONT, MASKDWORD, 0x00000002);
  1201. phy_set_bb_reg(p_adapter, REG_IQK_AGC_CONT, MASKDWORD, 0x00000000);
  1202. /* delay x ms */
  1203. RTPRINT(FINIT, INIT_IQK, ("delay %d ms for One shot, path B LOK & IQK.\n", IQK_DELAY_TIME));
  1204. platform_stall_execution(IQK_DELAY_TIME * 1000);
  1205. /* Check failed */
  1206. reg_eac = phy_query_bb_reg(p_adapter, REG_RX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1207. RTPRINT(FINIT, INIT_IQK, ("0xeac = 0x%x\n", reg_eac));
  1208. reg_eb4 = phy_query_bb_reg(p_adapter, REG_TX_POWER_BEFORE_IQK_B, MASKDWORD);
  1209. RTPRINT(FINIT, INIT_IQK, ("0xeb4 = 0x%x\n", reg_eb4));
  1210. reg_ebc = phy_query_bb_reg(p_adapter, REG_TX_POWER_AFTER_IQK_B, MASKDWORD);
  1211. RTPRINT(FINIT, INIT_IQK, ("0xebc = 0x%x\n", reg_ebc));
  1212. reg_ec4 = phy_query_bb_reg(p_adapter, REG_RX_POWER_BEFORE_IQK_B_2, MASKDWORD);
  1213. RTPRINT(FINIT, INIT_IQK, ("0xec4 = 0x%x\n", reg_ec4));
  1214. reg_ecc = phy_query_bb_reg(p_adapter, REG_RX_POWER_AFTER_IQK_B_2, MASKDWORD);
  1215. RTPRINT(FINIT, INIT_IQK, ("0xecc = 0x%x\n", reg_ecc));
  1216. if (!(reg_eac & BIT(31)) &&
  1217. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  1218. (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
  1219. result |= 0x01;
  1220. else
  1221. return result;
  1222. if (!(reg_eac & BIT(30)) &&
  1223. (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
  1224. (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
  1225. result |= 0x02;
  1226. else
  1227. RTPRINT(FINIT, INIT_IQK, ("path B Rx IQK fail!!\n"));
  1228. return result;
  1229. }
  1230. void
  1231. phy_path_a_fill_iqk_matrix(
  1232. struct _ADAPTER *p_adapter,
  1233. boolean is_iqk_ok,
  1234. s32 result[][8],
  1235. u8 final_candidate,
  1236. boolean is_tx_only
  1237. )
  1238. {
  1239. u32 oldval_0, X, TX0_A, reg;
  1240. s32 Y, TX0_C;
  1241. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  1242. RTPRINT(FINIT, INIT_IQK, ("path A IQ Calibration %s !\n", (is_iqk_ok) ? "Success" : "Failed"));
  1243. if (final_candidate == 0xFF)
  1244. return;
  1245. else if (is_iqk_ok) {
  1246. oldval_0 = (phy_query_bb_reg(p_adapter, REG_OFDM_0_XA_TX_IQ_IMBALANCE, MASKDWORD) >> 22) & 0x3FF;
  1247. X = result[final_candidate][0];
  1248. if ((X & 0x00000200) != 0)
  1249. X = X | 0xFFFFFC00;
  1250. TX0_A = (X * oldval_0) >> 8;
  1251. RTPRINT(FINIT, INIT_IQK, ("X = 0x%x, TX0_A = 0x%x, oldval_0 0x%x\n", X, TX0_A, oldval_0));
  1252. phy_set_bb_reg(p_adapter, REG_OFDM_0_XA_TX_IQ_IMBALANCE, 0x3FF, TX0_A);
  1253. phy_set_bb_reg(p_adapter, REG_OFDM_0_ECCA_THRESHOLD, BIT(31), ((X * oldval_0 >> 7) & 0x1));
  1254. Y = result[final_candidate][1];
  1255. if ((Y & 0x00000200) != 0)
  1256. Y = Y | 0xFFFFFC00;
  1257. /* path B IQK result + 3 */
  1258. if (p_adapter->interface_index == 1 && p_hal_data->current_band_type == BAND_ON_5G)
  1259. Y += 3;
  1260. TX0_C = (Y * oldval_0) >> 8;
  1261. RTPRINT(FINIT, INIT_IQK, ("Y = 0x%x, TX = 0x%x\n", Y, TX0_C));
  1262. phy_set_bb_reg(p_adapter, REG_OFDM_0_XC_TX_AFE, 0xF0000000, ((TX0_C & 0x3C0) >> 6));
  1263. phy_set_bb_reg(p_adapter, REG_OFDM_0_XA_TX_IQ_IMBALANCE, 0x003F0000, (TX0_C & 0x3F));
  1264. phy_set_bb_reg(p_adapter, REG_OFDM_0_ECCA_THRESHOLD, BIT(29), ((Y * oldval_0 >> 7) & 0x1));
  1265. if (is_tx_only) {
  1266. RTPRINT(FINIT, INIT_IQK, ("phy_path_a_fill_iqk_matrix only Tx OK\n"));
  1267. return;
  1268. }
  1269. reg = result[final_candidate][2];
  1270. phy_set_bb_reg(p_adapter, REG_OFDM_0_XA_RX_IQ_IMBALANCE, 0x3FF, reg);
  1271. reg = result[final_candidate][3] & 0x3F;
  1272. phy_set_bb_reg(p_adapter, REG_OFDM_0_XA_RX_IQ_IMBALANCE, 0xFC00, reg);
  1273. reg = (result[final_candidate][3] >> 6) & 0xF;
  1274. phy_set_bb_reg(p_adapter, REG_OFDM_0_RX_IQ_EXT_ANTA, 0xF0000000, reg);
  1275. }
  1276. }
  1277. void
  1278. phy_path_b_fill_iqk_matrix(
  1279. struct _ADAPTER *p_adapter,
  1280. boolean is_iqk_ok,
  1281. s32 result[][8],
  1282. u8 final_candidate,
  1283. boolean is_tx_only /* do Tx only */
  1284. )
  1285. {
  1286. u32 oldval_1, X, TX1_A, reg;
  1287. s32 Y, TX1_C;
  1288. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  1289. RTPRINT(FINIT, INIT_IQK, ("path B IQ Calibration %s !\n", (is_iqk_ok) ? "Success" : "Failed"));
  1290. if (final_candidate == 0xFF)
  1291. return;
  1292. else if (is_iqk_ok) {
  1293. oldval_1 = (phy_query_bb_reg(p_adapter, REG_OFDM_0_XB_TX_IQ_IMBALANCE, MASKDWORD) >> 22) & 0x3FF;
  1294. X = result[final_candidate][4];
  1295. if ((X & 0x00000200) != 0)
  1296. X = X | 0xFFFFFC00;
  1297. TX1_A = (X * oldval_1) >> 8;
  1298. RTPRINT(FINIT, INIT_IQK, ("X = 0x%x, TX1_A = 0x%x\n", X, TX1_A));
  1299. phy_set_bb_reg(p_adapter, REG_OFDM_0_XB_TX_IQ_IMBALANCE, 0x3FF, TX1_A);
  1300. phy_set_bb_reg(p_adapter, REG_OFDM_0_ECCA_THRESHOLD, BIT(27), ((X * oldval_1 >> 7) & 0x1));
  1301. Y = result[final_candidate][5];
  1302. if ((Y & 0x00000200) != 0)
  1303. Y = Y | 0xFFFFFC00;
  1304. if (p_hal_data->current_band_type == BAND_ON_5G)
  1305. Y += 3; /* temp modify for preformance */
  1306. TX1_C = (Y * oldval_1) >> 8;
  1307. RTPRINT(FINIT, INIT_IQK, ("Y = 0x%x, TX1_C = 0x%x\n", Y, TX1_C));
  1308. phy_set_bb_reg(p_adapter, REG_OFDM_0_XD_TX_AFE, 0xF0000000, ((TX1_C & 0x3C0) >> 6));
  1309. phy_set_bb_reg(p_adapter, REG_OFDM_0_XB_TX_IQ_IMBALANCE, 0x003F0000, (TX1_C & 0x3F));
  1310. phy_set_bb_reg(p_adapter, REG_OFDM_0_ECCA_THRESHOLD, BIT(25), ((Y * oldval_1 >> 7) & 0x1));
  1311. if (is_tx_only)
  1312. return;
  1313. reg = result[final_candidate][6];
  1314. phy_set_bb_reg(p_adapter, REG_OFDM_0_XB_RX_IQ_IMBALANCE, 0x3FF, reg);
  1315. reg = result[final_candidate][7] & 0x3F;
  1316. phy_set_bb_reg(p_adapter, REG_OFDM_0_XB_RX_IQ_IMBALANCE, 0xFC00, reg);
  1317. reg = (result[final_candidate][7] >> 6) & 0xF;
  1318. phy_set_bb_reg(p_adapter, REG_OFDM_0_AGC_RSSI_TABLE, 0x0000F000, reg);
  1319. }
  1320. }
  1321. boolean
  1322. phy_simularity_compare_92c(
  1323. struct _ADAPTER *p_adapter,
  1324. s32 result[][8],
  1325. u8 c1,
  1326. u8 c2
  1327. )
  1328. {
  1329. u32 i, j, diff, simularity_bit_map, bound = 0;
  1330. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  1331. u8 final_candidate[2] = {0xFF, 0xFF}; /* for path A and path B */
  1332. boolean is_result = true, is2T = IS_92C_SERIAL(p_hal_data->version_id);
  1333. if (is2T)
  1334. bound = 8;
  1335. else
  1336. bound = 4;
  1337. simularity_bit_map = 0;
  1338. for (i = 0; i < bound; i++) {
  1339. diff = (result[c1][i] > result[c2][i]) ? (result[c1][i] - result[c2][i]) : (result[c2][i] - result[c1][i]);
  1340. if (diff > MAX_TOLERANCE) {
  1341. if ((i == 2 || i == 6) && !simularity_bit_map) {
  1342. if (result[c1][i] + result[c1][i + 1] == 0)
  1343. final_candidate[(i / 4)] = c2;
  1344. else if (result[c2][i] + result[c2][i + 1] == 0)
  1345. final_candidate[(i / 4)] = c1;
  1346. else
  1347. simularity_bit_map = simularity_bit_map | (1 << i);
  1348. } else
  1349. simularity_bit_map = simularity_bit_map | (1 << i);
  1350. }
  1351. }
  1352. if (simularity_bit_map == 0) {
  1353. for (i = 0; i < (bound / 4); i++) {
  1354. if (final_candidate[i] != 0xFF) {
  1355. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  1356. result[3][j] = result[final_candidate[i]][j];
  1357. is_result = false;
  1358. }
  1359. }
  1360. return is_result;
  1361. } else if (!(simularity_bit_map & 0x0F)) { /* path A OK */
  1362. for (i = 0; i < 4; i++)
  1363. result[3][i] = result[c1][i];
  1364. return false;
  1365. } else if (!(simularity_bit_map & 0xF0) && is2T) { /* path B OK */
  1366. for (i = 4; i < 8; i++)
  1367. result[3][i] = result[c1][i];
  1368. return false;
  1369. } else
  1370. return false;
  1371. }
  1372. /*
  1373. return false => do IQK again
  1374. */
  1375. boolean
  1376. phy_simularity_compare(
  1377. struct _ADAPTER *p_adapter,
  1378. s32 result[][8],
  1379. u8 c1,
  1380. u8 c2
  1381. )
  1382. {
  1383. return phy_simularity_compare_92c(p_adapter, result, c1, c2);
  1384. }
  1385. void
  1386. _phy_iq_calibrate_8192c(
  1387. struct _ADAPTER *p_adapter,
  1388. s32 result[][8],
  1389. u8 t,
  1390. boolean is2T
  1391. )
  1392. {
  1393. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  1394. u32 i;
  1395. u8 path_aok, path_bok;
  1396. u32 ADDA_REG[IQK_ADDA_REG_NUM] = {
  1397. REG_FPGA0_XCD_SWITCH_CONTROL, REG_BLUE_TOOTH,
  1398. REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
  1399. REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
  1400. REG_TX_OFDM_BBON, REG_TX_TO_RX,
  1401. REG_TX_TO_TX, REG_RX_CCK,
  1402. REG_RX_OFDM, REG_RX_WAIT_RIFS,
  1403. REG_RX_TO_RX, REG_STANDBY,
  1404. REG_SLEEP, REG_PMPD_ANAEN
  1405. };
  1406. u32 IQK_MAC_REG[IQK_MAC_REG_NUM] = {
  1407. REG_TXPAUSE, REG_BCN_CTRL,
  1408. REG_BCN_CTRL_1, REG_GPIO_MUXCFG
  1409. };
  1410. /* since 92C & 92D have the different define in IQK_BB_REG */
  1411. u32 IQK_BB_REG_92C[IQK_BB_REG_NUM] = {
  1412. REG_OFDM_0_TRX_PATH_ENABLE, REG_OFDM_0_TR_MUX_PAR,
  1413. REG_FPGA0_XCD_RF_INTERFACE_SW, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
  1414. REG_FPGA0_XAB_RF_INTERFACE_SW, REG_FPGA0_XA_RF_INTERFACE_OE,
  1415. REG_FPGA0_XB_RF_INTERFACE_OE, /*REG_FPGA0_RFMOD*/ REG_CCK_0_AFE_SETTING
  1416. };
  1417. u32 IQK_BB_REG_92D[IQK_BB_REG_NUM_92D] = { /* for normal */
  1418. REG_FPGA0_XAB_RF_INTERFACE_SW, REG_FPGA0_XA_RF_INTERFACE_OE,
  1419. REG_FPGA0_XB_RF_INTERFACE_OE, REG_OFDM_0_TR_MUX_PAR,
  1420. REG_FPGA0_XCD_RF_INTERFACE_SW, REG_OFDM_0_TRX_PATH_ENABLE,
  1421. /*REG_FPGA0_RFMOD*/ REG_CCK_0_AFE_SETTING, REG_FPGA0_ANALOG_PARAMETER4,
  1422. REG_OFDM_0_XA_AGC_CORE1, REG_OFDM_0_XB_AGC_CORE1
  1423. };
  1424. #if MP_DRIVER
  1425. const u32 retry_count = 9;
  1426. #else
  1427. const u32 retry_count = 2;
  1428. #endif
  1429. /* Neil Chen--2011--05--19--
  1430. * 3 path Div */
  1431. u8 rf_path_switch = 0x0;
  1432. /* Note: IQ calibration must be performed after loading */
  1433. /* PHY_REG.txt , and radio_a, radio_b.txt */
  1434. u32 bbvalue;
  1435. if (t == 0) {
  1436. /* bbvalue = phy_query_bb_reg(p_adapter, REG_FPGA0_RFMOD, MASKDWORD); */
  1437. /* RTPRINT(FINIT, INIT_IQK, ("_phy_iq_calibrate_8192c()==>0x%08x\n",bbvalue)); */
  1438. RTPRINT(FINIT, INIT_IQK, ("IQ Calibration for %s\n", (is2T ? "2T2R" : "1T1R")));
  1439. /* Save ADDA parameters, turn path A ADDA on */
  1440. phy_save_adda_registers(p_adapter, ADDA_REG, p_hal_data->ADDA_backup, IQK_ADDA_REG_NUM);
  1441. phy_save_mac_registers(p_adapter, IQK_MAC_REG, p_hal_data->IQK_MAC_backup);
  1442. phy_save_adda_registers(p_adapter, IQK_BB_REG_92C, p_hal_data->IQK_BB_backup, IQK_BB_REG_NUM);
  1443. }
  1444. phy_path_adda_on(p_adapter, ADDA_REG, true, is2T);
  1445. if (t == 0)
  1446. p_hal_data->is_rf_pi_enable = (u8)phy_query_bb_reg(p_adapter, REG_FPGA0_XA_HSSI_PARAMETER1, BIT(8));
  1447. if (!p_hal_data->is_rf_pi_enable) {
  1448. /* Switch BB to PI mode to do IQ Calibration. */
  1449. phy_pi_mode_switch(p_adapter, true);
  1450. }
  1451. /* MAC settings */
  1452. phy_mac_setting_calibration(p_adapter, IQK_MAC_REG, p_hal_data->IQK_MAC_backup);
  1453. /* phy_set_bb_reg(p_adapter, REG_FPGA0_RFMOD, BIT24, 0x00); */
  1454. phy_set_bb_reg(p_adapter, REG_CCK_0_AFE_SETTING, MASKDWORD, (0x0f000000 | (phy_query_bb_reg(p_adapter, REG_CCK_0_AFE_SETTING, MASKDWORD))));
  1455. phy_set_bb_reg(p_adapter, REG_OFDM_0_TRX_PATH_ENABLE, MASKDWORD, 0x03a05600);
  1456. phy_set_bb_reg(p_adapter, REG_OFDM_0_TR_MUX_PAR, MASKDWORD, 0x000800e4);
  1457. phy_set_bb_reg(p_adapter, REG_FPGA0_XCD_RF_INTERFACE_SW, MASKDWORD, 0x22204000);
  1458. {
  1459. phy_set_bb_reg(p_adapter, REG_FPGA0_XAB_RF_INTERFACE_SW, BIT(10), 0x01);
  1460. phy_set_bb_reg(p_adapter, REG_FPGA0_XAB_RF_INTERFACE_SW, BIT(26), 0x01);
  1461. phy_set_bb_reg(p_adapter, REG_FPGA0_XA_RF_INTERFACE_OE, BIT(10), 0x00);
  1462. phy_set_bb_reg(p_adapter, REG_FPGA0_XB_RF_INTERFACE_OE, BIT(10), 0x00);
  1463. }
  1464. if (is2T) {
  1465. phy_set_bb_reg(p_adapter, REG_FPGA0_XA_LSSI_PARAMETER, MASKDWORD, 0x00010000);
  1466. phy_set_bb_reg(p_adapter, REG_FPGA0_XB_LSSI_PARAMETER, MASKDWORD, 0x00010000);
  1467. }
  1468. {
  1469. /* Page B init */
  1470. phy_set_bb_reg(p_adapter, REG_CONFIG_ANT_A, MASKDWORD, 0x00080000);
  1471. if (is2T)
  1472. phy_set_bb_reg(p_adapter, REG_CONFIG_ANT_B, MASKDWORD, 0x00080000);
  1473. }
  1474. /* IQ calibration setting */
  1475. RTPRINT(FINIT, INIT_IQK, ("IQK setting!\n"));
  1476. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0x808000);
  1477. phy_set_bb_reg(p_adapter, REG_TX_IQK, MASKDWORD, 0x01007c00);
  1478. phy_set_bb_reg(p_adapter, REG_RX_IQK, MASKDWORD, 0x01004800);
  1479. for (i = 0 ; i < retry_count ; i++) {
  1480. path_aok = phy_path_a_iqk_8192c(p_adapter, is2T);
  1481. if (path_aok == 0x03) {
  1482. RTPRINT(FINIT, INIT_IQK, ("path A IQK Success!!\n"));
  1483. result[t][0] = (phy_query_bb_reg(p_adapter, REG_TX_POWER_BEFORE_IQK_A, MASKDWORD) & 0x3FF0000) >> 16;
  1484. result[t][1] = (phy_query_bb_reg(p_adapter, REG_TX_POWER_AFTER_IQK_A, MASKDWORD) & 0x3FF0000) >> 16;
  1485. result[t][2] = (phy_query_bb_reg(p_adapter, REG_RX_POWER_BEFORE_IQK_A_2, MASKDWORD) & 0x3FF0000) >> 16;
  1486. result[t][3] = (phy_query_bb_reg(p_adapter, REG_RX_POWER_AFTER_IQK_A_2, MASKDWORD) & 0x3FF0000) >> 16;
  1487. break;
  1488. } else if (i == (retry_count - 1) && path_aok == 0x01) { /* Tx IQK OK */
  1489. RTPRINT(FINIT, INIT_IQK, ("path A IQK Only Tx Success!!\n"));
  1490. result[t][0] = (phy_query_bb_reg(p_adapter, REG_TX_POWER_BEFORE_IQK_A, MASKDWORD) & 0x3FF0000) >> 16;
  1491. result[t][1] = (phy_query_bb_reg(p_adapter, REG_TX_POWER_AFTER_IQK_A, MASKDWORD) & 0x3FF0000) >> 16;
  1492. }
  1493. }
  1494. if (0x00 == path_aok)
  1495. RTPRINT(FINIT, INIT_IQK, ("path A IQK failed!!\n"));
  1496. if (is2T) {
  1497. phy_path_a_stand_by(p_adapter);
  1498. /* Turn path B ADDA on */
  1499. phy_path_adda_on(p_adapter, ADDA_REG, false, is2T);
  1500. for (i = 0 ; i < retry_count ; i++) {
  1501. path_bok = phy_path_b_iqk_8192c(p_adapter);
  1502. if (path_bok == 0x03) {
  1503. RTPRINT(FINIT, INIT_IQK, ("path B IQK Success!!\n"));
  1504. result[t][4] = (phy_query_bb_reg(p_adapter, REG_TX_POWER_BEFORE_IQK_B, MASKDWORD) & 0x3FF0000) >> 16;
  1505. result[t][5] = (phy_query_bb_reg(p_adapter, REG_TX_POWER_AFTER_IQK_B, MASKDWORD) & 0x3FF0000) >> 16;
  1506. result[t][6] = (phy_query_bb_reg(p_adapter, REG_RX_POWER_BEFORE_IQK_B_2, MASKDWORD) & 0x3FF0000) >> 16;
  1507. result[t][7] = (phy_query_bb_reg(p_adapter, REG_RX_POWER_AFTER_IQK_B_2, MASKDWORD) & 0x3FF0000) >> 16;
  1508. break;
  1509. } else if (i == (retry_count - 1) && path_bok == 0x01) { /* Tx IQK OK */
  1510. RTPRINT(FINIT, INIT_IQK, ("path B Only Tx IQK Success!!\n"));
  1511. result[t][4] = (phy_query_bb_reg(p_adapter, REG_TX_POWER_BEFORE_IQK_B, MASKDWORD) & 0x3FF0000) >> 16;
  1512. result[t][5] = (phy_query_bb_reg(p_adapter, REG_TX_POWER_AFTER_IQK_B, MASKDWORD) & 0x3FF0000) >> 16;
  1513. }
  1514. }
  1515. if (0x00 == path_bok)
  1516. RTPRINT(FINIT, INIT_IQK, ("path B IQK failed!!\n"));
  1517. }
  1518. /* Back to BB mode, load original value */
  1519. RTPRINT(FINIT, INIT_IQK, ("IQK:Back to BB mode, load original value!\n"));
  1520. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0);
  1521. if (t != 0) {
  1522. if (!p_hal_data->is_rf_pi_enable) {
  1523. /* Switch back BB to SI mode after finish IQ Calibration. */
  1524. phy_pi_mode_switch(p_adapter, false);
  1525. }
  1526. /* Reload ADDA power saving parameters */
  1527. phy_reload_adda_registers(p_adapter, ADDA_REG, p_hal_data->ADDA_backup, IQK_ADDA_REG_NUM);
  1528. /* Reload MAC parameters */
  1529. phy_reload_mac_registers(p_adapter, IQK_MAC_REG, p_hal_data->IQK_MAC_backup);
  1530. /* Reload BB parameters */
  1531. phy_reload_adda_registers(p_adapter, IQK_BB_REG_92C, p_hal_data->IQK_BB_backup, IQK_BB_REG_NUM);
  1532. /*Restore RX initial gain*/
  1533. phy_set_bb_reg(p_adapter, REG_FPGA0_XA_LSSI_PARAMETER, MASKDWORD, 0x00032ed3);
  1534. if (is2T)
  1535. phy_set_bb_reg(p_adapter, REG_FPGA0_XB_LSSI_PARAMETER, MASKDWORD, 0x00032ed3);
  1536. /* load 0xe30 IQC default value */
  1537. phy_set_bb_reg(p_adapter, REG_TX_IQK_TONE_A, MASKDWORD, 0x01008c00);
  1538. phy_set_bb_reg(p_adapter, REG_RX_IQK_TONE_A, MASKDWORD, 0x01008c00);
  1539. }
  1540. RTPRINT(FINIT, INIT_IQK, ("_phy_iq_calibrate_8192c() <==\n"));
  1541. }
  1542. void
  1543. _phy_lccalibrate92c(
  1544. struct _ADAPTER *p_adapter,
  1545. boolean is2T
  1546. )
  1547. {
  1548. u8 tmp_reg;
  1549. u32 rf_amode = 0, rf_bmode = 0, lc_cal;
  1550. /* HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter); */
  1551. /* Check continuous TX and Packet TX */
  1552. tmp_reg = platform_efio_read_1byte(p_adapter, 0xd03);
  1553. if ((tmp_reg & 0x70) != 0) /* Deal with contisuous TX case */
  1554. platform_efio_write_1byte(p_adapter, 0xd03, tmp_reg & 0x8F); /* disable all continuous TX */
  1555. else /* Deal with Packet TX case */
  1556. platform_efio_write_1byte(p_adapter, REG_TXPAUSE, 0xFF); /* block all queues */
  1557. if ((tmp_reg & 0x70) != 0) {
  1558. /* 1. Read original RF mode */
  1559. /* path-A */
  1560. rf_amode = phy_query_rf_reg(p_adapter, RF_PATH_A, RF_AC, MASK12BITS);
  1561. /* path-B */
  1562. if (is2T)
  1563. rf_bmode = phy_query_rf_reg(p_adapter, RF_PATH_B, RF_AC, MASK12BITS);
  1564. /* 2. Set RF mode = standby mode */
  1565. /* path-A */
  1566. phy_set_rf_reg(p_adapter, RF_PATH_A, RF_AC, MASK12BITS, (rf_amode & 0x8FFFF) | 0x10000);
  1567. /* path-B */
  1568. if (is2T)
  1569. phy_set_rf_reg(p_adapter, RF_PATH_B, RF_AC, MASK12BITS, (rf_bmode & 0x8FFFF) | 0x10000);
  1570. }
  1571. /* 3. Read RF reg18 */
  1572. lc_cal = phy_query_rf_reg(p_adapter, RF_PATH_A, RF_CHNLBW, MASK12BITS);
  1573. /* 4. Set LC calibration begin bit15 */
  1574. phy_set_rf_reg(p_adapter, RF_PATH_A, RF_CHNLBW, MASK12BITS, lc_cal | 0x08000);
  1575. delay_ms(100);
  1576. /* Restore original situation */
  1577. if ((tmp_reg & 0x70) != 0) { /* Deal with contisuous TX case */
  1578. /* path-A */
  1579. platform_efio_write_1byte(p_adapter, 0xd03, tmp_reg);
  1580. phy_set_rf_reg(p_adapter, RF_PATH_A, RF_AC, MASK12BITS, rf_amode);
  1581. /* path-B */
  1582. if (is2T)
  1583. phy_set_rf_reg(p_adapter, RF_PATH_B, RF_AC, MASK12BITS, rf_bmode);
  1584. } else /* Deal with Packet TX case */
  1585. platform_efio_write_1byte(p_adapter, REG_TXPAUSE, 0x00);
  1586. }
  1587. void
  1588. phy_lc_calibrate(
  1589. struct _ADAPTER *p_adapter,
  1590. boolean is2T
  1591. )
  1592. {
  1593. _phy_lccalibrate92c(p_adapter, is2T);
  1594. }
  1595. /* Analog Pre-distortion calibration */
  1596. #define APK_BB_REG_NUM 8
  1597. #define APK_CURVE_REG_NUM 4
  1598. #define PATH_NUM 2
  1599. void
  1600. _phy_ap_calibrate_8192c(
  1601. struct _ADAPTER *p_adapter,
  1602. s8 delta,
  1603. boolean is2T
  1604. )
  1605. {
  1606. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  1607. u32 reg_d[PATH_NUM];
  1608. u32 tmp_reg, index, offset, i, apkbound;
  1609. u8 path, pathbound = PATH_NUM;
  1610. u32 BB_backup[APK_BB_REG_NUM];
  1611. u32 BB_REG[APK_BB_REG_NUM] = {
  1612. REG_FPGA1_TX_BLOCK, REG_OFDM_0_TRX_PATH_ENABLE,
  1613. REG_FPGA0_RFMOD, REG_OFDM_0_TR_MUX_PAR,
  1614. REG_FPGA0_XCD_RF_INTERFACE_SW, REG_FPGA0_XAB_RF_INTERFACE_SW,
  1615. REG_FPGA0_XA_RF_INTERFACE_OE, REG_FPGA0_XB_RF_INTERFACE_OE
  1616. };
  1617. u32 BB_AP_MODE[APK_BB_REG_NUM] = {
  1618. 0x00000020, 0x00a05430, 0x02040000,
  1619. 0x000800e4, 0x00204000
  1620. };
  1621. u32 BB_normal_AP_MODE[APK_BB_REG_NUM] = {
  1622. 0x00000020, 0x00a05430, 0x02040000,
  1623. 0x000800e4, 0x22204000
  1624. };
  1625. u32 AFE_backup[IQK_ADDA_REG_NUM];
  1626. u32 AFE_REG[IQK_ADDA_REG_NUM] = {
  1627. REG_FPGA0_XCD_SWITCH_CONTROL, REG_BLUE_TOOTH,
  1628. REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
  1629. REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
  1630. REG_TX_OFDM_BBON, REG_TX_TO_RX,
  1631. REG_TX_TO_TX, REG_RX_CCK,
  1632. REG_RX_OFDM, REG_RX_WAIT_RIFS,
  1633. REG_RX_TO_RX, REG_STANDBY,
  1634. REG_SLEEP, REG_PMPD_ANAEN
  1635. };
  1636. u32 MAC_backup[IQK_MAC_REG_NUM];
  1637. u32 MAC_REG[IQK_MAC_REG_NUM] = {
  1638. REG_TXPAUSE, REG_BCN_CTRL,
  1639. REG_BCN_CTRL_1, REG_GPIO_MUXCFG
  1640. };
  1641. u32 APK_RF_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1642. {0x0852c, 0x1852c, 0x5852c, 0x1852c, 0x5852c},
  1643. {0x2852e, 0x0852e, 0x3852e, 0x0852e, 0x0852e}
  1644. };
  1645. u32 APK_normal_RF_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1646. {0x0852c, 0x0a52c, 0x3a52c, 0x5a52c, 0x5a52c}, /* path settings equal to path b settings */
  1647. {0x0852c, 0x0a52c, 0x5a52c, 0x5a52c, 0x5a52c}
  1648. };
  1649. u32 APK_RF_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1650. {0x52019, 0x52014, 0x52013, 0x5200f, 0x5208d},
  1651. {0x5201a, 0x52019, 0x52016, 0x52033, 0x52050}
  1652. };
  1653. u32 APK_normal_RF_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1654. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a}, /* path settings equal to path b settings */
  1655. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a}
  1656. };
  1657. #if 0
  1658. u32 APK_RF_value_A[PATH_NUM][APK_BB_REG_NUM] = {
  1659. {0x1adb0, 0x1adb0, 0x1ada0, 0x1ad90, 0x1ad80},
  1660. {0x00fb0, 0x00fb0, 0x00fa0, 0x00f90, 0x00f80}
  1661. };
  1662. #endif
  1663. u32 AFE_on_off[PATH_NUM] = {
  1664. 0x04db25a4, 0x0b1b25a4
  1665. }; /* path A on path B off / path A off path B on */
  1666. u32 APK_offset[PATH_NUM] = {
  1667. REG_CONFIG_ANT_A, REG_CONFIG_ANT_B
  1668. };
  1669. u32 APK_normal_offset[PATH_NUM] = {
  1670. REG_CONFIG_PMPD_ANT_A, REG_CONFIG_PMPD_ANT_B
  1671. };
  1672. u32 APK_value[PATH_NUM] = {
  1673. 0x92fc0000, 0x12fc0000
  1674. };
  1675. u32 APK_normal_value[PATH_NUM] = {
  1676. 0x92680000, 0x12680000
  1677. };
  1678. s8 APK_delta_mapping[APK_BB_REG_NUM][13] = {
  1679. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1680. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1681. {-6, -4, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1682. {-1, -1, -1, -1, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1683. {-11, -9, -7, -5, -3, -1, 0, 0, 0, 0, 0, 0, 0}
  1684. };
  1685. u32 APK_normal_setting_value_1[13] = {
  1686. 0x01017018, 0xf7ed8f84, 0x1b1a1816, 0x2522201e, 0x322e2b28,
  1687. 0x433f3a36, 0x5b544e49, 0x7b726a62, 0xa69a8f84, 0xdfcfc0b3,
  1688. 0x12680000, 0x00880000, 0x00880000
  1689. };
  1690. u32 APK_normal_setting_value_2[16] = {
  1691. 0x01c7021d, 0x01670183, 0x01000123, 0x00bf00e2, 0x008d00a3,
  1692. 0x0068007b, 0x004d0059, 0x003a0042, 0x002b0031, 0x001f0025,
  1693. 0x0017001b, 0x00110014, 0x000c000f, 0x0009000b, 0x00070008,
  1694. 0x00050006
  1695. };
  1696. u32 APK_result[PATH_NUM][APK_BB_REG_NUM]; /* val_1_1a, val_1_2a, val_2a, val_3a, val_4a
  1697. * u32 AP_curve[PATH_NUM][APK_CURVE_REG_NUM]; */
  1698. s32 BB_offset, delta_V, delta_offset;
  1699. #if MP_DRIVER == 1
  1700. PMPT_CONTEXT p_mpt_ctx = &(p_adapter->mpt_ctx);
  1701. p_mpt_ctx->APK_bound[0] = 45;
  1702. p_mpt_ctx->APK_bound[1] = 52;
  1703. #endif
  1704. RTPRINT(FINIT, INIT_IQK, ("==>_phy_ap_calibrate_8192c() delta %d\n", delta));
  1705. RTPRINT(FINIT, INIT_IQK, ("AP Calibration for %s\n", (is2T ? "2T2R" : "1T1R")));
  1706. if (!is2T)
  1707. pathbound = 1;
  1708. /* 2 FOR NORMAL CHIP SETTINGS */
  1709. /* Temporarily do not allow normal driver to do the following settings because these offset
  1710. * and value will cause RF internal PA to be unpredictably disabled by HW, such that RF Tx signal
  1711. * will disappear after disable/enable card many times on 88CU. RF SD and DD have not find the
  1712. * root cause, so we remove these actions temporarily. Added by tynli and SD3 Allen. 2010.05.31. */
  1713. #if MP_DRIVER != 1
  1714. return;
  1715. #endif
  1716. /* settings adjust for normal chip */
  1717. for (index = 0; index < PATH_NUM; index++) {
  1718. APK_offset[index] = APK_normal_offset[index];
  1719. APK_value[index] = APK_normal_value[index];
  1720. AFE_on_off[index] = 0x6fdb25a4;
  1721. }
  1722. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1723. for (path = 0; path < pathbound; path++) {
  1724. APK_RF_init_value[path][index] = APK_normal_RF_init_value[path][index];
  1725. APK_RF_value_0[path][index] = APK_normal_RF_value_0[path][index];
  1726. }
  1727. BB_AP_MODE[index] = BB_normal_AP_MODE[index];
  1728. }
  1729. apkbound = 6;
  1730. /* save BB default value */
  1731. for (index = 0; index < APK_BB_REG_NUM ; index++) {
  1732. if (index == 0) /* skip */
  1733. continue;
  1734. BB_backup[index] = phy_query_bb_reg(p_adapter, BB_REG[index], MASKDWORD);
  1735. }
  1736. /* save MAC default value */
  1737. phy_save_mac_registers(p_adapter, MAC_REG, MAC_backup);
  1738. /* save AFE default value */
  1739. phy_save_adda_registers(p_adapter, AFE_REG, AFE_backup, IQK_ADDA_REG_NUM);
  1740. for (path = 0; path < pathbound; path++) {
  1741. if (path == RF_PATH_A) {
  1742. /* path A APK */
  1743. /* load APK setting */
  1744. /* path-A */
  1745. offset = REG_PDP_ANT_A;
  1746. for (index = 0; index < 11; index++) {
  1747. phy_set_bb_reg(p_adapter, offset, MASKDWORD, APK_normal_setting_value_1[index]);
  1748. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x%x value 0x%x\n", offset, phy_query_bb_reg(p_adapter, offset, MASKDWORD)));
  1749. offset += 0x04;
  1750. }
  1751. phy_set_bb_reg(p_adapter, REG_CONFIG_PMPD_ANT_B, MASKDWORD, 0x12680000);
  1752. offset = REG_CONFIG_ANT_A;
  1753. for (; index < 13; index++) {
  1754. phy_set_bb_reg(p_adapter, offset, MASKDWORD, APK_normal_setting_value_1[index]);
  1755. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x%x value 0x%x\n", offset, phy_query_bb_reg(p_adapter, offset, MASKDWORD)));
  1756. offset += 0x04;
  1757. }
  1758. /* page-B1 */
  1759. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0x400000);
  1760. /* path A */
  1761. offset = REG_PDP_ANT_A;
  1762. for (index = 0; index < 16; index++) {
  1763. phy_set_bb_reg(p_adapter, offset, MASKDWORD, APK_normal_setting_value_2[index]);
  1764. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x%x value 0x%x\n", offset, phy_query_bb_reg(p_adapter, offset, MASKDWORD)));
  1765. offset += 0x04;
  1766. }
  1767. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0);
  1768. } else if (path == RF_PATH_B) {
  1769. /* path B APK */
  1770. /* load APK setting */
  1771. /* path-B */
  1772. offset = REG_PDP_ANT_B;
  1773. for (index = 0; index < 10; index++) {
  1774. phy_set_bb_reg(p_adapter, offset, MASKDWORD, APK_normal_setting_value_1[index]);
  1775. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x%x value 0x%x\n", offset, phy_query_bb_reg(p_adapter, offset, MASKDWORD)));
  1776. offset += 0x04;
  1777. }
  1778. phy_set_bb_reg(p_adapter, REG_CONFIG_PMPD_ANT_A, MASKDWORD, 0x12680000);
  1779. phy_set_bb_reg(p_adapter, REG_CONFIG_PMPD_ANT_B, MASKDWORD, 0x12680000);
  1780. offset = REG_CONFIG_ANT_A;
  1781. index = 11;
  1782. for (; index < 13; index++) { /* offset 0xb68, 0xb6c */
  1783. phy_set_bb_reg(p_adapter, offset, MASKDWORD, APK_normal_setting_value_1[index]);
  1784. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x%x value 0x%x\n", offset, phy_query_bb_reg(p_adapter, offset, MASKDWORD)));
  1785. offset += 0x04;
  1786. }
  1787. /* page-B1 */
  1788. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0x400000);
  1789. /* path B */
  1790. offset = 0xb60;
  1791. for (index = 0; index < 16; index++) {
  1792. phy_set_bb_reg(p_adapter, offset, MASKDWORD, APK_normal_setting_value_2[index]);
  1793. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x%x value 0x%x\n", offset, phy_query_bb_reg(p_adapter, offset, MASKDWORD)));
  1794. offset += 0x04;
  1795. }
  1796. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0);
  1797. }
  1798. /* save RF default value */
  1799. reg_d[path] = phy_query_rf_reg(p_adapter, path, RF_TXBIAS_A, RFREGOFFSETMASK);
  1800. /* path A AFE all on, path B AFE All off or vise versa */
  1801. for (index = 0; index < IQK_ADDA_REG_NUM ; index++)
  1802. phy_set_bb_reg(p_adapter, AFE_REG[index], MASKDWORD, AFE_on_off[path]);
  1803. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0xe70 %x\n", phy_query_bb_reg(p_adapter, REG_RX_WAIT_CCA, MASKDWORD)));
  1804. /* BB to AP mode */
  1805. if (path == 0) {
  1806. for (index = 0; index < APK_BB_REG_NUM ; index++) {
  1807. if (index == 0) /* skip */
  1808. continue;
  1809. else if (index < 5)
  1810. phy_set_bb_reg(p_adapter, BB_REG[index], MASKDWORD, BB_AP_MODE[index]);
  1811. else if (BB_REG[index] == 0x870)
  1812. phy_set_bb_reg(p_adapter, BB_REG[index], MASKDWORD, BB_backup[index] | BIT(10) | BIT(26));
  1813. else
  1814. phy_set_bb_reg(p_adapter, BB_REG[index], BIT(10), 0x0);
  1815. }
  1816. phy_set_bb_reg(p_adapter, REG_TX_IQK_TONE_A, MASKDWORD, 0x01008c00);
  1817. phy_set_bb_reg(p_adapter, REG_RX_IQK_TONE_A, MASKDWORD, 0x01008c00);
  1818. } else { /* path B */
  1819. phy_set_bb_reg(p_adapter, REG_TX_IQK_TONE_B, MASKDWORD, 0x01008c00);
  1820. phy_set_bb_reg(p_adapter, REG_RX_IQK_TONE_B, MASKDWORD, 0x01008c00);
  1821. }
  1822. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x800 %x\n", phy_query_bb_reg(p_adapter, 0x800, MASKDWORD)));
  1823. /* MAC settings */
  1824. phy_mac_setting_calibration(p_adapter, MAC_REG, MAC_backup);
  1825. if (path == RF_PATH_A) /* path B to standby mode */
  1826. phy_set_rf_reg(p_adapter, RF_PATH_B, RF_AC, RFREGOFFSETMASK, 0x10000);
  1827. else { /* path A to standby mode */
  1828. phy_set_rf_reg(p_adapter, RF_PATH_A, RF_AC, RFREGOFFSETMASK, 0x10000);
  1829. phy_set_rf_reg(p_adapter, RF_PATH_A, RF_MODE1, RFREGOFFSETMASK, 0x1000f);
  1830. phy_set_rf_reg(p_adapter, RF_PATH_A, RF_MODE2, RFREGOFFSETMASK, 0x20103);
  1831. }
  1832. delta_offset = ((delta + 14) / 2);
  1833. if (delta_offset < 0)
  1834. delta_offset = 0;
  1835. else if (delta_offset > 12)
  1836. delta_offset = 12;
  1837. /* AP calibration */
  1838. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1839. if (index != 1) /* only DO PA11+PAD01001, AP RF setting */
  1840. continue;
  1841. tmp_reg = APK_RF_init_value[path][index];
  1842. #if 1
  1843. if (!p_hal_data->is_apk_thermal_meter_ignore) {
  1844. BB_offset = (tmp_reg & 0xF0000) >> 16;
  1845. if (!(tmp_reg & BIT(15))) /* sign bit 0 */
  1846. BB_offset = -BB_offset;
  1847. delta_V = APK_delta_mapping[index][delta_offset];
  1848. BB_offset += delta_V;
  1849. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() APK index %d tmp_reg 0x%x delta_V %d delta_offset %d\n", index, tmp_reg, delta_V, delta_offset));
  1850. if (BB_offset < 0) {
  1851. tmp_reg = tmp_reg & (~BIT(15));
  1852. BB_offset = -BB_offset;
  1853. } else
  1854. tmp_reg = tmp_reg | BIT(15);
  1855. tmp_reg = (tmp_reg & 0xFFF0FFFF) | (BB_offset << 16);
  1856. }
  1857. #endif
  1858. #if DEV_BUS_TYPE == RT_PCI_INTERFACE
  1859. if (IS_81xxC_VENDOR_UMC_B_CUT(p_hal_data->version_id))
  1860. phy_set_rf_reg(p_adapter, path, RF_IPA_A, RFREGOFFSETMASK, 0x894ae);
  1861. else
  1862. #endif
  1863. phy_set_rf_reg(p_adapter, path, RF_IPA_A, RFREGOFFSETMASK, 0x8992e);
  1864. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0xc %x\n", phy_query_rf_reg(p_adapter, path, RF_IPA_A, RFREGOFFSETMASK)));
  1865. phy_set_rf_reg(p_adapter, path, RF_AC, RFREGOFFSETMASK, APK_RF_value_0[path][index]);
  1866. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x0 %x\n", phy_query_rf_reg(p_adapter, path, RF_AC, RFREGOFFSETMASK)));
  1867. phy_set_rf_reg(p_adapter, path, RF_TXBIAS_A, RFREGOFFSETMASK, tmp_reg);
  1868. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0xd %x\n", phy_query_rf_reg(p_adapter, path, RF_TXBIAS_A, RFREGOFFSETMASK)));
  1869. /* PA11+PAD01111, one shot */
  1870. i = 0;
  1871. do {
  1872. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0x800000);
  1873. {
  1874. phy_set_bb_reg(p_adapter, APK_offset[path], MASKDWORD, APK_value[0]);
  1875. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x%x value 0x%x\n", APK_offset[path], phy_query_bb_reg(p_adapter, APK_offset[path], MASKDWORD)));
  1876. delay_ms(3);
  1877. phy_set_bb_reg(p_adapter, APK_offset[path], MASKDWORD, APK_value[1]);
  1878. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0x%x value 0x%x\n", APK_offset[path], phy_query_bb_reg(p_adapter, APK_offset[path], MASKDWORD)));
  1879. delay_ms(20);
  1880. }
  1881. phy_set_bb_reg(p_adapter, REG_FPGA0_IQK, 0xffffff00, 0);
  1882. if (path == RF_PATH_A)
  1883. tmp_reg = phy_query_bb_reg(p_adapter, REG_APK, 0x03E00000);
  1884. else
  1885. tmp_reg = phy_query_bb_reg(p_adapter, REG_APK, 0xF8000000);
  1886. RTPRINT(FINIT, INIT_IQK, ("_phy_ap_calibrate_8192c() offset 0xbd8[25:21] %x\n", tmp_reg));
  1887. i++;
  1888. } while (tmp_reg > apkbound && i < 4);
  1889. APK_result[path][index] = tmp_reg;
  1890. }
  1891. }
  1892. /* reload MAC default value */
  1893. phy_reload_mac_registers(p_adapter, MAC_REG, MAC_backup);
  1894. /* reload BB default value */
  1895. for (index = 0; index < APK_BB_REG_NUM ; index++) {
  1896. if (index == 0) /* skip */
  1897. continue;
  1898. phy_set_bb_reg(p_adapter, BB_REG[index], MASKDWORD, BB_backup[index]);
  1899. }
  1900. /* reload AFE default value */
  1901. phy_reload_adda_registers(p_adapter, AFE_REG, AFE_backup, IQK_ADDA_REG_NUM);
  1902. /* reload RF path default value */
  1903. for (path = 0; path < pathbound; path++) {
  1904. phy_set_rf_reg(p_adapter, path, RF_TXBIAS_A, RFREGOFFSETMASK, reg_d[path]);
  1905. if (path == RF_PATH_B) {
  1906. phy_set_rf_reg(p_adapter, RF_PATH_A, RF_MODE1, RFREGOFFSETMASK, 0x1000f);
  1907. phy_set_rf_reg(p_adapter, RF_PATH_A, RF_MODE2, RFREGOFFSETMASK, 0x20101);
  1908. }
  1909. /* note no index == 0 */
  1910. if (APK_result[path][1] > 6)
  1911. APK_result[path][1] = 6;
  1912. RTPRINT(FINIT, INIT_IQK, ("apk path %d result %d 0x%x \t", path, 1, APK_result[path][1]));
  1913. }
  1914. RTPRINT(FINIT, INIT_IQK, ("\n"));
  1915. for (path = 0; path < pathbound; path++) {
  1916. phy_set_rf_reg(p_adapter, path, RF_BS_PA_APSET_G1_G4, RFREGOFFSETMASK,
  1917. ((APK_result[path][1] << 15) | (APK_result[path][1] << 10) | (APK_result[path][1] << 5) | APK_result[path][1]));
  1918. if (path == RF_PATH_A)
  1919. phy_set_rf_reg(p_adapter, path, RF_BS_PA_APSET_G5_G8, RFREGOFFSETMASK,
  1920. ((APK_result[path][1] << 15) | (APK_result[path][1] << 10) | (0x00 << 5) | 0x05));
  1921. else
  1922. phy_set_rf_reg(p_adapter, path, RF_BS_PA_APSET_G5_G8, RFREGOFFSETMASK,
  1923. ((APK_result[path][1] << 15) | (APK_result[path][1] << 10) | (0x02 << 5) | 0x05));
  1924. phy_set_rf_reg(p_adapter, path, RF_BS_PA_APSET_G9_G11, RFREGOFFSETMASK, ((0x08 << 15) | (0x08 << 10) | (0x08 << 5) | 0x08));
  1925. }
  1926. p_hal_data->is_ap_kdone = true;
  1927. RTPRINT(FINIT, INIT_IQK, ("<==_phy_ap_calibrate_8192c()\n"));
  1928. }
  1929. void
  1930. phy_iq_calibrate_8192c(
  1931. struct _ADAPTER *p_adapter,
  1932. boolean is_recovery
  1933. )
  1934. {
  1935. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  1936. s32 result[4][8]; /* last is final result */
  1937. u8 i, final_candidate, indexforchannel;
  1938. boolean is_patha_ok, is_pathb_ok;
  1939. s32 rege94, rege9c, regea4, regeac, regeb4, regebc, regec4, regecc, reg_tmp = 0;
  1940. boolean is12simular, is13simular, is23simular;
  1941. boolean is_start_cont_tx = false, is_single_tone = false, is_carrier_suppression = false;
  1942. u32 IQK_BB_REG_92C[IQK_BB_REG_NUM] = {
  1943. REG_OFDM_0_XA_RX_IQ_IMBALANCE, REG_OFDM_0_XB_RX_IQ_IMBALANCE,
  1944. REG_OFDM_0_ECCA_THRESHOLD, REG_OFDM_0_AGC_RSSI_TABLE,
  1945. REG_OFDM_0_XA_TX_IQ_IMBALANCE, REG_OFDM_0_XB_TX_IQ_IMBALANCE,
  1946. REG_OFDM_0_XC_TX_AFE, REG_OFDM_0_XD_TX_AFE,
  1947. REG_OFDM_0_RX_IQ_EXT_ANTA
  1948. };
  1949. if (odm_check_power_status(p_adapter) == false)
  1950. return;
  1951. #if MP_DRIVER == 1
  1952. is_start_cont_tx = p_adapter->mpt_ctx.is_start_cont_tx;
  1953. is_single_tone = p_adapter->mpt_ctx.is_single_tone;
  1954. is_carrier_suppression = p_adapter->mpt_ctx.is_carrier_suppression;
  1955. #endif
  1956. /* ignore IQK when continuous Tx */
  1957. if (is_start_cont_tx || is_single_tone || is_carrier_suppression)
  1958. return;
  1959. #ifdef DISABLE_BB_RF
  1960. return;
  1961. #endif
  1962. if (p_adapter->is_slave_of_dmsp)
  1963. return;
  1964. if (is_recovery) {
  1965. phy_reload_adda_registers(p_adapter, IQK_BB_REG_92C, p_hal_data->IQK_BB_backup_recover, 9);
  1966. return;
  1967. }
  1968. RTPRINT(FINIT, INIT_IQK, ("IQK:Start!!!\n"));
  1969. for (i = 0; i < 8; i++) {
  1970. result[0][i] = 0;
  1971. result[1][i] = 0;
  1972. result[2][i] = 0;
  1973. result[3][i] = 0;
  1974. }
  1975. final_candidate = 0xff;
  1976. is_patha_ok = false;
  1977. is_pathb_ok = false;
  1978. is12simular = false;
  1979. is23simular = false;
  1980. is13simular = false;
  1981. acquire_cck_and_rw_page_a_control(p_adapter);
  1982. /*RT_TRACE(COMP_INIT,DBG_LOUD,("Acquire Mutex in IQCalibrate\n"));*/
  1983. for (i = 0; i < 3; i++) {
  1984. /*For 88C 1T1R*/
  1985. _phy_iq_calibrate_8192c(p_adapter, result, i, false);
  1986. if (i == 1) {
  1987. is12simular = phy_simularity_compare(p_adapter, result, 0, 1);
  1988. if (is12simular) {
  1989. final_candidate = 0;
  1990. break;
  1991. }
  1992. }
  1993. if (i == 2) {
  1994. is13simular = phy_simularity_compare(p_adapter, result, 0, 2);
  1995. if (is13simular) {
  1996. final_candidate = 0;
  1997. break;
  1998. }
  1999. is23simular = phy_simularity_compare(p_adapter, result, 1, 2);
  2000. if (is23simular)
  2001. final_candidate = 1;
  2002. else {
  2003. for (i = 0; i < 8; i++)
  2004. reg_tmp += result[3][i];
  2005. if (reg_tmp != 0)
  2006. final_candidate = 3;
  2007. else
  2008. final_candidate = 0xFF;
  2009. }
  2010. }
  2011. }
  2012. /* RT_TRACE(COMP_INIT,DBG_LOUD,("Release Mutex in IQCalibrate\n")); */
  2013. release_cck_and_rw_pagea_control(p_adapter);
  2014. for (i = 0; i < 4; i++) {
  2015. rege94 = result[i][0];
  2016. rege9c = result[i][1];
  2017. regea4 = result[i][2];
  2018. regeac = result[i][3];
  2019. regeb4 = result[i][4];
  2020. regebc = result[i][5];
  2021. regec4 = result[i][6];
  2022. regecc = result[i][7];
  2023. RTPRINT(FINIT, INIT_IQK, ("IQK: rege94=%x rege9c=%x regea4=%x regeac=%x regeb4=%x regebc=%x regec4=%x regecc=%x\n ", rege94, rege9c, regea4, regeac, regeb4, regebc, regec4, regecc));
  2024. }
  2025. if (final_candidate != 0xff) {
  2026. p_hal_data->rege94 = rege94 = result[final_candidate][0];
  2027. p_hal_data->rege9c = rege9c = result[final_candidate][1];
  2028. regea4 = result[final_candidate][2];
  2029. regeac = result[final_candidate][3];
  2030. p_hal_data->regeb4 = regeb4 = result[final_candidate][4];
  2031. p_hal_data->regebc = regebc = result[final_candidate][5];
  2032. regec4 = result[final_candidate][6];
  2033. regecc = result[final_candidate][7];
  2034. RTPRINT(FINIT, INIT_IQK, ("IQK: final_candidate is %x\n", final_candidate));
  2035. RTPRINT(FINIT, INIT_IQK, ("IQK: rege94=%x rege9c=%x regea4=%x regeac=%x regeb4=%x regebc=%x regec4=%x regecc=%x\n ", rege94, rege9c, regea4, regeac, regeb4, regebc, regec4, regecc));
  2036. is_patha_ok = is_pathb_ok = true;
  2037. } else {
  2038. rege94 = regeb4 = p_hal_data->rege94 = p_hal_data->regeb4 = 0x100; /* X default value */
  2039. rege9c = regebc = p_hal_data->rege9c = p_hal_data->regebc = 0x0; /* Y default value */
  2040. }
  2041. if ((rege94 != 0)/*&&(regea4 != 0)*/) {
  2042. if (p_hal_data->current_band_type == BAND_ON_5G)
  2043. phy_path_a_fill_iqk_matrix_5g_normal(p_adapter, is_patha_ok, result, final_candidate, (regea4 == 0));
  2044. else
  2045. phy_path_a_fill_iqk_matrix(p_adapter, is_patha_ok, result, final_candidate, (regea4 == 0));
  2046. }
  2047. if (IS_92C_SERIAL(p_hal_data->version_id) || IS_92D_SINGLEPHY(p_hal_data->version_id)) {
  2048. if ((regeb4 != 0)/*&&(regec4 != 0)*/) {
  2049. if (p_hal_data->current_band_type == BAND_ON_5G)
  2050. phy_path_b_fill_iqk_matrix_5g_normal(p_adapter, is_pathb_ok, result, final_candidate, (regec4 == 0));
  2051. else
  2052. phy_path_b_fill_iqk_matrix(p_adapter, is_pathb_ok, result, final_candidate, (regec4 == 0));
  2053. }
  2054. }
  2055. phy_save_adda_registers(p_adapter, IQK_BB_REG_92C, p_hal_data->IQK_BB_backup_recover, 9);
  2056. }
  2057. void
  2058. phy_lc_calibrate_8192c(
  2059. struct _ADAPTER *p_adapter
  2060. )
  2061. {
  2062. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  2063. boolean is_start_cont_tx = false, is_single_tone = false, is_carrier_suppression = false;
  2064. PMGNT_INFO p_mgnt_info = &p_adapter->MgntInfo;
  2065. PMGNT_INFO p_mgnt_info_buddy_adapter;
  2066. u32 timeout = 2000, timecount = 0;
  2067. struct _ADAPTER *buddy_adapter = p_adapter->buddy_adapter;
  2068. #if MP_DRIVER == 1
  2069. is_start_cont_tx = p_adapter->mpt_ctx.is_start_cont_tx;
  2070. is_single_tone = p_adapter->mpt_ctx.is_single_tone;
  2071. is_carrier_suppression = p_adapter->mpt_ctx.is_carrier_suppression;
  2072. #endif
  2073. #ifdef DISABLE_BB_RF
  2074. return;
  2075. #endif
  2076. /* ignore LCK when continuous Tx */
  2077. if (is_start_cont_tx || is_single_tone || is_carrier_suppression)
  2078. return;
  2079. if (buddy_adapter != NULL &&
  2080. ((p_adapter->interface_index == 0 && p_hal_data->current_band_type == BAND_ON_2_4G) ||
  2081. (p_adapter->interface_index == 1 && p_hal_data->current_band_type == BAND_ON_5G))) {
  2082. p_mgnt_info_buddy_adapter = &buddy_adapter->MgntInfo;
  2083. while (p_mgnt_info_buddy_adapter->is_scan_in_progress && timecount < timeout) {
  2084. delay_ms(50);
  2085. timecount += 50;
  2086. }
  2087. }
  2088. while (p_mgnt_info->is_scan_in_progress && timecount < timeout) {
  2089. delay_ms(50);
  2090. timecount += 50;
  2091. }
  2092. p_hal_data->is_lck_in_progress = true;
  2093. RTPRINT(FINIT, INIT_IQK, ("LCK:Start!!!interface %d currentband %x delay %d ms\n", p_adapter->interface_index, p_hal_data->current_band_type, timecount));
  2094. /* if(IS_92C_SERIAL(p_hal_data->version_id) || IS_92D_SINGLEPHY(p_hal_data->version_id)) */
  2095. if (IS_2T2R(p_hal_data->version_id))
  2096. phy_lc_calibrate(p_adapter, true);
  2097. else {
  2098. /* For 88C 1T1R */
  2099. phy_lc_calibrate(p_adapter, false);
  2100. }
  2101. p_hal_data->is_lck_in_progress = false;
  2102. RTPRINT(FINIT, INIT_IQK, ("LCK:Finish!!!interface %d\n", p_adapter->interface_index));
  2103. }
  2104. void
  2105. phy_ap_calibrate_8192c(
  2106. struct _ADAPTER *p_adapter,
  2107. s8 delta
  2108. )
  2109. {
  2110. HAL_DATA_TYPE *p_hal_data = GET_HAL_DATA(p_adapter);
  2111. /* default disable APK, because Tx NG issue, suggest by Jenyu, 2011.11.25 */
  2112. return;
  2113. #ifdef DISABLE_BB_RF
  2114. return;
  2115. #endif
  2116. #if FOR_BRAZIL_PRETEST != 1
  2117. if (p_hal_data->is_ap_kdone)
  2118. #endif
  2119. return;
  2120. if (IS_92C_SERIAL(p_hal_data->version_id))
  2121. _phy_ap_calibrate_8192c(p_adapter, delta, true);
  2122. else {
  2123. /* For 88C 1T1R */
  2124. _phy_ap_calibrate_8192c(p_adapter, delta, false);
  2125. }
  2126. }
  2127. #endif
  2128. /* 3============================================================
  2129. * 3 IQ Calibration
  2130. * 3============================================================ */
  2131. void
  2132. odm_reset_iqk_result(
  2133. void *p_dm_void
  2134. )
  2135. {
  2136. return;
  2137. }
  2138. #if 1/* !(DM_ODM_SUPPORT_TYPE & ODM_AP) */
  2139. u8 odm_get_right_chnl_place_for_iqk(u8 chnl)
  2140. {
  2141. u8 channel_all[ODM_TARGET_CHNL_NUM_2G_5G] = {
  2142. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58, 60, 62, 64, 100, 102, 104, 106, 108, 110, 112, 114, 116, 118, 120, 122, 124, 126, 128, 130, 132, 134, 136, 138, 140, 149, 151, 153, 155, 157, 159, 161, 163, 165
  2143. };
  2144. u8 place = chnl;
  2145. if (chnl > 14) {
  2146. for (place = 14; place < sizeof(channel_all); place++) {
  2147. if (channel_all[place] == chnl)
  2148. return place - 13;
  2149. }
  2150. }
  2151. return 0;
  2152. }
  2153. #endif
  2154. void
  2155. odm_iq_calibrate(
  2156. struct PHY_DM_STRUCT *p_dm_odm
  2157. )
  2158. {
  2159. struct _ADAPTER *adapter = p_dm_odm->adapter;
  2160. #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  2161. if (*p_dm_odm->p_is_fcs_mode_enable)
  2162. return;
  2163. #endif
  2164. if (p_dm_odm->is_linked) {
  2165. if ((*p_dm_odm->p_channel != p_dm_odm->pre_channel) && (!*p_dm_odm->p_is_scan_in_process)) {
  2166. p_dm_odm->pre_channel = *p_dm_odm->p_channel;
  2167. p_dm_odm->linked_interval = 0;
  2168. }
  2169. if (p_dm_odm->linked_interval < 3)
  2170. p_dm_odm->linked_interval++;
  2171. if (p_dm_odm->linked_interval == 2) {
  2172. #if (RTL8814A_SUPPORT == 1)
  2173. if (p_dm_odm->support_ic_type == ODM_RTL8814A)
  2174. phy_iq_calibrate_8814a(p_dm_odm, false);
  2175. #endif
  2176. #if (RTL8822B_SUPPORT == 1)
  2177. if (p_dm_odm->support_ic_type == ODM_RTL8822B)
  2178. phy_iq_calibrate_8822b(p_dm_odm, false);
  2179. #endif
  2180. #if (RTL8821C_SUPPORT == 1)
  2181. if (p_dm_odm->support_ic_type == ODM_RTL8821C)
  2182. phy_iq_calibrate_8821c(p_dm_odm, false);
  2183. #endif
  2184. #if (RTL8821A_SUPPORT == 1)
  2185. if (p_dm_odm->support_ic_type == ODM_RTL8821)
  2186. phy_iq_calibrate_8821a(p_dm_odm, false);
  2187. #endif
  2188. #if (RTL8812A_SUPPORT == 1)
  2189. if (p_dm_odm->support_ic_type == ODM_RTL8812)
  2190. _phy_iq_calibrate_8812a(p_dm_odm, false);
  2191. #endif
  2192. }
  2193. } else
  2194. p_dm_odm->linked_interval = 0;
  2195. }
  2196. void phydm_rf_init(void *p_dm_void)
  2197. {
  2198. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  2199. odm_txpowertracking_init(p_dm_odm);
  2200. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  2201. odm_clear_txpowertracking_state(p_dm_odm);
  2202. #endif
  2203. #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  2204. #if (RTL8814A_SUPPORT == 1)
  2205. if (p_dm_odm->support_ic_type & ODM_RTL8814A)
  2206. phy_iq_calibrate_8814a_init(p_dm_odm);
  2207. #endif
  2208. #endif
  2209. }
  2210. void phydm_rf_watchdog(void *p_dm_void)
  2211. {
  2212. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  2213. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  2214. odm_txpowertracking_check(p_dm_odm);
  2215. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES)
  2216. odm_iq_calibrate(p_dm_odm);
  2217. #endif
  2218. }