halrf_kfree.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2017 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. /*============================================================*/
  26. /*include files*/
  27. /*============================================================*/
  28. #include "mp_precomp.h"
  29. #include "phydm_precomp.h"
  30. /*<YuChen, 150720> Add for KFree Feature Requested by RF David.*/
  31. /*This is a phydm API*/
  32. void phydm_set_kfree_to_rf_8814a(void *dm_void, u8 e_rf_path, u8 data)
  33. {
  34. struct dm_struct *dm = (struct dm_struct *)dm_void;
  35. struct dm_rf_calibration_struct *cali_info = &dm->rf_calibrate_info;
  36. boolean is_odd;
  37. u32 tx_gain_bitmask = (BIT(17) | BIT(16) | BIT(15));
  38. if ((data % 2) != 0) { /*odd->positive*/
  39. data = data - 1;
  40. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), 1);
  41. is_odd = true;
  42. } else { /*even->negative*/
  43. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), 0);
  44. is_odd = false;
  45. }
  46. RF_DBG(dm, DBG_RF_MP, "phy_ConfigKFree8814A(): RF_0x55[19]= %d\n",
  47. is_odd);
  48. switch (data) {
  49. case 0:
  50. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 0);
  51. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 0);
  52. cali_info->kfree_offset[e_rf_path] = 0;
  53. break;
  54. case 2:
  55. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 1);
  56. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 0);
  57. cali_info->kfree_offset[e_rf_path] = 0;
  58. break;
  59. case 4:
  60. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 0);
  61. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 1);
  62. cali_info->kfree_offset[e_rf_path] = 1;
  63. break;
  64. case 6:
  65. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 1);
  66. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 1);
  67. cali_info->kfree_offset[e_rf_path] = 1;
  68. break;
  69. case 8:
  70. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 0);
  71. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 2);
  72. cali_info->kfree_offset[e_rf_path] = 2;
  73. break;
  74. case 10:
  75. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 1);
  76. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 2);
  77. cali_info->kfree_offset[e_rf_path] = 2;
  78. break;
  79. case 12:
  80. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 0);
  81. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 3);
  82. cali_info->kfree_offset[e_rf_path] = 3;
  83. break;
  84. case 14:
  85. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 1);
  86. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 3);
  87. cali_info->kfree_offset[e_rf_path] = 3;
  88. break;
  89. case 16:
  90. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 0);
  91. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 4);
  92. cali_info->kfree_offset[e_rf_path] = 4;
  93. break;
  94. case 18:
  95. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 1);
  96. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 4);
  97. cali_info->kfree_offset[e_rf_path] = 4;
  98. break;
  99. case 20:
  100. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(14), 0);
  101. odm_set_rf_reg(dm, e_rf_path, RF_0x55, tx_gain_bitmask, 5);
  102. cali_info->kfree_offset[e_rf_path] = 5;
  103. break;
  104. default:
  105. break;
  106. }
  107. if (!is_odd) {
  108. /*that means Kfree offset is negative, we need to record it.*/
  109. cali_info->kfree_offset[e_rf_path] =
  110. (-1) * cali_info->kfree_offset[e_rf_path];
  111. RF_DBG(dm, DBG_RF_MP,
  112. "phy_ConfigKFree8814A(): kfree_offset = %d\n",
  113. cali_info->kfree_offset[e_rf_path]);
  114. } else {
  115. RF_DBG(dm, DBG_RF_MP,
  116. "phy_ConfigKFree8814A(): kfree_offset = %d\n",
  117. cali_info->kfree_offset[e_rf_path]);
  118. }
  119. }
  120. void phydm_get_thermal_trim_offset_8821c(void *dm_void)
  121. {
  122. struct dm_struct *dm = (struct dm_struct *)dm_void;
  123. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  124. u8 pg_therm = 0xff;
  125. odm_efuse_one_byte_read(dm, PPG_THERMAL_OFFSET_21C, &pg_therm, false);
  126. if (pg_therm != 0xff) {
  127. pg_therm = pg_therm & 0x1f;
  128. if ((pg_therm & BIT(0)) == 0)
  129. power_trim_info->thermal = (-1 * (pg_therm >> 1));
  130. else
  131. power_trim_info->thermal = (pg_therm >> 1);
  132. power_trim_info->flag |= KFREE_FLAG_THERMAL_K_ON;
  133. }
  134. RF_DBG(dm, DBG_RF_MP, "[kfree] 8821c thermal trim flag:0x%02x\n",
  135. power_trim_info->flag);
  136. if (power_trim_info->flag & KFREE_FLAG_THERMAL_K_ON)
  137. RF_DBG(dm, DBG_RF_MP, "[kfree] 8821c thermal:%d\n",
  138. power_trim_info->thermal);
  139. }
  140. void phydm_get_power_trim_offset_8821c(void *dm_void)
  141. {
  142. struct dm_struct *dm = (struct dm_struct *)dm_void;
  143. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  144. u8 pg_power = 0xff, i;
  145. odm_efuse_one_byte_read(dm, PPG_2G_TXAB_21C, &pg_power, false);
  146. if (pg_power != 0xff) {
  147. power_trim_info->bb_gain[0][0] = pg_power;
  148. odm_efuse_one_byte_read(dm, PPG_5GL1_TXA_21C, &pg_power, false);
  149. power_trim_info->bb_gain[1][0] = pg_power;
  150. odm_efuse_one_byte_read(dm, PPG_5GL2_TXA_21C, &pg_power, false);
  151. power_trim_info->bb_gain[2][0] = pg_power;
  152. odm_efuse_one_byte_read(dm, PPG_5GM1_TXA_21C, &pg_power, false);
  153. power_trim_info->bb_gain[3][0] = pg_power;
  154. odm_efuse_one_byte_read(dm, PPG_5GM2_TXA_21C, &pg_power, false);
  155. power_trim_info->bb_gain[4][0] = pg_power;
  156. odm_efuse_one_byte_read(dm, PPG_5GH1_TXA_21C, &pg_power, false);
  157. power_trim_info->bb_gain[5][0] = pg_power;
  158. power_trim_info->flag =
  159. power_trim_info->flag | KFREE_FLAG_ON |
  160. KFREE_FLAG_ON_2G | KFREE_FLAG_ON_5G;
  161. }
  162. RF_DBG(dm, DBG_RF_MP, "[kfree] 8821c power trim flag:0x%02x\n",
  163. power_trim_info->flag);
  164. if (power_trim_info->flag & KFREE_FLAG_ON) {
  165. for (i = 0; i < KFREE_BAND_NUM; i++)
  166. RF_DBG(dm, DBG_RF_MP,
  167. "[kfree] 8821c pwr_trim->bb_gain[%d][0]=0x%X\n",
  168. i, power_trim_info->bb_gain[i][0]);
  169. }
  170. }
  171. void phydm_set_kfree_to_rf_8821c(void *dm_void, u8 e_rf_path, boolean wlg_btg,
  172. u8 data)
  173. {
  174. struct dm_struct *dm = (struct dm_struct *)dm_void;
  175. u8 wlg, btg;
  176. u32 gain_bmask = (BIT(18) | BIT(17) | BIT(16) | BIT(15) | BIT(14));
  177. u32 s_gain_bmask = (BIT(19) | BIT(18) | BIT(17) |
  178. BIT(16) | BIT(15) | BIT(14));
  179. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(0), 1);
  180. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(5), 1);
  181. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(6), 1);
  182. odm_set_rf_reg(dm, e_rf_path, RF_0x65, BIT(6), 1);
  183. if (wlg_btg) {
  184. wlg = data & 0xf;
  185. btg = (data & 0xf0) >> 4;
  186. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), (wlg & BIT(0)));
  187. odm_set_rf_reg(dm, e_rf_path, RF_0x55, gain_bmask, (wlg >> 1));
  188. odm_set_rf_reg(dm, e_rf_path, RF_0x65, BIT(19), (btg & BIT(0)));
  189. odm_set_rf_reg(dm, e_rf_path, RF_0x65, gain_bmask, (btg >> 1));
  190. } else {
  191. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), data & BIT(0));
  192. odm_set_rf_reg(dm, e_rf_path, RF_0x55, gain_bmask,
  193. ((data & 0x1f) >> 1));
  194. }
  195. RF_DBG(dm, DBG_RF_MP,
  196. "[kfree] 8821c 0x55[19:14]=0x%X 0x65[19:14]=0x%X\n",
  197. odm_get_rf_reg(dm, e_rf_path, RF_0x55, s_gain_bmask),
  198. odm_get_rf_reg(dm, e_rf_path, RF_0x65, s_gain_bmask));
  199. }
  200. void phydm_clear_kfree_to_rf_8821c(void *dm_void, u8 e_rf_path, u8 data)
  201. {
  202. struct dm_struct *dm = (struct dm_struct *)dm_void;
  203. u32 gain_bmask = (BIT(18) | BIT(17) | BIT(16) | BIT(15) | BIT(14));
  204. u32 s_gain_bmask = (BIT(19) | BIT(18) | BIT(17) |
  205. BIT(16) | BIT(15) | BIT(14));
  206. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(0), 1);
  207. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(5), 1);
  208. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(6), 1);
  209. odm_set_rf_reg(dm, e_rf_path, RF_0x65, BIT(6), 1);
  210. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), (data & BIT(0)));
  211. odm_set_rf_reg(dm, e_rf_path, RF_0x55, gain_bmask, (data >> 1));
  212. odm_set_rf_reg(dm, e_rf_path, RF_0x65, BIT(19), (data & BIT(0)));
  213. odm_set_rf_reg(dm, e_rf_path, RF_0x65, gain_bmask, (data >> 1));
  214. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(0), 0);
  215. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(5), 0);
  216. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(6), 0);
  217. odm_set_rf_reg(dm, e_rf_path, RF_0x65, BIT(6), 0);
  218. RF_DBG(dm, DBG_RF_MP,
  219. "[kfree] 8821c 0x55[19:14]=0x%X 0x65[19:14]=0x%X\n",
  220. odm_get_rf_reg(dm, e_rf_path, RF_0x55, s_gain_bmask),
  221. odm_get_rf_reg(dm, e_rf_path, RF_0x65, s_gain_bmask));
  222. }
  223. void phydm_get_thermal_trim_offset_8822b(void *dm_void)
  224. {
  225. struct dm_struct *dm = (struct dm_struct *)dm_void;
  226. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  227. u8 pg_therm = 0xff;
  228. odm_efuse_one_byte_read(dm, PPG_THERMAL_OFFSET_22B, &pg_therm, false);
  229. if (pg_therm != 0xff) {
  230. pg_therm = pg_therm & 0x1f;
  231. if ((pg_therm & BIT(0)) == 0)
  232. power_trim_info->thermal = (-1 * (pg_therm >> 1));
  233. else
  234. power_trim_info->thermal = (pg_therm >> 1);
  235. power_trim_info->flag |= KFREE_FLAG_THERMAL_K_ON;
  236. }
  237. RF_DBG(dm, DBG_RF_MP, "[kfree] 8822b thermal trim flag:0x%02x\n",
  238. power_trim_info->flag);
  239. if (power_trim_info->flag & KFREE_FLAG_THERMAL_K_ON)
  240. RF_DBG(dm, DBG_RF_MP, "[kfree] 8822b thermal:%d\n",
  241. power_trim_info->thermal);
  242. }
  243. void phydm_get_power_trim_offset_8822b(void *dm_void)
  244. {
  245. struct dm_struct *dm = (struct dm_struct *)dm_void;
  246. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  247. u8 pg_power = 0xff, i, j;
  248. odm_efuse_one_byte_read(dm, PPG_2G_TXAB_22B, &pg_power, false);
  249. if (pg_power != 0xff) {
  250. /*Path A*/
  251. odm_efuse_one_byte_read(dm, PPG_2G_TXAB_22B, &pg_power, false);
  252. power_trim_info->bb_gain[0][0] = (pg_power & 0xf);
  253. /*Path B*/
  254. odm_efuse_one_byte_read(dm, PPG_2G_TXAB_22B, &pg_power, false);
  255. power_trim_info->bb_gain[0][1] = ((pg_power & 0xf0) >> 4);
  256. power_trim_info->flag |= KFREE_FLAG_ON_2G;
  257. power_trim_info->flag |= KFREE_FLAG_ON;
  258. }
  259. odm_efuse_one_byte_read(dm, PPG_5GL1_TXA_22B, &pg_power, false);
  260. if (pg_power != 0xff) {
  261. /*Path A*/
  262. odm_efuse_one_byte_read(dm, PPG_5GL1_TXA_22B, &pg_power, false);
  263. power_trim_info->bb_gain[1][0] = pg_power;
  264. odm_efuse_one_byte_read(dm, PPG_5GL2_TXA_22B, &pg_power, false);
  265. power_trim_info->bb_gain[2][0] = pg_power;
  266. odm_efuse_one_byte_read(dm, PPG_5GM1_TXA_22B, &pg_power, false);
  267. power_trim_info->bb_gain[3][0] = pg_power;
  268. odm_efuse_one_byte_read(dm, PPG_5GM2_TXA_22B, &pg_power, false);
  269. power_trim_info->bb_gain[4][0] = pg_power;
  270. odm_efuse_one_byte_read(dm, PPG_5GH1_TXA_22B, &pg_power, false);
  271. power_trim_info->bb_gain[5][0] = pg_power;
  272. /*Path B*/
  273. odm_efuse_one_byte_read(dm, PPG_5GL1_TXB_22B, &pg_power, false);
  274. power_trim_info->bb_gain[1][1] = pg_power;
  275. odm_efuse_one_byte_read(dm, PPG_5GL2_TXB_22B, &pg_power, false);
  276. power_trim_info->bb_gain[2][1] = pg_power;
  277. odm_efuse_one_byte_read(dm, PPG_5GM1_TXB_22B, &pg_power, false);
  278. power_trim_info->bb_gain[3][1] = pg_power;
  279. odm_efuse_one_byte_read(dm, PPG_5GM2_TXB_22B, &pg_power, false);
  280. power_trim_info->bb_gain[4][1] = pg_power;
  281. odm_efuse_one_byte_read(dm, PPG_5GH1_TXB_22B, &pg_power, false);
  282. power_trim_info->bb_gain[5][1] = pg_power;
  283. power_trim_info->flag |= KFREE_FLAG_ON_5G;
  284. power_trim_info->flag |= KFREE_FLAG_ON;
  285. }
  286. RF_DBG(dm, DBG_RF_MP, "[kfree] 8822b power trim flag:0x%02x\n",
  287. power_trim_info->flag);
  288. if (!(power_trim_info->flag & KFREE_FLAG_ON))
  289. return;
  290. for (i = 0; i < KFREE_BAND_NUM; i++) {
  291. for (j = 0; j < 2; j++)
  292. RF_DBG(dm, DBG_RF_MP,
  293. "[kfree] 8822b PwrTrim->bb_gain[%d][%d]=0x%X\n",
  294. i, j, power_trim_info->bb_gain[i][j]);
  295. }
  296. }
  297. void phydm_set_pa_bias_to_rf_8822b(void *dm_void, u8 e_rf_path, s8 tx_pa_bias)
  298. {
  299. struct dm_struct *dm = (struct dm_struct *)dm_void;
  300. u32 rf_reg_51 = 0, rf_reg_52 = 0, rf_reg_3f = 0;
  301. u32 tx_pa_bias_bmask = (BIT(12) | BIT(11) | BIT(10) | BIT(9));
  302. rf_reg_51 = odm_get_rf_reg(dm, e_rf_path, RF_0x51, RFREGOFFSETMASK);
  303. rf_reg_52 = odm_get_rf_reg(dm, e_rf_path, RF_0x52, RFREGOFFSETMASK);
  304. RF_DBG(dm, DBG_RF_MP,
  305. "[kfree] 8822b 2g rf(0x51)=0x%X rf(0x52)=0x%X path=%d\n",
  306. rf_reg_51, rf_reg_52, e_rf_path);
  307. #if 0
  308. /*rf3f => rf52[19:17] = rf3f[2:0] rf52[16:15] = rf3f[4:3] rf52[3:0] = rf3f[8:5]*/
  309. /*rf3f => rf51[6:3] = rf3f[12:9] rf52[13] = rf3f[13]*/
  310. #endif
  311. rf_reg_3f = ((rf_reg_52 & 0xe0000) >> 17) |
  312. (((rf_reg_52 & 0x18000) >> 15) << 3) |
  313. ((rf_reg_52 & 0xf) << 5) |
  314. (((rf_reg_51 & 0x78) >> 3) << 9) |
  315. (((rf_reg_52 & 0x2000) >> 13) << 13);
  316. RF_DBG(dm, DBG_RF_MP,
  317. "[kfree] 8822b 2g original pa_bias=%d rf_reg_3f=0x%X path=%d\n",
  318. tx_pa_bias, rf_reg_3f, e_rf_path);
  319. tx_pa_bias = (s8)((rf_reg_3f & tx_pa_bias_bmask) >> 9) + tx_pa_bias;
  320. if (tx_pa_bias < 0)
  321. tx_pa_bias = 0;
  322. else if (tx_pa_bias > 7)
  323. tx_pa_bias = 7;
  324. rf_reg_3f = ((rf_reg_3f & 0xfe1ff) | (tx_pa_bias << 9));
  325. RF_DBG(dm, DBG_RF_MP,
  326. "[kfree] 8822b 2g 0x%X 0x%X pa_bias=%d rfreg_3f=0x%X path=%d\n",
  327. PPG_PABIAS_2GA_22B, PPG_PABIAS_2GB_22B,
  328. tx_pa_bias, rf_reg_3f, e_rf_path);
  329. odm_set_rf_reg(dm, e_rf_path, RF_0xef, BIT(10), 0x1);
  330. odm_set_rf_reg(dm, e_rf_path, RF_0x33, RFREGOFFSETMASK, 0x0);
  331. odm_set_rf_reg(dm, e_rf_path, RF_0x3f, RFREGOFFSETMASK, rf_reg_3f);
  332. odm_set_rf_reg(dm, e_rf_path, RF_0x33, BIT(0), 0x1);
  333. odm_set_rf_reg(dm, e_rf_path, RF_0x3f, RFREGOFFSETMASK, rf_reg_3f);
  334. odm_set_rf_reg(dm, e_rf_path, RF_0x33, BIT(1), 0x1);
  335. odm_set_rf_reg(dm, e_rf_path, RF_0x3f, RFREGOFFSETMASK, rf_reg_3f);
  336. odm_set_rf_reg(dm, e_rf_path, RF_0x33, (BIT(1) | BIT(0)), 0x3);
  337. odm_set_rf_reg(dm, e_rf_path, RF_0x3f, RFREGOFFSETMASK, rf_reg_3f);
  338. odm_set_rf_reg(dm, e_rf_path, RF_0xef, BIT(10), 0x0);
  339. RF_DBG(dm, DBG_RF_MP,
  340. "[kfree] 8822b 2g tx pa bias rf_0x3f(0x%X) path=%d\n",
  341. odm_get_rf_reg(dm, e_rf_path, RF_0x3f,
  342. (BIT(12) | BIT(11) | BIT(10) | BIT(9))),
  343. e_rf_path);
  344. }
  345. void phydm_get_pa_bias_offset_8822b(void *dm_void)
  346. {
  347. struct dm_struct *dm = (struct dm_struct *)dm_void;
  348. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  349. u8 pg_pa_bias = 0xff, e_rf_path = 0;
  350. s8 tx_pa_bias[2] = {0};
  351. odm_efuse_one_byte_read(dm, PPG_PABIAS_2GA_22B, &pg_pa_bias, false);
  352. if (pg_pa_bias != 0xff) {
  353. /*paht a*/
  354. odm_efuse_one_byte_read(dm, PPG_PABIAS_2GA_22B,
  355. &pg_pa_bias, false);
  356. pg_pa_bias = pg_pa_bias & 0xf;
  357. if ((pg_pa_bias & BIT(0)) == 0)
  358. tx_pa_bias[0] = (-1 * (pg_pa_bias >> 1));
  359. else
  360. tx_pa_bias[0] = (pg_pa_bias >> 1);
  361. /*paht b*/
  362. odm_efuse_one_byte_read(dm, PPG_PABIAS_2GB_22B,
  363. &pg_pa_bias, false);
  364. pg_pa_bias = pg_pa_bias & 0xf;
  365. if ((pg_pa_bias & BIT(0)) == 0)
  366. tx_pa_bias[1] = (-1 * (pg_pa_bias >> 1));
  367. else
  368. tx_pa_bias[1] = (pg_pa_bias >> 1);
  369. RF_DBG(dm, DBG_RF_MP,
  370. "[kfree] 8822b 2g PathA_pa_bias:%d PathB_pa_bias:%d\n",
  371. tx_pa_bias[0], tx_pa_bias[1]);
  372. for (e_rf_path = RF_PATH_A; e_rf_path < 2; e_rf_path++)
  373. phydm_set_pa_bias_to_rf_8822b(dm, e_rf_path,
  374. tx_pa_bias[e_rf_path]);
  375. power_trim_info->pa_bias_flag |= PA_BIAS_FLAG_ON;
  376. } else {
  377. RF_DBG(dm, DBG_RF_MP, "[kfree] 8822b 2g tx pa bias no pg\n");
  378. }
  379. }
  380. void phydm_set_kfree_to_rf_8822b(void *dm_void, u8 e_rf_path, u8 data)
  381. {
  382. struct dm_struct *dm = (struct dm_struct *)dm_void;
  383. u32 gain_bmask = (BIT(18) | BIT(17) | BIT(16) | BIT(15) | BIT(14));
  384. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(0), 1);
  385. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(4), 1);
  386. odm_set_rf_reg(dm, e_rf_path, RF_0x65, MASKLWORD, 0x9000);
  387. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(5), 1);
  388. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), (data & BIT(0)));
  389. odm_set_rf_reg(dm, e_rf_path, RF_0x55, gain_bmask,
  390. ((data & 0x1f) >> 1));
  391. RF_DBG(dm, DBG_RF_MP, "[kfree] 8822b 0x55[19:14]=0x%X path=%d\n",
  392. odm_get_rf_reg(dm, e_rf_path, RF_0x55,
  393. (BIT(19) | BIT(18) | BIT(17) | BIT(16) |
  394. BIT(15) | BIT(14))), e_rf_path);
  395. }
  396. void phydm_clear_kfree_to_rf_8822b(void *dm_void, u8 e_rf_path, u8 data)
  397. {
  398. struct dm_struct *dm = (struct dm_struct *)dm_void;
  399. u32 gain_bmask = (BIT(18) | BIT(17) | BIT(16) | BIT(15) | BIT(14));
  400. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(0), 1);
  401. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(4), 1);
  402. odm_set_rf_reg(dm, e_rf_path, RF_0x65, MASKLWORD, 0x9000);
  403. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(5), 1);
  404. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), (data & BIT(0)));
  405. odm_set_rf_reg(dm, e_rf_path, RF_0x55, gain_bmask,
  406. ((data & 0x1f) >> 1));
  407. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(0), 0);
  408. odm_set_rf_reg(dm, e_rf_path, RF_0xde, BIT(4), 1);
  409. odm_set_rf_reg(dm, e_rf_path, RF_0x65, MASKLWORD, 0x9000);
  410. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(5), 0);
  411. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(7), 0);
  412. RF_DBG(dm, DBG_RF_MP,
  413. "[kfree] 8822b clear power trim 0x55[19:14]=0x%X path=%d\n",
  414. odm_get_rf_reg(dm, e_rf_path, RF_0x55,
  415. (BIT(19) | BIT(18) | BIT(17) | BIT(16) |
  416. BIT(15) | BIT(14))), e_rf_path);
  417. }
  418. void phydm_get_thermal_trim_offset_8710b(void *dm_void)
  419. {
  420. struct dm_struct *dm = (struct dm_struct *)dm_void;
  421. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  422. u8 pg_therm = 0xff;
  423. odm_efuse_one_byte_read(dm, 0x0EF, &pg_therm, false);
  424. if (pg_therm != 0xff) {
  425. pg_therm = pg_therm & 0x1f;
  426. if ((pg_therm & BIT(0)) == 0)
  427. power_trim_info->thermal = (-1 * (pg_therm >> 1));
  428. else
  429. power_trim_info->thermal = (pg_therm >> 1);
  430. power_trim_info->flag |= KFREE_FLAG_THERMAL_K_ON;
  431. }
  432. RF_DBG(dm, DBG_RF_MP, "[kfree] 8710b thermal trim flag:0x%02x\n",
  433. power_trim_info->flag);
  434. if (power_trim_info->flag & KFREE_FLAG_THERMAL_K_ON)
  435. RF_DBG(dm, DBG_RF_MP, "[kfree] 8710b thermal:%d\n",
  436. power_trim_info->thermal);
  437. }
  438. void phydm_get_power_trim_offset_8710b(void *dm_void)
  439. {
  440. struct dm_struct *dm = (struct dm_struct *)dm_void;
  441. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  442. u8 pg_power = 0xff;
  443. odm_efuse_one_byte_read(dm, 0xEE, &pg_power, false);
  444. if (pg_power != 0xff) {
  445. /*Path A*/
  446. odm_efuse_one_byte_read(dm, 0xEE, &pg_power, false);
  447. power_trim_info->bb_gain[0][0] = (pg_power & 0xf);
  448. power_trim_info->flag |= KFREE_FLAG_ON_2G;
  449. power_trim_info->flag |= KFREE_FLAG_ON;
  450. }
  451. RF_DBG(dm, DBG_RF_MP, "[kfree] 8710b power trim flag:0x%02x\n",
  452. power_trim_info->flag);
  453. if (power_trim_info->flag & KFREE_FLAG_ON)
  454. RF_DBG(dm, DBG_RF_MP,
  455. "[kfree] 8710b power_trim_data->bb_gain[0][0]=0x%X\n",
  456. power_trim_info->bb_gain[0][0]);
  457. }
  458. void phydm_set_kfree_to_rf_8710b(void *dm_void, u8 e_rf_path, u8 data)
  459. {
  460. struct dm_struct *dm = (struct dm_struct *)dm_void;
  461. u32 gain_bmask = (BIT(18) | BIT(17) | BIT(16) | BIT(15));
  462. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), (data & BIT(0)));
  463. odm_set_rf_reg(dm, e_rf_path, RF_0x55, gain_bmask, ((data & 0xf) >> 1));
  464. RF_DBG(dm, DBG_RF_MP, "[kfree] 8710b 0x55[19:14]=0x%X path=%d\n",
  465. odm_get_rf_reg(dm, e_rf_path, RF_0x55,
  466. (BIT(19) | BIT(18) | BIT(17) | BIT(16) |
  467. BIT(15) | BIT(14))), e_rf_path);
  468. }
  469. void phydm_clear_kfree_to_rf_8710b(void *dm_void, u8 e_rf_path, u8 data)
  470. {
  471. struct dm_struct *dm = (struct dm_struct *)dm_void;
  472. u32 gain_bmask = (BIT(18) | BIT(17) | BIT(16) | BIT(15) | BIT(14));
  473. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), (data & BIT(0)));
  474. odm_set_rf_reg(dm, e_rf_path, RF_0x55, gain_bmask,
  475. ((data & 0x1f) >> 1));
  476. RF_DBG(dm, DBG_RF_MP,
  477. "[kfree] 8710b clear power trim 0x55[19:14]=0x%X path=%d\n",
  478. odm_get_rf_reg(dm, e_rf_path, RF_0x55,
  479. (BIT(19) | BIT(18) | BIT(17) | BIT(16) |
  480. BIT(15) | BIT(14))), e_rf_path);
  481. }
  482. void phydm_get_thermal_trim_offset_8192f(void *dm_void)
  483. {
  484. struct dm_struct *dm = (struct dm_struct *)dm_void;
  485. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  486. u8 pg_therm = 0xff;
  487. odm_efuse_one_byte_read(dm, 0x1EF, &pg_therm, false);
  488. if (pg_therm != 0xff) {
  489. pg_therm = pg_therm & 0x1f;
  490. if ((pg_therm & BIT(0)) == 0)
  491. power_trim_info->thermal = (-1 * (pg_therm >> 1));
  492. else
  493. power_trim_info->thermal = (pg_therm >> 1);
  494. power_trim_info->flag |= KFREE_FLAG_THERMAL_K_ON;
  495. }
  496. RF_DBG(dm, DBG_RF_MP, "[kfree] 8192f thermal trim flag:0x%02x\n",
  497. power_trim_info->flag);
  498. if (power_trim_info->flag & KFREE_FLAG_THERMAL_K_ON)
  499. RF_DBG(dm, DBG_RF_MP, "[kfree] 8192f thermal:%d\n",
  500. power_trim_info->thermal);
  501. }
  502. void phydm_get_power_trim_offset_8192f(void *dm_void)
  503. {
  504. struct dm_struct *dm = (struct dm_struct *)dm_void;
  505. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  506. u8 pg_power1 = 0xff, pg_power2 = 0xff, pg_power3 = 0xff, i, j;
  507. odm_efuse_one_byte_read(dm, 0x1EE, &pg_power1, false); /*CH4-9*/
  508. if (pg_power1 != 0xff) {
  509. /*Path A*/
  510. odm_efuse_one_byte_read(dm, 0x1EE, &pg_power1, false);
  511. power_trim_info->bb_gain[1][0] = (pg_power1 & 0xf);
  512. /*Path B*/
  513. odm_efuse_one_byte_read(dm, 0x1EE, &pg_power1, false);
  514. power_trim_info->bb_gain[1][1] = ((pg_power1 & 0xf0) >> 4);
  515. power_trim_info->flag |= KFREE_FLAG_ON_2G;
  516. power_trim_info->flag |= KFREE_FLAG_ON;
  517. }
  518. odm_efuse_one_byte_read(dm, 0x1EC, &pg_power2, false); /*CH1-3*/
  519. if (pg_power2 != 0xff) {
  520. /*Path A*/
  521. odm_efuse_one_byte_read(dm, 0x1EC, &pg_power2, false);
  522. power_trim_info->bb_gain[0][0] = (pg_power2 & 0xf);
  523. /*Path B*/
  524. odm_efuse_one_byte_read(dm, 0x1EC, &pg_power2, false);
  525. power_trim_info->bb_gain[0][1] = ((pg_power2 & 0xf0) >> 4);
  526. power_trim_info->flag |= KFREE_FLAG_ON_2G;
  527. power_trim_info->flag |= KFREE_FLAG_ON;
  528. } else {
  529. power_trim_info->bb_gain[0][0] = (pg_power1 & 0xf);
  530. power_trim_info->bb_gain[0][1] = ((pg_power1 & 0xf0) >> 4);
  531. }
  532. odm_efuse_one_byte_read(dm, 0x1EA, &pg_power3, false); /*CH10-14*/
  533. if (pg_power3 != 0xff) {
  534. /*Path A*/
  535. odm_efuse_one_byte_read(dm, 0x1EA, &pg_power3, false);
  536. power_trim_info->bb_gain[2][0] = (pg_power3 & 0xf);
  537. /*Path B*/
  538. odm_efuse_one_byte_read(dm, 0x1EA, &pg_power3, false);
  539. power_trim_info->bb_gain[2][1] = ((pg_power3 & 0xf0) >> 4);
  540. power_trim_info->flag |= KFREE_FLAG_ON_2G;
  541. power_trim_info->flag |= KFREE_FLAG_ON;
  542. } else {
  543. power_trim_info->bb_gain[2][0] = (pg_power1 & 0xf);
  544. power_trim_info->bb_gain[2][1] = ((pg_power1 & 0xf0) >> 4);
  545. }
  546. RF_DBG(dm, DBG_RF_MP, "[kfree] 8192F power trim flag:0x%02x\n",
  547. power_trim_info->flag);
  548. if (!(power_trim_info->flag & KFREE_FLAG_ON))
  549. return;
  550. for (i = 0; i < KFREE_CH_NUM; i++) {
  551. for (j = 0; j < 2; j++)
  552. RF_DBG(dm, DBG_RF_MP,
  553. "[kfree] 8192F PwrTrim->bb_gain[%d][%d]=0x%X\n",
  554. i, j, power_trim_info->bb_gain[i][j]);
  555. }
  556. }
  557. void phydm_set_kfree_to_rf_8192f(void *dm_void, u8 e_rf_path, u8 channel_idx,
  558. u8 data)
  559. {
  560. struct dm_struct *dm = (struct dm_struct *)dm_void;
  561. /*power_trim based on 55[19:14]*/
  562. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(5), 1);
  563. /*enable 55[14] for 0.5db step*/
  564. odm_set_rf_reg(dm, e_rf_path, RF_0xf5, BIT(18), 1);
  565. /*enter power_trim debug mode*/
  566. odm_set_rf_reg(dm, e_rf_path, RF_0xdf, BIT(7), 1);
  567. /*write enable*/
  568. odm_set_rf_reg(dm, e_rf_path, RF_0xef, BIT(7), 1);
  569. if (e_rf_path == 0) {
  570. if (channel_idx == 0) {
  571. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 0);
  572. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  573. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 1);
  574. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  575. } else if (channel_idx == 1) {
  576. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 2);
  577. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  578. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 3);
  579. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  580. } else if (channel_idx == 2) {
  581. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 4);
  582. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  583. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 5);
  584. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  585. }
  586. } else if (e_rf_path == 1) {
  587. if (channel_idx == 0) {
  588. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 0);
  589. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  590. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 1);
  591. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  592. } else if (channel_idx == 1) {
  593. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 2);
  594. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  595. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 3);
  596. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  597. } else if (channel_idx == 2) {
  598. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 4);
  599. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  600. odm_set_rf_reg(dm, e_rf_path, RF_0x33, 0x70000, 5);
  601. odm_set_rf_reg(dm, e_rf_path, 0x33, 0x3F, data);
  602. }
  603. }
  604. /*leave power_trim debug mode*/
  605. odm_set_rf_reg(dm, e_rf_path, RF_0xdf, BIT(7), 0);
  606. /*write disable*/
  607. odm_set_rf_reg(dm, e_rf_path, RF_0xef, BIT(7), 0);
  608. RF_DBG(dm, DBG_RF_MP,
  609. "[kfree] 8192F 0x55[19:14]=0x%X path=%d channel=%d\n",
  610. odm_get_rf_reg(dm, e_rf_path, RF_0x55,
  611. (BIT(19) | BIT(18) | BIT(17) | BIT(16) |
  612. BIT(15) | BIT(14))), e_rf_path, channel_idx);
  613. }
  614. #if 0
  615. /*
  616. void phydm_clear_kfree_to_rf_8192f(void *dm_void, u8 e_rf_path, u8 data)
  617. {
  618. struct dm_struct *dm = (struct dm_struct *)dm_void;
  619. struct dm_rf_calibration_struct *cali_info = &dm->rf_calibrate_info;
  620. odm_set_rf_reg(dm, e_rf_path, RF_0x55, BIT(19), (data & BIT(0)));
  621. odm_set_rf_reg(dm, e_rf_path, RF_0x55, (BIT(18) | BIT(17) | BIT(16) | BIT(15) | BIT(14)), ((data & 0x1f) >> 1));
  622. RF_DBG(dm, DBG_RF_MP,
  623. "[kfree] 8192F clear power trim 0x55[19:14]=0x%X path=%d\n",
  624. odm_get_rf_reg(dm, e_rf_path, RF_0x55, (BIT(19) | BIT(18) | BIT(17) | BIT(16) | BIT(15) | BIT(14))),
  625. e_rf_path
  626. );
  627. }
  628. */
  629. #endif
  630. void phydm_set_kfree_to_rf(void *dm_void, u8 e_rf_path, u8 data)
  631. {
  632. struct dm_struct *dm = (struct dm_struct *)dm_void;
  633. if (dm->support_ic_type & ODM_RTL8814A)
  634. phydm_set_kfree_to_rf_8814a(dm, e_rf_path, data);
  635. if ((dm->support_ic_type & ODM_RTL8821C) &&
  636. (*dm->band_type == ODM_BAND_2_4G))
  637. phydm_set_kfree_to_rf_8821c(dm, e_rf_path, true, data);
  638. else if (dm->support_ic_type & ODM_RTL8821C)
  639. phydm_set_kfree_to_rf_8821c(dm, e_rf_path, false, data);
  640. if (dm->support_ic_type & ODM_RTL8822B)
  641. phydm_set_kfree_to_rf_8822b(dm, e_rf_path, data);
  642. if (dm->support_ic_type & ODM_RTL8710B)
  643. phydm_set_kfree_to_rf_8710b(dm, e_rf_path, data);
  644. }
  645. void phydm_clear_kfree_to_rf(void *dm_void, u8 e_rf_path, u8 data)
  646. {
  647. struct dm_struct *dm = (struct dm_struct *)dm_void;
  648. if (dm->support_ic_type & ODM_RTL8822B)
  649. phydm_clear_kfree_to_rf_8822b(dm, e_rf_path, 1);
  650. if (dm->support_ic_type & ODM_RTL8821C)
  651. phydm_clear_kfree_to_rf_8821c(dm, e_rf_path, 1);
  652. }
  653. void phydm_get_thermal_trim_offset(void *dm_void)
  654. {
  655. struct dm_struct *dm = (struct dm_struct *)dm_void;
  656. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  657. void *adapter = dm->adapter;
  658. HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
  659. PEFUSE_HAL pEfuseHal = &hal_data->EfuseHal;
  660. u1Byte eFuseContent[DCMD_EFUSE_MAX_SECTION_NUM * EFUSE_MAX_WORD_UNIT * 2];
  661. if (HAL_MAC_Dump_EFUSE(&GET_HAL_MAC_INFO((PADAPTER)adapter), EFUSE_WIFI, eFuseContent, pEfuseHal->PhysicalLen_WiFi, HAL_MAC_EFUSE_PHYSICAL, HAL_MAC_EFUSE_PARSE_DRV) != RT_STATUS_SUCCESS)
  662. RF_DBG(dm, DBG_RF_MP, "[kfree] dump efuse fail !!!\n");
  663. #endif
  664. if (dm->support_ic_type & ODM_RTL8821C)
  665. phydm_get_thermal_trim_offset_8821c(dm_void);
  666. else if (dm->support_ic_type & ODM_RTL8822B)
  667. phydm_get_thermal_trim_offset_8822b(dm_void);
  668. else if (dm->support_ic_type & ODM_RTL8710B)
  669. phydm_get_thermal_trim_offset_8710b(dm_void);
  670. else if (dm->support_ic_type & ODM_RTL8192F)
  671. phydm_get_thermal_trim_offset_8192f(dm_void);
  672. }
  673. void phydm_get_power_trim_offset(void *dm_void)
  674. {
  675. struct dm_struct *dm = (struct dm_struct *)dm_void;
  676. #if 0 //(DM_ODM_SUPPORT_TYPE & ODM_WIN) // 2017 MH DM Should use the same code.s
  677. void *adapter = dm->adapter;
  678. HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
  679. PEFUSE_HAL pEfuseHal = &hal_data->EfuseHal;
  680. u1Byte eFuseContent[DCMD_EFUSE_MAX_SECTION_NUM * EFUSE_MAX_WORD_UNIT * 2];
  681. if (HAL_MAC_Dump_EFUSE(&GET_HAL_MAC_INFO(adapter), EFUSE_WIFI, eFuseContent, pEfuseHal->PhysicalLen_WiFi, HAL_MAC_EFUSE_PHYSICAL, HAL_MAC_EFUSE_PARSE_DRV) != RT_STATUS_SUCCESS)
  682. RF_DBG(dm, DBG_RF_MP, "[kfree] dump efuse fail !!!\n");
  683. #endif
  684. if (dm->support_ic_type & ODM_RTL8821C)
  685. phydm_get_power_trim_offset_8821c(dm_void);
  686. else if (dm->support_ic_type & ODM_RTL8822B)
  687. phydm_get_power_trim_offset_8822b(dm_void);
  688. else if (dm->support_ic_type & ODM_RTL8710B)
  689. phydm_get_power_trim_offset_8710b(dm_void);
  690. else if (dm->support_ic_type & ODM_RTL8192F)
  691. phydm_get_power_trim_offset_8192f(dm_void);
  692. }
  693. void phydm_get_pa_bias_offset(void *dm_void)
  694. {
  695. struct dm_struct *dm = (struct dm_struct *)dm_void;
  696. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  697. void *adapter = dm->adapter;
  698. HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
  699. PEFUSE_HAL pEfuseHal = &hal_data->EfuseHal;
  700. u1Byte eFuseContent[DCMD_EFUSE_MAX_SECTION_NUM * EFUSE_MAX_WORD_UNIT * 2];
  701. if (HAL_MAC_Dump_EFUSE(&GET_HAL_MAC_INFO((PADAPTER)adapter), EFUSE_WIFI, eFuseContent, pEfuseHal->PhysicalLen_WiFi, HAL_MAC_EFUSE_PHYSICAL, HAL_MAC_EFUSE_PARSE_DRV) != RT_STATUS_SUCCESS)
  702. RF_DBG(dm, DBG_RF_MP, "[kfree] dump efuse fail !!!\n");
  703. #endif
  704. if (dm->support_ic_type & ODM_RTL8822B)
  705. phydm_get_pa_bias_offset_8822b(dm_void);
  706. }
  707. s8 phydm_get_thermal_offset(void *dm_void)
  708. {
  709. struct dm_struct *dm = (struct dm_struct *)dm_void;
  710. struct odm_power_trim_data *power_trim_info = &dm->power_trim_data;
  711. if (power_trim_info->flag & KFREE_FLAG_THERMAL_K_ON)
  712. return power_trim_info->thermal;
  713. else
  714. return 0;
  715. }
  716. void phydm_do_kfree(void *dm_void, u8 channel_to_sw)
  717. {
  718. struct dm_struct *dm = (struct dm_struct *)dm_void;
  719. struct odm_power_trim_data *pwrtrim = &dm->power_trim_data;
  720. u8 channel_idx = 0, rfpath = 0, max_path = 0, kfree_band_num = 0;
  721. u8 i, j;
  722. s8 bb_gain;
  723. if (dm->support_ic_type & ODM_RTL8814A)
  724. max_path = 4; /*0~3*/
  725. else if (dm->support_ic_type &
  726. (ODM_RTL8812 | ODM_RTL8822B | ODM_RTL8192F)) {
  727. max_path = 2; /*0~1*/
  728. kfree_band_num = KFREE_BAND_NUM;
  729. } else if (dm->support_ic_type & ODM_RTL8821C) {
  730. max_path = 1;
  731. kfree_band_num = KFREE_BAND_NUM;
  732. } else if (dm->support_ic_type & ODM_RTL8710B) {
  733. max_path = 1;
  734. kfree_band_num = 1;
  735. }
  736. if (dm->support_ic_type &
  737. (ODM_RTL8192F | ODM_RTL8822B | ODM_RTL8821C |
  738. ODM_RTL8814A | ODM_RTL8710B)) {
  739. for (i = 0; i < kfree_band_num; i++) {
  740. for (j = 0; j < max_path; j++)
  741. RF_DBG(dm, DBG_RF_MP,
  742. "[kfree] PwrTrim->gain[%d][%d]=0x%X\n",
  743. i, j, pwrtrim->bb_gain[i][j]);
  744. }
  745. }
  746. if (*dm->band_type == ODM_BAND_2_4G &&
  747. pwrtrim->flag & KFREE_FLAG_ON_2G) {
  748. if (!(dm->support_ic_type & ODM_RTL8192F)) {
  749. if (channel_to_sw >= 1 && channel_to_sw <= 14)
  750. channel_idx = PHYDM_2G;
  751. for (rfpath = RF_PATH_A; rfpath < max_path; rfpath++) {
  752. RF_DBG(dm, DBG_RF_MP,
  753. "[kfree] %s:chnl=%d PATH=%d gain:0x%X\n",
  754. __func__, channel_to_sw, rfpath,
  755. pwrtrim->bb_gain[channel_idx][rfpath]);
  756. bb_gain = pwrtrim->bb_gain[channel_idx][rfpath];
  757. phydm_set_kfree_to_rf(dm, rfpath, bb_gain);
  758. }
  759. } else if (dm->support_ic_type & ODM_RTL8192F) {
  760. if (channel_to_sw >= 1 && channel_to_sw <= 3)
  761. channel_idx = 0;
  762. if (channel_to_sw >= 4 && channel_to_sw <= 9)
  763. channel_idx = 1;
  764. if (channel_to_sw >= 10 && channel_to_sw <= 14)
  765. channel_idx = 2;
  766. for (rfpath = RF_PATH_A; rfpath < max_path; rfpath++) {
  767. RF_DBG(dm, DBG_RF_MP,
  768. "[kfree] %s:chnl=%d PATH=%d gain:0x%X\n",
  769. __func__, channel_to_sw, rfpath,
  770. pwrtrim->bb_gain[channel_idx][rfpath]);
  771. bb_gain = pwrtrim->bb_gain[channel_idx][rfpath];
  772. phydm_set_kfree_to_rf_8192f(dm, rfpath,
  773. channel_idx,
  774. bb_gain);
  775. }
  776. }
  777. } else if (*dm->band_type == ODM_BAND_5G &&
  778. pwrtrim->flag & KFREE_FLAG_ON_5G) {
  779. if (channel_to_sw >= 36 && channel_to_sw <= 48)
  780. channel_idx = PHYDM_5GLB1;
  781. if (channel_to_sw >= 52 && channel_to_sw <= 64)
  782. channel_idx = PHYDM_5GLB2;
  783. if (channel_to_sw >= 100 && channel_to_sw <= 120)
  784. channel_idx = PHYDM_5GMB1;
  785. if (channel_to_sw >= 122 && channel_to_sw <= 144)
  786. channel_idx = PHYDM_5GMB2;
  787. if (channel_to_sw >= 149 && channel_to_sw <= 177)
  788. channel_idx = PHYDM_5GHB;
  789. for (rfpath = RF_PATH_A; rfpath < max_path; rfpath++) {
  790. RF_DBG(dm, DBG_RF_MP,
  791. "[kfree] %s: channel=%d PATH=%d bb_gain:0x%X\n",
  792. __func__, channel_to_sw, rfpath,
  793. pwrtrim->bb_gain[channel_idx][rfpath]);
  794. bb_gain = pwrtrim->bb_gain[channel_idx][rfpath];
  795. phydm_set_kfree_to_rf(dm, rfpath, bb_gain);
  796. }
  797. } else {
  798. RF_DBG(dm, DBG_RF_MP, "[kfree] Set default Register\n");
  799. if (!(dm->support_ic_type & ODM_RTL8192F)) {
  800. for (rfpath = RF_PATH_A; rfpath < max_path; rfpath++) {
  801. bb_gain = pwrtrim->bb_gain[channel_idx][rfpath];
  802. phydm_clear_kfree_to_rf(dm, rfpath, bb_gain);
  803. }
  804. }
  805. #if 0
  806. /*else if(dm->support_ic_type & ODM_RTL8192F){
  807. if (channel_to_sw >= 1 && channel_to_sw <= 3)
  808. channel_idx = 0;
  809. if (channel_to_sw >= 4 && channel_to_sw <= 9)
  810. channel_idx = 1;
  811. if (channel_to_sw >= 9 && channel_to_sw <= 14)
  812. channel_idx = 2;
  813. for (rfpath = RF_PATH_A; rfpath < max_path; rfpath++)
  814. phydm_clear_kfree_to_rf_8192f(dm, rfpath, pwrtrim->bb_gain[channel_idx][rfpath]);
  815. }*/
  816. #endif
  817. }
  818. }
  819. void phydm_config_kfree(void *dm_void, u8 channel_to_sw)
  820. {
  821. struct dm_struct *dm = (struct dm_struct *)dm_void;
  822. struct dm_rf_calibration_struct *cali_info = &dm->rf_calibrate_info;
  823. struct odm_power_trim_data *pwrtrim = &dm->power_trim_data;
  824. RF_DBG(dm, DBG_RF_MP, "===>[kfree] phy_ConfigKFree()\n");
  825. if (cali_info->reg_rf_kfree_enable == 2) {
  826. RF_DBG(dm, DBG_RF_MP,
  827. "[kfree] %s: reg_rf_kfree_enable == 2, Disable\n",
  828. __func__);
  829. return;
  830. } else if (cali_info->reg_rf_kfree_enable == 1 ||
  831. cali_info->reg_rf_kfree_enable == 0) {
  832. RF_DBG(dm, DBG_RF_MP,
  833. "[kfree] %s: reg_rf_kfree_enable == true\n", __func__);
  834. /*Make sure the targetval is defined*/
  835. if (!(pwrtrim->flag & KFREE_FLAG_ON)) {
  836. RF_DBG(dm, DBG_RF_MP,
  837. "[kfree] %s: efuse is 0xff, KFree not work\n",
  838. __func__);
  839. return;
  840. }
  841. #if 0
  842. /*if kfree_table[0] == 0xff, means no Kfree*/
  843. #endif
  844. phydm_do_kfree(dm, channel_to_sw);
  845. }
  846. RF_DBG(dm, DBG_RF_MP, "<===[kfree] phy_ConfigKFree()\n");
  847. }