halmac_state_machine.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2017 - 2018 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. ******************************************************************************/
  15. #ifndef _HALMAC_STATE_MACHINE_H_
  16. #define _HALMAC_STATE_MACHINE_H_
  17. enum halmac_dlfw_state {
  18. HALMAC_DLFW_NONE = 0,
  19. HALMAC_DLFW_DONE = 1,
  20. HALMAC_GEN_INFO_SENT = 2,
  21. /* Data CPU firmware download framework */
  22. HALMAC_DLFW_INIT = 0x11,
  23. HALMAC_DLFW_START = 0x12,
  24. HALMAC_DLFW_CONF_READY = 0x13,
  25. HALMAC_DLFW_CPU_READY = 0x14,
  26. HALMAC_DLFW_MEM_READY = 0x15,
  27. HALMAC_DLFW_SW_READY = 0x16,
  28. HALMAC_DLFW_OFLD_READY = 0x17,
  29. HALMAC_DLFW_UNDEFINED = 0x7F,
  30. };
  31. enum halmac_gpio_cfg_state {
  32. HALMAC_GPIO_CFG_STATE_IDLE = 0,
  33. HALMAC_GPIO_CFG_STATE_BUSY = 1,
  34. HALMAC_GPIO_CFG_STATE_UNDEFINED = 0x7F,
  35. };
  36. enum halmac_rsvd_pg_state {
  37. HALMAC_RSVD_PG_STATE_IDLE = 0,
  38. HALMAC_RSVD_PG_STATE_BUSY = 1,
  39. HALMAC_RSVD_PG_STATE_UNDEFINED = 0x7F,
  40. };
  41. enum halmac_api_state {
  42. HALMAC_API_STATE_INIT = 0,
  43. HALMAC_API_STATE_HALT = 1,
  44. HALMAC_API_STATE_UNDEFINED = 0x7F,
  45. };
  46. enum halmac_cmd_construct_state {
  47. HALMAC_CMD_CNSTR_IDLE = 0,
  48. HALMAC_CMD_CNSTR_BUSY = 1,
  49. HALMAC_CMD_CNSTR_H2C_SENT = 2,
  50. HALMAC_CMD_CNSTR_CNSTR = 3,
  51. HALMAC_CMD_CNSTR_BUF_CLR = 4,
  52. HALMAC_CMD_CNSTR_UNDEFINED = 0x7F,
  53. };
  54. enum halmac_cmd_process_status {
  55. HALMAC_CMD_PROCESS_IDLE = 0x01, /* Init status */
  56. HALMAC_CMD_PROCESS_SENDING = 0x02, /* Wait ack */
  57. HALMAC_CMD_PROCESS_RCVD = 0x03, /* Rcvd ack */
  58. HALMAC_CMD_PROCESS_DONE = 0x04, /* Event done */
  59. HALMAC_CMD_PROCESS_ERROR = 0x05, /* Return code error */
  60. HALMAC_CMD_PROCESS_UNDEFINE = 0x7F,
  61. };
  62. enum halmac_mac_power {
  63. HALMAC_MAC_POWER_OFF = 0x0,
  64. HALMAC_MAC_POWER_ON = 0x1,
  65. HALMAC_MAC_POWER_UNDEFINE = 0x7F,
  66. };
  67. enum halmac_wlcpu_mode {
  68. HALMAC_WLCPU_ACTIVE = 0x0,
  69. HALMAC_WLCPU_ENTER_SLEEP = 0x1,
  70. HALMAC_WLCPU_SLEEP = 0x2,
  71. HALMAC_WLCPU_UNDEFINE = 0x7F,
  72. };
  73. struct halmac_efuse_state {
  74. enum halmac_cmd_construct_state cmd_cnstr_state;
  75. enum halmac_cmd_process_status proc_status;
  76. u8 fw_rc;
  77. u16 seq_num;
  78. };
  79. struct halmac_cfg_param_state {
  80. enum halmac_cmd_construct_state cmd_cnstr_state;
  81. enum halmac_cmd_process_status proc_status;
  82. u8 fw_rc;
  83. u16 seq_num;
  84. };
  85. struct halmac_scan_state {
  86. enum halmac_cmd_construct_state cmd_cnstr_state;
  87. enum halmac_cmd_process_status proc_status;
  88. u8 fw_rc;
  89. u16 seq_num;
  90. };
  91. struct halmac_update_pkt_state {
  92. enum halmac_cmd_process_status proc_status;
  93. u8 fw_rc;
  94. u16 seq_num;
  95. };
  96. struct halmac_iqk_state {
  97. enum halmac_cmd_process_status proc_status;
  98. u8 fw_rc;
  99. u16 seq_num;
  100. };
  101. struct halmac_pwr_tracking_state {
  102. enum halmac_cmd_process_status proc_status;
  103. u8 fw_rc;
  104. u16 seq_num;
  105. };
  106. struct halmac_psd_state {
  107. enum halmac_cmd_process_status proc_status;
  108. u16 data_size;
  109. u16 seg_size;
  110. u8 *data;
  111. u8 fw_rc;
  112. u16 seq_num;
  113. };
  114. struct halmac_fw_snding_state {
  115. enum halmac_cmd_construct_state cmd_cnstr_state;
  116. enum halmac_cmd_process_status proc_status;
  117. u8 fw_rc;
  118. u16 seq_num;
  119. };
  120. struct halmac_state {
  121. struct halmac_efuse_state efuse_state;
  122. struct halmac_cfg_param_state cfg_param_state;
  123. struct halmac_scan_state scan_state;
  124. struct halmac_update_pkt_state update_pkt_state;
  125. struct halmac_iqk_state iqk_state;
  126. struct halmac_pwr_tracking_state pwr_trk_state;
  127. struct halmac_psd_state psd_state;
  128. struct halmac_fw_snding_state fw_snding_state;
  129. enum halmac_api_state api_state;
  130. enum halmac_mac_power mac_pwr;
  131. enum halmac_dlfw_state dlfw_state;
  132. enum halmac_wlcpu_mode wlcpu_mode;
  133. enum halmac_gpio_cfg_state gpio_cfg_state;
  134. enum halmac_rsvd_pg_state rsvd_pg_state;
  135. };
  136. #endif