phydm_adc_sampling.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761
  1. #include "mp_precomp.h"
  2. #include "phydm_precomp.h"
  3. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  4. #if ((RTL8197F_SUPPORT == 1) || (RTL8822B_SUPPORT == 1))
  5. #include "rtl8197f/Hal8197FPhyReg.h"
  6. #include "WlanHAL/HalMac88XX/halmac_reg2.h"
  7. #else
  8. #include "WlanHAL/HalHeader/HalComReg.h"
  9. #endif
  10. #endif
  11. #if (PHYDM_LA_MODE_SUPPORT == 1)
  12. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  13. #if WPP_SOFTWARE_TRACE
  14. #include "phydm_adc_sampling.tmh"
  15. #endif
  16. #endif
  17. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  18. boolean
  19. phydm_la_buffer_allocate(
  20. void *p_dm_void
  21. )
  22. {
  23. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  24. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  25. struct _ADAPTER *adapter = p_dm_odm->adapter;
  26. struct _RT_ADCSMP_STRING *adc_smp_buf = &(adc_smp->adc_smp_buf);
  27. boolean ret = false;
  28. dbg_print("[LA mode BufferAllocate]\n");
  29. if (adc_smp_buf->length == 0) {
  30. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  31. if (PlatformAllocateMemoryWithZero(adapter, (void **)&(adc_smp_buf->octet), adc_smp_buf->buffer_size) != RT_STATUS_SUCCESS) {
  32. #else
  33. odm_allocate_memory(p_dm_odm, (void **)&adc_smp_buf->octet, adc_smp_buf->buffer_size);
  34. if (!adc_smp_buf->octet) {
  35. #endif
  36. ret = false;
  37. } else
  38. adc_smp_buf->length = adc_smp_buf->buffer_size;
  39. ret = true;
  40. }
  41. return ret;
  42. }
  43. #endif
  44. void
  45. phydm_la_get_tx_pkt_buf(
  46. void *p_dm_void
  47. )
  48. {
  49. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  50. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  51. struct _RT_ADCSMP_STRING *adc_smp_buf = &(adc_smp->adc_smp_buf);
  52. u32 i = 0, value32, data_l = 0, data_h = 0;
  53. u32 addr, finish_addr;
  54. u32 end_addr = (adc_smp_buf->start_pos + adc_smp_buf->buffer_size) - 1; /*end_addr = 0x3ffff;*/
  55. boolean is_round_up;
  56. static u32 page = 0xFF;
  57. u32 smp_cnt = 0, smp_number = 0, addr_8byte = 0;
  58. odm_memory_set(p_dm_odm, adc_smp_buf->octet, 0, adc_smp_buf->length);
  59. odm_write_1byte(p_dm_odm, 0x0106, 0x69);
  60. dbg_print("GetTxPktBuf\n");
  61. value32 = odm_read_4byte(p_dm_odm, 0x7c0);
  62. is_round_up = (boolean)((value32 & BIT(31)) >> 31);
  63. finish_addr = (value32 & 0x7FFF0000) >> 16; /*Reg7C0[30:16]: finish addr (unit: 8byte)*/
  64. if (is_round_up) {
  65. addr = (finish_addr + 1) << 3;
  66. dbg_print("is_round_up = ((%d)), finish_addr=((0x%x)), 0x7c0=((0x%x))\n", is_round_up, finish_addr, value32);
  67. smp_number = ((adc_smp_buf->buffer_size) >> 3); /*Byte to 64Byte*/
  68. } else {
  69. addr = adc_smp_buf->start_pos;
  70. addr_8byte = addr >> 3;
  71. if (addr_8byte > finish_addr)
  72. smp_number = addr_8byte - finish_addr;
  73. else
  74. smp_number = finish_addr - addr_8byte;
  75. dbg_print("is_round_up = ((%d)), finish_addr=((0x%x * 8Byte)), Start_Addr = ((0x%x * 8Byte)), smp_number = ((%d))\n", is_round_up, finish_addr, addr_8byte, smp_number);
  76. }
  77. /*
  78. dbg_print("is_round_up = %d, finish_addr=0x%x, value32=0x%x\n", is_round_up, finish_addr, value32);
  79. dbg_print("end_addr = %x, adc_smp_buf->start_pos = 0x%x, adc_smp_buf->buffer_size = 0x%x\n", end_addr, adc_smp_buf->start_pos, adc_smp_buf->buffer_size);
  80. */
  81. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  82. watchdog_stop(p_dm_odm->priv);
  83. #endif
  84. if (p_dm_odm->support_ic_type & ODM_RTL8197F) {
  85. for (addr = 0x0, i = 0; addr < end_addr; addr += 8, i += 2) { /*64K byte*/
  86. if ((addr & 0xfff) == 0)
  87. odm_set_bb_reg(p_dm_odm, 0x0140, MASKLWORD, 0x780 + (addr >> 12));
  88. data_l = odm_get_bb_reg(p_dm_odm, 0x8000 + (addr & 0xfff), MASKDWORD);
  89. data_h = odm_get_bb_reg(p_dm_odm, 0x8000 + (addr & 0xfff) + 4, MASKDWORD);
  90. dbg_print("%08x%08x\n", data_h, data_l);
  91. }
  92. } else {
  93. while (addr != (finish_addr << 3)) {
  94. if (page != (addr >> 12)) {
  95. /*Reg140=0x780+(addr>>12), addr=0x30~0x3F, total 16 pages*/
  96. page = (addr >> 12);
  97. }
  98. odm_set_bb_reg(p_dm_odm, 0x0140, MASKLWORD, 0x780 + page);
  99. /*pDataL = 0x8000+(addr&0xfff);*/
  100. data_l = odm_get_bb_reg(p_dm_odm, 0x8000 + (addr & 0xfff), MASKDWORD);
  101. data_h = odm_get_bb_reg(p_dm_odm, 0x8000 + (addr & 0xfff) + 4, MASKDWORD);
  102. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  103. adc_smp_buf->octet[i] = data_h;
  104. adc_smp_buf->octet[i + 1] = data_l;
  105. #endif
  106. #if DBG
  107. dbg_print("%08x%08x\n", data_h, data_l);
  108. #else
  109. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  110. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, ("%08x%08x\n", adc_smp_buf->octet[i], adc_smp_buf->octet[i + 1]));
  111. #endif
  112. #endif
  113. i = i + 2;
  114. if ((addr + 8) >= end_addr)
  115. addr = adc_smp_buf->start_pos;
  116. else
  117. addr = addr + 8;
  118. smp_cnt++;
  119. if (smp_cnt >= (smp_number - 1))
  120. break;
  121. }
  122. dbg_print("smp_cnt = ((%d))\n", smp_cnt);
  123. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  124. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, ("smp_cnt = ((%d))\n", smp_cnt));
  125. #endif
  126. }
  127. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  128. watchdog_resume(p_dm_odm->priv);
  129. #endif
  130. }
  131. void
  132. phydm_la_mode_set_mac_iq_dump(
  133. void *p_dm_void
  134. )
  135. {
  136. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  137. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  138. u32 reg_value;
  139. odm_write_1byte(p_dm_odm, 0x7c0, 0); /*clear all 0x7c0*/
  140. odm_set_mac_reg(p_dm_odm, 0x7c0, BIT(0), 1); /*Enable LA mode HW block*/
  141. if (adc_smp->la_trig_mode == PHYDM_MAC_TRIG) {
  142. adc_smp->is_bb_trigger = 0;
  143. odm_set_mac_reg(p_dm_odm, 0x7c0, BIT(2), 1); /*polling bit for MAC mode*/
  144. odm_set_mac_reg(p_dm_odm, 0x7c0, BIT(4) | BIT3, adc_smp->la_trigger_edge); /*trigger mode for MAC*/
  145. dbg_print("[MAC_trig] ref_mask = ((0x%x)), ref_value = ((0x%x)), dbg_port = ((0x%x))\n", adc_smp->la_mac_ref_mask, adc_smp->la_trig_sig_sel, adc_smp->la_dbg_port);
  146. /*[Set MAC Debug Port]*/
  147. odm_set_mac_reg(p_dm_odm, 0xF4, BIT(16), 1);
  148. odm_set_mac_reg(p_dm_odm, 0x38, 0xff0000, adc_smp->la_dbg_port);
  149. odm_set_mac_reg(p_dm_odm, 0x7c4, MASKDWORD, adc_smp->la_mac_ref_mask);
  150. odm_set_mac_reg(p_dm_odm, 0x7c8, MASKDWORD, adc_smp->la_trig_sig_sel);
  151. } else {
  152. adc_smp->is_bb_trigger = 1;
  153. odm_set_mac_reg(p_dm_odm, 0x7c0, BIT(1), 1); /*polling bit for BB ADC mode*/
  154. if (adc_smp->la_trig_mode == PHYDM_ADC_MAC_TRIG) {
  155. odm_set_mac_reg(p_dm_odm, 0x7c0, BIT(3), 1); /*polling bit for MAC trigger event*/
  156. odm_set_mac_reg(p_dm_odm, 0x7c0, BIT(7) | BIT(6), adc_smp->la_trig_sig_sel);
  157. if (adc_smp->la_trig_sig_sel == ADCSMP_TRIG_REG)
  158. odm_set_mac_reg(p_dm_odm, 0x7c0, BIT(5), 1); /* manual trigger 0x7C0[5] = 0->1*/
  159. }
  160. }
  161. reg_value = odm_get_bb_reg(p_dm_odm, 0x7c0, 0xff);
  162. dbg_print("4. [Set MAC IQ dump] 0x7c0[7:0] = ((0x%x))\n", reg_value);
  163. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  164. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, ("4. [Set MAC IQ dump] 0x7c0[7:0] = ((0x%x))\n", reg_value));
  165. #endif
  166. }
  167. void
  168. phydm_la_mode_set_dma_type(
  169. void *p_dm_void,
  170. u8 la_dma_type
  171. )
  172. {
  173. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  174. dbg_print("2. [LA mode DMA setting] Dma_type = ((%d))\n", la_dma_type);
  175. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  176. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, ("2. [LA mode DMA setting] Dma_type = ((%d))\n", la_dma_type));
  177. #endif
  178. if (p_dm_odm->support_ic_type & ODM_N_ANTDIV_SUPPORT)
  179. odm_set_bb_reg(p_dm_odm, 0x9a0, 0xf00, la_dma_type); /*0x9A0[11:8]*/
  180. else
  181. odm_set_bb_reg(p_dm_odm, odm_adc_trigger_jaguar2, 0xf00, la_dma_type); /*0x95C[11:8]*/
  182. }
  183. void
  184. phydm_adc_smp_start(
  185. void *p_dm_void
  186. )
  187. {
  188. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  189. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  190. u8 tmp_u1b;
  191. u8 backup_DMA, while_cnt = 0;
  192. u8 polling_ok = false, target_polling_bit;
  193. phydm_la_mode_bb_setting(p_dm_odm);
  194. phydm_la_mode_set_dma_type(p_dm_odm, adc_smp->la_dma_type);
  195. phydm_la_mode_set_trigger_time(p_dm_odm, adc_smp->la_trigger_time);
  196. if (p_dm_odm->support_ic_type & ODM_RTL8197F)
  197. odm_set_bb_reg(p_dm_odm, 0xd00, BIT(26), 0x1);
  198. else { /*for 8814A and 8822B?*/
  199. odm_write_1byte(p_dm_odm, 0x8b4, 0x80);
  200. /* odm_set_bb_reg(p_dm_odm, 0x8b4, BIT7, 1); */
  201. }
  202. phydm_la_mode_set_mac_iq_dump(p_dm_odm);
  203. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  204. watchdog_stop(p_dm_odm->priv);
  205. #endif
  206. target_polling_bit = (adc_smp->is_bb_trigger) ? BIT(1) : BIT(2);
  207. do { /*Polling time always use 100ms, when it exceed 2s, break while loop*/
  208. tmp_u1b = odm_read_1byte(p_dm_odm, 0x7c0);
  209. if (adc_smp->adc_smp_state != ADCSMP_STATE_SET) {
  210. dbg_print("[state Error] adc_smp_state != ADCSMP_STATE_SET\n");
  211. break;
  212. } else if (tmp_u1b & target_polling_bit) {
  213. ODM_delay_ms(100);
  214. while_cnt = while_cnt + 1;
  215. continue;
  216. } else {
  217. dbg_print("[LA Query OK] polling_bit=((0x%x))\n", target_polling_bit);
  218. polling_ok = true;
  219. if (p_dm_odm->support_ic_type & ODM_RTL8197F)
  220. odm_set_bb_reg(p_dm_odm, 0x7c0, BIT(0), 0x0);
  221. break;
  222. }
  223. } while (while_cnt < 20);
  224. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  225. watchdog_resume(p_dm_odm->priv);
  226. #if (RTL8197F_SUPPORT)
  227. if (p_dm_odm->support_ic_type & ODM_RTL8197F) {
  228. /*Stop DMA*/
  229. backup_DMA = odm_get_mac_reg(p_dm_odm, 0x300, MASKLWORD);
  230. odm_set_mac_reg(p_dm_odm, 0x300, 0x7fff, backup_DMA | 0x7fff);
  231. /*move LA mode content from IMEM to TxPktBuffer
  232. Src : OCPBASE_IMEM 0x00000000
  233. Dest : OCPBASE_TXBUF 0x18780000
  234. Len : 64K*/
  235. GET_HAL_INTERFACE(p_dm_odm->priv)->init_ddma_handler(p_dm_odm->priv, OCPBASE_IMEM, OCPBASE_TXBUF, 0x10000);
  236. }
  237. #endif
  238. #endif
  239. if (adc_smp->adc_smp_state == ADCSMP_STATE_SET) {
  240. if (polling_ok)
  241. phydm_la_get_tx_pkt_buf(p_dm_odm);
  242. else
  243. dbg_print("[Polling timeout]\n");
  244. }
  245. #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
  246. if (p_dm_odm->support_ic_type & ODM_RTL8197F)
  247. odm_set_mac_reg(p_dm_odm, 0x300, 0x7fff, backup_DMA); /*Resume DMA*/
  248. #endif
  249. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  250. if (adc_smp->adc_smp_state == ADCSMP_STATE_SET)
  251. adc_smp->adc_smp_state = ADCSMP_STATE_QUERY;
  252. #endif
  253. dbg_print("[LA mode] LA_pattern_count = ((%d))\n", adc_smp->la_count);
  254. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  255. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, ("[LA mode] la_count = ((%d))\n", adc_smp->la_count));
  256. #endif
  257. adc_smp_stop(p_dm_odm);
  258. if (adc_smp->la_count == 0) {
  259. dbg_print("LA Dump finished ---------->\n\n\n");
  260. phydm_release_bb_dbg_port(p_dm_odm);
  261. if ((p_dm_odm->support_ic_type & ODM_RTL8821C) && (p_dm_odm->cut_version >= ODM_CUT_B)) {
  262. odm_set_bb_reg(p_dm_odm, 0x95c, BIT(23), 0);
  263. }
  264. } else {
  265. adc_smp->la_count--;
  266. dbg_print("LA Dump more ---------->\n\n\n");
  267. adc_smp_set(p_dm_odm, adc_smp->la_trig_mode, adc_smp->la_trig_sig_sel, adc_smp->la_dma_type, adc_smp->la_trigger_time, 0);
  268. }
  269. }
  270. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  271. void
  272. adc_smp_work_item_callback(
  273. void *p_context
  274. )
  275. {
  276. struct _ADAPTER *adapter = (struct _ADAPTER *)p_context;
  277. PHAL_DATA_TYPE p_hal_data = GET_HAL_DATA(adapter);
  278. struct PHY_DM_STRUCT *p_dm_odm = &p_hal_data->DM_OutSrc;
  279. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  280. dbg_print("[WorkItem Call back] LA_State=((%d))\n", adc_smp->adc_smp_state);
  281. phydm_adc_smp_start(p_dm_odm);
  282. }
  283. #endif
  284. void
  285. adc_smp_set(
  286. void *p_dm_void,
  287. u8 trig_mode,
  288. u32 trig_sig_sel,
  289. u8 dma_data_sig_sel,
  290. u32 trigger_time,
  291. u16 polling_time
  292. )
  293. {
  294. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  295. boolean is_set_success = true;
  296. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  297. adc_smp->la_trig_mode = trig_mode;
  298. adc_smp->la_trig_sig_sel = trig_sig_sel;
  299. adc_smp->la_dma_type = dma_data_sig_sel;
  300. adc_smp->la_trigger_time = trigger_time;
  301. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  302. if (adc_smp->adc_smp_state != ADCSMP_STATE_IDLE)
  303. is_set_success = false;
  304. else if (adc_smp->adc_smp_buf.length == 0)
  305. is_set_success = phydm_la_buffer_allocate(p_dm_odm);
  306. #endif
  307. if (is_set_success) {
  308. adc_smp->adc_smp_state = ADCSMP_STATE_SET;
  309. dbg_print("[LA Set Success] LA_State=((%d))\n", adc_smp->adc_smp_state);
  310. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  311. dbg_print("ADCSmp_work_item_index = ((%d))\n", adc_smp->la_work_item_index);
  312. if (adc_smp->la_work_item_index != 0) {
  313. odm_schedule_work_item(&(adc_smp->adc_smp_work_item_1));
  314. adc_smp->la_work_item_index = 0;
  315. } else {
  316. odm_schedule_work_item(&(adc_smp->adc_smp_work_item));
  317. adc_smp->la_work_item_index = 1;
  318. }
  319. #else
  320. phydm_adc_smp_start(p_dm_odm);
  321. #endif
  322. } else
  323. dbg_print("[LA Set Fail] LA_State=((%d))\n", adc_smp->adc_smp_state);
  324. }
  325. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  326. enum rt_status
  327. adc_smp_query(
  328. void *p_dm_void,
  329. ULONG information_buffer_length,
  330. void *information_buffer,
  331. PULONG bytes_written
  332. )
  333. {
  334. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  335. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  336. enum rt_status ret_status = RT_STATUS_SUCCESS;
  337. struct _RT_ADCSMP_STRING *adc_smp_buf = &(adc_smp->adc_smp_buf);
  338. dbg_print("[%s] LA_State=((%d))", __func__, adc_smp->adc_smp_state);
  339. if (information_buffer_length != adc_smp_buf->buffer_size) {
  340. *bytes_written = 0;
  341. ret_status = RT_STATUS_RESOURCE;
  342. } else if (adc_smp_buf->length != adc_smp_buf->buffer_size) {
  343. *bytes_written = 0;
  344. ret_status = RT_STATUS_RESOURCE;
  345. } else if (adc_smp->adc_smp_state != ADCSMP_STATE_QUERY) {
  346. *bytes_written = 0;
  347. ret_status = RT_STATUS_PENDING;
  348. } else {
  349. odm_move_memory(p_dm_odm, information_buffer, adc_smp_buf->octet, adc_smp_buf->buffer_size);
  350. *bytes_written = adc_smp_buf->buffer_size;
  351. adc_smp->adc_smp_state = ADCSMP_STATE_IDLE;
  352. }
  353. dbg_print("Return status %d\n", ret_status);
  354. return ret_status;
  355. }
  356. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  357. void
  358. adc_smp_query(
  359. void *p_dm_void,
  360. void *output,
  361. u32 out_len,
  362. u32 *pused
  363. )
  364. {
  365. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  366. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  367. struct _RT_ADCSMP_STRING *adc_smp_buf = &(adc_smp->adc_smp_buf);
  368. u32 used = *pused;
  369. u32 i;
  370. /* struct timespec t; */
  371. /* rtw_get_current_timespec(&t); */
  372. dbg_print("%s adc_smp_state %d", __func__, adc_smp->adc_smp_state);
  373. for (i = 0; i < (adc_smp_buf->length >> 2) - 2; i += 2) {
  374. PHYDM_SNPRINTF((output + used, out_len - used,
  375. "%08x%08x\n", adc_smp_buf->octet[i], adc_smp_buf->octet[i + 1]));
  376. }
  377. PHYDM_SNPRINTF((output + used, out_len - used, "\n"));
  378. /* PHYDM_SNPRINTF((output+used, out_len-used, "\n[%lu.%06lu]\n", t.tv_sec, t.tv_nsec)); */
  379. *pused = used;
  380. }
  381. s32
  382. adc_smp_get_sample_counts(
  383. void *p_dm_void
  384. )
  385. {
  386. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  387. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  388. struct _RT_ADCSMP_STRING *adc_smp_buf = &(adc_smp->adc_smp_buf);
  389. return (adc_smp_buf->length >> 2) - 2;
  390. }
  391. s32
  392. adc_smp_query_single_data(
  393. void *p_dm_void,
  394. void *output,
  395. u32 out_len,
  396. u32 index
  397. )
  398. {
  399. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  400. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  401. struct _RT_ADCSMP_STRING *adc_smp_buf = &(adc_smp->adc_smp_buf);
  402. u32 used = 0;
  403. /* dbg_print("%s adc_smp_state %d\n", __func__, adc_smp->adc_smp_state); */
  404. if (adc_smp->adc_smp_state != ADCSMP_STATE_QUERY) {
  405. PHYDM_SNPRINTF((output + used, out_len - used,
  406. "Error: la data is not ready yet ...\n"));
  407. return -1;
  408. }
  409. if (index < ((adc_smp_buf->length >> 2) - 2)) {
  410. PHYDM_SNPRINTF((output + used, out_len - used, "%08x%08x\n",
  411. adc_smp_buf->octet[index], adc_smp_buf->octet[index + 1]));
  412. }
  413. return 0;
  414. }
  415. #endif
  416. void
  417. adc_smp_stop(
  418. void *p_dm_void
  419. )
  420. {
  421. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  422. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  423. adc_smp->adc_smp_state = ADCSMP_STATE_IDLE;
  424. dbg_print("[LA_Stop] LA_state = ((%d))\n", adc_smp->adc_smp_state);
  425. }
  426. void
  427. adc_smp_init(
  428. void *p_dm_void
  429. )
  430. {
  431. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  432. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  433. struct _RT_ADCSMP_STRING *adc_smp_buf = &(adc_smp->adc_smp_buf);
  434. adc_smp->adc_smp_state = ADCSMP_STATE_IDLE;
  435. if (p_dm_odm->support_ic_type & ODM_RTL8814A) {
  436. adc_smp_buf->start_pos = 0x30000;
  437. adc_smp_buf->buffer_size = 0x10000;
  438. } else if (p_dm_odm->support_ic_type & ODM_RTL8822B) {
  439. adc_smp_buf->start_pos = 0x20000;
  440. adc_smp_buf->buffer_size = 0x20000;
  441. } else if (p_dm_odm->support_ic_type & ODM_RTL8197F) {
  442. adc_smp_buf->start_pos = 0x00000;
  443. adc_smp_buf->buffer_size = 0x10000;
  444. } else if (p_dm_odm->support_ic_type & ODM_RTL8821C) {
  445. adc_smp_buf->start_pos = 0x8000;
  446. adc_smp_buf->buffer_size = 0x8000;
  447. }
  448. }
  449. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  450. void
  451. adc_smp_de_init(
  452. void *p_dm_void
  453. )
  454. {
  455. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  456. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  457. struct _RT_ADCSMP_STRING *adc_smp_buf = &(adc_smp->adc_smp_buf);
  458. adc_smp_stop(p_dm_odm);
  459. if (adc_smp_buf->length != 0x0) {
  460. odm_free_memory(p_dm_odm, adc_smp_buf->octet, adc_smp_buf->length);
  461. adc_smp_buf->length = 0x0;
  462. }
  463. }
  464. #endif
  465. void
  466. phydm_la_mode_bb_setting(
  467. void *p_dm_void
  468. )
  469. {
  470. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  471. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  472. u8 trig_mode = adc_smp->la_trig_mode;
  473. u32 trig_sig_sel = adc_smp->la_trig_sig_sel;
  474. u32 dbg_port = adc_smp->la_dbg_port;
  475. u8 is_trigger_edge = adc_smp->la_trigger_edge;
  476. u8 sampling_rate = adc_smp->la_smp_rate;
  477. u32 dbg_port_header_sel = 0;
  478. dbg_print("1. [LA mode bb_setting] trig_mode = ((%d)), dbg_port = ((0x%x)), Trig_Edge = ((%d)), smp_rate = ((%d)), Trig_Sel = ((0x%x))\n",
  479. trig_mode, dbg_port, is_trigger_edge, sampling_rate, trig_sig_sel);
  480. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  481. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, ("1. [LA mode bb_setting]trig_mode = ((%d)), dbg_port = ((0x%x)), Trig_Edge = ((%d)), smp_rate = ((%d)), Trig_Sel = ((0x%x))\n",
  482. trig_mode, dbg_port, is_trigger_edge, sampling_rate, trig_sig_sel));
  483. #endif
  484. if (trig_mode == PHYDM_MAC_TRIG)
  485. trig_sig_sel = 0; /*ignore this setting*/
  486. /*set BB debug port*/
  487. if (phydm_set_bb_dbg_port(p_dm_odm, BB_DBGPORT_PRIORITY_3, dbg_port)) {
  488. dbg_print("Set dbg_port((0x%x)) success\n", dbg_port);
  489. }
  490. if (p_dm_odm->support_ic_type & ODM_IC_11AC_SERIES) {
  491. if (trig_mode == PHYDM_ADC_RF0_TRIG)
  492. dbg_port_header_sel = 9; /*DBGOUT_RFC_a[31:0]*/
  493. else if (trig_mode == PHYDM_ADC_RF1_TRIG)
  494. dbg_port_header_sel = 8; /*DBGOUT_RFC_b[31:0]*/
  495. else
  496. dbg_port_header_sel = 0;
  497. phydm_bb_dbg_port_header_sel(p_dm_odm, dbg_port_header_sel);
  498. odm_set_bb_reg(p_dm_odm, 0x95C, 0x1f, trig_sig_sel); /*0x95C[4:0], BB debug port bit*/
  499. odm_set_bb_reg(p_dm_odm, 0x95C, BIT(31), is_trigger_edge); /*0: posedge, 1: negedge*/
  500. odm_set_bb_reg(p_dm_odm, 0x95c, 0xe0, sampling_rate);
  501. /* (0:) '80MHz'
  502. (1:) '40MHz'
  503. (2:) '20MHz'
  504. (3:) '10MHz'
  505. (4:) '5MHz'
  506. (5:) '2.5MHz'
  507. (6:) '1.25MHz'
  508. (7:) '160MHz (for BW160 ic)'
  509. */
  510. if ((p_dm_odm->support_ic_type & ODM_RTL8821C) && (p_dm_odm->cut_version >= ODM_CUT_B)) {
  511. odm_set_bb_reg(p_dm_odm, 0x95c, BIT(23), 1);
  512. }
  513. } else {
  514. odm_set_bb_reg(p_dm_odm, 0x9a0, 0x1f, trig_sig_sel); /*0x9A0[4:0], BB debug port bit*/
  515. odm_set_bb_reg(p_dm_odm, 0x9A0, BIT(31), is_trigger_edge); /*0: posedge, 1: negedge*/
  516. odm_set_bb_reg(p_dm_odm, 0x9A0, 0xe0, sampling_rate);
  517. /* (0:) '80MHz'
  518. (1:) '40MHz'
  519. (2:) '20MHz'
  520. (3:) '10MHz'
  521. (4:) '5MHz'
  522. (5:) '2.5MHz'
  523. (6:) '1.25MHz'
  524. (7:) '160MHz (for BW160 ic)'
  525. */
  526. }
  527. }
  528. void
  529. phydm_la_mode_set_trigger_time(
  530. void *p_dm_void,
  531. u32 trigger_time_mu_sec
  532. )
  533. {
  534. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  535. u8 trigger_time_unit_num;
  536. u32 time_unit = 0;
  537. if (trigger_time_mu_sec < 128) {
  538. time_unit = 0; /*unit: 1mu sec*/
  539. } else if (trigger_time_mu_sec < 256) {
  540. time_unit = 1; /*unit: 2mu sec*/
  541. } else if (trigger_time_mu_sec < 512) {
  542. time_unit = 2; /*unit: 4mu sec*/
  543. } else if (trigger_time_mu_sec < 1024) {
  544. time_unit = 3; /*unit: 8mu sec*/
  545. } else if (trigger_time_mu_sec < 2048) {
  546. time_unit = 4; /*unit: 16mu sec*/
  547. } else if (trigger_time_mu_sec < 4096) {
  548. time_unit = 5; /*unit: 32mu sec*/
  549. } else if (trigger_time_mu_sec < 8192) {
  550. time_unit = 6; /*unit: 64mu sec*/
  551. }
  552. trigger_time_unit_num = (u8)(trigger_time_mu_sec >> time_unit);
  553. dbg_print("3. [Set Trigger Time] Trig_Time = ((%d)) * unit = ((2^%d us))\n", trigger_time_unit_num, time_unit);
  554. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  555. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, ("3. [Set Trigger Time] Trig_Time = ((%d)) * unit = ((2^%d us))\n", trigger_time_unit_num, time_unit));
  556. #endif
  557. odm_set_mac_reg(p_dm_odm, 0x7cc, BIT(20) | BIT(19) | BIT(18), time_unit);
  558. odm_set_mac_reg(p_dm_odm, 0x7c0, 0x7f00, (trigger_time_unit_num & 0x7f));
  559. }
  560. void
  561. phydm_lamode_trigger_setting(
  562. void *p_dm_void,
  563. char input[][16],
  564. u32 *_used,
  565. char *output,
  566. u32 *_out_len,
  567. u32 input_num
  568. )
  569. {
  570. struct PHY_DM_STRUCT *p_dm_odm = (struct PHY_DM_STRUCT *)p_dm_void;
  571. struct _RT_ADCSMP *adc_smp = &(p_dm_odm->adcsmp);
  572. u8 trig_mode, dma_data_sig_sel;
  573. u32 trig_sig_sel;
  574. boolean is_enable_la_mode, is_trigger_edge;
  575. u32 dbg_port, trigger_time_mu_sec;
  576. u32 mac_ref_signal_mask;
  577. u8 sampling_rate = 0, i;
  578. char help[] = "-h";
  579. u32 var1[10] = {0};
  580. u32 used = *_used;
  581. u32 out_len = *_out_len;
  582. if (p_dm_odm->support_ic_type & PHYDM_IC_SUPPORT_LA_MODE) {
  583. PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
  584. is_enable_la_mode = (boolean)var1[0];
  585. /*dbg_print("echo cmd input_num = %d\n", input_num);*/
  586. if ((strcmp(input[1], help) == 0)) {
  587. PHYDM_SNPRINTF((output + used, out_len - used, "{En} {0:BB,1:BB_MAC,2:RF0,3:RF1,4:MAC} \n {BB:dbg_port[bit],BB_MAC:0-ok/1-fail/2-cca,MAC:ref} {DMA type} {TrigTime} \n {polling_time/ref_mask} {dbg_port} {0:P_Edge, 1:N_Edge} {SpRate:0-80M,1-40M,2-20M} {Capture num}\n"));
  588. /**/
  589. } else if ((is_enable_la_mode == 1)) {
  590. PHYDM_SSCANF(input[2], DCMD_DECIMAL, &var1[1]);
  591. trig_mode = (u8)var1[1];
  592. if (trig_mode == PHYDM_MAC_TRIG)
  593. PHYDM_SSCANF(input[3], DCMD_HEX, &var1[2]);
  594. else
  595. PHYDM_SSCANF(input[3], DCMD_DECIMAL, &var1[2]);
  596. trig_sig_sel = var1[2];
  597. PHYDM_SSCANF(input[4], DCMD_DECIMAL, &var1[3]);
  598. PHYDM_SSCANF(input[5], DCMD_DECIMAL, &var1[4]);
  599. PHYDM_SSCANF(input[6], DCMD_HEX, &var1[5]);
  600. PHYDM_SSCANF(input[7], DCMD_HEX, &var1[6]);
  601. PHYDM_SSCANF(input[8], DCMD_DECIMAL, &var1[7]);
  602. PHYDM_SSCANF(input[9], DCMD_DECIMAL, &var1[8]);
  603. PHYDM_SSCANF(input[10], DCMD_DECIMAL, &var1[9]);
  604. dma_data_sig_sel = (u8)var1[3];
  605. trigger_time_mu_sec = var1[4]; /*unit: us*/
  606. adc_smp->la_mac_ref_mask = var1[5];
  607. adc_smp->la_dbg_port = var1[6];
  608. adc_smp->la_trigger_edge = (u8) var1[7];
  609. adc_smp->la_smp_rate = (u8)(var1[8] & 0x7);
  610. adc_smp->la_count = var1[9];
  611. dbg_print("echo lamode %d %d %d %d %d %d %x %d %d %d\n", var1[0], var1[1], var1[2], var1[3], var1[4], var1[5], var1[6], var1[7], var1[8], var1[9]);
  612. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  613. RT_TRACE_EX(COMP_LA_MODE, DBG_LOUD, ("echo lamode %d %d %d %d %d %d %x %d %d %d\n", var1[0], var1[1], var1[2], var1[3], var1[4], var1[5], var1[6], var1[7], var1[8], var1[9]));
  614. #endif
  615. PHYDM_SNPRINTF((output + used, out_len - used, "a.En= ((1)), b.mode = ((%d)), c.Trig_Sel = ((0x%x)), d.Dma_type = ((%d))\n", trig_mode, trig_sig_sel, dma_data_sig_sel));
  616. PHYDM_SNPRINTF((output + used, out_len - used, "e.Trig_Time = ((%dus)), f.mac_ref_mask = ((0x%x)), g.dbg_port = ((0x%x))\n", trigger_time_mu_sec, adc_smp->la_mac_ref_mask, adc_smp->la_dbg_port));
  617. PHYDM_SNPRINTF((output + used, out_len - used, "h.Trig_edge = ((%d)), i.smp rate = ((%d MHz)), j.Cap_num = ((%d))\n", adc_smp->la_trigger_edge, (80 >> adc_smp->la_smp_rate), adc_smp->la_count));
  618. adc_smp_set(p_dm_odm, trig_mode, trig_sig_sel, dma_data_sig_sel, trigger_time_mu_sec, 0);
  619. } else {
  620. adc_smp_stop(p_dm_odm);
  621. PHYDM_SNPRINTF((output + used, out_len - used, "Disable LA mode\n"));
  622. }
  623. }
  624. }
  625. #endif /*endif PHYDM_LA_MODE_SUPPORT == 1*/