phydm_rainfo.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. #ifndef __PHYDMRAINFO_H__
  21. #define __PHYDMRAINFO_H__
  22. /*#define RAINFO_VERSION "2.0" //2014.11.04*/
  23. /*#define RAINFO_VERSION "3.0" //2015.01.13 Dino*/
  24. /*#define RAINFO_VERSION "3.1" //2015.01.14 Dino*/
  25. /*#define RAINFO_VERSION "3.3" 2015.07.29 YuChen*/
  26. /*#define RAINFO_VERSION "3.4"*/ /*2015.12.15 Stanley*/
  27. /*#define RAINFO_VERSION "4.0"*/ /*2016.03.24 Dino, Add more RA mask state and Phydm-lize partial ra mask function */
  28. /*#define RAINFO_VERSION "4.1"*/ /*2016.04.20 Dino, Add new function to adjust PCR RA threshold */
  29. /*#define RAINFO_VERSION "4.2"*/ /*2016.05.17 Dino, Add H2C debug cmd */
  30. #define RAINFO_VERSION "4.3" /*2016.07.11 Dino, Fix RA hang in CCK 1M problem */
  31. #define FORCED_UPDATE_RAMASK_PERIOD 5
  32. #define H2C_0X42_LENGTH 5
  33. #define H2C_MAX_LENGTH 7
  34. #define RA_FLOOR_UP_GAP 3
  35. #define RA_FLOOR_TABLE_SIZE 7
  36. #define ACTIVE_TP_THRESHOLD 150
  37. #define RA_RETRY_DESCEND_NUM 2
  38. #define RA_RETRY_LIMIT_LOW 4
  39. #define RA_RETRY_LIMIT_HIGH 32
  40. #define RAINFO_BE_RX_STATE BIT(0) /* 1:RX */ /* ULDL */
  41. #define RAINFO_STBC_STATE BIT(1)
  42. /* #define RAINFO_LDPC_STATE BIT2 */
  43. #define RAINFO_NOISY_STATE BIT(2) /* set by Noisy_Detection */
  44. #define RAINFO_SHURTCUT_STATE BIT(3)
  45. #define RAINFO_SHURTCUT_FLAG BIT(4)
  46. #define RAINFO_INIT_RSSI_RATE_STATE BIT(5)
  47. #define RAINFO_BF_STATE BIT(6)
  48. #define RAINFO_BE_TX_STATE BIT(7) /* 1:TX */
  49. #define RA_MASK_CCK 0xf
  50. #define RA_MASK_OFDM 0xff0
  51. #define RA_MASK_HT1SS 0xff000
  52. #define RA_MASK_HT2SS 0xff00000
  53. /*#define RA_MASK_MCS3SS */
  54. #define RA_MASK_HT4SS 0xff0
  55. #define RA_MASK_VHT1SS 0x3ff000
  56. #define RA_MASK_VHT2SS 0xffc00000
  57. #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
  58. #define RA_FIRST_MACID 1
  59. #elif (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  60. #define RA_FIRST_MACID 0
  61. #define WIN_DEFAULT_PORT_MACID 0
  62. #define WIN_BT_PORT_MACID 2
  63. #else /*if (DM_ODM_SUPPORT_TYPE == ODM_CE)*/
  64. #define RA_FIRST_MACID 0
  65. #endif
  66. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  67. #define AP_InitRateAdaptiveState odm_rate_adaptive_state_ap_init
  68. #else
  69. #define ap_init_rate_adaptive_state odm_rate_adaptive_state_ap_init
  70. #endif
  71. #if (RA_MASK_PHYDMLIZE_CE || RA_MASK_PHYDMLIZE_AP || RA_MASK_PHYDMLIZE_WIN)
  72. #define DM_RATR_STA_INIT 0
  73. #define DM_RATR_STA_HIGH 1
  74. #define DM_RATR_STA_MIDDLE 2
  75. #define DM_RATR_STA_LOW 3
  76. #define DM_RATR_STA_ULTRA_LOW 4
  77. #endif
  78. enum phydm_ra_arfr_num_e {
  79. ARFR_0_RATE_ID = 0x9,
  80. ARFR_1_RATE_ID = 0xa,
  81. ARFR_2_RATE_ID = 0xb,
  82. ARFR_3_RATE_ID = 0xc,
  83. ARFR_4_RATE_ID = 0xd,
  84. ARFR_5_RATE_ID = 0xe
  85. };
  86. enum phydm_ra_dbg_para_e {
  87. RADBG_PCR_TH_OFFSET = 0,
  88. RADBG_RTY_PENALTY = 1,
  89. RADBG_N_HIGH = 2,
  90. RADBG_N_LOW = 3,
  91. RADBG_TRATE_UP_TABLE = 4,
  92. RADBG_TRATE_DOWN_TABLE = 5,
  93. RADBG_TRYING_NECESSARY = 6,
  94. RADBG_TDROPING_NECESSARY = 7,
  95. RADBG_RATE_UP_RTY_RATIO = 8,
  96. RADBG_RATE_DOWN_RTY_RATIO = 9, /* u8 */
  97. RADBG_DEBUG_MONITOR1 = 0xc,
  98. RADBG_DEBUG_MONITOR2 = 0xd,
  99. RADBG_DEBUG_MONITOR3 = 0xe,
  100. RADBG_DEBUG_MONITOR4 = 0xf,
  101. RADBG_DEBUG_MONITOR5 = 0x10,
  102. NUM_RA_PARA
  103. };
  104. enum phydm_wireless_mode_e {
  105. PHYDM_WIRELESS_MODE_UNKNOWN = 0x00,
  106. PHYDM_WIRELESS_MODE_A = 0x01,
  107. PHYDM_WIRELESS_MODE_B = 0x02,
  108. PHYDM_WIRELESS_MODE_G = 0x04,
  109. PHYDM_WIRELESS_MODE_AUTO = 0x08,
  110. PHYDM_WIRELESS_MODE_N_24G = 0x10,
  111. PHYDM_WIRELESS_MODE_N_5G = 0x20,
  112. PHYDM_WIRELESS_MODE_AC_5G = 0x40,
  113. PHYDM_WIRELESS_MODE_AC_24G = 0x80,
  114. PHYDM_WIRELESS_MODE_AC_ONLY = 0x100,
  115. PHYDM_WIRELESS_MODE_MAX = 0x800,
  116. PHYDM_WIRELESS_MODE_ALL = 0xFFFF
  117. };
  118. enum phydm_rateid_idx_e {
  119. PHYDM_BGN_40M_2SS = 0,
  120. PHYDM_BGN_40M_1SS = 1,
  121. PHYDM_BGN_20M_2SS = 2,
  122. PHYDM_BGN_20M_1SS = 3,
  123. PHYDM_GN_N2SS = 4,
  124. PHYDM_GN_N1SS = 5,
  125. PHYDM_BG = 6,
  126. PHYDM_G = 7,
  127. PHYDM_B_20M = 8,
  128. PHYDM_ARFR0_AC_2SS = 9,
  129. PHYDM_ARFR1_AC_1SS = 10,
  130. PHYDM_ARFR2_AC_2G_1SS = 11,
  131. PHYDM_ARFR3_AC_2G_2SS = 12,
  132. PHYDM_ARFR4_AC_3SS = 13,
  133. PHYDM_ARFR5_N_3SS = 14
  134. };
  135. enum phydm_rf_type_def_e {
  136. PHYDM_RF_1T1R = 0,
  137. PHYDM_RF_1T2R,
  138. PHYDM_RF_2T2R,
  139. PHYDM_RF_2T2R_GREEN,
  140. PHYDM_RF_2T3R,
  141. PHYDM_RF_2T4R,
  142. PHYDM_RF_3T3R,
  143. PHYDM_RF_3T4R,
  144. PHYDM_RF_4T4R,
  145. PHYDM_RF_MAX_TYPE
  146. };
  147. enum phydm_bw_e {
  148. PHYDM_BW_20 = 0,
  149. PHYDM_BW_40,
  150. PHYDM_BW_80,
  151. PHYDM_BW_80_80,
  152. PHYDM_BW_160,
  153. PHYDM_BW_10,
  154. PHYDM_BW_5
  155. };
  156. #if (RATE_ADAPTIVE_SUPPORT == 1)/* 88E RA */
  157. struct _odm_ra_info_ {
  158. u8 rate_id;
  159. u32 rate_mask;
  160. u32 ra_use_rate;
  161. u8 rate_sgi;
  162. u8 rssi_sta_ra;
  163. u8 pre_rssi_sta_ra;
  164. u8 sgi_enable;
  165. u8 decision_rate;
  166. u8 pre_rate;
  167. u8 highest_rate;
  168. u8 lowest_rate;
  169. u32 nsc_up;
  170. u32 nsc_down;
  171. u16 RTY[5];
  172. u32 TOTAL;
  173. u16 DROP;
  174. u8 active;
  175. u16 rpt_time;
  176. u8 ra_waiting_counter;
  177. u8 ra_pending_counter;
  178. u8 ra_drop_after_down;
  179. #if 1 /* POWER_TRAINING_ACTIVE == 1 */ /* For compile pass only~! */
  180. u8 pt_active; /* on or off */
  181. u8 pt_try_state; /* 0 trying state, 1 for decision state */
  182. u8 pt_stage; /* 0~6 */
  183. u8 pt_stop_count; /* Stop PT counter */
  184. u8 pt_pre_rate; /* if rate change do PT */
  185. u8 pt_pre_rssi; /* if RSSI change 5% do PT */
  186. u8 pt_mode_ss; /* decide whitch rate should do PT */
  187. u8 ra_stage; /* StageRA, decide how many times RA will be done between PT */
  188. u8 pt_smooth_factor;
  189. #endif
  190. #if (DM_ODM_SUPPORT_TYPE == ODM_AP) && ((DEV_BUS_TYPE == RT_USB_INTERFACE) || (DEV_BUS_TYPE == RT_SDIO_INTERFACE))
  191. u8 rate_down_counter;
  192. u8 rate_up_counter;
  193. u8 rate_direction;
  194. u8 bounding_type;
  195. u8 bounding_counter;
  196. u8 bounding_learning_time;
  197. u8 rate_down_start_time;
  198. #endif
  199. };
  200. #endif
  201. struct _rate_adaptive_table_ {
  202. u8 firstconnect;
  203. #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  204. boolean PT_collision_pre;
  205. #endif
  206. #if (defined(CONFIG_RA_DBG_CMD))
  207. boolean is_ra_dbg_init;
  208. u8 RTY_P[ODM_NUM_RATE_IDX];
  209. u8 RTY_P_default[ODM_NUM_RATE_IDX];
  210. boolean RTY_P_modify_note[ODM_NUM_RATE_IDX];
  211. u8 RATE_UP_RTY_RATIO[ODM_NUM_RATE_IDX];
  212. u8 RATE_UP_RTY_RATIO_default[ODM_NUM_RATE_IDX];
  213. boolean RATE_UP_RTY_RATIO_modify_note[ODM_NUM_RATE_IDX];
  214. u8 RATE_DOWN_RTY_RATIO[ODM_NUM_RATE_IDX];
  215. u8 RATE_DOWN_RTY_RATIO_default[ODM_NUM_RATE_IDX];
  216. boolean RATE_DOWN_RTY_RATIO_modify_note[ODM_NUM_RATE_IDX];
  217. boolean ra_para_feedback_req;
  218. u8 para_idx;
  219. u8 rate_idx;
  220. u8 value;
  221. u16 value_16;
  222. u8 rate_length;
  223. #endif
  224. u8 link_tx_rate[ODM_ASSOCIATE_ENTRY_NUM];
  225. u8 highest_client_tx_order;
  226. u16 highest_client_tx_rate_order;
  227. u8 power_tracking_flag;
  228. u8 RA_threshold_offset;
  229. u8 RA_offset_direction;
  230. u8 force_update_ra_mask_count;
  231. #if (defined(CONFIG_RA_DYNAMIC_RTY_LIMIT))
  232. u8 per_rate_retrylimit_20M[ODM_NUM_RATE_IDX];
  233. u8 per_rate_retrylimit_40M[ODM_NUM_RATE_IDX];
  234. u8 retry_descend_num;
  235. u8 retrylimit_low;
  236. u8 retrylimit_high;
  237. #endif
  238. };
  239. struct _ODM_RATE_ADAPTIVE {
  240. u8 type; /* dm_type_by_fw/dm_type_by_driver */
  241. u8 high_rssi_thresh; /* if RSSI > high_rssi_thresh => ratr_state is DM_RATR_STA_HIGH */
  242. u8 low_rssi_thresh; /* if RSSI <= low_rssi_thresh => ratr_state is DM_RATR_STA_LOW */
  243. u8 ratr_state; /* Current RSSI level, DM_RATR_STA_HIGH/DM_RATR_STA_MIDDLE/DM_RATR_STA_LOW */
  244. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  245. u8 ldpc_thres; /* if RSSI > ldpc_thres => switch from LPDC to BCC */
  246. boolean is_lower_rts_rate;
  247. #endif
  248. #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
  249. u8 rts_thres;
  250. #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
  251. boolean is_use_ldpc;
  252. #else
  253. u8 ultra_low_rssi_thresh;
  254. u32 last_ratr; /* RATR Register Content */
  255. #endif
  256. };
  257. void
  258. phydm_h2C_debug(
  259. void *p_dm_void,
  260. u32 *const dm_value,
  261. u32 *_used,
  262. char *output,
  263. u32 *_out_len
  264. );
  265. #if (defined(CONFIG_RA_DBG_CMD))
  266. void
  267. odm_RA_debug(
  268. void *p_dm_void,
  269. u32 *const dm_value
  270. );
  271. void
  272. odm_ra_para_adjust_init(
  273. void *p_dm_void
  274. );
  275. #else
  276. void
  277. phydm_RA_debug_PCR(
  278. void *p_dm_void,
  279. u32 *const dm_value,
  280. u32 *_used,
  281. char *output,
  282. u32 *_out_len
  283. );
  284. #endif
  285. void
  286. odm_c2h_ra_para_report_handler(
  287. void *p_dm_void,
  288. u8 *cmd_buf,
  289. u8 cmd_len
  290. );
  291. void
  292. odm_ra_para_adjust(
  293. void *p_dm_void
  294. );
  295. void
  296. phydm_ra_dynamic_retry_count(
  297. void *p_dm_void
  298. );
  299. void
  300. phydm_ra_dynamic_retry_limit(
  301. void *p_dm_void
  302. );
  303. void
  304. phydm_ra_dynamic_rate_id_on_assoc(
  305. void *p_dm_void,
  306. u8 wireless_mode,
  307. u8 init_rate_id
  308. );
  309. void
  310. phydm_print_rate(
  311. void *p_dm_void,
  312. u8 rate,
  313. u32 dbg_component
  314. );
  315. void
  316. phydm_c2h_ra_report_handler(
  317. void *p_dm_void,
  318. u8 *cmd_buf,
  319. u8 cmd_len
  320. );
  321. u8
  322. phydm_rate_order_compute(
  323. void *p_dm_void,
  324. u8 rate_idx
  325. );
  326. void
  327. phydm_ra_info_watchdog(
  328. void *p_dm_void
  329. );
  330. void
  331. phydm_ra_info_init(
  332. void *p_dm_void
  333. );
  334. void
  335. odm_rssi_monitor_init(
  336. void *p_dm_void
  337. );
  338. void
  339. phydm_modify_RA_PCR_threshold(
  340. void *p_dm_void,
  341. u8 RA_offset_direction,
  342. u8 RA_threshold_offset
  343. );
  344. void
  345. odm_rssi_monitor_check(
  346. void *p_dm_void
  347. );
  348. void
  349. phydm_init_ra_info(
  350. void *p_dm_void
  351. );
  352. u8
  353. phydm_vht_en_mapping(
  354. void *p_dm_void,
  355. u32 wireless_mode
  356. );
  357. u8
  358. phydm_rate_id_mapping(
  359. void *p_dm_void,
  360. u32 wireless_mode,
  361. u8 rf_type,
  362. u8 bw
  363. );
  364. void
  365. phydm_update_hal_ra_mask(
  366. void *p_dm_void,
  367. u32 wireless_mode,
  368. u8 rf_type,
  369. u8 BW,
  370. u8 mimo_ps_enable,
  371. u8 disable_cck_rate,
  372. u32 *ratr_bitmap_msb_in,
  373. u32 *ratr_bitmap_in,
  374. u8 tx_rate_level
  375. );
  376. void
  377. odm_rate_adaptive_mask_init(
  378. void *p_dm_void
  379. );
  380. void
  381. odm_refresh_rate_adaptive_mask(
  382. void *p_dm_void
  383. );
  384. void
  385. odm_refresh_rate_adaptive_mask_mp(
  386. void *p_dm_void
  387. );
  388. void
  389. odm_refresh_rate_adaptive_mask_ce(
  390. void *p_dm_void
  391. );
  392. void
  393. odm_refresh_rate_adaptive_mask_apadsl(
  394. void *p_dm_void
  395. );
  396. u8
  397. phydm_RA_level_decision(
  398. void *p_dm_void,
  399. u32 rssi,
  400. u8 ratr_state
  401. );
  402. boolean
  403. odm_ra_state_check(
  404. void *p_dm_void,
  405. s32 RSSI,
  406. boolean is_force_update,
  407. u8 *p_ra_tr_state
  408. );
  409. void
  410. odm_refresh_basic_rate_mask(
  411. void *p_dm_void
  412. );
  413. void
  414. odm_ra_post_action_on_assoc(
  415. void *p_dm_odm
  416. );
  417. #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
  418. u8
  419. odm_find_rts_rate(
  420. void *p_dm_void,
  421. u8 tx_rate,
  422. boolean is_erp_protect
  423. );
  424. void
  425. odm_update_noisy_state(
  426. void *p_dm_void,
  427. boolean is_noisy_state_from_c2h
  428. );
  429. void
  430. phydm_update_pwr_track(
  431. void *p_dm_void,
  432. u8 rate
  433. );
  434. #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
  435. s32
  436. phydm_find_minimum_rssi(
  437. struct PHY_DM_STRUCT *p_dm_odm,
  438. struct _ADAPTER *p_adapter,
  439. OUT boolean *p_is_link_temp
  440. );
  441. void
  442. odm_update_init_rate_work_item_callback(
  443. void *p_context
  444. );
  445. void
  446. odm_rssi_dump_to_register(
  447. void *p_dm_void
  448. );
  449. void
  450. odm_refresh_ldpc_rts_mp(
  451. struct _ADAPTER *p_adapter,
  452. struct PHY_DM_STRUCT *p_dm_odm,
  453. u8 m_mac_id,
  454. u8 iot_peer,
  455. s32 undecorated_smoothed_pwdb
  456. );
  457. #if 0
  458. void
  459. odm_dynamic_arfb_select(
  460. void *p_dm_void,
  461. u8 rate,
  462. boolean collision_state
  463. );
  464. #endif
  465. void
  466. odm_rate_adaptive_state_ap_init(
  467. void *PADAPTER_VOID,
  468. struct sta_info *p_entry
  469. );
  470. #elif (DM_ODM_SUPPORT_TYPE == ODM_CE)
  471. static void
  472. find_minimum_rssi(
  473. struct _ADAPTER *p_adapter
  474. );
  475. u64
  476. phydm_get_rate_bitmap_ex(
  477. void *p_dm_void,
  478. u32 macid,
  479. u64 ra_mask,
  480. u8 rssi_level,
  481. u64 *dm_ra_mask,
  482. u8 *dm_rte_id
  483. );
  484. u32
  485. odm_get_rate_bitmap(
  486. void *p_dm_void,
  487. u32 macid,
  488. u32 ra_mask,
  489. u8 rssi_level
  490. );
  491. void phydm_ra_rssi_rpt_wk(void *p_context);
  492. #endif/*#elif (DM_ODM_SUPPORT_TYPE == ODM_CE)*/
  493. #elif (DM_ODM_SUPPORT_TYPE & (ODM_AP))
  494. /*
  495. void
  496. phydm_gen_ramask_h2c_AP(
  497. void *p_dm_void,
  498. struct rtl8192cd_priv *priv,
  499. struct sta_info *p_entry,
  500. u8 rssi_level
  501. );
  502. */
  503. #endif/*#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN| ODM_CE))*/
  504. #endif /*#ifndef __ODMRAINFO_H__*/