hal_pg.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. #ifndef __HAL_PG_H__
  21. #define __HAL_PG_H__
  22. #define PPG_BB_GAIN_2G_TX_OFFSET_MASK 0x0F
  23. #define PPG_BB_GAIN_2G_TXB_OFFSET_MASK 0xF0
  24. #define PPG_BB_GAIN_5G_TX_OFFSET_MASK 0x1F
  25. #define PPG_THERMAL_OFFSET_MASK 0x1F
  26. #define KFREE_BB_GAIN_2G_TX_OFFSET(_ppg_v) (((_ppg_v) == PPG_BB_GAIN_2G_TX_OFFSET_MASK) ? 0 : (((_ppg_v) & 0x01) ? ((_ppg_v) >> 1) : (-((_ppg_v) >> 1))))
  27. #define KFREE_BB_GAIN_2G_TXB_OFFSET(_ppg_v) (((_ppg_v) == PPG_BB_GAIN_2G_TXB_OFFSET_MASK) ? 0 : (((_ppg_v) & 0x10) ? ((_ppg_v) >> 5) : (-((_ppg_v) >> 5))))
  28. #define KFREE_BB_GAIN_5G_TX_OFFSET(_ppg_v) (((_ppg_v) == PPG_BB_GAIN_5G_TX_OFFSET_MASK) ? 0 : (((_ppg_v) & 0x01) ? ((_ppg_v) >> 1) : (-((_ppg_v) >> 1))))
  29. #define KFREE_THERMAL_OFFSET(_ppg_v) (((_ppg_v) == PPG_THERMAL_OFFSET_MASK) ? 0 : (((_ppg_v) & 0x01) ? ((_ppg_v) >> 1) : (-((_ppg_v) >> 1))))
  30. /* ****************************************************
  31. * EEPROM/Efuse PG Offset for 88EE/88EU/88ES
  32. * **************************************************** */
  33. #define EEPROM_TX_PWR_INX_88E 0x10
  34. #define EEPROM_ChannelPlan_88E 0xB8
  35. #define EEPROM_XTAL_88E 0xB9
  36. #define EEPROM_THERMAL_METER_88E 0xBA
  37. #define EEPROM_IQK_LCK_88E 0xBB
  38. #define EEPROM_RF_BOARD_OPTION_88E 0xC1
  39. #define EEPROM_RF_FEATURE_OPTION_88E 0xC2
  40. #define EEPROM_RF_BT_SETTING_88E 0xC3
  41. #define EEPROM_VERSION_88E 0xC4
  42. #define EEPROM_CustomID_88E 0xC5
  43. #define EEPROM_RF_ANTENNA_OPT_88E 0xC9
  44. #define EEPROM_COUNTRY_CODE_88E 0xCB
  45. /* RTL88EE */
  46. #define EEPROM_MAC_ADDR_88EE 0xD0
  47. #define EEPROM_VID_88EE 0xD6
  48. #define EEPROM_DID_88EE 0xD8
  49. #define EEPROM_SVID_88EE 0xDA
  50. #define EEPROM_SMID_88EE 0xDC
  51. /* RTL88EU */
  52. #define EEPROM_MAC_ADDR_88EU 0xD7
  53. #define EEPROM_VID_88EU 0xD0
  54. #define EEPROM_PID_88EU 0xD2
  55. #define EEPROM_USB_OPTIONAL_FUNCTION0 0xD4 /* 8188EU, 8192EU, 8812AU is the same */
  56. #define EEPROM_USB_OPTIONAL_FUNCTION0_8811AU 0x104
  57. /* RTL88ES */
  58. #define EEPROM_MAC_ADDR_88ES 0x11A
  59. /* ****************************************************
  60. * EEPROM/Efuse PG Offset for 8192EE/8192EU/8192ES
  61. * **************************************************** */
  62. #define GET_PG_KFREE_ON_8192E(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC1, 4, 1)
  63. #define GET_PG_KFREE_THERMAL_K_ON_8192E(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 5, 1)
  64. #define PPG_BB_GAIN_2G_TXA_OFFSET_8192E 0x1F6
  65. #define PPG_THERMAL_OFFSET_8192E 0x1F5
  66. /* 0x10 ~ 0x63 = TX power area. */
  67. #define EEPROM_TX_PWR_INX_8192E 0x10
  68. #define EEPROM_ChannelPlan_8192E 0xB8
  69. #define EEPROM_XTAL_8192E 0xB9
  70. #define EEPROM_THERMAL_METER_8192E 0xBA
  71. #define EEPROM_IQK_LCK_8192E 0xBB
  72. #define EEPROM_2G_5G_PA_TYPE_8192E 0xBC
  73. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_8192E 0xBD
  74. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_8192E 0xBF
  75. #define EEPROM_RF_BOARD_OPTION_8192E 0xC1
  76. #define EEPROM_RF_FEATURE_OPTION_8192E 0xC2
  77. #define EEPROM_RF_BT_SETTING_8192E 0xC3
  78. #define EEPROM_VERSION_8192E 0xC4
  79. #define EEPROM_CustomID_8192E 0xC5
  80. #define EEPROM_TX_BBSWING_2G_8192E 0xC6
  81. #define EEPROM_TX_BBSWING_5G_8192E 0xC7
  82. #define EEPROM_TX_PWR_CALIBRATE_RATE_8192E 0xC8
  83. #define EEPROM_RF_ANTENNA_OPT_8192E 0xC9
  84. #define EEPROM_RFE_OPTION_8192E 0xCA
  85. #define EEPROM_RFE_OPTION_8188E 0xCA
  86. #define EEPROM_COUNTRY_CODE_8192E 0xCB
  87. /* RTL8192EE */
  88. #define EEPROM_MAC_ADDR_8192EE 0xD0
  89. #define EEPROM_VID_8192EE 0xD6
  90. #define EEPROM_DID_8192EE 0xD8
  91. #define EEPROM_SVID_8192EE 0xDA
  92. #define EEPROM_SMID_8192EE 0xDC
  93. /* RTL8192EU */
  94. #define EEPROM_MAC_ADDR_8192EU 0xD7
  95. #define EEPROM_VID_8192EU 0xD0
  96. #define EEPROM_PID_8192EU 0xD2
  97. #define EEPROM_PA_TYPE_8192EU 0xBC
  98. #define EEPROM_LNA_TYPE_2G_8192EU 0xBD
  99. #define EEPROM_LNA_TYPE_5G_8192EU 0xBF
  100. /* RTL8192ES */
  101. #define EEPROM_MAC_ADDR_8192ES 0x11A
  102. /* ****************************************************
  103. * EEPROM/Efuse PG Offset for 8812AE/8812AU/8812AS
  104. * ****************************************************
  105. * 0x10 ~ 0x63 = TX power area. */
  106. #define EEPROM_USB_MODE_8812 0x08
  107. #define EEPROM_TX_PWR_INX_8812 0x10
  108. #define EEPROM_ChannelPlan_8812 0xB8
  109. #define EEPROM_XTAL_8812 0xB9
  110. #define EEPROM_THERMAL_METER_8812 0xBA
  111. #define EEPROM_IQK_LCK_8812 0xBB
  112. #define EEPROM_2G_5G_PA_TYPE_8812 0xBC
  113. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_8812 0xBD
  114. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_8812 0xBF
  115. #define EEPROM_RF_BOARD_OPTION_8812 0xC1
  116. #define EEPROM_RF_FEATURE_OPTION_8812 0xC2
  117. #define EEPROM_RF_BT_SETTING_8812 0xC3
  118. #define EEPROM_VERSION_8812 0xC4
  119. #define EEPROM_CustomID_8812 0xC5
  120. #define EEPROM_TX_BBSWING_2G_8812 0xC6
  121. #define EEPROM_TX_BBSWING_5G_8812 0xC7
  122. #define EEPROM_TX_PWR_CALIBRATE_RATE_8812 0xC8
  123. #define EEPROM_RF_ANTENNA_OPT_8812 0xC9
  124. #define EEPROM_RFE_OPTION_8812 0xCA
  125. #define EEPROM_COUNTRY_CODE_8812 0xCB
  126. /* RTL8812AE */
  127. #define EEPROM_MAC_ADDR_8812AE 0xD0
  128. #define EEPROM_VID_8812AE 0xD6
  129. #define EEPROM_DID_8812AE 0xD8
  130. #define EEPROM_SVID_8812AE 0xDA
  131. #define EEPROM_SMID_8812AE 0xDC
  132. /* RTL8812AU */
  133. #define EEPROM_MAC_ADDR_8812AU 0xD7
  134. #define EEPROM_VID_8812AU 0xD0
  135. #define EEPROM_PID_8812AU 0xD2
  136. #define EEPROM_PA_TYPE_8812AU 0xBC
  137. #define EEPROM_LNA_TYPE_2G_8812AU 0xBD
  138. #define EEPROM_LNA_TYPE_5G_8812AU 0xBF
  139. /* RTL8814AU */
  140. #define EEPROM_MAC_ADDR_8814AU 0xD8
  141. #define EEPROM_VID_8814AU 0xD0
  142. #define EEPROM_PID_8814AU 0xD2
  143. #define EEPROM_PA_TYPE_8814AU 0xBC
  144. #define EEPROM_LNA_TYPE_2G_8814AU 0xBD
  145. #define EEPROM_LNA_TYPE_5G_8814AU 0xBF
  146. /* RTL8814AE */
  147. #define EEPROM_MAC_ADDR_8814AE 0xD0
  148. #define EEPROM_VID_8814AE 0xD6
  149. #define EEPROM_DID_8814AE 0xD8
  150. #define EEPROM_SVID_8814AE 0xDA
  151. #define EEPROM_SMID_8814AE 0xDC
  152. /* ****************************************************
  153. * EEPROM/Efuse PG Offset for 8814AU
  154. * **************************************************** */
  155. #define GET_PG_KFREE_ON_8814A(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 4, 1)
  156. #define GET_PG_KFREE_THERMAL_K_ON_8814A(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 5, 1)
  157. #define GET_PG_TX_POWER_TRACKING_MODE_8814A(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 6, 2)
  158. #define KFREE_GAIN_DATA_LENGTH_8814A 22
  159. #define PPG_BB_GAIN_2G_TXBA_OFFSET_8814A 0x3EE
  160. #define PPG_THERMAL_OFFSET_8814A 0x3EF
  161. #define EEPROM_TX_PWR_INX_8814 0x10
  162. #define EEPROM_USB_MODE_8814A 0x0E
  163. #define EEPROM_ChannelPlan_8814 0xB8
  164. #define EEPROM_XTAL_8814 0xB9
  165. #define EEPROM_THERMAL_METER_8814 0xBA
  166. #define EEPROM_IQK_LCK_8814 0xBB
  167. #define EEPROM_PA_TYPE_8814 0xBC
  168. #define EEPROM_LNA_TYPE_AB_2G_8814 0xBD
  169. #define EEPROM_LNA_TYPE_CD_2G_8814 0xBE
  170. #define EEPROM_LNA_TYPE_AB_5G_8814 0xBF
  171. #define EEPROM_LNA_TYPE_CD_5G_8814 0xC0
  172. #define EEPROM_RF_BOARD_OPTION_8814 0xC1
  173. #define EEPROM_RF_BT_SETTING_8814 0xC3
  174. #define EEPROM_VERSION_8814 0xC4
  175. #define EEPROM_CustomID_8814 0xC5
  176. #define EEPROM_TX_BBSWING_2G_8814 0xC6
  177. #define EEPROM_TX_BBSWING_5G_8814 0xC7
  178. #define EEPROM_TRX_ANTENNA_OPTION_8814 0xC9
  179. #define EEPROM_RFE_OPTION_8814 0xCA
  180. #define EEPROM_COUNTRY_CODE_8814 0xCB
  181. /*Extra Info for 8814A Initial Gain Fine Tune suggested by Willis, JIRA: MP123*/
  182. #define EEPROM_IG_OFFSET_4_AB_2G_8814A 0x120
  183. #define EEPROM_IG_OFFSET_4_CD_2G_8814A 0x121
  184. #define EEPROM_IG_OFFSET_4_AB_5GL_8814A 0x122
  185. #define EEPROM_IG_OFFSET_4_CD_5GL_8814A 0x123
  186. #define EEPROM_IG_OFFSET_4_AB_5GM_8814A 0x124
  187. #define EEPROM_IG_OFFSET_4_CD_5GM_8814A 0x125
  188. #define EEPROM_IG_OFFSET_4_AB_5GH_8814A 0x126
  189. #define EEPROM_IG_OFFSET_4_CD_5GH_8814A 0x127
  190. /* ****************************************************
  191. * EEPROM/Efuse PG Offset for 8821AE/8821AU/8821AS
  192. * **************************************************** */
  193. #define GET_PG_KFREE_ON_8821A(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 4, 1)
  194. #define GET_PG_KFREE_THERMAL_K_ON_8821A(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 5, 1)
  195. #define PPG_BB_GAIN_2G_TXA_OFFSET_8821A 0x1F6
  196. #define PPG_THERMAL_OFFSET_8821A 0x1F5
  197. #define PPG_BB_GAIN_5GLB1_TXA_OFFSET_8821A 0x1F4
  198. #define PPG_BB_GAIN_5GLB2_TXA_OFFSET_8821A 0x1F3
  199. #define PPG_BB_GAIN_5GMB1_TXA_OFFSET_8821A 0x1F2
  200. #define PPG_BB_GAIN_5GMB2_TXA_OFFSET_8821A 0x1F1
  201. #define PPG_BB_GAIN_5GHB_TXA_OFFSET_8821A 0x1F0
  202. #define EEPROM_TX_PWR_INX_8821 0x10
  203. #define EEPROM_ChannelPlan_8821 0xB8
  204. #define EEPROM_XTAL_8821 0xB9
  205. #define EEPROM_THERMAL_METER_8821 0xBA
  206. #define EEPROM_IQK_LCK_8821 0xBB
  207. #define EEPROM_RF_BOARD_OPTION_8821 0xC1
  208. #define EEPROM_RF_FEATURE_OPTION_8821 0xC2
  209. #define EEPROM_RF_BT_SETTING_8821 0xC3
  210. #define EEPROM_VERSION_8821 0xC4
  211. #define EEPROM_CustomID_8821 0xC5
  212. #define EEPROM_RF_ANTENNA_OPT_8821 0xC9
  213. /* RTL8821AE */
  214. #define EEPROM_MAC_ADDR_8821AE 0xD0
  215. #define EEPROM_VID_8821AE 0xD6
  216. #define EEPROM_DID_8821AE 0xD8
  217. #define EEPROM_SVID_8821AE 0xDA
  218. #define EEPROM_SMID_8821AE 0xDC
  219. /* RTL8821AU */
  220. #define EEPROM_PA_TYPE_8821AU 0xBC
  221. #define EEPROM_LNA_TYPE_8821AU 0xBF
  222. /* RTL8821AS */
  223. #define EEPROM_MAC_ADDR_8821AS 0x11A
  224. /* RTL8821AU */
  225. #define EEPROM_MAC_ADDR_8821AU 0x107
  226. #define EEPROM_VID_8821AU 0x100
  227. #define EEPROM_PID_8821AU 0x102
  228. /* ****************************************************
  229. * EEPROM/Efuse PG Offset for 8192 SE/SU
  230. * **************************************************** */
  231. #define EEPROM_VID_92SE 0x0A
  232. #define EEPROM_DID_92SE 0x0C
  233. #define EEPROM_SVID_92SE 0x0E
  234. #define EEPROM_SMID_92SE 0x10
  235. #define EEPROM_MAC_ADDR_92S 0x12
  236. #define EEPROM_TSSI_A_92SE 0x74
  237. #define EEPROM_TSSI_B_92SE 0x75
  238. #define EEPROM_Version_92SE 0x7C
  239. #define EEPROM_VID_92SU 0x08
  240. #define EEPROM_PID_92SU 0x0A
  241. #define EEPROM_Version_92SU 0x50
  242. #define EEPROM_TSSI_A_92SU 0x6b
  243. #define EEPROM_TSSI_B_92SU 0x6c
  244. /* ====================================================
  245. EEPROM/Efuse PG Offset for 8188FE/8188FU/8188FS
  246. ====================================================
  247. */
  248. #define GET_PG_KFREE_ON_8188F(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC1, 4, 1)
  249. #define GET_PG_KFREE_THERMAL_K_ON_8188F(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 5, 1)
  250. #define PPG_BB_GAIN_2G_TXA_OFFSET_8188F 0xEE
  251. #define PPG_THERMAL_OFFSET_8188F 0xEF
  252. /* 0x10 ~ 0x63 = TX power area. */
  253. #define EEPROM_TX_PWR_INX_8188F 0x10
  254. #define EEPROM_ChannelPlan_8188F 0xB8
  255. #define EEPROM_XTAL_8188F 0xB9
  256. #define EEPROM_THERMAL_METER_8188F 0xBA
  257. #define EEPROM_IQK_LCK_8188F 0xBB
  258. #define EEPROM_2G_5G_PA_TYPE_8188F 0xBC
  259. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_8188F 0xBD
  260. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_8188F 0xBF
  261. #define EEPROM_RF_BOARD_OPTION_8188F 0xC1
  262. #define EEPROM_FEATURE_OPTION_8188F 0xC2
  263. #define EEPROM_RF_BT_SETTING_8188F 0xC3
  264. #define EEPROM_VERSION_8188F 0xC4
  265. #define EEPROM_CustomID_8188F 0xC5
  266. #define EEPROM_TX_BBSWING_2G_8188F 0xC6
  267. #define EEPROM_TX_PWR_CALIBRATE_RATE_8188F 0xC8
  268. #define EEPROM_RF_ANTENNA_OPT_8188F 0xC9
  269. #define EEPROM_RFE_OPTION_8188F 0xCA
  270. #define EEPROM_COUNTRY_CODE_8188F 0xCB
  271. #define EEPROM_CUSTOMER_ID_8188F 0x7F
  272. #define EEPROM_SUBCUSTOMER_ID_8188F 0x59
  273. /* RTL8188FU */
  274. #define EEPROM_MAC_ADDR_8188FU 0xD7
  275. #define EEPROM_VID_8188FU 0xD0
  276. #define EEPROM_PID_8188FU 0xD2
  277. #define EEPROM_PA_TYPE_8188FU 0xBC
  278. #define EEPROM_LNA_TYPE_2G_8188FU 0xBD
  279. #define EEPROM_USB_OPTIONAL_FUNCTION0_8188FU 0xD4
  280. /* RTL8188FS */
  281. #define EEPROM_MAC_ADDR_8188FS 0x11A
  282. #define EEPROM_Voltage_ADDR_8188F 0x8
  283. /* ****************************************************
  284. * EEPROM/Efuse PG Offset for 8723BE/8723BU/8723BS
  285. * ****************************************************
  286. * 0x10 ~ 0x63 = TX power area. */
  287. #define EEPROM_TX_PWR_INX_8723B 0x10
  288. #define EEPROM_ChannelPlan_8723B 0xB8
  289. #define EEPROM_XTAL_8723B 0xB9
  290. #define EEPROM_THERMAL_METER_8723B 0xBA
  291. #define EEPROM_IQK_LCK_8723B 0xBB
  292. #define EEPROM_2G_5G_PA_TYPE_8723B 0xBC
  293. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_8723B 0xBD
  294. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_8723B 0xBF
  295. #define EEPROM_RF_BOARD_OPTION_8723B 0xC1
  296. #define EEPROM_FEATURE_OPTION_8723B 0xC2
  297. #define EEPROM_RF_BT_SETTING_8723B 0xC3
  298. #define EEPROM_VERSION_8723B 0xC4
  299. #define EEPROM_CustomID_8723B 0xC5
  300. #define EEPROM_TX_BBSWING_2G_8723B 0xC6
  301. #define EEPROM_TX_PWR_CALIBRATE_RATE_8723B 0xC8
  302. #define EEPROM_RF_ANTENNA_OPT_8723B 0xC9
  303. #define EEPROM_RFE_OPTION_8723B 0xCA
  304. #define EEPROM_COUNTRY_CODE_8723B 0xCB
  305. /* RTL8723BE */
  306. #define EEPROM_MAC_ADDR_8723BE 0xD0
  307. #define EEPROM_VID_8723BE 0xD6
  308. #define EEPROM_DID_8723BE 0xD8
  309. #define EEPROM_SVID_8723BE 0xDA
  310. #define EEPROM_SMID_8723BE 0xDC
  311. /* RTL8723BU */
  312. #define EEPROM_MAC_ADDR_8723BU 0x107
  313. #define EEPROM_VID_8723BU 0x100
  314. #define EEPROM_PID_8723BU 0x102
  315. #define EEPROM_PA_TYPE_8723BU 0xBC
  316. #define EEPROM_LNA_TYPE_2G_8723BU 0xBD
  317. /* RTL8723BS */
  318. #define EEPROM_MAC_ADDR_8723BS 0x11A
  319. #define EEPROM_Voltage_ADDR_8723B 0x8
  320. /* ****************************************************
  321. * EEPROM/Efuse PG Offset for 8703B
  322. * **************************************************** */
  323. #define GET_PG_KFREE_ON_8703B(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC1, 4, 1)
  324. #define GET_PG_KFREE_THERMAL_K_ON_8703B(_pg_m) LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 5, 1)
  325. #define PPG_BB_GAIN_2G_TXA_OFFSET_8703B 0xEE
  326. #define PPG_THERMAL_OFFSET_8703B 0xEF
  327. #define EEPROM_TX_PWR_INX_8703B 0x10
  328. #define EEPROM_ChannelPlan_8703B 0xB8
  329. #define EEPROM_XTAL_8703B 0xB9
  330. #define EEPROM_THERMAL_METER_8703B 0xBA
  331. #define EEPROM_IQK_LCK_8703B 0xBB
  332. #define EEPROM_2G_5G_PA_TYPE_8703B 0xBC
  333. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_8703B 0xBD
  334. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_8703B 0xBF
  335. #define EEPROM_RF_BOARD_OPTION_8703B 0xC1
  336. #define EEPROM_FEATURE_OPTION_8703B 0xC2
  337. #define EEPROM_RF_BT_SETTING_8703B 0xC3
  338. #define EEPROM_VERSION_8703B 0xC4
  339. #define EEPROM_CustomID_8703B 0xC5
  340. #define EEPROM_TX_BBSWING_2G_8703B 0xC6
  341. #define EEPROM_TX_PWR_CALIBRATE_RATE_8703B 0xC8
  342. #define EEPROM_RF_ANTENNA_OPT_8703B 0xC9
  343. #define EEPROM_RFE_OPTION_8703B 0xCA
  344. #define EEPROM_COUNTRY_CODE_8703B 0xCB
  345. /* RTL8703BU */
  346. #define EEPROM_MAC_ADDR_8703BU 0x107
  347. #define EEPROM_VID_8703BU 0x100
  348. #define EEPROM_PID_8703BU 0x102
  349. #define EEPROM_USB_OPTIONAL_FUNCTION0_8703BU 0x104
  350. #define EEPROM_PA_TYPE_8703BU 0xBC
  351. #define EEPROM_LNA_TYPE_2G_8703BU 0xBD
  352. /* RTL8703BS */
  353. #define EEPROM_MAC_ADDR_8703BS 0x11A
  354. #define EEPROM_Voltage_ADDR_8703B 0x8
  355. /*
  356. * ====================================================
  357. * EEPROM/Efuse PG Offset for 8822B
  358. * ====================================================
  359. */
  360. #define EEPROM_TX_PWR_INX_8822B 0x10
  361. #define EEPROM_ChannelPlan_8822B 0xB8
  362. #define EEPROM_XTAL_8822B 0xB9
  363. #define EEPROM_THERMAL_METER_8822B 0xBA
  364. #define EEPROM_IQK_LCK_8822B 0xBB
  365. #define EEPROM_2G_5G_PA_TYPE_8822B 0xBC
  366. /* PATH A & PATH B */
  367. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_AB_8822B 0xBD
  368. /* PATH C & PATH D */
  369. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_CD_8822B 0xBE
  370. /* PATH A & PATH B */
  371. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_AB_8822B 0xBF
  372. /* PATH C & PATH D */
  373. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_CD_8822B 0xC0
  374. #define EEPROM_RF_BOARD_OPTION_8822B 0xC1
  375. #define EEPROM_FEATURE_OPTION_8822B 0xC2
  376. #define EEPROM_RF_BT_SETTING_8822B 0xC3
  377. #define EEPROM_VERSION_8822B 0xC4
  378. #define EEPROM_CustomID_8822B 0xC5
  379. #define EEPROM_TX_BBSWING_2G_8822B 0xC6
  380. #define EEPROM_TX_PWR_CALIBRATE_RATE_8822B 0xC8
  381. #define EEPROM_RF_ANTENNA_OPT_8822B 0xC9
  382. #define EEPROM_RFE_OPTION_8822B 0xCA
  383. #define EEPROM_COUNTRY_CODE_8822B 0xCB
  384. /* RTL8822BU */
  385. #define EEPROM_MAC_ADDR_8822BU 0x107
  386. #define EEPROM_VID_8822BU 0x100
  387. #define EEPROM_PID_8822BU 0x102
  388. #define EEPROM_USB_OPTIONAL_FUNCTION0_8822BU 0x104
  389. #define EEPROM_USB_MODE_8822BU 0x06
  390. /* RTL8822BS */
  391. #define EEPROM_MAC_ADDR_8822BS 0x11A
  392. /* RTL8822BE */
  393. #define EEPROM_MAC_ADDR_8822BE 0xD0
  394. /*
  395. * ====================================================
  396. * EEPROM/Efuse PG Offset for 8821C
  397. * ====================================================
  398. */
  399. #define EEPROM_TX_PWR_INX_8821C 0x10
  400. #define EEPROM_CHANNEL_PLAN_8821C 0xB8
  401. #define EEPROM_XTAL_8821C 0xB9
  402. #define EEPROM_THERMAL_METER_8821C 0xBA
  403. #define EEPROM_IQK_LCK_8821C 0xBB
  404. #define EEPROM_2G_5G_PA_TYPE_8821C 0xBC
  405. /* PATH A & PATH B */
  406. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_AB_8821C 0xBD
  407. /* PATH C & PATH D */
  408. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_CD_8821C 0xBE
  409. /* PATH A & PATH B */
  410. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_AB_8821C 0xBF
  411. /* PATH C & PATH D */
  412. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_CD_8821C 0xC0
  413. #define EEPROM_RF_BOARD_OPTION_8821C 0xC1
  414. #define EEPROM_FEATURE_OPTION_8821C 0xC2
  415. #define EEPROM_RF_BT_SETTING_8821C 0xC3
  416. #define EEPROM_VERSION_8821C 0xC4
  417. #define EEPROM_CUSTOMER_ID_8821C 0xC5
  418. #define EEPROM_TX_BBSWING_2G_8821C 0xC6
  419. #define EEPROM_TX_BBSWING_5G_8821C 0xC7
  420. #define EEPROM_TX_PWR_CALIBRATE_RATE_8821C 0xC8
  421. #define EEPROM_RF_ANTENNA_OPT_8821C 0xC9
  422. #define EEPROM_RFE_OPTION_8821C 0xCA
  423. #define EEPROM_COUNTRY_CODE_8821C 0xCB
  424. /* RTL8821CU */
  425. #define EEPROM_MAC_ADDR_8821CU 0x107
  426. #define EEPROM_VID_8821CU 0x100
  427. #define EEPROM_PID_8821CU 0x102
  428. #define EEPROM_USB_OPTIONAL_FUNCTION0_8821CU 0x104
  429. #define EEPROM_USB_MODE_8821CU 0x06
  430. /* RTL8821CS */
  431. #define EEPROM_MAC_ADDR_8821CS 0x11A
  432. /* RTL8821CE */
  433. #define EEPROM_MAC_ADDR_8821CE 0xD0
  434. /* ****************************************************
  435. * EEPROM/Efuse PG Offset for 8723D
  436. * **************************************************** */
  437. #define GET_PG_KFREE_ON_8723D(_pg_m) \
  438. LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC1, 4, 1)
  439. #define GET_PG_KFREE_THERMAL_K_ON_8723D(_pg_m) \
  440. LE_BITS_TO_1BYTE(((u8 *)(_pg_m)) + 0xC8, 5, 1)
  441. #define PPG_8723D_S1 0
  442. #define PPG_8723D_S0 1
  443. #define PPG_BB_GAIN_2G_TXA_OFFSET_8723D 0xEE
  444. #define PPG_BB_GAIN_2G_TX_OFFSET_8723D 0x1EE
  445. #define PPG_THERMAL_OFFSET_8723D 0xEF
  446. #define EEPROM_TX_PWR_INX_8723D 0x10
  447. #define EEPROM_ChannelPlan_8723D 0xB8
  448. #define EEPROM_XTAL_8723D 0xB9
  449. #define EEPROM_THERMAL_METER_8723D 0xBA
  450. #define EEPROM_IQK_LCK_8723D 0xBB
  451. #define EEPROM_2G_5G_PA_TYPE_8723D 0xBC
  452. #define EEPROM_2G_LNA_TYPE_GAIN_SEL_8723D 0xBD
  453. #define EEPROM_5G_LNA_TYPE_GAIN_SEL_8723D 0xBF
  454. #define EEPROM_RF_BOARD_OPTION_8723D 0xC1
  455. #define EEPROM_FEATURE_OPTION_8723D 0xC2
  456. #define EEPROM_RF_BT_SETTING_8723D 0xC3
  457. #define EEPROM_VERSION_8723D 0xC4
  458. #define EEPROM_CustomID_8723D 0xC5
  459. #define EEPROM_TX_BBSWING_2G_8723D 0xC6
  460. #define EEPROM_TX_PWR_CALIBRATE_RATE_8723D 0xC8
  461. #define EEPROM_RF_ANTENNA_OPT_8723D 0xC9
  462. #define EEPROM_RFE_OPTION_8723D 0xCA
  463. #define EEPROM_COUNTRY_CODE_8723D 0xCB
  464. /* RTL8723DE */
  465. #define EEPROM_MAC_ADDR_8723DE 0xD0
  466. #define EEPROM_VID_8723DE 0xD6
  467. #define EEPROM_DID_8723DE 0xD8
  468. #define EEPROM_SVID_8723DE 0xDA
  469. #define EEPROM_SMID_8723DE 0xDC
  470. /* RTL8723DU */
  471. #define EEPROM_MAC_ADDR_8723DU 0x107
  472. #define EEPROM_VID_8723DU 0x100
  473. #define EEPROM_PID_8723DU 0x102
  474. #define EEPROM_USB_OPTIONAL_FUNCTION0_8723DU 0x104
  475. /* RTL8723BS */
  476. #define EEPROM_MAC_ADDR_8723DS 0x11A
  477. #define EEPROM_Voltage_ADDR_8723D 0x8
  478. /* ****************************************************
  479. * EEPROM/Efuse Value Type
  480. * **************************************************** */
  481. #define EETYPE_TX_PWR 0x0
  482. /* ****************************************************
  483. * EEPROM/Efuse Default Value
  484. * **************************************************** */
  485. #define EEPROM_CID_DEFAULT 0x0
  486. #define EEPROM_CID_DEFAULT_EXT 0xFF /* Reserved for Realtek */
  487. #define EEPROM_CID_TOSHIBA 0x4
  488. #define EEPROM_CID_CCX 0x10
  489. #define EEPROM_CID_QMI 0x0D
  490. #define EEPROM_CID_WHQL 0xFE
  491. #define EEPROM_CHANNEL_PLAN_FCC 0x0
  492. #define EEPROM_CHANNEL_PLAN_IC 0x1
  493. #define EEPROM_CHANNEL_PLAN_ETSI 0x2
  494. #define EEPROM_CHANNEL_PLAN_SPAIN 0x3
  495. #define EEPROM_CHANNEL_PLAN_FRANCE 0x4
  496. #define EEPROM_CHANNEL_PLAN_MKK 0x5
  497. #define EEPROM_CHANNEL_PLAN_MKK1 0x6
  498. #define EEPROM_CHANNEL_PLAN_ISRAEL 0x7
  499. #define EEPROM_CHANNEL_PLAN_TELEC 0x8
  500. #define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9
  501. #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA
  502. #define EEPROM_CHANNEL_PLAN_NCC_TAIWAN 0xB
  503. #define EEPROM_CHANNEL_PLAN_CHIAN 0XC
  504. #define EEPROM_CHANNEL_PLAN_SINGAPORE_INDIA_MEXICO 0XD
  505. #define EEPROM_CHANNEL_PLAN_KOREA 0xE
  506. #define EEPROM_CHANNEL_PLAN_TURKEY 0xF
  507. #define EEPROM_CHANNEL_PLAN_JAPAN 0x10
  508. #define EEPROM_CHANNEL_PLAN_FCC_NO_DFS 0x11
  509. #define EEPROM_CHANNEL_PLAN_JAPAN_NO_DFS 0x12
  510. #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_5G 0x13
  511. #define EEPROM_CHANNEL_PLAN_TAIWAN_NO_DFS 0x14
  512. #define EEPROM_USB_OPTIONAL1 0xE
  513. #define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80
  514. #define RTL_EEPROM_ID 0x8129
  515. #define EEPROM_Default_TSSI 0x0
  516. #define EEPROM_Default_BoardType 0x02
  517. #define EEPROM_Default_ThermalMeter 0x12
  518. #define EEPROM_Default_ThermalMeter_92SU 0x7
  519. #define EEPROM_Default_ThermalMeter_88E 0x18
  520. #define EEPROM_Default_ThermalMeter_8812 0x18
  521. #define EEPROM_Default_ThermalMeter_8192E 0x1A
  522. #define EEPROM_Default_ThermalMeter_8723B 0x18
  523. #define EEPROM_Default_ThermalMeter_8703B 0x18
  524. #define EEPROM_Default_ThermalMeter_8723D 0x18
  525. #define EEPROM_Default_ThermalMeter_8188F 0x18
  526. #define EEPROM_Default_ThermalMeter_8814A 0x18
  527. #define EEPROM_Default_CrystalCap 0x0
  528. #define EEPROM_Default_CrystalCap_8723A 0x20
  529. #define EEPROM_Default_CrystalCap_88E 0x20
  530. #define EEPROM_Default_CrystalCap_8812 0x20
  531. #define EEPROM_Default_CrystalCap_8814 0x20
  532. #define EEPROM_Default_CrystalCap_8192E 0x20
  533. #define EEPROM_Default_CrystalCap_8723B 0x20
  534. #define EEPROM_Default_CrystalCap_8703B 0x20
  535. #define EEPROM_Default_CrystalCap_8723D 0x20
  536. #define EEPROM_Default_CrystalCap_8188F 0x20
  537. #define EEPROM_Default_CrystalFreq 0x0
  538. #define EEPROM_Default_TxPowerLevel_92C 0x22
  539. #define EEPROM_Default_TxPowerLevel_2G 0x2C
  540. #define EEPROM_Default_TxPowerLevel_5G 0x22
  541. #define EEPROM_Default_TxPowerLevel 0x22
  542. #define EEPROM_Default_HT40_2SDiff 0x0
  543. #define EEPROM_Default_HT20_Diff 2
  544. #define EEPROM_Default_LegacyHTTxPowerDiff 0x3
  545. #define EEPROM_Default_LegacyHTTxPowerDiff_92C 0x3
  546. #define EEPROM_Default_LegacyHTTxPowerDiff_92D 0x4
  547. #define EEPROM_Default_HT40_PwrMaxOffset 0
  548. #define EEPROM_Default_HT20_PwrMaxOffset 0
  549. #define EEPROM_Default_PID 0x1234
  550. #define EEPROM_Default_VID 0x5678
  551. #define EEPROM_Default_CustomerID 0xAB
  552. #define EEPROM_Default_CustomerID_8188E 0x00
  553. #define EEPROM_Default_SubCustomerID 0xCD
  554. #define EEPROM_Default_Version 0
  555. #define EEPROM_Default_externalPA_C9 0x00
  556. #define EEPROM_Default_externalPA_CC 0xFF
  557. #define EEPROM_Default_internalPA_SP3T_C9 0xAA
  558. #define EEPROM_Default_internalPA_SP3T_CC 0xAF
  559. #define EEPROM_Default_internalPA_SPDT_C9 0xAA
  560. #ifdef CONFIG_PCI_HCI
  561. #define EEPROM_Default_internalPA_SPDT_CC 0xA0
  562. #else
  563. #define EEPROM_Default_internalPA_SPDT_CC 0xFA
  564. #endif
  565. #define EEPROM_Default_PAType 0
  566. #define EEPROM_Default_LNAType 0
  567. /* New EFUSE default value */
  568. #define EEPROM_DEFAULT_CHANNEL_PLAN 0x7F
  569. #define EEPROM_DEFAULT_BOARD_OPTION 0x00
  570. #define EEPROM_DEFAULT_RFE_OPTION_8192E 0xFF
  571. #define EEPROM_DEFAULT_RFE_OPTION_8188E 0xFF
  572. #define EEPROM_DEFAULT_RFE_OPTION 0x04
  573. #define EEPROM_DEFAULT_FEATURE_OPTION 0x00
  574. #define EEPROM_DEFAULT_BT_OPTION 0x10
  575. #define EEPROM_DEFAULT_TX_CALIBRATE_RATE 0x00
  576. /* PCIe related */
  577. #define EEPROM_PCIE_DEV_CAP_01 0xE0 /* Express device capability in PCIe configuration space, i.e., map to offset 0x74 */
  578. #define EEPROM_PCIE_DEV_CAP_02 0xE1 /* Express device capability in PCIe configuration space, i.e., map to offset 0x75 */
  579. /*
  580. * For VHT series TX power by rate table.
  581. * VHT TX power by rate off setArray =
  582. * Band:-2G&5G = 0 / 1
  583. * RF: at most 4*4 = ABCD=0/1/2/3
  584. * CCK=0 OFDM=1/2 HT-MCS 0-15=3/4/56 VHT=7/8/9/10/11
  585. * */
  586. #define TX_PWR_BY_RATE_NUM_BAND 2
  587. #define TX_PWR_BY_RATE_NUM_RF 4
  588. #define TX_PWR_BY_RATE_NUM_RATE 84
  589. #define TXPWR_LMT_MAX_RF 4
  590. /* ----------------------------------------------------------------------------
  591. * EEPROM/EFUSE data structure definition.
  592. * ---------------------------------------------------------------------------- */
  593. /* For 88E new structure */
  594. /*
  595. 2.4G:
  596. {
  597. {1,2},
  598. {3,4,5},
  599. {6,7,8},
  600. {9,10,11},
  601. {12,13},
  602. {14}
  603. }
  604. 5G:
  605. {
  606. {36,38,40},
  607. {44,46,48},
  608. {52,54,56},
  609. {60,62,64},
  610. {100,102,104},
  611. {108,110,112},
  612. {116,118,120},
  613. {124,126,128},
  614. {132,134,136},
  615. {140,142,144},
  616. {149,151,153},
  617. {157,159,161},
  618. {173,175,177},
  619. }
  620. */
  621. #define MAX_RF_PATH 4
  622. #define RF_PATH_MAX MAX_RF_PATH
  623. #define MAX_CHNL_GROUP_24G 6
  624. #define MAX_CHNL_GROUP_5G 14
  625. /* It must always set to 4, otherwise read efuse table sequence will be wrong. */
  626. #define MAX_TX_COUNT 4
  627. typedef struct _TxPowerInfo24G {
  628. u8 IndexCCK_Base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
  629. u8 IndexBW40_Base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
  630. /* If only one tx, only BW20 and OFDM are used. */
  631. s8 CCK_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  632. s8 OFDM_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  633. s8 BW20_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  634. s8 BW40_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  635. } TxPowerInfo24G, *PTxPowerInfo24G;
  636. typedef struct _TxPowerInfo5G {
  637. u8 IndexBW40_Base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
  638. /* If only one tx, only BW20, OFDM, BW80 and BW160 are used. */
  639. s8 OFDM_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  640. s8 BW20_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  641. s8 BW40_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  642. s8 BW80_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  643. s8 BW160_Diff[MAX_RF_PATH][MAX_TX_COUNT];
  644. } TxPowerInfo5G, *PTxPowerInfo5G;
  645. typedef enum _BT_Ant_NUM {
  646. Ant_x2 = 0,
  647. Ant_x1 = 1
  648. } BT_Ant_NUM, *PBT_Ant_NUM;
  649. typedef enum _BT_CoType {
  650. BT_2WIRE = 0,
  651. BT_ISSC_3WIRE = 1,
  652. BT_ACCEL = 2,
  653. BT_CSR_BC4 = 3,
  654. BT_CSR_BC8 = 4,
  655. BT_RTL8756 = 5,
  656. BT_RTL8723A = 6,
  657. BT_RTL8821 = 7,
  658. BT_RTL8723B = 8,
  659. BT_RTL8192E = 9,
  660. BT_RTL8814A = 10,
  661. BT_RTL8812A = 11,
  662. BT_RTL8703B = 12,
  663. BT_RTL8822B = 13,
  664. BT_RTL8723D = 14,
  665. BT_RTL8821C = 15
  666. } BT_CoType, *PBT_CoType;
  667. typedef enum _BT_RadioShared {
  668. BT_Radio_Shared = 0,
  669. BT_Radio_Individual = 1,
  670. } BT_RadioShared, *PBT_RadioShared;
  671. #endif