halmac_bit_8197f.h 894 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2016 - 2018 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. ******************************************************************************/
  15. #ifndef __INC_HALMAC_BIT_8197F_H
  16. #define __INC_HALMAC_BIT_8197F_H
  17. #define CPU_OPT_WIDTH 0x1F
  18. /* 2 REG_NOT_VALID_8197F */
  19. /* 2 REG_SYS_ISO_CTRL_8197F */
  20. #define BIT_PWC_EV12V_8197F BIT(15)
  21. #define BIT_PWC_EV25V_8197F BIT(14)
  22. #define BIT_PA33V_EN_8197F BIT(13)
  23. #define BIT_PA12V_EN_8197F BIT(12)
  24. #define BIT_UA33V_EN_8197F BIT(11)
  25. #define BIT_UA12V_EN_8197F BIT(10)
  26. #define BIT_ISO_RFDIO_8197F BIT(9)
  27. #define BIT_ISO_EB2CORE_8197F BIT(8)
  28. #define BIT_ISO_DIOE_8197F BIT(7)
  29. #define BIT_ISO_WLPON2PP_8197F BIT(6)
  30. #define BIT_ISO_IP2MAC_WA2PP_8197F BIT(5)
  31. #define BIT_ISO_PD2CORE_8197F BIT(4)
  32. #define BIT_ISO_PA2PCIE_8197F BIT(3)
  33. #define BIT_ISO_UD2CORE_8197F BIT(2)
  34. #define BIT_ISO_UA2USB_8197F BIT(1)
  35. #define BIT_ISO_WD2PP_8197F BIT(0)
  36. /* 2 REG_SYS_FUNC_EN_8197F */
  37. #define BIT_FEN_MREGEN_8197F BIT(15)
  38. #define BIT_FEN_HWPDN_8197F BIT(14)
  39. #define BIT_EN_25_1_8197F BIT(13)
  40. #define BIT_FEN_ELDR_8197F BIT(12)
  41. #define BIT_FEN_DCORE_8197F BIT(11)
  42. #define BIT_FEN_CPUEN_8197F BIT(10)
  43. #define BIT_FEN_DIOE_8197F BIT(9)
  44. #define BIT_FEN_PCIED_8197F BIT(8)
  45. #define BIT_FEN_PPLL_8197F BIT(7)
  46. #define BIT_FEN_PCIEA_8197F BIT(6)
  47. #define BIT_FEN_DIO_PCIE_8197F BIT(5)
  48. #define BIT_FEN_USBD_8197F BIT(4)
  49. #define BIT_FEN_UPLL_8197F BIT(3)
  50. #define BIT_FEN_USBA_8197F BIT(2)
  51. #define BIT_FEN_BB_GLB_RSTN_8197F BIT(1)
  52. #define BIT_FEN_BBRSTB_8197F BIT(0)
  53. /* 2 REG_SYS_PW_CTRL_8197F */
  54. #define BIT_SOP_EABM_8197F BIT(31)
  55. #define BIT_SOP_ACKF_8197F BIT(30)
  56. #define BIT_SOP_ERCK_8197F BIT(29)
  57. #define BIT_SOP_ESWR_8197F BIT(28)
  58. #define BIT_SOP_PWMM_8197F BIT(27)
  59. #define BIT_SOP_EECK_8197F BIT(26)
  60. #define BIT_SOP_EXTL_8197F BIT(24)
  61. #define BIT_SYM_OP_RING_12M_8197F BIT(22)
  62. #define BIT_ROP_SWPR_8197F BIT(21)
  63. #define BIT_DIS_HW_LPLDM_8197F BIT(20)
  64. #define BIT_OPT_SWRST_WLMCU_8197F BIT(19)
  65. #define BIT_RDY_SYSPWR_8197F BIT(17)
  66. #define BIT_EN_WLON_8197F BIT(16)
  67. #define BIT_APDM_HPDN_8197F BIT(15)
  68. #define BIT_AFSM_PCIE_SUS_EN_8197F BIT(12)
  69. #define BIT_AFSM_WLSUS_EN_8197F BIT(11)
  70. #define BIT_APFM_SWLPS_8197F BIT(10)
  71. #define BIT_APFM_OFFMAC_8197F BIT(9)
  72. #define BIT_APFN_ONMAC_8197F BIT(8)
  73. #define BIT_CHIP_PDN_EN_8197F BIT(7)
  74. #define BIT_RDY_MACDIS_8197F BIT(6)
  75. #define BIT_RING_CLK_12M_EN_8197F BIT(4)
  76. #define BIT_PFM_WOWL_8197F BIT(3)
  77. #define BIT_PFM_LDKP_8197F BIT(2)
  78. #define BIT_WL_HCI_ALD_8197F BIT(1)
  79. #define BIT_PFM_LDALL_8197F BIT(0)
  80. /* 2 REG_SYS_CLK_CTRL_8197F */
  81. #define BIT_LDO_DUMMY_8197F BIT(15)
  82. #define BIT_CPU_CLK_EN_8197F BIT(14)
  83. #define BIT_SYMREG_CLK_EN_8197F BIT(13)
  84. #define BIT_HCI_CLK_EN_8197F BIT(12)
  85. #define BIT_MAC_CLK_EN_8197F BIT(11)
  86. #define BIT_SEC_CLK_EN_8197F BIT(10)
  87. #define BIT_PHY_SSC_RSTB_8197F BIT(9)
  88. #define BIT_EXT_32K_EN_8197F BIT(8)
  89. #define BIT_WL_CLK_TEST_8197F BIT(7)
  90. #define BIT_OP_SPS_PWM_EN_8197F BIT(6)
  91. #define BIT_LOADER_CLK_EN_8197F BIT(5)
  92. #define BIT_MACSLP_8197F BIT(4)
  93. #define BIT_WAKEPAD_EN_8197F BIT(3)
  94. #define BIT_ROMD16V_EN_8197F BIT(2)
  95. #define BIT_CKANA12M_EN_8197F BIT(1)
  96. #define BIT_CNTD16V_EN_8197F BIT(0)
  97. /* 2 REG_SYS_EEPROM_CTRL_8197F */
  98. #define BIT_SHIFT_VPDIDX_8197F 8
  99. #define BIT_MASK_VPDIDX_8197F 0xff
  100. #define BIT_VPDIDX_8197F(x) \
  101. (((x) & BIT_MASK_VPDIDX_8197F) << BIT_SHIFT_VPDIDX_8197F)
  102. #define BITS_VPDIDX_8197F (BIT_MASK_VPDIDX_8197F << BIT_SHIFT_VPDIDX_8197F)
  103. #define BIT_CLEAR_VPDIDX_8197F(x) ((x) & (~BITS_VPDIDX_8197F))
  104. #define BIT_GET_VPDIDX_8197F(x) \
  105. (((x) >> BIT_SHIFT_VPDIDX_8197F) & BIT_MASK_VPDIDX_8197F)
  106. #define BIT_SET_VPDIDX_8197F(x, v) \
  107. (BIT_CLEAR_VPDIDX_8197F(x) | BIT_VPDIDX_8197F(v))
  108. #define BIT_SHIFT_EEM1_0_8197F 6
  109. #define BIT_MASK_EEM1_0_8197F 0x3
  110. #define BIT_EEM1_0_8197F(x) \
  111. (((x) & BIT_MASK_EEM1_0_8197F) << BIT_SHIFT_EEM1_0_8197F)
  112. #define BITS_EEM1_0_8197F (BIT_MASK_EEM1_0_8197F << BIT_SHIFT_EEM1_0_8197F)
  113. #define BIT_CLEAR_EEM1_0_8197F(x) ((x) & (~BITS_EEM1_0_8197F))
  114. #define BIT_GET_EEM1_0_8197F(x) \
  115. (((x) >> BIT_SHIFT_EEM1_0_8197F) & BIT_MASK_EEM1_0_8197F)
  116. #define BIT_SET_EEM1_0_8197F(x, v) \
  117. (BIT_CLEAR_EEM1_0_8197F(x) | BIT_EEM1_0_8197F(v))
  118. #define BIT_AUTOLOAD_SUS_8197F BIT(5)
  119. #define BIT_EERPOMSEL_8197F BIT(4)
  120. #define BIT_EECS_V1_8197F BIT(3)
  121. #define BIT_EESK_V1_8197F BIT(2)
  122. #define BIT_EEDI_V1_8197F BIT(1)
  123. #define BIT_EEDO_V1_8197F BIT(0)
  124. /* 2 REG_EE_VPD_8197F */
  125. #define BIT_SHIFT_VPD_DATA_8197F 0
  126. #define BIT_MASK_VPD_DATA_8197F 0xffffffffL
  127. #define BIT_VPD_DATA_8197F(x) \
  128. (((x) & BIT_MASK_VPD_DATA_8197F) << BIT_SHIFT_VPD_DATA_8197F)
  129. #define BITS_VPD_DATA_8197F \
  130. (BIT_MASK_VPD_DATA_8197F << BIT_SHIFT_VPD_DATA_8197F)
  131. #define BIT_CLEAR_VPD_DATA_8197F(x) ((x) & (~BITS_VPD_DATA_8197F))
  132. #define BIT_GET_VPD_DATA_8197F(x) \
  133. (((x) >> BIT_SHIFT_VPD_DATA_8197F) & BIT_MASK_VPD_DATA_8197F)
  134. #define BIT_SET_VPD_DATA_8197F(x, v) \
  135. (BIT_CLEAR_VPD_DATA_8197F(x) | BIT_VPD_DATA_8197F(v))
  136. /* 2 REG_SYS_SWR_CTRL1_8197F */
  137. #define BIT_SW18_C2_BIT0_8197F BIT(31)
  138. #define BIT_SHIFT_SW18_C1_8197F 29
  139. #define BIT_MASK_SW18_C1_8197F 0x3
  140. #define BIT_SW18_C1_8197F(x) \
  141. (((x) & BIT_MASK_SW18_C1_8197F) << BIT_SHIFT_SW18_C1_8197F)
  142. #define BITS_SW18_C1_8197F (BIT_MASK_SW18_C1_8197F << BIT_SHIFT_SW18_C1_8197F)
  143. #define BIT_CLEAR_SW18_C1_8197F(x) ((x) & (~BITS_SW18_C1_8197F))
  144. #define BIT_GET_SW18_C1_8197F(x) \
  145. (((x) >> BIT_SHIFT_SW18_C1_8197F) & BIT_MASK_SW18_C1_8197F)
  146. #define BIT_SET_SW18_C1_8197F(x, v) \
  147. (BIT_CLEAR_SW18_C1_8197F(x) | BIT_SW18_C1_8197F(v))
  148. #define BIT_SHIFT_REG_FREQ_L_8197F 25
  149. #define BIT_MASK_REG_FREQ_L_8197F 0x7
  150. #define BIT_REG_FREQ_L_8197F(x) \
  151. (((x) & BIT_MASK_REG_FREQ_L_8197F) << BIT_SHIFT_REG_FREQ_L_8197F)
  152. #define BITS_REG_FREQ_L_8197F \
  153. (BIT_MASK_REG_FREQ_L_8197F << BIT_SHIFT_REG_FREQ_L_8197F)
  154. #define BIT_CLEAR_REG_FREQ_L_8197F(x) ((x) & (~BITS_REG_FREQ_L_8197F))
  155. #define BIT_GET_REG_FREQ_L_8197F(x) \
  156. (((x) >> BIT_SHIFT_REG_FREQ_L_8197F) & BIT_MASK_REG_FREQ_L_8197F)
  157. #define BIT_SET_REG_FREQ_L_8197F(x, v) \
  158. (BIT_CLEAR_REG_FREQ_L_8197F(x) | BIT_REG_FREQ_L_8197F(v))
  159. #define BIT_REG_EN_DUTY_8197F BIT(24)
  160. #define BIT_SHIFT_REG_MODE_8197F 22
  161. #define BIT_MASK_REG_MODE_8197F 0x3
  162. #define BIT_REG_MODE_8197F(x) \
  163. (((x) & BIT_MASK_REG_MODE_8197F) << BIT_SHIFT_REG_MODE_8197F)
  164. #define BITS_REG_MODE_8197F \
  165. (BIT_MASK_REG_MODE_8197F << BIT_SHIFT_REG_MODE_8197F)
  166. #define BIT_CLEAR_REG_MODE_8197F(x) ((x) & (~BITS_REG_MODE_8197F))
  167. #define BIT_GET_REG_MODE_8197F(x) \
  168. (((x) >> BIT_SHIFT_REG_MODE_8197F) & BIT_MASK_REG_MODE_8197F)
  169. #define BIT_SET_REG_MODE_8197F(x, v) \
  170. (BIT_CLEAR_REG_MODE_8197F(x) | BIT_REG_MODE_8197F(v))
  171. #define BIT_REG_EN_SP_8197F BIT(21)
  172. #define BIT_REG_AUTO_L_8197F BIT(20)
  173. #define BIT_SW18_SELD_BIT0_8197F BIT(19)
  174. #define BIT_SW18_POWOCP_8197F BIT(18)
  175. #define BIT_SHIFT_SW18_OCP_8197F 15
  176. #define BIT_MASK_SW18_OCP_8197F 0x7
  177. #define BIT_SW18_OCP_8197F(x) \
  178. (((x) & BIT_MASK_SW18_OCP_8197F) << BIT_SHIFT_SW18_OCP_8197F)
  179. #define BITS_SW18_OCP_8197F \
  180. (BIT_MASK_SW18_OCP_8197F << BIT_SHIFT_SW18_OCP_8197F)
  181. #define BIT_CLEAR_SW18_OCP_8197F(x) ((x) & (~BITS_SW18_OCP_8197F))
  182. #define BIT_GET_SW18_OCP_8197F(x) \
  183. (((x) >> BIT_SHIFT_SW18_OCP_8197F) & BIT_MASK_SW18_OCP_8197F)
  184. #define BIT_SET_SW18_OCP_8197F(x, v) \
  185. (BIT_CLEAR_SW18_OCP_8197F(x) | BIT_SW18_OCP_8197F(v))
  186. #define BIT_SHIFT_CF_L_BIT0_TO_1_8197F 13
  187. #define BIT_MASK_CF_L_BIT0_TO_1_8197F 0x3
  188. #define BIT_CF_L_BIT0_TO_1_8197F(x) \
  189. (((x) & BIT_MASK_CF_L_BIT0_TO_1_8197F) \
  190. << BIT_SHIFT_CF_L_BIT0_TO_1_8197F)
  191. #define BITS_CF_L_BIT0_TO_1_8197F \
  192. (BIT_MASK_CF_L_BIT0_TO_1_8197F << BIT_SHIFT_CF_L_BIT0_TO_1_8197F)
  193. #define BIT_CLEAR_CF_L_BIT0_TO_1_8197F(x) ((x) & (~BITS_CF_L_BIT0_TO_1_8197F))
  194. #define BIT_GET_CF_L_BIT0_TO_1_8197F(x) \
  195. (((x) >> BIT_SHIFT_CF_L_BIT0_TO_1_8197F) & \
  196. BIT_MASK_CF_L_BIT0_TO_1_8197F)
  197. #define BIT_SET_CF_L_BIT0_TO_1_8197F(x, v) \
  198. (BIT_CLEAR_CF_L_BIT0_TO_1_8197F(x) | BIT_CF_L_BIT0_TO_1_8197F(v))
  199. #define BIT_SW18_FPWM_8197F BIT(11)
  200. #define BIT_SW18_SWEN_8197F BIT(9)
  201. #define BIT_SW18_LDEN_8197F BIT(8)
  202. #define BIT_MAC_ID_EN_8197F BIT(7)
  203. #define BIT_WL_CTRL_XTAL_CADJ_8197F BIT(6)
  204. #define BIT_AFE_BGEN_8197F BIT(0)
  205. /* 2 REG_SYS_SWR_CTRL2_8197F */
  206. /* 2 REG_NOT_VALID_8197F */
  207. /* 2 REG_NOT_VALID_8197F */
  208. /* 2 REG_NOT_VALID_8197F */
  209. /* 2 REG_NOT_VALID_8197F */
  210. /* 2 REG_NOT_VALID_8197F */
  211. /* 2 REG_NOT_VALID_8197F */
  212. /* 2 REG_NOT_VALID_8197F */
  213. /* 2 REG_NOT_VALID_8197F */
  214. /* 2 REG_NOT_VALID_8197F */
  215. /* 2 REG_NOT_VALID_8197F */
  216. /* 2 REG_NOT_VALID_8197F */
  217. /* 2 REG_NOT_VALID_8197F */
  218. /* 2 REG_NOT_VALID_8197F */
  219. /* 2 REG_NOT_VALID_8197F */
  220. /* 2 REG_NOT_VALID_8197F */
  221. /* 2 REG_NOT_VALID_8197F */
  222. /* 2 REG_NOT_VALID_8197F */
  223. /* 2 REG_NOT_VALID_8197F */
  224. /* 2 REG_SYS_SWR_CTRL3_8197F */
  225. #define BIT_SPS18_OCP_DIS_8197F BIT(31)
  226. #define BIT_SHIFT_SPS18_OCP_TH_8197F 16
  227. #define BIT_MASK_SPS18_OCP_TH_8197F 0x7fff
  228. #define BIT_SPS18_OCP_TH_8197F(x) \
  229. (((x) & BIT_MASK_SPS18_OCP_TH_8197F) << BIT_SHIFT_SPS18_OCP_TH_8197F)
  230. #define BITS_SPS18_OCP_TH_8197F \
  231. (BIT_MASK_SPS18_OCP_TH_8197F << BIT_SHIFT_SPS18_OCP_TH_8197F)
  232. #define BIT_CLEAR_SPS18_OCP_TH_8197F(x) ((x) & (~BITS_SPS18_OCP_TH_8197F))
  233. #define BIT_GET_SPS18_OCP_TH_8197F(x) \
  234. (((x) >> BIT_SHIFT_SPS18_OCP_TH_8197F) & BIT_MASK_SPS18_OCP_TH_8197F)
  235. #define BIT_SET_SPS18_OCP_TH_8197F(x, v) \
  236. (BIT_CLEAR_SPS18_OCP_TH_8197F(x) | BIT_SPS18_OCP_TH_8197F(v))
  237. #define BIT_SHIFT_OCP_WINDOW_8197F 0
  238. #define BIT_MASK_OCP_WINDOW_8197F 0xffff
  239. #define BIT_OCP_WINDOW_8197F(x) \
  240. (((x) & BIT_MASK_OCP_WINDOW_8197F) << BIT_SHIFT_OCP_WINDOW_8197F)
  241. #define BITS_OCP_WINDOW_8197F \
  242. (BIT_MASK_OCP_WINDOW_8197F << BIT_SHIFT_OCP_WINDOW_8197F)
  243. #define BIT_CLEAR_OCP_WINDOW_8197F(x) ((x) & (~BITS_OCP_WINDOW_8197F))
  244. #define BIT_GET_OCP_WINDOW_8197F(x) \
  245. (((x) >> BIT_SHIFT_OCP_WINDOW_8197F) & BIT_MASK_OCP_WINDOW_8197F)
  246. #define BIT_SET_OCP_WINDOW_8197F(x, v) \
  247. (BIT_CLEAR_OCP_WINDOW_8197F(x) | BIT_OCP_WINDOW_8197F(v))
  248. /* 2 REG_RSV_CTRL_8197F */
  249. #define BIT_HREG_DBG_8197F BIT(23)
  250. #define BIT_WLMCUIOIF_8197F BIT(8)
  251. #define BIT_LOCK_ALL_EN_8197F BIT(7)
  252. #define BIT_R_DIS_PRST_8197F BIT(6)
  253. #define BIT_WLOCK_1C_B6_8197F BIT(5)
  254. #define BIT_WLOCK_40_8197F BIT(4)
  255. #define BIT_WLOCK_08_8197F BIT(3)
  256. #define BIT_WLOCK_04_8197F BIT(2)
  257. #define BIT_WLOCK_00_8197F BIT(1)
  258. #define BIT_WLOCK_ALL_8197F BIT(0)
  259. /* 2 REG_RF0_CTRL_8197F */
  260. #define BIT_RF0_SDMRSTB_8197F BIT(2)
  261. #define BIT_RF0_RSTB_8197F BIT(1)
  262. #define BIT_RF0_EN_8197F BIT(0)
  263. /* 2 REG_AFE_LDO_CTRL_8197F */
  264. #define BIT_SHIFT_LPLDH12_RSV_8197F 29
  265. #define BIT_MASK_LPLDH12_RSV_8197F 0x7
  266. #define BIT_LPLDH12_RSV_8197F(x) \
  267. (((x) & BIT_MASK_LPLDH12_RSV_8197F) << BIT_SHIFT_LPLDH12_RSV_8197F)
  268. #define BITS_LPLDH12_RSV_8197F \
  269. (BIT_MASK_LPLDH12_RSV_8197F << BIT_SHIFT_LPLDH12_RSV_8197F)
  270. #define BIT_CLEAR_LPLDH12_RSV_8197F(x) ((x) & (~BITS_LPLDH12_RSV_8197F))
  271. #define BIT_GET_LPLDH12_RSV_8197F(x) \
  272. (((x) >> BIT_SHIFT_LPLDH12_RSV_8197F) & BIT_MASK_LPLDH12_RSV_8197F)
  273. #define BIT_SET_LPLDH12_RSV_8197F(x, v) \
  274. (BIT_CLEAR_LPLDH12_RSV_8197F(x) | BIT_LPLDH12_RSV_8197F(v))
  275. #define BIT_LPLDH12_SLP_8197F BIT(28)
  276. #define BIT_SHIFT_LPLDH12_VADJ_8197F 24
  277. #define BIT_MASK_LPLDH12_VADJ_8197F 0xf
  278. #define BIT_LPLDH12_VADJ_8197F(x) \
  279. (((x) & BIT_MASK_LPLDH12_VADJ_8197F) << BIT_SHIFT_LPLDH12_VADJ_8197F)
  280. #define BITS_LPLDH12_VADJ_8197F \
  281. (BIT_MASK_LPLDH12_VADJ_8197F << BIT_SHIFT_LPLDH12_VADJ_8197F)
  282. #define BIT_CLEAR_LPLDH12_VADJ_8197F(x) ((x) & (~BITS_LPLDH12_VADJ_8197F))
  283. #define BIT_GET_LPLDH12_VADJ_8197F(x) \
  284. (((x) >> BIT_SHIFT_LPLDH12_VADJ_8197F) & BIT_MASK_LPLDH12_VADJ_8197F)
  285. #define BIT_SET_LPLDH12_VADJ_8197F(x, v) \
  286. (BIT_CLEAR_LPLDH12_VADJ_8197F(x) | BIT_LPLDH12_VADJ_8197F(v))
  287. #define BIT_LDH12_EN_8197F BIT(16)
  288. #define BIT_POW_REGU_P1_8197F BIT(10)
  289. #define BIT_LDOV12W_EN_8197F BIT(8)
  290. #define BIT_EX_XTAL_DRV_DIGI_8197F BIT(7)
  291. #define BIT_EX_XTAL_DRV_USB_8197F BIT(6)
  292. #define BIT_EX_XTAL_DRV_AFE_8197F BIT(5)
  293. #define BIT_EX_XTAL_DRV_RF2_8197F BIT(4)
  294. #define BIT_EX_XTAL_DRV_RF1_8197F BIT(3)
  295. #define BIT_POW_REGU_P0_8197F BIT(2)
  296. /* 2 REG_NOT_VALID_8197F */
  297. #define BIT_POW_PLL_LDO_8197F BIT(0)
  298. /* 2 REG_AFE_CTRL1_8197F */
  299. #define BIT_AGPIO_GPE_8197F BIT(31)
  300. #define BIT_SHIFT_XTAL_CAP_XI_8197F 25
  301. #define BIT_MASK_XTAL_CAP_XI_8197F 0x3f
  302. #define BIT_XTAL_CAP_XI_8197F(x) \
  303. (((x) & BIT_MASK_XTAL_CAP_XI_8197F) << BIT_SHIFT_XTAL_CAP_XI_8197F)
  304. #define BITS_XTAL_CAP_XI_8197F \
  305. (BIT_MASK_XTAL_CAP_XI_8197F << BIT_SHIFT_XTAL_CAP_XI_8197F)
  306. #define BIT_CLEAR_XTAL_CAP_XI_8197F(x) ((x) & (~BITS_XTAL_CAP_XI_8197F))
  307. #define BIT_GET_XTAL_CAP_XI_8197F(x) \
  308. (((x) >> BIT_SHIFT_XTAL_CAP_XI_8197F) & BIT_MASK_XTAL_CAP_XI_8197F)
  309. #define BIT_SET_XTAL_CAP_XI_8197F(x, v) \
  310. (BIT_CLEAR_XTAL_CAP_XI_8197F(x) | BIT_XTAL_CAP_XI_8197F(v))
  311. #define BIT_SHIFT_XTAL_DRV_DIGI_8197F 23
  312. #define BIT_MASK_XTAL_DRV_DIGI_8197F 0x3
  313. #define BIT_XTAL_DRV_DIGI_8197F(x) \
  314. (((x) & BIT_MASK_XTAL_DRV_DIGI_8197F) << BIT_SHIFT_XTAL_DRV_DIGI_8197F)
  315. #define BITS_XTAL_DRV_DIGI_8197F \
  316. (BIT_MASK_XTAL_DRV_DIGI_8197F << BIT_SHIFT_XTAL_DRV_DIGI_8197F)
  317. #define BIT_CLEAR_XTAL_DRV_DIGI_8197F(x) ((x) & (~BITS_XTAL_DRV_DIGI_8197F))
  318. #define BIT_GET_XTAL_DRV_DIGI_8197F(x) \
  319. (((x) >> BIT_SHIFT_XTAL_DRV_DIGI_8197F) & BIT_MASK_XTAL_DRV_DIGI_8197F)
  320. #define BIT_SET_XTAL_DRV_DIGI_8197F(x, v) \
  321. (BIT_CLEAR_XTAL_DRV_DIGI_8197F(x) | BIT_XTAL_DRV_DIGI_8197F(v))
  322. #define BIT_XTAL_DRV_USB_BIT1_8197F BIT(22)
  323. #define BIT_SHIFT_MAC_CLK_SEL_8197F 20
  324. #define BIT_MASK_MAC_CLK_SEL_8197F 0x3
  325. #define BIT_MAC_CLK_SEL_8197F(x) \
  326. (((x) & BIT_MASK_MAC_CLK_SEL_8197F) << BIT_SHIFT_MAC_CLK_SEL_8197F)
  327. #define BITS_MAC_CLK_SEL_8197F \
  328. (BIT_MASK_MAC_CLK_SEL_8197F << BIT_SHIFT_MAC_CLK_SEL_8197F)
  329. #define BIT_CLEAR_MAC_CLK_SEL_8197F(x) ((x) & (~BITS_MAC_CLK_SEL_8197F))
  330. #define BIT_GET_MAC_CLK_SEL_8197F(x) \
  331. (((x) >> BIT_SHIFT_MAC_CLK_SEL_8197F) & BIT_MASK_MAC_CLK_SEL_8197F)
  332. #define BIT_SET_MAC_CLK_SEL_8197F(x, v) \
  333. (BIT_CLEAR_MAC_CLK_SEL_8197F(x) | BIT_MAC_CLK_SEL_8197F(v))
  334. #define BIT_XTAL_DRV_USB_BIT0_8197F BIT(19)
  335. #define BIT_SHIFT_XTAL_DRV_AFE_8197F 17
  336. #define BIT_MASK_XTAL_DRV_AFE_8197F 0x3
  337. #define BIT_XTAL_DRV_AFE_8197F(x) \
  338. (((x) & BIT_MASK_XTAL_DRV_AFE_8197F) << BIT_SHIFT_XTAL_DRV_AFE_8197F)
  339. #define BITS_XTAL_DRV_AFE_8197F \
  340. (BIT_MASK_XTAL_DRV_AFE_8197F << BIT_SHIFT_XTAL_DRV_AFE_8197F)
  341. #define BIT_CLEAR_XTAL_DRV_AFE_8197F(x) ((x) & (~BITS_XTAL_DRV_AFE_8197F))
  342. #define BIT_GET_XTAL_DRV_AFE_8197F(x) \
  343. (((x) >> BIT_SHIFT_XTAL_DRV_AFE_8197F) & BIT_MASK_XTAL_DRV_AFE_8197F)
  344. #define BIT_SET_XTAL_DRV_AFE_8197F(x, v) \
  345. (BIT_CLEAR_XTAL_DRV_AFE_8197F(x) | BIT_XTAL_DRV_AFE_8197F(v))
  346. #define BIT_SHIFT_XTAL_DRV_RF2_8197F 15
  347. #define BIT_MASK_XTAL_DRV_RF2_8197F 0x3
  348. #define BIT_XTAL_DRV_RF2_8197F(x) \
  349. (((x) & BIT_MASK_XTAL_DRV_RF2_8197F) << BIT_SHIFT_XTAL_DRV_RF2_8197F)
  350. #define BITS_XTAL_DRV_RF2_8197F \
  351. (BIT_MASK_XTAL_DRV_RF2_8197F << BIT_SHIFT_XTAL_DRV_RF2_8197F)
  352. #define BIT_CLEAR_XTAL_DRV_RF2_8197F(x) ((x) & (~BITS_XTAL_DRV_RF2_8197F))
  353. #define BIT_GET_XTAL_DRV_RF2_8197F(x) \
  354. (((x) >> BIT_SHIFT_XTAL_DRV_RF2_8197F) & BIT_MASK_XTAL_DRV_RF2_8197F)
  355. #define BIT_SET_XTAL_DRV_RF2_8197F(x, v) \
  356. (BIT_CLEAR_XTAL_DRV_RF2_8197F(x) | BIT_XTAL_DRV_RF2_8197F(v))
  357. #define BIT_SHIFT_XTAL_DRV_RF1_8197F 13
  358. #define BIT_MASK_XTAL_DRV_RF1_8197F 0x3
  359. #define BIT_XTAL_DRV_RF1_8197F(x) \
  360. (((x) & BIT_MASK_XTAL_DRV_RF1_8197F) << BIT_SHIFT_XTAL_DRV_RF1_8197F)
  361. #define BITS_XTAL_DRV_RF1_8197F \
  362. (BIT_MASK_XTAL_DRV_RF1_8197F << BIT_SHIFT_XTAL_DRV_RF1_8197F)
  363. #define BIT_CLEAR_XTAL_DRV_RF1_8197F(x) ((x) & (~BITS_XTAL_DRV_RF1_8197F))
  364. #define BIT_GET_XTAL_DRV_RF1_8197F(x) \
  365. (((x) >> BIT_SHIFT_XTAL_DRV_RF1_8197F) & BIT_MASK_XTAL_DRV_RF1_8197F)
  366. #define BIT_SET_XTAL_DRV_RF1_8197F(x, v) \
  367. (BIT_CLEAR_XTAL_DRV_RF1_8197F(x) | BIT_XTAL_DRV_RF1_8197F(v))
  368. #define BIT_XTAL_DELAY_DIGI_8197F BIT(12)
  369. #define BIT_XTAL_DELAY_USB_8197F BIT(11)
  370. #define BIT_XTAL_DELAY_AFE_8197F BIT(10)
  371. #define BIT_XTAL_LP_V1_8197F BIT(9)
  372. #define BIT_XTAL_GM_SEP_V1_8197F BIT(8)
  373. #define BIT_XTAL_LDO_VREF_V1_8197F BIT(7)
  374. #define BIT_XTAL_XQSEL_RF_8197F BIT(6)
  375. #define BIT_XTAL_XQSEL_8197F BIT(5)
  376. #define BIT_SHIFT_XTAL_GMN_V1_8197F 3
  377. #define BIT_MASK_XTAL_GMN_V1_8197F 0x3
  378. #define BIT_XTAL_GMN_V1_8197F(x) \
  379. (((x) & BIT_MASK_XTAL_GMN_V1_8197F) << BIT_SHIFT_XTAL_GMN_V1_8197F)
  380. #define BITS_XTAL_GMN_V1_8197F \
  381. (BIT_MASK_XTAL_GMN_V1_8197F << BIT_SHIFT_XTAL_GMN_V1_8197F)
  382. #define BIT_CLEAR_XTAL_GMN_V1_8197F(x) ((x) & (~BITS_XTAL_GMN_V1_8197F))
  383. #define BIT_GET_XTAL_GMN_V1_8197F(x) \
  384. (((x) >> BIT_SHIFT_XTAL_GMN_V1_8197F) & BIT_MASK_XTAL_GMN_V1_8197F)
  385. #define BIT_SET_XTAL_GMN_V1_8197F(x, v) \
  386. (BIT_CLEAR_XTAL_GMN_V1_8197F(x) | BIT_XTAL_GMN_V1_8197F(v))
  387. #define BIT_SHIFT_XTAL_GMP_V1_8197F 1
  388. #define BIT_MASK_XTAL_GMP_V1_8197F 0x3
  389. #define BIT_XTAL_GMP_V1_8197F(x) \
  390. (((x) & BIT_MASK_XTAL_GMP_V1_8197F) << BIT_SHIFT_XTAL_GMP_V1_8197F)
  391. #define BITS_XTAL_GMP_V1_8197F \
  392. (BIT_MASK_XTAL_GMP_V1_8197F << BIT_SHIFT_XTAL_GMP_V1_8197F)
  393. #define BIT_CLEAR_XTAL_GMP_V1_8197F(x) ((x) & (~BITS_XTAL_GMP_V1_8197F))
  394. #define BIT_GET_XTAL_GMP_V1_8197F(x) \
  395. (((x) >> BIT_SHIFT_XTAL_GMP_V1_8197F) & BIT_MASK_XTAL_GMP_V1_8197F)
  396. #define BIT_SET_XTAL_GMP_V1_8197F(x, v) \
  397. (BIT_CLEAR_XTAL_GMP_V1_8197F(x) | BIT_XTAL_GMP_V1_8197F(v))
  398. #define BIT_XTAL_EN_8197F BIT(0)
  399. /* 2 REG_AFE_CTRL2_8197F */
  400. #define BIT_SHIFT_RS_SET_V2_8197F 26
  401. #define BIT_MASK_RS_SET_V2_8197F 0x7
  402. #define BIT_RS_SET_V2_8197F(x) \
  403. (((x) & BIT_MASK_RS_SET_V2_8197F) << BIT_SHIFT_RS_SET_V2_8197F)
  404. #define BITS_RS_SET_V2_8197F \
  405. (BIT_MASK_RS_SET_V2_8197F << BIT_SHIFT_RS_SET_V2_8197F)
  406. #define BIT_CLEAR_RS_SET_V2_8197F(x) ((x) & (~BITS_RS_SET_V2_8197F))
  407. #define BIT_GET_RS_SET_V2_8197F(x) \
  408. (((x) >> BIT_SHIFT_RS_SET_V2_8197F) & BIT_MASK_RS_SET_V2_8197F)
  409. #define BIT_SET_RS_SET_V2_8197F(x, v) \
  410. (BIT_CLEAR_RS_SET_V2_8197F(x) | BIT_RS_SET_V2_8197F(v))
  411. #define BIT_SHIFT_CP_BIAS_V2_8197F 18
  412. #define BIT_MASK_CP_BIAS_V2_8197F 0x7
  413. #define BIT_CP_BIAS_V2_8197F(x) \
  414. (((x) & BIT_MASK_CP_BIAS_V2_8197F) << BIT_SHIFT_CP_BIAS_V2_8197F)
  415. #define BITS_CP_BIAS_V2_8197F \
  416. (BIT_MASK_CP_BIAS_V2_8197F << BIT_SHIFT_CP_BIAS_V2_8197F)
  417. #define BIT_CLEAR_CP_BIAS_V2_8197F(x) ((x) & (~BITS_CP_BIAS_V2_8197F))
  418. #define BIT_GET_CP_BIAS_V2_8197F(x) \
  419. (((x) >> BIT_SHIFT_CP_BIAS_V2_8197F) & BIT_MASK_CP_BIAS_V2_8197F)
  420. #define BIT_SET_CP_BIAS_V2_8197F(x, v) \
  421. (BIT_CLEAR_CP_BIAS_V2_8197F(x) | BIT_CP_BIAS_V2_8197F(v))
  422. #define BIT_FREF_SEL_8197F BIT(16)
  423. #define BIT_SHIFT_MCCO_V2_8197F 14
  424. #define BIT_MASK_MCCO_V2_8197F 0x3
  425. #define BIT_MCCO_V2_8197F(x) \
  426. (((x) & BIT_MASK_MCCO_V2_8197F) << BIT_SHIFT_MCCO_V2_8197F)
  427. #define BITS_MCCO_V2_8197F (BIT_MASK_MCCO_V2_8197F << BIT_SHIFT_MCCO_V2_8197F)
  428. #define BIT_CLEAR_MCCO_V2_8197F(x) ((x) & (~BITS_MCCO_V2_8197F))
  429. #define BIT_GET_MCCO_V2_8197F(x) \
  430. (((x) >> BIT_SHIFT_MCCO_V2_8197F) & BIT_MASK_MCCO_V2_8197F)
  431. #define BIT_SET_MCCO_V2_8197F(x, v) \
  432. (BIT_CLEAR_MCCO_V2_8197F(x) | BIT_MCCO_V2_8197F(v))
  433. #define BIT_SHIFT_CK320_EN_8197F 12
  434. #define BIT_MASK_CK320_EN_8197F 0x3
  435. #define BIT_CK320_EN_8197F(x) \
  436. (((x) & BIT_MASK_CK320_EN_8197F) << BIT_SHIFT_CK320_EN_8197F)
  437. #define BITS_CK320_EN_8197F \
  438. (BIT_MASK_CK320_EN_8197F << BIT_SHIFT_CK320_EN_8197F)
  439. #define BIT_CLEAR_CK320_EN_8197F(x) ((x) & (~BITS_CK320_EN_8197F))
  440. #define BIT_GET_CK320_EN_8197F(x) \
  441. (((x) >> BIT_SHIFT_CK320_EN_8197F) & BIT_MASK_CK320_EN_8197F)
  442. #define BIT_SET_CK320_EN_8197F(x, v) \
  443. (BIT_CLEAR_CK320_EN_8197F(x) | BIT_CK320_EN_8197F(v))
  444. #define BIT_AGPIO_GPO_8197F BIT(9)
  445. #define BIT_SHIFT_AGPIO_DRV_8197F 7
  446. #define BIT_MASK_AGPIO_DRV_8197F 0x3
  447. #define BIT_AGPIO_DRV_8197F(x) \
  448. (((x) & BIT_MASK_AGPIO_DRV_8197F) << BIT_SHIFT_AGPIO_DRV_8197F)
  449. #define BITS_AGPIO_DRV_8197F \
  450. (BIT_MASK_AGPIO_DRV_8197F << BIT_SHIFT_AGPIO_DRV_8197F)
  451. #define BIT_CLEAR_AGPIO_DRV_8197F(x) ((x) & (~BITS_AGPIO_DRV_8197F))
  452. #define BIT_GET_AGPIO_DRV_8197F(x) \
  453. (((x) >> BIT_SHIFT_AGPIO_DRV_8197F) & BIT_MASK_AGPIO_DRV_8197F)
  454. #define BIT_SET_AGPIO_DRV_8197F(x, v) \
  455. (BIT_CLEAR_AGPIO_DRV_8197F(x) | BIT_AGPIO_DRV_8197F(v))
  456. #define BIT_SHIFT_XTAL_CAP_XO_8197F 1
  457. #define BIT_MASK_XTAL_CAP_XO_8197F 0x3f
  458. #define BIT_XTAL_CAP_XO_8197F(x) \
  459. (((x) & BIT_MASK_XTAL_CAP_XO_8197F) << BIT_SHIFT_XTAL_CAP_XO_8197F)
  460. #define BITS_XTAL_CAP_XO_8197F \
  461. (BIT_MASK_XTAL_CAP_XO_8197F << BIT_SHIFT_XTAL_CAP_XO_8197F)
  462. #define BIT_CLEAR_XTAL_CAP_XO_8197F(x) ((x) & (~BITS_XTAL_CAP_XO_8197F))
  463. #define BIT_GET_XTAL_CAP_XO_8197F(x) \
  464. (((x) >> BIT_SHIFT_XTAL_CAP_XO_8197F) & BIT_MASK_XTAL_CAP_XO_8197F)
  465. #define BIT_SET_XTAL_CAP_XO_8197F(x, v) \
  466. (BIT_CLEAR_XTAL_CAP_XO_8197F(x) | BIT_XTAL_CAP_XO_8197F(v))
  467. #define BIT_POW_PLL_8197F BIT(0)
  468. /* 2 REG_AFE_CTRL3_8197F */
  469. #define BIT_SHIFT_PS_V2_8197F 7
  470. #define BIT_MASK_PS_V2_8197F 0x7
  471. #define BIT_PS_V2_8197F(x) \
  472. (((x) & BIT_MASK_PS_V2_8197F) << BIT_SHIFT_PS_V2_8197F)
  473. #define BITS_PS_V2_8197F (BIT_MASK_PS_V2_8197F << BIT_SHIFT_PS_V2_8197F)
  474. #define BIT_CLEAR_PS_V2_8197F(x) ((x) & (~BITS_PS_V2_8197F))
  475. #define BIT_GET_PS_V2_8197F(x) \
  476. (((x) >> BIT_SHIFT_PS_V2_8197F) & BIT_MASK_PS_V2_8197F)
  477. #define BIT_SET_PS_V2_8197F(x, v) \
  478. (BIT_CLEAR_PS_V2_8197F(x) | BIT_PS_V2_8197F(v))
  479. #define BIT_PSEN_8197F BIT(6)
  480. #define BIT_DOGENB_8197F BIT(5)
  481. /* 2 REG_EFUSE_CTRL_8197F */
  482. #define BIT_EF_FLAG_8197F BIT(31)
  483. #define BIT_SHIFT_EF_PGPD_8197F 28
  484. #define BIT_MASK_EF_PGPD_8197F 0x7
  485. #define BIT_EF_PGPD_8197F(x) \
  486. (((x) & BIT_MASK_EF_PGPD_8197F) << BIT_SHIFT_EF_PGPD_8197F)
  487. #define BITS_EF_PGPD_8197F (BIT_MASK_EF_PGPD_8197F << BIT_SHIFT_EF_PGPD_8197F)
  488. #define BIT_CLEAR_EF_PGPD_8197F(x) ((x) & (~BITS_EF_PGPD_8197F))
  489. #define BIT_GET_EF_PGPD_8197F(x) \
  490. (((x) >> BIT_SHIFT_EF_PGPD_8197F) & BIT_MASK_EF_PGPD_8197F)
  491. #define BIT_SET_EF_PGPD_8197F(x, v) \
  492. (BIT_CLEAR_EF_PGPD_8197F(x) | BIT_EF_PGPD_8197F(v))
  493. #define BIT_SHIFT_EF_RDT_8197F 24
  494. #define BIT_MASK_EF_RDT_8197F 0xf
  495. #define BIT_EF_RDT_8197F(x) \
  496. (((x) & BIT_MASK_EF_RDT_8197F) << BIT_SHIFT_EF_RDT_8197F)
  497. #define BITS_EF_RDT_8197F (BIT_MASK_EF_RDT_8197F << BIT_SHIFT_EF_RDT_8197F)
  498. #define BIT_CLEAR_EF_RDT_8197F(x) ((x) & (~BITS_EF_RDT_8197F))
  499. #define BIT_GET_EF_RDT_8197F(x) \
  500. (((x) >> BIT_SHIFT_EF_RDT_8197F) & BIT_MASK_EF_RDT_8197F)
  501. #define BIT_SET_EF_RDT_8197F(x, v) \
  502. (BIT_CLEAR_EF_RDT_8197F(x) | BIT_EF_RDT_8197F(v))
  503. #define BIT_SHIFT_EF_PGTS_8197F 20
  504. #define BIT_MASK_EF_PGTS_8197F 0xf
  505. #define BIT_EF_PGTS_8197F(x) \
  506. (((x) & BIT_MASK_EF_PGTS_8197F) << BIT_SHIFT_EF_PGTS_8197F)
  507. #define BITS_EF_PGTS_8197F (BIT_MASK_EF_PGTS_8197F << BIT_SHIFT_EF_PGTS_8197F)
  508. #define BIT_CLEAR_EF_PGTS_8197F(x) ((x) & (~BITS_EF_PGTS_8197F))
  509. #define BIT_GET_EF_PGTS_8197F(x) \
  510. (((x) >> BIT_SHIFT_EF_PGTS_8197F) & BIT_MASK_EF_PGTS_8197F)
  511. #define BIT_SET_EF_PGTS_8197F(x, v) \
  512. (BIT_CLEAR_EF_PGTS_8197F(x) | BIT_EF_PGTS_8197F(v))
  513. #define BIT_EF_PDWN_8197F BIT(19)
  514. #define BIT_EF_ALDEN_8197F BIT(18)
  515. #define BIT_SHIFT_EF_ADDR_8197F 8
  516. #define BIT_MASK_EF_ADDR_8197F 0x3ff
  517. #define BIT_EF_ADDR_8197F(x) \
  518. (((x) & BIT_MASK_EF_ADDR_8197F) << BIT_SHIFT_EF_ADDR_8197F)
  519. #define BITS_EF_ADDR_8197F (BIT_MASK_EF_ADDR_8197F << BIT_SHIFT_EF_ADDR_8197F)
  520. #define BIT_CLEAR_EF_ADDR_8197F(x) ((x) & (~BITS_EF_ADDR_8197F))
  521. #define BIT_GET_EF_ADDR_8197F(x) \
  522. (((x) >> BIT_SHIFT_EF_ADDR_8197F) & BIT_MASK_EF_ADDR_8197F)
  523. #define BIT_SET_EF_ADDR_8197F(x, v) \
  524. (BIT_CLEAR_EF_ADDR_8197F(x) | BIT_EF_ADDR_8197F(v))
  525. #define BIT_SHIFT_EF_DATA_8197F 0
  526. #define BIT_MASK_EF_DATA_8197F 0xff
  527. #define BIT_EF_DATA_8197F(x) \
  528. (((x) & BIT_MASK_EF_DATA_8197F) << BIT_SHIFT_EF_DATA_8197F)
  529. #define BITS_EF_DATA_8197F (BIT_MASK_EF_DATA_8197F << BIT_SHIFT_EF_DATA_8197F)
  530. #define BIT_CLEAR_EF_DATA_8197F(x) ((x) & (~BITS_EF_DATA_8197F))
  531. #define BIT_GET_EF_DATA_8197F(x) \
  532. (((x) >> BIT_SHIFT_EF_DATA_8197F) & BIT_MASK_EF_DATA_8197F)
  533. #define BIT_SET_EF_DATA_8197F(x, v) \
  534. (BIT_CLEAR_EF_DATA_8197F(x) | BIT_EF_DATA_8197F(v))
  535. /* 2 REG_LDO_EFUSE_CTRL_8197F */
  536. #define BIT_LDOE25_EN_8197F BIT(31)
  537. #define BIT_SHIFT_LDOE25_V12ADJ_L_8197F 27
  538. #define BIT_MASK_LDOE25_V12ADJ_L_8197F 0xf
  539. #define BIT_LDOE25_V12ADJ_L_8197F(x) \
  540. (((x) & BIT_MASK_LDOE25_V12ADJ_L_8197F) \
  541. << BIT_SHIFT_LDOE25_V12ADJ_L_8197F)
  542. #define BITS_LDOE25_V12ADJ_L_8197F \
  543. (BIT_MASK_LDOE25_V12ADJ_L_8197F << BIT_SHIFT_LDOE25_V12ADJ_L_8197F)
  544. #define BIT_CLEAR_LDOE25_V12ADJ_L_8197F(x) ((x) & (~BITS_LDOE25_V12ADJ_L_8197F))
  545. #define BIT_GET_LDOE25_V12ADJ_L_8197F(x) \
  546. (((x) >> BIT_SHIFT_LDOE25_V12ADJ_L_8197F) & \
  547. BIT_MASK_LDOE25_V12ADJ_L_8197F)
  548. #define BIT_SET_LDOE25_V12ADJ_L_8197F(x, v) \
  549. (BIT_CLEAR_LDOE25_V12ADJ_L_8197F(x) | BIT_LDOE25_V12ADJ_L_8197F(v))
  550. #define BIT_SHIFT_EF_SCAN_START_V1_8197F 16
  551. #define BIT_MASK_EF_SCAN_START_V1_8197F 0x3ff
  552. #define BIT_EF_SCAN_START_V1_8197F(x) \
  553. (((x) & BIT_MASK_EF_SCAN_START_V1_8197F) \
  554. << BIT_SHIFT_EF_SCAN_START_V1_8197F)
  555. #define BITS_EF_SCAN_START_V1_8197F \
  556. (BIT_MASK_EF_SCAN_START_V1_8197F << BIT_SHIFT_EF_SCAN_START_V1_8197F)
  557. #define BIT_CLEAR_EF_SCAN_START_V1_8197F(x) \
  558. ((x) & (~BITS_EF_SCAN_START_V1_8197F))
  559. #define BIT_GET_EF_SCAN_START_V1_8197F(x) \
  560. (((x) >> BIT_SHIFT_EF_SCAN_START_V1_8197F) & \
  561. BIT_MASK_EF_SCAN_START_V1_8197F)
  562. #define BIT_SET_EF_SCAN_START_V1_8197F(x, v) \
  563. (BIT_CLEAR_EF_SCAN_START_V1_8197F(x) | BIT_EF_SCAN_START_V1_8197F(v))
  564. #define BIT_SHIFT_EF_SCAN_END_8197F 12
  565. #define BIT_MASK_EF_SCAN_END_8197F 0xf
  566. #define BIT_EF_SCAN_END_8197F(x) \
  567. (((x) & BIT_MASK_EF_SCAN_END_8197F) << BIT_SHIFT_EF_SCAN_END_8197F)
  568. #define BITS_EF_SCAN_END_8197F \
  569. (BIT_MASK_EF_SCAN_END_8197F << BIT_SHIFT_EF_SCAN_END_8197F)
  570. #define BIT_CLEAR_EF_SCAN_END_8197F(x) ((x) & (~BITS_EF_SCAN_END_8197F))
  571. #define BIT_GET_EF_SCAN_END_8197F(x) \
  572. (((x) >> BIT_SHIFT_EF_SCAN_END_8197F) & BIT_MASK_EF_SCAN_END_8197F)
  573. #define BIT_SET_EF_SCAN_END_8197F(x, v) \
  574. (BIT_CLEAR_EF_SCAN_END_8197F(x) | BIT_EF_SCAN_END_8197F(v))
  575. #define BIT_SHIFT_EF_CELL_SEL_8197F 8
  576. #define BIT_MASK_EF_CELL_SEL_8197F 0x3
  577. #define BIT_EF_CELL_SEL_8197F(x) \
  578. (((x) & BIT_MASK_EF_CELL_SEL_8197F) << BIT_SHIFT_EF_CELL_SEL_8197F)
  579. #define BITS_EF_CELL_SEL_8197F \
  580. (BIT_MASK_EF_CELL_SEL_8197F << BIT_SHIFT_EF_CELL_SEL_8197F)
  581. #define BIT_CLEAR_EF_CELL_SEL_8197F(x) ((x) & (~BITS_EF_CELL_SEL_8197F))
  582. #define BIT_GET_EF_CELL_SEL_8197F(x) \
  583. (((x) >> BIT_SHIFT_EF_CELL_SEL_8197F) & BIT_MASK_EF_CELL_SEL_8197F)
  584. #define BIT_SET_EF_CELL_SEL_8197F(x, v) \
  585. (BIT_CLEAR_EF_CELL_SEL_8197F(x) | BIT_EF_CELL_SEL_8197F(v))
  586. #define BIT_EF_TRPT_8197F BIT(7)
  587. #define BIT_SHIFT_EF_TTHD_8197F 0
  588. #define BIT_MASK_EF_TTHD_8197F 0x7f
  589. #define BIT_EF_TTHD_8197F(x) \
  590. (((x) & BIT_MASK_EF_TTHD_8197F) << BIT_SHIFT_EF_TTHD_8197F)
  591. #define BITS_EF_TTHD_8197F (BIT_MASK_EF_TTHD_8197F << BIT_SHIFT_EF_TTHD_8197F)
  592. #define BIT_CLEAR_EF_TTHD_8197F(x) ((x) & (~BITS_EF_TTHD_8197F))
  593. #define BIT_GET_EF_TTHD_8197F(x) \
  594. (((x) >> BIT_SHIFT_EF_TTHD_8197F) & BIT_MASK_EF_TTHD_8197F)
  595. #define BIT_SET_EF_TTHD_8197F(x, v) \
  596. (BIT_CLEAR_EF_TTHD_8197F(x) | BIT_EF_TTHD_8197F(v))
  597. /* 2 REG_PWR_OPTION_CTRL_8197F */
  598. #define BIT_SHIFT_DBG_SEL_V1_8197F 16
  599. #define BIT_MASK_DBG_SEL_V1_8197F 0xff
  600. #define BIT_DBG_SEL_V1_8197F(x) \
  601. (((x) & BIT_MASK_DBG_SEL_V1_8197F) << BIT_SHIFT_DBG_SEL_V1_8197F)
  602. #define BITS_DBG_SEL_V1_8197F \
  603. (BIT_MASK_DBG_SEL_V1_8197F << BIT_SHIFT_DBG_SEL_V1_8197F)
  604. #define BIT_CLEAR_DBG_SEL_V1_8197F(x) ((x) & (~BITS_DBG_SEL_V1_8197F))
  605. #define BIT_GET_DBG_SEL_V1_8197F(x) \
  606. (((x) >> BIT_SHIFT_DBG_SEL_V1_8197F) & BIT_MASK_DBG_SEL_V1_8197F)
  607. #define BIT_SET_DBG_SEL_V1_8197F(x, v) \
  608. (BIT_CLEAR_DBG_SEL_V1_8197F(x) | BIT_DBG_SEL_V1_8197F(v))
  609. #define BIT_SHIFT_DBG_SEL_BYTE_8197F 14
  610. #define BIT_MASK_DBG_SEL_BYTE_8197F 0x3
  611. #define BIT_DBG_SEL_BYTE_8197F(x) \
  612. (((x) & BIT_MASK_DBG_SEL_BYTE_8197F) << BIT_SHIFT_DBG_SEL_BYTE_8197F)
  613. #define BITS_DBG_SEL_BYTE_8197F \
  614. (BIT_MASK_DBG_SEL_BYTE_8197F << BIT_SHIFT_DBG_SEL_BYTE_8197F)
  615. #define BIT_CLEAR_DBG_SEL_BYTE_8197F(x) ((x) & (~BITS_DBG_SEL_BYTE_8197F))
  616. #define BIT_GET_DBG_SEL_BYTE_8197F(x) \
  617. (((x) >> BIT_SHIFT_DBG_SEL_BYTE_8197F) & BIT_MASK_DBG_SEL_BYTE_8197F)
  618. #define BIT_SET_DBG_SEL_BYTE_8197F(x, v) \
  619. (BIT_CLEAR_DBG_SEL_BYTE_8197F(x) | BIT_DBG_SEL_BYTE_8197F(v))
  620. #define BIT_SHIFT_STD_L1_V1_8197F 12
  621. #define BIT_MASK_STD_L1_V1_8197F 0x3
  622. #define BIT_STD_L1_V1_8197F(x) \
  623. (((x) & BIT_MASK_STD_L1_V1_8197F) << BIT_SHIFT_STD_L1_V1_8197F)
  624. #define BITS_STD_L1_V1_8197F \
  625. (BIT_MASK_STD_L1_V1_8197F << BIT_SHIFT_STD_L1_V1_8197F)
  626. #define BIT_CLEAR_STD_L1_V1_8197F(x) ((x) & (~BITS_STD_L1_V1_8197F))
  627. #define BIT_GET_STD_L1_V1_8197F(x) \
  628. (((x) >> BIT_SHIFT_STD_L1_V1_8197F) & BIT_MASK_STD_L1_V1_8197F)
  629. #define BIT_SET_STD_L1_V1_8197F(x, v) \
  630. (BIT_CLEAR_STD_L1_V1_8197F(x) | BIT_STD_L1_V1_8197F(v))
  631. #define BIT_SYSON_DBG_PAD_E2_8197F BIT(11)
  632. #define BIT_SYSON_LED_PAD_E2_8197F BIT(10)
  633. #define BIT_SYSON_GPEE_PAD_E2_8197F BIT(9)
  634. #define BIT_SYSON_PCI_PAD_E2_8197F BIT(8)
  635. #define BIT_AUTO_SW_LDO_VOL_EN_8197F BIT(7)
  636. #define BIT_SHIFT_SYSON_SPS0WWV_WT_8197F 4
  637. #define BIT_MASK_SYSON_SPS0WWV_WT_8197F 0x3
  638. #define BIT_SYSON_SPS0WWV_WT_8197F(x) \
  639. (((x) & BIT_MASK_SYSON_SPS0WWV_WT_8197F) \
  640. << BIT_SHIFT_SYSON_SPS0WWV_WT_8197F)
  641. #define BITS_SYSON_SPS0WWV_WT_8197F \
  642. (BIT_MASK_SYSON_SPS0WWV_WT_8197F << BIT_SHIFT_SYSON_SPS0WWV_WT_8197F)
  643. #define BIT_CLEAR_SYSON_SPS0WWV_WT_8197F(x) \
  644. ((x) & (~BITS_SYSON_SPS0WWV_WT_8197F))
  645. #define BIT_GET_SYSON_SPS0WWV_WT_8197F(x) \
  646. (((x) >> BIT_SHIFT_SYSON_SPS0WWV_WT_8197F) & \
  647. BIT_MASK_SYSON_SPS0WWV_WT_8197F)
  648. #define BIT_SET_SYSON_SPS0WWV_WT_8197F(x, v) \
  649. (BIT_CLEAR_SYSON_SPS0WWV_WT_8197F(x) | BIT_SYSON_SPS0WWV_WT_8197F(v))
  650. #define BIT_SHIFT_SYSON_SPS0LDO_WT_8197F 2
  651. #define BIT_MASK_SYSON_SPS0LDO_WT_8197F 0x3
  652. #define BIT_SYSON_SPS0LDO_WT_8197F(x) \
  653. (((x) & BIT_MASK_SYSON_SPS0LDO_WT_8197F) \
  654. << BIT_SHIFT_SYSON_SPS0LDO_WT_8197F)
  655. #define BITS_SYSON_SPS0LDO_WT_8197F \
  656. (BIT_MASK_SYSON_SPS0LDO_WT_8197F << BIT_SHIFT_SYSON_SPS0LDO_WT_8197F)
  657. #define BIT_CLEAR_SYSON_SPS0LDO_WT_8197F(x) \
  658. ((x) & (~BITS_SYSON_SPS0LDO_WT_8197F))
  659. #define BIT_GET_SYSON_SPS0LDO_WT_8197F(x) \
  660. (((x) >> BIT_SHIFT_SYSON_SPS0LDO_WT_8197F) & \
  661. BIT_MASK_SYSON_SPS0LDO_WT_8197F)
  662. #define BIT_SET_SYSON_SPS0LDO_WT_8197F(x, v) \
  663. (BIT_CLEAR_SYSON_SPS0LDO_WT_8197F(x) | BIT_SYSON_SPS0LDO_WT_8197F(v))
  664. #define BIT_SHIFT_SYSON_RCLK_SCALE_8197F 0
  665. #define BIT_MASK_SYSON_RCLK_SCALE_8197F 0x3
  666. #define BIT_SYSON_RCLK_SCALE_8197F(x) \
  667. (((x) & BIT_MASK_SYSON_RCLK_SCALE_8197F) \
  668. << BIT_SHIFT_SYSON_RCLK_SCALE_8197F)
  669. #define BITS_SYSON_RCLK_SCALE_8197F \
  670. (BIT_MASK_SYSON_RCLK_SCALE_8197F << BIT_SHIFT_SYSON_RCLK_SCALE_8197F)
  671. #define BIT_CLEAR_SYSON_RCLK_SCALE_8197F(x) \
  672. ((x) & (~BITS_SYSON_RCLK_SCALE_8197F))
  673. #define BIT_GET_SYSON_RCLK_SCALE_8197F(x) \
  674. (((x) >> BIT_SHIFT_SYSON_RCLK_SCALE_8197F) & \
  675. BIT_MASK_SYSON_RCLK_SCALE_8197F)
  676. #define BIT_SET_SYSON_RCLK_SCALE_8197F(x, v) \
  677. (BIT_CLEAR_SYSON_RCLK_SCALE_8197F(x) | BIT_SYSON_RCLK_SCALE_8197F(v))
  678. /* 2 REG_CAL_TIMER_8197F */
  679. #define BIT_SHIFT_MATCH_CNT_8197F 8
  680. #define BIT_MASK_MATCH_CNT_8197F 0xff
  681. #define BIT_MATCH_CNT_8197F(x) \
  682. (((x) & BIT_MASK_MATCH_CNT_8197F) << BIT_SHIFT_MATCH_CNT_8197F)
  683. #define BITS_MATCH_CNT_8197F \
  684. (BIT_MASK_MATCH_CNT_8197F << BIT_SHIFT_MATCH_CNT_8197F)
  685. #define BIT_CLEAR_MATCH_CNT_8197F(x) ((x) & (~BITS_MATCH_CNT_8197F))
  686. #define BIT_GET_MATCH_CNT_8197F(x) \
  687. (((x) >> BIT_SHIFT_MATCH_CNT_8197F) & BIT_MASK_MATCH_CNT_8197F)
  688. #define BIT_SET_MATCH_CNT_8197F(x, v) \
  689. (BIT_CLEAR_MATCH_CNT_8197F(x) | BIT_MATCH_CNT_8197F(v))
  690. #define BIT_SHIFT_CAL_SCAL_8197F 0
  691. #define BIT_MASK_CAL_SCAL_8197F 0xff
  692. #define BIT_CAL_SCAL_8197F(x) \
  693. (((x) & BIT_MASK_CAL_SCAL_8197F) << BIT_SHIFT_CAL_SCAL_8197F)
  694. #define BITS_CAL_SCAL_8197F \
  695. (BIT_MASK_CAL_SCAL_8197F << BIT_SHIFT_CAL_SCAL_8197F)
  696. #define BIT_CLEAR_CAL_SCAL_8197F(x) ((x) & (~BITS_CAL_SCAL_8197F))
  697. #define BIT_GET_CAL_SCAL_8197F(x) \
  698. (((x) >> BIT_SHIFT_CAL_SCAL_8197F) & BIT_MASK_CAL_SCAL_8197F)
  699. #define BIT_SET_CAL_SCAL_8197F(x, v) \
  700. (BIT_CLEAR_CAL_SCAL_8197F(x) | BIT_CAL_SCAL_8197F(v))
  701. /* 2 REG_ACLK_MON_8197F */
  702. #define BIT_SHIFT_RCLK_MON_8197F 5
  703. #define BIT_MASK_RCLK_MON_8197F 0x7ff
  704. #define BIT_RCLK_MON_8197F(x) \
  705. (((x) & BIT_MASK_RCLK_MON_8197F) << BIT_SHIFT_RCLK_MON_8197F)
  706. #define BITS_RCLK_MON_8197F \
  707. (BIT_MASK_RCLK_MON_8197F << BIT_SHIFT_RCLK_MON_8197F)
  708. #define BIT_CLEAR_RCLK_MON_8197F(x) ((x) & (~BITS_RCLK_MON_8197F))
  709. #define BIT_GET_RCLK_MON_8197F(x) \
  710. (((x) >> BIT_SHIFT_RCLK_MON_8197F) & BIT_MASK_RCLK_MON_8197F)
  711. #define BIT_SET_RCLK_MON_8197F(x, v) \
  712. (BIT_CLEAR_RCLK_MON_8197F(x) | BIT_RCLK_MON_8197F(v))
  713. #define BIT_CAL_EN_8197F BIT(4)
  714. #define BIT_SHIFT_DPSTU_8197F 2
  715. #define BIT_MASK_DPSTU_8197F 0x3
  716. #define BIT_DPSTU_8197F(x) \
  717. (((x) & BIT_MASK_DPSTU_8197F) << BIT_SHIFT_DPSTU_8197F)
  718. #define BITS_DPSTU_8197F (BIT_MASK_DPSTU_8197F << BIT_SHIFT_DPSTU_8197F)
  719. #define BIT_CLEAR_DPSTU_8197F(x) ((x) & (~BITS_DPSTU_8197F))
  720. #define BIT_GET_DPSTU_8197F(x) \
  721. (((x) >> BIT_SHIFT_DPSTU_8197F) & BIT_MASK_DPSTU_8197F)
  722. #define BIT_SET_DPSTU_8197F(x, v) \
  723. (BIT_CLEAR_DPSTU_8197F(x) | BIT_DPSTU_8197F(v))
  724. #define BIT_SUS_16X_8197F BIT(1)
  725. /* 2 REG_NOT_VALID_8197F */
  726. /* 2 REG_GPIO_MUXCFG_8197F */
  727. #define BIT_SIC_LOWEST_PRIORITY_8197F BIT(28)
  728. #define BIT_SHIFT_PIN_USECASE_8197F 24
  729. #define BIT_MASK_PIN_USECASE_8197F 0xf
  730. #define BIT_PIN_USECASE_8197F(x) \
  731. (((x) & BIT_MASK_PIN_USECASE_8197F) << BIT_SHIFT_PIN_USECASE_8197F)
  732. #define BITS_PIN_USECASE_8197F \
  733. (BIT_MASK_PIN_USECASE_8197F << BIT_SHIFT_PIN_USECASE_8197F)
  734. #define BIT_CLEAR_PIN_USECASE_8197F(x) ((x) & (~BITS_PIN_USECASE_8197F))
  735. #define BIT_GET_PIN_USECASE_8197F(x) \
  736. (((x) >> BIT_SHIFT_PIN_USECASE_8197F) & BIT_MASK_PIN_USECASE_8197F)
  737. #define BIT_SET_PIN_USECASE_8197F(x, v) \
  738. (BIT_CLEAR_PIN_USECASE_8197F(x) | BIT_PIN_USECASE_8197F(v))
  739. #define BIT_FSPI_EN_8197F BIT(19)
  740. #define BIT_WL_RTS_EXT_32K_SEL_8197F BIT(18)
  741. #define BIT_WLGP_SPI_EN_8197F BIT(16)
  742. #define BIT_SIC_LBK_8197F BIT(15)
  743. #define BIT_ENHTP_8197F BIT(14)
  744. #define BIT_WLPHY_DBG_EN_8197F BIT(13)
  745. #define BIT_ENSIC_8197F BIT(12)
  746. #define BIT_SIC_SWRST_8197F BIT(11)
  747. #define BIT_PO_WIFI_PTA_PINS_8197F BIT(10)
  748. #define BIT_BTCOEX_MBOX_EN_8197F BIT(9)
  749. #define BIT_ENUART_8197F BIT(8)
  750. #define BIT_SHIFT_BTMODE_8197F 6
  751. #define BIT_MASK_BTMODE_8197F 0x3
  752. #define BIT_BTMODE_8197F(x) \
  753. (((x) & BIT_MASK_BTMODE_8197F) << BIT_SHIFT_BTMODE_8197F)
  754. #define BITS_BTMODE_8197F (BIT_MASK_BTMODE_8197F << BIT_SHIFT_BTMODE_8197F)
  755. #define BIT_CLEAR_BTMODE_8197F(x) ((x) & (~BITS_BTMODE_8197F))
  756. #define BIT_GET_BTMODE_8197F(x) \
  757. (((x) >> BIT_SHIFT_BTMODE_8197F) & BIT_MASK_BTMODE_8197F)
  758. #define BIT_SET_BTMODE_8197F(x, v) \
  759. (BIT_CLEAR_BTMODE_8197F(x) | BIT_BTMODE_8197F(v))
  760. #define BIT_ENBT_8197F BIT(5)
  761. #define BIT_EROM_EN_8197F BIT(4)
  762. #define BIT_WLRFE_6_7_EN_8197F BIT(3)
  763. #define BIT_WLRFE_4_5_EN_8197F BIT(2)
  764. #define BIT_SHIFT_GPIOSEL_8197F 0
  765. #define BIT_MASK_GPIOSEL_8197F 0x3
  766. #define BIT_GPIOSEL_8197F(x) \
  767. (((x) & BIT_MASK_GPIOSEL_8197F) << BIT_SHIFT_GPIOSEL_8197F)
  768. #define BITS_GPIOSEL_8197F (BIT_MASK_GPIOSEL_8197F << BIT_SHIFT_GPIOSEL_8197F)
  769. #define BIT_CLEAR_GPIOSEL_8197F(x) ((x) & (~BITS_GPIOSEL_8197F))
  770. #define BIT_GET_GPIOSEL_8197F(x) \
  771. (((x) >> BIT_SHIFT_GPIOSEL_8197F) & BIT_MASK_GPIOSEL_8197F)
  772. #define BIT_SET_GPIOSEL_8197F(x, v) \
  773. (BIT_CLEAR_GPIOSEL_8197F(x) | BIT_GPIOSEL_8197F(v))
  774. /* 2 REG_GPIO_PIN_CTRL_8197F */
  775. #define BIT_SHIFT_GPIO_MOD_7_TO_0_8197F 24
  776. #define BIT_MASK_GPIO_MOD_7_TO_0_8197F 0xff
  777. #define BIT_GPIO_MOD_7_TO_0_8197F(x) \
  778. (((x) & BIT_MASK_GPIO_MOD_7_TO_0_8197F) \
  779. << BIT_SHIFT_GPIO_MOD_7_TO_0_8197F)
  780. #define BITS_GPIO_MOD_7_TO_0_8197F \
  781. (BIT_MASK_GPIO_MOD_7_TO_0_8197F << BIT_SHIFT_GPIO_MOD_7_TO_0_8197F)
  782. #define BIT_CLEAR_GPIO_MOD_7_TO_0_8197F(x) ((x) & (~BITS_GPIO_MOD_7_TO_0_8197F))
  783. #define BIT_GET_GPIO_MOD_7_TO_0_8197F(x) \
  784. (((x) >> BIT_SHIFT_GPIO_MOD_7_TO_0_8197F) & \
  785. BIT_MASK_GPIO_MOD_7_TO_0_8197F)
  786. #define BIT_SET_GPIO_MOD_7_TO_0_8197F(x, v) \
  787. (BIT_CLEAR_GPIO_MOD_7_TO_0_8197F(x) | BIT_GPIO_MOD_7_TO_0_8197F(v))
  788. #define BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8197F 16
  789. #define BIT_MASK_GPIO_IO_SEL_7_TO_0_8197F 0xff
  790. #define BIT_GPIO_IO_SEL_7_TO_0_8197F(x) \
  791. (((x) & BIT_MASK_GPIO_IO_SEL_7_TO_0_8197F) \
  792. << BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8197F)
  793. #define BITS_GPIO_IO_SEL_7_TO_0_8197F \
  794. (BIT_MASK_GPIO_IO_SEL_7_TO_0_8197F \
  795. << BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8197F)
  796. #define BIT_CLEAR_GPIO_IO_SEL_7_TO_0_8197F(x) \
  797. ((x) & (~BITS_GPIO_IO_SEL_7_TO_0_8197F))
  798. #define BIT_GET_GPIO_IO_SEL_7_TO_0_8197F(x) \
  799. (((x) >> BIT_SHIFT_GPIO_IO_SEL_7_TO_0_8197F) & \
  800. BIT_MASK_GPIO_IO_SEL_7_TO_0_8197F)
  801. #define BIT_SET_GPIO_IO_SEL_7_TO_0_8197F(x, v) \
  802. (BIT_CLEAR_GPIO_IO_SEL_7_TO_0_8197F(x) | \
  803. BIT_GPIO_IO_SEL_7_TO_0_8197F(v))
  804. #define BIT_SHIFT_GPIO_OUT_7_TO_0_8197F 8
  805. #define BIT_MASK_GPIO_OUT_7_TO_0_8197F 0xff
  806. #define BIT_GPIO_OUT_7_TO_0_8197F(x) \
  807. (((x) & BIT_MASK_GPIO_OUT_7_TO_0_8197F) \
  808. << BIT_SHIFT_GPIO_OUT_7_TO_0_8197F)
  809. #define BITS_GPIO_OUT_7_TO_0_8197F \
  810. (BIT_MASK_GPIO_OUT_7_TO_0_8197F << BIT_SHIFT_GPIO_OUT_7_TO_0_8197F)
  811. #define BIT_CLEAR_GPIO_OUT_7_TO_0_8197F(x) ((x) & (~BITS_GPIO_OUT_7_TO_0_8197F))
  812. #define BIT_GET_GPIO_OUT_7_TO_0_8197F(x) \
  813. (((x) >> BIT_SHIFT_GPIO_OUT_7_TO_0_8197F) & \
  814. BIT_MASK_GPIO_OUT_7_TO_0_8197F)
  815. #define BIT_SET_GPIO_OUT_7_TO_0_8197F(x, v) \
  816. (BIT_CLEAR_GPIO_OUT_7_TO_0_8197F(x) | BIT_GPIO_OUT_7_TO_0_8197F(v))
  817. #define BIT_SHIFT_GPIO_IN_7_TO_0_8197F 0
  818. #define BIT_MASK_GPIO_IN_7_TO_0_8197F 0xff
  819. #define BIT_GPIO_IN_7_TO_0_8197F(x) \
  820. (((x) & BIT_MASK_GPIO_IN_7_TO_0_8197F) \
  821. << BIT_SHIFT_GPIO_IN_7_TO_0_8197F)
  822. #define BITS_GPIO_IN_7_TO_0_8197F \
  823. (BIT_MASK_GPIO_IN_7_TO_0_8197F << BIT_SHIFT_GPIO_IN_7_TO_0_8197F)
  824. #define BIT_CLEAR_GPIO_IN_7_TO_0_8197F(x) ((x) & (~BITS_GPIO_IN_7_TO_0_8197F))
  825. #define BIT_GET_GPIO_IN_7_TO_0_8197F(x) \
  826. (((x) >> BIT_SHIFT_GPIO_IN_7_TO_0_8197F) & \
  827. BIT_MASK_GPIO_IN_7_TO_0_8197F)
  828. #define BIT_SET_GPIO_IN_7_TO_0_8197F(x, v) \
  829. (BIT_CLEAR_GPIO_IN_7_TO_0_8197F(x) | BIT_GPIO_IN_7_TO_0_8197F(v))
  830. /* 2 REG_GPIO_INTM_8197F */
  831. #define BIT_SHIFT_MUXDBG_SEL_8197F 30
  832. #define BIT_MASK_MUXDBG_SEL_8197F 0x3
  833. #define BIT_MUXDBG_SEL_8197F(x) \
  834. (((x) & BIT_MASK_MUXDBG_SEL_8197F) << BIT_SHIFT_MUXDBG_SEL_8197F)
  835. #define BITS_MUXDBG_SEL_8197F \
  836. (BIT_MASK_MUXDBG_SEL_8197F << BIT_SHIFT_MUXDBG_SEL_8197F)
  837. #define BIT_CLEAR_MUXDBG_SEL_8197F(x) ((x) & (~BITS_MUXDBG_SEL_8197F))
  838. #define BIT_GET_MUXDBG_SEL_8197F(x) \
  839. (((x) >> BIT_SHIFT_MUXDBG_SEL_8197F) & BIT_MASK_MUXDBG_SEL_8197F)
  840. #define BIT_SET_MUXDBG_SEL_8197F(x, v) \
  841. (BIT_CLEAR_MUXDBG_SEL_8197F(x) | BIT_MUXDBG_SEL_8197F(v))
  842. #define BIT_EXTWOL_SEL_8197F BIT(17)
  843. #define BIT_EXTWOL_EN_8197F BIT(16)
  844. #define BIT_GPIOF_INT_MD_8197F BIT(15)
  845. #define BIT_GPIOE_INT_MD_8197F BIT(14)
  846. #define BIT_GPIOD_INT_MD_8197F BIT(13)
  847. #define BIT_GPIOC_INT_MD_8197F BIT(12)
  848. #define BIT_GPIOB_INT_MD_8197F BIT(11)
  849. #define BIT_GPIOA_INT_MD_8197F BIT(10)
  850. #define BIT_GPIO9_INT_MD_8197F BIT(9)
  851. #define BIT_GPIO8_INT_MD_8197F BIT(8)
  852. #define BIT_GPIO7_INT_MD_8197F BIT(7)
  853. #define BIT_GPIO6_INT_MD_8197F BIT(6)
  854. #define BIT_GPIO5_INT_MD_8197F BIT(5)
  855. #define BIT_GPIO4_INT_MD_8197F BIT(4)
  856. #define BIT_GPIO3_INT_MD_8197F BIT(3)
  857. #define BIT_GPIO2_INT_MD_8197F BIT(2)
  858. #define BIT_GPIO1_INT_MD_8197F BIT(1)
  859. #define BIT_GPIO0_INT_MD_8197F BIT(0)
  860. /* 2 REG_LED_CFG_8197F */
  861. #define BIT_LNAON_SEL_EN_8197F BIT(26)
  862. #define BIT_PAPE_SEL_EN_8197F BIT(25)
  863. #define BIT_DPDT_WLBT_SEL_8197F BIT(24)
  864. #define BIT_DPDT_SEL_EN_8197F BIT(23)
  865. #define BIT_LED2DIS_V1_8197F BIT(22)
  866. #define BIT_LED2EN_8197F BIT(21)
  867. #define BIT_LED2PL_8197F BIT(20)
  868. #define BIT_LED2SV_8197F BIT(19)
  869. #define BIT_SHIFT_LED2CM_8197F 16
  870. #define BIT_MASK_LED2CM_8197F 0x7
  871. #define BIT_LED2CM_8197F(x) \
  872. (((x) & BIT_MASK_LED2CM_8197F) << BIT_SHIFT_LED2CM_8197F)
  873. #define BITS_LED2CM_8197F (BIT_MASK_LED2CM_8197F << BIT_SHIFT_LED2CM_8197F)
  874. #define BIT_CLEAR_LED2CM_8197F(x) ((x) & (~BITS_LED2CM_8197F))
  875. #define BIT_GET_LED2CM_8197F(x) \
  876. (((x) >> BIT_SHIFT_LED2CM_8197F) & BIT_MASK_LED2CM_8197F)
  877. #define BIT_SET_LED2CM_8197F(x, v) \
  878. (BIT_CLEAR_LED2CM_8197F(x) | BIT_LED2CM_8197F(v))
  879. #define BIT_LED1DIS_8197F BIT(15)
  880. #define BIT_LED1PL_8197F BIT(12)
  881. #define BIT_LED1SV_8197F BIT(11)
  882. #define BIT_SHIFT_LED1CM_8197F 8
  883. #define BIT_MASK_LED1CM_8197F 0x7
  884. #define BIT_LED1CM_8197F(x) \
  885. (((x) & BIT_MASK_LED1CM_8197F) << BIT_SHIFT_LED1CM_8197F)
  886. #define BITS_LED1CM_8197F (BIT_MASK_LED1CM_8197F << BIT_SHIFT_LED1CM_8197F)
  887. #define BIT_CLEAR_LED1CM_8197F(x) ((x) & (~BITS_LED1CM_8197F))
  888. #define BIT_GET_LED1CM_8197F(x) \
  889. (((x) >> BIT_SHIFT_LED1CM_8197F) & BIT_MASK_LED1CM_8197F)
  890. #define BIT_SET_LED1CM_8197F(x, v) \
  891. (BIT_CLEAR_LED1CM_8197F(x) | BIT_LED1CM_8197F(v))
  892. #define BIT_LED0DIS_8197F BIT(7)
  893. #define BIT_SHIFT_AFE_LDO_SWR_CHECK_8197F 5
  894. #define BIT_MASK_AFE_LDO_SWR_CHECK_8197F 0x3
  895. #define BIT_AFE_LDO_SWR_CHECK_8197F(x) \
  896. (((x) & BIT_MASK_AFE_LDO_SWR_CHECK_8197F) \
  897. << BIT_SHIFT_AFE_LDO_SWR_CHECK_8197F)
  898. #define BITS_AFE_LDO_SWR_CHECK_8197F \
  899. (BIT_MASK_AFE_LDO_SWR_CHECK_8197F << BIT_SHIFT_AFE_LDO_SWR_CHECK_8197F)
  900. #define BIT_CLEAR_AFE_LDO_SWR_CHECK_8197F(x) \
  901. ((x) & (~BITS_AFE_LDO_SWR_CHECK_8197F))
  902. #define BIT_GET_AFE_LDO_SWR_CHECK_8197F(x) \
  903. (((x) >> BIT_SHIFT_AFE_LDO_SWR_CHECK_8197F) & \
  904. BIT_MASK_AFE_LDO_SWR_CHECK_8197F)
  905. #define BIT_SET_AFE_LDO_SWR_CHECK_8197F(x, v) \
  906. (BIT_CLEAR_AFE_LDO_SWR_CHECK_8197F(x) | BIT_AFE_LDO_SWR_CHECK_8197F(v))
  907. #define BIT_LED0PL_8197F BIT(4)
  908. #define BIT_LED0SV_8197F BIT(3)
  909. #define BIT_SHIFT_LED0CM_8197F 0
  910. #define BIT_MASK_LED0CM_8197F 0x7
  911. #define BIT_LED0CM_8197F(x) \
  912. (((x) & BIT_MASK_LED0CM_8197F) << BIT_SHIFT_LED0CM_8197F)
  913. #define BITS_LED0CM_8197F (BIT_MASK_LED0CM_8197F << BIT_SHIFT_LED0CM_8197F)
  914. #define BIT_CLEAR_LED0CM_8197F(x) ((x) & (~BITS_LED0CM_8197F))
  915. #define BIT_GET_LED0CM_8197F(x) \
  916. (((x) >> BIT_SHIFT_LED0CM_8197F) & BIT_MASK_LED0CM_8197F)
  917. #define BIT_SET_LED0CM_8197F(x, v) \
  918. (BIT_CLEAR_LED0CM_8197F(x) | BIT_LED0CM_8197F(v))
  919. /* 2 REG_FSIMR_8197F */
  920. #define BIT_FS_PDNINT_EN_8197F BIT(31)
  921. #define BIT_FS_SPS_OCP_INT_EN_8197F BIT(29)
  922. #define BIT_FS_PWMERR_INT_EN_8197F BIT(28)
  923. #define BIT_FS_GPIOF_INT_EN_8197F BIT(27)
  924. #define BIT_FS_GPIOE_INT_EN_8197F BIT(26)
  925. #define BIT_FS_GPIOD_INT_EN_8197F BIT(25)
  926. #define BIT_FS_GPIOC_INT_EN_8197F BIT(24)
  927. #define BIT_FS_GPIOB_INT_EN_8197F BIT(23)
  928. #define BIT_FS_GPIOA_INT_EN_8197F BIT(22)
  929. #define BIT_FS_GPIO9_INT_EN_8197F BIT(21)
  930. #define BIT_FS_GPIO8_INT_EN_8197F BIT(20)
  931. #define BIT_FS_GPIO7_INT_EN_8197F BIT(19)
  932. #define BIT_FS_GPIO6_INT_EN_8197F BIT(18)
  933. #define BIT_FS_GPIO5_INT_EN_8197F BIT(17)
  934. #define BIT_FS_GPIO4_INT_EN_8197F BIT(16)
  935. #define BIT_FS_GPIO3_INT_EN_8197F BIT(15)
  936. #define BIT_FS_GPIO2_INT_EN_8197F BIT(14)
  937. #define BIT_FS_GPIO1_INT_EN_8197F BIT(13)
  938. #define BIT_FS_GPIO0_INT_EN_8197F BIT(12)
  939. #define BIT_FS_HCI_SUS_EN_8197F BIT(11)
  940. #define BIT_FS_HCI_RES_EN_8197F BIT(10)
  941. #define BIT_FS_HCI_RESET_EN_8197F BIT(9)
  942. #define BIT_AXI_EXCEPT_FINT_EN_8197F BIT(8)
  943. #define BIT_FS_BTON_STS_UPDATE_MSK_EN_8197F BIT(7)
  944. #define BIT_ACT2RECOVERY_INT_EN_V1_8197F BIT(6)
  945. #define BIT_FS_TRPC_TO_INT_EN_8197F BIT(5)
  946. #define BIT_FS_RPC_O_T_INT_EN_8197F BIT(4)
  947. #define BIT_FS_32K_LEAVE_SETTING_MAK_8197F BIT(3)
  948. #define BIT_FS_32K_ENTER_SETTING_MAK_8197F BIT(2)
  949. #define BIT_FS_USB_LPMRSM_MSK_8197F BIT(1)
  950. #define BIT_FS_USB_LPMINT_MSK_8197F BIT(0)
  951. /* 2 REG_FSISR_8197F */
  952. #define BIT_FS_PDNINT_8197F BIT(31)
  953. #define BIT_FS_SPS_OCP_INT_8197F BIT(29)
  954. #define BIT_FS_PWMERR_INT_8197F BIT(28)
  955. #define BIT_FS_GPIOF_INT_8197F BIT(27)
  956. #define BIT_FS_GPIOE_INT_8197F BIT(26)
  957. #define BIT_FS_GPIOD_INT_8197F BIT(25)
  958. #define BIT_FS_GPIOC_INT_8197F BIT(24)
  959. #define BIT_FS_GPIOB_INT_8197F BIT(23)
  960. #define BIT_FS_GPIOA_INT_8197F BIT(22)
  961. #define BIT_FS_GPIO9_INT_8197F BIT(21)
  962. #define BIT_FS_GPIO8_INT_8197F BIT(20)
  963. #define BIT_FS_GPIO7_INT_8197F BIT(19)
  964. #define BIT_FS_GPIO6_INT_8197F BIT(18)
  965. #define BIT_FS_GPIO5_INT_8197F BIT(17)
  966. #define BIT_FS_GPIO4_INT_8197F BIT(16)
  967. #define BIT_FS_GPIO3_INT_8197F BIT(15)
  968. #define BIT_FS_GPIO2_INT_8197F BIT(14)
  969. #define BIT_FS_GPIO1_INT_8197F BIT(13)
  970. #define BIT_FS_GPIO0_INT_8197F BIT(12)
  971. #define BIT_FS_HCI_SUS_INT_8197F BIT(11)
  972. #define BIT_FS_HCI_RES_INT_8197F BIT(10)
  973. #define BIT_FS_HCI_RESET_INT_8197F BIT(9)
  974. #define BIT_AXI_EXCEPT_FINT_8197F BIT(8)
  975. #define BIT_FS_BTON_STS_UPDATE_INT_8197F BIT(7)
  976. #define BIT_ACT2RECOVERY_INT_V1_8197F BIT(6)
  977. #define BIT_FS_TRPC_TO_INT_INT_8197F BIT(5)
  978. #define BIT_FS_RPC_O_T_INT_INT_8197F BIT(4)
  979. #define BIT_FS_32K_LEAVE_SETTING_INT_8197F BIT(3)
  980. #define BIT_FS_32K_ENTER_SETTING_INT_8197F BIT(2)
  981. #define BIT_FS_USB_LPMRSM_INT_8197F BIT(1)
  982. #define BIT_FS_USB_LPMINT_INT_8197F BIT(0)
  983. /* 2 REG_HSIMR_8197F */
  984. #define BIT_GPIOF_INT_EN_8197F BIT(31)
  985. #define BIT_GPIOE_INT_EN_8197F BIT(30)
  986. #define BIT_GPIOD_INT_EN_8197F BIT(29)
  987. #define BIT_GPIOC_INT_EN_8197F BIT(28)
  988. #define BIT_GPIOB_INT_EN_8197F BIT(27)
  989. #define BIT_GPIOA_INT_EN_8197F BIT(26)
  990. #define BIT_GPIO9_INT_EN_8197F BIT(25)
  991. #define BIT_GPIO8_INT_EN_8197F BIT(24)
  992. #define BIT_GPIO7_INT_EN_8197F BIT(23)
  993. #define BIT_GPIO6_INT_EN_8197F BIT(22)
  994. #define BIT_GPIO5_INT_EN_8197F BIT(21)
  995. #define BIT_GPIO4_INT_EN_8197F BIT(20)
  996. #define BIT_GPIO3_INT_EN_8197F BIT(19)
  997. #define BIT_GPIO2_INT_EN_8197F BIT(18)
  998. #define BIT_GPIO1_INT_EN_8197F BIT(17)
  999. #define BIT_GPIO0_INT_EN_8197F BIT(16)
  1000. #define BIT_AXI_EXCEPT_HINT_EN_8197F BIT(9)
  1001. #define BIT_PDNINT_EN_V2_8197F BIT(8)
  1002. #define BIT_PDNINT_EN_V1_8197F BIT(7)
  1003. #define BIT_RON_INT_EN_V1_8197F BIT(6)
  1004. #define BIT_SPS_OCP_INT_EN_V1_8197F BIT(5)
  1005. #define BIT_GPIO15_0_INT_EN_V1_8197F BIT(0)
  1006. /* 2 REG_HSISR_8197F */
  1007. #define BIT_GPIOF_INT_8197F BIT(31)
  1008. #define BIT_GPIOE_INT_8197F BIT(30)
  1009. #define BIT_GPIOD_INT_8197F BIT(29)
  1010. #define BIT_GPIOC_INT_8197F BIT(28)
  1011. #define BIT_GPIOB_INT_8197F BIT(27)
  1012. #define BIT_GPIOA_INT_8197F BIT(26)
  1013. #define BIT_GPIO9_INT_8197F BIT(25)
  1014. #define BIT_GPIO8_INT_8197F BIT(24)
  1015. #define BIT_GPIO7_INT_8197F BIT(23)
  1016. #define BIT_GPIO6_INT_8197F BIT(22)
  1017. #define BIT_GPIO5_INT_8197F BIT(21)
  1018. #define BIT_GPIO4_INT_8197F BIT(20)
  1019. #define BIT_GPIO3_INT_8197F BIT(19)
  1020. #define BIT_GPIO2_INT_8197F BIT(18)
  1021. #define BIT_GPIO1_INT_8197F BIT(17)
  1022. #define BIT_GPIO0_INT_8197F BIT(16)
  1023. #define BIT_AXI_EXCEPT_HINT_8197F BIT(8)
  1024. #define BIT_PDNINT_V1_8197F BIT(7)
  1025. #define BIT_RON_INT_V1_8197F BIT(6)
  1026. #define BIT_SPS_OCP_INT_V1_8197F BIT(5)
  1027. #define BIT_GPIO15_0_INT_V1_8197F BIT(0)
  1028. /* 2 REG_GPIO_EXT_CTRL_8197F */
  1029. #define BIT_SHIFT_GPIO_MOD_15_TO_8_8197F 24
  1030. #define BIT_MASK_GPIO_MOD_15_TO_8_8197F 0xff
  1031. #define BIT_GPIO_MOD_15_TO_8_8197F(x) \
  1032. (((x) & BIT_MASK_GPIO_MOD_15_TO_8_8197F) \
  1033. << BIT_SHIFT_GPIO_MOD_15_TO_8_8197F)
  1034. #define BITS_GPIO_MOD_15_TO_8_8197F \
  1035. (BIT_MASK_GPIO_MOD_15_TO_8_8197F << BIT_SHIFT_GPIO_MOD_15_TO_8_8197F)
  1036. #define BIT_CLEAR_GPIO_MOD_15_TO_8_8197F(x) \
  1037. ((x) & (~BITS_GPIO_MOD_15_TO_8_8197F))
  1038. #define BIT_GET_GPIO_MOD_15_TO_8_8197F(x) \
  1039. (((x) >> BIT_SHIFT_GPIO_MOD_15_TO_8_8197F) & \
  1040. BIT_MASK_GPIO_MOD_15_TO_8_8197F)
  1041. #define BIT_SET_GPIO_MOD_15_TO_8_8197F(x, v) \
  1042. (BIT_CLEAR_GPIO_MOD_15_TO_8_8197F(x) | BIT_GPIO_MOD_15_TO_8_8197F(v))
  1043. #define BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8197F 16
  1044. #define BIT_MASK_GPIO_IO_SEL_15_TO_8_8197F 0xff
  1045. #define BIT_GPIO_IO_SEL_15_TO_8_8197F(x) \
  1046. (((x) & BIT_MASK_GPIO_IO_SEL_15_TO_8_8197F) \
  1047. << BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8197F)
  1048. #define BITS_GPIO_IO_SEL_15_TO_8_8197F \
  1049. (BIT_MASK_GPIO_IO_SEL_15_TO_8_8197F \
  1050. << BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8197F)
  1051. #define BIT_CLEAR_GPIO_IO_SEL_15_TO_8_8197F(x) \
  1052. ((x) & (~BITS_GPIO_IO_SEL_15_TO_8_8197F))
  1053. #define BIT_GET_GPIO_IO_SEL_15_TO_8_8197F(x) \
  1054. (((x) >> BIT_SHIFT_GPIO_IO_SEL_15_TO_8_8197F) & \
  1055. BIT_MASK_GPIO_IO_SEL_15_TO_8_8197F)
  1056. #define BIT_SET_GPIO_IO_SEL_15_TO_8_8197F(x, v) \
  1057. (BIT_CLEAR_GPIO_IO_SEL_15_TO_8_8197F(x) | \
  1058. BIT_GPIO_IO_SEL_15_TO_8_8197F(v))
  1059. #define BIT_SHIFT_GPIO_OUT_15_TO_8_8197F 8
  1060. #define BIT_MASK_GPIO_OUT_15_TO_8_8197F 0xff
  1061. #define BIT_GPIO_OUT_15_TO_8_8197F(x) \
  1062. (((x) & BIT_MASK_GPIO_OUT_15_TO_8_8197F) \
  1063. << BIT_SHIFT_GPIO_OUT_15_TO_8_8197F)
  1064. #define BITS_GPIO_OUT_15_TO_8_8197F \
  1065. (BIT_MASK_GPIO_OUT_15_TO_8_8197F << BIT_SHIFT_GPIO_OUT_15_TO_8_8197F)
  1066. #define BIT_CLEAR_GPIO_OUT_15_TO_8_8197F(x) \
  1067. ((x) & (~BITS_GPIO_OUT_15_TO_8_8197F))
  1068. #define BIT_GET_GPIO_OUT_15_TO_8_8197F(x) \
  1069. (((x) >> BIT_SHIFT_GPIO_OUT_15_TO_8_8197F) & \
  1070. BIT_MASK_GPIO_OUT_15_TO_8_8197F)
  1071. #define BIT_SET_GPIO_OUT_15_TO_8_8197F(x, v) \
  1072. (BIT_CLEAR_GPIO_OUT_15_TO_8_8197F(x) | BIT_GPIO_OUT_15_TO_8_8197F(v))
  1073. #define BIT_SHIFT_GPIO_IN_15_TO_8_8197F 0
  1074. #define BIT_MASK_GPIO_IN_15_TO_8_8197F 0xff
  1075. #define BIT_GPIO_IN_15_TO_8_8197F(x) \
  1076. (((x) & BIT_MASK_GPIO_IN_15_TO_8_8197F) \
  1077. << BIT_SHIFT_GPIO_IN_15_TO_8_8197F)
  1078. #define BITS_GPIO_IN_15_TO_8_8197F \
  1079. (BIT_MASK_GPIO_IN_15_TO_8_8197F << BIT_SHIFT_GPIO_IN_15_TO_8_8197F)
  1080. #define BIT_CLEAR_GPIO_IN_15_TO_8_8197F(x) ((x) & (~BITS_GPIO_IN_15_TO_8_8197F))
  1081. #define BIT_GET_GPIO_IN_15_TO_8_8197F(x) \
  1082. (((x) >> BIT_SHIFT_GPIO_IN_15_TO_8_8197F) & \
  1083. BIT_MASK_GPIO_IN_15_TO_8_8197F)
  1084. #define BIT_SET_GPIO_IN_15_TO_8_8197F(x, v) \
  1085. (BIT_CLEAR_GPIO_IN_15_TO_8_8197F(x) | BIT_GPIO_IN_15_TO_8_8197F(v))
  1086. /* 2 REG_PAD_CTRL1_8197F */
  1087. #define BIT_PAPE_WLBT_SEL_8197F BIT(29)
  1088. #define BIT_LNAON_WLBT_SEL_8197F BIT(28)
  1089. #define BIT_BTGP_GPG3_FEN_8197F BIT(26)
  1090. #define BIT_BTGP_GPG2_FEN_8197F BIT(25)
  1091. #define BIT_BTGP_JTAG_EN_8197F BIT(24)
  1092. #define BIT_XTAL_CLK_EXTARNAL_EN_8197F BIT(23)
  1093. #define BIT_BTGP_UART0_EN_8197F BIT(22)
  1094. #define BIT_BTGP_UART1_EN_8197F BIT(21)
  1095. #define BIT_BTGP_SPI_EN_8197F BIT(20)
  1096. #define BIT_BTGP_GPIO_E2_8197F BIT(19)
  1097. #define BIT_BTGP_GPIO_EN_8197F BIT(18)
  1098. #define BIT_SHIFT_BTGP_GPIO_SL_8197F 16
  1099. #define BIT_MASK_BTGP_GPIO_SL_8197F 0x3
  1100. #define BIT_BTGP_GPIO_SL_8197F(x) \
  1101. (((x) & BIT_MASK_BTGP_GPIO_SL_8197F) << BIT_SHIFT_BTGP_GPIO_SL_8197F)
  1102. #define BITS_BTGP_GPIO_SL_8197F \
  1103. (BIT_MASK_BTGP_GPIO_SL_8197F << BIT_SHIFT_BTGP_GPIO_SL_8197F)
  1104. #define BIT_CLEAR_BTGP_GPIO_SL_8197F(x) ((x) & (~BITS_BTGP_GPIO_SL_8197F))
  1105. #define BIT_GET_BTGP_GPIO_SL_8197F(x) \
  1106. (((x) >> BIT_SHIFT_BTGP_GPIO_SL_8197F) & BIT_MASK_BTGP_GPIO_SL_8197F)
  1107. #define BIT_SET_BTGP_GPIO_SL_8197F(x, v) \
  1108. (BIT_CLEAR_BTGP_GPIO_SL_8197F(x) | BIT_BTGP_GPIO_SL_8197F(v))
  1109. #define BIT_PAD_SDIO_SR_8197F BIT(14)
  1110. #define BIT_GPIO14_OUTPUT_PL_8197F BIT(13)
  1111. #define BIT_HOST_WAKE_PAD_PULL_EN_8197F BIT(12)
  1112. #define BIT_HOST_WAKE_PAD_SL_8197F BIT(11)
  1113. #define BIT_PAD_LNAON_SR_8197F BIT(10)
  1114. #define BIT_PAD_LNAON_E2_8197F BIT(9)
  1115. #define BIT_SW_LNAON_G_SEL_DATA_8197F BIT(8)
  1116. #define BIT_SW_LNAON_A_SEL_DATA_8197F BIT(7)
  1117. #define BIT_PAD_PAPE_SR_8197F BIT(6)
  1118. #define BIT_PAD_PAPE_E2_8197F BIT(5)
  1119. #define BIT_SW_PAPE_G_SEL_DATA_8197F BIT(4)
  1120. #define BIT_SW_PAPE_A_SEL_DATA_8197F BIT(3)
  1121. #define BIT_PAD_DPDT_SR_8197F BIT(2)
  1122. #define BIT_PAD_DPDT_PAD_E2_8197F BIT(1)
  1123. #define BIT_SW_DPDT_SEL_DATA_8197F BIT(0)
  1124. /* 2 REG_WL_BT_PWR_CTRL_8197F */
  1125. #define BIT_ISO_BD2PP_8197F BIT(31)
  1126. #define BIT_LDOV12B_EN_8197F BIT(30)
  1127. #define BIT_CKEN_BTGPS_8197F BIT(29)
  1128. #define BIT_FEN_BTGPS_8197F BIT(28)
  1129. #define BIT_BTCPU_BOOTSEL_8197F BIT(27)
  1130. #define BIT_SPI_SPEEDUP_8197F BIT(26)
  1131. #define BIT_DEVWAKE_PAD_TYPE_SEL_8197F BIT(24)
  1132. #define BIT_CLKREQ_PAD_TYPE_SEL_8197F BIT(23)
  1133. #define BIT_ISO_BTPON2PP_8197F BIT(22)
  1134. #define BIT_BT_HWROF_EN_8197F BIT(19)
  1135. #define BIT_BT_FUNC_EN_8197F BIT(18)
  1136. #define BIT_BT_HWPDN_SL_8197F BIT(17)
  1137. #define BIT_BT_DISN_EN_8197F BIT(16)
  1138. #define BIT_BT_PDN_PULL_EN_8197F BIT(15)
  1139. #define BIT_WL_PDN_PULL_EN_8197F BIT(14)
  1140. #define BIT_EXTERNAL_REQUEST_PL_8197F BIT(13)
  1141. #define BIT_GPIO0_2_3_PULL_LOW_EN_8197F BIT(12)
  1142. #define BIT_ISO_BA2PP_8197F BIT(11)
  1143. #define BIT_BT_AFE_LDO_EN_8197F BIT(10)
  1144. #define BIT_BT_AFE_PLL_EN_8197F BIT(9)
  1145. #define BIT_BT_DIG_CLK_EN_8197F BIT(8)
  1146. #define BIT_WL_DRV_EXIST_IDX_8197F BIT(5)
  1147. #define BIT_DOP_EHPAD_8197F BIT(4)
  1148. #define BIT_WL_HWROF_EN_8197F BIT(3)
  1149. #define BIT_WL_FUNC_EN_8197F BIT(2)
  1150. #define BIT_WL_HWPDN_SL_8197F BIT(1)
  1151. #define BIT_WL_HWPDN_EN_8197F BIT(0)
  1152. /* 2 REG_SDM_DEBUG_8197F */
  1153. #define BIT_SHIFT_WLCLK_PHASE_8197F 0
  1154. #define BIT_MASK_WLCLK_PHASE_8197F 0x1f
  1155. #define BIT_WLCLK_PHASE_8197F(x) \
  1156. (((x) & BIT_MASK_WLCLK_PHASE_8197F) << BIT_SHIFT_WLCLK_PHASE_8197F)
  1157. #define BITS_WLCLK_PHASE_8197F \
  1158. (BIT_MASK_WLCLK_PHASE_8197F << BIT_SHIFT_WLCLK_PHASE_8197F)
  1159. #define BIT_CLEAR_WLCLK_PHASE_8197F(x) ((x) & (~BITS_WLCLK_PHASE_8197F))
  1160. #define BIT_GET_WLCLK_PHASE_8197F(x) \
  1161. (((x) >> BIT_SHIFT_WLCLK_PHASE_8197F) & BIT_MASK_WLCLK_PHASE_8197F)
  1162. #define BIT_SET_WLCLK_PHASE_8197F(x, v) \
  1163. (BIT_CLEAR_WLCLK_PHASE_8197F(x) | BIT_WLCLK_PHASE_8197F(v))
  1164. /* 2 REG_SYS_SDIO_CTRL_8197F */
  1165. #define BIT_DBG_GNT_WL_BT_8197F BIT(27)
  1166. #define BIT_LTE_MUX_CTRL_PATH_8197F BIT(26)
  1167. #define BIT_SDIO_INT_POLARITY_8197F BIT(19)
  1168. #define BIT_SDIO_INT_8197F BIT(18)
  1169. #define BIT_SDIO_OFF_EN_8197F BIT(17)
  1170. #define BIT_SDIO_ON_EN_8197F BIT(16)
  1171. /* 2 REG_HCI_OPT_CTRL_8197F */
  1172. #define BIT_USB_HOST_PWR_OFF_EN_8197F BIT(12)
  1173. #define BIT_SYM_LPS_BLOCK_EN_8197F BIT(11)
  1174. #define BIT_USB_LPM_ACT_EN_8197F BIT(10)
  1175. #define BIT_USB_LPM_NY_8197F BIT(9)
  1176. #define BIT_USB_SUS_DIS_8197F BIT(8)
  1177. #define BIT_SHIFT_SDIO_PAD_E_8197F 5
  1178. #define BIT_MASK_SDIO_PAD_E_8197F 0x7
  1179. #define BIT_SDIO_PAD_E_8197F(x) \
  1180. (((x) & BIT_MASK_SDIO_PAD_E_8197F) << BIT_SHIFT_SDIO_PAD_E_8197F)
  1181. #define BITS_SDIO_PAD_E_8197F \
  1182. (BIT_MASK_SDIO_PAD_E_8197F << BIT_SHIFT_SDIO_PAD_E_8197F)
  1183. #define BIT_CLEAR_SDIO_PAD_E_8197F(x) ((x) & (~BITS_SDIO_PAD_E_8197F))
  1184. #define BIT_GET_SDIO_PAD_E_8197F(x) \
  1185. (((x) >> BIT_SHIFT_SDIO_PAD_E_8197F) & BIT_MASK_SDIO_PAD_E_8197F)
  1186. #define BIT_SET_SDIO_PAD_E_8197F(x, v) \
  1187. (BIT_CLEAR_SDIO_PAD_E_8197F(x) | BIT_SDIO_PAD_E_8197F(v))
  1188. #define BIT_USB_LPPLL_EN_8197F BIT(4)
  1189. #define BIT_ROP_SW15_8197F BIT(2)
  1190. #define BIT_PCI_CKRDY_OPT_8197F BIT(1)
  1191. #define BIT_PCI_VAUX_EN_8197F BIT(0)
  1192. /* 2 REG_AFE_CTRL4_8197F */
  1193. #define BIT_RF1_SDMRSTB_8197F BIT(26)
  1194. #define BIT_RF1_RSTB_8197F BIT(25)
  1195. #define BIT_RF1_EN_8197F BIT(24)
  1196. #define BIT_SHIFT_XTAL_LDO_8197F 20
  1197. #define BIT_MASK_XTAL_LDO_8197F 0x7
  1198. #define BIT_XTAL_LDO_8197F(x) \
  1199. (((x) & BIT_MASK_XTAL_LDO_8197F) << BIT_SHIFT_XTAL_LDO_8197F)
  1200. #define BITS_XTAL_LDO_8197F \
  1201. (BIT_MASK_XTAL_LDO_8197F << BIT_SHIFT_XTAL_LDO_8197F)
  1202. #define BIT_CLEAR_XTAL_LDO_8197F(x) ((x) & (~BITS_XTAL_LDO_8197F))
  1203. #define BIT_GET_XTAL_LDO_8197F(x) \
  1204. (((x) >> BIT_SHIFT_XTAL_LDO_8197F) & BIT_MASK_XTAL_LDO_8197F)
  1205. #define BIT_SET_XTAL_LDO_8197F(x, v) \
  1206. (BIT_CLEAR_XTAL_LDO_8197F(x) | BIT_XTAL_LDO_8197F(v))
  1207. #define BIT_ADC_CK_SYNC_EN_8197F BIT(16)
  1208. /* 2 REG_LDO_SWR_CTRL_8197F */
  1209. /* 2 REG_NOT_VALID_8197F */
  1210. /* 2 REG_NOT_VALID_8197F */
  1211. /* 2 REG_NOT_VALID_8197F */
  1212. /* 2 REG_NOT_VALID_8197F */
  1213. /* 2 REG_NOT_VALID_8197F */
  1214. /* 2 REG_NOT_VALID_8197F */
  1215. /* 2 REG_NOT_VALID_8197F */
  1216. /* 2 REG_NOT_VALID_8197F */
  1217. /* 2 REG_NOT_VALID_8197F */
  1218. /* 2 REG_NOT_VALID_8197F */
  1219. /* 2 REG_NOT_VALID_8197F */
  1220. /* 2 REG_NOT_VALID_8197F */
  1221. /* 2 REG_NOT_VALID_8197F */
  1222. /* 2 REG_NOT_VALID_8197F */
  1223. /* 2 REG_NOT_VALID_8197F */
  1224. /* 2 REG_NOT_VALID_8197F */
  1225. /* 2 REG_NOT_VALID_8197F */
  1226. /* 2 REG_NOT_VALID_8197F */
  1227. /* 2 REG_MCUFW_CTRL_8197F */
  1228. #define BIT_SHIFT_RPWM_8197F 24
  1229. #define BIT_MASK_RPWM_8197F 0xff
  1230. #define BIT_RPWM_8197F(x) (((x) & BIT_MASK_RPWM_8197F) << BIT_SHIFT_RPWM_8197F)
  1231. #define BITS_RPWM_8197F (BIT_MASK_RPWM_8197F << BIT_SHIFT_RPWM_8197F)
  1232. #define BIT_CLEAR_RPWM_8197F(x) ((x) & (~BITS_RPWM_8197F))
  1233. #define BIT_GET_RPWM_8197F(x) \
  1234. (((x) >> BIT_SHIFT_RPWM_8197F) & BIT_MASK_RPWM_8197F)
  1235. #define BIT_SET_RPWM_8197F(x, v) (BIT_CLEAR_RPWM_8197F(x) | BIT_RPWM_8197F(v))
  1236. #define BIT_CPRST_8197F BIT(23)
  1237. #define BIT_ANA_PORT_EN_8197F BIT(22)
  1238. #define BIT_MAC_PORT_EN_8197F BIT(21)
  1239. #define BIT_BOOT_FSPI_EN_8197F BIT(20)
  1240. #define BIT_ROM_DLEN_8197F BIT(19)
  1241. #define BIT_SHIFT_ROM_PGE_8197F 16
  1242. #define BIT_MASK_ROM_PGE_8197F 0x7
  1243. #define BIT_ROM_PGE_8197F(x) \
  1244. (((x) & BIT_MASK_ROM_PGE_8197F) << BIT_SHIFT_ROM_PGE_8197F)
  1245. #define BITS_ROM_PGE_8197F (BIT_MASK_ROM_PGE_8197F << BIT_SHIFT_ROM_PGE_8197F)
  1246. #define BIT_CLEAR_ROM_PGE_8197F(x) ((x) & (~BITS_ROM_PGE_8197F))
  1247. #define BIT_GET_ROM_PGE_8197F(x) \
  1248. (((x) >> BIT_SHIFT_ROM_PGE_8197F) & BIT_MASK_ROM_PGE_8197F)
  1249. #define BIT_SET_ROM_PGE_8197F(x, v) \
  1250. (BIT_CLEAR_ROM_PGE_8197F(x) | BIT_ROM_PGE_8197F(v))
  1251. #define BIT_FW_INIT_RDY_8197F BIT(15)
  1252. #define BIT_FW_DW_RDY_8197F BIT(14)
  1253. #define BIT_SHIFT_CPU_CLK_SEL_8197F 12
  1254. #define BIT_MASK_CPU_CLK_SEL_8197F 0x3
  1255. #define BIT_CPU_CLK_SEL_8197F(x) \
  1256. (((x) & BIT_MASK_CPU_CLK_SEL_8197F) << BIT_SHIFT_CPU_CLK_SEL_8197F)
  1257. #define BITS_CPU_CLK_SEL_8197F \
  1258. (BIT_MASK_CPU_CLK_SEL_8197F << BIT_SHIFT_CPU_CLK_SEL_8197F)
  1259. #define BIT_CLEAR_CPU_CLK_SEL_8197F(x) ((x) & (~BITS_CPU_CLK_SEL_8197F))
  1260. #define BIT_GET_CPU_CLK_SEL_8197F(x) \
  1261. (((x) >> BIT_SHIFT_CPU_CLK_SEL_8197F) & BIT_MASK_CPU_CLK_SEL_8197F)
  1262. #define BIT_SET_CPU_CLK_SEL_8197F(x, v) \
  1263. (BIT_CLEAR_CPU_CLK_SEL_8197F(x) | BIT_CPU_CLK_SEL_8197F(v))
  1264. #define BIT_CCLK_CHG_MASK_8197F BIT(11)
  1265. #define BIT_FW_INIT_RDY_V1_8197F BIT(10)
  1266. #define BIT_R_8051_SPD_8197F BIT(9)
  1267. #define BIT_MCU_CLK_EN_8197F BIT(8)
  1268. #define BIT_RAM_DL_SEL_8197F BIT(7)
  1269. #define BIT_WINTINI_RDY_8197F BIT(6)
  1270. #define BIT_RF_INIT_RDY_8197F BIT(5)
  1271. #define BIT_BB_INIT_RDY_8197F BIT(4)
  1272. #define BIT_MAC_INIT_RDY_8197F BIT(3)
  1273. #define BIT_MCU_FWDL_RDY_8197F BIT(1)
  1274. #define BIT_MCU_FWDL_EN_8197F BIT(0)
  1275. /* 2 REG_MCU_TST_CFG_8197F */
  1276. #define BIT_SHIFT_LBKTST_8197F 0
  1277. #define BIT_MASK_LBKTST_8197F 0xffff
  1278. #define BIT_LBKTST_8197F(x) \
  1279. (((x) & BIT_MASK_LBKTST_8197F) << BIT_SHIFT_LBKTST_8197F)
  1280. #define BITS_LBKTST_8197F (BIT_MASK_LBKTST_8197F << BIT_SHIFT_LBKTST_8197F)
  1281. #define BIT_CLEAR_LBKTST_8197F(x) ((x) & (~BITS_LBKTST_8197F))
  1282. #define BIT_GET_LBKTST_8197F(x) \
  1283. (((x) >> BIT_SHIFT_LBKTST_8197F) & BIT_MASK_LBKTST_8197F)
  1284. #define BIT_SET_LBKTST_8197F(x, v) \
  1285. (BIT_CLEAR_LBKTST_8197F(x) | BIT_LBKTST_8197F(v))
  1286. /* 2 REG_HMEBOX_E0_E1_8197F */
  1287. #define BIT_SHIFT_HOST_MSG_E1_8197F 16
  1288. #define BIT_MASK_HOST_MSG_E1_8197F 0xffff
  1289. #define BIT_HOST_MSG_E1_8197F(x) \
  1290. (((x) & BIT_MASK_HOST_MSG_E1_8197F) << BIT_SHIFT_HOST_MSG_E1_8197F)
  1291. #define BITS_HOST_MSG_E1_8197F \
  1292. (BIT_MASK_HOST_MSG_E1_8197F << BIT_SHIFT_HOST_MSG_E1_8197F)
  1293. #define BIT_CLEAR_HOST_MSG_E1_8197F(x) ((x) & (~BITS_HOST_MSG_E1_8197F))
  1294. #define BIT_GET_HOST_MSG_E1_8197F(x) \
  1295. (((x) >> BIT_SHIFT_HOST_MSG_E1_8197F) & BIT_MASK_HOST_MSG_E1_8197F)
  1296. #define BIT_SET_HOST_MSG_E1_8197F(x, v) \
  1297. (BIT_CLEAR_HOST_MSG_E1_8197F(x) | BIT_HOST_MSG_E1_8197F(v))
  1298. #define BIT_SHIFT_HOST_MSG_E0_8197F 0
  1299. #define BIT_MASK_HOST_MSG_E0_8197F 0xffff
  1300. #define BIT_HOST_MSG_E0_8197F(x) \
  1301. (((x) & BIT_MASK_HOST_MSG_E0_8197F) << BIT_SHIFT_HOST_MSG_E0_8197F)
  1302. #define BITS_HOST_MSG_E0_8197F \
  1303. (BIT_MASK_HOST_MSG_E0_8197F << BIT_SHIFT_HOST_MSG_E0_8197F)
  1304. #define BIT_CLEAR_HOST_MSG_E0_8197F(x) ((x) & (~BITS_HOST_MSG_E0_8197F))
  1305. #define BIT_GET_HOST_MSG_E0_8197F(x) \
  1306. (((x) >> BIT_SHIFT_HOST_MSG_E0_8197F) & BIT_MASK_HOST_MSG_E0_8197F)
  1307. #define BIT_SET_HOST_MSG_E0_8197F(x, v) \
  1308. (BIT_CLEAR_HOST_MSG_E0_8197F(x) | BIT_HOST_MSG_E0_8197F(v))
  1309. /* 2 REG_HMEBOX_E2_E3_8197F */
  1310. #define BIT_SHIFT_HOST_MSG_E3_8197F 16
  1311. #define BIT_MASK_HOST_MSG_E3_8197F 0xffff
  1312. #define BIT_HOST_MSG_E3_8197F(x) \
  1313. (((x) & BIT_MASK_HOST_MSG_E3_8197F) << BIT_SHIFT_HOST_MSG_E3_8197F)
  1314. #define BITS_HOST_MSG_E3_8197F \
  1315. (BIT_MASK_HOST_MSG_E3_8197F << BIT_SHIFT_HOST_MSG_E3_8197F)
  1316. #define BIT_CLEAR_HOST_MSG_E3_8197F(x) ((x) & (~BITS_HOST_MSG_E3_8197F))
  1317. #define BIT_GET_HOST_MSG_E3_8197F(x) \
  1318. (((x) >> BIT_SHIFT_HOST_MSG_E3_8197F) & BIT_MASK_HOST_MSG_E3_8197F)
  1319. #define BIT_SET_HOST_MSG_E3_8197F(x, v) \
  1320. (BIT_CLEAR_HOST_MSG_E3_8197F(x) | BIT_HOST_MSG_E3_8197F(v))
  1321. #define BIT_SHIFT_HOST_MSG_E2_8197F 0
  1322. #define BIT_MASK_HOST_MSG_E2_8197F 0xffff
  1323. #define BIT_HOST_MSG_E2_8197F(x) \
  1324. (((x) & BIT_MASK_HOST_MSG_E2_8197F) << BIT_SHIFT_HOST_MSG_E2_8197F)
  1325. #define BITS_HOST_MSG_E2_8197F \
  1326. (BIT_MASK_HOST_MSG_E2_8197F << BIT_SHIFT_HOST_MSG_E2_8197F)
  1327. #define BIT_CLEAR_HOST_MSG_E2_8197F(x) ((x) & (~BITS_HOST_MSG_E2_8197F))
  1328. #define BIT_GET_HOST_MSG_E2_8197F(x) \
  1329. (((x) >> BIT_SHIFT_HOST_MSG_E2_8197F) & BIT_MASK_HOST_MSG_E2_8197F)
  1330. #define BIT_SET_HOST_MSG_E2_8197F(x, v) \
  1331. (BIT_CLEAR_HOST_MSG_E2_8197F(x) | BIT_HOST_MSG_E2_8197F(v))
  1332. /* 2 REG_WLLPS_CTRL_8197F */
  1333. /* 2 REG_NOT_VALID_8197F */
  1334. /* 2 REG_NOT_VALID_8197F */
  1335. /* 2 REG_NOT_VALID_8197F */
  1336. /* 2 REG_NOT_VALID_8197F */
  1337. /* 2 REG_NOT_VALID_8197F */
  1338. /* 2 REG_NOT_VALID_8197F */
  1339. /* 2 REG_NOT_VALID_8197F */
  1340. /* 2 REG_NOT_VALID_8197F */
  1341. /* 2 REG_NOT_VALID_8197F */
  1342. /* 2 REG_NOT_VALID_8197F */
  1343. /* 2 REG_NOT_VALID_8197F */
  1344. /* 2 REG_NOT_VALID_8197F */
  1345. /* 2 REG_NOT_VALID_8197F */
  1346. /* 2 REG_NOT_VALID_8197F */
  1347. /* 2 REG_NOT_VALID_8197F */
  1348. /* 2 REG_AFE_CTRL5_8197F */
  1349. #define BIT_BB_DBG_SEL_AFE_SDM_V3_8197F BIT(31)
  1350. #define BIT_ORDER_SDM_8197F BIT(30)
  1351. #define BIT_RFE_SEL_SDM_8197F BIT(29)
  1352. #define BIT_SHIFT_REF_SEL_8197F 25
  1353. #define BIT_MASK_REF_SEL_8197F 0xf
  1354. #define BIT_REF_SEL_8197F(x) \
  1355. (((x) & BIT_MASK_REF_SEL_8197F) << BIT_SHIFT_REF_SEL_8197F)
  1356. #define BITS_REF_SEL_8197F (BIT_MASK_REF_SEL_8197F << BIT_SHIFT_REF_SEL_8197F)
  1357. #define BIT_CLEAR_REF_SEL_8197F(x) ((x) & (~BITS_REF_SEL_8197F))
  1358. #define BIT_GET_REF_SEL_8197F(x) \
  1359. (((x) >> BIT_SHIFT_REF_SEL_8197F) & BIT_MASK_REF_SEL_8197F)
  1360. #define BIT_SET_REF_SEL_8197F(x, v) \
  1361. (BIT_CLEAR_REF_SEL_8197F(x) | BIT_REF_SEL_8197F(v))
  1362. #define BIT_SHIFT_F0F_SDM_V2_8197F 12
  1363. #define BIT_MASK_F0F_SDM_V2_8197F 0x1fff
  1364. #define BIT_F0F_SDM_V2_8197F(x) \
  1365. (((x) & BIT_MASK_F0F_SDM_V2_8197F) << BIT_SHIFT_F0F_SDM_V2_8197F)
  1366. #define BITS_F0F_SDM_V2_8197F \
  1367. (BIT_MASK_F0F_SDM_V2_8197F << BIT_SHIFT_F0F_SDM_V2_8197F)
  1368. #define BIT_CLEAR_F0F_SDM_V2_8197F(x) ((x) & (~BITS_F0F_SDM_V2_8197F))
  1369. #define BIT_GET_F0F_SDM_V2_8197F(x) \
  1370. (((x) >> BIT_SHIFT_F0F_SDM_V2_8197F) & BIT_MASK_F0F_SDM_V2_8197F)
  1371. #define BIT_SET_F0F_SDM_V2_8197F(x, v) \
  1372. (BIT_CLEAR_F0F_SDM_V2_8197F(x) | BIT_F0F_SDM_V2_8197F(v))
  1373. #define BIT_SHIFT_F0N_SDM_V2_8197F 9
  1374. #define BIT_MASK_F0N_SDM_V2_8197F 0x7
  1375. #define BIT_F0N_SDM_V2_8197F(x) \
  1376. (((x) & BIT_MASK_F0N_SDM_V2_8197F) << BIT_SHIFT_F0N_SDM_V2_8197F)
  1377. #define BITS_F0N_SDM_V2_8197F \
  1378. (BIT_MASK_F0N_SDM_V2_8197F << BIT_SHIFT_F0N_SDM_V2_8197F)
  1379. #define BIT_CLEAR_F0N_SDM_V2_8197F(x) ((x) & (~BITS_F0N_SDM_V2_8197F))
  1380. #define BIT_GET_F0N_SDM_V2_8197F(x) \
  1381. (((x) >> BIT_SHIFT_F0N_SDM_V2_8197F) & BIT_MASK_F0N_SDM_V2_8197F)
  1382. #define BIT_SET_F0N_SDM_V2_8197F(x, v) \
  1383. (BIT_CLEAR_F0N_SDM_V2_8197F(x) | BIT_F0N_SDM_V2_8197F(v))
  1384. #define BIT_SHIFT_DIVN_SDM_V2_8197F 3
  1385. #define BIT_MASK_DIVN_SDM_V2_8197F 0x3f
  1386. #define BIT_DIVN_SDM_V2_8197F(x) \
  1387. (((x) & BIT_MASK_DIVN_SDM_V2_8197F) << BIT_SHIFT_DIVN_SDM_V2_8197F)
  1388. #define BITS_DIVN_SDM_V2_8197F \
  1389. (BIT_MASK_DIVN_SDM_V2_8197F << BIT_SHIFT_DIVN_SDM_V2_8197F)
  1390. #define BIT_CLEAR_DIVN_SDM_V2_8197F(x) ((x) & (~BITS_DIVN_SDM_V2_8197F))
  1391. #define BIT_GET_DIVN_SDM_V2_8197F(x) \
  1392. (((x) >> BIT_SHIFT_DIVN_SDM_V2_8197F) & BIT_MASK_DIVN_SDM_V2_8197F)
  1393. #define BIT_SET_DIVN_SDM_V2_8197F(x, v) \
  1394. (BIT_CLEAR_DIVN_SDM_V2_8197F(x) | BIT_DIVN_SDM_V2_8197F(v))
  1395. #define BIT_SHIFT_DITHER_SDM_V2_8197F 0
  1396. #define BIT_MASK_DITHER_SDM_V2_8197F 0x7
  1397. #define BIT_DITHER_SDM_V2_8197F(x) \
  1398. (((x) & BIT_MASK_DITHER_SDM_V2_8197F) << BIT_SHIFT_DITHER_SDM_V2_8197F)
  1399. #define BITS_DITHER_SDM_V2_8197F \
  1400. (BIT_MASK_DITHER_SDM_V2_8197F << BIT_SHIFT_DITHER_SDM_V2_8197F)
  1401. #define BIT_CLEAR_DITHER_SDM_V2_8197F(x) ((x) & (~BITS_DITHER_SDM_V2_8197F))
  1402. #define BIT_GET_DITHER_SDM_V2_8197F(x) \
  1403. (((x) >> BIT_SHIFT_DITHER_SDM_V2_8197F) & BIT_MASK_DITHER_SDM_V2_8197F)
  1404. #define BIT_SET_DITHER_SDM_V2_8197F(x, v) \
  1405. (BIT_CLEAR_DITHER_SDM_V2_8197F(x) | BIT_DITHER_SDM_V2_8197F(v))
  1406. /* 2 REG_GPIO_DEBOUNCE_CTRL_8197F */
  1407. #define BIT_WLGP_DBC1EN_8197F BIT(15)
  1408. #define BIT_SHIFT_WLGP_DBC1_8197F 8
  1409. #define BIT_MASK_WLGP_DBC1_8197F 0xf
  1410. #define BIT_WLGP_DBC1_8197F(x) \
  1411. (((x) & BIT_MASK_WLGP_DBC1_8197F) << BIT_SHIFT_WLGP_DBC1_8197F)
  1412. #define BITS_WLGP_DBC1_8197F \
  1413. (BIT_MASK_WLGP_DBC1_8197F << BIT_SHIFT_WLGP_DBC1_8197F)
  1414. #define BIT_CLEAR_WLGP_DBC1_8197F(x) ((x) & (~BITS_WLGP_DBC1_8197F))
  1415. #define BIT_GET_WLGP_DBC1_8197F(x) \
  1416. (((x) >> BIT_SHIFT_WLGP_DBC1_8197F) & BIT_MASK_WLGP_DBC1_8197F)
  1417. #define BIT_SET_WLGP_DBC1_8197F(x, v) \
  1418. (BIT_CLEAR_WLGP_DBC1_8197F(x) | BIT_WLGP_DBC1_8197F(v))
  1419. #define BIT_WLGP_DBC0EN_8197F BIT(7)
  1420. #define BIT_SHIFT_WLGP_DBC0_8197F 0
  1421. #define BIT_MASK_WLGP_DBC0_8197F 0xf
  1422. #define BIT_WLGP_DBC0_8197F(x) \
  1423. (((x) & BIT_MASK_WLGP_DBC0_8197F) << BIT_SHIFT_WLGP_DBC0_8197F)
  1424. #define BITS_WLGP_DBC0_8197F \
  1425. (BIT_MASK_WLGP_DBC0_8197F << BIT_SHIFT_WLGP_DBC0_8197F)
  1426. #define BIT_CLEAR_WLGP_DBC0_8197F(x) ((x) & (~BITS_WLGP_DBC0_8197F))
  1427. #define BIT_GET_WLGP_DBC0_8197F(x) \
  1428. (((x) >> BIT_SHIFT_WLGP_DBC0_8197F) & BIT_MASK_WLGP_DBC0_8197F)
  1429. #define BIT_SET_WLGP_DBC0_8197F(x, v) \
  1430. (BIT_CLEAR_WLGP_DBC0_8197F(x) | BIT_WLGP_DBC0_8197F(v))
  1431. /* 2 REG_RPWM2_8197F */
  1432. #define BIT_SHIFT_RPWM2_8197F 16
  1433. #define BIT_MASK_RPWM2_8197F 0xffff
  1434. #define BIT_RPWM2_8197F(x) \
  1435. (((x) & BIT_MASK_RPWM2_8197F) << BIT_SHIFT_RPWM2_8197F)
  1436. #define BITS_RPWM2_8197F (BIT_MASK_RPWM2_8197F << BIT_SHIFT_RPWM2_8197F)
  1437. #define BIT_CLEAR_RPWM2_8197F(x) ((x) & (~BITS_RPWM2_8197F))
  1438. #define BIT_GET_RPWM2_8197F(x) \
  1439. (((x) >> BIT_SHIFT_RPWM2_8197F) & BIT_MASK_RPWM2_8197F)
  1440. #define BIT_SET_RPWM2_8197F(x, v) \
  1441. (BIT_CLEAR_RPWM2_8197F(x) | BIT_RPWM2_8197F(v))
  1442. /* 2 REG_SYSON_FSM_MON_8197F */
  1443. #define BIT_SHIFT_FSM_MON_SEL_8197F 24
  1444. #define BIT_MASK_FSM_MON_SEL_8197F 0x7
  1445. #define BIT_FSM_MON_SEL_8197F(x) \
  1446. (((x) & BIT_MASK_FSM_MON_SEL_8197F) << BIT_SHIFT_FSM_MON_SEL_8197F)
  1447. #define BITS_FSM_MON_SEL_8197F \
  1448. (BIT_MASK_FSM_MON_SEL_8197F << BIT_SHIFT_FSM_MON_SEL_8197F)
  1449. #define BIT_CLEAR_FSM_MON_SEL_8197F(x) ((x) & (~BITS_FSM_MON_SEL_8197F))
  1450. #define BIT_GET_FSM_MON_SEL_8197F(x) \
  1451. (((x) >> BIT_SHIFT_FSM_MON_SEL_8197F) & BIT_MASK_FSM_MON_SEL_8197F)
  1452. #define BIT_SET_FSM_MON_SEL_8197F(x, v) \
  1453. (BIT_CLEAR_FSM_MON_SEL_8197F(x) | BIT_FSM_MON_SEL_8197F(v))
  1454. #define BIT_DOP_ELDO_8197F BIT(23)
  1455. #define BIT_FSM_MON_UPD_8197F BIT(15)
  1456. #define BIT_SHIFT_FSM_PAR_8197F 0
  1457. #define BIT_MASK_FSM_PAR_8197F 0x7fff
  1458. #define BIT_FSM_PAR_8197F(x) \
  1459. (((x) & BIT_MASK_FSM_PAR_8197F) << BIT_SHIFT_FSM_PAR_8197F)
  1460. #define BITS_FSM_PAR_8197F (BIT_MASK_FSM_PAR_8197F << BIT_SHIFT_FSM_PAR_8197F)
  1461. #define BIT_CLEAR_FSM_PAR_8197F(x) ((x) & (~BITS_FSM_PAR_8197F))
  1462. #define BIT_GET_FSM_PAR_8197F(x) \
  1463. (((x) >> BIT_SHIFT_FSM_PAR_8197F) & BIT_MASK_FSM_PAR_8197F)
  1464. #define BIT_SET_FSM_PAR_8197F(x, v) \
  1465. (BIT_CLEAR_FSM_PAR_8197F(x) | BIT_FSM_PAR_8197F(v))
  1466. /* 2 REG_AFE_CTRL6_8197F */
  1467. #define BIT_SHIFT_TSFT_SEL_V1_8197F 0
  1468. #define BIT_MASK_TSFT_SEL_V1_8197F 0x7
  1469. #define BIT_TSFT_SEL_V1_8197F(x) \
  1470. (((x) & BIT_MASK_TSFT_SEL_V1_8197F) << BIT_SHIFT_TSFT_SEL_V1_8197F)
  1471. #define BITS_TSFT_SEL_V1_8197F \
  1472. (BIT_MASK_TSFT_SEL_V1_8197F << BIT_SHIFT_TSFT_SEL_V1_8197F)
  1473. #define BIT_CLEAR_TSFT_SEL_V1_8197F(x) ((x) & (~BITS_TSFT_SEL_V1_8197F))
  1474. #define BIT_GET_TSFT_SEL_V1_8197F(x) \
  1475. (((x) >> BIT_SHIFT_TSFT_SEL_V1_8197F) & BIT_MASK_TSFT_SEL_V1_8197F)
  1476. #define BIT_SET_TSFT_SEL_V1_8197F(x, v) \
  1477. (BIT_CLEAR_TSFT_SEL_V1_8197F(x) | BIT_TSFT_SEL_V1_8197F(v))
  1478. /* 2 REG_PMC_DBG_CTRL1_8197F */
  1479. #define BIT_BT_INT_EN_8197F BIT(31)
  1480. #define BIT_SHIFT_RD_WR_WIFI_BT_INFO_8197F 16
  1481. #define BIT_MASK_RD_WR_WIFI_BT_INFO_8197F 0x7fff
  1482. #define BIT_RD_WR_WIFI_BT_INFO_8197F(x) \
  1483. (((x) & BIT_MASK_RD_WR_WIFI_BT_INFO_8197F) \
  1484. << BIT_SHIFT_RD_WR_WIFI_BT_INFO_8197F)
  1485. #define BITS_RD_WR_WIFI_BT_INFO_8197F \
  1486. (BIT_MASK_RD_WR_WIFI_BT_INFO_8197F \
  1487. << BIT_SHIFT_RD_WR_WIFI_BT_INFO_8197F)
  1488. #define BIT_CLEAR_RD_WR_WIFI_BT_INFO_8197F(x) \
  1489. ((x) & (~BITS_RD_WR_WIFI_BT_INFO_8197F))
  1490. #define BIT_GET_RD_WR_WIFI_BT_INFO_8197F(x) \
  1491. (((x) >> BIT_SHIFT_RD_WR_WIFI_BT_INFO_8197F) & \
  1492. BIT_MASK_RD_WR_WIFI_BT_INFO_8197F)
  1493. #define BIT_SET_RD_WR_WIFI_BT_INFO_8197F(x, v) \
  1494. (BIT_CLEAR_RD_WR_WIFI_BT_INFO_8197F(x) | \
  1495. BIT_RD_WR_WIFI_BT_INFO_8197F(v))
  1496. #define BIT_PMC_WR_OVF_8197F BIT(8)
  1497. #define BIT_SHIFT_WLPMC_ERRINT_8197F 0
  1498. #define BIT_MASK_WLPMC_ERRINT_8197F 0xff
  1499. #define BIT_WLPMC_ERRINT_8197F(x) \
  1500. (((x) & BIT_MASK_WLPMC_ERRINT_8197F) << BIT_SHIFT_WLPMC_ERRINT_8197F)
  1501. #define BITS_WLPMC_ERRINT_8197F \
  1502. (BIT_MASK_WLPMC_ERRINT_8197F << BIT_SHIFT_WLPMC_ERRINT_8197F)
  1503. #define BIT_CLEAR_WLPMC_ERRINT_8197F(x) ((x) & (~BITS_WLPMC_ERRINT_8197F))
  1504. #define BIT_GET_WLPMC_ERRINT_8197F(x) \
  1505. (((x) >> BIT_SHIFT_WLPMC_ERRINT_8197F) & BIT_MASK_WLPMC_ERRINT_8197F)
  1506. #define BIT_SET_WLPMC_ERRINT_8197F(x, v) \
  1507. (BIT_CLEAR_WLPMC_ERRINT_8197F(x) | BIT_WLPMC_ERRINT_8197F(v))
  1508. /* 2 REG_AFE_CTRL7_8197F */
  1509. #define BIT_SHIFT_SEL_V_8197F 30
  1510. #define BIT_MASK_SEL_V_8197F 0x3
  1511. #define BIT_SEL_V_8197F(x) \
  1512. (((x) & BIT_MASK_SEL_V_8197F) << BIT_SHIFT_SEL_V_8197F)
  1513. #define BITS_SEL_V_8197F (BIT_MASK_SEL_V_8197F << BIT_SHIFT_SEL_V_8197F)
  1514. #define BIT_CLEAR_SEL_V_8197F(x) ((x) & (~BITS_SEL_V_8197F))
  1515. #define BIT_GET_SEL_V_8197F(x) \
  1516. (((x) >> BIT_SHIFT_SEL_V_8197F) & BIT_MASK_SEL_V_8197F)
  1517. #define BIT_SET_SEL_V_8197F(x, v) \
  1518. (BIT_CLEAR_SEL_V_8197F(x) | BIT_SEL_V_8197F(v))
  1519. #define BIT_SEL_LDO_PC_8197F BIT(29)
  1520. #define BIT_SHIFT_CK_MON_SEL_V2_8197F 26
  1521. #define BIT_MASK_CK_MON_SEL_V2_8197F 0x7
  1522. #define BIT_CK_MON_SEL_V2_8197F(x) \
  1523. (((x) & BIT_MASK_CK_MON_SEL_V2_8197F) << BIT_SHIFT_CK_MON_SEL_V2_8197F)
  1524. #define BITS_CK_MON_SEL_V2_8197F \
  1525. (BIT_MASK_CK_MON_SEL_V2_8197F << BIT_SHIFT_CK_MON_SEL_V2_8197F)
  1526. #define BIT_CLEAR_CK_MON_SEL_V2_8197F(x) ((x) & (~BITS_CK_MON_SEL_V2_8197F))
  1527. #define BIT_GET_CK_MON_SEL_V2_8197F(x) \
  1528. (((x) >> BIT_SHIFT_CK_MON_SEL_V2_8197F) & BIT_MASK_CK_MON_SEL_V2_8197F)
  1529. #define BIT_SET_CK_MON_SEL_V2_8197F(x, v) \
  1530. (BIT_CLEAR_CK_MON_SEL_V2_8197F(x) | BIT_CK_MON_SEL_V2_8197F(v))
  1531. #define BIT_CK_MON_EN_8197F BIT(25)
  1532. #define BIT_FREF_EDGE_8197F BIT(24)
  1533. #define BIT_CK320M_EN_8197F BIT(23)
  1534. #define BIT_CK_5M_EN_8197F BIT(22)
  1535. #define BIT_TESTEN_8197F BIT(21)
  1536. /* 2 REG_HIMR0_8197F */
  1537. #define BIT_TIMEOUT_INTERRUPT2_MASK_8197F BIT(31)
  1538. #define BIT_TIMEOUT_INTERRUTP1_MASK_8197F BIT(30)
  1539. #define BIT_PSTIMEOUT_MSK_8197F BIT(29)
  1540. #define BIT_GTINT4_MSK_8197F BIT(28)
  1541. #define BIT_GTINT3_MSK_8197F BIT(27)
  1542. #define BIT_TXBCN0ERR_MSK_8197F BIT(26)
  1543. #define BIT_TXBCN0OK_MSK_8197F BIT(25)
  1544. #define BIT_TSF_BIT32_TOGGLE_MSK_8197F BIT(24)
  1545. #define BIT_BCNDMAINT0_MSK_8197F BIT(20)
  1546. #define BIT_BCNDERR0_MSK_8197F BIT(16)
  1547. #define BIT_HSISR_IND_ON_INT_MSK_8197F BIT(15)
  1548. #define BIT_HISR3_IND_INT_MSK_8197F BIT(14)
  1549. #define BIT_HISR2_IND_INT_MSK_8197F BIT(13)
  1550. #define BIT_CTWEND_MSK_8197F BIT(12)
  1551. #define BIT_HISR1_IND_MSK_8197F BIT(11)
  1552. #define BIT_C2HCMD_MSK_8197F BIT(10)
  1553. #define BIT_CPWM2_MSK_8197F BIT(9)
  1554. #define BIT_CPWM_MSK_8197F BIT(8)
  1555. #define BIT_HIGHDOK_MSK_8197F BIT(7)
  1556. #define BIT_MGTDOK_MSK_8197F BIT(6)
  1557. #define BIT_BKDOK_MSK_8197F BIT(5)
  1558. #define BIT_BEDOK_MSK_8197F BIT(4)
  1559. #define BIT_VIDOK_MSK_8197F BIT(3)
  1560. #define BIT_VODOK_MSK_8197F BIT(2)
  1561. #define BIT_RDU_MSK_8197F BIT(1)
  1562. #define BIT_RXOK_MSK_8197F BIT(0)
  1563. /* 2 REG_HISR0_8197F */
  1564. #define BIT_PSTIMEOUT2_8197F BIT(31)
  1565. #define BIT_PSTIMEOUT1_8197F BIT(30)
  1566. #define BIT_PSTIMEOUT_8197F BIT(29)
  1567. #define BIT_GTINT4_8197F BIT(28)
  1568. #define BIT_GTINT3_8197F BIT(27)
  1569. #define BIT_TXBCN0ERR_8197F BIT(26)
  1570. #define BIT_TXBCN0OK_8197F BIT(25)
  1571. #define BIT_TSF_BIT32_TOGGLE_8197F BIT(24)
  1572. #define BIT_BCNDMAINT0_8197F BIT(20)
  1573. #define BIT_BCNDERR0_8197F BIT(16)
  1574. #define BIT_HSISR_IND_ON_INT_8197F BIT(15)
  1575. #define BIT_HISR3_IND_INT_8197F BIT(14)
  1576. #define BIT_HISR2_IND_INT_8197F BIT(13)
  1577. #define BIT_CTWEND_8197F BIT(12)
  1578. #define BIT_HISR1_IND_INT_8197F BIT(11)
  1579. #define BIT_C2HCMD_8197F BIT(10)
  1580. #define BIT_CPWM2_8197F BIT(9)
  1581. #define BIT_CPWM_8197F BIT(8)
  1582. #define BIT_HIGHDOK_8197F BIT(7)
  1583. #define BIT_MGTDOK_8197F BIT(6)
  1584. #define BIT_BKDOK_8197F BIT(5)
  1585. #define BIT_BEDOK_8197F BIT(4)
  1586. #define BIT_VIDOK_8197F BIT(3)
  1587. #define BIT_VODOK_8197F BIT(2)
  1588. #define BIT_RDU_8197F BIT(1)
  1589. #define BIT_RXOK_8197F BIT(0)
  1590. /* 2 REG_HIMR1_8197F */
  1591. #define BIT_BTON_STS_UPDATE_MSK_8197F BIT(29)
  1592. #define BIT_MCU_ERR_MASK_8197F BIT(28)
  1593. #define BIT_BCNDMAINT7__MSK_8197F BIT(27)
  1594. #define BIT_BCNDMAINT6__MSK_8197F BIT(26)
  1595. #define BIT_BCNDMAINT5__MSK_8197F BIT(25)
  1596. #define BIT_BCNDMAINT4__MSK_8197F BIT(24)
  1597. #define BIT_BCNDMAINT3_MSK_8197F BIT(23)
  1598. #define BIT_BCNDMAINT2_MSK_8197F BIT(22)
  1599. #define BIT_BCNDMAINT1_MSK_8197F BIT(21)
  1600. #define BIT_BCNDERR7_MSK_8197F BIT(20)
  1601. #define BIT_BCNDERR6_MSK_8197F BIT(19)
  1602. #define BIT_BCNDERR5_MSK_8197F BIT(18)
  1603. #define BIT_BCNDERR4_MSK_8197F BIT(17)
  1604. #define BIT_BCNDERR3_MSK_8197F BIT(16)
  1605. #define BIT_BCNDERR2_MSK_8197F BIT(15)
  1606. #define BIT_BCNDERR1_MSK_8197F BIT(14)
  1607. #define BIT_ATIMEND_E_MSK_8197F BIT(13)
  1608. #define BIT_ATIMEND__MSK_8197F BIT(12)
  1609. #define BIT_TXERR_MSK_8197F BIT(11)
  1610. #define BIT_RXERR_MSK_8197F BIT(10)
  1611. #define BIT_TXFOVW_MSK_8197F BIT(9)
  1612. #define BIT_FOVW_MSK_8197F BIT(8)
  1613. /* 2 REG_HISR1_8197F */
  1614. #define BIT_BTON_STS_UPDATE_INT_8197F BIT(29)
  1615. #define BIT_MCU_ERR_8197F BIT(28)
  1616. #define BIT_BCNDMAINT7_8197F BIT(27)
  1617. #define BIT_BCNDMAINT6_8197F BIT(26)
  1618. #define BIT_BCNDMAINT5_8197F BIT(25)
  1619. #define BIT_BCNDMAINT4_8197F BIT(24)
  1620. #define BIT_BCNDMAINT3_8197F BIT(23)
  1621. #define BIT_BCNDMAINT2_8197F BIT(22)
  1622. #define BIT_BCNDMAINT1_8197F BIT(21)
  1623. #define BIT_BCNDERR7_8197F BIT(20)
  1624. #define BIT_BCNDERR6_8197F BIT(19)
  1625. #define BIT_BCNDERR5_8197F BIT(18)
  1626. #define BIT_BCNDERR4_8197F BIT(17)
  1627. #define BIT_BCNDERR3_8197F BIT(16)
  1628. #define BIT_BCNDERR2_8197F BIT(15)
  1629. #define BIT_BCNDERR1_8197F BIT(14)
  1630. #define BIT_ATIMEND_E_8197F BIT(13)
  1631. #define BIT_ATIMEND_8197F BIT(12)
  1632. #define BIT_TXERR_INT_8197F BIT(11)
  1633. #define BIT_RXERR_INT_8197F BIT(10)
  1634. #define BIT_TXFOVW_8197F BIT(9)
  1635. #define BIT_FOVW_8197F BIT(8)
  1636. /* 2 REG_DBG_PORT_SEL_8197F */
  1637. #define BIT_SHIFT_DEBUG_ST_8197F 0
  1638. #define BIT_MASK_DEBUG_ST_8197F 0xffffffffL
  1639. #define BIT_DEBUG_ST_8197F(x) \
  1640. (((x) & BIT_MASK_DEBUG_ST_8197F) << BIT_SHIFT_DEBUG_ST_8197F)
  1641. #define BITS_DEBUG_ST_8197F \
  1642. (BIT_MASK_DEBUG_ST_8197F << BIT_SHIFT_DEBUG_ST_8197F)
  1643. #define BIT_CLEAR_DEBUG_ST_8197F(x) ((x) & (~BITS_DEBUG_ST_8197F))
  1644. #define BIT_GET_DEBUG_ST_8197F(x) \
  1645. (((x) >> BIT_SHIFT_DEBUG_ST_8197F) & BIT_MASK_DEBUG_ST_8197F)
  1646. #define BIT_SET_DEBUG_ST_8197F(x, v) \
  1647. (BIT_CLEAR_DEBUG_ST_8197F(x) | BIT_DEBUG_ST_8197F(v))
  1648. /* 2 REG_PAD_CTRL2_8197F */
  1649. /* 2 REG_NOT_VALID_8197F */
  1650. /* 2 REG_NOT_VALID_8197F */
  1651. /* 2 REG_NOT_VALID_8197F */
  1652. /* 2 REG_NOT_VALID_8197F */
  1653. /* 2 REG_NOT_VALID_8197F */
  1654. #define BIT_LD_B12V_EN_V1_8197F BIT(7)
  1655. #define BIT_EECS_IOSEL_V1_8197F BIT(6)
  1656. #define BIT_EECS_DATA_O_V1_8197F BIT(5)
  1657. #define BIT_EECS_DATA_I_V1_8197F BIT(4)
  1658. #define BIT_EESK_IOSEL_V1_8197F BIT(2)
  1659. #define BIT_EESK_DATA_O_V1_8197F BIT(1)
  1660. #define BIT_EESK_DATA_I_V1_8197F BIT(0)
  1661. /* 2 REG_NOT_VALID_8197F */
  1662. /* 2 REG_PMC_DBG_CTRL2_8197F */
  1663. #define BIT_SHIFT_EFUSE_BURN_GNT_8197F 24
  1664. #define BIT_MASK_EFUSE_BURN_GNT_8197F 0xff
  1665. #define BIT_EFUSE_BURN_GNT_8197F(x) \
  1666. (((x) & BIT_MASK_EFUSE_BURN_GNT_8197F) \
  1667. << BIT_SHIFT_EFUSE_BURN_GNT_8197F)
  1668. #define BITS_EFUSE_BURN_GNT_8197F \
  1669. (BIT_MASK_EFUSE_BURN_GNT_8197F << BIT_SHIFT_EFUSE_BURN_GNT_8197F)
  1670. #define BIT_CLEAR_EFUSE_BURN_GNT_8197F(x) ((x) & (~BITS_EFUSE_BURN_GNT_8197F))
  1671. #define BIT_GET_EFUSE_BURN_GNT_8197F(x) \
  1672. (((x) >> BIT_SHIFT_EFUSE_BURN_GNT_8197F) & \
  1673. BIT_MASK_EFUSE_BURN_GNT_8197F)
  1674. #define BIT_SET_EFUSE_BURN_GNT_8197F(x, v) \
  1675. (BIT_CLEAR_EFUSE_BURN_GNT_8197F(x) | BIT_EFUSE_BURN_GNT_8197F(v))
  1676. #define BIT_STOP_WL_PMC_8197F BIT(9)
  1677. #define BIT_STOP_SYM_PMC_8197F BIT(8)
  1678. #define BIT_REG_RST_WLPMC_8197F BIT(5)
  1679. #define BIT_REG_RST_PD12N_8197F BIT(4)
  1680. #define BIT_SYSON_DIS_WLREG_WRMSK_8197F BIT(3)
  1681. #define BIT_SYSON_DIS_PMCREG_WRMSK_8197F BIT(2)
  1682. #define BIT_SHIFT_SYSON_REG_ARB_8197F 0
  1683. #define BIT_MASK_SYSON_REG_ARB_8197F 0x3
  1684. #define BIT_SYSON_REG_ARB_8197F(x) \
  1685. (((x) & BIT_MASK_SYSON_REG_ARB_8197F) << BIT_SHIFT_SYSON_REG_ARB_8197F)
  1686. #define BITS_SYSON_REG_ARB_8197F \
  1687. (BIT_MASK_SYSON_REG_ARB_8197F << BIT_SHIFT_SYSON_REG_ARB_8197F)
  1688. #define BIT_CLEAR_SYSON_REG_ARB_8197F(x) ((x) & (~BITS_SYSON_REG_ARB_8197F))
  1689. #define BIT_GET_SYSON_REG_ARB_8197F(x) \
  1690. (((x) >> BIT_SHIFT_SYSON_REG_ARB_8197F) & BIT_MASK_SYSON_REG_ARB_8197F)
  1691. #define BIT_SET_SYSON_REG_ARB_8197F(x, v) \
  1692. (BIT_CLEAR_SYSON_REG_ARB_8197F(x) | BIT_SYSON_REG_ARB_8197F(v))
  1693. /* 2 REG_BIST_CTRL_8197F */
  1694. #define BIT_BIST_USB_DIS_8197F BIT(27)
  1695. #define BIT_BIST_PCI_DIS_8197F BIT(26)
  1696. #define BIT_BIST_BT_DIS_8197F BIT(25)
  1697. #define BIT_BIST_WL_DIS_8197F BIT(24)
  1698. #define BIT_SHIFT_BIST_RPT_SEL_8197F 16
  1699. #define BIT_MASK_BIST_RPT_SEL_8197F 0xf
  1700. #define BIT_BIST_RPT_SEL_8197F(x) \
  1701. (((x) & BIT_MASK_BIST_RPT_SEL_8197F) << BIT_SHIFT_BIST_RPT_SEL_8197F)
  1702. #define BITS_BIST_RPT_SEL_8197F \
  1703. (BIT_MASK_BIST_RPT_SEL_8197F << BIT_SHIFT_BIST_RPT_SEL_8197F)
  1704. #define BIT_CLEAR_BIST_RPT_SEL_8197F(x) ((x) & (~BITS_BIST_RPT_SEL_8197F))
  1705. #define BIT_GET_BIST_RPT_SEL_8197F(x) \
  1706. (((x) >> BIT_SHIFT_BIST_RPT_SEL_8197F) & BIT_MASK_BIST_RPT_SEL_8197F)
  1707. #define BIT_SET_BIST_RPT_SEL_8197F(x, v) \
  1708. (BIT_CLEAR_BIST_RPT_SEL_8197F(x) | BIT_BIST_RPT_SEL_8197F(v))
  1709. #define BIT_BIST_RESUME_PS_8197F BIT(4)
  1710. #define BIT_BIST_RESUME_8197F BIT(3)
  1711. #define BIT_BIST_NORMAL_8197F BIT(2)
  1712. #define BIT_BIST_RSTN_8197F BIT(1)
  1713. #define BIT_BIST_CLK_EN_8197F BIT(0)
  1714. /* 2 REG_BIST_RPT_8197F */
  1715. #define BIT_SHIFT_MBIST_REPORT_8197F 0
  1716. #define BIT_MASK_MBIST_REPORT_8197F 0xffffffffL
  1717. #define BIT_MBIST_REPORT_8197F(x) \
  1718. (((x) & BIT_MASK_MBIST_REPORT_8197F) << BIT_SHIFT_MBIST_REPORT_8197F)
  1719. #define BITS_MBIST_REPORT_8197F \
  1720. (BIT_MASK_MBIST_REPORT_8197F << BIT_SHIFT_MBIST_REPORT_8197F)
  1721. #define BIT_CLEAR_MBIST_REPORT_8197F(x) ((x) & (~BITS_MBIST_REPORT_8197F))
  1722. #define BIT_GET_MBIST_REPORT_8197F(x) \
  1723. (((x) >> BIT_SHIFT_MBIST_REPORT_8197F) & BIT_MASK_MBIST_REPORT_8197F)
  1724. #define BIT_SET_MBIST_REPORT_8197F(x, v) \
  1725. (BIT_CLEAR_MBIST_REPORT_8197F(x) | BIT_MBIST_REPORT_8197F(v))
  1726. /* 2 REG_MEM_CTRL_8197F */
  1727. #define BIT_UMEM_RME_8197F BIT(31)
  1728. #define BIT_SHIFT_BT_SPRAM_8197F 28
  1729. #define BIT_MASK_BT_SPRAM_8197F 0x3
  1730. #define BIT_BT_SPRAM_8197F(x) \
  1731. (((x) & BIT_MASK_BT_SPRAM_8197F) << BIT_SHIFT_BT_SPRAM_8197F)
  1732. #define BITS_BT_SPRAM_8197F \
  1733. (BIT_MASK_BT_SPRAM_8197F << BIT_SHIFT_BT_SPRAM_8197F)
  1734. #define BIT_CLEAR_BT_SPRAM_8197F(x) ((x) & (~BITS_BT_SPRAM_8197F))
  1735. #define BIT_GET_BT_SPRAM_8197F(x) \
  1736. (((x) >> BIT_SHIFT_BT_SPRAM_8197F) & BIT_MASK_BT_SPRAM_8197F)
  1737. #define BIT_SET_BT_SPRAM_8197F(x, v) \
  1738. (BIT_CLEAR_BT_SPRAM_8197F(x) | BIT_BT_SPRAM_8197F(v))
  1739. #define BIT_SHIFT_BT_ROM_8197F 24
  1740. #define BIT_MASK_BT_ROM_8197F 0xf
  1741. #define BIT_BT_ROM_8197F(x) \
  1742. (((x) & BIT_MASK_BT_ROM_8197F) << BIT_SHIFT_BT_ROM_8197F)
  1743. #define BITS_BT_ROM_8197F (BIT_MASK_BT_ROM_8197F << BIT_SHIFT_BT_ROM_8197F)
  1744. #define BIT_CLEAR_BT_ROM_8197F(x) ((x) & (~BITS_BT_ROM_8197F))
  1745. #define BIT_GET_BT_ROM_8197F(x) \
  1746. (((x) >> BIT_SHIFT_BT_ROM_8197F) & BIT_MASK_BT_ROM_8197F)
  1747. #define BIT_SET_BT_ROM_8197F(x, v) \
  1748. (BIT_CLEAR_BT_ROM_8197F(x) | BIT_BT_ROM_8197F(v))
  1749. #define BIT_SHIFT_PCI_DPRAM_8197F 10
  1750. #define BIT_MASK_PCI_DPRAM_8197F 0x3
  1751. #define BIT_PCI_DPRAM_8197F(x) \
  1752. (((x) & BIT_MASK_PCI_DPRAM_8197F) << BIT_SHIFT_PCI_DPRAM_8197F)
  1753. #define BITS_PCI_DPRAM_8197F \
  1754. (BIT_MASK_PCI_DPRAM_8197F << BIT_SHIFT_PCI_DPRAM_8197F)
  1755. #define BIT_CLEAR_PCI_DPRAM_8197F(x) ((x) & (~BITS_PCI_DPRAM_8197F))
  1756. #define BIT_GET_PCI_DPRAM_8197F(x) \
  1757. (((x) >> BIT_SHIFT_PCI_DPRAM_8197F) & BIT_MASK_PCI_DPRAM_8197F)
  1758. #define BIT_SET_PCI_DPRAM_8197F(x, v) \
  1759. (BIT_CLEAR_PCI_DPRAM_8197F(x) | BIT_PCI_DPRAM_8197F(v))
  1760. #define BIT_SHIFT_PCI_SPRAM_8197F 8
  1761. #define BIT_MASK_PCI_SPRAM_8197F 0x3
  1762. #define BIT_PCI_SPRAM_8197F(x) \
  1763. (((x) & BIT_MASK_PCI_SPRAM_8197F) << BIT_SHIFT_PCI_SPRAM_8197F)
  1764. #define BITS_PCI_SPRAM_8197F \
  1765. (BIT_MASK_PCI_SPRAM_8197F << BIT_SHIFT_PCI_SPRAM_8197F)
  1766. #define BIT_CLEAR_PCI_SPRAM_8197F(x) ((x) & (~BITS_PCI_SPRAM_8197F))
  1767. #define BIT_GET_PCI_SPRAM_8197F(x) \
  1768. (((x) >> BIT_SHIFT_PCI_SPRAM_8197F) & BIT_MASK_PCI_SPRAM_8197F)
  1769. #define BIT_SET_PCI_SPRAM_8197F(x, v) \
  1770. (BIT_CLEAR_PCI_SPRAM_8197F(x) | BIT_PCI_SPRAM_8197F(v))
  1771. #define BIT_SHIFT_USB_SPRAM_8197F 6
  1772. #define BIT_MASK_USB_SPRAM_8197F 0x3
  1773. #define BIT_USB_SPRAM_8197F(x) \
  1774. (((x) & BIT_MASK_USB_SPRAM_8197F) << BIT_SHIFT_USB_SPRAM_8197F)
  1775. #define BITS_USB_SPRAM_8197F \
  1776. (BIT_MASK_USB_SPRAM_8197F << BIT_SHIFT_USB_SPRAM_8197F)
  1777. #define BIT_CLEAR_USB_SPRAM_8197F(x) ((x) & (~BITS_USB_SPRAM_8197F))
  1778. #define BIT_GET_USB_SPRAM_8197F(x) \
  1779. (((x) >> BIT_SHIFT_USB_SPRAM_8197F) & BIT_MASK_USB_SPRAM_8197F)
  1780. #define BIT_SET_USB_SPRAM_8197F(x, v) \
  1781. (BIT_CLEAR_USB_SPRAM_8197F(x) | BIT_USB_SPRAM_8197F(v))
  1782. #define BIT_SHIFT_USB_SPRF_8197F 4
  1783. #define BIT_MASK_USB_SPRF_8197F 0x3
  1784. #define BIT_USB_SPRF_8197F(x) \
  1785. (((x) & BIT_MASK_USB_SPRF_8197F) << BIT_SHIFT_USB_SPRF_8197F)
  1786. #define BITS_USB_SPRF_8197F \
  1787. (BIT_MASK_USB_SPRF_8197F << BIT_SHIFT_USB_SPRF_8197F)
  1788. #define BIT_CLEAR_USB_SPRF_8197F(x) ((x) & (~BITS_USB_SPRF_8197F))
  1789. #define BIT_GET_USB_SPRF_8197F(x) \
  1790. (((x) >> BIT_SHIFT_USB_SPRF_8197F) & BIT_MASK_USB_SPRF_8197F)
  1791. #define BIT_SET_USB_SPRF_8197F(x, v) \
  1792. (BIT_CLEAR_USB_SPRF_8197F(x) | BIT_USB_SPRF_8197F(v))
  1793. #define BIT_SHIFT_MCU_ROM_8197F 0
  1794. #define BIT_MASK_MCU_ROM_8197F 0xf
  1795. #define BIT_MCU_ROM_8197F(x) \
  1796. (((x) & BIT_MASK_MCU_ROM_8197F) << BIT_SHIFT_MCU_ROM_8197F)
  1797. #define BITS_MCU_ROM_8197F (BIT_MASK_MCU_ROM_8197F << BIT_SHIFT_MCU_ROM_8197F)
  1798. #define BIT_CLEAR_MCU_ROM_8197F(x) ((x) & (~BITS_MCU_ROM_8197F))
  1799. #define BIT_GET_MCU_ROM_8197F(x) \
  1800. (((x) >> BIT_SHIFT_MCU_ROM_8197F) & BIT_MASK_MCU_ROM_8197F)
  1801. #define BIT_SET_MCU_ROM_8197F(x, v) \
  1802. (BIT_CLEAR_MCU_ROM_8197F(x) | BIT_MCU_ROM_8197F(v))
  1803. /* 2 REG_AFE_CTRL8_8197F */
  1804. #define BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4_8197F 26
  1805. #define BIT_MASK_BB_DBG_SEL_AFE_SDM_V4_8197F 0x7
  1806. #define BIT_BB_DBG_SEL_AFE_SDM_V4_8197F(x) \
  1807. (((x) & BIT_MASK_BB_DBG_SEL_AFE_SDM_V4_8197F) \
  1808. << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4_8197F)
  1809. #define BITS_BB_DBG_SEL_AFE_SDM_V4_8197F \
  1810. (BIT_MASK_BB_DBG_SEL_AFE_SDM_V4_8197F \
  1811. << BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4_8197F)
  1812. #define BIT_CLEAR_BB_DBG_SEL_AFE_SDM_V4_8197F(x) \
  1813. ((x) & (~BITS_BB_DBG_SEL_AFE_SDM_V4_8197F))
  1814. #define BIT_GET_BB_DBG_SEL_AFE_SDM_V4_8197F(x) \
  1815. (((x) >> BIT_SHIFT_BB_DBG_SEL_AFE_SDM_V4_8197F) & \
  1816. BIT_MASK_BB_DBG_SEL_AFE_SDM_V4_8197F)
  1817. #define BIT_SET_BB_DBG_SEL_AFE_SDM_V4_8197F(x, v) \
  1818. (BIT_CLEAR_BB_DBG_SEL_AFE_SDM_V4_8197F(x) | \
  1819. BIT_BB_DBG_SEL_AFE_SDM_V4_8197F(v))
  1820. #define BIT_SYN_AGPIO_8197F BIT(20)
  1821. #define BIT_SHIFT_XTAL_SEL_TOK_V2_8197F 0
  1822. #define BIT_MASK_XTAL_SEL_TOK_V2_8197F 0x7
  1823. #define BIT_XTAL_SEL_TOK_V2_8197F(x) \
  1824. (((x) & BIT_MASK_XTAL_SEL_TOK_V2_8197F) \
  1825. << BIT_SHIFT_XTAL_SEL_TOK_V2_8197F)
  1826. #define BITS_XTAL_SEL_TOK_V2_8197F \
  1827. (BIT_MASK_XTAL_SEL_TOK_V2_8197F << BIT_SHIFT_XTAL_SEL_TOK_V2_8197F)
  1828. #define BIT_CLEAR_XTAL_SEL_TOK_V2_8197F(x) ((x) & (~BITS_XTAL_SEL_TOK_V2_8197F))
  1829. #define BIT_GET_XTAL_SEL_TOK_V2_8197F(x) \
  1830. (((x) >> BIT_SHIFT_XTAL_SEL_TOK_V2_8197F) & \
  1831. BIT_MASK_XTAL_SEL_TOK_V2_8197F)
  1832. #define BIT_SET_XTAL_SEL_TOK_V2_8197F(x, v) \
  1833. (BIT_CLEAR_XTAL_SEL_TOK_V2_8197F(x) | BIT_XTAL_SEL_TOK_V2_8197F(v))
  1834. /* 2 REG_USB_SIE_INTF_8197F */
  1835. /* 2 REG_NOT_VALID_8197F */
  1836. /* 2 REG_NOT_VALID_8197F */
  1837. /* 2 REG_NOT_VALID_8197F */
  1838. /* 2 REG_NOT_VALID_8197F */
  1839. /* 2 REG_NOT_VALID_8197F */
  1840. /* 2 REG_NOT_VALID_8197F */
  1841. /* 2 REG_NOT_VALID_8197F */
  1842. /* 2 REG_PCIE_MIO_INTF_8197F */
  1843. #define BIT_PCIE_MIO_BYIOREG_8197F BIT(13)
  1844. #define BIT_PCIE_MIO_RE_8197F BIT(12)
  1845. #define BIT_SHIFT_PCIE_MIO_WE_8197F 8
  1846. #define BIT_MASK_PCIE_MIO_WE_8197F 0xf
  1847. #define BIT_PCIE_MIO_WE_8197F(x) \
  1848. (((x) & BIT_MASK_PCIE_MIO_WE_8197F) << BIT_SHIFT_PCIE_MIO_WE_8197F)
  1849. #define BITS_PCIE_MIO_WE_8197F \
  1850. (BIT_MASK_PCIE_MIO_WE_8197F << BIT_SHIFT_PCIE_MIO_WE_8197F)
  1851. #define BIT_CLEAR_PCIE_MIO_WE_8197F(x) ((x) & (~BITS_PCIE_MIO_WE_8197F))
  1852. #define BIT_GET_PCIE_MIO_WE_8197F(x) \
  1853. (((x) >> BIT_SHIFT_PCIE_MIO_WE_8197F) & BIT_MASK_PCIE_MIO_WE_8197F)
  1854. #define BIT_SET_PCIE_MIO_WE_8197F(x, v) \
  1855. (BIT_CLEAR_PCIE_MIO_WE_8197F(x) | BIT_PCIE_MIO_WE_8197F(v))
  1856. #define BIT_SHIFT_PCIE_MIO_ADDR_8197F 0
  1857. #define BIT_MASK_PCIE_MIO_ADDR_8197F 0xff
  1858. #define BIT_PCIE_MIO_ADDR_8197F(x) \
  1859. (((x) & BIT_MASK_PCIE_MIO_ADDR_8197F) << BIT_SHIFT_PCIE_MIO_ADDR_8197F)
  1860. #define BITS_PCIE_MIO_ADDR_8197F \
  1861. (BIT_MASK_PCIE_MIO_ADDR_8197F << BIT_SHIFT_PCIE_MIO_ADDR_8197F)
  1862. #define BIT_CLEAR_PCIE_MIO_ADDR_8197F(x) ((x) & (~BITS_PCIE_MIO_ADDR_8197F))
  1863. #define BIT_GET_PCIE_MIO_ADDR_8197F(x) \
  1864. (((x) >> BIT_SHIFT_PCIE_MIO_ADDR_8197F) & BIT_MASK_PCIE_MIO_ADDR_8197F)
  1865. #define BIT_SET_PCIE_MIO_ADDR_8197F(x, v) \
  1866. (BIT_CLEAR_PCIE_MIO_ADDR_8197F(x) | BIT_PCIE_MIO_ADDR_8197F(v))
  1867. /* 2 REG_PCIE_MIO_INTD_8197F */
  1868. #define BIT_SHIFT_PCIE_MIO_DATA_8197F 0
  1869. #define BIT_MASK_PCIE_MIO_DATA_8197F 0xffffffffL
  1870. #define BIT_PCIE_MIO_DATA_8197F(x) \
  1871. (((x) & BIT_MASK_PCIE_MIO_DATA_8197F) << BIT_SHIFT_PCIE_MIO_DATA_8197F)
  1872. #define BITS_PCIE_MIO_DATA_8197F \
  1873. (BIT_MASK_PCIE_MIO_DATA_8197F << BIT_SHIFT_PCIE_MIO_DATA_8197F)
  1874. #define BIT_CLEAR_PCIE_MIO_DATA_8197F(x) ((x) & (~BITS_PCIE_MIO_DATA_8197F))
  1875. #define BIT_GET_PCIE_MIO_DATA_8197F(x) \
  1876. (((x) >> BIT_SHIFT_PCIE_MIO_DATA_8197F) & BIT_MASK_PCIE_MIO_DATA_8197F)
  1877. #define BIT_SET_PCIE_MIO_DATA_8197F(x, v) \
  1878. (BIT_CLEAR_PCIE_MIO_DATA_8197F(x) | BIT_PCIE_MIO_DATA_8197F(v))
  1879. /* 2 REG_WLRF1_8197F */
  1880. /* 2 REG_SYS_CFG1_8197F */
  1881. #define BIT_SHIFT_TRP_ICFG_8197F 28
  1882. #define BIT_MASK_TRP_ICFG_8197F 0xf
  1883. #define BIT_TRP_ICFG_8197F(x) \
  1884. (((x) & BIT_MASK_TRP_ICFG_8197F) << BIT_SHIFT_TRP_ICFG_8197F)
  1885. #define BITS_TRP_ICFG_8197F \
  1886. (BIT_MASK_TRP_ICFG_8197F << BIT_SHIFT_TRP_ICFG_8197F)
  1887. #define BIT_CLEAR_TRP_ICFG_8197F(x) ((x) & (~BITS_TRP_ICFG_8197F))
  1888. #define BIT_GET_TRP_ICFG_8197F(x) \
  1889. (((x) >> BIT_SHIFT_TRP_ICFG_8197F) & BIT_MASK_TRP_ICFG_8197F)
  1890. #define BIT_SET_TRP_ICFG_8197F(x, v) \
  1891. (BIT_CLEAR_TRP_ICFG_8197F(x) | BIT_TRP_ICFG_8197F(v))
  1892. #define BIT_RF_TYPE_ID_8197F BIT(27)
  1893. #define BIT_BD_HCI_SEL_8197F BIT(26)
  1894. #define BIT_BD_PKG_SEL_8197F BIT(25)
  1895. #define BIT_SPSLDO_SEL_8197F BIT(24)
  1896. #define BIT_RTL_ID_8197F BIT(23)
  1897. #define BIT_PAD_HWPD_IDN_8197F BIT(22)
  1898. #define BIT_TESTMODE_8197F BIT(20)
  1899. #define BIT_SHIFT_VENDOR_ID_8197F 16
  1900. #define BIT_MASK_VENDOR_ID_8197F 0xf
  1901. #define BIT_VENDOR_ID_8197F(x) \
  1902. (((x) & BIT_MASK_VENDOR_ID_8197F) << BIT_SHIFT_VENDOR_ID_8197F)
  1903. #define BITS_VENDOR_ID_8197F \
  1904. (BIT_MASK_VENDOR_ID_8197F << BIT_SHIFT_VENDOR_ID_8197F)
  1905. #define BIT_CLEAR_VENDOR_ID_8197F(x) ((x) & (~BITS_VENDOR_ID_8197F))
  1906. #define BIT_GET_VENDOR_ID_8197F(x) \
  1907. (((x) >> BIT_SHIFT_VENDOR_ID_8197F) & BIT_MASK_VENDOR_ID_8197F)
  1908. #define BIT_SET_VENDOR_ID_8197F(x, v) \
  1909. (BIT_CLEAR_VENDOR_ID_8197F(x) | BIT_VENDOR_ID_8197F(v))
  1910. #define BIT_SHIFT_CHIP_VER_8197F 12
  1911. #define BIT_MASK_CHIP_VER_8197F 0xf
  1912. #define BIT_CHIP_VER_8197F(x) \
  1913. (((x) & BIT_MASK_CHIP_VER_8197F) << BIT_SHIFT_CHIP_VER_8197F)
  1914. #define BITS_CHIP_VER_8197F \
  1915. (BIT_MASK_CHIP_VER_8197F << BIT_SHIFT_CHIP_VER_8197F)
  1916. #define BIT_CLEAR_CHIP_VER_8197F(x) ((x) & (~BITS_CHIP_VER_8197F))
  1917. #define BIT_GET_CHIP_VER_8197F(x) \
  1918. (((x) >> BIT_SHIFT_CHIP_VER_8197F) & BIT_MASK_CHIP_VER_8197F)
  1919. #define BIT_SET_CHIP_VER_8197F(x, v) \
  1920. (BIT_CLEAR_CHIP_VER_8197F(x) | BIT_CHIP_VER_8197F(v))
  1921. #define BIT_BD_MAC1_8197F BIT(10)
  1922. #define BIT_BD_MAC2_8197F BIT(9)
  1923. #define BIT_SIC_IDLE_8197F BIT(8)
  1924. #define BIT_SW_OFFLOAD_EN_8197F BIT(7)
  1925. #define BIT_OCP_SHUTDN_8197F BIT(6)
  1926. #define BIT_V15_VLD_8197F BIT(5)
  1927. #define BIT_PCIRSTB_8197F BIT(4)
  1928. #define BIT_PCLK_VLD_8197F BIT(3)
  1929. #define BIT_UCLK_VLD_8197F BIT(2)
  1930. #define BIT_ACLK_VLD_8197F BIT(1)
  1931. #define BIT_XCLK_VLD_8197F BIT(0)
  1932. /* 2 REG_SYS_STATUS1_8197F */
  1933. #define BIT_SHIFT_RF_RL_ID_8197F 28
  1934. #define BIT_MASK_RF_RL_ID_8197F 0xf
  1935. #define BIT_RF_RL_ID_8197F(x) \
  1936. (((x) & BIT_MASK_RF_RL_ID_8197F) << BIT_SHIFT_RF_RL_ID_8197F)
  1937. #define BITS_RF_RL_ID_8197F \
  1938. (BIT_MASK_RF_RL_ID_8197F << BIT_SHIFT_RF_RL_ID_8197F)
  1939. #define BIT_CLEAR_RF_RL_ID_8197F(x) ((x) & (~BITS_RF_RL_ID_8197F))
  1940. #define BIT_GET_RF_RL_ID_8197F(x) \
  1941. (((x) >> BIT_SHIFT_RF_RL_ID_8197F) & BIT_MASK_RF_RL_ID_8197F)
  1942. #define BIT_SET_RF_RL_ID_8197F(x, v) \
  1943. (BIT_CLEAR_RF_RL_ID_8197F(x) | BIT_RF_RL_ID_8197F(v))
  1944. #define BIT_HPHY_ICFG_8197F BIT(19)
  1945. #define BIT_SHIFT_SEL_0XC0_8197F 16
  1946. #define BIT_MASK_SEL_0XC0_8197F 0x3
  1947. #define BIT_SEL_0XC0_8197F(x) \
  1948. (((x) & BIT_MASK_SEL_0XC0_8197F) << BIT_SHIFT_SEL_0XC0_8197F)
  1949. #define BITS_SEL_0XC0_8197F \
  1950. (BIT_MASK_SEL_0XC0_8197F << BIT_SHIFT_SEL_0XC0_8197F)
  1951. #define BIT_CLEAR_SEL_0XC0_8197F(x) ((x) & (~BITS_SEL_0XC0_8197F))
  1952. #define BIT_GET_SEL_0XC0_8197F(x) \
  1953. (((x) >> BIT_SHIFT_SEL_0XC0_8197F) & BIT_MASK_SEL_0XC0_8197F)
  1954. #define BIT_SET_SEL_0XC0_8197F(x, v) \
  1955. (BIT_CLEAR_SEL_0XC0_8197F(x) | BIT_SEL_0XC0_8197F(v))
  1956. #define BIT_USB_OPERATION_MODE_8197F BIT(10)
  1957. #define BIT_BT_PDN_8197F BIT(9)
  1958. #define BIT_AUTO_WLPON_8197F BIT(8)
  1959. #define BIT_WL_MODE_8197F BIT(7)
  1960. #define BIT_PKG_SEL_HCI_8197F BIT(6)
  1961. #define BIT_SHIFT_HCI_SEL_8197F 4
  1962. #define BIT_MASK_HCI_SEL_8197F 0x3
  1963. #define BIT_HCI_SEL_8197F(x) \
  1964. (((x) & BIT_MASK_HCI_SEL_8197F) << BIT_SHIFT_HCI_SEL_8197F)
  1965. #define BITS_HCI_SEL_8197F (BIT_MASK_HCI_SEL_8197F << BIT_SHIFT_HCI_SEL_8197F)
  1966. #define BIT_CLEAR_HCI_SEL_8197F(x) ((x) & (~BITS_HCI_SEL_8197F))
  1967. #define BIT_GET_HCI_SEL_8197F(x) \
  1968. (((x) >> BIT_SHIFT_HCI_SEL_8197F) & BIT_MASK_HCI_SEL_8197F)
  1969. #define BIT_SET_HCI_SEL_8197F(x, v) \
  1970. (BIT_CLEAR_HCI_SEL_8197F(x) | BIT_HCI_SEL_8197F(v))
  1971. #define BIT_SHIFT_PAD_HCI_SEL_8197F 2
  1972. #define BIT_MASK_PAD_HCI_SEL_8197F 0x3
  1973. #define BIT_PAD_HCI_SEL_8197F(x) \
  1974. (((x) & BIT_MASK_PAD_HCI_SEL_8197F) << BIT_SHIFT_PAD_HCI_SEL_8197F)
  1975. #define BITS_PAD_HCI_SEL_8197F \
  1976. (BIT_MASK_PAD_HCI_SEL_8197F << BIT_SHIFT_PAD_HCI_SEL_8197F)
  1977. #define BIT_CLEAR_PAD_HCI_SEL_8197F(x) ((x) & (~BITS_PAD_HCI_SEL_8197F))
  1978. #define BIT_GET_PAD_HCI_SEL_8197F(x) \
  1979. (((x) >> BIT_SHIFT_PAD_HCI_SEL_8197F) & BIT_MASK_PAD_HCI_SEL_8197F)
  1980. #define BIT_SET_PAD_HCI_SEL_8197F(x, v) \
  1981. (BIT_CLEAR_PAD_HCI_SEL_8197F(x) | BIT_PAD_HCI_SEL_8197F(v))
  1982. #define BIT_SHIFT_EFS_HCI_SEL_8197F 0
  1983. #define BIT_MASK_EFS_HCI_SEL_8197F 0x3
  1984. #define BIT_EFS_HCI_SEL_8197F(x) \
  1985. (((x) & BIT_MASK_EFS_HCI_SEL_8197F) << BIT_SHIFT_EFS_HCI_SEL_8197F)
  1986. #define BITS_EFS_HCI_SEL_8197F \
  1987. (BIT_MASK_EFS_HCI_SEL_8197F << BIT_SHIFT_EFS_HCI_SEL_8197F)
  1988. #define BIT_CLEAR_EFS_HCI_SEL_8197F(x) ((x) & (~BITS_EFS_HCI_SEL_8197F))
  1989. #define BIT_GET_EFS_HCI_SEL_8197F(x) \
  1990. (((x) >> BIT_SHIFT_EFS_HCI_SEL_8197F) & BIT_MASK_EFS_HCI_SEL_8197F)
  1991. #define BIT_SET_EFS_HCI_SEL_8197F(x, v) \
  1992. (BIT_CLEAR_EFS_HCI_SEL_8197F(x) | BIT_EFS_HCI_SEL_8197F(v))
  1993. /* 2 REG_SYS_STATUS2_8197F */
  1994. #define BIT_SIO_ALDN_8197F BIT(19)
  1995. #define BIT_USB_ALDN_8197F BIT(18)
  1996. #define BIT_PCI_ALDN_8197F BIT(17)
  1997. #define BIT_SYS_ALDN_8197F BIT(16)
  1998. #define BIT_SHIFT_EPVID1_8197F 8
  1999. #define BIT_MASK_EPVID1_8197F 0xff
  2000. #define BIT_EPVID1_8197F(x) \
  2001. (((x) & BIT_MASK_EPVID1_8197F) << BIT_SHIFT_EPVID1_8197F)
  2002. #define BITS_EPVID1_8197F (BIT_MASK_EPVID1_8197F << BIT_SHIFT_EPVID1_8197F)
  2003. #define BIT_CLEAR_EPVID1_8197F(x) ((x) & (~BITS_EPVID1_8197F))
  2004. #define BIT_GET_EPVID1_8197F(x) \
  2005. (((x) >> BIT_SHIFT_EPVID1_8197F) & BIT_MASK_EPVID1_8197F)
  2006. #define BIT_SET_EPVID1_8197F(x, v) \
  2007. (BIT_CLEAR_EPVID1_8197F(x) | BIT_EPVID1_8197F(v))
  2008. #define BIT_SHIFT_EPVID0_8197F 0
  2009. #define BIT_MASK_EPVID0_8197F 0xff
  2010. #define BIT_EPVID0_8197F(x) \
  2011. (((x) & BIT_MASK_EPVID0_8197F) << BIT_SHIFT_EPVID0_8197F)
  2012. #define BITS_EPVID0_8197F (BIT_MASK_EPVID0_8197F << BIT_SHIFT_EPVID0_8197F)
  2013. #define BIT_CLEAR_EPVID0_8197F(x) ((x) & (~BITS_EPVID0_8197F))
  2014. #define BIT_GET_EPVID0_8197F(x) \
  2015. (((x) >> BIT_SHIFT_EPVID0_8197F) & BIT_MASK_EPVID0_8197F)
  2016. #define BIT_SET_EPVID0_8197F(x, v) \
  2017. (BIT_CLEAR_EPVID0_8197F(x) | BIT_EPVID0_8197F(v))
  2018. /* 2 REG_SYS_CFG2_8197F */
  2019. #define BIT_SHIFT_HW_ID_8197F 0
  2020. #define BIT_MASK_HW_ID_8197F 0xff
  2021. #define BIT_HW_ID_8197F(x) \
  2022. (((x) & BIT_MASK_HW_ID_8197F) << BIT_SHIFT_HW_ID_8197F)
  2023. #define BITS_HW_ID_8197F (BIT_MASK_HW_ID_8197F << BIT_SHIFT_HW_ID_8197F)
  2024. #define BIT_CLEAR_HW_ID_8197F(x) ((x) & (~BITS_HW_ID_8197F))
  2025. #define BIT_GET_HW_ID_8197F(x) \
  2026. (((x) >> BIT_SHIFT_HW_ID_8197F) & BIT_MASK_HW_ID_8197F)
  2027. #define BIT_SET_HW_ID_8197F(x, v) \
  2028. (BIT_CLEAR_HW_ID_8197F(x) | BIT_HW_ID_8197F(v))
  2029. /* 2 REG_NOT_VALID_8197F */
  2030. /* 2 REG_SYS_CFG3_8197F */
  2031. /* 2 REG_SYS_CFG4_8197F */
  2032. /* 2 REG_CPU_DMEM_CON_8197F */
  2033. #define BIT_ANA_PORT_IDLE_8197F BIT(18)
  2034. #define BIT_MAC_PORT_IDLE_8197F BIT(17)
  2035. #define BIT_WL_PLATFORM_RST_8197F BIT(16)
  2036. #define BIT_WL_SECURITY_CLK_8197F BIT(15)
  2037. #define BIT_SHIFT_CPU_DMEM_CON_8197F 0
  2038. #define BIT_MASK_CPU_DMEM_CON_8197F 0xff
  2039. #define BIT_CPU_DMEM_CON_8197F(x) \
  2040. (((x) & BIT_MASK_CPU_DMEM_CON_8197F) << BIT_SHIFT_CPU_DMEM_CON_8197F)
  2041. #define BITS_CPU_DMEM_CON_8197F \
  2042. (BIT_MASK_CPU_DMEM_CON_8197F << BIT_SHIFT_CPU_DMEM_CON_8197F)
  2043. #define BIT_CLEAR_CPU_DMEM_CON_8197F(x) ((x) & (~BITS_CPU_DMEM_CON_8197F))
  2044. #define BIT_GET_CPU_DMEM_CON_8197F(x) \
  2045. (((x) >> BIT_SHIFT_CPU_DMEM_CON_8197F) & BIT_MASK_CPU_DMEM_CON_8197F)
  2046. #define BIT_SET_CPU_DMEM_CON_8197F(x, v) \
  2047. (BIT_CLEAR_CPU_DMEM_CON_8197F(x) | BIT_CPU_DMEM_CON_8197F(v))
  2048. /* 2 REG_HIMR2_8197F */
  2049. #define BIT_BCNDMAINT_P4_MSK_8197F BIT(31)
  2050. #define BIT_BCNDMAINT_P3_MSK_8197F BIT(30)
  2051. #define BIT_BCNDMAINT_P2_MSK_8197F BIT(29)
  2052. #define BIT_BCNDMAINT_P1_MSK_8197F BIT(28)
  2053. #define BIT_ATIMEND7_MSK_8197F BIT(22)
  2054. #define BIT_ATIMEND6_MSK_8197F BIT(21)
  2055. #define BIT_ATIMEND5_MSK_8197F BIT(20)
  2056. #define BIT_ATIMEND4_MSK_8197F BIT(19)
  2057. #define BIT_ATIMEND3_MSK_8197F BIT(18)
  2058. #define BIT_ATIMEND2_MSK_8197F BIT(17)
  2059. #define BIT_ATIMEND1_MSK_8197F BIT(16)
  2060. #define BIT_TXBCN7OK_MSK_8197F BIT(14)
  2061. #define BIT_TXBCN6OK_MSK_8197F BIT(13)
  2062. #define BIT_TXBCN5OK_MSK_8197F BIT(12)
  2063. #define BIT_TXBCN4OK_MSK_8197F BIT(11)
  2064. #define BIT_TXBCN3OK_MSK_8197F BIT(10)
  2065. #define BIT_TXBCN2OK_MSK_8197F BIT(9)
  2066. #define BIT_TXBCN1OK_MSK_V1_8197F BIT(8)
  2067. #define BIT_TXBCN7ERR_MSK_8197F BIT(6)
  2068. #define BIT_TXBCN6ERR_MSK_8197F BIT(5)
  2069. #define BIT_TXBCN5ERR_MSK_8197F BIT(4)
  2070. #define BIT_TXBCN4ERR_MSK_8197F BIT(3)
  2071. #define BIT_TXBCN3ERR_MSK_8197F BIT(2)
  2072. #define BIT_TXBCN2ERR_MSK_8197F BIT(1)
  2073. #define BIT_TXBCN1ERR_MSK_V1_8197F BIT(0)
  2074. /* 2 REG_HISR2_8197F */
  2075. #define BIT_BCNDMAINT_P4_8197F BIT(31)
  2076. #define BIT_BCNDMAINT_P3_8197F BIT(30)
  2077. #define BIT_BCNDMAINT_P2_8197F BIT(29)
  2078. #define BIT_BCNDMAINT_P1_8197F BIT(28)
  2079. #define BIT_ATIMEND7_8197F BIT(22)
  2080. #define BIT_ATIMEND6_8197F BIT(21)
  2081. #define BIT_ATIMEND5_8197F BIT(20)
  2082. #define BIT_ATIMEND4_8197F BIT(19)
  2083. #define BIT_ATIMEND3_8197F BIT(18)
  2084. #define BIT_ATIMEND2_8197F BIT(17)
  2085. #define BIT_ATIMEND1_8197F BIT(16)
  2086. #define BIT_TXBCN7OK_8197F BIT(14)
  2087. #define BIT_TXBCN6OK_8197F BIT(13)
  2088. #define BIT_TXBCN5OK_8197F BIT(12)
  2089. #define BIT_TXBCN4OK_8197F BIT(11)
  2090. #define BIT_TXBCN3OK_8197F BIT(10)
  2091. #define BIT_TXBCN2OK_8197F BIT(9)
  2092. #define BIT_TXBCN1OK_8197F BIT(8)
  2093. #define BIT_TXBCN7ERR_8197F BIT(6)
  2094. #define BIT_TXBCN6ERR_8197F BIT(5)
  2095. #define BIT_TXBCN5ERR_8197F BIT(4)
  2096. #define BIT_TXBCN4ERR_8197F BIT(3)
  2097. #define BIT_TXBCN3ERR_8197F BIT(2)
  2098. #define BIT_TXBCN2ERR_8197F BIT(1)
  2099. #define BIT_TXBCN1ERR_8197F BIT(0)
  2100. /* 2 REG_HIMR3_8197F */
  2101. #define BIT_SETH2CDOK_MASK_8197F BIT(16)
  2102. #define BIT_H2C_CMD_FULL_MASK_8197F BIT(15)
  2103. #define BIT_PWR_INT_127_MASK_8197F BIT(14)
  2104. #define BIT_TXSHORTCUT_TXDESUPDATEOK_MASK_8197F BIT(13)
  2105. #define BIT_TXSHORTCUT_BKUPDATEOK_MASK_8197F BIT(12)
  2106. #define BIT_TXSHORTCUT_BEUPDATEOK_MASK_8197F BIT(11)
  2107. #define BIT_TXSHORTCUT_VIUPDATEOK_MAS_8197F BIT(10)
  2108. #define BIT_TXSHORTCUT_VOUPDATEOK_MASK_8197F BIT(9)
  2109. #define BIT_PWR_INT_127_MASK_V1_8197F BIT(8)
  2110. #define BIT_PWR_INT_126TO96_MASK_8197F BIT(7)
  2111. #define BIT_PWR_INT_95TO64_MASK_8197F BIT(6)
  2112. #define BIT_PWR_INT_63TO32_MASK_8197F BIT(5)
  2113. #define BIT_PWR_INT_31TO0_MASK_8197F BIT(4)
  2114. #define BIT_DDMA0_LP_INT_MSK_8197F BIT(1)
  2115. #define BIT_DDMA0_HP_INT_MSK_8197F BIT(0)
  2116. /* 2 REG_HISR3_8197F */
  2117. #define BIT_SETH2CDOK_8197F BIT(16)
  2118. #define BIT_H2C_CMD_FULL_8197F BIT(15)
  2119. #define BIT_PWR_INT_127_8197F BIT(14)
  2120. #define BIT_TXSHORTCUT_TXDESUPDATEOK_8197F BIT(13)
  2121. #define BIT_TXSHORTCUT_BKUPDATEOK_8197F BIT(12)
  2122. #define BIT_TXSHORTCUT_BEUPDATEOK_8197F BIT(11)
  2123. #define BIT_TXSHORTCUT_VIUPDATEOK_8197F BIT(10)
  2124. #define BIT_TXSHORTCUT_VOUPDATEOK_8197F BIT(9)
  2125. #define BIT_PWR_INT_127_V1_8197F BIT(8)
  2126. #define BIT_PWR_INT_126TO96_8197F BIT(7)
  2127. #define BIT_PWR_INT_95TO64_8197F BIT(6)
  2128. #define BIT_PWR_INT_63TO32_8197F BIT(5)
  2129. #define BIT_PWR_INT_31TO0_8197F BIT(4)
  2130. #define BIT_DDMA0_LP_INT_8197F BIT(1)
  2131. #define BIT_DDMA0_HP_INT_8197F BIT(0)
  2132. /* 2 REG_SW_MDIO_8197F */
  2133. /* 2 REG_SW_FLUSH_8197F */
  2134. #define BIT_FLUSH_HOLDN_EN_8197F BIT(25)
  2135. #define BIT_FLUSH_WR_EN_8197F BIT(24)
  2136. #define BIT_SW_FLASH_CONTROL_8197F BIT(23)
  2137. #define BIT_SW_FLASH_WEN_E_8197F BIT(19)
  2138. #define BIT_SW_FLASH_HOLDN_E_8197F BIT(18)
  2139. #define BIT_SW_FLASH_SO_E_8197F BIT(17)
  2140. #define BIT_SW_FLASH_SI_E_8197F BIT(16)
  2141. #define BIT_SW_FLASH_SK_O_8197F BIT(13)
  2142. #define BIT_SW_FLASH_CEN_O_8197F BIT(12)
  2143. #define BIT_SW_FLASH_WEN_O_8197F BIT(11)
  2144. #define BIT_SW_FLASH_HOLDN_O_8197F BIT(10)
  2145. #define BIT_SW_FLASH_SO_O_8197F BIT(9)
  2146. #define BIT_SW_FLASH_SI_O_8197F BIT(8)
  2147. #define BIT_SW_FLASH_WEN_I_8197F BIT(3)
  2148. #define BIT_SW_FLASH_HOLDN_I_8197F BIT(2)
  2149. #define BIT_SW_FLASH_SO_I_8197F BIT(1)
  2150. #define BIT_SW_FLASH_SI_I_8197F BIT(0)
  2151. /* 2 REG_DBG_GPIO_BMUX_8197F */
  2152. #define BIT_SHIFT_DBG_GPIO_BMUX_7_8197F 21
  2153. #define BIT_MASK_DBG_GPIO_BMUX_7_8197F 0x7
  2154. #define BIT_DBG_GPIO_BMUX_7_8197F(x) \
  2155. (((x) & BIT_MASK_DBG_GPIO_BMUX_7_8197F) \
  2156. << BIT_SHIFT_DBG_GPIO_BMUX_7_8197F)
  2157. #define BITS_DBG_GPIO_BMUX_7_8197F \
  2158. (BIT_MASK_DBG_GPIO_BMUX_7_8197F << BIT_SHIFT_DBG_GPIO_BMUX_7_8197F)
  2159. #define BIT_CLEAR_DBG_GPIO_BMUX_7_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_7_8197F))
  2160. #define BIT_GET_DBG_GPIO_BMUX_7_8197F(x) \
  2161. (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_7_8197F) & \
  2162. BIT_MASK_DBG_GPIO_BMUX_7_8197F)
  2163. #define BIT_SET_DBG_GPIO_BMUX_7_8197F(x, v) \
  2164. (BIT_CLEAR_DBG_GPIO_BMUX_7_8197F(x) | BIT_DBG_GPIO_BMUX_7_8197F(v))
  2165. #define BIT_SHIFT_DBG_GPIO_BMUX_6_8197F 18
  2166. #define BIT_MASK_DBG_GPIO_BMUX_6_8197F 0x7
  2167. #define BIT_DBG_GPIO_BMUX_6_8197F(x) \
  2168. (((x) & BIT_MASK_DBG_GPIO_BMUX_6_8197F) \
  2169. << BIT_SHIFT_DBG_GPIO_BMUX_6_8197F)
  2170. #define BITS_DBG_GPIO_BMUX_6_8197F \
  2171. (BIT_MASK_DBG_GPIO_BMUX_6_8197F << BIT_SHIFT_DBG_GPIO_BMUX_6_8197F)
  2172. #define BIT_CLEAR_DBG_GPIO_BMUX_6_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_6_8197F))
  2173. #define BIT_GET_DBG_GPIO_BMUX_6_8197F(x) \
  2174. (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_6_8197F) & \
  2175. BIT_MASK_DBG_GPIO_BMUX_6_8197F)
  2176. #define BIT_SET_DBG_GPIO_BMUX_6_8197F(x, v) \
  2177. (BIT_CLEAR_DBG_GPIO_BMUX_6_8197F(x) | BIT_DBG_GPIO_BMUX_6_8197F(v))
  2178. #define BIT_SHIFT_DBG_GPIO_BMUX_5_8197F 15
  2179. #define BIT_MASK_DBG_GPIO_BMUX_5_8197F 0x7
  2180. #define BIT_DBG_GPIO_BMUX_5_8197F(x) \
  2181. (((x) & BIT_MASK_DBG_GPIO_BMUX_5_8197F) \
  2182. << BIT_SHIFT_DBG_GPIO_BMUX_5_8197F)
  2183. #define BITS_DBG_GPIO_BMUX_5_8197F \
  2184. (BIT_MASK_DBG_GPIO_BMUX_5_8197F << BIT_SHIFT_DBG_GPIO_BMUX_5_8197F)
  2185. #define BIT_CLEAR_DBG_GPIO_BMUX_5_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_5_8197F))
  2186. #define BIT_GET_DBG_GPIO_BMUX_5_8197F(x) \
  2187. (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_5_8197F) & \
  2188. BIT_MASK_DBG_GPIO_BMUX_5_8197F)
  2189. #define BIT_SET_DBG_GPIO_BMUX_5_8197F(x, v) \
  2190. (BIT_CLEAR_DBG_GPIO_BMUX_5_8197F(x) | BIT_DBG_GPIO_BMUX_5_8197F(v))
  2191. #define BIT_SHIFT_DBG_GPIO_BMUX_4_8197F 12
  2192. #define BIT_MASK_DBG_GPIO_BMUX_4_8197F 0x7
  2193. #define BIT_DBG_GPIO_BMUX_4_8197F(x) \
  2194. (((x) & BIT_MASK_DBG_GPIO_BMUX_4_8197F) \
  2195. << BIT_SHIFT_DBG_GPIO_BMUX_4_8197F)
  2196. #define BITS_DBG_GPIO_BMUX_4_8197F \
  2197. (BIT_MASK_DBG_GPIO_BMUX_4_8197F << BIT_SHIFT_DBG_GPIO_BMUX_4_8197F)
  2198. #define BIT_CLEAR_DBG_GPIO_BMUX_4_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_4_8197F))
  2199. #define BIT_GET_DBG_GPIO_BMUX_4_8197F(x) \
  2200. (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_4_8197F) & \
  2201. BIT_MASK_DBG_GPIO_BMUX_4_8197F)
  2202. #define BIT_SET_DBG_GPIO_BMUX_4_8197F(x, v) \
  2203. (BIT_CLEAR_DBG_GPIO_BMUX_4_8197F(x) | BIT_DBG_GPIO_BMUX_4_8197F(v))
  2204. #define BIT_SHIFT_DBG_GPIO_BMUX_3_8197F 9
  2205. #define BIT_MASK_DBG_GPIO_BMUX_3_8197F 0x7
  2206. #define BIT_DBG_GPIO_BMUX_3_8197F(x) \
  2207. (((x) & BIT_MASK_DBG_GPIO_BMUX_3_8197F) \
  2208. << BIT_SHIFT_DBG_GPIO_BMUX_3_8197F)
  2209. #define BITS_DBG_GPIO_BMUX_3_8197F \
  2210. (BIT_MASK_DBG_GPIO_BMUX_3_8197F << BIT_SHIFT_DBG_GPIO_BMUX_3_8197F)
  2211. #define BIT_CLEAR_DBG_GPIO_BMUX_3_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_3_8197F))
  2212. #define BIT_GET_DBG_GPIO_BMUX_3_8197F(x) \
  2213. (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_3_8197F) & \
  2214. BIT_MASK_DBG_GPIO_BMUX_3_8197F)
  2215. #define BIT_SET_DBG_GPIO_BMUX_3_8197F(x, v) \
  2216. (BIT_CLEAR_DBG_GPIO_BMUX_3_8197F(x) | BIT_DBG_GPIO_BMUX_3_8197F(v))
  2217. #define BIT_SHIFT_DBG_GPIO_BMUX_2_8197F 6
  2218. #define BIT_MASK_DBG_GPIO_BMUX_2_8197F 0x7
  2219. #define BIT_DBG_GPIO_BMUX_2_8197F(x) \
  2220. (((x) & BIT_MASK_DBG_GPIO_BMUX_2_8197F) \
  2221. << BIT_SHIFT_DBG_GPIO_BMUX_2_8197F)
  2222. #define BITS_DBG_GPIO_BMUX_2_8197F \
  2223. (BIT_MASK_DBG_GPIO_BMUX_2_8197F << BIT_SHIFT_DBG_GPIO_BMUX_2_8197F)
  2224. #define BIT_CLEAR_DBG_GPIO_BMUX_2_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_2_8197F))
  2225. #define BIT_GET_DBG_GPIO_BMUX_2_8197F(x) \
  2226. (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_2_8197F) & \
  2227. BIT_MASK_DBG_GPIO_BMUX_2_8197F)
  2228. #define BIT_SET_DBG_GPIO_BMUX_2_8197F(x, v) \
  2229. (BIT_CLEAR_DBG_GPIO_BMUX_2_8197F(x) | BIT_DBG_GPIO_BMUX_2_8197F(v))
  2230. #define BIT_SHIFT_DBG_GPIO_BMUX_1_8197F 3
  2231. #define BIT_MASK_DBG_GPIO_BMUX_1_8197F 0x7
  2232. #define BIT_DBG_GPIO_BMUX_1_8197F(x) \
  2233. (((x) & BIT_MASK_DBG_GPIO_BMUX_1_8197F) \
  2234. << BIT_SHIFT_DBG_GPIO_BMUX_1_8197F)
  2235. #define BITS_DBG_GPIO_BMUX_1_8197F \
  2236. (BIT_MASK_DBG_GPIO_BMUX_1_8197F << BIT_SHIFT_DBG_GPIO_BMUX_1_8197F)
  2237. #define BIT_CLEAR_DBG_GPIO_BMUX_1_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_1_8197F))
  2238. #define BIT_GET_DBG_GPIO_BMUX_1_8197F(x) \
  2239. (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_1_8197F) & \
  2240. BIT_MASK_DBG_GPIO_BMUX_1_8197F)
  2241. #define BIT_SET_DBG_GPIO_BMUX_1_8197F(x, v) \
  2242. (BIT_CLEAR_DBG_GPIO_BMUX_1_8197F(x) | BIT_DBG_GPIO_BMUX_1_8197F(v))
  2243. #define BIT_SHIFT_DBG_GPIO_BMUX_0_8197F 0
  2244. #define BIT_MASK_DBG_GPIO_BMUX_0_8197F 0x7
  2245. #define BIT_DBG_GPIO_BMUX_0_8197F(x) \
  2246. (((x) & BIT_MASK_DBG_GPIO_BMUX_0_8197F) \
  2247. << BIT_SHIFT_DBG_GPIO_BMUX_0_8197F)
  2248. #define BITS_DBG_GPIO_BMUX_0_8197F \
  2249. (BIT_MASK_DBG_GPIO_BMUX_0_8197F << BIT_SHIFT_DBG_GPIO_BMUX_0_8197F)
  2250. #define BIT_CLEAR_DBG_GPIO_BMUX_0_8197F(x) ((x) & (~BITS_DBG_GPIO_BMUX_0_8197F))
  2251. #define BIT_GET_DBG_GPIO_BMUX_0_8197F(x) \
  2252. (((x) >> BIT_SHIFT_DBG_GPIO_BMUX_0_8197F) & \
  2253. BIT_MASK_DBG_GPIO_BMUX_0_8197F)
  2254. #define BIT_SET_DBG_GPIO_BMUX_0_8197F(x, v) \
  2255. (BIT_CLEAR_DBG_GPIO_BMUX_0_8197F(x) | BIT_DBG_GPIO_BMUX_0_8197F(v))
  2256. /* 2 REG_FPGA_TAG_8197F (NO USE IN ASIC) */
  2257. #define BIT_SHIFT_FPGA_TAG_8197F 0
  2258. #define BIT_MASK_FPGA_TAG_8197F 0xffffffffL
  2259. #define BIT_FPGA_TAG_8197F(x) \
  2260. (((x) & BIT_MASK_FPGA_TAG_8197F) << BIT_SHIFT_FPGA_TAG_8197F)
  2261. #define BITS_FPGA_TAG_8197F \
  2262. (BIT_MASK_FPGA_TAG_8197F << BIT_SHIFT_FPGA_TAG_8197F)
  2263. #define BIT_CLEAR_FPGA_TAG_8197F(x) ((x) & (~BITS_FPGA_TAG_8197F))
  2264. #define BIT_GET_FPGA_TAG_8197F(x) \
  2265. (((x) >> BIT_SHIFT_FPGA_TAG_8197F) & BIT_MASK_FPGA_TAG_8197F)
  2266. #define BIT_SET_FPGA_TAG_8197F(x, v) \
  2267. (BIT_CLEAR_FPGA_TAG_8197F(x) | BIT_FPGA_TAG_8197F(v))
  2268. /* 2 REG_WL_DSS_CTRL0_8197F */
  2269. #define BIT_WL_DSS_RSTN_8197F BIT(27)
  2270. #define BIT_WL_DSS_EN_CLK_8197F BIT(26)
  2271. #define BIT_WL_DSS_SPEED_EN_8197F BIT(25)
  2272. #define BIT_SHIFT_WL_DSS_COUNT_OUT_8197F 0
  2273. #define BIT_MASK_WL_DSS_COUNT_OUT_8197F 0xfffff
  2274. #define BIT_WL_DSS_COUNT_OUT_8197F(x) \
  2275. (((x) & BIT_MASK_WL_DSS_COUNT_OUT_8197F) \
  2276. << BIT_SHIFT_WL_DSS_COUNT_OUT_8197F)
  2277. #define BITS_WL_DSS_COUNT_OUT_8197F \
  2278. (BIT_MASK_WL_DSS_COUNT_OUT_8197F << BIT_SHIFT_WL_DSS_COUNT_OUT_8197F)
  2279. #define BIT_CLEAR_WL_DSS_COUNT_OUT_8197F(x) \
  2280. ((x) & (~BITS_WL_DSS_COUNT_OUT_8197F))
  2281. #define BIT_GET_WL_DSS_COUNT_OUT_8197F(x) \
  2282. (((x) >> BIT_SHIFT_WL_DSS_COUNT_OUT_8197F) & \
  2283. BIT_MASK_WL_DSS_COUNT_OUT_8197F)
  2284. #define BIT_SET_WL_DSS_COUNT_OUT_8197F(x, v) \
  2285. (BIT_CLEAR_WL_DSS_COUNT_OUT_8197F(x) | BIT_WL_DSS_COUNT_OUT_8197F(v))
  2286. /* 2 REG_WL_DSS_CTRL1_8197F */
  2287. #define BIT_WL_DSS_RSTN_8197F BIT(27)
  2288. #define BIT_WL_DSS_EN_CLK_8197F BIT(26)
  2289. #define BIT_WL_DSS_SPEED_EN_8197F BIT(25)
  2290. #define BIT_WL_DSS_WIRE_SEL_8197F BIT(24)
  2291. #define BIT_SHIFT_WL_DSS_RO_SEL_8197F 20
  2292. #define BIT_MASK_WL_DSS_RO_SEL_8197F 0x7
  2293. #define BIT_WL_DSS_RO_SEL_8197F(x) \
  2294. (((x) & BIT_MASK_WL_DSS_RO_SEL_8197F) << BIT_SHIFT_WL_DSS_RO_SEL_8197F)
  2295. #define BITS_WL_DSS_RO_SEL_8197F \
  2296. (BIT_MASK_WL_DSS_RO_SEL_8197F << BIT_SHIFT_WL_DSS_RO_SEL_8197F)
  2297. #define BIT_CLEAR_WL_DSS_RO_SEL_8197F(x) ((x) & (~BITS_WL_DSS_RO_SEL_8197F))
  2298. #define BIT_GET_WL_DSS_RO_SEL_8197F(x) \
  2299. (((x) >> BIT_SHIFT_WL_DSS_RO_SEL_8197F) & BIT_MASK_WL_DSS_RO_SEL_8197F)
  2300. #define BIT_SET_WL_DSS_RO_SEL_8197F(x, v) \
  2301. (BIT_CLEAR_WL_DSS_RO_SEL_8197F(x) | BIT_WL_DSS_RO_SEL_8197F(v))
  2302. #define BIT_SHIFT_WL_DSS_DATA_IN_8197F 0
  2303. #define BIT_MASK_WL_DSS_DATA_IN_8197F 0xfffff
  2304. #define BIT_WL_DSS_DATA_IN_8197F(x) \
  2305. (((x) & BIT_MASK_WL_DSS_DATA_IN_8197F) \
  2306. << BIT_SHIFT_WL_DSS_DATA_IN_8197F)
  2307. #define BITS_WL_DSS_DATA_IN_8197F \
  2308. (BIT_MASK_WL_DSS_DATA_IN_8197F << BIT_SHIFT_WL_DSS_DATA_IN_8197F)
  2309. #define BIT_CLEAR_WL_DSS_DATA_IN_8197F(x) ((x) & (~BITS_WL_DSS_DATA_IN_8197F))
  2310. #define BIT_GET_WL_DSS_DATA_IN_8197F(x) \
  2311. (((x) >> BIT_SHIFT_WL_DSS_DATA_IN_8197F) & \
  2312. BIT_MASK_WL_DSS_DATA_IN_8197F)
  2313. #define BIT_SET_WL_DSS_DATA_IN_8197F(x, v) \
  2314. (BIT_CLEAR_WL_DSS_DATA_IN_8197F(x) | BIT_WL_DSS_DATA_IN_8197F(v))
  2315. /* 2 REG_WL_DSS_STATUS1_8197F */
  2316. #define BIT_WL_DSS_READY_8197F BIT(21)
  2317. #define BIT_WL_DSS_WSORT_GO_8197F BIT(20)
  2318. #define BIT_SHIFT_WL_DSS_COUNT_OUT_8197F 0
  2319. #define BIT_MASK_WL_DSS_COUNT_OUT_8197F 0xfffff
  2320. #define BIT_WL_DSS_COUNT_OUT_8197F(x) \
  2321. (((x) & BIT_MASK_WL_DSS_COUNT_OUT_8197F) \
  2322. << BIT_SHIFT_WL_DSS_COUNT_OUT_8197F)
  2323. #define BITS_WL_DSS_COUNT_OUT_8197F \
  2324. (BIT_MASK_WL_DSS_COUNT_OUT_8197F << BIT_SHIFT_WL_DSS_COUNT_OUT_8197F)
  2325. #define BIT_CLEAR_WL_DSS_COUNT_OUT_8197F(x) \
  2326. ((x) & (~BITS_WL_DSS_COUNT_OUT_8197F))
  2327. #define BIT_GET_WL_DSS_COUNT_OUT_8197F(x) \
  2328. (((x) >> BIT_SHIFT_WL_DSS_COUNT_OUT_8197F) & \
  2329. BIT_MASK_WL_DSS_COUNT_OUT_8197F)
  2330. #define BIT_SET_WL_DSS_COUNT_OUT_8197F(x, v) \
  2331. (BIT_CLEAR_WL_DSS_COUNT_OUT_8197F(x) | BIT_WL_DSS_COUNT_OUT_8197F(v))
  2332. /* 2 REG_FW_DBG0_8197F */
  2333. #define BIT_SHIFT_FW_DBG0_8197F 0
  2334. #define BIT_MASK_FW_DBG0_8197F 0xffffffffL
  2335. #define BIT_FW_DBG0_8197F(x) \
  2336. (((x) & BIT_MASK_FW_DBG0_8197F) << BIT_SHIFT_FW_DBG0_8197F)
  2337. #define BITS_FW_DBG0_8197F (BIT_MASK_FW_DBG0_8197F << BIT_SHIFT_FW_DBG0_8197F)
  2338. #define BIT_CLEAR_FW_DBG0_8197F(x) ((x) & (~BITS_FW_DBG0_8197F))
  2339. #define BIT_GET_FW_DBG0_8197F(x) \
  2340. (((x) >> BIT_SHIFT_FW_DBG0_8197F) & BIT_MASK_FW_DBG0_8197F)
  2341. #define BIT_SET_FW_DBG0_8197F(x, v) \
  2342. (BIT_CLEAR_FW_DBG0_8197F(x) | BIT_FW_DBG0_8197F(v))
  2343. /* 2 REG_FW_DBG1_8197F */
  2344. #define BIT_SHIFT_FW_DBG1_8197F 0
  2345. #define BIT_MASK_FW_DBG1_8197F 0xffffffffL
  2346. #define BIT_FW_DBG1_8197F(x) \
  2347. (((x) & BIT_MASK_FW_DBG1_8197F) << BIT_SHIFT_FW_DBG1_8197F)
  2348. #define BITS_FW_DBG1_8197F (BIT_MASK_FW_DBG1_8197F << BIT_SHIFT_FW_DBG1_8197F)
  2349. #define BIT_CLEAR_FW_DBG1_8197F(x) ((x) & (~BITS_FW_DBG1_8197F))
  2350. #define BIT_GET_FW_DBG1_8197F(x) \
  2351. (((x) >> BIT_SHIFT_FW_DBG1_8197F) & BIT_MASK_FW_DBG1_8197F)
  2352. #define BIT_SET_FW_DBG1_8197F(x, v) \
  2353. (BIT_CLEAR_FW_DBG1_8197F(x) | BIT_FW_DBG1_8197F(v))
  2354. /* 2 REG_FW_DBG2_8197F */
  2355. #define BIT_SHIFT_FW_DBG2_8197F 0
  2356. #define BIT_MASK_FW_DBG2_8197F 0xffffffffL
  2357. #define BIT_FW_DBG2_8197F(x) \
  2358. (((x) & BIT_MASK_FW_DBG2_8197F) << BIT_SHIFT_FW_DBG2_8197F)
  2359. #define BITS_FW_DBG2_8197F (BIT_MASK_FW_DBG2_8197F << BIT_SHIFT_FW_DBG2_8197F)
  2360. #define BIT_CLEAR_FW_DBG2_8197F(x) ((x) & (~BITS_FW_DBG2_8197F))
  2361. #define BIT_GET_FW_DBG2_8197F(x) \
  2362. (((x) >> BIT_SHIFT_FW_DBG2_8197F) & BIT_MASK_FW_DBG2_8197F)
  2363. #define BIT_SET_FW_DBG2_8197F(x, v) \
  2364. (BIT_CLEAR_FW_DBG2_8197F(x) | BIT_FW_DBG2_8197F(v))
  2365. /* 2 REG_FW_DBG3_8197F */
  2366. #define BIT_SHIFT_FW_DBG3_8197F 0
  2367. #define BIT_MASK_FW_DBG3_8197F 0xffffffffL
  2368. #define BIT_FW_DBG3_8197F(x) \
  2369. (((x) & BIT_MASK_FW_DBG3_8197F) << BIT_SHIFT_FW_DBG3_8197F)
  2370. #define BITS_FW_DBG3_8197F (BIT_MASK_FW_DBG3_8197F << BIT_SHIFT_FW_DBG3_8197F)
  2371. #define BIT_CLEAR_FW_DBG3_8197F(x) ((x) & (~BITS_FW_DBG3_8197F))
  2372. #define BIT_GET_FW_DBG3_8197F(x) \
  2373. (((x) >> BIT_SHIFT_FW_DBG3_8197F) & BIT_MASK_FW_DBG3_8197F)
  2374. #define BIT_SET_FW_DBG3_8197F(x, v) \
  2375. (BIT_CLEAR_FW_DBG3_8197F(x) | BIT_FW_DBG3_8197F(v))
  2376. /* 2 REG_FW_DBG4_8197F */
  2377. #define BIT_SHIFT_FW_DBG4_8197F 0
  2378. #define BIT_MASK_FW_DBG4_8197F 0xffffffffL
  2379. #define BIT_FW_DBG4_8197F(x) \
  2380. (((x) & BIT_MASK_FW_DBG4_8197F) << BIT_SHIFT_FW_DBG4_8197F)
  2381. #define BITS_FW_DBG4_8197F (BIT_MASK_FW_DBG4_8197F << BIT_SHIFT_FW_DBG4_8197F)
  2382. #define BIT_CLEAR_FW_DBG4_8197F(x) ((x) & (~BITS_FW_DBG4_8197F))
  2383. #define BIT_GET_FW_DBG4_8197F(x) \
  2384. (((x) >> BIT_SHIFT_FW_DBG4_8197F) & BIT_MASK_FW_DBG4_8197F)
  2385. #define BIT_SET_FW_DBG4_8197F(x, v) \
  2386. (BIT_CLEAR_FW_DBG4_8197F(x) | BIT_FW_DBG4_8197F(v))
  2387. /* 2 REG_FW_DBG5_8197F */
  2388. #define BIT_SHIFT_FW_DBG5_8197F 0
  2389. #define BIT_MASK_FW_DBG5_8197F 0xffffffffL
  2390. #define BIT_FW_DBG5_8197F(x) \
  2391. (((x) & BIT_MASK_FW_DBG5_8197F) << BIT_SHIFT_FW_DBG5_8197F)
  2392. #define BITS_FW_DBG5_8197F (BIT_MASK_FW_DBG5_8197F << BIT_SHIFT_FW_DBG5_8197F)
  2393. #define BIT_CLEAR_FW_DBG5_8197F(x) ((x) & (~BITS_FW_DBG5_8197F))
  2394. #define BIT_GET_FW_DBG5_8197F(x) \
  2395. (((x) >> BIT_SHIFT_FW_DBG5_8197F) & BIT_MASK_FW_DBG5_8197F)
  2396. #define BIT_SET_FW_DBG5_8197F(x, v) \
  2397. (BIT_CLEAR_FW_DBG5_8197F(x) | BIT_FW_DBG5_8197F(v))
  2398. /* 2 REG_FW_DBG6_8197F */
  2399. #define BIT_SHIFT_FW_DBG6_8197F 0
  2400. #define BIT_MASK_FW_DBG6_8197F 0xffffffffL
  2401. #define BIT_FW_DBG6_8197F(x) \
  2402. (((x) & BIT_MASK_FW_DBG6_8197F) << BIT_SHIFT_FW_DBG6_8197F)
  2403. #define BITS_FW_DBG6_8197F (BIT_MASK_FW_DBG6_8197F << BIT_SHIFT_FW_DBG6_8197F)
  2404. #define BIT_CLEAR_FW_DBG6_8197F(x) ((x) & (~BITS_FW_DBG6_8197F))
  2405. #define BIT_GET_FW_DBG6_8197F(x) \
  2406. (((x) >> BIT_SHIFT_FW_DBG6_8197F) & BIT_MASK_FW_DBG6_8197F)
  2407. #define BIT_SET_FW_DBG6_8197F(x, v) \
  2408. (BIT_CLEAR_FW_DBG6_8197F(x) | BIT_FW_DBG6_8197F(v))
  2409. /* 2 REG_FW_DBG7_8197F */
  2410. #define BIT_SHIFT_FW_DBG7_8197F 0
  2411. #define BIT_MASK_FW_DBG7_8197F 0xffffffffL
  2412. #define BIT_FW_DBG7_8197F(x) \
  2413. (((x) & BIT_MASK_FW_DBG7_8197F) << BIT_SHIFT_FW_DBG7_8197F)
  2414. #define BITS_FW_DBG7_8197F (BIT_MASK_FW_DBG7_8197F << BIT_SHIFT_FW_DBG7_8197F)
  2415. #define BIT_CLEAR_FW_DBG7_8197F(x) ((x) & (~BITS_FW_DBG7_8197F))
  2416. #define BIT_GET_FW_DBG7_8197F(x) \
  2417. (((x) >> BIT_SHIFT_FW_DBG7_8197F) & BIT_MASK_FW_DBG7_8197F)
  2418. #define BIT_SET_FW_DBG7_8197F(x, v) \
  2419. (BIT_CLEAR_FW_DBG7_8197F(x) | BIT_FW_DBG7_8197F(v))
  2420. /* 2 REG_NOT_VALID_8197F */
  2421. /* 2 REG_CR_8197F (ENABLE FUNCTION REGISTER) */
  2422. #define BIT_MACIO_TIMEOUT_EN_8197F BIT(29)
  2423. #define BIT_SHIFT_LBMODE_8197F 24
  2424. #define BIT_MASK_LBMODE_8197F 0x1f
  2425. #define BIT_LBMODE_8197F(x) \
  2426. (((x) & BIT_MASK_LBMODE_8197F) << BIT_SHIFT_LBMODE_8197F)
  2427. #define BITS_LBMODE_8197F (BIT_MASK_LBMODE_8197F << BIT_SHIFT_LBMODE_8197F)
  2428. #define BIT_CLEAR_LBMODE_8197F(x) ((x) & (~BITS_LBMODE_8197F))
  2429. #define BIT_GET_LBMODE_8197F(x) \
  2430. (((x) >> BIT_SHIFT_LBMODE_8197F) & BIT_MASK_LBMODE_8197F)
  2431. #define BIT_SET_LBMODE_8197F(x, v) \
  2432. (BIT_CLEAR_LBMODE_8197F(x) | BIT_LBMODE_8197F(v))
  2433. #define BIT_SHIFT_NETYPE1_8197F 18
  2434. #define BIT_MASK_NETYPE1_8197F 0x3
  2435. #define BIT_NETYPE1_8197F(x) \
  2436. (((x) & BIT_MASK_NETYPE1_8197F) << BIT_SHIFT_NETYPE1_8197F)
  2437. #define BITS_NETYPE1_8197F (BIT_MASK_NETYPE1_8197F << BIT_SHIFT_NETYPE1_8197F)
  2438. #define BIT_CLEAR_NETYPE1_8197F(x) ((x) & (~BITS_NETYPE1_8197F))
  2439. #define BIT_GET_NETYPE1_8197F(x) \
  2440. (((x) >> BIT_SHIFT_NETYPE1_8197F) & BIT_MASK_NETYPE1_8197F)
  2441. #define BIT_SET_NETYPE1_8197F(x, v) \
  2442. (BIT_CLEAR_NETYPE1_8197F(x) | BIT_NETYPE1_8197F(v))
  2443. #define BIT_SHIFT_NETYPE0_8197F 16
  2444. #define BIT_MASK_NETYPE0_8197F 0x3
  2445. #define BIT_NETYPE0_8197F(x) \
  2446. (((x) & BIT_MASK_NETYPE0_8197F) << BIT_SHIFT_NETYPE0_8197F)
  2447. #define BITS_NETYPE0_8197F (BIT_MASK_NETYPE0_8197F << BIT_SHIFT_NETYPE0_8197F)
  2448. #define BIT_CLEAR_NETYPE0_8197F(x) ((x) & (~BITS_NETYPE0_8197F))
  2449. #define BIT_GET_NETYPE0_8197F(x) \
  2450. (((x) >> BIT_SHIFT_NETYPE0_8197F) & BIT_MASK_NETYPE0_8197F)
  2451. #define BIT_SET_NETYPE0_8197F(x, v) \
  2452. (BIT_CLEAR_NETYPE0_8197F(x) | BIT_NETYPE0_8197F(v))
  2453. #define BIT_STAT_FUNC_RST_8197F BIT(13)
  2454. #define BIT_I2C_MAILBOX_EN_8197F BIT(12)
  2455. #define BIT_SHCUT_EN_8197F BIT(11)
  2456. #define BIT_32K_CAL_TMR_EN_8197F BIT(10)
  2457. #define BIT_MAC_SEC_EN_8197F BIT(9)
  2458. #define BIT_ENSWBCN_8197F BIT(8)
  2459. #define BIT_MACRXEN_8197F BIT(7)
  2460. #define BIT_MACTXEN_8197F BIT(6)
  2461. #define BIT_SCHEDULE_EN_8197F BIT(5)
  2462. #define BIT_PROTOCOL_EN_8197F BIT(4)
  2463. #define BIT_RXDMA_EN_8197F BIT(3)
  2464. #define BIT_TXDMA_EN_8197F BIT(2)
  2465. #define BIT_HCI_RXDMA_EN_8197F BIT(1)
  2466. #define BIT_HCI_TXDMA_EN_8197F BIT(0)
  2467. /* 2 REG_TSF_CLK_STATE_8197F */
  2468. #define BIT_TSF_CLK_STABLE_8197F BIT(15)
  2469. /* 2 REG_TXDMA_PQ_MAP_8197F */
  2470. #define BIT_SHIFT_TXDMA_HIQ_MAP_8197F 14
  2471. #define BIT_MASK_TXDMA_HIQ_MAP_8197F 0x3
  2472. #define BIT_TXDMA_HIQ_MAP_8197F(x) \
  2473. (((x) & BIT_MASK_TXDMA_HIQ_MAP_8197F) << BIT_SHIFT_TXDMA_HIQ_MAP_8197F)
  2474. #define BITS_TXDMA_HIQ_MAP_8197F \
  2475. (BIT_MASK_TXDMA_HIQ_MAP_8197F << BIT_SHIFT_TXDMA_HIQ_MAP_8197F)
  2476. #define BIT_CLEAR_TXDMA_HIQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_HIQ_MAP_8197F))
  2477. #define BIT_GET_TXDMA_HIQ_MAP_8197F(x) \
  2478. (((x) >> BIT_SHIFT_TXDMA_HIQ_MAP_8197F) & BIT_MASK_TXDMA_HIQ_MAP_8197F)
  2479. #define BIT_SET_TXDMA_HIQ_MAP_8197F(x, v) \
  2480. (BIT_CLEAR_TXDMA_HIQ_MAP_8197F(x) | BIT_TXDMA_HIQ_MAP_8197F(v))
  2481. #define BIT_SHIFT_TXDMA_MGQ_MAP_8197F 12
  2482. #define BIT_MASK_TXDMA_MGQ_MAP_8197F 0x3
  2483. #define BIT_TXDMA_MGQ_MAP_8197F(x) \
  2484. (((x) & BIT_MASK_TXDMA_MGQ_MAP_8197F) << BIT_SHIFT_TXDMA_MGQ_MAP_8197F)
  2485. #define BITS_TXDMA_MGQ_MAP_8197F \
  2486. (BIT_MASK_TXDMA_MGQ_MAP_8197F << BIT_SHIFT_TXDMA_MGQ_MAP_8197F)
  2487. #define BIT_CLEAR_TXDMA_MGQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_MGQ_MAP_8197F))
  2488. #define BIT_GET_TXDMA_MGQ_MAP_8197F(x) \
  2489. (((x) >> BIT_SHIFT_TXDMA_MGQ_MAP_8197F) & BIT_MASK_TXDMA_MGQ_MAP_8197F)
  2490. #define BIT_SET_TXDMA_MGQ_MAP_8197F(x, v) \
  2491. (BIT_CLEAR_TXDMA_MGQ_MAP_8197F(x) | BIT_TXDMA_MGQ_MAP_8197F(v))
  2492. #define BIT_SHIFT_TXDMA_BKQ_MAP_8197F 10
  2493. #define BIT_MASK_TXDMA_BKQ_MAP_8197F 0x3
  2494. #define BIT_TXDMA_BKQ_MAP_8197F(x) \
  2495. (((x) & BIT_MASK_TXDMA_BKQ_MAP_8197F) << BIT_SHIFT_TXDMA_BKQ_MAP_8197F)
  2496. #define BITS_TXDMA_BKQ_MAP_8197F \
  2497. (BIT_MASK_TXDMA_BKQ_MAP_8197F << BIT_SHIFT_TXDMA_BKQ_MAP_8197F)
  2498. #define BIT_CLEAR_TXDMA_BKQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_BKQ_MAP_8197F))
  2499. #define BIT_GET_TXDMA_BKQ_MAP_8197F(x) \
  2500. (((x) >> BIT_SHIFT_TXDMA_BKQ_MAP_8197F) & BIT_MASK_TXDMA_BKQ_MAP_8197F)
  2501. #define BIT_SET_TXDMA_BKQ_MAP_8197F(x, v) \
  2502. (BIT_CLEAR_TXDMA_BKQ_MAP_8197F(x) | BIT_TXDMA_BKQ_MAP_8197F(v))
  2503. #define BIT_SHIFT_TXDMA_BEQ_MAP_8197F 8
  2504. #define BIT_MASK_TXDMA_BEQ_MAP_8197F 0x3
  2505. #define BIT_TXDMA_BEQ_MAP_8197F(x) \
  2506. (((x) & BIT_MASK_TXDMA_BEQ_MAP_8197F) << BIT_SHIFT_TXDMA_BEQ_MAP_8197F)
  2507. #define BITS_TXDMA_BEQ_MAP_8197F \
  2508. (BIT_MASK_TXDMA_BEQ_MAP_8197F << BIT_SHIFT_TXDMA_BEQ_MAP_8197F)
  2509. #define BIT_CLEAR_TXDMA_BEQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_BEQ_MAP_8197F))
  2510. #define BIT_GET_TXDMA_BEQ_MAP_8197F(x) \
  2511. (((x) >> BIT_SHIFT_TXDMA_BEQ_MAP_8197F) & BIT_MASK_TXDMA_BEQ_MAP_8197F)
  2512. #define BIT_SET_TXDMA_BEQ_MAP_8197F(x, v) \
  2513. (BIT_CLEAR_TXDMA_BEQ_MAP_8197F(x) | BIT_TXDMA_BEQ_MAP_8197F(v))
  2514. #define BIT_SHIFT_TXDMA_VIQ_MAP_8197F 6
  2515. #define BIT_MASK_TXDMA_VIQ_MAP_8197F 0x3
  2516. #define BIT_TXDMA_VIQ_MAP_8197F(x) \
  2517. (((x) & BIT_MASK_TXDMA_VIQ_MAP_8197F) << BIT_SHIFT_TXDMA_VIQ_MAP_8197F)
  2518. #define BITS_TXDMA_VIQ_MAP_8197F \
  2519. (BIT_MASK_TXDMA_VIQ_MAP_8197F << BIT_SHIFT_TXDMA_VIQ_MAP_8197F)
  2520. #define BIT_CLEAR_TXDMA_VIQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_VIQ_MAP_8197F))
  2521. #define BIT_GET_TXDMA_VIQ_MAP_8197F(x) \
  2522. (((x) >> BIT_SHIFT_TXDMA_VIQ_MAP_8197F) & BIT_MASK_TXDMA_VIQ_MAP_8197F)
  2523. #define BIT_SET_TXDMA_VIQ_MAP_8197F(x, v) \
  2524. (BIT_CLEAR_TXDMA_VIQ_MAP_8197F(x) | BIT_TXDMA_VIQ_MAP_8197F(v))
  2525. #define BIT_SHIFT_TXDMA_VOQ_MAP_8197F 4
  2526. #define BIT_MASK_TXDMA_VOQ_MAP_8197F 0x3
  2527. #define BIT_TXDMA_VOQ_MAP_8197F(x) \
  2528. (((x) & BIT_MASK_TXDMA_VOQ_MAP_8197F) << BIT_SHIFT_TXDMA_VOQ_MAP_8197F)
  2529. #define BITS_TXDMA_VOQ_MAP_8197F \
  2530. (BIT_MASK_TXDMA_VOQ_MAP_8197F << BIT_SHIFT_TXDMA_VOQ_MAP_8197F)
  2531. #define BIT_CLEAR_TXDMA_VOQ_MAP_8197F(x) ((x) & (~BITS_TXDMA_VOQ_MAP_8197F))
  2532. #define BIT_GET_TXDMA_VOQ_MAP_8197F(x) \
  2533. (((x) >> BIT_SHIFT_TXDMA_VOQ_MAP_8197F) & BIT_MASK_TXDMA_VOQ_MAP_8197F)
  2534. #define BIT_SET_TXDMA_VOQ_MAP_8197F(x, v) \
  2535. (BIT_CLEAR_TXDMA_VOQ_MAP_8197F(x) | BIT_TXDMA_VOQ_MAP_8197F(v))
  2536. /* 2 REG_NOT_VALID_8197F */
  2537. #define BIT_RXDMA_AGG_EN_8197F BIT(2)
  2538. #define BIT_RXSHFT_EN_8197F BIT(1)
  2539. #define BIT_RXDMA_ARBBW_EN_8197F BIT(0)
  2540. /* 2 REG_TRXFF_BNDY_8197F */
  2541. #define BIT_SHIFT_RXFFOVFL_RSV_V2_8197F 8
  2542. #define BIT_MASK_RXFFOVFL_RSV_V2_8197F 0xf
  2543. #define BIT_RXFFOVFL_RSV_V2_8197F(x) \
  2544. (((x) & BIT_MASK_RXFFOVFL_RSV_V2_8197F) \
  2545. << BIT_SHIFT_RXFFOVFL_RSV_V2_8197F)
  2546. #define BITS_RXFFOVFL_RSV_V2_8197F \
  2547. (BIT_MASK_RXFFOVFL_RSV_V2_8197F << BIT_SHIFT_RXFFOVFL_RSV_V2_8197F)
  2548. #define BIT_CLEAR_RXFFOVFL_RSV_V2_8197F(x) ((x) & (~BITS_RXFFOVFL_RSV_V2_8197F))
  2549. #define BIT_GET_RXFFOVFL_RSV_V2_8197F(x) \
  2550. (((x) >> BIT_SHIFT_RXFFOVFL_RSV_V2_8197F) & \
  2551. BIT_MASK_RXFFOVFL_RSV_V2_8197F)
  2552. #define BIT_SET_RXFFOVFL_RSV_V2_8197F(x, v) \
  2553. (BIT_CLEAR_RXFFOVFL_RSV_V2_8197F(x) | BIT_RXFFOVFL_RSV_V2_8197F(v))
  2554. #define BIT_SHIFT_TXPKTBUF_PGBNDY_8197F 0
  2555. #define BIT_MASK_TXPKTBUF_PGBNDY_8197F 0xff
  2556. #define BIT_TXPKTBUF_PGBNDY_8197F(x) \
  2557. (((x) & BIT_MASK_TXPKTBUF_PGBNDY_8197F) \
  2558. << BIT_SHIFT_TXPKTBUF_PGBNDY_8197F)
  2559. #define BITS_TXPKTBUF_PGBNDY_8197F \
  2560. (BIT_MASK_TXPKTBUF_PGBNDY_8197F << BIT_SHIFT_TXPKTBUF_PGBNDY_8197F)
  2561. #define BIT_CLEAR_TXPKTBUF_PGBNDY_8197F(x) ((x) & (~BITS_TXPKTBUF_PGBNDY_8197F))
  2562. #define BIT_GET_TXPKTBUF_PGBNDY_8197F(x) \
  2563. (((x) >> BIT_SHIFT_TXPKTBUF_PGBNDY_8197F) & \
  2564. BIT_MASK_TXPKTBUF_PGBNDY_8197F)
  2565. #define BIT_SET_TXPKTBUF_PGBNDY_8197F(x, v) \
  2566. (BIT_CLEAR_TXPKTBUF_PGBNDY_8197F(x) | BIT_TXPKTBUF_PGBNDY_8197F(v))
  2567. /* 2 REG_PTA_I2C_MBOX_8197F */
  2568. /* 2 REG_NOT_VALID_8197F */
  2569. #define BIT_SHIFT_I2C_M_STATUS_8197F 8
  2570. #define BIT_MASK_I2C_M_STATUS_8197F 0xf
  2571. #define BIT_I2C_M_STATUS_8197F(x) \
  2572. (((x) & BIT_MASK_I2C_M_STATUS_8197F) << BIT_SHIFT_I2C_M_STATUS_8197F)
  2573. #define BITS_I2C_M_STATUS_8197F \
  2574. (BIT_MASK_I2C_M_STATUS_8197F << BIT_SHIFT_I2C_M_STATUS_8197F)
  2575. #define BIT_CLEAR_I2C_M_STATUS_8197F(x) ((x) & (~BITS_I2C_M_STATUS_8197F))
  2576. #define BIT_GET_I2C_M_STATUS_8197F(x) \
  2577. (((x) >> BIT_SHIFT_I2C_M_STATUS_8197F) & BIT_MASK_I2C_M_STATUS_8197F)
  2578. #define BIT_SET_I2C_M_STATUS_8197F(x, v) \
  2579. (BIT_CLEAR_I2C_M_STATUS_8197F(x) | BIT_I2C_M_STATUS_8197F(v))
  2580. #define BIT_SHIFT_I2C_M_BUS_GNT_FW_8197F 4
  2581. #define BIT_MASK_I2C_M_BUS_GNT_FW_8197F 0x7
  2582. #define BIT_I2C_M_BUS_GNT_FW_8197F(x) \
  2583. (((x) & BIT_MASK_I2C_M_BUS_GNT_FW_8197F) \
  2584. << BIT_SHIFT_I2C_M_BUS_GNT_FW_8197F)
  2585. #define BITS_I2C_M_BUS_GNT_FW_8197F \
  2586. (BIT_MASK_I2C_M_BUS_GNT_FW_8197F << BIT_SHIFT_I2C_M_BUS_GNT_FW_8197F)
  2587. #define BIT_CLEAR_I2C_M_BUS_GNT_FW_8197F(x) \
  2588. ((x) & (~BITS_I2C_M_BUS_GNT_FW_8197F))
  2589. #define BIT_GET_I2C_M_BUS_GNT_FW_8197F(x) \
  2590. (((x) >> BIT_SHIFT_I2C_M_BUS_GNT_FW_8197F) & \
  2591. BIT_MASK_I2C_M_BUS_GNT_FW_8197F)
  2592. #define BIT_SET_I2C_M_BUS_GNT_FW_8197F(x, v) \
  2593. (BIT_CLEAR_I2C_M_BUS_GNT_FW_8197F(x) | BIT_I2C_M_BUS_GNT_FW_8197F(v))
  2594. #define BIT_I2C_M_GNT_FW_8197F BIT(3)
  2595. #define BIT_SHIFT_I2C_M_SPEED_8197F 1
  2596. #define BIT_MASK_I2C_M_SPEED_8197F 0x3
  2597. #define BIT_I2C_M_SPEED_8197F(x) \
  2598. (((x) & BIT_MASK_I2C_M_SPEED_8197F) << BIT_SHIFT_I2C_M_SPEED_8197F)
  2599. #define BITS_I2C_M_SPEED_8197F \
  2600. (BIT_MASK_I2C_M_SPEED_8197F << BIT_SHIFT_I2C_M_SPEED_8197F)
  2601. #define BIT_CLEAR_I2C_M_SPEED_8197F(x) ((x) & (~BITS_I2C_M_SPEED_8197F))
  2602. #define BIT_GET_I2C_M_SPEED_8197F(x) \
  2603. (((x) >> BIT_SHIFT_I2C_M_SPEED_8197F) & BIT_MASK_I2C_M_SPEED_8197F)
  2604. #define BIT_SET_I2C_M_SPEED_8197F(x, v) \
  2605. (BIT_CLEAR_I2C_M_SPEED_8197F(x) | BIT_I2C_M_SPEED_8197F(v))
  2606. #define BIT_I2C_M_UNLOCK_8197F BIT(0)
  2607. /* 2 REG_RXFF_BNDY_8197F */
  2608. /* 2 REG_NOT_VALID_8197F */
  2609. #define BIT_SHIFT_RXFF0_BNDY_V2_8197F 0
  2610. #define BIT_MASK_RXFF0_BNDY_V2_8197F 0x3ffff
  2611. #define BIT_RXFF0_BNDY_V2_8197F(x) \
  2612. (((x) & BIT_MASK_RXFF0_BNDY_V2_8197F) << BIT_SHIFT_RXFF0_BNDY_V2_8197F)
  2613. #define BITS_RXFF0_BNDY_V2_8197F \
  2614. (BIT_MASK_RXFF0_BNDY_V2_8197F << BIT_SHIFT_RXFF0_BNDY_V2_8197F)
  2615. #define BIT_CLEAR_RXFF0_BNDY_V2_8197F(x) ((x) & (~BITS_RXFF0_BNDY_V2_8197F))
  2616. #define BIT_GET_RXFF0_BNDY_V2_8197F(x) \
  2617. (((x) >> BIT_SHIFT_RXFF0_BNDY_V2_8197F) & BIT_MASK_RXFF0_BNDY_V2_8197F)
  2618. #define BIT_SET_RXFF0_BNDY_V2_8197F(x, v) \
  2619. (BIT_CLEAR_RXFF0_BNDY_V2_8197F(x) | BIT_RXFF0_BNDY_V2_8197F(v))
  2620. /* 2 REG_FE1IMR_8197F */
  2621. #define BIT_BB_STOP_RX_INT_EN_8197F BIT(29)
  2622. #define BIT_FS_RXDMA2_DONE_INT_EN_8197F BIT(28)
  2623. #define BIT_FS_RXDONE3_INT_EN_8197F BIT(27)
  2624. #define BIT_FS_RXDONE2_INT_EN_8197F BIT(26)
  2625. #define BIT_FS_RX_BCN_P4_INT_EN_8197F BIT(25)
  2626. #define BIT_FS_RX_BCN_P3_INT_EN_8197F BIT(24)
  2627. #define BIT_FS_RX_BCN_P2_INT_EN_8197F BIT(23)
  2628. #define BIT_FS_RX_BCN_P1_INT_EN_8197F BIT(22)
  2629. #define BIT_FS_RX_BCN_P0_INT_EN_8197F BIT(21)
  2630. #define BIT_FS_RX_UMD0_INT_EN_8197F BIT(20)
  2631. #define BIT_FS_RX_UMD1_INT_EN_8197F BIT(19)
  2632. #define BIT_FS_RX_BMD0_INT_EN_8197F BIT(18)
  2633. #define BIT_FS_RX_BMD1_INT_EN_8197F BIT(17)
  2634. #define BIT_FS_RXDONE_INT_EN_8197F BIT(16)
  2635. #define BIT_FS_WWLAN_INT_EN_8197F BIT(15)
  2636. #define BIT_FS_SOUND_DONE_INT_EN_8197F BIT(14)
  2637. #define BIT_FS_LP_STBY_INT_EN_8197F BIT(13)
  2638. #define BIT_FS_TRL_MTR_INT_EN_8197F BIT(12)
  2639. #define BIT_FS_BF1_PRETO_INT_EN_8197F BIT(11)
  2640. #define BIT_FS_BF0_PRETO_INT_EN_8197F BIT(10)
  2641. #define BIT_FS_PTCL_RELEASE_MACID_INT_EN_8197F BIT(9)
  2642. #define BIT_FS_LTE_COEX_EN_8197F BIT(6)
  2643. #define BIT_FS_WLACTOFF_INT_EN_8197F BIT(5)
  2644. #define BIT_FS_WLACTON_INT_EN_8197F BIT(4)
  2645. #define BIT_FS_BTCMD_INT_EN_8197F BIT(3)
  2646. #define BIT_FS_REG_MAILBOX_TO_I2C_INT_EN_8197F BIT(2)
  2647. #define BIT_FS_TRPC_TO_INT_EN_V1_8197F BIT(1)
  2648. #define BIT_FS_RPC_O_T_INT_EN_V1_8197F BIT(0)
  2649. /* 2 REG_FE1ISR_8197F */
  2650. #define BIT_BB_STOP_RX_INT_8197F BIT(29)
  2651. #define BIT_FS_RXDMA2_DONE_INT_8197F BIT(28)
  2652. #define BIT_FS_RXDONE3_INT_8197F BIT(27)
  2653. #define BIT_FS_RXDONE2_INT_8197F BIT(26)
  2654. #define BIT_FS_RX_BCN_P4_INT_8197F BIT(25)
  2655. #define BIT_FS_RX_BCN_P3_INT_8197F BIT(24)
  2656. #define BIT_FS_RX_BCN_P2_INT_8197F BIT(23)
  2657. #define BIT_FS_RX_BCN_P1_INT_8197F BIT(22)
  2658. #define BIT_FS_RX_BCN_P0_INT_8197F BIT(21)
  2659. #define BIT_FS_RX_UMD0_INT_8197F BIT(20)
  2660. #define BIT_FS_RX_UMD1_INT_8197F BIT(19)
  2661. #define BIT_FS_RX_BMD0_INT_8197F BIT(18)
  2662. #define BIT_FS_RX_BMD1_INT_8197F BIT(17)
  2663. #define BIT_FS_RXDONE_INT_8197F BIT(16)
  2664. #define BIT_FS_WWLAN_INT_8197F BIT(15)
  2665. #define BIT_FS_SOUND_DONE_INT_8197F BIT(14)
  2666. #define BIT_FS_LP_STBY_INT_8197F BIT(13)
  2667. #define BIT_FS_TRL_MTR_INT_8197F BIT(12)
  2668. #define BIT_FS_BF1_PRETO_INT_8197F BIT(11)
  2669. #define BIT_FS_BF0_PRETO_INT_8197F BIT(10)
  2670. #define BIT_FS_PTCL_RELEASE_MACID_INT_8197F BIT(9)
  2671. #define BIT_FS_LTE_COEX_INT_8197F BIT(6)
  2672. #define BIT_FS_WLACTOFF_INT_8197F BIT(5)
  2673. #define BIT_FS_WLACTON_INT_8197F BIT(4)
  2674. #define BIT_FS_BCN_RX_INT_INT_8197F BIT(3)
  2675. #define BIT_FS_MAILBOX_TO_I2C_INT_8197F BIT(2)
  2676. #define BIT_FS_TRPC_TO_INT_8197F BIT(1)
  2677. #define BIT_FS_RPC_O_T_INT_8197F BIT(0)
  2678. /* 2 REG_NOT_VALID_8197F */
  2679. /* 2 REG_CPWM_8197F */
  2680. #define BIT_CPWM_TOGGLING_8197F BIT(31)
  2681. #define BIT_SHIFT_CPWM_MOD_8197F 24
  2682. #define BIT_MASK_CPWM_MOD_8197F 0x7f
  2683. #define BIT_CPWM_MOD_8197F(x) \
  2684. (((x) & BIT_MASK_CPWM_MOD_8197F) << BIT_SHIFT_CPWM_MOD_8197F)
  2685. #define BITS_CPWM_MOD_8197F \
  2686. (BIT_MASK_CPWM_MOD_8197F << BIT_SHIFT_CPWM_MOD_8197F)
  2687. #define BIT_CLEAR_CPWM_MOD_8197F(x) ((x) & (~BITS_CPWM_MOD_8197F))
  2688. #define BIT_GET_CPWM_MOD_8197F(x) \
  2689. (((x) >> BIT_SHIFT_CPWM_MOD_8197F) & BIT_MASK_CPWM_MOD_8197F)
  2690. #define BIT_SET_CPWM_MOD_8197F(x, v) \
  2691. (BIT_CLEAR_CPWM_MOD_8197F(x) | BIT_CPWM_MOD_8197F(v))
  2692. /* 2 REG_FWIMR_8197F */
  2693. #define BIT_FS_TXBCNOK_MB7_INT_EN_8197F BIT(31)
  2694. #define BIT_FS_TXBCNOK_MB6_INT_EN_8197F BIT(30)
  2695. #define BIT_FS_TXBCNOK_MB5_INT_EN_8197F BIT(29)
  2696. #define BIT_FS_TXBCNOK_MB4_INT_EN_8197F BIT(28)
  2697. #define BIT_FS_TXBCNOK_MB3_INT_EN_8197F BIT(27)
  2698. #define BIT_FS_TXBCNOK_MB2_INT_EN_8197F BIT(26)
  2699. #define BIT_FS_TXBCNOK_MB1_INT_EN_8197F BIT(25)
  2700. #define BIT_FS_TXBCNOK_MB0_INT_EN_8197F BIT(24)
  2701. #define BIT_FS_TXBCNERR_MB7_INT_EN_8197F BIT(23)
  2702. #define BIT_FS_TXBCNERR_MB6_INT_EN_8197F BIT(22)
  2703. #define BIT_FS_TXBCNERR_MB5_INT_EN_8197F BIT(21)
  2704. #define BIT_FS_TXBCNERR_MB4_INT_EN_8197F BIT(20)
  2705. #define BIT_FS_TXBCNERR_MB3_INT_EN_8197F BIT(19)
  2706. #define BIT_FS_TXBCNERR_MB2_INT_EN_8197F BIT(18)
  2707. #define BIT_FS_TXBCNERR_MB1_INT_EN_8197F BIT(17)
  2708. #define BIT_FS_TXBCNERR_MB0_INT_EN_8197F BIT(16)
  2709. #define BIT_CPUMGN_POLLED_PKT_DONE_INT_EN_8197F BIT(15)
  2710. #define BIT_FS_MGNTQ_RPTR_RELEASE_INT_EN_8197F BIT(13)
  2711. #define BIT_FS_MGNTQFF_TO_INT_EN_8197F BIT(12)
  2712. #define BIT_FS_DDMA1_LP_INT_ENBIT_CPUMGN_POLLED_PKT_BUSY_ERR_INT_EN_8197F \
  2713. BIT(11)
  2714. #define BIT_FS_DDMA1_HP_INT_EN_8197F BIT(10)
  2715. #define BIT_FS_DDMA0_LP_INT_EN_8197F BIT(9)
  2716. #define BIT_FS_DDMA0_HP_INT_EN_8197F BIT(8)
  2717. #define BIT_FS_TRXRPT_INT_EN_8197F BIT(7)
  2718. #define BIT_FS_C2H_W_READY_INT_EN_8197F BIT(6)
  2719. #define BIT_FS_HRCV_INT_EN_8197F BIT(5)
  2720. #define BIT_FS_H2CCMD_INT_EN_8197F BIT(4)
  2721. #define BIT_FS_TXPKTIN_INT_EN_8197F BIT(3)
  2722. #define BIT_FS_ERRORHDL_INT_EN_8197F BIT(2)
  2723. #define BIT_FS_TXCCX_INT_EN_8197F BIT(1)
  2724. #define BIT_FS_TXCLOSE_INT_EN_8197F BIT(0)
  2725. /* 2 REG_FWISR_8197F */
  2726. #define BIT_FS_TXBCNOK_MB7_INT_8197F BIT(31)
  2727. #define BIT_FS_TXBCNOK_MB6_INT_8197F BIT(30)
  2728. #define BIT_FS_TXBCNOK_MB5_INT_8197F BIT(29)
  2729. #define BIT_FS_TXBCNOK_MB4_INT_8197F BIT(28)
  2730. #define BIT_FS_TXBCNOK_MB3_INT_8197F BIT(27)
  2731. #define BIT_FS_TXBCNOK_MB2_INT_8197F BIT(26)
  2732. #define BIT_FS_TXBCNOK_MB1_INT_8197F BIT(25)
  2733. #define BIT_FS_TXBCNOK_MB0_INT_8197F BIT(24)
  2734. #define BIT_FS_TXBCNERR_MB7_INT_8197F BIT(23)
  2735. #define BIT_FS_TXBCNERR_MB6_INT_8197F BIT(22)
  2736. #define BIT_FS_TXBCNERR_MB5_INT_8197F BIT(21)
  2737. #define BIT_FS_TXBCNERR_MB4_INT_8197F BIT(20)
  2738. #define BIT_FS_TXBCNERR_MB3_INT_8197F BIT(19)
  2739. #define BIT_FS_TXBCNERR_MB2_INT_8197F BIT(18)
  2740. #define BIT_FS_TXBCNERR_MB1_INT_8197F BIT(17)
  2741. #define BIT_FS_TXBCNERR_MB0_INT_8197F BIT(16)
  2742. #define BIT_CPUMGN_POLLED_PKT_DONE_INT_8197F BIT(15)
  2743. #define BIT_FS_MGNTQ_RPTR_RELEASE_INT_8197F BIT(13)
  2744. #define BIT_FS_MGNTQFF_TO_INT_8197F BIT(12)
  2745. #define BIT_FS_DDMA1_LP_INTBIT_CPUMGN_POLLED_PKT_BUSY_ERR_INT_8197F BIT(11)
  2746. #define BIT_FS_DDMA1_HP_INT_8197F BIT(10)
  2747. #define BIT_FS_DDMA0_LP_INT_8197F BIT(9)
  2748. #define BIT_FS_DDMA0_HP_INT_8197F BIT(8)
  2749. #define BIT_FS_TRXRPT_INT_8197F BIT(7)
  2750. #define BIT_FS_C2H_W_READY_INT_8197F BIT(6)
  2751. #define BIT_FS_HRCV_INT_8197F BIT(5)
  2752. #define BIT_FS_H2CCMD_INT_8197F BIT(4)
  2753. #define BIT_FS_TXPKTIN_INT_8197F BIT(3)
  2754. #define BIT_FS_ERRORHDL_INT_8197F BIT(2)
  2755. #define BIT_FS_TXCCX_INT_8197F BIT(1)
  2756. #define BIT_FS_TXCLOSE_INT_8197F BIT(0)
  2757. /* 2 REG_FTIMR_8197F */
  2758. #define BIT_PS_TIMER_C_EARLY_INT_EN_8197F BIT(23)
  2759. #define BIT_PS_TIMER_B_EARLY_INT_EN_8197F BIT(22)
  2760. #define BIT_PS_TIMER_A_EARLY_INT_EN_8197F BIT(21)
  2761. #define BIT_CPUMGQ_TX_TIMER_EARLY_INT_EN_8197F BIT(20)
  2762. #define BIT_PS_TIMER_C_INT_EN_8197F BIT(19)
  2763. #define BIT_PS_TIMER_B_INT_EN_8197F BIT(18)
  2764. #define BIT_PS_TIMER_A_INT_EN_8197F BIT(17)
  2765. #define BIT_CPUMGQ_TX_TIMER_INT_EN_8197F BIT(16)
  2766. #define BIT_FS_PS_TIMEOUT2_EN_8197F BIT(15)
  2767. #define BIT_FS_PS_TIMEOUT1_EN_8197F BIT(14)
  2768. #define BIT_FS_PS_TIMEOUT0_EN_8197F BIT(13)
  2769. #define BIT_FS_GTINT8_EN_8197F BIT(8)
  2770. #define BIT_FS_GTINT7_EN_8197F BIT(7)
  2771. #define BIT_FS_GTINT6_EN_8197F BIT(6)
  2772. #define BIT_FS_GTINT5_EN_8197F BIT(5)
  2773. #define BIT_FS_GTINT4_EN_8197F BIT(4)
  2774. #define BIT_FS_GTINT3_EN_8197F BIT(3)
  2775. #define BIT_FS_GTINT2_EN_8197F BIT(2)
  2776. #define BIT_FS_GTINT1_EN_8197F BIT(1)
  2777. #define BIT_FS_GTINT0_EN_8197F BIT(0)
  2778. /* 2 REG_FTISR_8197F */
  2779. #define BIT_PS_TIMER_C_EARLY__INT_8197F BIT(23)
  2780. #define BIT_PS_TIMER_B_EARLY__INT_8197F BIT(22)
  2781. #define BIT_PS_TIMER_A_EARLY__INT_8197F BIT(21)
  2782. #define BIT_CPUMGQ_TX_TIMER_EARLY_INT_8197F BIT(20)
  2783. #define BIT_PS_TIMER_C_INT_8197F BIT(19)
  2784. #define BIT_PS_TIMER_B_INT_8197F BIT(18)
  2785. #define BIT_PS_TIMER_A_INT_8197F BIT(17)
  2786. #define BIT_CPUMGQ_TX_TIMER_INT_8197F BIT(16)
  2787. #define BIT_FS_PS_TIMEOUT2_INT_8197F BIT(15)
  2788. #define BIT_FS_PS_TIMEOUT1_INT_8197F BIT(14)
  2789. #define BIT_FS_PS_TIMEOUT0_INT_8197F BIT(13)
  2790. #define BIT_FS_GTINT8_INT_8197F BIT(8)
  2791. #define BIT_FS_GTINT7_INT_8197F BIT(7)
  2792. #define BIT_FS_GTINT6_INT_8197F BIT(6)
  2793. #define BIT_FS_GTINT5_INT_8197F BIT(5)
  2794. #define BIT_FS_GTINT4_INT_8197F BIT(4)
  2795. #define BIT_FS_GTINT3_INT_8197F BIT(3)
  2796. #define BIT_FS_GTINT2_INT_8197F BIT(2)
  2797. #define BIT_FS_GTINT1_INT_8197F BIT(1)
  2798. #define BIT_FS_GTINT0_INT_8197F BIT(0)
  2799. /* 2 REG_PKTBUF_DBG_CTRL_8197F */
  2800. #define BIT_SHIFT_PKTBUF_WRITE_EN_8197F 24
  2801. #define BIT_MASK_PKTBUF_WRITE_EN_8197F 0xff
  2802. #define BIT_PKTBUF_WRITE_EN_8197F(x) \
  2803. (((x) & BIT_MASK_PKTBUF_WRITE_EN_8197F) \
  2804. << BIT_SHIFT_PKTBUF_WRITE_EN_8197F)
  2805. #define BITS_PKTBUF_WRITE_EN_8197F \
  2806. (BIT_MASK_PKTBUF_WRITE_EN_8197F << BIT_SHIFT_PKTBUF_WRITE_EN_8197F)
  2807. #define BIT_CLEAR_PKTBUF_WRITE_EN_8197F(x) ((x) & (~BITS_PKTBUF_WRITE_EN_8197F))
  2808. #define BIT_GET_PKTBUF_WRITE_EN_8197F(x) \
  2809. (((x) >> BIT_SHIFT_PKTBUF_WRITE_EN_8197F) & \
  2810. BIT_MASK_PKTBUF_WRITE_EN_8197F)
  2811. #define BIT_SET_PKTBUF_WRITE_EN_8197F(x, v) \
  2812. (BIT_CLEAR_PKTBUF_WRITE_EN_8197F(x) | BIT_PKTBUF_WRITE_EN_8197F(v))
  2813. #define BIT_TXRPTBUF_DBG_8197F BIT(23)
  2814. /* 2 REG_NOT_VALID_8197F */
  2815. #define BIT_TXPKTBUF_DBG_V2_8197F BIT(20)
  2816. #define BIT_RXPKTBUF_DBG_8197F BIT(16)
  2817. #define BIT_SHIFT_PKTBUF_DBG_ADDR_8197F 0
  2818. #define BIT_MASK_PKTBUF_DBG_ADDR_8197F 0x1fff
  2819. #define BIT_PKTBUF_DBG_ADDR_8197F(x) \
  2820. (((x) & BIT_MASK_PKTBUF_DBG_ADDR_8197F) \
  2821. << BIT_SHIFT_PKTBUF_DBG_ADDR_8197F)
  2822. #define BITS_PKTBUF_DBG_ADDR_8197F \
  2823. (BIT_MASK_PKTBUF_DBG_ADDR_8197F << BIT_SHIFT_PKTBUF_DBG_ADDR_8197F)
  2824. #define BIT_CLEAR_PKTBUF_DBG_ADDR_8197F(x) ((x) & (~BITS_PKTBUF_DBG_ADDR_8197F))
  2825. #define BIT_GET_PKTBUF_DBG_ADDR_8197F(x) \
  2826. (((x) >> BIT_SHIFT_PKTBUF_DBG_ADDR_8197F) & \
  2827. BIT_MASK_PKTBUF_DBG_ADDR_8197F)
  2828. #define BIT_SET_PKTBUF_DBG_ADDR_8197F(x, v) \
  2829. (BIT_CLEAR_PKTBUF_DBG_ADDR_8197F(x) | BIT_PKTBUF_DBG_ADDR_8197F(v))
  2830. /* 2 REG_PKTBUF_DBG_DATA_L_8197F */
  2831. #define BIT_SHIFT_PKTBUF_DBG_DATA_L_8197F 0
  2832. #define BIT_MASK_PKTBUF_DBG_DATA_L_8197F 0xffffffffL
  2833. #define BIT_PKTBUF_DBG_DATA_L_8197F(x) \
  2834. (((x) & BIT_MASK_PKTBUF_DBG_DATA_L_8197F) \
  2835. << BIT_SHIFT_PKTBUF_DBG_DATA_L_8197F)
  2836. #define BITS_PKTBUF_DBG_DATA_L_8197F \
  2837. (BIT_MASK_PKTBUF_DBG_DATA_L_8197F << BIT_SHIFT_PKTBUF_DBG_DATA_L_8197F)
  2838. #define BIT_CLEAR_PKTBUF_DBG_DATA_L_8197F(x) \
  2839. ((x) & (~BITS_PKTBUF_DBG_DATA_L_8197F))
  2840. #define BIT_GET_PKTBUF_DBG_DATA_L_8197F(x) \
  2841. (((x) >> BIT_SHIFT_PKTBUF_DBG_DATA_L_8197F) & \
  2842. BIT_MASK_PKTBUF_DBG_DATA_L_8197F)
  2843. #define BIT_SET_PKTBUF_DBG_DATA_L_8197F(x, v) \
  2844. (BIT_CLEAR_PKTBUF_DBG_DATA_L_8197F(x) | BIT_PKTBUF_DBG_DATA_L_8197F(v))
  2845. /* 2 REG_PKTBUF_DBG_DATA_H_8197F */
  2846. #define BIT_SHIFT_PKTBUF_DBG_DATA_H_8197F 0
  2847. #define BIT_MASK_PKTBUF_DBG_DATA_H_8197F 0xffffffffL
  2848. #define BIT_PKTBUF_DBG_DATA_H_8197F(x) \
  2849. (((x) & BIT_MASK_PKTBUF_DBG_DATA_H_8197F) \
  2850. << BIT_SHIFT_PKTBUF_DBG_DATA_H_8197F)
  2851. #define BITS_PKTBUF_DBG_DATA_H_8197F \
  2852. (BIT_MASK_PKTBUF_DBG_DATA_H_8197F << BIT_SHIFT_PKTBUF_DBG_DATA_H_8197F)
  2853. #define BIT_CLEAR_PKTBUF_DBG_DATA_H_8197F(x) \
  2854. ((x) & (~BITS_PKTBUF_DBG_DATA_H_8197F))
  2855. #define BIT_GET_PKTBUF_DBG_DATA_H_8197F(x) \
  2856. (((x) >> BIT_SHIFT_PKTBUF_DBG_DATA_H_8197F) & \
  2857. BIT_MASK_PKTBUF_DBG_DATA_H_8197F)
  2858. #define BIT_SET_PKTBUF_DBG_DATA_H_8197F(x, v) \
  2859. (BIT_CLEAR_PKTBUF_DBG_DATA_H_8197F(x) | BIT_PKTBUF_DBG_DATA_H_8197F(v))
  2860. /* 2 REG_CPWM2_8197F */
  2861. #define BIT_SHIFT_L0S_TO_RCVY_NUM_8197F 16
  2862. #define BIT_MASK_L0S_TO_RCVY_NUM_8197F 0xff
  2863. #define BIT_L0S_TO_RCVY_NUM_8197F(x) \
  2864. (((x) & BIT_MASK_L0S_TO_RCVY_NUM_8197F) \
  2865. << BIT_SHIFT_L0S_TO_RCVY_NUM_8197F)
  2866. #define BITS_L0S_TO_RCVY_NUM_8197F \
  2867. (BIT_MASK_L0S_TO_RCVY_NUM_8197F << BIT_SHIFT_L0S_TO_RCVY_NUM_8197F)
  2868. #define BIT_CLEAR_L0S_TO_RCVY_NUM_8197F(x) ((x) & (~BITS_L0S_TO_RCVY_NUM_8197F))
  2869. #define BIT_GET_L0S_TO_RCVY_NUM_8197F(x) \
  2870. (((x) >> BIT_SHIFT_L0S_TO_RCVY_NUM_8197F) & \
  2871. BIT_MASK_L0S_TO_RCVY_NUM_8197F)
  2872. #define BIT_SET_L0S_TO_RCVY_NUM_8197F(x, v) \
  2873. (BIT_CLEAR_L0S_TO_RCVY_NUM_8197F(x) | BIT_L0S_TO_RCVY_NUM_8197F(v))
  2874. #define BIT_CPWM2_TOGGLING_8197F BIT(15)
  2875. #define BIT_SHIFT_CPWM2_MOD_8197F 0
  2876. #define BIT_MASK_CPWM2_MOD_8197F 0x7fff
  2877. #define BIT_CPWM2_MOD_8197F(x) \
  2878. (((x) & BIT_MASK_CPWM2_MOD_8197F) << BIT_SHIFT_CPWM2_MOD_8197F)
  2879. #define BITS_CPWM2_MOD_8197F \
  2880. (BIT_MASK_CPWM2_MOD_8197F << BIT_SHIFT_CPWM2_MOD_8197F)
  2881. #define BIT_CLEAR_CPWM2_MOD_8197F(x) ((x) & (~BITS_CPWM2_MOD_8197F))
  2882. #define BIT_GET_CPWM2_MOD_8197F(x) \
  2883. (((x) >> BIT_SHIFT_CPWM2_MOD_8197F) & BIT_MASK_CPWM2_MOD_8197F)
  2884. #define BIT_SET_CPWM2_MOD_8197F(x, v) \
  2885. (BIT_CLEAR_CPWM2_MOD_8197F(x) | BIT_CPWM2_MOD_8197F(v))
  2886. /* 2 REG_NOT_VALID_8197F */
  2887. /* 2 REG_TC0_CTRL_8197F */
  2888. #define BIT_TC0INT_EN_8197F BIT(26)
  2889. #define BIT_TC0MODE_8197F BIT(25)
  2890. #define BIT_TC0EN_8197F BIT(24)
  2891. #define BIT_SHIFT_TC0DATA_8197F 0
  2892. #define BIT_MASK_TC0DATA_8197F 0xffffff
  2893. #define BIT_TC0DATA_8197F(x) \
  2894. (((x) & BIT_MASK_TC0DATA_8197F) << BIT_SHIFT_TC0DATA_8197F)
  2895. #define BITS_TC0DATA_8197F (BIT_MASK_TC0DATA_8197F << BIT_SHIFT_TC0DATA_8197F)
  2896. #define BIT_CLEAR_TC0DATA_8197F(x) ((x) & (~BITS_TC0DATA_8197F))
  2897. #define BIT_GET_TC0DATA_8197F(x) \
  2898. (((x) >> BIT_SHIFT_TC0DATA_8197F) & BIT_MASK_TC0DATA_8197F)
  2899. #define BIT_SET_TC0DATA_8197F(x, v) \
  2900. (BIT_CLEAR_TC0DATA_8197F(x) | BIT_TC0DATA_8197F(v))
  2901. /* 2 REG_TC1_CTRL_8197F */
  2902. #define BIT_TC1INT_EN_8197F BIT(26)
  2903. #define BIT_TC1MODE_8197F BIT(25)
  2904. #define BIT_TC1EN_8197F BIT(24)
  2905. #define BIT_SHIFT_TC1DATA_8197F 0
  2906. #define BIT_MASK_TC1DATA_8197F 0xffffff
  2907. #define BIT_TC1DATA_8197F(x) \
  2908. (((x) & BIT_MASK_TC1DATA_8197F) << BIT_SHIFT_TC1DATA_8197F)
  2909. #define BITS_TC1DATA_8197F (BIT_MASK_TC1DATA_8197F << BIT_SHIFT_TC1DATA_8197F)
  2910. #define BIT_CLEAR_TC1DATA_8197F(x) ((x) & (~BITS_TC1DATA_8197F))
  2911. #define BIT_GET_TC1DATA_8197F(x) \
  2912. (((x) >> BIT_SHIFT_TC1DATA_8197F) & BIT_MASK_TC1DATA_8197F)
  2913. #define BIT_SET_TC1DATA_8197F(x, v) \
  2914. (BIT_CLEAR_TC1DATA_8197F(x) | BIT_TC1DATA_8197F(v))
  2915. /* 2 REG_TC2_CTRL_8197F */
  2916. #define BIT_TC2INT_EN_8197F BIT(26)
  2917. #define BIT_TC2MODE_8197F BIT(25)
  2918. #define BIT_TC2EN_8197F BIT(24)
  2919. #define BIT_SHIFT_TC2DATA_8197F 0
  2920. #define BIT_MASK_TC2DATA_8197F 0xffffff
  2921. #define BIT_TC2DATA_8197F(x) \
  2922. (((x) & BIT_MASK_TC2DATA_8197F) << BIT_SHIFT_TC2DATA_8197F)
  2923. #define BITS_TC2DATA_8197F (BIT_MASK_TC2DATA_8197F << BIT_SHIFT_TC2DATA_8197F)
  2924. #define BIT_CLEAR_TC2DATA_8197F(x) ((x) & (~BITS_TC2DATA_8197F))
  2925. #define BIT_GET_TC2DATA_8197F(x) \
  2926. (((x) >> BIT_SHIFT_TC2DATA_8197F) & BIT_MASK_TC2DATA_8197F)
  2927. #define BIT_SET_TC2DATA_8197F(x, v) \
  2928. (BIT_CLEAR_TC2DATA_8197F(x) | BIT_TC2DATA_8197F(v))
  2929. /* 2 REG_TC3_CTRL_8197F */
  2930. #define BIT_TC3INT_EN_8197F BIT(26)
  2931. #define BIT_TC3MODE_8197F BIT(25)
  2932. #define BIT_TC3EN_8197F BIT(24)
  2933. #define BIT_SHIFT_TC3DATA_8197F 0
  2934. #define BIT_MASK_TC3DATA_8197F 0xffffff
  2935. #define BIT_TC3DATA_8197F(x) \
  2936. (((x) & BIT_MASK_TC3DATA_8197F) << BIT_SHIFT_TC3DATA_8197F)
  2937. #define BITS_TC3DATA_8197F (BIT_MASK_TC3DATA_8197F << BIT_SHIFT_TC3DATA_8197F)
  2938. #define BIT_CLEAR_TC3DATA_8197F(x) ((x) & (~BITS_TC3DATA_8197F))
  2939. #define BIT_GET_TC3DATA_8197F(x) \
  2940. (((x) >> BIT_SHIFT_TC3DATA_8197F) & BIT_MASK_TC3DATA_8197F)
  2941. #define BIT_SET_TC3DATA_8197F(x, v) \
  2942. (BIT_CLEAR_TC3DATA_8197F(x) | BIT_TC3DATA_8197F(v))
  2943. /* 2 REG_TC4_CTRL_8197F */
  2944. #define BIT_TC4INT_EN_8197F BIT(26)
  2945. #define BIT_TC4MODE_8197F BIT(25)
  2946. #define BIT_TC4EN_8197F BIT(24)
  2947. #define BIT_SHIFT_TC4DATA_8197F 0
  2948. #define BIT_MASK_TC4DATA_8197F 0xffffff
  2949. #define BIT_TC4DATA_8197F(x) \
  2950. (((x) & BIT_MASK_TC4DATA_8197F) << BIT_SHIFT_TC4DATA_8197F)
  2951. #define BITS_TC4DATA_8197F (BIT_MASK_TC4DATA_8197F << BIT_SHIFT_TC4DATA_8197F)
  2952. #define BIT_CLEAR_TC4DATA_8197F(x) ((x) & (~BITS_TC4DATA_8197F))
  2953. #define BIT_GET_TC4DATA_8197F(x) \
  2954. (((x) >> BIT_SHIFT_TC4DATA_8197F) & BIT_MASK_TC4DATA_8197F)
  2955. #define BIT_SET_TC4DATA_8197F(x, v) \
  2956. (BIT_CLEAR_TC4DATA_8197F(x) | BIT_TC4DATA_8197F(v))
  2957. /* 2 REG_TCUNIT_BASE_8197F */
  2958. #define BIT_SHIFT_TCUNIT_BASE_8197F 0
  2959. #define BIT_MASK_TCUNIT_BASE_8197F 0x3fff
  2960. #define BIT_TCUNIT_BASE_8197F(x) \
  2961. (((x) & BIT_MASK_TCUNIT_BASE_8197F) << BIT_SHIFT_TCUNIT_BASE_8197F)
  2962. #define BITS_TCUNIT_BASE_8197F \
  2963. (BIT_MASK_TCUNIT_BASE_8197F << BIT_SHIFT_TCUNIT_BASE_8197F)
  2964. #define BIT_CLEAR_TCUNIT_BASE_8197F(x) ((x) & (~BITS_TCUNIT_BASE_8197F))
  2965. #define BIT_GET_TCUNIT_BASE_8197F(x) \
  2966. (((x) >> BIT_SHIFT_TCUNIT_BASE_8197F) & BIT_MASK_TCUNIT_BASE_8197F)
  2967. #define BIT_SET_TCUNIT_BASE_8197F(x, v) \
  2968. (BIT_CLEAR_TCUNIT_BASE_8197F(x) | BIT_TCUNIT_BASE_8197F(v))
  2969. /* 2 REG_TC5_CTRL_8197F */
  2970. #define BIT_TC5INT_EN_8197F BIT(26)
  2971. #define BIT_TC5MODE_8197F BIT(25)
  2972. #define BIT_TC5EN_8197F BIT(24)
  2973. #define BIT_SHIFT_TC5DATA_8197F 0
  2974. #define BIT_MASK_TC5DATA_8197F 0xffffff
  2975. #define BIT_TC5DATA_8197F(x) \
  2976. (((x) & BIT_MASK_TC5DATA_8197F) << BIT_SHIFT_TC5DATA_8197F)
  2977. #define BITS_TC5DATA_8197F (BIT_MASK_TC5DATA_8197F << BIT_SHIFT_TC5DATA_8197F)
  2978. #define BIT_CLEAR_TC5DATA_8197F(x) ((x) & (~BITS_TC5DATA_8197F))
  2979. #define BIT_GET_TC5DATA_8197F(x) \
  2980. (((x) >> BIT_SHIFT_TC5DATA_8197F) & BIT_MASK_TC5DATA_8197F)
  2981. #define BIT_SET_TC5DATA_8197F(x, v) \
  2982. (BIT_CLEAR_TC5DATA_8197F(x) | BIT_TC5DATA_8197F(v))
  2983. /* 2 REG_TC6_CTRL_8197F */
  2984. #define BIT_TC6INT_EN_8197F BIT(26)
  2985. #define BIT_TC6MODE_8197F BIT(25)
  2986. #define BIT_TC6EN_8197F BIT(24)
  2987. #define BIT_SHIFT_TC6DATA_8197F 0
  2988. #define BIT_MASK_TC6DATA_8197F 0xffffff
  2989. #define BIT_TC6DATA_8197F(x) \
  2990. (((x) & BIT_MASK_TC6DATA_8197F) << BIT_SHIFT_TC6DATA_8197F)
  2991. #define BITS_TC6DATA_8197F (BIT_MASK_TC6DATA_8197F << BIT_SHIFT_TC6DATA_8197F)
  2992. #define BIT_CLEAR_TC6DATA_8197F(x) ((x) & (~BITS_TC6DATA_8197F))
  2993. #define BIT_GET_TC6DATA_8197F(x) \
  2994. (((x) >> BIT_SHIFT_TC6DATA_8197F) & BIT_MASK_TC6DATA_8197F)
  2995. #define BIT_SET_TC6DATA_8197F(x, v) \
  2996. (BIT_CLEAR_TC6DATA_8197F(x) | BIT_TC6DATA_8197F(v))
  2997. /* 2 REG_MBIST_FAIL_8197F */
  2998. #define BIT_SHIFT_8051_MBIST_FAIL_8197F 26
  2999. #define BIT_MASK_8051_MBIST_FAIL_8197F 0x7
  3000. #define BIT_8051_MBIST_FAIL_8197F(x) \
  3001. (((x) & BIT_MASK_8051_MBIST_FAIL_8197F) \
  3002. << BIT_SHIFT_8051_MBIST_FAIL_8197F)
  3003. #define BITS_8051_MBIST_FAIL_8197F \
  3004. (BIT_MASK_8051_MBIST_FAIL_8197F << BIT_SHIFT_8051_MBIST_FAIL_8197F)
  3005. #define BIT_CLEAR_8051_MBIST_FAIL_8197F(x) ((x) & (~BITS_8051_MBIST_FAIL_8197F))
  3006. #define BIT_GET_8051_MBIST_FAIL_8197F(x) \
  3007. (((x) >> BIT_SHIFT_8051_MBIST_FAIL_8197F) & \
  3008. BIT_MASK_8051_MBIST_FAIL_8197F)
  3009. #define BIT_SET_8051_MBIST_FAIL_8197F(x, v) \
  3010. (BIT_CLEAR_8051_MBIST_FAIL_8197F(x) | BIT_8051_MBIST_FAIL_8197F(v))
  3011. #define BIT_SHIFT_USB_MBIST_FAIL_8197F 24
  3012. #define BIT_MASK_USB_MBIST_FAIL_8197F 0x3
  3013. #define BIT_USB_MBIST_FAIL_8197F(x) \
  3014. (((x) & BIT_MASK_USB_MBIST_FAIL_8197F) \
  3015. << BIT_SHIFT_USB_MBIST_FAIL_8197F)
  3016. #define BITS_USB_MBIST_FAIL_8197F \
  3017. (BIT_MASK_USB_MBIST_FAIL_8197F << BIT_SHIFT_USB_MBIST_FAIL_8197F)
  3018. #define BIT_CLEAR_USB_MBIST_FAIL_8197F(x) ((x) & (~BITS_USB_MBIST_FAIL_8197F))
  3019. #define BIT_GET_USB_MBIST_FAIL_8197F(x) \
  3020. (((x) >> BIT_SHIFT_USB_MBIST_FAIL_8197F) & \
  3021. BIT_MASK_USB_MBIST_FAIL_8197F)
  3022. #define BIT_SET_USB_MBIST_FAIL_8197F(x, v) \
  3023. (BIT_CLEAR_USB_MBIST_FAIL_8197F(x) | BIT_USB_MBIST_FAIL_8197F(v))
  3024. #define BIT_SHIFT_PCIE_MBIST_FAIL_8197F 16
  3025. #define BIT_MASK_PCIE_MBIST_FAIL_8197F 0x3f
  3026. #define BIT_PCIE_MBIST_FAIL_8197F(x) \
  3027. (((x) & BIT_MASK_PCIE_MBIST_FAIL_8197F) \
  3028. << BIT_SHIFT_PCIE_MBIST_FAIL_8197F)
  3029. #define BITS_PCIE_MBIST_FAIL_8197F \
  3030. (BIT_MASK_PCIE_MBIST_FAIL_8197F << BIT_SHIFT_PCIE_MBIST_FAIL_8197F)
  3031. #define BIT_CLEAR_PCIE_MBIST_FAIL_8197F(x) ((x) & (~BITS_PCIE_MBIST_FAIL_8197F))
  3032. #define BIT_GET_PCIE_MBIST_FAIL_8197F(x) \
  3033. (((x) >> BIT_SHIFT_PCIE_MBIST_FAIL_8197F) & \
  3034. BIT_MASK_PCIE_MBIST_FAIL_8197F)
  3035. #define BIT_SET_PCIE_MBIST_FAIL_8197F(x, v) \
  3036. (BIT_CLEAR_PCIE_MBIST_FAIL_8197F(x) | BIT_PCIE_MBIST_FAIL_8197F(v))
  3037. #define BIT_SHIFT_MAC_MBIST_FAIL_DRF_8197F 0
  3038. #define BIT_MASK_MAC_MBIST_FAIL_DRF_8197F 0x3ffff
  3039. #define BIT_MAC_MBIST_FAIL_DRF_8197F(x) \
  3040. (((x) & BIT_MASK_MAC_MBIST_FAIL_DRF_8197F) \
  3041. << BIT_SHIFT_MAC_MBIST_FAIL_DRF_8197F)
  3042. #define BITS_MAC_MBIST_FAIL_DRF_8197F \
  3043. (BIT_MASK_MAC_MBIST_FAIL_DRF_8197F \
  3044. << BIT_SHIFT_MAC_MBIST_FAIL_DRF_8197F)
  3045. #define BIT_CLEAR_MAC_MBIST_FAIL_DRF_8197F(x) \
  3046. ((x) & (~BITS_MAC_MBIST_FAIL_DRF_8197F))
  3047. #define BIT_GET_MAC_MBIST_FAIL_DRF_8197F(x) \
  3048. (((x) >> BIT_SHIFT_MAC_MBIST_FAIL_DRF_8197F) & \
  3049. BIT_MASK_MAC_MBIST_FAIL_DRF_8197F)
  3050. #define BIT_SET_MAC_MBIST_FAIL_DRF_8197F(x, v) \
  3051. (BIT_CLEAR_MAC_MBIST_FAIL_DRF_8197F(x) | \
  3052. BIT_MAC_MBIST_FAIL_DRF_8197F(v))
  3053. /* 2 REG_MBIST_START_PAUSE_8197F */
  3054. #define BIT_SHIFT_8051_MBIST_START_PAUSE_8197F 26
  3055. #define BIT_MASK_8051_MBIST_START_PAUSE_8197F 0x7
  3056. #define BIT_8051_MBIST_START_PAUSE_8197F(x) \
  3057. (((x) & BIT_MASK_8051_MBIST_START_PAUSE_8197F) \
  3058. << BIT_SHIFT_8051_MBIST_START_PAUSE_8197F)
  3059. #define BITS_8051_MBIST_START_PAUSE_8197F \
  3060. (BIT_MASK_8051_MBIST_START_PAUSE_8197F \
  3061. << BIT_SHIFT_8051_MBIST_START_PAUSE_8197F)
  3062. #define BIT_CLEAR_8051_MBIST_START_PAUSE_8197F(x) \
  3063. ((x) & (~BITS_8051_MBIST_START_PAUSE_8197F))
  3064. #define BIT_GET_8051_MBIST_START_PAUSE_8197F(x) \
  3065. (((x) >> BIT_SHIFT_8051_MBIST_START_PAUSE_8197F) & \
  3066. BIT_MASK_8051_MBIST_START_PAUSE_8197F)
  3067. #define BIT_SET_8051_MBIST_START_PAUSE_8197F(x, v) \
  3068. (BIT_CLEAR_8051_MBIST_START_PAUSE_8197F(x) | \
  3069. BIT_8051_MBIST_START_PAUSE_8197F(v))
  3070. #define BIT_SHIFT_USB_MBIST_START_PAUSE_8197F 24
  3071. #define BIT_MASK_USB_MBIST_START_PAUSE_8197F 0x3
  3072. #define BIT_USB_MBIST_START_PAUSE_8197F(x) \
  3073. (((x) & BIT_MASK_USB_MBIST_START_PAUSE_8197F) \
  3074. << BIT_SHIFT_USB_MBIST_START_PAUSE_8197F)
  3075. #define BITS_USB_MBIST_START_PAUSE_8197F \
  3076. (BIT_MASK_USB_MBIST_START_PAUSE_8197F \
  3077. << BIT_SHIFT_USB_MBIST_START_PAUSE_8197F)
  3078. #define BIT_CLEAR_USB_MBIST_START_PAUSE_8197F(x) \
  3079. ((x) & (~BITS_USB_MBIST_START_PAUSE_8197F))
  3080. #define BIT_GET_USB_MBIST_START_PAUSE_8197F(x) \
  3081. (((x) >> BIT_SHIFT_USB_MBIST_START_PAUSE_8197F) & \
  3082. BIT_MASK_USB_MBIST_START_PAUSE_8197F)
  3083. #define BIT_SET_USB_MBIST_START_PAUSE_8197F(x, v) \
  3084. (BIT_CLEAR_USB_MBIST_START_PAUSE_8197F(x) | \
  3085. BIT_USB_MBIST_START_PAUSE_8197F(v))
  3086. #define BIT_SHIFT_PCIE_MBIST_START_PAUSE_8197F 16
  3087. #define BIT_MASK_PCIE_MBIST_START_PAUSE_8197F 0x3f
  3088. #define BIT_PCIE_MBIST_START_PAUSE_8197F(x) \
  3089. (((x) & BIT_MASK_PCIE_MBIST_START_PAUSE_8197F) \
  3090. << BIT_SHIFT_PCIE_MBIST_START_PAUSE_8197F)
  3091. #define BITS_PCIE_MBIST_START_PAUSE_8197F \
  3092. (BIT_MASK_PCIE_MBIST_START_PAUSE_8197F \
  3093. << BIT_SHIFT_PCIE_MBIST_START_PAUSE_8197F)
  3094. #define BIT_CLEAR_PCIE_MBIST_START_PAUSE_8197F(x) \
  3095. ((x) & (~BITS_PCIE_MBIST_START_PAUSE_8197F))
  3096. #define BIT_GET_PCIE_MBIST_START_PAUSE_8197F(x) \
  3097. (((x) >> BIT_SHIFT_PCIE_MBIST_START_PAUSE_8197F) & \
  3098. BIT_MASK_PCIE_MBIST_START_PAUSE_8197F)
  3099. #define BIT_SET_PCIE_MBIST_START_PAUSE_8197F(x, v) \
  3100. (BIT_CLEAR_PCIE_MBIST_START_PAUSE_8197F(x) | \
  3101. BIT_PCIE_MBIST_START_PAUSE_8197F(v))
  3102. #define BIT_SHIFT_MAC_MBIST_START_PAUSE_V1_8197F 0
  3103. #define BIT_MASK_MAC_MBIST_START_PAUSE_V1_8197F 0x3ffff
  3104. #define BIT_MAC_MBIST_START_PAUSE_V1_8197F(x) \
  3105. (((x) & BIT_MASK_MAC_MBIST_START_PAUSE_V1_8197F) \
  3106. << BIT_SHIFT_MAC_MBIST_START_PAUSE_V1_8197F)
  3107. #define BITS_MAC_MBIST_START_PAUSE_V1_8197F \
  3108. (BIT_MASK_MAC_MBIST_START_PAUSE_V1_8197F \
  3109. << BIT_SHIFT_MAC_MBIST_START_PAUSE_V1_8197F)
  3110. #define BIT_CLEAR_MAC_MBIST_START_PAUSE_V1_8197F(x) \
  3111. ((x) & (~BITS_MAC_MBIST_START_PAUSE_V1_8197F))
  3112. #define BIT_GET_MAC_MBIST_START_PAUSE_V1_8197F(x) \
  3113. (((x) >> BIT_SHIFT_MAC_MBIST_START_PAUSE_V1_8197F) & \
  3114. BIT_MASK_MAC_MBIST_START_PAUSE_V1_8197F)
  3115. #define BIT_SET_MAC_MBIST_START_PAUSE_V1_8197F(x, v) \
  3116. (BIT_CLEAR_MAC_MBIST_START_PAUSE_V1_8197F(x) | \
  3117. BIT_MAC_MBIST_START_PAUSE_V1_8197F(v))
  3118. /* 2 REG_MBIST_DONE_8197F */
  3119. #define BIT_SHIFT_8051_MBIST_DONE_8197F 26
  3120. #define BIT_MASK_8051_MBIST_DONE_8197F 0x7
  3121. #define BIT_8051_MBIST_DONE_8197F(x) \
  3122. (((x) & BIT_MASK_8051_MBIST_DONE_8197F) \
  3123. << BIT_SHIFT_8051_MBIST_DONE_8197F)
  3124. #define BITS_8051_MBIST_DONE_8197F \
  3125. (BIT_MASK_8051_MBIST_DONE_8197F << BIT_SHIFT_8051_MBIST_DONE_8197F)
  3126. #define BIT_CLEAR_8051_MBIST_DONE_8197F(x) ((x) & (~BITS_8051_MBIST_DONE_8197F))
  3127. #define BIT_GET_8051_MBIST_DONE_8197F(x) \
  3128. (((x) >> BIT_SHIFT_8051_MBIST_DONE_8197F) & \
  3129. BIT_MASK_8051_MBIST_DONE_8197F)
  3130. #define BIT_SET_8051_MBIST_DONE_8197F(x, v) \
  3131. (BIT_CLEAR_8051_MBIST_DONE_8197F(x) | BIT_8051_MBIST_DONE_8197F(v))
  3132. #define BIT_SHIFT_USB_MBIST_DONE_8197F 24
  3133. #define BIT_MASK_USB_MBIST_DONE_8197F 0x3
  3134. #define BIT_USB_MBIST_DONE_8197F(x) \
  3135. (((x) & BIT_MASK_USB_MBIST_DONE_8197F) \
  3136. << BIT_SHIFT_USB_MBIST_DONE_8197F)
  3137. #define BITS_USB_MBIST_DONE_8197F \
  3138. (BIT_MASK_USB_MBIST_DONE_8197F << BIT_SHIFT_USB_MBIST_DONE_8197F)
  3139. #define BIT_CLEAR_USB_MBIST_DONE_8197F(x) ((x) & (~BITS_USB_MBIST_DONE_8197F))
  3140. #define BIT_GET_USB_MBIST_DONE_8197F(x) \
  3141. (((x) >> BIT_SHIFT_USB_MBIST_DONE_8197F) & \
  3142. BIT_MASK_USB_MBIST_DONE_8197F)
  3143. #define BIT_SET_USB_MBIST_DONE_8197F(x, v) \
  3144. (BIT_CLEAR_USB_MBIST_DONE_8197F(x) | BIT_USB_MBIST_DONE_8197F(v))
  3145. #define BIT_SHIFT_PCIE_MBIST_DONE_8197F 16
  3146. #define BIT_MASK_PCIE_MBIST_DONE_8197F 0x3f
  3147. #define BIT_PCIE_MBIST_DONE_8197F(x) \
  3148. (((x) & BIT_MASK_PCIE_MBIST_DONE_8197F) \
  3149. << BIT_SHIFT_PCIE_MBIST_DONE_8197F)
  3150. #define BITS_PCIE_MBIST_DONE_8197F \
  3151. (BIT_MASK_PCIE_MBIST_DONE_8197F << BIT_SHIFT_PCIE_MBIST_DONE_8197F)
  3152. #define BIT_CLEAR_PCIE_MBIST_DONE_8197F(x) ((x) & (~BITS_PCIE_MBIST_DONE_8197F))
  3153. #define BIT_GET_PCIE_MBIST_DONE_8197F(x) \
  3154. (((x) >> BIT_SHIFT_PCIE_MBIST_DONE_8197F) & \
  3155. BIT_MASK_PCIE_MBIST_DONE_8197F)
  3156. #define BIT_SET_PCIE_MBIST_DONE_8197F(x, v) \
  3157. (BIT_CLEAR_PCIE_MBIST_DONE_8197F(x) | BIT_PCIE_MBIST_DONE_8197F(v))
  3158. #define BIT_SHIFT_MAC_MBIST_DONE_V1_8197F 0
  3159. #define BIT_MASK_MAC_MBIST_DONE_V1_8197F 0x3ffff
  3160. #define BIT_MAC_MBIST_DONE_V1_8197F(x) \
  3161. (((x) & BIT_MASK_MAC_MBIST_DONE_V1_8197F) \
  3162. << BIT_SHIFT_MAC_MBIST_DONE_V1_8197F)
  3163. #define BITS_MAC_MBIST_DONE_V1_8197F \
  3164. (BIT_MASK_MAC_MBIST_DONE_V1_8197F << BIT_SHIFT_MAC_MBIST_DONE_V1_8197F)
  3165. #define BIT_CLEAR_MAC_MBIST_DONE_V1_8197F(x) \
  3166. ((x) & (~BITS_MAC_MBIST_DONE_V1_8197F))
  3167. #define BIT_GET_MAC_MBIST_DONE_V1_8197F(x) \
  3168. (((x) >> BIT_SHIFT_MAC_MBIST_DONE_V1_8197F) & \
  3169. BIT_MASK_MAC_MBIST_DONE_V1_8197F)
  3170. #define BIT_SET_MAC_MBIST_DONE_V1_8197F(x, v) \
  3171. (BIT_CLEAR_MAC_MBIST_DONE_V1_8197F(x) | BIT_MAC_MBIST_DONE_V1_8197F(v))
  3172. /* 2 REG_MBIST_FAIL_NRML_8197F */
  3173. #define BIT_SHIFT_MBIST_FAIL_NRML_V1_8197F 0
  3174. #define BIT_MASK_MBIST_FAIL_NRML_V1_8197F 0x3ffff
  3175. #define BIT_MBIST_FAIL_NRML_V1_8197F(x) \
  3176. (((x) & BIT_MASK_MBIST_FAIL_NRML_V1_8197F) \
  3177. << BIT_SHIFT_MBIST_FAIL_NRML_V1_8197F)
  3178. #define BITS_MBIST_FAIL_NRML_V1_8197F \
  3179. (BIT_MASK_MBIST_FAIL_NRML_V1_8197F \
  3180. << BIT_SHIFT_MBIST_FAIL_NRML_V1_8197F)
  3181. #define BIT_CLEAR_MBIST_FAIL_NRML_V1_8197F(x) \
  3182. ((x) & (~BITS_MBIST_FAIL_NRML_V1_8197F))
  3183. #define BIT_GET_MBIST_FAIL_NRML_V1_8197F(x) \
  3184. (((x) >> BIT_SHIFT_MBIST_FAIL_NRML_V1_8197F) & \
  3185. BIT_MASK_MBIST_FAIL_NRML_V1_8197F)
  3186. #define BIT_SET_MBIST_FAIL_NRML_V1_8197F(x, v) \
  3187. (BIT_CLEAR_MBIST_FAIL_NRML_V1_8197F(x) | \
  3188. BIT_MBIST_FAIL_NRML_V1_8197F(v))
  3189. /* 2 REG_AES_DECRPT_DATA_8197F */
  3190. #define BIT_SHIFT_IPS_CFG_ADDR_8197F 0
  3191. #define BIT_MASK_IPS_CFG_ADDR_8197F 0xff
  3192. #define BIT_IPS_CFG_ADDR_8197F(x) \
  3193. (((x) & BIT_MASK_IPS_CFG_ADDR_8197F) << BIT_SHIFT_IPS_CFG_ADDR_8197F)
  3194. #define BITS_IPS_CFG_ADDR_8197F \
  3195. (BIT_MASK_IPS_CFG_ADDR_8197F << BIT_SHIFT_IPS_CFG_ADDR_8197F)
  3196. #define BIT_CLEAR_IPS_CFG_ADDR_8197F(x) ((x) & (~BITS_IPS_CFG_ADDR_8197F))
  3197. #define BIT_GET_IPS_CFG_ADDR_8197F(x) \
  3198. (((x) >> BIT_SHIFT_IPS_CFG_ADDR_8197F) & BIT_MASK_IPS_CFG_ADDR_8197F)
  3199. #define BIT_SET_IPS_CFG_ADDR_8197F(x, v) \
  3200. (BIT_CLEAR_IPS_CFG_ADDR_8197F(x) | BIT_IPS_CFG_ADDR_8197F(v))
  3201. /* 2 REG_AES_DECRPT_CFG_8197F */
  3202. #define BIT_SHIFT_IPS_CFG_DATA_8197F 0
  3203. #define BIT_MASK_IPS_CFG_DATA_8197F 0xffffffffL
  3204. #define BIT_IPS_CFG_DATA_8197F(x) \
  3205. (((x) & BIT_MASK_IPS_CFG_DATA_8197F) << BIT_SHIFT_IPS_CFG_DATA_8197F)
  3206. #define BITS_IPS_CFG_DATA_8197F \
  3207. (BIT_MASK_IPS_CFG_DATA_8197F << BIT_SHIFT_IPS_CFG_DATA_8197F)
  3208. #define BIT_CLEAR_IPS_CFG_DATA_8197F(x) ((x) & (~BITS_IPS_CFG_DATA_8197F))
  3209. #define BIT_GET_IPS_CFG_DATA_8197F(x) \
  3210. (((x) >> BIT_SHIFT_IPS_CFG_DATA_8197F) & BIT_MASK_IPS_CFG_DATA_8197F)
  3211. #define BIT_SET_IPS_CFG_DATA_8197F(x, v) \
  3212. (BIT_CLEAR_IPS_CFG_DATA_8197F(x) | BIT_IPS_CFG_DATA_8197F(v))
  3213. /* 2 REG_NOT_VALID_8197F */
  3214. /* 2 REG_MACCLKFRQ_8197F */
  3215. #define BIT_SHIFT_MACCLK_FREQ_LOW32_8197F 0
  3216. #define BIT_MASK_MACCLK_FREQ_LOW32_8197F 0xffffffffL
  3217. #define BIT_MACCLK_FREQ_LOW32_8197F(x) \
  3218. (((x) & BIT_MASK_MACCLK_FREQ_LOW32_8197F) \
  3219. << BIT_SHIFT_MACCLK_FREQ_LOW32_8197F)
  3220. #define BITS_MACCLK_FREQ_LOW32_8197F \
  3221. (BIT_MASK_MACCLK_FREQ_LOW32_8197F << BIT_SHIFT_MACCLK_FREQ_LOW32_8197F)
  3222. #define BIT_CLEAR_MACCLK_FREQ_LOW32_8197F(x) \
  3223. ((x) & (~BITS_MACCLK_FREQ_LOW32_8197F))
  3224. #define BIT_GET_MACCLK_FREQ_LOW32_8197F(x) \
  3225. (((x) >> BIT_SHIFT_MACCLK_FREQ_LOW32_8197F) & \
  3226. BIT_MASK_MACCLK_FREQ_LOW32_8197F)
  3227. #define BIT_SET_MACCLK_FREQ_LOW32_8197F(x, v) \
  3228. (BIT_CLEAR_MACCLK_FREQ_LOW32_8197F(x) | BIT_MACCLK_FREQ_LOW32_8197F(v))
  3229. /* 2 REG_TMETER_8197F */
  3230. #define BIT_SHIFT_MACCLK_FREQ_HIGH10_8197F 0
  3231. #define BIT_MASK_MACCLK_FREQ_HIGH10_8197F 0x3ff
  3232. #define BIT_MACCLK_FREQ_HIGH10_8197F(x) \
  3233. (((x) & BIT_MASK_MACCLK_FREQ_HIGH10_8197F) \
  3234. << BIT_SHIFT_MACCLK_FREQ_HIGH10_8197F)
  3235. #define BITS_MACCLK_FREQ_HIGH10_8197F \
  3236. (BIT_MASK_MACCLK_FREQ_HIGH10_8197F \
  3237. << BIT_SHIFT_MACCLK_FREQ_HIGH10_8197F)
  3238. #define BIT_CLEAR_MACCLK_FREQ_HIGH10_8197F(x) \
  3239. ((x) & (~BITS_MACCLK_FREQ_HIGH10_8197F))
  3240. #define BIT_GET_MACCLK_FREQ_HIGH10_8197F(x) \
  3241. (((x) >> BIT_SHIFT_MACCLK_FREQ_HIGH10_8197F) & \
  3242. BIT_MASK_MACCLK_FREQ_HIGH10_8197F)
  3243. #define BIT_SET_MACCLK_FREQ_HIGH10_8197F(x, v) \
  3244. (BIT_CLEAR_MACCLK_FREQ_HIGH10_8197F(x) | \
  3245. BIT_MACCLK_FREQ_HIGH10_8197F(v))
  3246. /* 2 REG_OSC_32K_CTRL_8197F */
  3247. #define BIT_32K_CLK_OUT_RDY_8197F BIT(12)
  3248. #define BIT_SHIFT_MONITOR_CYCLE_LOG2_8197F 8
  3249. #define BIT_MASK_MONITOR_CYCLE_LOG2_8197F 0xf
  3250. #define BIT_MONITOR_CYCLE_LOG2_8197F(x) \
  3251. (((x) & BIT_MASK_MONITOR_CYCLE_LOG2_8197F) \
  3252. << BIT_SHIFT_MONITOR_CYCLE_LOG2_8197F)
  3253. #define BITS_MONITOR_CYCLE_LOG2_8197F \
  3254. (BIT_MASK_MONITOR_CYCLE_LOG2_8197F \
  3255. << BIT_SHIFT_MONITOR_CYCLE_LOG2_8197F)
  3256. #define BIT_CLEAR_MONITOR_CYCLE_LOG2_8197F(x) \
  3257. ((x) & (~BITS_MONITOR_CYCLE_LOG2_8197F))
  3258. #define BIT_GET_MONITOR_CYCLE_LOG2_8197F(x) \
  3259. (((x) >> BIT_SHIFT_MONITOR_CYCLE_LOG2_8197F) & \
  3260. BIT_MASK_MONITOR_CYCLE_LOG2_8197F)
  3261. #define BIT_SET_MONITOR_CYCLE_LOG2_8197F(x, v) \
  3262. (BIT_CLEAR_MONITOR_CYCLE_LOG2_8197F(x) | \
  3263. BIT_MONITOR_CYCLE_LOG2_8197F(v))
  3264. /* 2 REG_32K_CAL_REG1_8197F */
  3265. #define BIT_SHIFT_FREQVALUE_UNREGCLK_8197F 8
  3266. #define BIT_MASK_FREQVALUE_UNREGCLK_8197F 0xffffff
  3267. #define BIT_FREQVALUE_UNREGCLK_8197F(x) \
  3268. (((x) & BIT_MASK_FREQVALUE_UNREGCLK_8197F) \
  3269. << BIT_SHIFT_FREQVALUE_UNREGCLK_8197F)
  3270. #define BITS_FREQVALUE_UNREGCLK_8197F \
  3271. (BIT_MASK_FREQVALUE_UNREGCLK_8197F \
  3272. << BIT_SHIFT_FREQVALUE_UNREGCLK_8197F)
  3273. #define BIT_CLEAR_FREQVALUE_UNREGCLK_8197F(x) \
  3274. ((x) & (~BITS_FREQVALUE_UNREGCLK_8197F))
  3275. #define BIT_GET_FREQVALUE_UNREGCLK_8197F(x) \
  3276. (((x) >> BIT_SHIFT_FREQVALUE_UNREGCLK_8197F) & \
  3277. BIT_MASK_FREQVALUE_UNREGCLK_8197F)
  3278. #define BIT_SET_FREQVALUE_UNREGCLK_8197F(x, v) \
  3279. (BIT_CLEAR_FREQVALUE_UNREGCLK_8197F(x) | \
  3280. BIT_FREQVALUE_UNREGCLK_8197F(v))
  3281. #define BIT_CAL32K_DBGMOD_8197F BIT(7)
  3282. #define BIT_SHIFT_NCO_THRS_8197F 0
  3283. #define BIT_MASK_NCO_THRS_8197F 0x7f
  3284. #define BIT_NCO_THRS_8197F(x) \
  3285. (((x) & BIT_MASK_NCO_THRS_8197F) << BIT_SHIFT_NCO_THRS_8197F)
  3286. #define BITS_NCO_THRS_8197F \
  3287. (BIT_MASK_NCO_THRS_8197F << BIT_SHIFT_NCO_THRS_8197F)
  3288. #define BIT_CLEAR_NCO_THRS_8197F(x) ((x) & (~BITS_NCO_THRS_8197F))
  3289. #define BIT_GET_NCO_THRS_8197F(x) \
  3290. (((x) >> BIT_SHIFT_NCO_THRS_8197F) & BIT_MASK_NCO_THRS_8197F)
  3291. #define BIT_SET_NCO_THRS_8197F(x, v) \
  3292. (BIT_CLEAR_NCO_THRS_8197F(x) | BIT_NCO_THRS_8197F(v))
  3293. /* 2 REG_NOT_VALID_8197F */
  3294. /* 2 REG_C2HEVT_8197F */
  3295. #define BIT_SHIFT_C2HEVT_MSG_8197F 0
  3296. #define BIT_MASK_C2HEVT_MSG_8197F 0xffffffffffffffffffffffffffffffffL
  3297. #define BIT_C2HEVT_MSG_8197F(x) \
  3298. (((x) & BIT_MASK_C2HEVT_MSG_8197F) << BIT_SHIFT_C2HEVT_MSG_8197F)
  3299. #define BITS_C2HEVT_MSG_8197F \
  3300. (BIT_MASK_C2HEVT_MSG_8197F << BIT_SHIFT_C2HEVT_MSG_8197F)
  3301. #define BIT_CLEAR_C2HEVT_MSG_8197F(x) ((x) & (~BITS_C2HEVT_MSG_8197F))
  3302. #define BIT_GET_C2HEVT_MSG_8197F(x) \
  3303. (((x) >> BIT_SHIFT_C2HEVT_MSG_8197F) & BIT_MASK_C2HEVT_MSG_8197F)
  3304. #define BIT_SET_C2HEVT_MSG_8197F(x, v) \
  3305. (BIT_CLEAR_C2HEVT_MSG_8197F(x) | BIT_C2HEVT_MSG_8197F(v))
  3306. /* 2 REG_SW_DEFINED_PAGE1_8197F */
  3307. #define BIT_SHIFT_SW_DEFINED_PAGE1_8197F 0
  3308. #define BIT_MASK_SW_DEFINED_PAGE1_8197F 0xffffffffffffffffL
  3309. #define BIT_SW_DEFINED_PAGE1_8197F(x) \
  3310. (((x) & BIT_MASK_SW_DEFINED_PAGE1_8197F) \
  3311. << BIT_SHIFT_SW_DEFINED_PAGE1_8197F)
  3312. #define BITS_SW_DEFINED_PAGE1_8197F \
  3313. (BIT_MASK_SW_DEFINED_PAGE1_8197F << BIT_SHIFT_SW_DEFINED_PAGE1_8197F)
  3314. #define BIT_CLEAR_SW_DEFINED_PAGE1_8197F(x) \
  3315. ((x) & (~BITS_SW_DEFINED_PAGE1_8197F))
  3316. #define BIT_GET_SW_DEFINED_PAGE1_8197F(x) \
  3317. (((x) >> BIT_SHIFT_SW_DEFINED_PAGE1_8197F) & \
  3318. BIT_MASK_SW_DEFINED_PAGE1_8197F)
  3319. #define BIT_SET_SW_DEFINED_PAGE1_8197F(x, v) \
  3320. (BIT_CLEAR_SW_DEFINED_PAGE1_8197F(x) | BIT_SW_DEFINED_PAGE1_8197F(v))
  3321. /* 2 REG_MCUTST_I_8197F */
  3322. #define BIT_SHIFT_MCUDMSG_I_8197F 0
  3323. #define BIT_MASK_MCUDMSG_I_8197F 0xffffffffL
  3324. #define BIT_MCUDMSG_I_8197F(x) \
  3325. (((x) & BIT_MASK_MCUDMSG_I_8197F) << BIT_SHIFT_MCUDMSG_I_8197F)
  3326. #define BITS_MCUDMSG_I_8197F \
  3327. (BIT_MASK_MCUDMSG_I_8197F << BIT_SHIFT_MCUDMSG_I_8197F)
  3328. #define BIT_CLEAR_MCUDMSG_I_8197F(x) ((x) & (~BITS_MCUDMSG_I_8197F))
  3329. #define BIT_GET_MCUDMSG_I_8197F(x) \
  3330. (((x) >> BIT_SHIFT_MCUDMSG_I_8197F) & BIT_MASK_MCUDMSG_I_8197F)
  3331. #define BIT_SET_MCUDMSG_I_8197F(x, v) \
  3332. (BIT_CLEAR_MCUDMSG_I_8197F(x) | BIT_MCUDMSG_I_8197F(v))
  3333. /* 2 REG_MCUTST_II_8197F */
  3334. #define BIT_SHIFT_MCUDMSG_II_8197F 0
  3335. #define BIT_MASK_MCUDMSG_II_8197F 0xffffffffL
  3336. #define BIT_MCUDMSG_II_8197F(x) \
  3337. (((x) & BIT_MASK_MCUDMSG_II_8197F) << BIT_SHIFT_MCUDMSG_II_8197F)
  3338. #define BITS_MCUDMSG_II_8197F \
  3339. (BIT_MASK_MCUDMSG_II_8197F << BIT_SHIFT_MCUDMSG_II_8197F)
  3340. #define BIT_CLEAR_MCUDMSG_II_8197F(x) ((x) & (~BITS_MCUDMSG_II_8197F))
  3341. #define BIT_GET_MCUDMSG_II_8197F(x) \
  3342. (((x) >> BIT_SHIFT_MCUDMSG_II_8197F) & BIT_MASK_MCUDMSG_II_8197F)
  3343. #define BIT_SET_MCUDMSG_II_8197F(x, v) \
  3344. (BIT_CLEAR_MCUDMSG_II_8197F(x) | BIT_MCUDMSG_II_8197F(v))
  3345. /* 2 REG_FMETHR_8197F */
  3346. #define BIT_FMSG_INT_8197F BIT(31)
  3347. #define BIT_SHIFT_FW_MSG_8197F 0
  3348. #define BIT_MASK_FW_MSG_8197F 0xffffffffL
  3349. #define BIT_FW_MSG_8197F(x) \
  3350. (((x) & BIT_MASK_FW_MSG_8197F) << BIT_SHIFT_FW_MSG_8197F)
  3351. #define BITS_FW_MSG_8197F (BIT_MASK_FW_MSG_8197F << BIT_SHIFT_FW_MSG_8197F)
  3352. #define BIT_CLEAR_FW_MSG_8197F(x) ((x) & (~BITS_FW_MSG_8197F))
  3353. #define BIT_GET_FW_MSG_8197F(x) \
  3354. (((x) >> BIT_SHIFT_FW_MSG_8197F) & BIT_MASK_FW_MSG_8197F)
  3355. #define BIT_SET_FW_MSG_8197F(x, v) \
  3356. (BIT_CLEAR_FW_MSG_8197F(x) | BIT_FW_MSG_8197F(v))
  3357. /* 2 REG_HMETFR_8197F */
  3358. #define BIT_SHIFT_HRCV_MSG_8197F 24
  3359. #define BIT_MASK_HRCV_MSG_8197F 0xff
  3360. #define BIT_HRCV_MSG_8197F(x) \
  3361. (((x) & BIT_MASK_HRCV_MSG_8197F) << BIT_SHIFT_HRCV_MSG_8197F)
  3362. #define BITS_HRCV_MSG_8197F \
  3363. (BIT_MASK_HRCV_MSG_8197F << BIT_SHIFT_HRCV_MSG_8197F)
  3364. #define BIT_CLEAR_HRCV_MSG_8197F(x) ((x) & (~BITS_HRCV_MSG_8197F))
  3365. #define BIT_GET_HRCV_MSG_8197F(x) \
  3366. (((x) >> BIT_SHIFT_HRCV_MSG_8197F) & BIT_MASK_HRCV_MSG_8197F)
  3367. #define BIT_SET_HRCV_MSG_8197F(x, v) \
  3368. (BIT_CLEAR_HRCV_MSG_8197F(x) | BIT_HRCV_MSG_8197F(v))
  3369. #define BIT_INT_BOX3_8197F BIT(3)
  3370. #define BIT_INT_BOX2_8197F BIT(2)
  3371. #define BIT_INT_BOX1_8197F BIT(1)
  3372. #define BIT_INT_BOX0_8197F BIT(0)
  3373. /* 2 REG_HMEBOX0_8197F */
  3374. #define BIT_SHIFT_HOST_MSG_0_8197F 0
  3375. #define BIT_MASK_HOST_MSG_0_8197F 0xffffffffL
  3376. #define BIT_HOST_MSG_0_8197F(x) \
  3377. (((x) & BIT_MASK_HOST_MSG_0_8197F) << BIT_SHIFT_HOST_MSG_0_8197F)
  3378. #define BITS_HOST_MSG_0_8197F \
  3379. (BIT_MASK_HOST_MSG_0_8197F << BIT_SHIFT_HOST_MSG_0_8197F)
  3380. #define BIT_CLEAR_HOST_MSG_0_8197F(x) ((x) & (~BITS_HOST_MSG_0_8197F))
  3381. #define BIT_GET_HOST_MSG_0_8197F(x) \
  3382. (((x) >> BIT_SHIFT_HOST_MSG_0_8197F) & BIT_MASK_HOST_MSG_0_8197F)
  3383. #define BIT_SET_HOST_MSG_0_8197F(x, v) \
  3384. (BIT_CLEAR_HOST_MSG_0_8197F(x) | BIT_HOST_MSG_0_8197F(v))
  3385. /* 2 REG_HMEBOX1_8197F */
  3386. #define BIT_SHIFT_HOST_MSG_1_8197F 0
  3387. #define BIT_MASK_HOST_MSG_1_8197F 0xffffffffL
  3388. #define BIT_HOST_MSG_1_8197F(x) \
  3389. (((x) & BIT_MASK_HOST_MSG_1_8197F) << BIT_SHIFT_HOST_MSG_1_8197F)
  3390. #define BITS_HOST_MSG_1_8197F \
  3391. (BIT_MASK_HOST_MSG_1_8197F << BIT_SHIFT_HOST_MSG_1_8197F)
  3392. #define BIT_CLEAR_HOST_MSG_1_8197F(x) ((x) & (~BITS_HOST_MSG_1_8197F))
  3393. #define BIT_GET_HOST_MSG_1_8197F(x) \
  3394. (((x) >> BIT_SHIFT_HOST_MSG_1_8197F) & BIT_MASK_HOST_MSG_1_8197F)
  3395. #define BIT_SET_HOST_MSG_1_8197F(x, v) \
  3396. (BIT_CLEAR_HOST_MSG_1_8197F(x) | BIT_HOST_MSG_1_8197F(v))
  3397. /* 2 REG_HMEBOX2_8197F */
  3398. #define BIT_SHIFT_HOST_MSG_2_8197F 0
  3399. #define BIT_MASK_HOST_MSG_2_8197F 0xffffffffL
  3400. #define BIT_HOST_MSG_2_8197F(x) \
  3401. (((x) & BIT_MASK_HOST_MSG_2_8197F) << BIT_SHIFT_HOST_MSG_2_8197F)
  3402. #define BITS_HOST_MSG_2_8197F \
  3403. (BIT_MASK_HOST_MSG_2_8197F << BIT_SHIFT_HOST_MSG_2_8197F)
  3404. #define BIT_CLEAR_HOST_MSG_2_8197F(x) ((x) & (~BITS_HOST_MSG_2_8197F))
  3405. #define BIT_GET_HOST_MSG_2_8197F(x) \
  3406. (((x) >> BIT_SHIFT_HOST_MSG_2_8197F) & BIT_MASK_HOST_MSG_2_8197F)
  3407. #define BIT_SET_HOST_MSG_2_8197F(x, v) \
  3408. (BIT_CLEAR_HOST_MSG_2_8197F(x) | BIT_HOST_MSG_2_8197F(v))
  3409. /* 2 REG_HMEBOX3_8197F */
  3410. #define BIT_SHIFT_HOST_MSG_3_8197F 0
  3411. #define BIT_MASK_HOST_MSG_3_8197F 0xffffffffL
  3412. #define BIT_HOST_MSG_3_8197F(x) \
  3413. (((x) & BIT_MASK_HOST_MSG_3_8197F) << BIT_SHIFT_HOST_MSG_3_8197F)
  3414. #define BITS_HOST_MSG_3_8197F \
  3415. (BIT_MASK_HOST_MSG_3_8197F << BIT_SHIFT_HOST_MSG_3_8197F)
  3416. #define BIT_CLEAR_HOST_MSG_3_8197F(x) ((x) & (~BITS_HOST_MSG_3_8197F))
  3417. #define BIT_GET_HOST_MSG_3_8197F(x) \
  3418. (((x) >> BIT_SHIFT_HOST_MSG_3_8197F) & BIT_MASK_HOST_MSG_3_8197F)
  3419. #define BIT_SET_HOST_MSG_3_8197F(x, v) \
  3420. (BIT_CLEAR_HOST_MSG_3_8197F(x) | BIT_HOST_MSG_3_8197F(v))
  3421. /* 2 REG_LLT_INIT_8197F */
  3422. #define BIT_SHIFT_LLTE_RWM_8197F 30
  3423. #define BIT_MASK_LLTE_RWM_8197F 0x3
  3424. #define BIT_LLTE_RWM_8197F(x) \
  3425. (((x) & BIT_MASK_LLTE_RWM_8197F) << BIT_SHIFT_LLTE_RWM_8197F)
  3426. #define BITS_LLTE_RWM_8197F \
  3427. (BIT_MASK_LLTE_RWM_8197F << BIT_SHIFT_LLTE_RWM_8197F)
  3428. #define BIT_CLEAR_LLTE_RWM_8197F(x) ((x) & (~BITS_LLTE_RWM_8197F))
  3429. #define BIT_GET_LLTE_RWM_8197F(x) \
  3430. (((x) >> BIT_SHIFT_LLTE_RWM_8197F) & BIT_MASK_LLTE_RWM_8197F)
  3431. #define BIT_SET_LLTE_RWM_8197F(x, v) \
  3432. (BIT_CLEAR_LLTE_RWM_8197F(x) | BIT_LLTE_RWM_8197F(v))
  3433. #define BIT_SHIFT_LLTINI_PDATA_V1_8197F 16
  3434. #define BIT_MASK_LLTINI_PDATA_V1_8197F 0xfff
  3435. #define BIT_LLTINI_PDATA_V1_8197F(x) \
  3436. (((x) & BIT_MASK_LLTINI_PDATA_V1_8197F) \
  3437. << BIT_SHIFT_LLTINI_PDATA_V1_8197F)
  3438. #define BITS_LLTINI_PDATA_V1_8197F \
  3439. (BIT_MASK_LLTINI_PDATA_V1_8197F << BIT_SHIFT_LLTINI_PDATA_V1_8197F)
  3440. #define BIT_CLEAR_LLTINI_PDATA_V1_8197F(x) ((x) & (~BITS_LLTINI_PDATA_V1_8197F))
  3441. #define BIT_GET_LLTINI_PDATA_V1_8197F(x) \
  3442. (((x) >> BIT_SHIFT_LLTINI_PDATA_V1_8197F) & \
  3443. BIT_MASK_LLTINI_PDATA_V1_8197F)
  3444. #define BIT_SET_LLTINI_PDATA_V1_8197F(x, v) \
  3445. (BIT_CLEAR_LLTINI_PDATA_V1_8197F(x) | BIT_LLTINI_PDATA_V1_8197F(v))
  3446. #define BIT_SHIFT_LLTINI_HDATA_V1_8197F 0
  3447. #define BIT_MASK_LLTINI_HDATA_V1_8197F 0xfff
  3448. #define BIT_LLTINI_HDATA_V1_8197F(x) \
  3449. (((x) & BIT_MASK_LLTINI_HDATA_V1_8197F) \
  3450. << BIT_SHIFT_LLTINI_HDATA_V1_8197F)
  3451. #define BITS_LLTINI_HDATA_V1_8197F \
  3452. (BIT_MASK_LLTINI_HDATA_V1_8197F << BIT_SHIFT_LLTINI_HDATA_V1_8197F)
  3453. #define BIT_CLEAR_LLTINI_HDATA_V1_8197F(x) ((x) & (~BITS_LLTINI_HDATA_V1_8197F))
  3454. #define BIT_GET_LLTINI_HDATA_V1_8197F(x) \
  3455. (((x) >> BIT_SHIFT_LLTINI_HDATA_V1_8197F) & \
  3456. BIT_MASK_LLTINI_HDATA_V1_8197F)
  3457. #define BIT_SET_LLTINI_HDATA_V1_8197F(x, v) \
  3458. (BIT_CLEAR_LLTINI_HDATA_V1_8197F(x) | BIT_LLTINI_HDATA_V1_8197F(v))
  3459. /* 2 REG_LLT_INIT_ADDR_8197F */
  3460. #define BIT_SHIFT_LLTINI_ADDR_V1_8197F 0
  3461. #define BIT_MASK_LLTINI_ADDR_V1_8197F 0xfff
  3462. #define BIT_LLTINI_ADDR_V1_8197F(x) \
  3463. (((x) & BIT_MASK_LLTINI_ADDR_V1_8197F) \
  3464. << BIT_SHIFT_LLTINI_ADDR_V1_8197F)
  3465. #define BITS_LLTINI_ADDR_V1_8197F \
  3466. (BIT_MASK_LLTINI_ADDR_V1_8197F << BIT_SHIFT_LLTINI_ADDR_V1_8197F)
  3467. #define BIT_CLEAR_LLTINI_ADDR_V1_8197F(x) ((x) & (~BITS_LLTINI_ADDR_V1_8197F))
  3468. #define BIT_GET_LLTINI_ADDR_V1_8197F(x) \
  3469. (((x) >> BIT_SHIFT_LLTINI_ADDR_V1_8197F) & \
  3470. BIT_MASK_LLTINI_ADDR_V1_8197F)
  3471. #define BIT_SET_LLTINI_ADDR_V1_8197F(x, v) \
  3472. (BIT_CLEAR_LLTINI_ADDR_V1_8197F(x) | BIT_LLTINI_ADDR_V1_8197F(v))
  3473. /* 2 REG_BB_ACCESS_CTRL_8197F */
  3474. #define BIT_SHIFT_BB_WRITE_READ_8197F 30
  3475. #define BIT_MASK_BB_WRITE_READ_8197F 0x3
  3476. #define BIT_BB_WRITE_READ_8197F(x) \
  3477. (((x) & BIT_MASK_BB_WRITE_READ_8197F) << BIT_SHIFT_BB_WRITE_READ_8197F)
  3478. #define BITS_BB_WRITE_READ_8197F \
  3479. (BIT_MASK_BB_WRITE_READ_8197F << BIT_SHIFT_BB_WRITE_READ_8197F)
  3480. #define BIT_CLEAR_BB_WRITE_READ_8197F(x) ((x) & (~BITS_BB_WRITE_READ_8197F))
  3481. #define BIT_GET_BB_WRITE_READ_8197F(x) \
  3482. (((x) >> BIT_SHIFT_BB_WRITE_READ_8197F) & BIT_MASK_BB_WRITE_READ_8197F)
  3483. #define BIT_SET_BB_WRITE_READ_8197F(x, v) \
  3484. (BIT_CLEAR_BB_WRITE_READ_8197F(x) | BIT_BB_WRITE_READ_8197F(v))
  3485. #define BIT_SHIFT_BB_WRITE_EN_V1_8197F 16
  3486. #define BIT_MASK_BB_WRITE_EN_V1_8197F 0xf
  3487. #define BIT_BB_WRITE_EN_V1_8197F(x) \
  3488. (((x) & BIT_MASK_BB_WRITE_EN_V1_8197F) \
  3489. << BIT_SHIFT_BB_WRITE_EN_V1_8197F)
  3490. #define BITS_BB_WRITE_EN_V1_8197F \
  3491. (BIT_MASK_BB_WRITE_EN_V1_8197F << BIT_SHIFT_BB_WRITE_EN_V1_8197F)
  3492. #define BIT_CLEAR_BB_WRITE_EN_V1_8197F(x) ((x) & (~BITS_BB_WRITE_EN_V1_8197F))
  3493. #define BIT_GET_BB_WRITE_EN_V1_8197F(x) \
  3494. (((x) >> BIT_SHIFT_BB_WRITE_EN_V1_8197F) & \
  3495. BIT_MASK_BB_WRITE_EN_V1_8197F)
  3496. #define BIT_SET_BB_WRITE_EN_V1_8197F(x, v) \
  3497. (BIT_CLEAR_BB_WRITE_EN_V1_8197F(x) | BIT_BB_WRITE_EN_V1_8197F(v))
  3498. #define BIT_SHIFT_BB_ADDR_V1_8197F 2
  3499. #define BIT_MASK_BB_ADDR_V1_8197F 0xfff
  3500. #define BIT_BB_ADDR_V1_8197F(x) \
  3501. (((x) & BIT_MASK_BB_ADDR_V1_8197F) << BIT_SHIFT_BB_ADDR_V1_8197F)
  3502. #define BITS_BB_ADDR_V1_8197F \
  3503. (BIT_MASK_BB_ADDR_V1_8197F << BIT_SHIFT_BB_ADDR_V1_8197F)
  3504. #define BIT_CLEAR_BB_ADDR_V1_8197F(x) ((x) & (~BITS_BB_ADDR_V1_8197F))
  3505. #define BIT_GET_BB_ADDR_V1_8197F(x) \
  3506. (((x) >> BIT_SHIFT_BB_ADDR_V1_8197F) & BIT_MASK_BB_ADDR_V1_8197F)
  3507. #define BIT_SET_BB_ADDR_V1_8197F(x, v) \
  3508. (BIT_CLEAR_BB_ADDR_V1_8197F(x) | BIT_BB_ADDR_V1_8197F(v))
  3509. #define BIT_BB_ERRACC_8197F BIT(0)
  3510. /* 2 REG_BB_ACCESS_DATA_8197F */
  3511. #define BIT_SHIFT_BB_DATA_8197F 0
  3512. #define BIT_MASK_BB_DATA_8197F 0xffffffffL
  3513. #define BIT_BB_DATA_8197F(x) \
  3514. (((x) & BIT_MASK_BB_DATA_8197F) << BIT_SHIFT_BB_DATA_8197F)
  3515. #define BITS_BB_DATA_8197F (BIT_MASK_BB_DATA_8197F << BIT_SHIFT_BB_DATA_8197F)
  3516. #define BIT_CLEAR_BB_DATA_8197F(x) ((x) & (~BITS_BB_DATA_8197F))
  3517. #define BIT_GET_BB_DATA_8197F(x) \
  3518. (((x) >> BIT_SHIFT_BB_DATA_8197F) & BIT_MASK_BB_DATA_8197F)
  3519. #define BIT_SET_BB_DATA_8197F(x, v) \
  3520. (BIT_CLEAR_BB_DATA_8197F(x) | BIT_BB_DATA_8197F(v))
  3521. /* 2 REG_HMEBOX_E0_8197F */
  3522. #define BIT_SHIFT_HMEBOX_E0_8197F 0
  3523. #define BIT_MASK_HMEBOX_E0_8197F 0xffffffffL
  3524. #define BIT_HMEBOX_E0_8197F(x) \
  3525. (((x) & BIT_MASK_HMEBOX_E0_8197F) << BIT_SHIFT_HMEBOX_E0_8197F)
  3526. #define BITS_HMEBOX_E0_8197F \
  3527. (BIT_MASK_HMEBOX_E0_8197F << BIT_SHIFT_HMEBOX_E0_8197F)
  3528. #define BIT_CLEAR_HMEBOX_E0_8197F(x) ((x) & (~BITS_HMEBOX_E0_8197F))
  3529. #define BIT_GET_HMEBOX_E0_8197F(x) \
  3530. (((x) >> BIT_SHIFT_HMEBOX_E0_8197F) & BIT_MASK_HMEBOX_E0_8197F)
  3531. #define BIT_SET_HMEBOX_E0_8197F(x, v) \
  3532. (BIT_CLEAR_HMEBOX_E0_8197F(x) | BIT_HMEBOX_E0_8197F(v))
  3533. /* 2 REG_HMEBOX_E1_8197F */
  3534. #define BIT_SHIFT_HMEBOX_E1_8197F 0
  3535. #define BIT_MASK_HMEBOX_E1_8197F 0xffffffffL
  3536. #define BIT_HMEBOX_E1_8197F(x) \
  3537. (((x) & BIT_MASK_HMEBOX_E1_8197F) << BIT_SHIFT_HMEBOX_E1_8197F)
  3538. #define BITS_HMEBOX_E1_8197F \
  3539. (BIT_MASK_HMEBOX_E1_8197F << BIT_SHIFT_HMEBOX_E1_8197F)
  3540. #define BIT_CLEAR_HMEBOX_E1_8197F(x) ((x) & (~BITS_HMEBOX_E1_8197F))
  3541. #define BIT_GET_HMEBOX_E1_8197F(x) \
  3542. (((x) >> BIT_SHIFT_HMEBOX_E1_8197F) & BIT_MASK_HMEBOX_E1_8197F)
  3543. #define BIT_SET_HMEBOX_E1_8197F(x, v) \
  3544. (BIT_CLEAR_HMEBOX_E1_8197F(x) | BIT_HMEBOX_E1_8197F(v))
  3545. /* 2 REG_HMEBOX_E2_8197F */
  3546. #define BIT_SHIFT_HMEBOX_E2_8197F 0
  3547. #define BIT_MASK_HMEBOX_E2_8197F 0xffffffffL
  3548. #define BIT_HMEBOX_E2_8197F(x) \
  3549. (((x) & BIT_MASK_HMEBOX_E2_8197F) << BIT_SHIFT_HMEBOX_E2_8197F)
  3550. #define BITS_HMEBOX_E2_8197F \
  3551. (BIT_MASK_HMEBOX_E2_8197F << BIT_SHIFT_HMEBOX_E2_8197F)
  3552. #define BIT_CLEAR_HMEBOX_E2_8197F(x) ((x) & (~BITS_HMEBOX_E2_8197F))
  3553. #define BIT_GET_HMEBOX_E2_8197F(x) \
  3554. (((x) >> BIT_SHIFT_HMEBOX_E2_8197F) & BIT_MASK_HMEBOX_E2_8197F)
  3555. #define BIT_SET_HMEBOX_E2_8197F(x, v) \
  3556. (BIT_CLEAR_HMEBOX_E2_8197F(x) | BIT_HMEBOX_E2_8197F(v))
  3557. /* 2 REG_HMEBOX_E3_8197F */
  3558. #define BIT_SHIFT_HMEBOX_E3_8197F 0
  3559. #define BIT_MASK_HMEBOX_E3_8197F 0xffffffffL
  3560. #define BIT_HMEBOX_E3_8197F(x) \
  3561. (((x) & BIT_MASK_HMEBOX_E3_8197F) << BIT_SHIFT_HMEBOX_E3_8197F)
  3562. #define BITS_HMEBOX_E3_8197F \
  3563. (BIT_MASK_HMEBOX_E3_8197F << BIT_SHIFT_HMEBOX_E3_8197F)
  3564. #define BIT_CLEAR_HMEBOX_E3_8197F(x) ((x) & (~BITS_HMEBOX_E3_8197F))
  3565. #define BIT_GET_HMEBOX_E3_8197F(x) \
  3566. (((x) >> BIT_SHIFT_HMEBOX_E3_8197F) & BIT_MASK_HMEBOX_E3_8197F)
  3567. #define BIT_SET_HMEBOX_E3_8197F(x, v) \
  3568. (BIT_CLEAR_HMEBOX_E3_8197F(x) | BIT_HMEBOX_E3_8197F(v))
  3569. /* 2 REG_NOT_VALID_8197F */
  3570. /* 2 REG_CR_EXT_8197F */
  3571. #define BIT_SHIFT_PHY_REQ_DELAY_8197F 24
  3572. #define BIT_MASK_PHY_REQ_DELAY_8197F 0xf
  3573. #define BIT_PHY_REQ_DELAY_8197F(x) \
  3574. (((x) & BIT_MASK_PHY_REQ_DELAY_8197F) << BIT_SHIFT_PHY_REQ_DELAY_8197F)
  3575. #define BITS_PHY_REQ_DELAY_8197F \
  3576. (BIT_MASK_PHY_REQ_DELAY_8197F << BIT_SHIFT_PHY_REQ_DELAY_8197F)
  3577. #define BIT_CLEAR_PHY_REQ_DELAY_8197F(x) ((x) & (~BITS_PHY_REQ_DELAY_8197F))
  3578. #define BIT_GET_PHY_REQ_DELAY_8197F(x) \
  3579. (((x) >> BIT_SHIFT_PHY_REQ_DELAY_8197F) & BIT_MASK_PHY_REQ_DELAY_8197F)
  3580. #define BIT_SET_PHY_REQ_DELAY_8197F(x, v) \
  3581. (BIT_CLEAR_PHY_REQ_DELAY_8197F(x) | BIT_PHY_REQ_DELAY_8197F(v))
  3582. #define BIT_SPD_DOWN_8197F BIT(16)
  3583. #define BIT_SHIFT_NETYPE4_8197F 4
  3584. #define BIT_MASK_NETYPE4_8197F 0x3
  3585. #define BIT_NETYPE4_8197F(x) \
  3586. (((x) & BIT_MASK_NETYPE4_8197F) << BIT_SHIFT_NETYPE4_8197F)
  3587. #define BITS_NETYPE4_8197F (BIT_MASK_NETYPE4_8197F << BIT_SHIFT_NETYPE4_8197F)
  3588. #define BIT_CLEAR_NETYPE4_8197F(x) ((x) & (~BITS_NETYPE4_8197F))
  3589. #define BIT_GET_NETYPE4_8197F(x) \
  3590. (((x) >> BIT_SHIFT_NETYPE4_8197F) & BIT_MASK_NETYPE4_8197F)
  3591. #define BIT_SET_NETYPE4_8197F(x, v) \
  3592. (BIT_CLEAR_NETYPE4_8197F(x) | BIT_NETYPE4_8197F(v))
  3593. #define BIT_SHIFT_NETYPE3_8197F 2
  3594. #define BIT_MASK_NETYPE3_8197F 0x3
  3595. #define BIT_NETYPE3_8197F(x) \
  3596. (((x) & BIT_MASK_NETYPE3_8197F) << BIT_SHIFT_NETYPE3_8197F)
  3597. #define BITS_NETYPE3_8197F (BIT_MASK_NETYPE3_8197F << BIT_SHIFT_NETYPE3_8197F)
  3598. #define BIT_CLEAR_NETYPE3_8197F(x) ((x) & (~BITS_NETYPE3_8197F))
  3599. #define BIT_GET_NETYPE3_8197F(x) \
  3600. (((x) >> BIT_SHIFT_NETYPE3_8197F) & BIT_MASK_NETYPE3_8197F)
  3601. #define BIT_SET_NETYPE3_8197F(x, v) \
  3602. (BIT_CLEAR_NETYPE3_8197F(x) | BIT_NETYPE3_8197F(v))
  3603. #define BIT_SHIFT_NETYPE2_8197F 0
  3604. #define BIT_MASK_NETYPE2_8197F 0x3
  3605. #define BIT_NETYPE2_8197F(x) \
  3606. (((x) & BIT_MASK_NETYPE2_8197F) << BIT_SHIFT_NETYPE2_8197F)
  3607. #define BITS_NETYPE2_8197F (BIT_MASK_NETYPE2_8197F << BIT_SHIFT_NETYPE2_8197F)
  3608. #define BIT_CLEAR_NETYPE2_8197F(x) ((x) & (~BITS_NETYPE2_8197F))
  3609. #define BIT_GET_NETYPE2_8197F(x) \
  3610. (((x) >> BIT_SHIFT_NETYPE2_8197F) & BIT_MASK_NETYPE2_8197F)
  3611. #define BIT_SET_NETYPE2_8197F(x, v) \
  3612. (BIT_CLEAR_NETYPE2_8197F(x) | BIT_NETYPE2_8197F(v))
  3613. /* 2 REG_FWFF_8197F */
  3614. #define BIT_SHIFT_PKTNUM_TH_8197F 24
  3615. #define BIT_MASK_PKTNUM_TH_8197F 0xff
  3616. #define BIT_PKTNUM_TH_8197F(x) \
  3617. (((x) & BIT_MASK_PKTNUM_TH_8197F) << BIT_SHIFT_PKTNUM_TH_8197F)
  3618. #define BITS_PKTNUM_TH_8197F \
  3619. (BIT_MASK_PKTNUM_TH_8197F << BIT_SHIFT_PKTNUM_TH_8197F)
  3620. #define BIT_CLEAR_PKTNUM_TH_8197F(x) ((x) & (~BITS_PKTNUM_TH_8197F))
  3621. #define BIT_GET_PKTNUM_TH_8197F(x) \
  3622. (((x) >> BIT_SHIFT_PKTNUM_TH_8197F) & BIT_MASK_PKTNUM_TH_8197F)
  3623. #define BIT_SET_PKTNUM_TH_8197F(x, v) \
  3624. (BIT_CLEAR_PKTNUM_TH_8197F(x) | BIT_PKTNUM_TH_8197F(v))
  3625. #define BIT_SHIFT_TIMER_TH_8197F 16
  3626. #define BIT_MASK_TIMER_TH_8197F 0xff
  3627. #define BIT_TIMER_TH_8197F(x) \
  3628. (((x) & BIT_MASK_TIMER_TH_8197F) << BIT_SHIFT_TIMER_TH_8197F)
  3629. #define BITS_TIMER_TH_8197F \
  3630. (BIT_MASK_TIMER_TH_8197F << BIT_SHIFT_TIMER_TH_8197F)
  3631. #define BIT_CLEAR_TIMER_TH_8197F(x) ((x) & (~BITS_TIMER_TH_8197F))
  3632. #define BIT_GET_TIMER_TH_8197F(x) \
  3633. (((x) >> BIT_SHIFT_TIMER_TH_8197F) & BIT_MASK_TIMER_TH_8197F)
  3634. #define BIT_SET_TIMER_TH_8197F(x, v) \
  3635. (BIT_CLEAR_TIMER_TH_8197F(x) | BIT_TIMER_TH_8197F(v))
  3636. #define BIT_SHIFT_RXPKT1ENADDR_8197F 0
  3637. #define BIT_MASK_RXPKT1ENADDR_8197F 0xffff
  3638. #define BIT_RXPKT1ENADDR_8197F(x) \
  3639. (((x) & BIT_MASK_RXPKT1ENADDR_8197F) << BIT_SHIFT_RXPKT1ENADDR_8197F)
  3640. #define BITS_RXPKT1ENADDR_8197F \
  3641. (BIT_MASK_RXPKT1ENADDR_8197F << BIT_SHIFT_RXPKT1ENADDR_8197F)
  3642. #define BIT_CLEAR_RXPKT1ENADDR_8197F(x) ((x) & (~BITS_RXPKT1ENADDR_8197F))
  3643. #define BIT_GET_RXPKT1ENADDR_8197F(x) \
  3644. (((x) >> BIT_SHIFT_RXPKT1ENADDR_8197F) & BIT_MASK_RXPKT1ENADDR_8197F)
  3645. #define BIT_SET_RXPKT1ENADDR_8197F(x, v) \
  3646. (BIT_CLEAR_RXPKT1ENADDR_8197F(x) | BIT_RXPKT1ENADDR_8197F(v))
  3647. /* 2 REG_RXFF_PTR_V1_8197F */
  3648. /* 2 REG_NOT_VALID_8197F */
  3649. #define BIT_SHIFT_RXFF0_RDPTR_V2_8197F 0
  3650. #define BIT_MASK_RXFF0_RDPTR_V2_8197F 0x3ffff
  3651. #define BIT_RXFF0_RDPTR_V2_8197F(x) \
  3652. (((x) & BIT_MASK_RXFF0_RDPTR_V2_8197F) \
  3653. << BIT_SHIFT_RXFF0_RDPTR_V2_8197F)
  3654. #define BITS_RXFF0_RDPTR_V2_8197F \
  3655. (BIT_MASK_RXFF0_RDPTR_V2_8197F << BIT_SHIFT_RXFF0_RDPTR_V2_8197F)
  3656. #define BIT_CLEAR_RXFF0_RDPTR_V2_8197F(x) ((x) & (~BITS_RXFF0_RDPTR_V2_8197F))
  3657. #define BIT_GET_RXFF0_RDPTR_V2_8197F(x) \
  3658. (((x) >> BIT_SHIFT_RXFF0_RDPTR_V2_8197F) & \
  3659. BIT_MASK_RXFF0_RDPTR_V2_8197F)
  3660. #define BIT_SET_RXFF0_RDPTR_V2_8197F(x, v) \
  3661. (BIT_CLEAR_RXFF0_RDPTR_V2_8197F(x) | BIT_RXFF0_RDPTR_V2_8197F(v))
  3662. /* 2 REG_RXFF_WTR_V1_8197F */
  3663. /* 2 REG_NOT_VALID_8197F */
  3664. #define BIT_SHIFT_RXFF0_WTPTR_V2_8197F 0
  3665. #define BIT_MASK_RXFF0_WTPTR_V2_8197F 0x3ffff
  3666. #define BIT_RXFF0_WTPTR_V2_8197F(x) \
  3667. (((x) & BIT_MASK_RXFF0_WTPTR_V2_8197F) \
  3668. << BIT_SHIFT_RXFF0_WTPTR_V2_8197F)
  3669. #define BITS_RXFF0_WTPTR_V2_8197F \
  3670. (BIT_MASK_RXFF0_WTPTR_V2_8197F << BIT_SHIFT_RXFF0_WTPTR_V2_8197F)
  3671. #define BIT_CLEAR_RXFF0_WTPTR_V2_8197F(x) ((x) & (~BITS_RXFF0_WTPTR_V2_8197F))
  3672. #define BIT_GET_RXFF0_WTPTR_V2_8197F(x) \
  3673. (((x) >> BIT_SHIFT_RXFF0_WTPTR_V2_8197F) & \
  3674. BIT_MASK_RXFF0_WTPTR_V2_8197F)
  3675. #define BIT_SET_RXFF0_WTPTR_V2_8197F(x, v) \
  3676. (BIT_CLEAR_RXFF0_WTPTR_V2_8197F(x) | BIT_RXFF0_WTPTR_V2_8197F(v))
  3677. /* 2 REG_FE2IMR_8197F */
  3678. #define BIT_FS_TXSC_DESC_DONE_INT_EN_8197F BIT(28)
  3679. #define BIT_FS_TXSC_BKDONE_INT_EN_8197F BIT(27)
  3680. #define BIT_FS_TXSC_BEDONE_INT_EN_8197F BIT(26)
  3681. #define BIT_FS_TXSC_VIDONE_INT_EN_8197F BIT(25)
  3682. #define BIT_FS_TXSC_VODONE_INT_EN_8197F BIT(24)
  3683. #define BIT_FS_ATIM_MB7_INT_EN_8197F BIT(23)
  3684. #define BIT_FS_ATIM_MB6_INT_EN_8197F BIT(22)
  3685. #define BIT_FS_ATIM_MB5_INT_EN_8197F BIT(21)
  3686. #define BIT_FS_ATIM_MB4_INT_EN_8197F BIT(20)
  3687. #define BIT_FS_ATIM_MB3_INT_EN_8197F BIT(19)
  3688. #define BIT_FS_ATIM_MB2_INT_EN_8197F BIT(18)
  3689. #define BIT_FS_ATIM_MB1_INT_EN_8197F BIT(17)
  3690. #define BIT_FS_ATIM_MB0_INT_EN_8197F BIT(16)
  3691. #define BIT_FS_TBTT4INT_EN_8197F BIT(11)
  3692. #define BIT_FS_TBTT3INT_EN_8197F BIT(10)
  3693. #define BIT_FS_TBTT2INT_EN_8197F BIT(9)
  3694. #define BIT_FS_TBTT1INT_EN_8197F BIT(8)
  3695. #define BIT_FS_TBTT0_MB7INT_EN_8197F BIT(7)
  3696. #define BIT_FS_TBTT0_MB6INT_EN_8197F BIT(6)
  3697. #define BIT_FS_TBTT0_MB5INT_EN_8197F BIT(5)
  3698. #define BIT_FS_TBTT0_MB4INT_EN_8197F BIT(4)
  3699. #define BIT_FS_TBTT0_MB3INT_EN_8197F BIT(3)
  3700. #define BIT_FS_TBTT0_MB2INT_EN_8197F BIT(2)
  3701. #define BIT_FS_TBTT0_MB1INT_EN_8197F BIT(1)
  3702. #define BIT_FS_TBTT0_INT_EN_8197F BIT(0)
  3703. /* 2 REG_FE2ISR_8197F */
  3704. #define BIT_FS_TXSC_DESC_DONE_INT_8197F BIT(28)
  3705. #define BIT_FS_TXSC_BKDONE_INT_8197F BIT(27)
  3706. #define BIT_FS_TXSC_BEDONE_INT_8197F BIT(26)
  3707. #define BIT_FS_TXSC_VIDONE_INT_8197F BIT(25)
  3708. #define BIT_FS_TXSC_VODONE_INT_8197F BIT(24)
  3709. #define BIT_FS_ATIM_MB7_INT_8197F BIT(23)
  3710. #define BIT_FS_ATIM_MB6_INT_8197F BIT(22)
  3711. #define BIT_FS_ATIM_MB5_INT_8197F BIT(21)
  3712. #define BIT_FS_ATIM_MB4_INT_8197F BIT(20)
  3713. #define BIT_FS_ATIM_MB3_INT_8197F BIT(19)
  3714. #define BIT_FS_ATIM_MB2_INT_8197F BIT(18)
  3715. #define BIT_FS_ATIM_MB1_INT_8197F BIT(17)
  3716. #define BIT_FS_ATIM_MB0_INT_8197F BIT(16)
  3717. #define BIT_FS_TBTT4INT_8197F BIT(11)
  3718. #define BIT_FS_TBTT3INT_8197F BIT(10)
  3719. #define BIT_FS_TBTT2INT_8197F BIT(9)
  3720. #define BIT_FS_TBTT1INT_8197F BIT(8)
  3721. #define BIT_FS_TBTT0_MB7INT_8197F BIT(7)
  3722. #define BIT_FS_TBTT0_MB6INT_8197F BIT(6)
  3723. #define BIT_FS_TBTT0_MB5INT_8197F BIT(5)
  3724. #define BIT_FS_TBTT0_MB4INT_8197F BIT(4)
  3725. #define BIT_FS_TBTT0_MB3INT_8197F BIT(3)
  3726. #define BIT_FS_TBTT0_MB2INT_8197F BIT(2)
  3727. #define BIT_FS_TBTT0_MB1INT_8197F BIT(1)
  3728. #define BIT_FS_TBTT0_INT_8197F BIT(0)
  3729. /* 2 REG_FE3IMR_8197F */
  3730. #define BIT_FS_BCNELY4_AGGR_INT_EN_8197F BIT(31)
  3731. #define BIT_FS_BCNELY3_AGGR_INT_EN_8197F BIT(30)
  3732. #define BIT_FS_BCNELY2_AGGR_INT_EN_8197F BIT(29)
  3733. #define BIT_FS_BCNELY1_AGGR_INT_EN_8197F BIT(28)
  3734. #define BIT_FS_BCNDMA4_INT_EN_8197F BIT(27)
  3735. #define BIT_FS_BCNDMA3_INT_EN_8197F BIT(26)
  3736. #define BIT_FS_BCNDMA2_INT_EN_8197F BIT(25)
  3737. #define BIT_FS_BCNDMA1_INT_EN_8197F BIT(24)
  3738. #define BIT_FS_BCNDMA0_MB7_INT_EN_8197F BIT(23)
  3739. #define BIT_FS_BCNDMA0_MB6_INT_EN_8197F BIT(22)
  3740. #define BIT_FS_BCNDMA0_MB5_INT_EN_8197F BIT(21)
  3741. #define BIT_FS_BCNDMA0_MB4_INT_EN_8197F BIT(20)
  3742. #define BIT_FS_BCNDMA0_MB3_INT_EN_8197F BIT(19)
  3743. #define BIT_FS_BCNDMA0_MB2_INT_EN_8197F BIT(18)
  3744. #define BIT_FS_BCNDMA0_MB1_INT_EN_8197F BIT(17)
  3745. #define BIT_FS_BCNDMA0_INT_EN_8197F BIT(16)
  3746. #define BIT_FS_MTI_BCNIVLEAR_INT__EN_8197F BIT(15)
  3747. #define BIT_FS_BCNERLY4_INT_EN_8197F BIT(11)
  3748. #define BIT_FS_BCNERLY3_INT_EN_8197F BIT(10)
  3749. #define BIT_FS_BCNERLY2_INT_EN_8197F BIT(9)
  3750. #define BIT_FS_BCNERLY1_INT_EN_8197F BIT(8)
  3751. #define BIT_FS_BCNERLY0_MB7INT_EN_8197F BIT(7)
  3752. #define BIT_FS_BCNERLY0_MB6INT_EN_8197F BIT(6)
  3753. #define BIT_FS_BCNERLY0_MB5INT_EN_8197F BIT(5)
  3754. #define BIT_FS_BCNERLY0_MB4INT_EN_8197F BIT(4)
  3755. #define BIT_FS_BCNERLY0_MB3INT_EN_8197F BIT(3)
  3756. #define BIT_FS_BCNERLY0_MB2INT_EN_8197F BIT(2)
  3757. #define BIT_FS_BCNERLY0_MB1INT_EN_8197F BIT(1)
  3758. #define BIT_FS_BCNERLY0_INT_EN_8197F BIT(0)
  3759. /* 2 REG_FE3ISR_8197F */
  3760. #define BIT_FS_BCNELY4_AGGR_INT_8197F BIT(31)
  3761. #define BIT_FS_BCNELY3_AGGR_INT_8197F BIT(30)
  3762. #define BIT_FS_BCNELY2_AGGR_INT_8197F BIT(29)
  3763. #define BIT_FS_BCNELY1_AGGR_INT_8197F BIT(28)
  3764. #define BIT_FS_BCNDMA4_INT_8197F BIT(27)
  3765. #define BIT_FS_BCNDMA3_INT_8197F BIT(26)
  3766. #define BIT_FS_BCNDMA2_INT_8197F BIT(25)
  3767. #define BIT_FS_BCNDMA1_INT_8197F BIT(24)
  3768. #define BIT_FS_BCNDMA0_MB7_INT_8197F BIT(23)
  3769. #define BIT_FS_BCNDMA0_MB6_INT_8197F BIT(22)
  3770. #define BIT_FS_BCNDMA0_MB5_INT_8197F BIT(21)
  3771. #define BIT_FS_BCNDMA0_MB4_INT_8197F BIT(20)
  3772. #define BIT_FS_BCNDMA0_MB3_INT_8197F BIT(19)
  3773. #define BIT_FS_BCNDMA0_MB2_INT_8197F BIT(18)
  3774. #define BIT_FS_BCNDMA0_MB1_INT_8197F BIT(17)
  3775. #define BIT_FS_BCNDMA0_INT_8197F BIT(16)
  3776. #define BIT_FS_MTI_BCNIVLEAR_INT_8197F BIT(15)
  3777. #define BIT_FS_BCNERLY4_INT_8197F BIT(11)
  3778. #define BIT_FS_BCNERLY3_INT_8197F BIT(10)
  3779. #define BIT_FS_BCNERLY2_INT_8197F BIT(9)
  3780. #define BIT_FS_BCNERLY1_INT_8197F BIT(8)
  3781. #define BIT_FS_BCNERLY0_MB7INT_8197F BIT(7)
  3782. #define BIT_FS_BCNERLY0_MB6INT_8197F BIT(6)
  3783. #define BIT_FS_BCNERLY0_MB5INT_8197F BIT(5)
  3784. #define BIT_FS_BCNERLY0_MB4INT_8197F BIT(4)
  3785. #define BIT_FS_BCNERLY0_MB3INT_8197F BIT(3)
  3786. #define BIT_FS_BCNERLY0_MB2INT_8197F BIT(2)
  3787. #define BIT_FS_BCNERLY0_MB1INT_8197F BIT(1)
  3788. #define BIT_FS_BCNERLY0_INT_8197F BIT(0)
  3789. /* 2 REG_FE4IMR_8197F */
  3790. #define BIT_PORT4_PKTIN_INT_EN_8197F BIT(19)
  3791. #define BIT_PORT3_PKTIN_INT_EN_8197F BIT(18)
  3792. #define BIT_PORT2_PKTIN_INT_EN_8197F BIT(17)
  3793. #define BIT_PORT1_PKTIN_INT_EN_8197F BIT(16)
  3794. #define BIT_PORT4_RXUCMD0_OK_INT_EN_8197F BIT(15)
  3795. #define BIT_PORT4_RXUCMD1_OK_INT_EN_8197F BIT(14)
  3796. #define BIT_PORT4_RXBCMD0_OK_INT_EN_8197F BIT(13)
  3797. #define BIT_PORT4_RXBCMD1_OK_INT_EN_8197F BIT(12)
  3798. #define BIT_PORT3_RXUCMD0_OK_INT_EN_8197F BIT(11)
  3799. #define BIT_PORT3_RXUCMD1_OK_INT_EN_8197F BIT(10)
  3800. #define BIT_PORT3_RXBCMD0_OK_INT_EN_8197F BIT(9)
  3801. #define BIT_PORT3_RXBCMD1_OK_INT_EN_8197F BIT(8)
  3802. #define BIT_PORT2_RXUCMD0_OK_INT_EN_8197F BIT(7)
  3803. #define BIT_PORT2_RXUCMD1_OK_INT_EN_8197F BIT(6)
  3804. #define BIT_PORT2_RXBCMD0_OK_INT_EN_8197F BIT(5)
  3805. #define BIT_PORT2_RXBCMD1_OK_INT_EN_8197F BIT(4)
  3806. #define BIT_PORT1_RXUCMD0_OK_INT_EN_8197F BIT(3)
  3807. #define BIT_PORT1_RXUCMD1_OK_INT_EN_8197F BIT(2)
  3808. #define BIT_PORT1_RXBCMD0_OK_INT_EN_8197F BIT(1)
  3809. #define BIT_PORT1_RXBCMD1_OK_INT_EN_8197F BIT(0)
  3810. /* 2 REG_FE4ISR_8197F */
  3811. #define BIT_PORT4_PKTIN_INT_8197F BIT(19)
  3812. #define BIT_PORT3_PKTIN_INT_8197F BIT(18)
  3813. #define BIT_PORT2_PKTIN_INT_8197F BIT(17)
  3814. #define BIT_PORT1_PKTIN_INT_8197F BIT(16)
  3815. #define BIT_PORT4_RXUCMD0_OK_INT_8197F BIT(15)
  3816. #define BIT_PORT4_RXUCMD1_OK_INT_8197F BIT(14)
  3817. #define BIT_PORT4_RXBCMD0_OK_INT_8197F BIT(13)
  3818. #define BIT_PORT4_RXBCMD1_OK_INT_8197F BIT(12)
  3819. #define BIT_PORT3_RXUCMD0_OK_INT_8197F BIT(11)
  3820. #define BIT_PORT3_RXUCMD1_OK_INT_8197F BIT(10)
  3821. #define BIT_PORT3_RXBCMD0_OK_INT_8197F BIT(9)
  3822. #define BIT_PORT3_RXBCMD1_OK_INT_8197F BIT(8)
  3823. #define BIT_PORT2_RXUCMD0_OK_INT_8197F BIT(7)
  3824. #define BIT_PORT2_RXUCMD1_OK_INT_8197F BIT(6)
  3825. #define BIT_PORT2_RXBCMD0_OK_INT_8197F BIT(5)
  3826. #define BIT_PORT2_RXBCMD1_OK_INT_8197F BIT(4)
  3827. #define BIT_PORT1_RXUCMD0_OK_INT_8197F BIT(3)
  3828. #define BIT_PORT1_RXUCMD1_OK_INT_8197F BIT(2)
  3829. #define BIT_PORT1_RXBCMD0_OK_INT_8197F BIT(1)
  3830. #define BIT_PORT1_RXBCMD1_OK_INT_8197F BIT(0)
  3831. /* 2 REG_FT1IMR_8197F */
  3832. #define BIT__FT2ISR__IND_MSK_8197F BIT(30)
  3833. #define BIT_FTM_PTT_INT_EN_8197F BIT(29)
  3834. #define BIT_RXFTMREQ_INT_EN_8197F BIT(28)
  3835. #define BIT_RXFTM_INT_EN_8197F BIT(27)
  3836. #define BIT_TXFTM_INT_EN_8197F BIT(26)
  3837. #define BIT_FS_H2C_CMD_OK_INT_EN_8197F BIT(25)
  3838. #define BIT_FS_H2C_CMD_FULL_INT_EN_8197F BIT(24)
  3839. #define BIT_FS_MACID_PWRCHANGE5_INT_EN_8197F BIT(23)
  3840. #define BIT_FS_MACID_PWRCHANGE4_INT_EN_8197F BIT(22)
  3841. #define BIT_FS_MACID_PWRCHANGE3_INT_EN_8197F BIT(21)
  3842. #define BIT_FS_MACID_PWRCHANGE2_INT_EN_8197F BIT(20)
  3843. #define BIT_FS_MACID_PWRCHANGE1_INT_EN_8197F BIT(19)
  3844. #define BIT_FS_MACID_PWRCHANGE0_INT_EN_8197F BIT(18)
  3845. #define BIT_FS_CTWEND2_INT_EN_8197F BIT(17)
  3846. #define BIT_FS_CTWEND1_INT_EN_8197F BIT(16)
  3847. #define BIT_FS_CTWEND0_INT_EN_8197F BIT(15)
  3848. #define BIT_FS_TX_NULL1_INT_EN_8197F BIT(14)
  3849. #define BIT_FS_TX_NULL0_INT_EN_8197F BIT(13)
  3850. #define BIT_FS_TSF_BIT32_TOGGLE_EN_8197F BIT(12)
  3851. #define BIT_FS_P2P_RFON2_INT_EN_8197F BIT(11)
  3852. #define BIT_FS_P2P_RFOFF2_INT_EN_8197F BIT(10)
  3853. #define BIT_FS_P2P_RFON1_INT_EN_8197F BIT(9)
  3854. #define BIT_FS_P2P_RFOFF1_INT_EN_8197F BIT(8)
  3855. #define BIT_FS_P2P_RFON0_INT_EN_8197F BIT(7)
  3856. #define BIT_FS_P2P_RFOFF0_INT_EN_8197F BIT(6)
  3857. #define BIT_FS_RX_UAPSDMD1_EN_8197F BIT(5)
  3858. #define BIT_FS_RX_UAPSDMD0_EN_8197F BIT(4)
  3859. #define BIT_FS_TRIGGER_PKT_EN_8197F BIT(3)
  3860. #define BIT_FS_EOSP_INT_EN_8197F BIT(2)
  3861. #define BIT_FS_RPWM2_INT_EN_8197F BIT(1)
  3862. #define BIT_FS_RPWM_INT_EN_8197F BIT(0)
  3863. /* 2 REG_FT1ISR_8197F */
  3864. #define BIT__FT2ISR__IND_INT_8197F BIT(30)
  3865. #define BIT_FTM_PTT_INT_8197F BIT(29)
  3866. #define BIT_RXFTMREQ_INT_8197F BIT(28)
  3867. #define BIT_RXFTM_INT_8197F BIT(27)
  3868. #define BIT_TXFTM_INT_8197F BIT(26)
  3869. #define BIT_FS_H2C_CMD_OK_INT_8197F BIT(25)
  3870. #define BIT_FS_H2C_CMD_FULL_INT_8197F BIT(24)
  3871. #define BIT_FS_MACID_PWRCHANGE5_INT_8197F BIT(23)
  3872. #define BIT_FS_MACID_PWRCHANGE4_INT_8197F BIT(22)
  3873. #define BIT_FS_MACID_PWRCHANGE3_INT_8197F BIT(21)
  3874. #define BIT_FS_MACID_PWRCHANGE2_INT_8197F BIT(20)
  3875. #define BIT_FS_MACID_PWRCHANGE1_INT_8197F BIT(19)
  3876. #define BIT_FS_MACID_PWRCHANGE0_INT_8197F BIT(18)
  3877. #define BIT_FS_CTWEND2_INT_8197F BIT(17)
  3878. #define BIT_FS_CTWEND1_INT_8197F BIT(16)
  3879. #define BIT_FS_CTWEND0_INT_8197F BIT(15)
  3880. #define BIT_FS_TX_NULL1_INT_8197F BIT(14)
  3881. #define BIT_FS_TX_NULL0_INT_8197F BIT(13)
  3882. #define BIT_FS_TSF_BIT32_TOGGLE_INT_8197F BIT(12)
  3883. #define BIT_FS_P2P_RFON2_INT_8197F BIT(11)
  3884. #define BIT_FS_P2P_RFOFF2_INT_8197F BIT(10)
  3885. #define BIT_FS_P2P_RFON1_INT_8197F BIT(9)
  3886. #define BIT_FS_P2P_RFOFF1_INT_8197F BIT(8)
  3887. #define BIT_FS_P2P_RFON0_INT_8197F BIT(7)
  3888. #define BIT_FS_P2P_RFOFF0_INT_8197F BIT(6)
  3889. #define BIT_FS_RX_UAPSDMD1_INT_8197F BIT(5)
  3890. #define BIT_FS_RX_UAPSDMD0_INT_8197F BIT(4)
  3891. #define BIT_FS_TRIGGER_PKT_INT_8197F BIT(3)
  3892. #define BIT_FS_EOSP_INT_8197F BIT(2)
  3893. #define BIT_FS_RPWM2_INT_8197F BIT(1)
  3894. #define BIT_FS_RPWM_INT_8197F BIT(0)
  3895. /* 2 REG_SPWR0_8197F */
  3896. #define BIT_SHIFT_MID_31TO0_8197F 0
  3897. #define BIT_MASK_MID_31TO0_8197F 0xffffffffL
  3898. #define BIT_MID_31TO0_8197F(x) \
  3899. (((x) & BIT_MASK_MID_31TO0_8197F) << BIT_SHIFT_MID_31TO0_8197F)
  3900. #define BITS_MID_31TO0_8197F \
  3901. (BIT_MASK_MID_31TO0_8197F << BIT_SHIFT_MID_31TO0_8197F)
  3902. #define BIT_CLEAR_MID_31TO0_8197F(x) ((x) & (~BITS_MID_31TO0_8197F))
  3903. #define BIT_GET_MID_31TO0_8197F(x) \
  3904. (((x) >> BIT_SHIFT_MID_31TO0_8197F) & BIT_MASK_MID_31TO0_8197F)
  3905. #define BIT_SET_MID_31TO0_8197F(x, v) \
  3906. (BIT_CLEAR_MID_31TO0_8197F(x) | BIT_MID_31TO0_8197F(v))
  3907. /* 2 REG_SPWR1_8197F */
  3908. #define BIT_SHIFT_MID_63TO32_8197F 0
  3909. #define BIT_MASK_MID_63TO32_8197F 0xffffffffL
  3910. #define BIT_MID_63TO32_8197F(x) \
  3911. (((x) & BIT_MASK_MID_63TO32_8197F) << BIT_SHIFT_MID_63TO32_8197F)
  3912. #define BITS_MID_63TO32_8197F \
  3913. (BIT_MASK_MID_63TO32_8197F << BIT_SHIFT_MID_63TO32_8197F)
  3914. #define BIT_CLEAR_MID_63TO32_8197F(x) ((x) & (~BITS_MID_63TO32_8197F))
  3915. #define BIT_GET_MID_63TO32_8197F(x) \
  3916. (((x) >> BIT_SHIFT_MID_63TO32_8197F) & BIT_MASK_MID_63TO32_8197F)
  3917. #define BIT_SET_MID_63TO32_8197F(x, v) \
  3918. (BIT_CLEAR_MID_63TO32_8197F(x) | BIT_MID_63TO32_8197F(v))
  3919. /* 2 REG_SPWR2_8197F */
  3920. #define BIT_SHIFT_MID_95O64_8197F 0
  3921. #define BIT_MASK_MID_95O64_8197F 0xffffffffL
  3922. #define BIT_MID_95O64_8197F(x) \
  3923. (((x) & BIT_MASK_MID_95O64_8197F) << BIT_SHIFT_MID_95O64_8197F)
  3924. #define BITS_MID_95O64_8197F \
  3925. (BIT_MASK_MID_95O64_8197F << BIT_SHIFT_MID_95O64_8197F)
  3926. #define BIT_CLEAR_MID_95O64_8197F(x) ((x) & (~BITS_MID_95O64_8197F))
  3927. #define BIT_GET_MID_95O64_8197F(x) \
  3928. (((x) >> BIT_SHIFT_MID_95O64_8197F) & BIT_MASK_MID_95O64_8197F)
  3929. #define BIT_SET_MID_95O64_8197F(x, v) \
  3930. (BIT_CLEAR_MID_95O64_8197F(x) | BIT_MID_95O64_8197F(v))
  3931. /* 2 REG_SPWR3_8197F */
  3932. #define BIT_SHIFT_MID_127TO96_8197F 0
  3933. #define BIT_MASK_MID_127TO96_8197F 0xffffffffL
  3934. #define BIT_MID_127TO96_8197F(x) \
  3935. (((x) & BIT_MASK_MID_127TO96_8197F) << BIT_SHIFT_MID_127TO96_8197F)
  3936. #define BITS_MID_127TO96_8197F \
  3937. (BIT_MASK_MID_127TO96_8197F << BIT_SHIFT_MID_127TO96_8197F)
  3938. #define BIT_CLEAR_MID_127TO96_8197F(x) ((x) & (~BITS_MID_127TO96_8197F))
  3939. #define BIT_GET_MID_127TO96_8197F(x) \
  3940. (((x) >> BIT_SHIFT_MID_127TO96_8197F) & BIT_MASK_MID_127TO96_8197F)
  3941. #define BIT_SET_MID_127TO96_8197F(x, v) \
  3942. (BIT_CLEAR_MID_127TO96_8197F(x) | BIT_MID_127TO96_8197F(v))
  3943. /* 2 REG_POWSEQ_8197F */
  3944. #define BIT_SHIFT_SEQNUM_MID_8197F 16
  3945. #define BIT_MASK_SEQNUM_MID_8197F 0xffff
  3946. #define BIT_SEQNUM_MID_8197F(x) \
  3947. (((x) & BIT_MASK_SEQNUM_MID_8197F) << BIT_SHIFT_SEQNUM_MID_8197F)
  3948. #define BITS_SEQNUM_MID_8197F \
  3949. (BIT_MASK_SEQNUM_MID_8197F << BIT_SHIFT_SEQNUM_MID_8197F)
  3950. #define BIT_CLEAR_SEQNUM_MID_8197F(x) ((x) & (~BITS_SEQNUM_MID_8197F))
  3951. #define BIT_GET_SEQNUM_MID_8197F(x) \
  3952. (((x) >> BIT_SHIFT_SEQNUM_MID_8197F) & BIT_MASK_SEQNUM_MID_8197F)
  3953. #define BIT_SET_SEQNUM_MID_8197F(x, v) \
  3954. (BIT_CLEAR_SEQNUM_MID_8197F(x) | BIT_SEQNUM_MID_8197F(v))
  3955. #define BIT_SHIFT_REF_MID_8197F 0
  3956. #define BIT_MASK_REF_MID_8197F 0x7f
  3957. #define BIT_REF_MID_8197F(x) \
  3958. (((x) & BIT_MASK_REF_MID_8197F) << BIT_SHIFT_REF_MID_8197F)
  3959. #define BITS_REF_MID_8197F (BIT_MASK_REF_MID_8197F << BIT_SHIFT_REF_MID_8197F)
  3960. #define BIT_CLEAR_REF_MID_8197F(x) ((x) & (~BITS_REF_MID_8197F))
  3961. #define BIT_GET_REF_MID_8197F(x) \
  3962. (((x) >> BIT_SHIFT_REF_MID_8197F) & BIT_MASK_REF_MID_8197F)
  3963. #define BIT_SET_REF_MID_8197F(x, v) \
  3964. (BIT_CLEAR_REF_MID_8197F(x) | BIT_REF_MID_8197F(v))
  3965. /* 2 REG_TC7_CTRL_V1_8197F */
  3966. #define BIT_TC7INT_EN_8197F BIT(26)
  3967. #define BIT_TC7MODE_8197F BIT(25)
  3968. #define BIT_TC7EN_8197F BIT(24)
  3969. #define BIT_SHIFT_TC7DATA_8197F 0
  3970. #define BIT_MASK_TC7DATA_8197F 0xffffff
  3971. #define BIT_TC7DATA_8197F(x) \
  3972. (((x) & BIT_MASK_TC7DATA_8197F) << BIT_SHIFT_TC7DATA_8197F)
  3973. #define BITS_TC7DATA_8197F (BIT_MASK_TC7DATA_8197F << BIT_SHIFT_TC7DATA_8197F)
  3974. #define BIT_CLEAR_TC7DATA_8197F(x) ((x) & (~BITS_TC7DATA_8197F))
  3975. #define BIT_GET_TC7DATA_8197F(x) \
  3976. (((x) >> BIT_SHIFT_TC7DATA_8197F) & BIT_MASK_TC7DATA_8197F)
  3977. #define BIT_SET_TC7DATA_8197F(x, v) \
  3978. (BIT_CLEAR_TC7DATA_8197F(x) | BIT_TC7DATA_8197F(v))
  3979. /* 2 REG_TC8_CTRL_V1_8197F */
  3980. #define BIT_TC8INT_EN_8197F BIT(26)
  3981. #define BIT_TC8MODE_8197F BIT(25)
  3982. #define BIT_TC8EN_8197F BIT(24)
  3983. #define BIT_SHIFT_TC8DATA_8197F 0
  3984. #define BIT_MASK_TC8DATA_8197F 0xffffff
  3985. #define BIT_TC8DATA_8197F(x) \
  3986. (((x) & BIT_MASK_TC8DATA_8197F) << BIT_SHIFT_TC8DATA_8197F)
  3987. #define BITS_TC8DATA_8197F (BIT_MASK_TC8DATA_8197F << BIT_SHIFT_TC8DATA_8197F)
  3988. #define BIT_CLEAR_TC8DATA_8197F(x) ((x) & (~BITS_TC8DATA_8197F))
  3989. #define BIT_GET_TC8DATA_8197F(x) \
  3990. (((x) >> BIT_SHIFT_TC8DATA_8197F) & BIT_MASK_TC8DATA_8197F)
  3991. #define BIT_SET_TC8DATA_8197F(x, v) \
  3992. (BIT_CLEAR_TC8DATA_8197F(x) | BIT_TC8DATA_8197F(v))
  3993. /* 2 REG_RXBCN_TBTT_INTERVAL_PORT0TO3_8197F */
  3994. /* 2 REG_RXBCN_TBTT_INTERVAL_PORT4_8197F */
  3995. /* 2 REG_EXT_QUEUE_REG_8197F */
  3996. #define BIT_SHIFT_PCIE_PRIORITY_SEL_8197F 0
  3997. #define BIT_MASK_PCIE_PRIORITY_SEL_8197F 0x3
  3998. #define BIT_PCIE_PRIORITY_SEL_8197F(x) \
  3999. (((x) & BIT_MASK_PCIE_PRIORITY_SEL_8197F) \
  4000. << BIT_SHIFT_PCIE_PRIORITY_SEL_8197F)
  4001. #define BITS_PCIE_PRIORITY_SEL_8197F \
  4002. (BIT_MASK_PCIE_PRIORITY_SEL_8197F << BIT_SHIFT_PCIE_PRIORITY_SEL_8197F)
  4003. #define BIT_CLEAR_PCIE_PRIORITY_SEL_8197F(x) \
  4004. ((x) & (~BITS_PCIE_PRIORITY_SEL_8197F))
  4005. #define BIT_GET_PCIE_PRIORITY_SEL_8197F(x) \
  4006. (((x) >> BIT_SHIFT_PCIE_PRIORITY_SEL_8197F) & \
  4007. BIT_MASK_PCIE_PRIORITY_SEL_8197F)
  4008. #define BIT_SET_PCIE_PRIORITY_SEL_8197F(x, v) \
  4009. (BIT_CLEAR_PCIE_PRIORITY_SEL_8197F(x) | BIT_PCIE_PRIORITY_SEL_8197F(v))
  4010. /* 2 REG_COUNTER_CONTROL_8197F */
  4011. #define BIT_SHIFT_COUNTER_BASE_8197F 16
  4012. #define BIT_MASK_COUNTER_BASE_8197F 0x1fff
  4013. #define BIT_COUNTER_BASE_8197F(x) \
  4014. (((x) & BIT_MASK_COUNTER_BASE_8197F) << BIT_SHIFT_COUNTER_BASE_8197F)
  4015. #define BITS_COUNTER_BASE_8197F \
  4016. (BIT_MASK_COUNTER_BASE_8197F << BIT_SHIFT_COUNTER_BASE_8197F)
  4017. #define BIT_CLEAR_COUNTER_BASE_8197F(x) ((x) & (~BITS_COUNTER_BASE_8197F))
  4018. #define BIT_GET_COUNTER_BASE_8197F(x) \
  4019. (((x) >> BIT_SHIFT_COUNTER_BASE_8197F) & BIT_MASK_COUNTER_BASE_8197F)
  4020. #define BIT_SET_COUNTER_BASE_8197F(x, v) \
  4021. (BIT_CLEAR_COUNTER_BASE_8197F(x) | BIT_COUNTER_BASE_8197F(v))
  4022. #define BIT_EN_RTS_REQ_8197F BIT(9)
  4023. #define BIT_EN_EDCA_REQ_8197F BIT(8)
  4024. #define BIT_EN_PTCL_REQ_8197F BIT(7)
  4025. #define BIT_EN_SCH_REQ_8197F BIT(6)
  4026. #define BIT_EN_USB_CNT_8197F BIT(5)
  4027. #define BIT_EN_PCIE_CNT_8197F BIT(4)
  4028. #define BIT_RQPN_CNT_8197F BIT(3)
  4029. #define BIT_RDE_CNT_8197F BIT(2)
  4030. #define BIT_TDE_CNT_8197F BIT(1)
  4031. #define BIT_DIS_CNT_8197F BIT(0)
  4032. /* 2 REG_COUNTER_TH_8197F */
  4033. #define BIT_CNT_ALL_MACID_8197F BIT(31)
  4034. #define BIT_SHIFT_CNT_MACID_8197F 24
  4035. #define BIT_MASK_CNT_MACID_8197F 0x7f
  4036. #define BIT_CNT_MACID_8197F(x) \
  4037. (((x) & BIT_MASK_CNT_MACID_8197F) << BIT_SHIFT_CNT_MACID_8197F)
  4038. #define BITS_CNT_MACID_8197F \
  4039. (BIT_MASK_CNT_MACID_8197F << BIT_SHIFT_CNT_MACID_8197F)
  4040. #define BIT_CLEAR_CNT_MACID_8197F(x) ((x) & (~BITS_CNT_MACID_8197F))
  4041. #define BIT_GET_CNT_MACID_8197F(x) \
  4042. (((x) >> BIT_SHIFT_CNT_MACID_8197F) & BIT_MASK_CNT_MACID_8197F)
  4043. #define BIT_SET_CNT_MACID_8197F(x, v) \
  4044. (BIT_CLEAR_CNT_MACID_8197F(x) | BIT_CNT_MACID_8197F(v))
  4045. #define BIT_SHIFT_AGG_VALUE2_8197F 16
  4046. #define BIT_MASK_AGG_VALUE2_8197F 0x7f
  4047. #define BIT_AGG_VALUE2_8197F(x) \
  4048. (((x) & BIT_MASK_AGG_VALUE2_8197F) << BIT_SHIFT_AGG_VALUE2_8197F)
  4049. #define BITS_AGG_VALUE2_8197F \
  4050. (BIT_MASK_AGG_VALUE2_8197F << BIT_SHIFT_AGG_VALUE2_8197F)
  4051. #define BIT_CLEAR_AGG_VALUE2_8197F(x) ((x) & (~BITS_AGG_VALUE2_8197F))
  4052. #define BIT_GET_AGG_VALUE2_8197F(x) \
  4053. (((x) >> BIT_SHIFT_AGG_VALUE2_8197F) & BIT_MASK_AGG_VALUE2_8197F)
  4054. #define BIT_SET_AGG_VALUE2_8197F(x, v) \
  4055. (BIT_CLEAR_AGG_VALUE2_8197F(x) | BIT_AGG_VALUE2_8197F(v))
  4056. #define BIT_SHIFT_AGG_VALUE1_8197F 8
  4057. #define BIT_MASK_AGG_VALUE1_8197F 0x7f
  4058. #define BIT_AGG_VALUE1_8197F(x) \
  4059. (((x) & BIT_MASK_AGG_VALUE1_8197F) << BIT_SHIFT_AGG_VALUE1_8197F)
  4060. #define BITS_AGG_VALUE1_8197F \
  4061. (BIT_MASK_AGG_VALUE1_8197F << BIT_SHIFT_AGG_VALUE1_8197F)
  4062. #define BIT_CLEAR_AGG_VALUE1_8197F(x) ((x) & (~BITS_AGG_VALUE1_8197F))
  4063. #define BIT_GET_AGG_VALUE1_8197F(x) \
  4064. (((x) >> BIT_SHIFT_AGG_VALUE1_8197F) & BIT_MASK_AGG_VALUE1_8197F)
  4065. #define BIT_SET_AGG_VALUE1_8197F(x, v) \
  4066. (BIT_CLEAR_AGG_VALUE1_8197F(x) | BIT_AGG_VALUE1_8197F(v))
  4067. #define BIT_SHIFT_AGG_VALUE0_8197F 0
  4068. #define BIT_MASK_AGG_VALUE0_8197F 0x7f
  4069. #define BIT_AGG_VALUE0_8197F(x) \
  4070. (((x) & BIT_MASK_AGG_VALUE0_8197F) << BIT_SHIFT_AGG_VALUE0_8197F)
  4071. #define BITS_AGG_VALUE0_8197F \
  4072. (BIT_MASK_AGG_VALUE0_8197F << BIT_SHIFT_AGG_VALUE0_8197F)
  4073. #define BIT_CLEAR_AGG_VALUE0_8197F(x) ((x) & (~BITS_AGG_VALUE0_8197F))
  4074. #define BIT_GET_AGG_VALUE0_8197F(x) \
  4075. (((x) >> BIT_SHIFT_AGG_VALUE0_8197F) & BIT_MASK_AGG_VALUE0_8197F)
  4076. #define BIT_SET_AGG_VALUE0_8197F(x, v) \
  4077. (BIT_CLEAR_AGG_VALUE0_8197F(x) | BIT_AGG_VALUE0_8197F(v))
  4078. /* 2 REG_COUNTER_SET_8197F */
  4079. #define BIT_RTS_RST_8197F BIT(24)
  4080. #define BIT_PTCL_RST_8197F BIT(23)
  4081. #define BIT_SCH_RST_8197F BIT(22)
  4082. #define BIT_EDCA_RST_8197F BIT(21)
  4083. #define BIT_RQPN_RST_8197F BIT(20)
  4084. #define BIT_USB_RST_8197F BIT(19)
  4085. #define BIT_PCIE_RST_8197F BIT(18)
  4086. #define BIT_RXDMA_RST_8197F BIT(17)
  4087. #define BIT_TXDMA_RST_8197F BIT(16)
  4088. #define BIT_EN_RTS_START_8197F BIT(8)
  4089. #define BIT_EN_PTCL_START_8197F BIT(7)
  4090. #define BIT_EN_SCH_START_8197F BIT(6)
  4091. #define BIT_EN_EDCA_START_8197F BIT(5)
  4092. #define BIT_EN_RQPN_START_8197F BIT(4)
  4093. #define BIT_EN_USB_START_8197F BIT(3)
  4094. #define BIT_EN_PCIE_START_8197F BIT(2)
  4095. #define BIT_EN_RXDMA_START_8197F BIT(1)
  4096. #define BIT_EN_TXDMA_START_8197F BIT(0)
  4097. /* 2 REG_COUNTER_OVERFLOW_8197F */
  4098. #define BIT_RTS_OVF_8197F BIT(8)
  4099. #define BIT_PTCL_OVF_8197F BIT(7)
  4100. #define BIT_SCH_OVF_8197F BIT(6)
  4101. #define BIT_EDCA_OVF_8197F BIT(5)
  4102. #define BIT_RQPN_OVF_8197F BIT(4)
  4103. #define BIT_USB_OVF_8197F BIT(3)
  4104. #define BIT_PCIE_OVF_8197F BIT(2)
  4105. #define BIT_RXDMA_OVF_8197F BIT(1)
  4106. #define BIT_TXDMA_OVF_8197F BIT(0)
  4107. /* 2 REG_TDE_LEN_TH_8197F */
  4108. #define BIT_SHIFT_TXDMA_LEN_TH0_8197F 16
  4109. #define BIT_MASK_TXDMA_LEN_TH0_8197F 0xffff
  4110. #define BIT_TXDMA_LEN_TH0_8197F(x) \
  4111. (((x) & BIT_MASK_TXDMA_LEN_TH0_8197F) << BIT_SHIFT_TXDMA_LEN_TH0_8197F)
  4112. #define BITS_TXDMA_LEN_TH0_8197F \
  4113. (BIT_MASK_TXDMA_LEN_TH0_8197F << BIT_SHIFT_TXDMA_LEN_TH0_8197F)
  4114. #define BIT_CLEAR_TXDMA_LEN_TH0_8197F(x) ((x) & (~BITS_TXDMA_LEN_TH0_8197F))
  4115. #define BIT_GET_TXDMA_LEN_TH0_8197F(x) \
  4116. (((x) >> BIT_SHIFT_TXDMA_LEN_TH0_8197F) & BIT_MASK_TXDMA_LEN_TH0_8197F)
  4117. #define BIT_SET_TXDMA_LEN_TH0_8197F(x, v) \
  4118. (BIT_CLEAR_TXDMA_LEN_TH0_8197F(x) | BIT_TXDMA_LEN_TH0_8197F(v))
  4119. #define BIT_SHIFT_TXDMA_LEN_TH1_8197F 0
  4120. #define BIT_MASK_TXDMA_LEN_TH1_8197F 0xffff
  4121. #define BIT_TXDMA_LEN_TH1_8197F(x) \
  4122. (((x) & BIT_MASK_TXDMA_LEN_TH1_8197F) << BIT_SHIFT_TXDMA_LEN_TH1_8197F)
  4123. #define BITS_TXDMA_LEN_TH1_8197F \
  4124. (BIT_MASK_TXDMA_LEN_TH1_8197F << BIT_SHIFT_TXDMA_LEN_TH1_8197F)
  4125. #define BIT_CLEAR_TXDMA_LEN_TH1_8197F(x) ((x) & (~BITS_TXDMA_LEN_TH1_8197F))
  4126. #define BIT_GET_TXDMA_LEN_TH1_8197F(x) \
  4127. (((x) >> BIT_SHIFT_TXDMA_LEN_TH1_8197F) & BIT_MASK_TXDMA_LEN_TH1_8197F)
  4128. #define BIT_SET_TXDMA_LEN_TH1_8197F(x, v) \
  4129. (BIT_CLEAR_TXDMA_LEN_TH1_8197F(x) | BIT_TXDMA_LEN_TH1_8197F(v))
  4130. /* 2 REG_RDE_LEN_TH_8197F */
  4131. #define BIT_SHIFT_RXDMA_LEN_TH0_8197F 16
  4132. #define BIT_MASK_RXDMA_LEN_TH0_8197F 0xffff
  4133. #define BIT_RXDMA_LEN_TH0_8197F(x) \
  4134. (((x) & BIT_MASK_RXDMA_LEN_TH0_8197F) << BIT_SHIFT_RXDMA_LEN_TH0_8197F)
  4135. #define BITS_RXDMA_LEN_TH0_8197F \
  4136. (BIT_MASK_RXDMA_LEN_TH0_8197F << BIT_SHIFT_RXDMA_LEN_TH0_8197F)
  4137. #define BIT_CLEAR_RXDMA_LEN_TH0_8197F(x) ((x) & (~BITS_RXDMA_LEN_TH0_8197F))
  4138. #define BIT_GET_RXDMA_LEN_TH0_8197F(x) \
  4139. (((x) >> BIT_SHIFT_RXDMA_LEN_TH0_8197F) & BIT_MASK_RXDMA_LEN_TH0_8197F)
  4140. #define BIT_SET_RXDMA_LEN_TH0_8197F(x, v) \
  4141. (BIT_CLEAR_RXDMA_LEN_TH0_8197F(x) | BIT_RXDMA_LEN_TH0_8197F(v))
  4142. #define BIT_SHIFT_RXDMA_LEN_TH1_8197F 0
  4143. #define BIT_MASK_RXDMA_LEN_TH1_8197F 0xffff
  4144. #define BIT_RXDMA_LEN_TH1_8197F(x) \
  4145. (((x) & BIT_MASK_RXDMA_LEN_TH1_8197F) << BIT_SHIFT_RXDMA_LEN_TH1_8197F)
  4146. #define BITS_RXDMA_LEN_TH1_8197F \
  4147. (BIT_MASK_RXDMA_LEN_TH1_8197F << BIT_SHIFT_RXDMA_LEN_TH1_8197F)
  4148. #define BIT_CLEAR_RXDMA_LEN_TH1_8197F(x) ((x) & (~BITS_RXDMA_LEN_TH1_8197F))
  4149. #define BIT_GET_RXDMA_LEN_TH1_8197F(x) \
  4150. (((x) >> BIT_SHIFT_RXDMA_LEN_TH1_8197F) & BIT_MASK_RXDMA_LEN_TH1_8197F)
  4151. #define BIT_SET_RXDMA_LEN_TH1_8197F(x, v) \
  4152. (BIT_CLEAR_RXDMA_LEN_TH1_8197F(x) | BIT_RXDMA_LEN_TH1_8197F(v))
  4153. /* 2 REG_PCIE_EXEC_TIME_8197F */
  4154. #define BIT_SHIFT_COUNTER_INTERVAL_SEL_8197F 16
  4155. #define BIT_MASK_COUNTER_INTERVAL_SEL_8197F 0x3
  4156. #define BIT_COUNTER_INTERVAL_SEL_8197F(x) \
  4157. (((x) & BIT_MASK_COUNTER_INTERVAL_SEL_8197F) \
  4158. << BIT_SHIFT_COUNTER_INTERVAL_SEL_8197F)
  4159. #define BITS_COUNTER_INTERVAL_SEL_8197F \
  4160. (BIT_MASK_COUNTER_INTERVAL_SEL_8197F \
  4161. << BIT_SHIFT_COUNTER_INTERVAL_SEL_8197F)
  4162. #define BIT_CLEAR_COUNTER_INTERVAL_SEL_8197F(x) \
  4163. ((x) & (~BITS_COUNTER_INTERVAL_SEL_8197F))
  4164. #define BIT_GET_COUNTER_INTERVAL_SEL_8197F(x) \
  4165. (((x) >> BIT_SHIFT_COUNTER_INTERVAL_SEL_8197F) & \
  4166. BIT_MASK_COUNTER_INTERVAL_SEL_8197F)
  4167. #define BIT_SET_COUNTER_INTERVAL_SEL_8197F(x, v) \
  4168. (BIT_CLEAR_COUNTER_INTERVAL_SEL_8197F(x) | \
  4169. BIT_COUNTER_INTERVAL_SEL_8197F(v))
  4170. #define BIT_SHIFT_PCIE_TRANS_DATA_TH1_8197F 0
  4171. #define BIT_MASK_PCIE_TRANS_DATA_TH1_8197F 0xffff
  4172. #define BIT_PCIE_TRANS_DATA_TH1_8197F(x) \
  4173. (((x) & BIT_MASK_PCIE_TRANS_DATA_TH1_8197F) \
  4174. << BIT_SHIFT_PCIE_TRANS_DATA_TH1_8197F)
  4175. #define BITS_PCIE_TRANS_DATA_TH1_8197F \
  4176. (BIT_MASK_PCIE_TRANS_DATA_TH1_8197F \
  4177. << BIT_SHIFT_PCIE_TRANS_DATA_TH1_8197F)
  4178. #define BIT_CLEAR_PCIE_TRANS_DATA_TH1_8197F(x) \
  4179. ((x) & (~BITS_PCIE_TRANS_DATA_TH1_8197F))
  4180. #define BIT_GET_PCIE_TRANS_DATA_TH1_8197F(x) \
  4181. (((x) >> BIT_SHIFT_PCIE_TRANS_DATA_TH1_8197F) & \
  4182. BIT_MASK_PCIE_TRANS_DATA_TH1_8197F)
  4183. #define BIT_SET_PCIE_TRANS_DATA_TH1_8197F(x, v) \
  4184. (BIT_CLEAR_PCIE_TRANS_DATA_TH1_8197F(x) | \
  4185. BIT_PCIE_TRANS_DATA_TH1_8197F(v))
  4186. /* 2 REG_FT2IMR_8197F */
  4187. #define BIT_PORT4_RX_UCMD1_UAPSD0_OK_INT_EN_8197F BIT(31)
  4188. #define BIT_PORT4_RX_UCMD0_UAPSD0_OK_INT_EN_8197F BIT(30)
  4189. #define BIT_PORT4_TRIPKT_OK_INT_EN_8197F BIT(29)
  4190. #define BIT_PORT4_RX_EOSP_OK_INT_EN_8197F BIT(28)
  4191. #define BIT_PORT3_RX_UCMD1_UAPSD0_OK_INT_EN_8197F BIT(27)
  4192. #define BIT_PORT3_RX_UCMD0_UAPSD0_OK_INT_EN_8197F BIT(26)
  4193. #define BIT_PORT3_TRIPKT_OK_INT_EN_8197F BIT(25)
  4194. #define BIT_PORT3_RX_EOSP_OK_INT_EN_8197F BIT(24)
  4195. #define BIT_PORT2_RX_UCMD1_UAPSD0_OK_INT_EN_8197F BIT(23)
  4196. #define BIT_PORT2_RX_UCMD0_UAPSD0_OK_INT_EN_8197F BIT(22)
  4197. #define BIT_PORT2_TRIPKT_OK_INT_EN_8197F BIT(21)
  4198. #define BIT_PORT2_RX_EOSP_OK_INT_EN_8197F BIT(20)
  4199. #define BIT_PORT1_RX_UCMD1_UAPSD0_OK_INT_EN_8197F BIT(19)
  4200. #define BIT_PORT1_RX_UCMD0_UAPSD0_OK_INT_EN_8197F BIT(18)
  4201. #define BIT_PORT1_TRIPKT_OK_INT_EN_8197F BIT(17)
  4202. #define BIT_PORT1_RX_EOSP_OK_INT_EN_8197F BIT(16)
  4203. #define BIT_NOA2_TSFT_BIT32_TOGGLE_INT_EN_8197F BIT(9)
  4204. #define BIT_NOA1_TSFT_BIT32_TOGGLE_INT_EN_8197F BIT(8)
  4205. #define BIT_PORT4_TX_NULL1_DONE_INT_EN_8197F BIT(7)
  4206. #define BIT_PORT4_TX_NULL0_DONE_INT_EN_8197F BIT(6)
  4207. #define BIT_PORT3_TX_NULL1_DONE_INT_EN_8197F BIT(5)
  4208. #define BIT_PORT3_TX_NULL0_DONE_INT_EN_8197F BIT(4)
  4209. #define BIT_PORT2_TX_NULL1_DONE_INT_EN_8197F BIT(3)
  4210. #define BIT_PORT2_TX_NULL0_DONE_INT_EN_8197F BIT(2)
  4211. #define BIT_PORT1_TX_NULL1_DONE_INT_EN_8197F BIT(1)
  4212. #define BIT_PORT1_TX_NULL0_DONE_INT_EN_8197F BIT(0)
  4213. /* 2 REG_FT2ISR_8197F */
  4214. #define BIT_PORT4_RX_UCMD1_UAPSD0_OK_INT_8197F BIT(31)
  4215. #define BIT_PORT4_RX_UCMD0_UAPSD0_OK_INT_8197F BIT(30)
  4216. #define BIT_PORT4_TRIPKT_OK_INT_8197F BIT(29)
  4217. #define BIT_PORT4_RX_EOSP_OK_INT_8197F BIT(28)
  4218. #define BIT_PORT3_RX_UCMD1_UAPSD0_OK_INT_8197F BIT(27)
  4219. #define BIT_PORT3_RX_UCMD0_UAPSD0_OK_INT_8197F BIT(26)
  4220. #define BIT_PORT3_TRIPKT_OK_INT_8197F BIT(25)
  4221. #define BIT_PORT3_RX_EOSP_OK_INT_8197F BIT(24)
  4222. #define BIT_PORT2_RX_UCMD1_UAPSD0_OK_INT_8197F BIT(23)
  4223. #define BIT_PORT2_RX_UCMD0_UAPSD0_OK_INT_8197F BIT(22)
  4224. #define BIT_PORT2_TRIPKT_OK_INT_8197F BIT(21)
  4225. #define BIT_PORT2_RX_EOSP_OK_INT_8197F BIT(20)
  4226. #define BIT_PORT1_RX_UCMD1_UAPSD0_OK_INT_8197F BIT(19)
  4227. #define BIT_PORT1_RX_UCMD0_UAPSD0_OK_INT_8197F BIT(18)
  4228. #define BIT_PORT1_TRIPKT_OK_INT_8197F BIT(17)
  4229. #define BIT_PORT1_RX_EOSP_OK_INT_8197F BIT(16)
  4230. #define BIT_NOA2_TSFT_BIT32_TOGGLE_INT_8197F BIT(9)
  4231. #define BIT_NOA1_TSFT_BIT32_TOGGLE_INT_8197F BIT(8)
  4232. #define BIT_PORT4_TX_NULL1_DONE_INT_8197F BIT(7)
  4233. #define BIT_PORT4_TX_NULL0_DONE_INT_8197F BIT(6)
  4234. #define BIT_PORT3_TX_NULL1_DONE_INT_8197F BIT(5)
  4235. #define BIT_PORT3_TX_NULL0_DONE_INT_8197F BIT(4)
  4236. #define BIT_PORT2_TX_NULL1_DONE_INT_8197F BIT(3)
  4237. #define BIT_PORT2_TX_NULL0_DONE_INT_8197F BIT(2)
  4238. #define BIT_PORT1_TX_NULL1_DONE_INT_8197F BIT(1)
  4239. #define BIT_PORT1_TX_NULL0_DONE_INT_8197F BIT(0)
  4240. /* 2 REG_MSG2_8197F */
  4241. #define BIT_SHIFT_FW_MSG2_8197F 0
  4242. #define BIT_MASK_FW_MSG2_8197F 0xffffffffL
  4243. #define BIT_FW_MSG2_8197F(x) \
  4244. (((x) & BIT_MASK_FW_MSG2_8197F) << BIT_SHIFT_FW_MSG2_8197F)
  4245. #define BITS_FW_MSG2_8197F (BIT_MASK_FW_MSG2_8197F << BIT_SHIFT_FW_MSG2_8197F)
  4246. #define BIT_CLEAR_FW_MSG2_8197F(x) ((x) & (~BITS_FW_MSG2_8197F))
  4247. #define BIT_GET_FW_MSG2_8197F(x) \
  4248. (((x) >> BIT_SHIFT_FW_MSG2_8197F) & BIT_MASK_FW_MSG2_8197F)
  4249. #define BIT_SET_FW_MSG2_8197F(x, v) \
  4250. (BIT_CLEAR_FW_MSG2_8197F(x) | BIT_FW_MSG2_8197F(v))
  4251. /* 2 REG_MSG3_8197F */
  4252. #define BIT_SHIFT_FW_MSG3_8197F 0
  4253. #define BIT_MASK_FW_MSG3_8197F 0xffffffffL
  4254. #define BIT_FW_MSG3_8197F(x) \
  4255. (((x) & BIT_MASK_FW_MSG3_8197F) << BIT_SHIFT_FW_MSG3_8197F)
  4256. #define BITS_FW_MSG3_8197F (BIT_MASK_FW_MSG3_8197F << BIT_SHIFT_FW_MSG3_8197F)
  4257. #define BIT_CLEAR_FW_MSG3_8197F(x) ((x) & (~BITS_FW_MSG3_8197F))
  4258. #define BIT_GET_FW_MSG3_8197F(x) \
  4259. (((x) >> BIT_SHIFT_FW_MSG3_8197F) & BIT_MASK_FW_MSG3_8197F)
  4260. #define BIT_SET_FW_MSG3_8197F(x, v) \
  4261. (BIT_CLEAR_FW_MSG3_8197F(x) | BIT_FW_MSG3_8197F(v))
  4262. /* 2 REG_MSG4_8197F */
  4263. #define BIT_SHIFT_FW_MSG4_8197F 0
  4264. #define BIT_MASK_FW_MSG4_8197F 0xffffffffL
  4265. #define BIT_FW_MSG4_8197F(x) \
  4266. (((x) & BIT_MASK_FW_MSG4_8197F) << BIT_SHIFT_FW_MSG4_8197F)
  4267. #define BITS_FW_MSG4_8197F (BIT_MASK_FW_MSG4_8197F << BIT_SHIFT_FW_MSG4_8197F)
  4268. #define BIT_CLEAR_FW_MSG4_8197F(x) ((x) & (~BITS_FW_MSG4_8197F))
  4269. #define BIT_GET_FW_MSG4_8197F(x) \
  4270. (((x) >> BIT_SHIFT_FW_MSG4_8197F) & BIT_MASK_FW_MSG4_8197F)
  4271. #define BIT_SET_FW_MSG4_8197F(x, v) \
  4272. (BIT_CLEAR_FW_MSG4_8197F(x) | BIT_FW_MSG4_8197F(v))
  4273. /* 2 REG_MSG5_8197F */
  4274. #define BIT_SHIFT_FW_MSG5_8197F 0
  4275. #define BIT_MASK_FW_MSG5_8197F 0xffffffffL
  4276. #define BIT_FW_MSG5_8197F(x) \
  4277. (((x) & BIT_MASK_FW_MSG5_8197F) << BIT_SHIFT_FW_MSG5_8197F)
  4278. #define BITS_FW_MSG5_8197F (BIT_MASK_FW_MSG5_8197F << BIT_SHIFT_FW_MSG5_8197F)
  4279. #define BIT_CLEAR_FW_MSG5_8197F(x) ((x) & (~BITS_FW_MSG5_8197F))
  4280. #define BIT_GET_FW_MSG5_8197F(x) \
  4281. (((x) >> BIT_SHIFT_FW_MSG5_8197F) & BIT_MASK_FW_MSG5_8197F)
  4282. #define BIT_SET_FW_MSG5_8197F(x, v) \
  4283. (BIT_CLEAR_FW_MSG5_8197F(x) | BIT_FW_MSG5_8197F(v))
  4284. /* 2 REG_NOT_VALID_8197F */
  4285. /* 2 REG_FIFOPAGE_CTRL_1_8197F */
  4286. #define BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8197F 16
  4287. #define BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8197F 0xff
  4288. #define BIT_TX_OQT_HE_FREE_SPACE_V1_8197F(x) \
  4289. (((x) & BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8197F) \
  4290. << BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8197F)
  4291. #define BITS_TX_OQT_HE_FREE_SPACE_V1_8197F \
  4292. (BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8197F \
  4293. << BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8197F)
  4294. #define BIT_CLEAR_TX_OQT_HE_FREE_SPACE_V1_8197F(x) \
  4295. ((x) & (~BITS_TX_OQT_HE_FREE_SPACE_V1_8197F))
  4296. #define BIT_GET_TX_OQT_HE_FREE_SPACE_V1_8197F(x) \
  4297. (((x) >> BIT_SHIFT_TX_OQT_HE_FREE_SPACE_V1_8197F) & \
  4298. BIT_MASK_TX_OQT_HE_FREE_SPACE_V1_8197F)
  4299. #define BIT_SET_TX_OQT_HE_FREE_SPACE_V1_8197F(x, v) \
  4300. (BIT_CLEAR_TX_OQT_HE_FREE_SPACE_V1_8197F(x) | \
  4301. BIT_TX_OQT_HE_FREE_SPACE_V1_8197F(v))
  4302. #define BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8197F 0
  4303. #define BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8197F 0xff
  4304. #define BIT_TX_OQT_NL_FREE_SPACE_V1_8197F(x) \
  4305. (((x) & BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8197F) \
  4306. << BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8197F)
  4307. #define BITS_TX_OQT_NL_FREE_SPACE_V1_8197F \
  4308. (BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8197F \
  4309. << BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8197F)
  4310. #define BIT_CLEAR_TX_OQT_NL_FREE_SPACE_V1_8197F(x) \
  4311. ((x) & (~BITS_TX_OQT_NL_FREE_SPACE_V1_8197F))
  4312. #define BIT_GET_TX_OQT_NL_FREE_SPACE_V1_8197F(x) \
  4313. (((x) >> BIT_SHIFT_TX_OQT_NL_FREE_SPACE_V1_8197F) & \
  4314. BIT_MASK_TX_OQT_NL_FREE_SPACE_V1_8197F)
  4315. #define BIT_SET_TX_OQT_NL_FREE_SPACE_V1_8197F(x, v) \
  4316. (BIT_CLEAR_TX_OQT_NL_FREE_SPACE_V1_8197F(x) | \
  4317. BIT_TX_OQT_NL_FREE_SPACE_V1_8197F(v))
  4318. /* 2 REG_FIFOPAGE_CTRL_2_8197F */
  4319. #define BIT_BCN_VALID_1_V1_8197F BIT(31)
  4320. #define BIT_SHIFT_BCN_HEAD_1_V1_8197F 16
  4321. #define BIT_MASK_BCN_HEAD_1_V1_8197F 0xfff
  4322. #define BIT_BCN_HEAD_1_V1_8197F(x) \
  4323. (((x) & BIT_MASK_BCN_HEAD_1_V1_8197F) << BIT_SHIFT_BCN_HEAD_1_V1_8197F)
  4324. #define BITS_BCN_HEAD_1_V1_8197F \
  4325. (BIT_MASK_BCN_HEAD_1_V1_8197F << BIT_SHIFT_BCN_HEAD_1_V1_8197F)
  4326. #define BIT_CLEAR_BCN_HEAD_1_V1_8197F(x) ((x) & (~BITS_BCN_HEAD_1_V1_8197F))
  4327. #define BIT_GET_BCN_HEAD_1_V1_8197F(x) \
  4328. (((x) >> BIT_SHIFT_BCN_HEAD_1_V1_8197F) & BIT_MASK_BCN_HEAD_1_V1_8197F)
  4329. #define BIT_SET_BCN_HEAD_1_V1_8197F(x, v) \
  4330. (BIT_CLEAR_BCN_HEAD_1_V1_8197F(x) | BIT_BCN_HEAD_1_V1_8197F(v))
  4331. #define BIT_BCN_VALID_V1_8197F BIT(15)
  4332. #define BIT_SHIFT_BCN_HEAD_V1_8197F 0
  4333. #define BIT_MASK_BCN_HEAD_V1_8197F 0xfff
  4334. #define BIT_BCN_HEAD_V1_8197F(x) \
  4335. (((x) & BIT_MASK_BCN_HEAD_V1_8197F) << BIT_SHIFT_BCN_HEAD_V1_8197F)
  4336. #define BITS_BCN_HEAD_V1_8197F \
  4337. (BIT_MASK_BCN_HEAD_V1_8197F << BIT_SHIFT_BCN_HEAD_V1_8197F)
  4338. #define BIT_CLEAR_BCN_HEAD_V1_8197F(x) ((x) & (~BITS_BCN_HEAD_V1_8197F))
  4339. #define BIT_GET_BCN_HEAD_V1_8197F(x) \
  4340. (((x) >> BIT_SHIFT_BCN_HEAD_V1_8197F) & BIT_MASK_BCN_HEAD_V1_8197F)
  4341. #define BIT_SET_BCN_HEAD_V1_8197F(x, v) \
  4342. (BIT_CLEAR_BCN_HEAD_V1_8197F(x) | BIT_BCN_HEAD_V1_8197F(v))
  4343. /* 2 REG_AUTO_LLT_V1_8197F */
  4344. #define BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F 24
  4345. #define BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F 0xff
  4346. #define BIT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x) \
  4347. (((x) & BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F) \
  4348. << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F)
  4349. #define BITS_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F \
  4350. (BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F \
  4351. << BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F)
  4352. #define BIT_CLEAR_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x) \
  4353. ((x) & (~BITS_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F))
  4354. #define BIT_GET_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x) \
  4355. (((x) >> BIT_SHIFT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F) & \
  4356. BIT_MASK_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F)
  4357. #define BIT_SET_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x, v) \
  4358. (BIT_CLEAR_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(x) | \
  4359. BIT_MAX_TX_PKT_FOR_USB_AND_SDIO_V1_8197F(v))
  4360. #define BIT_SHIFT_LLT_FREE_PAGE_V1_8197F 8
  4361. #define BIT_MASK_LLT_FREE_PAGE_V1_8197F 0xffff
  4362. #define BIT_LLT_FREE_PAGE_V1_8197F(x) \
  4363. (((x) & BIT_MASK_LLT_FREE_PAGE_V1_8197F) \
  4364. << BIT_SHIFT_LLT_FREE_PAGE_V1_8197F)
  4365. #define BITS_LLT_FREE_PAGE_V1_8197F \
  4366. (BIT_MASK_LLT_FREE_PAGE_V1_8197F << BIT_SHIFT_LLT_FREE_PAGE_V1_8197F)
  4367. #define BIT_CLEAR_LLT_FREE_PAGE_V1_8197F(x) \
  4368. ((x) & (~BITS_LLT_FREE_PAGE_V1_8197F))
  4369. #define BIT_GET_LLT_FREE_PAGE_V1_8197F(x) \
  4370. (((x) >> BIT_SHIFT_LLT_FREE_PAGE_V1_8197F) & \
  4371. BIT_MASK_LLT_FREE_PAGE_V1_8197F)
  4372. #define BIT_SET_LLT_FREE_PAGE_V1_8197F(x, v) \
  4373. (BIT_CLEAR_LLT_FREE_PAGE_V1_8197F(x) | BIT_LLT_FREE_PAGE_V1_8197F(v))
  4374. #define BIT_SHIFT_BLK_DESC_NUM_8197F 4
  4375. #define BIT_MASK_BLK_DESC_NUM_8197F 0xf
  4376. #define BIT_BLK_DESC_NUM_8197F(x) \
  4377. (((x) & BIT_MASK_BLK_DESC_NUM_8197F) << BIT_SHIFT_BLK_DESC_NUM_8197F)
  4378. #define BITS_BLK_DESC_NUM_8197F \
  4379. (BIT_MASK_BLK_DESC_NUM_8197F << BIT_SHIFT_BLK_DESC_NUM_8197F)
  4380. #define BIT_CLEAR_BLK_DESC_NUM_8197F(x) ((x) & (~BITS_BLK_DESC_NUM_8197F))
  4381. #define BIT_GET_BLK_DESC_NUM_8197F(x) \
  4382. (((x) >> BIT_SHIFT_BLK_DESC_NUM_8197F) & BIT_MASK_BLK_DESC_NUM_8197F)
  4383. #define BIT_SET_BLK_DESC_NUM_8197F(x, v) \
  4384. (BIT_CLEAR_BLK_DESC_NUM_8197F(x) | BIT_BLK_DESC_NUM_8197F(v))
  4385. #define BIT_R_BCN_HEAD_SEL_8197F BIT(3)
  4386. #define BIT_R_EN_BCN_SW_HEAD_SEL_8197F BIT(2)
  4387. #define BIT_LLT_DBG_SEL_8197F BIT(1)
  4388. #define BIT_AUTO_INIT_LLT_V1_8197F BIT(0)
  4389. /* 2 REG_TXDMA_OFFSET_CHK_8197F */
  4390. #define BIT_EM_CHKSUM_FIN_8197F BIT(31)
  4391. #define BIT_EMN_PCIE_DMA_MOD_8197F BIT(30)
  4392. #define BIT_EN_TXQUE_CLR_8197F BIT(29)
  4393. #define BIT_EN_PCIE_FIFO_MODE_8197F BIT(28)
  4394. #define BIT_SHIFT_PG_UNDER_TH_V1_8197F 16
  4395. #define BIT_MASK_PG_UNDER_TH_V1_8197F 0xfff
  4396. #define BIT_PG_UNDER_TH_V1_8197F(x) \
  4397. (((x) & BIT_MASK_PG_UNDER_TH_V1_8197F) \
  4398. << BIT_SHIFT_PG_UNDER_TH_V1_8197F)
  4399. #define BITS_PG_UNDER_TH_V1_8197F \
  4400. (BIT_MASK_PG_UNDER_TH_V1_8197F << BIT_SHIFT_PG_UNDER_TH_V1_8197F)
  4401. #define BIT_CLEAR_PG_UNDER_TH_V1_8197F(x) ((x) & (~BITS_PG_UNDER_TH_V1_8197F))
  4402. #define BIT_GET_PG_UNDER_TH_V1_8197F(x) \
  4403. (((x) >> BIT_SHIFT_PG_UNDER_TH_V1_8197F) & \
  4404. BIT_MASK_PG_UNDER_TH_V1_8197F)
  4405. #define BIT_SET_PG_UNDER_TH_V1_8197F(x, v) \
  4406. (BIT_CLEAR_PG_UNDER_TH_V1_8197F(x) | BIT_PG_UNDER_TH_V1_8197F(v))
  4407. #define BIT_EN_RESET_RESTORE_H2C_8197F BIT(15)
  4408. #define BIT_SDIO_TDE_FINISH_8197F BIT(14)
  4409. #define BIT_SDIO_TXDESC_CHKSUM_EN_8197F BIT(13)
  4410. #define BIT_RST_RDPTR_8197F BIT(12)
  4411. #define BIT_RST_WRPTR_8197F BIT(11)
  4412. #define BIT_CHK_PG_TH_EN_8197F BIT(10)
  4413. #define BIT_DROP_DATA_EN_8197F BIT(9)
  4414. #define BIT_CHECK_OFFSET_EN_8197F BIT(8)
  4415. #define BIT_SHIFT_CHECK_OFFSET_8197F 0
  4416. #define BIT_MASK_CHECK_OFFSET_8197F 0xff
  4417. #define BIT_CHECK_OFFSET_8197F(x) \
  4418. (((x) & BIT_MASK_CHECK_OFFSET_8197F) << BIT_SHIFT_CHECK_OFFSET_8197F)
  4419. #define BITS_CHECK_OFFSET_8197F \
  4420. (BIT_MASK_CHECK_OFFSET_8197F << BIT_SHIFT_CHECK_OFFSET_8197F)
  4421. #define BIT_CLEAR_CHECK_OFFSET_8197F(x) ((x) & (~BITS_CHECK_OFFSET_8197F))
  4422. #define BIT_GET_CHECK_OFFSET_8197F(x) \
  4423. (((x) >> BIT_SHIFT_CHECK_OFFSET_8197F) & BIT_MASK_CHECK_OFFSET_8197F)
  4424. #define BIT_SET_CHECK_OFFSET_8197F(x, v) \
  4425. (BIT_CLEAR_CHECK_OFFSET_8197F(x) | BIT_CHECK_OFFSET_8197F(v))
  4426. /* 2 REG_TXDMA_STATUS_8197F */
  4427. #define BIT_HI_OQT_UDN_8197F BIT(17)
  4428. #define BIT_HI_OQT_OVF_8197F BIT(16)
  4429. #define BIT_PAYLOAD_CHKSUM_ERR_8197F BIT(15)
  4430. #define BIT_PAYLOAD_UDN_8197F BIT(14)
  4431. #define BIT_PAYLOAD_OVF_8197F BIT(13)
  4432. #define BIT_DSC_CHKSUM_FAIL_8197F BIT(12)
  4433. #define BIT_UNKNOWN_QSEL_8197F BIT(11)
  4434. #define BIT_EP_QSEL_DIFF_8197F BIT(10)
  4435. #define BIT_TX_OFFS_UNMATCH_8197F BIT(9)
  4436. #define BIT_TXOQT_UDN_8197F BIT(8)
  4437. #define BIT_TXOQT_OVF_8197F BIT(7)
  4438. #define BIT_TXDMA_SFF_UDN_8197F BIT(6)
  4439. #define BIT_TXDMA_SFF_OVF_8197F BIT(5)
  4440. #define BIT_LLT_NULL_PG_8197F BIT(4)
  4441. #define BIT_PAGE_UDN_8197F BIT(3)
  4442. #define BIT_PAGE_OVF_8197F BIT(2)
  4443. #define BIT_TXFF_PG_UDN_8197F BIT(1)
  4444. #define BIT_TXFF_PG_OVF_8197F BIT(0)
  4445. /* 2 REG_TX_DMA_DBG_8197F */
  4446. /* 2 REG_TQPNT1_8197F */
  4447. #define BIT_SHIFT_HPQ_HIGH_TH_V1_8197F 16
  4448. #define BIT_MASK_HPQ_HIGH_TH_V1_8197F 0xfff
  4449. #define BIT_HPQ_HIGH_TH_V1_8197F(x) \
  4450. (((x) & BIT_MASK_HPQ_HIGH_TH_V1_8197F) \
  4451. << BIT_SHIFT_HPQ_HIGH_TH_V1_8197F)
  4452. #define BITS_HPQ_HIGH_TH_V1_8197F \
  4453. (BIT_MASK_HPQ_HIGH_TH_V1_8197F << BIT_SHIFT_HPQ_HIGH_TH_V1_8197F)
  4454. #define BIT_CLEAR_HPQ_HIGH_TH_V1_8197F(x) ((x) & (~BITS_HPQ_HIGH_TH_V1_8197F))
  4455. #define BIT_GET_HPQ_HIGH_TH_V1_8197F(x) \
  4456. (((x) >> BIT_SHIFT_HPQ_HIGH_TH_V1_8197F) & \
  4457. BIT_MASK_HPQ_HIGH_TH_V1_8197F)
  4458. #define BIT_SET_HPQ_HIGH_TH_V1_8197F(x, v) \
  4459. (BIT_CLEAR_HPQ_HIGH_TH_V1_8197F(x) | BIT_HPQ_HIGH_TH_V1_8197F(v))
  4460. #define BIT_SHIFT_HPQ_LOW_TH_V1_8197F 0
  4461. #define BIT_MASK_HPQ_LOW_TH_V1_8197F 0xfff
  4462. #define BIT_HPQ_LOW_TH_V1_8197F(x) \
  4463. (((x) & BIT_MASK_HPQ_LOW_TH_V1_8197F) << BIT_SHIFT_HPQ_LOW_TH_V1_8197F)
  4464. #define BITS_HPQ_LOW_TH_V1_8197F \
  4465. (BIT_MASK_HPQ_LOW_TH_V1_8197F << BIT_SHIFT_HPQ_LOW_TH_V1_8197F)
  4466. #define BIT_CLEAR_HPQ_LOW_TH_V1_8197F(x) ((x) & (~BITS_HPQ_LOW_TH_V1_8197F))
  4467. #define BIT_GET_HPQ_LOW_TH_V1_8197F(x) \
  4468. (((x) >> BIT_SHIFT_HPQ_LOW_TH_V1_8197F) & BIT_MASK_HPQ_LOW_TH_V1_8197F)
  4469. #define BIT_SET_HPQ_LOW_TH_V1_8197F(x, v) \
  4470. (BIT_CLEAR_HPQ_LOW_TH_V1_8197F(x) | BIT_HPQ_LOW_TH_V1_8197F(v))
  4471. /* 2 REG_TQPNT2_8197F */
  4472. #define BIT_SHIFT_NPQ_HIGH_TH_V1_8197F 16
  4473. #define BIT_MASK_NPQ_HIGH_TH_V1_8197F 0xfff
  4474. #define BIT_NPQ_HIGH_TH_V1_8197F(x) \
  4475. (((x) & BIT_MASK_NPQ_HIGH_TH_V1_8197F) \
  4476. << BIT_SHIFT_NPQ_HIGH_TH_V1_8197F)
  4477. #define BITS_NPQ_HIGH_TH_V1_8197F \
  4478. (BIT_MASK_NPQ_HIGH_TH_V1_8197F << BIT_SHIFT_NPQ_HIGH_TH_V1_8197F)
  4479. #define BIT_CLEAR_NPQ_HIGH_TH_V1_8197F(x) ((x) & (~BITS_NPQ_HIGH_TH_V1_8197F))
  4480. #define BIT_GET_NPQ_HIGH_TH_V1_8197F(x) \
  4481. (((x) >> BIT_SHIFT_NPQ_HIGH_TH_V1_8197F) & \
  4482. BIT_MASK_NPQ_HIGH_TH_V1_8197F)
  4483. #define BIT_SET_NPQ_HIGH_TH_V1_8197F(x, v) \
  4484. (BIT_CLEAR_NPQ_HIGH_TH_V1_8197F(x) | BIT_NPQ_HIGH_TH_V1_8197F(v))
  4485. #define BIT_SHIFT_NPQ_LOW_TH_V1_8197F 0
  4486. #define BIT_MASK_NPQ_LOW_TH_V1_8197F 0xfff
  4487. #define BIT_NPQ_LOW_TH_V1_8197F(x) \
  4488. (((x) & BIT_MASK_NPQ_LOW_TH_V1_8197F) << BIT_SHIFT_NPQ_LOW_TH_V1_8197F)
  4489. #define BITS_NPQ_LOW_TH_V1_8197F \
  4490. (BIT_MASK_NPQ_LOW_TH_V1_8197F << BIT_SHIFT_NPQ_LOW_TH_V1_8197F)
  4491. #define BIT_CLEAR_NPQ_LOW_TH_V1_8197F(x) ((x) & (~BITS_NPQ_LOW_TH_V1_8197F))
  4492. #define BIT_GET_NPQ_LOW_TH_V1_8197F(x) \
  4493. (((x) >> BIT_SHIFT_NPQ_LOW_TH_V1_8197F) & BIT_MASK_NPQ_LOW_TH_V1_8197F)
  4494. #define BIT_SET_NPQ_LOW_TH_V1_8197F(x, v) \
  4495. (BIT_CLEAR_NPQ_LOW_TH_V1_8197F(x) | BIT_NPQ_LOW_TH_V1_8197F(v))
  4496. /* 2 REG_TQPNT3_8197F */
  4497. #define BIT_SHIFT_LPQ_HIGH_TH_V1_8197F 16
  4498. #define BIT_MASK_LPQ_HIGH_TH_V1_8197F 0xfff
  4499. #define BIT_LPQ_HIGH_TH_V1_8197F(x) \
  4500. (((x) & BIT_MASK_LPQ_HIGH_TH_V1_8197F) \
  4501. << BIT_SHIFT_LPQ_HIGH_TH_V1_8197F)
  4502. #define BITS_LPQ_HIGH_TH_V1_8197F \
  4503. (BIT_MASK_LPQ_HIGH_TH_V1_8197F << BIT_SHIFT_LPQ_HIGH_TH_V1_8197F)
  4504. #define BIT_CLEAR_LPQ_HIGH_TH_V1_8197F(x) ((x) & (~BITS_LPQ_HIGH_TH_V1_8197F))
  4505. #define BIT_GET_LPQ_HIGH_TH_V1_8197F(x) \
  4506. (((x) >> BIT_SHIFT_LPQ_HIGH_TH_V1_8197F) & \
  4507. BIT_MASK_LPQ_HIGH_TH_V1_8197F)
  4508. #define BIT_SET_LPQ_HIGH_TH_V1_8197F(x, v) \
  4509. (BIT_CLEAR_LPQ_HIGH_TH_V1_8197F(x) | BIT_LPQ_HIGH_TH_V1_8197F(v))
  4510. #define BIT_SHIFT_LPQ_LOW_TH_V1_8197F 0
  4511. #define BIT_MASK_LPQ_LOW_TH_V1_8197F 0xfff
  4512. #define BIT_LPQ_LOW_TH_V1_8197F(x) \
  4513. (((x) & BIT_MASK_LPQ_LOW_TH_V1_8197F) << BIT_SHIFT_LPQ_LOW_TH_V1_8197F)
  4514. #define BITS_LPQ_LOW_TH_V1_8197F \
  4515. (BIT_MASK_LPQ_LOW_TH_V1_8197F << BIT_SHIFT_LPQ_LOW_TH_V1_8197F)
  4516. #define BIT_CLEAR_LPQ_LOW_TH_V1_8197F(x) ((x) & (~BITS_LPQ_LOW_TH_V1_8197F))
  4517. #define BIT_GET_LPQ_LOW_TH_V1_8197F(x) \
  4518. (((x) >> BIT_SHIFT_LPQ_LOW_TH_V1_8197F) & BIT_MASK_LPQ_LOW_TH_V1_8197F)
  4519. #define BIT_SET_LPQ_LOW_TH_V1_8197F(x, v) \
  4520. (BIT_CLEAR_LPQ_LOW_TH_V1_8197F(x) | BIT_LPQ_LOW_TH_V1_8197F(v))
  4521. /* 2 REG_TQPNT4_8197F */
  4522. #define BIT_SHIFT_EXQ_HIGH_TH_V1_8197F 16
  4523. #define BIT_MASK_EXQ_HIGH_TH_V1_8197F 0xfff
  4524. #define BIT_EXQ_HIGH_TH_V1_8197F(x) \
  4525. (((x) & BIT_MASK_EXQ_HIGH_TH_V1_8197F) \
  4526. << BIT_SHIFT_EXQ_HIGH_TH_V1_8197F)
  4527. #define BITS_EXQ_HIGH_TH_V1_8197F \
  4528. (BIT_MASK_EXQ_HIGH_TH_V1_8197F << BIT_SHIFT_EXQ_HIGH_TH_V1_8197F)
  4529. #define BIT_CLEAR_EXQ_HIGH_TH_V1_8197F(x) ((x) & (~BITS_EXQ_HIGH_TH_V1_8197F))
  4530. #define BIT_GET_EXQ_HIGH_TH_V1_8197F(x) \
  4531. (((x) >> BIT_SHIFT_EXQ_HIGH_TH_V1_8197F) & \
  4532. BIT_MASK_EXQ_HIGH_TH_V1_8197F)
  4533. #define BIT_SET_EXQ_HIGH_TH_V1_8197F(x, v) \
  4534. (BIT_CLEAR_EXQ_HIGH_TH_V1_8197F(x) | BIT_EXQ_HIGH_TH_V1_8197F(v))
  4535. #define BIT_SHIFT_EXQ_LOW_TH_V1_8197F 0
  4536. #define BIT_MASK_EXQ_LOW_TH_V1_8197F 0xfff
  4537. #define BIT_EXQ_LOW_TH_V1_8197F(x) \
  4538. (((x) & BIT_MASK_EXQ_LOW_TH_V1_8197F) << BIT_SHIFT_EXQ_LOW_TH_V1_8197F)
  4539. #define BITS_EXQ_LOW_TH_V1_8197F \
  4540. (BIT_MASK_EXQ_LOW_TH_V1_8197F << BIT_SHIFT_EXQ_LOW_TH_V1_8197F)
  4541. #define BIT_CLEAR_EXQ_LOW_TH_V1_8197F(x) ((x) & (~BITS_EXQ_LOW_TH_V1_8197F))
  4542. #define BIT_GET_EXQ_LOW_TH_V1_8197F(x) \
  4543. (((x) >> BIT_SHIFT_EXQ_LOW_TH_V1_8197F) & BIT_MASK_EXQ_LOW_TH_V1_8197F)
  4544. #define BIT_SET_EXQ_LOW_TH_V1_8197F(x, v) \
  4545. (BIT_CLEAR_EXQ_LOW_TH_V1_8197F(x) | BIT_EXQ_LOW_TH_V1_8197F(v))
  4546. /* 2 REG_RQPN_CTRL_1_8197F */
  4547. #define BIT_SHIFT_TXPKTNUM_H_8197F 16
  4548. #define BIT_MASK_TXPKTNUM_H_8197F 0xffff
  4549. #define BIT_TXPKTNUM_H_8197F(x) \
  4550. (((x) & BIT_MASK_TXPKTNUM_H_8197F) << BIT_SHIFT_TXPKTNUM_H_8197F)
  4551. #define BITS_TXPKTNUM_H_8197F \
  4552. (BIT_MASK_TXPKTNUM_H_8197F << BIT_SHIFT_TXPKTNUM_H_8197F)
  4553. #define BIT_CLEAR_TXPKTNUM_H_8197F(x) ((x) & (~BITS_TXPKTNUM_H_8197F))
  4554. #define BIT_GET_TXPKTNUM_H_8197F(x) \
  4555. (((x) >> BIT_SHIFT_TXPKTNUM_H_8197F) & BIT_MASK_TXPKTNUM_H_8197F)
  4556. #define BIT_SET_TXPKTNUM_H_8197F(x, v) \
  4557. (BIT_CLEAR_TXPKTNUM_H_8197F(x) | BIT_TXPKTNUM_H_8197F(v))
  4558. #define BIT_SHIFT_TXPKTNUM_H_V1_8197F 0
  4559. #define BIT_MASK_TXPKTNUM_H_V1_8197F 0xffff
  4560. #define BIT_TXPKTNUM_H_V1_8197F(x) \
  4561. (((x) & BIT_MASK_TXPKTNUM_H_V1_8197F) << BIT_SHIFT_TXPKTNUM_H_V1_8197F)
  4562. #define BITS_TXPKTNUM_H_V1_8197F \
  4563. (BIT_MASK_TXPKTNUM_H_V1_8197F << BIT_SHIFT_TXPKTNUM_H_V1_8197F)
  4564. #define BIT_CLEAR_TXPKTNUM_H_V1_8197F(x) ((x) & (~BITS_TXPKTNUM_H_V1_8197F))
  4565. #define BIT_GET_TXPKTNUM_H_V1_8197F(x) \
  4566. (((x) >> BIT_SHIFT_TXPKTNUM_H_V1_8197F) & BIT_MASK_TXPKTNUM_H_V1_8197F)
  4567. #define BIT_SET_TXPKTNUM_H_V1_8197F(x, v) \
  4568. (BIT_CLEAR_TXPKTNUM_H_V1_8197F(x) | BIT_TXPKTNUM_H_V1_8197F(v))
  4569. /* 2 REG_RQPN_CTRL_2_8197F */
  4570. #define BIT_LD_RQPN_8197F BIT(31)
  4571. #define BIT_EXQ_PUBLIC_DIS_V1_8197F BIT(19)
  4572. #define BIT_NPQ_PUBLIC_DIS_V1_8197F BIT(18)
  4573. #define BIT_LPQ_PUBLIC_DIS_V1_8197F BIT(17)
  4574. #define BIT_HPQ_PUBLIC_DIS_V1_8197F BIT(16)
  4575. /* 2 REG_FIFOPAGE_INFO_1_8197F */
  4576. #define BIT_SHIFT_HPQ_AVAL_PG_V1_8197F 16
  4577. #define BIT_MASK_HPQ_AVAL_PG_V1_8197F 0xfff
  4578. #define BIT_HPQ_AVAL_PG_V1_8197F(x) \
  4579. (((x) & BIT_MASK_HPQ_AVAL_PG_V1_8197F) \
  4580. << BIT_SHIFT_HPQ_AVAL_PG_V1_8197F)
  4581. #define BITS_HPQ_AVAL_PG_V1_8197F \
  4582. (BIT_MASK_HPQ_AVAL_PG_V1_8197F << BIT_SHIFT_HPQ_AVAL_PG_V1_8197F)
  4583. #define BIT_CLEAR_HPQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_HPQ_AVAL_PG_V1_8197F))
  4584. #define BIT_GET_HPQ_AVAL_PG_V1_8197F(x) \
  4585. (((x) >> BIT_SHIFT_HPQ_AVAL_PG_V1_8197F) & \
  4586. BIT_MASK_HPQ_AVAL_PG_V1_8197F)
  4587. #define BIT_SET_HPQ_AVAL_PG_V1_8197F(x, v) \
  4588. (BIT_CLEAR_HPQ_AVAL_PG_V1_8197F(x) | BIT_HPQ_AVAL_PG_V1_8197F(v))
  4589. #define BIT_SHIFT_HPQ_V1_8197F 0
  4590. #define BIT_MASK_HPQ_V1_8197F 0xfff
  4591. #define BIT_HPQ_V1_8197F(x) \
  4592. (((x) & BIT_MASK_HPQ_V1_8197F) << BIT_SHIFT_HPQ_V1_8197F)
  4593. #define BITS_HPQ_V1_8197F (BIT_MASK_HPQ_V1_8197F << BIT_SHIFT_HPQ_V1_8197F)
  4594. #define BIT_CLEAR_HPQ_V1_8197F(x) ((x) & (~BITS_HPQ_V1_8197F))
  4595. #define BIT_GET_HPQ_V1_8197F(x) \
  4596. (((x) >> BIT_SHIFT_HPQ_V1_8197F) & BIT_MASK_HPQ_V1_8197F)
  4597. #define BIT_SET_HPQ_V1_8197F(x, v) \
  4598. (BIT_CLEAR_HPQ_V1_8197F(x) | BIT_HPQ_V1_8197F(v))
  4599. /* 2 REG_FIFOPAGE_INFO_2_8197F */
  4600. #define BIT_SHIFT_LPQ_AVAL_PG_V1_8197F 16
  4601. #define BIT_MASK_LPQ_AVAL_PG_V1_8197F 0xfff
  4602. #define BIT_LPQ_AVAL_PG_V1_8197F(x) \
  4603. (((x) & BIT_MASK_LPQ_AVAL_PG_V1_8197F) \
  4604. << BIT_SHIFT_LPQ_AVAL_PG_V1_8197F)
  4605. #define BITS_LPQ_AVAL_PG_V1_8197F \
  4606. (BIT_MASK_LPQ_AVAL_PG_V1_8197F << BIT_SHIFT_LPQ_AVAL_PG_V1_8197F)
  4607. #define BIT_CLEAR_LPQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_LPQ_AVAL_PG_V1_8197F))
  4608. #define BIT_GET_LPQ_AVAL_PG_V1_8197F(x) \
  4609. (((x) >> BIT_SHIFT_LPQ_AVAL_PG_V1_8197F) & \
  4610. BIT_MASK_LPQ_AVAL_PG_V1_8197F)
  4611. #define BIT_SET_LPQ_AVAL_PG_V1_8197F(x, v) \
  4612. (BIT_CLEAR_LPQ_AVAL_PG_V1_8197F(x) | BIT_LPQ_AVAL_PG_V1_8197F(v))
  4613. #define BIT_SHIFT_LPQ_V1_8197F 0
  4614. #define BIT_MASK_LPQ_V1_8197F 0xfff
  4615. #define BIT_LPQ_V1_8197F(x) \
  4616. (((x) & BIT_MASK_LPQ_V1_8197F) << BIT_SHIFT_LPQ_V1_8197F)
  4617. #define BITS_LPQ_V1_8197F (BIT_MASK_LPQ_V1_8197F << BIT_SHIFT_LPQ_V1_8197F)
  4618. #define BIT_CLEAR_LPQ_V1_8197F(x) ((x) & (~BITS_LPQ_V1_8197F))
  4619. #define BIT_GET_LPQ_V1_8197F(x) \
  4620. (((x) >> BIT_SHIFT_LPQ_V1_8197F) & BIT_MASK_LPQ_V1_8197F)
  4621. #define BIT_SET_LPQ_V1_8197F(x, v) \
  4622. (BIT_CLEAR_LPQ_V1_8197F(x) | BIT_LPQ_V1_8197F(v))
  4623. /* 2 REG_FIFOPAGE_INFO_3_8197F */
  4624. #define BIT_SHIFT_NPQ_AVAL_PG_V1_8197F 16
  4625. #define BIT_MASK_NPQ_AVAL_PG_V1_8197F 0xfff
  4626. #define BIT_NPQ_AVAL_PG_V1_8197F(x) \
  4627. (((x) & BIT_MASK_NPQ_AVAL_PG_V1_8197F) \
  4628. << BIT_SHIFT_NPQ_AVAL_PG_V1_8197F)
  4629. #define BITS_NPQ_AVAL_PG_V1_8197F \
  4630. (BIT_MASK_NPQ_AVAL_PG_V1_8197F << BIT_SHIFT_NPQ_AVAL_PG_V1_8197F)
  4631. #define BIT_CLEAR_NPQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_NPQ_AVAL_PG_V1_8197F))
  4632. #define BIT_GET_NPQ_AVAL_PG_V1_8197F(x) \
  4633. (((x) >> BIT_SHIFT_NPQ_AVAL_PG_V1_8197F) & \
  4634. BIT_MASK_NPQ_AVAL_PG_V1_8197F)
  4635. #define BIT_SET_NPQ_AVAL_PG_V1_8197F(x, v) \
  4636. (BIT_CLEAR_NPQ_AVAL_PG_V1_8197F(x) | BIT_NPQ_AVAL_PG_V1_8197F(v))
  4637. #define BIT_SHIFT_NPQ_V1_8197F 0
  4638. #define BIT_MASK_NPQ_V1_8197F 0xfff
  4639. #define BIT_NPQ_V1_8197F(x) \
  4640. (((x) & BIT_MASK_NPQ_V1_8197F) << BIT_SHIFT_NPQ_V1_8197F)
  4641. #define BITS_NPQ_V1_8197F (BIT_MASK_NPQ_V1_8197F << BIT_SHIFT_NPQ_V1_8197F)
  4642. #define BIT_CLEAR_NPQ_V1_8197F(x) ((x) & (~BITS_NPQ_V1_8197F))
  4643. #define BIT_GET_NPQ_V1_8197F(x) \
  4644. (((x) >> BIT_SHIFT_NPQ_V1_8197F) & BIT_MASK_NPQ_V1_8197F)
  4645. #define BIT_SET_NPQ_V1_8197F(x, v) \
  4646. (BIT_CLEAR_NPQ_V1_8197F(x) | BIT_NPQ_V1_8197F(v))
  4647. /* 2 REG_FIFOPAGE_INFO_4_8197F */
  4648. #define BIT_SHIFT_EXQ_AVAL_PG_V1_8197F 16
  4649. #define BIT_MASK_EXQ_AVAL_PG_V1_8197F 0xfff
  4650. #define BIT_EXQ_AVAL_PG_V1_8197F(x) \
  4651. (((x) & BIT_MASK_EXQ_AVAL_PG_V1_8197F) \
  4652. << BIT_SHIFT_EXQ_AVAL_PG_V1_8197F)
  4653. #define BITS_EXQ_AVAL_PG_V1_8197F \
  4654. (BIT_MASK_EXQ_AVAL_PG_V1_8197F << BIT_SHIFT_EXQ_AVAL_PG_V1_8197F)
  4655. #define BIT_CLEAR_EXQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_EXQ_AVAL_PG_V1_8197F))
  4656. #define BIT_GET_EXQ_AVAL_PG_V1_8197F(x) \
  4657. (((x) >> BIT_SHIFT_EXQ_AVAL_PG_V1_8197F) & \
  4658. BIT_MASK_EXQ_AVAL_PG_V1_8197F)
  4659. #define BIT_SET_EXQ_AVAL_PG_V1_8197F(x, v) \
  4660. (BIT_CLEAR_EXQ_AVAL_PG_V1_8197F(x) | BIT_EXQ_AVAL_PG_V1_8197F(v))
  4661. #define BIT_SHIFT_EXQ_V1_8197F 0
  4662. #define BIT_MASK_EXQ_V1_8197F 0xfff
  4663. #define BIT_EXQ_V1_8197F(x) \
  4664. (((x) & BIT_MASK_EXQ_V1_8197F) << BIT_SHIFT_EXQ_V1_8197F)
  4665. #define BITS_EXQ_V1_8197F (BIT_MASK_EXQ_V1_8197F << BIT_SHIFT_EXQ_V1_8197F)
  4666. #define BIT_CLEAR_EXQ_V1_8197F(x) ((x) & (~BITS_EXQ_V1_8197F))
  4667. #define BIT_GET_EXQ_V1_8197F(x) \
  4668. (((x) >> BIT_SHIFT_EXQ_V1_8197F) & BIT_MASK_EXQ_V1_8197F)
  4669. #define BIT_SET_EXQ_V1_8197F(x, v) \
  4670. (BIT_CLEAR_EXQ_V1_8197F(x) | BIT_EXQ_V1_8197F(v))
  4671. /* 2 REG_FIFOPAGE_INFO_5_8197F */
  4672. #define BIT_SHIFT_PUBQ_AVAL_PG_V1_8197F 16
  4673. #define BIT_MASK_PUBQ_AVAL_PG_V1_8197F 0xfff
  4674. #define BIT_PUBQ_AVAL_PG_V1_8197F(x) \
  4675. (((x) & BIT_MASK_PUBQ_AVAL_PG_V1_8197F) \
  4676. << BIT_SHIFT_PUBQ_AVAL_PG_V1_8197F)
  4677. #define BITS_PUBQ_AVAL_PG_V1_8197F \
  4678. (BIT_MASK_PUBQ_AVAL_PG_V1_8197F << BIT_SHIFT_PUBQ_AVAL_PG_V1_8197F)
  4679. #define BIT_CLEAR_PUBQ_AVAL_PG_V1_8197F(x) ((x) & (~BITS_PUBQ_AVAL_PG_V1_8197F))
  4680. #define BIT_GET_PUBQ_AVAL_PG_V1_8197F(x) \
  4681. (((x) >> BIT_SHIFT_PUBQ_AVAL_PG_V1_8197F) & \
  4682. BIT_MASK_PUBQ_AVAL_PG_V1_8197F)
  4683. #define BIT_SET_PUBQ_AVAL_PG_V1_8197F(x, v) \
  4684. (BIT_CLEAR_PUBQ_AVAL_PG_V1_8197F(x) | BIT_PUBQ_AVAL_PG_V1_8197F(v))
  4685. #define BIT_SHIFT_PUBQ_V1_8197F 0
  4686. #define BIT_MASK_PUBQ_V1_8197F 0xfff
  4687. #define BIT_PUBQ_V1_8197F(x) \
  4688. (((x) & BIT_MASK_PUBQ_V1_8197F) << BIT_SHIFT_PUBQ_V1_8197F)
  4689. #define BITS_PUBQ_V1_8197F (BIT_MASK_PUBQ_V1_8197F << BIT_SHIFT_PUBQ_V1_8197F)
  4690. #define BIT_CLEAR_PUBQ_V1_8197F(x) ((x) & (~BITS_PUBQ_V1_8197F))
  4691. #define BIT_GET_PUBQ_V1_8197F(x) \
  4692. (((x) >> BIT_SHIFT_PUBQ_V1_8197F) & BIT_MASK_PUBQ_V1_8197F)
  4693. #define BIT_SET_PUBQ_V1_8197F(x, v) \
  4694. (BIT_CLEAR_PUBQ_V1_8197F(x) | BIT_PUBQ_V1_8197F(v))
  4695. /* 2 REG_H2C_HEAD_8197F */
  4696. #define BIT_SHIFT_H2C_HEAD_8197F 0
  4697. #define BIT_MASK_H2C_HEAD_8197F 0x3ffff
  4698. #define BIT_H2C_HEAD_8197F(x) \
  4699. (((x) & BIT_MASK_H2C_HEAD_8197F) << BIT_SHIFT_H2C_HEAD_8197F)
  4700. #define BITS_H2C_HEAD_8197F \
  4701. (BIT_MASK_H2C_HEAD_8197F << BIT_SHIFT_H2C_HEAD_8197F)
  4702. #define BIT_CLEAR_H2C_HEAD_8197F(x) ((x) & (~BITS_H2C_HEAD_8197F))
  4703. #define BIT_GET_H2C_HEAD_8197F(x) \
  4704. (((x) >> BIT_SHIFT_H2C_HEAD_8197F) & BIT_MASK_H2C_HEAD_8197F)
  4705. #define BIT_SET_H2C_HEAD_8197F(x, v) \
  4706. (BIT_CLEAR_H2C_HEAD_8197F(x) | BIT_H2C_HEAD_8197F(v))
  4707. /* 2 REG_H2C_TAIL_8197F */
  4708. #define BIT_SHIFT_H2C_TAIL_8197F 0
  4709. #define BIT_MASK_H2C_TAIL_8197F 0x3ffff
  4710. #define BIT_H2C_TAIL_8197F(x) \
  4711. (((x) & BIT_MASK_H2C_TAIL_8197F) << BIT_SHIFT_H2C_TAIL_8197F)
  4712. #define BITS_H2C_TAIL_8197F \
  4713. (BIT_MASK_H2C_TAIL_8197F << BIT_SHIFT_H2C_TAIL_8197F)
  4714. #define BIT_CLEAR_H2C_TAIL_8197F(x) ((x) & (~BITS_H2C_TAIL_8197F))
  4715. #define BIT_GET_H2C_TAIL_8197F(x) \
  4716. (((x) >> BIT_SHIFT_H2C_TAIL_8197F) & BIT_MASK_H2C_TAIL_8197F)
  4717. #define BIT_SET_H2C_TAIL_8197F(x, v) \
  4718. (BIT_CLEAR_H2C_TAIL_8197F(x) | BIT_H2C_TAIL_8197F(v))
  4719. /* 2 REG_H2C_READ_ADDR_8197F */
  4720. #define BIT_SHIFT_H2C_READ_ADDR_8197F 0
  4721. #define BIT_MASK_H2C_READ_ADDR_8197F 0x3ffff
  4722. #define BIT_H2C_READ_ADDR_8197F(x) \
  4723. (((x) & BIT_MASK_H2C_READ_ADDR_8197F) << BIT_SHIFT_H2C_READ_ADDR_8197F)
  4724. #define BITS_H2C_READ_ADDR_8197F \
  4725. (BIT_MASK_H2C_READ_ADDR_8197F << BIT_SHIFT_H2C_READ_ADDR_8197F)
  4726. #define BIT_CLEAR_H2C_READ_ADDR_8197F(x) ((x) & (~BITS_H2C_READ_ADDR_8197F))
  4727. #define BIT_GET_H2C_READ_ADDR_8197F(x) \
  4728. (((x) >> BIT_SHIFT_H2C_READ_ADDR_8197F) & BIT_MASK_H2C_READ_ADDR_8197F)
  4729. #define BIT_SET_H2C_READ_ADDR_8197F(x, v) \
  4730. (BIT_CLEAR_H2C_READ_ADDR_8197F(x) | BIT_H2C_READ_ADDR_8197F(v))
  4731. /* 2 REG_H2C_WR_ADDR_8197F */
  4732. #define BIT_SHIFT_H2C_WR_ADDR_8197F 0
  4733. #define BIT_MASK_H2C_WR_ADDR_8197F 0x3ffff
  4734. #define BIT_H2C_WR_ADDR_8197F(x) \
  4735. (((x) & BIT_MASK_H2C_WR_ADDR_8197F) << BIT_SHIFT_H2C_WR_ADDR_8197F)
  4736. #define BITS_H2C_WR_ADDR_8197F \
  4737. (BIT_MASK_H2C_WR_ADDR_8197F << BIT_SHIFT_H2C_WR_ADDR_8197F)
  4738. #define BIT_CLEAR_H2C_WR_ADDR_8197F(x) ((x) & (~BITS_H2C_WR_ADDR_8197F))
  4739. #define BIT_GET_H2C_WR_ADDR_8197F(x) \
  4740. (((x) >> BIT_SHIFT_H2C_WR_ADDR_8197F) & BIT_MASK_H2C_WR_ADDR_8197F)
  4741. #define BIT_SET_H2C_WR_ADDR_8197F(x, v) \
  4742. (BIT_CLEAR_H2C_WR_ADDR_8197F(x) | BIT_H2C_WR_ADDR_8197F(v))
  4743. /* 2 REG_H2C_INFO_8197F */
  4744. #define BIT_EXQ_EN_PUBLIC_LIMIT_8197F BIT(11)
  4745. #define BIT_NPQ_EN_PUBLIC_LIMIT_8197F BIT(10)
  4746. #define BIT_LPQ_EN_PUBLIC_LIMIT_8197F BIT(9)
  4747. #define BIT_HPQ_EN_PUBLIC_LIMIT_8197F BIT(8)
  4748. #define BIT_H2C_SPACE_VLD_8197F BIT(3)
  4749. #define BIT_H2C_WR_ADDR_RST_8197F BIT(2)
  4750. #define BIT_SHIFT_H2C_LEN_SEL_8197F 0
  4751. #define BIT_MASK_H2C_LEN_SEL_8197F 0x3
  4752. #define BIT_H2C_LEN_SEL_8197F(x) \
  4753. (((x) & BIT_MASK_H2C_LEN_SEL_8197F) << BIT_SHIFT_H2C_LEN_SEL_8197F)
  4754. #define BITS_H2C_LEN_SEL_8197F \
  4755. (BIT_MASK_H2C_LEN_SEL_8197F << BIT_SHIFT_H2C_LEN_SEL_8197F)
  4756. #define BIT_CLEAR_H2C_LEN_SEL_8197F(x) ((x) & (~BITS_H2C_LEN_SEL_8197F))
  4757. #define BIT_GET_H2C_LEN_SEL_8197F(x) \
  4758. (((x) >> BIT_SHIFT_H2C_LEN_SEL_8197F) & BIT_MASK_H2C_LEN_SEL_8197F)
  4759. #define BIT_SET_H2C_LEN_SEL_8197F(x, v) \
  4760. (BIT_CLEAR_H2C_LEN_SEL_8197F(x) | BIT_H2C_LEN_SEL_8197F(v))
  4761. #define BIT_SHIFT_VI_PUB_LIMIT_8197F 16
  4762. #define BIT_MASK_VI_PUB_LIMIT_8197F 0xfff
  4763. #define BIT_VI_PUB_LIMIT_8197F(x) \
  4764. (((x) & BIT_MASK_VI_PUB_LIMIT_8197F) << BIT_SHIFT_VI_PUB_LIMIT_8197F)
  4765. #define BITS_VI_PUB_LIMIT_8197F \
  4766. (BIT_MASK_VI_PUB_LIMIT_8197F << BIT_SHIFT_VI_PUB_LIMIT_8197F)
  4767. #define BIT_CLEAR_VI_PUB_LIMIT_8197F(x) ((x) & (~BITS_VI_PUB_LIMIT_8197F))
  4768. #define BIT_GET_VI_PUB_LIMIT_8197F(x) \
  4769. (((x) >> BIT_SHIFT_VI_PUB_LIMIT_8197F) & BIT_MASK_VI_PUB_LIMIT_8197F)
  4770. #define BIT_SET_VI_PUB_LIMIT_8197F(x, v) \
  4771. (BIT_CLEAR_VI_PUB_LIMIT_8197F(x) | BIT_VI_PUB_LIMIT_8197F(v))
  4772. #define BIT_SHIFT_VO_PUB_LIMIT_8197F 0
  4773. #define BIT_MASK_VO_PUB_LIMIT_8197F 0xfff
  4774. #define BIT_VO_PUB_LIMIT_8197F(x) \
  4775. (((x) & BIT_MASK_VO_PUB_LIMIT_8197F) << BIT_SHIFT_VO_PUB_LIMIT_8197F)
  4776. #define BITS_VO_PUB_LIMIT_8197F \
  4777. (BIT_MASK_VO_PUB_LIMIT_8197F << BIT_SHIFT_VO_PUB_LIMIT_8197F)
  4778. #define BIT_CLEAR_VO_PUB_LIMIT_8197F(x) ((x) & (~BITS_VO_PUB_LIMIT_8197F))
  4779. #define BIT_GET_VO_PUB_LIMIT_8197F(x) \
  4780. (((x) >> BIT_SHIFT_VO_PUB_LIMIT_8197F) & BIT_MASK_VO_PUB_LIMIT_8197F)
  4781. #define BIT_SET_VO_PUB_LIMIT_8197F(x, v) \
  4782. (BIT_CLEAR_VO_PUB_LIMIT_8197F(x) | BIT_VO_PUB_LIMIT_8197F(v))
  4783. #define BIT_SHIFT_BK_PUB_LIMIT_8197F 16
  4784. #define BIT_MASK_BK_PUB_LIMIT_8197F 0xfff
  4785. #define BIT_BK_PUB_LIMIT_8197F(x) \
  4786. (((x) & BIT_MASK_BK_PUB_LIMIT_8197F) << BIT_SHIFT_BK_PUB_LIMIT_8197F)
  4787. #define BITS_BK_PUB_LIMIT_8197F \
  4788. (BIT_MASK_BK_PUB_LIMIT_8197F << BIT_SHIFT_BK_PUB_LIMIT_8197F)
  4789. #define BIT_CLEAR_BK_PUB_LIMIT_8197F(x) ((x) & (~BITS_BK_PUB_LIMIT_8197F))
  4790. #define BIT_GET_BK_PUB_LIMIT_8197F(x) \
  4791. (((x) >> BIT_SHIFT_BK_PUB_LIMIT_8197F) & BIT_MASK_BK_PUB_LIMIT_8197F)
  4792. #define BIT_SET_BK_PUB_LIMIT_8197F(x, v) \
  4793. (BIT_CLEAR_BK_PUB_LIMIT_8197F(x) | BIT_BK_PUB_LIMIT_8197F(v))
  4794. #define BIT_SHIFT_BE_PUB_LIMIT_8197F 0
  4795. #define BIT_MASK_BE_PUB_LIMIT_8197F 0xfff
  4796. #define BIT_BE_PUB_LIMIT_8197F(x) \
  4797. (((x) & BIT_MASK_BE_PUB_LIMIT_8197F) << BIT_SHIFT_BE_PUB_LIMIT_8197F)
  4798. #define BITS_BE_PUB_LIMIT_8197F \
  4799. (BIT_MASK_BE_PUB_LIMIT_8197F << BIT_SHIFT_BE_PUB_LIMIT_8197F)
  4800. #define BIT_CLEAR_BE_PUB_LIMIT_8197F(x) ((x) & (~BITS_BE_PUB_LIMIT_8197F))
  4801. #define BIT_GET_BE_PUB_LIMIT_8197F(x) \
  4802. (((x) >> BIT_SHIFT_BE_PUB_LIMIT_8197F) & BIT_MASK_BE_PUB_LIMIT_8197F)
  4803. #define BIT_SET_BE_PUB_LIMIT_8197F(x, v) \
  4804. (BIT_CLEAR_BE_PUB_LIMIT_8197F(x) | BIT_BE_PUB_LIMIT_8197F(v))
  4805. /* 2 REG_RXDMA_AGG_PG_TH_8197F */
  4806. #define BIT_DMA_STORE_MODE_8197F BIT(31)
  4807. #define BIT_EN_FW_ADD_8197F BIT(30)
  4808. #define BIT_EN_PRE_CALC_8197F BIT(29)
  4809. #define BIT_RXAGG_SW_EN_8197F BIT(28)
  4810. #define BIT_SHIFT_PKT_NUM_WOL_8197F 16
  4811. #define BIT_MASK_PKT_NUM_WOL_8197F 0xff
  4812. #define BIT_PKT_NUM_WOL_8197F(x) \
  4813. (((x) & BIT_MASK_PKT_NUM_WOL_8197F) << BIT_SHIFT_PKT_NUM_WOL_8197F)
  4814. #define BITS_PKT_NUM_WOL_8197F \
  4815. (BIT_MASK_PKT_NUM_WOL_8197F << BIT_SHIFT_PKT_NUM_WOL_8197F)
  4816. #define BIT_CLEAR_PKT_NUM_WOL_8197F(x) ((x) & (~BITS_PKT_NUM_WOL_8197F))
  4817. #define BIT_GET_PKT_NUM_WOL_8197F(x) \
  4818. (((x) >> BIT_SHIFT_PKT_NUM_WOL_8197F) & BIT_MASK_PKT_NUM_WOL_8197F)
  4819. #define BIT_SET_PKT_NUM_WOL_8197F(x, v) \
  4820. (BIT_CLEAR_PKT_NUM_WOL_8197F(x) | BIT_PKT_NUM_WOL_8197F(v))
  4821. #define BIT_SHIFT_DMA_AGG_TO_V1_8197F 8
  4822. #define BIT_MASK_DMA_AGG_TO_V1_8197F 0xff
  4823. #define BIT_DMA_AGG_TO_V1_8197F(x) \
  4824. (((x) & BIT_MASK_DMA_AGG_TO_V1_8197F) << BIT_SHIFT_DMA_AGG_TO_V1_8197F)
  4825. #define BITS_DMA_AGG_TO_V1_8197F \
  4826. (BIT_MASK_DMA_AGG_TO_V1_8197F << BIT_SHIFT_DMA_AGG_TO_V1_8197F)
  4827. #define BIT_CLEAR_DMA_AGG_TO_V1_8197F(x) ((x) & (~BITS_DMA_AGG_TO_V1_8197F))
  4828. #define BIT_GET_DMA_AGG_TO_V1_8197F(x) \
  4829. (((x) >> BIT_SHIFT_DMA_AGG_TO_V1_8197F) & BIT_MASK_DMA_AGG_TO_V1_8197F)
  4830. #define BIT_SET_DMA_AGG_TO_V1_8197F(x, v) \
  4831. (BIT_CLEAR_DMA_AGG_TO_V1_8197F(x) | BIT_DMA_AGG_TO_V1_8197F(v))
  4832. #define BIT_SHIFT_RXDMA_AGG_PG_TH_8197F 0
  4833. #define BIT_MASK_RXDMA_AGG_PG_TH_8197F 0xff
  4834. #define BIT_RXDMA_AGG_PG_TH_8197F(x) \
  4835. (((x) & BIT_MASK_RXDMA_AGG_PG_TH_8197F) \
  4836. << BIT_SHIFT_RXDMA_AGG_PG_TH_8197F)
  4837. #define BITS_RXDMA_AGG_PG_TH_8197F \
  4838. (BIT_MASK_RXDMA_AGG_PG_TH_8197F << BIT_SHIFT_RXDMA_AGG_PG_TH_8197F)
  4839. #define BIT_CLEAR_RXDMA_AGG_PG_TH_8197F(x) ((x) & (~BITS_RXDMA_AGG_PG_TH_8197F))
  4840. #define BIT_GET_RXDMA_AGG_PG_TH_8197F(x) \
  4841. (((x) >> BIT_SHIFT_RXDMA_AGG_PG_TH_8197F) & \
  4842. BIT_MASK_RXDMA_AGG_PG_TH_8197F)
  4843. #define BIT_SET_RXDMA_AGG_PG_TH_8197F(x, v) \
  4844. (BIT_CLEAR_RXDMA_AGG_PG_TH_8197F(x) | BIT_RXDMA_AGG_PG_TH_8197F(v))
  4845. /* 2 REG_RXPKT_NUM_8197F */
  4846. #define BIT_SHIFT_RXPKT_NUM_8197F 24
  4847. #define BIT_MASK_RXPKT_NUM_8197F 0xff
  4848. #define BIT_RXPKT_NUM_8197F(x) \
  4849. (((x) & BIT_MASK_RXPKT_NUM_8197F) << BIT_SHIFT_RXPKT_NUM_8197F)
  4850. #define BITS_RXPKT_NUM_8197F \
  4851. (BIT_MASK_RXPKT_NUM_8197F << BIT_SHIFT_RXPKT_NUM_8197F)
  4852. #define BIT_CLEAR_RXPKT_NUM_8197F(x) ((x) & (~BITS_RXPKT_NUM_8197F))
  4853. #define BIT_GET_RXPKT_NUM_8197F(x) \
  4854. (((x) >> BIT_SHIFT_RXPKT_NUM_8197F) & BIT_MASK_RXPKT_NUM_8197F)
  4855. #define BIT_SET_RXPKT_NUM_8197F(x, v) \
  4856. (BIT_CLEAR_RXPKT_NUM_8197F(x) | BIT_RXPKT_NUM_8197F(v))
  4857. #define BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8197F 20
  4858. #define BIT_MASK_FW_UPD_RDPTR19_TO_16_8197F 0xf
  4859. #define BIT_FW_UPD_RDPTR19_TO_16_8197F(x) \
  4860. (((x) & BIT_MASK_FW_UPD_RDPTR19_TO_16_8197F) \
  4861. << BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8197F)
  4862. #define BITS_FW_UPD_RDPTR19_TO_16_8197F \
  4863. (BIT_MASK_FW_UPD_RDPTR19_TO_16_8197F \
  4864. << BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8197F)
  4865. #define BIT_CLEAR_FW_UPD_RDPTR19_TO_16_8197F(x) \
  4866. ((x) & (~BITS_FW_UPD_RDPTR19_TO_16_8197F))
  4867. #define BIT_GET_FW_UPD_RDPTR19_TO_16_8197F(x) \
  4868. (((x) >> BIT_SHIFT_FW_UPD_RDPTR19_TO_16_8197F) & \
  4869. BIT_MASK_FW_UPD_RDPTR19_TO_16_8197F)
  4870. #define BIT_SET_FW_UPD_RDPTR19_TO_16_8197F(x, v) \
  4871. (BIT_CLEAR_FW_UPD_RDPTR19_TO_16_8197F(x) | \
  4872. BIT_FW_UPD_RDPTR19_TO_16_8197F(v))
  4873. #define BIT_RXDMA_REQ_8197F BIT(19)
  4874. #define BIT_RW_RELEASE_EN_8197F BIT(18)
  4875. #define BIT_RXDMA_IDLE_8197F BIT(17)
  4876. #define BIT_RXPKT_RELEASE_POLL_8197F BIT(16)
  4877. #define BIT_SHIFT_FW_UPD_RDPTR_8197F 0
  4878. #define BIT_MASK_FW_UPD_RDPTR_8197F 0xffff
  4879. #define BIT_FW_UPD_RDPTR_8197F(x) \
  4880. (((x) & BIT_MASK_FW_UPD_RDPTR_8197F) << BIT_SHIFT_FW_UPD_RDPTR_8197F)
  4881. #define BITS_FW_UPD_RDPTR_8197F \
  4882. (BIT_MASK_FW_UPD_RDPTR_8197F << BIT_SHIFT_FW_UPD_RDPTR_8197F)
  4883. #define BIT_CLEAR_FW_UPD_RDPTR_8197F(x) ((x) & (~BITS_FW_UPD_RDPTR_8197F))
  4884. #define BIT_GET_FW_UPD_RDPTR_8197F(x) \
  4885. (((x) >> BIT_SHIFT_FW_UPD_RDPTR_8197F) & BIT_MASK_FW_UPD_RDPTR_8197F)
  4886. #define BIT_SET_FW_UPD_RDPTR_8197F(x, v) \
  4887. (BIT_CLEAR_FW_UPD_RDPTR_8197F(x) | BIT_FW_UPD_RDPTR_8197F(v))
  4888. /* 2 REG_RXDMA_STATUS_8197F */
  4889. #define BIT_FC2H_PKT_OVERFLOW_8197F BIT(8)
  4890. #define BIT_C2H_PKT_OVF_8197F BIT(7)
  4891. #define BIT_AGG_CONFGI_ISSUE_8197F BIT(6)
  4892. #define BIT_FW_POLL_ISSUE_8197F BIT(5)
  4893. #define BIT_RX_DATA_UDN_8197F BIT(4)
  4894. #define BIT_RX_SFF_UDN_8197F BIT(3)
  4895. #define BIT_RX_SFF_OVF_8197F BIT(2)
  4896. #define BIT_RXPKT_OVF_8197F BIT(0)
  4897. /* 2 REG_RXDMA_DPR_8197F */
  4898. #define BIT_SHIFT_RDE_DEBUG_8197F 0
  4899. #define BIT_MASK_RDE_DEBUG_8197F 0xffffffffL
  4900. #define BIT_RDE_DEBUG_8197F(x) \
  4901. (((x) & BIT_MASK_RDE_DEBUG_8197F) << BIT_SHIFT_RDE_DEBUG_8197F)
  4902. #define BITS_RDE_DEBUG_8197F \
  4903. (BIT_MASK_RDE_DEBUG_8197F << BIT_SHIFT_RDE_DEBUG_8197F)
  4904. #define BIT_CLEAR_RDE_DEBUG_8197F(x) ((x) & (~BITS_RDE_DEBUG_8197F))
  4905. #define BIT_GET_RDE_DEBUG_8197F(x) \
  4906. (((x) >> BIT_SHIFT_RDE_DEBUG_8197F) & BIT_MASK_RDE_DEBUG_8197F)
  4907. #define BIT_SET_RDE_DEBUG_8197F(x, v) \
  4908. (BIT_CLEAR_RDE_DEBUG_8197F(x) | BIT_RDE_DEBUG_8197F(v))
  4909. /* 2 REG_RXDMA_MODE_8197F */
  4910. /* 2 REG_NOT_VALID_8197F */
  4911. /* 2 REG_NOT_VALID_8197F */
  4912. /* 2 REG_NOT_VALID_8197F */
  4913. #define BIT_EN_SPD_8197F BIT(6)
  4914. #define BIT_SHIFT_BURST_SIZE_8197F 4
  4915. #define BIT_MASK_BURST_SIZE_8197F 0x3
  4916. #define BIT_BURST_SIZE_8197F(x) \
  4917. (((x) & BIT_MASK_BURST_SIZE_8197F) << BIT_SHIFT_BURST_SIZE_8197F)
  4918. #define BITS_BURST_SIZE_8197F \
  4919. (BIT_MASK_BURST_SIZE_8197F << BIT_SHIFT_BURST_SIZE_8197F)
  4920. #define BIT_CLEAR_BURST_SIZE_8197F(x) ((x) & (~BITS_BURST_SIZE_8197F))
  4921. #define BIT_GET_BURST_SIZE_8197F(x) \
  4922. (((x) >> BIT_SHIFT_BURST_SIZE_8197F) & BIT_MASK_BURST_SIZE_8197F)
  4923. #define BIT_SET_BURST_SIZE_8197F(x, v) \
  4924. (BIT_CLEAR_BURST_SIZE_8197F(x) | BIT_BURST_SIZE_8197F(v))
  4925. #define BIT_SHIFT_BURST_CNT_8197F 2
  4926. #define BIT_MASK_BURST_CNT_8197F 0x3
  4927. #define BIT_BURST_CNT_8197F(x) \
  4928. (((x) & BIT_MASK_BURST_CNT_8197F) << BIT_SHIFT_BURST_CNT_8197F)
  4929. #define BITS_BURST_CNT_8197F \
  4930. (BIT_MASK_BURST_CNT_8197F << BIT_SHIFT_BURST_CNT_8197F)
  4931. #define BIT_CLEAR_BURST_CNT_8197F(x) ((x) & (~BITS_BURST_CNT_8197F))
  4932. #define BIT_GET_BURST_CNT_8197F(x) \
  4933. (((x) >> BIT_SHIFT_BURST_CNT_8197F) & BIT_MASK_BURST_CNT_8197F)
  4934. #define BIT_SET_BURST_CNT_8197F(x, v) \
  4935. (BIT_CLEAR_BURST_CNT_8197F(x) | BIT_BURST_CNT_8197F(v))
  4936. #define BIT_DMA_MODE_8197F BIT(1)
  4937. /* 2 REG_C2H_PKT_8197F */
  4938. #define BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8197F 24
  4939. #define BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8197F 0xf
  4940. #define BIT_R_C2H_STR_ADDR_16_TO_19_8197F(x) \
  4941. (((x) & BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8197F) \
  4942. << BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8197F)
  4943. #define BITS_R_C2H_STR_ADDR_16_TO_19_8197F \
  4944. (BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8197F \
  4945. << BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8197F)
  4946. #define BIT_CLEAR_R_C2H_STR_ADDR_16_TO_19_8197F(x) \
  4947. ((x) & (~BITS_R_C2H_STR_ADDR_16_TO_19_8197F))
  4948. #define BIT_GET_R_C2H_STR_ADDR_16_TO_19_8197F(x) \
  4949. (((x) >> BIT_SHIFT_R_C2H_STR_ADDR_16_TO_19_8197F) & \
  4950. BIT_MASK_R_C2H_STR_ADDR_16_TO_19_8197F)
  4951. #define BIT_SET_R_C2H_STR_ADDR_16_TO_19_8197F(x, v) \
  4952. (BIT_CLEAR_R_C2H_STR_ADDR_16_TO_19_8197F(x) | \
  4953. BIT_R_C2H_STR_ADDR_16_TO_19_8197F(v))
  4954. #define BIT_R_C2H_PKT_REQ_8197F BIT(16)
  4955. #define BIT_SHIFT_R_C2H_STR_ADDR_8197F 0
  4956. #define BIT_MASK_R_C2H_STR_ADDR_8197F 0xffff
  4957. #define BIT_R_C2H_STR_ADDR_8197F(x) \
  4958. (((x) & BIT_MASK_R_C2H_STR_ADDR_8197F) \
  4959. << BIT_SHIFT_R_C2H_STR_ADDR_8197F)
  4960. #define BITS_R_C2H_STR_ADDR_8197F \
  4961. (BIT_MASK_R_C2H_STR_ADDR_8197F << BIT_SHIFT_R_C2H_STR_ADDR_8197F)
  4962. #define BIT_CLEAR_R_C2H_STR_ADDR_8197F(x) ((x) & (~BITS_R_C2H_STR_ADDR_8197F))
  4963. #define BIT_GET_R_C2H_STR_ADDR_8197F(x) \
  4964. (((x) >> BIT_SHIFT_R_C2H_STR_ADDR_8197F) & \
  4965. BIT_MASK_R_C2H_STR_ADDR_8197F)
  4966. #define BIT_SET_R_C2H_STR_ADDR_8197F(x, v) \
  4967. (BIT_CLEAR_R_C2H_STR_ADDR_8197F(x) | BIT_R_C2H_STR_ADDR_8197F(v))
  4968. /* 2 REG_FWFF_C2H_8197F */
  4969. #define BIT_SHIFT_C2H_DMA_ADDR_8197F 0
  4970. #define BIT_MASK_C2H_DMA_ADDR_8197F 0x3ffff
  4971. #define BIT_C2H_DMA_ADDR_8197F(x) \
  4972. (((x) & BIT_MASK_C2H_DMA_ADDR_8197F) << BIT_SHIFT_C2H_DMA_ADDR_8197F)
  4973. #define BITS_C2H_DMA_ADDR_8197F \
  4974. (BIT_MASK_C2H_DMA_ADDR_8197F << BIT_SHIFT_C2H_DMA_ADDR_8197F)
  4975. #define BIT_CLEAR_C2H_DMA_ADDR_8197F(x) ((x) & (~BITS_C2H_DMA_ADDR_8197F))
  4976. #define BIT_GET_C2H_DMA_ADDR_8197F(x) \
  4977. (((x) >> BIT_SHIFT_C2H_DMA_ADDR_8197F) & BIT_MASK_C2H_DMA_ADDR_8197F)
  4978. #define BIT_SET_C2H_DMA_ADDR_8197F(x, v) \
  4979. (BIT_CLEAR_C2H_DMA_ADDR_8197F(x) | BIT_C2H_DMA_ADDR_8197F(v))
  4980. /* 2 REG_FWFF_CTRL_8197F */
  4981. #define BIT_FWFF_DMAPKT_REQ_8197F BIT(31)
  4982. #define BIT_SHIFT_FWFF_DMA_PKT_NUM_8197F 16
  4983. #define BIT_MASK_FWFF_DMA_PKT_NUM_8197F 0xff
  4984. #define BIT_FWFF_DMA_PKT_NUM_8197F(x) \
  4985. (((x) & BIT_MASK_FWFF_DMA_PKT_NUM_8197F) \
  4986. << BIT_SHIFT_FWFF_DMA_PKT_NUM_8197F)
  4987. #define BITS_FWFF_DMA_PKT_NUM_8197F \
  4988. (BIT_MASK_FWFF_DMA_PKT_NUM_8197F << BIT_SHIFT_FWFF_DMA_PKT_NUM_8197F)
  4989. #define BIT_CLEAR_FWFF_DMA_PKT_NUM_8197F(x) \
  4990. ((x) & (~BITS_FWFF_DMA_PKT_NUM_8197F))
  4991. #define BIT_GET_FWFF_DMA_PKT_NUM_8197F(x) \
  4992. (((x) >> BIT_SHIFT_FWFF_DMA_PKT_NUM_8197F) & \
  4993. BIT_MASK_FWFF_DMA_PKT_NUM_8197F)
  4994. #define BIT_SET_FWFF_DMA_PKT_NUM_8197F(x, v) \
  4995. (BIT_CLEAR_FWFF_DMA_PKT_NUM_8197F(x) | BIT_FWFF_DMA_PKT_NUM_8197F(v))
  4996. #define BIT_SHIFT_FWFF_STR_ADDR_8197F 0
  4997. #define BIT_MASK_FWFF_STR_ADDR_8197F 0xffff
  4998. #define BIT_FWFF_STR_ADDR_8197F(x) \
  4999. (((x) & BIT_MASK_FWFF_STR_ADDR_8197F) << BIT_SHIFT_FWFF_STR_ADDR_8197F)
  5000. #define BITS_FWFF_STR_ADDR_8197F \
  5001. (BIT_MASK_FWFF_STR_ADDR_8197F << BIT_SHIFT_FWFF_STR_ADDR_8197F)
  5002. #define BIT_CLEAR_FWFF_STR_ADDR_8197F(x) ((x) & (~BITS_FWFF_STR_ADDR_8197F))
  5003. #define BIT_GET_FWFF_STR_ADDR_8197F(x) \
  5004. (((x) >> BIT_SHIFT_FWFF_STR_ADDR_8197F) & BIT_MASK_FWFF_STR_ADDR_8197F)
  5005. #define BIT_SET_FWFF_STR_ADDR_8197F(x, v) \
  5006. (BIT_CLEAR_FWFF_STR_ADDR_8197F(x) | BIT_FWFF_STR_ADDR_8197F(v))
  5007. /* 2 REG_FWFF_PKT_INFO_8197F */
  5008. #define BIT_SHIFT_FWFF_PKT_QUEUED_8197F 16
  5009. #define BIT_MASK_FWFF_PKT_QUEUED_8197F 0xff
  5010. #define BIT_FWFF_PKT_QUEUED_8197F(x) \
  5011. (((x) & BIT_MASK_FWFF_PKT_QUEUED_8197F) \
  5012. << BIT_SHIFT_FWFF_PKT_QUEUED_8197F)
  5013. #define BITS_FWFF_PKT_QUEUED_8197F \
  5014. (BIT_MASK_FWFF_PKT_QUEUED_8197F << BIT_SHIFT_FWFF_PKT_QUEUED_8197F)
  5015. #define BIT_CLEAR_FWFF_PKT_QUEUED_8197F(x) ((x) & (~BITS_FWFF_PKT_QUEUED_8197F))
  5016. #define BIT_GET_FWFF_PKT_QUEUED_8197F(x) \
  5017. (((x) >> BIT_SHIFT_FWFF_PKT_QUEUED_8197F) & \
  5018. BIT_MASK_FWFF_PKT_QUEUED_8197F)
  5019. #define BIT_SET_FWFF_PKT_QUEUED_8197F(x, v) \
  5020. (BIT_CLEAR_FWFF_PKT_QUEUED_8197F(x) | BIT_FWFF_PKT_QUEUED_8197F(v))
  5021. #define BIT_SHIFT_FWFF_PKT_STR_ADDR_8197F 0
  5022. #define BIT_MASK_FWFF_PKT_STR_ADDR_8197F 0xffff
  5023. #define BIT_FWFF_PKT_STR_ADDR_8197F(x) \
  5024. (((x) & BIT_MASK_FWFF_PKT_STR_ADDR_8197F) \
  5025. << BIT_SHIFT_FWFF_PKT_STR_ADDR_8197F)
  5026. #define BITS_FWFF_PKT_STR_ADDR_8197F \
  5027. (BIT_MASK_FWFF_PKT_STR_ADDR_8197F << BIT_SHIFT_FWFF_PKT_STR_ADDR_8197F)
  5028. #define BIT_CLEAR_FWFF_PKT_STR_ADDR_8197F(x) \
  5029. ((x) & (~BITS_FWFF_PKT_STR_ADDR_8197F))
  5030. #define BIT_GET_FWFF_PKT_STR_ADDR_8197F(x) \
  5031. (((x) >> BIT_SHIFT_FWFF_PKT_STR_ADDR_8197F) & \
  5032. BIT_MASK_FWFF_PKT_STR_ADDR_8197F)
  5033. #define BIT_SET_FWFF_PKT_STR_ADDR_8197F(x, v) \
  5034. (BIT_CLEAR_FWFF_PKT_STR_ADDR_8197F(x) | BIT_FWFF_PKT_STR_ADDR_8197F(v))
  5035. /* 2 REG_FC2H_INFO_8197F */
  5036. #define BIT_FC2H_PKT_REQ_8197F BIT(16)
  5037. #define BIT_SHIFT_FC2H_STR_ADDR_8197F 0
  5038. #define BIT_MASK_FC2H_STR_ADDR_8197F 0xffff
  5039. #define BIT_FC2H_STR_ADDR_8197F(x) \
  5040. (((x) & BIT_MASK_FC2H_STR_ADDR_8197F) << BIT_SHIFT_FC2H_STR_ADDR_8197F)
  5041. #define BITS_FC2H_STR_ADDR_8197F \
  5042. (BIT_MASK_FC2H_STR_ADDR_8197F << BIT_SHIFT_FC2H_STR_ADDR_8197F)
  5043. #define BIT_CLEAR_FC2H_STR_ADDR_8197F(x) ((x) & (~BITS_FC2H_STR_ADDR_8197F))
  5044. #define BIT_GET_FC2H_STR_ADDR_8197F(x) \
  5045. (((x) >> BIT_SHIFT_FC2H_STR_ADDR_8197F) & BIT_MASK_FC2H_STR_ADDR_8197F)
  5046. #define BIT_SET_FC2H_STR_ADDR_8197F(x, v) \
  5047. (BIT_CLEAR_FC2H_STR_ADDR_8197F(x) | BIT_FC2H_STR_ADDR_8197F(v))
  5048. /* 2 REG_NOT_VALID_8197F */
  5049. /* 2 REG_DDMA_CH0SA_8197F */
  5050. #define BIT_SHIFT_DDMACH0_SA_8197F 0
  5051. #define BIT_MASK_DDMACH0_SA_8197F 0xffffffffL
  5052. #define BIT_DDMACH0_SA_8197F(x) \
  5053. (((x) & BIT_MASK_DDMACH0_SA_8197F) << BIT_SHIFT_DDMACH0_SA_8197F)
  5054. #define BITS_DDMACH0_SA_8197F \
  5055. (BIT_MASK_DDMACH0_SA_8197F << BIT_SHIFT_DDMACH0_SA_8197F)
  5056. #define BIT_CLEAR_DDMACH0_SA_8197F(x) ((x) & (~BITS_DDMACH0_SA_8197F))
  5057. #define BIT_GET_DDMACH0_SA_8197F(x) \
  5058. (((x) >> BIT_SHIFT_DDMACH0_SA_8197F) & BIT_MASK_DDMACH0_SA_8197F)
  5059. #define BIT_SET_DDMACH0_SA_8197F(x, v) \
  5060. (BIT_CLEAR_DDMACH0_SA_8197F(x) | BIT_DDMACH0_SA_8197F(v))
  5061. /* 2 REG_DDMA_CH0DA_8197F */
  5062. #define BIT_SHIFT_DDMACH0_DA_8197F 0
  5063. #define BIT_MASK_DDMACH0_DA_8197F 0xffffffffL
  5064. #define BIT_DDMACH0_DA_8197F(x) \
  5065. (((x) & BIT_MASK_DDMACH0_DA_8197F) << BIT_SHIFT_DDMACH0_DA_8197F)
  5066. #define BITS_DDMACH0_DA_8197F \
  5067. (BIT_MASK_DDMACH0_DA_8197F << BIT_SHIFT_DDMACH0_DA_8197F)
  5068. #define BIT_CLEAR_DDMACH0_DA_8197F(x) ((x) & (~BITS_DDMACH0_DA_8197F))
  5069. #define BIT_GET_DDMACH0_DA_8197F(x) \
  5070. (((x) >> BIT_SHIFT_DDMACH0_DA_8197F) & BIT_MASK_DDMACH0_DA_8197F)
  5071. #define BIT_SET_DDMACH0_DA_8197F(x, v) \
  5072. (BIT_CLEAR_DDMACH0_DA_8197F(x) | BIT_DDMACH0_DA_8197F(v))
  5073. /* 2 REG_DDMA_CH0CTRL_8197F */
  5074. #define BIT_DDMACH0_OWN_8197F BIT(31)
  5075. #define BIT_DDMACH0_CHKSUM_EN_8197F BIT(29)
  5076. #define BIT_DDMACH0_DA_W_DISABLE_8197F BIT(28)
  5077. #define BIT_DDMACH0_CHKSUM_STS_8197F BIT(27)
  5078. #define BIT_DDMACH0_DDMA_MODE_8197F BIT(26)
  5079. #define BIT_DDMACH0_RESET_CHKSUM_STS_8197F BIT(25)
  5080. #define BIT_DDMACH0_CHKSUM_CONT_8197F BIT(24)
  5081. #define BIT_SHIFT_DDMACH0_DLEN_8197F 0
  5082. #define BIT_MASK_DDMACH0_DLEN_8197F 0x3ffff
  5083. #define BIT_DDMACH0_DLEN_8197F(x) \
  5084. (((x) & BIT_MASK_DDMACH0_DLEN_8197F) << BIT_SHIFT_DDMACH0_DLEN_8197F)
  5085. #define BITS_DDMACH0_DLEN_8197F \
  5086. (BIT_MASK_DDMACH0_DLEN_8197F << BIT_SHIFT_DDMACH0_DLEN_8197F)
  5087. #define BIT_CLEAR_DDMACH0_DLEN_8197F(x) ((x) & (~BITS_DDMACH0_DLEN_8197F))
  5088. #define BIT_GET_DDMACH0_DLEN_8197F(x) \
  5089. (((x) >> BIT_SHIFT_DDMACH0_DLEN_8197F) & BIT_MASK_DDMACH0_DLEN_8197F)
  5090. #define BIT_SET_DDMACH0_DLEN_8197F(x, v) \
  5091. (BIT_CLEAR_DDMACH0_DLEN_8197F(x) | BIT_DDMACH0_DLEN_8197F(v))
  5092. /* 2 REG_DDMA_CH1SA_8197F */
  5093. #define BIT_SHIFT_DDMACH1_SA_8197F 0
  5094. #define BIT_MASK_DDMACH1_SA_8197F 0xffffffffL
  5095. #define BIT_DDMACH1_SA_8197F(x) \
  5096. (((x) & BIT_MASK_DDMACH1_SA_8197F) << BIT_SHIFT_DDMACH1_SA_8197F)
  5097. #define BITS_DDMACH1_SA_8197F \
  5098. (BIT_MASK_DDMACH1_SA_8197F << BIT_SHIFT_DDMACH1_SA_8197F)
  5099. #define BIT_CLEAR_DDMACH1_SA_8197F(x) ((x) & (~BITS_DDMACH1_SA_8197F))
  5100. #define BIT_GET_DDMACH1_SA_8197F(x) \
  5101. (((x) >> BIT_SHIFT_DDMACH1_SA_8197F) & BIT_MASK_DDMACH1_SA_8197F)
  5102. #define BIT_SET_DDMACH1_SA_8197F(x, v) \
  5103. (BIT_CLEAR_DDMACH1_SA_8197F(x) | BIT_DDMACH1_SA_8197F(v))
  5104. /* 2 REG_DDMA_CH1DA_8197F */
  5105. #define BIT_SHIFT_DDMACH1_DA_8197F 0
  5106. #define BIT_MASK_DDMACH1_DA_8197F 0xffffffffL
  5107. #define BIT_DDMACH1_DA_8197F(x) \
  5108. (((x) & BIT_MASK_DDMACH1_DA_8197F) << BIT_SHIFT_DDMACH1_DA_8197F)
  5109. #define BITS_DDMACH1_DA_8197F \
  5110. (BIT_MASK_DDMACH1_DA_8197F << BIT_SHIFT_DDMACH1_DA_8197F)
  5111. #define BIT_CLEAR_DDMACH1_DA_8197F(x) ((x) & (~BITS_DDMACH1_DA_8197F))
  5112. #define BIT_GET_DDMACH1_DA_8197F(x) \
  5113. (((x) >> BIT_SHIFT_DDMACH1_DA_8197F) & BIT_MASK_DDMACH1_DA_8197F)
  5114. #define BIT_SET_DDMACH1_DA_8197F(x, v) \
  5115. (BIT_CLEAR_DDMACH1_DA_8197F(x) | BIT_DDMACH1_DA_8197F(v))
  5116. /* 2 REG_DDMA_CH1CTRL_8197F */
  5117. #define BIT_DDMACH1_OWN_8197F BIT(31)
  5118. #define BIT_DDMACH1_CHKSUM_EN_8197F BIT(29)
  5119. #define BIT_DDMACH1_DA_W_DISABLE_8197F BIT(28)
  5120. #define BIT_DDMACH1_CHKSUM_STS_8197F BIT(27)
  5121. #define BIT_DDMACH1_DDMA_MODE_8197F BIT(26)
  5122. #define BIT_DDMACH1_RESET_CHKSUM_STS_8197F BIT(25)
  5123. #define BIT_DDMACH1_CHKSUM_CONT_8197F BIT(24)
  5124. #define BIT_SHIFT_DDMACH1_DLEN_8197F 0
  5125. #define BIT_MASK_DDMACH1_DLEN_8197F 0x3ffff
  5126. #define BIT_DDMACH1_DLEN_8197F(x) \
  5127. (((x) & BIT_MASK_DDMACH1_DLEN_8197F) << BIT_SHIFT_DDMACH1_DLEN_8197F)
  5128. #define BITS_DDMACH1_DLEN_8197F \
  5129. (BIT_MASK_DDMACH1_DLEN_8197F << BIT_SHIFT_DDMACH1_DLEN_8197F)
  5130. #define BIT_CLEAR_DDMACH1_DLEN_8197F(x) ((x) & (~BITS_DDMACH1_DLEN_8197F))
  5131. #define BIT_GET_DDMACH1_DLEN_8197F(x) \
  5132. (((x) >> BIT_SHIFT_DDMACH1_DLEN_8197F) & BIT_MASK_DDMACH1_DLEN_8197F)
  5133. #define BIT_SET_DDMACH1_DLEN_8197F(x, v) \
  5134. (BIT_CLEAR_DDMACH1_DLEN_8197F(x) | BIT_DDMACH1_DLEN_8197F(v))
  5135. /* 2 REG_DDMA_CH2SA_8197F */
  5136. #define BIT_SHIFT_DDMACH2_SA_8197F 0
  5137. #define BIT_MASK_DDMACH2_SA_8197F 0xffffffffL
  5138. #define BIT_DDMACH2_SA_8197F(x) \
  5139. (((x) & BIT_MASK_DDMACH2_SA_8197F) << BIT_SHIFT_DDMACH2_SA_8197F)
  5140. #define BITS_DDMACH2_SA_8197F \
  5141. (BIT_MASK_DDMACH2_SA_8197F << BIT_SHIFT_DDMACH2_SA_8197F)
  5142. #define BIT_CLEAR_DDMACH2_SA_8197F(x) ((x) & (~BITS_DDMACH2_SA_8197F))
  5143. #define BIT_GET_DDMACH2_SA_8197F(x) \
  5144. (((x) >> BIT_SHIFT_DDMACH2_SA_8197F) & BIT_MASK_DDMACH2_SA_8197F)
  5145. #define BIT_SET_DDMACH2_SA_8197F(x, v) \
  5146. (BIT_CLEAR_DDMACH2_SA_8197F(x) | BIT_DDMACH2_SA_8197F(v))
  5147. /* 2 REG_DDMA_CH2DA_8197F */
  5148. #define BIT_SHIFT_DDMACH2_DA_8197F 0
  5149. #define BIT_MASK_DDMACH2_DA_8197F 0xffffffffL
  5150. #define BIT_DDMACH2_DA_8197F(x) \
  5151. (((x) & BIT_MASK_DDMACH2_DA_8197F) << BIT_SHIFT_DDMACH2_DA_8197F)
  5152. #define BITS_DDMACH2_DA_8197F \
  5153. (BIT_MASK_DDMACH2_DA_8197F << BIT_SHIFT_DDMACH2_DA_8197F)
  5154. #define BIT_CLEAR_DDMACH2_DA_8197F(x) ((x) & (~BITS_DDMACH2_DA_8197F))
  5155. #define BIT_GET_DDMACH2_DA_8197F(x) \
  5156. (((x) >> BIT_SHIFT_DDMACH2_DA_8197F) & BIT_MASK_DDMACH2_DA_8197F)
  5157. #define BIT_SET_DDMACH2_DA_8197F(x, v) \
  5158. (BIT_CLEAR_DDMACH2_DA_8197F(x) | BIT_DDMACH2_DA_8197F(v))
  5159. /* 2 REG_DDMA_CH2CTRL_8197F */
  5160. #define BIT_DDMACH2_OWN_8197F BIT(31)
  5161. #define BIT_DDMACH2_CHKSUM_EN_8197F BIT(29)
  5162. #define BIT_DDMACH2_DA_W_DISABLE_8197F BIT(28)
  5163. #define BIT_DDMACH2_CHKSUM_STS_8197F BIT(27)
  5164. #define BIT_DDMACH2_DDMA_MODE_8197F BIT(26)
  5165. #define BIT_DDMACH2_RESET_CHKSUM_STS_8197F BIT(25)
  5166. #define BIT_DDMACH2_CHKSUM_CONT_8197F BIT(24)
  5167. #define BIT_SHIFT_DDMACH2_DLEN_8197F 0
  5168. #define BIT_MASK_DDMACH2_DLEN_8197F 0x3ffff
  5169. #define BIT_DDMACH2_DLEN_8197F(x) \
  5170. (((x) & BIT_MASK_DDMACH2_DLEN_8197F) << BIT_SHIFT_DDMACH2_DLEN_8197F)
  5171. #define BITS_DDMACH2_DLEN_8197F \
  5172. (BIT_MASK_DDMACH2_DLEN_8197F << BIT_SHIFT_DDMACH2_DLEN_8197F)
  5173. #define BIT_CLEAR_DDMACH2_DLEN_8197F(x) ((x) & (~BITS_DDMACH2_DLEN_8197F))
  5174. #define BIT_GET_DDMACH2_DLEN_8197F(x) \
  5175. (((x) >> BIT_SHIFT_DDMACH2_DLEN_8197F) & BIT_MASK_DDMACH2_DLEN_8197F)
  5176. #define BIT_SET_DDMACH2_DLEN_8197F(x, v) \
  5177. (BIT_CLEAR_DDMACH2_DLEN_8197F(x) | BIT_DDMACH2_DLEN_8197F(v))
  5178. /* 2 REG_DDMA_CH3SA_8197F */
  5179. #define BIT_SHIFT_DDMACH3_SA_8197F 0
  5180. #define BIT_MASK_DDMACH3_SA_8197F 0xffffffffL
  5181. #define BIT_DDMACH3_SA_8197F(x) \
  5182. (((x) & BIT_MASK_DDMACH3_SA_8197F) << BIT_SHIFT_DDMACH3_SA_8197F)
  5183. #define BITS_DDMACH3_SA_8197F \
  5184. (BIT_MASK_DDMACH3_SA_8197F << BIT_SHIFT_DDMACH3_SA_8197F)
  5185. #define BIT_CLEAR_DDMACH3_SA_8197F(x) ((x) & (~BITS_DDMACH3_SA_8197F))
  5186. #define BIT_GET_DDMACH3_SA_8197F(x) \
  5187. (((x) >> BIT_SHIFT_DDMACH3_SA_8197F) & BIT_MASK_DDMACH3_SA_8197F)
  5188. #define BIT_SET_DDMACH3_SA_8197F(x, v) \
  5189. (BIT_CLEAR_DDMACH3_SA_8197F(x) | BIT_DDMACH3_SA_8197F(v))
  5190. /* 2 REG_DDMA_CH3DA_8197F */
  5191. #define BIT_SHIFT_DDMACH3_DA_8197F 0
  5192. #define BIT_MASK_DDMACH3_DA_8197F 0xffffffffL
  5193. #define BIT_DDMACH3_DA_8197F(x) \
  5194. (((x) & BIT_MASK_DDMACH3_DA_8197F) << BIT_SHIFT_DDMACH3_DA_8197F)
  5195. #define BITS_DDMACH3_DA_8197F \
  5196. (BIT_MASK_DDMACH3_DA_8197F << BIT_SHIFT_DDMACH3_DA_8197F)
  5197. #define BIT_CLEAR_DDMACH3_DA_8197F(x) ((x) & (~BITS_DDMACH3_DA_8197F))
  5198. #define BIT_GET_DDMACH3_DA_8197F(x) \
  5199. (((x) >> BIT_SHIFT_DDMACH3_DA_8197F) & BIT_MASK_DDMACH3_DA_8197F)
  5200. #define BIT_SET_DDMACH3_DA_8197F(x, v) \
  5201. (BIT_CLEAR_DDMACH3_DA_8197F(x) | BIT_DDMACH3_DA_8197F(v))
  5202. /* 2 REG_DDMA_CH3CTRL_8197F */
  5203. #define BIT_DDMACH3_OWN_8197F BIT(31)
  5204. #define BIT_DDMACH3_CHKSUM_EN_8197F BIT(29)
  5205. #define BIT_DDMACH3_DA_W_DISABLE_8197F BIT(28)
  5206. #define BIT_DDMACH3_CHKSUM_STS_8197F BIT(27)
  5207. #define BIT_DDMACH3_DDMA_MODE_8197F BIT(26)
  5208. #define BIT_DDMACH3_RESET_CHKSUM_STS_8197F BIT(25)
  5209. #define BIT_DDMACH3_CHKSUM_CONT_8197F BIT(24)
  5210. #define BIT_SHIFT_DDMACH3_DLEN_8197F 0
  5211. #define BIT_MASK_DDMACH3_DLEN_8197F 0x3ffff
  5212. #define BIT_DDMACH3_DLEN_8197F(x) \
  5213. (((x) & BIT_MASK_DDMACH3_DLEN_8197F) << BIT_SHIFT_DDMACH3_DLEN_8197F)
  5214. #define BITS_DDMACH3_DLEN_8197F \
  5215. (BIT_MASK_DDMACH3_DLEN_8197F << BIT_SHIFT_DDMACH3_DLEN_8197F)
  5216. #define BIT_CLEAR_DDMACH3_DLEN_8197F(x) ((x) & (~BITS_DDMACH3_DLEN_8197F))
  5217. #define BIT_GET_DDMACH3_DLEN_8197F(x) \
  5218. (((x) >> BIT_SHIFT_DDMACH3_DLEN_8197F) & BIT_MASK_DDMACH3_DLEN_8197F)
  5219. #define BIT_SET_DDMACH3_DLEN_8197F(x, v) \
  5220. (BIT_CLEAR_DDMACH3_DLEN_8197F(x) | BIT_DDMACH3_DLEN_8197F(v))
  5221. /* 2 REG_DDMA_CH4SA_8197F */
  5222. #define BIT_SHIFT_DDMACH4_SA_8197F 0
  5223. #define BIT_MASK_DDMACH4_SA_8197F 0xffffffffL
  5224. #define BIT_DDMACH4_SA_8197F(x) \
  5225. (((x) & BIT_MASK_DDMACH4_SA_8197F) << BIT_SHIFT_DDMACH4_SA_8197F)
  5226. #define BITS_DDMACH4_SA_8197F \
  5227. (BIT_MASK_DDMACH4_SA_8197F << BIT_SHIFT_DDMACH4_SA_8197F)
  5228. #define BIT_CLEAR_DDMACH4_SA_8197F(x) ((x) & (~BITS_DDMACH4_SA_8197F))
  5229. #define BIT_GET_DDMACH4_SA_8197F(x) \
  5230. (((x) >> BIT_SHIFT_DDMACH4_SA_8197F) & BIT_MASK_DDMACH4_SA_8197F)
  5231. #define BIT_SET_DDMACH4_SA_8197F(x, v) \
  5232. (BIT_CLEAR_DDMACH4_SA_8197F(x) | BIT_DDMACH4_SA_8197F(v))
  5233. /* 2 REG_DDMA_CH4DA_8197F */
  5234. #define BIT_SHIFT_DDMACH4_DA_8197F 0
  5235. #define BIT_MASK_DDMACH4_DA_8197F 0xffffffffL
  5236. #define BIT_DDMACH4_DA_8197F(x) \
  5237. (((x) & BIT_MASK_DDMACH4_DA_8197F) << BIT_SHIFT_DDMACH4_DA_8197F)
  5238. #define BITS_DDMACH4_DA_8197F \
  5239. (BIT_MASK_DDMACH4_DA_8197F << BIT_SHIFT_DDMACH4_DA_8197F)
  5240. #define BIT_CLEAR_DDMACH4_DA_8197F(x) ((x) & (~BITS_DDMACH4_DA_8197F))
  5241. #define BIT_GET_DDMACH4_DA_8197F(x) \
  5242. (((x) >> BIT_SHIFT_DDMACH4_DA_8197F) & BIT_MASK_DDMACH4_DA_8197F)
  5243. #define BIT_SET_DDMACH4_DA_8197F(x, v) \
  5244. (BIT_CLEAR_DDMACH4_DA_8197F(x) | BIT_DDMACH4_DA_8197F(v))
  5245. /* 2 REG_DDMA_CH4CTRL_8197F */
  5246. #define BIT_DDMACH4_OWN_8197F BIT(31)
  5247. #define BIT_DDMACH4_CHKSUM_EN_8197F BIT(29)
  5248. #define BIT_DDMACH4_DA_W_DISABLE_8197F BIT(28)
  5249. #define BIT_DDMACH4_CHKSUM_STS_8197F BIT(27)
  5250. #define BIT_DDMACH4_DDMA_MODE_8197F BIT(26)
  5251. #define BIT_DDMACH4_RESET_CHKSUM_STS_8197F BIT(25)
  5252. #define BIT_DDMACH4_CHKSUM_CONT_8197F BIT(24)
  5253. #define BIT_SHIFT_DDMACH4_DLEN_8197F 0
  5254. #define BIT_MASK_DDMACH4_DLEN_8197F 0x3ffff
  5255. #define BIT_DDMACH4_DLEN_8197F(x) \
  5256. (((x) & BIT_MASK_DDMACH4_DLEN_8197F) << BIT_SHIFT_DDMACH4_DLEN_8197F)
  5257. #define BITS_DDMACH4_DLEN_8197F \
  5258. (BIT_MASK_DDMACH4_DLEN_8197F << BIT_SHIFT_DDMACH4_DLEN_8197F)
  5259. #define BIT_CLEAR_DDMACH4_DLEN_8197F(x) ((x) & (~BITS_DDMACH4_DLEN_8197F))
  5260. #define BIT_GET_DDMACH4_DLEN_8197F(x) \
  5261. (((x) >> BIT_SHIFT_DDMACH4_DLEN_8197F) & BIT_MASK_DDMACH4_DLEN_8197F)
  5262. #define BIT_SET_DDMACH4_DLEN_8197F(x, v) \
  5263. (BIT_CLEAR_DDMACH4_DLEN_8197F(x) | BIT_DDMACH4_DLEN_8197F(v))
  5264. /* 2 REG_DDMA_CH5SA_8197F */
  5265. #define BIT_SHIFT_DDMACH5_SA_8197F 0
  5266. #define BIT_MASK_DDMACH5_SA_8197F 0xffffffffL
  5267. #define BIT_DDMACH5_SA_8197F(x) \
  5268. (((x) & BIT_MASK_DDMACH5_SA_8197F) << BIT_SHIFT_DDMACH5_SA_8197F)
  5269. #define BITS_DDMACH5_SA_8197F \
  5270. (BIT_MASK_DDMACH5_SA_8197F << BIT_SHIFT_DDMACH5_SA_8197F)
  5271. #define BIT_CLEAR_DDMACH5_SA_8197F(x) ((x) & (~BITS_DDMACH5_SA_8197F))
  5272. #define BIT_GET_DDMACH5_SA_8197F(x) \
  5273. (((x) >> BIT_SHIFT_DDMACH5_SA_8197F) & BIT_MASK_DDMACH5_SA_8197F)
  5274. #define BIT_SET_DDMACH5_SA_8197F(x, v) \
  5275. (BIT_CLEAR_DDMACH5_SA_8197F(x) | BIT_DDMACH5_SA_8197F(v))
  5276. /* 2 REG_DDMA_CH5DA_8197F */
  5277. #define BIT_SHIFT_DDMACH5_DA_8197F 0
  5278. #define BIT_MASK_DDMACH5_DA_8197F 0xffffffffL
  5279. #define BIT_DDMACH5_DA_8197F(x) \
  5280. (((x) & BIT_MASK_DDMACH5_DA_8197F) << BIT_SHIFT_DDMACH5_DA_8197F)
  5281. #define BITS_DDMACH5_DA_8197F \
  5282. (BIT_MASK_DDMACH5_DA_8197F << BIT_SHIFT_DDMACH5_DA_8197F)
  5283. #define BIT_CLEAR_DDMACH5_DA_8197F(x) ((x) & (~BITS_DDMACH5_DA_8197F))
  5284. #define BIT_GET_DDMACH5_DA_8197F(x) \
  5285. (((x) >> BIT_SHIFT_DDMACH5_DA_8197F) & BIT_MASK_DDMACH5_DA_8197F)
  5286. #define BIT_SET_DDMACH5_DA_8197F(x, v) \
  5287. (BIT_CLEAR_DDMACH5_DA_8197F(x) | BIT_DDMACH5_DA_8197F(v))
  5288. /* 2 REG_REG_DDMA_CH5CTRL_8197F */
  5289. #define BIT_DDMACH5_OWN_8197F BIT(31)
  5290. #define BIT_DDMACH5_CHKSUM_EN_8197F BIT(29)
  5291. #define BIT_DDMACH5_DA_W_DISABLE_8197F BIT(28)
  5292. #define BIT_DDMACH5_CHKSUM_STS_8197F BIT(27)
  5293. #define BIT_DDMACH5_DDMA_MODE_8197F BIT(26)
  5294. #define BIT_DDMACH5_RESET_CHKSUM_STS_8197F BIT(25)
  5295. #define BIT_DDMACH5_CHKSUM_CONT_8197F BIT(24)
  5296. #define BIT_SHIFT_DDMACH5_DLEN_8197F 0
  5297. #define BIT_MASK_DDMACH5_DLEN_8197F 0x3ffff
  5298. #define BIT_DDMACH5_DLEN_8197F(x) \
  5299. (((x) & BIT_MASK_DDMACH5_DLEN_8197F) << BIT_SHIFT_DDMACH5_DLEN_8197F)
  5300. #define BITS_DDMACH5_DLEN_8197F \
  5301. (BIT_MASK_DDMACH5_DLEN_8197F << BIT_SHIFT_DDMACH5_DLEN_8197F)
  5302. #define BIT_CLEAR_DDMACH5_DLEN_8197F(x) ((x) & (~BITS_DDMACH5_DLEN_8197F))
  5303. #define BIT_GET_DDMACH5_DLEN_8197F(x) \
  5304. (((x) >> BIT_SHIFT_DDMACH5_DLEN_8197F) & BIT_MASK_DDMACH5_DLEN_8197F)
  5305. #define BIT_SET_DDMACH5_DLEN_8197F(x, v) \
  5306. (BIT_CLEAR_DDMACH5_DLEN_8197F(x) | BIT_DDMACH5_DLEN_8197F(v))
  5307. /* 2 REG_DDMA_INT_MSK_8197F */
  5308. #define BIT_DDMACH5_MSK_8197F BIT(5)
  5309. #define BIT_DDMACH4_MSK_8197F BIT(4)
  5310. #define BIT_DDMACH3_MSK_8197F BIT(3)
  5311. #define BIT_DDMACH2_MSK_8197F BIT(2)
  5312. #define BIT_DDMACH1_MSK_8197F BIT(1)
  5313. #define BIT_DDMACH0_MSK_8197F BIT(0)
  5314. /* 2 REG_DDMA_CHSTATUS_8197F */
  5315. #define BIT_DDMACH5_BUSY_8197F BIT(5)
  5316. #define BIT_DDMACH4_BUSY_8197F BIT(4)
  5317. #define BIT_DDMACH3_BUSY_8197F BIT(3)
  5318. #define BIT_DDMACH2_BUSY_8197F BIT(2)
  5319. #define BIT_DDMACH1_BUSY_8197F BIT(1)
  5320. #define BIT_DDMACH0_BUSY_8197F BIT(0)
  5321. /* 2 REG_DDMA_CHKSUM_8197F */
  5322. #define BIT_SHIFT_IDDMA0_CHKSUM_8197F 0
  5323. #define BIT_MASK_IDDMA0_CHKSUM_8197F 0xffff
  5324. #define BIT_IDDMA0_CHKSUM_8197F(x) \
  5325. (((x) & BIT_MASK_IDDMA0_CHKSUM_8197F) << BIT_SHIFT_IDDMA0_CHKSUM_8197F)
  5326. #define BITS_IDDMA0_CHKSUM_8197F \
  5327. (BIT_MASK_IDDMA0_CHKSUM_8197F << BIT_SHIFT_IDDMA0_CHKSUM_8197F)
  5328. #define BIT_CLEAR_IDDMA0_CHKSUM_8197F(x) ((x) & (~BITS_IDDMA0_CHKSUM_8197F))
  5329. #define BIT_GET_IDDMA0_CHKSUM_8197F(x) \
  5330. (((x) >> BIT_SHIFT_IDDMA0_CHKSUM_8197F) & BIT_MASK_IDDMA0_CHKSUM_8197F)
  5331. #define BIT_SET_IDDMA0_CHKSUM_8197F(x, v) \
  5332. (BIT_CLEAR_IDDMA0_CHKSUM_8197F(x) | BIT_IDDMA0_CHKSUM_8197F(v))
  5333. /* 2 REG_DDMA_MONITOR_8197F */
  5334. #define BIT_IDDMA0_PERMU_UNDERFLOW_8197F BIT(14)
  5335. #define BIT_IDDMA0_FIFO_UNDERFLOW_8197F BIT(13)
  5336. #define BIT_IDDMA0_FIFO_OVERFLOW_8197F BIT(12)
  5337. #define BIT_CH5_ERR_8197F BIT(5)
  5338. #define BIT_CH4_ERR_8197F BIT(4)
  5339. #define BIT_CH3_ERR_8197F BIT(3)
  5340. #define BIT_CH2_ERR_8197F BIT(2)
  5341. #define BIT_CH1_ERR_8197F BIT(1)
  5342. #define BIT_CH0_ERR_8197F BIT(0)
  5343. /* 2 REG_NOT_VALID_8197F */
  5344. /* 2 REG_HCI_CTRL_8197F */
  5345. #define BIT_HCIIO_PERSTB_SEL_8197F BIT(31)
  5346. #define BIT_SHIFT_HCI_MAX_RXDMA_8197F 28
  5347. #define BIT_MASK_HCI_MAX_RXDMA_8197F 0x7
  5348. #define BIT_HCI_MAX_RXDMA_8197F(x) \
  5349. (((x) & BIT_MASK_HCI_MAX_RXDMA_8197F) << BIT_SHIFT_HCI_MAX_RXDMA_8197F)
  5350. #define BITS_HCI_MAX_RXDMA_8197F \
  5351. (BIT_MASK_HCI_MAX_RXDMA_8197F << BIT_SHIFT_HCI_MAX_RXDMA_8197F)
  5352. #define BIT_CLEAR_HCI_MAX_RXDMA_8197F(x) ((x) & (~BITS_HCI_MAX_RXDMA_8197F))
  5353. #define BIT_GET_HCI_MAX_RXDMA_8197F(x) \
  5354. (((x) >> BIT_SHIFT_HCI_MAX_RXDMA_8197F) & BIT_MASK_HCI_MAX_RXDMA_8197F)
  5355. #define BIT_SET_HCI_MAX_RXDMA_8197F(x, v) \
  5356. (BIT_CLEAR_HCI_MAX_RXDMA_8197F(x) | BIT_HCI_MAX_RXDMA_8197F(v))
  5357. #define BIT_MULRW_8197F BIT(27)
  5358. #define BIT_SHIFT_HCI_MAX_TXDMA_8197F 24
  5359. #define BIT_MASK_HCI_MAX_TXDMA_8197F 0x7
  5360. #define BIT_HCI_MAX_TXDMA_8197F(x) \
  5361. (((x) & BIT_MASK_HCI_MAX_TXDMA_8197F) << BIT_SHIFT_HCI_MAX_TXDMA_8197F)
  5362. #define BITS_HCI_MAX_TXDMA_8197F \
  5363. (BIT_MASK_HCI_MAX_TXDMA_8197F << BIT_SHIFT_HCI_MAX_TXDMA_8197F)
  5364. #define BIT_CLEAR_HCI_MAX_TXDMA_8197F(x) ((x) & (~BITS_HCI_MAX_TXDMA_8197F))
  5365. #define BIT_GET_HCI_MAX_TXDMA_8197F(x) \
  5366. (((x) >> BIT_SHIFT_HCI_MAX_TXDMA_8197F) & BIT_MASK_HCI_MAX_TXDMA_8197F)
  5367. #define BIT_SET_HCI_MAX_TXDMA_8197F(x, v) \
  5368. (BIT_CLEAR_HCI_MAX_TXDMA_8197F(x) | BIT_HCI_MAX_TXDMA_8197F(v))
  5369. #define BIT_EN_CPL_TIMEOUT_PS_8197F BIT(22)
  5370. #define BIT_REG_TXDMA_FAIL_PS_8197F BIT(21)
  5371. #define BIT_HCI_RST_TRXDMA_INTF_8197F BIT(20)
  5372. #define BIT_EN_HWENTR_L1_8197F BIT(19)
  5373. #define BIT_EN_ADV_CLKGATE_8197F BIT(18)
  5374. #define BIT_HCI_EN_SWENT_L23_8197F BIT(17)
  5375. #define BIT_HCI_EN_HWEXT_L1_8197F BIT(16)
  5376. #define BIT_RX_CLOSE_EN_8197F BIT(15)
  5377. #define BIT_STOP_BCNQ_8197F BIT(14)
  5378. #define BIT_STOP_MGQ_8197F BIT(13)
  5379. #define BIT_STOP_VOQ_8197F BIT(12)
  5380. #define BIT_STOP_VIQ_8197F BIT(11)
  5381. #define BIT_STOP_BEQ_8197F BIT(10)
  5382. #define BIT_STOP_BKQ_8197F BIT(9)
  5383. #define BIT_STOP_RXQ_8197F BIT(8)
  5384. #define BIT_STOP_HI7Q_8197F BIT(7)
  5385. #define BIT_STOP_HI6Q_8197F BIT(6)
  5386. #define BIT_STOP_HI5Q_8197F BIT(5)
  5387. #define BIT_STOP_HI4Q_8197F BIT(4)
  5388. #define BIT_STOP_HI3Q_8197F BIT(3)
  5389. #define BIT_STOP_HI2Q_8197F BIT(2)
  5390. #define BIT_STOP_HI1Q_8197F BIT(1)
  5391. #define BIT_STOP_HI0Q_8197F BIT(0)
  5392. /* 2 REG_INT_MIG_8197F */
  5393. #define BIT_SHIFT_TXTTIMER_MATCH_NUM_8197F 28
  5394. #define BIT_MASK_TXTTIMER_MATCH_NUM_8197F 0xf
  5395. #define BIT_TXTTIMER_MATCH_NUM_8197F(x) \
  5396. (((x) & BIT_MASK_TXTTIMER_MATCH_NUM_8197F) \
  5397. << BIT_SHIFT_TXTTIMER_MATCH_NUM_8197F)
  5398. #define BITS_TXTTIMER_MATCH_NUM_8197F \
  5399. (BIT_MASK_TXTTIMER_MATCH_NUM_8197F \
  5400. << BIT_SHIFT_TXTTIMER_MATCH_NUM_8197F)
  5401. #define BIT_CLEAR_TXTTIMER_MATCH_NUM_8197F(x) \
  5402. ((x) & (~BITS_TXTTIMER_MATCH_NUM_8197F))
  5403. #define BIT_GET_TXTTIMER_MATCH_NUM_8197F(x) \
  5404. (((x) >> BIT_SHIFT_TXTTIMER_MATCH_NUM_8197F) & \
  5405. BIT_MASK_TXTTIMER_MATCH_NUM_8197F)
  5406. #define BIT_SET_TXTTIMER_MATCH_NUM_8197F(x, v) \
  5407. (BIT_CLEAR_TXTTIMER_MATCH_NUM_8197F(x) | \
  5408. BIT_TXTTIMER_MATCH_NUM_8197F(v))
  5409. #define BIT_SHIFT_TXPKT_NUM_MATCH_8197F 24
  5410. #define BIT_MASK_TXPKT_NUM_MATCH_8197F 0xf
  5411. #define BIT_TXPKT_NUM_MATCH_8197F(x) \
  5412. (((x) & BIT_MASK_TXPKT_NUM_MATCH_8197F) \
  5413. << BIT_SHIFT_TXPKT_NUM_MATCH_8197F)
  5414. #define BITS_TXPKT_NUM_MATCH_8197F \
  5415. (BIT_MASK_TXPKT_NUM_MATCH_8197F << BIT_SHIFT_TXPKT_NUM_MATCH_8197F)
  5416. #define BIT_CLEAR_TXPKT_NUM_MATCH_8197F(x) ((x) & (~BITS_TXPKT_NUM_MATCH_8197F))
  5417. #define BIT_GET_TXPKT_NUM_MATCH_8197F(x) \
  5418. (((x) >> BIT_SHIFT_TXPKT_NUM_MATCH_8197F) & \
  5419. BIT_MASK_TXPKT_NUM_MATCH_8197F)
  5420. #define BIT_SET_TXPKT_NUM_MATCH_8197F(x, v) \
  5421. (BIT_CLEAR_TXPKT_NUM_MATCH_8197F(x) | BIT_TXPKT_NUM_MATCH_8197F(v))
  5422. #define BIT_SHIFT_RXTTIMER_MATCH_NUM_8197F 20
  5423. #define BIT_MASK_RXTTIMER_MATCH_NUM_8197F 0xf
  5424. #define BIT_RXTTIMER_MATCH_NUM_8197F(x) \
  5425. (((x) & BIT_MASK_RXTTIMER_MATCH_NUM_8197F) \
  5426. << BIT_SHIFT_RXTTIMER_MATCH_NUM_8197F)
  5427. #define BITS_RXTTIMER_MATCH_NUM_8197F \
  5428. (BIT_MASK_RXTTIMER_MATCH_NUM_8197F \
  5429. << BIT_SHIFT_RXTTIMER_MATCH_NUM_8197F)
  5430. #define BIT_CLEAR_RXTTIMER_MATCH_NUM_8197F(x) \
  5431. ((x) & (~BITS_RXTTIMER_MATCH_NUM_8197F))
  5432. #define BIT_GET_RXTTIMER_MATCH_NUM_8197F(x) \
  5433. (((x) >> BIT_SHIFT_RXTTIMER_MATCH_NUM_8197F) & \
  5434. BIT_MASK_RXTTIMER_MATCH_NUM_8197F)
  5435. #define BIT_SET_RXTTIMER_MATCH_NUM_8197F(x, v) \
  5436. (BIT_CLEAR_RXTTIMER_MATCH_NUM_8197F(x) | \
  5437. BIT_RXTTIMER_MATCH_NUM_8197F(v))
  5438. #define BIT_SHIFT_RXPKT_NUM_MATCH_8197F 16
  5439. #define BIT_MASK_RXPKT_NUM_MATCH_8197F 0xf
  5440. #define BIT_RXPKT_NUM_MATCH_8197F(x) \
  5441. (((x) & BIT_MASK_RXPKT_NUM_MATCH_8197F) \
  5442. << BIT_SHIFT_RXPKT_NUM_MATCH_8197F)
  5443. #define BITS_RXPKT_NUM_MATCH_8197F \
  5444. (BIT_MASK_RXPKT_NUM_MATCH_8197F << BIT_SHIFT_RXPKT_NUM_MATCH_8197F)
  5445. #define BIT_CLEAR_RXPKT_NUM_MATCH_8197F(x) ((x) & (~BITS_RXPKT_NUM_MATCH_8197F))
  5446. #define BIT_GET_RXPKT_NUM_MATCH_8197F(x) \
  5447. (((x) >> BIT_SHIFT_RXPKT_NUM_MATCH_8197F) & \
  5448. BIT_MASK_RXPKT_NUM_MATCH_8197F)
  5449. #define BIT_SET_RXPKT_NUM_MATCH_8197F(x, v) \
  5450. (BIT_CLEAR_RXPKT_NUM_MATCH_8197F(x) | BIT_RXPKT_NUM_MATCH_8197F(v))
  5451. #define BIT_SHIFT_MIGRATE_TIMER_8197F 0
  5452. #define BIT_MASK_MIGRATE_TIMER_8197F 0xffff
  5453. #define BIT_MIGRATE_TIMER_8197F(x) \
  5454. (((x) & BIT_MASK_MIGRATE_TIMER_8197F) << BIT_SHIFT_MIGRATE_TIMER_8197F)
  5455. #define BITS_MIGRATE_TIMER_8197F \
  5456. (BIT_MASK_MIGRATE_TIMER_8197F << BIT_SHIFT_MIGRATE_TIMER_8197F)
  5457. #define BIT_CLEAR_MIGRATE_TIMER_8197F(x) ((x) & (~BITS_MIGRATE_TIMER_8197F))
  5458. #define BIT_GET_MIGRATE_TIMER_8197F(x) \
  5459. (((x) >> BIT_SHIFT_MIGRATE_TIMER_8197F) & BIT_MASK_MIGRATE_TIMER_8197F)
  5460. #define BIT_SET_MIGRATE_TIMER_8197F(x, v) \
  5461. (BIT_CLEAR_MIGRATE_TIMER_8197F(x) | BIT_MIGRATE_TIMER_8197F(v))
  5462. /* 2 REG_BCNQ_TXBD_DESA_8197F */
  5463. #define BIT_SHIFT_BCNQ_TXBD_DESA_8197F 0
  5464. #define BIT_MASK_BCNQ_TXBD_DESA_8197F 0xffffffffffffffffL
  5465. #define BIT_BCNQ_TXBD_DESA_8197F(x) \
  5466. (((x) & BIT_MASK_BCNQ_TXBD_DESA_8197F) \
  5467. << BIT_SHIFT_BCNQ_TXBD_DESA_8197F)
  5468. #define BITS_BCNQ_TXBD_DESA_8197F \
  5469. (BIT_MASK_BCNQ_TXBD_DESA_8197F << BIT_SHIFT_BCNQ_TXBD_DESA_8197F)
  5470. #define BIT_CLEAR_BCNQ_TXBD_DESA_8197F(x) ((x) & (~BITS_BCNQ_TXBD_DESA_8197F))
  5471. #define BIT_GET_BCNQ_TXBD_DESA_8197F(x) \
  5472. (((x) >> BIT_SHIFT_BCNQ_TXBD_DESA_8197F) & \
  5473. BIT_MASK_BCNQ_TXBD_DESA_8197F)
  5474. #define BIT_SET_BCNQ_TXBD_DESA_8197F(x, v) \
  5475. (BIT_CLEAR_BCNQ_TXBD_DESA_8197F(x) | BIT_BCNQ_TXBD_DESA_8197F(v))
  5476. /* 2 REG_MGQ_TXBD_DESA_8197F */
  5477. #define BIT_SHIFT_MGQ_TXBD_DESA_8197F 0
  5478. #define BIT_MASK_MGQ_TXBD_DESA_8197F 0xffffffffffffffffL
  5479. #define BIT_MGQ_TXBD_DESA_8197F(x) \
  5480. (((x) & BIT_MASK_MGQ_TXBD_DESA_8197F) << BIT_SHIFT_MGQ_TXBD_DESA_8197F)
  5481. #define BITS_MGQ_TXBD_DESA_8197F \
  5482. (BIT_MASK_MGQ_TXBD_DESA_8197F << BIT_SHIFT_MGQ_TXBD_DESA_8197F)
  5483. #define BIT_CLEAR_MGQ_TXBD_DESA_8197F(x) ((x) & (~BITS_MGQ_TXBD_DESA_8197F))
  5484. #define BIT_GET_MGQ_TXBD_DESA_8197F(x) \
  5485. (((x) >> BIT_SHIFT_MGQ_TXBD_DESA_8197F) & BIT_MASK_MGQ_TXBD_DESA_8197F)
  5486. #define BIT_SET_MGQ_TXBD_DESA_8197F(x, v) \
  5487. (BIT_CLEAR_MGQ_TXBD_DESA_8197F(x) | BIT_MGQ_TXBD_DESA_8197F(v))
  5488. /* 2 REG_VOQ_TXBD_DESA_8197F */
  5489. #define BIT_SHIFT_VOQ_TXBD_DESA_8197F 0
  5490. #define BIT_MASK_VOQ_TXBD_DESA_8197F 0xffffffffffffffffL
  5491. #define BIT_VOQ_TXBD_DESA_8197F(x) \
  5492. (((x) & BIT_MASK_VOQ_TXBD_DESA_8197F) << BIT_SHIFT_VOQ_TXBD_DESA_8197F)
  5493. #define BITS_VOQ_TXBD_DESA_8197F \
  5494. (BIT_MASK_VOQ_TXBD_DESA_8197F << BIT_SHIFT_VOQ_TXBD_DESA_8197F)
  5495. #define BIT_CLEAR_VOQ_TXBD_DESA_8197F(x) ((x) & (~BITS_VOQ_TXBD_DESA_8197F))
  5496. #define BIT_GET_VOQ_TXBD_DESA_8197F(x) \
  5497. (((x) >> BIT_SHIFT_VOQ_TXBD_DESA_8197F) & BIT_MASK_VOQ_TXBD_DESA_8197F)
  5498. #define BIT_SET_VOQ_TXBD_DESA_8197F(x, v) \
  5499. (BIT_CLEAR_VOQ_TXBD_DESA_8197F(x) | BIT_VOQ_TXBD_DESA_8197F(v))
  5500. /* 2 REG_VIQ_TXBD_DESA_8197F */
  5501. #define BIT_SHIFT_VIQ_TXBD_DESA_8197F 0
  5502. #define BIT_MASK_VIQ_TXBD_DESA_8197F 0xffffffffffffffffL
  5503. #define BIT_VIQ_TXBD_DESA_8197F(x) \
  5504. (((x) & BIT_MASK_VIQ_TXBD_DESA_8197F) << BIT_SHIFT_VIQ_TXBD_DESA_8197F)
  5505. #define BITS_VIQ_TXBD_DESA_8197F \
  5506. (BIT_MASK_VIQ_TXBD_DESA_8197F << BIT_SHIFT_VIQ_TXBD_DESA_8197F)
  5507. #define BIT_CLEAR_VIQ_TXBD_DESA_8197F(x) ((x) & (~BITS_VIQ_TXBD_DESA_8197F))
  5508. #define BIT_GET_VIQ_TXBD_DESA_8197F(x) \
  5509. (((x) >> BIT_SHIFT_VIQ_TXBD_DESA_8197F) & BIT_MASK_VIQ_TXBD_DESA_8197F)
  5510. #define BIT_SET_VIQ_TXBD_DESA_8197F(x, v) \
  5511. (BIT_CLEAR_VIQ_TXBD_DESA_8197F(x) | BIT_VIQ_TXBD_DESA_8197F(v))
  5512. /* 2 REG_BEQ_TXBD_DESA_8197F */
  5513. #define BIT_SHIFT_BEQ_TXBD_DESA_8197F 0
  5514. #define BIT_MASK_BEQ_TXBD_DESA_8197F 0xffffffffffffffffL
  5515. #define BIT_BEQ_TXBD_DESA_8197F(x) \
  5516. (((x) & BIT_MASK_BEQ_TXBD_DESA_8197F) << BIT_SHIFT_BEQ_TXBD_DESA_8197F)
  5517. #define BITS_BEQ_TXBD_DESA_8197F \
  5518. (BIT_MASK_BEQ_TXBD_DESA_8197F << BIT_SHIFT_BEQ_TXBD_DESA_8197F)
  5519. #define BIT_CLEAR_BEQ_TXBD_DESA_8197F(x) ((x) & (~BITS_BEQ_TXBD_DESA_8197F))
  5520. #define BIT_GET_BEQ_TXBD_DESA_8197F(x) \
  5521. (((x) >> BIT_SHIFT_BEQ_TXBD_DESA_8197F) & BIT_MASK_BEQ_TXBD_DESA_8197F)
  5522. #define BIT_SET_BEQ_TXBD_DESA_8197F(x, v) \
  5523. (BIT_CLEAR_BEQ_TXBD_DESA_8197F(x) | BIT_BEQ_TXBD_DESA_8197F(v))
  5524. /* 2 REG_BKQ_TXBD_DESA_8197F */
  5525. #define BIT_SHIFT_BKQ_TXBD_DESA_8197F 0
  5526. #define BIT_MASK_BKQ_TXBD_DESA_8197F 0xffffffffffffffffL
  5527. #define BIT_BKQ_TXBD_DESA_8197F(x) \
  5528. (((x) & BIT_MASK_BKQ_TXBD_DESA_8197F) << BIT_SHIFT_BKQ_TXBD_DESA_8197F)
  5529. #define BITS_BKQ_TXBD_DESA_8197F \
  5530. (BIT_MASK_BKQ_TXBD_DESA_8197F << BIT_SHIFT_BKQ_TXBD_DESA_8197F)
  5531. #define BIT_CLEAR_BKQ_TXBD_DESA_8197F(x) ((x) & (~BITS_BKQ_TXBD_DESA_8197F))
  5532. #define BIT_GET_BKQ_TXBD_DESA_8197F(x) \
  5533. (((x) >> BIT_SHIFT_BKQ_TXBD_DESA_8197F) & BIT_MASK_BKQ_TXBD_DESA_8197F)
  5534. #define BIT_SET_BKQ_TXBD_DESA_8197F(x, v) \
  5535. (BIT_CLEAR_BKQ_TXBD_DESA_8197F(x) | BIT_BKQ_TXBD_DESA_8197F(v))
  5536. /* 2 REG_RXQ_RXBD_DESA_8197F */
  5537. #define BIT_SHIFT_RXQ_RXBD_DESA_8197F 0
  5538. #define BIT_MASK_RXQ_RXBD_DESA_8197F 0xffffffffffffffffL
  5539. #define BIT_RXQ_RXBD_DESA_8197F(x) \
  5540. (((x) & BIT_MASK_RXQ_RXBD_DESA_8197F) << BIT_SHIFT_RXQ_RXBD_DESA_8197F)
  5541. #define BITS_RXQ_RXBD_DESA_8197F \
  5542. (BIT_MASK_RXQ_RXBD_DESA_8197F << BIT_SHIFT_RXQ_RXBD_DESA_8197F)
  5543. #define BIT_CLEAR_RXQ_RXBD_DESA_8197F(x) ((x) & (~BITS_RXQ_RXBD_DESA_8197F))
  5544. #define BIT_GET_RXQ_RXBD_DESA_8197F(x) \
  5545. (((x) >> BIT_SHIFT_RXQ_RXBD_DESA_8197F) & BIT_MASK_RXQ_RXBD_DESA_8197F)
  5546. #define BIT_SET_RXQ_RXBD_DESA_8197F(x, v) \
  5547. (BIT_CLEAR_RXQ_RXBD_DESA_8197F(x) | BIT_RXQ_RXBD_DESA_8197F(v))
  5548. /* 2 REG_HI0Q_TXBD_DESA_8197F */
  5549. #define BIT_SHIFT_HI0Q_TXBD_DESA_8197F 0
  5550. #define BIT_MASK_HI0Q_TXBD_DESA_8197F 0xffffffffffffffffL
  5551. #define BIT_HI0Q_TXBD_DESA_8197F(x) \
  5552. (((x) & BIT_MASK_HI0Q_TXBD_DESA_8197F) \
  5553. << BIT_SHIFT_HI0Q_TXBD_DESA_8197F)
  5554. #define BITS_HI0Q_TXBD_DESA_8197F \
  5555. (BIT_MASK_HI0Q_TXBD_DESA_8197F << BIT_SHIFT_HI0Q_TXBD_DESA_8197F)
  5556. #define BIT_CLEAR_HI0Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI0Q_TXBD_DESA_8197F))
  5557. #define BIT_GET_HI0Q_TXBD_DESA_8197F(x) \
  5558. (((x) >> BIT_SHIFT_HI0Q_TXBD_DESA_8197F) & \
  5559. BIT_MASK_HI0Q_TXBD_DESA_8197F)
  5560. #define BIT_SET_HI0Q_TXBD_DESA_8197F(x, v) \
  5561. (BIT_CLEAR_HI0Q_TXBD_DESA_8197F(x) | BIT_HI0Q_TXBD_DESA_8197F(v))
  5562. /* 2 REG_HI1Q_TXBD_DESA_8197F */
  5563. #define BIT_SHIFT_HI1Q_TXBD_DESA_8197F 0
  5564. #define BIT_MASK_HI1Q_TXBD_DESA_8197F 0xffffffffffffffffL
  5565. #define BIT_HI1Q_TXBD_DESA_8197F(x) \
  5566. (((x) & BIT_MASK_HI1Q_TXBD_DESA_8197F) \
  5567. << BIT_SHIFT_HI1Q_TXBD_DESA_8197F)
  5568. #define BITS_HI1Q_TXBD_DESA_8197F \
  5569. (BIT_MASK_HI1Q_TXBD_DESA_8197F << BIT_SHIFT_HI1Q_TXBD_DESA_8197F)
  5570. #define BIT_CLEAR_HI1Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI1Q_TXBD_DESA_8197F))
  5571. #define BIT_GET_HI1Q_TXBD_DESA_8197F(x) \
  5572. (((x) >> BIT_SHIFT_HI1Q_TXBD_DESA_8197F) & \
  5573. BIT_MASK_HI1Q_TXBD_DESA_8197F)
  5574. #define BIT_SET_HI1Q_TXBD_DESA_8197F(x, v) \
  5575. (BIT_CLEAR_HI1Q_TXBD_DESA_8197F(x) | BIT_HI1Q_TXBD_DESA_8197F(v))
  5576. /* 2 REG_HI2Q_TXBD_DESA_8197F */
  5577. #define BIT_SHIFT_HI2Q_TXBD_DESA_8197F 0
  5578. #define BIT_MASK_HI2Q_TXBD_DESA_8197F 0xffffffffffffffffL
  5579. #define BIT_HI2Q_TXBD_DESA_8197F(x) \
  5580. (((x) & BIT_MASK_HI2Q_TXBD_DESA_8197F) \
  5581. << BIT_SHIFT_HI2Q_TXBD_DESA_8197F)
  5582. #define BITS_HI2Q_TXBD_DESA_8197F \
  5583. (BIT_MASK_HI2Q_TXBD_DESA_8197F << BIT_SHIFT_HI2Q_TXBD_DESA_8197F)
  5584. #define BIT_CLEAR_HI2Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI2Q_TXBD_DESA_8197F))
  5585. #define BIT_GET_HI2Q_TXBD_DESA_8197F(x) \
  5586. (((x) >> BIT_SHIFT_HI2Q_TXBD_DESA_8197F) & \
  5587. BIT_MASK_HI2Q_TXBD_DESA_8197F)
  5588. #define BIT_SET_HI2Q_TXBD_DESA_8197F(x, v) \
  5589. (BIT_CLEAR_HI2Q_TXBD_DESA_8197F(x) | BIT_HI2Q_TXBD_DESA_8197F(v))
  5590. /* 2 REG_HI3Q_TXBD_DESA_8197F */
  5591. #define BIT_SHIFT_HI3Q_TXBD_DESA_8197F 0
  5592. #define BIT_MASK_HI3Q_TXBD_DESA_8197F 0xffffffffffffffffL
  5593. #define BIT_HI3Q_TXBD_DESA_8197F(x) \
  5594. (((x) & BIT_MASK_HI3Q_TXBD_DESA_8197F) \
  5595. << BIT_SHIFT_HI3Q_TXBD_DESA_8197F)
  5596. #define BITS_HI3Q_TXBD_DESA_8197F \
  5597. (BIT_MASK_HI3Q_TXBD_DESA_8197F << BIT_SHIFT_HI3Q_TXBD_DESA_8197F)
  5598. #define BIT_CLEAR_HI3Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI3Q_TXBD_DESA_8197F))
  5599. #define BIT_GET_HI3Q_TXBD_DESA_8197F(x) \
  5600. (((x) >> BIT_SHIFT_HI3Q_TXBD_DESA_8197F) & \
  5601. BIT_MASK_HI3Q_TXBD_DESA_8197F)
  5602. #define BIT_SET_HI3Q_TXBD_DESA_8197F(x, v) \
  5603. (BIT_CLEAR_HI3Q_TXBD_DESA_8197F(x) | BIT_HI3Q_TXBD_DESA_8197F(v))
  5604. /* 2 REG_HI4Q_TXBD_DESA_8197F */
  5605. #define BIT_SHIFT_HI4Q_TXBD_DESA_8197F 0
  5606. #define BIT_MASK_HI4Q_TXBD_DESA_8197F 0xffffffffffffffffL
  5607. #define BIT_HI4Q_TXBD_DESA_8197F(x) \
  5608. (((x) & BIT_MASK_HI4Q_TXBD_DESA_8197F) \
  5609. << BIT_SHIFT_HI4Q_TXBD_DESA_8197F)
  5610. #define BITS_HI4Q_TXBD_DESA_8197F \
  5611. (BIT_MASK_HI4Q_TXBD_DESA_8197F << BIT_SHIFT_HI4Q_TXBD_DESA_8197F)
  5612. #define BIT_CLEAR_HI4Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI4Q_TXBD_DESA_8197F))
  5613. #define BIT_GET_HI4Q_TXBD_DESA_8197F(x) \
  5614. (((x) >> BIT_SHIFT_HI4Q_TXBD_DESA_8197F) & \
  5615. BIT_MASK_HI4Q_TXBD_DESA_8197F)
  5616. #define BIT_SET_HI4Q_TXBD_DESA_8197F(x, v) \
  5617. (BIT_CLEAR_HI4Q_TXBD_DESA_8197F(x) | BIT_HI4Q_TXBD_DESA_8197F(v))
  5618. /* 2 REG_HI5Q_TXBD_DESA_8197F */
  5619. #define BIT_SHIFT_HI5Q_TXBD_DESA_8197F 0
  5620. #define BIT_MASK_HI5Q_TXBD_DESA_8197F 0xffffffffffffffffL
  5621. #define BIT_HI5Q_TXBD_DESA_8197F(x) \
  5622. (((x) & BIT_MASK_HI5Q_TXBD_DESA_8197F) \
  5623. << BIT_SHIFT_HI5Q_TXBD_DESA_8197F)
  5624. #define BITS_HI5Q_TXBD_DESA_8197F \
  5625. (BIT_MASK_HI5Q_TXBD_DESA_8197F << BIT_SHIFT_HI5Q_TXBD_DESA_8197F)
  5626. #define BIT_CLEAR_HI5Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI5Q_TXBD_DESA_8197F))
  5627. #define BIT_GET_HI5Q_TXBD_DESA_8197F(x) \
  5628. (((x) >> BIT_SHIFT_HI5Q_TXBD_DESA_8197F) & \
  5629. BIT_MASK_HI5Q_TXBD_DESA_8197F)
  5630. #define BIT_SET_HI5Q_TXBD_DESA_8197F(x, v) \
  5631. (BIT_CLEAR_HI5Q_TXBD_DESA_8197F(x) | BIT_HI5Q_TXBD_DESA_8197F(v))
  5632. /* 2 REG_HI6Q_TXBD_DESA_8197F */
  5633. #define BIT_SHIFT_HI6Q_TXBD_DESA_8197F 0
  5634. #define BIT_MASK_HI6Q_TXBD_DESA_8197F 0xffffffffffffffffL
  5635. #define BIT_HI6Q_TXBD_DESA_8197F(x) \
  5636. (((x) & BIT_MASK_HI6Q_TXBD_DESA_8197F) \
  5637. << BIT_SHIFT_HI6Q_TXBD_DESA_8197F)
  5638. #define BITS_HI6Q_TXBD_DESA_8197F \
  5639. (BIT_MASK_HI6Q_TXBD_DESA_8197F << BIT_SHIFT_HI6Q_TXBD_DESA_8197F)
  5640. #define BIT_CLEAR_HI6Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI6Q_TXBD_DESA_8197F))
  5641. #define BIT_GET_HI6Q_TXBD_DESA_8197F(x) \
  5642. (((x) >> BIT_SHIFT_HI6Q_TXBD_DESA_8197F) & \
  5643. BIT_MASK_HI6Q_TXBD_DESA_8197F)
  5644. #define BIT_SET_HI6Q_TXBD_DESA_8197F(x, v) \
  5645. (BIT_CLEAR_HI6Q_TXBD_DESA_8197F(x) | BIT_HI6Q_TXBD_DESA_8197F(v))
  5646. /* 2 REG_HI7Q_TXBD_DESA_8197F */
  5647. #define BIT_SHIFT_HI7Q_TXBD_DESA_8197F 0
  5648. #define BIT_MASK_HI7Q_TXBD_DESA_8197F 0xffffffffffffffffL
  5649. #define BIT_HI7Q_TXBD_DESA_8197F(x) \
  5650. (((x) & BIT_MASK_HI7Q_TXBD_DESA_8197F) \
  5651. << BIT_SHIFT_HI7Q_TXBD_DESA_8197F)
  5652. #define BITS_HI7Q_TXBD_DESA_8197F \
  5653. (BIT_MASK_HI7Q_TXBD_DESA_8197F << BIT_SHIFT_HI7Q_TXBD_DESA_8197F)
  5654. #define BIT_CLEAR_HI7Q_TXBD_DESA_8197F(x) ((x) & (~BITS_HI7Q_TXBD_DESA_8197F))
  5655. #define BIT_GET_HI7Q_TXBD_DESA_8197F(x) \
  5656. (((x) >> BIT_SHIFT_HI7Q_TXBD_DESA_8197F) & \
  5657. BIT_MASK_HI7Q_TXBD_DESA_8197F)
  5658. #define BIT_SET_HI7Q_TXBD_DESA_8197F(x, v) \
  5659. (BIT_CLEAR_HI7Q_TXBD_DESA_8197F(x) | BIT_HI7Q_TXBD_DESA_8197F(v))
  5660. /* 2 REG_MGQ_TXBD_NUM_8197F */
  5661. #define BIT_HCI_MGQ_FLAG_8197F BIT(14)
  5662. #define BIT_SHIFT_MGQ_DESC_MODE_8197F 12
  5663. #define BIT_MASK_MGQ_DESC_MODE_8197F 0x3
  5664. #define BIT_MGQ_DESC_MODE_8197F(x) \
  5665. (((x) & BIT_MASK_MGQ_DESC_MODE_8197F) << BIT_SHIFT_MGQ_DESC_MODE_8197F)
  5666. #define BITS_MGQ_DESC_MODE_8197F \
  5667. (BIT_MASK_MGQ_DESC_MODE_8197F << BIT_SHIFT_MGQ_DESC_MODE_8197F)
  5668. #define BIT_CLEAR_MGQ_DESC_MODE_8197F(x) ((x) & (~BITS_MGQ_DESC_MODE_8197F))
  5669. #define BIT_GET_MGQ_DESC_MODE_8197F(x) \
  5670. (((x) >> BIT_SHIFT_MGQ_DESC_MODE_8197F) & BIT_MASK_MGQ_DESC_MODE_8197F)
  5671. #define BIT_SET_MGQ_DESC_MODE_8197F(x, v) \
  5672. (BIT_CLEAR_MGQ_DESC_MODE_8197F(x) | BIT_MGQ_DESC_MODE_8197F(v))
  5673. #define BIT_SHIFT_MGQ_DESC_NUM_8197F 0
  5674. #define BIT_MASK_MGQ_DESC_NUM_8197F 0xfff
  5675. #define BIT_MGQ_DESC_NUM_8197F(x) \
  5676. (((x) & BIT_MASK_MGQ_DESC_NUM_8197F) << BIT_SHIFT_MGQ_DESC_NUM_8197F)
  5677. #define BITS_MGQ_DESC_NUM_8197F \
  5678. (BIT_MASK_MGQ_DESC_NUM_8197F << BIT_SHIFT_MGQ_DESC_NUM_8197F)
  5679. #define BIT_CLEAR_MGQ_DESC_NUM_8197F(x) ((x) & (~BITS_MGQ_DESC_NUM_8197F))
  5680. #define BIT_GET_MGQ_DESC_NUM_8197F(x) \
  5681. (((x) >> BIT_SHIFT_MGQ_DESC_NUM_8197F) & BIT_MASK_MGQ_DESC_NUM_8197F)
  5682. #define BIT_SET_MGQ_DESC_NUM_8197F(x, v) \
  5683. (BIT_CLEAR_MGQ_DESC_NUM_8197F(x) | BIT_MGQ_DESC_NUM_8197F(v))
  5684. /* 2 REG_RX_RXBD_NUM_8197F */
  5685. #define BIT_SYS_32_64_8197F BIT(15)
  5686. #define BIT_SHIFT_BCNQ_DESC_MODE_8197F 13
  5687. #define BIT_MASK_BCNQ_DESC_MODE_8197F 0x3
  5688. #define BIT_BCNQ_DESC_MODE_8197F(x) \
  5689. (((x) & BIT_MASK_BCNQ_DESC_MODE_8197F) \
  5690. << BIT_SHIFT_BCNQ_DESC_MODE_8197F)
  5691. #define BITS_BCNQ_DESC_MODE_8197F \
  5692. (BIT_MASK_BCNQ_DESC_MODE_8197F << BIT_SHIFT_BCNQ_DESC_MODE_8197F)
  5693. #define BIT_CLEAR_BCNQ_DESC_MODE_8197F(x) ((x) & (~BITS_BCNQ_DESC_MODE_8197F))
  5694. #define BIT_GET_BCNQ_DESC_MODE_8197F(x) \
  5695. (((x) >> BIT_SHIFT_BCNQ_DESC_MODE_8197F) & \
  5696. BIT_MASK_BCNQ_DESC_MODE_8197F)
  5697. #define BIT_SET_BCNQ_DESC_MODE_8197F(x, v) \
  5698. (BIT_CLEAR_BCNQ_DESC_MODE_8197F(x) | BIT_BCNQ_DESC_MODE_8197F(v))
  5699. #define BIT_HCI_BCNQ_FLAG_8197F BIT(12)
  5700. #define BIT_SHIFT_RXQ_DESC_NUM_8197F 0
  5701. #define BIT_MASK_RXQ_DESC_NUM_8197F 0xfff
  5702. #define BIT_RXQ_DESC_NUM_8197F(x) \
  5703. (((x) & BIT_MASK_RXQ_DESC_NUM_8197F) << BIT_SHIFT_RXQ_DESC_NUM_8197F)
  5704. #define BITS_RXQ_DESC_NUM_8197F \
  5705. (BIT_MASK_RXQ_DESC_NUM_8197F << BIT_SHIFT_RXQ_DESC_NUM_8197F)
  5706. #define BIT_CLEAR_RXQ_DESC_NUM_8197F(x) ((x) & (~BITS_RXQ_DESC_NUM_8197F))
  5707. #define BIT_GET_RXQ_DESC_NUM_8197F(x) \
  5708. (((x) >> BIT_SHIFT_RXQ_DESC_NUM_8197F) & BIT_MASK_RXQ_DESC_NUM_8197F)
  5709. #define BIT_SET_RXQ_DESC_NUM_8197F(x, v) \
  5710. (BIT_CLEAR_RXQ_DESC_NUM_8197F(x) | BIT_RXQ_DESC_NUM_8197F(v))
  5711. /* 2 REG_VOQ_TXBD_NUM_8197F */
  5712. #define BIT_HCI_VOQ_FLAG_8197F BIT(14)
  5713. #define BIT_SHIFT_VOQ_DESC_MODE_8197F 12
  5714. #define BIT_MASK_VOQ_DESC_MODE_8197F 0x3
  5715. #define BIT_VOQ_DESC_MODE_8197F(x) \
  5716. (((x) & BIT_MASK_VOQ_DESC_MODE_8197F) << BIT_SHIFT_VOQ_DESC_MODE_8197F)
  5717. #define BITS_VOQ_DESC_MODE_8197F \
  5718. (BIT_MASK_VOQ_DESC_MODE_8197F << BIT_SHIFT_VOQ_DESC_MODE_8197F)
  5719. #define BIT_CLEAR_VOQ_DESC_MODE_8197F(x) ((x) & (~BITS_VOQ_DESC_MODE_8197F))
  5720. #define BIT_GET_VOQ_DESC_MODE_8197F(x) \
  5721. (((x) >> BIT_SHIFT_VOQ_DESC_MODE_8197F) & BIT_MASK_VOQ_DESC_MODE_8197F)
  5722. #define BIT_SET_VOQ_DESC_MODE_8197F(x, v) \
  5723. (BIT_CLEAR_VOQ_DESC_MODE_8197F(x) | BIT_VOQ_DESC_MODE_8197F(v))
  5724. #define BIT_SHIFT_VOQ_DESC_NUM_8197F 0
  5725. #define BIT_MASK_VOQ_DESC_NUM_8197F 0xfff
  5726. #define BIT_VOQ_DESC_NUM_8197F(x) \
  5727. (((x) & BIT_MASK_VOQ_DESC_NUM_8197F) << BIT_SHIFT_VOQ_DESC_NUM_8197F)
  5728. #define BITS_VOQ_DESC_NUM_8197F \
  5729. (BIT_MASK_VOQ_DESC_NUM_8197F << BIT_SHIFT_VOQ_DESC_NUM_8197F)
  5730. #define BIT_CLEAR_VOQ_DESC_NUM_8197F(x) ((x) & (~BITS_VOQ_DESC_NUM_8197F))
  5731. #define BIT_GET_VOQ_DESC_NUM_8197F(x) \
  5732. (((x) >> BIT_SHIFT_VOQ_DESC_NUM_8197F) & BIT_MASK_VOQ_DESC_NUM_8197F)
  5733. #define BIT_SET_VOQ_DESC_NUM_8197F(x, v) \
  5734. (BIT_CLEAR_VOQ_DESC_NUM_8197F(x) | BIT_VOQ_DESC_NUM_8197F(v))
  5735. /* 2 REG_VIQ_TXBD_NUM_8197F */
  5736. #define BIT_HCI_VIQ_FLAG_8197F BIT(14)
  5737. #define BIT_SHIFT_VIQ_DESC_MODE_8197F 12
  5738. #define BIT_MASK_VIQ_DESC_MODE_8197F 0x3
  5739. #define BIT_VIQ_DESC_MODE_8197F(x) \
  5740. (((x) & BIT_MASK_VIQ_DESC_MODE_8197F) << BIT_SHIFT_VIQ_DESC_MODE_8197F)
  5741. #define BITS_VIQ_DESC_MODE_8197F \
  5742. (BIT_MASK_VIQ_DESC_MODE_8197F << BIT_SHIFT_VIQ_DESC_MODE_8197F)
  5743. #define BIT_CLEAR_VIQ_DESC_MODE_8197F(x) ((x) & (~BITS_VIQ_DESC_MODE_8197F))
  5744. #define BIT_GET_VIQ_DESC_MODE_8197F(x) \
  5745. (((x) >> BIT_SHIFT_VIQ_DESC_MODE_8197F) & BIT_MASK_VIQ_DESC_MODE_8197F)
  5746. #define BIT_SET_VIQ_DESC_MODE_8197F(x, v) \
  5747. (BIT_CLEAR_VIQ_DESC_MODE_8197F(x) | BIT_VIQ_DESC_MODE_8197F(v))
  5748. #define BIT_SHIFT_VIQ_DESC_NUM_8197F 0
  5749. #define BIT_MASK_VIQ_DESC_NUM_8197F 0xfff
  5750. #define BIT_VIQ_DESC_NUM_8197F(x) \
  5751. (((x) & BIT_MASK_VIQ_DESC_NUM_8197F) << BIT_SHIFT_VIQ_DESC_NUM_8197F)
  5752. #define BITS_VIQ_DESC_NUM_8197F \
  5753. (BIT_MASK_VIQ_DESC_NUM_8197F << BIT_SHIFT_VIQ_DESC_NUM_8197F)
  5754. #define BIT_CLEAR_VIQ_DESC_NUM_8197F(x) ((x) & (~BITS_VIQ_DESC_NUM_8197F))
  5755. #define BIT_GET_VIQ_DESC_NUM_8197F(x) \
  5756. (((x) >> BIT_SHIFT_VIQ_DESC_NUM_8197F) & BIT_MASK_VIQ_DESC_NUM_8197F)
  5757. #define BIT_SET_VIQ_DESC_NUM_8197F(x, v) \
  5758. (BIT_CLEAR_VIQ_DESC_NUM_8197F(x) | BIT_VIQ_DESC_NUM_8197F(v))
  5759. /* 2 REG_BEQ_TXBD_NUM_8197F */
  5760. #define BIT_HCI_BEQ_FLAG_8197F BIT(14)
  5761. #define BIT_SHIFT_BEQ_DESC_MODE_8197F 12
  5762. #define BIT_MASK_BEQ_DESC_MODE_8197F 0x3
  5763. #define BIT_BEQ_DESC_MODE_8197F(x) \
  5764. (((x) & BIT_MASK_BEQ_DESC_MODE_8197F) << BIT_SHIFT_BEQ_DESC_MODE_8197F)
  5765. #define BITS_BEQ_DESC_MODE_8197F \
  5766. (BIT_MASK_BEQ_DESC_MODE_8197F << BIT_SHIFT_BEQ_DESC_MODE_8197F)
  5767. #define BIT_CLEAR_BEQ_DESC_MODE_8197F(x) ((x) & (~BITS_BEQ_DESC_MODE_8197F))
  5768. #define BIT_GET_BEQ_DESC_MODE_8197F(x) \
  5769. (((x) >> BIT_SHIFT_BEQ_DESC_MODE_8197F) & BIT_MASK_BEQ_DESC_MODE_8197F)
  5770. #define BIT_SET_BEQ_DESC_MODE_8197F(x, v) \
  5771. (BIT_CLEAR_BEQ_DESC_MODE_8197F(x) | BIT_BEQ_DESC_MODE_8197F(v))
  5772. #define BIT_SHIFT_BEQ_DESC_NUM_8197F 0
  5773. #define BIT_MASK_BEQ_DESC_NUM_8197F 0xfff
  5774. #define BIT_BEQ_DESC_NUM_8197F(x) \
  5775. (((x) & BIT_MASK_BEQ_DESC_NUM_8197F) << BIT_SHIFT_BEQ_DESC_NUM_8197F)
  5776. #define BITS_BEQ_DESC_NUM_8197F \
  5777. (BIT_MASK_BEQ_DESC_NUM_8197F << BIT_SHIFT_BEQ_DESC_NUM_8197F)
  5778. #define BIT_CLEAR_BEQ_DESC_NUM_8197F(x) ((x) & (~BITS_BEQ_DESC_NUM_8197F))
  5779. #define BIT_GET_BEQ_DESC_NUM_8197F(x) \
  5780. (((x) >> BIT_SHIFT_BEQ_DESC_NUM_8197F) & BIT_MASK_BEQ_DESC_NUM_8197F)
  5781. #define BIT_SET_BEQ_DESC_NUM_8197F(x, v) \
  5782. (BIT_CLEAR_BEQ_DESC_NUM_8197F(x) | BIT_BEQ_DESC_NUM_8197F(v))
  5783. /* 2 REG_BKQ_TXBD_NUM_8197F */
  5784. #define BIT_HCI_BKQ_FLAG_8197F BIT(14)
  5785. #define BIT_SHIFT_BKQ_DESC_MODE_8197F 12
  5786. #define BIT_MASK_BKQ_DESC_MODE_8197F 0x3
  5787. #define BIT_BKQ_DESC_MODE_8197F(x) \
  5788. (((x) & BIT_MASK_BKQ_DESC_MODE_8197F) << BIT_SHIFT_BKQ_DESC_MODE_8197F)
  5789. #define BITS_BKQ_DESC_MODE_8197F \
  5790. (BIT_MASK_BKQ_DESC_MODE_8197F << BIT_SHIFT_BKQ_DESC_MODE_8197F)
  5791. #define BIT_CLEAR_BKQ_DESC_MODE_8197F(x) ((x) & (~BITS_BKQ_DESC_MODE_8197F))
  5792. #define BIT_GET_BKQ_DESC_MODE_8197F(x) \
  5793. (((x) >> BIT_SHIFT_BKQ_DESC_MODE_8197F) & BIT_MASK_BKQ_DESC_MODE_8197F)
  5794. #define BIT_SET_BKQ_DESC_MODE_8197F(x, v) \
  5795. (BIT_CLEAR_BKQ_DESC_MODE_8197F(x) | BIT_BKQ_DESC_MODE_8197F(v))
  5796. #define BIT_SHIFT_BKQ_DESC_NUM_8197F 0
  5797. #define BIT_MASK_BKQ_DESC_NUM_8197F 0xfff
  5798. #define BIT_BKQ_DESC_NUM_8197F(x) \
  5799. (((x) & BIT_MASK_BKQ_DESC_NUM_8197F) << BIT_SHIFT_BKQ_DESC_NUM_8197F)
  5800. #define BITS_BKQ_DESC_NUM_8197F \
  5801. (BIT_MASK_BKQ_DESC_NUM_8197F << BIT_SHIFT_BKQ_DESC_NUM_8197F)
  5802. #define BIT_CLEAR_BKQ_DESC_NUM_8197F(x) ((x) & (~BITS_BKQ_DESC_NUM_8197F))
  5803. #define BIT_GET_BKQ_DESC_NUM_8197F(x) \
  5804. (((x) >> BIT_SHIFT_BKQ_DESC_NUM_8197F) & BIT_MASK_BKQ_DESC_NUM_8197F)
  5805. #define BIT_SET_BKQ_DESC_NUM_8197F(x, v) \
  5806. (BIT_CLEAR_BKQ_DESC_NUM_8197F(x) | BIT_BKQ_DESC_NUM_8197F(v))
  5807. /* 2 REG_HI0Q_TXBD_NUM_8197F */
  5808. #define BIT_HI0Q_FLAG_8197F BIT(14)
  5809. #define BIT_SHIFT_HI0Q_DESC_MODE_8197F 12
  5810. #define BIT_MASK_HI0Q_DESC_MODE_8197F 0x3
  5811. #define BIT_HI0Q_DESC_MODE_8197F(x) \
  5812. (((x) & BIT_MASK_HI0Q_DESC_MODE_8197F) \
  5813. << BIT_SHIFT_HI0Q_DESC_MODE_8197F)
  5814. #define BITS_HI0Q_DESC_MODE_8197F \
  5815. (BIT_MASK_HI0Q_DESC_MODE_8197F << BIT_SHIFT_HI0Q_DESC_MODE_8197F)
  5816. #define BIT_CLEAR_HI0Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI0Q_DESC_MODE_8197F))
  5817. #define BIT_GET_HI0Q_DESC_MODE_8197F(x) \
  5818. (((x) >> BIT_SHIFT_HI0Q_DESC_MODE_8197F) & \
  5819. BIT_MASK_HI0Q_DESC_MODE_8197F)
  5820. #define BIT_SET_HI0Q_DESC_MODE_8197F(x, v) \
  5821. (BIT_CLEAR_HI0Q_DESC_MODE_8197F(x) | BIT_HI0Q_DESC_MODE_8197F(v))
  5822. #define BIT_SHIFT_HI0Q_DESC_NUM_8197F 0
  5823. #define BIT_MASK_HI0Q_DESC_NUM_8197F 0xfff
  5824. #define BIT_HI0Q_DESC_NUM_8197F(x) \
  5825. (((x) & BIT_MASK_HI0Q_DESC_NUM_8197F) << BIT_SHIFT_HI0Q_DESC_NUM_8197F)
  5826. #define BITS_HI0Q_DESC_NUM_8197F \
  5827. (BIT_MASK_HI0Q_DESC_NUM_8197F << BIT_SHIFT_HI0Q_DESC_NUM_8197F)
  5828. #define BIT_CLEAR_HI0Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI0Q_DESC_NUM_8197F))
  5829. #define BIT_GET_HI0Q_DESC_NUM_8197F(x) \
  5830. (((x) >> BIT_SHIFT_HI0Q_DESC_NUM_8197F) & BIT_MASK_HI0Q_DESC_NUM_8197F)
  5831. #define BIT_SET_HI0Q_DESC_NUM_8197F(x, v) \
  5832. (BIT_CLEAR_HI0Q_DESC_NUM_8197F(x) | BIT_HI0Q_DESC_NUM_8197F(v))
  5833. /* 2 REG_HI1Q_TXBD_NUM_8197F */
  5834. #define BIT_HI1Q_FLAG_8197F BIT(14)
  5835. #define BIT_SHIFT_HI1Q_DESC_MODE_8197F 12
  5836. #define BIT_MASK_HI1Q_DESC_MODE_8197F 0x3
  5837. #define BIT_HI1Q_DESC_MODE_8197F(x) \
  5838. (((x) & BIT_MASK_HI1Q_DESC_MODE_8197F) \
  5839. << BIT_SHIFT_HI1Q_DESC_MODE_8197F)
  5840. #define BITS_HI1Q_DESC_MODE_8197F \
  5841. (BIT_MASK_HI1Q_DESC_MODE_8197F << BIT_SHIFT_HI1Q_DESC_MODE_8197F)
  5842. #define BIT_CLEAR_HI1Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI1Q_DESC_MODE_8197F))
  5843. #define BIT_GET_HI1Q_DESC_MODE_8197F(x) \
  5844. (((x) >> BIT_SHIFT_HI1Q_DESC_MODE_8197F) & \
  5845. BIT_MASK_HI1Q_DESC_MODE_8197F)
  5846. #define BIT_SET_HI1Q_DESC_MODE_8197F(x, v) \
  5847. (BIT_CLEAR_HI1Q_DESC_MODE_8197F(x) | BIT_HI1Q_DESC_MODE_8197F(v))
  5848. #define BIT_SHIFT_HI1Q_DESC_NUM_8197F 0
  5849. #define BIT_MASK_HI1Q_DESC_NUM_8197F 0xfff
  5850. #define BIT_HI1Q_DESC_NUM_8197F(x) \
  5851. (((x) & BIT_MASK_HI1Q_DESC_NUM_8197F) << BIT_SHIFT_HI1Q_DESC_NUM_8197F)
  5852. #define BITS_HI1Q_DESC_NUM_8197F \
  5853. (BIT_MASK_HI1Q_DESC_NUM_8197F << BIT_SHIFT_HI1Q_DESC_NUM_8197F)
  5854. #define BIT_CLEAR_HI1Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI1Q_DESC_NUM_8197F))
  5855. #define BIT_GET_HI1Q_DESC_NUM_8197F(x) \
  5856. (((x) >> BIT_SHIFT_HI1Q_DESC_NUM_8197F) & BIT_MASK_HI1Q_DESC_NUM_8197F)
  5857. #define BIT_SET_HI1Q_DESC_NUM_8197F(x, v) \
  5858. (BIT_CLEAR_HI1Q_DESC_NUM_8197F(x) | BIT_HI1Q_DESC_NUM_8197F(v))
  5859. /* 2 REG_HI2Q_TXBD_NUM_8197F */
  5860. #define BIT_HI2Q_FLAG_8197F BIT(14)
  5861. #define BIT_SHIFT_HI2Q_DESC_MODE_8197F 12
  5862. #define BIT_MASK_HI2Q_DESC_MODE_8197F 0x3
  5863. #define BIT_HI2Q_DESC_MODE_8197F(x) \
  5864. (((x) & BIT_MASK_HI2Q_DESC_MODE_8197F) \
  5865. << BIT_SHIFT_HI2Q_DESC_MODE_8197F)
  5866. #define BITS_HI2Q_DESC_MODE_8197F \
  5867. (BIT_MASK_HI2Q_DESC_MODE_8197F << BIT_SHIFT_HI2Q_DESC_MODE_8197F)
  5868. #define BIT_CLEAR_HI2Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI2Q_DESC_MODE_8197F))
  5869. #define BIT_GET_HI2Q_DESC_MODE_8197F(x) \
  5870. (((x) >> BIT_SHIFT_HI2Q_DESC_MODE_8197F) & \
  5871. BIT_MASK_HI2Q_DESC_MODE_8197F)
  5872. #define BIT_SET_HI2Q_DESC_MODE_8197F(x, v) \
  5873. (BIT_CLEAR_HI2Q_DESC_MODE_8197F(x) | BIT_HI2Q_DESC_MODE_8197F(v))
  5874. #define BIT_SHIFT_HI2Q_DESC_NUM_8197F 0
  5875. #define BIT_MASK_HI2Q_DESC_NUM_8197F 0xfff
  5876. #define BIT_HI2Q_DESC_NUM_8197F(x) \
  5877. (((x) & BIT_MASK_HI2Q_DESC_NUM_8197F) << BIT_SHIFT_HI2Q_DESC_NUM_8197F)
  5878. #define BITS_HI2Q_DESC_NUM_8197F \
  5879. (BIT_MASK_HI2Q_DESC_NUM_8197F << BIT_SHIFT_HI2Q_DESC_NUM_8197F)
  5880. #define BIT_CLEAR_HI2Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI2Q_DESC_NUM_8197F))
  5881. #define BIT_GET_HI2Q_DESC_NUM_8197F(x) \
  5882. (((x) >> BIT_SHIFT_HI2Q_DESC_NUM_8197F) & BIT_MASK_HI2Q_DESC_NUM_8197F)
  5883. #define BIT_SET_HI2Q_DESC_NUM_8197F(x, v) \
  5884. (BIT_CLEAR_HI2Q_DESC_NUM_8197F(x) | BIT_HI2Q_DESC_NUM_8197F(v))
  5885. /* 2 REG_HI3Q_TXBD_NUM_8197F */
  5886. #define BIT_HI3Q_FLAG_8197F BIT(14)
  5887. #define BIT_SHIFT_HI3Q_DESC_MODE_8197F 12
  5888. #define BIT_MASK_HI3Q_DESC_MODE_8197F 0x3
  5889. #define BIT_HI3Q_DESC_MODE_8197F(x) \
  5890. (((x) & BIT_MASK_HI3Q_DESC_MODE_8197F) \
  5891. << BIT_SHIFT_HI3Q_DESC_MODE_8197F)
  5892. #define BITS_HI3Q_DESC_MODE_8197F \
  5893. (BIT_MASK_HI3Q_DESC_MODE_8197F << BIT_SHIFT_HI3Q_DESC_MODE_8197F)
  5894. #define BIT_CLEAR_HI3Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI3Q_DESC_MODE_8197F))
  5895. #define BIT_GET_HI3Q_DESC_MODE_8197F(x) \
  5896. (((x) >> BIT_SHIFT_HI3Q_DESC_MODE_8197F) & \
  5897. BIT_MASK_HI3Q_DESC_MODE_8197F)
  5898. #define BIT_SET_HI3Q_DESC_MODE_8197F(x, v) \
  5899. (BIT_CLEAR_HI3Q_DESC_MODE_8197F(x) | BIT_HI3Q_DESC_MODE_8197F(v))
  5900. #define BIT_SHIFT_HI3Q_DESC_NUM_8197F 0
  5901. #define BIT_MASK_HI3Q_DESC_NUM_8197F 0xfff
  5902. #define BIT_HI3Q_DESC_NUM_8197F(x) \
  5903. (((x) & BIT_MASK_HI3Q_DESC_NUM_8197F) << BIT_SHIFT_HI3Q_DESC_NUM_8197F)
  5904. #define BITS_HI3Q_DESC_NUM_8197F \
  5905. (BIT_MASK_HI3Q_DESC_NUM_8197F << BIT_SHIFT_HI3Q_DESC_NUM_8197F)
  5906. #define BIT_CLEAR_HI3Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI3Q_DESC_NUM_8197F))
  5907. #define BIT_GET_HI3Q_DESC_NUM_8197F(x) \
  5908. (((x) >> BIT_SHIFT_HI3Q_DESC_NUM_8197F) & BIT_MASK_HI3Q_DESC_NUM_8197F)
  5909. #define BIT_SET_HI3Q_DESC_NUM_8197F(x, v) \
  5910. (BIT_CLEAR_HI3Q_DESC_NUM_8197F(x) | BIT_HI3Q_DESC_NUM_8197F(v))
  5911. /* 2 REG_HI4Q_TXBD_NUM_8197F */
  5912. #define BIT_HI4Q_FLAG_8197F BIT(14)
  5913. #define BIT_SHIFT_HI4Q_DESC_MODE_8197F 12
  5914. #define BIT_MASK_HI4Q_DESC_MODE_8197F 0x3
  5915. #define BIT_HI4Q_DESC_MODE_8197F(x) \
  5916. (((x) & BIT_MASK_HI4Q_DESC_MODE_8197F) \
  5917. << BIT_SHIFT_HI4Q_DESC_MODE_8197F)
  5918. #define BITS_HI4Q_DESC_MODE_8197F \
  5919. (BIT_MASK_HI4Q_DESC_MODE_8197F << BIT_SHIFT_HI4Q_DESC_MODE_8197F)
  5920. #define BIT_CLEAR_HI4Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI4Q_DESC_MODE_8197F))
  5921. #define BIT_GET_HI4Q_DESC_MODE_8197F(x) \
  5922. (((x) >> BIT_SHIFT_HI4Q_DESC_MODE_8197F) & \
  5923. BIT_MASK_HI4Q_DESC_MODE_8197F)
  5924. #define BIT_SET_HI4Q_DESC_MODE_8197F(x, v) \
  5925. (BIT_CLEAR_HI4Q_DESC_MODE_8197F(x) | BIT_HI4Q_DESC_MODE_8197F(v))
  5926. #define BIT_SHIFT_HI4Q_DESC_NUM_8197F 0
  5927. #define BIT_MASK_HI4Q_DESC_NUM_8197F 0xfff
  5928. #define BIT_HI4Q_DESC_NUM_8197F(x) \
  5929. (((x) & BIT_MASK_HI4Q_DESC_NUM_8197F) << BIT_SHIFT_HI4Q_DESC_NUM_8197F)
  5930. #define BITS_HI4Q_DESC_NUM_8197F \
  5931. (BIT_MASK_HI4Q_DESC_NUM_8197F << BIT_SHIFT_HI4Q_DESC_NUM_8197F)
  5932. #define BIT_CLEAR_HI4Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI4Q_DESC_NUM_8197F))
  5933. #define BIT_GET_HI4Q_DESC_NUM_8197F(x) \
  5934. (((x) >> BIT_SHIFT_HI4Q_DESC_NUM_8197F) & BIT_MASK_HI4Q_DESC_NUM_8197F)
  5935. #define BIT_SET_HI4Q_DESC_NUM_8197F(x, v) \
  5936. (BIT_CLEAR_HI4Q_DESC_NUM_8197F(x) | BIT_HI4Q_DESC_NUM_8197F(v))
  5937. /* 2 REG_HI5Q_TXBD_NUM_8197F */
  5938. #define BIT_HI5Q_FLAG_8197F BIT(14)
  5939. #define BIT_SHIFT_HI5Q_DESC_MODE_8197F 12
  5940. #define BIT_MASK_HI5Q_DESC_MODE_8197F 0x3
  5941. #define BIT_HI5Q_DESC_MODE_8197F(x) \
  5942. (((x) & BIT_MASK_HI5Q_DESC_MODE_8197F) \
  5943. << BIT_SHIFT_HI5Q_DESC_MODE_8197F)
  5944. #define BITS_HI5Q_DESC_MODE_8197F \
  5945. (BIT_MASK_HI5Q_DESC_MODE_8197F << BIT_SHIFT_HI5Q_DESC_MODE_8197F)
  5946. #define BIT_CLEAR_HI5Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI5Q_DESC_MODE_8197F))
  5947. #define BIT_GET_HI5Q_DESC_MODE_8197F(x) \
  5948. (((x) >> BIT_SHIFT_HI5Q_DESC_MODE_8197F) & \
  5949. BIT_MASK_HI5Q_DESC_MODE_8197F)
  5950. #define BIT_SET_HI5Q_DESC_MODE_8197F(x, v) \
  5951. (BIT_CLEAR_HI5Q_DESC_MODE_8197F(x) | BIT_HI5Q_DESC_MODE_8197F(v))
  5952. #define BIT_SHIFT_HI5Q_DESC_NUM_8197F 0
  5953. #define BIT_MASK_HI5Q_DESC_NUM_8197F 0xfff
  5954. #define BIT_HI5Q_DESC_NUM_8197F(x) \
  5955. (((x) & BIT_MASK_HI5Q_DESC_NUM_8197F) << BIT_SHIFT_HI5Q_DESC_NUM_8197F)
  5956. #define BITS_HI5Q_DESC_NUM_8197F \
  5957. (BIT_MASK_HI5Q_DESC_NUM_8197F << BIT_SHIFT_HI5Q_DESC_NUM_8197F)
  5958. #define BIT_CLEAR_HI5Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI5Q_DESC_NUM_8197F))
  5959. #define BIT_GET_HI5Q_DESC_NUM_8197F(x) \
  5960. (((x) >> BIT_SHIFT_HI5Q_DESC_NUM_8197F) & BIT_MASK_HI5Q_DESC_NUM_8197F)
  5961. #define BIT_SET_HI5Q_DESC_NUM_8197F(x, v) \
  5962. (BIT_CLEAR_HI5Q_DESC_NUM_8197F(x) | BIT_HI5Q_DESC_NUM_8197F(v))
  5963. /* 2 REG_HI6Q_TXBD_NUM_8197F */
  5964. #define BIT_HI6Q_FLAG_8197F BIT(14)
  5965. #define BIT_SHIFT_HI6Q_DESC_MODE_8197F 12
  5966. #define BIT_MASK_HI6Q_DESC_MODE_8197F 0x3
  5967. #define BIT_HI6Q_DESC_MODE_8197F(x) \
  5968. (((x) & BIT_MASK_HI6Q_DESC_MODE_8197F) \
  5969. << BIT_SHIFT_HI6Q_DESC_MODE_8197F)
  5970. #define BITS_HI6Q_DESC_MODE_8197F \
  5971. (BIT_MASK_HI6Q_DESC_MODE_8197F << BIT_SHIFT_HI6Q_DESC_MODE_8197F)
  5972. #define BIT_CLEAR_HI6Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI6Q_DESC_MODE_8197F))
  5973. #define BIT_GET_HI6Q_DESC_MODE_8197F(x) \
  5974. (((x) >> BIT_SHIFT_HI6Q_DESC_MODE_8197F) & \
  5975. BIT_MASK_HI6Q_DESC_MODE_8197F)
  5976. #define BIT_SET_HI6Q_DESC_MODE_8197F(x, v) \
  5977. (BIT_CLEAR_HI6Q_DESC_MODE_8197F(x) | BIT_HI6Q_DESC_MODE_8197F(v))
  5978. #define BIT_SHIFT_HI6Q_DESC_NUM_8197F 0
  5979. #define BIT_MASK_HI6Q_DESC_NUM_8197F 0xfff
  5980. #define BIT_HI6Q_DESC_NUM_8197F(x) \
  5981. (((x) & BIT_MASK_HI6Q_DESC_NUM_8197F) << BIT_SHIFT_HI6Q_DESC_NUM_8197F)
  5982. #define BITS_HI6Q_DESC_NUM_8197F \
  5983. (BIT_MASK_HI6Q_DESC_NUM_8197F << BIT_SHIFT_HI6Q_DESC_NUM_8197F)
  5984. #define BIT_CLEAR_HI6Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI6Q_DESC_NUM_8197F))
  5985. #define BIT_GET_HI6Q_DESC_NUM_8197F(x) \
  5986. (((x) >> BIT_SHIFT_HI6Q_DESC_NUM_8197F) & BIT_MASK_HI6Q_DESC_NUM_8197F)
  5987. #define BIT_SET_HI6Q_DESC_NUM_8197F(x, v) \
  5988. (BIT_CLEAR_HI6Q_DESC_NUM_8197F(x) | BIT_HI6Q_DESC_NUM_8197F(v))
  5989. /* 2 REG_HI7Q_TXBD_NUM_8197F */
  5990. #define BIT_HI7Q_FLAG_8197F BIT(14)
  5991. #define BIT_SHIFT_HI7Q_DESC_MODE_8197F 12
  5992. #define BIT_MASK_HI7Q_DESC_MODE_8197F 0x3
  5993. #define BIT_HI7Q_DESC_MODE_8197F(x) \
  5994. (((x) & BIT_MASK_HI7Q_DESC_MODE_8197F) \
  5995. << BIT_SHIFT_HI7Q_DESC_MODE_8197F)
  5996. #define BITS_HI7Q_DESC_MODE_8197F \
  5997. (BIT_MASK_HI7Q_DESC_MODE_8197F << BIT_SHIFT_HI7Q_DESC_MODE_8197F)
  5998. #define BIT_CLEAR_HI7Q_DESC_MODE_8197F(x) ((x) & (~BITS_HI7Q_DESC_MODE_8197F))
  5999. #define BIT_GET_HI7Q_DESC_MODE_8197F(x) \
  6000. (((x) >> BIT_SHIFT_HI7Q_DESC_MODE_8197F) & \
  6001. BIT_MASK_HI7Q_DESC_MODE_8197F)
  6002. #define BIT_SET_HI7Q_DESC_MODE_8197F(x, v) \
  6003. (BIT_CLEAR_HI7Q_DESC_MODE_8197F(x) | BIT_HI7Q_DESC_MODE_8197F(v))
  6004. #define BIT_SHIFT_HI7Q_DESC_NUM_8197F 0
  6005. #define BIT_MASK_HI7Q_DESC_NUM_8197F 0xfff
  6006. #define BIT_HI7Q_DESC_NUM_8197F(x) \
  6007. (((x) & BIT_MASK_HI7Q_DESC_NUM_8197F) << BIT_SHIFT_HI7Q_DESC_NUM_8197F)
  6008. #define BITS_HI7Q_DESC_NUM_8197F \
  6009. (BIT_MASK_HI7Q_DESC_NUM_8197F << BIT_SHIFT_HI7Q_DESC_NUM_8197F)
  6010. #define BIT_CLEAR_HI7Q_DESC_NUM_8197F(x) ((x) & (~BITS_HI7Q_DESC_NUM_8197F))
  6011. #define BIT_GET_HI7Q_DESC_NUM_8197F(x) \
  6012. (((x) >> BIT_SHIFT_HI7Q_DESC_NUM_8197F) & BIT_MASK_HI7Q_DESC_NUM_8197F)
  6013. #define BIT_SET_HI7Q_DESC_NUM_8197F(x, v) \
  6014. (BIT_CLEAR_HI7Q_DESC_NUM_8197F(x) | BIT_HI7Q_DESC_NUM_8197F(v))
  6015. /* 2 REG_TSFTIMER_HCI_8197F */
  6016. #define BIT_SHIFT_TSFT2_HCI_8197F 16
  6017. #define BIT_MASK_TSFT2_HCI_8197F 0xffff
  6018. #define BIT_TSFT2_HCI_8197F(x) \
  6019. (((x) & BIT_MASK_TSFT2_HCI_8197F) << BIT_SHIFT_TSFT2_HCI_8197F)
  6020. #define BITS_TSFT2_HCI_8197F \
  6021. (BIT_MASK_TSFT2_HCI_8197F << BIT_SHIFT_TSFT2_HCI_8197F)
  6022. #define BIT_CLEAR_TSFT2_HCI_8197F(x) ((x) & (~BITS_TSFT2_HCI_8197F))
  6023. #define BIT_GET_TSFT2_HCI_8197F(x) \
  6024. (((x) >> BIT_SHIFT_TSFT2_HCI_8197F) & BIT_MASK_TSFT2_HCI_8197F)
  6025. #define BIT_SET_TSFT2_HCI_8197F(x, v) \
  6026. (BIT_CLEAR_TSFT2_HCI_8197F(x) | BIT_TSFT2_HCI_8197F(v))
  6027. #define BIT_SHIFT_TSFT1_HCI_8197F 0
  6028. #define BIT_MASK_TSFT1_HCI_8197F 0xffff
  6029. #define BIT_TSFT1_HCI_8197F(x) \
  6030. (((x) & BIT_MASK_TSFT1_HCI_8197F) << BIT_SHIFT_TSFT1_HCI_8197F)
  6031. #define BITS_TSFT1_HCI_8197F \
  6032. (BIT_MASK_TSFT1_HCI_8197F << BIT_SHIFT_TSFT1_HCI_8197F)
  6033. #define BIT_CLEAR_TSFT1_HCI_8197F(x) ((x) & (~BITS_TSFT1_HCI_8197F))
  6034. #define BIT_GET_TSFT1_HCI_8197F(x) \
  6035. (((x) >> BIT_SHIFT_TSFT1_HCI_8197F) & BIT_MASK_TSFT1_HCI_8197F)
  6036. #define BIT_SET_TSFT1_HCI_8197F(x, v) \
  6037. (BIT_CLEAR_TSFT1_HCI_8197F(x) | BIT_TSFT1_HCI_8197F(v))
  6038. /* 2 REG_BD_RWPTR_CLR_8197F */
  6039. #define BIT_CLR_HI7Q_HW_IDX_8197F BIT(29)
  6040. #define BIT_CLR_HI6Q_HW_IDX_8197F BIT(28)
  6041. #define BIT_CLR_HI5Q_HW_IDX_8197F BIT(27)
  6042. #define BIT_CLR_HI4Q_HW_IDX_8197F BIT(26)
  6043. #define BIT_CLR_HI3Q_HW_IDX_8197F BIT(25)
  6044. #define BIT_CLR_HI2Q_HW_IDX_8197F BIT(24)
  6045. #define BIT_CLR_HI1Q_HW_IDX_8197F BIT(23)
  6046. #define BIT_CLR_HI0Q_HW_IDX_8197F BIT(22)
  6047. #define BIT_CLR_BKQ_HW_IDX_8197F BIT(21)
  6048. #define BIT_CLR_BEQ_HW_IDX_8197F BIT(20)
  6049. #define BIT_CLR_VIQ_HW_IDX_8197F BIT(19)
  6050. #define BIT_CLR_VOQ_HW_IDX_8197F BIT(18)
  6051. #define BIT_CLR_MGQ_HW_IDX_8197F BIT(17)
  6052. #define BIT_CLR_RXQ_HW_IDX_8197F BIT(16)
  6053. #define BIT_CLR_HI7Q_HOST_IDX_8197F BIT(13)
  6054. #define BIT_CLR_HI6Q_HOST_IDX_8197F BIT(12)
  6055. #define BIT_CLR_HI5Q_HOST_IDX_8197F BIT(11)
  6056. #define BIT_CLR_HI4Q_HOST_IDX_8197F BIT(10)
  6057. #define BIT_CLR_HI3Q_HOST_IDX_8197F BIT(9)
  6058. #define BIT_CLR_HI2Q_HOST_IDX_8197F BIT(8)
  6059. #define BIT_CLR_HI1Q_HOST_IDX_8197F BIT(7)
  6060. #define BIT_CLR_HI0Q_HOST_IDX_8197F BIT(6)
  6061. #define BIT_CLR_BKQ_HOST_IDX_8197F BIT(5)
  6062. #define BIT_CLR_BEQ_HOST_IDX_8197F BIT(4)
  6063. #define BIT_CLR_VIQ_HOST_IDX_8197F BIT(3)
  6064. #define BIT_CLR_VOQ_HOST_IDX_8197F BIT(2)
  6065. #define BIT_CLR_MGQ_HOST_IDX_8197F BIT(1)
  6066. #define BIT_CLR_RXQ_HOST_IDX_8197F BIT(0)
  6067. /* 2 REG_VOQ_TXBD_IDX_8197F */
  6068. #define BIT_SHIFT_VOQ_HW_IDX_8197F 16
  6069. #define BIT_MASK_VOQ_HW_IDX_8197F 0xfff
  6070. #define BIT_VOQ_HW_IDX_8197F(x) \
  6071. (((x) & BIT_MASK_VOQ_HW_IDX_8197F) << BIT_SHIFT_VOQ_HW_IDX_8197F)
  6072. #define BITS_VOQ_HW_IDX_8197F \
  6073. (BIT_MASK_VOQ_HW_IDX_8197F << BIT_SHIFT_VOQ_HW_IDX_8197F)
  6074. #define BIT_CLEAR_VOQ_HW_IDX_8197F(x) ((x) & (~BITS_VOQ_HW_IDX_8197F))
  6075. #define BIT_GET_VOQ_HW_IDX_8197F(x) \
  6076. (((x) >> BIT_SHIFT_VOQ_HW_IDX_8197F) & BIT_MASK_VOQ_HW_IDX_8197F)
  6077. #define BIT_SET_VOQ_HW_IDX_8197F(x, v) \
  6078. (BIT_CLEAR_VOQ_HW_IDX_8197F(x) | BIT_VOQ_HW_IDX_8197F(v))
  6079. #define BIT_SHIFT_VOQ_HOST_IDX_8197F 0
  6080. #define BIT_MASK_VOQ_HOST_IDX_8197F 0xfff
  6081. #define BIT_VOQ_HOST_IDX_8197F(x) \
  6082. (((x) & BIT_MASK_VOQ_HOST_IDX_8197F) << BIT_SHIFT_VOQ_HOST_IDX_8197F)
  6083. #define BITS_VOQ_HOST_IDX_8197F \
  6084. (BIT_MASK_VOQ_HOST_IDX_8197F << BIT_SHIFT_VOQ_HOST_IDX_8197F)
  6085. #define BIT_CLEAR_VOQ_HOST_IDX_8197F(x) ((x) & (~BITS_VOQ_HOST_IDX_8197F))
  6086. #define BIT_GET_VOQ_HOST_IDX_8197F(x) \
  6087. (((x) >> BIT_SHIFT_VOQ_HOST_IDX_8197F) & BIT_MASK_VOQ_HOST_IDX_8197F)
  6088. #define BIT_SET_VOQ_HOST_IDX_8197F(x, v) \
  6089. (BIT_CLEAR_VOQ_HOST_IDX_8197F(x) | BIT_VOQ_HOST_IDX_8197F(v))
  6090. /* 2 REG_VIQ_TXBD_IDX_8197F */
  6091. #define BIT_SHIFT_VIQ_HW_IDX_8197F 16
  6092. #define BIT_MASK_VIQ_HW_IDX_8197F 0xfff
  6093. #define BIT_VIQ_HW_IDX_8197F(x) \
  6094. (((x) & BIT_MASK_VIQ_HW_IDX_8197F) << BIT_SHIFT_VIQ_HW_IDX_8197F)
  6095. #define BITS_VIQ_HW_IDX_8197F \
  6096. (BIT_MASK_VIQ_HW_IDX_8197F << BIT_SHIFT_VIQ_HW_IDX_8197F)
  6097. #define BIT_CLEAR_VIQ_HW_IDX_8197F(x) ((x) & (~BITS_VIQ_HW_IDX_8197F))
  6098. #define BIT_GET_VIQ_HW_IDX_8197F(x) \
  6099. (((x) >> BIT_SHIFT_VIQ_HW_IDX_8197F) & BIT_MASK_VIQ_HW_IDX_8197F)
  6100. #define BIT_SET_VIQ_HW_IDX_8197F(x, v) \
  6101. (BIT_CLEAR_VIQ_HW_IDX_8197F(x) | BIT_VIQ_HW_IDX_8197F(v))
  6102. #define BIT_SHIFT_VIQ_HOST_IDX_8197F 0
  6103. #define BIT_MASK_VIQ_HOST_IDX_8197F 0xfff
  6104. #define BIT_VIQ_HOST_IDX_8197F(x) \
  6105. (((x) & BIT_MASK_VIQ_HOST_IDX_8197F) << BIT_SHIFT_VIQ_HOST_IDX_8197F)
  6106. #define BITS_VIQ_HOST_IDX_8197F \
  6107. (BIT_MASK_VIQ_HOST_IDX_8197F << BIT_SHIFT_VIQ_HOST_IDX_8197F)
  6108. #define BIT_CLEAR_VIQ_HOST_IDX_8197F(x) ((x) & (~BITS_VIQ_HOST_IDX_8197F))
  6109. #define BIT_GET_VIQ_HOST_IDX_8197F(x) \
  6110. (((x) >> BIT_SHIFT_VIQ_HOST_IDX_8197F) & BIT_MASK_VIQ_HOST_IDX_8197F)
  6111. #define BIT_SET_VIQ_HOST_IDX_8197F(x, v) \
  6112. (BIT_CLEAR_VIQ_HOST_IDX_8197F(x) | BIT_VIQ_HOST_IDX_8197F(v))
  6113. /* 2 REG_BEQ_TXBD_IDX_8197F */
  6114. #define BIT_SHIFT_BEQ_HW_IDX_8197F 16
  6115. #define BIT_MASK_BEQ_HW_IDX_8197F 0xfff
  6116. #define BIT_BEQ_HW_IDX_8197F(x) \
  6117. (((x) & BIT_MASK_BEQ_HW_IDX_8197F) << BIT_SHIFT_BEQ_HW_IDX_8197F)
  6118. #define BITS_BEQ_HW_IDX_8197F \
  6119. (BIT_MASK_BEQ_HW_IDX_8197F << BIT_SHIFT_BEQ_HW_IDX_8197F)
  6120. #define BIT_CLEAR_BEQ_HW_IDX_8197F(x) ((x) & (~BITS_BEQ_HW_IDX_8197F))
  6121. #define BIT_GET_BEQ_HW_IDX_8197F(x) \
  6122. (((x) >> BIT_SHIFT_BEQ_HW_IDX_8197F) & BIT_MASK_BEQ_HW_IDX_8197F)
  6123. #define BIT_SET_BEQ_HW_IDX_8197F(x, v) \
  6124. (BIT_CLEAR_BEQ_HW_IDX_8197F(x) | BIT_BEQ_HW_IDX_8197F(v))
  6125. #define BIT_SHIFT_BEQ_HOST_IDX_8197F 0
  6126. #define BIT_MASK_BEQ_HOST_IDX_8197F 0xfff
  6127. #define BIT_BEQ_HOST_IDX_8197F(x) \
  6128. (((x) & BIT_MASK_BEQ_HOST_IDX_8197F) << BIT_SHIFT_BEQ_HOST_IDX_8197F)
  6129. #define BITS_BEQ_HOST_IDX_8197F \
  6130. (BIT_MASK_BEQ_HOST_IDX_8197F << BIT_SHIFT_BEQ_HOST_IDX_8197F)
  6131. #define BIT_CLEAR_BEQ_HOST_IDX_8197F(x) ((x) & (~BITS_BEQ_HOST_IDX_8197F))
  6132. #define BIT_GET_BEQ_HOST_IDX_8197F(x) \
  6133. (((x) >> BIT_SHIFT_BEQ_HOST_IDX_8197F) & BIT_MASK_BEQ_HOST_IDX_8197F)
  6134. #define BIT_SET_BEQ_HOST_IDX_8197F(x, v) \
  6135. (BIT_CLEAR_BEQ_HOST_IDX_8197F(x) | BIT_BEQ_HOST_IDX_8197F(v))
  6136. /* 2 REG_BKQ_TXBD_IDX_8197F */
  6137. #define BIT_SHIFT_BKQ_HW_IDX_8197F 16
  6138. #define BIT_MASK_BKQ_HW_IDX_8197F 0xfff
  6139. #define BIT_BKQ_HW_IDX_8197F(x) \
  6140. (((x) & BIT_MASK_BKQ_HW_IDX_8197F) << BIT_SHIFT_BKQ_HW_IDX_8197F)
  6141. #define BITS_BKQ_HW_IDX_8197F \
  6142. (BIT_MASK_BKQ_HW_IDX_8197F << BIT_SHIFT_BKQ_HW_IDX_8197F)
  6143. #define BIT_CLEAR_BKQ_HW_IDX_8197F(x) ((x) & (~BITS_BKQ_HW_IDX_8197F))
  6144. #define BIT_GET_BKQ_HW_IDX_8197F(x) \
  6145. (((x) >> BIT_SHIFT_BKQ_HW_IDX_8197F) & BIT_MASK_BKQ_HW_IDX_8197F)
  6146. #define BIT_SET_BKQ_HW_IDX_8197F(x, v) \
  6147. (BIT_CLEAR_BKQ_HW_IDX_8197F(x) | BIT_BKQ_HW_IDX_8197F(v))
  6148. #define BIT_SHIFT_BKQ_HOST_IDX_8197F 0
  6149. #define BIT_MASK_BKQ_HOST_IDX_8197F 0xfff
  6150. #define BIT_BKQ_HOST_IDX_8197F(x) \
  6151. (((x) & BIT_MASK_BKQ_HOST_IDX_8197F) << BIT_SHIFT_BKQ_HOST_IDX_8197F)
  6152. #define BITS_BKQ_HOST_IDX_8197F \
  6153. (BIT_MASK_BKQ_HOST_IDX_8197F << BIT_SHIFT_BKQ_HOST_IDX_8197F)
  6154. #define BIT_CLEAR_BKQ_HOST_IDX_8197F(x) ((x) & (~BITS_BKQ_HOST_IDX_8197F))
  6155. #define BIT_GET_BKQ_HOST_IDX_8197F(x) \
  6156. (((x) >> BIT_SHIFT_BKQ_HOST_IDX_8197F) & BIT_MASK_BKQ_HOST_IDX_8197F)
  6157. #define BIT_SET_BKQ_HOST_IDX_8197F(x, v) \
  6158. (BIT_CLEAR_BKQ_HOST_IDX_8197F(x) | BIT_BKQ_HOST_IDX_8197F(v))
  6159. /* 2 REG_MGQ_TXBD_IDX_8197F */
  6160. #define BIT_SHIFT_MGQ_HW_IDX_8197F 16
  6161. #define BIT_MASK_MGQ_HW_IDX_8197F 0xfff
  6162. #define BIT_MGQ_HW_IDX_8197F(x) \
  6163. (((x) & BIT_MASK_MGQ_HW_IDX_8197F) << BIT_SHIFT_MGQ_HW_IDX_8197F)
  6164. #define BITS_MGQ_HW_IDX_8197F \
  6165. (BIT_MASK_MGQ_HW_IDX_8197F << BIT_SHIFT_MGQ_HW_IDX_8197F)
  6166. #define BIT_CLEAR_MGQ_HW_IDX_8197F(x) ((x) & (~BITS_MGQ_HW_IDX_8197F))
  6167. #define BIT_GET_MGQ_HW_IDX_8197F(x) \
  6168. (((x) >> BIT_SHIFT_MGQ_HW_IDX_8197F) & BIT_MASK_MGQ_HW_IDX_8197F)
  6169. #define BIT_SET_MGQ_HW_IDX_8197F(x, v) \
  6170. (BIT_CLEAR_MGQ_HW_IDX_8197F(x) | BIT_MGQ_HW_IDX_8197F(v))
  6171. #define BIT_SHIFT_MGQ_HOST_IDX_8197F 0
  6172. #define BIT_MASK_MGQ_HOST_IDX_8197F 0xfff
  6173. #define BIT_MGQ_HOST_IDX_8197F(x) \
  6174. (((x) & BIT_MASK_MGQ_HOST_IDX_8197F) << BIT_SHIFT_MGQ_HOST_IDX_8197F)
  6175. #define BITS_MGQ_HOST_IDX_8197F \
  6176. (BIT_MASK_MGQ_HOST_IDX_8197F << BIT_SHIFT_MGQ_HOST_IDX_8197F)
  6177. #define BIT_CLEAR_MGQ_HOST_IDX_8197F(x) ((x) & (~BITS_MGQ_HOST_IDX_8197F))
  6178. #define BIT_GET_MGQ_HOST_IDX_8197F(x) \
  6179. (((x) >> BIT_SHIFT_MGQ_HOST_IDX_8197F) & BIT_MASK_MGQ_HOST_IDX_8197F)
  6180. #define BIT_SET_MGQ_HOST_IDX_8197F(x, v) \
  6181. (BIT_CLEAR_MGQ_HOST_IDX_8197F(x) | BIT_MGQ_HOST_IDX_8197F(v))
  6182. /* 2 REG_RXQ_RXBD_IDX_8197F */
  6183. #define BIT_SHIFT_RXQ_HW_IDX_8197F 16
  6184. #define BIT_MASK_RXQ_HW_IDX_8197F 0xfff
  6185. #define BIT_RXQ_HW_IDX_8197F(x) \
  6186. (((x) & BIT_MASK_RXQ_HW_IDX_8197F) << BIT_SHIFT_RXQ_HW_IDX_8197F)
  6187. #define BITS_RXQ_HW_IDX_8197F \
  6188. (BIT_MASK_RXQ_HW_IDX_8197F << BIT_SHIFT_RXQ_HW_IDX_8197F)
  6189. #define BIT_CLEAR_RXQ_HW_IDX_8197F(x) ((x) & (~BITS_RXQ_HW_IDX_8197F))
  6190. #define BIT_GET_RXQ_HW_IDX_8197F(x) \
  6191. (((x) >> BIT_SHIFT_RXQ_HW_IDX_8197F) & BIT_MASK_RXQ_HW_IDX_8197F)
  6192. #define BIT_SET_RXQ_HW_IDX_8197F(x, v) \
  6193. (BIT_CLEAR_RXQ_HW_IDX_8197F(x) | BIT_RXQ_HW_IDX_8197F(v))
  6194. #define BIT_SHIFT_RXQ_HOST_IDX_8197F 0
  6195. #define BIT_MASK_RXQ_HOST_IDX_8197F 0xfff
  6196. #define BIT_RXQ_HOST_IDX_8197F(x) \
  6197. (((x) & BIT_MASK_RXQ_HOST_IDX_8197F) << BIT_SHIFT_RXQ_HOST_IDX_8197F)
  6198. #define BITS_RXQ_HOST_IDX_8197F \
  6199. (BIT_MASK_RXQ_HOST_IDX_8197F << BIT_SHIFT_RXQ_HOST_IDX_8197F)
  6200. #define BIT_CLEAR_RXQ_HOST_IDX_8197F(x) ((x) & (~BITS_RXQ_HOST_IDX_8197F))
  6201. #define BIT_GET_RXQ_HOST_IDX_8197F(x) \
  6202. (((x) >> BIT_SHIFT_RXQ_HOST_IDX_8197F) & BIT_MASK_RXQ_HOST_IDX_8197F)
  6203. #define BIT_SET_RXQ_HOST_IDX_8197F(x, v) \
  6204. (BIT_CLEAR_RXQ_HOST_IDX_8197F(x) | BIT_RXQ_HOST_IDX_8197F(v))
  6205. /* 2 REG_HI0Q_TXBD_IDX_8197F */
  6206. #define BIT_SHIFT_HI0Q_HW_IDX_8197F 16
  6207. #define BIT_MASK_HI0Q_HW_IDX_8197F 0xfff
  6208. #define BIT_HI0Q_HW_IDX_8197F(x) \
  6209. (((x) & BIT_MASK_HI0Q_HW_IDX_8197F) << BIT_SHIFT_HI0Q_HW_IDX_8197F)
  6210. #define BITS_HI0Q_HW_IDX_8197F \
  6211. (BIT_MASK_HI0Q_HW_IDX_8197F << BIT_SHIFT_HI0Q_HW_IDX_8197F)
  6212. #define BIT_CLEAR_HI0Q_HW_IDX_8197F(x) ((x) & (~BITS_HI0Q_HW_IDX_8197F))
  6213. #define BIT_GET_HI0Q_HW_IDX_8197F(x) \
  6214. (((x) >> BIT_SHIFT_HI0Q_HW_IDX_8197F) & BIT_MASK_HI0Q_HW_IDX_8197F)
  6215. #define BIT_SET_HI0Q_HW_IDX_8197F(x, v) \
  6216. (BIT_CLEAR_HI0Q_HW_IDX_8197F(x) | BIT_HI0Q_HW_IDX_8197F(v))
  6217. #define BIT_SHIFT_HI0Q_HOST_IDX_8197F 0
  6218. #define BIT_MASK_HI0Q_HOST_IDX_8197F 0xfff
  6219. #define BIT_HI0Q_HOST_IDX_8197F(x) \
  6220. (((x) & BIT_MASK_HI0Q_HOST_IDX_8197F) << BIT_SHIFT_HI0Q_HOST_IDX_8197F)
  6221. #define BITS_HI0Q_HOST_IDX_8197F \
  6222. (BIT_MASK_HI0Q_HOST_IDX_8197F << BIT_SHIFT_HI0Q_HOST_IDX_8197F)
  6223. #define BIT_CLEAR_HI0Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI0Q_HOST_IDX_8197F))
  6224. #define BIT_GET_HI0Q_HOST_IDX_8197F(x) \
  6225. (((x) >> BIT_SHIFT_HI0Q_HOST_IDX_8197F) & BIT_MASK_HI0Q_HOST_IDX_8197F)
  6226. #define BIT_SET_HI0Q_HOST_IDX_8197F(x, v) \
  6227. (BIT_CLEAR_HI0Q_HOST_IDX_8197F(x) | BIT_HI0Q_HOST_IDX_8197F(v))
  6228. /* 2 REG_HI1Q_TXBD_IDX_8197F */
  6229. #define BIT_SHIFT_HI1Q_HW_IDX_8197F 16
  6230. #define BIT_MASK_HI1Q_HW_IDX_8197F 0xfff
  6231. #define BIT_HI1Q_HW_IDX_8197F(x) \
  6232. (((x) & BIT_MASK_HI1Q_HW_IDX_8197F) << BIT_SHIFT_HI1Q_HW_IDX_8197F)
  6233. #define BITS_HI1Q_HW_IDX_8197F \
  6234. (BIT_MASK_HI1Q_HW_IDX_8197F << BIT_SHIFT_HI1Q_HW_IDX_8197F)
  6235. #define BIT_CLEAR_HI1Q_HW_IDX_8197F(x) ((x) & (~BITS_HI1Q_HW_IDX_8197F))
  6236. #define BIT_GET_HI1Q_HW_IDX_8197F(x) \
  6237. (((x) >> BIT_SHIFT_HI1Q_HW_IDX_8197F) & BIT_MASK_HI1Q_HW_IDX_8197F)
  6238. #define BIT_SET_HI1Q_HW_IDX_8197F(x, v) \
  6239. (BIT_CLEAR_HI1Q_HW_IDX_8197F(x) | BIT_HI1Q_HW_IDX_8197F(v))
  6240. #define BIT_SHIFT_HI1Q_HOST_IDX_8197F 0
  6241. #define BIT_MASK_HI1Q_HOST_IDX_8197F 0xfff
  6242. #define BIT_HI1Q_HOST_IDX_8197F(x) \
  6243. (((x) & BIT_MASK_HI1Q_HOST_IDX_8197F) << BIT_SHIFT_HI1Q_HOST_IDX_8197F)
  6244. #define BITS_HI1Q_HOST_IDX_8197F \
  6245. (BIT_MASK_HI1Q_HOST_IDX_8197F << BIT_SHIFT_HI1Q_HOST_IDX_8197F)
  6246. #define BIT_CLEAR_HI1Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI1Q_HOST_IDX_8197F))
  6247. #define BIT_GET_HI1Q_HOST_IDX_8197F(x) \
  6248. (((x) >> BIT_SHIFT_HI1Q_HOST_IDX_8197F) & BIT_MASK_HI1Q_HOST_IDX_8197F)
  6249. #define BIT_SET_HI1Q_HOST_IDX_8197F(x, v) \
  6250. (BIT_CLEAR_HI1Q_HOST_IDX_8197F(x) | BIT_HI1Q_HOST_IDX_8197F(v))
  6251. /* 2 REG_HI2Q_TXBD_IDX_8197F */
  6252. #define BIT_SHIFT_HI2Q_HW_IDX_8197F 16
  6253. #define BIT_MASK_HI2Q_HW_IDX_8197F 0xfff
  6254. #define BIT_HI2Q_HW_IDX_8197F(x) \
  6255. (((x) & BIT_MASK_HI2Q_HW_IDX_8197F) << BIT_SHIFT_HI2Q_HW_IDX_8197F)
  6256. #define BITS_HI2Q_HW_IDX_8197F \
  6257. (BIT_MASK_HI2Q_HW_IDX_8197F << BIT_SHIFT_HI2Q_HW_IDX_8197F)
  6258. #define BIT_CLEAR_HI2Q_HW_IDX_8197F(x) ((x) & (~BITS_HI2Q_HW_IDX_8197F))
  6259. #define BIT_GET_HI2Q_HW_IDX_8197F(x) \
  6260. (((x) >> BIT_SHIFT_HI2Q_HW_IDX_8197F) & BIT_MASK_HI2Q_HW_IDX_8197F)
  6261. #define BIT_SET_HI2Q_HW_IDX_8197F(x, v) \
  6262. (BIT_CLEAR_HI2Q_HW_IDX_8197F(x) | BIT_HI2Q_HW_IDX_8197F(v))
  6263. #define BIT_SHIFT_HI2Q_HOST_IDX_8197F 0
  6264. #define BIT_MASK_HI2Q_HOST_IDX_8197F 0xfff
  6265. #define BIT_HI2Q_HOST_IDX_8197F(x) \
  6266. (((x) & BIT_MASK_HI2Q_HOST_IDX_8197F) << BIT_SHIFT_HI2Q_HOST_IDX_8197F)
  6267. #define BITS_HI2Q_HOST_IDX_8197F \
  6268. (BIT_MASK_HI2Q_HOST_IDX_8197F << BIT_SHIFT_HI2Q_HOST_IDX_8197F)
  6269. #define BIT_CLEAR_HI2Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI2Q_HOST_IDX_8197F))
  6270. #define BIT_GET_HI2Q_HOST_IDX_8197F(x) \
  6271. (((x) >> BIT_SHIFT_HI2Q_HOST_IDX_8197F) & BIT_MASK_HI2Q_HOST_IDX_8197F)
  6272. #define BIT_SET_HI2Q_HOST_IDX_8197F(x, v) \
  6273. (BIT_CLEAR_HI2Q_HOST_IDX_8197F(x) | BIT_HI2Q_HOST_IDX_8197F(v))
  6274. /* 2 REG_HI3Q_TXBD_IDX_8197F */
  6275. #define BIT_SHIFT_HI3Q_HW_IDX_8197F 16
  6276. #define BIT_MASK_HI3Q_HW_IDX_8197F 0xfff
  6277. #define BIT_HI3Q_HW_IDX_8197F(x) \
  6278. (((x) & BIT_MASK_HI3Q_HW_IDX_8197F) << BIT_SHIFT_HI3Q_HW_IDX_8197F)
  6279. #define BITS_HI3Q_HW_IDX_8197F \
  6280. (BIT_MASK_HI3Q_HW_IDX_8197F << BIT_SHIFT_HI3Q_HW_IDX_8197F)
  6281. #define BIT_CLEAR_HI3Q_HW_IDX_8197F(x) ((x) & (~BITS_HI3Q_HW_IDX_8197F))
  6282. #define BIT_GET_HI3Q_HW_IDX_8197F(x) \
  6283. (((x) >> BIT_SHIFT_HI3Q_HW_IDX_8197F) & BIT_MASK_HI3Q_HW_IDX_8197F)
  6284. #define BIT_SET_HI3Q_HW_IDX_8197F(x, v) \
  6285. (BIT_CLEAR_HI3Q_HW_IDX_8197F(x) | BIT_HI3Q_HW_IDX_8197F(v))
  6286. #define BIT_SHIFT_HI3Q_HOST_IDX_8197F 0
  6287. #define BIT_MASK_HI3Q_HOST_IDX_8197F 0xfff
  6288. #define BIT_HI3Q_HOST_IDX_8197F(x) \
  6289. (((x) & BIT_MASK_HI3Q_HOST_IDX_8197F) << BIT_SHIFT_HI3Q_HOST_IDX_8197F)
  6290. #define BITS_HI3Q_HOST_IDX_8197F \
  6291. (BIT_MASK_HI3Q_HOST_IDX_8197F << BIT_SHIFT_HI3Q_HOST_IDX_8197F)
  6292. #define BIT_CLEAR_HI3Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI3Q_HOST_IDX_8197F))
  6293. #define BIT_GET_HI3Q_HOST_IDX_8197F(x) \
  6294. (((x) >> BIT_SHIFT_HI3Q_HOST_IDX_8197F) & BIT_MASK_HI3Q_HOST_IDX_8197F)
  6295. #define BIT_SET_HI3Q_HOST_IDX_8197F(x, v) \
  6296. (BIT_CLEAR_HI3Q_HOST_IDX_8197F(x) | BIT_HI3Q_HOST_IDX_8197F(v))
  6297. /* 2 REG_HI4Q_TXBD_IDX_8197F */
  6298. #define BIT_SHIFT_HI4Q_HW_IDX_8197F 16
  6299. #define BIT_MASK_HI4Q_HW_IDX_8197F 0xfff
  6300. #define BIT_HI4Q_HW_IDX_8197F(x) \
  6301. (((x) & BIT_MASK_HI4Q_HW_IDX_8197F) << BIT_SHIFT_HI4Q_HW_IDX_8197F)
  6302. #define BITS_HI4Q_HW_IDX_8197F \
  6303. (BIT_MASK_HI4Q_HW_IDX_8197F << BIT_SHIFT_HI4Q_HW_IDX_8197F)
  6304. #define BIT_CLEAR_HI4Q_HW_IDX_8197F(x) ((x) & (~BITS_HI4Q_HW_IDX_8197F))
  6305. #define BIT_GET_HI4Q_HW_IDX_8197F(x) \
  6306. (((x) >> BIT_SHIFT_HI4Q_HW_IDX_8197F) & BIT_MASK_HI4Q_HW_IDX_8197F)
  6307. #define BIT_SET_HI4Q_HW_IDX_8197F(x, v) \
  6308. (BIT_CLEAR_HI4Q_HW_IDX_8197F(x) | BIT_HI4Q_HW_IDX_8197F(v))
  6309. #define BIT_SHIFT_HI4Q_HOST_IDX_8197F 0
  6310. #define BIT_MASK_HI4Q_HOST_IDX_8197F 0xfff
  6311. #define BIT_HI4Q_HOST_IDX_8197F(x) \
  6312. (((x) & BIT_MASK_HI4Q_HOST_IDX_8197F) << BIT_SHIFT_HI4Q_HOST_IDX_8197F)
  6313. #define BITS_HI4Q_HOST_IDX_8197F \
  6314. (BIT_MASK_HI4Q_HOST_IDX_8197F << BIT_SHIFT_HI4Q_HOST_IDX_8197F)
  6315. #define BIT_CLEAR_HI4Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI4Q_HOST_IDX_8197F))
  6316. #define BIT_GET_HI4Q_HOST_IDX_8197F(x) \
  6317. (((x) >> BIT_SHIFT_HI4Q_HOST_IDX_8197F) & BIT_MASK_HI4Q_HOST_IDX_8197F)
  6318. #define BIT_SET_HI4Q_HOST_IDX_8197F(x, v) \
  6319. (BIT_CLEAR_HI4Q_HOST_IDX_8197F(x) | BIT_HI4Q_HOST_IDX_8197F(v))
  6320. /* 2 REG_HI5Q_TXBD_IDX_8197F */
  6321. #define BIT_SHIFT_HI5Q_HW_IDX_8197F 16
  6322. #define BIT_MASK_HI5Q_HW_IDX_8197F 0xfff
  6323. #define BIT_HI5Q_HW_IDX_8197F(x) \
  6324. (((x) & BIT_MASK_HI5Q_HW_IDX_8197F) << BIT_SHIFT_HI5Q_HW_IDX_8197F)
  6325. #define BITS_HI5Q_HW_IDX_8197F \
  6326. (BIT_MASK_HI5Q_HW_IDX_8197F << BIT_SHIFT_HI5Q_HW_IDX_8197F)
  6327. #define BIT_CLEAR_HI5Q_HW_IDX_8197F(x) ((x) & (~BITS_HI5Q_HW_IDX_8197F))
  6328. #define BIT_GET_HI5Q_HW_IDX_8197F(x) \
  6329. (((x) >> BIT_SHIFT_HI5Q_HW_IDX_8197F) & BIT_MASK_HI5Q_HW_IDX_8197F)
  6330. #define BIT_SET_HI5Q_HW_IDX_8197F(x, v) \
  6331. (BIT_CLEAR_HI5Q_HW_IDX_8197F(x) | BIT_HI5Q_HW_IDX_8197F(v))
  6332. #define BIT_SHIFT_HI5Q_HOST_IDX_8197F 0
  6333. #define BIT_MASK_HI5Q_HOST_IDX_8197F 0xfff
  6334. #define BIT_HI5Q_HOST_IDX_8197F(x) \
  6335. (((x) & BIT_MASK_HI5Q_HOST_IDX_8197F) << BIT_SHIFT_HI5Q_HOST_IDX_8197F)
  6336. #define BITS_HI5Q_HOST_IDX_8197F \
  6337. (BIT_MASK_HI5Q_HOST_IDX_8197F << BIT_SHIFT_HI5Q_HOST_IDX_8197F)
  6338. #define BIT_CLEAR_HI5Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI5Q_HOST_IDX_8197F))
  6339. #define BIT_GET_HI5Q_HOST_IDX_8197F(x) \
  6340. (((x) >> BIT_SHIFT_HI5Q_HOST_IDX_8197F) & BIT_MASK_HI5Q_HOST_IDX_8197F)
  6341. #define BIT_SET_HI5Q_HOST_IDX_8197F(x, v) \
  6342. (BIT_CLEAR_HI5Q_HOST_IDX_8197F(x) | BIT_HI5Q_HOST_IDX_8197F(v))
  6343. /* 2 REG_HI6Q_TXBD_IDX_8197F */
  6344. #define BIT_SHIFT_HI6Q_HW_IDX_8197F 16
  6345. #define BIT_MASK_HI6Q_HW_IDX_8197F 0xfff
  6346. #define BIT_HI6Q_HW_IDX_8197F(x) \
  6347. (((x) & BIT_MASK_HI6Q_HW_IDX_8197F) << BIT_SHIFT_HI6Q_HW_IDX_8197F)
  6348. #define BITS_HI6Q_HW_IDX_8197F \
  6349. (BIT_MASK_HI6Q_HW_IDX_8197F << BIT_SHIFT_HI6Q_HW_IDX_8197F)
  6350. #define BIT_CLEAR_HI6Q_HW_IDX_8197F(x) ((x) & (~BITS_HI6Q_HW_IDX_8197F))
  6351. #define BIT_GET_HI6Q_HW_IDX_8197F(x) \
  6352. (((x) >> BIT_SHIFT_HI6Q_HW_IDX_8197F) & BIT_MASK_HI6Q_HW_IDX_8197F)
  6353. #define BIT_SET_HI6Q_HW_IDX_8197F(x, v) \
  6354. (BIT_CLEAR_HI6Q_HW_IDX_8197F(x) | BIT_HI6Q_HW_IDX_8197F(v))
  6355. #define BIT_SHIFT_HI6Q_HOST_IDX_8197F 0
  6356. #define BIT_MASK_HI6Q_HOST_IDX_8197F 0xfff
  6357. #define BIT_HI6Q_HOST_IDX_8197F(x) \
  6358. (((x) & BIT_MASK_HI6Q_HOST_IDX_8197F) << BIT_SHIFT_HI6Q_HOST_IDX_8197F)
  6359. #define BITS_HI6Q_HOST_IDX_8197F \
  6360. (BIT_MASK_HI6Q_HOST_IDX_8197F << BIT_SHIFT_HI6Q_HOST_IDX_8197F)
  6361. #define BIT_CLEAR_HI6Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI6Q_HOST_IDX_8197F))
  6362. #define BIT_GET_HI6Q_HOST_IDX_8197F(x) \
  6363. (((x) >> BIT_SHIFT_HI6Q_HOST_IDX_8197F) & BIT_MASK_HI6Q_HOST_IDX_8197F)
  6364. #define BIT_SET_HI6Q_HOST_IDX_8197F(x, v) \
  6365. (BIT_CLEAR_HI6Q_HOST_IDX_8197F(x) | BIT_HI6Q_HOST_IDX_8197F(v))
  6366. /* 2 REG_HI7Q_TXBD_IDX_8197F */
  6367. #define BIT_SHIFT_HI7Q_HW_IDX_8197F 16
  6368. #define BIT_MASK_HI7Q_HW_IDX_8197F 0xfff
  6369. #define BIT_HI7Q_HW_IDX_8197F(x) \
  6370. (((x) & BIT_MASK_HI7Q_HW_IDX_8197F) << BIT_SHIFT_HI7Q_HW_IDX_8197F)
  6371. #define BITS_HI7Q_HW_IDX_8197F \
  6372. (BIT_MASK_HI7Q_HW_IDX_8197F << BIT_SHIFT_HI7Q_HW_IDX_8197F)
  6373. #define BIT_CLEAR_HI7Q_HW_IDX_8197F(x) ((x) & (~BITS_HI7Q_HW_IDX_8197F))
  6374. #define BIT_GET_HI7Q_HW_IDX_8197F(x) \
  6375. (((x) >> BIT_SHIFT_HI7Q_HW_IDX_8197F) & BIT_MASK_HI7Q_HW_IDX_8197F)
  6376. #define BIT_SET_HI7Q_HW_IDX_8197F(x, v) \
  6377. (BIT_CLEAR_HI7Q_HW_IDX_8197F(x) | BIT_HI7Q_HW_IDX_8197F(v))
  6378. #define BIT_SHIFT_HI7Q_HOST_IDX_8197F 0
  6379. #define BIT_MASK_HI7Q_HOST_IDX_8197F 0xfff
  6380. #define BIT_HI7Q_HOST_IDX_8197F(x) \
  6381. (((x) & BIT_MASK_HI7Q_HOST_IDX_8197F) << BIT_SHIFT_HI7Q_HOST_IDX_8197F)
  6382. #define BITS_HI7Q_HOST_IDX_8197F \
  6383. (BIT_MASK_HI7Q_HOST_IDX_8197F << BIT_SHIFT_HI7Q_HOST_IDX_8197F)
  6384. #define BIT_CLEAR_HI7Q_HOST_IDX_8197F(x) ((x) & (~BITS_HI7Q_HOST_IDX_8197F))
  6385. #define BIT_GET_HI7Q_HOST_IDX_8197F(x) \
  6386. (((x) >> BIT_SHIFT_HI7Q_HOST_IDX_8197F) & BIT_MASK_HI7Q_HOST_IDX_8197F)
  6387. #define BIT_SET_HI7Q_HOST_IDX_8197F(x, v) \
  6388. (BIT_CLEAR_HI7Q_HOST_IDX_8197F(x) | BIT_HI7Q_HOST_IDX_8197F(v))
  6389. /* 2 REG_DBG_SEL_V1_8197F */
  6390. #define BIT_SHIFT_DBG_SEL_8197F 0
  6391. #define BIT_MASK_DBG_SEL_8197F 0xff
  6392. #define BIT_DBG_SEL_8197F(x) \
  6393. (((x) & BIT_MASK_DBG_SEL_8197F) << BIT_SHIFT_DBG_SEL_8197F)
  6394. #define BITS_DBG_SEL_8197F (BIT_MASK_DBG_SEL_8197F << BIT_SHIFT_DBG_SEL_8197F)
  6395. #define BIT_CLEAR_DBG_SEL_8197F(x) ((x) & (~BITS_DBG_SEL_8197F))
  6396. #define BIT_GET_DBG_SEL_8197F(x) \
  6397. (((x) >> BIT_SHIFT_DBG_SEL_8197F) & BIT_MASK_DBG_SEL_8197F)
  6398. #define BIT_SET_DBG_SEL_8197F(x, v) \
  6399. (BIT_CLEAR_DBG_SEL_8197F(x) | BIT_DBG_SEL_8197F(v))
  6400. /* 2 REG_HCI_HRPWM1_V1_8197F */
  6401. #define BIT_SHIFT_HCI_HRPWM_8197F 0
  6402. #define BIT_MASK_HCI_HRPWM_8197F 0xff
  6403. #define BIT_HCI_HRPWM_8197F(x) \
  6404. (((x) & BIT_MASK_HCI_HRPWM_8197F) << BIT_SHIFT_HCI_HRPWM_8197F)
  6405. #define BITS_HCI_HRPWM_8197F \
  6406. (BIT_MASK_HCI_HRPWM_8197F << BIT_SHIFT_HCI_HRPWM_8197F)
  6407. #define BIT_CLEAR_HCI_HRPWM_8197F(x) ((x) & (~BITS_HCI_HRPWM_8197F))
  6408. #define BIT_GET_HCI_HRPWM_8197F(x) \
  6409. (((x) >> BIT_SHIFT_HCI_HRPWM_8197F) & BIT_MASK_HCI_HRPWM_8197F)
  6410. #define BIT_SET_HCI_HRPWM_8197F(x, v) \
  6411. (BIT_CLEAR_HCI_HRPWM_8197F(x) | BIT_HCI_HRPWM_8197F(v))
  6412. /* 2 REG_HCI_HCPWM1_V1_8197F */
  6413. #define BIT_SHIFT_HCI_HCPWM_8197F 0
  6414. #define BIT_MASK_HCI_HCPWM_8197F 0xff
  6415. #define BIT_HCI_HCPWM_8197F(x) \
  6416. (((x) & BIT_MASK_HCI_HCPWM_8197F) << BIT_SHIFT_HCI_HCPWM_8197F)
  6417. #define BITS_HCI_HCPWM_8197F \
  6418. (BIT_MASK_HCI_HCPWM_8197F << BIT_SHIFT_HCI_HCPWM_8197F)
  6419. #define BIT_CLEAR_HCI_HCPWM_8197F(x) ((x) & (~BITS_HCI_HCPWM_8197F))
  6420. #define BIT_GET_HCI_HCPWM_8197F(x) \
  6421. (((x) >> BIT_SHIFT_HCI_HCPWM_8197F) & BIT_MASK_HCI_HCPWM_8197F)
  6422. #define BIT_SET_HCI_HCPWM_8197F(x, v) \
  6423. (BIT_CLEAR_HCI_HCPWM_8197F(x) | BIT_HCI_HCPWM_8197F(v))
  6424. /* 2 REG_HCI_CTRL2_8197F */
  6425. #define BIT_DIS_TXDMA_PRE_8197F BIT(7)
  6426. #define BIT_DIS_RXDMA_PRE_8197F BIT(6)
  6427. #define BIT_SHIFT_HPS_CLKR_HCI_8197F 4
  6428. #define BIT_MASK_HPS_CLKR_HCI_8197F 0x3
  6429. #define BIT_HPS_CLKR_HCI_8197F(x) \
  6430. (((x) & BIT_MASK_HPS_CLKR_HCI_8197F) << BIT_SHIFT_HPS_CLKR_HCI_8197F)
  6431. #define BITS_HPS_CLKR_HCI_8197F \
  6432. (BIT_MASK_HPS_CLKR_HCI_8197F << BIT_SHIFT_HPS_CLKR_HCI_8197F)
  6433. #define BIT_CLEAR_HPS_CLKR_HCI_8197F(x) ((x) & (~BITS_HPS_CLKR_HCI_8197F))
  6434. #define BIT_GET_HPS_CLKR_HCI_8197F(x) \
  6435. (((x) >> BIT_SHIFT_HPS_CLKR_HCI_8197F) & BIT_MASK_HPS_CLKR_HCI_8197F)
  6436. #define BIT_SET_HPS_CLKR_HCI_8197F(x, v) \
  6437. (BIT_CLEAR_HPS_CLKR_HCI_8197F(x) | BIT_HPS_CLKR_HCI_8197F(v))
  6438. #define BIT_HCI_INT_8197F BIT(3)
  6439. #define BIT_TXFLAG_EXIT_L1_EN_8197F BIT(2)
  6440. #define BIT_EN_RXDMA_ALIGN_V1_8197F BIT(1)
  6441. #define BIT_EN_TXDMA_ALIGN_V1_8197F BIT(0)
  6442. /* 2 REG_HCI_HRPWM2_V1_8197F */
  6443. #define BIT_SHIFT_HCI_HRPWM2_8197F 0
  6444. #define BIT_MASK_HCI_HRPWM2_8197F 0xffff
  6445. #define BIT_HCI_HRPWM2_8197F(x) \
  6446. (((x) & BIT_MASK_HCI_HRPWM2_8197F) << BIT_SHIFT_HCI_HRPWM2_8197F)
  6447. #define BITS_HCI_HRPWM2_8197F \
  6448. (BIT_MASK_HCI_HRPWM2_8197F << BIT_SHIFT_HCI_HRPWM2_8197F)
  6449. #define BIT_CLEAR_HCI_HRPWM2_8197F(x) ((x) & (~BITS_HCI_HRPWM2_8197F))
  6450. #define BIT_GET_HCI_HRPWM2_8197F(x) \
  6451. (((x) >> BIT_SHIFT_HCI_HRPWM2_8197F) & BIT_MASK_HCI_HRPWM2_8197F)
  6452. #define BIT_SET_HCI_HRPWM2_8197F(x, v) \
  6453. (BIT_CLEAR_HCI_HRPWM2_8197F(x) | BIT_HCI_HRPWM2_8197F(v))
  6454. /* 2 REG_HCI_HCPWM2_V1_8197F */
  6455. #define BIT_SHIFT_HCI_HCPWM2_8197F 0
  6456. #define BIT_MASK_HCI_HCPWM2_8197F 0xffff
  6457. #define BIT_HCI_HCPWM2_8197F(x) \
  6458. (((x) & BIT_MASK_HCI_HCPWM2_8197F) << BIT_SHIFT_HCI_HCPWM2_8197F)
  6459. #define BITS_HCI_HCPWM2_8197F \
  6460. (BIT_MASK_HCI_HCPWM2_8197F << BIT_SHIFT_HCI_HCPWM2_8197F)
  6461. #define BIT_CLEAR_HCI_HCPWM2_8197F(x) ((x) & (~BITS_HCI_HCPWM2_8197F))
  6462. #define BIT_GET_HCI_HCPWM2_8197F(x) \
  6463. (((x) >> BIT_SHIFT_HCI_HCPWM2_8197F) & BIT_MASK_HCI_HCPWM2_8197F)
  6464. #define BIT_SET_HCI_HCPWM2_8197F(x, v) \
  6465. (BIT_CLEAR_HCI_HCPWM2_8197F(x) | BIT_HCI_HCPWM2_8197F(v))
  6466. /* 2 REG_HCI_H2C_MSG_V1_8197F */
  6467. #define BIT_SHIFT_DRV2FW_INFO_8197F 0
  6468. #define BIT_MASK_DRV2FW_INFO_8197F 0xffffffffL
  6469. #define BIT_DRV2FW_INFO_8197F(x) \
  6470. (((x) & BIT_MASK_DRV2FW_INFO_8197F) << BIT_SHIFT_DRV2FW_INFO_8197F)
  6471. #define BITS_DRV2FW_INFO_8197F \
  6472. (BIT_MASK_DRV2FW_INFO_8197F << BIT_SHIFT_DRV2FW_INFO_8197F)
  6473. #define BIT_CLEAR_DRV2FW_INFO_8197F(x) ((x) & (~BITS_DRV2FW_INFO_8197F))
  6474. #define BIT_GET_DRV2FW_INFO_8197F(x) \
  6475. (((x) >> BIT_SHIFT_DRV2FW_INFO_8197F) & BIT_MASK_DRV2FW_INFO_8197F)
  6476. #define BIT_SET_DRV2FW_INFO_8197F(x, v) \
  6477. (BIT_CLEAR_DRV2FW_INFO_8197F(x) | BIT_DRV2FW_INFO_8197F(v))
  6478. /* 2 REG_HCI_C2H_MSG_V1_8197F */
  6479. #define BIT_SHIFT_HCI_C2H_MSG_8197F 0
  6480. #define BIT_MASK_HCI_C2H_MSG_8197F 0xffffffffL
  6481. #define BIT_HCI_C2H_MSG_8197F(x) \
  6482. (((x) & BIT_MASK_HCI_C2H_MSG_8197F) << BIT_SHIFT_HCI_C2H_MSG_8197F)
  6483. #define BITS_HCI_C2H_MSG_8197F \
  6484. (BIT_MASK_HCI_C2H_MSG_8197F << BIT_SHIFT_HCI_C2H_MSG_8197F)
  6485. #define BIT_CLEAR_HCI_C2H_MSG_8197F(x) ((x) & (~BITS_HCI_C2H_MSG_8197F))
  6486. #define BIT_GET_HCI_C2H_MSG_8197F(x) \
  6487. (((x) >> BIT_SHIFT_HCI_C2H_MSG_8197F) & BIT_MASK_HCI_C2H_MSG_8197F)
  6488. #define BIT_SET_HCI_C2H_MSG_8197F(x, v) \
  6489. (BIT_CLEAR_HCI_C2H_MSG_8197F(x) | BIT_HCI_C2H_MSG_8197F(v))
  6490. /* 2 REG_DBI_WDATA_V1_8197F */
  6491. #define BIT_SHIFT_DBI_WDATA_8197F 0
  6492. #define BIT_MASK_DBI_WDATA_8197F 0xffffffffL
  6493. #define BIT_DBI_WDATA_8197F(x) \
  6494. (((x) & BIT_MASK_DBI_WDATA_8197F) << BIT_SHIFT_DBI_WDATA_8197F)
  6495. #define BITS_DBI_WDATA_8197F \
  6496. (BIT_MASK_DBI_WDATA_8197F << BIT_SHIFT_DBI_WDATA_8197F)
  6497. #define BIT_CLEAR_DBI_WDATA_8197F(x) ((x) & (~BITS_DBI_WDATA_8197F))
  6498. #define BIT_GET_DBI_WDATA_8197F(x) \
  6499. (((x) >> BIT_SHIFT_DBI_WDATA_8197F) & BIT_MASK_DBI_WDATA_8197F)
  6500. #define BIT_SET_DBI_WDATA_8197F(x, v) \
  6501. (BIT_CLEAR_DBI_WDATA_8197F(x) | BIT_DBI_WDATA_8197F(v))
  6502. /* 2 REG_DBI_RDATA_V1_8197F */
  6503. #define BIT_SHIFT_DBI_RDATA_8197F 0
  6504. #define BIT_MASK_DBI_RDATA_8197F 0xffffffffL
  6505. #define BIT_DBI_RDATA_8197F(x) \
  6506. (((x) & BIT_MASK_DBI_RDATA_8197F) << BIT_SHIFT_DBI_RDATA_8197F)
  6507. #define BITS_DBI_RDATA_8197F \
  6508. (BIT_MASK_DBI_RDATA_8197F << BIT_SHIFT_DBI_RDATA_8197F)
  6509. #define BIT_CLEAR_DBI_RDATA_8197F(x) ((x) & (~BITS_DBI_RDATA_8197F))
  6510. #define BIT_GET_DBI_RDATA_8197F(x) \
  6511. (((x) >> BIT_SHIFT_DBI_RDATA_8197F) & BIT_MASK_DBI_RDATA_8197F)
  6512. #define BIT_SET_DBI_RDATA_8197F(x, v) \
  6513. (BIT_CLEAR_DBI_RDATA_8197F(x) | BIT_DBI_RDATA_8197F(v))
  6514. /* 2 REG_STUCK_FLAG_V1_8197F */
  6515. #define BIT_EN_STUCK_DBG_8197F BIT(26)
  6516. #define BIT_RX_STUCK_8197F BIT(25)
  6517. #define BIT_TX_STUCK_8197F BIT(24)
  6518. #define BIT_DBI_RFLAG_8197F BIT(17)
  6519. #define BIT_DBI_WFLAG_8197F BIT(16)
  6520. #define BIT_SHIFT_DBI_WREN_8197F 12
  6521. #define BIT_MASK_DBI_WREN_8197F 0xf
  6522. #define BIT_DBI_WREN_8197F(x) \
  6523. (((x) & BIT_MASK_DBI_WREN_8197F) << BIT_SHIFT_DBI_WREN_8197F)
  6524. #define BITS_DBI_WREN_8197F \
  6525. (BIT_MASK_DBI_WREN_8197F << BIT_SHIFT_DBI_WREN_8197F)
  6526. #define BIT_CLEAR_DBI_WREN_8197F(x) ((x) & (~BITS_DBI_WREN_8197F))
  6527. #define BIT_GET_DBI_WREN_8197F(x) \
  6528. (((x) >> BIT_SHIFT_DBI_WREN_8197F) & BIT_MASK_DBI_WREN_8197F)
  6529. #define BIT_SET_DBI_WREN_8197F(x, v) \
  6530. (BIT_CLEAR_DBI_WREN_8197F(x) | BIT_DBI_WREN_8197F(v))
  6531. #define BIT_SHIFT_DBI_ADDR_8197F 0
  6532. #define BIT_MASK_DBI_ADDR_8197F 0xfff
  6533. #define BIT_DBI_ADDR_8197F(x) \
  6534. (((x) & BIT_MASK_DBI_ADDR_8197F) << BIT_SHIFT_DBI_ADDR_8197F)
  6535. #define BITS_DBI_ADDR_8197F \
  6536. (BIT_MASK_DBI_ADDR_8197F << BIT_SHIFT_DBI_ADDR_8197F)
  6537. #define BIT_CLEAR_DBI_ADDR_8197F(x) ((x) & (~BITS_DBI_ADDR_8197F))
  6538. #define BIT_GET_DBI_ADDR_8197F(x) \
  6539. (((x) >> BIT_SHIFT_DBI_ADDR_8197F) & BIT_MASK_DBI_ADDR_8197F)
  6540. #define BIT_SET_DBI_ADDR_8197F(x, v) \
  6541. (BIT_CLEAR_DBI_ADDR_8197F(x) | BIT_DBI_ADDR_8197F(v))
  6542. /* 2 REG_MDIO_V1_8197F */
  6543. #define BIT_SHIFT_MDIO_RDATA_8197F 16
  6544. #define BIT_MASK_MDIO_RDATA_8197F 0xffff
  6545. #define BIT_MDIO_RDATA_8197F(x) \
  6546. (((x) & BIT_MASK_MDIO_RDATA_8197F) << BIT_SHIFT_MDIO_RDATA_8197F)
  6547. #define BITS_MDIO_RDATA_8197F \
  6548. (BIT_MASK_MDIO_RDATA_8197F << BIT_SHIFT_MDIO_RDATA_8197F)
  6549. #define BIT_CLEAR_MDIO_RDATA_8197F(x) ((x) & (~BITS_MDIO_RDATA_8197F))
  6550. #define BIT_GET_MDIO_RDATA_8197F(x) \
  6551. (((x) >> BIT_SHIFT_MDIO_RDATA_8197F) & BIT_MASK_MDIO_RDATA_8197F)
  6552. #define BIT_SET_MDIO_RDATA_8197F(x, v) \
  6553. (BIT_CLEAR_MDIO_RDATA_8197F(x) | BIT_MDIO_RDATA_8197F(v))
  6554. #define BIT_SHIFT_MDIO_WDATA_8197F 0
  6555. #define BIT_MASK_MDIO_WDATA_8197F 0xffff
  6556. #define BIT_MDIO_WDATA_8197F(x) \
  6557. (((x) & BIT_MASK_MDIO_WDATA_8197F) << BIT_SHIFT_MDIO_WDATA_8197F)
  6558. #define BITS_MDIO_WDATA_8197F \
  6559. (BIT_MASK_MDIO_WDATA_8197F << BIT_SHIFT_MDIO_WDATA_8197F)
  6560. #define BIT_CLEAR_MDIO_WDATA_8197F(x) ((x) & (~BITS_MDIO_WDATA_8197F))
  6561. #define BIT_GET_MDIO_WDATA_8197F(x) \
  6562. (((x) >> BIT_SHIFT_MDIO_WDATA_8197F) & BIT_MASK_MDIO_WDATA_8197F)
  6563. #define BIT_SET_MDIO_WDATA_8197F(x, v) \
  6564. (BIT_CLEAR_MDIO_WDATA_8197F(x) | BIT_MDIO_WDATA_8197F(v))
  6565. /* 2 REG_WDT_CFG_8197F */
  6566. #define BIT_SHIFT_MDIO_PHY_ADDR_8197F 24
  6567. #define BIT_MASK_MDIO_PHY_ADDR_8197F 0x1f
  6568. #define BIT_MDIO_PHY_ADDR_8197F(x) \
  6569. (((x) & BIT_MASK_MDIO_PHY_ADDR_8197F) << BIT_SHIFT_MDIO_PHY_ADDR_8197F)
  6570. #define BITS_MDIO_PHY_ADDR_8197F \
  6571. (BIT_MASK_MDIO_PHY_ADDR_8197F << BIT_SHIFT_MDIO_PHY_ADDR_8197F)
  6572. #define BIT_CLEAR_MDIO_PHY_ADDR_8197F(x) ((x) & (~BITS_MDIO_PHY_ADDR_8197F))
  6573. #define BIT_GET_MDIO_PHY_ADDR_8197F(x) \
  6574. (((x) >> BIT_SHIFT_MDIO_PHY_ADDR_8197F) & BIT_MASK_MDIO_PHY_ADDR_8197F)
  6575. #define BIT_SET_MDIO_PHY_ADDR_8197F(x, v) \
  6576. (BIT_CLEAR_MDIO_PHY_ADDR_8197F(x) | BIT_MDIO_PHY_ADDR_8197F(v))
  6577. #define BIT_SHIFT_WATCH_DOG_RECORD_V1_8197F 10
  6578. #define BIT_MASK_WATCH_DOG_RECORD_V1_8197F 0x3fff
  6579. #define BIT_WATCH_DOG_RECORD_V1_8197F(x) \
  6580. (((x) & BIT_MASK_WATCH_DOG_RECORD_V1_8197F) \
  6581. << BIT_SHIFT_WATCH_DOG_RECORD_V1_8197F)
  6582. #define BITS_WATCH_DOG_RECORD_V1_8197F \
  6583. (BIT_MASK_WATCH_DOG_RECORD_V1_8197F \
  6584. << BIT_SHIFT_WATCH_DOG_RECORD_V1_8197F)
  6585. #define BIT_CLEAR_WATCH_DOG_RECORD_V1_8197F(x) \
  6586. ((x) & (~BITS_WATCH_DOG_RECORD_V1_8197F))
  6587. #define BIT_GET_WATCH_DOG_RECORD_V1_8197F(x) \
  6588. (((x) >> BIT_SHIFT_WATCH_DOG_RECORD_V1_8197F) & \
  6589. BIT_MASK_WATCH_DOG_RECORD_V1_8197F)
  6590. #define BIT_SET_WATCH_DOG_RECORD_V1_8197F(x, v) \
  6591. (BIT_CLEAR_WATCH_DOG_RECORD_V1_8197F(x) | \
  6592. BIT_WATCH_DOG_RECORD_V1_8197F(v))
  6593. #define BIT_R_IO_TIMEOUT_FLAG_V1_8197F BIT(9)
  6594. #define BIT_EN_WATCH_DOG_V1_8197F BIT(8)
  6595. #define BIT_ECRC_EN_V1_8197F BIT(7)
  6596. #define BIT_MDIO_RFLAG_V1_8197F BIT(6)
  6597. #define BIT_MDIO_WFLAG_V1_8197F BIT(5)
  6598. #define BIT_SHIFT_MDIO_REG_ADDR_8197F 0
  6599. #define BIT_MASK_MDIO_REG_ADDR_8197F 0x1f
  6600. #define BIT_MDIO_REG_ADDR_8197F(x) \
  6601. (((x) & BIT_MASK_MDIO_REG_ADDR_8197F) << BIT_SHIFT_MDIO_REG_ADDR_8197F)
  6602. #define BITS_MDIO_REG_ADDR_8197F \
  6603. (BIT_MASK_MDIO_REG_ADDR_8197F << BIT_SHIFT_MDIO_REG_ADDR_8197F)
  6604. #define BIT_CLEAR_MDIO_REG_ADDR_8197F(x) ((x) & (~BITS_MDIO_REG_ADDR_8197F))
  6605. #define BIT_GET_MDIO_REG_ADDR_8197F(x) \
  6606. (((x) >> BIT_SHIFT_MDIO_REG_ADDR_8197F) & BIT_MASK_MDIO_REG_ADDR_8197F)
  6607. #define BIT_SET_MDIO_REG_ADDR_8197F(x, v) \
  6608. (BIT_CLEAR_MDIO_REG_ADDR_8197F(x) | BIT_MDIO_REG_ADDR_8197F(v))
  6609. /* 2 REG_HCI_MIX_CFG_8197F */
  6610. #define BIT_RXRST_BACKDOOR_8197F BIT(31)
  6611. #define BIT_TXRST_BACKDOOR_8197F BIT(30)
  6612. #define BIT_RXIDX_RSTB_8197F BIT(29)
  6613. #define BIT_TXIDX_RSTB_8197F BIT(28)
  6614. #define BIT_DROP_NEXT_RXPKT_8197F BIT(27)
  6615. #define BIT_SHORT_CORE_RST_SEL_8197F BIT(26)
  6616. #define BIT_EXCEPT_RESUME_EN_8197F BIT(25)
  6617. #define BIT_EXCEPT_RESUME_FLAG_8197F BIT(24)
  6618. #define BIT_ALIGN_MTU_8197F BIT(23)
  6619. #define BIT_HOST_GEN2_SUPPORT_8197F BIT(20)
  6620. #define BIT_SHIFT_TXDMA_ERR_FLAG_8197F 16
  6621. #define BIT_MASK_TXDMA_ERR_FLAG_8197F 0xf
  6622. #define BIT_TXDMA_ERR_FLAG_8197F(x) \
  6623. (((x) & BIT_MASK_TXDMA_ERR_FLAG_8197F) \
  6624. << BIT_SHIFT_TXDMA_ERR_FLAG_8197F)
  6625. #define BITS_TXDMA_ERR_FLAG_8197F \
  6626. (BIT_MASK_TXDMA_ERR_FLAG_8197F << BIT_SHIFT_TXDMA_ERR_FLAG_8197F)
  6627. #define BIT_CLEAR_TXDMA_ERR_FLAG_8197F(x) ((x) & (~BITS_TXDMA_ERR_FLAG_8197F))
  6628. #define BIT_GET_TXDMA_ERR_FLAG_8197F(x) \
  6629. (((x) >> BIT_SHIFT_TXDMA_ERR_FLAG_8197F) & \
  6630. BIT_MASK_TXDMA_ERR_FLAG_8197F)
  6631. #define BIT_SET_TXDMA_ERR_FLAG_8197F(x, v) \
  6632. (BIT_CLEAR_TXDMA_ERR_FLAG_8197F(x) | BIT_TXDMA_ERR_FLAG_8197F(v))
  6633. #define BIT_SHIFT_EARLY_MODE_SEL_8197F 12
  6634. #define BIT_MASK_EARLY_MODE_SEL_8197F 0xf
  6635. #define BIT_EARLY_MODE_SEL_8197F(x) \
  6636. (((x) & BIT_MASK_EARLY_MODE_SEL_8197F) \
  6637. << BIT_SHIFT_EARLY_MODE_SEL_8197F)
  6638. #define BITS_EARLY_MODE_SEL_8197F \
  6639. (BIT_MASK_EARLY_MODE_SEL_8197F << BIT_SHIFT_EARLY_MODE_SEL_8197F)
  6640. #define BIT_CLEAR_EARLY_MODE_SEL_8197F(x) ((x) & (~BITS_EARLY_MODE_SEL_8197F))
  6641. #define BIT_GET_EARLY_MODE_SEL_8197F(x) \
  6642. (((x) >> BIT_SHIFT_EARLY_MODE_SEL_8197F) & \
  6643. BIT_MASK_EARLY_MODE_SEL_8197F)
  6644. #define BIT_SET_EARLY_MODE_SEL_8197F(x, v) \
  6645. (BIT_CLEAR_EARLY_MODE_SEL_8197F(x) | BIT_EARLY_MODE_SEL_8197F(v))
  6646. #define BIT_EPHY_RX50_EN_8197F BIT(11)
  6647. #define BIT_SHIFT_MSI_TIMEOUT_ID_V1_8197F 8
  6648. #define BIT_MASK_MSI_TIMEOUT_ID_V1_8197F 0x7
  6649. #define BIT_MSI_TIMEOUT_ID_V1_8197F(x) \
  6650. (((x) & BIT_MASK_MSI_TIMEOUT_ID_V1_8197F) \
  6651. << BIT_SHIFT_MSI_TIMEOUT_ID_V1_8197F)
  6652. #define BITS_MSI_TIMEOUT_ID_V1_8197F \
  6653. (BIT_MASK_MSI_TIMEOUT_ID_V1_8197F << BIT_SHIFT_MSI_TIMEOUT_ID_V1_8197F)
  6654. #define BIT_CLEAR_MSI_TIMEOUT_ID_V1_8197F(x) \
  6655. ((x) & (~BITS_MSI_TIMEOUT_ID_V1_8197F))
  6656. #define BIT_GET_MSI_TIMEOUT_ID_V1_8197F(x) \
  6657. (((x) >> BIT_SHIFT_MSI_TIMEOUT_ID_V1_8197F) & \
  6658. BIT_MASK_MSI_TIMEOUT_ID_V1_8197F)
  6659. #define BIT_SET_MSI_TIMEOUT_ID_V1_8197F(x, v) \
  6660. (BIT_CLEAR_MSI_TIMEOUT_ID_V1_8197F(x) | BIT_MSI_TIMEOUT_ID_V1_8197F(v))
  6661. #define BIT_RADDR_RD_8197F BIT(7)
  6662. #define BIT_EN_MUL_TAG_8197F BIT(6)
  6663. #define BIT_EN_EARLY_MODE_8197F BIT(5)
  6664. #define BIT_L0S_LINK_OFF_8197F BIT(4)
  6665. #define BIT_ACT_LINK_OFF_8197F BIT(3)
  6666. /* 2 REG_STC_INT_CS_8197F(HCI STATE CHANGE INTERRUPT CONTROL AND STATUS) */
  6667. #define BIT_STC_INT_EN_8197F BIT(31)
  6668. #define BIT_SHIFT_STC_INT_FLAG_8197F 16
  6669. #define BIT_MASK_STC_INT_FLAG_8197F 0xff
  6670. #define BIT_STC_INT_FLAG_8197F(x) \
  6671. (((x) & BIT_MASK_STC_INT_FLAG_8197F) << BIT_SHIFT_STC_INT_FLAG_8197F)
  6672. #define BITS_STC_INT_FLAG_8197F \
  6673. (BIT_MASK_STC_INT_FLAG_8197F << BIT_SHIFT_STC_INT_FLAG_8197F)
  6674. #define BIT_CLEAR_STC_INT_FLAG_8197F(x) ((x) & (~BITS_STC_INT_FLAG_8197F))
  6675. #define BIT_GET_STC_INT_FLAG_8197F(x) \
  6676. (((x) >> BIT_SHIFT_STC_INT_FLAG_8197F) & BIT_MASK_STC_INT_FLAG_8197F)
  6677. #define BIT_SET_STC_INT_FLAG_8197F(x, v) \
  6678. (BIT_CLEAR_STC_INT_FLAG_8197F(x) | BIT_STC_INT_FLAG_8197F(v))
  6679. #define BIT_SHIFT_STC_INT_IDX_8197F 8
  6680. #define BIT_MASK_STC_INT_IDX_8197F 0x7
  6681. #define BIT_STC_INT_IDX_8197F(x) \
  6682. (((x) & BIT_MASK_STC_INT_IDX_8197F) << BIT_SHIFT_STC_INT_IDX_8197F)
  6683. #define BITS_STC_INT_IDX_8197F \
  6684. (BIT_MASK_STC_INT_IDX_8197F << BIT_SHIFT_STC_INT_IDX_8197F)
  6685. #define BIT_CLEAR_STC_INT_IDX_8197F(x) ((x) & (~BITS_STC_INT_IDX_8197F))
  6686. #define BIT_GET_STC_INT_IDX_8197F(x) \
  6687. (((x) >> BIT_SHIFT_STC_INT_IDX_8197F) & BIT_MASK_STC_INT_IDX_8197F)
  6688. #define BIT_SET_STC_INT_IDX_8197F(x, v) \
  6689. (BIT_CLEAR_STC_INT_IDX_8197F(x) | BIT_STC_INT_IDX_8197F(v))
  6690. #define BIT_SHIFT_STC_INT_REALTIME_CS_8197F 0
  6691. #define BIT_MASK_STC_INT_REALTIME_CS_8197F 0x3f
  6692. #define BIT_STC_INT_REALTIME_CS_8197F(x) \
  6693. (((x) & BIT_MASK_STC_INT_REALTIME_CS_8197F) \
  6694. << BIT_SHIFT_STC_INT_REALTIME_CS_8197F)
  6695. #define BITS_STC_INT_REALTIME_CS_8197F \
  6696. (BIT_MASK_STC_INT_REALTIME_CS_8197F \
  6697. << BIT_SHIFT_STC_INT_REALTIME_CS_8197F)
  6698. #define BIT_CLEAR_STC_INT_REALTIME_CS_8197F(x) \
  6699. ((x) & (~BITS_STC_INT_REALTIME_CS_8197F))
  6700. #define BIT_GET_STC_INT_REALTIME_CS_8197F(x) \
  6701. (((x) >> BIT_SHIFT_STC_INT_REALTIME_CS_8197F) & \
  6702. BIT_MASK_STC_INT_REALTIME_CS_8197F)
  6703. #define BIT_SET_STC_INT_REALTIME_CS_8197F(x, v) \
  6704. (BIT_CLEAR_STC_INT_REALTIME_CS_8197F(x) | \
  6705. BIT_STC_INT_REALTIME_CS_8197F(v))
  6706. /* 2 REG_ST_INT_CFG_8197F(HCI STATE CHANGE INTERRUPT CONFIGURATION) */
  6707. #define BIT_STC_INT_GRP_EN_8197F BIT(31)
  6708. #define BIT_SHIFT_STC_INT_EXPECT_LS_8197F 8
  6709. #define BIT_MASK_STC_INT_EXPECT_LS_8197F 0x3f
  6710. #define BIT_STC_INT_EXPECT_LS_8197F(x) \
  6711. (((x) & BIT_MASK_STC_INT_EXPECT_LS_8197F) \
  6712. << BIT_SHIFT_STC_INT_EXPECT_LS_8197F)
  6713. #define BITS_STC_INT_EXPECT_LS_8197F \
  6714. (BIT_MASK_STC_INT_EXPECT_LS_8197F << BIT_SHIFT_STC_INT_EXPECT_LS_8197F)
  6715. #define BIT_CLEAR_STC_INT_EXPECT_LS_8197F(x) \
  6716. ((x) & (~BITS_STC_INT_EXPECT_LS_8197F))
  6717. #define BIT_GET_STC_INT_EXPECT_LS_8197F(x) \
  6718. (((x) >> BIT_SHIFT_STC_INT_EXPECT_LS_8197F) & \
  6719. BIT_MASK_STC_INT_EXPECT_LS_8197F)
  6720. #define BIT_SET_STC_INT_EXPECT_LS_8197F(x, v) \
  6721. (BIT_CLEAR_STC_INT_EXPECT_LS_8197F(x) | BIT_STC_INT_EXPECT_LS_8197F(v))
  6722. #define BIT_SHIFT_STC_INT_EXPECT_CS_8197F 0
  6723. #define BIT_MASK_STC_INT_EXPECT_CS_8197F 0x3f
  6724. #define BIT_STC_INT_EXPECT_CS_8197F(x) \
  6725. (((x) & BIT_MASK_STC_INT_EXPECT_CS_8197F) \
  6726. << BIT_SHIFT_STC_INT_EXPECT_CS_8197F)
  6727. #define BITS_STC_INT_EXPECT_CS_8197F \
  6728. (BIT_MASK_STC_INT_EXPECT_CS_8197F << BIT_SHIFT_STC_INT_EXPECT_CS_8197F)
  6729. #define BIT_CLEAR_STC_INT_EXPECT_CS_8197F(x) \
  6730. ((x) & (~BITS_STC_INT_EXPECT_CS_8197F))
  6731. #define BIT_GET_STC_INT_EXPECT_CS_8197F(x) \
  6732. (((x) >> BIT_SHIFT_STC_INT_EXPECT_CS_8197F) & \
  6733. BIT_MASK_STC_INT_EXPECT_CS_8197F)
  6734. #define BIT_SET_STC_INT_EXPECT_CS_8197F(x, v) \
  6735. (BIT_CLEAR_STC_INT_EXPECT_CS_8197F(x) | BIT_STC_INT_EXPECT_CS_8197F(v))
  6736. /* 2 REG_CMU_DLY_CTRL_8197F(HCI PHY CLOCK MGT UNIT DELAY CONTROL ) */
  6737. #define BIT_CMU_DLY_EN_8197F BIT(31)
  6738. #define BIT_CMU_DLY_MODE_8197F BIT(30)
  6739. #define BIT_SHIFT_CMU_DLY_PRE_DIV_8197F 0
  6740. #define BIT_MASK_CMU_DLY_PRE_DIV_8197F 0xff
  6741. #define BIT_CMU_DLY_PRE_DIV_8197F(x) \
  6742. (((x) & BIT_MASK_CMU_DLY_PRE_DIV_8197F) \
  6743. << BIT_SHIFT_CMU_DLY_PRE_DIV_8197F)
  6744. #define BITS_CMU_DLY_PRE_DIV_8197F \
  6745. (BIT_MASK_CMU_DLY_PRE_DIV_8197F << BIT_SHIFT_CMU_DLY_PRE_DIV_8197F)
  6746. #define BIT_CLEAR_CMU_DLY_PRE_DIV_8197F(x) ((x) & (~BITS_CMU_DLY_PRE_DIV_8197F))
  6747. #define BIT_GET_CMU_DLY_PRE_DIV_8197F(x) \
  6748. (((x) >> BIT_SHIFT_CMU_DLY_PRE_DIV_8197F) & \
  6749. BIT_MASK_CMU_DLY_PRE_DIV_8197F)
  6750. #define BIT_SET_CMU_DLY_PRE_DIV_8197F(x, v) \
  6751. (BIT_CLEAR_CMU_DLY_PRE_DIV_8197F(x) | BIT_CMU_DLY_PRE_DIV_8197F(v))
  6752. /* 2 REG_CMU_DLY_CFG_8197F(HCI PHY CLOCK MGT UNIT DELAY CONFIGURATION ) */
  6753. #define BIT_SHIFT_CMU_DLY_LTR_A2I_8197F 24
  6754. #define BIT_MASK_CMU_DLY_LTR_A2I_8197F 0xff
  6755. #define BIT_CMU_DLY_LTR_A2I_8197F(x) \
  6756. (((x) & BIT_MASK_CMU_DLY_LTR_A2I_8197F) \
  6757. << BIT_SHIFT_CMU_DLY_LTR_A2I_8197F)
  6758. #define BITS_CMU_DLY_LTR_A2I_8197F \
  6759. (BIT_MASK_CMU_DLY_LTR_A2I_8197F << BIT_SHIFT_CMU_DLY_LTR_A2I_8197F)
  6760. #define BIT_CLEAR_CMU_DLY_LTR_A2I_8197F(x) ((x) & (~BITS_CMU_DLY_LTR_A2I_8197F))
  6761. #define BIT_GET_CMU_DLY_LTR_A2I_8197F(x) \
  6762. (((x) >> BIT_SHIFT_CMU_DLY_LTR_A2I_8197F) & \
  6763. BIT_MASK_CMU_DLY_LTR_A2I_8197F)
  6764. #define BIT_SET_CMU_DLY_LTR_A2I_8197F(x, v) \
  6765. (BIT_CLEAR_CMU_DLY_LTR_A2I_8197F(x) | BIT_CMU_DLY_LTR_A2I_8197F(v))
  6766. #define BIT_SHIFT_CMU_DLY_LTR_I2A_8197F 16
  6767. #define BIT_MASK_CMU_DLY_LTR_I2A_8197F 0xff
  6768. #define BIT_CMU_DLY_LTR_I2A_8197F(x) \
  6769. (((x) & BIT_MASK_CMU_DLY_LTR_I2A_8197F) \
  6770. << BIT_SHIFT_CMU_DLY_LTR_I2A_8197F)
  6771. #define BITS_CMU_DLY_LTR_I2A_8197F \
  6772. (BIT_MASK_CMU_DLY_LTR_I2A_8197F << BIT_SHIFT_CMU_DLY_LTR_I2A_8197F)
  6773. #define BIT_CLEAR_CMU_DLY_LTR_I2A_8197F(x) ((x) & (~BITS_CMU_DLY_LTR_I2A_8197F))
  6774. #define BIT_GET_CMU_DLY_LTR_I2A_8197F(x) \
  6775. (((x) >> BIT_SHIFT_CMU_DLY_LTR_I2A_8197F) & \
  6776. BIT_MASK_CMU_DLY_LTR_I2A_8197F)
  6777. #define BIT_SET_CMU_DLY_LTR_I2A_8197F(x, v) \
  6778. (BIT_CLEAR_CMU_DLY_LTR_I2A_8197F(x) | BIT_CMU_DLY_LTR_I2A_8197F(v))
  6779. #define BIT_SHIFT_CMU_DLY_LTR_IDLE_8197F 8
  6780. #define BIT_MASK_CMU_DLY_LTR_IDLE_8197F 0xff
  6781. #define BIT_CMU_DLY_LTR_IDLE_8197F(x) \
  6782. (((x) & BIT_MASK_CMU_DLY_LTR_IDLE_8197F) \
  6783. << BIT_SHIFT_CMU_DLY_LTR_IDLE_8197F)
  6784. #define BITS_CMU_DLY_LTR_IDLE_8197F \
  6785. (BIT_MASK_CMU_DLY_LTR_IDLE_8197F << BIT_SHIFT_CMU_DLY_LTR_IDLE_8197F)
  6786. #define BIT_CLEAR_CMU_DLY_LTR_IDLE_8197F(x) \
  6787. ((x) & (~BITS_CMU_DLY_LTR_IDLE_8197F))
  6788. #define BIT_GET_CMU_DLY_LTR_IDLE_8197F(x) \
  6789. (((x) >> BIT_SHIFT_CMU_DLY_LTR_IDLE_8197F) & \
  6790. BIT_MASK_CMU_DLY_LTR_IDLE_8197F)
  6791. #define BIT_SET_CMU_DLY_LTR_IDLE_8197F(x, v) \
  6792. (BIT_CLEAR_CMU_DLY_LTR_IDLE_8197F(x) | BIT_CMU_DLY_LTR_IDLE_8197F(v))
  6793. #define BIT_SHIFT_CMU_DLY_LTR_ACT_8197F 0
  6794. #define BIT_MASK_CMU_DLY_LTR_ACT_8197F 0xff
  6795. #define BIT_CMU_DLY_LTR_ACT_8197F(x) \
  6796. (((x) & BIT_MASK_CMU_DLY_LTR_ACT_8197F) \
  6797. << BIT_SHIFT_CMU_DLY_LTR_ACT_8197F)
  6798. #define BITS_CMU_DLY_LTR_ACT_8197F \
  6799. (BIT_MASK_CMU_DLY_LTR_ACT_8197F << BIT_SHIFT_CMU_DLY_LTR_ACT_8197F)
  6800. #define BIT_CLEAR_CMU_DLY_LTR_ACT_8197F(x) ((x) & (~BITS_CMU_DLY_LTR_ACT_8197F))
  6801. #define BIT_GET_CMU_DLY_LTR_ACT_8197F(x) \
  6802. (((x) >> BIT_SHIFT_CMU_DLY_LTR_ACT_8197F) & \
  6803. BIT_MASK_CMU_DLY_LTR_ACT_8197F)
  6804. #define BIT_SET_CMU_DLY_LTR_ACT_8197F(x, v) \
  6805. (BIT_CLEAR_CMU_DLY_LTR_ACT_8197F(x) | BIT_CMU_DLY_LTR_ACT_8197F(v))
  6806. /* 2 REG_H2CQ_TXBD_DESA_8197F */
  6807. #define BIT_SHIFT_H2CQ_TXBD_DESA_8197F 0
  6808. #define BIT_MASK_H2CQ_TXBD_DESA_8197F 0xffffffffffffffffL
  6809. #define BIT_H2CQ_TXBD_DESA_8197F(x) \
  6810. (((x) & BIT_MASK_H2CQ_TXBD_DESA_8197F) \
  6811. << BIT_SHIFT_H2CQ_TXBD_DESA_8197F)
  6812. #define BITS_H2CQ_TXBD_DESA_8197F \
  6813. (BIT_MASK_H2CQ_TXBD_DESA_8197F << BIT_SHIFT_H2CQ_TXBD_DESA_8197F)
  6814. #define BIT_CLEAR_H2CQ_TXBD_DESA_8197F(x) ((x) & (~BITS_H2CQ_TXBD_DESA_8197F))
  6815. #define BIT_GET_H2CQ_TXBD_DESA_8197F(x) \
  6816. (((x) >> BIT_SHIFT_H2CQ_TXBD_DESA_8197F) & \
  6817. BIT_MASK_H2CQ_TXBD_DESA_8197F)
  6818. #define BIT_SET_H2CQ_TXBD_DESA_8197F(x, v) \
  6819. (BIT_CLEAR_H2CQ_TXBD_DESA_8197F(x) | BIT_H2CQ_TXBD_DESA_8197F(v))
  6820. /* 2 REG_H2CQ_TXBD_NUM_8197F */
  6821. #define BIT_HCI_H2CQ_FLAG_8197F BIT(14)
  6822. #define BIT_SHIFT_H2CQ_DESC_MODE_8197F 12
  6823. #define BIT_MASK_H2CQ_DESC_MODE_8197F 0x3
  6824. #define BIT_H2CQ_DESC_MODE_8197F(x) \
  6825. (((x) & BIT_MASK_H2CQ_DESC_MODE_8197F) \
  6826. << BIT_SHIFT_H2CQ_DESC_MODE_8197F)
  6827. #define BITS_H2CQ_DESC_MODE_8197F \
  6828. (BIT_MASK_H2CQ_DESC_MODE_8197F << BIT_SHIFT_H2CQ_DESC_MODE_8197F)
  6829. #define BIT_CLEAR_H2CQ_DESC_MODE_8197F(x) ((x) & (~BITS_H2CQ_DESC_MODE_8197F))
  6830. #define BIT_GET_H2CQ_DESC_MODE_8197F(x) \
  6831. (((x) >> BIT_SHIFT_H2CQ_DESC_MODE_8197F) & \
  6832. BIT_MASK_H2CQ_DESC_MODE_8197F)
  6833. #define BIT_SET_H2CQ_DESC_MODE_8197F(x, v) \
  6834. (BIT_CLEAR_H2CQ_DESC_MODE_8197F(x) | BIT_H2CQ_DESC_MODE_8197F(v))
  6835. #define BIT_SHIFT_H2CQ_DESC_NUM_8197F 0
  6836. #define BIT_MASK_H2CQ_DESC_NUM_8197F 0xfff
  6837. #define BIT_H2CQ_DESC_NUM_8197F(x) \
  6838. (((x) & BIT_MASK_H2CQ_DESC_NUM_8197F) << BIT_SHIFT_H2CQ_DESC_NUM_8197F)
  6839. #define BITS_H2CQ_DESC_NUM_8197F \
  6840. (BIT_MASK_H2CQ_DESC_NUM_8197F << BIT_SHIFT_H2CQ_DESC_NUM_8197F)
  6841. #define BIT_CLEAR_H2CQ_DESC_NUM_8197F(x) ((x) & (~BITS_H2CQ_DESC_NUM_8197F))
  6842. #define BIT_GET_H2CQ_DESC_NUM_8197F(x) \
  6843. (((x) >> BIT_SHIFT_H2CQ_DESC_NUM_8197F) & BIT_MASK_H2CQ_DESC_NUM_8197F)
  6844. #define BIT_SET_H2CQ_DESC_NUM_8197F(x, v) \
  6845. (BIT_CLEAR_H2CQ_DESC_NUM_8197F(x) | BIT_H2CQ_DESC_NUM_8197F(v))
  6846. /* 2 REG_H2CQ_TXBD_IDX_8197F */
  6847. #define BIT_SHIFT_H2CQ_HW_IDX_8197F 16
  6848. #define BIT_MASK_H2CQ_HW_IDX_8197F 0xfff
  6849. #define BIT_H2CQ_HW_IDX_8197F(x) \
  6850. (((x) & BIT_MASK_H2CQ_HW_IDX_8197F) << BIT_SHIFT_H2CQ_HW_IDX_8197F)
  6851. #define BITS_H2CQ_HW_IDX_8197F \
  6852. (BIT_MASK_H2CQ_HW_IDX_8197F << BIT_SHIFT_H2CQ_HW_IDX_8197F)
  6853. #define BIT_CLEAR_H2CQ_HW_IDX_8197F(x) ((x) & (~BITS_H2CQ_HW_IDX_8197F))
  6854. #define BIT_GET_H2CQ_HW_IDX_8197F(x) \
  6855. (((x) >> BIT_SHIFT_H2CQ_HW_IDX_8197F) & BIT_MASK_H2CQ_HW_IDX_8197F)
  6856. #define BIT_SET_H2CQ_HW_IDX_8197F(x, v) \
  6857. (BIT_CLEAR_H2CQ_HW_IDX_8197F(x) | BIT_H2CQ_HW_IDX_8197F(v))
  6858. #define BIT_SHIFT_H2CQ_HOST_IDX_8197F 0
  6859. #define BIT_MASK_H2CQ_HOST_IDX_8197F 0xfff
  6860. #define BIT_H2CQ_HOST_IDX_8197F(x) \
  6861. (((x) & BIT_MASK_H2CQ_HOST_IDX_8197F) << BIT_SHIFT_H2CQ_HOST_IDX_8197F)
  6862. #define BITS_H2CQ_HOST_IDX_8197F \
  6863. (BIT_MASK_H2CQ_HOST_IDX_8197F << BIT_SHIFT_H2CQ_HOST_IDX_8197F)
  6864. #define BIT_CLEAR_H2CQ_HOST_IDX_8197F(x) ((x) & (~BITS_H2CQ_HOST_IDX_8197F))
  6865. #define BIT_GET_H2CQ_HOST_IDX_8197F(x) \
  6866. (((x) >> BIT_SHIFT_H2CQ_HOST_IDX_8197F) & BIT_MASK_H2CQ_HOST_IDX_8197F)
  6867. #define BIT_SET_H2CQ_HOST_IDX_8197F(x, v) \
  6868. (BIT_CLEAR_H2CQ_HOST_IDX_8197F(x) | BIT_H2CQ_HOST_IDX_8197F(v))
  6869. /* 2 REG_H2CQ_CSR_8197F[31:0] (H2CQ CONTROL AND STATUS) */
  6870. #define BIT_H2CQ_FULL_8197F BIT(31)
  6871. #define BIT_CLR_H2CQ_HOST_IDX_8197F BIT(16)
  6872. #define BIT_CLR_H2CQ_HW_IDX_8197F BIT(8)
  6873. #define BIT_STOP_H2CQ_8197F BIT(0)
  6874. /* 2 REG_AXI_EXCEPT_CS_8197F[31:0] (AXI EXCEPTION CONTROL AND STATUS) */
  6875. #define BIT_AXI_RXDMA_TIMEOUT_RE_8197F BIT(21)
  6876. #define BIT_AXI_TXDMA_TIMEOUT_RE_8197F BIT(20)
  6877. #define BIT_AXI_DECERR_W_RE_8197F BIT(19)
  6878. #define BIT_AXI_DECERR_R_RE_8197F BIT(18)
  6879. #define BIT_AXI_SLVERR_W_RE_8197F BIT(17)
  6880. #define BIT_AXI_SLVERR_R_RE_8197F BIT(16)
  6881. #define BIT_AXI_RXDMA_TIMEOUT_IE_8197F BIT(13)
  6882. #define BIT_AXI_TXDMA_TIMEOUT_IE_8197F BIT(12)
  6883. #define BIT_AXI_DECERR_W_IE_8197F BIT(11)
  6884. #define BIT_AXI_DECERR_R_IE_8197F BIT(10)
  6885. #define BIT_AXI_SLVERR_W_IE_8197F BIT(9)
  6886. #define BIT_AXI_SLVERR_R_IE_8197F BIT(8)
  6887. #define BIT_AXI_RXDMA_TIMEOUT_FLAG_8197F BIT(5)
  6888. #define BIT_AXI_TXDMA_TIMEOUT_FLAG_8197F BIT(4)
  6889. #define BIT_AXI_DECERR_W_FLAG_8197F BIT(3)
  6890. #define BIT_AXI_DECERR_R_FLAG_8197F BIT(2)
  6891. #define BIT_AXI_SLVERR_W_FLAG_8197F BIT(1)
  6892. #define BIT_AXI_SLVERR_R_FLAG_8197F BIT(0)
  6893. /* 2 REG_AXI_EXCEPT_TIME_8197F[31:0] (AXI EXCEPTION TIME CONTROL) */
  6894. #define BIT_SHIFT_AXI_RECOVERY_TIME_8197F 24
  6895. #define BIT_MASK_AXI_RECOVERY_TIME_8197F 0xff
  6896. #define BIT_AXI_RECOVERY_TIME_8197F(x) \
  6897. (((x) & BIT_MASK_AXI_RECOVERY_TIME_8197F) \
  6898. << BIT_SHIFT_AXI_RECOVERY_TIME_8197F)
  6899. #define BITS_AXI_RECOVERY_TIME_8197F \
  6900. (BIT_MASK_AXI_RECOVERY_TIME_8197F << BIT_SHIFT_AXI_RECOVERY_TIME_8197F)
  6901. #define BIT_CLEAR_AXI_RECOVERY_TIME_8197F(x) \
  6902. ((x) & (~BITS_AXI_RECOVERY_TIME_8197F))
  6903. #define BIT_GET_AXI_RECOVERY_TIME_8197F(x) \
  6904. (((x) >> BIT_SHIFT_AXI_RECOVERY_TIME_8197F) & \
  6905. BIT_MASK_AXI_RECOVERY_TIME_8197F)
  6906. #define BIT_SET_AXI_RECOVERY_TIME_8197F(x, v) \
  6907. (BIT_CLEAR_AXI_RECOVERY_TIME_8197F(x) | BIT_AXI_RECOVERY_TIME_8197F(v))
  6908. #define BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL_8197F 12
  6909. #define BIT_MASK_AXI_RXDMA_TIMEOUT_VAL_8197F 0xfff
  6910. #define BIT_AXI_RXDMA_TIMEOUT_VAL_8197F(x) \
  6911. (((x) & BIT_MASK_AXI_RXDMA_TIMEOUT_VAL_8197F) \
  6912. << BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL_8197F)
  6913. #define BITS_AXI_RXDMA_TIMEOUT_VAL_8197F \
  6914. (BIT_MASK_AXI_RXDMA_TIMEOUT_VAL_8197F \
  6915. << BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL_8197F)
  6916. #define BIT_CLEAR_AXI_RXDMA_TIMEOUT_VAL_8197F(x) \
  6917. ((x) & (~BITS_AXI_RXDMA_TIMEOUT_VAL_8197F))
  6918. #define BIT_GET_AXI_RXDMA_TIMEOUT_VAL_8197F(x) \
  6919. (((x) >> BIT_SHIFT_AXI_RXDMA_TIMEOUT_VAL_8197F) & \
  6920. BIT_MASK_AXI_RXDMA_TIMEOUT_VAL_8197F)
  6921. #define BIT_SET_AXI_RXDMA_TIMEOUT_VAL_8197F(x, v) \
  6922. (BIT_CLEAR_AXI_RXDMA_TIMEOUT_VAL_8197F(x) | \
  6923. BIT_AXI_RXDMA_TIMEOUT_VAL_8197F(v))
  6924. #define BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL_8197F 0
  6925. #define BIT_MASK_AXI_TXDMA_TIMEOUT_VAL_8197F 0xfff
  6926. #define BIT_AXI_TXDMA_TIMEOUT_VAL_8197F(x) \
  6927. (((x) & BIT_MASK_AXI_TXDMA_TIMEOUT_VAL_8197F) \
  6928. << BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL_8197F)
  6929. #define BITS_AXI_TXDMA_TIMEOUT_VAL_8197F \
  6930. (BIT_MASK_AXI_TXDMA_TIMEOUT_VAL_8197F \
  6931. << BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL_8197F)
  6932. #define BIT_CLEAR_AXI_TXDMA_TIMEOUT_VAL_8197F(x) \
  6933. ((x) & (~BITS_AXI_TXDMA_TIMEOUT_VAL_8197F))
  6934. #define BIT_GET_AXI_TXDMA_TIMEOUT_VAL_8197F(x) \
  6935. (((x) >> BIT_SHIFT_AXI_TXDMA_TIMEOUT_VAL_8197F) & \
  6936. BIT_MASK_AXI_TXDMA_TIMEOUT_VAL_8197F)
  6937. #define BIT_SET_AXI_TXDMA_TIMEOUT_VAL_8197F(x, v) \
  6938. (BIT_CLEAR_AXI_TXDMA_TIMEOUT_VAL_8197F(x) | \
  6939. BIT_AXI_TXDMA_TIMEOUT_VAL_8197F(v))
  6940. /* 2 REG_Q0_INFO_8197F */
  6941. #define BIT_SHIFT_QUEUEMACID_Q0_V1_8197F 25
  6942. #define BIT_MASK_QUEUEMACID_Q0_V1_8197F 0x7f
  6943. #define BIT_QUEUEMACID_Q0_V1_8197F(x) \
  6944. (((x) & BIT_MASK_QUEUEMACID_Q0_V1_8197F) \
  6945. << BIT_SHIFT_QUEUEMACID_Q0_V1_8197F)
  6946. #define BITS_QUEUEMACID_Q0_V1_8197F \
  6947. (BIT_MASK_QUEUEMACID_Q0_V1_8197F << BIT_SHIFT_QUEUEMACID_Q0_V1_8197F)
  6948. #define BIT_CLEAR_QUEUEMACID_Q0_V1_8197F(x) \
  6949. ((x) & (~BITS_QUEUEMACID_Q0_V1_8197F))
  6950. #define BIT_GET_QUEUEMACID_Q0_V1_8197F(x) \
  6951. (((x) >> BIT_SHIFT_QUEUEMACID_Q0_V1_8197F) & \
  6952. BIT_MASK_QUEUEMACID_Q0_V1_8197F)
  6953. #define BIT_SET_QUEUEMACID_Q0_V1_8197F(x, v) \
  6954. (BIT_CLEAR_QUEUEMACID_Q0_V1_8197F(x) | BIT_QUEUEMACID_Q0_V1_8197F(v))
  6955. #define BIT_SHIFT_QUEUEAC_Q0_V1_8197F 23
  6956. #define BIT_MASK_QUEUEAC_Q0_V1_8197F 0x3
  6957. #define BIT_QUEUEAC_Q0_V1_8197F(x) \
  6958. (((x) & BIT_MASK_QUEUEAC_Q0_V1_8197F) << BIT_SHIFT_QUEUEAC_Q0_V1_8197F)
  6959. #define BITS_QUEUEAC_Q0_V1_8197F \
  6960. (BIT_MASK_QUEUEAC_Q0_V1_8197F << BIT_SHIFT_QUEUEAC_Q0_V1_8197F)
  6961. #define BIT_CLEAR_QUEUEAC_Q0_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q0_V1_8197F))
  6962. #define BIT_GET_QUEUEAC_Q0_V1_8197F(x) \
  6963. (((x) >> BIT_SHIFT_QUEUEAC_Q0_V1_8197F) & BIT_MASK_QUEUEAC_Q0_V1_8197F)
  6964. #define BIT_SET_QUEUEAC_Q0_V1_8197F(x, v) \
  6965. (BIT_CLEAR_QUEUEAC_Q0_V1_8197F(x) | BIT_QUEUEAC_Q0_V1_8197F(v))
  6966. #define BIT_TIDEMPTY_Q0_V1_8197F BIT(22)
  6967. #define BIT_SHIFT_TAIL_PKT_Q0_V2_8197F 11
  6968. #define BIT_MASK_TAIL_PKT_Q0_V2_8197F 0x7ff
  6969. #define BIT_TAIL_PKT_Q0_V2_8197F(x) \
  6970. (((x) & BIT_MASK_TAIL_PKT_Q0_V2_8197F) \
  6971. << BIT_SHIFT_TAIL_PKT_Q0_V2_8197F)
  6972. #define BITS_TAIL_PKT_Q0_V2_8197F \
  6973. (BIT_MASK_TAIL_PKT_Q0_V2_8197F << BIT_SHIFT_TAIL_PKT_Q0_V2_8197F)
  6974. #define BIT_CLEAR_TAIL_PKT_Q0_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q0_V2_8197F))
  6975. #define BIT_GET_TAIL_PKT_Q0_V2_8197F(x) \
  6976. (((x) >> BIT_SHIFT_TAIL_PKT_Q0_V2_8197F) & \
  6977. BIT_MASK_TAIL_PKT_Q0_V2_8197F)
  6978. #define BIT_SET_TAIL_PKT_Q0_V2_8197F(x, v) \
  6979. (BIT_CLEAR_TAIL_PKT_Q0_V2_8197F(x) | BIT_TAIL_PKT_Q0_V2_8197F(v))
  6980. #define BIT_SHIFT_HEAD_PKT_Q0_V1_8197F 0
  6981. #define BIT_MASK_HEAD_PKT_Q0_V1_8197F 0x7ff
  6982. #define BIT_HEAD_PKT_Q0_V1_8197F(x) \
  6983. (((x) & BIT_MASK_HEAD_PKT_Q0_V1_8197F) \
  6984. << BIT_SHIFT_HEAD_PKT_Q0_V1_8197F)
  6985. #define BITS_HEAD_PKT_Q0_V1_8197F \
  6986. (BIT_MASK_HEAD_PKT_Q0_V1_8197F << BIT_SHIFT_HEAD_PKT_Q0_V1_8197F)
  6987. #define BIT_CLEAR_HEAD_PKT_Q0_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q0_V1_8197F))
  6988. #define BIT_GET_HEAD_PKT_Q0_V1_8197F(x) \
  6989. (((x) >> BIT_SHIFT_HEAD_PKT_Q0_V1_8197F) & \
  6990. BIT_MASK_HEAD_PKT_Q0_V1_8197F)
  6991. #define BIT_SET_HEAD_PKT_Q0_V1_8197F(x, v) \
  6992. (BIT_CLEAR_HEAD_PKT_Q0_V1_8197F(x) | BIT_HEAD_PKT_Q0_V1_8197F(v))
  6993. /* 2 REG_Q1_INFO_8197F */
  6994. #define BIT_SHIFT_QUEUEMACID_Q1_V1_8197F 25
  6995. #define BIT_MASK_QUEUEMACID_Q1_V1_8197F 0x7f
  6996. #define BIT_QUEUEMACID_Q1_V1_8197F(x) \
  6997. (((x) & BIT_MASK_QUEUEMACID_Q1_V1_8197F) \
  6998. << BIT_SHIFT_QUEUEMACID_Q1_V1_8197F)
  6999. #define BITS_QUEUEMACID_Q1_V1_8197F \
  7000. (BIT_MASK_QUEUEMACID_Q1_V1_8197F << BIT_SHIFT_QUEUEMACID_Q1_V1_8197F)
  7001. #define BIT_CLEAR_QUEUEMACID_Q1_V1_8197F(x) \
  7002. ((x) & (~BITS_QUEUEMACID_Q1_V1_8197F))
  7003. #define BIT_GET_QUEUEMACID_Q1_V1_8197F(x) \
  7004. (((x) >> BIT_SHIFT_QUEUEMACID_Q1_V1_8197F) & \
  7005. BIT_MASK_QUEUEMACID_Q1_V1_8197F)
  7006. #define BIT_SET_QUEUEMACID_Q1_V1_8197F(x, v) \
  7007. (BIT_CLEAR_QUEUEMACID_Q1_V1_8197F(x) | BIT_QUEUEMACID_Q1_V1_8197F(v))
  7008. #define BIT_SHIFT_QUEUEAC_Q1_V1_8197F 23
  7009. #define BIT_MASK_QUEUEAC_Q1_V1_8197F 0x3
  7010. #define BIT_QUEUEAC_Q1_V1_8197F(x) \
  7011. (((x) & BIT_MASK_QUEUEAC_Q1_V1_8197F) << BIT_SHIFT_QUEUEAC_Q1_V1_8197F)
  7012. #define BITS_QUEUEAC_Q1_V1_8197F \
  7013. (BIT_MASK_QUEUEAC_Q1_V1_8197F << BIT_SHIFT_QUEUEAC_Q1_V1_8197F)
  7014. #define BIT_CLEAR_QUEUEAC_Q1_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q1_V1_8197F))
  7015. #define BIT_GET_QUEUEAC_Q1_V1_8197F(x) \
  7016. (((x) >> BIT_SHIFT_QUEUEAC_Q1_V1_8197F) & BIT_MASK_QUEUEAC_Q1_V1_8197F)
  7017. #define BIT_SET_QUEUEAC_Q1_V1_8197F(x, v) \
  7018. (BIT_CLEAR_QUEUEAC_Q1_V1_8197F(x) | BIT_QUEUEAC_Q1_V1_8197F(v))
  7019. #define BIT_TIDEMPTY_Q1_V1_8197F BIT(22)
  7020. #define BIT_SHIFT_TAIL_PKT_Q1_V2_8197F 11
  7021. #define BIT_MASK_TAIL_PKT_Q1_V2_8197F 0x7ff
  7022. #define BIT_TAIL_PKT_Q1_V2_8197F(x) \
  7023. (((x) & BIT_MASK_TAIL_PKT_Q1_V2_8197F) \
  7024. << BIT_SHIFT_TAIL_PKT_Q1_V2_8197F)
  7025. #define BITS_TAIL_PKT_Q1_V2_8197F \
  7026. (BIT_MASK_TAIL_PKT_Q1_V2_8197F << BIT_SHIFT_TAIL_PKT_Q1_V2_8197F)
  7027. #define BIT_CLEAR_TAIL_PKT_Q1_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q1_V2_8197F))
  7028. #define BIT_GET_TAIL_PKT_Q1_V2_8197F(x) \
  7029. (((x) >> BIT_SHIFT_TAIL_PKT_Q1_V2_8197F) & \
  7030. BIT_MASK_TAIL_PKT_Q1_V2_8197F)
  7031. #define BIT_SET_TAIL_PKT_Q1_V2_8197F(x, v) \
  7032. (BIT_CLEAR_TAIL_PKT_Q1_V2_8197F(x) | BIT_TAIL_PKT_Q1_V2_8197F(v))
  7033. #define BIT_SHIFT_HEAD_PKT_Q1_V1_8197F 0
  7034. #define BIT_MASK_HEAD_PKT_Q1_V1_8197F 0x7ff
  7035. #define BIT_HEAD_PKT_Q1_V1_8197F(x) \
  7036. (((x) & BIT_MASK_HEAD_PKT_Q1_V1_8197F) \
  7037. << BIT_SHIFT_HEAD_PKT_Q1_V1_8197F)
  7038. #define BITS_HEAD_PKT_Q1_V1_8197F \
  7039. (BIT_MASK_HEAD_PKT_Q1_V1_8197F << BIT_SHIFT_HEAD_PKT_Q1_V1_8197F)
  7040. #define BIT_CLEAR_HEAD_PKT_Q1_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q1_V1_8197F))
  7041. #define BIT_GET_HEAD_PKT_Q1_V1_8197F(x) \
  7042. (((x) >> BIT_SHIFT_HEAD_PKT_Q1_V1_8197F) & \
  7043. BIT_MASK_HEAD_PKT_Q1_V1_8197F)
  7044. #define BIT_SET_HEAD_PKT_Q1_V1_8197F(x, v) \
  7045. (BIT_CLEAR_HEAD_PKT_Q1_V1_8197F(x) | BIT_HEAD_PKT_Q1_V1_8197F(v))
  7046. /* 2 REG_Q2_INFO_8197F */
  7047. #define BIT_SHIFT_QUEUEMACID_Q2_V1_8197F 25
  7048. #define BIT_MASK_QUEUEMACID_Q2_V1_8197F 0x7f
  7049. #define BIT_QUEUEMACID_Q2_V1_8197F(x) \
  7050. (((x) & BIT_MASK_QUEUEMACID_Q2_V1_8197F) \
  7051. << BIT_SHIFT_QUEUEMACID_Q2_V1_8197F)
  7052. #define BITS_QUEUEMACID_Q2_V1_8197F \
  7053. (BIT_MASK_QUEUEMACID_Q2_V1_8197F << BIT_SHIFT_QUEUEMACID_Q2_V1_8197F)
  7054. #define BIT_CLEAR_QUEUEMACID_Q2_V1_8197F(x) \
  7055. ((x) & (~BITS_QUEUEMACID_Q2_V1_8197F))
  7056. #define BIT_GET_QUEUEMACID_Q2_V1_8197F(x) \
  7057. (((x) >> BIT_SHIFT_QUEUEMACID_Q2_V1_8197F) & \
  7058. BIT_MASK_QUEUEMACID_Q2_V1_8197F)
  7059. #define BIT_SET_QUEUEMACID_Q2_V1_8197F(x, v) \
  7060. (BIT_CLEAR_QUEUEMACID_Q2_V1_8197F(x) | BIT_QUEUEMACID_Q2_V1_8197F(v))
  7061. #define BIT_SHIFT_QUEUEAC_Q2_V1_8197F 23
  7062. #define BIT_MASK_QUEUEAC_Q2_V1_8197F 0x3
  7063. #define BIT_QUEUEAC_Q2_V1_8197F(x) \
  7064. (((x) & BIT_MASK_QUEUEAC_Q2_V1_8197F) << BIT_SHIFT_QUEUEAC_Q2_V1_8197F)
  7065. #define BITS_QUEUEAC_Q2_V1_8197F \
  7066. (BIT_MASK_QUEUEAC_Q2_V1_8197F << BIT_SHIFT_QUEUEAC_Q2_V1_8197F)
  7067. #define BIT_CLEAR_QUEUEAC_Q2_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q2_V1_8197F))
  7068. #define BIT_GET_QUEUEAC_Q2_V1_8197F(x) \
  7069. (((x) >> BIT_SHIFT_QUEUEAC_Q2_V1_8197F) & BIT_MASK_QUEUEAC_Q2_V1_8197F)
  7070. #define BIT_SET_QUEUEAC_Q2_V1_8197F(x, v) \
  7071. (BIT_CLEAR_QUEUEAC_Q2_V1_8197F(x) | BIT_QUEUEAC_Q2_V1_8197F(v))
  7072. #define BIT_TIDEMPTY_Q2_V1_8197F BIT(22)
  7073. #define BIT_SHIFT_TAIL_PKT_Q2_V2_8197F 11
  7074. #define BIT_MASK_TAIL_PKT_Q2_V2_8197F 0x7ff
  7075. #define BIT_TAIL_PKT_Q2_V2_8197F(x) \
  7076. (((x) & BIT_MASK_TAIL_PKT_Q2_V2_8197F) \
  7077. << BIT_SHIFT_TAIL_PKT_Q2_V2_8197F)
  7078. #define BITS_TAIL_PKT_Q2_V2_8197F \
  7079. (BIT_MASK_TAIL_PKT_Q2_V2_8197F << BIT_SHIFT_TAIL_PKT_Q2_V2_8197F)
  7080. #define BIT_CLEAR_TAIL_PKT_Q2_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q2_V2_8197F))
  7081. #define BIT_GET_TAIL_PKT_Q2_V2_8197F(x) \
  7082. (((x) >> BIT_SHIFT_TAIL_PKT_Q2_V2_8197F) & \
  7083. BIT_MASK_TAIL_PKT_Q2_V2_8197F)
  7084. #define BIT_SET_TAIL_PKT_Q2_V2_8197F(x, v) \
  7085. (BIT_CLEAR_TAIL_PKT_Q2_V2_8197F(x) | BIT_TAIL_PKT_Q2_V2_8197F(v))
  7086. #define BIT_SHIFT_HEAD_PKT_Q2_V1_8197F 0
  7087. #define BIT_MASK_HEAD_PKT_Q2_V1_8197F 0x7ff
  7088. #define BIT_HEAD_PKT_Q2_V1_8197F(x) \
  7089. (((x) & BIT_MASK_HEAD_PKT_Q2_V1_8197F) \
  7090. << BIT_SHIFT_HEAD_PKT_Q2_V1_8197F)
  7091. #define BITS_HEAD_PKT_Q2_V1_8197F \
  7092. (BIT_MASK_HEAD_PKT_Q2_V1_8197F << BIT_SHIFT_HEAD_PKT_Q2_V1_8197F)
  7093. #define BIT_CLEAR_HEAD_PKT_Q2_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q2_V1_8197F))
  7094. #define BIT_GET_HEAD_PKT_Q2_V1_8197F(x) \
  7095. (((x) >> BIT_SHIFT_HEAD_PKT_Q2_V1_8197F) & \
  7096. BIT_MASK_HEAD_PKT_Q2_V1_8197F)
  7097. #define BIT_SET_HEAD_PKT_Q2_V1_8197F(x, v) \
  7098. (BIT_CLEAR_HEAD_PKT_Q2_V1_8197F(x) | BIT_HEAD_PKT_Q2_V1_8197F(v))
  7099. /* 2 REG_Q3_INFO_8197F */
  7100. #define BIT_SHIFT_QUEUEMACID_Q3_V1_8197F 25
  7101. #define BIT_MASK_QUEUEMACID_Q3_V1_8197F 0x7f
  7102. #define BIT_QUEUEMACID_Q3_V1_8197F(x) \
  7103. (((x) & BIT_MASK_QUEUEMACID_Q3_V1_8197F) \
  7104. << BIT_SHIFT_QUEUEMACID_Q3_V1_8197F)
  7105. #define BITS_QUEUEMACID_Q3_V1_8197F \
  7106. (BIT_MASK_QUEUEMACID_Q3_V1_8197F << BIT_SHIFT_QUEUEMACID_Q3_V1_8197F)
  7107. #define BIT_CLEAR_QUEUEMACID_Q3_V1_8197F(x) \
  7108. ((x) & (~BITS_QUEUEMACID_Q3_V1_8197F))
  7109. #define BIT_GET_QUEUEMACID_Q3_V1_8197F(x) \
  7110. (((x) >> BIT_SHIFT_QUEUEMACID_Q3_V1_8197F) & \
  7111. BIT_MASK_QUEUEMACID_Q3_V1_8197F)
  7112. #define BIT_SET_QUEUEMACID_Q3_V1_8197F(x, v) \
  7113. (BIT_CLEAR_QUEUEMACID_Q3_V1_8197F(x) | BIT_QUEUEMACID_Q3_V1_8197F(v))
  7114. #define BIT_SHIFT_QUEUEAC_Q3_V1_8197F 23
  7115. #define BIT_MASK_QUEUEAC_Q3_V1_8197F 0x3
  7116. #define BIT_QUEUEAC_Q3_V1_8197F(x) \
  7117. (((x) & BIT_MASK_QUEUEAC_Q3_V1_8197F) << BIT_SHIFT_QUEUEAC_Q3_V1_8197F)
  7118. #define BITS_QUEUEAC_Q3_V1_8197F \
  7119. (BIT_MASK_QUEUEAC_Q3_V1_8197F << BIT_SHIFT_QUEUEAC_Q3_V1_8197F)
  7120. #define BIT_CLEAR_QUEUEAC_Q3_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q3_V1_8197F))
  7121. #define BIT_GET_QUEUEAC_Q3_V1_8197F(x) \
  7122. (((x) >> BIT_SHIFT_QUEUEAC_Q3_V1_8197F) & BIT_MASK_QUEUEAC_Q3_V1_8197F)
  7123. #define BIT_SET_QUEUEAC_Q3_V1_8197F(x, v) \
  7124. (BIT_CLEAR_QUEUEAC_Q3_V1_8197F(x) | BIT_QUEUEAC_Q3_V1_8197F(v))
  7125. #define BIT_TIDEMPTY_Q3_V1_8197F BIT(22)
  7126. #define BIT_SHIFT_TAIL_PKT_Q3_V2_8197F 11
  7127. #define BIT_MASK_TAIL_PKT_Q3_V2_8197F 0x7ff
  7128. #define BIT_TAIL_PKT_Q3_V2_8197F(x) \
  7129. (((x) & BIT_MASK_TAIL_PKT_Q3_V2_8197F) \
  7130. << BIT_SHIFT_TAIL_PKT_Q3_V2_8197F)
  7131. #define BITS_TAIL_PKT_Q3_V2_8197F \
  7132. (BIT_MASK_TAIL_PKT_Q3_V2_8197F << BIT_SHIFT_TAIL_PKT_Q3_V2_8197F)
  7133. #define BIT_CLEAR_TAIL_PKT_Q3_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q3_V2_8197F))
  7134. #define BIT_GET_TAIL_PKT_Q3_V2_8197F(x) \
  7135. (((x) >> BIT_SHIFT_TAIL_PKT_Q3_V2_8197F) & \
  7136. BIT_MASK_TAIL_PKT_Q3_V2_8197F)
  7137. #define BIT_SET_TAIL_PKT_Q3_V2_8197F(x, v) \
  7138. (BIT_CLEAR_TAIL_PKT_Q3_V2_8197F(x) | BIT_TAIL_PKT_Q3_V2_8197F(v))
  7139. #define BIT_SHIFT_HEAD_PKT_Q3_V1_8197F 0
  7140. #define BIT_MASK_HEAD_PKT_Q3_V1_8197F 0x7ff
  7141. #define BIT_HEAD_PKT_Q3_V1_8197F(x) \
  7142. (((x) & BIT_MASK_HEAD_PKT_Q3_V1_8197F) \
  7143. << BIT_SHIFT_HEAD_PKT_Q3_V1_8197F)
  7144. #define BITS_HEAD_PKT_Q3_V1_8197F \
  7145. (BIT_MASK_HEAD_PKT_Q3_V1_8197F << BIT_SHIFT_HEAD_PKT_Q3_V1_8197F)
  7146. #define BIT_CLEAR_HEAD_PKT_Q3_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q3_V1_8197F))
  7147. #define BIT_GET_HEAD_PKT_Q3_V1_8197F(x) \
  7148. (((x) >> BIT_SHIFT_HEAD_PKT_Q3_V1_8197F) & \
  7149. BIT_MASK_HEAD_PKT_Q3_V1_8197F)
  7150. #define BIT_SET_HEAD_PKT_Q3_V1_8197F(x, v) \
  7151. (BIT_CLEAR_HEAD_PKT_Q3_V1_8197F(x) | BIT_HEAD_PKT_Q3_V1_8197F(v))
  7152. /* 2 REG_MGQ_INFO_8197F */
  7153. #define BIT_SHIFT_QUEUEMACID_MGQ_V1_8197F 25
  7154. #define BIT_MASK_QUEUEMACID_MGQ_V1_8197F 0x7f
  7155. #define BIT_QUEUEMACID_MGQ_V1_8197F(x) \
  7156. (((x) & BIT_MASK_QUEUEMACID_MGQ_V1_8197F) \
  7157. << BIT_SHIFT_QUEUEMACID_MGQ_V1_8197F)
  7158. #define BITS_QUEUEMACID_MGQ_V1_8197F \
  7159. (BIT_MASK_QUEUEMACID_MGQ_V1_8197F << BIT_SHIFT_QUEUEMACID_MGQ_V1_8197F)
  7160. #define BIT_CLEAR_QUEUEMACID_MGQ_V1_8197F(x) \
  7161. ((x) & (~BITS_QUEUEMACID_MGQ_V1_8197F))
  7162. #define BIT_GET_QUEUEMACID_MGQ_V1_8197F(x) \
  7163. (((x) >> BIT_SHIFT_QUEUEMACID_MGQ_V1_8197F) & \
  7164. BIT_MASK_QUEUEMACID_MGQ_V1_8197F)
  7165. #define BIT_SET_QUEUEMACID_MGQ_V1_8197F(x, v) \
  7166. (BIT_CLEAR_QUEUEMACID_MGQ_V1_8197F(x) | BIT_QUEUEMACID_MGQ_V1_8197F(v))
  7167. #define BIT_SHIFT_QUEUEAC_MGQ_V1_8197F 23
  7168. #define BIT_MASK_QUEUEAC_MGQ_V1_8197F 0x3
  7169. #define BIT_QUEUEAC_MGQ_V1_8197F(x) \
  7170. (((x) & BIT_MASK_QUEUEAC_MGQ_V1_8197F) \
  7171. << BIT_SHIFT_QUEUEAC_MGQ_V1_8197F)
  7172. #define BITS_QUEUEAC_MGQ_V1_8197F \
  7173. (BIT_MASK_QUEUEAC_MGQ_V1_8197F << BIT_SHIFT_QUEUEAC_MGQ_V1_8197F)
  7174. #define BIT_CLEAR_QUEUEAC_MGQ_V1_8197F(x) ((x) & (~BITS_QUEUEAC_MGQ_V1_8197F))
  7175. #define BIT_GET_QUEUEAC_MGQ_V1_8197F(x) \
  7176. (((x) >> BIT_SHIFT_QUEUEAC_MGQ_V1_8197F) & \
  7177. BIT_MASK_QUEUEAC_MGQ_V1_8197F)
  7178. #define BIT_SET_QUEUEAC_MGQ_V1_8197F(x, v) \
  7179. (BIT_CLEAR_QUEUEAC_MGQ_V1_8197F(x) | BIT_QUEUEAC_MGQ_V1_8197F(v))
  7180. #define BIT_TIDEMPTY_MGQ_V1_8197F BIT(22)
  7181. #define BIT_SHIFT_TAIL_PKT_MGQ_V2_8197F 11
  7182. #define BIT_MASK_TAIL_PKT_MGQ_V2_8197F 0x7ff
  7183. #define BIT_TAIL_PKT_MGQ_V2_8197F(x) \
  7184. (((x) & BIT_MASK_TAIL_PKT_MGQ_V2_8197F) \
  7185. << BIT_SHIFT_TAIL_PKT_MGQ_V2_8197F)
  7186. #define BITS_TAIL_PKT_MGQ_V2_8197F \
  7187. (BIT_MASK_TAIL_PKT_MGQ_V2_8197F << BIT_SHIFT_TAIL_PKT_MGQ_V2_8197F)
  7188. #define BIT_CLEAR_TAIL_PKT_MGQ_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_MGQ_V2_8197F))
  7189. #define BIT_GET_TAIL_PKT_MGQ_V2_8197F(x) \
  7190. (((x) >> BIT_SHIFT_TAIL_PKT_MGQ_V2_8197F) & \
  7191. BIT_MASK_TAIL_PKT_MGQ_V2_8197F)
  7192. #define BIT_SET_TAIL_PKT_MGQ_V2_8197F(x, v) \
  7193. (BIT_CLEAR_TAIL_PKT_MGQ_V2_8197F(x) | BIT_TAIL_PKT_MGQ_V2_8197F(v))
  7194. #define BIT_SHIFT_HEAD_PKT_MGQ_V1_8197F 0
  7195. #define BIT_MASK_HEAD_PKT_MGQ_V1_8197F 0x7ff
  7196. #define BIT_HEAD_PKT_MGQ_V1_8197F(x) \
  7197. (((x) & BIT_MASK_HEAD_PKT_MGQ_V1_8197F) \
  7198. << BIT_SHIFT_HEAD_PKT_MGQ_V1_8197F)
  7199. #define BITS_HEAD_PKT_MGQ_V1_8197F \
  7200. (BIT_MASK_HEAD_PKT_MGQ_V1_8197F << BIT_SHIFT_HEAD_PKT_MGQ_V1_8197F)
  7201. #define BIT_CLEAR_HEAD_PKT_MGQ_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_MGQ_V1_8197F))
  7202. #define BIT_GET_HEAD_PKT_MGQ_V1_8197F(x) \
  7203. (((x) >> BIT_SHIFT_HEAD_PKT_MGQ_V1_8197F) & \
  7204. BIT_MASK_HEAD_PKT_MGQ_V1_8197F)
  7205. #define BIT_SET_HEAD_PKT_MGQ_V1_8197F(x, v) \
  7206. (BIT_CLEAR_HEAD_PKT_MGQ_V1_8197F(x) | BIT_HEAD_PKT_MGQ_V1_8197F(v))
  7207. /* 2 REG_HIQ_INFO_8197F */
  7208. #define BIT_SHIFT_QUEUEMACID_HIQ_V1_8197F 25
  7209. #define BIT_MASK_QUEUEMACID_HIQ_V1_8197F 0x7f
  7210. #define BIT_QUEUEMACID_HIQ_V1_8197F(x) \
  7211. (((x) & BIT_MASK_QUEUEMACID_HIQ_V1_8197F) \
  7212. << BIT_SHIFT_QUEUEMACID_HIQ_V1_8197F)
  7213. #define BITS_QUEUEMACID_HIQ_V1_8197F \
  7214. (BIT_MASK_QUEUEMACID_HIQ_V1_8197F << BIT_SHIFT_QUEUEMACID_HIQ_V1_8197F)
  7215. #define BIT_CLEAR_QUEUEMACID_HIQ_V1_8197F(x) \
  7216. ((x) & (~BITS_QUEUEMACID_HIQ_V1_8197F))
  7217. #define BIT_GET_QUEUEMACID_HIQ_V1_8197F(x) \
  7218. (((x) >> BIT_SHIFT_QUEUEMACID_HIQ_V1_8197F) & \
  7219. BIT_MASK_QUEUEMACID_HIQ_V1_8197F)
  7220. #define BIT_SET_QUEUEMACID_HIQ_V1_8197F(x, v) \
  7221. (BIT_CLEAR_QUEUEMACID_HIQ_V1_8197F(x) | BIT_QUEUEMACID_HIQ_V1_8197F(v))
  7222. #define BIT_SHIFT_QUEUEAC_HIQ_V1_8197F 23
  7223. #define BIT_MASK_QUEUEAC_HIQ_V1_8197F 0x3
  7224. #define BIT_QUEUEAC_HIQ_V1_8197F(x) \
  7225. (((x) & BIT_MASK_QUEUEAC_HIQ_V1_8197F) \
  7226. << BIT_SHIFT_QUEUEAC_HIQ_V1_8197F)
  7227. #define BITS_QUEUEAC_HIQ_V1_8197F \
  7228. (BIT_MASK_QUEUEAC_HIQ_V1_8197F << BIT_SHIFT_QUEUEAC_HIQ_V1_8197F)
  7229. #define BIT_CLEAR_QUEUEAC_HIQ_V1_8197F(x) ((x) & (~BITS_QUEUEAC_HIQ_V1_8197F))
  7230. #define BIT_GET_QUEUEAC_HIQ_V1_8197F(x) \
  7231. (((x) >> BIT_SHIFT_QUEUEAC_HIQ_V1_8197F) & \
  7232. BIT_MASK_QUEUEAC_HIQ_V1_8197F)
  7233. #define BIT_SET_QUEUEAC_HIQ_V1_8197F(x, v) \
  7234. (BIT_CLEAR_QUEUEAC_HIQ_V1_8197F(x) | BIT_QUEUEAC_HIQ_V1_8197F(v))
  7235. #define BIT_TIDEMPTY_HIQ_V1_8197F BIT(22)
  7236. #define BIT_SHIFT_TAIL_PKT_HIQ_V2_8197F 11
  7237. #define BIT_MASK_TAIL_PKT_HIQ_V2_8197F 0x7ff
  7238. #define BIT_TAIL_PKT_HIQ_V2_8197F(x) \
  7239. (((x) & BIT_MASK_TAIL_PKT_HIQ_V2_8197F) \
  7240. << BIT_SHIFT_TAIL_PKT_HIQ_V2_8197F)
  7241. #define BITS_TAIL_PKT_HIQ_V2_8197F \
  7242. (BIT_MASK_TAIL_PKT_HIQ_V2_8197F << BIT_SHIFT_TAIL_PKT_HIQ_V2_8197F)
  7243. #define BIT_CLEAR_TAIL_PKT_HIQ_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_HIQ_V2_8197F))
  7244. #define BIT_GET_TAIL_PKT_HIQ_V2_8197F(x) \
  7245. (((x) >> BIT_SHIFT_TAIL_PKT_HIQ_V2_8197F) & \
  7246. BIT_MASK_TAIL_PKT_HIQ_V2_8197F)
  7247. #define BIT_SET_TAIL_PKT_HIQ_V2_8197F(x, v) \
  7248. (BIT_CLEAR_TAIL_PKT_HIQ_V2_8197F(x) | BIT_TAIL_PKT_HIQ_V2_8197F(v))
  7249. #define BIT_SHIFT_HEAD_PKT_HIQ_V1_8197F 0
  7250. #define BIT_MASK_HEAD_PKT_HIQ_V1_8197F 0x7ff
  7251. #define BIT_HEAD_PKT_HIQ_V1_8197F(x) \
  7252. (((x) & BIT_MASK_HEAD_PKT_HIQ_V1_8197F) \
  7253. << BIT_SHIFT_HEAD_PKT_HIQ_V1_8197F)
  7254. #define BITS_HEAD_PKT_HIQ_V1_8197F \
  7255. (BIT_MASK_HEAD_PKT_HIQ_V1_8197F << BIT_SHIFT_HEAD_PKT_HIQ_V1_8197F)
  7256. #define BIT_CLEAR_HEAD_PKT_HIQ_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_HIQ_V1_8197F))
  7257. #define BIT_GET_HEAD_PKT_HIQ_V1_8197F(x) \
  7258. (((x) >> BIT_SHIFT_HEAD_PKT_HIQ_V1_8197F) & \
  7259. BIT_MASK_HEAD_PKT_HIQ_V1_8197F)
  7260. #define BIT_SET_HEAD_PKT_HIQ_V1_8197F(x, v) \
  7261. (BIT_CLEAR_HEAD_PKT_HIQ_V1_8197F(x) | BIT_HEAD_PKT_HIQ_V1_8197F(v))
  7262. /* 2 REG_BCNQ_INFO_8197F */
  7263. #define BIT_SHIFT_BCNQ_HEAD_PG_V1_8197F 0
  7264. #define BIT_MASK_BCNQ_HEAD_PG_V1_8197F 0xfff
  7265. #define BIT_BCNQ_HEAD_PG_V1_8197F(x) \
  7266. (((x) & BIT_MASK_BCNQ_HEAD_PG_V1_8197F) \
  7267. << BIT_SHIFT_BCNQ_HEAD_PG_V1_8197F)
  7268. #define BITS_BCNQ_HEAD_PG_V1_8197F \
  7269. (BIT_MASK_BCNQ_HEAD_PG_V1_8197F << BIT_SHIFT_BCNQ_HEAD_PG_V1_8197F)
  7270. #define BIT_CLEAR_BCNQ_HEAD_PG_V1_8197F(x) ((x) & (~BITS_BCNQ_HEAD_PG_V1_8197F))
  7271. #define BIT_GET_BCNQ_HEAD_PG_V1_8197F(x) \
  7272. (((x) >> BIT_SHIFT_BCNQ_HEAD_PG_V1_8197F) & \
  7273. BIT_MASK_BCNQ_HEAD_PG_V1_8197F)
  7274. #define BIT_SET_BCNQ_HEAD_PG_V1_8197F(x, v) \
  7275. (BIT_CLEAR_BCNQ_HEAD_PG_V1_8197F(x) | BIT_BCNQ_HEAD_PG_V1_8197F(v))
  7276. /* 2 REG_TXPKT_EMPTY_8197F */
  7277. #define BIT_BCNQ_EMPTY_8197F BIT(11)
  7278. #define BIT_HQQ_EMPTY_8197F BIT(10)
  7279. #define BIT_MQQ_EMPTY_8197F BIT(9)
  7280. #define BIT_MGQ_CPU_EMPTY_8197F BIT(8)
  7281. #define BIT_AC7Q_EMPTY_8197F BIT(7)
  7282. #define BIT_AC6Q_EMPTY_8197F BIT(6)
  7283. #define BIT_AC5Q_EMPTY_8197F BIT(5)
  7284. #define BIT_AC4Q_EMPTY_8197F BIT(4)
  7285. #define BIT_AC3Q_EMPTY_8197F BIT(3)
  7286. #define BIT_AC2Q_EMPTY_8197F BIT(2)
  7287. #define BIT_AC1Q_EMPTY_8197F BIT(1)
  7288. #define BIT_AC0Q_EMPTY_8197F BIT(0)
  7289. /* 2 REG_CPU_MGQ_INFO_8197F */
  7290. #define BIT_BCN1_POLL_8197F BIT(30)
  7291. #define BIT_CPUMGT_POLL_8197F BIT(29)
  7292. #define BIT_BCN_POLL_8197F BIT(28)
  7293. #define BIT_CPUMGQ_FW_NUM_V1_8197F BIT(12)
  7294. #define BIT_SHIFT_FW_FREE_TAIL_V1_8197F 0
  7295. #define BIT_MASK_FW_FREE_TAIL_V1_8197F 0xfff
  7296. #define BIT_FW_FREE_TAIL_V1_8197F(x) \
  7297. (((x) & BIT_MASK_FW_FREE_TAIL_V1_8197F) \
  7298. << BIT_SHIFT_FW_FREE_TAIL_V1_8197F)
  7299. #define BITS_FW_FREE_TAIL_V1_8197F \
  7300. (BIT_MASK_FW_FREE_TAIL_V1_8197F << BIT_SHIFT_FW_FREE_TAIL_V1_8197F)
  7301. #define BIT_CLEAR_FW_FREE_TAIL_V1_8197F(x) ((x) & (~BITS_FW_FREE_TAIL_V1_8197F))
  7302. #define BIT_GET_FW_FREE_TAIL_V1_8197F(x) \
  7303. (((x) >> BIT_SHIFT_FW_FREE_TAIL_V1_8197F) & \
  7304. BIT_MASK_FW_FREE_TAIL_V1_8197F)
  7305. #define BIT_SET_FW_FREE_TAIL_V1_8197F(x, v) \
  7306. (BIT_CLEAR_FW_FREE_TAIL_V1_8197F(x) | BIT_FW_FREE_TAIL_V1_8197F(v))
  7307. /* 2 REG_FWHW_TXQ_CTRL_8197F */
  7308. #define BIT_RTS_LIMIT_IN_OFDM_8197F BIT(23)
  7309. #define BIT_EN_BCNQ_DL_8197F BIT(22)
  7310. #define BIT_EN_RD_RESP_NAV_BK_8197F BIT(21)
  7311. #define BIT_EN_WR_FREE_TAIL_8197F BIT(20)
  7312. #define BIT_SHIFT_EN_QUEUE_RPT_8197F 8
  7313. #define BIT_MASK_EN_QUEUE_RPT_8197F 0xff
  7314. #define BIT_EN_QUEUE_RPT_8197F(x) \
  7315. (((x) & BIT_MASK_EN_QUEUE_RPT_8197F) << BIT_SHIFT_EN_QUEUE_RPT_8197F)
  7316. #define BITS_EN_QUEUE_RPT_8197F \
  7317. (BIT_MASK_EN_QUEUE_RPT_8197F << BIT_SHIFT_EN_QUEUE_RPT_8197F)
  7318. #define BIT_CLEAR_EN_QUEUE_RPT_8197F(x) ((x) & (~BITS_EN_QUEUE_RPT_8197F))
  7319. #define BIT_GET_EN_QUEUE_RPT_8197F(x) \
  7320. (((x) >> BIT_SHIFT_EN_QUEUE_RPT_8197F) & BIT_MASK_EN_QUEUE_RPT_8197F)
  7321. #define BIT_SET_EN_QUEUE_RPT_8197F(x, v) \
  7322. (BIT_CLEAR_EN_QUEUE_RPT_8197F(x) | BIT_EN_QUEUE_RPT_8197F(v))
  7323. #define BIT_EN_RTY_BK_8197F BIT(7)
  7324. #define BIT_EN_USE_INI_RAT_8197F BIT(6)
  7325. #define BIT_EN_RTS_NAV_BK_8197F BIT(5)
  7326. #define BIT_DIS_SSN_CHECK_8197F BIT(4)
  7327. #define BIT_MACID_MATCH_RTS_8197F BIT(3)
  7328. #define BIT_EN_BCN_TRXRPT_V1_8197F BIT(2)
  7329. #define BIT_R_EN_FTMRPT_8197F BIT(1)
  7330. #define BIT_R_BMC_NAV_PROTECT_8197F BIT(0)
  7331. /* 2 REG_NOT_VALID_8197F */
  7332. #define BIT__R_EN_RTY_BK_COD_8197F BIT(2)
  7333. #define BIT_SHIFT__R_DATA_FALLBACK_SEL_8197F 0
  7334. #define BIT_MASK__R_DATA_FALLBACK_SEL_8197F 0x3
  7335. #define BIT__R_DATA_FALLBACK_SEL_8197F(x) \
  7336. (((x) & BIT_MASK__R_DATA_FALLBACK_SEL_8197F) \
  7337. << BIT_SHIFT__R_DATA_FALLBACK_SEL_8197F)
  7338. #define BITS__R_DATA_FALLBACK_SEL_8197F \
  7339. (BIT_MASK__R_DATA_FALLBACK_SEL_8197F \
  7340. << BIT_SHIFT__R_DATA_FALLBACK_SEL_8197F)
  7341. #define BIT_CLEAR__R_DATA_FALLBACK_SEL_8197F(x) \
  7342. ((x) & (~BITS__R_DATA_FALLBACK_SEL_8197F))
  7343. #define BIT_GET__R_DATA_FALLBACK_SEL_8197F(x) \
  7344. (((x) >> BIT_SHIFT__R_DATA_FALLBACK_SEL_8197F) & \
  7345. BIT_MASK__R_DATA_FALLBACK_SEL_8197F)
  7346. #define BIT_SET__R_DATA_FALLBACK_SEL_8197F(x, v) \
  7347. (BIT_CLEAR__R_DATA_FALLBACK_SEL_8197F(x) | \
  7348. BIT__R_DATA_FALLBACK_SEL_8197F(v))
  7349. /* 2 REG_BCNQ_BDNY_V1_8197F */
  7350. #define BIT_SHIFT_BCNQ_PGBNDY_V1_8197F 0
  7351. #define BIT_MASK_BCNQ_PGBNDY_V1_8197F 0xfff
  7352. #define BIT_BCNQ_PGBNDY_V1_8197F(x) \
  7353. (((x) & BIT_MASK_BCNQ_PGBNDY_V1_8197F) \
  7354. << BIT_SHIFT_BCNQ_PGBNDY_V1_8197F)
  7355. #define BITS_BCNQ_PGBNDY_V1_8197F \
  7356. (BIT_MASK_BCNQ_PGBNDY_V1_8197F << BIT_SHIFT_BCNQ_PGBNDY_V1_8197F)
  7357. #define BIT_CLEAR_BCNQ_PGBNDY_V1_8197F(x) ((x) & (~BITS_BCNQ_PGBNDY_V1_8197F))
  7358. #define BIT_GET_BCNQ_PGBNDY_V1_8197F(x) \
  7359. (((x) >> BIT_SHIFT_BCNQ_PGBNDY_V1_8197F) & \
  7360. BIT_MASK_BCNQ_PGBNDY_V1_8197F)
  7361. #define BIT_SET_BCNQ_PGBNDY_V1_8197F(x, v) \
  7362. (BIT_CLEAR_BCNQ_PGBNDY_V1_8197F(x) | BIT_BCNQ_PGBNDY_V1_8197F(v))
  7363. /* 2 REG_NOT_VALID_8197F */
  7364. /* 2 REG_LIFETIME_EN_8197F */
  7365. #define BIT_BT_INT_CPU_8197F BIT(7)
  7366. #define BIT_BT_INT_PTA_8197F BIT(6)
  7367. #define BIT_EN_CTRL_RTYBIT_8197F BIT(4)
  7368. #define BIT_LIFETIME_BK_EN_8197F BIT(3)
  7369. #define BIT_LIFETIME_BE_EN_8197F BIT(2)
  7370. #define BIT_LIFETIME_VI_EN_8197F BIT(1)
  7371. #define BIT_LIFETIME_VO_EN_8197F BIT(0)
  7372. /* 2 REG_NOT_VALID_8197F */
  7373. /* 2 REG_SPEC_SIFS_8197F */
  7374. #define BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8197F 8
  7375. #define BIT_MASK_SPEC_SIFS_OFDM_PTCL_8197F 0xff
  7376. #define BIT_SPEC_SIFS_OFDM_PTCL_8197F(x) \
  7377. (((x) & BIT_MASK_SPEC_SIFS_OFDM_PTCL_8197F) \
  7378. << BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8197F)
  7379. #define BITS_SPEC_SIFS_OFDM_PTCL_8197F \
  7380. (BIT_MASK_SPEC_SIFS_OFDM_PTCL_8197F \
  7381. << BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8197F)
  7382. #define BIT_CLEAR_SPEC_SIFS_OFDM_PTCL_8197F(x) \
  7383. ((x) & (~BITS_SPEC_SIFS_OFDM_PTCL_8197F))
  7384. #define BIT_GET_SPEC_SIFS_OFDM_PTCL_8197F(x) \
  7385. (((x) >> BIT_SHIFT_SPEC_SIFS_OFDM_PTCL_8197F) & \
  7386. BIT_MASK_SPEC_SIFS_OFDM_PTCL_8197F)
  7387. #define BIT_SET_SPEC_SIFS_OFDM_PTCL_8197F(x, v) \
  7388. (BIT_CLEAR_SPEC_SIFS_OFDM_PTCL_8197F(x) | \
  7389. BIT_SPEC_SIFS_OFDM_PTCL_8197F(v))
  7390. #define BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8197F 0
  7391. #define BIT_MASK_SPEC_SIFS_CCK_PTCL_8197F 0xff
  7392. #define BIT_SPEC_SIFS_CCK_PTCL_8197F(x) \
  7393. (((x) & BIT_MASK_SPEC_SIFS_CCK_PTCL_8197F) \
  7394. << BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8197F)
  7395. #define BITS_SPEC_SIFS_CCK_PTCL_8197F \
  7396. (BIT_MASK_SPEC_SIFS_CCK_PTCL_8197F \
  7397. << BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8197F)
  7398. #define BIT_CLEAR_SPEC_SIFS_CCK_PTCL_8197F(x) \
  7399. ((x) & (~BITS_SPEC_SIFS_CCK_PTCL_8197F))
  7400. #define BIT_GET_SPEC_SIFS_CCK_PTCL_8197F(x) \
  7401. (((x) >> BIT_SHIFT_SPEC_SIFS_CCK_PTCL_8197F) & \
  7402. BIT_MASK_SPEC_SIFS_CCK_PTCL_8197F)
  7403. #define BIT_SET_SPEC_SIFS_CCK_PTCL_8197F(x, v) \
  7404. (BIT_CLEAR_SPEC_SIFS_CCK_PTCL_8197F(x) | \
  7405. BIT_SPEC_SIFS_CCK_PTCL_8197F(v))
  7406. /* 2 REG_RETRY_LIMIT_8197F */
  7407. #define BIT_SHIFT_SRL_8197F 8
  7408. #define BIT_MASK_SRL_8197F 0x3f
  7409. #define BIT_SRL_8197F(x) (((x) & BIT_MASK_SRL_8197F) << BIT_SHIFT_SRL_8197F)
  7410. #define BITS_SRL_8197F (BIT_MASK_SRL_8197F << BIT_SHIFT_SRL_8197F)
  7411. #define BIT_CLEAR_SRL_8197F(x) ((x) & (~BITS_SRL_8197F))
  7412. #define BIT_GET_SRL_8197F(x) (((x) >> BIT_SHIFT_SRL_8197F) & BIT_MASK_SRL_8197F)
  7413. #define BIT_SET_SRL_8197F(x, v) (BIT_CLEAR_SRL_8197F(x) | BIT_SRL_8197F(v))
  7414. #define BIT_SHIFT_LRL_8197F 0
  7415. #define BIT_MASK_LRL_8197F 0x3f
  7416. #define BIT_LRL_8197F(x) (((x) & BIT_MASK_LRL_8197F) << BIT_SHIFT_LRL_8197F)
  7417. #define BITS_LRL_8197F (BIT_MASK_LRL_8197F << BIT_SHIFT_LRL_8197F)
  7418. #define BIT_CLEAR_LRL_8197F(x) ((x) & (~BITS_LRL_8197F))
  7419. #define BIT_GET_LRL_8197F(x) (((x) >> BIT_SHIFT_LRL_8197F) & BIT_MASK_LRL_8197F)
  7420. #define BIT_SET_LRL_8197F(x, v) (BIT_CLEAR_LRL_8197F(x) | BIT_LRL_8197F(v))
  7421. /* 2 REG_TXBF_CTRL_8197F */
  7422. #define BIT_R_ENABLE_NDPA_8197F BIT(31)
  7423. #define BIT_USE_NDPA_PARAMETER_8197F BIT(30)
  7424. #define BIT_R_PROP_TXBF_8197F BIT(29)
  7425. #define BIT_R_EN_NDPA_INT_8197F BIT(28)
  7426. #define BIT_R_TXBF1_80M_8197F BIT(27)
  7427. #define BIT_R_TXBF1_40M_8197F BIT(26)
  7428. #define BIT_R_TXBF1_20M_8197F BIT(25)
  7429. #define BIT_SHIFT_R_TXBF1_AID_8197F 16
  7430. #define BIT_MASK_R_TXBF1_AID_8197F 0x1ff
  7431. #define BIT_R_TXBF1_AID_8197F(x) \
  7432. (((x) & BIT_MASK_R_TXBF1_AID_8197F) << BIT_SHIFT_R_TXBF1_AID_8197F)
  7433. #define BITS_R_TXBF1_AID_8197F \
  7434. (BIT_MASK_R_TXBF1_AID_8197F << BIT_SHIFT_R_TXBF1_AID_8197F)
  7435. #define BIT_CLEAR_R_TXBF1_AID_8197F(x) ((x) & (~BITS_R_TXBF1_AID_8197F))
  7436. #define BIT_GET_R_TXBF1_AID_8197F(x) \
  7437. (((x) >> BIT_SHIFT_R_TXBF1_AID_8197F) & BIT_MASK_R_TXBF1_AID_8197F)
  7438. #define BIT_SET_R_TXBF1_AID_8197F(x, v) \
  7439. (BIT_CLEAR_R_TXBF1_AID_8197F(x) | BIT_R_TXBF1_AID_8197F(v))
  7440. #define BIT_DIS_NDP_BFEN_8197F BIT(15)
  7441. #define BIT_R_TXBCN_NOBLOCK_NDP_8197F BIT(14)
  7442. #define BIT_R_TXBF0_80M_8197F BIT(11)
  7443. #define BIT_R_TXBF0_40M_8197F BIT(10)
  7444. #define BIT_R_TXBF0_20M_8197F BIT(9)
  7445. #define BIT_SHIFT_R_TXBF0_AID_8197F 0
  7446. #define BIT_MASK_R_TXBF0_AID_8197F 0x1ff
  7447. #define BIT_R_TXBF0_AID_8197F(x) \
  7448. (((x) & BIT_MASK_R_TXBF0_AID_8197F) << BIT_SHIFT_R_TXBF0_AID_8197F)
  7449. #define BITS_R_TXBF0_AID_8197F \
  7450. (BIT_MASK_R_TXBF0_AID_8197F << BIT_SHIFT_R_TXBF0_AID_8197F)
  7451. #define BIT_CLEAR_R_TXBF0_AID_8197F(x) ((x) & (~BITS_R_TXBF0_AID_8197F))
  7452. #define BIT_GET_R_TXBF0_AID_8197F(x) \
  7453. (((x) >> BIT_SHIFT_R_TXBF0_AID_8197F) & BIT_MASK_R_TXBF0_AID_8197F)
  7454. #define BIT_SET_R_TXBF0_AID_8197F(x, v) \
  7455. (BIT_CLEAR_R_TXBF0_AID_8197F(x) | BIT_R_TXBF0_AID_8197F(v))
  7456. /* 2 REG_DARFRC_8197F */
  7457. #define BIT_SHIFT_DARF_RC8_V2_8197F (56 & CPU_OPT_WIDTH)
  7458. #define BIT_MASK_DARF_RC8_V2_8197F 0x3f
  7459. #define BIT_DARF_RC8_V2_8197F(x) \
  7460. (((x) & BIT_MASK_DARF_RC8_V2_8197F) << BIT_SHIFT_DARF_RC8_V2_8197F)
  7461. #define BITS_DARF_RC8_V2_8197F \
  7462. (BIT_MASK_DARF_RC8_V2_8197F << BIT_SHIFT_DARF_RC8_V2_8197F)
  7463. #define BIT_CLEAR_DARF_RC8_V2_8197F(x) ((x) & (~BITS_DARF_RC8_V2_8197F))
  7464. #define BIT_GET_DARF_RC8_V2_8197F(x) \
  7465. (((x) >> BIT_SHIFT_DARF_RC8_V2_8197F) & BIT_MASK_DARF_RC8_V2_8197F)
  7466. #define BIT_SET_DARF_RC8_V2_8197F(x, v) \
  7467. (BIT_CLEAR_DARF_RC8_V2_8197F(x) | BIT_DARF_RC8_V2_8197F(v))
  7468. #define BIT_SHIFT_DARF_RC7_V2_8197F (48 & CPU_OPT_WIDTH)
  7469. #define BIT_MASK_DARF_RC7_V2_8197F 0x3f
  7470. #define BIT_DARF_RC7_V2_8197F(x) \
  7471. (((x) & BIT_MASK_DARF_RC7_V2_8197F) << BIT_SHIFT_DARF_RC7_V2_8197F)
  7472. #define BITS_DARF_RC7_V2_8197F \
  7473. (BIT_MASK_DARF_RC7_V2_8197F << BIT_SHIFT_DARF_RC7_V2_8197F)
  7474. #define BIT_CLEAR_DARF_RC7_V2_8197F(x) ((x) & (~BITS_DARF_RC7_V2_8197F))
  7475. #define BIT_GET_DARF_RC7_V2_8197F(x) \
  7476. (((x) >> BIT_SHIFT_DARF_RC7_V2_8197F) & BIT_MASK_DARF_RC7_V2_8197F)
  7477. #define BIT_SET_DARF_RC7_V2_8197F(x, v) \
  7478. (BIT_CLEAR_DARF_RC7_V2_8197F(x) | BIT_DARF_RC7_V2_8197F(v))
  7479. #define BIT_SHIFT_DARF_RC6_V2_8197F (40 & CPU_OPT_WIDTH)
  7480. #define BIT_MASK_DARF_RC6_V2_8197F 0x3f
  7481. #define BIT_DARF_RC6_V2_8197F(x) \
  7482. (((x) & BIT_MASK_DARF_RC6_V2_8197F) << BIT_SHIFT_DARF_RC6_V2_8197F)
  7483. #define BITS_DARF_RC6_V2_8197F \
  7484. (BIT_MASK_DARF_RC6_V2_8197F << BIT_SHIFT_DARF_RC6_V2_8197F)
  7485. #define BIT_CLEAR_DARF_RC6_V2_8197F(x) ((x) & (~BITS_DARF_RC6_V2_8197F))
  7486. #define BIT_GET_DARF_RC6_V2_8197F(x) \
  7487. (((x) >> BIT_SHIFT_DARF_RC6_V2_8197F) & BIT_MASK_DARF_RC6_V2_8197F)
  7488. #define BIT_SET_DARF_RC6_V2_8197F(x, v) \
  7489. (BIT_CLEAR_DARF_RC6_V2_8197F(x) | BIT_DARF_RC6_V2_8197F(v))
  7490. #define BIT_SHIFT_DARF_RC5_V2_8197F (32 & CPU_OPT_WIDTH)
  7491. #define BIT_MASK_DARF_RC5_V2_8197F 0x3f
  7492. #define BIT_DARF_RC5_V2_8197F(x) \
  7493. (((x) & BIT_MASK_DARF_RC5_V2_8197F) << BIT_SHIFT_DARF_RC5_V2_8197F)
  7494. #define BITS_DARF_RC5_V2_8197F \
  7495. (BIT_MASK_DARF_RC5_V2_8197F << BIT_SHIFT_DARF_RC5_V2_8197F)
  7496. #define BIT_CLEAR_DARF_RC5_V2_8197F(x) ((x) & (~BITS_DARF_RC5_V2_8197F))
  7497. #define BIT_GET_DARF_RC5_V2_8197F(x) \
  7498. (((x) >> BIT_SHIFT_DARF_RC5_V2_8197F) & BIT_MASK_DARF_RC5_V2_8197F)
  7499. #define BIT_SET_DARF_RC5_V2_8197F(x, v) \
  7500. (BIT_CLEAR_DARF_RC5_V2_8197F(x) | BIT_DARF_RC5_V2_8197F(v))
  7501. #define BIT_SHIFT_DARF_RC4_V1_8197F 24
  7502. #define BIT_MASK_DARF_RC4_V1_8197F 0x3f
  7503. #define BIT_DARF_RC4_V1_8197F(x) \
  7504. (((x) & BIT_MASK_DARF_RC4_V1_8197F) << BIT_SHIFT_DARF_RC4_V1_8197F)
  7505. #define BITS_DARF_RC4_V1_8197F \
  7506. (BIT_MASK_DARF_RC4_V1_8197F << BIT_SHIFT_DARF_RC4_V1_8197F)
  7507. #define BIT_CLEAR_DARF_RC4_V1_8197F(x) ((x) & (~BITS_DARF_RC4_V1_8197F))
  7508. #define BIT_GET_DARF_RC4_V1_8197F(x) \
  7509. (((x) >> BIT_SHIFT_DARF_RC4_V1_8197F) & BIT_MASK_DARF_RC4_V1_8197F)
  7510. #define BIT_SET_DARF_RC4_V1_8197F(x, v) \
  7511. (BIT_CLEAR_DARF_RC4_V1_8197F(x) | BIT_DARF_RC4_V1_8197F(v))
  7512. #define BIT_SHIFT_DARF_RC3_V1_8197F 16
  7513. #define BIT_MASK_DARF_RC3_V1_8197F 0x3f
  7514. #define BIT_DARF_RC3_V1_8197F(x) \
  7515. (((x) & BIT_MASK_DARF_RC3_V1_8197F) << BIT_SHIFT_DARF_RC3_V1_8197F)
  7516. #define BITS_DARF_RC3_V1_8197F \
  7517. (BIT_MASK_DARF_RC3_V1_8197F << BIT_SHIFT_DARF_RC3_V1_8197F)
  7518. #define BIT_CLEAR_DARF_RC3_V1_8197F(x) ((x) & (~BITS_DARF_RC3_V1_8197F))
  7519. #define BIT_GET_DARF_RC3_V1_8197F(x) \
  7520. (((x) >> BIT_SHIFT_DARF_RC3_V1_8197F) & BIT_MASK_DARF_RC3_V1_8197F)
  7521. #define BIT_SET_DARF_RC3_V1_8197F(x, v) \
  7522. (BIT_CLEAR_DARF_RC3_V1_8197F(x) | BIT_DARF_RC3_V1_8197F(v))
  7523. #define BIT_SHIFT_DARF_RC2_V1_8197F 8
  7524. #define BIT_MASK_DARF_RC2_V1_8197F 0x3f
  7525. #define BIT_DARF_RC2_V1_8197F(x) \
  7526. (((x) & BIT_MASK_DARF_RC2_V1_8197F) << BIT_SHIFT_DARF_RC2_V1_8197F)
  7527. #define BITS_DARF_RC2_V1_8197F \
  7528. (BIT_MASK_DARF_RC2_V1_8197F << BIT_SHIFT_DARF_RC2_V1_8197F)
  7529. #define BIT_CLEAR_DARF_RC2_V1_8197F(x) ((x) & (~BITS_DARF_RC2_V1_8197F))
  7530. #define BIT_GET_DARF_RC2_V1_8197F(x) \
  7531. (((x) >> BIT_SHIFT_DARF_RC2_V1_8197F) & BIT_MASK_DARF_RC2_V1_8197F)
  7532. #define BIT_SET_DARF_RC2_V1_8197F(x, v) \
  7533. (BIT_CLEAR_DARF_RC2_V1_8197F(x) | BIT_DARF_RC2_V1_8197F(v))
  7534. #define BIT_SHIFT_DARF_RC1_V1_8197F 0
  7535. #define BIT_MASK_DARF_RC1_V1_8197F 0x3f
  7536. #define BIT_DARF_RC1_V1_8197F(x) \
  7537. (((x) & BIT_MASK_DARF_RC1_V1_8197F) << BIT_SHIFT_DARF_RC1_V1_8197F)
  7538. #define BITS_DARF_RC1_V1_8197F \
  7539. (BIT_MASK_DARF_RC1_V1_8197F << BIT_SHIFT_DARF_RC1_V1_8197F)
  7540. #define BIT_CLEAR_DARF_RC1_V1_8197F(x) ((x) & (~BITS_DARF_RC1_V1_8197F))
  7541. #define BIT_GET_DARF_RC1_V1_8197F(x) \
  7542. (((x) >> BIT_SHIFT_DARF_RC1_V1_8197F) & BIT_MASK_DARF_RC1_V1_8197F)
  7543. #define BIT_SET_DARF_RC1_V1_8197F(x, v) \
  7544. (BIT_CLEAR_DARF_RC1_V1_8197F(x) | BIT_DARF_RC1_V1_8197F(v))
  7545. /* 2 REG_RARFRC_8197F */
  7546. #define BIT_SHIFT_RARF_RC8_8197F (56 & CPU_OPT_WIDTH)
  7547. #define BIT_MASK_RARF_RC8_8197F 0x1f
  7548. #define BIT_RARF_RC8_8197F(x) \
  7549. (((x) & BIT_MASK_RARF_RC8_8197F) << BIT_SHIFT_RARF_RC8_8197F)
  7550. #define BITS_RARF_RC8_8197F \
  7551. (BIT_MASK_RARF_RC8_8197F << BIT_SHIFT_RARF_RC8_8197F)
  7552. #define BIT_CLEAR_RARF_RC8_8197F(x) ((x) & (~BITS_RARF_RC8_8197F))
  7553. #define BIT_GET_RARF_RC8_8197F(x) \
  7554. (((x) >> BIT_SHIFT_RARF_RC8_8197F) & BIT_MASK_RARF_RC8_8197F)
  7555. #define BIT_SET_RARF_RC8_8197F(x, v) \
  7556. (BIT_CLEAR_RARF_RC8_8197F(x) | BIT_RARF_RC8_8197F(v))
  7557. #define BIT_SHIFT_RARF_RC7_8197F (48 & CPU_OPT_WIDTH)
  7558. #define BIT_MASK_RARF_RC7_8197F 0x1f
  7559. #define BIT_RARF_RC7_8197F(x) \
  7560. (((x) & BIT_MASK_RARF_RC7_8197F) << BIT_SHIFT_RARF_RC7_8197F)
  7561. #define BITS_RARF_RC7_8197F \
  7562. (BIT_MASK_RARF_RC7_8197F << BIT_SHIFT_RARF_RC7_8197F)
  7563. #define BIT_CLEAR_RARF_RC7_8197F(x) ((x) & (~BITS_RARF_RC7_8197F))
  7564. #define BIT_GET_RARF_RC7_8197F(x) \
  7565. (((x) >> BIT_SHIFT_RARF_RC7_8197F) & BIT_MASK_RARF_RC7_8197F)
  7566. #define BIT_SET_RARF_RC7_8197F(x, v) \
  7567. (BIT_CLEAR_RARF_RC7_8197F(x) | BIT_RARF_RC7_8197F(v))
  7568. #define BIT_SHIFT_RARF_RC6_8197F (40 & CPU_OPT_WIDTH)
  7569. #define BIT_MASK_RARF_RC6_8197F 0x1f
  7570. #define BIT_RARF_RC6_8197F(x) \
  7571. (((x) & BIT_MASK_RARF_RC6_8197F) << BIT_SHIFT_RARF_RC6_8197F)
  7572. #define BITS_RARF_RC6_8197F \
  7573. (BIT_MASK_RARF_RC6_8197F << BIT_SHIFT_RARF_RC6_8197F)
  7574. #define BIT_CLEAR_RARF_RC6_8197F(x) ((x) & (~BITS_RARF_RC6_8197F))
  7575. #define BIT_GET_RARF_RC6_8197F(x) \
  7576. (((x) >> BIT_SHIFT_RARF_RC6_8197F) & BIT_MASK_RARF_RC6_8197F)
  7577. #define BIT_SET_RARF_RC6_8197F(x, v) \
  7578. (BIT_CLEAR_RARF_RC6_8197F(x) | BIT_RARF_RC6_8197F(v))
  7579. #define BIT_SHIFT_RARF_RC5_8197F (32 & CPU_OPT_WIDTH)
  7580. #define BIT_MASK_RARF_RC5_8197F 0x1f
  7581. #define BIT_RARF_RC5_8197F(x) \
  7582. (((x) & BIT_MASK_RARF_RC5_8197F) << BIT_SHIFT_RARF_RC5_8197F)
  7583. #define BITS_RARF_RC5_8197F \
  7584. (BIT_MASK_RARF_RC5_8197F << BIT_SHIFT_RARF_RC5_8197F)
  7585. #define BIT_CLEAR_RARF_RC5_8197F(x) ((x) & (~BITS_RARF_RC5_8197F))
  7586. #define BIT_GET_RARF_RC5_8197F(x) \
  7587. (((x) >> BIT_SHIFT_RARF_RC5_8197F) & BIT_MASK_RARF_RC5_8197F)
  7588. #define BIT_SET_RARF_RC5_8197F(x, v) \
  7589. (BIT_CLEAR_RARF_RC5_8197F(x) | BIT_RARF_RC5_8197F(v))
  7590. #define BIT_SHIFT_RARF_RC4_8197F 24
  7591. #define BIT_MASK_RARF_RC4_8197F 0x1f
  7592. #define BIT_RARF_RC4_8197F(x) \
  7593. (((x) & BIT_MASK_RARF_RC4_8197F) << BIT_SHIFT_RARF_RC4_8197F)
  7594. #define BITS_RARF_RC4_8197F \
  7595. (BIT_MASK_RARF_RC4_8197F << BIT_SHIFT_RARF_RC4_8197F)
  7596. #define BIT_CLEAR_RARF_RC4_8197F(x) ((x) & (~BITS_RARF_RC4_8197F))
  7597. #define BIT_GET_RARF_RC4_8197F(x) \
  7598. (((x) >> BIT_SHIFT_RARF_RC4_8197F) & BIT_MASK_RARF_RC4_8197F)
  7599. #define BIT_SET_RARF_RC4_8197F(x, v) \
  7600. (BIT_CLEAR_RARF_RC4_8197F(x) | BIT_RARF_RC4_8197F(v))
  7601. #define BIT_SHIFT_RARF_RC3_8197F 16
  7602. #define BIT_MASK_RARF_RC3_8197F 0x1f
  7603. #define BIT_RARF_RC3_8197F(x) \
  7604. (((x) & BIT_MASK_RARF_RC3_8197F) << BIT_SHIFT_RARF_RC3_8197F)
  7605. #define BITS_RARF_RC3_8197F \
  7606. (BIT_MASK_RARF_RC3_8197F << BIT_SHIFT_RARF_RC3_8197F)
  7607. #define BIT_CLEAR_RARF_RC3_8197F(x) ((x) & (~BITS_RARF_RC3_8197F))
  7608. #define BIT_GET_RARF_RC3_8197F(x) \
  7609. (((x) >> BIT_SHIFT_RARF_RC3_8197F) & BIT_MASK_RARF_RC3_8197F)
  7610. #define BIT_SET_RARF_RC3_8197F(x, v) \
  7611. (BIT_CLEAR_RARF_RC3_8197F(x) | BIT_RARF_RC3_8197F(v))
  7612. #define BIT_SHIFT_RARF_RC2_8197F 8
  7613. #define BIT_MASK_RARF_RC2_8197F 0x1f
  7614. #define BIT_RARF_RC2_8197F(x) \
  7615. (((x) & BIT_MASK_RARF_RC2_8197F) << BIT_SHIFT_RARF_RC2_8197F)
  7616. #define BITS_RARF_RC2_8197F \
  7617. (BIT_MASK_RARF_RC2_8197F << BIT_SHIFT_RARF_RC2_8197F)
  7618. #define BIT_CLEAR_RARF_RC2_8197F(x) ((x) & (~BITS_RARF_RC2_8197F))
  7619. #define BIT_GET_RARF_RC2_8197F(x) \
  7620. (((x) >> BIT_SHIFT_RARF_RC2_8197F) & BIT_MASK_RARF_RC2_8197F)
  7621. #define BIT_SET_RARF_RC2_8197F(x, v) \
  7622. (BIT_CLEAR_RARF_RC2_8197F(x) | BIT_RARF_RC2_8197F(v))
  7623. #define BIT_SHIFT_RARF_RC1_8197F 0
  7624. #define BIT_MASK_RARF_RC1_8197F 0x1f
  7625. #define BIT_RARF_RC1_8197F(x) \
  7626. (((x) & BIT_MASK_RARF_RC1_8197F) << BIT_SHIFT_RARF_RC1_8197F)
  7627. #define BITS_RARF_RC1_8197F \
  7628. (BIT_MASK_RARF_RC1_8197F << BIT_SHIFT_RARF_RC1_8197F)
  7629. #define BIT_CLEAR_RARF_RC1_8197F(x) ((x) & (~BITS_RARF_RC1_8197F))
  7630. #define BIT_GET_RARF_RC1_8197F(x) \
  7631. (((x) >> BIT_SHIFT_RARF_RC1_8197F) & BIT_MASK_RARF_RC1_8197F)
  7632. #define BIT_SET_RARF_RC1_8197F(x, v) \
  7633. (BIT_CLEAR_RARF_RC1_8197F(x) | BIT_RARF_RC1_8197F(v))
  7634. /* 2 REG_RRSR_8197F */
  7635. #define BIT_EN_VHTBW_FALL_8197F BIT(31)
  7636. #define BIT_EN_HTBW_FALL_8197F BIT(30)
  7637. #define BIT_SHIFT_RRSR_RSC_8197F 21
  7638. #define BIT_MASK_RRSR_RSC_8197F 0x3
  7639. #define BIT_RRSR_RSC_8197F(x) \
  7640. (((x) & BIT_MASK_RRSR_RSC_8197F) << BIT_SHIFT_RRSR_RSC_8197F)
  7641. #define BITS_RRSR_RSC_8197F \
  7642. (BIT_MASK_RRSR_RSC_8197F << BIT_SHIFT_RRSR_RSC_8197F)
  7643. #define BIT_CLEAR_RRSR_RSC_8197F(x) ((x) & (~BITS_RRSR_RSC_8197F))
  7644. #define BIT_GET_RRSR_RSC_8197F(x) \
  7645. (((x) >> BIT_SHIFT_RRSR_RSC_8197F) & BIT_MASK_RRSR_RSC_8197F)
  7646. #define BIT_SET_RRSR_RSC_8197F(x, v) \
  7647. (BIT_CLEAR_RRSR_RSC_8197F(x) | BIT_RRSR_RSC_8197F(v))
  7648. #define BIT_RRSR_BW_8197F BIT(20)
  7649. #define BIT_SHIFT_RRSC_BITMAP_8197F 0
  7650. #define BIT_MASK_RRSC_BITMAP_8197F 0xfffff
  7651. #define BIT_RRSC_BITMAP_8197F(x) \
  7652. (((x) & BIT_MASK_RRSC_BITMAP_8197F) << BIT_SHIFT_RRSC_BITMAP_8197F)
  7653. #define BITS_RRSC_BITMAP_8197F \
  7654. (BIT_MASK_RRSC_BITMAP_8197F << BIT_SHIFT_RRSC_BITMAP_8197F)
  7655. #define BIT_CLEAR_RRSC_BITMAP_8197F(x) ((x) & (~BITS_RRSC_BITMAP_8197F))
  7656. #define BIT_GET_RRSC_BITMAP_8197F(x) \
  7657. (((x) >> BIT_SHIFT_RRSC_BITMAP_8197F) & BIT_MASK_RRSC_BITMAP_8197F)
  7658. #define BIT_SET_RRSC_BITMAP_8197F(x, v) \
  7659. (BIT_CLEAR_RRSC_BITMAP_8197F(x) | BIT_RRSC_BITMAP_8197F(v))
  7660. /* 2 REG_ARFR0_8197F */
  7661. #define BIT_SHIFT_ARFR0_V1_8197F 0
  7662. #define BIT_MASK_ARFR0_V1_8197F 0xffffffffffffffffL
  7663. #define BIT_ARFR0_V1_8197F(x) \
  7664. (((x) & BIT_MASK_ARFR0_V1_8197F) << BIT_SHIFT_ARFR0_V1_8197F)
  7665. #define BITS_ARFR0_V1_8197F \
  7666. (BIT_MASK_ARFR0_V1_8197F << BIT_SHIFT_ARFR0_V1_8197F)
  7667. #define BIT_CLEAR_ARFR0_V1_8197F(x) ((x) & (~BITS_ARFR0_V1_8197F))
  7668. #define BIT_GET_ARFR0_V1_8197F(x) \
  7669. (((x) >> BIT_SHIFT_ARFR0_V1_8197F) & BIT_MASK_ARFR0_V1_8197F)
  7670. #define BIT_SET_ARFR0_V1_8197F(x, v) \
  7671. (BIT_CLEAR_ARFR0_V1_8197F(x) | BIT_ARFR0_V1_8197F(v))
  7672. /* 2 REG_ARFR1_V1_8197F */
  7673. #define BIT_SHIFT_ARFR1_V1_8197F 0
  7674. #define BIT_MASK_ARFR1_V1_8197F 0xffffffffffffffffL
  7675. #define BIT_ARFR1_V1_8197F(x) \
  7676. (((x) & BIT_MASK_ARFR1_V1_8197F) << BIT_SHIFT_ARFR1_V1_8197F)
  7677. #define BITS_ARFR1_V1_8197F \
  7678. (BIT_MASK_ARFR1_V1_8197F << BIT_SHIFT_ARFR1_V1_8197F)
  7679. #define BIT_CLEAR_ARFR1_V1_8197F(x) ((x) & (~BITS_ARFR1_V1_8197F))
  7680. #define BIT_GET_ARFR1_V1_8197F(x) \
  7681. (((x) >> BIT_SHIFT_ARFR1_V1_8197F) & BIT_MASK_ARFR1_V1_8197F)
  7682. #define BIT_SET_ARFR1_V1_8197F(x, v) \
  7683. (BIT_CLEAR_ARFR1_V1_8197F(x) | BIT_ARFR1_V1_8197F(v))
  7684. /* 2 REG_CCK_CHECK_8197F */
  7685. #define BIT_CHECK_CCK_EN_8197F BIT(7)
  7686. #define BIT_EN_BCN_PKT_REL_8197F BIT(6)
  7687. #define BIT_BCN_PORT_SEL_8197F BIT(5)
  7688. #define BIT_MOREDATA_BYPASS_8197F BIT(4)
  7689. #define BIT_EN_CLR_CMD_REL_BCN_PKT_8197F BIT(3)
  7690. #define BIT_R_EN_SET_MOREDATA_8197F BIT(2)
  7691. #define BIT__R_DIS_CLEAR_MACID_RELEASE_8197F BIT(1)
  7692. #define BIT__R_MACID_RELEASE_EN_8197F BIT(0)
  7693. /* 2 REG_AMPDU_MAX_TIME_V1_8197F */
  7694. #define BIT_SHIFT_AMPDU_MAX_TIME_8197F 0
  7695. #define BIT_MASK_AMPDU_MAX_TIME_8197F 0xff
  7696. #define BIT_AMPDU_MAX_TIME_8197F(x) \
  7697. (((x) & BIT_MASK_AMPDU_MAX_TIME_8197F) \
  7698. << BIT_SHIFT_AMPDU_MAX_TIME_8197F)
  7699. #define BITS_AMPDU_MAX_TIME_8197F \
  7700. (BIT_MASK_AMPDU_MAX_TIME_8197F << BIT_SHIFT_AMPDU_MAX_TIME_8197F)
  7701. #define BIT_CLEAR_AMPDU_MAX_TIME_8197F(x) ((x) & (~BITS_AMPDU_MAX_TIME_8197F))
  7702. #define BIT_GET_AMPDU_MAX_TIME_8197F(x) \
  7703. (((x) >> BIT_SHIFT_AMPDU_MAX_TIME_8197F) & \
  7704. BIT_MASK_AMPDU_MAX_TIME_8197F)
  7705. #define BIT_SET_AMPDU_MAX_TIME_8197F(x, v) \
  7706. (BIT_CLEAR_AMPDU_MAX_TIME_8197F(x) | BIT_AMPDU_MAX_TIME_8197F(v))
  7707. /* 2 REG_BCNQ1_BDNY_V1_8197F */
  7708. #define BIT_SHIFT_BCNQ1_PGBNDY_V1_8197F 0
  7709. #define BIT_MASK_BCNQ1_PGBNDY_V1_8197F 0xfff
  7710. #define BIT_BCNQ1_PGBNDY_V1_8197F(x) \
  7711. (((x) & BIT_MASK_BCNQ1_PGBNDY_V1_8197F) \
  7712. << BIT_SHIFT_BCNQ1_PGBNDY_V1_8197F)
  7713. #define BITS_BCNQ1_PGBNDY_V1_8197F \
  7714. (BIT_MASK_BCNQ1_PGBNDY_V1_8197F << BIT_SHIFT_BCNQ1_PGBNDY_V1_8197F)
  7715. #define BIT_CLEAR_BCNQ1_PGBNDY_V1_8197F(x) ((x) & (~BITS_BCNQ1_PGBNDY_V1_8197F))
  7716. #define BIT_GET_BCNQ1_PGBNDY_V1_8197F(x) \
  7717. (((x) >> BIT_SHIFT_BCNQ1_PGBNDY_V1_8197F) & \
  7718. BIT_MASK_BCNQ1_PGBNDY_V1_8197F)
  7719. #define BIT_SET_BCNQ1_PGBNDY_V1_8197F(x, v) \
  7720. (BIT_CLEAR_BCNQ1_PGBNDY_V1_8197F(x) | BIT_BCNQ1_PGBNDY_V1_8197F(v))
  7721. /* 2 REG_AMPDU_MAX_LENGTH_8197F */
  7722. #define BIT_SHIFT_AMPDU_MAX_LENGTH_8197F 0
  7723. #define BIT_MASK_AMPDU_MAX_LENGTH_8197F 0xffffffffL
  7724. #define BIT_AMPDU_MAX_LENGTH_8197F(x) \
  7725. (((x) & BIT_MASK_AMPDU_MAX_LENGTH_8197F) \
  7726. << BIT_SHIFT_AMPDU_MAX_LENGTH_8197F)
  7727. #define BITS_AMPDU_MAX_LENGTH_8197F \
  7728. (BIT_MASK_AMPDU_MAX_LENGTH_8197F << BIT_SHIFT_AMPDU_MAX_LENGTH_8197F)
  7729. #define BIT_CLEAR_AMPDU_MAX_LENGTH_8197F(x) \
  7730. ((x) & (~BITS_AMPDU_MAX_LENGTH_8197F))
  7731. #define BIT_GET_AMPDU_MAX_LENGTH_8197F(x) \
  7732. (((x) >> BIT_SHIFT_AMPDU_MAX_LENGTH_8197F) & \
  7733. BIT_MASK_AMPDU_MAX_LENGTH_8197F)
  7734. #define BIT_SET_AMPDU_MAX_LENGTH_8197F(x, v) \
  7735. (BIT_CLEAR_AMPDU_MAX_LENGTH_8197F(x) | BIT_AMPDU_MAX_LENGTH_8197F(v))
  7736. /* 2 REG_ACQ_STOP_8197F */
  7737. #define BIT_AC7Q_STOP_8197F BIT(7)
  7738. #define BIT_AC6Q_STOP_8197F BIT(6)
  7739. #define BIT_AC5Q_STOP_8197F BIT(5)
  7740. #define BIT_AC4Q_STOP_8197F BIT(4)
  7741. #define BIT_AC3Q_STOP_8197F BIT(3)
  7742. #define BIT_AC2Q_STOP_8197F BIT(2)
  7743. #define BIT_AC1Q_STOP_8197F BIT(1)
  7744. #define BIT_AC0Q_STOP_8197F BIT(0)
  7745. /* 2 REG_NDPA_RATE_8197F */
  7746. #define BIT_SHIFT_R_NDPA_RATE_V1_8197F 0
  7747. #define BIT_MASK_R_NDPA_RATE_V1_8197F 0xff
  7748. #define BIT_R_NDPA_RATE_V1_8197F(x) \
  7749. (((x) & BIT_MASK_R_NDPA_RATE_V1_8197F) \
  7750. << BIT_SHIFT_R_NDPA_RATE_V1_8197F)
  7751. #define BITS_R_NDPA_RATE_V1_8197F \
  7752. (BIT_MASK_R_NDPA_RATE_V1_8197F << BIT_SHIFT_R_NDPA_RATE_V1_8197F)
  7753. #define BIT_CLEAR_R_NDPA_RATE_V1_8197F(x) ((x) & (~BITS_R_NDPA_RATE_V1_8197F))
  7754. #define BIT_GET_R_NDPA_RATE_V1_8197F(x) \
  7755. (((x) >> BIT_SHIFT_R_NDPA_RATE_V1_8197F) & \
  7756. BIT_MASK_R_NDPA_RATE_V1_8197F)
  7757. #define BIT_SET_R_NDPA_RATE_V1_8197F(x, v) \
  7758. (BIT_CLEAR_R_NDPA_RATE_V1_8197F(x) | BIT_R_NDPA_RATE_V1_8197F(v))
  7759. /* 2 REG_TX_HANG_CTRL_8197F */
  7760. #define BIT_R_EN_GNT_BT_AWAKE_8197F BIT(3)
  7761. #define BIT_EN_EOF_V1_8197F BIT(2)
  7762. #define BIT_DIS_OQT_BLOCK_8197F BIT(1)
  7763. #define BIT_SEARCH_QUEUE_EN_8197F BIT(0)
  7764. /* 2 REG_NDPA_OPT_CTRL_8197F */
  7765. #define BIT_R_DIS_MACID_RELEASE_RTY_8197F BIT(5)
  7766. #define BIT_SHIFT_BW_SIGTA_8197F 3
  7767. #define BIT_MASK_BW_SIGTA_8197F 0x3
  7768. #define BIT_BW_SIGTA_8197F(x) \
  7769. (((x) & BIT_MASK_BW_SIGTA_8197F) << BIT_SHIFT_BW_SIGTA_8197F)
  7770. #define BITS_BW_SIGTA_8197F \
  7771. (BIT_MASK_BW_SIGTA_8197F << BIT_SHIFT_BW_SIGTA_8197F)
  7772. #define BIT_CLEAR_BW_SIGTA_8197F(x) ((x) & (~BITS_BW_SIGTA_8197F))
  7773. #define BIT_GET_BW_SIGTA_8197F(x) \
  7774. (((x) >> BIT_SHIFT_BW_SIGTA_8197F) & BIT_MASK_BW_SIGTA_8197F)
  7775. #define BIT_SET_BW_SIGTA_8197F(x, v) \
  7776. (BIT_CLEAR_BW_SIGTA_8197F(x) | BIT_BW_SIGTA_8197F(v))
  7777. #define BIT_EN_BAR_SIGTA_8197F BIT(2)
  7778. #define BIT_SHIFT_R_NDPA_BW_8197F 0
  7779. #define BIT_MASK_R_NDPA_BW_8197F 0x3
  7780. #define BIT_R_NDPA_BW_8197F(x) \
  7781. (((x) & BIT_MASK_R_NDPA_BW_8197F) << BIT_SHIFT_R_NDPA_BW_8197F)
  7782. #define BITS_R_NDPA_BW_8197F \
  7783. (BIT_MASK_R_NDPA_BW_8197F << BIT_SHIFT_R_NDPA_BW_8197F)
  7784. #define BIT_CLEAR_R_NDPA_BW_8197F(x) ((x) & (~BITS_R_NDPA_BW_8197F))
  7785. #define BIT_GET_R_NDPA_BW_8197F(x) \
  7786. (((x) >> BIT_SHIFT_R_NDPA_BW_8197F) & BIT_MASK_R_NDPA_BW_8197F)
  7787. #define BIT_SET_R_NDPA_BW_8197F(x, v) \
  7788. (BIT_CLEAR_R_NDPA_BW_8197F(x) | BIT_R_NDPA_BW_8197F(v))
  7789. /* 2 REG_NOT_VALID_8197F */
  7790. /* 2 REG_NOT_VALID_8197F */
  7791. /* 2 REG_RD_RESP_PKT_TH_8197F */
  7792. #define BIT_SHIFT_RD_RESP_PKT_TH_V1_8197F 0
  7793. #define BIT_MASK_RD_RESP_PKT_TH_V1_8197F 0x3f
  7794. #define BIT_RD_RESP_PKT_TH_V1_8197F(x) \
  7795. (((x) & BIT_MASK_RD_RESP_PKT_TH_V1_8197F) \
  7796. << BIT_SHIFT_RD_RESP_PKT_TH_V1_8197F)
  7797. #define BITS_RD_RESP_PKT_TH_V1_8197F \
  7798. (BIT_MASK_RD_RESP_PKT_TH_V1_8197F << BIT_SHIFT_RD_RESP_PKT_TH_V1_8197F)
  7799. #define BIT_CLEAR_RD_RESP_PKT_TH_V1_8197F(x) \
  7800. ((x) & (~BITS_RD_RESP_PKT_TH_V1_8197F))
  7801. #define BIT_GET_RD_RESP_PKT_TH_V1_8197F(x) \
  7802. (((x) >> BIT_SHIFT_RD_RESP_PKT_TH_V1_8197F) & \
  7803. BIT_MASK_RD_RESP_PKT_TH_V1_8197F)
  7804. #define BIT_SET_RD_RESP_PKT_TH_V1_8197F(x, v) \
  7805. (BIT_CLEAR_RD_RESP_PKT_TH_V1_8197F(x) | BIT_RD_RESP_PKT_TH_V1_8197F(v))
  7806. /* 2 REG_CMDQ_INFO_8197F */
  7807. #define BIT_SHIFT_PKT_NUM_8197F 23
  7808. #define BIT_MASK_PKT_NUM_8197F 0x1ff
  7809. #define BIT_PKT_NUM_8197F(x) \
  7810. (((x) & BIT_MASK_PKT_NUM_8197F) << BIT_SHIFT_PKT_NUM_8197F)
  7811. #define BITS_PKT_NUM_8197F (BIT_MASK_PKT_NUM_8197F << BIT_SHIFT_PKT_NUM_8197F)
  7812. #define BIT_CLEAR_PKT_NUM_8197F(x) ((x) & (~BITS_PKT_NUM_8197F))
  7813. #define BIT_GET_PKT_NUM_8197F(x) \
  7814. (((x) >> BIT_SHIFT_PKT_NUM_8197F) & BIT_MASK_PKT_NUM_8197F)
  7815. #define BIT_SET_PKT_NUM_8197F(x, v) \
  7816. (BIT_CLEAR_PKT_NUM_8197F(x) | BIT_PKT_NUM_8197F(v))
  7817. #define BIT_TIDEMPTY_CMDQ_V1_8197F BIT(22)
  7818. #define BIT_SHIFT_TAIL_PKT_CMDQ_V2_8197F 11
  7819. #define BIT_MASK_TAIL_PKT_CMDQ_V2_8197F 0x7ff
  7820. #define BIT_TAIL_PKT_CMDQ_V2_8197F(x) \
  7821. (((x) & BIT_MASK_TAIL_PKT_CMDQ_V2_8197F) \
  7822. << BIT_SHIFT_TAIL_PKT_CMDQ_V2_8197F)
  7823. #define BITS_TAIL_PKT_CMDQ_V2_8197F \
  7824. (BIT_MASK_TAIL_PKT_CMDQ_V2_8197F << BIT_SHIFT_TAIL_PKT_CMDQ_V2_8197F)
  7825. #define BIT_CLEAR_TAIL_PKT_CMDQ_V2_8197F(x) \
  7826. ((x) & (~BITS_TAIL_PKT_CMDQ_V2_8197F))
  7827. #define BIT_GET_TAIL_PKT_CMDQ_V2_8197F(x) \
  7828. (((x) >> BIT_SHIFT_TAIL_PKT_CMDQ_V2_8197F) & \
  7829. BIT_MASK_TAIL_PKT_CMDQ_V2_8197F)
  7830. #define BIT_SET_TAIL_PKT_CMDQ_V2_8197F(x, v) \
  7831. (BIT_CLEAR_TAIL_PKT_CMDQ_V2_8197F(x) | BIT_TAIL_PKT_CMDQ_V2_8197F(v))
  7832. #define BIT_SHIFT_HEAD_PKT_CMDQ_V1_8197F 0
  7833. #define BIT_MASK_HEAD_PKT_CMDQ_V1_8197F 0x7ff
  7834. #define BIT_HEAD_PKT_CMDQ_V1_8197F(x) \
  7835. (((x) & BIT_MASK_HEAD_PKT_CMDQ_V1_8197F) \
  7836. << BIT_SHIFT_HEAD_PKT_CMDQ_V1_8197F)
  7837. #define BITS_HEAD_PKT_CMDQ_V1_8197F \
  7838. (BIT_MASK_HEAD_PKT_CMDQ_V1_8197F << BIT_SHIFT_HEAD_PKT_CMDQ_V1_8197F)
  7839. #define BIT_CLEAR_HEAD_PKT_CMDQ_V1_8197F(x) \
  7840. ((x) & (~BITS_HEAD_PKT_CMDQ_V1_8197F))
  7841. #define BIT_GET_HEAD_PKT_CMDQ_V1_8197F(x) \
  7842. (((x) >> BIT_SHIFT_HEAD_PKT_CMDQ_V1_8197F) & \
  7843. BIT_MASK_HEAD_PKT_CMDQ_V1_8197F)
  7844. #define BIT_SET_HEAD_PKT_CMDQ_V1_8197F(x, v) \
  7845. (BIT_CLEAR_HEAD_PKT_CMDQ_V1_8197F(x) | BIT_HEAD_PKT_CMDQ_V1_8197F(v))
  7846. /* 2 REG_Q4_INFO_8197F */
  7847. #define BIT_SHIFT_QUEUEMACID_Q4_V1_8197F 25
  7848. #define BIT_MASK_QUEUEMACID_Q4_V1_8197F 0x7f
  7849. #define BIT_QUEUEMACID_Q4_V1_8197F(x) \
  7850. (((x) & BIT_MASK_QUEUEMACID_Q4_V1_8197F) \
  7851. << BIT_SHIFT_QUEUEMACID_Q4_V1_8197F)
  7852. #define BITS_QUEUEMACID_Q4_V1_8197F \
  7853. (BIT_MASK_QUEUEMACID_Q4_V1_8197F << BIT_SHIFT_QUEUEMACID_Q4_V1_8197F)
  7854. #define BIT_CLEAR_QUEUEMACID_Q4_V1_8197F(x) \
  7855. ((x) & (~BITS_QUEUEMACID_Q4_V1_8197F))
  7856. #define BIT_GET_QUEUEMACID_Q4_V1_8197F(x) \
  7857. (((x) >> BIT_SHIFT_QUEUEMACID_Q4_V1_8197F) & \
  7858. BIT_MASK_QUEUEMACID_Q4_V1_8197F)
  7859. #define BIT_SET_QUEUEMACID_Q4_V1_8197F(x, v) \
  7860. (BIT_CLEAR_QUEUEMACID_Q4_V1_8197F(x) | BIT_QUEUEMACID_Q4_V1_8197F(v))
  7861. #define BIT_SHIFT_QUEUEAC_Q4_V1_8197F 23
  7862. #define BIT_MASK_QUEUEAC_Q4_V1_8197F 0x3
  7863. #define BIT_QUEUEAC_Q4_V1_8197F(x) \
  7864. (((x) & BIT_MASK_QUEUEAC_Q4_V1_8197F) << BIT_SHIFT_QUEUEAC_Q4_V1_8197F)
  7865. #define BITS_QUEUEAC_Q4_V1_8197F \
  7866. (BIT_MASK_QUEUEAC_Q4_V1_8197F << BIT_SHIFT_QUEUEAC_Q4_V1_8197F)
  7867. #define BIT_CLEAR_QUEUEAC_Q4_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q4_V1_8197F))
  7868. #define BIT_GET_QUEUEAC_Q4_V1_8197F(x) \
  7869. (((x) >> BIT_SHIFT_QUEUEAC_Q4_V1_8197F) & BIT_MASK_QUEUEAC_Q4_V1_8197F)
  7870. #define BIT_SET_QUEUEAC_Q4_V1_8197F(x, v) \
  7871. (BIT_CLEAR_QUEUEAC_Q4_V1_8197F(x) | BIT_QUEUEAC_Q4_V1_8197F(v))
  7872. #define BIT_TIDEMPTY_Q4_V1_8197F BIT(22)
  7873. #define BIT_SHIFT_TAIL_PKT_Q4_V2_8197F 11
  7874. #define BIT_MASK_TAIL_PKT_Q4_V2_8197F 0x7ff
  7875. #define BIT_TAIL_PKT_Q4_V2_8197F(x) \
  7876. (((x) & BIT_MASK_TAIL_PKT_Q4_V2_8197F) \
  7877. << BIT_SHIFT_TAIL_PKT_Q4_V2_8197F)
  7878. #define BITS_TAIL_PKT_Q4_V2_8197F \
  7879. (BIT_MASK_TAIL_PKT_Q4_V2_8197F << BIT_SHIFT_TAIL_PKT_Q4_V2_8197F)
  7880. #define BIT_CLEAR_TAIL_PKT_Q4_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q4_V2_8197F))
  7881. #define BIT_GET_TAIL_PKT_Q4_V2_8197F(x) \
  7882. (((x) >> BIT_SHIFT_TAIL_PKT_Q4_V2_8197F) & \
  7883. BIT_MASK_TAIL_PKT_Q4_V2_8197F)
  7884. #define BIT_SET_TAIL_PKT_Q4_V2_8197F(x, v) \
  7885. (BIT_CLEAR_TAIL_PKT_Q4_V2_8197F(x) | BIT_TAIL_PKT_Q4_V2_8197F(v))
  7886. #define BIT_SHIFT_HEAD_PKT_Q4_V1_8197F 0
  7887. #define BIT_MASK_HEAD_PKT_Q4_V1_8197F 0x7ff
  7888. #define BIT_HEAD_PKT_Q4_V1_8197F(x) \
  7889. (((x) & BIT_MASK_HEAD_PKT_Q4_V1_8197F) \
  7890. << BIT_SHIFT_HEAD_PKT_Q4_V1_8197F)
  7891. #define BITS_HEAD_PKT_Q4_V1_8197F \
  7892. (BIT_MASK_HEAD_PKT_Q4_V1_8197F << BIT_SHIFT_HEAD_PKT_Q4_V1_8197F)
  7893. #define BIT_CLEAR_HEAD_PKT_Q4_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q4_V1_8197F))
  7894. #define BIT_GET_HEAD_PKT_Q4_V1_8197F(x) \
  7895. (((x) >> BIT_SHIFT_HEAD_PKT_Q4_V1_8197F) & \
  7896. BIT_MASK_HEAD_PKT_Q4_V1_8197F)
  7897. #define BIT_SET_HEAD_PKT_Q4_V1_8197F(x, v) \
  7898. (BIT_CLEAR_HEAD_PKT_Q4_V1_8197F(x) | BIT_HEAD_PKT_Q4_V1_8197F(v))
  7899. /* 2 REG_Q5_INFO_8197F */
  7900. #define BIT_SHIFT_QUEUEMACID_Q5_V1_8197F 25
  7901. #define BIT_MASK_QUEUEMACID_Q5_V1_8197F 0x7f
  7902. #define BIT_QUEUEMACID_Q5_V1_8197F(x) \
  7903. (((x) & BIT_MASK_QUEUEMACID_Q5_V1_8197F) \
  7904. << BIT_SHIFT_QUEUEMACID_Q5_V1_8197F)
  7905. #define BITS_QUEUEMACID_Q5_V1_8197F \
  7906. (BIT_MASK_QUEUEMACID_Q5_V1_8197F << BIT_SHIFT_QUEUEMACID_Q5_V1_8197F)
  7907. #define BIT_CLEAR_QUEUEMACID_Q5_V1_8197F(x) \
  7908. ((x) & (~BITS_QUEUEMACID_Q5_V1_8197F))
  7909. #define BIT_GET_QUEUEMACID_Q5_V1_8197F(x) \
  7910. (((x) >> BIT_SHIFT_QUEUEMACID_Q5_V1_8197F) & \
  7911. BIT_MASK_QUEUEMACID_Q5_V1_8197F)
  7912. #define BIT_SET_QUEUEMACID_Q5_V1_8197F(x, v) \
  7913. (BIT_CLEAR_QUEUEMACID_Q5_V1_8197F(x) | BIT_QUEUEMACID_Q5_V1_8197F(v))
  7914. #define BIT_SHIFT_QUEUEAC_Q5_V1_8197F 23
  7915. #define BIT_MASK_QUEUEAC_Q5_V1_8197F 0x3
  7916. #define BIT_QUEUEAC_Q5_V1_8197F(x) \
  7917. (((x) & BIT_MASK_QUEUEAC_Q5_V1_8197F) << BIT_SHIFT_QUEUEAC_Q5_V1_8197F)
  7918. #define BITS_QUEUEAC_Q5_V1_8197F \
  7919. (BIT_MASK_QUEUEAC_Q5_V1_8197F << BIT_SHIFT_QUEUEAC_Q5_V1_8197F)
  7920. #define BIT_CLEAR_QUEUEAC_Q5_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q5_V1_8197F))
  7921. #define BIT_GET_QUEUEAC_Q5_V1_8197F(x) \
  7922. (((x) >> BIT_SHIFT_QUEUEAC_Q5_V1_8197F) & BIT_MASK_QUEUEAC_Q5_V1_8197F)
  7923. #define BIT_SET_QUEUEAC_Q5_V1_8197F(x, v) \
  7924. (BIT_CLEAR_QUEUEAC_Q5_V1_8197F(x) | BIT_QUEUEAC_Q5_V1_8197F(v))
  7925. #define BIT_TIDEMPTY_Q5_V1_8197F BIT(22)
  7926. #define BIT_SHIFT_TAIL_PKT_Q5_V2_8197F 11
  7927. #define BIT_MASK_TAIL_PKT_Q5_V2_8197F 0x7ff
  7928. #define BIT_TAIL_PKT_Q5_V2_8197F(x) \
  7929. (((x) & BIT_MASK_TAIL_PKT_Q5_V2_8197F) \
  7930. << BIT_SHIFT_TAIL_PKT_Q5_V2_8197F)
  7931. #define BITS_TAIL_PKT_Q5_V2_8197F \
  7932. (BIT_MASK_TAIL_PKT_Q5_V2_8197F << BIT_SHIFT_TAIL_PKT_Q5_V2_8197F)
  7933. #define BIT_CLEAR_TAIL_PKT_Q5_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q5_V2_8197F))
  7934. #define BIT_GET_TAIL_PKT_Q5_V2_8197F(x) \
  7935. (((x) >> BIT_SHIFT_TAIL_PKT_Q5_V2_8197F) & \
  7936. BIT_MASK_TAIL_PKT_Q5_V2_8197F)
  7937. #define BIT_SET_TAIL_PKT_Q5_V2_8197F(x, v) \
  7938. (BIT_CLEAR_TAIL_PKT_Q5_V2_8197F(x) | BIT_TAIL_PKT_Q5_V2_8197F(v))
  7939. #define BIT_SHIFT_HEAD_PKT_Q5_V1_8197F 0
  7940. #define BIT_MASK_HEAD_PKT_Q5_V1_8197F 0x7ff
  7941. #define BIT_HEAD_PKT_Q5_V1_8197F(x) \
  7942. (((x) & BIT_MASK_HEAD_PKT_Q5_V1_8197F) \
  7943. << BIT_SHIFT_HEAD_PKT_Q5_V1_8197F)
  7944. #define BITS_HEAD_PKT_Q5_V1_8197F \
  7945. (BIT_MASK_HEAD_PKT_Q5_V1_8197F << BIT_SHIFT_HEAD_PKT_Q5_V1_8197F)
  7946. #define BIT_CLEAR_HEAD_PKT_Q5_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q5_V1_8197F))
  7947. #define BIT_GET_HEAD_PKT_Q5_V1_8197F(x) \
  7948. (((x) >> BIT_SHIFT_HEAD_PKT_Q5_V1_8197F) & \
  7949. BIT_MASK_HEAD_PKT_Q5_V1_8197F)
  7950. #define BIT_SET_HEAD_PKT_Q5_V1_8197F(x, v) \
  7951. (BIT_CLEAR_HEAD_PKT_Q5_V1_8197F(x) | BIT_HEAD_PKT_Q5_V1_8197F(v))
  7952. /* 2 REG_Q6_INFO_8197F */
  7953. #define BIT_SHIFT_QUEUEMACID_Q6_V1_8197F 25
  7954. #define BIT_MASK_QUEUEMACID_Q6_V1_8197F 0x7f
  7955. #define BIT_QUEUEMACID_Q6_V1_8197F(x) \
  7956. (((x) & BIT_MASK_QUEUEMACID_Q6_V1_8197F) \
  7957. << BIT_SHIFT_QUEUEMACID_Q6_V1_8197F)
  7958. #define BITS_QUEUEMACID_Q6_V1_8197F \
  7959. (BIT_MASK_QUEUEMACID_Q6_V1_8197F << BIT_SHIFT_QUEUEMACID_Q6_V1_8197F)
  7960. #define BIT_CLEAR_QUEUEMACID_Q6_V1_8197F(x) \
  7961. ((x) & (~BITS_QUEUEMACID_Q6_V1_8197F))
  7962. #define BIT_GET_QUEUEMACID_Q6_V1_8197F(x) \
  7963. (((x) >> BIT_SHIFT_QUEUEMACID_Q6_V1_8197F) & \
  7964. BIT_MASK_QUEUEMACID_Q6_V1_8197F)
  7965. #define BIT_SET_QUEUEMACID_Q6_V1_8197F(x, v) \
  7966. (BIT_CLEAR_QUEUEMACID_Q6_V1_8197F(x) | BIT_QUEUEMACID_Q6_V1_8197F(v))
  7967. #define BIT_SHIFT_QUEUEAC_Q6_V1_8197F 23
  7968. #define BIT_MASK_QUEUEAC_Q6_V1_8197F 0x3
  7969. #define BIT_QUEUEAC_Q6_V1_8197F(x) \
  7970. (((x) & BIT_MASK_QUEUEAC_Q6_V1_8197F) << BIT_SHIFT_QUEUEAC_Q6_V1_8197F)
  7971. #define BITS_QUEUEAC_Q6_V1_8197F \
  7972. (BIT_MASK_QUEUEAC_Q6_V1_8197F << BIT_SHIFT_QUEUEAC_Q6_V1_8197F)
  7973. #define BIT_CLEAR_QUEUEAC_Q6_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q6_V1_8197F))
  7974. #define BIT_GET_QUEUEAC_Q6_V1_8197F(x) \
  7975. (((x) >> BIT_SHIFT_QUEUEAC_Q6_V1_8197F) & BIT_MASK_QUEUEAC_Q6_V1_8197F)
  7976. #define BIT_SET_QUEUEAC_Q6_V1_8197F(x, v) \
  7977. (BIT_CLEAR_QUEUEAC_Q6_V1_8197F(x) | BIT_QUEUEAC_Q6_V1_8197F(v))
  7978. #define BIT_TIDEMPTY_Q6_V1_8197F BIT(22)
  7979. #define BIT_SHIFT_TAIL_PKT_Q6_V2_8197F 11
  7980. #define BIT_MASK_TAIL_PKT_Q6_V2_8197F 0x7ff
  7981. #define BIT_TAIL_PKT_Q6_V2_8197F(x) \
  7982. (((x) & BIT_MASK_TAIL_PKT_Q6_V2_8197F) \
  7983. << BIT_SHIFT_TAIL_PKT_Q6_V2_8197F)
  7984. #define BITS_TAIL_PKT_Q6_V2_8197F \
  7985. (BIT_MASK_TAIL_PKT_Q6_V2_8197F << BIT_SHIFT_TAIL_PKT_Q6_V2_8197F)
  7986. #define BIT_CLEAR_TAIL_PKT_Q6_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q6_V2_8197F))
  7987. #define BIT_GET_TAIL_PKT_Q6_V2_8197F(x) \
  7988. (((x) >> BIT_SHIFT_TAIL_PKT_Q6_V2_8197F) & \
  7989. BIT_MASK_TAIL_PKT_Q6_V2_8197F)
  7990. #define BIT_SET_TAIL_PKT_Q6_V2_8197F(x, v) \
  7991. (BIT_CLEAR_TAIL_PKT_Q6_V2_8197F(x) | BIT_TAIL_PKT_Q6_V2_8197F(v))
  7992. #define BIT_SHIFT_HEAD_PKT_Q6_V1_8197F 0
  7993. #define BIT_MASK_HEAD_PKT_Q6_V1_8197F 0x7ff
  7994. #define BIT_HEAD_PKT_Q6_V1_8197F(x) \
  7995. (((x) & BIT_MASK_HEAD_PKT_Q6_V1_8197F) \
  7996. << BIT_SHIFT_HEAD_PKT_Q6_V1_8197F)
  7997. #define BITS_HEAD_PKT_Q6_V1_8197F \
  7998. (BIT_MASK_HEAD_PKT_Q6_V1_8197F << BIT_SHIFT_HEAD_PKT_Q6_V1_8197F)
  7999. #define BIT_CLEAR_HEAD_PKT_Q6_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q6_V1_8197F))
  8000. #define BIT_GET_HEAD_PKT_Q6_V1_8197F(x) \
  8001. (((x) >> BIT_SHIFT_HEAD_PKT_Q6_V1_8197F) & \
  8002. BIT_MASK_HEAD_PKT_Q6_V1_8197F)
  8003. #define BIT_SET_HEAD_PKT_Q6_V1_8197F(x, v) \
  8004. (BIT_CLEAR_HEAD_PKT_Q6_V1_8197F(x) | BIT_HEAD_PKT_Q6_V1_8197F(v))
  8005. /* 2 REG_Q7_INFO_8197F */
  8006. #define BIT_SHIFT_QUEUEMACID_Q7_V1_8197F 25
  8007. #define BIT_MASK_QUEUEMACID_Q7_V1_8197F 0x7f
  8008. #define BIT_QUEUEMACID_Q7_V1_8197F(x) \
  8009. (((x) & BIT_MASK_QUEUEMACID_Q7_V1_8197F) \
  8010. << BIT_SHIFT_QUEUEMACID_Q7_V1_8197F)
  8011. #define BITS_QUEUEMACID_Q7_V1_8197F \
  8012. (BIT_MASK_QUEUEMACID_Q7_V1_8197F << BIT_SHIFT_QUEUEMACID_Q7_V1_8197F)
  8013. #define BIT_CLEAR_QUEUEMACID_Q7_V1_8197F(x) \
  8014. ((x) & (~BITS_QUEUEMACID_Q7_V1_8197F))
  8015. #define BIT_GET_QUEUEMACID_Q7_V1_8197F(x) \
  8016. (((x) >> BIT_SHIFT_QUEUEMACID_Q7_V1_8197F) & \
  8017. BIT_MASK_QUEUEMACID_Q7_V1_8197F)
  8018. #define BIT_SET_QUEUEMACID_Q7_V1_8197F(x, v) \
  8019. (BIT_CLEAR_QUEUEMACID_Q7_V1_8197F(x) | BIT_QUEUEMACID_Q7_V1_8197F(v))
  8020. #define BIT_SHIFT_QUEUEAC_Q7_V1_8197F 23
  8021. #define BIT_MASK_QUEUEAC_Q7_V1_8197F 0x3
  8022. #define BIT_QUEUEAC_Q7_V1_8197F(x) \
  8023. (((x) & BIT_MASK_QUEUEAC_Q7_V1_8197F) << BIT_SHIFT_QUEUEAC_Q7_V1_8197F)
  8024. #define BITS_QUEUEAC_Q7_V1_8197F \
  8025. (BIT_MASK_QUEUEAC_Q7_V1_8197F << BIT_SHIFT_QUEUEAC_Q7_V1_8197F)
  8026. #define BIT_CLEAR_QUEUEAC_Q7_V1_8197F(x) ((x) & (~BITS_QUEUEAC_Q7_V1_8197F))
  8027. #define BIT_GET_QUEUEAC_Q7_V1_8197F(x) \
  8028. (((x) >> BIT_SHIFT_QUEUEAC_Q7_V1_8197F) & BIT_MASK_QUEUEAC_Q7_V1_8197F)
  8029. #define BIT_SET_QUEUEAC_Q7_V1_8197F(x, v) \
  8030. (BIT_CLEAR_QUEUEAC_Q7_V1_8197F(x) | BIT_QUEUEAC_Q7_V1_8197F(v))
  8031. #define BIT_TIDEMPTY_Q7_V1_8197F BIT(22)
  8032. #define BIT_SHIFT_TAIL_PKT_Q7_V2_8197F 11
  8033. #define BIT_MASK_TAIL_PKT_Q7_V2_8197F 0x7ff
  8034. #define BIT_TAIL_PKT_Q7_V2_8197F(x) \
  8035. (((x) & BIT_MASK_TAIL_PKT_Q7_V2_8197F) \
  8036. << BIT_SHIFT_TAIL_PKT_Q7_V2_8197F)
  8037. #define BITS_TAIL_PKT_Q7_V2_8197F \
  8038. (BIT_MASK_TAIL_PKT_Q7_V2_8197F << BIT_SHIFT_TAIL_PKT_Q7_V2_8197F)
  8039. #define BIT_CLEAR_TAIL_PKT_Q7_V2_8197F(x) ((x) & (~BITS_TAIL_PKT_Q7_V2_8197F))
  8040. #define BIT_GET_TAIL_PKT_Q7_V2_8197F(x) \
  8041. (((x) >> BIT_SHIFT_TAIL_PKT_Q7_V2_8197F) & \
  8042. BIT_MASK_TAIL_PKT_Q7_V2_8197F)
  8043. #define BIT_SET_TAIL_PKT_Q7_V2_8197F(x, v) \
  8044. (BIT_CLEAR_TAIL_PKT_Q7_V2_8197F(x) | BIT_TAIL_PKT_Q7_V2_8197F(v))
  8045. #define BIT_SHIFT_HEAD_PKT_Q7_V1_8197F 0
  8046. #define BIT_MASK_HEAD_PKT_Q7_V1_8197F 0x7ff
  8047. #define BIT_HEAD_PKT_Q7_V1_8197F(x) \
  8048. (((x) & BIT_MASK_HEAD_PKT_Q7_V1_8197F) \
  8049. << BIT_SHIFT_HEAD_PKT_Q7_V1_8197F)
  8050. #define BITS_HEAD_PKT_Q7_V1_8197F \
  8051. (BIT_MASK_HEAD_PKT_Q7_V1_8197F << BIT_SHIFT_HEAD_PKT_Q7_V1_8197F)
  8052. #define BIT_CLEAR_HEAD_PKT_Q7_V1_8197F(x) ((x) & (~BITS_HEAD_PKT_Q7_V1_8197F))
  8053. #define BIT_GET_HEAD_PKT_Q7_V1_8197F(x) \
  8054. (((x) >> BIT_SHIFT_HEAD_PKT_Q7_V1_8197F) & \
  8055. BIT_MASK_HEAD_PKT_Q7_V1_8197F)
  8056. #define BIT_SET_HEAD_PKT_Q7_V1_8197F(x, v) \
  8057. (BIT_CLEAR_HEAD_PKT_Q7_V1_8197F(x) | BIT_HEAD_PKT_Q7_V1_8197F(v))
  8058. /* 2 REG_WMAC_LBK_BUF_HD_V1_8197F */
  8059. #define BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8197F 0
  8060. #define BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8197F 0xfff
  8061. #define BIT_WMAC_LBK_BUF_HEAD_V1_8197F(x) \
  8062. (((x) & BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8197F) \
  8063. << BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8197F)
  8064. #define BITS_WMAC_LBK_BUF_HEAD_V1_8197F \
  8065. (BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8197F \
  8066. << BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8197F)
  8067. #define BIT_CLEAR_WMAC_LBK_BUF_HEAD_V1_8197F(x) \
  8068. ((x) & (~BITS_WMAC_LBK_BUF_HEAD_V1_8197F))
  8069. #define BIT_GET_WMAC_LBK_BUF_HEAD_V1_8197F(x) \
  8070. (((x) >> BIT_SHIFT_WMAC_LBK_BUF_HEAD_V1_8197F) & \
  8071. BIT_MASK_WMAC_LBK_BUF_HEAD_V1_8197F)
  8072. #define BIT_SET_WMAC_LBK_BUF_HEAD_V1_8197F(x, v) \
  8073. (BIT_CLEAR_WMAC_LBK_BUF_HEAD_V1_8197F(x) | \
  8074. BIT_WMAC_LBK_BUF_HEAD_V1_8197F(v))
  8075. /* 2 REG_MGQ_BDNY_V1_8197F */
  8076. #define BIT_SHIFT_MGQ_PGBNDY_V1_8197F 0
  8077. #define BIT_MASK_MGQ_PGBNDY_V1_8197F 0xfff
  8078. #define BIT_MGQ_PGBNDY_V1_8197F(x) \
  8079. (((x) & BIT_MASK_MGQ_PGBNDY_V1_8197F) << BIT_SHIFT_MGQ_PGBNDY_V1_8197F)
  8080. #define BITS_MGQ_PGBNDY_V1_8197F \
  8081. (BIT_MASK_MGQ_PGBNDY_V1_8197F << BIT_SHIFT_MGQ_PGBNDY_V1_8197F)
  8082. #define BIT_CLEAR_MGQ_PGBNDY_V1_8197F(x) ((x) & (~BITS_MGQ_PGBNDY_V1_8197F))
  8083. #define BIT_GET_MGQ_PGBNDY_V1_8197F(x) \
  8084. (((x) >> BIT_SHIFT_MGQ_PGBNDY_V1_8197F) & BIT_MASK_MGQ_PGBNDY_V1_8197F)
  8085. #define BIT_SET_MGQ_PGBNDY_V1_8197F(x, v) \
  8086. (BIT_CLEAR_MGQ_PGBNDY_V1_8197F(x) | BIT_MGQ_PGBNDY_V1_8197F(v))
  8087. /* 2 REG_TXRPT_CTRL_8197F */
  8088. #define BIT_SHIFT_TRXRPT_TIMER_TH_8197F 24
  8089. #define BIT_MASK_TRXRPT_TIMER_TH_8197F 0xff
  8090. #define BIT_TRXRPT_TIMER_TH_8197F(x) \
  8091. (((x) & BIT_MASK_TRXRPT_TIMER_TH_8197F) \
  8092. << BIT_SHIFT_TRXRPT_TIMER_TH_8197F)
  8093. #define BITS_TRXRPT_TIMER_TH_8197F \
  8094. (BIT_MASK_TRXRPT_TIMER_TH_8197F << BIT_SHIFT_TRXRPT_TIMER_TH_8197F)
  8095. #define BIT_CLEAR_TRXRPT_TIMER_TH_8197F(x) ((x) & (~BITS_TRXRPT_TIMER_TH_8197F))
  8096. #define BIT_GET_TRXRPT_TIMER_TH_8197F(x) \
  8097. (((x) >> BIT_SHIFT_TRXRPT_TIMER_TH_8197F) & \
  8098. BIT_MASK_TRXRPT_TIMER_TH_8197F)
  8099. #define BIT_SET_TRXRPT_TIMER_TH_8197F(x, v) \
  8100. (BIT_CLEAR_TRXRPT_TIMER_TH_8197F(x) | BIT_TRXRPT_TIMER_TH_8197F(v))
  8101. #define BIT_SHIFT_TRXRPT_LEN_TH_8197F 16
  8102. #define BIT_MASK_TRXRPT_LEN_TH_8197F 0xff
  8103. #define BIT_TRXRPT_LEN_TH_8197F(x) \
  8104. (((x) & BIT_MASK_TRXRPT_LEN_TH_8197F) << BIT_SHIFT_TRXRPT_LEN_TH_8197F)
  8105. #define BITS_TRXRPT_LEN_TH_8197F \
  8106. (BIT_MASK_TRXRPT_LEN_TH_8197F << BIT_SHIFT_TRXRPT_LEN_TH_8197F)
  8107. #define BIT_CLEAR_TRXRPT_LEN_TH_8197F(x) ((x) & (~BITS_TRXRPT_LEN_TH_8197F))
  8108. #define BIT_GET_TRXRPT_LEN_TH_8197F(x) \
  8109. (((x) >> BIT_SHIFT_TRXRPT_LEN_TH_8197F) & BIT_MASK_TRXRPT_LEN_TH_8197F)
  8110. #define BIT_SET_TRXRPT_LEN_TH_8197F(x, v) \
  8111. (BIT_CLEAR_TRXRPT_LEN_TH_8197F(x) | BIT_TRXRPT_LEN_TH_8197F(v))
  8112. #define BIT_SHIFT_TRXRPT_READ_PTR_8197F 8
  8113. #define BIT_MASK_TRXRPT_READ_PTR_8197F 0xff
  8114. #define BIT_TRXRPT_READ_PTR_8197F(x) \
  8115. (((x) & BIT_MASK_TRXRPT_READ_PTR_8197F) \
  8116. << BIT_SHIFT_TRXRPT_READ_PTR_8197F)
  8117. #define BITS_TRXRPT_READ_PTR_8197F \
  8118. (BIT_MASK_TRXRPT_READ_PTR_8197F << BIT_SHIFT_TRXRPT_READ_PTR_8197F)
  8119. #define BIT_CLEAR_TRXRPT_READ_PTR_8197F(x) ((x) & (~BITS_TRXRPT_READ_PTR_8197F))
  8120. #define BIT_GET_TRXRPT_READ_PTR_8197F(x) \
  8121. (((x) >> BIT_SHIFT_TRXRPT_READ_PTR_8197F) & \
  8122. BIT_MASK_TRXRPT_READ_PTR_8197F)
  8123. #define BIT_SET_TRXRPT_READ_PTR_8197F(x, v) \
  8124. (BIT_CLEAR_TRXRPT_READ_PTR_8197F(x) | BIT_TRXRPT_READ_PTR_8197F(v))
  8125. #define BIT_SHIFT_TRXRPT_WRITE_PTR_8197F 0
  8126. #define BIT_MASK_TRXRPT_WRITE_PTR_8197F 0xff
  8127. #define BIT_TRXRPT_WRITE_PTR_8197F(x) \
  8128. (((x) & BIT_MASK_TRXRPT_WRITE_PTR_8197F) \
  8129. << BIT_SHIFT_TRXRPT_WRITE_PTR_8197F)
  8130. #define BITS_TRXRPT_WRITE_PTR_8197F \
  8131. (BIT_MASK_TRXRPT_WRITE_PTR_8197F << BIT_SHIFT_TRXRPT_WRITE_PTR_8197F)
  8132. #define BIT_CLEAR_TRXRPT_WRITE_PTR_8197F(x) \
  8133. ((x) & (~BITS_TRXRPT_WRITE_PTR_8197F))
  8134. #define BIT_GET_TRXRPT_WRITE_PTR_8197F(x) \
  8135. (((x) >> BIT_SHIFT_TRXRPT_WRITE_PTR_8197F) & \
  8136. BIT_MASK_TRXRPT_WRITE_PTR_8197F)
  8137. #define BIT_SET_TRXRPT_WRITE_PTR_8197F(x, v) \
  8138. (BIT_CLEAR_TRXRPT_WRITE_PTR_8197F(x) | BIT_TRXRPT_WRITE_PTR_8197F(v))
  8139. /* 2 REG_INIRTS_RATE_SEL_8197F */
  8140. #define BIT_LEAG_RTS_BW_DUP_8197F BIT(5)
  8141. /* 2 REG_BASIC_CFEND_RATE_8197F */
  8142. #define BIT_SHIFT_BASIC_CFEND_RATE_8197F 0
  8143. #define BIT_MASK_BASIC_CFEND_RATE_8197F 0x1f
  8144. #define BIT_BASIC_CFEND_RATE_8197F(x) \
  8145. (((x) & BIT_MASK_BASIC_CFEND_RATE_8197F) \
  8146. << BIT_SHIFT_BASIC_CFEND_RATE_8197F)
  8147. #define BITS_BASIC_CFEND_RATE_8197F \
  8148. (BIT_MASK_BASIC_CFEND_RATE_8197F << BIT_SHIFT_BASIC_CFEND_RATE_8197F)
  8149. #define BIT_CLEAR_BASIC_CFEND_RATE_8197F(x) \
  8150. ((x) & (~BITS_BASIC_CFEND_RATE_8197F))
  8151. #define BIT_GET_BASIC_CFEND_RATE_8197F(x) \
  8152. (((x) >> BIT_SHIFT_BASIC_CFEND_RATE_8197F) & \
  8153. BIT_MASK_BASIC_CFEND_RATE_8197F)
  8154. #define BIT_SET_BASIC_CFEND_RATE_8197F(x, v) \
  8155. (BIT_CLEAR_BASIC_CFEND_RATE_8197F(x) | BIT_BASIC_CFEND_RATE_8197F(v))
  8156. /* 2 REG_STBC_CFEND_RATE_8197F */
  8157. #define BIT_SHIFT_STBC_CFEND_RATE_8197F 0
  8158. #define BIT_MASK_STBC_CFEND_RATE_8197F 0x1f
  8159. #define BIT_STBC_CFEND_RATE_8197F(x) \
  8160. (((x) & BIT_MASK_STBC_CFEND_RATE_8197F) \
  8161. << BIT_SHIFT_STBC_CFEND_RATE_8197F)
  8162. #define BITS_STBC_CFEND_RATE_8197F \
  8163. (BIT_MASK_STBC_CFEND_RATE_8197F << BIT_SHIFT_STBC_CFEND_RATE_8197F)
  8164. #define BIT_CLEAR_STBC_CFEND_RATE_8197F(x) ((x) & (~BITS_STBC_CFEND_RATE_8197F))
  8165. #define BIT_GET_STBC_CFEND_RATE_8197F(x) \
  8166. (((x) >> BIT_SHIFT_STBC_CFEND_RATE_8197F) & \
  8167. BIT_MASK_STBC_CFEND_RATE_8197F)
  8168. #define BIT_SET_STBC_CFEND_RATE_8197F(x, v) \
  8169. (BIT_CLEAR_STBC_CFEND_RATE_8197F(x) | BIT_STBC_CFEND_RATE_8197F(v))
  8170. /* 2 REG_DATA_SC_8197F */
  8171. #define BIT_SHIFT_TXSC_40M_8197F 4
  8172. #define BIT_MASK_TXSC_40M_8197F 0xf
  8173. #define BIT_TXSC_40M_8197F(x) \
  8174. (((x) & BIT_MASK_TXSC_40M_8197F) << BIT_SHIFT_TXSC_40M_8197F)
  8175. #define BITS_TXSC_40M_8197F \
  8176. (BIT_MASK_TXSC_40M_8197F << BIT_SHIFT_TXSC_40M_8197F)
  8177. #define BIT_CLEAR_TXSC_40M_8197F(x) ((x) & (~BITS_TXSC_40M_8197F))
  8178. #define BIT_GET_TXSC_40M_8197F(x) \
  8179. (((x) >> BIT_SHIFT_TXSC_40M_8197F) & BIT_MASK_TXSC_40M_8197F)
  8180. #define BIT_SET_TXSC_40M_8197F(x, v) \
  8181. (BIT_CLEAR_TXSC_40M_8197F(x) | BIT_TXSC_40M_8197F(v))
  8182. #define BIT_SHIFT_TXSC_20M_8197F 0
  8183. #define BIT_MASK_TXSC_20M_8197F 0xf
  8184. #define BIT_TXSC_20M_8197F(x) \
  8185. (((x) & BIT_MASK_TXSC_20M_8197F) << BIT_SHIFT_TXSC_20M_8197F)
  8186. #define BITS_TXSC_20M_8197F \
  8187. (BIT_MASK_TXSC_20M_8197F << BIT_SHIFT_TXSC_20M_8197F)
  8188. #define BIT_CLEAR_TXSC_20M_8197F(x) ((x) & (~BITS_TXSC_20M_8197F))
  8189. #define BIT_GET_TXSC_20M_8197F(x) \
  8190. (((x) >> BIT_SHIFT_TXSC_20M_8197F) & BIT_MASK_TXSC_20M_8197F)
  8191. #define BIT_SET_TXSC_20M_8197F(x, v) \
  8192. (BIT_CLEAR_TXSC_20M_8197F(x) | BIT_TXSC_20M_8197F(v))
  8193. /* 2 REG_MACID_SLEEP3_8197F */
  8194. #define BIT_SHIFT_MACID127_96_PKTSLEEP_8197F 0
  8195. #define BIT_MASK_MACID127_96_PKTSLEEP_8197F 0xffffffffL
  8196. #define BIT_MACID127_96_PKTSLEEP_8197F(x) \
  8197. (((x) & BIT_MASK_MACID127_96_PKTSLEEP_8197F) \
  8198. << BIT_SHIFT_MACID127_96_PKTSLEEP_8197F)
  8199. #define BITS_MACID127_96_PKTSLEEP_8197F \
  8200. (BIT_MASK_MACID127_96_PKTSLEEP_8197F \
  8201. << BIT_SHIFT_MACID127_96_PKTSLEEP_8197F)
  8202. #define BIT_CLEAR_MACID127_96_PKTSLEEP_8197F(x) \
  8203. ((x) & (~BITS_MACID127_96_PKTSLEEP_8197F))
  8204. #define BIT_GET_MACID127_96_PKTSLEEP_8197F(x) \
  8205. (((x) >> BIT_SHIFT_MACID127_96_PKTSLEEP_8197F) & \
  8206. BIT_MASK_MACID127_96_PKTSLEEP_8197F)
  8207. #define BIT_SET_MACID127_96_PKTSLEEP_8197F(x, v) \
  8208. (BIT_CLEAR_MACID127_96_PKTSLEEP_8197F(x) | \
  8209. BIT_MACID127_96_PKTSLEEP_8197F(v))
  8210. /* 2 REG_MACID_SLEEP1_8197F */
  8211. #define BIT_SHIFT_MACID63_32_PKTSLEEP_8197F 0
  8212. #define BIT_MASK_MACID63_32_PKTSLEEP_8197F 0xffffffffL
  8213. #define BIT_MACID63_32_PKTSLEEP_8197F(x) \
  8214. (((x) & BIT_MASK_MACID63_32_PKTSLEEP_8197F) \
  8215. << BIT_SHIFT_MACID63_32_PKTSLEEP_8197F)
  8216. #define BITS_MACID63_32_PKTSLEEP_8197F \
  8217. (BIT_MASK_MACID63_32_PKTSLEEP_8197F \
  8218. << BIT_SHIFT_MACID63_32_PKTSLEEP_8197F)
  8219. #define BIT_CLEAR_MACID63_32_PKTSLEEP_8197F(x) \
  8220. ((x) & (~BITS_MACID63_32_PKTSLEEP_8197F))
  8221. #define BIT_GET_MACID63_32_PKTSLEEP_8197F(x) \
  8222. (((x) >> BIT_SHIFT_MACID63_32_PKTSLEEP_8197F) & \
  8223. BIT_MASK_MACID63_32_PKTSLEEP_8197F)
  8224. #define BIT_SET_MACID63_32_PKTSLEEP_8197F(x, v) \
  8225. (BIT_CLEAR_MACID63_32_PKTSLEEP_8197F(x) | \
  8226. BIT_MACID63_32_PKTSLEEP_8197F(v))
  8227. /* 2 REG_ARFR2_V1_8197F */
  8228. #define BIT_SHIFT_ARFR2_V1_8197F 0
  8229. #define BIT_MASK_ARFR2_V1_8197F 0xffffffffffffffffL
  8230. #define BIT_ARFR2_V1_8197F(x) \
  8231. (((x) & BIT_MASK_ARFR2_V1_8197F) << BIT_SHIFT_ARFR2_V1_8197F)
  8232. #define BITS_ARFR2_V1_8197F \
  8233. (BIT_MASK_ARFR2_V1_8197F << BIT_SHIFT_ARFR2_V1_8197F)
  8234. #define BIT_CLEAR_ARFR2_V1_8197F(x) ((x) & (~BITS_ARFR2_V1_8197F))
  8235. #define BIT_GET_ARFR2_V1_8197F(x) \
  8236. (((x) >> BIT_SHIFT_ARFR2_V1_8197F) & BIT_MASK_ARFR2_V1_8197F)
  8237. #define BIT_SET_ARFR2_V1_8197F(x, v) \
  8238. (BIT_CLEAR_ARFR2_V1_8197F(x) | BIT_ARFR2_V1_8197F(v))
  8239. /* 2 REG_ARFR3_V1_8197F */
  8240. #define BIT_SHIFT_ARFR3_V1_8197F 0
  8241. #define BIT_MASK_ARFR3_V1_8197F 0xffffffffffffffffL
  8242. #define BIT_ARFR3_V1_8197F(x) \
  8243. (((x) & BIT_MASK_ARFR3_V1_8197F) << BIT_SHIFT_ARFR3_V1_8197F)
  8244. #define BITS_ARFR3_V1_8197F \
  8245. (BIT_MASK_ARFR3_V1_8197F << BIT_SHIFT_ARFR3_V1_8197F)
  8246. #define BIT_CLEAR_ARFR3_V1_8197F(x) ((x) & (~BITS_ARFR3_V1_8197F))
  8247. #define BIT_GET_ARFR3_V1_8197F(x) \
  8248. (((x) >> BIT_SHIFT_ARFR3_V1_8197F) & BIT_MASK_ARFR3_V1_8197F)
  8249. #define BIT_SET_ARFR3_V1_8197F(x, v) \
  8250. (BIT_CLEAR_ARFR3_V1_8197F(x) | BIT_ARFR3_V1_8197F(v))
  8251. /* 2 REG_ARFR4_8197F */
  8252. #define BIT_SHIFT_ARFR4_8197F 0
  8253. #define BIT_MASK_ARFR4_8197F 0xffffffffffffffffL
  8254. #define BIT_ARFR4_8197F(x) \
  8255. (((x) & BIT_MASK_ARFR4_8197F) << BIT_SHIFT_ARFR4_8197F)
  8256. #define BITS_ARFR4_8197F (BIT_MASK_ARFR4_8197F << BIT_SHIFT_ARFR4_8197F)
  8257. #define BIT_CLEAR_ARFR4_8197F(x) ((x) & (~BITS_ARFR4_8197F))
  8258. #define BIT_GET_ARFR4_8197F(x) \
  8259. (((x) >> BIT_SHIFT_ARFR4_8197F) & BIT_MASK_ARFR4_8197F)
  8260. #define BIT_SET_ARFR4_8197F(x, v) \
  8261. (BIT_CLEAR_ARFR4_8197F(x) | BIT_ARFR4_8197F(v))
  8262. /* 2 REG_ARFR5_8197F */
  8263. #define BIT_SHIFT_ARFR5_8197F 0
  8264. #define BIT_MASK_ARFR5_8197F 0xffffffffffffffffL
  8265. #define BIT_ARFR5_8197F(x) \
  8266. (((x) & BIT_MASK_ARFR5_8197F) << BIT_SHIFT_ARFR5_8197F)
  8267. #define BITS_ARFR5_8197F (BIT_MASK_ARFR5_8197F << BIT_SHIFT_ARFR5_8197F)
  8268. #define BIT_CLEAR_ARFR5_8197F(x) ((x) & (~BITS_ARFR5_8197F))
  8269. #define BIT_GET_ARFR5_8197F(x) \
  8270. (((x) >> BIT_SHIFT_ARFR5_8197F) & BIT_MASK_ARFR5_8197F)
  8271. #define BIT_SET_ARFR5_8197F(x, v) \
  8272. (BIT_CLEAR_ARFR5_8197F(x) | BIT_ARFR5_8197F(v))
  8273. /* 2 REG_TXRPT_START_OFFSET_8197F */
  8274. #define BIT_SHCUT_PARSE_DASA_8197F BIT(25)
  8275. #define BIT_SHCUT_BYPASS_8197F BIT(24)
  8276. #define BIT__R_RPTFIFO_1K_8197F BIT(16)
  8277. #define BIT_SHIFT_MACID_CTRL_OFFSET_8197F 8
  8278. #define BIT_MASK_MACID_CTRL_OFFSET_8197F 0xff
  8279. #define BIT_MACID_CTRL_OFFSET_8197F(x) \
  8280. (((x) & BIT_MASK_MACID_CTRL_OFFSET_8197F) \
  8281. << BIT_SHIFT_MACID_CTRL_OFFSET_8197F)
  8282. #define BITS_MACID_CTRL_OFFSET_8197F \
  8283. (BIT_MASK_MACID_CTRL_OFFSET_8197F << BIT_SHIFT_MACID_CTRL_OFFSET_8197F)
  8284. #define BIT_CLEAR_MACID_CTRL_OFFSET_8197F(x) \
  8285. ((x) & (~BITS_MACID_CTRL_OFFSET_8197F))
  8286. #define BIT_GET_MACID_CTRL_OFFSET_8197F(x) \
  8287. (((x) >> BIT_SHIFT_MACID_CTRL_OFFSET_8197F) & \
  8288. BIT_MASK_MACID_CTRL_OFFSET_8197F)
  8289. #define BIT_SET_MACID_CTRL_OFFSET_8197F(x, v) \
  8290. (BIT_CLEAR_MACID_CTRL_OFFSET_8197F(x) | BIT_MACID_CTRL_OFFSET_8197F(v))
  8291. #define BIT_SHIFT_AMPDU_TXRPT_OFFSET_8197F 0
  8292. #define BIT_MASK_AMPDU_TXRPT_OFFSET_8197F 0xff
  8293. #define BIT_AMPDU_TXRPT_OFFSET_8197F(x) \
  8294. (((x) & BIT_MASK_AMPDU_TXRPT_OFFSET_8197F) \
  8295. << BIT_SHIFT_AMPDU_TXRPT_OFFSET_8197F)
  8296. #define BITS_AMPDU_TXRPT_OFFSET_8197F \
  8297. (BIT_MASK_AMPDU_TXRPT_OFFSET_8197F \
  8298. << BIT_SHIFT_AMPDU_TXRPT_OFFSET_8197F)
  8299. #define BIT_CLEAR_AMPDU_TXRPT_OFFSET_8197F(x) \
  8300. ((x) & (~BITS_AMPDU_TXRPT_OFFSET_8197F))
  8301. #define BIT_GET_AMPDU_TXRPT_OFFSET_8197F(x) \
  8302. (((x) >> BIT_SHIFT_AMPDU_TXRPT_OFFSET_8197F) & \
  8303. BIT_MASK_AMPDU_TXRPT_OFFSET_8197F)
  8304. #define BIT_SET_AMPDU_TXRPT_OFFSET_8197F(x, v) \
  8305. (BIT_CLEAR_AMPDU_TXRPT_OFFSET_8197F(x) | \
  8306. BIT_AMPDU_TXRPT_OFFSET_8197F(v))
  8307. /* 2 REG_NOT_VALID_8197F */
  8308. /* 2 REG_POWER_STAGE1_8197F */
  8309. #define BIT_PTA_WL_PRI_MASK_CPU_MGQ_8197F BIT(31)
  8310. #define BIT_PTA_WL_PRI_MASK_BCNQ_8197F BIT(30)
  8311. #define BIT_PTA_WL_PRI_MASK_HIQ_8197F BIT(29)
  8312. #define BIT_PTA_WL_PRI_MASK_MGQ_8197F BIT(28)
  8313. #define BIT_PTA_WL_PRI_MASK_BK_8197F BIT(27)
  8314. #define BIT_PTA_WL_PRI_MASK_BE_8197F BIT(26)
  8315. #define BIT_PTA_WL_PRI_MASK_VI_8197F BIT(25)
  8316. #define BIT_PTA_WL_PRI_MASK_VO_8197F BIT(24)
  8317. #define BIT_SHIFT_POWER_STAGE1_8197F 0
  8318. #define BIT_MASK_POWER_STAGE1_8197F 0xffffff
  8319. #define BIT_POWER_STAGE1_8197F(x) \
  8320. (((x) & BIT_MASK_POWER_STAGE1_8197F) << BIT_SHIFT_POWER_STAGE1_8197F)
  8321. #define BITS_POWER_STAGE1_8197F \
  8322. (BIT_MASK_POWER_STAGE1_8197F << BIT_SHIFT_POWER_STAGE1_8197F)
  8323. #define BIT_CLEAR_POWER_STAGE1_8197F(x) ((x) & (~BITS_POWER_STAGE1_8197F))
  8324. #define BIT_GET_POWER_STAGE1_8197F(x) \
  8325. (((x) >> BIT_SHIFT_POWER_STAGE1_8197F) & BIT_MASK_POWER_STAGE1_8197F)
  8326. #define BIT_SET_POWER_STAGE1_8197F(x, v) \
  8327. (BIT_CLEAR_POWER_STAGE1_8197F(x) | BIT_POWER_STAGE1_8197F(v))
  8328. /* 2 REG_POWER_STAGE2_8197F */
  8329. #define BIT__R_CTRL_PKT_POW_ADJ_8197F BIT(24)
  8330. #define BIT_SHIFT_POWER_STAGE2_8197F 0
  8331. #define BIT_MASK_POWER_STAGE2_8197F 0xffffff
  8332. #define BIT_POWER_STAGE2_8197F(x) \
  8333. (((x) & BIT_MASK_POWER_STAGE2_8197F) << BIT_SHIFT_POWER_STAGE2_8197F)
  8334. #define BITS_POWER_STAGE2_8197F \
  8335. (BIT_MASK_POWER_STAGE2_8197F << BIT_SHIFT_POWER_STAGE2_8197F)
  8336. #define BIT_CLEAR_POWER_STAGE2_8197F(x) ((x) & (~BITS_POWER_STAGE2_8197F))
  8337. #define BIT_GET_POWER_STAGE2_8197F(x) \
  8338. (((x) >> BIT_SHIFT_POWER_STAGE2_8197F) & BIT_MASK_POWER_STAGE2_8197F)
  8339. #define BIT_SET_POWER_STAGE2_8197F(x, v) \
  8340. (BIT_CLEAR_POWER_STAGE2_8197F(x) | BIT_POWER_STAGE2_8197F(v))
  8341. /* 2 REG_SW_AMPDU_BURST_MODE_CTRL_8197F */
  8342. #define BIT_SHIFT_PAD_NUM_THRES_8197F 24
  8343. #define BIT_MASK_PAD_NUM_THRES_8197F 0x3f
  8344. #define BIT_PAD_NUM_THRES_8197F(x) \
  8345. (((x) & BIT_MASK_PAD_NUM_THRES_8197F) << BIT_SHIFT_PAD_NUM_THRES_8197F)
  8346. #define BITS_PAD_NUM_THRES_8197F \
  8347. (BIT_MASK_PAD_NUM_THRES_8197F << BIT_SHIFT_PAD_NUM_THRES_8197F)
  8348. #define BIT_CLEAR_PAD_NUM_THRES_8197F(x) ((x) & (~BITS_PAD_NUM_THRES_8197F))
  8349. #define BIT_GET_PAD_NUM_THRES_8197F(x) \
  8350. (((x) >> BIT_SHIFT_PAD_NUM_THRES_8197F) & BIT_MASK_PAD_NUM_THRES_8197F)
  8351. #define BIT_SET_PAD_NUM_THRES_8197F(x, v) \
  8352. (BIT_CLEAR_PAD_NUM_THRES_8197F(x) | BIT_PAD_NUM_THRES_8197F(v))
  8353. #define BIT_R_DMA_THIS_QUEUE_BK_8197F BIT(23)
  8354. #define BIT_R_DMA_THIS_QUEUE_BE_8197F BIT(22)
  8355. #define BIT_R_DMA_THIS_QUEUE_VI_8197F BIT(21)
  8356. #define BIT_R_DMA_THIS_QUEUE_VO_8197F BIT(20)
  8357. #define BIT_SHIFT_R_TOTAL_LEN_TH_8197F 8
  8358. #define BIT_MASK_R_TOTAL_LEN_TH_8197F 0xfff
  8359. #define BIT_R_TOTAL_LEN_TH_8197F(x) \
  8360. (((x) & BIT_MASK_R_TOTAL_LEN_TH_8197F) \
  8361. << BIT_SHIFT_R_TOTAL_LEN_TH_8197F)
  8362. #define BITS_R_TOTAL_LEN_TH_8197F \
  8363. (BIT_MASK_R_TOTAL_LEN_TH_8197F << BIT_SHIFT_R_TOTAL_LEN_TH_8197F)
  8364. #define BIT_CLEAR_R_TOTAL_LEN_TH_8197F(x) ((x) & (~BITS_R_TOTAL_LEN_TH_8197F))
  8365. #define BIT_GET_R_TOTAL_LEN_TH_8197F(x) \
  8366. (((x) >> BIT_SHIFT_R_TOTAL_LEN_TH_8197F) & \
  8367. BIT_MASK_R_TOTAL_LEN_TH_8197F)
  8368. #define BIT_SET_R_TOTAL_LEN_TH_8197F(x, v) \
  8369. (BIT_CLEAR_R_TOTAL_LEN_TH_8197F(x) | BIT_R_TOTAL_LEN_TH_8197F(v))
  8370. #define BIT_EN_NEW_EARLY_8197F BIT(7)
  8371. #define BIT_PRE_TX_CMD_8197F BIT(6)
  8372. #define BIT_SHIFT_NUM_SCL_EN_8197F 4
  8373. #define BIT_MASK_NUM_SCL_EN_8197F 0x3
  8374. #define BIT_NUM_SCL_EN_8197F(x) \
  8375. (((x) & BIT_MASK_NUM_SCL_EN_8197F) << BIT_SHIFT_NUM_SCL_EN_8197F)
  8376. #define BITS_NUM_SCL_EN_8197F \
  8377. (BIT_MASK_NUM_SCL_EN_8197F << BIT_SHIFT_NUM_SCL_EN_8197F)
  8378. #define BIT_CLEAR_NUM_SCL_EN_8197F(x) ((x) & (~BITS_NUM_SCL_EN_8197F))
  8379. #define BIT_GET_NUM_SCL_EN_8197F(x) \
  8380. (((x) >> BIT_SHIFT_NUM_SCL_EN_8197F) & BIT_MASK_NUM_SCL_EN_8197F)
  8381. #define BIT_SET_NUM_SCL_EN_8197F(x, v) \
  8382. (BIT_CLEAR_NUM_SCL_EN_8197F(x) | BIT_NUM_SCL_EN_8197F(v))
  8383. #define BIT_BK_EN_8197F BIT(3)
  8384. #define BIT_BE_EN_8197F BIT(2)
  8385. #define BIT_VI_EN_8197F BIT(1)
  8386. #define BIT_VO_EN_8197F BIT(0)
  8387. /* 2 REG_PKT_LIFE_TIME_8197F */
  8388. #define BIT_SHIFT_PKT_LIFTIME_BEBK_8197F 16
  8389. #define BIT_MASK_PKT_LIFTIME_BEBK_8197F 0xffff
  8390. #define BIT_PKT_LIFTIME_BEBK_8197F(x) \
  8391. (((x) & BIT_MASK_PKT_LIFTIME_BEBK_8197F) \
  8392. << BIT_SHIFT_PKT_LIFTIME_BEBK_8197F)
  8393. #define BITS_PKT_LIFTIME_BEBK_8197F \
  8394. (BIT_MASK_PKT_LIFTIME_BEBK_8197F << BIT_SHIFT_PKT_LIFTIME_BEBK_8197F)
  8395. #define BIT_CLEAR_PKT_LIFTIME_BEBK_8197F(x) \
  8396. ((x) & (~BITS_PKT_LIFTIME_BEBK_8197F))
  8397. #define BIT_GET_PKT_LIFTIME_BEBK_8197F(x) \
  8398. (((x) >> BIT_SHIFT_PKT_LIFTIME_BEBK_8197F) & \
  8399. BIT_MASK_PKT_LIFTIME_BEBK_8197F)
  8400. #define BIT_SET_PKT_LIFTIME_BEBK_8197F(x, v) \
  8401. (BIT_CLEAR_PKT_LIFTIME_BEBK_8197F(x) | BIT_PKT_LIFTIME_BEBK_8197F(v))
  8402. #define BIT_SHIFT_PKT_LIFTIME_VOVI_8197F 0
  8403. #define BIT_MASK_PKT_LIFTIME_VOVI_8197F 0xffff
  8404. #define BIT_PKT_LIFTIME_VOVI_8197F(x) \
  8405. (((x) & BIT_MASK_PKT_LIFTIME_VOVI_8197F) \
  8406. << BIT_SHIFT_PKT_LIFTIME_VOVI_8197F)
  8407. #define BITS_PKT_LIFTIME_VOVI_8197F \
  8408. (BIT_MASK_PKT_LIFTIME_VOVI_8197F << BIT_SHIFT_PKT_LIFTIME_VOVI_8197F)
  8409. #define BIT_CLEAR_PKT_LIFTIME_VOVI_8197F(x) \
  8410. ((x) & (~BITS_PKT_LIFTIME_VOVI_8197F))
  8411. #define BIT_GET_PKT_LIFTIME_VOVI_8197F(x) \
  8412. (((x) >> BIT_SHIFT_PKT_LIFTIME_VOVI_8197F) & \
  8413. BIT_MASK_PKT_LIFTIME_VOVI_8197F)
  8414. #define BIT_SET_PKT_LIFTIME_VOVI_8197F(x, v) \
  8415. (BIT_CLEAR_PKT_LIFTIME_VOVI_8197F(x) | BIT_PKT_LIFTIME_VOVI_8197F(v))
  8416. /* 2 REG_STBC_SETTING_8197F */
  8417. #define BIT_SHIFT_CDEND_TXTIME_L_8197F 4
  8418. #define BIT_MASK_CDEND_TXTIME_L_8197F 0xf
  8419. #define BIT_CDEND_TXTIME_L_8197F(x) \
  8420. (((x) & BIT_MASK_CDEND_TXTIME_L_8197F) \
  8421. << BIT_SHIFT_CDEND_TXTIME_L_8197F)
  8422. #define BITS_CDEND_TXTIME_L_8197F \
  8423. (BIT_MASK_CDEND_TXTIME_L_8197F << BIT_SHIFT_CDEND_TXTIME_L_8197F)
  8424. #define BIT_CLEAR_CDEND_TXTIME_L_8197F(x) ((x) & (~BITS_CDEND_TXTIME_L_8197F))
  8425. #define BIT_GET_CDEND_TXTIME_L_8197F(x) \
  8426. (((x) >> BIT_SHIFT_CDEND_TXTIME_L_8197F) & \
  8427. BIT_MASK_CDEND_TXTIME_L_8197F)
  8428. #define BIT_SET_CDEND_TXTIME_L_8197F(x, v) \
  8429. (BIT_CLEAR_CDEND_TXTIME_L_8197F(x) | BIT_CDEND_TXTIME_L_8197F(v))
  8430. #define BIT_SHIFT_NESS_8197F 2
  8431. #define BIT_MASK_NESS_8197F 0x3
  8432. #define BIT_NESS_8197F(x) (((x) & BIT_MASK_NESS_8197F) << BIT_SHIFT_NESS_8197F)
  8433. #define BITS_NESS_8197F (BIT_MASK_NESS_8197F << BIT_SHIFT_NESS_8197F)
  8434. #define BIT_CLEAR_NESS_8197F(x) ((x) & (~BITS_NESS_8197F))
  8435. #define BIT_GET_NESS_8197F(x) \
  8436. (((x) >> BIT_SHIFT_NESS_8197F) & BIT_MASK_NESS_8197F)
  8437. #define BIT_SET_NESS_8197F(x, v) (BIT_CLEAR_NESS_8197F(x) | BIT_NESS_8197F(v))
  8438. #define BIT_SHIFT_STBC_CFEND_8197F 0
  8439. #define BIT_MASK_STBC_CFEND_8197F 0x3
  8440. #define BIT_STBC_CFEND_8197F(x) \
  8441. (((x) & BIT_MASK_STBC_CFEND_8197F) << BIT_SHIFT_STBC_CFEND_8197F)
  8442. #define BITS_STBC_CFEND_8197F \
  8443. (BIT_MASK_STBC_CFEND_8197F << BIT_SHIFT_STBC_CFEND_8197F)
  8444. #define BIT_CLEAR_STBC_CFEND_8197F(x) ((x) & (~BITS_STBC_CFEND_8197F))
  8445. #define BIT_GET_STBC_CFEND_8197F(x) \
  8446. (((x) >> BIT_SHIFT_STBC_CFEND_8197F) & BIT_MASK_STBC_CFEND_8197F)
  8447. #define BIT_SET_STBC_CFEND_8197F(x, v) \
  8448. (BIT_CLEAR_STBC_CFEND_8197F(x) | BIT_STBC_CFEND_8197F(v))
  8449. /* 2 REG_STBC_SETTING2_8197F */
  8450. #define BIT_SHIFT_CDEND_TXTIME_H_8197F 0
  8451. #define BIT_MASK_CDEND_TXTIME_H_8197F 0x1f
  8452. #define BIT_CDEND_TXTIME_H_8197F(x) \
  8453. (((x) & BIT_MASK_CDEND_TXTIME_H_8197F) \
  8454. << BIT_SHIFT_CDEND_TXTIME_H_8197F)
  8455. #define BITS_CDEND_TXTIME_H_8197F \
  8456. (BIT_MASK_CDEND_TXTIME_H_8197F << BIT_SHIFT_CDEND_TXTIME_H_8197F)
  8457. #define BIT_CLEAR_CDEND_TXTIME_H_8197F(x) ((x) & (~BITS_CDEND_TXTIME_H_8197F))
  8458. #define BIT_GET_CDEND_TXTIME_H_8197F(x) \
  8459. (((x) >> BIT_SHIFT_CDEND_TXTIME_H_8197F) & \
  8460. BIT_MASK_CDEND_TXTIME_H_8197F)
  8461. #define BIT_SET_CDEND_TXTIME_H_8197F(x, v) \
  8462. (BIT_CLEAR_CDEND_TXTIME_H_8197F(x) | BIT_CDEND_TXTIME_H_8197F(v))
  8463. /* 2 REG_QUEUE_CTRL_8197F */
  8464. #define BIT_PTA_EDCCA_EN_8197F BIT(5)
  8465. #define BIT_PTA_WL_TX_EN_8197F BIT(4)
  8466. #define BIT_R_USE_DATA_BW_8197F BIT(3)
  8467. #define BIT_TRI_PKT_INT_MODE1_8197F BIT(2)
  8468. #define BIT_TRI_PKT_INT_MODE0_8197F BIT(1)
  8469. #define BIT_ACQ_MODE_SEL_8197F BIT(0)
  8470. /* 2 REG_SINGLE_AMPDU_CTRL_8197F */
  8471. #define BIT_EN_SINGLE_APMDU_8197F BIT(7)
  8472. /* 2 REG_PROT_MODE_CTRL_8197F */
  8473. #define BIT_SHIFT_RTS_MAX_AGG_NUM_8197F 24
  8474. #define BIT_MASK_RTS_MAX_AGG_NUM_8197F 0x3f
  8475. #define BIT_RTS_MAX_AGG_NUM_8197F(x) \
  8476. (((x) & BIT_MASK_RTS_MAX_AGG_NUM_8197F) \
  8477. << BIT_SHIFT_RTS_MAX_AGG_NUM_8197F)
  8478. #define BITS_RTS_MAX_AGG_NUM_8197F \
  8479. (BIT_MASK_RTS_MAX_AGG_NUM_8197F << BIT_SHIFT_RTS_MAX_AGG_NUM_8197F)
  8480. #define BIT_CLEAR_RTS_MAX_AGG_NUM_8197F(x) ((x) & (~BITS_RTS_MAX_AGG_NUM_8197F))
  8481. #define BIT_GET_RTS_MAX_AGG_NUM_8197F(x) \
  8482. (((x) >> BIT_SHIFT_RTS_MAX_AGG_NUM_8197F) & \
  8483. BIT_MASK_RTS_MAX_AGG_NUM_8197F)
  8484. #define BIT_SET_RTS_MAX_AGG_NUM_8197F(x, v) \
  8485. (BIT_CLEAR_RTS_MAX_AGG_NUM_8197F(x) | BIT_RTS_MAX_AGG_NUM_8197F(v))
  8486. #define BIT_SHIFT_MAX_AGG_NUM_8197F 16
  8487. #define BIT_MASK_MAX_AGG_NUM_8197F 0x3f
  8488. #define BIT_MAX_AGG_NUM_8197F(x) \
  8489. (((x) & BIT_MASK_MAX_AGG_NUM_8197F) << BIT_SHIFT_MAX_AGG_NUM_8197F)
  8490. #define BITS_MAX_AGG_NUM_8197F \
  8491. (BIT_MASK_MAX_AGG_NUM_8197F << BIT_SHIFT_MAX_AGG_NUM_8197F)
  8492. #define BIT_CLEAR_MAX_AGG_NUM_8197F(x) ((x) & (~BITS_MAX_AGG_NUM_8197F))
  8493. #define BIT_GET_MAX_AGG_NUM_8197F(x) \
  8494. (((x) >> BIT_SHIFT_MAX_AGG_NUM_8197F) & BIT_MASK_MAX_AGG_NUM_8197F)
  8495. #define BIT_SET_MAX_AGG_NUM_8197F(x, v) \
  8496. (BIT_CLEAR_MAX_AGG_NUM_8197F(x) | BIT_MAX_AGG_NUM_8197F(v))
  8497. #define BIT_SHIFT_RTS_TXTIME_TH_8197F 8
  8498. #define BIT_MASK_RTS_TXTIME_TH_8197F 0xff
  8499. #define BIT_RTS_TXTIME_TH_8197F(x) \
  8500. (((x) & BIT_MASK_RTS_TXTIME_TH_8197F) << BIT_SHIFT_RTS_TXTIME_TH_8197F)
  8501. #define BITS_RTS_TXTIME_TH_8197F \
  8502. (BIT_MASK_RTS_TXTIME_TH_8197F << BIT_SHIFT_RTS_TXTIME_TH_8197F)
  8503. #define BIT_CLEAR_RTS_TXTIME_TH_8197F(x) ((x) & (~BITS_RTS_TXTIME_TH_8197F))
  8504. #define BIT_GET_RTS_TXTIME_TH_8197F(x) \
  8505. (((x) >> BIT_SHIFT_RTS_TXTIME_TH_8197F) & BIT_MASK_RTS_TXTIME_TH_8197F)
  8506. #define BIT_SET_RTS_TXTIME_TH_8197F(x, v) \
  8507. (BIT_CLEAR_RTS_TXTIME_TH_8197F(x) | BIT_RTS_TXTIME_TH_8197F(v))
  8508. #define BIT_SHIFT_RTS_LEN_TH_8197F 0
  8509. #define BIT_MASK_RTS_LEN_TH_8197F 0xff
  8510. #define BIT_RTS_LEN_TH_8197F(x) \
  8511. (((x) & BIT_MASK_RTS_LEN_TH_8197F) << BIT_SHIFT_RTS_LEN_TH_8197F)
  8512. #define BITS_RTS_LEN_TH_8197F \
  8513. (BIT_MASK_RTS_LEN_TH_8197F << BIT_SHIFT_RTS_LEN_TH_8197F)
  8514. #define BIT_CLEAR_RTS_LEN_TH_8197F(x) ((x) & (~BITS_RTS_LEN_TH_8197F))
  8515. #define BIT_GET_RTS_LEN_TH_8197F(x) \
  8516. (((x) >> BIT_SHIFT_RTS_LEN_TH_8197F) & BIT_MASK_RTS_LEN_TH_8197F)
  8517. #define BIT_SET_RTS_LEN_TH_8197F(x, v) \
  8518. (BIT_CLEAR_RTS_LEN_TH_8197F(x) | BIT_RTS_LEN_TH_8197F(v))
  8519. /* 2 REG_BAR_MODE_CTRL_8197F */
  8520. #define BIT_SHIFT_BAR_RTY_LMT_8197F 16
  8521. #define BIT_MASK_BAR_RTY_LMT_8197F 0x3
  8522. #define BIT_BAR_RTY_LMT_8197F(x) \
  8523. (((x) & BIT_MASK_BAR_RTY_LMT_8197F) << BIT_SHIFT_BAR_RTY_LMT_8197F)
  8524. #define BITS_BAR_RTY_LMT_8197F \
  8525. (BIT_MASK_BAR_RTY_LMT_8197F << BIT_SHIFT_BAR_RTY_LMT_8197F)
  8526. #define BIT_CLEAR_BAR_RTY_LMT_8197F(x) ((x) & (~BITS_BAR_RTY_LMT_8197F))
  8527. #define BIT_GET_BAR_RTY_LMT_8197F(x) \
  8528. (((x) >> BIT_SHIFT_BAR_RTY_LMT_8197F) & BIT_MASK_BAR_RTY_LMT_8197F)
  8529. #define BIT_SET_BAR_RTY_LMT_8197F(x, v) \
  8530. (BIT_CLEAR_BAR_RTY_LMT_8197F(x) | BIT_BAR_RTY_LMT_8197F(v))
  8531. #define BIT_SHIFT_BAR_PKT_TXTIME_TH_8197F 8
  8532. #define BIT_MASK_BAR_PKT_TXTIME_TH_8197F 0xff
  8533. #define BIT_BAR_PKT_TXTIME_TH_8197F(x) \
  8534. (((x) & BIT_MASK_BAR_PKT_TXTIME_TH_8197F) \
  8535. << BIT_SHIFT_BAR_PKT_TXTIME_TH_8197F)
  8536. #define BITS_BAR_PKT_TXTIME_TH_8197F \
  8537. (BIT_MASK_BAR_PKT_TXTIME_TH_8197F << BIT_SHIFT_BAR_PKT_TXTIME_TH_8197F)
  8538. #define BIT_CLEAR_BAR_PKT_TXTIME_TH_8197F(x) \
  8539. ((x) & (~BITS_BAR_PKT_TXTIME_TH_8197F))
  8540. #define BIT_GET_BAR_PKT_TXTIME_TH_8197F(x) \
  8541. (((x) >> BIT_SHIFT_BAR_PKT_TXTIME_TH_8197F) & \
  8542. BIT_MASK_BAR_PKT_TXTIME_TH_8197F)
  8543. #define BIT_SET_BAR_PKT_TXTIME_TH_8197F(x, v) \
  8544. (BIT_CLEAR_BAR_PKT_TXTIME_TH_8197F(x) | BIT_BAR_PKT_TXTIME_TH_8197F(v))
  8545. #define BIT_BAR_EN_V1_8197F BIT(6)
  8546. #define BIT_SHIFT_BAR_PKTNUM_TH_V1_8197F 0
  8547. #define BIT_MASK_BAR_PKTNUM_TH_V1_8197F 0x3f
  8548. #define BIT_BAR_PKTNUM_TH_V1_8197F(x) \
  8549. (((x) & BIT_MASK_BAR_PKTNUM_TH_V1_8197F) \
  8550. << BIT_SHIFT_BAR_PKTNUM_TH_V1_8197F)
  8551. #define BITS_BAR_PKTNUM_TH_V1_8197F \
  8552. (BIT_MASK_BAR_PKTNUM_TH_V1_8197F << BIT_SHIFT_BAR_PKTNUM_TH_V1_8197F)
  8553. #define BIT_CLEAR_BAR_PKTNUM_TH_V1_8197F(x) \
  8554. ((x) & (~BITS_BAR_PKTNUM_TH_V1_8197F))
  8555. #define BIT_GET_BAR_PKTNUM_TH_V1_8197F(x) \
  8556. (((x) >> BIT_SHIFT_BAR_PKTNUM_TH_V1_8197F) & \
  8557. BIT_MASK_BAR_PKTNUM_TH_V1_8197F)
  8558. #define BIT_SET_BAR_PKTNUM_TH_V1_8197F(x, v) \
  8559. (BIT_CLEAR_BAR_PKTNUM_TH_V1_8197F(x) | BIT_BAR_PKTNUM_TH_V1_8197F(v))
  8560. /* 2 REG_RA_TRY_RATE_AGG_LMT_8197F */
  8561. #define BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8197F 0
  8562. #define BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8197F 0x3f
  8563. #define BIT_RA_TRY_RATE_AGG_LMT_V1_8197F(x) \
  8564. (((x) & BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8197F) \
  8565. << BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8197F)
  8566. #define BITS_RA_TRY_RATE_AGG_LMT_V1_8197F \
  8567. (BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8197F \
  8568. << BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8197F)
  8569. #define BIT_CLEAR_RA_TRY_RATE_AGG_LMT_V1_8197F(x) \
  8570. ((x) & (~BITS_RA_TRY_RATE_AGG_LMT_V1_8197F))
  8571. #define BIT_GET_RA_TRY_RATE_AGG_LMT_V1_8197F(x) \
  8572. (((x) >> BIT_SHIFT_RA_TRY_RATE_AGG_LMT_V1_8197F) & \
  8573. BIT_MASK_RA_TRY_RATE_AGG_LMT_V1_8197F)
  8574. #define BIT_SET_RA_TRY_RATE_AGG_LMT_V1_8197F(x, v) \
  8575. (BIT_CLEAR_RA_TRY_RATE_AGG_LMT_V1_8197F(x) | \
  8576. BIT_RA_TRY_RATE_AGG_LMT_V1_8197F(v))
  8577. /* 2 REG_MACID_SLEEP2_8197F */
  8578. #define BIT_SHIFT_MACID95_64PKTSLEEP_8197F 0
  8579. #define BIT_MASK_MACID95_64PKTSLEEP_8197F 0xffffffffL
  8580. #define BIT_MACID95_64PKTSLEEP_8197F(x) \
  8581. (((x) & BIT_MASK_MACID95_64PKTSLEEP_8197F) \
  8582. << BIT_SHIFT_MACID95_64PKTSLEEP_8197F)
  8583. #define BITS_MACID95_64PKTSLEEP_8197F \
  8584. (BIT_MASK_MACID95_64PKTSLEEP_8197F \
  8585. << BIT_SHIFT_MACID95_64PKTSLEEP_8197F)
  8586. #define BIT_CLEAR_MACID95_64PKTSLEEP_8197F(x) \
  8587. ((x) & (~BITS_MACID95_64PKTSLEEP_8197F))
  8588. #define BIT_GET_MACID95_64PKTSLEEP_8197F(x) \
  8589. (((x) >> BIT_SHIFT_MACID95_64PKTSLEEP_8197F) & \
  8590. BIT_MASK_MACID95_64PKTSLEEP_8197F)
  8591. #define BIT_SET_MACID95_64PKTSLEEP_8197F(x, v) \
  8592. (BIT_CLEAR_MACID95_64PKTSLEEP_8197F(x) | \
  8593. BIT_MACID95_64PKTSLEEP_8197F(v))
  8594. /* 2 REG_MACID_SLEEP_8197F */
  8595. #define BIT_SHIFT_MACID31_0_PKTSLEEP_8197F 0
  8596. #define BIT_MASK_MACID31_0_PKTSLEEP_8197F 0xffffffffL
  8597. #define BIT_MACID31_0_PKTSLEEP_8197F(x) \
  8598. (((x) & BIT_MASK_MACID31_0_PKTSLEEP_8197F) \
  8599. << BIT_SHIFT_MACID31_0_PKTSLEEP_8197F)
  8600. #define BITS_MACID31_0_PKTSLEEP_8197F \
  8601. (BIT_MASK_MACID31_0_PKTSLEEP_8197F \
  8602. << BIT_SHIFT_MACID31_0_PKTSLEEP_8197F)
  8603. #define BIT_CLEAR_MACID31_0_PKTSLEEP_8197F(x) \
  8604. ((x) & (~BITS_MACID31_0_PKTSLEEP_8197F))
  8605. #define BIT_GET_MACID31_0_PKTSLEEP_8197F(x) \
  8606. (((x) >> BIT_SHIFT_MACID31_0_PKTSLEEP_8197F) & \
  8607. BIT_MASK_MACID31_0_PKTSLEEP_8197F)
  8608. #define BIT_SET_MACID31_0_PKTSLEEP_8197F(x, v) \
  8609. (BIT_CLEAR_MACID31_0_PKTSLEEP_8197F(x) | \
  8610. BIT_MACID31_0_PKTSLEEP_8197F(v))
  8611. /* 2 REG_HW_SEQ0_8197F */
  8612. #define BIT_SHIFT_HW_SSN_SEQ0_8197F 0
  8613. #define BIT_MASK_HW_SSN_SEQ0_8197F 0xfff
  8614. #define BIT_HW_SSN_SEQ0_8197F(x) \
  8615. (((x) & BIT_MASK_HW_SSN_SEQ0_8197F) << BIT_SHIFT_HW_SSN_SEQ0_8197F)
  8616. #define BITS_HW_SSN_SEQ0_8197F \
  8617. (BIT_MASK_HW_SSN_SEQ0_8197F << BIT_SHIFT_HW_SSN_SEQ0_8197F)
  8618. #define BIT_CLEAR_HW_SSN_SEQ0_8197F(x) ((x) & (~BITS_HW_SSN_SEQ0_8197F))
  8619. #define BIT_GET_HW_SSN_SEQ0_8197F(x) \
  8620. (((x) >> BIT_SHIFT_HW_SSN_SEQ0_8197F) & BIT_MASK_HW_SSN_SEQ0_8197F)
  8621. #define BIT_SET_HW_SSN_SEQ0_8197F(x, v) \
  8622. (BIT_CLEAR_HW_SSN_SEQ0_8197F(x) | BIT_HW_SSN_SEQ0_8197F(v))
  8623. /* 2 REG_HW_SEQ1_8197F */
  8624. #define BIT_SHIFT_HW_SSN_SEQ1_8197F 0
  8625. #define BIT_MASK_HW_SSN_SEQ1_8197F 0xfff
  8626. #define BIT_HW_SSN_SEQ1_8197F(x) \
  8627. (((x) & BIT_MASK_HW_SSN_SEQ1_8197F) << BIT_SHIFT_HW_SSN_SEQ1_8197F)
  8628. #define BITS_HW_SSN_SEQ1_8197F \
  8629. (BIT_MASK_HW_SSN_SEQ1_8197F << BIT_SHIFT_HW_SSN_SEQ1_8197F)
  8630. #define BIT_CLEAR_HW_SSN_SEQ1_8197F(x) ((x) & (~BITS_HW_SSN_SEQ1_8197F))
  8631. #define BIT_GET_HW_SSN_SEQ1_8197F(x) \
  8632. (((x) >> BIT_SHIFT_HW_SSN_SEQ1_8197F) & BIT_MASK_HW_SSN_SEQ1_8197F)
  8633. #define BIT_SET_HW_SSN_SEQ1_8197F(x, v) \
  8634. (BIT_CLEAR_HW_SSN_SEQ1_8197F(x) | BIT_HW_SSN_SEQ1_8197F(v))
  8635. /* 2 REG_HW_SEQ2_8197F */
  8636. #define BIT_SHIFT_HW_SSN_SEQ2_8197F 0
  8637. #define BIT_MASK_HW_SSN_SEQ2_8197F 0xfff
  8638. #define BIT_HW_SSN_SEQ2_8197F(x) \
  8639. (((x) & BIT_MASK_HW_SSN_SEQ2_8197F) << BIT_SHIFT_HW_SSN_SEQ2_8197F)
  8640. #define BITS_HW_SSN_SEQ2_8197F \
  8641. (BIT_MASK_HW_SSN_SEQ2_8197F << BIT_SHIFT_HW_SSN_SEQ2_8197F)
  8642. #define BIT_CLEAR_HW_SSN_SEQ2_8197F(x) ((x) & (~BITS_HW_SSN_SEQ2_8197F))
  8643. #define BIT_GET_HW_SSN_SEQ2_8197F(x) \
  8644. (((x) >> BIT_SHIFT_HW_SSN_SEQ2_8197F) & BIT_MASK_HW_SSN_SEQ2_8197F)
  8645. #define BIT_SET_HW_SSN_SEQ2_8197F(x, v) \
  8646. (BIT_CLEAR_HW_SSN_SEQ2_8197F(x) | BIT_HW_SSN_SEQ2_8197F(v))
  8647. /* 2 REG_HW_SEQ3_8197F */
  8648. #define BIT_SHIFT_CSI_HWSSN_SEL_8197F 12
  8649. #define BIT_MASK_CSI_HWSSN_SEL_8197F 0x3
  8650. #define BIT_CSI_HWSSN_SEL_8197F(x) \
  8651. (((x) & BIT_MASK_CSI_HWSSN_SEL_8197F) << BIT_SHIFT_CSI_HWSSN_SEL_8197F)
  8652. #define BITS_CSI_HWSSN_SEL_8197F \
  8653. (BIT_MASK_CSI_HWSSN_SEL_8197F << BIT_SHIFT_CSI_HWSSN_SEL_8197F)
  8654. #define BIT_CLEAR_CSI_HWSSN_SEL_8197F(x) ((x) & (~BITS_CSI_HWSSN_SEL_8197F))
  8655. #define BIT_GET_CSI_HWSSN_SEL_8197F(x) \
  8656. (((x) >> BIT_SHIFT_CSI_HWSSN_SEL_8197F) & BIT_MASK_CSI_HWSSN_SEL_8197F)
  8657. #define BIT_SET_CSI_HWSSN_SEL_8197F(x, v) \
  8658. (BIT_CLEAR_CSI_HWSSN_SEL_8197F(x) | BIT_CSI_HWSSN_SEL_8197F(v))
  8659. #define BIT_SHIFT_HW_SSN_SEQ3_8197F 0
  8660. #define BIT_MASK_HW_SSN_SEQ3_8197F 0xfff
  8661. #define BIT_HW_SSN_SEQ3_8197F(x) \
  8662. (((x) & BIT_MASK_HW_SSN_SEQ3_8197F) << BIT_SHIFT_HW_SSN_SEQ3_8197F)
  8663. #define BITS_HW_SSN_SEQ3_8197F \
  8664. (BIT_MASK_HW_SSN_SEQ3_8197F << BIT_SHIFT_HW_SSN_SEQ3_8197F)
  8665. #define BIT_CLEAR_HW_SSN_SEQ3_8197F(x) ((x) & (~BITS_HW_SSN_SEQ3_8197F))
  8666. #define BIT_GET_HW_SSN_SEQ3_8197F(x) \
  8667. (((x) >> BIT_SHIFT_HW_SSN_SEQ3_8197F) & BIT_MASK_HW_SSN_SEQ3_8197F)
  8668. #define BIT_SET_HW_SSN_SEQ3_8197F(x, v) \
  8669. (BIT_CLEAR_HW_SSN_SEQ3_8197F(x) | BIT_HW_SSN_SEQ3_8197F(v))
  8670. /* 2 REG_NULL_PKT_STATUS_V1_8197F */
  8671. #define BIT_SHIFT_PTCL_TOTAL_PG_V1_8197F 2
  8672. #define BIT_MASK_PTCL_TOTAL_PG_V1_8197F 0x1fff
  8673. #define BIT_PTCL_TOTAL_PG_V1_8197F(x) \
  8674. (((x) & BIT_MASK_PTCL_TOTAL_PG_V1_8197F) \
  8675. << BIT_SHIFT_PTCL_TOTAL_PG_V1_8197F)
  8676. #define BITS_PTCL_TOTAL_PG_V1_8197F \
  8677. (BIT_MASK_PTCL_TOTAL_PG_V1_8197F << BIT_SHIFT_PTCL_TOTAL_PG_V1_8197F)
  8678. #define BIT_CLEAR_PTCL_TOTAL_PG_V1_8197F(x) \
  8679. ((x) & (~BITS_PTCL_TOTAL_PG_V1_8197F))
  8680. #define BIT_GET_PTCL_TOTAL_PG_V1_8197F(x) \
  8681. (((x) >> BIT_SHIFT_PTCL_TOTAL_PG_V1_8197F) & \
  8682. BIT_MASK_PTCL_TOTAL_PG_V1_8197F)
  8683. #define BIT_SET_PTCL_TOTAL_PG_V1_8197F(x, v) \
  8684. (BIT_CLEAR_PTCL_TOTAL_PG_V1_8197F(x) | BIT_PTCL_TOTAL_PG_V1_8197F(v))
  8685. #define BIT_TX_NULL_1_8197F BIT(1)
  8686. #define BIT_TX_NULL_0_8197F BIT(0)
  8687. /* 2 REG_PTCL_ERR_STATUS_8197F */
  8688. #define BIT_PTCL_RATE_TABLE_INVALID_8197F BIT(7)
  8689. #define BIT_FTM_T2R_ERROR_8197F BIT(6)
  8690. #define BIT_PTCL_ERR0_8197F BIT(5)
  8691. #define BIT_PTCL_ERR1_8197F BIT(4)
  8692. #define BIT_PTCL_ERR2_8197F BIT(3)
  8693. #define BIT_PTCL_ERR3_8197F BIT(2)
  8694. #define BIT_PTCL_ERR4_8197F BIT(1)
  8695. #define BIT_PTCL_ERR5_8197F BIT(0)
  8696. /* 2 REG_NULL_PKT_STATUS_EXTEND_8197F */
  8697. #define BIT_CLI3_TX_NULL_1_8197F BIT(7)
  8698. #define BIT_CLI3_TX_NULL_0_8197F BIT(6)
  8699. #define BIT_CLI2_TX_NULL_1_8197F BIT(5)
  8700. #define BIT_CLI2_TX_NULL_0_8197F BIT(4)
  8701. #define BIT_CLI1_TX_NULL_1_8197F BIT(3)
  8702. #define BIT_CLI1_TX_NULL_0_8197F BIT(2)
  8703. #define BIT_CLI0_TX_NULL_1_8197F BIT(1)
  8704. #define BIT_CLI0_TX_NULL_0_8197F BIT(0)
  8705. /* 2 REG_VIDEO_ENHANCEMENT_FUN_8197F */
  8706. #define BIT_VIDEO_JUST_DROP_8197F BIT(1)
  8707. #define BIT_VIDEO_ENHANCEMENT_FUN_EN_8197F BIT(0)
  8708. /* 2 REG_BT_POLLUTE_PKT_CNT_8197F */
  8709. #define BIT_SHIFT_BT_POLLUTE_PKT_CNT_8197F 0
  8710. #define BIT_MASK_BT_POLLUTE_PKT_CNT_8197F 0xffff
  8711. #define BIT_BT_POLLUTE_PKT_CNT_8197F(x) \
  8712. (((x) & BIT_MASK_BT_POLLUTE_PKT_CNT_8197F) \
  8713. << BIT_SHIFT_BT_POLLUTE_PKT_CNT_8197F)
  8714. #define BITS_BT_POLLUTE_PKT_CNT_8197F \
  8715. (BIT_MASK_BT_POLLUTE_PKT_CNT_8197F \
  8716. << BIT_SHIFT_BT_POLLUTE_PKT_CNT_8197F)
  8717. #define BIT_CLEAR_BT_POLLUTE_PKT_CNT_8197F(x) \
  8718. ((x) & (~BITS_BT_POLLUTE_PKT_CNT_8197F))
  8719. #define BIT_GET_BT_POLLUTE_PKT_CNT_8197F(x) \
  8720. (((x) >> BIT_SHIFT_BT_POLLUTE_PKT_CNT_8197F) & \
  8721. BIT_MASK_BT_POLLUTE_PKT_CNT_8197F)
  8722. #define BIT_SET_BT_POLLUTE_PKT_CNT_8197F(x, v) \
  8723. (BIT_CLEAR_BT_POLLUTE_PKT_CNT_8197F(x) | \
  8724. BIT_BT_POLLUTE_PKT_CNT_8197F(v))
  8725. /* 2 REG_NOT_VALID_8197F */
  8726. /* 2 REG_PTCL_DBG_8197F */
  8727. #define BIT_SHIFT_PTCL_DBG_8197F 0
  8728. #define BIT_MASK_PTCL_DBG_8197F 0xffffffffL
  8729. #define BIT_PTCL_DBG_8197F(x) \
  8730. (((x) & BIT_MASK_PTCL_DBG_8197F) << BIT_SHIFT_PTCL_DBG_8197F)
  8731. #define BITS_PTCL_DBG_8197F \
  8732. (BIT_MASK_PTCL_DBG_8197F << BIT_SHIFT_PTCL_DBG_8197F)
  8733. #define BIT_CLEAR_PTCL_DBG_8197F(x) ((x) & (~BITS_PTCL_DBG_8197F))
  8734. #define BIT_GET_PTCL_DBG_8197F(x) \
  8735. (((x) >> BIT_SHIFT_PTCL_DBG_8197F) & BIT_MASK_PTCL_DBG_8197F)
  8736. #define BIT_SET_PTCL_DBG_8197F(x, v) \
  8737. (BIT_CLEAR_PTCL_DBG_8197F(x) | BIT_PTCL_DBG_8197F(v))
  8738. /* 2 REG_TXOP_EXTRA_CTRL_8197F */
  8739. #define BIT_TXOP_EFFICIENCY_EN_8197F BIT(0)
  8740. /* 2 REG_NOT_VALID_8197F */
  8741. /* 2 REG_CPUMGQ_TIMER_CTRL2_8197F */
  8742. #define BIT_SHIFT_TRI_HEAD_ADDR_8197F 16
  8743. #define BIT_MASK_TRI_HEAD_ADDR_8197F 0xfff
  8744. #define BIT_TRI_HEAD_ADDR_8197F(x) \
  8745. (((x) & BIT_MASK_TRI_HEAD_ADDR_8197F) << BIT_SHIFT_TRI_HEAD_ADDR_8197F)
  8746. #define BITS_TRI_HEAD_ADDR_8197F \
  8747. (BIT_MASK_TRI_HEAD_ADDR_8197F << BIT_SHIFT_TRI_HEAD_ADDR_8197F)
  8748. #define BIT_CLEAR_TRI_HEAD_ADDR_8197F(x) ((x) & (~BITS_TRI_HEAD_ADDR_8197F))
  8749. #define BIT_GET_TRI_HEAD_ADDR_8197F(x) \
  8750. (((x) >> BIT_SHIFT_TRI_HEAD_ADDR_8197F) & BIT_MASK_TRI_HEAD_ADDR_8197F)
  8751. #define BIT_SET_TRI_HEAD_ADDR_8197F(x, v) \
  8752. (BIT_CLEAR_TRI_HEAD_ADDR_8197F(x) | BIT_TRI_HEAD_ADDR_8197F(v))
  8753. #define BIT_DROP_TH_EN_8197F BIT(8)
  8754. #define BIT_SHIFT_DROP_TH_8197F 0
  8755. #define BIT_MASK_DROP_TH_8197F 0xff
  8756. #define BIT_DROP_TH_8197F(x) \
  8757. (((x) & BIT_MASK_DROP_TH_8197F) << BIT_SHIFT_DROP_TH_8197F)
  8758. #define BITS_DROP_TH_8197F (BIT_MASK_DROP_TH_8197F << BIT_SHIFT_DROP_TH_8197F)
  8759. #define BIT_CLEAR_DROP_TH_8197F(x) ((x) & (~BITS_DROP_TH_8197F))
  8760. #define BIT_GET_DROP_TH_8197F(x) \
  8761. (((x) >> BIT_SHIFT_DROP_TH_8197F) & BIT_MASK_DROP_TH_8197F)
  8762. #define BIT_SET_DROP_TH_8197F(x, v) \
  8763. (BIT_CLEAR_DROP_TH_8197F(x) | BIT_DROP_TH_8197F(v))
  8764. /* 2 REG_NOT_VALID_8197F */
  8765. /* 2 REG_DUMMY_PAGE4_8197F */
  8766. #define BIT_MOREDATA_CTRL2_EN_V2_8197F BIT(19)
  8767. #define BIT_MOREDATA_CTRL1_EN_V2_8197F BIT(18)
  8768. #define BIT_PKTIN_MOREDATA_REPLACE_ENABLE_8197F BIT(16)
  8769. /* 2 REG_NOT_VALID_8197F */
  8770. /* 2 REG_Q0_Q1_INFO_8197F */
  8771. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8197F BIT(31)
  8772. #define BIT_SHIFT_GTAB_ID_8197F 28
  8773. #define BIT_MASK_GTAB_ID_8197F 0x7
  8774. #define BIT_GTAB_ID_8197F(x) \
  8775. (((x) & BIT_MASK_GTAB_ID_8197F) << BIT_SHIFT_GTAB_ID_8197F)
  8776. #define BITS_GTAB_ID_8197F (BIT_MASK_GTAB_ID_8197F << BIT_SHIFT_GTAB_ID_8197F)
  8777. #define BIT_CLEAR_GTAB_ID_8197F(x) ((x) & (~BITS_GTAB_ID_8197F))
  8778. #define BIT_GET_GTAB_ID_8197F(x) \
  8779. (((x) >> BIT_SHIFT_GTAB_ID_8197F) & BIT_MASK_GTAB_ID_8197F)
  8780. #define BIT_SET_GTAB_ID_8197F(x, v) \
  8781. (BIT_CLEAR_GTAB_ID_8197F(x) | BIT_GTAB_ID_8197F(v))
  8782. #define BIT_SHIFT_AC1_PKT_INFO_8197F 16
  8783. #define BIT_MASK_AC1_PKT_INFO_8197F 0xfff
  8784. #define BIT_AC1_PKT_INFO_8197F(x) \
  8785. (((x) & BIT_MASK_AC1_PKT_INFO_8197F) << BIT_SHIFT_AC1_PKT_INFO_8197F)
  8786. #define BITS_AC1_PKT_INFO_8197F \
  8787. (BIT_MASK_AC1_PKT_INFO_8197F << BIT_SHIFT_AC1_PKT_INFO_8197F)
  8788. #define BIT_CLEAR_AC1_PKT_INFO_8197F(x) ((x) & (~BITS_AC1_PKT_INFO_8197F))
  8789. #define BIT_GET_AC1_PKT_INFO_8197F(x) \
  8790. (((x) >> BIT_SHIFT_AC1_PKT_INFO_8197F) & BIT_MASK_AC1_PKT_INFO_8197F)
  8791. #define BIT_SET_AC1_PKT_INFO_8197F(x, v) \
  8792. (BIT_CLEAR_AC1_PKT_INFO_8197F(x) | BIT_AC1_PKT_INFO_8197F(v))
  8793. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8197F BIT(15)
  8794. #define BIT_SHIFT_GTAB_ID_V1_8197F 12
  8795. #define BIT_MASK_GTAB_ID_V1_8197F 0x7
  8796. #define BIT_GTAB_ID_V1_8197F(x) \
  8797. (((x) & BIT_MASK_GTAB_ID_V1_8197F) << BIT_SHIFT_GTAB_ID_V1_8197F)
  8798. #define BITS_GTAB_ID_V1_8197F \
  8799. (BIT_MASK_GTAB_ID_V1_8197F << BIT_SHIFT_GTAB_ID_V1_8197F)
  8800. #define BIT_CLEAR_GTAB_ID_V1_8197F(x) ((x) & (~BITS_GTAB_ID_V1_8197F))
  8801. #define BIT_GET_GTAB_ID_V1_8197F(x) \
  8802. (((x) >> BIT_SHIFT_GTAB_ID_V1_8197F) & BIT_MASK_GTAB_ID_V1_8197F)
  8803. #define BIT_SET_GTAB_ID_V1_8197F(x, v) \
  8804. (BIT_CLEAR_GTAB_ID_V1_8197F(x) | BIT_GTAB_ID_V1_8197F(v))
  8805. #define BIT_SHIFT_AC0_PKT_INFO_8197F 0
  8806. #define BIT_MASK_AC0_PKT_INFO_8197F 0xfff
  8807. #define BIT_AC0_PKT_INFO_8197F(x) \
  8808. (((x) & BIT_MASK_AC0_PKT_INFO_8197F) << BIT_SHIFT_AC0_PKT_INFO_8197F)
  8809. #define BITS_AC0_PKT_INFO_8197F \
  8810. (BIT_MASK_AC0_PKT_INFO_8197F << BIT_SHIFT_AC0_PKT_INFO_8197F)
  8811. #define BIT_CLEAR_AC0_PKT_INFO_8197F(x) ((x) & (~BITS_AC0_PKT_INFO_8197F))
  8812. #define BIT_GET_AC0_PKT_INFO_8197F(x) \
  8813. (((x) >> BIT_SHIFT_AC0_PKT_INFO_8197F) & BIT_MASK_AC0_PKT_INFO_8197F)
  8814. #define BIT_SET_AC0_PKT_INFO_8197F(x, v) \
  8815. (BIT_CLEAR_AC0_PKT_INFO_8197F(x) | BIT_AC0_PKT_INFO_8197F(v))
  8816. /* 2 REG_Q2_Q3_INFO_8197F */
  8817. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8197F BIT(31)
  8818. #define BIT_SHIFT_GTAB_ID_8197F 28
  8819. #define BIT_MASK_GTAB_ID_8197F 0x7
  8820. #define BIT_GTAB_ID_8197F(x) \
  8821. (((x) & BIT_MASK_GTAB_ID_8197F) << BIT_SHIFT_GTAB_ID_8197F)
  8822. #define BITS_GTAB_ID_8197F (BIT_MASK_GTAB_ID_8197F << BIT_SHIFT_GTAB_ID_8197F)
  8823. #define BIT_CLEAR_GTAB_ID_8197F(x) ((x) & (~BITS_GTAB_ID_8197F))
  8824. #define BIT_GET_GTAB_ID_8197F(x) \
  8825. (((x) >> BIT_SHIFT_GTAB_ID_8197F) & BIT_MASK_GTAB_ID_8197F)
  8826. #define BIT_SET_GTAB_ID_8197F(x, v) \
  8827. (BIT_CLEAR_GTAB_ID_8197F(x) | BIT_GTAB_ID_8197F(v))
  8828. #define BIT_SHIFT_AC3_PKT_INFO_8197F 16
  8829. #define BIT_MASK_AC3_PKT_INFO_8197F 0xfff
  8830. #define BIT_AC3_PKT_INFO_8197F(x) \
  8831. (((x) & BIT_MASK_AC3_PKT_INFO_8197F) << BIT_SHIFT_AC3_PKT_INFO_8197F)
  8832. #define BITS_AC3_PKT_INFO_8197F \
  8833. (BIT_MASK_AC3_PKT_INFO_8197F << BIT_SHIFT_AC3_PKT_INFO_8197F)
  8834. #define BIT_CLEAR_AC3_PKT_INFO_8197F(x) ((x) & (~BITS_AC3_PKT_INFO_8197F))
  8835. #define BIT_GET_AC3_PKT_INFO_8197F(x) \
  8836. (((x) >> BIT_SHIFT_AC3_PKT_INFO_8197F) & BIT_MASK_AC3_PKT_INFO_8197F)
  8837. #define BIT_SET_AC3_PKT_INFO_8197F(x, v) \
  8838. (BIT_CLEAR_AC3_PKT_INFO_8197F(x) | BIT_AC3_PKT_INFO_8197F(v))
  8839. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8197F BIT(15)
  8840. #define BIT_SHIFT_GTAB_ID_V1_8197F 12
  8841. #define BIT_MASK_GTAB_ID_V1_8197F 0x7
  8842. #define BIT_GTAB_ID_V1_8197F(x) \
  8843. (((x) & BIT_MASK_GTAB_ID_V1_8197F) << BIT_SHIFT_GTAB_ID_V1_8197F)
  8844. #define BITS_GTAB_ID_V1_8197F \
  8845. (BIT_MASK_GTAB_ID_V1_8197F << BIT_SHIFT_GTAB_ID_V1_8197F)
  8846. #define BIT_CLEAR_GTAB_ID_V1_8197F(x) ((x) & (~BITS_GTAB_ID_V1_8197F))
  8847. #define BIT_GET_GTAB_ID_V1_8197F(x) \
  8848. (((x) >> BIT_SHIFT_GTAB_ID_V1_8197F) & BIT_MASK_GTAB_ID_V1_8197F)
  8849. #define BIT_SET_GTAB_ID_V1_8197F(x, v) \
  8850. (BIT_CLEAR_GTAB_ID_V1_8197F(x) | BIT_GTAB_ID_V1_8197F(v))
  8851. #define BIT_SHIFT_AC2_PKT_INFO_8197F 0
  8852. #define BIT_MASK_AC2_PKT_INFO_8197F 0xfff
  8853. #define BIT_AC2_PKT_INFO_8197F(x) \
  8854. (((x) & BIT_MASK_AC2_PKT_INFO_8197F) << BIT_SHIFT_AC2_PKT_INFO_8197F)
  8855. #define BITS_AC2_PKT_INFO_8197F \
  8856. (BIT_MASK_AC2_PKT_INFO_8197F << BIT_SHIFT_AC2_PKT_INFO_8197F)
  8857. #define BIT_CLEAR_AC2_PKT_INFO_8197F(x) ((x) & (~BITS_AC2_PKT_INFO_8197F))
  8858. #define BIT_GET_AC2_PKT_INFO_8197F(x) \
  8859. (((x) >> BIT_SHIFT_AC2_PKT_INFO_8197F) & BIT_MASK_AC2_PKT_INFO_8197F)
  8860. #define BIT_SET_AC2_PKT_INFO_8197F(x, v) \
  8861. (BIT_CLEAR_AC2_PKT_INFO_8197F(x) | BIT_AC2_PKT_INFO_8197F(v))
  8862. /* 2 REG_Q4_Q5_INFO_8197F */
  8863. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8197F BIT(31)
  8864. #define BIT_SHIFT_GTAB_ID_8197F 28
  8865. #define BIT_MASK_GTAB_ID_8197F 0x7
  8866. #define BIT_GTAB_ID_8197F(x) \
  8867. (((x) & BIT_MASK_GTAB_ID_8197F) << BIT_SHIFT_GTAB_ID_8197F)
  8868. #define BITS_GTAB_ID_8197F (BIT_MASK_GTAB_ID_8197F << BIT_SHIFT_GTAB_ID_8197F)
  8869. #define BIT_CLEAR_GTAB_ID_8197F(x) ((x) & (~BITS_GTAB_ID_8197F))
  8870. #define BIT_GET_GTAB_ID_8197F(x) \
  8871. (((x) >> BIT_SHIFT_GTAB_ID_8197F) & BIT_MASK_GTAB_ID_8197F)
  8872. #define BIT_SET_GTAB_ID_8197F(x, v) \
  8873. (BIT_CLEAR_GTAB_ID_8197F(x) | BIT_GTAB_ID_8197F(v))
  8874. #define BIT_SHIFT_AC5_PKT_INFO_8197F 16
  8875. #define BIT_MASK_AC5_PKT_INFO_8197F 0xfff
  8876. #define BIT_AC5_PKT_INFO_8197F(x) \
  8877. (((x) & BIT_MASK_AC5_PKT_INFO_8197F) << BIT_SHIFT_AC5_PKT_INFO_8197F)
  8878. #define BITS_AC5_PKT_INFO_8197F \
  8879. (BIT_MASK_AC5_PKT_INFO_8197F << BIT_SHIFT_AC5_PKT_INFO_8197F)
  8880. #define BIT_CLEAR_AC5_PKT_INFO_8197F(x) ((x) & (~BITS_AC5_PKT_INFO_8197F))
  8881. #define BIT_GET_AC5_PKT_INFO_8197F(x) \
  8882. (((x) >> BIT_SHIFT_AC5_PKT_INFO_8197F) & BIT_MASK_AC5_PKT_INFO_8197F)
  8883. #define BIT_SET_AC5_PKT_INFO_8197F(x, v) \
  8884. (BIT_CLEAR_AC5_PKT_INFO_8197F(x) | BIT_AC5_PKT_INFO_8197F(v))
  8885. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8197F BIT(15)
  8886. #define BIT_SHIFT_GTAB_ID_V1_8197F 12
  8887. #define BIT_MASK_GTAB_ID_V1_8197F 0x7
  8888. #define BIT_GTAB_ID_V1_8197F(x) \
  8889. (((x) & BIT_MASK_GTAB_ID_V1_8197F) << BIT_SHIFT_GTAB_ID_V1_8197F)
  8890. #define BITS_GTAB_ID_V1_8197F \
  8891. (BIT_MASK_GTAB_ID_V1_8197F << BIT_SHIFT_GTAB_ID_V1_8197F)
  8892. #define BIT_CLEAR_GTAB_ID_V1_8197F(x) ((x) & (~BITS_GTAB_ID_V1_8197F))
  8893. #define BIT_GET_GTAB_ID_V1_8197F(x) \
  8894. (((x) >> BIT_SHIFT_GTAB_ID_V1_8197F) & BIT_MASK_GTAB_ID_V1_8197F)
  8895. #define BIT_SET_GTAB_ID_V1_8197F(x, v) \
  8896. (BIT_CLEAR_GTAB_ID_V1_8197F(x) | BIT_GTAB_ID_V1_8197F(v))
  8897. #define BIT_SHIFT_AC4_PKT_INFO_8197F 0
  8898. #define BIT_MASK_AC4_PKT_INFO_8197F 0xfff
  8899. #define BIT_AC4_PKT_INFO_8197F(x) \
  8900. (((x) & BIT_MASK_AC4_PKT_INFO_8197F) << BIT_SHIFT_AC4_PKT_INFO_8197F)
  8901. #define BITS_AC4_PKT_INFO_8197F \
  8902. (BIT_MASK_AC4_PKT_INFO_8197F << BIT_SHIFT_AC4_PKT_INFO_8197F)
  8903. #define BIT_CLEAR_AC4_PKT_INFO_8197F(x) ((x) & (~BITS_AC4_PKT_INFO_8197F))
  8904. #define BIT_GET_AC4_PKT_INFO_8197F(x) \
  8905. (((x) >> BIT_SHIFT_AC4_PKT_INFO_8197F) & BIT_MASK_AC4_PKT_INFO_8197F)
  8906. #define BIT_SET_AC4_PKT_INFO_8197F(x, v) \
  8907. (BIT_CLEAR_AC4_PKT_INFO_8197F(x) | BIT_AC4_PKT_INFO_8197F(v))
  8908. /* 2 REG_Q6_Q7_INFO_8197F */
  8909. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_8197F BIT(31)
  8910. #define BIT_SHIFT_GTAB_ID_8197F 28
  8911. #define BIT_MASK_GTAB_ID_8197F 0x7
  8912. #define BIT_GTAB_ID_8197F(x) \
  8913. (((x) & BIT_MASK_GTAB_ID_8197F) << BIT_SHIFT_GTAB_ID_8197F)
  8914. #define BITS_GTAB_ID_8197F (BIT_MASK_GTAB_ID_8197F << BIT_SHIFT_GTAB_ID_8197F)
  8915. #define BIT_CLEAR_GTAB_ID_8197F(x) ((x) & (~BITS_GTAB_ID_8197F))
  8916. #define BIT_GET_GTAB_ID_8197F(x) \
  8917. (((x) >> BIT_SHIFT_GTAB_ID_8197F) & BIT_MASK_GTAB_ID_8197F)
  8918. #define BIT_SET_GTAB_ID_8197F(x, v) \
  8919. (BIT_CLEAR_GTAB_ID_8197F(x) | BIT_GTAB_ID_8197F(v))
  8920. #define BIT_SHIFT_AC7_PKT_INFO_8197F 16
  8921. #define BIT_MASK_AC7_PKT_INFO_8197F 0xfff
  8922. #define BIT_AC7_PKT_INFO_8197F(x) \
  8923. (((x) & BIT_MASK_AC7_PKT_INFO_8197F) << BIT_SHIFT_AC7_PKT_INFO_8197F)
  8924. #define BITS_AC7_PKT_INFO_8197F \
  8925. (BIT_MASK_AC7_PKT_INFO_8197F << BIT_SHIFT_AC7_PKT_INFO_8197F)
  8926. #define BIT_CLEAR_AC7_PKT_INFO_8197F(x) ((x) & (~BITS_AC7_PKT_INFO_8197F))
  8927. #define BIT_GET_AC7_PKT_INFO_8197F(x) \
  8928. (((x) >> BIT_SHIFT_AC7_PKT_INFO_8197F) & BIT_MASK_AC7_PKT_INFO_8197F)
  8929. #define BIT_SET_AC7_PKT_INFO_8197F(x, v) \
  8930. (BIT_CLEAR_AC7_PKT_INFO_8197F(x) | BIT_AC7_PKT_INFO_8197F(v))
  8931. #define BIT_QUEUE_MACID_AC_NOT_THE_SAME_V1_8197F BIT(15)
  8932. #define BIT_SHIFT_GTAB_ID_V1_8197F 12
  8933. #define BIT_MASK_GTAB_ID_V1_8197F 0x7
  8934. #define BIT_GTAB_ID_V1_8197F(x) \
  8935. (((x) & BIT_MASK_GTAB_ID_V1_8197F) << BIT_SHIFT_GTAB_ID_V1_8197F)
  8936. #define BITS_GTAB_ID_V1_8197F \
  8937. (BIT_MASK_GTAB_ID_V1_8197F << BIT_SHIFT_GTAB_ID_V1_8197F)
  8938. #define BIT_CLEAR_GTAB_ID_V1_8197F(x) ((x) & (~BITS_GTAB_ID_V1_8197F))
  8939. #define BIT_GET_GTAB_ID_V1_8197F(x) \
  8940. (((x) >> BIT_SHIFT_GTAB_ID_V1_8197F) & BIT_MASK_GTAB_ID_V1_8197F)
  8941. #define BIT_SET_GTAB_ID_V1_8197F(x, v) \
  8942. (BIT_CLEAR_GTAB_ID_V1_8197F(x) | BIT_GTAB_ID_V1_8197F(v))
  8943. #define BIT_SHIFT_AC6_PKT_INFO_8197F 0
  8944. #define BIT_MASK_AC6_PKT_INFO_8197F 0xfff
  8945. #define BIT_AC6_PKT_INFO_8197F(x) \
  8946. (((x) & BIT_MASK_AC6_PKT_INFO_8197F) << BIT_SHIFT_AC6_PKT_INFO_8197F)
  8947. #define BITS_AC6_PKT_INFO_8197F \
  8948. (BIT_MASK_AC6_PKT_INFO_8197F << BIT_SHIFT_AC6_PKT_INFO_8197F)
  8949. #define BIT_CLEAR_AC6_PKT_INFO_8197F(x) ((x) & (~BITS_AC6_PKT_INFO_8197F))
  8950. #define BIT_GET_AC6_PKT_INFO_8197F(x) \
  8951. (((x) >> BIT_SHIFT_AC6_PKT_INFO_8197F) & BIT_MASK_AC6_PKT_INFO_8197F)
  8952. #define BIT_SET_AC6_PKT_INFO_8197F(x, v) \
  8953. (BIT_CLEAR_AC6_PKT_INFO_8197F(x) | BIT_AC6_PKT_INFO_8197F(v))
  8954. /* 2 REG_MGQ_HIQ_INFO_8197F */
  8955. #define BIT_SHIFT_HIQ_PKT_INFO_8197F 16
  8956. #define BIT_MASK_HIQ_PKT_INFO_8197F 0xfff
  8957. #define BIT_HIQ_PKT_INFO_8197F(x) \
  8958. (((x) & BIT_MASK_HIQ_PKT_INFO_8197F) << BIT_SHIFT_HIQ_PKT_INFO_8197F)
  8959. #define BITS_HIQ_PKT_INFO_8197F \
  8960. (BIT_MASK_HIQ_PKT_INFO_8197F << BIT_SHIFT_HIQ_PKT_INFO_8197F)
  8961. #define BIT_CLEAR_HIQ_PKT_INFO_8197F(x) ((x) & (~BITS_HIQ_PKT_INFO_8197F))
  8962. #define BIT_GET_HIQ_PKT_INFO_8197F(x) \
  8963. (((x) >> BIT_SHIFT_HIQ_PKT_INFO_8197F) & BIT_MASK_HIQ_PKT_INFO_8197F)
  8964. #define BIT_SET_HIQ_PKT_INFO_8197F(x, v) \
  8965. (BIT_CLEAR_HIQ_PKT_INFO_8197F(x) | BIT_HIQ_PKT_INFO_8197F(v))
  8966. #define BIT_SHIFT_MGQ_PKT_INFO_8197F 0
  8967. #define BIT_MASK_MGQ_PKT_INFO_8197F 0xfff
  8968. #define BIT_MGQ_PKT_INFO_8197F(x) \
  8969. (((x) & BIT_MASK_MGQ_PKT_INFO_8197F) << BIT_SHIFT_MGQ_PKT_INFO_8197F)
  8970. #define BITS_MGQ_PKT_INFO_8197F \
  8971. (BIT_MASK_MGQ_PKT_INFO_8197F << BIT_SHIFT_MGQ_PKT_INFO_8197F)
  8972. #define BIT_CLEAR_MGQ_PKT_INFO_8197F(x) ((x) & (~BITS_MGQ_PKT_INFO_8197F))
  8973. #define BIT_GET_MGQ_PKT_INFO_8197F(x) \
  8974. (((x) >> BIT_SHIFT_MGQ_PKT_INFO_8197F) & BIT_MASK_MGQ_PKT_INFO_8197F)
  8975. #define BIT_SET_MGQ_PKT_INFO_8197F(x, v) \
  8976. (BIT_CLEAR_MGQ_PKT_INFO_8197F(x) | BIT_MGQ_PKT_INFO_8197F(v))
  8977. /* 2 REG_CMDQ_BCNQ_INFO_8197F */
  8978. #define BIT_SHIFT_BCNQ_PKT_INFO_V1_8197F 16
  8979. #define BIT_MASK_BCNQ_PKT_INFO_V1_8197F 0xfff
  8980. #define BIT_BCNQ_PKT_INFO_V1_8197F(x) \
  8981. (((x) & BIT_MASK_BCNQ_PKT_INFO_V1_8197F) \
  8982. << BIT_SHIFT_BCNQ_PKT_INFO_V1_8197F)
  8983. #define BITS_BCNQ_PKT_INFO_V1_8197F \
  8984. (BIT_MASK_BCNQ_PKT_INFO_V1_8197F << BIT_SHIFT_BCNQ_PKT_INFO_V1_8197F)
  8985. #define BIT_CLEAR_BCNQ_PKT_INFO_V1_8197F(x) \
  8986. ((x) & (~BITS_BCNQ_PKT_INFO_V1_8197F))
  8987. #define BIT_GET_BCNQ_PKT_INFO_V1_8197F(x) \
  8988. (((x) >> BIT_SHIFT_BCNQ_PKT_INFO_V1_8197F) & \
  8989. BIT_MASK_BCNQ_PKT_INFO_V1_8197F)
  8990. #define BIT_SET_BCNQ_PKT_INFO_V1_8197F(x, v) \
  8991. (BIT_CLEAR_BCNQ_PKT_INFO_V1_8197F(x) | BIT_BCNQ_PKT_INFO_V1_8197F(v))
  8992. #define BIT_SHIFT_CMDQ_PKT_INFO_V1_8197F 0
  8993. #define BIT_MASK_CMDQ_PKT_INFO_V1_8197F 0xfff
  8994. #define BIT_CMDQ_PKT_INFO_V1_8197F(x) \
  8995. (((x) & BIT_MASK_CMDQ_PKT_INFO_V1_8197F) \
  8996. << BIT_SHIFT_CMDQ_PKT_INFO_V1_8197F)
  8997. #define BITS_CMDQ_PKT_INFO_V1_8197F \
  8998. (BIT_MASK_CMDQ_PKT_INFO_V1_8197F << BIT_SHIFT_CMDQ_PKT_INFO_V1_8197F)
  8999. #define BIT_CLEAR_CMDQ_PKT_INFO_V1_8197F(x) \
  9000. ((x) & (~BITS_CMDQ_PKT_INFO_V1_8197F))
  9001. #define BIT_GET_CMDQ_PKT_INFO_V1_8197F(x) \
  9002. (((x) >> BIT_SHIFT_CMDQ_PKT_INFO_V1_8197F) & \
  9003. BIT_MASK_CMDQ_PKT_INFO_V1_8197F)
  9004. #define BIT_SET_CMDQ_PKT_INFO_V1_8197F(x, v) \
  9005. (BIT_CLEAR_CMDQ_PKT_INFO_V1_8197F(x) | BIT_CMDQ_PKT_INFO_V1_8197F(v))
  9006. /* 2 REG_USEREG_SETTING_8197F */
  9007. #define BIT_NDPA_USEREG_8197F BIT(21)
  9008. #define BIT_SHIFT_RETRY_USEREG_8197F 19
  9009. #define BIT_MASK_RETRY_USEREG_8197F 0x3
  9010. #define BIT_RETRY_USEREG_8197F(x) \
  9011. (((x) & BIT_MASK_RETRY_USEREG_8197F) << BIT_SHIFT_RETRY_USEREG_8197F)
  9012. #define BITS_RETRY_USEREG_8197F \
  9013. (BIT_MASK_RETRY_USEREG_8197F << BIT_SHIFT_RETRY_USEREG_8197F)
  9014. #define BIT_CLEAR_RETRY_USEREG_8197F(x) ((x) & (~BITS_RETRY_USEREG_8197F))
  9015. #define BIT_GET_RETRY_USEREG_8197F(x) \
  9016. (((x) >> BIT_SHIFT_RETRY_USEREG_8197F) & BIT_MASK_RETRY_USEREG_8197F)
  9017. #define BIT_SET_RETRY_USEREG_8197F(x, v) \
  9018. (BIT_CLEAR_RETRY_USEREG_8197F(x) | BIT_RETRY_USEREG_8197F(v))
  9019. #define BIT_SHIFT_TRYPKT_USEREG_8197F 17
  9020. #define BIT_MASK_TRYPKT_USEREG_8197F 0x3
  9021. #define BIT_TRYPKT_USEREG_8197F(x) \
  9022. (((x) & BIT_MASK_TRYPKT_USEREG_8197F) << BIT_SHIFT_TRYPKT_USEREG_8197F)
  9023. #define BITS_TRYPKT_USEREG_8197F \
  9024. (BIT_MASK_TRYPKT_USEREG_8197F << BIT_SHIFT_TRYPKT_USEREG_8197F)
  9025. #define BIT_CLEAR_TRYPKT_USEREG_8197F(x) ((x) & (~BITS_TRYPKT_USEREG_8197F))
  9026. #define BIT_GET_TRYPKT_USEREG_8197F(x) \
  9027. (((x) >> BIT_SHIFT_TRYPKT_USEREG_8197F) & BIT_MASK_TRYPKT_USEREG_8197F)
  9028. #define BIT_SET_TRYPKT_USEREG_8197F(x, v) \
  9029. (BIT_CLEAR_TRYPKT_USEREG_8197F(x) | BIT_TRYPKT_USEREG_8197F(v))
  9030. #define BIT_CTLPKT_USEREG_8197F BIT(16)
  9031. /* 2 REG_AESIV_SETTING_8197F */
  9032. #define BIT_SHIFT_AESIV_OFFSET_8197F 0
  9033. #define BIT_MASK_AESIV_OFFSET_8197F 0xfff
  9034. #define BIT_AESIV_OFFSET_8197F(x) \
  9035. (((x) & BIT_MASK_AESIV_OFFSET_8197F) << BIT_SHIFT_AESIV_OFFSET_8197F)
  9036. #define BITS_AESIV_OFFSET_8197F \
  9037. (BIT_MASK_AESIV_OFFSET_8197F << BIT_SHIFT_AESIV_OFFSET_8197F)
  9038. #define BIT_CLEAR_AESIV_OFFSET_8197F(x) ((x) & (~BITS_AESIV_OFFSET_8197F))
  9039. #define BIT_GET_AESIV_OFFSET_8197F(x) \
  9040. (((x) >> BIT_SHIFT_AESIV_OFFSET_8197F) & BIT_MASK_AESIV_OFFSET_8197F)
  9041. #define BIT_SET_AESIV_OFFSET_8197F(x, v) \
  9042. (BIT_CLEAR_AESIV_OFFSET_8197F(x) | BIT_AESIV_OFFSET_8197F(v))
  9043. /* 2 REG_BF0_TIME_SETTING_8197F */
  9044. #define BIT_BF0_TIMER_SET_8197F BIT(31)
  9045. #define BIT_BF0_TIMER_CLR_8197F BIT(30)
  9046. #define BIT_BF0_UPDATE_EN_8197F BIT(29)
  9047. #define BIT_BF0_TIMER_EN_8197F BIT(28)
  9048. #define BIT_SHIFT_BF0_PRETIME_OVER_8197F 16
  9049. #define BIT_MASK_BF0_PRETIME_OVER_8197F 0xfff
  9050. #define BIT_BF0_PRETIME_OVER_8197F(x) \
  9051. (((x) & BIT_MASK_BF0_PRETIME_OVER_8197F) \
  9052. << BIT_SHIFT_BF0_PRETIME_OVER_8197F)
  9053. #define BITS_BF0_PRETIME_OVER_8197F \
  9054. (BIT_MASK_BF0_PRETIME_OVER_8197F << BIT_SHIFT_BF0_PRETIME_OVER_8197F)
  9055. #define BIT_CLEAR_BF0_PRETIME_OVER_8197F(x) \
  9056. ((x) & (~BITS_BF0_PRETIME_OVER_8197F))
  9057. #define BIT_GET_BF0_PRETIME_OVER_8197F(x) \
  9058. (((x) >> BIT_SHIFT_BF0_PRETIME_OVER_8197F) & \
  9059. BIT_MASK_BF0_PRETIME_OVER_8197F)
  9060. #define BIT_SET_BF0_PRETIME_OVER_8197F(x, v) \
  9061. (BIT_CLEAR_BF0_PRETIME_OVER_8197F(x) | BIT_BF0_PRETIME_OVER_8197F(v))
  9062. #define BIT_SHIFT_BF0_LIFETIME_8197F 0
  9063. #define BIT_MASK_BF0_LIFETIME_8197F 0xffff
  9064. #define BIT_BF0_LIFETIME_8197F(x) \
  9065. (((x) & BIT_MASK_BF0_LIFETIME_8197F) << BIT_SHIFT_BF0_LIFETIME_8197F)
  9066. #define BITS_BF0_LIFETIME_8197F \
  9067. (BIT_MASK_BF0_LIFETIME_8197F << BIT_SHIFT_BF0_LIFETIME_8197F)
  9068. #define BIT_CLEAR_BF0_LIFETIME_8197F(x) ((x) & (~BITS_BF0_LIFETIME_8197F))
  9069. #define BIT_GET_BF0_LIFETIME_8197F(x) \
  9070. (((x) >> BIT_SHIFT_BF0_LIFETIME_8197F) & BIT_MASK_BF0_LIFETIME_8197F)
  9071. #define BIT_SET_BF0_LIFETIME_8197F(x, v) \
  9072. (BIT_CLEAR_BF0_LIFETIME_8197F(x) | BIT_BF0_LIFETIME_8197F(v))
  9073. /* 2 REG_BF1_TIME_SETTING_8197F */
  9074. #define BIT_BF1_TIMER_SET_8197F BIT(31)
  9075. #define BIT_BF1_TIMER_CLR_8197F BIT(30)
  9076. #define BIT_BF1_UPDATE_EN_8197F BIT(29)
  9077. #define BIT_BF1_TIMER_EN_8197F BIT(28)
  9078. #define BIT_SHIFT_BF1_PRETIME_OVER_8197F 16
  9079. #define BIT_MASK_BF1_PRETIME_OVER_8197F 0xfff
  9080. #define BIT_BF1_PRETIME_OVER_8197F(x) \
  9081. (((x) & BIT_MASK_BF1_PRETIME_OVER_8197F) \
  9082. << BIT_SHIFT_BF1_PRETIME_OVER_8197F)
  9083. #define BITS_BF1_PRETIME_OVER_8197F \
  9084. (BIT_MASK_BF1_PRETIME_OVER_8197F << BIT_SHIFT_BF1_PRETIME_OVER_8197F)
  9085. #define BIT_CLEAR_BF1_PRETIME_OVER_8197F(x) \
  9086. ((x) & (~BITS_BF1_PRETIME_OVER_8197F))
  9087. #define BIT_GET_BF1_PRETIME_OVER_8197F(x) \
  9088. (((x) >> BIT_SHIFT_BF1_PRETIME_OVER_8197F) & \
  9089. BIT_MASK_BF1_PRETIME_OVER_8197F)
  9090. #define BIT_SET_BF1_PRETIME_OVER_8197F(x, v) \
  9091. (BIT_CLEAR_BF1_PRETIME_OVER_8197F(x) | BIT_BF1_PRETIME_OVER_8197F(v))
  9092. #define BIT_SHIFT_BF1_LIFETIME_8197F 0
  9093. #define BIT_MASK_BF1_LIFETIME_8197F 0xffff
  9094. #define BIT_BF1_LIFETIME_8197F(x) \
  9095. (((x) & BIT_MASK_BF1_LIFETIME_8197F) << BIT_SHIFT_BF1_LIFETIME_8197F)
  9096. #define BITS_BF1_LIFETIME_8197F \
  9097. (BIT_MASK_BF1_LIFETIME_8197F << BIT_SHIFT_BF1_LIFETIME_8197F)
  9098. #define BIT_CLEAR_BF1_LIFETIME_8197F(x) ((x) & (~BITS_BF1_LIFETIME_8197F))
  9099. #define BIT_GET_BF1_LIFETIME_8197F(x) \
  9100. (((x) >> BIT_SHIFT_BF1_LIFETIME_8197F) & BIT_MASK_BF1_LIFETIME_8197F)
  9101. #define BIT_SET_BF1_LIFETIME_8197F(x, v) \
  9102. (BIT_CLEAR_BF1_LIFETIME_8197F(x) | BIT_BF1_LIFETIME_8197F(v))
  9103. /* 2 REG_BF_TIMEOUT_EN_8197F */
  9104. #define BIT_EN_VHT_LDPC_8197F BIT(9)
  9105. #define BIT_EN_HT_LDPC_8197F BIT(8)
  9106. #define BIT_BF1_TIMEOUT_EN_8197F BIT(1)
  9107. #define BIT_BF0_TIMEOUT_EN_8197F BIT(0)
  9108. /* 2 REG_MACID_RELEASE0_8197F */
  9109. #define BIT_SHIFT_MACID31_0_RELEASE_8197F 0
  9110. #define BIT_MASK_MACID31_0_RELEASE_8197F 0xffffffffL
  9111. #define BIT_MACID31_0_RELEASE_8197F(x) \
  9112. (((x) & BIT_MASK_MACID31_0_RELEASE_8197F) \
  9113. << BIT_SHIFT_MACID31_0_RELEASE_8197F)
  9114. #define BITS_MACID31_0_RELEASE_8197F \
  9115. (BIT_MASK_MACID31_0_RELEASE_8197F << BIT_SHIFT_MACID31_0_RELEASE_8197F)
  9116. #define BIT_CLEAR_MACID31_0_RELEASE_8197F(x) \
  9117. ((x) & (~BITS_MACID31_0_RELEASE_8197F))
  9118. #define BIT_GET_MACID31_0_RELEASE_8197F(x) \
  9119. (((x) >> BIT_SHIFT_MACID31_0_RELEASE_8197F) & \
  9120. BIT_MASK_MACID31_0_RELEASE_8197F)
  9121. #define BIT_SET_MACID31_0_RELEASE_8197F(x, v) \
  9122. (BIT_CLEAR_MACID31_0_RELEASE_8197F(x) | BIT_MACID31_0_RELEASE_8197F(v))
  9123. /* 2 REG_MACID_RELEASE1_8197F */
  9124. #define BIT_SHIFT_MACID63_32_RELEASE_8197F 0
  9125. #define BIT_MASK_MACID63_32_RELEASE_8197F 0xffffffffL
  9126. #define BIT_MACID63_32_RELEASE_8197F(x) \
  9127. (((x) & BIT_MASK_MACID63_32_RELEASE_8197F) \
  9128. << BIT_SHIFT_MACID63_32_RELEASE_8197F)
  9129. #define BITS_MACID63_32_RELEASE_8197F \
  9130. (BIT_MASK_MACID63_32_RELEASE_8197F \
  9131. << BIT_SHIFT_MACID63_32_RELEASE_8197F)
  9132. #define BIT_CLEAR_MACID63_32_RELEASE_8197F(x) \
  9133. ((x) & (~BITS_MACID63_32_RELEASE_8197F))
  9134. #define BIT_GET_MACID63_32_RELEASE_8197F(x) \
  9135. (((x) >> BIT_SHIFT_MACID63_32_RELEASE_8197F) & \
  9136. BIT_MASK_MACID63_32_RELEASE_8197F)
  9137. #define BIT_SET_MACID63_32_RELEASE_8197F(x, v) \
  9138. (BIT_CLEAR_MACID63_32_RELEASE_8197F(x) | \
  9139. BIT_MACID63_32_RELEASE_8197F(v))
  9140. /* 2 REG_MACID_RELEASE2_8197F */
  9141. #define BIT_SHIFT_MACID95_64_RELEASE_8197F 0
  9142. #define BIT_MASK_MACID95_64_RELEASE_8197F 0xffffffffL
  9143. #define BIT_MACID95_64_RELEASE_8197F(x) \
  9144. (((x) & BIT_MASK_MACID95_64_RELEASE_8197F) \
  9145. << BIT_SHIFT_MACID95_64_RELEASE_8197F)
  9146. #define BITS_MACID95_64_RELEASE_8197F \
  9147. (BIT_MASK_MACID95_64_RELEASE_8197F \
  9148. << BIT_SHIFT_MACID95_64_RELEASE_8197F)
  9149. #define BIT_CLEAR_MACID95_64_RELEASE_8197F(x) \
  9150. ((x) & (~BITS_MACID95_64_RELEASE_8197F))
  9151. #define BIT_GET_MACID95_64_RELEASE_8197F(x) \
  9152. (((x) >> BIT_SHIFT_MACID95_64_RELEASE_8197F) & \
  9153. BIT_MASK_MACID95_64_RELEASE_8197F)
  9154. #define BIT_SET_MACID95_64_RELEASE_8197F(x, v) \
  9155. (BIT_CLEAR_MACID95_64_RELEASE_8197F(x) | \
  9156. BIT_MACID95_64_RELEASE_8197F(v))
  9157. /* 2 REG_MACID_RELEASE3_8197F */
  9158. #define BIT_SHIFT_MACID127_96_RELEASE_8197F 0
  9159. #define BIT_MASK_MACID127_96_RELEASE_8197F 0xffffffffL
  9160. #define BIT_MACID127_96_RELEASE_8197F(x) \
  9161. (((x) & BIT_MASK_MACID127_96_RELEASE_8197F) \
  9162. << BIT_SHIFT_MACID127_96_RELEASE_8197F)
  9163. #define BITS_MACID127_96_RELEASE_8197F \
  9164. (BIT_MASK_MACID127_96_RELEASE_8197F \
  9165. << BIT_SHIFT_MACID127_96_RELEASE_8197F)
  9166. #define BIT_CLEAR_MACID127_96_RELEASE_8197F(x) \
  9167. ((x) & (~BITS_MACID127_96_RELEASE_8197F))
  9168. #define BIT_GET_MACID127_96_RELEASE_8197F(x) \
  9169. (((x) >> BIT_SHIFT_MACID127_96_RELEASE_8197F) & \
  9170. BIT_MASK_MACID127_96_RELEASE_8197F)
  9171. #define BIT_SET_MACID127_96_RELEASE_8197F(x, v) \
  9172. (BIT_CLEAR_MACID127_96_RELEASE_8197F(x) | \
  9173. BIT_MACID127_96_RELEASE_8197F(v))
  9174. /* 2 REG_MACID_RELEASE_SETTING_8197F */
  9175. #define BIT_MACID_VALUE_8197F BIT(7)
  9176. #define BIT_SHIFT_MACID_OFFSET_8197F 0
  9177. #define BIT_MASK_MACID_OFFSET_8197F 0x7f
  9178. #define BIT_MACID_OFFSET_8197F(x) \
  9179. (((x) & BIT_MASK_MACID_OFFSET_8197F) << BIT_SHIFT_MACID_OFFSET_8197F)
  9180. #define BITS_MACID_OFFSET_8197F \
  9181. (BIT_MASK_MACID_OFFSET_8197F << BIT_SHIFT_MACID_OFFSET_8197F)
  9182. #define BIT_CLEAR_MACID_OFFSET_8197F(x) ((x) & (~BITS_MACID_OFFSET_8197F))
  9183. #define BIT_GET_MACID_OFFSET_8197F(x) \
  9184. (((x) >> BIT_SHIFT_MACID_OFFSET_8197F) & BIT_MASK_MACID_OFFSET_8197F)
  9185. #define BIT_SET_MACID_OFFSET_8197F(x, v) \
  9186. (BIT_CLEAR_MACID_OFFSET_8197F(x) | BIT_MACID_OFFSET_8197F(v))
  9187. /* 2 REG_FAST_EDCA_VOVI_SETTING_8197F */
  9188. #define BIT_SHIFT_VI_FAST_EDCA_TO_8197F 24
  9189. #define BIT_MASK_VI_FAST_EDCA_TO_8197F 0xff
  9190. #define BIT_VI_FAST_EDCA_TO_8197F(x) \
  9191. (((x) & BIT_MASK_VI_FAST_EDCA_TO_8197F) \
  9192. << BIT_SHIFT_VI_FAST_EDCA_TO_8197F)
  9193. #define BITS_VI_FAST_EDCA_TO_8197F \
  9194. (BIT_MASK_VI_FAST_EDCA_TO_8197F << BIT_SHIFT_VI_FAST_EDCA_TO_8197F)
  9195. #define BIT_CLEAR_VI_FAST_EDCA_TO_8197F(x) ((x) & (~BITS_VI_FAST_EDCA_TO_8197F))
  9196. #define BIT_GET_VI_FAST_EDCA_TO_8197F(x) \
  9197. (((x) >> BIT_SHIFT_VI_FAST_EDCA_TO_8197F) & \
  9198. BIT_MASK_VI_FAST_EDCA_TO_8197F)
  9199. #define BIT_SET_VI_FAST_EDCA_TO_8197F(x, v) \
  9200. (BIT_CLEAR_VI_FAST_EDCA_TO_8197F(x) | BIT_VI_FAST_EDCA_TO_8197F(v))
  9201. #define BIT_VI_THRESHOLD_SEL_8197F BIT(23)
  9202. #define BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8197F 16
  9203. #define BIT_MASK_VI_FAST_EDCA_PKT_TH_8197F 0x7f
  9204. #define BIT_VI_FAST_EDCA_PKT_TH_8197F(x) \
  9205. (((x) & BIT_MASK_VI_FAST_EDCA_PKT_TH_8197F) \
  9206. << BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8197F)
  9207. #define BITS_VI_FAST_EDCA_PKT_TH_8197F \
  9208. (BIT_MASK_VI_FAST_EDCA_PKT_TH_8197F \
  9209. << BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8197F)
  9210. #define BIT_CLEAR_VI_FAST_EDCA_PKT_TH_8197F(x) \
  9211. ((x) & (~BITS_VI_FAST_EDCA_PKT_TH_8197F))
  9212. #define BIT_GET_VI_FAST_EDCA_PKT_TH_8197F(x) \
  9213. (((x) >> BIT_SHIFT_VI_FAST_EDCA_PKT_TH_8197F) & \
  9214. BIT_MASK_VI_FAST_EDCA_PKT_TH_8197F)
  9215. #define BIT_SET_VI_FAST_EDCA_PKT_TH_8197F(x, v) \
  9216. (BIT_CLEAR_VI_FAST_EDCA_PKT_TH_8197F(x) | \
  9217. BIT_VI_FAST_EDCA_PKT_TH_8197F(v))
  9218. #define BIT_SHIFT_VO_FAST_EDCA_TO_8197F 8
  9219. #define BIT_MASK_VO_FAST_EDCA_TO_8197F 0xff
  9220. #define BIT_VO_FAST_EDCA_TO_8197F(x) \
  9221. (((x) & BIT_MASK_VO_FAST_EDCA_TO_8197F) \
  9222. << BIT_SHIFT_VO_FAST_EDCA_TO_8197F)
  9223. #define BITS_VO_FAST_EDCA_TO_8197F \
  9224. (BIT_MASK_VO_FAST_EDCA_TO_8197F << BIT_SHIFT_VO_FAST_EDCA_TO_8197F)
  9225. #define BIT_CLEAR_VO_FAST_EDCA_TO_8197F(x) ((x) & (~BITS_VO_FAST_EDCA_TO_8197F))
  9226. #define BIT_GET_VO_FAST_EDCA_TO_8197F(x) \
  9227. (((x) >> BIT_SHIFT_VO_FAST_EDCA_TO_8197F) & \
  9228. BIT_MASK_VO_FAST_EDCA_TO_8197F)
  9229. #define BIT_SET_VO_FAST_EDCA_TO_8197F(x, v) \
  9230. (BIT_CLEAR_VO_FAST_EDCA_TO_8197F(x) | BIT_VO_FAST_EDCA_TO_8197F(v))
  9231. #define BIT_VO_THRESHOLD_SEL_8197F BIT(7)
  9232. #define BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8197F 0
  9233. #define BIT_MASK_VO_FAST_EDCA_PKT_TH_8197F 0x7f
  9234. #define BIT_VO_FAST_EDCA_PKT_TH_8197F(x) \
  9235. (((x) & BIT_MASK_VO_FAST_EDCA_PKT_TH_8197F) \
  9236. << BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8197F)
  9237. #define BITS_VO_FAST_EDCA_PKT_TH_8197F \
  9238. (BIT_MASK_VO_FAST_EDCA_PKT_TH_8197F \
  9239. << BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8197F)
  9240. #define BIT_CLEAR_VO_FAST_EDCA_PKT_TH_8197F(x) \
  9241. ((x) & (~BITS_VO_FAST_EDCA_PKT_TH_8197F))
  9242. #define BIT_GET_VO_FAST_EDCA_PKT_TH_8197F(x) \
  9243. (((x) >> BIT_SHIFT_VO_FAST_EDCA_PKT_TH_8197F) & \
  9244. BIT_MASK_VO_FAST_EDCA_PKT_TH_8197F)
  9245. #define BIT_SET_VO_FAST_EDCA_PKT_TH_8197F(x, v) \
  9246. (BIT_CLEAR_VO_FAST_EDCA_PKT_TH_8197F(x) | \
  9247. BIT_VO_FAST_EDCA_PKT_TH_8197F(v))
  9248. /* 2 REG_FAST_EDCA_BEBK_SETTING_8197F */
  9249. #define BIT_SHIFT_BK_FAST_EDCA_TO_8197F 24
  9250. #define BIT_MASK_BK_FAST_EDCA_TO_8197F 0xff
  9251. #define BIT_BK_FAST_EDCA_TO_8197F(x) \
  9252. (((x) & BIT_MASK_BK_FAST_EDCA_TO_8197F) \
  9253. << BIT_SHIFT_BK_FAST_EDCA_TO_8197F)
  9254. #define BITS_BK_FAST_EDCA_TO_8197F \
  9255. (BIT_MASK_BK_FAST_EDCA_TO_8197F << BIT_SHIFT_BK_FAST_EDCA_TO_8197F)
  9256. #define BIT_CLEAR_BK_FAST_EDCA_TO_8197F(x) ((x) & (~BITS_BK_FAST_EDCA_TO_8197F))
  9257. #define BIT_GET_BK_FAST_EDCA_TO_8197F(x) \
  9258. (((x) >> BIT_SHIFT_BK_FAST_EDCA_TO_8197F) & \
  9259. BIT_MASK_BK_FAST_EDCA_TO_8197F)
  9260. #define BIT_SET_BK_FAST_EDCA_TO_8197F(x, v) \
  9261. (BIT_CLEAR_BK_FAST_EDCA_TO_8197F(x) | BIT_BK_FAST_EDCA_TO_8197F(v))
  9262. #define BIT_BK_THRESHOLD_SEL_8197F BIT(23)
  9263. #define BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8197F 16
  9264. #define BIT_MASK_BK_FAST_EDCA_PKT_TH_8197F 0x7f
  9265. #define BIT_BK_FAST_EDCA_PKT_TH_8197F(x) \
  9266. (((x) & BIT_MASK_BK_FAST_EDCA_PKT_TH_8197F) \
  9267. << BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8197F)
  9268. #define BITS_BK_FAST_EDCA_PKT_TH_8197F \
  9269. (BIT_MASK_BK_FAST_EDCA_PKT_TH_8197F \
  9270. << BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8197F)
  9271. #define BIT_CLEAR_BK_FAST_EDCA_PKT_TH_8197F(x) \
  9272. ((x) & (~BITS_BK_FAST_EDCA_PKT_TH_8197F))
  9273. #define BIT_GET_BK_FAST_EDCA_PKT_TH_8197F(x) \
  9274. (((x) >> BIT_SHIFT_BK_FAST_EDCA_PKT_TH_8197F) & \
  9275. BIT_MASK_BK_FAST_EDCA_PKT_TH_8197F)
  9276. #define BIT_SET_BK_FAST_EDCA_PKT_TH_8197F(x, v) \
  9277. (BIT_CLEAR_BK_FAST_EDCA_PKT_TH_8197F(x) | \
  9278. BIT_BK_FAST_EDCA_PKT_TH_8197F(v))
  9279. #define BIT_SHIFT_BE_FAST_EDCA_TO_8197F 8
  9280. #define BIT_MASK_BE_FAST_EDCA_TO_8197F 0xff
  9281. #define BIT_BE_FAST_EDCA_TO_8197F(x) \
  9282. (((x) & BIT_MASK_BE_FAST_EDCA_TO_8197F) \
  9283. << BIT_SHIFT_BE_FAST_EDCA_TO_8197F)
  9284. #define BITS_BE_FAST_EDCA_TO_8197F \
  9285. (BIT_MASK_BE_FAST_EDCA_TO_8197F << BIT_SHIFT_BE_FAST_EDCA_TO_8197F)
  9286. #define BIT_CLEAR_BE_FAST_EDCA_TO_8197F(x) ((x) & (~BITS_BE_FAST_EDCA_TO_8197F))
  9287. #define BIT_GET_BE_FAST_EDCA_TO_8197F(x) \
  9288. (((x) >> BIT_SHIFT_BE_FAST_EDCA_TO_8197F) & \
  9289. BIT_MASK_BE_FAST_EDCA_TO_8197F)
  9290. #define BIT_SET_BE_FAST_EDCA_TO_8197F(x, v) \
  9291. (BIT_CLEAR_BE_FAST_EDCA_TO_8197F(x) | BIT_BE_FAST_EDCA_TO_8197F(v))
  9292. #define BIT_BE_THRESHOLD_SEL_8197F BIT(7)
  9293. #define BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8197F 0
  9294. #define BIT_MASK_BE_FAST_EDCA_PKT_TH_8197F 0x7f
  9295. #define BIT_BE_FAST_EDCA_PKT_TH_8197F(x) \
  9296. (((x) & BIT_MASK_BE_FAST_EDCA_PKT_TH_8197F) \
  9297. << BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8197F)
  9298. #define BITS_BE_FAST_EDCA_PKT_TH_8197F \
  9299. (BIT_MASK_BE_FAST_EDCA_PKT_TH_8197F \
  9300. << BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8197F)
  9301. #define BIT_CLEAR_BE_FAST_EDCA_PKT_TH_8197F(x) \
  9302. ((x) & (~BITS_BE_FAST_EDCA_PKT_TH_8197F))
  9303. #define BIT_GET_BE_FAST_EDCA_PKT_TH_8197F(x) \
  9304. (((x) >> BIT_SHIFT_BE_FAST_EDCA_PKT_TH_8197F) & \
  9305. BIT_MASK_BE_FAST_EDCA_PKT_TH_8197F)
  9306. #define BIT_SET_BE_FAST_EDCA_PKT_TH_8197F(x, v) \
  9307. (BIT_CLEAR_BE_FAST_EDCA_PKT_TH_8197F(x) | \
  9308. BIT_BE_FAST_EDCA_PKT_TH_8197F(v))
  9309. /* 2 REG_MACID_DROP0_8197F */
  9310. #define BIT_SHIFT_MACID31_0_DROP_8197F 0
  9311. #define BIT_MASK_MACID31_0_DROP_8197F 0xffffffffL
  9312. #define BIT_MACID31_0_DROP_8197F(x) \
  9313. (((x) & BIT_MASK_MACID31_0_DROP_8197F) \
  9314. << BIT_SHIFT_MACID31_0_DROP_8197F)
  9315. #define BITS_MACID31_0_DROP_8197F \
  9316. (BIT_MASK_MACID31_0_DROP_8197F << BIT_SHIFT_MACID31_0_DROP_8197F)
  9317. #define BIT_CLEAR_MACID31_0_DROP_8197F(x) ((x) & (~BITS_MACID31_0_DROP_8197F))
  9318. #define BIT_GET_MACID31_0_DROP_8197F(x) \
  9319. (((x) >> BIT_SHIFT_MACID31_0_DROP_8197F) & \
  9320. BIT_MASK_MACID31_0_DROP_8197F)
  9321. #define BIT_SET_MACID31_0_DROP_8197F(x, v) \
  9322. (BIT_CLEAR_MACID31_0_DROP_8197F(x) | BIT_MACID31_0_DROP_8197F(v))
  9323. /* 2 REG_MACID_DROP1_8197F */
  9324. #define BIT_SHIFT_MACID63_32_DROP_8197F 0
  9325. #define BIT_MASK_MACID63_32_DROP_8197F 0xffffffffL
  9326. #define BIT_MACID63_32_DROP_8197F(x) \
  9327. (((x) & BIT_MASK_MACID63_32_DROP_8197F) \
  9328. << BIT_SHIFT_MACID63_32_DROP_8197F)
  9329. #define BITS_MACID63_32_DROP_8197F \
  9330. (BIT_MASK_MACID63_32_DROP_8197F << BIT_SHIFT_MACID63_32_DROP_8197F)
  9331. #define BIT_CLEAR_MACID63_32_DROP_8197F(x) ((x) & (~BITS_MACID63_32_DROP_8197F))
  9332. #define BIT_GET_MACID63_32_DROP_8197F(x) \
  9333. (((x) >> BIT_SHIFT_MACID63_32_DROP_8197F) & \
  9334. BIT_MASK_MACID63_32_DROP_8197F)
  9335. #define BIT_SET_MACID63_32_DROP_8197F(x, v) \
  9336. (BIT_CLEAR_MACID63_32_DROP_8197F(x) | BIT_MACID63_32_DROP_8197F(v))
  9337. /* 2 REG_MACID_DROP2_8197F */
  9338. #define BIT_SHIFT_MACID95_64_DROP_8197F 0
  9339. #define BIT_MASK_MACID95_64_DROP_8197F 0xffffffffL
  9340. #define BIT_MACID95_64_DROP_8197F(x) \
  9341. (((x) & BIT_MASK_MACID95_64_DROP_8197F) \
  9342. << BIT_SHIFT_MACID95_64_DROP_8197F)
  9343. #define BITS_MACID95_64_DROP_8197F \
  9344. (BIT_MASK_MACID95_64_DROP_8197F << BIT_SHIFT_MACID95_64_DROP_8197F)
  9345. #define BIT_CLEAR_MACID95_64_DROP_8197F(x) ((x) & (~BITS_MACID95_64_DROP_8197F))
  9346. #define BIT_GET_MACID95_64_DROP_8197F(x) \
  9347. (((x) >> BIT_SHIFT_MACID95_64_DROP_8197F) & \
  9348. BIT_MASK_MACID95_64_DROP_8197F)
  9349. #define BIT_SET_MACID95_64_DROP_8197F(x, v) \
  9350. (BIT_CLEAR_MACID95_64_DROP_8197F(x) | BIT_MACID95_64_DROP_8197F(v))
  9351. /* 2 REG_MACID_DROP3_8197F */
  9352. #define BIT_SHIFT_MACID127_96_DROP_8197F 0
  9353. #define BIT_MASK_MACID127_96_DROP_8197F 0xffffffffL
  9354. #define BIT_MACID127_96_DROP_8197F(x) \
  9355. (((x) & BIT_MASK_MACID127_96_DROP_8197F) \
  9356. << BIT_SHIFT_MACID127_96_DROP_8197F)
  9357. #define BITS_MACID127_96_DROP_8197F \
  9358. (BIT_MASK_MACID127_96_DROP_8197F << BIT_SHIFT_MACID127_96_DROP_8197F)
  9359. #define BIT_CLEAR_MACID127_96_DROP_8197F(x) \
  9360. ((x) & (~BITS_MACID127_96_DROP_8197F))
  9361. #define BIT_GET_MACID127_96_DROP_8197F(x) \
  9362. (((x) >> BIT_SHIFT_MACID127_96_DROP_8197F) & \
  9363. BIT_MASK_MACID127_96_DROP_8197F)
  9364. #define BIT_SET_MACID127_96_DROP_8197F(x, v) \
  9365. (BIT_CLEAR_MACID127_96_DROP_8197F(x) | BIT_MACID127_96_DROP_8197F(v))
  9366. /* 2 REG_R_MACID_RELEASE_SUCCESS_0_8197F */
  9367. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8197F 0
  9368. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8197F 0xffffffffL
  9369. #define BIT_R_MACID_RELEASE_SUCCESS_0_8197F(x) \
  9370. (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8197F) \
  9371. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8197F)
  9372. #define BITS_R_MACID_RELEASE_SUCCESS_0_8197F \
  9373. (BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8197F \
  9374. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8197F)
  9375. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_0_8197F(x) \
  9376. ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_0_8197F))
  9377. #define BIT_GET_R_MACID_RELEASE_SUCCESS_0_8197F(x) \
  9378. (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_0_8197F) & \
  9379. BIT_MASK_R_MACID_RELEASE_SUCCESS_0_8197F)
  9380. #define BIT_SET_R_MACID_RELEASE_SUCCESS_0_8197F(x, v) \
  9381. (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_0_8197F(x) | \
  9382. BIT_R_MACID_RELEASE_SUCCESS_0_8197F(v))
  9383. /* 2 REG_R_MACID_RELEASE_SUCCESS_1_8197F */
  9384. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8197F 0
  9385. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8197F 0xffffffffL
  9386. #define BIT_R_MACID_RELEASE_SUCCESS_1_8197F(x) \
  9387. (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8197F) \
  9388. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8197F)
  9389. #define BITS_R_MACID_RELEASE_SUCCESS_1_8197F \
  9390. (BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8197F \
  9391. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8197F)
  9392. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_1_8197F(x) \
  9393. ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_1_8197F))
  9394. #define BIT_GET_R_MACID_RELEASE_SUCCESS_1_8197F(x) \
  9395. (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_1_8197F) & \
  9396. BIT_MASK_R_MACID_RELEASE_SUCCESS_1_8197F)
  9397. #define BIT_SET_R_MACID_RELEASE_SUCCESS_1_8197F(x, v) \
  9398. (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_1_8197F(x) | \
  9399. BIT_R_MACID_RELEASE_SUCCESS_1_8197F(v))
  9400. /* 2 REG_R_MACID_RELEASE_SUCCESS_2_8197F */
  9401. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8197F 0
  9402. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8197F 0xffffffffL
  9403. #define BIT_R_MACID_RELEASE_SUCCESS_2_8197F(x) \
  9404. (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8197F) \
  9405. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8197F)
  9406. #define BITS_R_MACID_RELEASE_SUCCESS_2_8197F \
  9407. (BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8197F \
  9408. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8197F)
  9409. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_2_8197F(x) \
  9410. ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_2_8197F))
  9411. #define BIT_GET_R_MACID_RELEASE_SUCCESS_2_8197F(x) \
  9412. (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_2_8197F) & \
  9413. BIT_MASK_R_MACID_RELEASE_SUCCESS_2_8197F)
  9414. #define BIT_SET_R_MACID_RELEASE_SUCCESS_2_8197F(x, v) \
  9415. (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_2_8197F(x) | \
  9416. BIT_R_MACID_RELEASE_SUCCESS_2_8197F(v))
  9417. /* 2 REG_R_MACID_RELEASE_SUCCESS_3_8197F */
  9418. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8197F 0
  9419. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8197F 0xffffffffL
  9420. #define BIT_R_MACID_RELEASE_SUCCESS_3_8197F(x) \
  9421. (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8197F) \
  9422. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8197F)
  9423. #define BITS_R_MACID_RELEASE_SUCCESS_3_8197F \
  9424. (BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8197F \
  9425. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8197F)
  9426. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_3_8197F(x) \
  9427. ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_3_8197F))
  9428. #define BIT_GET_R_MACID_RELEASE_SUCCESS_3_8197F(x) \
  9429. (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_3_8197F) & \
  9430. BIT_MASK_R_MACID_RELEASE_SUCCESS_3_8197F)
  9431. #define BIT_SET_R_MACID_RELEASE_SUCCESS_3_8197F(x, v) \
  9432. (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_3_8197F(x) | \
  9433. BIT_R_MACID_RELEASE_SUCCESS_3_8197F(v))
  9434. /* 2 REG_MGG_FIFO_CRTL_8197F */
  9435. #define BIT_R_MGG_FIFO_EN_8197F BIT(31)
  9436. #define BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8197F 28
  9437. #define BIT_MASK_R_MGG_FIFO_PG_SIZE_8197F 0x7
  9438. #define BIT_R_MGG_FIFO_PG_SIZE_8197F(x) \
  9439. (((x) & BIT_MASK_R_MGG_FIFO_PG_SIZE_8197F) \
  9440. << BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8197F)
  9441. #define BITS_R_MGG_FIFO_PG_SIZE_8197F \
  9442. (BIT_MASK_R_MGG_FIFO_PG_SIZE_8197F \
  9443. << BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8197F)
  9444. #define BIT_CLEAR_R_MGG_FIFO_PG_SIZE_8197F(x) \
  9445. ((x) & (~BITS_R_MGG_FIFO_PG_SIZE_8197F))
  9446. #define BIT_GET_R_MGG_FIFO_PG_SIZE_8197F(x) \
  9447. (((x) >> BIT_SHIFT_R_MGG_FIFO_PG_SIZE_8197F) & \
  9448. BIT_MASK_R_MGG_FIFO_PG_SIZE_8197F)
  9449. #define BIT_SET_R_MGG_FIFO_PG_SIZE_8197F(x, v) \
  9450. (BIT_CLEAR_R_MGG_FIFO_PG_SIZE_8197F(x) | \
  9451. BIT_R_MGG_FIFO_PG_SIZE_8197F(v))
  9452. #define BIT_SHIFT_R_MGG_FIFO_START_PG_8197F 16
  9453. #define BIT_MASK_R_MGG_FIFO_START_PG_8197F 0xfff
  9454. #define BIT_R_MGG_FIFO_START_PG_8197F(x) \
  9455. (((x) & BIT_MASK_R_MGG_FIFO_START_PG_8197F) \
  9456. << BIT_SHIFT_R_MGG_FIFO_START_PG_8197F)
  9457. #define BITS_R_MGG_FIFO_START_PG_8197F \
  9458. (BIT_MASK_R_MGG_FIFO_START_PG_8197F \
  9459. << BIT_SHIFT_R_MGG_FIFO_START_PG_8197F)
  9460. #define BIT_CLEAR_R_MGG_FIFO_START_PG_8197F(x) \
  9461. ((x) & (~BITS_R_MGG_FIFO_START_PG_8197F))
  9462. #define BIT_GET_R_MGG_FIFO_START_PG_8197F(x) \
  9463. (((x) >> BIT_SHIFT_R_MGG_FIFO_START_PG_8197F) & \
  9464. BIT_MASK_R_MGG_FIFO_START_PG_8197F)
  9465. #define BIT_SET_R_MGG_FIFO_START_PG_8197F(x, v) \
  9466. (BIT_CLEAR_R_MGG_FIFO_START_PG_8197F(x) | \
  9467. BIT_R_MGG_FIFO_START_PG_8197F(v))
  9468. #define BIT_SHIFT_R_MGG_FIFO_SIZE_8197F 14
  9469. #define BIT_MASK_R_MGG_FIFO_SIZE_8197F 0x3
  9470. #define BIT_R_MGG_FIFO_SIZE_8197F(x) \
  9471. (((x) & BIT_MASK_R_MGG_FIFO_SIZE_8197F) \
  9472. << BIT_SHIFT_R_MGG_FIFO_SIZE_8197F)
  9473. #define BITS_R_MGG_FIFO_SIZE_8197F \
  9474. (BIT_MASK_R_MGG_FIFO_SIZE_8197F << BIT_SHIFT_R_MGG_FIFO_SIZE_8197F)
  9475. #define BIT_CLEAR_R_MGG_FIFO_SIZE_8197F(x) ((x) & (~BITS_R_MGG_FIFO_SIZE_8197F))
  9476. #define BIT_GET_R_MGG_FIFO_SIZE_8197F(x) \
  9477. (((x) >> BIT_SHIFT_R_MGG_FIFO_SIZE_8197F) & \
  9478. BIT_MASK_R_MGG_FIFO_SIZE_8197F)
  9479. #define BIT_SET_R_MGG_FIFO_SIZE_8197F(x, v) \
  9480. (BIT_CLEAR_R_MGG_FIFO_SIZE_8197F(x) | BIT_R_MGG_FIFO_SIZE_8197F(v))
  9481. #define BIT_R_MGG_FIFO_PAUSE_8197F BIT(13)
  9482. #define BIT_SHIFT_R_MGG_FIFO_RPTR_8197F 8
  9483. #define BIT_MASK_R_MGG_FIFO_RPTR_8197F 0x1f
  9484. #define BIT_R_MGG_FIFO_RPTR_8197F(x) \
  9485. (((x) & BIT_MASK_R_MGG_FIFO_RPTR_8197F) \
  9486. << BIT_SHIFT_R_MGG_FIFO_RPTR_8197F)
  9487. #define BITS_R_MGG_FIFO_RPTR_8197F \
  9488. (BIT_MASK_R_MGG_FIFO_RPTR_8197F << BIT_SHIFT_R_MGG_FIFO_RPTR_8197F)
  9489. #define BIT_CLEAR_R_MGG_FIFO_RPTR_8197F(x) ((x) & (~BITS_R_MGG_FIFO_RPTR_8197F))
  9490. #define BIT_GET_R_MGG_FIFO_RPTR_8197F(x) \
  9491. (((x) >> BIT_SHIFT_R_MGG_FIFO_RPTR_8197F) & \
  9492. BIT_MASK_R_MGG_FIFO_RPTR_8197F)
  9493. #define BIT_SET_R_MGG_FIFO_RPTR_8197F(x, v) \
  9494. (BIT_CLEAR_R_MGG_FIFO_RPTR_8197F(x) | BIT_R_MGG_FIFO_RPTR_8197F(v))
  9495. #define BIT_R_MGG_FIFO_OV_8197F BIT(7)
  9496. #define BIT_R_MGG_FIFO_WPTR_ERROR_8197F BIT(6)
  9497. #define BIT_R_EN_CPU_LIFETIME_8197F BIT(5)
  9498. #define BIT_SHIFT_R_MGG_FIFO_WPTR_8197F 0
  9499. #define BIT_MASK_R_MGG_FIFO_WPTR_8197F 0x1f
  9500. #define BIT_R_MGG_FIFO_WPTR_8197F(x) \
  9501. (((x) & BIT_MASK_R_MGG_FIFO_WPTR_8197F) \
  9502. << BIT_SHIFT_R_MGG_FIFO_WPTR_8197F)
  9503. #define BITS_R_MGG_FIFO_WPTR_8197F \
  9504. (BIT_MASK_R_MGG_FIFO_WPTR_8197F << BIT_SHIFT_R_MGG_FIFO_WPTR_8197F)
  9505. #define BIT_CLEAR_R_MGG_FIFO_WPTR_8197F(x) ((x) & (~BITS_R_MGG_FIFO_WPTR_8197F))
  9506. #define BIT_GET_R_MGG_FIFO_WPTR_8197F(x) \
  9507. (((x) >> BIT_SHIFT_R_MGG_FIFO_WPTR_8197F) & \
  9508. BIT_MASK_R_MGG_FIFO_WPTR_8197F)
  9509. #define BIT_SET_R_MGG_FIFO_WPTR_8197F(x, v) \
  9510. (BIT_CLEAR_R_MGG_FIFO_WPTR_8197F(x) | BIT_R_MGG_FIFO_WPTR_8197F(v))
  9511. /* 2 REG_MGG_FIFO_INT_8197F */
  9512. #define BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8197F 16
  9513. #define BIT_MASK_R_MGG_FIFO_INT_FLAG_8197F 0xffff
  9514. #define BIT_R_MGG_FIFO_INT_FLAG_8197F(x) \
  9515. (((x) & BIT_MASK_R_MGG_FIFO_INT_FLAG_8197F) \
  9516. << BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8197F)
  9517. #define BITS_R_MGG_FIFO_INT_FLAG_8197F \
  9518. (BIT_MASK_R_MGG_FIFO_INT_FLAG_8197F \
  9519. << BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8197F)
  9520. #define BIT_CLEAR_R_MGG_FIFO_INT_FLAG_8197F(x) \
  9521. ((x) & (~BITS_R_MGG_FIFO_INT_FLAG_8197F))
  9522. #define BIT_GET_R_MGG_FIFO_INT_FLAG_8197F(x) \
  9523. (((x) >> BIT_SHIFT_R_MGG_FIFO_INT_FLAG_8197F) & \
  9524. BIT_MASK_R_MGG_FIFO_INT_FLAG_8197F)
  9525. #define BIT_SET_R_MGG_FIFO_INT_FLAG_8197F(x, v) \
  9526. (BIT_CLEAR_R_MGG_FIFO_INT_FLAG_8197F(x) | \
  9527. BIT_R_MGG_FIFO_INT_FLAG_8197F(v))
  9528. #define BIT_SHIFT_R_MGG_FIFO_INT_MASK_8197F 0
  9529. #define BIT_MASK_R_MGG_FIFO_INT_MASK_8197F 0xffff
  9530. #define BIT_R_MGG_FIFO_INT_MASK_8197F(x) \
  9531. (((x) & BIT_MASK_R_MGG_FIFO_INT_MASK_8197F) \
  9532. << BIT_SHIFT_R_MGG_FIFO_INT_MASK_8197F)
  9533. #define BITS_R_MGG_FIFO_INT_MASK_8197F \
  9534. (BIT_MASK_R_MGG_FIFO_INT_MASK_8197F \
  9535. << BIT_SHIFT_R_MGG_FIFO_INT_MASK_8197F)
  9536. #define BIT_CLEAR_R_MGG_FIFO_INT_MASK_8197F(x) \
  9537. ((x) & (~BITS_R_MGG_FIFO_INT_MASK_8197F))
  9538. #define BIT_GET_R_MGG_FIFO_INT_MASK_8197F(x) \
  9539. (((x) >> BIT_SHIFT_R_MGG_FIFO_INT_MASK_8197F) & \
  9540. BIT_MASK_R_MGG_FIFO_INT_MASK_8197F)
  9541. #define BIT_SET_R_MGG_FIFO_INT_MASK_8197F(x, v) \
  9542. (BIT_CLEAR_R_MGG_FIFO_INT_MASK_8197F(x) | \
  9543. BIT_R_MGG_FIFO_INT_MASK_8197F(v))
  9544. /* 2 REG_MGG_FIFO_LIFETIME_8197F */
  9545. #define BIT_SHIFT_R_MGG_FIFO_LIFETIME_8197F 16
  9546. #define BIT_MASK_R_MGG_FIFO_LIFETIME_8197F 0xffff
  9547. #define BIT_R_MGG_FIFO_LIFETIME_8197F(x) \
  9548. (((x) & BIT_MASK_R_MGG_FIFO_LIFETIME_8197F) \
  9549. << BIT_SHIFT_R_MGG_FIFO_LIFETIME_8197F)
  9550. #define BITS_R_MGG_FIFO_LIFETIME_8197F \
  9551. (BIT_MASK_R_MGG_FIFO_LIFETIME_8197F \
  9552. << BIT_SHIFT_R_MGG_FIFO_LIFETIME_8197F)
  9553. #define BIT_CLEAR_R_MGG_FIFO_LIFETIME_8197F(x) \
  9554. ((x) & (~BITS_R_MGG_FIFO_LIFETIME_8197F))
  9555. #define BIT_GET_R_MGG_FIFO_LIFETIME_8197F(x) \
  9556. (((x) >> BIT_SHIFT_R_MGG_FIFO_LIFETIME_8197F) & \
  9557. BIT_MASK_R_MGG_FIFO_LIFETIME_8197F)
  9558. #define BIT_SET_R_MGG_FIFO_LIFETIME_8197F(x, v) \
  9559. (BIT_CLEAR_R_MGG_FIFO_LIFETIME_8197F(x) | \
  9560. BIT_R_MGG_FIFO_LIFETIME_8197F(v))
  9561. #define BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8197F 0
  9562. #define BIT_MASK_R_MGG_FIFO_VALID_MAP_8197F 0xffff
  9563. #define BIT_R_MGG_FIFO_VALID_MAP_8197F(x) \
  9564. (((x) & BIT_MASK_R_MGG_FIFO_VALID_MAP_8197F) \
  9565. << BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8197F)
  9566. #define BITS_R_MGG_FIFO_VALID_MAP_8197F \
  9567. (BIT_MASK_R_MGG_FIFO_VALID_MAP_8197F \
  9568. << BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8197F)
  9569. #define BIT_CLEAR_R_MGG_FIFO_VALID_MAP_8197F(x) \
  9570. ((x) & (~BITS_R_MGG_FIFO_VALID_MAP_8197F))
  9571. #define BIT_GET_R_MGG_FIFO_VALID_MAP_8197F(x) \
  9572. (((x) >> BIT_SHIFT_R_MGG_FIFO_VALID_MAP_8197F) & \
  9573. BIT_MASK_R_MGG_FIFO_VALID_MAP_8197F)
  9574. #define BIT_SET_R_MGG_FIFO_VALID_MAP_8197F(x, v) \
  9575. (BIT_CLEAR_R_MGG_FIFO_VALID_MAP_8197F(x) | \
  9576. BIT_R_MGG_FIFO_VALID_MAP_8197F(v))
  9577. /* 2 REG_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F */
  9578. #define BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F 0
  9579. #define BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F 0x7f
  9580. #define BIT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x) \
  9581. (((x) & BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F) \
  9582. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F)
  9583. #define BITS_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F \
  9584. (BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F \
  9585. << BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F)
  9586. #define BIT_CLEAR_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x) \
  9587. ((x) & (~BITS_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F))
  9588. #define BIT_GET_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x) \
  9589. (((x) >> BIT_SHIFT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F) & \
  9590. BIT_MASK_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F)
  9591. #define BIT_SET_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x, v) \
  9592. (BIT_CLEAR_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(x) | \
  9593. BIT_R_MACID_RELEASE_SUCCESS_CLEAR_OFFSET_8197F(v))
  9594. /* 2 REG_SHCUT_SETTING_8197F */
  9595. /* 2 REG_NOT_VALID_8197F */
  9596. /* 2 REG_NOT_VALID_8197F */
  9597. /* 2 REG_NOT_VALID_8197F */
  9598. /* 2 REG_NOT_VALID_8197F */
  9599. /* 2 REG_NOT_VALID_8197F */
  9600. /* 2 REG_NOT_VALID_8197F */
  9601. /* 2 REG_SHCUT_LLC_ETH_TYPE0_8197F */
  9602. /* 2 REG_NOT_VALID_8197F */
  9603. /* 2 REG_NOT_VALID_8197F */
  9604. /* 2 REG_SHCUT_LLC_ETH_TYPE1_8197F */
  9605. /* 2 REG_NOT_VALID_8197F */
  9606. /* 2 REG_NOT_VALID_8197F */
  9607. /* 2 REG_SHCUT_LLC_OUI0_8197F */
  9608. /* 2 REG_NOT_VALID_8197F */
  9609. /* 2 REG_NOT_VALID_8197F */
  9610. /* 2 REG_NOT_VALID_8197F */
  9611. /* 2 REG_SHCUT_LLC_OUI1_8197F */
  9612. /* 2 REG_NOT_VALID_8197F */
  9613. /* 2 REG_NOT_VALID_8197F */
  9614. /* 2 REG_NOT_VALID_8197F */
  9615. /* 2 REG_SHCUT_LLC_OUI2_8197F */
  9616. /* 2 REG_NOT_VALID_8197F */
  9617. /* 2 REG_NOT_VALID_8197F */
  9618. /* 2 REG_NOT_VALID_8197F */
  9619. /* 2 REG_SHCUT_LLC_OUI3_8197F */
  9620. /* 2 REG_NOT_VALID_8197F */
  9621. /* 2 REG_NOT_VALID_8197F */
  9622. /* 2 REG_NOT_VALID_8197F */
  9623. /* 2 REG_CHNL_INFO_CTRL_8197F */
  9624. #define BIT_CHNL_REF_RXNAV_8197F BIT(7)
  9625. #define BIT_CHNL_REF_VBON_8197F BIT(6)
  9626. #define BIT_CHNL_REF_EDCCA_8197F BIT(5)
  9627. #define BIT_RST_CHNL_BUSY_8197F BIT(3)
  9628. #define BIT_RST_CHNL_IDLE_8197F BIT(2)
  9629. #define BIT_CHNL_INFO_RST_8197F BIT(1)
  9630. #define BIT_ATM_AIRTIME_EN_8197F BIT(0)
  9631. /* 2 REG_CHNL_IDLE_TIME_8197F */
  9632. #define BIT_SHIFT_CHNL_IDLE_TIME_8197F 0
  9633. #define BIT_MASK_CHNL_IDLE_TIME_8197F 0xffffffffL
  9634. #define BIT_CHNL_IDLE_TIME_8197F(x) \
  9635. (((x) & BIT_MASK_CHNL_IDLE_TIME_8197F) \
  9636. << BIT_SHIFT_CHNL_IDLE_TIME_8197F)
  9637. #define BITS_CHNL_IDLE_TIME_8197F \
  9638. (BIT_MASK_CHNL_IDLE_TIME_8197F << BIT_SHIFT_CHNL_IDLE_TIME_8197F)
  9639. #define BIT_CLEAR_CHNL_IDLE_TIME_8197F(x) ((x) & (~BITS_CHNL_IDLE_TIME_8197F))
  9640. #define BIT_GET_CHNL_IDLE_TIME_8197F(x) \
  9641. (((x) >> BIT_SHIFT_CHNL_IDLE_TIME_8197F) & \
  9642. BIT_MASK_CHNL_IDLE_TIME_8197F)
  9643. #define BIT_SET_CHNL_IDLE_TIME_8197F(x, v) \
  9644. (BIT_CLEAR_CHNL_IDLE_TIME_8197F(x) | BIT_CHNL_IDLE_TIME_8197F(v))
  9645. /* 2 REG_CHNL_BUSY_TIME_8197F */
  9646. #define BIT_SHIFT_CHNL_BUSY_TIME_8197F 0
  9647. #define BIT_MASK_CHNL_BUSY_TIME_8197F 0xffffffffL
  9648. #define BIT_CHNL_BUSY_TIME_8197F(x) \
  9649. (((x) & BIT_MASK_CHNL_BUSY_TIME_8197F) \
  9650. << BIT_SHIFT_CHNL_BUSY_TIME_8197F)
  9651. #define BITS_CHNL_BUSY_TIME_8197F \
  9652. (BIT_MASK_CHNL_BUSY_TIME_8197F << BIT_SHIFT_CHNL_BUSY_TIME_8197F)
  9653. #define BIT_CLEAR_CHNL_BUSY_TIME_8197F(x) ((x) & (~BITS_CHNL_BUSY_TIME_8197F))
  9654. #define BIT_GET_CHNL_BUSY_TIME_8197F(x) \
  9655. (((x) >> BIT_SHIFT_CHNL_BUSY_TIME_8197F) & \
  9656. BIT_MASK_CHNL_BUSY_TIME_8197F)
  9657. #define BIT_SET_CHNL_BUSY_TIME_8197F(x, v) \
  9658. (BIT_CLEAR_CHNL_BUSY_TIME_8197F(x) | BIT_CHNL_BUSY_TIME_8197F(v))
  9659. /* 2 REG_NOT_VALID_8197F */
  9660. /* 2 REG_EDCA_VO_PARAM_8197F */
  9661. #define BIT_SHIFT_TXOPLIMIT_8197F 16
  9662. #define BIT_MASK_TXOPLIMIT_8197F 0x7ff
  9663. #define BIT_TXOPLIMIT_8197F(x) \
  9664. (((x) & BIT_MASK_TXOPLIMIT_8197F) << BIT_SHIFT_TXOPLIMIT_8197F)
  9665. #define BITS_TXOPLIMIT_8197F \
  9666. (BIT_MASK_TXOPLIMIT_8197F << BIT_SHIFT_TXOPLIMIT_8197F)
  9667. #define BIT_CLEAR_TXOPLIMIT_8197F(x) ((x) & (~BITS_TXOPLIMIT_8197F))
  9668. #define BIT_GET_TXOPLIMIT_8197F(x) \
  9669. (((x) >> BIT_SHIFT_TXOPLIMIT_8197F) & BIT_MASK_TXOPLIMIT_8197F)
  9670. #define BIT_SET_TXOPLIMIT_8197F(x, v) \
  9671. (BIT_CLEAR_TXOPLIMIT_8197F(x) | BIT_TXOPLIMIT_8197F(v))
  9672. #define BIT_SHIFT_CW_8197F 8
  9673. #define BIT_MASK_CW_8197F 0xff
  9674. #define BIT_CW_8197F(x) (((x) & BIT_MASK_CW_8197F) << BIT_SHIFT_CW_8197F)
  9675. #define BITS_CW_8197F (BIT_MASK_CW_8197F << BIT_SHIFT_CW_8197F)
  9676. #define BIT_CLEAR_CW_8197F(x) ((x) & (~BITS_CW_8197F))
  9677. #define BIT_GET_CW_8197F(x) (((x) >> BIT_SHIFT_CW_8197F) & BIT_MASK_CW_8197F)
  9678. #define BIT_SET_CW_8197F(x, v) (BIT_CLEAR_CW_8197F(x) | BIT_CW_8197F(v))
  9679. #define BIT_SHIFT_AIFS_8197F 0
  9680. #define BIT_MASK_AIFS_8197F 0xff
  9681. #define BIT_AIFS_8197F(x) (((x) & BIT_MASK_AIFS_8197F) << BIT_SHIFT_AIFS_8197F)
  9682. #define BITS_AIFS_8197F (BIT_MASK_AIFS_8197F << BIT_SHIFT_AIFS_8197F)
  9683. #define BIT_CLEAR_AIFS_8197F(x) ((x) & (~BITS_AIFS_8197F))
  9684. #define BIT_GET_AIFS_8197F(x) \
  9685. (((x) >> BIT_SHIFT_AIFS_8197F) & BIT_MASK_AIFS_8197F)
  9686. #define BIT_SET_AIFS_8197F(x, v) (BIT_CLEAR_AIFS_8197F(x) | BIT_AIFS_8197F(v))
  9687. /* 2 REG_EDCA_VI_PARAM_8197F */
  9688. /* 2 REG_NOT_VALID_8197F */
  9689. #define BIT_SHIFT_TXOPLIMIT_8197F 16
  9690. #define BIT_MASK_TXOPLIMIT_8197F 0x7ff
  9691. #define BIT_TXOPLIMIT_8197F(x) \
  9692. (((x) & BIT_MASK_TXOPLIMIT_8197F) << BIT_SHIFT_TXOPLIMIT_8197F)
  9693. #define BITS_TXOPLIMIT_8197F \
  9694. (BIT_MASK_TXOPLIMIT_8197F << BIT_SHIFT_TXOPLIMIT_8197F)
  9695. #define BIT_CLEAR_TXOPLIMIT_8197F(x) ((x) & (~BITS_TXOPLIMIT_8197F))
  9696. #define BIT_GET_TXOPLIMIT_8197F(x) \
  9697. (((x) >> BIT_SHIFT_TXOPLIMIT_8197F) & BIT_MASK_TXOPLIMIT_8197F)
  9698. #define BIT_SET_TXOPLIMIT_8197F(x, v) \
  9699. (BIT_CLEAR_TXOPLIMIT_8197F(x) | BIT_TXOPLIMIT_8197F(v))
  9700. #define BIT_SHIFT_CW_8197F 8
  9701. #define BIT_MASK_CW_8197F 0xff
  9702. #define BIT_CW_8197F(x) (((x) & BIT_MASK_CW_8197F) << BIT_SHIFT_CW_8197F)
  9703. #define BITS_CW_8197F (BIT_MASK_CW_8197F << BIT_SHIFT_CW_8197F)
  9704. #define BIT_CLEAR_CW_8197F(x) ((x) & (~BITS_CW_8197F))
  9705. #define BIT_GET_CW_8197F(x) (((x) >> BIT_SHIFT_CW_8197F) & BIT_MASK_CW_8197F)
  9706. #define BIT_SET_CW_8197F(x, v) (BIT_CLEAR_CW_8197F(x) | BIT_CW_8197F(v))
  9707. #define BIT_SHIFT_AIFS_8197F 0
  9708. #define BIT_MASK_AIFS_8197F 0xff
  9709. #define BIT_AIFS_8197F(x) (((x) & BIT_MASK_AIFS_8197F) << BIT_SHIFT_AIFS_8197F)
  9710. #define BITS_AIFS_8197F (BIT_MASK_AIFS_8197F << BIT_SHIFT_AIFS_8197F)
  9711. #define BIT_CLEAR_AIFS_8197F(x) ((x) & (~BITS_AIFS_8197F))
  9712. #define BIT_GET_AIFS_8197F(x) \
  9713. (((x) >> BIT_SHIFT_AIFS_8197F) & BIT_MASK_AIFS_8197F)
  9714. #define BIT_SET_AIFS_8197F(x, v) (BIT_CLEAR_AIFS_8197F(x) | BIT_AIFS_8197F(v))
  9715. /* 2 REG_EDCA_BE_PARAM_8197F */
  9716. /* 2 REG_NOT_VALID_8197F */
  9717. #define BIT_SHIFT_TXOPLIMIT_8197F 16
  9718. #define BIT_MASK_TXOPLIMIT_8197F 0x7ff
  9719. #define BIT_TXOPLIMIT_8197F(x) \
  9720. (((x) & BIT_MASK_TXOPLIMIT_8197F) << BIT_SHIFT_TXOPLIMIT_8197F)
  9721. #define BITS_TXOPLIMIT_8197F \
  9722. (BIT_MASK_TXOPLIMIT_8197F << BIT_SHIFT_TXOPLIMIT_8197F)
  9723. #define BIT_CLEAR_TXOPLIMIT_8197F(x) ((x) & (~BITS_TXOPLIMIT_8197F))
  9724. #define BIT_GET_TXOPLIMIT_8197F(x) \
  9725. (((x) >> BIT_SHIFT_TXOPLIMIT_8197F) & BIT_MASK_TXOPLIMIT_8197F)
  9726. #define BIT_SET_TXOPLIMIT_8197F(x, v) \
  9727. (BIT_CLEAR_TXOPLIMIT_8197F(x) | BIT_TXOPLIMIT_8197F(v))
  9728. #define BIT_SHIFT_CW_8197F 8
  9729. #define BIT_MASK_CW_8197F 0xff
  9730. #define BIT_CW_8197F(x) (((x) & BIT_MASK_CW_8197F) << BIT_SHIFT_CW_8197F)
  9731. #define BITS_CW_8197F (BIT_MASK_CW_8197F << BIT_SHIFT_CW_8197F)
  9732. #define BIT_CLEAR_CW_8197F(x) ((x) & (~BITS_CW_8197F))
  9733. #define BIT_GET_CW_8197F(x) (((x) >> BIT_SHIFT_CW_8197F) & BIT_MASK_CW_8197F)
  9734. #define BIT_SET_CW_8197F(x, v) (BIT_CLEAR_CW_8197F(x) | BIT_CW_8197F(v))
  9735. #define BIT_SHIFT_AIFS_8197F 0
  9736. #define BIT_MASK_AIFS_8197F 0xff
  9737. #define BIT_AIFS_8197F(x) (((x) & BIT_MASK_AIFS_8197F) << BIT_SHIFT_AIFS_8197F)
  9738. #define BITS_AIFS_8197F (BIT_MASK_AIFS_8197F << BIT_SHIFT_AIFS_8197F)
  9739. #define BIT_CLEAR_AIFS_8197F(x) ((x) & (~BITS_AIFS_8197F))
  9740. #define BIT_GET_AIFS_8197F(x) \
  9741. (((x) >> BIT_SHIFT_AIFS_8197F) & BIT_MASK_AIFS_8197F)
  9742. #define BIT_SET_AIFS_8197F(x, v) (BIT_CLEAR_AIFS_8197F(x) | BIT_AIFS_8197F(v))
  9743. /* 2 REG_EDCA_BK_PARAM_8197F */
  9744. /* 2 REG_NOT_VALID_8197F */
  9745. #define BIT_SHIFT_TXOPLIMIT_8197F 16
  9746. #define BIT_MASK_TXOPLIMIT_8197F 0x7ff
  9747. #define BIT_TXOPLIMIT_8197F(x) \
  9748. (((x) & BIT_MASK_TXOPLIMIT_8197F) << BIT_SHIFT_TXOPLIMIT_8197F)
  9749. #define BITS_TXOPLIMIT_8197F \
  9750. (BIT_MASK_TXOPLIMIT_8197F << BIT_SHIFT_TXOPLIMIT_8197F)
  9751. #define BIT_CLEAR_TXOPLIMIT_8197F(x) ((x) & (~BITS_TXOPLIMIT_8197F))
  9752. #define BIT_GET_TXOPLIMIT_8197F(x) \
  9753. (((x) >> BIT_SHIFT_TXOPLIMIT_8197F) & BIT_MASK_TXOPLIMIT_8197F)
  9754. #define BIT_SET_TXOPLIMIT_8197F(x, v) \
  9755. (BIT_CLEAR_TXOPLIMIT_8197F(x) | BIT_TXOPLIMIT_8197F(v))
  9756. #define BIT_SHIFT_CW_8197F 8
  9757. #define BIT_MASK_CW_8197F 0xff
  9758. #define BIT_CW_8197F(x) (((x) & BIT_MASK_CW_8197F) << BIT_SHIFT_CW_8197F)
  9759. #define BITS_CW_8197F (BIT_MASK_CW_8197F << BIT_SHIFT_CW_8197F)
  9760. #define BIT_CLEAR_CW_8197F(x) ((x) & (~BITS_CW_8197F))
  9761. #define BIT_GET_CW_8197F(x) (((x) >> BIT_SHIFT_CW_8197F) & BIT_MASK_CW_8197F)
  9762. #define BIT_SET_CW_8197F(x, v) (BIT_CLEAR_CW_8197F(x) | BIT_CW_8197F(v))
  9763. #define BIT_SHIFT_AIFS_8197F 0
  9764. #define BIT_MASK_AIFS_8197F 0xff
  9765. #define BIT_AIFS_8197F(x) (((x) & BIT_MASK_AIFS_8197F) << BIT_SHIFT_AIFS_8197F)
  9766. #define BITS_AIFS_8197F (BIT_MASK_AIFS_8197F << BIT_SHIFT_AIFS_8197F)
  9767. #define BIT_CLEAR_AIFS_8197F(x) ((x) & (~BITS_AIFS_8197F))
  9768. #define BIT_GET_AIFS_8197F(x) \
  9769. (((x) >> BIT_SHIFT_AIFS_8197F) & BIT_MASK_AIFS_8197F)
  9770. #define BIT_SET_AIFS_8197F(x, v) (BIT_CLEAR_AIFS_8197F(x) | BIT_AIFS_8197F(v))
  9771. /* 2 REG_BCNTCFG_8197F */
  9772. #define BIT_SHIFT_BCNCW_MAX_8197F 12
  9773. #define BIT_MASK_BCNCW_MAX_8197F 0xf
  9774. #define BIT_BCNCW_MAX_8197F(x) \
  9775. (((x) & BIT_MASK_BCNCW_MAX_8197F) << BIT_SHIFT_BCNCW_MAX_8197F)
  9776. #define BITS_BCNCW_MAX_8197F \
  9777. (BIT_MASK_BCNCW_MAX_8197F << BIT_SHIFT_BCNCW_MAX_8197F)
  9778. #define BIT_CLEAR_BCNCW_MAX_8197F(x) ((x) & (~BITS_BCNCW_MAX_8197F))
  9779. #define BIT_GET_BCNCW_MAX_8197F(x) \
  9780. (((x) >> BIT_SHIFT_BCNCW_MAX_8197F) & BIT_MASK_BCNCW_MAX_8197F)
  9781. #define BIT_SET_BCNCW_MAX_8197F(x, v) \
  9782. (BIT_CLEAR_BCNCW_MAX_8197F(x) | BIT_BCNCW_MAX_8197F(v))
  9783. #define BIT_SHIFT_BCNCW_MIN_8197F 8
  9784. #define BIT_MASK_BCNCW_MIN_8197F 0xf
  9785. #define BIT_BCNCW_MIN_8197F(x) \
  9786. (((x) & BIT_MASK_BCNCW_MIN_8197F) << BIT_SHIFT_BCNCW_MIN_8197F)
  9787. #define BITS_BCNCW_MIN_8197F \
  9788. (BIT_MASK_BCNCW_MIN_8197F << BIT_SHIFT_BCNCW_MIN_8197F)
  9789. #define BIT_CLEAR_BCNCW_MIN_8197F(x) ((x) & (~BITS_BCNCW_MIN_8197F))
  9790. #define BIT_GET_BCNCW_MIN_8197F(x) \
  9791. (((x) >> BIT_SHIFT_BCNCW_MIN_8197F) & BIT_MASK_BCNCW_MIN_8197F)
  9792. #define BIT_SET_BCNCW_MIN_8197F(x, v) \
  9793. (BIT_CLEAR_BCNCW_MIN_8197F(x) | BIT_BCNCW_MIN_8197F(v))
  9794. #define BIT_SHIFT_BCNIFS_8197F 0
  9795. #define BIT_MASK_BCNIFS_8197F 0xff
  9796. #define BIT_BCNIFS_8197F(x) \
  9797. (((x) & BIT_MASK_BCNIFS_8197F) << BIT_SHIFT_BCNIFS_8197F)
  9798. #define BITS_BCNIFS_8197F (BIT_MASK_BCNIFS_8197F << BIT_SHIFT_BCNIFS_8197F)
  9799. #define BIT_CLEAR_BCNIFS_8197F(x) ((x) & (~BITS_BCNIFS_8197F))
  9800. #define BIT_GET_BCNIFS_8197F(x) \
  9801. (((x) >> BIT_SHIFT_BCNIFS_8197F) & BIT_MASK_BCNIFS_8197F)
  9802. #define BIT_SET_BCNIFS_8197F(x, v) \
  9803. (BIT_CLEAR_BCNIFS_8197F(x) | BIT_BCNIFS_8197F(v))
  9804. /* 2 REG_PIFS_8197F */
  9805. #define BIT_SHIFT_PIFS_8197F 0
  9806. #define BIT_MASK_PIFS_8197F 0xff
  9807. #define BIT_PIFS_8197F(x) (((x) & BIT_MASK_PIFS_8197F) << BIT_SHIFT_PIFS_8197F)
  9808. #define BITS_PIFS_8197F (BIT_MASK_PIFS_8197F << BIT_SHIFT_PIFS_8197F)
  9809. #define BIT_CLEAR_PIFS_8197F(x) ((x) & (~BITS_PIFS_8197F))
  9810. #define BIT_GET_PIFS_8197F(x) \
  9811. (((x) >> BIT_SHIFT_PIFS_8197F) & BIT_MASK_PIFS_8197F)
  9812. #define BIT_SET_PIFS_8197F(x, v) (BIT_CLEAR_PIFS_8197F(x) | BIT_PIFS_8197F(v))
  9813. /* 2 REG_RDG_PIFS_8197F */
  9814. #define BIT_SHIFT_RDG_PIFS_8197F 0
  9815. #define BIT_MASK_RDG_PIFS_8197F 0xff
  9816. #define BIT_RDG_PIFS_8197F(x) \
  9817. (((x) & BIT_MASK_RDG_PIFS_8197F) << BIT_SHIFT_RDG_PIFS_8197F)
  9818. #define BITS_RDG_PIFS_8197F \
  9819. (BIT_MASK_RDG_PIFS_8197F << BIT_SHIFT_RDG_PIFS_8197F)
  9820. #define BIT_CLEAR_RDG_PIFS_8197F(x) ((x) & (~BITS_RDG_PIFS_8197F))
  9821. #define BIT_GET_RDG_PIFS_8197F(x) \
  9822. (((x) >> BIT_SHIFT_RDG_PIFS_8197F) & BIT_MASK_RDG_PIFS_8197F)
  9823. #define BIT_SET_RDG_PIFS_8197F(x, v) \
  9824. (BIT_CLEAR_RDG_PIFS_8197F(x) | BIT_RDG_PIFS_8197F(v))
  9825. /* 2 REG_SIFS_8197F */
  9826. #define BIT_SHIFT_SIFS_OFDM_TRX_8197F 24
  9827. #define BIT_MASK_SIFS_OFDM_TRX_8197F 0xff
  9828. #define BIT_SIFS_OFDM_TRX_8197F(x) \
  9829. (((x) & BIT_MASK_SIFS_OFDM_TRX_8197F) << BIT_SHIFT_SIFS_OFDM_TRX_8197F)
  9830. #define BITS_SIFS_OFDM_TRX_8197F \
  9831. (BIT_MASK_SIFS_OFDM_TRX_8197F << BIT_SHIFT_SIFS_OFDM_TRX_8197F)
  9832. #define BIT_CLEAR_SIFS_OFDM_TRX_8197F(x) ((x) & (~BITS_SIFS_OFDM_TRX_8197F))
  9833. #define BIT_GET_SIFS_OFDM_TRX_8197F(x) \
  9834. (((x) >> BIT_SHIFT_SIFS_OFDM_TRX_8197F) & BIT_MASK_SIFS_OFDM_TRX_8197F)
  9835. #define BIT_SET_SIFS_OFDM_TRX_8197F(x, v) \
  9836. (BIT_CLEAR_SIFS_OFDM_TRX_8197F(x) | BIT_SIFS_OFDM_TRX_8197F(v))
  9837. #define BIT_SHIFT_SIFS_CCK_TRX_8197F 16
  9838. #define BIT_MASK_SIFS_CCK_TRX_8197F 0xff
  9839. #define BIT_SIFS_CCK_TRX_8197F(x) \
  9840. (((x) & BIT_MASK_SIFS_CCK_TRX_8197F) << BIT_SHIFT_SIFS_CCK_TRX_8197F)
  9841. #define BITS_SIFS_CCK_TRX_8197F \
  9842. (BIT_MASK_SIFS_CCK_TRX_8197F << BIT_SHIFT_SIFS_CCK_TRX_8197F)
  9843. #define BIT_CLEAR_SIFS_CCK_TRX_8197F(x) ((x) & (~BITS_SIFS_CCK_TRX_8197F))
  9844. #define BIT_GET_SIFS_CCK_TRX_8197F(x) \
  9845. (((x) >> BIT_SHIFT_SIFS_CCK_TRX_8197F) & BIT_MASK_SIFS_CCK_TRX_8197F)
  9846. #define BIT_SET_SIFS_CCK_TRX_8197F(x, v) \
  9847. (BIT_CLEAR_SIFS_CCK_TRX_8197F(x) | BIT_SIFS_CCK_TRX_8197F(v))
  9848. #define BIT_SHIFT_SIFS_OFDM_CTX_8197F 8
  9849. #define BIT_MASK_SIFS_OFDM_CTX_8197F 0xff
  9850. #define BIT_SIFS_OFDM_CTX_8197F(x) \
  9851. (((x) & BIT_MASK_SIFS_OFDM_CTX_8197F) << BIT_SHIFT_SIFS_OFDM_CTX_8197F)
  9852. #define BITS_SIFS_OFDM_CTX_8197F \
  9853. (BIT_MASK_SIFS_OFDM_CTX_8197F << BIT_SHIFT_SIFS_OFDM_CTX_8197F)
  9854. #define BIT_CLEAR_SIFS_OFDM_CTX_8197F(x) ((x) & (~BITS_SIFS_OFDM_CTX_8197F))
  9855. #define BIT_GET_SIFS_OFDM_CTX_8197F(x) \
  9856. (((x) >> BIT_SHIFT_SIFS_OFDM_CTX_8197F) & BIT_MASK_SIFS_OFDM_CTX_8197F)
  9857. #define BIT_SET_SIFS_OFDM_CTX_8197F(x, v) \
  9858. (BIT_CLEAR_SIFS_OFDM_CTX_8197F(x) | BIT_SIFS_OFDM_CTX_8197F(v))
  9859. #define BIT_SHIFT_SIFS_CCK_CTX_8197F 0
  9860. #define BIT_MASK_SIFS_CCK_CTX_8197F 0xff
  9861. #define BIT_SIFS_CCK_CTX_8197F(x) \
  9862. (((x) & BIT_MASK_SIFS_CCK_CTX_8197F) << BIT_SHIFT_SIFS_CCK_CTX_8197F)
  9863. #define BITS_SIFS_CCK_CTX_8197F \
  9864. (BIT_MASK_SIFS_CCK_CTX_8197F << BIT_SHIFT_SIFS_CCK_CTX_8197F)
  9865. #define BIT_CLEAR_SIFS_CCK_CTX_8197F(x) ((x) & (~BITS_SIFS_CCK_CTX_8197F))
  9866. #define BIT_GET_SIFS_CCK_CTX_8197F(x) \
  9867. (((x) >> BIT_SHIFT_SIFS_CCK_CTX_8197F) & BIT_MASK_SIFS_CCK_CTX_8197F)
  9868. #define BIT_SET_SIFS_CCK_CTX_8197F(x, v) \
  9869. (BIT_CLEAR_SIFS_CCK_CTX_8197F(x) | BIT_SIFS_CCK_CTX_8197F(v))
  9870. /* 2 REG_TSFTR_SYN_OFFSET_8197F */
  9871. #define BIT_SHIFT_TSFTR_SNC_OFFSET_8197F 0
  9872. #define BIT_MASK_TSFTR_SNC_OFFSET_8197F 0xffff
  9873. #define BIT_TSFTR_SNC_OFFSET_8197F(x) \
  9874. (((x) & BIT_MASK_TSFTR_SNC_OFFSET_8197F) \
  9875. << BIT_SHIFT_TSFTR_SNC_OFFSET_8197F)
  9876. #define BITS_TSFTR_SNC_OFFSET_8197F \
  9877. (BIT_MASK_TSFTR_SNC_OFFSET_8197F << BIT_SHIFT_TSFTR_SNC_OFFSET_8197F)
  9878. #define BIT_CLEAR_TSFTR_SNC_OFFSET_8197F(x) \
  9879. ((x) & (~BITS_TSFTR_SNC_OFFSET_8197F))
  9880. #define BIT_GET_TSFTR_SNC_OFFSET_8197F(x) \
  9881. (((x) >> BIT_SHIFT_TSFTR_SNC_OFFSET_8197F) & \
  9882. BIT_MASK_TSFTR_SNC_OFFSET_8197F)
  9883. #define BIT_SET_TSFTR_SNC_OFFSET_8197F(x, v) \
  9884. (BIT_CLEAR_TSFTR_SNC_OFFSET_8197F(x) | BIT_TSFTR_SNC_OFFSET_8197F(v))
  9885. /* 2 REG_AGGR_BREAK_TIME_8197F */
  9886. #define BIT_SHIFT_AGGR_BK_TIME_8197F 0
  9887. #define BIT_MASK_AGGR_BK_TIME_8197F 0xff
  9888. #define BIT_AGGR_BK_TIME_8197F(x) \
  9889. (((x) & BIT_MASK_AGGR_BK_TIME_8197F) << BIT_SHIFT_AGGR_BK_TIME_8197F)
  9890. #define BITS_AGGR_BK_TIME_8197F \
  9891. (BIT_MASK_AGGR_BK_TIME_8197F << BIT_SHIFT_AGGR_BK_TIME_8197F)
  9892. #define BIT_CLEAR_AGGR_BK_TIME_8197F(x) ((x) & (~BITS_AGGR_BK_TIME_8197F))
  9893. #define BIT_GET_AGGR_BK_TIME_8197F(x) \
  9894. (((x) >> BIT_SHIFT_AGGR_BK_TIME_8197F) & BIT_MASK_AGGR_BK_TIME_8197F)
  9895. #define BIT_SET_AGGR_BK_TIME_8197F(x, v) \
  9896. (BIT_CLEAR_AGGR_BK_TIME_8197F(x) | BIT_AGGR_BK_TIME_8197F(v))
  9897. /* 2 REG_SLOT_8197F */
  9898. #define BIT_SHIFT_SLOT_8197F 0
  9899. #define BIT_MASK_SLOT_8197F 0xff
  9900. #define BIT_SLOT_8197F(x) (((x) & BIT_MASK_SLOT_8197F) << BIT_SHIFT_SLOT_8197F)
  9901. #define BITS_SLOT_8197F (BIT_MASK_SLOT_8197F << BIT_SHIFT_SLOT_8197F)
  9902. #define BIT_CLEAR_SLOT_8197F(x) ((x) & (~BITS_SLOT_8197F))
  9903. #define BIT_GET_SLOT_8197F(x) \
  9904. (((x) >> BIT_SHIFT_SLOT_8197F) & BIT_MASK_SLOT_8197F)
  9905. #define BIT_SET_SLOT_8197F(x, v) (BIT_CLEAR_SLOT_8197F(x) | BIT_SLOT_8197F(v))
  9906. /* 2 REG_TX_PTCL_CTRL_8197F */
  9907. #define BIT_DIS_EDCCA_8197F BIT(15)
  9908. #define BIT_DIS_CCA_8197F BIT(14)
  9909. #define BIT_LSIG_TXOP_TXCMD_NAV_8197F BIT(13)
  9910. #define BIT_SIFS_BK_EN_8197F BIT(12)
  9911. #define BIT_SHIFT_TXQ_NAV_MSK_8197F 8
  9912. #define BIT_MASK_TXQ_NAV_MSK_8197F 0xf
  9913. #define BIT_TXQ_NAV_MSK_8197F(x) \
  9914. (((x) & BIT_MASK_TXQ_NAV_MSK_8197F) << BIT_SHIFT_TXQ_NAV_MSK_8197F)
  9915. #define BITS_TXQ_NAV_MSK_8197F \
  9916. (BIT_MASK_TXQ_NAV_MSK_8197F << BIT_SHIFT_TXQ_NAV_MSK_8197F)
  9917. #define BIT_CLEAR_TXQ_NAV_MSK_8197F(x) ((x) & (~BITS_TXQ_NAV_MSK_8197F))
  9918. #define BIT_GET_TXQ_NAV_MSK_8197F(x) \
  9919. (((x) >> BIT_SHIFT_TXQ_NAV_MSK_8197F) & BIT_MASK_TXQ_NAV_MSK_8197F)
  9920. #define BIT_SET_TXQ_NAV_MSK_8197F(x, v) \
  9921. (BIT_CLEAR_TXQ_NAV_MSK_8197F(x) | BIT_TXQ_NAV_MSK_8197F(v))
  9922. #define BIT_DIS_CW_8197F BIT(7)
  9923. #define BIT_NAV_END_TXOP_8197F BIT(6)
  9924. #define BIT_RDG_END_TXOP_8197F BIT(5)
  9925. #define BIT_AC_INBCN_HOLD_8197F BIT(4)
  9926. #define BIT_MGTQ_TXOP_EN_8197F BIT(3)
  9927. #define BIT_MGTQ_RTSMF_EN_8197F BIT(2)
  9928. #define BIT_HIQ_RTSMF_EN_8197F BIT(1)
  9929. #define BIT_BCN_RTSMF_EN_8197F BIT(0)
  9930. /* 2 REG_TXPAUSE_8197F */
  9931. #define BIT_STOP_BCN_HI_MGT_8197F BIT(7)
  9932. #define BIT_MAC_STOPBCNQ_8197F BIT(6)
  9933. #define BIT_MAC_STOPHIQ_8197F BIT(5)
  9934. #define BIT_MAC_STOPMGQ_8197F BIT(4)
  9935. #define BIT_MAC_STOPBK_8197F BIT(3)
  9936. #define BIT_MAC_STOPBE_8197F BIT(2)
  9937. #define BIT_MAC_STOPVI_8197F BIT(1)
  9938. #define BIT_MAC_STOPVO_8197F BIT(0)
  9939. /* 2 REG_DIS_TXREQ_CLR_8197F */
  9940. #define BIT_DIS_BT_CCA_8197F BIT(7)
  9941. #define BIT_DIS_TXREQ_CLR_CPUMGQ_8197F BIT(6)
  9942. #define BIT_DIS_TXREQ_CLR_HI_8197F BIT(5)
  9943. #define BIT_DIS_TXREQ_CLR_MGQ_8197F BIT(4)
  9944. #define BIT_DIS_TXREQ_CLR_VO_8197F BIT(3)
  9945. #define BIT_DIS_TXREQ_CLR_VI_8197F BIT(2)
  9946. #define BIT_DIS_TXREQ_CLR_BE_8197F BIT(1)
  9947. #define BIT_DIS_TXREQ_CLR_BK_8197F BIT(0)
  9948. /* 2 REG_RD_CTRL_8197F */
  9949. #define BIT_EN_CLR_TXREQ_INCCA_8197F BIT(15)
  9950. #define BIT_DIS_TX_OVER_BCNQ_8197F BIT(14)
  9951. #define BIT_EN_BCNERR_INCCA_8197F BIT(13)
  9952. #define BIT_EN_BCNERR_INEDCCA_8197F BIT(12)
  9953. #define BIT_EDCCA_MSK_CNTDOWN_EN_8197F BIT(11)
  9954. #define BIT_DIS_TXOP_CFE_8197F BIT(10)
  9955. #define BIT_DIS_LSIG_CFE_8197F BIT(9)
  9956. #define BIT_DIS_STBC_CFE_8197F BIT(8)
  9957. #define BIT_BKQ_RD_INIT_EN_8197F BIT(7)
  9958. #define BIT_BEQ_RD_INIT_EN_8197F BIT(6)
  9959. #define BIT_VIQ_RD_INIT_EN_8197F BIT(5)
  9960. #define BIT_VOQ_RD_INIT_EN_8197F BIT(4)
  9961. #define BIT_BKQ_RD_RESP_EN_8197F BIT(3)
  9962. #define BIT_BEQ_RD_RESP_EN_8197F BIT(2)
  9963. #define BIT_VIQ_RD_RESP_EN_8197F BIT(1)
  9964. #define BIT_VOQ_RD_RESP_EN_8197F BIT(0)
  9965. /* 2 REG_MBSSID_CTRL_8197F */
  9966. #define BIT_MBID_BCNQ7_EN_8197F BIT(7)
  9967. #define BIT_MBID_BCNQ6_EN_8197F BIT(6)
  9968. #define BIT_MBID_BCNQ5_EN_8197F BIT(5)
  9969. #define BIT_MBID_BCNQ4_EN_8197F BIT(4)
  9970. #define BIT_MBID_BCNQ3_EN_8197F BIT(3)
  9971. #define BIT_MBID_BCNQ2_EN_8197F BIT(2)
  9972. #define BIT_MBID_BCNQ1_EN_8197F BIT(1)
  9973. #define BIT_MBID_BCNQ0_EN_8197F BIT(0)
  9974. /* 2 REG_P2PPS_CTRL_8197F */
  9975. #define BIT_P2P_CTW_ALLSTASLEEP_8197F BIT(7)
  9976. #define BIT_P2P_OFF_DISTX_EN_8197F BIT(6)
  9977. #define BIT_PWR_MGT_EN_8197F BIT(5)
  9978. #define BIT_P2P_NOA1_EN_8197F BIT(2)
  9979. #define BIT_P2P_NOA0_EN_8197F BIT(1)
  9980. /* 2 REG_PKT_LIFETIME_CTRL_8197F */
  9981. #define BIT_EN_TBTT_AREA_FOR_BB_8197F BIT(23)
  9982. #define BIT_EN_BKF_CLR_TXREQ_8197F BIT(22)
  9983. #define BIT_EN_TSFBIT32_RST_P2P_8197F BIT(21)
  9984. #define BIT_EN_BCN_TX_BTCCA_8197F BIT(20)
  9985. #define BIT_DIS_PKT_TX_ATIM_8197F BIT(19)
  9986. #define BIT_DIS_BCN_DIS_CTN_8197F BIT(18)
  9987. #define BIT_EN_NAVEND_RST_TXOP_8197F BIT(17)
  9988. #define BIT_EN_FILTER_CCA_8197F BIT(16)
  9989. #define BIT_SHIFT_CCA_FILTER_THRS_8197F 8
  9990. #define BIT_MASK_CCA_FILTER_THRS_8197F 0xff
  9991. #define BIT_CCA_FILTER_THRS_8197F(x) \
  9992. (((x) & BIT_MASK_CCA_FILTER_THRS_8197F) \
  9993. << BIT_SHIFT_CCA_FILTER_THRS_8197F)
  9994. #define BITS_CCA_FILTER_THRS_8197F \
  9995. (BIT_MASK_CCA_FILTER_THRS_8197F << BIT_SHIFT_CCA_FILTER_THRS_8197F)
  9996. #define BIT_CLEAR_CCA_FILTER_THRS_8197F(x) ((x) & (~BITS_CCA_FILTER_THRS_8197F))
  9997. #define BIT_GET_CCA_FILTER_THRS_8197F(x) \
  9998. (((x) >> BIT_SHIFT_CCA_FILTER_THRS_8197F) & \
  9999. BIT_MASK_CCA_FILTER_THRS_8197F)
  10000. #define BIT_SET_CCA_FILTER_THRS_8197F(x, v) \
  10001. (BIT_CLEAR_CCA_FILTER_THRS_8197F(x) | BIT_CCA_FILTER_THRS_8197F(v))
  10002. #define BIT_SHIFT_EDCCA_THRS_8197F 0
  10003. #define BIT_MASK_EDCCA_THRS_8197F 0xff
  10004. #define BIT_EDCCA_THRS_8197F(x) \
  10005. (((x) & BIT_MASK_EDCCA_THRS_8197F) << BIT_SHIFT_EDCCA_THRS_8197F)
  10006. #define BITS_EDCCA_THRS_8197F \
  10007. (BIT_MASK_EDCCA_THRS_8197F << BIT_SHIFT_EDCCA_THRS_8197F)
  10008. #define BIT_CLEAR_EDCCA_THRS_8197F(x) ((x) & (~BITS_EDCCA_THRS_8197F))
  10009. #define BIT_GET_EDCCA_THRS_8197F(x) \
  10010. (((x) >> BIT_SHIFT_EDCCA_THRS_8197F) & BIT_MASK_EDCCA_THRS_8197F)
  10011. #define BIT_SET_EDCCA_THRS_8197F(x, v) \
  10012. (BIT_CLEAR_EDCCA_THRS_8197F(x) | BIT_EDCCA_THRS_8197F(v))
  10013. /* 2 REG_P2PPS_SPEC_STATE_8197F */
  10014. #define BIT_SPEC_POWER_STATE_8197F BIT(7)
  10015. #define BIT_SPEC_CTWINDOW_ON_8197F BIT(6)
  10016. #define BIT_SPEC_BEACON_AREA_ON_8197F BIT(5)
  10017. #define BIT_SPEC_CTWIN_EARLY_DISTX_8197F BIT(4)
  10018. #define BIT_SPEC_NOA1_OFF_PERIOD_8197F BIT(3)
  10019. #define BIT_SPEC_FORCE_DOZE1_8197F BIT(2)
  10020. #define BIT_SPEC_NOA0_OFF_PERIOD_8197F BIT(1)
  10021. #define BIT_SPEC_FORCE_DOZE0_8197F BIT(0)
  10022. /* 2 REG_NOT_VALID_8197F */
  10023. #define BIT_SHIFT_P2PON_DIS_TXTIME_8197F 0
  10024. #define BIT_MASK_P2PON_DIS_TXTIME_8197F 0xff
  10025. #define BIT_P2PON_DIS_TXTIME_8197F(x) \
  10026. (((x) & BIT_MASK_P2PON_DIS_TXTIME_8197F) \
  10027. << BIT_SHIFT_P2PON_DIS_TXTIME_8197F)
  10028. #define BITS_P2PON_DIS_TXTIME_8197F \
  10029. (BIT_MASK_P2PON_DIS_TXTIME_8197F << BIT_SHIFT_P2PON_DIS_TXTIME_8197F)
  10030. #define BIT_CLEAR_P2PON_DIS_TXTIME_8197F(x) \
  10031. ((x) & (~BITS_P2PON_DIS_TXTIME_8197F))
  10032. #define BIT_GET_P2PON_DIS_TXTIME_8197F(x) \
  10033. (((x) >> BIT_SHIFT_P2PON_DIS_TXTIME_8197F) & \
  10034. BIT_MASK_P2PON_DIS_TXTIME_8197F)
  10035. #define BIT_SET_P2PON_DIS_TXTIME_8197F(x, v) \
  10036. (BIT_CLEAR_P2PON_DIS_TXTIME_8197F(x) | BIT_P2PON_DIS_TXTIME_8197F(v))
  10037. /* 2 REG_QUEUE_INCOL_THR_8197F */
  10038. #define BIT_SHIFT_BK_QUEUE_THR_8197F 24
  10039. #define BIT_MASK_BK_QUEUE_THR_8197F 0xff
  10040. #define BIT_BK_QUEUE_THR_8197F(x) \
  10041. (((x) & BIT_MASK_BK_QUEUE_THR_8197F) << BIT_SHIFT_BK_QUEUE_THR_8197F)
  10042. #define BITS_BK_QUEUE_THR_8197F \
  10043. (BIT_MASK_BK_QUEUE_THR_8197F << BIT_SHIFT_BK_QUEUE_THR_8197F)
  10044. #define BIT_CLEAR_BK_QUEUE_THR_8197F(x) ((x) & (~BITS_BK_QUEUE_THR_8197F))
  10045. #define BIT_GET_BK_QUEUE_THR_8197F(x) \
  10046. (((x) >> BIT_SHIFT_BK_QUEUE_THR_8197F) & BIT_MASK_BK_QUEUE_THR_8197F)
  10047. #define BIT_SET_BK_QUEUE_THR_8197F(x, v) \
  10048. (BIT_CLEAR_BK_QUEUE_THR_8197F(x) | BIT_BK_QUEUE_THR_8197F(v))
  10049. #define BIT_SHIFT_BE_QUEUE_THR_8197F 16
  10050. #define BIT_MASK_BE_QUEUE_THR_8197F 0xff
  10051. #define BIT_BE_QUEUE_THR_8197F(x) \
  10052. (((x) & BIT_MASK_BE_QUEUE_THR_8197F) << BIT_SHIFT_BE_QUEUE_THR_8197F)
  10053. #define BITS_BE_QUEUE_THR_8197F \
  10054. (BIT_MASK_BE_QUEUE_THR_8197F << BIT_SHIFT_BE_QUEUE_THR_8197F)
  10055. #define BIT_CLEAR_BE_QUEUE_THR_8197F(x) ((x) & (~BITS_BE_QUEUE_THR_8197F))
  10056. #define BIT_GET_BE_QUEUE_THR_8197F(x) \
  10057. (((x) >> BIT_SHIFT_BE_QUEUE_THR_8197F) & BIT_MASK_BE_QUEUE_THR_8197F)
  10058. #define BIT_SET_BE_QUEUE_THR_8197F(x, v) \
  10059. (BIT_CLEAR_BE_QUEUE_THR_8197F(x) | BIT_BE_QUEUE_THR_8197F(v))
  10060. #define BIT_SHIFT_VI_QUEUE_THR_8197F 8
  10061. #define BIT_MASK_VI_QUEUE_THR_8197F 0xff
  10062. #define BIT_VI_QUEUE_THR_8197F(x) \
  10063. (((x) & BIT_MASK_VI_QUEUE_THR_8197F) << BIT_SHIFT_VI_QUEUE_THR_8197F)
  10064. #define BITS_VI_QUEUE_THR_8197F \
  10065. (BIT_MASK_VI_QUEUE_THR_8197F << BIT_SHIFT_VI_QUEUE_THR_8197F)
  10066. #define BIT_CLEAR_VI_QUEUE_THR_8197F(x) ((x) & (~BITS_VI_QUEUE_THR_8197F))
  10067. #define BIT_GET_VI_QUEUE_THR_8197F(x) \
  10068. (((x) >> BIT_SHIFT_VI_QUEUE_THR_8197F) & BIT_MASK_VI_QUEUE_THR_8197F)
  10069. #define BIT_SET_VI_QUEUE_THR_8197F(x, v) \
  10070. (BIT_CLEAR_VI_QUEUE_THR_8197F(x) | BIT_VI_QUEUE_THR_8197F(v))
  10071. #define BIT_SHIFT_VO_QUEUE_THR_8197F 0
  10072. #define BIT_MASK_VO_QUEUE_THR_8197F 0xff
  10073. #define BIT_VO_QUEUE_THR_8197F(x) \
  10074. (((x) & BIT_MASK_VO_QUEUE_THR_8197F) << BIT_SHIFT_VO_QUEUE_THR_8197F)
  10075. #define BITS_VO_QUEUE_THR_8197F \
  10076. (BIT_MASK_VO_QUEUE_THR_8197F << BIT_SHIFT_VO_QUEUE_THR_8197F)
  10077. #define BIT_CLEAR_VO_QUEUE_THR_8197F(x) ((x) & (~BITS_VO_QUEUE_THR_8197F))
  10078. #define BIT_GET_VO_QUEUE_THR_8197F(x) \
  10079. (((x) >> BIT_SHIFT_VO_QUEUE_THR_8197F) & BIT_MASK_VO_QUEUE_THR_8197F)
  10080. #define BIT_SET_VO_QUEUE_THR_8197F(x, v) \
  10081. (BIT_CLEAR_VO_QUEUE_THR_8197F(x) | BIT_VO_QUEUE_THR_8197F(v))
  10082. /* 2 REG_QUEUE_INCOL_EN_8197F */
  10083. #define BIT_QUEUE_INCOL_EN_8197F BIT(16)
  10084. #define BIT_SHIFT_BK_TRIGGER_NUM_V1_8197F 12
  10085. #define BIT_MASK_BK_TRIGGER_NUM_V1_8197F 0xf
  10086. #define BIT_BK_TRIGGER_NUM_V1_8197F(x) \
  10087. (((x) & BIT_MASK_BK_TRIGGER_NUM_V1_8197F) \
  10088. << BIT_SHIFT_BK_TRIGGER_NUM_V1_8197F)
  10089. #define BITS_BK_TRIGGER_NUM_V1_8197F \
  10090. (BIT_MASK_BK_TRIGGER_NUM_V1_8197F << BIT_SHIFT_BK_TRIGGER_NUM_V1_8197F)
  10091. #define BIT_CLEAR_BK_TRIGGER_NUM_V1_8197F(x) \
  10092. ((x) & (~BITS_BK_TRIGGER_NUM_V1_8197F))
  10093. #define BIT_GET_BK_TRIGGER_NUM_V1_8197F(x) \
  10094. (((x) >> BIT_SHIFT_BK_TRIGGER_NUM_V1_8197F) & \
  10095. BIT_MASK_BK_TRIGGER_NUM_V1_8197F)
  10096. #define BIT_SET_BK_TRIGGER_NUM_V1_8197F(x, v) \
  10097. (BIT_CLEAR_BK_TRIGGER_NUM_V1_8197F(x) | BIT_BK_TRIGGER_NUM_V1_8197F(v))
  10098. #define BIT_SHIFT_BE_TRIGGER_NUM_V1_8197F 8
  10099. #define BIT_MASK_BE_TRIGGER_NUM_V1_8197F 0xf
  10100. #define BIT_BE_TRIGGER_NUM_V1_8197F(x) \
  10101. (((x) & BIT_MASK_BE_TRIGGER_NUM_V1_8197F) \
  10102. << BIT_SHIFT_BE_TRIGGER_NUM_V1_8197F)
  10103. #define BITS_BE_TRIGGER_NUM_V1_8197F \
  10104. (BIT_MASK_BE_TRIGGER_NUM_V1_8197F << BIT_SHIFT_BE_TRIGGER_NUM_V1_8197F)
  10105. #define BIT_CLEAR_BE_TRIGGER_NUM_V1_8197F(x) \
  10106. ((x) & (~BITS_BE_TRIGGER_NUM_V1_8197F))
  10107. #define BIT_GET_BE_TRIGGER_NUM_V1_8197F(x) \
  10108. (((x) >> BIT_SHIFT_BE_TRIGGER_NUM_V1_8197F) & \
  10109. BIT_MASK_BE_TRIGGER_NUM_V1_8197F)
  10110. #define BIT_SET_BE_TRIGGER_NUM_V1_8197F(x, v) \
  10111. (BIT_CLEAR_BE_TRIGGER_NUM_V1_8197F(x) | BIT_BE_TRIGGER_NUM_V1_8197F(v))
  10112. #define BIT_SHIFT_VI_TRIGGER_NUM_8197F 4
  10113. #define BIT_MASK_VI_TRIGGER_NUM_8197F 0xf
  10114. #define BIT_VI_TRIGGER_NUM_8197F(x) \
  10115. (((x) & BIT_MASK_VI_TRIGGER_NUM_8197F) \
  10116. << BIT_SHIFT_VI_TRIGGER_NUM_8197F)
  10117. #define BITS_VI_TRIGGER_NUM_8197F \
  10118. (BIT_MASK_VI_TRIGGER_NUM_8197F << BIT_SHIFT_VI_TRIGGER_NUM_8197F)
  10119. #define BIT_CLEAR_VI_TRIGGER_NUM_8197F(x) ((x) & (~BITS_VI_TRIGGER_NUM_8197F))
  10120. #define BIT_GET_VI_TRIGGER_NUM_8197F(x) \
  10121. (((x) >> BIT_SHIFT_VI_TRIGGER_NUM_8197F) & \
  10122. BIT_MASK_VI_TRIGGER_NUM_8197F)
  10123. #define BIT_SET_VI_TRIGGER_NUM_8197F(x, v) \
  10124. (BIT_CLEAR_VI_TRIGGER_NUM_8197F(x) | BIT_VI_TRIGGER_NUM_8197F(v))
  10125. #define BIT_SHIFT_VO_TRIGGER_NUM_8197F 0
  10126. #define BIT_MASK_VO_TRIGGER_NUM_8197F 0xf
  10127. #define BIT_VO_TRIGGER_NUM_8197F(x) \
  10128. (((x) & BIT_MASK_VO_TRIGGER_NUM_8197F) \
  10129. << BIT_SHIFT_VO_TRIGGER_NUM_8197F)
  10130. #define BITS_VO_TRIGGER_NUM_8197F \
  10131. (BIT_MASK_VO_TRIGGER_NUM_8197F << BIT_SHIFT_VO_TRIGGER_NUM_8197F)
  10132. #define BIT_CLEAR_VO_TRIGGER_NUM_8197F(x) ((x) & (~BITS_VO_TRIGGER_NUM_8197F))
  10133. #define BIT_GET_VO_TRIGGER_NUM_8197F(x) \
  10134. (((x) >> BIT_SHIFT_VO_TRIGGER_NUM_8197F) & \
  10135. BIT_MASK_VO_TRIGGER_NUM_8197F)
  10136. #define BIT_SET_VO_TRIGGER_NUM_8197F(x, v) \
  10137. (BIT_CLEAR_VO_TRIGGER_NUM_8197F(x) | BIT_VO_TRIGGER_NUM_8197F(v))
  10138. /* 2 REG_TBTT_PROHIBIT_8197F */
  10139. #define BIT_SHIFT_TBTT_HOLD_TIME_AP_8197F 8
  10140. #define BIT_MASK_TBTT_HOLD_TIME_AP_8197F 0xfff
  10141. #define BIT_TBTT_HOLD_TIME_AP_8197F(x) \
  10142. (((x) & BIT_MASK_TBTT_HOLD_TIME_AP_8197F) \
  10143. << BIT_SHIFT_TBTT_HOLD_TIME_AP_8197F)
  10144. #define BITS_TBTT_HOLD_TIME_AP_8197F \
  10145. (BIT_MASK_TBTT_HOLD_TIME_AP_8197F << BIT_SHIFT_TBTT_HOLD_TIME_AP_8197F)
  10146. #define BIT_CLEAR_TBTT_HOLD_TIME_AP_8197F(x) \
  10147. ((x) & (~BITS_TBTT_HOLD_TIME_AP_8197F))
  10148. #define BIT_GET_TBTT_HOLD_TIME_AP_8197F(x) \
  10149. (((x) >> BIT_SHIFT_TBTT_HOLD_TIME_AP_8197F) & \
  10150. BIT_MASK_TBTT_HOLD_TIME_AP_8197F)
  10151. #define BIT_SET_TBTT_HOLD_TIME_AP_8197F(x, v) \
  10152. (BIT_CLEAR_TBTT_HOLD_TIME_AP_8197F(x) | BIT_TBTT_HOLD_TIME_AP_8197F(v))
  10153. #define BIT_SHIFT_TBTT_PROHIBIT_SETUP_8197F 0
  10154. #define BIT_MASK_TBTT_PROHIBIT_SETUP_8197F 0xf
  10155. #define BIT_TBTT_PROHIBIT_SETUP_8197F(x) \
  10156. (((x) & BIT_MASK_TBTT_PROHIBIT_SETUP_8197F) \
  10157. << BIT_SHIFT_TBTT_PROHIBIT_SETUP_8197F)
  10158. #define BITS_TBTT_PROHIBIT_SETUP_8197F \
  10159. (BIT_MASK_TBTT_PROHIBIT_SETUP_8197F \
  10160. << BIT_SHIFT_TBTT_PROHIBIT_SETUP_8197F)
  10161. #define BIT_CLEAR_TBTT_PROHIBIT_SETUP_8197F(x) \
  10162. ((x) & (~BITS_TBTT_PROHIBIT_SETUP_8197F))
  10163. #define BIT_GET_TBTT_PROHIBIT_SETUP_8197F(x) \
  10164. (((x) >> BIT_SHIFT_TBTT_PROHIBIT_SETUP_8197F) & \
  10165. BIT_MASK_TBTT_PROHIBIT_SETUP_8197F)
  10166. #define BIT_SET_TBTT_PROHIBIT_SETUP_8197F(x, v) \
  10167. (BIT_CLEAR_TBTT_PROHIBIT_SETUP_8197F(x) | \
  10168. BIT_TBTT_PROHIBIT_SETUP_8197F(v))
  10169. /* 2 REG_P2PPS_STATE_8197F */
  10170. #define BIT_POWER_STATE_8197F BIT(7)
  10171. #define BIT_CTWINDOW_ON_8197F BIT(6)
  10172. #define BIT_BEACON_AREA_ON_8197F BIT(5)
  10173. #define BIT_CTWIN_EARLY_DISTX_8197F BIT(4)
  10174. #define BIT_NOA1_OFF_PERIOD_8197F BIT(3)
  10175. #define BIT_FORCE_DOZE1_8197F BIT(2)
  10176. #define BIT_NOA0_OFF_PERIOD_8197F BIT(1)
  10177. #define BIT_FORCE_DOZE0_8197F BIT(0)
  10178. /* 2 REG_RD_NAV_NXT_8197F */
  10179. #define BIT_SHIFT_RD_NAV_PROT_NXT_8197F 0
  10180. #define BIT_MASK_RD_NAV_PROT_NXT_8197F 0xffff
  10181. #define BIT_RD_NAV_PROT_NXT_8197F(x) \
  10182. (((x) & BIT_MASK_RD_NAV_PROT_NXT_8197F) \
  10183. << BIT_SHIFT_RD_NAV_PROT_NXT_8197F)
  10184. #define BITS_RD_NAV_PROT_NXT_8197F \
  10185. (BIT_MASK_RD_NAV_PROT_NXT_8197F << BIT_SHIFT_RD_NAV_PROT_NXT_8197F)
  10186. #define BIT_CLEAR_RD_NAV_PROT_NXT_8197F(x) ((x) & (~BITS_RD_NAV_PROT_NXT_8197F))
  10187. #define BIT_GET_RD_NAV_PROT_NXT_8197F(x) \
  10188. (((x) >> BIT_SHIFT_RD_NAV_PROT_NXT_8197F) & \
  10189. BIT_MASK_RD_NAV_PROT_NXT_8197F)
  10190. #define BIT_SET_RD_NAV_PROT_NXT_8197F(x, v) \
  10191. (BIT_CLEAR_RD_NAV_PROT_NXT_8197F(x) | BIT_RD_NAV_PROT_NXT_8197F(v))
  10192. /* 2 REG_NAV_PROT_LEN_8197F */
  10193. #define BIT_SHIFT_NAV_PROT_LEN_8197F 0
  10194. #define BIT_MASK_NAV_PROT_LEN_8197F 0xffff
  10195. #define BIT_NAV_PROT_LEN_8197F(x) \
  10196. (((x) & BIT_MASK_NAV_PROT_LEN_8197F) << BIT_SHIFT_NAV_PROT_LEN_8197F)
  10197. #define BITS_NAV_PROT_LEN_8197F \
  10198. (BIT_MASK_NAV_PROT_LEN_8197F << BIT_SHIFT_NAV_PROT_LEN_8197F)
  10199. #define BIT_CLEAR_NAV_PROT_LEN_8197F(x) ((x) & (~BITS_NAV_PROT_LEN_8197F))
  10200. #define BIT_GET_NAV_PROT_LEN_8197F(x) \
  10201. (((x) >> BIT_SHIFT_NAV_PROT_LEN_8197F) & BIT_MASK_NAV_PROT_LEN_8197F)
  10202. #define BIT_SET_NAV_PROT_LEN_8197F(x, v) \
  10203. (BIT_CLEAR_NAV_PROT_LEN_8197F(x) | BIT_NAV_PROT_LEN_8197F(v))
  10204. /* 2 REG_FTM_CTRL_8197F */
  10205. #define BIT_SHIFT_FTM_TSF_R2T_PORT_8197F 22
  10206. #define BIT_MASK_FTM_TSF_R2T_PORT_8197F 0x7
  10207. #define BIT_FTM_TSF_R2T_PORT_8197F(x) \
  10208. (((x) & BIT_MASK_FTM_TSF_R2T_PORT_8197F) \
  10209. << BIT_SHIFT_FTM_TSF_R2T_PORT_8197F)
  10210. #define BITS_FTM_TSF_R2T_PORT_8197F \
  10211. (BIT_MASK_FTM_TSF_R2T_PORT_8197F << BIT_SHIFT_FTM_TSF_R2T_PORT_8197F)
  10212. #define BIT_CLEAR_FTM_TSF_R2T_PORT_8197F(x) \
  10213. ((x) & (~BITS_FTM_TSF_R2T_PORT_8197F))
  10214. #define BIT_GET_FTM_TSF_R2T_PORT_8197F(x) \
  10215. (((x) >> BIT_SHIFT_FTM_TSF_R2T_PORT_8197F) & \
  10216. BIT_MASK_FTM_TSF_R2T_PORT_8197F)
  10217. #define BIT_SET_FTM_TSF_R2T_PORT_8197F(x, v) \
  10218. (BIT_CLEAR_FTM_TSF_R2T_PORT_8197F(x) | BIT_FTM_TSF_R2T_PORT_8197F(v))
  10219. #define BIT_SHIFT_FTM_TSF_T2R_PORT_8197F 19
  10220. #define BIT_MASK_FTM_TSF_T2R_PORT_8197F 0x7
  10221. #define BIT_FTM_TSF_T2R_PORT_8197F(x) \
  10222. (((x) & BIT_MASK_FTM_TSF_T2R_PORT_8197F) \
  10223. << BIT_SHIFT_FTM_TSF_T2R_PORT_8197F)
  10224. #define BITS_FTM_TSF_T2R_PORT_8197F \
  10225. (BIT_MASK_FTM_TSF_T2R_PORT_8197F << BIT_SHIFT_FTM_TSF_T2R_PORT_8197F)
  10226. #define BIT_CLEAR_FTM_TSF_T2R_PORT_8197F(x) \
  10227. ((x) & (~BITS_FTM_TSF_T2R_PORT_8197F))
  10228. #define BIT_GET_FTM_TSF_T2R_PORT_8197F(x) \
  10229. (((x) >> BIT_SHIFT_FTM_TSF_T2R_PORT_8197F) & \
  10230. BIT_MASK_FTM_TSF_T2R_PORT_8197F)
  10231. #define BIT_SET_FTM_TSF_T2R_PORT_8197F(x, v) \
  10232. (BIT_CLEAR_FTM_TSF_T2R_PORT_8197F(x) | BIT_FTM_TSF_T2R_PORT_8197F(v))
  10233. #define BIT_SHIFT_FTM_PTT_PORT_8197F 16
  10234. #define BIT_MASK_FTM_PTT_PORT_8197F 0x7
  10235. #define BIT_FTM_PTT_PORT_8197F(x) \
  10236. (((x) & BIT_MASK_FTM_PTT_PORT_8197F) << BIT_SHIFT_FTM_PTT_PORT_8197F)
  10237. #define BITS_FTM_PTT_PORT_8197F \
  10238. (BIT_MASK_FTM_PTT_PORT_8197F << BIT_SHIFT_FTM_PTT_PORT_8197F)
  10239. #define BIT_CLEAR_FTM_PTT_PORT_8197F(x) ((x) & (~BITS_FTM_PTT_PORT_8197F))
  10240. #define BIT_GET_FTM_PTT_PORT_8197F(x) \
  10241. (((x) >> BIT_SHIFT_FTM_PTT_PORT_8197F) & BIT_MASK_FTM_PTT_PORT_8197F)
  10242. #define BIT_SET_FTM_PTT_PORT_8197F(x, v) \
  10243. (BIT_CLEAR_FTM_PTT_PORT_8197F(x) | BIT_FTM_PTT_PORT_8197F(v))
  10244. #define BIT_SHIFT_FTM_PTT_8197F 0
  10245. #define BIT_MASK_FTM_PTT_8197F 0xffff
  10246. #define BIT_FTM_PTT_8197F(x) \
  10247. (((x) & BIT_MASK_FTM_PTT_8197F) << BIT_SHIFT_FTM_PTT_8197F)
  10248. #define BITS_FTM_PTT_8197F (BIT_MASK_FTM_PTT_8197F << BIT_SHIFT_FTM_PTT_8197F)
  10249. #define BIT_CLEAR_FTM_PTT_8197F(x) ((x) & (~BITS_FTM_PTT_8197F))
  10250. #define BIT_GET_FTM_PTT_8197F(x) \
  10251. (((x) >> BIT_SHIFT_FTM_PTT_8197F) & BIT_MASK_FTM_PTT_8197F)
  10252. #define BIT_SET_FTM_PTT_8197F(x, v) \
  10253. (BIT_CLEAR_FTM_PTT_8197F(x) | BIT_FTM_PTT_8197F(v))
  10254. /* 2 REG_FTM_TSF_CNT_8197F */
  10255. #define BIT_SHIFT_FTM_TSF_R2T_8197F 16
  10256. #define BIT_MASK_FTM_TSF_R2T_8197F 0xffff
  10257. #define BIT_FTM_TSF_R2T_8197F(x) \
  10258. (((x) & BIT_MASK_FTM_TSF_R2T_8197F) << BIT_SHIFT_FTM_TSF_R2T_8197F)
  10259. #define BITS_FTM_TSF_R2T_8197F \
  10260. (BIT_MASK_FTM_TSF_R2T_8197F << BIT_SHIFT_FTM_TSF_R2T_8197F)
  10261. #define BIT_CLEAR_FTM_TSF_R2T_8197F(x) ((x) & (~BITS_FTM_TSF_R2T_8197F))
  10262. #define BIT_GET_FTM_TSF_R2T_8197F(x) \
  10263. (((x) >> BIT_SHIFT_FTM_TSF_R2T_8197F) & BIT_MASK_FTM_TSF_R2T_8197F)
  10264. #define BIT_SET_FTM_TSF_R2T_8197F(x, v) \
  10265. (BIT_CLEAR_FTM_TSF_R2T_8197F(x) | BIT_FTM_TSF_R2T_8197F(v))
  10266. #define BIT_SHIFT_FTM_TSF_T2R_8197F 0
  10267. #define BIT_MASK_FTM_TSF_T2R_8197F 0xffff
  10268. #define BIT_FTM_TSF_T2R_8197F(x) \
  10269. (((x) & BIT_MASK_FTM_TSF_T2R_8197F) << BIT_SHIFT_FTM_TSF_T2R_8197F)
  10270. #define BITS_FTM_TSF_T2R_8197F \
  10271. (BIT_MASK_FTM_TSF_T2R_8197F << BIT_SHIFT_FTM_TSF_T2R_8197F)
  10272. #define BIT_CLEAR_FTM_TSF_T2R_8197F(x) ((x) & (~BITS_FTM_TSF_T2R_8197F))
  10273. #define BIT_GET_FTM_TSF_T2R_8197F(x) \
  10274. (((x) >> BIT_SHIFT_FTM_TSF_T2R_8197F) & BIT_MASK_FTM_TSF_T2R_8197F)
  10275. #define BIT_SET_FTM_TSF_T2R_8197F(x, v) \
  10276. (BIT_CLEAR_FTM_TSF_T2R_8197F(x) | BIT_FTM_TSF_T2R_8197F(v))
  10277. /* 2 REG_BCN_CTRL_8197F */
  10278. #define BIT_DIS_RX_BSSID_FIT_8197F BIT(6)
  10279. #define BIT_P0_EN_TXBCN_RPT_8197F BIT(5)
  10280. #define BIT_DIS_TSF_UDT_8197F BIT(4)
  10281. #define BIT_EN_BCN_FUNCTION_8197F BIT(3)
  10282. #define BIT_P0_EN_RXBCN_RPT_8197F BIT(2)
  10283. #define BIT_EN_P2P_CTWINDOW_8197F BIT(1)
  10284. #define BIT_EN_P2P_BCNQ_AREA_8197F BIT(0)
  10285. /* 2 REG_BCN_CTRL_CLINT0_8197F */
  10286. #define BIT_CLI0_DIS_RX_BSSID_FIT_8197F BIT(6)
  10287. #define BIT_CLI0_DIS_TSF_UDT_8197F BIT(4)
  10288. #define BIT_CLI0_EN_BCN_FUNCTION_8197F BIT(3)
  10289. #define BIT_CLI0_EN_RXBCN_RPT_8197F BIT(2)
  10290. #define BIT_CLI0_ENP2P_CTWINDOW_8197F BIT(1)
  10291. #define BIT_CLI0_ENP2P_BCNQ_AREA_8197F BIT(0)
  10292. /* 2 REG_MBID_NUM_8197F */
  10293. #define BIT_EN_PRE_DL_BEACON_8197F BIT(3)
  10294. #define BIT_SHIFT_MBID_BCN_NUM_8197F 0
  10295. #define BIT_MASK_MBID_BCN_NUM_8197F 0x7
  10296. #define BIT_MBID_BCN_NUM_8197F(x) \
  10297. (((x) & BIT_MASK_MBID_BCN_NUM_8197F) << BIT_SHIFT_MBID_BCN_NUM_8197F)
  10298. #define BITS_MBID_BCN_NUM_8197F \
  10299. (BIT_MASK_MBID_BCN_NUM_8197F << BIT_SHIFT_MBID_BCN_NUM_8197F)
  10300. #define BIT_CLEAR_MBID_BCN_NUM_8197F(x) ((x) & (~BITS_MBID_BCN_NUM_8197F))
  10301. #define BIT_GET_MBID_BCN_NUM_8197F(x) \
  10302. (((x) >> BIT_SHIFT_MBID_BCN_NUM_8197F) & BIT_MASK_MBID_BCN_NUM_8197F)
  10303. #define BIT_SET_MBID_BCN_NUM_8197F(x, v) \
  10304. (BIT_CLEAR_MBID_BCN_NUM_8197F(x) | BIT_MBID_BCN_NUM_8197F(v))
  10305. /* 2 REG_DUAL_TSF_RST_8197F */
  10306. #define BIT_FREECNT_RST_8197F BIT(5)
  10307. #define BIT_TSFTR_CLI3_RST_8197F BIT(4)
  10308. #define BIT_TSFTR_CLI2_RST_8197F BIT(3)
  10309. #define BIT_TSFTR_CLI1_RST_8197F BIT(2)
  10310. #define BIT_TSFTR_CLI0_RST_8197F BIT(1)
  10311. #define BIT_TSFTR_RST_8197F BIT(0)
  10312. /* 2 REG_MBSSID_BCN_SPACE_8197F */
  10313. #define BIT_SHIFT_BCN_TIMER_SEL_FWRD_8197F 28
  10314. #define BIT_MASK_BCN_TIMER_SEL_FWRD_8197F 0x7
  10315. #define BIT_BCN_TIMER_SEL_FWRD_8197F(x) \
  10316. (((x) & BIT_MASK_BCN_TIMER_SEL_FWRD_8197F) \
  10317. << BIT_SHIFT_BCN_TIMER_SEL_FWRD_8197F)
  10318. #define BITS_BCN_TIMER_SEL_FWRD_8197F \
  10319. (BIT_MASK_BCN_TIMER_SEL_FWRD_8197F \
  10320. << BIT_SHIFT_BCN_TIMER_SEL_FWRD_8197F)
  10321. #define BIT_CLEAR_BCN_TIMER_SEL_FWRD_8197F(x) \
  10322. ((x) & (~BITS_BCN_TIMER_SEL_FWRD_8197F))
  10323. #define BIT_GET_BCN_TIMER_SEL_FWRD_8197F(x) \
  10324. (((x) >> BIT_SHIFT_BCN_TIMER_SEL_FWRD_8197F) & \
  10325. BIT_MASK_BCN_TIMER_SEL_FWRD_8197F)
  10326. #define BIT_SET_BCN_TIMER_SEL_FWRD_8197F(x, v) \
  10327. (BIT_CLEAR_BCN_TIMER_SEL_FWRD_8197F(x) | \
  10328. BIT_BCN_TIMER_SEL_FWRD_8197F(v))
  10329. #define BIT_SHIFT_BCN_SPACE_CLINT0_8197F 16
  10330. #define BIT_MASK_BCN_SPACE_CLINT0_8197F 0xfff
  10331. #define BIT_BCN_SPACE_CLINT0_8197F(x) \
  10332. (((x) & BIT_MASK_BCN_SPACE_CLINT0_8197F) \
  10333. << BIT_SHIFT_BCN_SPACE_CLINT0_8197F)
  10334. #define BITS_BCN_SPACE_CLINT0_8197F \
  10335. (BIT_MASK_BCN_SPACE_CLINT0_8197F << BIT_SHIFT_BCN_SPACE_CLINT0_8197F)
  10336. #define BIT_CLEAR_BCN_SPACE_CLINT0_8197F(x) \
  10337. ((x) & (~BITS_BCN_SPACE_CLINT0_8197F))
  10338. #define BIT_GET_BCN_SPACE_CLINT0_8197F(x) \
  10339. (((x) >> BIT_SHIFT_BCN_SPACE_CLINT0_8197F) & \
  10340. BIT_MASK_BCN_SPACE_CLINT0_8197F)
  10341. #define BIT_SET_BCN_SPACE_CLINT0_8197F(x, v) \
  10342. (BIT_CLEAR_BCN_SPACE_CLINT0_8197F(x) | BIT_BCN_SPACE_CLINT0_8197F(v))
  10343. #define BIT_SHIFT_BCN_SPACE0_8197F 0
  10344. #define BIT_MASK_BCN_SPACE0_8197F 0xffff
  10345. #define BIT_BCN_SPACE0_8197F(x) \
  10346. (((x) & BIT_MASK_BCN_SPACE0_8197F) << BIT_SHIFT_BCN_SPACE0_8197F)
  10347. #define BITS_BCN_SPACE0_8197F \
  10348. (BIT_MASK_BCN_SPACE0_8197F << BIT_SHIFT_BCN_SPACE0_8197F)
  10349. #define BIT_CLEAR_BCN_SPACE0_8197F(x) ((x) & (~BITS_BCN_SPACE0_8197F))
  10350. #define BIT_GET_BCN_SPACE0_8197F(x) \
  10351. (((x) >> BIT_SHIFT_BCN_SPACE0_8197F) & BIT_MASK_BCN_SPACE0_8197F)
  10352. #define BIT_SET_BCN_SPACE0_8197F(x, v) \
  10353. (BIT_CLEAR_BCN_SPACE0_8197F(x) | BIT_BCN_SPACE0_8197F(v))
  10354. /* 2 REG_DRVERLYINT_8197F */
  10355. #define BIT_SHIFT_DRVERLYITV_8197F 0
  10356. #define BIT_MASK_DRVERLYITV_8197F 0xff
  10357. #define BIT_DRVERLYITV_8197F(x) \
  10358. (((x) & BIT_MASK_DRVERLYITV_8197F) << BIT_SHIFT_DRVERLYITV_8197F)
  10359. #define BITS_DRVERLYITV_8197F \
  10360. (BIT_MASK_DRVERLYITV_8197F << BIT_SHIFT_DRVERLYITV_8197F)
  10361. #define BIT_CLEAR_DRVERLYITV_8197F(x) ((x) & (~BITS_DRVERLYITV_8197F))
  10362. #define BIT_GET_DRVERLYITV_8197F(x) \
  10363. (((x) >> BIT_SHIFT_DRVERLYITV_8197F) & BIT_MASK_DRVERLYITV_8197F)
  10364. #define BIT_SET_DRVERLYITV_8197F(x, v) \
  10365. (BIT_CLEAR_DRVERLYITV_8197F(x) | BIT_DRVERLYITV_8197F(v))
  10366. /* 2 REG_BCNDMATIM_8197F */
  10367. #define BIT_SHIFT_BCNDMATIM_8197F 0
  10368. #define BIT_MASK_BCNDMATIM_8197F 0xff
  10369. #define BIT_BCNDMATIM_8197F(x) \
  10370. (((x) & BIT_MASK_BCNDMATIM_8197F) << BIT_SHIFT_BCNDMATIM_8197F)
  10371. #define BITS_BCNDMATIM_8197F \
  10372. (BIT_MASK_BCNDMATIM_8197F << BIT_SHIFT_BCNDMATIM_8197F)
  10373. #define BIT_CLEAR_BCNDMATIM_8197F(x) ((x) & (~BITS_BCNDMATIM_8197F))
  10374. #define BIT_GET_BCNDMATIM_8197F(x) \
  10375. (((x) >> BIT_SHIFT_BCNDMATIM_8197F) & BIT_MASK_BCNDMATIM_8197F)
  10376. #define BIT_SET_BCNDMATIM_8197F(x, v) \
  10377. (BIT_CLEAR_BCNDMATIM_8197F(x) | BIT_BCNDMATIM_8197F(v))
  10378. /* 2 REG_ATIMWND_8197F */
  10379. #define BIT_SHIFT_ATIMWND0_8197F 0
  10380. #define BIT_MASK_ATIMWND0_8197F 0xffff
  10381. #define BIT_ATIMWND0_8197F(x) \
  10382. (((x) & BIT_MASK_ATIMWND0_8197F) << BIT_SHIFT_ATIMWND0_8197F)
  10383. #define BITS_ATIMWND0_8197F \
  10384. (BIT_MASK_ATIMWND0_8197F << BIT_SHIFT_ATIMWND0_8197F)
  10385. #define BIT_CLEAR_ATIMWND0_8197F(x) ((x) & (~BITS_ATIMWND0_8197F))
  10386. #define BIT_GET_ATIMWND0_8197F(x) \
  10387. (((x) >> BIT_SHIFT_ATIMWND0_8197F) & BIT_MASK_ATIMWND0_8197F)
  10388. #define BIT_SET_ATIMWND0_8197F(x, v) \
  10389. (BIT_CLEAR_ATIMWND0_8197F(x) | BIT_ATIMWND0_8197F(v))
  10390. /* 2 REG_USTIME_TSF_8197F */
  10391. #define BIT_SHIFT_USTIME_TSF_V1_8197F 0
  10392. #define BIT_MASK_USTIME_TSF_V1_8197F 0xff
  10393. #define BIT_USTIME_TSF_V1_8197F(x) \
  10394. (((x) & BIT_MASK_USTIME_TSF_V1_8197F) << BIT_SHIFT_USTIME_TSF_V1_8197F)
  10395. #define BITS_USTIME_TSF_V1_8197F \
  10396. (BIT_MASK_USTIME_TSF_V1_8197F << BIT_SHIFT_USTIME_TSF_V1_8197F)
  10397. #define BIT_CLEAR_USTIME_TSF_V1_8197F(x) ((x) & (~BITS_USTIME_TSF_V1_8197F))
  10398. #define BIT_GET_USTIME_TSF_V1_8197F(x) \
  10399. (((x) >> BIT_SHIFT_USTIME_TSF_V1_8197F) & BIT_MASK_USTIME_TSF_V1_8197F)
  10400. #define BIT_SET_USTIME_TSF_V1_8197F(x, v) \
  10401. (BIT_CLEAR_USTIME_TSF_V1_8197F(x) | BIT_USTIME_TSF_V1_8197F(v))
  10402. /* 2 REG_BCN_MAX_ERR_8197F */
  10403. #define BIT_SHIFT_BCN_MAX_ERR_8197F 0
  10404. #define BIT_MASK_BCN_MAX_ERR_8197F 0xff
  10405. #define BIT_BCN_MAX_ERR_8197F(x) \
  10406. (((x) & BIT_MASK_BCN_MAX_ERR_8197F) << BIT_SHIFT_BCN_MAX_ERR_8197F)
  10407. #define BITS_BCN_MAX_ERR_8197F \
  10408. (BIT_MASK_BCN_MAX_ERR_8197F << BIT_SHIFT_BCN_MAX_ERR_8197F)
  10409. #define BIT_CLEAR_BCN_MAX_ERR_8197F(x) ((x) & (~BITS_BCN_MAX_ERR_8197F))
  10410. #define BIT_GET_BCN_MAX_ERR_8197F(x) \
  10411. (((x) >> BIT_SHIFT_BCN_MAX_ERR_8197F) & BIT_MASK_BCN_MAX_ERR_8197F)
  10412. #define BIT_SET_BCN_MAX_ERR_8197F(x, v) \
  10413. (BIT_CLEAR_BCN_MAX_ERR_8197F(x) | BIT_BCN_MAX_ERR_8197F(v))
  10414. /* 2 REG_RXTSF_OFFSET_CCK_8197F */
  10415. #define BIT_SHIFT_CCK_RXTSF_OFFSET_8197F 0
  10416. #define BIT_MASK_CCK_RXTSF_OFFSET_8197F 0xff
  10417. #define BIT_CCK_RXTSF_OFFSET_8197F(x) \
  10418. (((x) & BIT_MASK_CCK_RXTSF_OFFSET_8197F) \
  10419. << BIT_SHIFT_CCK_RXTSF_OFFSET_8197F)
  10420. #define BITS_CCK_RXTSF_OFFSET_8197F \
  10421. (BIT_MASK_CCK_RXTSF_OFFSET_8197F << BIT_SHIFT_CCK_RXTSF_OFFSET_8197F)
  10422. #define BIT_CLEAR_CCK_RXTSF_OFFSET_8197F(x) \
  10423. ((x) & (~BITS_CCK_RXTSF_OFFSET_8197F))
  10424. #define BIT_GET_CCK_RXTSF_OFFSET_8197F(x) \
  10425. (((x) >> BIT_SHIFT_CCK_RXTSF_OFFSET_8197F) & \
  10426. BIT_MASK_CCK_RXTSF_OFFSET_8197F)
  10427. #define BIT_SET_CCK_RXTSF_OFFSET_8197F(x, v) \
  10428. (BIT_CLEAR_CCK_RXTSF_OFFSET_8197F(x) | BIT_CCK_RXTSF_OFFSET_8197F(v))
  10429. /* 2 REG_RXTSF_OFFSET_OFDM_8197F */
  10430. #define BIT_SHIFT_OFDM_RXTSF_OFFSET_8197F 0
  10431. #define BIT_MASK_OFDM_RXTSF_OFFSET_8197F 0xff
  10432. #define BIT_OFDM_RXTSF_OFFSET_8197F(x) \
  10433. (((x) & BIT_MASK_OFDM_RXTSF_OFFSET_8197F) \
  10434. << BIT_SHIFT_OFDM_RXTSF_OFFSET_8197F)
  10435. #define BITS_OFDM_RXTSF_OFFSET_8197F \
  10436. (BIT_MASK_OFDM_RXTSF_OFFSET_8197F << BIT_SHIFT_OFDM_RXTSF_OFFSET_8197F)
  10437. #define BIT_CLEAR_OFDM_RXTSF_OFFSET_8197F(x) \
  10438. ((x) & (~BITS_OFDM_RXTSF_OFFSET_8197F))
  10439. #define BIT_GET_OFDM_RXTSF_OFFSET_8197F(x) \
  10440. (((x) >> BIT_SHIFT_OFDM_RXTSF_OFFSET_8197F) & \
  10441. BIT_MASK_OFDM_RXTSF_OFFSET_8197F)
  10442. #define BIT_SET_OFDM_RXTSF_OFFSET_8197F(x, v) \
  10443. (BIT_CLEAR_OFDM_RXTSF_OFFSET_8197F(x) | BIT_OFDM_RXTSF_OFFSET_8197F(v))
  10444. /* 2 REG_TSFTR_8197F */
  10445. #define BIT_SHIFT_TSF_TIMER_8197F 0
  10446. #define BIT_MASK_TSF_TIMER_8197F 0xffffffffffffffffL
  10447. #define BIT_TSF_TIMER_8197F(x) \
  10448. (((x) & BIT_MASK_TSF_TIMER_8197F) << BIT_SHIFT_TSF_TIMER_8197F)
  10449. #define BITS_TSF_TIMER_8197F \
  10450. (BIT_MASK_TSF_TIMER_8197F << BIT_SHIFT_TSF_TIMER_8197F)
  10451. #define BIT_CLEAR_TSF_TIMER_8197F(x) ((x) & (~BITS_TSF_TIMER_8197F))
  10452. #define BIT_GET_TSF_TIMER_8197F(x) \
  10453. (((x) >> BIT_SHIFT_TSF_TIMER_8197F) & BIT_MASK_TSF_TIMER_8197F)
  10454. #define BIT_SET_TSF_TIMER_8197F(x, v) \
  10455. (BIT_CLEAR_TSF_TIMER_8197F(x) | BIT_TSF_TIMER_8197F(v))
  10456. /* 2 REG_FREERUN_CNT_8197F */
  10457. #define BIT_SHIFT_FREERUN_CNT_8197F 0
  10458. #define BIT_MASK_FREERUN_CNT_8197F 0xffffffffffffffffL
  10459. #define BIT_FREERUN_CNT_8197F(x) \
  10460. (((x) & BIT_MASK_FREERUN_CNT_8197F) << BIT_SHIFT_FREERUN_CNT_8197F)
  10461. #define BITS_FREERUN_CNT_8197F \
  10462. (BIT_MASK_FREERUN_CNT_8197F << BIT_SHIFT_FREERUN_CNT_8197F)
  10463. #define BIT_CLEAR_FREERUN_CNT_8197F(x) ((x) & (~BITS_FREERUN_CNT_8197F))
  10464. #define BIT_GET_FREERUN_CNT_8197F(x) \
  10465. (((x) >> BIT_SHIFT_FREERUN_CNT_8197F) & BIT_MASK_FREERUN_CNT_8197F)
  10466. #define BIT_SET_FREERUN_CNT_8197F(x, v) \
  10467. (BIT_CLEAR_FREERUN_CNT_8197F(x) | BIT_FREERUN_CNT_8197F(v))
  10468. /* 2 REG_ATIMWND1_8197F */
  10469. #define BIT_SHIFT_ATIMWND1_V1_8197F 0
  10470. #define BIT_MASK_ATIMWND1_V1_8197F 0xff
  10471. #define BIT_ATIMWND1_V1_8197F(x) \
  10472. (((x) & BIT_MASK_ATIMWND1_V1_8197F) << BIT_SHIFT_ATIMWND1_V1_8197F)
  10473. #define BITS_ATIMWND1_V1_8197F \
  10474. (BIT_MASK_ATIMWND1_V1_8197F << BIT_SHIFT_ATIMWND1_V1_8197F)
  10475. #define BIT_CLEAR_ATIMWND1_V1_8197F(x) ((x) & (~BITS_ATIMWND1_V1_8197F))
  10476. #define BIT_GET_ATIMWND1_V1_8197F(x) \
  10477. (((x) >> BIT_SHIFT_ATIMWND1_V1_8197F) & BIT_MASK_ATIMWND1_V1_8197F)
  10478. #define BIT_SET_ATIMWND1_V1_8197F(x, v) \
  10479. (BIT_CLEAR_ATIMWND1_V1_8197F(x) | BIT_ATIMWND1_V1_8197F(v))
  10480. /* 2 REG_TBTT_PROHIBIT_INFRA_8197F */
  10481. #define BIT_SHIFT_TBTT_PROHIBIT_INFRA_8197F 0
  10482. #define BIT_MASK_TBTT_PROHIBIT_INFRA_8197F 0xff
  10483. #define BIT_TBTT_PROHIBIT_INFRA_8197F(x) \
  10484. (((x) & BIT_MASK_TBTT_PROHIBIT_INFRA_8197F) \
  10485. << BIT_SHIFT_TBTT_PROHIBIT_INFRA_8197F)
  10486. #define BITS_TBTT_PROHIBIT_INFRA_8197F \
  10487. (BIT_MASK_TBTT_PROHIBIT_INFRA_8197F \
  10488. << BIT_SHIFT_TBTT_PROHIBIT_INFRA_8197F)
  10489. #define BIT_CLEAR_TBTT_PROHIBIT_INFRA_8197F(x) \
  10490. ((x) & (~BITS_TBTT_PROHIBIT_INFRA_8197F))
  10491. #define BIT_GET_TBTT_PROHIBIT_INFRA_8197F(x) \
  10492. (((x) >> BIT_SHIFT_TBTT_PROHIBIT_INFRA_8197F) & \
  10493. BIT_MASK_TBTT_PROHIBIT_INFRA_8197F)
  10494. #define BIT_SET_TBTT_PROHIBIT_INFRA_8197F(x, v) \
  10495. (BIT_CLEAR_TBTT_PROHIBIT_INFRA_8197F(x) | \
  10496. BIT_TBTT_PROHIBIT_INFRA_8197F(v))
  10497. /* 2 REG_CTWND_8197F */
  10498. #define BIT_SHIFT_CTWND_8197F 0
  10499. #define BIT_MASK_CTWND_8197F 0xff
  10500. #define BIT_CTWND_8197F(x) \
  10501. (((x) & BIT_MASK_CTWND_8197F) << BIT_SHIFT_CTWND_8197F)
  10502. #define BITS_CTWND_8197F (BIT_MASK_CTWND_8197F << BIT_SHIFT_CTWND_8197F)
  10503. #define BIT_CLEAR_CTWND_8197F(x) ((x) & (~BITS_CTWND_8197F))
  10504. #define BIT_GET_CTWND_8197F(x) \
  10505. (((x) >> BIT_SHIFT_CTWND_8197F) & BIT_MASK_CTWND_8197F)
  10506. #define BIT_SET_CTWND_8197F(x, v) \
  10507. (BIT_CLEAR_CTWND_8197F(x) | BIT_CTWND_8197F(v))
  10508. /* 2 REG_BCNIVLCUNT_8197F */
  10509. #define BIT_SHIFT_BCNIVLCUNT_8197F 0
  10510. #define BIT_MASK_BCNIVLCUNT_8197F 0x7f
  10511. #define BIT_BCNIVLCUNT_8197F(x) \
  10512. (((x) & BIT_MASK_BCNIVLCUNT_8197F) << BIT_SHIFT_BCNIVLCUNT_8197F)
  10513. #define BITS_BCNIVLCUNT_8197F \
  10514. (BIT_MASK_BCNIVLCUNT_8197F << BIT_SHIFT_BCNIVLCUNT_8197F)
  10515. #define BIT_CLEAR_BCNIVLCUNT_8197F(x) ((x) & (~BITS_BCNIVLCUNT_8197F))
  10516. #define BIT_GET_BCNIVLCUNT_8197F(x) \
  10517. (((x) >> BIT_SHIFT_BCNIVLCUNT_8197F) & BIT_MASK_BCNIVLCUNT_8197F)
  10518. #define BIT_SET_BCNIVLCUNT_8197F(x, v) \
  10519. (BIT_CLEAR_BCNIVLCUNT_8197F(x) | BIT_BCNIVLCUNT_8197F(v))
  10520. /* 2 REG_BCNDROPCTRL_8197F */
  10521. #define BIT_BEACON_DROP_EN_8197F BIT(7)
  10522. #define BIT_SHIFT_BEACON_DROP_IVL_8197F 0
  10523. #define BIT_MASK_BEACON_DROP_IVL_8197F 0x7f
  10524. #define BIT_BEACON_DROP_IVL_8197F(x) \
  10525. (((x) & BIT_MASK_BEACON_DROP_IVL_8197F) \
  10526. << BIT_SHIFT_BEACON_DROP_IVL_8197F)
  10527. #define BITS_BEACON_DROP_IVL_8197F \
  10528. (BIT_MASK_BEACON_DROP_IVL_8197F << BIT_SHIFT_BEACON_DROP_IVL_8197F)
  10529. #define BIT_CLEAR_BEACON_DROP_IVL_8197F(x) ((x) & (~BITS_BEACON_DROP_IVL_8197F))
  10530. #define BIT_GET_BEACON_DROP_IVL_8197F(x) \
  10531. (((x) >> BIT_SHIFT_BEACON_DROP_IVL_8197F) & \
  10532. BIT_MASK_BEACON_DROP_IVL_8197F)
  10533. #define BIT_SET_BEACON_DROP_IVL_8197F(x, v) \
  10534. (BIT_CLEAR_BEACON_DROP_IVL_8197F(x) | BIT_BEACON_DROP_IVL_8197F(v))
  10535. /* 2 REG_HGQ_TIMEOUT_PERIOD_8197F */
  10536. #define BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8197F 0
  10537. #define BIT_MASK_HGQ_TIMEOUT_PERIOD_8197F 0xff
  10538. #define BIT_HGQ_TIMEOUT_PERIOD_8197F(x) \
  10539. (((x) & BIT_MASK_HGQ_TIMEOUT_PERIOD_8197F) \
  10540. << BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8197F)
  10541. #define BITS_HGQ_TIMEOUT_PERIOD_8197F \
  10542. (BIT_MASK_HGQ_TIMEOUT_PERIOD_8197F \
  10543. << BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8197F)
  10544. #define BIT_CLEAR_HGQ_TIMEOUT_PERIOD_8197F(x) \
  10545. ((x) & (~BITS_HGQ_TIMEOUT_PERIOD_8197F))
  10546. #define BIT_GET_HGQ_TIMEOUT_PERIOD_8197F(x) \
  10547. (((x) >> BIT_SHIFT_HGQ_TIMEOUT_PERIOD_8197F) & \
  10548. BIT_MASK_HGQ_TIMEOUT_PERIOD_8197F)
  10549. #define BIT_SET_HGQ_TIMEOUT_PERIOD_8197F(x, v) \
  10550. (BIT_CLEAR_HGQ_TIMEOUT_PERIOD_8197F(x) | \
  10551. BIT_HGQ_TIMEOUT_PERIOD_8197F(v))
  10552. /* 2 REG_TXCMD_TIMEOUT_PERIOD_8197F */
  10553. #define BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8197F 0
  10554. #define BIT_MASK_TXCMD_TIMEOUT_PERIOD_8197F 0xff
  10555. #define BIT_TXCMD_TIMEOUT_PERIOD_8197F(x) \
  10556. (((x) & BIT_MASK_TXCMD_TIMEOUT_PERIOD_8197F) \
  10557. << BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8197F)
  10558. #define BITS_TXCMD_TIMEOUT_PERIOD_8197F \
  10559. (BIT_MASK_TXCMD_TIMEOUT_PERIOD_8197F \
  10560. << BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8197F)
  10561. #define BIT_CLEAR_TXCMD_TIMEOUT_PERIOD_8197F(x) \
  10562. ((x) & (~BITS_TXCMD_TIMEOUT_PERIOD_8197F))
  10563. #define BIT_GET_TXCMD_TIMEOUT_PERIOD_8197F(x) \
  10564. (((x) >> BIT_SHIFT_TXCMD_TIMEOUT_PERIOD_8197F) & \
  10565. BIT_MASK_TXCMD_TIMEOUT_PERIOD_8197F)
  10566. #define BIT_SET_TXCMD_TIMEOUT_PERIOD_8197F(x, v) \
  10567. (BIT_CLEAR_TXCMD_TIMEOUT_PERIOD_8197F(x) | \
  10568. BIT_TXCMD_TIMEOUT_PERIOD_8197F(v))
  10569. /* 2 REG_MISC_CTRL_8197F */
  10570. #define BIT_DIS_MARK_TSF_US_8197F BIT(7)
  10571. #define BIT_EN_TSFAUTO_SYNC_8197F BIT(6)
  10572. #define BIT_DIS_TRX_CAL_BCN_8197F BIT(5)
  10573. #define BIT_DIS_TX_CAL_TBTT_8197F BIT(4)
  10574. #define BIT_EN_FREECNT_8197F BIT(3)
  10575. #define BIT_BCN_AGGRESSION_8197F BIT(2)
  10576. #define BIT_SHIFT_DIS_SECONDARY_CCA_8197F 0
  10577. #define BIT_MASK_DIS_SECONDARY_CCA_8197F 0x3
  10578. #define BIT_DIS_SECONDARY_CCA_8197F(x) \
  10579. (((x) & BIT_MASK_DIS_SECONDARY_CCA_8197F) \
  10580. << BIT_SHIFT_DIS_SECONDARY_CCA_8197F)
  10581. #define BITS_DIS_SECONDARY_CCA_8197F \
  10582. (BIT_MASK_DIS_SECONDARY_CCA_8197F << BIT_SHIFT_DIS_SECONDARY_CCA_8197F)
  10583. #define BIT_CLEAR_DIS_SECONDARY_CCA_8197F(x) \
  10584. ((x) & (~BITS_DIS_SECONDARY_CCA_8197F))
  10585. #define BIT_GET_DIS_SECONDARY_CCA_8197F(x) \
  10586. (((x) >> BIT_SHIFT_DIS_SECONDARY_CCA_8197F) & \
  10587. BIT_MASK_DIS_SECONDARY_CCA_8197F)
  10588. #define BIT_SET_DIS_SECONDARY_CCA_8197F(x, v) \
  10589. (BIT_CLEAR_DIS_SECONDARY_CCA_8197F(x) | BIT_DIS_SECONDARY_CCA_8197F(v))
  10590. /* 2 REG_BCN_CTRL_CLINT1_8197F */
  10591. #define BIT_CLI1_DIS_RX_BSSID_FIT_8197F BIT(6)
  10592. #define BIT_CLI1_DIS_TSF_UDT_8197F BIT(4)
  10593. #define BIT_CLI1_EN_BCN_FUNCTION_8197F BIT(3)
  10594. #define BIT_CLI1_EN_RXBCN_RPT_8197F BIT(2)
  10595. #define BIT_CLI1_ENP2P_CTWINDOW_8197F BIT(1)
  10596. #define BIT_CLI1_ENP2P_BCNQ_AREA_8197F BIT(0)
  10597. /* 2 REG_BCN_CTRL_CLINT2_8197F */
  10598. #define BIT_CLI2_DIS_RX_BSSID_FIT_8197F BIT(6)
  10599. #define BIT_CLI2_DIS_TSF_UDT_8197F BIT(4)
  10600. #define BIT_CLI2_EN_BCN_FUNCTION_8197F BIT(3)
  10601. #define BIT_CLI2_EN_RXBCN_RPT_8197F BIT(2)
  10602. #define BIT_CLI2_ENP2P_CTWINDOW_8197F BIT(1)
  10603. #define BIT_CLI2_ENP2P_BCNQ_AREA_8197F BIT(0)
  10604. /* 2 REG_BCN_CTRL_CLINT3_8197F */
  10605. #define BIT_CLI3_DIS_RX_BSSID_FIT_8197F BIT(6)
  10606. #define BIT_CLI3_DIS_TSF_UDT_8197F BIT(4)
  10607. #define BIT_CLI3_EN_BCN_FUNCTION_8197F BIT(3)
  10608. #define BIT_CLI3_EN_RXBCN_RPT_8197F BIT(2)
  10609. #define BIT_CLI3_ENP2P_CTWINDOW_8197F BIT(1)
  10610. #define BIT_CLI3_ENP2P_BCNQ_AREA_8197F BIT(0)
  10611. /* 2 REG_EXTEND_CTRL_8197F */
  10612. #define BIT_EN_TSFBIT32_RST_P2P2_8197F BIT(5)
  10613. #define BIT_EN_TSFBIT32_RST_P2P1_8197F BIT(4)
  10614. #define BIT_SHIFT_PORT_SEL_8197F 0
  10615. #define BIT_MASK_PORT_SEL_8197F 0x7
  10616. #define BIT_PORT_SEL_8197F(x) \
  10617. (((x) & BIT_MASK_PORT_SEL_8197F) << BIT_SHIFT_PORT_SEL_8197F)
  10618. #define BITS_PORT_SEL_8197F \
  10619. (BIT_MASK_PORT_SEL_8197F << BIT_SHIFT_PORT_SEL_8197F)
  10620. #define BIT_CLEAR_PORT_SEL_8197F(x) ((x) & (~BITS_PORT_SEL_8197F))
  10621. #define BIT_GET_PORT_SEL_8197F(x) \
  10622. (((x) >> BIT_SHIFT_PORT_SEL_8197F) & BIT_MASK_PORT_SEL_8197F)
  10623. #define BIT_SET_PORT_SEL_8197F(x, v) \
  10624. (BIT_CLEAR_PORT_SEL_8197F(x) | BIT_PORT_SEL_8197F(v))
  10625. /* 2 REG_P2PPS1_SPEC_STATE_8197F */
  10626. #define BIT_P2P1_SPEC_POWER_STATE_8197F BIT(7)
  10627. #define BIT_P2P1_SPEC_CTWINDOW_ON_8197F BIT(6)
  10628. #define BIT_P2P1_SPEC_BCN_AREA_ON_8197F BIT(5)
  10629. #define BIT_P2P1_SPEC_CTWIN_EARLY_DISTX_8197F BIT(4)
  10630. #define BIT_P2P1_SPEC_NOA1_OFF_PERIOD_8197F BIT(3)
  10631. #define BIT_P2P1_SPEC_FORCE_DOZE1_8197F BIT(2)
  10632. #define BIT_P2P1_SPEC_NOA0_OFF_PERIOD_8197F BIT(1)
  10633. #define BIT_P2P1_SPEC_FORCE_DOZE0_8197F BIT(0)
  10634. /* 2 REG_P2PPS1_STATE_8197F */
  10635. #define BIT_P2P1_POWER_STATE_8197F BIT(7)
  10636. #define BIT_P2P1_CTWINDOW_ON_8197F BIT(6)
  10637. #define BIT_P2P1_BEACON_AREA_ON_8197F BIT(5)
  10638. #define BIT_P2P1_CTWIN_EARLY_DISTX_8197F BIT(4)
  10639. #define BIT_P2P1_NOA1_OFF_PERIOD_8197F BIT(3)
  10640. #define BIT_P2P1_FORCE_DOZE1_8197F BIT(2)
  10641. #define BIT_P2P1_NOA0_OFF_PERIOD_8197F BIT(1)
  10642. #define BIT_P2P1_FORCE_DOZE0_8197F BIT(0)
  10643. /* 2 REG_P2PPS2_SPEC_STATE_8197F */
  10644. #define BIT_P2P2_SPEC_POWER_STATE_8197F BIT(7)
  10645. #define BIT_P2P2_SPEC_CTWINDOW_ON_8197F BIT(6)
  10646. #define BIT_P2P2_SPEC_BCN_AREA_ON_8197F BIT(5)
  10647. #define BIT_P2P2_SPEC_CTWIN_EARLY_DISTX_8197F BIT(4)
  10648. #define BIT_P2P2_SPEC_NOA1_OFF_PERIOD_8197F BIT(3)
  10649. #define BIT_P2P2_SPEC_FORCE_DOZE1_8197F BIT(2)
  10650. #define BIT_P2P2_SPEC_NOA0_OFF_PERIOD_8197F BIT(1)
  10651. #define BIT_P2P2_SPEC_FORCE_DOZE0_8197F BIT(0)
  10652. /* 2 REG_P2PPS2_STATE_8197F */
  10653. #define BIT_P2P2_POWER_STATE_8197F BIT(7)
  10654. #define BIT_P2P2_CTWINDOW_ON_8197F BIT(6)
  10655. #define BIT_P2P2_BEACON_AREA_ON_8197F BIT(5)
  10656. #define BIT_P2P2_CTWIN_EARLY_DISTX_8197F BIT(4)
  10657. #define BIT_P2P2_NOA1_OFF_PERIOD_8197F BIT(3)
  10658. #define BIT_P2P2_FORCE_DOZE1_8197F BIT(2)
  10659. #define BIT_P2P2_NOA0_OFF_PERIOD_8197F BIT(1)
  10660. #define BIT_P2P2_FORCE_DOZE0_8197F BIT(0)
  10661. /* 2 REG_PS_TIMER0_8197F */
  10662. #define BIT_SHIFT_PSTIMER0_INT_8197F 5
  10663. #define BIT_MASK_PSTIMER0_INT_8197F 0x7ffffff
  10664. #define BIT_PSTIMER0_INT_8197F(x) \
  10665. (((x) & BIT_MASK_PSTIMER0_INT_8197F) << BIT_SHIFT_PSTIMER0_INT_8197F)
  10666. #define BITS_PSTIMER0_INT_8197F \
  10667. (BIT_MASK_PSTIMER0_INT_8197F << BIT_SHIFT_PSTIMER0_INT_8197F)
  10668. #define BIT_CLEAR_PSTIMER0_INT_8197F(x) ((x) & (~BITS_PSTIMER0_INT_8197F))
  10669. #define BIT_GET_PSTIMER0_INT_8197F(x) \
  10670. (((x) >> BIT_SHIFT_PSTIMER0_INT_8197F) & BIT_MASK_PSTIMER0_INT_8197F)
  10671. #define BIT_SET_PSTIMER0_INT_8197F(x, v) \
  10672. (BIT_CLEAR_PSTIMER0_INT_8197F(x) | BIT_PSTIMER0_INT_8197F(v))
  10673. /* 2 REG_PS_TIMER1_8197F */
  10674. #define BIT_SHIFT_PSTIMER1_INT_8197F 5
  10675. #define BIT_MASK_PSTIMER1_INT_8197F 0x7ffffff
  10676. #define BIT_PSTIMER1_INT_8197F(x) \
  10677. (((x) & BIT_MASK_PSTIMER1_INT_8197F) << BIT_SHIFT_PSTIMER1_INT_8197F)
  10678. #define BITS_PSTIMER1_INT_8197F \
  10679. (BIT_MASK_PSTIMER1_INT_8197F << BIT_SHIFT_PSTIMER1_INT_8197F)
  10680. #define BIT_CLEAR_PSTIMER1_INT_8197F(x) ((x) & (~BITS_PSTIMER1_INT_8197F))
  10681. #define BIT_GET_PSTIMER1_INT_8197F(x) \
  10682. (((x) >> BIT_SHIFT_PSTIMER1_INT_8197F) & BIT_MASK_PSTIMER1_INT_8197F)
  10683. #define BIT_SET_PSTIMER1_INT_8197F(x, v) \
  10684. (BIT_CLEAR_PSTIMER1_INT_8197F(x) | BIT_PSTIMER1_INT_8197F(v))
  10685. /* 2 REG_PS_TIMER2_8197F */
  10686. #define BIT_SHIFT_PSTIMER2_INT_8197F 5
  10687. #define BIT_MASK_PSTIMER2_INT_8197F 0x7ffffff
  10688. #define BIT_PSTIMER2_INT_8197F(x) \
  10689. (((x) & BIT_MASK_PSTIMER2_INT_8197F) << BIT_SHIFT_PSTIMER2_INT_8197F)
  10690. #define BITS_PSTIMER2_INT_8197F \
  10691. (BIT_MASK_PSTIMER2_INT_8197F << BIT_SHIFT_PSTIMER2_INT_8197F)
  10692. #define BIT_CLEAR_PSTIMER2_INT_8197F(x) ((x) & (~BITS_PSTIMER2_INT_8197F))
  10693. #define BIT_GET_PSTIMER2_INT_8197F(x) \
  10694. (((x) >> BIT_SHIFT_PSTIMER2_INT_8197F) & BIT_MASK_PSTIMER2_INT_8197F)
  10695. #define BIT_SET_PSTIMER2_INT_8197F(x, v) \
  10696. (BIT_CLEAR_PSTIMER2_INT_8197F(x) | BIT_PSTIMER2_INT_8197F(v))
  10697. /* 2 REG_TBTT_CTN_AREA_8197F */
  10698. #define BIT_SHIFT_TBTT_CTN_AREA_8197F 0
  10699. #define BIT_MASK_TBTT_CTN_AREA_8197F 0xff
  10700. #define BIT_TBTT_CTN_AREA_8197F(x) \
  10701. (((x) & BIT_MASK_TBTT_CTN_AREA_8197F) << BIT_SHIFT_TBTT_CTN_AREA_8197F)
  10702. #define BITS_TBTT_CTN_AREA_8197F \
  10703. (BIT_MASK_TBTT_CTN_AREA_8197F << BIT_SHIFT_TBTT_CTN_AREA_8197F)
  10704. #define BIT_CLEAR_TBTT_CTN_AREA_8197F(x) ((x) & (~BITS_TBTT_CTN_AREA_8197F))
  10705. #define BIT_GET_TBTT_CTN_AREA_8197F(x) \
  10706. (((x) >> BIT_SHIFT_TBTT_CTN_AREA_8197F) & BIT_MASK_TBTT_CTN_AREA_8197F)
  10707. #define BIT_SET_TBTT_CTN_AREA_8197F(x, v) \
  10708. (BIT_CLEAR_TBTT_CTN_AREA_8197F(x) | BIT_TBTT_CTN_AREA_8197F(v))
  10709. /* 2 REG_FORCE_BCN_IFS_8197F */
  10710. #define BIT_SHIFT_FORCE_BCN_IFS_8197F 0
  10711. #define BIT_MASK_FORCE_BCN_IFS_8197F 0xff
  10712. #define BIT_FORCE_BCN_IFS_8197F(x) \
  10713. (((x) & BIT_MASK_FORCE_BCN_IFS_8197F) << BIT_SHIFT_FORCE_BCN_IFS_8197F)
  10714. #define BITS_FORCE_BCN_IFS_8197F \
  10715. (BIT_MASK_FORCE_BCN_IFS_8197F << BIT_SHIFT_FORCE_BCN_IFS_8197F)
  10716. #define BIT_CLEAR_FORCE_BCN_IFS_8197F(x) ((x) & (~BITS_FORCE_BCN_IFS_8197F))
  10717. #define BIT_GET_FORCE_BCN_IFS_8197F(x) \
  10718. (((x) >> BIT_SHIFT_FORCE_BCN_IFS_8197F) & BIT_MASK_FORCE_BCN_IFS_8197F)
  10719. #define BIT_SET_FORCE_BCN_IFS_8197F(x, v) \
  10720. (BIT_CLEAR_FORCE_BCN_IFS_8197F(x) | BIT_FORCE_BCN_IFS_8197F(v))
  10721. /* 2 REG_TXOP_MIN_8197F */
  10722. #define BIT_NAV_BLK_HGQ_8197F BIT(15)
  10723. #define BIT_NAV_BLK_MGQ_8197F BIT(14)
  10724. #define BIT_SHIFT_TXOP_MIN_8197F 0
  10725. #define BIT_MASK_TXOP_MIN_8197F 0x3fff
  10726. #define BIT_TXOP_MIN_8197F(x) \
  10727. (((x) & BIT_MASK_TXOP_MIN_8197F) << BIT_SHIFT_TXOP_MIN_8197F)
  10728. #define BITS_TXOP_MIN_8197F \
  10729. (BIT_MASK_TXOP_MIN_8197F << BIT_SHIFT_TXOP_MIN_8197F)
  10730. #define BIT_CLEAR_TXOP_MIN_8197F(x) ((x) & (~BITS_TXOP_MIN_8197F))
  10731. #define BIT_GET_TXOP_MIN_8197F(x) \
  10732. (((x) >> BIT_SHIFT_TXOP_MIN_8197F) & BIT_MASK_TXOP_MIN_8197F)
  10733. #define BIT_SET_TXOP_MIN_8197F(x, v) \
  10734. (BIT_CLEAR_TXOP_MIN_8197F(x) | BIT_TXOP_MIN_8197F(v))
  10735. /* 2 REG_PRE_BKF_TIME_8197F */
  10736. #define BIT_SHIFT_PRE_BKF_TIME_8197F 0
  10737. #define BIT_MASK_PRE_BKF_TIME_8197F 0xff
  10738. #define BIT_PRE_BKF_TIME_8197F(x) \
  10739. (((x) & BIT_MASK_PRE_BKF_TIME_8197F) << BIT_SHIFT_PRE_BKF_TIME_8197F)
  10740. #define BITS_PRE_BKF_TIME_8197F \
  10741. (BIT_MASK_PRE_BKF_TIME_8197F << BIT_SHIFT_PRE_BKF_TIME_8197F)
  10742. #define BIT_CLEAR_PRE_BKF_TIME_8197F(x) ((x) & (~BITS_PRE_BKF_TIME_8197F))
  10743. #define BIT_GET_PRE_BKF_TIME_8197F(x) \
  10744. (((x) >> BIT_SHIFT_PRE_BKF_TIME_8197F) & BIT_MASK_PRE_BKF_TIME_8197F)
  10745. #define BIT_SET_PRE_BKF_TIME_8197F(x, v) \
  10746. (BIT_CLEAR_PRE_BKF_TIME_8197F(x) | BIT_PRE_BKF_TIME_8197F(v))
  10747. /* 2 REG_CROSS_TXOP_CTRL_8197F */
  10748. #define BIT_DTIM_BYPASS_8197F BIT(2)
  10749. #define BIT_RTS_NAV_TXOP_8197F BIT(1)
  10750. #define BIT_NOT_CROSS_TXOP_8197F BIT(0)
  10751. /* 2 REG_TBTT_INT_SHIFT_CLI0_8197F */
  10752. #define BIT_TBTT_INT_SHIFT_DIR_CLI0_8197F BIT(7)
  10753. #define BIT_SHIFT_TBTT_INT_SHIFT_CLI0_8197F 0
  10754. #define BIT_MASK_TBTT_INT_SHIFT_CLI0_8197F 0x7f
  10755. #define BIT_TBTT_INT_SHIFT_CLI0_8197F(x) \
  10756. (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI0_8197F) \
  10757. << BIT_SHIFT_TBTT_INT_SHIFT_CLI0_8197F)
  10758. #define BITS_TBTT_INT_SHIFT_CLI0_8197F \
  10759. (BIT_MASK_TBTT_INT_SHIFT_CLI0_8197F \
  10760. << BIT_SHIFT_TBTT_INT_SHIFT_CLI0_8197F)
  10761. #define BIT_CLEAR_TBTT_INT_SHIFT_CLI0_8197F(x) \
  10762. ((x) & (~BITS_TBTT_INT_SHIFT_CLI0_8197F))
  10763. #define BIT_GET_TBTT_INT_SHIFT_CLI0_8197F(x) \
  10764. (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI0_8197F) & \
  10765. BIT_MASK_TBTT_INT_SHIFT_CLI0_8197F)
  10766. #define BIT_SET_TBTT_INT_SHIFT_CLI0_8197F(x, v) \
  10767. (BIT_CLEAR_TBTT_INT_SHIFT_CLI0_8197F(x) | \
  10768. BIT_TBTT_INT_SHIFT_CLI0_8197F(v))
  10769. /* 2 REG_TBTT_INT_SHIFT_CLI1_8197F */
  10770. #define BIT_TBTT_INT_SHIFT_DIR_CLI1_8197F BIT(7)
  10771. #define BIT_SHIFT_TBTT_INT_SHIFT_CLI1_8197F 0
  10772. #define BIT_MASK_TBTT_INT_SHIFT_CLI1_8197F 0x7f
  10773. #define BIT_TBTT_INT_SHIFT_CLI1_8197F(x) \
  10774. (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI1_8197F) \
  10775. << BIT_SHIFT_TBTT_INT_SHIFT_CLI1_8197F)
  10776. #define BITS_TBTT_INT_SHIFT_CLI1_8197F \
  10777. (BIT_MASK_TBTT_INT_SHIFT_CLI1_8197F \
  10778. << BIT_SHIFT_TBTT_INT_SHIFT_CLI1_8197F)
  10779. #define BIT_CLEAR_TBTT_INT_SHIFT_CLI1_8197F(x) \
  10780. ((x) & (~BITS_TBTT_INT_SHIFT_CLI1_8197F))
  10781. #define BIT_GET_TBTT_INT_SHIFT_CLI1_8197F(x) \
  10782. (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI1_8197F) & \
  10783. BIT_MASK_TBTT_INT_SHIFT_CLI1_8197F)
  10784. #define BIT_SET_TBTT_INT_SHIFT_CLI1_8197F(x, v) \
  10785. (BIT_CLEAR_TBTT_INT_SHIFT_CLI1_8197F(x) | \
  10786. BIT_TBTT_INT_SHIFT_CLI1_8197F(v))
  10787. /* 2 REG_TBTT_INT_SHIFT_CLI2_8197F */
  10788. #define BIT_TBTT_INT_SHIFT_DIR_CLI2_8197F BIT(7)
  10789. #define BIT_SHIFT_TBTT_INT_SHIFT_CLI2_8197F 0
  10790. #define BIT_MASK_TBTT_INT_SHIFT_CLI2_8197F 0x7f
  10791. #define BIT_TBTT_INT_SHIFT_CLI2_8197F(x) \
  10792. (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI2_8197F) \
  10793. << BIT_SHIFT_TBTT_INT_SHIFT_CLI2_8197F)
  10794. #define BITS_TBTT_INT_SHIFT_CLI2_8197F \
  10795. (BIT_MASK_TBTT_INT_SHIFT_CLI2_8197F \
  10796. << BIT_SHIFT_TBTT_INT_SHIFT_CLI2_8197F)
  10797. #define BIT_CLEAR_TBTT_INT_SHIFT_CLI2_8197F(x) \
  10798. ((x) & (~BITS_TBTT_INT_SHIFT_CLI2_8197F))
  10799. #define BIT_GET_TBTT_INT_SHIFT_CLI2_8197F(x) \
  10800. (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI2_8197F) & \
  10801. BIT_MASK_TBTT_INT_SHIFT_CLI2_8197F)
  10802. #define BIT_SET_TBTT_INT_SHIFT_CLI2_8197F(x, v) \
  10803. (BIT_CLEAR_TBTT_INT_SHIFT_CLI2_8197F(x) | \
  10804. BIT_TBTT_INT_SHIFT_CLI2_8197F(v))
  10805. /* 2 REG_TBTT_INT_SHIFT_CLI3_8197F */
  10806. #define BIT_TBTT_INT_SHIFT_DIR_CLI3_8197F BIT(7)
  10807. #define BIT_SHIFT_TBTT_INT_SHIFT_CLI3_8197F 0
  10808. #define BIT_MASK_TBTT_INT_SHIFT_CLI3_8197F 0x7f
  10809. #define BIT_TBTT_INT_SHIFT_CLI3_8197F(x) \
  10810. (((x) & BIT_MASK_TBTT_INT_SHIFT_CLI3_8197F) \
  10811. << BIT_SHIFT_TBTT_INT_SHIFT_CLI3_8197F)
  10812. #define BITS_TBTT_INT_SHIFT_CLI3_8197F \
  10813. (BIT_MASK_TBTT_INT_SHIFT_CLI3_8197F \
  10814. << BIT_SHIFT_TBTT_INT_SHIFT_CLI3_8197F)
  10815. #define BIT_CLEAR_TBTT_INT_SHIFT_CLI3_8197F(x) \
  10816. ((x) & (~BITS_TBTT_INT_SHIFT_CLI3_8197F))
  10817. #define BIT_GET_TBTT_INT_SHIFT_CLI3_8197F(x) \
  10818. (((x) >> BIT_SHIFT_TBTT_INT_SHIFT_CLI3_8197F) & \
  10819. BIT_MASK_TBTT_INT_SHIFT_CLI3_8197F)
  10820. #define BIT_SET_TBTT_INT_SHIFT_CLI3_8197F(x, v) \
  10821. (BIT_CLEAR_TBTT_INT_SHIFT_CLI3_8197F(x) | \
  10822. BIT_TBTT_INT_SHIFT_CLI3_8197F(v))
  10823. /* 2 REG_TBTT_INT_SHIFT_ENABLE_8197F */
  10824. #define BIT_EN_TBTT_RTY_8197F BIT(1)
  10825. #define BIT_TBTT_INT_SHIFT_ENABLE_8197F BIT(0)
  10826. /* 2 REG_ATIMWND2_8197F */
  10827. #define BIT_SHIFT_ATIMWND2_8197F 0
  10828. #define BIT_MASK_ATIMWND2_8197F 0xff
  10829. #define BIT_ATIMWND2_8197F(x) \
  10830. (((x) & BIT_MASK_ATIMWND2_8197F) << BIT_SHIFT_ATIMWND2_8197F)
  10831. #define BITS_ATIMWND2_8197F \
  10832. (BIT_MASK_ATIMWND2_8197F << BIT_SHIFT_ATIMWND2_8197F)
  10833. #define BIT_CLEAR_ATIMWND2_8197F(x) ((x) & (~BITS_ATIMWND2_8197F))
  10834. #define BIT_GET_ATIMWND2_8197F(x) \
  10835. (((x) >> BIT_SHIFT_ATIMWND2_8197F) & BIT_MASK_ATIMWND2_8197F)
  10836. #define BIT_SET_ATIMWND2_8197F(x, v) \
  10837. (BIT_CLEAR_ATIMWND2_8197F(x) | BIT_ATIMWND2_8197F(v))
  10838. /* 2 REG_ATIMWND3_8197F */
  10839. #define BIT_SHIFT_ATIMWND3_8197F 0
  10840. #define BIT_MASK_ATIMWND3_8197F 0xff
  10841. #define BIT_ATIMWND3_8197F(x) \
  10842. (((x) & BIT_MASK_ATIMWND3_8197F) << BIT_SHIFT_ATIMWND3_8197F)
  10843. #define BITS_ATIMWND3_8197F \
  10844. (BIT_MASK_ATIMWND3_8197F << BIT_SHIFT_ATIMWND3_8197F)
  10845. #define BIT_CLEAR_ATIMWND3_8197F(x) ((x) & (~BITS_ATIMWND3_8197F))
  10846. #define BIT_GET_ATIMWND3_8197F(x) \
  10847. (((x) >> BIT_SHIFT_ATIMWND3_8197F) & BIT_MASK_ATIMWND3_8197F)
  10848. #define BIT_SET_ATIMWND3_8197F(x, v) \
  10849. (BIT_CLEAR_ATIMWND3_8197F(x) | BIT_ATIMWND3_8197F(v))
  10850. /* 2 REG_ATIMWND4_8197F */
  10851. #define BIT_SHIFT_ATIMWND4_8197F 0
  10852. #define BIT_MASK_ATIMWND4_8197F 0xff
  10853. #define BIT_ATIMWND4_8197F(x) \
  10854. (((x) & BIT_MASK_ATIMWND4_8197F) << BIT_SHIFT_ATIMWND4_8197F)
  10855. #define BITS_ATIMWND4_8197F \
  10856. (BIT_MASK_ATIMWND4_8197F << BIT_SHIFT_ATIMWND4_8197F)
  10857. #define BIT_CLEAR_ATIMWND4_8197F(x) ((x) & (~BITS_ATIMWND4_8197F))
  10858. #define BIT_GET_ATIMWND4_8197F(x) \
  10859. (((x) >> BIT_SHIFT_ATIMWND4_8197F) & BIT_MASK_ATIMWND4_8197F)
  10860. #define BIT_SET_ATIMWND4_8197F(x, v) \
  10861. (BIT_CLEAR_ATIMWND4_8197F(x) | BIT_ATIMWND4_8197F(v))
  10862. /* 2 REG_ATIMWND5_8197F */
  10863. #define BIT_SHIFT_ATIMWND5_8197F 0
  10864. #define BIT_MASK_ATIMWND5_8197F 0xff
  10865. #define BIT_ATIMWND5_8197F(x) \
  10866. (((x) & BIT_MASK_ATIMWND5_8197F) << BIT_SHIFT_ATIMWND5_8197F)
  10867. #define BITS_ATIMWND5_8197F \
  10868. (BIT_MASK_ATIMWND5_8197F << BIT_SHIFT_ATIMWND5_8197F)
  10869. #define BIT_CLEAR_ATIMWND5_8197F(x) ((x) & (~BITS_ATIMWND5_8197F))
  10870. #define BIT_GET_ATIMWND5_8197F(x) \
  10871. (((x) >> BIT_SHIFT_ATIMWND5_8197F) & BIT_MASK_ATIMWND5_8197F)
  10872. #define BIT_SET_ATIMWND5_8197F(x, v) \
  10873. (BIT_CLEAR_ATIMWND5_8197F(x) | BIT_ATIMWND5_8197F(v))
  10874. /* 2 REG_ATIMWND6_8197F */
  10875. #define BIT_SHIFT_ATIMWND6_8197F 0
  10876. #define BIT_MASK_ATIMWND6_8197F 0xff
  10877. #define BIT_ATIMWND6_8197F(x) \
  10878. (((x) & BIT_MASK_ATIMWND6_8197F) << BIT_SHIFT_ATIMWND6_8197F)
  10879. #define BITS_ATIMWND6_8197F \
  10880. (BIT_MASK_ATIMWND6_8197F << BIT_SHIFT_ATIMWND6_8197F)
  10881. #define BIT_CLEAR_ATIMWND6_8197F(x) ((x) & (~BITS_ATIMWND6_8197F))
  10882. #define BIT_GET_ATIMWND6_8197F(x) \
  10883. (((x) >> BIT_SHIFT_ATIMWND6_8197F) & BIT_MASK_ATIMWND6_8197F)
  10884. #define BIT_SET_ATIMWND6_8197F(x, v) \
  10885. (BIT_CLEAR_ATIMWND6_8197F(x) | BIT_ATIMWND6_8197F(v))
  10886. /* 2 REG_ATIMWND7_8197F */
  10887. #define BIT_SHIFT_ATIMWND7_8197F 0
  10888. #define BIT_MASK_ATIMWND7_8197F 0xff
  10889. #define BIT_ATIMWND7_8197F(x) \
  10890. (((x) & BIT_MASK_ATIMWND7_8197F) << BIT_SHIFT_ATIMWND7_8197F)
  10891. #define BITS_ATIMWND7_8197F \
  10892. (BIT_MASK_ATIMWND7_8197F << BIT_SHIFT_ATIMWND7_8197F)
  10893. #define BIT_CLEAR_ATIMWND7_8197F(x) ((x) & (~BITS_ATIMWND7_8197F))
  10894. #define BIT_GET_ATIMWND7_8197F(x) \
  10895. (((x) >> BIT_SHIFT_ATIMWND7_8197F) & BIT_MASK_ATIMWND7_8197F)
  10896. #define BIT_SET_ATIMWND7_8197F(x, v) \
  10897. (BIT_CLEAR_ATIMWND7_8197F(x) | BIT_ATIMWND7_8197F(v))
  10898. /* 2 REG_ATIMUGT_8197F */
  10899. #define BIT_SHIFT_ATIM_URGENT_8197F 0
  10900. #define BIT_MASK_ATIM_URGENT_8197F 0xff
  10901. #define BIT_ATIM_URGENT_8197F(x) \
  10902. (((x) & BIT_MASK_ATIM_URGENT_8197F) << BIT_SHIFT_ATIM_URGENT_8197F)
  10903. #define BITS_ATIM_URGENT_8197F \
  10904. (BIT_MASK_ATIM_URGENT_8197F << BIT_SHIFT_ATIM_URGENT_8197F)
  10905. #define BIT_CLEAR_ATIM_URGENT_8197F(x) ((x) & (~BITS_ATIM_URGENT_8197F))
  10906. #define BIT_GET_ATIM_URGENT_8197F(x) \
  10907. (((x) >> BIT_SHIFT_ATIM_URGENT_8197F) & BIT_MASK_ATIM_URGENT_8197F)
  10908. #define BIT_SET_ATIM_URGENT_8197F(x, v) \
  10909. (BIT_CLEAR_ATIM_URGENT_8197F(x) | BIT_ATIM_URGENT_8197F(v))
  10910. /* 2 REG_HIQ_NO_LMT_EN_8197F */
  10911. #define BIT_HIQ_NO_LMT_EN_VAP7_8197F BIT(7)
  10912. #define BIT_HIQ_NO_LMT_EN_VAP6_8197F BIT(6)
  10913. #define BIT_HIQ_NO_LMT_EN_VAP5_8197F BIT(5)
  10914. #define BIT_HIQ_NO_LMT_EN_VAP4_8197F BIT(4)
  10915. #define BIT_HIQ_NO_LMT_EN_VAP3_8197F BIT(3)
  10916. #define BIT_HIQ_NO_LMT_EN_VAP2_8197F BIT(2)
  10917. #define BIT_HIQ_NO_LMT_EN_VAP1_8197F BIT(1)
  10918. #define BIT_HIQ_NO_LMT_EN_ROOT_8197F BIT(0)
  10919. /* 2 REG_DTIM_COUNTER_ROOT_8197F */
  10920. #define BIT_SHIFT_DTIM_COUNT_ROOT_8197F 0
  10921. #define BIT_MASK_DTIM_COUNT_ROOT_8197F 0xff
  10922. #define BIT_DTIM_COUNT_ROOT_8197F(x) \
  10923. (((x) & BIT_MASK_DTIM_COUNT_ROOT_8197F) \
  10924. << BIT_SHIFT_DTIM_COUNT_ROOT_8197F)
  10925. #define BITS_DTIM_COUNT_ROOT_8197F \
  10926. (BIT_MASK_DTIM_COUNT_ROOT_8197F << BIT_SHIFT_DTIM_COUNT_ROOT_8197F)
  10927. #define BIT_CLEAR_DTIM_COUNT_ROOT_8197F(x) ((x) & (~BITS_DTIM_COUNT_ROOT_8197F))
  10928. #define BIT_GET_DTIM_COUNT_ROOT_8197F(x) \
  10929. (((x) >> BIT_SHIFT_DTIM_COUNT_ROOT_8197F) & \
  10930. BIT_MASK_DTIM_COUNT_ROOT_8197F)
  10931. #define BIT_SET_DTIM_COUNT_ROOT_8197F(x, v) \
  10932. (BIT_CLEAR_DTIM_COUNT_ROOT_8197F(x) | BIT_DTIM_COUNT_ROOT_8197F(v))
  10933. /* 2 REG_DTIM_COUNTER_VAP1_8197F */
  10934. #define BIT_SHIFT_DTIM_COUNT_VAP1_8197F 0
  10935. #define BIT_MASK_DTIM_COUNT_VAP1_8197F 0xff
  10936. #define BIT_DTIM_COUNT_VAP1_8197F(x) \
  10937. (((x) & BIT_MASK_DTIM_COUNT_VAP1_8197F) \
  10938. << BIT_SHIFT_DTIM_COUNT_VAP1_8197F)
  10939. #define BITS_DTIM_COUNT_VAP1_8197F \
  10940. (BIT_MASK_DTIM_COUNT_VAP1_8197F << BIT_SHIFT_DTIM_COUNT_VAP1_8197F)
  10941. #define BIT_CLEAR_DTIM_COUNT_VAP1_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP1_8197F))
  10942. #define BIT_GET_DTIM_COUNT_VAP1_8197F(x) \
  10943. (((x) >> BIT_SHIFT_DTIM_COUNT_VAP1_8197F) & \
  10944. BIT_MASK_DTIM_COUNT_VAP1_8197F)
  10945. #define BIT_SET_DTIM_COUNT_VAP1_8197F(x, v) \
  10946. (BIT_CLEAR_DTIM_COUNT_VAP1_8197F(x) | BIT_DTIM_COUNT_VAP1_8197F(v))
  10947. /* 2 REG_DTIM_COUNTER_VAP2_8197F */
  10948. #define BIT_SHIFT_DTIM_COUNT_VAP2_8197F 0
  10949. #define BIT_MASK_DTIM_COUNT_VAP2_8197F 0xff
  10950. #define BIT_DTIM_COUNT_VAP2_8197F(x) \
  10951. (((x) & BIT_MASK_DTIM_COUNT_VAP2_8197F) \
  10952. << BIT_SHIFT_DTIM_COUNT_VAP2_8197F)
  10953. #define BITS_DTIM_COUNT_VAP2_8197F \
  10954. (BIT_MASK_DTIM_COUNT_VAP2_8197F << BIT_SHIFT_DTIM_COUNT_VAP2_8197F)
  10955. #define BIT_CLEAR_DTIM_COUNT_VAP2_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP2_8197F))
  10956. #define BIT_GET_DTIM_COUNT_VAP2_8197F(x) \
  10957. (((x) >> BIT_SHIFT_DTIM_COUNT_VAP2_8197F) & \
  10958. BIT_MASK_DTIM_COUNT_VAP2_8197F)
  10959. #define BIT_SET_DTIM_COUNT_VAP2_8197F(x, v) \
  10960. (BIT_CLEAR_DTIM_COUNT_VAP2_8197F(x) | BIT_DTIM_COUNT_VAP2_8197F(v))
  10961. /* 2 REG_DTIM_COUNTER_VAP3_8197F */
  10962. #define BIT_SHIFT_DTIM_COUNT_VAP3_8197F 0
  10963. #define BIT_MASK_DTIM_COUNT_VAP3_8197F 0xff
  10964. #define BIT_DTIM_COUNT_VAP3_8197F(x) \
  10965. (((x) & BIT_MASK_DTIM_COUNT_VAP3_8197F) \
  10966. << BIT_SHIFT_DTIM_COUNT_VAP3_8197F)
  10967. #define BITS_DTIM_COUNT_VAP3_8197F \
  10968. (BIT_MASK_DTIM_COUNT_VAP3_8197F << BIT_SHIFT_DTIM_COUNT_VAP3_8197F)
  10969. #define BIT_CLEAR_DTIM_COUNT_VAP3_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP3_8197F))
  10970. #define BIT_GET_DTIM_COUNT_VAP3_8197F(x) \
  10971. (((x) >> BIT_SHIFT_DTIM_COUNT_VAP3_8197F) & \
  10972. BIT_MASK_DTIM_COUNT_VAP3_8197F)
  10973. #define BIT_SET_DTIM_COUNT_VAP3_8197F(x, v) \
  10974. (BIT_CLEAR_DTIM_COUNT_VAP3_8197F(x) | BIT_DTIM_COUNT_VAP3_8197F(v))
  10975. /* 2 REG_DTIM_COUNTER_VAP4_8197F */
  10976. #define BIT_SHIFT_DTIM_COUNT_VAP4_8197F 0
  10977. #define BIT_MASK_DTIM_COUNT_VAP4_8197F 0xff
  10978. #define BIT_DTIM_COUNT_VAP4_8197F(x) \
  10979. (((x) & BIT_MASK_DTIM_COUNT_VAP4_8197F) \
  10980. << BIT_SHIFT_DTIM_COUNT_VAP4_8197F)
  10981. #define BITS_DTIM_COUNT_VAP4_8197F \
  10982. (BIT_MASK_DTIM_COUNT_VAP4_8197F << BIT_SHIFT_DTIM_COUNT_VAP4_8197F)
  10983. #define BIT_CLEAR_DTIM_COUNT_VAP4_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP4_8197F))
  10984. #define BIT_GET_DTIM_COUNT_VAP4_8197F(x) \
  10985. (((x) >> BIT_SHIFT_DTIM_COUNT_VAP4_8197F) & \
  10986. BIT_MASK_DTIM_COUNT_VAP4_8197F)
  10987. #define BIT_SET_DTIM_COUNT_VAP4_8197F(x, v) \
  10988. (BIT_CLEAR_DTIM_COUNT_VAP4_8197F(x) | BIT_DTIM_COUNT_VAP4_8197F(v))
  10989. /* 2 REG_DTIM_COUNTER_VAP5_8197F */
  10990. #define BIT_SHIFT_DTIM_COUNT_VAP5_8197F 0
  10991. #define BIT_MASK_DTIM_COUNT_VAP5_8197F 0xff
  10992. #define BIT_DTIM_COUNT_VAP5_8197F(x) \
  10993. (((x) & BIT_MASK_DTIM_COUNT_VAP5_8197F) \
  10994. << BIT_SHIFT_DTIM_COUNT_VAP5_8197F)
  10995. #define BITS_DTIM_COUNT_VAP5_8197F \
  10996. (BIT_MASK_DTIM_COUNT_VAP5_8197F << BIT_SHIFT_DTIM_COUNT_VAP5_8197F)
  10997. #define BIT_CLEAR_DTIM_COUNT_VAP5_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP5_8197F))
  10998. #define BIT_GET_DTIM_COUNT_VAP5_8197F(x) \
  10999. (((x) >> BIT_SHIFT_DTIM_COUNT_VAP5_8197F) & \
  11000. BIT_MASK_DTIM_COUNT_VAP5_8197F)
  11001. #define BIT_SET_DTIM_COUNT_VAP5_8197F(x, v) \
  11002. (BIT_CLEAR_DTIM_COUNT_VAP5_8197F(x) | BIT_DTIM_COUNT_VAP5_8197F(v))
  11003. /* 2 REG_DTIM_COUNTER_VAP6_8197F */
  11004. #define BIT_SHIFT_DTIM_COUNT_VAP6_8197F 0
  11005. #define BIT_MASK_DTIM_COUNT_VAP6_8197F 0xff
  11006. #define BIT_DTIM_COUNT_VAP6_8197F(x) \
  11007. (((x) & BIT_MASK_DTIM_COUNT_VAP6_8197F) \
  11008. << BIT_SHIFT_DTIM_COUNT_VAP6_8197F)
  11009. #define BITS_DTIM_COUNT_VAP6_8197F \
  11010. (BIT_MASK_DTIM_COUNT_VAP6_8197F << BIT_SHIFT_DTIM_COUNT_VAP6_8197F)
  11011. #define BIT_CLEAR_DTIM_COUNT_VAP6_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP6_8197F))
  11012. #define BIT_GET_DTIM_COUNT_VAP6_8197F(x) \
  11013. (((x) >> BIT_SHIFT_DTIM_COUNT_VAP6_8197F) & \
  11014. BIT_MASK_DTIM_COUNT_VAP6_8197F)
  11015. #define BIT_SET_DTIM_COUNT_VAP6_8197F(x, v) \
  11016. (BIT_CLEAR_DTIM_COUNT_VAP6_8197F(x) | BIT_DTIM_COUNT_VAP6_8197F(v))
  11017. /* 2 REG_DTIM_COUNTER_VAP7_8197F */
  11018. #define BIT_SHIFT_DTIM_COUNT_VAP7_8197F 0
  11019. #define BIT_MASK_DTIM_COUNT_VAP7_8197F 0xff
  11020. #define BIT_DTIM_COUNT_VAP7_8197F(x) \
  11021. (((x) & BIT_MASK_DTIM_COUNT_VAP7_8197F) \
  11022. << BIT_SHIFT_DTIM_COUNT_VAP7_8197F)
  11023. #define BITS_DTIM_COUNT_VAP7_8197F \
  11024. (BIT_MASK_DTIM_COUNT_VAP7_8197F << BIT_SHIFT_DTIM_COUNT_VAP7_8197F)
  11025. #define BIT_CLEAR_DTIM_COUNT_VAP7_8197F(x) ((x) & (~BITS_DTIM_COUNT_VAP7_8197F))
  11026. #define BIT_GET_DTIM_COUNT_VAP7_8197F(x) \
  11027. (((x) >> BIT_SHIFT_DTIM_COUNT_VAP7_8197F) & \
  11028. BIT_MASK_DTIM_COUNT_VAP7_8197F)
  11029. #define BIT_SET_DTIM_COUNT_VAP7_8197F(x, v) \
  11030. (BIT_CLEAR_DTIM_COUNT_VAP7_8197F(x) | BIT_DTIM_COUNT_VAP7_8197F(v))
  11031. /* 2 REG_DIS_ATIM_8197F */
  11032. #define BIT_DIS_ATIM_VAP7_8197F BIT(7)
  11033. #define BIT_DIS_ATIM_VAP6_8197F BIT(6)
  11034. #define BIT_DIS_ATIM_VAP5_8197F BIT(5)
  11035. #define BIT_DIS_ATIM_VAP4_8197F BIT(4)
  11036. #define BIT_DIS_ATIM_VAP3_8197F BIT(3)
  11037. #define BIT_DIS_ATIM_VAP2_8197F BIT(2)
  11038. #define BIT_DIS_ATIM_VAP1_8197F BIT(1)
  11039. #define BIT_DIS_ATIM_ROOT_8197F BIT(0)
  11040. /* 2 REG_EARLY_128US_8197F */
  11041. #define BIT_SHIFT_TSFT_SEL_TIMER1_8197F 3
  11042. #define BIT_MASK_TSFT_SEL_TIMER1_8197F 0x7
  11043. #define BIT_TSFT_SEL_TIMER1_8197F(x) \
  11044. (((x) & BIT_MASK_TSFT_SEL_TIMER1_8197F) \
  11045. << BIT_SHIFT_TSFT_SEL_TIMER1_8197F)
  11046. #define BITS_TSFT_SEL_TIMER1_8197F \
  11047. (BIT_MASK_TSFT_SEL_TIMER1_8197F << BIT_SHIFT_TSFT_SEL_TIMER1_8197F)
  11048. #define BIT_CLEAR_TSFT_SEL_TIMER1_8197F(x) ((x) & (~BITS_TSFT_SEL_TIMER1_8197F))
  11049. #define BIT_GET_TSFT_SEL_TIMER1_8197F(x) \
  11050. (((x) >> BIT_SHIFT_TSFT_SEL_TIMER1_8197F) & \
  11051. BIT_MASK_TSFT_SEL_TIMER1_8197F)
  11052. #define BIT_SET_TSFT_SEL_TIMER1_8197F(x, v) \
  11053. (BIT_CLEAR_TSFT_SEL_TIMER1_8197F(x) | BIT_TSFT_SEL_TIMER1_8197F(v))
  11054. #define BIT_SHIFT_EARLY_128US_8197F 0
  11055. #define BIT_MASK_EARLY_128US_8197F 0x7
  11056. #define BIT_EARLY_128US_8197F(x) \
  11057. (((x) & BIT_MASK_EARLY_128US_8197F) << BIT_SHIFT_EARLY_128US_8197F)
  11058. #define BITS_EARLY_128US_8197F \
  11059. (BIT_MASK_EARLY_128US_8197F << BIT_SHIFT_EARLY_128US_8197F)
  11060. #define BIT_CLEAR_EARLY_128US_8197F(x) ((x) & (~BITS_EARLY_128US_8197F))
  11061. #define BIT_GET_EARLY_128US_8197F(x) \
  11062. (((x) >> BIT_SHIFT_EARLY_128US_8197F) & BIT_MASK_EARLY_128US_8197F)
  11063. #define BIT_SET_EARLY_128US_8197F(x, v) \
  11064. (BIT_CLEAR_EARLY_128US_8197F(x) | BIT_EARLY_128US_8197F(v))
  11065. /* 2 REG_P2PPS1_CTRL_8197F */
  11066. #define BIT_P2P1_CTW_ALLSTASLEEP_8197F BIT(7)
  11067. #define BIT_P2P1_OFF_DISTX_EN_8197F BIT(6)
  11068. #define BIT_P2P1_PWR_MGT_EN_8197F BIT(5)
  11069. #define BIT_P2P1_NOA1_EN_8197F BIT(2)
  11070. #define BIT_P2P1_NOA0_EN_8197F BIT(1)
  11071. /* 2 REG_P2PPS2_CTRL_8197F */
  11072. #define BIT_P2P2_CTW_ALLSTASLEEP_8197F BIT(7)
  11073. #define BIT_P2P2_OFF_DISTX_EN_8197F BIT(6)
  11074. #define BIT_P2P2_PWR_MGT_EN_8197F BIT(5)
  11075. #define BIT_P2P2_NOA1_EN_8197F BIT(2)
  11076. #define BIT_P2P2_NOA0_EN_8197F BIT(1)
  11077. /* 2 REG_TIMER0_SRC_SEL_8197F */
  11078. #define BIT_SHIFT_SYNC_CLI_SEL_8197F 4
  11079. #define BIT_MASK_SYNC_CLI_SEL_8197F 0x7
  11080. #define BIT_SYNC_CLI_SEL_8197F(x) \
  11081. (((x) & BIT_MASK_SYNC_CLI_SEL_8197F) << BIT_SHIFT_SYNC_CLI_SEL_8197F)
  11082. #define BITS_SYNC_CLI_SEL_8197F \
  11083. (BIT_MASK_SYNC_CLI_SEL_8197F << BIT_SHIFT_SYNC_CLI_SEL_8197F)
  11084. #define BIT_CLEAR_SYNC_CLI_SEL_8197F(x) ((x) & (~BITS_SYNC_CLI_SEL_8197F))
  11085. #define BIT_GET_SYNC_CLI_SEL_8197F(x) \
  11086. (((x) >> BIT_SHIFT_SYNC_CLI_SEL_8197F) & BIT_MASK_SYNC_CLI_SEL_8197F)
  11087. #define BIT_SET_SYNC_CLI_SEL_8197F(x, v) \
  11088. (BIT_CLEAR_SYNC_CLI_SEL_8197F(x) | BIT_SYNC_CLI_SEL_8197F(v))
  11089. #define BIT_SHIFT_TSFT_SEL_TIMER0_8197F 0
  11090. #define BIT_MASK_TSFT_SEL_TIMER0_8197F 0x7
  11091. #define BIT_TSFT_SEL_TIMER0_8197F(x) \
  11092. (((x) & BIT_MASK_TSFT_SEL_TIMER0_8197F) \
  11093. << BIT_SHIFT_TSFT_SEL_TIMER0_8197F)
  11094. #define BITS_TSFT_SEL_TIMER0_8197F \
  11095. (BIT_MASK_TSFT_SEL_TIMER0_8197F << BIT_SHIFT_TSFT_SEL_TIMER0_8197F)
  11096. #define BIT_CLEAR_TSFT_SEL_TIMER0_8197F(x) ((x) & (~BITS_TSFT_SEL_TIMER0_8197F))
  11097. #define BIT_GET_TSFT_SEL_TIMER0_8197F(x) \
  11098. (((x) >> BIT_SHIFT_TSFT_SEL_TIMER0_8197F) & \
  11099. BIT_MASK_TSFT_SEL_TIMER0_8197F)
  11100. #define BIT_SET_TSFT_SEL_TIMER0_8197F(x, v) \
  11101. (BIT_CLEAR_TSFT_SEL_TIMER0_8197F(x) | BIT_TSFT_SEL_TIMER0_8197F(v))
  11102. /* 2 REG_NOA_UNIT_SEL_8197F */
  11103. #define BIT_SHIFT_NOA_UNIT2_SEL_8197F 8
  11104. #define BIT_MASK_NOA_UNIT2_SEL_8197F 0x7
  11105. #define BIT_NOA_UNIT2_SEL_8197F(x) \
  11106. (((x) & BIT_MASK_NOA_UNIT2_SEL_8197F) << BIT_SHIFT_NOA_UNIT2_SEL_8197F)
  11107. #define BITS_NOA_UNIT2_SEL_8197F \
  11108. (BIT_MASK_NOA_UNIT2_SEL_8197F << BIT_SHIFT_NOA_UNIT2_SEL_8197F)
  11109. #define BIT_CLEAR_NOA_UNIT2_SEL_8197F(x) ((x) & (~BITS_NOA_UNIT2_SEL_8197F))
  11110. #define BIT_GET_NOA_UNIT2_SEL_8197F(x) \
  11111. (((x) >> BIT_SHIFT_NOA_UNIT2_SEL_8197F) & BIT_MASK_NOA_UNIT2_SEL_8197F)
  11112. #define BIT_SET_NOA_UNIT2_SEL_8197F(x, v) \
  11113. (BIT_CLEAR_NOA_UNIT2_SEL_8197F(x) | BIT_NOA_UNIT2_SEL_8197F(v))
  11114. #define BIT_SHIFT_NOA_UNIT1_SEL_8197F 4
  11115. #define BIT_MASK_NOA_UNIT1_SEL_8197F 0x7
  11116. #define BIT_NOA_UNIT1_SEL_8197F(x) \
  11117. (((x) & BIT_MASK_NOA_UNIT1_SEL_8197F) << BIT_SHIFT_NOA_UNIT1_SEL_8197F)
  11118. #define BITS_NOA_UNIT1_SEL_8197F \
  11119. (BIT_MASK_NOA_UNIT1_SEL_8197F << BIT_SHIFT_NOA_UNIT1_SEL_8197F)
  11120. #define BIT_CLEAR_NOA_UNIT1_SEL_8197F(x) ((x) & (~BITS_NOA_UNIT1_SEL_8197F))
  11121. #define BIT_GET_NOA_UNIT1_SEL_8197F(x) \
  11122. (((x) >> BIT_SHIFT_NOA_UNIT1_SEL_8197F) & BIT_MASK_NOA_UNIT1_SEL_8197F)
  11123. #define BIT_SET_NOA_UNIT1_SEL_8197F(x, v) \
  11124. (BIT_CLEAR_NOA_UNIT1_SEL_8197F(x) | BIT_NOA_UNIT1_SEL_8197F(v))
  11125. #define BIT_SHIFT_NOA_UNIT0_SEL_8197F 0
  11126. #define BIT_MASK_NOA_UNIT0_SEL_8197F 0x7
  11127. #define BIT_NOA_UNIT0_SEL_8197F(x) \
  11128. (((x) & BIT_MASK_NOA_UNIT0_SEL_8197F) << BIT_SHIFT_NOA_UNIT0_SEL_8197F)
  11129. #define BITS_NOA_UNIT0_SEL_8197F \
  11130. (BIT_MASK_NOA_UNIT0_SEL_8197F << BIT_SHIFT_NOA_UNIT0_SEL_8197F)
  11131. #define BIT_CLEAR_NOA_UNIT0_SEL_8197F(x) ((x) & (~BITS_NOA_UNIT0_SEL_8197F))
  11132. #define BIT_GET_NOA_UNIT0_SEL_8197F(x) \
  11133. (((x) >> BIT_SHIFT_NOA_UNIT0_SEL_8197F) & BIT_MASK_NOA_UNIT0_SEL_8197F)
  11134. #define BIT_SET_NOA_UNIT0_SEL_8197F(x, v) \
  11135. (BIT_CLEAR_NOA_UNIT0_SEL_8197F(x) | BIT_NOA_UNIT0_SEL_8197F(v))
  11136. /* 2 REG_P2POFF_DIS_TXTIME_8197F */
  11137. #define BIT_SHIFT_P2POFF_DIS_TXTIME_8197F 0
  11138. #define BIT_MASK_P2POFF_DIS_TXTIME_8197F 0xff
  11139. #define BIT_P2POFF_DIS_TXTIME_8197F(x) \
  11140. (((x) & BIT_MASK_P2POFF_DIS_TXTIME_8197F) \
  11141. << BIT_SHIFT_P2POFF_DIS_TXTIME_8197F)
  11142. #define BITS_P2POFF_DIS_TXTIME_8197F \
  11143. (BIT_MASK_P2POFF_DIS_TXTIME_8197F << BIT_SHIFT_P2POFF_DIS_TXTIME_8197F)
  11144. #define BIT_CLEAR_P2POFF_DIS_TXTIME_8197F(x) \
  11145. ((x) & (~BITS_P2POFF_DIS_TXTIME_8197F))
  11146. #define BIT_GET_P2POFF_DIS_TXTIME_8197F(x) \
  11147. (((x) >> BIT_SHIFT_P2POFF_DIS_TXTIME_8197F) & \
  11148. BIT_MASK_P2POFF_DIS_TXTIME_8197F)
  11149. #define BIT_SET_P2POFF_DIS_TXTIME_8197F(x, v) \
  11150. (BIT_CLEAR_P2POFF_DIS_TXTIME_8197F(x) | BIT_P2POFF_DIS_TXTIME_8197F(v))
  11151. /* 2 REG_MBSSID_BCN_SPACE2_8197F */
  11152. #define BIT_SHIFT_BCN_SPACE_CLINT2_8197F 16
  11153. #define BIT_MASK_BCN_SPACE_CLINT2_8197F 0xfff
  11154. #define BIT_BCN_SPACE_CLINT2_8197F(x) \
  11155. (((x) & BIT_MASK_BCN_SPACE_CLINT2_8197F) \
  11156. << BIT_SHIFT_BCN_SPACE_CLINT2_8197F)
  11157. #define BITS_BCN_SPACE_CLINT2_8197F \
  11158. (BIT_MASK_BCN_SPACE_CLINT2_8197F << BIT_SHIFT_BCN_SPACE_CLINT2_8197F)
  11159. #define BIT_CLEAR_BCN_SPACE_CLINT2_8197F(x) \
  11160. ((x) & (~BITS_BCN_SPACE_CLINT2_8197F))
  11161. #define BIT_GET_BCN_SPACE_CLINT2_8197F(x) \
  11162. (((x) >> BIT_SHIFT_BCN_SPACE_CLINT2_8197F) & \
  11163. BIT_MASK_BCN_SPACE_CLINT2_8197F)
  11164. #define BIT_SET_BCN_SPACE_CLINT2_8197F(x, v) \
  11165. (BIT_CLEAR_BCN_SPACE_CLINT2_8197F(x) | BIT_BCN_SPACE_CLINT2_8197F(v))
  11166. #define BIT_SHIFT_BCN_SPACE_CLINT1_8197F 0
  11167. #define BIT_MASK_BCN_SPACE_CLINT1_8197F 0xfff
  11168. #define BIT_BCN_SPACE_CLINT1_8197F(x) \
  11169. (((x) & BIT_MASK_BCN_SPACE_CLINT1_8197F) \
  11170. << BIT_SHIFT_BCN_SPACE_CLINT1_8197F)
  11171. #define BITS_BCN_SPACE_CLINT1_8197F \
  11172. (BIT_MASK_BCN_SPACE_CLINT1_8197F << BIT_SHIFT_BCN_SPACE_CLINT1_8197F)
  11173. #define BIT_CLEAR_BCN_SPACE_CLINT1_8197F(x) \
  11174. ((x) & (~BITS_BCN_SPACE_CLINT1_8197F))
  11175. #define BIT_GET_BCN_SPACE_CLINT1_8197F(x) \
  11176. (((x) >> BIT_SHIFT_BCN_SPACE_CLINT1_8197F) & \
  11177. BIT_MASK_BCN_SPACE_CLINT1_8197F)
  11178. #define BIT_SET_BCN_SPACE_CLINT1_8197F(x, v) \
  11179. (BIT_CLEAR_BCN_SPACE_CLINT1_8197F(x) | BIT_BCN_SPACE_CLINT1_8197F(v))
  11180. /* 2 REG_MBSSID_BCN_SPACE3_8197F */
  11181. #define BIT_SHIFT_SUB_BCN_SPACE_8197F 16
  11182. #define BIT_MASK_SUB_BCN_SPACE_8197F 0xff
  11183. #define BIT_SUB_BCN_SPACE_8197F(x) \
  11184. (((x) & BIT_MASK_SUB_BCN_SPACE_8197F) << BIT_SHIFT_SUB_BCN_SPACE_8197F)
  11185. #define BITS_SUB_BCN_SPACE_8197F \
  11186. (BIT_MASK_SUB_BCN_SPACE_8197F << BIT_SHIFT_SUB_BCN_SPACE_8197F)
  11187. #define BIT_CLEAR_SUB_BCN_SPACE_8197F(x) ((x) & (~BITS_SUB_BCN_SPACE_8197F))
  11188. #define BIT_GET_SUB_BCN_SPACE_8197F(x) \
  11189. (((x) >> BIT_SHIFT_SUB_BCN_SPACE_8197F) & BIT_MASK_SUB_BCN_SPACE_8197F)
  11190. #define BIT_SET_SUB_BCN_SPACE_8197F(x, v) \
  11191. (BIT_CLEAR_SUB_BCN_SPACE_8197F(x) | BIT_SUB_BCN_SPACE_8197F(v))
  11192. #define BIT_SHIFT_BCN_SPACE_CLINT3_8197F 0
  11193. #define BIT_MASK_BCN_SPACE_CLINT3_8197F 0xfff
  11194. #define BIT_BCN_SPACE_CLINT3_8197F(x) \
  11195. (((x) & BIT_MASK_BCN_SPACE_CLINT3_8197F) \
  11196. << BIT_SHIFT_BCN_SPACE_CLINT3_8197F)
  11197. #define BITS_BCN_SPACE_CLINT3_8197F \
  11198. (BIT_MASK_BCN_SPACE_CLINT3_8197F << BIT_SHIFT_BCN_SPACE_CLINT3_8197F)
  11199. #define BIT_CLEAR_BCN_SPACE_CLINT3_8197F(x) \
  11200. ((x) & (~BITS_BCN_SPACE_CLINT3_8197F))
  11201. #define BIT_GET_BCN_SPACE_CLINT3_8197F(x) \
  11202. (((x) >> BIT_SHIFT_BCN_SPACE_CLINT3_8197F) & \
  11203. BIT_MASK_BCN_SPACE_CLINT3_8197F)
  11204. #define BIT_SET_BCN_SPACE_CLINT3_8197F(x, v) \
  11205. (BIT_CLEAR_BCN_SPACE_CLINT3_8197F(x) | BIT_BCN_SPACE_CLINT3_8197F(v))
  11206. /* 2 REG_ACMHWCTRL_8197F */
  11207. #define BIT_BEQ_ACM_STATUS_8197F BIT(7)
  11208. #define BIT_VIQ_ACM_STATUS_8197F BIT(6)
  11209. #define BIT_VOQ_ACM_STATUS_8197F BIT(5)
  11210. #define BIT_BEQ_ACM_EN_8197F BIT(3)
  11211. #define BIT_VIQ_ACM_EN_8197F BIT(2)
  11212. #define BIT_VOQ_ACM_EN_8197F BIT(1)
  11213. #define BIT_ACMHWEN_8197F BIT(0)
  11214. /* 2 REG_ACMRSTCTRL_8197F */
  11215. #define BIT_BE_ACM_RESET_USED_TIME_8197F BIT(2)
  11216. #define BIT_VI_ACM_RESET_USED_TIME_8197F BIT(1)
  11217. #define BIT_VO_ACM_RESET_USED_TIME_8197F BIT(0)
  11218. /* 2 REG_ACMAVG_8197F */
  11219. #define BIT_SHIFT_AVGPERIOD_8197F 0
  11220. #define BIT_MASK_AVGPERIOD_8197F 0xffff
  11221. #define BIT_AVGPERIOD_8197F(x) \
  11222. (((x) & BIT_MASK_AVGPERIOD_8197F) << BIT_SHIFT_AVGPERIOD_8197F)
  11223. #define BITS_AVGPERIOD_8197F \
  11224. (BIT_MASK_AVGPERIOD_8197F << BIT_SHIFT_AVGPERIOD_8197F)
  11225. #define BIT_CLEAR_AVGPERIOD_8197F(x) ((x) & (~BITS_AVGPERIOD_8197F))
  11226. #define BIT_GET_AVGPERIOD_8197F(x) \
  11227. (((x) >> BIT_SHIFT_AVGPERIOD_8197F) & BIT_MASK_AVGPERIOD_8197F)
  11228. #define BIT_SET_AVGPERIOD_8197F(x, v) \
  11229. (BIT_CLEAR_AVGPERIOD_8197F(x) | BIT_AVGPERIOD_8197F(v))
  11230. /* 2 REG_VO_ADMTIME_8197F */
  11231. #define BIT_SHIFT_VO_ADMITTED_TIME_8197F 0
  11232. #define BIT_MASK_VO_ADMITTED_TIME_8197F 0xffff
  11233. #define BIT_VO_ADMITTED_TIME_8197F(x) \
  11234. (((x) & BIT_MASK_VO_ADMITTED_TIME_8197F) \
  11235. << BIT_SHIFT_VO_ADMITTED_TIME_8197F)
  11236. #define BITS_VO_ADMITTED_TIME_8197F \
  11237. (BIT_MASK_VO_ADMITTED_TIME_8197F << BIT_SHIFT_VO_ADMITTED_TIME_8197F)
  11238. #define BIT_CLEAR_VO_ADMITTED_TIME_8197F(x) \
  11239. ((x) & (~BITS_VO_ADMITTED_TIME_8197F))
  11240. #define BIT_GET_VO_ADMITTED_TIME_8197F(x) \
  11241. (((x) >> BIT_SHIFT_VO_ADMITTED_TIME_8197F) & \
  11242. BIT_MASK_VO_ADMITTED_TIME_8197F)
  11243. #define BIT_SET_VO_ADMITTED_TIME_8197F(x, v) \
  11244. (BIT_CLEAR_VO_ADMITTED_TIME_8197F(x) | BIT_VO_ADMITTED_TIME_8197F(v))
  11245. /* 2 REG_VI_ADMTIME_8197F */
  11246. #define BIT_SHIFT_VI_ADMITTED_TIME_8197F 0
  11247. #define BIT_MASK_VI_ADMITTED_TIME_8197F 0xffff
  11248. #define BIT_VI_ADMITTED_TIME_8197F(x) \
  11249. (((x) & BIT_MASK_VI_ADMITTED_TIME_8197F) \
  11250. << BIT_SHIFT_VI_ADMITTED_TIME_8197F)
  11251. #define BITS_VI_ADMITTED_TIME_8197F \
  11252. (BIT_MASK_VI_ADMITTED_TIME_8197F << BIT_SHIFT_VI_ADMITTED_TIME_8197F)
  11253. #define BIT_CLEAR_VI_ADMITTED_TIME_8197F(x) \
  11254. ((x) & (~BITS_VI_ADMITTED_TIME_8197F))
  11255. #define BIT_GET_VI_ADMITTED_TIME_8197F(x) \
  11256. (((x) >> BIT_SHIFT_VI_ADMITTED_TIME_8197F) & \
  11257. BIT_MASK_VI_ADMITTED_TIME_8197F)
  11258. #define BIT_SET_VI_ADMITTED_TIME_8197F(x, v) \
  11259. (BIT_CLEAR_VI_ADMITTED_TIME_8197F(x) | BIT_VI_ADMITTED_TIME_8197F(v))
  11260. /* 2 REG_BE_ADMTIME_8197F */
  11261. #define BIT_SHIFT_BE_ADMITTED_TIME_8197F 0
  11262. #define BIT_MASK_BE_ADMITTED_TIME_8197F 0xffff
  11263. #define BIT_BE_ADMITTED_TIME_8197F(x) \
  11264. (((x) & BIT_MASK_BE_ADMITTED_TIME_8197F) \
  11265. << BIT_SHIFT_BE_ADMITTED_TIME_8197F)
  11266. #define BITS_BE_ADMITTED_TIME_8197F \
  11267. (BIT_MASK_BE_ADMITTED_TIME_8197F << BIT_SHIFT_BE_ADMITTED_TIME_8197F)
  11268. #define BIT_CLEAR_BE_ADMITTED_TIME_8197F(x) \
  11269. ((x) & (~BITS_BE_ADMITTED_TIME_8197F))
  11270. #define BIT_GET_BE_ADMITTED_TIME_8197F(x) \
  11271. (((x) >> BIT_SHIFT_BE_ADMITTED_TIME_8197F) & \
  11272. BIT_MASK_BE_ADMITTED_TIME_8197F)
  11273. #define BIT_SET_BE_ADMITTED_TIME_8197F(x, v) \
  11274. (BIT_CLEAR_BE_ADMITTED_TIME_8197F(x) | BIT_BE_ADMITTED_TIME_8197F(v))
  11275. /* 2 REG_NOT_VALID_8197F */
  11276. #define BIT_CHANGE_POW_BCN_AREA_8197F BIT(9)
  11277. /* 2 REG_EDCA_RANDOM_GEN_8197F */
  11278. #define BIT_SHIFT_RANDOM_GEN_8197F 0
  11279. #define BIT_MASK_RANDOM_GEN_8197F 0xffffff
  11280. #define BIT_RANDOM_GEN_8197F(x) \
  11281. (((x) & BIT_MASK_RANDOM_GEN_8197F) << BIT_SHIFT_RANDOM_GEN_8197F)
  11282. #define BITS_RANDOM_GEN_8197F \
  11283. (BIT_MASK_RANDOM_GEN_8197F << BIT_SHIFT_RANDOM_GEN_8197F)
  11284. #define BIT_CLEAR_RANDOM_GEN_8197F(x) ((x) & (~BITS_RANDOM_GEN_8197F))
  11285. #define BIT_GET_RANDOM_GEN_8197F(x) \
  11286. (((x) >> BIT_SHIFT_RANDOM_GEN_8197F) & BIT_MASK_RANDOM_GEN_8197F)
  11287. #define BIT_SET_RANDOM_GEN_8197F(x, v) \
  11288. (BIT_CLEAR_RANDOM_GEN_8197F(x) | BIT_RANDOM_GEN_8197F(v))
  11289. /* 2 REG_TXCMD_NOA_SEL_8197F */
  11290. #define BIT_SHIFT_NOA_SEL_V2_8197F 4
  11291. #define BIT_MASK_NOA_SEL_V2_8197F 0x7
  11292. #define BIT_NOA_SEL_V2_8197F(x) \
  11293. (((x) & BIT_MASK_NOA_SEL_V2_8197F) << BIT_SHIFT_NOA_SEL_V2_8197F)
  11294. #define BITS_NOA_SEL_V2_8197F \
  11295. (BIT_MASK_NOA_SEL_V2_8197F << BIT_SHIFT_NOA_SEL_V2_8197F)
  11296. #define BIT_CLEAR_NOA_SEL_V2_8197F(x) ((x) & (~BITS_NOA_SEL_V2_8197F))
  11297. #define BIT_GET_NOA_SEL_V2_8197F(x) \
  11298. (((x) >> BIT_SHIFT_NOA_SEL_V2_8197F) & BIT_MASK_NOA_SEL_V2_8197F)
  11299. #define BIT_SET_NOA_SEL_V2_8197F(x, v) \
  11300. (BIT_CLEAR_NOA_SEL_V2_8197F(x) | BIT_NOA_SEL_V2_8197F(v))
  11301. #define BIT_SHIFT_TXCMD_SEG_SEL_8197F 0
  11302. #define BIT_MASK_TXCMD_SEG_SEL_8197F 0xf
  11303. #define BIT_TXCMD_SEG_SEL_8197F(x) \
  11304. (((x) & BIT_MASK_TXCMD_SEG_SEL_8197F) << BIT_SHIFT_TXCMD_SEG_SEL_8197F)
  11305. #define BITS_TXCMD_SEG_SEL_8197F \
  11306. (BIT_MASK_TXCMD_SEG_SEL_8197F << BIT_SHIFT_TXCMD_SEG_SEL_8197F)
  11307. #define BIT_CLEAR_TXCMD_SEG_SEL_8197F(x) ((x) & (~BITS_TXCMD_SEG_SEL_8197F))
  11308. #define BIT_GET_TXCMD_SEG_SEL_8197F(x) \
  11309. (((x) >> BIT_SHIFT_TXCMD_SEG_SEL_8197F) & BIT_MASK_TXCMD_SEG_SEL_8197F)
  11310. #define BIT_SET_TXCMD_SEG_SEL_8197F(x, v) \
  11311. (BIT_CLEAR_TXCMD_SEG_SEL_8197F(x) | BIT_TXCMD_SEG_SEL_8197F(v))
  11312. /* 2 REG_NOT_VALID_8197F */
  11313. #define BIT_BCNERR_CNT_EN_8197F BIT(20)
  11314. #define BIT_SHIFT_BCNERR_PORT_SEL_8197F 16
  11315. #define BIT_MASK_BCNERR_PORT_SEL_8197F 0x7
  11316. #define BIT_BCNERR_PORT_SEL_8197F(x) \
  11317. (((x) & BIT_MASK_BCNERR_PORT_SEL_8197F) \
  11318. << BIT_SHIFT_BCNERR_PORT_SEL_8197F)
  11319. #define BITS_BCNERR_PORT_SEL_8197F \
  11320. (BIT_MASK_BCNERR_PORT_SEL_8197F << BIT_SHIFT_BCNERR_PORT_SEL_8197F)
  11321. #define BIT_CLEAR_BCNERR_PORT_SEL_8197F(x) ((x) & (~BITS_BCNERR_PORT_SEL_8197F))
  11322. #define BIT_GET_BCNERR_PORT_SEL_8197F(x) \
  11323. (((x) >> BIT_SHIFT_BCNERR_PORT_SEL_8197F) & \
  11324. BIT_MASK_BCNERR_PORT_SEL_8197F)
  11325. #define BIT_SET_BCNERR_PORT_SEL_8197F(x, v) \
  11326. (BIT_CLEAR_BCNERR_PORT_SEL_8197F(x) | BIT_BCNERR_PORT_SEL_8197F(v))
  11327. #define BIT_SHIFT_TXPAUSE1_8197F 8
  11328. #define BIT_MASK_TXPAUSE1_8197F 0xff
  11329. #define BIT_TXPAUSE1_8197F(x) \
  11330. (((x) & BIT_MASK_TXPAUSE1_8197F) << BIT_SHIFT_TXPAUSE1_8197F)
  11331. #define BITS_TXPAUSE1_8197F \
  11332. (BIT_MASK_TXPAUSE1_8197F << BIT_SHIFT_TXPAUSE1_8197F)
  11333. #define BIT_CLEAR_TXPAUSE1_8197F(x) ((x) & (~BITS_TXPAUSE1_8197F))
  11334. #define BIT_GET_TXPAUSE1_8197F(x) \
  11335. (((x) >> BIT_SHIFT_TXPAUSE1_8197F) & BIT_MASK_TXPAUSE1_8197F)
  11336. #define BIT_SET_TXPAUSE1_8197F(x, v) \
  11337. (BIT_CLEAR_TXPAUSE1_8197F(x) | BIT_TXPAUSE1_8197F(v))
  11338. #define BIT_SHIFT_BW_CFG_8197F 0
  11339. #define BIT_MASK_BW_CFG_8197F 0x3
  11340. #define BIT_BW_CFG_8197F(x) \
  11341. (((x) & BIT_MASK_BW_CFG_8197F) << BIT_SHIFT_BW_CFG_8197F)
  11342. #define BITS_BW_CFG_8197F (BIT_MASK_BW_CFG_8197F << BIT_SHIFT_BW_CFG_8197F)
  11343. #define BIT_CLEAR_BW_CFG_8197F(x) ((x) & (~BITS_BW_CFG_8197F))
  11344. #define BIT_GET_BW_CFG_8197F(x) \
  11345. (((x) >> BIT_SHIFT_BW_CFG_8197F) & BIT_MASK_BW_CFG_8197F)
  11346. #define BIT_SET_BW_CFG_8197F(x, v) \
  11347. (BIT_CLEAR_BW_CFG_8197F(x) | BIT_BW_CFG_8197F(v))
  11348. /* 2 REG_NOT_VALID_8197F */
  11349. #define BIT_SHIFT_RXBCN_TIMER_8197F 16
  11350. #define BIT_MASK_RXBCN_TIMER_8197F 0xffff
  11351. #define BIT_RXBCN_TIMER_8197F(x) \
  11352. (((x) & BIT_MASK_RXBCN_TIMER_8197F) << BIT_SHIFT_RXBCN_TIMER_8197F)
  11353. #define BITS_RXBCN_TIMER_8197F \
  11354. (BIT_MASK_RXBCN_TIMER_8197F << BIT_SHIFT_RXBCN_TIMER_8197F)
  11355. #define BIT_CLEAR_RXBCN_TIMER_8197F(x) ((x) & (~BITS_RXBCN_TIMER_8197F))
  11356. #define BIT_GET_RXBCN_TIMER_8197F(x) \
  11357. (((x) >> BIT_SHIFT_RXBCN_TIMER_8197F) & BIT_MASK_RXBCN_TIMER_8197F)
  11358. #define BIT_SET_RXBCN_TIMER_8197F(x, v) \
  11359. (BIT_CLEAR_RXBCN_TIMER_8197F(x) | BIT_RXBCN_TIMER_8197F(v))
  11360. #define BIT_SHIFT_BCN_ELY_ADJ_8197F 0
  11361. #define BIT_MASK_BCN_ELY_ADJ_8197F 0xffff
  11362. #define BIT_BCN_ELY_ADJ_8197F(x) \
  11363. (((x) & BIT_MASK_BCN_ELY_ADJ_8197F) << BIT_SHIFT_BCN_ELY_ADJ_8197F)
  11364. #define BITS_BCN_ELY_ADJ_8197F \
  11365. (BIT_MASK_BCN_ELY_ADJ_8197F << BIT_SHIFT_BCN_ELY_ADJ_8197F)
  11366. #define BIT_CLEAR_BCN_ELY_ADJ_8197F(x) ((x) & (~BITS_BCN_ELY_ADJ_8197F))
  11367. #define BIT_GET_BCN_ELY_ADJ_8197F(x) \
  11368. (((x) >> BIT_SHIFT_BCN_ELY_ADJ_8197F) & BIT_MASK_BCN_ELY_ADJ_8197F)
  11369. #define BIT_SET_BCN_ELY_ADJ_8197F(x, v) \
  11370. (BIT_CLEAR_BCN_ELY_ADJ_8197F(x) | BIT_BCN_ELY_ADJ_8197F(v))
  11371. /* 2 REG_NOT_VALID_8197F */
  11372. #define BIT_SHIFT_BCNERR_CNT_OTHERS_8197F 24
  11373. #define BIT_MASK_BCNERR_CNT_OTHERS_8197F 0xff
  11374. #define BIT_BCNERR_CNT_OTHERS_8197F(x) \
  11375. (((x) & BIT_MASK_BCNERR_CNT_OTHERS_8197F) \
  11376. << BIT_SHIFT_BCNERR_CNT_OTHERS_8197F)
  11377. #define BITS_BCNERR_CNT_OTHERS_8197F \
  11378. (BIT_MASK_BCNERR_CNT_OTHERS_8197F << BIT_SHIFT_BCNERR_CNT_OTHERS_8197F)
  11379. #define BIT_CLEAR_BCNERR_CNT_OTHERS_8197F(x) \
  11380. ((x) & (~BITS_BCNERR_CNT_OTHERS_8197F))
  11381. #define BIT_GET_BCNERR_CNT_OTHERS_8197F(x) \
  11382. (((x) >> BIT_SHIFT_BCNERR_CNT_OTHERS_8197F) & \
  11383. BIT_MASK_BCNERR_CNT_OTHERS_8197F)
  11384. #define BIT_SET_BCNERR_CNT_OTHERS_8197F(x, v) \
  11385. (BIT_CLEAR_BCNERR_CNT_OTHERS_8197F(x) | BIT_BCNERR_CNT_OTHERS_8197F(v))
  11386. #define BIT_SHIFT_BCNERR_CNT_INVALID_8197F 16
  11387. #define BIT_MASK_BCNERR_CNT_INVALID_8197F 0xff
  11388. #define BIT_BCNERR_CNT_INVALID_8197F(x) \
  11389. (((x) & BIT_MASK_BCNERR_CNT_INVALID_8197F) \
  11390. << BIT_SHIFT_BCNERR_CNT_INVALID_8197F)
  11391. #define BITS_BCNERR_CNT_INVALID_8197F \
  11392. (BIT_MASK_BCNERR_CNT_INVALID_8197F \
  11393. << BIT_SHIFT_BCNERR_CNT_INVALID_8197F)
  11394. #define BIT_CLEAR_BCNERR_CNT_INVALID_8197F(x) \
  11395. ((x) & (~BITS_BCNERR_CNT_INVALID_8197F))
  11396. #define BIT_GET_BCNERR_CNT_INVALID_8197F(x) \
  11397. (((x) >> BIT_SHIFT_BCNERR_CNT_INVALID_8197F) & \
  11398. BIT_MASK_BCNERR_CNT_INVALID_8197F)
  11399. #define BIT_SET_BCNERR_CNT_INVALID_8197F(x, v) \
  11400. (BIT_CLEAR_BCNERR_CNT_INVALID_8197F(x) | \
  11401. BIT_BCNERR_CNT_INVALID_8197F(v))
  11402. #define BIT_SHIFT_BCNERR_CNT_MAC_8197F 8
  11403. #define BIT_MASK_BCNERR_CNT_MAC_8197F 0xff
  11404. #define BIT_BCNERR_CNT_MAC_8197F(x) \
  11405. (((x) & BIT_MASK_BCNERR_CNT_MAC_8197F) \
  11406. << BIT_SHIFT_BCNERR_CNT_MAC_8197F)
  11407. #define BITS_BCNERR_CNT_MAC_8197F \
  11408. (BIT_MASK_BCNERR_CNT_MAC_8197F << BIT_SHIFT_BCNERR_CNT_MAC_8197F)
  11409. #define BIT_CLEAR_BCNERR_CNT_MAC_8197F(x) ((x) & (~BITS_BCNERR_CNT_MAC_8197F))
  11410. #define BIT_GET_BCNERR_CNT_MAC_8197F(x) \
  11411. (((x) >> BIT_SHIFT_BCNERR_CNT_MAC_8197F) & \
  11412. BIT_MASK_BCNERR_CNT_MAC_8197F)
  11413. #define BIT_SET_BCNERR_CNT_MAC_8197F(x, v) \
  11414. (BIT_CLEAR_BCNERR_CNT_MAC_8197F(x) | BIT_BCNERR_CNT_MAC_8197F(v))
  11415. #define BIT_SHIFT_BCNERR_CNT_CCA_8197F 0
  11416. #define BIT_MASK_BCNERR_CNT_CCA_8197F 0xff
  11417. #define BIT_BCNERR_CNT_CCA_8197F(x) \
  11418. (((x) & BIT_MASK_BCNERR_CNT_CCA_8197F) \
  11419. << BIT_SHIFT_BCNERR_CNT_CCA_8197F)
  11420. #define BITS_BCNERR_CNT_CCA_8197F \
  11421. (BIT_MASK_BCNERR_CNT_CCA_8197F << BIT_SHIFT_BCNERR_CNT_CCA_8197F)
  11422. #define BIT_CLEAR_BCNERR_CNT_CCA_8197F(x) ((x) & (~BITS_BCNERR_CNT_CCA_8197F))
  11423. #define BIT_GET_BCNERR_CNT_CCA_8197F(x) \
  11424. (((x) >> BIT_SHIFT_BCNERR_CNT_CCA_8197F) & \
  11425. BIT_MASK_BCNERR_CNT_CCA_8197F)
  11426. #define BIT_SET_BCNERR_CNT_CCA_8197F(x, v) \
  11427. (BIT_CLEAR_BCNERR_CNT_CCA_8197F(x) | BIT_BCNERR_CNT_CCA_8197F(v))
  11428. /* 2 REG_NOA_PARAM_8197F */
  11429. #define BIT_SHIFT_NOA_COUNT_8197F (96 & CPU_OPT_WIDTH)
  11430. #define BIT_MASK_NOA_COUNT_8197F 0xff
  11431. #define BIT_NOA_COUNT_8197F(x) \
  11432. (((x) & BIT_MASK_NOA_COUNT_8197F) << BIT_SHIFT_NOA_COUNT_8197F)
  11433. #define BITS_NOA_COUNT_8197F \
  11434. (BIT_MASK_NOA_COUNT_8197F << BIT_SHIFT_NOA_COUNT_8197F)
  11435. #define BIT_CLEAR_NOA_COUNT_8197F(x) ((x) & (~BITS_NOA_COUNT_8197F))
  11436. #define BIT_GET_NOA_COUNT_8197F(x) \
  11437. (((x) >> BIT_SHIFT_NOA_COUNT_8197F) & BIT_MASK_NOA_COUNT_8197F)
  11438. #define BIT_SET_NOA_COUNT_8197F(x, v) \
  11439. (BIT_CLEAR_NOA_COUNT_8197F(x) | BIT_NOA_COUNT_8197F(v))
  11440. #define BIT_SHIFT_NOA_START_TIME_8197F (64 & CPU_OPT_WIDTH)
  11441. #define BIT_MASK_NOA_START_TIME_8197F 0xffffffffL
  11442. #define BIT_NOA_START_TIME_8197F(x) \
  11443. (((x) & BIT_MASK_NOA_START_TIME_8197F) \
  11444. << BIT_SHIFT_NOA_START_TIME_8197F)
  11445. #define BITS_NOA_START_TIME_8197F \
  11446. (BIT_MASK_NOA_START_TIME_8197F << BIT_SHIFT_NOA_START_TIME_8197F)
  11447. #define BIT_CLEAR_NOA_START_TIME_8197F(x) ((x) & (~BITS_NOA_START_TIME_8197F))
  11448. #define BIT_GET_NOA_START_TIME_8197F(x) \
  11449. (((x) >> BIT_SHIFT_NOA_START_TIME_8197F) & \
  11450. BIT_MASK_NOA_START_TIME_8197F)
  11451. #define BIT_SET_NOA_START_TIME_8197F(x, v) \
  11452. (BIT_CLEAR_NOA_START_TIME_8197F(x) | BIT_NOA_START_TIME_8197F(v))
  11453. #define BIT_SHIFT_NOA_INTERVAL_8197F (32 & CPU_OPT_WIDTH)
  11454. #define BIT_MASK_NOA_INTERVAL_8197F 0xffffffffL
  11455. #define BIT_NOA_INTERVAL_8197F(x) \
  11456. (((x) & BIT_MASK_NOA_INTERVAL_8197F) << BIT_SHIFT_NOA_INTERVAL_8197F)
  11457. #define BITS_NOA_INTERVAL_8197F \
  11458. (BIT_MASK_NOA_INTERVAL_8197F << BIT_SHIFT_NOA_INTERVAL_8197F)
  11459. #define BIT_CLEAR_NOA_INTERVAL_8197F(x) ((x) & (~BITS_NOA_INTERVAL_8197F))
  11460. #define BIT_GET_NOA_INTERVAL_8197F(x) \
  11461. (((x) >> BIT_SHIFT_NOA_INTERVAL_8197F) & BIT_MASK_NOA_INTERVAL_8197F)
  11462. #define BIT_SET_NOA_INTERVAL_8197F(x, v) \
  11463. (BIT_CLEAR_NOA_INTERVAL_8197F(x) | BIT_NOA_INTERVAL_8197F(v))
  11464. #define BIT_SHIFT_NOA_DURATION_8197F 0
  11465. #define BIT_MASK_NOA_DURATION_8197F 0xffffffffL
  11466. #define BIT_NOA_DURATION_8197F(x) \
  11467. (((x) & BIT_MASK_NOA_DURATION_8197F) << BIT_SHIFT_NOA_DURATION_8197F)
  11468. #define BITS_NOA_DURATION_8197F \
  11469. (BIT_MASK_NOA_DURATION_8197F << BIT_SHIFT_NOA_DURATION_8197F)
  11470. #define BIT_CLEAR_NOA_DURATION_8197F(x) ((x) & (~BITS_NOA_DURATION_8197F))
  11471. #define BIT_GET_NOA_DURATION_8197F(x) \
  11472. (((x) >> BIT_SHIFT_NOA_DURATION_8197F) & BIT_MASK_NOA_DURATION_8197F)
  11473. #define BIT_SET_NOA_DURATION_8197F(x, v) \
  11474. (BIT_CLEAR_NOA_DURATION_8197F(x) | BIT_NOA_DURATION_8197F(v))
  11475. /* 2 REG_NOT_VALID_8197F */
  11476. /* 2 REG_P2P_RST_8197F */
  11477. #define BIT_P2P2_PWR_RST1_8197F BIT(5)
  11478. #define BIT_P2P2_PWR_RST0_8197F BIT(4)
  11479. #define BIT_P2P1_PWR_RST1_8197F BIT(3)
  11480. #define BIT_P2P1_PWR_RST0_8197F BIT(2)
  11481. #define BIT_P2P_PWR_RST1_V1_8197F BIT(1)
  11482. #define BIT_P2P_PWR_RST0_V1_8197F BIT(0)
  11483. /* 2 REG_SCHEDULER_RST_8197F */
  11484. #define BIT_SYNC_TSF_NOW_8197F BIT(2)
  11485. #define BIT_SYNC_CLI_8197F BIT(1)
  11486. #define BIT_SCHEDULER_RST_V1_8197F BIT(0)
  11487. /* 2 REG_SCH_TXCMD_8197F */
  11488. #define BIT_SHIFT_SCH_TXCMD_8197F 0
  11489. #define BIT_MASK_SCH_TXCMD_8197F 0xffffffffL
  11490. #define BIT_SCH_TXCMD_8197F(x) \
  11491. (((x) & BIT_MASK_SCH_TXCMD_8197F) << BIT_SHIFT_SCH_TXCMD_8197F)
  11492. #define BITS_SCH_TXCMD_8197F \
  11493. (BIT_MASK_SCH_TXCMD_8197F << BIT_SHIFT_SCH_TXCMD_8197F)
  11494. #define BIT_CLEAR_SCH_TXCMD_8197F(x) ((x) & (~BITS_SCH_TXCMD_8197F))
  11495. #define BIT_GET_SCH_TXCMD_8197F(x) \
  11496. (((x) >> BIT_SHIFT_SCH_TXCMD_8197F) & BIT_MASK_SCH_TXCMD_8197F)
  11497. #define BIT_SET_SCH_TXCMD_8197F(x, v) \
  11498. (BIT_CLEAR_SCH_TXCMD_8197F(x) | BIT_SCH_TXCMD_8197F(v))
  11499. /* 2 REG_PAGE5_DUMMY_8197F */
  11500. /* 2 REG_CPUMGQ_TX_TIMER_8197F */
  11501. #define BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8197F 0
  11502. #define BIT_MASK_CPUMGQ_TX_TIMER_V1_8197F 0xffffffffL
  11503. #define BIT_CPUMGQ_TX_TIMER_V1_8197F(x) \
  11504. (((x) & BIT_MASK_CPUMGQ_TX_TIMER_V1_8197F) \
  11505. << BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8197F)
  11506. #define BITS_CPUMGQ_TX_TIMER_V1_8197F \
  11507. (BIT_MASK_CPUMGQ_TX_TIMER_V1_8197F \
  11508. << BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8197F)
  11509. #define BIT_CLEAR_CPUMGQ_TX_TIMER_V1_8197F(x) \
  11510. ((x) & (~BITS_CPUMGQ_TX_TIMER_V1_8197F))
  11511. #define BIT_GET_CPUMGQ_TX_TIMER_V1_8197F(x) \
  11512. (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_V1_8197F) & \
  11513. BIT_MASK_CPUMGQ_TX_TIMER_V1_8197F)
  11514. #define BIT_SET_CPUMGQ_TX_TIMER_V1_8197F(x, v) \
  11515. (BIT_CLEAR_CPUMGQ_TX_TIMER_V1_8197F(x) | \
  11516. BIT_CPUMGQ_TX_TIMER_V1_8197F(v))
  11517. /* 2 REG_PS_TIMER_A_8197F */
  11518. #define BIT_SHIFT_PS_TIMER_A_V1_8197F 0
  11519. #define BIT_MASK_PS_TIMER_A_V1_8197F 0xffffffffL
  11520. #define BIT_PS_TIMER_A_V1_8197F(x) \
  11521. (((x) & BIT_MASK_PS_TIMER_A_V1_8197F) << BIT_SHIFT_PS_TIMER_A_V1_8197F)
  11522. #define BITS_PS_TIMER_A_V1_8197F \
  11523. (BIT_MASK_PS_TIMER_A_V1_8197F << BIT_SHIFT_PS_TIMER_A_V1_8197F)
  11524. #define BIT_CLEAR_PS_TIMER_A_V1_8197F(x) ((x) & (~BITS_PS_TIMER_A_V1_8197F))
  11525. #define BIT_GET_PS_TIMER_A_V1_8197F(x) \
  11526. (((x) >> BIT_SHIFT_PS_TIMER_A_V1_8197F) & BIT_MASK_PS_TIMER_A_V1_8197F)
  11527. #define BIT_SET_PS_TIMER_A_V1_8197F(x, v) \
  11528. (BIT_CLEAR_PS_TIMER_A_V1_8197F(x) | BIT_PS_TIMER_A_V1_8197F(v))
  11529. /* 2 REG_PS_TIMER_B_8197F */
  11530. #define BIT_SHIFT_PS_TIMER_B_V1_8197F 0
  11531. #define BIT_MASK_PS_TIMER_B_V1_8197F 0xffffffffL
  11532. #define BIT_PS_TIMER_B_V1_8197F(x) \
  11533. (((x) & BIT_MASK_PS_TIMER_B_V1_8197F) << BIT_SHIFT_PS_TIMER_B_V1_8197F)
  11534. #define BITS_PS_TIMER_B_V1_8197F \
  11535. (BIT_MASK_PS_TIMER_B_V1_8197F << BIT_SHIFT_PS_TIMER_B_V1_8197F)
  11536. #define BIT_CLEAR_PS_TIMER_B_V1_8197F(x) ((x) & (~BITS_PS_TIMER_B_V1_8197F))
  11537. #define BIT_GET_PS_TIMER_B_V1_8197F(x) \
  11538. (((x) >> BIT_SHIFT_PS_TIMER_B_V1_8197F) & BIT_MASK_PS_TIMER_B_V1_8197F)
  11539. #define BIT_SET_PS_TIMER_B_V1_8197F(x, v) \
  11540. (BIT_CLEAR_PS_TIMER_B_V1_8197F(x) | BIT_PS_TIMER_B_V1_8197F(v))
  11541. /* 2 REG_PS_TIMER_C_8197F */
  11542. #define BIT_SHIFT_PS_TIMER_C_V1_8197F 0
  11543. #define BIT_MASK_PS_TIMER_C_V1_8197F 0xffffffffL
  11544. #define BIT_PS_TIMER_C_V1_8197F(x) \
  11545. (((x) & BIT_MASK_PS_TIMER_C_V1_8197F) << BIT_SHIFT_PS_TIMER_C_V1_8197F)
  11546. #define BITS_PS_TIMER_C_V1_8197F \
  11547. (BIT_MASK_PS_TIMER_C_V1_8197F << BIT_SHIFT_PS_TIMER_C_V1_8197F)
  11548. #define BIT_CLEAR_PS_TIMER_C_V1_8197F(x) ((x) & (~BITS_PS_TIMER_C_V1_8197F))
  11549. #define BIT_GET_PS_TIMER_C_V1_8197F(x) \
  11550. (((x) >> BIT_SHIFT_PS_TIMER_C_V1_8197F) & BIT_MASK_PS_TIMER_C_V1_8197F)
  11551. #define BIT_SET_PS_TIMER_C_V1_8197F(x, v) \
  11552. (BIT_CLEAR_PS_TIMER_C_V1_8197F(x) | BIT_PS_TIMER_C_V1_8197F(v))
  11553. /* 2 REG_PS_TIMER_ABC_CPUMGQ_TIMER_CRTL_8197F */
  11554. #define BIT_CPUMGQ_TIMER_EN_8197F BIT(31)
  11555. #define BIT_CPUMGQ_TX_EN_8197F BIT(28)
  11556. #define BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8197F 24
  11557. #define BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8197F 0x7
  11558. #define BIT_CPUMGQ_TIMER_TSF_SEL_8197F(x) \
  11559. (((x) & BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8197F) \
  11560. << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8197F)
  11561. #define BITS_CPUMGQ_TIMER_TSF_SEL_8197F \
  11562. (BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8197F \
  11563. << BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8197F)
  11564. #define BIT_CLEAR_CPUMGQ_TIMER_TSF_SEL_8197F(x) \
  11565. ((x) & (~BITS_CPUMGQ_TIMER_TSF_SEL_8197F))
  11566. #define BIT_GET_CPUMGQ_TIMER_TSF_SEL_8197F(x) \
  11567. (((x) >> BIT_SHIFT_CPUMGQ_TIMER_TSF_SEL_8197F) & \
  11568. BIT_MASK_CPUMGQ_TIMER_TSF_SEL_8197F)
  11569. #define BIT_SET_CPUMGQ_TIMER_TSF_SEL_8197F(x, v) \
  11570. (BIT_CLEAR_CPUMGQ_TIMER_TSF_SEL_8197F(x) | \
  11571. BIT_CPUMGQ_TIMER_TSF_SEL_8197F(v))
  11572. #define BIT_PS_TIMER_C_EN_8197F BIT(23)
  11573. #define BIT_SHIFT_PS_TIMER_C_TSF_SEL_8197F 16
  11574. #define BIT_MASK_PS_TIMER_C_TSF_SEL_8197F 0x7
  11575. #define BIT_PS_TIMER_C_TSF_SEL_8197F(x) \
  11576. (((x) & BIT_MASK_PS_TIMER_C_TSF_SEL_8197F) \
  11577. << BIT_SHIFT_PS_TIMER_C_TSF_SEL_8197F)
  11578. #define BITS_PS_TIMER_C_TSF_SEL_8197F \
  11579. (BIT_MASK_PS_TIMER_C_TSF_SEL_8197F \
  11580. << BIT_SHIFT_PS_TIMER_C_TSF_SEL_8197F)
  11581. #define BIT_CLEAR_PS_TIMER_C_TSF_SEL_8197F(x) \
  11582. ((x) & (~BITS_PS_TIMER_C_TSF_SEL_8197F))
  11583. #define BIT_GET_PS_TIMER_C_TSF_SEL_8197F(x) \
  11584. (((x) >> BIT_SHIFT_PS_TIMER_C_TSF_SEL_8197F) & \
  11585. BIT_MASK_PS_TIMER_C_TSF_SEL_8197F)
  11586. #define BIT_SET_PS_TIMER_C_TSF_SEL_8197F(x, v) \
  11587. (BIT_CLEAR_PS_TIMER_C_TSF_SEL_8197F(x) | \
  11588. BIT_PS_TIMER_C_TSF_SEL_8197F(v))
  11589. #define BIT_PS_TIMER_B_EN_8197F BIT(15)
  11590. #define BIT_SHIFT_PS_TIMER_B_TSF_SEL_8197F 8
  11591. #define BIT_MASK_PS_TIMER_B_TSF_SEL_8197F 0x7
  11592. #define BIT_PS_TIMER_B_TSF_SEL_8197F(x) \
  11593. (((x) & BIT_MASK_PS_TIMER_B_TSF_SEL_8197F) \
  11594. << BIT_SHIFT_PS_TIMER_B_TSF_SEL_8197F)
  11595. #define BITS_PS_TIMER_B_TSF_SEL_8197F \
  11596. (BIT_MASK_PS_TIMER_B_TSF_SEL_8197F \
  11597. << BIT_SHIFT_PS_TIMER_B_TSF_SEL_8197F)
  11598. #define BIT_CLEAR_PS_TIMER_B_TSF_SEL_8197F(x) \
  11599. ((x) & (~BITS_PS_TIMER_B_TSF_SEL_8197F))
  11600. #define BIT_GET_PS_TIMER_B_TSF_SEL_8197F(x) \
  11601. (((x) >> BIT_SHIFT_PS_TIMER_B_TSF_SEL_8197F) & \
  11602. BIT_MASK_PS_TIMER_B_TSF_SEL_8197F)
  11603. #define BIT_SET_PS_TIMER_B_TSF_SEL_8197F(x, v) \
  11604. (BIT_CLEAR_PS_TIMER_B_TSF_SEL_8197F(x) | \
  11605. BIT_PS_TIMER_B_TSF_SEL_8197F(v))
  11606. #define BIT_PS_TIMER_A_EN_8197F BIT(7)
  11607. #define BIT_SHIFT_PS_TIMER_A_TSF_SEL_8197F 0
  11608. #define BIT_MASK_PS_TIMER_A_TSF_SEL_8197F 0x7
  11609. #define BIT_PS_TIMER_A_TSF_SEL_8197F(x) \
  11610. (((x) & BIT_MASK_PS_TIMER_A_TSF_SEL_8197F) \
  11611. << BIT_SHIFT_PS_TIMER_A_TSF_SEL_8197F)
  11612. #define BITS_PS_TIMER_A_TSF_SEL_8197F \
  11613. (BIT_MASK_PS_TIMER_A_TSF_SEL_8197F \
  11614. << BIT_SHIFT_PS_TIMER_A_TSF_SEL_8197F)
  11615. #define BIT_CLEAR_PS_TIMER_A_TSF_SEL_8197F(x) \
  11616. ((x) & (~BITS_PS_TIMER_A_TSF_SEL_8197F))
  11617. #define BIT_GET_PS_TIMER_A_TSF_SEL_8197F(x) \
  11618. (((x) >> BIT_SHIFT_PS_TIMER_A_TSF_SEL_8197F) & \
  11619. BIT_MASK_PS_TIMER_A_TSF_SEL_8197F)
  11620. #define BIT_SET_PS_TIMER_A_TSF_SEL_8197F(x, v) \
  11621. (BIT_CLEAR_PS_TIMER_A_TSF_SEL_8197F(x) | \
  11622. BIT_PS_TIMER_A_TSF_SEL_8197F(v))
  11623. /* 2 REG_CPUMGQ_TX_TIMER_EARLY_8197F */
  11624. #define BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8197F 0
  11625. #define BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8197F 0xff
  11626. #define BIT_CPUMGQ_TX_TIMER_EARLY_8197F(x) \
  11627. (((x) & BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8197F) \
  11628. << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8197F)
  11629. #define BITS_CPUMGQ_TX_TIMER_EARLY_8197F \
  11630. (BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8197F \
  11631. << BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8197F)
  11632. #define BIT_CLEAR_CPUMGQ_TX_TIMER_EARLY_8197F(x) \
  11633. ((x) & (~BITS_CPUMGQ_TX_TIMER_EARLY_8197F))
  11634. #define BIT_GET_CPUMGQ_TX_TIMER_EARLY_8197F(x) \
  11635. (((x) >> BIT_SHIFT_CPUMGQ_TX_TIMER_EARLY_8197F) & \
  11636. BIT_MASK_CPUMGQ_TX_TIMER_EARLY_8197F)
  11637. #define BIT_SET_CPUMGQ_TX_TIMER_EARLY_8197F(x, v) \
  11638. (BIT_CLEAR_CPUMGQ_TX_TIMER_EARLY_8197F(x) | \
  11639. BIT_CPUMGQ_TX_TIMER_EARLY_8197F(v))
  11640. /* 2 REG_PS_TIMER_A_EARLY_8197F */
  11641. #define BIT_SHIFT_PS_TIMER_A_EARLY_8197F 0
  11642. #define BIT_MASK_PS_TIMER_A_EARLY_8197F 0xff
  11643. #define BIT_PS_TIMER_A_EARLY_8197F(x) \
  11644. (((x) & BIT_MASK_PS_TIMER_A_EARLY_8197F) \
  11645. << BIT_SHIFT_PS_TIMER_A_EARLY_8197F)
  11646. #define BITS_PS_TIMER_A_EARLY_8197F \
  11647. (BIT_MASK_PS_TIMER_A_EARLY_8197F << BIT_SHIFT_PS_TIMER_A_EARLY_8197F)
  11648. #define BIT_CLEAR_PS_TIMER_A_EARLY_8197F(x) \
  11649. ((x) & (~BITS_PS_TIMER_A_EARLY_8197F))
  11650. #define BIT_GET_PS_TIMER_A_EARLY_8197F(x) \
  11651. (((x) >> BIT_SHIFT_PS_TIMER_A_EARLY_8197F) & \
  11652. BIT_MASK_PS_TIMER_A_EARLY_8197F)
  11653. #define BIT_SET_PS_TIMER_A_EARLY_8197F(x, v) \
  11654. (BIT_CLEAR_PS_TIMER_A_EARLY_8197F(x) | BIT_PS_TIMER_A_EARLY_8197F(v))
  11655. /* 2 REG_PS_TIMER_B_EARLY_8197F */
  11656. #define BIT_SHIFT_PS_TIMER_B_EARLY_8197F 0
  11657. #define BIT_MASK_PS_TIMER_B_EARLY_8197F 0xff
  11658. #define BIT_PS_TIMER_B_EARLY_8197F(x) \
  11659. (((x) & BIT_MASK_PS_TIMER_B_EARLY_8197F) \
  11660. << BIT_SHIFT_PS_TIMER_B_EARLY_8197F)
  11661. #define BITS_PS_TIMER_B_EARLY_8197F \
  11662. (BIT_MASK_PS_TIMER_B_EARLY_8197F << BIT_SHIFT_PS_TIMER_B_EARLY_8197F)
  11663. #define BIT_CLEAR_PS_TIMER_B_EARLY_8197F(x) \
  11664. ((x) & (~BITS_PS_TIMER_B_EARLY_8197F))
  11665. #define BIT_GET_PS_TIMER_B_EARLY_8197F(x) \
  11666. (((x) >> BIT_SHIFT_PS_TIMER_B_EARLY_8197F) & \
  11667. BIT_MASK_PS_TIMER_B_EARLY_8197F)
  11668. #define BIT_SET_PS_TIMER_B_EARLY_8197F(x, v) \
  11669. (BIT_CLEAR_PS_TIMER_B_EARLY_8197F(x) | BIT_PS_TIMER_B_EARLY_8197F(v))
  11670. /* 2 REG_PS_TIMER_C_EARLY_8197F */
  11671. #define BIT_SHIFT_PS_TIMER_C_EARLY_8197F 0
  11672. #define BIT_MASK_PS_TIMER_C_EARLY_8197F 0xff
  11673. #define BIT_PS_TIMER_C_EARLY_8197F(x) \
  11674. (((x) & BIT_MASK_PS_TIMER_C_EARLY_8197F) \
  11675. << BIT_SHIFT_PS_TIMER_C_EARLY_8197F)
  11676. #define BITS_PS_TIMER_C_EARLY_8197F \
  11677. (BIT_MASK_PS_TIMER_C_EARLY_8197F << BIT_SHIFT_PS_TIMER_C_EARLY_8197F)
  11678. #define BIT_CLEAR_PS_TIMER_C_EARLY_8197F(x) \
  11679. ((x) & (~BITS_PS_TIMER_C_EARLY_8197F))
  11680. #define BIT_GET_PS_TIMER_C_EARLY_8197F(x) \
  11681. (((x) >> BIT_SHIFT_PS_TIMER_C_EARLY_8197F) & \
  11682. BIT_MASK_PS_TIMER_C_EARLY_8197F)
  11683. #define BIT_SET_PS_TIMER_C_EARLY_8197F(x, v) \
  11684. (BIT_CLEAR_PS_TIMER_C_EARLY_8197F(x) | BIT_PS_TIMER_C_EARLY_8197F(v))
  11685. /* 2 REG_NOT_VALID_8197F */
  11686. #define BIT_STOP_CPUMGQ_8197F BIT(16)
  11687. #define BIT_SHIFT_CPUMGQ_PARAMETER_8197F 0
  11688. #define BIT_MASK_CPUMGQ_PARAMETER_8197F 0xffff
  11689. #define BIT_CPUMGQ_PARAMETER_8197F(x) \
  11690. (((x) & BIT_MASK_CPUMGQ_PARAMETER_8197F) \
  11691. << BIT_SHIFT_CPUMGQ_PARAMETER_8197F)
  11692. #define BITS_CPUMGQ_PARAMETER_8197F \
  11693. (BIT_MASK_CPUMGQ_PARAMETER_8197F << BIT_SHIFT_CPUMGQ_PARAMETER_8197F)
  11694. #define BIT_CLEAR_CPUMGQ_PARAMETER_8197F(x) \
  11695. ((x) & (~BITS_CPUMGQ_PARAMETER_8197F))
  11696. #define BIT_GET_CPUMGQ_PARAMETER_8197F(x) \
  11697. (((x) >> BIT_SHIFT_CPUMGQ_PARAMETER_8197F) & \
  11698. BIT_MASK_CPUMGQ_PARAMETER_8197F)
  11699. #define BIT_SET_CPUMGQ_PARAMETER_8197F(x, v) \
  11700. (BIT_CLEAR_CPUMGQ_PARAMETER_8197F(x) | BIT_CPUMGQ_PARAMETER_8197F(v))
  11701. /* 2 REG_NOT_VALID_8197F */
  11702. /* 2 REG_BWOPMODE_8197F (BW OPERATION MODE REGISTER) */
  11703. /* 2 REG_WMAC_FWPKT_CR_8197F */
  11704. #define BIT_FWEN_8197F BIT(7)
  11705. #define BIT_PHYSTS_PKT_CTRL_8197F BIT(6)
  11706. #define BIT_APPHDR_MIDSRCH_FAIL_8197F BIT(4)
  11707. #define BIT_FWPARSING_EN_8197F BIT(3)
  11708. #define BIT_SHIFT_APPEND_MHDR_LEN_8197F 0
  11709. #define BIT_MASK_APPEND_MHDR_LEN_8197F 0x7
  11710. #define BIT_APPEND_MHDR_LEN_8197F(x) \
  11711. (((x) & BIT_MASK_APPEND_MHDR_LEN_8197F) \
  11712. << BIT_SHIFT_APPEND_MHDR_LEN_8197F)
  11713. #define BITS_APPEND_MHDR_LEN_8197F \
  11714. (BIT_MASK_APPEND_MHDR_LEN_8197F << BIT_SHIFT_APPEND_MHDR_LEN_8197F)
  11715. #define BIT_CLEAR_APPEND_MHDR_LEN_8197F(x) ((x) & (~BITS_APPEND_MHDR_LEN_8197F))
  11716. #define BIT_GET_APPEND_MHDR_LEN_8197F(x) \
  11717. (((x) >> BIT_SHIFT_APPEND_MHDR_LEN_8197F) & \
  11718. BIT_MASK_APPEND_MHDR_LEN_8197F)
  11719. #define BIT_SET_APPEND_MHDR_LEN_8197F(x, v) \
  11720. (BIT_CLEAR_APPEND_MHDR_LEN_8197F(x) | BIT_APPEND_MHDR_LEN_8197F(v))
  11721. /* 2 REG_WMAC_CR_8197F (WMAC CR AND APSD CONTROL REGISTER) */
  11722. #define BIT_APSDOFF_8197F BIT(6)
  11723. #define BIT_IC_MACPHY_M_8197F BIT(0)
  11724. /* 2 REG_TCR_8197F (TRANSMISSION CONFIGURATION REGISTER) */
  11725. #define BIT_WMAC_EN_RTS_ADDR_8197F BIT(31)
  11726. #define BIT_WMAC_DISABLE_CCK_8197F BIT(30)
  11727. #define BIT_WMAC_RAW_LEN_8197F BIT(29)
  11728. #define BIT_WMAC_NOTX_IN_RXNDP_8197F BIT(28)
  11729. #define BIT_WMAC_EN_EOF_8197F BIT(27)
  11730. #define BIT_WMAC_BF_SEL_8197F BIT(26)
  11731. #define BIT_WMAC_ANTMODE_SEL_8197F BIT(25)
  11732. #define BIT_WMAC_TCRPWRMGT_HWCTL_8197F BIT(24)
  11733. #define BIT_WMAC_SMOOTH_VAL_8197F BIT(23)
  11734. #define BIT_UNDERFLOWEN_CMPLEN_SEL_8197F BIT(21)
  11735. #define BIT_FETCH_MPDU_AFTER_WSEC_RDY_8197F BIT(20)
  11736. #define BIT_WMAC_TCR_EN_20MST_8197F BIT(19)
  11737. #define BIT_WMAC_DIS_SIGTA_8197F BIT(18)
  11738. #define BIT_WMAC_DIS_A2B0_8197F BIT(17)
  11739. #define BIT_WMAC_MSK_SIGBCRC_8197F BIT(16)
  11740. #define BIT_WMAC_TCR_ERRSTEN_3_8197F BIT(15)
  11741. #define BIT_WMAC_TCR_ERRSTEN_2_8197F BIT(14)
  11742. #define BIT_WMAC_TCR_ERRSTEN_1_8197F BIT(13)
  11743. #define BIT_WMAC_TCR_ERRSTEN_0_8197F BIT(12)
  11744. #define BIT_WMAC_TCR_TXSK_PERPKT_8197F BIT(11)
  11745. #define BIT_ICV_8197F BIT(10)
  11746. #define BIT_CFEND_FORMAT_8197F BIT(9)
  11747. #define BIT_CRC_8197F BIT(8)
  11748. #define BIT_PWRBIT_OW_EN_8197F BIT(7)
  11749. #define BIT_PWR_ST_8197F BIT(6)
  11750. #define BIT_WMAC_TCR_UPD_TIMIE_8197F BIT(5)
  11751. #define BIT_WMAC_TCR_UPD_HGQMD_8197F BIT(4)
  11752. #define BIT_VHTSIGA1_TXPS_8197F BIT(3)
  11753. #define BIT_PAD_SEL_8197F BIT(2)
  11754. #define BIT_DIS_GCLK_8197F BIT(1)
  11755. /* 2 REG_RCR_8197F (RECEIVE CONFIGURATION REGISTER) */
  11756. #define BIT_APP_FCS_8197F BIT(31)
  11757. #define BIT_APP_MIC_8197F BIT(30)
  11758. #define BIT_APP_ICV_8197F BIT(29)
  11759. #define BIT_APP_PHYSTS_8197F BIT(28)
  11760. #define BIT_APP_BASSN_8197F BIT(27)
  11761. #define BIT_VHT_DACK_8197F BIT(26)
  11762. #define BIT_TCPOFLD_EN_8197F BIT(25)
  11763. #define BIT_ENMBID_8197F BIT(24)
  11764. #define BIT_LSIGEN_8197F BIT(23)
  11765. #define BIT_MFBEN_8197F BIT(22)
  11766. #define BIT_DISCHKPPDLLEN_8197F BIT(21)
  11767. #define BIT_PKTCTL_DLEN_8197F BIT(20)
  11768. #define BIT_TIM_PARSER_EN_8197F BIT(18)
  11769. #define BIT_BC_MD_EN_8197F BIT(17)
  11770. #define BIT_UC_MD_EN_8197F BIT(16)
  11771. #define BIT_RXSK_PERPKT_8197F BIT(15)
  11772. #define BIT_HTC_LOC_CTRL_8197F BIT(14)
  11773. #define BIT_TA_BCN_8197F BIT(11)
  11774. #define BIT_DISDECMYPKT_8197F BIT(10)
  11775. #define BIT_AICV_8197F BIT(9)
  11776. #define BIT_ACRC32_8197F BIT(8)
  11777. #define BIT_CBSSID_BCN_8197F BIT(7)
  11778. #define BIT_CBSSID_DATA_8197F BIT(6)
  11779. #define BIT_APWRMGT_8197F BIT(5)
  11780. #define BIT_ADD3_8197F BIT(4)
  11781. #define BIT_AB_8197F BIT(3)
  11782. #define BIT_AM_8197F BIT(2)
  11783. #define BIT_APM_8197F BIT(1)
  11784. #define BIT_AAP_8197F BIT(0)
  11785. /* 2 REG_RX_DRVINFO_SZ_8197F (RX DRIVER INFO SIZE REGISTER) */
  11786. #define BIT_APP_PHYSTS_PER_SUBMPDU_8197F BIT(7)
  11787. #define BIT_APP_MH_SHIFT_VAL_8197F BIT(6)
  11788. #define BIT_WMAC_ENSHIFT_8197F BIT(5)
  11789. #define BIT_SHIFT_DRVINFO_SZ_V1_8197F 0
  11790. #define BIT_MASK_DRVINFO_SZ_V1_8197F 0xf
  11791. #define BIT_DRVINFO_SZ_V1_8197F(x) \
  11792. (((x) & BIT_MASK_DRVINFO_SZ_V1_8197F) << BIT_SHIFT_DRVINFO_SZ_V1_8197F)
  11793. #define BITS_DRVINFO_SZ_V1_8197F \
  11794. (BIT_MASK_DRVINFO_SZ_V1_8197F << BIT_SHIFT_DRVINFO_SZ_V1_8197F)
  11795. #define BIT_CLEAR_DRVINFO_SZ_V1_8197F(x) ((x) & (~BITS_DRVINFO_SZ_V1_8197F))
  11796. #define BIT_GET_DRVINFO_SZ_V1_8197F(x) \
  11797. (((x) >> BIT_SHIFT_DRVINFO_SZ_V1_8197F) & BIT_MASK_DRVINFO_SZ_V1_8197F)
  11798. #define BIT_SET_DRVINFO_SZ_V1_8197F(x, v) \
  11799. (BIT_CLEAR_DRVINFO_SZ_V1_8197F(x) | BIT_DRVINFO_SZ_V1_8197F(v))
  11800. /* 2 REG_RX_DLK_TIME_8197F (RX DEADLOCK TIME REGISTER) */
  11801. #define BIT_SHIFT_RX_DLK_TIME_8197F 0
  11802. #define BIT_MASK_RX_DLK_TIME_8197F 0xff
  11803. #define BIT_RX_DLK_TIME_8197F(x) \
  11804. (((x) & BIT_MASK_RX_DLK_TIME_8197F) << BIT_SHIFT_RX_DLK_TIME_8197F)
  11805. #define BITS_RX_DLK_TIME_8197F \
  11806. (BIT_MASK_RX_DLK_TIME_8197F << BIT_SHIFT_RX_DLK_TIME_8197F)
  11807. #define BIT_CLEAR_RX_DLK_TIME_8197F(x) ((x) & (~BITS_RX_DLK_TIME_8197F))
  11808. #define BIT_GET_RX_DLK_TIME_8197F(x) \
  11809. (((x) >> BIT_SHIFT_RX_DLK_TIME_8197F) & BIT_MASK_RX_DLK_TIME_8197F)
  11810. #define BIT_SET_RX_DLK_TIME_8197F(x, v) \
  11811. (BIT_CLEAR_RX_DLK_TIME_8197F(x) | BIT_RX_DLK_TIME_8197F(v))
  11812. /* 2 REG_RX_PKT_LIMIT_8197F (RX PACKET LENGTH LIMIT REGISTER) */
  11813. #define BIT_SHIFT_RXPKTLMT_8197F 0
  11814. #define BIT_MASK_RXPKTLMT_8197F 0x3f
  11815. #define BIT_RXPKTLMT_8197F(x) \
  11816. (((x) & BIT_MASK_RXPKTLMT_8197F) << BIT_SHIFT_RXPKTLMT_8197F)
  11817. #define BITS_RXPKTLMT_8197F \
  11818. (BIT_MASK_RXPKTLMT_8197F << BIT_SHIFT_RXPKTLMT_8197F)
  11819. #define BIT_CLEAR_RXPKTLMT_8197F(x) ((x) & (~BITS_RXPKTLMT_8197F))
  11820. #define BIT_GET_RXPKTLMT_8197F(x) \
  11821. (((x) >> BIT_SHIFT_RXPKTLMT_8197F) & BIT_MASK_RXPKTLMT_8197F)
  11822. #define BIT_SET_RXPKTLMT_8197F(x, v) \
  11823. (BIT_CLEAR_RXPKTLMT_8197F(x) | BIT_RXPKTLMT_8197F(v))
  11824. /* 2 REG_MACID_8197F (MAC ID REGISTER) */
  11825. #define BIT_SHIFT_MACID_8197F 0
  11826. #define BIT_MASK_MACID_8197F 0xffffffffffffL
  11827. #define BIT_MACID_8197F(x) \
  11828. (((x) & BIT_MASK_MACID_8197F) << BIT_SHIFT_MACID_8197F)
  11829. #define BITS_MACID_8197F (BIT_MASK_MACID_8197F << BIT_SHIFT_MACID_8197F)
  11830. #define BIT_CLEAR_MACID_8197F(x) ((x) & (~BITS_MACID_8197F))
  11831. #define BIT_GET_MACID_8197F(x) \
  11832. (((x) >> BIT_SHIFT_MACID_8197F) & BIT_MASK_MACID_8197F)
  11833. #define BIT_SET_MACID_8197F(x, v) \
  11834. (BIT_CLEAR_MACID_8197F(x) | BIT_MACID_8197F(v))
  11835. /* 2 REG_BSSID_8197F (BSSID REGISTER) */
  11836. #define BIT_SHIFT_BSSID_8197F 0
  11837. #define BIT_MASK_BSSID_8197F 0xffffffffffffL
  11838. #define BIT_BSSID_8197F(x) \
  11839. (((x) & BIT_MASK_BSSID_8197F) << BIT_SHIFT_BSSID_8197F)
  11840. #define BITS_BSSID_8197F (BIT_MASK_BSSID_8197F << BIT_SHIFT_BSSID_8197F)
  11841. #define BIT_CLEAR_BSSID_8197F(x) ((x) & (~BITS_BSSID_8197F))
  11842. #define BIT_GET_BSSID_8197F(x) \
  11843. (((x) >> BIT_SHIFT_BSSID_8197F) & BIT_MASK_BSSID_8197F)
  11844. #define BIT_SET_BSSID_8197F(x, v) \
  11845. (BIT_CLEAR_BSSID_8197F(x) | BIT_BSSID_8197F(v))
  11846. /* 2 REG_MAR_8197F (MULTICAST ADDRESS REGISTER) */
  11847. #define BIT_SHIFT_MAR_8197F 0
  11848. #define BIT_MASK_MAR_8197F 0xffffffffffffffffL
  11849. #define BIT_MAR_8197F(x) (((x) & BIT_MASK_MAR_8197F) << BIT_SHIFT_MAR_8197F)
  11850. #define BITS_MAR_8197F (BIT_MASK_MAR_8197F << BIT_SHIFT_MAR_8197F)
  11851. #define BIT_CLEAR_MAR_8197F(x) ((x) & (~BITS_MAR_8197F))
  11852. #define BIT_GET_MAR_8197F(x) (((x) >> BIT_SHIFT_MAR_8197F) & BIT_MASK_MAR_8197F)
  11853. #define BIT_SET_MAR_8197F(x, v) (BIT_CLEAR_MAR_8197F(x) | BIT_MAR_8197F(v))
  11854. /* 2 REG_MBIDCAMCFG_1_8197F (MBSSID CAM CONFIGURATION REGISTER) */
  11855. #define BIT_SHIFT_MBIDCAM_RWDATA_L_8197F 0
  11856. #define BIT_MASK_MBIDCAM_RWDATA_L_8197F 0xffffffffL
  11857. #define BIT_MBIDCAM_RWDATA_L_8197F(x) \
  11858. (((x) & BIT_MASK_MBIDCAM_RWDATA_L_8197F) \
  11859. << BIT_SHIFT_MBIDCAM_RWDATA_L_8197F)
  11860. #define BITS_MBIDCAM_RWDATA_L_8197F \
  11861. (BIT_MASK_MBIDCAM_RWDATA_L_8197F << BIT_SHIFT_MBIDCAM_RWDATA_L_8197F)
  11862. #define BIT_CLEAR_MBIDCAM_RWDATA_L_8197F(x) \
  11863. ((x) & (~BITS_MBIDCAM_RWDATA_L_8197F))
  11864. #define BIT_GET_MBIDCAM_RWDATA_L_8197F(x) \
  11865. (((x) >> BIT_SHIFT_MBIDCAM_RWDATA_L_8197F) & \
  11866. BIT_MASK_MBIDCAM_RWDATA_L_8197F)
  11867. #define BIT_SET_MBIDCAM_RWDATA_L_8197F(x, v) \
  11868. (BIT_CLEAR_MBIDCAM_RWDATA_L_8197F(x) | BIT_MBIDCAM_RWDATA_L_8197F(v))
  11869. /* 2 REG_MBIDCAMCFG_2_8197F (MBSSID CAM CONFIGURATION REGISTER) */
  11870. #define BIT_MBIDCAM_POLL_8197F BIT(31)
  11871. #define BIT_MBIDCAM_WT_EN_8197F BIT(30)
  11872. #define BIT_SHIFT_MBIDCAM_ADDR_V1_8197F 24
  11873. #define BIT_MASK_MBIDCAM_ADDR_V1_8197F 0x3f
  11874. #define BIT_MBIDCAM_ADDR_V1_8197F(x) \
  11875. (((x) & BIT_MASK_MBIDCAM_ADDR_V1_8197F) \
  11876. << BIT_SHIFT_MBIDCAM_ADDR_V1_8197F)
  11877. #define BITS_MBIDCAM_ADDR_V1_8197F \
  11878. (BIT_MASK_MBIDCAM_ADDR_V1_8197F << BIT_SHIFT_MBIDCAM_ADDR_V1_8197F)
  11879. #define BIT_CLEAR_MBIDCAM_ADDR_V1_8197F(x) ((x) & (~BITS_MBIDCAM_ADDR_V1_8197F))
  11880. #define BIT_GET_MBIDCAM_ADDR_V1_8197F(x) \
  11881. (((x) >> BIT_SHIFT_MBIDCAM_ADDR_V1_8197F) & \
  11882. BIT_MASK_MBIDCAM_ADDR_V1_8197F)
  11883. #define BIT_SET_MBIDCAM_ADDR_V1_8197F(x, v) \
  11884. (BIT_CLEAR_MBIDCAM_ADDR_V1_8197F(x) | BIT_MBIDCAM_ADDR_V1_8197F(v))
  11885. #define BIT_MBIDCAM_VALID_8197F BIT(23)
  11886. #define BIT_LSIC_TXOP_EN_8197F BIT(17)
  11887. #define BIT_REPEAT_MODE_EN_8197F BIT(16)
  11888. #define BIT_SHIFT_MBIDCAM_RWDATA_H_8197F 0
  11889. #define BIT_MASK_MBIDCAM_RWDATA_H_8197F 0xffff
  11890. #define BIT_MBIDCAM_RWDATA_H_8197F(x) \
  11891. (((x) & BIT_MASK_MBIDCAM_RWDATA_H_8197F) \
  11892. << BIT_SHIFT_MBIDCAM_RWDATA_H_8197F)
  11893. #define BITS_MBIDCAM_RWDATA_H_8197F \
  11894. (BIT_MASK_MBIDCAM_RWDATA_H_8197F << BIT_SHIFT_MBIDCAM_RWDATA_H_8197F)
  11895. #define BIT_CLEAR_MBIDCAM_RWDATA_H_8197F(x) \
  11896. ((x) & (~BITS_MBIDCAM_RWDATA_H_8197F))
  11897. #define BIT_GET_MBIDCAM_RWDATA_H_8197F(x) \
  11898. (((x) >> BIT_SHIFT_MBIDCAM_RWDATA_H_8197F) & \
  11899. BIT_MASK_MBIDCAM_RWDATA_H_8197F)
  11900. #define BIT_SET_MBIDCAM_RWDATA_H_8197F(x, v) \
  11901. (BIT_CLEAR_MBIDCAM_RWDATA_H_8197F(x) | BIT_MBIDCAM_RWDATA_H_8197F(v))
  11902. /* 2 REG_ZLD_NUM_8197F */
  11903. #define BIT_SHIFT_ZLD_NUM_8197F 0
  11904. #define BIT_MASK_ZLD_NUM_8197F 0xff
  11905. #define BIT_ZLD_NUM_8197F(x) \
  11906. (((x) & BIT_MASK_ZLD_NUM_8197F) << BIT_SHIFT_ZLD_NUM_8197F)
  11907. #define BITS_ZLD_NUM_8197F (BIT_MASK_ZLD_NUM_8197F << BIT_SHIFT_ZLD_NUM_8197F)
  11908. #define BIT_CLEAR_ZLD_NUM_8197F(x) ((x) & (~BITS_ZLD_NUM_8197F))
  11909. #define BIT_GET_ZLD_NUM_8197F(x) \
  11910. (((x) >> BIT_SHIFT_ZLD_NUM_8197F) & BIT_MASK_ZLD_NUM_8197F)
  11911. #define BIT_SET_ZLD_NUM_8197F(x, v) \
  11912. (BIT_CLEAR_ZLD_NUM_8197F(x) | BIT_ZLD_NUM_8197F(v))
  11913. /* 2 REG_UDF_THSD_8197F */
  11914. #define BIT_SHIFT_UDF_THSD_8197F 0
  11915. #define BIT_MASK_UDF_THSD_8197F 0xff
  11916. #define BIT_UDF_THSD_8197F(x) \
  11917. (((x) & BIT_MASK_UDF_THSD_8197F) << BIT_SHIFT_UDF_THSD_8197F)
  11918. #define BITS_UDF_THSD_8197F \
  11919. (BIT_MASK_UDF_THSD_8197F << BIT_SHIFT_UDF_THSD_8197F)
  11920. #define BIT_CLEAR_UDF_THSD_8197F(x) ((x) & (~BITS_UDF_THSD_8197F))
  11921. #define BIT_GET_UDF_THSD_8197F(x) \
  11922. (((x) >> BIT_SHIFT_UDF_THSD_8197F) & BIT_MASK_UDF_THSD_8197F)
  11923. #define BIT_SET_UDF_THSD_8197F(x, v) \
  11924. (BIT_CLEAR_UDF_THSD_8197F(x) | BIT_UDF_THSD_8197F(v))
  11925. /* 2 REG_WMAC_TCR_TSFT_OFS_8197F */
  11926. #define BIT_SHIFT_WMAC_TCR_TSFT_OFS_8197F 0
  11927. #define BIT_MASK_WMAC_TCR_TSFT_OFS_8197F 0xffff
  11928. #define BIT_WMAC_TCR_TSFT_OFS_8197F(x) \
  11929. (((x) & BIT_MASK_WMAC_TCR_TSFT_OFS_8197F) \
  11930. << BIT_SHIFT_WMAC_TCR_TSFT_OFS_8197F)
  11931. #define BITS_WMAC_TCR_TSFT_OFS_8197F \
  11932. (BIT_MASK_WMAC_TCR_TSFT_OFS_8197F << BIT_SHIFT_WMAC_TCR_TSFT_OFS_8197F)
  11933. #define BIT_CLEAR_WMAC_TCR_TSFT_OFS_8197F(x) \
  11934. ((x) & (~BITS_WMAC_TCR_TSFT_OFS_8197F))
  11935. #define BIT_GET_WMAC_TCR_TSFT_OFS_8197F(x) \
  11936. (((x) >> BIT_SHIFT_WMAC_TCR_TSFT_OFS_8197F) & \
  11937. BIT_MASK_WMAC_TCR_TSFT_OFS_8197F)
  11938. #define BIT_SET_WMAC_TCR_TSFT_OFS_8197F(x, v) \
  11939. (BIT_CLEAR_WMAC_TCR_TSFT_OFS_8197F(x) | BIT_WMAC_TCR_TSFT_OFS_8197F(v))
  11940. /* 2 REG_MCU_TEST_2_V1_8197F */
  11941. #define BIT_SHIFT_MCU_RSVD_2_V1_8197F 0
  11942. #define BIT_MASK_MCU_RSVD_2_V1_8197F 0xffff
  11943. #define BIT_MCU_RSVD_2_V1_8197F(x) \
  11944. (((x) & BIT_MASK_MCU_RSVD_2_V1_8197F) << BIT_SHIFT_MCU_RSVD_2_V1_8197F)
  11945. #define BITS_MCU_RSVD_2_V1_8197F \
  11946. (BIT_MASK_MCU_RSVD_2_V1_8197F << BIT_SHIFT_MCU_RSVD_2_V1_8197F)
  11947. #define BIT_CLEAR_MCU_RSVD_2_V1_8197F(x) ((x) & (~BITS_MCU_RSVD_2_V1_8197F))
  11948. #define BIT_GET_MCU_RSVD_2_V1_8197F(x) \
  11949. (((x) >> BIT_SHIFT_MCU_RSVD_2_V1_8197F) & BIT_MASK_MCU_RSVD_2_V1_8197F)
  11950. #define BIT_SET_MCU_RSVD_2_V1_8197F(x, v) \
  11951. (BIT_CLEAR_MCU_RSVD_2_V1_8197F(x) | BIT_MCU_RSVD_2_V1_8197F(v))
  11952. /* 2 REG_WMAC_TXTIMEOUT_8197F */
  11953. #define BIT_SHIFT_WMAC_TXTIMEOUT_8197F 0
  11954. #define BIT_MASK_WMAC_TXTIMEOUT_8197F 0xff
  11955. #define BIT_WMAC_TXTIMEOUT_8197F(x) \
  11956. (((x) & BIT_MASK_WMAC_TXTIMEOUT_8197F) \
  11957. << BIT_SHIFT_WMAC_TXTIMEOUT_8197F)
  11958. #define BITS_WMAC_TXTIMEOUT_8197F \
  11959. (BIT_MASK_WMAC_TXTIMEOUT_8197F << BIT_SHIFT_WMAC_TXTIMEOUT_8197F)
  11960. #define BIT_CLEAR_WMAC_TXTIMEOUT_8197F(x) ((x) & (~BITS_WMAC_TXTIMEOUT_8197F))
  11961. #define BIT_GET_WMAC_TXTIMEOUT_8197F(x) \
  11962. (((x) >> BIT_SHIFT_WMAC_TXTIMEOUT_8197F) & \
  11963. BIT_MASK_WMAC_TXTIMEOUT_8197F)
  11964. #define BIT_SET_WMAC_TXTIMEOUT_8197F(x, v) \
  11965. (BIT_CLEAR_WMAC_TXTIMEOUT_8197F(x) | BIT_WMAC_TXTIMEOUT_8197F(v))
  11966. /* 2 REG_STMP_THSD_8197F */
  11967. #define BIT_SHIFT_STMP_THSD_8197F 0
  11968. #define BIT_MASK_STMP_THSD_8197F 0xff
  11969. #define BIT_STMP_THSD_8197F(x) \
  11970. (((x) & BIT_MASK_STMP_THSD_8197F) << BIT_SHIFT_STMP_THSD_8197F)
  11971. #define BITS_STMP_THSD_8197F \
  11972. (BIT_MASK_STMP_THSD_8197F << BIT_SHIFT_STMP_THSD_8197F)
  11973. #define BIT_CLEAR_STMP_THSD_8197F(x) ((x) & (~BITS_STMP_THSD_8197F))
  11974. #define BIT_GET_STMP_THSD_8197F(x) \
  11975. (((x) >> BIT_SHIFT_STMP_THSD_8197F) & BIT_MASK_STMP_THSD_8197F)
  11976. #define BIT_SET_STMP_THSD_8197F(x, v) \
  11977. (BIT_CLEAR_STMP_THSD_8197F(x) | BIT_STMP_THSD_8197F(v))
  11978. /* 2 REG_MAC_SPEC_SIFS_8197F (SPECIFICATION SIFS REGISTER) */
  11979. #define BIT_SHIFT_SPEC_SIFS_OFDM_8197F 8
  11980. #define BIT_MASK_SPEC_SIFS_OFDM_8197F 0xff
  11981. #define BIT_SPEC_SIFS_OFDM_8197F(x) \
  11982. (((x) & BIT_MASK_SPEC_SIFS_OFDM_8197F) \
  11983. << BIT_SHIFT_SPEC_SIFS_OFDM_8197F)
  11984. #define BITS_SPEC_SIFS_OFDM_8197F \
  11985. (BIT_MASK_SPEC_SIFS_OFDM_8197F << BIT_SHIFT_SPEC_SIFS_OFDM_8197F)
  11986. #define BIT_CLEAR_SPEC_SIFS_OFDM_8197F(x) ((x) & (~BITS_SPEC_SIFS_OFDM_8197F))
  11987. #define BIT_GET_SPEC_SIFS_OFDM_8197F(x) \
  11988. (((x) >> BIT_SHIFT_SPEC_SIFS_OFDM_8197F) & \
  11989. BIT_MASK_SPEC_SIFS_OFDM_8197F)
  11990. #define BIT_SET_SPEC_SIFS_OFDM_8197F(x, v) \
  11991. (BIT_CLEAR_SPEC_SIFS_OFDM_8197F(x) | BIT_SPEC_SIFS_OFDM_8197F(v))
  11992. #define BIT_SHIFT_SPEC_SIFS_CCK_8197F 0
  11993. #define BIT_MASK_SPEC_SIFS_CCK_8197F 0xff
  11994. #define BIT_SPEC_SIFS_CCK_8197F(x) \
  11995. (((x) & BIT_MASK_SPEC_SIFS_CCK_8197F) << BIT_SHIFT_SPEC_SIFS_CCK_8197F)
  11996. #define BITS_SPEC_SIFS_CCK_8197F \
  11997. (BIT_MASK_SPEC_SIFS_CCK_8197F << BIT_SHIFT_SPEC_SIFS_CCK_8197F)
  11998. #define BIT_CLEAR_SPEC_SIFS_CCK_8197F(x) ((x) & (~BITS_SPEC_SIFS_CCK_8197F))
  11999. #define BIT_GET_SPEC_SIFS_CCK_8197F(x) \
  12000. (((x) >> BIT_SHIFT_SPEC_SIFS_CCK_8197F) & BIT_MASK_SPEC_SIFS_CCK_8197F)
  12001. #define BIT_SET_SPEC_SIFS_CCK_8197F(x, v) \
  12002. (BIT_CLEAR_SPEC_SIFS_CCK_8197F(x) | BIT_SPEC_SIFS_CCK_8197F(v))
  12003. /* 2 REG_USTIME_EDCA_8197F (US TIME TUNING FOR EDCA REGISTER) */
  12004. #define BIT_SHIFT_USTIME_EDCA_8197F 0
  12005. #define BIT_MASK_USTIME_EDCA_8197F 0xff
  12006. #define BIT_USTIME_EDCA_8197F(x) \
  12007. (((x) & BIT_MASK_USTIME_EDCA_8197F) << BIT_SHIFT_USTIME_EDCA_8197F)
  12008. #define BITS_USTIME_EDCA_8197F \
  12009. (BIT_MASK_USTIME_EDCA_8197F << BIT_SHIFT_USTIME_EDCA_8197F)
  12010. #define BIT_CLEAR_USTIME_EDCA_8197F(x) ((x) & (~BITS_USTIME_EDCA_8197F))
  12011. #define BIT_GET_USTIME_EDCA_8197F(x) \
  12012. (((x) >> BIT_SHIFT_USTIME_EDCA_8197F) & BIT_MASK_USTIME_EDCA_8197F)
  12013. #define BIT_SET_USTIME_EDCA_8197F(x, v) \
  12014. (BIT_CLEAR_USTIME_EDCA_8197F(x) | BIT_USTIME_EDCA_8197F(v))
  12015. /* 2 REG_RESP_SIFS_OFDM_8197F (RESPONSE SIFS FOR OFDM REGISTER) */
  12016. #define BIT_SHIFT_SIFS_R2T_OFDM_8197F 8
  12017. #define BIT_MASK_SIFS_R2T_OFDM_8197F 0xff
  12018. #define BIT_SIFS_R2T_OFDM_8197F(x) \
  12019. (((x) & BIT_MASK_SIFS_R2T_OFDM_8197F) << BIT_SHIFT_SIFS_R2T_OFDM_8197F)
  12020. #define BITS_SIFS_R2T_OFDM_8197F \
  12021. (BIT_MASK_SIFS_R2T_OFDM_8197F << BIT_SHIFT_SIFS_R2T_OFDM_8197F)
  12022. #define BIT_CLEAR_SIFS_R2T_OFDM_8197F(x) ((x) & (~BITS_SIFS_R2T_OFDM_8197F))
  12023. #define BIT_GET_SIFS_R2T_OFDM_8197F(x) \
  12024. (((x) >> BIT_SHIFT_SIFS_R2T_OFDM_8197F) & BIT_MASK_SIFS_R2T_OFDM_8197F)
  12025. #define BIT_SET_SIFS_R2T_OFDM_8197F(x, v) \
  12026. (BIT_CLEAR_SIFS_R2T_OFDM_8197F(x) | BIT_SIFS_R2T_OFDM_8197F(v))
  12027. #define BIT_SHIFT_SIFS_T2T_OFDM_8197F 0
  12028. #define BIT_MASK_SIFS_T2T_OFDM_8197F 0xff
  12029. #define BIT_SIFS_T2T_OFDM_8197F(x) \
  12030. (((x) & BIT_MASK_SIFS_T2T_OFDM_8197F) << BIT_SHIFT_SIFS_T2T_OFDM_8197F)
  12031. #define BITS_SIFS_T2T_OFDM_8197F \
  12032. (BIT_MASK_SIFS_T2T_OFDM_8197F << BIT_SHIFT_SIFS_T2T_OFDM_8197F)
  12033. #define BIT_CLEAR_SIFS_T2T_OFDM_8197F(x) ((x) & (~BITS_SIFS_T2T_OFDM_8197F))
  12034. #define BIT_GET_SIFS_T2T_OFDM_8197F(x) \
  12035. (((x) >> BIT_SHIFT_SIFS_T2T_OFDM_8197F) & BIT_MASK_SIFS_T2T_OFDM_8197F)
  12036. #define BIT_SET_SIFS_T2T_OFDM_8197F(x, v) \
  12037. (BIT_CLEAR_SIFS_T2T_OFDM_8197F(x) | BIT_SIFS_T2T_OFDM_8197F(v))
  12038. /* 2 REG_RESP_SIFS_CCK_8197F (RESPONSE SIFS FOR CCK REGISTER) */
  12039. #define BIT_SHIFT_SIFS_R2T_CCK_8197F 8
  12040. #define BIT_MASK_SIFS_R2T_CCK_8197F 0xff
  12041. #define BIT_SIFS_R2T_CCK_8197F(x) \
  12042. (((x) & BIT_MASK_SIFS_R2T_CCK_8197F) << BIT_SHIFT_SIFS_R2T_CCK_8197F)
  12043. #define BITS_SIFS_R2T_CCK_8197F \
  12044. (BIT_MASK_SIFS_R2T_CCK_8197F << BIT_SHIFT_SIFS_R2T_CCK_8197F)
  12045. #define BIT_CLEAR_SIFS_R2T_CCK_8197F(x) ((x) & (~BITS_SIFS_R2T_CCK_8197F))
  12046. #define BIT_GET_SIFS_R2T_CCK_8197F(x) \
  12047. (((x) >> BIT_SHIFT_SIFS_R2T_CCK_8197F) & BIT_MASK_SIFS_R2T_CCK_8197F)
  12048. #define BIT_SET_SIFS_R2T_CCK_8197F(x, v) \
  12049. (BIT_CLEAR_SIFS_R2T_CCK_8197F(x) | BIT_SIFS_R2T_CCK_8197F(v))
  12050. #define BIT_SHIFT_SIFS_T2T_CCK_8197F 0
  12051. #define BIT_MASK_SIFS_T2T_CCK_8197F 0xff
  12052. #define BIT_SIFS_T2T_CCK_8197F(x) \
  12053. (((x) & BIT_MASK_SIFS_T2T_CCK_8197F) << BIT_SHIFT_SIFS_T2T_CCK_8197F)
  12054. #define BITS_SIFS_T2T_CCK_8197F \
  12055. (BIT_MASK_SIFS_T2T_CCK_8197F << BIT_SHIFT_SIFS_T2T_CCK_8197F)
  12056. #define BIT_CLEAR_SIFS_T2T_CCK_8197F(x) ((x) & (~BITS_SIFS_T2T_CCK_8197F))
  12057. #define BIT_GET_SIFS_T2T_CCK_8197F(x) \
  12058. (((x) >> BIT_SHIFT_SIFS_T2T_CCK_8197F) & BIT_MASK_SIFS_T2T_CCK_8197F)
  12059. #define BIT_SET_SIFS_T2T_CCK_8197F(x, v) \
  12060. (BIT_CLEAR_SIFS_T2T_CCK_8197F(x) | BIT_SIFS_T2T_CCK_8197F(v))
  12061. /* 2 REG_EIFS_8197F (EIFS REGISTER) */
  12062. #define BIT_SHIFT_EIFS_8197F 0
  12063. #define BIT_MASK_EIFS_8197F 0xffff
  12064. #define BIT_EIFS_8197F(x) (((x) & BIT_MASK_EIFS_8197F) << BIT_SHIFT_EIFS_8197F)
  12065. #define BITS_EIFS_8197F (BIT_MASK_EIFS_8197F << BIT_SHIFT_EIFS_8197F)
  12066. #define BIT_CLEAR_EIFS_8197F(x) ((x) & (~BITS_EIFS_8197F))
  12067. #define BIT_GET_EIFS_8197F(x) \
  12068. (((x) >> BIT_SHIFT_EIFS_8197F) & BIT_MASK_EIFS_8197F)
  12069. #define BIT_SET_EIFS_8197F(x, v) (BIT_CLEAR_EIFS_8197F(x) | BIT_EIFS_8197F(v))
  12070. /* 2 REG_CTS2TO_8197F (CTS2 TIMEOUT REGISTER) */
  12071. #define BIT_SHIFT_CTS2TO_8197F 0
  12072. #define BIT_MASK_CTS2TO_8197F 0xff
  12073. #define BIT_CTS2TO_8197F(x) \
  12074. (((x) & BIT_MASK_CTS2TO_8197F) << BIT_SHIFT_CTS2TO_8197F)
  12075. #define BITS_CTS2TO_8197F (BIT_MASK_CTS2TO_8197F << BIT_SHIFT_CTS2TO_8197F)
  12076. #define BIT_CLEAR_CTS2TO_8197F(x) ((x) & (~BITS_CTS2TO_8197F))
  12077. #define BIT_GET_CTS2TO_8197F(x) \
  12078. (((x) >> BIT_SHIFT_CTS2TO_8197F) & BIT_MASK_CTS2TO_8197F)
  12079. #define BIT_SET_CTS2TO_8197F(x, v) \
  12080. (BIT_CLEAR_CTS2TO_8197F(x) | BIT_CTS2TO_8197F(v))
  12081. /* 2 REG_ACKTO_8197F (ACK TIMEOUT REGISTER) */
  12082. #define BIT_SHIFT_ACKTO_8197F 0
  12083. #define BIT_MASK_ACKTO_8197F 0xff
  12084. #define BIT_ACKTO_8197F(x) \
  12085. (((x) & BIT_MASK_ACKTO_8197F) << BIT_SHIFT_ACKTO_8197F)
  12086. #define BITS_ACKTO_8197F (BIT_MASK_ACKTO_8197F << BIT_SHIFT_ACKTO_8197F)
  12087. #define BIT_CLEAR_ACKTO_8197F(x) ((x) & (~BITS_ACKTO_8197F))
  12088. #define BIT_GET_ACKTO_8197F(x) \
  12089. (((x) >> BIT_SHIFT_ACKTO_8197F) & BIT_MASK_ACKTO_8197F)
  12090. #define BIT_SET_ACKTO_8197F(x, v) \
  12091. (BIT_CLEAR_ACKTO_8197F(x) | BIT_ACKTO_8197F(v))
  12092. /* 2 REG_NOT_VALID_8197F */
  12093. /* 2 REG_NAV_CTRL_8197F (NAV CONTROL REGISTER) */
  12094. #define BIT_SHIFT_NAV_UPPER_8197F 16
  12095. #define BIT_MASK_NAV_UPPER_8197F 0xff
  12096. #define BIT_NAV_UPPER_8197F(x) \
  12097. (((x) & BIT_MASK_NAV_UPPER_8197F) << BIT_SHIFT_NAV_UPPER_8197F)
  12098. #define BITS_NAV_UPPER_8197F \
  12099. (BIT_MASK_NAV_UPPER_8197F << BIT_SHIFT_NAV_UPPER_8197F)
  12100. #define BIT_CLEAR_NAV_UPPER_8197F(x) ((x) & (~BITS_NAV_UPPER_8197F))
  12101. #define BIT_GET_NAV_UPPER_8197F(x) \
  12102. (((x) >> BIT_SHIFT_NAV_UPPER_8197F) & BIT_MASK_NAV_UPPER_8197F)
  12103. #define BIT_SET_NAV_UPPER_8197F(x, v) \
  12104. (BIT_CLEAR_NAV_UPPER_8197F(x) | BIT_NAV_UPPER_8197F(v))
  12105. #define BIT_SHIFT_RXMYRTS_NAV_8197F 8
  12106. #define BIT_MASK_RXMYRTS_NAV_8197F 0xf
  12107. #define BIT_RXMYRTS_NAV_8197F(x) \
  12108. (((x) & BIT_MASK_RXMYRTS_NAV_8197F) << BIT_SHIFT_RXMYRTS_NAV_8197F)
  12109. #define BITS_RXMYRTS_NAV_8197F \
  12110. (BIT_MASK_RXMYRTS_NAV_8197F << BIT_SHIFT_RXMYRTS_NAV_8197F)
  12111. #define BIT_CLEAR_RXMYRTS_NAV_8197F(x) ((x) & (~BITS_RXMYRTS_NAV_8197F))
  12112. #define BIT_GET_RXMYRTS_NAV_8197F(x) \
  12113. (((x) >> BIT_SHIFT_RXMYRTS_NAV_8197F) & BIT_MASK_RXMYRTS_NAV_8197F)
  12114. #define BIT_SET_RXMYRTS_NAV_8197F(x, v) \
  12115. (BIT_CLEAR_RXMYRTS_NAV_8197F(x) | BIT_RXMYRTS_NAV_8197F(v))
  12116. #define BIT_SHIFT_RTSRST_8197F 0
  12117. #define BIT_MASK_RTSRST_8197F 0xff
  12118. #define BIT_RTSRST_8197F(x) \
  12119. (((x) & BIT_MASK_RTSRST_8197F) << BIT_SHIFT_RTSRST_8197F)
  12120. #define BITS_RTSRST_8197F (BIT_MASK_RTSRST_8197F << BIT_SHIFT_RTSRST_8197F)
  12121. #define BIT_CLEAR_RTSRST_8197F(x) ((x) & (~BITS_RTSRST_8197F))
  12122. #define BIT_GET_RTSRST_8197F(x) \
  12123. (((x) >> BIT_SHIFT_RTSRST_8197F) & BIT_MASK_RTSRST_8197F)
  12124. #define BIT_SET_RTSRST_8197F(x, v) \
  12125. (BIT_CLEAR_RTSRST_8197F(x) | BIT_RTSRST_8197F(v))
  12126. /* 2 REG_BACAMCMD_8197F (BLOCK ACK CAM COMMAND REGISTER) */
  12127. #define BIT_BACAM_POLL_8197F BIT(31)
  12128. #define BIT_BACAM_RST_8197F BIT(17)
  12129. #define BIT_BACAM_RW_8197F BIT(16)
  12130. #define BIT_SHIFT_TXSBM_8197F 14
  12131. #define BIT_MASK_TXSBM_8197F 0x3
  12132. #define BIT_TXSBM_8197F(x) \
  12133. (((x) & BIT_MASK_TXSBM_8197F) << BIT_SHIFT_TXSBM_8197F)
  12134. #define BITS_TXSBM_8197F (BIT_MASK_TXSBM_8197F << BIT_SHIFT_TXSBM_8197F)
  12135. #define BIT_CLEAR_TXSBM_8197F(x) ((x) & (~BITS_TXSBM_8197F))
  12136. #define BIT_GET_TXSBM_8197F(x) \
  12137. (((x) >> BIT_SHIFT_TXSBM_8197F) & BIT_MASK_TXSBM_8197F)
  12138. #define BIT_SET_TXSBM_8197F(x, v) \
  12139. (BIT_CLEAR_TXSBM_8197F(x) | BIT_TXSBM_8197F(v))
  12140. #define BIT_SHIFT_BACAM_ADDR_8197F 0
  12141. #define BIT_MASK_BACAM_ADDR_8197F 0x3f
  12142. #define BIT_BACAM_ADDR_8197F(x) \
  12143. (((x) & BIT_MASK_BACAM_ADDR_8197F) << BIT_SHIFT_BACAM_ADDR_8197F)
  12144. #define BITS_BACAM_ADDR_8197F \
  12145. (BIT_MASK_BACAM_ADDR_8197F << BIT_SHIFT_BACAM_ADDR_8197F)
  12146. #define BIT_CLEAR_BACAM_ADDR_8197F(x) ((x) & (~BITS_BACAM_ADDR_8197F))
  12147. #define BIT_GET_BACAM_ADDR_8197F(x) \
  12148. (((x) >> BIT_SHIFT_BACAM_ADDR_8197F) & BIT_MASK_BACAM_ADDR_8197F)
  12149. #define BIT_SET_BACAM_ADDR_8197F(x, v) \
  12150. (BIT_CLEAR_BACAM_ADDR_8197F(x) | BIT_BACAM_ADDR_8197F(v))
  12151. /* 2 REG_BACAMCONTENT_8197F (BLOCK ACK CAM CONTENT REGISTER) */
  12152. #define BIT_SHIFT_BA_CONTENT_H_8197F (32 & CPU_OPT_WIDTH)
  12153. #define BIT_MASK_BA_CONTENT_H_8197F 0xffffffffL
  12154. #define BIT_BA_CONTENT_H_8197F(x) \
  12155. (((x) & BIT_MASK_BA_CONTENT_H_8197F) << BIT_SHIFT_BA_CONTENT_H_8197F)
  12156. #define BITS_BA_CONTENT_H_8197F \
  12157. (BIT_MASK_BA_CONTENT_H_8197F << BIT_SHIFT_BA_CONTENT_H_8197F)
  12158. #define BIT_CLEAR_BA_CONTENT_H_8197F(x) ((x) & (~BITS_BA_CONTENT_H_8197F))
  12159. #define BIT_GET_BA_CONTENT_H_8197F(x) \
  12160. (((x) >> BIT_SHIFT_BA_CONTENT_H_8197F) & BIT_MASK_BA_CONTENT_H_8197F)
  12161. #define BIT_SET_BA_CONTENT_H_8197F(x, v) \
  12162. (BIT_CLEAR_BA_CONTENT_H_8197F(x) | BIT_BA_CONTENT_H_8197F(v))
  12163. #define BIT_SHIFT_BA_CONTENT_L_8197F 0
  12164. #define BIT_MASK_BA_CONTENT_L_8197F 0xffffffffL
  12165. #define BIT_BA_CONTENT_L_8197F(x) \
  12166. (((x) & BIT_MASK_BA_CONTENT_L_8197F) << BIT_SHIFT_BA_CONTENT_L_8197F)
  12167. #define BITS_BA_CONTENT_L_8197F \
  12168. (BIT_MASK_BA_CONTENT_L_8197F << BIT_SHIFT_BA_CONTENT_L_8197F)
  12169. #define BIT_CLEAR_BA_CONTENT_L_8197F(x) ((x) & (~BITS_BA_CONTENT_L_8197F))
  12170. #define BIT_GET_BA_CONTENT_L_8197F(x) \
  12171. (((x) >> BIT_SHIFT_BA_CONTENT_L_8197F) & BIT_MASK_BA_CONTENT_L_8197F)
  12172. #define BIT_SET_BA_CONTENT_L_8197F(x, v) \
  12173. (BIT_CLEAR_BA_CONTENT_L_8197F(x) | BIT_BA_CONTENT_L_8197F(v))
  12174. /* 2 REG_WMAC_BITMAP_CTL_8197F */
  12175. #define BIT_BITMAP_VO_8197F BIT(7)
  12176. #define BIT_BITMAP_VI_8197F BIT(6)
  12177. #define BIT_BITMAP_BE_8197F BIT(5)
  12178. #define BIT_BITMAP_BK_8197F BIT(4)
  12179. #define BIT_SHIFT_BITMAP_CONDITION_8197F 2
  12180. #define BIT_MASK_BITMAP_CONDITION_8197F 0x3
  12181. #define BIT_BITMAP_CONDITION_8197F(x) \
  12182. (((x) & BIT_MASK_BITMAP_CONDITION_8197F) \
  12183. << BIT_SHIFT_BITMAP_CONDITION_8197F)
  12184. #define BITS_BITMAP_CONDITION_8197F \
  12185. (BIT_MASK_BITMAP_CONDITION_8197F << BIT_SHIFT_BITMAP_CONDITION_8197F)
  12186. #define BIT_CLEAR_BITMAP_CONDITION_8197F(x) \
  12187. ((x) & (~BITS_BITMAP_CONDITION_8197F))
  12188. #define BIT_GET_BITMAP_CONDITION_8197F(x) \
  12189. (((x) >> BIT_SHIFT_BITMAP_CONDITION_8197F) & \
  12190. BIT_MASK_BITMAP_CONDITION_8197F)
  12191. #define BIT_SET_BITMAP_CONDITION_8197F(x, v) \
  12192. (BIT_CLEAR_BITMAP_CONDITION_8197F(x) | BIT_BITMAP_CONDITION_8197F(v))
  12193. #define BIT_BITMAP_SSNBK_COUNTER_CLR_8197F BIT(1)
  12194. #define BIT_BITMAP_FORCE_8197F BIT(0)
  12195. /* 2 REG_NOT_VALID_8197F */
  12196. #define BIT_SHIFT_RXPKT_TYPE_8197F 2
  12197. #define BIT_MASK_RXPKT_TYPE_8197F 0x3f
  12198. #define BIT_RXPKT_TYPE_8197F(x) \
  12199. (((x) & BIT_MASK_RXPKT_TYPE_8197F) << BIT_SHIFT_RXPKT_TYPE_8197F)
  12200. #define BITS_RXPKT_TYPE_8197F \
  12201. (BIT_MASK_RXPKT_TYPE_8197F << BIT_SHIFT_RXPKT_TYPE_8197F)
  12202. #define BIT_CLEAR_RXPKT_TYPE_8197F(x) ((x) & (~BITS_RXPKT_TYPE_8197F))
  12203. #define BIT_GET_RXPKT_TYPE_8197F(x) \
  12204. (((x) >> BIT_SHIFT_RXPKT_TYPE_8197F) & BIT_MASK_RXPKT_TYPE_8197F)
  12205. #define BIT_SET_RXPKT_TYPE_8197F(x, v) \
  12206. (BIT_CLEAR_RXPKT_TYPE_8197F(x) | BIT_RXPKT_TYPE_8197F(v))
  12207. #define BIT_TXACT_IND_8197F BIT(1)
  12208. #define BIT_RXACT_IND_8197F BIT(0)
  12209. /* 2 REG_WMAC_BACAM_RPMEN_8197F */
  12210. #define BIT_SHIFT_BITMAP_SSNBK_COUNTER_8197F 2
  12211. #define BIT_MASK_BITMAP_SSNBK_COUNTER_8197F 0x3f
  12212. #define BIT_BITMAP_SSNBK_COUNTER_8197F(x) \
  12213. (((x) & BIT_MASK_BITMAP_SSNBK_COUNTER_8197F) \
  12214. << BIT_SHIFT_BITMAP_SSNBK_COUNTER_8197F)
  12215. #define BITS_BITMAP_SSNBK_COUNTER_8197F \
  12216. (BIT_MASK_BITMAP_SSNBK_COUNTER_8197F \
  12217. << BIT_SHIFT_BITMAP_SSNBK_COUNTER_8197F)
  12218. #define BIT_CLEAR_BITMAP_SSNBK_COUNTER_8197F(x) \
  12219. ((x) & (~BITS_BITMAP_SSNBK_COUNTER_8197F))
  12220. #define BIT_GET_BITMAP_SSNBK_COUNTER_8197F(x) \
  12221. (((x) >> BIT_SHIFT_BITMAP_SSNBK_COUNTER_8197F) & \
  12222. BIT_MASK_BITMAP_SSNBK_COUNTER_8197F)
  12223. #define BIT_SET_BITMAP_SSNBK_COUNTER_8197F(x, v) \
  12224. (BIT_CLEAR_BITMAP_SSNBK_COUNTER_8197F(x) | \
  12225. BIT_BITMAP_SSNBK_COUNTER_8197F(v))
  12226. #define BIT_BITMAP_EN_8197F BIT(1)
  12227. #define BIT_WMAC_BACAM_RPMEN_8197F BIT(0)
  12228. /* 2 REG_LBDLY_8197F (LOOPBACK DELAY REGISTER) */
  12229. #define BIT_SHIFT_LBDLY_8197F 0
  12230. #define BIT_MASK_LBDLY_8197F 0x1f
  12231. #define BIT_LBDLY_8197F(x) \
  12232. (((x) & BIT_MASK_LBDLY_8197F) << BIT_SHIFT_LBDLY_8197F)
  12233. #define BITS_LBDLY_8197F (BIT_MASK_LBDLY_8197F << BIT_SHIFT_LBDLY_8197F)
  12234. #define BIT_CLEAR_LBDLY_8197F(x) ((x) & (~BITS_LBDLY_8197F))
  12235. #define BIT_GET_LBDLY_8197F(x) \
  12236. (((x) >> BIT_SHIFT_LBDLY_8197F) & BIT_MASK_LBDLY_8197F)
  12237. #define BIT_SET_LBDLY_8197F(x, v) \
  12238. (BIT_CLEAR_LBDLY_8197F(x) | BIT_LBDLY_8197F(v))
  12239. /* 2 REG_RXERR_RPT_8197F (RX ERROR REPORT REGISTER) */
  12240. #define BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8197F 28
  12241. #define BIT_MASK_RXERR_RPT_SEL_V1_3_0_8197F 0xf
  12242. #define BIT_RXERR_RPT_SEL_V1_3_0_8197F(x) \
  12243. (((x) & BIT_MASK_RXERR_RPT_SEL_V1_3_0_8197F) \
  12244. << BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8197F)
  12245. #define BITS_RXERR_RPT_SEL_V1_3_0_8197F \
  12246. (BIT_MASK_RXERR_RPT_SEL_V1_3_0_8197F \
  12247. << BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8197F)
  12248. #define BIT_CLEAR_RXERR_RPT_SEL_V1_3_0_8197F(x) \
  12249. ((x) & (~BITS_RXERR_RPT_SEL_V1_3_0_8197F))
  12250. #define BIT_GET_RXERR_RPT_SEL_V1_3_0_8197F(x) \
  12251. (((x) >> BIT_SHIFT_RXERR_RPT_SEL_V1_3_0_8197F) & \
  12252. BIT_MASK_RXERR_RPT_SEL_V1_3_0_8197F)
  12253. #define BIT_SET_RXERR_RPT_SEL_V1_3_0_8197F(x, v) \
  12254. (BIT_CLEAR_RXERR_RPT_SEL_V1_3_0_8197F(x) | \
  12255. BIT_RXERR_RPT_SEL_V1_3_0_8197F(v))
  12256. #define BIT_RXERR_RPT_RST_8197F BIT(27)
  12257. #define BIT_RXERR_RPT_SEL_V1_4_8197F BIT(26)
  12258. #define BIT_SHIFT_UD_SELECT_BSSID_2_1_8197F 24
  12259. #define BIT_MASK_UD_SELECT_BSSID_2_1_8197F 0x3
  12260. #define BIT_UD_SELECT_BSSID_2_1_8197F(x) \
  12261. (((x) & BIT_MASK_UD_SELECT_BSSID_2_1_8197F) \
  12262. << BIT_SHIFT_UD_SELECT_BSSID_2_1_8197F)
  12263. #define BITS_UD_SELECT_BSSID_2_1_8197F \
  12264. (BIT_MASK_UD_SELECT_BSSID_2_1_8197F \
  12265. << BIT_SHIFT_UD_SELECT_BSSID_2_1_8197F)
  12266. #define BIT_CLEAR_UD_SELECT_BSSID_2_1_8197F(x) \
  12267. ((x) & (~BITS_UD_SELECT_BSSID_2_1_8197F))
  12268. #define BIT_GET_UD_SELECT_BSSID_2_1_8197F(x) \
  12269. (((x) >> BIT_SHIFT_UD_SELECT_BSSID_2_1_8197F) & \
  12270. BIT_MASK_UD_SELECT_BSSID_2_1_8197F)
  12271. #define BIT_SET_UD_SELECT_BSSID_2_1_8197F(x, v) \
  12272. (BIT_CLEAR_UD_SELECT_BSSID_2_1_8197F(x) | \
  12273. BIT_UD_SELECT_BSSID_2_1_8197F(v))
  12274. #define BIT_W1S_8197F BIT(23)
  12275. #define BIT_UD_SELECT_BSSID_0_8197F BIT(22)
  12276. #define BIT_SHIFT_UD_SUB_TYPE_8197F 18
  12277. #define BIT_MASK_UD_SUB_TYPE_8197F 0xf
  12278. #define BIT_UD_SUB_TYPE_8197F(x) \
  12279. (((x) & BIT_MASK_UD_SUB_TYPE_8197F) << BIT_SHIFT_UD_SUB_TYPE_8197F)
  12280. #define BITS_UD_SUB_TYPE_8197F \
  12281. (BIT_MASK_UD_SUB_TYPE_8197F << BIT_SHIFT_UD_SUB_TYPE_8197F)
  12282. #define BIT_CLEAR_UD_SUB_TYPE_8197F(x) ((x) & (~BITS_UD_SUB_TYPE_8197F))
  12283. #define BIT_GET_UD_SUB_TYPE_8197F(x) \
  12284. (((x) >> BIT_SHIFT_UD_SUB_TYPE_8197F) & BIT_MASK_UD_SUB_TYPE_8197F)
  12285. #define BIT_SET_UD_SUB_TYPE_8197F(x, v) \
  12286. (BIT_CLEAR_UD_SUB_TYPE_8197F(x) | BIT_UD_SUB_TYPE_8197F(v))
  12287. #define BIT_SHIFT_UD_TYPE_8197F 16
  12288. #define BIT_MASK_UD_TYPE_8197F 0x3
  12289. #define BIT_UD_TYPE_8197F(x) \
  12290. (((x) & BIT_MASK_UD_TYPE_8197F) << BIT_SHIFT_UD_TYPE_8197F)
  12291. #define BITS_UD_TYPE_8197F (BIT_MASK_UD_TYPE_8197F << BIT_SHIFT_UD_TYPE_8197F)
  12292. #define BIT_CLEAR_UD_TYPE_8197F(x) ((x) & (~BITS_UD_TYPE_8197F))
  12293. #define BIT_GET_UD_TYPE_8197F(x) \
  12294. (((x) >> BIT_SHIFT_UD_TYPE_8197F) & BIT_MASK_UD_TYPE_8197F)
  12295. #define BIT_SET_UD_TYPE_8197F(x, v) \
  12296. (BIT_CLEAR_UD_TYPE_8197F(x) | BIT_UD_TYPE_8197F(v))
  12297. #define BIT_SHIFT_RPT_COUNTER_8197F 0
  12298. #define BIT_MASK_RPT_COUNTER_8197F 0xffff
  12299. #define BIT_RPT_COUNTER_8197F(x) \
  12300. (((x) & BIT_MASK_RPT_COUNTER_8197F) << BIT_SHIFT_RPT_COUNTER_8197F)
  12301. #define BITS_RPT_COUNTER_8197F \
  12302. (BIT_MASK_RPT_COUNTER_8197F << BIT_SHIFT_RPT_COUNTER_8197F)
  12303. #define BIT_CLEAR_RPT_COUNTER_8197F(x) ((x) & (~BITS_RPT_COUNTER_8197F))
  12304. #define BIT_GET_RPT_COUNTER_8197F(x) \
  12305. (((x) >> BIT_SHIFT_RPT_COUNTER_8197F) & BIT_MASK_RPT_COUNTER_8197F)
  12306. #define BIT_SET_RPT_COUNTER_8197F(x, v) \
  12307. (BIT_CLEAR_RPT_COUNTER_8197F(x) | BIT_RPT_COUNTER_8197F(v))
  12308. /* 2 REG_WMAC_TRXPTCL_CTL_8197F (WMAC TX/RX PROTOCOL CONTROL REGISTER) */
  12309. #define BIT_SHIFT_ACKBA_TYPSEL_8197F (60 & CPU_OPT_WIDTH)
  12310. #define BIT_MASK_ACKBA_TYPSEL_8197F 0xf
  12311. #define BIT_ACKBA_TYPSEL_8197F(x) \
  12312. (((x) & BIT_MASK_ACKBA_TYPSEL_8197F) << BIT_SHIFT_ACKBA_TYPSEL_8197F)
  12313. #define BITS_ACKBA_TYPSEL_8197F \
  12314. (BIT_MASK_ACKBA_TYPSEL_8197F << BIT_SHIFT_ACKBA_TYPSEL_8197F)
  12315. #define BIT_CLEAR_ACKBA_TYPSEL_8197F(x) ((x) & (~BITS_ACKBA_TYPSEL_8197F))
  12316. #define BIT_GET_ACKBA_TYPSEL_8197F(x) \
  12317. (((x) >> BIT_SHIFT_ACKBA_TYPSEL_8197F) & BIT_MASK_ACKBA_TYPSEL_8197F)
  12318. #define BIT_SET_ACKBA_TYPSEL_8197F(x, v) \
  12319. (BIT_CLEAR_ACKBA_TYPSEL_8197F(x) | BIT_ACKBA_TYPSEL_8197F(v))
  12320. #define BIT_SHIFT_ACKBA_ACKPCHK_8197F (56 & CPU_OPT_WIDTH)
  12321. #define BIT_MASK_ACKBA_ACKPCHK_8197F 0xf
  12322. #define BIT_ACKBA_ACKPCHK_8197F(x) \
  12323. (((x) & BIT_MASK_ACKBA_ACKPCHK_8197F) << BIT_SHIFT_ACKBA_ACKPCHK_8197F)
  12324. #define BITS_ACKBA_ACKPCHK_8197F \
  12325. (BIT_MASK_ACKBA_ACKPCHK_8197F << BIT_SHIFT_ACKBA_ACKPCHK_8197F)
  12326. #define BIT_CLEAR_ACKBA_ACKPCHK_8197F(x) ((x) & (~BITS_ACKBA_ACKPCHK_8197F))
  12327. #define BIT_GET_ACKBA_ACKPCHK_8197F(x) \
  12328. (((x) >> BIT_SHIFT_ACKBA_ACKPCHK_8197F) & BIT_MASK_ACKBA_ACKPCHK_8197F)
  12329. #define BIT_SET_ACKBA_ACKPCHK_8197F(x, v) \
  12330. (BIT_CLEAR_ACKBA_ACKPCHK_8197F(x) | BIT_ACKBA_ACKPCHK_8197F(v))
  12331. #define BIT_SHIFT_ACKBAR_TYPESEL_8197F (48 & CPU_OPT_WIDTH)
  12332. #define BIT_MASK_ACKBAR_TYPESEL_8197F 0xff
  12333. #define BIT_ACKBAR_TYPESEL_8197F(x) \
  12334. (((x) & BIT_MASK_ACKBAR_TYPESEL_8197F) \
  12335. << BIT_SHIFT_ACKBAR_TYPESEL_8197F)
  12336. #define BITS_ACKBAR_TYPESEL_8197F \
  12337. (BIT_MASK_ACKBAR_TYPESEL_8197F << BIT_SHIFT_ACKBAR_TYPESEL_8197F)
  12338. #define BIT_CLEAR_ACKBAR_TYPESEL_8197F(x) ((x) & (~BITS_ACKBAR_TYPESEL_8197F))
  12339. #define BIT_GET_ACKBAR_TYPESEL_8197F(x) \
  12340. (((x) >> BIT_SHIFT_ACKBAR_TYPESEL_8197F) & \
  12341. BIT_MASK_ACKBAR_TYPESEL_8197F)
  12342. #define BIT_SET_ACKBAR_TYPESEL_8197F(x, v) \
  12343. (BIT_CLEAR_ACKBAR_TYPESEL_8197F(x) | BIT_ACKBAR_TYPESEL_8197F(v))
  12344. #define BIT_SHIFT_ACKBAR_ACKPCHK_8197F (44 & CPU_OPT_WIDTH)
  12345. #define BIT_MASK_ACKBAR_ACKPCHK_8197F 0xf
  12346. #define BIT_ACKBAR_ACKPCHK_8197F(x) \
  12347. (((x) & BIT_MASK_ACKBAR_ACKPCHK_8197F) \
  12348. << BIT_SHIFT_ACKBAR_ACKPCHK_8197F)
  12349. #define BITS_ACKBAR_ACKPCHK_8197F \
  12350. (BIT_MASK_ACKBAR_ACKPCHK_8197F << BIT_SHIFT_ACKBAR_ACKPCHK_8197F)
  12351. #define BIT_CLEAR_ACKBAR_ACKPCHK_8197F(x) ((x) & (~BITS_ACKBAR_ACKPCHK_8197F))
  12352. #define BIT_GET_ACKBAR_ACKPCHK_8197F(x) \
  12353. (((x) >> BIT_SHIFT_ACKBAR_ACKPCHK_8197F) & \
  12354. BIT_MASK_ACKBAR_ACKPCHK_8197F)
  12355. #define BIT_SET_ACKBAR_ACKPCHK_8197F(x, v) \
  12356. (BIT_CLEAR_ACKBAR_ACKPCHK_8197F(x) | BIT_ACKBAR_ACKPCHK_8197F(v))
  12357. #define BIT_RXBA_IGNOREA2_8197F BIT(42)
  12358. #define BIT_EN_SAVE_ALL_TXOPADDR_8197F BIT(41)
  12359. #define BIT_EN_TXCTS_TO_TXOPOWNER_INRXNAV_8197F BIT(40)
  12360. #define BIT_DIS_TXBA_AMPDUFCSERR_8197F BIT(39)
  12361. #define BIT_DIS_TXBA_RXBARINFULL_8197F BIT(38)
  12362. #define BIT_DIS_TXCFE_INFULL_8197F BIT(37)
  12363. #define BIT_DIS_TXCTS_INFULL_8197F BIT(36)
  12364. #define BIT_EN_TXACKBA_IN_TX_RDG_8197F BIT(35)
  12365. #define BIT_EN_TXACKBA_IN_TXOP_8197F BIT(34)
  12366. #define BIT_EN_TXCTS_IN_RXNAV_8197F BIT(33)
  12367. #define BIT_EN_TXCTS_INTXOP_8197F BIT(32)
  12368. #define BIT_BLK_EDCA_BBSLP_8197F BIT(31)
  12369. #define BIT_BLK_EDCA_BBSBY_8197F BIT(30)
  12370. #define BIT_ACKTO_BLOCK_SCH_EN_8197F BIT(27)
  12371. #define BIT_EIFS_BLOCK_SCH_EN_8197F BIT(26)
  12372. #define BIT_PLCPCHK_RST_EIFS_8197F BIT(25)
  12373. #define BIT_CCA_RST_EIFS_8197F BIT(24)
  12374. #define BIT_DIS_UPD_MYRXPKTNAV_8197F BIT(23)
  12375. #define BIT_EARLY_TXBA_8197F BIT(22)
  12376. #define BIT_SHIFT_RESP_CHNBUSY_8197F 20
  12377. #define BIT_MASK_RESP_CHNBUSY_8197F 0x3
  12378. #define BIT_RESP_CHNBUSY_8197F(x) \
  12379. (((x) & BIT_MASK_RESP_CHNBUSY_8197F) << BIT_SHIFT_RESP_CHNBUSY_8197F)
  12380. #define BITS_RESP_CHNBUSY_8197F \
  12381. (BIT_MASK_RESP_CHNBUSY_8197F << BIT_SHIFT_RESP_CHNBUSY_8197F)
  12382. #define BIT_CLEAR_RESP_CHNBUSY_8197F(x) ((x) & (~BITS_RESP_CHNBUSY_8197F))
  12383. #define BIT_GET_RESP_CHNBUSY_8197F(x) \
  12384. (((x) >> BIT_SHIFT_RESP_CHNBUSY_8197F) & BIT_MASK_RESP_CHNBUSY_8197F)
  12385. #define BIT_SET_RESP_CHNBUSY_8197F(x, v) \
  12386. (BIT_CLEAR_RESP_CHNBUSY_8197F(x) | BIT_RESP_CHNBUSY_8197F(v))
  12387. #define BIT_RESP_DCTS_EN_8197F BIT(19)
  12388. #define BIT_RESP_DCFE_EN_8197F BIT(18)
  12389. #define BIT_RESP_SPLCPEN_8197F BIT(17)
  12390. #define BIT_RESP_SGIEN_8197F BIT(16)
  12391. #define BIT_RESP_LDPC_EN_8197F BIT(15)
  12392. #define BIT_DIS_RESP_ACKINCCA_8197F BIT(14)
  12393. #define BIT_DIS_RESP_CTSINCCA_8197F BIT(13)
  12394. #define BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8197F 10
  12395. #define BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8197F 0x7
  12396. #define BIT_R_WMAC_SECOND_CCA_TIMER_8197F(x) \
  12397. (((x) & BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8197F) \
  12398. << BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8197F)
  12399. #define BITS_R_WMAC_SECOND_CCA_TIMER_8197F \
  12400. (BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8197F \
  12401. << BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8197F)
  12402. #define BIT_CLEAR_R_WMAC_SECOND_CCA_TIMER_8197F(x) \
  12403. ((x) & (~BITS_R_WMAC_SECOND_CCA_TIMER_8197F))
  12404. #define BIT_GET_R_WMAC_SECOND_CCA_TIMER_8197F(x) \
  12405. (((x) >> BIT_SHIFT_R_WMAC_SECOND_CCA_TIMER_8197F) & \
  12406. BIT_MASK_R_WMAC_SECOND_CCA_TIMER_8197F)
  12407. #define BIT_SET_R_WMAC_SECOND_CCA_TIMER_8197F(x, v) \
  12408. (BIT_CLEAR_R_WMAC_SECOND_CCA_TIMER_8197F(x) | \
  12409. BIT_R_WMAC_SECOND_CCA_TIMER_8197F(v))
  12410. #define BIT_SHIFT_RFMOD_8197F 7
  12411. #define BIT_MASK_RFMOD_8197F 0x3
  12412. #define BIT_RFMOD_8197F(x) \
  12413. (((x) & BIT_MASK_RFMOD_8197F) << BIT_SHIFT_RFMOD_8197F)
  12414. #define BITS_RFMOD_8197F (BIT_MASK_RFMOD_8197F << BIT_SHIFT_RFMOD_8197F)
  12415. #define BIT_CLEAR_RFMOD_8197F(x) ((x) & (~BITS_RFMOD_8197F))
  12416. #define BIT_GET_RFMOD_8197F(x) \
  12417. (((x) >> BIT_SHIFT_RFMOD_8197F) & BIT_MASK_RFMOD_8197F)
  12418. #define BIT_SET_RFMOD_8197F(x, v) \
  12419. (BIT_CLEAR_RFMOD_8197F(x) | BIT_RFMOD_8197F(v))
  12420. #define BIT_SHIFT_RESP_CTS_DYNBW_SEL_8197F 5
  12421. #define BIT_MASK_RESP_CTS_DYNBW_SEL_8197F 0x3
  12422. #define BIT_RESP_CTS_DYNBW_SEL_8197F(x) \
  12423. (((x) & BIT_MASK_RESP_CTS_DYNBW_SEL_8197F) \
  12424. << BIT_SHIFT_RESP_CTS_DYNBW_SEL_8197F)
  12425. #define BITS_RESP_CTS_DYNBW_SEL_8197F \
  12426. (BIT_MASK_RESP_CTS_DYNBW_SEL_8197F \
  12427. << BIT_SHIFT_RESP_CTS_DYNBW_SEL_8197F)
  12428. #define BIT_CLEAR_RESP_CTS_DYNBW_SEL_8197F(x) \
  12429. ((x) & (~BITS_RESP_CTS_DYNBW_SEL_8197F))
  12430. #define BIT_GET_RESP_CTS_DYNBW_SEL_8197F(x) \
  12431. (((x) >> BIT_SHIFT_RESP_CTS_DYNBW_SEL_8197F) & \
  12432. BIT_MASK_RESP_CTS_DYNBW_SEL_8197F)
  12433. #define BIT_SET_RESP_CTS_DYNBW_SEL_8197F(x, v) \
  12434. (BIT_CLEAR_RESP_CTS_DYNBW_SEL_8197F(x) | \
  12435. BIT_RESP_CTS_DYNBW_SEL_8197F(v))
  12436. #define BIT_DLY_TX_WAIT_RXANTSEL_8197F BIT(4)
  12437. #define BIT_TXRESP_BY_RXANTSEL_8197F BIT(3)
  12438. #define BIT_SHIFT_ORIG_DCTS_CHK_8197F 0
  12439. #define BIT_MASK_ORIG_DCTS_CHK_8197F 0x3
  12440. #define BIT_ORIG_DCTS_CHK_8197F(x) \
  12441. (((x) & BIT_MASK_ORIG_DCTS_CHK_8197F) << BIT_SHIFT_ORIG_DCTS_CHK_8197F)
  12442. #define BITS_ORIG_DCTS_CHK_8197F \
  12443. (BIT_MASK_ORIG_DCTS_CHK_8197F << BIT_SHIFT_ORIG_DCTS_CHK_8197F)
  12444. #define BIT_CLEAR_ORIG_DCTS_CHK_8197F(x) ((x) & (~BITS_ORIG_DCTS_CHK_8197F))
  12445. #define BIT_GET_ORIG_DCTS_CHK_8197F(x) \
  12446. (((x) >> BIT_SHIFT_ORIG_DCTS_CHK_8197F) & BIT_MASK_ORIG_DCTS_CHK_8197F)
  12447. #define BIT_SET_ORIG_DCTS_CHK_8197F(x, v) \
  12448. (BIT_CLEAR_ORIG_DCTS_CHK_8197F(x) | BIT_ORIG_DCTS_CHK_8197F(v))
  12449. /* 2 REG_CAMCMD_8197F (CAM COMMAND REGISTER) */
  12450. #define BIT_SECCAM_POLLING_8197F BIT(31)
  12451. #define BIT_SECCAM_CLR_8197F BIT(30)
  12452. #define BIT_MFBCAM_CLR_8197F BIT(29)
  12453. #define BIT_SECCAM_WE_8197F BIT(16)
  12454. #define BIT_SHIFT_SECCAM_ADDR_V2_8197F 0
  12455. #define BIT_MASK_SECCAM_ADDR_V2_8197F 0x3ff
  12456. #define BIT_SECCAM_ADDR_V2_8197F(x) \
  12457. (((x) & BIT_MASK_SECCAM_ADDR_V2_8197F) \
  12458. << BIT_SHIFT_SECCAM_ADDR_V2_8197F)
  12459. #define BITS_SECCAM_ADDR_V2_8197F \
  12460. (BIT_MASK_SECCAM_ADDR_V2_8197F << BIT_SHIFT_SECCAM_ADDR_V2_8197F)
  12461. #define BIT_CLEAR_SECCAM_ADDR_V2_8197F(x) ((x) & (~BITS_SECCAM_ADDR_V2_8197F))
  12462. #define BIT_GET_SECCAM_ADDR_V2_8197F(x) \
  12463. (((x) >> BIT_SHIFT_SECCAM_ADDR_V2_8197F) & \
  12464. BIT_MASK_SECCAM_ADDR_V2_8197F)
  12465. #define BIT_SET_SECCAM_ADDR_V2_8197F(x, v) \
  12466. (BIT_CLEAR_SECCAM_ADDR_V2_8197F(x) | BIT_SECCAM_ADDR_V2_8197F(v))
  12467. /* 2 REG_CAMWRITE_8197F (CAM WRITE REGISTER) */
  12468. #define BIT_SHIFT_CAMW_DATA_8197F 0
  12469. #define BIT_MASK_CAMW_DATA_8197F 0xffffffffL
  12470. #define BIT_CAMW_DATA_8197F(x) \
  12471. (((x) & BIT_MASK_CAMW_DATA_8197F) << BIT_SHIFT_CAMW_DATA_8197F)
  12472. #define BITS_CAMW_DATA_8197F \
  12473. (BIT_MASK_CAMW_DATA_8197F << BIT_SHIFT_CAMW_DATA_8197F)
  12474. #define BIT_CLEAR_CAMW_DATA_8197F(x) ((x) & (~BITS_CAMW_DATA_8197F))
  12475. #define BIT_GET_CAMW_DATA_8197F(x) \
  12476. (((x) >> BIT_SHIFT_CAMW_DATA_8197F) & BIT_MASK_CAMW_DATA_8197F)
  12477. #define BIT_SET_CAMW_DATA_8197F(x, v) \
  12478. (BIT_CLEAR_CAMW_DATA_8197F(x) | BIT_CAMW_DATA_8197F(v))
  12479. /* 2 REG_CAMREAD_8197F (CAM READ REGISTER) */
  12480. #define BIT_SHIFT_CAMR_DATA_8197F 0
  12481. #define BIT_MASK_CAMR_DATA_8197F 0xffffffffL
  12482. #define BIT_CAMR_DATA_8197F(x) \
  12483. (((x) & BIT_MASK_CAMR_DATA_8197F) << BIT_SHIFT_CAMR_DATA_8197F)
  12484. #define BITS_CAMR_DATA_8197F \
  12485. (BIT_MASK_CAMR_DATA_8197F << BIT_SHIFT_CAMR_DATA_8197F)
  12486. #define BIT_CLEAR_CAMR_DATA_8197F(x) ((x) & (~BITS_CAMR_DATA_8197F))
  12487. #define BIT_GET_CAMR_DATA_8197F(x) \
  12488. (((x) >> BIT_SHIFT_CAMR_DATA_8197F) & BIT_MASK_CAMR_DATA_8197F)
  12489. #define BIT_SET_CAMR_DATA_8197F(x, v) \
  12490. (BIT_CLEAR_CAMR_DATA_8197F(x) | BIT_CAMR_DATA_8197F(v))
  12491. /* 2 REG_CAMDBG_8197F (CAM DEBUG REGISTER) */
  12492. #define BIT_SECCAM_INFO_8197F BIT(31)
  12493. #define BIT_SEC_KEYFOUND_8197F BIT(15)
  12494. #define BIT_SHIFT_CAMDBG_SEC_TYPE_8197F 12
  12495. #define BIT_MASK_CAMDBG_SEC_TYPE_8197F 0x7
  12496. #define BIT_CAMDBG_SEC_TYPE_8197F(x) \
  12497. (((x) & BIT_MASK_CAMDBG_SEC_TYPE_8197F) \
  12498. << BIT_SHIFT_CAMDBG_SEC_TYPE_8197F)
  12499. #define BITS_CAMDBG_SEC_TYPE_8197F \
  12500. (BIT_MASK_CAMDBG_SEC_TYPE_8197F << BIT_SHIFT_CAMDBG_SEC_TYPE_8197F)
  12501. #define BIT_CLEAR_CAMDBG_SEC_TYPE_8197F(x) ((x) & (~BITS_CAMDBG_SEC_TYPE_8197F))
  12502. #define BIT_GET_CAMDBG_SEC_TYPE_8197F(x) \
  12503. (((x) >> BIT_SHIFT_CAMDBG_SEC_TYPE_8197F) & \
  12504. BIT_MASK_CAMDBG_SEC_TYPE_8197F)
  12505. #define BIT_SET_CAMDBG_SEC_TYPE_8197F(x, v) \
  12506. (BIT_CLEAR_CAMDBG_SEC_TYPE_8197F(x) | BIT_CAMDBG_SEC_TYPE_8197F(v))
  12507. #define BIT_CAMDBG_EXT_SEC_TYPE_8197F BIT(11)
  12508. #define BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8197F 5
  12509. #define BIT_MASK_CAMDBG_MIC_KEY_IDX_8197F 0x1f
  12510. #define BIT_CAMDBG_MIC_KEY_IDX_8197F(x) \
  12511. (((x) & BIT_MASK_CAMDBG_MIC_KEY_IDX_8197F) \
  12512. << BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8197F)
  12513. #define BITS_CAMDBG_MIC_KEY_IDX_8197F \
  12514. (BIT_MASK_CAMDBG_MIC_KEY_IDX_8197F \
  12515. << BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8197F)
  12516. #define BIT_CLEAR_CAMDBG_MIC_KEY_IDX_8197F(x) \
  12517. ((x) & (~BITS_CAMDBG_MIC_KEY_IDX_8197F))
  12518. #define BIT_GET_CAMDBG_MIC_KEY_IDX_8197F(x) \
  12519. (((x) >> BIT_SHIFT_CAMDBG_MIC_KEY_IDX_8197F) & \
  12520. BIT_MASK_CAMDBG_MIC_KEY_IDX_8197F)
  12521. #define BIT_SET_CAMDBG_MIC_KEY_IDX_8197F(x, v) \
  12522. (BIT_CLEAR_CAMDBG_MIC_KEY_IDX_8197F(x) | \
  12523. BIT_CAMDBG_MIC_KEY_IDX_8197F(v))
  12524. #define BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8197F 0
  12525. #define BIT_MASK_CAMDBG_SEC_KEY_IDX_8197F 0x1f
  12526. #define BIT_CAMDBG_SEC_KEY_IDX_8197F(x) \
  12527. (((x) & BIT_MASK_CAMDBG_SEC_KEY_IDX_8197F) \
  12528. << BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8197F)
  12529. #define BITS_CAMDBG_SEC_KEY_IDX_8197F \
  12530. (BIT_MASK_CAMDBG_SEC_KEY_IDX_8197F \
  12531. << BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8197F)
  12532. #define BIT_CLEAR_CAMDBG_SEC_KEY_IDX_8197F(x) \
  12533. ((x) & (~BITS_CAMDBG_SEC_KEY_IDX_8197F))
  12534. #define BIT_GET_CAMDBG_SEC_KEY_IDX_8197F(x) \
  12535. (((x) >> BIT_SHIFT_CAMDBG_SEC_KEY_IDX_8197F) & \
  12536. BIT_MASK_CAMDBG_SEC_KEY_IDX_8197F)
  12537. #define BIT_SET_CAMDBG_SEC_KEY_IDX_8197F(x, v) \
  12538. (BIT_CLEAR_CAMDBG_SEC_KEY_IDX_8197F(x) | \
  12539. BIT_CAMDBG_SEC_KEY_IDX_8197F(v))
  12540. /* 2 REG_RXFILTER_ACTION_1_8197F */
  12541. #define BIT_SHIFT_RXFILTER_ACTION_1_8197F 0
  12542. #define BIT_MASK_RXFILTER_ACTION_1_8197F 0xff
  12543. #define BIT_RXFILTER_ACTION_1_8197F(x) \
  12544. (((x) & BIT_MASK_RXFILTER_ACTION_1_8197F) \
  12545. << BIT_SHIFT_RXFILTER_ACTION_1_8197F)
  12546. #define BITS_RXFILTER_ACTION_1_8197F \
  12547. (BIT_MASK_RXFILTER_ACTION_1_8197F << BIT_SHIFT_RXFILTER_ACTION_1_8197F)
  12548. #define BIT_CLEAR_RXFILTER_ACTION_1_8197F(x) \
  12549. ((x) & (~BITS_RXFILTER_ACTION_1_8197F))
  12550. #define BIT_GET_RXFILTER_ACTION_1_8197F(x) \
  12551. (((x) >> BIT_SHIFT_RXFILTER_ACTION_1_8197F) & \
  12552. BIT_MASK_RXFILTER_ACTION_1_8197F)
  12553. #define BIT_SET_RXFILTER_ACTION_1_8197F(x, v) \
  12554. (BIT_CLEAR_RXFILTER_ACTION_1_8197F(x) | BIT_RXFILTER_ACTION_1_8197F(v))
  12555. /* 2 REG_RXFILTER_CATEGORY_1_8197F */
  12556. #define BIT_SHIFT_RXFILTER_CATEGORY_1_8197F 0
  12557. #define BIT_MASK_RXFILTER_CATEGORY_1_8197F 0xff
  12558. #define BIT_RXFILTER_CATEGORY_1_8197F(x) \
  12559. (((x) & BIT_MASK_RXFILTER_CATEGORY_1_8197F) \
  12560. << BIT_SHIFT_RXFILTER_CATEGORY_1_8197F)
  12561. #define BITS_RXFILTER_CATEGORY_1_8197F \
  12562. (BIT_MASK_RXFILTER_CATEGORY_1_8197F \
  12563. << BIT_SHIFT_RXFILTER_CATEGORY_1_8197F)
  12564. #define BIT_CLEAR_RXFILTER_CATEGORY_1_8197F(x) \
  12565. ((x) & (~BITS_RXFILTER_CATEGORY_1_8197F))
  12566. #define BIT_GET_RXFILTER_CATEGORY_1_8197F(x) \
  12567. (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_1_8197F) & \
  12568. BIT_MASK_RXFILTER_CATEGORY_1_8197F)
  12569. #define BIT_SET_RXFILTER_CATEGORY_1_8197F(x, v) \
  12570. (BIT_CLEAR_RXFILTER_CATEGORY_1_8197F(x) | \
  12571. BIT_RXFILTER_CATEGORY_1_8197F(v))
  12572. /* 2 REG_SECCFG_8197F (SECURITY CONFIGURATION REGISTER) */
  12573. #define BIT_DIS_GCLK_WAPI_8197F BIT(15)
  12574. #define BIT_DIS_GCLK_AES_8197F BIT(14)
  12575. #define BIT_DIS_GCLK_TKIP_8197F BIT(13)
  12576. #define BIT_AES_SEL_QC_1_8197F BIT(12)
  12577. #define BIT_AES_SEL_QC_0_8197F BIT(11)
  12578. #define BIT_WMAC_CKECK_BMC_8197F BIT(9)
  12579. #define BIT_CHK_KEYID_8197F BIT(8)
  12580. #define BIT_RXBCUSEDK_8197F BIT(7)
  12581. #define BIT_TXBCUSEDK_8197F BIT(6)
  12582. #define BIT_NOSKMC_8197F BIT(5)
  12583. #define BIT_SKBYA2_8197F BIT(4)
  12584. #define BIT_RXDEC_8197F BIT(3)
  12585. #define BIT_TXENC_8197F BIT(2)
  12586. #define BIT_RXUHUSEDK_8197F BIT(1)
  12587. #define BIT_TXUHUSEDK_8197F BIT(0)
  12588. /* 2 REG_RXFILTER_ACTION_3_8197F */
  12589. #define BIT_SHIFT_RXFILTER_ACTION_3_8197F 0
  12590. #define BIT_MASK_RXFILTER_ACTION_3_8197F 0xff
  12591. #define BIT_RXFILTER_ACTION_3_8197F(x) \
  12592. (((x) & BIT_MASK_RXFILTER_ACTION_3_8197F) \
  12593. << BIT_SHIFT_RXFILTER_ACTION_3_8197F)
  12594. #define BITS_RXFILTER_ACTION_3_8197F \
  12595. (BIT_MASK_RXFILTER_ACTION_3_8197F << BIT_SHIFT_RXFILTER_ACTION_3_8197F)
  12596. #define BIT_CLEAR_RXFILTER_ACTION_3_8197F(x) \
  12597. ((x) & (~BITS_RXFILTER_ACTION_3_8197F))
  12598. #define BIT_GET_RXFILTER_ACTION_3_8197F(x) \
  12599. (((x) >> BIT_SHIFT_RXFILTER_ACTION_3_8197F) & \
  12600. BIT_MASK_RXFILTER_ACTION_3_8197F)
  12601. #define BIT_SET_RXFILTER_ACTION_3_8197F(x, v) \
  12602. (BIT_CLEAR_RXFILTER_ACTION_3_8197F(x) | BIT_RXFILTER_ACTION_3_8197F(v))
  12603. /* 2 REG_RXFILTER_CATEGORY_3_8197F */
  12604. #define BIT_SHIFT_RXFILTER_CATEGORY_3_8197F 0
  12605. #define BIT_MASK_RXFILTER_CATEGORY_3_8197F 0xff
  12606. #define BIT_RXFILTER_CATEGORY_3_8197F(x) \
  12607. (((x) & BIT_MASK_RXFILTER_CATEGORY_3_8197F) \
  12608. << BIT_SHIFT_RXFILTER_CATEGORY_3_8197F)
  12609. #define BITS_RXFILTER_CATEGORY_3_8197F \
  12610. (BIT_MASK_RXFILTER_CATEGORY_3_8197F \
  12611. << BIT_SHIFT_RXFILTER_CATEGORY_3_8197F)
  12612. #define BIT_CLEAR_RXFILTER_CATEGORY_3_8197F(x) \
  12613. ((x) & (~BITS_RXFILTER_CATEGORY_3_8197F))
  12614. #define BIT_GET_RXFILTER_CATEGORY_3_8197F(x) \
  12615. (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_3_8197F) & \
  12616. BIT_MASK_RXFILTER_CATEGORY_3_8197F)
  12617. #define BIT_SET_RXFILTER_CATEGORY_3_8197F(x, v) \
  12618. (BIT_CLEAR_RXFILTER_CATEGORY_3_8197F(x) | \
  12619. BIT_RXFILTER_CATEGORY_3_8197F(v))
  12620. /* 2 REG_RXFILTER_ACTION_2_8197F */
  12621. #define BIT_SHIFT_RXFILTER_ACTION_2_8197F 0
  12622. #define BIT_MASK_RXFILTER_ACTION_2_8197F 0xff
  12623. #define BIT_RXFILTER_ACTION_2_8197F(x) \
  12624. (((x) & BIT_MASK_RXFILTER_ACTION_2_8197F) \
  12625. << BIT_SHIFT_RXFILTER_ACTION_2_8197F)
  12626. #define BITS_RXFILTER_ACTION_2_8197F \
  12627. (BIT_MASK_RXFILTER_ACTION_2_8197F << BIT_SHIFT_RXFILTER_ACTION_2_8197F)
  12628. #define BIT_CLEAR_RXFILTER_ACTION_2_8197F(x) \
  12629. ((x) & (~BITS_RXFILTER_ACTION_2_8197F))
  12630. #define BIT_GET_RXFILTER_ACTION_2_8197F(x) \
  12631. (((x) >> BIT_SHIFT_RXFILTER_ACTION_2_8197F) & \
  12632. BIT_MASK_RXFILTER_ACTION_2_8197F)
  12633. #define BIT_SET_RXFILTER_ACTION_2_8197F(x, v) \
  12634. (BIT_CLEAR_RXFILTER_ACTION_2_8197F(x) | BIT_RXFILTER_ACTION_2_8197F(v))
  12635. /* 2 REG_RXFILTER_CATEGORY_2_8197F */
  12636. #define BIT_SHIFT_RXFILTER_CATEGORY_2_8197F 0
  12637. #define BIT_MASK_RXFILTER_CATEGORY_2_8197F 0xff
  12638. #define BIT_RXFILTER_CATEGORY_2_8197F(x) \
  12639. (((x) & BIT_MASK_RXFILTER_CATEGORY_2_8197F) \
  12640. << BIT_SHIFT_RXFILTER_CATEGORY_2_8197F)
  12641. #define BITS_RXFILTER_CATEGORY_2_8197F \
  12642. (BIT_MASK_RXFILTER_CATEGORY_2_8197F \
  12643. << BIT_SHIFT_RXFILTER_CATEGORY_2_8197F)
  12644. #define BIT_CLEAR_RXFILTER_CATEGORY_2_8197F(x) \
  12645. ((x) & (~BITS_RXFILTER_CATEGORY_2_8197F))
  12646. #define BIT_GET_RXFILTER_CATEGORY_2_8197F(x) \
  12647. (((x) >> BIT_SHIFT_RXFILTER_CATEGORY_2_8197F) & \
  12648. BIT_MASK_RXFILTER_CATEGORY_2_8197F)
  12649. #define BIT_SET_RXFILTER_CATEGORY_2_8197F(x, v) \
  12650. (BIT_CLEAR_RXFILTER_CATEGORY_2_8197F(x) | \
  12651. BIT_RXFILTER_CATEGORY_2_8197F(v))
  12652. /* 2 REG_RXFLTMAP4_8197F (RX FILTER MAP GROUP 4) */
  12653. #define BIT_CTRLFLT15EN_FW_8197F BIT(15)
  12654. #define BIT_CTRLFLT14EN_FW_8197F BIT(14)
  12655. #define BIT_CTRLFLT13EN_FW_8197F BIT(13)
  12656. #define BIT_CTRLFLT12EN_FW_8197F BIT(12)
  12657. #define BIT_CTRLFLT11EN_FW_8197F BIT(11)
  12658. #define BIT_CTRLFLT10EN_FW_8197F BIT(10)
  12659. #define BIT_CTRLFLT9EN_FW_8197F BIT(9)
  12660. #define BIT_CTRLFLT8EN_FW_8197F BIT(8)
  12661. #define BIT_CTRLFLT7EN_FW_8197F BIT(7)
  12662. #define BIT_CTRLFLT6EN_FW_8197F BIT(6)
  12663. #define BIT_CTRLFLT5EN_FW_8197F BIT(5)
  12664. #define BIT_CTRLFLT4EN_FW_8197F BIT(4)
  12665. #define BIT_CTRLFLT3EN_FW_8197F BIT(3)
  12666. #define BIT_CTRLFLT2EN_FW_8197F BIT(2)
  12667. #define BIT_CTRLFLT1EN_FW_8197F BIT(1)
  12668. #define BIT_CTRLFLT0EN_FW_8197F BIT(0)
  12669. /* 2 REG_RXFLTMAP3_8197F (RX FILTER MAP GROUP 3) */
  12670. #define BIT_MGTFLT15EN_FW_8197F BIT(15)
  12671. #define BIT_MGTFLT14EN_FW_8197F BIT(14)
  12672. #define BIT_MGTFLT13EN_FW_8197F BIT(13)
  12673. #define BIT_MGTFLT12EN_FW_8197F BIT(12)
  12674. #define BIT_MGTFLT11EN_FW_8197F BIT(11)
  12675. #define BIT_MGTFLT10EN_FW_8197F BIT(10)
  12676. #define BIT_MGTFLT9EN_FW_8197F BIT(9)
  12677. #define BIT_MGTFLT8EN_FW_8197F BIT(8)
  12678. #define BIT_MGTFLT7EN_FW_8197F BIT(7)
  12679. #define BIT_MGTFLT6EN_FW_8197F BIT(6)
  12680. #define BIT_MGTFLT5EN_FW_8197F BIT(5)
  12681. #define BIT_MGTFLT4EN_FW_8197F BIT(4)
  12682. #define BIT_MGTFLT3EN_FW_8197F BIT(3)
  12683. #define BIT_MGTFLT2EN_FW_8197F BIT(2)
  12684. #define BIT_MGTFLT1EN_FW_8197F BIT(1)
  12685. #define BIT_MGTFLT0EN_FW_8197F BIT(0)
  12686. /* 2 REG_RXFLTMAP6_8197F (RX FILTER MAP GROUP 3) */
  12687. #define BIT_ACTIONFLT15EN_FW_8197F BIT(15)
  12688. #define BIT_ACTIONFLT14EN_FW_8197F BIT(14)
  12689. #define BIT_ACTIONFLT13EN_FW_8197F BIT(13)
  12690. #define BIT_ACTIONFLT12EN_FW_8197F BIT(12)
  12691. #define BIT_ACTIONFLT11EN_FW_8197F BIT(11)
  12692. #define BIT_ACTIONFLT10EN_FW_8197F BIT(10)
  12693. #define BIT_ACTIONFLT9EN_FW_8197F BIT(9)
  12694. #define BIT_ACTIONFLT8EN_FW_8197F BIT(8)
  12695. #define BIT_ACTIONFLT7EN_FW_8197F BIT(7)
  12696. #define BIT_ACTIONFLT6EN_FW_8197F BIT(6)
  12697. #define BIT_ACTIONFLT5EN_FW_8197F BIT(5)
  12698. #define BIT_ACTIONFLT4EN_FW_8197F BIT(4)
  12699. #define BIT_ACTIONFLT3EN_FW_8197F BIT(3)
  12700. #define BIT_ACTIONFLT2EN_FW_8197F BIT(2)
  12701. #define BIT_ACTIONFLT1EN_FW_8197F BIT(1)
  12702. #define BIT_ACTIONFLT0EN_FW_8197F BIT(0)
  12703. /* 2 REG_RXFLTMAP5_8197F (RX FILTER MAP GROUP 3) */
  12704. #define BIT_DATAFLT15EN_FW_8197F BIT(15)
  12705. #define BIT_DATAFLT14EN_FW_8197F BIT(14)
  12706. #define BIT_DATAFLT13EN_FW_8197F BIT(13)
  12707. #define BIT_DATAFLT12EN_FW_8197F BIT(12)
  12708. #define BIT_DATAFLT11EN_FW_8197F BIT(11)
  12709. #define BIT_DATAFLT10EN_FW_8197F BIT(10)
  12710. #define BIT_DATAFLT9EN_FW_8197F BIT(9)
  12711. #define BIT_DATAFLT8EN_FW_8197F BIT(8)
  12712. #define BIT_DATAFLT7EN_FW_8197F BIT(7)
  12713. #define BIT_DATAFLT6EN_FW_8197F BIT(6)
  12714. #define BIT_DATAFLT5EN_FW_8197F BIT(5)
  12715. #define BIT_DATAFLT4EN_FW_8197F BIT(4)
  12716. #define BIT_DATAFLT3EN_FW_8197F BIT(3)
  12717. #define BIT_DATAFLT2EN_FW_8197F BIT(2)
  12718. #define BIT_DATAFLT1EN_FW_8197F BIT(1)
  12719. #define BIT_DATAFLT0EN_FW_8197F BIT(0)
  12720. /* 2 REG_WMMPS_UAPSD_TID_8197F (WMM POWER SAVE UAPSD TID REGISTER) */
  12721. #define BIT_WMMPS_UAPSD_TID7_8197F BIT(7)
  12722. #define BIT_WMMPS_UAPSD_TID6_8197F BIT(6)
  12723. #define BIT_WMMPS_UAPSD_TID5_8197F BIT(5)
  12724. #define BIT_WMMPS_UAPSD_TID4_8197F BIT(4)
  12725. #define BIT_WMMPS_UAPSD_TID3_8197F BIT(3)
  12726. #define BIT_WMMPS_UAPSD_TID2_8197F BIT(2)
  12727. #define BIT_WMMPS_UAPSD_TID1_8197F BIT(1)
  12728. #define BIT_WMMPS_UAPSD_TID0_8197F BIT(0)
  12729. /* 2 REG_PS_RX_INFO_8197F (POWER SAVE RX INFORMATION REGISTER) */
  12730. #define BIT_SHIFT_PORTSEL__PS_RX_INFO_8197F 5
  12731. #define BIT_MASK_PORTSEL__PS_RX_INFO_8197F 0x7
  12732. #define BIT_PORTSEL__PS_RX_INFO_8197F(x) \
  12733. (((x) & BIT_MASK_PORTSEL__PS_RX_INFO_8197F) \
  12734. << BIT_SHIFT_PORTSEL__PS_RX_INFO_8197F)
  12735. #define BITS_PORTSEL__PS_RX_INFO_8197F \
  12736. (BIT_MASK_PORTSEL__PS_RX_INFO_8197F \
  12737. << BIT_SHIFT_PORTSEL__PS_RX_INFO_8197F)
  12738. #define BIT_CLEAR_PORTSEL__PS_RX_INFO_8197F(x) \
  12739. ((x) & (~BITS_PORTSEL__PS_RX_INFO_8197F))
  12740. #define BIT_GET_PORTSEL__PS_RX_INFO_8197F(x) \
  12741. (((x) >> BIT_SHIFT_PORTSEL__PS_RX_INFO_8197F) & \
  12742. BIT_MASK_PORTSEL__PS_RX_INFO_8197F)
  12743. #define BIT_SET_PORTSEL__PS_RX_INFO_8197F(x, v) \
  12744. (BIT_CLEAR_PORTSEL__PS_RX_INFO_8197F(x) | \
  12745. BIT_PORTSEL__PS_RX_INFO_8197F(v))
  12746. #define BIT_RXCTRLIN0_8197F BIT(4)
  12747. #define BIT_RXMGTIN0_8197F BIT(3)
  12748. #define BIT_RXDATAIN2_8197F BIT(2)
  12749. #define BIT_RXDATAIN1_8197F BIT(1)
  12750. #define BIT_RXDATAIN0_8197F BIT(0)
  12751. /* 2 REG_NOT_VALID_8197F */
  12752. #define BIT_CHK_TSF_TA_8197F BIT(2)
  12753. #define BIT_CHK_TSF_CBSSID_8197F BIT(1)
  12754. #define BIT_CHK_TSF_EN_8197F BIT(0)
  12755. /* 2 REG_WOW_CTRL_8197F (WAKE ON WLAN CONTROL REGISTER) */
  12756. #define BIT_SHIFT_PSF_BSSIDSEL_B2B1_8197F 6
  12757. #define BIT_MASK_PSF_BSSIDSEL_B2B1_8197F 0x3
  12758. #define BIT_PSF_BSSIDSEL_B2B1_8197F(x) \
  12759. (((x) & BIT_MASK_PSF_BSSIDSEL_B2B1_8197F) \
  12760. << BIT_SHIFT_PSF_BSSIDSEL_B2B1_8197F)
  12761. #define BITS_PSF_BSSIDSEL_B2B1_8197F \
  12762. (BIT_MASK_PSF_BSSIDSEL_B2B1_8197F << BIT_SHIFT_PSF_BSSIDSEL_B2B1_8197F)
  12763. #define BIT_CLEAR_PSF_BSSIDSEL_B2B1_8197F(x) \
  12764. ((x) & (~BITS_PSF_BSSIDSEL_B2B1_8197F))
  12765. #define BIT_GET_PSF_BSSIDSEL_B2B1_8197F(x) \
  12766. (((x) >> BIT_SHIFT_PSF_BSSIDSEL_B2B1_8197F) & \
  12767. BIT_MASK_PSF_BSSIDSEL_B2B1_8197F)
  12768. #define BIT_SET_PSF_BSSIDSEL_B2B1_8197F(x, v) \
  12769. (BIT_CLEAR_PSF_BSSIDSEL_B2B1_8197F(x) | BIT_PSF_BSSIDSEL_B2B1_8197F(v))
  12770. #define BIT_WOWHCI_8197F BIT(5)
  12771. #define BIT_PSF_BSSIDSEL_B0_8197F BIT(4)
  12772. #define BIT_UWF_8197F BIT(3)
  12773. #define BIT_MAGIC_8197F BIT(2)
  12774. #define BIT_WOWEN_8197F BIT(1)
  12775. #define BIT_FORCE_WAKEUP_8197F BIT(0)
  12776. /* 2 REG_LPNAV_CTRL_8197F (LOW POWER NAV CONTROL REGISTER) */
  12777. #define BIT_LPNAV_EN_8197F BIT(31)
  12778. #define BIT_SHIFT_LPNAV_EARLY_8197F 16
  12779. #define BIT_MASK_LPNAV_EARLY_8197F 0x7fff
  12780. #define BIT_LPNAV_EARLY_8197F(x) \
  12781. (((x) & BIT_MASK_LPNAV_EARLY_8197F) << BIT_SHIFT_LPNAV_EARLY_8197F)
  12782. #define BITS_LPNAV_EARLY_8197F \
  12783. (BIT_MASK_LPNAV_EARLY_8197F << BIT_SHIFT_LPNAV_EARLY_8197F)
  12784. #define BIT_CLEAR_LPNAV_EARLY_8197F(x) ((x) & (~BITS_LPNAV_EARLY_8197F))
  12785. #define BIT_GET_LPNAV_EARLY_8197F(x) \
  12786. (((x) >> BIT_SHIFT_LPNAV_EARLY_8197F) & BIT_MASK_LPNAV_EARLY_8197F)
  12787. #define BIT_SET_LPNAV_EARLY_8197F(x, v) \
  12788. (BIT_CLEAR_LPNAV_EARLY_8197F(x) | BIT_LPNAV_EARLY_8197F(v))
  12789. #define BIT_SHIFT_LPNAV_TH_8197F 0
  12790. #define BIT_MASK_LPNAV_TH_8197F 0xffff
  12791. #define BIT_LPNAV_TH_8197F(x) \
  12792. (((x) & BIT_MASK_LPNAV_TH_8197F) << BIT_SHIFT_LPNAV_TH_8197F)
  12793. #define BITS_LPNAV_TH_8197F \
  12794. (BIT_MASK_LPNAV_TH_8197F << BIT_SHIFT_LPNAV_TH_8197F)
  12795. #define BIT_CLEAR_LPNAV_TH_8197F(x) ((x) & (~BITS_LPNAV_TH_8197F))
  12796. #define BIT_GET_LPNAV_TH_8197F(x) \
  12797. (((x) >> BIT_SHIFT_LPNAV_TH_8197F) & BIT_MASK_LPNAV_TH_8197F)
  12798. #define BIT_SET_LPNAV_TH_8197F(x, v) \
  12799. (BIT_CLEAR_LPNAV_TH_8197F(x) | BIT_LPNAV_TH_8197F(v))
  12800. /* 2 REG_WKFMCAM_CMD_8197F (WAKEUP FRAME CAM COMMAND REGISTER) */
  12801. #define BIT_WKFCAM_POLLING_V1_8197F BIT(31)
  12802. #define BIT_WKFCAM_CLR_V1_8197F BIT(30)
  12803. #define BIT_WKFCAM_WE_8197F BIT(16)
  12804. #define BIT_SHIFT_WKFCAM_ADDR_V2_8197F 8
  12805. #define BIT_MASK_WKFCAM_ADDR_V2_8197F 0xff
  12806. #define BIT_WKFCAM_ADDR_V2_8197F(x) \
  12807. (((x) & BIT_MASK_WKFCAM_ADDR_V2_8197F) \
  12808. << BIT_SHIFT_WKFCAM_ADDR_V2_8197F)
  12809. #define BITS_WKFCAM_ADDR_V2_8197F \
  12810. (BIT_MASK_WKFCAM_ADDR_V2_8197F << BIT_SHIFT_WKFCAM_ADDR_V2_8197F)
  12811. #define BIT_CLEAR_WKFCAM_ADDR_V2_8197F(x) ((x) & (~BITS_WKFCAM_ADDR_V2_8197F))
  12812. #define BIT_GET_WKFCAM_ADDR_V2_8197F(x) \
  12813. (((x) >> BIT_SHIFT_WKFCAM_ADDR_V2_8197F) & \
  12814. BIT_MASK_WKFCAM_ADDR_V2_8197F)
  12815. #define BIT_SET_WKFCAM_ADDR_V2_8197F(x, v) \
  12816. (BIT_CLEAR_WKFCAM_ADDR_V2_8197F(x) | BIT_WKFCAM_ADDR_V2_8197F(v))
  12817. #define BIT_SHIFT_WKFCAM_CAM_NUM_V1_8197F 0
  12818. #define BIT_MASK_WKFCAM_CAM_NUM_V1_8197F 0xff
  12819. #define BIT_WKFCAM_CAM_NUM_V1_8197F(x) \
  12820. (((x) & BIT_MASK_WKFCAM_CAM_NUM_V1_8197F) \
  12821. << BIT_SHIFT_WKFCAM_CAM_NUM_V1_8197F)
  12822. #define BITS_WKFCAM_CAM_NUM_V1_8197F \
  12823. (BIT_MASK_WKFCAM_CAM_NUM_V1_8197F << BIT_SHIFT_WKFCAM_CAM_NUM_V1_8197F)
  12824. #define BIT_CLEAR_WKFCAM_CAM_NUM_V1_8197F(x) \
  12825. ((x) & (~BITS_WKFCAM_CAM_NUM_V1_8197F))
  12826. #define BIT_GET_WKFCAM_CAM_NUM_V1_8197F(x) \
  12827. (((x) >> BIT_SHIFT_WKFCAM_CAM_NUM_V1_8197F) & \
  12828. BIT_MASK_WKFCAM_CAM_NUM_V1_8197F)
  12829. #define BIT_SET_WKFCAM_CAM_NUM_V1_8197F(x, v) \
  12830. (BIT_CLEAR_WKFCAM_CAM_NUM_V1_8197F(x) | BIT_WKFCAM_CAM_NUM_V1_8197F(v))
  12831. /* 2 REG_WKFMCAM_RWD_8197F (WAKEUP FRAME READ/WRITE DATA) */
  12832. #define BIT_SHIFT_WKFMCAM_RWD_8197F 0
  12833. #define BIT_MASK_WKFMCAM_RWD_8197F 0xffffffffL
  12834. #define BIT_WKFMCAM_RWD_8197F(x) \
  12835. (((x) & BIT_MASK_WKFMCAM_RWD_8197F) << BIT_SHIFT_WKFMCAM_RWD_8197F)
  12836. #define BITS_WKFMCAM_RWD_8197F \
  12837. (BIT_MASK_WKFMCAM_RWD_8197F << BIT_SHIFT_WKFMCAM_RWD_8197F)
  12838. #define BIT_CLEAR_WKFMCAM_RWD_8197F(x) ((x) & (~BITS_WKFMCAM_RWD_8197F))
  12839. #define BIT_GET_WKFMCAM_RWD_8197F(x) \
  12840. (((x) >> BIT_SHIFT_WKFMCAM_RWD_8197F) & BIT_MASK_WKFMCAM_RWD_8197F)
  12841. #define BIT_SET_WKFMCAM_RWD_8197F(x, v) \
  12842. (BIT_CLEAR_WKFMCAM_RWD_8197F(x) | BIT_WKFMCAM_RWD_8197F(v))
  12843. /* 2 REG_RXFLTMAP1_8197F (RX FILTER MAP GROUP 1) */
  12844. #define BIT_CTRLFLT15EN_8197F BIT(15)
  12845. #define BIT_CTRLFLT14EN_8197F BIT(14)
  12846. #define BIT_CTRLFLT13EN_8197F BIT(13)
  12847. #define BIT_CTRLFLT12EN_8197F BIT(12)
  12848. #define BIT_CTRLFLT11EN_8197F BIT(11)
  12849. #define BIT_CTRLFLT10EN_8197F BIT(10)
  12850. #define BIT_CTRLFLT9EN_8197F BIT(9)
  12851. #define BIT_CTRLFLT8EN_8197F BIT(8)
  12852. #define BIT_CTRLFLT7EN_8197F BIT(7)
  12853. #define BIT_CTRLFLT6EN_8197F BIT(6)
  12854. #define BIT_CTRLFLT5EN_8197F BIT(5)
  12855. #define BIT_CTRLFLT4EN_8197F BIT(4)
  12856. #define BIT_CTRLFLT3EN_8197F BIT(3)
  12857. #define BIT_CTRLFLT2EN_8197F BIT(2)
  12858. #define BIT_CTRLFLT1EN_8197F BIT(1)
  12859. #define BIT_CTRLFLT0EN_8197F BIT(0)
  12860. /* 2 REG_RXFLTMAP0_8197F (RX FILTER MAP GROUP 0) */
  12861. #define BIT_MGTFLT15EN_8197F BIT(15)
  12862. #define BIT_MGTFLT14EN_8197F BIT(14)
  12863. #define BIT_MGTFLT13EN_8197F BIT(13)
  12864. #define BIT_MGTFLT12EN_8197F BIT(12)
  12865. #define BIT_MGTFLT11EN_8197F BIT(11)
  12866. #define BIT_MGTFLT10EN_8197F BIT(10)
  12867. #define BIT_MGTFLT9EN_8197F BIT(9)
  12868. #define BIT_MGTFLT8EN_8197F BIT(8)
  12869. #define BIT_MGTFLT7EN_8197F BIT(7)
  12870. #define BIT_MGTFLT6EN_8197F BIT(6)
  12871. #define BIT_MGTFLT5EN_8197F BIT(5)
  12872. #define BIT_MGTFLT4EN_8197F BIT(4)
  12873. #define BIT_MGTFLT3EN_8197F BIT(3)
  12874. #define BIT_MGTFLT2EN_8197F BIT(2)
  12875. #define BIT_MGTFLT1EN_8197F BIT(1)
  12876. #define BIT_MGTFLT0EN_8197F BIT(0)
  12877. /* 2 REG_NOT_VALID_8197F */
  12878. /* 2 REG_RXFLTMAP_8197F (RX FILTER MAP GROUP 2) */
  12879. #define BIT_DATAFLT15EN_8197F BIT(15)
  12880. #define BIT_DATAFLT14EN_8197F BIT(14)
  12881. #define BIT_DATAFLT13EN_8197F BIT(13)
  12882. #define BIT_DATAFLT12EN_8197F BIT(12)
  12883. #define BIT_DATAFLT11EN_8197F BIT(11)
  12884. #define BIT_DATAFLT10EN_8197F BIT(10)
  12885. #define BIT_DATAFLT9EN_8197F BIT(9)
  12886. #define BIT_DATAFLT8EN_8197F BIT(8)
  12887. #define BIT_DATAFLT7EN_8197F BIT(7)
  12888. #define BIT_DATAFLT6EN_8197F BIT(6)
  12889. #define BIT_DATAFLT5EN_8197F BIT(5)
  12890. #define BIT_DATAFLT4EN_8197F BIT(4)
  12891. #define BIT_DATAFLT3EN_8197F BIT(3)
  12892. #define BIT_DATAFLT2EN_8197F BIT(2)
  12893. #define BIT_DATAFLT1EN_8197F BIT(1)
  12894. #define BIT_DATAFLT0EN_8197F BIT(0)
  12895. /* 2 REG_BCN_PSR_RPT_8197F (BEACON PARSER REPORT REGISTER) */
  12896. #define BIT_SHIFT_DTIM_CNT_8197F 24
  12897. #define BIT_MASK_DTIM_CNT_8197F 0xff
  12898. #define BIT_DTIM_CNT_8197F(x) \
  12899. (((x) & BIT_MASK_DTIM_CNT_8197F) << BIT_SHIFT_DTIM_CNT_8197F)
  12900. #define BITS_DTIM_CNT_8197F \
  12901. (BIT_MASK_DTIM_CNT_8197F << BIT_SHIFT_DTIM_CNT_8197F)
  12902. #define BIT_CLEAR_DTIM_CNT_8197F(x) ((x) & (~BITS_DTIM_CNT_8197F))
  12903. #define BIT_GET_DTIM_CNT_8197F(x) \
  12904. (((x) >> BIT_SHIFT_DTIM_CNT_8197F) & BIT_MASK_DTIM_CNT_8197F)
  12905. #define BIT_SET_DTIM_CNT_8197F(x, v) \
  12906. (BIT_CLEAR_DTIM_CNT_8197F(x) | BIT_DTIM_CNT_8197F(v))
  12907. #define BIT_SHIFT_DTIM_PERIOD_8197F 16
  12908. #define BIT_MASK_DTIM_PERIOD_8197F 0xff
  12909. #define BIT_DTIM_PERIOD_8197F(x) \
  12910. (((x) & BIT_MASK_DTIM_PERIOD_8197F) << BIT_SHIFT_DTIM_PERIOD_8197F)
  12911. #define BITS_DTIM_PERIOD_8197F \
  12912. (BIT_MASK_DTIM_PERIOD_8197F << BIT_SHIFT_DTIM_PERIOD_8197F)
  12913. #define BIT_CLEAR_DTIM_PERIOD_8197F(x) ((x) & (~BITS_DTIM_PERIOD_8197F))
  12914. #define BIT_GET_DTIM_PERIOD_8197F(x) \
  12915. (((x) >> BIT_SHIFT_DTIM_PERIOD_8197F) & BIT_MASK_DTIM_PERIOD_8197F)
  12916. #define BIT_SET_DTIM_PERIOD_8197F(x, v) \
  12917. (BIT_CLEAR_DTIM_PERIOD_8197F(x) | BIT_DTIM_PERIOD_8197F(v))
  12918. #define BIT_DTIM_8197F BIT(15)
  12919. #define BIT_TIM_8197F BIT(14)
  12920. #define BIT_SHIFT_PS_AID_0_8197F 0
  12921. #define BIT_MASK_PS_AID_0_8197F 0x7ff
  12922. #define BIT_PS_AID_0_8197F(x) \
  12923. (((x) & BIT_MASK_PS_AID_0_8197F) << BIT_SHIFT_PS_AID_0_8197F)
  12924. #define BITS_PS_AID_0_8197F \
  12925. (BIT_MASK_PS_AID_0_8197F << BIT_SHIFT_PS_AID_0_8197F)
  12926. #define BIT_CLEAR_PS_AID_0_8197F(x) ((x) & (~BITS_PS_AID_0_8197F))
  12927. #define BIT_GET_PS_AID_0_8197F(x) \
  12928. (((x) >> BIT_SHIFT_PS_AID_0_8197F) & BIT_MASK_PS_AID_0_8197F)
  12929. #define BIT_SET_PS_AID_0_8197F(x, v) \
  12930. (BIT_CLEAR_PS_AID_0_8197F(x) | BIT_PS_AID_0_8197F(v))
  12931. /* 2 REG_NOT_VALID_8197F */
  12932. #define BIT_FLC_RPCT_V1_8197F BIT(7)
  12933. #define BIT_MODE_8197F BIT(6)
  12934. #define BIT_SHIFT_TRPCD_8197F 0
  12935. #define BIT_MASK_TRPCD_8197F 0x3f
  12936. #define BIT_TRPCD_8197F(x) \
  12937. (((x) & BIT_MASK_TRPCD_8197F) << BIT_SHIFT_TRPCD_8197F)
  12938. #define BITS_TRPCD_8197F (BIT_MASK_TRPCD_8197F << BIT_SHIFT_TRPCD_8197F)
  12939. #define BIT_CLEAR_TRPCD_8197F(x) ((x) & (~BITS_TRPCD_8197F))
  12940. #define BIT_GET_TRPCD_8197F(x) \
  12941. (((x) >> BIT_SHIFT_TRPCD_8197F) & BIT_MASK_TRPCD_8197F)
  12942. #define BIT_SET_TRPCD_8197F(x, v) \
  12943. (BIT_CLEAR_TRPCD_8197F(x) | BIT_TRPCD_8197F(v))
  12944. /* 2 REG_NOT_VALID_8197F */
  12945. #define BIT_CMF_8197F BIT(2)
  12946. #define BIT_CCF_8197F BIT(1)
  12947. #define BIT_CDF_8197F BIT(0)
  12948. /* 2 REG_NOT_VALID_8197F */
  12949. #define BIT_SHIFT_FLC_RPCT_8197F 0
  12950. #define BIT_MASK_FLC_RPCT_8197F 0xff
  12951. #define BIT_FLC_RPCT_8197F(x) \
  12952. (((x) & BIT_MASK_FLC_RPCT_8197F) << BIT_SHIFT_FLC_RPCT_8197F)
  12953. #define BITS_FLC_RPCT_8197F \
  12954. (BIT_MASK_FLC_RPCT_8197F << BIT_SHIFT_FLC_RPCT_8197F)
  12955. #define BIT_CLEAR_FLC_RPCT_8197F(x) ((x) & (~BITS_FLC_RPCT_8197F))
  12956. #define BIT_GET_FLC_RPCT_8197F(x) \
  12957. (((x) >> BIT_SHIFT_FLC_RPCT_8197F) & BIT_MASK_FLC_RPCT_8197F)
  12958. #define BIT_SET_FLC_RPCT_8197F(x, v) \
  12959. (BIT_CLEAR_FLC_RPCT_8197F(x) | BIT_FLC_RPCT_8197F(v))
  12960. /* 2 REG_NOT_VALID_8197F */
  12961. #define BIT_SHIFT_FLC_RPC_8197F 0
  12962. #define BIT_MASK_FLC_RPC_8197F 0xff
  12963. #define BIT_FLC_RPC_8197F(x) \
  12964. (((x) & BIT_MASK_FLC_RPC_8197F) << BIT_SHIFT_FLC_RPC_8197F)
  12965. #define BITS_FLC_RPC_8197F (BIT_MASK_FLC_RPC_8197F << BIT_SHIFT_FLC_RPC_8197F)
  12966. #define BIT_CLEAR_FLC_RPC_8197F(x) ((x) & (~BITS_FLC_RPC_8197F))
  12967. #define BIT_GET_FLC_RPC_8197F(x) \
  12968. (((x) >> BIT_SHIFT_FLC_RPC_8197F) & BIT_MASK_FLC_RPC_8197F)
  12969. #define BIT_SET_FLC_RPC_8197F(x, v) \
  12970. (BIT_CLEAR_FLC_RPC_8197F(x) | BIT_FLC_RPC_8197F(v))
  12971. /* 2 REG_RXPKTMON_CTRL_8197F */
  12972. #define BIT_SHIFT_RXBKQPKT_SEQ_8197F 20
  12973. #define BIT_MASK_RXBKQPKT_SEQ_8197F 0xf
  12974. #define BIT_RXBKQPKT_SEQ_8197F(x) \
  12975. (((x) & BIT_MASK_RXBKQPKT_SEQ_8197F) << BIT_SHIFT_RXBKQPKT_SEQ_8197F)
  12976. #define BITS_RXBKQPKT_SEQ_8197F \
  12977. (BIT_MASK_RXBKQPKT_SEQ_8197F << BIT_SHIFT_RXBKQPKT_SEQ_8197F)
  12978. #define BIT_CLEAR_RXBKQPKT_SEQ_8197F(x) ((x) & (~BITS_RXBKQPKT_SEQ_8197F))
  12979. #define BIT_GET_RXBKQPKT_SEQ_8197F(x) \
  12980. (((x) >> BIT_SHIFT_RXBKQPKT_SEQ_8197F) & BIT_MASK_RXBKQPKT_SEQ_8197F)
  12981. #define BIT_SET_RXBKQPKT_SEQ_8197F(x, v) \
  12982. (BIT_CLEAR_RXBKQPKT_SEQ_8197F(x) | BIT_RXBKQPKT_SEQ_8197F(v))
  12983. #define BIT_SHIFT_RXBEQPKT_SEQ_8197F 16
  12984. #define BIT_MASK_RXBEQPKT_SEQ_8197F 0xf
  12985. #define BIT_RXBEQPKT_SEQ_8197F(x) \
  12986. (((x) & BIT_MASK_RXBEQPKT_SEQ_8197F) << BIT_SHIFT_RXBEQPKT_SEQ_8197F)
  12987. #define BITS_RXBEQPKT_SEQ_8197F \
  12988. (BIT_MASK_RXBEQPKT_SEQ_8197F << BIT_SHIFT_RXBEQPKT_SEQ_8197F)
  12989. #define BIT_CLEAR_RXBEQPKT_SEQ_8197F(x) ((x) & (~BITS_RXBEQPKT_SEQ_8197F))
  12990. #define BIT_GET_RXBEQPKT_SEQ_8197F(x) \
  12991. (((x) >> BIT_SHIFT_RXBEQPKT_SEQ_8197F) & BIT_MASK_RXBEQPKT_SEQ_8197F)
  12992. #define BIT_SET_RXBEQPKT_SEQ_8197F(x, v) \
  12993. (BIT_CLEAR_RXBEQPKT_SEQ_8197F(x) | BIT_RXBEQPKT_SEQ_8197F(v))
  12994. #define BIT_SHIFT_RXVIQPKT_SEQ_8197F 12
  12995. #define BIT_MASK_RXVIQPKT_SEQ_8197F 0xf
  12996. #define BIT_RXVIQPKT_SEQ_8197F(x) \
  12997. (((x) & BIT_MASK_RXVIQPKT_SEQ_8197F) << BIT_SHIFT_RXVIQPKT_SEQ_8197F)
  12998. #define BITS_RXVIQPKT_SEQ_8197F \
  12999. (BIT_MASK_RXVIQPKT_SEQ_8197F << BIT_SHIFT_RXVIQPKT_SEQ_8197F)
  13000. #define BIT_CLEAR_RXVIQPKT_SEQ_8197F(x) ((x) & (~BITS_RXVIQPKT_SEQ_8197F))
  13001. #define BIT_GET_RXVIQPKT_SEQ_8197F(x) \
  13002. (((x) >> BIT_SHIFT_RXVIQPKT_SEQ_8197F) & BIT_MASK_RXVIQPKT_SEQ_8197F)
  13003. #define BIT_SET_RXVIQPKT_SEQ_8197F(x, v) \
  13004. (BIT_CLEAR_RXVIQPKT_SEQ_8197F(x) | BIT_RXVIQPKT_SEQ_8197F(v))
  13005. #define BIT_SHIFT_RXVOQPKT_SEQ_8197F 8
  13006. #define BIT_MASK_RXVOQPKT_SEQ_8197F 0xf
  13007. #define BIT_RXVOQPKT_SEQ_8197F(x) \
  13008. (((x) & BIT_MASK_RXVOQPKT_SEQ_8197F) << BIT_SHIFT_RXVOQPKT_SEQ_8197F)
  13009. #define BITS_RXVOQPKT_SEQ_8197F \
  13010. (BIT_MASK_RXVOQPKT_SEQ_8197F << BIT_SHIFT_RXVOQPKT_SEQ_8197F)
  13011. #define BIT_CLEAR_RXVOQPKT_SEQ_8197F(x) ((x) & (~BITS_RXVOQPKT_SEQ_8197F))
  13012. #define BIT_GET_RXVOQPKT_SEQ_8197F(x) \
  13013. (((x) >> BIT_SHIFT_RXVOQPKT_SEQ_8197F) & BIT_MASK_RXVOQPKT_SEQ_8197F)
  13014. #define BIT_SET_RXVOQPKT_SEQ_8197F(x, v) \
  13015. (BIT_CLEAR_RXVOQPKT_SEQ_8197F(x) | BIT_RXVOQPKT_SEQ_8197F(v))
  13016. #define BIT_RXBKQPKT_ERR_8197F BIT(7)
  13017. #define BIT_RXBEQPKT_ERR_8197F BIT(6)
  13018. #define BIT_RXVIQPKT_ERR_8197F BIT(5)
  13019. #define BIT_RXVOQPKT_ERR_8197F BIT(4)
  13020. #define BIT_RXDMA_MON_EN_8197F BIT(2)
  13021. #define BIT_RXPKT_MON_RST_8197F BIT(1)
  13022. #define BIT_RXPKT_MON_EN_8197F BIT(0)
  13023. /* 2 REG_STATE_MON_8197F */
  13024. #define BIT_SHIFT_STATE_SEL_8197F 24
  13025. #define BIT_MASK_STATE_SEL_8197F 0x1f
  13026. #define BIT_STATE_SEL_8197F(x) \
  13027. (((x) & BIT_MASK_STATE_SEL_8197F) << BIT_SHIFT_STATE_SEL_8197F)
  13028. #define BITS_STATE_SEL_8197F \
  13029. (BIT_MASK_STATE_SEL_8197F << BIT_SHIFT_STATE_SEL_8197F)
  13030. #define BIT_CLEAR_STATE_SEL_8197F(x) ((x) & (~BITS_STATE_SEL_8197F))
  13031. #define BIT_GET_STATE_SEL_8197F(x) \
  13032. (((x) >> BIT_SHIFT_STATE_SEL_8197F) & BIT_MASK_STATE_SEL_8197F)
  13033. #define BIT_SET_STATE_SEL_8197F(x, v) \
  13034. (BIT_CLEAR_STATE_SEL_8197F(x) | BIT_STATE_SEL_8197F(v))
  13035. #define BIT_SHIFT_STATE_INFO_8197F 8
  13036. #define BIT_MASK_STATE_INFO_8197F 0xff
  13037. #define BIT_STATE_INFO_8197F(x) \
  13038. (((x) & BIT_MASK_STATE_INFO_8197F) << BIT_SHIFT_STATE_INFO_8197F)
  13039. #define BITS_STATE_INFO_8197F \
  13040. (BIT_MASK_STATE_INFO_8197F << BIT_SHIFT_STATE_INFO_8197F)
  13041. #define BIT_CLEAR_STATE_INFO_8197F(x) ((x) & (~BITS_STATE_INFO_8197F))
  13042. #define BIT_GET_STATE_INFO_8197F(x) \
  13043. (((x) >> BIT_SHIFT_STATE_INFO_8197F) & BIT_MASK_STATE_INFO_8197F)
  13044. #define BIT_SET_STATE_INFO_8197F(x, v) \
  13045. (BIT_CLEAR_STATE_INFO_8197F(x) | BIT_STATE_INFO_8197F(v))
  13046. #define BIT_UPD_NXT_STATE_8197F BIT(7)
  13047. #define BIT_SHIFT_CUR_STATE_8197F 0
  13048. #define BIT_MASK_CUR_STATE_8197F 0x7f
  13049. #define BIT_CUR_STATE_8197F(x) \
  13050. (((x) & BIT_MASK_CUR_STATE_8197F) << BIT_SHIFT_CUR_STATE_8197F)
  13051. #define BITS_CUR_STATE_8197F \
  13052. (BIT_MASK_CUR_STATE_8197F << BIT_SHIFT_CUR_STATE_8197F)
  13053. #define BIT_CLEAR_CUR_STATE_8197F(x) ((x) & (~BITS_CUR_STATE_8197F))
  13054. #define BIT_GET_CUR_STATE_8197F(x) \
  13055. (((x) >> BIT_SHIFT_CUR_STATE_8197F) & BIT_MASK_CUR_STATE_8197F)
  13056. #define BIT_SET_CUR_STATE_8197F(x, v) \
  13057. (BIT_CLEAR_CUR_STATE_8197F(x) | BIT_CUR_STATE_8197F(v))
  13058. /* 2 REG_ERROR_MON_8197F */
  13059. #define BIT_MACRX_ERR_1_8197F BIT(17)
  13060. #define BIT_MACRX_ERR_0_8197F BIT(16)
  13061. #define BIT_MACTX_ERR_3_8197F BIT(3)
  13062. #define BIT_MACTX_ERR_2_8197F BIT(2)
  13063. #define BIT_MACTX_ERR_1_8197F BIT(1)
  13064. #define BIT_MACTX_ERR_0_8197F BIT(0)
  13065. /* 2 REG_SEARCH_MACID_8197F */
  13066. #define BIT_EN_TXRPTBUF_CLK_8197F BIT(31)
  13067. #define BIT_SHIFT_INFO_INDEX_OFFSET_8197F 16
  13068. #define BIT_MASK_INFO_INDEX_OFFSET_8197F 0x1fff
  13069. #define BIT_INFO_INDEX_OFFSET_8197F(x) \
  13070. (((x) & BIT_MASK_INFO_INDEX_OFFSET_8197F) \
  13071. << BIT_SHIFT_INFO_INDEX_OFFSET_8197F)
  13072. #define BITS_INFO_INDEX_OFFSET_8197F \
  13073. (BIT_MASK_INFO_INDEX_OFFSET_8197F << BIT_SHIFT_INFO_INDEX_OFFSET_8197F)
  13074. #define BIT_CLEAR_INFO_INDEX_OFFSET_8197F(x) \
  13075. ((x) & (~BITS_INFO_INDEX_OFFSET_8197F))
  13076. #define BIT_GET_INFO_INDEX_OFFSET_8197F(x) \
  13077. (((x) >> BIT_SHIFT_INFO_INDEX_OFFSET_8197F) & \
  13078. BIT_MASK_INFO_INDEX_OFFSET_8197F)
  13079. #define BIT_SET_INFO_INDEX_OFFSET_8197F(x, v) \
  13080. (BIT_CLEAR_INFO_INDEX_OFFSET_8197F(x) | BIT_INFO_INDEX_OFFSET_8197F(v))
  13081. #define BIT_DIS_INFOSRCH_8197F BIT(14)
  13082. #define BIT_DISABLE_B0_8197F BIT(13)
  13083. #define BIT_SHIFT_INFO_ADDR_OFFSET_8197F 0
  13084. #define BIT_MASK_INFO_ADDR_OFFSET_8197F 0x1fff
  13085. #define BIT_INFO_ADDR_OFFSET_8197F(x) \
  13086. (((x) & BIT_MASK_INFO_ADDR_OFFSET_8197F) \
  13087. << BIT_SHIFT_INFO_ADDR_OFFSET_8197F)
  13088. #define BITS_INFO_ADDR_OFFSET_8197F \
  13089. (BIT_MASK_INFO_ADDR_OFFSET_8197F << BIT_SHIFT_INFO_ADDR_OFFSET_8197F)
  13090. #define BIT_CLEAR_INFO_ADDR_OFFSET_8197F(x) \
  13091. ((x) & (~BITS_INFO_ADDR_OFFSET_8197F))
  13092. #define BIT_GET_INFO_ADDR_OFFSET_8197F(x) \
  13093. (((x) >> BIT_SHIFT_INFO_ADDR_OFFSET_8197F) & \
  13094. BIT_MASK_INFO_ADDR_OFFSET_8197F)
  13095. #define BIT_SET_INFO_ADDR_OFFSET_8197F(x, v) \
  13096. (BIT_CLEAR_INFO_ADDR_OFFSET_8197F(x) | BIT_INFO_ADDR_OFFSET_8197F(v))
  13097. /* 2 REG_BT_COEX_TABLE_8197F (BT-COEXISTENCE CONTROL REGISTER) */
  13098. #define BIT_PRI_MASK_RX_RESP_8197F BIT(126)
  13099. #define BIT_PRI_MASK_RXOFDM_8197F BIT(125)
  13100. #define BIT_PRI_MASK_RXCCK_8197F BIT(124)
  13101. #define BIT_SHIFT_PRI_MASK_TXAC_8197F (117 & CPU_OPT_WIDTH)
  13102. #define BIT_MASK_PRI_MASK_TXAC_8197F 0x7f
  13103. #define BIT_PRI_MASK_TXAC_8197F(x) \
  13104. (((x) & BIT_MASK_PRI_MASK_TXAC_8197F) << BIT_SHIFT_PRI_MASK_TXAC_8197F)
  13105. #define BITS_PRI_MASK_TXAC_8197F \
  13106. (BIT_MASK_PRI_MASK_TXAC_8197F << BIT_SHIFT_PRI_MASK_TXAC_8197F)
  13107. #define BIT_CLEAR_PRI_MASK_TXAC_8197F(x) ((x) & (~BITS_PRI_MASK_TXAC_8197F))
  13108. #define BIT_GET_PRI_MASK_TXAC_8197F(x) \
  13109. (((x) >> BIT_SHIFT_PRI_MASK_TXAC_8197F) & BIT_MASK_PRI_MASK_TXAC_8197F)
  13110. #define BIT_SET_PRI_MASK_TXAC_8197F(x, v) \
  13111. (BIT_CLEAR_PRI_MASK_TXAC_8197F(x) | BIT_PRI_MASK_TXAC_8197F(v))
  13112. #define BIT_SHIFT_PRI_MASK_NAV_8197F (109 & CPU_OPT_WIDTH)
  13113. #define BIT_MASK_PRI_MASK_NAV_8197F 0xff
  13114. #define BIT_PRI_MASK_NAV_8197F(x) \
  13115. (((x) & BIT_MASK_PRI_MASK_NAV_8197F) << BIT_SHIFT_PRI_MASK_NAV_8197F)
  13116. #define BITS_PRI_MASK_NAV_8197F \
  13117. (BIT_MASK_PRI_MASK_NAV_8197F << BIT_SHIFT_PRI_MASK_NAV_8197F)
  13118. #define BIT_CLEAR_PRI_MASK_NAV_8197F(x) ((x) & (~BITS_PRI_MASK_NAV_8197F))
  13119. #define BIT_GET_PRI_MASK_NAV_8197F(x) \
  13120. (((x) >> BIT_SHIFT_PRI_MASK_NAV_8197F) & BIT_MASK_PRI_MASK_NAV_8197F)
  13121. #define BIT_SET_PRI_MASK_NAV_8197F(x, v) \
  13122. (BIT_CLEAR_PRI_MASK_NAV_8197F(x) | BIT_PRI_MASK_NAV_8197F(v))
  13123. #define BIT_PRI_MASK_CCK_8197F BIT(108)
  13124. #define BIT_PRI_MASK_OFDM_8197F BIT(107)
  13125. #define BIT_PRI_MASK_RTY_8197F BIT(106)
  13126. #define BIT_SHIFT_PRI_MASK_NUM_8197F (102 & CPU_OPT_WIDTH)
  13127. #define BIT_MASK_PRI_MASK_NUM_8197F 0xf
  13128. #define BIT_PRI_MASK_NUM_8197F(x) \
  13129. (((x) & BIT_MASK_PRI_MASK_NUM_8197F) << BIT_SHIFT_PRI_MASK_NUM_8197F)
  13130. #define BITS_PRI_MASK_NUM_8197F \
  13131. (BIT_MASK_PRI_MASK_NUM_8197F << BIT_SHIFT_PRI_MASK_NUM_8197F)
  13132. #define BIT_CLEAR_PRI_MASK_NUM_8197F(x) ((x) & (~BITS_PRI_MASK_NUM_8197F))
  13133. #define BIT_GET_PRI_MASK_NUM_8197F(x) \
  13134. (((x) >> BIT_SHIFT_PRI_MASK_NUM_8197F) & BIT_MASK_PRI_MASK_NUM_8197F)
  13135. #define BIT_SET_PRI_MASK_NUM_8197F(x, v) \
  13136. (BIT_CLEAR_PRI_MASK_NUM_8197F(x) | BIT_PRI_MASK_NUM_8197F(v))
  13137. #define BIT_SHIFT_PRI_MASK_TYPE_8197F (98 & CPU_OPT_WIDTH)
  13138. #define BIT_MASK_PRI_MASK_TYPE_8197F 0xf
  13139. #define BIT_PRI_MASK_TYPE_8197F(x) \
  13140. (((x) & BIT_MASK_PRI_MASK_TYPE_8197F) << BIT_SHIFT_PRI_MASK_TYPE_8197F)
  13141. #define BITS_PRI_MASK_TYPE_8197F \
  13142. (BIT_MASK_PRI_MASK_TYPE_8197F << BIT_SHIFT_PRI_MASK_TYPE_8197F)
  13143. #define BIT_CLEAR_PRI_MASK_TYPE_8197F(x) ((x) & (~BITS_PRI_MASK_TYPE_8197F))
  13144. #define BIT_GET_PRI_MASK_TYPE_8197F(x) \
  13145. (((x) >> BIT_SHIFT_PRI_MASK_TYPE_8197F) & BIT_MASK_PRI_MASK_TYPE_8197F)
  13146. #define BIT_SET_PRI_MASK_TYPE_8197F(x, v) \
  13147. (BIT_CLEAR_PRI_MASK_TYPE_8197F(x) | BIT_PRI_MASK_TYPE_8197F(v))
  13148. #define BIT_OOB_8197F BIT(97)
  13149. #define BIT_ANT_SEL_8197F BIT(96)
  13150. #define BIT_SHIFT_BREAK_TABLE_2_8197F (80 & CPU_OPT_WIDTH)
  13151. #define BIT_MASK_BREAK_TABLE_2_8197F 0xffff
  13152. #define BIT_BREAK_TABLE_2_8197F(x) \
  13153. (((x) & BIT_MASK_BREAK_TABLE_2_8197F) << BIT_SHIFT_BREAK_TABLE_2_8197F)
  13154. #define BITS_BREAK_TABLE_2_8197F \
  13155. (BIT_MASK_BREAK_TABLE_2_8197F << BIT_SHIFT_BREAK_TABLE_2_8197F)
  13156. #define BIT_CLEAR_BREAK_TABLE_2_8197F(x) ((x) & (~BITS_BREAK_TABLE_2_8197F))
  13157. #define BIT_GET_BREAK_TABLE_2_8197F(x) \
  13158. (((x) >> BIT_SHIFT_BREAK_TABLE_2_8197F) & BIT_MASK_BREAK_TABLE_2_8197F)
  13159. #define BIT_SET_BREAK_TABLE_2_8197F(x, v) \
  13160. (BIT_CLEAR_BREAK_TABLE_2_8197F(x) | BIT_BREAK_TABLE_2_8197F(v))
  13161. #define BIT_SHIFT_BREAK_TABLE_1_8197F (64 & CPU_OPT_WIDTH)
  13162. #define BIT_MASK_BREAK_TABLE_1_8197F 0xffff
  13163. #define BIT_BREAK_TABLE_1_8197F(x) \
  13164. (((x) & BIT_MASK_BREAK_TABLE_1_8197F) << BIT_SHIFT_BREAK_TABLE_1_8197F)
  13165. #define BITS_BREAK_TABLE_1_8197F \
  13166. (BIT_MASK_BREAK_TABLE_1_8197F << BIT_SHIFT_BREAK_TABLE_1_8197F)
  13167. #define BIT_CLEAR_BREAK_TABLE_1_8197F(x) ((x) & (~BITS_BREAK_TABLE_1_8197F))
  13168. #define BIT_GET_BREAK_TABLE_1_8197F(x) \
  13169. (((x) >> BIT_SHIFT_BREAK_TABLE_1_8197F) & BIT_MASK_BREAK_TABLE_1_8197F)
  13170. #define BIT_SET_BREAK_TABLE_1_8197F(x, v) \
  13171. (BIT_CLEAR_BREAK_TABLE_1_8197F(x) | BIT_BREAK_TABLE_1_8197F(v))
  13172. #define BIT_SHIFT_COEX_TABLE_2_8197F (32 & CPU_OPT_WIDTH)
  13173. #define BIT_MASK_COEX_TABLE_2_8197F 0xffffffffL
  13174. #define BIT_COEX_TABLE_2_8197F(x) \
  13175. (((x) & BIT_MASK_COEX_TABLE_2_8197F) << BIT_SHIFT_COEX_TABLE_2_8197F)
  13176. #define BITS_COEX_TABLE_2_8197F \
  13177. (BIT_MASK_COEX_TABLE_2_8197F << BIT_SHIFT_COEX_TABLE_2_8197F)
  13178. #define BIT_CLEAR_COEX_TABLE_2_8197F(x) ((x) & (~BITS_COEX_TABLE_2_8197F))
  13179. #define BIT_GET_COEX_TABLE_2_8197F(x) \
  13180. (((x) >> BIT_SHIFT_COEX_TABLE_2_8197F) & BIT_MASK_COEX_TABLE_2_8197F)
  13181. #define BIT_SET_COEX_TABLE_2_8197F(x, v) \
  13182. (BIT_CLEAR_COEX_TABLE_2_8197F(x) | BIT_COEX_TABLE_2_8197F(v))
  13183. #define BIT_SHIFT_COEX_TABLE_1_8197F 0
  13184. #define BIT_MASK_COEX_TABLE_1_8197F 0xffffffffL
  13185. #define BIT_COEX_TABLE_1_8197F(x) \
  13186. (((x) & BIT_MASK_COEX_TABLE_1_8197F) << BIT_SHIFT_COEX_TABLE_1_8197F)
  13187. #define BITS_COEX_TABLE_1_8197F \
  13188. (BIT_MASK_COEX_TABLE_1_8197F << BIT_SHIFT_COEX_TABLE_1_8197F)
  13189. #define BIT_CLEAR_COEX_TABLE_1_8197F(x) ((x) & (~BITS_COEX_TABLE_1_8197F))
  13190. #define BIT_GET_COEX_TABLE_1_8197F(x) \
  13191. (((x) >> BIT_SHIFT_COEX_TABLE_1_8197F) & BIT_MASK_COEX_TABLE_1_8197F)
  13192. #define BIT_SET_COEX_TABLE_1_8197F(x, v) \
  13193. (BIT_CLEAR_COEX_TABLE_1_8197F(x) | BIT_COEX_TABLE_1_8197F(v))
  13194. /* 2 REG_RXCMD_0_8197F */
  13195. #define BIT_RXCMD_EN_8197F BIT(31)
  13196. #define BIT_SHIFT_RXCMD_INFO_8197F 0
  13197. #define BIT_MASK_RXCMD_INFO_8197F 0x7fffffffL
  13198. #define BIT_RXCMD_INFO_8197F(x) \
  13199. (((x) & BIT_MASK_RXCMD_INFO_8197F) << BIT_SHIFT_RXCMD_INFO_8197F)
  13200. #define BITS_RXCMD_INFO_8197F \
  13201. (BIT_MASK_RXCMD_INFO_8197F << BIT_SHIFT_RXCMD_INFO_8197F)
  13202. #define BIT_CLEAR_RXCMD_INFO_8197F(x) ((x) & (~BITS_RXCMD_INFO_8197F))
  13203. #define BIT_GET_RXCMD_INFO_8197F(x) \
  13204. (((x) >> BIT_SHIFT_RXCMD_INFO_8197F) & BIT_MASK_RXCMD_INFO_8197F)
  13205. #define BIT_SET_RXCMD_INFO_8197F(x, v) \
  13206. (BIT_CLEAR_RXCMD_INFO_8197F(x) | BIT_RXCMD_INFO_8197F(v))
  13207. /* 2 REG_RXCMD_1_8197F */
  13208. #define BIT_SHIFT_RXCMD_PRD_8197F 0
  13209. #define BIT_MASK_RXCMD_PRD_8197F 0xffff
  13210. #define BIT_RXCMD_PRD_8197F(x) \
  13211. (((x) & BIT_MASK_RXCMD_PRD_8197F) << BIT_SHIFT_RXCMD_PRD_8197F)
  13212. #define BITS_RXCMD_PRD_8197F \
  13213. (BIT_MASK_RXCMD_PRD_8197F << BIT_SHIFT_RXCMD_PRD_8197F)
  13214. #define BIT_CLEAR_RXCMD_PRD_8197F(x) ((x) & (~BITS_RXCMD_PRD_8197F))
  13215. #define BIT_GET_RXCMD_PRD_8197F(x) \
  13216. (((x) >> BIT_SHIFT_RXCMD_PRD_8197F) & BIT_MASK_RXCMD_PRD_8197F)
  13217. #define BIT_SET_RXCMD_PRD_8197F(x, v) \
  13218. (BIT_CLEAR_RXCMD_PRD_8197F(x) | BIT_RXCMD_PRD_8197F(v))
  13219. /* 2 REG_NOT_VALID_8197F */
  13220. /* 2 REG_WMAC_RESP_TXINFO_8197F (RESPONSE TXINFO REGISTER) */
  13221. #define BIT_SHIFT_WMAC_RESP_MFB_8197F 25
  13222. #define BIT_MASK_WMAC_RESP_MFB_8197F 0x7f
  13223. #define BIT_WMAC_RESP_MFB_8197F(x) \
  13224. (((x) & BIT_MASK_WMAC_RESP_MFB_8197F) << BIT_SHIFT_WMAC_RESP_MFB_8197F)
  13225. #define BITS_WMAC_RESP_MFB_8197F \
  13226. (BIT_MASK_WMAC_RESP_MFB_8197F << BIT_SHIFT_WMAC_RESP_MFB_8197F)
  13227. #define BIT_CLEAR_WMAC_RESP_MFB_8197F(x) ((x) & (~BITS_WMAC_RESP_MFB_8197F))
  13228. #define BIT_GET_WMAC_RESP_MFB_8197F(x) \
  13229. (((x) >> BIT_SHIFT_WMAC_RESP_MFB_8197F) & BIT_MASK_WMAC_RESP_MFB_8197F)
  13230. #define BIT_SET_WMAC_RESP_MFB_8197F(x, v) \
  13231. (BIT_CLEAR_WMAC_RESP_MFB_8197F(x) | BIT_WMAC_RESP_MFB_8197F(v))
  13232. #define BIT_SHIFT_WMAC_ANTINF_SEL_8197F 23
  13233. #define BIT_MASK_WMAC_ANTINF_SEL_8197F 0x3
  13234. #define BIT_WMAC_ANTINF_SEL_8197F(x) \
  13235. (((x) & BIT_MASK_WMAC_ANTINF_SEL_8197F) \
  13236. << BIT_SHIFT_WMAC_ANTINF_SEL_8197F)
  13237. #define BITS_WMAC_ANTINF_SEL_8197F \
  13238. (BIT_MASK_WMAC_ANTINF_SEL_8197F << BIT_SHIFT_WMAC_ANTINF_SEL_8197F)
  13239. #define BIT_CLEAR_WMAC_ANTINF_SEL_8197F(x) ((x) & (~BITS_WMAC_ANTINF_SEL_8197F))
  13240. #define BIT_GET_WMAC_ANTINF_SEL_8197F(x) \
  13241. (((x) >> BIT_SHIFT_WMAC_ANTINF_SEL_8197F) & \
  13242. BIT_MASK_WMAC_ANTINF_SEL_8197F)
  13243. #define BIT_SET_WMAC_ANTINF_SEL_8197F(x, v) \
  13244. (BIT_CLEAR_WMAC_ANTINF_SEL_8197F(x) | BIT_WMAC_ANTINF_SEL_8197F(v))
  13245. #define BIT_SHIFT_WMAC_ANTSEL_SEL_8197F 21
  13246. #define BIT_MASK_WMAC_ANTSEL_SEL_8197F 0x3
  13247. #define BIT_WMAC_ANTSEL_SEL_8197F(x) \
  13248. (((x) & BIT_MASK_WMAC_ANTSEL_SEL_8197F) \
  13249. << BIT_SHIFT_WMAC_ANTSEL_SEL_8197F)
  13250. #define BITS_WMAC_ANTSEL_SEL_8197F \
  13251. (BIT_MASK_WMAC_ANTSEL_SEL_8197F << BIT_SHIFT_WMAC_ANTSEL_SEL_8197F)
  13252. #define BIT_CLEAR_WMAC_ANTSEL_SEL_8197F(x) ((x) & (~BITS_WMAC_ANTSEL_SEL_8197F))
  13253. #define BIT_GET_WMAC_ANTSEL_SEL_8197F(x) \
  13254. (((x) >> BIT_SHIFT_WMAC_ANTSEL_SEL_8197F) & \
  13255. BIT_MASK_WMAC_ANTSEL_SEL_8197F)
  13256. #define BIT_SET_WMAC_ANTSEL_SEL_8197F(x, v) \
  13257. (BIT_CLEAR_WMAC_ANTSEL_SEL_8197F(x) | BIT_WMAC_ANTSEL_SEL_8197F(v))
  13258. #define BIT_SHIFT_R_WMAC_RESP_TXPOWER_8197F 18
  13259. #define BIT_MASK_R_WMAC_RESP_TXPOWER_8197F 0x7
  13260. #define BIT_R_WMAC_RESP_TXPOWER_8197F(x) \
  13261. (((x) & BIT_MASK_R_WMAC_RESP_TXPOWER_8197F) \
  13262. << BIT_SHIFT_R_WMAC_RESP_TXPOWER_8197F)
  13263. #define BITS_R_WMAC_RESP_TXPOWER_8197F \
  13264. (BIT_MASK_R_WMAC_RESP_TXPOWER_8197F \
  13265. << BIT_SHIFT_R_WMAC_RESP_TXPOWER_8197F)
  13266. #define BIT_CLEAR_R_WMAC_RESP_TXPOWER_8197F(x) \
  13267. ((x) & (~BITS_R_WMAC_RESP_TXPOWER_8197F))
  13268. #define BIT_GET_R_WMAC_RESP_TXPOWER_8197F(x) \
  13269. (((x) >> BIT_SHIFT_R_WMAC_RESP_TXPOWER_8197F) & \
  13270. BIT_MASK_R_WMAC_RESP_TXPOWER_8197F)
  13271. #define BIT_SET_R_WMAC_RESP_TXPOWER_8197F(x, v) \
  13272. (BIT_CLEAR_R_WMAC_RESP_TXPOWER_8197F(x) | \
  13273. BIT_R_WMAC_RESP_TXPOWER_8197F(v))
  13274. #define BIT_SHIFT_WMAC_RESP_TXANT_8197F 0
  13275. #define BIT_MASK_WMAC_RESP_TXANT_8197F 0x3ffff
  13276. #define BIT_WMAC_RESP_TXANT_8197F(x) \
  13277. (((x) & BIT_MASK_WMAC_RESP_TXANT_8197F) \
  13278. << BIT_SHIFT_WMAC_RESP_TXANT_8197F)
  13279. #define BITS_WMAC_RESP_TXANT_8197F \
  13280. (BIT_MASK_WMAC_RESP_TXANT_8197F << BIT_SHIFT_WMAC_RESP_TXANT_8197F)
  13281. #define BIT_CLEAR_WMAC_RESP_TXANT_8197F(x) ((x) & (~BITS_WMAC_RESP_TXANT_8197F))
  13282. #define BIT_GET_WMAC_RESP_TXANT_8197F(x) \
  13283. (((x) >> BIT_SHIFT_WMAC_RESP_TXANT_8197F) & \
  13284. BIT_MASK_WMAC_RESP_TXANT_8197F)
  13285. #define BIT_SET_WMAC_RESP_TXANT_8197F(x, v) \
  13286. (BIT_CLEAR_WMAC_RESP_TXANT_8197F(x) | BIT_WMAC_RESP_TXANT_8197F(v))
  13287. /* 2 REG_BBPSF_CTRL_8197F */
  13288. #define BIT_CTL_IDLE_CLR_CSI_RPT_8197F BIT(31)
  13289. #define BIT_WMAC_USE_NDPARATE_8197F BIT(30)
  13290. #define BIT_SHIFT_WMAC_CSI_RATE_8197F 24
  13291. #define BIT_MASK_WMAC_CSI_RATE_8197F 0x3f
  13292. #define BIT_WMAC_CSI_RATE_8197F(x) \
  13293. (((x) & BIT_MASK_WMAC_CSI_RATE_8197F) << BIT_SHIFT_WMAC_CSI_RATE_8197F)
  13294. #define BITS_WMAC_CSI_RATE_8197F \
  13295. (BIT_MASK_WMAC_CSI_RATE_8197F << BIT_SHIFT_WMAC_CSI_RATE_8197F)
  13296. #define BIT_CLEAR_WMAC_CSI_RATE_8197F(x) ((x) & (~BITS_WMAC_CSI_RATE_8197F))
  13297. #define BIT_GET_WMAC_CSI_RATE_8197F(x) \
  13298. (((x) >> BIT_SHIFT_WMAC_CSI_RATE_8197F) & BIT_MASK_WMAC_CSI_RATE_8197F)
  13299. #define BIT_SET_WMAC_CSI_RATE_8197F(x, v) \
  13300. (BIT_CLEAR_WMAC_CSI_RATE_8197F(x) | BIT_WMAC_CSI_RATE_8197F(v))
  13301. #define BIT_SHIFT_WMAC_RESP_TXRATE_8197F 16
  13302. #define BIT_MASK_WMAC_RESP_TXRATE_8197F 0xff
  13303. #define BIT_WMAC_RESP_TXRATE_8197F(x) \
  13304. (((x) & BIT_MASK_WMAC_RESP_TXRATE_8197F) \
  13305. << BIT_SHIFT_WMAC_RESP_TXRATE_8197F)
  13306. #define BITS_WMAC_RESP_TXRATE_8197F \
  13307. (BIT_MASK_WMAC_RESP_TXRATE_8197F << BIT_SHIFT_WMAC_RESP_TXRATE_8197F)
  13308. #define BIT_CLEAR_WMAC_RESP_TXRATE_8197F(x) \
  13309. ((x) & (~BITS_WMAC_RESP_TXRATE_8197F))
  13310. #define BIT_GET_WMAC_RESP_TXRATE_8197F(x) \
  13311. (((x) >> BIT_SHIFT_WMAC_RESP_TXRATE_8197F) & \
  13312. BIT_MASK_WMAC_RESP_TXRATE_8197F)
  13313. #define BIT_SET_WMAC_RESP_TXRATE_8197F(x, v) \
  13314. (BIT_CLEAR_WMAC_RESP_TXRATE_8197F(x) | BIT_WMAC_RESP_TXRATE_8197F(v))
  13315. #define BIT_BBPSF_MPDUCHKEN_8197F BIT(5)
  13316. #define BIT_BBPSF_MHCHKEN_8197F BIT(4)
  13317. #define BIT_BBPSF_ERRCHKEN_8197F BIT(3)
  13318. #define BIT_SHIFT_BBPSF_ERRTHR_8197F 0
  13319. #define BIT_MASK_BBPSF_ERRTHR_8197F 0x7
  13320. #define BIT_BBPSF_ERRTHR_8197F(x) \
  13321. (((x) & BIT_MASK_BBPSF_ERRTHR_8197F) << BIT_SHIFT_BBPSF_ERRTHR_8197F)
  13322. #define BITS_BBPSF_ERRTHR_8197F \
  13323. (BIT_MASK_BBPSF_ERRTHR_8197F << BIT_SHIFT_BBPSF_ERRTHR_8197F)
  13324. #define BIT_CLEAR_BBPSF_ERRTHR_8197F(x) ((x) & (~BITS_BBPSF_ERRTHR_8197F))
  13325. #define BIT_GET_BBPSF_ERRTHR_8197F(x) \
  13326. (((x) >> BIT_SHIFT_BBPSF_ERRTHR_8197F) & BIT_MASK_BBPSF_ERRTHR_8197F)
  13327. #define BIT_SET_BBPSF_ERRTHR_8197F(x, v) \
  13328. (BIT_CLEAR_BBPSF_ERRTHR_8197F(x) | BIT_BBPSF_ERRTHR_8197F(v))
  13329. /* 2 REG_NOT_VALID_8197F */
  13330. /* 2 REG_P2P_RX_BCN_NOA_8197F (P2P RX BEACON NOA REGISTER) */
  13331. #define BIT_NOA_PARSER_EN_8197F BIT(15)
  13332. #define BIT_SHIFT_BSSID_SEL_V1_8197F 12
  13333. #define BIT_MASK_BSSID_SEL_V1_8197F 0x7
  13334. #define BIT_BSSID_SEL_V1_8197F(x) \
  13335. (((x) & BIT_MASK_BSSID_SEL_V1_8197F) << BIT_SHIFT_BSSID_SEL_V1_8197F)
  13336. #define BITS_BSSID_SEL_V1_8197F \
  13337. (BIT_MASK_BSSID_SEL_V1_8197F << BIT_SHIFT_BSSID_SEL_V1_8197F)
  13338. #define BIT_CLEAR_BSSID_SEL_V1_8197F(x) ((x) & (~BITS_BSSID_SEL_V1_8197F))
  13339. #define BIT_GET_BSSID_SEL_V1_8197F(x) \
  13340. (((x) >> BIT_SHIFT_BSSID_SEL_V1_8197F) & BIT_MASK_BSSID_SEL_V1_8197F)
  13341. #define BIT_SET_BSSID_SEL_V1_8197F(x, v) \
  13342. (BIT_CLEAR_BSSID_SEL_V1_8197F(x) | BIT_BSSID_SEL_V1_8197F(v))
  13343. #define BIT_SHIFT_P2P_OUI_TYPE_8197F 0
  13344. #define BIT_MASK_P2P_OUI_TYPE_8197F 0xff
  13345. #define BIT_P2P_OUI_TYPE_8197F(x) \
  13346. (((x) & BIT_MASK_P2P_OUI_TYPE_8197F) << BIT_SHIFT_P2P_OUI_TYPE_8197F)
  13347. #define BITS_P2P_OUI_TYPE_8197F \
  13348. (BIT_MASK_P2P_OUI_TYPE_8197F << BIT_SHIFT_P2P_OUI_TYPE_8197F)
  13349. #define BIT_CLEAR_P2P_OUI_TYPE_8197F(x) ((x) & (~BITS_P2P_OUI_TYPE_8197F))
  13350. #define BIT_GET_P2P_OUI_TYPE_8197F(x) \
  13351. (((x) >> BIT_SHIFT_P2P_OUI_TYPE_8197F) & BIT_MASK_P2P_OUI_TYPE_8197F)
  13352. #define BIT_SET_P2P_OUI_TYPE_8197F(x, v) \
  13353. (BIT_CLEAR_P2P_OUI_TYPE_8197F(x) | BIT_P2P_OUI_TYPE_8197F(v))
  13354. /* 2 REG_ASSOCIATED_BFMER0_INFO_8197F (ASSOCIATED BEAMFORMER0 INFO REGISTER) */
  13355. #define BIT_SHIFT_R_WMAC_TXCSI_AID0_8197F (48 & CPU_OPT_WIDTH)
  13356. #define BIT_MASK_R_WMAC_TXCSI_AID0_8197F 0x1ff
  13357. #define BIT_R_WMAC_TXCSI_AID0_8197F(x) \
  13358. (((x) & BIT_MASK_R_WMAC_TXCSI_AID0_8197F) \
  13359. << BIT_SHIFT_R_WMAC_TXCSI_AID0_8197F)
  13360. #define BITS_R_WMAC_TXCSI_AID0_8197F \
  13361. (BIT_MASK_R_WMAC_TXCSI_AID0_8197F << BIT_SHIFT_R_WMAC_TXCSI_AID0_8197F)
  13362. #define BIT_CLEAR_R_WMAC_TXCSI_AID0_8197F(x) \
  13363. ((x) & (~BITS_R_WMAC_TXCSI_AID0_8197F))
  13364. #define BIT_GET_R_WMAC_TXCSI_AID0_8197F(x) \
  13365. (((x) >> BIT_SHIFT_R_WMAC_TXCSI_AID0_8197F) & \
  13366. BIT_MASK_R_WMAC_TXCSI_AID0_8197F)
  13367. #define BIT_SET_R_WMAC_TXCSI_AID0_8197F(x, v) \
  13368. (BIT_CLEAR_R_WMAC_TXCSI_AID0_8197F(x) | BIT_R_WMAC_TXCSI_AID0_8197F(v))
  13369. #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8197F 0
  13370. #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8197F 0xffffffffffffL
  13371. #define BIT_R_WMAC_SOUNDING_RXADD_R0_8197F(x) \
  13372. (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8197F) \
  13373. << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8197F)
  13374. #define BITS_R_WMAC_SOUNDING_RXADD_R0_8197F \
  13375. (BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8197F \
  13376. << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8197F)
  13377. #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_8197F(x) \
  13378. ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R0_8197F))
  13379. #define BIT_GET_R_WMAC_SOUNDING_RXADD_R0_8197F(x) \
  13380. (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R0_8197F) & \
  13381. BIT_MASK_R_WMAC_SOUNDING_RXADD_R0_8197F)
  13382. #define BIT_SET_R_WMAC_SOUNDING_RXADD_R0_8197F(x, v) \
  13383. (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R0_8197F(x) | \
  13384. BIT_R_WMAC_SOUNDING_RXADD_R0_8197F(v))
  13385. /* 2 REG_ASSOCIATED_BFMER1_INFO_8197F (ASSOCIATED BEAMFORMER1 INFO REGISTER) */
  13386. #define BIT_SHIFT_R_WMAC_TXCSI_AID1_8197F (48 & CPU_OPT_WIDTH)
  13387. #define BIT_MASK_R_WMAC_TXCSI_AID1_8197F 0x1ff
  13388. #define BIT_R_WMAC_TXCSI_AID1_8197F(x) \
  13389. (((x) & BIT_MASK_R_WMAC_TXCSI_AID1_8197F) \
  13390. << BIT_SHIFT_R_WMAC_TXCSI_AID1_8197F)
  13391. #define BITS_R_WMAC_TXCSI_AID1_8197F \
  13392. (BIT_MASK_R_WMAC_TXCSI_AID1_8197F << BIT_SHIFT_R_WMAC_TXCSI_AID1_8197F)
  13393. #define BIT_CLEAR_R_WMAC_TXCSI_AID1_8197F(x) \
  13394. ((x) & (~BITS_R_WMAC_TXCSI_AID1_8197F))
  13395. #define BIT_GET_R_WMAC_TXCSI_AID1_8197F(x) \
  13396. (((x) >> BIT_SHIFT_R_WMAC_TXCSI_AID1_8197F) & \
  13397. BIT_MASK_R_WMAC_TXCSI_AID1_8197F)
  13398. #define BIT_SET_R_WMAC_TXCSI_AID1_8197F(x, v) \
  13399. (BIT_CLEAR_R_WMAC_TXCSI_AID1_8197F(x) | BIT_R_WMAC_TXCSI_AID1_8197F(v))
  13400. #define BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8197F 0
  13401. #define BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8197F 0xffffffffffffL
  13402. #define BIT_R_WMAC_SOUNDING_RXADD_R1_8197F(x) \
  13403. (((x) & BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8197F) \
  13404. << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8197F)
  13405. #define BITS_R_WMAC_SOUNDING_RXADD_R1_8197F \
  13406. (BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8197F \
  13407. << BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8197F)
  13408. #define BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_8197F(x) \
  13409. ((x) & (~BITS_R_WMAC_SOUNDING_RXADD_R1_8197F))
  13410. #define BIT_GET_R_WMAC_SOUNDING_RXADD_R1_8197F(x) \
  13411. (((x) >> BIT_SHIFT_R_WMAC_SOUNDING_RXADD_R1_8197F) & \
  13412. BIT_MASK_R_WMAC_SOUNDING_RXADD_R1_8197F)
  13413. #define BIT_SET_R_WMAC_SOUNDING_RXADD_R1_8197F(x, v) \
  13414. (BIT_CLEAR_R_WMAC_SOUNDING_RXADD_R1_8197F(x) | \
  13415. BIT_R_WMAC_SOUNDING_RXADD_R1_8197F(v))
  13416. /* 2 REG_NOT_VALID_8197F */
  13417. /* 2 REG_NOT_VALID_8197F */
  13418. /* 2 REG_NOT_VALID_8197F */
  13419. /* 2 REG_NOT_VALID_8197F */
  13420. /* 2 REG_NOT_VALID_8197F */
  13421. /* 2 REG_TX_CSI_RPT_PARAM_BW20_8197F (TX CSI REPORT PARAMETER_BW20 REGISTER) */
  13422. #define BIT_SHIFT_R_WMAC_BFINFO_20M_1_8197F 16
  13423. #define BIT_MASK_R_WMAC_BFINFO_20M_1_8197F 0xfff
  13424. #define BIT_R_WMAC_BFINFO_20M_1_8197F(x) \
  13425. (((x) & BIT_MASK_R_WMAC_BFINFO_20M_1_8197F) \
  13426. << BIT_SHIFT_R_WMAC_BFINFO_20M_1_8197F)
  13427. #define BITS_R_WMAC_BFINFO_20M_1_8197F \
  13428. (BIT_MASK_R_WMAC_BFINFO_20M_1_8197F \
  13429. << BIT_SHIFT_R_WMAC_BFINFO_20M_1_8197F)
  13430. #define BIT_CLEAR_R_WMAC_BFINFO_20M_1_8197F(x) \
  13431. ((x) & (~BITS_R_WMAC_BFINFO_20M_1_8197F))
  13432. #define BIT_GET_R_WMAC_BFINFO_20M_1_8197F(x) \
  13433. (((x) >> BIT_SHIFT_R_WMAC_BFINFO_20M_1_8197F) & \
  13434. BIT_MASK_R_WMAC_BFINFO_20M_1_8197F)
  13435. #define BIT_SET_R_WMAC_BFINFO_20M_1_8197F(x, v) \
  13436. (BIT_CLEAR_R_WMAC_BFINFO_20M_1_8197F(x) | \
  13437. BIT_R_WMAC_BFINFO_20M_1_8197F(v))
  13438. #define BIT_SHIFT_R_WMAC_BFINFO_20M_0_8197F 0
  13439. #define BIT_MASK_R_WMAC_BFINFO_20M_0_8197F 0xfff
  13440. #define BIT_R_WMAC_BFINFO_20M_0_8197F(x) \
  13441. (((x) & BIT_MASK_R_WMAC_BFINFO_20M_0_8197F) \
  13442. << BIT_SHIFT_R_WMAC_BFINFO_20M_0_8197F)
  13443. #define BITS_R_WMAC_BFINFO_20M_0_8197F \
  13444. (BIT_MASK_R_WMAC_BFINFO_20M_0_8197F \
  13445. << BIT_SHIFT_R_WMAC_BFINFO_20M_0_8197F)
  13446. #define BIT_CLEAR_R_WMAC_BFINFO_20M_0_8197F(x) \
  13447. ((x) & (~BITS_R_WMAC_BFINFO_20M_0_8197F))
  13448. #define BIT_GET_R_WMAC_BFINFO_20M_0_8197F(x) \
  13449. (((x) >> BIT_SHIFT_R_WMAC_BFINFO_20M_0_8197F) & \
  13450. BIT_MASK_R_WMAC_BFINFO_20M_0_8197F)
  13451. #define BIT_SET_R_WMAC_BFINFO_20M_0_8197F(x, v) \
  13452. (BIT_CLEAR_R_WMAC_BFINFO_20M_0_8197F(x) | \
  13453. BIT_R_WMAC_BFINFO_20M_0_8197F(v))
  13454. /* 2 REG_TX_CSI_RPT_PARAM_BW40_8197F (TX CSI REPORT PARAMETER_BW40 REGISTER) */
  13455. #define BIT_SHIFT_WMAC_RESP_ANTCD_8197F 0
  13456. #define BIT_MASK_WMAC_RESP_ANTCD_8197F 0xf
  13457. #define BIT_WMAC_RESP_ANTCD_8197F(x) \
  13458. (((x) & BIT_MASK_WMAC_RESP_ANTCD_8197F) \
  13459. << BIT_SHIFT_WMAC_RESP_ANTCD_8197F)
  13460. #define BITS_WMAC_RESP_ANTCD_8197F \
  13461. (BIT_MASK_WMAC_RESP_ANTCD_8197F << BIT_SHIFT_WMAC_RESP_ANTCD_8197F)
  13462. #define BIT_CLEAR_WMAC_RESP_ANTCD_8197F(x) ((x) & (~BITS_WMAC_RESP_ANTCD_8197F))
  13463. #define BIT_GET_WMAC_RESP_ANTCD_8197F(x) \
  13464. (((x) >> BIT_SHIFT_WMAC_RESP_ANTCD_8197F) & \
  13465. BIT_MASK_WMAC_RESP_ANTCD_8197F)
  13466. #define BIT_SET_WMAC_RESP_ANTCD_8197F(x, v) \
  13467. (BIT_CLEAR_WMAC_RESP_ANTCD_8197F(x) | BIT_WMAC_RESP_ANTCD_8197F(v))
  13468. /* 2 REG_TX_CSI_RPT_PARAM_BW80_8197F (TX CSI REPORT PARAMETER_BW80 REGISTER) */
  13469. /* 2 REG_BCN_PSR_RPT2_8197F (BEACON PARSER REPORT REGISTER2) */
  13470. #define BIT_SHIFT_DTIM_CNT2_8197F 24
  13471. #define BIT_MASK_DTIM_CNT2_8197F 0xff
  13472. #define BIT_DTIM_CNT2_8197F(x) \
  13473. (((x) & BIT_MASK_DTIM_CNT2_8197F) << BIT_SHIFT_DTIM_CNT2_8197F)
  13474. #define BITS_DTIM_CNT2_8197F \
  13475. (BIT_MASK_DTIM_CNT2_8197F << BIT_SHIFT_DTIM_CNT2_8197F)
  13476. #define BIT_CLEAR_DTIM_CNT2_8197F(x) ((x) & (~BITS_DTIM_CNT2_8197F))
  13477. #define BIT_GET_DTIM_CNT2_8197F(x) \
  13478. (((x) >> BIT_SHIFT_DTIM_CNT2_8197F) & BIT_MASK_DTIM_CNT2_8197F)
  13479. #define BIT_SET_DTIM_CNT2_8197F(x, v) \
  13480. (BIT_CLEAR_DTIM_CNT2_8197F(x) | BIT_DTIM_CNT2_8197F(v))
  13481. #define BIT_SHIFT_DTIM_PERIOD2_8197F 16
  13482. #define BIT_MASK_DTIM_PERIOD2_8197F 0xff
  13483. #define BIT_DTIM_PERIOD2_8197F(x) \
  13484. (((x) & BIT_MASK_DTIM_PERIOD2_8197F) << BIT_SHIFT_DTIM_PERIOD2_8197F)
  13485. #define BITS_DTIM_PERIOD2_8197F \
  13486. (BIT_MASK_DTIM_PERIOD2_8197F << BIT_SHIFT_DTIM_PERIOD2_8197F)
  13487. #define BIT_CLEAR_DTIM_PERIOD2_8197F(x) ((x) & (~BITS_DTIM_PERIOD2_8197F))
  13488. #define BIT_GET_DTIM_PERIOD2_8197F(x) \
  13489. (((x) >> BIT_SHIFT_DTIM_PERIOD2_8197F) & BIT_MASK_DTIM_PERIOD2_8197F)
  13490. #define BIT_SET_DTIM_PERIOD2_8197F(x, v) \
  13491. (BIT_CLEAR_DTIM_PERIOD2_8197F(x) | BIT_DTIM_PERIOD2_8197F(v))
  13492. #define BIT_DTIM2_8197F BIT(15)
  13493. #define BIT_TIM2_8197F BIT(14)
  13494. #define BIT_SHIFT_PS_AID_2_8197F 0
  13495. #define BIT_MASK_PS_AID_2_8197F 0x7ff
  13496. #define BIT_PS_AID_2_8197F(x) \
  13497. (((x) & BIT_MASK_PS_AID_2_8197F) << BIT_SHIFT_PS_AID_2_8197F)
  13498. #define BITS_PS_AID_2_8197F \
  13499. (BIT_MASK_PS_AID_2_8197F << BIT_SHIFT_PS_AID_2_8197F)
  13500. #define BIT_CLEAR_PS_AID_2_8197F(x) ((x) & (~BITS_PS_AID_2_8197F))
  13501. #define BIT_GET_PS_AID_2_8197F(x) \
  13502. (((x) >> BIT_SHIFT_PS_AID_2_8197F) & BIT_MASK_PS_AID_2_8197F)
  13503. #define BIT_SET_PS_AID_2_8197F(x, v) \
  13504. (BIT_CLEAR_PS_AID_2_8197F(x) | BIT_PS_AID_2_8197F(v))
  13505. /* 2 REG_BCN_PSR_RPT3_8197F (BEACON PARSER REPORT REGISTER3) */
  13506. #define BIT_SHIFT_DTIM_CNT3_8197F 24
  13507. #define BIT_MASK_DTIM_CNT3_8197F 0xff
  13508. #define BIT_DTIM_CNT3_8197F(x) \
  13509. (((x) & BIT_MASK_DTIM_CNT3_8197F) << BIT_SHIFT_DTIM_CNT3_8197F)
  13510. #define BITS_DTIM_CNT3_8197F \
  13511. (BIT_MASK_DTIM_CNT3_8197F << BIT_SHIFT_DTIM_CNT3_8197F)
  13512. #define BIT_CLEAR_DTIM_CNT3_8197F(x) ((x) & (~BITS_DTIM_CNT3_8197F))
  13513. #define BIT_GET_DTIM_CNT3_8197F(x) \
  13514. (((x) >> BIT_SHIFT_DTIM_CNT3_8197F) & BIT_MASK_DTIM_CNT3_8197F)
  13515. #define BIT_SET_DTIM_CNT3_8197F(x, v) \
  13516. (BIT_CLEAR_DTIM_CNT3_8197F(x) | BIT_DTIM_CNT3_8197F(v))
  13517. #define BIT_SHIFT_DTIM_PERIOD3_8197F 16
  13518. #define BIT_MASK_DTIM_PERIOD3_8197F 0xff
  13519. #define BIT_DTIM_PERIOD3_8197F(x) \
  13520. (((x) & BIT_MASK_DTIM_PERIOD3_8197F) << BIT_SHIFT_DTIM_PERIOD3_8197F)
  13521. #define BITS_DTIM_PERIOD3_8197F \
  13522. (BIT_MASK_DTIM_PERIOD3_8197F << BIT_SHIFT_DTIM_PERIOD3_8197F)
  13523. #define BIT_CLEAR_DTIM_PERIOD3_8197F(x) ((x) & (~BITS_DTIM_PERIOD3_8197F))
  13524. #define BIT_GET_DTIM_PERIOD3_8197F(x) \
  13525. (((x) >> BIT_SHIFT_DTIM_PERIOD3_8197F) & BIT_MASK_DTIM_PERIOD3_8197F)
  13526. #define BIT_SET_DTIM_PERIOD3_8197F(x, v) \
  13527. (BIT_CLEAR_DTIM_PERIOD3_8197F(x) | BIT_DTIM_PERIOD3_8197F(v))
  13528. #define BIT_DTIM3_8197F BIT(15)
  13529. #define BIT_TIM3_8197F BIT(14)
  13530. #define BIT_SHIFT_PS_AID_3_8197F 0
  13531. #define BIT_MASK_PS_AID_3_8197F 0x7ff
  13532. #define BIT_PS_AID_3_8197F(x) \
  13533. (((x) & BIT_MASK_PS_AID_3_8197F) << BIT_SHIFT_PS_AID_3_8197F)
  13534. #define BITS_PS_AID_3_8197F \
  13535. (BIT_MASK_PS_AID_3_8197F << BIT_SHIFT_PS_AID_3_8197F)
  13536. #define BIT_CLEAR_PS_AID_3_8197F(x) ((x) & (~BITS_PS_AID_3_8197F))
  13537. #define BIT_GET_PS_AID_3_8197F(x) \
  13538. (((x) >> BIT_SHIFT_PS_AID_3_8197F) & BIT_MASK_PS_AID_3_8197F)
  13539. #define BIT_SET_PS_AID_3_8197F(x, v) \
  13540. (BIT_CLEAR_PS_AID_3_8197F(x) | BIT_PS_AID_3_8197F(v))
  13541. /* 2 REG_BCN_PSR_RPT4_8197F (BEACON PARSER REPORT REGISTER4) */
  13542. #define BIT_SHIFT_DTIM_CNT4_8197F 24
  13543. #define BIT_MASK_DTIM_CNT4_8197F 0xff
  13544. #define BIT_DTIM_CNT4_8197F(x) \
  13545. (((x) & BIT_MASK_DTIM_CNT4_8197F) << BIT_SHIFT_DTIM_CNT4_8197F)
  13546. #define BITS_DTIM_CNT4_8197F \
  13547. (BIT_MASK_DTIM_CNT4_8197F << BIT_SHIFT_DTIM_CNT4_8197F)
  13548. #define BIT_CLEAR_DTIM_CNT4_8197F(x) ((x) & (~BITS_DTIM_CNT4_8197F))
  13549. #define BIT_GET_DTIM_CNT4_8197F(x) \
  13550. (((x) >> BIT_SHIFT_DTIM_CNT4_8197F) & BIT_MASK_DTIM_CNT4_8197F)
  13551. #define BIT_SET_DTIM_CNT4_8197F(x, v) \
  13552. (BIT_CLEAR_DTIM_CNT4_8197F(x) | BIT_DTIM_CNT4_8197F(v))
  13553. #define BIT_SHIFT_DTIM_PERIOD4_8197F 16
  13554. #define BIT_MASK_DTIM_PERIOD4_8197F 0xff
  13555. #define BIT_DTIM_PERIOD4_8197F(x) \
  13556. (((x) & BIT_MASK_DTIM_PERIOD4_8197F) << BIT_SHIFT_DTIM_PERIOD4_8197F)
  13557. #define BITS_DTIM_PERIOD4_8197F \
  13558. (BIT_MASK_DTIM_PERIOD4_8197F << BIT_SHIFT_DTIM_PERIOD4_8197F)
  13559. #define BIT_CLEAR_DTIM_PERIOD4_8197F(x) ((x) & (~BITS_DTIM_PERIOD4_8197F))
  13560. #define BIT_GET_DTIM_PERIOD4_8197F(x) \
  13561. (((x) >> BIT_SHIFT_DTIM_PERIOD4_8197F) & BIT_MASK_DTIM_PERIOD4_8197F)
  13562. #define BIT_SET_DTIM_PERIOD4_8197F(x, v) \
  13563. (BIT_CLEAR_DTIM_PERIOD4_8197F(x) | BIT_DTIM_PERIOD4_8197F(v))
  13564. #define BIT_DTIM4_8197F BIT(15)
  13565. #define BIT_TIM4_8197F BIT(14)
  13566. #define BIT_SHIFT_PS_AID_4_8197F 0
  13567. #define BIT_MASK_PS_AID_4_8197F 0x7ff
  13568. #define BIT_PS_AID_4_8197F(x) \
  13569. (((x) & BIT_MASK_PS_AID_4_8197F) << BIT_SHIFT_PS_AID_4_8197F)
  13570. #define BITS_PS_AID_4_8197F \
  13571. (BIT_MASK_PS_AID_4_8197F << BIT_SHIFT_PS_AID_4_8197F)
  13572. #define BIT_CLEAR_PS_AID_4_8197F(x) ((x) & (~BITS_PS_AID_4_8197F))
  13573. #define BIT_GET_PS_AID_4_8197F(x) \
  13574. (((x) >> BIT_SHIFT_PS_AID_4_8197F) & BIT_MASK_PS_AID_4_8197F)
  13575. #define BIT_SET_PS_AID_4_8197F(x, v) \
  13576. (BIT_CLEAR_PS_AID_4_8197F(x) | BIT_PS_AID_4_8197F(v))
  13577. /* 2 REG_A1_ADDR_MASK_8197F (A1 ADDR MASK REGISTER) */
  13578. #define BIT_SHIFT_A1_ADDR_MASK_8197F 0
  13579. #define BIT_MASK_A1_ADDR_MASK_8197F 0xffffffffL
  13580. #define BIT_A1_ADDR_MASK_8197F(x) \
  13581. (((x) & BIT_MASK_A1_ADDR_MASK_8197F) << BIT_SHIFT_A1_ADDR_MASK_8197F)
  13582. #define BITS_A1_ADDR_MASK_8197F \
  13583. (BIT_MASK_A1_ADDR_MASK_8197F << BIT_SHIFT_A1_ADDR_MASK_8197F)
  13584. #define BIT_CLEAR_A1_ADDR_MASK_8197F(x) ((x) & (~BITS_A1_ADDR_MASK_8197F))
  13585. #define BIT_GET_A1_ADDR_MASK_8197F(x) \
  13586. (((x) >> BIT_SHIFT_A1_ADDR_MASK_8197F) & BIT_MASK_A1_ADDR_MASK_8197F)
  13587. #define BIT_SET_A1_ADDR_MASK_8197F(x, v) \
  13588. (BIT_CLEAR_A1_ADDR_MASK_8197F(x) | BIT_A1_ADDR_MASK_8197F(v))
  13589. /* 2 REG_MACID2_8197F (MAC ID2 REGISTER) */
  13590. #define BIT_SHIFT_MACID2_8197F 0
  13591. #define BIT_MASK_MACID2_8197F 0xffffffffffffL
  13592. #define BIT_MACID2_8197F(x) \
  13593. (((x) & BIT_MASK_MACID2_8197F) << BIT_SHIFT_MACID2_8197F)
  13594. #define BITS_MACID2_8197F (BIT_MASK_MACID2_8197F << BIT_SHIFT_MACID2_8197F)
  13595. #define BIT_CLEAR_MACID2_8197F(x) ((x) & (~BITS_MACID2_8197F))
  13596. #define BIT_GET_MACID2_8197F(x) \
  13597. (((x) >> BIT_SHIFT_MACID2_8197F) & BIT_MASK_MACID2_8197F)
  13598. #define BIT_SET_MACID2_8197F(x, v) \
  13599. (BIT_CLEAR_MACID2_8197F(x) | BIT_MACID2_8197F(v))
  13600. /* 2 REG_BSSID2_8197F (BSSID2 REGISTER) */
  13601. #define BIT_SHIFT_BSSID2_8197F 0
  13602. #define BIT_MASK_BSSID2_8197F 0xffffffffffffL
  13603. #define BIT_BSSID2_8197F(x) \
  13604. (((x) & BIT_MASK_BSSID2_8197F) << BIT_SHIFT_BSSID2_8197F)
  13605. #define BITS_BSSID2_8197F (BIT_MASK_BSSID2_8197F << BIT_SHIFT_BSSID2_8197F)
  13606. #define BIT_CLEAR_BSSID2_8197F(x) ((x) & (~BITS_BSSID2_8197F))
  13607. #define BIT_GET_BSSID2_8197F(x) \
  13608. (((x) >> BIT_SHIFT_BSSID2_8197F) & BIT_MASK_BSSID2_8197F)
  13609. #define BIT_SET_BSSID2_8197F(x, v) \
  13610. (BIT_CLEAR_BSSID2_8197F(x) | BIT_BSSID2_8197F(v))
  13611. /* 2 REG_MACID3_8197F (MAC ID3 REGISTER) */
  13612. #define BIT_SHIFT_MACID3_8197F 0
  13613. #define BIT_MASK_MACID3_8197F 0xffffffffffffL
  13614. #define BIT_MACID3_8197F(x) \
  13615. (((x) & BIT_MASK_MACID3_8197F) << BIT_SHIFT_MACID3_8197F)
  13616. #define BITS_MACID3_8197F (BIT_MASK_MACID3_8197F << BIT_SHIFT_MACID3_8197F)
  13617. #define BIT_CLEAR_MACID3_8197F(x) ((x) & (~BITS_MACID3_8197F))
  13618. #define BIT_GET_MACID3_8197F(x) \
  13619. (((x) >> BIT_SHIFT_MACID3_8197F) & BIT_MASK_MACID3_8197F)
  13620. #define BIT_SET_MACID3_8197F(x, v) \
  13621. (BIT_CLEAR_MACID3_8197F(x) | BIT_MACID3_8197F(v))
  13622. /* 2 REG_BSSID3_8197F (BSSID3 REGISTER) */
  13623. #define BIT_SHIFT_BSSID3_8197F 0
  13624. #define BIT_MASK_BSSID3_8197F 0xffffffffffffL
  13625. #define BIT_BSSID3_8197F(x) \
  13626. (((x) & BIT_MASK_BSSID3_8197F) << BIT_SHIFT_BSSID3_8197F)
  13627. #define BITS_BSSID3_8197F (BIT_MASK_BSSID3_8197F << BIT_SHIFT_BSSID3_8197F)
  13628. #define BIT_CLEAR_BSSID3_8197F(x) ((x) & (~BITS_BSSID3_8197F))
  13629. #define BIT_GET_BSSID3_8197F(x) \
  13630. (((x) >> BIT_SHIFT_BSSID3_8197F) & BIT_MASK_BSSID3_8197F)
  13631. #define BIT_SET_BSSID3_8197F(x, v) \
  13632. (BIT_CLEAR_BSSID3_8197F(x) | BIT_BSSID3_8197F(v))
  13633. /* 2 REG_MACID4_8197F (MAC ID4 REGISTER) */
  13634. #define BIT_SHIFT_MACID4_8197F 0
  13635. #define BIT_MASK_MACID4_8197F 0xffffffffffffL
  13636. #define BIT_MACID4_8197F(x) \
  13637. (((x) & BIT_MASK_MACID4_8197F) << BIT_SHIFT_MACID4_8197F)
  13638. #define BITS_MACID4_8197F (BIT_MASK_MACID4_8197F << BIT_SHIFT_MACID4_8197F)
  13639. #define BIT_CLEAR_MACID4_8197F(x) ((x) & (~BITS_MACID4_8197F))
  13640. #define BIT_GET_MACID4_8197F(x) \
  13641. (((x) >> BIT_SHIFT_MACID4_8197F) & BIT_MASK_MACID4_8197F)
  13642. #define BIT_SET_MACID4_8197F(x, v) \
  13643. (BIT_CLEAR_MACID4_8197F(x) | BIT_MACID4_8197F(v))
  13644. /* 2 REG_BSSID4_8197F (BSSID4 REGISTER) */
  13645. #define BIT_SHIFT_BSSID4_8197F 0
  13646. #define BIT_MASK_BSSID4_8197F 0xffffffffffffL
  13647. #define BIT_BSSID4_8197F(x) \
  13648. (((x) & BIT_MASK_BSSID4_8197F) << BIT_SHIFT_BSSID4_8197F)
  13649. #define BITS_BSSID4_8197F (BIT_MASK_BSSID4_8197F << BIT_SHIFT_BSSID4_8197F)
  13650. #define BIT_CLEAR_BSSID4_8197F(x) ((x) & (~BITS_BSSID4_8197F))
  13651. #define BIT_GET_BSSID4_8197F(x) \
  13652. (((x) >> BIT_SHIFT_BSSID4_8197F) & BIT_MASK_BSSID4_8197F)
  13653. #define BIT_SET_BSSID4_8197F(x, v) \
  13654. (BIT_CLEAR_BSSID4_8197F(x) | BIT_BSSID4_8197F(v))
  13655. /* 2 REG_NOA_REPORT_8197F */
  13656. /* 2 REG_PWRBIT_SETTING_8197F */
  13657. #define BIT_CLI3_PWRBIT_OW_EN_8197F BIT(7)
  13658. #define BIT_CLI3_PWR_ST_8197F BIT(6)
  13659. #define BIT_CLI2_PWRBIT_OW_EN_8197F BIT(5)
  13660. #define BIT_CLI2_PWR_ST_8197F BIT(4)
  13661. #define BIT_CLI1_PWRBIT_OW_EN_8197F BIT(3)
  13662. #define BIT_CLI1_PWR_ST_8197F BIT(2)
  13663. #define BIT_CLI0_PWRBIT_OW_EN_8197F BIT(1)
  13664. #define BIT_CLI0_PWR_ST_8197F BIT(0)
  13665. /* 2 REG_WMAC_MU_BF_OPTION_8197F */
  13666. #define BIT_WMAC_RESP_NONSTA1_DIS_8197F BIT(7)
  13667. #define BIT_BIT_WMAC_TXMU_ACKPOLICY_EN_8197F BIT(6)
  13668. #define BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8197F 4
  13669. #define BIT_MASK_WMAC_TXMU_ACKPOLICY_8197F 0x3
  13670. #define BIT_WMAC_TXMU_ACKPOLICY_8197F(x) \
  13671. (((x) & BIT_MASK_WMAC_TXMU_ACKPOLICY_8197F) \
  13672. << BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8197F)
  13673. #define BITS_WMAC_TXMU_ACKPOLICY_8197F \
  13674. (BIT_MASK_WMAC_TXMU_ACKPOLICY_8197F \
  13675. << BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8197F)
  13676. #define BIT_CLEAR_WMAC_TXMU_ACKPOLICY_8197F(x) \
  13677. ((x) & (~BITS_WMAC_TXMU_ACKPOLICY_8197F))
  13678. #define BIT_GET_WMAC_TXMU_ACKPOLICY_8197F(x) \
  13679. (((x) >> BIT_SHIFT_WMAC_TXMU_ACKPOLICY_8197F) & \
  13680. BIT_MASK_WMAC_TXMU_ACKPOLICY_8197F)
  13681. #define BIT_SET_WMAC_TXMU_ACKPOLICY_8197F(x, v) \
  13682. (BIT_CLEAR_WMAC_TXMU_ACKPOLICY_8197F(x) | \
  13683. BIT_WMAC_TXMU_ACKPOLICY_8197F(v))
  13684. #define BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8197F 1
  13685. #define BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8197F 0x7
  13686. #define BIT_WMAC_MU_BFEE_PORT_SEL_8197F(x) \
  13687. (((x) & BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8197F) \
  13688. << BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8197F)
  13689. #define BITS_WMAC_MU_BFEE_PORT_SEL_8197F \
  13690. (BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8197F \
  13691. << BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8197F)
  13692. #define BIT_CLEAR_WMAC_MU_BFEE_PORT_SEL_8197F(x) \
  13693. ((x) & (~BITS_WMAC_MU_BFEE_PORT_SEL_8197F))
  13694. #define BIT_GET_WMAC_MU_BFEE_PORT_SEL_8197F(x) \
  13695. (((x) >> BIT_SHIFT_WMAC_MU_BFEE_PORT_SEL_8197F) & \
  13696. BIT_MASK_WMAC_MU_BFEE_PORT_SEL_8197F)
  13697. #define BIT_SET_WMAC_MU_BFEE_PORT_SEL_8197F(x, v) \
  13698. (BIT_CLEAR_WMAC_MU_BFEE_PORT_SEL_8197F(x) | \
  13699. BIT_WMAC_MU_BFEE_PORT_SEL_8197F(v))
  13700. #define BIT_WMAC_MU_BFEE_DIS_8197F BIT(0)
  13701. /* 2 REG_WMAC_PAUSE_BB_CLR_TH_8197F */
  13702. #define BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8197F 0
  13703. #define BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8197F 0xff
  13704. #define BIT_WMAC_PAUSE_BB_CLR_TH_8197F(x) \
  13705. (((x) & BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8197F) \
  13706. << BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8197F)
  13707. #define BITS_WMAC_PAUSE_BB_CLR_TH_8197F \
  13708. (BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8197F \
  13709. << BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8197F)
  13710. #define BIT_CLEAR_WMAC_PAUSE_BB_CLR_TH_8197F(x) \
  13711. ((x) & (~BITS_WMAC_PAUSE_BB_CLR_TH_8197F))
  13712. #define BIT_GET_WMAC_PAUSE_BB_CLR_TH_8197F(x) \
  13713. (((x) >> BIT_SHIFT_WMAC_PAUSE_BB_CLR_TH_8197F) & \
  13714. BIT_MASK_WMAC_PAUSE_BB_CLR_TH_8197F)
  13715. #define BIT_SET_WMAC_PAUSE_BB_CLR_TH_8197F(x, v) \
  13716. (BIT_CLEAR_WMAC_PAUSE_BB_CLR_TH_8197F(x) | \
  13717. BIT_WMAC_PAUSE_BB_CLR_TH_8197F(v))
  13718. /* 2 REG_WMAC_MU_ARB_8197F */
  13719. #define BIT_WMAC_ARB_HW_ADAPT_EN_8197F BIT(7)
  13720. #define BIT_WMAC_ARB_SW_EN_8197F BIT(6)
  13721. #define BIT_SHIFT_WMAC_ARB_SW_STATE_8197F 0
  13722. #define BIT_MASK_WMAC_ARB_SW_STATE_8197F 0x3f
  13723. #define BIT_WMAC_ARB_SW_STATE_8197F(x) \
  13724. (((x) & BIT_MASK_WMAC_ARB_SW_STATE_8197F) \
  13725. << BIT_SHIFT_WMAC_ARB_SW_STATE_8197F)
  13726. #define BITS_WMAC_ARB_SW_STATE_8197F \
  13727. (BIT_MASK_WMAC_ARB_SW_STATE_8197F << BIT_SHIFT_WMAC_ARB_SW_STATE_8197F)
  13728. #define BIT_CLEAR_WMAC_ARB_SW_STATE_8197F(x) \
  13729. ((x) & (~BITS_WMAC_ARB_SW_STATE_8197F))
  13730. #define BIT_GET_WMAC_ARB_SW_STATE_8197F(x) \
  13731. (((x) >> BIT_SHIFT_WMAC_ARB_SW_STATE_8197F) & \
  13732. BIT_MASK_WMAC_ARB_SW_STATE_8197F)
  13733. #define BIT_SET_WMAC_ARB_SW_STATE_8197F(x, v) \
  13734. (BIT_CLEAR_WMAC_ARB_SW_STATE_8197F(x) | BIT_WMAC_ARB_SW_STATE_8197F(v))
  13735. /* 2 REG_WMAC_MU_OPTION_8197F */
  13736. #define BIT_SHIFT_WMAC_MU_DBGSEL_8197F 5
  13737. #define BIT_MASK_WMAC_MU_DBGSEL_8197F 0x3
  13738. #define BIT_WMAC_MU_DBGSEL_8197F(x) \
  13739. (((x) & BIT_MASK_WMAC_MU_DBGSEL_8197F) \
  13740. << BIT_SHIFT_WMAC_MU_DBGSEL_8197F)
  13741. #define BITS_WMAC_MU_DBGSEL_8197F \
  13742. (BIT_MASK_WMAC_MU_DBGSEL_8197F << BIT_SHIFT_WMAC_MU_DBGSEL_8197F)
  13743. #define BIT_CLEAR_WMAC_MU_DBGSEL_8197F(x) ((x) & (~BITS_WMAC_MU_DBGSEL_8197F))
  13744. #define BIT_GET_WMAC_MU_DBGSEL_8197F(x) \
  13745. (((x) >> BIT_SHIFT_WMAC_MU_DBGSEL_8197F) & \
  13746. BIT_MASK_WMAC_MU_DBGSEL_8197F)
  13747. #define BIT_SET_WMAC_MU_DBGSEL_8197F(x, v) \
  13748. (BIT_CLEAR_WMAC_MU_DBGSEL_8197F(x) | BIT_WMAC_MU_DBGSEL_8197F(v))
  13749. #define BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8197F 0
  13750. #define BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8197F 0x1f
  13751. #define BIT_WMAC_MU_CPRD_TIMEOUT_8197F(x) \
  13752. (((x) & BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8197F) \
  13753. << BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8197F)
  13754. #define BITS_WMAC_MU_CPRD_TIMEOUT_8197F \
  13755. (BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8197F \
  13756. << BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8197F)
  13757. #define BIT_CLEAR_WMAC_MU_CPRD_TIMEOUT_8197F(x) \
  13758. ((x) & (~BITS_WMAC_MU_CPRD_TIMEOUT_8197F))
  13759. #define BIT_GET_WMAC_MU_CPRD_TIMEOUT_8197F(x) \
  13760. (((x) >> BIT_SHIFT_WMAC_MU_CPRD_TIMEOUT_8197F) & \
  13761. BIT_MASK_WMAC_MU_CPRD_TIMEOUT_8197F)
  13762. #define BIT_SET_WMAC_MU_CPRD_TIMEOUT_8197F(x, v) \
  13763. (BIT_CLEAR_WMAC_MU_CPRD_TIMEOUT_8197F(x) | \
  13764. BIT_WMAC_MU_CPRD_TIMEOUT_8197F(v))
  13765. /* 2 REG_WMAC_MU_BF_CTL_8197F */
  13766. #define BIT_WMAC_INVLD_BFPRT_CHK_8197F BIT(15)
  13767. #define BIT_WMAC_RETXBFRPTSEQ_UPD_8197F BIT(14)
  13768. #define BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8197F 12
  13769. #define BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8197F 0x3
  13770. #define BIT_WMAC_MU_BFRPTSEG_SEL_8197F(x) \
  13771. (((x) & BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8197F) \
  13772. << BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8197F)
  13773. #define BITS_WMAC_MU_BFRPTSEG_SEL_8197F \
  13774. (BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8197F \
  13775. << BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8197F)
  13776. #define BIT_CLEAR_WMAC_MU_BFRPTSEG_SEL_8197F(x) \
  13777. ((x) & (~BITS_WMAC_MU_BFRPTSEG_SEL_8197F))
  13778. #define BIT_GET_WMAC_MU_BFRPTSEG_SEL_8197F(x) \
  13779. (((x) >> BIT_SHIFT_WMAC_MU_BFRPTSEG_SEL_8197F) & \
  13780. BIT_MASK_WMAC_MU_BFRPTSEG_SEL_8197F)
  13781. #define BIT_SET_WMAC_MU_BFRPTSEG_SEL_8197F(x, v) \
  13782. (BIT_CLEAR_WMAC_MU_BFRPTSEG_SEL_8197F(x) | \
  13783. BIT_WMAC_MU_BFRPTSEG_SEL_8197F(v))
  13784. #define BIT_SHIFT_WMAC_MU_BF_MYAID_8197F 0
  13785. #define BIT_MASK_WMAC_MU_BF_MYAID_8197F 0xfff
  13786. #define BIT_WMAC_MU_BF_MYAID_8197F(x) \
  13787. (((x) & BIT_MASK_WMAC_MU_BF_MYAID_8197F) \
  13788. << BIT_SHIFT_WMAC_MU_BF_MYAID_8197F)
  13789. #define BITS_WMAC_MU_BF_MYAID_8197F \
  13790. (BIT_MASK_WMAC_MU_BF_MYAID_8197F << BIT_SHIFT_WMAC_MU_BF_MYAID_8197F)
  13791. #define BIT_CLEAR_WMAC_MU_BF_MYAID_8197F(x) \
  13792. ((x) & (~BITS_WMAC_MU_BF_MYAID_8197F))
  13793. #define BIT_GET_WMAC_MU_BF_MYAID_8197F(x) \
  13794. (((x) >> BIT_SHIFT_WMAC_MU_BF_MYAID_8197F) & \
  13795. BIT_MASK_WMAC_MU_BF_MYAID_8197F)
  13796. #define BIT_SET_WMAC_MU_BF_MYAID_8197F(x, v) \
  13797. (BIT_CLEAR_WMAC_MU_BF_MYAID_8197F(x) | BIT_WMAC_MU_BF_MYAID_8197F(v))
  13798. /* 2 REG_WMAC_MU_BFRPT_PARA_8197F */
  13799. #define BIT_SHIFT_BFRPT_PARA_USERID_SEL_8197F 12
  13800. #define BIT_MASK_BFRPT_PARA_USERID_SEL_8197F 0x7
  13801. #define BIT_BFRPT_PARA_USERID_SEL_8197F(x) \
  13802. (((x) & BIT_MASK_BFRPT_PARA_USERID_SEL_8197F) \
  13803. << BIT_SHIFT_BFRPT_PARA_USERID_SEL_8197F)
  13804. #define BITS_BFRPT_PARA_USERID_SEL_8197F \
  13805. (BIT_MASK_BFRPT_PARA_USERID_SEL_8197F \
  13806. << BIT_SHIFT_BFRPT_PARA_USERID_SEL_8197F)
  13807. #define BIT_CLEAR_BFRPT_PARA_USERID_SEL_8197F(x) \
  13808. ((x) & (~BITS_BFRPT_PARA_USERID_SEL_8197F))
  13809. #define BIT_GET_BFRPT_PARA_USERID_SEL_8197F(x) \
  13810. (((x) >> BIT_SHIFT_BFRPT_PARA_USERID_SEL_8197F) & \
  13811. BIT_MASK_BFRPT_PARA_USERID_SEL_8197F)
  13812. #define BIT_SET_BFRPT_PARA_USERID_SEL_8197F(x, v) \
  13813. (BIT_CLEAR_BFRPT_PARA_USERID_SEL_8197F(x) | \
  13814. BIT_BFRPT_PARA_USERID_SEL_8197F(v))
  13815. #define BIT_SHIFT_BFRPT_PARA_8197F 0
  13816. #define BIT_MASK_BFRPT_PARA_8197F 0xfff
  13817. #define BIT_BFRPT_PARA_8197F(x) \
  13818. (((x) & BIT_MASK_BFRPT_PARA_8197F) << BIT_SHIFT_BFRPT_PARA_8197F)
  13819. #define BITS_BFRPT_PARA_8197F \
  13820. (BIT_MASK_BFRPT_PARA_8197F << BIT_SHIFT_BFRPT_PARA_8197F)
  13821. #define BIT_CLEAR_BFRPT_PARA_8197F(x) ((x) & (~BITS_BFRPT_PARA_8197F))
  13822. #define BIT_GET_BFRPT_PARA_8197F(x) \
  13823. (((x) >> BIT_SHIFT_BFRPT_PARA_8197F) & BIT_MASK_BFRPT_PARA_8197F)
  13824. #define BIT_SET_BFRPT_PARA_8197F(x, v) \
  13825. (BIT_CLEAR_BFRPT_PARA_8197F(x) | BIT_BFRPT_PARA_8197F(v))
  13826. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE2_8197F */
  13827. #define BIT_STATUS_BFEE2_8197F BIT(10)
  13828. #define BIT_WMAC_MU_BFEE2_EN_8197F BIT(9)
  13829. #define BIT_SHIFT_WMAC_MU_BFEE2_AID_8197F 0
  13830. #define BIT_MASK_WMAC_MU_BFEE2_AID_8197F 0x1ff
  13831. #define BIT_WMAC_MU_BFEE2_AID_8197F(x) \
  13832. (((x) & BIT_MASK_WMAC_MU_BFEE2_AID_8197F) \
  13833. << BIT_SHIFT_WMAC_MU_BFEE2_AID_8197F)
  13834. #define BITS_WMAC_MU_BFEE2_AID_8197F \
  13835. (BIT_MASK_WMAC_MU_BFEE2_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE2_AID_8197F)
  13836. #define BIT_CLEAR_WMAC_MU_BFEE2_AID_8197F(x) \
  13837. ((x) & (~BITS_WMAC_MU_BFEE2_AID_8197F))
  13838. #define BIT_GET_WMAC_MU_BFEE2_AID_8197F(x) \
  13839. (((x) >> BIT_SHIFT_WMAC_MU_BFEE2_AID_8197F) & \
  13840. BIT_MASK_WMAC_MU_BFEE2_AID_8197F)
  13841. #define BIT_SET_WMAC_MU_BFEE2_AID_8197F(x, v) \
  13842. (BIT_CLEAR_WMAC_MU_BFEE2_AID_8197F(x) | BIT_WMAC_MU_BFEE2_AID_8197F(v))
  13843. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE3_8197F */
  13844. #define BIT_STATUS_BFEE3_8197F BIT(10)
  13845. #define BIT_WMAC_MU_BFEE3_EN_8197F BIT(9)
  13846. #define BIT_SHIFT_WMAC_MU_BFEE3_AID_8197F 0
  13847. #define BIT_MASK_WMAC_MU_BFEE3_AID_8197F 0x1ff
  13848. #define BIT_WMAC_MU_BFEE3_AID_8197F(x) \
  13849. (((x) & BIT_MASK_WMAC_MU_BFEE3_AID_8197F) \
  13850. << BIT_SHIFT_WMAC_MU_BFEE3_AID_8197F)
  13851. #define BITS_WMAC_MU_BFEE3_AID_8197F \
  13852. (BIT_MASK_WMAC_MU_BFEE3_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE3_AID_8197F)
  13853. #define BIT_CLEAR_WMAC_MU_BFEE3_AID_8197F(x) \
  13854. ((x) & (~BITS_WMAC_MU_BFEE3_AID_8197F))
  13855. #define BIT_GET_WMAC_MU_BFEE3_AID_8197F(x) \
  13856. (((x) >> BIT_SHIFT_WMAC_MU_BFEE3_AID_8197F) & \
  13857. BIT_MASK_WMAC_MU_BFEE3_AID_8197F)
  13858. #define BIT_SET_WMAC_MU_BFEE3_AID_8197F(x, v) \
  13859. (BIT_CLEAR_WMAC_MU_BFEE3_AID_8197F(x) | BIT_WMAC_MU_BFEE3_AID_8197F(v))
  13860. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE4_8197F */
  13861. #define BIT_STATUS_BFEE4_8197F BIT(10)
  13862. #define BIT_WMAC_MU_BFEE4_EN_8197F BIT(9)
  13863. #define BIT_SHIFT_WMAC_MU_BFEE4_AID_8197F 0
  13864. #define BIT_MASK_WMAC_MU_BFEE4_AID_8197F 0x1ff
  13865. #define BIT_WMAC_MU_BFEE4_AID_8197F(x) \
  13866. (((x) & BIT_MASK_WMAC_MU_BFEE4_AID_8197F) \
  13867. << BIT_SHIFT_WMAC_MU_BFEE4_AID_8197F)
  13868. #define BITS_WMAC_MU_BFEE4_AID_8197F \
  13869. (BIT_MASK_WMAC_MU_BFEE4_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE4_AID_8197F)
  13870. #define BIT_CLEAR_WMAC_MU_BFEE4_AID_8197F(x) \
  13871. ((x) & (~BITS_WMAC_MU_BFEE4_AID_8197F))
  13872. #define BIT_GET_WMAC_MU_BFEE4_AID_8197F(x) \
  13873. (((x) >> BIT_SHIFT_WMAC_MU_BFEE4_AID_8197F) & \
  13874. BIT_MASK_WMAC_MU_BFEE4_AID_8197F)
  13875. #define BIT_SET_WMAC_MU_BFEE4_AID_8197F(x, v) \
  13876. (BIT_CLEAR_WMAC_MU_BFEE4_AID_8197F(x) | BIT_WMAC_MU_BFEE4_AID_8197F(v))
  13877. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE5_8197F */
  13878. #define BIT_STATUS_BFEE5_8197F BIT(10)
  13879. #define BIT_WMAC_MU_BFEE5_EN_8197F BIT(9)
  13880. #define BIT_SHIFT_WMAC_MU_BFEE5_AID_8197F 0
  13881. #define BIT_MASK_WMAC_MU_BFEE5_AID_8197F 0x1ff
  13882. #define BIT_WMAC_MU_BFEE5_AID_8197F(x) \
  13883. (((x) & BIT_MASK_WMAC_MU_BFEE5_AID_8197F) \
  13884. << BIT_SHIFT_WMAC_MU_BFEE5_AID_8197F)
  13885. #define BITS_WMAC_MU_BFEE5_AID_8197F \
  13886. (BIT_MASK_WMAC_MU_BFEE5_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE5_AID_8197F)
  13887. #define BIT_CLEAR_WMAC_MU_BFEE5_AID_8197F(x) \
  13888. ((x) & (~BITS_WMAC_MU_BFEE5_AID_8197F))
  13889. #define BIT_GET_WMAC_MU_BFEE5_AID_8197F(x) \
  13890. (((x) >> BIT_SHIFT_WMAC_MU_BFEE5_AID_8197F) & \
  13891. BIT_MASK_WMAC_MU_BFEE5_AID_8197F)
  13892. #define BIT_SET_WMAC_MU_BFEE5_AID_8197F(x, v) \
  13893. (BIT_CLEAR_WMAC_MU_BFEE5_AID_8197F(x) | BIT_WMAC_MU_BFEE5_AID_8197F(v))
  13894. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE6_8197F */
  13895. #define BIT_STATUS_BFEE6_8197F BIT(10)
  13896. #define BIT_WMAC_MU_BFEE6_EN_8197F BIT(9)
  13897. #define BIT_SHIFT_WMAC_MU_BFEE6_AID_8197F 0
  13898. #define BIT_MASK_WMAC_MU_BFEE6_AID_8197F 0x1ff
  13899. #define BIT_WMAC_MU_BFEE6_AID_8197F(x) \
  13900. (((x) & BIT_MASK_WMAC_MU_BFEE6_AID_8197F) \
  13901. << BIT_SHIFT_WMAC_MU_BFEE6_AID_8197F)
  13902. #define BITS_WMAC_MU_BFEE6_AID_8197F \
  13903. (BIT_MASK_WMAC_MU_BFEE6_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE6_AID_8197F)
  13904. #define BIT_CLEAR_WMAC_MU_BFEE6_AID_8197F(x) \
  13905. ((x) & (~BITS_WMAC_MU_BFEE6_AID_8197F))
  13906. #define BIT_GET_WMAC_MU_BFEE6_AID_8197F(x) \
  13907. (((x) >> BIT_SHIFT_WMAC_MU_BFEE6_AID_8197F) & \
  13908. BIT_MASK_WMAC_MU_BFEE6_AID_8197F)
  13909. #define BIT_SET_WMAC_MU_BFEE6_AID_8197F(x, v) \
  13910. (BIT_CLEAR_WMAC_MU_BFEE6_AID_8197F(x) | BIT_WMAC_MU_BFEE6_AID_8197F(v))
  13911. /* 2 REG_WMAC_ASSOCIATED_MU_BFMEE7_8197F */
  13912. #define BIT_BIT_STATUS_BFEE4_8197F BIT(10)
  13913. #define BIT_WMAC_MU_BFEE7_EN_8197F BIT(9)
  13914. #define BIT_SHIFT_WMAC_MU_BFEE7_AID_8197F 0
  13915. #define BIT_MASK_WMAC_MU_BFEE7_AID_8197F 0x1ff
  13916. #define BIT_WMAC_MU_BFEE7_AID_8197F(x) \
  13917. (((x) & BIT_MASK_WMAC_MU_BFEE7_AID_8197F) \
  13918. << BIT_SHIFT_WMAC_MU_BFEE7_AID_8197F)
  13919. #define BITS_WMAC_MU_BFEE7_AID_8197F \
  13920. (BIT_MASK_WMAC_MU_BFEE7_AID_8197F << BIT_SHIFT_WMAC_MU_BFEE7_AID_8197F)
  13921. #define BIT_CLEAR_WMAC_MU_BFEE7_AID_8197F(x) \
  13922. ((x) & (~BITS_WMAC_MU_BFEE7_AID_8197F))
  13923. #define BIT_GET_WMAC_MU_BFEE7_AID_8197F(x) \
  13924. (((x) >> BIT_SHIFT_WMAC_MU_BFEE7_AID_8197F) & \
  13925. BIT_MASK_WMAC_MU_BFEE7_AID_8197F)
  13926. #define BIT_SET_WMAC_MU_BFEE7_AID_8197F(x, v) \
  13927. (BIT_CLEAR_WMAC_MU_BFEE7_AID_8197F(x) | BIT_WMAC_MU_BFEE7_AID_8197F(v))
  13928. /* 2 REG_NOT_VALID_8197F */
  13929. #define BIT_RST_ALL_COUNTER_8197F BIT(31)
  13930. #define BIT_SHIFT_ABORT_RX_VBON_COUNTER_8197F 16
  13931. #define BIT_MASK_ABORT_RX_VBON_COUNTER_8197F 0xff
  13932. #define BIT_ABORT_RX_VBON_COUNTER_8197F(x) \
  13933. (((x) & BIT_MASK_ABORT_RX_VBON_COUNTER_8197F) \
  13934. << BIT_SHIFT_ABORT_RX_VBON_COUNTER_8197F)
  13935. #define BITS_ABORT_RX_VBON_COUNTER_8197F \
  13936. (BIT_MASK_ABORT_RX_VBON_COUNTER_8197F \
  13937. << BIT_SHIFT_ABORT_RX_VBON_COUNTER_8197F)
  13938. #define BIT_CLEAR_ABORT_RX_VBON_COUNTER_8197F(x) \
  13939. ((x) & (~BITS_ABORT_RX_VBON_COUNTER_8197F))
  13940. #define BIT_GET_ABORT_RX_VBON_COUNTER_8197F(x) \
  13941. (((x) >> BIT_SHIFT_ABORT_RX_VBON_COUNTER_8197F) & \
  13942. BIT_MASK_ABORT_RX_VBON_COUNTER_8197F)
  13943. #define BIT_SET_ABORT_RX_VBON_COUNTER_8197F(x, v) \
  13944. (BIT_CLEAR_ABORT_RX_VBON_COUNTER_8197F(x) | \
  13945. BIT_ABORT_RX_VBON_COUNTER_8197F(v))
  13946. #define BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8197F 8
  13947. #define BIT_MASK_ABORT_RX_RDRDY_COUNTER_8197F 0xff
  13948. #define BIT_ABORT_RX_RDRDY_COUNTER_8197F(x) \
  13949. (((x) & BIT_MASK_ABORT_RX_RDRDY_COUNTER_8197F) \
  13950. << BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8197F)
  13951. #define BITS_ABORT_RX_RDRDY_COUNTER_8197F \
  13952. (BIT_MASK_ABORT_RX_RDRDY_COUNTER_8197F \
  13953. << BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8197F)
  13954. #define BIT_CLEAR_ABORT_RX_RDRDY_COUNTER_8197F(x) \
  13955. ((x) & (~BITS_ABORT_RX_RDRDY_COUNTER_8197F))
  13956. #define BIT_GET_ABORT_RX_RDRDY_COUNTER_8197F(x) \
  13957. (((x) >> BIT_SHIFT_ABORT_RX_RDRDY_COUNTER_8197F) & \
  13958. BIT_MASK_ABORT_RX_RDRDY_COUNTER_8197F)
  13959. #define BIT_SET_ABORT_RX_RDRDY_COUNTER_8197F(x, v) \
  13960. (BIT_CLEAR_ABORT_RX_RDRDY_COUNTER_8197F(x) | \
  13961. BIT_ABORT_RX_RDRDY_COUNTER_8197F(v))
  13962. #define BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8197F 0
  13963. #define BIT_MASK_VBON_EARLY_FALLING_COUNTER_8197F 0xff
  13964. #define BIT_VBON_EARLY_FALLING_COUNTER_8197F(x) \
  13965. (((x) & BIT_MASK_VBON_EARLY_FALLING_COUNTER_8197F) \
  13966. << BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8197F)
  13967. #define BITS_VBON_EARLY_FALLING_COUNTER_8197F \
  13968. (BIT_MASK_VBON_EARLY_FALLING_COUNTER_8197F \
  13969. << BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8197F)
  13970. #define BIT_CLEAR_VBON_EARLY_FALLING_COUNTER_8197F(x) \
  13971. ((x) & (~BITS_VBON_EARLY_FALLING_COUNTER_8197F))
  13972. #define BIT_GET_VBON_EARLY_FALLING_COUNTER_8197F(x) \
  13973. (((x) >> BIT_SHIFT_VBON_EARLY_FALLING_COUNTER_8197F) & \
  13974. BIT_MASK_VBON_EARLY_FALLING_COUNTER_8197F)
  13975. #define BIT_SET_VBON_EARLY_FALLING_COUNTER_8197F(x, v) \
  13976. (BIT_CLEAR_VBON_EARLY_FALLING_COUNTER_8197F(x) | \
  13977. BIT_VBON_EARLY_FALLING_COUNTER_8197F(v))
  13978. /* 2 REG_NOT_VALID_8197F */
  13979. #define BIT_WMAC_PLCP_TRX_SEL_8197F BIT(31)
  13980. #define BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8197F 28
  13981. #define BIT_MASK_WMAC_PLCP_RDSIG_SEL_8197F 0x7
  13982. #define BIT_WMAC_PLCP_RDSIG_SEL_8197F(x) \
  13983. (((x) & BIT_MASK_WMAC_PLCP_RDSIG_SEL_8197F) \
  13984. << BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8197F)
  13985. #define BITS_WMAC_PLCP_RDSIG_SEL_8197F \
  13986. (BIT_MASK_WMAC_PLCP_RDSIG_SEL_8197F \
  13987. << BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8197F)
  13988. #define BIT_CLEAR_WMAC_PLCP_RDSIG_SEL_8197F(x) \
  13989. ((x) & (~BITS_WMAC_PLCP_RDSIG_SEL_8197F))
  13990. #define BIT_GET_WMAC_PLCP_RDSIG_SEL_8197F(x) \
  13991. (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG_SEL_8197F) & \
  13992. BIT_MASK_WMAC_PLCP_RDSIG_SEL_8197F)
  13993. #define BIT_SET_WMAC_PLCP_RDSIG_SEL_8197F(x, v) \
  13994. (BIT_CLEAR_WMAC_PLCP_RDSIG_SEL_8197F(x) | \
  13995. BIT_WMAC_PLCP_RDSIG_SEL_8197F(v))
  13996. #define BIT_SHIFT_WMAC_RATE_IDX_8197F 24
  13997. #define BIT_MASK_WMAC_RATE_IDX_8197F 0xf
  13998. #define BIT_WMAC_RATE_IDX_8197F(x) \
  13999. (((x) & BIT_MASK_WMAC_RATE_IDX_8197F) << BIT_SHIFT_WMAC_RATE_IDX_8197F)
  14000. #define BITS_WMAC_RATE_IDX_8197F \
  14001. (BIT_MASK_WMAC_RATE_IDX_8197F << BIT_SHIFT_WMAC_RATE_IDX_8197F)
  14002. #define BIT_CLEAR_WMAC_RATE_IDX_8197F(x) ((x) & (~BITS_WMAC_RATE_IDX_8197F))
  14003. #define BIT_GET_WMAC_RATE_IDX_8197F(x) \
  14004. (((x) >> BIT_SHIFT_WMAC_RATE_IDX_8197F) & BIT_MASK_WMAC_RATE_IDX_8197F)
  14005. #define BIT_SET_WMAC_RATE_IDX_8197F(x, v) \
  14006. (BIT_CLEAR_WMAC_RATE_IDX_8197F(x) | BIT_WMAC_RATE_IDX_8197F(v))
  14007. #define BIT_SHIFT_WMAC_PLCP_RDSIG_8197F 0
  14008. #define BIT_MASK_WMAC_PLCP_RDSIG_8197F 0xffffff
  14009. #define BIT_WMAC_PLCP_RDSIG_8197F(x) \
  14010. (((x) & BIT_MASK_WMAC_PLCP_RDSIG_8197F) \
  14011. << BIT_SHIFT_WMAC_PLCP_RDSIG_8197F)
  14012. #define BITS_WMAC_PLCP_RDSIG_8197F \
  14013. (BIT_MASK_WMAC_PLCP_RDSIG_8197F << BIT_SHIFT_WMAC_PLCP_RDSIG_8197F)
  14014. #define BIT_CLEAR_WMAC_PLCP_RDSIG_8197F(x) ((x) & (~BITS_WMAC_PLCP_RDSIG_8197F))
  14015. #define BIT_GET_WMAC_PLCP_RDSIG_8197F(x) \
  14016. (((x) >> BIT_SHIFT_WMAC_PLCP_RDSIG_8197F) & \
  14017. BIT_MASK_WMAC_PLCP_RDSIG_8197F)
  14018. #define BIT_SET_WMAC_PLCP_RDSIG_8197F(x, v) \
  14019. (BIT_CLEAR_WMAC_PLCP_RDSIG_8197F(x) | BIT_WMAC_PLCP_RDSIG_8197F(v))
  14020. /* 2 REG_NOT_VALID_8197F */
  14021. /* 2 REG_NOT_VALID_8197F */
  14022. /* 2 REG_NOT_VALID_8197F */
  14023. /* 2 REG_NOT_VALID_8197F */
  14024. /* 2 REG_NOT_VALID_8197F */
  14025. /* 2 REG_TRANSMIT_ADDRSS_0_8197F (TA0 REGISTER) */
  14026. #define BIT_SHIFT_TA0_8197F 0
  14027. #define BIT_MASK_TA0_8197F 0xffffffffffffL
  14028. #define BIT_TA0_8197F(x) (((x) & BIT_MASK_TA0_8197F) << BIT_SHIFT_TA0_8197F)
  14029. #define BITS_TA0_8197F (BIT_MASK_TA0_8197F << BIT_SHIFT_TA0_8197F)
  14030. #define BIT_CLEAR_TA0_8197F(x) ((x) & (~BITS_TA0_8197F))
  14031. #define BIT_GET_TA0_8197F(x) (((x) >> BIT_SHIFT_TA0_8197F) & BIT_MASK_TA0_8197F)
  14032. #define BIT_SET_TA0_8197F(x, v) (BIT_CLEAR_TA0_8197F(x) | BIT_TA0_8197F(v))
  14033. /* 2 REG_TRANSMIT_ADDRSS_1_8197F (TA1 REGISTER) */
  14034. #define BIT_SHIFT_TA1_8197F 0
  14035. #define BIT_MASK_TA1_8197F 0xffffffffffffL
  14036. #define BIT_TA1_8197F(x) (((x) & BIT_MASK_TA1_8197F) << BIT_SHIFT_TA1_8197F)
  14037. #define BITS_TA1_8197F (BIT_MASK_TA1_8197F << BIT_SHIFT_TA1_8197F)
  14038. #define BIT_CLEAR_TA1_8197F(x) ((x) & (~BITS_TA1_8197F))
  14039. #define BIT_GET_TA1_8197F(x) (((x) >> BIT_SHIFT_TA1_8197F) & BIT_MASK_TA1_8197F)
  14040. #define BIT_SET_TA1_8197F(x, v) (BIT_CLEAR_TA1_8197F(x) | BIT_TA1_8197F(v))
  14041. /* 2 REG_TRANSMIT_ADDRSS_2_8197F (TA2 REGISTER) */
  14042. #define BIT_SHIFT_TA2_8197F 0
  14043. #define BIT_MASK_TA2_8197F 0xffffffffffffL
  14044. #define BIT_TA2_8197F(x) (((x) & BIT_MASK_TA2_8197F) << BIT_SHIFT_TA2_8197F)
  14045. #define BITS_TA2_8197F (BIT_MASK_TA2_8197F << BIT_SHIFT_TA2_8197F)
  14046. #define BIT_CLEAR_TA2_8197F(x) ((x) & (~BITS_TA2_8197F))
  14047. #define BIT_GET_TA2_8197F(x) (((x) >> BIT_SHIFT_TA2_8197F) & BIT_MASK_TA2_8197F)
  14048. #define BIT_SET_TA2_8197F(x, v) (BIT_CLEAR_TA2_8197F(x) | BIT_TA2_8197F(v))
  14049. /* 2 REG_TRANSMIT_ADDRSS_3_8197F (TA3 REGISTER) */
  14050. #define BIT_SHIFT_TA3_8197F 0
  14051. #define BIT_MASK_TA3_8197F 0xffffffffffffL
  14052. #define BIT_TA3_8197F(x) (((x) & BIT_MASK_TA3_8197F) << BIT_SHIFT_TA3_8197F)
  14053. #define BITS_TA3_8197F (BIT_MASK_TA3_8197F << BIT_SHIFT_TA3_8197F)
  14054. #define BIT_CLEAR_TA3_8197F(x) ((x) & (~BITS_TA3_8197F))
  14055. #define BIT_GET_TA3_8197F(x) (((x) >> BIT_SHIFT_TA3_8197F) & BIT_MASK_TA3_8197F)
  14056. #define BIT_SET_TA3_8197F(x, v) (BIT_CLEAR_TA3_8197F(x) | BIT_TA3_8197F(v))
  14057. /* 2 REG_TRANSMIT_ADDRSS_4_8197F (TA4 REGISTER) */
  14058. #define BIT_SHIFT_TA4_8197F 0
  14059. #define BIT_MASK_TA4_8197F 0xffffffffffffL
  14060. #define BIT_TA4_8197F(x) (((x) & BIT_MASK_TA4_8197F) << BIT_SHIFT_TA4_8197F)
  14061. #define BITS_TA4_8197F (BIT_MASK_TA4_8197F << BIT_SHIFT_TA4_8197F)
  14062. #define BIT_CLEAR_TA4_8197F(x) ((x) & (~BITS_TA4_8197F))
  14063. #define BIT_GET_TA4_8197F(x) (((x) >> BIT_SHIFT_TA4_8197F) & BIT_MASK_TA4_8197F)
  14064. #define BIT_SET_TA4_8197F(x, v) (BIT_CLEAR_TA4_8197F(x) | BIT_TA4_8197F(v))
  14065. /* 2 REG_NOT_VALID_8197F */
  14066. /* 2 REG_MACID1_8197F */
  14067. #define BIT_SHIFT_MACID1_8197F 0
  14068. #define BIT_MASK_MACID1_8197F 0xffffffffffffL
  14069. #define BIT_MACID1_8197F(x) \
  14070. (((x) & BIT_MASK_MACID1_8197F) << BIT_SHIFT_MACID1_8197F)
  14071. #define BITS_MACID1_8197F (BIT_MASK_MACID1_8197F << BIT_SHIFT_MACID1_8197F)
  14072. #define BIT_CLEAR_MACID1_8197F(x) ((x) & (~BITS_MACID1_8197F))
  14073. #define BIT_GET_MACID1_8197F(x) \
  14074. (((x) >> BIT_SHIFT_MACID1_8197F) & BIT_MASK_MACID1_8197F)
  14075. #define BIT_SET_MACID1_8197F(x, v) \
  14076. (BIT_CLEAR_MACID1_8197F(x) | BIT_MACID1_8197F(v))
  14077. /* 2 REG_BSSID1_8197F */
  14078. #define BIT_SHIFT_BSSID1_8197F 0
  14079. #define BIT_MASK_BSSID1_8197F 0xffffffffffffL
  14080. #define BIT_BSSID1_8197F(x) \
  14081. (((x) & BIT_MASK_BSSID1_8197F) << BIT_SHIFT_BSSID1_8197F)
  14082. #define BITS_BSSID1_8197F (BIT_MASK_BSSID1_8197F << BIT_SHIFT_BSSID1_8197F)
  14083. #define BIT_CLEAR_BSSID1_8197F(x) ((x) & (~BITS_BSSID1_8197F))
  14084. #define BIT_GET_BSSID1_8197F(x) \
  14085. (((x) >> BIT_SHIFT_BSSID1_8197F) & BIT_MASK_BSSID1_8197F)
  14086. #define BIT_SET_BSSID1_8197F(x, v) \
  14087. (BIT_CLEAR_BSSID1_8197F(x) | BIT_BSSID1_8197F(v))
  14088. /* 2 REG_BCN_PSR_RPT1_8197F */
  14089. #define BIT_SHIFT_DTIM_CNT1_8197F 24
  14090. #define BIT_MASK_DTIM_CNT1_8197F 0xff
  14091. #define BIT_DTIM_CNT1_8197F(x) \
  14092. (((x) & BIT_MASK_DTIM_CNT1_8197F) << BIT_SHIFT_DTIM_CNT1_8197F)
  14093. #define BITS_DTIM_CNT1_8197F \
  14094. (BIT_MASK_DTIM_CNT1_8197F << BIT_SHIFT_DTIM_CNT1_8197F)
  14095. #define BIT_CLEAR_DTIM_CNT1_8197F(x) ((x) & (~BITS_DTIM_CNT1_8197F))
  14096. #define BIT_GET_DTIM_CNT1_8197F(x) \
  14097. (((x) >> BIT_SHIFT_DTIM_CNT1_8197F) & BIT_MASK_DTIM_CNT1_8197F)
  14098. #define BIT_SET_DTIM_CNT1_8197F(x, v) \
  14099. (BIT_CLEAR_DTIM_CNT1_8197F(x) | BIT_DTIM_CNT1_8197F(v))
  14100. #define BIT_SHIFT_DTIM_PERIOD1_8197F 16
  14101. #define BIT_MASK_DTIM_PERIOD1_8197F 0xff
  14102. #define BIT_DTIM_PERIOD1_8197F(x) \
  14103. (((x) & BIT_MASK_DTIM_PERIOD1_8197F) << BIT_SHIFT_DTIM_PERIOD1_8197F)
  14104. #define BITS_DTIM_PERIOD1_8197F \
  14105. (BIT_MASK_DTIM_PERIOD1_8197F << BIT_SHIFT_DTIM_PERIOD1_8197F)
  14106. #define BIT_CLEAR_DTIM_PERIOD1_8197F(x) ((x) & (~BITS_DTIM_PERIOD1_8197F))
  14107. #define BIT_GET_DTIM_PERIOD1_8197F(x) \
  14108. (((x) >> BIT_SHIFT_DTIM_PERIOD1_8197F) & BIT_MASK_DTIM_PERIOD1_8197F)
  14109. #define BIT_SET_DTIM_PERIOD1_8197F(x, v) \
  14110. (BIT_CLEAR_DTIM_PERIOD1_8197F(x) | BIT_DTIM_PERIOD1_8197F(v))
  14111. #define BIT_DTIM1_8197F BIT(15)
  14112. #define BIT_TIM1_8197F BIT(14)
  14113. #define BIT_SHIFT_PS_AID_1_8197F 0
  14114. #define BIT_MASK_PS_AID_1_8197F 0x7ff
  14115. #define BIT_PS_AID_1_8197F(x) \
  14116. (((x) & BIT_MASK_PS_AID_1_8197F) << BIT_SHIFT_PS_AID_1_8197F)
  14117. #define BITS_PS_AID_1_8197F \
  14118. (BIT_MASK_PS_AID_1_8197F << BIT_SHIFT_PS_AID_1_8197F)
  14119. #define BIT_CLEAR_PS_AID_1_8197F(x) ((x) & (~BITS_PS_AID_1_8197F))
  14120. #define BIT_GET_PS_AID_1_8197F(x) \
  14121. (((x) >> BIT_SHIFT_PS_AID_1_8197F) & BIT_MASK_PS_AID_1_8197F)
  14122. #define BIT_SET_PS_AID_1_8197F(x, v) \
  14123. (BIT_CLEAR_PS_AID_1_8197F(x) | BIT_PS_AID_1_8197F(v))
  14124. /* 2 REG_ASSOCIATED_BFMEE_SEL_8197F */
  14125. #define BIT_TXUSER_ID1_8197F BIT(25)
  14126. #define BIT_SHIFT_AID1_8197F 16
  14127. #define BIT_MASK_AID1_8197F 0x1ff
  14128. #define BIT_AID1_8197F(x) (((x) & BIT_MASK_AID1_8197F) << BIT_SHIFT_AID1_8197F)
  14129. #define BITS_AID1_8197F (BIT_MASK_AID1_8197F << BIT_SHIFT_AID1_8197F)
  14130. #define BIT_CLEAR_AID1_8197F(x) ((x) & (~BITS_AID1_8197F))
  14131. #define BIT_GET_AID1_8197F(x) \
  14132. (((x) >> BIT_SHIFT_AID1_8197F) & BIT_MASK_AID1_8197F)
  14133. #define BIT_SET_AID1_8197F(x, v) (BIT_CLEAR_AID1_8197F(x) | BIT_AID1_8197F(v))
  14134. #define BIT_TXUSER_ID0_8197F BIT(9)
  14135. #define BIT_SHIFT_AID0_8197F 0
  14136. #define BIT_MASK_AID0_8197F 0x1ff
  14137. #define BIT_AID0_8197F(x) (((x) & BIT_MASK_AID0_8197F) << BIT_SHIFT_AID0_8197F)
  14138. #define BITS_AID0_8197F (BIT_MASK_AID0_8197F << BIT_SHIFT_AID0_8197F)
  14139. #define BIT_CLEAR_AID0_8197F(x) ((x) & (~BITS_AID0_8197F))
  14140. #define BIT_GET_AID0_8197F(x) \
  14141. (((x) >> BIT_SHIFT_AID0_8197F) & BIT_MASK_AID0_8197F)
  14142. #define BIT_SET_AID0_8197F(x, v) (BIT_CLEAR_AID0_8197F(x) | BIT_AID0_8197F(v))
  14143. /* 2 REG_SND_PTCL_CTRL_8197F */
  14144. #define BIT_SHIFT_NDP_RX_STANDBY_TIMER_8197F 24
  14145. #define BIT_MASK_NDP_RX_STANDBY_TIMER_8197F 0xff
  14146. #define BIT_NDP_RX_STANDBY_TIMER_8197F(x) \
  14147. (((x) & BIT_MASK_NDP_RX_STANDBY_TIMER_8197F) \
  14148. << BIT_SHIFT_NDP_RX_STANDBY_TIMER_8197F)
  14149. #define BITS_NDP_RX_STANDBY_TIMER_8197F \
  14150. (BIT_MASK_NDP_RX_STANDBY_TIMER_8197F \
  14151. << BIT_SHIFT_NDP_RX_STANDBY_TIMER_8197F)
  14152. #define BIT_CLEAR_NDP_RX_STANDBY_TIMER_8197F(x) \
  14153. ((x) & (~BITS_NDP_RX_STANDBY_TIMER_8197F))
  14154. #define BIT_GET_NDP_RX_STANDBY_TIMER_8197F(x) \
  14155. (((x) >> BIT_SHIFT_NDP_RX_STANDBY_TIMER_8197F) & \
  14156. BIT_MASK_NDP_RX_STANDBY_TIMER_8197F)
  14157. #define BIT_SET_NDP_RX_STANDBY_TIMER_8197F(x, v) \
  14158. (BIT_CLEAR_NDP_RX_STANDBY_TIMER_8197F(x) | \
  14159. BIT_NDP_RX_STANDBY_TIMER_8197F(v))
  14160. #define BIT_SHIFT_CSI_RPT_OFFSET_HT_8197F 16
  14161. #define BIT_MASK_CSI_RPT_OFFSET_HT_8197F 0xff
  14162. #define BIT_CSI_RPT_OFFSET_HT_8197F(x) \
  14163. (((x) & BIT_MASK_CSI_RPT_OFFSET_HT_8197F) \
  14164. << BIT_SHIFT_CSI_RPT_OFFSET_HT_8197F)
  14165. #define BITS_CSI_RPT_OFFSET_HT_8197F \
  14166. (BIT_MASK_CSI_RPT_OFFSET_HT_8197F << BIT_SHIFT_CSI_RPT_OFFSET_HT_8197F)
  14167. #define BIT_CLEAR_CSI_RPT_OFFSET_HT_8197F(x) \
  14168. ((x) & (~BITS_CSI_RPT_OFFSET_HT_8197F))
  14169. #define BIT_GET_CSI_RPT_OFFSET_HT_8197F(x) \
  14170. (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_HT_8197F) & \
  14171. BIT_MASK_CSI_RPT_OFFSET_HT_8197F)
  14172. #define BIT_SET_CSI_RPT_OFFSET_HT_8197F(x, v) \
  14173. (BIT_CLEAR_CSI_RPT_OFFSET_HT_8197F(x) | BIT_CSI_RPT_OFFSET_HT_8197F(v))
  14174. #define BIT_SHIFT_CSI_RPT_OFFSET_VHT_8197F 8
  14175. #define BIT_MASK_CSI_RPT_OFFSET_VHT_8197F 0xff
  14176. #define BIT_CSI_RPT_OFFSET_VHT_8197F(x) \
  14177. (((x) & BIT_MASK_CSI_RPT_OFFSET_VHT_8197F) \
  14178. << BIT_SHIFT_CSI_RPT_OFFSET_VHT_8197F)
  14179. #define BITS_CSI_RPT_OFFSET_VHT_8197F \
  14180. (BIT_MASK_CSI_RPT_OFFSET_VHT_8197F \
  14181. << BIT_SHIFT_CSI_RPT_OFFSET_VHT_8197F)
  14182. #define BIT_CLEAR_CSI_RPT_OFFSET_VHT_8197F(x) \
  14183. ((x) & (~BITS_CSI_RPT_OFFSET_VHT_8197F))
  14184. #define BIT_GET_CSI_RPT_OFFSET_VHT_8197F(x) \
  14185. (((x) >> BIT_SHIFT_CSI_RPT_OFFSET_VHT_8197F) & \
  14186. BIT_MASK_CSI_RPT_OFFSET_VHT_8197F)
  14187. #define BIT_SET_CSI_RPT_OFFSET_VHT_8197F(x, v) \
  14188. (BIT_CLEAR_CSI_RPT_OFFSET_VHT_8197F(x) | \
  14189. BIT_CSI_RPT_OFFSET_VHT_8197F(v))
  14190. #define BIT_R_WMAC_USE_NSTS_8197F BIT(7)
  14191. #define BIT_R_DISABLE_CHECK_VHTSIGB_CRC_8197F BIT(6)
  14192. #define BIT_R_DISABLE_CHECK_VHTSIGA_CRC_8197F BIT(5)
  14193. #define BIT_R_WMAC_BFPARAM_SEL_8197F BIT(4)
  14194. #define BIT_R_WMAC_CSISEQ_SEL_8197F BIT(3)
  14195. #define BIT_R_WMAC_CSI_WITHHTC_EN_8197F BIT(2)
  14196. #define BIT_R_WMAC_HT_NDPA_EN_8197F BIT(1)
  14197. #define BIT_R_WMAC_VHT_NDPA_EN_8197F BIT(0)
  14198. /* 2 REG_RX_CSI_RPT_INFO_8197F */
  14199. /* 2 REG_NS_ARP_CTRL_8197F */
  14200. #define BIT_R_WMAC_NSARP_RSPEN_8197F BIT(15)
  14201. #define BIT_R_WMAC_NSARP_RARP_8197F BIT(9)
  14202. #define BIT_R_WMAC_NSARP_RIPV6_8197F BIT(8)
  14203. #define BIT_SHIFT_R_WMAC_NSARP_MODEN_8197F 6
  14204. #define BIT_MASK_R_WMAC_NSARP_MODEN_8197F 0x3
  14205. #define BIT_R_WMAC_NSARP_MODEN_8197F(x) \
  14206. (((x) & BIT_MASK_R_WMAC_NSARP_MODEN_8197F) \
  14207. << BIT_SHIFT_R_WMAC_NSARP_MODEN_8197F)
  14208. #define BITS_R_WMAC_NSARP_MODEN_8197F \
  14209. (BIT_MASK_R_WMAC_NSARP_MODEN_8197F \
  14210. << BIT_SHIFT_R_WMAC_NSARP_MODEN_8197F)
  14211. #define BIT_CLEAR_R_WMAC_NSARP_MODEN_8197F(x) \
  14212. ((x) & (~BITS_R_WMAC_NSARP_MODEN_8197F))
  14213. #define BIT_GET_R_WMAC_NSARP_MODEN_8197F(x) \
  14214. (((x) >> BIT_SHIFT_R_WMAC_NSARP_MODEN_8197F) & \
  14215. BIT_MASK_R_WMAC_NSARP_MODEN_8197F)
  14216. #define BIT_SET_R_WMAC_NSARP_MODEN_8197F(x, v) \
  14217. (BIT_CLEAR_R_WMAC_NSARP_MODEN_8197F(x) | \
  14218. BIT_R_WMAC_NSARP_MODEN_8197F(v))
  14219. #define BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8197F 4
  14220. #define BIT_MASK_R_WMAC_NSARP_RSPFTP_8197F 0x3
  14221. #define BIT_R_WMAC_NSARP_RSPFTP_8197F(x) \
  14222. (((x) & BIT_MASK_R_WMAC_NSARP_RSPFTP_8197F) \
  14223. << BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8197F)
  14224. #define BITS_R_WMAC_NSARP_RSPFTP_8197F \
  14225. (BIT_MASK_R_WMAC_NSARP_RSPFTP_8197F \
  14226. << BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8197F)
  14227. #define BIT_CLEAR_R_WMAC_NSARP_RSPFTP_8197F(x) \
  14228. ((x) & (~BITS_R_WMAC_NSARP_RSPFTP_8197F))
  14229. #define BIT_GET_R_WMAC_NSARP_RSPFTP_8197F(x) \
  14230. (((x) >> BIT_SHIFT_R_WMAC_NSARP_RSPFTP_8197F) & \
  14231. BIT_MASK_R_WMAC_NSARP_RSPFTP_8197F)
  14232. #define BIT_SET_R_WMAC_NSARP_RSPFTP_8197F(x, v) \
  14233. (BIT_CLEAR_R_WMAC_NSARP_RSPFTP_8197F(x) | \
  14234. BIT_R_WMAC_NSARP_RSPFTP_8197F(v))
  14235. #define BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8197F 0
  14236. #define BIT_MASK_R_WMAC_NSARP_RSPSEC_8197F 0xf
  14237. #define BIT_R_WMAC_NSARP_RSPSEC_8197F(x) \
  14238. (((x) & BIT_MASK_R_WMAC_NSARP_RSPSEC_8197F) \
  14239. << BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8197F)
  14240. #define BITS_R_WMAC_NSARP_RSPSEC_8197F \
  14241. (BIT_MASK_R_WMAC_NSARP_RSPSEC_8197F \
  14242. << BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8197F)
  14243. #define BIT_CLEAR_R_WMAC_NSARP_RSPSEC_8197F(x) \
  14244. ((x) & (~BITS_R_WMAC_NSARP_RSPSEC_8197F))
  14245. #define BIT_GET_R_WMAC_NSARP_RSPSEC_8197F(x) \
  14246. (((x) >> BIT_SHIFT_R_WMAC_NSARP_RSPSEC_8197F) & \
  14247. BIT_MASK_R_WMAC_NSARP_RSPSEC_8197F)
  14248. #define BIT_SET_R_WMAC_NSARP_RSPSEC_8197F(x, v) \
  14249. (BIT_CLEAR_R_WMAC_NSARP_RSPSEC_8197F(x) | \
  14250. BIT_R_WMAC_NSARP_RSPSEC_8197F(v))
  14251. /* 2 REG_NS_ARP_INFO_8197F */
  14252. /* 2 REG_BEAMFORMING_INFO_NSARP_V1_8197F */
  14253. /* 2 REG_BEAMFORMING_INFO_NSARP_8197F */
  14254. /* 2 REG_NOT_VALID_8197F */
  14255. /* 2 REG_RSVD_0X740_8197F */
  14256. /* 2 REG_WMAC_RTX_CTX_SUBTYPE_CFG_8197F */
  14257. #define BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8197F 4
  14258. #define BIT_MASK_R_WMAC_CTX_SUBTYPE_8197F 0xf
  14259. #define BIT_R_WMAC_CTX_SUBTYPE_8197F(x) \
  14260. (((x) & BIT_MASK_R_WMAC_CTX_SUBTYPE_8197F) \
  14261. << BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8197F)
  14262. #define BITS_R_WMAC_CTX_SUBTYPE_8197F \
  14263. (BIT_MASK_R_WMAC_CTX_SUBTYPE_8197F \
  14264. << BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8197F)
  14265. #define BIT_CLEAR_R_WMAC_CTX_SUBTYPE_8197F(x) \
  14266. ((x) & (~BITS_R_WMAC_CTX_SUBTYPE_8197F))
  14267. #define BIT_GET_R_WMAC_CTX_SUBTYPE_8197F(x) \
  14268. (((x) >> BIT_SHIFT_R_WMAC_CTX_SUBTYPE_8197F) & \
  14269. BIT_MASK_R_WMAC_CTX_SUBTYPE_8197F)
  14270. #define BIT_SET_R_WMAC_CTX_SUBTYPE_8197F(x, v) \
  14271. (BIT_CLEAR_R_WMAC_CTX_SUBTYPE_8197F(x) | \
  14272. BIT_R_WMAC_CTX_SUBTYPE_8197F(v))
  14273. #define BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8197F 0
  14274. #define BIT_MASK_R_WMAC_RTX_SUBTYPE_8197F 0xf
  14275. #define BIT_R_WMAC_RTX_SUBTYPE_8197F(x) \
  14276. (((x) & BIT_MASK_R_WMAC_RTX_SUBTYPE_8197F) \
  14277. << BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8197F)
  14278. #define BITS_R_WMAC_RTX_SUBTYPE_8197F \
  14279. (BIT_MASK_R_WMAC_RTX_SUBTYPE_8197F \
  14280. << BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8197F)
  14281. #define BIT_CLEAR_R_WMAC_RTX_SUBTYPE_8197F(x) \
  14282. ((x) & (~BITS_R_WMAC_RTX_SUBTYPE_8197F))
  14283. #define BIT_GET_R_WMAC_RTX_SUBTYPE_8197F(x) \
  14284. (((x) >> BIT_SHIFT_R_WMAC_RTX_SUBTYPE_8197F) & \
  14285. BIT_MASK_R_WMAC_RTX_SUBTYPE_8197F)
  14286. #define BIT_SET_R_WMAC_RTX_SUBTYPE_8197F(x, v) \
  14287. (BIT_CLEAR_R_WMAC_RTX_SUBTYPE_8197F(x) | \
  14288. BIT_R_WMAC_RTX_SUBTYPE_8197F(v))
  14289. /* 2 REG_WMAC_SWAES_CFG_8197F */
  14290. /* 2 REG_BT_COEX_V2_8197F */
  14291. #define BIT_GNT_BT_POLARITY_8197F BIT(12)
  14292. #define BIT_GNT_BT_BYPASS_PRIORITY_8197F BIT(8)
  14293. #define BIT_SHIFT_TIMER_8197F 0
  14294. #define BIT_MASK_TIMER_8197F 0xff
  14295. #define BIT_TIMER_8197F(x) \
  14296. (((x) & BIT_MASK_TIMER_8197F) << BIT_SHIFT_TIMER_8197F)
  14297. #define BITS_TIMER_8197F (BIT_MASK_TIMER_8197F << BIT_SHIFT_TIMER_8197F)
  14298. #define BIT_CLEAR_TIMER_8197F(x) ((x) & (~BITS_TIMER_8197F))
  14299. #define BIT_GET_TIMER_8197F(x) \
  14300. (((x) >> BIT_SHIFT_TIMER_8197F) & BIT_MASK_TIMER_8197F)
  14301. #define BIT_SET_TIMER_8197F(x, v) \
  14302. (BIT_CLEAR_TIMER_8197F(x) | BIT_TIMER_8197F(v))
  14303. /* 2 REG_BT_COEX_8197F */
  14304. #define BIT_R_GNT_BT_RFC_SW_8197F BIT(12)
  14305. #define BIT_R_GNT_BT_RFC_SW_EN_8197F BIT(11)
  14306. #define BIT_R_GNT_BT_BB_SW_8197F BIT(10)
  14307. #define BIT_R_GNT_BT_BB_SW_EN_8197F BIT(9)
  14308. #define BIT_R_BT_CNT_THREN_8197F BIT(8)
  14309. #define BIT_SHIFT_R_BT_CNT_THR_8197F 0
  14310. #define BIT_MASK_R_BT_CNT_THR_8197F 0xff
  14311. #define BIT_R_BT_CNT_THR_8197F(x) \
  14312. (((x) & BIT_MASK_R_BT_CNT_THR_8197F) << BIT_SHIFT_R_BT_CNT_THR_8197F)
  14313. #define BITS_R_BT_CNT_THR_8197F \
  14314. (BIT_MASK_R_BT_CNT_THR_8197F << BIT_SHIFT_R_BT_CNT_THR_8197F)
  14315. #define BIT_CLEAR_R_BT_CNT_THR_8197F(x) ((x) & (~BITS_R_BT_CNT_THR_8197F))
  14316. #define BIT_GET_R_BT_CNT_THR_8197F(x) \
  14317. (((x) >> BIT_SHIFT_R_BT_CNT_THR_8197F) & BIT_MASK_R_BT_CNT_THR_8197F)
  14318. #define BIT_SET_R_BT_CNT_THR_8197F(x, v) \
  14319. (BIT_CLEAR_R_BT_CNT_THR_8197F(x) | BIT_R_BT_CNT_THR_8197F(v))
  14320. /* 2 REG_WLAN_ACT_MASK_CTRL_8197F */
  14321. #define BIT_WLRX_TER_BY_CTL_8197F BIT(43)
  14322. #define BIT_WLRX_TER_BY_AD_8197F BIT(42)
  14323. #define BIT_ANT_DIVERSITY_SEL_8197F BIT(41)
  14324. #define BIT_ANTSEL_FOR_BT_CTRL_EN_8197F BIT(40)
  14325. #define BIT_WLACT_LOW_GNTWL_EN_8197F BIT(34)
  14326. #define BIT_WLACT_HIGH_GNTBT_EN_8197F BIT(33)
  14327. #define BIT_SHIFT_RXMYRTS_NAV_V1_8197F 8
  14328. #define BIT_MASK_RXMYRTS_NAV_V1_8197F 0xff
  14329. #define BIT_RXMYRTS_NAV_V1_8197F(x) \
  14330. (((x) & BIT_MASK_RXMYRTS_NAV_V1_8197F) \
  14331. << BIT_SHIFT_RXMYRTS_NAV_V1_8197F)
  14332. #define BITS_RXMYRTS_NAV_V1_8197F \
  14333. (BIT_MASK_RXMYRTS_NAV_V1_8197F << BIT_SHIFT_RXMYRTS_NAV_V1_8197F)
  14334. #define BIT_CLEAR_RXMYRTS_NAV_V1_8197F(x) ((x) & (~BITS_RXMYRTS_NAV_V1_8197F))
  14335. #define BIT_GET_RXMYRTS_NAV_V1_8197F(x) \
  14336. (((x) >> BIT_SHIFT_RXMYRTS_NAV_V1_8197F) & \
  14337. BIT_MASK_RXMYRTS_NAV_V1_8197F)
  14338. #define BIT_SET_RXMYRTS_NAV_V1_8197F(x, v) \
  14339. (BIT_CLEAR_RXMYRTS_NAV_V1_8197F(x) | BIT_RXMYRTS_NAV_V1_8197F(v))
  14340. #define BIT_SHIFT_RTSRST_V1_8197F 0
  14341. #define BIT_MASK_RTSRST_V1_8197F 0xff
  14342. #define BIT_RTSRST_V1_8197F(x) \
  14343. (((x) & BIT_MASK_RTSRST_V1_8197F) << BIT_SHIFT_RTSRST_V1_8197F)
  14344. #define BITS_RTSRST_V1_8197F \
  14345. (BIT_MASK_RTSRST_V1_8197F << BIT_SHIFT_RTSRST_V1_8197F)
  14346. #define BIT_CLEAR_RTSRST_V1_8197F(x) ((x) & (~BITS_RTSRST_V1_8197F))
  14347. #define BIT_GET_RTSRST_V1_8197F(x) \
  14348. (((x) >> BIT_SHIFT_RTSRST_V1_8197F) & BIT_MASK_RTSRST_V1_8197F)
  14349. #define BIT_SET_RTSRST_V1_8197F(x, v) \
  14350. (BIT_CLEAR_RTSRST_V1_8197F(x) | BIT_RTSRST_V1_8197F(v))
  14351. /* 2 REG_BT_COEX_ENHANCED_INTR_CTRL_8197F */
  14352. #define BIT_SHIFT_BT_STAT_DELAY_8197F 12
  14353. #define BIT_MASK_BT_STAT_DELAY_8197F 0xf
  14354. #define BIT_BT_STAT_DELAY_8197F(x) \
  14355. (((x) & BIT_MASK_BT_STAT_DELAY_8197F) << BIT_SHIFT_BT_STAT_DELAY_8197F)
  14356. #define BITS_BT_STAT_DELAY_8197F \
  14357. (BIT_MASK_BT_STAT_DELAY_8197F << BIT_SHIFT_BT_STAT_DELAY_8197F)
  14358. #define BIT_CLEAR_BT_STAT_DELAY_8197F(x) ((x) & (~BITS_BT_STAT_DELAY_8197F))
  14359. #define BIT_GET_BT_STAT_DELAY_8197F(x) \
  14360. (((x) >> BIT_SHIFT_BT_STAT_DELAY_8197F) & BIT_MASK_BT_STAT_DELAY_8197F)
  14361. #define BIT_SET_BT_STAT_DELAY_8197F(x, v) \
  14362. (BIT_CLEAR_BT_STAT_DELAY_8197F(x) | BIT_BT_STAT_DELAY_8197F(v))
  14363. #define BIT_SHIFT_BT_TRX_INIT_DETECT_8197F 8
  14364. #define BIT_MASK_BT_TRX_INIT_DETECT_8197F 0xf
  14365. #define BIT_BT_TRX_INIT_DETECT_8197F(x) \
  14366. (((x) & BIT_MASK_BT_TRX_INIT_DETECT_8197F) \
  14367. << BIT_SHIFT_BT_TRX_INIT_DETECT_8197F)
  14368. #define BITS_BT_TRX_INIT_DETECT_8197F \
  14369. (BIT_MASK_BT_TRX_INIT_DETECT_8197F \
  14370. << BIT_SHIFT_BT_TRX_INIT_DETECT_8197F)
  14371. #define BIT_CLEAR_BT_TRX_INIT_DETECT_8197F(x) \
  14372. ((x) & (~BITS_BT_TRX_INIT_DETECT_8197F))
  14373. #define BIT_GET_BT_TRX_INIT_DETECT_8197F(x) \
  14374. (((x) >> BIT_SHIFT_BT_TRX_INIT_DETECT_8197F) & \
  14375. BIT_MASK_BT_TRX_INIT_DETECT_8197F)
  14376. #define BIT_SET_BT_TRX_INIT_DETECT_8197F(x, v) \
  14377. (BIT_CLEAR_BT_TRX_INIT_DETECT_8197F(x) | \
  14378. BIT_BT_TRX_INIT_DETECT_8197F(v))
  14379. #define BIT_SHIFT_BT_PRI_DETECT_TO_8197F 4
  14380. #define BIT_MASK_BT_PRI_DETECT_TO_8197F 0xf
  14381. #define BIT_BT_PRI_DETECT_TO_8197F(x) \
  14382. (((x) & BIT_MASK_BT_PRI_DETECT_TO_8197F) \
  14383. << BIT_SHIFT_BT_PRI_DETECT_TO_8197F)
  14384. #define BITS_BT_PRI_DETECT_TO_8197F \
  14385. (BIT_MASK_BT_PRI_DETECT_TO_8197F << BIT_SHIFT_BT_PRI_DETECT_TO_8197F)
  14386. #define BIT_CLEAR_BT_PRI_DETECT_TO_8197F(x) \
  14387. ((x) & (~BITS_BT_PRI_DETECT_TO_8197F))
  14388. #define BIT_GET_BT_PRI_DETECT_TO_8197F(x) \
  14389. (((x) >> BIT_SHIFT_BT_PRI_DETECT_TO_8197F) & \
  14390. BIT_MASK_BT_PRI_DETECT_TO_8197F)
  14391. #define BIT_SET_BT_PRI_DETECT_TO_8197F(x, v) \
  14392. (BIT_CLEAR_BT_PRI_DETECT_TO_8197F(x) | BIT_BT_PRI_DETECT_TO_8197F(v))
  14393. #define BIT_R_GRANTALL_WLMASK_8197F BIT(3)
  14394. #define BIT_STATIS_BT_EN_8197F BIT(2)
  14395. #define BIT_WL_ACT_MASK_ENABLE_8197F BIT(1)
  14396. #define BIT_ENHANCED_BT_8197F BIT(0)
  14397. /* 2 REG_BT_ACT_STATISTICS_8197F */
  14398. #define BIT_SHIFT_STATIS_BT_LO_RX_8197F (48 & CPU_OPT_WIDTH)
  14399. #define BIT_MASK_STATIS_BT_LO_RX_8197F 0xffff
  14400. #define BIT_STATIS_BT_LO_RX_8197F(x) \
  14401. (((x) & BIT_MASK_STATIS_BT_LO_RX_8197F) \
  14402. << BIT_SHIFT_STATIS_BT_LO_RX_8197F)
  14403. #define BITS_STATIS_BT_LO_RX_8197F \
  14404. (BIT_MASK_STATIS_BT_LO_RX_8197F << BIT_SHIFT_STATIS_BT_LO_RX_8197F)
  14405. #define BIT_CLEAR_STATIS_BT_LO_RX_8197F(x) ((x) & (~BITS_STATIS_BT_LO_RX_8197F))
  14406. #define BIT_GET_STATIS_BT_LO_RX_8197F(x) \
  14407. (((x) >> BIT_SHIFT_STATIS_BT_LO_RX_8197F) & \
  14408. BIT_MASK_STATIS_BT_LO_RX_8197F)
  14409. #define BIT_SET_STATIS_BT_LO_RX_8197F(x, v) \
  14410. (BIT_CLEAR_STATIS_BT_LO_RX_8197F(x) | BIT_STATIS_BT_LO_RX_8197F(v))
  14411. #define BIT_SHIFT_STATIS_BT_LO_TX_8197F (32 & CPU_OPT_WIDTH)
  14412. #define BIT_MASK_STATIS_BT_LO_TX_8197F 0xffff
  14413. #define BIT_STATIS_BT_LO_TX_8197F(x) \
  14414. (((x) & BIT_MASK_STATIS_BT_LO_TX_8197F) \
  14415. << BIT_SHIFT_STATIS_BT_LO_TX_8197F)
  14416. #define BITS_STATIS_BT_LO_TX_8197F \
  14417. (BIT_MASK_STATIS_BT_LO_TX_8197F << BIT_SHIFT_STATIS_BT_LO_TX_8197F)
  14418. #define BIT_CLEAR_STATIS_BT_LO_TX_8197F(x) ((x) & (~BITS_STATIS_BT_LO_TX_8197F))
  14419. #define BIT_GET_STATIS_BT_LO_TX_8197F(x) \
  14420. (((x) >> BIT_SHIFT_STATIS_BT_LO_TX_8197F) & \
  14421. BIT_MASK_STATIS_BT_LO_TX_8197F)
  14422. #define BIT_SET_STATIS_BT_LO_TX_8197F(x, v) \
  14423. (BIT_CLEAR_STATIS_BT_LO_TX_8197F(x) | BIT_STATIS_BT_LO_TX_8197F(v))
  14424. #define BIT_SHIFT_STATIS_BT_HI_RX_8197F 16
  14425. #define BIT_MASK_STATIS_BT_HI_RX_8197F 0xffff
  14426. #define BIT_STATIS_BT_HI_RX_8197F(x) \
  14427. (((x) & BIT_MASK_STATIS_BT_HI_RX_8197F) \
  14428. << BIT_SHIFT_STATIS_BT_HI_RX_8197F)
  14429. #define BITS_STATIS_BT_HI_RX_8197F \
  14430. (BIT_MASK_STATIS_BT_HI_RX_8197F << BIT_SHIFT_STATIS_BT_HI_RX_8197F)
  14431. #define BIT_CLEAR_STATIS_BT_HI_RX_8197F(x) ((x) & (~BITS_STATIS_BT_HI_RX_8197F))
  14432. #define BIT_GET_STATIS_BT_HI_RX_8197F(x) \
  14433. (((x) >> BIT_SHIFT_STATIS_BT_HI_RX_8197F) & \
  14434. BIT_MASK_STATIS_BT_HI_RX_8197F)
  14435. #define BIT_SET_STATIS_BT_HI_RX_8197F(x, v) \
  14436. (BIT_CLEAR_STATIS_BT_HI_RX_8197F(x) | BIT_STATIS_BT_HI_RX_8197F(v))
  14437. #define BIT_SHIFT_STATIS_BT_HI_TX_8197F 0
  14438. #define BIT_MASK_STATIS_BT_HI_TX_8197F 0xffff
  14439. #define BIT_STATIS_BT_HI_TX_8197F(x) \
  14440. (((x) & BIT_MASK_STATIS_BT_HI_TX_8197F) \
  14441. << BIT_SHIFT_STATIS_BT_HI_TX_8197F)
  14442. #define BITS_STATIS_BT_HI_TX_8197F \
  14443. (BIT_MASK_STATIS_BT_HI_TX_8197F << BIT_SHIFT_STATIS_BT_HI_TX_8197F)
  14444. #define BIT_CLEAR_STATIS_BT_HI_TX_8197F(x) ((x) & (~BITS_STATIS_BT_HI_TX_8197F))
  14445. #define BIT_GET_STATIS_BT_HI_TX_8197F(x) \
  14446. (((x) >> BIT_SHIFT_STATIS_BT_HI_TX_8197F) & \
  14447. BIT_MASK_STATIS_BT_HI_TX_8197F)
  14448. #define BIT_SET_STATIS_BT_HI_TX_8197F(x, v) \
  14449. (BIT_CLEAR_STATIS_BT_HI_TX_8197F(x) | BIT_STATIS_BT_HI_TX_8197F(v))
  14450. /* 2 REG_BT_STATISTICS_CONTROL_REGISTER_8197F */
  14451. #define BIT_SHIFT_R_BT_CMD_RPT_8197F 16
  14452. #define BIT_MASK_R_BT_CMD_RPT_8197F 0xffff
  14453. #define BIT_R_BT_CMD_RPT_8197F(x) \
  14454. (((x) & BIT_MASK_R_BT_CMD_RPT_8197F) << BIT_SHIFT_R_BT_CMD_RPT_8197F)
  14455. #define BITS_R_BT_CMD_RPT_8197F \
  14456. (BIT_MASK_R_BT_CMD_RPT_8197F << BIT_SHIFT_R_BT_CMD_RPT_8197F)
  14457. #define BIT_CLEAR_R_BT_CMD_RPT_8197F(x) ((x) & (~BITS_R_BT_CMD_RPT_8197F))
  14458. #define BIT_GET_R_BT_CMD_RPT_8197F(x) \
  14459. (((x) >> BIT_SHIFT_R_BT_CMD_RPT_8197F) & BIT_MASK_R_BT_CMD_RPT_8197F)
  14460. #define BIT_SET_R_BT_CMD_RPT_8197F(x, v) \
  14461. (BIT_CLEAR_R_BT_CMD_RPT_8197F(x) | BIT_R_BT_CMD_RPT_8197F(v))
  14462. #define BIT_SHIFT_R_RPT_FROM_BT_8197F 8
  14463. #define BIT_MASK_R_RPT_FROM_BT_8197F 0xff
  14464. #define BIT_R_RPT_FROM_BT_8197F(x) \
  14465. (((x) & BIT_MASK_R_RPT_FROM_BT_8197F) << BIT_SHIFT_R_RPT_FROM_BT_8197F)
  14466. #define BITS_R_RPT_FROM_BT_8197F \
  14467. (BIT_MASK_R_RPT_FROM_BT_8197F << BIT_SHIFT_R_RPT_FROM_BT_8197F)
  14468. #define BIT_CLEAR_R_RPT_FROM_BT_8197F(x) ((x) & (~BITS_R_RPT_FROM_BT_8197F))
  14469. #define BIT_GET_R_RPT_FROM_BT_8197F(x) \
  14470. (((x) >> BIT_SHIFT_R_RPT_FROM_BT_8197F) & BIT_MASK_R_RPT_FROM_BT_8197F)
  14471. #define BIT_SET_R_RPT_FROM_BT_8197F(x, v) \
  14472. (BIT_CLEAR_R_RPT_FROM_BT_8197F(x) | BIT_R_RPT_FROM_BT_8197F(v))
  14473. #define BIT_SHIFT_BT_HID_ISR_SET_8197F 6
  14474. #define BIT_MASK_BT_HID_ISR_SET_8197F 0x3
  14475. #define BIT_BT_HID_ISR_SET_8197F(x) \
  14476. (((x) & BIT_MASK_BT_HID_ISR_SET_8197F) \
  14477. << BIT_SHIFT_BT_HID_ISR_SET_8197F)
  14478. #define BITS_BT_HID_ISR_SET_8197F \
  14479. (BIT_MASK_BT_HID_ISR_SET_8197F << BIT_SHIFT_BT_HID_ISR_SET_8197F)
  14480. #define BIT_CLEAR_BT_HID_ISR_SET_8197F(x) ((x) & (~BITS_BT_HID_ISR_SET_8197F))
  14481. #define BIT_GET_BT_HID_ISR_SET_8197F(x) \
  14482. (((x) >> BIT_SHIFT_BT_HID_ISR_SET_8197F) & \
  14483. BIT_MASK_BT_HID_ISR_SET_8197F)
  14484. #define BIT_SET_BT_HID_ISR_SET_8197F(x, v) \
  14485. (BIT_CLEAR_BT_HID_ISR_SET_8197F(x) | BIT_BT_HID_ISR_SET_8197F(v))
  14486. #define BIT_TDMA_BT_START_NOTIFY_8197F BIT(5)
  14487. #define BIT_ENABLE_TDMA_FW_MODE_8197F BIT(4)
  14488. #define BIT_ENABLE_PTA_TDMA_MODE_8197F BIT(3)
  14489. #define BIT_ENABLE_COEXIST_TAB_IN_TDMA_8197F BIT(2)
  14490. #define BIT_GPIO2_GPIO3_EXANGE_OR_NO_BT_CCA_8197F BIT(1)
  14491. #define BIT_RTK_BT_ENABLE_8197F BIT(0)
  14492. /* 2 REG_BT_STATUS_REPORT_REGISTER_8197F */
  14493. #define BIT_SHIFT_BT_PROFILE_8197F 24
  14494. #define BIT_MASK_BT_PROFILE_8197F 0xff
  14495. #define BIT_BT_PROFILE_8197F(x) \
  14496. (((x) & BIT_MASK_BT_PROFILE_8197F) << BIT_SHIFT_BT_PROFILE_8197F)
  14497. #define BITS_BT_PROFILE_8197F \
  14498. (BIT_MASK_BT_PROFILE_8197F << BIT_SHIFT_BT_PROFILE_8197F)
  14499. #define BIT_CLEAR_BT_PROFILE_8197F(x) ((x) & (~BITS_BT_PROFILE_8197F))
  14500. #define BIT_GET_BT_PROFILE_8197F(x) \
  14501. (((x) >> BIT_SHIFT_BT_PROFILE_8197F) & BIT_MASK_BT_PROFILE_8197F)
  14502. #define BIT_SET_BT_PROFILE_8197F(x, v) \
  14503. (BIT_CLEAR_BT_PROFILE_8197F(x) | BIT_BT_PROFILE_8197F(v))
  14504. #define BIT_SHIFT_BT_POWER_8197F 16
  14505. #define BIT_MASK_BT_POWER_8197F 0xff
  14506. #define BIT_BT_POWER_8197F(x) \
  14507. (((x) & BIT_MASK_BT_POWER_8197F) << BIT_SHIFT_BT_POWER_8197F)
  14508. #define BITS_BT_POWER_8197F \
  14509. (BIT_MASK_BT_POWER_8197F << BIT_SHIFT_BT_POWER_8197F)
  14510. #define BIT_CLEAR_BT_POWER_8197F(x) ((x) & (~BITS_BT_POWER_8197F))
  14511. #define BIT_GET_BT_POWER_8197F(x) \
  14512. (((x) >> BIT_SHIFT_BT_POWER_8197F) & BIT_MASK_BT_POWER_8197F)
  14513. #define BIT_SET_BT_POWER_8197F(x, v) \
  14514. (BIT_CLEAR_BT_POWER_8197F(x) | BIT_BT_POWER_8197F(v))
  14515. #define BIT_SHIFT_BT_PREDECT_STATUS_8197F 8
  14516. #define BIT_MASK_BT_PREDECT_STATUS_8197F 0xff
  14517. #define BIT_BT_PREDECT_STATUS_8197F(x) \
  14518. (((x) & BIT_MASK_BT_PREDECT_STATUS_8197F) \
  14519. << BIT_SHIFT_BT_PREDECT_STATUS_8197F)
  14520. #define BITS_BT_PREDECT_STATUS_8197F \
  14521. (BIT_MASK_BT_PREDECT_STATUS_8197F << BIT_SHIFT_BT_PREDECT_STATUS_8197F)
  14522. #define BIT_CLEAR_BT_PREDECT_STATUS_8197F(x) \
  14523. ((x) & (~BITS_BT_PREDECT_STATUS_8197F))
  14524. #define BIT_GET_BT_PREDECT_STATUS_8197F(x) \
  14525. (((x) >> BIT_SHIFT_BT_PREDECT_STATUS_8197F) & \
  14526. BIT_MASK_BT_PREDECT_STATUS_8197F)
  14527. #define BIT_SET_BT_PREDECT_STATUS_8197F(x, v) \
  14528. (BIT_CLEAR_BT_PREDECT_STATUS_8197F(x) | BIT_BT_PREDECT_STATUS_8197F(v))
  14529. #define BIT_SHIFT_BT_CMD_INFO_8197F 0
  14530. #define BIT_MASK_BT_CMD_INFO_8197F 0xff
  14531. #define BIT_BT_CMD_INFO_8197F(x) \
  14532. (((x) & BIT_MASK_BT_CMD_INFO_8197F) << BIT_SHIFT_BT_CMD_INFO_8197F)
  14533. #define BITS_BT_CMD_INFO_8197F \
  14534. (BIT_MASK_BT_CMD_INFO_8197F << BIT_SHIFT_BT_CMD_INFO_8197F)
  14535. #define BIT_CLEAR_BT_CMD_INFO_8197F(x) ((x) & (~BITS_BT_CMD_INFO_8197F))
  14536. #define BIT_GET_BT_CMD_INFO_8197F(x) \
  14537. (((x) >> BIT_SHIFT_BT_CMD_INFO_8197F) & BIT_MASK_BT_CMD_INFO_8197F)
  14538. #define BIT_SET_BT_CMD_INFO_8197F(x, v) \
  14539. (BIT_CLEAR_BT_CMD_INFO_8197F(x) | BIT_BT_CMD_INFO_8197F(v))
  14540. /* 2 REG_BT_INTERRUPT_CONTROL_REGISTER_8197F */
  14541. #define BIT_EN_MAC_NULL_PKT_NOTIFY_8197F BIT(31)
  14542. #define BIT_EN_WLAN_RPT_AND_BT_QUERY_8197F BIT(30)
  14543. #define BIT_EN_BT_STSTUS_RPT_8197F BIT(29)
  14544. #define BIT_EN_BT_POWER_8197F BIT(28)
  14545. #define BIT_EN_BT_CHANNEL_8197F BIT(27)
  14546. #define BIT_EN_BT_SLOT_CHANGE_8197F BIT(26)
  14547. #define BIT_EN_BT_PROFILE_OR_HID_8197F BIT(25)
  14548. #define BIT_WLAN_RPT_NOTIFY_8197F BIT(24)
  14549. #define BIT_SHIFT_WLAN_RPT_DATA_8197F 16
  14550. #define BIT_MASK_WLAN_RPT_DATA_8197F 0xff
  14551. #define BIT_WLAN_RPT_DATA_8197F(x) \
  14552. (((x) & BIT_MASK_WLAN_RPT_DATA_8197F) << BIT_SHIFT_WLAN_RPT_DATA_8197F)
  14553. #define BITS_WLAN_RPT_DATA_8197F \
  14554. (BIT_MASK_WLAN_RPT_DATA_8197F << BIT_SHIFT_WLAN_RPT_DATA_8197F)
  14555. #define BIT_CLEAR_WLAN_RPT_DATA_8197F(x) ((x) & (~BITS_WLAN_RPT_DATA_8197F))
  14556. #define BIT_GET_WLAN_RPT_DATA_8197F(x) \
  14557. (((x) >> BIT_SHIFT_WLAN_RPT_DATA_8197F) & BIT_MASK_WLAN_RPT_DATA_8197F)
  14558. #define BIT_SET_WLAN_RPT_DATA_8197F(x, v) \
  14559. (BIT_CLEAR_WLAN_RPT_DATA_8197F(x) | BIT_WLAN_RPT_DATA_8197F(v))
  14560. #define BIT_SHIFT_CMD_ID_8197F 8
  14561. #define BIT_MASK_CMD_ID_8197F 0xff
  14562. #define BIT_CMD_ID_8197F(x) \
  14563. (((x) & BIT_MASK_CMD_ID_8197F) << BIT_SHIFT_CMD_ID_8197F)
  14564. #define BITS_CMD_ID_8197F (BIT_MASK_CMD_ID_8197F << BIT_SHIFT_CMD_ID_8197F)
  14565. #define BIT_CLEAR_CMD_ID_8197F(x) ((x) & (~BITS_CMD_ID_8197F))
  14566. #define BIT_GET_CMD_ID_8197F(x) \
  14567. (((x) >> BIT_SHIFT_CMD_ID_8197F) & BIT_MASK_CMD_ID_8197F)
  14568. #define BIT_SET_CMD_ID_8197F(x, v) \
  14569. (BIT_CLEAR_CMD_ID_8197F(x) | BIT_CMD_ID_8197F(v))
  14570. #define BIT_SHIFT_BT_DATA_8197F 0
  14571. #define BIT_MASK_BT_DATA_8197F 0xff
  14572. #define BIT_BT_DATA_8197F(x) \
  14573. (((x) & BIT_MASK_BT_DATA_8197F) << BIT_SHIFT_BT_DATA_8197F)
  14574. #define BITS_BT_DATA_8197F (BIT_MASK_BT_DATA_8197F << BIT_SHIFT_BT_DATA_8197F)
  14575. #define BIT_CLEAR_BT_DATA_8197F(x) ((x) & (~BITS_BT_DATA_8197F))
  14576. #define BIT_GET_BT_DATA_8197F(x) \
  14577. (((x) >> BIT_SHIFT_BT_DATA_8197F) & BIT_MASK_BT_DATA_8197F)
  14578. #define BIT_SET_BT_DATA_8197F(x, v) \
  14579. (BIT_CLEAR_BT_DATA_8197F(x) | BIT_BT_DATA_8197F(v))
  14580. /* 2 REG_WLAN_REPORT_TIME_OUT_CONTROL_REGISTER_8197F */
  14581. #define BIT_SHIFT_WLAN_RPT_TO_8197F 0
  14582. #define BIT_MASK_WLAN_RPT_TO_8197F 0xff
  14583. #define BIT_WLAN_RPT_TO_8197F(x) \
  14584. (((x) & BIT_MASK_WLAN_RPT_TO_8197F) << BIT_SHIFT_WLAN_RPT_TO_8197F)
  14585. #define BITS_WLAN_RPT_TO_8197F \
  14586. (BIT_MASK_WLAN_RPT_TO_8197F << BIT_SHIFT_WLAN_RPT_TO_8197F)
  14587. #define BIT_CLEAR_WLAN_RPT_TO_8197F(x) ((x) & (~BITS_WLAN_RPT_TO_8197F))
  14588. #define BIT_GET_WLAN_RPT_TO_8197F(x) \
  14589. (((x) >> BIT_SHIFT_WLAN_RPT_TO_8197F) & BIT_MASK_WLAN_RPT_TO_8197F)
  14590. #define BIT_SET_WLAN_RPT_TO_8197F(x, v) \
  14591. (BIT_CLEAR_WLAN_RPT_TO_8197F(x) | BIT_WLAN_RPT_TO_8197F(v))
  14592. /* 2 REG_BT_ISOLATION_TABLE_REGISTER_REGISTER_8197F */
  14593. #define BIT_SHIFT_ISOLATION_CHK_8197F 1
  14594. #define BIT_MASK_ISOLATION_CHK_8197F 0x7fffffffffffffffffffL
  14595. #define BIT_ISOLATION_CHK_8197F(x) \
  14596. (((x) & BIT_MASK_ISOLATION_CHK_8197F) << BIT_SHIFT_ISOLATION_CHK_8197F)
  14597. #define BITS_ISOLATION_CHK_8197F \
  14598. (BIT_MASK_ISOLATION_CHK_8197F << BIT_SHIFT_ISOLATION_CHK_8197F)
  14599. #define BIT_CLEAR_ISOLATION_CHK_8197F(x) ((x) & (~BITS_ISOLATION_CHK_8197F))
  14600. #define BIT_GET_ISOLATION_CHK_8197F(x) \
  14601. (((x) >> BIT_SHIFT_ISOLATION_CHK_8197F) & BIT_MASK_ISOLATION_CHK_8197F)
  14602. #define BIT_SET_ISOLATION_CHK_8197F(x, v) \
  14603. (BIT_CLEAR_ISOLATION_CHK_8197F(x) | BIT_ISOLATION_CHK_8197F(v))
  14604. #define BIT_ISOLATION_EN_8197F BIT(0)
  14605. /* 2 REG_BT_INTERRUPT_STATUS_REGISTER_8197F */
  14606. #define BIT_BT_HID_ISR_8197F BIT(7)
  14607. #define BIT_BT_QUERY_ISR_8197F BIT(6)
  14608. #define BIT_MAC_NULL_PKT_NOTIFY_ISR_8197F BIT(5)
  14609. #define BIT_WLAN_RPT_ISR_8197F BIT(4)
  14610. #define BIT_BT_POWER_ISR_8197F BIT(3)
  14611. #define BIT_BT_CHANNEL_ISR_8197F BIT(2)
  14612. #define BIT_BT_SLOT_CHANGE_ISR_8197F BIT(1)
  14613. #define BIT_BT_PROFILE_ISR_8197F BIT(0)
  14614. /* 2 REG_BT_TDMA_TIME_REGISTER_8197F */
  14615. #define BIT_SHIFT_BT_TIME_8197F 6
  14616. #define BIT_MASK_BT_TIME_8197F 0x3ffffff
  14617. #define BIT_BT_TIME_8197F(x) \
  14618. (((x) & BIT_MASK_BT_TIME_8197F) << BIT_SHIFT_BT_TIME_8197F)
  14619. #define BITS_BT_TIME_8197F (BIT_MASK_BT_TIME_8197F << BIT_SHIFT_BT_TIME_8197F)
  14620. #define BIT_CLEAR_BT_TIME_8197F(x) ((x) & (~BITS_BT_TIME_8197F))
  14621. #define BIT_GET_BT_TIME_8197F(x) \
  14622. (((x) >> BIT_SHIFT_BT_TIME_8197F) & BIT_MASK_BT_TIME_8197F)
  14623. #define BIT_SET_BT_TIME_8197F(x, v) \
  14624. (BIT_CLEAR_BT_TIME_8197F(x) | BIT_BT_TIME_8197F(v))
  14625. #define BIT_SHIFT_BT_RPT_SAMPLE_RATE_8197F 0
  14626. #define BIT_MASK_BT_RPT_SAMPLE_RATE_8197F 0x3f
  14627. #define BIT_BT_RPT_SAMPLE_RATE_8197F(x) \
  14628. (((x) & BIT_MASK_BT_RPT_SAMPLE_RATE_8197F) \
  14629. << BIT_SHIFT_BT_RPT_SAMPLE_RATE_8197F)
  14630. #define BITS_BT_RPT_SAMPLE_RATE_8197F \
  14631. (BIT_MASK_BT_RPT_SAMPLE_RATE_8197F \
  14632. << BIT_SHIFT_BT_RPT_SAMPLE_RATE_8197F)
  14633. #define BIT_CLEAR_BT_RPT_SAMPLE_RATE_8197F(x) \
  14634. ((x) & (~BITS_BT_RPT_SAMPLE_RATE_8197F))
  14635. #define BIT_GET_BT_RPT_SAMPLE_RATE_8197F(x) \
  14636. (((x) >> BIT_SHIFT_BT_RPT_SAMPLE_RATE_8197F) & \
  14637. BIT_MASK_BT_RPT_SAMPLE_RATE_8197F)
  14638. #define BIT_SET_BT_RPT_SAMPLE_RATE_8197F(x, v) \
  14639. (BIT_CLEAR_BT_RPT_SAMPLE_RATE_8197F(x) | \
  14640. BIT_BT_RPT_SAMPLE_RATE_8197F(v))
  14641. /* 2 REG_BT_ACT_REGISTER_8197F */
  14642. #define BIT_SHIFT_BT_EISR_EN_8197F 16
  14643. #define BIT_MASK_BT_EISR_EN_8197F 0xff
  14644. #define BIT_BT_EISR_EN_8197F(x) \
  14645. (((x) & BIT_MASK_BT_EISR_EN_8197F) << BIT_SHIFT_BT_EISR_EN_8197F)
  14646. #define BITS_BT_EISR_EN_8197F \
  14647. (BIT_MASK_BT_EISR_EN_8197F << BIT_SHIFT_BT_EISR_EN_8197F)
  14648. #define BIT_CLEAR_BT_EISR_EN_8197F(x) ((x) & (~BITS_BT_EISR_EN_8197F))
  14649. #define BIT_GET_BT_EISR_EN_8197F(x) \
  14650. (((x) >> BIT_SHIFT_BT_EISR_EN_8197F) & BIT_MASK_BT_EISR_EN_8197F)
  14651. #define BIT_SET_BT_EISR_EN_8197F(x, v) \
  14652. (BIT_CLEAR_BT_EISR_EN_8197F(x) | BIT_BT_EISR_EN_8197F(v))
  14653. #define BIT_BT_ACT_FALLING_ISR_8197F BIT(10)
  14654. #define BIT_BT_ACT_RISING_ISR_8197F BIT(9)
  14655. #define BIT_TDMA_TO_ISR_8197F BIT(8)
  14656. #define BIT_SHIFT_BT_CH_8197F 0
  14657. #define BIT_MASK_BT_CH_8197F 0xff
  14658. #define BIT_BT_CH_8197F(x) \
  14659. (((x) & BIT_MASK_BT_CH_8197F) << BIT_SHIFT_BT_CH_8197F)
  14660. #define BITS_BT_CH_8197F (BIT_MASK_BT_CH_8197F << BIT_SHIFT_BT_CH_8197F)
  14661. #define BIT_CLEAR_BT_CH_8197F(x) ((x) & (~BITS_BT_CH_8197F))
  14662. #define BIT_GET_BT_CH_8197F(x) \
  14663. (((x) >> BIT_SHIFT_BT_CH_8197F) & BIT_MASK_BT_CH_8197F)
  14664. #define BIT_SET_BT_CH_8197F(x, v) \
  14665. (BIT_CLEAR_BT_CH_8197F(x) | BIT_BT_CH_8197F(v))
  14666. /* 2 REG_OBFF_CTRL_BASIC_8197F */
  14667. #define BIT_OBFF_EN_V1_8197F BIT(31)
  14668. #define BIT_SHIFT_OBFF_STATE_V1_8197F 28
  14669. #define BIT_MASK_OBFF_STATE_V1_8197F 0x3
  14670. #define BIT_OBFF_STATE_V1_8197F(x) \
  14671. (((x) & BIT_MASK_OBFF_STATE_V1_8197F) << BIT_SHIFT_OBFF_STATE_V1_8197F)
  14672. #define BITS_OBFF_STATE_V1_8197F \
  14673. (BIT_MASK_OBFF_STATE_V1_8197F << BIT_SHIFT_OBFF_STATE_V1_8197F)
  14674. #define BIT_CLEAR_OBFF_STATE_V1_8197F(x) ((x) & (~BITS_OBFF_STATE_V1_8197F))
  14675. #define BIT_GET_OBFF_STATE_V1_8197F(x) \
  14676. (((x) >> BIT_SHIFT_OBFF_STATE_V1_8197F) & BIT_MASK_OBFF_STATE_V1_8197F)
  14677. #define BIT_SET_OBFF_STATE_V1_8197F(x, v) \
  14678. (BIT_CLEAR_OBFF_STATE_V1_8197F(x) | BIT_OBFF_STATE_V1_8197F(v))
  14679. #define BIT_OBFF_ACT_RXDMA_EN_8197F BIT(27)
  14680. #define BIT_OBFF_BLOCK_INT_EN_8197F BIT(26)
  14681. #define BIT_OBFF_AUTOACT_EN_8197F BIT(25)
  14682. #define BIT_OBFF_AUTOIDLE_EN_8197F BIT(24)
  14683. #define BIT_SHIFT_WAKE_MAX_PLS_8197F 20
  14684. #define BIT_MASK_WAKE_MAX_PLS_8197F 0x7
  14685. #define BIT_WAKE_MAX_PLS_8197F(x) \
  14686. (((x) & BIT_MASK_WAKE_MAX_PLS_8197F) << BIT_SHIFT_WAKE_MAX_PLS_8197F)
  14687. #define BITS_WAKE_MAX_PLS_8197F \
  14688. (BIT_MASK_WAKE_MAX_PLS_8197F << BIT_SHIFT_WAKE_MAX_PLS_8197F)
  14689. #define BIT_CLEAR_WAKE_MAX_PLS_8197F(x) ((x) & (~BITS_WAKE_MAX_PLS_8197F))
  14690. #define BIT_GET_WAKE_MAX_PLS_8197F(x) \
  14691. (((x) >> BIT_SHIFT_WAKE_MAX_PLS_8197F) & BIT_MASK_WAKE_MAX_PLS_8197F)
  14692. #define BIT_SET_WAKE_MAX_PLS_8197F(x, v) \
  14693. (BIT_CLEAR_WAKE_MAX_PLS_8197F(x) | BIT_WAKE_MAX_PLS_8197F(v))
  14694. #define BIT_SHIFT_WAKE_MIN_PLS_8197F 16
  14695. #define BIT_MASK_WAKE_MIN_PLS_8197F 0x7
  14696. #define BIT_WAKE_MIN_PLS_8197F(x) \
  14697. (((x) & BIT_MASK_WAKE_MIN_PLS_8197F) << BIT_SHIFT_WAKE_MIN_PLS_8197F)
  14698. #define BITS_WAKE_MIN_PLS_8197F \
  14699. (BIT_MASK_WAKE_MIN_PLS_8197F << BIT_SHIFT_WAKE_MIN_PLS_8197F)
  14700. #define BIT_CLEAR_WAKE_MIN_PLS_8197F(x) ((x) & (~BITS_WAKE_MIN_PLS_8197F))
  14701. #define BIT_GET_WAKE_MIN_PLS_8197F(x) \
  14702. (((x) >> BIT_SHIFT_WAKE_MIN_PLS_8197F) & BIT_MASK_WAKE_MIN_PLS_8197F)
  14703. #define BIT_SET_WAKE_MIN_PLS_8197F(x, v) \
  14704. (BIT_CLEAR_WAKE_MIN_PLS_8197F(x) | BIT_WAKE_MIN_PLS_8197F(v))
  14705. #define BIT_SHIFT_WAKE_MAX_F2F_8197F 12
  14706. #define BIT_MASK_WAKE_MAX_F2F_8197F 0x7
  14707. #define BIT_WAKE_MAX_F2F_8197F(x) \
  14708. (((x) & BIT_MASK_WAKE_MAX_F2F_8197F) << BIT_SHIFT_WAKE_MAX_F2F_8197F)
  14709. #define BITS_WAKE_MAX_F2F_8197F \
  14710. (BIT_MASK_WAKE_MAX_F2F_8197F << BIT_SHIFT_WAKE_MAX_F2F_8197F)
  14711. #define BIT_CLEAR_WAKE_MAX_F2F_8197F(x) ((x) & (~BITS_WAKE_MAX_F2F_8197F))
  14712. #define BIT_GET_WAKE_MAX_F2F_8197F(x) \
  14713. (((x) >> BIT_SHIFT_WAKE_MAX_F2F_8197F) & BIT_MASK_WAKE_MAX_F2F_8197F)
  14714. #define BIT_SET_WAKE_MAX_F2F_8197F(x, v) \
  14715. (BIT_CLEAR_WAKE_MAX_F2F_8197F(x) | BIT_WAKE_MAX_F2F_8197F(v))
  14716. #define BIT_SHIFT_WAKE_MIN_F2F_8197F 8
  14717. #define BIT_MASK_WAKE_MIN_F2F_8197F 0x7
  14718. #define BIT_WAKE_MIN_F2F_8197F(x) \
  14719. (((x) & BIT_MASK_WAKE_MIN_F2F_8197F) << BIT_SHIFT_WAKE_MIN_F2F_8197F)
  14720. #define BITS_WAKE_MIN_F2F_8197F \
  14721. (BIT_MASK_WAKE_MIN_F2F_8197F << BIT_SHIFT_WAKE_MIN_F2F_8197F)
  14722. #define BIT_CLEAR_WAKE_MIN_F2F_8197F(x) ((x) & (~BITS_WAKE_MIN_F2F_8197F))
  14723. #define BIT_GET_WAKE_MIN_F2F_8197F(x) \
  14724. (((x) >> BIT_SHIFT_WAKE_MIN_F2F_8197F) & BIT_MASK_WAKE_MIN_F2F_8197F)
  14725. #define BIT_SET_WAKE_MIN_F2F_8197F(x, v) \
  14726. (BIT_CLEAR_WAKE_MIN_F2F_8197F(x) | BIT_WAKE_MIN_F2F_8197F(v))
  14727. #define BIT_APP_CPU_ACT_V1_8197F BIT(3)
  14728. #define BIT_APP_OBFF_V1_8197F BIT(2)
  14729. #define BIT_APP_IDLE_V1_8197F BIT(1)
  14730. #define BIT_APP_INIT_V1_8197F BIT(0)
  14731. /* 2 REG_OBFF_CTRL2_TIMER_8197F */
  14732. #define BIT_SHIFT_RX_HIGH_TIMER_IDX_8197F 24
  14733. #define BIT_MASK_RX_HIGH_TIMER_IDX_8197F 0x7
  14734. #define BIT_RX_HIGH_TIMER_IDX_8197F(x) \
  14735. (((x) & BIT_MASK_RX_HIGH_TIMER_IDX_8197F) \
  14736. << BIT_SHIFT_RX_HIGH_TIMER_IDX_8197F)
  14737. #define BITS_RX_HIGH_TIMER_IDX_8197F \
  14738. (BIT_MASK_RX_HIGH_TIMER_IDX_8197F << BIT_SHIFT_RX_HIGH_TIMER_IDX_8197F)
  14739. #define BIT_CLEAR_RX_HIGH_TIMER_IDX_8197F(x) \
  14740. ((x) & (~BITS_RX_HIGH_TIMER_IDX_8197F))
  14741. #define BIT_GET_RX_HIGH_TIMER_IDX_8197F(x) \
  14742. (((x) >> BIT_SHIFT_RX_HIGH_TIMER_IDX_8197F) & \
  14743. BIT_MASK_RX_HIGH_TIMER_IDX_8197F)
  14744. #define BIT_SET_RX_HIGH_TIMER_IDX_8197F(x, v) \
  14745. (BIT_CLEAR_RX_HIGH_TIMER_IDX_8197F(x) | BIT_RX_HIGH_TIMER_IDX_8197F(v))
  14746. #define BIT_SHIFT_RX_MED_TIMER_IDX_8197F 16
  14747. #define BIT_MASK_RX_MED_TIMER_IDX_8197F 0x7
  14748. #define BIT_RX_MED_TIMER_IDX_8197F(x) \
  14749. (((x) & BIT_MASK_RX_MED_TIMER_IDX_8197F) \
  14750. << BIT_SHIFT_RX_MED_TIMER_IDX_8197F)
  14751. #define BITS_RX_MED_TIMER_IDX_8197F \
  14752. (BIT_MASK_RX_MED_TIMER_IDX_8197F << BIT_SHIFT_RX_MED_TIMER_IDX_8197F)
  14753. #define BIT_CLEAR_RX_MED_TIMER_IDX_8197F(x) \
  14754. ((x) & (~BITS_RX_MED_TIMER_IDX_8197F))
  14755. #define BIT_GET_RX_MED_TIMER_IDX_8197F(x) \
  14756. (((x) >> BIT_SHIFT_RX_MED_TIMER_IDX_8197F) & \
  14757. BIT_MASK_RX_MED_TIMER_IDX_8197F)
  14758. #define BIT_SET_RX_MED_TIMER_IDX_8197F(x, v) \
  14759. (BIT_CLEAR_RX_MED_TIMER_IDX_8197F(x) | BIT_RX_MED_TIMER_IDX_8197F(v))
  14760. #define BIT_SHIFT_RX_LOW_TIMER_IDX_8197F 8
  14761. #define BIT_MASK_RX_LOW_TIMER_IDX_8197F 0x7
  14762. #define BIT_RX_LOW_TIMER_IDX_8197F(x) \
  14763. (((x) & BIT_MASK_RX_LOW_TIMER_IDX_8197F) \
  14764. << BIT_SHIFT_RX_LOW_TIMER_IDX_8197F)
  14765. #define BITS_RX_LOW_TIMER_IDX_8197F \
  14766. (BIT_MASK_RX_LOW_TIMER_IDX_8197F << BIT_SHIFT_RX_LOW_TIMER_IDX_8197F)
  14767. #define BIT_CLEAR_RX_LOW_TIMER_IDX_8197F(x) \
  14768. ((x) & (~BITS_RX_LOW_TIMER_IDX_8197F))
  14769. #define BIT_GET_RX_LOW_TIMER_IDX_8197F(x) \
  14770. (((x) >> BIT_SHIFT_RX_LOW_TIMER_IDX_8197F) & \
  14771. BIT_MASK_RX_LOW_TIMER_IDX_8197F)
  14772. #define BIT_SET_RX_LOW_TIMER_IDX_8197F(x, v) \
  14773. (BIT_CLEAR_RX_LOW_TIMER_IDX_8197F(x) | BIT_RX_LOW_TIMER_IDX_8197F(v))
  14774. #define BIT_SHIFT_OBFF_INT_TIMER_IDX_8197F 0
  14775. #define BIT_MASK_OBFF_INT_TIMER_IDX_8197F 0x7
  14776. #define BIT_OBFF_INT_TIMER_IDX_8197F(x) \
  14777. (((x) & BIT_MASK_OBFF_INT_TIMER_IDX_8197F) \
  14778. << BIT_SHIFT_OBFF_INT_TIMER_IDX_8197F)
  14779. #define BITS_OBFF_INT_TIMER_IDX_8197F \
  14780. (BIT_MASK_OBFF_INT_TIMER_IDX_8197F \
  14781. << BIT_SHIFT_OBFF_INT_TIMER_IDX_8197F)
  14782. #define BIT_CLEAR_OBFF_INT_TIMER_IDX_8197F(x) \
  14783. ((x) & (~BITS_OBFF_INT_TIMER_IDX_8197F))
  14784. #define BIT_GET_OBFF_INT_TIMER_IDX_8197F(x) \
  14785. (((x) >> BIT_SHIFT_OBFF_INT_TIMER_IDX_8197F) & \
  14786. BIT_MASK_OBFF_INT_TIMER_IDX_8197F)
  14787. #define BIT_SET_OBFF_INT_TIMER_IDX_8197F(x, v) \
  14788. (BIT_CLEAR_OBFF_INT_TIMER_IDX_8197F(x) | \
  14789. BIT_OBFF_INT_TIMER_IDX_8197F(v))
  14790. /* 2 REG_LTR_CTRL_BASIC_8197F */
  14791. #define BIT_LTR_EN_V1_8197F BIT(31)
  14792. #define BIT_LTR_HW_EN_V1_8197F BIT(30)
  14793. #define BIT_LRT_ACT_CTS_EN_8197F BIT(29)
  14794. #define BIT_LTR_ACT_RXPKT_EN_8197F BIT(28)
  14795. #define BIT_LTR_ACT_RXDMA_EN_8197F BIT(27)
  14796. #define BIT_LTR_IDLE_NO_SNOOP_8197F BIT(26)
  14797. #define BIT_SPDUP_MGTPKT_8197F BIT(25)
  14798. #define BIT_RX_AGG_EN_8197F BIT(24)
  14799. #define BIT_APP_LTR_ACT_8197F BIT(23)
  14800. #define BIT_APP_LTR_IDLE_8197F BIT(22)
  14801. #define BIT_SHIFT_HIGH_RATE_TRIG_SEL_8197F 20
  14802. #define BIT_MASK_HIGH_RATE_TRIG_SEL_8197F 0x3
  14803. #define BIT_HIGH_RATE_TRIG_SEL_8197F(x) \
  14804. (((x) & BIT_MASK_HIGH_RATE_TRIG_SEL_8197F) \
  14805. << BIT_SHIFT_HIGH_RATE_TRIG_SEL_8197F)
  14806. #define BITS_HIGH_RATE_TRIG_SEL_8197F \
  14807. (BIT_MASK_HIGH_RATE_TRIG_SEL_8197F \
  14808. << BIT_SHIFT_HIGH_RATE_TRIG_SEL_8197F)
  14809. #define BIT_CLEAR_HIGH_RATE_TRIG_SEL_8197F(x) \
  14810. ((x) & (~BITS_HIGH_RATE_TRIG_SEL_8197F))
  14811. #define BIT_GET_HIGH_RATE_TRIG_SEL_8197F(x) \
  14812. (((x) >> BIT_SHIFT_HIGH_RATE_TRIG_SEL_8197F) & \
  14813. BIT_MASK_HIGH_RATE_TRIG_SEL_8197F)
  14814. #define BIT_SET_HIGH_RATE_TRIG_SEL_8197F(x, v) \
  14815. (BIT_CLEAR_HIGH_RATE_TRIG_SEL_8197F(x) | \
  14816. BIT_HIGH_RATE_TRIG_SEL_8197F(v))
  14817. #define BIT_SHIFT_MED_RATE_TRIG_SEL_8197F 18
  14818. #define BIT_MASK_MED_RATE_TRIG_SEL_8197F 0x3
  14819. #define BIT_MED_RATE_TRIG_SEL_8197F(x) \
  14820. (((x) & BIT_MASK_MED_RATE_TRIG_SEL_8197F) \
  14821. << BIT_SHIFT_MED_RATE_TRIG_SEL_8197F)
  14822. #define BITS_MED_RATE_TRIG_SEL_8197F \
  14823. (BIT_MASK_MED_RATE_TRIG_SEL_8197F << BIT_SHIFT_MED_RATE_TRIG_SEL_8197F)
  14824. #define BIT_CLEAR_MED_RATE_TRIG_SEL_8197F(x) \
  14825. ((x) & (~BITS_MED_RATE_TRIG_SEL_8197F))
  14826. #define BIT_GET_MED_RATE_TRIG_SEL_8197F(x) \
  14827. (((x) >> BIT_SHIFT_MED_RATE_TRIG_SEL_8197F) & \
  14828. BIT_MASK_MED_RATE_TRIG_SEL_8197F)
  14829. #define BIT_SET_MED_RATE_TRIG_SEL_8197F(x, v) \
  14830. (BIT_CLEAR_MED_RATE_TRIG_SEL_8197F(x) | BIT_MED_RATE_TRIG_SEL_8197F(v))
  14831. #define BIT_SHIFT_LOW_RATE_TRIG_SEL_8197F 16
  14832. #define BIT_MASK_LOW_RATE_TRIG_SEL_8197F 0x3
  14833. #define BIT_LOW_RATE_TRIG_SEL_8197F(x) \
  14834. (((x) & BIT_MASK_LOW_RATE_TRIG_SEL_8197F) \
  14835. << BIT_SHIFT_LOW_RATE_TRIG_SEL_8197F)
  14836. #define BITS_LOW_RATE_TRIG_SEL_8197F \
  14837. (BIT_MASK_LOW_RATE_TRIG_SEL_8197F << BIT_SHIFT_LOW_RATE_TRIG_SEL_8197F)
  14838. #define BIT_CLEAR_LOW_RATE_TRIG_SEL_8197F(x) \
  14839. ((x) & (~BITS_LOW_RATE_TRIG_SEL_8197F))
  14840. #define BIT_GET_LOW_RATE_TRIG_SEL_8197F(x) \
  14841. (((x) >> BIT_SHIFT_LOW_RATE_TRIG_SEL_8197F) & \
  14842. BIT_MASK_LOW_RATE_TRIG_SEL_8197F)
  14843. #define BIT_SET_LOW_RATE_TRIG_SEL_8197F(x, v) \
  14844. (BIT_CLEAR_LOW_RATE_TRIG_SEL_8197F(x) | BIT_LOW_RATE_TRIG_SEL_8197F(v))
  14845. #define BIT_SHIFT_HIGH_RATE_BD_IDX_8197F 8
  14846. #define BIT_MASK_HIGH_RATE_BD_IDX_8197F 0x7f
  14847. #define BIT_HIGH_RATE_BD_IDX_8197F(x) \
  14848. (((x) & BIT_MASK_HIGH_RATE_BD_IDX_8197F) \
  14849. << BIT_SHIFT_HIGH_RATE_BD_IDX_8197F)
  14850. #define BITS_HIGH_RATE_BD_IDX_8197F \
  14851. (BIT_MASK_HIGH_RATE_BD_IDX_8197F << BIT_SHIFT_HIGH_RATE_BD_IDX_8197F)
  14852. #define BIT_CLEAR_HIGH_RATE_BD_IDX_8197F(x) \
  14853. ((x) & (~BITS_HIGH_RATE_BD_IDX_8197F))
  14854. #define BIT_GET_HIGH_RATE_BD_IDX_8197F(x) \
  14855. (((x) >> BIT_SHIFT_HIGH_RATE_BD_IDX_8197F) & \
  14856. BIT_MASK_HIGH_RATE_BD_IDX_8197F)
  14857. #define BIT_SET_HIGH_RATE_BD_IDX_8197F(x, v) \
  14858. (BIT_CLEAR_HIGH_RATE_BD_IDX_8197F(x) | BIT_HIGH_RATE_BD_IDX_8197F(v))
  14859. #define BIT_SHIFT_LOW_RATE_BD_IDX_8197F 0
  14860. #define BIT_MASK_LOW_RATE_BD_IDX_8197F 0x7f
  14861. #define BIT_LOW_RATE_BD_IDX_8197F(x) \
  14862. (((x) & BIT_MASK_LOW_RATE_BD_IDX_8197F) \
  14863. << BIT_SHIFT_LOW_RATE_BD_IDX_8197F)
  14864. #define BITS_LOW_RATE_BD_IDX_8197F \
  14865. (BIT_MASK_LOW_RATE_BD_IDX_8197F << BIT_SHIFT_LOW_RATE_BD_IDX_8197F)
  14866. #define BIT_CLEAR_LOW_RATE_BD_IDX_8197F(x) ((x) & (~BITS_LOW_RATE_BD_IDX_8197F))
  14867. #define BIT_GET_LOW_RATE_BD_IDX_8197F(x) \
  14868. (((x) >> BIT_SHIFT_LOW_RATE_BD_IDX_8197F) & \
  14869. BIT_MASK_LOW_RATE_BD_IDX_8197F)
  14870. #define BIT_SET_LOW_RATE_BD_IDX_8197F(x, v) \
  14871. (BIT_CLEAR_LOW_RATE_BD_IDX_8197F(x) | BIT_LOW_RATE_BD_IDX_8197F(v))
  14872. /* 2 REG_LTR_CTRL2_TIMER_THRESHOLD_8197F */
  14873. #define BIT_SHIFT_RX_EMPTY_TIMER_IDX_8197F 24
  14874. #define BIT_MASK_RX_EMPTY_TIMER_IDX_8197F 0x7
  14875. #define BIT_RX_EMPTY_TIMER_IDX_8197F(x) \
  14876. (((x) & BIT_MASK_RX_EMPTY_TIMER_IDX_8197F) \
  14877. << BIT_SHIFT_RX_EMPTY_TIMER_IDX_8197F)
  14878. #define BITS_RX_EMPTY_TIMER_IDX_8197F \
  14879. (BIT_MASK_RX_EMPTY_TIMER_IDX_8197F \
  14880. << BIT_SHIFT_RX_EMPTY_TIMER_IDX_8197F)
  14881. #define BIT_CLEAR_RX_EMPTY_TIMER_IDX_8197F(x) \
  14882. ((x) & (~BITS_RX_EMPTY_TIMER_IDX_8197F))
  14883. #define BIT_GET_RX_EMPTY_TIMER_IDX_8197F(x) \
  14884. (((x) >> BIT_SHIFT_RX_EMPTY_TIMER_IDX_8197F) & \
  14885. BIT_MASK_RX_EMPTY_TIMER_IDX_8197F)
  14886. #define BIT_SET_RX_EMPTY_TIMER_IDX_8197F(x, v) \
  14887. (BIT_CLEAR_RX_EMPTY_TIMER_IDX_8197F(x) | \
  14888. BIT_RX_EMPTY_TIMER_IDX_8197F(v))
  14889. #define BIT_SHIFT_RX_AFULL_TH_IDX_8197F 20
  14890. #define BIT_MASK_RX_AFULL_TH_IDX_8197F 0x7
  14891. #define BIT_RX_AFULL_TH_IDX_8197F(x) \
  14892. (((x) & BIT_MASK_RX_AFULL_TH_IDX_8197F) \
  14893. << BIT_SHIFT_RX_AFULL_TH_IDX_8197F)
  14894. #define BITS_RX_AFULL_TH_IDX_8197F \
  14895. (BIT_MASK_RX_AFULL_TH_IDX_8197F << BIT_SHIFT_RX_AFULL_TH_IDX_8197F)
  14896. #define BIT_CLEAR_RX_AFULL_TH_IDX_8197F(x) ((x) & (~BITS_RX_AFULL_TH_IDX_8197F))
  14897. #define BIT_GET_RX_AFULL_TH_IDX_8197F(x) \
  14898. (((x) >> BIT_SHIFT_RX_AFULL_TH_IDX_8197F) & \
  14899. BIT_MASK_RX_AFULL_TH_IDX_8197F)
  14900. #define BIT_SET_RX_AFULL_TH_IDX_8197F(x, v) \
  14901. (BIT_CLEAR_RX_AFULL_TH_IDX_8197F(x) | BIT_RX_AFULL_TH_IDX_8197F(v))
  14902. #define BIT_SHIFT_RX_HIGH_TH_IDX_8197F 16
  14903. #define BIT_MASK_RX_HIGH_TH_IDX_8197F 0x7
  14904. #define BIT_RX_HIGH_TH_IDX_8197F(x) \
  14905. (((x) & BIT_MASK_RX_HIGH_TH_IDX_8197F) \
  14906. << BIT_SHIFT_RX_HIGH_TH_IDX_8197F)
  14907. #define BITS_RX_HIGH_TH_IDX_8197F \
  14908. (BIT_MASK_RX_HIGH_TH_IDX_8197F << BIT_SHIFT_RX_HIGH_TH_IDX_8197F)
  14909. #define BIT_CLEAR_RX_HIGH_TH_IDX_8197F(x) ((x) & (~BITS_RX_HIGH_TH_IDX_8197F))
  14910. #define BIT_GET_RX_HIGH_TH_IDX_8197F(x) \
  14911. (((x) >> BIT_SHIFT_RX_HIGH_TH_IDX_8197F) & \
  14912. BIT_MASK_RX_HIGH_TH_IDX_8197F)
  14913. #define BIT_SET_RX_HIGH_TH_IDX_8197F(x, v) \
  14914. (BIT_CLEAR_RX_HIGH_TH_IDX_8197F(x) | BIT_RX_HIGH_TH_IDX_8197F(v))
  14915. #define BIT_SHIFT_RX_MED_TH_IDX_8197F 12
  14916. #define BIT_MASK_RX_MED_TH_IDX_8197F 0x7
  14917. #define BIT_RX_MED_TH_IDX_8197F(x) \
  14918. (((x) & BIT_MASK_RX_MED_TH_IDX_8197F) << BIT_SHIFT_RX_MED_TH_IDX_8197F)
  14919. #define BITS_RX_MED_TH_IDX_8197F \
  14920. (BIT_MASK_RX_MED_TH_IDX_8197F << BIT_SHIFT_RX_MED_TH_IDX_8197F)
  14921. #define BIT_CLEAR_RX_MED_TH_IDX_8197F(x) ((x) & (~BITS_RX_MED_TH_IDX_8197F))
  14922. #define BIT_GET_RX_MED_TH_IDX_8197F(x) \
  14923. (((x) >> BIT_SHIFT_RX_MED_TH_IDX_8197F) & BIT_MASK_RX_MED_TH_IDX_8197F)
  14924. #define BIT_SET_RX_MED_TH_IDX_8197F(x, v) \
  14925. (BIT_CLEAR_RX_MED_TH_IDX_8197F(x) | BIT_RX_MED_TH_IDX_8197F(v))
  14926. #define BIT_SHIFT_RX_LOW_TH_IDX_8197F 8
  14927. #define BIT_MASK_RX_LOW_TH_IDX_8197F 0x7
  14928. #define BIT_RX_LOW_TH_IDX_8197F(x) \
  14929. (((x) & BIT_MASK_RX_LOW_TH_IDX_8197F) << BIT_SHIFT_RX_LOW_TH_IDX_8197F)
  14930. #define BITS_RX_LOW_TH_IDX_8197F \
  14931. (BIT_MASK_RX_LOW_TH_IDX_8197F << BIT_SHIFT_RX_LOW_TH_IDX_8197F)
  14932. #define BIT_CLEAR_RX_LOW_TH_IDX_8197F(x) ((x) & (~BITS_RX_LOW_TH_IDX_8197F))
  14933. #define BIT_GET_RX_LOW_TH_IDX_8197F(x) \
  14934. (((x) >> BIT_SHIFT_RX_LOW_TH_IDX_8197F) & BIT_MASK_RX_LOW_TH_IDX_8197F)
  14935. #define BIT_SET_RX_LOW_TH_IDX_8197F(x, v) \
  14936. (BIT_CLEAR_RX_LOW_TH_IDX_8197F(x) | BIT_RX_LOW_TH_IDX_8197F(v))
  14937. #define BIT_SHIFT_LTR_SPACE_IDX_8197F 4
  14938. #define BIT_MASK_LTR_SPACE_IDX_8197F 0x3
  14939. #define BIT_LTR_SPACE_IDX_8197F(x) \
  14940. (((x) & BIT_MASK_LTR_SPACE_IDX_8197F) << BIT_SHIFT_LTR_SPACE_IDX_8197F)
  14941. #define BITS_LTR_SPACE_IDX_8197F \
  14942. (BIT_MASK_LTR_SPACE_IDX_8197F << BIT_SHIFT_LTR_SPACE_IDX_8197F)
  14943. #define BIT_CLEAR_LTR_SPACE_IDX_8197F(x) ((x) & (~BITS_LTR_SPACE_IDX_8197F))
  14944. #define BIT_GET_LTR_SPACE_IDX_8197F(x) \
  14945. (((x) >> BIT_SHIFT_LTR_SPACE_IDX_8197F) & BIT_MASK_LTR_SPACE_IDX_8197F)
  14946. #define BIT_SET_LTR_SPACE_IDX_8197F(x, v) \
  14947. (BIT_CLEAR_LTR_SPACE_IDX_8197F(x) | BIT_LTR_SPACE_IDX_8197F(v))
  14948. #define BIT_SHIFT_LTR_IDLE_TIMER_IDX_8197F 0
  14949. #define BIT_MASK_LTR_IDLE_TIMER_IDX_8197F 0x7
  14950. #define BIT_LTR_IDLE_TIMER_IDX_8197F(x) \
  14951. (((x) & BIT_MASK_LTR_IDLE_TIMER_IDX_8197F) \
  14952. << BIT_SHIFT_LTR_IDLE_TIMER_IDX_8197F)
  14953. #define BITS_LTR_IDLE_TIMER_IDX_8197F \
  14954. (BIT_MASK_LTR_IDLE_TIMER_IDX_8197F \
  14955. << BIT_SHIFT_LTR_IDLE_TIMER_IDX_8197F)
  14956. #define BIT_CLEAR_LTR_IDLE_TIMER_IDX_8197F(x) \
  14957. ((x) & (~BITS_LTR_IDLE_TIMER_IDX_8197F))
  14958. #define BIT_GET_LTR_IDLE_TIMER_IDX_8197F(x) \
  14959. (((x) >> BIT_SHIFT_LTR_IDLE_TIMER_IDX_8197F) & \
  14960. BIT_MASK_LTR_IDLE_TIMER_IDX_8197F)
  14961. #define BIT_SET_LTR_IDLE_TIMER_IDX_8197F(x, v) \
  14962. (BIT_CLEAR_LTR_IDLE_TIMER_IDX_8197F(x) | \
  14963. BIT_LTR_IDLE_TIMER_IDX_8197F(v))
  14964. /* 2 REG_LTR_IDLE_LATENCY_V1_8197F */
  14965. #define BIT_SHIFT_LTR_IDLE_L_8197F 0
  14966. #define BIT_MASK_LTR_IDLE_L_8197F 0xffffffffL
  14967. #define BIT_LTR_IDLE_L_8197F(x) \
  14968. (((x) & BIT_MASK_LTR_IDLE_L_8197F) << BIT_SHIFT_LTR_IDLE_L_8197F)
  14969. #define BITS_LTR_IDLE_L_8197F \
  14970. (BIT_MASK_LTR_IDLE_L_8197F << BIT_SHIFT_LTR_IDLE_L_8197F)
  14971. #define BIT_CLEAR_LTR_IDLE_L_8197F(x) ((x) & (~BITS_LTR_IDLE_L_8197F))
  14972. #define BIT_GET_LTR_IDLE_L_8197F(x) \
  14973. (((x) >> BIT_SHIFT_LTR_IDLE_L_8197F) & BIT_MASK_LTR_IDLE_L_8197F)
  14974. #define BIT_SET_LTR_IDLE_L_8197F(x, v) \
  14975. (BIT_CLEAR_LTR_IDLE_L_8197F(x) | BIT_LTR_IDLE_L_8197F(v))
  14976. /* 2 REG_LTR_ACTIVE_LATENCY_V1_8197F */
  14977. #define BIT_SHIFT_LTR_ACT_L_8197F 0
  14978. #define BIT_MASK_LTR_ACT_L_8197F 0xffffffffL
  14979. #define BIT_LTR_ACT_L_8197F(x) \
  14980. (((x) & BIT_MASK_LTR_ACT_L_8197F) << BIT_SHIFT_LTR_ACT_L_8197F)
  14981. #define BITS_LTR_ACT_L_8197F \
  14982. (BIT_MASK_LTR_ACT_L_8197F << BIT_SHIFT_LTR_ACT_L_8197F)
  14983. #define BIT_CLEAR_LTR_ACT_L_8197F(x) ((x) & (~BITS_LTR_ACT_L_8197F))
  14984. #define BIT_GET_LTR_ACT_L_8197F(x) \
  14985. (((x) >> BIT_SHIFT_LTR_ACT_L_8197F) & BIT_MASK_LTR_ACT_L_8197F)
  14986. #define BIT_SET_LTR_ACT_L_8197F(x, v) \
  14987. (BIT_CLEAR_LTR_ACT_L_8197F(x) | BIT_LTR_ACT_L_8197F(v))
  14988. /* 2 REG_ANTENNA_TRAINING_CONTROL_REGISTER_8197F */
  14989. #define BIT_APPEND_MACID_IN_RESP_EN_8197F BIT(50)
  14990. #define BIT_ADDR2_MATCH_EN_8197F BIT(49)
  14991. #define BIT_ANTTRN_EN_8197F BIT(48)
  14992. #define BIT_SHIFT_TRAIN_STA_ADDR_8197F 0
  14993. #define BIT_MASK_TRAIN_STA_ADDR_8197F 0xffffffffffffL
  14994. #define BIT_TRAIN_STA_ADDR_8197F(x) \
  14995. (((x) & BIT_MASK_TRAIN_STA_ADDR_8197F) \
  14996. << BIT_SHIFT_TRAIN_STA_ADDR_8197F)
  14997. #define BITS_TRAIN_STA_ADDR_8197F \
  14998. (BIT_MASK_TRAIN_STA_ADDR_8197F << BIT_SHIFT_TRAIN_STA_ADDR_8197F)
  14999. #define BIT_CLEAR_TRAIN_STA_ADDR_8197F(x) ((x) & (~BITS_TRAIN_STA_ADDR_8197F))
  15000. #define BIT_GET_TRAIN_STA_ADDR_8197F(x) \
  15001. (((x) >> BIT_SHIFT_TRAIN_STA_ADDR_8197F) & \
  15002. BIT_MASK_TRAIN_STA_ADDR_8197F)
  15003. #define BIT_SET_TRAIN_STA_ADDR_8197F(x, v) \
  15004. (BIT_CLEAR_TRAIN_STA_ADDR_8197F(x) | BIT_TRAIN_STA_ADDR_8197F(v))
  15005. /* 2 REG_RSVD_0X7B4_8197F */
  15006. /* 2 REG_WMAC_PKTCNT_RWD_8197F */
  15007. #define BIT_SHIFT_PKTCNT_BSSIDMAP_8197F 4
  15008. #define BIT_MASK_PKTCNT_BSSIDMAP_8197F 0xf
  15009. #define BIT_PKTCNT_BSSIDMAP_8197F(x) \
  15010. (((x) & BIT_MASK_PKTCNT_BSSIDMAP_8197F) \
  15011. << BIT_SHIFT_PKTCNT_BSSIDMAP_8197F)
  15012. #define BITS_PKTCNT_BSSIDMAP_8197F \
  15013. (BIT_MASK_PKTCNT_BSSIDMAP_8197F << BIT_SHIFT_PKTCNT_BSSIDMAP_8197F)
  15014. #define BIT_CLEAR_PKTCNT_BSSIDMAP_8197F(x) ((x) & (~BITS_PKTCNT_BSSIDMAP_8197F))
  15015. #define BIT_GET_PKTCNT_BSSIDMAP_8197F(x) \
  15016. (((x) >> BIT_SHIFT_PKTCNT_BSSIDMAP_8197F) & \
  15017. BIT_MASK_PKTCNT_BSSIDMAP_8197F)
  15018. #define BIT_SET_PKTCNT_BSSIDMAP_8197F(x, v) \
  15019. (BIT_CLEAR_PKTCNT_BSSIDMAP_8197F(x) | BIT_PKTCNT_BSSIDMAP_8197F(v))
  15020. #define BIT_PKTCNT_CNTRST_8197F BIT(1)
  15021. #define BIT_PKTCNT_CNTEN_8197F BIT(0)
  15022. /* 2 REG_WMAC_PKTCNT_CTRL_8197F */
  15023. #define BIT_WMAC_PKTCNT_TRST_8197F BIT(9)
  15024. #define BIT_WMAC_PKTCNT_FEN_8197F BIT(8)
  15025. #define BIT_SHIFT_WMAC_PKTCNT_CFGAD_8197F 0
  15026. #define BIT_MASK_WMAC_PKTCNT_CFGAD_8197F 0xff
  15027. #define BIT_WMAC_PKTCNT_CFGAD_8197F(x) \
  15028. (((x) & BIT_MASK_WMAC_PKTCNT_CFGAD_8197F) \
  15029. << BIT_SHIFT_WMAC_PKTCNT_CFGAD_8197F)
  15030. #define BITS_WMAC_PKTCNT_CFGAD_8197F \
  15031. (BIT_MASK_WMAC_PKTCNT_CFGAD_8197F << BIT_SHIFT_WMAC_PKTCNT_CFGAD_8197F)
  15032. #define BIT_CLEAR_WMAC_PKTCNT_CFGAD_8197F(x) \
  15033. ((x) & (~BITS_WMAC_PKTCNT_CFGAD_8197F))
  15034. #define BIT_GET_WMAC_PKTCNT_CFGAD_8197F(x) \
  15035. (((x) >> BIT_SHIFT_WMAC_PKTCNT_CFGAD_8197F) & \
  15036. BIT_MASK_WMAC_PKTCNT_CFGAD_8197F)
  15037. #define BIT_SET_WMAC_PKTCNT_CFGAD_8197F(x, v) \
  15038. (BIT_CLEAR_WMAC_PKTCNT_CFGAD_8197F(x) | BIT_WMAC_PKTCNT_CFGAD_8197F(v))
  15039. /* 2 REG_IQ_DUMP_8197F */
  15040. #define BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8197F (64 & CPU_OPT_WIDTH)
  15041. #define BIT_MASK_R_WMAC_MATCH_REF_MAC_8197F 0xffffffffL
  15042. #define BIT_R_WMAC_MATCH_REF_MAC_8197F(x) \
  15043. (((x) & BIT_MASK_R_WMAC_MATCH_REF_MAC_8197F) \
  15044. << BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8197F)
  15045. #define BITS_R_WMAC_MATCH_REF_MAC_8197F \
  15046. (BIT_MASK_R_WMAC_MATCH_REF_MAC_8197F \
  15047. << BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8197F)
  15048. #define BIT_CLEAR_R_WMAC_MATCH_REF_MAC_8197F(x) \
  15049. ((x) & (~BITS_R_WMAC_MATCH_REF_MAC_8197F))
  15050. #define BIT_GET_R_WMAC_MATCH_REF_MAC_8197F(x) \
  15051. (((x) >> BIT_SHIFT_R_WMAC_MATCH_REF_MAC_8197F) & \
  15052. BIT_MASK_R_WMAC_MATCH_REF_MAC_8197F)
  15053. #define BIT_SET_R_WMAC_MATCH_REF_MAC_8197F(x, v) \
  15054. (BIT_CLEAR_R_WMAC_MATCH_REF_MAC_8197F(x) | \
  15055. BIT_R_WMAC_MATCH_REF_MAC_8197F(v))
  15056. #define BIT_SHIFT_R_WMAC_MASK_LA_MAC_8197F (32 & CPU_OPT_WIDTH)
  15057. #define BIT_MASK_R_WMAC_MASK_LA_MAC_8197F 0xffffffffL
  15058. #define BIT_R_WMAC_MASK_LA_MAC_8197F(x) \
  15059. (((x) & BIT_MASK_R_WMAC_MASK_LA_MAC_8197F) \
  15060. << BIT_SHIFT_R_WMAC_MASK_LA_MAC_8197F)
  15061. #define BITS_R_WMAC_MASK_LA_MAC_8197F \
  15062. (BIT_MASK_R_WMAC_MASK_LA_MAC_8197F \
  15063. << BIT_SHIFT_R_WMAC_MASK_LA_MAC_8197F)
  15064. #define BIT_CLEAR_R_WMAC_MASK_LA_MAC_8197F(x) \
  15065. ((x) & (~BITS_R_WMAC_MASK_LA_MAC_8197F))
  15066. #define BIT_GET_R_WMAC_MASK_LA_MAC_8197F(x) \
  15067. (((x) >> BIT_SHIFT_R_WMAC_MASK_LA_MAC_8197F) & \
  15068. BIT_MASK_R_WMAC_MASK_LA_MAC_8197F)
  15069. #define BIT_SET_R_WMAC_MASK_LA_MAC_8197F(x, v) \
  15070. (BIT_CLEAR_R_WMAC_MASK_LA_MAC_8197F(x) | \
  15071. BIT_R_WMAC_MASK_LA_MAC_8197F(v))
  15072. #define BIT_SHIFT_DUMP_OK_ADDR_8197F 16
  15073. #define BIT_MASK_DUMP_OK_ADDR_8197F 0xffff
  15074. #define BIT_DUMP_OK_ADDR_8197F(x) \
  15075. (((x) & BIT_MASK_DUMP_OK_ADDR_8197F) << BIT_SHIFT_DUMP_OK_ADDR_8197F)
  15076. #define BITS_DUMP_OK_ADDR_8197F \
  15077. (BIT_MASK_DUMP_OK_ADDR_8197F << BIT_SHIFT_DUMP_OK_ADDR_8197F)
  15078. #define BIT_CLEAR_DUMP_OK_ADDR_8197F(x) ((x) & (~BITS_DUMP_OK_ADDR_8197F))
  15079. #define BIT_GET_DUMP_OK_ADDR_8197F(x) \
  15080. (((x) >> BIT_SHIFT_DUMP_OK_ADDR_8197F) & BIT_MASK_DUMP_OK_ADDR_8197F)
  15081. #define BIT_SET_DUMP_OK_ADDR_8197F(x, v) \
  15082. (BIT_CLEAR_DUMP_OK_ADDR_8197F(x) | BIT_DUMP_OK_ADDR_8197F(v))
  15083. #define BIT_SHIFT_R_TRIG_TIME_SEL_8197F 8
  15084. #define BIT_MASK_R_TRIG_TIME_SEL_8197F 0x7f
  15085. #define BIT_R_TRIG_TIME_SEL_8197F(x) \
  15086. (((x) & BIT_MASK_R_TRIG_TIME_SEL_8197F) \
  15087. << BIT_SHIFT_R_TRIG_TIME_SEL_8197F)
  15088. #define BITS_R_TRIG_TIME_SEL_8197F \
  15089. (BIT_MASK_R_TRIG_TIME_SEL_8197F << BIT_SHIFT_R_TRIG_TIME_SEL_8197F)
  15090. #define BIT_CLEAR_R_TRIG_TIME_SEL_8197F(x) ((x) & (~BITS_R_TRIG_TIME_SEL_8197F))
  15091. #define BIT_GET_R_TRIG_TIME_SEL_8197F(x) \
  15092. (((x) >> BIT_SHIFT_R_TRIG_TIME_SEL_8197F) & \
  15093. BIT_MASK_R_TRIG_TIME_SEL_8197F)
  15094. #define BIT_SET_R_TRIG_TIME_SEL_8197F(x, v) \
  15095. (BIT_CLEAR_R_TRIG_TIME_SEL_8197F(x) | BIT_R_TRIG_TIME_SEL_8197F(v))
  15096. #define BIT_SHIFT_R_MAC_TRIG_SEL_8197F 6
  15097. #define BIT_MASK_R_MAC_TRIG_SEL_8197F 0x3
  15098. #define BIT_R_MAC_TRIG_SEL_8197F(x) \
  15099. (((x) & BIT_MASK_R_MAC_TRIG_SEL_8197F) \
  15100. << BIT_SHIFT_R_MAC_TRIG_SEL_8197F)
  15101. #define BITS_R_MAC_TRIG_SEL_8197F \
  15102. (BIT_MASK_R_MAC_TRIG_SEL_8197F << BIT_SHIFT_R_MAC_TRIG_SEL_8197F)
  15103. #define BIT_CLEAR_R_MAC_TRIG_SEL_8197F(x) ((x) & (~BITS_R_MAC_TRIG_SEL_8197F))
  15104. #define BIT_GET_R_MAC_TRIG_SEL_8197F(x) \
  15105. (((x) >> BIT_SHIFT_R_MAC_TRIG_SEL_8197F) & \
  15106. BIT_MASK_R_MAC_TRIG_SEL_8197F)
  15107. #define BIT_SET_R_MAC_TRIG_SEL_8197F(x, v) \
  15108. (BIT_CLEAR_R_MAC_TRIG_SEL_8197F(x) | BIT_R_MAC_TRIG_SEL_8197F(v))
  15109. #define BIT_MAC_TRIG_REG_8197F BIT(5)
  15110. #define BIT_SHIFT_R_LEVEL_PULSE_SEL_8197F 3
  15111. #define BIT_MASK_R_LEVEL_PULSE_SEL_8197F 0x3
  15112. #define BIT_R_LEVEL_PULSE_SEL_8197F(x) \
  15113. (((x) & BIT_MASK_R_LEVEL_PULSE_SEL_8197F) \
  15114. << BIT_SHIFT_R_LEVEL_PULSE_SEL_8197F)
  15115. #define BITS_R_LEVEL_PULSE_SEL_8197F \
  15116. (BIT_MASK_R_LEVEL_PULSE_SEL_8197F << BIT_SHIFT_R_LEVEL_PULSE_SEL_8197F)
  15117. #define BIT_CLEAR_R_LEVEL_PULSE_SEL_8197F(x) \
  15118. ((x) & (~BITS_R_LEVEL_PULSE_SEL_8197F))
  15119. #define BIT_GET_R_LEVEL_PULSE_SEL_8197F(x) \
  15120. (((x) >> BIT_SHIFT_R_LEVEL_PULSE_SEL_8197F) & \
  15121. BIT_MASK_R_LEVEL_PULSE_SEL_8197F)
  15122. #define BIT_SET_R_LEVEL_PULSE_SEL_8197F(x, v) \
  15123. (BIT_CLEAR_R_LEVEL_PULSE_SEL_8197F(x) | BIT_R_LEVEL_PULSE_SEL_8197F(v))
  15124. #define BIT_EN_LA_MAC_8197F BIT(2)
  15125. #define BIT_R_EN_IQDUMP_8197F BIT(1)
  15126. #define BIT_R_IQDATA_DUMP_8197F BIT(0)
  15127. /* 2 REG_WMAC_FTM_CTL_8197F */
  15128. #define BIT_RXFTM_TXACK_SC_8197F BIT(6)
  15129. #define BIT_RXFTM_TXACK_BW_8197F BIT(5)
  15130. #define BIT_RXFTM_EN_8197F BIT(3)
  15131. #define BIT_RXFTMREQ_BYDRV_8197F BIT(2)
  15132. #define BIT_RXFTMREQ_EN_8197F BIT(1)
  15133. #define BIT_FTM_EN_8197F BIT(0)
  15134. /* 2 REG_IQ_DUMP_EXT_8197F */
  15135. #define BIT_SHIFT_R_TIME_UNIT_SEL_8197F 0
  15136. #define BIT_MASK_R_TIME_UNIT_SEL_8197F 0x7
  15137. #define BIT_R_TIME_UNIT_SEL_8197F(x) \
  15138. (((x) & BIT_MASK_R_TIME_UNIT_SEL_8197F) \
  15139. << BIT_SHIFT_R_TIME_UNIT_SEL_8197F)
  15140. #define BITS_R_TIME_UNIT_SEL_8197F \
  15141. (BIT_MASK_R_TIME_UNIT_SEL_8197F << BIT_SHIFT_R_TIME_UNIT_SEL_8197F)
  15142. #define BIT_CLEAR_R_TIME_UNIT_SEL_8197F(x) ((x) & (~BITS_R_TIME_UNIT_SEL_8197F))
  15143. #define BIT_GET_R_TIME_UNIT_SEL_8197F(x) \
  15144. (((x) >> BIT_SHIFT_R_TIME_UNIT_SEL_8197F) & \
  15145. BIT_MASK_R_TIME_UNIT_SEL_8197F)
  15146. #define BIT_SET_R_TIME_UNIT_SEL_8197F(x, v) \
  15147. (BIT_CLEAR_R_TIME_UNIT_SEL_8197F(x) | BIT_R_TIME_UNIT_SEL_8197F(v))
  15148. /* 2 REG_OFDM_CCK_LEN_MASK_8197F */
  15149. #define BIT_SHIFT_R_WMAC_RX_FIL_LEN_8197F (64 & CPU_OPT_WIDTH)
  15150. #define BIT_MASK_R_WMAC_RX_FIL_LEN_8197F 0xffff
  15151. #define BIT_R_WMAC_RX_FIL_LEN_8197F(x) \
  15152. (((x) & BIT_MASK_R_WMAC_RX_FIL_LEN_8197F) \
  15153. << BIT_SHIFT_R_WMAC_RX_FIL_LEN_8197F)
  15154. #define BITS_R_WMAC_RX_FIL_LEN_8197F \
  15155. (BIT_MASK_R_WMAC_RX_FIL_LEN_8197F << BIT_SHIFT_R_WMAC_RX_FIL_LEN_8197F)
  15156. #define BIT_CLEAR_R_WMAC_RX_FIL_LEN_8197F(x) \
  15157. ((x) & (~BITS_R_WMAC_RX_FIL_LEN_8197F))
  15158. #define BIT_GET_R_WMAC_RX_FIL_LEN_8197F(x) \
  15159. (((x) >> BIT_SHIFT_R_WMAC_RX_FIL_LEN_8197F) & \
  15160. BIT_MASK_R_WMAC_RX_FIL_LEN_8197F)
  15161. #define BIT_SET_R_WMAC_RX_FIL_LEN_8197F(x, v) \
  15162. (BIT_CLEAR_R_WMAC_RX_FIL_LEN_8197F(x) | BIT_R_WMAC_RX_FIL_LEN_8197F(v))
  15163. #define BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8197F (56 & CPU_OPT_WIDTH)
  15164. #define BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8197F 0xff
  15165. #define BIT_R_WMAC_RXFIFO_FULL_TH_8197F(x) \
  15166. (((x) & BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8197F) \
  15167. << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8197F)
  15168. #define BITS_R_WMAC_RXFIFO_FULL_TH_8197F \
  15169. (BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8197F \
  15170. << BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8197F)
  15171. #define BIT_CLEAR_R_WMAC_RXFIFO_FULL_TH_8197F(x) \
  15172. ((x) & (~BITS_R_WMAC_RXFIFO_FULL_TH_8197F))
  15173. #define BIT_GET_R_WMAC_RXFIFO_FULL_TH_8197F(x) \
  15174. (((x) >> BIT_SHIFT_R_WMAC_RXFIFO_FULL_TH_8197F) & \
  15175. BIT_MASK_R_WMAC_RXFIFO_FULL_TH_8197F)
  15176. #define BIT_SET_R_WMAC_RXFIFO_FULL_TH_8197F(x, v) \
  15177. (BIT_CLEAR_R_WMAC_RXFIFO_FULL_TH_8197F(x) | \
  15178. BIT_R_WMAC_RXFIFO_FULL_TH_8197F(v))
  15179. #define BIT_R_WMAC_RX_SYNCFIFO_SYNC_8197F BIT(55)
  15180. #define BIT_R_WMAC_RXRST_DLY_8197F BIT(54)
  15181. #define BIT_R_WMAC_SRCH_TXRPT_REF_DROP_8197F BIT(53)
  15182. #define BIT_R_WMAC_SRCH_TXRPT_UA1_8197F BIT(52)
  15183. #define BIT_R_WMAC_SRCH_TXRPT_TYPE_8197F BIT(51)
  15184. #define BIT_R_WMAC_NDP_RST_8197F BIT(50)
  15185. #define BIT_R_WMAC_POWINT_EN_8197F BIT(49)
  15186. #define BIT_R_WMAC_SRCH_TXRPT_PERPKT_8197F BIT(48)
  15187. #define BIT_R_WMAC_SRCH_TXRPT_MID_8197F BIT(47)
  15188. #define BIT_R_WMAC_PFIN_TOEN_8197F BIT(46)
  15189. #define BIT_R_WMAC_FIL_SECERR_8197F BIT(45)
  15190. #define BIT_R_WMAC_FIL_CTLPKTLEN_8197F BIT(44)
  15191. #define BIT_R_WMAC_FIL_FCTYPE_8197F BIT(43)
  15192. #define BIT_R_WMAC_FIL_FCPROVER_8197F BIT(42)
  15193. #define BIT_R_WMAC_PHYSTS_SNIF_8197F BIT(41)
  15194. #define BIT_R_WMAC_PHYSTS_PLCP_8197F BIT(40)
  15195. #define BIT_R_MAC_TCR_VBONF_RD_8197F BIT(39)
  15196. #define BIT_R_WMAC_TCR_MPAR_NDP_8197F BIT(38)
  15197. #define BIT_R_WMAC_NDP_FILTER_8197F BIT(37)
  15198. #define BIT_R_WMAC_RXLEN_SEL_8197F BIT(36)
  15199. #define BIT_R_WMAC_RXLEN_SEL1_8197F BIT(35)
  15200. #define BIT_R_OFDM_FILTER_8197F BIT(34)
  15201. #define BIT_R_WMAC_CHK_OFDM_LEN_8197F BIT(33)
  15202. #define BIT_R_WMAC_CHK_CCK_LEN_8197F BIT(32)
  15203. #define BIT_SHIFT_R_OFDM_LEN_8197F 26
  15204. #define BIT_MASK_R_OFDM_LEN_8197F 0x3f
  15205. #define BIT_R_OFDM_LEN_8197F(x) \
  15206. (((x) & BIT_MASK_R_OFDM_LEN_8197F) << BIT_SHIFT_R_OFDM_LEN_8197F)
  15207. #define BITS_R_OFDM_LEN_8197F \
  15208. (BIT_MASK_R_OFDM_LEN_8197F << BIT_SHIFT_R_OFDM_LEN_8197F)
  15209. #define BIT_CLEAR_R_OFDM_LEN_8197F(x) ((x) & (~BITS_R_OFDM_LEN_8197F))
  15210. #define BIT_GET_R_OFDM_LEN_8197F(x) \
  15211. (((x) >> BIT_SHIFT_R_OFDM_LEN_8197F) & BIT_MASK_R_OFDM_LEN_8197F)
  15212. #define BIT_SET_R_OFDM_LEN_8197F(x, v) \
  15213. (BIT_CLEAR_R_OFDM_LEN_8197F(x) | BIT_R_OFDM_LEN_8197F(v))
  15214. #define BIT_SHIFT_R_CCK_LEN_8197F 0
  15215. #define BIT_MASK_R_CCK_LEN_8197F 0xffff
  15216. #define BIT_R_CCK_LEN_8197F(x) \
  15217. (((x) & BIT_MASK_R_CCK_LEN_8197F) << BIT_SHIFT_R_CCK_LEN_8197F)
  15218. #define BITS_R_CCK_LEN_8197F \
  15219. (BIT_MASK_R_CCK_LEN_8197F << BIT_SHIFT_R_CCK_LEN_8197F)
  15220. #define BIT_CLEAR_R_CCK_LEN_8197F(x) ((x) & (~BITS_R_CCK_LEN_8197F))
  15221. #define BIT_GET_R_CCK_LEN_8197F(x) \
  15222. (((x) >> BIT_SHIFT_R_CCK_LEN_8197F) & BIT_MASK_R_CCK_LEN_8197F)
  15223. #define BIT_SET_R_CCK_LEN_8197F(x, v) \
  15224. (BIT_CLEAR_R_CCK_LEN_8197F(x) | BIT_R_CCK_LEN_8197F(v))
  15225. /* 2 REG_RX_FILTER_FUNCTION_8197F */
  15226. #define BIT_R_WMAC_RXHANG_EN_8197F BIT(15)
  15227. #define BIT_R_WMAC_MHRDDY_LATCH_8197F BIT(14)
  15228. #define BIT_R_MHRDDY_CLR_8197F BIT(13)
  15229. #define BIT_R_RXPKTCTL_FSM_BASED_MPDURDY1_8197F BIT(12)
  15230. #define BIT_R_WMAC_DIS_VHT_PLCP_CHK_MU_8197F BIT(11)
  15231. #define BIT_R_CHK_DELIMIT_LEN_8197F BIT(10)
  15232. #define BIT_R_REAPTER_ADDR_MATCH_8197F BIT(9)
  15233. #define BIT_R_RXPKTCTL_FSM_BASED_MPDURDY_8197F BIT(8)
  15234. #define BIT_R_LATCH_MACHRDY_8197F BIT(7)
  15235. #define BIT_R_WMAC_RXFIL_REND_8197F BIT(6)
  15236. #define BIT_R_WMAC_MPDURDY_CLR_8197F BIT(5)
  15237. #define BIT_R_WMAC_CLRRXSEC_8197F BIT(4)
  15238. #define BIT_R_WMAC_RXFIL_RDEL_8197F BIT(3)
  15239. #define BIT_R_WMAC_RXFIL_FCSE_8197F BIT(2)
  15240. #define BIT_R_WMAC_RXFIL_MESH_DEL_8197F BIT(1)
  15241. #define BIT_R_WMAC_RXFIL_MASKM_8197F BIT(0)
  15242. /* 2 REG_NDP_SIG_8197F */
  15243. #define BIT_SHIFT_R_WMAC_TXNDP_SIGB_8197F 0
  15244. #define BIT_MASK_R_WMAC_TXNDP_SIGB_8197F 0x1fffff
  15245. #define BIT_R_WMAC_TXNDP_SIGB_8197F(x) \
  15246. (((x) & BIT_MASK_R_WMAC_TXNDP_SIGB_8197F) \
  15247. << BIT_SHIFT_R_WMAC_TXNDP_SIGB_8197F)
  15248. #define BITS_R_WMAC_TXNDP_SIGB_8197F \
  15249. (BIT_MASK_R_WMAC_TXNDP_SIGB_8197F << BIT_SHIFT_R_WMAC_TXNDP_SIGB_8197F)
  15250. #define BIT_CLEAR_R_WMAC_TXNDP_SIGB_8197F(x) \
  15251. ((x) & (~BITS_R_WMAC_TXNDP_SIGB_8197F))
  15252. #define BIT_GET_R_WMAC_TXNDP_SIGB_8197F(x) \
  15253. (((x) >> BIT_SHIFT_R_WMAC_TXNDP_SIGB_8197F) & \
  15254. BIT_MASK_R_WMAC_TXNDP_SIGB_8197F)
  15255. #define BIT_SET_R_WMAC_TXNDP_SIGB_8197F(x, v) \
  15256. (BIT_CLEAR_R_WMAC_TXNDP_SIGB_8197F(x) | BIT_R_WMAC_TXNDP_SIGB_8197F(v))
  15257. /* 2 REG_TXCMD_INFO_FOR_RSP_PKT_8197F */
  15258. #define BIT_SHIFT_R_MAC_DEBUG_8197F (32 & CPU_OPT_WIDTH)
  15259. #define BIT_MASK_R_MAC_DEBUG_8197F 0xffffffffL
  15260. #define BIT_R_MAC_DEBUG_8197F(x) \
  15261. (((x) & BIT_MASK_R_MAC_DEBUG_8197F) << BIT_SHIFT_R_MAC_DEBUG_8197F)
  15262. #define BITS_R_MAC_DEBUG_8197F \
  15263. (BIT_MASK_R_MAC_DEBUG_8197F << BIT_SHIFT_R_MAC_DEBUG_8197F)
  15264. #define BIT_CLEAR_R_MAC_DEBUG_8197F(x) ((x) & (~BITS_R_MAC_DEBUG_8197F))
  15265. #define BIT_GET_R_MAC_DEBUG_8197F(x) \
  15266. (((x) >> BIT_SHIFT_R_MAC_DEBUG_8197F) & BIT_MASK_R_MAC_DEBUG_8197F)
  15267. #define BIT_SET_R_MAC_DEBUG_8197F(x, v) \
  15268. (BIT_CLEAR_R_MAC_DEBUG_8197F(x) | BIT_R_MAC_DEBUG_8197F(v))
  15269. #define BIT_SHIFT_R_MAC_DBG_SHIFT_8197F 8
  15270. #define BIT_MASK_R_MAC_DBG_SHIFT_8197F 0x7
  15271. #define BIT_R_MAC_DBG_SHIFT_8197F(x) \
  15272. (((x) & BIT_MASK_R_MAC_DBG_SHIFT_8197F) \
  15273. << BIT_SHIFT_R_MAC_DBG_SHIFT_8197F)
  15274. #define BITS_R_MAC_DBG_SHIFT_8197F \
  15275. (BIT_MASK_R_MAC_DBG_SHIFT_8197F << BIT_SHIFT_R_MAC_DBG_SHIFT_8197F)
  15276. #define BIT_CLEAR_R_MAC_DBG_SHIFT_8197F(x) ((x) & (~BITS_R_MAC_DBG_SHIFT_8197F))
  15277. #define BIT_GET_R_MAC_DBG_SHIFT_8197F(x) \
  15278. (((x) >> BIT_SHIFT_R_MAC_DBG_SHIFT_8197F) & \
  15279. BIT_MASK_R_MAC_DBG_SHIFT_8197F)
  15280. #define BIT_SET_R_MAC_DBG_SHIFT_8197F(x, v) \
  15281. (BIT_CLEAR_R_MAC_DBG_SHIFT_8197F(x) | BIT_R_MAC_DBG_SHIFT_8197F(v))
  15282. #define BIT_SHIFT_R_MAC_DBG_SEL_8197F 0
  15283. #define BIT_MASK_R_MAC_DBG_SEL_8197F 0x3
  15284. #define BIT_R_MAC_DBG_SEL_8197F(x) \
  15285. (((x) & BIT_MASK_R_MAC_DBG_SEL_8197F) << BIT_SHIFT_R_MAC_DBG_SEL_8197F)
  15286. #define BITS_R_MAC_DBG_SEL_8197F \
  15287. (BIT_MASK_R_MAC_DBG_SEL_8197F << BIT_SHIFT_R_MAC_DBG_SEL_8197F)
  15288. #define BIT_CLEAR_R_MAC_DBG_SEL_8197F(x) ((x) & (~BITS_R_MAC_DBG_SEL_8197F))
  15289. #define BIT_GET_R_MAC_DBG_SEL_8197F(x) \
  15290. (((x) >> BIT_SHIFT_R_MAC_DBG_SEL_8197F) & BIT_MASK_R_MAC_DBG_SEL_8197F)
  15291. #define BIT_SET_R_MAC_DBG_SEL_8197F(x, v) \
  15292. (BIT_CLEAR_R_MAC_DBG_SEL_8197F(x) | BIT_R_MAC_DBG_SEL_8197F(v))
  15293. /* 2 REG_SEC_OPT_V2_8197F */
  15294. #define BIT_MASK_IV_8197F BIT(18)
  15295. #define BIT_EIVL_ENDIAN_8197F BIT(17)
  15296. #define BIT_EIVH_ENDIAN_8197F BIT(16)
  15297. #define BIT_SHIFT_BT_TIME_CNT_8197F 0
  15298. #define BIT_MASK_BT_TIME_CNT_8197F 0xff
  15299. #define BIT_BT_TIME_CNT_8197F(x) \
  15300. (((x) & BIT_MASK_BT_TIME_CNT_8197F) << BIT_SHIFT_BT_TIME_CNT_8197F)
  15301. #define BITS_BT_TIME_CNT_8197F \
  15302. (BIT_MASK_BT_TIME_CNT_8197F << BIT_SHIFT_BT_TIME_CNT_8197F)
  15303. #define BIT_CLEAR_BT_TIME_CNT_8197F(x) ((x) & (~BITS_BT_TIME_CNT_8197F))
  15304. #define BIT_GET_BT_TIME_CNT_8197F(x) \
  15305. (((x) >> BIT_SHIFT_BT_TIME_CNT_8197F) & BIT_MASK_BT_TIME_CNT_8197F)
  15306. #define BIT_SET_BT_TIME_CNT_8197F(x, v) \
  15307. (BIT_CLEAR_BT_TIME_CNT_8197F(x) | BIT_BT_TIME_CNT_8197F(v))
  15308. /* 2 REG_RTS_ADDRESS_0_8197F */
  15309. /* 2 REG_RTS_ADDRESS_1_8197F */
  15310. #endif