HalPwrSeqCmd.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2017 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. *****************************************************************************/
  15. #ifndef __HALPWRSEQCMD_H__
  16. #define __HALPWRSEQCMD_H__
  17. #include <drv_types.h>
  18. /*---------------------------------------------*/
  19. /* 3 The value of cmd: 4 bits
  20. *---------------------------------------------*/
  21. #define PWR_CMD_READ 0x00
  22. /* offset: the read register offset
  23. * msk: the mask of the read value
  24. * value: N/A, left by 0
  25. * note: dirver shall implement this function by read & msk */
  26. #define PWR_CMD_WRITE 0x01
  27. /* offset: the read register offset
  28. * msk: the mask of the write bits
  29. * value: write value
  30. * note: driver shall implement this cmd by read & msk after write */
  31. #define PWR_CMD_POLLING 0x02
  32. /* offset: the read register offset
  33. * msk: the mask of the polled value
  34. * value: the value to be polled, masked by the msd field.
  35. * note: driver shall implement this cmd by
  36. * do {
  37. * if( (Read(offset) & msk) == (value & msk) )
  38. * break;
  39. * } while(not timeout); */
  40. #define PWR_CMD_DELAY 0x03
  41. /* offset: the value to delay
  42. * msk: N/A
  43. * value: the unit of delay, 0: us, 1: ms */
  44. #define PWR_CMD_END 0x04
  45. /* offset: N/A
  46. * msk: N/A
  47. * value: N/A */
  48. /*---------------------------------------------*/
  49. /* 3 The value of base: 4 bits
  50. *---------------------------------------------
  51. * define the base address of each block */
  52. #define PWR_BASEADDR_MAC 0x00
  53. #define PWR_BASEADDR_USB 0x01
  54. #define PWR_BASEADDR_PCIE 0x02
  55. #define PWR_BASEADDR_SDIO 0x03
  56. /*---------------------------------------------*/
  57. /* 3 The value of interface_msk: 4 bits
  58. *---------------------------------------------*/
  59. #define PWR_INTF_SDIO_MSK BIT(0)
  60. #define PWR_INTF_USB_MSK BIT(1)
  61. #define PWR_INTF_PCI_MSK BIT(2)
  62. #define PWR_INTF_ALL_MSK (BIT(0) | BIT(1) | BIT(2) | BIT(3))
  63. /*---------------------------------------------*/
  64. /* 3 The value of fab_msk: 4 bits
  65. *---------------------------------------------*/
  66. #define PWR_FAB_TSMC_MSK BIT(0)
  67. #define PWR_FAB_UMC_MSK BIT(1)
  68. #define PWR_FAB_ALL_MSK (BIT(0) | BIT(1) | BIT(2) | BIT(3))
  69. /*---------------------------------------------*/
  70. /* 3 The value of cut_msk: 8 bits
  71. *---------------------------------------------*/
  72. #define PWR_CUT_TESTCHIP_MSK BIT(0)
  73. #define PWR_CUT_A_MSK BIT(1)
  74. #define PWR_CUT_B_MSK BIT(2)
  75. #define PWR_CUT_C_MSK BIT(3)
  76. #define PWR_CUT_D_MSK BIT(4)
  77. #define PWR_CUT_E_MSK BIT(5)
  78. #define PWR_CUT_F_MSK BIT(6)
  79. #define PWR_CUT_G_MSK BIT(7)
  80. #define PWR_CUT_ALL_MSK 0xFF
  81. typedef enum _PWRSEQ_CMD_DELAY_UNIT_ {
  82. PWRSEQ_DELAY_US,
  83. PWRSEQ_DELAY_MS,
  84. } PWRSEQ_DELAY_UNIT;
  85. typedef struct _WL_PWR_CFG_ {
  86. u16 offset;
  87. u8 cut_msk;
  88. u8 fab_msk:4;
  89. u8 interface_msk:4;
  90. u8 base:4;
  91. u8 cmd:4;
  92. u8 msk;
  93. u8 value;
  94. } WLAN_PWR_CFG, *PWLAN_PWR_CFG;
  95. #define GET_PWR_CFG_OFFSET(__PWR_CMD) ((__PWR_CMD).offset)
  96. #define GET_PWR_CFG_CUT_MASK(__PWR_CMD) ((__PWR_CMD).cut_msk)
  97. #define GET_PWR_CFG_FAB_MASK(__PWR_CMD) ((__PWR_CMD).fab_msk)
  98. #define GET_PWR_CFG_INTF_MASK(__PWR_CMD) ((__PWR_CMD).interface_msk)
  99. #define GET_PWR_CFG_BASE(__PWR_CMD) ((__PWR_CMD).base)
  100. #define GET_PWR_CFG_CMD(__PWR_CMD) ((__PWR_CMD).cmd)
  101. #define GET_PWR_CFG_MASK(__PWR_CMD) ((__PWR_CMD).msk)
  102. #define GET_PWR_CFG_VALUE(__PWR_CMD) ((__PWR_CMD).value)
  103. /* ********************************************************************************
  104. * Prototype of protected function.
  105. * ******************************************************************************** */
  106. u8 HalPwrSeqCmdParsing(
  107. PADAPTER padapter,
  108. u8 CutVersion,
  109. u8 FabVersion,
  110. u8 InterfaceType,
  111. WLAN_PWR_CFG PwrCfgCmd[]);
  112. #endif